1 | First arm pullreq for 7.1. The bulk of this is the qemu_split_irq | 1 | The following changes since commit b11728dc3ae67ddedf34b7a4f318170e7092803c: |
---|---|---|---|
2 | removal. | ||
3 | 2 | ||
4 | I have enough stuff in my to-review queue that I expect to do another | 3 | Merge tag 'pull-riscv-to-apply-20230224' of github.com:palmer-dabbelt/qemu into staging (2023-02-26 20:14:46 +0000) |
5 | pullreq early next week, but 31 patches is enough to not hang on to. | ||
6 | |||
7 | thanks | ||
8 | -- PMM | ||
9 | |||
10 | The following changes since commit 9c125d17e9402c232c46610802e5931b3639d77b: | ||
11 | |||
12 | Merge tag 'pull-tcg-20220420' of https://gitlab.com/rth7680/qemu into staging (2022-04-20 16:43:11 -0700) | ||
13 | 4 | ||
14 | are available in the Git repository at: | 5 | are available in the Git repository at: |
15 | 6 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220421 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git pull-target-arm-20230227 |
17 | 8 | ||
18 | for you to fetch changes up to 5b415dd61bdbf61fb4be0e9f1a7172b8bce682c6: | 9 | for you to fetch changes up to e844f0c5d0bd2c4d8d3c1622eb2a88586c9c4677: |
19 | 10 | ||
20 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs (2022-04-21 11:37:05 +0100) | 11 | hw: Replace qemu_or_irq typedef by OrIRQState (2023-02-27 13:27:05 +0000) |
21 | 12 | ||
22 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
23 | target-arm queue: | 14 | target-arm queue: |
24 | * hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF | 15 | * Various code cleanups |
25 | * versal: Add the Cortex-R5s in the Real-Time Processing Unit (RPU) subsystem | 16 | * More refactoring working towards allowing a build |
26 | * versal: model enough of the Clock/Reset Low-power domain (CRL) to allow control of the Cortex-R5s | 17 | without CONFIG_TCG |
27 | * xlnx-zynqmp: Connect 4 TTC timers | ||
28 | * exynos4210: Refactor GIC/combiner code to stop using qemu_split_irq | ||
29 | * realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
30 | * stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
31 | * hw/core/irq: remove unused 'qemu_irq_split' function | ||
32 | * npcm7xx: use symbolic constants for PWRON STRAP bit fields | ||
33 | * virt: document impact of gic-version on max CPUs | ||
34 | 18 | ||
35 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
36 | Edgar E. Iglesias (6): | 20 | Claudio Fontana (2): |
37 | timer: cadence_ttc: Break out header file to allow embedding | 21 | target/arm: move helpers to tcg/ |
38 | hw/arm/xlnx-zynqmp: Connect 4 TTC timers | 22 | target/arm: Move psci.c into the tcg directory |
39 | hw/arm: versal: Create an APU CPU Cluster | ||
40 | hw/arm: versal: Add the Cortex-R5Fs | ||
41 | hw/misc: Add a model of the Xilinx Versal CRL | ||
42 | hw/arm: versal: Connect the CRL | ||
43 | 23 | ||
44 | Hao Wu (2): | 24 | Fabiano Rosas (9): |
45 | hw/misc: Add PWRON STRAP bit fields in GCR module | 25 | target/arm: Wrap breakpoint/watchpoint updates with tcg_enabled |
46 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs | 26 | target/arm: Wrap TCG-only code in debug_helper.c |
27 | target/arm: move translate modules to tcg/ | ||
28 | target/arm: Wrap arm_rebuild_hflags calls with tcg_enabled | ||
29 | target/arm: Move hflags code into the tcg directory | ||
30 | target/arm: Move regime_using_lpae_format into internal.h | ||
31 | target/arm: Don't access TCG code when debugging with KVM | ||
32 | cpu-defs.h: Expose CPUTLBEntryFull to non-TCG code | ||
33 | tests/avocado: add machine:none tag to version.py | ||
47 | 34 | ||
48 | Heinrich Schuchardt (1): | 35 | Philippe Mathieu-Daudé (13): |
49 | hw/arm/virt: impact of gic-version on max CPUs | 36 | hw/gpio/max7310: Simplify max7310_realize() |
37 | hw/char/pl011: Un-inline pl011_create() | ||
38 | hw/char/pl011: Open-code pl011_luminary_create() | ||
39 | hw/char/xilinx_uartlite: Expose XILINX_UARTLITE QOM type | ||
40 | hw/char/xilinx_uartlite: Open-code xilinx_uartlite_create() | ||
41 | hw/char/cmsdk-apb-uart: Open-code cmsdk_apb_uart_create() | ||
42 | hw/timer/cmsdk-apb-timer: Remove unused 'qdev-properties.h' header | ||
43 | hw/intc/armv7m_nvic: Use QOM cast CPU() macro | ||
44 | hw/arm/musicpal: Remove unused dummy MemoryRegion | ||
45 | iothread: Remove unused IOThreadClass / IOTHREAD_CLASS | ||
46 | hw/irq: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
47 | hw/or-irq: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
48 | hw: Replace qemu_or_irq typedef by OrIRQState | ||
50 | 49 | ||
51 | Peter Maydell (19): | 50 | Thomas Huth (1): |
52 | hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF | 51 | include/hw/arm/allwinner-a10.h: Remove superfluous includes from the header |
53 | hw/arm/exynos4210: Use TYPE_OR_IRQ instead of custom OR-gate device | ||
54 | hw/intc/exynos4210_gic: Remove unused TYPE_EXYNOS4210_IRQ_GATE | ||
55 | hw/arm/exynos4210: Put a9mpcore device into state struct | ||
56 | hw/arm/exynos4210: Drop int_gic_irq[] from Exynos4210Irq struct | ||
57 | hw/arm/exynos4210: Coalesce board_irqs and irq_table | ||
58 | hw/arm/exynos4210: Fix code style nit in combiner_grp_to_gic_id[] | ||
59 | hw/arm/exynos4210: Move exynos4210_init_board_irqs() into exynos4210.c | ||
60 | hw/arm/exynos4210: Put external GIC into state struct | ||
61 | hw/arm/exynos4210: Drop ext_gic_irq[] from Exynos4210Irq struct | ||
62 | hw/arm/exynos4210: Move exynos4210_combiner_get_gpioin() into exynos4210.c | ||
63 | hw/arm/exynos4210: Delete unused macro definitions | ||
64 | hw/arm/exynos4210: Use TYPE_SPLIT_IRQ in exynos4210_init_board_irqs() | ||
65 | hw/arm/exynos4210: Fill in irq_table[] for internal-combiner-only IRQ lines | ||
66 | hw/arm/exynos4210: Connect MCT_G0 and MCT_G1 to both combiners | ||
67 | hw/arm/exynos4210: Don't connect multiple lines to external GIC inputs | ||
68 | hw/arm/exynos4210: Fold combiner splits into exynos4210_init_board_irqs() | ||
69 | hw/arm/exynos4210: Put combiners into state struct | ||
70 | hw/arm/exynos4210: Drop Exynos4210Irq struct | ||
71 | 52 | ||
72 | Zongyuan Li (3): | 53 | MAINTAINERS | 1 + |
73 | hw/arm/realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | 54 | include/exec/cpu-defs.h | 6 + |
74 | hw/arm/stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | 55 | include/hw/arm/allwinner-a10.h | 2 - |
75 | hw/core/irq: remove unused 'qemu_irq_split' function | 56 | include/hw/arm/armsse.h | 6 +- |
57 | include/hw/arm/bcm2835_peripherals.h | 2 +- | ||
58 | include/hw/arm/exynos4210.h | 4 +- | ||
59 | include/hw/arm/stm32f205_soc.h | 2 +- | ||
60 | include/hw/arm/stm32f405_soc.h | 2 +- | ||
61 | include/hw/arm/xlnx-versal.h | 6 +- | ||
62 | include/hw/arm/xlnx-zynqmp.h | 2 +- | ||
63 | include/hw/char/cmsdk-apb-uart.h | 34 --- | ||
64 | include/hw/char/pl011.h | 36 +-- | ||
65 | include/hw/char/xilinx_uartlite.h | 22 +- | ||
66 | include/hw/or-irq.h | 5 +- | ||
67 | include/hw/timer/cmsdk-apb-timer.h | 1 - | ||
68 | target/arm/internals.h | 23 +- | ||
69 | target/arm/{ => tcg}/translate-a64.h | 0 | ||
70 | target/arm/{ => tcg}/translate.h | 0 | ||
71 | target/arm/{ => tcg}/vec_internal.h | 0 | ||
72 | target/arm/{ => tcg}/a32-uncond.decode | 0 | ||
73 | target/arm/{ => tcg}/a32.decode | 0 | ||
74 | target/arm/{ => tcg}/m-nocp.decode | 0 | ||
75 | target/arm/{ => tcg}/mve.decode | 0 | ||
76 | target/arm/{ => tcg}/neon-dp.decode | 0 | ||
77 | target/arm/{ => tcg}/neon-ls.decode | 0 | ||
78 | target/arm/{ => tcg}/neon-shared.decode | 0 | ||
79 | target/arm/{ => tcg}/sme-fa64.decode | 0 | ||
80 | target/arm/{ => tcg}/sme.decode | 0 | ||
81 | target/arm/{ => tcg}/sve.decode | 0 | ||
82 | target/arm/{ => tcg}/t16.decode | 0 | ||
83 | target/arm/{ => tcg}/t32.decode | 0 | ||
84 | target/arm/{ => tcg}/vfp-uncond.decode | 0 | ||
85 | target/arm/{ => tcg}/vfp.decode | 0 | ||
86 | hw/arm/allwinner-a10.c | 1 + | ||
87 | hw/arm/boot.c | 6 +- | ||
88 | hw/arm/exynos4210.c | 4 +- | ||
89 | hw/arm/mps2-tz.c | 2 +- | ||
90 | hw/arm/mps2.c | 41 ++- | ||
91 | hw/arm/musicpal.c | 4 - | ||
92 | hw/arm/stellaris.c | 11 +- | ||
93 | hw/char/pl011.c | 17 ++ | ||
94 | hw/char/xilinx_uartlite.c | 4 +- | ||
95 | hw/core/irq.c | 9 +- | ||
96 | hw/core/or-irq.c | 18 +- | ||
97 | hw/gpio/max7310.c | 5 +- | ||
98 | hw/intc/armv7m_nvic.c | 26 +- | ||
99 | hw/microblaze/petalogix_s3adsp1800_mmu.c | 7 +- | ||
100 | hw/pci-host/raven.c | 2 +- | ||
101 | iothread.c | 4 - | ||
102 | target/arm/arm-powerctl.c | 7 +- | ||
103 | target/arm/cpu.c | 9 +- | ||
104 | target/arm/debug_helper.c | 490 ++++++++++++++++--------------- | ||
105 | target/arm/helper.c | 411 +------------------------- | ||
106 | target/arm/machine.c | 12 +- | ||
107 | target/arm/ptw.c | 4 + | ||
108 | target/arm/tcg-stubs.c | 27 ++ | ||
109 | target/arm/{ => tcg}/crypto_helper.c | 0 | ||
110 | target/arm/{ => tcg}/helper-a64.c | 0 | ||
111 | target/arm/tcg/hflags.c | 403 +++++++++++++++++++++++++ | ||
112 | target/arm/{ => tcg}/iwmmxt_helper.c | 0 | ||
113 | target/arm/{ => tcg}/m_helper.c | 0 | ||
114 | target/arm/{ => tcg}/mte_helper.c | 0 | ||
115 | target/arm/{ => tcg}/mve_helper.c | 0 | ||
116 | target/arm/{ => tcg}/neon_helper.c | 0 | ||
117 | target/arm/{ => tcg}/op_helper.c | 0 | ||
118 | target/arm/{ => tcg}/pauth_helper.c | 0 | ||
119 | target/arm/{ => tcg}/psci.c | 0 | ||
120 | target/arm/{ => tcg}/sme_helper.c | 0 | ||
121 | target/arm/{ => tcg}/sve_helper.c | 0 | ||
122 | target/arm/{ => tcg}/tlb_helper.c | 18 -- | ||
123 | target/arm/{ => tcg}/translate-a64.c | 0 | ||
124 | target/arm/{ => tcg}/translate-m-nocp.c | 0 | ||
125 | target/arm/{ => tcg}/translate-mve.c | 0 | ||
126 | target/arm/{ => tcg}/translate-neon.c | 0 | ||
127 | target/arm/{ => tcg}/translate-sme.c | 0 | ||
128 | target/arm/{ => tcg}/translate-sve.c | 0 | ||
129 | target/arm/{ => tcg}/translate-vfp.c | 0 | ||
130 | target/arm/{ => tcg}/translate.c | 0 | ||
131 | target/arm/{ => tcg}/vec_helper.c | 0 | ||
132 | target/arm/meson.build | 46 +-- | ||
133 | target/arm/tcg/meson.build | 50 ++++ | ||
134 | tests/avocado/version.py | 1 + | ||
135 | 82 files changed, 918 insertions(+), 875 deletions(-) | ||
136 | rename target/arm/{ => tcg}/translate-a64.h (100%) | ||
137 | rename target/arm/{ => tcg}/translate.h (100%) | ||
138 | rename target/arm/{ => tcg}/vec_internal.h (100%) | ||
139 | rename target/arm/{ => tcg}/a32-uncond.decode (100%) | ||
140 | rename target/arm/{ => tcg}/a32.decode (100%) | ||
141 | rename target/arm/{ => tcg}/m-nocp.decode (100%) | ||
142 | rename target/arm/{ => tcg}/mve.decode (100%) | ||
143 | rename target/arm/{ => tcg}/neon-dp.decode (100%) | ||
144 | rename target/arm/{ => tcg}/neon-ls.decode (100%) | ||
145 | rename target/arm/{ => tcg}/neon-shared.decode (100%) | ||
146 | rename target/arm/{ => tcg}/sme-fa64.decode (100%) | ||
147 | rename target/arm/{ => tcg}/sme.decode (100%) | ||
148 | rename target/arm/{ => tcg}/sve.decode (100%) | ||
149 | rename target/arm/{ => tcg}/t16.decode (100%) | ||
150 | rename target/arm/{ => tcg}/t32.decode (100%) | ||
151 | rename target/arm/{ => tcg}/vfp-uncond.decode (100%) | ||
152 | rename target/arm/{ => tcg}/vfp.decode (100%) | ||
153 | create mode 100644 target/arm/tcg-stubs.c | ||
154 | rename target/arm/{ => tcg}/crypto_helper.c (100%) | ||
155 | rename target/arm/{ => tcg}/helper-a64.c (100%) | ||
156 | create mode 100644 target/arm/tcg/hflags.c | ||
157 | rename target/arm/{ => tcg}/iwmmxt_helper.c (100%) | ||
158 | rename target/arm/{ => tcg}/m_helper.c (100%) | ||
159 | rename target/arm/{ => tcg}/mte_helper.c (100%) | ||
160 | rename target/arm/{ => tcg}/mve_helper.c (100%) | ||
161 | rename target/arm/{ => tcg}/neon_helper.c (100%) | ||
162 | rename target/arm/{ => tcg}/op_helper.c (100%) | ||
163 | rename target/arm/{ => tcg}/pauth_helper.c (100%) | ||
164 | rename target/arm/{ => tcg}/psci.c (100%) | ||
165 | rename target/arm/{ => tcg}/sme_helper.c (100%) | ||
166 | rename target/arm/{ => tcg}/sve_helper.c (100%) | ||
167 | rename target/arm/{ => tcg}/tlb_helper.c (94%) | ||
168 | rename target/arm/{ => tcg}/translate-a64.c (100%) | ||
169 | rename target/arm/{ => tcg}/translate-m-nocp.c (100%) | ||
170 | rename target/arm/{ => tcg}/translate-mve.c (100%) | ||
171 | rename target/arm/{ => tcg}/translate-neon.c (100%) | ||
172 | rename target/arm/{ => tcg}/translate-sme.c (100%) | ||
173 | rename target/arm/{ => tcg}/translate-sve.c (100%) | ||
174 | rename target/arm/{ => tcg}/translate-vfp.c (100%) | ||
175 | rename target/arm/{ => tcg}/translate.c (100%) | ||
176 | rename target/arm/{ => tcg}/vec_helper.c (100%) | ||
177 | create mode 100644 target/arm/tcg/meson.build | ||
76 | 178 | ||
77 | docs/system/arm/virt.rst | 4 +- | ||
78 | include/hw/arm/exynos4210.h | 50 ++-- | ||
79 | include/hw/arm/xlnx-versal.h | 16 ++ | ||
80 | include/hw/arm/xlnx-zynqmp.h | 4 + | ||
81 | include/hw/intc/exynos4210_combiner.h | 57 +++++ | ||
82 | include/hw/intc/exynos4210_gic.h | 43 ++++ | ||
83 | include/hw/irq.h | 5 - | ||
84 | include/hw/misc/npcm7xx_gcr.h | 30 +++ | ||
85 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++++ | ||
86 | include/hw/timer/cadence_ttc.h | 54 +++++ | ||
87 | hw/arm/exynos4210.c | 430 ++++++++++++++++++++++++++++++---- | ||
88 | hw/arm/npcm7xx_boards.c | 24 +- | ||
89 | hw/arm/realview.c | 33 ++- | ||
90 | hw/arm/stellaris.c | 15 +- | ||
91 | hw/arm/virt.c | 7 + | ||
92 | hw/arm/xlnx-versal-virt.c | 6 +- | ||
93 | hw/arm/xlnx-versal.c | 99 +++++++- | ||
94 | hw/arm/xlnx-zynqmp.c | 22 ++ | ||
95 | hw/core/irq.c | 15 -- | ||
96 | hw/intc/exynos4210_combiner.c | 108 +-------- | ||
97 | hw/intc/exynos4210_gic.c | 344 +-------------------------- | ||
98 | hw/misc/xlnx-versal-crl.c | 421 +++++++++++++++++++++++++++++++++ | ||
99 | hw/timer/cadence_ttc.c | 32 +-- | ||
100 | MAINTAINERS | 2 +- | ||
101 | hw/misc/meson.build | 1 + | ||
102 | 25 files changed, 1457 insertions(+), 600 deletions(-) | ||
103 | create mode 100644 include/hw/intc/exynos4210_combiner.h | ||
104 | create mode 100644 include/hw/intc/exynos4210_gic.h | ||
105 | create mode 100644 include/hw/misc/xlnx-versal-crl.h | ||
106 | create mode 100644 include/hw/timer/cadence_ttc.h | ||
107 | create mode 100644 hw/misc/xlnx-versal-crl.c | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | It's not possible to provide the guest with the Security extensions | ||
2 | (TrustZone) when using KVM or HVF, because the hardware | ||
3 | virtualization extensions don't permit running EL3 guest code. | ||
4 | However, we weren't checking for this combination, with the result | ||
5 | that QEMU would assert if you tried it: | ||
6 | 1 | ||
7 | $ qemu-system-aarch64 -enable-kvm -machine virt,secure=on -cpu host -display none | ||
8 | Unexpected error in object_property_find_err() at ../../qom/object.c:1304: | ||
9 | qemu-system-aarch64: Property 'host-arm-cpu.secure-memory' not found | ||
10 | Aborted | ||
11 | |||
12 | Check for this combination of options and report an error, in the | ||
13 | same way we already do for attempts to give a KVM or HVF guest the | ||
14 | Virtualization or MTE extensions. Now we will report: | ||
15 | |||
16 | qemu-system-aarch64: mach-virt: KVM does not support providing Security extensions (TrustZone) to the guest CPU | ||
17 | |||
18 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/961 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20220404155301.566542-1-peter.maydell@linaro.org | ||
22 | --- | ||
23 | hw/arm/virt.c | 7 +++++++ | ||
24 | 1 file changed, 7 insertions(+) | ||
25 | |||
26 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/arm/virt.c | ||
29 | +++ b/hw/arm/virt.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
31 | exit(1); | ||
32 | } | ||
33 | |||
34 | + if (vms->secure && (kvm_enabled() || hvf_enabled())) { | ||
35 | + error_report("mach-virt: %s does not support providing " | ||
36 | + "Security extensions (TrustZone) to the guest CPU", | ||
37 | + kvm_enabled() ? "KVM" : "HVF"); | ||
38 | + exit(1); | ||
39 | + } | ||
40 | + | ||
41 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { | ||
42 | error_report("mach-virt: %s does not support providing " | ||
43 | "Virtualization extensions to the guest CPU", | ||
44 | -- | ||
45 | 2.25.1 | diff view generated by jsdifflib |
1 | The only time we use the int_combiner_irq[] and ext_combiner_irq[] | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | arrays in the Exynos4210Irq struct is during realize of the SoC -- we | ||
3 | initialize them with the input IRQs of the combiner devices, and then | ||
4 | connect those to outputs of other devices in | ||
5 | exynos4210_init_board_irqs(). Now that the combiner objects are | ||
6 | easily accessible as s->int_combiner and s->ext_combiner we can make | ||
7 | the connections directly from one device to the other without going | ||
8 | via these arrays. | ||
9 | 2 | ||
10 | Since these are the only two remaining elements of Exynos4210Irq, | 3 | pci_device.h is not needed at all in allwinner-a10.h, and serial.h |
11 | we can remove that struct entirely. | 4 | is only needed by the corresponding .c file. |
12 | 5 | ||
6 | Signed-off-by: Thomas Huth <thuth@redhat.com> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Message-id: 20230215152233.210024-1-thuth@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220404154658.565020-19-peter.maydell@linaro.org | ||
16 | --- | 10 | --- |
17 | include/hw/arm/exynos4210.h | 6 ------ | 11 | include/hw/arm/allwinner-a10.h | 2 -- |
18 | hw/arm/exynos4210.c | 34 ++++++++-------------------------- | 12 | hw/arm/allwinner-a10.c | 1 + |
19 | 2 files changed, 8 insertions(+), 32 deletions(-) | 13 | 2 files changed, 1 insertion(+), 2 deletions(-) |
20 | 14 | ||
21 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 15 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/include/hw/arm/allwinner-a10.h |
24 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/include/hw/arm/allwinner-a10.h |
25 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
26 | */ | 20 | #ifndef HW_ARM_ALLWINNER_A10_H |
27 | #define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | 21 | #define HW_ARM_ALLWINNER_A10_H |
28 | 22 | ||
29 | -typedef struct Exynos4210Irq { | 23 | -#include "hw/char/serial.h" |
30 | - qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 24 | #include "hw/arm/boot.h" |
31 | - qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | 25 | -#include "hw/pci/pci_device.h" |
32 | -} Exynos4210Irq; | 26 | #include "hw/timer/allwinner-a10-pit.h" |
33 | - | 27 | #include "hw/intc/allwinner-a10-pic.h" |
34 | struct Exynos4210State { | 28 | #include "hw/net/allwinner_emac.h" |
35 | /*< private >*/ | 29 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
36 | SysBusDevice parent_obj; | ||
37 | /*< public >*/ | ||
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | ||
39 | - Exynos4210Irq irqs; | ||
40 | qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
41 | |||
42 | MemoryRegion chipid_mem; | ||
43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/hw/arm/exynos4210.c | 31 | --- a/hw/arm/allwinner-a10.c |
46 | +++ b/hw/arm/exynos4210.c | 32 | +++ b/hw/arm/allwinner-a10.c |
47 | @@ -XXX,XX +XXX,XX @@ static int mapline_size(const int *mapline) | 33 | @@ -XXX,XX +XXX,XX @@ |
48 | static void exynos4210_init_board_irqs(Exynos4210State *s) | 34 | #include "qemu/osdep.h" |
49 | { | 35 | #include "qapi/error.h" |
50 | uint32_t grp, bit, irq_id, n; | 36 | #include "qemu/module.h" |
51 | - Exynos4210Irq *is = &s->irqs; | 37 | +#include "hw/char/serial.h" |
52 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | 38 | #include "hw/sysbus.h" |
53 | + DeviceState *intcdev = DEVICE(&s->int_combiner); | 39 | #include "hw/arm/allwinner-a10.h" |
54 | + DeviceState *extcdev = DEVICE(&s->ext_combiner); | 40 | #include "hw/misc/unimp.h" |
55 | int splitcount = 0; | ||
56 | DeviceState *splitter; | ||
57 | const int *mapline; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
59 | splitin = 0; | ||
60 | for (;;) { | ||
61 | s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
62 | - qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
63 | - qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
64 | + qdev_connect_gpio_out(splitter, splitin, | ||
65 | + qdev_get_gpio_in(intcdev, in)); | ||
66 | + qdev_connect_gpio_out(splitter, splitin + 1, | ||
67 | + qdev_get_gpio_in(extcdev, in)); | ||
68 | splitin += 2; | ||
69 | if (!mapline) { | ||
70 | break; | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
72 | qdev_realize(splitter, NULL, &error_abort); | ||
73 | splitcount++; | ||
74 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
75 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
76 | + qdev_connect_gpio_out(splitter, 0, qdev_get_gpio_in(intcdev, n)); | ||
77 | qdev_connect_gpio_out(splitter, 1, | ||
78 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
79 | } else { | ||
80 | - s->irq_table[n] = is->int_combiner_irq[n]; | ||
81 | + s->irq_table[n] = qdev_get_gpio_in(intcdev, n); | ||
82 | } | ||
83 | } | ||
84 | /* | ||
85 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
86 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
87 | } | ||
88 | |||
89 | -/* | ||
90 | - * Get Combiner input GPIO into irqs structure | ||
91 | - */ | ||
92 | -static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
93 | - DeviceState *dev, int ext) | ||
94 | -{ | ||
95 | - int n; | ||
96 | - int max; | ||
97 | - qemu_irq *irq; | ||
98 | - | ||
99 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
100 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
101 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
102 | - | ||
103 | - for (n = 0; n < max; n++) { | ||
104 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
105 | - } | ||
106 | -} | ||
107 | - | ||
108 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | ||
109 | 0x09, 0x00, 0x00, 0x00 }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
112 | sysbus_connect_irq(busdev, n, | ||
113 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
114 | } | ||
115 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
116 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
117 | |||
118 | /* External Interrupt Combiner */ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
120 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
121 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
122 | } | ||
123 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
124 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
125 | |||
126 | /* Initialize board IRQs. */ | ||
127 | -- | 41 | -- |
128 | 2.25.1 | 42 | 2.34.1 |
43 | |||
44 | diff view generated by jsdifflib |
1 | The Exynos4210 SoC device currently uses a custom device | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | "exynos4210.irq_gate" to model the OR gate that feeds each CPU's IRQ | ||
3 | line. We have a standard TYPE_OR_IRQ device for this now, so use | ||
4 | that instead. | ||
5 | 2 | ||
6 | (This is a migration compatibility break, but that is OK for this | 3 | This is in preparation for restricting compilation of some parts of |
7 | machine type.) | 4 | debug_helper.c to TCG only. |
8 | 5 | ||
6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-2-peter.maydell@linaro.org | ||
12 | --- | 9 | --- |
13 | include/hw/arm/exynos4210.h | 1 + | 10 | target/arm/cpu.c | 6 ++++-- |
14 | hw/arm/exynos4210.c | 31 ++++++++++++++++--------------- | 11 | target/arm/debug_helper.c | 16 ++++++++++++---- |
15 | 2 files changed, 17 insertions(+), 15 deletions(-) | 12 | target/arm/machine.c | 7 +++++-- |
13 | 3 files changed, 21 insertions(+), 8 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 15 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/target/arm/cpu.c |
20 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/target/arm/cpu.c |
21 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
22 | MemoryRegion bootreg_mem; | 20 | } |
23 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | 21 | #endif |
24 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | 22 | |
25 | + qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 23 | - hw_breakpoint_update_all(cpu); |
26 | }; | 24 | - hw_watchpoint_update_all(cpu); |
27 | 25 | + if (tcg_enabled()) { | |
28 | #define TYPE_EXYNOS4210_SOC "exynos4210" | 26 | + hw_breakpoint_update_all(cpu); |
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 27 | + hw_watchpoint_update_all(cpu); |
28 | + } | ||
29 | arm_rebuild_hflags(env); | ||
30 | } | ||
31 | |||
32 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/hw/arm/exynos4210.c | 34 | --- a/target/arm/debug_helper.c |
32 | +++ b/hw/arm/exynos4210.c | 35 | +++ b/target/arm/debug_helper.c |
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 36 | @@ -XXX,XX +XXX,XX @@ static void dbgwvr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
34 | { | 37 | value &= ~3ULL; |
35 | Exynos4210State *s = EXYNOS4210_SOC(socdev); | 38 | |
36 | MemoryRegion *system_mem = get_system_memory(); | 39 | raw_write(env, ri, value); |
37 | - qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | 40 | - hw_watchpoint_update(cpu, i); |
38 | SysBusDevice *busdev; | 41 | + if (tcg_enabled()) { |
39 | DeviceState *dev, *uart[4], *pl330[3]; | 42 | + hw_watchpoint_update(cpu, i); |
40 | int i, n; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
42 | |||
43 | /* IRQ Gate */ | ||
44 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
45 | - dev = qdev_new("exynos4210.irq_gate"); | ||
46 | - qdev_prop_set_uint32(dev, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS); | ||
47 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
48 | - /* Get IRQ Gate input in gate_irq */ | ||
49 | - for (n = 0; n < EXYNOS4210_IRQ_GATE_NINPUTS; n++) { | ||
50 | - gate_irq[i][n] = qdev_get_gpio_in(dev, n); | ||
51 | - } | ||
52 | - busdev = SYS_BUS_DEVICE(dev); | ||
53 | - | ||
54 | - /* Connect IRQ Gate output to CPU's IRQ line */ | ||
55 | - sysbus_connect_irq(busdev, 0, | ||
56 | - qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
57 | + DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
58 | + object_property_set_int(OBJECT(orgate), "num-lines", | ||
59 | + EXYNOS4210_IRQ_GATE_NINPUTS, | ||
60 | + &error_abort); | ||
61 | + qdev_realize(orgate, NULL, &error_abort); | ||
62 | + qdev_connect_gpio_out(orgate, 0, | ||
63 | + qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
64 | } | ||
65 | |||
66 | /* Private memory region and Internal GIC */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
68 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
69 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
70 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
71 | - sysbus_connect_irq(busdev, n, gate_irq[n][0]); | ||
72 | + sysbus_connect_irq(busdev, n, | ||
73 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
74 | } | ||
75 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
76 | s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
77 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
78 | /* Map Distributer interface */ | ||
79 | sysbus_mmio_map(busdev, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR); | ||
80 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
81 | - sysbus_connect_irq(busdev, n, gate_irq[n][1]); | ||
82 | + sysbus_connect_irq(busdev, n, | ||
83 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
84 | } | ||
85 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
86 | s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
87 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
88 | object_initialize_child(obj, name, orgate, TYPE_OR_IRQ); | ||
89 | g_free(name); | ||
90 | } | ||
91 | + | ||
92 | + for (i = 0; i < ARRAY_SIZE(s->cpu_irq_orgate); i++) { | ||
93 | + g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
94 | + object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
95 | + } | 43 | + } |
96 | } | 44 | } |
97 | 45 | ||
98 | static void exynos4210_class_init(ObjectClass *klass, void *data) | 46 | static void dbgwcr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
47 | @@ -XXX,XX +XXX,XX @@ static void dbgwcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
48 | int i = ri->crm; | ||
49 | |||
50 | raw_write(env, ri, value); | ||
51 | - hw_watchpoint_update(cpu, i); | ||
52 | + if (tcg_enabled()) { | ||
53 | + hw_watchpoint_update(cpu, i); | ||
54 | + } | ||
55 | } | ||
56 | |||
57 | void hw_breakpoint_update(ARMCPU *cpu, int n) | ||
58 | @@ -XXX,XX +XXX,XX @@ static void dbgbvr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
59 | int i = ri->crm; | ||
60 | |||
61 | raw_write(env, ri, value); | ||
62 | - hw_breakpoint_update(cpu, i); | ||
63 | + if (tcg_enabled()) { | ||
64 | + hw_breakpoint_update(cpu, i); | ||
65 | + } | ||
66 | } | ||
67 | |||
68 | static void dbgbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
69 | @@ -XXX,XX +XXX,XX @@ static void dbgbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
70 | value = deposit64(value, 8, 1, extract64(value, 7, 1)); | ||
71 | |||
72 | raw_write(env, ri, value); | ||
73 | - hw_breakpoint_update(cpu, i); | ||
74 | + if (tcg_enabled()) { | ||
75 | + hw_breakpoint_update(cpu, i); | ||
76 | + } | ||
77 | } | ||
78 | |||
79 | void define_debug_regs(ARMCPU *cpu) | ||
80 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/machine.c | ||
83 | +++ b/target/arm/machine.c | ||
84 | @@ -XXX,XX +XXX,XX @@ | ||
85 | #include "cpu.h" | ||
86 | #include "qemu/error-report.h" | ||
87 | #include "sysemu/kvm.h" | ||
88 | +#include "sysemu/tcg.h" | ||
89 | #include "kvm_arm.h" | ||
90 | #include "internals.h" | ||
91 | #include "migration/cpu.h" | ||
92 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
93 | return -1; | ||
94 | } | ||
95 | |||
96 | - hw_breakpoint_update_all(cpu); | ||
97 | - hw_watchpoint_update_all(cpu); | ||
98 | + if (tcg_enabled()) { | ||
99 | + hw_breakpoint_update_all(cpu); | ||
100 | + hw_watchpoint_update_all(cpu); | ||
101 | + } | ||
102 | |||
103 | /* | ||
104 | * TCG gen_update_fp_context() relies on the invariant that | ||
99 | -- | 105 | -- |
100 | 2.25.1 | 106 | 2.34.1 | diff view generated by jsdifflib |
1 | Now we have removed the only use of TYPE_EXYNOS4210_IRQ_GATE we can | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | delete the device entirely. | ||
3 | 2 | ||
3 | The next few patches will move helpers under CONFIG_TCG. We'd prefer | ||
4 | to keep the debug helpers and debug registers close together, so | ||
5 | rearrange the file a bit to be able to wrap the helpers with a TCG | ||
6 | ifdef. | ||
7 | |||
8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
6 | Message-id: 20220404154658.565020-3-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | hw/intc/exynos4210_gic.c | 107 --------------------------------------- | 12 | target/arm/debug_helper.c | 476 +++++++++++++++++++------------------- |
9 | 1 file changed, 107 deletions(-) | 13 | 1 file changed, 239 insertions(+), 237 deletions(-) |
10 | 14 | ||
11 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | 15 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/exynos4210_gic.c | 17 | --- a/target/arm/debug_helper.c |
14 | +++ b/hw/intc/exynos4210_gic.c | 18 | +++ b/target/arm/debug_helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_register_types(void) | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "cpregs.h" | ||
21 | #include "exec/exec-all.h" | ||
22 | #include "exec/helper-proto.h" | ||
23 | +#include "sysemu/tcg.h" | ||
24 | |||
25 | - | ||
26 | +#ifdef CONFIG_TCG | ||
27 | /* Return the Exception Level targeted by debug exceptions. */ | ||
28 | static int arm_debug_target_el(CPUARMState *env) | ||
29 | { | ||
30 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_swstep)(CPUARMState *env, uint32_t syndrome) | ||
31 | raise_exception_debug(env, EXCP_UDEF, syndrome); | ||
16 | } | 32 | } |
17 | 33 | ||
18 | type_init(exynos4210_gic_register_types) | 34 | +void hw_watchpoint_update(ARMCPU *cpu, int n) |
19 | - | 35 | +{ |
20 | -/* IRQ OR Gate struct. | 36 | + CPUARMState *env = &cpu->env; |
21 | - * | 37 | + vaddr len = 0; |
22 | - * This device models an OR gate. There are n_in input qdev gpio lines and one | 38 | + vaddr wvr = env->cp15.dbgwvr[n]; |
23 | - * output sysbus IRQ line. The output IRQ level is formed as OR between all | 39 | + uint64_t wcr = env->cp15.dbgwcr[n]; |
24 | - * gpio inputs. | 40 | + int mask; |
25 | - */ | 41 | + int flags = BP_CPU | BP_STOP_BEFORE_ACCESS; |
26 | - | 42 | + |
27 | -#define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate" | 43 | + if (env->cpu_watchpoint[n]) { |
28 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210IRQGateState, EXYNOS4210_IRQ_GATE) | 44 | + cpu_watchpoint_remove_by_ref(CPU(cpu), env->cpu_watchpoint[n]); |
29 | - | 45 | + env->cpu_watchpoint[n] = NULL; |
30 | -struct Exynos4210IRQGateState { | 46 | + } |
31 | - SysBusDevice parent_obj; | 47 | + |
32 | - | 48 | + if (!FIELD_EX64(wcr, DBGWCR, E)) { |
33 | - uint32_t n_in; /* inputs amount */ | 49 | + /* E bit clear : watchpoint disabled */ |
34 | - uint32_t *level; /* input levels */ | 50 | + return; |
35 | - qemu_irq out; /* output IRQ */ | 51 | + } |
36 | -}; | 52 | + |
37 | - | 53 | + switch (FIELD_EX64(wcr, DBGWCR, LSC)) { |
38 | -static Property exynos4210_irq_gate_properties[] = { | 54 | + case 0: |
39 | - DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState, n_in, 1), | 55 | + /* LSC 00 is reserved and must behave as if the wp is disabled */ |
40 | - DEFINE_PROP_END_OF_LIST(), | 56 | + return; |
41 | -}; | 57 | + case 1: |
42 | - | 58 | + flags |= BP_MEM_READ; |
43 | -static const VMStateDescription vmstate_exynos4210_irq_gate = { | 59 | + break; |
44 | - .name = "exynos4210.irq_gate", | 60 | + case 2: |
45 | - .version_id = 2, | 61 | + flags |= BP_MEM_WRITE; |
46 | - .minimum_version_id = 2, | 62 | + break; |
47 | - .fields = (VMStateField[]) { | 63 | + case 3: |
48 | - VMSTATE_VBUFFER_UINT32(level, Exynos4210IRQGateState, 1, NULL, n_in), | 64 | + flags |= BP_MEM_ACCESS; |
49 | - VMSTATE_END_OF_LIST() | 65 | + break; |
50 | - } | 66 | + } |
51 | -}; | 67 | + |
52 | - | 68 | + /* |
53 | -/* Process a change in IRQ input. */ | 69 | + * Attempts to use both MASK and BAS fields simultaneously are |
54 | -static void exynos4210_irq_gate_handler(void *opaque, int irq, int level) | 70 | + * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case, |
71 | + * thus generating a watchpoint for every byte in the masked region. | ||
72 | + */ | ||
73 | + mask = FIELD_EX64(wcr, DBGWCR, MASK); | ||
74 | + if (mask == 1 || mask == 2) { | ||
75 | + /* | ||
76 | + * Reserved values of MASK; we must act as if the mask value was | ||
77 | + * some non-reserved value, or as if the watchpoint were disabled. | ||
78 | + * We choose the latter. | ||
79 | + */ | ||
80 | + return; | ||
81 | + } else if (mask) { | ||
82 | + /* Watchpoint covers an aligned area up to 2GB in size */ | ||
83 | + len = 1ULL << mask; | ||
84 | + /* | ||
85 | + * If masked bits in WVR are not zero it's CONSTRAINED UNPREDICTABLE | ||
86 | + * whether the watchpoint fires when the unmasked bits match; we opt | ||
87 | + * to generate the exceptions. | ||
88 | + */ | ||
89 | + wvr &= ~(len - 1); | ||
90 | + } else { | ||
91 | + /* Watchpoint covers bytes defined by the byte address select bits */ | ||
92 | + int bas = FIELD_EX64(wcr, DBGWCR, BAS); | ||
93 | + int basstart; | ||
94 | + | ||
95 | + if (extract64(wvr, 2, 1)) { | ||
96 | + /* | ||
97 | + * Deprecated case of an only 4-aligned address. BAS[7:4] are | ||
98 | + * ignored, and BAS[3:0] define which bytes to watch. | ||
99 | + */ | ||
100 | + bas &= 0xf; | ||
101 | + } | ||
102 | + | ||
103 | + if (bas == 0) { | ||
104 | + /* This must act as if the watchpoint is disabled */ | ||
105 | + return; | ||
106 | + } | ||
107 | + | ||
108 | + /* | ||
109 | + * The BAS bits are supposed to be programmed to indicate a contiguous | ||
110 | + * range of bytes. Otherwise it is CONSTRAINED UNPREDICTABLE whether | ||
111 | + * we fire for each byte in the word/doubleword addressed by the WVR. | ||
112 | + * We choose to ignore any non-zero bits after the first range of 1s. | ||
113 | + */ | ||
114 | + basstart = ctz32(bas); | ||
115 | + len = cto32(bas >> basstart); | ||
116 | + wvr += basstart; | ||
117 | + } | ||
118 | + | ||
119 | + cpu_watchpoint_insert(CPU(cpu), wvr, len, flags, | ||
120 | + &env->cpu_watchpoint[n]); | ||
121 | +} | ||
122 | + | ||
123 | +void hw_watchpoint_update_all(ARMCPU *cpu) | ||
124 | +{ | ||
125 | + int i; | ||
126 | + CPUARMState *env = &cpu->env; | ||
127 | + | ||
128 | + /* | ||
129 | + * Completely clear out existing QEMU watchpoints and our array, to | ||
130 | + * avoid possible stale entries following migration load. | ||
131 | + */ | ||
132 | + cpu_watchpoint_remove_all(CPU(cpu), BP_CPU); | ||
133 | + memset(env->cpu_watchpoint, 0, sizeof(env->cpu_watchpoint)); | ||
134 | + | ||
135 | + for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_watchpoint); i++) { | ||
136 | + hw_watchpoint_update(cpu, i); | ||
137 | + } | ||
138 | +} | ||
139 | + | ||
140 | +void hw_breakpoint_update(ARMCPU *cpu, int n) | ||
141 | +{ | ||
142 | + CPUARMState *env = &cpu->env; | ||
143 | + uint64_t bvr = env->cp15.dbgbvr[n]; | ||
144 | + uint64_t bcr = env->cp15.dbgbcr[n]; | ||
145 | + vaddr addr; | ||
146 | + int bt; | ||
147 | + int flags = BP_CPU; | ||
148 | + | ||
149 | + if (env->cpu_breakpoint[n]) { | ||
150 | + cpu_breakpoint_remove_by_ref(CPU(cpu), env->cpu_breakpoint[n]); | ||
151 | + env->cpu_breakpoint[n] = NULL; | ||
152 | + } | ||
153 | + | ||
154 | + if (!extract64(bcr, 0, 1)) { | ||
155 | + /* E bit clear : watchpoint disabled */ | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + bt = extract64(bcr, 20, 4); | ||
160 | + | ||
161 | + switch (bt) { | ||
162 | + case 4: /* unlinked address mismatch (reserved if AArch64) */ | ||
163 | + case 5: /* linked address mismatch (reserved if AArch64) */ | ||
164 | + qemu_log_mask(LOG_UNIMP, | ||
165 | + "arm: address mismatch breakpoint types not implemented\n"); | ||
166 | + return; | ||
167 | + case 0: /* unlinked address match */ | ||
168 | + case 1: /* linked address match */ | ||
169 | + { | ||
170 | + /* | ||
171 | + * Bits [1:0] are RES0. | ||
172 | + * | ||
173 | + * It is IMPLEMENTATION DEFINED whether bits [63:49] | ||
174 | + * ([63:53] for FEAT_LVA) are hardwired to a copy of the sign bit | ||
175 | + * of the VA field ([48] or [52] for FEAT_LVA), or whether the | ||
176 | + * value is read as written. It is CONSTRAINED UNPREDICTABLE | ||
177 | + * whether the RESS bits are ignored when comparing an address. | ||
178 | + * Therefore we are allowed to compare the entire register, which | ||
179 | + * lets us avoid considering whether FEAT_LVA is actually enabled. | ||
180 | + * | ||
181 | + * The BAS field is used to allow setting breakpoints on 16-bit | ||
182 | + * wide instructions; it is CONSTRAINED UNPREDICTABLE whether | ||
183 | + * a bp will fire if the addresses covered by the bp and the addresses | ||
184 | + * covered by the insn overlap but the insn doesn't start at the | ||
185 | + * start of the bp address range. We choose to require the insn and | ||
186 | + * the bp to have the same address. The constraints on writing to | ||
187 | + * BAS enforced in dbgbcr_write mean we have only four cases: | ||
188 | + * 0b0000 => no breakpoint | ||
189 | + * 0b0011 => breakpoint on addr | ||
190 | + * 0b1100 => breakpoint on addr + 2 | ||
191 | + * 0b1111 => breakpoint on addr | ||
192 | + * See also figure D2-3 in the v8 ARM ARM (DDI0487A.c). | ||
193 | + */ | ||
194 | + int bas = extract64(bcr, 5, 4); | ||
195 | + addr = bvr & ~3ULL; | ||
196 | + if (bas == 0) { | ||
197 | + return; | ||
198 | + } | ||
199 | + if (bas == 0xc) { | ||
200 | + addr += 2; | ||
201 | + } | ||
202 | + break; | ||
203 | + } | ||
204 | + case 2: /* unlinked context ID match */ | ||
205 | + case 8: /* unlinked VMID match (reserved if no EL2) */ | ||
206 | + case 10: /* unlinked context ID and VMID match (reserved if no EL2) */ | ||
207 | + qemu_log_mask(LOG_UNIMP, | ||
208 | + "arm: unlinked context breakpoint types not implemented\n"); | ||
209 | + return; | ||
210 | + case 9: /* linked VMID match (reserved if no EL2) */ | ||
211 | + case 11: /* linked context ID and VMID match (reserved if no EL2) */ | ||
212 | + case 3: /* linked context ID match */ | ||
213 | + default: | ||
214 | + /* | ||
215 | + * We must generate no events for Linked context matches (unless | ||
216 | + * they are linked to by some other bp/wp, which is handled in | ||
217 | + * updates for the linking bp/wp). We choose to also generate no events | ||
218 | + * for reserved values. | ||
219 | + */ | ||
220 | + return; | ||
221 | + } | ||
222 | + | ||
223 | + cpu_breakpoint_insert(CPU(cpu), addr, flags, &env->cpu_breakpoint[n]); | ||
224 | +} | ||
225 | + | ||
226 | +void hw_breakpoint_update_all(ARMCPU *cpu) | ||
227 | +{ | ||
228 | + int i; | ||
229 | + CPUARMState *env = &cpu->env; | ||
230 | + | ||
231 | + /* | ||
232 | + * Completely clear out existing QEMU breakpoints and our array, to | ||
233 | + * avoid possible stale entries following migration load. | ||
234 | + */ | ||
235 | + cpu_breakpoint_remove_all(CPU(cpu), BP_CPU); | ||
236 | + memset(env->cpu_breakpoint, 0, sizeof(env->cpu_breakpoint)); | ||
237 | + | ||
238 | + for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_breakpoint); i++) { | ||
239 | + hw_breakpoint_update(cpu, i); | ||
240 | + } | ||
241 | +} | ||
242 | + | ||
243 | +#if !defined(CONFIG_USER_ONLY) | ||
244 | + | ||
245 | +vaddr arm_adjust_watchpoint_address(CPUState *cs, vaddr addr, int len) | ||
246 | +{ | ||
247 | + ARMCPU *cpu = ARM_CPU(cs); | ||
248 | + CPUARMState *env = &cpu->env; | ||
249 | + | ||
250 | + /* | ||
251 | + * In BE32 system mode, target memory is stored byteswapped (on a | ||
252 | + * little-endian host system), and by the time we reach here (via an | ||
253 | + * opcode helper) the addresses of subword accesses have been adjusted | ||
254 | + * to account for that, which means that watchpoints will not match. | ||
255 | + * Undo the adjustment here. | ||
256 | + */ | ||
257 | + if (arm_sctlr_b(env)) { | ||
258 | + if (len == 1) { | ||
259 | + addr ^= 3; | ||
260 | + } else if (len == 2) { | ||
261 | + addr ^= 2; | ||
262 | + } | ||
263 | + } | ||
264 | + | ||
265 | + return addr; | ||
266 | +} | ||
267 | + | ||
268 | +#endif /* !CONFIG_USER_ONLY */ | ||
269 | +#endif /* CONFIG_TCG */ | ||
270 | + | ||
271 | /* | ||
272 | * Check for traps to "powerdown debug" registers, which are controlled | ||
273 | * by MDCR.TDOSA | ||
274 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
275 | .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
276 | }; | ||
277 | |||
278 | -void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
55 | -{ | 279 | -{ |
56 | - Exynos4210IRQGateState *s = (Exynos4210IRQGateState *)opaque; | 280 | - CPUARMState *env = &cpu->env; |
57 | - uint32_t i; | 281 | - vaddr len = 0; |
58 | - | 282 | - vaddr wvr = env->cp15.dbgwvr[n]; |
59 | - assert(irq < s->n_in); | 283 | - uint64_t wcr = env->cp15.dbgwcr[n]; |
60 | - | 284 | - int mask; |
61 | - s->level[irq] = level; | 285 | - int flags = BP_CPU | BP_STOP_BEFORE_ACCESS; |
62 | - | 286 | - |
63 | - for (i = 0; i < s->n_in; i++) { | 287 | - if (env->cpu_watchpoint[n]) { |
64 | - if (s->level[i] >= 1) { | 288 | - cpu_watchpoint_remove_by_ref(CPU(cpu), env->cpu_watchpoint[n]); |
65 | - qemu_irq_raise(s->out); | 289 | - env->cpu_watchpoint[n] = NULL; |
290 | - } | ||
291 | - | ||
292 | - if (!FIELD_EX64(wcr, DBGWCR, E)) { | ||
293 | - /* E bit clear : watchpoint disabled */ | ||
294 | - return; | ||
295 | - } | ||
296 | - | ||
297 | - switch (FIELD_EX64(wcr, DBGWCR, LSC)) { | ||
298 | - case 0: | ||
299 | - /* LSC 00 is reserved and must behave as if the wp is disabled */ | ||
300 | - return; | ||
301 | - case 1: | ||
302 | - flags |= BP_MEM_READ; | ||
303 | - break; | ||
304 | - case 2: | ||
305 | - flags |= BP_MEM_WRITE; | ||
306 | - break; | ||
307 | - case 3: | ||
308 | - flags |= BP_MEM_ACCESS; | ||
309 | - break; | ||
310 | - } | ||
311 | - | ||
312 | - /* | ||
313 | - * Attempts to use both MASK and BAS fields simultaneously are | ||
314 | - * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case, | ||
315 | - * thus generating a watchpoint for every byte in the masked region. | ||
316 | - */ | ||
317 | - mask = FIELD_EX64(wcr, DBGWCR, MASK); | ||
318 | - if (mask == 1 || mask == 2) { | ||
319 | - /* | ||
320 | - * Reserved values of MASK; we must act as if the mask value was | ||
321 | - * some non-reserved value, or as if the watchpoint were disabled. | ||
322 | - * We choose the latter. | ||
323 | - */ | ||
324 | - return; | ||
325 | - } else if (mask) { | ||
326 | - /* Watchpoint covers an aligned area up to 2GB in size */ | ||
327 | - len = 1ULL << mask; | ||
328 | - /* | ||
329 | - * If masked bits in WVR are not zero it's CONSTRAINED UNPREDICTABLE | ||
330 | - * whether the watchpoint fires when the unmasked bits match; we opt | ||
331 | - * to generate the exceptions. | ||
332 | - */ | ||
333 | - wvr &= ~(len - 1); | ||
334 | - } else { | ||
335 | - /* Watchpoint covers bytes defined by the byte address select bits */ | ||
336 | - int bas = FIELD_EX64(wcr, DBGWCR, BAS); | ||
337 | - int basstart; | ||
338 | - | ||
339 | - if (extract64(wvr, 2, 1)) { | ||
340 | - /* | ||
341 | - * Deprecated case of an only 4-aligned address. BAS[7:4] are | ||
342 | - * ignored, and BAS[3:0] define which bytes to watch. | ||
343 | - */ | ||
344 | - bas &= 0xf; | ||
345 | - } | ||
346 | - | ||
347 | - if (bas == 0) { | ||
348 | - /* This must act as if the watchpoint is disabled */ | ||
66 | - return; | 349 | - return; |
67 | - } | 350 | - } |
68 | - } | 351 | - |
69 | - | 352 | - /* |
70 | - qemu_irq_lower(s->out); | 353 | - * The BAS bits are supposed to be programmed to indicate a contiguous |
354 | - * range of bytes. Otherwise it is CONSTRAINED UNPREDICTABLE whether | ||
355 | - * we fire for each byte in the word/doubleword addressed by the WVR. | ||
356 | - * We choose to ignore any non-zero bits after the first range of 1s. | ||
357 | - */ | ||
358 | - basstart = ctz32(bas); | ||
359 | - len = cto32(bas >> basstart); | ||
360 | - wvr += basstart; | ||
361 | - } | ||
362 | - | ||
363 | - cpu_watchpoint_insert(CPU(cpu), wvr, len, flags, | ||
364 | - &env->cpu_watchpoint[n]); | ||
71 | -} | 365 | -} |
72 | - | 366 | - |
73 | -static void exynos4210_irq_gate_reset(DeviceState *d) | 367 | -void hw_watchpoint_update_all(ARMCPU *cpu) |
74 | -{ | 368 | -{ |
75 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(d); | 369 | - int i; |
76 | - | 370 | - CPUARMState *env = &cpu->env; |
77 | - memset(s->level, 0, s->n_in * sizeof(*s->level)); | 371 | - |
372 | - /* | ||
373 | - * Completely clear out existing QEMU watchpoints and our array, to | ||
374 | - * avoid possible stale entries following migration load. | ||
375 | - */ | ||
376 | - cpu_watchpoint_remove_all(CPU(cpu), BP_CPU); | ||
377 | - memset(env->cpu_watchpoint, 0, sizeof(env->cpu_watchpoint)); | ||
378 | - | ||
379 | - for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_watchpoint); i++) { | ||
380 | - hw_watchpoint_update(cpu, i); | ||
381 | - } | ||
78 | -} | 382 | -} |
79 | - | 383 | - |
80 | -/* | 384 | static void dbgwvr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
81 | - * IRQ Gate initialization. | 385 | uint64_t value) |
82 | - */ | 386 | { |
83 | -static void exynos4210_irq_gate_init(Object *obj) | 387 | @@ -XXX,XX +XXX,XX @@ static void dbgwcr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
388 | } | ||
389 | } | ||
390 | |||
391 | -void hw_breakpoint_update(ARMCPU *cpu, int n) | ||
84 | -{ | 392 | -{ |
85 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(obj); | 393 | - CPUARMState *env = &cpu->env; |
86 | - SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 394 | - uint64_t bvr = env->cp15.dbgbvr[n]; |
87 | - | 395 | - uint64_t bcr = env->cp15.dbgbcr[n]; |
88 | - sysbus_init_irq(sbd, &s->out); | 396 | - vaddr addr; |
397 | - int bt; | ||
398 | - int flags = BP_CPU; | ||
399 | - | ||
400 | - if (env->cpu_breakpoint[n]) { | ||
401 | - cpu_breakpoint_remove_by_ref(CPU(cpu), env->cpu_breakpoint[n]); | ||
402 | - env->cpu_breakpoint[n] = NULL; | ||
403 | - } | ||
404 | - | ||
405 | - if (!extract64(bcr, 0, 1)) { | ||
406 | - /* E bit clear : watchpoint disabled */ | ||
407 | - return; | ||
408 | - } | ||
409 | - | ||
410 | - bt = extract64(bcr, 20, 4); | ||
411 | - | ||
412 | - switch (bt) { | ||
413 | - case 4: /* unlinked address mismatch (reserved if AArch64) */ | ||
414 | - case 5: /* linked address mismatch (reserved if AArch64) */ | ||
415 | - qemu_log_mask(LOG_UNIMP, | ||
416 | - "arm: address mismatch breakpoint types not implemented\n"); | ||
417 | - return; | ||
418 | - case 0: /* unlinked address match */ | ||
419 | - case 1: /* linked address match */ | ||
420 | - { | ||
421 | - /* | ||
422 | - * Bits [1:0] are RES0. | ||
423 | - * | ||
424 | - * It is IMPLEMENTATION DEFINED whether bits [63:49] | ||
425 | - * ([63:53] for FEAT_LVA) are hardwired to a copy of the sign bit | ||
426 | - * of the VA field ([48] or [52] for FEAT_LVA), or whether the | ||
427 | - * value is read as written. It is CONSTRAINED UNPREDICTABLE | ||
428 | - * whether the RESS bits are ignored when comparing an address. | ||
429 | - * Therefore we are allowed to compare the entire register, which | ||
430 | - * lets us avoid considering whether FEAT_LVA is actually enabled. | ||
431 | - * | ||
432 | - * The BAS field is used to allow setting breakpoints on 16-bit | ||
433 | - * wide instructions; it is CONSTRAINED UNPREDICTABLE whether | ||
434 | - * a bp will fire if the addresses covered by the bp and the addresses | ||
435 | - * covered by the insn overlap but the insn doesn't start at the | ||
436 | - * start of the bp address range. We choose to require the insn and | ||
437 | - * the bp to have the same address. The constraints on writing to | ||
438 | - * BAS enforced in dbgbcr_write mean we have only four cases: | ||
439 | - * 0b0000 => no breakpoint | ||
440 | - * 0b0011 => breakpoint on addr | ||
441 | - * 0b1100 => breakpoint on addr + 2 | ||
442 | - * 0b1111 => breakpoint on addr | ||
443 | - * See also figure D2-3 in the v8 ARM ARM (DDI0487A.c). | ||
444 | - */ | ||
445 | - int bas = extract64(bcr, 5, 4); | ||
446 | - addr = bvr & ~3ULL; | ||
447 | - if (bas == 0) { | ||
448 | - return; | ||
449 | - } | ||
450 | - if (bas == 0xc) { | ||
451 | - addr += 2; | ||
452 | - } | ||
453 | - break; | ||
454 | - } | ||
455 | - case 2: /* unlinked context ID match */ | ||
456 | - case 8: /* unlinked VMID match (reserved if no EL2) */ | ||
457 | - case 10: /* unlinked context ID and VMID match (reserved if no EL2) */ | ||
458 | - qemu_log_mask(LOG_UNIMP, | ||
459 | - "arm: unlinked context breakpoint types not implemented\n"); | ||
460 | - return; | ||
461 | - case 9: /* linked VMID match (reserved if no EL2) */ | ||
462 | - case 11: /* linked context ID and VMID match (reserved if no EL2) */ | ||
463 | - case 3: /* linked context ID match */ | ||
464 | - default: | ||
465 | - /* | ||
466 | - * We must generate no events for Linked context matches (unless | ||
467 | - * they are linked to by some other bp/wp, which is handled in | ||
468 | - * updates for the linking bp/wp). We choose to also generate no events | ||
469 | - * for reserved values. | ||
470 | - */ | ||
471 | - return; | ||
472 | - } | ||
473 | - | ||
474 | - cpu_breakpoint_insert(CPU(cpu), addr, flags, &env->cpu_breakpoint[n]); | ||
89 | -} | 475 | -} |
90 | - | 476 | - |
91 | -static void exynos4210_irq_gate_realize(DeviceState *dev, Error **errp) | 477 | -void hw_breakpoint_update_all(ARMCPU *cpu) |
92 | -{ | 478 | -{ |
93 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(dev); | 479 | - int i; |
94 | - | 480 | - CPUARMState *env = &cpu->env; |
95 | - /* Allocate general purpose input signals and connect a handler to each of | 481 | - |
96 | - * them */ | 482 | - /* |
97 | - qdev_init_gpio_in(dev, exynos4210_irq_gate_handler, s->n_in); | 483 | - * Completely clear out existing QEMU breakpoints and our array, to |
98 | - | 484 | - * avoid possible stale entries following migration load. |
99 | - s->level = g_malloc0(s->n_in * sizeof(*s->level)); | 485 | - */ |
486 | - cpu_breakpoint_remove_all(CPU(cpu), BP_CPU); | ||
487 | - memset(env->cpu_breakpoint, 0, sizeof(env->cpu_breakpoint)); | ||
488 | - | ||
489 | - for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_breakpoint); i++) { | ||
490 | - hw_breakpoint_update(cpu, i); | ||
491 | - } | ||
100 | -} | 492 | -} |
101 | - | 493 | - |
102 | -static void exynos4210_irq_gate_class_init(ObjectClass *klass, void *data) | 494 | static void dbgbvr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
495 | uint64_t value) | ||
496 | { | ||
497 | @@ -XXX,XX +XXX,XX @@ void define_debug_regs(ARMCPU *cpu) | ||
498 | g_free(dbgwcr_el1_name); | ||
499 | } | ||
500 | } | ||
501 | - | ||
502 | -#if !defined(CONFIG_USER_ONLY) | ||
503 | - | ||
504 | -vaddr arm_adjust_watchpoint_address(CPUState *cs, vaddr addr, int len) | ||
103 | -{ | 505 | -{ |
104 | - DeviceClass *dc = DEVICE_CLASS(klass); | 506 | - ARMCPU *cpu = ARM_CPU(cs); |
105 | - | 507 | - CPUARMState *env = &cpu->env; |
106 | - dc->reset = exynos4210_irq_gate_reset; | 508 | - |
107 | - dc->vmsd = &vmstate_exynos4210_irq_gate; | 509 | - /* |
108 | - device_class_set_props(dc, exynos4210_irq_gate_properties); | 510 | - * In BE32 system mode, target memory is stored byteswapped (on a |
109 | - dc->realize = exynos4210_irq_gate_realize; | 511 | - * little-endian host system), and by the time we reach here (via an |
512 | - * opcode helper) the addresses of subword accesses have been adjusted | ||
513 | - * to account for that, which means that watchpoints will not match. | ||
514 | - * Undo the adjustment here. | ||
515 | - */ | ||
516 | - if (arm_sctlr_b(env)) { | ||
517 | - if (len == 1) { | ||
518 | - addr ^= 3; | ||
519 | - } else if (len == 2) { | ||
520 | - addr ^= 2; | ||
521 | - } | ||
522 | - } | ||
523 | - | ||
524 | - return addr; | ||
110 | -} | 525 | -} |
111 | - | 526 | - |
112 | -static const TypeInfo exynos4210_irq_gate_info = { | 527 | -#endif |
113 | - .name = TYPE_EXYNOS4210_IRQ_GATE, | ||
114 | - .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(Exynos4210IRQGateState), | ||
116 | - .instance_init = exynos4210_irq_gate_init, | ||
117 | - .class_init = exynos4210_irq_gate_class_init, | ||
118 | -}; | ||
119 | - | ||
120 | -static void exynos4210_irq_gate_register_types(void) | ||
121 | -{ | ||
122 | - type_register_static(&exynos4210_irq_gate_info); | ||
123 | -} | ||
124 | - | ||
125 | -type_init(exynos4210_irq_gate_register_types) | ||
126 | -- | 528 | -- |
127 | 2.25.1 | 529 | 2.34.1 | diff view generated by jsdifflib |
1 | Switch the creation of the external GIC to the new-style "embedded in | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | state struct" approach, so we can easily refer to the object | 2 | |
3 | elsewhere during realize. | 3 | Introduce the target/arm/tcg directory. Its purpose is to hold the TCG |
4 | 4 | code that is selected by CONFIG_TCG. | |
5 | |||
6 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | ||
7 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220404154658.565020-9-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | include/hw/arm/exynos4210.h | 2 ++ | 14 | MAINTAINERS | 1 + |
10 | include/hw/intc/exynos4210_gic.h | 43 ++++++++++++++++++++++++++++++++ | 15 | target/arm/{ => tcg}/translate-a64.h | 0 |
11 | hw/arm/exynos4210.c | 10 ++++---- | 16 | target/arm/{ => tcg}/translate.h | 0 |
12 | hw/intc/exynos4210_gic.c | 17 ++----------- | 17 | target/arm/{ => tcg}/a32-uncond.decode | 0 |
13 | MAINTAINERS | 2 +- | 18 | target/arm/{ => tcg}/a32.decode | 0 |
14 | 5 files changed, 53 insertions(+), 21 deletions(-) | 19 | target/arm/{ => tcg}/m-nocp.decode | 0 |
15 | create mode 100644 include/hw/intc/exynos4210_gic.h | 20 | target/arm/{ => tcg}/mve.decode | 0 |
16 | 21 | target/arm/{ => tcg}/neon-dp.decode | 0 | |
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 22 | target/arm/{ => tcg}/neon-ls.decode | 0 |
18 | index XXXXXXX..XXXXXXX 100644 | 23 | target/arm/{ => tcg}/neon-shared.decode | 0 |
19 | --- a/include/hw/arm/exynos4210.h | 24 | target/arm/{ => tcg}/sme-fa64.decode | 0 |
20 | +++ b/include/hw/arm/exynos4210.h | 25 | target/arm/{ => tcg}/sme.decode | 0 |
21 | @@ -XXX,XX +XXX,XX @@ | 26 | target/arm/{ => tcg}/sve.decode | 0 |
22 | #include "hw/or-irq.h" | 27 | target/arm/{ => tcg}/t16.decode | 0 |
23 | #include "hw/sysbus.h" | 28 | target/arm/{ => tcg}/t32.decode | 0 |
24 | #include "hw/cpu/a9mpcore.h" | 29 | target/arm/{ => tcg}/vfp-uncond.decode | 0 |
25 | +#include "hw/intc/exynos4210_gic.h" | 30 | target/arm/{ => tcg}/vfp.decode | 0 |
26 | #include "target/arm/cpu-qom.h" | 31 | target/arm/{ => tcg}/translate-a64.c | 0 |
27 | #include "qom/object.h" | 32 | target/arm/{ => tcg}/translate-m-nocp.c | 0 |
28 | 33 | target/arm/{ => tcg}/translate-mve.c | 0 | |
29 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 34 | target/arm/{ => tcg}/translate-neon.c | 0 |
30 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | 35 | target/arm/{ => tcg}/translate-sme.c | 0 |
31 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 36 | target/arm/{ => tcg}/translate-sve.c | 0 |
32 | A9MPPrivState a9mpcore; | 37 | target/arm/{ => tcg}/translate-vfp.c | 0 |
33 | + Exynos4210GicState ext_gic; | 38 | target/arm/{ => tcg}/translate.c | 0 |
34 | }; | 39 | target/arm/meson.build | 30 +++--------------- |
35 | 40 | target/arm/{ => tcg}/meson.build | 41 +------------------------ | |
36 | #define TYPE_EXYNOS4210_SOC "exynos4210" | 41 | 27 files changed, 6 insertions(+), 66 deletions(-) |
37 | diff --git a/include/hw/intc/exynos4210_gic.h b/include/hw/intc/exynos4210_gic.h | 42 | rename target/arm/{ => tcg}/translate-a64.h (100%) |
38 | new file mode 100644 | 43 | rename target/arm/{ => tcg}/translate.h (100%) |
39 | index XXXXXXX..XXXXXXX | 44 | rename target/arm/{ => tcg}/a32-uncond.decode (100%) |
40 | --- /dev/null | 45 | rename target/arm/{ => tcg}/a32.decode (100%) |
41 | +++ b/include/hw/intc/exynos4210_gic.h | 46 | rename target/arm/{ => tcg}/m-nocp.decode (100%) |
42 | @@ -XXX,XX +XXX,XX @@ | 47 | rename target/arm/{ => tcg}/mve.decode (100%) |
43 | +/* | 48 | rename target/arm/{ => tcg}/neon-dp.decode (100%) |
44 | + * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c | 49 | rename target/arm/{ => tcg}/neon-ls.decode (100%) |
45 | + * | 50 | rename target/arm/{ => tcg}/neon-shared.decode (100%) |
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | 51 | rename target/arm/{ => tcg}/sme-fa64.decode (100%) |
47 | + * All rights reserved. | 52 | rename target/arm/{ => tcg}/sme.decode (100%) |
48 | + * | 53 | rename target/arm/{ => tcg}/sve.decode (100%) |
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | 54 | rename target/arm/{ => tcg}/t16.decode (100%) |
50 | + * | 55 | rename target/arm/{ => tcg}/t32.decode (100%) |
51 | + * This program is free software; you can redistribute it and/or modify it | 56 | rename target/arm/{ => tcg}/vfp-uncond.decode (100%) |
52 | + * under the terms of the GNU General Public License as published by the | 57 | rename target/arm/{ => tcg}/vfp.decode (100%) |
53 | + * Free Software Foundation; either version 2 of the License, or (at your | 58 | rename target/arm/{ => tcg}/translate-a64.c (100%) |
54 | + * option) any later version. | 59 | rename target/arm/{ => tcg}/translate-m-nocp.c (100%) |
55 | + * | 60 | rename target/arm/{ => tcg}/translate-mve.c (100%) |
56 | + * This program is distributed in the hope that it will be useful, | 61 | rename target/arm/{ => tcg}/translate-neon.c (100%) |
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 62 | rename target/arm/{ => tcg}/translate-sme.c (100%) |
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | 63 | rename target/arm/{ => tcg}/translate-sve.c (100%) |
59 | + * See the GNU General Public License for more details. | 64 | rename target/arm/{ => tcg}/translate-vfp.c (100%) |
60 | + * | 65 | rename target/arm/{ => tcg}/translate.c (100%) |
61 | + * You should have received a copy of the GNU General Public License along | 66 | copy target/arm/{ => tcg}/meson.build (64%) |
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | 67 | |
63 | + */ | ||
64 | +#ifndef HW_INTC_EXYNOS4210_GIC_H | ||
65 | +#define HW_INTC_EXYNOS4210_GIC_H | ||
66 | + | ||
67 | +#include "hw/sysbus.h" | ||
68 | + | ||
69 | +#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
70 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
71 | + | ||
72 | +#define EXYNOS4210_GIC_NCPUS 2 | ||
73 | + | ||
74 | +struct Exynos4210GicState { | ||
75 | + SysBusDevice parent_obj; | ||
76 | + | ||
77 | + MemoryRegion cpu_container; | ||
78 | + MemoryRegion dist_container; | ||
79 | + MemoryRegion cpu_alias[EXYNOS4210_GIC_NCPUS]; | ||
80 | + MemoryRegion dist_alias[EXYNOS4210_GIC_NCPUS]; | ||
81 | + uint32_t num_cpu; | ||
82 | + DeviceState *gic; | ||
83 | +}; | ||
84 | + | ||
85 | +#endif | ||
86 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/exynos4210.c | ||
89 | +++ b/hw/arm/exynos4210.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
91 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | ||
92 | |||
93 | /* External GIC */ | ||
94 | - dev = qdev_new("exynos4210.gic"); | ||
95 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | ||
96 | - busdev = SYS_BUS_DEVICE(dev); | ||
97 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
98 | + qdev_prop_set_uint32(DEVICE(&s->ext_gic), "num-cpu", EXYNOS4210_NCPUS); | ||
99 | + busdev = SYS_BUS_DEVICE(&s->ext_gic); | ||
100 | + sysbus_realize(busdev, &error_fatal); | ||
101 | /* Map CPU interface */ | ||
102 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR); | ||
103 | /* Map Distributer interface */ | ||
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
105 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
106 | } | ||
107 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
108 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
109 | + s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | ||
110 | } | ||
111 | |||
112 | /* Internal Interrupt Combiner */ | ||
113 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
114 | } | ||
115 | |||
116 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
117 | + object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
118 | } | ||
119 | |||
120 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
121 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/intc/exynos4210_gic.c | ||
124 | +++ b/hw/intc/exynos4210_gic.c | ||
125 | @@ -XXX,XX +XXX,XX @@ | ||
126 | #include "qemu/module.h" | ||
127 | #include "hw/irq.h" | ||
128 | #include "hw/qdev-properties.h" | ||
129 | +#include "hw/intc/exynos4210_gic.h" | ||
130 | #include "hw/arm/exynos4210.h" | ||
131 | #include "qom/object.h" | ||
132 | |||
133 | @@ -XXX,XX +XXX,XX @@ | ||
134 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
135 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
136 | |||
137 | -#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
138 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
139 | - | ||
140 | -struct Exynos4210GicState { | ||
141 | - SysBusDevice parent_obj; | ||
142 | - | ||
143 | - MemoryRegion cpu_container; | ||
144 | - MemoryRegion dist_container; | ||
145 | - MemoryRegion cpu_alias[EXYNOS4210_NCPUS]; | ||
146 | - MemoryRegion dist_alias[EXYNOS4210_NCPUS]; | ||
147 | - uint32_t num_cpu; | ||
148 | - DeviceState *gic; | ||
149 | -}; | ||
150 | - | ||
151 | static void exynos4210_gic_set_irq(void *opaque, int irq, int level) | ||
152 | { | ||
153 | Exynos4210GicState *s = (Exynos4210GicState *)opaque; | ||
154 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_realize(DeviceState *dev, Error **errp) | ||
155 | * enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86 | ||
156 | * doesn't figure this out, otherwise and gives spurious warnings. | ||
157 | */ | ||
158 | - assert(n <= EXYNOS4210_NCPUS); | ||
159 | + assert(n <= EXYNOS4210_GIC_NCPUS); | ||
160 | for (i = 0; i < n; i++) { | ||
161 | /* Map CPU interface per SMP Core */ | ||
162 | sprintf(cpu_alias_name, "%s%x", cpu_prefix, i); | ||
163 | diff --git a/MAINTAINERS b/MAINTAINERS | 68 | diff --git a/MAINTAINERS b/MAINTAINERS |
164 | index XXXXXXX..XXXXXXX 100644 | 69 | index XXXXXXX..XXXXXXX 100644 |
165 | --- a/MAINTAINERS | 70 | --- a/MAINTAINERS |
166 | +++ b/MAINTAINERS | 71 | +++ b/MAINTAINERS |
167 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | 72 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
168 | L: qemu-arm@nongnu.org | 73 | L: qemu-arm@nongnu.org |
169 | S: Odd Fixes | 74 | S: Maintained |
170 | F: hw/*/exynos* | 75 | F: target/arm/ |
171 | -F: include/hw/arm/exynos4210.h | 76 | +F: target/arm/tcg/ |
172 | +F: include/hw/*/exynos* | 77 | F: tests/tcg/arm/ |
173 | 78 | F: tests/tcg/aarch64/ | |
174 | Calxeda Highbank | 79 | F: tests/qtest/arm-cpu-features.c |
175 | M: Rob Herring <robh@kernel.org> | 80 | diff --git a/target/arm/translate-a64.h b/target/arm/tcg/translate-a64.h |
81 | similarity index 100% | ||
82 | rename from target/arm/translate-a64.h | ||
83 | rename to target/arm/tcg/translate-a64.h | ||
84 | diff --git a/target/arm/translate.h b/target/arm/tcg/translate.h | ||
85 | similarity index 100% | ||
86 | rename from target/arm/translate.h | ||
87 | rename to target/arm/tcg/translate.h | ||
88 | diff --git a/target/arm/a32-uncond.decode b/target/arm/tcg/a32-uncond.decode | ||
89 | similarity index 100% | ||
90 | rename from target/arm/a32-uncond.decode | ||
91 | rename to target/arm/tcg/a32-uncond.decode | ||
92 | diff --git a/target/arm/a32.decode b/target/arm/tcg/a32.decode | ||
93 | similarity index 100% | ||
94 | rename from target/arm/a32.decode | ||
95 | rename to target/arm/tcg/a32.decode | ||
96 | diff --git a/target/arm/m-nocp.decode b/target/arm/tcg/m-nocp.decode | ||
97 | similarity index 100% | ||
98 | rename from target/arm/m-nocp.decode | ||
99 | rename to target/arm/tcg/m-nocp.decode | ||
100 | diff --git a/target/arm/mve.decode b/target/arm/tcg/mve.decode | ||
101 | similarity index 100% | ||
102 | rename from target/arm/mve.decode | ||
103 | rename to target/arm/tcg/mve.decode | ||
104 | diff --git a/target/arm/neon-dp.decode b/target/arm/tcg/neon-dp.decode | ||
105 | similarity index 100% | ||
106 | rename from target/arm/neon-dp.decode | ||
107 | rename to target/arm/tcg/neon-dp.decode | ||
108 | diff --git a/target/arm/neon-ls.decode b/target/arm/tcg/neon-ls.decode | ||
109 | similarity index 100% | ||
110 | rename from target/arm/neon-ls.decode | ||
111 | rename to target/arm/tcg/neon-ls.decode | ||
112 | diff --git a/target/arm/neon-shared.decode b/target/arm/tcg/neon-shared.decode | ||
113 | similarity index 100% | ||
114 | rename from target/arm/neon-shared.decode | ||
115 | rename to target/arm/tcg/neon-shared.decode | ||
116 | diff --git a/target/arm/sme-fa64.decode b/target/arm/tcg/sme-fa64.decode | ||
117 | similarity index 100% | ||
118 | rename from target/arm/sme-fa64.decode | ||
119 | rename to target/arm/tcg/sme-fa64.decode | ||
120 | diff --git a/target/arm/sme.decode b/target/arm/tcg/sme.decode | ||
121 | similarity index 100% | ||
122 | rename from target/arm/sme.decode | ||
123 | rename to target/arm/tcg/sme.decode | ||
124 | diff --git a/target/arm/sve.decode b/target/arm/tcg/sve.decode | ||
125 | similarity index 100% | ||
126 | rename from target/arm/sve.decode | ||
127 | rename to target/arm/tcg/sve.decode | ||
128 | diff --git a/target/arm/t16.decode b/target/arm/tcg/t16.decode | ||
129 | similarity index 100% | ||
130 | rename from target/arm/t16.decode | ||
131 | rename to target/arm/tcg/t16.decode | ||
132 | diff --git a/target/arm/t32.decode b/target/arm/tcg/t32.decode | ||
133 | similarity index 100% | ||
134 | rename from target/arm/t32.decode | ||
135 | rename to target/arm/tcg/t32.decode | ||
136 | diff --git a/target/arm/vfp-uncond.decode b/target/arm/tcg/vfp-uncond.decode | ||
137 | similarity index 100% | ||
138 | rename from target/arm/vfp-uncond.decode | ||
139 | rename to target/arm/tcg/vfp-uncond.decode | ||
140 | diff --git a/target/arm/vfp.decode b/target/arm/tcg/vfp.decode | ||
141 | similarity index 100% | ||
142 | rename from target/arm/vfp.decode | ||
143 | rename to target/arm/tcg/vfp.decode | ||
144 | diff --git a/target/arm/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
145 | similarity index 100% | ||
146 | rename from target/arm/translate-a64.c | ||
147 | rename to target/arm/tcg/translate-a64.c | ||
148 | diff --git a/target/arm/translate-m-nocp.c b/target/arm/tcg/translate-m-nocp.c | ||
149 | similarity index 100% | ||
150 | rename from target/arm/translate-m-nocp.c | ||
151 | rename to target/arm/tcg/translate-m-nocp.c | ||
152 | diff --git a/target/arm/translate-mve.c b/target/arm/tcg/translate-mve.c | ||
153 | similarity index 100% | ||
154 | rename from target/arm/translate-mve.c | ||
155 | rename to target/arm/tcg/translate-mve.c | ||
156 | diff --git a/target/arm/translate-neon.c b/target/arm/tcg/translate-neon.c | ||
157 | similarity index 100% | ||
158 | rename from target/arm/translate-neon.c | ||
159 | rename to target/arm/tcg/translate-neon.c | ||
160 | diff --git a/target/arm/translate-sme.c b/target/arm/tcg/translate-sme.c | ||
161 | similarity index 100% | ||
162 | rename from target/arm/translate-sme.c | ||
163 | rename to target/arm/tcg/translate-sme.c | ||
164 | diff --git a/target/arm/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
165 | similarity index 100% | ||
166 | rename from target/arm/translate-sve.c | ||
167 | rename to target/arm/tcg/translate-sve.c | ||
168 | diff --git a/target/arm/translate-vfp.c b/target/arm/tcg/translate-vfp.c | ||
169 | similarity index 100% | ||
170 | rename from target/arm/translate-vfp.c | ||
171 | rename to target/arm/tcg/translate-vfp.c | ||
172 | diff --git a/target/arm/translate.c b/target/arm/tcg/translate.c | ||
173 | similarity index 100% | ||
174 | rename from target/arm/translate.c | ||
175 | rename to target/arm/tcg/translate.c | ||
176 | diff --git a/target/arm/meson.build b/target/arm/meson.build | ||
177 | index XXXXXXX..XXXXXXX 100644 | ||
178 | --- a/target/arm/meson.build | ||
179 | +++ b/target/arm/meson.build | ||
180 | @@ -XXX,XX +XXX,XX @@ | ||
181 | -gen = [ | ||
182 | - decodetree.process('sve.decode', extra_args: '--decode=disas_sve'), | ||
183 | - decodetree.process('sme.decode', extra_args: '--decode=disas_sme'), | ||
184 | - decodetree.process('sme-fa64.decode', extra_args: '--static-decode=disas_sme_fa64'), | ||
185 | - decodetree.process('neon-shared.decode', extra_args: '--decode=disas_neon_shared'), | ||
186 | - decodetree.process('neon-dp.decode', extra_args: '--decode=disas_neon_dp'), | ||
187 | - decodetree.process('neon-ls.decode', extra_args: '--decode=disas_neon_ls'), | ||
188 | - decodetree.process('vfp.decode', extra_args: '--decode=disas_vfp'), | ||
189 | - decodetree.process('vfp-uncond.decode', extra_args: '--decode=disas_vfp_uncond'), | ||
190 | - decodetree.process('m-nocp.decode', extra_args: '--decode=disas_m_nocp'), | ||
191 | - decodetree.process('mve.decode', extra_args: '--decode=disas_mve'), | ||
192 | - decodetree.process('a32.decode', extra_args: '--static-decode=disas_a32'), | ||
193 | - decodetree.process('a32-uncond.decode', extra_args: '--static-decode=disas_a32_uncond'), | ||
194 | - decodetree.process('t32.decode', extra_args: '--static-decode=disas_t32'), | ||
195 | - decodetree.process('t16.decode', extra_args: ['-w', '16', '--static-decode=disas_t16']), | ||
196 | -] | ||
197 | - | ||
198 | arm_ss = ss.source_set() | ||
199 | -arm_ss.add(gen) | ||
200 | arm_ss.add(files( | ||
201 | 'cpu.c', | ||
202 | 'crypto_helper.c', | ||
203 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(files( | ||
204 | 'neon_helper.c', | ||
205 | 'op_helper.c', | ||
206 | 'tlb_helper.c', | ||
207 | - 'translate.c', | ||
208 | - 'translate-m-nocp.c', | ||
209 | - 'translate-mve.c', | ||
210 | - 'translate-neon.c', | ||
211 | - 'translate-vfp.c', | ||
212 | 'vec_helper.c', | ||
213 | 'vfp_helper.c', | ||
214 | 'cpu_tcg.c', | ||
215 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'TARGET_AARCH64', if_true: files( | ||
216 | 'pauth_helper.c', | ||
217 | 'sve_helper.c', | ||
218 | 'sme_helper.c', | ||
219 | - 'translate-a64.c', | ||
220 | - 'translate-sve.c', | ||
221 | - 'translate-sme.c', | ||
222 | )) | ||
223 | |||
224 | arm_softmmu_ss = ss.source_set() | ||
225 | @@ -XXX,XX +XXX,XX @@ arm_softmmu_ss.add(files( | ||
226 | |||
227 | subdir('hvf') | ||
228 | |||
229 | +if 'CONFIG_TCG' in config_all | ||
230 | + subdir('tcg') | ||
231 | +endif | ||
232 | + | ||
233 | target_arch += {'arm': arm_ss} | ||
234 | target_softmmu_arch += {'arm': arm_softmmu_ss} | ||
235 | diff --git a/target/arm/meson.build b/target/arm/tcg/meson.build | ||
236 | similarity index 64% | ||
237 | copy from target/arm/meson.build | ||
238 | copy to target/arm/tcg/meson.build | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/target/arm/meson.build | ||
241 | +++ b/target/arm/tcg/meson.build | ||
242 | @@ -XXX,XX +XXX,XX @@ gen = [ | ||
243 | decodetree.process('t16.decode', extra_args: ['-w', '16', '--static-decode=disas_t16']), | ||
244 | ] | ||
245 | |||
246 | -arm_ss = ss.source_set() | ||
247 | arm_ss.add(gen) | ||
248 | + | ||
249 | arm_ss.add(files( | ||
250 | - 'cpu.c', | ||
251 | - 'crypto_helper.c', | ||
252 | - 'debug_helper.c', | ||
253 | - 'gdbstub.c', | ||
254 | - 'helper.c', | ||
255 | - 'iwmmxt_helper.c', | ||
256 | - 'm_helper.c', | ||
257 | - 'mve_helper.c', | ||
258 | - 'neon_helper.c', | ||
259 | - 'op_helper.c', | ||
260 | - 'tlb_helper.c', | ||
261 | 'translate.c', | ||
262 | 'translate-m-nocp.c', | ||
263 | 'translate-mve.c', | ||
264 | 'translate-neon.c', | ||
265 | 'translate-vfp.c', | ||
266 | - 'vec_helper.c', | ||
267 | - 'vfp_helper.c', | ||
268 | - 'cpu_tcg.c', | ||
269 | )) | ||
270 | -arm_ss.add(zlib) | ||
271 | - | ||
272 | -arm_ss.add(when: 'CONFIG_KVM', if_true: files('kvm.c', 'kvm64.c'), if_false: files('kvm-stub.c')) | ||
273 | |||
274 | arm_ss.add(when: 'TARGET_AARCH64', if_true: files( | ||
275 | - 'cpu64.c', | ||
276 | - 'gdbstub64.c', | ||
277 | - 'helper-a64.c', | ||
278 | - 'mte_helper.c', | ||
279 | - 'pauth_helper.c', | ||
280 | - 'sve_helper.c', | ||
281 | - 'sme_helper.c', | ||
282 | 'translate-a64.c', | ||
283 | 'translate-sve.c', | ||
284 | 'translate-sme.c', | ||
285 | )) | ||
286 | - | ||
287 | -arm_softmmu_ss = ss.source_set() | ||
288 | -arm_softmmu_ss.add(files( | ||
289 | - 'arch_dump.c', | ||
290 | - 'arm-powerctl.c', | ||
291 | - 'machine.c', | ||
292 | - 'monitor.c', | ||
293 | - 'psci.c', | ||
294 | - 'ptw.c', | ||
295 | -)) | ||
296 | - | ||
297 | -subdir('hvf') | ||
298 | - | ||
299 | -target_arch += {'arm': arm_ss} | ||
300 | -target_softmmu_arch += {'arm': arm_softmmu_ss} | ||
176 | -- | 301 | -- |
177 | 2.25.1 | 302 | 2.34.1 |
303 | |||
304 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Add a model of the Xilinx Versal CRL. | 3 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
4 | 4 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | |
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | 7 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20220406174303.2022038-4-edgar.iglesias@xilinx.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++ | 10 | target/arm/{ => tcg}/vec_internal.h | 0 |
12 | hw/misc/xlnx-versal-crl.c | 421 ++++++++++++++++++++++++++++++ | 11 | target/arm/tcg-stubs.c | 23 +++++++++++++++++++++++ |
13 | hw/misc/meson.build | 1 + | 12 | target/arm/{ => tcg}/crypto_helper.c | 0 |
14 | 3 files changed, 657 insertions(+) | 13 | target/arm/{ => tcg}/helper-a64.c | 0 |
15 | create mode 100644 include/hw/misc/xlnx-versal-crl.h | 14 | target/arm/{ => tcg}/iwmmxt_helper.c | 0 |
16 | create mode 100644 hw/misc/xlnx-versal-crl.c | 15 | target/arm/{ => tcg}/m_helper.c | 0 |
17 | 16 | target/arm/{ => tcg}/mte_helper.c | 0 | |
18 | diff --git a/include/hw/misc/xlnx-versal-crl.h b/include/hw/misc/xlnx-versal-crl.h | 17 | target/arm/{ => tcg}/mve_helper.c | 0 |
18 | target/arm/{ => tcg}/neon_helper.c | 0 | ||
19 | target/arm/{ => tcg}/op_helper.c | 0 | ||
20 | target/arm/{ => tcg}/pauth_helper.c | 0 | ||
21 | target/arm/{ => tcg}/sme_helper.c | 0 | ||
22 | target/arm/{ => tcg}/sve_helper.c | 0 | ||
23 | target/arm/{ => tcg}/tlb_helper.c | 0 | ||
24 | target/arm/{ => tcg}/vec_helper.c | 0 | ||
25 | target/arm/meson.build | 15 ++------------- | ||
26 | target/arm/tcg/meson.build | 13 +++++++++++++ | ||
27 | 17 files changed, 38 insertions(+), 13 deletions(-) | ||
28 | rename target/arm/{ => tcg}/vec_internal.h (100%) | ||
29 | create mode 100644 target/arm/tcg-stubs.c | ||
30 | rename target/arm/{ => tcg}/crypto_helper.c (100%) | ||
31 | rename target/arm/{ => tcg}/helper-a64.c (100%) | ||
32 | rename target/arm/{ => tcg}/iwmmxt_helper.c (100%) | ||
33 | rename target/arm/{ => tcg}/m_helper.c (100%) | ||
34 | rename target/arm/{ => tcg}/mte_helper.c (100%) | ||
35 | rename target/arm/{ => tcg}/mve_helper.c (100%) | ||
36 | rename target/arm/{ => tcg}/neon_helper.c (100%) | ||
37 | rename target/arm/{ => tcg}/op_helper.c (100%) | ||
38 | rename target/arm/{ => tcg}/pauth_helper.c (100%) | ||
39 | rename target/arm/{ => tcg}/sme_helper.c (100%) | ||
40 | rename target/arm/{ => tcg}/sve_helper.c (100%) | ||
41 | rename target/arm/{ => tcg}/tlb_helper.c (100%) | ||
42 | rename target/arm/{ => tcg}/vec_helper.c (100%) | ||
43 | |||
44 | diff --git a/target/arm/vec_internal.h b/target/arm/tcg/vec_internal.h | ||
45 | similarity index 100% | ||
46 | rename from target/arm/vec_internal.h | ||
47 | rename to target/arm/tcg/vec_internal.h | ||
48 | diff --git a/target/arm/tcg-stubs.c b/target/arm/tcg-stubs.c | ||
19 | new file mode 100644 | 49 | new file mode 100644 |
20 | index XXXXXXX..XXXXXXX | 50 | index XXXXXXX..XXXXXXX |
21 | --- /dev/null | 51 | --- /dev/null |
22 | +++ b/include/hw/misc/xlnx-versal-crl.h | 52 | +++ b/target/arm/tcg-stubs.c |
23 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
24 | +/* | 54 | +/* |
25 | + * QEMU model of the Clock-Reset-LPD (CRL). | 55 | + * QEMU ARM stubs for some TCG helper functions |
26 | + * | 56 | + * |
27 | + * Copyright (c) 2022 Xilinx Inc. | 57 | + * Copyright 2021 SUSE LLC |
28 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
29 | + * | 58 | + * |
30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 59 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
31 | + */ | 60 | + * See the COPYING file in the top-level directory. |
32 | +#ifndef HW_MISC_XLNX_VERSAL_CRL_H | ||
33 | +#define HW_MISC_XLNX_VERSAL_CRL_H | ||
34 | + | ||
35 | +#include "hw/sysbus.h" | ||
36 | +#include "hw/register.h" | ||
37 | +#include "target/arm/cpu.h" | ||
38 | + | ||
39 | +#define TYPE_XLNX_VERSAL_CRL "xlnx,versal-crl" | ||
40 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCRL, XLNX_VERSAL_CRL) | ||
41 | + | ||
42 | +REG32(ERR_CTRL, 0x0) | ||
43 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) | ||
44 | +REG32(IR_STATUS, 0x4) | ||
45 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) | ||
46 | +REG32(IR_MASK, 0x8) | ||
47 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) | ||
48 | +REG32(IR_ENABLE, 0xc) | ||
49 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) | ||
50 | +REG32(IR_DISABLE, 0x10) | ||
51 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) | ||
52 | +REG32(WPROT, 0x1c) | ||
53 | + FIELD(WPROT, ACTIVE, 0, 1) | ||
54 | +REG32(PLL_CLK_OTHER_DMN, 0x20) | ||
55 | + FIELD(PLL_CLK_OTHER_DMN, APLL_BYPASS, 0, 1) | ||
56 | +REG32(RPLL_CTRL, 0x40) | ||
57 | + FIELD(RPLL_CTRL, POST_SRC, 24, 3) | ||
58 | + FIELD(RPLL_CTRL, PRE_SRC, 20, 3) | ||
59 | + FIELD(RPLL_CTRL, CLKOUTDIV, 16, 2) | ||
60 | + FIELD(RPLL_CTRL, FBDIV, 8, 8) | ||
61 | + FIELD(RPLL_CTRL, BYPASS, 3, 1) | ||
62 | + FIELD(RPLL_CTRL, RESET, 0, 1) | ||
63 | +REG32(RPLL_CFG, 0x44) | ||
64 | + FIELD(RPLL_CFG, LOCK_DLY, 25, 7) | ||
65 | + FIELD(RPLL_CFG, LOCK_CNT, 13, 10) | ||
66 | + FIELD(RPLL_CFG, LFHF, 10, 2) | ||
67 | + FIELD(RPLL_CFG, CP, 5, 4) | ||
68 | + FIELD(RPLL_CFG, RES, 0, 4) | ||
69 | +REG32(RPLL_FRAC_CFG, 0x48) | ||
70 | + FIELD(RPLL_FRAC_CFG, ENABLED, 31, 1) | ||
71 | + FIELD(RPLL_FRAC_CFG, SEED, 22, 3) | ||
72 | + FIELD(RPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
73 | + FIELD(RPLL_FRAC_CFG, ORDER, 18, 1) | ||
74 | + FIELD(RPLL_FRAC_CFG, DATA, 0, 16) | ||
75 | +REG32(PLL_STATUS, 0x50) | ||
76 | + FIELD(PLL_STATUS, RPLL_STABLE, 2, 1) | ||
77 | + FIELD(PLL_STATUS, RPLL_LOCK, 0, 1) | ||
78 | +REG32(RPLL_TO_XPD_CTRL, 0x100) | ||
79 | + FIELD(RPLL_TO_XPD_CTRL, CLKACT, 25, 1) | ||
80 | + FIELD(RPLL_TO_XPD_CTRL, DIVISOR0, 8, 10) | ||
81 | +REG32(LPD_TOP_SWITCH_CTRL, 0x104) | ||
82 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT_ADMA, 26, 1) | ||
83 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT, 25, 1) | ||
84 | + FIELD(LPD_TOP_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
85 | + FIELD(LPD_TOP_SWITCH_CTRL, SRCSEL, 0, 3) | ||
86 | +REG32(LPD_LSBUS_CTRL, 0x108) | ||
87 | + FIELD(LPD_LSBUS_CTRL, CLKACT, 25, 1) | ||
88 | + FIELD(LPD_LSBUS_CTRL, DIVISOR0, 8, 10) | ||
89 | + FIELD(LPD_LSBUS_CTRL, SRCSEL, 0, 3) | ||
90 | +REG32(CPU_R5_CTRL, 0x10c) | ||
91 | + FIELD(CPU_R5_CTRL, CLKACT_OCM2, 28, 1) | ||
92 | + FIELD(CPU_R5_CTRL, CLKACT_OCM, 27, 1) | ||
93 | + FIELD(CPU_R5_CTRL, CLKACT_CORE, 26, 1) | ||
94 | + FIELD(CPU_R5_CTRL, CLKACT, 25, 1) | ||
95 | + FIELD(CPU_R5_CTRL, DIVISOR0, 8, 10) | ||
96 | + FIELD(CPU_R5_CTRL, SRCSEL, 0, 3) | ||
97 | +REG32(IOU_SWITCH_CTRL, 0x114) | ||
98 | + FIELD(IOU_SWITCH_CTRL, CLKACT, 25, 1) | ||
99 | + FIELD(IOU_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
100 | + FIELD(IOU_SWITCH_CTRL, SRCSEL, 0, 3) | ||
101 | +REG32(GEM0_REF_CTRL, 0x118) | ||
102 | + FIELD(GEM0_REF_CTRL, CLKACT_RX, 27, 1) | ||
103 | + FIELD(GEM0_REF_CTRL, CLKACT_TX, 26, 1) | ||
104 | + FIELD(GEM0_REF_CTRL, CLKACT, 25, 1) | ||
105 | + FIELD(GEM0_REF_CTRL, DIVISOR0, 8, 10) | ||
106 | + FIELD(GEM0_REF_CTRL, SRCSEL, 0, 3) | ||
107 | +REG32(GEM1_REF_CTRL, 0x11c) | ||
108 | + FIELD(GEM1_REF_CTRL, CLKACT_RX, 27, 1) | ||
109 | + FIELD(GEM1_REF_CTRL, CLKACT_TX, 26, 1) | ||
110 | + FIELD(GEM1_REF_CTRL, CLKACT, 25, 1) | ||
111 | + FIELD(GEM1_REF_CTRL, DIVISOR0, 8, 10) | ||
112 | + FIELD(GEM1_REF_CTRL, SRCSEL, 0, 3) | ||
113 | +REG32(GEM_TSU_REF_CTRL, 0x120) | ||
114 | + FIELD(GEM_TSU_REF_CTRL, CLKACT, 25, 1) | ||
115 | + FIELD(GEM_TSU_REF_CTRL, DIVISOR0, 8, 10) | ||
116 | + FIELD(GEM_TSU_REF_CTRL, SRCSEL, 0, 3) | ||
117 | +REG32(USB0_BUS_REF_CTRL, 0x124) | ||
118 | + FIELD(USB0_BUS_REF_CTRL, CLKACT, 25, 1) | ||
119 | + FIELD(USB0_BUS_REF_CTRL, DIVISOR0, 8, 10) | ||
120 | + FIELD(USB0_BUS_REF_CTRL, SRCSEL, 0, 3) | ||
121 | +REG32(UART0_REF_CTRL, 0x128) | ||
122 | + FIELD(UART0_REF_CTRL, CLKACT, 25, 1) | ||
123 | + FIELD(UART0_REF_CTRL, DIVISOR0, 8, 10) | ||
124 | + FIELD(UART0_REF_CTRL, SRCSEL, 0, 3) | ||
125 | +REG32(UART1_REF_CTRL, 0x12c) | ||
126 | + FIELD(UART1_REF_CTRL, CLKACT, 25, 1) | ||
127 | + FIELD(UART1_REF_CTRL, DIVISOR0, 8, 10) | ||
128 | + FIELD(UART1_REF_CTRL, SRCSEL, 0, 3) | ||
129 | +REG32(SPI0_REF_CTRL, 0x130) | ||
130 | + FIELD(SPI0_REF_CTRL, CLKACT, 25, 1) | ||
131 | + FIELD(SPI0_REF_CTRL, DIVISOR0, 8, 10) | ||
132 | + FIELD(SPI0_REF_CTRL, SRCSEL, 0, 3) | ||
133 | +REG32(SPI1_REF_CTRL, 0x134) | ||
134 | + FIELD(SPI1_REF_CTRL, CLKACT, 25, 1) | ||
135 | + FIELD(SPI1_REF_CTRL, DIVISOR0, 8, 10) | ||
136 | + FIELD(SPI1_REF_CTRL, SRCSEL, 0, 3) | ||
137 | +REG32(CAN0_REF_CTRL, 0x138) | ||
138 | + FIELD(CAN0_REF_CTRL, CLKACT, 25, 1) | ||
139 | + FIELD(CAN0_REF_CTRL, DIVISOR0, 8, 10) | ||
140 | + FIELD(CAN0_REF_CTRL, SRCSEL, 0, 3) | ||
141 | +REG32(CAN1_REF_CTRL, 0x13c) | ||
142 | + FIELD(CAN1_REF_CTRL, CLKACT, 25, 1) | ||
143 | + FIELD(CAN1_REF_CTRL, DIVISOR0, 8, 10) | ||
144 | + FIELD(CAN1_REF_CTRL, SRCSEL, 0, 3) | ||
145 | +REG32(I2C0_REF_CTRL, 0x140) | ||
146 | + FIELD(I2C0_REF_CTRL, CLKACT, 25, 1) | ||
147 | + FIELD(I2C0_REF_CTRL, DIVISOR0, 8, 10) | ||
148 | + FIELD(I2C0_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(I2C1_REF_CTRL, 0x144) | ||
150 | + FIELD(I2C1_REF_CTRL, CLKACT, 25, 1) | ||
151 | + FIELD(I2C1_REF_CTRL, DIVISOR0, 8, 10) | ||
152 | + FIELD(I2C1_REF_CTRL, SRCSEL, 0, 3) | ||
153 | +REG32(DBG_LPD_CTRL, 0x148) | ||
154 | + FIELD(DBG_LPD_CTRL, CLKACT, 25, 1) | ||
155 | + FIELD(DBG_LPD_CTRL, DIVISOR0, 8, 10) | ||
156 | + FIELD(DBG_LPD_CTRL, SRCSEL, 0, 3) | ||
157 | +REG32(TIMESTAMP_REF_CTRL, 0x14c) | ||
158 | + FIELD(TIMESTAMP_REF_CTRL, CLKACT, 25, 1) | ||
159 | + FIELD(TIMESTAMP_REF_CTRL, DIVISOR0, 8, 10) | ||
160 | + FIELD(TIMESTAMP_REF_CTRL, SRCSEL, 0, 3) | ||
161 | +REG32(CRL_SAFETY_CHK, 0x150) | ||
162 | +REG32(PSM_REF_CTRL, 0x154) | ||
163 | + FIELD(PSM_REF_CTRL, DIVISOR0, 8, 10) | ||
164 | + FIELD(PSM_REF_CTRL, SRCSEL, 0, 3) | ||
165 | +REG32(DBG_TSTMP_CTRL, 0x158) | ||
166 | + FIELD(DBG_TSTMP_CTRL, CLKACT, 25, 1) | ||
167 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 10) | ||
168 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
169 | +REG32(CPM_TOPSW_REF_CTRL, 0x15c) | ||
170 | + FIELD(CPM_TOPSW_REF_CTRL, CLKACT, 25, 1) | ||
171 | + FIELD(CPM_TOPSW_REF_CTRL, DIVISOR0, 8, 10) | ||
172 | + FIELD(CPM_TOPSW_REF_CTRL, SRCSEL, 0, 3) | ||
173 | +REG32(USB3_DUAL_REF_CTRL, 0x160) | ||
174 | + FIELD(USB3_DUAL_REF_CTRL, CLKACT, 25, 1) | ||
175 | + FIELD(USB3_DUAL_REF_CTRL, DIVISOR0, 8, 10) | ||
176 | + FIELD(USB3_DUAL_REF_CTRL, SRCSEL, 0, 3) | ||
177 | +REG32(RST_CPU_R5, 0x300) | ||
178 | + FIELD(RST_CPU_R5, RESET_PGE, 4, 1) | ||
179 | + FIELD(RST_CPU_R5, RESET_AMBA, 2, 1) | ||
180 | + FIELD(RST_CPU_R5, RESET_CPU1, 1, 1) | ||
181 | + FIELD(RST_CPU_R5, RESET_CPU0, 0, 1) | ||
182 | +REG32(RST_ADMA, 0x304) | ||
183 | + FIELD(RST_ADMA, RESET, 0, 1) | ||
184 | +REG32(RST_GEM0, 0x308) | ||
185 | + FIELD(RST_GEM0, RESET, 0, 1) | ||
186 | +REG32(RST_GEM1, 0x30c) | ||
187 | + FIELD(RST_GEM1, RESET, 0, 1) | ||
188 | +REG32(RST_SPARE, 0x310) | ||
189 | + FIELD(RST_SPARE, RESET, 0, 1) | ||
190 | +REG32(RST_USB0, 0x314) | ||
191 | + FIELD(RST_USB0, RESET, 0, 1) | ||
192 | +REG32(RST_UART0, 0x318) | ||
193 | + FIELD(RST_UART0, RESET, 0, 1) | ||
194 | +REG32(RST_UART1, 0x31c) | ||
195 | + FIELD(RST_UART1, RESET, 0, 1) | ||
196 | +REG32(RST_SPI0, 0x320) | ||
197 | + FIELD(RST_SPI0, RESET, 0, 1) | ||
198 | +REG32(RST_SPI1, 0x324) | ||
199 | + FIELD(RST_SPI1, RESET, 0, 1) | ||
200 | +REG32(RST_CAN0, 0x328) | ||
201 | + FIELD(RST_CAN0, RESET, 0, 1) | ||
202 | +REG32(RST_CAN1, 0x32c) | ||
203 | + FIELD(RST_CAN1, RESET, 0, 1) | ||
204 | +REG32(RST_I2C0, 0x330) | ||
205 | + FIELD(RST_I2C0, RESET, 0, 1) | ||
206 | +REG32(RST_I2C1, 0x334) | ||
207 | + FIELD(RST_I2C1, RESET, 0, 1) | ||
208 | +REG32(RST_DBG_LPD, 0x338) | ||
209 | + FIELD(RST_DBG_LPD, RPU_DBG1_RESET, 5, 1) | ||
210 | + FIELD(RST_DBG_LPD, RPU_DBG0_RESET, 4, 1) | ||
211 | + FIELD(RST_DBG_LPD, RESET_HSDP, 1, 1) | ||
212 | + FIELD(RST_DBG_LPD, RESET, 0, 1) | ||
213 | +REG32(RST_GPIO, 0x33c) | ||
214 | + FIELD(RST_GPIO, RESET, 0, 1) | ||
215 | +REG32(RST_TTC, 0x344) | ||
216 | + FIELD(RST_TTC, TTC3_RESET, 3, 1) | ||
217 | + FIELD(RST_TTC, TTC2_RESET, 2, 1) | ||
218 | + FIELD(RST_TTC, TTC1_RESET, 1, 1) | ||
219 | + FIELD(RST_TTC, TTC0_RESET, 0, 1) | ||
220 | +REG32(RST_TIMESTAMP, 0x348) | ||
221 | + FIELD(RST_TIMESTAMP, RESET, 0, 1) | ||
222 | +REG32(RST_SWDT, 0x34c) | ||
223 | + FIELD(RST_SWDT, RESET, 0, 1) | ||
224 | +REG32(RST_OCM, 0x350) | ||
225 | + FIELD(RST_OCM, RESET, 0, 1) | ||
226 | +REG32(RST_IPI, 0x354) | ||
227 | + FIELD(RST_IPI, RESET, 0, 1) | ||
228 | +REG32(RST_SYSMON, 0x358) | ||
229 | + FIELD(RST_SYSMON, SEQ_RST, 1, 1) | ||
230 | + FIELD(RST_SYSMON, CFG_RST, 0, 1) | ||
231 | +REG32(RST_FPD, 0x360) | ||
232 | + FIELD(RST_FPD, SRST, 1, 1) | ||
233 | + FIELD(RST_FPD, POR, 0, 1) | ||
234 | +REG32(PSM_RST_MODE, 0x370) | ||
235 | + FIELD(PSM_RST_MODE, WAKEUP, 2, 1) | ||
236 | + FIELD(PSM_RST_MODE, RST_MODE, 0, 2) | ||
237 | + | ||
238 | +#define CRL_R_MAX (R_PSM_RST_MODE + 1) | ||
239 | + | ||
240 | +#define RPU_MAX_CPU 2 | ||
241 | + | ||
242 | +struct XlnxVersalCRL { | ||
243 | + SysBusDevice parent_obj; | ||
244 | + qemu_irq irq; | ||
245 | + | ||
246 | + struct { | ||
247 | + ARMCPU *cpu_r5[RPU_MAX_CPU]; | ||
248 | + DeviceState *adma[8]; | ||
249 | + DeviceState *uart[2]; | ||
250 | + DeviceState *gem[2]; | ||
251 | + DeviceState *usb; | ||
252 | + } cfg; | ||
253 | + | ||
254 | + RegisterInfoArray *reg_array; | ||
255 | + uint32_t regs[CRL_R_MAX]; | ||
256 | + RegisterInfo regs_info[CRL_R_MAX]; | ||
257 | +}; | ||
258 | +#endif | ||
259 | diff --git a/hw/misc/xlnx-versal-crl.c b/hw/misc/xlnx-versal-crl.c | ||
260 | new file mode 100644 | ||
261 | index XXXXXXX..XXXXXXX | ||
262 | --- /dev/null | ||
263 | +++ b/hw/misc/xlnx-versal-crl.c | ||
264 | @@ -XXX,XX +XXX,XX @@ | ||
265 | +/* | ||
266 | + * QEMU model of the Clock-Reset-LPD (CRL). | ||
267 | + * | ||
268 | + * Copyright (c) 2022 Advanced Micro Devices, Inc. | ||
269 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
270 | + * | ||
271 | + * Written by Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
272 | + */ | 61 | + */ |
273 | + | 62 | + |
274 | +#include "qemu/osdep.h" | 63 | +#include "qemu/osdep.h" |
275 | +#include "qapi/error.h" | 64 | +#include "cpu.h" |
276 | +#include "qemu/log.h" | 65 | +#include "internals.h" |
277 | +#include "qemu/bitops.h" | ||
278 | +#include "migration/vmstate.h" | ||
279 | +#include "hw/qdev-properties.h" | ||
280 | +#include "hw/sysbus.h" | ||
281 | +#include "hw/irq.h" | ||
282 | +#include "hw/register.h" | ||
283 | +#include "hw/resettable.h" | ||
284 | + | 66 | + |
285 | +#include "target/arm/arm-powerctl.h" | 67 | +void write_v7m_exception(CPUARMState *env, uint32_t new_exc) |
286 | +#include "hw/misc/xlnx-versal-crl.h" | ||
287 | + | ||
288 | +#ifndef XLNX_VERSAL_CRL_ERR_DEBUG | ||
289 | +#define XLNX_VERSAL_CRL_ERR_DEBUG 0 | ||
290 | +#endif | ||
291 | + | ||
292 | +static void crl_update_irq(XlnxVersalCRL *s) | ||
293 | +{ | 68 | +{ |
294 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; | 69 | + g_assert_not_reached(); |
295 | + qemu_set_irq(s->irq, pending); | ||
296 | +} | 70 | +} |
297 | + | 71 | + |
298 | +static void crl_status_postw(RegisterInfo *reg, uint64_t val64) | 72 | +void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome, |
73 | + uint32_t target_el, uintptr_t ra) | ||
299 | +{ | 74 | +{ |
300 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 75 | + g_assert_not_reached(); |
301 | + crl_update_irq(s); | ||
302 | +} | 76 | +} |
303 | + | 77 | diff --git a/target/arm/crypto_helper.c b/target/arm/tcg/crypto_helper.c |
304 | +static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64) | 78 | similarity index 100% |
305 | +{ | 79 | rename from target/arm/crypto_helper.c |
306 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 80 | rename to target/arm/tcg/crypto_helper.c |
307 | + uint32_t val = val64; | 81 | diff --git a/target/arm/helper-a64.c b/target/arm/tcg/helper-a64.c |
308 | + | 82 | similarity index 100% |
309 | + s->regs[R_IR_MASK] &= ~val; | 83 | rename from target/arm/helper-a64.c |
310 | + crl_update_irq(s); | 84 | rename to target/arm/tcg/helper-a64.c |
311 | + return 0; | 85 | diff --git a/target/arm/iwmmxt_helper.c b/target/arm/tcg/iwmmxt_helper.c |
312 | +} | 86 | similarity index 100% |
313 | + | 87 | rename from target/arm/iwmmxt_helper.c |
314 | +static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64) | 88 | rename to target/arm/tcg/iwmmxt_helper.c |
315 | +{ | 89 | diff --git a/target/arm/m_helper.c b/target/arm/tcg/m_helper.c |
316 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 90 | similarity index 100% |
317 | + uint32_t val = val64; | 91 | rename from target/arm/m_helper.c |
318 | + | 92 | rename to target/arm/tcg/m_helper.c |
319 | + s->regs[R_IR_MASK] |= val; | 93 | diff --git a/target/arm/mte_helper.c b/target/arm/tcg/mte_helper.c |
320 | + crl_update_irq(s); | 94 | similarity index 100% |
321 | + return 0; | 95 | rename from target/arm/mte_helper.c |
322 | +} | 96 | rename to target/arm/tcg/mte_helper.c |
323 | + | 97 | diff --git a/target/arm/mve_helper.c b/target/arm/tcg/mve_helper.c |
324 | +static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev, | 98 | similarity index 100% |
325 | + bool rst_old, bool rst_new) | 99 | rename from target/arm/mve_helper.c |
326 | +{ | 100 | rename to target/arm/tcg/mve_helper.c |
327 | + device_cold_reset(dev); | 101 | diff --git a/target/arm/neon_helper.c b/target/arm/tcg/neon_helper.c |
328 | +} | 102 | similarity index 100% |
329 | + | 103 | rename from target/arm/neon_helper.c |
330 | +static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu, | 104 | rename to target/arm/tcg/neon_helper.c |
331 | + bool rst_old, bool rst_new) | 105 | diff --git a/target/arm/op_helper.c b/target/arm/tcg/op_helper.c |
332 | +{ | 106 | similarity index 100% |
333 | + if (rst_new) { | 107 | rename from target/arm/op_helper.c |
334 | + arm_set_cpu_off(armcpu->mp_affinity); | 108 | rename to target/arm/tcg/op_helper.c |
335 | + } else { | 109 | diff --git a/target/arm/pauth_helper.c b/target/arm/tcg/pauth_helper.c |
336 | + arm_set_cpu_on_and_reset(armcpu->mp_affinity); | 110 | similarity index 100% |
337 | + } | 111 | rename from target/arm/pauth_helper.c |
338 | +} | 112 | rename to target/arm/tcg/pauth_helper.c |
339 | + | 113 | diff --git a/target/arm/sme_helper.c b/target/arm/tcg/sme_helper.c |
340 | +#define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \ | 114 | similarity index 100% |
341 | + bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \ | 115 | rename from target/arm/sme_helper.c |
342 | + bool new_f = FIELD_EX32(new_val, reg, f); \ | 116 | rename to target/arm/tcg/sme_helper.c |
343 | + \ | 117 | diff --git a/target/arm/sve_helper.c b/target/arm/tcg/sve_helper.c |
344 | + /* Detect edges. */ \ | 118 | similarity index 100% |
345 | + if (dev && old_f != new_f) { \ | 119 | rename from target/arm/sve_helper.c |
346 | + crl_reset_ ## type(s, dev, old_f, new_f); \ | 120 | rename to target/arm/tcg/sve_helper.c |
347 | + } \ | 121 | diff --git a/target/arm/tlb_helper.c b/target/arm/tcg/tlb_helper.c |
348 | +} | 122 | similarity index 100% |
349 | + | 123 | rename from target/arm/tlb_helper.c |
350 | +static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64) | 124 | rename to target/arm/tcg/tlb_helper.c |
351 | +{ | 125 | diff --git a/target/arm/vec_helper.c b/target/arm/tcg/vec_helper.c |
352 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 126 | similarity index 100% |
353 | + | 127 | rename from target/arm/vec_helper.c |
354 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]); | 128 | rename to target/arm/tcg/vec_helper.c |
355 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]); | 129 | diff --git a/target/arm/meson.build b/target/arm/meson.build |
356 | + return val64; | ||
357 | +} | ||
358 | + | ||
359 | +static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64) | ||
360 | +{ | ||
361 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
362 | + int i; | ||
363 | + | ||
364 | + /* A single register fans out to all ADMA reset inputs. */ | ||
365 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) { | ||
366 | + REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]); | ||
367 | + } | ||
368 | + return val64; | ||
369 | +} | ||
370 | + | ||
371 | +static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64) | ||
372 | +{ | ||
373 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
374 | + | ||
375 | + REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]); | ||
376 | + return val64; | ||
377 | +} | ||
378 | + | ||
379 | +static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64) | ||
380 | +{ | ||
381 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
382 | + | ||
383 | + REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]); | ||
384 | + return val64; | ||
385 | +} | ||
386 | + | ||
387 | +static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64) | ||
388 | +{ | ||
389 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
390 | + | ||
391 | + REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]); | ||
392 | + return val64; | ||
393 | +} | ||
394 | + | ||
395 | +static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64) | ||
396 | +{ | ||
397 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
398 | + | ||
399 | + REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]); | ||
400 | + return val64; | ||
401 | +} | ||
402 | + | ||
403 | +static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64) | ||
404 | +{ | ||
405 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
406 | + | ||
407 | + REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb); | ||
408 | + return val64; | ||
409 | +} | ||
410 | + | ||
411 | +static const RegisterAccessInfo crl_regs_info[] = { | ||
412 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, | ||
413 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, | ||
414 | + .w1c = 0x1, | ||
415 | + .post_write = crl_status_postw, | ||
416 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, | ||
417 | + .reset = 0x1, | ||
418 | + .ro = 0x1, | ||
419 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, | ||
420 | + .pre_write = crl_enable_prew, | ||
421 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, | ||
422 | + .pre_write = crl_disable_prew, | ||
423 | + },{ .name = "WPROT", .addr = A_WPROT, | ||
424 | + },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN, | ||
425 | + .reset = 0x1, | ||
426 | + .rsvd = 0xe, | ||
427 | + },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL, | ||
428 | + .reset = 0x24809, | ||
429 | + .rsvd = 0xf88c00f6, | ||
430 | + },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG, | ||
431 | + .reset = 0x2000000, | ||
432 | + .rsvd = 0x1801210, | ||
433 | + },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG, | ||
434 | + .rsvd = 0x7e330000, | ||
435 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, | ||
436 | + .reset = R_PLL_STATUS_RPLL_STABLE_MASK | | ||
437 | + R_PLL_STATUS_RPLL_LOCK_MASK, | ||
438 | + .rsvd = 0xfa, | ||
439 | + .ro = 0x5, | ||
440 | + },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL, | ||
441 | + .reset = 0x2000100, | ||
442 | + .rsvd = 0xfdfc00ff, | ||
443 | + },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL, | ||
444 | + .reset = 0x6000300, | ||
445 | + .rsvd = 0xf9fc00f8, | ||
446 | + },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL, | ||
447 | + .reset = 0x2000800, | ||
448 | + .rsvd = 0xfdfc00f8, | ||
449 | + },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL, | ||
450 | + .reset = 0xe000300, | ||
451 | + .rsvd = 0xe1fc00f8, | ||
452 | + },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL, | ||
453 | + .reset = 0x2000500, | ||
454 | + .rsvd = 0xfdfc00f8, | ||
455 | + },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL, | ||
456 | + .reset = 0xe000a00, | ||
457 | + .rsvd = 0xf1fc00f8, | ||
458 | + },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL, | ||
459 | + .reset = 0xe000a00, | ||
460 | + .rsvd = 0xf1fc00f8, | ||
461 | + },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL, | ||
462 | + .reset = 0x300, | ||
463 | + .rsvd = 0xfdfc00f8, | ||
464 | + },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL, | ||
465 | + .reset = 0x2001900, | ||
466 | + .rsvd = 0xfdfc00f8, | ||
467 | + },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL, | ||
468 | + .reset = 0xc00, | ||
469 | + .rsvd = 0xfdfc00f8, | ||
470 | + },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL, | ||
471 | + .reset = 0xc00, | ||
472 | + .rsvd = 0xfdfc00f8, | ||
473 | + },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL, | ||
474 | + .reset = 0x600, | ||
475 | + .rsvd = 0xfdfc00f8, | ||
476 | + },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL, | ||
477 | + .reset = 0x600, | ||
478 | + .rsvd = 0xfdfc00f8, | ||
479 | + },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL, | ||
480 | + .reset = 0xc00, | ||
481 | + .rsvd = 0xfdfc00f8, | ||
482 | + },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL, | ||
483 | + .reset = 0xc00, | ||
484 | + .rsvd = 0xfdfc00f8, | ||
485 | + },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL, | ||
486 | + .reset = 0xc00, | ||
487 | + .rsvd = 0xfdfc00f8, | ||
488 | + },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL, | ||
489 | + .reset = 0xc00, | ||
490 | + .rsvd = 0xfdfc00f8, | ||
491 | + },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL, | ||
492 | + .reset = 0x300, | ||
493 | + .rsvd = 0xfdfc00f8, | ||
494 | + },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL, | ||
495 | + .reset = 0x2000c00, | ||
496 | + .rsvd = 0xfdfc00f8, | ||
497 | + },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK, | ||
498 | + },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL, | ||
499 | + .reset = 0xf04, | ||
500 | + .rsvd = 0xfffc00f8, | ||
501 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, | ||
502 | + .reset = 0x300, | ||
503 | + .rsvd = 0xfdfc00f8, | ||
504 | + },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL, | ||
505 | + .reset = 0x300, | ||
506 | + .rsvd = 0xfdfc00f8, | ||
507 | + },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL, | ||
508 | + .reset = 0x3c00, | ||
509 | + .rsvd = 0xfdfc00f8, | ||
510 | + },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5, | ||
511 | + .reset = 0x17, | ||
512 | + .rsvd = 0x8, | ||
513 | + .pre_write = crl_rst_r5_prew, | ||
514 | + },{ .name = "RST_ADMA", .addr = A_RST_ADMA, | ||
515 | + .reset = 0x1, | ||
516 | + .pre_write = crl_rst_adma_prew, | ||
517 | + },{ .name = "RST_GEM0", .addr = A_RST_GEM0, | ||
518 | + .reset = 0x1, | ||
519 | + .pre_write = crl_rst_gem0_prew, | ||
520 | + },{ .name = "RST_GEM1", .addr = A_RST_GEM1, | ||
521 | + .reset = 0x1, | ||
522 | + .pre_write = crl_rst_gem1_prew, | ||
523 | + },{ .name = "RST_SPARE", .addr = A_RST_SPARE, | ||
524 | + .reset = 0x1, | ||
525 | + },{ .name = "RST_USB0", .addr = A_RST_USB0, | ||
526 | + .reset = 0x1, | ||
527 | + .pre_write = crl_rst_usb_prew, | ||
528 | + },{ .name = "RST_UART0", .addr = A_RST_UART0, | ||
529 | + .reset = 0x1, | ||
530 | + .pre_write = crl_rst_uart0_prew, | ||
531 | + },{ .name = "RST_UART1", .addr = A_RST_UART1, | ||
532 | + .reset = 0x1, | ||
533 | + .pre_write = crl_rst_uart1_prew, | ||
534 | + },{ .name = "RST_SPI0", .addr = A_RST_SPI0, | ||
535 | + .reset = 0x1, | ||
536 | + },{ .name = "RST_SPI1", .addr = A_RST_SPI1, | ||
537 | + .reset = 0x1, | ||
538 | + },{ .name = "RST_CAN0", .addr = A_RST_CAN0, | ||
539 | + .reset = 0x1, | ||
540 | + },{ .name = "RST_CAN1", .addr = A_RST_CAN1, | ||
541 | + .reset = 0x1, | ||
542 | + },{ .name = "RST_I2C0", .addr = A_RST_I2C0, | ||
543 | + .reset = 0x1, | ||
544 | + },{ .name = "RST_I2C1", .addr = A_RST_I2C1, | ||
545 | + .reset = 0x1, | ||
546 | + },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD, | ||
547 | + .reset = 0x33, | ||
548 | + .rsvd = 0xcc, | ||
549 | + },{ .name = "RST_GPIO", .addr = A_RST_GPIO, | ||
550 | + .reset = 0x1, | ||
551 | + },{ .name = "RST_TTC", .addr = A_RST_TTC, | ||
552 | + .reset = 0xf, | ||
553 | + },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP, | ||
554 | + .reset = 0x1, | ||
555 | + },{ .name = "RST_SWDT", .addr = A_RST_SWDT, | ||
556 | + .reset = 0x1, | ||
557 | + },{ .name = "RST_OCM", .addr = A_RST_OCM, | ||
558 | + },{ .name = "RST_IPI", .addr = A_RST_IPI, | ||
559 | + },{ .name = "RST_FPD", .addr = A_RST_FPD, | ||
560 | + .reset = 0x3, | ||
561 | + },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE, | ||
562 | + .reset = 0x1, | ||
563 | + .rsvd = 0xf8, | ||
564 | + } | ||
565 | +}; | ||
566 | + | ||
567 | +static void crl_reset_enter(Object *obj, ResetType type) | ||
568 | +{ | ||
569 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
570 | + unsigned int i; | ||
571 | + | ||
572 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
573 | + register_reset(&s->regs_info[i]); | ||
574 | + } | ||
575 | +} | ||
576 | + | ||
577 | +static void crl_reset_hold(Object *obj) | ||
578 | +{ | ||
579 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
580 | + | ||
581 | + crl_update_irq(s); | ||
582 | +} | ||
583 | + | ||
584 | +static const MemoryRegionOps crl_ops = { | ||
585 | + .read = register_read_memory, | ||
586 | + .write = register_write_memory, | ||
587 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
588 | + .valid = { | ||
589 | + .min_access_size = 4, | ||
590 | + .max_access_size = 4, | ||
591 | + }, | ||
592 | +}; | ||
593 | + | ||
594 | +static void crl_init(Object *obj) | ||
595 | +{ | ||
596 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
597 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
598 | + int i; | ||
599 | + | ||
600 | + s->reg_array = | ||
601 | + register_init_block32(DEVICE(obj), crl_regs_info, | ||
602 | + ARRAY_SIZE(crl_regs_info), | ||
603 | + s->regs_info, s->regs, | ||
604 | + &crl_ops, | ||
605 | + XLNX_VERSAL_CRL_ERR_DEBUG, | ||
606 | + CRL_R_MAX * 4); | ||
607 | + sysbus_init_mmio(sbd, &s->reg_array->mem); | ||
608 | + sysbus_init_irq(sbd, &s->irq); | ||
609 | + | ||
610 | + for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) { | ||
611 | + object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU, | ||
612 | + (Object **)&s->cfg.cpu_r5[i], | ||
613 | + qdev_prop_allow_set_link_before_realize, | ||
614 | + OBJ_PROP_LINK_STRONG); | ||
615 | + } | ||
616 | + | ||
617 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) { | ||
618 | + object_property_add_link(obj, "adma[*]", TYPE_DEVICE, | ||
619 | + (Object **)&s->cfg.adma[i], | ||
620 | + qdev_prop_allow_set_link_before_realize, | ||
621 | + OBJ_PROP_LINK_STRONG); | ||
622 | + } | ||
623 | + | ||
624 | + for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) { | ||
625 | + object_property_add_link(obj, "uart[*]", TYPE_DEVICE, | ||
626 | + (Object **)&s->cfg.uart[i], | ||
627 | + qdev_prop_allow_set_link_before_realize, | ||
628 | + OBJ_PROP_LINK_STRONG); | ||
629 | + } | ||
630 | + | ||
631 | + for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) { | ||
632 | + object_property_add_link(obj, "gem[*]", TYPE_DEVICE, | ||
633 | + (Object **)&s->cfg.gem[i], | ||
634 | + qdev_prop_allow_set_link_before_realize, | ||
635 | + OBJ_PROP_LINK_STRONG); | ||
636 | + } | ||
637 | + | ||
638 | + object_property_add_link(obj, "usb", TYPE_DEVICE, | ||
639 | + (Object **)&s->cfg.gem[i], | ||
640 | + qdev_prop_allow_set_link_before_realize, | ||
641 | + OBJ_PROP_LINK_STRONG); | ||
642 | +} | ||
643 | + | ||
644 | +static void crl_finalize(Object *obj) | ||
645 | +{ | ||
646 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
647 | + register_finalize_block(s->reg_array); | ||
648 | +} | ||
649 | + | ||
650 | +static const VMStateDescription vmstate_crl = { | ||
651 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
652 | + .version_id = 1, | ||
653 | + .minimum_version_id = 1, | ||
654 | + .fields = (VMStateField[]) { | ||
655 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX), | ||
656 | + VMSTATE_END_OF_LIST(), | ||
657 | + } | ||
658 | +}; | ||
659 | + | ||
660 | +static void crl_class_init(ObjectClass *klass, void *data) | ||
661 | +{ | ||
662 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
663 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
664 | + | ||
665 | + dc->vmsd = &vmstate_crl; | ||
666 | + | ||
667 | + rc->phases.enter = crl_reset_enter; | ||
668 | + rc->phases.hold = crl_reset_hold; | ||
669 | +} | ||
670 | + | ||
671 | +static const TypeInfo crl_info = { | ||
672 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
673 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
674 | + .instance_size = sizeof(XlnxVersalCRL), | ||
675 | + .class_init = crl_class_init, | ||
676 | + .instance_init = crl_init, | ||
677 | + .instance_finalize = crl_finalize, | ||
678 | +}; | ||
679 | + | ||
680 | +static void crl_register_types(void) | ||
681 | +{ | ||
682 | + type_register_static(&crl_info); | ||
683 | +} | ||
684 | + | ||
685 | +type_init(crl_register_types) | ||
686 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
687 | index XXXXXXX..XXXXXXX 100644 | 130 | index XXXXXXX..XXXXXXX 100644 |
688 | --- a/hw/misc/meson.build | 131 | --- a/target/arm/meson.build |
689 | +++ b/hw/misc/meson.build | 132 | +++ b/target/arm/meson.build |
690 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | 133 | @@ -XXX,XX +XXX,XX @@ |
691 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | 134 | arm_ss = ss.source_set() |
692 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | 135 | arm_ss.add(files( |
693 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | 136 | 'cpu.c', |
694 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | 137 | - 'crypto_helper.c', |
695 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | 138 | 'debug_helper.c', |
696 | 'xlnx-versal-xramc.c', | 139 | 'gdbstub.c', |
697 | 'xlnx-versal-pmc-iou-slcr.c', | 140 | 'helper.c', |
141 | - 'iwmmxt_helper.c', | ||
142 | - 'm_helper.c', | ||
143 | - 'mve_helper.c', | ||
144 | - 'neon_helper.c', | ||
145 | - 'op_helper.c', | ||
146 | - 'tlb_helper.c', | ||
147 | - 'vec_helper.c', | ||
148 | 'vfp_helper.c', | ||
149 | 'cpu_tcg.c', | ||
150 | )) | ||
151 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_KVM', if_true: files('kvm.c', 'kvm64.c'), if_false: fil | ||
152 | arm_ss.add(when: 'TARGET_AARCH64', if_true: files( | ||
153 | 'cpu64.c', | ||
154 | 'gdbstub64.c', | ||
155 | - 'helper-a64.c', | ||
156 | - 'mte_helper.c', | ||
157 | - 'pauth_helper.c', | ||
158 | - 'sve_helper.c', | ||
159 | - 'sme_helper.c', | ||
160 | )) | ||
161 | |||
162 | arm_softmmu_ss = ss.source_set() | ||
163 | @@ -XXX,XX +XXX,XX @@ subdir('hvf') | ||
164 | |||
165 | if 'CONFIG_TCG' in config_all | ||
166 | subdir('tcg') | ||
167 | +else | ||
168 | + arm_ss.add(files('tcg-stubs.c')) | ||
169 | endif | ||
170 | |||
171 | target_arch += {'arm': arm_ss} | ||
172 | diff --git a/target/arm/tcg/meson.build b/target/arm/tcg/meson.build | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/target/arm/tcg/meson.build | ||
175 | +++ b/target/arm/tcg/meson.build | ||
176 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(files( | ||
177 | 'translate-mve.c', | ||
178 | 'translate-neon.c', | ||
179 | 'translate-vfp.c', | ||
180 | + 'crypto_helper.c', | ||
181 | + 'iwmmxt_helper.c', | ||
182 | + 'm_helper.c', | ||
183 | + 'mve_helper.c', | ||
184 | + 'neon_helper.c', | ||
185 | + 'op_helper.c', | ||
186 | + 'tlb_helper.c', | ||
187 | + 'vec_helper.c', | ||
188 | )) | ||
189 | |||
190 | arm_ss.add(when: 'TARGET_AARCH64', if_true: files( | ||
191 | 'translate-a64.c', | ||
192 | 'translate-sve.c', | ||
193 | 'translate-sme.c', | ||
194 | + 'helper-a64.c', | ||
195 | + 'mte_helper.c', | ||
196 | + 'pauth_helper.c', | ||
197 | + 'sme_helper.c', | ||
198 | + 'sve_helper.c', | ||
199 | )) | ||
698 | -- | 200 | -- |
699 | 2.25.1 | 201 | 2.34.1 |
202 | |||
203 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Similar to the Aspeed code in include/misc/aspeed_scu.h, we define | 3 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
4 | the PWRON STRAP fields in their corresponding module for NPCM7XX. | 4 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
5 | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
7 | Reviewed-by: Patrick Venture <venture@google.com> | 7 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20220411165842.3912945-2-wuhaotsh@google.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | include/hw/misc/npcm7xx_gcr.h | 30 ++++++++++++++++++++++++++++++ | 10 | target/arm/{ => tcg}/psci.c | 0 |
13 | 1 file changed, 30 insertions(+) | 11 | target/arm/meson.build | 1 - |
12 | target/arm/tcg/meson.build | 4 ++++ | ||
13 | 3 files changed, 4 insertions(+), 1 deletion(-) | ||
14 | rename target/arm/{ => tcg}/psci.c (100%) | ||
14 | 15 | ||
15 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | 16 | diff --git a/target/arm/psci.c b/target/arm/tcg/psci.c |
17 | similarity index 100% | ||
18 | rename from target/arm/psci.c | ||
19 | rename to target/arm/tcg/psci.c | ||
20 | diff --git a/target/arm/meson.build b/target/arm/meson.build | ||
16 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/misc/npcm7xx_gcr.h | 22 | --- a/target/arm/meson.build |
18 | +++ b/include/hw/misc/npcm7xx_gcr.h | 23 | +++ b/target/arm/meson.build |
19 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ arm_softmmu_ss.add(files( |
20 | #include "exec/memory.h" | 25 | 'arm-powerctl.c', |
21 | #include "hw/sysbus.h" | 26 | 'machine.c', |
22 | 27 | 'monitor.c', | |
23 | +/* | 28 | - 'psci.c', |
24 | + * NPCM7XX PWRON STRAP bit fields | 29 | 'ptw.c', |
25 | + * 12: SPI0 powered by VSBV3 at 1.8V | 30 | )) |
26 | + * 11: System flash attached to BMC | 31 | |
27 | + * 10: BSP alternative pins. | 32 | diff --git a/target/arm/tcg/meson.build b/target/arm/tcg/meson.build |
28 | + * 9:8: Flash UART command route enabled. | 33 | index XXXXXXX..XXXXXXX 100644 |
29 | + * 7: Security enabled. | 34 | --- a/target/arm/tcg/meson.build |
30 | + * 6: HI-Z state control. | 35 | +++ b/target/arm/tcg/meson.build |
31 | + * 5: ECC disabled. | 36 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'TARGET_AARCH64', if_true: files( |
32 | + * 4: Reserved | 37 | 'sme_helper.c', |
33 | + * 3: JTAG2 enabled. | 38 | 'sve_helper.c', |
34 | + * 2:0: CPU and DRAM clock frequency. | 39 | )) |
35 | + */ | ||
36 | +#define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12) | ||
37 | +#define NPCM7XX_PWRON_STRAP_SFAB BIT(11) | ||
38 | +#define NPCM7XX_PWRON_STRAP_BSPA BIT(10) | ||
39 | +#define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8) | ||
40 | +#define FUP_NORM_UART2 3 | ||
41 | +#define FUP_PROG_UART3 2 | ||
42 | +#define FUP_PROG_UART2 1 | ||
43 | +#define FUP_NORM_UART3 0 | ||
44 | +#define NPCM7XX_PWRON_STRAP_SECEN BIT(7) | ||
45 | +#define NPCM7XX_PWRON_STRAP_HIZ BIT(6) | ||
46 | +#define NPCM7XX_PWRON_STRAP_ECC BIT(5) | ||
47 | +#define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4) | ||
48 | +#define NPCM7XX_PWRON_STRAP_J2EN BIT(3) | ||
49 | +#define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x) | ||
50 | +#define CKFRQ_SKIPINIT 0x000 | ||
51 | +#define CKFRQ_DEFAULT 0x111 | ||
52 | + | 40 | + |
53 | /* | 41 | +arm_softmmu_ss.add(files( |
54 | * Number of registers in our device state structure. Don't change this without | 42 | + 'psci.c', |
55 | * incrementing the version_id in the vmstate. | 43 | +)) |
56 | -- | 44 | -- |
57 | 2.25.1 | 45 | 2.34.1 |
46 | |||
47 | diff view generated by jsdifflib |
1 | The exynos4210 code currently has two very similar arrays of IRQs: | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | * board_irqs is a field of the Exynos4210Irq struct which is filled | 3 | This is in preparation to moving the hflags code into its own file |
4 | in by exynos4210_init_board_irqs() with the appropriate qemu_irqs | 4 | under the tcg/ directory. |
5 | for each IRQ the board/SoC can assert | 5 | |
6 | * irq_table is a set of qemu_irqs pointed to from the | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
7 | Exynos4210State struct. It's allocated in exynos4210_init_irq, | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | and the only behaviour these irqs have is that they pass on the | 8 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | level to the equivalent board_irqs[] irq | ||
10 | |||
11 | The extra indirection through irq_table is unnecessary, so coalesce | ||
12 | these into a single irq_table[] array as a direct field in | ||
13 | Exynos4210State which exynos4210_init_board_irqs() fills in. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20220404154658.565020-6-peter.maydell@linaro.org | ||
18 | --- | 10 | --- |
19 | include/hw/arm/exynos4210.h | 8 ++------ | 11 | hw/arm/boot.c | 6 +++++- |
20 | hw/arm/exynos4210.c | 6 +----- | 12 | hw/intc/armv7m_nvic.c | 20 +++++++++++++------- |
21 | hw/intc/exynos4210_gic.c | 32 ++++++++------------------------ | 13 | target/arm/arm-powerctl.c | 7 +++++-- |
22 | 3 files changed, 11 insertions(+), 35 deletions(-) | 14 | target/arm/cpu.c | 3 ++- |
23 | 15 | target/arm/helper.c | 18 +++++++++++++----- | |
24 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 16 | target/arm/machine.c | 5 ++++- |
25 | index XXXXXXX..XXXXXXX 100644 | 17 | 6 files changed, 42 insertions(+), 17 deletions(-) |
26 | --- a/include/hw/arm/exynos4210.h | 18 | |
27 | +++ b/include/hw/arm/exynos4210.h | 19 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { | 20 | index XXXXXXX..XXXXXXX 100644 |
29 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 21 | --- a/hw/arm/boot.c |
30 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | 22 | +++ b/hw/arm/boot.c |
31 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | 23 | @@ -XXX,XX +XXX,XX @@ |
32 | - qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 24 | #include "hw/arm/boot.h" |
33 | } Exynos4210Irq; | 25 | #include "hw/arm/linux-boot-if.h" |
34 | 26 | #include "sysemu/kvm.h" | |
35 | struct Exynos4210State { | 27 | +#include "sysemu/tcg.h" |
36 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 28 | #include "sysemu/sysemu.h" |
37 | /*< public >*/ | 29 | #include "sysemu/numa.h" |
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | 30 | #include "hw/boards.h" |
39 | Exynos4210Irq irqs; | 31 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) |
40 | - qemu_irq *irq_table; | 32 | info->secondary_cpu_reset_hook(cpu, info); |
41 | + qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 33 | } |
42 | |||
43 | MemoryRegion chipid_mem; | ||
44 | MemoryRegion iram_mem; | ||
45 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) | ||
46 | void exynos4210_write_secondary(ARMCPU *cpu, | ||
47 | const struct arm_boot_info *info); | ||
48 | |||
49 | -/* Initialize exynos4210 IRQ subsystem stub */ | ||
50 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | ||
51 | - | ||
52 | /* Initialize board IRQs. | ||
53 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | ||
54 | -void exynos4210_init_board_irqs(Exynos4210Irq *s); | ||
55 | +void exynos4210_init_board_irqs(Exynos4210State *s); | ||
56 | |||
57 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
58 | * To identify IRQ source use internal combiner group and bit number | ||
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/exynos4210.c | ||
62 | +++ b/hw/arm/exynos4210.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
64 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
65 | } | ||
66 | |||
67 | - /*** IRQs ***/ | ||
68 | - | ||
69 | - s->irq_table = exynos4210_init_irq(&s->irqs); | ||
70 | - | ||
71 | /* IRQ Gate */ | ||
72 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
73 | DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
74 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
75 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
76 | |||
77 | /* Initialize board IRQs. */ | ||
78 | - exynos4210_init_board_irqs(&s->irqs); | ||
79 | + exynos4210_init_board_irqs(s); | ||
80 | |||
81 | /*** Memory ***/ | ||
82 | |||
83 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/hw/intc/exynos4210_gic.c | ||
86 | +++ b/hw/intc/exynos4210_gic.c | ||
87 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
88 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
89 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
90 | |||
91 | -static void exynos4210_irq_handler(void *opaque, int irq, int level) | ||
92 | -{ | ||
93 | - Exynos4210Irq *s = (Exynos4210Irq *)opaque; | ||
94 | - | ||
95 | - /* Bypass */ | ||
96 | - qemu_set_irq(s->board_irqs[irq], level); | ||
97 | -} | ||
98 | - | ||
99 | -/* | ||
100 | - * Initialize exynos4210 IRQ subsystem stub. | ||
101 | - */ | ||
102 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *s) | ||
103 | -{ | ||
104 | - return qemu_allocate_irqs(exynos4210_irq_handler, s, | ||
105 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ); | ||
106 | -} | ||
107 | - | ||
108 | /* | ||
109 | * Initialize board IRQs. | ||
110 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
111 | */ | ||
112 | -void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
113 | +void exynos4210_init_board_irqs(Exynos4210State *s) | ||
114 | { | ||
115 | uint32_t grp, bit, irq_id, n; | ||
116 | + Exynos4210Irq *is = &s->irqs; | ||
117 | |||
118 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
119 | irq_id = 0; | ||
120 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
121 | irq_id = EXT_GIC_ID_MCT_G1; | ||
122 | } | 34 | } |
123 | if (irq_id) { | 35 | - arm_rebuild_hflags(env); |
124 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | 36 | + |
125 | - s->ext_gic_irq[irq_id-32]); | 37 | + if (tcg_enabled()) { |
126 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 38 | + arm_rebuild_hflags(env); |
127 | + is->ext_gic_irq[irq_id - 32]); | 39 | + } |
128 | } else { | 40 | } |
129 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | 41 | } |
130 | - s->ext_combiner_irq[n]); | 42 | |
131 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 43 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
132 | + is->ext_combiner_irq[n]); | 44 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/hw/intc/armv7m_nvic.c | ||
46 | +++ b/hw/intc/armv7m_nvic.c | ||
47 | @@ -XXX,XX +XXX,XX @@ | ||
48 | #include "hw/intc/armv7m_nvic.h" | ||
49 | #include "hw/irq.h" | ||
50 | #include "hw/qdev-properties.h" | ||
51 | +#include "sysemu/tcg.h" | ||
52 | #include "sysemu/runstate.h" | ||
53 | #include "target/arm/cpu.h" | ||
54 | #include "exec/exec-all.h" | ||
55 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
56 | /* This is UNPREDICTABLE; treat as RAZ/WI */ | ||
57 | |||
58 | exit_ok: | ||
59 | - /* Ensure any changes made are reflected in the cached hflags. */ | ||
60 | - arm_rebuild_hflags(&s->cpu->env); | ||
61 | + if (tcg_enabled()) { | ||
62 | + /* Ensure any changes made are reflected in the cached hflags. */ | ||
63 | + arm_rebuild_hflags(&s->cpu->env); | ||
64 | + } | ||
65 | return MEMTX_OK; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
133 | } | 69 | } |
134 | } | 70 | } |
135 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | 71 | |
136 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | 72 | - /* |
137 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | 73 | - * We updated state that affects the CPU's MMUidx and thus its hflags; |
138 | 74 | - * and we can't guarantee that we run before the CPU reset function. | |
139 | if (irq_id) { | 75 | - */ |
140 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | 76 | - arm_rebuild_hflags(&s->cpu->env); |
141 | - s->ext_gic_irq[irq_id-32]); | 77 | + if (tcg_enabled()) { |
142 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 78 | + /* |
143 | + is->ext_gic_irq[irq_id - 32]); | 79 | + * We updated state that affects the CPU's MMUidx and thus its |
144 | } | 80 | + * hflags; and we can't guarantee that we run before the CPU |
145 | } | 81 | + * reset function. |
82 | + */ | ||
83 | + arm_rebuild_hflags(&s->cpu->env); | ||
84 | + } | ||
85 | } | ||
86 | |||
87 | static void nvic_systick_trigger(void *opaque, int n, int level) | ||
88 | diff --git a/target/arm/arm-powerctl.c b/target/arm/arm-powerctl.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/arm-powerctl.c | ||
91 | +++ b/target/arm/arm-powerctl.c | ||
92 | @@ -XXX,XX +XXX,XX @@ | ||
93 | #include "arm-powerctl.h" | ||
94 | #include "qemu/log.h" | ||
95 | #include "qemu/main-loop.h" | ||
96 | +#include "sysemu/tcg.h" | ||
97 | |||
98 | #ifndef DEBUG_ARM_POWERCTL | ||
99 | #define DEBUG_ARM_POWERCTL 0 | ||
100 | @@ -XXX,XX +XXX,XX @@ static void arm_set_cpu_on_async_work(CPUState *target_cpu_state, | ||
101 | target_cpu->env.regs[0] = info->context_id; | ||
102 | } | ||
103 | |||
104 | - /* CP15 update requires rebuilding hflags */ | ||
105 | - arm_rebuild_hflags(&target_cpu->env); | ||
106 | + if (tcg_enabled()) { | ||
107 | + /* CP15 update requires rebuilding hflags */ | ||
108 | + arm_rebuild_hflags(&target_cpu->env); | ||
109 | + } | ||
110 | |||
111 | /* Start the new CPU at the requested address */ | ||
112 | cpu_set_pc(target_cpu_state, info->entry); | ||
113 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
114 | index XXXXXXX..XXXXXXX 100644 | ||
115 | --- a/target/arm/cpu.c | ||
116 | +++ b/target/arm/cpu.c | ||
117 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) | ||
118 | if (tcg_enabled()) { | ||
119 | hw_breakpoint_update_all(cpu); | ||
120 | hw_watchpoint_update_all(cpu); | ||
121 | + | ||
122 | + arm_rebuild_hflags(env); | ||
123 | } | ||
124 | - arm_rebuild_hflags(env); | ||
125 | } | ||
126 | |||
127 | #if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) | ||
128 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/target/arm/helper.c | ||
131 | +++ b/target/arm/helper.c | ||
132 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
133 | /* This may enable/disable the MMU, so do a TLB flush. */ | ||
134 | tlb_flush(CPU(cpu)); | ||
135 | |||
136 | - if (ri->type & ARM_CP_SUPPRESS_TB_END) { | ||
137 | + if (tcg_enabled() && ri->type & ARM_CP_SUPPRESS_TB_END) { | ||
138 | /* | ||
139 | * Normally we would always end the TB on an SCTLR write; see the | ||
140 | * comment in ARMCPRegInfo sctlr initialization below for why Xscale | ||
141 | @@ -XXX,XX +XXX,XX @@ void aarch64_set_svcr(CPUARMState *env, uint64_t new, uint64_t mask) | ||
142 | memset(env->zarray, 0, sizeof(env->zarray)); | ||
143 | } | ||
144 | |||
145 | - arm_rebuild_hflags(env); | ||
146 | + if (tcg_enabled()) { | ||
147 | + arm_rebuild_hflags(env); | ||
148 | + } | ||
149 | } | ||
150 | |||
151 | static void svcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
152 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
153 | } | ||
154 | mask &= ~CACHED_CPSR_BITS; | ||
155 | env->uncached_cpsr = (env->uncached_cpsr & ~mask) | (val & mask); | ||
156 | - if (rebuild_hflags) { | ||
157 | + if (tcg_enabled() && rebuild_hflags) { | ||
158 | arm_rebuild_hflags(env); | ||
159 | } | ||
160 | } | ||
161 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
162 | env->regs[14] = env->regs[15] + offset; | ||
163 | } | ||
164 | env->regs[15] = newpc; | ||
165 | - arm_rebuild_hflags(env); | ||
166 | + | ||
167 | + if (tcg_enabled()) { | ||
168 | + arm_rebuild_hflags(env); | ||
169 | + } | ||
170 | } | ||
171 | |||
172 | static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs) | ||
173 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
174 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
175 | env->aarch64 = true; | ||
176 | aarch64_restore_sp(env, new_el); | ||
177 | - helper_rebuild_hflags_a64(env, new_el); | ||
178 | + | ||
179 | + if (tcg_enabled()) { | ||
180 | + helper_rebuild_hflags_a64(env, new_el); | ||
181 | + } | ||
182 | |||
183 | env->pc = addr; | ||
184 | |||
185 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
186 | index XXXXXXX..XXXXXXX 100644 | ||
187 | --- a/target/arm/machine.c | ||
188 | +++ b/target/arm/machine.c | ||
189 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
190 | if (!kvm_enabled()) { | ||
191 | pmu_op_finish(&cpu->env); | ||
192 | } | ||
193 | - arm_rebuild_hflags(&cpu->env); | ||
194 | + | ||
195 | + if (tcg_enabled()) { | ||
196 | + arm_rebuild_hflags(&cpu->env); | ||
197 | + } | ||
198 | |||
199 | return 0; | ||
146 | } | 200 | } |
147 | -- | 201 | -- |
148 | 2.25.1 | 202 | 2.34.1 |
203 | |||
204 | diff view generated by jsdifflib |
1 | Switch the creation of the combiner devices to the new-style | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | "embedded in state struct" approach, so we can easily refer | ||
3 | to the object elsewhere during realize. | ||
4 | 2 | ||
3 | The hflags are used only for TCG code, so introduce a new file | ||
4 | hflags.c to keep that code. | ||
5 | |||
6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220404154658.565020-18-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | include/hw/arm/exynos4210.h | 3 ++ | 11 | target/arm/internals.h | 2 + |
10 | include/hw/intc/exynos4210_combiner.h | 57 +++++++++++++++++++++++++++ | 12 | target/arm/helper.c | 393 +----------------------------------- |
11 | hw/arm/exynos4210.c | 20 +++++----- | 13 | target/arm/tcg-stubs.c | 4 + |
12 | hw/intc/exynos4210_combiner.c | 31 +-------------- | 14 | target/arm/tcg/hflags.c | 403 +++++++++++++++++++++++++++++++++++++ |
13 | 4 files changed, 72 insertions(+), 39 deletions(-) | 15 | target/arm/tcg/meson.build | 1 + |
14 | create mode 100644 include/hw/intc/exynos4210_combiner.h | 16 | 5 files changed, 411 insertions(+), 392 deletions(-) |
17 | create mode 100644 target/arm/tcg/hflags.c | ||
15 | 18 | ||
16 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 19 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/exynos4210.h | 21 | --- a/target/arm/internals.h |
19 | +++ b/include/hw/arm/exynos4210.h | 22 | +++ b/target/arm/internals.h |
20 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, |
21 | #include "hw/sysbus.h" | 24 | |
22 | #include "hw/cpu/a9mpcore.h" | 25 | int aa64_va_parameter_tbi(uint64_t tcr, ARMMMUIdx mmu_idx); |
23 | #include "hw/intc/exynos4210_gic.h" | 26 | int aa64_va_parameter_tbid(uint64_t tcr, ARMMMUIdx mmu_idx); |
24 | +#include "hw/intc/exynos4210_combiner.h" | 27 | +int aa64_va_parameter_tcma(uint64_t tcr, ARMMMUIdx mmu_idx); |
25 | #include "hw/core/split-irq.h" | 28 | |
26 | #include "target/arm/cpu-qom.h" | 29 | /* Determine if allocation tags are available. */ |
27 | #include "qom/object.h" | 30 | static inline bool allocation_tag_access_enabled(CPUARMState *env, int el, |
28 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 31 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_fgt_active(CPUARMState *env, int el) |
29 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 32 | (!arm_feature(env, ARM_FEATURE_EL3) || (env->cp15.scr_el3 & SCR_FGTEN)); |
30 | A9MPPrivState a9mpcore; | 33 | } |
31 | Exynos4210GicState ext_gic; | 34 | |
32 | + Exynos4210CombinerState int_combiner; | 35 | +void assert_hflags_rebuild_correctly(CPUARMState *env); |
33 | + Exynos4210CombinerState ext_combiner; | 36 | #endif |
34 | SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | 37 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
35 | }; | 38 | index XXXXXXX..XXXXXXX 100644 |
36 | 39 | --- a/target/arm/helper.c | |
37 | diff --git a/include/hw/intc/exynos4210_combiner.h b/include/hw/intc/exynos4210_combiner.h | 40 | +++ b/target/arm/helper.c |
41 | @@ -XXX,XX +XXX,XX @@ int sme_exception_el(CPUARMState *env, int el) | ||
42 | return 0; | ||
43 | } | ||
44 | |||
45 | -/* This corresponds to the ARM pseudocode function IsFullA64Enabled(). */ | ||
46 | -static bool sme_fa64(CPUARMState *env, int el) | ||
47 | -{ | ||
48 | - if (!cpu_isar_feature(aa64_sme_fa64, env_archcpu(env))) { | ||
49 | - return false; | ||
50 | - } | ||
51 | - | ||
52 | - if (el <= 1 && !el_is_in_host(env, el)) { | ||
53 | - if (!FIELD_EX64(env->vfp.smcr_el[1], SMCR, FA64)) { | ||
54 | - return false; | ||
55 | - } | ||
56 | - } | ||
57 | - if (el <= 2 && arm_is_el2_enabled(env)) { | ||
58 | - if (!FIELD_EX64(env->vfp.smcr_el[2], SMCR, FA64)) { | ||
59 | - return false; | ||
60 | - } | ||
61 | - } | ||
62 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
63 | - if (!FIELD_EX64(env->vfp.smcr_el[3], SMCR, FA64)) { | ||
64 | - return false; | ||
65 | - } | ||
66 | - } | ||
67 | - | ||
68 | - return true; | ||
69 | -} | ||
70 | - | ||
71 | /* | ||
72 | * Given that SVE is enabled, return the vector length for EL. | ||
73 | */ | ||
74 | @@ -XXX,XX +XXX,XX @@ int aa64_va_parameter_tbid(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
75 | } | ||
76 | } | ||
77 | |||
78 | -static int aa64_va_parameter_tcma(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
79 | +int aa64_va_parameter_tcma(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
80 | { | ||
81 | if (regime_has_2_ranges(mmu_idx)) { | ||
82 | return extract64(tcr, 57, 2); | ||
83 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
84 | return arm_mmu_idx_el(env, arm_current_el(env)); | ||
85 | } | ||
86 | |||
87 | -static inline bool fgt_svc(CPUARMState *env, int el) | ||
88 | -{ | ||
89 | - /* | ||
90 | - * Assuming fine-grained-traps are active, return true if we | ||
91 | - * should be trapping on SVC instructions. Only AArch64 can | ||
92 | - * trap on an SVC at EL1, but we don't need to special-case this | ||
93 | - * because if this is AArch32 EL1 then arm_fgt_active() is false. | ||
94 | - * We also know el is 0 or 1. | ||
95 | - */ | ||
96 | - return el == 0 ? | ||
97 | - FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL0) : | ||
98 | - FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL1); | ||
99 | -} | ||
100 | - | ||
101 | -static CPUARMTBFlags rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
102 | - ARMMMUIdx mmu_idx, | ||
103 | - CPUARMTBFlags flags) | ||
104 | -{ | ||
105 | - DP_TBFLAG_ANY(flags, FPEXC_EL, fp_el); | ||
106 | - DP_TBFLAG_ANY(flags, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | ||
107 | - | ||
108 | - if (arm_singlestep_active(env)) { | ||
109 | - DP_TBFLAG_ANY(flags, SS_ACTIVE, 1); | ||
110 | - } | ||
111 | - | ||
112 | - return flags; | ||
113 | -} | ||
114 | - | ||
115 | -static CPUARMTBFlags rebuild_hflags_common_32(CPUARMState *env, int fp_el, | ||
116 | - ARMMMUIdx mmu_idx, | ||
117 | - CPUARMTBFlags flags) | ||
118 | -{ | ||
119 | - bool sctlr_b = arm_sctlr_b(env); | ||
120 | - | ||
121 | - if (sctlr_b) { | ||
122 | - DP_TBFLAG_A32(flags, SCTLR__B, 1); | ||
123 | - } | ||
124 | - if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) { | ||
125 | - DP_TBFLAG_ANY(flags, BE_DATA, 1); | ||
126 | - } | ||
127 | - DP_TBFLAG_A32(flags, NS, !access_secure_reg(env)); | ||
128 | - | ||
129 | - return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
130 | -} | ||
131 | - | ||
132 | -static CPUARMTBFlags rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
133 | - ARMMMUIdx mmu_idx) | ||
134 | -{ | ||
135 | - CPUARMTBFlags flags = {}; | ||
136 | - uint32_t ccr = env->v7m.ccr[env->v7m.secure]; | ||
137 | - | ||
138 | - /* Without HaveMainExt, CCR.UNALIGN_TRP is RES1. */ | ||
139 | - if (ccr & R_V7M_CCR_UNALIGN_TRP_MASK) { | ||
140 | - DP_TBFLAG_ANY(flags, ALIGN_MEM, 1); | ||
141 | - } | ||
142 | - | ||
143 | - if (arm_v7m_is_handler_mode(env)) { | ||
144 | - DP_TBFLAG_M32(flags, HANDLER, 1); | ||
145 | - } | ||
146 | - | ||
147 | - /* | ||
148 | - * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN | ||
149 | - * is suppressing them because the requested execution priority | ||
150 | - * is less than 0. | ||
151 | - */ | ||
152 | - if (arm_feature(env, ARM_FEATURE_V8) && | ||
153 | - !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
154 | - (ccr & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
155 | - DP_TBFLAG_M32(flags, STACKCHECK, 1); | ||
156 | - } | ||
157 | - | ||
158 | - if (arm_feature(env, ARM_FEATURE_M_SECURITY) && env->v7m.secure) { | ||
159 | - DP_TBFLAG_M32(flags, SECURE, 1); | ||
160 | - } | ||
161 | - | ||
162 | - return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
163 | -} | ||
164 | - | ||
165 | -static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
166 | - ARMMMUIdx mmu_idx) | ||
167 | -{ | ||
168 | - CPUARMTBFlags flags = {}; | ||
169 | - int el = arm_current_el(env); | ||
170 | - | ||
171 | - if (arm_sctlr(env, el) & SCTLR_A) { | ||
172 | - DP_TBFLAG_ANY(flags, ALIGN_MEM, 1); | ||
173 | - } | ||
174 | - | ||
175 | - if (arm_el_is_aa64(env, 1)) { | ||
176 | - DP_TBFLAG_A32(flags, VFPEN, 1); | ||
177 | - } | ||
178 | - | ||
179 | - if (el < 2 && env->cp15.hstr_el2 && arm_is_el2_enabled(env) && | ||
180 | - (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { | ||
181 | - DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1); | ||
182 | - } | ||
183 | - | ||
184 | - if (arm_fgt_active(env, el)) { | ||
185 | - DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); | ||
186 | - if (fgt_svc(env, el)) { | ||
187 | - DP_TBFLAG_ANY(flags, FGT_SVC, 1); | ||
188 | - } | ||
189 | - } | ||
190 | - | ||
191 | - if (env->uncached_cpsr & CPSR_IL) { | ||
192 | - DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | ||
193 | - } | ||
194 | - | ||
195 | - /* | ||
196 | - * The SME exception we are testing for is raised via | ||
197 | - * AArch64.CheckFPAdvSIMDEnabled(), as called from | ||
198 | - * AArch32.CheckAdvSIMDOrFPEnabled(). | ||
199 | - */ | ||
200 | - if (el == 0 | ||
201 | - && FIELD_EX64(env->svcr, SVCR, SM) | ||
202 | - && (!arm_is_el2_enabled(env) | ||
203 | - || (arm_el_is_aa64(env, 2) && !(env->cp15.hcr_el2 & HCR_TGE))) | ||
204 | - && arm_el_is_aa64(env, 1) | ||
205 | - && !sme_fa64(env, el)) { | ||
206 | - DP_TBFLAG_A32(flags, SME_TRAP_NONSTREAMING, 1); | ||
207 | - } | ||
208 | - | ||
209 | - return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
210 | -} | ||
211 | - | ||
212 | -static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
213 | - ARMMMUIdx mmu_idx) | ||
214 | -{ | ||
215 | - CPUARMTBFlags flags = {}; | ||
216 | - ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
217 | - uint64_t tcr = regime_tcr(env, mmu_idx); | ||
218 | - uint64_t sctlr; | ||
219 | - int tbii, tbid; | ||
220 | - | ||
221 | - DP_TBFLAG_ANY(flags, AARCH64_STATE, 1); | ||
222 | - | ||
223 | - /* Get control bits for tagged addresses. */ | ||
224 | - tbid = aa64_va_parameter_tbi(tcr, mmu_idx); | ||
225 | - tbii = tbid & ~aa64_va_parameter_tbid(tcr, mmu_idx); | ||
226 | - | ||
227 | - DP_TBFLAG_A64(flags, TBII, tbii); | ||
228 | - DP_TBFLAG_A64(flags, TBID, tbid); | ||
229 | - | ||
230 | - if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
231 | - int sve_el = sve_exception_el(env, el); | ||
232 | - | ||
233 | - /* | ||
234 | - * If either FP or SVE are disabled, translator does not need len. | ||
235 | - * If SVE EL > FP EL, FP exception has precedence, and translator | ||
236 | - * does not need SVE EL. Save potential re-translations by forcing | ||
237 | - * the unneeded data to zero. | ||
238 | - */ | ||
239 | - if (fp_el != 0) { | ||
240 | - if (sve_el > fp_el) { | ||
241 | - sve_el = 0; | ||
242 | - } | ||
243 | - } else if (sve_el == 0) { | ||
244 | - DP_TBFLAG_A64(flags, VL, sve_vqm1_for_el(env, el)); | ||
245 | - } | ||
246 | - DP_TBFLAG_A64(flags, SVEEXC_EL, sve_el); | ||
247 | - } | ||
248 | - if (cpu_isar_feature(aa64_sme, env_archcpu(env))) { | ||
249 | - int sme_el = sme_exception_el(env, el); | ||
250 | - bool sm = FIELD_EX64(env->svcr, SVCR, SM); | ||
251 | - | ||
252 | - DP_TBFLAG_A64(flags, SMEEXC_EL, sme_el); | ||
253 | - if (sme_el == 0) { | ||
254 | - /* Similarly, do not compute SVL if SME is disabled. */ | ||
255 | - int svl = sve_vqm1_for_el_sm(env, el, true); | ||
256 | - DP_TBFLAG_A64(flags, SVL, svl); | ||
257 | - if (sm) { | ||
258 | - /* If SVE is disabled, we will not have set VL above. */ | ||
259 | - DP_TBFLAG_A64(flags, VL, svl); | ||
260 | - } | ||
261 | - } | ||
262 | - if (sm) { | ||
263 | - DP_TBFLAG_A64(flags, PSTATE_SM, 1); | ||
264 | - DP_TBFLAG_A64(flags, SME_TRAP_NONSTREAMING, !sme_fa64(env, el)); | ||
265 | - } | ||
266 | - DP_TBFLAG_A64(flags, PSTATE_ZA, FIELD_EX64(env->svcr, SVCR, ZA)); | ||
267 | - } | ||
268 | - | ||
269 | - sctlr = regime_sctlr(env, stage1); | ||
270 | - | ||
271 | - if (sctlr & SCTLR_A) { | ||
272 | - DP_TBFLAG_ANY(flags, ALIGN_MEM, 1); | ||
273 | - } | ||
274 | - | ||
275 | - if (arm_cpu_data_is_big_endian_a64(el, sctlr)) { | ||
276 | - DP_TBFLAG_ANY(flags, BE_DATA, 1); | ||
277 | - } | ||
278 | - | ||
279 | - if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | ||
280 | - /* | ||
281 | - * In order to save space in flags, we record only whether | ||
282 | - * pauth is "inactive", meaning all insns are implemented as | ||
283 | - * a nop, or "active" when some action must be performed. | ||
284 | - * The decision of which action to take is left to a helper. | ||
285 | - */ | ||
286 | - if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
287 | - DP_TBFLAG_A64(flags, PAUTH_ACTIVE, 1); | ||
288 | - } | ||
289 | - } | ||
290 | - | ||
291 | - if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
292 | - /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | ||
293 | - if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | ||
294 | - DP_TBFLAG_A64(flags, BT, 1); | ||
295 | - } | ||
296 | - } | ||
297 | - | ||
298 | - /* Compute the condition for using AccType_UNPRIV for LDTR et al. */ | ||
299 | - if (!(env->pstate & PSTATE_UAO)) { | ||
300 | - switch (mmu_idx) { | ||
301 | - case ARMMMUIdx_E10_1: | ||
302 | - case ARMMMUIdx_E10_1_PAN: | ||
303 | - /* TODO: ARMv8.3-NV */ | ||
304 | - DP_TBFLAG_A64(flags, UNPRIV, 1); | ||
305 | - break; | ||
306 | - case ARMMMUIdx_E20_2: | ||
307 | - case ARMMMUIdx_E20_2_PAN: | ||
308 | - /* | ||
309 | - * Note that EL20_2 is gated by HCR_EL2.E2H == 1, but EL20_0 is | ||
310 | - * gated by HCR_EL2.<E2H,TGE> == '11', and so is LDTR. | ||
311 | - */ | ||
312 | - if (env->cp15.hcr_el2 & HCR_TGE) { | ||
313 | - DP_TBFLAG_A64(flags, UNPRIV, 1); | ||
314 | - } | ||
315 | - break; | ||
316 | - default: | ||
317 | - break; | ||
318 | - } | ||
319 | - } | ||
320 | - | ||
321 | - if (env->pstate & PSTATE_IL) { | ||
322 | - DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | ||
323 | - } | ||
324 | - | ||
325 | - if (arm_fgt_active(env, el)) { | ||
326 | - DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); | ||
327 | - if (FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, ERET)) { | ||
328 | - DP_TBFLAG_A64(flags, FGT_ERET, 1); | ||
329 | - } | ||
330 | - if (fgt_svc(env, el)) { | ||
331 | - DP_TBFLAG_ANY(flags, FGT_SVC, 1); | ||
332 | - } | ||
333 | - } | ||
334 | - | ||
335 | - if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { | ||
336 | - /* | ||
337 | - * Set MTE_ACTIVE if any access may be Checked, and leave clear | ||
338 | - * if all accesses must be Unchecked: | ||
339 | - * 1) If no TBI, then there are no tags in the address to check, | ||
340 | - * 2) If Tag Check Override, then all accesses are Unchecked, | ||
341 | - * 3) If Tag Check Fail == 0, then Checked access have no effect, | ||
342 | - * 4) If no Allocation Tag Access, then all accesses are Unchecked. | ||
343 | - */ | ||
344 | - if (allocation_tag_access_enabled(env, el, sctlr)) { | ||
345 | - DP_TBFLAG_A64(flags, ATA, 1); | ||
346 | - if (tbid | ||
347 | - && !(env->pstate & PSTATE_TCO) | ||
348 | - && (sctlr & (el == 0 ? SCTLR_TCF0 : SCTLR_TCF))) { | ||
349 | - DP_TBFLAG_A64(flags, MTE_ACTIVE, 1); | ||
350 | - } | ||
351 | - } | ||
352 | - /* And again for unprivileged accesses, if required. */ | ||
353 | - if (EX_TBFLAG_A64(flags, UNPRIV) | ||
354 | - && tbid | ||
355 | - && !(env->pstate & PSTATE_TCO) | ||
356 | - && (sctlr & SCTLR_TCF0) | ||
357 | - && allocation_tag_access_enabled(env, 0, sctlr)) { | ||
358 | - DP_TBFLAG_A64(flags, MTE0_ACTIVE, 1); | ||
359 | - } | ||
360 | - /* Cache TCMA as well as TBI. */ | ||
361 | - DP_TBFLAG_A64(flags, TCMA, aa64_va_parameter_tcma(tcr, mmu_idx)); | ||
362 | - } | ||
363 | - | ||
364 | - return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
365 | -} | ||
366 | - | ||
367 | -static CPUARMTBFlags rebuild_hflags_internal(CPUARMState *env) | ||
368 | -{ | ||
369 | - int el = arm_current_el(env); | ||
370 | - int fp_el = fp_exception_el(env, el); | ||
371 | - ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
372 | - | ||
373 | - if (is_a64(env)) { | ||
374 | - return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
375 | - } else if (arm_feature(env, ARM_FEATURE_M)) { | ||
376 | - return rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
377 | - } else { | ||
378 | - return rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
379 | - } | ||
380 | -} | ||
381 | - | ||
382 | -void arm_rebuild_hflags(CPUARMState *env) | ||
383 | -{ | ||
384 | - env->hflags = rebuild_hflags_internal(env); | ||
385 | -} | ||
386 | - | ||
387 | -/* | ||
388 | - * If we have triggered a EL state change we can't rely on the | ||
389 | - * translator having passed it to us, we need to recompute. | ||
390 | - */ | ||
391 | -void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env) | ||
392 | -{ | ||
393 | - int el = arm_current_el(env); | ||
394 | - int fp_el = fp_exception_el(env, el); | ||
395 | - ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
396 | - | ||
397 | - env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
398 | -} | ||
399 | - | ||
400 | -void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | ||
401 | -{ | ||
402 | - int fp_el = fp_exception_el(env, el); | ||
403 | - ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
404 | - | ||
405 | - env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
406 | -} | ||
407 | - | ||
408 | -/* | ||
409 | - * If we have triggered a EL state change we can't rely on the | ||
410 | - * translator having passed it to us, we need to recompute. | ||
411 | - */ | ||
412 | -void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env) | ||
413 | -{ | ||
414 | - int el = arm_current_el(env); | ||
415 | - int fp_el = fp_exception_el(env, el); | ||
416 | - ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
417 | - env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
418 | -} | ||
419 | - | ||
420 | -void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el) | ||
421 | -{ | ||
422 | - int fp_el = fp_exception_el(env, el); | ||
423 | - ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
424 | - | ||
425 | - env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
426 | -} | ||
427 | - | ||
428 | -void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | ||
429 | -{ | ||
430 | - int fp_el = fp_exception_el(env, el); | ||
431 | - ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
432 | - | ||
433 | - env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
434 | -} | ||
435 | - | ||
436 | -static inline void assert_hflags_rebuild_correctly(CPUARMState *env) | ||
437 | -{ | ||
438 | -#ifdef CONFIG_DEBUG_TCG | ||
439 | - CPUARMTBFlags c = env->hflags; | ||
440 | - CPUARMTBFlags r = rebuild_hflags_internal(env); | ||
441 | - | ||
442 | - if (unlikely(c.flags != r.flags || c.flags2 != r.flags2)) { | ||
443 | - fprintf(stderr, "TCG hflags mismatch " | ||
444 | - "(current:(0x%08x,0x" TARGET_FMT_lx ")" | ||
445 | - " rebuilt:(0x%08x,0x" TARGET_FMT_lx ")\n", | ||
446 | - c.flags, c.flags2, r.flags, r.flags2); | ||
447 | - abort(); | ||
448 | - } | ||
449 | -#endif | ||
450 | -} | ||
451 | - | ||
452 | static bool mve_no_pred(CPUARMState *env) | ||
453 | { | ||
454 | /* | ||
455 | diff --git a/target/arm/tcg-stubs.c b/target/arm/tcg-stubs.c | ||
456 | index XXXXXXX..XXXXXXX 100644 | ||
457 | --- a/target/arm/tcg-stubs.c | ||
458 | +++ b/target/arm/tcg-stubs.c | ||
459 | @@ -XXX,XX +XXX,XX @@ void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome, | ||
460 | { | ||
461 | g_assert_not_reached(); | ||
462 | } | ||
463 | +/* Temporarily while cpu_get_tb_cpu_state() is still in common code */ | ||
464 | +void assert_hflags_rebuild_correctly(CPUARMState *env) | ||
465 | +{ | ||
466 | +} | ||
467 | diff --git a/target/arm/tcg/hflags.c b/target/arm/tcg/hflags.c | ||
38 | new file mode 100644 | 468 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 469 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 470 | --- /dev/null |
41 | +++ b/include/hw/intc/exynos4210_combiner.h | 471 | +++ b/target/arm/tcg/hflags.c |
42 | @@ -XXX,XX +XXX,XX @@ | 472 | @@ -XXX,XX +XXX,XX @@ |
43 | +/* | 473 | +/* |
44 | + * Samsung exynos4210 Interrupt Combiner | 474 | + * ARM hflags |
45 | + * | 475 | + * |
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | 476 | + * This code is licensed under the GNU GPL v2 or later. |
47 | + * All rights reserved. | ||
48 | + * | 477 | + * |
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | 478 | + * SPDX-License-Identifier: GPL-2.0-or-later |
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or modify it | ||
52 | + * under the terms of the GNU General Public License as published by the | ||
53 | + * Free Software Foundation; either version 2 of the License, or (at your | ||
54 | + * option) any later version. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | ||
59 | + * See the GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | 479 | + */ |
64 | + | 480 | +#include "qemu/osdep.h" |
65 | +#ifndef HW_INTC_EXYNOS4210_COMBINER | 481 | +#include "cpu.h" |
66 | +#define HW_INTC_EXYNOS4210_COMBINER | 482 | +#include "internals.h" |
67 | + | 483 | +#include "exec/helper-proto.h" |
68 | +#include "hw/sysbus.h" | 484 | +#include "cpregs.h" |
485 | + | ||
486 | +static inline bool fgt_svc(CPUARMState *env, int el) | ||
487 | +{ | ||
488 | + /* | ||
489 | + * Assuming fine-grained-traps are active, return true if we | ||
490 | + * should be trapping on SVC instructions. Only AArch64 can | ||
491 | + * trap on an SVC at EL1, but we don't need to special-case this | ||
492 | + * because if this is AArch32 EL1 then arm_fgt_active() is false. | ||
493 | + * We also know el is 0 or 1. | ||
494 | + */ | ||
495 | + return el == 0 ? | ||
496 | + FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL0) : | ||
497 | + FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL1); | ||
498 | +} | ||
499 | + | ||
500 | +static CPUARMTBFlags rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
501 | + ARMMMUIdx mmu_idx, | ||
502 | + CPUARMTBFlags flags) | ||
503 | +{ | ||
504 | + DP_TBFLAG_ANY(flags, FPEXC_EL, fp_el); | ||
505 | + DP_TBFLAG_ANY(flags, MMUIDX, arm_to_core_mmu_idx(mmu_idx)); | ||
506 | + | ||
507 | + if (arm_singlestep_active(env)) { | ||
508 | + DP_TBFLAG_ANY(flags, SS_ACTIVE, 1); | ||
509 | + } | ||
510 | + | ||
511 | + return flags; | ||
512 | +} | ||
513 | + | ||
514 | +static CPUARMTBFlags rebuild_hflags_common_32(CPUARMState *env, int fp_el, | ||
515 | + ARMMMUIdx mmu_idx, | ||
516 | + CPUARMTBFlags flags) | ||
517 | +{ | ||
518 | + bool sctlr_b = arm_sctlr_b(env); | ||
519 | + | ||
520 | + if (sctlr_b) { | ||
521 | + DP_TBFLAG_A32(flags, SCTLR__B, 1); | ||
522 | + } | ||
523 | + if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) { | ||
524 | + DP_TBFLAG_ANY(flags, BE_DATA, 1); | ||
525 | + } | ||
526 | + DP_TBFLAG_A32(flags, NS, !access_secure_reg(env)); | ||
527 | + | ||
528 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
529 | +} | ||
530 | + | ||
531 | +static CPUARMTBFlags rebuild_hflags_m32(CPUARMState *env, int fp_el, | ||
532 | + ARMMMUIdx mmu_idx) | ||
533 | +{ | ||
534 | + CPUARMTBFlags flags = {}; | ||
535 | + uint32_t ccr = env->v7m.ccr[env->v7m.secure]; | ||
536 | + | ||
537 | + /* Without HaveMainExt, CCR.UNALIGN_TRP is RES1. */ | ||
538 | + if (ccr & R_V7M_CCR_UNALIGN_TRP_MASK) { | ||
539 | + DP_TBFLAG_ANY(flags, ALIGN_MEM, 1); | ||
540 | + } | ||
541 | + | ||
542 | + if (arm_v7m_is_handler_mode(env)) { | ||
543 | + DP_TBFLAG_M32(flags, HANDLER, 1); | ||
544 | + } | ||
545 | + | ||
546 | + /* | ||
547 | + * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN | ||
548 | + * is suppressing them because the requested execution priority | ||
549 | + * is less than 0. | ||
550 | + */ | ||
551 | + if (arm_feature(env, ARM_FEATURE_V8) && | ||
552 | + !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) && | ||
553 | + (ccr & R_V7M_CCR_STKOFHFNMIGN_MASK))) { | ||
554 | + DP_TBFLAG_M32(flags, STACKCHECK, 1); | ||
555 | + } | ||
556 | + | ||
557 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY) && env->v7m.secure) { | ||
558 | + DP_TBFLAG_M32(flags, SECURE, 1); | ||
559 | + } | ||
560 | + | ||
561 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
562 | +} | ||
563 | + | ||
564 | +/* This corresponds to the ARM pseudocode function IsFullA64Enabled(). */ | ||
565 | +static bool sme_fa64(CPUARMState *env, int el) | ||
566 | +{ | ||
567 | + if (!cpu_isar_feature(aa64_sme_fa64, env_archcpu(env))) { | ||
568 | + return false; | ||
569 | + } | ||
570 | + | ||
571 | + if (el <= 1 && !el_is_in_host(env, el)) { | ||
572 | + if (!FIELD_EX64(env->vfp.smcr_el[1], SMCR, FA64)) { | ||
573 | + return false; | ||
574 | + } | ||
575 | + } | ||
576 | + if (el <= 2 && arm_is_el2_enabled(env)) { | ||
577 | + if (!FIELD_EX64(env->vfp.smcr_el[2], SMCR, FA64)) { | ||
578 | + return false; | ||
579 | + } | ||
580 | + } | ||
581 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
582 | + if (!FIELD_EX64(env->vfp.smcr_el[3], SMCR, FA64)) { | ||
583 | + return false; | ||
584 | + } | ||
585 | + } | ||
586 | + | ||
587 | + return true; | ||
588 | +} | ||
589 | + | ||
590 | +static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
591 | + ARMMMUIdx mmu_idx) | ||
592 | +{ | ||
593 | + CPUARMTBFlags flags = {}; | ||
594 | + int el = arm_current_el(env); | ||
595 | + | ||
596 | + if (arm_sctlr(env, el) & SCTLR_A) { | ||
597 | + DP_TBFLAG_ANY(flags, ALIGN_MEM, 1); | ||
598 | + } | ||
599 | + | ||
600 | + if (arm_el_is_aa64(env, 1)) { | ||
601 | + DP_TBFLAG_A32(flags, VFPEN, 1); | ||
602 | + } | ||
603 | + | ||
604 | + if (el < 2 && env->cp15.hstr_el2 && arm_is_el2_enabled(env) && | ||
605 | + (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { | ||
606 | + DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1); | ||
607 | + } | ||
608 | + | ||
609 | + if (arm_fgt_active(env, el)) { | ||
610 | + DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); | ||
611 | + if (fgt_svc(env, el)) { | ||
612 | + DP_TBFLAG_ANY(flags, FGT_SVC, 1); | ||
613 | + } | ||
614 | + } | ||
615 | + | ||
616 | + if (env->uncached_cpsr & CPSR_IL) { | ||
617 | + DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | ||
618 | + } | ||
619 | + | ||
620 | + /* | ||
621 | + * The SME exception we are testing for is raised via | ||
622 | + * AArch64.CheckFPAdvSIMDEnabled(), as called from | ||
623 | + * AArch32.CheckAdvSIMDOrFPEnabled(). | ||
624 | + */ | ||
625 | + if (el == 0 | ||
626 | + && FIELD_EX64(env->svcr, SVCR, SM) | ||
627 | + && (!arm_is_el2_enabled(env) | ||
628 | + || (arm_el_is_aa64(env, 2) && !(env->cp15.hcr_el2 & HCR_TGE))) | ||
629 | + && arm_el_is_aa64(env, 1) | ||
630 | + && !sme_fa64(env, el)) { | ||
631 | + DP_TBFLAG_A32(flags, SME_TRAP_NONSTREAMING, 1); | ||
632 | + } | ||
633 | + | ||
634 | + return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
635 | +} | ||
636 | + | ||
637 | +static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
638 | + ARMMMUIdx mmu_idx) | ||
639 | +{ | ||
640 | + CPUARMTBFlags flags = {}; | ||
641 | + ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
642 | + uint64_t tcr = regime_tcr(env, mmu_idx); | ||
643 | + uint64_t sctlr; | ||
644 | + int tbii, tbid; | ||
645 | + | ||
646 | + DP_TBFLAG_ANY(flags, AARCH64_STATE, 1); | ||
647 | + | ||
648 | + /* Get control bits for tagged addresses. */ | ||
649 | + tbid = aa64_va_parameter_tbi(tcr, mmu_idx); | ||
650 | + tbii = tbid & ~aa64_va_parameter_tbid(tcr, mmu_idx); | ||
651 | + | ||
652 | + DP_TBFLAG_A64(flags, TBII, tbii); | ||
653 | + DP_TBFLAG_A64(flags, TBID, tbid); | ||
654 | + | ||
655 | + if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
656 | + int sve_el = sve_exception_el(env, el); | ||
657 | + | ||
658 | + /* | ||
659 | + * If either FP or SVE are disabled, translator does not need len. | ||
660 | + * If SVE EL > FP EL, FP exception has precedence, and translator | ||
661 | + * does not need SVE EL. Save potential re-translations by forcing | ||
662 | + * the unneeded data to zero. | ||
663 | + */ | ||
664 | + if (fp_el != 0) { | ||
665 | + if (sve_el > fp_el) { | ||
666 | + sve_el = 0; | ||
667 | + } | ||
668 | + } else if (sve_el == 0) { | ||
669 | + DP_TBFLAG_A64(flags, VL, sve_vqm1_for_el(env, el)); | ||
670 | + } | ||
671 | + DP_TBFLAG_A64(flags, SVEEXC_EL, sve_el); | ||
672 | + } | ||
673 | + if (cpu_isar_feature(aa64_sme, env_archcpu(env))) { | ||
674 | + int sme_el = sme_exception_el(env, el); | ||
675 | + bool sm = FIELD_EX64(env->svcr, SVCR, SM); | ||
676 | + | ||
677 | + DP_TBFLAG_A64(flags, SMEEXC_EL, sme_el); | ||
678 | + if (sme_el == 0) { | ||
679 | + /* Similarly, do not compute SVL if SME is disabled. */ | ||
680 | + int svl = sve_vqm1_for_el_sm(env, el, true); | ||
681 | + DP_TBFLAG_A64(flags, SVL, svl); | ||
682 | + if (sm) { | ||
683 | + /* If SVE is disabled, we will not have set VL above. */ | ||
684 | + DP_TBFLAG_A64(flags, VL, svl); | ||
685 | + } | ||
686 | + } | ||
687 | + if (sm) { | ||
688 | + DP_TBFLAG_A64(flags, PSTATE_SM, 1); | ||
689 | + DP_TBFLAG_A64(flags, SME_TRAP_NONSTREAMING, !sme_fa64(env, el)); | ||
690 | + } | ||
691 | + DP_TBFLAG_A64(flags, PSTATE_ZA, FIELD_EX64(env->svcr, SVCR, ZA)); | ||
692 | + } | ||
693 | + | ||
694 | + sctlr = regime_sctlr(env, stage1); | ||
695 | + | ||
696 | + if (sctlr & SCTLR_A) { | ||
697 | + DP_TBFLAG_ANY(flags, ALIGN_MEM, 1); | ||
698 | + } | ||
699 | + | ||
700 | + if (arm_cpu_data_is_big_endian_a64(el, sctlr)) { | ||
701 | + DP_TBFLAG_ANY(flags, BE_DATA, 1); | ||
702 | + } | ||
703 | + | ||
704 | + if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) { | ||
705 | + /* | ||
706 | + * In order to save space in flags, we record only whether | ||
707 | + * pauth is "inactive", meaning all insns are implemented as | ||
708 | + * a nop, or "active" when some action must be performed. | ||
709 | + * The decision of which action to take is left to a helper. | ||
710 | + */ | ||
711 | + if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
712 | + DP_TBFLAG_A64(flags, PAUTH_ACTIVE, 1); | ||
713 | + } | ||
714 | + } | ||
715 | + | ||
716 | + if (cpu_isar_feature(aa64_bti, env_archcpu(env))) { | ||
717 | + /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | ||
718 | + if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | ||
719 | + DP_TBFLAG_A64(flags, BT, 1); | ||
720 | + } | ||
721 | + } | ||
722 | + | ||
723 | + /* Compute the condition for using AccType_UNPRIV for LDTR et al. */ | ||
724 | + if (!(env->pstate & PSTATE_UAO)) { | ||
725 | + switch (mmu_idx) { | ||
726 | + case ARMMMUIdx_E10_1: | ||
727 | + case ARMMMUIdx_E10_1_PAN: | ||
728 | + /* TODO: ARMv8.3-NV */ | ||
729 | + DP_TBFLAG_A64(flags, UNPRIV, 1); | ||
730 | + break; | ||
731 | + case ARMMMUIdx_E20_2: | ||
732 | + case ARMMMUIdx_E20_2_PAN: | ||
733 | + /* | ||
734 | + * Note that EL20_2 is gated by HCR_EL2.E2H == 1, but EL20_0 is | ||
735 | + * gated by HCR_EL2.<E2H,TGE> == '11', and so is LDTR. | ||
736 | + */ | ||
737 | + if (env->cp15.hcr_el2 & HCR_TGE) { | ||
738 | + DP_TBFLAG_A64(flags, UNPRIV, 1); | ||
739 | + } | ||
740 | + break; | ||
741 | + default: | ||
742 | + break; | ||
743 | + } | ||
744 | + } | ||
745 | + | ||
746 | + if (env->pstate & PSTATE_IL) { | ||
747 | + DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | ||
748 | + } | ||
749 | + | ||
750 | + if (arm_fgt_active(env, el)) { | ||
751 | + DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); | ||
752 | + if (FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, ERET)) { | ||
753 | + DP_TBFLAG_A64(flags, FGT_ERET, 1); | ||
754 | + } | ||
755 | + if (fgt_svc(env, el)) { | ||
756 | + DP_TBFLAG_ANY(flags, FGT_SVC, 1); | ||
757 | + } | ||
758 | + } | ||
759 | + | ||
760 | + if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { | ||
761 | + /* | ||
762 | + * Set MTE_ACTIVE if any access may be Checked, and leave clear | ||
763 | + * if all accesses must be Unchecked: | ||
764 | + * 1) If no TBI, then there are no tags in the address to check, | ||
765 | + * 2) If Tag Check Override, then all accesses are Unchecked, | ||
766 | + * 3) If Tag Check Fail == 0, then Checked access have no effect, | ||
767 | + * 4) If no Allocation Tag Access, then all accesses are Unchecked. | ||
768 | + */ | ||
769 | + if (allocation_tag_access_enabled(env, el, sctlr)) { | ||
770 | + DP_TBFLAG_A64(flags, ATA, 1); | ||
771 | + if (tbid | ||
772 | + && !(env->pstate & PSTATE_TCO) | ||
773 | + && (sctlr & (el == 0 ? SCTLR_TCF0 : SCTLR_TCF))) { | ||
774 | + DP_TBFLAG_A64(flags, MTE_ACTIVE, 1); | ||
775 | + } | ||
776 | + } | ||
777 | + /* And again for unprivileged accesses, if required. */ | ||
778 | + if (EX_TBFLAG_A64(flags, UNPRIV) | ||
779 | + && tbid | ||
780 | + && !(env->pstate & PSTATE_TCO) | ||
781 | + && (sctlr & SCTLR_TCF0) | ||
782 | + && allocation_tag_access_enabled(env, 0, sctlr)) { | ||
783 | + DP_TBFLAG_A64(flags, MTE0_ACTIVE, 1); | ||
784 | + } | ||
785 | + /* Cache TCMA as well as TBI. */ | ||
786 | + DP_TBFLAG_A64(flags, TCMA, aa64_va_parameter_tcma(tcr, mmu_idx)); | ||
787 | + } | ||
788 | + | ||
789 | + return rebuild_hflags_common(env, fp_el, mmu_idx, flags); | ||
790 | +} | ||
791 | + | ||
792 | +static CPUARMTBFlags rebuild_hflags_internal(CPUARMState *env) | ||
793 | +{ | ||
794 | + int el = arm_current_el(env); | ||
795 | + int fp_el = fp_exception_el(env, el); | ||
796 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
797 | + | ||
798 | + if (is_a64(env)) { | ||
799 | + return rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
800 | + } else if (arm_feature(env, ARM_FEATURE_M)) { | ||
801 | + return rebuild_hflags_m32(env, fp_el, mmu_idx); | ||
802 | + } else { | ||
803 | + return rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
804 | + } | ||
805 | +} | ||
806 | + | ||
807 | +void arm_rebuild_hflags(CPUARMState *env) | ||
808 | +{ | ||
809 | + env->hflags = rebuild_hflags_internal(env); | ||
810 | +} | ||
69 | + | 811 | + |
70 | +/* | 812 | +/* |
71 | + * State for each output signal of internal combiner | 813 | + * If we have triggered a EL state change we can't rely on the |
814 | + * translator having passed it to us, we need to recompute. | ||
72 | + */ | 815 | + */ |
73 | +typedef struct CombinerGroupState { | 816 | +void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env) |
74 | + uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | 817 | +{ |
75 | + uint8_t src_pending; /* Pending source interrupts before masking */ | 818 | + int el = arm_current_el(env); |
76 | +} CombinerGroupState; | 819 | + int fp_el = fp_exception_el(env, el); |
77 | + | 820 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); |
78 | +#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | 821 | + |
79 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | 822 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); |
80 | + | 823 | +} |
81 | +/* Number of groups and total number of interrupts for the internal combiner */ | 824 | + |
82 | +#define IIC_NGRP 64 | 825 | +void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) |
83 | +#define IIC_NIRQ (IIC_NGRP * 8) | 826 | +{ |
84 | +#define IIC_REGSET_SIZE 0x41 | 827 | + int fp_el = fp_exception_el(env, el); |
85 | + | 828 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); |
86 | +struct Exynos4210CombinerState { | 829 | + |
87 | + SysBusDevice parent_obj; | 830 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); |
88 | + | 831 | +} |
89 | + MemoryRegion iomem; | 832 | + |
90 | + | 833 | +/* |
91 | + struct CombinerGroupState group[IIC_NGRP]; | 834 | + * If we have triggered a EL state change we can't rely on the |
92 | + uint32_t reg_set[IIC_REGSET_SIZE]; | 835 | + * translator having passed it to us, we need to recompute. |
93 | + uint32_t icipsr[2]; | 836 | + */ |
94 | + uint32_t external; /* 1 means that this combiner is external */ | 837 | +void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env) |
95 | + | 838 | +{ |
96 | + qemu_irq output_irq[IIC_NGRP]; | 839 | + int el = arm_current_el(env); |
97 | +}; | 840 | + int fp_el = fp_exception_el(env, el); |
98 | + | 841 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); |
842 | + env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
843 | +} | ||
844 | + | ||
845 | +void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el) | ||
846 | +{ | ||
847 | + int fp_el = fp_exception_el(env, el); | ||
848 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
849 | + | ||
850 | + env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx); | ||
851 | +} | ||
852 | + | ||
853 | +void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el) | ||
854 | +{ | ||
855 | + int fp_el = fp_exception_el(env, el); | ||
856 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | ||
857 | + | ||
858 | + env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx); | ||
859 | +} | ||
860 | + | ||
861 | +void assert_hflags_rebuild_correctly(CPUARMState *env) | ||
862 | +{ | ||
863 | +#ifdef CONFIG_DEBUG_TCG | ||
864 | + CPUARMTBFlags c = env->hflags; | ||
865 | + CPUARMTBFlags r = rebuild_hflags_internal(env); | ||
866 | + | ||
867 | + if (unlikely(c.flags != r.flags || c.flags2 != r.flags2)) { | ||
868 | + fprintf(stderr, "TCG hflags mismatch " | ||
869 | + "(current:(0x%08x,0x" TARGET_FMT_lx ")" | ||
870 | + " rebuilt:(0x%08x,0x" TARGET_FMT_lx ")\n", | ||
871 | + c.flags, c.flags2, r.flags, r.flags2); | ||
872 | + abort(); | ||
873 | + } | ||
99 | +#endif | 874 | +#endif |
100 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 875 | +} |
876 | diff --git a/target/arm/tcg/meson.build b/target/arm/tcg/meson.build | ||
101 | index XXXXXXX..XXXXXXX 100644 | 877 | index XXXXXXX..XXXXXXX 100644 |
102 | --- a/hw/arm/exynos4210.c | 878 | --- a/target/arm/tcg/meson.build |
103 | +++ b/hw/arm/exynos4210.c | 879 | +++ b/target/arm/tcg/meson.build |
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 880 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(files( |
105 | } | 881 | 'translate-neon.c', |
106 | 882 | 'translate-vfp.c', | |
107 | /* Internal Interrupt Combiner */ | 883 | 'crypto_helper.c', |
108 | - dev = qdev_new("exynos4210.combiner"); | 884 | + 'hflags.c', |
109 | - busdev = SYS_BUS_DEVICE(dev); | 885 | 'iwmmxt_helper.c', |
110 | - sysbus_realize_and_unref(busdev, &error_fatal); | 886 | 'm_helper.c', |
111 | + busdev = SYS_BUS_DEVICE(&s->int_combiner); | 887 | 'mve_helper.c', |
112 | + sysbus_realize(busdev, &error_fatal); | ||
113 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
114 | sysbus_connect_irq(busdev, n, | ||
115 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
116 | } | ||
117 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
118 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
119 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
120 | |||
121 | /* External Interrupt Combiner */ | ||
122 | - dev = qdev_new("exynos4210.combiner"); | ||
123 | - qdev_prop_set_uint32(dev, "external", 1); | ||
124 | - busdev = SYS_BUS_DEVICE(dev); | ||
125 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
126 | + qdev_prop_set_uint32(DEVICE(&s->ext_combiner), "external", 1); | ||
127 | + busdev = SYS_BUS_DEVICE(&s->ext_combiner); | ||
128 | + sysbus_realize(busdev, &error_fatal); | ||
129 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
130 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
131 | } | ||
132 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
133 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
134 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
135 | |||
136 | /* Initialize board IRQs. */ | ||
137 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
138 | |||
139 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
140 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
141 | + object_initialize_child(obj, "int-combiner", &s->int_combiner, | ||
142 | + TYPE_EXYNOS4210_COMBINER); | ||
143 | + object_initialize_child(obj, "ext-combiner", &s->ext_combiner, | ||
144 | + TYPE_EXYNOS4210_COMBINER); | ||
145 | } | ||
146 | |||
147 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
148 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | ||
149 | index XXXXXXX..XXXXXXX 100644 | ||
150 | --- a/hw/intc/exynos4210_combiner.c | ||
151 | +++ b/hw/intc/exynos4210_combiner.c | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | #include "hw/sysbus.h" | ||
154 | #include "migration/vmstate.h" | ||
155 | #include "qemu/module.h" | ||
156 | - | ||
157 | +#include "hw/intc/exynos4210_combiner.h" | ||
158 | #include "hw/arm/exynos4210.h" | ||
159 | #include "hw/hw.h" | ||
160 | #include "hw/irq.h" | ||
161 | @@ -XXX,XX +XXX,XX @@ | ||
162 | #define DPRINTF(fmt, ...) do {} while (0) | ||
163 | #endif | ||
164 | |||
165 | -#define IIC_NGRP 64 /* Internal Interrupt Combiner | ||
166 | - Groups number */ | ||
167 | -#define IIC_NIRQ (IIC_NGRP * 8)/* Internal Interrupt Combiner | ||
168 | - Interrupts number */ | ||
169 | #define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */ | ||
170 | -#define IIC_REGSET_SIZE 0x41 | ||
171 | - | ||
172 | -/* | ||
173 | - * State for each output signal of internal combiner | ||
174 | - */ | ||
175 | -typedef struct CombinerGroupState { | ||
176 | - uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
177 | - uint8_t src_pending; /* Pending source interrupts before masking */ | ||
178 | -} CombinerGroupState; | ||
179 | - | ||
180 | -#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | ||
181 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | ||
182 | - | ||
183 | -struct Exynos4210CombinerState { | ||
184 | - SysBusDevice parent_obj; | ||
185 | - | ||
186 | - MemoryRegion iomem; | ||
187 | - | ||
188 | - struct CombinerGroupState group[IIC_NGRP]; | ||
189 | - uint32_t reg_set[IIC_REGSET_SIZE]; | ||
190 | - uint32_t icipsr[2]; | ||
191 | - uint32_t external; /* 1 means that this combiner is external */ | ||
192 | - | ||
193 | - qemu_irq output_irq[IIC_NGRP]; | ||
194 | -}; | ||
195 | |||
196 | static const VMStateDescription vmstate_exynos4210_combiner_group_state = { | ||
197 | .name = "exynos4210.combiner.groupstate", | ||
198 | -- | 888 | -- |
199 | 2.25.1 | 889 | 2.34.1 |
890 | |||
891 | diff view generated by jsdifflib |
1 | The function exynos4210_combiner_get_gpioin() currently lives in | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | exynos4210_combiner.c, but it isn't really part of the combiner | ||
3 | device itself -- it is a function that implements the wiring up of | ||
4 | some interrupt sources to multiple combiner inputs. Move it to live | ||
5 | with the other SoC-level code in exynos4210.c, along with a few | ||
6 | macros previously defined in exynos4210.h which are now used only | ||
7 | in exynos4210.c. | ||
8 | 2 | ||
3 | This function is needed by common code (ptw.c), so move it along with | ||
4 | the other regime_* functions in internal.h. When we enable the build | ||
5 | without TCG, the tlb_helper.c file will not be present. | ||
6 | |||
7 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-11-peter.maydell@linaro.org | ||
12 | --- | 11 | --- |
13 | include/hw/arm/exynos4210.h | 11 ----- | 12 | target/arm/internals.h | 21 ++++++++++++++++++--- |
14 | hw/arm/exynos4210.c | 82 +++++++++++++++++++++++++++++++++++ | 13 | target/arm/tcg/tlb_helper.c | 18 ------------------ |
15 | hw/intc/exynos4210_combiner.c | 77 -------------------------------- | 14 | 2 files changed, 18 insertions(+), 21 deletions(-) |
16 | 3 files changed, 82 insertions(+), 88 deletions(-) | ||
17 | 15 | ||
18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 16 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/exynos4210.h | 18 | --- a/target/arm/internals.h |
21 | +++ b/include/hw/arm/exynos4210.h | 19 | +++ b/target/arm/internals.h |
22 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx); |
23 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ | 21 | /* Return the MMU index for a v7M CPU in the specified security state */ |
24 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) | 22 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate); |
25 | 23 | ||
26 | -#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit)) | 24 | -/* Return true if the translation regime is using LPAE format page tables */ |
27 | -#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | 25 | -bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx); |
28 | -#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
29 | - ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
30 | - | ||
31 | /* IRQs number for external and internal GIC */ | ||
32 | #define EXYNOS4210_EXT_GIC_NIRQ (160-32) | ||
33 | #define EXYNOS4210_INT_GIC_NIRQ 64 | ||
34 | @@ -XXX,XX +XXX,XX @@ void exynos4210_write_secondary(ARMCPU *cpu, | ||
35 | * bit - bit number inside group */ | ||
36 | uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); | ||
37 | |||
38 | -/* | ||
39 | - * Get Combiner input GPIO into irqs structure | ||
40 | - */ | ||
41 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
42 | - int ext); | ||
43 | - | 26 | - |
44 | /* | 27 | /* |
45 | * exynos4210 UART | 28 | * Return true if the stage 1 translation regime is using LPAE |
46 | */ | 29 | * format page tables |
47 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 30 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) |
48 | index XXXXXXX..XXXXXXX 100644 | 31 | return env->cp15.tcr_el[regime_el(env, mmu_idx)]; |
49 | --- a/hw/arm/exynos4210.c | ||
50 | +++ b/hw/arm/exynos4210.c | ||
51 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
52 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
53 | }; | ||
54 | |||
55 | +#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp) * 8 + (bit)) | ||
56 | +#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | ||
57 | +#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
58 | + ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
59 | + | ||
60 | /* | ||
61 | * Initialize board IRQs. | ||
62 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
64 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
65 | } | 32 | } |
66 | 33 | ||
67 | +/* | 34 | +/* Return true if the translation regime is using LPAE format page tables */ |
68 | + * Get Combiner input GPIO into irqs structure | 35 | +static inline bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) |
69 | + */ | ||
70 | +static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
71 | + DeviceState *dev, int ext) | ||
72 | +{ | 36 | +{ |
73 | + int n; | 37 | + int el = regime_el(env, mmu_idx); |
74 | + int bit; | 38 | + if (el == 2 || arm_el_is_aa64(env, el)) { |
75 | + int max; | 39 | + return true; |
76 | + qemu_irq *irq; | ||
77 | + | ||
78 | + max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
79 | + EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
80 | + irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
81 | + | ||
82 | + /* | ||
83 | + * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
84 | + * so let split them. | ||
85 | + */ | ||
86 | + for (n = 0; n < max; n++) { | ||
87 | + | ||
88 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
89 | + | ||
90 | + switch (n) { | ||
91 | + /* MDNIE_LCD1 INTG1 */ | ||
92 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
93 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
94 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
95 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
96 | + continue; | ||
97 | + | ||
98 | + /* TMU INTG3 */ | ||
99 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
100 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
101 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
102 | + continue; | ||
103 | + | ||
104 | + /* LCD1 INTG12 */ | ||
105 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
106 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
107 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
108 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
109 | + continue; | ||
110 | + | ||
111 | + /* Multi-Core Timer INTG12 */ | ||
112 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
113 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
114 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
115 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
116 | + continue; | ||
117 | + | ||
118 | + /* Multi-Core Timer INTG35 */ | ||
119 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
120 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
121 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
122 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
123 | + continue; | ||
124 | + | ||
125 | + /* Multi-Core Timer INTG51 */ | ||
126 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
127 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
128 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
129 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
130 | + continue; | ||
131 | + | ||
132 | + /* Multi-Core Timer INTG53 */ | ||
133 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
134 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
135 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
136 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
137 | + continue; | ||
138 | + } | ||
139 | + | ||
140 | + irq[n] = qdev_get_gpio_in(dev, n); | ||
141 | + } | 40 | + } |
41 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
42 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
43 | + return true; | ||
44 | + } | ||
45 | + if (arm_feature(env, ARM_FEATURE_LPAE) | ||
46 | + && (regime_tcr(env, mmu_idx) & TTBCR_EAE)) { | ||
47 | + return true; | ||
48 | + } | ||
49 | + return false; | ||
142 | +} | 50 | +} |
143 | + | 51 | + |
144 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | 52 | /** |
145 | 0x09, 0x00, 0x00, 0x00 }; | 53 | * arm_num_brps: Return number of implemented breakpoints. |
146 | 54 | * Note that the ID register BRPS field is "number of bps - 1", | |
147 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | 55 | diff --git a/target/arm/tcg/tlb_helper.c b/target/arm/tcg/tlb_helper.c |
148 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
149 | --- a/hw/intc/exynos4210_combiner.c | 57 | --- a/target/arm/tcg/tlb_helper.c |
150 | +++ b/hw/intc/exynos4210_combiner.c | 58 | +++ b/target/arm/tcg/tlb_helper.c |
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_combiner = { | 59 | @@ -XXX,XX +XXX,XX @@ |
152 | } | 60 | #include "exec/helper-proto.h" |
153 | }; | 61 | |
154 | 62 | ||
155 | -/* | 63 | -/* Return true if the translation regime is using LPAE format page tables */ |
156 | - * Get Combiner input GPIO into irqs structure | 64 | -bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) |
157 | - */ | ||
158 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
159 | - int ext) | ||
160 | -{ | 65 | -{ |
161 | - int n; | 66 | - int el = regime_el(env, mmu_idx); |
162 | - int bit; | 67 | - if (el == 2 || arm_el_is_aa64(env, el)) { |
163 | - int max; | 68 | - return true; |
164 | - qemu_irq *irq; | ||
165 | - | ||
166 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
167 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
168 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
169 | - | ||
170 | - /* | ||
171 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
172 | - * so let split them. | ||
173 | - */ | ||
174 | - for (n = 0; n < max; n++) { | ||
175 | - | ||
176 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
177 | - | ||
178 | - switch (n) { | ||
179 | - /* MDNIE_LCD1 INTG1 */ | ||
180 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
181 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
182 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
183 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
184 | - continue; | ||
185 | - | ||
186 | - /* TMU INTG3 */ | ||
187 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
188 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
189 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
190 | - continue; | ||
191 | - | ||
192 | - /* LCD1 INTG12 */ | ||
193 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
194 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
195 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
196 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
197 | - continue; | ||
198 | - | ||
199 | - /* Multi-Core Timer INTG12 */ | ||
200 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
201 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
202 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
203 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
204 | - continue; | ||
205 | - | ||
206 | - /* Multi-Core Timer INTG35 */ | ||
207 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
208 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
209 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
210 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
211 | - continue; | ||
212 | - | ||
213 | - /* Multi-Core Timer INTG51 */ | ||
214 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
215 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
216 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
217 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
218 | - continue; | ||
219 | - | ||
220 | - /* Multi-Core Timer INTG53 */ | ||
221 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
222 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
223 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
224 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
225 | - continue; | ||
226 | - } | ||
227 | - | ||
228 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
229 | - } | 69 | - } |
70 | - if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
71 | - arm_feature(env, ARM_FEATURE_V8)) { | ||
72 | - return true; | ||
73 | - } | ||
74 | - if (arm_feature(env, ARM_FEATURE_LPAE) | ||
75 | - && (regime_tcr(env, mmu_idx) & TTBCR_EAE)) { | ||
76 | - return true; | ||
77 | - } | ||
78 | - return false; | ||
230 | -} | 79 | -} |
231 | - | 80 | - |
232 | static uint64_t | 81 | /* |
233 | exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size) | 82 | * Returns true if the stage 1 translation regime is using LPAE format page |
234 | { | 83 | * tables. Used when raising alignment exceptions, whose FSR changes depending |
235 | -- | 84 | -- |
236 | 2.25.1 | 85 | 2.34.1 |
86 | |||
87 | diff view generated by jsdifflib |
1 | At this point, the function exynos4210_init_board_irqs() splits input | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | IRQ lines to connect them to the input combiner, output combiner and | ||
3 | external GIC. The function exynos4210_combiner_get_gpioin() splits | ||
4 | some of the combiner input lines further to connect them to multiple | ||
5 | different inputs on the combiner. | ||
6 | 2 | ||
7 | Because (unlike qemu_irq_split()) the TYPE_SPLIT_IRQ device has a | 3 | When TCG is disabled this part of the code should not be reachable, so |
8 | configurable number of outputs, we can do all this in one place, by | 4 | wrap it with an ifdef for now. |
9 | making exynos4210_init_board_irqs() add extra outputs to the splitter | ||
10 | device when it must be connected to more than one input on each | ||
11 | combiner. | ||
12 | 5 | ||
13 | We do this with a new data structure, the combinermap, which is an | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
14 | array each of whose elements is a list of the interrupt IDs on the | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | combiner which must be tied together. As we loop through each | 8 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
16 | interrupt ID, if we find that it is the first one in one of these | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | lists, we configure the splitter device with eonugh extra outputs and | 10 | --- |
18 | wire them up to the other interrupt IDs in the list. | 11 | target/arm/ptw.c | 4 ++++ |
12 | 1 file changed, 4 insertions(+) | ||
19 | 13 | ||
20 | Conveniently, for all the cases where this is necessary, the | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
21 | lowest-numbered interrupt ID in each group is in the range of the | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | external combiner, so we only need to code for this in the first of | 16 | --- a/target/arm/ptw.c |
23 | the two loops in exynos4210_init_board_irqs(). | 17 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
19 | ptw->out_host = NULL; | ||
20 | ptw->out_rw = false; | ||
21 | } else { | ||
22 | +#ifdef CONFIG_TCG | ||
23 | CPUTLBEntryFull *full; | ||
24 | int flags; | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
27 | ptw->out_rw = full->prot & PAGE_WRITE; | ||
28 | pte_attrs = full->pte_attrs; | ||
29 | pte_secure = full->attrs.secure; | ||
30 | +#else | ||
31 | + g_assert_not_reached(); | ||
32 | +#endif | ||
33 | } | ||
34 | |||
35 | if (regime_is_stage2(s2_mmu_idx)) { | ||
36 | -- | ||
37 | 2.34.1 | ||
24 | 38 | ||
25 | The old code in exynos4210_combiner_get_gpioin() which is being | ||
26 | deleted here had several problems which don't exist in the new code | ||
27 | in its handling of the multi-core timer interrupts: | ||
28 | (1) the case labels specified bits 4 ... 8, but bit '8' doesn't | ||
29 | exist; these should have been 4 ... 7 | ||
30 | (2) it used the input irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)] | ||
31 | multiple times as the input of several different splitters, | ||
32 | which isn't allowed | ||
33 | (3) in an apparent cut-and-paste error, the cases for all the | ||
34 | multi-core timer inputs used "bit + 4" even though the | ||
35 | bit range for the case was (intended to be) 4 ... 7, which | ||
36 | meant it was looking at non-existent bits 8 ... 11. | ||
37 | None of these exist in the new code. | ||
38 | 39 | ||
39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
40 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
41 | Message-id: 20220404154658.565020-17-peter.maydell@linaro.org | ||
42 | --- | ||
43 | include/hw/arm/exynos4210.h | 6 +- | ||
44 | hw/arm/exynos4210.c | 178 +++++++++++++++++++++++------------- | ||
45 | 2 files changed, 119 insertions(+), 65 deletions(-) | ||
46 | |||
47 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/include/hw/arm/exynos4210.h | ||
50 | +++ b/include/hw/arm/exynos4210.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | |||
53 | /* | ||
54 | * We need one splitter for every external combiner input, plus | ||
55 | - * one for every non-zero entry in combiner_grp_to_gic_id[]. | ||
56 | + * one for every non-zero entry in combiner_grp_to_gic_id[], | ||
57 | + * minus one for every external combiner ID in second or later | ||
58 | + * places in a combinermap[] line. | ||
59 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
60 | */ | ||
61 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | ||
62 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | ||
63 | |||
64 | typedef struct Exynos4210Irq { | ||
65 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
66 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/exynos4210.c | ||
69 | +++ b/hw/arm/exynos4210.c | ||
70 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
71 | #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
72 | ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
73 | |||
74 | +/* | ||
75 | + * Some interrupt lines go to multiple combiner inputs. | ||
76 | + * This data structure defines those: each array element is | ||
77 | + * a list of combiner inputs which are connected together; | ||
78 | + * the one with the smallest interrupt ID value must be first. | ||
79 | + * As with combiner_grp_to_gic_id[], we rely on (0, 0) not being | ||
80 | + * wired to anything so we can use 0 as a terminator. | ||
81 | + */ | ||
82 | +#define IRQNO(G, B) EXYNOS4210_COMBINER_GET_IRQ_NUM(G, B) | ||
83 | +#define IRQNONE 0 | ||
84 | + | ||
85 | +#define COMBINERMAP_SIZE 16 | ||
86 | + | ||
87 | +static const int combinermap[COMBINERMAP_SIZE][6] = { | ||
88 | + /* MDNIE_LCD1 */ | ||
89 | + { IRQNO(0, 4), IRQNO(1, 0), IRQNONE }, | ||
90 | + { IRQNO(0, 5), IRQNO(1, 1), IRQNONE }, | ||
91 | + { IRQNO(0, 6), IRQNO(1, 2), IRQNONE }, | ||
92 | + { IRQNO(0, 7), IRQNO(1, 3), IRQNONE }, | ||
93 | + /* TMU */ | ||
94 | + { IRQNO(2, 4), IRQNO(3, 4), IRQNONE }, | ||
95 | + { IRQNO(2, 5), IRQNO(3, 5), IRQNONE }, | ||
96 | + { IRQNO(2, 6), IRQNO(3, 6), IRQNONE }, | ||
97 | + { IRQNO(2, 7), IRQNO(3, 7), IRQNONE }, | ||
98 | + /* LCD1 */ | ||
99 | + { IRQNO(11, 4), IRQNO(12, 0), IRQNONE }, | ||
100 | + { IRQNO(11, 5), IRQNO(12, 1), IRQNONE }, | ||
101 | + { IRQNO(11, 6), IRQNO(12, 2), IRQNONE }, | ||
102 | + { IRQNO(11, 7), IRQNO(12, 3), IRQNONE }, | ||
103 | + /* Multi-core timer */ | ||
104 | + { IRQNO(1, 4), IRQNO(12, 4), IRQNO(35, 4), IRQNO(51, 4), IRQNO(53, 4), IRQNONE }, | ||
105 | + { IRQNO(1, 5), IRQNO(12, 5), IRQNO(35, 5), IRQNO(51, 5), IRQNO(53, 5), IRQNONE }, | ||
106 | + { IRQNO(1, 6), IRQNO(12, 6), IRQNO(35, 6), IRQNO(51, 6), IRQNO(53, 6), IRQNONE }, | ||
107 | + { IRQNO(1, 7), IRQNO(12, 7), IRQNO(35, 7), IRQNO(51, 7), IRQNO(53, 7), IRQNONE }, | ||
108 | +}; | ||
109 | + | ||
110 | +#undef IRQNO | ||
111 | + | ||
112 | +static const int *combinermap_entry(int irq) | ||
113 | +{ | ||
114 | + /* | ||
115 | + * If the interrupt number passed in is the first entry in some | ||
116 | + * line of the combinermap, return a pointer to that line; | ||
117 | + * otherwise return NULL. | ||
118 | + */ | ||
119 | + int i; | ||
120 | + for (i = 0; i < COMBINERMAP_SIZE; i++) { | ||
121 | + if (combinermap[i][0] == irq) { | ||
122 | + return combinermap[i]; | ||
123 | + } | ||
124 | + } | ||
125 | + return NULL; | ||
126 | +} | ||
127 | + | ||
128 | +static int mapline_size(const int *mapline) | ||
129 | +{ | ||
130 | + /* Return number of entries in this mapline in total */ | ||
131 | + int i = 0; | ||
132 | + | ||
133 | + if (!mapline) { | ||
134 | + /* Not in the map? IRQ goes to exactly one combiner input */ | ||
135 | + return 1; | ||
136 | + } | ||
137 | + while (*mapline != IRQNONE) { | ||
138 | + mapline++; | ||
139 | + i++; | ||
140 | + } | ||
141 | + return i; | ||
142 | +} | ||
143 | + | ||
144 | /* | ||
145 | * Initialize board IRQs. | ||
146 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
147 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
148 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
149 | int splitcount = 0; | ||
150 | DeviceState *splitter; | ||
151 | + const int *mapline; | ||
152 | + int numlines, splitin, in; | ||
153 | |||
154 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
155 | irq_id = 0; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
157 | irq_id = EXT_GIC_ID_MCT_G1; | ||
158 | } | ||
159 | |||
160 | + if (s->irq_table[n]) { | ||
161 | + /* | ||
162 | + * This must be some non-first entry in a combinermap line, | ||
163 | + * and we've already filled it in. | ||
164 | + */ | ||
165 | + continue; | ||
166 | + } | ||
167 | + mapline = combinermap_entry(n); | ||
168 | + /* | ||
169 | + * We need to connect the IRQ to multiple inputs on both combiners | ||
170 | + * and possibly also to the external GIC. | ||
171 | + */ | ||
172 | + numlines = 2 * mapline_size(mapline); | ||
173 | + if (irq_id) { | ||
174 | + numlines++; | ||
175 | + } | ||
176 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
177 | splitter = DEVICE(&s->splitter[splitcount]); | ||
178 | - qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); | ||
179 | + qdev_prop_set_uint16(splitter, "num-lines", numlines); | ||
180 | qdev_realize(splitter, NULL, &error_abort); | ||
181 | splitcount++; | ||
182 | - s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
183 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
184 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
185 | + | ||
186 | + in = n; | ||
187 | + splitin = 0; | ||
188 | + for (;;) { | ||
189 | + s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
190 | + qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
191 | + qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
192 | + splitin += 2; | ||
193 | + if (!mapline) { | ||
194 | + break; | ||
195 | + } | ||
196 | + mapline++; | ||
197 | + in = *mapline; | ||
198 | + if (in == IRQNONE) { | ||
199 | + break; | ||
200 | + } | ||
201 | + } | ||
202 | if (irq_id) { | ||
203 | - qdev_connect_gpio_out(splitter, 2, | ||
204 | + qdev_connect_gpio_out(splitter, splitin, | ||
205 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
206 | } | ||
207 | } | ||
208 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
209 | irq_id = combiner_grp_to_gic_id[grp - | ||
210 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
211 | |||
212 | + if (s->irq_table[n]) { | ||
213 | + /* | ||
214 | + * This must be some non-first entry in a combinermap line, | ||
215 | + * and we've already filled it in. | ||
216 | + */ | ||
217 | + continue; | ||
218 | + } | ||
219 | + | ||
220 | if (irq_id) { | ||
221 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
222 | splitter = DEVICE(&s->splitter[splitcount]); | ||
223 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
224 | DeviceState *dev, int ext) | ||
225 | { | ||
226 | int n; | ||
227 | - int bit; | ||
228 | int max; | ||
229 | qemu_irq *irq; | ||
230 | |||
231 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
232 | EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
233 | irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
234 | |||
235 | - /* | ||
236 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
237 | - * so let split them. | ||
238 | - */ | ||
239 | for (n = 0; n < max; n++) { | ||
240 | - | ||
241 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
242 | - | ||
243 | - switch (n) { | ||
244 | - /* MDNIE_LCD1 INTG1 */ | ||
245 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
246 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
247 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
248 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
249 | - continue; | ||
250 | - | ||
251 | - /* TMU INTG3 */ | ||
252 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
253 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
254 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
255 | - continue; | ||
256 | - | ||
257 | - /* LCD1 INTG12 */ | ||
258 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
259 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
260 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
261 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
262 | - continue; | ||
263 | - | ||
264 | - /* Multi-Core Timer INTG12 */ | ||
265 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
266 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
267 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
268 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
269 | - continue; | ||
270 | - | ||
271 | - /* Multi-Core Timer INTG35 */ | ||
272 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
273 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
274 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
275 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
276 | - continue; | ||
277 | - | ||
278 | - /* Multi-Core Timer INTG51 */ | ||
279 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
280 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
281 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
282 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
283 | - continue; | ||
284 | - | ||
285 | - /* Multi-Core Timer INTG53 */ | ||
286 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
287 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
288 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
289 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
290 | - continue; | ||
291 | - } | ||
292 | - | ||
293 | irq[n] = qdev_get_gpio_in(dev, n); | ||
294 | } | ||
295 | } | ||
296 | -- | ||
297 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Describe that the gic-version influences the maximum number of CPUs. | 3 | This struct has no dependencies on TCG code and it is being used in |
4 | target/arm/ptw.c to simplify the passing around of page table walk | ||
5 | results. Those routines can be reached by KVM code via the gdbstub | ||
6 | breakpoint code, so take the structure out of CONFIG_TCG to make it | ||
7 | visible when building with --disable-tcg. | ||
4 | 8 | ||
5 | Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> | 9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
6 | Message-id: 20220413231456.35811-1-heinrich.schuchardt@canonical.com | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | [PMM: minor punctuation tweaks] | 11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | docs/system/arm/virt.rst | 4 ++-- | 15 | include/exec/cpu-defs.h | 6 ++++++ |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 16 | 1 file changed, 6 insertions(+) |
13 | 17 | ||
14 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 18 | diff --git a/include/exec/cpu-defs.h b/include/exec/cpu-defs.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/docs/system/arm/virt.rst | 20 | --- a/include/exec/cpu-defs.h |
17 | +++ b/docs/system/arm/virt.rst | 21 | +++ b/include/exec/cpu-defs.h |
18 | @@ -XXX,XX +XXX,XX @@ gic-version | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUTLBEntry { |
19 | Valid values are: | 23 | |
20 | 24 | QEMU_BUILD_BUG_ON(sizeof(CPUTLBEntry) != (1 << CPU_TLB_ENTRY_BITS)); | |
21 | ``2`` | 25 | |
22 | - GICv2 | 26 | + |
23 | + GICv2. Note that this limits the number of CPUs to 8. | 27 | +#endif /* !CONFIG_USER_ONLY && CONFIG_TCG */ |
24 | ``3`` | 28 | + |
25 | - GICv3 | 29 | +#if !defined(CONFIG_USER_ONLY) |
26 | + GICv3. This allows up to 512 CPUs. | 30 | /* |
27 | ``host`` | 31 | * The full TLB entry, which is not accessed by generated TCG code, |
28 | Use the same GIC version the host provides, when using KVM | 32 | * so the layout is not as critical as that of CPUTLBEntry. This is |
29 | ``max`` | 33 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUTLBEntryFull { |
34 | TARGET_PAGE_ENTRY_EXTRA | ||
35 | #endif | ||
36 | } CPUTLBEntryFull; | ||
37 | +#endif /* !CONFIG_USER_ONLY */ | ||
38 | |||
39 | +#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) | ||
40 | /* | ||
41 | * Data elements that are per MMU mode, minus the bits accessed by | ||
42 | * the TCG fast path. | ||
30 | -- | 43 | -- |
31 | 2.25.1 | 44 | 2.34.1 |
45 | |||
46 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Break out header file to allow embedding of the the TTC. | 3 | This test currently fails when run on a host for which the QEMU target |
4 | has no default machine set: | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 6 | ERROR| Output: qemu-system-aarch64: No machine specified, and there is |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | no default |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 8 | |
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Message-id: 20220331222017.2914409-2-edgar.iglesias@gmail.com | 10 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | include/hw/timer/cadence_ttc.h | 54 ++++++++++++++++++++++++++++++++++ | 13 | tests/avocado/version.py | 1 + |
13 | hw/timer/cadence_ttc.c | 32 ++------------------ | 14 | 1 file changed, 1 insertion(+) |
14 | 2 files changed, 56 insertions(+), 30 deletions(-) | ||
15 | create mode 100644 include/hw/timer/cadence_ttc.h | ||
16 | 15 | ||
17 | diff --git a/include/hw/timer/cadence_ttc.h b/include/hw/timer/cadence_ttc.h | 16 | diff --git a/tests/avocado/version.py b/tests/avocado/version.py |
18 | new file mode 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | index XXXXXXX..XXXXXXX | 18 | --- a/tests/avocado/version.py |
20 | --- /dev/null | 19 | +++ b/tests/avocado/version.py |
21 | +++ b/include/hw/timer/cadence_ttc.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
23 | +/* | 21 | class Version(QemuSystemTest): |
24 | + * Xilinx Zynq cadence TTC model | 22 | """ |
25 | + * | 23 | :avocado: tags=quick |
26 | + * Copyright (c) 2011 Xilinx Inc. | 24 | + :avocado: tags=machine:none |
27 | + * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com) | 25 | """ |
28 | + * Copyright (c) 2012 PetaLogix Pty Ltd. | 26 | def test_qmp_human_info_version(self): |
29 | + * Written By Haibing Ma | 27 | self.vm.add_args('-nodefaults') |
30 | + * M. Habib | ||
31 | + * | ||
32 | + * This program is free software; you can redistribute it and/or | ||
33 | + * modify it under the terms of the GNU General Public License | ||
34 | + * as published by the Free Software Foundation; either version | ||
35 | + * 2 of the License, or (at your option) any later version. | ||
36 | + * | ||
37 | + * You should have received a copy of the GNU General Public License along | ||
38 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
39 | + */ | ||
40 | +#ifndef HW_TIMER_CADENCE_TTC_H | ||
41 | +#define HW_TIMER_CADENCE_TTC_H | ||
42 | + | ||
43 | +#include "hw/sysbus.h" | ||
44 | +#include "qemu/timer.h" | ||
45 | + | ||
46 | +typedef struct { | ||
47 | + QEMUTimer *timer; | ||
48 | + int freq; | ||
49 | + | ||
50 | + uint32_t reg_clock; | ||
51 | + uint32_t reg_count; | ||
52 | + uint32_t reg_value; | ||
53 | + uint16_t reg_interval; | ||
54 | + uint16_t reg_match[3]; | ||
55 | + uint32_t reg_intr; | ||
56 | + uint32_t reg_intr_en; | ||
57 | + uint32_t reg_event_ctrl; | ||
58 | + uint32_t reg_event; | ||
59 | + | ||
60 | + uint64_t cpu_time; | ||
61 | + unsigned int cpu_time_valid; | ||
62 | + | ||
63 | + qemu_irq irq; | ||
64 | +} CadenceTimerState; | ||
65 | + | ||
66 | +#define TYPE_CADENCE_TTC "cadence_ttc" | ||
67 | +OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | ||
68 | + | ||
69 | +struct CadenceTTCState { | ||
70 | + SysBusDevice parent_obj; | ||
71 | + | ||
72 | + MemoryRegion iomem; | ||
73 | + CadenceTimerState timer[3]; | ||
74 | +}; | ||
75 | + | ||
76 | +#endif | ||
77 | diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/timer/cadence_ttc.c | ||
80 | +++ b/hw/timer/cadence_ttc.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu/timer.h" | ||
83 | #include "qom/object.h" | ||
84 | |||
85 | +#include "hw/timer/cadence_ttc.h" | ||
86 | + | ||
87 | #ifdef CADENCE_TTC_ERR_DEBUG | ||
88 | #define DB_PRINT(...) do { \ | ||
89 | fprintf(stderr, ": %s: ", __func__); \ | ||
90 | @@ -XXX,XX +XXX,XX @@ | ||
91 | #define CLOCK_CTRL_PS_EN 0x00000001 | ||
92 | #define CLOCK_CTRL_PS_V 0x0000001e | ||
93 | |||
94 | -typedef struct { | ||
95 | - QEMUTimer *timer; | ||
96 | - int freq; | ||
97 | - | ||
98 | - uint32_t reg_clock; | ||
99 | - uint32_t reg_count; | ||
100 | - uint32_t reg_value; | ||
101 | - uint16_t reg_interval; | ||
102 | - uint16_t reg_match[3]; | ||
103 | - uint32_t reg_intr; | ||
104 | - uint32_t reg_intr_en; | ||
105 | - uint32_t reg_event_ctrl; | ||
106 | - uint32_t reg_event; | ||
107 | - | ||
108 | - uint64_t cpu_time; | ||
109 | - unsigned int cpu_time_valid; | ||
110 | - | ||
111 | - qemu_irq irq; | ||
112 | -} CadenceTimerState; | ||
113 | - | ||
114 | -#define TYPE_CADENCE_TTC "cadence_ttc" | ||
115 | -OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | ||
116 | - | ||
117 | -struct CadenceTTCState { | ||
118 | - SysBusDevice parent_obj; | ||
119 | - | ||
120 | - MemoryRegion iomem; | ||
121 | - CadenceTimerState timer[3]; | ||
122 | -}; | ||
123 | - | ||
124 | static void cadence_timer_update(CadenceTimerState *s) | ||
125 | { | ||
126 | qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en)); | ||
127 | -- | 28 | -- |
128 | 2.25.1 | 29 | 2.34.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Connect the 4 TTC timers on the ZynqMP. | 3 | Since &I2C_SLAVE(dev)->qdev == dev, no need to go back and |
4 | forth with QOM type casting. Directly use 'dev'. | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 8 | Message-id: 20230220115114.25237-2-philmd@linaro.org |
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Message-id: 20220331222017.2914409-3-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | include/hw/arm/xlnx-zynqmp.h | 4 ++++ | 11 | hw/gpio/max7310.c | 5 ++--- |
13 | hw/arm/xlnx-zynqmp.c | 22 ++++++++++++++++++++++ | 12 | 1 file changed, 2 insertions(+), 3 deletions(-) |
14 | 2 files changed, 26 insertions(+) | ||
15 | 13 | ||
16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 14 | diff --git a/hw/gpio/max7310.c b/hw/gpio/max7310.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-zynqmp.h | 16 | --- a/hw/gpio/max7310.c |
19 | +++ b/include/hw/arm/xlnx-zynqmp.h | 17 | +++ b/hw/gpio/max7310.c |
20 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void max7310_gpio_set(void *opaque, int line, int level) |
21 | #include "hw/or-irq.h" | 19 | * but also accepts sequences that are not SMBus so return an I2C device. */ |
22 | #include "hw/misc/xlnx-zynqmp-apu-ctrl.h" | 20 | static void max7310_realize(DeviceState *dev, Error **errp) |
23 | #include "hw/misc/xlnx-zynqmp-crf.h" | 21 | { |
24 | +#include "hw/timer/cadence_ttc.h" | 22 | - I2CSlave *i2c = I2C_SLAVE(dev); |
25 | 23 | MAX7310State *s = MAX7310(dev); | |
26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | 24 | |
27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | 25 | - qdev_init_gpio_in(&i2c->qdev, max7310_gpio_set, 8); |
28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | 26 | - qdev_init_gpio_out(&i2c->qdev, s->handler, 8); |
29 | #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ | 27 | + qdev_init_gpio_in(dev, max7310_gpio_set, ARRAY_SIZE(s->handler)); |
30 | XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) | 28 | + qdev_init_gpio_out(dev, s->handler, ARRAY_SIZE(s->handler)); |
31 | |||
32 | +#define XLNX_ZYNQMP_NUM_TTC 4 | ||
33 | + | ||
34 | /* | ||
35 | * Unimplemented mmio regions needed to boot some images. | ||
36 | */ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
38 | qemu_or_irq qspi_irq_orgate; | ||
39 | XlnxZynqMPAPUCtrl apu_ctrl; | ||
40 | XlnxZynqMPCRF crf; | ||
41 | + CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC]; | ||
42 | |||
43 | char *boot_cpu; | ||
44 | ARMCPU *boot_cpu_ptr; | ||
45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/xlnx-zynqmp.c | ||
48 | +++ b/hw/arm/xlnx-zynqmp.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define APU_ADDR 0xfd5c0000 | ||
51 | #define APU_IRQ 153 | ||
52 | |||
53 | +#define TTC0_ADDR 0xFF110000 | ||
54 | +#define TTC0_IRQ 36 | ||
55 | + | ||
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) | ||
60 | sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
61 | } | 29 | } |
62 | 30 | ||
63 | +static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic) | 31 | static void max7310_class_init(ObjectClass *klass, void *data) |
64 | +{ | ||
65 | + SysBusDevice *sbd; | ||
66 | + int i, irq; | ||
67 | + | ||
68 | + for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) { | ||
69 | + object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i], | ||
70 | + TYPE_CADENCE_TTC); | ||
71 | + sbd = SYS_BUS_DEVICE(&s->ttc[i]); | ||
72 | + | ||
73 | + sysbus_realize(sbd, &error_fatal); | ||
74 | + sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000); | ||
75 | + for (irq = 0; irq < 3; irq++) { | ||
76 | + sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]); | ||
77 | + } | ||
78 | + } | ||
79 | +} | ||
80 | + | ||
81 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
82 | { | ||
83 | static const struct UnimpInfo { | ||
84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
85 | xlnx_zynqmp_create_efuse(s, gic_spi); | ||
86 | xlnx_zynqmp_create_apu_ctrl(s, gic_spi); | ||
87 | xlnx_zynqmp_create_crf(s, gic_spi); | ||
88 | + xlnx_zynqmp_create_ttc(s, gic_spi); | ||
89 | xlnx_zynqmp_create_unimp_mmio(s); | ||
90 | |||
91 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { | ||
92 | -- | 32 | -- |
93 | 2.25.1 | 33 | 2.34.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | From: Zongyuan Li <zongyuan.li@smartx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | 3 | pl011_create() is only used in DeviceRealize handlers, |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | not a hot-path. Inlining is not justified. |
5 | Message-id: 20220324181557.203805-2-zongyuan.li@smartx.com | 5 | |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230220115114.25237-3-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/arm/realview.c | 33 ++++++++++++++++++++++++--------- | 12 | include/hw/char/pl011.h | 19 +------------------ |
9 | 1 file changed, 24 insertions(+), 9 deletions(-) | 13 | hw/char/pl011.c | 17 +++++++++++++++++ |
14 | 2 files changed, 18 insertions(+), 18 deletions(-) | ||
10 | 15 | ||
11 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | 16 | diff --git a/include/hw/char/pl011.h b/include/hw/char/pl011.h |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/realview.c | 18 | --- a/include/hw/char/pl011.h |
14 | +++ b/hw/arm/realview.c | 19 | +++ b/include/hw/char/pl011.h |
15 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | #ifndef HW_PL011_H | ||
22 | #define HW_PL011_H | ||
23 | |||
24 | -#include "hw/qdev-properties.h" | ||
16 | #include "hw/sysbus.h" | 25 | #include "hw/sysbus.h" |
17 | #include "hw/arm/boot.h" | 26 | #include "chardev/char-fe.h" |
18 | #include "hw/arm/primecell.h" | 27 | -#include "qapi/error.h" |
19 | +#include "hw/core/split-irq.h" | 28 | #include "qom/object.h" |
20 | #include "hw/net/lan9118.h" | 29 | |
21 | #include "hw/net/smc91c111.h" | 30 | #define TYPE_PL011 "pl011" |
22 | #include "hw/pci/pci.h" | 31 | @@ -XXX,XX +XXX,XX @@ struct PL011State { |
23 | +#include "hw/qdev-core.h" | 32 | const unsigned char *id; |
24 | #include "net/net.h" | ||
25 | #include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const int realview_board_id[] = { | ||
28 | 0x76d | ||
29 | }; | 33 | }; |
30 | 34 | ||
31 | +static void split_irq_from_named(DeviceState *src, const char* outname, | 35 | -static inline DeviceState *pl011_create(hwaddr addr, |
32 | + qemu_irq out1, qemu_irq out2) { | 36 | - qemu_irq irq, |
33 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); | 37 | - Chardev *chr) |
38 | -{ | ||
39 | - DeviceState *dev; | ||
40 | - SysBusDevice *s; | ||
41 | - | ||
42 | - dev = qdev_new("pl011"); | ||
43 | - s = SYS_BUS_DEVICE(dev); | ||
44 | - qdev_prop_set_chr(dev, "chardev", chr); | ||
45 | - sysbus_realize_and_unref(s, &error_fatal); | ||
46 | - sysbus_mmio_map(s, 0, addr); | ||
47 | - sysbus_connect_irq(s, 0, irq); | ||
48 | - | ||
49 | - return dev; | ||
50 | -} | ||
51 | +DeviceState *pl011_create(hwaddr addr, qemu_irq irq, Chardev *chr); | ||
52 | |||
53 | static inline DeviceState *pl011_luminary_create(hwaddr addr, | ||
54 | qemu_irq irq, | ||
55 | diff --git a/hw/char/pl011.c b/hw/char/pl011.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/char/pl011.c | ||
58 | +++ b/hw/char/pl011.c | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | */ | ||
61 | |||
62 | #include "qemu/osdep.h" | ||
63 | +#include "qapi/error.h" | ||
64 | #include "hw/char/pl011.h" | ||
65 | #include "hw/irq.h" | ||
66 | #include "hw/sysbus.h" | ||
67 | #include "hw/qdev-clock.h" | ||
68 | +#include "hw/qdev-properties.h" | ||
69 | #include "hw/qdev-properties-system.h" | ||
70 | #include "migration/vmstate.h" | ||
71 | #include "chardev/char-fe.h" | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #include "qemu/module.h" | ||
74 | #include "trace.h" | ||
75 | |||
76 | +DeviceState *pl011_create(hwaddr addr, qemu_irq irq, Chardev *chr) | ||
77 | +{ | ||
78 | + DeviceState *dev; | ||
79 | + SysBusDevice *s; | ||
34 | + | 80 | + |
35 | + qdev_prop_set_uint32(splitter, "num-lines", 2); | 81 | + dev = qdev_new("pl011"); |
82 | + s = SYS_BUS_DEVICE(dev); | ||
83 | + qdev_prop_set_chr(dev, "chardev", chr); | ||
84 | + sysbus_realize_and_unref(s, &error_fatal); | ||
85 | + sysbus_mmio_map(s, 0, addr); | ||
86 | + sysbus_connect_irq(s, 0, irq); | ||
36 | + | 87 | + |
37 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); | 88 | + return dev; |
38 | + | ||
39 | + qdev_connect_gpio_out(splitter, 0, out1); | ||
40 | + qdev_connect_gpio_out(splitter, 1, out2); | ||
41 | + qdev_connect_gpio_out_named(src, outname, 0, | ||
42 | + qdev_get_gpio_in(splitter, 0)); | ||
43 | +} | 89 | +} |
44 | + | 90 | + |
45 | static void realview_init(MachineState *machine, | 91 | #define PL011_INT_TX 0x20 |
46 | enum realview_board_type board_type) | 92 | #define PL011_INT_RX 0x10 |
47 | { | 93 | |
48 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | ||
49 | DeviceState *dev, *sysctl, *gpio2, *pl041; | ||
50 | SysBusDevice *busdev; | ||
51 | qemu_irq pic[64]; | ||
52 | - qemu_irq mmc_irq[2]; | ||
53 | PCIBus *pci_bus = NULL; | ||
54 | NICInfo *nd; | ||
55 | DriveInfo *dinfo; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | ||
57 | * and the PL061 has them the other way about. Also the card | ||
58 | * detect line is inverted. | ||
59 | */ | ||
60 | - mmc_irq[0] = qemu_irq_split( | ||
61 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | ||
62 | - qdev_get_gpio_in(gpio2, 1)); | ||
63 | - mmc_irq[1] = qemu_irq_split( | ||
64 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | ||
65 | - qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | ||
66 | - qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]); | ||
67 | - qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]); | ||
68 | + split_irq_from_named(dev, "card-read-only", | ||
69 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | ||
70 | + qdev_get_gpio_in(gpio2, 1)); | ||
71 | + | ||
72 | + split_irq_from_named(dev, "card-inserted", | ||
73 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | ||
74 | + qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | ||
75 | + | ||
76 | dinfo = drive_get(IF_SD, 0, 0); | ||
77 | if (dinfo) { | ||
78 | DeviceState *card; | ||
79 | -- | 94 | -- |
80 | 2.25.1 | 95 | 2.34.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | From: Zongyuan Li <zongyuan.li@smartx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | 3 | pl011_luminary_create() is only used for the Stellaris board, |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | open-code it. |
5 | Message-id: 20220324181557.203805-3-zongyuan.li@smartx.com | 5 | |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230220115114.25237-4-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | hw/arm/stellaris.c | 15 +++++++++++++-- | 12 | include/hw/char/pl011.h | 17 ----------------- |
9 | 1 file changed, 13 insertions(+), 2 deletions(-) | 13 | hw/arm/stellaris.c | 11 ++++++++--- |
14 | 2 files changed, 8 insertions(+), 20 deletions(-) | ||
10 | 15 | ||
16 | diff --git a/include/hw/char/pl011.h b/include/hw/char/pl011.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/char/pl011.h | ||
19 | +++ b/include/hw/char/pl011.h | ||
20 | @@ -XXX,XX +XXX,XX @@ struct PL011State { | ||
21 | |||
22 | DeviceState *pl011_create(hwaddr addr, qemu_irq irq, Chardev *chr); | ||
23 | |||
24 | -static inline DeviceState *pl011_luminary_create(hwaddr addr, | ||
25 | - qemu_irq irq, | ||
26 | - Chardev *chr) | ||
27 | -{ | ||
28 | - DeviceState *dev; | ||
29 | - SysBusDevice *s; | ||
30 | - | ||
31 | - dev = qdev_new("pl011_luminary"); | ||
32 | - s = SYS_BUS_DEVICE(dev); | ||
33 | - qdev_prop_set_chr(dev, "chardev", chr); | ||
34 | - sysbus_realize_and_unref(s, &error_fatal); | ||
35 | - sysbus_mmio_map(s, 0, addr); | ||
36 | - sysbus_connect_irq(s, 0, irq); | ||
37 | - | ||
38 | - return dev; | ||
39 | -} | ||
40 | - | ||
41 | #endif | ||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 42 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
12 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/stellaris.c | 44 | --- a/hw/arm/stellaris.c |
14 | +++ b/hw/arm/stellaris.c | 45 | +++ b/hw/arm/stellaris.c |
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | |||
17 | #include "qemu/osdep.h" | ||
18 | #include "qapi/error.h" | ||
19 | +#include "hw/core/split-irq.h" | ||
20 | #include "hw/sysbus.h" | ||
21 | #include "hw/sd/sd.h" | ||
22 | #include "hw/ssi/ssi.h" | ||
23 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 46 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
24 | DeviceState *ssddev; | 47 | |
25 | DriveInfo *dinfo; | 48 | for (i = 0; i < 4; i++) { |
26 | DeviceState *carddev; | 49 | if (board->dc2 & (1 << i)) { |
27 | + DeviceState *gpio_d_splitter; | 50 | - pl011_luminary_create(0x4000c000 + i * 0x1000, |
28 | BlockBackend *blk; | 51 | - qdev_get_gpio_in(nvic, uart_irq[i]), |
29 | 52 | - serial_hd(i)); | |
30 | /* | 53 | + SysBusDevice *sbd; |
31 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
32 | &error_fatal); | ||
33 | |||
34 | ssddev = ssi_create_peripheral(bus, "ssd0323"); | ||
35 | - gpio_out[GPIO_D][0] = qemu_irq_split( | ||
36 | - qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), | ||
37 | + | 54 | + |
38 | + gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); | 55 | + dev = qdev_new("pl011_luminary"); |
39 | + qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); | 56 | + sbd = SYS_BUS_DEVICE(dev); |
40 | + qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); | 57 | + qdev_prop_set_chr(dev, "chardev", serial_hd(i)); |
41 | + qdev_connect_gpio_out( | 58 | + sysbus_realize_and_unref(sbd, &error_fatal); |
42 | + gpio_d_splitter, 0, | 59 | + sysbus_mmio_map(sbd, 0, 0x4000c000 + i * 0x1000); |
43 | + qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); | 60 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, uart_irq[i])); |
44 | + qdev_connect_gpio_out( | 61 | } |
45 | + gpio_d_splitter, 1, | 62 | } |
46 | qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); | 63 | if (board->dc2 & (1 << 4)) { |
47 | + gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); | ||
48 | + | ||
49 | gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); | ||
50 | |||
51 | /* Make sure the select pin is high. */ | ||
52 | -- | 64 | -- |
53 | 2.25.1 | 65 | 2.34.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This patch uses the defined fields to describe PWRON STRAPs for | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | better readability. | 4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | 6 | Message-id: 20230220115114.25237-5-philmd@linaro.org |
7 | Reviewed-by: Patrick Venture <venture@google.com> | ||
8 | Message-id: 20220411165842.3912945-3-wuhaotsh@google.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | hw/arm/npcm7xx_boards.c | 24 +++++++++++++++++++----- | 9 | include/hw/char/xilinx_uartlite.h | 6 +++++- |
13 | 1 file changed, 19 insertions(+), 5 deletions(-) | 10 | hw/char/xilinx_uartlite.c | 4 +--- |
11 | 2 files changed, 6 insertions(+), 4 deletions(-) | ||
14 | 12 | ||
15 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c | 13 | diff --git a/include/hw/char/xilinx_uartlite.h b/include/hw/char/xilinx_uartlite.h |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/npcm7xx_boards.c | 15 | --- a/include/hw/char/xilinx_uartlite.h |
18 | +++ b/hw/arm/npcm7xx_boards.c | 16 | +++ b/include/hw/char/xilinx_uartlite.h |
19 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "sysemu/sysemu.h" | 18 | #include "hw/qdev-properties.h" |
21 | #include "sysemu/block-backend.h" | 19 | #include "hw/sysbus.h" |
22 | 20 | #include "qapi/error.h" | |
23 | -#define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7 | 21 | +#include "qom/object.h" |
24 | -#define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff | ||
25 | -#define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff | ||
26 | -#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff | ||
27 | -#define MORI_BMC_POWER_ON_STRAPS 0x00001fff | ||
28 | +#define NPCM7XX_POWER_ON_STRAPS_DEFAULT ( \ | ||
29 | + NPCM7XX_PWRON_STRAP_SPI0F18 | \ | ||
30 | + NPCM7XX_PWRON_STRAP_SFAB | \ | ||
31 | + NPCM7XX_PWRON_STRAP_BSPA | \ | ||
32 | + NPCM7XX_PWRON_STRAP_FUP(FUP_NORM_UART2) | \ | ||
33 | + NPCM7XX_PWRON_STRAP_SECEN | \ | ||
34 | + NPCM7XX_PWRON_STRAP_HIZ | \ | ||
35 | + NPCM7XX_PWRON_STRAP_ECC | \ | ||
36 | + NPCM7XX_PWRON_STRAP_RESERVE1 | \ | ||
37 | + NPCM7XX_PWRON_STRAP_J2EN | \ | ||
38 | + NPCM7XX_PWRON_STRAP_CKFRQ(CKFRQ_DEFAULT)) | ||
39 | + | 22 | + |
40 | +#define NPCM750_EVB_POWER_ON_STRAPS ( \ | 23 | +#define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite" |
41 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_J2EN) | 24 | +OBJECT_DECLARE_SIMPLE_TYPE(XilinxUARTLite, XILINX_UARTLITE) |
42 | +#define QUANTA_GSJ_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT | 25 | |
43 | +#define QUANTA_GBS_POWER_ON_STRAPS ( \ | 26 | static inline DeviceState *xilinx_uartlite_create(hwaddr addr, |
44 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_SFAB) | 27 | qemu_irq irq, |
45 | +#define KUDO_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT | 28 | @@ -XXX,XX +XXX,XX @@ static inline DeviceState *xilinx_uartlite_create(hwaddr addr, |
46 | +#define MORI_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT | 29 | DeviceState *dev; |
47 | 30 | SysBusDevice *s; | |
48 | static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin"; | 31 | |
32 | - dev = qdev_new("xlnx.xps-uartlite"); | ||
33 | + dev = qdev_new(TYPE_XILINX_UARTLITE); | ||
34 | s = SYS_BUS_DEVICE(dev); | ||
35 | qdev_prop_set_chr(dev, "chardev", chr); | ||
36 | sysbus_realize_and_unref(s, &error_fatal); | ||
37 | diff --git a/hw/char/xilinx_uartlite.c b/hw/char/xilinx_uartlite.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/char/xilinx_uartlite.c | ||
40 | +++ b/hw/char/xilinx_uartlite.c | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | |||
43 | #include "qemu/osdep.h" | ||
44 | #include "qemu/log.h" | ||
45 | +#include "hw/char/xilinx_uartlite.h" | ||
46 | #include "hw/irq.h" | ||
47 | #include "hw/qdev-properties.h" | ||
48 | #include "hw/qdev-properties-system.h" | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define CONTROL_RST_RX 0x02 | ||
51 | #define CONTROL_IE 0x10 | ||
52 | |||
53 | -#define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite" | ||
54 | -OBJECT_DECLARE_SIMPLE_TYPE(XilinxUARTLite, XILINX_UARTLITE) | ||
55 | - | ||
56 | struct XilinxUARTLite { | ||
57 | SysBusDevice parent_obj; | ||
49 | 58 | ||
50 | -- | 59 | -- |
51 | 2.25.1 | 60 | 2.34.1 |
61 | |||
62 | diff view generated by jsdifflib |
1 | The function exynos4210_init_board_irqs() currently lives in | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | exynos4210_gic.c, but it isn't really part of the exynos4210.gic | ||
3 | device -- it is a function that implements (some of) the wiring up of | ||
4 | interrupts between the SoC's GIC and combiner components. This means | ||
5 | it fits better in exynos4210.c, which is the SoC-level code. Move it | ||
6 | there. Similarly, exynos4210_git_irq() is used almost only in the | ||
7 | SoC-level code, so move it too. | ||
8 | 2 | ||
3 | Open-code the single use of xilinx_uartlite_create(). | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230220115114.25237-6-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-8-peter.maydell@linaro.org | ||
12 | --- | 10 | --- |
13 | include/hw/arm/exynos4210.h | 4 - | 11 | include/hw/char/xilinx_uartlite.h | 20 -------------------- |
14 | hw/arm/exynos4210.c | 202 +++++++++++++++++++++++++++++++++++ | 12 | hw/microblaze/petalogix_s3adsp1800_mmu.c | 7 +++++-- |
15 | hw/intc/exynos4210_gic.c | 204 ------------------------------------ | 13 | 2 files changed, 5 insertions(+), 22 deletions(-) |
16 | 3 files changed, 202 insertions(+), 208 deletions(-) | ||
17 | 14 | ||
18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 15 | diff --git a/include/hw/char/xilinx_uartlite.h b/include/hw/char/xilinx_uartlite.h |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/include/hw/char/xilinx_uartlite.h |
21 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/include/hw/char/xilinx_uartlite.h |
22 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) | 19 | @@ -XXX,XX +XXX,XX @@ |
23 | void exynos4210_write_secondary(ARMCPU *cpu, | 20 | #ifndef XILINX_UARTLITE_H |
24 | const struct arm_boot_info *info); | 21 | #define XILINX_UARTLITE_H |
25 | 22 | ||
26 | -/* Initialize board IRQs. | 23 | -#include "hw/qdev-properties.h" |
27 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | 24 | -#include "hw/sysbus.h" |
28 | -void exynos4210_init_board_irqs(Exynos4210State *s); | 25 | -#include "qapi/error.h" |
26 | #include "qom/object.h" | ||
27 | |||
28 | #define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite" | ||
29 | OBJECT_DECLARE_SIMPLE_TYPE(XilinxUARTLite, XILINX_UARTLITE) | ||
30 | |||
31 | -static inline DeviceState *xilinx_uartlite_create(hwaddr addr, | ||
32 | - qemu_irq irq, | ||
33 | - Chardev *chr) | ||
34 | -{ | ||
35 | - DeviceState *dev; | ||
36 | - SysBusDevice *s; | ||
29 | - | 37 | - |
30 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | 38 | - dev = qdev_new(TYPE_XILINX_UARTLITE); |
31 | * To identify IRQ source use internal combiner group and bit number | 39 | - s = SYS_BUS_DEVICE(dev); |
32 | * grp - group number | 40 | - qdev_prop_set_chr(dev, "chardev", chr); |
33 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 41 | - sysbus_realize_and_unref(s, &error_fatal); |
34 | index XXXXXXX..XXXXXXX 100644 | 42 | - sysbus_mmio_map(s, 0, addr); |
35 | --- a/hw/arm/exynos4210.c | 43 | - sysbus_connect_irq(s, 0, irq); |
36 | +++ b/hw/arm/exynos4210.c | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | #define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 | ||
39 | #define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | ||
40 | |||
41 | +enum ExtGicId { | ||
42 | + EXT_GIC_ID_MDMA_LCD0 = 66, | ||
43 | + EXT_GIC_ID_PDMA0, | ||
44 | + EXT_GIC_ID_PDMA1, | ||
45 | + EXT_GIC_ID_TIMER0, | ||
46 | + EXT_GIC_ID_TIMER1, | ||
47 | + EXT_GIC_ID_TIMER2, | ||
48 | + EXT_GIC_ID_TIMER3, | ||
49 | + EXT_GIC_ID_TIMER4, | ||
50 | + EXT_GIC_ID_MCT_L0, | ||
51 | + EXT_GIC_ID_WDT, | ||
52 | + EXT_GIC_ID_RTC_ALARM, | ||
53 | + EXT_GIC_ID_RTC_TIC, | ||
54 | + EXT_GIC_ID_GPIO_XB, | ||
55 | + EXT_GIC_ID_GPIO_XA, | ||
56 | + EXT_GIC_ID_MCT_L1, | ||
57 | + EXT_GIC_ID_IEM_APC, | ||
58 | + EXT_GIC_ID_IEM_IEC, | ||
59 | + EXT_GIC_ID_NFC, | ||
60 | + EXT_GIC_ID_UART0, | ||
61 | + EXT_GIC_ID_UART1, | ||
62 | + EXT_GIC_ID_UART2, | ||
63 | + EXT_GIC_ID_UART3, | ||
64 | + EXT_GIC_ID_UART4, | ||
65 | + EXT_GIC_ID_MCT_G0, | ||
66 | + EXT_GIC_ID_I2C0, | ||
67 | + EXT_GIC_ID_I2C1, | ||
68 | + EXT_GIC_ID_I2C2, | ||
69 | + EXT_GIC_ID_I2C3, | ||
70 | + EXT_GIC_ID_I2C4, | ||
71 | + EXT_GIC_ID_I2C5, | ||
72 | + EXT_GIC_ID_I2C6, | ||
73 | + EXT_GIC_ID_I2C7, | ||
74 | + EXT_GIC_ID_SPI0, | ||
75 | + EXT_GIC_ID_SPI1, | ||
76 | + EXT_GIC_ID_SPI2, | ||
77 | + EXT_GIC_ID_MCT_G1, | ||
78 | + EXT_GIC_ID_USB_HOST, | ||
79 | + EXT_GIC_ID_USB_DEVICE, | ||
80 | + EXT_GIC_ID_MODEMIF, | ||
81 | + EXT_GIC_ID_HSMMC0, | ||
82 | + EXT_GIC_ID_HSMMC1, | ||
83 | + EXT_GIC_ID_HSMMC2, | ||
84 | + EXT_GIC_ID_HSMMC3, | ||
85 | + EXT_GIC_ID_SDMMC, | ||
86 | + EXT_GIC_ID_MIPI_CSI_4LANE, | ||
87 | + EXT_GIC_ID_MIPI_DSI_4LANE, | ||
88 | + EXT_GIC_ID_MIPI_CSI_2LANE, | ||
89 | + EXT_GIC_ID_MIPI_DSI_2LANE, | ||
90 | + EXT_GIC_ID_ONENAND_AUDI, | ||
91 | + EXT_GIC_ID_ROTATOR, | ||
92 | + EXT_GIC_ID_FIMC0, | ||
93 | + EXT_GIC_ID_FIMC1, | ||
94 | + EXT_GIC_ID_FIMC2, | ||
95 | + EXT_GIC_ID_FIMC3, | ||
96 | + EXT_GIC_ID_JPEG, | ||
97 | + EXT_GIC_ID_2D, | ||
98 | + EXT_GIC_ID_PCIe, | ||
99 | + EXT_GIC_ID_MIXER, | ||
100 | + EXT_GIC_ID_HDMI, | ||
101 | + EXT_GIC_ID_HDMI_I2C, | ||
102 | + EXT_GIC_ID_MFC, | ||
103 | + EXT_GIC_ID_TVENC, | ||
104 | +}; | ||
105 | + | ||
106 | +enum ExtInt { | ||
107 | + EXT_GIC_ID_EXTINT0 = 48, | ||
108 | + EXT_GIC_ID_EXTINT1, | ||
109 | + EXT_GIC_ID_EXTINT2, | ||
110 | + EXT_GIC_ID_EXTINT3, | ||
111 | + EXT_GIC_ID_EXTINT4, | ||
112 | + EXT_GIC_ID_EXTINT5, | ||
113 | + EXT_GIC_ID_EXTINT6, | ||
114 | + EXT_GIC_ID_EXTINT7, | ||
115 | + EXT_GIC_ID_EXTINT8, | ||
116 | + EXT_GIC_ID_EXTINT9, | ||
117 | + EXT_GIC_ID_EXTINT10, | ||
118 | + EXT_GIC_ID_EXTINT11, | ||
119 | + EXT_GIC_ID_EXTINT12, | ||
120 | + EXT_GIC_ID_EXTINT13, | ||
121 | + EXT_GIC_ID_EXTINT14, | ||
122 | + EXT_GIC_ID_EXTINT15 | ||
123 | +}; | ||
124 | + | ||
125 | +/* | ||
126 | + * External GIC sources which are not from External Interrupt Combiner or | ||
127 | + * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
128 | + * which is INTG16 in Internal Interrupt Combiner. | ||
129 | + */ | ||
130 | + | ||
131 | +static const uint32_t | ||
132 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
133 | + /* int combiner groups 16-19 */ | ||
134 | + { }, { }, { }, { }, | ||
135 | + /* int combiner group 20 */ | ||
136 | + { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
137 | + /* int combiner group 21 */ | ||
138 | + { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
139 | + /* int combiner group 22 */ | ||
140 | + { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
141 | + EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
142 | + /* int combiner group 23 */ | ||
143 | + { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
144 | + /* int combiner group 24 */ | ||
145 | + { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
146 | + /* int combiner group 25 */ | ||
147 | + { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
148 | + /* int combiner group 26 */ | ||
149 | + { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
150 | + EXT_GIC_ID_UART4 }, | ||
151 | + /* int combiner group 27 */ | ||
152 | + { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
153 | + EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
154 | + EXT_GIC_ID_I2C7 }, | ||
155 | + /* int combiner group 28 */ | ||
156 | + { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
157 | + /* int combiner group 29 */ | ||
158 | + { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
159 | + EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
160 | + /* int combiner group 30 */ | ||
161 | + { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
162 | + /* int combiner group 31 */ | ||
163 | + { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
164 | + /* int combiner group 32 */ | ||
165 | + { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
166 | + /* int combiner group 33 */ | ||
167 | + { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
168 | + /* int combiner group 34 */ | ||
169 | + { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
170 | + /* int combiner group 35 */ | ||
171 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
172 | + /* int combiner group 36 */ | ||
173 | + { EXT_GIC_ID_MIXER }, | ||
174 | + /* int combiner group 37 */ | ||
175 | + { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
176 | + EXT_GIC_ID_EXTINT7 }, | ||
177 | + /* groups 38-50 */ | ||
178 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
179 | + /* int combiner group 51 */ | ||
180 | + { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
181 | + /* group 52 */ | ||
182 | + { }, | ||
183 | + /* int combiner group 53 */ | ||
184 | + { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
185 | + /* groups 54-63 */ | ||
186 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
187 | +}; | ||
188 | + | ||
189 | +/* | ||
190 | + * Initialize board IRQs. | ||
191 | + * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
192 | + */ | ||
193 | +static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
194 | +{ | ||
195 | + uint32_t grp, bit, irq_id, n; | ||
196 | + Exynos4210Irq *is = &s->irqs; | ||
197 | + | ||
198 | + for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
199 | + irq_id = 0; | ||
200 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
201 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
202 | + /* MCT_G0 is passed to External GIC */ | ||
203 | + irq_id = EXT_GIC_ID_MCT_G0; | ||
204 | + } | ||
205 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
206 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
207 | + /* MCT_G1 is passed to External and GIC */ | ||
208 | + irq_id = EXT_GIC_ID_MCT_G1; | ||
209 | + } | ||
210 | + if (irq_id) { | ||
211 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
212 | + is->ext_gic_irq[irq_id - 32]); | ||
213 | + } else { | ||
214 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
215 | + is->ext_combiner_irq[n]); | ||
216 | + } | ||
217 | + } | ||
218 | + for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
219 | + /* these IDs are passed to Internal Combiner and External GIC */ | ||
220 | + grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
221 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
222 | + irq_id = combiner_grp_to_gic_id[grp - | ||
223 | + EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
224 | + | ||
225 | + if (irq_id) { | ||
226 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
227 | + is->ext_gic_irq[irq_id - 32]); | ||
228 | + } | ||
229 | + } | ||
230 | +} | ||
231 | + | ||
232 | +/* | ||
233 | + * Get IRQ number from exynos4210 IRQ subsystem stub. | ||
234 | + * To identify IRQ source use internal combiner group and bit number | ||
235 | + * grp - group number | ||
236 | + * bit - bit number inside group | ||
237 | + */ | ||
238 | +uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
239 | +{ | ||
240 | + return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
241 | +} | ||
242 | + | ||
243 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | ||
244 | 0x09, 0x00, 0x00, 0x00 }; | ||
245 | |||
246 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
247 | index XXXXXXX..XXXXXXX 100644 | ||
248 | --- a/hw/intc/exynos4210_gic.c | ||
249 | +++ b/hw/intc/exynos4210_gic.c | ||
250 | @@ -XXX,XX +XXX,XX @@ | ||
251 | #include "hw/arm/exynos4210.h" | ||
252 | #include "qom/object.h" | ||
253 | |||
254 | -enum ExtGicId { | ||
255 | - EXT_GIC_ID_MDMA_LCD0 = 66, | ||
256 | - EXT_GIC_ID_PDMA0, | ||
257 | - EXT_GIC_ID_PDMA1, | ||
258 | - EXT_GIC_ID_TIMER0, | ||
259 | - EXT_GIC_ID_TIMER1, | ||
260 | - EXT_GIC_ID_TIMER2, | ||
261 | - EXT_GIC_ID_TIMER3, | ||
262 | - EXT_GIC_ID_TIMER4, | ||
263 | - EXT_GIC_ID_MCT_L0, | ||
264 | - EXT_GIC_ID_WDT, | ||
265 | - EXT_GIC_ID_RTC_ALARM, | ||
266 | - EXT_GIC_ID_RTC_TIC, | ||
267 | - EXT_GIC_ID_GPIO_XB, | ||
268 | - EXT_GIC_ID_GPIO_XA, | ||
269 | - EXT_GIC_ID_MCT_L1, | ||
270 | - EXT_GIC_ID_IEM_APC, | ||
271 | - EXT_GIC_ID_IEM_IEC, | ||
272 | - EXT_GIC_ID_NFC, | ||
273 | - EXT_GIC_ID_UART0, | ||
274 | - EXT_GIC_ID_UART1, | ||
275 | - EXT_GIC_ID_UART2, | ||
276 | - EXT_GIC_ID_UART3, | ||
277 | - EXT_GIC_ID_UART4, | ||
278 | - EXT_GIC_ID_MCT_G0, | ||
279 | - EXT_GIC_ID_I2C0, | ||
280 | - EXT_GIC_ID_I2C1, | ||
281 | - EXT_GIC_ID_I2C2, | ||
282 | - EXT_GIC_ID_I2C3, | ||
283 | - EXT_GIC_ID_I2C4, | ||
284 | - EXT_GIC_ID_I2C5, | ||
285 | - EXT_GIC_ID_I2C6, | ||
286 | - EXT_GIC_ID_I2C7, | ||
287 | - EXT_GIC_ID_SPI0, | ||
288 | - EXT_GIC_ID_SPI1, | ||
289 | - EXT_GIC_ID_SPI2, | ||
290 | - EXT_GIC_ID_MCT_G1, | ||
291 | - EXT_GIC_ID_USB_HOST, | ||
292 | - EXT_GIC_ID_USB_DEVICE, | ||
293 | - EXT_GIC_ID_MODEMIF, | ||
294 | - EXT_GIC_ID_HSMMC0, | ||
295 | - EXT_GIC_ID_HSMMC1, | ||
296 | - EXT_GIC_ID_HSMMC2, | ||
297 | - EXT_GIC_ID_HSMMC3, | ||
298 | - EXT_GIC_ID_SDMMC, | ||
299 | - EXT_GIC_ID_MIPI_CSI_4LANE, | ||
300 | - EXT_GIC_ID_MIPI_DSI_4LANE, | ||
301 | - EXT_GIC_ID_MIPI_CSI_2LANE, | ||
302 | - EXT_GIC_ID_MIPI_DSI_2LANE, | ||
303 | - EXT_GIC_ID_ONENAND_AUDI, | ||
304 | - EXT_GIC_ID_ROTATOR, | ||
305 | - EXT_GIC_ID_FIMC0, | ||
306 | - EXT_GIC_ID_FIMC1, | ||
307 | - EXT_GIC_ID_FIMC2, | ||
308 | - EXT_GIC_ID_FIMC3, | ||
309 | - EXT_GIC_ID_JPEG, | ||
310 | - EXT_GIC_ID_2D, | ||
311 | - EXT_GIC_ID_PCIe, | ||
312 | - EXT_GIC_ID_MIXER, | ||
313 | - EXT_GIC_ID_HDMI, | ||
314 | - EXT_GIC_ID_HDMI_I2C, | ||
315 | - EXT_GIC_ID_MFC, | ||
316 | - EXT_GIC_ID_TVENC, | ||
317 | -}; | ||
318 | - | 44 | - |
319 | -enum ExtInt { | 45 | - return dev; |
320 | - EXT_GIC_ID_EXTINT0 = 48, | ||
321 | - EXT_GIC_ID_EXTINT1, | ||
322 | - EXT_GIC_ID_EXTINT2, | ||
323 | - EXT_GIC_ID_EXTINT3, | ||
324 | - EXT_GIC_ID_EXTINT4, | ||
325 | - EXT_GIC_ID_EXTINT5, | ||
326 | - EXT_GIC_ID_EXTINT6, | ||
327 | - EXT_GIC_ID_EXTINT7, | ||
328 | - EXT_GIC_ID_EXTINT8, | ||
329 | - EXT_GIC_ID_EXTINT9, | ||
330 | - EXT_GIC_ID_EXTINT10, | ||
331 | - EXT_GIC_ID_EXTINT11, | ||
332 | - EXT_GIC_ID_EXTINT12, | ||
333 | - EXT_GIC_ID_EXTINT13, | ||
334 | - EXT_GIC_ID_EXTINT14, | ||
335 | - EXT_GIC_ID_EXTINT15 | ||
336 | -}; | ||
337 | - | ||
338 | -/* | ||
339 | - * External GIC sources which are not from External Interrupt Combiner or | ||
340 | - * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
341 | - * which is INTG16 in Internal Interrupt Combiner. | ||
342 | - */ | ||
343 | - | ||
344 | -static const uint32_t | ||
345 | -combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
346 | - /* int combiner groups 16-19 */ | ||
347 | - { }, { }, { }, { }, | ||
348 | - /* int combiner group 20 */ | ||
349 | - { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
350 | - /* int combiner group 21 */ | ||
351 | - { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
352 | - /* int combiner group 22 */ | ||
353 | - { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
354 | - EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
355 | - /* int combiner group 23 */ | ||
356 | - { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
357 | - /* int combiner group 24 */ | ||
358 | - { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
359 | - /* int combiner group 25 */ | ||
360 | - { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
361 | - /* int combiner group 26 */ | ||
362 | - { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
363 | - EXT_GIC_ID_UART4 }, | ||
364 | - /* int combiner group 27 */ | ||
365 | - { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
366 | - EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
367 | - EXT_GIC_ID_I2C7 }, | ||
368 | - /* int combiner group 28 */ | ||
369 | - { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
370 | - /* int combiner group 29 */ | ||
371 | - { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
372 | - EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
373 | - /* int combiner group 30 */ | ||
374 | - { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
375 | - /* int combiner group 31 */ | ||
376 | - { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
377 | - /* int combiner group 32 */ | ||
378 | - { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
379 | - /* int combiner group 33 */ | ||
380 | - { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
381 | - /* int combiner group 34 */ | ||
382 | - { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
383 | - /* int combiner group 35 */ | ||
384 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
385 | - /* int combiner group 36 */ | ||
386 | - { EXT_GIC_ID_MIXER }, | ||
387 | - /* int combiner group 37 */ | ||
388 | - { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
389 | - EXT_GIC_ID_EXTINT7 }, | ||
390 | - /* groups 38-50 */ | ||
391 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
392 | - /* int combiner group 51 */ | ||
393 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
394 | - /* group 52 */ | ||
395 | - { }, | ||
396 | - /* int combiner group 53 */ | ||
397 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
398 | - /* groups 54-63 */ | ||
399 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
400 | -}; | ||
401 | - | ||
402 | #define EXYNOS4210_GIC_NIRQ 160 | ||
403 | |||
404 | #define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000 | ||
405 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
406 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
407 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
408 | |||
409 | -/* | ||
410 | - * Initialize board IRQs. | ||
411 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
412 | - */ | ||
413 | -void exynos4210_init_board_irqs(Exynos4210State *s) | ||
414 | -{ | ||
415 | - uint32_t grp, bit, irq_id, n; | ||
416 | - Exynos4210Irq *is = &s->irqs; | ||
417 | - | ||
418 | - for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
419 | - irq_id = 0; | ||
420 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
421 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
422 | - /* MCT_G0 is passed to External GIC */ | ||
423 | - irq_id = EXT_GIC_ID_MCT_G0; | ||
424 | - } | ||
425 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
426 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
427 | - /* MCT_G1 is passed to External and GIC */ | ||
428 | - irq_id = EXT_GIC_ID_MCT_G1; | ||
429 | - } | ||
430 | - if (irq_id) { | ||
431 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
432 | - is->ext_gic_irq[irq_id - 32]); | ||
433 | - } else { | ||
434 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
435 | - is->ext_combiner_irq[n]); | ||
436 | - } | ||
437 | - } | ||
438 | - for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
439 | - /* these IDs are passed to Internal Combiner and External GIC */ | ||
440 | - grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
441 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
442 | - irq_id = combiner_grp_to_gic_id[grp - | ||
443 | - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
444 | - | ||
445 | - if (irq_id) { | ||
446 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
447 | - is->ext_gic_irq[irq_id - 32]); | ||
448 | - } | ||
449 | - } | ||
450 | -} | 46 | -} |
451 | - | 47 | - |
452 | -/* | 48 | #endif |
453 | - * Get IRQ number from exynos4210 IRQ subsystem stub. | 49 | diff --git a/hw/microblaze/petalogix_s3adsp1800_mmu.c b/hw/microblaze/petalogix_s3adsp1800_mmu.c |
454 | - * To identify IRQ source use internal combiner group and bit number | 50 | index XXXXXXX..XXXXXXX 100644 |
455 | - * grp - group number | 51 | --- a/hw/microblaze/petalogix_s3adsp1800_mmu.c |
456 | - * bit - bit number inside group | 52 | +++ b/hw/microblaze/petalogix_s3adsp1800_mmu.c |
457 | - */ | 53 | @@ -XXX,XX +XXX,XX @@ petalogix_s3adsp1800_init(MachineState *machine) |
458 | -uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | 54 | irq[i] = qdev_get_gpio_in(dev, i); |
459 | -{ | 55 | } |
460 | - return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | 56 | |
461 | -} | 57 | - xilinx_uartlite_create(UARTLITE_BASEADDR, irq[UARTLITE_IRQ], |
462 | - | 58 | - serial_hd(0)); |
463 | -/********* GIC part *********/ | 59 | + dev = qdev_new(TYPE_XILINX_UARTLITE); |
464 | - | 60 | + qdev_prop_set_chr(dev, "chardev", serial_hd(0)); |
465 | #define TYPE_EXYNOS4210_GIC "exynos4210.gic" | 61 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
466 | OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | 62 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, UARTLITE_BASEADDR); |
467 | 63 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[UARTLITE_IRQ]); | |
64 | |||
65 | /* 2 timers at irq 2 @ 62 Mhz. */ | ||
66 | dev = qdev_new("xlnx.xps-timer"); | ||
468 | -- | 67 | -- |
469 | 2.25.1 | 68 | 2.34.1 |
69 | |||
70 | diff view generated by jsdifflib |
1 | The exynos4210 SoC mostly creates its child devices as if it were | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | board code. This includes the a9mpcore object. Switch that to a | ||
3 | new-style "embedded in the state struct" creation, because in the | ||
4 | next commit we're going to want to refer to the object again further | ||
5 | down in the exynos4210_realize() function. | ||
6 | 2 | ||
3 | cmsdk_apb_uart_create() is only used twice in the same | ||
4 | file. Open-code it. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230220115114.25237-7-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220404154658.565020-4-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | include/hw/arm/exynos4210.h | 2 ++ | 11 | include/hw/char/cmsdk-apb-uart.h | 34 -------------------------- |
12 | hw/arm/exynos4210.c | 11 ++++++----- | 12 | hw/arm/mps2.c | 41 +++++++++++++++++++++----------- |
13 | 2 files changed, 8 insertions(+), 5 deletions(-) | 13 | 2 files changed, 27 insertions(+), 48 deletions(-) |
14 | 14 | ||
15 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 15 | diff --git a/include/hw/char/cmsdk-apb-uart.h b/include/hw/char/cmsdk-apb-uart.h |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/include/hw/char/cmsdk-apb-uart.h |
18 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/include/hw/char/cmsdk-apb-uart.h |
19 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | 20 | #ifndef CMSDK_APB_UART_H | |
21 | #include "hw/or-irq.h" | 21 | #define CMSDK_APB_UART_H |
22 | |||
23 | -#include "hw/qdev-properties.h" | ||
22 | #include "hw/sysbus.h" | 24 | #include "hw/sysbus.h" |
23 | +#include "hw/cpu/a9mpcore.h" | 25 | #include "chardev/char-fe.h" |
24 | #include "target/arm/cpu-qom.h" | 26 | -#include "qapi/error.h" |
25 | #include "qom/object.h" | 27 | #include "qom/object.h" |
26 | 28 | ||
27 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 29 | #define TYPE_CMSDK_APB_UART "cmsdk-apb-uart" |
28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | 30 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBUART { |
29 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | 31 | uint8_t rxbuf; |
30 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
31 | + A9MPPrivState a9mpcore; | ||
32 | }; | 32 | }; |
33 | 33 | ||
34 | #define TYPE_EXYNOS4210_SOC "exynos4210" | 34 | -/** |
35 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 35 | - * cmsdk_apb_uart_create - convenience function to create TYPE_CMSDK_APB_UART |
36 | - * @addr: location in system memory to map registers | ||
37 | - * @chr: Chardev backend to connect UART to, or NULL if no backend | ||
38 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) | ||
39 | - */ | ||
40 | -static inline DeviceState *cmsdk_apb_uart_create(hwaddr addr, | ||
41 | - qemu_irq txint, | ||
42 | - qemu_irq rxint, | ||
43 | - qemu_irq txovrint, | ||
44 | - qemu_irq rxovrint, | ||
45 | - qemu_irq uartint, | ||
46 | - Chardev *chr, | ||
47 | - uint32_t pclk_frq) | ||
48 | -{ | ||
49 | - DeviceState *dev; | ||
50 | - SysBusDevice *s; | ||
51 | - | ||
52 | - dev = qdev_new(TYPE_CMSDK_APB_UART); | ||
53 | - s = SYS_BUS_DEVICE(dev); | ||
54 | - qdev_prop_set_chr(dev, "chardev", chr); | ||
55 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | ||
56 | - sysbus_realize_and_unref(s, &error_fatal); | ||
57 | - sysbus_mmio_map(s, 0, addr); | ||
58 | - sysbus_connect_irq(s, 0, txint); | ||
59 | - sysbus_connect_irq(s, 1, rxint); | ||
60 | - sysbus_connect_irq(s, 2, txovrint); | ||
61 | - sysbus_connect_irq(s, 3, rxovrint); | ||
62 | - sysbus_connect_irq(s, 4, uartint); | ||
63 | - return dev; | ||
64 | -} | ||
65 | - | ||
66 | #endif | ||
67 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | 68 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/arm/exynos4210.c | 69 | --- a/hw/arm/mps2.c |
38 | +++ b/hw/arm/exynos4210.c | 70 | +++ b/hw/arm/mps2.c |
39 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 71 | @@ -XXX,XX +XXX,XX @@ |
72 | #include "hw/boards.h" | ||
73 | #include "exec/address-spaces.h" | ||
74 | #include "sysemu/sysemu.h" | ||
75 | +#include "hw/qdev-properties.h" | ||
76 | #include "hw/misc/unimp.h" | ||
77 | #include "hw/char/cmsdk-apb-uart.h" | ||
78 | #include "hw/timer/cmsdk-apb-timer.h" | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
80 | qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12)); | ||
81 | |||
82 | for (i = 0; i < 5; i++) { | ||
83 | + DeviceState *dev; | ||
84 | + SysBusDevice *s; | ||
85 | + | ||
86 | static const hwaddr uartbase[] = {0x40004000, 0x40005000, | ||
87 | 0x40006000, 0x40007000, | ||
88 | 0x40009000}; | ||
89 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
90 | rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1); | ||
91 | } | ||
92 | |||
93 | - cmsdk_apb_uart_create(uartbase[i], | ||
94 | - qdev_get_gpio_in(armv7m, uartirq[i] + 1), | ||
95 | - qdev_get_gpio_in(armv7m, uartirq[i]), | ||
96 | - txovrint, rxovrint, | ||
97 | - NULL, | ||
98 | - serial_hd(i), SYSCLK_FRQ); | ||
99 | + dev = qdev_new(TYPE_CMSDK_APB_UART); | ||
100 | + s = SYS_BUS_DEVICE(dev); | ||
101 | + qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
102 | + qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ); | ||
103 | + sysbus_realize_and_unref(s, &error_fatal); | ||
104 | + sysbus_mmio_map(s, 0, uartbase[i]); | ||
105 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(armv7m, uartirq[i] + 1)); | ||
106 | + sysbus_connect_irq(s, 1, qdev_get_gpio_in(armv7m, uartirq[i])); | ||
107 | + sysbus_connect_irq(s, 2, txovrint); | ||
108 | + sysbus_connect_irq(s, 3, rxovrint); | ||
109 | } | ||
110 | break; | ||
40 | } | 111 | } |
41 | 112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | |
42 | /* Private memory region and Internal GIC */ | 113 | 0x4002c000, 0x4002d000, |
43 | - dev = qdev_new(TYPE_A9MPCORE_PRIV); | 114 | 0x4002e000}; |
44 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | 115 | Object *txrx_orgate; |
45 | - busdev = SYS_BUS_DEVICE(dev); | 116 | - DeviceState *txrx_orgate_dev; |
46 | - sysbus_realize_and_unref(busdev, &error_fatal); | 117 | + DeviceState *txrx_orgate_dev, *dev; |
47 | + qdev_prop_set_uint32(DEVICE(&s->a9mpcore), "num-cpu", EXYNOS4210_NCPUS); | 118 | + SysBusDevice *s; |
48 | + busdev = SYS_BUS_DEVICE(&s->a9mpcore); | 119 | |
49 | + sysbus_realize(busdev, &error_fatal); | 120 | txrx_orgate = object_new(TYPE_OR_IRQ); |
50 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | 121 | object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal); |
51 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | 122 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) |
52 | sysbus_connect_irq(busdev, n, | 123 | txrx_orgate_dev = DEVICE(txrx_orgate); |
53 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | 124 | qdev_connect_gpio_out(txrx_orgate_dev, 0, |
125 | qdev_get_gpio_in(armv7m, uart_txrx_irqno[i])); | ||
126 | - cmsdk_apb_uart_create(uartbase[i], | ||
127 | - qdev_get_gpio_in(txrx_orgate_dev, 0), | ||
128 | - qdev_get_gpio_in(txrx_orgate_dev, 1), | ||
129 | - qdev_get_gpio_in(orgate_dev, i * 2), | ||
130 | - qdev_get_gpio_in(orgate_dev, i * 2 + 1), | ||
131 | - NULL, | ||
132 | - serial_hd(i), SYSCLK_FRQ); | ||
133 | + | ||
134 | + dev = qdev_new(TYPE_CMSDK_APB_UART); | ||
135 | + s = SYS_BUS_DEVICE(dev); | ||
136 | + qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
137 | + qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ); | ||
138 | + sysbus_realize_and_unref(s, &error_fatal); | ||
139 | + sysbus_mmio_map(s, 0, uartbase[i]); | ||
140 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(txrx_orgate_dev, 0)); | ||
141 | + sysbus_connect_irq(s, 1, qdev_get_gpio_in(txrx_orgate_dev, 1)); | ||
142 | + sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | ||
143 | + sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | ||
144 | } | ||
145 | break; | ||
54 | } | 146 | } |
55 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
56 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
57 | + s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
58 | } | ||
59 | |||
60 | /* Cache controller */ | ||
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
62 | g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
63 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
64 | } | ||
65 | + | ||
66 | + object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
67 | } | ||
68 | |||
69 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
70 | -- | 147 | -- |
71 | 2.25.1 | 148 | 2.34.1 |
149 | |||
150 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add the Cortex-R5Fs of the Versal RPU (Real-time Processing Unit) | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | subsystem. | 4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | 5 | Message-id: 20230220115114.25237-8-philmd@linaro.org | |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20220406174303.2022038-3-edgar.iglesias@xilinx.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | include/hw/arm/xlnx-versal.h | 10 ++++++++++ | 8 | include/hw/timer/cmsdk-apb-timer.h | 1 - |
12 | hw/arm/xlnx-versal-virt.c | 6 +++--- | 9 | 1 file changed, 1 deletion(-) |
13 | hw/arm/xlnx-versal.c | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 49 insertions(+), 3 deletions(-) | ||
15 | 10 | ||
16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 11 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-versal.h | 13 | --- a/include/hw/timer/cmsdk-apb-timer.h |
19 | +++ b/include/hw/arm/xlnx-versal.h | 14 | +++ b/include/hw/timer/cmsdk-apb-timer.h |
20 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ |
21 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | 16 | #ifndef CMSDK_APB_TIMER_H |
22 | 17 | #define CMSDK_APB_TIMER_H | |
23 | #define XLNX_VERSAL_NR_ACPUS 2 | 18 | |
24 | +#define XLNX_VERSAL_NR_RCPUS 2 | 19 | -#include "hw/qdev-properties.h" |
25 | #define XLNX_VERSAL_NR_UARTS 2 | ||
26 | #define XLNX_VERSAL_NR_GEMS 2 | ||
27 | #define XLNX_VERSAL_NR_ADMAS 8 | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
29 | VersalUsb2 usb; | ||
30 | } iou; | ||
31 | |||
32 | + /* Real-time Processing Unit. */ | ||
33 | + struct { | ||
34 | + MemoryRegion mr; | ||
35 | + MemoryRegion mr_ps_alias; | ||
36 | + | ||
37 | + CPUClusterState cluster; | ||
38 | + ARMCPU cpu[XLNX_VERSAL_NR_RCPUS]; | ||
39 | + } rpu; | ||
40 | + | ||
41 | struct { | ||
42 | qemu_or_irq irq_orgate; | ||
43 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
44 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal-virt.c | ||
47 | +++ b/hw/arm/xlnx-versal-virt.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | ||
49 | |||
50 | mc->desc = "Xilinx Versal Virtual development board"; | ||
51 | mc->init = versal_virt_init; | ||
52 | - mc->min_cpus = XLNX_VERSAL_NR_ACPUS; | ||
53 | - mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | ||
54 | - mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | ||
55 | + mc->min_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
56 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
57 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
58 | mc->no_cdrom = true; | ||
59 | mc->default_ram_id = "ddr"; | ||
60 | } | ||
61 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/xlnx-versal.c | ||
64 | +++ b/hw/arm/xlnx-versal.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/sysbus.h" | 20 | #include "hw/sysbus.h" |
67 | 21 | #include "hw/ptimer.h" | |
68 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | 22 | #include "hw/clock.h" |
69 | +#define XLNX_VERSAL_RCPU_TYPE ARM_CPU_TYPE_NAME("cortex-r5f") | ||
70 | #define GEM_REVISION 0x40070106 | ||
71 | |||
72 | #define VERSAL_NUM_PMC_APB_IRQS 3 | ||
73 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
74 | } | ||
75 | } | ||
76 | |||
77 | +static void versal_create_rpu_cpus(Versal *s) | ||
78 | +{ | ||
79 | + int i; | ||
80 | + | ||
81 | + object_initialize_child(OBJECT(s), "rpu-cluster", &s->lpd.rpu.cluster, | ||
82 | + TYPE_CPU_CLUSTER); | ||
83 | + qdev_prop_set_uint32(DEVICE(&s->lpd.rpu.cluster), "cluster-id", 1); | ||
84 | + | ||
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
86 | + Object *obj; | ||
87 | + | ||
88 | + object_initialize_child(OBJECT(&s->lpd.rpu.cluster), | ||
89 | + "rpu-cpu[*]", &s->lpd.rpu.cpu[i], | ||
90 | + XLNX_VERSAL_RCPU_TYPE); | ||
91 | + obj = OBJECT(&s->lpd.rpu.cpu[i]); | ||
92 | + object_property_set_bool(obj, "start-powered-off", true, | ||
93 | + &error_abort); | ||
94 | + | ||
95 | + object_property_set_int(obj, "mp-affinity", 0x100 | i, &error_abort); | ||
96 | + object_property_set_int(obj, "core-count", ARRAY_SIZE(s->lpd.rpu.cpu), | ||
97 | + &error_abort); | ||
98 | + object_property_set_link(obj, "memory", OBJECT(&s->lpd.rpu.mr), | ||
99 | + &error_abort); | ||
100 | + qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
101 | + } | ||
102 | + | ||
103 | + qdev_realize(DEVICE(&s->lpd.rpu.cluster), NULL, &error_fatal); | ||
104 | +} | ||
105 | + | ||
106 | static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
107 | { | ||
108 | int i; | ||
109 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
110 | |||
111 | versal_create_apu_cpus(s); | ||
112 | versal_create_apu_gic(s, pic); | ||
113 | + versal_create_rpu_cpus(s); | ||
114 | versal_create_uarts(s, pic); | ||
115 | versal_create_usbs(s, pic); | ||
116 | versal_create_gems(s, pic); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
118 | |||
119 | memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); | ||
120 | memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); | ||
121 | + memory_region_add_subregion_overlap(&s->lpd.rpu.mr, 0, | ||
122 | + &s->lpd.rpu.mr_ps_alias, 0); | ||
123 | } | ||
124 | |||
125 | static void versal_init(Object *obj) | ||
126 | @@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj) | ||
127 | Versal *s = XLNX_VERSAL(obj); | ||
128 | |||
129 | memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); | ||
130 | + memory_region_init(&s->lpd.rpu.mr, obj, "mr-rpu", UINT64_MAX); | ||
131 | memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); | ||
132 | + memory_region_init_alias(&s->lpd.rpu.mr_ps_alias, OBJECT(s), | ||
133 | + "mr-rpu-ps-alias", &s->mr_ps, 0, UINT64_MAX); | ||
134 | } | ||
135 | |||
136 | static Property versal_properties[] = { | ||
137 | -- | 23 | -- |
138 | 2.25.1 | 24 | 2.34.1 |
25 | |||
26 | diff view generated by jsdifflib |
1 | The combiner_grp_to_gic_id[] array includes the EXT_GIC_ID_MCT_G0 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | and EXT_GIC_ID_MCT_G1 multiple times. This means that we will | ||
3 | connect multiple IRQs up to the same external GIC input, which | ||
4 | is not permitted. We do the same thing in the code in | ||
5 | exynos4210_init_board_irqs() because the conditionals selecting | ||
6 | an irq_id in the first loop match multiple interrupt IDs. | ||
7 | 2 | ||
8 | Overall we do this for interrupt IDs | 3 | Avoid accessing 'parent_obj' directly. |
9 | (1, 4), (12, 4), (35, 4), (51, 4), (53, 4) for EXT_GIC_ID_MCT_G0 | ||
10 | and | ||
11 | (1, 5), (12, 5), (35, 5), (51, 5), (53, 5) for EXT_GIC_ID_MCT_G1 | ||
12 | 4 | ||
13 | These correspond to the cases for the multi-core timer that we are | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | wiring up to multiple inputs on the combiner in | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
15 | exynos4210_combiner_get_gpioin(). That code already deals with all | 7 | Message-id: 20230220115114.25237-9-philmd@linaro.org |
16 | these interrupt IDs being the same input source, so we don't need to | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | connect the external GIC interrupt for any of them except the first | 9 | --- |
18 | (1, 4) and (1, 5). Remove the array entries and conditionals which | 10 | hw/intc/armv7m_nvic.c | 6 +++--- |
19 | were incorrectly causing us to wire up extra lines. | 11 | 1 file changed, 3 insertions(+), 3 deletions(-) |
20 | 12 | ||
21 | This bug didn't cause any visible effects, because we only connect | 13 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
22 | up a device to the "primary" ID values (1, 4) and (1, 5), so the | ||
23 | extra lines would never be set to a level. | ||
24 | |||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20220404154658.565020-16-peter.maydell@linaro.org | ||
28 | --- | ||
29 | include/hw/arm/exynos4210.h | 2 +- | ||
30 | hw/arm/exynos4210.c | 12 +++++------- | ||
31 | 2 files changed, 6 insertions(+), 8 deletions(-) | ||
32 | |||
33 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/include/hw/arm/exynos4210.h | 15 | --- a/hw/intc/armv7m_nvic.c |
36 | +++ b/include/hw/arm/exynos4210.h | 16 | +++ b/hw/intc/armv7m_nvic.c |
37 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, |
38 | * one for every non-zero entry in combiner_grp_to_gic_id[]. | 18 | * which saves having to have an extra argument is_terminal |
39 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | 19 | * that we'd only use in one place. |
40 | */ | 20 | */ |
41 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) | 21 | - cpu_abort(&s->cpu->parent_obj, |
42 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | 22 | + cpu_abort(CPU(s->cpu), |
43 | 23 | "Lockup: can't take terminal derived exception " | |
44 | typedef struct Exynos4210Irq { | 24 | "(original exception priority %d)\n", |
45 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 25 | s->vectpending_prio); |
46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 26 | @@ -XXX,XX +XXX,XX @@ static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, |
47 | index XXXXXXX..XXXXXXX 100644 | 27 | * Lockup condition due to a guest bug. We don't model |
48 | --- a/hw/arm/exynos4210.c | 28 | * Lockup, so report via cpu_abort() instead. |
49 | +++ b/hw/arm/exynos4210.c | 29 | */ |
50 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 30 | - cpu_abort(&s->cpu->parent_obj, |
51 | /* int combiner group 34 */ | 31 | + cpu_abort(CPU(s->cpu), |
52 | { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | 32 | "Lockup: can't escalate %d to HardFault " |
53 | /* int combiner group 35 */ | 33 | "(current priority %d)\n", irq, running); |
54 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | 34 | } |
55 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1 }, | 35 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure) |
56 | /* int combiner group 36 */ | 36 | * We want to escalate to HardFault but the context the |
57 | { EXT_GIC_ID_MIXER }, | 37 | * FP state belongs to prevents the exception pre-empting. |
58 | /* int combiner group 37 */ | 38 | */ |
59 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 39 | - cpu_abort(&s->cpu->parent_obj, |
60 | /* groups 38-50 */ | 40 | + cpu_abort(CPU(s->cpu), |
61 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | 41 | "Lockup: can't escalate to HardFault during " |
62 | /* int combiner group 51 */ | 42 | "lazy FP register stacking\n"); |
63 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
64 | + { EXT_GIC_ID_MCT_L0 }, | ||
65 | /* group 52 */ | ||
66 | { }, | ||
67 | /* int combiner group 53 */ | ||
68 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
69 | + { EXT_GIC_ID_WDT }, | ||
70 | /* groups 54-63 */ | ||
71 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
72 | }; | ||
73 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
74 | |||
75 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
76 | irq_id = 0; | ||
77 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
78 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
79 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4)) { | ||
80 | /* MCT_G0 is passed to External GIC */ | ||
81 | irq_id = EXT_GIC_ID_MCT_G0; | ||
82 | } | ||
83 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
84 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
85 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5)) { | ||
86 | /* MCT_G1 is passed to External and GIC */ | ||
87 | irq_id = EXT_GIC_ID_MCT_G1; | ||
88 | } | 43 | } |
89 | -- | 44 | -- |
90 | 2.25.1 | 45 | 2.34.1 |
46 | |||
47 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Connect the CRL (Clock Reset LPD) to the Versal SoC. | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20220406174303.2022038-5-edgar.iglesias@xilinx.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 6 | --- |
11 | include/hw/arm/xlnx-versal.h | 4 +++ | 7 | hw/arm/musicpal.c | 4 ---- |
12 | hw/arm/xlnx-versal.c | 54 ++++++++++++++++++++++++++++++++++-- | 8 | 1 file changed, 4 deletions(-) |
13 | 2 files changed, 56 insertions(+), 2 deletions(-) | ||
14 | 9 | ||
15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 10 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c |
16 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/xlnx-versal.h | 12 | --- a/hw/arm/musicpal.c |
18 | +++ b/include/hw/arm/xlnx-versal.h | 13 | +++ b/hw/arm/musicpal.c |
19 | @@ -XXX,XX +XXX,XX @@ | 14 | @@ -XXX,XX +XXX,XX @@ struct musicpal_key_state { |
20 | #include "hw/nvram/xlnx-versal-efuse.h" | 15 | SysBusDevice parent_obj; |
21 | #include "hw/ssi/xlnx-versal-ospi.h" | 16 | /*< public >*/ |
22 | #include "hw/dma/xlnx_csu_dma.h" | 17 | |
23 | +#include "hw/misc/xlnx-versal-crl.h" | 18 | - MemoryRegion iomem; |
24 | #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" | 19 | uint32_t kbd_extended; |
25 | 20 | uint32_t pressed_keys; | |
26 | #define TYPE_XLNX_VERSAL "xlnx-versal" | 21 | qemu_irq out[8]; |
27 | @@ -XXX,XX +XXX,XX @@ struct Versal { | 22 | @@ -XXX,XX +XXX,XX @@ static void musicpal_key_init(Object *obj) |
28 | qemu_or_irq irq_orgate; | 23 | DeviceState *dev = DEVICE(sbd); |
29 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | 24 | musicpal_key_state *s = MUSICPAL_KEY(dev); |
30 | } xram; | 25 | |
31 | + | 26 | - memory_region_init(&s->iomem, obj, "dummy", 0); |
32 | + XlnxVersalCRL crl; | 27 | - sysbus_init_mmio(sbd, &s->iomem); |
33 | } lpd; | 28 | - |
34 | 29 | s->kbd_extended = 0; | |
35 | /* The Platform Management Controller subsystem. */ | 30 | s->pressed_keys = 0; |
36 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
37 | #define VERSAL_TIMER_NS_EL1_IRQ 14 | ||
38 | #define VERSAL_TIMER_NS_EL2_IRQ 10 | ||
39 | |||
40 | +#define VERSAL_CRL_IRQ 10 | ||
41 | #define VERSAL_UART0_IRQ_0 18 | ||
42 | #define VERSAL_UART1_IRQ_0 19 | ||
43 | #define VERSAL_USB0_IRQ_0 22 | ||
44 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal.c | ||
47 | +++ b/hw/arm/xlnx-versal.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_create_ospi(Versal *s, qemu_irq *pic) | ||
49 | qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]); | ||
50 | } | ||
51 | |||
52 | +static void versal_create_crl(Versal *s, qemu_irq *pic) | ||
53 | +{ | ||
54 | + SysBusDevice *sbd; | ||
55 | + int i; | ||
56 | + | ||
57 | + object_initialize_child(OBJECT(s), "crl", &s->lpd.crl, | ||
58 | + TYPE_XLNX_VERSAL_CRL); | ||
59 | + sbd = SYS_BUS_DEVICE(&s->lpd.crl); | ||
60 | + | ||
61 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
62 | + g_autofree gchar *name = g_strdup_printf("cpu_r5[%d]", i); | ||
63 | + | ||
64 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
65 | + name, OBJECT(&s->lpd.rpu.cpu[i]), | ||
66 | + &error_abort); | ||
67 | + } | ||
68 | + | ||
69 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { | ||
70 | + g_autofree gchar *name = g_strdup_printf("gem[%d]", i); | ||
71 | + | ||
72 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
73 | + name, OBJECT(&s->lpd.iou.gem[i]), | ||
74 | + &error_abort); | ||
75 | + } | ||
76 | + | ||
77 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) { | ||
78 | + g_autofree gchar *name = g_strdup_printf("adma[%d]", i); | ||
79 | + | ||
80 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
81 | + name, OBJECT(&s->lpd.iou.adma[i]), | ||
82 | + &error_abort); | ||
83 | + } | ||
84 | + | ||
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { | ||
86 | + g_autofree gchar *name = g_strdup_printf("uart[%d]", i); | ||
87 | + | ||
88 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
89 | + name, OBJECT(&s->lpd.iou.uart[i]), | ||
90 | + &error_abort); | ||
91 | + } | ||
92 | + | ||
93 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
94 | + "usb", OBJECT(&s->lpd.iou.usb), | ||
95 | + &error_abort); | ||
96 | + | ||
97 | + sysbus_realize(sbd, &error_fatal); | ||
98 | + memory_region_add_subregion(&s->mr_ps, MM_CRL, | ||
99 | + sysbus_mmio_get_region(sbd, 0)); | ||
100 | + sysbus_connect_irq(sbd, 0, pic[VERSAL_CRL_IRQ]); | ||
101 | +} | ||
102 | + | ||
103 | /* This takes the board allocated linear DDR memory and creates aliases | ||
104 | * for each split DDR range/aperture on the Versal address map. | ||
105 | */ | ||
106 | @@ -XXX,XX +XXX,XX @@ static void versal_unimp(Versal *s) | ||
107 | |||
108 | versal_unimp_area(s, "psm", &s->mr_ps, | ||
109 | MM_PSM_START, MM_PSM_END - MM_PSM_START); | ||
110 | - versal_unimp_area(s, "crl", &s->mr_ps, | ||
111 | - MM_CRL, MM_CRL_SIZE); | ||
112 | versal_unimp_area(s, "crf", &s->mr_ps, | ||
113 | MM_FPD_CRF, MM_FPD_CRF_SIZE); | ||
114 | versal_unimp_area(s, "apu", &s->mr_ps, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
116 | versal_create_efuse(s, pic); | ||
117 | versal_create_pmc_iou_slcr(s, pic); | ||
118 | versal_create_ospi(s, pic); | ||
119 | + versal_create_crl(s, pic); | ||
120 | versal_map_ddr(s); | ||
121 | versal_unimp(s); | ||
122 | 31 | ||
123 | -- | 32 | -- |
124 | 2.25.1 | 33 | 2.34.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | Delete a couple of #defines which are never used. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Since commit be8d853766 ("iothread: add I/O thread object") we | ||
4 | never used IOThreadClass / IOTHREAD_CLASS() / IOTHREAD_GET_CLASS(), | ||
5 | remove these definitions. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
10 | Message-id: 20230113200138.52869-2-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220404154658.565020-12-peter.maydell@linaro.org | ||
6 | --- | 12 | --- |
7 | include/hw/arm/exynos4210.h | 4 ---- | 13 | iothread.c | 4 ---- |
8 | 1 file changed, 4 deletions(-) | 14 | 1 file changed, 4 deletions(-) |
9 | 15 | ||
10 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 16 | diff --git a/iothread.c b/iothread.c |
11 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/include/hw/arm/exynos4210.h | 18 | --- a/iothread.c |
13 | +++ b/include/hw/arm/exynos4210.h | 19 | +++ b/iothread.c |
14 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
15 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ | 21 | #include "qemu/rcu.h" |
16 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) | 22 | #include "qemu/main-loop.h" |
17 | 23 | ||
18 | -/* IRQs number for external and internal GIC */ | 24 | -typedef ObjectClass IOThreadClass; |
19 | -#define EXYNOS4210_EXT_GIC_NIRQ (160-32) | ||
20 | -#define EXYNOS4210_INT_GIC_NIRQ 64 | ||
21 | - | 25 | - |
22 | #define EXYNOS4210_I2C_NUMBER 9 | 26 | -DECLARE_CLASS_CHECKERS(IOThreadClass, IOTHREAD, |
23 | 27 | - TYPE_IOTHREAD) | |
24 | #define EXYNOS4210_NUM_DMA 3 | 28 | |
29 | #ifdef CONFIG_POSIX | ||
30 | /* Benchmark results from 2016 on NVMe SSD drives show max polling times around | ||
25 | -- | 31 | -- |
26 | 2.25.1 | 32 | 2.34.1 |
33 | |||
34 | diff view generated by jsdifflib |
1 | From: Zongyuan Li <zongyuan.li@smartx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | 3 | QOM *DECLARE* macros expect a typedef as first argument, |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | not a structure. Replace 'struct IRQState' by 'IRQState' |
5 | Message-id: 20220324181557.203805-5-zongyuan.li@smartx.com | 5 | to avoid when modifying the macros: |
6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/811 | 6 | |
7 | ../hw/core/irq.c:29:1: error: declaration of anonymous struct must be a definition | ||
8 | DECLARE_INSTANCE_CHECKER(struct IRQState, IRQ, | ||
9 | ^ | ||
10 | |||
11 | Use OBJECT_DECLARE_SIMPLE_TYPE instead of DECLARE_INSTANCE_CHECKER. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
15 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
16 | Message-id: 20230113200138.52869-3-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 18 | --- |
9 | include/hw/irq.h | 5 ----- | 19 | hw/core/irq.c | 9 ++++----- |
10 | hw/core/irq.c | 15 --------------- | 20 | 1 file changed, 4 insertions(+), 5 deletions(-) |
11 | 2 files changed, 20 deletions(-) | ||
12 | 21 | ||
13 | diff --git a/include/hw/irq.h b/include/hw/irq.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/irq.h | ||
16 | +++ b/include/hw/irq.h | ||
17 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); | ||
18 | /* Returns a new IRQ with opposite polarity. */ | ||
19 | qemu_irq qemu_irq_invert(qemu_irq irq); | ||
20 | |||
21 | -/* Returns a new IRQ which feeds into both the passed IRQs. | ||
22 | - * It's probably better to use the TYPE_SPLIT_IRQ device instead. | ||
23 | - */ | ||
24 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); | ||
25 | - | ||
26 | /* For internal use in qtest. Similar to qemu_irq_split, but operating | ||
27 | on an existing vector of qemu_irq. */ | ||
28 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n); | ||
29 | diff --git a/hw/core/irq.c b/hw/core/irq.c | 22 | diff --git a/hw/core/irq.c b/hw/core/irq.c |
30 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/hw/core/irq.c | 24 | --- a/hw/core/irq.c |
32 | +++ b/hw/core/irq.c | 25 | +++ b/hw/core/irq.c |
33 | @@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_invert(qemu_irq irq) | 26 | @@ -XXX,XX +XXX,XX @@ |
34 | return qemu_allocate_irq(qemu_notirq, irq, 0); | 27 | #include "hw/irq.h" |
28 | #include "qom/object.h" | ||
29 | |||
30 | -DECLARE_INSTANCE_CHECKER(struct IRQState, IRQ, | ||
31 | - TYPE_IRQ) | ||
32 | +OBJECT_DECLARE_SIMPLE_TYPE(IRQState, IRQ) | ||
33 | |||
34 | struct IRQState { | ||
35 | Object parent_obj; | ||
36 | @@ -XXX,XX +XXX,XX @@ qemu_irq *qemu_allocate_irqs(qemu_irq_handler handler, void *opaque, int n) | ||
37 | |||
38 | qemu_irq qemu_allocate_irq(qemu_irq_handler handler, void *opaque, int n) | ||
39 | { | ||
40 | - struct IRQState *irq; | ||
41 | + IRQState *irq; | ||
42 | |||
43 | irq = IRQ(object_new(TYPE_IRQ)); | ||
44 | irq->handler = handler; | ||
45 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq) | ||
46 | |||
47 | static void qemu_notirq(void *opaque, int line, int level) | ||
48 | { | ||
49 | - struct IRQState *irq = opaque; | ||
50 | + IRQState *irq = opaque; | ||
51 | |||
52 | irq->handler(irq->opaque, irq->n, !level); | ||
35 | } | 53 | } |
36 | 54 | @@ -XXX,XX +XXX,XX @@ void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n) | |
37 | -static void qemu_splitirq(void *opaque, int line, int level) | 55 | static const TypeInfo irq_type_info = { |
38 | -{ | 56 | .name = TYPE_IRQ, |
39 | - struct IRQState **irq = opaque; | 57 | .parent = TYPE_OBJECT, |
40 | - irq[0]->handler(irq[0]->opaque, irq[0]->n, level); | 58 | - .instance_size = sizeof(struct IRQState), |
41 | - irq[1]->handler(irq[1]->opaque, irq[1]->n, level); | 59 | + .instance_size = sizeof(IRQState), |
42 | -} | 60 | }; |
43 | - | 61 | |
44 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2) | 62 | static void irq_register_types(void) |
45 | -{ | ||
46 | - qemu_irq *s = g_new0(qemu_irq, 2); | ||
47 | - s[0] = irq1; | ||
48 | - s[1] = irq2; | ||
49 | - return qemu_allocate_irq(qemu_splitirq, s, 0); | ||
50 | -} | ||
51 | - | ||
52 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n) | ||
53 | { | ||
54 | int i; | ||
55 | -- | 63 | -- |
56 | 2.25.1 | 64 | 2.34.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create an APU CPU Cluster. This is in preparation to add the RPU. | 3 | Missed during automatic conversion from commit 8063396bf3 |
4 | ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | 7 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> |
7 | Message-id: 20220406174303.2022038-2-edgar.iglesias@xilinx.com | 8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Message-id: 20230113200138.52869-4-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | include/hw/arm/xlnx-versal.h | 2 ++ | 12 | include/hw/or-irq.h | 3 +-- |
11 | hw/arm/xlnx-versal.c | 9 ++++++++- | 13 | 1 file changed, 1 insertion(+), 2 deletions(-) |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | ||
13 | 14 | ||
14 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 15 | diff --git a/include/hw/or-irq.h b/include/hw/or-irq.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/arm/xlnx-versal.h | 17 | --- a/include/hw/or-irq.h |
17 | +++ b/include/hw/arm/xlnx-versal.h | 18 | +++ b/include/hw/or-irq.h |
18 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | 20 | ||
20 | #include "hw/sysbus.h" | 21 | typedef struct OrIRQState qemu_or_irq; |
21 | #include "hw/arm/boot.h" | 22 | |
22 | +#include "hw/cpu/cluster.h" | 23 | -DECLARE_INSTANCE_CHECKER(qemu_or_irq, OR_IRQ, |
23 | #include "hw/or-irq.h" | 24 | - TYPE_OR_IRQ) |
24 | #include "hw/sd/sdhci.h" | 25 | +OBJECT_DECLARE_SIMPLE_TYPE(OrIRQState, OR_IRQ) |
25 | #include "hw/intc/arm_gicv3.h" | 26 | |
26 | @@ -XXX,XX +XXX,XX @@ struct Versal { | 27 | struct OrIRQState { |
27 | struct { | 28 | DeviceState parent_obj; |
28 | struct { | ||
29 | MemoryRegion mr; | ||
30 | + CPUClusterState cluster; | ||
31 | ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; | ||
32 | GICv3State gic; | ||
33 | } apu; | ||
34 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/arm/xlnx-versal.c | ||
37 | +++ b/hw/arm/xlnx-versal.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
39 | { | ||
40 | int i; | ||
41 | |||
42 | + object_initialize_child(OBJECT(s), "apu-cluster", &s->fpd.apu.cluster, | ||
43 | + TYPE_CPU_CLUSTER); | ||
44 | + qdev_prop_set_uint32(DEVICE(&s->fpd.apu.cluster), "cluster-id", 0); | ||
45 | + | ||
46 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | ||
47 | Object *obj; | ||
48 | |||
49 | - object_initialize_child(OBJECT(s), "apu-cpu[*]", &s->fpd.apu.cpu[i], | ||
50 | + object_initialize_child(OBJECT(&s->fpd.apu.cluster), | ||
51 | + "apu-cpu[*]", &s->fpd.apu.cpu[i], | ||
52 | XLNX_VERSAL_ACPU_TYPE); | ||
53 | obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
54 | if (i) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
56 | &error_abort); | ||
57 | qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
58 | } | ||
59 | + | ||
60 | + qdev_realize(DEVICE(&s->fpd.apu.cluster), NULL, &error_fatal); | ||
61 | } | ||
62 | |||
63 | static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
64 | -- | 29 | -- |
65 | 2.25.1 | 30 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The only time we use the int_gic_irq[] array in the Exynos4210Irq | ||
2 | struct is in the exynos4210_realize() function: we initialize it with | ||
3 | the GPIO inputs of the a9mpcore device, and then a bit later on we | ||
4 | connect those to the outputs of the internal combiner. Now that the | ||
5 | a9mpcore object is easily accessible as s->a9mpcore we can make the | ||
6 | connection directly from one device to the other without going via | ||
7 | this array. | ||
8 | 1 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-5-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/arm/exynos4210.h | 1 - | ||
14 | hw/arm/exynos4210.c | 6 ++---- | ||
15 | 2 files changed, 2 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/exynos4210.h | ||
20 | +++ b/include/hw/arm/exynos4210.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | typedef struct Exynos4210Irq { | ||
23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
25 | - qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ]; | ||
26 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | ||
27 | qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
28 | } Exynos4210Irq; | ||
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
34 | sysbus_connect_irq(busdev, n, | ||
35 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
36 | } | ||
37 | - for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
38 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
39 | - } | ||
40 | |||
41 | /* Cache controller */ | ||
42 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
44 | busdev = SYS_BUS_DEVICE(dev); | ||
45 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
46 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
47 | - sysbus_connect_irq(busdev, n, s->irqs.int_gic_irq[n]); | ||
48 | + sysbus_connect_irq(busdev, n, | ||
49 | + qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
50 | } | ||
51 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
52 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
53 | -- | ||
54 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Fix a missing set of spaces around '-' in the definition of | ||
2 | combiner_grp_to_gic_id[]. We're about to move this code, so | ||
3 | fix the style issue first to keep checkpatch happy with the | ||
4 | code-motion patch. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220404154658.565020-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/intc/exynos4210_gic.c | 2 +- | ||
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/intc/exynos4210_gic.c | ||
16 | +++ b/hw/intc/exynos4210_gic.c | ||
17 | @@ -XXX,XX +XXX,XX @@ enum ExtInt { | ||
18 | */ | ||
19 | |||
20 | static const uint32_t | ||
21 | -combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
22 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
23 | /* int combiner groups 16-19 */ | ||
24 | { }, { }, { }, { }, | ||
25 | /* int combiner group 20 */ | ||
26 | -- | ||
27 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The only time we use the ext_gic_irq[] array in the Exynos4210Irq | ||
2 | struct is during realize of the SoC -- we initialize it with the | ||
3 | input IRQs of the external GIC device, and then connect those to | ||
4 | outputs of other devices further on in realize (including in the | ||
5 | exynos4210_init_board_irqs() function). Now that the ext_gic object | ||
6 | is easily accessible as s->ext_gic we can make the connections | ||
7 | directly from one device to the other without going via this array. | ||
8 | 1 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-10-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/arm/exynos4210.h | 1 - | ||
14 | hw/arm/exynos4210.c | 12 ++++++------ | ||
15 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/exynos4210.h | ||
20 | +++ b/include/hw/arm/exynos4210.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | typedef struct Exynos4210Irq { | ||
23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
25 | - qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | ||
26 | } Exynos4210Irq; | ||
27 | |||
28 | struct Exynos4210State { | ||
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
34 | { | ||
35 | uint32_t grp, bit, irq_id, n; | ||
36 | Exynos4210Irq *is = &s->irqs; | ||
37 | + DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
38 | |||
39 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
40 | irq_id = 0; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
42 | } | ||
43 | if (irq_id) { | ||
44 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
45 | - is->ext_gic_irq[irq_id - 32]); | ||
46 | + qdev_get_gpio_in(extgicdev, | ||
47 | + irq_id - 32)); | ||
48 | } else { | ||
49 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
50 | is->ext_combiner_irq[n]); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
52 | |||
53 | if (irq_id) { | ||
54 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
55 | - is->ext_gic_irq[irq_id - 32]); | ||
56 | + qdev_get_gpio_in(extgicdev, | ||
57 | + irq_id - 32)); | ||
58 | } | ||
59 | } | ||
60 | } | ||
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
62 | sysbus_connect_irq(busdev, n, | ||
63 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
64 | } | ||
65 | - for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
66 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | ||
67 | - } | ||
68 | |||
69 | /* Internal Interrupt Combiner */ | ||
70 | dev = qdev_new("exynos4210.combiner"); | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
72 | busdev = SYS_BUS_DEVICE(dev); | ||
73 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
74 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
75 | - sysbus_connect_irq(busdev, n, s->irqs.ext_gic_irq[n]); | ||
76 | + sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
77 | } | ||
78 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
79 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
80 | -- | ||
81 | 2.25.1 | diff view generated by jsdifflib |
1 | In exynos4210_init_board_irqs(), use the TYPE_SPLIT_IRQ device | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | instead of qemu_irq_split(). | 2 | |
3 | 3 | OBJECT_DECLARE_SIMPLE_TYPE() macro provides the OrIRQState | |
4 | declaration for free. Besides, the QOM code style is to use | ||
5 | the structure name as typedef, and QEMU style is to use Camel | ||
6 | Case, so rename qemu_or_irq as OrIRQState. | ||
7 | |||
8 | Mechanical change using: | ||
9 | |||
10 | $ sed -i -e 's/qemu_or_irq/OrIRQState/g' $(git grep -l qemu_or_irq) | ||
11 | |||
12 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
13 | Reviewed-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
14 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
15 | Message-id: 20230113200138.52869-5-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20220404154658.565020-13-peter.maydell@linaro.org | ||
7 | --- | 17 | --- |
8 | include/hw/arm/exynos4210.h | 9 ++++++++ | 18 | include/hw/arm/armsse.h | 6 +++--- |
9 | hw/arm/exynos4210.c | 41 +++++++++++++++++++++++++++++-------- | 19 | include/hw/arm/bcm2835_peripherals.h | 2 +- |
10 | 2 files changed, 42 insertions(+), 8 deletions(-) | 20 | include/hw/arm/exynos4210.h | 4 ++-- |
11 | 21 | include/hw/arm/stm32f205_soc.h | 2 +- | |
22 | include/hw/arm/stm32f405_soc.h | 2 +- | ||
23 | include/hw/arm/xlnx-versal.h | 6 +++--- | ||
24 | include/hw/arm/xlnx-zynqmp.h | 2 +- | ||
25 | include/hw/or-irq.h | 2 -- | ||
26 | hw/arm/exynos4210.c | 4 ++-- | ||
27 | hw/arm/mps2-tz.c | 2 +- | ||
28 | hw/core/or-irq.c | 18 +++++++++--------- | ||
29 | hw/pci-host/raven.c | 2 +- | ||
30 | 12 files changed, 25 insertions(+), 27 deletions(-) | ||
31 | |||
32 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/include/hw/arm/armsse.h | ||
35 | +++ b/include/hw/arm/armsse.h | ||
36 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
37 | TZPPC apb_ppc[NUM_INTERNAL_PPCS]; | ||
38 | TZMPC mpc[IOTS_NUM_MPC]; | ||
39 | CMSDKAPBTimer timer[3]; | ||
40 | - qemu_or_irq ppc_irq_orgate; | ||
41 | + OrIRQState ppc_irq_orgate; | ||
42 | SplitIRQ sec_resp_splitter; | ||
43 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
44 | SplitIRQ mpc_irq_splitter[IOTS_NUM_EXP_MPC + IOTS_NUM_MPC]; | ||
45 | - qemu_or_irq mpc_irq_orgate; | ||
46 | - qemu_or_irq nmi_orgate; | ||
47 | + OrIRQState mpc_irq_orgate; | ||
48 | + OrIRQState nmi_orgate; | ||
49 | |||
50 | SplitIRQ cpu_irq_splitter[NUM_SSE_IRQS]; | ||
51 | |||
52 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/include/hw/arm/bcm2835_peripherals.h | ||
55 | +++ b/include/hw/arm/bcm2835_peripherals.h | ||
56 | @@ -XXX,XX +XXX,XX @@ struct BCM2835PeripheralState { | ||
57 | BCM2835AuxState aux; | ||
58 | BCM2835FBState fb; | ||
59 | BCM2835DMAState dma; | ||
60 | - qemu_or_irq orgated_dma_irq; | ||
61 | + OrIRQState orgated_dma_irq; | ||
62 | BCM2835ICState ic; | ||
63 | BCM2835PropertyState property; | ||
64 | BCM2835RngState rng; | ||
12 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 65 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
13 | index XXXXXXX..XXXXXXX 100644 | 66 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/exynos4210.h | 67 | --- a/include/hw/arm/exynos4210.h |
15 | +++ b/include/hw/arm/exynos4210.h | 68 | +++ b/include/hw/arm/exynos4210.h |
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | #include "hw/sysbus.h" | ||
18 | #include "hw/cpu/a9mpcore.h" | ||
19 | #include "hw/intc/exynos4210_gic.h" | ||
20 | +#include "hw/core/split-irq.h" | ||
21 | #include "target/arm/cpu-qom.h" | ||
22 | #include "qom/object.h" | ||
23 | |||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | |||
26 | #define EXYNOS4210_NUM_DMA 3 | ||
27 | |||
28 | +/* | ||
29 | + * We need one splitter for every external combiner input, plus | ||
30 | + * one for every non-zero entry in combiner_grp_to_gic_id[]. | ||
31 | + * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
32 | + */ | ||
33 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) | ||
34 | + | ||
35 | typedef struct Exynos4210Irq { | ||
36 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
37 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
38 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 69 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
39 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 70 | MemoryRegion boot_secondary; |
71 | MemoryRegion bootreg_mem; | ||
72 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | ||
73 | - qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | ||
74 | - qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
75 | + OrIRQState pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | ||
76 | + OrIRQState cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
40 | A9MPPrivState a9mpcore; | 77 | A9MPPrivState a9mpcore; |
41 | Exynos4210GicState ext_gic; | 78 | Exynos4210GicState ext_gic; |
42 | + SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | 79 | Exynos4210CombinerState int_combiner; |
43 | }; | 80 | diff --git a/include/hw/arm/stm32f205_soc.h b/include/hw/arm/stm32f205_soc.h |
44 | 81 | index XXXXXXX..XXXXXXX 100644 | |
45 | #define TYPE_EXYNOS4210_SOC "exynos4210" | 82 | --- a/include/hw/arm/stm32f205_soc.h |
83 | +++ b/include/hw/arm/stm32f205_soc.h | ||
84 | @@ -XXX,XX +XXX,XX @@ struct STM32F205State { | ||
85 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
86 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
87 | |||
88 | - qemu_or_irq *adc_irqs; | ||
89 | + OrIRQState *adc_irqs; | ||
90 | |||
91 | MemoryRegion sram; | ||
92 | MemoryRegion flash; | ||
93 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/include/hw/arm/stm32f405_soc.h | ||
96 | +++ b/include/hw/arm/stm32f405_soc.h | ||
97 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
98 | STM32F4xxExtiState exti; | ||
99 | STM32F2XXUsartState usart[STM_NUM_USARTS]; | ||
100 | STM32F2XXTimerState timer[STM_NUM_TIMERS]; | ||
101 | - qemu_or_irq adc_irqs; | ||
102 | + OrIRQState adc_irqs; | ||
103 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
104 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
105 | |||
106 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/include/hw/arm/xlnx-versal.h | ||
109 | +++ b/include/hw/arm/xlnx-versal.h | ||
110 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
111 | } rpu; | ||
112 | |||
113 | struct { | ||
114 | - qemu_or_irq irq_orgate; | ||
115 | + OrIRQState irq_orgate; | ||
116 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
117 | } xram; | ||
118 | |||
119 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
120 | XlnxCSUDMA dma_src; | ||
121 | XlnxCSUDMA dma_dst; | ||
122 | MemoryRegion linear_mr; | ||
123 | - qemu_or_irq irq_orgate; | ||
124 | + OrIRQState irq_orgate; | ||
125 | } ospi; | ||
126 | } iou; | ||
127 | |||
128 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
129 | XlnxVersalEFuseCtrl efuse_ctrl; | ||
130 | XlnxVersalEFuseCache efuse_cache; | ||
131 | |||
132 | - qemu_or_irq apb_irq_orgate; | ||
133 | + OrIRQState apb_irq_orgate; | ||
134 | } pmc; | ||
135 | |||
136 | struct { | ||
137 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/arm/xlnx-zynqmp.h | ||
140 | +++ b/include/hw/arm/xlnx-zynqmp.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
142 | XlnxZDMA gdma[XLNX_ZYNQMP_NUM_GDMA_CH]; | ||
143 | XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH]; | ||
144 | XlnxCSUDMA qspi_dma; | ||
145 | - qemu_or_irq qspi_irq_orgate; | ||
146 | + OrIRQState qspi_irq_orgate; | ||
147 | XlnxZynqMPAPUCtrl apu_ctrl; | ||
148 | XlnxZynqMPCRF crf; | ||
149 | CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC]; | ||
150 | diff --git a/include/hw/or-irq.h b/include/hw/or-irq.h | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/include/hw/or-irq.h | ||
153 | +++ b/include/hw/or-irq.h | ||
154 | @@ -XXX,XX +XXX,XX @@ | ||
155 | */ | ||
156 | #define MAX_OR_LINES 48 | ||
157 | |||
158 | -typedef struct OrIRQState qemu_or_irq; | ||
159 | - | ||
160 | OBJECT_DECLARE_SIMPLE_TYPE(OrIRQState, OR_IRQ) | ||
161 | |||
162 | struct OrIRQState { | ||
46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 163 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
47 | index XXXXXXX..XXXXXXX 100644 | 164 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/hw/arm/exynos4210.c | 165 | --- a/hw/arm/exynos4210.c |
49 | +++ b/hw/arm/exynos4210.c | 166 | +++ b/hw/arm/exynos4210.c |
50 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 167 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_calc_affinity(int cpu) |
51 | uint32_t grp, bit, irq_id, n; | 168 | return (0x9 << ARM_AFF1_SHIFT) | cpu; |
52 | Exynos4210Irq *is = &s->irqs; | ||
53 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
54 | + int splitcount = 0; | ||
55 | + DeviceState *splitter; | ||
56 | |||
57 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
58 | irq_id = 0; | ||
59 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
60 | /* MCT_G1 is passed to External and GIC */ | ||
61 | irq_id = EXT_GIC_ID_MCT_G1; | ||
62 | } | ||
63 | + | ||
64 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
65 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
66 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
67 | + qdev_realize(splitter, NULL, &error_abort); | ||
68 | + splitcount++; | ||
69 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
70 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
71 | if (irq_id) { | ||
72 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
73 | - qdev_get_gpio_in(extgicdev, | ||
74 | - irq_id - 32)); | ||
75 | + qdev_connect_gpio_out(splitter, 1, | ||
76 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
77 | } else { | ||
78 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
79 | - is->ext_combiner_irq[n]); | ||
80 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
81 | } | ||
82 | } | ||
83 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
84 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
85 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
86 | |||
87 | if (irq_id) { | ||
88 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
89 | - qdev_get_gpio_in(extgicdev, | ||
90 | - irq_id - 32)); | ||
91 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
92 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
93 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
94 | + qdev_realize(splitter, NULL, &error_abort); | ||
95 | + splitcount++; | ||
96 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
97 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
98 | + qdev_connect_gpio_out(splitter, 1, | ||
99 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
100 | } | ||
101 | } | ||
102 | + /* | ||
103 | + * We check this here to avoid a more obscure assert later when | ||
104 | + * qdev_assert_realized_properly() checks that we realized every | ||
105 | + * child object we initialized. | ||
106 | + */ | ||
107 | + assert(splitcount == EXYNOS4210_NUM_SPLITTERS); | ||
108 | } | 169 | } |
109 | 170 | ||
110 | /* | 171 | -static DeviceState *pl330_create(uint32_t base, qemu_or_irq *orgate, |
172 | +static DeviceState *pl330_create(uint32_t base, OrIRQState *orgate, | ||
173 | qemu_irq irq, int nreq, int nevents, int width) | ||
174 | { | ||
175 | SysBusDevice *busdev; | ||
111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | 176 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) |
112 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | 177 | |
113 | } | 178 | for (i = 0; i < ARRAY_SIZE(s->pl330_irq_orgate); i++) { |
114 | 179 | char *name = g_strdup_printf("pl330-irq-orgate%d", i); | |
115 | + for (i = 0; i < ARRAY_SIZE(s->splitter); i++) { | 180 | - qemu_or_irq *orgate = &s->pl330_irq_orgate[i]; |
116 | + g_autofree char *name = g_strdup_printf("irq-splitter%d", i); | 181 | + OrIRQState *orgate = &s->pl330_irq_orgate[i]; |
117 | + object_initialize_child(obj, name, &s->splitter[i], TYPE_SPLIT_IRQ); | 182 | |
118 | + } | 183 | object_initialize_child(obj, name, orgate, TYPE_OR_IRQ); |
119 | + | 184 | g_free(name); |
120 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | 185 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
121 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | 186 | index XXXXXXX..XXXXXXX 100644 |
187 | --- a/hw/arm/mps2-tz.c | ||
188 | +++ b/hw/arm/mps2-tz.c | ||
189 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
190 | TZMSC msc[4]; | ||
191 | CMSDKAPBUART uart[6]; | ||
192 | SplitIRQ sec_resp_splitter; | ||
193 | - qemu_or_irq uart_irq_orgate; | ||
194 | + OrIRQState uart_irq_orgate; | ||
195 | DeviceState *lan9118; | ||
196 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; | ||
197 | Clock *sysclk; | ||
198 | diff --git a/hw/core/or-irq.c b/hw/core/or-irq.c | ||
199 | index XXXXXXX..XXXXXXX 100644 | ||
200 | --- a/hw/core/or-irq.c | ||
201 | +++ b/hw/core/or-irq.c | ||
202 | @@ -XXX,XX +XXX,XX @@ | ||
203 | |||
204 | static void or_irq_handler(void *opaque, int n, int level) | ||
205 | { | ||
206 | - qemu_or_irq *s = OR_IRQ(opaque); | ||
207 | + OrIRQState *s = OR_IRQ(opaque); | ||
208 | int or_level = 0; | ||
209 | int i; | ||
210 | |||
211 | @@ -XXX,XX +XXX,XX @@ static void or_irq_handler(void *opaque, int n, int level) | ||
212 | |||
213 | static void or_irq_reset(DeviceState *dev) | ||
214 | { | ||
215 | - qemu_or_irq *s = OR_IRQ(dev); | ||
216 | + OrIRQState *s = OR_IRQ(dev); | ||
217 | int i; | ||
218 | |||
219 | for (i = 0; i < MAX_OR_LINES; i++) { | ||
220 | @@ -XXX,XX +XXX,XX @@ static void or_irq_reset(DeviceState *dev) | ||
221 | |||
222 | static void or_irq_realize(DeviceState *dev, Error **errp) | ||
223 | { | ||
224 | - qemu_or_irq *s = OR_IRQ(dev); | ||
225 | + OrIRQState *s = OR_IRQ(dev); | ||
226 | |||
227 | assert(s->num_lines <= MAX_OR_LINES); | ||
228 | |||
229 | @@ -XXX,XX +XXX,XX @@ static void or_irq_realize(DeviceState *dev, Error **errp) | ||
230 | |||
231 | static void or_irq_init(Object *obj) | ||
232 | { | ||
233 | - qemu_or_irq *s = OR_IRQ(obj); | ||
234 | + OrIRQState *s = OR_IRQ(obj); | ||
235 | |||
236 | qdev_init_gpio_out(DEVICE(obj), &s->out_irq, 1); | ||
122 | } | 237 | } |
238 | @@ -XXX,XX +XXX,XX @@ static void or_irq_init(Object *obj) | ||
239 | |||
240 | static bool vmstate_extras_needed(void *opaque) | ||
241 | { | ||
242 | - qemu_or_irq *s = OR_IRQ(opaque); | ||
243 | + OrIRQState *s = OR_IRQ(opaque); | ||
244 | |||
245 | return s->num_lines >= OLD_MAX_OR_LINES; | ||
246 | } | ||
247 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_or_irq_extras = { | ||
248 | .minimum_version_id = 1, | ||
249 | .needed = vmstate_extras_needed, | ||
250 | .fields = (VMStateField[]) { | ||
251 | - VMSTATE_VARRAY_UINT16_UNSAFE(levels, qemu_or_irq, num_lines, 0, | ||
252 | + VMSTATE_VARRAY_UINT16_UNSAFE(levels, OrIRQState, num_lines, 0, | ||
253 | vmstate_info_bool, bool), | ||
254 | VMSTATE_END_OF_LIST(), | ||
255 | }, | ||
256 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_or_irq = { | ||
257 | .version_id = 1, | ||
258 | .minimum_version_id = 1, | ||
259 | .fields = (VMStateField[]) { | ||
260 | - VMSTATE_BOOL_SUB_ARRAY(levels, qemu_or_irq, 0, OLD_MAX_OR_LINES), | ||
261 | + VMSTATE_BOOL_SUB_ARRAY(levels, OrIRQState, 0, OLD_MAX_OR_LINES), | ||
262 | VMSTATE_END_OF_LIST(), | ||
263 | }, | ||
264 | .subsections = (const VMStateDescription*[]) { | ||
265 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_or_irq = { | ||
266 | }; | ||
267 | |||
268 | static Property or_irq_properties[] = { | ||
269 | - DEFINE_PROP_UINT16("num-lines", qemu_or_irq, num_lines, 1), | ||
270 | + DEFINE_PROP_UINT16("num-lines", OrIRQState, num_lines, 1), | ||
271 | DEFINE_PROP_END_OF_LIST(), | ||
272 | }; | ||
273 | |||
274 | @@ -XXX,XX +XXX,XX @@ static void or_irq_class_init(ObjectClass *klass, void *data) | ||
275 | static const TypeInfo or_irq_type_info = { | ||
276 | .name = TYPE_OR_IRQ, | ||
277 | .parent = TYPE_DEVICE, | ||
278 | - .instance_size = sizeof(qemu_or_irq), | ||
279 | + .instance_size = sizeof(OrIRQState), | ||
280 | .instance_init = or_irq_init, | ||
281 | .class_init = or_irq_class_init, | ||
282 | }; | ||
283 | diff --git a/hw/pci-host/raven.c b/hw/pci-host/raven.c | ||
284 | index XXXXXXX..XXXXXXX 100644 | ||
285 | --- a/hw/pci-host/raven.c | ||
286 | +++ b/hw/pci-host/raven.c | ||
287 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(PREPPCIState, RAVEN_PCI_HOST_BRIDGE, | ||
288 | struct PRePPCIState { | ||
289 | PCIHostState parent_obj; | ||
290 | |||
291 | - qemu_or_irq *or_irq; | ||
292 | + OrIRQState *or_irq; | ||
293 | qemu_irq pci_irqs[PCI_NUM_PINS]; | ||
294 | PCIBus pci_bus; | ||
295 | AddressSpace pci_io_as; | ||
123 | -- | 296 | -- |
124 | 2.25.1 | 297 | 2.34.1 |
298 | |||
299 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In exynos4210_init_board_irqs(), the loop that handles IRQ lines that | ||
2 | are in a range that applies to the internal combiner only creates a | ||
3 | splitter for those interrupts which go to both the internal combiner | ||
4 | and to the external GIC, but it does nothing at all for the | ||
5 | interrupts which don't go to the external GIC, leaving the | ||
6 | irq_table[] array element empty for those. (This will result in | ||
7 | those interrupts simply being lost, not in a QEMU crash.) | ||
8 | 1 | ||
9 | I don't have a reliable datasheet for this SoC, but since we do wire | ||
10 | up one interrupt line in this category (the HDMI I2C device on | ||
11 | interrupt 16,1), this seems like it must be a bug in the existing | ||
12 | QEMU code. Fill in the irq_table[] entries where we're not splitting | ||
13 | the IRQ to both the internal combiner and the external GIC with the | ||
14 | IRQ line of the internal combiner. (That is, these IRQ lines go to | ||
15 | just one device, not multiple.) | ||
16 | |||
17 | This bug didn't have any visible guest effects because the only | ||
18 | implemented device that was affected was the HDMI I2C controller, | ||
19 | and we never connect any I2C devices to that bus. | ||
20 | |||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20220404154658.565020-14-peter.maydell@linaro.org | ||
24 | --- | ||
25 | hw/arm/exynos4210.c | 2 ++ | ||
26 | 1 file changed, 2 insertions(+) | ||
27 | |||
28 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/exynos4210.c | ||
31 | +++ b/hw/arm/exynos4210.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
34 | qdev_connect_gpio_out(splitter, 1, | ||
35 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
36 | + } else { | ||
37 | + s->irq_table[n] = is->int_combiner_irq[n]; | ||
38 | } | ||
39 | } | ||
40 | /* | ||
41 | -- | ||
42 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Currently for the interrupts MCT_G0 and MCT_G1 which are | ||
2 | the only ones in the input range of the external combiner | ||
3 | and which are also wired to the external GIC, we connect | ||
4 | them only to the internal combiner and the external GIC. | ||
5 | This seems likely to be a bug, as all other interrupts | ||
6 | which are in the input range of both combiners are | ||
7 | connected to both combiners. (The fact that the code in | ||
8 | exynos4210_combiner_get_gpioin() is also trying to wire | ||
9 | up these inputs on both combiners also suggests this.) | ||
10 | 1 | ||
11 | Wire these interrupts up to both combiners, like the rest. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220404154658.565020-15-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/arm/exynos4210.c | 7 +++---- | ||
18 | 1 file changed, 3 insertions(+), 4 deletions(-) | ||
19 | |||
20 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/exynos4210.c | ||
23 | +++ b/hw/arm/exynos4210.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
25 | |||
26 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
27 | splitter = DEVICE(&s->splitter[splitcount]); | ||
28 | - qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
29 | + qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); | ||
30 | qdev_realize(splitter, NULL, &error_abort); | ||
31 | splitcount++; | ||
32 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
34 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
35 | if (irq_id) { | ||
36 | - qdev_connect_gpio_out(splitter, 1, | ||
37 | + qdev_connect_gpio_out(splitter, 2, | ||
38 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
39 | - } else { | ||
40 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
41 | } | ||
42 | } | ||
43 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
44 | -- | ||
45 | 2.25.1 | diff view generated by jsdifflib |