1 | First arm pullreq for 7.1. The bulk of this is the qemu_split_irq | 1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: |
---|---|---|---|
2 | removal. | ||
3 | 2 | ||
4 | I have enough stuff in my to-review queue that I expect to do another | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) |
5 | pullreq early next week, but 31 patches is enough to not hang on to. | ||
6 | |||
7 | thanks | ||
8 | -- PMM | ||
9 | |||
10 | The following changes since commit 9c125d17e9402c232c46610802e5931b3639d77b: | ||
11 | |||
12 | Merge tag 'pull-tcg-20220420' of https://gitlab.com/rth7680/qemu into staging (2022-04-20 16:43:11 -0700) | ||
13 | 4 | ||
14 | are available in the Git repository at: | 5 | are available in the Git repository at: |
15 | 6 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220421 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 |
17 | 8 | ||
18 | for you to fetch changes up to 5b415dd61bdbf61fb4be0e9f1a7172b8bce682c6: | 9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: |
19 | 10 | ||
20 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs (2022-04-21 11:37:05 +0100) | 11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) |
21 | 12 | ||
22 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
23 | target-arm queue: | 14 | target-arm queue: |
24 | * hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF | 15 | hw/arm/stm32f405: correctly describe the memory layout |
25 | * versal: Add the Cortex-R5s in the Real-Time Processing Unit (RPU) subsystem | 16 | hw/arm: Add Olimex H405 board |
26 | * versal: model enough of the Clock/Reset Low-power domain (CRL) to allow control of the Cortex-R5s | 17 | cubieboard: Support booting from an SD card image with u-boot on it |
27 | * xlnx-zynqmp: Connect 4 TTC timers | 18 | target/arm: Fix sve_probe_page |
28 | * exynos4210: Refactor GIC/combiner code to stop using qemu_split_irq | 19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
29 | * realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | 20 | various code cleanups |
30 | * stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
31 | * hw/core/irq: remove unused 'qemu_irq_split' function | ||
32 | * npcm7xx: use symbolic constants for PWRON STRAP bit fields | ||
33 | * virt: document impact of gic-version on max CPUs | ||
34 | 21 | ||
35 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
36 | Edgar E. Iglesias (6): | 23 | Evgeny Iakovlev (1): |
37 | timer: cadence_ttc: Break out header file to allow embedding | 24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
38 | hw/arm/xlnx-zynqmp: Connect 4 TTC timers | ||
39 | hw/arm: versal: Create an APU CPU Cluster | ||
40 | hw/arm: versal: Add the Cortex-R5Fs | ||
41 | hw/misc: Add a model of the Xilinx Versal CRL | ||
42 | hw/arm: versal: Connect the CRL | ||
43 | 25 | ||
44 | Hao Wu (2): | 26 | Felipe Balbi (2): |
45 | hw/misc: Add PWRON STRAP bit fields in GCR module | 27 | hw/arm/stm32f405: correctly describe the memory layout |
46 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs | 28 | hw/arm: Add Olimex H405 |
47 | 29 | ||
48 | Heinrich Schuchardt (1): | 30 | Philippe Mathieu-Daudé (27): |
49 | hw/arm/virt: impact of gic-version on max CPUs | 31 | hw/arm/pxa2xx: Simplify pxa255_init() |
32 | hw/arm/pxa2xx: Simplify pxa270_init() | ||
33 | hw/arm/collie: Use the IEC binary prefix definitions | ||
34 | hw/arm/collie: Simplify flash creation using for() loop | ||
35 | hw/arm/gumstix: Improve documentation | ||
36 | hw/arm/gumstix: Use the IEC binary prefix definitions | ||
37 | hw/arm/mainstone: Use the IEC binary prefix definitions | ||
38 | hw/arm/musicpal: Use the IEC binary prefix definitions | ||
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
50 | 58 | ||
51 | Peter Maydell (19): | 59 | Richard Henderson (1): |
52 | hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF | 60 | target/arm: Fix sve_probe_page |
53 | hw/arm/exynos4210: Use TYPE_OR_IRQ instead of custom OR-gate device | ||
54 | hw/intc/exynos4210_gic: Remove unused TYPE_EXYNOS4210_IRQ_GATE | ||
55 | hw/arm/exynos4210: Put a9mpcore device into state struct | ||
56 | hw/arm/exynos4210: Drop int_gic_irq[] from Exynos4210Irq struct | ||
57 | hw/arm/exynos4210: Coalesce board_irqs and irq_table | ||
58 | hw/arm/exynos4210: Fix code style nit in combiner_grp_to_gic_id[] | ||
59 | hw/arm/exynos4210: Move exynos4210_init_board_irqs() into exynos4210.c | ||
60 | hw/arm/exynos4210: Put external GIC into state struct | ||
61 | hw/arm/exynos4210: Drop ext_gic_irq[] from Exynos4210Irq struct | ||
62 | hw/arm/exynos4210: Move exynos4210_combiner_get_gpioin() into exynos4210.c | ||
63 | hw/arm/exynos4210: Delete unused macro definitions | ||
64 | hw/arm/exynos4210: Use TYPE_SPLIT_IRQ in exynos4210_init_board_irqs() | ||
65 | hw/arm/exynos4210: Fill in irq_table[] for internal-combiner-only IRQ lines | ||
66 | hw/arm/exynos4210: Connect MCT_G0 and MCT_G1 to both combiners | ||
67 | hw/arm/exynos4210: Don't connect multiple lines to external GIC inputs | ||
68 | hw/arm/exynos4210: Fold combiner splits into exynos4210_init_board_irqs() | ||
69 | hw/arm/exynos4210: Put combiners into state struct | ||
70 | hw/arm/exynos4210: Drop Exynos4210Irq struct | ||
71 | 61 | ||
72 | Zongyuan Li (3): | 62 | Strahinja Jankovic (7): |
73 | hw/arm/realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | 63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation |
74 | hw/arm/stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | 64 | hw/misc: Allwinner A10 DRAM Controller Emulation |
75 | hw/core/irq: remove unused 'qemu_irq_split' function | 65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation |
66 | hw/misc: AXP209 PMU Emulation | ||
67 | hw/arm: Add AXP209 to Cubieboard | ||
68 | hw/arm: Allwinner A10 enable SPL load from MMC | ||
69 | tests/avocado: Add SD boot test to Cubieboard | ||
76 | 70 | ||
77 | docs/system/arm/virt.rst | 4 +- | 71 | docs/system/arm/cubieboard.rst | 1 + |
78 | include/hw/arm/exynos4210.h | 50 ++-- | 72 | docs/system/arm/orangepi.rst | 1 + |
79 | include/hw/arm/xlnx-versal.h | 16 ++ | 73 | docs/system/arm/stm32.rst | 1 + |
80 | include/hw/arm/xlnx-zynqmp.h | 4 + | 74 | configs/devices/arm-softmmu/default.mak | 1 + |
81 | include/hw/intc/exynos4210_combiner.h | 57 +++++ | 75 | include/hw/adc/npcm7xx_adc.h | 7 +- |
82 | include/hw/intc/exynos4210_gic.h | 43 ++++ | 76 | include/hw/arm/allwinner-a10.h | 27 ++ |
83 | include/hw/irq.h | 5 - | 77 | include/hw/arm/allwinner-h3.h | 3 + |
84 | include/hw/misc/npcm7xx_gcr.h | 30 +++ | 78 | include/hw/arm/npcm7xx.h | 18 +- |
85 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++++ | 79 | include/hw/arm/omap.h | 24 +- |
86 | include/hw/timer/cadence_ttc.h | 54 +++++ | 80 | include/hw/arm/pxa.h | 11 +- |
87 | hw/arm/exynos4210.c | 430 ++++++++++++++++++++++++++++++---- | 81 | include/hw/arm/stm32f405_soc.h | 5 +- |
88 | hw/arm/npcm7xx_boards.c | 24 +- | 82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ |
89 | hw/arm/realview.c | 33 ++- | 83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- |
90 | hw/arm/stellaris.c | 15 +- | 84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ |
91 | hw/arm/virt.c | 7 + | 85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ |
92 | hw/arm/xlnx-versal-virt.c | 6 +- | 86 | include/hw/misc/npcm7xx_clk.h | 2 +- |
93 | hw/arm/xlnx-versal.c | 99 +++++++- | 87 | include/hw/misc/npcm7xx_gcr.h | 6 +- |
94 | hw/arm/xlnx-zynqmp.c | 22 ++ | 88 | include/hw/misc/npcm7xx_mft.h | 7 +- |
95 | hw/core/irq.c | 15 -- | 89 | include/hw/misc/npcm7xx_pwm.h | 3 +- |
96 | hw/intc/exynos4210_combiner.c | 108 +-------- | 90 | include/hw/misc/npcm7xx_rng.h | 6 +- |
97 | hw/intc/exynos4210_gic.c | 344 +-------------------------- | 91 | include/hw/net/npcm7xx_emc.h | 5 +- |
98 | hw/misc/xlnx-versal-crl.c | 421 +++++++++++++++++++++++++++++++++ | 92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- |
99 | hw/timer/cadence_ttc.c | 32 +-- | 93 | hw/arm/allwinner-a10.c | 40 +++ |
100 | MAINTAINERS | 2 +- | 94 | hw/arm/allwinner-h3.c | 11 +- |
101 | hw/misc/meson.build | 1 + | 95 | hw/arm/bcm2836.c | 9 +- |
102 | 25 files changed, 1457 insertions(+), 600 deletions(-) | 96 | hw/arm/collie.c | 25 +- |
103 | create mode 100644 include/hw/intc/exynos4210_combiner.h | 97 | hw/arm/cubieboard.c | 11 + |
104 | create mode 100644 include/hw/intc/exynos4210_gic.h | 98 | hw/arm/gumstix.c | 45 ++-- |
105 | create mode 100644 include/hw/misc/xlnx-versal-crl.h | 99 | hw/arm/mainstone.c | 37 ++- |
106 | create mode 100644 include/hw/timer/cadence_ttc.h | 100 | hw/arm/musicpal.c | 9 +- |
107 | create mode 100644 hw/misc/xlnx-versal-crl.c | 101 | hw/arm/olimex-stm32-h405.c | 69 +++++ |
102 | hw/arm/omap1.c | 115 ++++---- | ||
103 | hw/arm/omap2.c | 40 ++- | ||
104 | hw/arm/omap_sx1.c | 53 ++-- | ||
105 | hw/arm/palm.c | 2 +- | ||
106 | hw/arm/pxa2xx.c | 8 +- | ||
107 | hw/arm/spitz.c | 6 +- | ||
108 | hw/arm/stellaris.c | 73 +++-- | ||
109 | hw/arm/stm32f405_soc.c | 8 + | ||
110 | hw/arm/tosa.c | 2 +- | ||
111 | hw/arm/versatilepb.c | 6 +- | ||
112 | hw/arm/vexpress.c | 10 +- | ||
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
156 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
1 | 2 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | The function exynos4210_init_board_irqs() currently lives in | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | exynos4210_gic.c, but it isn't really part of the exynos4210.gic | ||
3 | device -- it is a function that implements (some of) the wiring up of | ||
4 | interrupts between the SoC's GIC and combiner components. This means | ||
5 | it fits better in exynos4210.c, which is the SoC-level code. Move it | ||
6 | there. Similarly, exynos4210_git_irq() is used almost only in the | ||
7 | SoC-level code, so move it too. | ||
8 | 2 | ||
3 | Olimex makes a series of low-cost STM32 boards. This commit introduces | ||
4 | the minimum setup to support SMT32-H405. See [1] for details | ||
5 | |||
6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ | ||
7 | |||
8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-8-peter.maydell@linaro.org | ||
12 | --- | 13 | --- |
13 | include/hw/arm/exynos4210.h | 4 - | 14 | docs/system/arm/stm32.rst | 1 + |
14 | hw/arm/exynos4210.c | 202 +++++++++++++++++++++++++++++++++++ | 15 | configs/devices/arm-softmmu/default.mak | 1 + |
15 | hw/intc/exynos4210_gic.c | 204 ------------------------------------ | 16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ |
16 | 3 files changed, 202 insertions(+), 208 deletions(-) | 17 | MAINTAINERS | 6 +++ |
18 | hw/arm/Kconfig | 4 ++ | ||
19 | hw/arm/meson.build | 1 + | ||
20 | 6 files changed, 82 insertions(+) | ||
21 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
17 | 22 | ||
18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst |
19 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/exynos4210.h | 25 | --- a/docs/system/arm/stm32.rst |
21 | +++ b/include/hw/arm/exynos4210.h | 26 | +++ b/docs/system/arm/stm32.rst |
22 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) | 27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin |
23 | void exynos4210_write_secondary(ARMCPU *cpu, | 28 | compatible with STM32F2 series. The following machines are based on this chip : |
24 | const struct arm_boot_info *info); | 29 | |
25 | 30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller | |
26 | -/* Initialize board IRQs. | 31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller |
27 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | 32 | |
28 | -void exynos4210_init_board_irqs(Exynos4210State *s); | 33 | There are many other STM32 series that are currently not supported by QEMU. |
29 | - | 34 | |
30 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | 35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak |
31 | * To identify IRQ source use internal combiner group and bit number | ||
32 | * grp - group number | ||
33 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/hw/arm/exynos4210.c | 37 | --- a/configs/devices/arm-softmmu/default.mak |
36 | +++ b/hw/arm/exynos4210.c | 38 | +++ b/configs/devices/arm-softmmu/default.mak |
39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y | ||
40 | CONFIG_ASPEED_SOC=y | ||
41 | CONFIG_NETDUINO2=y | ||
42 | CONFIG_NETDUINOPLUS2=y | ||
43 | +CONFIG_OLIMEX_STM32_H405=y | ||
44 | CONFIG_MPS2=y | ||
45 | CONFIG_RASPI=y | ||
46 | CONFIG_DIGIC=y | ||
47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
48 | new file mode 100644 | ||
49 | index XXXXXXX..XXXXXXX | ||
50 | --- /dev/null | ||
51 | +++ b/hw/arm/olimex-stm32-h405.c | ||
37 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
38 | #define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 | ||
39 | #define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | ||
40 | |||
41 | +enum ExtGicId { | ||
42 | + EXT_GIC_ID_MDMA_LCD0 = 66, | ||
43 | + EXT_GIC_ID_PDMA0, | ||
44 | + EXT_GIC_ID_PDMA1, | ||
45 | + EXT_GIC_ID_TIMER0, | ||
46 | + EXT_GIC_ID_TIMER1, | ||
47 | + EXT_GIC_ID_TIMER2, | ||
48 | + EXT_GIC_ID_TIMER3, | ||
49 | + EXT_GIC_ID_TIMER4, | ||
50 | + EXT_GIC_ID_MCT_L0, | ||
51 | + EXT_GIC_ID_WDT, | ||
52 | + EXT_GIC_ID_RTC_ALARM, | ||
53 | + EXT_GIC_ID_RTC_TIC, | ||
54 | + EXT_GIC_ID_GPIO_XB, | ||
55 | + EXT_GIC_ID_GPIO_XA, | ||
56 | + EXT_GIC_ID_MCT_L1, | ||
57 | + EXT_GIC_ID_IEM_APC, | ||
58 | + EXT_GIC_ID_IEM_IEC, | ||
59 | + EXT_GIC_ID_NFC, | ||
60 | + EXT_GIC_ID_UART0, | ||
61 | + EXT_GIC_ID_UART1, | ||
62 | + EXT_GIC_ID_UART2, | ||
63 | + EXT_GIC_ID_UART3, | ||
64 | + EXT_GIC_ID_UART4, | ||
65 | + EXT_GIC_ID_MCT_G0, | ||
66 | + EXT_GIC_ID_I2C0, | ||
67 | + EXT_GIC_ID_I2C1, | ||
68 | + EXT_GIC_ID_I2C2, | ||
69 | + EXT_GIC_ID_I2C3, | ||
70 | + EXT_GIC_ID_I2C4, | ||
71 | + EXT_GIC_ID_I2C5, | ||
72 | + EXT_GIC_ID_I2C6, | ||
73 | + EXT_GIC_ID_I2C7, | ||
74 | + EXT_GIC_ID_SPI0, | ||
75 | + EXT_GIC_ID_SPI1, | ||
76 | + EXT_GIC_ID_SPI2, | ||
77 | + EXT_GIC_ID_MCT_G1, | ||
78 | + EXT_GIC_ID_USB_HOST, | ||
79 | + EXT_GIC_ID_USB_DEVICE, | ||
80 | + EXT_GIC_ID_MODEMIF, | ||
81 | + EXT_GIC_ID_HSMMC0, | ||
82 | + EXT_GIC_ID_HSMMC1, | ||
83 | + EXT_GIC_ID_HSMMC2, | ||
84 | + EXT_GIC_ID_HSMMC3, | ||
85 | + EXT_GIC_ID_SDMMC, | ||
86 | + EXT_GIC_ID_MIPI_CSI_4LANE, | ||
87 | + EXT_GIC_ID_MIPI_DSI_4LANE, | ||
88 | + EXT_GIC_ID_MIPI_CSI_2LANE, | ||
89 | + EXT_GIC_ID_MIPI_DSI_2LANE, | ||
90 | + EXT_GIC_ID_ONENAND_AUDI, | ||
91 | + EXT_GIC_ID_ROTATOR, | ||
92 | + EXT_GIC_ID_FIMC0, | ||
93 | + EXT_GIC_ID_FIMC1, | ||
94 | + EXT_GIC_ID_FIMC2, | ||
95 | + EXT_GIC_ID_FIMC3, | ||
96 | + EXT_GIC_ID_JPEG, | ||
97 | + EXT_GIC_ID_2D, | ||
98 | + EXT_GIC_ID_PCIe, | ||
99 | + EXT_GIC_ID_MIXER, | ||
100 | + EXT_GIC_ID_HDMI, | ||
101 | + EXT_GIC_ID_HDMI_I2C, | ||
102 | + EXT_GIC_ID_MFC, | ||
103 | + EXT_GIC_ID_TVENC, | ||
104 | +}; | ||
105 | + | ||
106 | +enum ExtInt { | ||
107 | + EXT_GIC_ID_EXTINT0 = 48, | ||
108 | + EXT_GIC_ID_EXTINT1, | ||
109 | + EXT_GIC_ID_EXTINT2, | ||
110 | + EXT_GIC_ID_EXTINT3, | ||
111 | + EXT_GIC_ID_EXTINT4, | ||
112 | + EXT_GIC_ID_EXTINT5, | ||
113 | + EXT_GIC_ID_EXTINT6, | ||
114 | + EXT_GIC_ID_EXTINT7, | ||
115 | + EXT_GIC_ID_EXTINT8, | ||
116 | + EXT_GIC_ID_EXTINT9, | ||
117 | + EXT_GIC_ID_EXTINT10, | ||
118 | + EXT_GIC_ID_EXTINT11, | ||
119 | + EXT_GIC_ID_EXTINT12, | ||
120 | + EXT_GIC_ID_EXTINT13, | ||
121 | + EXT_GIC_ID_EXTINT14, | ||
122 | + EXT_GIC_ID_EXTINT15 | ||
123 | +}; | ||
124 | + | ||
125 | +/* | 53 | +/* |
126 | + * External GIC sources which are not from External Interrupt Combiner or | 54 | + * ST STM32VLDISCOVERY machine |
127 | + * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | 55 | + * Olimex STM32-H405 machine |
128 | + * which is INTG16 in Internal Interrupt Combiner. | 56 | + * |
57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> | ||
58 | + * | ||
59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
60 | + * of this software and associated documentation files (the "Software"), to deal | ||
61 | + * in the Software without restriction, including without limitation the rights | ||
62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
63 | + * copies of the Software, and to permit persons to whom the Software is | ||
64 | + * furnished to do so, subject to the following conditions: | ||
65 | + * | ||
66 | + * The above copyright notice and this permission notice shall be included in | ||
67 | + * all copies or substantial portions of the Software. | ||
68 | + * | ||
69 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
70 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
71 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
72 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
73 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
75 | + * THE SOFTWARE. | ||
129 | + */ | 76 | + */ |
130 | + | 77 | + |
131 | +static const uint32_t | 78 | +#include "qemu/osdep.h" |
132 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 79 | +#include "qapi/error.h" |
133 | + /* int combiner groups 16-19 */ | 80 | +#include "hw/boards.h" |
134 | + { }, { }, { }, { }, | 81 | +#include "hw/qdev-properties.h" |
135 | + /* int combiner group 20 */ | 82 | +#include "hw/qdev-clock.h" |
136 | + { 0, EXT_GIC_ID_MDMA_LCD0 }, | 83 | +#include "qemu/error-report.h" |
137 | + /* int combiner group 21 */ | 84 | +#include "hw/arm/stm32f405_soc.h" |
138 | + { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | 85 | +#include "hw/arm/boot.h" |
139 | + /* int combiner group 22 */ | ||
140 | + { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
141 | + EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
142 | + /* int combiner group 23 */ | ||
143 | + { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
144 | + /* int combiner group 24 */ | ||
145 | + { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
146 | + /* int combiner group 25 */ | ||
147 | + { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
148 | + /* int combiner group 26 */ | ||
149 | + { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
150 | + EXT_GIC_ID_UART4 }, | ||
151 | + /* int combiner group 27 */ | ||
152 | + { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
153 | + EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
154 | + EXT_GIC_ID_I2C7 }, | ||
155 | + /* int combiner group 28 */ | ||
156 | + { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
157 | + /* int combiner group 29 */ | ||
158 | + { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
159 | + EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
160 | + /* int combiner group 30 */ | ||
161 | + { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
162 | + /* int combiner group 31 */ | ||
163 | + { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
164 | + /* int combiner group 32 */ | ||
165 | + { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
166 | + /* int combiner group 33 */ | ||
167 | + { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
168 | + /* int combiner group 34 */ | ||
169 | + { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
170 | + /* int combiner group 35 */ | ||
171 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
172 | + /* int combiner group 36 */ | ||
173 | + { EXT_GIC_ID_MIXER }, | ||
174 | + /* int combiner group 37 */ | ||
175 | + { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
176 | + EXT_GIC_ID_EXTINT7 }, | ||
177 | + /* groups 38-50 */ | ||
178 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
179 | + /* int combiner group 51 */ | ||
180 | + { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
181 | + /* group 52 */ | ||
182 | + { }, | ||
183 | + /* int combiner group 53 */ | ||
184 | + { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
185 | + /* groups 54-63 */ | ||
186 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
187 | +}; | ||
188 | + | 86 | + |
189 | +/* | 87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ |
190 | + * Initialize board IRQs. | 88 | + |
191 | + * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | 89 | +/* Main SYSCLK frequency in Hz (168MHz) */ |
192 | + */ | 90 | +#define SYSCLK_FRQ 168000000ULL |
193 | +static void exynos4210_init_board_irqs(Exynos4210State *s) | 91 | + |
92 | +static void olimex_stm32_h405_init(MachineState *machine) | ||
194 | +{ | 93 | +{ |
195 | + uint32_t grp, bit, irq_id, n; | 94 | + DeviceState *dev; |
196 | + Exynos4210Irq *is = &s->irqs; | 95 | + Clock *sysclk; |
197 | + | 96 | + |
198 | + for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | 97 | + /* This clock doesn't need migration because it is fixed-frequency */ |
199 | + irq_id = 0; | 98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); |
200 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | 99 | + clock_set_hz(sysclk, SYSCLK_FRQ); |
201 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
202 | + /* MCT_G0 is passed to External GIC */ | ||
203 | + irq_id = EXT_GIC_ID_MCT_G0; | ||
204 | + } | ||
205 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
206 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
207 | + /* MCT_G1 is passed to External and GIC */ | ||
208 | + irq_id = EXT_GIC_ID_MCT_G1; | ||
209 | + } | ||
210 | + if (irq_id) { | ||
211 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
212 | + is->ext_gic_irq[irq_id - 32]); | ||
213 | + } else { | ||
214 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
215 | + is->ext_combiner_irq[n]); | ||
216 | + } | ||
217 | + } | ||
218 | + for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
219 | + /* these IDs are passed to Internal Combiner and External GIC */ | ||
220 | + grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
221 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
222 | + irq_id = combiner_grp_to_gic_id[grp - | ||
223 | + EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
224 | + | 100 | + |
225 | + if (irq_id) { | 101 | + dev = qdev_new(TYPE_STM32F405_SOC); |
226 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); |
227 | + is->ext_gic_irq[irq_id - 32]); | 103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); |
228 | + } | 104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
229 | + } | 105 | + |
106 | + armv7m_load_kernel(ARM_CPU(first_cpu), | ||
107 | + machine->kernel_filename, | ||
108 | + 0, FLASH_SIZE); | ||
230 | +} | 109 | +} |
231 | + | 110 | + |
232 | +/* | 111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) |
233 | + * Get IRQ number from exynos4210 IRQ subsystem stub. | ||
234 | + * To identify IRQ source use internal combiner group and bit number | ||
235 | + * grp - group number | ||
236 | + * bit - bit number inside group | ||
237 | + */ | ||
238 | +uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
239 | +{ | 112 | +{ |
240 | + return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | 113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; |
114 | + mc->init = olimex_stm32_h405_init; | ||
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
116 | + | ||
117 | + /* SRAM pre-allocated as part of the SoC instantiation */ | ||
118 | + mc->default_ram_size = 0; | ||
241 | +} | 119 | +} |
242 | + | 120 | + |
243 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | 121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) |
244 | 0x09, 0x00, 0x00, 0x00 }; | 122 | diff --git a/MAINTAINERS b/MAINTAINERS |
245 | |||
246 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
247 | index XXXXXXX..XXXXXXX 100644 | 123 | index XXXXXXX..XXXXXXX 100644 |
248 | --- a/hw/intc/exynos4210_gic.c | 124 | --- a/MAINTAINERS |
249 | +++ b/hw/intc/exynos4210_gic.c | 125 | +++ b/MAINTAINERS |
250 | @@ -XXX,XX +XXX,XX @@ | 126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
251 | #include "hw/arm/exynos4210.h" | 127 | S: Maintained |
252 | #include "qom/object.h" | 128 | F: hw/arm/netduinoplus2.c |
253 | 129 | ||
254 | -enum ExtGicId { | 130 | +Olimex STM32 H405 |
255 | - EXT_GIC_ID_MDMA_LCD0 = 66, | 131 | +M: Felipe Balbi <balbi@kernel.org> |
256 | - EXT_GIC_ID_PDMA0, | 132 | +L: qemu-arm@nongnu.org |
257 | - EXT_GIC_ID_PDMA1, | 133 | +S: Maintained |
258 | - EXT_GIC_ID_TIMER0, | 134 | +F: hw/arm/olimex-stm32-h405.c |
259 | - EXT_GIC_ID_TIMER1, | 135 | + |
260 | - EXT_GIC_ID_TIMER2, | 136 | SmartFusion2 |
261 | - EXT_GIC_ID_TIMER3, | 137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> |
262 | - EXT_GIC_ID_TIMER4, | 138 | M: Peter Maydell <peter.maydell@linaro.org> |
263 | - EXT_GIC_ID_MCT_L0, | 139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
264 | - EXT_GIC_ID_WDT, | 140 | index XXXXXXX..XXXXXXX 100644 |
265 | - EXT_GIC_ID_RTC_ALARM, | 141 | --- a/hw/arm/Kconfig |
266 | - EXT_GIC_ID_RTC_TIC, | 142 | +++ b/hw/arm/Kconfig |
267 | - EXT_GIC_ID_GPIO_XB, | 143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 |
268 | - EXT_GIC_ID_GPIO_XA, | 144 | bool |
269 | - EXT_GIC_ID_MCT_L1, | 145 | select STM32F405_SOC |
270 | - EXT_GIC_ID_IEM_APC, | 146 | |
271 | - EXT_GIC_ID_IEM_IEC, | 147 | +config OLIMEX_STM32_H405 |
272 | - EXT_GIC_ID_NFC, | 148 | + bool |
273 | - EXT_GIC_ID_UART0, | 149 | + select STM32F405_SOC |
274 | - EXT_GIC_ID_UART1, | 150 | + |
275 | - EXT_GIC_ID_UART2, | 151 | config NSERIES |
276 | - EXT_GIC_ID_UART3, | 152 | bool |
277 | - EXT_GIC_ID_UART4, | 153 | select OMAP |
278 | - EXT_GIC_ID_MCT_G0, | 154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
279 | - EXT_GIC_ID_I2C0, | 155 | index XXXXXXX..XXXXXXX 100644 |
280 | - EXT_GIC_ID_I2C1, | 156 | --- a/hw/arm/meson.build |
281 | - EXT_GIC_ID_I2C2, | 157 | +++ b/hw/arm/meson.build |
282 | - EXT_GIC_ID_I2C3, | 158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
283 | - EXT_GIC_ID_I2C4, | 159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) |
284 | - EXT_GIC_ID_I2C5, | 160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) |
285 | - EXT_GIC_ID_I2C6, | 161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
286 | - EXT_GIC_ID_I2C7, | 162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
287 | - EXT_GIC_ID_SPI0, | 163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) |
288 | - EXT_GIC_ID_SPI1, | 164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) |
289 | - EXT_GIC_ID_SPI2, | 165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) |
290 | - EXT_GIC_ID_MCT_G1, | ||
291 | - EXT_GIC_ID_USB_HOST, | ||
292 | - EXT_GIC_ID_USB_DEVICE, | ||
293 | - EXT_GIC_ID_MODEMIF, | ||
294 | - EXT_GIC_ID_HSMMC0, | ||
295 | - EXT_GIC_ID_HSMMC1, | ||
296 | - EXT_GIC_ID_HSMMC2, | ||
297 | - EXT_GIC_ID_HSMMC3, | ||
298 | - EXT_GIC_ID_SDMMC, | ||
299 | - EXT_GIC_ID_MIPI_CSI_4LANE, | ||
300 | - EXT_GIC_ID_MIPI_DSI_4LANE, | ||
301 | - EXT_GIC_ID_MIPI_CSI_2LANE, | ||
302 | - EXT_GIC_ID_MIPI_DSI_2LANE, | ||
303 | - EXT_GIC_ID_ONENAND_AUDI, | ||
304 | - EXT_GIC_ID_ROTATOR, | ||
305 | - EXT_GIC_ID_FIMC0, | ||
306 | - EXT_GIC_ID_FIMC1, | ||
307 | - EXT_GIC_ID_FIMC2, | ||
308 | - EXT_GIC_ID_FIMC3, | ||
309 | - EXT_GIC_ID_JPEG, | ||
310 | - EXT_GIC_ID_2D, | ||
311 | - EXT_GIC_ID_PCIe, | ||
312 | - EXT_GIC_ID_MIXER, | ||
313 | - EXT_GIC_ID_HDMI, | ||
314 | - EXT_GIC_ID_HDMI_I2C, | ||
315 | - EXT_GIC_ID_MFC, | ||
316 | - EXT_GIC_ID_TVENC, | ||
317 | -}; | ||
318 | - | ||
319 | -enum ExtInt { | ||
320 | - EXT_GIC_ID_EXTINT0 = 48, | ||
321 | - EXT_GIC_ID_EXTINT1, | ||
322 | - EXT_GIC_ID_EXTINT2, | ||
323 | - EXT_GIC_ID_EXTINT3, | ||
324 | - EXT_GIC_ID_EXTINT4, | ||
325 | - EXT_GIC_ID_EXTINT5, | ||
326 | - EXT_GIC_ID_EXTINT6, | ||
327 | - EXT_GIC_ID_EXTINT7, | ||
328 | - EXT_GIC_ID_EXTINT8, | ||
329 | - EXT_GIC_ID_EXTINT9, | ||
330 | - EXT_GIC_ID_EXTINT10, | ||
331 | - EXT_GIC_ID_EXTINT11, | ||
332 | - EXT_GIC_ID_EXTINT12, | ||
333 | - EXT_GIC_ID_EXTINT13, | ||
334 | - EXT_GIC_ID_EXTINT14, | ||
335 | - EXT_GIC_ID_EXTINT15 | ||
336 | -}; | ||
337 | - | ||
338 | -/* | ||
339 | - * External GIC sources which are not from External Interrupt Combiner or | ||
340 | - * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
341 | - * which is INTG16 in Internal Interrupt Combiner. | ||
342 | - */ | ||
343 | - | ||
344 | -static const uint32_t | ||
345 | -combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
346 | - /* int combiner groups 16-19 */ | ||
347 | - { }, { }, { }, { }, | ||
348 | - /* int combiner group 20 */ | ||
349 | - { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
350 | - /* int combiner group 21 */ | ||
351 | - { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
352 | - /* int combiner group 22 */ | ||
353 | - { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
354 | - EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
355 | - /* int combiner group 23 */ | ||
356 | - { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
357 | - /* int combiner group 24 */ | ||
358 | - { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
359 | - /* int combiner group 25 */ | ||
360 | - { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
361 | - /* int combiner group 26 */ | ||
362 | - { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
363 | - EXT_GIC_ID_UART4 }, | ||
364 | - /* int combiner group 27 */ | ||
365 | - { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
366 | - EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
367 | - EXT_GIC_ID_I2C7 }, | ||
368 | - /* int combiner group 28 */ | ||
369 | - { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
370 | - /* int combiner group 29 */ | ||
371 | - { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
372 | - EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
373 | - /* int combiner group 30 */ | ||
374 | - { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
375 | - /* int combiner group 31 */ | ||
376 | - { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
377 | - /* int combiner group 32 */ | ||
378 | - { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
379 | - /* int combiner group 33 */ | ||
380 | - { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
381 | - /* int combiner group 34 */ | ||
382 | - { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
383 | - /* int combiner group 35 */ | ||
384 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
385 | - /* int combiner group 36 */ | ||
386 | - { EXT_GIC_ID_MIXER }, | ||
387 | - /* int combiner group 37 */ | ||
388 | - { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
389 | - EXT_GIC_ID_EXTINT7 }, | ||
390 | - /* groups 38-50 */ | ||
391 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
392 | - /* int combiner group 51 */ | ||
393 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
394 | - /* group 52 */ | ||
395 | - { }, | ||
396 | - /* int combiner group 53 */ | ||
397 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
398 | - /* groups 54-63 */ | ||
399 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
400 | -}; | ||
401 | - | ||
402 | #define EXYNOS4210_GIC_NIRQ 160 | ||
403 | |||
404 | #define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000 | ||
405 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
406 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
407 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
408 | |||
409 | -/* | ||
410 | - * Initialize board IRQs. | ||
411 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
412 | - */ | ||
413 | -void exynos4210_init_board_irqs(Exynos4210State *s) | ||
414 | -{ | ||
415 | - uint32_t grp, bit, irq_id, n; | ||
416 | - Exynos4210Irq *is = &s->irqs; | ||
417 | - | ||
418 | - for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
419 | - irq_id = 0; | ||
420 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
421 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
422 | - /* MCT_G0 is passed to External GIC */ | ||
423 | - irq_id = EXT_GIC_ID_MCT_G0; | ||
424 | - } | ||
425 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
426 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
427 | - /* MCT_G1 is passed to External and GIC */ | ||
428 | - irq_id = EXT_GIC_ID_MCT_G1; | ||
429 | - } | ||
430 | - if (irq_id) { | ||
431 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
432 | - is->ext_gic_irq[irq_id - 32]); | ||
433 | - } else { | ||
434 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
435 | - is->ext_combiner_irq[n]); | ||
436 | - } | ||
437 | - } | ||
438 | - for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
439 | - /* these IDs are passed to Internal Combiner and External GIC */ | ||
440 | - grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
441 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
442 | - irq_id = combiner_grp_to_gic_id[grp - | ||
443 | - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
444 | - | ||
445 | - if (irq_id) { | ||
446 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
447 | - is->ext_gic_irq[irq_id - 32]); | ||
448 | - } | ||
449 | - } | ||
450 | -} | ||
451 | - | ||
452 | -/* | ||
453 | - * Get IRQ number from exynos4210 IRQ subsystem stub. | ||
454 | - * To identify IRQ source use internal combiner group and bit number | ||
455 | - * grp - group number | ||
456 | - * bit - bit number inside group | ||
457 | - */ | ||
458 | -uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
459 | -{ | ||
460 | - return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
461 | -} | ||
462 | - | ||
463 | -/********* GIC part *********/ | ||
464 | - | ||
465 | #define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
466 | OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
467 | |||
468 | -- | 166 | -- |
469 | 2.25.1 | 167 | 2.34.1 |
168 | |||
169 | diff view generated by jsdifflib |
1 | Switch the creation of the combiner devices to the new-style | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | "embedded in state struct" approach, so we can easily refer | ||
3 | to the object elsewhere during realize. | ||
4 | 2 | ||
3 | During SPL boot several Clock Controller Module (CCM) registers are | ||
4 | read, most important are PLL and Tuning, as well as divisor registers. | ||
5 | |||
6 | This patch adds these registers and initializes reset values from user's | ||
7 | guide. | ||
8 | |||
9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
10 | |||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220404154658.565020-18-peter.maydell@linaro.org | ||
8 | --- | 14 | --- |
9 | include/hw/arm/exynos4210.h | 3 ++ | 15 | include/hw/arm/allwinner-a10.h | 2 + |
10 | include/hw/intc/exynos4210_combiner.h | 57 +++++++++++++++++++++++++++ | 16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ |
11 | hw/arm/exynos4210.c | 20 +++++----- | 17 | hw/arm/allwinner-a10.c | 7 + |
12 | hw/intc/exynos4210_combiner.c | 31 +-------------- | 18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ |
13 | 4 files changed, 72 insertions(+), 39 deletions(-) | 19 | hw/arm/Kconfig | 1 + |
14 | create mode 100644 include/hw/intc/exynos4210_combiner.h | 20 | hw/misc/Kconfig | 3 + |
21 | hw/misc/meson.build | 1 + | ||
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
15 | 25 | ||
16 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
17 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/exynos4210.h | 28 | --- a/include/hw/arm/allwinner-a10.h |
19 | +++ b/include/hw/arm/exynos4210.h | 29 | +++ b/include/hw/arm/allwinner-a10.h |
20 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/sysbus.h" | 31 | #include "hw/usb/hcd-ohci.h" |
22 | #include "hw/cpu/a9mpcore.h" | 32 | #include "hw/usb/hcd-ehci.h" |
23 | #include "hw/intc/exynos4210_gic.h" | 33 | #include "hw/rtc/allwinner-rtc.h" |
24 | +#include "hw/intc/exynos4210_combiner.h" | 34 | +#include "hw/misc/allwinner-a10-ccm.h" |
25 | #include "hw/core/split-irq.h" | 35 | |
26 | #include "target/arm/cpu-qom.h" | 36 | #include "target/arm/cpu.h" |
27 | #include "qom/object.h" | 37 | #include "qom/object.h" |
28 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
29 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 39 | /*< public >*/ |
30 | A9MPPrivState a9mpcore; | 40 | |
31 | Exynos4210GicState ext_gic; | 41 | ARMCPU cpu; |
32 | + Exynos4210CombinerState int_combiner; | 42 | + AwA10ClockCtlState ccm; |
33 | + Exynos4210CombinerState ext_combiner; | 43 | AwA10PITState timer; |
34 | SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | 44 | AwA10PICState intc; |
35 | }; | 45 | AwEmacState emac; |
36 | 46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | |
37 | diff --git a/include/hw/intc/exynos4210_combiner.h b/include/hw/intc/exynos4210_combiner.h | ||
38 | new file mode 100644 | 47 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 48 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 49 | --- /dev/null |
41 | +++ b/include/hw/intc/exynos4210_combiner.h | 50 | +++ b/include/hw/misc/allwinner-a10-ccm.h |
42 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
43 | +/* | 52 | +/* |
44 | + * Samsung exynos4210 Interrupt Combiner | 53 | + * Allwinner A10 Clock Control Module emulation |
45 | + * | 54 | + * |
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | 55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
47 | + * All rights reserved. | 56 | + * |
48 | + * | 57 | + * This file is derived from Allwinner H3 CCU, |
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | 58 | + * by Niek Linnenbank. |
50 | + * | 59 | + * |
51 | + * This program is free software; you can redistribute it and/or modify it | 60 | + * This program is free software: you can redistribute it and/or modify |
52 | + * under the terms of the GNU General Public License as published by the | 61 | + * it under the terms of the GNU General Public License as published by |
53 | + * Free Software Foundation; either version 2 of the License, or (at your | 62 | + * the Free Software Foundation, either version 2 of the License, or |
54 | + * option) any later version. | 63 | + * (at your option) any later version. |
55 | + * | 64 | + * |
56 | + * This program is distributed in the hope that it will be useful, | 65 | + * This program is distributed in the hope that it will be useful, |
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | 67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
59 | + * See the GNU General Public License for more details. | 68 | + * GNU General Public License for more details. |
60 | + * | 69 | + * |
61 | + * You should have received a copy of the GNU General Public License along | 70 | + * You should have received a copy of the GNU General Public License |
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | 71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
63 | + */ | 72 | + */ |
64 | + | 73 | + |
65 | +#ifndef HW_INTC_EXYNOS4210_COMBINER | 74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H |
66 | +#define HW_INTC_EXYNOS4210_COMBINER | 75 | +#define HW_MISC_ALLWINNER_A10_CCM_H |
67 | + | 76 | + |
77 | +#include "qom/object.h" | ||
68 | +#include "hw/sysbus.h" | 78 | +#include "hw/sysbus.h" |
69 | + | 79 | + |
80 | +/** | ||
81 | + * @name Constants | ||
82 | + * @{ | ||
83 | + */ | ||
84 | + | ||
85 | +/** Size of register I/O address space used by CCM device */ | ||
86 | +#define AW_A10_CCM_IOSIZE (0x400) | ||
87 | + | ||
88 | +/** Total number of known registers */ | ||
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | ||
90 | + | ||
91 | +/** @} */ | ||
92 | + | ||
93 | +/** | ||
94 | + * @name Object model | ||
95 | + * @{ | ||
96 | + */ | ||
97 | + | ||
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
107 | + /*< private >*/ | ||
108 | + SysBusDevice parent_obj; | ||
109 | + /*< public >*/ | ||
110 | + | ||
111 | + /** Maps I/O registers in physical memory */ | ||
112 | + MemoryRegion iomem; | ||
113 | + | ||
114 | + /** Array of hardware registers */ | ||
115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; | ||
116 | +}; | ||
117 | + | ||
118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/hw/arm/allwinner-a10.c | ||
122 | +++ b/hw/arm/allwinner-a10.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #include "hw/usb/hcd-ohci.h" | ||
125 | |||
126 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
127 | +#define AW_A10_CCM_BASE 0x01c20000 | ||
128 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
152 | new file mode 100644 | ||
153 | index XXXXXXX..XXXXXXX | ||
154 | --- /dev/null | ||
155 | +++ b/hw/misc/allwinner-a10-ccm.c | ||
156 | @@ -XXX,XX +XXX,XX @@ | ||
70 | +/* | 157 | +/* |
71 | + * State for each output signal of internal combiner | 158 | + * Allwinner A10 Clock Control Module emulation |
159 | + * | ||
160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
161 | + * | ||
162 | + * This file is derived from Allwinner H3 CCU, | ||
163 | + * by Niek Linnenbank. | ||
164 | + * | ||
165 | + * This program is free software: you can redistribute it and/or modify | ||
166 | + * it under the terms of the GNU General Public License as published by | ||
167 | + * the Free Software Foundation, either version 2 of the License, or | ||
168 | + * (at your option) any later version. | ||
169 | + * | ||
170 | + * This program is distributed in the hope that it will be useful, | ||
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
173 | + * GNU General Public License for more details. | ||
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
72 | + */ | 177 | + */ |
73 | +typedef struct CombinerGroupState { | 178 | + |
74 | + uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | 179 | +#include "qemu/osdep.h" |
75 | + uint8_t src_pending; /* Pending source interrupts before masking */ | 180 | +#include "qemu/units.h" |
76 | +} CombinerGroupState; | 181 | +#include "hw/sysbus.h" |
77 | + | 182 | +#include "migration/vmstate.h" |
78 | +#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | 183 | +#include "qemu/log.h" |
79 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | 184 | +#include "qemu/module.h" |
80 | + | 185 | +#include "hw/misc/allwinner-a10-ccm.h" |
81 | +/* Number of groups and total number of interrupts for the internal combiner */ | 186 | + |
82 | +#define IIC_NGRP 64 | 187 | +/* CCM register offsets */ |
83 | +#define IIC_NIRQ (IIC_NGRP * 8) | 188 | +enum { |
84 | +#define IIC_REGSET_SIZE 0x41 | 189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ |
85 | + | 190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ |
86 | +struct Exynos4210CombinerState { | 191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ |
87 | + SysBusDevice parent_obj; | 192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ |
88 | + | 193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ |
89 | + MemoryRegion iomem; | 194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ |
90 | + | 195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ |
91 | + struct CombinerGroupState group[IIC_NGRP]; | 196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ |
92 | + uint32_t reg_set[IIC_REGSET_SIZE]; | 197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ |
93 | + uint32_t icipsr[2]; | 198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ |
94 | + uint32_t external; /* 1 means that this combiner is external */ | 199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ |
95 | + | 200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ |
96 | + qemu_irq output_irq[IIC_NGRP]; | 201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ |
97 | +}; | 202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ |
98 | + | 203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ |
99 | +#endif | 204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ |
100 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 205 | +}; |
206 | + | ||
207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
208 | + | ||
209 | +/* CCM register reset values */ | ||
210 | +enum { | ||
211 | + REG_PLL1_CFG_RST = 0x21005000, | ||
212 | + REG_PLL1_TUN_RST = 0x0A101000, | ||
213 | + REG_PLL2_CFG_RST = 0x08100010, | ||
214 | + REG_PLL2_TUN_RST = 0x00000000, | ||
215 | + REG_PLL3_CFG_RST = 0x0010D063, | ||
216 | + REG_PLL4_CFG_RST = 0x21009911, | ||
217 | + REG_PLL5_CFG_RST = 0x11049280, | ||
218 | + REG_PLL5_TUN_RST = 0x14888000, | ||
219 | + REG_PLL6_CFG_RST = 0x21009911, | ||
220 | + REG_PLL6_TUN_RST = 0x00000000, | ||
221 | + REG_PLL7_CFG_RST = 0x0010D063, | ||
222 | + REG_PLL1_TUN2_RST = 0x00000000, | ||
223 | + REG_PLL5_TUN2_RST = 0x00000000, | ||
224 | + REG_PLL8_CFG_RST = 0x21009911, | ||
225 | + REG_OSC24M_CFG_RST = 0x00138013, | ||
226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, | ||
227 | +}; | ||
228 | + | ||
229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, | ||
230 | + unsigned size) | ||
231 | +{ | ||
232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
233 | + const uint32_t idx = REG_INDEX(offset); | ||
234 | + | ||
235 | + switch (offset) { | ||
236 | + case REG_PLL1_CFG: | ||
237 | + case REG_PLL1_TUN: | ||
238 | + case REG_PLL2_CFG: | ||
239 | + case REG_PLL2_TUN: | ||
240 | + case REG_PLL3_CFG: | ||
241 | + case REG_PLL4_CFG: | ||
242 | + case REG_PLL5_CFG: | ||
243 | + case REG_PLL5_TUN: | ||
244 | + case REG_PLL6_CFG: | ||
245 | + case REG_PLL6_TUN: | ||
246 | + case REG_PLL7_CFG: | ||
247 | + case REG_PLL1_TUN2: | ||
248 | + case REG_PLL5_TUN2: | ||
249 | + case REG_PLL8_CFG: | ||
250 | + case REG_OSC24M_CFG: | ||
251 | + case REG_CPU_AHB_APB0_CFG: | ||
252 | + break; | ||
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
255 | + __func__, (uint32_t)offset); | ||
256 | + return 0; | ||
257 | + default: | ||
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
259 | + __func__, (uint32_t)offset); | ||
260 | + return 0; | ||
261 | + } | ||
262 | + | ||
263 | + return s->regs[idx]; | ||
264 | +} | ||
265 | + | ||
266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, | ||
267 | + uint64_t val, unsigned size) | ||
268 | +{ | ||
269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
270 | + const uint32_t idx = REG_INDEX(offset); | ||
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PLL1_CFG: | ||
274 | + case REG_PLL1_TUN: | ||
275 | + case REG_PLL2_CFG: | ||
276 | + case REG_PLL2_TUN: | ||
277 | + case REG_PLL3_CFG: | ||
278 | + case REG_PLL4_CFG: | ||
279 | + case REG_PLL5_CFG: | ||
280 | + case REG_PLL5_TUN: | ||
281 | + case REG_PLL6_CFG: | ||
282 | + case REG_PLL6_TUN: | ||
283 | + case REG_PLL7_CFG: | ||
284 | + case REG_PLL1_TUN2: | ||
285 | + case REG_PLL5_TUN2: | ||
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
289 | + break; | ||
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
296 | + __func__, (uint32_t)offset); | ||
297 | + break; | ||
298 | + } | ||
299 | + | ||
300 | + s->regs[idx] = (uint32_t) val; | ||
301 | +} | ||
302 | + | ||
303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { | ||
304 | + .read = allwinner_a10_ccm_read, | ||
305 | + .write = allwinner_a10_ccm_write, | ||
306 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
307 | + .valid = { | ||
308 | + .min_access_size = 4, | ||
309 | + .max_access_size = 4, | ||
310 | + }, | ||
311 | + .impl.min_access_size = 4, | ||
312 | +}; | ||
313 | + | ||
314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) | ||
315 | +{ | ||
316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
317 | + | ||
318 | + /* Set default values for registers */ | ||
319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; | ||
320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; | ||
321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; | ||
322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; | ||
323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; | ||
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | ||
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | ||
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | ||
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | ||
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | ||
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | ||
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | ||
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | ||
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | ||
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | ||
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | ||
335 | +} | ||
336 | + | ||
337 | +static void allwinner_a10_ccm_init(Object *obj) | ||
338 | +{ | ||
339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
341 | + | ||
342 | + /* Memory mapping */ | ||
343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, | ||
344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); | ||
345 | + sysbus_init_mmio(sbd, &s->iomem); | ||
346 | +} | ||
347 | + | ||
348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { | ||
349 | + .name = "allwinner-a10-ccm", | ||
350 | + .version_id = 1, | ||
351 | + .minimum_version_id = 1, | ||
352 | + .fields = (VMStateField[]) { | ||
353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), | ||
354 | + VMSTATE_END_OF_LIST() | ||
355 | + } | ||
356 | +}; | ||
357 | + | ||
358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) | ||
359 | +{ | ||
360 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
362 | + | ||
363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; | ||
364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; | ||
365 | +} | ||
366 | + | ||
367 | +static const TypeInfo allwinner_a10_ccm_info = { | ||
368 | + .name = TYPE_AW_A10_CCM, | ||
369 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
370 | + .instance_init = allwinner_a10_ccm_init, | ||
371 | + .instance_size = sizeof(AwA10ClockCtlState), | ||
372 | + .class_init = allwinner_a10_ccm_class_init, | ||
373 | +}; | ||
374 | + | ||
375 | +static void allwinner_a10_ccm_register(void) | ||
376 | +{ | ||
377 | + type_register_static(&allwinner_a10_ccm_info); | ||
378 | +} | ||
379 | + | ||
380 | +type_init(allwinner_a10_ccm_register) | ||
381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
101 | index XXXXXXX..XXXXXXX 100644 | 382 | index XXXXXXX..XXXXXXX 100644 |
102 | --- a/hw/arm/exynos4210.c | 383 | --- a/hw/arm/Kconfig |
103 | +++ b/hw/arm/exynos4210.c | 384 | +++ b/hw/arm/Kconfig |
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
105 | } | 386 | select AHCI |
106 | 387 | select ALLWINNER_A10_PIT | |
107 | /* Internal Interrupt Combiner */ | 388 | select ALLWINNER_A10_PIC |
108 | - dev = qdev_new("exynos4210.combiner"); | 389 | + select ALLWINNER_A10_CCM |
109 | - busdev = SYS_BUS_DEVICE(dev); | 390 | select ALLWINNER_EMAC |
110 | - sysbus_realize_and_unref(busdev, &error_fatal); | 391 | select SERIAL |
111 | + busdev = SYS_BUS_DEVICE(&s->int_combiner); | 392 | select UNIMP |
112 | + sysbus_realize(busdev, &error_fatal); | 393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
113 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
114 | sysbus_connect_irq(busdev, n, | ||
115 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
116 | } | ||
117 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
118 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
119 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
120 | |||
121 | /* External Interrupt Combiner */ | ||
122 | - dev = qdev_new("exynos4210.combiner"); | ||
123 | - qdev_prop_set_uint32(dev, "external", 1); | ||
124 | - busdev = SYS_BUS_DEVICE(dev); | ||
125 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
126 | + qdev_prop_set_uint32(DEVICE(&s->ext_combiner), "external", 1); | ||
127 | + busdev = SYS_BUS_DEVICE(&s->ext_combiner); | ||
128 | + sysbus_realize(busdev, &error_fatal); | ||
129 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
130 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
131 | } | ||
132 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
133 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
134 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
135 | |||
136 | /* Initialize board IRQs. */ | ||
137 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
138 | |||
139 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
140 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
141 | + object_initialize_child(obj, "int-combiner", &s->int_combiner, | ||
142 | + TYPE_EXYNOS4210_COMBINER); | ||
143 | + object_initialize_child(obj, "ext-combiner", &s->ext_combiner, | ||
144 | + TYPE_EXYNOS4210_COMBINER); | ||
145 | } | ||
146 | |||
147 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
148 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | ||
149 | index XXXXXXX..XXXXXXX 100644 | 394 | index XXXXXXX..XXXXXXX 100644 |
150 | --- a/hw/intc/exynos4210_combiner.c | 395 | --- a/hw/misc/Kconfig |
151 | +++ b/hw/intc/exynos4210_combiner.c | 396 | +++ b/hw/misc/Kconfig |
152 | @@ -XXX,XX +XXX,XX @@ | 397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL |
153 | #include "hw/sysbus.h" | 398 | config LASI |
154 | #include "migration/vmstate.h" | 399 | bool |
155 | #include "qemu/module.h" | 400 | |
156 | - | 401 | +config ALLWINNER_A10_CCM |
157 | +#include "hw/intc/exynos4210_combiner.h" | 402 | + bool |
158 | #include "hw/arm/exynos4210.h" | 403 | + |
159 | #include "hw/hw.h" | 404 | source macio/Kconfig |
160 | #include "hw/irq.h" | 405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
161 | @@ -XXX,XX +XXX,XX @@ | 406 | index XXXXXXX..XXXXXXX 100644 |
162 | #define DPRINTF(fmt, ...) do {} while (0) | 407 | --- a/hw/misc/meson.build |
163 | #endif | 408 | +++ b/hw/misc/meson.build |
164 | 409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | |
165 | -#define IIC_NGRP 64 /* Internal Interrupt Combiner | 410 | |
166 | - Groups number */ | 411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) |
167 | -#define IIC_NIRQ (IIC_NGRP * 8)/* Internal Interrupt Combiner | 412 | |
168 | - Interrupts number */ | 413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) |
169 | #define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */ | 414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) |
170 | -#define IIC_REGSET_SIZE 0x41 | 415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) |
171 | - | 416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) |
172 | -/* | ||
173 | - * State for each output signal of internal combiner | ||
174 | - */ | ||
175 | -typedef struct CombinerGroupState { | ||
176 | - uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
177 | - uint8_t src_pending; /* Pending source interrupts before masking */ | ||
178 | -} CombinerGroupState; | ||
179 | - | ||
180 | -#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | ||
181 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | ||
182 | - | ||
183 | -struct Exynos4210CombinerState { | ||
184 | - SysBusDevice parent_obj; | ||
185 | - | ||
186 | - MemoryRegion iomem; | ||
187 | - | ||
188 | - struct CombinerGroupState group[IIC_NGRP]; | ||
189 | - uint32_t reg_set[IIC_REGSET_SIZE]; | ||
190 | - uint32_t icipsr[2]; | ||
191 | - uint32_t external; /* 1 means that this combiner is external */ | ||
192 | - | ||
193 | - qemu_irq output_irq[IIC_NGRP]; | ||
194 | -}; | ||
195 | |||
196 | static const VMStateDescription vmstate_exynos4210_combiner_group_state = { | ||
197 | .name = "exynos4210.combiner.groupstate", | ||
198 | -- | 417 | -- |
199 | 2.25.1 | 418 | 2.34.1 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add a model of the Xilinx Versal CRL. | 3 | During SPL boot several DRAM Controller registers are used. Most |
4 | 4 | important registers are those related to DRAM initialization and | |
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 5 | calibration, where SPL initiates process and waits until certain bit is |
6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> | 6 | set/cleared. |
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | 7 | |
8 | Message-id: 20220406174303.2022038-4-edgar.iglesias@xilinx.com | 8 | This patch adds these registers, initializes reset values from user's |
9 | guide and updates state of registers as SPL expects it. | ||
10 | |||
11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
12 | |||
13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++ | 17 | include/hw/arm/allwinner-a10.h | 2 + |
12 | hw/misc/xlnx-versal-crl.c | 421 ++++++++++++++++++++++++++++++ | 18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ |
13 | hw/misc/meson.build | 1 + | 19 | hw/arm/allwinner-a10.c | 7 + |
14 | 3 files changed, 657 insertions(+) | 20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ |
15 | create mode 100644 include/hw/misc/xlnx-versal-crl.h | 21 | hw/arm/Kconfig | 1 + |
16 | create mode 100644 hw/misc/xlnx-versal-crl.c | 22 | hw/misc/Kconfig | 3 + |
17 | 23 | hw/misc/meson.build | 1 + | |
18 | diff --git a/include/hw/misc/xlnx-versal-crl.h b/include/hw/misc/xlnx-versal-crl.h | 24 | 7 files changed, 261 insertions(+) |
25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
26 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
27 | |||
28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/arm/allwinner-a10.h | ||
31 | +++ b/include/hw/arm/allwinner-a10.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "hw/usb/hcd-ehci.h" | ||
34 | #include "hw/rtc/allwinner-rtc.h" | ||
35 | #include "hw/misc/allwinner-a10-ccm.h" | ||
36 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
37 | |||
38 | #include "target/arm/cpu.h" | ||
39 | #include "qom/object.h" | ||
40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
41 | |||
42 | ARMCPU cpu; | ||
43 | AwA10ClockCtlState ccm; | ||
44 | + AwA10DramControllerState dramc; | ||
45 | AwA10PITState timer; | ||
46 | AwA10PICState intc; | ||
47 | AwEmacState emac; | ||
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | ||
19 | new file mode 100644 | 49 | new file mode 100644 |
20 | index XXXXXXX..XXXXXXX | 50 | index XXXXXXX..XXXXXXX |
21 | --- /dev/null | 51 | --- /dev/null |
22 | +++ b/include/hw/misc/xlnx-versal-crl.h | 52 | +++ b/include/hw/misc/allwinner-a10-dramc.h |
23 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
24 | +/* | 54 | +/* |
25 | + * QEMU model of the Clock-Reset-LPD (CRL). | 55 | + * Allwinner A10 DRAM Controller emulation |
26 | + * | 56 | + * |
27 | + * Copyright (c) 2022 Xilinx Inc. | 57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
28 | + * SPDX-License-Identifier: GPL-2.0-or-later | 58 | + * |
29 | + * | 59 | + * This file is derived from Allwinner H3 DRAMC, |
30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 60 | + * by Niek Linnenbank. |
31 | + */ | 61 | + * |
32 | +#ifndef HW_MISC_XLNX_VERSAL_CRL_H | 62 | + * This program is free software: you can redistribute it and/or modify |
33 | +#define HW_MISC_XLNX_VERSAL_CRL_H | 63 | + * it under the terms of the GNU General Public License as published by |
34 | + | 64 | + * the Free Software Foundation, either version 2 of the License, or |
65 | + * (at your option) any later version. | ||
66 | + * | ||
67 | + * This program is distributed in the hope that it will be useful, | ||
68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
70 | + * GNU General Public License for more details. | ||
71 | + * | ||
72 | + * You should have received a copy of the GNU General Public License | ||
73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
74 | + */ | ||
75 | + | ||
76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H | ||
77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H | ||
78 | + | ||
79 | +#include "qom/object.h" | ||
35 | +#include "hw/sysbus.h" | 80 | +#include "hw/sysbus.h" |
36 | +#include "hw/register.h" | 81 | +#include "hw/register.h" |
37 | +#include "target/arm/cpu.h" | 82 | + |
38 | + | 83 | +/** |
39 | +#define TYPE_XLNX_VERSAL_CRL "xlnx,versal-crl" | 84 | + * @name Constants |
40 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCRL, XLNX_VERSAL_CRL) | 85 | + * @{ |
41 | + | 86 | + */ |
42 | +REG32(ERR_CTRL, 0x0) | 87 | + |
43 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) | 88 | +/** Size of register I/O address space used by DRAMC device */ |
44 | +REG32(IR_STATUS, 0x4) | 89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) |
45 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) | 90 | + |
46 | +REG32(IR_MASK, 0x8) | 91 | +/** Total number of known registers */ |
47 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) | 92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) |
48 | +REG32(IR_ENABLE, 0xc) | 93 | + |
49 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) | 94 | +/** @} */ |
50 | +REG32(IR_DISABLE, 0x10) | 95 | + |
51 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) | 96 | +/** |
52 | +REG32(WPROT, 0x1c) | 97 | + * @name Object model |
53 | + FIELD(WPROT, ACTIVE, 0, 1) | 98 | + * @{ |
54 | +REG32(PLL_CLK_OTHER_DMN, 0x20) | 99 | + */ |
55 | + FIELD(PLL_CLK_OTHER_DMN, APLL_BYPASS, 0, 1) | 100 | + |
56 | +REG32(RPLL_CTRL, 0x40) | 101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" |
57 | + FIELD(RPLL_CTRL, POST_SRC, 24, 3) | 102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) |
58 | + FIELD(RPLL_CTRL, PRE_SRC, 20, 3) | 103 | + |
59 | + FIELD(RPLL_CTRL, CLKOUTDIV, 16, 2) | 104 | +/** @} */ |
60 | + FIELD(RPLL_CTRL, FBDIV, 8, 8) | 105 | + |
61 | + FIELD(RPLL_CTRL, BYPASS, 3, 1) | 106 | +/** |
62 | + FIELD(RPLL_CTRL, RESET, 0, 1) | 107 | + * Allwinner A10 DRAMC object instance state. |
63 | +REG32(RPLL_CFG, 0x44) | 108 | + */ |
64 | + FIELD(RPLL_CFG, LOCK_DLY, 25, 7) | 109 | +struct AwA10DramControllerState { |
65 | + FIELD(RPLL_CFG, LOCK_CNT, 13, 10) | 110 | + /*< private >*/ |
66 | + FIELD(RPLL_CFG, LFHF, 10, 2) | ||
67 | + FIELD(RPLL_CFG, CP, 5, 4) | ||
68 | + FIELD(RPLL_CFG, RES, 0, 4) | ||
69 | +REG32(RPLL_FRAC_CFG, 0x48) | ||
70 | + FIELD(RPLL_FRAC_CFG, ENABLED, 31, 1) | ||
71 | + FIELD(RPLL_FRAC_CFG, SEED, 22, 3) | ||
72 | + FIELD(RPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
73 | + FIELD(RPLL_FRAC_CFG, ORDER, 18, 1) | ||
74 | + FIELD(RPLL_FRAC_CFG, DATA, 0, 16) | ||
75 | +REG32(PLL_STATUS, 0x50) | ||
76 | + FIELD(PLL_STATUS, RPLL_STABLE, 2, 1) | ||
77 | + FIELD(PLL_STATUS, RPLL_LOCK, 0, 1) | ||
78 | +REG32(RPLL_TO_XPD_CTRL, 0x100) | ||
79 | + FIELD(RPLL_TO_XPD_CTRL, CLKACT, 25, 1) | ||
80 | + FIELD(RPLL_TO_XPD_CTRL, DIVISOR0, 8, 10) | ||
81 | +REG32(LPD_TOP_SWITCH_CTRL, 0x104) | ||
82 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT_ADMA, 26, 1) | ||
83 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT, 25, 1) | ||
84 | + FIELD(LPD_TOP_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
85 | + FIELD(LPD_TOP_SWITCH_CTRL, SRCSEL, 0, 3) | ||
86 | +REG32(LPD_LSBUS_CTRL, 0x108) | ||
87 | + FIELD(LPD_LSBUS_CTRL, CLKACT, 25, 1) | ||
88 | + FIELD(LPD_LSBUS_CTRL, DIVISOR0, 8, 10) | ||
89 | + FIELD(LPD_LSBUS_CTRL, SRCSEL, 0, 3) | ||
90 | +REG32(CPU_R5_CTRL, 0x10c) | ||
91 | + FIELD(CPU_R5_CTRL, CLKACT_OCM2, 28, 1) | ||
92 | + FIELD(CPU_R5_CTRL, CLKACT_OCM, 27, 1) | ||
93 | + FIELD(CPU_R5_CTRL, CLKACT_CORE, 26, 1) | ||
94 | + FIELD(CPU_R5_CTRL, CLKACT, 25, 1) | ||
95 | + FIELD(CPU_R5_CTRL, DIVISOR0, 8, 10) | ||
96 | + FIELD(CPU_R5_CTRL, SRCSEL, 0, 3) | ||
97 | +REG32(IOU_SWITCH_CTRL, 0x114) | ||
98 | + FIELD(IOU_SWITCH_CTRL, CLKACT, 25, 1) | ||
99 | + FIELD(IOU_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
100 | + FIELD(IOU_SWITCH_CTRL, SRCSEL, 0, 3) | ||
101 | +REG32(GEM0_REF_CTRL, 0x118) | ||
102 | + FIELD(GEM0_REF_CTRL, CLKACT_RX, 27, 1) | ||
103 | + FIELD(GEM0_REF_CTRL, CLKACT_TX, 26, 1) | ||
104 | + FIELD(GEM0_REF_CTRL, CLKACT, 25, 1) | ||
105 | + FIELD(GEM0_REF_CTRL, DIVISOR0, 8, 10) | ||
106 | + FIELD(GEM0_REF_CTRL, SRCSEL, 0, 3) | ||
107 | +REG32(GEM1_REF_CTRL, 0x11c) | ||
108 | + FIELD(GEM1_REF_CTRL, CLKACT_RX, 27, 1) | ||
109 | + FIELD(GEM1_REF_CTRL, CLKACT_TX, 26, 1) | ||
110 | + FIELD(GEM1_REF_CTRL, CLKACT, 25, 1) | ||
111 | + FIELD(GEM1_REF_CTRL, DIVISOR0, 8, 10) | ||
112 | + FIELD(GEM1_REF_CTRL, SRCSEL, 0, 3) | ||
113 | +REG32(GEM_TSU_REF_CTRL, 0x120) | ||
114 | + FIELD(GEM_TSU_REF_CTRL, CLKACT, 25, 1) | ||
115 | + FIELD(GEM_TSU_REF_CTRL, DIVISOR0, 8, 10) | ||
116 | + FIELD(GEM_TSU_REF_CTRL, SRCSEL, 0, 3) | ||
117 | +REG32(USB0_BUS_REF_CTRL, 0x124) | ||
118 | + FIELD(USB0_BUS_REF_CTRL, CLKACT, 25, 1) | ||
119 | + FIELD(USB0_BUS_REF_CTRL, DIVISOR0, 8, 10) | ||
120 | + FIELD(USB0_BUS_REF_CTRL, SRCSEL, 0, 3) | ||
121 | +REG32(UART0_REF_CTRL, 0x128) | ||
122 | + FIELD(UART0_REF_CTRL, CLKACT, 25, 1) | ||
123 | + FIELD(UART0_REF_CTRL, DIVISOR0, 8, 10) | ||
124 | + FIELD(UART0_REF_CTRL, SRCSEL, 0, 3) | ||
125 | +REG32(UART1_REF_CTRL, 0x12c) | ||
126 | + FIELD(UART1_REF_CTRL, CLKACT, 25, 1) | ||
127 | + FIELD(UART1_REF_CTRL, DIVISOR0, 8, 10) | ||
128 | + FIELD(UART1_REF_CTRL, SRCSEL, 0, 3) | ||
129 | +REG32(SPI0_REF_CTRL, 0x130) | ||
130 | + FIELD(SPI0_REF_CTRL, CLKACT, 25, 1) | ||
131 | + FIELD(SPI0_REF_CTRL, DIVISOR0, 8, 10) | ||
132 | + FIELD(SPI0_REF_CTRL, SRCSEL, 0, 3) | ||
133 | +REG32(SPI1_REF_CTRL, 0x134) | ||
134 | + FIELD(SPI1_REF_CTRL, CLKACT, 25, 1) | ||
135 | + FIELD(SPI1_REF_CTRL, DIVISOR0, 8, 10) | ||
136 | + FIELD(SPI1_REF_CTRL, SRCSEL, 0, 3) | ||
137 | +REG32(CAN0_REF_CTRL, 0x138) | ||
138 | + FIELD(CAN0_REF_CTRL, CLKACT, 25, 1) | ||
139 | + FIELD(CAN0_REF_CTRL, DIVISOR0, 8, 10) | ||
140 | + FIELD(CAN0_REF_CTRL, SRCSEL, 0, 3) | ||
141 | +REG32(CAN1_REF_CTRL, 0x13c) | ||
142 | + FIELD(CAN1_REF_CTRL, CLKACT, 25, 1) | ||
143 | + FIELD(CAN1_REF_CTRL, DIVISOR0, 8, 10) | ||
144 | + FIELD(CAN1_REF_CTRL, SRCSEL, 0, 3) | ||
145 | +REG32(I2C0_REF_CTRL, 0x140) | ||
146 | + FIELD(I2C0_REF_CTRL, CLKACT, 25, 1) | ||
147 | + FIELD(I2C0_REF_CTRL, DIVISOR0, 8, 10) | ||
148 | + FIELD(I2C0_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(I2C1_REF_CTRL, 0x144) | ||
150 | + FIELD(I2C1_REF_CTRL, CLKACT, 25, 1) | ||
151 | + FIELD(I2C1_REF_CTRL, DIVISOR0, 8, 10) | ||
152 | + FIELD(I2C1_REF_CTRL, SRCSEL, 0, 3) | ||
153 | +REG32(DBG_LPD_CTRL, 0x148) | ||
154 | + FIELD(DBG_LPD_CTRL, CLKACT, 25, 1) | ||
155 | + FIELD(DBG_LPD_CTRL, DIVISOR0, 8, 10) | ||
156 | + FIELD(DBG_LPD_CTRL, SRCSEL, 0, 3) | ||
157 | +REG32(TIMESTAMP_REF_CTRL, 0x14c) | ||
158 | + FIELD(TIMESTAMP_REF_CTRL, CLKACT, 25, 1) | ||
159 | + FIELD(TIMESTAMP_REF_CTRL, DIVISOR0, 8, 10) | ||
160 | + FIELD(TIMESTAMP_REF_CTRL, SRCSEL, 0, 3) | ||
161 | +REG32(CRL_SAFETY_CHK, 0x150) | ||
162 | +REG32(PSM_REF_CTRL, 0x154) | ||
163 | + FIELD(PSM_REF_CTRL, DIVISOR0, 8, 10) | ||
164 | + FIELD(PSM_REF_CTRL, SRCSEL, 0, 3) | ||
165 | +REG32(DBG_TSTMP_CTRL, 0x158) | ||
166 | + FIELD(DBG_TSTMP_CTRL, CLKACT, 25, 1) | ||
167 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 10) | ||
168 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
169 | +REG32(CPM_TOPSW_REF_CTRL, 0x15c) | ||
170 | + FIELD(CPM_TOPSW_REF_CTRL, CLKACT, 25, 1) | ||
171 | + FIELD(CPM_TOPSW_REF_CTRL, DIVISOR0, 8, 10) | ||
172 | + FIELD(CPM_TOPSW_REF_CTRL, SRCSEL, 0, 3) | ||
173 | +REG32(USB3_DUAL_REF_CTRL, 0x160) | ||
174 | + FIELD(USB3_DUAL_REF_CTRL, CLKACT, 25, 1) | ||
175 | + FIELD(USB3_DUAL_REF_CTRL, DIVISOR0, 8, 10) | ||
176 | + FIELD(USB3_DUAL_REF_CTRL, SRCSEL, 0, 3) | ||
177 | +REG32(RST_CPU_R5, 0x300) | ||
178 | + FIELD(RST_CPU_R5, RESET_PGE, 4, 1) | ||
179 | + FIELD(RST_CPU_R5, RESET_AMBA, 2, 1) | ||
180 | + FIELD(RST_CPU_R5, RESET_CPU1, 1, 1) | ||
181 | + FIELD(RST_CPU_R5, RESET_CPU0, 0, 1) | ||
182 | +REG32(RST_ADMA, 0x304) | ||
183 | + FIELD(RST_ADMA, RESET, 0, 1) | ||
184 | +REG32(RST_GEM0, 0x308) | ||
185 | + FIELD(RST_GEM0, RESET, 0, 1) | ||
186 | +REG32(RST_GEM1, 0x30c) | ||
187 | + FIELD(RST_GEM1, RESET, 0, 1) | ||
188 | +REG32(RST_SPARE, 0x310) | ||
189 | + FIELD(RST_SPARE, RESET, 0, 1) | ||
190 | +REG32(RST_USB0, 0x314) | ||
191 | + FIELD(RST_USB0, RESET, 0, 1) | ||
192 | +REG32(RST_UART0, 0x318) | ||
193 | + FIELD(RST_UART0, RESET, 0, 1) | ||
194 | +REG32(RST_UART1, 0x31c) | ||
195 | + FIELD(RST_UART1, RESET, 0, 1) | ||
196 | +REG32(RST_SPI0, 0x320) | ||
197 | + FIELD(RST_SPI0, RESET, 0, 1) | ||
198 | +REG32(RST_SPI1, 0x324) | ||
199 | + FIELD(RST_SPI1, RESET, 0, 1) | ||
200 | +REG32(RST_CAN0, 0x328) | ||
201 | + FIELD(RST_CAN0, RESET, 0, 1) | ||
202 | +REG32(RST_CAN1, 0x32c) | ||
203 | + FIELD(RST_CAN1, RESET, 0, 1) | ||
204 | +REG32(RST_I2C0, 0x330) | ||
205 | + FIELD(RST_I2C0, RESET, 0, 1) | ||
206 | +REG32(RST_I2C1, 0x334) | ||
207 | + FIELD(RST_I2C1, RESET, 0, 1) | ||
208 | +REG32(RST_DBG_LPD, 0x338) | ||
209 | + FIELD(RST_DBG_LPD, RPU_DBG1_RESET, 5, 1) | ||
210 | + FIELD(RST_DBG_LPD, RPU_DBG0_RESET, 4, 1) | ||
211 | + FIELD(RST_DBG_LPD, RESET_HSDP, 1, 1) | ||
212 | + FIELD(RST_DBG_LPD, RESET, 0, 1) | ||
213 | +REG32(RST_GPIO, 0x33c) | ||
214 | + FIELD(RST_GPIO, RESET, 0, 1) | ||
215 | +REG32(RST_TTC, 0x344) | ||
216 | + FIELD(RST_TTC, TTC3_RESET, 3, 1) | ||
217 | + FIELD(RST_TTC, TTC2_RESET, 2, 1) | ||
218 | + FIELD(RST_TTC, TTC1_RESET, 1, 1) | ||
219 | + FIELD(RST_TTC, TTC0_RESET, 0, 1) | ||
220 | +REG32(RST_TIMESTAMP, 0x348) | ||
221 | + FIELD(RST_TIMESTAMP, RESET, 0, 1) | ||
222 | +REG32(RST_SWDT, 0x34c) | ||
223 | + FIELD(RST_SWDT, RESET, 0, 1) | ||
224 | +REG32(RST_OCM, 0x350) | ||
225 | + FIELD(RST_OCM, RESET, 0, 1) | ||
226 | +REG32(RST_IPI, 0x354) | ||
227 | + FIELD(RST_IPI, RESET, 0, 1) | ||
228 | +REG32(RST_SYSMON, 0x358) | ||
229 | + FIELD(RST_SYSMON, SEQ_RST, 1, 1) | ||
230 | + FIELD(RST_SYSMON, CFG_RST, 0, 1) | ||
231 | +REG32(RST_FPD, 0x360) | ||
232 | + FIELD(RST_FPD, SRST, 1, 1) | ||
233 | + FIELD(RST_FPD, POR, 0, 1) | ||
234 | +REG32(PSM_RST_MODE, 0x370) | ||
235 | + FIELD(PSM_RST_MODE, WAKEUP, 2, 1) | ||
236 | + FIELD(PSM_RST_MODE, RST_MODE, 0, 2) | ||
237 | + | ||
238 | +#define CRL_R_MAX (R_PSM_RST_MODE + 1) | ||
239 | + | ||
240 | +#define RPU_MAX_CPU 2 | ||
241 | + | ||
242 | +struct XlnxVersalCRL { | ||
243 | + SysBusDevice parent_obj; | 111 | + SysBusDevice parent_obj; |
244 | + qemu_irq irq; | 112 | + /*< public >*/ |
245 | + | 113 | + |
246 | + struct { | 114 | + /** Maps I/O registers in physical memory */ |
247 | + ARMCPU *cpu_r5[RPU_MAX_CPU]; | 115 | + MemoryRegion iomem; |
248 | + DeviceState *adma[8]; | 116 | + |
249 | + DeviceState *uart[2]; | 117 | + /** Array of hardware registers */ |
250 | + DeviceState *gem[2]; | 118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; |
251 | + DeviceState *usb; | 119 | +}; |
252 | + } cfg; | 120 | + |
253 | + | 121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ |
254 | + RegisterInfoArray *reg_array; | 122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
255 | + uint32_t regs[CRL_R_MAX]; | 123 | index XXXXXXX..XXXXXXX 100644 |
256 | + RegisterInfo regs_info[CRL_R_MAX]; | 124 | --- a/hw/arm/allwinner-a10.c |
257 | +}; | 125 | +++ b/hw/arm/allwinner-a10.c |
258 | +#endif | 126 | @@ -XXX,XX +XXX,XX @@ |
259 | diff --git a/hw/misc/xlnx-versal-crl.c b/hw/misc/xlnx-versal-crl.c | 127 | #include "hw/boards.h" |
128 | #include "hw/usb/hcd-ohci.h" | ||
129 | |||
130 | +#define AW_A10_DRAMC_BASE 0x01c01000 | ||
131 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
132 | #define AW_A10_CCM_BASE 0x01c20000 | ||
133 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
135 | |||
136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
137 | |||
138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); | ||
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
260 | new file mode 100644 | 155 | new file mode 100644 |
261 | index XXXXXXX..XXXXXXX | 156 | index XXXXXXX..XXXXXXX |
262 | --- /dev/null | 157 | --- /dev/null |
263 | +++ b/hw/misc/xlnx-versal-crl.c | 158 | +++ b/hw/misc/allwinner-a10-dramc.c |
264 | @@ -XXX,XX +XXX,XX @@ | 159 | @@ -XXX,XX +XXX,XX @@ |
265 | +/* | 160 | +/* |
266 | + * QEMU model of the Clock-Reset-LPD (CRL). | 161 | + * Allwinner A10 DRAM Controller emulation |
267 | + * | 162 | + * |
268 | + * Copyright (c) 2022 Advanced Micro Devices, Inc. | 163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
269 | + * SPDX-License-Identifier: GPL-2.0-or-later | 164 | + * |
270 | + * | 165 | + * This file is derived from Allwinner H3 DRAMC, |
271 | + * Written by Edgar E. Iglesias <edgar.iglesias@amd.com> | 166 | + * by Niek Linnenbank. |
167 | + * | ||
168 | + * This program is free software: you can redistribute it and/or modify | ||
169 | + * it under the terms of the GNU General Public License as published by | ||
170 | + * the Free Software Foundation, either version 2 of the License, or | ||
171 | + * (at your option) any later version. | ||
172 | + * | ||
173 | + * This program is distributed in the hope that it will be useful, | ||
174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
176 | + * GNU General Public License for more details. | ||
177 | + * | ||
178 | + * You should have received a copy of the GNU General Public License | ||
179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
272 | + */ | 180 | + */ |
273 | + | 181 | + |
274 | +#include "qemu/osdep.h" | 182 | +#include "qemu/osdep.h" |
275 | +#include "qapi/error.h" | 183 | +#include "qemu/units.h" |
184 | +#include "hw/sysbus.h" | ||
185 | +#include "migration/vmstate.h" | ||
276 | +#include "qemu/log.h" | 186 | +#include "qemu/log.h" |
277 | +#include "qemu/bitops.h" | 187 | +#include "qemu/module.h" |
278 | +#include "migration/vmstate.h" | 188 | +#include "hw/misc/allwinner-a10-dramc.h" |
279 | +#include "hw/qdev-properties.h" | 189 | + |
280 | +#include "hw/sysbus.h" | 190 | +/* DRAMC register offsets */ |
281 | +#include "hw/irq.h" | 191 | +enum { |
282 | +#include "hw/register.h" | 192 | + REG_SDR_CCR = 0x0000, |
283 | +#include "hw/resettable.h" | 193 | + REG_SDR_ZQCR0 = 0x00a8, |
284 | + | 194 | + REG_SDR_ZQSR = 0x00b0 |
285 | +#include "target/arm/arm-powerctl.h" | 195 | +}; |
286 | +#include "hw/misc/xlnx-versal-crl.h" | 196 | + |
287 | + | 197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
288 | +#ifndef XLNX_VERSAL_CRL_ERR_DEBUG | 198 | + |
289 | +#define XLNX_VERSAL_CRL_ERR_DEBUG 0 | 199 | +/* DRAMC register flags */ |
290 | +#endif | 200 | +enum { |
291 | + | 201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), |
292 | +static void crl_update_irq(XlnxVersalCRL *s) | 202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), |
293 | +{ | 203 | +}; |
294 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; | 204 | +enum { |
295 | + qemu_set_irq(s->irq, pending); | 205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), |
296 | +} | 206 | +}; |
297 | + | 207 | + |
298 | +static void crl_status_postw(RegisterInfo *reg, uint64_t val64) | 208 | +/* DRAMC register reset values */ |
299 | +{ | 209 | +enum { |
300 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 210 | + REG_SDR_CCR_RESET = 0x80020000, |
301 | + crl_update_irq(s); | 211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, |
302 | +} | 212 | + REG_SDR_ZQSR_RESET = 0x80000000 |
303 | + | 213 | +}; |
304 | +static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64) | 214 | + |
305 | +{ | 215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, |
306 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 216 | + unsigned size) |
307 | + uint32_t val = val64; | 217 | +{ |
308 | + | 218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
309 | + s->regs[R_IR_MASK] &= ~val; | 219 | + const uint32_t idx = REG_INDEX(offset); |
310 | + crl_update_irq(s); | 220 | + |
311 | + return 0; | 221 | + switch (offset) { |
312 | +} | 222 | + case REG_SDR_CCR: |
313 | + | 223 | + case REG_SDR_ZQCR0: |
314 | +static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64) | 224 | + case REG_SDR_ZQSR: |
315 | +{ | 225 | + break; |
316 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: |
317 | + uint32_t val = val64; | 227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
318 | + | 228 | + __func__, (uint32_t)offset); |
319 | + s->regs[R_IR_MASK] |= val; | 229 | + return 0; |
320 | + crl_update_irq(s); | 230 | + default: |
321 | + return 0; | 231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", |
322 | +} | 232 | + __func__, (uint32_t)offset); |
323 | + | 233 | + return 0; |
324 | +static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev, | ||
325 | + bool rst_old, bool rst_new) | ||
326 | +{ | ||
327 | + device_cold_reset(dev); | ||
328 | +} | ||
329 | + | ||
330 | +static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu, | ||
331 | + bool rst_old, bool rst_new) | ||
332 | +{ | ||
333 | + if (rst_new) { | ||
334 | + arm_set_cpu_off(armcpu->mp_affinity); | ||
335 | + } else { | ||
336 | + arm_set_cpu_on_and_reset(armcpu->mp_affinity); | ||
337 | + } | 234 | + } |
338 | +} | 235 | + |
339 | + | 236 | + return s->regs[idx]; |
340 | +#define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \ | 237 | +} |
341 | + bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \ | 238 | + |
342 | + bool new_f = FIELD_EX32(new_val, reg, f); \ | 239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, |
343 | + \ | 240 | + uint64_t val, unsigned size) |
344 | + /* Detect edges. */ \ | 241 | +{ |
345 | + if (dev && old_f != new_f) { \ | 242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
346 | + crl_reset_ ## type(s, dev, old_f, new_f); \ | 243 | + const uint32_t idx = REG_INDEX(offset); |
347 | + } \ | 244 | + |
348 | +} | 245 | + switch (offset) { |
349 | + | 246 | + case REG_SDR_CCR: |
350 | +static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64) | 247 | + if (val & REG_SDR_CCR_DRAM_INIT) { |
351 | +{ | 248 | + /* Clear DRAM_INIT to indicate process is done. */ |
352 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 249 | + val &= ~REG_SDR_CCR_DRAM_INIT; |
353 | + | 250 | + } |
354 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]); | 251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { |
355 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]); | 252 | + /* Clear DATA_TRAINING to indicate process is done. */ |
356 | + return val64; | 253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; |
357 | +} | 254 | + } |
358 | + | 255 | + break; |
359 | +static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64) | 256 | + case REG_SDR_ZQCR0: |
360 | +{ | 257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ |
361 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; |
362 | + int i; | 259 | + break; |
363 | + | 260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: |
364 | + /* A single register fans out to all ADMA reset inputs. */ | 261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
365 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) { | 262 | + __func__, (uint32_t)offset); |
366 | + REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]); | 263 | + break; |
264 | + default: | ||
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
266 | + __func__, (uint32_t)offset); | ||
267 | + break; | ||
367 | + } | 268 | + } |
368 | + return val64; | 269 | + |
369 | +} | 270 | + s->regs[idx] = (uint32_t) val; |
370 | + | 271 | +} |
371 | +static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64) | 272 | + |
372 | +{ | 273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { |
373 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | 274 | + .read = allwinner_a10_dramc_read, |
374 | + | 275 | + .write = allwinner_a10_dramc_write, |
375 | + REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]); | 276 | + .endianness = DEVICE_NATIVE_ENDIAN, |
376 | + return val64; | ||
377 | +} | ||
378 | + | ||
379 | +static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64) | ||
380 | +{ | ||
381 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
382 | + | ||
383 | + REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]); | ||
384 | + return val64; | ||
385 | +} | ||
386 | + | ||
387 | +static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64) | ||
388 | +{ | ||
389 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
390 | + | ||
391 | + REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]); | ||
392 | + return val64; | ||
393 | +} | ||
394 | + | ||
395 | +static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64) | ||
396 | +{ | ||
397 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
398 | + | ||
399 | + REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]); | ||
400 | + return val64; | ||
401 | +} | ||
402 | + | ||
403 | +static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64) | ||
404 | +{ | ||
405 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
406 | + | ||
407 | + REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb); | ||
408 | + return val64; | ||
409 | +} | ||
410 | + | ||
411 | +static const RegisterAccessInfo crl_regs_info[] = { | ||
412 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, | ||
413 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, | ||
414 | + .w1c = 0x1, | ||
415 | + .post_write = crl_status_postw, | ||
416 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, | ||
417 | + .reset = 0x1, | ||
418 | + .ro = 0x1, | ||
419 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, | ||
420 | + .pre_write = crl_enable_prew, | ||
421 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, | ||
422 | + .pre_write = crl_disable_prew, | ||
423 | + },{ .name = "WPROT", .addr = A_WPROT, | ||
424 | + },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN, | ||
425 | + .reset = 0x1, | ||
426 | + .rsvd = 0xe, | ||
427 | + },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL, | ||
428 | + .reset = 0x24809, | ||
429 | + .rsvd = 0xf88c00f6, | ||
430 | + },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG, | ||
431 | + .reset = 0x2000000, | ||
432 | + .rsvd = 0x1801210, | ||
433 | + },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG, | ||
434 | + .rsvd = 0x7e330000, | ||
435 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, | ||
436 | + .reset = R_PLL_STATUS_RPLL_STABLE_MASK | | ||
437 | + R_PLL_STATUS_RPLL_LOCK_MASK, | ||
438 | + .rsvd = 0xfa, | ||
439 | + .ro = 0x5, | ||
440 | + },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL, | ||
441 | + .reset = 0x2000100, | ||
442 | + .rsvd = 0xfdfc00ff, | ||
443 | + },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL, | ||
444 | + .reset = 0x6000300, | ||
445 | + .rsvd = 0xf9fc00f8, | ||
446 | + },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL, | ||
447 | + .reset = 0x2000800, | ||
448 | + .rsvd = 0xfdfc00f8, | ||
449 | + },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL, | ||
450 | + .reset = 0xe000300, | ||
451 | + .rsvd = 0xe1fc00f8, | ||
452 | + },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL, | ||
453 | + .reset = 0x2000500, | ||
454 | + .rsvd = 0xfdfc00f8, | ||
455 | + },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL, | ||
456 | + .reset = 0xe000a00, | ||
457 | + .rsvd = 0xf1fc00f8, | ||
458 | + },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL, | ||
459 | + .reset = 0xe000a00, | ||
460 | + .rsvd = 0xf1fc00f8, | ||
461 | + },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL, | ||
462 | + .reset = 0x300, | ||
463 | + .rsvd = 0xfdfc00f8, | ||
464 | + },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL, | ||
465 | + .reset = 0x2001900, | ||
466 | + .rsvd = 0xfdfc00f8, | ||
467 | + },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL, | ||
468 | + .reset = 0xc00, | ||
469 | + .rsvd = 0xfdfc00f8, | ||
470 | + },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL, | ||
471 | + .reset = 0xc00, | ||
472 | + .rsvd = 0xfdfc00f8, | ||
473 | + },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL, | ||
474 | + .reset = 0x600, | ||
475 | + .rsvd = 0xfdfc00f8, | ||
476 | + },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL, | ||
477 | + .reset = 0x600, | ||
478 | + .rsvd = 0xfdfc00f8, | ||
479 | + },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL, | ||
480 | + .reset = 0xc00, | ||
481 | + .rsvd = 0xfdfc00f8, | ||
482 | + },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL, | ||
483 | + .reset = 0xc00, | ||
484 | + .rsvd = 0xfdfc00f8, | ||
485 | + },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL, | ||
486 | + .reset = 0xc00, | ||
487 | + .rsvd = 0xfdfc00f8, | ||
488 | + },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL, | ||
489 | + .reset = 0xc00, | ||
490 | + .rsvd = 0xfdfc00f8, | ||
491 | + },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL, | ||
492 | + .reset = 0x300, | ||
493 | + .rsvd = 0xfdfc00f8, | ||
494 | + },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL, | ||
495 | + .reset = 0x2000c00, | ||
496 | + .rsvd = 0xfdfc00f8, | ||
497 | + },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK, | ||
498 | + },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL, | ||
499 | + .reset = 0xf04, | ||
500 | + .rsvd = 0xfffc00f8, | ||
501 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, | ||
502 | + .reset = 0x300, | ||
503 | + .rsvd = 0xfdfc00f8, | ||
504 | + },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL, | ||
505 | + .reset = 0x300, | ||
506 | + .rsvd = 0xfdfc00f8, | ||
507 | + },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL, | ||
508 | + .reset = 0x3c00, | ||
509 | + .rsvd = 0xfdfc00f8, | ||
510 | + },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5, | ||
511 | + .reset = 0x17, | ||
512 | + .rsvd = 0x8, | ||
513 | + .pre_write = crl_rst_r5_prew, | ||
514 | + },{ .name = "RST_ADMA", .addr = A_RST_ADMA, | ||
515 | + .reset = 0x1, | ||
516 | + .pre_write = crl_rst_adma_prew, | ||
517 | + },{ .name = "RST_GEM0", .addr = A_RST_GEM0, | ||
518 | + .reset = 0x1, | ||
519 | + .pre_write = crl_rst_gem0_prew, | ||
520 | + },{ .name = "RST_GEM1", .addr = A_RST_GEM1, | ||
521 | + .reset = 0x1, | ||
522 | + .pre_write = crl_rst_gem1_prew, | ||
523 | + },{ .name = "RST_SPARE", .addr = A_RST_SPARE, | ||
524 | + .reset = 0x1, | ||
525 | + },{ .name = "RST_USB0", .addr = A_RST_USB0, | ||
526 | + .reset = 0x1, | ||
527 | + .pre_write = crl_rst_usb_prew, | ||
528 | + },{ .name = "RST_UART0", .addr = A_RST_UART0, | ||
529 | + .reset = 0x1, | ||
530 | + .pre_write = crl_rst_uart0_prew, | ||
531 | + },{ .name = "RST_UART1", .addr = A_RST_UART1, | ||
532 | + .reset = 0x1, | ||
533 | + .pre_write = crl_rst_uart1_prew, | ||
534 | + },{ .name = "RST_SPI0", .addr = A_RST_SPI0, | ||
535 | + .reset = 0x1, | ||
536 | + },{ .name = "RST_SPI1", .addr = A_RST_SPI1, | ||
537 | + .reset = 0x1, | ||
538 | + },{ .name = "RST_CAN0", .addr = A_RST_CAN0, | ||
539 | + .reset = 0x1, | ||
540 | + },{ .name = "RST_CAN1", .addr = A_RST_CAN1, | ||
541 | + .reset = 0x1, | ||
542 | + },{ .name = "RST_I2C0", .addr = A_RST_I2C0, | ||
543 | + .reset = 0x1, | ||
544 | + },{ .name = "RST_I2C1", .addr = A_RST_I2C1, | ||
545 | + .reset = 0x1, | ||
546 | + },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD, | ||
547 | + .reset = 0x33, | ||
548 | + .rsvd = 0xcc, | ||
549 | + },{ .name = "RST_GPIO", .addr = A_RST_GPIO, | ||
550 | + .reset = 0x1, | ||
551 | + },{ .name = "RST_TTC", .addr = A_RST_TTC, | ||
552 | + .reset = 0xf, | ||
553 | + },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP, | ||
554 | + .reset = 0x1, | ||
555 | + },{ .name = "RST_SWDT", .addr = A_RST_SWDT, | ||
556 | + .reset = 0x1, | ||
557 | + },{ .name = "RST_OCM", .addr = A_RST_OCM, | ||
558 | + },{ .name = "RST_IPI", .addr = A_RST_IPI, | ||
559 | + },{ .name = "RST_FPD", .addr = A_RST_FPD, | ||
560 | + .reset = 0x3, | ||
561 | + },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE, | ||
562 | + .reset = 0x1, | ||
563 | + .rsvd = 0xf8, | ||
564 | + } | ||
565 | +}; | ||
566 | + | ||
567 | +static void crl_reset_enter(Object *obj, ResetType type) | ||
568 | +{ | ||
569 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
570 | + unsigned int i; | ||
571 | + | ||
572 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
573 | + register_reset(&s->regs_info[i]); | ||
574 | + } | ||
575 | +} | ||
576 | + | ||
577 | +static void crl_reset_hold(Object *obj) | ||
578 | +{ | ||
579 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
580 | + | ||
581 | + crl_update_irq(s); | ||
582 | +} | ||
583 | + | ||
584 | +static const MemoryRegionOps crl_ops = { | ||
585 | + .read = register_read_memory, | ||
586 | + .write = register_write_memory, | ||
587 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
588 | + .valid = { | 277 | + .valid = { |
589 | + .min_access_size = 4, | 278 | + .min_access_size = 4, |
590 | + .max_access_size = 4, | 279 | + .max_access_size = 4, |
591 | + }, | 280 | + }, |
592 | +}; | 281 | + .impl.min_access_size = 4, |
593 | + | 282 | +}; |
594 | +static void crl_init(Object *obj) | 283 | + |
595 | +{ | 284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) |
596 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | 285 | +{ |
286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
287 | + | ||
288 | + /* Set default values for registers */ | ||
289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; | ||
290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; | ||
291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; | ||
292 | +} | ||
293 | + | ||
294 | +static void allwinner_a10_dramc_init(Object *obj) | ||
295 | +{ | ||
597 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
598 | + int i; | 297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); |
599 | + | 298 | + |
600 | + s->reg_array = | 299 | + /* Memory mapping */ |
601 | + register_init_block32(DEVICE(obj), crl_regs_info, | 300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, |
602 | + ARRAY_SIZE(crl_regs_info), | 301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); |
603 | + s->regs_info, s->regs, | 302 | + sysbus_init_mmio(sbd, &s->iomem); |
604 | + &crl_ops, | 303 | +} |
605 | + XLNX_VERSAL_CRL_ERR_DEBUG, | 304 | + |
606 | + CRL_R_MAX * 4); | 305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { |
607 | + sysbus_init_mmio(sbd, &s->reg_array->mem); | 306 | + .name = "allwinner-a10-dramc", |
608 | + sysbus_init_irq(sbd, &s->irq); | ||
609 | + | ||
610 | + for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) { | ||
611 | + object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU, | ||
612 | + (Object **)&s->cfg.cpu_r5[i], | ||
613 | + qdev_prop_allow_set_link_before_realize, | ||
614 | + OBJ_PROP_LINK_STRONG); | ||
615 | + } | ||
616 | + | ||
617 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) { | ||
618 | + object_property_add_link(obj, "adma[*]", TYPE_DEVICE, | ||
619 | + (Object **)&s->cfg.adma[i], | ||
620 | + qdev_prop_allow_set_link_before_realize, | ||
621 | + OBJ_PROP_LINK_STRONG); | ||
622 | + } | ||
623 | + | ||
624 | + for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) { | ||
625 | + object_property_add_link(obj, "uart[*]", TYPE_DEVICE, | ||
626 | + (Object **)&s->cfg.uart[i], | ||
627 | + qdev_prop_allow_set_link_before_realize, | ||
628 | + OBJ_PROP_LINK_STRONG); | ||
629 | + } | ||
630 | + | ||
631 | + for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) { | ||
632 | + object_property_add_link(obj, "gem[*]", TYPE_DEVICE, | ||
633 | + (Object **)&s->cfg.gem[i], | ||
634 | + qdev_prop_allow_set_link_before_realize, | ||
635 | + OBJ_PROP_LINK_STRONG); | ||
636 | + } | ||
637 | + | ||
638 | + object_property_add_link(obj, "usb", TYPE_DEVICE, | ||
639 | + (Object **)&s->cfg.gem[i], | ||
640 | + qdev_prop_allow_set_link_before_realize, | ||
641 | + OBJ_PROP_LINK_STRONG); | ||
642 | +} | ||
643 | + | ||
644 | +static void crl_finalize(Object *obj) | ||
645 | +{ | ||
646 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
647 | + register_finalize_block(s->reg_array); | ||
648 | +} | ||
649 | + | ||
650 | +static const VMStateDescription vmstate_crl = { | ||
651 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
652 | + .version_id = 1, | 307 | + .version_id = 1, |
653 | + .minimum_version_id = 1, | 308 | + .minimum_version_id = 1, |
654 | + .fields = (VMStateField[]) { | 309 | + .fields = (VMStateField[]) { |
655 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX), | 310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, |
656 | + VMSTATE_END_OF_LIST(), | 311 | + AW_A10_DRAMC_REGS_NUM), |
312 | + VMSTATE_END_OF_LIST() | ||
657 | + } | 313 | + } |
658 | +}; | 314 | +}; |
659 | + | 315 | + |
660 | +static void crl_class_init(ObjectClass *klass, void *data) | 316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) |
661 | +{ | 317 | +{ |
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
662 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
663 | + DeviceClass *dc = DEVICE_CLASS(klass); | 320 | + |
664 | + | 321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; |
665 | + dc->vmsd = &vmstate_crl; | 322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; |
666 | + | 323 | +} |
667 | + rc->phases.enter = crl_reset_enter; | 324 | + |
668 | + rc->phases.hold = crl_reset_hold; | 325 | +static const TypeInfo allwinner_a10_dramc_info = { |
669 | +} | 326 | + .name = TYPE_AW_A10_DRAMC, |
670 | + | ||
671 | +static const TypeInfo crl_info = { | ||
672 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
673 | + .parent = TYPE_SYS_BUS_DEVICE, | 327 | + .parent = TYPE_SYS_BUS_DEVICE, |
674 | + .instance_size = sizeof(XlnxVersalCRL), | 328 | + .instance_init = allwinner_a10_dramc_init, |
675 | + .class_init = crl_class_init, | 329 | + .instance_size = sizeof(AwA10DramControllerState), |
676 | + .instance_init = crl_init, | 330 | + .class_init = allwinner_a10_dramc_class_init, |
677 | + .instance_finalize = crl_finalize, | 331 | +}; |
678 | +}; | 332 | + |
679 | + | 333 | +static void allwinner_a10_dramc_register(void) |
680 | +static void crl_register_types(void) | 334 | +{ |
681 | +{ | 335 | + type_register_static(&allwinner_a10_dramc_info); |
682 | + type_register_static(&crl_info); | 336 | +} |
683 | +} | 337 | + |
684 | + | 338 | +type_init(allwinner_a10_dramc_register) |
685 | +type_init(crl_register_types) | 339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
340 | index XXXXXXX..XXXXXXX 100644 | ||
341 | --- a/hw/arm/Kconfig | ||
342 | +++ b/hw/arm/Kconfig | ||
343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
357 | bool | ||
358 | |||
359 | +config ALLWINNER_A10_DRAMC | ||
360 | + bool | ||
361 | + | ||
362 | source macio/Kconfig | ||
686 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | 363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
687 | index XXXXXXX..XXXXXXX 100644 | 364 | index XXXXXXX..XXXXXXX 100644 |
688 | --- a/hw/misc/meson.build | 365 | --- a/hw/misc/meson.build |
689 | +++ b/hw/misc/meson.build | 366 | +++ b/hw/misc/meson.build |
690 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | 367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') |
691 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | 368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) |
692 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | 369 | |
693 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | 370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) |
694 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | 371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) |
695 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | 372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) |
696 | 'xlnx-versal-xramc.c', | 373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) |
697 | 'xlnx-versal-pmc-iou-slcr.c', | 374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) |
698 | -- | 375 | -- |
699 | 2.25.1 | 376 | 2.34.1 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Break out header file to allow embedding of the the TTC. | 3 | This patch implements Allwinner TWI/I2C controller emulation. Only |
4 | master-mode functionality is implemented. | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | first part enabling the TWI/I2C bus operation. |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 8 | |
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 9 | Since both Allwinner A10 and H3 use the same module, it is added for |
9 | Message-id: 20220331222017.2914409-2-edgar.iglesias@gmail.com | 10 | both boards. |
11 | |||
12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate | ||
13 | I2C availability. | ||
14 | |||
15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 19 | --- |
12 | include/hw/timer/cadence_ttc.h | 54 ++++++++++++++++++++++++++++++++++ | 20 | docs/system/arm/cubieboard.rst | 1 + |
13 | hw/timer/cadence_ttc.c | 32 ++------------------ | 21 | docs/system/arm/orangepi.rst | 1 + |
14 | 2 files changed, 56 insertions(+), 30 deletions(-) | 22 | include/hw/arm/allwinner-a10.h | 2 + |
15 | create mode 100644 include/hw/timer/cadence_ttc.h | 23 | include/hw/arm/allwinner-h3.h | 3 + |
24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
25 | hw/arm/allwinner-a10.c | 8 + | ||
26 | hw/arm/allwinner-h3.c | 11 +- | ||
27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ | ||
28 | hw/arm/Kconfig | 2 + | ||
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
16 | 35 | ||
17 | diff --git a/include/hw/timer/cadence_ttc.h b/include/hw/timer/cadence_ttc.h | 36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst |
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/docs/system/arm/cubieboard.rst | ||
39 | +++ b/docs/system/arm/cubieboard.rst | ||
40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: | ||
41 | - SDHCI | ||
42 | - USB controller | ||
43 | - SATA controller | ||
44 | +- TWI (I2C) controller | ||
45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/docs/system/arm/orangepi.rst | ||
48 | +++ b/docs/system/arm/orangepi.rst | ||
49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: | ||
50 | * Clock Control Unit | ||
51 | * System Control module | ||
52 | * Security Identifier device | ||
53 | + * TWI (I2C) | ||
54 | |||
55 | Limitations | ||
56 | """"""""""" | ||
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #include "hw/rtc/allwinner-rtc.h" | ||
63 | #include "hw/misc/allwinner-a10-ccm.h" | ||
64 | #include "hw/misc/allwinner-a10-dramc.h" | ||
65 | +#include "hw/i2c/allwinner-i2c.h" | ||
66 | |||
67 | #include "target/arm/cpu.h" | ||
68 | #include "qom/object.h" | ||
69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
70 | AwEmacState emac; | ||
71 | AllwinnerAHCIState sata; | ||
72 | AwSdHostState mmc0; | ||
73 | + AWI2CState i2c0; | ||
74 | AwRtcState rtc; | ||
75 | MemoryRegion sram_a; | ||
76 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/include/hw/arm/allwinner-h3.h | ||
80 | +++ b/include/hw/arm/allwinner-h3.h | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "hw/sd/allwinner-sdhost.h" | ||
83 | #include "hw/net/allwinner-sun8i-emac.h" | ||
84 | #include "hw/rtc/allwinner-rtc.h" | ||
85 | +#include "hw/i2c/allwinner-i2c.h" | ||
86 | #include "target/arm/cpu.h" | ||
87 | #include "sysemu/block-backend.h" | ||
88 | |||
89 | @@ -XXX,XX +XXX,XX @@ enum { | ||
90 | AW_H3_DEV_UART2, | ||
91 | AW_H3_DEV_UART3, | ||
92 | AW_H3_DEV_EMAC, | ||
93 | + AW_H3_DEV_TWI0, | ||
94 | AW_H3_DEV_DRAMCOM, | ||
95 | AW_H3_DEV_DRAMCTL, | ||
96 | AW_H3_DEV_DRAMPHY, | ||
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
18 | new file mode 100644 | 106 | new file mode 100644 |
19 | index XXXXXXX..XXXXXXX | 107 | index XXXXXXX..XXXXXXX |
20 | --- /dev/null | 108 | --- /dev/null |
21 | +++ b/include/hw/timer/cadence_ttc.h | 109 | +++ b/include/hw/i2c/allwinner-i2c.h |
22 | @@ -XXX,XX +XXX,XX @@ | 110 | @@ -XXX,XX +XXX,XX @@ |
23 | +/* | 111 | +/* |
24 | + * Xilinx Zynq cadence TTC model | 112 | + * Allwinner I2C Bus Serial Interface registers definition |
25 | + * | 113 | + * |
26 | + * Copyright (c) 2011 Xilinx Inc. | 114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> |
27 | + * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com) | 115 | + * |
28 | + * Copyright (c) 2012 PetaLogix Pty Ltd. | 116 | + * This file is derived from IMX I2C controller, |
29 | + * Written By Haibing Ma | 117 | + * by Jean-Christophe DUBOIS . |
30 | + * M. Habib | 118 | + * |
31 | + * | 119 | + * This program is free software; you can redistribute it and/or modify it |
32 | + * This program is free software; you can redistribute it and/or | 120 | + * under the terms of the GNU General Public License as published by the |
33 | + * modify it under the terms of the GNU General Public License | 121 | + * Free Software Foundation; either version 2 of the License, or |
34 | + * as published by the Free Software Foundation; either version | 122 | + * (at your option) any later version. |
35 | + * 2 of the License, or (at your option) any later version. | 123 | + * |
36 | + * | 124 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
37 | + * You should have received a copy of the GNU General Public License along | 125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
38 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | 126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
39 | + */ | 132 | + */ |
40 | +#ifndef HW_TIMER_CADENCE_TTC_H | 133 | + |
41 | +#define HW_TIMER_CADENCE_TTC_H | 134 | +#ifndef ALLWINNER_I2C_H |
135 | +#define ALLWINNER_I2C_H | ||
42 | + | 136 | + |
43 | +#include "hw/sysbus.h" | 137 | +#include "hw/sysbus.h" |
44 | +#include "qemu/timer.h" | 138 | +#include "qom/object.h" |
45 | + | 139 | + |
46 | +typedef struct { | 140 | +#define TYPE_AW_I2C "allwinner.i2c" |
47 | + QEMUTimer *timer; | 141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) |
48 | + int freq; | 142 | + |
49 | + | 143 | +#define AW_I2C_MEM_SIZE 0x24 |
50 | + uint32_t reg_clock; | 144 | + |
51 | + uint32_t reg_count; | 145 | +struct AWI2CState { |
52 | + uint32_t reg_value; | 146 | + /*< private >*/ |
53 | + uint16_t reg_interval; | 147 | + SysBusDevice parent_obj; |
54 | + uint16_t reg_match[3]; | 148 | + |
55 | + uint32_t reg_intr; | 149 | + /*< public >*/ |
56 | + uint32_t reg_intr_en; | 150 | + MemoryRegion iomem; |
57 | + uint32_t reg_event_ctrl; | 151 | + I2CBus *bus; |
58 | + uint32_t reg_event; | ||
59 | + | ||
60 | + uint64_t cpu_time; | ||
61 | + unsigned int cpu_time_valid; | ||
62 | + | ||
63 | + qemu_irq irq; | 152 | + qemu_irq irq; |
64 | +} CadenceTimerState; | 153 | + |
65 | + | 154 | + uint8_t addr; |
66 | +#define TYPE_CADENCE_TTC "cadence_ttc" | 155 | + uint8_t xaddr; |
67 | +OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | 156 | + uint8_t data; |
68 | + | 157 | + uint8_t cntr; |
69 | +struct CadenceTTCState { | 158 | + uint8_t stat; |
70 | + SysBusDevice parent_obj; | 159 | + uint8_t ccr; |
71 | + | 160 | + uint8_t srst; |
72 | + MemoryRegion iomem; | 161 | + uint8_t efr; |
73 | + CadenceTimerState timer[3]; | 162 | + uint8_t lcr; |
74 | +}; | 163 | +}; |
75 | + | 164 | + |
76 | +#endif | 165 | +#endif /* ALLWINNER_I2C_H */ |
77 | diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c | 166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
78 | index XXXXXXX..XXXXXXX 100644 | 167 | index XXXXXXX..XXXXXXX 100644 |
79 | --- a/hw/timer/cadence_ttc.c | 168 | --- a/hw/arm/allwinner-a10.c |
80 | +++ b/hw/timer/cadence_ttc.c | 169 | +++ b/hw/arm/allwinner-a10.c |
81 | @@ -XXX,XX +XXX,XX @@ | 170 | @@ -XXX,XX +XXX,XX @@ |
82 | #include "qemu/timer.h" | 171 | #define AW_A10_OHCI_BASE 0x01c14400 |
83 | #include "qom/object.h" | 172 | #define AW_A10_SATA_BASE 0x01c18000 |
84 | 173 | #define AW_A10_RTC_BASE 0x01c20d00 | |
85 | +#include "hw/timer/cadence_ttc.h" | 174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 |
86 | + | 175 | |
87 | #ifdef CADENCE_TTC_ERR_DEBUG | 176 | static void aw_a10_init(Object *obj) |
88 | #define DB_PRINT(...) do { \ | 177 | { |
89 | fprintf(stderr, ": %s: ", __func__); \ | 178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
179 | |||
180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
181 | |||
182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | ||
183 | + | ||
184 | if (machine_usb(current_machine)) { | ||
185 | int i; | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
196 | } | ||
197 | |||
198 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/arm/allwinner-h3.c | ||
202 | +++ b/hw/arm/allwinner-h3.c | ||
203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
204 | [AW_H3_DEV_UART1] = 0x01c28400, | ||
205 | [AW_H3_DEV_UART2] = 0x01c28800, | ||
206 | [AW_H3_DEV_UART3] = 0x01c28c00, | ||
207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, | ||
208 | [AW_H3_DEV_EMAC] = 0x01c30000, | ||
209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | ||
210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | ||
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
212 | { "uart1", 0x01c28400, 1 * KiB }, | ||
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | ||
234 | |||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | ||
239 | |||
240 | + /* I2C */ | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
245 | + | ||
246 | /* Unimplemented devices */ | ||
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
248 | create_unimplemented_device(unimplemented[i].device_name, | ||
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
250 | new file mode 100644 | ||
251 | index XXXXXXX..XXXXXXX | ||
252 | --- /dev/null | ||
253 | +++ b/hw/i2c/allwinner-i2c.c | ||
90 | @@ -XXX,XX +XXX,XX @@ | 254 | @@ -XXX,XX +XXX,XX @@ |
91 | #define CLOCK_CTRL_PS_EN 0x00000001 | 255 | +/* |
92 | #define CLOCK_CTRL_PS_V 0x0000001e | 256 | + * Allwinner I2C Bus Serial Interface Emulation |
93 | 257 | + * | |
94 | -typedef struct { | 258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
95 | - QEMUTimer *timer; | 259 | + * |
96 | - int freq; | 260 | + * This file is derived from IMX I2C controller, |
97 | - | 261 | + * by Jean-Christophe DUBOIS . |
98 | - uint32_t reg_clock; | 262 | + * |
99 | - uint32_t reg_count; | 263 | + * This program is free software; you can redistribute it and/or modify it |
100 | - uint32_t reg_value; | 264 | + * under the terms of the GNU General Public License as published by the |
101 | - uint16_t reg_interval; | 265 | + * Free Software Foundation; either version 2 of the License, or |
102 | - uint16_t reg_match[3]; | 266 | + * (at your option) any later version. |
103 | - uint32_t reg_intr; | 267 | + * |
104 | - uint32_t reg_intr_en; | 268 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
105 | - uint32_t reg_event_ctrl; | 269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
106 | - uint32_t reg_event; | 270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
107 | - | 271 | + * for more details. |
108 | - uint64_t cpu_time; | 272 | + * |
109 | - unsigned int cpu_time_valid; | 273 | + * You should have received a copy of the GNU General Public License along |
110 | - | 274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. |
111 | - qemu_irq irq; | 275 | + * |
112 | -} CadenceTimerState; | 276 | + * SPDX-License-Identifier: MIT |
113 | - | 277 | + */ |
114 | -#define TYPE_CADENCE_TTC "cadence_ttc" | 278 | + |
115 | -OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | 279 | +#include "qemu/osdep.h" |
116 | - | 280 | +#include "hw/i2c/allwinner-i2c.h" |
117 | -struct CadenceTTCState { | 281 | +#include "hw/irq.h" |
118 | - SysBusDevice parent_obj; | 282 | +#include "migration/vmstate.h" |
119 | - | 283 | +#include "hw/i2c/i2c.h" |
120 | - MemoryRegion iomem; | 284 | +#include "qemu/log.h" |
121 | - CadenceTimerState timer[3]; | 285 | +#include "trace.h" |
122 | -}; | 286 | +#include "qemu/module.h" |
123 | - | 287 | + |
124 | static void cadence_timer_update(CadenceTimerState *s) | 288 | +/* Allwinner I2C memory map */ |
125 | { | 289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ |
126 | qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en)); | 290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ |
291 | +#define TWI_DATA_REG 0x08 /* data register */ | ||
292 | +#define TWI_CNTR_REG 0x0c /* control register */ | ||
293 | +#define TWI_STAT_REG 0x10 /* status register */ | ||
294 | +#define TWI_CCR_REG 0x14 /* clock control register */ | ||
295 | +#define TWI_SRST_REG 0x18 /* software reset register */ | ||
296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ | ||
297 | +#define TWI_LCR_REG 0x20 /* line control register */ | ||
298 | + | ||
299 | +/* Used only in slave mode, do not set */ | ||
300 | +#define TWI_ADDR_RESET 0 | ||
301 | +#define TWI_XADDR_RESET 0 | ||
302 | + | ||
303 | +/* Data register */ | ||
304 | +#define TWI_DATA_MASK 0xFF | ||
305 | +#define TWI_DATA_RESET 0 | ||
306 | + | ||
307 | +/* Control register */ | ||
308 | +#define TWI_CNTR_INT_EN (1 << 7) | ||
309 | +#define TWI_CNTR_BUS_EN (1 << 6) | ||
310 | +#define TWI_CNTR_M_STA (1 << 5) | ||
311 | +#define TWI_CNTR_M_STP (1 << 4) | ||
312 | +#define TWI_CNTR_INT_FLAG (1 << 3) | ||
313 | +#define TWI_CNTR_A_ACK (1 << 2) | ||
314 | +#define TWI_CNTR_MASK 0xFC | ||
315 | +#define TWI_CNTR_RESET 0 | ||
316 | + | ||
317 | +/* Status register */ | ||
318 | +#define TWI_STAT_MASK 0xF8 | ||
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
409 | + } | ||
410 | +} | ||
411 | + | ||
412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) | ||
413 | +{ | ||
414 | + return s->srst & TWI_SRST_MASK; | ||
415 | +} | ||
416 | + | ||
417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) | ||
418 | +{ | ||
419 | + return s->cntr & TWI_CNTR_BUS_EN; | ||
420 | +} | ||
421 | + | ||
422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) | ||
423 | +{ | ||
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
433 | + } | ||
434 | + | ||
435 | + s->addr = TWI_ADDR_RESET; | ||
436 | + s->xaddr = TWI_XADDR_RESET; | ||
437 | + s->data = TWI_DATA_RESET; | ||
438 | + s->cntr = TWI_CNTR_RESET; | ||
439 | + s->stat = TWI_STAT_RESET; | ||
440 | + s->ccr = TWI_CCR_RESET; | ||
441 | + s->srst = TWI_SRST_RESET; | ||
442 | + s->efr = TWI_EFR_RESET; | ||
443 | + s->lcr = TWI_LCR_RESET; | ||
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
448 | + /* | ||
449 | + * Raise an interrupt if the device is not reset and it is configured | ||
450 | + * to generate some interrupts. | ||
451 | + */ | ||
452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { | ||
453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
454 | + s->cntr |= TWI_CNTR_INT_FLAG; | ||
455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { | ||
456 | + qemu_irq_raise(s->irq); | ||
457 | + } | ||
458 | + } | ||
459 | + } | ||
460 | +} | ||
461 | + | ||
462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, | ||
463 | + unsigned size) | ||
464 | +{ | ||
465 | + uint16_t value; | ||
466 | + AWI2CState *s = AW_I2C(opaque); | ||
467 | + | ||
468 | + switch (offset) { | ||
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
488 | + } | ||
489 | + value = s->data; | ||
490 | + break; | ||
491 | + case TWI_CNTR_REG: | ||
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
496 | + /* | ||
497 | + * If polling when reading then change state to indicate data | ||
498 | + * is available | ||
499 | + */ | ||
500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { | ||
501 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
507 | + } | ||
508 | + break; | ||
509 | + case TWI_CCR_REG: | ||
510 | + value = s->ccr; | ||
511 | + break; | ||
512 | + case TWI_SRST_REG: | ||
513 | + value = s->srst; | ||
514 | + break; | ||
515 | + case TWI_EFR_REG: | ||
516 | + value = s->efr; | ||
517 | + break; | ||
518 | + case TWI_LCR_REG: | ||
519 | + value = s->lcr; | ||
520 | + break; | ||
521 | + default: | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
524 | + value = 0; | ||
525 | + break; | ||
526 | + } | ||
527 | + | ||
528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); | ||
529 | + | ||
530 | + return (uint64_t)value; | ||
531 | +} | ||
532 | + | ||
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | ||
553 | + } | ||
554 | + | ||
555 | + s->data = value & TWI_DATA_MASK; | ||
556 | + | ||
557 | + switch (STAT_TO_STA(s->stat)) { | ||
558 | + case STAT_M_STA_TX: | ||
559 | + case STAT_M_RSTA_TX: | ||
560 | + /* Send address */ | ||
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | ||
562 | + extract32(s->data, 0, 1))) { | ||
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
588 | + } | ||
589 | + break; | ||
590 | + case TWI_CNTR_REG: | ||
591 | + if (!allwinner_i2c_is_reset(s)) { | ||
592 | + /* Do something only if not in software reset */ | ||
593 | + s->cntr = value & TWI_CNTR_MASK; | ||
594 | + | ||
595 | + /* Check if start condition should be sent */ | ||
596 | + if (s->cntr & TWI_CNTR_M_STA) { | ||
597 | + /* Update status */ | ||
598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { | ||
599 | + /* Send start condition */ | ||
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | ||
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
629 | + } | ||
630 | + break; | ||
631 | + case TWI_CCR_REG: | ||
632 | + s->ccr = value & TWI_CCR_MASK; | ||
633 | + break; | ||
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
650 | + break; | ||
651 | + } | ||
652 | +} | ||
653 | + | ||
654 | +static const MemoryRegionOps allwinner_i2c_ops = { | ||
655 | + .read = allwinner_i2c_read, | ||
656 | + .write = allwinner_i2c_write, | ||
657 | + .valid.min_access_size = 1, | ||
658 | + .valid.max_access_size = 4, | ||
659 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
660 | +}; | ||
661 | + | ||
662 | +static const VMStateDescription allwinner_i2c_vmstate = { | ||
663 | + .name = TYPE_AW_I2C, | ||
664 | + .version_id = 1, | ||
665 | + .minimum_version_id = 1, | ||
666 | + .fields = (VMStateField[]) { | ||
667 | + VMSTATE_UINT8(addr, AWI2CState), | ||
668 | + VMSTATE_UINT8(xaddr, AWI2CState), | ||
669 | + VMSTATE_UINT8(data, AWI2CState), | ||
670 | + VMSTATE_UINT8(cntr, AWI2CState), | ||
671 | + VMSTATE_UINT8(ccr, AWI2CState), | ||
672 | + VMSTATE_UINT8(srst, AWI2CState), | ||
673 | + VMSTATE_UINT8(efr, AWI2CState), | ||
674 | + VMSTATE_UINT8(lcr, AWI2CState), | ||
675 | + VMSTATE_END_OF_LIST() | ||
676 | + } | ||
677 | +}; | ||
678 | + | ||
679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) | ||
680 | +{ | ||
681 | + AWI2CState *s = AW_I2C(dev); | ||
682 | + | ||
683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, | ||
684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); | ||
685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); | ||
687 | + s->bus = i2c_init_bus(dev, "i2c"); | ||
688 | +} | ||
689 | + | ||
690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) | ||
691 | +{ | ||
692 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
694 | + | ||
695 | + rc->phases.hold = allwinner_i2c_reset_hold; | ||
696 | + dc->vmsd = &allwinner_i2c_vmstate; | ||
697 | + dc->realize = allwinner_i2c_realize; | ||
698 | + dc->desc = "Allwinner I2C Controller"; | ||
699 | +} | ||
700 | + | ||
701 | +static const TypeInfo allwinner_i2c_type_info = { | ||
702 | + .name = TYPE_AW_I2C, | ||
703 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
704 | + .instance_size = sizeof(AWI2CState), | ||
705 | + .class_init = allwinner_i2c_class_init, | ||
706 | +}; | ||
707 | + | ||
708 | +static void allwinner_i2c_register_types(void) | ||
709 | +{ | ||
710 | + type_register_static(&allwinner_i2c_type_info); | ||
711 | +} | ||
712 | + | ||
713 | +type_init(allwinner_i2c_register_types) | ||
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
127 | -- | 777 | -- |
128 | 2.25.1 | 778 | 2.34.1 | diff view generated by jsdifflib |
1 | Switch the creation of the external GIC to the new-style "embedded in | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | state struct" approach, so we can easily refer to the object | ||
3 | elsewhere during realize. | ||
4 | 2 | ||
3 | This patch adds minimal support for AXP-209 PMU. | ||
4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides | ||
5 | the chip ID register, reset values for two more registers used by A10 | ||
6 | U-Boot SPL are covered. | ||
7 | |||
8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220404154658.565020-9-peter.maydell@linaro.org | ||
8 | --- | 12 | --- |
9 | include/hw/arm/exynos4210.h | 2 ++ | 13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ |
10 | include/hw/intc/exynos4210_gic.h | 43 ++++++++++++++++++++++++++++++++ | 14 | MAINTAINERS | 2 + |
11 | hw/arm/exynos4210.c | 10 ++++---- | 15 | hw/misc/Kconfig | 4 + |
12 | hw/intc/exynos4210_gic.c | 17 ++----------- | 16 | hw/misc/meson.build | 1 + |
13 | MAINTAINERS | 2 +- | 17 | hw/misc/trace-events | 5 + |
14 | 5 files changed, 53 insertions(+), 21 deletions(-) | 18 | 5 files changed, 250 insertions(+) |
15 | create mode 100644 include/hw/intc/exynos4210_gic.h | 19 | create mode 100644 hw/misc/axp209.c |
16 | 20 | ||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c |
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/exynos4210.h | ||
20 | +++ b/include/hw/arm/exynos4210.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/or-irq.h" | ||
23 | #include "hw/sysbus.h" | ||
24 | #include "hw/cpu/a9mpcore.h" | ||
25 | +#include "hw/intc/exynos4210_gic.h" | ||
26 | #include "target/arm/cpu-qom.h" | ||
27 | #include "qom/object.h" | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
30 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | ||
31 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
32 | A9MPPrivState a9mpcore; | ||
33 | + Exynos4210GicState ext_gic; | ||
34 | }; | ||
35 | |||
36 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
37 | diff --git a/include/hw/intc/exynos4210_gic.h b/include/hw/intc/exynos4210_gic.h | ||
38 | new file mode 100644 | 22 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 23 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 24 | --- /dev/null |
41 | +++ b/include/hw/intc/exynos4210_gic.h | 25 | +++ b/hw/misc/axp209.c |
42 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
43 | +/* | 27 | +/* |
44 | + * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c | 28 | + * AXP-209 PMU Emulation |
45 | + * | 29 | + * |
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | 30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
47 | + * All rights reserved. | 31 | + * |
48 | + * | 32 | + * Permission is hereby granted, free of charge, to any person obtaining a |
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | 33 | + * copy of this software and associated documentation files (the "Software"), |
50 | + * | 34 | + * to deal in the Software without restriction, including without limitation |
51 | + * This program is free software; you can redistribute it and/or modify it | 35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
52 | + * under the terms of the GNU General Public License as published by the | 36 | + * and/or sell copies of the Software, and to permit persons to whom the |
53 | + * Free Software Foundation; either version 2 of the License, or (at your | 37 | + * Software is furnished to do so, subject to the following conditions: |
54 | + * option) any later version. | 38 | + * |
55 | + * | 39 | + * The above copyright notice and this permission notice shall be included in |
56 | + * This program is distributed in the hope that it will be useful, | 40 | + * all copies or substantial portions of the Software. |
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 41 | + * |
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | 42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
59 | + * See the GNU General Public License for more details. | 43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
60 | + * | 44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE |
61 | + * You should have received a copy of the GNU General Public License along | 45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | 46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
48 | + * DEALINGS IN THE SOFTWARE. | ||
49 | + * | ||
50 | + * SPDX-License-Identifier: MIT | ||
63 | + */ | 51 | + */ |
64 | +#ifndef HW_INTC_EXYNOS4210_GIC_H | 52 | + |
65 | +#define HW_INTC_EXYNOS4210_GIC_H | 53 | +#include "qemu/osdep.h" |
66 | + | 54 | +#include "qemu/log.h" |
67 | +#include "hw/sysbus.h" | 55 | +#include "trace.h" |
68 | + | 56 | +#include "hw/i2c/i2c.h" |
69 | +#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | 57 | +#include "migration/vmstate.h" |
70 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | 58 | + |
71 | + | 59 | +#define TYPE_AXP209_PMU "axp209_pmu" |
72 | +#define EXYNOS4210_GIC_NCPUS 2 | 60 | + |
73 | + | 61 | +#define AXP209(obj) \ |
74 | +struct Exynos4210GicState { | 62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) |
75 | + SysBusDevice parent_obj; | 63 | + |
76 | + | 64 | +/* registers */ |
77 | + MemoryRegion cpu_container; | 65 | +enum { |
78 | + MemoryRegion dist_container; | 66 | + REG_POWER_STATUS = 0x0u, |
79 | + MemoryRegion cpu_alias[EXYNOS4210_GIC_NCPUS]; | 67 | + REG_OPERATING_MODE, |
80 | + MemoryRegion dist_alias[EXYNOS4210_GIC_NCPUS]; | 68 | + REG_OTG_VBUS_STATUS, |
81 | + uint32_t num_cpu; | 69 | + REG_CHIP_VERSION, |
82 | + DeviceState *gic; | 70 | + REG_DATA_CACHE_0, |
71 | + REG_DATA_CACHE_1, | ||
72 | + REG_DATA_CACHE_2, | ||
73 | + REG_DATA_CACHE_3, | ||
74 | + REG_DATA_CACHE_4, | ||
75 | + REG_DATA_CACHE_5, | ||
76 | + REG_DATA_CACHE_6, | ||
77 | + REG_DATA_CACHE_7, | ||
78 | + REG_DATA_CACHE_8, | ||
79 | + REG_DATA_CACHE_9, | ||
80 | + REG_DATA_CACHE_A, | ||
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
83 | +}; | 151 | +}; |
84 | + | 152 | + |
85 | +#endif | 153 | +#define AXP209_CHIP_VERSION_ID (0x01) |
86 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) |
87 | index XXXXXXX..XXXXXXX 100644 | 155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) |
88 | --- a/hw/arm/exynos4210.c | 156 | + |
89 | +++ b/hw/arm/exynos4210.c | 157 | +/* A simple I2C slave which returns values of ID or CNT register. */ |
90 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 158 | +typedef struct AXP209I2CState { |
91 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | 159 | + /*< private >*/ |
92 | 160 | + I2CSlave i2c; | |
93 | /* External GIC */ | 161 | + /*< public >*/ |
94 | - dev = qdev_new("exynos4210.gic"); | 162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ |
95 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | 163 | + uint8_t ptr; /* current register index */ |
96 | - busdev = SYS_BUS_DEVICE(dev); | 164 | + uint8_t count; /* counter used for tx/rx */ |
97 | - sysbus_realize_and_unref(busdev, &error_fatal); | 165 | +} AXP209I2CState; |
98 | + qdev_prop_set_uint32(DEVICE(&s->ext_gic), "num-cpu", EXYNOS4210_NCPUS); | 166 | + |
99 | + busdev = SYS_BUS_DEVICE(&s->ext_gic); | 167 | +/* Reset all counters and load ID register */ |
100 | + sysbus_realize(busdev, &error_fatal); | 168 | +static void axp209_reset_enter(Object *obj, ResetType type) |
101 | /* Map CPU interface */ | 169 | +{ |
102 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR); | 170 | + AXP209I2CState *s = AXP209(obj); |
103 | /* Map Distributer interface */ | 171 | + |
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 172 | + memset(s->regs, 0, NR_REGS); |
105 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | 173 | + s->ptr = 0; |
106 | } | 174 | + s->count = 0; |
107 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | 175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; |
108 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | 176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; |
109 | + s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | 177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; |
110 | } | 178 | +} |
111 | 179 | + | |
112 | /* Internal Interrupt Combiner */ | 180 | +/* Handle events from master. */ |
113 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | 181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) |
114 | } | 182 | +{ |
115 | 183 | + AXP209I2CState *s = AXP209(i2c); | |
116 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | 184 | + |
117 | + object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | 185 | + s->count = 0; |
118 | } | 186 | + |
119 | 187 | + return 0; | |
120 | static void exynos4210_class_init(ObjectClass *klass, void *data) | 188 | +} |
121 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | 189 | + |
122 | index XXXXXXX..XXXXXXX 100644 | 190 | +/* Called when master requests read */ |
123 | --- a/hw/intc/exynos4210_gic.c | 191 | +static uint8_t axp209_rx(I2CSlave *i2c) |
124 | +++ b/hw/intc/exynos4210_gic.c | 192 | +{ |
125 | @@ -XXX,XX +XXX,XX @@ | 193 | + AXP209I2CState *s = AXP209(i2c); |
126 | #include "qemu/module.h" | 194 | + uint8_t ret = 0xff; |
127 | #include "hw/irq.h" | 195 | + |
128 | #include "hw/qdev-properties.h" | 196 | + if (s->ptr < NR_REGS) { |
129 | +#include "hw/intc/exynos4210_gic.h" | 197 | + ret = s->regs[s->ptr++]; |
130 | #include "hw/arm/exynos4210.h" | 198 | + } |
131 | #include "qom/object.h" | 199 | + |
132 | 200 | + trace_axp209_rx(s->ptr - 1, ret); | |
133 | @@ -XXX,XX +XXX,XX @@ | 201 | + |
134 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | 202 | + return ret; |
135 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | 203 | +} |
136 | 204 | + | |
137 | -#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | 205 | +/* |
138 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | 206 | + * Called when master sends write. |
139 | - | 207 | + * Update ptr with byte 0, then perform write with second byte. |
140 | -struct Exynos4210GicState { | 208 | + */ |
141 | - SysBusDevice parent_obj; | 209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) |
142 | - | 210 | +{ |
143 | - MemoryRegion cpu_container; | 211 | + AXP209I2CState *s = AXP209(i2c); |
144 | - MemoryRegion dist_container; | 212 | + |
145 | - MemoryRegion cpu_alias[EXYNOS4210_NCPUS]; | 213 | + if (s->count == 0) { |
146 | - MemoryRegion dist_alias[EXYNOS4210_NCPUS]; | 214 | + /* Store register address */ |
147 | - uint32_t num_cpu; | 215 | + s->ptr = data; |
148 | - DeviceState *gic; | 216 | + s->count++; |
149 | -}; | 217 | + trace_axp209_select(data); |
150 | - | 218 | + } else { |
151 | static void exynos4210_gic_set_irq(void *opaque, int irq, int level) | 219 | + trace_axp209_tx(s->ptr, data); |
152 | { | 220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { |
153 | Exynos4210GicState *s = (Exynos4210GicState *)opaque; | 221 | + s->regs[s->ptr++] = data; |
154 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_realize(DeviceState *dev, Error **errp) | 222 | + } |
155 | * enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86 | 223 | + } |
156 | * doesn't figure this out, otherwise and gives spurious warnings. | 224 | + |
157 | */ | 225 | + return 0; |
158 | - assert(n <= EXYNOS4210_NCPUS); | 226 | +} |
159 | + assert(n <= EXYNOS4210_GIC_NCPUS); | 227 | + |
160 | for (i = 0; i < n; i++) { | 228 | +static const VMStateDescription vmstate_axp209 = { |
161 | /* Map CPU interface per SMP Core */ | 229 | + .name = TYPE_AXP209_PMU, |
162 | sprintf(cpu_alias_name, "%s%x", cpu_prefix, i); | 230 | + .version_id = 1, |
231 | + .fields = (VMStateField[]) { | ||
232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | ||
233 | + VMSTATE_UINT8(count, AXP209I2CState), | ||
234 | + VMSTATE_UINT8(ptr, AXP209I2CState), | ||
235 | + VMSTATE_END_OF_LIST() | ||
236 | + } | ||
237 | +}; | ||
238 | + | ||
239 | +static void axp209_class_init(ObjectClass *oc, void *data) | ||
240 | +{ | ||
241 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | ||
243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); | ||
244 | + | ||
245 | + rc->phases.enter = axp209_reset_enter; | ||
246 | + dc->vmsd = &vmstate_axp209; | ||
247 | + isc->event = axp209_event; | ||
248 | + isc->recv = axp209_rx; | ||
249 | + isc->send = axp209_tx; | ||
250 | +} | ||
251 | + | ||
252 | +static const TypeInfo axp209_info = { | ||
253 | + .name = TYPE_AXP209_PMU, | ||
254 | + .parent = TYPE_I2C_SLAVE, | ||
255 | + .instance_size = sizeof(AXP209I2CState), | ||
256 | + .class_init = axp209_class_init | ||
257 | +}; | ||
258 | + | ||
259 | +static void axp209_register_devices(void) | ||
260 | +{ | ||
261 | + type_register_static(&axp209_info); | ||
262 | +} | ||
263 | + | ||
264 | +type_init(axp209_register_devices); | ||
163 | diff --git a/MAINTAINERS b/MAINTAINERS | 265 | diff --git a/MAINTAINERS b/MAINTAINERS |
164 | index XXXXXXX..XXXXXXX 100644 | 266 | index XXXXXXX..XXXXXXX 100644 |
165 | --- a/MAINTAINERS | 267 | --- a/MAINTAINERS |
166 | +++ b/MAINTAINERS | 268 | +++ b/MAINTAINERS |
167 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | 269 | @@ -XXX,XX +XXX,XX @@ ARM Machines |
270 | Allwinner-a10 | ||
271 | M: Beniamino Galvani <b.galvani@gmail.com> | ||
272 | M: Peter Maydell <peter.maydell@linaro.org> | ||
273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
168 | L: qemu-arm@nongnu.org | 274 | L: qemu-arm@nongnu.org |
169 | S: Odd Fixes | 275 | S: Odd Fixes |
170 | F: hw/*/exynos* | 276 | F: hw/*/allwinner* |
171 | -F: include/hw/arm/exynos4210.h | 277 | F: include/hw/*/allwinner* |
172 | +F: include/hw/*/exynos* | 278 | F: hw/arm/cubieboard.c |
173 | 279 | F: docs/system/arm/cubieboard.rst | |
174 | Calxeda Highbank | 280 | +F: hw/misc/axp209.c |
175 | M: Rob Herring <robh@kernel.org> | 281 | |
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/misc/Kconfig | ||
287 | +++ b/hw/misc/Kconfig | ||
288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM | ||
289 | config ALLWINNER_A10_DRAMC | ||
290 | bool | ||
291 | |||
292 | +config AXP209_PMU | ||
293 | + bool | ||
294 | + depends on I2C | ||
295 | + | ||
296 | source macio/Kconfig | ||
297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
310 | index XXXXXXX..XXXXXXX 100644 | ||
311 | --- a/hw/misc/trace-events | ||
312 | +++ b/hw/misc/trace-events | ||
313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
314 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
315 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
316 | |||
317 | +# axp209.c | ||
318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
321 | + | ||
322 | # eccmemctl.c | ||
323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
176 | -- | 325 | -- |
177 | 2.25.1 | 326 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. | ||
4 | |||
5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/cubieboard.c | 6 ++++++ | ||
12 | hw/arm/Kconfig | 1 + | ||
13 | 2 files changed, 7 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/cubieboard.c | ||
18 | +++ b/hw/arm/cubieboard.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/boards.h" | ||
21 | #include "hw/qdev-properties.h" | ||
22 | #include "hw/arm/allwinner-a10.h" | ||
23 | +#include "hw/i2c/i2c.h" | ||
24 | |||
25 | static struct arm_boot_info cubieboard_binfo = { | ||
26 | .loader_start = AW_A10_SDRAM_BASE, | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
28 | BlockBackend *blk; | ||
29 | BusState *bus; | ||
30 | DeviceState *carddev; | ||
31 | + I2CBus *i2c; | ||
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | ||
43 | /* Retrieve SD bus */ | ||
44 | di = drive_get(IF_SD, 0, 0); | ||
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/Kconfig | ||
49 | +++ b/hw/arm/Kconfig | ||
50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
51 | select ALLWINNER_A10_DRAMC | ||
52 | select ALLWINNER_EMAC | ||
53 | select ALLWINNER_I2C | ||
54 | + select AXP209_PMU | ||
55 | select SERIAL | ||
56 | select UNIMP | ||
57 | |||
58 | -- | ||
59 | 2.34.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Connect the CRL (Clock Reset LPD) to the Versal SoC. | 3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not |
4 | passed when starting QEMU. SPL is copied to SRAM_A. | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 6 | The approach is reused from Allwinner H3 implementation. |
6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> | 7 | |
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | 8 | Tested with Armbian and custom Yocto image. |
8 | Message-id: 20220406174303.2022038-5-edgar.iglesias@xilinx.com | 9 | |
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
11 | |||
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | include/hw/arm/xlnx-versal.h | 4 +++ | 16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ |
12 | hw/arm/xlnx-versal.c | 54 ++++++++++++++++++++++++++++++++++-- | 17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ |
13 | 2 files changed, 56 insertions(+), 2 deletions(-) | 18 | hw/arm/cubieboard.c | 5 +++++ |
19 | 3 files changed, 44 insertions(+) | ||
14 | 20 | ||
15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/xlnx-versal.h | 23 | --- a/include/hw/arm/allwinner-a10.h |
18 | +++ b/include/hw/arm/xlnx-versal.h | 24 | +++ b/include/hw/arm/allwinner-a10.h |
19 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "hw/nvram/xlnx-versal-efuse.h" | 26 | #include "hw/misc/allwinner-a10-ccm.h" |
21 | #include "hw/ssi/xlnx-versal-ospi.h" | 27 | #include "hw/misc/allwinner-a10-dramc.h" |
22 | #include "hw/dma/xlnx_csu_dma.h" | 28 | #include "hw/i2c/allwinner-i2c.h" |
23 | +#include "hw/misc/xlnx-versal-crl.h" | 29 | +#include "sysemu/block-backend.h" |
24 | #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" | 30 | |
25 | 31 | #include "target/arm/cpu.h" | |
26 | #define TYPE_XLNX_VERSAL "xlnx-versal" | 32 | #include "qom/object.h" |
27 | @@ -XXX,XX +XXX,XX @@ struct Versal { | 33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
28 | qemu_or_irq irq_orgate; | 34 | OHCISysBusState ohci[AW_A10_NUM_USB]; |
29 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | 35 | }; |
30 | } xram; | 36 | |
37 | +/** | ||
38 | + * Emulate Boot ROM firmware setup functionality. | ||
39 | + * | ||
40 | + * A real Allwinner A10 SoC contains a Boot ROM | ||
41 | + * which is the first code that runs right after | ||
42 | + * the SoC is powered on. The Boot ROM is responsible | ||
43 | + * for loading user code (e.g. a bootloader) from any | ||
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | ||
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | ||
31 | + | 56 | + |
32 | + XlnxVersalCRL crl; | 57 | #endif |
33 | } lpd; | 58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
34 | |||
35 | /* The Platform Management Controller subsystem. */ | ||
36 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
37 | #define VERSAL_TIMER_NS_EL1_IRQ 14 | ||
38 | #define VERSAL_TIMER_NS_EL2_IRQ 10 | ||
39 | |||
40 | +#define VERSAL_CRL_IRQ 10 | ||
41 | #define VERSAL_UART0_IRQ_0 18 | ||
42 | #define VERSAL_UART1_IRQ_0 19 | ||
43 | #define VERSAL_USB0_IRQ_0 22 | ||
44 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/hw/arm/xlnx-versal.c | 60 | --- a/hw/arm/allwinner-a10.c |
47 | +++ b/hw/arm/xlnx-versal.c | 61 | +++ b/hw/arm/allwinner-a10.c |
48 | @@ -XXX,XX +XXX,XX @@ static void versal_create_ospi(Versal *s, qemu_irq *pic) | 62 | @@ -XXX,XX +XXX,XX @@ |
49 | qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]); | 63 | #include "sysemu/sysemu.h" |
50 | } | 64 | #include "hw/boards.h" |
51 | 65 | #include "hw/usb/hcd-ohci.h" | |
52 | +static void versal_create_crl(Versal *s, qemu_irq *pic) | 66 | +#include "hw/loader.h" |
67 | |||
68 | +#define AW_A10_SRAM_A_BASE 0x00000000 | ||
69 | #define AW_A10_DRAMC_BASE 0x01c01000 | ||
70 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
71 | #define AW_A10_CCM_BASE 0x01c20000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
74 | #define AW_A10_I2C0_BASE 0x01c2ac00 | ||
75 | |||
76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) | ||
53 | +{ | 77 | +{ |
54 | + SysBusDevice *sbd; | 78 | + const int64_t rom_size = 32 * KiB; |
55 | + int i; | 79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); |
56 | + | 80 | + |
57 | + object_initialize_child(OBJECT(s), "crl", &s->lpd.crl, | 81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { |
58 | + TYPE_XLNX_VERSAL_CRL); | 82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", |
59 | + sbd = SYS_BUS_DEVICE(&s->lpd.crl); | 83 | + __func__); |
60 | + | 84 | + return; |
61 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
62 | + g_autofree gchar *name = g_strdup_printf("cpu_r5[%d]", i); | ||
63 | + | ||
64 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
65 | + name, OBJECT(&s->lpd.rpu.cpu[i]), | ||
66 | + &error_abort); | ||
67 | + } | 85 | + } |
68 | + | 86 | + |
69 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { | 87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, |
70 | + g_autofree gchar *name = g_strdup_printf("gem[%d]", i); | 88 | + rom_size, AW_A10_SRAM_A_BASE, |
71 | + | 89 | + NULL, NULL, NULL, NULL, false); |
72 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
73 | + name, OBJECT(&s->lpd.iou.gem[i]), | ||
74 | + &error_abort); | ||
75 | + } | ||
76 | + | ||
77 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) { | ||
78 | + g_autofree gchar *name = g_strdup_printf("adma[%d]", i); | ||
79 | + | ||
80 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
81 | + name, OBJECT(&s->lpd.iou.adma[i]), | ||
82 | + &error_abort); | ||
83 | + } | ||
84 | + | ||
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { | ||
86 | + g_autofree gchar *name = g_strdup_printf("uart[%d]", i); | ||
87 | + | ||
88 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
89 | + name, OBJECT(&s->lpd.iou.uart[i]), | ||
90 | + &error_abort); | ||
91 | + } | ||
92 | + | ||
93 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
94 | + "usb", OBJECT(&s->lpd.iou.usb), | ||
95 | + &error_abort); | ||
96 | + | ||
97 | + sysbus_realize(sbd, &error_fatal); | ||
98 | + memory_region_add_subregion(&s->mr_ps, MM_CRL, | ||
99 | + sysbus_mmio_get_region(sbd, 0)); | ||
100 | + sysbus_connect_irq(sbd, 0, pic[VERSAL_CRL_IRQ]); | ||
101 | +} | 90 | +} |
102 | + | 91 | + |
103 | /* This takes the board allocated linear DDR memory and creates aliases | 92 | static void aw_a10_init(Object *obj) |
104 | * for each split DDR range/aperture on the Versal address map. | 93 | { |
105 | */ | 94 | AwA10State *s = AW_A10(obj); |
106 | @@ -XXX,XX +XXX,XX @@ static void versal_unimp(Versal *s) | 95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
107 | 96 | index XXXXXXX..XXXXXXX 100644 | |
108 | versal_unimp_area(s, "psm", &s->mr_ps, | 97 | --- a/hw/arm/cubieboard.c |
109 | MM_PSM_START, MM_PSM_END - MM_PSM_START); | 98 | +++ b/hw/arm/cubieboard.c |
110 | - versal_unimp_area(s, "crl", &s->mr_ps, | 99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
111 | - MM_CRL, MM_CRL_SIZE); | 100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, |
112 | versal_unimp_area(s, "crf", &s->mr_ps, | 101 | machine->ram); |
113 | MM_FPD_CRF, MM_FPD_CRF_SIZE); | 102 | |
114 | versal_unimp_area(s, "apu", &s->mr_ps, | 103 | + /* Load target kernel or start using BootROM */ |
115 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | 104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { |
116 | versal_create_efuse(s, pic); | 105 | + /* Use Boot ROM to copy data from SD card to SRAM */ |
117 | versal_create_pmc_iou_slcr(s, pic); | 106 | + allwinner_a10_bootrom_setup(a10, blk); |
118 | versal_create_ospi(s, pic); | 107 | + } |
119 | + versal_create_crl(s, pic); | 108 | /* TODO create and connect IDE devices for ide_drive_get() */ |
120 | versal_map_ddr(s); | 109 | |
121 | versal_unimp(s); | 110 | cubieboard_binfo.ram_size = machine->ram_size; |
122 | |||
123 | -- | 111 | -- |
124 | 2.25.1 | 112 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | Cubieboard now can boot directly from SD card, without the need to pass | ||
4 | `-kernel` parameter. Update Avocado tests to cover this functionality. | ||
5 | |||
6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 47 insertions(+) | ||
14 | |||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/tests/avocado/boot_linux_console.py | ||
18 | +++ b/tests/avocado/boot_linux_console.py | ||
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): | ||
20 | 'sda') | ||
21 | # cubieboard's reboot is not functioning; omit reboot test. | ||
22 | |||
23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | ||
25 | + """ | ||
26 | + :avocado: tags=arch:arm | ||
27 | + :avocado: tags=machine:cubieboard | ||
28 | + :avocado: tags=device:sd | ||
29 | + """ | ||
30 | + | ||
31 | + # This test download a 7.5 MiB compressed image and expand it | ||
32 | + # to 126 MiB. | ||
33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' | ||
34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' | ||
35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') | ||
36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' | ||
37 | + '2ac5dc2d08733d6705af9f144f39f554') | ||
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
42 | + | ||
43 | + self.vm.set_console() | ||
44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
45 | + '-nic', 'user', | ||
46 | + '-no-reboot') | ||
47 | + self.vm.launch() | ||
48 | + | ||
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
73 | -- | ||
74 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Don't dereference CPUTLBEntryFull until we verify that | ||
4 | the page is valid. Move the other user-only info field | ||
5 | updates after the valid check to match. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/sve_helper.c | 14 +++++++++----- | ||
15 | 1 file changed, 9 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/sve_helper.c | ||
20 | +++ b/target/arm/sve_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
22 | #ifdef CONFIG_USER_ONLY | ||
23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, | ||
24 | &info->host, retaddr); | ||
25 | - memset(&info->attrs, 0, sizeof(info->attrs)); | ||
26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
28 | #else | ||
29 | CPUTLBEntryFull *full; | ||
30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | ||
31 | &info->host, &full, retaddr); | ||
32 | - info->attrs = full->attrs; | ||
33 | - info->tagged = full->pte_attrs == 0xf0; | ||
34 | #endif | ||
35 | info->flags = flags; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
38 | return false; | ||
39 | } | ||
40 | |||
41 | +#ifdef CONFIG_USER_ONLY | ||
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | ||
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
45 | +#else | ||
46 | + info->attrs = full->attrs; | ||
47 | + info->tagged = full->pte_attrs == 0xf0; | ||
48 | +#endif | ||
49 | + | ||
50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ | ||
51 | info->host -= mem_off; | ||
52 | return true; | ||
53 | -- | ||
54 | 2.34.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Since pxa255_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 2 +- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/pxa.h | ||
20 | +++ b/include/hw/arm/pxa.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
60 | } | ||
61 | |||
62 | /* Initialise a PXA255 integrated chip (ARM based core). */ | ||
63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | ||
65 | { | ||
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
83 | -- | ||
84 | 2.34.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
1 | From: Zongyuan Li <zongyuan.li@smartx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | 3 | Since pxa270_init() must map the device in the system memory, |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | there is no point in passing get_system_memory() by argument. |
5 | Message-id: 20220324181557.203805-5-zongyuan.li@smartx.com | 5 | |
6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/811 | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-3-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 10 | --- |
9 | include/hw/irq.h | 5 ----- | 11 | include/hw/arm/pxa.h | 3 +-- |
10 | hw/core/irq.c | 15 --------------- | 12 | hw/arm/gumstix.c | 3 +-- |
11 | 2 files changed, 20 deletions(-) | 13 | hw/arm/mainstone.c | 10 ++++------ |
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
12 | 18 | ||
13 | diff --git a/include/hw/irq.h b/include/hw/irq.h | 19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/irq.h | 21 | --- a/include/hw/arm/pxa.h |
16 | +++ b/include/hw/irq.h | 22 | +++ b/include/hw/arm/pxa.h |
17 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); | 23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { |
18 | /* Returns a new IRQ with opposite polarity. */ | 24 | |
19 | qemu_irq qemu_irq_invert(qemu_irq irq); | 25 | # define PA_FMT "0x%08lx" |
20 | 26 | ||
21 | -/* Returns a new IRQ which feeds into both the passed IRQs. | 27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, |
22 | - * It's probably better to use the TYPE_SPLIT_IRQ device instead. | 28 | - const char *revision); |
23 | - */ | 29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); |
24 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); | 30 | PXA2xxState *pxa255_init(unsigned int sdram_size); |
25 | - | 31 | |
26 | /* For internal use in qtest. Similar to qemu_irq_split, but operating | 32 | #endif /* PXA_H */ |
27 | on an existing vector of qemu_irq. */ | 33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
28 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n); | ||
29 | diff --git a/hw/core/irq.c b/hw/core/irq.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/hw/core/irq.c | 35 | --- a/hw/arm/gumstix.c |
32 | +++ b/hw/core/irq.c | 36 | +++ b/hw/arm/gumstix.c |
33 | @@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_invert(qemu_irq irq) | 37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
34 | return qemu_allocate_irq(qemu_notirq, irq, 0); | 38 | { |
39 | PXA2xxState *cpu; | ||
40 | DriveInfo *dinfo; | ||
41 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
42 | |||
43 | uint32_t verdex_rom = 0x02000000; | ||
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
35 | } | 85 | } |
36 | 86 | ||
37 | -static void qemu_splitirq(void *opaque, int line, int level) | 87 | static void mainstone2_machine_init(MachineClass *mc) |
38 | -{ | 88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c |
39 | - struct IRQState **irq = opaque; | 89 | index XXXXXXX..XXXXXXX 100644 |
40 | - irq[0]->handler(irq[0]->opaque, irq[0]->n, level); | 90 | --- a/hw/arm/pxa2xx.c |
41 | - irq[1]->handler(irq[1]->opaque, irq[1]->n, level); | 91 | +++ b/hw/arm/pxa2xx.c |
42 | -} | 92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) |
43 | - | 93 | } |
44 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2) | 94 | |
45 | -{ | 95 | /* Initialise a PXA270 integrated chip (ARM based core). */ |
46 | - qemu_irq *s = g_new0(qemu_irq, 2); | 96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, |
47 | - s[0] = irq1; | 97 | - unsigned int sdram_size, const char *cpu_type) |
48 | - s[1] = irq2; | 98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) |
49 | - return qemu_allocate_irq(qemu_splitirq, s, 0); | ||
50 | -} | ||
51 | - | ||
52 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n) | ||
53 | { | 99 | { |
100 | + MemoryRegion *address_space = get_system_memory(); | ||
101 | PXA2xxState *s; | ||
54 | int i; | 102 | int i; |
103 | DriveInfo *dinfo; | ||
104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/arm/spitz.c | ||
107 | +++ b/hw/arm/spitz.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
110 | enum spitz_model_e model = smc->model; | ||
111 | PXA2xxState *mpu; | ||
112 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
136 | { | ||
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
55 | -- | 150 | -- |
56 | 2.25.1 | 151 | 2.34.1 |
152 | |||
153 | diff view generated by jsdifflib |
1 | In exynos4210_init_board_irqs(), use the TYPE_SPLIT_IRQ device | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | instead of qemu_irq_split(). | ||
3 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20220404154658.565020-13-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | include/hw/arm/exynos4210.h | 9 ++++++++ | 12 | hw/arm/collie.c | 16 ++++++++++------ |
9 | hw/arm/exynos4210.c | 41 +++++++++++++++++++++++++++++-------- | 13 | 1 file changed, 10 insertions(+), 6 deletions(-) |
10 | 2 files changed, 42 insertions(+), 8 deletions(-) | ||
11 | 14 | ||
12 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
13 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/hw/arm/collie.c |
15 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/hw/arm/collie.c |
16 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
17 | #include "hw/sysbus.h" | 20 | #include "cpu.h" |
18 | #include "hw/cpu/a9mpcore.h" | ||
19 | #include "hw/intc/exynos4210_gic.h" | ||
20 | +#include "hw/core/split-irq.h" | ||
21 | #include "target/arm/cpu-qom.h" | ||
22 | #include "qom/object.h" | 21 | #include "qom/object.h" |
23 | 22 | ||
24 | @@ -XXX,XX +XXX,XX @@ | 23 | +#define RAM_SIZE (512 * MiB) |
25 | 24 | +#define FLASH_SIZE (32 * MiB) | |
26 | #define EXYNOS4210_NUM_DMA 3 | 25 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
27 | |||
28 | +/* | ||
29 | + * We need one splitter for every external combiner input, plus | ||
30 | + * one for every non-zero entry in combiner_grp_to_gic_id[]. | ||
31 | + * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
32 | + */ | ||
33 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) | ||
34 | + | 26 | + |
35 | typedef struct Exynos4210Irq { | 27 | struct CollieMachineState { |
36 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 28 | MachineState parent; |
37 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | 29 | |
38 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) |
39 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 31 | |
40 | A9MPPrivState a9mpcore; | 32 | static struct arm_boot_info collie_binfo = { |
41 | Exynos4210GicState ext_gic; | 33 | .loader_start = SA_SDCS0, |
42 | + SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | 34 | - .ram_size = 0x20000000, |
35 | + .ram_size = RAM_SIZE, | ||
43 | }; | 36 | }; |
44 | 37 | ||
45 | #define TYPE_EXYNOS4210_SOC "exynos4210" | 38 | static void collie_init(MachineState *machine) |
46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
47 | index XXXXXXX..XXXXXXX 100644 | 40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
48 | --- a/hw/arm/exynos4210.c | 41 | |
49 | +++ b/hw/arm/exynos4210.c | 42 | dinfo = drive_get(IF_PFLASH, 0, 0); |
50 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, |
51 | uint32_t grp, bit, irq_id, n; | 44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, |
52 | Exynos4210Irq *is = &s->irqs; | 45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
53 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | 46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
54 | + int splitcount = 0; | 47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
55 | + DeviceState *splitter; | 48 | |
56 | 49 | dinfo = drive_get(IF_PFLASH, 0, 1); | |
57 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | 50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, |
58 | irq_id = 0; | 51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, |
59 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
60 | /* MCT_G1 is passed to External and GIC */ | 53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
61 | irq_id = EXT_GIC_ID_MCT_G1; | 54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
62 | } | 55 | |
63 | + | 56 | sysbus_create_simple("scoop", 0x40800000, NULL); |
64 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | 57 | |
65 | + splitter = DEVICE(&s->splitter[splitcount]); | 58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) |
66 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | 59 | mc->init = collie_init; |
67 | + qdev_realize(splitter, NULL, &error_abort); | 60 | mc->ignore_memory_transaction_failures = true; |
68 | + splitcount++; | 61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); |
69 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | 62 | - mc->default_ram_size = 0x20000000; |
70 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | 63 | + mc->default_ram_size = RAM_SIZE; |
71 | if (irq_id) { | 64 | mc->default_ram_id = "strongarm.sdram"; |
72 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
73 | - qdev_get_gpio_in(extgicdev, | ||
74 | - irq_id - 32)); | ||
75 | + qdev_connect_gpio_out(splitter, 1, | ||
76 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
77 | } else { | ||
78 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
79 | - is->ext_combiner_irq[n]); | ||
80 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
81 | } | ||
82 | } | ||
83 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
84 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
85 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
86 | |||
87 | if (irq_id) { | ||
88 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
89 | - qdev_get_gpio_in(extgicdev, | ||
90 | - irq_id - 32)); | ||
91 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
92 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
93 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
94 | + qdev_realize(splitter, NULL, &error_abort); | ||
95 | + splitcount++; | ||
96 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
97 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
98 | + qdev_connect_gpio_out(splitter, 1, | ||
99 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
100 | } | ||
101 | } | ||
102 | + /* | ||
103 | + * We check this here to avoid a more obscure assert later when | ||
104 | + * qdev_assert_realized_properly() checks that we realized every | ||
105 | + * child object we initialized. | ||
106 | + */ | ||
107 | + assert(splitcount == EXYNOS4210_NUM_SPLITTERS); | ||
108 | } | 65 | } |
109 | 66 | ||
110 | /* | ||
111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
112 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
113 | } | ||
114 | |||
115 | + for (i = 0; i < ARRAY_SIZE(s->splitter); i++) { | ||
116 | + g_autofree char *name = g_strdup_printf("irq-splitter%d", i); | ||
117 | + object_initialize_child(obj, name, &s->splitter[i], TYPE_SPLIT_IRQ); | ||
118 | + } | ||
119 | + | ||
120 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
121 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
122 | } | ||
123 | -- | 67 | -- |
124 | 2.25.1 | 68 | 2.34.1 |
69 | |||
70 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This patch uses the defined fields to describe PWRON STRAPs for | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | better readability. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | |
6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
7 | Reviewed-by: Patrick Venture <venture@google.com> | ||
8 | Message-id: 20220411165842.3912945-3-wuhaotsh@google.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | hw/arm/npcm7xx_boards.c | 24 +++++++++++++++++++----- | 8 | hw/arm/collie.c | 17 +++++++---------- |
13 | 1 file changed, 19 insertions(+), 5 deletions(-) | 9 | 1 file changed, 7 insertions(+), 10 deletions(-) |
14 | 10 | ||
15 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c | 11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/npcm7xx_boards.c | 13 | --- a/hw/arm/collie.c |
18 | +++ b/hw/arm/npcm7xx_boards.c | 14 | +++ b/hw/arm/collie.c |
19 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { |
20 | #include "sysemu/sysemu.h" | 16 | |
21 | #include "sysemu/block-backend.h" | 17 | static void collie_init(MachineState *machine) |
22 | 18 | { | |
23 | -#define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7 | 19 | - DriveInfo *dinfo; |
24 | -#define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff | 20 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
25 | -#define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff | 21 | CollieMachineState *cms = COLLIE_MACHINE(machine); |
26 | -#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff | 22 | |
27 | -#define MORI_BMC_POWER_ON_STRAPS 0x00001fff | 23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
28 | +#define NPCM7XX_POWER_ON_STRAPS_DEFAULT ( \ | 24 | |
29 | + NPCM7XX_PWRON_STRAP_SPI0F18 | \ | 25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
30 | + NPCM7XX_PWRON_STRAP_SFAB | \ | 26 | |
31 | + NPCM7XX_PWRON_STRAP_BSPA | \ | 27 | - dinfo = drive_get(IF_PFLASH, 0, 0); |
32 | + NPCM7XX_PWRON_STRAP_FUP(FUP_NORM_UART2) | \ | 28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, |
33 | + NPCM7XX_PWRON_STRAP_SECEN | \ | 29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
34 | + NPCM7XX_PWRON_STRAP_HIZ | \ | 30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
35 | + NPCM7XX_PWRON_STRAP_ECC | \ | 31 | - |
36 | + NPCM7XX_PWRON_STRAP_RESERVE1 | \ | 32 | - dinfo = drive_get(IF_PFLASH, 0, 1); |
37 | + NPCM7XX_PWRON_STRAP_J2EN | \ | 33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, |
38 | + NPCM7XX_PWRON_STRAP_CKFRQ(CKFRQ_DEFAULT)) | 34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
39 | + | 35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
40 | +#define NPCM750_EVB_POWER_ON_STRAPS ( \ | 36 | + for (unsigned i = 0; i < 2; i++) { |
41 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_J2EN) | 37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); |
42 | +#define QUANTA_GSJ_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT | 38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, |
43 | +#define QUANTA_GBS_POWER_ON_STRAPS ( \ | 39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, |
44 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_SFAB) | 40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
45 | +#define KUDO_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT | 41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
46 | +#define MORI_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT | 42 | + } |
47 | 43 | ||
48 | static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin"; | 44 | sysbus_create_simple("scoop", 0x40800000, NULL); |
49 | 45 | ||
50 | -- | 46 | -- |
51 | 2.25.1 | 47 | 2.34.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | It's not possible to provide the guest with the Security extensions | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | (TrustZone) when using KVM or HVF, because the hardware | ||
3 | virtualization extensions don't permit running EL3 guest code. | ||
4 | However, we weren't checking for this combination, with the result | ||
5 | that QEMU would assert if you tried it: | ||
6 | 2 | ||
7 | $ qemu-system-aarch64 -enable-kvm -machine virt,secure=on -cpu host -display none | 3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 |
8 | Unexpected error in object_property_find_err() at ../../qom/object.c:1304: | 4 | flash, and the Verdex uses a Micron RC28F256P30TFA. |
9 | qemu-system-aarch64: Property 'host-arm-cpu.secure-memory' not found | ||
10 | Aborted | ||
11 | 5 | ||
12 | Check for this combination of options and report an error, in the | 6 | Correct the Verdex machine description (we model the 'Pro' board). |
13 | same way we already do for attempts to give a KVM or HVF guest the | ||
14 | Virtualization or MTE extensions. Now we will report: | ||
15 | 7 | ||
16 | qemu-system-aarch64: mach-virt: KVM does not support providing Security extensions (TrustZone) to the guest CPU | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230109115316.2235-6-philmd@linaro.org | ||
11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/gumstix.c | 6 ++++-- | ||
15 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
17 | 16 | ||
18 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/961 | 17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20220404155301.566542-1-peter.maydell@linaro.org | ||
22 | --- | ||
23 | hw/arm/virt.c | 7 +++++++ | ||
24 | 1 file changed, 7 insertions(+) | ||
25 | |||
26 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/virt.c | 19 | --- a/hw/arm/gumstix.c |
29 | +++ b/hw/arm/virt.c | 20 | +++ b/hw/arm/gumstix.c |
30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 21 | @@ -XXX,XX +XXX,XX @@ |
22 | * Contributions after 2012-01-13 are licensed under the terms of the | ||
23 | * GNU GPL, version 2 or (at your option) any later version. | ||
24 | */ | ||
25 | - | ||
26 | + | ||
27 | /* | ||
28 | * Example usage: | ||
29 | * | ||
30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
31 | exit(1); | 31 | exit(1); |
32 | } | 32 | } |
33 | 33 | ||
34 | + if (vms->secure && (kvm_enabled() || hvf_enabled())) { | 34 | + /* Numonyx RC28F128J3F75 */ |
35 | + error_report("mach-virt: %s does not support providing " | 35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
36 | + "Security extensions (TrustZone) to the guest CPU", | 36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
37 | + kvm_enabled() ? "KVM" : "HVF"); | 37 | sector_len, 2, 0, 0, 0, 0, 0)) { |
38 | + exit(1); | 38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
39 | + } | 39 | exit(1); |
40 | + | 40 | } |
41 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { | 41 | |
42 | error_report("mach-virt: %s does not support providing " | 42 | + /* Micron RC28F256P30TFA */ |
43 | "Virtualization extensions to the guest CPU", | 43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, |
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | ||
47 | { | ||
48 | MachineClass *mc = MACHINE_CLASS(oc); | ||
49 | |||
50 | - mc->desc = "Gumstix Verdex (PXA270)"; | ||
51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; | ||
52 | mc->init = verdex_init; | ||
53 | mc->ignore_memory_transaction_failures = true; | ||
54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
44 | -- | 55 | -- |
45 | 2.25.1 | 56 | 2.34.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | The exynos4210 SoC mostly creates its child devices as if it were | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | board code. This includes the a9mpcore object. Switch that to a | ||
3 | new-style "embedded in the state struct" creation, because in the | ||
4 | next commit we're going to want to refer to the object again further | ||
5 | down in the exynos4210_realize() function. | ||
6 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-7-philmd@linaro.org | ||
10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220404154658.565020-4-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | include/hw/arm/exynos4210.h | 2 ++ | 13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- |
12 | hw/arm/exynos4210.c | 11 ++++++----- | 14 | 1 file changed, 14 insertions(+), 13 deletions(-) |
13 | 2 files changed, 8 insertions(+), 5 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/exynos4210.h | 18 | --- a/hw/arm/gumstix.c |
18 | +++ b/include/hw/arm/exynos4210.h | 19 | +++ b/hw/arm/gumstix.c |
19 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | 21 | */ | |
21 | #include "hw/or-irq.h" | 22 | |
22 | #include "hw/sysbus.h" | 23 | #include "qemu/osdep.h" |
23 | +#include "hw/cpu/a9mpcore.h" | 24 | +#include "qemu/units.h" |
24 | #include "target/arm/cpu-qom.h" | 25 | #include "qemu/error-report.h" |
25 | #include "qom/object.h" | 26 | #include "hw/arm/pxa.h" |
26 | 27 | #include "net/net.h" | |
27 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 28 | @@ -XXX,XX +XXX,XX @@ |
28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | 29 | #include "sysemu/qtest.h" |
29 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | 30 | #include "cpu.h" |
30 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 31 | |
31 | + A9MPPrivState a9mpcore; | 32 | -static const int sector_len = 128 * 1024; |
32 | }; | 33 | +#define CONNEX_FLASH_SIZE (16 * MiB) |
33 | 34 | +#define CONNEX_RAM_SIZE (64 * MiB) | |
34 | #define TYPE_EXYNOS4210_SOC "exynos4210" | 35 | + |
35 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 36 | +#define VERDEX_FLASH_SIZE (32 * MiB) |
36 | index XXXXXXX..XXXXXXX 100644 | 37 | +#define VERDEX_RAM_SIZE (256 * MiB) |
37 | --- a/hw/arm/exynos4210.c | 38 | + |
38 | +++ b/hw/arm/exynos4210.c | 39 | +#define FLASH_SECTOR_SIZE (128 * KiB) |
39 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 40 | |
41 | static void connex_init(MachineState *machine) | ||
42 | { | ||
43 | PXA2xxState *cpu; | ||
44 | DriveInfo *dinfo; | ||
45 | |||
46 | - uint32_t connex_rom = 0x01000000; | ||
47 | - uint32_t connex_ram = 0x04000000; | ||
48 | - | ||
49 | - cpu = pxa255_init(connex_ram); | ||
50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); | ||
51 | |||
52 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
53 | if (!dinfo && !qtest_enabled()) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
40 | } | 55 | } |
41 | 56 | ||
42 | /* Private memory region and Internal GIC */ | 57 | /* Numonyx RC28F128J3F75 */ |
43 | - dev = qdev_new(TYPE_A9MPCORE_PRIV); | 58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
44 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | 59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
45 | - busdev = SYS_BUS_DEVICE(dev); | 60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
46 | - sysbus_realize_and_unref(busdev, &error_fatal); | 61 | - sector_len, 2, 0, 0, 0, 0, 0)) { |
47 | + qdev_prop_set_uint32(DEVICE(&s->a9mpcore), "num-cpu", EXYNOS4210_NCPUS); | 62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
48 | + busdev = SYS_BUS_DEVICE(&s->a9mpcore); | 63 | error_report("Error registering flash memory"); |
49 | + sysbus_realize(busdev, &error_fatal); | 64 | exit(1); |
50 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
51 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
52 | sysbus_connect_irq(busdev, n, | ||
53 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
54 | } | 65 | } |
55 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | 66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
56 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | 67 | PXA2xxState *cpu; |
57 | + s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | 68 | DriveInfo *dinfo; |
69 | |||
70 | - uint32_t verdex_rom = 0x02000000; | ||
71 | - uint32_t verdex_ram = 0x10000000; | ||
72 | - | ||
73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); | ||
75 | |||
76 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
77 | if (!dinfo && !qtest_enabled()) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
58 | } | 79 | } |
59 | 80 | ||
60 | /* Cache controller */ | 81 | /* Micron RC28F256P30TFA */ |
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | 82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, |
62 | g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | 83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
63 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | 84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
85 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
87 | error_report("Error registering flash memory"); | ||
88 | exit(1); | ||
64 | } | 89 | } |
65 | + | ||
66 | + object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
67 | } | ||
68 | |||
69 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
70 | -- | 90 | -- |
71 | 2.25.1 | 91 | 2.34.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | The combiner_grp_to_gic_id[] array includes the EXT_GIC_ID_MCT_G0 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | and EXT_GIC_ID_MCT_G1 multiple times. This means that we will | ||
3 | connect multiple IRQs up to the same external GIC input, which | ||
4 | is not permitted. We do the same thing in the code in | ||
5 | exynos4210_init_board_irqs() because the conditionals selecting | ||
6 | an irq_id in the first loop match multiple interrupt IDs. | ||
7 | 2 | ||
8 | Overall we do this for interrupt IDs | 3 | IEC binary prefixes ease code review: the unit is explicit. |
9 | (1, 4), (12, 4), (35, 4), (51, 4), (53, 4) for EXT_GIC_ID_MCT_G0 | ||
10 | and | ||
11 | (1, 5), (12, 5), (35, 5), (51, 5), (53, 5) for EXT_GIC_ID_MCT_G1 | ||
12 | 4 | ||
13 | These correspond to the cases for the multi-core timer that we are | 5 | Add the FLASH_SECTOR_SIZE definition. |
14 | wiring up to multiple inputs on the combiner in | ||
15 | exynos4210_combiner_get_gpioin(). That code already deals with all | ||
16 | these interrupt IDs being the same input source, so we don't need to | ||
17 | connect the external GIC interrupt for any of them except the first | ||
18 | (1, 4) and (1, 5). Remove the array entries and conditionals which | ||
19 | were incorrectly causing us to wire up extra lines. | ||
20 | 6 | ||
21 | This bug didn't cause any visible effects, because we only connect | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
22 | up a device to the "primary" ID values (1, 4) and (1, 5), so the | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
23 | extra lines would never be set to a level. | 9 | Message-id: 20230109115316.2235-8-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/mainstone.c | 18 ++++++++++-------- | ||
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | ||
24 | 14 | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20220404154658.565020-16-peter.maydell@linaro.org | ||
28 | --- | ||
29 | include/hw/arm/exynos4210.h | 2 +- | ||
30 | hw/arm/exynos4210.c | 12 +++++------- | ||
31 | 2 files changed, 6 insertions(+), 8 deletions(-) | ||
32 | |||
33 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/hw/arm/mainstone.c |
36 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/hw/arm/mainstone.c |
37 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
38 | * one for every non-zero entry in combiner_grp_to_gic_id[]. | 20 | * GNU GPL, version 2 or (at your option) any later version. |
39 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
40 | */ | 21 | */ |
41 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) | 22 | #include "qemu/osdep.h" |
42 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | 23 | +#include "qemu/units.h" |
43 | 24 | #include "qemu/error-report.h" | |
44 | typedef struct Exynos4210Irq { | 25 | #include "qapi/error.h" |
45 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 26 | #include "hw/arm/pxa.h" |
46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { |
47 | index XXXXXXX..XXXXXXX 100644 | 28 | |
48 | --- a/hw/arm/exynos4210.c | 29 | enum mainstone_model_e { mainstone }; |
49 | +++ b/hw/arm/exynos4210.c | 30 | |
50 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 31 | -#define MAINSTONE_RAM 0x04000000 |
51 | /* int combiner group 34 */ | 32 | -#define MAINSTONE_ROM 0x00800000 |
52 | { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | 33 | -#define MAINSTONE_FLASH 0x02000000 |
53 | /* int combiner group 35 */ | 34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) |
54 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | 35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) |
55 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1 }, | 36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) |
56 | /* int combiner group 36 */ | 37 | |
57 | { EXT_GIC_ID_MIXER }, | 38 | static struct arm_boot_info mainstone_binfo = { |
58 | /* int combiner group 37 */ | 39 | .loader_start = PXA2XX_SDRAM_BASE, |
59 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 40 | - .ram_size = 0x04000000, |
60 | /* groups 38-50 */ | 41 | + .ram_size = MAINSTONE_RAM_SIZE, |
61 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
62 | /* int combiner group 51 */ | ||
63 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
64 | + { EXT_GIC_ID_MCT_L0 }, | ||
65 | /* group 52 */ | ||
66 | { }, | ||
67 | /* int combiner group 53 */ | ||
68 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
69 | + { EXT_GIC_ID_WDT }, | ||
70 | /* groups 54-63 */ | ||
71 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
72 | }; | 42 | }; |
73 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 43 | |
74 | 44 | +#define FLASH_SECTOR_SIZE (256 * KiB) | |
75 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | 45 | + |
76 | irq_id = 0; | 46 | static void mainstone_common_init(MachineState *machine, |
77 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | 47 | enum mainstone_model_e model, int arm_id) |
78 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | 48 | { |
79 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4)) { | 49 | - uint32_t sector_len = 256 * 1024; |
80 | /* MCT_G0 is passed to External GIC */ | 50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; |
81 | irq_id = EXT_GIC_ID_MCT_G0; | 51 | PXA2xxState *mpu; |
82 | } | 52 | DeviceState *mst_irq; |
83 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | 53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, |
84 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | 54 | |
85 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5)) { | 55 | /* Setup CPU & memory */ |
86 | /* MCT_G1 is passed to External and GIC */ | 56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); |
87 | irq_id = EXT_GIC_ID_MCT_G1; | 57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, |
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
88 | } | 73 | } |
89 | -- | 74 | -- |
90 | 2.25.1 | 75 | 2.34.1 |
76 | |||
77 | diff view generated by jsdifflib |
1 | The only time we use the int_combiner_irq[] and ext_combiner_irq[] | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | arrays in the Exynos4210Irq struct is during realize of the SoC -- we | ||
3 | initialize them with the input IRQs of the combiner devices, and then | ||
4 | connect those to outputs of other devices in | ||
5 | exynos4210_init_board_irqs(). Now that the combiner objects are | ||
6 | easily accessible as s->int_combiner and s->ext_combiner we can make | ||
7 | the connections directly from one device to the other without going | ||
8 | via these arrays. | ||
9 | 2 | ||
10 | Since these are the only two remaining elements of Exynos4210Irq, | 3 | IEC binary prefixes ease code review: the unit is explicit. |
11 | we can remove that struct entirely. | ||
12 | 4 | ||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220404154658.565020-19-peter.maydell@linaro.org | ||
16 | --- | 11 | --- |
17 | include/hw/arm/exynos4210.h | 6 ------ | 12 | hw/arm/musicpal.c | 9 ++++++--- |
18 | hw/arm/exynos4210.c | 34 ++++++++-------------------------- | 13 | 1 file changed, 6 insertions(+), 3 deletions(-) |
19 | 2 files changed, 8 insertions(+), 32 deletions(-) | ||
20 | 14 | ||
21 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/hw/arm/musicpal.c |
24 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/hw/arm/musicpal.c |
25 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
26 | */ | 20 | */ |
27 | #define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | 21 | |
28 | 22 | #include "qemu/osdep.h" | |
29 | -typedef struct Exynos4210Irq { | 23 | +#include "qemu/units.h" |
30 | - qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 24 | #include "qapi/error.h" |
31 | - qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | 25 | #include "cpu.h" |
32 | -} Exynos4210Irq; | 26 | #include "hw/sysbus.h" |
33 | - | 27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { |
34 | struct Exynos4210State { | 28 | .class_init = musicpal_key_class_init, |
35 | /*< private >*/ | 29 | }; |
36 | SysBusDevice parent_obj; | 30 | |
37 | /*< public >*/ | 31 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | 32 | + |
39 | - Exynos4210Irq irqs; | 33 | static struct arm_boot_info musicpal_binfo = { |
40 | qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 34 | .loader_start = 0x0, |
41 | 35 | .board_id = 0x20e, | |
42 | MemoryRegion chipid_mem; | 36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); |
44 | index XXXXXXX..XXXXXXX 100644 | 38 | |
45 | --- a/hw/arm/exynos4210.c | 39 | flash_size = blk_getlength(blk); |
46 | +++ b/hw/arm/exynos4210.c | 40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
47 | @@ -XXX,XX +XXX,XX @@ static int mapline_size(const int *mapline) | 41 | - flash_size != 32*1024*1024) { |
48 | static void exynos4210_init_board_irqs(Exynos4210State *s) | 42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && |
49 | { | 43 | + flash_size != 32 * MiB) { |
50 | uint32_t grp, bit, irq_id, n; | 44 | error_report("Invalid flash image size"); |
51 | - Exynos4210Irq *is = &s->irqs; | 45 | exit(1); |
52 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
53 | + DeviceState *intcdev = DEVICE(&s->int_combiner); | ||
54 | + DeviceState *extcdev = DEVICE(&s->ext_combiner); | ||
55 | int splitcount = 0; | ||
56 | DeviceState *splitter; | ||
57 | const int *mapline; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
59 | splitin = 0; | ||
60 | for (;;) { | ||
61 | s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
62 | - qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
63 | - qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
64 | + qdev_connect_gpio_out(splitter, splitin, | ||
65 | + qdev_get_gpio_in(intcdev, in)); | ||
66 | + qdev_connect_gpio_out(splitter, splitin + 1, | ||
67 | + qdev_get_gpio_in(extcdev, in)); | ||
68 | splitin += 2; | ||
69 | if (!mapline) { | ||
70 | break; | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
72 | qdev_realize(splitter, NULL, &error_abort); | ||
73 | splitcount++; | ||
74 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
75 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
76 | + qdev_connect_gpio_out(splitter, 0, qdev_get_gpio_in(intcdev, n)); | ||
77 | qdev_connect_gpio_out(splitter, 1, | ||
78 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
79 | } else { | ||
80 | - s->irq_table[n] = is->int_combiner_irq[n]; | ||
81 | + s->irq_table[n] = qdev_get_gpio_in(intcdev, n); | ||
82 | } | 46 | } |
83 | } | 47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
84 | /* | 48 | */ |
85 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | 49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, |
86 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | 50 | "musicpal.flash", flash_size, |
87 | } | 51 | - blk, 0x10000, |
88 | 52 | + blk, FLASH_SECTOR_SIZE, | |
89 | -/* | 53 | MP_FLASH_SIZE_MAX / flash_size, |
90 | - * Get Combiner input GPIO into irqs structure | 54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, |
91 | - */ | 55 | 0x5555, 0x2AAA, 0); |
92 | -static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
93 | - DeviceState *dev, int ext) | ||
94 | -{ | ||
95 | - int n; | ||
96 | - int max; | ||
97 | - qemu_irq *irq; | ||
98 | - | ||
99 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
100 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
101 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
102 | - | ||
103 | - for (n = 0; n < max; n++) { | ||
104 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
105 | - } | ||
106 | -} | ||
107 | - | ||
108 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | ||
109 | 0x09, 0x00, 0x00, 0x00 }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
112 | sysbus_connect_irq(busdev, n, | ||
113 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
114 | } | ||
115 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
116 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
117 | |||
118 | /* External Interrupt Combiner */ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
120 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
121 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
122 | } | ||
123 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
124 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
125 | |||
126 | /* Initialize board IRQs. */ | ||
127 | -- | 56 | -- |
128 | 2.25.1 | 57 | 2.34.1 |
58 | |||
59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | The total_ram_v1/total_ram_v2 definitions were never used. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
18 | #define flash0_size (16 * 1024 * 1024) | ||
19 | #define flash1_size ( 8 * 1024 * 1024) | ||
20 | #define flash2_size (32 * 1024 * 1024) | ||
21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | ||
22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | ||
23 | |||
24 | static struct arm_boot_info sx1_binfo = { | ||
25 | .loader_start = OMAP_EMIFF_BASE, | ||
26 | -- | ||
27 | 2.34.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
1 | The Exynos4210 SoC device currently uses a custom device | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | "exynos4210.irq_gate" to model the OR gate that feeds each CPU's IRQ | ||
3 | line. We have a standard TYPE_OR_IRQ device for this now, so use | ||
4 | that instead. | ||
5 | 2 | ||
6 | (This is a migration compatibility break, but that is OK for this | 3 | IEC binary prefixes ease code review: the unit is explicit. |
7 | machine type.) | ||
8 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-11-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-2-peter.maydell@linaro.org | ||
12 | --- | 9 | --- |
13 | include/hw/arm/exynos4210.h | 1 + | 10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- |
14 | hw/arm/exynos4210.c | 31 ++++++++++++++++--------------- | 11 | 1 file changed, 17 insertions(+), 16 deletions(-) |
15 | 2 files changed, 17 insertions(+), 15 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/exynos4210.h | 15 | --- a/hw/arm/omap_sx1.c |
20 | +++ b/include/hw/arm/exynos4210.h | 16 | +++ b/hw/arm/omap_sx1.c |
21 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 17 | @@ -XXX,XX +XXX,XX @@ |
22 | MemoryRegion bootreg_mem; | 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
23 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | 19 | */ |
24 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | 20 | #include "qemu/osdep.h" |
25 | + qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | 21 | +#include "qemu/units.h" |
22 | #include "qapi/error.h" | ||
23 | #include "ui/console.h" | ||
24 | #include "hw/arm/omap.h" | ||
25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
26 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
26 | }; | 27 | }; |
27 | 28 | ||
28 | #define TYPE_EXYNOS4210_SOC "exynos4210" | 29 | -#define sdram_size 0x02000000 |
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 30 | -#define sector_size (128 * 1024) |
30 | index XXXXXXX..XXXXXXX 100644 | 31 | -#define flash0_size (16 * 1024 * 1024) |
31 | --- a/hw/arm/exynos4210.c | 32 | -#define flash1_size ( 8 * 1024 * 1024) |
32 | +++ b/hw/arm/exynos4210.c | 33 | -#define flash2_size (32 * 1024 * 1024) |
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 34 | +#define SDRAM_SIZE (32 * MiB) |
34 | { | 35 | +#define SECTOR_SIZE (128 * KiB) |
35 | Exynos4210State *s = EXYNOS4210_SOC(socdev); | 36 | +#define FLASH0_SIZE (16 * MiB) |
36 | MemoryRegion *system_mem = get_system_memory(); | 37 | +#define FLASH1_SIZE (8 * MiB) |
37 | - qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | 38 | +#define FLASH2_SIZE (32 * MiB) |
38 | SysBusDevice *busdev; | 39 | |
39 | DeviceState *dev, *uart[4], *pl330[3]; | 40 | static struct arm_boot_info sx1_binfo = { |
40 | int i, n; | 41 | .loader_start = OMAP_EMIFF_BASE, |
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 42 | - .ram_size = sdram_size, |
42 | 43 | + .ram_size = SDRAM_SIZE, | |
43 | /* IRQ Gate */ | 44 | .board_id = 0x265, |
44 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | 45 | }; |
45 | - dev = qdev_new("exynos4210.irq_gate"); | 46 | |
46 | - qdev_prop_set_uint32(dev, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS); | 47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
47 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | 48 | static uint32_t cs3val = 0x00001139; |
48 | - /* Get IRQ Gate input in gate_irq */ | 49 | DriveInfo *dinfo; |
49 | - for (n = 0; n < EXYNOS4210_IRQ_GATE_NINPUTS; n++) { | 50 | int fl_idx; |
50 | - gate_irq[i][n] = qdev_get_gpio_in(dev, n); | 51 | - uint32_t flash_size = flash0_size; |
51 | - } | 52 | + uint32_t flash_size = FLASH0_SIZE; |
52 | - busdev = SYS_BUS_DEVICE(dev); | 53 | |
53 | - | 54 | if (machine->ram_size != mc->default_ram_size) { |
54 | - /* Connect IRQ Gate output to CPU's IRQ line */ | 55 | char *sz = size_to_str(mc->default_ram_size); |
55 | - sysbus_connect_irq(busdev, 0, | 56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
56 | - qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
57 | + DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
58 | + object_property_set_int(OBJECT(orgate), "num-lines", | ||
59 | + EXYNOS4210_IRQ_GATE_NINPUTS, | ||
60 | + &error_abort); | ||
61 | + qdev_realize(orgate, NULL, &error_abort); | ||
62 | + qdev_connect_gpio_out(orgate, 0, | ||
63 | + qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
64 | } | 57 | } |
65 | 58 | ||
66 | /* Private memory region and Internal GIC */ | 59 | if (version == 2) { |
67 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 60 | - flash_size = flash2_size; |
68 | sysbus_realize_and_unref(busdev, &error_fatal); | 61 | + flash_size = FLASH2_SIZE; |
69 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
70 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
71 | - sysbus_connect_irq(busdev, n, gate_irq[n][0]); | ||
72 | + sysbus_connect_irq(busdev, n, | ||
73 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
74 | } | 62 | } |
75 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | 63 | |
76 | s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | 64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); |
77 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
78 | /* Map Distributer interface */ | 66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, |
79 | sysbus_mmio_map(busdev, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR); | 67 | "omap_sx1.flash0-1", flash_size, |
80 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | 68 | blk_by_legacy_dinfo(dinfo), |
81 | - sysbus_connect_irq(busdev, n, gate_irq[n][1]); | 69 | - sector_size, 4, 0, 0, 0, 0, 0)) { |
82 | + sysbus_connect_irq(busdev, n, | 70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
83 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | 71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
84 | } | 72 | fl_idx); |
85 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | 73 | } |
86 | s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | 74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
87 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | 75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
88 | object_initialize_child(obj, name, orgate, TYPE_OR_IRQ); | 76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); |
89 | g_free(name); | 77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", |
90 | } | 78 | - flash1_size, &error_fatal); |
91 | + | 79 | + FLASH1_SIZE, &error_fatal); |
92 | + for (i = 0; i < ARRAY_SIZE(s->cpu_irq_orgate); i++) { | 80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); |
93 | + g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | 81 | |
94 | + object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | 82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, |
95 | + } | 83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); |
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | ||
85 | memory_region_add_subregion(address_space, | ||
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | ||
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
88 | |||
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
90 | - "omap_sx1.flash1-1", flash1_size, | ||
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
92 | blk_by_legacy_dinfo(dinfo), | ||
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
96 | fl_idx); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | ||
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
96 | } | 105 | } |
97 | 106 | ||
98 | static void exynos4210_class_init(ObjectClass *klass, void *data) | 107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) |
108 | mc->init = sx1_init_v1; | ||
109 | mc->ignore_memory_transaction_failures = true; | ||
110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
111 | - mc->default_ram_size = sdram_size; | ||
112 | + mc->default_ram_size = SDRAM_SIZE; | ||
113 | mc->default_ram_id = "omap1.dram"; | ||
114 | } | ||
115 | |||
99 | -- | 116 | -- |
100 | 2.25.1 | 117 | 2.34.1 |
118 | |||
119 | diff view generated by jsdifflib |
1 | Fix a missing set of spaces around '-' in the definition of | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | combiner_grp_to_gic_id[]. We're about to move this code, so | ||
3 | fix the style issue first to keep checkpatch happy with the | ||
4 | code-motion patch. | ||
5 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-12-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220404154658.565020-7-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | hw/intc/exynos4210_gic.c | 2 +- | 12 | hw/arm/z2.c | 6 ++++-- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 4 insertions(+), 2 deletions(-) |
12 | 14 | ||
13 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | 15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/intc/exynos4210_gic.c | 17 | --- a/hw/arm/z2.c |
16 | +++ b/hw/intc/exynos4210_gic.c | 18 | +++ b/hw/arm/z2.c |
17 | @@ -XXX,XX +XXX,XX @@ enum ExtInt { | 19 | @@ -XXX,XX +XXX,XX @@ |
18 | */ | 20 | */ |
19 | 21 | ||
20 | static const uint32_t | 22 | #include "qemu/osdep.h" |
21 | -combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 23 | +#include "qemu/units.h" |
22 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 24 | #include "hw/arm/pxa.h" |
23 | /* int combiner groups 16-19 */ | 25 | #include "hw/arm/boot.h" |
24 | { }, { }, { }, { }, | 26 | #include "hw/i2c/i2c.h" |
25 | /* int combiner group 20 */ | 27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { |
28 | .class_init = aer915_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static void z2_init(MachineState *machine) | ||
34 | { | ||
35 | - uint32_t sector_len = 0x10000; | ||
36 | PXA2xxState *mpu; | ||
37 | DriveInfo *dinfo; | ||
38 | void *z2_lcd; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
40 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
43 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
45 | error_report("Error registering flash memory"); | ||
46 | exit(1); | ||
47 | } | ||
26 | -- | 48 | -- |
27 | 2.25.1 | 49 | 2.34.1 |
50 | |||
51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Upon introduction in commit b8433303fb ("Set proper device-width | ||
4 | for vexpress flash"), ve_pflash_cfi01_register() was calling | ||
5 | qdev_init_nofail() which can not fail. This call was later | ||
6 | converted with a script to use &error_fatal, still unable to | ||
7 | fail. Remove the unreachable code. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-13-philmd@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/vexpress.c | 10 +--------- | ||
15 | 1 file changed, 1 insertion(+), 9 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/vexpress.c | ||
20 | +++ b/hw/arm/vexpress.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
22 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", | ||
24 | dinfo); | ||
25 | - if (!pflash0) { | ||
26 | - error_report("vexpress: error registering flash 0"); | ||
27 | - exit(1); | ||
28 | - } | ||
29 | |||
30 | if (map[VE_NORFLASHALIAS] != -1) { | ||
31 | /* Map flash 0 as an alias into low memory */ | ||
32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
33 | } | ||
34 | |||
35 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", | ||
37 | - dinfo)) { | ||
38 | - error_report("vexpress: error registering flash 1"); | ||
39 | - exit(1); | ||
40 | - } | ||
41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); | ||
42 | |||
43 | sram_size = 0x2000000; | ||
44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, | ||
45 | -- | ||
46 | 2.34.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
1 | The exynos4210 code currently has two very similar arrays of IRQs: | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | * board_irqs is a field of the Exynos4210Irq struct which is filled | 3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: |
4 | in by exynos4210_init_board_irqs() with the appropriate qemu_irqs | 4 | QOMified") the pflash_cfi01_register() function does not fail. |
5 | for each IRQ the board/SoC can assert | ||
6 | * irq_table is a set of qemu_irqs pointed to from the | ||
7 | Exynos4210State struct. It's allocated in exynos4210_init_irq, | ||
8 | and the only behaviour these irqs have is that they pass on the | ||
9 | level to the equivalent board_irqs[] irq | ||
10 | 5 | ||
11 | The extra indirection through irq_table is unnecessary, so coalesce | 6 | This call was later converted with a script to use &error_fatal, |
12 | these into a single irq_table[] array as a direct field in | 7 | still unable to fail. Remove the unreachable code. |
13 | Exynos4210State which exynos4210_init_board_irqs() fills in. | ||
14 | 8 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-14-philmd@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20220404154658.565020-6-peter.maydell@linaro.org | ||
18 | --- | 13 | --- |
19 | include/hw/arm/exynos4210.h | 8 ++------ | 14 | hw/arm/gumstix.c | 18 ++++++------------ |
20 | hw/arm/exynos4210.c | 6 +----- | 15 | hw/arm/mainstone.c | 13 +++++-------- |
21 | hw/intc/exynos4210_gic.c | 32 ++++++++------------------------ | 16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- |
22 | 3 files changed, 11 insertions(+), 35 deletions(-) | 17 | hw/arm/versatilepb.c | 6 ++---- |
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
23 | 20 | ||
24 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
25 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/arm/exynos4210.h | 23 | --- a/hw/arm/gumstix.c |
27 | +++ b/include/hw/arm/exynos4210.h | 24 | +++ b/hw/arm/gumstix.c |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { | 25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
29 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 26 | } |
30 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | 27 | |
31 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | 28 | /* Numonyx RC28F128J3F75 */ |
32 | - qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
33 | } Exynos4210Irq; | 30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
34 | 31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | |
35 | struct Exynos4210State { | 32 | - error_report("Error registering flash memory"); |
36 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | 33 | - exit(1); |
37 | /*< public >*/ | 34 | - } |
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | 35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
39 | Exynos4210Irq irqs; | 36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
40 | - qemu_irq *irq_table; | 37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); |
41 | + qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 38 | |
42 | 39 | /* Interrupt line of NIC is connected to GPIO line 36 */ | |
43 | MemoryRegion chipid_mem; | 40 | smc91c111_init(&nd_table[0], 0x04000300, |
44 | MemoryRegion iram_mem; | 41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
45 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) | 42 | } |
46 | void exynos4210_write_secondary(ARMCPU *cpu, | 43 | |
47 | const struct arm_boot_info *info); | 44 | /* Micron RC28F256P30TFA */ |
48 | 45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | |
49 | -/* Initialize exynos4210 IRQ subsystem stub */ | 46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
50 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | 47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
51 | - | 48 | - error_report("Error registering flash memory"); |
52 | /* Initialize board IRQs. | 49 | - exit(1); |
53 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | 50 | - } |
54 | -void exynos4210_init_board_irqs(Exynos4210Irq *s); | 51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
55 | +void exynos4210_init_board_irqs(Exynos4210State *s); | 52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
56 | 53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | |
57 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | 54 | |
58 | * To identify IRQ source use internal combiner group and bit number | 55 | /* Interrupt line of NIC is connected to GPIO line 99 */ |
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 56 | smc91c111_init(&nd_table[0], 0x04000300, |
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | 58 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/hw/arm/exynos4210.c | 59 | --- a/hw/arm/mainstone.c |
62 | +++ b/hw/arm/exynos4210.c | 60 | +++ b/hw/arm/mainstone.c |
63 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, |
64 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | 62 | /* There are two 32MiB flash devices on the board */ |
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
65 | } | 78 | } |
66 | 79 | ||
67 | - /*** IRQs ***/ | 80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, |
68 | - | 81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
69 | - s->irq_table = exynos4210_init_irq(&s->irqs); | ||
70 | - | ||
71 | /* IRQ Gate */ | ||
72 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
73 | DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
74 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
75 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
76 | |||
77 | /* Initialize board IRQs. */ | ||
78 | - exynos4210_init_board_irqs(&s->irqs); | ||
79 | + exynos4210_init_board_irqs(s); | ||
80 | |||
81 | /*** Memory ***/ | ||
82 | |||
83 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | 82 | index XXXXXXX..XXXXXXX 100644 |
85 | --- a/hw/intc/exynos4210_gic.c | 83 | --- a/hw/arm/omap_sx1.c |
86 | +++ b/hw/intc/exynos4210_gic.c | 84 | +++ b/hw/arm/omap_sx1.c |
87 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
88 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | 86 | |
89 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | 87 | fl_idx = 0; |
90 | 88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | |
91 | -static void exynos4210_irq_handler(void *opaque, int irq, int level) | 89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, |
92 | -{ | 90 | - "omap_sx1.flash0-1", flash_size, |
93 | - Exynos4210Irq *s = (Exynos4210Irq *)opaque; | 91 | - blk_by_legacy_dinfo(dinfo), |
94 | - | 92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
95 | - /* Bypass */ | 93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
96 | - qemu_set_irq(s->board_irqs[irq], level); | 94 | - fl_idx); |
97 | -} | 95 | - } |
98 | - | 96 | + pflash_cfi01_register(OMAP_CS0_BASE, |
99 | -/* | 97 | + "omap_sx1.flash0-1", flash_size, |
100 | - * Initialize exynos4210 IRQ subsystem stub. | 98 | + blk_by_legacy_dinfo(dinfo), |
101 | - */ | 99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); |
102 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *s) | 100 | fl_idx++; |
103 | -{ | ||
104 | - return qemu_allocate_irqs(exynos4210_irq_handler, s, | ||
105 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ); | ||
106 | -} | ||
107 | - | ||
108 | /* | ||
109 | * Initialize board IRQs. | ||
110 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
111 | */ | ||
112 | -void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
113 | +void exynos4210_init_board_irqs(Exynos4210State *s) | ||
114 | { | ||
115 | uint32_t grp, bit, irq_id, n; | ||
116 | + Exynos4210Irq *is = &s->irqs; | ||
117 | |||
118 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
119 | irq_id = 0; | ||
120 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
121 | irq_id = EXT_GIC_ID_MCT_G1; | ||
122 | } | ||
123 | if (irq_id) { | ||
124 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
125 | - s->ext_gic_irq[irq_id-32]); | ||
126 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
127 | + is->ext_gic_irq[irq_id - 32]); | ||
128 | } else { | ||
129 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
130 | - s->ext_combiner_irq[n]); | ||
131 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
132 | + is->ext_combiner_irq[n]); | ||
133 | } | ||
134 | } | 101 | } |
135 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | 102 | |
136 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | 103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
137 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | 104 | memory_region_add_subregion(address_space, |
138 | 105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | |
139 | if (irq_id) { | 106 | |
140 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | 107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, |
141 | - s->ext_gic_irq[irq_id-32]); | 108 | - "omap_sx1.flash1-1", FLASH1_SIZE, |
142 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 109 | - blk_by_legacy_dinfo(dinfo), |
143 | + is->ext_gic_irq[irq_id - 32]); | 110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { |
144 | } | 111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
145 | } | 112 | - fl_idx); |
146 | } | 113 | - } |
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | ||
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
116 | + blk_by_legacy_dinfo(dinfo), | ||
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
118 | fl_idx++; | ||
119 | } else { | ||
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/arm/versatilepb.c | ||
124 | +++ b/hw/arm/versatilepb.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | ||
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
147 | -- | 161 | -- |
148 | 2.25.1 | 162 | 2.34.1 |
163 | |||
164 | diff view generated by jsdifflib |
1 | Currently for the interrupts MCT_G0 and MCT_G1 which are | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | the only ones in the input range of the external combiner | ||
3 | and which are also wired to the external GIC, we connect | ||
4 | them only to the internal combiner and the external GIC. | ||
5 | This seems likely to be a bug, as all other interrupts | ||
6 | which are in the input range of both combiners are | ||
7 | connected to both combiners. (The fact that the code in | ||
8 | exynos4210_combiner_get_gpioin() is also trying to wire | ||
9 | up these inputs on both combiners also suggests this.) | ||
10 | 2 | ||
11 | Wire these interrupts up to both combiners, like the rest. | 3 | To avoid forward-declaring PXA2xxI2CState, declare |
4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. | ||
12 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-2-philmd@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220404154658.565020-15-peter.maydell@linaro.org | ||
16 | --- | 10 | --- |
17 | hw/arm/exynos4210.c | 7 +++---- | 11 | include/hw/arm/pxa.h | 6 +++--- |
18 | 1 file changed, 3 insertions(+), 4 deletions(-) | 12 | 1 file changed, 3 insertions(+), 3 deletions(-) |
19 | 13 | ||
20 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/exynos4210.c | 16 | --- a/include/hw/arm/pxa.h |
23 | +++ b/hw/arm/exynos4210.c | 17 | +++ b/include/hw/arm/pxa.h |
24 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, |
25 | 19 | const struct keymap *map, int size); | |
26 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | 20 | |
27 | splitter = DEVICE(&s->splitter[splitcount]); | 21 | /* pxa2xx.c */ |
28 | - qdev_prop_set_uint16(splitter, "num-lines", 2); | 22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; |
29 | + qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); | 23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
30 | qdev_realize(splitter, NULL, &error_abort); | 24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
31 | splitcount++; | 25 | + |
32 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | 26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, |
33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | 27 | qemu_irq irq, uint32_t page_size); |
34 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | 28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); |
35 | if (irq_id) { | 29 | |
36 | - qdev_connect_gpio_out(splitter, 1, | 30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
37 | + qdev_connect_gpio_out(splitter, 2, | 31 | typedef struct PXA2xxI2SState PXA2xxI2SState; |
38 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | 32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
39 | - } else { | 33 | |
40 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | 34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" |
41 | } | 35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) |
42 | } | ||
43 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
44 | -- | 36 | -- |
45 | 2.25.1 | 37 | 2.34.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | In exynos4210_init_board_irqs(), the loop that handles IRQ lines that | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | are in a range that applies to the internal combiner only creates a | ||
3 | splitter for those interrupts which go to both the internal combiner | ||
4 | and to the external GIC, but it does nothing at all for the | ||
5 | interrupts which don't go to the external GIC, leaving the | ||
6 | irq_table[] array element empty for those. (This will result in | ||
7 | those interrupts simply being lost, not in a QEMU crash.) | ||
8 | 2 | ||
9 | I don't have a reliable datasheet for this SoC, but since we do wire | 3 | Add a local 'struct omap_gpif_s *' variable to improve readability. |
10 | up one interrupt line in this category (the HDMI I2C device on | 4 | (This also eases next commit conversion). |
11 | interrupt 16,1), this seems like it must be a bug in the existing | ||
12 | QEMU code. Fill in the irq_table[] entries where we're not splitting | ||
13 | the IRQ to both the internal combiner and the external GIC with the | ||
14 | IRQ line of the internal combiner. (That is, these IRQ lines go to | ||
15 | just one device, not multiple.) | ||
16 | 5 | ||
17 | This bug didn't have any visible guest effects because the only | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
18 | implemented device that was affected was the HDMI I2C controller, | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | and we never connect any I2C devices to that bus. | 8 | Message-id: 20230109140306.23161-3-philmd@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/gpio/omap_gpio.c | 3 ++- | ||
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
20 | 13 | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 15 | index XXXXXXX..XXXXXXX 100644 |
23 | Message-id: 20220404154658.565020-14-peter.maydell@linaro.org | 16 | --- a/hw/gpio/omap_gpio.c |
24 | --- | 17 | +++ b/hw/gpio/omap_gpio.c |
25 | hw/arm/exynos4210.c | 2 ++ | 18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
26 | 1 file changed, 2 insertions(+) | 19 | /* General-Purpose I/O of OMAP1 */ |
20 | static void omap_gpio_set(void *opaque, int line, int level) | ||
21 | { | ||
22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; | ||
23 | + struct omap_gpif_s *p = opaque; | ||
24 | + struct omap_gpio_s *s = &p->omap1; | ||
25 | uint16_t prev = s->inputs; | ||
26 | |||
27 | if (level) | ||
28 | -- | ||
29 | 2.34.1 | ||
27 | 30 | ||
28 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 31 | |
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/exynos4210.c | ||
31 | +++ b/hw/arm/exynos4210.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
34 | qdev_connect_gpio_out(splitter, 1, | ||
35 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
36 | + } else { | ||
37 | + s->irq_table[n] = is->int_combiner_irq[n]; | ||
38 | } | ||
39 | } | ||
40 | /* | ||
41 | -- | ||
42 | 2.25.1 | diff view generated by jsdifflib |
1 | The only time we use the ext_gic_irq[] array in the Exynos4210Irq | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | struct is during realize of the SoC -- we initialize it with the | ||
3 | input IRQs of the external GIC device, and then connect those to | ||
4 | outputs of other devices further on in realize (including in the | ||
5 | exynos4210_init_board_irqs() function). Now that the ext_gic object | ||
6 | is easily accessible as s->ext_gic we can make the connections | ||
7 | directly from one device to the other without going via this array. | ||
8 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109140306.23161-4-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-10-peter.maydell@linaro.org | ||
12 | --- | 7 | --- |
13 | include/hw/arm/exynos4210.h | 1 - | 8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- |
14 | hw/arm/exynos4210.c | 12 ++++++------ | 9 | hw/arm/omap2.c | 40 ++++++------- |
15 | 2 files changed, 6 insertions(+), 7 deletions(-) | 10 | hw/arm/omap_sx1.c | 2 +- |
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
16 | 27 | ||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c |
18 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/exynos4210.h | 30 | --- a/hw/arm/omap1.c |
20 | +++ b/include/hw/arm/exynos4210.h | 31 | +++ b/hw/arm/omap1.c |
32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) | ||
33 | |||
34 | static void omap_timer_tick(void *opaque) | ||
35 | { | ||
36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
37 | + struct omap_mpu_timer_s *timer = opaque; | ||
38 | |||
39 | omap_timer_sync(timer); | ||
40 | omap_timer_fire(timer); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | ||
42 | |||
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | ||
44 | { | ||
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
46 | + struct omap_mpu_timer_s *timer = opaque; | ||
47 | |||
48 | omap_timer_sync(timer); | ||
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | ||
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
52 | unsigned size) | ||
53 | { | ||
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
55 | + struct omap_mpu_timer_s *s = opaque; | ||
56 | |||
57 | if (size != 4) { | ||
58 | return omap_badwidth_read32(opaque, addr); | ||
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | ||
61 | uint64_t value, unsigned size) | ||
62 | { | ||
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
64 | + struct omap_mpu_timer_s *s = opaque; | ||
65 | |||
66 | if (size != 4) { | ||
67 | omap_badwidth_write32(opaque, addr, value); | ||
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | ||
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
70 | unsigned size) | ||
71 | { | ||
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
294 | } | ||
295 | } | ||
296 | |||
297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
298 | - unsigned size) | ||
299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) | ||
300 | { | ||
301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
302 | + struct omap_uwire_s *s = opaque; | ||
303 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
304 | |||
305 | if (size != 2) { | ||
306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
307 | static void omap_uwire_write(void *opaque, hwaddr addr, | ||
308 | uint64_t value, unsigned size) | ||
309 | { | ||
310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
311 | + struct omap_uwire_s *s = opaque; | ||
312 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
313 | |||
314 | if (size != 2) { | ||
315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) | ||
316 | } | ||
317 | } | ||
318 | |||
319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
320 | - unsigned size) | ||
321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) | ||
322 | { | ||
323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
324 | + struct omap_pwl_s *s = opaque; | ||
325 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
326 | |||
327 | if (size != 1) { | ||
328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
329 | static void omap_pwl_write(void *opaque, hwaddr addr, | ||
330 | uint64_t value, unsigned size) | ||
331 | { | ||
332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
333 | + struct omap_pwl_s *s = opaque; | ||
334 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
335 | |||
336 | if (size != 1) { | ||
337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) | ||
338 | |||
339 | static void omap_pwl_clk_update(void *opaque, int line, int on) | ||
340 | { | ||
341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
342 | + struct omap_pwl_s *s = opaque; | ||
343 | |||
344 | s->clk = on; | ||
345 | omap_pwl_update(s); | ||
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | ||
347 | omap_clk clk; | ||
348 | }; | ||
349 | |||
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
21 | @@ -XXX,XX +XXX,XX @@ | 658 | @@ -XXX,XX +XXX,XX @@ |
22 | typedef struct Exynos4210Irq { | 659 | static uint64_t static_read(void *opaque, hwaddr offset, |
23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 660 | unsigned size) |
24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | 661 | { |
25 | - qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | 662 | - uint32_t *val = (uint32_t *) opaque; |
26 | } Exynos4210Irq; | 663 | + uint32_t *val = opaque; |
27 | 664 | uint32_t mask = (4 / size) - 1; | |
28 | struct Exynos4210State { | 665 | |
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 666 | return *val >> ((offset & mask) << 3); |
30 | index XXXXXXX..XXXXXXX 100644 | 667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c |
31 | --- a/hw/arm/exynos4210.c | 668 | index XXXXXXX..XXXXXXX 100644 |
32 | +++ b/hw/arm/exynos4210.c | 669 | --- a/hw/arm/palm.c |
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 670 | +++ b/hw/arm/palm.c |
34 | { | 671 | @@ -XXX,XX +XXX,XX @@ static struct { |
35 | uint32_t grp, bit, irq_id, n; | 672 | |
36 | Exynos4210Irq *is = &s->irqs; | 673 | static void palmte_button_event(void *opaque, int keycode) |
37 | + DeviceState *extgicdev = DEVICE(&s->ext_gic); | 674 | { |
38 | 675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | |
39 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | 676 | + struct omap_mpu_state_s *cpu = opaque; |
40 | irq_id = 0; | 677 | |
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 678 | if (palmte_keymap[keycode & 0x7f].row != -1) |
42 | } | 679 | omap_mpuio_key(cpu->mpuio, |
43 | if (irq_id) { | 680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c |
44 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 681 | index XXXXXXX..XXXXXXX 100644 |
45 | - is->ext_gic_irq[irq_id - 32]); | 682 | --- a/hw/char/omap_uart.c |
46 | + qdev_get_gpio_in(extgicdev, | 683 | +++ b/hw/char/omap_uart.c |
47 | + irq_id - 32)); | 684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, |
48 | } else { | 685 | return s; |
49 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 686 | } |
50 | is->ext_combiner_irq[n]); | 687 | |
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, |
52 | 689 | - unsigned size) | |
53 | if (irq_id) { | 690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) |
54 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | 691 | { |
55 | - is->ext_gic_irq[irq_id - 32]); | 692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; |
56 | + qdev_get_gpio_in(extgicdev, | 693 | + struct omap_uart_s *s = opaque; |
57 | + irq_id - 32)); | 694 | |
58 | } | 695 | if (size == 4) { |
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
59 | } | 782 | } |
60 | } | 783 | } |
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 784 | |
62 | sysbus_connect_irq(busdev, n, | 785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, |
63 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | 786 | - unsigned size) |
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
844 | int i; | ||
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
64 | } | 1233 | } |
65 | - for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | 1234 | } |
66 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | 1235 | |
67 | - } | 1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, |
68 | 1237 | - uint32_t value) | |
69 | /* Internal Interrupt Combiner */ | 1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) |
70 | dev = qdev_new("exynos4210.combiner"); | 1239 | { |
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | 1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; |
72 | busdev = SYS_BUS_DEVICE(dev); | 1241 | + struct omap_gp_timer_s *s = opaque; |
73 | sysbus_realize_and_unref(busdev, &error_fatal); | 1242 | |
74 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | 1243 | switch (addr) { |
75 | - sysbus_connect_irq(busdev, n, s->irqs.ext_gic_irq[n]); | 1244 | case 0x00: /* TIDR */ |
76 | + sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | 1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, |
77 | } | 1246 | } |
78 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | 1247 | } |
79 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | 1248 | |
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
80 | -- | 1280 | -- |
81 | 2.25.1 | 1281 | 2.34.1 |
1282 | |||
1283 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add the Cortex-R5Fs of the Versal RPU (Real-time Processing Unit) | 3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> |
4 | subsystem. | 4 | Omap1GpioState. This also remove a use of 'struct' in the |
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
5 | 6 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220406174303.2022038-3-edgar.iglesias@xilinx.com | 9 | Message-id: 20230109140306.23161-5-philmd@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | include/hw/arm/xlnx-versal.h | 10 ++++++++++ | 12 | include/hw/arm/omap.h | 6 +++--- |
12 | hw/arm/xlnx-versal-virt.c | 6 +++--- | 13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- |
13 | hw/arm/xlnx-versal.c | 36 ++++++++++++++++++++++++++++++++++++ | 14 | 2 files changed, 11 insertions(+), 11 deletions(-) |
14 | 3 files changed, 49 insertions(+), 3 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-versal.h | 18 | --- a/include/hw/arm/omap.h |
19 | +++ b/include/hw/arm/xlnx-versal.h | 19 | +++ b/include/hw/arm/omap.h |
20 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); |
21 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | 21 | |
22 | 22 | /* omap_gpio.c */ | |
23 | #define XLNX_VERSAL_NR_ACPUS 2 | 23 | #define TYPE_OMAP1_GPIO "omap-gpio" |
24 | +#define XLNX_VERSAL_NR_RCPUS 2 | 24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, |
25 | #define XLNX_VERSAL_NR_UARTS 2 | 25 | +typedef struct Omap1GpioState Omap1GpioState; |
26 | #define XLNX_VERSAL_NR_GEMS 2 | 26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
27 | #define XLNX_VERSAL_NR_ADMAS 8 | 27 | TYPE_OMAP1_GPIO) |
28 | @@ -XXX,XX +XXX,XX @@ struct Versal { | 28 | |
29 | VersalUsb2 usb; | 29 | #define TYPE_OMAP2_GPIO "omap2-gpio" |
30 | } iou; | 30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, |
31 | 31 | TYPE_OMAP2_GPIO) | |
32 | + /* Real-time Processing Unit. */ | 32 | |
33 | + struct { | 33 | -typedef struct omap_gpif_s omap_gpif; |
34 | + MemoryRegion mr; | 34 | typedef struct omap2_gpif_s omap2_gpif; |
35 | + MemoryRegion mr_ps_alias; | 35 | |
36 | + | 36 | /* TODO: clock framework (see above) */ |
37 | + CPUClusterState cluster; | 37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); |
38 | + ARMCPU cpu[XLNX_VERSAL_NR_RCPUS]; | 38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); |
39 | + } rpu; | 39 | |
40 | + | 40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); |
41 | struct { | 41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); |
42 | qemu_or_irq irq_orgate; | 42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
43 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
44 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/hw/arm/xlnx-versal-virt.c | 44 | --- a/hw/gpio/omap_gpio.c |
47 | +++ b/hw/arm/xlnx-versal-virt.c | 45 | +++ b/hw/gpio/omap_gpio.c |
48 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | 46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { |
49 | 47 | uint16_t pins; | |
50 | mc->desc = "Xilinx Versal Virtual development board"; | 48 | }; |
51 | mc->init = versal_virt_init; | 49 | |
52 | - mc->min_cpus = XLNX_VERSAL_NR_ACPUS; | 50 | -struct omap_gpif_s { |
53 | - mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | 51 | +struct Omap1GpioState { |
54 | - mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | 52 | SysBusDevice parent_obj; |
55 | + mc->min_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | 53 | |
56 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | 54 | MemoryRegion iomem; |
57 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | 55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
58 | mc->no_cdrom = true; | 56 | /* General-Purpose I/O of OMAP1 */ |
59 | mc->default_ram_id = "ddr"; | 57 | static void omap_gpio_set(void *opaque, int line, int level) |
58 | { | ||
59 | - struct omap_gpif_s *p = opaque; | ||
60 | + Omap1GpioState *p = opaque; | ||
61 | struct omap_gpio_s *s = &p->omap1; | ||
62 | uint16_t prev = s->inputs; | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | ||
65 | |||
66 | static void omap_gpif_reset(DeviceState *dev) | ||
67 | { | ||
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
70 | |||
71 | omap_gpio_reset(&s->omap1); | ||
60 | } | 72 | } |
61 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { |
62 | index XXXXXXX..XXXXXXX 100644 | 74 | static void omap_gpio_init(Object *obj) |
63 | --- a/hw/arm/xlnx-versal.c | 75 | { |
64 | +++ b/hw/arm/xlnx-versal.c | 76 | DeviceState *dev = DEVICE(obj); |
65 | @@ -XXX,XX +XXX,XX @@ | 77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); |
66 | #include "hw/sysbus.h" | 78 | + Omap1GpioState *s = OMAP1_GPIO(obj); |
67 | 79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | |
68 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | 80 | |
69 | +#define XLNX_VERSAL_RCPU_TYPE ARM_CPU_TYPE_NAME("cortex-r5f") | 81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); |
70 | #define GEM_REVISION 0x40070106 | 82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) |
71 | 83 | ||
72 | #define VERSAL_NUM_PMC_APB_IRQS 3 | 84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) |
73 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | 85 | { |
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
88 | |||
89 | if (!s->clk) { | ||
90 | error_setg(errp, "omap-gpio: clk not connected"); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
74 | } | 92 | } |
75 | } | 93 | } |
76 | 94 | ||
77 | +static void versal_create_rpu_cpus(Versal *s) | 95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) |
78 | +{ | 96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) |
79 | + int i; | ||
80 | + | ||
81 | + object_initialize_child(OBJECT(s), "rpu-cluster", &s->lpd.rpu.cluster, | ||
82 | + TYPE_CPU_CLUSTER); | ||
83 | + qdev_prop_set_uint32(DEVICE(&s->lpd.rpu.cluster), "cluster-id", 1); | ||
84 | + | ||
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
86 | + Object *obj; | ||
87 | + | ||
88 | + object_initialize_child(OBJECT(&s->lpd.rpu.cluster), | ||
89 | + "rpu-cpu[*]", &s->lpd.rpu.cpu[i], | ||
90 | + XLNX_VERSAL_RCPU_TYPE); | ||
91 | + obj = OBJECT(&s->lpd.rpu.cpu[i]); | ||
92 | + object_property_set_bool(obj, "start-powered-off", true, | ||
93 | + &error_abort); | ||
94 | + | ||
95 | + object_property_set_int(obj, "mp-affinity", 0x100 | i, &error_abort); | ||
96 | + object_property_set_int(obj, "core-count", ARRAY_SIZE(s->lpd.rpu.cpu), | ||
97 | + &error_abort); | ||
98 | + object_property_set_link(obj, "memory", OBJECT(&s->lpd.rpu.mr), | ||
99 | + &error_abort); | ||
100 | + qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
101 | + } | ||
102 | + | ||
103 | + qdev_realize(DEVICE(&s->lpd.rpu.cluster), NULL, &error_fatal); | ||
104 | +} | ||
105 | + | ||
106 | static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
107 | { | 97 | { |
108 | int i; | 98 | gpio->clk = clk; |
109 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
110 | |||
111 | versal_create_apu_cpus(s); | ||
112 | versal_create_apu_gic(s, pic); | ||
113 | + versal_create_rpu_cpus(s); | ||
114 | versal_create_uarts(s, pic); | ||
115 | versal_create_usbs(s, pic); | ||
116 | versal_create_gems(s, pic); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
118 | |||
119 | memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); | ||
120 | memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); | ||
121 | + memory_region_add_subregion_overlap(&s->lpd.rpu.mr, 0, | ||
122 | + &s->lpd.rpu.mr_ps_alias, 0); | ||
123 | } | 99 | } |
124 | 100 | ||
125 | static void versal_init(Object *obj) | 101 | static Property omap_gpio_properties[] = { |
126 | @@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj) | 102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), |
127 | Versal *s = XLNX_VERSAL(obj); | 103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), |
128 | 104 | DEFINE_PROP_END_OF_LIST(), | |
129 | memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); | 105 | }; |
130 | + memory_region_init(&s->lpd.rpu.mr, obj, "mr-rpu", UINT64_MAX); | 106 | |
131 | memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); | 107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) |
132 | + memory_region_init_alias(&s->lpd.rpu.mr_ps_alias, OBJECT(s), | 108 | static const TypeInfo omap_gpio_info = { |
133 | + "mr-rpu-ps-alias", &s->mr_ps, 0, UINT64_MAX); | 109 | .name = TYPE_OMAP1_GPIO, |
134 | } | 110 | .parent = TYPE_SYS_BUS_DEVICE, |
135 | 111 | - .instance_size = sizeof(struct omap_gpif_s), | |
136 | static Property versal_properties[] = { | 112 | + .instance_size = sizeof(Omap1GpioState), |
113 | .instance_init = omap_gpio_init, | ||
114 | .class_init = omap_gpio_class_init, | ||
115 | }; | ||
137 | -- | 116 | -- |
138 | 2.25.1 | 117 | 2.34.1 |
118 | |||
119 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create an APU CPU Cluster. This is in preparation to add the RPU. | 3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> |
4 | Omap2GpioState. This also remove a use of 'struct' in the | ||
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
4 | 6 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220406174303.2022038-2-edgar.iglesias@xilinx.com | 9 | Message-id: 20230109140306.23161-6-philmd@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | include/hw/arm/xlnx-versal.h | 2 ++ | 12 | include/hw/arm/omap.h | 9 ++++----- |
11 | hw/arm/xlnx-versal.c | 9 ++++++++- | 13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | 14 | 2 files changed, 14 insertions(+), 15 deletions(-) |
13 | 15 | ||
14 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/arm/xlnx-versal.h | 18 | --- a/include/hw/arm/omap.h |
17 | +++ b/include/hw/arm/xlnx-versal.h | 19 | +++ b/include/hw/arm/omap.h |
18 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
19 | 21 | TYPE_OMAP1_GPIO) | |
20 | #include "hw/sysbus.h" | 22 | |
21 | #include "hw/arm/boot.h" | 23 | #define TYPE_OMAP2_GPIO "omap2-gpio" |
22 | +#include "hw/cpu/cluster.h" | 24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, |
23 | #include "hw/or-irq.h" | 25 | +typedef struct Omap2GpioState Omap2GpioState; |
24 | #include "hw/sd/sdhci.h" | 26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, |
25 | #include "hw/intc/arm_gicv3.h" | 27 | TYPE_OMAP2_GPIO) |
26 | @@ -XXX,XX +XXX,XX @@ struct Versal { | 28 | |
27 | struct { | 29 | -typedef struct omap2_gpif_s omap2_gpif; |
28 | struct { | 30 | - |
29 | MemoryRegion mr; | 31 | /* TODO: clock framework (see above) */ |
30 | + CPUClusterState cluster; | 32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); |
31 | ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; | 33 | |
32 | GICv3State gic; | 34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); |
33 | } apu; | 35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); |
34 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); |
37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); | ||
38 | |||
39 | /* OMAP2 l4 Interconnect */ | ||
40 | struct omap_l4_s; | ||
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/arm/xlnx-versal.c | 43 | --- a/hw/gpio/omap_gpio.c |
37 | +++ b/hw/arm/xlnx-versal.c | 44 | +++ b/hw/gpio/omap_gpio.c |
38 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | 45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { |
46 | uint8_t delay; | ||
47 | }; | ||
48 | |||
49 | -struct omap2_gpif_s { | ||
50 | +struct Omap2GpioState { | ||
51 | SysBusDevice parent_obj; | ||
52 | |||
53 | MemoryRegion iomem; | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) | ||
55 | |||
56 | static void omap2_gpio_set(void *opaque, int line, int level) | ||
39 | { | 57 | { |
58 | - struct omap2_gpif_s *p = opaque; | ||
59 | + Omap2GpioState *p = opaque; | ||
60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; | ||
61 | |||
62 | line &= 31; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) | ||
64 | |||
65 | static void omap2_gpif_reset(DeviceState *dev) | ||
66 | { | ||
67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
68 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
40 | int i; | 69 | int i; |
41 | 70 | ||
42 | + object_initialize_child(OBJECT(s), "apu-cluster", &s->fpd.apu.cluster, | 71 | for (i = 0; i < s->modulecount; i++) { |
43 | + TYPE_CPU_CLUSTER); | 72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) |
44 | + qdev_prop_set_uint32(DEVICE(&s->fpd.apu.cluster), "cluster-id", 0); | 73 | |
45 | + | 74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) |
46 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | 75 | { |
47 | Object *obj; | 76 | - struct omap2_gpif_s *s = opaque; |
48 | 77 | + Omap2GpioState *s = opaque; | |
49 | - object_initialize_child(OBJECT(s), "apu-cpu[*]", &s->fpd.apu.cpu[i], | 78 | |
50 | + object_initialize_child(OBJECT(&s->fpd.apu.cluster), | 79 | switch (addr) { |
51 | + "apu-cpu[*]", &s->fpd.apu.cpu[i], | 80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ |
52 | XLNX_VERSAL_ACPU_TYPE); | 81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) |
53 | obj = OBJECT(&s->fpd.apu.cpu[i]); | 82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, |
54 | if (i) { | 83 | uint64_t value, unsigned size) |
55 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | 84 | { |
56 | &error_abort); | 85 | - struct omap2_gpif_s *s = opaque; |
57 | qdev_realize(DEVICE(obj), NULL, &error_fatal); | 86 | + Omap2GpioState *s = opaque; |
58 | } | 87 | |
59 | + | 88 | switch (addr) { |
60 | + qdev_realize(DEVICE(&s->fpd.apu.cluster), NULL, &error_fatal); | 89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ |
90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
93 | { | ||
94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
95 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
97 | int i; | ||
98 | |||
99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { | ||
100 | .class_init = omap_gpio_class_init, | ||
101 | }; | ||
102 | |||
103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) | ||
104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) | ||
105 | { | ||
106 | gpio->iclk = clk; | ||
61 | } | 107 | } |
62 | 108 | ||
63 | static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | 109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) |
110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) | ||
111 | { | ||
112 | assert(i <= 5); | ||
113 | gpio->fclk[i] = clk; | ||
114 | } | ||
115 | |||
116 | static Property omap2_gpio_properties[] = { | ||
117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), | ||
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
120 | }; | ||
121 | |||
122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) | ||
123 | static const TypeInfo omap2_gpio_info = { | ||
124 | .name = TYPE_OMAP2_GPIO, | ||
125 | .parent = TYPE_SYS_BUS_DEVICE, | ||
126 | - .instance_size = sizeof(struct omap2_gpif_s), | ||
127 | + .instance_size = sizeof(Omap2GpioState), | ||
128 | .class_init = omap2_gpio_class_init, | ||
129 | }; | ||
130 | |||
64 | -- | 131 | -- |
65 | 2.25.1 | 132 | 2.34.1 |
133 | |||
134 | diff view generated by jsdifflib |
1 | At this point, the function exynos4210_init_board_irqs() splits input | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | IRQ lines to connect them to the input combiner, output combiner and | 2 | |
3 | external GIC. The function exynos4210_combiner_get_gpioin() splits | 3 | Following docs/devel/style.rst guidelines, rename |
4 | some of the combiner input lines further to connect them to multiple | 4 | omap_intr_handler_s -> OMAPIntcState. This also remove a |
5 | different inputs on the combiner. | 5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. |
6 | 6 | ||
7 | Because (unlike qemu_irq_split()) the TYPE_SPLIT_IRQ device has a | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | configurable number of outputs, we can do all this in one place, by | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | making exynos4210_init_board_irqs() add extra outputs to the splitter | 9 | Message-id: 20230109140306.23161-7-philmd@linaro.org |
10 | device when it must be connected to more than one input on each | ||
11 | combiner. | ||
12 | |||
13 | We do this with a new data structure, the combinermap, which is an | ||
14 | array each of whose elements is a list of the interrupt IDs on the | ||
15 | combiner which must be tied together. As we loop through each | ||
16 | interrupt ID, if we find that it is the first one in one of these | ||
17 | lists, we configure the splitter device with eonugh extra outputs and | ||
18 | wire them up to the other interrupt IDs in the list. | ||
19 | |||
20 | Conveniently, for all the cases where this is necessary, the | ||
21 | lowest-numbered interrupt ID in each group is in the range of the | ||
22 | external combiner, so we only need to code for this in the first of | ||
23 | the two loops in exynos4210_init_board_irqs(). | ||
24 | |||
25 | The old code in exynos4210_combiner_get_gpioin() which is being | ||
26 | deleted here had several problems which don't exist in the new code | ||
27 | in its handling of the multi-core timer interrupts: | ||
28 | (1) the case labels specified bits 4 ... 8, but bit '8' doesn't | ||
29 | exist; these should have been 4 ... 7 | ||
30 | (2) it used the input irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)] | ||
31 | multiple times as the input of several different splitters, | ||
32 | which isn't allowed | ||
33 | (3) in an apparent cut-and-paste error, the cases for all the | ||
34 | multi-core timer inputs used "bit + 4" even though the | ||
35 | bit range for the case was (intended to be) 4 ... 7, which | ||
36 | meant it was looking at non-existent bits 8 ... 11. | ||
37 | None of these exist in the new code. | ||
38 | |||
39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
40 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
41 | Message-id: 20220404154658.565020-17-peter.maydell@linaro.org | ||
42 | --- | 11 | --- |
43 | include/hw/arm/exynos4210.h | 6 +- | 12 | include/hw/arm/omap.h | 9 ++++----- |
44 | hw/arm/exynos4210.c | 178 +++++++++++++++++++++++------------- | 13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- |
45 | 2 files changed, 119 insertions(+), 65 deletions(-) | 14 | 2 files changed, 23 insertions(+), 24 deletions(-) |
46 | 15 | ||
47 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
48 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/include/hw/arm/exynos4210.h | 18 | --- a/include/hw/arm/omap.h |
50 | +++ b/include/hw/arm/exynos4210.h | 19 | +++ b/include/hw/arm/omap.h |
51 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); |
21 | |||
22 | /* omap_intc.c */ | ||
23 | #define TYPE_OMAP_INTC "common-omap-intc" | ||
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | ||
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
26 | - TYPE_OMAP_INTC) | ||
27 | +typedef struct OMAPIntcState OMAPIntcState; | ||
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
52 | 30 | ||
53 | /* | 31 | /* |
54 | * We need one splitter for every external combiner input, plus | 32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, |
55 | - * one for every non-zero entry in combiner_grp_to_gic_id[]. | 33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer |
56 | + * one for every non-zero entry in combiner_grp_to_gic_id[], | 34 | * translation.) |
57 | + * minus one for every external combiner ID in second or later | ||
58 | + * places in a combinermap[] line. | ||
59 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
60 | */ | 35 | */ |
61 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | 36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); |
62 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | 37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); |
63 | 38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | |
64 | typedef struct Exynos4210Irq { | 39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); |
65 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 40 | |
66 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 41 | /* omap_i2c.c */ |
42 | #define TYPE_OMAP_I2C "omap_i2c" | ||
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/hw/arm/exynos4210.c | 45 | --- a/hw/intc/omap_intc.c |
69 | +++ b/hw/arm/exynos4210.c | 46 | +++ b/hw/intc/omap_intc.c |
70 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | 47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { |
71 | #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | 48 | unsigned char priority[32]; |
72 | ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | 49 | }; |
73 | 50 | ||
74 | +/* | 51 | -struct omap_intr_handler_s { |
75 | + * Some interrupt lines go to multiple combiner inputs. | 52 | +struct OMAPIntcState { |
76 | + * This data structure defines those: each array element is | 53 | SysBusDevice parent_obj; |
77 | + * a list of combiner inputs which are connected together; | 54 | |
78 | + * the one with the smallest interrupt ID value must be first. | 55 | qemu_irq *pins; |
79 | + * As with combiner_grp_to_gic_id[], we rely on (0, 0) not being | 56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { |
80 | + * wired to anything so we can use 0 as a terminator. | 57 | struct omap_intr_handler_bank_s bank[3]; |
81 | + */ | 58 | }; |
82 | +#define IRQNO(G, B) EXYNOS4210_COMBINER_GET_IRQ_NUM(G, B) | 59 | |
83 | +#define IRQNONE 0 | 60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) |
84 | + | 61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) |
85 | +#define COMBINERMAP_SIZE 16 | 62 | { |
86 | + | 63 | int i, j, sir_intr, p_intr, p; |
87 | +static const int combinermap[COMBINERMAP_SIZE][6] = { | 64 | uint32_t level; |
88 | + /* MDNIE_LCD1 */ | 65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) |
89 | + { IRQNO(0, 4), IRQNO(1, 0), IRQNONE }, | 66 | s->sir_intr[is_fiq] = sir_intr; |
90 | + { IRQNO(0, 5), IRQNO(1, 1), IRQNONE }, | 67 | } |
91 | + { IRQNO(0, 6), IRQNO(1, 2), IRQNONE }, | 68 | |
92 | + { IRQNO(0, 7), IRQNO(1, 3), IRQNONE }, | 69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) |
93 | + /* TMU */ | 70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) |
94 | + { IRQNO(2, 4), IRQNO(3, 4), IRQNONE }, | 71 | { |
95 | + { IRQNO(2, 5), IRQNO(3, 5), IRQNONE }, | 72 | int i; |
96 | + { IRQNO(2, 6), IRQNO(3, 6), IRQNONE }, | 73 | uint32_t has_intr = 0; |
97 | + { IRQNO(2, 7), IRQNO(3, 7), IRQNONE }, | 74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) |
98 | + /* LCD1 */ | 75 | |
99 | + { IRQNO(11, 4), IRQNO(12, 0), IRQNONE }, | 76 | static void omap_set_intr(void *opaque, int irq, int req) |
100 | + { IRQNO(11, 5), IRQNO(12, 1), IRQNONE }, | 77 | { |
101 | + { IRQNO(11, 6), IRQNO(12, 2), IRQNONE }, | 78 | - struct omap_intr_handler_s *ih = opaque; |
102 | + { IRQNO(11, 7), IRQNO(12, 3), IRQNONE }, | 79 | + OMAPIntcState *ih = opaque; |
103 | + /* Multi-core timer */ | 80 | uint32_t rise; |
104 | + { IRQNO(1, 4), IRQNO(12, 4), IRQNO(35, 4), IRQNO(51, 4), IRQNO(53, 4), IRQNONE }, | 81 | |
105 | + { IRQNO(1, 5), IRQNO(12, 5), IRQNO(35, 5), IRQNO(51, 5), IRQNO(53, 5), IRQNONE }, | 82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; |
106 | + { IRQNO(1, 6), IRQNO(12, 6), IRQNO(35, 6), IRQNO(51, 6), IRQNO(53, 6), IRQNONE }, | 83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) |
107 | + { IRQNO(1, 7), IRQNO(12, 7), IRQNO(35, 7), IRQNO(51, 7), IRQNO(53, 7), IRQNONE }, | 84 | /* Simplified version with no edge detection */ |
108 | +}; | 85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) |
109 | + | 86 | { |
110 | +#undef IRQNO | 87 | - struct omap_intr_handler_s *ih = opaque; |
111 | + | 88 | + OMAPIntcState *ih = opaque; |
112 | +static const int *combinermap_entry(int irq) | 89 | uint32_t rise; |
113 | +{ | 90 | |
114 | + /* | 91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; |
115 | + * If the interrupt number passed in is the first entry in some | 92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) |
116 | + * line of the combinermap, return a pointer to that line; | 93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, |
117 | + * otherwise return NULL. | 94 | unsigned size) |
118 | + */ | 95 | { |
119 | + int i; | 96 | - struct omap_intr_handler_s *s = opaque; |
120 | + for (i = 0; i < COMBINERMAP_SIZE; i++) { | 97 | + OMAPIntcState *s = opaque; |
121 | + if (combinermap[i][0] == irq) { | 98 | int i, offset = addr; |
122 | + return combinermap[i]; | 99 | int bank_no = offset >> 8; |
123 | + } | 100 | int line_no; |
124 | + } | 101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, |
125 | + return NULL; | 102 | static void omap_inth_write(void *opaque, hwaddr addr, |
126 | +} | 103 | uint64_t value, unsigned size) |
127 | + | 104 | { |
128 | +static int mapline_size(const int *mapline) | 105 | - struct omap_intr_handler_s *s = opaque; |
129 | +{ | 106 | + OMAPIntcState *s = opaque; |
130 | + /* Return number of entries in this mapline in total */ | 107 | int i, offset = addr; |
131 | + int i = 0; | 108 | int bank_no = offset >> 8; |
132 | + | 109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; |
133 | + if (!mapline) { | 110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { |
134 | + /* Not in the map? IRQ goes to exactly one combiner input */ | 111 | |
135 | + return 1; | 112 | static void omap_inth_reset(DeviceState *dev) |
136 | + } | 113 | { |
137 | + while (*mapline != IRQNONE) { | 114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); |
138 | + mapline++; | 115 | + OMAPIntcState *s = OMAP_INTC(dev); |
139 | + i++; | 116 | int i; |
140 | + } | 117 | |
141 | + return i; | 118 | for (i = 0; i < s->nbanks; ++i){ |
142 | +} | 119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) |
143 | + | 120 | static void omap_intc_init(Object *obj) |
144 | /* | 121 | { |
145 | * Initialize board IRQs. | 122 | DeviceState *dev = DEVICE(obj); |
146 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | 123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); |
147 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 124 | + OMAPIntcState *s = OMAP_INTC(obj); |
148 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | 125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
149 | int splitcount = 0; | 126 | |
150 | DeviceState *splitter; | 127 | s->nbanks = 1; |
151 | + const int *mapline; | 128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) |
152 | + int numlines, splitin, in; | 129 | |
153 | 130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | |
154 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | 131 | { |
155 | irq_id = 0; | 132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); |
156 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 133 | + OMAPIntcState *s = OMAP_INTC(dev); |
157 | irq_id = EXT_GIC_ID_MCT_G1; | 134 | |
158 | } | 135 | if (!s->iclk) { |
159 | 136 | error_setg(errp, "omap-intc: clk not connected"); | |
160 | + if (s->irq_table[n]) { | ||
161 | + /* | ||
162 | + * This must be some non-first entry in a combinermap line, | ||
163 | + * and we've already filled it in. | ||
164 | + */ | ||
165 | + continue; | ||
166 | + } | ||
167 | + mapline = combinermap_entry(n); | ||
168 | + /* | ||
169 | + * We need to connect the IRQ to multiple inputs on both combiners | ||
170 | + * and possibly also to the external GIC. | ||
171 | + */ | ||
172 | + numlines = 2 * mapline_size(mapline); | ||
173 | + if (irq_id) { | ||
174 | + numlines++; | ||
175 | + } | ||
176 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
177 | splitter = DEVICE(&s->splitter[splitcount]); | ||
178 | - qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); | ||
179 | + qdev_prop_set_uint16(splitter, "num-lines", numlines); | ||
180 | qdev_realize(splitter, NULL, &error_abort); | ||
181 | splitcount++; | ||
182 | - s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
183 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
184 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
185 | + | ||
186 | + in = n; | ||
187 | + splitin = 0; | ||
188 | + for (;;) { | ||
189 | + s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
190 | + qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
191 | + qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
192 | + splitin += 2; | ||
193 | + if (!mapline) { | ||
194 | + break; | ||
195 | + } | ||
196 | + mapline++; | ||
197 | + in = *mapline; | ||
198 | + if (in == IRQNONE) { | ||
199 | + break; | ||
200 | + } | ||
201 | + } | ||
202 | if (irq_id) { | ||
203 | - qdev_connect_gpio_out(splitter, 2, | ||
204 | + qdev_connect_gpio_out(splitter, splitin, | ||
205 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
206 | } | ||
207 | } | 137 | } |
208 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | 138 | } |
209 | irq_id = combiner_grp_to_gic_id[grp - | 139 | |
210 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | 140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) |
211 | 141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | |
212 | + if (s->irq_table[n]) { | 142 | { |
213 | + /* | 143 | intc->iclk = clk; |
214 | + * This must be some non-first entry in a combinermap line, | 144 | } |
215 | + * and we've already filled it in. | 145 | |
216 | + */ | 146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) |
217 | + continue; | 147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) |
218 | + } | 148 | { |
219 | + | 149 | intc->fclk = clk; |
220 | if (irq_id) { | 150 | } |
221 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | 151 | |
222 | splitter = DEVICE(&s->splitter[splitcount]); | 152 | static Property omap_intc_properties[] = { |
223 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | 153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), |
224 | DeviceState *dev, int ext) | 154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), |
225 | { | 155 | DEFINE_PROP_END_OF_LIST(), |
226 | int n; | 156 | }; |
227 | - int bit; | 157 | |
228 | int max; | 158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { |
229 | qemu_irq *irq; | 159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, |
230 | 160 | unsigned size) | |
231 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | 161 | { |
232 | EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | 162 | - struct omap_intr_handler_s *s = opaque; |
233 | irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | 163 | + OMAPIntcState *s = opaque; |
234 | 164 | int offset = addr; | |
235 | - /* | 165 | int bank_no, line_no; |
236 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | 166 | struct omap_intr_handler_bank_s *bank = NULL; |
237 | - * so let split them. | 167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, |
238 | - */ | 168 | static void omap2_inth_write(void *opaque, hwaddr addr, |
239 | for (n = 0; n < max; n++) { | 169 | uint64_t value, unsigned size) |
240 | - | 170 | { |
241 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | 171 | - struct omap_intr_handler_s *s = opaque; |
242 | - | 172 | + OMAPIntcState *s = opaque; |
243 | - switch (n) { | 173 | int offset = addr; |
244 | - /* MDNIE_LCD1 INTG1 */ | 174 | int bank_no, line_no; |
245 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | 175 | struct omap_intr_handler_bank_s *bank = NULL; |
246 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | 176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { |
247 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 177 | static void omap2_intc_init(Object *obj) |
248 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | 178 | { |
249 | - continue; | 179 | DeviceState *dev = DEVICE(obj); |
250 | - | 180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); |
251 | - /* TMU INTG3 */ | 181 | + OMAPIntcState *s = OMAP_INTC(obj); |
252 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | 182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
253 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 183 | |
254 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | 184 | s->level_only = 1; |
255 | - continue; | 185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) |
256 | - | 186 | |
257 | - /* LCD1 INTG12 */ | 187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) |
258 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | 188 | { |
259 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | 189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); |
260 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 190 | + OMAPIntcState *s = OMAP_INTC(dev); |
261 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | 191 | |
262 | - continue; | 192 | if (!s->iclk) { |
263 | - | 193 | error_setg(errp, "omap2-intc: iclk not connected"); |
264 | - /* Multi-Core Timer INTG12 */ | 194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) |
265 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | 195 | } |
266 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | 196 | |
267 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 197 | static Property omap2_intc_properties[] = { |
268 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | 198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, |
269 | - continue; | 199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, |
270 | - | 200 | revision, 0x21), |
271 | - /* Multi-Core Timer INTG35 */ | 201 | DEFINE_PROP_END_OF_LIST(), |
272 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | 202 | }; |
273 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | 203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { |
274 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 204 | static const TypeInfo omap_intc_type_info = { |
275 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | 205 | .name = TYPE_OMAP_INTC, |
276 | - continue; | 206 | .parent = TYPE_SYS_BUS_DEVICE, |
277 | - | 207 | - .instance_size = sizeof(omap_intr_handler), |
278 | - /* Multi-Core Timer INTG51 */ | 208 | + .instance_size = sizeof(OMAPIntcState), |
279 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | 209 | .abstract = true, |
280 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | 210 | }; |
281 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 211 | |
282 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
283 | - continue; | ||
284 | - | ||
285 | - /* Multi-Core Timer INTG53 */ | ||
286 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
287 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
288 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
289 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
290 | - continue; | ||
291 | - } | ||
292 | - | ||
293 | irq[n] = qdev_get_gpio_in(dev, n); | ||
294 | } | ||
295 | } | ||
296 | -- | 212 | -- |
297 | 2.25.1 | 213 | 2.34.1 |
214 | |||
215 | diff view generated by jsdifflib |
1 | From: Zongyuan Li <zongyuan.li@smartx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20220324181557.203805-3-zongyuan.li@smartx.com | 5 | Message-id: 20230109140306.23161-8-philmd@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | hw/arm/stellaris.c | 15 +++++++++++++-- | 8 | hw/arm/stellaris.c | 6 +++--- |
9 | 1 file changed, 13 insertions(+), 2 deletions(-) | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
10 | 10 | ||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/stellaris.c | 13 | --- a/hw/arm/stellaris.c |
14 | +++ b/hw/arm/stellaris.c | 14 | +++ b/hw/arm/stellaris.c |
15 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
16 | 16 | ||
17 | #include "qemu/osdep.h" | 17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
18 | #include "qapi/error.h" | 18 | { |
19 | +#include "hw/core/split-irq.h" | 19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
20 | #include "hw/sysbus.h" | 20 | + stellaris_adc_state *s = opaque; |
21 | #include "hw/sd/sd.h" | 21 | int n; |
22 | #include "hw/ssi/ssi.h" | 22 | |
23 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 23 | for (n = 0; n < 4; n++) { |
24 | DeviceState *ssddev; | 24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
25 | DriveInfo *dinfo; | 25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
26 | DeviceState *carddev; | 26 | unsigned size) |
27 | + DeviceState *gpio_d_splitter; | 27 | { |
28 | BlockBackend *blk; | 28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
29 | 29 | + stellaris_adc_state *s = opaque; | |
30 | /* | 30 | |
31 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 31 | /* TODO: Implement this. */ |
32 | &error_fatal); | 32 | if (offset >= 0x40 && offset < 0xc0) { |
33 | 33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | |
34 | ssddev = ssi_create_peripheral(bus, "ssd0323"); | 34 | static void stellaris_adc_write(void *opaque, hwaddr offset, |
35 | - gpio_out[GPIO_D][0] = qemu_irq_split( | 35 | uint64_t value, unsigned size) |
36 | - qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), | 36 | { |
37 | + | 37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
38 | + gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); | 38 | + stellaris_adc_state *s = opaque; |
39 | + qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); | 39 | |
40 | + qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); | 40 | /* TODO: Implement this. */ |
41 | + qdev_connect_gpio_out( | 41 | if (offset >= 0x40 && offset < 0xc0) { |
42 | + gpio_d_splitter, 0, | ||
43 | + qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); | ||
44 | + qdev_connect_gpio_out( | ||
45 | + gpio_d_splitter, 1, | ||
46 | qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); | ||
47 | + gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); | ||
48 | + | ||
49 | gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); | ||
50 | |||
51 | /* Make sure the select pin is high. */ | ||
52 | -- | 42 | -- |
53 | 2.25.1 | 43 | 2.34.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | Now we have removed the only use of TYPE_EXYNOS4210_IRQ_GATE we can | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | delete the device entirely. | ||
3 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | stellaris_adc_state -> StellarisADCState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-9-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
6 | Message-id: 20220404154658.565020-3-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | hw/intc/exynos4210_gic.c | 107 --------------------------------------- | 12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- |
9 | 1 file changed, 107 deletions(-) | 13 | 1 file changed, 36 insertions(+), 37 deletions(-) |
10 | 14 | ||
11 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | 15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/exynos4210_gic.c | 17 | --- a/hw/arm/stellaris.c |
14 | +++ b/hw/intc/exynos4210_gic.c | 18 | +++ b/hw/arm/stellaris.c |
15 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_register_types(void) | 19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 | ||
21 | |||
22 | #define TYPE_STELLARIS_ADC "stellaris-adc" | ||
23 | -typedef struct StellarisADCState stellaris_adc_state; | ||
24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, | ||
25 | - TYPE_STELLARIS_ADC) | ||
26 | +typedef struct StellarisADCState StellarisADCState; | ||
27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) | ||
28 | |||
29 | struct StellarisADCState { | ||
30 | SysBusDevice parent_obj; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { | ||
32 | qemu_irq irq[4]; | ||
33 | }; | ||
34 | |||
35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) | ||
37 | { | ||
38 | int tail; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
41 | return s->fifo[n].data[tail]; | ||
16 | } | 42 | } |
17 | 43 | ||
18 | type_init(exynos4210_gic_register_types) | 44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
19 | - | 45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, |
20 | -/* IRQ OR Gate struct. | 46 | uint32_t value) |
21 | - * | 47 | { |
22 | - * This device models an OR gate. There are n_in input qdev gpio lines and one | 48 | int head; |
23 | - * output sysbus IRQ line. The output IRQ level is formed as OR between all | 49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
24 | - * gpio inputs. | 50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; |
25 | - */ | 51 | } |
26 | - | 52 | |
27 | -#define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate" | 53 | -static void stellaris_adc_update(stellaris_adc_state *s) |
28 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210IRQGateState, EXYNOS4210_IRQ_GATE) | 54 | +static void stellaris_adc_update(StellarisADCState *s) |
29 | - | 55 | { |
30 | -struct Exynos4210IRQGateState { | 56 | int level; |
31 | - SysBusDevice parent_obj; | 57 | int n; |
32 | - | 58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
33 | - uint32_t n_in; /* inputs amount */ | 59 | |
34 | - uint32_t *level; /* input levels */ | 60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
35 | - qemu_irq out; /* output IRQ */ | 61 | { |
36 | -}; | 62 | - stellaris_adc_state *s = opaque; |
37 | - | 63 | + StellarisADCState *s = opaque; |
38 | -static Property exynos4210_irq_gate_properties[] = { | 64 | int n; |
39 | - DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState, n_in, 1), | 65 | |
40 | - DEFINE_PROP_END_OF_LIST(), | 66 | for (n = 0; n < 4; n++) { |
41 | -}; | 67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) |
42 | - | 68 | } |
43 | -static const VMStateDescription vmstate_exynos4210_irq_gate = { | 69 | } |
44 | - .name = "exynos4210.irq_gate", | 70 | |
45 | - .version_id = 2, | 71 | -static void stellaris_adc_reset(stellaris_adc_state *s) |
46 | - .minimum_version_id = 2, | 72 | +static void stellaris_adc_reset(StellarisADCState *s) |
47 | - .fields = (VMStateField[]) { | 73 | { |
48 | - VMSTATE_VBUFFER_UINT32(level, Exynos4210IRQGateState, 1, NULL, n_in), | 74 | int n; |
49 | - VMSTATE_END_OF_LIST() | 75 | |
50 | - } | 76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
51 | -}; | 77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
52 | - | 78 | unsigned size) |
53 | -/* Process a change in IRQ input. */ | 79 | { |
54 | -static void exynos4210_irq_gate_handler(void *opaque, int irq, int level) | 80 | - stellaris_adc_state *s = opaque; |
55 | -{ | 81 | + StellarisADCState *s = opaque; |
56 | - Exynos4210IRQGateState *s = (Exynos4210IRQGateState *)opaque; | 82 | |
57 | - uint32_t i; | 83 | /* TODO: Implement this. */ |
58 | - | 84 | if (offset >= 0x40 && offset < 0xc0) { |
59 | - assert(irq < s->n_in); | 85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
60 | - | 86 | static void stellaris_adc_write(void *opaque, hwaddr offset, |
61 | - s->level[irq] = level; | 87 | uint64_t value, unsigned size) |
62 | - | 88 | { |
63 | - for (i = 0; i < s->n_in; i++) { | 89 | - stellaris_adc_state *s = opaque; |
64 | - if (s->level[i] >= 1) { | 90 | + StellarisADCState *s = opaque; |
65 | - qemu_irq_raise(s->out); | 91 | |
66 | - return; | 92 | /* TODO: Implement this. */ |
67 | - } | 93 | if (offset >= 0x40 && offset < 0xc0) { |
68 | - } | 94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { |
69 | - | 95 | .version_id = 1, |
70 | - qemu_irq_lower(s->out); | 96 | .minimum_version_id = 1, |
71 | -} | 97 | .fields = (VMStateField[]) { |
72 | - | 98 | - VMSTATE_UINT32(actss, stellaris_adc_state), |
73 | -static void exynos4210_irq_gate_reset(DeviceState *d) | 99 | - VMSTATE_UINT32(ris, stellaris_adc_state), |
74 | -{ | 100 | - VMSTATE_UINT32(im, stellaris_adc_state), |
75 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(d); | 101 | - VMSTATE_UINT32(emux, stellaris_adc_state), |
76 | - | 102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), |
77 | - memset(s->level, 0, s->n_in * sizeof(*s->level)); | 103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), |
78 | -} | 104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), |
79 | - | 105 | - VMSTATE_UINT32(sac, stellaris_adc_state), |
80 | -/* | 106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), |
81 | - * IRQ Gate initialization. | 107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), |
82 | - */ | 108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), |
83 | -static void exynos4210_irq_gate_init(Object *obj) | 109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), |
84 | -{ | 110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), |
85 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(obj); | 111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), |
86 | - SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), |
87 | - | 113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), |
88 | - sysbus_init_irq(sbd, &s->out); | 114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), |
89 | -} | 115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), |
90 | - | 116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), |
91 | -static void exynos4210_irq_gate_realize(DeviceState *dev, Error **errp) | 117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), |
92 | -{ | 118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), |
93 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(dev); | 119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), |
94 | - | 120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), |
95 | - /* Allocate general purpose input signals and connect a handler to each of | 121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), |
96 | - * them */ | 122 | - VMSTATE_UINT32(noise, stellaris_adc_state), |
97 | - qdev_init_gpio_in(dev, exynos4210_irq_gate_handler, s->n_in); | 123 | + VMSTATE_UINT32(actss, StellarisADCState), |
98 | - | 124 | + VMSTATE_UINT32(ris, StellarisADCState), |
99 | - s->level = g_malloc0(s->n_in * sizeof(*s->level)); | 125 | + VMSTATE_UINT32(im, StellarisADCState), |
100 | -} | 126 | + VMSTATE_UINT32(emux, StellarisADCState), |
101 | - | 127 | + VMSTATE_UINT32(ostat, StellarisADCState), |
102 | -static void exynos4210_irq_gate_class_init(ObjectClass *klass, void *data) | 128 | + VMSTATE_UINT32(ustat, StellarisADCState), |
103 | -{ | 129 | + VMSTATE_UINT32(sspri, StellarisADCState), |
104 | - DeviceClass *dc = DEVICE_CLASS(klass); | 130 | + VMSTATE_UINT32(sac, StellarisADCState), |
105 | - | 131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), |
106 | - dc->reset = exynos4210_irq_gate_reset; | 132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), |
107 | - dc->vmsd = &vmstate_exynos4210_irq_gate; | 133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), |
108 | - device_class_set_props(dc, exynos4210_irq_gate_properties); | 134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), |
109 | - dc->realize = exynos4210_irq_gate_realize; | 135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), |
110 | -} | 136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), |
111 | - | 137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), |
112 | -static const TypeInfo exynos4210_irq_gate_info = { | 138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), |
113 | - .name = TYPE_EXYNOS4210_IRQ_GATE, | 139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), |
114 | - .parent = TYPE_SYS_BUS_DEVICE, | 140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), |
115 | - .instance_size = sizeof(Exynos4210IRQGateState), | 141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), |
116 | - .instance_init = exynos4210_irq_gate_init, | 142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), |
117 | - .class_init = exynos4210_irq_gate_class_init, | 143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), |
118 | -}; | 144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), |
119 | - | 145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), |
120 | -static void exynos4210_irq_gate_register_types(void) | 146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), |
121 | -{ | 147 | + VMSTATE_UINT32(noise, StellarisADCState), |
122 | - type_register_static(&exynos4210_irq_gate_info); | 148 | VMSTATE_END_OF_LIST() |
123 | -} | 149 | } |
124 | - | 150 | }; |
125 | -type_init(exynos4210_irq_gate_register_types) | 151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { |
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
126 | -- | 169 | -- |
127 | 2.25.1 | 170 | 2.34.1 |
171 | |||
172 | diff view generated by jsdifflib |
1 | Delete a couple of #defines which are never used. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE | ||
4 | macro in "hw/arm/bcm2836.h": | ||
5 | |||
6 | 20 #define TYPE_BCM283X "bcm283x" | ||
7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) | ||
8 | |||
9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when | ||
10 | possible") missed them because they are declared in a different | ||
11 | file unit. Remove them. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220404154658.565020-12-peter.maydell@linaro.org | ||
6 | --- | 17 | --- |
7 | include/hw/arm/exynos4210.h | 4 ---- | 18 | hw/arm/bcm2836.c | 9 ++------- |
8 | 1 file changed, 4 deletions(-) | 19 | 1 file changed, 2 insertions(+), 7 deletions(-) |
9 | 20 | ||
10 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
11 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/include/hw/arm/exynos4210.h | 23 | --- a/hw/arm/bcm2836.c |
13 | +++ b/include/hw/arm/exynos4210.h | 24 | +++ b/hw/arm/bcm2836.c |
14 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
15 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ | 26 | #include "hw/arm/raspi_platform.h" |
16 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) | 27 | #include "hw/sysbus.h" |
17 | 28 | ||
18 | -/* IRQs number for external and internal GIC */ | 29 | -typedef struct BCM283XClass { |
19 | -#define EXYNOS4210_EXT_GIC_NIRQ (160-32) | 30 | +struct BCM283XClass { |
20 | -#define EXYNOS4210_INT_GIC_NIRQ 64 | 31 | /*< private >*/ |
32 | DeviceClass parent_class; | ||
33 | /*< public >*/ | ||
34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { | ||
35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | ||
36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | ||
37 | int clusterid; | ||
38 | -} BCM283XClass; | ||
21 | - | 39 | - |
22 | #define EXYNOS4210_I2C_NUMBER 9 | 40 | -#define BCM283X_CLASS(klass) \ |
23 | 41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | |
24 | #define EXYNOS4210_NUM_DMA 3 | 42 | -#define BCM283X_GET_CLASS(obj) \ |
43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
44 | +}; | ||
45 | |||
46 | static Property bcm2836_enabled_cores_property = | ||
47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); | ||
25 | -- | 48 | -- |
26 | 2.25.1 | 49 | 2.34.1 |
50 | |||
51 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Similar to the Aspeed code in include/misc/aspeed_scu.h, we define | 3 | NPCM7XX models have been commited after the conversion from |
4 | the PWRON STRAP fields in their corresponding module for NPCM7XX. | 4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). |
5 | 5 | Manually convert them. | |
6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | 6 | |
7 | Reviewed-by: Patrick Venture <venture@google.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20220411165842.3912945-2-wuhaotsh@google.com | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20230109140306.23161-11-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | include/hw/misc/npcm7xx_gcr.h | 30 ++++++++++++++++++++++++++++++ | 12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- |
13 | 1 file changed, 30 insertions(+) | 13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ |
14 | 14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | |
15 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- | ||
17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- | ||
18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- | ||
19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- | ||
20 | include/hw/net/npcm7xx_emc.h | 5 +---- | ||
21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- | ||
22 | 10 files changed, 26 insertions(+), 39 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/adc/npcm7xx_adc.h | ||
27 | +++ b/include/hw/adc/npcm7xx_adc.h | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | * @iref: The internal reference voltage, initialized at launch time. | ||
30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | ||
31 | */ | ||
32 | -typedef struct { | ||
33 | +struct NPCM7xxADCState { | ||
34 | SysBusDevice parent; | ||
35 | |||
36 | MemoryRegion iomem; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | uint32_t iref; | ||
39 | |||
40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | ||
41 | -} NPCM7xxADCState; | ||
42 | +}; | ||
43 | |||
44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
45 | -#define NPCM7XX_ADC(obj) \ | ||
46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) | ||
48 | |||
49 | #endif /* NPCM7XX_ADC_H */ | ||
50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/hw/arm/npcm7xx.h | ||
53 | +++ b/include/hw/arm/npcm7xx.h | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | |||
56 | #define NPCM7XX_NR_PWM_MODULES 2 | ||
57 | |||
58 | -typedef struct NPCM7xxMachine { | ||
59 | +struct NPCM7xxMachine { | ||
60 | MachineState parent; | ||
61 | /* | ||
62 | * PWM fan splitter. each splitter connects to one PWM output and | ||
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
142 | }; | ||
143 | |||
144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) | ||
147 | |||
148 | #endif /* NPCM7XX_CLK_H */ | ||
15 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | 149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h |
16 | index XXXXXXX..XXXXXXX 100644 | 150 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/misc/npcm7xx_gcr.h | 151 | --- a/include/hw/misc/npcm7xx_gcr.h |
18 | +++ b/include/hw/misc/npcm7xx_gcr.h | 152 | +++ b/include/hw/misc/npcm7xx_gcr.h |
19 | @@ -XXX,XX +XXX,XX @@ | 153 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "exec/memory.h" | 154 | */ |
155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) | ||
156 | |||
157 | -typedef struct NPCM7xxGCRState { | ||
158 | +struct NPCM7xxGCRState { | ||
159 | SysBusDevice parent; | ||
160 | |||
161 | MemoryRegion iomem; | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { | ||
163 | uint32_t reset_pwron; | ||
164 | uint32_t reset_mdlr; | ||
165 | uint32_t reset_intcr3; | ||
166 | -} NPCM7xxGCRState; | ||
167 | +}; | ||
168 | |||
169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" | ||
170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) | ||
171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) | ||
172 | |||
173 | #endif /* NPCM7XX_GCR_H */ | ||
174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/include/hw/misc/npcm7xx_mft.h | ||
177 | +++ b/include/hw/misc/npcm7xx_mft.h | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. | ||
180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. | ||
181 | */ | ||
182 | -typedef struct NPCM7xxMFTState { | ||
183 | +struct NPCM7xxMFTState { | ||
184 | SysBusDevice parent; | ||
185 | |||
186 | MemoryRegion iomem; | ||
187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { | ||
188 | |||
189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; | ||
190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; | ||
191 | -} NPCM7xxMFTState; | ||
192 | +}; | ||
193 | |||
194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" | ||
195 | -#define NPCM7XX_MFT(obj) \ | ||
196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) | ||
197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) | ||
198 | |||
199 | #endif /* NPCM7XX_MFT_H */ | ||
200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/include/hw/misc/npcm7xx_pwm.h | ||
203 | +++ b/include/hw/misc/npcm7xx_pwm.h | ||
204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { | ||
205 | }; | ||
206 | |||
207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" | ||
208 | -#define NPCM7XX_PWM(obj) \ | ||
209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) | ||
210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) | ||
211 | |||
212 | #endif /* NPCM7XX_PWM_H */ | ||
213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
21 | #include "hw/sysbus.h" | 219 | #include "hw/sysbus.h" |
22 | 220 | ||
23 | +/* | 221 | -typedef struct NPCM7xxRNGState { |
24 | + * NPCM7XX PWRON STRAP bit fields | 222 | +struct NPCM7xxRNGState { |
25 | + * 12: SPI0 powered by VSBV3 at 1.8V | 223 | SysBusDevice parent; |
26 | + * 11: System flash attached to BMC | 224 | |
27 | + * 10: BSP alternative pins. | 225 | MemoryRegion iomem; |
28 | + * 9:8: Flash UART command route enabled. | 226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { |
29 | + * 7: Security enabled. | 227 | uint8_t rngcs; |
30 | + * 6: HI-Z state control. | 228 | uint8_t rngd; |
31 | + * 5: ECC disabled. | 229 | uint8_t rngmode; |
32 | + * 4: Reserved | 230 | -} NPCM7xxRNGState; |
33 | + * 3: JTAG2 enabled. | 231 | +}; |
34 | + * 2:0: CPU and DRAM clock frequency. | 232 | |
35 | + */ | 233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" |
36 | +#define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12) | 234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) |
37 | +#define NPCM7XX_PWRON_STRAP_SFAB BIT(11) | 235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) |
38 | +#define NPCM7XX_PWRON_STRAP_BSPA BIT(10) | 236 | |
39 | +#define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8) | 237 | #endif /* NPCM7XX_RNG_H */ |
40 | +#define FUP_NORM_UART2 3 | 238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h |
41 | +#define FUP_PROG_UART3 2 | 239 | index XXXXXXX..XXXXXXX 100644 |
42 | +#define FUP_PROG_UART2 1 | 240 | --- a/include/hw/net/npcm7xx_emc.h |
43 | +#define FUP_NORM_UART3 0 | 241 | +++ b/include/hw/net/npcm7xx_emc.h |
44 | +#define NPCM7XX_PWRON_STRAP_SECEN BIT(7) | 242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { |
45 | +#define NPCM7XX_PWRON_STRAP_HIZ BIT(6) | 243 | bool rx_active; |
46 | +#define NPCM7XX_PWRON_STRAP_ECC BIT(5) | 244 | }; |
47 | +#define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4) | 245 | |
48 | +#define NPCM7XX_PWRON_STRAP_J2EN BIT(3) | 246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; |
49 | +#define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x) | 247 | - |
50 | +#define CKFRQ_SKIPINIT 0x000 | 248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" |
51 | +#define CKFRQ_DEFAULT 0x111 | 249 | -#define NPCM7XX_EMC(obj) \ |
52 | + | 250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) |
53 | /* | 251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) |
54 | * Number of registers in our device state structure. Don't change this without | 252 | |
55 | * incrementing the version_id in the vmstate. | 253 | #endif /* NPCM7XX_EMC_H */ |
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
56 | -- | 275 | -- |
57 | 2.25.1 | 276 | 2.34.1 |
277 | |||
278 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Connect the 4 TTC timers on the ZynqMP. | 3 | The structure is named SECUREECState. Rename the type accordingly. |
4 | 4 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 7 | Message-id: 20230109140306.23161-12-philmd@linaro.org |
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Message-id: 20220331222017.2914409-3-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | include/hw/arm/xlnx-zynqmp.h | 4 ++++ | 10 | hw/misc/sbsa_ec.c | 13 +++++++------ |
13 | hw/arm/xlnx-zynqmp.c | 22 ++++++++++++++++++++++ | 11 | 1 file changed, 7 insertions(+), 6 deletions(-) |
14 | 2 files changed, 26 insertions(+) | ||
15 | 12 | ||
16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-zynqmp.h | 15 | --- a/hw/misc/sbsa_ec.c |
19 | +++ b/include/hw/arm/xlnx-zynqmp.h | 16 | +++ b/hw/misc/sbsa_ec.c |
20 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/or-irq.h" | 18 | #include "hw/sysbus.h" |
22 | #include "hw/misc/xlnx-zynqmp-apu-ctrl.h" | 19 | #include "sysemu/runstate.h" |
23 | #include "hw/misc/xlnx-zynqmp-crf.h" | 20 | |
24 | +#include "hw/timer/cadence_ttc.h" | 21 | -typedef struct { |
25 | 22 | +typedef struct SECUREECState { | |
26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | 23 | SysBusDevice parent_obj; |
27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | 24 | MemoryRegion iomem; |
28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | 25 | } SECUREECState; |
29 | #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ | 26 | |
30 | XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) | 27 | -#define TYPE_SBSA_EC "sbsa-ec" |
31 | 28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) | |
32 | +#define XLNX_ZYNQMP_NUM_TTC 4 | 29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" |
33 | + | 30 | +#define SBSA_SECURE_EC(obj) \ |
34 | /* | 31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
35 | * Unimplemented mmio regions needed to boot some images. | 32 | |
36 | */ | 33 | enum sbsa_ec_powerstates { |
37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | 34 | SBSA_EC_CMD_POWEROFF = 0x01, |
38 | qemu_or_irq qspi_irq_orgate; | 35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) |
39 | XlnxZynqMPAPUCtrl apu_ctrl; | ||
40 | XlnxZynqMPCRF crf; | ||
41 | + CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC]; | ||
42 | |||
43 | char *boot_cpu; | ||
44 | ARMCPU *boot_cpu_ptr; | ||
45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/xlnx-zynqmp.c | ||
48 | +++ b/hw/arm/xlnx-zynqmp.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define APU_ADDR 0xfd5c0000 | ||
51 | #define APU_IRQ 153 | ||
52 | |||
53 | +#define TTC0_ADDR 0xFF110000 | ||
54 | +#define TTC0_IRQ 36 | ||
55 | + | ||
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) | ||
60 | sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
61 | } | 36 | } |
62 | 37 | ||
63 | +static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic) | 38 | static void sbsa_ec_write(void *opaque, hwaddr offset, |
64 | +{ | 39 | - uint64_t value, unsigned size) |
65 | + SysBusDevice *sbd; | 40 | + uint64_t value, unsigned size) |
66 | + int i, irq; | ||
67 | + | ||
68 | + for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) { | ||
69 | + object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i], | ||
70 | + TYPE_CADENCE_TTC); | ||
71 | + sbd = SYS_BUS_DEVICE(&s->ttc[i]); | ||
72 | + | ||
73 | + sysbus_realize(sbd, &error_fatal); | ||
74 | + sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000); | ||
75 | + for (irq = 0; irq < 3; irq++) { | ||
76 | + sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]); | ||
77 | + } | ||
78 | + } | ||
79 | +} | ||
80 | + | ||
81 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
82 | { | 41 | { |
83 | static const struct UnimpInfo { | 42 | if (offset == 0) { /* PSCI machine power command register */ |
84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 43 | switch (value) { |
85 | xlnx_zynqmp_create_efuse(s, gic_spi); | 44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { |
86 | xlnx_zynqmp_create_apu_ctrl(s, gic_spi); | 45 | |
87 | xlnx_zynqmp_create_crf(s, gic_spi); | 46 | static void sbsa_ec_init(Object *obj) |
88 | + xlnx_zynqmp_create_ttc(s, gic_spi); | 47 | { |
89 | xlnx_zynqmp_create_unimp_mmio(s); | 48 | - SECUREECState *s = SECURE_EC(obj); |
90 | 49 | + SECUREECState *s = SBSA_SECURE_EC(obj); | |
91 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { | 50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
51 | |||
52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) | ||
54 | } | ||
55 | |||
56 | static const TypeInfo sbsa_ec_info = { | ||
57 | - .name = TYPE_SBSA_EC, | ||
58 | + .name = TYPE_SBSA_SECURE_EC, | ||
59 | .parent = TYPE_SYS_BUS_DEVICE, | ||
60 | .instance_size = sizeof(SECUREECState), | ||
61 | .instance_init = sbsa_ec_init, | ||
92 | -- | 62 | -- |
93 | 2.25.1 | 63 | 2.34.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | The only time we use the int_gic_irq[] array in the Exynos4210Irq | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | struct is in the exynos4210_realize() function: we initialize it with | ||
3 | the GPIO inputs of the a9mpcore device, and then a bit later on we | ||
4 | connect those to the outputs of the internal combiner. Now that the | ||
5 | a9mpcore object is easily accessible as s->a9mpcore we can make the | ||
6 | connection directly from one device to the other without going via | ||
7 | this array. | ||
8 | 2 | ||
3 | This model was merged few days before the QOM cleanup from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") | ||
5 | was pulled and merged. Manually adapt. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-13-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-5-peter.maydell@linaro.org | ||
12 | --- | 11 | --- |
13 | include/hw/arm/exynos4210.h | 1 - | 12 | hw/misc/sbsa_ec.c | 3 +-- |
14 | hw/arm/exynos4210.c | 6 ++---- | 13 | 1 file changed, 1 insertion(+), 2 deletions(-) |
15 | 2 files changed, 2 insertions(+), 5 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/exynos4210.h | 17 | --- a/hw/misc/sbsa_ec.c |
20 | +++ b/include/hw/arm/exynos4210.h | 18 | +++ b/hw/misc/sbsa_ec.c |
21 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { |
22 | typedef struct Exynos4210Irq { | 20 | } SECUREECState; |
23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 21 | |
24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | 22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" |
25 | - qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ]; | 23 | -#define SBSA_SECURE_EC(obj) \ |
26 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | 24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
27 | qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | 25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) |
28 | } Exynos4210Irq; | 26 | |
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | 27 | enum sbsa_ec_powerstates { |
30 | index XXXXXXX..XXXXXXX 100644 | 28 | SBSA_EC_CMD_POWEROFF = 0x01, |
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
34 | sysbus_connect_irq(busdev, n, | ||
35 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
36 | } | ||
37 | - for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
38 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
39 | - } | ||
40 | |||
41 | /* Cache controller */ | ||
42 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
44 | busdev = SYS_BUS_DEVICE(dev); | ||
45 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
46 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
47 | - sysbus_connect_irq(busdev, n, s->irqs.int_gic_irq[n]); | ||
48 | + sysbus_connect_irq(busdev, n, | ||
49 | + qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
50 | } | ||
51 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
52 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
53 | -- | 29 | -- |
54 | 2.25.1 | 30 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | The function exynos4210_combiner_get_gpioin() currently lives in | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | exynos4210_combiner.c, but it isn't really part of the combiner | ||
3 | device itself -- it is a function that implements the wiring up of | ||
4 | some interrupt sources to multiple combiner inputs. Move it to live | ||
5 | with the other SoC-level code in exynos4210.c, along with a few | ||
6 | macros previously defined in exynos4210.h which are now used only | ||
7 | in exynos4210.c. | ||
8 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | ||
4 | macro call, to avoid after a QOM refactor: | ||
5 | |||
6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition | ||
7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-11-peter.maydell@linaro.org | ||
12 | --- | 15 | --- |
13 | include/hw/arm/exynos4210.h | 11 ----- | 16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- |
14 | hw/arm/exynos4210.c | 82 +++++++++++++++++++++++++++++++++++ | 17 | 1 file changed, 13 insertions(+), 15 deletions(-) |
15 | hw/intc/exynos4210_combiner.c | 77 -------------------------------- | ||
16 | 3 files changed, 82 insertions(+), 88 deletions(-) | ||
17 | 18 | ||
18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | 19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c |
19 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/exynos4210.h | 21 | --- a/hw/intc/xilinx_intc.c |
21 | +++ b/include/hw/arm/exynos4210.h | 22 | +++ b/hw/intc/xilinx_intc.c |
22 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
23 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ | 24 | #define R_MAX 8 |
24 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) | 25 | |
25 | 26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" | |
26 | -#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit)) | 27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, |
27 | -#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | 28 | - TYPE_XILINX_INTC) |
28 | -#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | 29 | +typedef struct XpsIntc XpsIntc; |
29 | - ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | 30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) |
30 | - | 31 | |
31 | /* IRQs number for external and internal GIC */ | 32 | -struct xlx_pic |
32 | #define EXYNOS4210_EXT_GIC_NIRQ (160-32) | 33 | +struct XpsIntc |
33 | #define EXYNOS4210_INT_GIC_NIRQ 64 | 34 | { |
34 | @@ -XXX,XX +XXX,XX @@ void exynos4210_write_secondary(ARMCPU *cpu, | 35 | SysBusDevice parent_obj; |
35 | * bit - bit number inside group */ | 36 | |
36 | uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); | 37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic |
37 | 38 | uint32_t irq_pin_state; | |
38 | -/* | ||
39 | - * Get Combiner input GPIO into irqs structure | ||
40 | - */ | ||
41 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
42 | - int ext); | ||
43 | - | ||
44 | /* | ||
45 | * exynos4210 UART | ||
46 | */ | ||
47 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/exynos4210.c | ||
50 | +++ b/hw/arm/exynos4210.c | ||
51 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
52 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
53 | }; | 39 | }; |
54 | 40 | ||
55 | +#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp) * 8 + (bit)) | 41 | -static void update_irq(struct xlx_pic *p) |
56 | +#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | 42 | +static void update_irq(XpsIntc *p) |
57 | +#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | 43 | { |
58 | + ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | 44 | uint32_t i; |
59 | + | 45 | |
60 | /* | 46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) |
61 | * Initialize board IRQs. | 47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); |
62 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
64 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
65 | } | 48 | } |
66 | 49 | ||
67 | +/* | 50 | -static uint64_t |
68 | + * Get Combiner input GPIO into irqs structure | 51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) |
69 | + */ | 52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) |
70 | +static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | 53 | { |
71 | + DeviceState *dev, int ext) | 54 | - struct xlx_pic *p = opaque; |
72 | +{ | 55 | + XpsIntc *p = opaque; |
73 | + int n; | 56 | uint32_t r = 0; |
74 | + int bit; | 57 | |
75 | + int max; | 58 | addr >>= 2; |
76 | + qemu_irq *irq; | 59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) |
77 | + | 60 | return r; |
78 | + max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | 61 | } |
79 | + EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | 62 | |
80 | + irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | 63 | -static void |
81 | + | 64 | -pic_write(void *opaque, hwaddr addr, |
82 | + /* | 65 | - uint64_t val64, unsigned int size) |
83 | + * Some IRQs of Int/External Combiner are going to two Combiners groups, | 66 | +static void pic_write(void *opaque, hwaddr addr, |
84 | + * so let split them. | 67 | + uint64_t val64, unsigned int size) |
85 | + */ | 68 | { |
86 | + for (n = 0; n < max; n++) { | 69 | - struct xlx_pic *p = opaque; |
87 | + | 70 | + XpsIntc *p = opaque; |
88 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | 71 | uint32_t value = val64; |
89 | + | 72 | |
90 | + switch (n) { | 73 | addr >>= 2; |
91 | + /* MDNIE_LCD1 INTG1 */ | 74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { |
92 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | 75 | |
93 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | 76 | static void irq_handler(void *opaque, int irq, int level) |
94 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 77 | { |
95 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | 78 | - struct xlx_pic *p = opaque; |
96 | + continue; | 79 | + XpsIntc *p = opaque; |
97 | + | 80 | |
98 | + /* TMU INTG3 */ | 81 | /* edge triggered interrupt */ |
99 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | 82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { |
100 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) |
101 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | 84 | |
102 | + continue; | 85 | static void xilinx_intc_init(Object *obj) |
103 | + | 86 | { |
104 | + /* LCD1 INTG12 */ | 87 | - struct xlx_pic *p = XILINX_INTC(obj); |
105 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | 88 | + XpsIntc *p = XILINX_INTC(obj); |
106 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | 89 | |
107 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); |
108 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | 91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); |
109 | + continue; | 92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) |
110 | + | 93 | } |
111 | + /* Multi-Core Timer INTG12 */ | 94 | |
112 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | 95 | static Property xilinx_intc_properties[] = { |
113 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | 96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), |
114 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | 97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), |
115 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | 98 | DEFINE_PROP_END_OF_LIST(), |
116 | + continue; | ||
117 | + | ||
118 | + /* Multi-Core Timer INTG35 */ | ||
119 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
120 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
121 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
122 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
123 | + continue; | ||
124 | + | ||
125 | + /* Multi-Core Timer INTG51 */ | ||
126 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
127 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
128 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
129 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
130 | + continue; | ||
131 | + | ||
132 | + /* Multi-Core Timer INTG53 */ | ||
133 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
134 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
135 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
136 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
137 | + continue; | ||
138 | + } | ||
139 | + | ||
140 | + irq[n] = qdev_get_gpio_in(dev, n); | ||
141 | + } | ||
142 | +} | ||
143 | + | ||
144 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | ||
145 | 0x09, 0x00, 0x00, 0x00 }; | ||
146 | |||
147 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | ||
148 | index XXXXXXX..XXXXXXX 100644 | ||
149 | --- a/hw/intc/exynos4210_combiner.c | ||
150 | +++ b/hw/intc/exynos4210_combiner.c | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_combiner = { | ||
152 | } | ||
153 | }; | 99 | }; |
154 | 100 | ||
155 | -/* | 101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) |
156 | - * Get Combiner input GPIO into irqs structure | 102 | static const TypeInfo xilinx_intc_info = { |
157 | - */ | 103 | .name = TYPE_XILINX_INTC, |
158 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | 104 | .parent = TYPE_SYS_BUS_DEVICE, |
159 | - int ext) | 105 | - .instance_size = sizeof(struct xlx_pic), |
160 | -{ | 106 | + .instance_size = sizeof(XpsIntc), |
161 | - int n; | 107 | .instance_init = xilinx_intc_init, |
162 | - int bit; | 108 | .class_init = xilinx_intc_class_init, |
163 | - int max; | 109 | }; |
164 | - qemu_irq *irq; | ||
165 | - | ||
166 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
167 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
168 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
169 | - | ||
170 | - /* | ||
171 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
172 | - * so let split them. | ||
173 | - */ | ||
174 | - for (n = 0; n < max; n++) { | ||
175 | - | ||
176 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
177 | - | ||
178 | - switch (n) { | ||
179 | - /* MDNIE_LCD1 INTG1 */ | ||
180 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
181 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
182 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
183 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
184 | - continue; | ||
185 | - | ||
186 | - /* TMU INTG3 */ | ||
187 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
188 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
189 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
190 | - continue; | ||
191 | - | ||
192 | - /* LCD1 INTG12 */ | ||
193 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
194 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
195 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
196 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
197 | - continue; | ||
198 | - | ||
199 | - /* Multi-Core Timer INTG12 */ | ||
200 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
201 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
202 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
203 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
204 | - continue; | ||
205 | - | ||
206 | - /* Multi-Core Timer INTG35 */ | ||
207 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
208 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
209 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
210 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
211 | - continue; | ||
212 | - | ||
213 | - /* Multi-Core Timer INTG51 */ | ||
214 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
215 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
216 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
217 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
218 | - continue; | ||
219 | - | ||
220 | - /* Multi-Core Timer INTG53 */ | ||
221 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
222 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
223 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
224 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
225 | - continue; | ||
226 | - } | ||
227 | - | ||
228 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
229 | - } | ||
230 | -} | ||
231 | - | ||
232 | static uint64_t | ||
233 | exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size) | ||
234 | { | ||
235 | -- | 110 | -- |
236 | 2.25.1 | 111 | 2.34.1 |
112 | |||
113 | diff view generated by jsdifflib |
1 | From: Zongyuan Li <zongyuan.li@smartx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | macro call, to avoid after a QOM refactor: |
5 | Message-id: 20220324181557.203805-2-zongyuan.li@smartx.com | 5 | |
6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition | ||
7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | ||
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-15-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | hw/arm/realview.c | 33 ++++++++++++++++++++++++--------- | 16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- |
9 | 1 file changed, 24 insertions(+), 9 deletions(-) | 17 | 1 file changed, 13 insertions(+), 14 deletions(-) |
10 | 18 | ||
11 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c | 19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/realview.c | 21 | --- a/hw/timer/xilinx_timer.c |
14 | +++ b/hw/arm/realview.c | 22 | +++ b/hw/timer/xilinx_timer.c |
15 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer |
16 | #include "hw/sysbus.h" | ||
17 | #include "hw/arm/boot.h" | ||
18 | #include "hw/arm/primecell.h" | ||
19 | +#include "hw/core/split-irq.h" | ||
20 | #include "hw/net/lan9118.h" | ||
21 | #include "hw/net/smc91c111.h" | ||
22 | #include "hw/pci/pci.h" | ||
23 | +#include "hw/qdev-core.h" | ||
24 | #include "net/net.h" | ||
25 | #include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const int realview_board_id[] = { | ||
28 | 0x76d | ||
29 | }; | 24 | }; |
30 | 25 | ||
31 | +static void split_irq_from_named(DeviceState *src, const char* outname, | 26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" |
32 | + qemu_irq out1, qemu_irq out2) { | 27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
33 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); | 28 | - TYPE_XILINX_TIMER) |
34 | + | 29 | +typedef struct XpsTimerState XpsTimerState; |
35 | + qdev_prop_set_uint32(splitter, "num-lines", 2); | 30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) |
36 | + | 31 | |
37 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); | 32 | -struct timerblock |
38 | + | 33 | +struct XpsTimerState |
39 | + qdev_connect_gpio_out(splitter, 0, out1); | ||
40 | + qdev_connect_gpio_out(splitter, 1, out2); | ||
41 | + qdev_connect_gpio_out_named(src, outname, 0, | ||
42 | + qdev_get_gpio_in(splitter, 0)); | ||
43 | +} | ||
44 | + | ||
45 | static void realview_init(MachineState *machine, | ||
46 | enum realview_board_type board_type) | ||
47 | { | 34 | { |
48 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | 35 | SysBusDevice parent_obj; |
49 | DeviceState *dev, *sysctl, *gpio2, *pl041; | 36 | |
50 | SysBusDevice *busdev; | 37 | @@ -XXX,XX +XXX,XX @@ struct timerblock |
51 | qemu_irq pic[64]; | 38 | struct xlx_timer *timers; |
52 | - qemu_irq mmc_irq[2]; | 39 | }; |
53 | PCIBus *pci_bus = NULL; | 40 | |
54 | NICInfo *nd; | 41 | -static inline unsigned int num_timers(struct timerblock *t) |
55 | DriveInfo *dinfo; | 42 | +static inline unsigned int num_timers(XpsTimerState *t) |
56 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | 43 | { |
57 | * and the PL061 has them the other way about. Also the card | 44 | return 2 - t->one_timer_only; |
58 | * detect line is inverted. | 45 | } |
59 | */ | 46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) |
60 | - mmc_irq[0] = qemu_irq_split( | 47 | return addr >> 2; |
61 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | 48 | } |
62 | - qdev_get_gpio_in(gpio2, 1)); | 49 | |
63 | - mmc_irq[1] = qemu_irq_split( | 50 | -static void timer_update_irq(struct timerblock *t) |
64 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | 51 | +static void timer_update_irq(XpsTimerState *t) |
65 | - qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | 52 | { |
66 | - qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]); | 53 | unsigned int i, irq = 0; |
67 | - qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]); | 54 | uint32_t csr; |
68 | + split_irq_from_named(dev, "card-read-only", | 55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) |
69 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | 56 | static uint64_t |
70 | + qdev_get_gpio_in(gpio2, 1)); | 57 | timer_read(void *opaque, hwaddr addr, unsigned int size) |
71 | + | 58 | { |
72 | + split_irq_from_named(dev, "card-inserted", | 59 | - struct timerblock *t = opaque; |
73 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | 60 | + XpsTimerState *t = opaque; |
74 | + qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | 61 | struct xlx_timer *xt; |
75 | + | 62 | uint32_t r = 0; |
76 | dinfo = drive_get(IF_SD, 0, 0); | 63 | unsigned int timer; |
77 | if (dinfo) { | 64 | @@ -XXX,XX +XXX,XX @@ static void |
78 | DeviceState *card; | 65 | timer_write(void *opaque, hwaddr addr, |
66 | uint64_t val64, unsigned int size) | ||
67 | { | ||
68 | - struct timerblock *t = opaque; | ||
69 | + XpsTimerState *t = opaque; | ||
70 | struct xlx_timer *xt; | ||
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
100 | } | ||
101 | |||
102 | static Property xilinx_timer_properties[] = { | ||
103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, | ||
104 | - 62 * 1000000), | ||
105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), | ||
106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), | ||
107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), | ||
108 | DEFINE_PROP_END_OF_LIST(), | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) | ||
112 | static const TypeInfo xilinx_timer_info = { | ||
113 | .name = TYPE_XILINX_TIMER, | ||
114 | .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(struct timerblock), | ||
116 | + .instance_size = sizeof(XpsTimerState), | ||
117 | .instance_init = xilinx_timer_init, | ||
118 | .class_init = xilinx_timer_class_init, | ||
119 | }; | ||
79 | -- | 120 | -- |
80 | 2.25.1 | 121 | 2.34.1 |
122 | |||
123 | diff view generated by jsdifflib |
1 | From: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | 2 | ||
3 | Describe that the gic-version influences the maximum number of CPUs. | 3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit |
4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu | ||
5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 | ||
6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is | ||
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
4 | 9 | ||
5 | Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> | 10 | Cc: qemu-stable@nongnu.org |
6 | Message-id: 20220413231456.35811-1-heinrich.schuchardt@canonical.com | 11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
7 | [PMM: minor punctuation tweaks] | 12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | docs/system/arm/virt.rst | 4 ++-- | 16 | target/arm/helper.c | 3 +++ |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 17 | 1 file changed, 3 insertions(+) |
13 | 18 | ||
14 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/docs/system/arm/virt.rst | 21 | --- a/target/arm/helper.c |
17 | +++ b/docs/system/arm/virt.rst | 22 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ gic-version | 23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
19 | Valid values are: | 24 | if (cpu_isar_feature(aa64_sme, cpu)) { |
20 | 25 | valid_mask |= SCR_ENTP2; | |
21 | ``2`` | 26 | } |
22 | - GICv2 | 27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { |
23 | + GICv2. Note that this limits the number of CPUs to 8. | 28 | + valid_mask |= SCR_HXEN; |
24 | ``3`` | 29 | + } |
25 | - GICv3 | 30 | } else { |
26 | + GICv3. This allows up to 512 CPUs. | 31 | valid_mask &= ~(SCR_RW | SCR_ST); |
27 | ``host`` | 32 | if (cpu_isar_feature(aa32_ras, cpu)) { |
28 | Use the same GIC version the host provides, when using KVM | ||
29 | ``max`` | ||
30 | -- | 33 | -- |
31 | 2.25.1 | 34 | 2.34.1 | diff view generated by jsdifflib |