1
First arm pullreq for 7.1. The bulk of this is the qemu_split_irq
1
I might squeeze in another pullreq before softfreeze, but the
2
removal.
2
queue was already big enough that I wanted to send this lot out now.
3
3
4
I have enough stuff in my to-review queue that I expect to do another
5
pullreq early next week, but 31 patches is enough to not hang on to.
6
7
thanks
8
-- PMM
4
-- PMM
9
5
10
The following changes since commit 9c125d17e9402c232c46610802e5931b3639d77b:
6
The following changes since commit 4abf70a661a5df3886ac9d7c19c3617fa92b922a:
11
7
12
Merge tag 'pull-tcg-20220420' of https://gitlab.com/rth7680/qemu into staging (2022-04-20 16:43:11 -0700)
8
Merge remote-tracking branch 'remotes/maxreitz/tags/pull-block-2020-06-24' into staging (2020-07-03 15:34:45 +0100)
13
9
14
are available in the Git repository at:
10
are available in the Git repository at:
15
11
16
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220421
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200703
17
13
18
for you to fetch changes up to 5b415dd61bdbf61fb4be0e9f1a7172b8bce682c6:
14
for you to fetch changes up to 0f10bf84a9d489259a5b11c6aa1b05c1175b76ea:
19
15
20
hw/arm: Use bit fields for NPCM7XX PWRON STRAPs (2022-04-21 11:37:05 +0100)
16
Deprecate TileGX port (2020-07-03 16:59:46 +0100)
21
17
22
----------------------------------------------------------------
18
----------------------------------------------------------------
23
target-arm queue:
19
target-arm queue:
24
* hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF
20
* i.MX6UL EVK board: put PHYs in the correct places
25
* versal: Add the Cortex-R5s in the Real-Time Processing Unit (RPU) subsystem
21
* hw/arm/virt: Let the virtio-iommu bypass MSIs
26
* versal: model enough of the Clock/Reset Low-power domain (CRL) to allow control of the Cortex-R5s
22
* target/arm: kvm: Handle DABT with no valid ISS
27
* xlnx-zynqmp: Connect 4 TTC timers
23
* hw/arm/virt-acpi-build: Only expose flash on older machine types
28
* exynos4210: Refactor GIC/combiner code to stop using qemu_split_irq
24
* target/arm: Fix temp double-free in sve ldr/str
29
* realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ'
25
* hw/display/bcm2835_fb.c: Initialize all fields of struct
30
* stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ'
26
* hw/arm/spitz: Code cleanup to fix Coverity-detected memory leak
31
* hw/core/irq: remove unused 'qemu_irq_split' function
27
* Deprecate TileGX port
32
* npcm7xx: use symbolic constants for PWRON STRAP bit fields
33
* virt: document impact of gic-version on max CPUs
34
28
35
----------------------------------------------------------------
29
----------------------------------------------------------------
36
Edgar E. Iglesias (6):
30
Andrew Jones (4):
37
timer: cadence_ttc: Break out header file to allow embedding
31
tests/acpi: remove stale allowed tables
38
hw/arm/xlnx-zynqmp: Connect 4 TTC timers
32
tests/acpi: virt: allow DSDT acpi table changes
39
hw/arm: versal: Create an APU CPU Cluster
33
hw/arm/virt-acpi-build: Only expose flash on older machine types
40
hw/arm: versal: Add the Cortex-R5Fs
34
tests/acpi: virt: update golden masters for DSDT
41
hw/misc: Add a model of the Xilinx Versal CRL
42
hw/arm: versal: Connect the CRL
43
35
44
Hao Wu (2):
36
Beata Michalska (2):
45
hw/misc: Add PWRON STRAP bit fields in GCR module
37
target/arm: kvm: Handle DABT with no valid ISS
46
hw/arm: Use bit fields for NPCM7XX PWRON STRAPs
38
target/arm: kvm: Handle misconfigured dabt injection
47
39
48
Heinrich Schuchardt (1):
40
Eric Auger (5):
49
hw/arm/virt: impact of gic-version on max CPUs
41
qdev: Introduce DEFINE_PROP_RESERVED_REGION
42
virtio-iommu: Implement RESV_MEM probe request
43
virtio-iommu: Handle reserved regions in the translation process
44
virtio-iommu-pci: Add array of Interval properties
45
hw/arm/virt: Let the virtio-iommu bypass MSIs
46
47
Jean-Christophe Dubois (3):
48
Add a phy-num property to the i.MX FEC emulator
49
Add the ability to select a different PHY for each i.MX6UL FEC interface
50
Select MDIO device 2 and 1 as PHY devices for i.MX6UL EVK board.
50
51
51
Peter Maydell (19):
52
Peter Maydell (19):
52
hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF
53
hw/display/bcm2835_fb.c: Initialize all fields of struct
53
hw/arm/exynos4210: Use TYPE_OR_IRQ instead of custom OR-gate device
54
hw/arm/spitz: Detabify
54
hw/intc/exynos4210_gic: Remove unused TYPE_EXYNOS4210_IRQ_GATE
55
hw/arm/spitz: Create SpitzMachineClass abstract base class
55
hw/arm/exynos4210: Put a9mpcore device into state struct
56
hw/arm/spitz: Keep pointers to MPU and SSI devices in SpitzMachineState
56
hw/arm/exynos4210: Drop int_gic_irq[] from Exynos4210Irq struct
57
hw/arm/spitz: Keep pointers to scp0, scp1 in SpitzMachineState
57
hw/arm/exynos4210: Coalesce board_irqs and irq_table
58
hw/arm/spitz: Implement inbound GPIO lines for bit5 and power signals
58
hw/arm/exynos4210: Fix code style nit in combiner_grp_to_gic_id[]
59
hw/misc/max111x: provide QOM properties for setting initial values
59
hw/arm/exynos4210: Move exynos4210_init_board_irqs() into exynos4210.c
60
hw/misc/max111x: Don't use vmstate_register()
60
hw/arm/exynos4210: Put external GIC into state struct
61
ssi: Add ssi_realize_and_unref()
61
hw/arm/exynos4210: Drop ext_gic_irq[] from Exynos4210Irq struct
62
hw/arm/spitz: Use max111x properties to set initial values
62
hw/arm/exynos4210: Move exynos4210_combiner_get_gpioin() into exynos4210.c
63
hw/misc/max111x: Use GPIO lines rather than max111x_set_input()
63
hw/arm/exynos4210: Delete unused macro definitions
64
hw/misc/max111x: Create header file for documentation, TYPE_ macros
64
hw/arm/exynos4210: Use TYPE_SPLIT_IRQ in exynos4210_init_board_irqs()
65
hw/arm/spitz: Encapsulate misc GPIO handling in a device
65
hw/arm/exynos4210: Fill in irq_table[] for internal-combiner-only IRQ lines
66
hw/gpio/zaurus.c: Use LOG_GUEST_ERROR for bad guest register accesses
66
hw/arm/exynos4210: Connect MCT_G0 and MCT_G1 to both combiners
67
hw/arm/spitz: Use LOG_GUEST_ERROR for bad guest register accesses
67
hw/arm/exynos4210: Don't connect multiple lines to external GIC inputs
68
hw/arm/pxa2xx_pic: Use LOG_GUEST_ERROR for bad guest register accesses
68
hw/arm/exynos4210: Fold combiner splits into exynos4210_init_board_irqs()
69
hw/arm/spitz: Provide usual QOM macros for corgi-ssp and spitz-lcdtg
69
hw/arm/exynos4210: Put combiners into state struct
70
Replace uses of FROM_SSI_SLAVE() macro with QOM casts
70
hw/arm/exynos4210: Drop Exynos4210Irq struct
71
Deprecate TileGX port
71
72
72
Zongyuan Li (3):
73
Richard Henderson (1):
73
hw/arm/realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ'
74
target/arm: Fix temp double-free in sve ldr/str
74
hw/arm/stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ'
75
hw/core/irq: remove unused 'qemu_irq_split' function
76
75
77
docs/system/arm/virt.rst | 4 +-
76
docs/system/deprecated.rst | 11 +
78
include/hw/arm/exynos4210.h | 50 ++--
77
include/exec/memory.h | 6 +
79
include/hw/arm/xlnx-versal.h | 16 ++
78
include/hw/arm/fsl-imx6ul.h | 2 +
80
include/hw/arm/xlnx-zynqmp.h | 4 +
79
include/hw/arm/pxa.h | 1 -
81
include/hw/intc/exynos4210_combiner.h | 57 +++++
80
include/hw/arm/sharpsl.h | 3 -
82
include/hw/intc/exynos4210_gic.h | 43 ++++
81
include/hw/arm/virt.h | 8 +
83
include/hw/irq.h | 5 -
82
include/hw/misc/max111x.h | 56 +++
84
include/hw/misc/npcm7xx_gcr.h | 30 +++
83
include/hw/net/imx_fec.h | 1 +
85
include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++++
84
include/hw/qdev-properties.h | 3 +
86
include/hw/timer/cadence_ttc.h | 54 +++++
85
include/hw/ssi/ssi.h | 31 +-
87
hw/arm/exynos4210.c | 430 ++++++++++++++++++++++++++++++----
86
include/hw/virtio/virtio-iommu.h | 2 +
88
hw/arm/npcm7xx_boards.c | 24 +-
87
include/qemu/typedefs.h | 1 +
89
hw/arm/realview.c | 33 ++-
88
target/arm/cpu.h | 2 +
90
hw/arm/stellaris.c | 15 +-
89
target/arm/kvm_arm.h | 10 +
91
hw/arm/virt.c | 7 +
90
target/arm/translate-a64.h | 1 +
92
hw/arm/xlnx-versal-virt.c | 6 +-
91
tests/qtest/bios-tables-test-allowed-diff.h | 18 -
93
hw/arm/xlnx-versal.c | 99 +++++++-
92
hw/arm/fsl-imx6ul.c | 10 +
94
hw/arm/xlnx-zynqmp.c | 22 ++
93
hw/arm/mcimx6ul-evk.c | 2 +
95
hw/core/irq.c | 15 --
94
hw/arm/pxa2xx_pic.c | 9 +-
96
hw/intc/exynos4210_combiner.c | 108 +--------
95
hw/arm/spitz.c | 507 ++++++++++++++++------------
97
hw/intc/exynos4210_gic.c | 344 +--------------------------
96
hw/arm/virt-acpi-build.c | 5 +-
98
hw/misc/xlnx-versal-crl.c | 421 +++++++++++++++++++++++++++++++++
97
hw/arm/virt.c | 33 ++
99
hw/timer/cadence_ttc.c | 32 +--
98
hw/arm/z2.c | 11 +-
100
MAINTAINERS | 2 +-
99
hw/core/qdev-properties.c | 89 +++++
101
hw/misc/meson.build | 1 +
100
hw/display/ads7846.c | 9 +-
102
25 files changed, 1457 insertions(+), 600 deletions(-)
101
hw/display/bcm2835_fb.c | 4 +
103
create mode 100644 include/hw/intc/exynos4210_combiner.h
102
hw/display/ssd0323.c | 10 +-
104
create mode 100644 include/hw/intc/exynos4210_gic.h
103
hw/gpio/zaurus.c | 12 +-
105
create mode 100644 include/hw/misc/xlnx-versal-crl.h
104
hw/misc/max111x.c | 86 +++--
106
create mode 100644 include/hw/timer/cadence_ttc.h
105
hw/net/imx_fec.c | 24 +-
107
create mode 100644 hw/misc/xlnx-versal-crl.c
106
hw/sd/ssi-sd.c | 4 +-
107
hw/ssi/ssi.c | 7 +-
108
hw/virtio/virtio-iommu-pci.c | 11 +
109
hw/virtio/virtio-iommu.c | 114 ++++++-
110
target/arm/kvm.c | 80 +++++
111
target/arm/kvm32.c | 34 ++
112
target/arm/kvm64.c | 49 +++
113
target/arm/translate-a64.c | 6 +
114
target/arm/translate-sve.c | 8 +-
115
MAINTAINERS | 1 +
116
hw/net/trace-events | 4 +-
117
hw/virtio/trace-events | 1 +
118
tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes
119
tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes
120
tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes
121
45 files changed, 974 insertions(+), 312 deletions(-)
122
create mode 100644 include/hw/misc/max111x.h
123
diff view generated by jsdifflib
1
From: Hao Wu <wuhaotsh@google.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Similar to the Aspeed code in include/misc/aspeed_scu.h, we define
3
We need a solution to use an Ethernet PHY that is not the first device
4
the PWRON STRAP fields in their corresponding module for NPCM7XX.
4
on the MDIO bus (device 0 on MDIO bus).
5
5
6
Signed-off-by: Hao Wu <wuhaotsh@google.com>
6
As an example with the i.MX6UL the NXP SOC has 2 Ethernet devices but
7
Reviewed-by: Patrick Venture <venture@google.com>
7
only one MDIO bus on which the 2 related PHY are connected but at unique
8
Message-id: 20220411165842.3912945-2-wuhaotsh@google.com
8
addresses.
9
10
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
11
Message-id: a1a5c0e139d1c763194b8020573dcb6025daeefa.1593296112.git.jcd@tribudubois.net
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
14
---
12
include/hw/misc/npcm7xx_gcr.h | 30 ++++++++++++++++++++++++++++++
15
include/hw/net/imx_fec.h | 1 +
13
1 file changed, 30 insertions(+)
16
hw/net/imx_fec.c | 24 +++++++++++++++++-------
17
hw/net/trace-events | 4 ++--
18
3 files changed, 20 insertions(+), 9 deletions(-)
14
19
15
diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h
20
diff --git a/include/hw/net/imx_fec.h b/include/hw/net/imx_fec.h
16
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/misc/npcm7xx_gcr.h
22
--- a/include/hw/net/imx_fec.h
18
+++ b/include/hw/misc/npcm7xx_gcr.h
23
+++ b/include/hw/net/imx_fec.h
19
@@ -XXX,XX +XXX,XX @@
24
@@ -XXX,XX +XXX,XX @@ typedef struct IMXFECState {
20
#include "exec/memory.h"
25
uint32_t phy_advertise;
21
#include "hw/sysbus.h"
26
uint32_t phy_int;
22
27
uint32_t phy_int_mask;
23
+/*
28
+ uint32_t phy_num;
24
+ * NPCM7XX PWRON STRAP bit fields
29
25
+ * 12: SPI0 powered by VSBV3 at 1.8V
30
bool is_fec;
26
+ * 11: System flash attached to BMC
31
27
+ * 10: BSP alternative pins.
32
diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c
28
+ * 9:8: Flash UART command route enabled.
33
index XXXXXXX..XXXXXXX 100644
29
+ * 7: Security enabled.
34
--- a/hw/net/imx_fec.c
30
+ * 6: HI-Z state control.
35
+++ b/hw/net/imx_fec.c
31
+ * 5: ECC disabled.
36
@@ -XXX,XX +XXX,XX @@ static void imx_phy_reset(IMXFECState *s)
32
+ * 4: Reserved
37
static uint32_t imx_phy_read(IMXFECState *s, int reg)
33
+ * 3: JTAG2 enabled.
38
{
34
+ * 2:0: CPU and DRAM clock frequency.
39
uint32_t val;
35
+ */
40
+ uint32_t phy = reg / 32;
36
+#define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12)
41
37
+#define NPCM7XX_PWRON_STRAP_SFAB BIT(11)
42
- if (reg > 31) {
38
+#define NPCM7XX_PWRON_STRAP_BSPA BIT(10)
43
- /* we only advertise one phy */
39
+#define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8)
44
+ if (phy != s->phy_num) {
40
+#define FUP_NORM_UART2 3
45
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n",
41
+#define FUP_PROG_UART3 2
46
+ TYPE_IMX_FEC, __func__, phy);
42
+#define FUP_PROG_UART2 1
47
return 0;
43
+#define FUP_NORM_UART3 0
48
}
44
+#define NPCM7XX_PWRON_STRAP_SECEN BIT(7)
49
45
+#define NPCM7XX_PWRON_STRAP_HIZ BIT(6)
50
+ reg %= 32;
46
+#define NPCM7XX_PWRON_STRAP_ECC BIT(5)
47
+#define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4)
48
+#define NPCM7XX_PWRON_STRAP_J2EN BIT(3)
49
+#define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x)
50
+#define CKFRQ_SKIPINIT 0x000
51
+#define CKFRQ_DEFAULT 0x111
52
+
51
+
53
/*
52
switch (reg) {
54
* Number of registers in our device state structure. Don't change this without
53
case 0: /* Basic Control */
55
* incrementing the version_id in the vmstate.
54
val = s->phy_control;
55
@@ -XXX,XX +XXX,XX @@ static uint32_t imx_phy_read(IMXFECState *s, int reg)
56
break;
57
}
58
59
- trace_imx_phy_read(val, reg);
60
+ trace_imx_phy_read(val, phy, reg);
61
62
return val;
63
}
64
65
static void imx_phy_write(IMXFECState *s, int reg, uint32_t val)
66
{
67
- trace_imx_phy_write(val, reg);
68
+ uint32_t phy = reg / 32;
69
70
- if (reg > 31) {
71
- /* we only advertise one phy */
72
+ if (phy != s->phy_num) {
73
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n",
74
+ TYPE_IMX_FEC, __func__, phy);
75
return;
76
}
77
78
+ reg %= 32;
79
+
80
+ trace_imx_phy_write(val, phy, reg);
81
+
82
switch (reg) {
83
case 0: /* Basic Control */
84
if (val & 0x8000) {
85
@@ -XXX,XX +XXX,XX @@ static void imx_eth_write(void *opaque, hwaddr offset, uint64_t value,
86
extract32(value,
87
18, 10)));
88
} else {
89
- /* This a write operation */
90
+ /* This is a write operation */
91
imx_phy_write(s, extract32(value, 18, 10), extract32(value, 0, 16));
92
}
93
/* raise the interrupt as the PHY operation is done */
94
@@ -XXX,XX +XXX,XX @@ static void imx_eth_realize(DeviceState *dev, Error **errp)
95
static Property imx_eth_properties[] = {
96
DEFINE_NIC_PROPERTIES(IMXFECState, conf),
97
DEFINE_PROP_UINT32("tx-ring-num", IMXFECState, tx_ring_num, 1),
98
+ DEFINE_PROP_UINT32("phy-num", IMXFECState, phy_num, 0),
99
DEFINE_PROP_END_OF_LIST(),
100
};
101
102
diff --git a/hw/net/trace-events b/hw/net/trace-events
103
index XXXXXXX..XXXXXXX 100644
104
--- a/hw/net/trace-events
105
+++ b/hw/net/trace-events
106
@@ -XXX,XX +XXX,XX @@ i82596_set_multicast(uint16_t count) "Added %d multicast entries"
107
i82596_channel_attention(void *s) "%p: Received CHANNEL ATTENTION"
108
109
# imx_fec.c
110
-imx_phy_read(uint32_t val, int reg) "0x%04"PRIx32" <= reg[%d]"
111
-imx_phy_write(uint32_t val, int reg) "0x%04"PRIx32" => reg[%d]"
112
+imx_phy_read(uint32_t val, int phy, int reg) "0x%04"PRIx32" <= phy[%d].reg[%d]"
113
+imx_phy_write(uint32_t val, int phy, int reg) "0x%04"PRIx32" => phy[%d].reg[%d]"
114
imx_phy_update_link(const char *s) "%s"
115
imx_phy_reset(void) ""
116
imx_fec_read_bd(uint64_t addr, int flags, int len, int data) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x"
56
--
117
--
57
2.25.1
118
2.20.1
119
120
diff view generated by jsdifflib
1
From: Heinrich Schuchardt <heinrich.schuchardt@canonical.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Describe that the gic-version influences the maximum number of CPUs.
3
Add properties to the i.MX6UL processor to be able to select a
4
particular PHY on the MDIO bus for each FEC device.
4
5
5
Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com>
6
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
6
Message-id: 20220413231456.35811-1-heinrich.schuchardt@canonical.com
7
Message-id: ea1d604198b6b73ea6521676e45bacfc597aba53.1593296112.git.jcd@tribudubois.net
7
[PMM: minor punctuation tweaks]
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
10
---
11
docs/system/arm/virt.rst | 4 ++--
11
include/hw/arm/fsl-imx6ul.h | 2 ++
12
1 file changed, 2 insertions(+), 2 deletions(-)
12
hw/arm/fsl-imx6ul.c | 10 ++++++++++
13
2 files changed, 12 insertions(+)
13
14
14
diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst
15
diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h
15
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
16
--- a/docs/system/arm/virt.rst
17
--- a/include/hw/arm/fsl-imx6ul.h
17
+++ b/docs/system/arm/virt.rst
18
+++ b/include/hw/arm/fsl-imx6ul.h
18
@@ -XXX,XX +XXX,XX @@ gic-version
19
@@ -XXX,XX +XXX,XX @@ typedef struct FslIMX6ULState {
19
Valid values are:
20
MemoryRegion caam;
20
21
MemoryRegion ocram;
21
``2``
22
MemoryRegion ocram_alias;
22
- GICv2
23
+
23
+ GICv2. Note that this limits the number of CPUs to 8.
24
+ uint32_t phy_num[FSL_IMX6UL_NUM_ETHS];
24
``3``
25
} FslIMX6ULState;
25
- GICv3
26
26
+ GICv3. This allows up to 512 CPUs.
27
enum FslIMX6ULMemoryMap {
27
``host``
28
diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c
28
Use the same GIC version the host provides, when using KVM
29
index XXXXXXX..XXXXXXX 100644
29
``max``
30
--- a/hw/arm/fsl-imx6ul.c
31
+++ b/hw/arm/fsl-imx6ul.c
32
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
33
FSL_IMX6UL_ENET2_TIMER_IRQ,
34
};
35
36
+ object_property_set_uint(OBJECT(&s->eth[i]),
37
+ s->phy_num[i],
38
+ "phy-num", &error_abort);
39
object_property_set_uint(OBJECT(&s->eth[i]),
40
FSL_IMX6UL_ETH_NUM_TX_RINGS,
41
"tx-ring-num", &error_abort);
42
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
43
FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias);
44
}
45
46
+static Property fsl_imx6ul_properties[] = {
47
+ DEFINE_PROP_UINT32("fec1-phy-num", FslIMX6ULState, phy_num[0], 0),
48
+ DEFINE_PROP_UINT32("fec2-phy-num", FslIMX6ULState, phy_num[1], 1),
49
+ DEFINE_PROP_END_OF_LIST(),
50
+};
51
+
52
static void fsl_imx6ul_class_init(ObjectClass *oc, void *data)
53
{
54
DeviceClass *dc = DEVICE_CLASS(oc);
55
56
+ device_class_set_props(dc, fsl_imx6ul_properties);
57
dc->realize = fsl_imx6ul_realize;
58
dc->desc = "i.MX6UL SOC";
59
/* Reason: Uses serial_hds and nd_table in realize() directly */
30
--
60
--
31
2.25.1
61
2.20.1
62
63
diff view generated by jsdifflib
1
In exynos4210_init_board_irqs(), the loop that handles IRQ lines that
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
are in a range that applies to the internal combiner only creates a
3
splitter for those interrupts which go to both the internal combiner
4
and to the external GIC, but it does nothing at all for the
5
interrupts which don't go to the external GIC, leaving the
6
irq_table[] array element empty for those. (This will result in
7
those interrupts simply being lost, not in a QEMU crash.)
8
2
9
I don't have a reliable datasheet for this SoC, but since we do wire
3
The i.MX6UL EVK 14x14 board uses:
10
up one interrupt line in this category (the HDMI I2C device on
4
- PHY 2 for FEC 1
11
interrupt 16,1), this seems like it must be a bug in the existing
5
- PHY 1 for FEC 2
12
QEMU code. Fill in the irq_table[] entries where we're not splitting
13
the IRQ to both the internal combiner and the external GIC with the
14
IRQ line of the internal combiner. (That is, these IRQ lines go to
15
just one device, not multiple.)
16
6
17
This bug didn't have any visible guest effects because the only
7
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
18
implemented device that was affected was the HDMI I2C controller,
8
Message-id: fb41992126c091a71d76ab3d1898959091f60583.1593296112.git.jcd@tribudubois.net
19
and we never connect any I2C devices to that bus.
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
20
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
23
Message-id: 20220404154658.565020-14-peter.maydell@linaro.org
24
---
11
---
25
hw/arm/exynos4210.c | 2 ++
12
hw/arm/mcimx6ul-evk.c | 2 ++
26
1 file changed, 2 insertions(+)
13
1 file changed, 2 insertions(+)
27
14
28
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
15
diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c
29
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
30
--- a/hw/arm/exynos4210.c
17
--- a/hw/arm/mcimx6ul-evk.c
31
+++ b/hw/arm/exynos4210.c
18
+++ b/hw/arm/mcimx6ul-evk.c
32
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
19
@@ -XXX,XX +XXX,XX @@ static void mcimx6ul_evk_init(MachineState *machine)
33
qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]);
20
34
qdev_connect_gpio_out(splitter, 1,
21
s = FSL_IMX6UL(object_new(TYPE_FSL_IMX6UL));
35
qdev_get_gpio_in(extgicdev, irq_id - 32));
22
object_property_add_child(OBJECT(machine), "soc", OBJECT(s));
36
+ } else {
23
+ object_property_set_uint(OBJECT(s), 2, "fec1-phy-num", &error_fatal);
37
+ s->irq_table[n] = is->int_combiner_irq[n];
24
+ object_property_set_uint(OBJECT(s), 1, "fec2-phy-num", &error_fatal);
38
}
25
qdev_realize(DEVICE(s), NULL, &error_fatal);
39
}
26
40
/*
27
memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_MMDC_ADDR,
41
--
28
--
42
2.25.1
29
2.20.1
30
31
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@amd.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
Connect the CRL (Clock Reset LPD) to the Versal SoC.
3
Introduce a new property defining a reserved region:
4
<low address>:<high address>:<type>.
4
5
5
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com>
6
This will be used to encode reserved IOVA regions.
6
Reviewed-by: Frederic Konrad <fkonrad@amd.com>
7
7
Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com>
8
For instance, in virtio-iommu use case, reserved IOVA regions
8
Message-id: 20220406174303.2022038-5-edgar.iglesias@xilinx.com
9
will be passed by the machine code to the virtio-iommu-pci
10
device (an array of those). The type of the reserved region
11
will match the virtio_iommu_probe_resv_mem subtype value:
12
- VIRTIO_IOMMU_RESV_MEM_T_RESERVED (0)
13
- VIRTIO_IOMMU_RESV_MEM_T_MSI (1)
14
15
on PC/Q35 machine, this will be used to inform the
16
virtio-iommu-pci device it should bypass the MSI region.
17
The reserved region will be: 0xfee00000:0xfeefffff:1.
18
19
On ARM, we can declare the ITS MSI doorbell as an MSI
20
region to prevent MSIs from being mapped on guest side.
21
22
Signed-off-by: Eric Auger <eric.auger@redhat.com>
23
Reviewed-by: Markus Armbruster <armbru@redhat.com>
24
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
25
Message-id: 20200629070404.10969-2-eric.auger@redhat.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
27
---
11
include/hw/arm/xlnx-versal.h | 4 +++
28
include/exec/memory.h | 6 +++
12
hw/arm/xlnx-versal.c | 54 ++++++++++++++++++++++++++++++++++--
29
include/hw/qdev-properties.h | 3 ++
13
2 files changed, 56 insertions(+), 2 deletions(-)
30
include/qemu/typedefs.h | 1 +
31
hw/core/qdev-properties.c | 89 ++++++++++++++++++++++++++++++++++++
32
4 files changed, 99 insertions(+)
14
33
15
diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h
34
diff --git a/include/exec/memory.h b/include/exec/memory.h
16
index XXXXXXX..XXXXXXX 100644
35
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/arm/xlnx-versal.h
36
--- a/include/exec/memory.h
18
+++ b/include/hw/arm/xlnx-versal.h
37
+++ b/include/exec/memory.h
38
@@ -XXX,XX +XXX,XX @@ extern bool global_dirty_log;
39
40
typedef struct MemoryRegionOps MemoryRegionOps;
41
42
+struct ReservedRegion {
43
+ hwaddr low;
44
+ hwaddr high;
45
+ unsigned type;
46
+};
47
+
48
typedef struct IOMMUTLBEntry IOMMUTLBEntry;
49
50
/* See address_space_translate: bit 0 is read, bit 1 is write. */
51
diff --git a/include/hw/qdev-properties.h b/include/hw/qdev-properties.h
52
index XXXXXXX..XXXXXXX 100644
53
--- a/include/hw/qdev-properties.h
54
+++ b/include/hw/qdev-properties.h
55
@@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_string;
56
extern const PropertyInfo qdev_prop_chr;
57
extern const PropertyInfo qdev_prop_tpm;
58
extern const PropertyInfo qdev_prop_macaddr;
59
+extern const PropertyInfo qdev_prop_reserved_region;
60
extern const PropertyInfo qdev_prop_on_off_auto;
61
extern const PropertyInfo qdev_prop_multifd_compression;
62
extern const PropertyInfo qdev_prop_losttickpolicy;
63
@@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_pcie_link_width;
64
DEFINE_PROP(_n, _s, _f, qdev_prop_drive_iothread, BlockBackend *)
65
#define DEFINE_PROP_MACADDR(_n, _s, _f) \
66
DEFINE_PROP(_n, _s, _f, qdev_prop_macaddr, MACAddr)
67
+#define DEFINE_PROP_RESERVED_REGION(_n, _s, _f) \
68
+ DEFINE_PROP(_n, _s, _f, qdev_prop_reserved_region, ReservedRegion)
69
#define DEFINE_PROP_ON_OFF_AUTO(_n, _s, _f, _d) \
70
DEFINE_PROP_SIGNED(_n, _s, _f, _d, qdev_prop_on_off_auto, OnOffAuto)
71
#define DEFINE_PROP_MULTIFD_COMPRESSION(_n, _s, _f, _d) \
72
diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h
73
index XXXXXXX..XXXXXXX 100644
74
--- a/include/qemu/typedefs.h
75
+++ b/include/qemu/typedefs.h
76
@@ -XXX,XX +XXX,XX @@ typedef struct ISABus ISABus;
77
typedef struct ISADevice ISADevice;
78
typedef struct IsaDma IsaDma;
79
typedef struct MACAddr MACAddr;
80
+typedef struct ReservedRegion ReservedRegion;
81
typedef struct MachineClass MachineClass;
82
typedef struct MachineState MachineState;
83
typedef struct MemoryListener MemoryListener;
84
diff --git a/hw/core/qdev-properties.c b/hw/core/qdev-properties.c
85
index XXXXXXX..XXXXXXX 100644
86
--- a/hw/core/qdev-properties.c
87
+++ b/hw/core/qdev-properties.c
19
@@ -XXX,XX +XXX,XX @@
88
@@ -XXX,XX +XXX,XX @@
20
#include "hw/nvram/xlnx-versal-efuse.h"
89
#include "chardev/char.h"
21
#include "hw/ssi/xlnx-versal-ospi.h"
90
#include "qemu/uuid.h"
22
#include "hw/dma/xlnx_csu_dma.h"
91
#include "qemu/units.h"
23
+#include "hw/misc/xlnx-versal-crl.h"
92
+#include "qemu/cutils.h"
24
#include "hw/misc/xlnx-versal-pmc-iou-slcr.h"
93
25
94
void qdev_prop_set_after_realize(DeviceState *dev, const char *name,
26
#define TYPE_XLNX_VERSAL "xlnx-versal"
95
Error **errp)
27
@@ -XXX,XX +XXX,XX @@ struct Versal {
96
@@ -XXX,XX +XXX,XX @@ const PropertyInfo qdev_prop_macaddr = {
28
qemu_or_irq irq_orgate;
97
.set = set_mac,
29
XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM];
98
};
30
} xram;
99
100
+/* --- Reserved Region --- */
31
+
101
+
32
+ XlnxVersalCRL crl;
102
+/*
33
} lpd;
103
+ * Accepted syntax:
34
104
+ * <low address>:<high address>:<type>
35
/* The Platform Management Controller subsystem. */
105
+ * where low/high addresses are uint64_t in hexadecimal
36
@@ -XXX,XX +XXX,XX @@ struct Versal {
106
+ * and type is a non-negative decimal integer
37
#define VERSAL_TIMER_NS_EL1_IRQ 14
107
+ */
38
#define VERSAL_TIMER_NS_EL2_IRQ 10
108
+static void get_reserved_region(Object *obj, Visitor *v, const char *name,
39
109
+ void *opaque, Error **errp)
40
+#define VERSAL_CRL_IRQ 10
41
#define VERSAL_UART0_IRQ_0 18
42
#define VERSAL_UART1_IRQ_0 19
43
#define VERSAL_USB0_IRQ_0 22
44
diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c
45
index XXXXXXX..XXXXXXX 100644
46
--- a/hw/arm/xlnx-versal.c
47
+++ b/hw/arm/xlnx-versal.c
48
@@ -XXX,XX +XXX,XX @@ static void versal_create_ospi(Versal *s, qemu_irq *pic)
49
qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]);
50
}
51
52
+static void versal_create_crl(Versal *s, qemu_irq *pic)
53
+{
110
+{
54
+ SysBusDevice *sbd;
111
+ DeviceState *dev = DEVICE(obj);
55
+ int i;
112
+ Property *prop = opaque;
113
+ ReservedRegion *rr = qdev_get_prop_ptr(dev, prop);
114
+ char buffer[64];
115
+ char *p = buffer;
116
+ int rc;
56
+
117
+
57
+ object_initialize_child(OBJECT(s), "crl", &s->lpd.crl,
118
+ rc = snprintf(buffer, sizeof(buffer), "0x%"PRIx64":0x%"PRIx64":%u",
58
+ TYPE_XLNX_VERSAL_CRL);
119
+ rr->low, rr->high, rr->type);
59
+ sbd = SYS_BUS_DEVICE(&s->lpd.crl);
120
+ assert(rc < sizeof(buffer));
60
+
121
+
61
+ for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) {
122
+ visit_type_str(v, name, &p, errp);
62
+ g_autofree gchar *name = g_strdup_printf("cpu_r5[%d]", i);
123
+}
63
+
124
+
64
+ object_property_set_link(OBJECT(&s->lpd.crl),
125
+static void set_reserved_region(Object *obj, Visitor *v, const char *name,
65
+ name, OBJECT(&s->lpd.rpu.cpu[i]),
126
+ void *opaque, Error **errp)
66
+ &error_abort);
127
+{
128
+ DeviceState *dev = DEVICE(obj);
129
+ Property *prop = opaque;
130
+ ReservedRegion *rr = qdev_get_prop_ptr(dev, prop);
131
+ Error *local_err = NULL;
132
+ const char *endptr;
133
+ char *str;
134
+ int ret;
135
+
136
+ if (dev->realized) {
137
+ qdev_prop_set_after_realize(dev, name, errp);
138
+ return;
67
+ }
139
+ }
68
+
140
+
69
+ for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) {
141
+ visit_type_str(v, name, &str, &local_err);
70
+ g_autofree gchar *name = g_strdup_printf("gem[%d]", i);
142
+ if (local_err) {
71
+
143
+ error_propagate(errp, local_err);
72
+ object_property_set_link(OBJECT(&s->lpd.crl),
144
+ return;
73
+ name, OBJECT(&s->lpd.iou.gem[i]),
74
+ &error_abort);
75
+ }
145
+ }
76
+
146
+
77
+ for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) {
147
+ ret = qemu_strtou64(str, &endptr, 16, &rr->low);
78
+ g_autofree gchar *name = g_strdup_printf("adma[%d]", i);
148
+ if (ret) {
79
+
149
+ error_setg(errp, "start address of '%s'"
80
+ object_property_set_link(OBJECT(&s->lpd.crl),
150
+ " must be a hexadecimal integer", name);
81
+ name, OBJECT(&s->lpd.iou.adma[i]),
151
+ goto out;
82
+ &error_abort);
152
+ }
153
+ if (*endptr != ':') {
154
+ goto separator_error;
83
+ }
155
+ }
84
+
156
+
85
+ for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) {
157
+ ret = qemu_strtou64(endptr + 1, &endptr, 16, &rr->high);
86
+ g_autofree gchar *name = g_strdup_printf("uart[%d]", i);
158
+ if (ret) {
87
+
159
+ error_setg(errp, "end address of '%s'"
88
+ object_property_set_link(OBJECT(&s->lpd.crl),
160
+ " must be a hexadecimal integer", name);
89
+ name, OBJECT(&s->lpd.iou.uart[i]),
161
+ goto out;
90
+ &error_abort);
162
+ }
163
+ if (*endptr != ':') {
164
+ goto separator_error;
91
+ }
165
+ }
92
+
166
+
93
+ object_property_set_link(OBJECT(&s->lpd.crl),
167
+ ret = qemu_strtoui(endptr + 1, &endptr, 10, &rr->type);
94
+ "usb", OBJECT(&s->lpd.iou.usb),
168
+ if (ret) {
95
+ &error_abort);
169
+ error_setg(errp, "type of '%s'"
170
+ " must be a non-negative decimal integer", name);
171
+ }
172
+ goto out;
96
+
173
+
97
+ sysbus_realize(sbd, &error_fatal);
174
+separator_error:
98
+ memory_region_add_subregion(&s->mr_ps, MM_CRL,
175
+ error_setg(errp, "reserved region fields must be separated with ':'");
99
+ sysbus_mmio_get_region(sbd, 0));
176
+out:
100
+ sysbus_connect_irq(sbd, 0, pic[VERSAL_CRL_IRQ]);
177
+ g_free(str);
178
+ return;
101
+}
179
+}
102
+
180
+
103
/* This takes the board allocated linear DDR memory and creates aliases
181
+const PropertyInfo qdev_prop_reserved_region = {
104
* for each split DDR range/aperture on the Versal address map.
182
+ .name = "reserved_region",
105
*/
183
+ .description = "Reserved Region, example: 0xFEE00000:0xFEEFFFFF:0",
106
@@ -XXX,XX +XXX,XX @@ static void versal_unimp(Versal *s)
184
+ .get = get_reserved_region,
107
185
+ .set = set_reserved_region,
108
versal_unimp_area(s, "psm", &s->mr_ps,
186
+};
109
MM_PSM_START, MM_PSM_END - MM_PSM_START);
187
+
110
- versal_unimp_area(s, "crl", &s->mr_ps,
188
/* --- on/off/auto --- */
111
- MM_CRL, MM_CRL_SIZE);
189
112
versal_unimp_area(s, "crf", &s->mr_ps,
190
const PropertyInfo qdev_prop_on_off_auto = {
113
MM_FPD_CRF, MM_FPD_CRF_SIZE);
114
versal_unimp_area(s, "apu", &s->mr_ps,
115
@@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp)
116
versal_create_efuse(s, pic);
117
versal_create_pmc_iou_slcr(s, pic);
118
versal_create_ospi(s, pic);
119
+ versal_create_crl(s, pic);
120
versal_map_ddr(s);
121
versal_unimp(s);
122
123
--
191
--
124
2.25.1
192
2.20.1
193
194
diff view generated by jsdifflib
1
From: Zongyuan Li <zongyuan.li@smartx.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com>
3
This patch implements the PROBE request. At the moment,
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
4
only THE RESV_MEM property is handled. The first goal is
5
Message-id: 20220324181557.203805-3-zongyuan.li@smartx.com
5
to report iommu wide reserved regions such as the MSI regions
6
set by the machine code. On x86 this will be the IOAPIC MSI
7
region, [0xFEE00000 - 0xFEEFFFFF], on ARM this may be the ITS
8
doorbell.
9
10
In the future we may introduce per device reserved regions.
11
This will be useful when protecting host assigned devices
12
which may expose their own reserved regions
13
14
Signed-off-by: Eric Auger <eric.auger@redhat.com>
15
Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
16
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
17
Message-id: 20200629070404.10969-3-eric.auger@redhat.com
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
19
---
8
hw/arm/stellaris.c | 15 +++++++++++++--
20
include/hw/virtio/virtio-iommu.h | 2 +
9
1 file changed, 13 insertions(+), 2 deletions(-)
21
hw/virtio/virtio-iommu.c | 94 ++++++++++++++++++++++++++++++--
10
22
hw/virtio/trace-events | 1 +
11
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
23
3 files changed, 93 insertions(+), 4 deletions(-)
24
25
diff --git a/include/hw/virtio/virtio-iommu.h b/include/hw/virtio/virtio-iommu.h
12
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/arm/stellaris.c
27
--- a/include/hw/virtio/virtio-iommu.h
14
+++ b/hw/arm/stellaris.c
28
+++ b/include/hw/virtio/virtio-iommu.h
29
@@ -XXX,XX +XXX,XX @@ typedef struct VirtIOIOMMU {
30
GHashTable *as_by_busptr;
31
IOMMUPciBus *iommu_pcibus_by_bus_num[PCI_BUS_MAX];
32
PCIBus *primary_bus;
33
+ ReservedRegion *reserved_regions;
34
+ uint32_t nb_reserved_regions;
35
GTree *domains;
36
QemuMutex mutex;
37
GTree *endpoints;
38
diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c
39
index XXXXXXX..XXXXXXX 100644
40
--- a/hw/virtio/virtio-iommu.c
41
+++ b/hw/virtio/virtio-iommu.c
15
@@ -XXX,XX +XXX,XX @@
42
@@ -XXX,XX +XXX,XX @@
16
43
17
#include "qemu/osdep.h"
44
/* Max size */
18
#include "qapi/error.h"
45
#define VIOMMU_DEFAULT_QUEUE_SIZE 256
19
+#include "hw/core/split-irq.h"
46
+#define VIOMMU_PROBE_SIZE 512
20
#include "hw/sysbus.h"
47
21
#include "hw/sd/sd.h"
48
typedef struct VirtIOIOMMUDomain {
22
#include "hw/ssi/ssi.h"
49
uint32_t id;
23
@@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board)
50
@@ -XXX,XX +XXX,XX @@ static int virtio_iommu_unmap(VirtIOIOMMU *s,
24
DeviceState *ssddev;
51
return ret;
25
DriveInfo *dinfo;
52
}
26
DeviceState *carddev;
53
27
+ DeviceState *gpio_d_splitter;
54
+static ssize_t virtio_iommu_fill_resv_mem_prop(VirtIOIOMMU *s, uint32_t ep,
28
BlockBackend *blk;
55
+ uint8_t *buf, size_t free)
29
56
+{
30
/*
57
+ struct virtio_iommu_probe_resv_mem prop = {};
31
@@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board)
58
+ size_t size = sizeof(prop), length = size - sizeof(prop.head), total;
32
&error_fatal);
59
+ int i;
33
60
+
34
ssddev = ssi_create_peripheral(bus, "ssd0323");
61
+ total = size * s->nb_reserved_regions;
35
- gpio_out[GPIO_D][0] = qemu_irq_split(
62
+
36
- qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0),
63
+ if (total > free) {
37
+
64
+ return -ENOSPC;
38
+ gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ);
65
+ }
39
+ qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2);
66
+
40
+ qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal);
67
+ for (i = 0; i < s->nb_reserved_regions; i++) {
41
+ qdev_connect_gpio_out(
68
+ unsigned subtype = s->reserved_regions[i].type;
42
+ gpio_d_splitter, 0,
69
+
43
+ qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0));
70
+ assert(subtype == VIRTIO_IOMMU_RESV_MEM_T_RESERVED ||
44
+ qdev_connect_gpio_out(
71
+ subtype == VIRTIO_IOMMU_RESV_MEM_T_MSI);
45
+ gpio_d_splitter, 1,
72
+ prop.head.type = cpu_to_le16(VIRTIO_IOMMU_PROBE_T_RESV_MEM);
46
qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0));
73
+ prop.head.length = cpu_to_le16(length);
47
+ gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0);
74
+ prop.subtype = subtype;
48
+
75
+ prop.start = cpu_to_le64(s->reserved_regions[i].low);
49
gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0);
76
+ prop.end = cpu_to_le64(s->reserved_regions[i].high);
50
77
+
51
/* Make sure the select pin is high. */
78
+ memcpy(buf, &prop, size);
79
+
80
+ trace_virtio_iommu_fill_resv_property(ep, prop.subtype,
81
+ prop.start, prop.end);
82
+ buf += size;
83
+ }
84
+ return total;
85
+}
86
+
87
+/**
88
+ * virtio_iommu_probe - Fill the probe request buffer with
89
+ * the properties the device is able to return
90
+ */
91
+static int virtio_iommu_probe(VirtIOIOMMU *s,
92
+ struct virtio_iommu_req_probe *req,
93
+ uint8_t *buf)
94
+{
95
+ uint32_t ep_id = le32_to_cpu(req->endpoint);
96
+ size_t free = VIOMMU_PROBE_SIZE;
97
+ ssize_t count;
98
+
99
+ if (!virtio_iommu_mr(s, ep_id)) {
100
+ return VIRTIO_IOMMU_S_NOENT;
101
+ }
102
+
103
+ count = virtio_iommu_fill_resv_mem_prop(s, ep_id, buf, free);
104
+ if (count < 0) {
105
+ return VIRTIO_IOMMU_S_INVAL;
106
+ }
107
+ buf += count;
108
+ free -= count;
109
+
110
+ return VIRTIO_IOMMU_S_OK;
111
+}
112
+
113
static int virtio_iommu_iov_to_req(struct iovec *iov,
114
unsigned int iov_cnt,
115
void *req, size_t req_sz)
116
@@ -XXX,XX +XXX,XX @@ virtio_iommu_handle_req(detach)
117
virtio_iommu_handle_req(map)
118
virtio_iommu_handle_req(unmap)
119
120
+static int virtio_iommu_handle_probe(VirtIOIOMMU *s,
121
+ struct iovec *iov,
122
+ unsigned int iov_cnt,
123
+ uint8_t *buf)
124
+{
125
+ struct virtio_iommu_req_probe req;
126
+ int ret = virtio_iommu_iov_to_req(iov, iov_cnt, &req, sizeof(req));
127
+
128
+ return ret ? ret : virtio_iommu_probe(s, &req, buf);
129
+}
130
+
131
static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq)
132
{
133
VirtIOIOMMU *s = VIRTIO_IOMMU(vdev);
134
struct virtio_iommu_req_head head;
135
struct virtio_iommu_req_tail tail = {};
136
+ size_t output_size = sizeof(tail), sz;
137
VirtQueueElement *elem;
138
unsigned int iov_cnt;
139
struct iovec *iov;
140
- size_t sz;
141
+ void *buf = NULL;
142
143
for (;;) {
144
elem = virtqueue_pop(vq, sizeof(VirtQueueElement));
145
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq)
146
case VIRTIO_IOMMU_T_UNMAP:
147
tail.status = virtio_iommu_handle_unmap(s, iov, iov_cnt);
148
break;
149
+ case VIRTIO_IOMMU_T_PROBE:
150
+ {
151
+ struct virtio_iommu_req_tail *ptail;
152
+
153
+ output_size = s->config.probe_size + sizeof(tail);
154
+ buf = g_malloc0(output_size);
155
+
156
+ ptail = (struct virtio_iommu_req_tail *)
157
+ (buf + s->config.probe_size);
158
+ ptail->status = virtio_iommu_handle_probe(s, iov, iov_cnt, buf);
159
+ }
160
default:
161
tail.status = VIRTIO_IOMMU_S_UNSUPP;
162
}
163
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq)
164
165
out:
166
sz = iov_from_buf(elem->in_sg, elem->in_num, 0,
167
- &tail, sizeof(tail));
168
- assert(sz == sizeof(tail));
169
+ buf ? buf : &tail, output_size);
170
+ assert(sz == output_size);
171
172
- virtqueue_push(vq, elem, sizeof(tail));
173
+ virtqueue_push(vq, elem, sz);
174
virtio_notify(vdev, vq);
175
g_free(elem);
176
+ g_free(buf);
177
}
178
}
179
180
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp)
181
s->config.page_size_mask = TARGET_PAGE_MASK;
182
s->config.input_range.end = -1UL;
183
s->config.domain_range.end = 32;
184
+ s->config.probe_size = VIOMMU_PROBE_SIZE;
185
186
virtio_add_feature(&s->features, VIRTIO_RING_F_EVENT_IDX);
187
virtio_add_feature(&s->features, VIRTIO_RING_F_INDIRECT_DESC);
188
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp)
189
virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MAP_UNMAP);
190
virtio_add_feature(&s->features, VIRTIO_IOMMU_F_BYPASS);
191
virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MMIO);
192
+ virtio_add_feature(&s->features, VIRTIO_IOMMU_F_PROBE);
193
194
qemu_mutex_init(&s->mutex);
195
196
diff --git a/hw/virtio/trace-events b/hw/virtio/trace-events
197
index XXXXXXX..XXXXXXX 100644
198
--- a/hw/virtio/trace-events
199
+++ b/hw/virtio/trace-events
200
@@ -XXX,XX +XXX,XX @@ virtio_iommu_get_domain(uint32_t domain_id) "Alloc domain=%d"
201
virtio_iommu_put_domain(uint32_t domain_id) "Free domain=%d"
202
virtio_iommu_translate_out(uint64_t virt_addr, uint64_t phys_addr, uint32_t sid) "0x%"PRIx64" -> 0x%"PRIx64 " for sid=%d"
203
virtio_iommu_report_fault(uint8_t reason, uint32_t flags, uint32_t endpoint, uint64_t addr) "FAULT reason=%d flags=%d endpoint=%d address =0x%"PRIx64
204
+virtio_iommu_fill_resv_property(uint32_t devid, uint8_t subtype, uint64_t start, uint64_t end) "dev= %d, type=%d start=0x%"PRIx64" end=0x%"PRIx64
52
--
205
--
53
2.25.1
206
2.20.1
207
208
diff view generated by jsdifflib
New patch
1
From: Eric Auger <eric.auger@redhat.com>
1
2
3
When translating an address we need to check if it belongs to
4
a reserved virtual address range. If it does, there are 2 cases:
5
6
- it belongs to a RESERVED region: the guest should neither use
7
this address in a MAP not instruct the end-point to DMA on
8
them. We report an error
9
10
- It belongs to an MSI region: we bypass the translation.
11
12
Signed-off-by: Eric Auger <eric.auger@redhat.com>
13
Reviewed-by: Peter Xu <peterx@redhat.com>
14
Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
15
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
16
Message-id: 20200629070404.10969-4-eric.auger@redhat.com
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
---
19
hw/virtio/virtio-iommu.c | 20 ++++++++++++++++++++
20
1 file changed, 20 insertions(+)
21
22
diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c
23
index XXXXXXX..XXXXXXX 100644
24
--- a/hw/virtio/virtio-iommu.c
25
+++ b/hw/virtio/virtio-iommu.c
26
@@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr,
27
uint32_t sid, flags;
28
bool bypass_allowed;
29
bool found;
30
+ int i;
31
32
interval.low = addr;
33
interval.high = addr + 1;
34
@@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr,
35
goto unlock;
36
}
37
38
+ for (i = 0; i < s->nb_reserved_regions; i++) {
39
+ ReservedRegion *reg = &s->reserved_regions[i];
40
+
41
+ if (addr >= reg->low && addr <= reg->high) {
42
+ switch (reg->type) {
43
+ case VIRTIO_IOMMU_RESV_MEM_T_MSI:
44
+ entry.perm = flag;
45
+ break;
46
+ case VIRTIO_IOMMU_RESV_MEM_T_RESERVED:
47
+ default:
48
+ virtio_iommu_report_fault(s, VIRTIO_IOMMU_FAULT_R_MAPPING,
49
+ VIRTIO_IOMMU_FAULT_F_ADDRESS,
50
+ sid, addr);
51
+ break;
52
+ }
53
+ goto unlock;
54
+ }
55
+ }
56
+
57
if (!ep->domain) {
58
if (!bypass_allowed) {
59
error_report_once("%s %02x:%02x.%01x not attached to any domain",
60
--
61
2.20.1
62
63
diff view generated by jsdifflib
1
From: Zongyuan Li <zongyuan.li@smartx.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com>
3
The machine may need to pass reserved regions to the
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
4
virtio-iommu-pci device (such as the MSI window on x86
5
Message-id: 20220324181557.203805-2-zongyuan.li@smartx.com
5
or the MSI doorbells on ARM).
6
7
So let's add an array of Interval properties.
8
9
Note: if some reserved regions are already set by the
10
machine code - which should be the case in general -,
11
the length of the property array is already set and
12
prevents the end-user from modifying them. For example,
13
attempting to use:
14
15
-device virtio-iommu-pci,\
16
len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1
17
18
would result in the following error message:
19
20
qemu-system-aarch64: -device virtio-iommu-pci,addr=0xa,
21
len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1:
22
array size property len-reserved-regions may not be set more than once
23
24
Otherwise, for example, adding two reserved regions is achieved
25
using the following options:
26
27
-device virtio-iommu-pci,addr=0xa,len-reserved-regions=2,\
28
reserved-regions[0]=0xfee00000:0xfeefffff:1,\
29
reserved-regions[1]=0x1000000:100ffff:1
30
31
Signed-off-by: Eric Auger <eric.auger@redhat.com>
32
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
33
Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org>
34
Reviewed-by: Peter Xu <peterx@redhat.com>
35
Message-id: 20200629070404.10969-5-eric.auger@redhat.com
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
36
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
37
---
8
hw/arm/realview.c | 33 ++++++++++++++++++++++++---------
38
hw/virtio/virtio-iommu-pci.c | 11 +++++++++++
9
1 file changed, 24 insertions(+), 9 deletions(-)
39
1 file changed, 11 insertions(+)
10
40
11
diff --git a/hw/arm/realview.c b/hw/arm/realview.c
41
diff --git a/hw/virtio/virtio-iommu-pci.c b/hw/virtio/virtio-iommu-pci.c
12
index XXXXXXX..XXXXXXX 100644
42
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/arm/realview.c
43
--- a/hw/virtio/virtio-iommu-pci.c
14
+++ b/hw/arm/realview.c
44
+++ b/hw/virtio/virtio-iommu-pci.c
15
@@ -XXX,XX +XXX,XX @@
45
@@ -XXX,XX +XXX,XX @@ struct VirtIOIOMMUPCI {
16
#include "hw/sysbus.h"
46
17
#include "hw/arm/boot.h"
47
static Property virtio_iommu_pci_properties[] = {
18
#include "hw/arm/primecell.h"
48
DEFINE_PROP_UINT32("class", VirtIOPCIProxy, class_code, 0),
19
+#include "hw/core/split-irq.h"
49
+ DEFINE_PROP_ARRAY("reserved-regions", VirtIOIOMMUPCI,
20
#include "hw/net/lan9118.h"
50
+ vdev.nb_reserved_regions, vdev.reserved_regions,
21
#include "hw/net/smc91c111.h"
51
+ qdev_prop_reserved_region, ReservedRegion),
22
#include "hw/pci/pci.h"
52
DEFINE_PROP_END_OF_LIST(),
23
+#include "hw/qdev-core.h"
24
#include "net/net.h"
25
#include "sysemu/sysemu.h"
26
#include "hw/boards.h"
27
@@ -XXX,XX +XXX,XX @@ static const int realview_board_id[] = {
28
0x76d
29
};
53
};
30
54
31
+static void split_irq_from_named(DeviceState *src, const char* outname,
55
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
32
+ qemu_irq out1, qemu_irq out2) {
33
+ DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ);
34
+
35
+ qdev_prop_set_uint32(splitter, "num-lines", 2);
36
+
37
+ qdev_realize_and_unref(splitter, NULL, &error_fatal);
38
+
39
+ qdev_connect_gpio_out(splitter, 0, out1);
40
+ qdev_connect_gpio_out(splitter, 1, out2);
41
+ qdev_connect_gpio_out_named(src, outname, 0,
42
+ qdev_get_gpio_in(splitter, 0));
43
+}
44
+
45
static void realview_init(MachineState *machine,
46
enum realview_board_type board_type)
47
{
56
{
48
@@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine,
57
VirtIOIOMMUPCI *dev = VIRTIO_IOMMU_PCI(vpci_dev);
49
DeviceState *dev, *sysctl, *gpio2, *pl041;
58
DeviceState *vdev = DEVICE(&dev->vdev);
50
SysBusDevice *busdev;
59
+ VirtIOIOMMU *s = VIRTIO_IOMMU(vdev);
51
qemu_irq pic[64];
60
52
- qemu_irq mmc_irq[2];
61
if (!qdev_get_machine_hotplug_handler(DEVICE(vpci_dev))) {
53
PCIBus *pci_bus = NULL;
62
MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine());
54
NICInfo *nd;
63
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
55
DriveInfo *dinfo;
64
"-no-acpi\n");
56
@@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine,
65
return;
57
* and the PL061 has them the other way about. Also the card
66
}
58
* detect line is inverted.
67
+ for (int i = 0; i < s->nb_reserved_regions; i++) {
59
*/
68
+ if (s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_RESERVED &&
60
- mmc_irq[0] = qemu_irq_split(
69
+ s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_MSI) {
61
- qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
70
+ error_setg(errp, "reserved region %d has an invalid type", i);
62
- qdev_get_gpio_in(gpio2, 1));
71
+ error_append_hint(errp, "Valid values are 0 and 1\n");
63
- mmc_irq[1] = qemu_irq_split(
72
+ }
64
- qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
73
+ }
65
- qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
74
object_property_set_link(OBJECT(dev),
66
- qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]);
75
OBJECT(pci_get_bus(&vpci_dev->pci_dev)),
67
- qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]);
76
"primary-bus", &error_abort);
68
+ split_irq_from_named(dev, "card-read-only",
69
+ qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
70
+ qdev_get_gpio_in(gpio2, 1));
71
+
72
+ split_irq_from_named(dev, "card-inserted",
73
+ qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
74
+ qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
75
+
76
dinfo = drive_get(IF_SD, 0, 0);
77
if (dinfo) {
78
DeviceState *card;
79
--
77
--
80
2.25.1
78
2.20.1
79
80
diff view generated by jsdifflib
1
From: Hao Wu <wuhaotsh@google.com>
1
From: Eric Auger <eric.auger@redhat.com>
2
2
3
This patch uses the defined fields to describe PWRON STRAPs for
3
At the moment the virtio-iommu translates MSI transactions.
4
better readability.
4
This behavior is inherited from ARM SMMU. The virt machine
5
code knows where the guest MSI doorbells are so we can easily
6
declare those regions as VIRTIO_IOMMU_RESV_MEM_T_MSI. With that
7
setting the guest will not map MSIs through the IOMMU and those
8
transactions will be simply bypassed.
5
9
6
Signed-off-by: Hao Wu <wuhaotsh@google.com>
10
Depending on which MSI controller is in use (ITS or GICV2M),
7
Reviewed-by: Patrick Venture <venture@google.com>
11
we declare either:
8
Message-id: 20220411165842.3912945-3-wuhaotsh@google.com
12
- the ITS interrupt translation space (ITS_base + 0x10000),
13
containing the GITS_TRANSLATOR or
14
- The GICV2M single frame, containing the MSI_SETSP_NS register.
15
16
Signed-off-by: Eric Auger <eric.auger@redhat.com>
17
Message-id: 20200629070404.10969-6-eric.auger@redhat.com
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
20
---
12
hw/arm/npcm7xx_boards.c | 24 +++++++++++++++++++-----
21
include/hw/arm/virt.h | 7 +++++++
13
1 file changed, 19 insertions(+), 5 deletions(-)
22
hw/arm/virt.c | 30 ++++++++++++++++++++++++++++++
23
2 files changed, 37 insertions(+)
14
24
15
diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c
25
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
16
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/npcm7xx_boards.c
27
--- a/include/hw/arm/virt.h
18
+++ b/hw/arm/npcm7xx_boards.c
28
+++ b/include/hw/arm/virt.h
19
@@ -XXX,XX +XXX,XX @@
29
@@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType {
20
#include "sysemu/sysemu.h"
30
VIRT_IOMMU_VIRTIO,
21
#include "sysemu/block-backend.h"
31
} VirtIOMMUType;
22
32
23
-#define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7
33
+typedef enum VirtMSIControllerType {
24
-#define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff
34
+ VIRT_MSI_CTRL_NONE,
25
-#define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff
35
+ VIRT_MSI_CTRL_GICV2M,
26
-#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff
36
+ VIRT_MSI_CTRL_ITS,
27
-#define MORI_BMC_POWER_ON_STRAPS 0x00001fff
37
+} VirtMSIControllerType;
28
+#define NPCM7XX_POWER_ON_STRAPS_DEFAULT ( \
29
+ NPCM7XX_PWRON_STRAP_SPI0F18 | \
30
+ NPCM7XX_PWRON_STRAP_SFAB | \
31
+ NPCM7XX_PWRON_STRAP_BSPA | \
32
+ NPCM7XX_PWRON_STRAP_FUP(FUP_NORM_UART2) | \
33
+ NPCM7XX_PWRON_STRAP_SECEN | \
34
+ NPCM7XX_PWRON_STRAP_HIZ | \
35
+ NPCM7XX_PWRON_STRAP_ECC | \
36
+ NPCM7XX_PWRON_STRAP_RESERVE1 | \
37
+ NPCM7XX_PWRON_STRAP_J2EN | \
38
+ NPCM7XX_PWRON_STRAP_CKFRQ(CKFRQ_DEFAULT))
39
+
38
+
40
+#define NPCM750_EVB_POWER_ON_STRAPS ( \
39
typedef enum VirtGICType {
41
+ NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_J2EN)
40
VIRT_GIC_VERSION_MAX,
42
+#define QUANTA_GSJ_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT
41
VIRT_GIC_VERSION_HOST,
43
+#define QUANTA_GBS_POWER_ON_STRAPS ( \
42
@@ -XXX,XX +XXX,XX @@ typedef struct {
44
+ NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_SFAB)
43
OnOffAuto acpi;
45
+#define KUDO_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT
44
VirtGICType gic_version;
46
+#define MORI_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT
45
VirtIOMMUType iommu;
47
46
+ VirtMSIControllerType msi_controller;
48
static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin";
47
uint16_t virtio_iommu_bdf;
48
struct arm_boot_info bootinfo;
49
MemMapEntry *memmap;
50
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
51
index XXXXXXX..XXXXXXX 100644
52
--- a/hw/arm/virt.c
53
+++ b/hw/arm/virt.c
54
@@ -XXX,XX +XXX,XX @@ static void create_its(VirtMachineState *vms)
55
sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, vms->memmap[VIRT_GIC_ITS].base);
56
57
fdt_add_its_gic_node(vms);
58
+ vms->msi_controller = VIRT_MSI_CTRL_ITS;
59
}
60
61
static void create_v2m(VirtMachineState *vms)
62
@@ -XXX,XX +XXX,XX @@ static void create_v2m(VirtMachineState *vms)
63
}
64
65
fdt_add_v2m_gic_node(vms);
66
+ vms->msi_controller = VIRT_MSI_CTRL_GICV2M;
67
}
68
69
static void create_gic(VirtMachineState *vms)
70
@@ -XXX,XX +XXX,XX @@ out:
71
static void virt_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev,
72
DeviceState *dev, Error **errp)
73
{
74
+ VirtMachineState *vms = VIRT_MACHINE(hotplug_dev);
75
+
76
if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
77
virt_memory_pre_plug(hotplug_dev, dev, errp);
78
+ } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
79
+ hwaddr db_start = 0, db_end = 0;
80
+ char *resv_prop_str;
81
+
82
+ switch (vms->msi_controller) {
83
+ case VIRT_MSI_CTRL_NONE:
84
+ return;
85
+ case VIRT_MSI_CTRL_ITS:
86
+ /* GITS_TRANSLATER page */
87
+ db_start = base_memmap[VIRT_GIC_ITS].base + 0x10000;
88
+ db_end = base_memmap[VIRT_GIC_ITS].base +
89
+ base_memmap[VIRT_GIC_ITS].size - 1;
90
+ break;
91
+ case VIRT_MSI_CTRL_GICV2M:
92
+ /* MSI_SETSPI_NS page */
93
+ db_start = base_memmap[VIRT_GIC_V2M].base;
94
+ db_end = db_start + base_memmap[VIRT_GIC_V2M].size - 1;
95
+ break;
96
+ }
97
+ resv_prop_str = g_strdup_printf("0x%"PRIx64":0x%"PRIx64":%u",
98
+ db_start, db_end,
99
+ VIRTIO_IOMMU_RESV_MEM_T_MSI);
100
+
101
+ qdev_prop_set_uint32(dev, "len-reserved-regions", 1);
102
+ qdev_prop_set_string(dev, "reserved-regions[0]", resv_prop_str);
103
+ g_free(resv_prop_str);
104
}
105
}
49
106
50
--
107
--
51
2.25.1
108
2.20.1
109
110
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@amd.com>
1
From: Beata Michalska <beata.michalska@linaro.org>
2
2
3
Connect the 4 TTC timers on the ZynqMP.
3
On ARMv7 & ARMv8 some load/store instructions might trigger a data abort
4
exception with no valid ISS info to be decoded. The lack of decode info
5
makes it at least tricky to emulate those instruction which is one of the
6
(many) reasons why KVM will not even try to do so.
4
7
5
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com>
8
Add support for handling those by requesting KVM to inject external
6
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
9
dabt into the quest.
7
Reviewed-by: Luc Michel <luc@lmichel.fr>
10
8
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
11
Signed-off-by: Beata Michalska <beata.michalska@linaro.org>
9
Message-id: 20220331222017.2914409-3-edgar.iglesias@gmail.com
12
Reviewed-by: Andrew Jones <drjones@redhat.com>
13
Message-id: 20200629114110.30723-2-beata.michalska@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
15
---
12
include/hw/arm/xlnx-zynqmp.h | 4 ++++
16
target/arm/kvm.c | 52 ++++++++++++++++++++++++++++++++++++++++++++++++
13
hw/arm/xlnx-zynqmp.c | 22 ++++++++++++++++++++++
17
1 file changed, 52 insertions(+)
14
2 files changed, 26 insertions(+)
15
18
16
diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h
19
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
17
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/arm/xlnx-zynqmp.h
21
--- a/target/arm/kvm.c
19
+++ b/include/hw/arm/xlnx-zynqmp.h
22
+++ b/target/arm/kvm.c
20
@@ -XXX,XX +XXX,XX @@
23
@@ -XXX,XX +XXX,XX @@ const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
21
#include "hw/or-irq.h"
24
22
#include "hw/misc/xlnx-zynqmp-apu-ctrl.h"
25
static bool cap_has_mp_state;
23
#include "hw/misc/xlnx-zynqmp-crf.h"
26
static bool cap_has_inject_serror_esr;
24
+#include "hw/timer/cadence_ttc.h"
27
+static bool cap_has_inject_ext_dabt;
25
28
26
#define TYPE_XLNX_ZYNQMP "xlnx-zynqmp"
29
static ARMHostCPUFeatures arm_host_cpu_features;
27
OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP)
30
28
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP)
31
@@ -XXX,XX +XXX,XX @@ int kvm_arch_init(MachineState *ms, KVMState *s)
29
#define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \
32
ret = -EINVAL;
30
XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE)
33
}
31
34
32
+#define XLNX_ZYNQMP_NUM_TTC 4
35
+ if (kvm_check_extension(s, KVM_CAP_ARM_NISV_TO_USER)) {
33
+
36
+ if (kvm_vm_enable_cap(s, KVM_CAP_ARM_NISV_TO_USER, 0)) {
34
/*
37
+ error_report("Failed to enable KVM_CAP_ARM_NISV_TO_USER cap");
35
* Unimplemented mmio regions needed to boot some images.
38
+ } else {
36
*/
39
+ /* Set status for supporting the external dabt injection */
37
@@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState {
40
+ cap_has_inject_ext_dabt = kvm_check_extension(s,
38
qemu_or_irq qspi_irq_orgate;
41
+ KVM_CAP_ARM_INJECT_EXT_DABT);
39
XlnxZynqMPAPUCtrl apu_ctrl;
40
XlnxZynqMPCRF crf;
41
+ CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC];
42
43
char *boot_cpu;
44
ARMCPU *boot_cpu_ptr;
45
diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c
46
index XXXXXXX..XXXXXXX 100644
47
--- a/hw/arm/xlnx-zynqmp.c
48
+++ b/hw/arm/xlnx-zynqmp.c
49
@@ -XXX,XX +XXX,XX @@
50
#define APU_ADDR 0xfd5c0000
51
#define APU_IRQ 153
52
53
+#define TTC0_ADDR 0xFF110000
54
+#define TTC0_IRQ 36
55
+
56
#define IPI_ADDR 0xFF300000
57
#define IPI_IRQ 64
58
59
@@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic)
60
sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]);
61
}
62
63
+static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic)
64
+{
65
+ SysBusDevice *sbd;
66
+ int i, irq;
67
+
68
+ for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) {
69
+ object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i],
70
+ TYPE_CADENCE_TTC);
71
+ sbd = SYS_BUS_DEVICE(&s->ttc[i]);
72
+
73
+ sysbus_realize(sbd, &error_fatal);
74
+ sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000);
75
+ for (irq = 0; irq < 3; irq++) {
76
+ sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]);
77
+ }
42
+ }
78
+ }
43
+ }
44
+
45
return ret;
46
}
47
48
@@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state)
49
}
50
}
51
52
+/**
53
+ * kvm_arm_handle_dabt_nisv:
54
+ * @cs: CPUState
55
+ * @esr_iss: ISS encoding (limited) for the exception from Data Abort
56
+ * ISV bit set to '0b0' -> no valid instruction syndrome
57
+ * @fault_ipa: faulting address for the synchronous data abort
58
+ *
59
+ * Returns: 0 if the exception has been handled, < 0 otherwise
60
+ */
61
+static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss,
62
+ uint64_t fault_ipa)
63
+{
64
+ /*
65
+ * Request KVM to inject the external data abort into the guest
66
+ */
67
+ if (cap_has_inject_ext_dabt) {
68
+ struct kvm_vcpu_events events = { };
69
+ /*
70
+ * The external data abort event will be handled immediately by KVM
71
+ * using the address fault that triggered the exit on given VCPU.
72
+ * Requesting injection of the external data abort does not rely
73
+ * on any other VCPU state. Therefore, in this particular case, the VCPU
74
+ * synchronization can be exceptionally skipped.
75
+ */
76
+ events.exception.ext_dabt_pending = 1;
77
+ /* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */
78
+ return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events);
79
+ } else {
80
+ error_report("Data abort exception triggered by guest memory access "
81
+ "at physical address: 0x" TARGET_FMT_lx,
82
+ (target_ulong)fault_ipa);
83
+ error_printf("KVM unable to emulate faulting instruction.\n");
84
+ }
85
+ return -1;
79
+}
86
+}
80
+
87
+
81
static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s)
88
int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
82
{
89
{
83
static const struct UnimpInfo {
90
int ret = 0;
84
@@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
91
@@ -XXX,XX +XXX,XX @@ int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
85
xlnx_zynqmp_create_efuse(s, gic_spi);
92
ret = EXCP_DEBUG;
86
xlnx_zynqmp_create_apu_ctrl(s, gic_spi);
93
} /* otherwise return to guest */
87
xlnx_zynqmp_create_crf(s, gic_spi);
94
break;
88
+ xlnx_zynqmp_create_ttc(s, gic_spi);
95
+ case KVM_EXIT_ARM_NISV:
89
xlnx_zynqmp_create_unimp_mmio(s);
96
+ /* External DABT with no valid iss to decode */
90
97
+ ret = kvm_arm_handle_dabt_nisv(cs, run->arm_nisv.esr_iss,
91
for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
98
+ run->arm_nisv.fault_ipa);
99
+ break;
100
default:
101
qemu_log_mask(LOG_UNIMP, "%s: un-handled exit reason %d\n",
102
__func__, run->exit_reason);
92
--
103
--
93
2.25.1
104
2.20.1
105
106
diff view generated by jsdifflib
1
From: Zongyuan Li <zongyuan.li@smartx.com>
1
From: Beata Michalska <beata.michalska@linaro.org>
2
2
3
Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com>
3
Injecting external data abort through KVM might trigger
4
an issue on kernels that do not get updated to include the KVM fix.
5
For those and aarch32 guests, the injected abort gets misconfigured
6
to be an implementation defined exception. This leads to the guest
7
repeatedly re-running the faulting instruction.
8
9
Add support for handling that case.
10
11
[
12
Fixed-by: 018f22f95e8a
13
    ('KVM: arm: Fix DFSR setting for non-LPAE aarch32 guests')
14
Fixed-by: 21aecdbd7f3a
15
    ('KVM: arm: Make inject_abt32() inject an external abort instead')
16
]
17
18
Signed-off-by: Beata Michalska <beata.michalska@linaro.org>
19
Acked-by: Andrew Jones <drjones@redhat.com>
20
Message-id: 20200629114110.30723-3-beata.michalska@linaro.org
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
21
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
Message-id: 20220324181557.203805-5-zongyuan.li@smartx.com
6
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/811
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
23
---
9
include/hw/irq.h | 5 -----
24
target/arm/cpu.h | 2 ++
10
hw/core/irq.c | 15 ---------------
25
target/arm/kvm_arm.h | 10 +++++++++
11
2 files changed, 20 deletions(-)
26
target/arm/kvm.c | 30 ++++++++++++++++++++++++++-
12
27
target/arm/kvm32.c | 34 ++++++++++++++++++++++++++++++
13
diff --git a/include/hw/irq.h b/include/hw/irq.h
28
target/arm/kvm64.c | 49 ++++++++++++++++++++++++++++++++++++++++++++
14
index XXXXXXX..XXXXXXX 100644
29
5 files changed, 124 insertions(+), 1 deletion(-)
15
--- a/include/hw/irq.h
30
16
+++ b/include/hw/irq.h
31
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
17
@@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq);
32
index XXXXXXX..XXXXXXX 100644
18
/* Returns a new IRQ with opposite polarity. */
33
--- a/target/arm/cpu.h
19
qemu_irq qemu_irq_invert(qemu_irq irq);
34
+++ b/target/arm/cpu.h
20
35
@@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState {
21
-/* Returns a new IRQ which feeds into both the passed IRQs.
36
uint64_t esr;
22
- * It's probably better to use the TYPE_SPLIT_IRQ device instead.
37
} serror;
23
- */
38
24
-qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2);
39
+ uint8_t ext_dabt_raised; /* Tracking/verifying injection of ext DABT */
25
-
40
+
26
/* For internal use in qtest. Similar to qemu_irq_split, but operating
41
/* State of our input IRQ/FIQ/VIRQ/VFIQ lines */
27
on an existing vector of qemu_irq. */
42
uint32_t irq_line_state;
28
void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n);
43
29
diff --git a/hw/core/irq.c b/hw/core/irq.c
44
diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h
30
index XXXXXXX..XXXXXXX 100644
45
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/core/irq.c
46
--- a/target/arm/kvm_arm.h
32
+++ b/hw/core/irq.c
47
+++ b/target/arm/kvm_arm.h
33
@@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_invert(qemu_irq irq)
48
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_hw_debug_active(CPUState *cs);
34
return qemu_allocate_irq(qemu_notirq, irq, 0);
49
struct kvm_guest_debug_arch;
50
void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr);
51
52
+/**
53
+ * kvm_arm_verify_ext_dabt_pending:
54
+ * @cs: CPUState
55
+ *
56
+ * Verify the fault status code wrt the Ext DABT injection
57
+ *
58
+ * Returns: true if the fault status code is as expected, false otherwise
59
+ */
60
+bool kvm_arm_verify_ext_dabt_pending(CPUState *cs);
61
+
62
/**
63
* its_class_name:
64
*
65
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
66
index XXXXXXX..XXXXXXX 100644
67
--- a/target/arm/kvm.c
68
+++ b/target/arm/kvm.c
69
@@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu)
70
71
void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run)
72
{
73
+ ARMCPU *cpu = ARM_CPU(cs);
74
+ CPUARMState *env = &cpu->env;
75
+
76
+ if (unlikely(env->ext_dabt_raised)) {
77
+ /*
78
+ * Verifying that the ext DABT has been properly injected,
79
+ * otherwise risking indefinitely re-running the faulting instruction
80
+ * Covering a very narrow case for kernels 5.5..5.5.4
81
+ * when injected abort was misconfigured to be
82
+ * an IMPLEMENTATION DEFINED exception (for 32-bit EL1)
83
+ */
84
+ if (!arm_feature(env, ARM_FEATURE_AARCH64) &&
85
+ unlikely(!kvm_arm_verify_ext_dabt_pending(cs))) {
86
+
87
+ error_report("Data abort exception with no valid ISS generated by "
88
+ "guest memory access. KVM unable to emulate faulting "
89
+ "instruction. Failed to inject an external data abort "
90
+ "into the guest.");
91
+ abort();
92
+ }
93
+ /* Clear the status */
94
+ env->ext_dabt_raised = 0;
95
+ }
35
}
96
}
36
97
37
-static void qemu_splitirq(void *opaque, int line, int level)
98
MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run)
38
-{
99
@@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state)
39
- struct IRQState **irq = opaque;
100
static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss,
40
- irq[0]->handler(irq[0]->opaque, irq[0]->n, level);
101
uint64_t fault_ipa)
41
- irq[1]->handler(irq[1]->opaque, irq[1]->n, level);
42
-}
43
-
44
-qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2)
45
-{
46
- qemu_irq *s = g_new0(qemu_irq, 2);
47
- s[0] = irq1;
48
- s[1] = irq2;
49
- return qemu_allocate_irq(qemu_splitirq, s, 0);
50
-}
51
-
52
void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n)
53
{
102
{
54
int i;
103
+ ARMCPU *cpu = ARM_CPU(cs);
104
+ CPUARMState *env = &cpu->env;
105
/*
106
* Request KVM to inject the external data abort into the guest
107
*/
108
@@ -XXX,XX +XXX,XX @@ static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss,
109
*/
110
events.exception.ext_dabt_pending = 1;
111
/* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */
112
- return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events);
113
+ if (!kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events)) {
114
+ env->ext_dabt_raised = 1;
115
+ return 0;
116
+ }
117
} else {
118
error_report("Data abort exception triggered by guest memory access "
119
"at physical address: 0x" TARGET_FMT_lx,
120
diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c
121
index XXXXXXX..XXXXXXX 100644
122
--- a/target/arm/kvm32.c
123
+++ b/target/arm/kvm32.c
124
@@ -XXX,XX +XXX,XX @@ void kvm_arm_pmu_init(CPUState *cs)
125
{
126
qemu_log_mask(LOG_UNIMP, "%s: not implemented\n", __func__);
127
}
128
+
129
+#define ARM_REG_DFSR ARM_CP15_REG32(0, 5, 0, 0)
130
+#define ARM_REG_TTBCR ARM_CP15_REG32(0, 2, 0, 2)
131
+/*
132
+ *DFSR:
133
+ * TTBCR.EAE == 0
134
+ * FS[4] - DFSR[10]
135
+ * FS[3:0] - DFSR[3:0]
136
+ * TTBCR.EAE == 1
137
+ * FS, bits [5:0]
138
+ */
139
+#define DFSR_FSC(lpae, v) \
140
+ ((lpae) ? ((v) & 0x3F) : (((v) >> 6) | ((v) & 0x1F)))
141
+
142
+#define DFSC_EXTABT(lpae) ((lpae) ? 0x10 : 0x08)
143
+
144
+bool kvm_arm_verify_ext_dabt_pending(CPUState *cs)
145
+{
146
+ uint32_t dfsr_val;
147
+
148
+ if (!kvm_get_one_reg(cs, ARM_REG_DFSR, &dfsr_val)) {
149
+ ARMCPU *cpu = ARM_CPU(cs);
150
+ CPUARMState *env = &cpu->env;
151
+ uint32_t ttbcr;
152
+ int lpae = 0;
153
+
154
+ if (!kvm_get_one_reg(cs, ARM_REG_TTBCR, &ttbcr)) {
155
+ lpae = arm_feature(env, ARM_FEATURE_LPAE) && (ttbcr & TTBCR_EAE);
156
+ }
157
+ /* The verification is based on FS filed of the DFSR reg only*/
158
+ return (DFSR_FSC(lpae, dfsr_val) == DFSC_EXTABT(lpae));
159
+ }
160
+ return false;
161
+}
162
diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c
163
index XXXXXXX..XXXXXXX 100644
164
--- a/target/arm/kvm64.c
165
+++ b/target/arm/kvm64.c
166
@@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit)
167
168
return false;
169
}
170
+
171
+#define ARM64_REG_ESR_EL1 ARM64_SYS_REG(3, 0, 5, 2, 0)
172
+#define ARM64_REG_TCR_EL1 ARM64_SYS_REG(3, 0, 2, 0, 2)
173
+
174
+/*
175
+ * ESR_EL1
176
+ * ISS encoding
177
+ * AARCH64: DFSC, bits [5:0]
178
+ * AARCH32:
179
+ * TTBCR.EAE == 0
180
+ * FS[4] - DFSR[10]
181
+ * FS[3:0] - DFSR[3:0]
182
+ * TTBCR.EAE == 1
183
+ * FS, bits [5:0]
184
+ */
185
+#define ESR_DFSC(aarch64, lpae, v) \
186
+ ((aarch64 || (lpae)) ? ((v) & 0x3F) \
187
+ : (((v) >> 6) | ((v) & 0x1F)))
188
+
189
+#define ESR_DFSC_EXTABT(aarch64, lpae) \
190
+ ((aarch64) ? 0x10 : (lpae) ? 0x10 : 0x8)
191
+
192
+bool kvm_arm_verify_ext_dabt_pending(CPUState *cs)
193
+{
194
+ uint64_t dfsr_val;
195
+
196
+ if (!kvm_get_one_reg(cs, ARM64_REG_ESR_EL1, &dfsr_val)) {
197
+ ARMCPU *cpu = ARM_CPU(cs);
198
+ CPUARMState *env = &cpu->env;
199
+ int aarch64_mode = arm_feature(env, ARM_FEATURE_AARCH64);
200
+ int lpae = 0;
201
+
202
+ if (!aarch64_mode) {
203
+ uint64_t ttbcr;
204
+
205
+ if (!kvm_get_one_reg(cs, ARM64_REG_TCR_EL1, &ttbcr)) {
206
+ lpae = arm_feature(env, ARM_FEATURE_LPAE)
207
+ && (ttbcr & TTBCR_EAE);
208
+ }
209
+ }
210
+ /*
211
+ * The verification here is based on the DFSC bits
212
+ * of the ESR_EL1 reg only
213
+ */
214
+ return (ESR_DFSC(aarch64_mode, lpae, dfsr_val) ==
215
+ ESR_DFSC_EXTABT(aarch64_mode, lpae));
216
+ }
217
+ return false;
218
+}
55
--
219
--
56
2.25.1
220
2.20.1
221
222
diff view generated by jsdifflib
New patch
1
From: Andrew Jones <drjones@redhat.com>
1
2
3
Fixes: 93dd625f8bf7 ("tests/acpi: update expected data files")
4
Signed-off-by: Andrew Jones <drjones@redhat.com>
5
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
6
Reviewed-by: Eric Auger <eric.auger@redhat.com>
7
Message-id: 20200629140938.17566-2-drjones@redhat.com
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
tests/qtest/bios-tables-test-allowed-diff.h | 18 ------------------
11
1 file changed, 18 deletions(-)
12
13
diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h
14
index XXXXXXX..XXXXXXX 100644
15
--- a/tests/qtest/bios-tables-test-allowed-diff.h
16
+++ b/tests/qtest/bios-tables-test-allowed-diff.h
17
@@ -1,19 +1 @@
18
/* List of comma-separated changed AML files to ignore */
19
-"tests/data/acpi/pc/DSDT",
20
-"tests/data/acpi/pc/DSDT.acpihmat",
21
-"tests/data/acpi/pc/DSDT.bridge",
22
-"tests/data/acpi/pc/DSDT.cphp",
23
-"tests/data/acpi/pc/DSDT.dimmpxm",
24
-"tests/data/acpi/pc/DSDT.ipmikcs",
25
-"tests/data/acpi/pc/DSDT.memhp",
26
-"tests/data/acpi/pc/DSDT.numamem",
27
-"tests/data/acpi/q35/DSDT",
28
-"tests/data/acpi/q35/DSDT.acpihmat",
29
-"tests/data/acpi/q35/DSDT.bridge",
30
-"tests/data/acpi/q35/DSDT.cphp",
31
-"tests/data/acpi/q35/DSDT.dimmpxm",
32
-"tests/data/acpi/q35/DSDT.ipmibt",
33
-"tests/data/acpi/q35/DSDT.memhp",
34
-"tests/data/acpi/q35/DSDT.mmio64",
35
-"tests/data/acpi/q35/DSDT.numamem",
36
-"tests/data/acpi/q35/DSDT.tis",
37
--
38
2.20.1
39
40
diff view generated by jsdifflib
New patch
1
From: Andrew Jones <drjones@redhat.com>
1
2
3
Signed-off-by: Andrew Jones <drjones@redhat.com>
4
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
5
Reviewed-by: Eric Auger <eric.auger@redhat.com>
6
Message-id: 20200629140938.17566-3-drjones@redhat.com
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
9
tests/qtest/bios-tables-test-allowed-diff.h | 3 +++
10
1 file changed, 3 insertions(+)
11
12
diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h
13
index XXXXXXX..XXXXXXX 100644
14
--- a/tests/qtest/bios-tables-test-allowed-diff.h
15
+++ b/tests/qtest/bios-tables-test-allowed-diff.h
16
@@ -1 +1,4 @@
17
/* List of comma-separated changed AML files to ignore */
18
+"tests/data/acpi/virt/DSDT",
19
+"tests/data/acpi/virt/DSDT.memhp",
20
+"tests/data/acpi/virt/DSDT.numamem",
21
--
22
2.20.1
23
24
diff view generated by jsdifflib
1
It's not possible to provide the guest with the Security extensions
1
From: Andrew Jones <drjones@redhat.com>
2
(TrustZone) when using KVM or HVF, because the hardware
3
virtualization extensions don't permit running EL3 guest code.
4
However, we weren't checking for this combination, with the result
5
that QEMU would assert if you tried it:
6
2
7
$ qemu-system-aarch64 -enable-kvm -machine virt,secure=on -cpu host -display none
3
The flash device is exclusively for the host-controlled firmware, so
8
Unexpected error in object_property_find_err() at ../../qom/object.c:1304:
4
we should not expose it to the OS. Exposing it risks the OS messing
9
qemu-system-aarch64: Property 'host-arm-cpu.secure-memory' not found
5
with it, which could break firmware runtime services and surprise the
10
Aborted
6
OS when all its changes disappear after reboot.
11
7
12
Check for this combination of options and report an error, in the
8
As firmware needs the device and uses DT, we leave the device exposed
13
same way we already do for attempts to give a KVM or HVF guest the
9
there. It's up to firmware to remove the nodes from DT before sending
14
Virtualization or MTE extensions. Now we will report:
10
it on to the OS. However, there's no need to force firmware to remove
11
tables from ACPI (which it doesn't know how to do anyway), so we
12
simply don't add the tables in the first place. But, as we've been
13
adding the tables for quite some time and don't want to change the
14
default hardware exposed to versioned machines, then we only stop
15
exposing the flash device tables for 5.1 and later machine types.
15
16
16
qemu-system-aarch64: mach-virt: KVM does not support providing Security extensions (TrustZone) to the guest CPU
17
Suggested-by: Ard Biesheuvel <ard.biesheuvel@arm.com>
18
Suggested-by: Laszlo Ersek <lersek@redhat.com>
19
Signed-off-by: Andrew Jones <drjones@redhat.com>
20
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
21
Reviewed-by: Eric Auger <eric.auger@redhat.com>
22
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
23
Reviewed-by: Laszlo Ersek <lersek@redhat.com>
24
Message-id: 20200629140938.17566-4-drjones@redhat.com
25
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
---
27
include/hw/arm/virt.h | 1 +
28
hw/arm/virt-acpi-build.c | 5 ++++-
29
hw/arm/virt.c | 3 +++
30
3 files changed, 8 insertions(+), 1 deletion(-)
17
31
18
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/961
32
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
33
index XXXXXXX..XXXXXXX 100644
20
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
34
--- a/include/hw/arm/virt.h
21
Message-id: 20220404155301.566542-1-peter.maydell@linaro.org
35
+++ b/include/hw/arm/virt.h
22
---
36
@@ -XXX,XX +XXX,XX @@ typedef struct {
23
hw/arm/virt.c | 7 +++++++
37
bool no_highmem_ecam;
24
1 file changed, 7 insertions(+)
38
bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */
25
39
bool kvm_no_adjvtime;
40
+ bool acpi_expose_flash;
41
} VirtMachineClass;
42
43
typedef struct {
44
diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c
45
index XXXXXXX..XXXXXXX 100644
46
--- a/hw/arm/virt-acpi-build.c
47
+++ b/hw/arm/virt-acpi-build.c
48
@@ -XXX,XX +XXX,XX @@ static void build_fadt_rev5(GArray *table_data, BIOSLinker *linker,
49
static void
50
build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
51
{
52
+ VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms);
53
Aml *scope, *dsdt;
54
MachineState *ms = MACHINE(vms);
55
const MemMapEntry *memmap = vms->memmap;
56
@@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
57
acpi_dsdt_add_cpus(scope, vms->smp_cpus);
58
acpi_dsdt_add_uart(scope, &memmap[VIRT_UART],
59
(irqmap[VIRT_UART] + ARM_SPI_BASE));
60
- acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]);
61
+ if (vmc->acpi_expose_flash) {
62
+ acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]);
63
+ }
64
acpi_dsdt_add_fw_cfg(scope, &memmap[VIRT_FW_CFG]);
65
acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO],
66
(irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS);
26
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
67
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
27
index XXXXXXX..XXXXXXX 100644
68
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/arm/virt.c
69
--- a/hw/arm/virt.c
29
+++ b/hw/arm/virt.c
70
+++ b/hw/arm/virt.c
30
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
71
@@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 1)
31
exit(1);
72
32
}
73
static void virt_machine_5_0_options(MachineClass *mc)
33
74
{
34
+ if (vms->secure && (kvm_enabled() || hvf_enabled())) {
75
+ VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc));
35
+ error_report("mach-virt: %s does not support providing "
36
+ "Security extensions (TrustZone) to the guest CPU",
37
+ kvm_enabled() ? "KVM" : "HVF");
38
+ exit(1);
39
+ }
40
+
76
+
41
if (vms->virt && (kvm_enabled() || hvf_enabled())) {
77
virt_machine_5_1_options(mc);
42
error_report("mach-virt: %s does not support providing "
78
compat_props_add(mc->compat_props, hw_compat_5_0, hw_compat_5_0_len);
43
"Virtualization extensions to the guest CPU",
79
mc->numa_mem_supported = true;
80
+ vmc->acpi_expose_flash = true;
81
}
82
DEFINE_VIRT_MACHINE(5, 0)
83
44
--
84
--
45
2.25.1
85
2.20.1
86
87
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@amd.com>
1
From: Andrew Jones <drjones@redhat.com>
2
2
3
Break out header file to allow embedding of the the TTC.
3
Differences between disassembled ASL files for DSDT:
4
4
5
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com>
5
@@ -XXX,XX +XXX,XX @@
6
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
6
*
7
Reviewed-by: Luc Michel <luc@lmichel.fr>
7
* Disassembling to symbolic ASL+ operators
8
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
8
*
9
Message-id: 20220331222017.2914409-2-edgar.iglesias@gmail.com
9
- * Disassembly of a, Mon Jun 29 09:50:01 2020
10
+ * Disassembly of b, Mon Jun 29 09:50:03 2020
11
*
12
* Original Table Header:
13
* Signature "DSDT"
14
- * Length 0x000014BB (5307)
15
+ * Length 0x00001455 (5205)
16
* Revision 0x02
17
- * Checksum 0xD1
18
+ * Checksum 0xE1
19
* OEM ID "BOCHS "
20
* OEM Table ID "BXPCDSDT"
21
* OEM Revision 0x00000001 (1)
22
@@ -XXX,XX +XXX,XX @@
23
})
24
}
25
26
- Device (FLS0)
27
- {
28
- Name (_HID, "LNRO0015") // _HID: Hardware ID
29
- Name (_UID, Zero) // _UID: Unique ID
30
- Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings
31
- {
32
- Memory32Fixed (ReadWrite,
33
- 0x00000000, // Address Base
34
- 0x04000000, // Address Length
35
- )
36
- })
37
- }
38
-
39
- Device (FLS1)
40
- {
41
- Name (_HID, "LNRO0015") // _HID: Hardware ID
42
- Name (_UID, One) // _UID: Unique ID
43
- Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings
44
- {
45
- Memory32Fixed (ReadWrite,
46
- 0x04000000, // Address Base
47
- 0x04000000, // Address Length
48
- )
49
- })
50
- }
51
-
52
Device (FWCF)
53
{
54
Name (_HID, "QEMU0002") // _HID: Hardware ID
55
56
The other two binaries have the same changes (the removal of the
57
flash devices).
58
59
Signed-off-by: Andrew Jones <drjones@redhat.com>
60
Reviewed-by: Michael S. Tsirkin <mst@redhat.com>
61
Reviewed-by: Eric Auger <eric.auger@redhat.com>
62
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
63
Reviewed-by: Laszlo Ersek <lersek@redhat.com>
64
Message-id: 20200629140938.17566-5-drjones@redhat.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
65
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
66
---
12
include/hw/timer/cadence_ttc.h | 54 ++++++++++++++++++++++++++++++++++
67
tests/qtest/bios-tables-test-allowed-diff.h | 3 ---
13
hw/timer/cadence_ttc.c | 32 ++------------------
68
tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes
14
2 files changed, 56 insertions(+), 30 deletions(-)
69
tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes
15
create mode 100644 include/hw/timer/cadence_ttc.h
70
tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes
71
4 files changed, 3 deletions(-)
16
72
17
diff --git a/include/hw/timer/cadence_ttc.h b/include/hw/timer/cadence_ttc.h
73
diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h
18
new file mode 100644
19
index XXXXXXX..XXXXXXX
20
--- /dev/null
21
+++ b/include/hw/timer/cadence_ttc.h
22
@@ -XXX,XX +XXX,XX @@
23
+/*
24
+ * Xilinx Zynq cadence TTC model
25
+ *
26
+ * Copyright (c) 2011 Xilinx Inc.
27
+ * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com)
28
+ * Copyright (c) 2012 PetaLogix Pty Ltd.
29
+ * Written By Haibing Ma
30
+ * M. Habib
31
+ *
32
+ * This program is free software; you can redistribute it and/or
33
+ * modify it under the terms of the GNU General Public License
34
+ * as published by the Free Software Foundation; either version
35
+ * 2 of the License, or (at your option) any later version.
36
+ *
37
+ * You should have received a copy of the GNU General Public License along
38
+ * with this program; if not, see <http://www.gnu.org/licenses/>.
39
+ */
40
+#ifndef HW_TIMER_CADENCE_TTC_H
41
+#define HW_TIMER_CADENCE_TTC_H
42
+
43
+#include "hw/sysbus.h"
44
+#include "qemu/timer.h"
45
+
46
+typedef struct {
47
+ QEMUTimer *timer;
48
+ int freq;
49
+
50
+ uint32_t reg_clock;
51
+ uint32_t reg_count;
52
+ uint32_t reg_value;
53
+ uint16_t reg_interval;
54
+ uint16_t reg_match[3];
55
+ uint32_t reg_intr;
56
+ uint32_t reg_intr_en;
57
+ uint32_t reg_event_ctrl;
58
+ uint32_t reg_event;
59
+
60
+ uint64_t cpu_time;
61
+ unsigned int cpu_time_valid;
62
+
63
+ qemu_irq irq;
64
+} CadenceTimerState;
65
+
66
+#define TYPE_CADENCE_TTC "cadence_ttc"
67
+OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC)
68
+
69
+struct CadenceTTCState {
70
+ SysBusDevice parent_obj;
71
+
72
+ MemoryRegion iomem;
73
+ CadenceTimerState timer[3];
74
+};
75
+
76
+#endif
77
diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c
78
index XXXXXXX..XXXXXXX 100644
74
index XXXXXXX..XXXXXXX 100644
79
--- a/hw/timer/cadence_ttc.c
75
--- a/tests/qtest/bios-tables-test-allowed-diff.h
80
+++ b/hw/timer/cadence_ttc.c
76
+++ b/tests/qtest/bios-tables-test-allowed-diff.h
81
@@ -XXX,XX +XXX,XX @@
77
@@ -1,4 +1 @@
82
#include "qemu/timer.h"
78
/* List of comma-separated changed AML files to ignore */
83
#include "qom/object.h"
79
-"tests/data/acpi/virt/DSDT",
84
80
-"tests/data/acpi/virt/DSDT.memhp",
85
+#include "hw/timer/cadence_ttc.h"
81
-"tests/data/acpi/virt/DSDT.numamem",
86
+
82
diff --git a/tests/data/acpi/virt/DSDT b/tests/data/acpi/virt/DSDT
87
#ifdef CADENCE_TTC_ERR_DEBUG
83
index XXXXXXX..XXXXXXX 100644
88
#define DB_PRINT(...) do { \
84
GIT binary patch
89
fprintf(stderr, ": %s: ", __func__); \
85
delta 28
90
@@ -XXX,XX +XXX,XX @@
86
kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a
91
#define CLOCK_CTRL_PS_EN 0x00000001
87
92
#define CLOCK_CTRL_PS_V 0x0000001e
88
delta 156
93
89
zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+
94
-typedef struct {
90
zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5
95
- QEMUTimer *timer;
91
LaERl^1zUvy_;n(J
96
- int freq;
92
97
-
93
diff --git a/tests/data/acpi/virt/DSDT.memhp b/tests/data/acpi/virt/DSDT.memhp
98
- uint32_t reg_clock;
94
index XXXXXXX..XXXXXXX 100644
99
- uint32_t reg_count;
95
GIT binary patch
100
- uint32_t reg_value;
96
delta 28
101
- uint16_t reg_interval;
97
kcmeA%S!T@T66_MPOp<|tiD@F2G*jb@iRuX(-^xn@0CHUjRR910
102
- uint16_t reg_match[3];
98
103
- uint32_t reg_intr;
99
delta 156
104
- uint32_t reg_intr_en;
100
zcmZ2x++)J!66_MfBgMeL^l>7WG*kP$iRuaUhHgH=1|0Doo-VvTenI{Q28N~#9Py!^
105
- uint32_t reg_event_ctrl;
101
zE<n;bC|FRCi?5B7fsp|MSSlH!n?PC&v1wsM*TMqS1=eEW7Vhi@(GuwD8){%+U<5Qj
106
- uint32_t reg_event;
102
LIK*+|0yaqism~!^
107
-
103
108
- uint64_t cpu_time;
104
diff --git a/tests/data/acpi/virt/DSDT.numamem b/tests/data/acpi/virt/DSDT.numamem
109
- unsigned int cpu_time_valid;
105
index XXXXXXX..XXXXXXX 100644
110
-
106
GIT binary patch
111
- qemu_irq irq;
107
delta 28
112
-} CadenceTimerState;
108
kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a
113
-
109
114
-#define TYPE_CADENCE_TTC "cadence_ttc"
110
delta 156
115
-OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC)
111
zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+
116
-
112
zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5
117
-struct CadenceTTCState {
113
LaERl^1zUvy_;n(J
118
- SysBusDevice parent_obj;
114
119
-
120
- MemoryRegion iomem;
121
- CadenceTimerState timer[3];
122
-};
123
-
124
static void cadence_timer_update(CadenceTimerState *s)
125
{
126
qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en));
127
--
115
--
128
2.25.1
116
2.20.1
117
118
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@amd.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Add the Cortex-R5Fs of the Versal RPU (Real-time Processing Unit)
3
The temp that gets assigned to clean_addr has been allocated with
4
subsystem.
4
new_tmp_a64, which means that it will be freed at the end of the
5
instruction. Freeing it earlier leads to assertion failure.
5
6
6
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com>
7
The loop creates a complication, in which we allocate a new local
7
Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com>
8
temp, which does need freeing, and the final code path is shared
8
Message-id: 20220406174303.2022038-3-edgar.iglesias@xilinx.com
9
between the loop and non-loop.
10
11
Fix this complication by adding new_tmp_a64_local so that the new
12
local temp is freed at the end, and can be treated exactly like
13
the non-loop path.
14
15
Fixes: bba87d0a0f4
16
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
17
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
18
Message-id: 20200702175605.1987125-1-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
20
---
11
include/hw/arm/xlnx-versal.h | 10 ++++++++++
21
target/arm/translate-a64.h | 1 +
12
hw/arm/xlnx-versal-virt.c | 6 +++---
22
target/arm/translate-a64.c | 6 ++++++
13
hw/arm/xlnx-versal.c | 36 ++++++++++++++++++++++++++++++++++++
23
target/arm/translate-sve.c | 8 ++------
14
3 files changed, 49 insertions(+), 3 deletions(-)
24
3 files changed, 9 insertions(+), 6 deletions(-)
15
25
16
diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h
26
diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h
17
index XXXXXXX..XXXXXXX 100644
27
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/arm/xlnx-versal.h
28
--- a/target/arm/translate-a64.h
19
+++ b/include/hw/arm/xlnx-versal.h
29
+++ b/target/arm/translate-a64.h
20
@@ -XXX,XX +XXX,XX @@
30
@@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s);
21
OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL)
31
} while (0)
22
32
23
#define XLNX_VERSAL_NR_ACPUS 2
33
TCGv_i64 new_tmp_a64(DisasContext *s);
24
+#define XLNX_VERSAL_NR_RCPUS 2
34
+TCGv_i64 new_tmp_a64_local(DisasContext *s);
25
#define XLNX_VERSAL_NR_UARTS 2
35
TCGv_i64 new_tmp_a64_zero(DisasContext *s);
26
#define XLNX_VERSAL_NR_GEMS 2
36
TCGv_i64 cpu_reg(DisasContext *s, int reg);
27
#define XLNX_VERSAL_NR_ADMAS 8
37
TCGv_i64 cpu_reg_sp(DisasContext *s, int reg);
28
@@ -XXX,XX +XXX,XX @@ struct Versal {
38
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
29
VersalUsb2 usb;
30
} iou;
31
32
+ /* Real-time Processing Unit. */
33
+ struct {
34
+ MemoryRegion mr;
35
+ MemoryRegion mr_ps_alias;
36
+
37
+ CPUClusterState cluster;
38
+ ARMCPU cpu[XLNX_VERSAL_NR_RCPUS];
39
+ } rpu;
40
+
41
struct {
42
qemu_or_irq irq_orgate;
43
XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM];
44
diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c
45
index XXXXXXX..XXXXXXX 100644
39
index XXXXXXX..XXXXXXX 100644
46
--- a/hw/arm/xlnx-versal-virt.c
40
--- a/target/arm/translate-a64.c
47
+++ b/hw/arm/xlnx-versal-virt.c
41
+++ b/target/arm/translate-a64.c
48
@@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data)
42
@@ -XXX,XX +XXX,XX @@ TCGv_i64 new_tmp_a64(DisasContext *s)
49
43
return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_new_i64();
50
mc->desc = "Xilinx Versal Virtual development board";
51
mc->init = versal_virt_init;
52
- mc->min_cpus = XLNX_VERSAL_NR_ACPUS;
53
- mc->max_cpus = XLNX_VERSAL_NR_ACPUS;
54
- mc->default_cpus = XLNX_VERSAL_NR_ACPUS;
55
+ mc->min_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS;
56
+ mc->max_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS;
57
+ mc->default_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS;
58
mc->no_cdrom = true;
59
mc->default_ram_id = "ddr";
60
}
44
}
61
diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c
45
62
index XXXXXXX..XXXXXXX 100644
46
+TCGv_i64 new_tmp_a64_local(DisasContext *s)
63
--- a/hw/arm/xlnx-versal.c
64
+++ b/hw/arm/xlnx-versal.c
65
@@ -XXX,XX +XXX,XX @@
66
#include "hw/sysbus.h"
67
68
#define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72")
69
+#define XLNX_VERSAL_RCPU_TYPE ARM_CPU_TYPE_NAME("cortex-r5f")
70
#define GEM_REVISION 0x40070106
71
72
#define VERSAL_NUM_PMC_APB_IRQS 3
73
@@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic)
74
}
75
}
76
77
+static void versal_create_rpu_cpus(Versal *s)
78
+{
47
+{
79
+ int i;
48
+ assert(s->tmp_a64_count < TMP_A64_MAX);
80
+
49
+ return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_local_new_i64();
81
+ object_initialize_child(OBJECT(s), "rpu-cluster", &s->lpd.rpu.cluster,
82
+ TYPE_CPU_CLUSTER);
83
+ qdev_prop_set_uint32(DEVICE(&s->lpd.rpu.cluster), "cluster-id", 1);
84
+
85
+ for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) {
86
+ Object *obj;
87
+
88
+ object_initialize_child(OBJECT(&s->lpd.rpu.cluster),
89
+ "rpu-cpu[*]", &s->lpd.rpu.cpu[i],
90
+ XLNX_VERSAL_RCPU_TYPE);
91
+ obj = OBJECT(&s->lpd.rpu.cpu[i]);
92
+ object_property_set_bool(obj, "start-powered-off", true,
93
+ &error_abort);
94
+
95
+ object_property_set_int(obj, "mp-affinity", 0x100 | i, &error_abort);
96
+ object_property_set_int(obj, "core-count", ARRAY_SIZE(s->lpd.rpu.cpu),
97
+ &error_abort);
98
+ object_property_set_link(obj, "memory", OBJECT(&s->lpd.rpu.mr),
99
+ &error_abort);
100
+ qdev_realize(DEVICE(obj), NULL, &error_fatal);
101
+ }
102
+
103
+ qdev_realize(DEVICE(&s->lpd.rpu.cluster), NULL, &error_fatal);
104
+}
50
+}
105
+
51
+
106
static void versal_create_uarts(Versal *s, qemu_irq *pic)
52
TCGv_i64 new_tmp_a64_zero(DisasContext *s)
107
{
53
{
108
int i;
54
TCGv_i64 t = new_tmp_a64(s);
109
@@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp)
55
diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c
110
56
index XXXXXXX..XXXXXXX 100644
111
versal_create_apu_cpus(s);
57
--- a/target/arm/translate-sve.c
112
versal_create_apu_gic(s, pic);
58
+++ b/target/arm/translate-sve.c
113
+ versal_create_rpu_cpus(s);
59
@@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
114
versal_create_uarts(s, pic);
60
115
versal_create_usbs(s, pic);
61
/* Copy the clean address into a local temp, live across the loop. */
116
versal_create_gems(s, pic);
62
t0 = clean_addr;
117
@@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp)
63
- clean_addr = tcg_temp_local_new_i64();
118
64
+ clean_addr = new_tmp_a64_local(s);
119
memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0);
65
tcg_gen_mov_i64(clean_addr, t0);
120
memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0);
66
- tcg_temp_free_i64(t0);
121
+ memory_region_add_subregion_overlap(&s->lpd.rpu.mr, 0,
67
122
+ &s->lpd.rpu.mr_ps_alias, 0);
68
gen_set_label(loop);
69
70
@@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
71
tcg_gen_st_i64(t0, cpu_env, vofs + len_align);
72
tcg_temp_free_i64(t0);
73
}
74
- tcg_temp_free_i64(clean_addr);
123
}
75
}
124
76
125
static void versal_init(Object *obj)
77
/* Similarly for stores. */
126
@@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj)
78
@@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
127
Versal *s = XLNX_VERSAL(obj);
79
128
80
/* Copy the clean address into a local temp, live across the loop. */
129
memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX);
81
t0 = clean_addr;
130
+ memory_region_init(&s->lpd.rpu.mr, obj, "mr-rpu", UINT64_MAX);
82
- clean_addr = tcg_temp_local_new_i64();
131
memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX);
83
+ clean_addr = new_tmp_a64_local(s);
132
+ memory_region_init_alias(&s->lpd.rpu.mr_ps_alias, OBJECT(s),
84
tcg_gen_mov_i64(clean_addr, t0);
133
+ "mr-rpu-ps-alias", &s->mr_ps, 0, UINT64_MAX);
85
- tcg_temp_free_i64(t0);
86
87
gen_set_label(loop);
88
89
@@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm)
90
}
91
tcg_temp_free_i64(t0);
92
}
93
- tcg_temp_free_i64(clean_addr);
134
}
94
}
135
95
136
static Property versal_properties[] = {
96
static bool trans_LDR_zri(DisasContext *s, arg_rri *a)
137
--
97
--
138
2.25.1
98
2.20.1
99
100
diff view generated by jsdifflib
1
The combiner_grp_to_gic_id[] array includes the EXT_GIC_ID_MCT_G0
1
In bcm2835_fb_mbox_push(), Coverity complains (CID 1429989) that we
2
and EXT_GIC_ID_MCT_G1 multiple times. This means that we will
2
pass a pointer to a local struct to another function without
3
connect multiple IRQs up to the same external GIC input, which
3
initializing all its fields. This is a real bug:
4
is not permitted. We do the same thing in the code in
4
bcm2835_fb_reconfigure() copies the whole of our new BCM2385FBConfig
5
exynos4210_init_board_irqs() because the conditionals selecting
5
struct into s->config, so any fields we don't initialize will corrupt
6
an irq_id in the first loop match multiple interrupt IDs.
6
the state of the device.
7
7
8
Overall we do this for interrupt IDs
8
Copy the two fields which we don't want to update (pixo and alpha)
9
(1, 4), (12, 4), (35, 4), (51, 4), (53, 4) for EXT_GIC_ID_MCT_G0
9
from the existing config so we don't accidentally change them.
10
and
11
(1, 5), (12, 5), (35, 5), (51, 5), (53, 5) for EXT_GIC_ID_MCT_G1
12
10
13
These correspond to the cases for the multi-core timer that we are
11
Fixes: cfb7ba983857e40e88
14
wiring up to multiple inputs on the combiner in
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
exynos4210_combiner_get_gpioin(). That code already deals with all
13
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
16
these interrupt IDs being the same input source, so we don't need to
14
Message-id: 20200628195436.27582-1-peter.maydell@linaro.org
17
connect the external GIC interrupt for any of them except the first
15
---
18
(1, 4) and (1, 5). Remove the array entries and conditionals which
16
hw/display/bcm2835_fb.c | 4 ++++
19
were incorrectly causing us to wire up extra lines.
17
1 file changed, 4 insertions(+)
20
18
21
This bug didn't cause any visible effects, because we only connect
19
diff --git a/hw/display/bcm2835_fb.c b/hw/display/bcm2835_fb.c
22
up a device to the "primary" ID values (1, 4) and (1, 5), so the
20
index XXXXXXX..XXXXXXX 100644
23
extra lines would never be set to a level.
21
--- a/hw/display/bcm2835_fb.c
22
+++ b/hw/display/bcm2835_fb.c
23
@@ -XXX,XX +XXX,XX @@ static void bcm2835_fb_mbox_push(BCM2835FBState *s, uint32_t value)
24
newconf.base = s->vcram_base | (value & 0xc0000000);
25
newconf.base += BCM2835_FB_OFFSET;
26
27
+ /* Copy fields which we don't want to change from the existing config */
28
+ newconf.pixo = s->config.pixo;
29
+ newconf.alpha = s->config.alpha;
30
+
31
bcm2835_fb_validate_config(&newconf);
32
33
pitch = bcm2835_fb_get_pitch(&newconf);
34
--
35
2.20.1
24
36
25
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
27
Message-id: 20220404154658.565020-16-peter.maydell@linaro.org
28
---
29
include/hw/arm/exynos4210.h | 2 +-
30
hw/arm/exynos4210.c | 12 +++++-------
31
2 files changed, 6 insertions(+), 8 deletions(-)
32
37
33
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
34
index XXXXXXX..XXXXXXX 100644
35
--- a/include/hw/arm/exynos4210.h
36
+++ b/include/hw/arm/exynos4210.h
37
@@ -XXX,XX +XXX,XX @@
38
* one for every non-zero entry in combiner_grp_to_gic_id[].
39
* We'll assert in exynos4210_init_board_irqs() if this is wrong.
40
*/
41
-#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60)
42
+#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54)
43
44
typedef struct Exynos4210Irq {
45
qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
46
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
47
index XXXXXXX..XXXXXXX 100644
48
--- a/hw/arm/exynos4210.c
49
+++ b/hw/arm/exynos4210.c
50
@@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
51
/* int combiner group 34 */
52
{ EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC },
53
/* int combiner group 35 */
54
- { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
55
+ { 0, 0, 0, EXT_GIC_ID_MCT_L1 },
56
/* int combiner group 36 */
57
{ EXT_GIC_ID_MIXER },
58
/* int combiner group 37 */
59
@@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
60
/* groups 38-50 */
61
{ }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { },
62
/* int combiner group 51 */
63
- { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
64
+ { EXT_GIC_ID_MCT_L0 },
65
/* group 52 */
66
{ },
67
/* int combiner group 53 */
68
- { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
69
+ { EXT_GIC_ID_WDT },
70
/* groups 54-63 */
71
{ }, { }, { }, { }, { }, { }, { }, { }, { }, { }
72
};
73
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
74
75
for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) {
76
irq_id = 0;
77
- if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) ||
78
- n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) {
79
+ if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4)) {
80
/* MCT_G0 is passed to External GIC */
81
irq_id = EXT_GIC_ID_MCT_G0;
82
}
83
- if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) ||
84
- n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) {
85
+ if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5)) {
86
/* MCT_G1 is passed to External and GIC */
87
irq_id = EXT_GIC_ID_MCT_G1;
88
}
89
--
90
2.25.1
diff view generated by jsdifflib
1
The exynos4210 SoC mostly creates its child devices as if it were
1
The spitz board has been around a long time, and still has a fair number
2
board code. This includes the a9mpcore object. Switch that to a
2
of hard-coded tab characters in it. We're about to do some work on
3
new-style "embedded in the state struct" creation, because in the
3
this source file, so start out by expanding out the tabs.
4
next commit we're going to want to refer to the object again further
4
5
down in the exynos4210_realize() function.
5
This commit is a pure whitespace only change.
6
6
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 20220404154658.565020-4-peter.maydell@linaro.org
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20200628142429.17111-2-peter.maydell@linaro.org
10
---
11
---
11
include/hw/arm/exynos4210.h | 2 ++
12
hw/arm/spitz.c | 156 ++++++++++++++++++++++++-------------------------
12
hw/arm/exynos4210.c | 11 ++++++-----
13
1 file changed, 78 insertions(+), 78 deletions(-)
13
2 files changed, 8 insertions(+), 5 deletions(-)
14
14
15
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
15
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/arm/exynos4210.h
17
--- a/hw/arm/spitz.c
18
+++ b/include/hw/arm/exynos4210.h
18
+++ b/hw/arm/spitz.c
19
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@
20
20
#include "cpu.h"
21
#include "hw/or-irq.h"
21
22
#include "hw/sysbus.h"
22
#undef REG_FMT
23
+#include "hw/cpu/a9mpcore.h"
23
-#define REG_FMT            "0x%02lx"
24
#include "target/arm/cpu-qom.h"
24
+#define REG_FMT "0x%02lx"
25
#include "qom/object.h"
25
26
26
/* Spitz Flash */
27
@@ -XXX,XX +XXX,XX @@ struct Exynos4210State {
27
-#define FLASH_BASE        0x0c000000
28
I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER];
28
-#define FLASH_ECCLPLB        0x00    /* Line parity 7 - 0 bit */
29
qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA];
29
-#define FLASH_ECCLPUB        0x04    /* Line parity 15 - 8 bit */
30
qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS];
30
-#define FLASH_ECCCP        0x08    /* Column parity 5 - 0 bit */
31
+ A9MPPrivState a9mpcore;
31
-#define FLASH_ECCCNTR        0x0c    /* ECC byte counter */
32
-#define FLASH_ECCCLRR        0x10    /* Clear ECC */
33
-#define FLASH_FLASHIO        0x14    /* Flash I/O */
34
-#define FLASH_FLASHCTL        0x18    /* Flash Control */
35
+#define FLASH_BASE 0x0c000000
36
+#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */
37
+#define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */
38
+#define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */
39
+#define FLASH_ECCCNTR 0x0c /* ECC byte counter */
40
+#define FLASH_ECCCLRR 0x10 /* Clear ECC */
41
+#define FLASH_FLASHIO 0x14 /* Flash I/O */
42
+#define FLASH_FLASHCTL 0x18 /* Flash Control */
43
44
-#define FLASHCTL_CE0        (1 << 0)
45
-#define FLASHCTL_CLE        (1 << 1)
46
-#define FLASHCTL_ALE        (1 << 2)
47
-#define FLASHCTL_WP        (1 << 3)
48
-#define FLASHCTL_CE1        (1 << 4)
49
-#define FLASHCTL_RYBY        (1 << 5)
50
-#define FLASHCTL_NCE        (FLASHCTL_CE0 | FLASHCTL_CE1)
51
+#define FLASHCTL_CE0 (1 << 0)
52
+#define FLASHCTL_CLE (1 << 1)
53
+#define FLASHCTL_ALE (1 << 2)
54
+#define FLASHCTL_WP (1 << 3)
55
+#define FLASHCTL_CE1 (1 << 4)
56
+#define FLASHCTL_RYBY (1 << 5)
57
+#define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1)
58
59
#define TYPE_SL_NAND "sl-nand"
60
#define SL_NAND(obj) OBJECT_CHECK(SLNANDState, (obj), TYPE_SL_NAND)
61
@@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size)
62
int ryby;
63
64
switch (addr) {
65
-#define BSHR(byte, from, to)    ((s->ecc.lp[byte] >> (from - to)) & (1 << to))
66
+#define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to))
67
case FLASH_ECCLPLB:
68
return BSHR(0, 4, 0) | BSHR(0, 5, 2) | BSHR(0, 6, 4) | BSHR(0, 7, 6) |
69
BSHR(1, 4, 1) | BSHR(1, 5, 3) | BSHR(1, 6, 5) | BSHR(1, 7, 7);
70
71
-#define BSHL(byte, from, to)    ((s->ecc.lp[byte] << (to - from)) & (1 << to))
72
+#define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to))
73
case FLASH_ECCLPUB:
74
return BSHL(0, 0, 0) | BSHL(0, 1, 2) | BSHL(0, 2, 4) | BSHL(0, 3, 6) |
75
BSHL(1, 0, 1) | BSHL(1, 1, 3) | BSHL(1, 2, 5) | BSHL(1, 3, 7);
76
@@ -XXX,XX +XXX,XX @@ static void sl_nand_realize(DeviceState *dev, Error **errp)
77
78
/* Spitz Keyboard */
79
80
-#define SPITZ_KEY_STROBE_NUM    11
81
-#define SPITZ_KEY_SENSE_NUM    7
82
+#define SPITZ_KEY_STROBE_NUM 11
83
+#define SPITZ_KEY_SENSE_NUM 7
84
85
static const int spitz_gpio_key_sense[SPITZ_KEY_SENSE_NUM] = {
86
12, 17, 91, 34, 36, 38, 39
87
@@ -XXX,XX +XXX,XX @@ static int spitz_keymap[SPITZ_KEY_SENSE_NUM + 1][SPITZ_KEY_STROBE_NUM] = {
88
{ 0x52, 0x43, 0x01, 0x47, 0x49, -1 , -1 , -1 , -1 , -1 , -1 },
32
};
89
};
33
90
34
#define TYPE_EXYNOS4210_SOC "exynos4210"
91
-#define SPITZ_GPIO_AK_INT    13    /* Remote control */
35
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
92
-#define SPITZ_GPIO_SYNC        16    /* Sync button */
36
index XXXXXXX..XXXXXXX 100644
93
-#define SPITZ_GPIO_ON_KEY    95    /* Power button */
37
--- a/hw/arm/exynos4210.c
94
-#define SPITZ_GPIO_SWA        97    /* Lid */
38
+++ b/hw/arm/exynos4210.c
95
-#define SPITZ_GPIO_SWB        96    /* Tablet mode */
39
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
96
+#define SPITZ_GPIO_AK_INT 13 /* Remote control */
97
+#define SPITZ_GPIO_SYNC 16 /* Sync button */
98
+#define SPITZ_GPIO_ON_KEY 95 /* Power button */
99
+#define SPITZ_GPIO_SWA 97 /* Lid */
100
+#define SPITZ_GPIO_SWB 96 /* Tablet mode */
101
102
/* The special buttons are mapped to unused keys */
103
static const int spitz_gpiomap[5] = {
104
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_keydown(SpitzKeyboardState *s, int keycode)
105
#define SPITZ_MOD_CTRL (1 << 8)
106
#define SPITZ_MOD_FN (1 << 9)
107
108
-#define QUEUE_KEY(c)    s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c
109
+#define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c
110
111
static void spitz_keyboard_handler(void *opaque, int keycode)
112
{
113
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_handler(void *opaque, int keycode)
114
uint16_t code;
115
int mapcode;
116
switch (keycode) {
117
- case 0x2a:    /* Left Shift */
118
+ case 0x2a: /* Left Shift */
119
s->modifiers |= 1;
120
break;
121
case 0xaa:
122
s->modifiers &= ~1;
123
break;
124
- case 0x36:    /* Right Shift */
125
+ case 0x36: /* Right Shift */
126
s->modifiers |= 2;
127
break;
128
case 0xb6:
129
s->modifiers &= ~2;
130
break;
131
- case 0x1d:    /* Control */
132
+ case 0x1d: /* Control */
133
s->modifiers |= 4;
134
break;
135
case 0x9d:
136
s->modifiers &= ~4;
137
break;
138
- case 0x38:    /* Alt */
139
+ case 0x38: /* Alt */
140
s->modifiers |= 8;
141
break;
142
case 0xb8:
143
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp)
144
145
/* LCD backlight controller */
146
147
-#define LCDTG_RESCTL    0x00
148
-#define LCDTG_PHACTRL    0x01
149
-#define LCDTG_DUTYCTRL    0x02
150
-#define LCDTG_POWERREG0    0x03
151
-#define LCDTG_POWERREG1    0x04
152
-#define LCDTG_GPOR3    0x05
153
-#define LCDTG_PICTRL    0x06
154
-#define LCDTG_POLCTRL    0x07
155
+#define LCDTG_RESCTL 0x00
156
+#define LCDTG_PHACTRL 0x01
157
+#define LCDTG_DUTYCTRL 0x02
158
+#define LCDTG_POWERREG0 0x03
159
+#define LCDTG_POWERREG1 0x04
160
+#define LCDTG_GPOR3 0x05
161
+#define LCDTG_PICTRL 0x06
162
+#define LCDTG_POLCTRL 0x07
163
164
typedef struct {
165
SSISlave ssidev;
166
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *dev, Error **errp)
167
168
/* SSP devices */
169
170
-#define CORGI_SSP_PORT        2
171
+#define CORGI_SSP_PORT 2
172
173
-#define SPITZ_GPIO_LCDCON_CS    53
174
-#define SPITZ_GPIO_ADS7846_CS    14
175
-#define SPITZ_GPIO_MAX1111_CS    20
176
-#define SPITZ_GPIO_TP_INT    11
177
+#define SPITZ_GPIO_LCDCON_CS 53
178
+#define SPITZ_GPIO_ADS7846_CS 14
179
+#define SPITZ_GPIO_MAX1111_CS 20
180
+#define SPITZ_GPIO_TP_INT 11
181
182
static DeviceState *max1111;
183
184
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
185
s->enable[line] = !level;
186
}
187
188
-#define MAX1111_BATT_VOLT    1
189
-#define MAX1111_BATT_TEMP    2
190
-#define MAX1111_ACIN_VOLT    3
191
+#define MAX1111_BATT_VOLT 1
192
+#define MAX1111_BATT_TEMP 2
193
+#define MAX1111_ACIN_VOLT 3
194
195
-#define SPITZ_BATTERY_TEMP    0xe0    /* About 2.9V */
196
-#define SPITZ_BATTERY_VOLT    0xd0    /* About 4.0V */
197
-#define SPITZ_CHARGEON_ACIN    0x80    /* About 5.0V */
198
+#define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */
199
+#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */
200
+#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */
201
202
static void spitz_adc_temp_on(void *opaque, int line, int level)
203
{
204
@@ -XXX,XX +XXX,XX @@ static void spitz_microdrive_attach(PXA2xxState *cpu, int slot)
205
206
/* Wm8750 and Max7310 on I2C */
207
208
-#define AKITA_MAX_ADDR    0x18
209
-#define SPITZ_WM_ADDRL    0x1b
210
-#define SPITZ_WM_ADDRH    0x1a
211
+#define AKITA_MAX_ADDR 0x18
212
+#define SPITZ_WM_ADDRL 0x1b
213
+#define SPITZ_WM_ADDRH 0x1a
214
215
-#define SPITZ_GPIO_WM    5
216
+#define SPITZ_GPIO_WM 5
217
218
static void spitz_wm8750_addr(void *opaque, int line, int level)
219
{
220
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
40
}
221
}
41
42
/* Private memory region and Internal GIC */
43
- dev = qdev_new(TYPE_A9MPCORE_PRIV);
44
- qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS);
45
- busdev = SYS_BUS_DEVICE(dev);
46
- sysbus_realize_and_unref(busdev, &error_fatal);
47
+ qdev_prop_set_uint32(DEVICE(&s->a9mpcore), "num-cpu", EXYNOS4210_NCPUS);
48
+ busdev = SYS_BUS_DEVICE(&s->a9mpcore);
49
+ sysbus_realize(busdev, &error_fatal);
50
sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR);
51
for (n = 0; n < EXYNOS4210_NCPUS; n++) {
52
sysbus_connect_irq(busdev, n,
53
qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0));
54
}
55
for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) {
56
- s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n);
57
+ s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n);
58
}
59
60
/* Cache controller */
61
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj)
62
g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i);
63
object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ);
64
}
65
+
66
+ object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
67
}
222
}
68
223
69
static void exynos4210_class_init(ObjectClass *klass, void *data)
224
-#define SPITZ_SCP_LED_GREEN        1
225
-#define SPITZ_SCP_JK_B            2
226
-#define SPITZ_SCP_CHRG_ON        3
227
-#define SPITZ_SCP_MUTE_L        4
228
-#define SPITZ_SCP_MUTE_R        5
229
-#define SPITZ_SCP_CF_POWER        6
230
-#define SPITZ_SCP_LED_ORANGE        7
231
-#define SPITZ_SCP_JK_A            8
232
-#define SPITZ_SCP_ADC_TEMP_ON        9
233
-#define SPITZ_SCP2_IR_ON        1
234
-#define SPITZ_SCP2_AKIN_PULLUP        2
235
-#define SPITZ_SCP2_BACKLIGHT_CONT    7
236
-#define SPITZ_SCP2_BACKLIGHT_ON        8
237
-#define SPITZ_SCP2_MIC_BIAS        9
238
+#define SPITZ_SCP_LED_GREEN 1
239
+#define SPITZ_SCP_JK_B 2
240
+#define SPITZ_SCP_CHRG_ON 3
241
+#define SPITZ_SCP_MUTE_L 4
242
+#define SPITZ_SCP_MUTE_R 5
243
+#define SPITZ_SCP_CF_POWER 6
244
+#define SPITZ_SCP_LED_ORANGE 7
245
+#define SPITZ_SCP_JK_A 8
246
+#define SPITZ_SCP_ADC_TEMP_ON 9
247
+#define SPITZ_SCP2_IR_ON 1
248
+#define SPITZ_SCP2_AKIN_PULLUP 2
249
+#define SPITZ_SCP2_BACKLIGHT_CONT 7
250
+#define SPITZ_SCP2_BACKLIGHT_ON 8
251
+#define SPITZ_SCP2_MIC_BIAS 9
252
253
static void spitz_scoop_gpio_setup(PXA2xxState *cpu,
254
DeviceState *scp0, DeviceState *scp1)
255
@@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(PXA2xxState *cpu,
256
qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
257
}
258
259
-#define SPITZ_GPIO_HSYNC        22
260
-#define SPITZ_GPIO_SD_DETECT        9
261
-#define SPITZ_GPIO_SD_WP        81
262
-#define SPITZ_GPIO_ON_RESET        89
263
-#define SPITZ_GPIO_BAT_COVER        90
264
-#define SPITZ_GPIO_CF1_IRQ        105
265
-#define SPITZ_GPIO_CF1_CD        94
266
-#define SPITZ_GPIO_CF2_IRQ        106
267
-#define SPITZ_GPIO_CF2_CD        93
268
+#define SPITZ_GPIO_HSYNC 22
269
+#define SPITZ_GPIO_SD_DETECT 9
270
+#define SPITZ_GPIO_SD_WP 81
271
+#define SPITZ_GPIO_ON_RESET 89
272
+#define SPITZ_GPIO_BAT_COVER 90
273
+#define SPITZ_GPIO_CF1_IRQ 105
274
+#define SPITZ_GPIO_CF1_CD 94
275
+#define SPITZ_GPIO_CF2_IRQ 106
276
+#define SPITZ_GPIO_CF2_CD 93
277
278
static int spitz_hsync;
279
280
@@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots)
281
/* Board init. */
282
enum spitz_model_e { spitz, akita, borzoi, terrier };
283
284
-#define SPITZ_RAM    0x04000000
285
-#define SPITZ_ROM    0x00800000
286
+#define SPITZ_RAM 0x04000000
287
+#define SPITZ_ROM 0x00800000
288
289
static struct arm_boot_info spitz_binfo = {
290
.loader_start = PXA2XX_SDRAM_BASE,
70
--
291
--
71
2.25.1
292
2.20.1
293
294
diff view generated by jsdifflib
1
Now we have removed the only use of TYPE_EXYNOS4210_IRQ_GATE we can
1
For the four Spitz-family machines (akita, borzoi, spitz, terrier)
2
delete the device entirely.
2
create a proper abstract class SpitzMachineClass which encapsulates
3
the common behaviour, rather than having them all derive directly
4
from TYPE_MACHINE:
5
* instead of each machine class setting mc->init to a wrapper
6
function which calls spitz_common_init() with parameters,
7
put that data in the SpitzMachineClass and make spitz_common_init
8
the SpitzMachineClass machine-init function
9
* move the settings of mc->block_default_type and
10
mc->ignore_memory_transaction_failures into the SpitzMachineClass
11
class init rather than repeating them in each machine's class init
12
13
(The motivation is that we're going to want to keep some state in
14
the SpitzMachineState so we can connect GPIOs between devices created
15
in one sub-function of the machine init to devices created in a
16
different sub-function.)
3
17
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
19
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Message-id: 20220404154658.565020-3-peter.maydell@linaro.org
20
Message-id: 20200628142429.17111-3-peter.maydell@linaro.org
7
---
21
---
8
hw/intc/exynos4210_gic.c | 107 ---------------------------------------
22
hw/arm/spitz.c | 91 ++++++++++++++++++++++++++++++--------------------
9
1 file changed, 107 deletions(-)
23
1 file changed, 55 insertions(+), 36 deletions(-)
10
24
11
diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c
25
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
12
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/intc/exynos4210_gic.c
27
--- a/hw/arm/spitz.c
14
+++ b/hw/intc/exynos4210_gic.c
28
+++ b/hw/arm/spitz.c
15
@@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_register_types(void)
29
@@ -XXX,XX +XXX,XX @@
16
}
30
#include "exec/address-spaces.h"
17
31
#include "cpu.h"
18
type_init(exynos4210_gic_register_types)
32
33
+enum spitz_model_e { spitz, akita, borzoi, terrier };
34
+
35
+typedef struct {
36
+ MachineClass parent;
37
+ enum spitz_model_e model;
38
+ int arm_id;
39
+} SpitzMachineClass;
40
+
41
+typedef struct {
42
+ MachineState parent;
43
+} SpitzMachineState;
44
+
45
+#define TYPE_SPITZ_MACHINE "spitz-common"
46
+#define SPITZ_MACHINE(obj) \
47
+ OBJECT_CHECK(SpitzMachineState, obj, TYPE_SPITZ_MACHINE)
48
+#define SPITZ_MACHINE_GET_CLASS(obj) \
49
+ OBJECT_GET_CLASS(SpitzMachineClass, obj, TYPE_SPITZ_MACHINE)
50
+#define SPITZ_MACHINE_CLASS(klass) \
51
+ OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE)
52
+
53
#undef REG_FMT
54
#define REG_FMT "0x%02lx"
55
56
@@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots)
57
}
58
59
/* Board init. */
60
-enum spitz_model_e { spitz, akita, borzoi, terrier };
19
-
61
-
20
-/* IRQ OR Gate struct.
62
#define SPITZ_RAM 0x04000000
21
- *
63
#define SPITZ_ROM 0x00800000
22
- * This device models an OR gate. There are n_in input qdev gpio lines and one
64
23
- * output sysbus IRQ line. The output IRQ level is formed as OR between all
65
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = {
24
- * gpio inputs.
66
.ram_size = 0x04000000,
25
- */
67
};
26
-
68
27
-#define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate"
69
-static void spitz_common_init(MachineState *machine,
28
-OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210IRQGateState, EXYNOS4210_IRQ_GATE)
70
- enum spitz_model_e model, int arm_id)
29
-
71
+static void spitz_common_init(MachineState *machine)
30
-struct Exynos4210IRQGateState {
72
{
31
- SysBusDevice parent_obj;
73
+ SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine);
32
-
74
+ enum spitz_model_e model = smc->model;
33
- uint32_t n_in; /* inputs amount */
75
PXA2xxState *mpu;
34
- uint32_t *level; /* input levels */
76
DeviceState *scp0, *scp1 = NULL;
35
- qemu_irq out; /* output IRQ */
77
MemoryRegion *address_space_mem = get_system_memory();
36
-};
78
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine,
37
-
79
/* A 4.0 GB microdrive is permanently sitting in CF slot 0. */
38
-static Property exynos4210_irq_gate_properties[] = {
80
spitz_microdrive_attach(mpu, 0);
39
- DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState, n_in, 1),
81
40
- DEFINE_PROP_END_OF_LIST(),
82
- spitz_binfo.board_id = arm_id;
41
-};
83
+ spitz_binfo.board_id = smc->arm_id;
42
-
84
arm_load_kernel(mpu->cpu, machine, &spitz_binfo);
43
-static const VMStateDescription vmstate_exynos4210_irq_gate = {
85
sl_bootparam_write(SL_PXA_PARAM_BASE);
44
- .name = "exynos4210.irq_gate",
86
}
45
- .version_id = 2,
87
46
- .minimum_version_id = 2,
88
-static void spitz_init(MachineState *machine)
47
- .fields = (VMStateField[]) {
89
+static void spitz_common_class_init(ObjectClass *oc, void *data)
48
- VMSTATE_VBUFFER_UINT32(level, Exynos4210IRQGateState, 1, NULL, n_in),
90
{
49
- VMSTATE_END_OF_LIST()
91
- spitz_common_init(machine, spitz, 0x2c9);
50
- }
92
+ MachineClass *mc = MACHINE_CLASS(oc);
51
-};
93
+
52
-
94
+ mc->block_default_type = IF_IDE;
53
-/* Process a change in IRQ input. */
95
+ mc->ignore_memory_transaction_failures = true;
54
-static void exynos4210_irq_gate_handler(void *opaque, int irq, int level)
96
+ mc->init = spitz_common_init;
97
}
98
99
-static void borzoi_init(MachineState *machine)
55
-{
100
-{
56
- Exynos4210IRQGateState *s = (Exynos4210IRQGateState *)opaque;
101
- spitz_common_init(machine, borzoi, 0x33f);
57
- uint32_t i;
58
-
59
- assert(irq < s->n_in);
60
-
61
- s->level[irq] = level;
62
-
63
- for (i = 0; i < s->n_in; i++) {
64
- if (s->level[i] >= 1) {
65
- qemu_irq_raise(s->out);
66
- return;
67
- }
68
- }
69
-
70
- qemu_irq_lower(s->out);
71
-}
102
-}
72
-
103
-
73
-static void exynos4210_irq_gate_reset(DeviceState *d)
104
-static void akita_init(MachineState *machine)
74
-{
105
-{
75
- Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(d);
106
- spitz_common_init(machine, akita, 0x2e8);
76
-
77
- memset(s->level, 0, s->n_in * sizeof(*s->level));
78
-}
107
-}
79
-
108
-
80
-/*
109
-static void terrier_init(MachineState *machine)
81
- * IRQ Gate initialization.
82
- */
83
-static void exynos4210_irq_gate_init(Object *obj)
84
-{
110
-{
85
- Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(obj);
111
- spitz_common_init(machine, terrier, 0x33f);
86
- SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
87
-
88
- sysbus_init_irq(sbd, &s->out);
89
-}
112
-}
90
-
113
+static const TypeInfo spitz_common_info = {
91
-static void exynos4210_irq_gate_realize(DeviceState *dev, Error **errp)
114
+ .name = TYPE_SPITZ_MACHINE,
92
-{
115
+ .parent = TYPE_MACHINE,
93
- Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(dev);
116
+ .abstract = true,
94
-
117
+ .instance_size = sizeof(SpitzMachineState),
95
- /* Allocate general purpose input signals and connect a handler to each of
118
+ .class_size = sizeof(SpitzMachineClass),
96
- * them */
119
+ .class_init = spitz_common_class_init,
97
- qdev_init_gpio_in(dev, exynos4210_irq_gate_handler, s->n_in);
120
+};
98
-
121
99
- s->level = g_malloc0(s->n_in * sizeof(*s->level));
122
static void akitapda_class_init(ObjectClass *oc, void *data)
100
-}
123
{
101
-
124
MachineClass *mc = MACHINE_CLASS(oc);
102
-static void exynos4210_irq_gate_class_init(ObjectClass *klass, void *data)
125
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
103
-{
126
104
- DeviceClass *dc = DEVICE_CLASS(klass);
127
mc->desc = "Sharp SL-C1000 (Akita) PDA (PXA270)";
105
-
128
- mc->init = akita_init;
106
- dc->reset = exynos4210_irq_gate_reset;
129
- mc->ignore_memory_transaction_failures = true;
107
- dc->vmsd = &vmstate_exynos4210_irq_gate;
130
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
108
- device_class_set_props(dc, exynos4210_irq_gate_properties);
131
+ smc->model = akita;
109
- dc->realize = exynos4210_irq_gate_realize;
132
+ smc->arm_id = 0x2e8;
110
-}
133
}
111
-
134
112
-static const TypeInfo exynos4210_irq_gate_info = {
135
static const TypeInfo akitapda_type = {
113
- .name = TYPE_EXYNOS4210_IRQ_GATE,
136
.name = MACHINE_TYPE_NAME("akita"),
114
- .parent = TYPE_SYS_BUS_DEVICE,
137
- .parent = TYPE_MACHINE,
115
- .instance_size = sizeof(Exynos4210IRQGateState),
138
+ .parent = TYPE_SPITZ_MACHINE,
116
- .instance_init = exynos4210_irq_gate_init,
139
.class_init = akitapda_class_init,
117
- .class_init = exynos4210_irq_gate_class_init,
140
};
118
-};
141
119
-
142
static void spitzpda_class_init(ObjectClass *oc, void *data)
120
-static void exynos4210_irq_gate_register_types(void)
143
{
121
-{
144
MachineClass *mc = MACHINE_CLASS(oc);
122
- type_register_static(&exynos4210_irq_gate_info);
145
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
123
-}
146
124
-
147
mc->desc = "Sharp SL-C3000 (Spitz) PDA (PXA270)";
125
-type_init(exynos4210_irq_gate_register_types)
148
- mc->init = spitz_init;
149
- mc->block_default_type = IF_IDE;
150
- mc->ignore_memory_transaction_failures = true;
151
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
152
+ smc->model = spitz;
153
+ smc->arm_id = 0x2c9;
154
}
155
156
static const TypeInfo spitzpda_type = {
157
.name = MACHINE_TYPE_NAME("spitz"),
158
- .parent = TYPE_MACHINE,
159
+ .parent = TYPE_SPITZ_MACHINE,
160
.class_init = spitzpda_class_init,
161
};
162
163
static void borzoipda_class_init(ObjectClass *oc, void *data)
164
{
165
MachineClass *mc = MACHINE_CLASS(oc);
166
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
167
168
mc->desc = "Sharp SL-C3100 (Borzoi) PDA (PXA270)";
169
- mc->init = borzoi_init;
170
- mc->block_default_type = IF_IDE;
171
- mc->ignore_memory_transaction_failures = true;
172
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
173
+ smc->model = borzoi;
174
+ smc->arm_id = 0x33f;
175
}
176
177
static const TypeInfo borzoipda_type = {
178
.name = MACHINE_TYPE_NAME("borzoi"),
179
- .parent = TYPE_MACHINE,
180
+ .parent = TYPE_SPITZ_MACHINE,
181
.class_init = borzoipda_class_init,
182
};
183
184
static void terrierpda_class_init(ObjectClass *oc, void *data)
185
{
186
MachineClass *mc = MACHINE_CLASS(oc);
187
+ SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc);
188
189
mc->desc = "Sharp SL-C3200 (Terrier) PDA (PXA270)";
190
- mc->init = terrier_init;
191
- mc->block_default_type = IF_IDE;
192
- mc->ignore_memory_transaction_failures = true;
193
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c5");
194
+ smc->model = terrier;
195
+ smc->arm_id = 0x33f;
196
}
197
198
static const TypeInfo terrierpda_type = {
199
.name = MACHINE_TYPE_NAME("terrier"),
200
- .parent = TYPE_MACHINE,
201
+ .parent = TYPE_SPITZ_MACHINE,
202
.class_init = terrierpda_class_init,
203
};
204
205
static void spitz_machine_init(void)
206
{
207
+ type_register_static(&spitz_common_info);
208
type_register_static(&akitapda_type);
209
type_register_static(&spitzpda_type);
210
type_register_static(&borzoipda_type);
126
--
211
--
127
2.25.1
212
2.20.1
213
214
diff view generated by jsdifflib
1
The only time we use the int_combiner_irq[] and ext_combiner_irq[]
1
Keep pointers to the MPU and the SSI devices in SpitzMachineState.
2
arrays in the Exynos4210Irq struct is during realize of the SoC -- we
2
We're going to want to make GPIO connections between some of the
3
initialize them with the input IRQs of the combiner devices, and then
3
SSI devices and the SCPs, so we want to keep hold of a pointer to
4
connect those to outputs of other devices in
4
those; putting the MPU into the struct allows us to pass just
5
exynos4210_init_board_irqs(). Now that the combiner objects are
5
one thing to spitz_ssp_attach() rather than two.
6
easily accessible as s->int_combiner and s->ext_combiner we can make
7
the connections directly from one device to the other without going
8
via these arrays.
9
6
10
Since these are the only two remaining elements of Exynos4210Irq,
7
We have to retain the setting of the global "max1111" variable
11
we can remove that struct entirely.
8
for the moment as it is used in spitz_adc_temp_on(); later in
9
this series of commits we will be able to remove it.
12
10
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
15
Message-id: 20220404154658.565020-19-peter.maydell@linaro.org
13
Message-id: 20200628142429.17111-4-peter.maydell@linaro.org
16
---
14
---
17
include/hw/arm/exynos4210.h | 6 ------
15
hw/arm/spitz.c | 50 ++++++++++++++++++++++++++++----------------------
18
hw/arm/exynos4210.c | 34 ++++++++--------------------------
16
1 file changed, 28 insertions(+), 22 deletions(-)
19
2 files changed, 8 insertions(+), 32 deletions(-)
20
17
21
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
18
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
22
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
23
--- a/include/hw/arm/exynos4210.h
20
--- a/hw/arm/spitz.c
24
+++ b/include/hw/arm/exynos4210.h
21
+++ b/hw/arm/spitz.c
25
@@ -XXX,XX +XXX,XX @@
22
@@ -XXX,XX +XXX,XX @@ typedef struct {
26
*/
23
27
#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38)
24
typedef struct {
28
25
MachineState parent;
29
-typedef struct Exynos4210Irq {
26
+ PXA2xxState *mpu;
30
- qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
27
+ DeviceState *mux;
31
- qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ];
28
+ DeviceState *lcdtg;
32
-} Exynos4210Irq;
29
+ DeviceState *ads7846;
33
-
30
+ DeviceState *max1111;
34
struct Exynos4210State {
31
} SpitzMachineState;
35
/*< private >*/
32
36
SysBusDevice parent_obj;
33
#define TYPE_SPITZ_MACHINE "spitz-common"
37
/*< public >*/
34
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_realize(SSISlave *d, Error **errp)
38
ARMCPU *cpu[EXYNOS4210_NCPUS];
35
s->bus[2] = ssi_create_bus(dev, "ssi2");
39
- Exynos4210Irq irqs;
36
}
40
qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
37
41
38
-static void spitz_ssp_attach(PXA2xxState *cpu)
42
MemoryRegion chipid_mem;
39
+static void spitz_ssp_attach(SpitzMachineState *sms)
43
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/hw/arm/exynos4210.c
46
+++ b/hw/arm/exynos4210.c
47
@@ -XXX,XX +XXX,XX @@ static int mapline_size(const int *mapline)
48
static void exynos4210_init_board_irqs(Exynos4210State *s)
49
{
40
{
50
uint32_t grp, bit, irq_id, n;
41
- DeviceState *mux;
51
- Exynos4210Irq *is = &s->irqs;
42
- DeviceState *dev;
52
DeviceState *extgicdev = DEVICE(&s->ext_gic);
43
void *bus;
53
+ DeviceState *intcdev = DEVICE(&s->int_combiner);
44
54
+ DeviceState *extcdev = DEVICE(&s->ext_combiner);
45
- mux = ssi_create_slave(cpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp");
55
int splitcount = 0;
46
+ sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp");
56
DeviceState *splitter;
47
57
const int *mapline;
48
- bus = qdev_get_child_bus(mux, "ssi0");
58
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
49
- ssi_create_slave(bus, "spitz-lcdtg");
59
splitin = 0;
50
+ bus = qdev_get_child_bus(sms->mux, "ssi0");
60
for (;;) {
51
+ sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg");
61
s->irq_table[in] = qdev_get_gpio_in(splitter, 0);
52
62
- qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]);
53
- bus = qdev_get_child_bus(mux, "ssi1");
63
- qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]);
54
- dev = ssi_create_slave(bus, "ads7846");
64
+ qdev_connect_gpio_out(splitter, splitin,
55
- qdev_connect_gpio_out(dev, 0,
65
+ qdev_get_gpio_in(intcdev, in));
56
- qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_TP_INT));
66
+ qdev_connect_gpio_out(splitter, splitin + 1,
57
+ bus = qdev_get_child_bus(sms->mux, "ssi1");
67
+ qdev_get_gpio_in(extcdev, in));
58
+ sms->ads7846 = ssi_create_slave(bus, "ads7846");
68
splitin += 2;
59
+ qdev_connect_gpio_out(sms->ads7846, 0,
69
if (!mapline) {
60
+ qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT));
70
break;
61
71
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
62
- bus = qdev_get_child_bus(mux, "ssi2");
72
qdev_realize(splitter, NULL, &error_abort);
63
- max1111 = ssi_create_slave(bus, "max1111");
73
splitcount++;
64
- max111x_set_input(max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT);
74
s->irq_table[n] = qdev_get_gpio_in(splitter, 0);
65
- max111x_set_input(max1111, MAX1111_BATT_TEMP, 0);
75
- qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]);
66
- max111x_set_input(max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN);
76
+ qdev_connect_gpio_out(splitter, 0, qdev_get_gpio_in(intcdev, n));
67
+ bus = qdev_get_child_bus(sms->mux, "ssi2");
77
qdev_connect_gpio_out(splitter, 1,
68
+ sms->max1111 = ssi_create_slave(bus, "max1111");
78
qdev_get_gpio_in(extgicdev, irq_id - 32));
69
+ max1111 = sms->max1111;
79
} else {
70
+ max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT);
80
- s->irq_table[n] = is->int_combiner_irq[n];
71
+ max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0);
81
+ s->irq_table[n] = qdev_get_gpio_in(intcdev, n);
72
+ max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN);
82
}
73
83
}
74
- qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_LCDCON_CS,
84
/*
75
- qdev_get_gpio_in(mux, 0));
85
@@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit)
76
- qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ADS7846_CS,
86
return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit);
77
- qdev_get_gpio_in(mux, 1));
78
- qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_MAX1111_CS,
79
- qdev_get_gpio_in(mux, 2));
80
+ qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS,
81
+ qdev_get_gpio_in(sms->mux, 0));
82
+ qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_ADS7846_CS,
83
+ qdev_get_gpio_in(sms->mux, 1));
84
+ qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_MAX1111_CS,
85
+ qdev_get_gpio_in(sms->mux, 2));
87
}
86
}
88
87
89
-/*
88
/* CF Microdrive */
90
- * Get Combiner input GPIO into irqs structure
89
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = {
91
- */
90
static void spitz_common_init(MachineState *machine)
92
-static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs,
91
{
93
- DeviceState *dev, int ext)
92
SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine);
94
-{
93
+ SpitzMachineState *sms = SPITZ_MACHINE(machine);
95
- int n;
94
enum spitz_model_e model = smc->model;
96
- int max;
95
PXA2xxState *mpu;
97
- qemu_irq *irq;
96
DeviceState *scp0, *scp1 = NULL;
98
-
97
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
99
- max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ :
98
/* Setup CPU & memory */
100
- EXYNOS4210_MAX_INT_COMBINER_IN_IRQ;
99
mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size,
101
- irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq;
100
machine->cpu_type);
102
-
101
+ sms->mpu = mpu;
103
- for (n = 0; n < max; n++) {
102
104
- irq[n] = qdev_get_gpio_in(dev, n);
103
sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M);
105
- }
104
106
-}
105
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
107
-
106
/* Setup peripherals */
108
static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43,
107
spitz_keyboard_register(mpu);
109
0x09, 0x00, 0x00, 0x00 };
108
110
109
- spitz_ssp_attach(mpu);
111
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
110
+ spitz_ssp_attach(sms);
112
sysbus_connect_irq(busdev, n,
111
113
qdev_get_gpio_in(DEVICE(&s->a9mpcore), n));
112
scp0 = sysbus_create_simple("scoop", 0x10800000, NULL);
114
}
113
if (model != akita) {
115
- exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0);
116
sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR);
117
118
/* External Interrupt Combiner */
119
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
120
for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) {
121
sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n));
122
}
123
- exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1);
124
sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR);
125
126
/* Initialize board IRQs. */
127
--
114
--
128
2.25.1
115
2.20.1
116
117
diff view generated by jsdifflib
1
Currently for the interrupts MCT_G0 and MCT_G1 which are
1
Keep pointers to scp0, scp1 in SpitzMachineState, and just pass
2
the only ones in the input range of the external combiner
2
that to spitz_scoop_gpio_setup().
3
and which are also wired to the external GIC, we connect
4
them only to the internal combiner and the external GIC.
5
This seems likely to be a bug, as all other interrupts
6
which are in the input range of both combiners are
7
connected to both combiners. (The fact that the code in
8
exynos4210_combiner_get_gpioin() is also trying to wire
9
up these inputs on both combiners also suggests this.)
10
3
11
Wire these interrupts up to both combiners, like the rest.
4
(We'll want to use some of the other fields in SpitzMachineState
5
in that function in the next commit.)
12
6
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
15
Message-id: 20220404154658.565020-15-peter.maydell@linaro.org
9
Message-id: 20200628142429.17111-5-peter.maydell@linaro.org
16
---
10
---
17
hw/arm/exynos4210.c | 7 +++----
11
hw/arm/spitz.c | 34 +++++++++++++++++++---------------
18
1 file changed, 3 insertions(+), 4 deletions(-)
12
1 file changed, 19 insertions(+), 15 deletions(-)
19
13
20
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
14
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
21
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
22
--- a/hw/arm/exynos4210.c
16
--- a/hw/arm/spitz.c
23
+++ b/hw/arm/exynos4210.c
17
+++ b/hw/arm/spitz.c
24
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
18
@@ -XXX,XX +XXX,XX @@ typedef struct {
25
19
DeviceState *lcdtg;
26
assert(splitcount < EXYNOS4210_NUM_SPLITTERS);
20
DeviceState *ads7846;
27
splitter = DEVICE(&s->splitter[splitcount]);
21
DeviceState *max1111;
28
- qdev_prop_set_uint16(splitter, "num-lines", 2);
22
+ DeviceState *scp0;
29
+ qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2);
23
+ DeviceState *scp1;
30
qdev_realize(splitter, NULL, &error_abort);
24
} SpitzMachineState;
31
splitcount++;
25
32
s->irq_table[n] = qdev_get_gpio_in(splitter, 0);
26
#define TYPE_SPITZ_MACHINE "spitz-common"
33
qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]);
27
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
34
+ qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]);
28
#define SPITZ_SCP2_BACKLIGHT_ON 8
35
if (irq_id) {
29
#define SPITZ_SCP2_MIC_BIAS 9
36
- qdev_connect_gpio_out(splitter, 1,
30
37
+ qdev_connect_gpio_out(splitter, 2,
31
-static void spitz_scoop_gpio_setup(PXA2xxState *cpu,
38
qdev_get_gpio_in(extgicdev, irq_id - 32));
32
- DeviceState *scp0, DeviceState *scp1)
39
- } else {
33
+static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
40
- qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]);
34
{
41
}
35
- qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, cpu, 8);
36
+ qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8);
37
38
- qdev_connect_gpio_out(scp0, SPITZ_SCP_CHRG_ON, outsignals[0]);
39
- qdev_connect_gpio_out(scp0, SPITZ_SCP_JK_B, outsignals[1]);
40
- qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_GREEN, outsignals[2]);
41
- qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]);
42
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]);
43
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]);
44
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]);
45
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]);
46
47
- if (scp1) {
48
- qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_CONT, outsignals[4]);
49
- qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_ON, outsignals[5]);
50
+ if (sms->scp1) {
51
+ qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT,
52
+ outsignals[4]);
53
+ qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON,
54
+ outsignals[5]);
42
}
55
}
43
for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) {
56
57
- qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
58
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
59
}
60
61
#define SPITZ_GPIO_HSYNC 22
62
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
63
SpitzMachineState *sms = SPITZ_MACHINE(machine);
64
enum spitz_model_e model = smc->model;
65
PXA2xxState *mpu;
66
- DeviceState *scp0, *scp1 = NULL;
67
MemoryRegion *address_space_mem = get_system_memory();
68
MemoryRegion *rom = g_new(MemoryRegion, 1);
69
70
@@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine)
71
72
spitz_ssp_attach(sms);
73
74
- scp0 = sysbus_create_simple("scoop", 0x10800000, NULL);
75
+ sms->scp0 = sysbus_create_simple("scoop", 0x10800000, NULL);
76
if (model != akita) {
77
- scp1 = sysbus_create_simple("scoop", 0x08800040, NULL);
78
+ sms->scp1 = sysbus_create_simple("scoop", 0x08800040, NULL);
79
+ } else {
80
+ sms->scp1 = NULL;
81
}
82
83
- spitz_scoop_gpio_setup(mpu, scp0, scp1);
84
+ spitz_scoop_gpio_setup(sms);
85
86
spitz_gpio_setup(mpu, (model == akita) ? 1 : 2);
87
44
--
88
--
45
2.25.1
89
2.20.1
90
91
diff view generated by jsdifflib
1
At this point, the function exynos4210_init_board_irqs() splits input
1
Currently the Spitz board uses a nasty hack for the GPIO lines
2
IRQ lines to connect them to the input combiner, output combiner and
2
that pass "bit5" and "power" information to the LCD controller:
3
external GIC. The function exynos4210_combiner_get_gpioin() splits
3
the lcdtg realize function sets a global variable to point to
4
some of the combiner input lines further to connect them to multiple
4
the instance it just realized, and then the functions spitz_bl_power()
5
different inputs on the combiner.
5
and spitz_bl_bit5() use that to find the device they are changing
6
the internal state of. There is a comment reading:
7
FIXME: Implement GPIO properly and remove this hack.
8
which was added in 2009.
6
9
7
Because (unlike qemu_irq_split()) the TYPE_SPLIT_IRQ device has a
10
Implement GPIO properly and remove this hack.
8
configurable number of outputs, we can do all this in one place, by
9
making exynos4210_init_board_irqs() add extra outputs to the splitter
10
device when it must be connected to more than one input on each
11
combiner.
12
13
We do this with a new data structure, the combinermap, which is an
14
array each of whose elements is a list of the interrupt IDs on the
15
combiner which must be tied together. As we loop through each
16
interrupt ID, if we find that it is the first one in one of these
17
lists, we configure the splitter device with eonugh extra outputs and
18
wire them up to the other interrupt IDs in the list.
19
20
Conveniently, for all the cases where this is necessary, the
21
lowest-numbered interrupt ID in each group is in the range of the
22
external combiner, so we only need to code for this in the first of
23
the two loops in exynos4210_init_board_irqs().
24
25
The old code in exynos4210_combiner_get_gpioin() which is being
26
deleted here had several problems which don't exist in the new code
27
in its handling of the multi-core timer interrupts:
28
(1) the case labels specified bits 4 ... 8, but bit '8' doesn't
29
exist; these should have been 4 ... 7
30
(2) it used the input irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]
31
multiple times as the input of several different splitters,
32
which isn't allowed
33
(3) in an apparent cut-and-paste error, the cases for all the
34
multi-core timer inputs used "bit + 4" even though the
35
bit range for the case was (intended to be) 4 ... 7, which
36
meant it was looking at non-existent bits 8 ... 11.
37
None of these exist in the new code.
38
11
39
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
40
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
41
Message-id: 20220404154658.565020-17-peter.maydell@linaro.org
14
Message-id: 20200628142429.17111-6-peter.maydell@linaro.org
42
---
15
---
43
include/hw/arm/exynos4210.h | 6 +-
16
hw/arm/spitz.c | 28 ++++++++++++----------------
44
hw/arm/exynos4210.c | 178 +++++++++++++++++++++++-------------
17
1 file changed, 12 insertions(+), 16 deletions(-)
45
2 files changed, 119 insertions(+), 65 deletions(-)
46
18
47
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
19
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
48
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
49
--- a/include/hw/arm/exynos4210.h
21
--- a/hw/arm/spitz.c
50
+++ b/include/hw/arm/exynos4210.h
22
+++ b/hw/arm/spitz.c
51
@@ -XXX,XX +XXX,XX @@
23
@@ -XXX,XX +XXX,XX @@ static void spitz_bl_update(SpitzLCDTG *s)
52
24
zaurus_printf("LCD Backlight now off\n");
53
/*
25
}
54
* We need one splitter for every external combiner input, plus
26
55
- * one for every non-zero entry in combiner_grp_to_gic_id[].
27
-/* FIXME: Implement GPIO properly and remove this hack. */
56
+ * one for every non-zero entry in combiner_grp_to_gic_id[],
28
-static SpitzLCDTG *spitz_lcdtg;
57
+ * minus one for every external combiner ID in second or later
29
-
58
+ * places in a combinermap[] line.
30
static inline void spitz_bl_bit5(void *opaque, int line, int level)
59
* We'll assert in exynos4210_init_board_irqs() if this is wrong.
31
{
60
*/
32
- SpitzLCDTG *s = spitz_lcdtg;
61
-#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54)
33
+ SpitzLCDTG *s = opaque;
62
+#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38)
34
int prev = s->bl_intensity;
63
35
64
typedef struct Exynos4210Irq {
36
if (level)
65
qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
37
@@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_bit5(void *opaque, int line, int level)
66
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
38
67
index XXXXXXX..XXXXXXX 100644
39
static inline void spitz_bl_power(void *opaque, int line, int level)
68
--- a/hw/arm/exynos4210.c
40
{
69
+++ b/hw/arm/exynos4210.c
41
- SpitzLCDTG *s = spitz_lcdtg;
70
@@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
42
+ SpitzLCDTG *s = opaque;
71
#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \
43
s->bl_power = !!level;
72
((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq))
44
spitz_bl_update(s);
73
45
}
74
+/*
46
@@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value)
75
+ * Some interrupt lines go to multiple combiner inputs.
47
return 0;
76
+ * This data structure defines those: each array element is
48
}
77
+ * a list of combiner inputs which are connected together;
49
78
+ * the one with the smallest interrupt ID value must be first.
50
-static void spitz_lcdtg_realize(SSISlave *dev, Error **errp)
79
+ * As with combiner_grp_to_gic_id[], we rely on (0, 0) not being
51
+static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
80
+ * wired to anything so we can use 0 as a terminator.
52
{
81
+ */
53
- SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev);
82
+#define IRQNO(G, B) EXYNOS4210_COMBINER_GET_IRQ_NUM(G, B)
54
+ SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi);
83
+#define IRQNONE 0
55
+ DeviceState *dev = DEVICE(s);
56
57
- spitz_lcdtg = s;
58
s->bl_power = 0;
59
s->bl_intensity = 0x20;
84
+
60
+
85
+#define COMBINERMAP_SIZE 16
61
+ qdev_init_gpio_in_named(dev, spitz_bl_bit5, "bl_bit5", 1);
86
+
62
+ qdev_init_gpio_in_named(dev, spitz_bl_power, "bl_power", 1);
87
+static const int combinermap[COMBINERMAP_SIZE][6] = {
63
}
88
+ /* MDNIE_LCD1 */
64
89
+ { IRQNO(0, 4), IRQNO(1, 0), IRQNONE },
65
/* SSP devices */
90
+ { IRQNO(0, 5), IRQNO(1, 1), IRQNONE },
66
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
91
+ { IRQNO(0, 6), IRQNO(1, 2), IRQNONE },
67
case 3:
92
+ { IRQNO(0, 7), IRQNO(1, 3), IRQNONE },
68
zaurus_printf("Orange LED %s.\n", level ? "on" : "off");
93
+ /* TMU */
69
break;
94
+ { IRQNO(2, 4), IRQNO(3, 4), IRQNONE },
70
- case 4:
95
+ { IRQNO(2, 5), IRQNO(3, 5), IRQNONE },
71
- spitz_bl_bit5(opaque, line, level);
96
+ { IRQNO(2, 6), IRQNO(3, 6), IRQNONE },
72
- break;
97
+ { IRQNO(2, 7), IRQNO(3, 7), IRQNONE },
73
- case 5:
98
+ /* LCD1 */
74
- spitz_bl_power(opaque, line, level);
99
+ { IRQNO(11, 4), IRQNO(12, 0), IRQNONE },
75
- break;
100
+ { IRQNO(11, 5), IRQNO(12, 1), IRQNONE },
76
case 6:
101
+ { IRQNO(11, 6), IRQNO(12, 2), IRQNONE },
77
spitz_adc_temp_on(opaque, line, level);
102
+ { IRQNO(11, 7), IRQNO(12, 3), IRQNONE },
78
break;
103
+ /* Multi-core timer */
79
+ default:
104
+ { IRQNO(1, 4), IRQNO(12, 4), IRQNO(35, 4), IRQNO(51, 4), IRQNO(53, 4), IRQNONE },
80
+ g_assert_not_reached();
105
+ { IRQNO(1, 5), IRQNO(12, 5), IRQNO(35, 5), IRQNO(51, 5), IRQNO(53, 5), IRQNONE },
106
+ { IRQNO(1, 6), IRQNO(12, 6), IRQNO(35, 6), IRQNO(51, 6), IRQNO(53, 6), IRQNONE },
107
+ { IRQNO(1, 7), IRQNO(12, 7), IRQNO(35, 7), IRQNO(51, 7), IRQNO(53, 7), IRQNONE },
108
+};
109
+
110
+#undef IRQNO
111
+
112
+static const int *combinermap_entry(int irq)
113
+{
114
+ /*
115
+ * If the interrupt number passed in is the first entry in some
116
+ * line of the combinermap, return a pointer to that line;
117
+ * otherwise return NULL.
118
+ */
119
+ int i;
120
+ for (i = 0; i < COMBINERMAP_SIZE; i++) {
121
+ if (combinermap[i][0] == irq) {
122
+ return combinermap[i];
123
+ }
124
+ }
125
+ return NULL;
126
+}
127
+
128
+static int mapline_size(const int *mapline)
129
+{
130
+ /* Return number of entries in this mapline in total */
131
+ int i = 0;
132
+
133
+ if (!mapline) {
134
+ /* Not in the map? IRQ goes to exactly one combiner input */
135
+ return 1;
136
+ }
137
+ while (*mapline != IRQNONE) {
138
+ mapline++;
139
+ i++;
140
+ }
141
+ return i;
142
+}
143
+
144
/*
145
* Initialize board IRQs.
146
* These IRQs contain splitted Int/External Combiner and External Gic IRQs.
147
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
148
DeviceState *extgicdev = DEVICE(&s->ext_gic);
149
int splitcount = 0;
150
DeviceState *splitter;
151
+ const int *mapline;
152
+ int numlines, splitin, in;
153
154
for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) {
155
irq_id = 0;
156
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
157
irq_id = EXT_GIC_ID_MCT_G1;
158
}
159
160
+ if (s->irq_table[n]) {
161
+ /*
162
+ * This must be some non-first entry in a combinermap line,
163
+ * and we've already filled it in.
164
+ */
165
+ continue;
166
+ }
167
+ mapline = combinermap_entry(n);
168
+ /*
169
+ * We need to connect the IRQ to multiple inputs on both combiners
170
+ * and possibly also to the external GIC.
171
+ */
172
+ numlines = 2 * mapline_size(mapline);
173
+ if (irq_id) {
174
+ numlines++;
175
+ }
176
assert(splitcount < EXYNOS4210_NUM_SPLITTERS);
177
splitter = DEVICE(&s->splitter[splitcount]);
178
- qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2);
179
+ qdev_prop_set_uint16(splitter, "num-lines", numlines);
180
qdev_realize(splitter, NULL, &error_abort);
181
splitcount++;
182
- s->irq_table[n] = qdev_get_gpio_in(splitter, 0);
183
- qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]);
184
- qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]);
185
+
186
+ in = n;
187
+ splitin = 0;
188
+ for (;;) {
189
+ s->irq_table[in] = qdev_get_gpio_in(splitter, 0);
190
+ qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]);
191
+ qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]);
192
+ splitin += 2;
193
+ if (!mapline) {
194
+ break;
195
+ }
196
+ mapline++;
197
+ in = *mapline;
198
+ if (in == IRQNONE) {
199
+ break;
200
+ }
201
+ }
202
if (irq_id) {
203
- qdev_connect_gpio_out(splitter, 2,
204
+ qdev_connect_gpio_out(splitter, splitin,
205
qdev_get_gpio_in(extgicdev, irq_id - 32));
206
}
207
}
208
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
209
irq_id = combiner_grp_to_gic_id[grp -
210
EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit];
211
212
+ if (s->irq_table[n]) {
213
+ /*
214
+ * This must be some non-first entry in a combinermap line,
215
+ * and we've already filled it in.
216
+ */
217
+ continue;
218
+ }
219
+
220
if (irq_id) {
221
assert(splitcount < EXYNOS4210_NUM_SPLITTERS);
222
splitter = DEVICE(&s->splitter[splitcount]);
223
@@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs,
224
DeviceState *dev, int ext)
225
{
226
int n;
227
- int bit;
228
int max;
229
qemu_irq *irq;
230
231
@@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs,
232
EXYNOS4210_MAX_INT_COMBINER_IN_IRQ;
233
irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq;
234
235
- /*
236
- * Some IRQs of Int/External Combiner are going to two Combiners groups,
237
- * so let split them.
238
- */
239
for (n = 0; n < max; n++) {
240
-
241
- bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n);
242
-
243
- switch (n) {
244
- /* MDNIE_LCD1 INTG1 */
245
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ...
246
- EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3):
247
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
248
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]);
249
- continue;
250
-
251
- /* TMU INTG3 */
252
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4):
253
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
254
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]);
255
- continue;
256
-
257
- /* LCD1 INTG12 */
258
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ...
259
- EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3):
260
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
261
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]);
262
- continue;
263
-
264
- /* Multi-Core Timer INTG12 */
265
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ...
266
- EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8):
267
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
268
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
269
- continue;
270
-
271
- /* Multi-Core Timer INTG35 */
272
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ...
273
- EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8):
274
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
275
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
276
- continue;
277
-
278
- /* Multi-Core Timer INTG51 */
279
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ...
280
- EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8):
281
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
282
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
283
- continue;
284
-
285
- /* Multi-Core Timer INTG53 */
286
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ...
287
- EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8):
288
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
289
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
290
- continue;
291
- }
292
-
293
irq[n] = qdev_get_gpio_in(dev, n);
294
}
81
}
295
}
82
}
83
84
@@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
85
86
if (sms->scp1) {
87
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT,
88
- outsignals[4]);
89
+ qdev_get_gpio_in_named(sms->lcdtg, "bl_bit5", 0));
90
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON,
91
- outsignals[5]);
92
+ qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0));
93
}
94
95
qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
296
--
96
--
297
2.25.1
97
2.20.1
98
99
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@amd.com>
1
Add some QOM properties to the max111x ADC device to allow the
2
initial values to be configured. Currently this is done by
3
board code calling max111x_set_input() after it creates the
4
device, which doesn't work on system reset.
2
5
3
Add a model of the Xilinx Versal CRL.
6
This requires us to implement a reset method for this device,
7
so while we're doing that make sure we reset the other parts
8
of the device state.
4
9
5
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com>
6
Reviewed-by: Frederic Konrad <fkonrad@amd.com>
7
Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com>
8
Message-id: 20220406174303.2022038-4-edgar.iglesias@xilinx.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
13
Message-id: 20200628142429.17111-7-peter.maydell@linaro.org
10
---
14
---
11
include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++
15
hw/misc/max111x.c | 57 ++++++++++++++++++++++++++++++++++++++---------
12
hw/misc/xlnx-versal-crl.c | 421 ++++++++++++++++++++++++++++++
16
1 file changed, 47 insertions(+), 10 deletions(-)
13
hw/misc/meson.build | 1 +
14
3 files changed, 657 insertions(+)
15
create mode 100644 include/hw/misc/xlnx-versal-crl.h
16
create mode 100644 hw/misc/xlnx-versal-crl.c
17
17
18
diff --git a/include/hw/misc/xlnx-versal-crl.h b/include/hw/misc/xlnx-versal-crl.h
18
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
19
new file mode 100644
19
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX
20
--- a/hw/misc/max111x.c
21
--- /dev/null
21
+++ b/hw/misc/max111x.c
22
+++ b/include/hw/misc/xlnx-versal-crl.h
23
@@ -XXX,XX +XXX,XX @@
22
@@ -XXX,XX +XXX,XX @@
24
+/*
23
#include "hw/ssi/ssi.h"
25
+ * QEMU model of the Clock-Reset-LPD (CRL).
24
#include "migration/vmstate.h"
26
+ *
25
#include "qemu/module.h"
27
+ * Copyright (c) 2022 Xilinx Inc.
26
+#include "hw/qdev-properties.h"
28
+ * SPDX-License-Identifier: GPL-2.0-or-later
27
29
+ *
28
typedef struct {
30
+ * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com>
29
SSISlave parent_obj;
31
+ */
30
32
+#ifndef HW_MISC_XLNX_VERSAL_CRL_H
31
qemu_irq interrupt;
33
+#define HW_MISC_XLNX_VERSAL_CRL_H
32
+ /* Values of inputs at system reset (settable by QOM property) */
33
+ uint8_t reset_input[8];
34
+
34
+
35
+#include "hw/sysbus.h"
35
uint8_t tb1, rb2, rb3;
36
+#include "hw/register.h"
36
int cycle;
37
+#include "target/arm/cpu.h"
37
38
@@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs)
39
qdev_init_gpio_out(dev, &s->interrupt, 1);
40
41
s->inputs = inputs;
42
- /* TODO: add a user interface for setting these */
43
- s->input[0] = 0xf0;
44
- s->input[1] = 0xe0;
45
- s->input[2] = 0xd0;
46
- s->input[3] = 0xc0;
47
- s->input[4] = 0xb0;
48
- s->input[5] = 0xa0;
49
- s->input[6] = 0x90;
50
- s->input[7] = 0x80;
51
- s->com = 0;
52
53
vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY,
54
&vmstate_max111x, s);
55
@@ -XXX,XX +XXX,XX @@ void max111x_set_input(DeviceState *dev, int line, uint8_t value)
56
s->input[line] = value;
57
}
58
59
+static void max111x_reset(DeviceState *dev)
60
+{
61
+ MAX111xState *s = MAX_111X(dev);
62
+ int i;
38
+
63
+
39
+#define TYPE_XLNX_VERSAL_CRL "xlnx,versal-crl"
64
+ for (i = 0; i < s->inputs; i++) {
40
+OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCRL, XLNX_VERSAL_CRL)
65
+ s->input[i] = s->reset_input[i];
41
+
66
+ }
42
+REG32(ERR_CTRL, 0x0)
67
+ s->com = 0;
43
+ FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1)
68
+ s->tb1 = 0;
44
+REG32(IR_STATUS, 0x4)
69
+ s->rb2 = 0;
45
+ FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1)
70
+ s->rb3 = 0;
46
+REG32(IR_MASK, 0x8)
71
+ s->cycle = 0;
47
+ FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1)
48
+REG32(IR_ENABLE, 0xc)
49
+ FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1)
50
+REG32(IR_DISABLE, 0x10)
51
+ FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1)
52
+REG32(WPROT, 0x1c)
53
+ FIELD(WPROT, ACTIVE, 0, 1)
54
+REG32(PLL_CLK_OTHER_DMN, 0x20)
55
+ FIELD(PLL_CLK_OTHER_DMN, APLL_BYPASS, 0, 1)
56
+REG32(RPLL_CTRL, 0x40)
57
+ FIELD(RPLL_CTRL, POST_SRC, 24, 3)
58
+ FIELD(RPLL_CTRL, PRE_SRC, 20, 3)
59
+ FIELD(RPLL_CTRL, CLKOUTDIV, 16, 2)
60
+ FIELD(RPLL_CTRL, FBDIV, 8, 8)
61
+ FIELD(RPLL_CTRL, BYPASS, 3, 1)
62
+ FIELD(RPLL_CTRL, RESET, 0, 1)
63
+REG32(RPLL_CFG, 0x44)
64
+ FIELD(RPLL_CFG, LOCK_DLY, 25, 7)
65
+ FIELD(RPLL_CFG, LOCK_CNT, 13, 10)
66
+ FIELD(RPLL_CFG, LFHF, 10, 2)
67
+ FIELD(RPLL_CFG, CP, 5, 4)
68
+ FIELD(RPLL_CFG, RES, 0, 4)
69
+REG32(RPLL_FRAC_CFG, 0x48)
70
+ FIELD(RPLL_FRAC_CFG, ENABLED, 31, 1)
71
+ FIELD(RPLL_FRAC_CFG, SEED, 22, 3)
72
+ FIELD(RPLL_FRAC_CFG, ALGRTHM, 19, 1)
73
+ FIELD(RPLL_FRAC_CFG, ORDER, 18, 1)
74
+ FIELD(RPLL_FRAC_CFG, DATA, 0, 16)
75
+REG32(PLL_STATUS, 0x50)
76
+ FIELD(PLL_STATUS, RPLL_STABLE, 2, 1)
77
+ FIELD(PLL_STATUS, RPLL_LOCK, 0, 1)
78
+REG32(RPLL_TO_XPD_CTRL, 0x100)
79
+ FIELD(RPLL_TO_XPD_CTRL, CLKACT, 25, 1)
80
+ FIELD(RPLL_TO_XPD_CTRL, DIVISOR0, 8, 10)
81
+REG32(LPD_TOP_SWITCH_CTRL, 0x104)
82
+ FIELD(LPD_TOP_SWITCH_CTRL, CLKACT_ADMA, 26, 1)
83
+ FIELD(LPD_TOP_SWITCH_CTRL, CLKACT, 25, 1)
84
+ FIELD(LPD_TOP_SWITCH_CTRL, DIVISOR0, 8, 10)
85
+ FIELD(LPD_TOP_SWITCH_CTRL, SRCSEL, 0, 3)
86
+REG32(LPD_LSBUS_CTRL, 0x108)
87
+ FIELD(LPD_LSBUS_CTRL, CLKACT, 25, 1)
88
+ FIELD(LPD_LSBUS_CTRL, DIVISOR0, 8, 10)
89
+ FIELD(LPD_LSBUS_CTRL, SRCSEL, 0, 3)
90
+REG32(CPU_R5_CTRL, 0x10c)
91
+ FIELD(CPU_R5_CTRL, CLKACT_OCM2, 28, 1)
92
+ FIELD(CPU_R5_CTRL, CLKACT_OCM, 27, 1)
93
+ FIELD(CPU_R5_CTRL, CLKACT_CORE, 26, 1)
94
+ FIELD(CPU_R5_CTRL, CLKACT, 25, 1)
95
+ FIELD(CPU_R5_CTRL, DIVISOR0, 8, 10)
96
+ FIELD(CPU_R5_CTRL, SRCSEL, 0, 3)
97
+REG32(IOU_SWITCH_CTRL, 0x114)
98
+ FIELD(IOU_SWITCH_CTRL, CLKACT, 25, 1)
99
+ FIELD(IOU_SWITCH_CTRL, DIVISOR0, 8, 10)
100
+ FIELD(IOU_SWITCH_CTRL, SRCSEL, 0, 3)
101
+REG32(GEM0_REF_CTRL, 0x118)
102
+ FIELD(GEM0_REF_CTRL, CLKACT_RX, 27, 1)
103
+ FIELD(GEM0_REF_CTRL, CLKACT_TX, 26, 1)
104
+ FIELD(GEM0_REF_CTRL, CLKACT, 25, 1)
105
+ FIELD(GEM0_REF_CTRL, DIVISOR0, 8, 10)
106
+ FIELD(GEM0_REF_CTRL, SRCSEL, 0, 3)
107
+REG32(GEM1_REF_CTRL, 0x11c)
108
+ FIELD(GEM1_REF_CTRL, CLKACT_RX, 27, 1)
109
+ FIELD(GEM1_REF_CTRL, CLKACT_TX, 26, 1)
110
+ FIELD(GEM1_REF_CTRL, CLKACT, 25, 1)
111
+ FIELD(GEM1_REF_CTRL, DIVISOR0, 8, 10)
112
+ FIELD(GEM1_REF_CTRL, SRCSEL, 0, 3)
113
+REG32(GEM_TSU_REF_CTRL, 0x120)
114
+ FIELD(GEM_TSU_REF_CTRL, CLKACT, 25, 1)
115
+ FIELD(GEM_TSU_REF_CTRL, DIVISOR0, 8, 10)
116
+ FIELD(GEM_TSU_REF_CTRL, SRCSEL, 0, 3)
117
+REG32(USB0_BUS_REF_CTRL, 0x124)
118
+ FIELD(USB0_BUS_REF_CTRL, CLKACT, 25, 1)
119
+ FIELD(USB0_BUS_REF_CTRL, DIVISOR0, 8, 10)
120
+ FIELD(USB0_BUS_REF_CTRL, SRCSEL, 0, 3)
121
+REG32(UART0_REF_CTRL, 0x128)
122
+ FIELD(UART0_REF_CTRL, CLKACT, 25, 1)
123
+ FIELD(UART0_REF_CTRL, DIVISOR0, 8, 10)
124
+ FIELD(UART0_REF_CTRL, SRCSEL, 0, 3)
125
+REG32(UART1_REF_CTRL, 0x12c)
126
+ FIELD(UART1_REF_CTRL, CLKACT, 25, 1)
127
+ FIELD(UART1_REF_CTRL, DIVISOR0, 8, 10)
128
+ FIELD(UART1_REF_CTRL, SRCSEL, 0, 3)
129
+REG32(SPI0_REF_CTRL, 0x130)
130
+ FIELD(SPI0_REF_CTRL, CLKACT, 25, 1)
131
+ FIELD(SPI0_REF_CTRL, DIVISOR0, 8, 10)
132
+ FIELD(SPI0_REF_CTRL, SRCSEL, 0, 3)
133
+REG32(SPI1_REF_CTRL, 0x134)
134
+ FIELD(SPI1_REF_CTRL, CLKACT, 25, 1)
135
+ FIELD(SPI1_REF_CTRL, DIVISOR0, 8, 10)
136
+ FIELD(SPI1_REF_CTRL, SRCSEL, 0, 3)
137
+REG32(CAN0_REF_CTRL, 0x138)
138
+ FIELD(CAN0_REF_CTRL, CLKACT, 25, 1)
139
+ FIELD(CAN0_REF_CTRL, DIVISOR0, 8, 10)
140
+ FIELD(CAN0_REF_CTRL, SRCSEL, 0, 3)
141
+REG32(CAN1_REF_CTRL, 0x13c)
142
+ FIELD(CAN1_REF_CTRL, CLKACT, 25, 1)
143
+ FIELD(CAN1_REF_CTRL, DIVISOR0, 8, 10)
144
+ FIELD(CAN1_REF_CTRL, SRCSEL, 0, 3)
145
+REG32(I2C0_REF_CTRL, 0x140)
146
+ FIELD(I2C0_REF_CTRL, CLKACT, 25, 1)
147
+ FIELD(I2C0_REF_CTRL, DIVISOR0, 8, 10)
148
+ FIELD(I2C0_REF_CTRL, SRCSEL, 0, 3)
149
+REG32(I2C1_REF_CTRL, 0x144)
150
+ FIELD(I2C1_REF_CTRL, CLKACT, 25, 1)
151
+ FIELD(I2C1_REF_CTRL, DIVISOR0, 8, 10)
152
+ FIELD(I2C1_REF_CTRL, SRCSEL, 0, 3)
153
+REG32(DBG_LPD_CTRL, 0x148)
154
+ FIELD(DBG_LPD_CTRL, CLKACT, 25, 1)
155
+ FIELD(DBG_LPD_CTRL, DIVISOR0, 8, 10)
156
+ FIELD(DBG_LPD_CTRL, SRCSEL, 0, 3)
157
+REG32(TIMESTAMP_REF_CTRL, 0x14c)
158
+ FIELD(TIMESTAMP_REF_CTRL, CLKACT, 25, 1)
159
+ FIELD(TIMESTAMP_REF_CTRL, DIVISOR0, 8, 10)
160
+ FIELD(TIMESTAMP_REF_CTRL, SRCSEL, 0, 3)
161
+REG32(CRL_SAFETY_CHK, 0x150)
162
+REG32(PSM_REF_CTRL, 0x154)
163
+ FIELD(PSM_REF_CTRL, DIVISOR0, 8, 10)
164
+ FIELD(PSM_REF_CTRL, SRCSEL, 0, 3)
165
+REG32(DBG_TSTMP_CTRL, 0x158)
166
+ FIELD(DBG_TSTMP_CTRL, CLKACT, 25, 1)
167
+ FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 10)
168
+ FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3)
169
+REG32(CPM_TOPSW_REF_CTRL, 0x15c)
170
+ FIELD(CPM_TOPSW_REF_CTRL, CLKACT, 25, 1)
171
+ FIELD(CPM_TOPSW_REF_CTRL, DIVISOR0, 8, 10)
172
+ FIELD(CPM_TOPSW_REF_CTRL, SRCSEL, 0, 3)
173
+REG32(USB3_DUAL_REF_CTRL, 0x160)
174
+ FIELD(USB3_DUAL_REF_CTRL, CLKACT, 25, 1)
175
+ FIELD(USB3_DUAL_REF_CTRL, DIVISOR0, 8, 10)
176
+ FIELD(USB3_DUAL_REF_CTRL, SRCSEL, 0, 3)
177
+REG32(RST_CPU_R5, 0x300)
178
+ FIELD(RST_CPU_R5, RESET_PGE, 4, 1)
179
+ FIELD(RST_CPU_R5, RESET_AMBA, 2, 1)
180
+ FIELD(RST_CPU_R5, RESET_CPU1, 1, 1)
181
+ FIELD(RST_CPU_R5, RESET_CPU0, 0, 1)
182
+REG32(RST_ADMA, 0x304)
183
+ FIELD(RST_ADMA, RESET, 0, 1)
184
+REG32(RST_GEM0, 0x308)
185
+ FIELD(RST_GEM0, RESET, 0, 1)
186
+REG32(RST_GEM1, 0x30c)
187
+ FIELD(RST_GEM1, RESET, 0, 1)
188
+REG32(RST_SPARE, 0x310)
189
+ FIELD(RST_SPARE, RESET, 0, 1)
190
+REG32(RST_USB0, 0x314)
191
+ FIELD(RST_USB0, RESET, 0, 1)
192
+REG32(RST_UART0, 0x318)
193
+ FIELD(RST_UART0, RESET, 0, 1)
194
+REG32(RST_UART1, 0x31c)
195
+ FIELD(RST_UART1, RESET, 0, 1)
196
+REG32(RST_SPI0, 0x320)
197
+ FIELD(RST_SPI0, RESET, 0, 1)
198
+REG32(RST_SPI1, 0x324)
199
+ FIELD(RST_SPI1, RESET, 0, 1)
200
+REG32(RST_CAN0, 0x328)
201
+ FIELD(RST_CAN0, RESET, 0, 1)
202
+REG32(RST_CAN1, 0x32c)
203
+ FIELD(RST_CAN1, RESET, 0, 1)
204
+REG32(RST_I2C0, 0x330)
205
+ FIELD(RST_I2C0, RESET, 0, 1)
206
+REG32(RST_I2C1, 0x334)
207
+ FIELD(RST_I2C1, RESET, 0, 1)
208
+REG32(RST_DBG_LPD, 0x338)
209
+ FIELD(RST_DBG_LPD, RPU_DBG1_RESET, 5, 1)
210
+ FIELD(RST_DBG_LPD, RPU_DBG0_RESET, 4, 1)
211
+ FIELD(RST_DBG_LPD, RESET_HSDP, 1, 1)
212
+ FIELD(RST_DBG_LPD, RESET, 0, 1)
213
+REG32(RST_GPIO, 0x33c)
214
+ FIELD(RST_GPIO, RESET, 0, 1)
215
+REG32(RST_TTC, 0x344)
216
+ FIELD(RST_TTC, TTC3_RESET, 3, 1)
217
+ FIELD(RST_TTC, TTC2_RESET, 2, 1)
218
+ FIELD(RST_TTC, TTC1_RESET, 1, 1)
219
+ FIELD(RST_TTC, TTC0_RESET, 0, 1)
220
+REG32(RST_TIMESTAMP, 0x348)
221
+ FIELD(RST_TIMESTAMP, RESET, 0, 1)
222
+REG32(RST_SWDT, 0x34c)
223
+ FIELD(RST_SWDT, RESET, 0, 1)
224
+REG32(RST_OCM, 0x350)
225
+ FIELD(RST_OCM, RESET, 0, 1)
226
+REG32(RST_IPI, 0x354)
227
+ FIELD(RST_IPI, RESET, 0, 1)
228
+REG32(RST_SYSMON, 0x358)
229
+ FIELD(RST_SYSMON, SEQ_RST, 1, 1)
230
+ FIELD(RST_SYSMON, CFG_RST, 0, 1)
231
+REG32(RST_FPD, 0x360)
232
+ FIELD(RST_FPD, SRST, 1, 1)
233
+ FIELD(RST_FPD, POR, 0, 1)
234
+REG32(PSM_RST_MODE, 0x370)
235
+ FIELD(PSM_RST_MODE, WAKEUP, 2, 1)
236
+ FIELD(PSM_RST_MODE, RST_MODE, 0, 2)
237
+
238
+#define CRL_R_MAX (R_PSM_RST_MODE + 1)
239
+
240
+#define RPU_MAX_CPU 2
241
+
242
+struct XlnxVersalCRL {
243
+ SysBusDevice parent_obj;
244
+ qemu_irq irq;
245
+
246
+ struct {
247
+ ARMCPU *cpu_r5[RPU_MAX_CPU];
248
+ DeviceState *adma[8];
249
+ DeviceState *uart[2];
250
+ DeviceState *gem[2];
251
+ DeviceState *usb;
252
+ } cfg;
253
+
254
+ RegisterInfoArray *reg_array;
255
+ uint32_t regs[CRL_R_MAX];
256
+ RegisterInfo regs_info[CRL_R_MAX];
257
+};
258
+#endif
259
diff --git a/hw/misc/xlnx-versal-crl.c b/hw/misc/xlnx-versal-crl.c
260
new file mode 100644
261
index XXXXXXX..XXXXXXX
262
--- /dev/null
263
+++ b/hw/misc/xlnx-versal-crl.c
264
@@ -XXX,XX +XXX,XX @@
265
+/*
266
+ * QEMU model of the Clock-Reset-LPD (CRL).
267
+ *
268
+ * Copyright (c) 2022 Advanced Micro Devices, Inc.
269
+ * SPDX-License-Identifier: GPL-2.0-or-later
270
+ *
271
+ * Written by Edgar E. Iglesias <edgar.iglesias@amd.com>
272
+ */
273
+
274
+#include "qemu/osdep.h"
275
+#include "qapi/error.h"
276
+#include "qemu/log.h"
277
+#include "qemu/bitops.h"
278
+#include "migration/vmstate.h"
279
+#include "hw/qdev-properties.h"
280
+#include "hw/sysbus.h"
281
+#include "hw/irq.h"
282
+#include "hw/register.h"
283
+#include "hw/resettable.h"
284
+
285
+#include "target/arm/arm-powerctl.h"
286
+#include "hw/misc/xlnx-versal-crl.h"
287
+
288
+#ifndef XLNX_VERSAL_CRL_ERR_DEBUG
289
+#define XLNX_VERSAL_CRL_ERR_DEBUG 0
290
+#endif
291
+
292
+static void crl_update_irq(XlnxVersalCRL *s)
293
+{
294
+ bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK];
295
+ qemu_set_irq(s->irq, pending);
296
+}
72
+}
297
+
73
+
298
+static void crl_status_postw(RegisterInfo *reg, uint64_t val64)
74
+static Property max1110_properties[] = {
299
+{
75
+ /* Reset values for ADC inputs */
300
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
76
+ DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0),
301
+ crl_update_irq(s);
77
+ DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0),
302
+}
78
+ DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0),
303
+
79
+ DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0),
304
+static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64)
80
+ DEFINE_PROP_END_OF_LIST(),
305
+{
306
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
307
+ uint32_t val = val64;
308
+
309
+ s->regs[R_IR_MASK] &= ~val;
310
+ crl_update_irq(s);
311
+ return 0;
312
+}
313
+
314
+static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64)
315
+{
316
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
317
+ uint32_t val = val64;
318
+
319
+ s->regs[R_IR_MASK] |= val;
320
+ crl_update_irq(s);
321
+ return 0;
322
+}
323
+
324
+static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev,
325
+ bool rst_old, bool rst_new)
326
+{
327
+ device_cold_reset(dev);
328
+}
329
+
330
+static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu,
331
+ bool rst_old, bool rst_new)
332
+{
333
+ if (rst_new) {
334
+ arm_set_cpu_off(armcpu->mp_affinity);
335
+ } else {
336
+ arm_set_cpu_on_and_reset(armcpu->mp_affinity);
337
+ }
338
+}
339
+
340
+#define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \
341
+ bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \
342
+ bool new_f = FIELD_EX32(new_val, reg, f); \
343
+ \
344
+ /* Detect edges. */ \
345
+ if (dev && old_f != new_f) { \
346
+ crl_reset_ ## type(s, dev, old_f, new_f); \
347
+ } \
348
+}
349
+
350
+static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64)
351
+{
352
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
353
+
354
+ REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]);
355
+ REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]);
356
+ return val64;
357
+}
358
+
359
+static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64)
360
+{
361
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
362
+ int i;
363
+
364
+ /* A single register fans out to all ADMA reset inputs. */
365
+ for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) {
366
+ REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]);
367
+ }
368
+ return val64;
369
+}
370
+
371
+static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64)
372
+{
373
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
374
+
375
+ REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]);
376
+ return val64;
377
+}
378
+
379
+static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64)
380
+{
381
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
382
+
383
+ REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]);
384
+ return val64;
385
+}
386
+
387
+static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64)
388
+{
389
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
390
+
391
+ REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]);
392
+ return val64;
393
+}
394
+
395
+static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64)
396
+{
397
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
398
+
399
+ REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]);
400
+ return val64;
401
+}
402
+
403
+static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64)
404
+{
405
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque);
406
+
407
+ REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb);
408
+ return val64;
409
+}
410
+
411
+static const RegisterAccessInfo crl_regs_info[] = {
412
+ { .name = "ERR_CTRL", .addr = A_ERR_CTRL,
413
+ },{ .name = "IR_STATUS", .addr = A_IR_STATUS,
414
+ .w1c = 0x1,
415
+ .post_write = crl_status_postw,
416
+ },{ .name = "IR_MASK", .addr = A_IR_MASK,
417
+ .reset = 0x1,
418
+ .ro = 0x1,
419
+ },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE,
420
+ .pre_write = crl_enable_prew,
421
+ },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE,
422
+ .pre_write = crl_disable_prew,
423
+ },{ .name = "WPROT", .addr = A_WPROT,
424
+ },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN,
425
+ .reset = 0x1,
426
+ .rsvd = 0xe,
427
+ },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL,
428
+ .reset = 0x24809,
429
+ .rsvd = 0xf88c00f6,
430
+ },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG,
431
+ .reset = 0x2000000,
432
+ .rsvd = 0x1801210,
433
+ },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG,
434
+ .rsvd = 0x7e330000,
435
+ },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS,
436
+ .reset = R_PLL_STATUS_RPLL_STABLE_MASK |
437
+ R_PLL_STATUS_RPLL_LOCK_MASK,
438
+ .rsvd = 0xfa,
439
+ .ro = 0x5,
440
+ },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL,
441
+ .reset = 0x2000100,
442
+ .rsvd = 0xfdfc00ff,
443
+ },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL,
444
+ .reset = 0x6000300,
445
+ .rsvd = 0xf9fc00f8,
446
+ },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL,
447
+ .reset = 0x2000800,
448
+ .rsvd = 0xfdfc00f8,
449
+ },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL,
450
+ .reset = 0xe000300,
451
+ .rsvd = 0xe1fc00f8,
452
+ },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL,
453
+ .reset = 0x2000500,
454
+ .rsvd = 0xfdfc00f8,
455
+ },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL,
456
+ .reset = 0xe000a00,
457
+ .rsvd = 0xf1fc00f8,
458
+ },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL,
459
+ .reset = 0xe000a00,
460
+ .rsvd = 0xf1fc00f8,
461
+ },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL,
462
+ .reset = 0x300,
463
+ .rsvd = 0xfdfc00f8,
464
+ },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL,
465
+ .reset = 0x2001900,
466
+ .rsvd = 0xfdfc00f8,
467
+ },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL,
468
+ .reset = 0xc00,
469
+ .rsvd = 0xfdfc00f8,
470
+ },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL,
471
+ .reset = 0xc00,
472
+ .rsvd = 0xfdfc00f8,
473
+ },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL,
474
+ .reset = 0x600,
475
+ .rsvd = 0xfdfc00f8,
476
+ },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL,
477
+ .reset = 0x600,
478
+ .rsvd = 0xfdfc00f8,
479
+ },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL,
480
+ .reset = 0xc00,
481
+ .rsvd = 0xfdfc00f8,
482
+ },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL,
483
+ .reset = 0xc00,
484
+ .rsvd = 0xfdfc00f8,
485
+ },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL,
486
+ .reset = 0xc00,
487
+ .rsvd = 0xfdfc00f8,
488
+ },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL,
489
+ .reset = 0xc00,
490
+ .rsvd = 0xfdfc00f8,
491
+ },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL,
492
+ .reset = 0x300,
493
+ .rsvd = 0xfdfc00f8,
494
+ },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL,
495
+ .reset = 0x2000c00,
496
+ .rsvd = 0xfdfc00f8,
497
+ },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK,
498
+ },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL,
499
+ .reset = 0xf04,
500
+ .rsvd = 0xfffc00f8,
501
+ },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL,
502
+ .reset = 0x300,
503
+ .rsvd = 0xfdfc00f8,
504
+ },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL,
505
+ .reset = 0x300,
506
+ .rsvd = 0xfdfc00f8,
507
+ },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL,
508
+ .reset = 0x3c00,
509
+ .rsvd = 0xfdfc00f8,
510
+ },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5,
511
+ .reset = 0x17,
512
+ .rsvd = 0x8,
513
+ .pre_write = crl_rst_r5_prew,
514
+ },{ .name = "RST_ADMA", .addr = A_RST_ADMA,
515
+ .reset = 0x1,
516
+ .pre_write = crl_rst_adma_prew,
517
+ },{ .name = "RST_GEM0", .addr = A_RST_GEM0,
518
+ .reset = 0x1,
519
+ .pre_write = crl_rst_gem0_prew,
520
+ },{ .name = "RST_GEM1", .addr = A_RST_GEM1,
521
+ .reset = 0x1,
522
+ .pre_write = crl_rst_gem1_prew,
523
+ },{ .name = "RST_SPARE", .addr = A_RST_SPARE,
524
+ .reset = 0x1,
525
+ },{ .name = "RST_USB0", .addr = A_RST_USB0,
526
+ .reset = 0x1,
527
+ .pre_write = crl_rst_usb_prew,
528
+ },{ .name = "RST_UART0", .addr = A_RST_UART0,
529
+ .reset = 0x1,
530
+ .pre_write = crl_rst_uart0_prew,
531
+ },{ .name = "RST_UART1", .addr = A_RST_UART1,
532
+ .reset = 0x1,
533
+ .pre_write = crl_rst_uart1_prew,
534
+ },{ .name = "RST_SPI0", .addr = A_RST_SPI0,
535
+ .reset = 0x1,
536
+ },{ .name = "RST_SPI1", .addr = A_RST_SPI1,
537
+ .reset = 0x1,
538
+ },{ .name = "RST_CAN0", .addr = A_RST_CAN0,
539
+ .reset = 0x1,
540
+ },{ .name = "RST_CAN1", .addr = A_RST_CAN1,
541
+ .reset = 0x1,
542
+ },{ .name = "RST_I2C0", .addr = A_RST_I2C0,
543
+ .reset = 0x1,
544
+ },{ .name = "RST_I2C1", .addr = A_RST_I2C1,
545
+ .reset = 0x1,
546
+ },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD,
547
+ .reset = 0x33,
548
+ .rsvd = 0xcc,
549
+ },{ .name = "RST_GPIO", .addr = A_RST_GPIO,
550
+ .reset = 0x1,
551
+ },{ .name = "RST_TTC", .addr = A_RST_TTC,
552
+ .reset = 0xf,
553
+ },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP,
554
+ .reset = 0x1,
555
+ },{ .name = "RST_SWDT", .addr = A_RST_SWDT,
556
+ .reset = 0x1,
557
+ },{ .name = "RST_OCM", .addr = A_RST_OCM,
558
+ },{ .name = "RST_IPI", .addr = A_RST_IPI,
559
+ },{ .name = "RST_FPD", .addr = A_RST_FPD,
560
+ .reset = 0x3,
561
+ },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE,
562
+ .reset = 0x1,
563
+ .rsvd = 0xf8,
564
+ }
565
+};
81
+};
566
+
82
+
567
+static void crl_reset_enter(Object *obj, ResetType type)
83
+static Property max1111_properties[] = {
568
+{
84
+ /* Reset values for ADC inputs */
569
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
85
+ DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0),
570
+ unsigned int i;
86
+ DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0),
571
+
87
+ DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0),
572
+ for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) {
88
+ DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0),
573
+ register_reset(&s->regs_info[i]);
89
+ DEFINE_PROP_UINT8("input4", MAX111xState, reset_input[4], 0xb0),
574
+ }
90
+ DEFINE_PROP_UINT8("input5", MAX111xState, reset_input[5], 0xa0),
575
+}
91
+ DEFINE_PROP_UINT8("input6", MAX111xState, reset_input[6], 0x90),
576
+
92
+ DEFINE_PROP_UINT8("input7", MAX111xState, reset_input[7], 0x80),
577
+static void crl_reset_hold(Object *obj)
93
+ DEFINE_PROP_END_OF_LIST(),
578
+{
579
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
580
+
581
+ crl_update_irq(s);
582
+}
583
+
584
+static const MemoryRegionOps crl_ops = {
585
+ .read = register_read_memory,
586
+ .write = register_write_memory,
587
+ .endianness = DEVICE_LITTLE_ENDIAN,
588
+ .valid = {
589
+ .min_access_size = 4,
590
+ .max_access_size = 4,
591
+ },
592
+};
94
+};
593
+
95
+
594
+static void crl_init(Object *obj)
96
static void max111x_class_init(ObjectClass *klass, void *data)
595
+{
97
{
596
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
98
SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
597
+ SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
598
+ int i;
599
+
600
+ s->reg_array =
601
+ register_init_block32(DEVICE(obj), crl_regs_info,
602
+ ARRAY_SIZE(crl_regs_info),
603
+ s->regs_info, s->regs,
604
+ &crl_ops,
605
+ XLNX_VERSAL_CRL_ERR_DEBUG,
606
+ CRL_R_MAX * 4);
607
+ sysbus_init_mmio(sbd, &s->reg_array->mem);
608
+ sysbus_init_irq(sbd, &s->irq);
609
+
610
+ for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) {
611
+ object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU,
612
+ (Object **)&s->cfg.cpu_r5[i],
613
+ qdev_prop_allow_set_link_before_realize,
614
+ OBJ_PROP_LINK_STRONG);
615
+ }
616
+
617
+ for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) {
618
+ object_property_add_link(obj, "adma[*]", TYPE_DEVICE,
619
+ (Object **)&s->cfg.adma[i],
620
+ qdev_prop_allow_set_link_before_realize,
621
+ OBJ_PROP_LINK_STRONG);
622
+ }
623
+
624
+ for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) {
625
+ object_property_add_link(obj, "uart[*]", TYPE_DEVICE,
626
+ (Object **)&s->cfg.uart[i],
627
+ qdev_prop_allow_set_link_before_realize,
628
+ OBJ_PROP_LINK_STRONG);
629
+ }
630
+
631
+ for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) {
632
+ object_property_add_link(obj, "gem[*]", TYPE_DEVICE,
633
+ (Object **)&s->cfg.gem[i],
634
+ qdev_prop_allow_set_link_before_realize,
635
+ OBJ_PROP_LINK_STRONG);
636
+ }
637
+
638
+ object_property_add_link(obj, "usb", TYPE_DEVICE,
639
+ (Object **)&s->cfg.gem[i],
640
+ qdev_prop_allow_set_link_before_realize,
641
+ OBJ_PROP_LINK_STRONG);
642
+}
643
+
644
+static void crl_finalize(Object *obj)
645
+{
646
+ XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj);
647
+ register_finalize_block(s->reg_array);
648
+}
649
+
650
+static const VMStateDescription vmstate_crl = {
651
+ .name = TYPE_XLNX_VERSAL_CRL,
652
+ .version_id = 1,
653
+ .minimum_version_id = 1,
654
+ .fields = (VMStateField[]) {
655
+ VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX),
656
+ VMSTATE_END_OF_LIST(),
657
+ }
658
+};
659
+
660
+static void crl_class_init(ObjectClass *klass, void *data)
661
+{
662
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
663
+ DeviceClass *dc = DEVICE_CLASS(klass);
99
+ DeviceClass *dc = DEVICE_CLASS(klass);
664
+
100
665
+ dc->vmsd = &vmstate_crl;
101
k->transfer = max111x_transfer;
666
+
102
+ dc->reset = max111x_reset;
667
+ rc->phases.enter = crl_reset_enter;
103
}
668
+ rc->phases.hold = crl_reset_hold;
104
669
+}
105
static const TypeInfo max111x_info = {
670
+
106
@@ -XXX,XX +XXX,XX @@ static const TypeInfo max111x_info = {
671
+static const TypeInfo crl_info = {
107
static void max1110_class_init(ObjectClass *klass, void *data)
672
+ .name = TYPE_XLNX_VERSAL_CRL,
108
{
673
+ .parent = TYPE_SYS_BUS_DEVICE,
109
SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
674
+ .instance_size = sizeof(XlnxVersalCRL),
110
+ DeviceClass *dc = DEVICE_CLASS(klass);
675
+ .class_init = crl_class_init,
111
676
+ .instance_init = crl_init,
112
k->realize = max1110_realize;
677
+ .instance_finalize = crl_finalize,
113
+ device_class_set_props(dc, max1110_properties);
678
+};
114
}
679
+
115
680
+static void crl_register_types(void)
116
static const TypeInfo max1110_info = {
681
+{
117
@@ -XXX,XX +XXX,XX @@ static const TypeInfo max1110_info = {
682
+ type_register_static(&crl_info);
118
static void max1111_class_init(ObjectClass *klass, void *data)
683
+}
119
{
684
+
120
SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
685
+type_init(crl_register_types)
121
+ DeviceClass *dc = DEVICE_CLASS(klass);
686
diff --git a/hw/misc/meson.build b/hw/misc/meson.build
122
687
index XXXXXXX..XXXXXXX 100644
123
k->realize = max1111_realize;
688
--- a/hw/misc/meson.build
124
+ device_class_set_props(dc, max1111_properties);
689
+++ b/hw/misc/meson.build
125
}
690
@@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c'))
126
691
softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c'))
127
static const TypeInfo max1111_info = {
692
specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c'))
693
specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c'))
694
+specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c'))
695
softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files(
696
'xlnx-versal-xramc.c',
697
'xlnx-versal-pmc-iou-slcr.c',
698
--
128
--
699
2.25.1
129
2.20.1
130
131
diff view generated by jsdifflib
1
Delete a couple of #defines which are never used.
1
The max111x is a proper qdev device; we can use dc->vmsd rather than
2
directly calling vmstate_register().
3
4
It's possible that this is a migration compat break, but the only
5
boards that use this device are the spitz-family ('akita', 'borzoi',
6
'spitz', 'terrier').
2
7
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
5
Message-id: 20220404154658.565020-12-peter.maydell@linaro.org
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-8-peter.maydell@linaro.org
6
---
12
---
7
include/hw/arm/exynos4210.h | 4 ----
13
hw/misc/max111x.c | 3 +--
8
1 file changed, 4 deletions(-)
14
1 file changed, 1 insertion(+), 2 deletions(-)
9
15
10
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
16
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
11
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
12
--- a/include/hw/arm/exynos4210.h
18
--- a/hw/misc/max111x.c
13
+++ b/include/hw/arm/exynos4210.h
19
+++ b/hw/misc/max111x.c
14
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs)
15
#define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \
21
16
(EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8)
22
s->inputs = inputs;
17
23
18
-/* IRQs number for external and internal GIC */
24
- vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY,
19
-#define EXYNOS4210_EXT_GIC_NIRQ (160-32)
25
- &vmstate_max111x, s);
20
-#define EXYNOS4210_INT_GIC_NIRQ 64
26
return 0;
21
-
27
}
22
#define EXYNOS4210_I2C_NUMBER 9
28
23
29
@@ -XXX,XX +XXX,XX @@ static void max111x_class_init(ObjectClass *klass, void *data)
24
#define EXYNOS4210_NUM_DMA 3
30
31
k->transfer = max111x_transfer;
32
dc->reset = max111x_reset;
33
+ dc->vmsd = &vmstate_max111x;
34
}
35
36
static const TypeInfo max111x_info = {
25
--
37
--
26
2.25.1
38
2.20.1
39
40
diff view generated by jsdifflib
1
The function exynos4210_init_board_irqs() currently lives in
1
Add an ssi_realize_and_unref(), for the benefit of callers
2
exynos4210_gic.c, but it isn't really part of the exynos4210.gic
2
who want to be able to create an SSI device, set QOM properties
3
device -- it is a function that implements (some of) the wiring up of
3
on it, and then do the realize-and-unref afterwards.
4
interrupts between the SoC's GIC and combiner components. This means
4
5
it fits better in exynos4210.c, which is the SoC-level code. Move it
5
The API works on the same principle as the recently added
6
there. Similarly, exynos4210_git_irq() is used almost only in the
6
qdev_realize_and_undef(), sysbus_realize_and_undef(), etc.
7
SoC-level code, so move it too.
8
7
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Message-id: 20220404154658.565020-8-peter.maydell@linaro.org
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-9-peter.maydell@linaro.org
12
---
12
---
13
include/hw/arm/exynos4210.h | 4 -
13
include/hw/ssi/ssi.h | 26 ++++++++++++++++++++++++++
14
hw/arm/exynos4210.c | 202 +++++++++++++++++++++++++++++++++++
14
hw/ssi/ssi.c | 7 ++++++-
15
hw/intc/exynos4210_gic.c | 204 ------------------------------------
15
2 files changed, 32 insertions(+), 1 deletion(-)
16
3 files changed, 202 insertions(+), 208 deletions(-)
17
16
18
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
17
diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h
19
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/arm/exynos4210.h
19
--- a/include/hw/ssi/ssi.h
21
+++ b/include/hw/arm/exynos4210.h
20
+++ b/include/hw/ssi/ssi.h
22
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC)
21
@@ -XXX,XX +XXX,XX @@ extern const VMStateDescription vmstate_ssi_slave;
23
void exynos4210_write_secondary(ARMCPU *cpu,
22
}
24
const struct arm_boot_info *info);
23
25
24
DeviceState *ssi_create_slave(SSIBus *bus, const char *name);
26
-/* Initialize board IRQs.
25
+/**
27
- * These IRQs contain splitted Int/External Combiner and External Gic IRQs */
26
+ * ssi_realize_and_unref: realize and unref an SSI slave device
28
-void exynos4210_init_board_irqs(Exynos4210State *s);
27
+ * @dev: SSI slave device to realize
29
-
28
+ * @bus: SSI bus to put it on
30
/* Get IRQ number from exynos4210 IRQ subsystem stub.
29
+ * @errp: error pointer
31
* To identify IRQ source use internal combiner group and bit number
30
+ *
32
* grp - group number
31
+ * Call 'realize' on @dev, put it on the specified @bus, and drop the
33
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
32
+ * reference to it. Errors are reported via @errp and by returning
33
+ * false.
34
+ *
35
+ * This function is useful if you have created @dev via qdev_new()
36
+ * (which takes a reference to the device it returns to you), so that
37
+ * you can set properties on it before realizing it. If you don't need
38
+ * to set properties then ssi_create_slave() is probably better (as it
39
+ * does the create, init and realize in one step).
40
+ *
41
+ * If you are embedding the SSI slave into another QOM device and
42
+ * initialized it via some variant on object_initialize_child() then
43
+ * do not use this function, because that family of functions arrange
44
+ * for the only reference to the child device to be held by the parent
45
+ * via the child<> property, and so the reference-count-drop done here
46
+ * would be incorrect. (Instead you would want ssi_realize(), which
47
+ * doesn't currently exist but would be trivial to create if we had
48
+ * any code that wanted it.)
49
+ */
50
+bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp);
51
52
/* Master interface. */
53
SSIBus *ssi_create_bus(DeviceState *parent, const char *name);
54
diff --git a/hw/ssi/ssi.c b/hw/ssi/ssi.c
34
index XXXXXXX..XXXXXXX 100644
55
index XXXXXXX..XXXXXXX 100644
35
--- a/hw/arm/exynos4210.c
56
--- a/hw/ssi/ssi.c
36
+++ b/hw/arm/exynos4210.c
57
+++ b/hw/ssi/ssi.c
37
@@ -XXX,XX +XXX,XX @@
58
@@ -XXX,XX +XXX,XX @@ static const TypeInfo ssi_slave_info = {
38
#define EXYNOS4210_PL330_BASE1_ADDR 0x12690000
59
.abstract = true,
39
#define EXYNOS4210_PL330_BASE2_ADDR 0x12850000
60
};
40
61
41
+enum ExtGicId {
62
+bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp)
42
+ EXT_GIC_ID_MDMA_LCD0 = 66,
43
+ EXT_GIC_ID_PDMA0,
44
+ EXT_GIC_ID_PDMA1,
45
+ EXT_GIC_ID_TIMER0,
46
+ EXT_GIC_ID_TIMER1,
47
+ EXT_GIC_ID_TIMER2,
48
+ EXT_GIC_ID_TIMER3,
49
+ EXT_GIC_ID_TIMER4,
50
+ EXT_GIC_ID_MCT_L0,
51
+ EXT_GIC_ID_WDT,
52
+ EXT_GIC_ID_RTC_ALARM,
53
+ EXT_GIC_ID_RTC_TIC,
54
+ EXT_GIC_ID_GPIO_XB,
55
+ EXT_GIC_ID_GPIO_XA,
56
+ EXT_GIC_ID_MCT_L1,
57
+ EXT_GIC_ID_IEM_APC,
58
+ EXT_GIC_ID_IEM_IEC,
59
+ EXT_GIC_ID_NFC,
60
+ EXT_GIC_ID_UART0,
61
+ EXT_GIC_ID_UART1,
62
+ EXT_GIC_ID_UART2,
63
+ EXT_GIC_ID_UART3,
64
+ EXT_GIC_ID_UART4,
65
+ EXT_GIC_ID_MCT_G0,
66
+ EXT_GIC_ID_I2C0,
67
+ EXT_GIC_ID_I2C1,
68
+ EXT_GIC_ID_I2C2,
69
+ EXT_GIC_ID_I2C3,
70
+ EXT_GIC_ID_I2C4,
71
+ EXT_GIC_ID_I2C5,
72
+ EXT_GIC_ID_I2C6,
73
+ EXT_GIC_ID_I2C7,
74
+ EXT_GIC_ID_SPI0,
75
+ EXT_GIC_ID_SPI1,
76
+ EXT_GIC_ID_SPI2,
77
+ EXT_GIC_ID_MCT_G1,
78
+ EXT_GIC_ID_USB_HOST,
79
+ EXT_GIC_ID_USB_DEVICE,
80
+ EXT_GIC_ID_MODEMIF,
81
+ EXT_GIC_ID_HSMMC0,
82
+ EXT_GIC_ID_HSMMC1,
83
+ EXT_GIC_ID_HSMMC2,
84
+ EXT_GIC_ID_HSMMC3,
85
+ EXT_GIC_ID_SDMMC,
86
+ EXT_GIC_ID_MIPI_CSI_4LANE,
87
+ EXT_GIC_ID_MIPI_DSI_4LANE,
88
+ EXT_GIC_ID_MIPI_CSI_2LANE,
89
+ EXT_GIC_ID_MIPI_DSI_2LANE,
90
+ EXT_GIC_ID_ONENAND_AUDI,
91
+ EXT_GIC_ID_ROTATOR,
92
+ EXT_GIC_ID_FIMC0,
93
+ EXT_GIC_ID_FIMC1,
94
+ EXT_GIC_ID_FIMC2,
95
+ EXT_GIC_ID_FIMC3,
96
+ EXT_GIC_ID_JPEG,
97
+ EXT_GIC_ID_2D,
98
+ EXT_GIC_ID_PCIe,
99
+ EXT_GIC_ID_MIXER,
100
+ EXT_GIC_ID_HDMI,
101
+ EXT_GIC_ID_HDMI_I2C,
102
+ EXT_GIC_ID_MFC,
103
+ EXT_GIC_ID_TVENC,
104
+};
105
+
106
+enum ExtInt {
107
+ EXT_GIC_ID_EXTINT0 = 48,
108
+ EXT_GIC_ID_EXTINT1,
109
+ EXT_GIC_ID_EXTINT2,
110
+ EXT_GIC_ID_EXTINT3,
111
+ EXT_GIC_ID_EXTINT4,
112
+ EXT_GIC_ID_EXTINT5,
113
+ EXT_GIC_ID_EXTINT6,
114
+ EXT_GIC_ID_EXTINT7,
115
+ EXT_GIC_ID_EXTINT8,
116
+ EXT_GIC_ID_EXTINT9,
117
+ EXT_GIC_ID_EXTINT10,
118
+ EXT_GIC_ID_EXTINT11,
119
+ EXT_GIC_ID_EXTINT12,
120
+ EXT_GIC_ID_EXTINT13,
121
+ EXT_GIC_ID_EXTINT14,
122
+ EXT_GIC_ID_EXTINT15
123
+};
124
+
125
+/*
126
+ * External GIC sources which are not from External Interrupt Combiner or
127
+ * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ,
128
+ * which is INTG16 in Internal Interrupt Combiner.
129
+ */
130
+
131
+static const uint32_t
132
+combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
133
+ /* int combiner groups 16-19 */
134
+ { }, { }, { }, { },
135
+ /* int combiner group 20 */
136
+ { 0, EXT_GIC_ID_MDMA_LCD0 },
137
+ /* int combiner group 21 */
138
+ { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 },
139
+ /* int combiner group 22 */
140
+ { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2,
141
+ EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 },
142
+ /* int combiner group 23 */
143
+ { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC },
144
+ /* int combiner group 24 */
145
+ { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA },
146
+ /* int combiner group 25 */
147
+ { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC },
148
+ /* int combiner group 26 */
149
+ { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3,
150
+ EXT_GIC_ID_UART4 },
151
+ /* int combiner group 27 */
152
+ { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3,
153
+ EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6,
154
+ EXT_GIC_ID_I2C7 },
155
+ /* int combiner group 28 */
156
+ { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST},
157
+ /* int combiner group 29 */
158
+ { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2,
159
+ EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC },
160
+ /* int combiner group 30 */
161
+ { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE },
162
+ /* int combiner group 31 */
163
+ { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE },
164
+ /* int combiner group 32 */
165
+ { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 },
166
+ /* int combiner group 33 */
167
+ { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 },
168
+ /* int combiner group 34 */
169
+ { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC },
170
+ /* int combiner group 35 */
171
+ { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
172
+ /* int combiner group 36 */
173
+ { EXT_GIC_ID_MIXER },
174
+ /* int combiner group 37 */
175
+ { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6,
176
+ EXT_GIC_ID_EXTINT7 },
177
+ /* groups 38-50 */
178
+ { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { },
179
+ /* int combiner group 51 */
180
+ { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
181
+ /* group 52 */
182
+ { },
183
+ /* int combiner group 53 */
184
+ { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
185
+ /* groups 54-63 */
186
+ { }, { }, { }, { }, { }, { }, { }, { }, { }, { }
187
+};
188
+
189
+/*
190
+ * Initialize board IRQs.
191
+ * These IRQs contain splitted Int/External Combiner and External Gic IRQs.
192
+ */
193
+static void exynos4210_init_board_irqs(Exynos4210State *s)
194
+{
63
+{
195
+ uint32_t grp, bit, irq_id, n;
64
+ return qdev_realize_and_unref(dev, &bus->parent_obj, errp);
196
+ Exynos4210Irq *is = &s->irqs;
197
+
198
+ for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) {
199
+ irq_id = 0;
200
+ if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) ||
201
+ n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) {
202
+ /* MCT_G0 is passed to External GIC */
203
+ irq_id = EXT_GIC_ID_MCT_G0;
204
+ }
205
+ if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) ||
206
+ n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) {
207
+ /* MCT_G1 is passed to External and GIC */
208
+ irq_id = EXT_GIC_ID_MCT_G1;
209
+ }
210
+ if (irq_id) {
211
+ s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
212
+ is->ext_gic_irq[irq_id - 32]);
213
+ } else {
214
+ s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
215
+ is->ext_combiner_irq[n]);
216
+ }
217
+ }
218
+ for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) {
219
+ /* these IDs are passed to Internal Combiner and External GIC */
220
+ grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n);
221
+ bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n);
222
+ irq_id = combiner_grp_to_gic_id[grp -
223
+ EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit];
224
+
225
+ if (irq_id) {
226
+ s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
227
+ is->ext_gic_irq[irq_id - 32]);
228
+ }
229
+ }
230
+}
65
+}
231
+
66
+
232
+/*
67
DeviceState *ssi_create_slave(SSIBus *bus, const char *name)
233
+ * Get IRQ number from exynos4210 IRQ subsystem stub.
68
{
234
+ * To identify IRQ source use internal combiner group and bit number
69
DeviceState *dev = qdev_new(name);
235
+ * grp - group number
70
236
+ * bit - bit number inside group
71
- qdev_realize_and_unref(dev, &bus->parent_obj, &error_fatal);
237
+ */
72
+ ssi_realize_and_unref(dev, bus, &error_fatal);
238
+uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit)
73
return dev;
239
+{
74
}
240
+ return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit);
241
+}
242
+
243
static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43,
244
0x09, 0x00, 0x00, 0x00 };
245
246
diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c
247
index XXXXXXX..XXXXXXX 100644
248
--- a/hw/intc/exynos4210_gic.c
249
+++ b/hw/intc/exynos4210_gic.c
250
@@ -XXX,XX +XXX,XX @@
251
#include "hw/arm/exynos4210.h"
252
#include "qom/object.h"
253
254
-enum ExtGicId {
255
- EXT_GIC_ID_MDMA_LCD0 = 66,
256
- EXT_GIC_ID_PDMA0,
257
- EXT_GIC_ID_PDMA1,
258
- EXT_GIC_ID_TIMER0,
259
- EXT_GIC_ID_TIMER1,
260
- EXT_GIC_ID_TIMER2,
261
- EXT_GIC_ID_TIMER3,
262
- EXT_GIC_ID_TIMER4,
263
- EXT_GIC_ID_MCT_L0,
264
- EXT_GIC_ID_WDT,
265
- EXT_GIC_ID_RTC_ALARM,
266
- EXT_GIC_ID_RTC_TIC,
267
- EXT_GIC_ID_GPIO_XB,
268
- EXT_GIC_ID_GPIO_XA,
269
- EXT_GIC_ID_MCT_L1,
270
- EXT_GIC_ID_IEM_APC,
271
- EXT_GIC_ID_IEM_IEC,
272
- EXT_GIC_ID_NFC,
273
- EXT_GIC_ID_UART0,
274
- EXT_GIC_ID_UART1,
275
- EXT_GIC_ID_UART2,
276
- EXT_GIC_ID_UART3,
277
- EXT_GIC_ID_UART4,
278
- EXT_GIC_ID_MCT_G0,
279
- EXT_GIC_ID_I2C0,
280
- EXT_GIC_ID_I2C1,
281
- EXT_GIC_ID_I2C2,
282
- EXT_GIC_ID_I2C3,
283
- EXT_GIC_ID_I2C4,
284
- EXT_GIC_ID_I2C5,
285
- EXT_GIC_ID_I2C6,
286
- EXT_GIC_ID_I2C7,
287
- EXT_GIC_ID_SPI0,
288
- EXT_GIC_ID_SPI1,
289
- EXT_GIC_ID_SPI2,
290
- EXT_GIC_ID_MCT_G1,
291
- EXT_GIC_ID_USB_HOST,
292
- EXT_GIC_ID_USB_DEVICE,
293
- EXT_GIC_ID_MODEMIF,
294
- EXT_GIC_ID_HSMMC0,
295
- EXT_GIC_ID_HSMMC1,
296
- EXT_GIC_ID_HSMMC2,
297
- EXT_GIC_ID_HSMMC3,
298
- EXT_GIC_ID_SDMMC,
299
- EXT_GIC_ID_MIPI_CSI_4LANE,
300
- EXT_GIC_ID_MIPI_DSI_4LANE,
301
- EXT_GIC_ID_MIPI_CSI_2LANE,
302
- EXT_GIC_ID_MIPI_DSI_2LANE,
303
- EXT_GIC_ID_ONENAND_AUDI,
304
- EXT_GIC_ID_ROTATOR,
305
- EXT_GIC_ID_FIMC0,
306
- EXT_GIC_ID_FIMC1,
307
- EXT_GIC_ID_FIMC2,
308
- EXT_GIC_ID_FIMC3,
309
- EXT_GIC_ID_JPEG,
310
- EXT_GIC_ID_2D,
311
- EXT_GIC_ID_PCIe,
312
- EXT_GIC_ID_MIXER,
313
- EXT_GIC_ID_HDMI,
314
- EXT_GIC_ID_HDMI_I2C,
315
- EXT_GIC_ID_MFC,
316
- EXT_GIC_ID_TVENC,
317
-};
318
-
319
-enum ExtInt {
320
- EXT_GIC_ID_EXTINT0 = 48,
321
- EXT_GIC_ID_EXTINT1,
322
- EXT_GIC_ID_EXTINT2,
323
- EXT_GIC_ID_EXTINT3,
324
- EXT_GIC_ID_EXTINT4,
325
- EXT_GIC_ID_EXTINT5,
326
- EXT_GIC_ID_EXTINT6,
327
- EXT_GIC_ID_EXTINT7,
328
- EXT_GIC_ID_EXTINT8,
329
- EXT_GIC_ID_EXTINT9,
330
- EXT_GIC_ID_EXTINT10,
331
- EXT_GIC_ID_EXTINT11,
332
- EXT_GIC_ID_EXTINT12,
333
- EXT_GIC_ID_EXTINT13,
334
- EXT_GIC_ID_EXTINT14,
335
- EXT_GIC_ID_EXTINT15
336
-};
337
-
338
-/*
339
- * External GIC sources which are not from External Interrupt Combiner or
340
- * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ,
341
- * which is INTG16 in Internal Interrupt Combiner.
342
- */
343
-
344
-static const uint32_t
345
-combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
346
- /* int combiner groups 16-19 */
347
- { }, { }, { }, { },
348
- /* int combiner group 20 */
349
- { 0, EXT_GIC_ID_MDMA_LCD0 },
350
- /* int combiner group 21 */
351
- { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 },
352
- /* int combiner group 22 */
353
- { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2,
354
- EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 },
355
- /* int combiner group 23 */
356
- { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC },
357
- /* int combiner group 24 */
358
- { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA },
359
- /* int combiner group 25 */
360
- { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC },
361
- /* int combiner group 26 */
362
- { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3,
363
- EXT_GIC_ID_UART4 },
364
- /* int combiner group 27 */
365
- { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3,
366
- EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6,
367
- EXT_GIC_ID_I2C7 },
368
- /* int combiner group 28 */
369
- { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST},
370
- /* int combiner group 29 */
371
- { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2,
372
- EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC },
373
- /* int combiner group 30 */
374
- { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE },
375
- /* int combiner group 31 */
376
- { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE },
377
- /* int combiner group 32 */
378
- { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 },
379
- /* int combiner group 33 */
380
- { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 },
381
- /* int combiner group 34 */
382
- { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC },
383
- /* int combiner group 35 */
384
- { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
385
- /* int combiner group 36 */
386
- { EXT_GIC_ID_MIXER },
387
- /* int combiner group 37 */
388
- { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6,
389
- EXT_GIC_ID_EXTINT7 },
390
- /* groups 38-50 */
391
- { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { },
392
- /* int combiner group 51 */
393
- { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
394
- /* group 52 */
395
- { },
396
- /* int combiner group 53 */
397
- { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 },
398
- /* groups 54-63 */
399
- { }, { }, { }, { }, { }, { }, { }, { }, { }, { }
400
-};
401
-
402
#define EXYNOS4210_GIC_NIRQ 160
403
404
#define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000
405
@@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
406
#define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100
407
#define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000
408
409
-/*
410
- * Initialize board IRQs.
411
- * These IRQs contain splitted Int/External Combiner and External Gic IRQs.
412
- */
413
-void exynos4210_init_board_irqs(Exynos4210State *s)
414
-{
415
- uint32_t grp, bit, irq_id, n;
416
- Exynos4210Irq *is = &s->irqs;
417
-
418
- for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) {
419
- irq_id = 0;
420
- if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) ||
421
- n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) {
422
- /* MCT_G0 is passed to External GIC */
423
- irq_id = EXT_GIC_ID_MCT_G0;
424
- }
425
- if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) ||
426
- n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) {
427
- /* MCT_G1 is passed to External and GIC */
428
- irq_id = EXT_GIC_ID_MCT_G1;
429
- }
430
- if (irq_id) {
431
- s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
432
- is->ext_gic_irq[irq_id - 32]);
433
- } else {
434
- s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
435
- is->ext_combiner_irq[n]);
436
- }
437
- }
438
- for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) {
439
- /* these IDs are passed to Internal Combiner and External GIC */
440
- grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n);
441
- bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n);
442
- irq_id = combiner_grp_to_gic_id[grp -
443
- EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit];
444
-
445
- if (irq_id) {
446
- s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
447
- is->ext_gic_irq[irq_id - 32]);
448
- }
449
- }
450
-}
451
-
452
-/*
453
- * Get IRQ number from exynos4210 IRQ subsystem stub.
454
- * To identify IRQ source use internal combiner group and bit number
455
- * grp - group number
456
- * bit - bit number inside group
457
- */
458
-uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit)
459
-{
460
- return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit);
461
-}
462
-
463
-/********* GIC part *********/
464
-
465
#define TYPE_EXYNOS4210_GIC "exynos4210.gic"
466
OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC)
467
75
468
--
76
--
469
2.25.1
77
2.20.1
78
79
diff view generated by jsdifflib
1
Fix a missing set of spaces around '-' in the definition of
1
Use the new max111x qdev properties to set the initial input
2
combiner_grp_to_gic_id[]. We're about to move this code, so
2
values rather than calling max111x_set_input(); this means that
3
fix the style issue first to keep checkpatch happy with the
3
on system reset the inputs will correctly return to their initial
4
code-motion patch.
4
values.
5
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20220404154658.565020-7-peter.maydell@linaro.org
8
Message-id: 20200628142429.17111-10-peter.maydell@linaro.org
9
---
9
---
10
hw/intc/exynos4210_gic.c | 2 +-
10
hw/arm/spitz.c | 11 +++++++----
11
1 file changed, 1 insertion(+), 1 deletion(-)
11
1 file changed, 7 insertions(+), 4 deletions(-)
12
12
13
diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c
13
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
14
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/intc/exynos4210_gic.c
15
--- a/hw/arm/spitz.c
16
+++ b/hw/intc/exynos4210_gic.c
16
+++ b/hw/arm/spitz.c
17
@@ -XXX,XX +XXX,XX @@ enum ExtInt {
17
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
18
*/
18
qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT));
19
19
20
static const uint32_t
20
bus = qdev_get_child_bus(sms->mux, "ssi2");
21
-combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
21
- sms->max1111 = ssi_create_slave(bus, "max1111");
22
+combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
22
+ sms->max1111 = qdev_new("max1111");
23
/* int combiner groups 16-19 */
23
max1111 = sms->max1111;
24
{ }, { }, { }, { },
24
- max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT);
25
/* int combiner group 20 */
25
- max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0);
26
- max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN);
27
+ qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */,
28
+ SPITZ_BATTERY_VOLT);
29
+ qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0);
30
+ qdev_prop_set_uint8(sms->max1111, "input3" /* ACIN_VOLT */,
31
+ SPITZ_CHARGEON_ACIN);
32
+ ssi_realize_and_unref(sms->max1111, bus, &error_fatal);
33
34
qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS,
35
qdev_get_gpio_in(sms->mux, 0));
26
--
36
--
27
2.25.1
37
2.20.1
38
39
diff view generated by jsdifflib
1
The function exynos4210_combiner_get_gpioin() currently lives in
1
The max111x ADC device model allows other code to set the level on
2
exynos4210_combiner.c, but it isn't really part of the combiner
2
the 8 ADC inputs using the max111x_set_input() function. Replace
3
device itself -- it is a function that implements the wiring up of
3
this with generic qdev GPIO inputs, which also allow inputs to be set
4
some interrupt sources to multiple combiner inputs. Move it to live
4
to arbitrary values.
5
with the other SoC-level code in exynos4210.c, along with a few
5
6
macros previously defined in exynos4210.h which are now used only
6
Using GPIO lines will make it easier for board code to wire things
7
in exynos4210.c.
7
up, so that if device A wants to set the ADC input it doesn't need to
8
have a direct pointer to the max111x but can just set that value on
9
its output GPIO, which is then wired up by the board to the
10
appropriate max111x input.
8
11
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20220404154658.565020-11-peter.maydell@linaro.org
14
Message-id: 20200628142429.17111-11-peter.maydell@linaro.org
12
---
15
---
13
include/hw/arm/exynos4210.h | 11 -----
16
include/hw/ssi/ssi.h | 3 ---
14
hw/arm/exynos4210.c | 82 +++++++++++++++++++++++++++++++++++
17
hw/arm/spitz.c | 9 +++++----
15
hw/intc/exynos4210_combiner.c | 77 --------------------------------
18
hw/misc/max111x.c | 16 +++++++++-------
16
3 files changed, 82 insertions(+), 88 deletions(-)
19
3 files changed, 14 insertions(+), 14 deletions(-)
17
20
18
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
21
diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h
19
index XXXXXXX..XXXXXXX 100644
22
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/arm/exynos4210.h
23
--- a/include/hw/ssi/ssi.h
21
+++ b/include/hw/arm/exynos4210.h
24
+++ b/include/hw/ssi/ssi.h
22
@@ -XXX,XX +XXX,XX @@
25
@@ -XXX,XX +XXX,XX @@ SSIBus *ssi_create_bus(DeviceState *parent, const char *name);
23
#define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \
26
24
(EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8)
27
uint32_t ssi_transfer(SSIBus *bus, uint32_t val);
25
28
26
-#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit))
29
-/* max111x.c */
27
-#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8)
30
-void max111x_set_input(DeviceState *dev, int line, uint8_t value);
28
-#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \
29
- ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq))
30
-
31
-
31
/* IRQs number for external and internal GIC */
32
#endif
32
#define EXYNOS4210_EXT_GIC_NIRQ (160-32)
33
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
33
#define EXYNOS4210_INT_GIC_NIRQ 64
34
@@ -XXX,XX +XXX,XX @@ void exynos4210_write_secondary(ARMCPU *cpu,
35
* bit - bit number inside group */
36
uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit);
37
38
-/*
39
- * Get Combiner input GPIO into irqs structure
40
- */
41
-void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev,
42
- int ext);
43
-
44
/*
45
* exynos4210 UART
46
*/
47
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
48
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
49
--- a/hw/arm/exynos4210.c
35
--- a/hw/arm/spitz.c
50
+++ b/hw/arm/exynos4210.c
36
+++ b/hw/arm/spitz.c
51
@@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
37
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
52
{ }, { }, { }, { }, { }, { }, { }, { }, { }, { }
38
39
static void spitz_adc_temp_on(void *opaque, int line, int level)
40
{
41
+ int batt_temp;
42
+
43
if (!max1111)
44
return;
45
46
- if (level)
47
- max111x_set_input(max1111, MAX1111_BATT_TEMP, SPITZ_BATTERY_TEMP);
48
- else
49
- max111x_set_input(max1111, MAX1111_BATT_TEMP, 0);
50
+ batt_temp = level ? SPITZ_BATTERY_TEMP : 0;
51
+
52
+ qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp);
53
}
54
55
static void corgi_ssp_realize(SSISlave *d, Error **errp)
56
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
57
index XXXXXXX..XXXXXXX 100644
58
--- a/hw/misc/max111x.c
59
+++ b/hw/misc/max111x.c
60
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_max111x = {
61
}
53
};
62
};
54
63
55
+#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp) * 8 + (bit))
64
+static void max111x_input_set(void *opaque, int line, int value)
56
+#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8)
65
+{
57
+#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \
66
+ MAX111xState *s = MAX_111X(opaque);
58
+ ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq))
59
+
67
+
60
/*
68
+ assert(line >= 0 && line < s->inputs);
61
* Initialize board IRQs.
69
+ s->input[line] = value;
62
* These IRQs contain splitted Int/External Combiner and External Gic IRQs.
63
@@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit)
64
return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit);
65
}
66
67
+/*
68
+ * Get Combiner input GPIO into irqs structure
69
+ */
70
+static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs,
71
+ DeviceState *dev, int ext)
72
+{
73
+ int n;
74
+ int bit;
75
+ int max;
76
+ qemu_irq *irq;
77
+
78
+ max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ :
79
+ EXYNOS4210_MAX_INT_COMBINER_IN_IRQ;
80
+ irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq;
81
+
82
+ /*
83
+ * Some IRQs of Int/External Combiner are going to two Combiners groups,
84
+ * so let split them.
85
+ */
86
+ for (n = 0; n < max; n++) {
87
+
88
+ bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n);
89
+
90
+ switch (n) {
91
+ /* MDNIE_LCD1 INTG1 */
92
+ case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ...
93
+ EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3):
94
+ irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
95
+ irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]);
96
+ continue;
97
+
98
+ /* TMU INTG3 */
99
+ case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4):
100
+ irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
101
+ irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]);
102
+ continue;
103
+
104
+ /* LCD1 INTG12 */
105
+ case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ...
106
+ EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3):
107
+ irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
108
+ irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]);
109
+ continue;
110
+
111
+ /* Multi-Core Timer INTG12 */
112
+ case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ...
113
+ EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8):
114
+ irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
115
+ irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
116
+ continue;
117
+
118
+ /* Multi-Core Timer INTG35 */
119
+ case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ...
120
+ EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8):
121
+ irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
122
+ irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
123
+ continue;
124
+
125
+ /* Multi-Core Timer INTG51 */
126
+ case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ...
127
+ EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8):
128
+ irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
129
+ irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
130
+ continue;
131
+
132
+ /* Multi-Core Timer INTG53 */
133
+ case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ...
134
+ EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8):
135
+ irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
136
+ irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
137
+ continue;
138
+ }
139
+
140
+ irq[n] = qdev_get_gpio_in(dev, n);
141
+ }
142
+}
70
+}
143
+
71
+
144
static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43,
72
static int max111x_init(SSISlave *d, int inputs)
145
0x09, 0x00, 0x00, 0x00 };
73
{
146
74
DeviceState *dev = DEVICE(d);
147
diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c
75
MAX111xState *s = MAX_111X(dev);
148
index XXXXXXX..XXXXXXX 100644
76
149
--- a/hw/intc/exynos4210_combiner.c
77
qdev_init_gpio_out(dev, &s->interrupt, 1);
150
+++ b/hw/intc/exynos4210_combiner.c
78
+ qdev_init_gpio_in(dev, max111x_input_set, inputs);
151
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_combiner = {
79
152
}
80
s->inputs = inputs;
153
};
81
154
82
@@ -XXX,XX +XXX,XX @@ static void max1111_realize(SSISlave *dev, Error **errp)
155
-/*
83
max111x_init(dev, 4);
156
- * Get Combiner input GPIO into irqs structure
84
}
157
- */
85
158
-void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev,
86
-void max111x_set_input(DeviceState *dev, int line, uint8_t value)
159
- int ext)
160
-{
87
-{
161
- int n;
88
- MAX111xState *s = MAX_111X(dev);
162
- int bit;
89
- assert(line >= 0 && line < s->inputs);
163
- int max;
90
- s->input[line] = value;
164
- qemu_irq *irq;
165
-
166
- max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ :
167
- EXYNOS4210_MAX_INT_COMBINER_IN_IRQ;
168
- irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq;
169
-
170
- /*
171
- * Some IRQs of Int/External Combiner are going to two Combiners groups,
172
- * so let split them.
173
- */
174
- for (n = 0; n < max; n++) {
175
-
176
- bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n);
177
-
178
- switch (n) {
179
- /* MDNIE_LCD1 INTG1 */
180
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ...
181
- EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3):
182
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
183
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]);
184
- continue;
185
-
186
- /* TMU INTG3 */
187
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4):
188
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
189
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]);
190
- continue;
191
-
192
- /* LCD1 INTG12 */
193
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ...
194
- EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3):
195
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
196
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]);
197
- continue;
198
-
199
- /* Multi-Core Timer INTG12 */
200
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ...
201
- EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8):
202
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
203
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
204
- continue;
205
-
206
- /* Multi-Core Timer INTG35 */
207
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ...
208
- EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8):
209
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
210
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
211
- continue;
212
-
213
- /* Multi-Core Timer INTG51 */
214
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ...
215
- EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8):
216
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
217
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
218
- continue;
219
-
220
- /* Multi-Core Timer INTG53 */
221
- case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ...
222
- EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8):
223
- irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
224
- irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
225
- continue;
226
- }
227
-
228
- irq[n] = qdev_get_gpio_in(dev, n);
229
- }
230
-}
91
-}
231
-
92
-
232
static uint64_t
93
static void max111x_reset(DeviceState *dev)
233
exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size)
234
{
94
{
95
MAX111xState *s = MAX_111X(dev);
235
--
96
--
236
2.25.1
97
2.20.1
98
99
diff view generated by jsdifflib
1
Switch the creation of the external GIC to the new-style "embedded in
1
Create a header file for the hw/misc/max111x device, in the
2
state struct" approach, so we can easily refer to the object
2
usual modern style for QOM devices:
3
elsewhere during realize.
3
* definition of the TYPE_ constants and macros
4
* definition of the device's state struct so that it can
5
be embedded in other structs if desired
6
* documentation of the interface
7
8
This allows us to use TYPE_MAX_1111 in the spitz.c code rather
9
than the string "max1111".
4
10
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Message-id: 20220404154658.565020-9-peter.maydell@linaro.org
13
Message-id: 20200628142429.17111-12-peter.maydell@linaro.org
8
---
14
---
9
include/hw/arm/exynos4210.h | 2 ++
15
include/hw/misc/max111x.h | 56 +++++++++++++++++++++++++++++++++++++++
10
include/hw/intc/exynos4210_gic.h | 43 ++++++++++++++++++++++++++++++++
16
hw/arm/spitz.c | 3 ++-
11
hw/arm/exynos4210.c | 10 ++++----
17
hw/misc/max111x.c | 24 +----------------
12
hw/intc/exynos4210_gic.c | 17 ++-----------
18
MAINTAINERS | 1 +
13
MAINTAINERS | 2 +-
19
4 files changed, 60 insertions(+), 24 deletions(-)
14
5 files changed, 53 insertions(+), 21 deletions(-)
20
create mode 100644 include/hw/misc/max111x.h
15
create mode 100644 include/hw/intc/exynos4210_gic.h
16
21
17
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
22
diff --git a/include/hw/misc/max111x.h b/include/hw/misc/max111x.h
18
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/arm/exynos4210.h
20
+++ b/include/hw/arm/exynos4210.h
21
@@ -XXX,XX +XXX,XX @@
22
#include "hw/or-irq.h"
23
#include "hw/sysbus.h"
24
#include "hw/cpu/a9mpcore.h"
25
+#include "hw/intc/exynos4210_gic.h"
26
#include "target/arm/cpu-qom.h"
27
#include "qom/object.h"
28
29
@@ -XXX,XX +XXX,XX @@ struct Exynos4210State {
30
qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA];
31
qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS];
32
A9MPPrivState a9mpcore;
33
+ Exynos4210GicState ext_gic;
34
};
35
36
#define TYPE_EXYNOS4210_SOC "exynos4210"
37
diff --git a/include/hw/intc/exynos4210_gic.h b/include/hw/intc/exynos4210_gic.h
38
new file mode 100644
23
new file mode 100644
39
index XXXXXXX..XXXXXXX
24
index XXXXXXX..XXXXXXX
40
--- /dev/null
25
--- /dev/null
41
+++ b/include/hw/intc/exynos4210_gic.h
26
+++ b/include/hw/misc/max111x.h
42
@@ -XXX,XX +XXX,XX @@
27
@@ -XXX,XX +XXX,XX @@
43
+/*
28
+/*
44
+ * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c
29
+ * Maxim MAX1110/1111 ADC chip emulation.
45
+ *
30
+ *
46
+ * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
31
+ * Copyright (c) 2006 Openedhand Ltd.
47
+ * All rights reserved.
32
+ * Written by Andrzej Zaborowski <balrog@zabor.org>
48
+ *
33
+ *
49
+ * Evgeny Voevodin <e.voevodin@samsung.com>
34
+ * This code is licensed under the GNU GPLv2.
50
+ *
35
+ *
51
+ * This program is free software; you can redistribute it and/or modify it
36
+ * Contributions after 2012-01-13 are licensed under the terms of the
52
+ * under the terms of the GNU General Public License as published by the
37
+ * GNU GPL, version 2 or (at your option) any later version.
53
+ * Free Software Foundation; either version 2 of the License, or (at your
38
+ */
54
+ * option) any later version.
39
+
40
+#ifndef HW_MISC_MAX111X_H
41
+#define HW_MISC_MAX111X_H
42
+
43
+#include "hw/ssi/ssi.h"
44
+
45
+/*
46
+ * This is a model of the Maxim MAX1110/1111 ADC chip, which for QEMU
47
+ * is an SSI slave device. It has either 4 (max1110) or 8 (max1111)
48
+ * 8-bit ADC channels.
55
+ *
49
+ *
56
+ * This program is distributed in the hope that it will be useful,
50
+ * QEMU interface:
57
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
51
+ * + GPIO inputs 0..3 (for max1110) or 0..7 (for max1111): set the value
58
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
52
+ * of each ADC input, as an unsigned 8-bit value
59
+ * See the GNU General Public License for more details.
53
+ * + GPIO output 0: interrupt line
54
+ * + Properties "input0" to "input3" (max1110) or "input0" to "input7"
55
+ * (max1111): initial reset values for ADC inputs.
60
+ *
56
+ *
61
+ * You should have received a copy of the GNU General Public License along
57
+ * Known bugs:
62
+ * with this program; if not, see <http://www.gnu.org/licenses/>.
58
+ * + the interrupt line is not correctly implemented, and will never
59
+ * be lowered once it has been asserted.
63
+ */
60
+ */
64
+#ifndef HW_INTC_EXYNOS4210_GIC_H
61
+typedef struct {
65
+#define HW_INTC_EXYNOS4210_GIC_H
62
+ SSISlave parent_obj;
66
+
63
+
67
+#include "hw/sysbus.h"
64
+ qemu_irq interrupt;
65
+ /* Values of inputs at system reset (settable by QOM property) */
66
+ uint8_t reset_input[8];
68
+
67
+
69
+#define TYPE_EXYNOS4210_GIC "exynos4210.gic"
68
+ uint8_t tb1, rb2, rb3;
70
+OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC)
69
+ int cycle;
71
+
70
+
72
+#define EXYNOS4210_GIC_NCPUS 2
71
+ uint8_t input[8];
72
+ int inputs, com;
73
+} MAX111xState;
73
+
74
+
74
+struct Exynos4210GicState {
75
+#define TYPE_MAX_111X "max111x"
75
+ SysBusDevice parent_obj;
76
+
76
+
77
+ MemoryRegion cpu_container;
77
+#define MAX_111X(obj) \
78
+ MemoryRegion dist_container;
78
+ OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X)
79
+ MemoryRegion cpu_alias[EXYNOS4210_GIC_NCPUS];
79
+
80
+ MemoryRegion dist_alias[EXYNOS4210_GIC_NCPUS];
80
+#define TYPE_MAX_1110 "max1110"
81
+ uint32_t num_cpu;
81
+#define TYPE_MAX_1111 "max1111"
82
+ DeviceState *gic;
83
+};
84
+
82
+
85
+#endif
83
+#endif
86
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
84
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
87
index XXXXXXX..XXXXXXX 100644
85
index XXXXXXX..XXXXXXX 100644
88
--- a/hw/arm/exynos4210.c
86
--- a/hw/arm/spitz.c
89
+++ b/hw/arm/exynos4210.c
87
+++ b/hw/arm/spitz.c
90
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
88
@@ -XXX,XX +XXX,XX @@
91
sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL);
89
#include "audio/audio.h"
92
90
#include "hw/boards.h"
93
/* External GIC */
91
#include "hw/sysbus.h"
94
- dev = qdev_new("exynos4210.gic");
92
+#include "hw/misc/max111x.h"
95
- qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS);
93
#include "migration/vmstate.h"
96
- busdev = SYS_BUS_DEVICE(dev);
94
#include "exec/address-spaces.h"
97
- sysbus_realize_and_unref(busdev, &error_fatal);
95
#include "cpu.h"
98
+ qdev_prop_set_uint32(DEVICE(&s->ext_gic), "num-cpu", EXYNOS4210_NCPUS);
96
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
99
+ busdev = SYS_BUS_DEVICE(&s->ext_gic);
97
qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT));
100
+ sysbus_realize(busdev, &error_fatal);
98
101
/* Map CPU interface */
99
bus = qdev_get_child_bus(sms->mux, "ssi2");
102
sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR);
100
- sms->max1111 = qdev_new("max1111");
103
/* Map Distributer interface */
101
+ sms->max1111 = qdev_new(TYPE_MAX_1111);
104
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
102
max1111 = sms->max1111;
105
qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1));
103
qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */,
106
}
104
SPITZ_BATTERY_VOLT);
107
for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) {
105
diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c
108
- s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n);
109
+ s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n);
110
}
111
112
/* Internal Interrupt Combiner */
113
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj)
114
}
115
116
object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
117
+ object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC);
118
}
119
120
static void exynos4210_class_init(ObjectClass *klass, void *data)
121
diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c
122
index XXXXXXX..XXXXXXX 100644
106
index XXXXXXX..XXXXXXX 100644
123
--- a/hw/intc/exynos4210_gic.c
107
--- a/hw/misc/max111x.c
124
+++ b/hw/intc/exynos4210_gic.c
108
+++ b/hw/misc/max111x.c
125
@@ -XXX,XX +XXX,XX @@
109
@@ -XXX,XX +XXX,XX @@
110
*/
111
112
#include "qemu/osdep.h"
113
+#include "hw/misc/max111x.h"
114
#include "hw/irq.h"
115
-#include "hw/ssi/ssi.h"
116
#include "migration/vmstate.h"
126
#include "qemu/module.h"
117
#include "qemu/module.h"
127
#include "hw/irq.h"
128
#include "hw/qdev-properties.h"
118
#include "hw/qdev-properties.h"
129
+#include "hw/intc/exynos4210_gic.h"
119
130
#include "hw/arm/exynos4210.h"
120
-typedef struct {
131
#include "qom/object.h"
121
- SSISlave parent_obj;
132
133
@@ -XXX,XX +XXX,XX @@
134
#define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100
135
#define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000
136
137
-#define TYPE_EXYNOS4210_GIC "exynos4210.gic"
138
-OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC)
139
-
122
-
140
-struct Exynos4210GicState {
123
- qemu_irq interrupt;
141
- SysBusDevice parent_obj;
124
- /* Values of inputs at system reset (settable by QOM property) */
125
- uint8_t reset_input[8];
142
-
126
-
143
- MemoryRegion cpu_container;
127
- uint8_t tb1, rb2, rb3;
144
- MemoryRegion dist_container;
128
- int cycle;
145
- MemoryRegion cpu_alias[EXYNOS4210_NCPUS];
146
- MemoryRegion dist_alias[EXYNOS4210_NCPUS];
147
- uint32_t num_cpu;
148
- DeviceState *gic;
149
-};
150
-
129
-
151
static void exynos4210_gic_set_irq(void *opaque, int irq, int level)
130
- uint8_t input[8];
152
{
131
- int inputs, com;
153
Exynos4210GicState *s = (Exynos4210GicState *)opaque;
132
-} MAX111xState;
154
@@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_realize(DeviceState *dev, Error **errp)
133
-
155
* enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86
134
-#define TYPE_MAX_111X "max111x"
156
* doesn't figure this out, otherwise and gives spurious warnings.
135
-
157
*/
136
-#define MAX_111X(obj) \
158
- assert(n <= EXYNOS4210_NCPUS);
137
- OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X)
159
+ assert(n <= EXYNOS4210_GIC_NCPUS);
138
-
160
for (i = 0; i < n; i++) {
139
-#define TYPE_MAX_1110 "max1110"
161
/* Map CPU interface per SMP Core */
140
-#define TYPE_MAX_1111 "max1111"
162
sprintf(cpu_alias_name, "%s%x", cpu_prefix, i);
141
-
142
/* Control-byte bitfields */
143
#define CB_PD0        (1 << 0)
144
#define CB_PD1        (1 << 1)
163
diff --git a/MAINTAINERS b/MAINTAINERS
145
diff --git a/MAINTAINERS b/MAINTAINERS
164
index XXXXXXX..XXXXXXX 100644
146
index XXXXXXX..XXXXXXX 100644
165
--- a/MAINTAINERS
147
--- a/MAINTAINERS
166
+++ b/MAINTAINERS
148
+++ b/MAINTAINERS
167
@@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org>
149
@@ -XXX,XX +XXX,XX @@ F: hw/gpio/max7310.c
168
L: qemu-arm@nongnu.org
150
F: hw/gpio/zaurus.c
169
S: Odd Fixes
151
F: hw/misc/mst_fpga.c
170
F: hw/*/exynos*
152
F: hw/misc/max111x.c
171
-F: include/hw/arm/exynos4210.h
153
+F: include/hw/misc/max111x.h
172
+F: include/hw/*/exynos*
154
F: include/hw/arm/pxa.h
173
155
F: include/hw/arm/sharpsl.h
174
Calxeda Highbank
156
F: include/hw/display/tc6393xb.h
175
M: Rob Herring <robh@kernel.org>
176
--
157
--
177
2.25.1
158
2.20.1
159
160
diff view generated by jsdifflib
1
In exynos4210_init_board_irqs(), use the TYPE_SPLIT_IRQ device
1
Currently we have a free-floating set of IRQs and a function
2
instead of qemu_irq_split().
2
spitz_out_switch() which handle some miscellaneous GPIO lines for the
3
spitz board. Encapsulate this behaviour in a simple QOM device.
4
5
At this point we can finally remove the 'max1111' global, because the
6
ADC battery-temperature value is now handled by the misc-gpio device
7
writing the value to its outbound "adc-temp" GPIO, which the board
8
code wires up to the appropriate inbound GPIO line on the max1111.
9
10
This commit also fixes Coverity issue CID 1421913 (which pointed out
11
that the 'outsignals' in spitz_scoop_gpio_setup() were leaked),
12
because it removes the use of the qemu_allocate_irqs() API from this
13
code entirely.
3
14
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
16
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Message-id: 20220404154658.565020-13-peter.maydell@linaro.org
17
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
18
Message-id: 20200628142429.17111-13-peter.maydell@linaro.org
7
---
19
---
8
include/hw/arm/exynos4210.h | 9 ++++++++
20
hw/arm/spitz.c | 129 +++++++++++++++++++++++++++++++++----------------
9
hw/arm/exynos4210.c | 41 +++++++++++++++++++++++++++++--------
21
1 file changed, 87 insertions(+), 42 deletions(-)
10
2 files changed, 42 insertions(+), 8 deletions(-)
22
11
23
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
12
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
13
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
14
--- a/include/hw/arm/exynos4210.h
25
--- a/hw/arm/spitz.c
15
+++ b/include/hw/arm/exynos4210.h
26
+++ b/hw/arm/spitz.c
16
@@ -XXX,XX +XXX,XX @@
27
@@ -XXX,XX +XXX,XX @@ typedef struct {
17
#include "hw/sysbus.h"
28
DeviceState *max1111;
18
#include "hw/cpu/a9mpcore.h"
29
DeviceState *scp0;
19
#include "hw/intc/exynos4210_gic.h"
30
DeviceState *scp1;
20
+#include "hw/core/split-irq.h"
31
+ DeviceState *misc_gpio;
21
#include "target/arm/cpu-qom.h"
32
} SpitzMachineState;
22
#include "qom/object.h"
33
23
34
#define TYPE_SPITZ_MACHINE "spitz-common"
24
@@ -XXX,XX +XXX,XX @@
35
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
25
36
#define SPITZ_GPIO_MAX1111_CS 20
26
#define EXYNOS4210_NUM_DMA 3
37
#define SPITZ_GPIO_TP_INT 11
27
38
39
-static DeviceState *max1111;
40
-
41
/* "Demux" the signal based on current chipselect */
42
typedef struct {
43
SSISlave ssidev;
44
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
45
#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */
46
#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */
47
48
-static void spitz_adc_temp_on(void *opaque, int line, int level)
49
-{
50
- int batt_temp;
51
-
52
- if (!max1111)
53
- return;
54
-
55
- batt_temp = level ? SPITZ_BATTERY_TEMP : 0;
56
-
57
- qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp);
58
-}
59
-
60
static void corgi_ssp_realize(SSISlave *d, Error **errp)
61
{
62
DeviceState *dev = DEVICE(d);
63
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
64
65
bus = qdev_get_child_bus(sms->mux, "ssi2");
66
sms->max1111 = qdev_new(TYPE_MAX_1111);
67
- max1111 = sms->max1111;
68
qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */,
69
SPITZ_BATTERY_VOLT);
70
qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0);
71
@@ -XXX,XX +XXX,XX @@ static void spitz_akita_i2c_setup(PXA2xxState *cpu)
72
73
/* Other peripherals */
74
75
-static void spitz_out_switch(void *opaque, int line, int level)
28
+/*
76
+/*
29
+ * We need one splitter for every external combiner input, plus
77
+ * Encapsulation of some miscellaneous GPIO line behaviour for the Spitz boards.
30
+ * one for every non-zero entry in combiner_grp_to_gic_id[].
78
+ *
31
+ * We'll assert in exynos4210_init_board_irqs() if this is wrong.
79
+ * QEMU interface:
80
+ * + named GPIO inputs "green-led", "orange-led", "charging", "discharging":
81
+ * these currently just print messages that the line has been signalled
82
+ * + named GPIO input "adc-temp-on": set to cause the battery-temperature
83
+ * value to be passed to the max111x ADC
84
+ * + named GPIO output "adc-temp": the ADC value, to be wired up to the max111x
32
+ */
85
+ */
33
+#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60)
86
+#define TYPE_SPITZ_MISC_GPIO "spitz-misc-gpio"
34
+
87
+#define SPITZ_MISC_GPIO(obj) \
35
typedef struct Exynos4210Irq {
88
+ OBJECT_CHECK(SpitzMiscGPIOState, (obj), TYPE_SPITZ_MISC_GPIO)
36
qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
89
+
37
qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ];
90
+typedef struct SpitzMiscGPIOState {
38
@@ -XXX,XX +XXX,XX @@ struct Exynos4210State {
91
+ SysBusDevice parent_obj;
39
qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS];
92
+
40
A9MPPrivState a9mpcore;
93
+ qemu_irq adc_value;
41
Exynos4210GicState ext_gic;
94
+} SpitzMiscGPIOState;
42
+ SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS];
95
+
96
+static void spitz_misc_charging(void *opaque, int n, int level)
97
{
98
- switch (line) {
99
- case 0:
100
- zaurus_printf("Charging %s.\n", level ? "off" : "on");
101
- break;
102
- case 1:
103
- zaurus_printf("Discharging %s.\n", level ? "on" : "off");
104
- break;
105
- case 2:
106
- zaurus_printf("Green LED %s.\n", level ? "on" : "off");
107
- break;
108
- case 3:
109
- zaurus_printf("Orange LED %s.\n", level ? "on" : "off");
110
- break;
111
- case 6:
112
- spitz_adc_temp_on(opaque, line, level);
113
- break;
114
- default:
115
- g_assert_not_reached();
116
- }
117
+ zaurus_printf("Charging %s.\n", level ? "off" : "on");
118
+}
119
+
120
+static void spitz_misc_discharging(void *opaque, int n, int level)
121
+{
122
+ zaurus_printf("Discharging %s.\n", level ? "off" : "on");
123
+}
124
+
125
+static void spitz_misc_green_led(void *opaque, int n, int level)
126
+{
127
+ zaurus_printf("Green LED %s.\n", level ? "off" : "on");
128
+}
129
+
130
+static void spitz_misc_orange_led(void *opaque, int n, int level)
131
+{
132
+ zaurus_printf("Orange LED %s.\n", level ? "off" : "on");
133
+}
134
+
135
+static void spitz_misc_adc_temp(void *opaque, int n, int level)
136
+{
137
+ SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(opaque);
138
+ int batt_temp = level ? SPITZ_BATTERY_TEMP : 0;
139
+
140
+ qemu_set_irq(s->adc_value, batt_temp);
141
+}
142
+
143
+static void spitz_misc_gpio_init(Object *obj)
144
+{
145
+ SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(obj);
146
+ DeviceState *dev = DEVICE(obj);
147
+
148
+ qdev_init_gpio_in_named(dev, spitz_misc_charging, "charging", 1);
149
+ qdev_init_gpio_in_named(dev, spitz_misc_discharging, "discharging", 1);
150
+ qdev_init_gpio_in_named(dev, spitz_misc_green_led, "green-led", 1);
151
+ qdev_init_gpio_in_named(dev, spitz_misc_orange_led, "orange-led", 1);
152
+ qdev_init_gpio_in_named(dev, spitz_misc_adc_temp, "adc-temp-on", 1);
153
+
154
+ qdev_init_gpio_out_named(dev, &s->adc_value, "adc-temp", 1);
155
}
156
157
#define SPITZ_SCP_LED_GREEN 1
158
@@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level)
159
160
static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
161
{
162
- qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8);
163
+ DeviceState *miscdev = sysbus_create_simple(TYPE_SPITZ_MISC_GPIO, -1, NULL);
164
165
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]);
166
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]);
167
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]);
168
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]);
169
+ sms->misc_gpio = miscdev;
170
+
171
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON,
172
+ qdev_get_gpio_in_named(miscdev, "charging", 0));
173
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B,
174
+ qdev_get_gpio_in_named(miscdev, "discharging", 0));
175
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN,
176
+ qdev_get_gpio_in_named(miscdev, "green-led", 0));
177
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE,
178
+ qdev_get_gpio_in_named(miscdev, "orange-led", 0));
179
+ qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON,
180
+ qdev_get_gpio_in_named(miscdev, "adc-temp-on", 0));
181
+ qdev_connect_gpio_out_named(miscdev, "adc-temp", 0,
182
+ qdev_get_gpio_in(sms->max1111, MAX1111_BATT_TEMP));
183
184
if (sms->scp1) {
185
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT,
186
@@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms)
187
qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON,
188
qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0));
189
}
190
-
191
- qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
192
}
193
194
#define SPITZ_GPIO_HSYNC 22
195
@@ -XXX,XX +XXX,XX @@ static const TypeInfo spitz_lcdtg_info = {
196
.class_init = spitz_lcdtg_class_init,
43
};
197
};
44
198
45
#define TYPE_EXYNOS4210_SOC "exynos4210"
199
+static const TypeInfo spitz_misc_gpio_info = {
46
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
200
+ .name = TYPE_SPITZ_MISC_GPIO,
47
index XXXXXXX..XXXXXXX 100644
201
+ .parent = TYPE_SYS_BUS_DEVICE,
48
--- a/hw/arm/exynos4210.c
202
+ .instance_size = sizeof(SpitzMiscGPIOState),
49
+++ b/hw/arm/exynos4210.c
203
+ .instance_init = spitz_misc_gpio_init,
50
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
51
uint32_t grp, bit, irq_id, n;
52
Exynos4210Irq *is = &s->irqs;
53
DeviceState *extgicdev = DEVICE(&s->ext_gic);
54
+ int splitcount = 0;
55
+ DeviceState *splitter;
56
57
for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) {
58
irq_id = 0;
59
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
60
/* MCT_G1 is passed to External and GIC */
61
irq_id = EXT_GIC_ID_MCT_G1;
62
}
63
+
64
+ assert(splitcount < EXYNOS4210_NUM_SPLITTERS);
65
+ splitter = DEVICE(&s->splitter[splitcount]);
66
+ qdev_prop_set_uint16(splitter, "num-lines", 2);
67
+ qdev_realize(splitter, NULL, &error_abort);
68
+ splitcount++;
69
+ s->irq_table[n] = qdev_get_gpio_in(splitter, 0);
70
+ qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]);
71
if (irq_id) {
72
- s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
73
- qdev_get_gpio_in(extgicdev,
74
- irq_id - 32));
75
+ qdev_connect_gpio_out(splitter, 1,
76
+ qdev_get_gpio_in(extgicdev, irq_id - 32));
77
} else {
78
- s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
79
- is->ext_combiner_irq[n]);
80
+ qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]);
81
}
82
}
83
for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) {
84
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
85
EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit];
86
87
if (irq_id) {
88
- s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
89
- qdev_get_gpio_in(extgicdev,
90
- irq_id - 32));
91
+ assert(splitcount < EXYNOS4210_NUM_SPLITTERS);
92
+ splitter = DEVICE(&s->splitter[splitcount]);
93
+ qdev_prop_set_uint16(splitter, "num-lines", 2);
94
+ qdev_realize(splitter, NULL, &error_abort);
95
+ splitcount++;
96
+ s->irq_table[n] = qdev_get_gpio_in(splitter, 0);
97
+ qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]);
98
+ qdev_connect_gpio_out(splitter, 1,
99
+ qdev_get_gpio_in(extgicdev, irq_id - 32));
100
}
101
}
102
+ /*
204
+ /*
103
+ * We check this here to avoid a more obscure assert later when
205
+ * No class_init required: device has no internal state so does not
104
+ * qdev_assert_realized_properly() checks that we realized every
206
+ * need to set up reset or vmstate, and does not have a realize method.
105
+ * child object we initialized.
106
+ */
207
+ */
107
+ assert(splitcount == EXYNOS4210_NUM_SPLITTERS);
208
+};
209
+
210
static void spitz_register_types(void)
211
{
212
type_register_static(&corgi_ssp_info);
213
type_register_static(&spitz_lcdtg_info);
214
type_register_static(&spitz_keyboard_info);
215
type_register_static(&sl_nand_info);
216
+ type_register_static(&spitz_misc_gpio_info);
108
}
217
}
109
218
110
/*
219
type_init(spitz_register_types)
111
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj)
112
object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ);
113
}
114
115
+ for (i = 0; i < ARRAY_SIZE(s->splitter); i++) {
116
+ g_autofree char *name = g_strdup_printf("irq-splitter%d", i);
117
+ object_initialize_child(obj, name, &s->splitter[i], TYPE_SPLIT_IRQ);
118
+ }
119
+
120
object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
121
object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC);
122
}
123
--
220
--
124
2.25.1
221
2.20.1
222
223
diff view generated by jsdifflib
1
Switch the creation of the combiner devices to the new-style
1
Instead of logging guest accesses to invalid register offsets in this
2
"embedded in state struct" approach, so we can easily refer
2
device using zaurus_printf() (which just prints to stderr), use the
3
to the object elsewhere during realize.
3
usual qemu_log_mask(LOG_GUEST_ERROR,...).
4
5
Since this was the only use of the zaurus_printf() macro outside
6
spitz.c, we can move the definition of that macro from sharpsl.h
7
to spitz.c.
4
8
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Message-id: 20220404154658.565020-18-peter.maydell@linaro.org
11
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
12
Message-id: 20200628142429.17111-14-peter.maydell@linaro.org
8
---
13
---
9
include/hw/arm/exynos4210.h | 3 ++
14
include/hw/arm/sharpsl.h | 3 ---
10
include/hw/intc/exynos4210_combiner.h | 57 +++++++++++++++++++++++++++
15
hw/arm/spitz.c | 3 +++
11
hw/arm/exynos4210.c | 20 +++++-----
16
hw/gpio/zaurus.c | 12 +++++++-----
12
hw/intc/exynos4210_combiner.c | 31 +--------------
17
3 files changed, 10 insertions(+), 8 deletions(-)
13
4 files changed, 72 insertions(+), 39 deletions(-)
14
create mode 100644 include/hw/intc/exynos4210_combiner.h
15
18
16
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
19
diff --git a/include/hw/arm/sharpsl.h b/include/hw/arm/sharpsl.h
17
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/arm/exynos4210.h
21
--- a/include/hw/arm/sharpsl.h
19
+++ b/include/hw/arm/exynos4210.h
22
+++ b/include/hw/arm/sharpsl.h
20
@@ -XXX,XX +XXX,XX @@
23
@@ -XXX,XX +XXX,XX @@
21
#include "hw/sysbus.h"
24
22
#include "hw/cpu/a9mpcore.h"
25
#include "exec/hwaddr.h"
23
#include "hw/intc/exynos4210_gic.h"
26
24
+#include "hw/intc/exynos4210_combiner.h"
27
-#define zaurus_printf(format, ...)    \
25
#include "hw/core/split-irq.h"
28
- fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__)
26
#include "target/arm/cpu-qom.h"
29
-
27
#include "qom/object.h"
30
/* zaurus.c */
28
@@ -XXX,XX +XXX,XX @@ struct Exynos4210State {
31
29
qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS];
32
#define SL_PXA_PARAM_BASE    0xa0000a00
30
A9MPPrivState a9mpcore;
33
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
31
Exynos4210GicState ext_gic;
34
index XXXXXXX..XXXXXXX 100644
32
+ Exynos4210CombinerState int_combiner;
35
--- a/hw/arm/spitz.c
33
+ Exynos4210CombinerState ext_combiner;
36
+++ b/hw/arm/spitz.c
34
SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS];
37
@@ -XXX,XX +XXX,XX @@ typedef struct {
35
};
38
#define SPITZ_MACHINE_CLASS(klass) \
36
39
OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE)
37
diff --git a/include/hw/intc/exynos4210_combiner.h b/include/hw/intc/exynos4210_combiner.h
40
38
new file mode 100644
41
+#define zaurus_printf(format, ...) \
39
index XXXXXXX..XXXXXXX
42
+ fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__)
40
--- /dev/null
41
+++ b/include/hw/intc/exynos4210_combiner.h
42
@@ -XXX,XX +XXX,XX @@
43
+/*
44
+ * Samsung exynos4210 Interrupt Combiner
45
+ *
46
+ * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
47
+ * All rights reserved.
48
+ *
49
+ * Evgeny Voevodin <e.voevodin@samsung.com>
50
+ *
51
+ * This program is free software; you can redistribute it and/or modify it
52
+ * under the terms of the GNU General Public License as published by the
53
+ * Free Software Foundation; either version 2 of the License, or (at your
54
+ * option) any later version.
55
+ *
56
+ * This program is distributed in the hope that it will be useful,
57
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
58
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
59
+ * See the GNU General Public License for more details.
60
+ *
61
+ * You should have received a copy of the GNU General Public License along
62
+ * with this program; if not, see <http://www.gnu.org/licenses/>.
63
+ */
64
+
43
+
65
+#ifndef HW_INTC_EXYNOS4210_COMBINER
44
#undef REG_FMT
66
+#define HW_INTC_EXYNOS4210_COMBINER
45
#define REG_FMT "0x%02lx"
67
+
46
68
+#include "hw/sysbus.h"
47
diff --git a/hw/gpio/zaurus.c b/hw/gpio/zaurus.c
69
+
70
+/*
71
+ * State for each output signal of internal combiner
72
+ */
73
+typedef struct CombinerGroupState {
74
+ uint8_t src_mask; /* 1 - source enabled, 0 - disabled */
75
+ uint8_t src_pending; /* Pending source interrupts before masking */
76
+} CombinerGroupState;
77
+
78
+#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner"
79
+OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER)
80
+
81
+/* Number of groups and total number of interrupts for the internal combiner */
82
+#define IIC_NGRP 64
83
+#define IIC_NIRQ (IIC_NGRP * 8)
84
+#define IIC_REGSET_SIZE 0x41
85
+
86
+struct Exynos4210CombinerState {
87
+ SysBusDevice parent_obj;
88
+
89
+ MemoryRegion iomem;
90
+
91
+ struct CombinerGroupState group[IIC_NGRP];
92
+ uint32_t reg_set[IIC_REGSET_SIZE];
93
+ uint32_t icipsr[2];
94
+ uint32_t external; /* 1 means that this combiner is external */
95
+
96
+ qemu_irq output_irq[IIC_NGRP];
97
+};
98
+
99
+#endif
100
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
101
index XXXXXXX..XXXXXXX 100644
48
index XXXXXXX..XXXXXXX 100644
102
--- a/hw/arm/exynos4210.c
49
--- a/hw/gpio/zaurus.c
103
+++ b/hw/arm/exynos4210.c
50
+++ b/hw/gpio/zaurus.c
104
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
105
}
106
107
/* Internal Interrupt Combiner */
108
- dev = qdev_new("exynos4210.combiner");
109
- busdev = SYS_BUS_DEVICE(dev);
110
- sysbus_realize_and_unref(busdev, &error_fatal);
111
+ busdev = SYS_BUS_DEVICE(&s->int_combiner);
112
+ sysbus_realize(busdev, &error_fatal);
113
for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) {
114
sysbus_connect_irq(busdev, n,
115
qdev_get_gpio_in(DEVICE(&s->a9mpcore), n));
116
}
117
- exynos4210_combiner_get_gpioin(&s->irqs, dev, 0);
118
+ exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0);
119
sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR);
120
121
/* External Interrupt Combiner */
122
- dev = qdev_new("exynos4210.combiner");
123
- qdev_prop_set_uint32(dev, "external", 1);
124
- busdev = SYS_BUS_DEVICE(dev);
125
- sysbus_realize_and_unref(busdev, &error_fatal);
126
+ qdev_prop_set_uint32(DEVICE(&s->ext_combiner), "external", 1);
127
+ busdev = SYS_BUS_DEVICE(&s->ext_combiner);
128
+ sysbus_realize(busdev, &error_fatal);
129
for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) {
130
sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n));
131
}
132
- exynos4210_combiner_get_gpioin(&s->irqs, dev, 1);
133
+ exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1);
134
sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR);
135
136
/* Initialize board IRQs. */
137
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj)
138
139
object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
140
object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC);
141
+ object_initialize_child(obj, "int-combiner", &s->int_combiner,
142
+ TYPE_EXYNOS4210_COMBINER);
143
+ object_initialize_child(obj, "ext-combiner", &s->ext_combiner,
144
+ TYPE_EXYNOS4210_COMBINER);
145
}
146
147
static void exynos4210_class_init(ObjectClass *klass, void *data)
148
diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c
149
index XXXXXXX..XXXXXXX 100644
150
--- a/hw/intc/exynos4210_combiner.c
151
+++ b/hw/intc/exynos4210_combiner.c
152
@@ -XXX,XX +XXX,XX @@
51
@@ -XXX,XX +XXX,XX @@
153
#include "hw/sysbus.h"
52
#include "hw/sysbus.h"
154
#include "migration/vmstate.h"
53
#include "migration/vmstate.h"
155
#include "qemu/module.h"
54
#include "qemu/module.h"
156
-
55
-
157
+#include "hw/intc/exynos4210_combiner.h"
56
-#undef REG_FMT
158
#include "hw/arm/exynos4210.h"
57
-#define REG_FMT            "0x%02lx"
159
#include "hw/hw.h"
58
+#include "qemu/log.h"
160
#include "hw/irq.h"
59
161
@@ -XXX,XX +XXX,XX @@
60
/* SCOOP devices */
162
#define DPRINTF(fmt, ...) do {} while (0)
61
163
#endif
62
@@ -XXX,XX +XXX,XX @@ static uint64_t scoop_read(void *opaque, hwaddr addr,
164
63
case SCOOP_GPRR:
165
-#define IIC_NGRP 64 /* Internal Interrupt Combiner
64
return s->gpio_level;
166
- Groups number */
65
default:
167
-#define IIC_NIRQ (IIC_NGRP * 8)/* Internal Interrupt Combiner
66
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
168
- Interrupts number */
67
+ qemu_log_mask(LOG_GUEST_ERROR,
169
#define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */
68
+ "scoop_read: bad register offset 0x%02" HWADDR_PRIx "\n",
170
-#define IIC_REGSET_SIZE 0x41
69
+ addr);
171
-
70
}
172
-/*
71
173
- * State for each output signal of internal combiner
72
return 0;
174
- */
73
@@ -XXX,XX +XXX,XX @@ static void scoop_write(void *opaque, hwaddr addr,
175
-typedef struct CombinerGroupState {
74
scoop_gpio_handler_update(s);
176
- uint8_t src_mask; /* 1 - source enabled, 0 - disabled */
75
break;
177
- uint8_t src_pending; /* Pending source interrupts before masking */
76
default:
178
-} CombinerGroupState;
77
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
179
-
78
+ qemu_log_mask(LOG_GUEST_ERROR,
180
-#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner"
79
+ "scoop_write: bad register offset 0x%02" HWADDR_PRIx "\n",
181
-OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER)
80
+ addr);
182
-
81
}
183
-struct Exynos4210CombinerState {
82
}
184
- SysBusDevice parent_obj;
83
185
-
186
- MemoryRegion iomem;
187
-
188
- struct CombinerGroupState group[IIC_NGRP];
189
- uint32_t reg_set[IIC_REGSET_SIZE];
190
- uint32_t icipsr[2];
191
- uint32_t external; /* 1 means that this combiner is external */
192
-
193
- qemu_irq output_irq[IIC_NGRP];
194
-};
195
196
static const VMStateDescription vmstate_exynos4210_combiner_group_state = {
197
.name = "exynos4210.combiner.groupstate",
198
--
84
--
199
2.25.1
85
2.20.1
86
87
diff view generated by jsdifflib
1
The only time we use the ext_gic_irq[] array in the Exynos4210Irq
1
Instead of logging guest accesses to invalid register offsets in the
2
struct is during realize of the SoC -- we initialize it with the
2
Spitz flash device with zaurus_printf() (which just prints to stderr),
3
input IRQs of the external GIC device, and then connect those to
3
use the usual qemu_log_mask(LOG_GUEST_ERROR,...).
4
outputs of other devices further on in realize (including in the
5
exynos4210_init_board_irqs() function). Now that the ext_gic object
6
is easily accessible as s->ext_gic we can make the connections
7
directly from one device to the other without going via this array.
8
4
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Message-id: 20220404154658.565020-10-peter.maydell@linaro.org
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Message-id: 20200628142429.17111-15-peter.maydell@linaro.org
12
---
9
---
13
include/hw/arm/exynos4210.h | 1 -
10
hw/arm/spitz.c | 12 +++++++-----
14
hw/arm/exynos4210.c | 12 ++++++------
11
1 file changed, 7 insertions(+), 5 deletions(-)
15
2 files changed, 6 insertions(+), 7 deletions(-)
16
12
17
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
13
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
18
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/arm/exynos4210.h
15
--- a/hw/arm/spitz.c
20
+++ b/include/hw/arm/exynos4210.h
16
+++ b/hw/arm/spitz.c
21
@@ -XXX,XX +XXX,XX @@
17
@@ -XXX,XX +XXX,XX @@
22
typedef struct Exynos4210Irq {
18
#include "hw/ssi/ssi.h"
23
qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
19
#include "hw/block/flash.h"
24
qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ];
20
#include "qemu/timer.h"
25
- qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ];
21
+#include "qemu/log.h"
26
} Exynos4210Irq;
22
#include "hw/arm/sharpsl.h"
27
23
#include "ui/console.h"
28
struct Exynos4210State {
24
#include "hw/audio/wm8750.h"
29
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
25
@@ -XXX,XX +XXX,XX @@ typedef struct {
30
index XXXXXXX..XXXXXXX 100644
26
#define zaurus_printf(format, ...) \
31
--- a/hw/arm/exynos4210.c
27
fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__)
32
+++ b/hw/arm/exynos4210.c
28
33
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
29
-#undef REG_FMT
34
{
30
-#define REG_FMT "0x%02lx"
35
uint32_t grp, bit, irq_id, n;
31
-
36
Exynos4210Irq *is = &s->irqs;
32
/* Spitz Flash */
37
+ DeviceState *extgicdev = DEVICE(&s->ext_gic);
33
#define FLASH_BASE 0x0c000000
38
34
#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */
39
for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) {
35
@@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size)
40
irq_id = 0;
36
return ecc_digest(&s->ecc, nand_getio(s->nand));
41
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
37
42
}
38
default:
43
if (irq_id) {
39
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
44
s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
40
+ qemu_log_mask(LOG_GUEST_ERROR,
45
- is->ext_gic_irq[irq_id - 32]);
41
+ "sl_read: bad register offset 0x%02" HWADDR_PRIx "\n",
46
+ qdev_get_gpio_in(extgicdev,
42
+ addr);
47
+ irq_id - 32));
43
}
48
} else {
44
return 0;
49
s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
45
}
50
is->ext_combiner_irq[n]);
46
@@ -XXX,XX +XXX,XX @@ static void sl_write(void *opaque, hwaddr addr,
51
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s)
47
break;
52
48
53
if (irq_id) {
49
default:
54
s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
50
- zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
55
- is->ext_gic_irq[irq_id - 32]);
51
+ qemu_log_mask(LOG_GUEST_ERROR,
56
+ qdev_get_gpio_in(extgicdev,
52
+ "sl_write: bad register offset 0x%02" HWADDR_PRIx "\n",
57
+ irq_id - 32));
53
+ addr);
58
}
59
}
54
}
60
}
55
}
61
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
56
62
sysbus_connect_irq(busdev, n,
63
qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1));
64
}
65
- for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) {
66
- s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n);
67
- }
68
69
/* Internal Interrupt Combiner */
70
dev = qdev_new("exynos4210.combiner");
71
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
72
busdev = SYS_BUS_DEVICE(dev);
73
sysbus_realize_and_unref(busdev, &error_fatal);
74
for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) {
75
- sysbus_connect_irq(busdev, n, s->irqs.ext_gic_irq[n]);
76
+ sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n));
77
}
78
exynos4210_combiner_get_gpioin(&s->irqs, dev, 1);
79
sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR);
80
--
57
--
81
2.25.1
58
2.20.1
59
60
diff view generated by jsdifflib
1
The exynos4210 code currently has two very similar arrays of IRQs:
1
Instead of using printf() for logging guest accesses to invalid
2
register offsets in the pxa2xx PIC device, use the usual
3
qemu_log_mask(LOG_GUEST_ERROR,...).
2
4
3
* board_irqs is a field of the Exynos4210Irq struct which is filled
5
This was the only user of the REG_FMT macro in pxa.h, so we can
4
in by exynos4210_init_board_irqs() with the appropriate qemu_irqs
6
remove that.
5
for each IRQ the board/SoC can assert
6
* irq_table is a set of qemu_irqs pointed to from the
7
Exynos4210State struct. It's allocated in exynos4210_init_irq,
8
and the only behaviour these irqs have is that they pass on the
9
level to the equivalent board_irqs[] irq
10
11
The extra indirection through irq_table is unnecessary, so coalesce
12
these into a single irq_table[] array as a direct field in
13
Exynos4210State which exynos4210_init_board_irqs() fills in.
14
7
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
17
Message-id: 20220404154658.565020-6-peter.maydell@linaro.org
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-16-peter.maydell@linaro.org
18
---
12
---
19
include/hw/arm/exynos4210.h | 8 ++------
13
include/hw/arm/pxa.h | 1 -
20
hw/arm/exynos4210.c | 6 +-----
14
hw/arm/pxa2xx_pic.c | 9 +++++++--
21
hw/intc/exynos4210_gic.c | 32 ++++++++------------------------
15
2 files changed, 7 insertions(+), 3 deletions(-)
22
3 files changed, 11 insertions(+), 35 deletions(-)
23
16
24
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
17
diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h
25
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
26
--- a/include/hw/arm/exynos4210.h
19
--- a/include/hw/arm/pxa.h
27
+++ b/include/hw/arm/exynos4210.h
20
+++ b/include/hw/arm/pxa.h
28
@@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq {
21
@@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState {
29
qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
22
};
30
qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ];
23
31
qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ];
24
# define PA_FMT            "0x%08lx"
32
- qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
25
-# define REG_FMT        "0x" TARGET_FMT_plx
33
} Exynos4210Irq;
26
34
27
PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size,
35
struct Exynos4210State {
28
const char *revision);
36
@@ -XXX,XX +XXX,XX @@ struct Exynos4210State {
29
diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c
37
/*< public >*/
38
ARMCPU *cpu[EXYNOS4210_NCPUS];
39
Exynos4210Irq irqs;
40
- qemu_irq *irq_table;
41
+ qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
42
43
MemoryRegion chipid_mem;
44
MemoryRegion iram_mem;
45
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC)
46
void exynos4210_write_secondary(ARMCPU *cpu,
47
const struct arm_boot_info *info);
48
49
-/* Initialize exynos4210 IRQ subsystem stub */
50
-qemu_irq *exynos4210_init_irq(Exynos4210Irq *env);
51
-
52
/* Initialize board IRQs.
53
* These IRQs contain splitted Int/External Combiner and External Gic IRQs */
54
-void exynos4210_init_board_irqs(Exynos4210Irq *s);
55
+void exynos4210_init_board_irqs(Exynos4210State *s);
56
57
/* Get IRQ number from exynos4210 IRQ subsystem stub.
58
* To identify IRQ source use internal combiner group and bit number
59
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
60
index XXXXXXX..XXXXXXX 100644
30
index XXXXXXX..XXXXXXX 100644
61
--- a/hw/arm/exynos4210.c
31
--- a/hw/arm/pxa2xx_pic.c
62
+++ b/hw/arm/exynos4210.c
32
+++ b/hw/arm/pxa2xx_pic.c
63
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
33
@@ -XXX,XX +XXX,XX @@
64
qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
34
#include "qemu/osdep.h"
65
}
35
#include "qapi/error.h"
66
36
#include "qemu/module.h"
67
- /*** IRQs ***/
37
+#include "qemu/log.h"
68
-
38
#include "cpu.h"
69
- s->irq_table = exynos4210_init_irq(&s->irqs);
39
#include "hw/arm/pxa.h"
70
-
40
#include "hw/sysbus.h"
71
/* IRQ Gate */
41
@@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_pic_mem_read(void *opaque, hwaddr offset,
72
for (i = 0; i < EXYNOS4210_NCPUS; i++) {
42
case ICHP:    /* Highest Priority register */
73
DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]);
43
return pxa2xx_pic_highest(s);
74
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
44
default:
75
sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR);
45
- printf("%s: Bad register offset " REG_FMT "\n", __func__, offset);
76
46
+ qemu_log_mask(LOG_GUEST_ERROR,
77
/* Initialize board IRQs. */
47
+ "pxa2xx_pic_mem_read: bad register offset 0x%" HWADDR_PRIx
78
- exynos4210_init_board_irqs(&s->irqs);
48
+ "\n", offset);
79
+ exynos4210_init_board_irqs(s);
49
return 0;
80
81
/*** Memory ***/
82
83
diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c
84
index XXXXXXX..XXXXXXX 100644
85
--- a/hw/intc/exynos4210_gic.c
86
+++ b/hw/intc/exynos4210_gic.c
87
@@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = {
88
#define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100
89
#define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000
90
91
-static void exynos4210_irq_handler(void *opaque, int irq, int level)
92
-{
93
- Exynos4210Irq *s = (Exynos4210Irq *)opaque;
94
-
95
- /* Bypass */
96
- qemu_set_irq(s->board_irqs[irq], level);
97
-}
98
-
99
-/*
100
- * Initialize exynos4210 IRQ subsystem stub.
101
- */
102
-qemu_irq *exynos4210_init_irq(Exynos4210Irq *s)
103
-{
104
- return qemu_allocate_irqs(exynos4210_irq_handler, s,
105
- EXYNOS4210_MAX_INT_COMBINER_IN_IRQ);
106
-}
107
-
108
/*
109
* Initialize board IRQs.
110
* These IRQs contain splitted Int/External Combiner and External Gic IRQs.
111
*/
112
-void exynos4210_init_board_irqs(Exynos4210Irq *s)
113
+void exynos4210_init_board_irqs(Exynos4210State *s)
114
{
115
uint32_t grp, bit, irq_id, n;
116
+ Exynos4210Irq *is = &s->irqs;
117
118
for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) {
119
irq_id = 0;
120
@@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s)
121
irq_id = EXT_GIC_ID_MCT_G1;
122
}
123
if (irq_id) {
124
- s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n],
125
- s->ext_gic_irq[irq_id-32]);
126
+ s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
127
+ is->ext_gic_irq[irq_id - 32]);
128
} else {
129
- s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n],
130
- s->ext_combiner_irq[n]);
131
+ s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
132
+ is->ext_combiner_irq[n]);
133
}
134
}
135
for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) {
136
@@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s)
137
EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit];
138
139
if (irq_id) {
140
- s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n],
141
- s->ext_gic_irq[irq_id-32]);
142
+ s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n],
143
+ is->ext_gic_irq[irq_id - 32]);
144
}
145
}
50
}
146
}
51
}
52
@@ -XXX,XX +XXX,XX @@ static void pxa2xx_pic_mem_write(void *opaque, hwaddr offset,
53
s->priority[32 + ((offset - IPR32) >> 2)] = value & 0x8000003f;
54
break;
55
default:
56
- printf("%s: Bad register offset " REG_FMT "\n", __func__, offset);
57
+ qemu_log_mask(LOG_GUEST_ERROR,
58
+ "pxa2xx_pic_mem_write: bad register offset 0x%"
59
+ HWADDR_PRIx "\n", offset);
60
return;
61
}
62
pxa2xx_pic_update(opaque);
147
--
63
--
148
2.25.1
64
2.20.1
65
66
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@amd.com>
1
The QOM types "spitz-lcdtg" and "corgi-ssp" are missing the
2
usual QOM TYPE and casting macros; provide and use them.
2
3
3
Create an APU CPU Cluster. This is in preparation to add the RPU.
4
In particular, we can safely use the QOM cast macros instead of
5
FROM_SSI_SLAVE() because in both cases the 'ssidev' field of
6
the instance state struct is the first field in it.
4
7
5
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com>
6
Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com>
7
Message-id: 20220406174303.2022038-2-edgar.iglesias@xilinx.com
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Message-id: 20200628142429.17111-17-peter.maydell@linaro.org
9
---
12
---
10
include/hw/arm/xlnx-versal.h | 2 ++
13
hw/arm/spitz.c | 23 +++++++++++++++--------
11
hw/arm/xlnx-versal.c | 9 ++++++++-
14
1 file changed, 15 insertions(+), 8 deletions(-)
12
2 files changed, 10 insertions(+), 1 deletion(-)
13
15
14
diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h
16
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
15
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
16
--- a/include/hw/arm/xlnx-versal.h
18
--- a/hw/arm/spitz.c
17
+++ b/include/hw/arm/xlnx-versal.h
19
+++ b/hw/arm/spitz.c
18
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp)
19
21
#define LCDTG_PICTRL 0x06
20
#include "hw/sysbus.h"
22
#define LCDTG_POLCTRL 0x07
21
#include "hw/arm/boot.h"
23
22
+#include "hw/cpu/cluster.h"
24
+#define TYPE_SPITZ_LCDTG "spitz-lcdtg"
23
#include "hw/or-irq.h"
25
+#define SPITZ_LCDTG(obj) OBJECT_CHECK(SpitzLCDTG, (obj), TYPE_SPITZ_LCDTG)
24
#include "hw/sd/sdhci.h"
26
+
25
#include "hw/intc/arm_gicv3.h"
27
typedef struct {
26
@@ -XXX,XX +XXX,XX @@ struct Versal {
28
SSISlave ssidev;
27
struct {
29
uint32_t bl_intensity;
28
struct {
30
@@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_power(void *opaque, int line, int level)
29
MemoryRegion mr;
31
30
+ CPUClusterState cluster;
32
static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value)
31
ARMCPU cpu[XLNX_VERSAL_NR_ACPUS];
32
GICv3State gic;
33
} apu;
34
diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c
35
index XXXXXXX..XXXXXXX 100644
36
--- a/hw/arm/xlnx-versal.c
37
+++ b/hw/arm/xlnx-versal.c
38
@@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s)
39
{
33
{
34
- SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev);
35
+ SpitzLCDTG *s = SPITZ_LCDTG(dev);
36
int addr;
37
addr = value >> 5;
38
value &= 0x1f;
39
@@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value)
40
41
static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
42
{
43
- SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi);
44
+ SpitzLCDTG *s = SPITZ_LCDTG(ssi);
45
DeviceState *dev = DEVICE(s);
46
47
s->bl_power = 0;
48
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp)
49
#define SPITZ_GPIO_MAX1111_CS 20
50
#define SPITZ_GPIO_TP_INT 11
51
52
+#define TYPE_CORGI_SSP "corgi-ssp"
53
+#define CORGI_SSP(obj) OBJECT_CHECK(CorgiSSPState, (obj), TYPE_CORGI_SSP)
54
+
55
/* "Demux" the signal based on current chipselect */
56
typedef struct {
57
SSISlave ssidev;
58
@@ -XXX,XX +XXX,XX @@ typedef struct {
59
60
static uint32_t corgi_ssp_transfer(SSISlave *dev, uint32_t value)
61
{
62
- CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, dev);
63
+ CorgiSSPState *s = CORGI_SSP(dev);
40
int i;
64
int i;
41
65
42
+ object_initialize_child(OBJECT(s), "apu-cluster", &s->fpd.apu.cluster,
66
for (i = 0; i < 3; i++) {
43
+ TYPE_CPU_CLUSTER);
67
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
44
+ qdev_prop_set_uint32(DEVICE(&s->fpd.apu.cluster), "cluster-id", 0);
68
static void corgi_ssp_realize(SSISlave *d, Error **errp)
45
+
69
{
46
for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) {
70
DeviceState *dev = DEVICE(d);
47
Object *obj;
71
- CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, d);
48
72
+ CorgiSSPState *s = CORGI_SSP(d);
49
- object_initialize_child(OBJECT(s), "apu-cpu[*]", &s->fpd.apu.cpu[i],
73
50
+ object_initialize_child(OBJECT(&s->fpd.apu.cluster),
74
qdev_init_gpio_in(dev, corgi_ssp_gpio_cs, 3);
51
+ "apu-cpu[*]", &s->fpd.apu.cpu[i],
75
s->bus[0] = ssi_create_bus(dev, "ssi0");
52
XLNX_VERSAL_ACPU_TYPE);
76
@@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms)
53
obj = OBJECT(&s->fpd.apu.cpu[i]);
77
{
54
if (i) {
78
void *bus;
55
@@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s)
79
56
&error_abort);
80
- sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp");
57
qdev_realize(DEVICE(obj), NULL, &error_fatal);
81
+ sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1],
58
}
82
+ TYPE_CORGI_SSP);
59
+
83
60
+ qdev_realize(DEVICE(&s->fpd.apu.cluster), NULL, &error_fatal);
84
bus = qdev_get_child_bus(sms->mux, "ssi0");
85
- sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg");
86
+ sms->lcdtg = ssi_create_slave(bus, TYPE_SPITZ_LCDTG);
87
88
bus = qdev_get_child_bus(sms->mux, "ssi1");
89
sms->ads7846 = ssi_create_slave(bus, "ads7846");
90
@@ -XXX,XX +XXX,XX @@ static void corgi_ssp_class_init(ObjectClass *klass, void *data)
61
}
91
}
62
92
63
static void versal_create_apu_gic(Versal *s, qemu_irq *pic)
93
static const TypeInfo corgi_ssp_info = {
94
- .name = "corgi-ssp",
95
+ .name = TYPE_CORGI_SSP,
96
.parent = TYPE_SSI_SLAVE,
97
.instance_size = sizeof(CorgiSSPState),
98
.class_init = corgi_ssp_class_init,
99
@@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_class_init(ObjectClass *klass, void *data)
100
}
101
102
static const TypeInfo spitz_lcdtg_info = {
103
- .name = "spitz-lcdtg",
104
+ .name = TYPE_SPITZ_LCDTG,
105
.parent = TYPE_SSI_SLAVE,
106
.instance_size = sizeof(SpitzLCDTG),
107
.class_init = spitz_lcdtg_class_init,
64
--
108
--
65
2.25.1
109
2.20.1
110
111
diff view generated by jsdifflib
1
The Exynos4210 SoC device currently uses a custom device
1
The FROM_SSI_SLAVE() macro predates QOM and is used as a typesafe way
2
"exynos4210.irq_gate" to model the OR gate that feeds each CPU's IRQ
2
to cast from an SSISlave* to the instance struct of a subtype of
3
line. We have a standard TYPE_OR_IRQ device for this now, so use
3
TYPE_SSI_SLAVE. Switch to using the QOM cast macros instead, which
4
that instead.
4
have the same effect (by writing the QOM macros if the types were
5
previously missing them.)
5
6
6
(This is a migration compatibility break, but that is OK for this
7
(The FROM_SSI_SLAVE() macro allows the SSISlave member of the
7
machine type.)
8
subtype's struct to be anywhere as long as it is named "ssidev",
9
whereas a QOM cast macro insists that it is the first thing in the
10
subtype's struct. This is true for all the types we convert here.)
11
12
This removes all the uses of FROM_SSI_SLAVE() so we can delete the
13
definition.
8
14
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
16
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Message-id: 20220404154658.565020-2-peter.maydell@linaro.org
17
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
18
Message-id: 20200628142429.17111-18-peter.maydell@linaro.org
12
---
19
---
13
include/hw/arm/exynos4210.h | 1 +
20
include/hw/ssi/ssi.h | 2 --
14
hw/arm/exynos4210.c | 31 ++++++++++++++++---------------
21
hw/arm/z2.c | 11 +++++++----
15
2 files changed, 17 insertions(+), 15 deletions(-)
22
hw/display/ads7846.c | 9 ++++++---
23
hw/display/ssd0323.c | 10 +++++++---
24
hw/sd/ssi-sd.c | 4 ++--
25
5 files changed, 22 insertions(+), 14 deletions(-)
16
26
17
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
27
diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h
18
index XXXXXXX..XXXXXXX 100644
28
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/arm/exynos4210.h
29
--- a/include/hw/ssi/ssi.h
20
+++ b/include/hw/arm/exynos4210.h
30
+++ b/include/hw/ssi/ssi.h
21
@@ -XXX,XX +XXX,XX @@ struct Exynos4210State {
31
@@ -XXX,XX +XXX,XX @@ struct SSISlave {
22
MemoryRegion bootreg_mem;
32
bool cs;
23
I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER];
24
qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA];
25
+ qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS];
26
};
33
};
27
34
28
#define TYPE_EXYNOS4210_SOC "exynos4210"
35
-#define FROM_SSI_SLAVE(type, dev) DO_UPCAST(type, ssidev, dev)
29
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
36
-
37
extern const VMStateDescription vmstate_ssi_slave;
38
39
#define VMSTATE_SSI_SLAVE(_field, _state) { \
40
diff --git a/hw/arm/z2.c b/hw/arm/z2.c
30
index XXXXXXX..XXXXXXX 100644
41
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/arm/exynos4210.c
42
--- a/hw/arm/z2.c
32
+++ b/hw/arm/exynos4210.c
43
+++ b/hw/arm/z2.c
33
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
44
@@ -XXX,XX +XXX,XX @@ typedef struct {
45
int pos;
46
} ZipitLCD;
47
48
+#define TYPE_ZIPIT_LCD "zipit-lcd"
49
+#define ZIPIT_LCD(obj) OBJECT_CHECK(ZipitLCD, (obj), TYPE_ZIPIT_LCD)
50
+
51
static uint32_t zipit_lcd_transfer(SSISlave *dev, uint32_t value)
34
{
52
{
35
Exynos4210State *s = EXYNOS4210_SOC(socdev);
53
- ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev);
36
MemoryRegion *system_mem = get_system_memory();
54
+ ZipitLCD *z = ZIPIT_LCD(dev);
37
- qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS];
55
uint16_t val;
38
SysBusDevice *busdev;
56
if (z->selected) {
39
DeviceState *dev, *uart[4], *pl330[3];
57
z->buf[z->pos] = value & 0xff;
40
int i, n;
58
@@ -XXX,XX +XXX,XX @@ static void z2_lcd_cs(void *opaque, int line, int level)
41
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
59
42
60
static void zipit_lcd_realize(SSISlave *dev, Error **errp)
43
/* IRQ Gate */
61
{
44
for (i = 0; i < EXYNOS4210_NCPUS; i++) {
62
- ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev);
45
- dev = qdev_new("exynos4210.irq_gate");
63
+ ZipitLCD *z = ZIPIT_LCD(dev);
46
- qdev_prop_set_uint32(dev, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS);
64
z->selected = 0;
47
- sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
65
z->enabled = 0;
48
- /* Get IRQ Gate input in gate_irq */
66
z->pos = 0;
49
- for (n = 0; n < EXYNOS4210_IRQ_GATE_NINPUTS; n++) {
67
@@ -XXX,XX +XXX,XX @@ static void zipit_lcd_class_init(ObjectClass *klass, void *data)
50
- gate_irq[i][n] = qdev_get_gpio_in(dev, n);
68
}
51
- }
69
52
- busdev = SYS_BUS_DEVICE(dev);
70
static const TypeInfo zipit_lcd_info = {
53
-
71
- .name = "zipit-lcd",
54
- /* Connect IRQ Gate output to CPU's IRQ line */
72
+ .name = TYPE_ZIPIT_LCD,
55
- sysbus_connect_irq(busdev, 0,
73
.parent = TYPE_SSI_SLAVE,
56
- qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ));
74
.instance_size = sizeof(ZipitLCD),
57
+ DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]);
75
.class_init = zipit_lcd_class_init,
58
+ object_property_set_int(OBJECT(orgate), "num-lines",
76
@@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine)
59
+ EXYNOS4210_IRQ_GATE_NINPUTS,
77
60
+ &error_abort);
78
type_register_static(&zipit_lcd_info);
61
+ qdev_realize(orgate, NULL, &error_abort);
79
type_register_static(&aer915_info);
62
+ qdev_connect_gpio_out(orgate, 0,
80
- z2_lcd = ssi_create_slave(mpu->ssp[1], "zipit-lcd");
63
+ qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ));
81
+ z2_lcd = ssi_create_slave(mpu->ssp[1], TYPE_ZIPIT_LCD);
64
}
82
bus = pxa2xx_i2c_bus(mpu->i2c[0]);
65
83
i2c_create_slave(bus, TYPE_AER915, 0x55);
66
/* Private memory region and Internal GIC */
84
wm = i2c_create_slave(bus, TYPE_WM8750, 0x1b);
67
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
85
diff --git a/hw/display/ads7846.c b/hw/display/ads7846.c
68
sysbus_realize_and_unref(busdev, &error_fatal);
86
index XXXXXXX..XXXXXXX 100644
69
sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR);
87
--- a/hw/display/ads7846.c
70
for (n = 0; n < EXYNOS4210_NCPUS; n++) {
88
+++ b/hw/display/ads7846.c
71
- sysbus_connect_irq(busdev, n, gate_irq[n][0]);
89
@@ -XXX,XX +XXX,XX @@ typedef struct {
72
+ sysbus_connect_irq(busdev, n,
90
int output;
73
+ qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0));
91
} ADS7846State;
74
}
92
75
for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) {
93
+#define TYPE_ADS7846 "ads7846"
76
s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n);
94
+#define ADS7846(obj) OBJECT_CHECK(ADS7846State, (obj), TYPE_ADS7846)
77
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
78
/* Map Distributer interface */
79
sysbus_mmio_map(busdev, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR);
80
for (n = 0; n < EXYNOS4210_NCPUS; n++) {
81
- sysbus_connect_irq(busdev, n, gate_irq[n][1]);
82
+ sysbus_connect_irq(busdev, n,
83
+ qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1));
84
}
85
for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) {
86
s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n);
87
@@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj)
88
object_initialize_child(obj, name, orgate, TYPE_OR_IRQ);
89
g_free(name);
90
}
91
+
95
+
92
+ for (i = 0; i < ARRAY_SIZE(s->cpu_irq_orgate); i++) {
96
/* Control-byte bitfields */
93
+ g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i);
97
#define CB_PD0        (1 << 0)
94
+ object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ);
98
#define CB_PD1        (1 << 1)
95
+ }
99
@@ -XXX,XX +XXX,XX @@ static void ads7846_int_update(ADS7846State *s)
100
101
static uint32_t ads7846_transfer(SSISlave *dev, uint32_t value)
102
{
103
- ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, dev);
104
+ ADS7846State *s = ADS7846(dev);
105
106
switch (s->cycle ++) {
107
case 0:
108
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ads7846 = {
109
static void ads7846_realize(SSISlave *d, Error **errp)
110
{
111
DeviceState *dev = DEVICE(d);
112
- ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, d);
113
+ ADS7846State *s = ADS7846(d);
114
115
qdev_init_gpio_out(dev, &s->interrupt, 1);
116
117
@@ -XXX,XX +XXX,XX @@ static void ads7846_class_init(ObjectClass *klass, void *data)
96
}
118
}
97
119
98
static void exynos4210_class_init(ObjectClass *klass, void *data)
120
static const TypeInfo ads7846_info = {
121
- .name = "ads7846",
122
+ .name = TYPE_ADS7846,
123
.parent = TYPE_SSI_SLAVE,
124
.instance_size = sizeof(ADS7846State),
125
.class_init = ads7846_class_init,
126
diff --git a/hw/display/ssd0323.c b/hw/display/ssd0323.c
127
index XXXXXXX..XXXXXXX 100644
128
--- a/hw/display/ssd0323.c
129
+++ b/hw/display/ssd0323.c
130
@@ -XXX,XX +XXX,XX @@ typedef struct {
131
uint8_t framebuffer[128 * 80 / 2];
132
} ssd0323_state;
133
134
+#define TYPE_SSD0323 "ssd0323"
135
+#define SSD0323(obj) OBJECT_CHECK(ssd0323_state, (obj), TYPE_SSD0323)
136
+
137
+
138
static uint32_t ssd0323_transfer(SSISlave *dev, uint32_t data)
139
{
140
- ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, dev);
141
+ ssd0323_state *s = SSD0323(dev);
142
143
switch (s->mode) {
144
case SSD0323_DATA:
145
@@ -XXX,XX +XXX,XX @@ static const GraphicHwOps ssd0323_ops = {
146
static void ssd0323_realize(SSISlave *d, Error **errp)
147
{
148
DeviceState *dev = DEVICE(d);
149
- ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, d);
150
+ ssd0323_state *s = SSD0323(d);
151
152
s->col_end = 63;
153
s->row_end = 79;
154
@@ -XXX,XX +XXX,XX @@ static void ssd0323_class_init(ObjectClass *klass, void *data)
155
}
156
157
static const TypeInfo ssd0323_info = {
158
- .name = "ssd0323",
159
+ .name = TYPE_SSD0323,
160
.parent = TYPE_SSI_SLAVE,
161
.instance_size = sizeof(ssd0323_state),
162
.class_init = ssd0323_class_init,
163
diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c
164
index XXXXXXX..XXXXXXX 100644
165
--- a/hw/sd/ssi-sd.c
166
+++ b/hw/sd/ssi-sd.c
167
@@ -XXX,XX +XXX,XX @@ typedef struct {
168
169
static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val)
170
{
171
- ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, dev);
172
+ ssi_sd_state *s = SSI_SD(dev);
173
174
/* Special case: allow CMD12 (STOP TRANSMISSION) while reading data. */
175
if (s->mode == SSI_SD_DATA_READ && val == 0x4d) {
176
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ssi_sd = {
177
178
static void ssi_sd_realize(SSISlave *d, Error **errp)
179
{
180
- ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, d);
181
+ ssi_sd_state *s = SSI_SD(d);
182
DeviceState *carddev;
183
DriveInfo *dinfo;
184
Error *err = NULL;
99
--
185
--
100
2.25.1
186
2.20.1
187
188
diff view generated by jsdifflib
1
The only time we use the int_gic_irq[] array in the Exynos4210Irq
1
Deprecate our TileGX target support:
2
struct is in the exynos4210_realize() function: we initialize it with
2
* we have no active maintainer for it
3
the GPIO inputs of the a9mpcore device, and then a bit later on we
3
* it has had essentially no contributions (other than tree-wide cleanups
4
connect those to the outputs of the internal combiner. Now that the
4
and similar) since it was first added
5
a9mpcore object is easily accessible as s->a9mpcore we can make the
5
* the Linux kernel dropped support in 2018, as has glibc
6
connection directly from one device to the other without going via
6
7
this array.
7
Note the deprecation in the manual, but don't try to print a warning
8
when QEMU runs -- printing unsuppressable messages is more obtrusive
9
for linux-user mode than it would be for system-emulation mode, and
10
it doesn't seem worth trying to invent a new suppressible-error
11
system for linux-user just for this.
8
12
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Reviewed-by: Daniel P. Berrangé <berrange@redhat.com>
11
Message-id: 20220404154658.565020-5-peter.maydell@linaro.org
15
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
16
Reviewed-by: Thomas Huth <thuth@redhat.com>
17
Message-id: 20200619154831.26319-1-peter.maydell@linaro.org
12
---
18
---
13
include/hw/arm/exynos4210.h | 1 -
19
docs/system/deprecated.rst | 11 +++++++++++
14
hw/arm/exynos4210.c | 6 ++----
20
1 file changed, 11 insertions(+)
15
2 files changed, 2 insertions(+), 5 deletions(-)
16
21
17
diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h
22
diff --git a/docs/system/deprecated.rst b/docs/system/deprecated.rst
18
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/arm/exynos4210.h
24
--- a/docs/system/deprecated.rst
20
+++ b/include/hw/arm/exynos4210.h
25
+++ b/docs/system/deprecated.rst
21
@@ -XXX,XX +XXX,XX @@
26
@@ -XXX,XX +XXX,XX @@ The above, converted to the current supported format::
22
typedef struct Exynos4210Irq {
27
23
qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
28
json:{"file.driver":"rbd", "file.pool":"rbd", "file.image":"name"}
24
qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ];
29
25
- qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ];
30
+linux-user mode CPUs
26
qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ];
31
+--------------------
27
qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
32
+
28
} Exynos4210Irq;
33
+``tilegx`` CPUs (since 5.1.0)
29
diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c
34
+'''''''''''''''''''''''''''''
30
index XXXXXXX..XXXXXXX 100644
35
+
31
--- a/hw/arm/exynos4210.c
36
+The ``tilegx`` guest CPU support (which was only implemented in
32
+++ b/hw/arm/exynos4210.c
37
+linux-user mode) is deprecated and will be removed in a future version
33
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
38
+of QEMU. Support for this CPU was removed from the upstream Linux
34
sysbus_connect_irq(busdev, n,
39
+kernel in 2018, and has also been dropped from glibc.
35
qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0));
40
+
36
}
41
Related binaries
37
- for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) {
42
----------------
38
- s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n);
43
39
- }
40
41
/* Cache controller */
42
sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL);
43
@@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp)
44
busdev = SYS_BUS_DEVICE(dev);
45
sysbus_realize_and_unref(busdev, &error_fatal);
46
for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) {
47
- sysbus_connect_irq(busdev, n, s->irqs.int_gic_irq[n]);
48
+ sysbus_connect_irq(busdev, n,
49
+ qdev_get_gpio_in(DEVICE(&s->a9mpcore), n));
50
}
51
exynos4210_combiner_get_gpioin(&s->irqs, dev, 0);
52
sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR);
53
--
44
--
54
2.25.1
45
2.20.1
46
47
diff view generated by jsdifflib