1 | The following changes since commit eae587e8e3694b1aceab23239493fb4c7e1a80f5: | 1 | Hi; here's the latest round of arm patches. I have included also |
---|---|---|---|
2 | my patchset for the RTC devices to avoid keeping time_t and | ||
3 | time_t diffs in 32-bit variables. | ||
2 | 4 | ||
3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-09-13' into staging (2021-09-13 11:00:30 +0100) | 5 | thanks |
6 | -- PMM | ||
7 | |||
8 | The following changes since commit 156618d9ea67f2f2e31d9dedd97f2dcccbe6808c: | ||
9 | |||
10 | Merge tag 'block-pull-request' of https://gitlab.com/stefanha/qemu into staging (2023-08-30 09:20:27 -0400) | ||
4 | 11 | ||
5 | are available in the Git repository at: | 12 | are available in the Git repository at: |
6 | 13 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210913 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230831 |
8 | 15 | ||
9 | for you to fetch changes up to 9a2b2ecf4d25a3943918c95d2db4508b304161b5: | 16 | for you to fetch changes up to e73b8bb8a3e9a162f70e9ffbf922d4fafc96bbfb: |
10 | 17 | ||
11 | hw/arm/mps2.c: Mark internal-only I2C buses as 'full' (2021-09-13 17:09:28 +0100) | 18 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 (2023-08-31 11:07:02 +0100) |
12 | 19 | ||
13 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
14 | target-arm queue: | 21 | target-arm queue: |
15 | * mark MPS2/MPS3 board-internal i2c buses as 'full' so that command | 22 | * Some of the preliminary patches for Cortex-A710 support |
16 | line user-created devices are not plugged into them | 23 | * i.MX7 and i.MX6UL refactoring |
17 | * Take an exception if PSTATE.IL is set | 24 | * Implement SRC device for i.MX7 |
18 | * Support an emulated ITS in the virt board | 25 | * Catch illegal-exception-return from EL3 with bad NSE/NS |
19 | * Add support for kudo-bmc board | 26 | * Use 64-bit offsets for holding time_t differences in RTC devices |
20 | * Probe for KVM_CAP_ARM_VM_IPA_SIZE when creating scratch VM | 27 | * Model correct number of MPU regions for an505, an521, an524 boards |
21 | * cadence_uart: Fix clock handling issues that prevented | ||
22 | u-boot from running | ||
23 | 28 | ||
24 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
25 | Bin Meng (6): | 30 | Alex Bennée (1): |
26 | hw/misc: zynq_slcr: Correctly compute output clocks in the reset exit phase | 31 | target/arm: properly document FEAT_CRC32 |
27 | hw/char: cadence_uart: Disable transmit when input clock is disabled | ||
28 | hw/char: cadence_uart: Move clock/reset check to uart_can_receive() | ||
29 | hw/char: cadence_uart: Convert to memop_with_attrs() ops | ||
30 | hw/char: cadence_uart: Ignore access when unclocked or in reset for uart_{read, write}() | ||
31 | hw/char: cadence_uart: Log a guest error when device is unclocked or in reset | ||
32 | 32 | ||
33 | Chris Rauer (1): | 33 | Jean-Christophe Dubois (6): |
34 | hw/arm: Add support for kudo-bmc board. | 34 | Remove i.MX7 IOMUX GPR device from i.MX6UL |
35 | Refactor i.MX6UL processor code | ||
36 | Add i.MX6UL missing devices. | ||
37 | Refactor i.MX7 processor code | ||
38 | Add i.MX7 missing TZ devices and memory regions | ||
39 | Add i.MX7 SRC device implementation | ||
35 | 40 | ||
36 | Marc Zyngier (1): | 41 | Peter Maydell (8): |
37 | hw/arm/virt: KVM: Probe for KVM_CAP_ARM_VM_IPA_SIZE when creating scratch VM | 42 | target/arm: Catch illegal-exception-return from EL3 with bad NSE/NS |
43 | hw/rtc/m48t59: Use 64-bit arithmetic in set_alarm() | ||
44 | hw/rtc/twl92230: Use int64_t for sec_offset and alm_sec | ||
45 | hw/rtc/aspeed_rtc: Use 64-bit offset for holding time_t difference | ||
46 | rtc: Use time_t for passing and returning time offsets | ||
47 | target/arm: Do all "ARM_FEATURE_X implies Y" checks in post_init | ||
48 | hw/arm/armv7m: Add mpu-ns-regions and mpu-s-regions properties | ||
49 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 | ||
38 | 50 | ||
39 | Peter Maydell (5): | 51 | Richard Henderson (9): |
40 | target/arm: Take an exception if PSTATE.IL is set | 52 | target/arm: Reduce dcz_blocksize to uint8_t |
41 | qdev: Support marking individual buses as 'full' | 53 | target/arm: Allow cpu to configure GM blocksize |
42 | hw/arm/mps2-tz.c: Add extra data parameter to MakeDevFn | 54 | target/arm: Support more GM blocksizes |
43 | hw/arm/mps2-tz.c: Mark internal-only I2C buses as 'full' | 55 | target/arm: When tag memory is not present, set MTE=1 |
44 | hw/arm/mps2.c: Mark internal-only I2C buses as 'full' | 56 | target/arm: Introduce make_ccsidr64 |
57 | target/arm: Apply access checks to neoverse-n1 special registers | ||
58 | target/arm: Apply access checks to neoverse-v1 special registers | ||
59 | target/arm: Suppress FEAT_TRBE (Trace Buffer Extension) | ||
60 | target/arm: Implement FEAT_HPDS2 as a no-op | ||
45 | 61 | ||
46 | Richard Henderson (1): | 62 | docs/system/arm/emulation.rst | 2 + |
47 | target/arm: Merge disas_a64_insn into aarch64_tr_translate_insn | 63 | include/hw/arm/armsse.h | 5 + |
64 | include/hw/arm/armv7m.h | 8 + | ||
65 | include/hw/arm/fsl-imx6ul.h | 158 ++++++++++++++++--- | ||
66 | include/hw/arm/fsl-imx7.h | 338 ++++++++++++++++++++++++++++++----------- | ||
67 | include/hw/misc/imx7_src.h | 66 ++++++++ | ||
68 | include/hw/rtc/aspeed_rtc.h | 2 +- | ||
69 | include/sysemu/rtc.h | 4 +- | ||
70 | target/arm/cpregs.h | 2 + | ||
71 | target/arm/cpu.h | 5 +- | ||
72 | target/arm/internals.h | 6 - | ||
73 | target/arm/tcg/translate.h | 2 + | ||
74 | hw/arm/armsse.c | 16 ++ | ||
75 | hw/arm/armv7m.c | 21 +++ | ||
76 | hw/arm/fsl-imx6ul.c | 174 +++++++++++++-------- | ||
77 | hw/arm/fsl-imx7.c | 201 +++++++++++++++++++----- | ||
78 | hw/arm/mps2-tz.c | 29 ++++ | ||
79 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++ | ||
80 | hw/rtc/aspeed_rtc.c | 5 +- | ||
81 | hw/rtc/m48t59.c | 2 +- | ||
82 | hw/rtc/twl92230.c | 4 +- | ||
83 | softmmu/rtc.c | 4 +- | ||
84 | target/arm/cpu.c | 207 ++++++++++++++----------- | ||
85 | target/arm/helper.c | 15 +- | ||
86 | target/arm/tcg/cpu32.c | 2 +- | ||
87 | target/arm/tcg/cpu64.c | 102 +++++++++---- | ||
88 | target/arm/tcg/helper-a64.c | 9 ++ | ||
89 | target/arm/tcg/mte_helper.c | 90 ++++++++--- | ||
90 | target/arm/tcg/translate-a64.c | 5 +- | ||
91 | hw/misc/meson.build | 1 + | ||
92 | hw/misc/trace-events | 4 + | ||
93 | 31 files changed, 1393 insertions(+), 372 deletions(-) | ||
94 | create mode 100644 include/hw/misc/imx7_src.h | ||
95 | create mode 100644 hw/misc/imx7_src.c | ||
48 | 96 | ||
49 | Shashi Mallela (9): | ||
50 | hw/intc: GICv3 ITS initial framework | ||
51 | hw/intc: GICv3 ITS register definitions added | ||
52 | hw/intc: GICv3 ITS command queue framework | ||
53 | hw/intc: GICv3 ITS Command processing | ||
54 | hw/intc: GICv3 ITS Feature enablement | ||
55 | hw/intc: GICv3 redistributor ITS processing | ||
56 | tests/data/acpi/virt: Add IORT files for ITS | ||
57 | hw/arm/virt: add ITS support in virt GIC | ||
58 | tests/data/acpi/virt: Update IORT files for ITS | ||
59 | |||
60 | docs/system/arm/nuvoton.rst | 1 + | ||
61 | hw/intc/gicv3_internal.h | 188 ++++- | ||
62 | include/hw/arm/virt.h | 2 + | ||
63 | include/hw/intc/arm_gicv3_common.h | 13 + | ||
64 | include/hw/intc/arm_gicv3_its_common.h | 32 +- | ||
65 | include/hw/qdev-core.h | 24 + | ||
66 | target/arm/cpu.h | 1 + | ||
67 | target/arm/kvm_arm.h | 4 +- | ||
68 | target/arm/syndrome.h | 5 + | ||
69 | target/arm/translate.h | 2 + | ||
70 | hw/arm/mps2-tz.c | 92 ++- | ||
71 | hw/arm/mps2.c | 12 +- | ||
72 | hw/arm/npcm7xx_boards.c | 34 + | ||
73 | hw/arm/virt.c | 29 +- | ||
74 | hw/char/cadence_uart.c | 61 +- | ||
75 | hw/intc/arm_gicv3.c | 14 + | ||
76 | hw/intc/arm_gicv3_common.c | 13 + | ||
77 | hw/intc/arm_gicv3_cpuif.c | 7 +- | ||
78 | hw/intc/arm_gicv3_dist.c | 5 +- | ||
79 | hw/intc/arm_gicv3_its.c | 1322 ++++++++++++++++++++++++++++++++ | ||
80 | hw/intc/arm_gicv3_its_common.c | 7 +- | ||
81 | hw/intc/arm_gicv3_its_kvm.c | 2 +- | ||
82 | hw/intc/arm_gicv3_redist.c | 153 +++- | ||
83 | hw/misc/zynq_slcr.c | 31 +- | ||
84 | softmmu/qdev-monitor.c | 7 +- | ||
85 | target/arm/helper-a64.c | 1 + | ||
86 | target/arm/helper.c | 8 + | ||
87 | target/arm/kvm.c | 7 +- | ||
88 | target/arm/translate-a64.c | 255 +++--- | ||
89 | target/arm/translate.c | 21 + | ||
90 | hw/intc/meson.build | 1 + | ||
91 | tests/data/acpi/virt/IORT | Bin 0 -> 124 bytes | ||
92 | tests/data/acpi/virt/IORT.memhp | Bin 0 -> 124 bytes | ||
93 | tests/data/acpi/virt/IORT.numamem | Bin 0 -> 124 bytes | ||
94 | tests/data/acpi/virt/IORT.pxb | Bin 0 -> 124 bytes | ||
95 | 35 files changed, 2144 insertions(+), 210 deletions(-) | ||
96 | create mode 100644 hw/intc/arm_gicv3_its.c | ||
97 | create mode 100644 tests/data/acpi/virt/IORT | ||
98 | create mode 100644 tests/data/acpi/virt/IORT.memhp | ||
99 | create mode 100644 tests/data/acpi/virt/IORT.numamem | ||
100 | create mode 100644 tests/data/acpi/virt/IORT.pxb | ||
101 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | It is confusing to have different exits from translation | 3 | This value is only 4 bits wide. |
4 | for various conditions in separate functions. | ||
5 | |||
6 | Merge disas_a64_insn into its only caller. Standardize | ||
7 | on the "s" name for the DisasContext, as the code from | ||
8 | disas_a64_insn had more instances. | ||
9 | 4 | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20210821195958.41312-3-richard.henderson@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20230811214031.171020-2-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | target/arm/translate-a64.c | 224 ++++++++++++++++++------------------- | 11 | target/arm/cpu.h | 3 ++- |
16 | 1 file changed, 109 insertions(+), 115 deletions(-) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
17 | 13 | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/cpu.h |
21 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/cpu.h |
22 | @@ -XXX,XX +XXX,XX @@ static bool btype_destination_ok(uint32_t insn, bool bt, int btype) | 18 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
23 | return false; | 19 | bool prop_lpa2; |
24 | } | 20 | |
25 | 21 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ | |
26 | -/* C3.1 A64 instruction index by encoding */ | 22 | - uint32_t dcz_blocksize; |
27 | -static void disas_a64_insn(CPUARMState *env, DisasContext *s) | 23 | + uint8_t dcz_blocksize; |
28 | -{ | ||
29 | - uint32_t insn; | ||
30 | - | ||
31 | - s->pc_curr = s->base.pc_next; | ||
32 | - insn = arm_ldl_code(env, s->base.pc_next, s->sctlr_b); | ||
33 | - s->insn = insn; | ||
34 | - s->base.pc_next += 4; | ||
35 | - | ||
36 | - s->fp_access_checked = false; | ||
37 | - s->sve_access_checked = false; | ||
38 | - | ||
39 | - if (s->pstate_il) { | ||
40 | - /* | ||
41 | - * Illegal execution state. This has priority over BTI | ||
42 | - * exceptions, but comes after instruction abort exceptions. | ||
43 | - */ | ||
44 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
45 | - syn_illegalstate(), default_exception_el(s)); | ||
46 | - return; | ||
47 | - } | ||
48 | - | ||
49 | - if (dc_isar_feature(aa64_bti, s)) { | ||
50 | - if (s->base.num_insns == 1) { | ||
51 | - /* | ||
52 | - * At the first insn of the TB, compute s->guarded_page. | ||
53 | - * We delayed computing this until successfully reading | ||
54 | - * the first insn of the TB, above. This (mostly) ensures | ||
55 | - * that the softmmu tlb entry has been populated, and the | ||
56 | - * page table GP bit is available. | ||
57 | - * | ||
58 | - * Note that we need to compute this even if btype == 0, | ||
59 | - * because this value is used for BR instructions later | ||
60 | - * where ENV is not available. | ||
61 | - */ | ||
62 | - s->guarded_page = is_guarded_page(env, s); | ||
63 | - | ||
64 | - /* First insn can have btype set to non-zero. */ | ||
65 | - tcg_debug_assert(s->btype >= 0); | ||
66 | - | ||
67 | - /* | ||
68 | - * Note that the Branch Target Exception has fairly high | ||
69 | - * priority -- below debugging exceptions but above most | ||
70 | - * everything else. This allows us to handle this now | ||
71 | - * instead of waiting until the insn is otherwise decoded. | ||
72 | - */ | ||
73 | - if (s->btype != 0 | ||
74 | - && s->guarded_page | ||
75 | - && !btype_destination_ok(insn, s->bt, s->btype)) { | ||
76 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
77 | - syn_btitrap(s->btype), | ||
78 | - default_exception_el(s)); | ||
79 | - return; | ||
80 | - } | ||
81 | - } else { | ||
82 | - /* Not the first insn: btype must be 0. */ | ||
83 | - tcg_debug_assert(s->btype == 0); | ||
84 | - } | ||
85 | - } | ||
86 | - | ||
87 | - switch (extract32(insn, 25, 4)) { | ||
88 | - case 0x0: case 0x1: case 0x3: /* UNALLOCATED */ | ||
89 | - unallocated_encoding(s); | ||
90 | - break; | ||
91 | - case 0x2: | ||
92 | - if (!dc_isar_feature(aa64_sve, s) || !disas_sve(s, insn)) { | ||
93 | - unallocated_encoding(s); | ||
94 | - } | ||
95 | - break; | ||
96 | - case 0x8: case 0x9: /* Data processing - immediate */ | ||
97 | - disas_data_proc_imm(s, insn); | ||
98 | - break; | ||
99 | - case 0xa: case 0xb: /* Branch, exception generation and system insns */ | ||
100 | - disas_b_exc_sys(s, insn); | ||
101 | - break; | ||
102 | - case 0x4: | ||
103 | - case 0x6: | ||
104 | - case 0xc: | ||
105 | - case 0xe: /* Loads and stores */ | ||
106 | - disas_ldst(s, insn); | ||
107 | - break; | ||
108 | - case 0x5: | ||
109 | - case 0xd: /* Data processing - register */ | ||
110 | - disas_data_proc_reg(s, insn); | ||
111 | - break; | ||
112 | - case 0x7: | ||
113 | - case 0xf: /* Data processing - SIMD and floating point */ | ||
114 | - disas_data_proc_simd_fp(s, insn); | ||
115 | - break; | ||
116 | - default: | ||
117 | - assert(FALSE); /* all 15 cases should be handled above */ | ||
118 | - break; | ||
119 | - } | ||
120 | - | ||
121 | - /* if we allocated any temporaries, free them here */ | ||
122 | - free_tmp_a64(s); | ||
123 | - | ||
124 | - /* | ||
125 | - * After execution of most insns, btype is reset to 0. | ||
126 | - * Note that we set btype == -1 when the insn sets btype. | ||
127 | - */ | ||
128 | - if (s->btype > 0 && s->base.is_jmp != DISAS_NORETURN) { | ||
129 | - reset_btype(s); | ||
130 | - } | ||
131 | -} | ||
132 | - | ||
133 | static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
134 | CPUState *cpu) | ||
135 | { | ||
136 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
137 | |||
138 | static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
139 | { | ||
140 | - DisasContext *dc = container_of(dcbase, DisasContext, base); | ||
141 | + DisasContext *s = container_of(dcbase, DisasContext, base); | ||
142 | CPUARMState *env = cpu->env_ptr; | ||
143 | + uint32_t insn; | ||
144 | |||
145 | - if (dc->ss_active && !dc->pstate_ss) { | ||
146 | + if (s->ss_active && !s->pstate_ss) { | ||
147 | /* Singlestep state is Active-pending. | ||
148 | * If we're in this state at the start of a TB then either | ||
149 | * a) we just took an exception to an EL which is being debugged | ||
150 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
151 | * "did not step an insn" case, and so the syndrome ISV and EX | ||
152 | * bits should be zero. | ||
153 | */ | ||
154 | - assert(dc->base.num_insns == 1); | ||
155 | - gen_swstep_exception(dc, 0, 0); | ||
156 | - dc->base.is_jmp = DISAS_NORETURN; | ||
157 | - } else { | ||
158 | - disas_a64_insn(env, dc); | ||
159 | + assert(s->base.num_insns == 1); | ||
160 | + gen_swstep_exception(s, 0, 0); | ||
161 | + s->base.is_jmp = DISAS_NORETURN; | ||
162 | + return; | ||
163 | } | ||
164 | |||
165 | - translator_loop_temp_check(&dc->base); | ||
166 | + s->pc_curr = s->base.pc_next; | ||
167 | + insn = arm_ldl_code(env, s->base.pc_next, s->sctlr_b); | ||
168 | + s->insn = insn; | ||
169 | + s->base.pc_next += 4; | ||
170 | + | 24 | + |
171 | + s->fp_access_checked = false; | 25 | uint64_t rvbar_prop; /* Property/input signals. */ |
172 | + s->sve_access_checked = false; | 26 | |
173 | + | 27 | /* Configurable aspects of GIC cpu interface (which is part of the CPU) */ |
174 | + if (s->pstate_il) { | ||
175 | + /* | ||
176 | + * Illegal execution state. This has priority over BTI | ||
177 | + * exceptions, but comes after instruction abort exceptions. | ||
178 | + */ | ||
179 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
180 | + syn_illegalstate(), default_exception_el(s)); | ||
181 | + return; | ||
182 | + } | ||
183 | + | ||
184 | + if (dc_isar_feature(aa64_bti, s)) { | ||
185 | + if (s->base.num_insns == 1) { | ||
186 | + /* | ||
187 | + * At the first insn of the TB, compute s->guarded_page. | ||
188 | + * We delayed computing this until successfully reading | ||
189 | + * the first insn of the TB, above. This (mostly) ensures | ||
190 | + * that the softmmu tlb entry has been populated, and the | ||
191 | + * page table GP bit is available. | ||
192 | + * | ||
193 | + * Note that we need to compute this even if btype == 0, | ||
194 | + * because this value is used for BR instructions later | ||
195 | + * where ENV is not available. | ||
196 | + */ | ||
197 | + s->guarded_page = is_guarded_page(env, s); | ||
198 | + | ||
199 | + /* First insn can have btype set to non-zero. */ | ||
200 | + tcg_debug_assert(s->btype >= 0); | ||
201 | + | ||
202 | + /* | ||
203 | + * Note that the Branch Target Exception has fairly high | ||
204 | + * priority -- below debugging exceptions but above most | ||
205 | + * everything else. This allows us to handle this now | ||
206 | + * instead of waiting until the insn is otherwise decoded. | ||
207 | + */ | ||
208 | + if (s->btype != 0 | ||
209 | + && s->guarded_page | ||
210 | + && !btype_destination_ok(insn, s->bt, s->btype)) { | ||
211 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
212 | + syn_btitrap(s->btype), | ||
213 | + default_exception_el(s)); | ||
214 | + return; | ||
215 | + } | ||
216 | + } else { | ||
217 | + /* Not the first insn: btype must be 0. */ | ||
218 | + tcg_debug_assert(s->btype == 0); | ||
219 | + } | ||
220 | + } | ||
221 | + | ||
222 | + switch (extract32(insn, 25, 4)) { | ||
223 | + case 0x0: case 0x1: case 0x3: /* UNALLOCATED */ | ||
224 | + unallocated_encoding(s); | ||
225 | + break; | ||
226 | + case 0x2: | ||
227 | + if (!dc_isar_feature(aa64_sve, s) || !disas_sve(s, insn)) { | ||
228 | + unallocated_encoding(s); | ||
229 | + } | ||
230 | + break; | ||
231 | + case 0x8: case 0x9: /* Data processing - immediate */ | ||
232 | + disas_data_proc_imm(s, insn); | ||
233 | + break; | ||
234 | + case 0xa: case 0xb: /* Branch, exception generation and system insns */ | ||
235 | + disas_b_exc_sys(s, insn); | ||
236 | + break; | ||
237 | + case 0x4: | ||
238 | + case 0x6: | ||
239 | + case 0xc: | ||
240 | + case 0xe: /* Loads and stores */ | ||
241 | + disas_ldst(s, insn); | ||
242 | + break; | ||
243 | + case 0x5: | ||
244 | + case 0xd: /* Data processing - register */ | ||
245 | + disas_data_proc_reg(s, insn); | ||
246 | + break; | ||
247 | + case 0x7: | ||
248 | + case 0xf: /* Data processing - SIMD and floating point */ | ||
249 | + disas_data_proc_simd_fp(s, insn); | ||
250 | + break; | ||
251 | + default: | ||
252 | + assert(FALSE); /* all 15 cases should be handled above */ | ||
253 | + break; | ||
254 | + } | ||
255 | + | ||
256 | + /* if we allocated any temporaries, free them here */ | ||
257 | + free_tmp_a64(s); | ||
258 | + | ||
259 | + /* | ||
260 | + * After execution of most insns, btype is reset to 0. | ||
261 | + * Note that we set btype == -1 when the insn sets btype. | ||
262 | + */ | ||
263 | + if (s->btype > 0 && s->base.is_jmp != DISAS_NORETURN) { | ||
264 | + reset_btype(s); | ||
265 | + } | ||
266 | + | ||
267 | + translator_loop_temp_check(&s->base); | ||
268 | } | ||
269 | |||
270 | static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
271 | -- | 28 | -- |
272 | 2.20.1 | 29 | 2.34.1 |
273 | 30 | ||
274 | 31 | diff view generated by jsdifflib |
1 | In v8A, the PSTATE.IL bit is set for various kinds of illegal | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | exception return or mode-change attempts. We already set PSTATE.IL | 2 | |
3 | (or its AArch32 equivalent CPSR.IL) in all those cases, but we | 3 | Previously we hard-coded the blocksize with GMID_EL1_BS. |
4 | weren't implementing the part of the behaviour where attempting to | 4 | But the value we choose for -cpu max does not match the |
5 | execute an instruction with PSTATE.IL takes an immediate exception | 5 | value that cortex-a710 uses. |
6 | with an appropriate syndrome value. | 6 | |
7 | 7 | Mirror the way we handle dcz_blocksize. | |
8 | Add a new TB flags bit tracking PSTATE.IL/CPSR.IL, and generate code | 8 | |
9 | to take an exception instead of whatever the instruction would have | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | been. | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | 11 | Message-id: 20230811214031.171020-3-richard.henderson@linaro.org | |
12 | PSTATE.IL and CPSR.IL change only on exception entry, attempted | ||
13 | exception exit, and various AArch32 mode changes via cpsr_write(). | ||
14 | These places generally already rebuild the hflags, so the only place | ||
15 | we need an extra rebuild_hflags call is in the illegal-return | ||
16 | codepath of the AArch64 exception_return helper. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20210821195958.41312-2-richard.henderson@linaro.org | ||
22 | Message-Id: <20210817162118.24319-1-peter.maydell@linaro.org> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | [rth: Added missing returns; set IL bit in syndrome] | ||
25 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
26 | --- | 13 | --- |
27 | target/arm/cpu.h | 1 + | 14 | target/arm/cpu.h | 2 ++ |
28 | target/arm/syndrome.h | 5 +++++ | 15 | target/arm/internals.h | 6 ----- |
29 | target/arm/translate.h | 2 ++ | 16 | target/arm/tcg/translate.h | 2 ++ |
30 | target/arm/helper-a64.c | 1 + | 17 | target/arm/helper.c | 11 +++++--- |
31 | target/arm/helper.c | 8 ++++++++ | 18 | target/arm/tcg/cpu64.c | 1 + |
32 | target/arm/translate-a64.c | 11 +++++++++++ | 19 | target/arm/tcg/mte_helper.c | 46 ++++++++++++++++++++++------------ |
33 | target/arm/translate.c | 21 +++++++++++++++++++++ | 20 | target/arm/tcg/translate-a64.c | 5 ++-- |
34 | 7 files changed, 49 insertions(+) | 21 | 7 files changed, 45 insertions(+), 28 deletions(-) |
35 | 22 | ||
36 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 23 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
37 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/cpu.h | 25 | --- a/target/arm/cpu.h |
39 | +++ b/target/arm/cpu.h | 26 | +++ b/target/arm/cpu.h |
40 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, FPEXC_EL, 8, 2) | 27 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
41 | FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 10, 2) | 28 | |
42 | /* Memory operations require alignment: SCTLR_ELx.A or CCR.UNALIGN_TRP */ | 29 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ |
43 | FIELD(TBFLAG_ANY, ALIGN_MEM, 12, 1) | 30 | uint8_t dcz_blocksize; |
44 | +FIELD(TBFLAG_ANY, PSTATE__IL, 13, 1) | 31 | + /* GM blocksize, in log_2(words), ie low 4 bits of GMID_EL0 */ |
45 | 32 | + uint8_t gm_blocksize; | |
33 | |||
34 | uint64_t rvbar_prop; /* Property/input signals. */ | ||
35 | |||
36 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/internals.h | ||
39 | +++ b/target/arm/internals.h | ||
40 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs); | ||
41 | |||
42 | #endif /* !CONFIG_USER_ONLY */ | ||
43 | |||
44 | -/* | ||
45 | - * The log2 of the words in the tag block, for GMID_EL1.BS. | ||
46 | - * The is the maximum, 256 bytes, which manipulates 64-bits of tags. | ||
47 | - */ | ||
48 | -#define GMID_EL1_BS 6 | ||
49 | - | ||
46 | /* | 50 | /* |
47 | * Bit usage when in AArch32 state, both A- and M-profile. | 51 | * SVE predicates are 1/8 the size of SVE vectors, and cannot use |
48 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | 52 | * the same simd_desc() encoding due to restrictions on size. |
49 | index XXXXXXX..XXXXXXX 100644 | 53 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
50 | --- a/target/arm/syndrome.h | 54 | index XXXXXXX..XXXXXXX 100644 |
51 | +++ b/target/arm/syndrome.h | 55 | --- a/target/arm/tcg/translate.h |
52 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_wfx(int cv, int cond, int ti, bool is_16bit) | 56 | +++ b/target/arm/tcg/translate.h |
53 | (cv << 24) | (cond << 20) | ti; | ||
54 | } | ||
55 | |||
56 | +static inline uint32_t syn_illegalstate(void) | ||
57 | +{ | ||
58 | + return (EC_ILLEGALSTATE << ARM_EL_EC_SHIFT) | ARM_EL_IL; | ||
59 | +} | ||
60 | + | ||
61 | #endif /* TARGET_ARM_SYNDROME_H */ | ||
62 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/translate.h | ||
65 | +++ b/target/arm/translate.h | ||
66 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
67 | bool hstr_active; | 58 | int8_t btype; |
68 | /* True if memory operations require alignment */ | 59 | /* A copy of cpu->dcz_blocksize. */ |
69 | bool align_mem; | 60 | uint8_t dcz_blocksize; |
70 | + /* True if PSTATE.IL is set */ | 61 | + /* A copy of cpu->gm_blocksize. */ |
71 | + bool pstate_il; | 62 | + uint8_t gm_blocksize; |
72 | /* | 63 | /* True if this page is guarded. */ |
73 | * >= 0, a copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. | 64 | bool guarded_page; |
74 | * < 0, set by the current instruction. | 65 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ |
75 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/helper-a64.c | ||
78 | +++ b/target/arm/helper-a64.c | ||
79 | @@ -XXX,XX +XXX,XX @@ illegal_return: | ||
80 | if (!arm_singlestep_active(env)) { | ||
81 | env->pstate &= ~PSTATE_SS; | ||
82 | } | ||
83 | + helper_rebuild_hflags_a64(env, cur_el); | ||
84 | qemu_log_mask(LOG_GUEST_ERROR, "Illegal exception return at EL%d: " | ||
85 | "resuming execution at 0x%" PRIx64 "\n", cur_el, env->pc); | ||
86 | } | ||
87 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 66 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
88 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
89 | --- a/target/arm/helper.c | 68 | --- a/target/arm/helper.c |
90 | +++ b/target/arm/helper.c | 69 | +++ b/target/arm/helper.c |
91 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, | 70 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { |
92 | DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1); | 71 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6, |
72 | .access = PL1_RW, .accessfn = access_mte, | ||
73 | .fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) }, | ||
74 | - { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
75 | - .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
76 | - .access = PL1_R, .accessfn = access_aa64_tid5, | ||
77 | - .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS }, | ||
78 | { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
80 | .type = ARM_CP_NO_RAW, | ||
81 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
82 | * then define only a RAZ/WI version of PSTATE.TCO. | ||
83 | */ | ||
84 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
85 | + ARMCPRegInfo gmid_reginfo = { | ||
86 | + .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
87 | + .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
88 | + .access = PL1_R, .accessfn = access_aa64_tid5, | ||
89 | + .type = ARM_CP_CONST, .resetvalue = cpu->gm_blocksize, | ||
90 | + }; | ||
91 | + define_one_arm_cp_reg(cpu, &gmid_reginfo); | ||
92 | define_arm_cp_regs(cpu, mte_reginfo); | ||
93 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
94 | } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { | ||
95 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/target/arm/tcg/cpu64.c | ||
98 | +++ b/target/arm/tcg/cpu64.c | ||
99 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
100 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
101 | cpu->dcz_blocksize = 7; /* 512 bytes */ | ||
102 | #endif | ||
103 | + cpu->gm_blocksize = 6; /* 256 bytes */ | ||
104 | |||
105 | cpu->sve_vq.supported = MAKE_64BIT_MASK(0, ARM_MAX_VQ); | ||
106 | cpu->sme_vq.supported = SVE_VQ_POW2_MAP; | ||
107 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/tcg/mte_helper.c | ||
110 | +++ b/target/arm/tcg/mte_helper.c | ||
111 | @@ -XXX,XX +XXX,XX @@ void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) | ||
93 | } | 112 | } |
94 | 113 | } | |
95 | + if (env->uncached_cpsr & CPSR_IL) { | 114 | |
96 | + DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | 115 | -#define LDGM_STGM_SIZE (4 << GMID_EL1_BS) |
116 | - | ||
117 | uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
118 | { | ||
119 | int mmu_idx = cpu_mmu_index(env, false); | ||
120 | uintptr_t ra = GETPC(); | ||
121 | + int gm_bs = env_archcpu(env)->gm_blocksize; | ||
122 | + int gm_bs_bytes = 4 << gm_bs; | ||
123 | void *tag_mem; | ||
124 | |||
125 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
126 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
127 | |||
128 | /* Trap if accessing an invalid page. */ | ||
129 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, | ||
130 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
131 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
132 | + gm_bs_bytes, MMU_DATA_LOAD, | ||
133 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); | ||
134 | |||
135 | /* The tag is squashed to zero if the page does not support tags. */ | ||
136 | if (!tag_mem) { | ||
137 | return 0; | ||
138 | } | ||
139 | |||
140 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
141 | /* | ||
142 | - * We are loading 64-bits worth of tags. The ordering of elements | ||
143 | - * within the word corresponds to a 64-bit little-endian operation. | ||
144 | + * The ordering of elements within the word corresponds to | ||
145 | + * a little-endian operation. | ||
146 | */ | ||
147 | - return ldq_le_p(tag_mem); | ||
148 | + switch (gm_bs) { | ||
149 | + case 6: | ||
150 | + /* 256 bytes -> 16 tags -> 64 result bits */ | ||
151 | + return ldq_le_p(tag_mem); | ||
152 | + default: | ||
153 | + /* cpu configured with unsupported gm blocksize. */ | ||
154 | + g_assert_not_reached(); | ||
97 | + } | 155 | + } |
98 | + | ||
99 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
100 | } | 156 | } |
101 | 157 | ||
102 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 158 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
103 | } | 159 | { |
104 | } | 160 | int mmu_idx = cpu_mmu_index(env, false); |
105 | 161 | uintptr_t ra = GETPC(); | |
106 | + if (env->pstate & PSTATE_IL) { | 162 | + int gm_bs = env_archcpu(env)->gm_blocksize; |
107 | + DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | 163 | + int gm_bs_bytes = 4 << gm_bs; |
108 | + } | 164 | void *tag_mem; |
109 | + | 165 | |
110 | if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { | 166 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); |
111 | /* | 167 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); |
112 | * Set MTE_ACTIVE if any access may be Checked, and leave clear | 168 | |
113 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 169 | /* Trap if accessing an invalid page. */ |
114 | index XXXXXXX..XXXXXXX 100644 | 170 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, |
115 | --- a/target/arm/translate-a64.c | 171 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, |
116 | +++ b/target/arm/translate-a64.c | 172 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); |
117 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | 173 | + gm_bs_bytes, MMU_DATA_LOAD, |
118 | s->fp_access_checked = false; | 174 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); |
119 | s->sve_access_checked = false; | 175 | |
120 | 176 | /* | |
121 | + if (s->pstate_il) { | 177 | * Tag store only happens if the page support tags, |
122 | + /* | 178 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
123 | + * Illegal execution state. This has priority over BTI | ||
124 | + * exceptions, but comes after instruction abort exceptions. | ||
125 | + */ | ||
126 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
127 | + syn_illegalstate(), default_exception_el(s)); | ||
128 | + return; | ||
129 | + } | ||
130 | + | ||
131 | if (dc_isar_feature(aa64_bti, s)) { | ||
132 | if (s->base.num_insns == 1) { | ||
133 | /* | ||
134 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
135 | #endif | ||
136 | dc->fp_excp_el = EX_TBFLAG_ANY(tb_flags, FPEXC_EL); | ||
137 | dc->align_mem = EX_TBFLAG_ANY(tb_flags, ALIGN_MEM); | ||
138 | + dc->pstate_il = EX_TBFLAG_ANY(tb_flags, PSTATE__IL); | ||
139 | dc->sve_excp_el = EX_TBFLAG_A64(tb_flags, SVEEXC_EL); | ||
140 | dc->sve_len = (EX_TBFLAG_A64(tb_flags, ZCR_LEN) + 1) * 16; | ||
141 | dc->pauth_active = EX_TBFLAG_A64(tb_flags, PAUTH_ACTIVE); | ||
142 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/target/arm/translate.c | ||
145 | +++ b/target/arm/translate.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
147 | return; | 179 | return; |
148 | } | 180 | } |
149 | 181 | ||
150 | + if (s->pstate_il) { | 182 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); |
151 | + /* | 183 | /* |
152 | + * Illegal execution state. This has priority over BTI | 184 | - * We are storing 64-bits worth of tags. The ordering of elements |
153 | + * exceptions, but comes after instruction abort exceptions. | 185 | - * within the word corresponds to a 64-bit little-endian operation. |
154 | + */ | 186 | + * The ordering of elements within the word corresponds to |
155 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | 187 | + * a little-endian operation. |
156 | + syn_illegalstate(), default_exception_el(s)); | 188 | */ |
157 | + return; | 189 | - stq_le_p(tag_mem, val); |
190 | + switch (gm_bs) { | ||
191 | + case 6: | ||
192 | + stq_le_p(tag_mem, val); | ||
193 | + break; | ||
194 | + default: | ||
195 | + /* cpu configured with unsupported gm blocksize. */ | ||
196 | + g_assert_not_reached(); | ||
158 | + } | 197 | + } |
159 | + | 198 | } |
160 | if (cond == 0xf) { | 199 | |
161 | /* In ARMv3 and v4 the NV condition is UNPREDICTABLE; we | 200 | void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) |
162 | * choose to UNDEF. In ARMv5 and above the space is used | 201 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
163 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 202 | index XXXXXXX..XXXXXXX 100644 |
164 | #endif | 203 | --- a/target/arm/tcg/translate-a64.c |
165 | dc->fp_excp_el = EX_TBFLAG_ANY(tb_flags, FPEXC_EL); | 204 | +++ b/target/arm/tcg/translate-a64.c |
166 | dc->align_mem = EX_TBFLAG_ANY(tb_flags, ALIGN_MEM); | 205 | @@ -XXX,XX +XXX,XX @@ static bool trans_STGM(DisasContext *s, arg_ldst_tag *a) |
167 | + dc->pstate_il = EX_TBFLAG_ANY(tb_flags, PSTATE__IL); | 206 | gen_helper_stgm(cpu_env, addr, tcg_rt); |
168 | 207 | } else { | |
169 | if (arm_feature(env, ARM_FEATURE_M)) { | 208 | MMUAccessType acc = MMU_DATA_STORE; |
170 | dc->vfp_enabled = 1; | 209 | - int size = 4 << GMID_EL1_BS; |
171 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | 210 | + int size = 4 << s->gm_blocksize; |
172 | } | 211 | |
173 | dc->insn = insn; | 212 | clean_addr = clean_data_tbi(s, addr); |
174 | 213 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); | |
175 | + if (dc->pstate_il) { | 214 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDGM(DisasContext *s, arg_ldst_tag *a) |
176 | + /* | 215 | gen_helper_ldgm(tcg_rt, cpu_env, addr); |
177 | + * Illegal execution state. This has priority over BTI | 216 | } else { |
178 | + * exceptions, but comes after instruction abort exceptions. | 217 | MMUAccessType acc = MMU_DATA_LOAD; |
179 | + */ | 218 | - int size = 4 << GMID_EL1_BS; |
180 | + gen_exception_insn(dc, dc->pc_curr, EXCP_UDEF, | 219 | + int size = 4 << s->gm_blocksize; |
181 | + syn_illegalstate(), default_exception_el(dc)); | 220 | |
182 | + return; | 221 | clean_addr = clean_data_tbi(s, addr); |
183 | + } | 222 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); |
184 | + | 223 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
185 | if (dc->eci) { | 224 | dc->cp_regs = arm_cpu->cp_regs; |
186 | /* | 225 | dc->features = env->features; |
187 | * For M-profile continuable instructions, ECI/ICI handling | 226 | dc->dcz_blocksize = arm_cpu->dcz_blocksize; |
227 | + dc->gm_blocksize = arm_cpu->gm_blocksize; | ||
228 | |||
229 | #ifdef CONFIG_USER_ONLY | ||
230 | /* In sve_probe_page, we assume TBI is enabled. */ | ||
188 | -- | 231 | -- |
189 | 2.20.1 | 232 | 2.34.1 |
190 | |||
191 | diff view generated by jsdifflib |
1 | From: Bin Meng <bmeng.cn@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We've got SW that expects FSBL (Bootlooader) to setup clocks and | 3 | Support all of the easy GM block sizes. |
4 | resets. It's quite common that users run that SW on QEMU without | 4 | Use direct memory operations, since the pointers are aligned. |
5 | FSBL (FSBL typically requires the Xilinx tools installed). That's | ||
6 | fine, since users can stil use -device loader to enable clocks etc. | ||
7 | 5 | ||
8 | To help folks understand what's going, a log (guest-error) message | 6 | While BS=2 (16 bytes, 1 tag) is a legal setting, that requires |
9 | would be helpful here. In particular with the serial port since | 7 | an atomic store of one nibble. This is not difficult, but there |
10 | things will go very quiet if they get things wrong. | 8 | is also no point in supporting it until required. |
11 | 9 | ||
12 | Suggested-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 10 | Note that cortex-a710 sets GM blocksize to match its cacheline |
13 | Signed-off-by: Bin Meng <bmeng.cn@gmail.com> | 11 | size of 64 bytes. I expect many implementations will also |
14 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 12 | match the cacheline, which makes 16 bytes very unlikely. |
15 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 13 | |
16 | Message-id: 20210901124521.30599-7-bmeng.cn@gmail.com | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Message-id: 20230811214031.171020-4-richard.henderson@linaro.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 18 | --- |
19 | hw/char/cadence_uart.c | 8 ++++++++ | 19 | target/arm/cpu.c | 18 +++++++++--- |
20 | 1 file changed, 8 insertions(+) | 20 | target/arm/tcg/mte_helper.c | 56 +++++++++++++++++++++++++++++++------ |
21 | 2 files changed, 62 insertions(+), 12 deletions(-) | ||
21 | 22 | ||
22 | diff --git a/hw/char/cadence_uart.c b/hw/char/cadence_uart.c | 23 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
23 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/char/cadence_uart.c | 25 | --- a/target/arm/cpu.c |
25 | +++ b/hw/char/cadence_uart.c | 26 | +++ b/target/arm/cpu.c |
26 | @@ -XXX,XX +XXX,XX @@ static int uart_can_receive(void *opaque) | 27 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
27 | 28 | ID_PFR1, VIRTUALIZATION, 0); | |
28 | /* ignore characters when unclocked or in reset */ | ||
29 | if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | ||
30 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n", | ||
31 | + __func__); | ||
32 | return 0; | ||
33 | } | 29 | } |
34 | 30 | ||
35 | @@ -XXX,XX +XXX,XX @@ static void uart_event(void *opaque, QEMUChrEvent event) | 31 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
36 | 32 | + /* | |
37 | /* ignore characters when unclocked or in reset */ | 33 | + * The architectural range of GM blocksize is 2-6, however qemu |
38 | if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 34 | + * doesn't support blocksize of 2 (see HELPER(ldgm)). |
39 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n", | 35 | + */ |
40 | + __func__); | 36 | + if (tcg_enabled()) { |
37 | + assert(cpu->gm_blocksize >= 3 && cpu->gm_blocksize <= 6); | ||
38 | + } | ||
39 | + | ||
40 | #ifndef CONFIG_USER_ONLY | ||
41 | - if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { | ||
42 | /* | ||
43 | * Disable the MTE feature bits if we do not have tag-memory | ||
44 | * provided by the machine. | ||
45 | */ | ||
46 | - cpu->isar.id_aa64pfr1 = | ||
47 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
48 | - } | ||
49 | + if (cpu->tag_memory == NULL) { | ||
50 | + cpu->isar.id_aa64pfr1 = | ||
51 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
52 | + } | ||
53 | #endif | ||
54 | + } | ||
55 | |||
56 | if (tcg_enabled()) { | ||
57 | /* | ||
58 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/tcg/mte_helper.c | ||
61 | +++ b/target/arm/tcg/mte_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
63 | int gm_bs = env_archcpu(env)->gm_blocksize; | ||
64 | int gm_bs_bytes = 4 << gm_bs; | ||
65 | void *tag_mem; | ||
66 | + uint64_t ret; | ||
67 | + int shift; | ||
68 | |||
69 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
72 | |||
73 | /* | ||
74 | * The ordering of elements within the word corresponds to | ||
75 | - * a little-endian operation. | ||
76 | + * a little-endian operation. Computation of shift comes from | ||
77 | + * | ||
78 | + * index = address<LOG2_TAG_GRANULE+3:LOG2_TAG_GRANULE> | ||
79 | + * data<index*4+3:index*4> = tag | ||
80 | + * | ||
81 | + * Because of the alignment of ptr above, BS=6 has shift=0. | ||
82 | + * All memory operations are aligned. Defer support for BS=2, | ||
83 | + * requiring insertion or extraction of a nibble, until we | ||
84 | + * support a cpu that requires it. | ||
85 | */ | ||
86 | switch (gm_bs) { | ||
87 | + case 3: | ||
88 | + /* 32 bytes -> 2 tags -> 8 result bits */ | ||
89 | + ret = *(uint8_t *)tag_mem; | ||
90 | + break; | ||
91 | + case 4: | ||
92 | + /* 64 bytes -> 4 tags -> 16 result bits */ | ||
93 | + ret = cpu_to_le16(*(uint16_t *)tag_mem); | ||
94 | + break; | ||
95 | + case 5: | ||
96 | + /* 128 bytes -> 8 tags -> 32 result bits */ | ||
97 | + ret = cpu_to_le32(*(uint32_t *)tag_mem); | ||
98 | + break; | ||
99 | case 6: | ||
100 | /* 256 bytes -> 16 tags -> 64 result bits */ | ||
101 | - return ldq_le_p(tag_mem); | ||
102 | + return cpu_to_le64(*(uint64_t *)tag_mem); | ||
103 | default: | ||
104 | - /* cpu configured with unsupported gm blocksize. */ | ||
105 | + /* | ||
106 | + * CPU configured with unsupported/invalid gm blocksize. | ||
107 | + * This is detected early in arm_cpu_realizefn. | ||
108 | + */ | ||
109 | g_assert_not_reached(); | ||
110 | } | ||
111 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; | ||
112 | + return ret << shift; | ||
113 | } | ||
114 | |||
115 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
116 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
117 | int gm_bs = env_archcpu(env)->gm_blocksize; | ||
118 | int gm_bs_bytes = 4 << gm_bs; | ||
119 | void *tag_mem; | ||
120 | + int shift; | ||
121 | |||
122 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
123 | |||
124 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
41 | return; | 125 | return; |
42 | } | 126 | } |
43 | 127 | ||
44 | @@ -XXX,XX +XXX,XX @@ static MemTxResult uart_write(void *opaque, hwaddr offset, | 128 | - /* |
45 | 129 | - * The ordering of elements within the word corresponds to | |
46 | /* ignore access when unclocked or in reset */ | 130 | - * a little-endian operation. |
47 | if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 131 | - */ |
48 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n", | 132 | + /* See LDGM for comments on BS and on shift. */ |
49 | + __func__); | 133 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; |
50 | return MEMTX_ERROR; | 134 | + val >>= shift; |
51 | } | 135 | switch (gm_bs) { |
52 | 136 | + case 3: | |
53 | @@ -XXX,XX +XXX,XX @@ static MemTxResult uart_read(void *opaque, hwaddr offset, | 137 | + /* 32 bytes -> 2 tags -> 8 result bits */ |
54 | 138 | + *(uint8_t *)tag_mem = val; | |
55 | /* ignore access when unclocked or in reset */ | 139 | + break; |
56 | if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 140 | + case 4: |
57 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: uart is unclocked or in reset\n", | 141 | + /* 64 bytes -> 4 tags -> 16 result bits */ |
58 | + __func__); | 142 | + *(uint16_t *)tag_mem = cpu_to_le16(val); |
59 | return MEMTX_ERROR; | 143 | + break; |
60 | } | 144 | + case 5: |
61 | 145 | + /* 128 bytes -> 8 tags -> 32 result bits */ | |
146 | + *(uint32_t *)tag_mem = cpu_to_le32(val); | ||
147 | + break; | ||
148 | case 6: | ||
149 | - stq_le_p(tag_mem, val); | ||
150 | + /* 256 bytes -> 16 tags -> 64 result bits */ | ||
151 | + *(uint64_t *)tag_mem = cpu_to_le64(val); | ||
152 | break; | ||
153 | default: | ||
154 | /* cpu configured with unsupported gm blocksize. */ | ||
62 | -- | 155 | -- |
63 | 2.20.1 | 156 | 2.34.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Marc Zyngier <maz@kernel.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Although we probe for the IPA limits imposed by KVM (and the hardware) | 3 | When the cpu support MTE, but the system does not, reduce cpu |
4 | when computing the memory map, we still use the old style '0' when | 4 | support to user instructions at EL0 instead of completely |
5 | creating a scratch VM in kvm_arm_create_scratch_host_vcpu(). | 5 | disabling MTE. If we encounter a cpu implementation which does |
6 | something else, we can revisit this setting. | ||
6 | 7 | ||
7 | On systems that are severely IPA challenged (such as the Apple M1), | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | this results in a failure as KVM cannot use the default 40bit that | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | '0' represents. | 10 | Message-id: 20230811214031.171020-5-richard.henderson@linaro.org |
10 | |||
11 | Instead, probe for the extension and use the reported IPA limit | ||
12 | if available. | ||
13 | |||
14 | Cc: Andrew Jones <drjones@redhat.com> | ||
15 | Cc: Eric Auger <eric.auger@redhat.com> | ||
16 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Marc Zyngier <maz@kernel.org> | ||
18 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20210822144441.1290891-2-maz@kernel.org | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | --- | 12 | --- |
22 | target/arm/kvm.c | 7 ++++++- | 13 | target/arm/cpu.c | 7 ++++--- |
23 | 1 file changed, 6 insertions(+), 1 deletion(-) | 14 | 1 file changed, 4 insertions(+), 3 deletions(-) |
24 | 15 | ||
25 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 16 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
26 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/kvm.c | 18 | --- a/target/arm/cpu.c |
28 | +++ b/target/arm/kvm.c | 19 | +++ b/target/arm/cpu.c |
29 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_create_scratch_host_vcpu(const uint32_t *cpus_to_try, | 20 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
30 | struct kvm_vcpu_init *init) | 21 | |
31 | { | 22 | #ifndef CONFIG_USER_ONLY |
32 | int ret = 0, kvmfd = -1, vmfd = -1, cpufd = -1; | 23 | /* |
33 | + int max_vm_pa_size; | 24 | - * Disable the MTE feature bits if we do not have tag-memory |
34 | 25 | - * provided by the machine. | |
35 | kvmfd = qemu_open_old("/dev/kvm", O_RDWR); | 26 | + * If we do not have tag-memory provided by the machine, |
36 | if (kvmfd < 0) { | 27 | + * reduce MTE support to instructions enabled at EL0. |
37 | goto err; | 28 | + * This matches Cortex-A710 BROADCASTMTE input being LOW. |
38 | } | 29 | */ |
39 | - vmfd = ioctl(kvmfd, KVM_CREATE_VM, 0); | 30 | if (cpu->tag_memory == NULL) { |
40 | + max_vm_pa_size = ioctl(kvmfd, KVM_CHECK_EXTENSION, KVM_CAP_ARM_VM_IPA_SIZE); | 31 | cpu->isar.id_aa64pfr1 = |
41 | + if (max_vm_pa_size < 0) { | 32 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); |
42 | + max_vm_pa_size = 0; | 33 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1); |
43 | + } | 34 | } |
44 | + vmfd = ioctl(kvmfd, KVM_CREATE_VM, max_vm_pa_size); | 35 | #endif |
45 | if (vmfd < 0) { | ||
46 | goto err; | ||
47 | } | 36 | } |
48 | -- | 37 | -- |
49 | 2.20.1 | 38 | 2.34.1 |
50 | |||
51 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Added ITS command queue handling for MAPTI,MAPI commands,handled ITS | 3 | Do not hard-code the constants for Neoverse V1. |
4 | translation which triggers an LPI via INT command as well as write | ||
5 | to GITS_TRANSLATER register,defined enum to differentiate between ITS | ||
6 | command interrupt trigger and GITS_TRANSLATER based interrupt trigger. | ||
7 | Each of these commands make use of other functionalities implemented to | ||
8 | get device table entry,collection table entry or interrupt translation | ||
9 | table entry required for their processing. | ||
10 | 4 | ||
11 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Message-id: 20210910143951.92242-5-shashi.mallela@linaro.org | 7 | Message-id: 20230811214031.171020-6-richard.henderson@linaro.org |
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 9 | --- |
16 | hw/intc/gicv3_internal.h | 12 + | 10 | target/arm/tcg/cpu64.c | 48 ++++++++++++++++++++++++++++-------------- |
17 | include/hw/intc/arm_gicv3_common.h | 2 + | 11 | 1 file changed, 32 insertions(+), 16 deletions(-) |
18 | hw/intc/arm_gicv3_its.c | 365 ++++++++++++++++++++++++++++- | ||
19 | 3 files changed, 378 insertions(+), 1 deletion(-) | ||
20 | 12 | ||
21 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 13 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
22 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/intc/gicv3_internal.h | 15 | --- a/target/arm/tcg/cpu64.c |
24 | +++ b/hw/intc/gicv3_internal.h | 16 | +++ b/target/arm/tcg/cpu64.c |
25 | @@ -XXX,XX +XXX,XX @@ FIELD(MAPC, RDBASE, 16, 32) | 17 | @@ -XXX,XX +XXX,XX @@ |
26 | #define ITTADDR_MASK MAKE_64BIT_MASK(ITTADDR_SHIFT, ITTADDR_LENGTH) | 18 | #include "qemu/module.h" |
27 | #define SIZE_MASK 0x1f | 19 | #include "qapi/visitor.h" |
28 | 20 | #include "hw/qdev-properties.h" | |
29 | +/* MAPI command fields */ | 21 | +#include "qemu/units.h" |
30 | +#define EVENTID_MASK ((1ULL << 32) - 1) | 22 | #include "internals.h" |
23 | #include "cpregs.h" | ||
24 | |||
25 | +static uint64_t make_ccsidr64(unsigned assoc, unsigned linesize, | ||
26 | + unsigned cachesize) | ||
27 | +{ | ||
28 | + unsigned lg_linesize = ctz32(linesize); | ||
29 | + unsigned sets; | ||
31 | + | 30 | + |
32 | +/* MAPTI command fields */ | 31 | + /* |
33 | +#define pINTID_SHIFT 32 | 32 | + * The 64-bit CCSIDR_EL1 format is: |
34 | +#define pINTID_MASK MAKE_64BIT_MASK(32, 32) | 33 | + * [55:32] number of sets - 1 |
34 | + * [23:3] associativity - 1 | ||
35 | + * [2:0] log2(linesize) - 4 | ||
36 | + * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc | ||
37 | + */ | ||
38 | + assert(assoc != 0); | ||
39 | + assert(is_power_of_2(linesize)); | ||
40 | + assert(lg_linesize >= 4 && lg_linesize <= 7 + 4); | ||
35 | + | 41 | + |
36 | #define DEVID_SHIFT 32 | 42 | + /* sets * associativity * linesize == cachesize. */ |
37 | #define DEVID_MASK MAKE_64BIT_MASK(32, 32) | 43 | + sets = cachesize / (assoc * linesize); |
38 | 44 | + assert(cachesize % (assoc * linesize) == 0); | |
39 | @@ -XXX,XX +XXX,XX @@ FIELD(MAPC, RDBASE, 16, 32) | ||
40 | * Values: | vPEID | ICID | | ||
41 | */ | ||
42 | #define ITS_ITT_ENTRY_SIZE 0xC | ||
43 | +#define ITE_ENTRY_INTTYPE_SHIFT 1 | ||
44 | +#define ITE_ENTRY_INTID_SHIFT 2 | ||
45 | +#define ITE_ENTRY_INTID_MASK MAKE_64BIT_MASK(2, 24) | ||
46 | +#define ITE_ENTRY_INTSP_SHIFT 26 | ||
47 | +#define ITE_ENTRY_ICID_MASK MAKE_64BIT_MASK(0, 16) | ||
48 | |||
49 | /* 16 bits EventId */ | ||
50 | #define ITS_IDBITS GICD_TYPER_IDBITS | ||
51 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/include/hw/intc/arm_gicv3_common.h | ||
54 | +++ b/include/hw/intc/arm_gicv3_common.h | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | #define GICV3_MAXIRQ 1020 | ||
57 | #define GICV3_MAXSPI (GICV3_MAXIRQ - GIC_INTERNAL) | ||
58 | |||
59 | +#define GICV3_LPI_INTID_START 8192 | ||
60 | + | 45 | + |
61 | #define GICV3_REDIST_SIZE 0x20000 | 46 | + return ((uint64_t)(sets - 1) << 32) |
62 | 47 | + | ((assoc - 1) << 3) | |
63 | /* Number of SGI target-list bits */ | 48 | + | (lg_linesize - 4); |
64 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/hw/intc/arm_gicv3_its.c | ||
67 | +++ b/hw/intc/arm_gicv3_its.c | ||
68 | @@ -XXX,XX +XXX,XX @@ struct GICv3ITSClass { | ||
69 | void (*parent_reset)(DeviceState *dev); | ||
70 | }; | ||
71 | |||
72 | +/* | ||
73 | + * This is an internal enum used to distinguish between LPI triggered | ||
74 | + * via command queue and LPI triggered via gits_translater write. | ||
75 | + */ | ||
76 | +typedef enum ItsCmdType { | ||
77 | + NONE = 0, /* internal indication for GITS_TRANSLATER write */ | ||
78 | + CLEAR = 1, | ||
79 | + DISCARD = 2, | ||
80 | + INT = 3, | ||
81 | +} ItsCmdType; | ||
82 | + | ||
83 | +typedef struct { | ||
84 | + uint32_t iteh; | ||
85 | + uint64_t itel; | ||
86 | +} IteEntry; | ||
87 | + | ||
88 | static uint64_t baser_base_addr(uint64_t value, uint32_t page_sz) | ||
89 | { | ||
90 | uint64_t result = 0; | ||
91 | @@ -XXX,XX +XXX,XX @@ static uint64_t baser_base_addr(uint64_t value, uint32_t page_sz) | ||
92 | return result; | ||
93 | } | ||
94 | |||
95 | +static bool get_cte(GICv3ITSState *s, uint16_t icid, uint64_t *cte, | ||
96 | + MemTxResult *res) | ||
97 | +{ | ||
98 | + AddressSpace *as = &s->gicv3->dma_as; | ||
99 | + uint64_t l2t_addr; | ||
100 | + uint64_t value; | ||
101 | + bool valid_l2t; | ||
102 | + uint32_t l2t_id; | ||
103 | + uint32_t max_l2_entries; | ||
104 | + | ||
105 | + if (s->ct.indirect) { | ||
106 | + l2t_id = icid / (s->ct.page_sz / L1TABLE_ENTRY_SIZE); | ||
107 | + | ||
108 | + value = address_space_ldq_le(as, | ||
109 | + s->ct.base_addr + | ||
110 | + (l2t_id * L1TABLE_ENTRY_SIZE), | ||
111 | + MEMTXATTRS_UNSPECIFIED, res); | ||
112 | + | ||
113 | + if (*res == MEMTX_OK) { | ||
114 | + valid_l2t = (value & L2_TABLE_VALID_MASK) != 0; | ||
115 | + | ||
116 | + if (valid_l2t) { | ||
117 | + max_l2_entries = s->ct.page_sz / s->ct.entry_sz; | ||
118 | + | ||
119 | + l2t_addr = value & ((1ULL << 51) - 1); | ||
120 | + | ||
121 | + *cte = address_space_ldq_le(as, l2t_addr + | ||
122 | + ((icid % max_l2_entries) * GITS_CTE_SIZE), | ||
123 | + MEMTXATTRS_UNSPECIFIED, res); | ||
124 | + } | ||
125 | + } | ||
126 | + } else { | ||
127 | + /* Flat level table */ | ||
128 | + *cte = address_space_ldq_le(as, s->ct.base_addr + | ||
129 | + (icid * GITS_CTE_SIZE), | ||
130 | + MEMTXATTRS_UNSPECIFIED, res); | ||
131 | + } | ||
132 | + | ||
133 | + return (*cte & TABLE_ENTRY_VALID_MASK) != 0; | ||
134 | +} | 49 | +} |
135 | + | 50 | + |
136 | +static bool update_ite(GICv3ITSState *s, uint32_t eventid, uint64_t dte, | 51 | static void aarch64_a35_initfn(Object *obj) |
137 | + IteEntry ite) | ||
138 | +{ | ||
139 | + AddressSpace *as = &s->gicv3->dma_as; | ||
140 | + uint64_t itt_addr; | ||
141 | + MemTxResult res = MEMTX_OK; | ||
142 | + | ||
143 | + itt_addr = (dte & GITS_DTE_ITTADDR_MASK) >> GITS_DTE_ITTADDR_SHIFT; | ||
144 | + itt_addr <<= ITTADDR_SHIFT; /* 256 byte aligned */ | ||
145 | + | ||
146 | + address_space_stq_le(as, itt_addr + (eventid * (sizeof(uint64_t) + | ||
147 | + sizeof(uint32_t))), ite.itel, MEMTXATTRS_UNSPECIFIED, | ||
148 | + &res); | ||
149 | + | ||
150 | + if (res == MEMTX_OK) { | ||
151 | + address_space_stl_le(as, itt_addr + (eventid * (sizeof(uint64_t) + | ||
152 | + sizeof(uint32_t))) + sizeof(uint32_t), ite.iteh, | ||
153 | + MEMTXATTRS_UNSPECIFIED, &res); | ||
154 | + } | ||
155 | + if (res != MEMTX_OK) { | ||
156 | + return false; | ||
157 | + } else { | ||
158 | + return true; | ||
159 | + } | ||
160 | +} | ||
161 | + | ||
162 | +static bool get_ite(GICv3ITSState *s, uint32_t eventid, uint64_t dte, | ||
163 | + uint16_t *icid, uint32_t *pIntid, MemTxResult *res) | ||
164 | +{ | ||
165 | + AddressSpace *as = &s->gicv3->dma_as; | ||
166 | + uint64_t itt_addr; | ||
167 | + bool status = false; | ||
168 | + IteEntry ite = {}; | ||
169 | + | ||
170 | + itt_addr = (dte & GITS_DTE_ITTADDR_MASK) >> GITS_DTE_ITTADDR_SHIFT; | ||
171 | + itt_addr <<= ITTADDR_SHIFT; /* 256 byte aligned */ | ||
172 | + | ||
173 | + ite.itel = address_space_ldq_le(as, itt_addr + | ||
174 | + (eventid * (sizeof(uint64_t) + | ||
175 | + sizeof(uint32_t))), MEMTXATTRS_UNSPECIFIED, | ||
176 | + res); | ||
177 | + | ||
178 | + if (*res == MEMTX_OK) { | ||
179 | + ite.iteh = address_space_ldl_le(as, itt_addr + | ||
180 | + (eventid * (sizeof(uint64_t) + | ||
181 | + sizeof(uint32_t))) + sizeof(uint32_t), | ||
182 | + MEMTXATTRS_UNSPECIFIED, res); | ||
183 | + | ||
184 | + if (*res == MEMTX_OK) { | ||
185 | + if (ite.itel & TABLE_ENTRY_VALID_MASK) { | ||
186 | + if ((ite.itel >> ITE_ENTRY_INTTYPE_SHIFT) & | ||
187 | + GITS_TYPE_PHYSICAL) { | ||
188 | + *pIntid = (ite.itel & ITE_ENTRY_INTID_MASK) >> | ||
189 | + ITE_ENTRY_INTID_SHIFT; | ||
190 | + *icid = ite.iteh & ITE_ENTRY_ICID_MASK; | ||
191 | + status = true; | ||
192 | + } | ||
193 | + } | ||
194 | + } | ||
195 | + } | ||
196 | + return status; | ||
197 | +} | ||
198 | + | ||
199 | +static uint64_t get_dte(GICv3ITSState *s, uint32_t devid, MemTxResult *res) | ||
200 | +{ | ||
201 | + AddressSpace *as = &s->gicv3->dma_as; | ||
202 | + uint64_t l2t_addr; | ||
203 | + uint64_t value; | ||
204 | + bool valid_l2t; | ||
205 | + uint32_t l2t_id; | ||
206 | + uint32_t max_l2_entries; | ||
207 | + | ||
208 | + if (s->dt.indirect) { | ||
209 | + l2t_id = devid / (s->dt.page_sz / L1TABLE_ENTRY_SIZE); | ||
210 | + | ||
211 | + value = address_space_ldq_le(as, | ||
212 | + s->dt.base_addr + | ||
213 | + (l2t_id * L1TABLE_ENTRY_SIZE), | ||
214 | + MEMTXATTRS_UNSPECIFIED, res); | ||
215 | + | ||
216 | + if (*res == MEMTX_OK) { | ||
217 | + valid_l2t = (value & L2_TABLE_VALID_MASK) != 0; | ||
218 | + | ||
219 | + if (valid_l2t) { | ||
220 | + max_l2_entries = s->dt.page_sz / s->dt.entry_sz; | ||
221 | + | ||
222 | + l2t_addr = value & ((1ULL << 51) - 1); | ||
223 | + | ||
224 | + value = address_space_ldq_le(as, l2t_addr + | ||
225 | + ((devid % max_l2_entries) * GITS_DTE_SIZE), | ||
226 | + MEMTXATTRS_UNSPECIFIED, res); | ||
227 | + } | ||
228 | + } | ||
229 | + } else { | ||
230 | + /* Flat level table */ | ||
231 | + value = address_space_ldq_le(as, s->dt.base_addr + | ||
232 | + (devid * GITS_DTE_SIZE), | ||
233 | + MEMTXATTRS_UNSPECIFIED, res); | ||
234 | + } | ||
235 | + | ||
236 | + return value; | ||
237 | +} | ||
238 | + | ||
239 | +/* | ||
240 | + * This function handles the processing of following commands based on | ||
241 | + * the ItsCmdType parameter passed:- | ||
242 | + * 1. triggering of lpi interrupt translation via ITS INT command | ||
243 | + * 2. triggering of lpi interrupt translation via gits_translater register | ||
244 | + * 3. handling of ITS CLEAR command | ||
245 | + * 4. handling of ITS DISCARD command | ||
246 | + */ | ||
247 | +static bool process_its_cmd(GICv3ITSState *s, uint64_t value, uint32_t offset, | ||
248 | + ItsCmdType cmd) | ||
249 | +{ | ||
250 | + AddressSpace *as = &s->gicv3->dma_as; | ||
251 | + uint32_t devid, eventid; | ||
252 | + MemTxResult res = MEMTX_OK; | ||
253 | + bool dte_valid; | ||
254 | + uint64_t dte = 0; | ||
255 | + uint32_t max_eventid; | ||
256 | + uint16_t icid = 0; | ||
257 | + uint32_t pIntid = 0; | ||
258 | + bool ite_valid = false; | ||
259 | + uint64_t cte = 0; | ||
260 | + bool cte_valid = false; | ||
261 | + bool result = false; | ||
262 | + | ||
263 | + if (cmd == NONE) { | ||
264 | + devid = offset; | ||
265 | + } else { | ||
266 | + devid = ((value & DEVID_MASK) >> DEVID_SHIFT); | ||
267 | + | ||
268 | + offset += NUM_BYTES_IN_DW; | ||
269 | + value = address_space_ldq_le(as, s->cq.base_addr + offset, | ||
270 | + MEMTXATTRS_UNSPECIFIED, &res); | ||
271 | + } | ||
272 | + | ||
273 | + if (res != MEMTX_OK) { | ||
274 | + return result; | ||
275 | + } | ||
276 | + | ||
277 | + eventid = (value & EVENTID_MASK); | ||
278 | + | ||
279 | + dte = get_dte(s, devid, &res); | ||
280 | + | ||
281 | + if (res != MEMTX_OK) { | ||
282 | + return result; | ||
283 | + } | ||
284 | + dte_valid = dte & TABLE_ENTRY_VALID_MASK; | ||
285 | + | ||
286 | + if (dte_valid) { | ||
287 | + max_eventid = (1UL << (((dte >> 1U) & SIZE_MASK) + 1)); | ||
288 | + | ||
289 | + ite_valid = get_ite(s, eventid, dte, &icid, &pIntid, &res); | ||
290 | + | ||
291 | + if (res != MEMTX_OK) { | ||
292 | + return result; | ||
293 | + } | ||
294 | + | ||
295 | + if (ite_valid) { | ||
296 | + cte_valid = get_cte(s, icid, &cte, &res); | ||
297 | + } | ||
298 | + | ||
299 | + if (res != MEMTX_OK) { | ||
300 | + return result; | ||
301 | + } | ||
302 | + } | ||
303 | + | ||
304 | + if ((devid > s->dt.maxids.max_devids) || !dte_valid || !ite_valid || | ||
305 | + !cte_valid || (eventid > max_eventid)) { | ||
306 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
307 | + "%s: invalid command attributes " | ||
308 | + "devid %d or eventid %d or invalid dte %d or" | ||
309 | + "invalid cte %d or invalid ite %d\n", | ||
310 | + __func__, devid, eventid, dte_valid, cte_valid, | ||
311 | + ite_valid); | ||
312 | + /* | ||
313 | + * in this implementation, in case of error | ||
314 | + * we ignore this command and move onto the next | ||
315 | + * command in the queue | ||
316 | + */ | ||
317 | + } else { | ||
318 | + /* | ||
319 | + * Current implementation only supports rdbase == procnum | ||
320 | + * Hence rdbase physical address is ignored | ||
321 | + */ | ||
322 | + if (cmd == DISCARD) { | ||
323 | + IteEntry ite = {}; | ||
324 | + /* remove mapping from interrupt translation table */ | ||
325 | + result = update_ite(s, eventid, dte, ite); | ||
326 | + } | ||
327 | + } | ||
328 | + | ||
329 | + return result; | ||
330 | +} | ||
331 | + | ||
332 | +static bool process_mapti(GICv3ITSState *s, uint64_t value, uint32_t offset, | ||
333 | + bool ignore_pInt) | ||
334 | +{ | ||
335 | + AddressSpace *as = &s->gicv3->dma_as; | ||
336 | + uint32_t devid, eventid; | ||
337 | + uint32_t pIntid = 0; | ||
338 | + uint32_t max_eventid, max_Intid; | ||
339 | + bool dte_valid; | ||
340 | + MemTxResult res = MEMTX_OK; | ||
341 | + uint16_t icid = 0; | ||
342 | + uint64_t dte = 0; | ||
343 | + IteEntry ite; | ||
344 | + uint32_t int_spurious = INTID_SPURIOUS; | ||
345 | + bool result = false; | ||
346 | + | ||
347 | + devid = ((value & DEVID_MASK) >> DEVID_SHIFT); | ||
348 | + offset += NUM_BYTES_IN_DW; | ||
349 | + value = address_space_ldq_le(as, s->cq.base_addr + offset, | ||
350 | + MEMTXATTRS_UNSPECIFIED, &res); | ||
351 | + | ||
352 | + if (res != MEMTX_OK) { | ||
353 | + return result; | ||
354 | + } | ||
355 | + | ||
356 | + eventid = (value & EVENTID_MASK); | ||
357 | + | ||
358 | + if (!ignore_pInt) { | ||
359 | + pIntid = ((value & pINTID_MASK) >> pINTID_SHIFT); | ||
360 | + } | ||
361 | + | ||
362 | + offset += NUM_BYTES_IN_DW; | ||
363 | + value = address_space_ldq_le(as, s->cq.base_addr + offset, | ||
364 | + MEMTXATTRS_UNSPECIFIED, &res); | ||
365 | + | ||
366 | + if (res != MEMTX_OK) { | ||
367 | + return result; | ||
368 | + } | ||
369 | + | ||
370 | + icid = value & ICID_MASK; | ||
371 | + | ||
372 | + dte = get_dte(s, devid, &res); | ||
373 | + | ||
374 | + if (res != MEMTX_OK) { | ||
375 | + return result; | ||
376 | + } | ||
377 | + dte_valid = dte & TABLE_ENTRY_VALID_MASK; | ||
378 | + | ||
379 | + max_eventid = (1UL << (((dte >> 1U) & SIZE_MASK) + 1)); | ||
380 | + | ||
381 | + if (!ignore_pInt) { | ||
382 | + max_Intid = (1ULL << (GICD_TYPER_IDBITS + 1)) - 1; | ||
383 | + } | ||
384 | + | ||
385 | + if ((devid > s->dt.maxids.max_devids) || (icid > s->ct.maxids.max_collids) | ||
386 | + || !dte_valid || (eventid > max_eventid) || | ||
387 | + (!ignore_pInt && (((pIntid < GICV3_LPI_INTID_START) || | ||
388 | + (pIntid > max_Intid)) && (pIntid != INTID_SPURIOUS)))) { | ||
389 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
390 | + "%s: invalid command attributes " | ||
391 | + "devid %d or icid %d or eventid %d or pIntid %d or" | ||
392 | + "unmapped dte %d\n", __func__, devid, icid, eventid, | ||
393 | + pIntid, dte_valid); | ||
394 | + /* | ||
395 | + * in this implementation, in case of error | ||
396 | + * we ignore this command and move onto the next | ||
397 | + * command in the queue | ||
398 | + */ | ||
399 | + } else { | ||
400 | + /* add ite entry to interrupt translation table */ | ||
401 | + ite.itel = (dte_valid & TABLE_ENTRY_VALID_MASK) | | ||
402 | + (GITS_TYPE_PHYSICAL << ITE_ENTRY_INTTYPE_SHIFT); | ||
403 | + | ||
404 | + if (ignore_pInt) { | ||
405 | + ite.itel |= (eventid << ITE_ENTRY_INTID_SHIFT); | ||
406 | + } else { | ||
407 | + ite.itel |= (pIntid << ITE_ENTRY_INTID_SHIFT); | ||
408 | + } | ||
409 | + ite.itel |= (int_spurious << ITE_ENTRY_INTSP_SHIFT); | ||
410 | + ite.iteh = icid; | ||
411 | + | ||
412 | + result = update_ite(s, eventid, dte, ite); | ||
413 | + } | ||
414 | + | ||
415 | + return result; | ||
416 | +} | ||
417 | + | ||
418 | static bool update_cte(GICv3ITSState *s, uint16_t icid, bool valid, | ||
419 | uint64_t rdbase) | ||
420 | { | 52 | { |
421 | @@ -XXX,XX +XXX,XX @@ static void process_cmdq(GICv3ITSState *s) | 53 | ARMCPU *cpu = ARM_CPU(obj); |
422 | 54 | @@ -XXX,XX +XXX,XX @@ static void aarch64_neoverse_v1_initfn(Object *obj) | |
423 | switch (cmd) { | 55 | * The Neoverse-V1 r1p2 TRM lists 32-bit format CCSIDR_EL1 values, |
424 | case GITS_CMD_INT: | 56 | * but also says it implements CCIDX, which means they should be |
425 | + res = process_its_cmd(s, data, cq_offset, INT); | 57 | * 64-bit format. So we here use values which are based on the textual |
426 | break; | 58 | - * information in chapter 2 of the TRM (and on the fact that |
427 | case GITS_CMD_CLEAR: | 59 | - * sets * associativity * linesize == cachesize). |
428 | + res = process_its_cmd(s, data, cq_offset, CLEAR); | 60 | - * |
429 | break; | 61 | - * The 64-bit CCSIDR_EL1 format is: |
430 | case GITS_CMD_SYNC: | 62 | - * [55:32] number of sets - 1 |
431 | /* | 63 | - * [23:3] associativity - 1 |
432 | @@ -XXX,XX +XXX,XX @@ static void process_cmdq(GICv3ITSState *s) | 64 | - * [2:0] log2(linesize) - 4 |
433 | result = process_mapc(s, cq_offset); | 65 | - * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc |
434 | break; | 66 | - * |
435 | case GITS_CMD_MAPTI: | 67 | - * L1: 4-way set associative 64-byte line size, total size 64K, |
436 | + result = process_mapti(s, data, cq_offset, false); | 68 | - * so sets is 256. |
437 | break; | 69 | + * information in chapter 2 of the TRM: |
438 | case GITS_CMD_MAPI: | 70 | * |
439 | + result = process_mapti(s, data, cq_offset, true); | 71 | + * L1: 4-way set associative 64-byte line size, total size 64K. |
440 | break; | 72 | * L2: 8-way set associative, 64 byte line size, either 512K or 1MB. |
441 | case GITS_CMD_DISCARD: | 73 | - * We pick 1MB, so this has 2048 sets. |
442 | + result = process_its_cmd(s, data, cq_offset, DISCARD); | 74 | - * |
443 | break; | 75 | * L3: No L3 (this matches the CLIDR_EL1 value). |
444 | case GITS_CMD_INV: | 76 | */ |
445 | case GITS_CMD_INVALL: | 77 | - cpu->ccsidr[0] = 0x000000ff0000001aull; /* 64KB L1 dcache */ |
446 | @@ -XXX,XX +XXX,XX @@ static MemTxResult gicv3_its_translation_write(void *opaque, hwaddr offset, | 78 | - cpu->ccsidr[1] = 0x000000ff0000001aull; /* 64KB L1 icache */ |
447 | uint64_t data, unsigned size, | 79 | - cpu->ccsidr[2] = 0x000007ff0000003aull; /* 1MB L2 cache */ |
448 | MemTxAttrs attrs) | 80 | + cpu->ccsidr[0] = make_ccsidr64(4, 64, 64 * KiB); /* L1 dcache */ |
449 | { | 81 | + cpu->ccsidr[1] = cpu->ccsidr[0]; /* L1 icache */ |
450 | - return MEMTX_OK; | 82 | + cpu->ccsidr[2] = make_ccsidr64(8, 64, 1 * MiB); /* L2 cache */ |
451 | + GICv3ITSState *s = (GICv3ITSState *)opaque; | 83 | |
452 | + bool result = true; | 84 | /* From 3.2.115 SCTLR_EL3 */ |
453 | + uint32_t devid = 0; | 85 | cpu->reset_sctlr = 0x30c50838; |
454 | + | ||
455 | + switch (offset) { | ||
456 | + case GITS_TRANSLATER: | ||
457 | + if (s->ctlr & ITS_CTLR_ENABLED) { | ||
458 | + devid = attrs.requester_id; | ||
459 | + result = process_its_cmd(s, data, devid, NONE); | ||
460 | + } | ||
461 | + break; | ||
462 | + default: | ||
463 | + break; | ||
464 | + } | ||
465 | + | ||
466 | + if (result) { | ||
467 | + return MEMTX_OK; | ||
468 | + } else { | ||
469 | + return MEMTX_ERROR; | ||
470 | + } | ||
471 | } | ||
472 | |||
473 | static bool its_writel(GICv3ITSState *s, hwaddr offset, | ||
474 | -- | 86 | -- |
475 | 2.20.1 | 87 | 2.34.1 |
476 | |||
477 | diff view generated by jsdifflib |
1 | From: Chris Rauer <crauer@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | kudo-bmc is a board supported by OpenBMC. | 3 | Access to many of the special registers is enabled or disabled |
4 | https://github.com/openbmc/openbmc/tree/master/meta-fii/meta-kudo | 4 | by ACTLR_EL[23], which we implement as constant 0, which means |
5 | that all writes outside EL3 should trap. | ||
5 | 6 | ||
6 | Since v1: | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | - hyphenated Cortex-A9 | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | 9 | Message-id: 20230811214031.171020-7-richard.henderson@linaro.org | |
9 | Tested: Booted kudo firmware. | ||
10 | Signed-off-by: Chris Rauer <crauer@google.com> | ||
11 | Reviewed-by: Patrick Venture <venture@google.com> | ||
12 | Message-id: 20210907223234.1165705-1-crauer@google.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | docs/system/arm/nuvoton.rst | 1 + | 12 | target/arm/cpregs.h | 2 ++ |
16 | hw/arm/npcm7xx_boards.c | 34 ++++++++++++++++++++++++++++++++++ | 13 | target/arm/helper.c | 4 ++-- |
17 | 2 files changed, 35 insertions(+) | 14 | target/arm/tcg/cpu64.c | 46 +++++++++++++++++++++++++++++++++--------- |
15 | 3 files changed, 41 insertions(+), 11 deletions(-) | ||
18 | 16 | ||
19 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | 17 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/docs/system/arm/nuvoton.rst | 19 | --- a/target/arm/cpregs.h |
22 | +++ b/docs/system/arm/nuvoton.rst | 20 | +++ b/target/arm/cpregs.h |
23 | @@ -XXX,XX +XXX,XX @@ Hyperscale applications. The following machines are based on this chip : | 21 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } |
24 | 22 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | |
25 | - ``quanta-gbs-bmc`` Quanta GBS server BMC | 23 | #endif |
26 | - ``quanta-gsj`` Quanta GSJ server BMC | 24 | |
27 | +- ``kudo-bmc`` Fii USA Kudo server BMC | 25 | +CPAccessResult access_tvm_trvm(CPUARMState *, const ARMCPRegInfo *, bool); |
28 | 26 | + | |
29 | There are also two more SoCs, NPCM710 and NPCM705, which are single-core | 27 | #endif /* TARGET_ARM_CPREGS_H */ |
30 | variants of NPCM750 and NPCM730, respectively. These are currently not | 28 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
31 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/hw/arm/npcm7xx_boards.c | 30 | --- a/target/arm/helper.c |
34 | +++ b/hw/arm/npcm7xx_boards.c | 31 | +++ b/target/arm/helper.c |
35 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, |
36 | #define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7 | ||
37 | #define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff | ||
38 | #define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff | ||
39 | +#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff | ||
40 | |||
41 | static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin"; | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static void quanta_gbs_init(MachineState *machine) | ||
44 | npcm7xx_load_kernel(machine, soc); | ||
45 | } | 33 | } |
46 | 34 | ||
47 | +static void kudo_bmc_init(MachineState *machine) | 35 | /* Check for traps from EL1 due to HCR_EL2.TVM and HCR_EL2.TRVM. */ |
36 | -static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
37 | - bool isread) | ||
38 | +CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
39 | + bool isread) | ||
40 | { | ||
41 | if (arm_current_el(env) == 1) { | ||
42 | uint64_t trap = isread ? HCR_TRVM : HCR_TVM; | ||
43 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/tcg/cpu64.c | ||
46 | +++ b/target/arm/tcg/cpu64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a64fx_initfn(Object *obj) | ||
48 | /* TODO: Add A64FX specific HPC extension registers */ | ||
49 | } | ||
50 | |||
51 | +static CPAccessResult access_actlr_w(CPUARMState *env, const ARMCPRegInfo *r, | ||
52 | + bool read) | ||
48 | +{ | 53 | +{ |
49 | + NPCM7xxState *soc; | 54 | + if (!read) { |
55 | + int el = arm_current_el(env); | ||
50 | + | 56 | + |
51 | + soc = npcm7xx_create_soc(machine, KUDO_BMC_POWER_ON_STRAPS); | 57 | + /* Because ACTLR_EL2 is constant 0, writes below EL2 trap to EL2. */ |
52 | + npcm7xx_connect_dram(soc, machine->ram); | 58 | + if (el < 2 && arm_is_el2_enabled(env)) { |
53 | + qdev_realize(DEVICE(soc), NULL, &error_fatal); | 59 | + return CP_ACCESS_TRAP_EL2; |
54 | + | 60 | + } |
55 | + npcm7xx_load_bootrom(machine, soc); | 61 | + /* Because ACTLR_EL3 is constant 0, writes below EL3 trap to EL3. */ |
56 | + npcm7xx_connect_flash(&soc->fiu[0], 0, "mx66u51235f", | 62 | + if (el < 3 && arm_feature(env, ARM_FEATURE_EL3)) { |
57 | + drive_get(IF_MTD, 0, 0)); | 63 | + return CP_ACCESS_TRAP_EL3; |
58 | + npcm7xx_connect_flash(&soc->fiu[1], 0, "mx66u51235f", | 64 | + } |
59 | + drive_get(IF_MTD, 3, 0)); | 65 | + } |
60 | + | 66 | + return CP_ACCESS_OK; |
61 | + npcm7xx_load_kernel(machine, soc); | ||
62 | +} | 67 | +} |
63 | + | 68 | + |
64 | static void npcm7xx_set_soc_type(NPCM7xxMachineClass *nmc, const char *type) | 69 | static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
65 | { | 70 | { .name = "ATCR_EL1", .state = ARM_CP_STATE_AA64, |
66 | NPCM7xxClass *sc = NPCM7XX_CLASS(object_class_by_name(type)); | 71 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 7, .opc2 = 0, |
67 | @@ -XXX,XX +XXX,XX @@ static void gbs_bmc_machine_class_init(ObjectClass *oc, void *data) | 72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
68 | mc->default_ram_size = 1 * GiB; | 73 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
69 | } | 74 | + /* Traps and enables are the same as for TCR_EL1. */ |
70 | 75 | + .accessfn = access_tvm_trvm, .fgt = FGT_TCR_EL1, }, | |
71 | +static void kudo_bmc_machine_class_init(ObjectClass *oc, void *data) | 76 | { .name = "ATCR_EL2", .state = ARM_CP_STATE_AA64, |
72 | +{ | 77 | .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 0, |
73 | + NPCM7xxMachineClass *nmc = NPCM7XX_MACHINE_CLASS(oc); | 78 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
74 | + MachineClass *mc = MACHINE_CLASS(oc); | 79 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
75 | + | 80 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
76 | + npcm7xx_set_soc_type(nmc, TYPE_NPCM730); | 81 | { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, |
77 | + | 82 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 0, |
78 | + mc->desc = "Kudo BMC (Cortex-A9)"; | 83 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
79 | + mc->init = kudo_bmc_init; | 84 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
80 | + mc->default_ram_size = 1 * GiB; | 85 | + .accessfn = access_actlr_w }, |
81 | +}; | 86 | { .name = "CPUACTLR2_EL1", .state = ARM_CP_STATE_AA64, |
82 | + | 87 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 1, |
83 | static const TypeInfo npcm7xx_machine_types[] = { | 88 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
84 | { | 89 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
85 | .name = TYPE_NPCM7XX_MACHINE, | 90 | + .accessfn = access_actlr_w }, |
86 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo npcm7xx_machine_types[] = { | 91 | { .name = "CPUACTLR3_EL1", .state = ARM_CP_STATE_AA64, |
87 | .name = MACHINE_TYPE_NAME("quanta-gbs-bmc"), | 92 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 2, |
88 | .parent = TYPE_NPCM7XX_MACHINE, | 93 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
89 | .class_init = gbs_bmc_machine_class_init, | 94 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
90 | + }, { | 95 | + .accessfn = access_actlr_w }, |
91 | + .name = MACHINE_TYPE_NAME("kudo-bmc"), | 96 | /* |
92 | + .parent = TYPE_NPCM7XX_MACHINE, | 97 | * Report CPUCFR_EL1.SCU as 1, as we do not implement the DSU |
93 | + .class_init = kudo_bmc_machine_class_init, | 98 | * (and in particular its system registers). |
94 | }, | 99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
100 | .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 4 }, | ||
101 | { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
102 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 4, | ||
103 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010 }, | ||
104 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010, | ||
105 | + .accessfn = access_actlr_w }, | ||
106 | { .name = "CPUPCR_EL3", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 1, | ||
108 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
109 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { | ||
110 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
111 | { .name = "CPUPWRCTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
112 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, | ||
113 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
114 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
115 | + .accessfn = access_actlr_w }, | ||
116 | { .name = "ERXPFGCDN_EL1", .state = ARM_CP_STATE_AA64, | ||
117 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 2, | ||
118 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
119 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
120 | + .accessfn = access_actlr_w }, | ||
121 | { .name = "ERXPFGCTL_EL1", .state = ARM_CP_STATE_AA64, | ||
122 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 1, | ||
123 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
124 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
125 | + .accessfn = access_actlr_w }, | ||
126 | { .name = "ERXPFGF_EL1", .state = ARM_CP_STATE_AA64, | ||
127 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, | ||
128 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
129 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
130 | + .accessfn = access_actlr_w }, | ||
95 | }; | 131 | }; |
96 | 132 | ||
133 | static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) | ||
97 | -- | 134 | -- |
98 | 2.20.1 | 135 | 2.34.1 |
99 | |||
100 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Updated expected IORT files applicable with latest GICv3 | 3 | There is only one additional EL1 register modeled, which |
4 | ITS changes. | 4 | also needs to use access_actlr_w. |
5 | 5 | ||
6 | Full diff of new file disassembly: | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | |||
8 | /* | ||
9 | * Intel ACPI Component Architecture | ||
10 | * AML/ASL+ Disassembler version 20180629 (64-bit version) | ||
11 | * Copyright (c) 2000 - 2018 Intel Corporation | ||
12 | * | ||
13 | * Disassembly of tests/data/acpi/virt/IORT.pxb, Tue Jun 29 17:35:38 2021 | ||
14 | * | ||
15 | * ACPI Data Table [IORT] | ||
16 | * | ||
17 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
18 | */ | ||
19 | |||
20 | [000h 0000 4] Signature : "IORT" [IO Remapping Table] | ||
21 | [004h 0004 4] Table Length : 0000007C | ||
22 | [008h 0008 1] Revision : 00 | ||
23 | [009h 0009 1] Checksum : 07 | ||
24 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
25 | [010h 0016 8] Oem Table ID : "BXPC " | ||
26 | [018h 0024 4] Oem Revision : 00000001 | ||
27 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
28 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
29 | |||
30 | [024h 0036 4] Node Count : 00000002 | ||
31 | [028h 0040 4] Node Offset : 00000030 | ||
32 | [02Ch 0044 4] Reserved : 00000000 | ||
33 | |||
34 | [030h 0048 1] Type : 00 | ||
35 | [031h 0049 2] Length : 0018 | ||
36 | [033h 0051 1] Revision : 00 | ||
37 | [034h 0052 4] Reserved : 00000000 | ||
38 | [038h 0056 4] Mapping Count : 00000000 | ||
39 | [03Ch 0060 4] Mapping Offset : 00000000 | ||
40 | |||
41 | [040h 0064 4] ItsCount : 00000001 | ||
42 | [044h 0068 4] Identifiers : 00000000 | ||
43 | |||
44 | [048h 0072 1] Type : 02 | ||
45 | [049h 0073 2] Length : 0034 | ||
46 | [04Bh 0075 1] Revision : 00 | ||
47 | [04Ch 0076 4] Reserved : 00000000 | ||
48 | [050h 0080 4] Mapping Count : 00000001 | ||
49 | [054h 0084 4] Mapping Offset : 00000020 | ||
50 | |||
51 | [058h 0088 8] Memory Properties : [IORT Memory Access Properties] | ||
52 | [058h 0088 4] Cache Coherency : 00000001 | ||
53 | [05Ch 0092 1] Hints (decoded below) : 00 | ||
54 | Transient : 0 | ||
55 | Write Allocate : 0 | ||
56 | Read Allocate : 0 | ||
57 | Override : 0 | ||
58 | [05Dh 0093 2] Reserved : 0000 | ||
59 | [05Fh 0095 1] Memory Flags (decoded below) : 03 | ||
60 | Coherency : 1 | ||
61 | Device Attribute : 1 | ||
62 | [060h 0096 4] ATS Attribute : 00000000 | ||
63 | [064h 0100 4] PCI Segment Number : 00000000 | ||
64 | [068h 0104 1] Memory Size Limit : 00 | ||
65 | [069h 0105 3] Reserved : 000000 | ||
66 | |||
67 | [068h 0104 4] Input base : 00000000 | ||
68 | [06Ch 0108 4] ID Count : 0000FFFF | ||
69 | [070h 0112 4] Output Base : 00000000 | ||
70 | [074h 0116 4] Output Reference : 00000030 | ||
71 | [078h 0120 4] Flags (decoded below) : 00000000 | ||
72 | Single Mapping : 0 | ||
73 | |||
74 | Raw Table Data: Length 124 (0x7C) | ||
75 | |||
76 | 0000: 49 4F 52 54 7C 00 00 00 00 07 42 4F 43 48 53 20 // IORT|.....BOCHS | ||
77 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
78 | 0020: 01 00 00 00 02 00 00 00 30 00 00 00 00 00 00 00 // ........0....... | ||
79 | 0030: 00 18 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
80 | 0040: 01 00 00 00 00 00 00 00 02 34 00 00 00 00 00 00 // .........4...... | ||
81 | 0050: 01 00 00 00 20 00 00 00 01 00 00 00 00 00 00 03 // .... ........... | ||
82 | 0060: 00 00 00 00 00 00 00 00 00 00 00 00 FF FF 00 00 // ................ | ||
83 | 0070: 00 00 00 00 30 00 00 00 00 00 00 00 // ....0....... | ||
84 | |||
85 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | ||
86 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
87 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
88 | Message-id: 20210910143951.92242-10-shashi.mallela@linaro.org | 8 | Message-id: 20230811214031.171020-8-richard.henderson@linaro.org |
89 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
90 | --- | 10 | --- |
91 | tests/qtest/bios-tables-test-allowed-diff.h | 4 ---- | 11 | target/arm/tcg/cpu64.c | 3 ++- |
92 | tests/data/acpi/virt/IORT | Bin 0 -> 124 bytes | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
93 | tests/data/acpi/virt/IORT.memhp | Bin 0 -> 124 bytes | ||
94 | tests/data/acpi/virt/IORT.numamem | Bin 0 -> 124 bytes | ||
95 | tests/data/acpi/virt/IORT.pxb | Bin 0 -> 124 bytes | ||
96 | 5 files changed, 4 deletions(-) | ||
97 | 13 | ||
98 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | 14 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
99 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
100 | --- a/tests/qtest/bios-tables-test-allowed-diff.h | 16 | --- a/target/arm/tcg/cpu64.c |
101 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h | 17 | +++ b/target/arm/tcg/cpu64.c |
102 | @@ -1,5 +1 @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) |
103 | /* List of comma-separated changed AML files to ignore */ | 19 | static const ARMCPRegInfo neoverse_v1_cp_reginfo[] = { |
104 | -"tests/data/acpi/virt/IORT", | 20 | { .name = "CPUECTLR2_EL1", .state = ARM_CP_STATE_AA64, |
105 | -"tests/data/acpi/virt/IORT.memhp", | 21 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 5, |
106 | -"tests/data/acpi/virt/IORT.numamem", | 22 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
107 | -"tests/data/acpi/virt/IORT.pxb", | 23 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
108 | diff --git a/tests/data/acpi/virt/IORT b/tests/data/acpi/virt/IORT | 24 | + .accessfn = access_actlr_w }, |
109 | index XXXXXXX..XXXXXXX 100644 | 25 | { .name = "CPUPPMCR_EL3", .state = ARM_CP_STATE_AA64, |
110 | GIT binary patch | 26 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 0, |
111 | literal 124 | 27 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
112 | zcmebD4+^Pa00MR=e`k+i1*eDrX9XZ&1PX!JAesq?4S*O7Bw!2(4Uz`|CKCt^;wu0# | ||
113 | QRGb+i3L*dhhtM#y0PN=p0RR91 | ||
114 | |||
115 | literal 0 | ||
116 | HcmV?d00001 | ||
117 | |||
118 | diff --git a/tests/data/acpi/virt/IORT.memhp b/tests/data/acpi/virt/IORT.memhp | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | GIT binary patch | ||
121 | literal 124 | ||
122 | zcmebD4+^Pa00MR=e`k+i1*eDrX9XZ&1PX!JAesq?4S*O7Bw!2(4Uz`|CKCt^;wu0# | ||
123 | QRGb+i3L*dhhtM#y0PN=p0RR91 | ||
124 | |||
125 | literal 0 | ||
126 | HcmV?d00001 | ||
127 | |||
128 | diff --git a/tests/data/acpi/virt/IORT.numamem b/tests/data/acpi/virt/IORT.numamem | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | GIT binary patch | ||
131 | literal 124 | ||
132 | zcmebD4+^Pa00MR=e`k+i1*eDrX9XZ&1PX!JAesq?4S*O7Bw!2(4Uz`|CKCt^;wu0# | ||
133 | QRGb+i3L*dhhtM#y0PN=p0RR91 | ||
134 | |||
135 | literal 0 | ||
136 | HcmV?d00001 | ||
137 | |||
138 | diff --git a/tests/data/acpi/virt/IORT.pxb b/tests/data/acpi/virt/IORT.pxb | ||
139 | index XXXXXXX..XXXXXXX 100644 | ||
140 | GIT binary patch | ||
141 | literal 124 | ||
142 | zcmebD4+^Pa00MR=e`k+i1*eDrX9XZ&1PX!JAesq?4S*O7Bw!2(4Uz`|CKCt^;wu0# | ||
143 | QRGb+i3L*dhhtM#y0PN=p0RR91 | ||
144 | |||
145 | literal 0 | ||
146 | HcmV?d00001 | ||
147 | |||
148 | -- | 28 | -- |
149 | 2.20.1 | 29 | 2.34.1 |
150 | |||
151 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Like FEAT_TRF (Self-hosted Trace Extension), suppress tracing | ||
4 | external to the cpu, which is out of scope for QEMU. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230811214031.171020-10-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.c | 3 +++ | ||
12 | 1 file changed, 3 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.c | ||
17 | +++ b/target/arm/cpu.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
19 | /* FEAT_SPE (Statistical Profiling Extension) */ | ||
20 | cpu->isar.id_aa64dfr0 = | ||
21 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0); | ||
22 | + /* FEAT_TRBE (Trace Buffer Extension) */ | ||
23 | + cpu->isar.id_aa64dfr0 = | ||
24 | + FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEBUFFER, 0); | ||
25 | /* FEAT_TRF (Self-hosted Trace Extension) */ | ||
26 | cpu->isar.id_aa64dfr0 = | ||
27 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEFILT, 0); | ||
28 | -- | ||
29 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Bin Meng <bmeng.cn@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Currently the clock/reset check is done in uart_receive(), but we | 3 | This feature allows the operating system to set TCR_ELx.HWU* |
4 | can move the check to uart_can_receive() which is earlier. | 4 | to allow the implementation to use the PBHA bits from the |
5 | block and page descriptors for for IMPLEMENTATION DEFINED | ||
6 | purposes. Since QEMU has no need to use these bits, we may | ||
7 | simply ignore them. | ||
5 | 8 | ||
6 | Signed-off-by: Bin Meng <bmeng.cn@gmail.com> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 11 | Message-id: 20230811214031.171020-11-richard.henderson@linaro.org |
9 | Message-id: 20210901124521.30599-4-bmeng.cn@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | hw/char/cadence_uart.c | 17 ++++++++++------- | 14 | docs/system/arm/emulation.rst | 1 + |
13 | 1 file changed, 10 insertions(+), 7 deletions(-) | 15 | target/arm/tcg/cpu32.c | 2 +- |
16 | target/arm/tcg/cpu64.c | 2 +- | ||
17 | 3 files changed, 3 insertions(+), 2 deletions(-) | ||
14 | 18 | ||
15 | diff --git a/hw/char/cadence_uart.c b/hw/char/cadence_uart.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/char/cadence_uart.c | 21 | --- a/docs/system/arm/emulation.rst |
18 | +++ b/hw/char/cadence_uart.c | 22 | +++ b/docs/system/arm/emulation.rst |
19 | @@ -XXX,XX +XXX,XX @@ static void uart_parameters_setup(CadenceUARTState *s) | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
20 | static int uart_can_receive(void *opaque) | 24 | - FEAT_HAFDBS (Hardware management of the access flag and dirty bit state) |
21 | { | 25 | - FEAT_HCX (Support for the HCRX_EL2 register) |
22 | CadenceUARTState *s = opaque; | 26 | - FEAT_HPDS (Hierarchical permission disables) |
23 | - int ret = MAX(CADENCE_UART_RX_FIFO_SIZE, CADENCE_UART_TX_FIFO_SIZE); | 27 | +- FEAT_HPDS2 (Translation table page-based hardware attributes) |
24 | - uint32_t ch_mode = s->r[R_MR] & UART_MR_CHMODE; | 28 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) |
25 | + int ret; | 29 | - FEAT_IDST (ID space trap handling) |
26 | + uint32_t ch_mode; | 30 | - FEAT_IESB (Implicit error synchronization event) |
27 | + | 31 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
28 | + /* ignore characters when unclocked or in reset */ | 32 | index XXXXXXX..XXXXXXX 100644 |
29 | + if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 33 | --- a/target/arm/tcg/cpu32.c |
30 | + return 0; | 34 | +++ b/target/arm/tcg/cpu32.c |
31 | + } | 35 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
32 | + | 36 | cpu->isar.id_mmfr3 = t; |
33 | + ret = MAX(CADENCE_UART_RX_FIFO_SIZE, CADENCE_UART_TX_FIFO_SIZE); | 37 | |
34 | + ch_mode = s->r[R_MR] & UART_MR_CHMODE; | 38 | t = cpu->isar.id_mmfr4; |
35 | 39 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | |
36 | if (ch_mode == NORMAL_MODE || ch_mode == ECHO_MODE) { | 40 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 2); /* FEAT_HPDS2 */ |
37 | ret = MIN(ret, CADENCE_UART_RX_FIFO_SIZE - s->rx_count); | 41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
38 | @@ -XXX,XX +XXX,XX @@ static void uart_receive(void *opaque, const uint8_t *buf, int size) | 42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ |
39 | CadenceUARTState *s = opaque; | 43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ |
40 | uint32_t ch_mode = s->r[R_MR] & UART_MR_CHMODE; | 44 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
41 | 45 | index XXXXXXX..XXXXXXX 100644 | |
42 | - /* ignore characters when unclocked or in reset */ | 46 | --- a/target/arm/tcg/cpu64.c |
43 | - if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 47 | +++ b/target/arm/tcg/cpu64.c |
44 | - return; | 48 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
45 | - } | 49 | t = FIELD_DP64(t, ID_AA64MMFR1, HAFDBS, 2); /* FEAT_HAFDBS */ |
46 | - | 50 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ |
47 | if (ch_mode == NORMAL_MODE || ch_mode == ECHO_MODE) { | 51 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ |
48 | uart_write_rx_fifo(opaque, buf, size); | 52 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ |
49 | } | 53 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 2); /* FEAT_HPDS2 */ |
54 | t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
55 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 3); /* FEAT_PAN3 */ | ||
56 | t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
50 | -- | 57 | -- |
51 | 2.20.1 | 58 | 2.34.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Added expected IORT files applicable with latest GICv3 | 3 | This is a mandatory feature for Armv8.1 architectures but we don't |
4 | ITS changes.Temporarily differences in these files are | 4 | state the feature clearly in our emulation list. Also include |
5 | okay. | 5 | FEAT_CRC32 comment in aarch64_max_tcg_initfn for ease of grepping. |
6 | 6 | ||
7 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Acked-by: Igor Mammedov <imammedo@redhat.com> | 8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20230824075406.1515566-1-alex.bennee@linaro.org |
10 | Message-id: 20210910143951.92242-8-shashi.mallela@linaro.org | 10 | Cc: qemu-stable@nongnu.org |
11 | Message-Id: <20230222110104.3996971-1-alex.bennee@linaro.org> | ||
12 | [PMM: pluralize 'instructions' in docs] | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 14 | --- |
13 | tests/qtest/bios-tables-test-allowed-diff.h | 4 ++++ | 15 | docs/system/arm/emulation.rst | 1 + |
14 | tests/data/acpi/virt/IORT | 0 | 16 | target/arm/tcg/cpu64.c | 2 +- |
15 | tests/data/acpi/virt/IORT.memhp | 0 | 17 | 2 files changed, 2 insertions(+), 1 deletion(-) |
16 | tests/data/acpi/virt/IORT.numamem | 0 | ||
17 | tests/data/acpi/virt/IORT.pxb | 0 | ||
18 | 5 files changed, 4 insertions(+) | ||
19 | create mode 100644 tests/data/acpi/virt/IORT | ||
20 | create mode 100644 tests/data/acpi/virt/IORT.memhp | ||
21 | create mode 100644 tests/data/acpi/virt/IORT.numamem | ||
22 | create mode 100644 tests/data/acpi/virt/IORT.pxb | ||
23 | 18 | ||
24 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
25 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/tests/qtest/bios-tables-test-allowed-diff.h | 21 | --- a/docs/system/arm/emulation.rst |
27 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h | 22 | +++ b/docs/system/arm/emulation.rst |
28 | @@ -1 +1,5 @@ | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
29 | /* List of comma-separated changed AML files to ignore */ | 24 | - FEAT_BBM at level 2 (Translation table break-before-make levels) |
30 | +"tests/data/acpi/virt/IORT", | 25 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
31 | +"tests/data/acpi/virt/IORT.memhp", | 26 | - FEAT_BTI (Branch Target Identification) |
32 | +"tests/data/acpi/virt/IORT.numamem", | 27 | +- FEAT_CRC32 (CRC32 instructions) |
33 | +"tests/data/acpi/virt/IORT.pxb", | 28 | - FEAT_CSV2 (Cache speculation variant 2) |
34 | diff --git a/tests/data/acpi/virt/IORT b/tests/data/acpi/virt/IORT | 29 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
35 | new file mode 100644 | 30 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
36 | index XXXXXXX..XXXXXXX | 31 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
37 | diff --git a/tests/data/acpi/virt/IORT.memhp b/tests/data/acpi/virt/IORT.memhp | 32 | index XXXXXXX..XXXXXXX 100644 |
38 | new file mode 100644 | 33 | --- a/target/arm/tcg/cpu64.c |
39 | index XXXXXXX..XXXXXXX | 34 | +++ b/target/arm/tcg/cpu64.c |
40 | diff --git a/tests/data/acpi/virt/IORT.numamem b/tests/data/acpi/virt/IORT.numamem | 35 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
41 | new file mode 100644 | 36 | t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ |
42 | index XXXXXXX..XXXXXXX | 37 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ |
43 | diff --git a/tests/data/acpi/virt/IORT.pxb b/tests/data/acpi/virt/IORT.pxb | 38 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ |
44 | new file mode 100644 | 39 | - t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); |
45 | index XXXXXXX..XXXXXXX | 40 | + t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); /* FEAT_CRC32 */ |
41 | t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ | ||
42 | t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ | ||
43 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ | ||
46 | -- | 44 | -- |
47 | 2.20.1 | 45 | 2.34.1 |
48 | 46 | ||
49 | 47 | diff view generated by jsdifflib |
1 | From: Bin Meng <bmeng.cn@gmail.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | As of today, when booting upstream U-Boot for Xilinx Zynq, the UART | 3 | i.MX7 IOMUX GPR device is not equivalent to i.MX6UL IOMUXC GPR device. |
4 | does not receive anything. Debugging shows that the UART input clock | 4 | In particular, register 22 is not present on i.MX6UL and this is actualy |
5 | frequency is zero which prevents the UART from receiving anything as | 5 | The only register that is really emulated in the i.MX7 IOMUX GPR device. |
6 | per the logic in uart_receive(). | ||
7 | 6 | ||
8 | From zynq_slcr_reset_exit() comment, it intends to compute output | 7 | Note: The i.MX6UL code is actually also implementing the IOMUX GPR device |
9 | clocks according to ps_clk and registers. zynq_slcr_compute_clocks() | 8 | as an unimplemented device at the same bus adress and the 2 instantiations |
10 | is called to accomplish the task, inside which device_is_in_reset() | 9 | were actualy colliding. So we go back to the unimplemented device for now. |
11 | is called to actually make the attempt in vain. | ||
12 | 10 | ||
13 | Rework reset_hold() and reset_exit() so that in the reset exit phase, | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
14 | the logic can really compute output clocks in reset_exit(). | 12 | Message-id: 48681bf51ee97646479bb261bee19abebbc8074e.1692964892.git.jcd@tribudubois.net |
15 | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
16 | With this change, upstream U-Boot boots properly again with: | ||
17 | |||
18 | $ qemu-system-arm -M xilinx-zynq-a9 -m 1G -display none -serial null -serial stdio \ | ||
19 | -device loader,file=u-boot-dtb.bin,addr=0x4000000,cpu-num=0 | ||
20 | |||
21 | Fixes: 38867cb7ec90 ("hw/misc/zynq_slcr: add clock generation for uarts") | ||
22 | Signed-off-by: Bin Meng <bmeng.cn@gmail.com> | ||
23 | Acked-by: Alistair Francis <alistair.francis@wdc.com> | ||
24 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
25 | Message-id: 20210901124521.30599-2-bmeng.cn@gmail.com | ||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 15 | --- |
28 | hw/misc/zynq_slcr.c | 31 ++++++++++++++++++------------- | 16 | include/hw/arm/fsl-imx6ul.h | 2 -- |
29 | 1 file changed, 18 insertions(+), 13 deletions(-) | 17 | hw/arm/fsl-imx6ul.c | 11 ----------- |
18 | 2 files changed, 13 deletions(-) | ||
30 | 19 | ||
31 | diff --git a/hw/misc/zynq_slcr.c b/hw/misc/zynq_slcr.c | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
32 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/hw/misc/zynq_slcr.c | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
34 | +++ b/hw/misc/zynq_slcr.c | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
35 | @@ -XXX,XX +XXX,XX @@ static uint64_t zynq_slcr_compute_clock(const uint64_t periods[], | 24 | @@ -XXX,XX +XXX,XX @@ |
36 | zynq_slcr_compute_clock((plls), (state)->regs[reg], \ | 25 | #include "hw/misc/imx6ul_ccm.h" |
37 | reg ## _ ## enable_field ## _SHIFT) | 26 | #include "hw/misc/imx6_src.h" |
38 | 27 | #include "hw/misc/imx7_snvs.h" | |
39 | +static void zynq_slcr_compute_clocks_internal(ZynqSLCRState *s, uint64_t ps_clk) | 28 | -#include "hw/misc/imx7_gpr.h" |
40 | +{ | 29 | #include "hw/intc/imx_gpcv2.h" |
41 | + uint64_t io_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_IO_PLL_CTRL]); | 30 | #include "hw/watchdog/wdt_imx2.h" |
42 | + uint64_t arm_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_ARM_PLL_CTRL]); | 31 | #include "hw/gpio/imx_gpio.h" |
43 | + uint64_t ddr_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_DDR_PLL_CTRL]); | 32 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { |
44 | + | 33 | IMX6SRCState src; |
45 | + uint64_t uart_mux[4] = {io_pll, io_pll, arm_pll, ddr_pll}; | 34 | IMX7SNVSState snvs; |
46 | + | 35 | IMXGPCv2State gpcv2; |
47 | + /* compute uartX reference clocks */ | 36 | - IMX7GPRState gpr; |
48 | + clock_set(s->uart0_ref_clk, | 37 | IMXSPIState spi[FSL_IMX6UL_NUM_ECSPIS]; |
49 | + ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT0)); | 38 | IMXI2CState i2c[FSL_IMX6UL_NUM_I2CS]; |
50 | + clock_set(s->uart1_ref_clk, | 39 | IMXSerialState uart[FSL_IMX6UL_NUM_UARTS]; |
51 | + ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT1)); | 40 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
52 | +} | 41 | index XXXXXXX..XXXXXXX 100644 |
53 | + | 42 | --- a/hw/arm/fsl-imx6ul.c |
54 | /** | 43 | +++ b/hw/arm/fsl-imx6ul.c |
55 | * Compute and set the ouputs clocks periods. | 44 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) |
56 | * But do not propagate them further. Connected clocks | 45 | */ |
57 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_compute_clocks(ZynqSLCRState *s) | 46 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); |
58 | ps_clk = 0; | 47 | |
48 | - /* | ||
49 | - * GPR | ||
50 | - */ | ||
51 | - object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); | ||
52 | - | ||
53 | /* | ||
54 | * GPIOs 1 to 5 | ||
55 | */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
57 | FSL_IMX6UL_WDOGn_IRQ[i])); | ||
59 | } | 58 | } |
60 | 59 | ||
61 | - uint64_t io_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_IO_PLL_CTRL]); | 60 | - /* |
62 | - uint64_t arm_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_ARM_PLL_CTRL]); | 61 | - * GPR |
63 | - uint64_t ddr_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_DDR_PLL_CTRL]); | 62 | - */ |
63 | - sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | ||
64 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR); | ||
64 | - | 65 | - |
65 | - uint64_t uart_mux[4] = {io_pll, io_pll, arm_pll, ddr_pll}; | 66 | /* |
66 | - | 67 | * SDMA |
67 | - /* compute uartX reference clocks */ | 68 | */ |
68 | - clock_set(s->uart0_ref_clk, | ||
69 | - ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT0)); | ||
70 | - clock_set(s->uart1_ref_clk, | ||
71 | - ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT1)); | ||
72 | + zynq_slcr_compute_clocks_internal(s, ps_clk); | ||
73 | } | ||
74 | |||
75 | /** | ||
76 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_reset_hold(Object *obj) | ||
77 | ZynqSLCRState *s = ZYNQ_SLCR(obj); | ||
78 | |||
79 | /* will disable all output clocks */ | ||
80 | - zynq_slcr_compute_clocks(s); | ||
81 | + zynq_slcr_compute_clocks_internal(s, 0); | ||
82 | zynq_slcr_propagate_clocks(s); | ||
83 | } | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_reset_exit(Object *obj) | ||
86 | ZynqSLCRState *s = ZYNQ_SLCR(obj); | ||
87 | |||
88 | /* will compute output clocks according to ps_clk and registers */ | ||
89 | - zynq_slcr_compute_clocks(s); | ||
90 | + zynq_slcr_compute_clocks_internal(s, clock_get(s->ps_clk)); | ||
91 | zynq_slcr_propagate_clocks(s); | ||
92 | } | ||
93 | |||
94 | -- | 69 | -- |
95 | 2.20.1 | 70 | 2.34.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | From: Bin Meng <bmeng.cn@gmail.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Read or write to uart registers when unclocked or in reset should be | 3 | * Add Addr and size definition for most i.MX6UL devices in i.MX6UL header file. |
4 | ignored. Add the check there, and as a result of this, the check in | 4 | * Use those newly defined named constants whenever possible. |
5 | uart_write_tx_fifo() is now unnecessary. | 5 | * Standardize the way we init a familly of unimplemented devices |
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
6 | 10 | ||
7 | Signed-off-by: Bin Meng <bmeng.cn@gmail.com> | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 12 | Message-id: d579043fbd4e4b490370783fda43fc02c8e9be75.1692964892.git.jcd@tribudubois.net |
9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20210901124521.30599-6-bmeng.cn@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 15 | --- |
13 | hw/char/cadence_uart.c | 15 ++++++++++----- | 16 | include/hw/arm/fsl-imx6ul.h | 156 +++++++++++++++++++++++++++++++----- |
14 | 1 file changed, 10 insertions(+), 5 deletions(-) | 17 | hw/arm/fsl-imx6ul.c | 147 ++++++++++++++++++++++----------- |
18 | 2 files changed, 232 insertions(+), 71 deletions(-) | ||
15 | 19 | ||
16 | diff --git a/hw/char/cadence_uart.c b/hw/char/cadence_uart.c | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
17 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/char/cadence_uart.c | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
19 | +++ b/hw/char/cadence_uart.c | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
20 | @@ -XXX,XX +XXX,XX @@ static gboolean cadence_uart_xmit(void *do_not_use, GIOCondition cond, | 24 | @@ -XXX,XX +XXX,XX @@ |
21 | static void uart_write_tx_fifo(CadenceUARTState *s, const uint8_t *buf, | 25 | #include "exec/memory.h" |
22 | int size) | 26 | #include "cpu.h" |
23 | { | 27 | #include "qom/object.h" |
24 | - /* ignore characters when unclocked or in reset */ | 28 | +#include "qemu/units.h" |
25 | - if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 29 | |
26 | - return; | 30 | #define TYPE_FSL_IMX6UL "fsl-imx6ul" |
31 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX6ULState, FSL_IMX6UL) | ||
32 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { | ||
33 | FSL_IMX6UL_NUM_ADCS = 2, | ||
34 | FSL_IMX6UL_NUM_USB_PHYS = 2, | ||
35 | FSL_IMX6UL_NUM_USBS = 2, | ||
36 | + FSL_IMX6UL_NUM_SAIS = 3, | ||
37 | + FSL_IMX6UL_NUM_CANS = 2, | ||
38 | + FSL_IMX6UL_NUM_PWMS = 4, | ||
39 | }; | ||
40 | |||
41 | struct FslIMX6ULState { | ||
42 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { | ||
43 | |||
44 | enum FslIMX6ULMemoryMap { | ||
45 | FSL_IMX6UL_MMDC_ADDR = 0x80000000, | ||
46 | - FSL_IMX6UL_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, | ||
47 | + FSL_IMX6UL_MMDC_SIZE = (2 * GiB), | ||
48 | |||
49 | FSL_IMX6UL_QSPI1_MEM_ADDR = 0x60000000, | ||
50 | - FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, | ||
51 | - FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, | ||
52 | - FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, | ||
53 | - FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, | ||
54 | + FSL_IMX6UL_QSPI1_MEM_SIZE = (256 * MiB), | ||
55 | |||
56 | - /* AIPS-2 */ | ||
57 | + FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, | ||
58 | + FSL_IMX6UL_EIM_ALIAS_SIZE = (128 * MiB), | ||
59 | + | ||
60 | + FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, | ||
61 | + FSL_IMX6UL_EIM_CS_SIZE = (128 * MiB), | ||
62 | + | ||
63 | + FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, | ||
64 | + FSL_IMX6UL_AES_ENCRYPT_SIZE = (1 * MiB), | ||
65 | + | ||
66 | + FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, | ||
67 | + FSL_IMX6UL_QSPI1_RX_SIZE = (32 * MiB), | ||
68 | + | ||
69 | + /* AIPS-2 Begin */ | ||
70 | FSL_IMX6UL_UART6_ADDR = 0x021FC000, | ||
71 | + | ||
72 | FSL_IMX6UL_I2C4_ADDR = 0x021F8000, | ||
73 | + | ||
74 | FSL_IMX6UL_UART5_ADDR = 0x021F4000, | ||
75 | FSL_IMX6UL_UART4_ADDR = 0x021F0000, | ||
76 | FSL_IMX6UL_UART3_ADDR = 0x021EC000, | ||
77 | FSL_IMX6UL_UART2_ADDR = 0x021E8000, | ||
78 | + | ||
79 | FSL_IMX6UL_WDOG3_ADDR = 0x021E4000, | ||
80 | + | ||
81 | FSL_IMX6UL_QSPI_ADDR = 0x021E0000, | ||
82 | + FSL_IMX6UL_QSPI_SIZE = 0x500, | ||
83 | + | ||
84 | FSL_IMX6UL_SYS_CNT_CTRL_ADDR = 0x021DC000, | ||
85 | + FSL_IMX6UL_SYS_CNT_CTRL_SIZE = (16 * KiB), | ||
86 | + | ||
87 | FSL_IMX6UL_SYS_CNT_CMP_ADDR = 0x021D8000, | ||
88 | + FSL_IMX6UL_SYS_CNT_CMP_SIZE = (16 * KiB), | ||
89 | + | ||
90 | FSL_IMX6UL_SYS_CNT_RD_ADDR = 0x021D4000, | ||
91 | + FSL_IMX6UL_SYS_CNT_RD_SIZE = (16 * KiB), | ||
92 | + | ||
93 | FSL_IMX6UL_TZASC_ADDR = 0x021D0000, | ||
94 | + FSL_IMX6UL_TZASC_SIZE = (16 * KiB), | ||
95 | + | ||
96 | FSL_IMX6UL_PXP_ADDR = 0x021CC000, | ||
97 | + FSL_IMX6UL_PXP_SIZE = (16 * KiB), | ||
98 | + | ||
99 | FSL_IMX6UL_LCDIF_ADDR = 0x021C8000, | ||
100 | + FSL_IMX6UL_LCDIF_SIZE = 0x100, | ||
101 | + | ||
102 | FSL_IMX6UL_CSI_ADDR = 0x021C4000, | ||
103 | + FSL_IMX6UL_CSI_SIZE = 0x100, | ||
104 | + | ||
105 | FSL_IMX6UL_CSU_ADDR = 0x021C0000, | ||
106 | + FSL_IMX6UL_CSU_SIZE = (16 * KiB), | ||
107 | + | ||
108 | FSL_IMX6UL_OCOTP_CTRL_ADDR = 0x021BC000, | ||
109 | + FSL_IMX6UL_OCOTP_CTRL_SIZE = (4 * KiB), | ||
110 | + | ||
111 | FSL_IMX6UL_EIM_ADDR = 0x021B8000, | ||
112 | + FSL_IMX6UL_EIM_SIZE = 0x100, | ||
113 | + | ||
114 | FSL_IMX6UL_SIM2_ADDR = 0x021B4000, | ||
115 | + | ||
116 | FSL_IMX6UL_MMDC_CFG_ADDR = 0x021B0000, | ||
117 | + FSL_IMX6UL_MMDC_CFG_SIZE = (4 * KiB), | ||
118 | + | ||
119 | FSL_IMX6UL_ROMCP_ADDR = 0x021AC000, | ||
120 | + FSL_IMX6UL_ROMCP_SIZE = 0x300, | ||
121 | + | ||
122 | FSL_IMX6UL_I2C3_ADDR = 0x021A8000, | ||
123 | FSL_IMX6UL_I2C2_ADDR = 0x021A4000, | ||
124 | FSL_IMX6UL_I2C1_ADDR = 0x021A0000, | ||
125 | + | ||
126 | FSL_IMX6UL_ADC2_ADDR = 0x0219C000, | ||
127 | FSL_IMX6UL_ADC1_ADDR = 0x02198000, | ||
128 | + FSL_IMX6UL_ADCn_SIZE = 0x100, | ||
129 | + | ||
130 | FSL_IMX6UL_USDHC2_ADDR = 0x02194000, | ||
131 | FSL_IMX6UL_USDHC1_ADDR = 0x02190000, | ||
132 | - FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
133 | - FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
134 | - FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
135 | - FSL_IMX6UL_USBO2_USB_ADDR = 0x02184000, | ||
136 | - FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
137 | - FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
138 | - FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
139 | - FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
140 | |||
141 | - /* AIPS-1 */ | ||
142 | + FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
143 | + FSL_IMX6UL_SIMn_SIZE = (16 * KiB), | ||
144 | + | ||
145 | + FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
146 | + | ||
147 | + FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
148 | + FSL_IMX6UL_USBO2_USB1_ADDR = 0x02184000, | ||
149 | + FSL_IMX6UL_USBO2_USB2_ADDR = 0x02184200, | ||
150 | + | ||
151 | + FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
152 | + FSL_IMX6UL_USBO2_PL301_SIZE = (16 * KiB), | ||
153 | + | ||
154 | + FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
155 | + FSL_IMX6UL_AIPS2_CFG_SIZE = 0x100, | ||
156 | + | ||
157 | + FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
158 | + FSL_IMX6UL_CAAM_SIZE = (16 * KiB), | ||
159 | + | ||
160 | + FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
161 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE = (4 * KiB), | ||
162 | + /* AIPS-2 End */ | ||
163 | + | ||
164 | + /* AIPS-1 Begin */ | ||
165 | FSL_IMX6UL_PWM8_ADDR = 0x020FC000, | ||
166 | FSL_IMX6UL_PWM7_ADDR = 0x020F8000, | ||
167 | FSL_IMX6UL_PWM6_ADDR = 0x020F4000, | ||
168 | FSL_IMX6UL_PWM5_ADDR = 0x020F0000, | ||
169 | + | ||
170 | FSL_IMX6UL_SDMA_ADDR = 0x020EC000, | ||
171 | + FSL_IMX6UL_SDMA_SIZE = 0x300, | ||
172 | + | ||
173 | FSL_IMX6UL_GPT2_ADDR = 0x020E8000, | ||
174 | + | ||
175 | FSL_IMX6UL_IOMUXC_GPR_ADDR = 0x020E4000, | ||
176 | + FSL_IMX6UL_IOMUXC_GPR_SIZE = 0x40, | ||
177 | + | ||
178 | FSL_IMX6UL_IOMUXC_ADDR = 0x020E0000, | ||
179 | + FSL_IMX6UL_IOMUXC_SIZE = 0x700, | ||
180 | + | ||
181 | FSL_IMX6UL_GPC_ADDR = 0x020DC000, | ||
182 | + | ||
183 | FSL_IMX6UL_SRC_ADDR = 0x020D8000, | ||
184 | + | ||
185 | FSL_IMX6UL_EPIT2_ADDR = 0x020D4000, | ||
186 | FSL_IMX6UL_EPIT1_ADDR = 0x020D0000, | ||
187 | + | ||
188 | FSL_IMX6UL_SNVS_HP_ADDR = 0x020CC000, | ||
189 | + | ||
190 | FSL_IMX6UL_USBPHY2_ADDR = 0x020CA000, | ||
191 | - FSL_IMX6UL_USBPHY2_SIZE = (4 * 1024), | ||
192 | FSL_IMX6UL_USBPHY1_ADDR = 0x020C9000, | ||
193 | - FSL_IMX6UL_USBPHY1_SIZE = (4 * 1024), | ||
194 | + | ||
195 | FSL_IMX6UL_ANALOG_ADDR = 0x020C8000, | ||
196 | + FSL_IMX6UL_ANALOG_SIZE = 0x300, | ||
197 | + | ||
198 | FSL_IMX6UL_CCM_ADDR = 0x020C4000, | ||
199 | + | ||
200 | FSL_IMX6UL_WDOG2_ADDR = 0x020C0000, | ||
201 | FSL_IMX6UL_WDOG1_ADDR = 0x020BC000, | ||
202 | + | ||
203 | FSL_IMX6UL_KPP_ADDR = 0x020B8000, | ||
204 | + FSL_IMX6UL_KPP_SIZE = 0x10, | ||
205 | + | ||
206 | FSL_IMX6UL_ENET2_ADDR = 0x020B4000, | ||
207 | + | ||
208 | FSL_IMX6UL_SNVS_LP_ADDR = 0x020B0000, | ||
209 | + FSL_IMX6UL_SNVS_LP_SIZE = (16 * KiB), | ||
210 | + | ||
211 | FSL_IMX6UL_GPIO5_ADDR = 0x020AC000, | ||
212 | FSL_IMX6UL_GPIO4_ADDR = 0x020A8000, | ||
213 | FSL_IMX6UL_GPIO3_ADDR = 0x020A4000, | ||
214 | FSL_IMX6UL_GPIO2_ADDR = 0x020A0000, | ||
215 | FSL_IMX6UL_GPIO1_ADDR = 0x0209C000, | ||
216 | + | ||
217 | FSL_IMX6UL_GPT1_ADDR = 0x02098000, | ||
218 | + | ||
219 | FSL_IMX6UL_CAN2_ADDR = 0x02094000, | ||
220 | FSL_IMX6UL_CAN1_ADDR = 0x02090000, | ||
221 | + FSL_IMX6UL_CANn_SIZE = (4 * KiB), | ||
222 | + | ||
223 | FSL_IMX6UL_PWM4_ADDR = 0x0208C000, | ||
224 | FSL_IMX6UL_PWM3_ADDR = 0x02088000, | ||
225 | FSL_IMX6UL_PWM2_ADDR = 0x02084000, | ||
226 | FSL_IMX6UL_PWM1_ADDR = 0x02080000, | ||
227 | + FSL_IMX6UL_PWMn_SIZE = 0x20, | ||
228 | + | ||
229 | FSL_IMX6UL_AIPS1_CFG_ADDR = 0x0207C000, | ||
230 | + FSL_IMX6UL_AIPS1_CFG_SIZE = (16 * KiB), | ||
231 | + | ||
232 | FSL_IMX6UL_BEE_ADDR = 0x02044000, | ||
233 | + FSL_IMX6UL_BEE_SIZE = (16 * KiB), | ||
234 | + | ||
235 | FSL_IMX6UL_TOUCH_CTRL_ADDR = 0x02040000, | ||
236 | + FSL_IMX6UL_TOUCH_CTRL_SIZE = 0x100, | ||
237 | + | ||
238 | FSL_IMX6UL_SPBA_ADDR = 0x0203C000, | ||
239 | + FSL_IMX6UL_SPBA_SIZE = 0x100, | ||
240 | + | ||
241 | FSL_IMX6UL_ASRC_ADDR = 0x02034000, | ||
242 | + FSL_IMX6UL_ASRC_SIZE = 0x100, | ||
243 | + | ||
244 | FSL_IMX6UL_SAI3_ADDR = 0x02030000, | ||
245 | FSL_IMX6UL_SAI2_ADDR = 0x0202C000, | ||
246 | FSL_IMX6UL_SAI1_ADDR = 0x02028000, | ||
247 | + FSL_IMX6UL_SAIn_SIZE = 0x200, | ||
248 | + | ||
249 | FSL_IMX6UL_UART8_ADDR = 0x02024000, | ||
250 | FSL_IMX6UL_UART1_ADDR = 0x02020000, | ||
251 | FSL_IMX6UL_UART7_ADDR = 0x02018000, | ||
252 | + | ||
253 | FSL_IMX6UL_ECSPI4_ADDR = 0x02014000, | ||
254 | FSL_IMX6UL_ECSPI3_ADDR = 0x02010000, | ||
255 | FSL_IMX6UL_ECSPI2_ADDR = 0x0200C000, | ||
256 | FSL_IMX6UL_ECSPI1_ADDR = 0x02008000, | ||
257 | + | ||
258 | FSL_IMX6UL_SPDIF_ADDR = 0x02004000, | ||
259 | + FSL_IMX6UL_SPDIF_SIZE = 0x100, | ||
260 | + /* AIPS-1 End */ | ||
261 | + | ||
262 | + FSL_IMX6UL_BCH_ADDR = 0x01808000, | ||
263 | + FSL_IMX6UL_BCH_SIZE = 0x200, | ||
264 | + | ||
265 | + FSL_IMX6UL_GPMI_ADDR = 0x01806000, | ||
266 | + FSL_IMX6UL_GPMI_SIZE = 0x200, | ||
267 | |||
268 | FSL_IMX6UL_APBH_DMA_ADDR = 0x01804000, | ||
269 | - FSL_IMX6UL_APBH_DMA_SIZE = (32 * 1024), | ||
270 | + FSL_IMX6UL_APBH_DMA_SIZE = (4 * KiB), | ||
271 | |||
272 | FSL_IMX6UL_A7MPCORE_ADDR = 0x00A00000, | ||
273 | |||
274 | FSL_IMX6UL_OCRAM_ALIAS_ADDR = 0x00920000, | ||
275 | - FSL_IMX6UL_OCRAM_ALIAS_SIZE = 0x00060000, | ||
276 | + FSL_IMX6UL_OCRAM_ALIAS_SIZE = (384 * KiB), | ||
277 | + | ||
278 | FSL_IMX6UL_OCRAM_MEM_ADDR = 0x00900000, | ||
279 | - FSL_IMX6UL_OCRAM_MEM_SIZE = 0x00020000, | ||
280 | + FSL_IMX6UL_OCRAM_MEM_SIZE = (128 * KiB), | ||
281 | + | ||
282 | FSL_IMX6UL_CAAM_MEM_ADDR = 0x00100000, | ||
283 | - FSL_IMX6UL_CAAM_MEM_SIZE = 0x00008000, | ||
284 | + FSL_IMX6UL_CAAM_MEM_SIZE = (32 * KiB), | ||
285 | + | ||
286 | FSL_IMX6UL_ROM_ADDR = 0x00000000, | ||
287 | - FSL_IMX6UL_ROM_SIZE = 0x00018000, | ||
288 | + FSL_IMX6UL_ROM_SIZE = (96 * KiB), | ||
289 | }; | ||
290 | |||
291 | enum FslIMX6ULIRQs { | ||
292 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
293 | index XXXXXXX..XXXXXXX 100644 | ||
294 | --- a/hw/arm/fsl-imx6ul.c | ||
295 | +++ b/hw/arm/fsl-imx6ul.c | ||
296 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
297 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
298 | |||
299 | /* | ||
300 | - * GPIOs 1 to 5 | ||
301 | + * GPIOs | ||
302 | */ | ||
303 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
304 | snprintf(name, NAME_SIZE, "gpio%d", i); | ||
305 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
306 | } | ||
307 | |||
308 | /* | ||
309 | - * GPT 1, 2 | ||
310 | + * GPTs | ||
311 | */ | ||
312 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
313 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
314 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
315 | } | ||
316 | |||
317 | /* | ||
318 | - * EPIT 1, 2 | ||
319 | + * EPITs | ||
320 | */ | ||
321 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
322 | snprintf(name, NAME_SIZE, "epit%d", i + 1); | ||
323 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
324 | } | ||
325 | |||
326 | /* | ||
327 | - * eCSPI | ||
328 | + * eCSPIs | ||
329 | */ | ||
330 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
331 | snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
332 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
333 | } | ||
334 | |||
335 | /* | ||
336 | - * I2C | ||
337 | + * I2Cs | ||
338 | */ | ||
339 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
340 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
341 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
342 | } | ||
343 | |||
344 | /* | ||
345 | - * UART | ||
346 | + * UARTs | ||
347 | */ | ||
348 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
349 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
350 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
351 | } | ||
352 | |||
353 | /* | ||
354 | - * Ethernet | ||
355 | + * Ethernets | ||
356 | */ | ||
357 | for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) { | ||
358 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
359 | object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET); | ||
360 | } | ||
361 | |||
362 | - /* USB */ | ||
363 | + /* | ||
364 | + * USB PHYs | ||
365 | + */ | ||
366 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
367 | snprintf(name, NAME_SIZE, "usbphy%d", i); | ||
368 | object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY); | ||
369 | } | ||
370 | + | ||
371 | + /* | ||
372 | + * USBs | ||
373 | + */ | ||
374 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
375 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
376 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
377 | } | ||
378 | |||
379 | /* | ||
380 | - * SDHCI | ||
381 | + * SDHCIs | ||
382 | */ | ||
383 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
384 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
385 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
386 | } | ||
387 | |||
388 | /* | ||
389 | - * Watchdog | ||
390 | + * Watchdogs | ||
391 | */ | ||
392 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
393 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
394 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
395 | * A7MPCORE DAP | ||
396 | */ | ||
397 | create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR, | ||
398 | - 0x100000); | ||
399 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE); | ||
400 | |||
401 | /* | ||
402 | - * GPT 1, 2 | ||
403 | + * GPTs | ||
404 | */ | ||
405 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
406 | static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = { | ||
407 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
408 | } | ||
409 | |||
410 | /* | ||
411 | - * EPIT 1, 2 | ||
412 | + * EPITs | ||
413 | */ | ||
414 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
415 | static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = { | ||
416 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
417 | } | ||
418 | |||
419 | /* | ||
420 | - * GPIO | ||
421 | + * GPIOs | ||
422 | */ | ||
423 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
424 | static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = { | ||
425 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
426 | } | ||
427 | |||
428 | /* | ||
429 | - * IOMUXC and IOMUXC_GPR | ||
430 | + * IOMUXC | ||
431 | */ | ||
432 | - for (i = 0; i < 1; i++) { | ||
433 | - static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = { | ||
434 | - FSL_IMX6UL_IOMUXC_ADDR, | ||
435 | - FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
436 | - }; | ||
437 | - | ||
438 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
439 | - create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000); | ||
27 | - } | 440 | - } |
28 | - | 441 | + create_unimplemented_device("iomuxc", FSL_IMX6UL_IOMUXC_ADDR, |
29 | if ((s->r[R_CR] & UART_CR_TX_DIS) || !(s->r[R_CR] & UART_CR_TX_EN)) { | 442 | + FSL_IMX6UL_IOMUXC_SIZE); |
30 | return; | 443 | + create_unimplemented_device("iomuxc_gpr", FSL_IMX6UL_IOMUXC_GPR_ADDR, |
31 | } | 444 | + FSL_IMX6UL_IOMUXC_GPR_SIZE); |
32 | @@ -XXX,XX +XXX,XX @@ static MemTxResult uart_write(void *opaque, hwaddr offset, | 445 | |
33 | { | 446 | /* |
34 | CadenceUARTState *s = opaque; | 447 | * CCM |
35 | 448 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | |
36 | + /* ignore access when unclocked or in reset */ | 449 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); |
37 | + if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 450 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR); |
38 | + return MEMTX_ERROR; | 451 | |
452 | - /* Initialize all ECSPI */ | ||
453 | + /* | ||
454 | + * ECSPIs | ||
455 | + */ | ||
456 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
457 | static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = { | ||
458 | FSL_IMX6UL_ECSPI1_ADDR, | ||
459 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
460 | } | ||
461 | |||
462 | /* | ||
463 | - * I2C | ||
464 | + * I2Cs | ||
465 | */ | ||
466 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
467 | static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = { | ||
468 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
469 | } | ||
470 | |||
471 | /* | ||
472 | - * UART | ||
473 | + * UARTs | ||
474 | */ | ||
475 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
476 | static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = { | ||
477 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
478 | } | ||
479 | |||
480 | /* | ||
481 | - * Ethernet | ||
482 | + * Ethernets | ||
483 | * | ||
484 | * We must use two loops since phy_connected affects the other interface | ||
485 | * and we have to set all properties before calling sysbus_realize(). | ||
486 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
487 | FSL_IMX6UL_ENETn_TIMER_IRQ[i])); | ||
488 | } | ||
489 | |||
490 | - /* USB */ | ||
491 | + /* | ||
492 | + * USB PHYs | ||
493 | + */ | ||
494 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
495 | + static const hwaddr | ||
496 | + FSL_IMX6UL_USB_PHYn_ADDR[FSL_IMX6UL_NUM_USB_PHYS] = { | ||
497 | + FSL_IMX6UL_USBPHY1_ADDR, | ||
498 | + FSL_IMX6UL_USBPHY2_ADDR, | ||
499 | + }; | ||
500 | + | ||
501 | sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort); | ||
502 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0, | ||
503 | - FSL_IMX6UL_USBPHY1_ADDR + i * 0x1000); | ||
504 | + FSL_IMX6UL_USB_PHYn_ADDR[i]); | ||
505 | } | ||
506 | |||
507 | + /* | ||
508 | + * USBs | ||
509 | + */ | ||
510 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
511 | + static const hwaddr FSL_IMX6UL_USB02_USBn_ADDR[FSL_IMX6UL_NUM_USBS] = { | ||
512 | + FSL_IMX6UL_USBO2_USB1_ADDR, | ||
513 | + FSL_IMX6UL_USBO2_USB2_ADDR, | ||
514 | + }; | ||
515 | + | ||
516 | static const int FSL_IMX6UL_USBn_IRQ[] = { | ||
517 | FSL_IMX6UL_USB1_IRQ, | ||
518 | FSL_IMX6UL_USB2_IRQ, | ||
519 | }; | ||
520 | + | ||
521 | sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort); | ||
522 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
523 | - FSL_IMX6UL_USBO2_USB_ADDR + i * 0x200); | ||
524 | + FSL_IMX6UL_USB02_USBn_ADDR[i]); | ||
525 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
526 | qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
527 | FSL_IMX6UL_USBn_IRQ[i])); | ||
528 | } | ||
529 | |||
530 | /* | ||
531 | - * USDHC | ||
532 | + * USDHCs | ||
533 | */ | ||
534 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
535 | static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = { | ||
536 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
537 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR); | ||
538 | |||
539 | /* | ||
540 | - * Watchdog | ||
541 | + * Watchdogs | ||
542 | */ | ||
543 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
544 | static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
546 | FSL_IMX6UL_WDOG2_ADDR, | ||
547 | FSL_IMX6UL_WDOG3_ADDR, | ||
548 | }; | ||
549 | + | ||
550 | static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = { | ||
551 | FSL_IMX6UL_WDOG1_IRQ, | ||
552 | FSL_IMX6UL_WDOG2_IRQ, | ||
553 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
554 | /* | ||
555 | * SDMA | ||
556 | */ | ||
557 | - create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000); | ||
558 | + create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, | ||
559 | + FSL_IMX6UL_SDMA_SIZE); | ||
560 | |||
561 | /* | ||
562 | - * SAI (Audio SSI (Synchronous Serial Interface)) | ||
563 | + * SAIs (Audio SSI (Synchronous Serial Interface)) | ||
564 | */ | ||
565 | - create_unimplemented_device("sai1", FSL_IMX6UL_SAI1_ADDR, 0x4000); | ||
566 | - create_unimplemented_device("sai2", FSL_IMX6UL_SAI2_ADDR, 0x4000); | ||
567 | - create_unimplemented_device("sai3", FSL_IMX6UL_SAI3_ADDR, 0x4000); | ||
568 | + for (i = 0; i < FSL_IMX6UL_NUM_SAIS; i++) { | ||
569 | + static const hwaddr FSL_IMX6UL_SAIn_ADDR[FSL_IMX6UL_NUM_SAIS] = { | ||
570 | + FSL_IMX6UL_SAI1_ADDR, | ||
571 | + FSL_IMX6UL_SAI2_ADDR, | ||
572 | + FSL_IMX6UL_SAI3_ADDR, | ||
573 | + }; | ||
574 | + | ||
575 | + snprintf(name, NAME_SIZE, "sai%d", i); | ||
576 | + create_unimplemented_device(name, FSL_IMX6UL_SAIn_ADDR[i], | ||
577 | + FSL_IMX6UL_SAIn_SIZE); | ||
39 | + } | 578 | + } |
40 | + | 579 | |
41 | DB_PRINT(" offset:%x data:%08x\n", (unsigned)offset, (unsigned)value); | 580 | /* |
42 | offset >>= 2; | 581 | - * PWM |
43 | if (offset >= CADENCE_UART_R_MAX) { | 582 | + * PWMs |
44 | @@ -XXX,XX +XXX,XX @@ static MemTxResult uart_read(void *opaque, hwaddr offset, | 583 | */ |
45 | CadenceUARTState *s = opaque; | 584 | - create_unimplemented_device("pwm1", FSL_IMX6UL_PWM1_ADDR, 0x4000); |
46 | uint32_t c = 0; | 585 | - create_unimplemented_device("pwm2", FSL_IMX6UL_PWM2_ADDR, 0x4000); |
47 | 586 | - create_unimplemented_device("pwm3", FSL_IMX6UL_PWM3_ADDR, 0x4000); | |
48 | + /* ignore access when unclocked or in reset */ | 587 | - create_unimplemented_device("pwm4", FSL_IMX6UL_PWM4_ADDR, 0x4000); |
49 | + if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 588 | + for (i = 0; i < FSL_IMX6UL_NUM_PWMS; i++) { |
50 | + return MEMTX_ERROR; | 589 | + static const hwaddr FSL_IMX6UL_PWMn_ADDR[FSL_IMX6UL_NUM_PWMS] = { |
590 | + FSL_IMX6UL_PWM1_ADDR, | ||
591 | + FSL_IMX6UL_PWM2_ADDR, | ||
592 | + FSL_IMX6UL_PWM3_ADDR, | ||
593 | + FSL_IMX6UL_PWM4_ADDR, | ||
594 | + }; | ||
595 | + | ||
596 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
597 | + create_unimplemented_device(name, FSL_IMX6UL_PWMn_ADDR[i], | ||
598 | + FSL_IMX6UL_PWMn_SIZE); | ||
51 | + } | 599 | + } |
52 | + | 600 | |
53 | offset >>= 2; | 601 | /* |
54 | if (offset >= CADENCE_UART_R_MAX) { | 602 | * Audio ASRC (asynchronous sample rate converter) |
55 | return MEMTX_DECODE_ERROR; | 603 | */ |
604 | - create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, 0x4000); | ||
605 | + create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, | ||
606 | + FSL_IMX6UL_ASRC_SIZE); | ||
607 | |||
608 | /* | ||
609 | - * CAN | ||
610 | + * CANs | ||
611 | */ | ||
612 | - create_unimplemented_device("can1", FSL_IMX6UL_CAN1_ADDR, 0x4000); | ||
613 | - create_unimplemented_device("can2", FSL_IMX6UL_CAN2_ADDR, 0x4000); | ||
614 | + for (i = 0; i < FSL_IMX6UL_NUM_CANS; i++) { | ||
615 | + static const hwaddr FSL_IMX6UL_CANn_ADDR[FSL_IMX6UL_NUM_CANS] = { | ||
616 | + FSL_IMX6UL_CAN1_ADDR, | ||
617 | + FSL_IMX6UL_CAN2_ADDR, | ||
618 | + }; | ||
619 | + | ||
620 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
621 | + create_unimplemented_device(name, FSL_IMX6UL_CANn_ADDR[i], | ||
622 | + FSL_IMX6UL_CANn_SIZE); | ||
623 | + } | ||
624 | |||
625 | /* | ||
626 | * APHB_DMA | ||
627 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
628 | }; | ||
629 | |||
630 | snprintf(name, NAME_SIZE, "adc%d", i); | ||
631 | - create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000); | ||
632 | + create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], | ||
633 | + FSL_IMX6UL_ADCn_SIZE); | ||
634 | } | ||
635 | |||
636 | /* | ||
637 | * LCD | ||
638 | */ | ||
639 | - create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000); | ||
640 | + create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, | ||
641 | + FSL_IMX6UL_LCDIF_SIZE); | ||
642 | |||
643 | /* | ||
644 | * ROM memory | ||
56 | -- | 645 | -- |
57 | 2.20.1 | 646 | 2.34.1 |
58 | |||
59 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Defined descriptors for ITS device table,collection table and ITS | 3 | * Add TZASC as unimplemented device. |
4 | command queue entities.Implemented register read/write functions, | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | extract ITS table parameters and command queue parameters,extended | 5 | * Add CSU as unimplemented device. |
6 | gicv3 common to capture qemu address space(which host the ITS table | 6 | - Allow bare metal application to access this (unimplemented) device |
7 | platform memories required for subsequent ITS processing) and | 7 | * Add 4 missing PWM devices |
8 | initialize the same in ITS device. | ||
9 | 8 | ||
10 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 9 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 11 | Message-id: 59e4dc56e14eccfefd379275ec19048dff9c10b3.1692964892.git.jcd@tribudubois.net |
13 | Tested-by: Neil Armstrong <narmstrong@baylibre.com> | ||
14 | Message-id: 20210910143951.92242-3-shashi.mallela@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | hw/intc/gicv3_internal.h | 29 ++ | 14 | include/hw/arm/fsl-imx6ul.h | 2 +- |
18 | include/hw/intc/arm_gicv3_common.h | 3 + | 15 | hw/arm/fsl-imx6ul.c | 16 ++++++++++++++++ |
19 | include/hw/intc/arm_gicv3_its_common.h | 23 ++ | 16 | 2 files changed, 17 insertions(+), 1 deletion(-) |
20 | hw/intc/arm_gicv3_its.c | 376 +++++++++++++++++++++++++ | ||
21 | 4 files changed, 431 insertions(+) | ||
22 | 17 | ||
23 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 18 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
24 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/intc/gicv3_internal.h | 20 | --- a/include/hw/arm/fsl-imx6ul.h |
26 | +++ b/hw/intc/gicv3_internal.h | 21 | +++ b/include/hw/arm/fsl-imx6ul.h |
27 | @@ -XXX,XX +XXX,XX @@ FIELD(GITS_BASER, INNERCACHE, 59, 3) | 22 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { |
28 | FIELD(GITS_BASER, INDIRECT, 62, 1) | 23 | FSL_IMX6UL_NUM_USBS = 2, |
29 | FIELD(GITS_BASER, VALID, 63, 1) | 24 | FSL_IMX6UL_NUM_SAIS = 3, |
30 | 25 | FSL_IMX6UL_NUM_CANS = 2, | |
31 | +FIELD(GITS_CBASER, SIZE, 0, 8) | 26 | - FSL_IMX6UL_NUM_PWMS = 4, |
32 | +FIELD(GITS_CBASER, SHAREABILITY, 10, 2) | 27 | + FSL_IMX6UL_NUM_PWMS = 8, |
33 | +FIELD(GITS_CBASER, PHYADDR, 12, 40) | 28 | }; |
34 | +FIELD(GITS_CBASER, OUTERCACHE, 53, 3) | 29 | |
35 | +FIELD(GITS_CBASER, INNERCACHE, 59, 3) | 30 | struct FslIMX6ULState { |
36 | +FIELD(GITS_CBASER, VALID, 63, 1) | 31 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/arm/fsl-imx6ul.c | ||
34 | +++ b/hw/arm/fsl-imx6ul.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
36 | FSL_IMX6UL_PWM2_ADDR, | ||
37 | FSL_IMX6UL_PWM3_ADDR, | ||
38 | FSL_IMX6UL_PWM4_ADDR, | ||
39 | + FSL_IMX6UL_PWM5_ADDR, | ||
40 | + FSL_IMX6UL_PWM6_ADDR, | ||
41 | + FSL_IMX6UL_PWM7_ADDR, | ||
42 | + FSL_IMX6UL_PWM8_ADDR, | ||
43 | }; | ||
44 | |||
45 | snprintf(name, NAME_SIZE, "pwm%d", i); | ||
46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
47 | create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, | ||
48 | FSL_IMX6UL_LCDIF_SIZE); | ||
49 | |||
50 | + /* | ||
51 | + * CSU | ||
52 | + */ | ||
53 | + create_unimplemented_device("csu", FSL_IMX6UL_CSU_ADDR, | ||
54 | + FSL_IMX6UL_CSU_SIZE); | ||
37 | + | 55 | + |
38 | +FIELD(GITS_CREADR, STALLED, 0, 1) | 56 | + /* |
39 | +FIELD(GITS_CREADR, OFFSET, 5, 15) | 57 | + * TZASC |
58 | + */ | ||
59 | + create_unimplemented_device("tzasc", FSL_IMX6UL_TZASC_ADDR, | ||
60 | + FSL_IMX6UL_TZASC_SIZE); | ||
40 | + | 61 | + |
41 | +FIELD(GITS_CWRITER, RETRY, 0, 1) | 62 | /* |
42 | +FIELD(GITS_CWRITER, OFFSET, 5, 15) | 63 | * ROM memory |
43 | + | 64 | */ |
44 | +FIELD(GITS_CTLR, ENABLED, 0, 1) | ||
45 | FIELD(GITS_CTLR, QUIESCENT, 31, 1) | ||
46 | |||
47 | FIELD(GITS_TYPER, PHYSICAL, 0, 1) | ||
48 | @@ -XXX,XX +XXX,XX @@ FIELD(GITS_TYPER, PTA, 19, 1) | ||
49 | FIELD(GITS_TYPER, CIDBITS, 32, 4) | ||
50 | FIELD(GITS_TYPER, CIL, 36, 1) | ||
51 | |||
52 | +#define GITS_IDREGS 0xFFD0 | ||
53 | + | ||
54 | +#define ITS_CTLR_ENABLED (1U) /* ITS Enabled */ | ||
55 | + | ||
56 | +#define GITS_BASER_RO_MASK (R_GITS_BASER_ENTRYSIZE_MASK | \ | ||
57 | + R_GITS_BASER_TYPE_MASK) | ||
58 | + | ||
59 | #define GITS_BASER_PAGESIZE_4K 0 | ||
60 | #define GITS_BASER_PAGESIZE_16K 1 | ||
61 | #define GITS_BASER_PAGESIZE_64K 2 | ||
62 | @@ -XXX,XX +XXX,XX @@ FIELD(GITS_TYPER, CIL, 36, 1) | ||
63 | #define GITS_BASER_TYPE_DEVICE 1ULL | ||
64 | #define GITS_BASER_TYPE_COLLECTION 4ULL | ||
65 | |||
66 | +#define GITS_PAGE_SIZE_4K 0x1000 | ||
67 | +#define GITS_PAGE_SIZE_16K 0x4000 | ||
68 | +#define GITS_PAGE_SIZE_64K 0x10000 | ||
69 | + | ||
70 | +#define L1TABLE_ENTRY_SIZE 8 | ||
71 | + | ||
72 | +#define GITS_CMDQ_ENTRY_SIZE 32 | ||
73 | + | ||
74 | /** | ||
75 | * Default features advertised by this version of ITS | ||
76 | */ | ||
77 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/include/hw/intc/arm_gicv3_common.h | ||
80 | +++ b/include/hw/intc/arm_gicv3_common.h | ||
81 | @@ -XXX,XX +XXX,XX @@ struct GICv3State { | ||
82 | int dev_fd; /* kvm device fd if backed by kvm vgic support */ | ||
83 | Error *migration_blocker; | ||
84 | |||
85 | + MemoryRegion *dma; | ||
86 | + AddressSpace dma_as; | ||
87 | + | ||
88 | /* Distributor */ | ||
89 | |||
90 | /* for a GIC with the security extensions the NS banked version of this | ||
91 | diff --git a/include/hw/intc/arm_gicv3_its_common.h b/include/hw/intc/arm_gicv3_its_common.h | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/include/hw/intc/arm_gicv3_its_common.h | ||
94 | +++ b/include/hw/intc/arm_gicv3_its_common.h | ||
95 | @@ -XXX,XX +XXX,XX @@ | ||
96 | |||
97 | #define GITS_TRANSLATER 0x0040 | ||
98 | |||
99 | +typedef struct { | ||
100 | + bool valid; | ||
101 | + bool indirect; | ||
102 | + uint16_t entry_sz; | ||
103 | + uint32_t page_sz; | ||
104 | + uint32_t max_entries; | ||
105 | + union { | ||
106 | + uint32_t max_devids; | ||
107 | + uint32_t max_collids; | ||
108 | + } maxids; | ||
109 | + uint64_t base_addr; | ||
110 | +} TableDesc; | ||
111 | + | ||
112 | +typedef struct { | ||
113 | + bool valid; | ||
114 | + uint32_t max_entries; | ||
115 | + uint64_t base_addr; | ||
116 | +} CmdQDesc; | ||
117 | + | ||
118 | struct GICv3ITSState { | ||
119 | SysBusDevice parent_obj; | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ struct GICv3ITSState { | ||
122 | uint64_t creadr; | ||
123 | uint64_t baser[8]; | ||
124 | |||
125 | + TableDesc dt; | ||
126 | + TableDesc ct; | ||
127 | + CmdQDesc cq; | ||
128 | + | ||
129 | Error *migration_blocker; | ||
130 | }; | ||
131 | |||
132 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/intc/arm_gicv3_its.c | ||
135 | +++ b/hw/intc/arm_gicv3_its.c | ||
136 | @@ -XXX,XX +XXX,XX @@ struct GICv3ITSClass { | ||
137 | void (*parent_reset)(DeviceState *dev); | ||
138 | }; | ||
139 | |||
140 | +static uint64_t baser_base_addr(uint64_t value, uint32_t page_sz) | ||
141 | +{ | ||
142 | + uint64_t result = 0; | ||
143 | + | ||
144 | + switch (page_sz) { | ||
145 | + case GITS_PAGE_SIZE_4K: | ||
146 | + case GITS_PAGE_SIZE_16K: | ||
147 | + result = FIELD_EX64(value, GITS_BASER, PHYADDR) << 12; | ||
148 | + break; | ||
149 | + | ||
150 | + case GITS_PAGE_SIZE_64K: | ||
151 | + result = FIELD_EX64(value, GITS_BASER, PHYADDRL_64K) << 16; | ||
152 | + result |= FIELD_EX64(value, GITS_BASER, PHYADDRH_64K) << 48; | ||
153 | + break; | ||
154 | + | ||
155 | + default: | ||
156 | + break; | ||
157 | + } | ||
158 | + return result; | ||
159 | +} | ||
160 | + | ||
161 | +/* | ||
162 | + * This function extracts the ITS Device and Collection table specific | ||
163 | + * parameters (like base_addr, size etc) from GITS_BASER register. | ||
164 | + * It is called during ITS enable and also during post_load migration | ||
165 | + */ | ||
166 | +static void extract_table_params(GICv3ITSState *s) | ||
167 | +{ | ||
168 | + uint16_t num_pages = 0; | ||
169 | + uint8_t page_sz_type; | ||
170 | + uint8_t type; | ||
171 | + uint32_t page_sz = 0; | ||
172 | + uint64_t value; | ||
173 | + | ||
174 | + for (int i = 0; i < 8; i++) { | ||
175 | + value = s->baser[i]; | ||
176 | + | ||
177 | + if (!value) { | ||
178 | + continue; | ||
179 | + } | ||
180 | + | ||
181 | + page_sz_type = FIELD_EX64(value, GITS_BASER, PAGESIZE); | ||
182 | + | ||
183 | + switch (page_sz_type) { | ||
184 | + case 0: | ||
185 | + page_sz = GITS_PAGE_SIZE_4K; | ||
186 | + break; | ||
187 | + | ||
188 | + case 1: | ||
189 | + page_sz = GITS_PAGE_SIZE_16K; | ||
190 | + break; | ||
191 | + | ||
192 | + case 2: | ||
193 | + case 3: | ||
194 | + page_sz = GITS_PAGE_SIZE_64K; | ||
195 | + break; | ||
196 | + | ||
197 | + default: | ||
198 | + g_assert_not_reached(); | ||
199 | + } | ||
200 | + | ||
201 | + num_pages = FIELD_EX64(value, GITS_BASER, SIZE) + 1; | ||
202 | + | ||
203 | + type = FIELD_EX64(value, GITS_BASER, TYPE); | ||
204 | + | ||
205 | + switch (type) { | ||
206 | + | ||
207 | + case GITS_BASER_TYPE_DEVICE: | ||
208 | + memset(&s->dt, 0 , sizeof(s->dt)); | ||
209 | + s->dt.valid = FIELD_EX64(value, GITS_BASER, VALID); | ||
210 | + | ||
211 | + if (!s->dt.valid) { | ||
212 | + return; | ||
213 | + } | ||
214 | + | ||
215 | + s->dt.page_sz = page_sz; | ||
216 | + s->dt.indirect = FIELD_EX64(value, GITS_BASER, INDIRECT); | ||
217 | + s->dt.entry_sz = FIELD_EX64(value, GITS_BASER, ENTRYSIZE); | ||
218 | + | ||
219 | + if (!s->dt.indirect) { | ||
220 | + s->dt.max_entries = (num_pages * page_sz) / s->dt.entry_sz; | ||
221 | + } else { | ||
222 | + s->dt.max_entries = (((num_pages * page_sz) / | ||
223 | + L1TABLE_ENTRY_SIZE) * | ||
224 | + (page_sz / s->dt.entry_sz)); | ||
225 | + } | ||
226 | + | ||
227 | + s->dt.maxids.max_devids = (1UL << (FIELD_EX64(s->typer, GITS_TYPER, | ||
228 | + DEVBITS) + 1)); | ||
229 | + | ||
230 | + s->dt.base_addr = baser_base_addr(value, page_sz); | ||
231 | + | ||
232 | + break; | ||
233 | + | ||
234 | + case GITS_BASER_TYPE_COLLECTION: | ||
235 | + memset(&s->ct, 0 , sizeof(s->ct)); | ||
236 | + s->ct.valid = FIELD_EX64(value, GITS_BASER, VALID); | ||
237 | + | ||
238 | + /* | ||
239 | + * GITS_TYPER.HCC is 0 for this implementation | ||
240 | + * hence writes are discarded if ct.valid is 0 | ||
241 | + */ | ||
242 | + if (!s->ct.valid) { | ||
243 | + return; | ||
244 | + } | ||
245 | + | ||
246 | + s->ct.page_sz = page_sz; | ||
247 | + s->ct.indirect = FIELD_EX64(value, GITS_BASER, INDIRECT); | ||
248 | + s->ct.entry_sz = FIELD_EX64(value, GITS_BASER, ENTRYSIZE); | ||
249 | + | ||
250 | + if (!s->ct.indirect) { | ||
251 | + s->ct.max_entries = (num_pages * page_sz) / s->ct.entry_sz; | ||
252 | + } else { | ||
253 | + s->ct.max_entries = (((num_pages * page_sz) / | ||
254 | + L1TABLE_ENTRY_SIZE) * | ||
255 | + (page_sz / s->ct.entry_sz)); | ||
256 | + } | ||
257 | + | ||
258 | + if (FIELD_EX64(s->typer, GITS_TYPER, CIL)) { | ||
259 | + s->ct.maxids.max_collids = (1UL << (FIELD_EX64(s->typer, | ||
260 | + GITS_TYPER, CIDBITS) + 1)); | ||
261 | + } else { | ||
262 | + /* 16-bit CollectionId supported when CIL == 0 */ | ||
263 | + s->ct.maxids.max_collids = (1UL << 16); | ||
264 | + } | ||
265 | + | ||
266 | + s->ct.base_addr = baser_base_addr(value, page_sz); | ||
267 | + | ||
268 | + break; | ||
269 | + | ||
270 | + default: | ||
271 | + break; | ||
272 | + } | ||
273 | + } | ||
274 | +} | ||
275 | + | ||
276 | +static void extract_cmdq_params(GICv3ITSState *s) | ||
277 | +{ | ||
278 | + uint16_t num_pages = 0; | ||
279 | + uint64_t value = s->cbaser; | ||
280 | + | ||
281 | + num_pages = FIELD_EX64(value, GITS_CBASER, SIZE) + 1; | ||
282 | + | ||
283 | + memset(&s->cq, 0 , sizeof(s->cq)); | ||
284 | + s->cq.valid = FIELD_EX64(value, GITS_CBASER, VALID); | ||
285 | + | ||
286 | + if (s->cq.valid) { | ||
287 | + s->cq.max_entries = (num_pages * GITS_PAGE_SIZE_4K) / | ||
288 | + GITS_CMDQ_ENTRY_SIZE; | ||
289 | + s->cq.base_addr = FIELD_EX64(value, GITS_CBASER, PHYADDR); | ||
290 | + s->cq.base_addr <<= R_GITS_CBASER_PHYADDR_SHIFT; | ||
291 | + } | ||
292 | +} | ||
293 | + | ||
294 | static MemTxResult gicv3_its_translation_write(void *opaque, hwaddr offset, | ||
295 | uint64_t data, unsigned size, | ||
296 | MemTxAttrs attrs) | ||
297 | @@ -XXX,XX +XXX,XX @@ static bool its_writel(GICv3ITSState *s, hwaddr offset, | ||
298 | uint64_t value, MemTxAttrs attrs) | ||
299 | { | ||
300 | bool result = true; | ||
301 | + int index; | ||
302 | |||
303 | + switch (offset) { | ||
304 | + case GITS_CTLR: | ||
305 | + s->ctlr |= (value & ~(s->ctlr)); | ||
306 | + | ||
307 | + if (s->ctlr & ITS_CTLR_ENABLED) { | ||
308 | + extract_table_params(s); | ||
309 | + extract_cmdq_params(s); | ||
310 | + s->creadr = 0; | ||
311 | + } | ||
312 | + break; | ||
313 | + case GITS_CBASER: | ||
314 | + /* | ||
315 | + * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is | ||
316 | + * already enabled | ||
317 | + */ | ||
318 | + if (!(s->ctlr & ITS_CTLR_ENABLED)) { | ||
319 | + s->cbaser = deposit64(s->cbaser, 0, 32, value); | ||
320 | + s->creadr = 0; | ||
321 | + s->cwriter = s->creadr; | ||
322 | + } | ||
323 | + break; | ||
324 | + case GITS_CBASER + 4: | ||
325 | + /* | ||
326 | + * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is | ||
327 | + * already enabled | ||
328 | + */ | ||
329 | + if (!(s->ctlr & ITS_CTLR_ENABLED)) { | ||
330 | + s->cbaser = deposit64(s->cbaser, 32, 32, value); | ||
331 | + s->creadr = 0; | ||
332 | + s->cwriter = s->creadr; | ||
333 | + } | ||
334 | + break; | ||
335 | + case GITS_CWRITER: | ||
336 | + s->cwriter = deposit64(s->cwriter, 0, 32, | ||
337 | + (value & ~R_GITS_CWRITER_RETRY_MASK)); | ||
338 | + break; | ||
339 | + case GITS_CWRITER + 4: | ||
340 | + s->cwriter = deposit64(s->cwriter, 32, 32, value); | ||
341 | + break; | ||
342 | + case GITS_CREADR: | ||
343 | + if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) { | ||
344 | + s->creadr = deposit64(s->creadr, 0, 32, | ||
345 | + (value & ~R_GITS_CREADR_STALLED_MASK)); | ||
346 | + } else { | ||
347 | + /* RO register, ignore the write */ | ||
348 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
349 | + "%s: invalid guest write to RO register at offset " | ||
350 | + TARGET_FMT_plx "\n", __func__, offset); | ||
351 | + } | ||
352 | + break; | ||
353 | + case GITS_CREADR + 4: | ||
354 | + if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) { | ||
355 | + s->creadr = deposit64(s->creadr, 32, 32, value); | ||
356 | + } else { | ||
357 | + /* RO register, ignore the write */ | ||
358 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
359 | + "%s: invalid guest write to RO register at offset " | ||
360 | + TARGET_FMT_plx "\n", __func__, offset); | ||
361 | + } | ||
362 | + break; | ||
363 | + case GITS_BASER ... GITS_BASER + 0x3f: | ||
364 | + /* | ||
365 | + * IMPDEF choice:- GITS_BASERn register becomes RO if ITS is | ||
366 | + * already enabled | ||
367 | + */ | ||
368 | + if (!(s->ctlr & ITS_CTLR_ENABLED)) { | ||
369 | + index = (offset - GITS_BASER) / 8; | ||
370 | + | ||
371 | + if (offset & 7) { | ||
372 | + value <<= 32; | ||
373 | + value &= ~GITS_BASER_RO_MASK; | ||
374 | + s->baser[index] &= GITS_BASER_RO_MASK | MAKE_64BIT_MASK(0, 32); | ||
375 | + s->baser[index] |= value; | ||
376 | + } else { | ||
377 | + value &= ~GITS_BASER_RO_MASK; | ||
378 | + s->baser[index] &= GITS_BASER_RO_MASK | MAKE_64BIT_MASK(32, 32); | ||
379 | + s->baser[index] |= value; | ||
380 | + } | ||
381 | + } | ||
382 | + break; | ||
383 | + case GITS_IIDR: | ||
384 | + case GITS_IDREGS ... GITS_IDREGS + 0x2f: | ||
385 | + /* RO registers, ignore the write */ | ||
386 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
387 | + "%s: invalid guest write to RO register at offset " | ||
388 | + TARGET_FMT_plx "\n", __func__, offset); | ||
389 | + break; | ||
390 | + default: | ||
391 | + result = false; | ||
392 | + break; | ||
393 | + } | ||
394 | return result; | ||
395 | } | ||
396 | |||
397 | @@ -XXX,XX +XXX,XX @@ static bool its_readl(GICv3ITSState *s, hwaddr offset, | ||
398 | uint64_t *data, MemTxAttrs attrs) | ||
399 | { | ||
400 | bool result = true; | ||
401 | + int index; | ||
402 | |||
403 | + switch (offset) { | ||
404 | + case GITS_CTLR: | ||
405 | + *data = s->ctlr; | ||
406 | + break; | ||
407 | + case GITS_IIDR: | ||
408 | + *data = gicv3_iidr(); | ||
409 | + break; | ||
410 | + case GITS_IDREGS ... GITS_IDREGS + 0x2f: | ||
411 | + /* ID registers */ | ||
412 | + *data = gicv3_idreg(offset - GITS_IDREGS); | ||
413 | + break; | ||
414 | + case GITS_TYPER: | ||
415 | + *data = extract64(s->typer, 0, 32); | ||
416 | + break; | ||
417 | + case GITS_TYPER + 4: | ||
418 | + *data = extract64(s->typer, 32, 32); | ||
419 | + break; | ||
420 | + case GITS_CBASER: | ||
421 | + *data = extract64(s->cbaser, 0, 32); | ||
422 | + break; | ||
423 | + case GITS_CBASER + 4: | ||
424 | + *data = extract64(s->cbaser, 32, 32); | ||
425 | + break; | ||
426 | + case GITS_CREADR: | ||
427 | + *data = extract64(s->creadr, 0, 32); | ||
428 | + break; | ||
429 | + case GITS_CREADR + 4: | ||
430 | + *data = extract64(s->creadr, 32, 32); | ||
431 | + break; | ||
432 | + case GITS_CWRITER: | ||
433 | + *data = extract64(s->cwriter, 0, 32); | ||
434 | + break; | ||
435 | + case GITS_CWRITER + 4: | ||
436 | + *data = extract64(s->cwriter, 32, 32); | ||
437 | + break; | ||
438 | + case GITS_BASER ... GITS_BASER + 0x3f: | ||
439 | + index = (offset - GITS_BASER) / 8; | ||
440 | + if (offset & 7) { | ||
441 | + *data = extract64(s->baser[index], 32, 32); | ||
442 | + } else { | ||
443 | + *data = extract64(s->baser[index], 0, 32); | ||
444 | + } | ||
445 | + break; | ||
446 | + default: | ||
447 | + result = false; | ||
448 | + break; | ||
449 | + } | ||
450 | return result; | ||
451 | } | ||
452 | |||
453 | @@ -XXX,XX +XXX,XX @@ static bool its_writell(GICv3ITSState *s, hwaddr offset, | ||
454 | uint64_t value, MemTxAttrs attrs) | ||
455 | { | ||
456 | bool result = true; | ||
457 | + int index; | ||
458 | |||
459 | + switch (offset) { | ||
460 | + case GITS_BASER ... GITS_BASER + 0x3f: | ||
461 | + /* | ||
462 | + * IMPDEF choice:- GITS_BASERn register becomes RO if ITS is | ||
463 | + * already enabled | ||
464 | + */ | ||
465 | + if (!(s->ctlr & ITS_CTLR_ENABLED)) { | ||
466 | + index = (offset - GITS_BASER) / 8; | ||
467 | + s->baser[index] &= GITS_BASER_RO_MASK; | ||
468 | + s->baser[index] |= (value & ~GITS_BASER_RO_MASK); | ||
469 | + } | ||
470 | + break; | ||
471 | + case GITS_CBASER: | ||
472 | + /* | ||
473 | + * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is | ||
474 | + * already enabled | ||
475 | + */ | ||
476 | + if (!(s->ctlr & ITS_CTLR_ENABLED)) { | ||
477 | + s->cbaser = value; | ||
478 | + s->creadr = 0; | ||
479 | + s->cwriter = s->creadr; | ||
480 | + } | ||
481 | + break; | ||
482 | + case GITS_CWRITER: | ||
483 | + s->cwriter = value & ~R_GITS_CWRITER_RETRY_MASK; | ||
484 | + break; | ||
485 | + case GITS_CREADR: | ||
486 | + if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) { | ||
487 | + s->creadr = value & ~R_GITS_CREADR_STALLED_MASK; | ||
488 | + } else { | ||
489 | + /* RO register, ignore the write */ | ||
490 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
491 | + "%s: invalid guest write to RO register at offset " | ||
492 | + TARGET_FMT_plx "\n", __func__, offset); | ||
493 | + } | ||
494 | + break; | ||
495 | + case GITS_TYPER: | ||
496 | + /* RO registers, ignore the write */ | ||
497 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
498 | + "%s: invalid guest write to RO register at offset " | ||
499 | + TARGET_FMT_plx "\n", __func__, offset); | ||
500 | + break; | ||
501 | + default: | ||
502 | + result = false; | ||
503 | + break; | ||
504 | + } | ||
505 | return result; | ||
506 | } | ||
507 | |||
508 | @@ -XXX,XX +XXX,XX @@ static bool its_readll(GICv3ITSState *s, hwaddr offset, | ||
509 | uint64_t *data, MemTxAttrs attrs) | ||
510 | { | ||
511 | bool result = true; | ||
512 | + int index; | ||
513 | |||
514 | + switch (offset) { | ||
515 | + case GITS_TYPER: | ||
516 | + *data = s->typer; | ||
517 | + break; | ||
518 | + case GITS_BASER ... GITS_BASER + 0x3f: | ||
519 | + index = (offset - GITS_BASER) / 8; | ||
520 | + *data = s->baser[index]; | ||
521 | + break; | ||
522 | + case GITS_CBASER: | ||
523 | + *data = s->cbaser; | ||
524 | + break; | ||
525 | + case GITS_CREADR: | ||
526 | + *data = s->creadr; | ||
527 | + break; | ||
528 | + case GITS_CWRITER: | ||
529 | + *data = s->cwriter; | ||
530 | + break; | ||
531 | + default: | ||
532 | + result = false; | ||
533 | + break; | ||
534 | + } | ||
535 | return result; | ||
536 | } | ||
537 | |||
538 | @@ -XXX,XX +XXX,XX @@ static void gicv3_arm_its_realize(DeviceState *dev, Error **errp) | ||
539 | |||
540 | gicv3_its_init_mmio(s, &gicv3_its_control_ops, &gicv3_its_translation_ops); | ||
541 | |||
542 | + address_space_init(&s->gicv3->dma_as, s->gicv3->dma, | ||
543 | + "gicv3-its-sysmem"); | ||
544 | + | ||
545 | /* set the ITS default features supported */ | ||
546 | s->typer = FIELD_DP64(s->typer, GITS_TYPER, PHYSICAL, | ||
547 | GITS_TYPE_PHYSICAL); | ||
548 | @@ -XXX,XX +XXX,XX @@ static void gicv3_its_reset(DeviceState *dev) | ||
549 | GITS_CTE_SIZE - 1); | ||
550 | } | ||
551 | |||
552 | +static void gicv3_its_post_load(GICv3ITSState *s) | ||
553 | +{ | ||
554 | + if (s->ctlr & ITS_CTLR_ENABLED) { | ||
555 | + extract_table_params(s); | ||
556 | + extract_cmdq_params(s); | ||
557 | + } | ||
558 | +} | ||
559 | + | ||
560 | static Property gicv3_its_props[] = { | ||
561 | DEFINE_PROP_LINK("parent-gicv3", GICv3ITSState, gicv3, "arm-gicv3", | ||
562 | GICv3State *), | ||
563 | @@ -XXX,XX +XXX,XX @@ static void gicv3_its_class_init(ObjectClass *klass, void *data) | ||
564 | { | ||
565 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
566 | GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass); | ||
567 | + GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | ||
568 | |||
569 | dc->realize = gicv3_arm_its_realize; | ||
570 | device_class_set_props(dc, gicv3_its_props); | ||
571 | device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset); | ||
572 | + icc->post_load = gicv3_its_post_load; | ||
573 | } | ||
574 | |||
575 | static const TypeInfo gicv3_its_info = { | ||
576 | -- | 65 | -- |
577 | 2.20.1 | 66 | 2.34.1 |
578 | 67 | ||
579 | 68 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Added properties to enable ITS feature and define qemu system | 3 | * Add Addr and size definition for all i.MX7 devices in i.MX7 header file. |
4 | address space memory in gicv3 common,setup distributor and | 4 | * Use those newly defined named constants whenever possible. |
5 | redistributor registers to indicate LPI support. | 5 | * Standardize the way we init a familly of unimplemented devices |
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
6 | 10 | ||
7 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
12 | Message-id: 59e195d33e4d486a8d131392acd46633c8c10ed7.1692964892.git.jcd@tribudubois.net | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Tested-by: Neil Armstrong <narmstrong@baylibre.com> | ||
10 | Message-id: 20210910143951.92242-6-shashi.mallela@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 15 | --- |
13 | hw/intc/gicv3_internal.h | 2 ++ | 16 | include/hw/arm/fsl-imx7.h | 330 ++++++++++++++++++++++++++++---------- |
14 | include/hw/intc/arm_gicv3_common.h | 1 + | 17 | hw/arm/fsl-imx7.c | 130 ++++++++++----- |
15 | hw/intc/arm_gicv3_common.c | 12 ++++++++++++ | 18 | 2 files changed, 335 insertions(+), 125 deletions(-) |
16 | hw/intc/arm_gicv3_dist.c | 5 ++++- | ||
17 | hw/intc/arm_gicv3_redist.c | 12 +++++++++--- | ||
18 | 5 files changed, 28 insertions(+), 4 deletions(-) | ||
19 | 19 | ||
20 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 20 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
21 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/gicv3_internal.h | 22 | --- a/include/hw/arm/fsl-imx7.h |
23 | +++ b/hw/intc/gicv3_internal.h | 23 | +++ b/include/hw/arm/fsl-imx7.h |
24 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
25 | #define GICD_CTLR_E1NWF (1U << 7) | 25 | #include "hw/misc/imx7_ccm.h" |
26 | #define GICD_CTLR_RWP (1U << 31) | 26 | #include "hw/misc/imx7_snvs.h" |
27 | 27 | #include "hw/misc/imx7_gpr.h" | |
28 | +#define GICD_TYPER_LPIS_SHIFT 17 | 28 | -#include "hw/misc/imx6_src.h" |
29 | + | 29 | #include "hw/watchdog/wdt_imx2.h" |
30 | /* 16 bits EventId */ | 30 | #include "hw/gpio/imx_gpio.h" |
31 | #define GICD_TYPER_IDBITS 0xf | 31 | #include "hw/char/imx_serial.h" |
32 | 32 | @@ -XXX,XX +XXX,XX @@ | |
33 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | 33 | #include "hw/usb/chipidea.h" |
34 | #include "cpu.h" | ||
35 | #include "qom/object.h" | ||
36 | +#include "qemu/units.h" | ||
37 | |||
38 | #define TYPE_FSL_IMX7 "fsl-imx7" | ||
39 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX7State, FSL_IMX7) | ||
40 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7Configuration { | ||
41 | FSL_IMX7_NUM_ECSPIS = 4, | ||
42 | FSL_IMX7_NUM_USBS = 3, | ||
43 | FSL_IMX7_NUM_ADCS = 2, | ||
44 | + FSL_IMX7_NUM_SAIS = 3, | ||
45 | + FSL_IMX7_NUM_CANS = 2, | ||
46 | + FSL_IMX7_NUM_PWMS = 4, | ||
47 | }; | ||
48 | |||
49 | struct FslIMX7State { | ||
50 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { | ||
51 | |||
52 | enum FslIMX7MemoryMap { | ||
53 | FSL_IMX7_MMDC_ADDR = 0x80000000, | ||
54 | - FSL_IMX7_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, | ||
55 | + FSL_IMX7_MMDC_SIZE = (2 * GiB), | ||
56 | |||
57 | - FSL_IMX7_GPIO1_ADDR = 0x30200000, | ||
58 | - FSL_IMX7_GPIO2_ADDR = 0x30210000, | ||
59 | - FSL_IMX7_GPIO3_ADDR = 0x30220000, | ||
60 | - FSL_IMX7_GPIO4_ADDR = 0x30230000, | ||
61 | - FSL_IMX7_GPIO5_ADDR = 0x30240000, | ||
62 | - FSL_IMX7_GPIO6_ADDR = 0x30250000, | ||
63 | - FSL_IMX7_GPIO7_ADDR = 0x30260000, | ||
64 | + FSL_IMX7_QSPI1_MEM_ADDR = 0x60000000, | ||
65 | + FSL_IMX7_QSPI1_MEM_SIZE = (256 * MiB), | ||
66 | |||
67 | - FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, | ||
68 | + FSL_IMX7_PCIE1_MEM_ADDR = 0x40000000, | ||
69 | + FSL_IMX7_PCIE1_MEM_SIZE = (256 * MiB), | ||
70 | |||
71 | - FSL_IMX7_WDOG1_ADDR = 0x30280000, | ||
72 | - FSL_IMX7_WDOG2_ADDR = 0x30290000, | ||
73 | - FSL_IMX7_WDOG3_ADDR = 0x302A0000, | ||
74 | - FSL_IMX7_WDOG4_ADDR = 0x302B0000, | ||
75 | + FSL_IMX7_QSPI1_RX_BUF_ADDR = 0x34000000, | ||
76 | + FSL_IMX7_QSPI1_RX_BUF_SIZE = (32 * MiB), | ||
77 | |||
78 | - FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
79 | + /* PCIe Peripherals */ | ||
80 | + FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
81 | |||
82 | - FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
83 | - FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
84 | - FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
85 | - FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
86 | + /* MMAP Peripherals */ | ||
87 | + FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
88 | + FSL_IMX7_DMA_APBH_SIZE = 0x8000, | ||
89 | |||
90 | - FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
91 | - FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
92 | - FSL_IMX7_IOMUXCn_SIZE = 0x1000, | ||
93 | + /* GPV configuration */ | ||
94 | + FSL_IMX7_GPV6_ADDR = 0x32600000, | ||
95 | + FSL_IMX7_GPV5_ADDR = 0x32500000, | ||
96 | + FSL_IMX7_GPV4_ADDR = 0x32400000, | ||
97 | + FSL_IMX7_GPV3_ADDR = 0x32300000, | ||
98 | + FSL_IMX7_GPV2_ADDR = 0x32200000, | ||
99 | + FSL_IMX7_GPV1_ADDR = 0x32100000, | ||
100 | + FSL_IMX7_GPV0_ADDR = 0x32000000, | ||
101 | + FSL_IMX7_GPVn_SIZE = (1 * MiB), | ||
102 | |||
103 | - FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
104 | - FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
105 | + /* Arm Peripherals */ | ||
106 | + FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
107 | |||
108 | - FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
109 | - FSL_IMX7_SNVS_ADDR = 0x30370000, | ||
110 | - FSL_IMX7_CCM_ADDR = 0x30380000, | ||
111 | + /* AIPS-3 Begin */ | ||
112 | |||
113 | - FSL_IMX7_SRC_ADDR = 0x30390000, | ||
114 | - FSL_IMX7_SRC_SIZE = 0x1000, | ||
115 | + FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
116 | + FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
117 | |||
118 | - FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
119 | - FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
120 | - FSL_IMX7_ADCn_SIZE = 0x1000, | ||
121 | + FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
122 | + FSL_IMX7_SDMA_SIZE = (4 * KiB), | ||
123 | |||
124 | - FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
125 | - FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
126 | - FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
127 | - FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
128 | - FSL_IMX7_PWMn_SIZE = 0x10000, | ||
129 | + FSL_IMX7_EIM_ADDR = 0x30BC0000, | ||
130 | + FSL_IMX7_EIM_SIZE = (4 * KiB), | ||
131 | |||
132 | - FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
133 | - FSL_IMX7_PCIE_PHY_SIZE = 0x10000, | ||
134 | + FSL_IMX7_QSPI_ADDR = 0x30BB0000, | ||
135 | + FSL_IMX7_QSPI_SIZE = 0x8000, | ||
136 | |||
137 | - FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
138 | + FSL_IMX7_SIM2_ADDR = 0x30BA0000, | ||
139 | + FSL_IMX7_SIM1_ADDR = 0x30B90000, | ||
140 | + FSL_IMX7_SIMn_SIZE = (4 * KiB), | ||
141 | + | ||
142 | + FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
143 | + FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
144 | + FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
145 | + | ||
146 | + FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
147 | + FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
148 | + FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
149 | + FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
150 | + FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
151 | + FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
152 | + FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
153 | + | ||
154 | + FSL_IMX7_USB_PL301_ADDR = 0x30AD0000, | ||
155 | + FSL_IMX7_USB_PL301_SIZE = (64 * KiB), | ||
156 | + | ||
157 | + FSL_IMX7_SEMAPHORE_HS_ADDR = 0x30AC0000, | ||
158 | + FSL_IMX7_SEMAPHORE_HS_SIZE = (64 * KiB), | ||
159 | + | ||
160 | + FSL_IMX7_MUB_ADDR = 0x30AB0000, | ||
161 | + FSL_IMX7_MUA_ADDR = 0x30AA0000, | ||
162 | + FSL_IMX7_MUn_SIZE = (KiB), | ||
163 | + | ||
164 | + FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
165 | + FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
166 | + FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
167 | + FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
168 | + | ||
169 | + FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
170 | + FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
171 | + FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
172 | + FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
173 | + | ||
174 | + FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
175 | + FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
176 | + FSL_IMX7_CANn_SIZE = (4 * KiB), | ||
177 | + | ||
178 | + FSL_IMX7_AIPS3_CONF_ADDR = 0x309F0000, | ||
179 | + FSL_IMX7_AIPS3_CONF_SIZE = (64 * KiB), | ||
180 | |||
181 | FSL_IMX7_CAAM_ADDR = 0x30900000, | ||
182 | - FSL_IMX7_CAAM_SIZE = 0x40000, | ||
183 | + FSL_IMX7_CAAM_SIZE = (256 * KiB), | ||
184 | |||
185 | - FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
186 | - FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
187 | - FSL_IMX7_CANn_SIZE = 0x10000, | ||
188 | + FSL_IMX7_SPBA_ADDR = 0x308F0000, | ||
189 | + FSL_IMX7_SPBA_SIZE = (4 * KiB), | ||
190 | |||
191 | - FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
192 | - FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
193 | - FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
194 | - FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
195 | + FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
196 | + FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
197 | + FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
198 | + FSL_IMX7_SAIn_SIZE = (4 * KiB), | ||
199 | |||
200 | - FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
201 | - FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
202 | - FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
203 | - FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
204 | - | ||
205 | - FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
206 | - FSL_IMX7_LCDIF_SIZE = 0x1000, | ||
207 | - | ||
208 | - FSL_IMX7_UART1_ADDR = 0x30860000, | ||
209 | + FSL_IMX7_UART3_ADDR = 0x30880000, | ||
210 | /* | ||
211 | * Some versions of the reference manual claim that UART2 is @ | ||
212 | * 0x30870000, but experiments with HW + DT files in upstream | ||
213 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
214 | * actually located @ 0x30890000 | ||
215 | */ | ||
216 | FSL_IMX7_UART2_ADDR = 0x30890000, | ||
217 | - FSL_IMX7_UART3_ADDR = 0x30880000, | ||
218 | - FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
219 | - FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
220 | - FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
221 | - FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
222 | + FSL_IMX7_UART1_ADDR = 0x30860000, | ||
223 | |||
224 | - FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
225 | - FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
226 | - FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
227 | - FSL_IMX7_SAIn_SIZE = 0x10000, | ||
228 | + FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
229 | + FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
230 | + FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
231 | + FSL_IMX7_ECSPIn_SIZE = (4 * KiB), | ||
232 | |||
233 | - FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
234 | - FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
235 | + /* AIPS-3 End */ | ||
236 | |||
237 | - FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
238 | - FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
239 | - FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
240 | - FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
241 | - FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
242 | - FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
243 | - FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
244 | + /* AIPS-2 Begin */ | ||
245 | |||
246 | - FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
247 | - FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
248 | - FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
249 | + FSL_IMX7_AXI_DEBUG_MON_ADDR = 0x307E0000, | ||
250 | + FSL_IMX7_AXI_DEBUG_MON_SIZE = (64 * KiB), | ||
251 | |||
252 | - FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
253 | - FSL_IMX7_SDMA_SIZE = 0x1000, | ||
254 | + FSL_IMX7_PERFMON2_ADDR = 0x307D0000, | ||
255 | + FSL_IMX7_PERFMON1_ADDR = 0x307C0000, | ||
256 | + FSL_IMX7_PERFMONn_SIZE = (64 * KiB), | ||
257 | + | ||
258 | + FSL_IMX7_DDRC_ADDR = 0x307A0000, | ||
259 | + FSL_IMX7_DDRC_SIZE = (4 * KiB), | ||
260 | + | ||
261 | + FSL_IMX7_DDRC_PHY_ADDR = 0x30790000, | ||
262 | + FSL_IMX7_DDRC_PHY_SIZE = (4 * KiB), | ||
263 | + | ||
264 | + FSL_IMX7_TZASC_ADDR = 0x30780000, | ||
265 | + FSL_IMX7_TZASC_SIZE = (64 * KiB), | ||
266 | + | ||
267 | + FSL_IMX7_MIPI_DSI_ADDR = 0x30760000, | ||
268 | + FSL_IMX7_MIPI_DSI_SIZE = (4 * KiB), | ||
269 | + | ||
270 | + FSL_IMX7_MIPI_CSI_ADDR = 0x30750000, | ||
271 | + FSL_IMX7_MIPI_CSI_SIZE = 0x4000, | ||
272 | + | ||
273 | + FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
274 | + FSL_IMX7_LCDIF_SIZE = 0x8000, | ||
275 | + | ||
276 | + FSL_IMX7_CSI_ADDR = 0x30710000, | ||
277 | + FSL_IMX7_CSI_SIZE = (4 * KiB), | ||
278 | + | ||
279 | + FSL_IMX7_PXP_ADDR = 0x30700000, | ||
280 | + FSL_IMX7_PXP_SIZE = 0x4000, | ||
281 | + | ||
282 | + FSL_IMX7_EPDC_ADDR = 0x306F0000, | ||
283 | + FSL_IMX7_EPDC_SIZE = (4 * KiB), | ||
284 | + | ||
285 | + FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
286 | + FSL_IMX7_PCIE_PHY_SIZE = (4 * KiB), | ||
287 | + | ||
288 | + FSL_IMX7_SYSCNT_CTRL_ADDR = 0x306C0000, | ||
289 | + FSL_IMX7_SYSCNT_CMP_ADDR = 0x306B0000, | ||
290 | + FSL_IMX7_SYSCNT_RD_ADDR = 0x306A0000, | ||
291 | + | ||
292 | + FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
293 | + FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
294 | + FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
295 | + FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
296 | + FSL_IMX7_PWMn_SIZE = (4 * KiB), | ||
297 | + | ||
298 | + FSL_IMX7_FlEXTIMER2_ADDR = 0x30650000, | ||
299 | + FSL_IMX7_FlEXTIMER1_ADDR = 0x30640000, | ||
300 | + FSL_IMX7_FLEXTIMERn_SIZE = (4 * KiB), | ||
301 | + | ||
302 | + FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
303 | + | ||
304 | + FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
305 | + FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
306 | + FSL_IMX7_ADCn_SIZE = (4 * KiB), | ||
307 | + | ||
308 | + FSL_IMX7_AIPS2_CONF_ADDR = 0x305F0000, | ||
309 | + FSL_IMX7_AIPS2_CONF_SIZE = (64 * KiB), | ||
310 | + | ||
311 | + /* AIPS-2 End */ | ||
312 | + | ||
313 | + /* AIPS-1 Begin */ | ||
314 | + | ||
315 | + FSL_IMX7_CSU_ADDR = 0x303E0000, | ||
316 | + FSL_IMX7_CSU_SIZE = (64 * KiB), | ||
317 | + | ||
318 | + FSL_IMX7_RDC_ADDR = 0x303D0000, | ||
319 | + FSL_IMX7_RDC_SIZE = (4 * KiB), | ||
320 | + | ||
321 | + FSL_IMX7_SEMAPHORE2_ADDR = 0x303C0000, | ||
322 | + FSL_IMX7_SEMAPHORE1_ADDR = 0x303B0000, | ||
323 | + FSL_IMX7_SEMAPHOREn_SIZE = (4 * KiB), | ||
324 | + | ||
325 | + FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
326 | + | ||
327 | + FSL_IMX7_SRC_ADDR = 0x30390000, | ||
328 | + FSL_IMX7_SRC_SIZE = (4 * KiB), | ||
329 | + | ||
330 | + FSL_IMX7_CCM_ADDR = 0x30380000, | ||
331 | + | ||
332 | + FSL_IMX7_SNVS_HP_ADDR = 0x30370000, | ||
333 | + | ||
334 | + FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
335 | + | ||
336 | + FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
337 | + FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
338 | + | ||
339 | + FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
340 | + FSL_IMX7_IOMUXC_GPR_SIZE = (4 * KiB), | ||
341 | + | ||
342 | + FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
343 | + FSL_IMX7_IOMUXC_SIZE = (4 * KiB), | ||
344 | + | ||
345 | + FSL_IMX7_KPP_ADDR = 0x30320000, | ||
346 | + FSL_IMX7_KPP_SIZE = (4 * KiB), | ||
347 | + | ||
348 | + FSL_IMX7_ROMCP_ADDR = 0x30310000, | ||
349 | + FSL_IMX7_ROMCP_SIZE = (4 * KiB), | ||
350 | + | ||
351 | + FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
352 | + FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
353 | + FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
354 | + FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
355 | + | ||
356 | + FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
357 | + FSL_IMX7_IOMUXC_LPSR_SIZE = (4 * KiB), | ||
358 | + | ||
359 | + FSL_IMX7_WDOG4_ADDR = 0x302B0000, | ||
360 | + FSL_IMX7_WDOG3_ADDR = 0x302A0000, | ||
361 | + FSL_IMX7_WDOG2_ADDR = 0x30290000, | ||
362 | + FSL_IMX7_WDOG1_ADDR = 0x30280000, | ||
363 | + | ||
364 | + FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, | ||
365 | + | ||
366 | + FSL_IMX7_GPIO7_ADDR = 0x30260000, | ||
367 | + FSL_IMX7_GPIO6_ADDR = 0x30250000, | ||
368 | + FSL_IMX7_GPIO5_ADDR = 0x30240000, | ||
369 | + FSL_IMX7_GPIO4_ADDR = 0x30230000, | ||
370 | + FSL_IMX7_GPIO3_ADDR = 0x30220000, | ||
371 | + FSL_IMX7_GPIO2_ADDR = 0x30210000, | ||
372 | + FSL_IMX7_GPIO1_ADDR = 0x30200000, | ||
373 | + | ||
374 | + FSL_IMX7_AIPS1_CONF_ADDR = 0x301F0000, | ||
375 | + FSL_IMX7_AIPS1_CONF_SIZE = (64 * KiB), | ||
376 | |||
377 | - FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
378 | FSL_IMX7_A7MPCORE_DAP_ADDR = 0x30000000, | ||
379 | + FSL_IMX7_A7MPCORE_DAP_SIZE = (1 * MiB), | ||
380 | |||
381 | - FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
382 | - FSL_IMX7_PCIE_REG_SIZE = 16 * 1024, | ||
383 | + /* AIPS-1 End */ | ||
384 | |||
385 | - FSL_IMX7_GPR_ADDR = 0x30340000, | ||
386 | + FSL_IMX7_EIM_CS0_ADDR = 0x28000000, | ||
387 | + FSL_IMX7_EIM_CS0_SIZE = (128 * MiB), | ||
388 | |||
389 | - FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
390 | - FSL_IMX7_DMA_APBH_SIZE = 0x2000, | ||
391 | + FSL_IMX7_OCRAM_PXP_ADDR = 0x00940000, | ||
392 | + FSL_IMX7_OCRAM_PXP_SIZE = (32 * KiB), | ||
393 | + | ||
394 | + FSL_IMX7_OCRAM_EPDC_ADDR = 0x00920000, | ||
395 | + FSL_IMX7_OCRAM_EPDC_SIZE = (128 * KiB), | ||
396 | + | ||
397 | + FSL_IMX7_OCRAM_MEM_ADDR = 0x00900000, | ||
398 | + FSL_IMX7_OCRAM_MEM_SIZE = (128 * KiB), | ||
399 | + | ||
400 | + FSL_IMX7_TCMU_ADDR = 0x00800000, | ||
401 | + FSL_IMX7_TCMU_SIZE = (32 * KiB), | ||
402 | + | ||
403 | + FSL_IMX7_TCML_ADDR = 0x007F8000, | ||
404 | + FSL_IMX7_TCML_SIZE = (32 * KiB), | ||
405 | + | ||
406 | + FSL_IMX7_OCRAM_S_ADDR = 0x00180000, | ||
407 | + FSL_IMX7_OCRAM_S_SIZE = (32 * KiB), | ||
408 | + | ||
409 | + FSL_IMX7_CAAM_MEM_ADDR = 0x00100000, | ||
410 | + FSL_IMX7_CAAM_MEM_SIZE = (32 * KiB), | ||
411 | + | ||
412 | + FSL_IMX7_ROM_ADDR = 0x00000000, | ||
413 | + FSL_IMX7_ROM_SIZE = (96 * KiB), | ||
414 | }; | ||
415 | |||
416 | enum FslIMX7IRQs { | ||
417 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | 418 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/include/hw/intc/arm_gicv3_common.h | 419 | --- a/hw/arm/fsl-imx7.c |
36 | +++ b/include/hw/intc/arm_gicv3_common.h | 420 | +++ b/hw/arm/fsl-imx7.c |
37 | @@ -XXX,XX +XXX,XX @@ struct GICv3State { | 421 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) |
38 | uint32_t num_cpu; | 422 | char name[NAME_SIZE]; |
39 | uint32_t num_irq; | 423 | int i; |
40 | uint32_t revision; | 424 | |
41 | + bool lpi_enable; | 425 | + /* |
42 | bool security_extn; | 426 | + * CPUs |
43 | bool irq_reset_nonsecure; | 427 | + */ |
44 | bool gicd_no_migration_shift_bug; | 428 | for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) { |
45 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 429 | snprintf(name, NAME_SIZE, "cpu%d", i); |
46 | index XXXXXXX..XXXXXXX 100644 | 430 | object_initialize_child(obj, name, &s->cpu[i], |
47 | --- a/hw/intc/arm_gicv3_common.c | 431 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) |
48 | +++ b/hw/intc/arm_gicv3_common.c | 432 | TYPE_A15MPCORE_PRIV); |
49 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_realize(DeviceState *dev, Error **errp) | 433 | |
434 | /* | ||
435 | - * GPIOs 1 to 7 | ||
436 | + * GPIOs | ||
437 | */ | ||
438 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
439 | snprintf(name, NAME_SIZE, "gpio%d", i); | ||
440 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
441 | } | ||
442 | |||
443 | /* | ||
444 | - * GPT1, 2, 3, 4 | ||
445 | + * GPTs | ||
446 | */ | ||
447 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { | ||
448 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
449 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
450 | */ | ||
451 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); | ||
452 | |||
453 | + /* | ||
454 | + * ECSPIs | ||
455 | + */ | ||
456 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { | ||
457 | snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
458 | object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI); | ||
459 | } | ||
460 | |||
461 | - | ||
462 | + /* | ||
463 | + * I2Cs | ||
464 | + */ | ||
465 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
466 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
467 | object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C); | ||
468 | } | ||
469 | |||
470 | /* | ||
471 | - * UART | ||
472 | + * UARTs | ||
473 | */ | ||
474 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
475 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
476 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
477 | } | ||
478 | |||
479 | /* | ||
480 | - * Ethernet | ||
481 | + * Ethernets | ||
482 | */ | ||
483 | for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { | ||
484 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
485 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
486 | } | ||
487 | |||
488 | /* | ||
489 | - * SDHCI | ||
490 | + * SDHCIs | ||
491 | */ | ||
492 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
493 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
494 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
495 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
496 | |||
497 | /* | ||
498 | - * Watchdog | ||
499 | + * Watchdogs | ||
500 | */ | ||
501 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
502 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
503 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
504 | */ | ||
505 | object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); | ||
506 | |||
507 | + /* | ||
508 | + * PCIE | ||
509 | + */ | ||
510 | object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST); | ||
511 | |||
512 | + /* | ||
513 | + * USBs | ||
514 | + */ | ||
515 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
516 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
517 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
518 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
50 | return; | 519 | return; |
51 | } | 520 | } |
52 | 521 | ||
53 | + if (s->lpi_enable && !s->dma) { | 522 | + /* |
54 | + error_setg(errp, "Redist-ITS: Guest 'sysmem' reference link not set"); | 523 | + * CPUs |
55 | + return; | 524 | + */ |
525 | for (i = 0; i < smp_cpus; i++) { | ||
526 | o = OBJECT(&s->cpu[i]); | ||
527 | |||
528 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
529 | * A7MPCORE DAP | ||
530 | */ | ||
531 | create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR, | ||
532 | - 0x100000); | ||
533 | + FSL_IMX7_A7MPCORE_DAP_SIZE); | ||
534 | |||
535 | /* | ||
536 | - * GPT1, 2, 3, 4 | ||
537 | + * GPTs | ||
538 | */ | ||
539 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { | ||
540 | static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = { | ||
541 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
542 | FSL_IMX7_GPTn_IRQ[i])); | ||
543 | } | ||
544 | |||
545 | + /* | ||
546 | + * GPIOs | ||
547 | + */ | ||
548 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
549 | static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = { | ||
550 | FSL_IMX7_GPIO1_ADDR, | ||
551 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
552 | /* | ||
553 | * IOMUXC and IOMUXC_LPSR | ||
554 | */ | ||
555 | - for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) { | ||
556 | - static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = { | ||
557 | - FSL_IMX7_IOMUXC_ADDR, | ||
558 | - FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
559 | - }; | ||
560 | - | ||
561 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
562 | - create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i], | ||
563 | - FSL_IMX7_IOMUXCn_SIZE); | ||
564 | - } | ||
565 | + create_unimplemented_device("iomuxc", FSL_IMX7_IOMUXC_ADDR, | ||
566 | + FSL_IMX7_IOMUXC_SIZE); | ||
567 | + create_unimplemented_device("iomuxc_lspr", FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
568 | + FSL_IMX7_IOMUXC_LPSR_SIZE); | ||
569 | |||
570 | /* | ||
571 | * CCM | ||
572 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
573 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); | ||
574 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR); | ||
575 | |||
576 | - /* Initialize all ECSPI */ | ||
577 | + /* | ||
578 | + * ECSPIs | ||
579 | + */ | ||
580 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { | ||
581 | static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = { | ||
582 | FSL_IMX7_ECSPI1_ADDR, | ||
583 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
584 | FSL_IMX7_SPIn_IRQ[i])); | ||
585 | } | ||
586 | |||
587 | + /* | ||
588 | + * I2Cs | ||
589 | + */ | ||
590 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
591 | static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = { | ||
592 | FSL_IMX7_I2C1_ADDR, | ||
593 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
594 | } | ||
595 | |||
596 | /* | ||
597 | - * UART | ||
598 | + * UARTs | ||
599 | */ | ||
600 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
601 | static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = { | ||
602 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
603 | } | ||
604 | |||
605 | /* | ||
606 | - * Ethernet | ||
607 | + * Ethernets | ||
608 | * | ||
609 | * We must use two loops since phy_connected affects the other interface | ||
610 | * and we have to set all properties before calling sysbus_realize(). | ||
611 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
612 | } | ||
613 | |||
614 | /* | ||
615 | - * USDHC | ||
616 | + * USDHCs | ||
617 | */ | ||
618 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
619 | static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = { | ||
620 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
621 | * SNVS | ||
622 | */ | ||
623 | sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort); | ||
624 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR); | ||
625 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_HP_ADDR); | ||
626 | |||
627 | /* | ||
628 | * SRC | ||
629 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
630 | create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | ||
631 | |||
632 | /* | ||
633 | - * Watchdog | ||
634 | + * Watchdogs | ||
635 | */ | ||
636 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
637 | static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = { | ||
638 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
639 | create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE); | ||
640 | |||
641 | /* | ||
642 | - * PWM | ||
643 | + * PWMs | ||
644 | */ | ||
645 | - create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE); | ||
646 | - create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE); | ||
647 | - create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE); | ||
648 | - create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE); | ||
649 | + for (i = 0; i < FSL_IMX7_NUM_PWMS; i++) { | ||
650 | + static const hwaddr FSL_IMX7_PWMn_ADDR[FSL_IMX7_NUM_PWMS] = { | ||
651 | + FSL_IMX7_PWM1_ADDR, | ||
652 | + FSL_IMX7_PWM2_ADDR, | ||
653 | + FSL_IMX7_PWM3_ADDR, | ||
654 | + FSL_IMX7_PWM4_ADDR, | ||
655 | + }; | ||
656 | + | ||
657 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
658 | + create_unimplemented_device(name, FSL_IMX7_PWMn_ADDR[i], | ||
659 | + FSL_IMX7_PWMn_SIZE); | ||
56 | + } | 660 | + } |
57 | + | 661 | |
58 | s->cpu = g_new0(GICv3CPUState, s->num_cpu); | 662 | /* |
59 | 663 | - * CAN | |
60 | for (i = 0; i < s->num_cpu; i++) { | 664 | + * CANs |
61 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_realize(DeviceState *dev, Error **errp) | 665 | */ |
62 | (1 << 24) | | 666 | - create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); |
63 | (i << 8) | | 667 | - create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); |
64 | (last << 4); | 668 | + for (i = 0; i < FSL_IMX7_NUM_CANS; i++) { |
65 | + | 669 | + static const hwaddr FSL_IMX7_CANn_ADDR[FSL_IMX7_NUM_CANS] = { |
66 | + if (s->lpi_enable) { | 670 | + FSL_IMX7_CAN1_ADDR, |
67 | + s->cpu[i].gicr_typer |= GICR_TYPER_PLPIS; | 671 | + FSL_IMX7_CAN2_ADDR, |
68 | + } | 672 | + }; |
69 | } | 673 | + |
674 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
675 | + create_unimplemented_device(name, FSL_IMX7_CANn_ADDR[i], | ||
676 | + FSL_IMX7_CANn_SIZE); | ||
677 | + } | ||
678 | |||
679 | /* | ||
680 | - * SAI (Audio SSI (Synchronous Serial Interface)) | ||
681 | + * SAIs (Audio SSI (Synchronous Serial Interface)) | ||
682 | */ | ||
683 | - create_unimplemented_device("sai1", FSL_IMX7_SAI1_ADDR, FSL_IMX7_SAIn_SIZE); | ||
684 | - create_unimplemented_device("sai2", FSL_IMX7_SAI2_ADDR, FSL_IMX7_SAIn_SIZE); | ||
685 | - create_unimplemented_device("sai2", FSL_IMX7_SAI3_ADDR, FSL_IMX7_SAIn_SIZE); | ||
686 | + for (i = 0; i < FSL_IMX7_NUM_SAIS; i++) { | ||
687 | + static const hwaddr FSL_IMX7_SAIn_ADDR[FSL_IMX7_NUM_SAIS] = { | ||
688 | + FSL_IMX7_SAI1_ADDR, | ||
689 | + FSL_IMX7_SAI2_ADDR, | ||
690 | + FSL_IMX7_SAI3_ADDR, | ||
691 | + }; | ||
692 | + | ||
693 | + snprintf(name, NAME_SIZE, "sai%d", i); | ||
694 | + create_unimplemented_device(name, FSL_IMX7_SAIn_ADDR[i], | ||
695 | + FSL_IMX7_SAIn_SIZE); | ||
696 | + } | ||
697 | |||
698 | /* | ||
699 | * OCOTP | ||
700 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
701 | create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR, | ||
702 | FSL_IMX7_OCOTP_SIZE); | ||
703 | |||
704 | + /* | ||
705 | + * GPR | ||
706 | + */ | ||
707 | sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | ||
708 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR); | ||
709 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_IOMUXC_GPR_ADDR); | ||
710 | |||
711 | + /* | ||
712 | + * PCIE | ||
713 | + */ | ||
714 | sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort); | ||
715 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); | ||
716 | |||
717 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
718 | irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); | ||
719 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); | ||
720 | |||
721 | - | ||
722 | + /* | ||
723 | + * USBs | ||
724 | + */ | ||
725 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
726 | static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = { | ||
727 | FSL_IMX7_USBMISC1_ADDR, | ||
728 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
729 | */ | ||
730 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, | ||
731 | FSL_IMX7_PCIE_PHY_SIZE); | ||
732 | + | ||
70 | } | 733 | } |
71 | 734 | ||
72 | @@ -XXX,XX +XXX,XX @@ static Property arm_gicv3_common_properties[] = { | 735 | static Property fsl_imx7_properties[] = { |
73 | DEFINE_PROP_UINT32("num-cpu", GICv3State, num_cpu, 1), | ||
74 | DEFINE_PROP_UINT32("num-irq", GICv3State, num_irq, 32), | ||
75 | DEFINE_PROP_UINT32("revision", GICv3State, revision, 3), | ||
76 | + DEFINE_PROP_BOOL("has-lpi", GICv3State, lpi_enable, 0), | ||
77 | DEFINE_PROP_BOOL("has-security-extensions", GICv3State, security_extn, 0), | ||
78 | DEFINE_PROP_ARRAY("redist-region-count", GICv3State, nb_redist_regions, | ||
79 | redist_region_count, qdev_prop_uint32, uint32_t), | ||
80 | + DEFINE_PROP_LINK("sysmem", GICv3State, dma, TYPE_MEMORY_REGION, | ||
81 | + MemoryRegion *), | ||
82 | DEFINE_PROP_END_OF_LIST(), | ||
83 | }; | ||
84 | |||
85 | diff --git a/hw/intc/arm_gicv3_dist.c b/hw/intc/arm_gicv3_dist.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/hw/intc/arm_gicv3_dist.c | ||
88 | +++ b/hw/intc/arm_gicv3_dist.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static bool gicd_readl(GICv3State *s, hwaddr offset, | ||
90 | * A3V == 1 (non-zero values of Affinity level 3 supported) | ||
91 | * IDbits == 0xf (we support 16-bit interrupt identifiers) | ||
92 | * DVIS == 0 (Direct virtual LPI injection not supported) | ||
93 | - * LPIS == 0 (LPIs not supported) | ||
94 | + * LPIS == 1 (LPIs are supported if affinity routing is enabled) | ||
95 | + * num_LPIs == 0b00000 (bits [15:11],Number of LPIs as indicated | ||
96 | + * by GICD_TYPER.IDbits) | ||
97 | * MBIS == 0 (message-based SPIs not supported) | ||
98 | * SecurityExtn == 1 if security extns supported | ||
99 | * CPUNumber == 0 since for us ARE is always 1 | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool gicd_readl(GICv3State *s, hwaddr offset, | ||
101 | bool sec_extn = !(s->gicd_ctlr & GICD_CTLR_DS); | ||
102 | |||
103 | *data = (1 << 25) | (1 << 24) | (sec_extn << 10) | | ||
104 | + (s->lpi_enable << GICD_TYPER_LPIS_SHIFT) | | ||
105 | (0xf << 19) | itlinesnumber; | ||
106 | return true; | ||
107 | } | ||
108 | diff --git a/hw/intc/arm_gicv3_redist.c b/hw/intc/arm_gicv3_redist.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/hw/intc/arm_gicv3_redist.c | ||
111 | +++ b/hw/intc/arm_gicv3_redist.c | ||
112 | @@ -XXX,XX +XXX,XX @@ static MemTxResult gicr_writel(GICv3CPUState *cs, hwaddr offset, | ||
113 | case GICR_CTLR: | ||
114 | /* For our implementation, GICR_TYPER.DPGS is 0 and so all | ||
115 | * the DPG bits are RAZ/WI. We don't do anything asynchronously, | ||
116 | - * so UWP and RWP are RAZ/WI. And GICR_TYPER.LPIS is 0 (we don't | ||
117 | - * implement LPIs) so Enable_LPIs is RES0. So there are no writable | ||
118 | - * bits for us. | ||
119 | + * so UWP and RWP are RAZ/WI. GICR_TYPER.LPIS is 1 (we | ||
120 | + * implement LPIs) so Enable_LPIs is programmable. | ||
121 | */ | ||
122 | + if (cs->gicr_typer & GICR_TYPER_PLPIS) { | ||
123 | + if (value & GICR_CTLR_ENABLE_LPIS) { | ||
124 | + cs->gicr_ctlr |= GICR_CTLR_ENABLE_LPIS; | ||
125 | + } else { | ||
126 | + cs->gicr_ctlr &= ~GICR_CTLR_ENABLE_LPIS; | ||
127 | + } | ||
128 | + } | ||
129 | return MEMTX_OK; | ||
130 | case GICR_STATUSR: | ||
131 | /* RAZ/WI for our implementation */ | ||
132 | -- | 736 | -- |
133 | 2.20.1 | 737 | 2.34.1 |
134 | |||
135 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Implemented lpi processing at redistributor to get lpi config info | 3 | * Add TZASC as unimplemented device. |
4 | from lpi configuration table,determine priority,set pending state in | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | lpi pending table and forward the lpi to cpuif.Added logic to invoke | 5 | * Add CSU as unimplemented device. |
6 | redistributor lpi processing with translated LPI which set/clear LPI | 6 | - Allow bare metal application to access this (unimplemented) device |
7 | from ITS device as part of ITS INT,CLEAR,DISCARD command and | 7 | * Add various memory segments |
8 | GITS_TRANSLATER processing. | 8 | - OCRAM |
9 | - OCRAM EPDC | ||
10 | - OCRAM PXP | ||
11 | - OCRAM S | ||
12 | - ROM | ||
13 | - CAAM | ||
9 | 14 | ||
10 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 15 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
11 | Tested-by: Neil Armstrong <narmstrong@baylibre.com> | 16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Message-id: f887a3483996ba06d40bd62ffdfb0ecf68621987.1692964892.git.jcd@tribudubois.net |
13 | Message-id: 20210910143951.92242-7-shashi.mallela@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 19 | --- |
16 | hw/intc/gicv3_internal.h | 9 ++ | 20 | include/hw/arm/fsl-imx7.h | 7 +++++ |
17 | include/hw/intc/arm_gicv3_common.h | 7 ++ | 21 | hw/arm/fsl-imx7.c | 63 +++++++++++++++++++++++++++++++++++++++ |
18 | hw/intc/arm_gicv3.c | 14 +++ | 22 | 2 files changed, 70 insertions(+) |
19 | hw/intc/arm_gicv3_common.c | 1 + | ||
20 | hw/intc/arm_gicv3_cpuif.c | 7 +- | ||
21 | hw/intc/arm_gicv3_its.c | 23 +++++ | ||
22 | hw/intc/arm_gicv3_redist.c | 141 +++++++++++++++++++++++++++++ | ||
23 | 7 files changed, 200 insertions(+), 2 deletions(-) | ||
24 | 23 | ||
25 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 24 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
26 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/intc/gicv3_internal.h | 26 | --- a/include/hw/arm/fsl-imx7.h |
28 | +++ b/hw/intc/gicv3_internal.h | 27 | +++ b/include/hw/arm/fsl-imx7.h |
29 | @@ -XXX,XX +XXX,XX @@ FIELD(GICR_PENDBASER, PHYADDR, 16, 36) | 28 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
30 | FIELD(GICR_PENDBASER, OUTERCACHE, 56, 3) | 29 | IMX7GPRState gpr; |
31 | FIELD(GICR_PENDBASER, PTZ, 62, 1) | 30 | ChipideaState usb[FSL_IMX7_NUM_USBS]; |
32 | 31 | DesignwarePCIEHost pcie; | |
33 | +#define GICR_PROPBASER_IDBITS_THRESHOLD 0xd | 32 | + MemoryRegion rom; |
33 | + MemoryRegion caam; | ||
34 | + MemoryRegion ocram; | ||
35 | + MemoryRegion ocram_epdc; | ||
36 | + MemoryRegion ocram_pxp; | ||
37 | + MemoryRegion ocram_s; | ||
34 | + | 38 | + |
35 | #define ICC_CTLR_EL1_CBPR (1U << 0) | 39 | uint32_t phy_num[FSL_IMX7_NUM_ETHS]; |
36 | #define ICC_CTLR_EL1_EOIMODE (1U << 1) | 40 | bool phy_connected[FSL_IMX7_NUM_ETHS]; |
37 | #define ICC_CTLR_EL1_PMHE (1U << 6) | 41 | }; |
38 | @@ -XXX,XX +XXX,XX @@ FIELD(GITS_TYPER, CIL, 36, 1) | 42 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c |
39 | |||
40 | #define L1TABLE_ENTRY_SIZE 8 | ||
41 | |||
42 | +#define LPI_CTE_ENABLED TABLE_ENTRY_VALID_MASK | ||
43 | +#define LPI_PRIORITY_MASK 0xfc | ||
44 | + | ||
45 | #define GITS_CMDQ_ENTRY_SIZE 32 | ||
46 | #define NUM_BYTES_IN_DW 8 | ||
47 | |||
48 | @@ -XXX,XX +XXX,XX @@ FIELD(MAPC, RDBASE, 16, 32) | ||
49 | * Valid = 1 bit,RDBase = 36 bits(considering max RDBASE) | ||
50 | */ | ||
51 | #define GITS_CTE_SIZE (0x8ULL) | ||
52 | +#define GITS_CTE_RDBASE_PROCNUM_MASK MAKE_64BIT_MASK(1, RDBASE_PROCNUM_LENGTH) | ||
53 | |||
54 | /* Special interrupt IDs */ | ||
55 | #define INTID_SECURE 1020 | ||
56 | @@ -XXX,XX +XXX,XX @@ MemTxResult gicv3_redist_write(void *opaque, hwaddr offset, uint64_t data, | ||
57 | unsigned size, MemTxAttrs attrs); | ||
58 | void gicv3_dist_set_irq(GICv3State *s, int irq, int level); | ||
59 | void gicv3_redist_set_irq(GICv3CPUState *cs, int irq, int level); | ||
60 | +void gicv3_redist_process_lpi(GICv3CPUState *cs, int irq, int level); | ||
61 | +void gicv3_redist_lpi_pending(GICv3CPUState *cs, int irq, int level); | ||
62 | +void gicv3_redist_update_lpi(GICv3CPUState *cs); | ||
63 | void gicv3_redist_send_sgi(GICv3CPUState *cs, int grp, int irq, bool ns); | ||
64 | void gicv3_init_cpuif(GICv3State *s); | ||
65 | |||
66 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | ||
67 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/include/hw/intc/arm_gicv3_common.h | 44 | --- a/hw/arm/fsl-imx7.c |
69 | +++ b/include/hw/intc/arm_gicv3_common.h | 45 | +++ b/hw/arm/fsl-imx7.c |
70 | @@ -XXX,XX +XXX,XX @@ struct GICv3CPUState { | 46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) |
71 | * real state above; it doesn't need to be migrated. | 47 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, |
72 | */ | 48 | FSL_IMX7_PCIE_PHY_SIZE); |
73 | PendingIrq hppi; | 49 | |
50 | + /* | ||
51 | + * CSU | ||
52 | + */ | ||
53 | + create_unimplemented_device("csu", FSL_IMX7_CSU_ADDR, | ||
54 | + FSL_IMX7_CSU_SIZE); | ||
74 | + | 55 | + |
75 | + /* | 56 | + /* |
76 | + * Cached information recalculated from LPI tables | 57 | + * TZASC |
77 | + * in guest memory | ||
78 | + */ | 58 | + */ |
79 | + PendingIrq hpplpi; | 59 | + create_unimplemented_device("tzasc", FSL_IMX7_TZASC_ADDR, |
80 | + | 60 | + FSL_IMX7_TZASC_SIZE); |
81 | /* This is temporary working state, to avoid a malloc in gicv3_update() */ | ||
82 | bool seenbetter; | ||
83 | }; | ||
84 | diff --git a/hw/intc/arm_gicv3.c b/hw/intc/arm_gicv3.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/hw/intc/arm_gicv3.c | ||
87 | +++ b/hw/intc/arm_gicv3.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static void gicv3_redist_update_noirqset(GICv3CPUState *cs) | ||
89 | cs->hppi.grp = gicv3_irq_group(cs->gic, cs, cs->hppi.irq); | ||
90 | } | ||
91 | |||
92 | + if ((cs->gicr_ctlr & GICR_CTLR_ENABLE_LPIS) && cs->gic->lpi_enable && | ||
93 | + (cs->hpplpi.prio != 0xff)) { | ||
94 | + if (irqbetter(cs, cs->hpplpi.irq, cs->hpplpi.prio)) { | ||
95 | + cs->hppi.irq = cs->hpplpi.irq; | ||
96 | + cs->hppi.prio = cs->hpplpi.prio; | ||
97 | + cs->hppi.grp = cs->hpplpi.grp; | ||
98 | + seenbetter = true; | ||
99 | + } | ||
100 | + } | ||
101 | + | ||
102 | /* If the best interrupt we just found would preempt whatever | ||
103 | * was the previous best interrupt before this update, then | ||
104 | * we know it's definitely the best one now. | ||
105 | @@ -XXX,XX +XXX,XX @@ static void gicv3_set_irq(void *opaque, int irq, int level) | ||
106 | |||
107 | static void arm_gicv3_post_load(GICv3State *s) | ||
108 | { | ||
109 | + int i; | ||
110 | /* Recalculate our cached idea of the current highest priority | ||
111 | * pending interrupt, but don't set IRQ or FIQ lines. | ||
112 | */ | ||
113 | + for (i = 0; i < s->num_cpu; i++) { | ||
114 | + gicv3_redist_update_lpi(&s->cpu[i]); | ||
115 | + } | ||
116 | gicv3_full_update_noirqset(s); | ||
117 | /* Repopulate the cache of GICv3CPUState pointers for target CPUs */ | ||
118 | gicv3_cache_all_target_cpustates(s); | ||
119 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/hw/intc/arm_gicv3_common.c | ||
122 | +++ b/hw/intc/arm_gicv3_common.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_reset(DeviceState *dev) | ||
124 | memset(cs->gicr_ipriorityr, 0, sizeof(cs->gicr_ipriorityr)); | ||
125 | |||
126 | cs->hppi.prio = 0xff; | ||
127 | + cs->hpplpi.prio = 0xff; | ||
128 | |||
129 | /* State in the CPU interface must *not* be reset here, because it | ||
130 | * is part of the CPU's reset domain, not the GIC device's. | ||
131 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
134 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void icc_activate_irq(GICv3CPUState *cs, int irq) | ||
136 | cs->gicr_iactiver0 = deposit32(cs->gicr_iactiver0, irq, 1, 1); | ||
137 | cs->gicr_ipendr0 = deposit32(cs->gicr_ipendr0, irq, 1, 0); | ||
138 | gicv3_redist_update(cs); | ||
139 | - } else { | ||
140 | + } else if (irq < GICV3_LPI_INTID_START) { | ||
141 | gicv3_gicd_active_set(cs->gic, irq); | ||
142 | gicv3_gicd_pending_clear(cs->gic, irq); | ||
143 | gicv3_update(cs->gic, irq, 1); | ||
144 | + } else { | ||
145 | + gicv3_redist_lpi_pending(cs, irq, 0); | ||
146 | } | ||
147 | } | ||
148 | |||
149 | @@ -XXX,XX +XXX,XX @@ static void icc_eoir_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
150 | trace_gicv3_icc_eoir_write(is_eoir0 ? 0 : 1, | ||
151 | gicv3_redist_affid(cs), value); | ||
152 | |||
153 | - if (irq >= cs->gic->num_irq) { | ||
154 | + if ((irq >= cs->gic->num_irq) && | ||
155 | + !(cs->gic->lpi_enable && (irq >= GICV3_LPI_INTID_START))) { | ||
156 | /* This handles two cases: | ||
157 | * 1. If software writes the ID of a spurious interrupt [ie 1020-1023] | ||
158 | * to the GICC_EOIR, the GIC ignores that write. | ||
159 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/intc/arm_gicv3_its.c | ||
162 | +++ b/hw/intc/arm_gicv3_its.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static bool process_its_cmd(GICv3ITSState *s, uint64_t value, uint32_t offset, | ||
164 | uint64_t cte = 0; | ||
165 | bool cte_valid = false; | ||
166 | bool result = false; | ||
167 | + uint64_t rdbase; | ||
168 | |||
169 | if (cmd == NONE) { | ||
170 | devid = offset; | ||
171 | @@ -XXX,XX +XXX,XX @@ static bool process_its_cmd(GICv3ITSState *s, uint64_t value, uint32_t offset, | ||
172 | * Current implementation only supports rdbase == procnum | ||
173 | * Hence rdbase physical address is ignored | ||
174 | */ | ||
175 | + rdbase = (cte & GITS_CTE_RDBASE_PROCNUM_MASK) >> 1U; | ||
176 | + | ||
177 | + if (rdbase > s->gicv3->num_cpu) { | ||
178 | + return result; | ||
179 | + } | ||
180 | + | ||
181 | + if ((cmd == CLEAR) || (cmd == DISCARD)) { | ||
182 | + gicv3_redist_process_lpi(&s->gicv3->cpu[rdbase], pIntid, 0); | ||
183 | + } else { | ||
184 | + gicv3_redist_process_lpi(&s->gicv3->cpu[rdbase], pIntid, 1); | ||
185 | + } | ||
186 | + | ||
187 | if (cmd == DISCARD) { | ||
188 | IteEntry ite = {}; | ||
189 | /* remove mapping from interrupt translation table */ | ||
190 | @@ -XXX,XX +XXX,XX @@ static void process_cmdq(GICv3ITSState *s) | ||
191 | MemTxResult res = MEMTX_OK; | ||
192 | bool result = true; | ||
193 | uint8_t cmd; | ||
194 | + int i; | ||
195 | |||
196 | if (!(s->ctlr & ITS_CTLR_ENABLED)) { | ||
197 | return; | ||
198 | @@ -XXX,XX +XXX,XX @@ static void process_cmdq(GICv3ITSState *s) | ||
199 | break; | ||
200 | case GITS_CMD_INV: | ||
201 | case GITS_CMD_INVALL: | ||
202 | + /* | ||
203 | + * Current implementation doesn't cache any ITS tables, | ||
204 | + * but the calculated lpi priority information. We only | ||
205 | + * need to trigger lpi priority re-calculation to be in | ||
206 | + * sync with LPI config table or pending table changes. | ||
207 | + */ | ||
208 | + for (i = 0; i < s->gicv3->num_cpu; i++) { | ||
209 | + gicv3_redist_update_lpi(&s->gicv3->cpu[i]); | ||
210 | + } | ||
211 | break; | ||
212 | default: | ||
213 | break; | ||
214 | diff --git a/hw/intc/arm_gicv3_redist.c b/hw/intc/arm_gicv3_redist.c | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/hw/intc/arm_gicv3_redist.c | ||
217 | +++ b/hw/intc/arm_gicv3_redist.c | ||
218 | @@ -XXX,XX +XXX,XX @@ static MemTxResult gicr_writel(GICv3CPUState *cs, hwaddr offset, | ||
219 | if (cs->gicr_typer & GICR_TYPER_PLPIS) { | ||
220 | if (value & GICR_CTLR_ENABLE_LPIS) { | ||
221 | cs->gicr_ctlr |= GICR_CTLR_ENABLE_LPIS; | ||
222 | + /* Check for any pending interr in pending table */ | ||
223 | + gicv3_redist_update_lpi(cs); | ||
224 | + gicv3_redist_update(cs); | ||
225 | } else { | ||
226 | cs->gicr_ctlr &= ~GICR_CTLR_ENABLE_LPIS; | ||
227 | } | ||
228 | @@ -XXX,XX +XXX,XX @@ MemTxResult gicv3_redist_write(void *opaque, hwaddr offset, uint64_t data, | ||
229 | return r; | ||
230 | } | ||
231 | |||
232 | +static void gicv3_redist_check_lpi_priority(GICv3CPUState *cs, int irq) | ||
233 | +{ | ||
234 | + AddressSpace *as = &cs->gic->dma_as; | ||
235 | + uint64_t lpict_baddr; | ||
236 | + uint8_t lpite; | ||
237 | + uint8_t prio; | ||
238 | + | ||
239 | + lpict_baddr = cs->gicr_propbaser & R_GICR_PROPBASER_PHYADDR_MASK; | ||
240 | + | ||
241 | + address_space_read(as, lpict_baddr + ((irq - GICV3_LPI_INTID_START) * | ||
242 | + sizeof(lpite)), MEMTXATTRS_UNSPECIFIED, &lpite, | ||
243 | + sizeof(lpite)); | ||
244 | + | ||
245 | + if (!(lpite & LPI_CTE_ENABLED)) { | ||
246 | + return; | ||
247 | + } | ||
248 | + | ||
249 | + if (cs->gic->gicd_ctlr & GICD_CTLR_DS) { | ||
250 | + prio = lpite & LPI_PRIORITY_MASK; | ||
251 | + } else { | ||
252 | + prio = ((lpite & LPI_PRIORITY_MASK) >> 1) | 0x80; | ||
253 | + } | ||
254 | + | ||
255 | + if ((prio < cs->hpplpi.prio) || | ||
256 | + ((prio == cs->hpplpi.prio) && (irq <= cs->hpplpi.irq))) { | ||
257 | + cs->hpplpi.irq = irq; | ||
258 | + cs->hpplpi.prio = prio; | ||
259 | + /* LPIs are always non-secure Grp1 interrupts */ | ||
260 | + cs->hpplpi.grp = GICV3_G1NS; | ||
261 | + } | ||
262 | +} | ||
263 | + | ||
264 | +void gicv3_redist_update_lpi(GICv3CPUState *cs) | ||
265 | +{ | ||
266 | + /* | ||
267 | + * This function scans the LPI pending table and for each pending | ||
268 | + * LPI, reads the corresponding entry from LPI configuration table | ||
269 | + * to extract the priority info and determine if the current LPI | ||
270 | + * priority is lower than the last computed high priority lpi interrupt. | ||
271 | + * If yes, replace current LPI as the new high priority lpi interrupt. | ||
272 | + */ | ||
273 | + AddressSpace *as = &cs->gic->dma_as; | ||
274 | + uint64_t lpipt_baddr; | ||
275 | + uint32_t pendt_size = 0; | ||
276 | + uint8_t pend; | ||
277 | + int i, bit; | ||
278 | + uint64_t idbits; | ||
279 | + | ||
280 | + idbits = MIN(FIELD_EX64(cs->gicr_propbaser, GICR_PROPBASER, IDBITS), | ||
281 | + GICD_TYPER_IDBITS); | ||
282 | + | ||
283 | + if (!(cs->gicr_ctlr & GICR_CTLR_ENABLE_LPIS) || !cs->gicr_propbaser || | ||
284 | + !cs->gicr_pendbaser) { | ||
285 | + return; | ||
286 | + } | ||
287 | + | ||
288 | + cs->hpplpi.prio = 0xff; | ||
289 | + | ||
290 | + lpipt_baddr = cs->gicr_pendbaser & R_GICR_PENDBASER_PHYADDR_MASK; | ||
291 | + | ||
292 | + /* Determine the highest priority pending interrupt among LPIs */ | ||
293 | + pendt_size = (1ULL << (idbits + 1)); | ||
294 | + | ||
295 | + for (i = GICV3_LPI_INTID_START / 8; i < pendt_size / 8; i++) { | ||
296 | + address_space_read(as, lpipt_baddr + i, MEMTXATTRS_UNSPECIFIED, &pend, | ||
297 | + sizeof(pend)); | ||
298 | + | ||
299 | + while (pend) { | ||
300 | + bit = ctz32(pend); | ||
301 | + gicv3_redist_check_lpi_priority(cs, i * 8 + bit); | ||
302 | + pend &= ~(1 << bit); | ||
303 | + } | ||
304 | + } | ||
305 | +} | ||
306 | + | ||
307 | +void gicv3_redist_lpi_pending(GICv3CPUState *cs, int irq, int level) | ||
308 | +{ | ||
309 | + /* | ||
310 | + * This function updates the pending bit in lpi pending table for | ||
311 | + * the irq being activated or deactivated. | ||
312 | + */ | ||
313 | + AddressSpace *as = &cs->gic->dma_as; | ||
314 | + uint64_t lpipt_baddr; | ||
315 | + bool ispend = false; | ||
316 | + uint8_t pend; | ||
317 | + | 61 | + |
318 | + /* | 62 | + /* |
319 | + * get the bit value corresponding to this irq in the | 63 | + * OCRAM memory |
320 | + * lpi pending table | ||
321 | + */ | 64 | + */ |
322 | + lpipt_baddr = cs->gicr_pendbaser & R_GICR_PENDBASER_PHYADDR_MASK; | 65 | + memory_region_init_ram(&s->ocram, NULL, "imx7.ocram", |
323 | + | 66 | + FSL_IMX7_OCRAM_MEM_SIZE, |
324 | + address_space_read(as, lpipt_baddr + ((irq / 8) * sizeof(pend)), | 67 | + &error_abort); |
325 | + MEMTXATTRS_UNSPECIFIED, &pend, sizeof(pend)); | 68 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_MEM_ADDR, |
326 | + | 69 | + &s->ocram); |
327 | + ispend = extract32(pend, irq % 8, 1); | ||
328 | + | ||
329 | + /* no change in the value of pending bit, return */ | ||
330 | + if (ispend == level) { | ||
331 | + return; | ||
332 | + } | ||
333 | + pend = deposit32(pend, irq % 8, 1, level ? 1 : 0); | ||
334 | + | ||
335 | + address_space_write(as, lpipt_baddr + ((irq / 8) * sizeof(pend)), | ||
336 | + MEMTXATTRS_UNSPECIFIED, &pend, sizeof(pend)); | ||
337 | + | 70 | + |
338 | + /* | 71 | + /* |
339 | + * check if this LPI is better than the current hpplpi, if yes | 72 | + * OCRAM EPDC memory |
340 | + * just set hpplpi.prio and .irq without doing a full rescan | ||
341 | + */ | 73 | + */ |
342 | + if (level) { | 74 | + memory_region_init_ram(&s->ocram_epdc, NULL, "imx7.ocram_epdc", |
343 | + gicv3_redist_check_lpi_priority(cs, irq); | 75 | + FSL_IMX7_OCRAM_EPDC_SIZE, |
344 | + } else { | 76 | + &error_abort); |
345 | + if (irq == cs->hpplpi.irq) { | 77 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_EPDC_ADDR, |
346 | + gicv3_redist_update_lpi(cs); | 78 | + &s->ocram_epdc); |
347 | + } | ||
348 | + } | ||
349 | +} | ||
350 | + | 79 | + |
351 | +void gicv3_redist_process_lpi(GICv3CPUState *cs, int irq, int level) | 80 | + /* |
352 | +{ | 81 | + * OCRAM PXP memory |
353 | + uint64_t idbits; | 82 | + */ |
83 | + memory_region_init_ram(&s->ocram_pxp, NULL, "imx7.ocram_pxp", | ||
84 | + FSL_IMX7_OCRAM_PXP_SIZE, | ||
85 | + &error_abort); | ||
86 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_PXP_ADDR, | ||
87 | + &s->ocram_pxp); | ||
354 | + | 88 | + |
355 | + idbits = MIN(FIELD_EX64(cs->gicr_propbaser, GICR_PROPBASER, IDBITS), | 89 | + /* |
356 | + GICD_TYPER_IDBITS); | 90 | + * OCRAM_S memory |
91 | + */ | ||
92 | + memory_region_init_ram(&s->ocram_s, NULL, "imx7.ocram_s", | ||
93 | + FSL_IMX7_OCRAM_S_SIZE, | ||
94 | + &error_abort); | ||
95 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_S_ADDR, | ||
96 | + &s->ocram_s); | ||
357 | + | 97 | + |
358 | + if (!(cs->gicr_ctlr & GICR_CTLR_ENABLE_LPIS) || !cs->gicr_propbaser || | 98 | + /* |
359 | + !cs->gicr_pendbaser || (irq > (1ULL << (idbits + 1)) - 1) || | 99 | + * ROM memory |
360 | + irq < GICV3_LPI_INTID_START) { | 100 | + */ |
361 | + return; | 101 | + memory_region_init_rom(&s->rom, OBJECT(dev), "imx7.rom", |
362 | + } | 102 | + FSL_IMX7_ROM_SIZE, &error_abort); |
103 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_ROM_ADDR, | ||
104 | + &s->rom); | ||
363 | + | 105 | + |
364 | + /* set/clear the pending bit for this irq */ | 106 | + /* |
365 | + gicv3_redist_lpi_pending(cs, irq, level); | 107 | + * CAAM memory |
366 | + | 108 | + */ |
367 | + gicv3_redist_update(cs); | 109 | + memory_region_init_rom(&s->caam, OBJECT(dev), "imx7.caam", |
368 | +} | 110 | + FSL_IMX7_CAAM_MEM_SIZE, &error_abort); |
369 | + | 111 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_CAAM_MEM_ADDR, |
370 | void gicv3_redist_set_irq(GICv3CPUState *cs, int irq, int level) | 112 | + &s->caam); |
371 | { | 113 | } |
372 | /* Update redistributor state for a change in an external PPI input line */ | 114 | |
115 | static Property fsl_imx7_properties[] = { | ||
373 | -- | 116 | -- |
374 | 2.20.1 | 117 | 2.34.1 |
375 | 118 | ||
376 | 119 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Added register definitions relevant to ITS,implemented overall | 3 | The SRC device is normally used to start the secondary CPU. |
4 | ITS device framework with stubs for ITS control and translater | 4 | |
5 | regions read/write,extended ITS common to handle mmio init between | 5 | When running Linux directly, QEMU is emulating a PSCI interface that UBOOT |
6 | existing kvm device and newer qemu device. | 6 | is installing at boot time and therefore the fact that the SRC device is |
7 | 7 | unimplemented is hidden as Qemu respond directly to PSCI requets without | |
8 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 8 | using the SRC device. |
9 | |||
10 | But if you try to run a more bare metal application (maybe uboot itself), | ||
11 | then it is not possible to start the secondary CPU as the SRC is an | ||
12 | unimplemented device. | ||
13 | |||
14 | This patch adds the ability to start the secondary CPU through the SRC | ||
15 | device so that you can use this feature in bare metal applications. | ||
16 | |||
17 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 19 | Message-id: ce9a0162defd2acee5dc7f8a674743de0cded569.1692964892.git.jcd@tribudubois.net |
11 | Tested-by: Neil Armstrong <narmstrong@baylibre.com> | ||
12 | Message-id: 20210910143951.92242-2-shashi.mallela@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 21 | --- |
15 | hw/intc/gicv3_internal.h | 96 +++++++++- | 22 | include/hw/arm/fsl-imx7.h | 3 +- |
16 | include/hw/intc/arm_gicv3_its_common.h | 9 +- | 23 | include/hw/misc/imx7_src.h | 66 +++++++++ |
17 | hw/intc/arm_gicv3_its.c | 241 +++++++++++++++++++++++++ | 24 | hw/arm/fsl-imx7.c | 8 +- |
18 | hw/intc/arm_gicv3_its_common.c | 7 +- | 25 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++++++ |
19 | hw/intc/arm_gicv3_its_kvm.c | 2 +- | 26 | hw/misc/meson.build | 1 + |
20 | hw/intc/meson.build | 1 + | 27 | hw/misc/trace-events | 4 + |
21 | 6 files changed, 342 insertions(+), 14 deletions(-) | 28 | 6 files changed, 356 insertions(+), 2 deletions(-) |
22 | create mode 100644 hw/intc/arm_gicv3_its.c | 29 | create mode 100644 include/hw/misc/imx7_src.h |
23 | 30 | create mode 100644 hw/misc/imx7_src.c | |
24 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 31 | |
32 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/gicv3_internal.h | 34 | --- a/include/hw/arm/fsl-imx7.h |
27 | +++ b/hw/intc/gicv3_internal.h | 35 | +++ b/include/hw/arm/fsl-imx7.h |
28 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ |
29 | #ifndef QEMU_ARM_GICV3_INTERNAL_H | 37 | #include "hw/misc/imx7_ccm.h" |
30 | #define QEMU_ARM_GICV3_INTERNAL_H | 38 | #include "hw/misc/imx7_snvs.h" |
31 | 39 | #include "hw/misc/imx7_gpr.h" | |
32 | +#include "hw/registerfields.h" | 40 | +#include "hw/misc/imx7_src.h" |
33 | #include "hw/intc/arm_gicv3_common.h" | 41 | #include "hw/watchdog/wdt_imx2.h" |
34 | 42 | #include "hw/gpio/imx_gpio.h" | |
35 | /* Distributor registers, as offsets from the distributor base address */ | 43 | #include "hw/char/imx_serial.h" |
36 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
37 | #define GICD_CTLR_E1NWF (1U << 7) | 45 | IMX7CCMState ccm; |
38 | #define GICD_CTLR_RWP (1U << 31) | 46 | IMX7AnalogState analog; |
39 | 47 | IMX7SNVSState snvs; | |
40 | +/* 16 bits EventId */ | 48 | + IMX7SRCState src; |
41 | +#define GICD_TYPER_IDBITS 0xf | 49 | IMXGPCv2State gpcv2; |
42 | + | 50 | IMXSPIState spi[FSL_IMX7_NUM_ECSPIS]; |
43 | /* | 51 | IMXI2CState i2c[FSL_IMX7_NUM_I2CS]; |
44 | * Redistributor frame offsets from RD_base | 52 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { |
45 | */ | 53 | FSL_IMX7_GPC_ADDR = 0x303A0000, |
46 | @@ -XXX,XX +XXX,XX @@ | 54 | |
47 | #define GICR_WAKER_ProcessorSleep (1U << 1) | 55 | FSL_IMX7_SRC_ADDR = 0x30390000, |
48 | #define GICR_WAKER_ChildrenAsleep (1U << 2) | 56 | - FSL_IMX7_SRC_SIZE = (4 * KiB), |
49 | 57 | ||
50 | -#define GICR_PROPBASER_OUTER_CACHEABILITY_MASK (7ULL << 56) | 58 | FSL_IMX7_CCM_ADDR = 0x30380000, |
51 | -#define GICR_PROPBASER_ADDR_MASK (0xfffffffffULL << 12) | 59 | |
52 | -#define GICR_PROPBASER_SHAREABILITY_MASK (3U << 10) | 60 | diff --git a/include/hw/misc/imx7_src.h b/include/hw/misc/imx7_src.h |
53 | -#define GICR_PROPBASER_CACHEABILITY_MASK (7U << 7) | ||
54 | -#define GICR_PROPBASER_IDBITS_MASK (0x1f) | ||
55 | +FIELD(GICR_PROPBASER, IDBITS, 0, 5) | ||
56 | +FIELD(GICR_PROPBASER, INNERCACHE, 7, 3) | ||
57 | +FIELD(GICR_PROPBASER, SHAREABILITY, 10, 2) | ||
58 | +FIELD(GICR_PROPBASER, PHYADDR, 12, 40) | ||
59 | +FIELD(GICR_PROPBASER, OUTERCACHE, 56, 3) | ||
60 | |||
61 | -#define GICR_PENDBASER_PTZ (1ULL << 62) | ||
62 | -#define GICR_PENDBASER_OUTER_CACHEABILITY_MASK (7ULL << 56) | ||
63 | -#define GICR_PENDBASER_ADDR_MASK (0xffffffffULL << 16) | ||
64 | -#define GICR_PENDBASER_SHAREABILITY_MASK (3U << 10) | ||
65 | -#define GICR_PENDBASER_CACHEABILITY_MASK (7U << 7) | ||
66 | +FIELD(GICR_PENDBASER, INNERCACHE, 7, 3) | ||
67 | +FIELD(GICR_PENDBASER, SHAREABILITY, 10, 2) | ||
68 | +FIELD(GICR_PENDBASER, PHYADDR, 16, 36) | ||
69 | +FIELD(GICR_PENDBASER, OUTERCACHE, 56, 3) | ||
70 | +FIELD(GICR_PENDBASER, PTZ, 62, 1) | ||
71 | |||
72 | #define ICC_CTLR_EL1_CBPR (1U << 0) | ||
73 | #define ICC_CTLR_EL1_EOIMODE (1U << 1) | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | #define ICH_VTR_EL2_PREBITS_SHIFT 26 | ||
76 | #define ICH_VTR_EL2_PRIBITS_SHIFT 29 | ||
77 | |||
78 | +/* ITS Registers */ | ||
79 | + | ||
80 | +FIELD(GITS_BASER, SIZE, 0, 8) | ||
81 | +FIELD(GITS_BASER, PAGESIZE, 8, 2) | ||
82 | +FIELD(GITS_BASER, SHAREABILITY, 10, 2) | ||
83 | +FIELD(GITS_BASER, PHYADDR, 12, 36) | ||
84 | +FIELD(GITS_BASER, PHYADDRL_64K, 16, 32) | ||
85 | +FIELD(GITS_BASER, PHYADDRH_64K, 12, 4) | ||
86 | +FIELD(GITS_BASER, ENTRYSIZE, 48, 5) | ||
87 | +FIELD(GITS_BASER, OUTERCACHE, 53, 3) | ||
88 | +FIELD(GITS_BASER, TYPE, 56, 3) | ||
89 | +FIELD(GITS_BASER, INNERCACHE, 59, 3) | ||
90 | +FIELD(GITS_BASER, INDIRECT, 62, 1) | ||
91 | +FIELD(GITS_BASER, VALID, 63, 1) | ||
92 | + | ||
93 | +FIELD(GITS_CTLR, QUIESCENT, 31, 1) | ||
94 | + | ||
95 | +FIELD(GITS_TYPER, PHYSICAL, 0, 1) | ||
96 | +FIELD(GITS_TYPER, ITT_ENTRY_SIZE, 4, 4) | ||
97 | +FIELD(GITS_TYPER, IDBITS, 8, 5) | ||
98 | +FIELD(GITS_TYPER, DEVBITS, 13, 5) | ||
99 | +FIELD(GITS_TYPER, SEIS, 18, 1) | ||
100 | +FIELD(GITS_TYPER, PTA, 19, 1) | ||
101 | +FIELD(GITS_TYPER, CIDBITS, 32, 4) | ||
102 | +FIELD(GITS_TYPER, CIL, 36, 1) | ||
103 | + | ||
104 | +#define GITS_BASER_PAGESIZE_4K 0 | ||
105 | +#define GITS_BASER_PAGESIZE_16K 1 | ||
106 | +#define GITS_BASER_PAGESIZE_64K 2 | ||
107 | + | ||
108 | +#define GITS_BASER_TYPE_DEVICE 1ULL | ||
109 | +#define GITS_BASER_TYPE_COLLECTION 4ULL | ||
110 | + | ||
111 | +/** | ||
112 | + * Default features advertised by this version of ITS | ||
113 | + */ | ||
114 | +/* Physical LPIs supported */ | ||
115 | +#define GITS_TYPE_PHYSICAL (1U << 0) | ||
116 | + | ||
117 | +/* | ||
118 | + * 12 bytes Interrupt translation Table Entry size | ||
119 | + * as per Table 5.3 in GICv3 spec | ||
120 | + * ITE Lower 8 Bytes | ||
121 | + * Bits: | 49 ... 26 | 25 ... 2 | 1 | 0 | | ||
122 | + * Values: | 1023 | IntNum | IntType | Valid | | ||
123 | + * ITE Higher 4 Bytes | ||
124 | + * Bits: | 31 ... 16 | 15 ...0 | | ||
125 | + * Values: | vPEID | ICID | | ||
126 | + */ | ||
127 | +#define ITS_ITT_ENTRY_SIZE 0xC | ||
128 | + | ||
129 | +/* 16 bits EventId */ | ||
130 | +#define ITS_IDBITS GICD_TYPER_IDBITS | ||
131 | + | ||
132 | +/* 16 bits DeviceId */ | ||
133 | +#define ITS_DEVBITS 0xF | ||
134 | + | ||
135 | +/* 16 bits CollectionId */ | ||
136 | +#define ITS_CIDBITS 0xF | ||
137 | + | ||
138 | +/* | ||
139 | + * 8 bytes Device Table Entry size | ||
140 | + * Valid = 1 bit,ITTAddr = 44 bits,Size = 5 bits | ||
141 | + */ | ||
142 | +#define GITS_DTE_SIZE (0x8ULL) | ||
143 | + | ||
144 | +/* | ||
145 | + * 8 bytes Collection Table Entry size | ||
146 | + * Valid = 1 bit,RDBase = 36 bits(considering max RDBASE) | ||
147 | + */ | ||
148 | +#define GITS_CTE_SIZE (0x8ULL) | ||
149 | + | ||
150 | /* Special interrupt IDs */ | ||
151 | #define INTID_SECURE 1020 | ||
152 | #define INTID_NONSECURE 1021 | ||
153 | diff --git a/include/hw/intc/arm_gicv3_its_common.h b/include/hw/intc/arm_gicv3_its_common.h | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/include/hw/intc/arm_gicv3_its_common.h | ||
156 | +++ b/include/hw/intc/arm_gicv3_its_common.h | ||
157 | @@ -XXX,XX +XXX,XX @@ | ||
158 | #include "hw/intc/arm_gicv3_common.h" | ||
159 | #include "qom/object.h" | ||
160 | |||
161 | +#define TYPE_ARM_GICV3_ITS "arm-gicv3-its" | ||
162 | + | ||
163 | #define ITS_CONTROL_SIZE 0x10000 | ||
164 | #define ITS_TRANS_SIZE 0x10000 | ||
165 | #define ITS_SIZE (ITS_CONTROL_SIZE + ITS_TRANS_SIZE) | ||
166 | |||
167 | #define GITS_CTLR 0x0 | ||
168 | #define GITS_IIDR 0x4 | ||
169 | +#define GITS_TYPER 0x8 | ||
170 | #define GITS_CBASER 0x80 | ||
171 | #define GITS_CWRITER 0x88 | ||
172 | #define GITS_CREADR 0x90 | ||
173 | #define GITS_BASER 0x100 | ||
174 | |||
175 | +#define GITS_TRANSLATER 0x0040 | ||
176 | + | ||
177 | struct GICv3ITSState { | ||
178 | SysBusDevice parent_obj; | ||
179 | |||
180 | @@ -XXX,XX +XXX,XX @@ struct GICv3ITSState { | ||
181 | /* Registers */ | ||
182 | uint32_t ctlr; | ||
183 | uint32_t iidr; | ||
184 | + uint64_t typer; | ||
185 | uint64_t cbaser; | ||
186 | uint64_t cwriter; | ||
187 | uint64_t creadr; | ||
188 | @@ -XXX,XX +XXX,XX @@ struct GICv3ITSState { | ||
189 | |||
190 | typedef struct GICv3ITSState GICv3ITSState; | ||
191 | |||
192 | -void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops); | ||
193 | +void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops, | ||
194 | + const MemoryRegionOps *tops); | ||
195 | |||
196 | #define TYPE_ARM_GICV3_ITS_COMMON "arm-gicv3-its-common" | ||
197 | typedef struct GICv3ITSCommonClass GICv3ITSCommonClass; | ||
198 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c | ||
199 | new file mode 100644 | 61 | new file mode 100644 |
200 | index XXXXXXX..XXXXXXX | 62 | index XXXXXXX..XXXXXXX |
201 | --- /dev/null | 63 | --- /dev/null |
202 | +++ b/hw/intc/arm_gicv3_its.c | 64 | +++ b/include/hw/misc/imx7_src.h |
203 | @@ -XXX,XX +XXX,XX @@ | 65 | @@ -XXX,XX +XXX,XX @@ |
204 | +/* | 66 | +/* |
205 | + * ITS emulation for a GICv3-based system | 67 | + * IMX7 System Reset Controller |
206 | + * | 68 | + * |
207 | + * Copyright Linaro.org 2021 | 69 | + * Copyright (C) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> |
208 | + * | 70 | + * |
209 | + * Authors: | 71 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
210 | + * Shashi Mallela <shashi.mallela@linaro.org> | 72 | + * See the COPYING file in the top-level directory. |
73 | + */ | ||
74 | + | ||
75 | +#ifndef IMX7_SRC_H | ||
76 | +#define IMX7_SRC_H | ||
77 | + | ||
78 | +#include "hw/sysbus.h" | ||
79 | +#include "qemu/bitops.h" | ||
80 | +#include "qom/object.h" | ||
81 | + | ||
82 | +#define SRC_SCR 0 | ||
83 | +#define SRC_A7RCR0 1 | ||
84 | +#define SRC_A7RCR1 2 | ||
85 | +#define SRC_M4RCR 3 | ||
86 | +#define SRC_ERCR 5 | ||
87 | +#define SRC_HSICPHY_RCR 7 | ||
88 | +#define SRC_USBOPHY1_RCR 8 | ||
89 | +#define SRC_USBOPHY2_RCR 9 | ||
90 | +#define SRC_MPIPHY_RCR 10 | ||
91 | +#define SRC_PCIEPHY_RCR 11 | ||
92 | +#define SRC_SBMR1 22 | ||
93 | +#define SRC_SRSR 23 | ||
94 | +#define SRC_SISR 26 | ||
95 | +#define SRC_SIMR 27 | ||
96 | +#define SRC_SBMR2 28 | ||
97 | +#define SRC_GPR1 29 | ||
98 | +#define SRC_GPR2 30 | ||
99 | +#define SRC_GPR3 31 | ||
100 | +#define SRC_GPR4 32 | ||
101 | +#define SRC_GPR5 33 | ||
102 | +#define SRC_GPR6 34 | ||
103 | +#define SRC_GPR7 35 | ||
104 | +#define SRC_GPR8 36 | ||
105 | +#define SRC_GPR9 37 | ||
106 | +#define SRC_GPR10 38 | ||
107 | +#define SRC_MAX 39 | ||
108 | + | ||
109 | +/* SRC_A7SCR1 */ | ||
110 | +#define R_CORE1_ENABLE_SHIFT 1 | ||
111 | +#define R_CORE1_ENABLE_LENGTH 1 | ||
112 | +/* SRC_A7SCR0 */ | ||
113 | +#define R_CORE1_RST_SHIFT 5 | ||
114 | +#define R_CORE1_RST_LENGTH 1 | ||
115 | +#define R_CORE0_RST_SHIFT 4 | ||
116 | +#define R_CORE0_RST_LENGTH 1 | ||
117 | + | ||
118 | +#define TYPE_IMX7_SRC "imx7.src" | ||
119 | +OBJECT_DECLARE_SIMPLE_TYPE(IMX7SRCState, IMX7_SRC) | ||
120 | + | ||
121 | +struct IMX7SRCState { | ||
122 | + /* <private> */ | ||
123 | + SysBusDevice parent_obj; | ||
124 | + | ||
125 | + /* <public> */ | ||
126 | + MemoryRegion iomem; | ||
127 | + | ||
128 | + uint32_t regs[SRC_MAX]; | ||
129 | +}; | ||
130 | + | ||
131 | +#endif /* IMX7_SRC_H */ | ||
132 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/fsl-imx7.c | ||
135 | +++ b/hw/arm/fsl-imx7.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
137 | */ | ||
138 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); | ||
139 | |||
140 | + /* | ||
141 | + * SRC | ||
142 | + */ | ||
143 | + object_initialize_child(obj, "src", &s->src, TYPE_IMX7_SRC); | ||
144 | + | ||
145 | /* | ||
146 | * ECSPIs | ||
147 | */ | ||
148 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
149 | /* | ||
150 | * SRC | ||
151 | */ | ||
152 | - create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | ||
153 | + sysbus_realize(SYS_BUS_DEVICE(&s->src), &error_abort); | ||
154 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX7_SRC_ADDR); | ||
155 | |||
156 | /* | ||
157 | * Watchdogs | ||
158 | diff --git a/hw/misc/imx7_src.c b/hw/misc/imx7_src.c | ||
159 | new file mode 100644 | ||
160 | index XXXXXXX..XXXXXXX | ||
161 | --- /dev/null | ||
162 | +++ b/hw/misc/imx7_src.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | +/* | ||
165 | + * IMX7 System Reset Controller | ||
211 | + * | 166 | + * |
212 | + * This work is licensed under the terms of the GNU GPL, version 2 or (at your | 167 | + * Copyright (c) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> |
213 | + * option) any later version. See the COPYING file in the top-level directory. | 168 | + * |
169 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
170 | + * See the COPYING file in the top-level directory. | ||
214 | + * | 171 | + * |
215 | + */ | 172 | + */ |
216 | + | 173 | + |
217 | +#include "qemu/osdep.h" | 174 | +#include "qemu/osdep.h" |
175 | +#include "hw/misc/imx7_src.h" | ||
176 | +#include "migration/vmstate.h" | ||
177 | +#include "qemu/bitops.h" | ||
218 | +#include "qemu/log.h" | 178 | +#include "qemu/log.h" |
219 | +#include "hw/qdev-properties.h" | 179 | +#include "qemu/main-loop.h" |
220 | +#include "hw/intc/arm_gicv3_its_common.h" | 180 | +#include "qemu/module.h" |
221 | +#include "gicv3_internal.h" | 181 | +#include "target/arm/arm-powerctl.h" |
222 | +#include "qom/object.h" | 182 | +#include "hw/core/cpu.h" |
223 | +#include "qapi/error.h" | 183 | +#include "hw/registerfields.h" |
224 | + | 184 | + |
225 | +typedef struct GICv3ITSClass GICv3ITSClass; | 185 | +#include "trace.h" |
226 | +/* This is reusing the GICv3ITSState typedef from ARM_GICV3_ITS_COMMON */ | 186 | + |
227 | +DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSClass, | 187 | +static const char *imx7_src_reg_name(uint32_t reg) |
228 | + ARM_GICV3_ITS, TYPE_ARM_GICV3_ITS) | 188 | +{ |
229 | + | 189 | + static char unknown[20]; |
230 | +struct GICv3ITSClass { | 190 | + |
231 | + GICv3ITSCommonClass parent_class; | 191 | + switch (reg) { |
232 | + void (*parent_reset)(DeviceState *dev); | 192 | + case SRC_SCR: |
193 | + return "SRC_SCR"; | ||
194 | + case SRC_A7RCR0: | ||
195 | + return "SRC_A7RCR0"; | ||
196 | + case SRC_A7RCR1: | ||
197 | + return "SRC_A7RCR1"; | ||
198 | + case SRC_M4RCR: | ||
199 | + return "SRC_M4RCR"; | ||
200 | + case SRC_ERCR: | ||
201 | + return "SRC_ERCR"; | ||
202 | + case SRC_HSICPHY_RCR: | ||
203 | + return "SRC_HSICPHY_RCR"; | ||
204 | + case SRC_USBOPHY1_RCR: | ||
205 | + return "SRC_USBOPHY1_RCR"; | ||
206 | + case SRC_USBOPHY2_RCR: | ||
207 | + return "SRC_USBOPHY2_RCR"; | ||
208 | + case SRC_PCIEPHY_RCR: | ||
209 | + return "SRC_PCIEPHY_RCR"; | ||
210 | + case SRC_SBMR1: | ||
211 | + return "SRC_SBMR1"; | ||
212 | + case SRC_SRSR: | ||
213 | + return "SRC_SRSR"; | ||
214 | + case SRC_SISR: | ||
215 | + return "SRC_SISR"; | ||
216 | + case SRC_SIMR: | ||
217 | + return "SRC_SIMR"; | ||
218 | + case SRC_SBMR2: | ||
219 | + return "SRC_SBMR2"; | ||
220 | + case SRC_GPR1: | ||
221 | + return "SRC_GPR1"; | ||
222 | + case SRC_GPR2: | ||
223 | + return "SRC_GPR2"; | ||
224 | + case SRC_GPR3: | ||
225 | + return "SRC_GPR3"; | ||
226 | + case SRC_GPR4: | ||
227 | + return "SRC_GPR4"; | ||
228 | + case SRC_GPR5: | ||
229 | + return "SRC_GPR5"; | ||
230 | + case SRC_GPR6: | ||
231 | + return "SRC_GPR6"; | ||
232 | + case SRC_GPR7: | ||
233 | + return "SRC_GPR7"; | ||
234 | + case SRC_GPR8: | ||
235 | + return "SRC_GPR8"; | ||
236 | + case SRC_GPR9: | ||
237 | + return "SRC_GPR9"; | ||
238 | + case SRC_GPR10: | ||
239 | + return "SRC_GPR10"; | ||
240 | + default: | ||
241 | + sprintf(unknown, "%u ?", reg); | ||
242 | + return unknown; | ||
243 | + } | ||
244 | +} | ||
245 | + | ||
246 | +static const VMStateDescription vmstate_imx7_src = { | ||
247 | + .name = TYPE_IMX7_SRC, | ||
248 | + .version_id = 1, | ||
249 | + .minimum_version_id = 1, | ||
250 | + .fields = (VMStateField[]) { | ||
251 | + VMSTATE_UINT32_ARRAY(regs, IMX7SRCState, SRC_MAX), | ||
252 | + VMSTATE_END_OF_LIST() | ||
253 | + }, | ||
233 | +}; | 254 | +}; |
234 | + | 255 | + |
235 | +static MemTxResult gicv3_its_translation_write(void *opaque, hwaddr offset, | 256 | +static void imx7_src_reset(DeviceState *dev) |
236 | + uint64_t data, unsigned size, | 257 | +{ |
237 | + MemTxAttrs attrs) | 258 | + IMX7SRCState *s = IMX7_SRC(dev); |
238 | +{ | 259 | + |
239 | + return MEMTX_OK; | 260 | + memset(s->regs, 0, sizeof(s->regs)); |
240 | +} | 261 | + |
241 | + | 262 | + /* Set reset values */ |
242 | +static bool its_writel(GICv3ITSState *s, hwaddr offset, | 263 | + s->regs[SRC_SCR] = 0xA0; |
243 | + uint64_t value, MemTxAttrs attrs) | 264 | + s->regs[SRC_SRSR] = 0x1; |
244 | +{ | 265 | + s->regs[SRC_SIMR] = 0x1F; |
245 | + bool result = true; | 266 | +} |
246 | + | 267 | + |
247 | + return result; | 268 | +static uint64_t imx7_src_read(void *opaque, hwaddr offset, unsigned size) |
248 | +} | 269 | +{ |
249 | + | 270 | + uint32_t value = 0; |
250 | +static bool its_readl(GICv3ITSState *s, hwaddr offset, | 271 | + IMX7SRCState *s = (IMX7SRCState *)opaque; |
251 | + uint64_t *data, MemTxAttrs attrs) | 272 | + uint32_t index = offset >> 2; |
252 | +{ | 273 | + |
253 | + bool result = true; | 274 | + if (index < SRC_MAX) { |
254 | + | 275 | + value = s->regs[index]; |
255 | + return result; | 276 | + } else { |
256 | +} | 277 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" |
257 | + | 278 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); |
258 | +static bool its_writell(GICv3ITSState *s, hwaddr offset, | 279 | + } |
259 | + uint64_t value, MemTxAttrs attrs) | 280 | + |
260 | +{ | 281 | + trace_imx7_src_read(imx7_src_reg_name(index), value); |
261 | + bool result = true; | 282 | + |
262 | + | 283 | + return value; |
263 | + return result; | 284 | +} |
264 | +} | 285 | + |
265 | + | 286 | + |
266 | +static bool its_readll(GICv3ITSState *s, hwaddr offset, | 287 | +/* |
267 | + uint64_t *data, MemTxAttrs attrs) | 288 | + * The reset is asynchronous so we need to defer clearing the reset |
268 | +{ | 289 | + * bit until the work is completed. |
269 | + bool result = true; | 290 | + */ |
270 | + | 291 | + |
271 | + return result; | 292 | +struct SRCSCRResetInfo { |
272 | +} | 293 | + IMX7SRCState *s; |
273 | + | 294 | + uint32_t reset_bit; |
274 | +static MemTxResult gicv3_its_read(void *opaque, hwaddr offset, uint64_t *data, | 295 | +}; |
275 | + unsigned size, MemTxAttrs attrs) | 296 | + |
276 | +{ | 297 | +static void imx7_clear_reset_bit(CPUState *cpu, run_on_cpu_data data) |
277 | + GICv3ITSState *s = (GICv3ITSState *)opaque; | 298 | +{ |
278 | + bool result; | 299 | + struct SRCSCRResetInfo *ri = data.host_ptr; |
279 | + | 300 | + IMX7SRCState *s = ri->s; |
280 | + switch (size) { | 301 | + |
281 | + case 4: | 302 | + assert(qemu_mutex_iothread_locked()); |
282 | + result = its_readl(s, offset, data, attrs); | 303 | + |
304 | + s->regs[SRC_A7RCR0] = deposit32(s->regs[SRC_A7RCR0], ri->reset_bit, 1, 0); | ||
305 | + | ||
306 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); | ||
307 | + | ||
308 | + g_free(ri); | ||
309 | +} | ||
310 | + | ||
311 | +static void imx7_defer_clear_reset_bit(uint32_t cpuid, | ||
312 | + IMX7SRCState *s, | ||
313 | + uint32_t reset_shift) | ||
314 | +{ | ||
315 | + struct SRCSCRResetInfo *ri; | ||
316 | + CPUState *cpu = arm_get_cpu_by_id(cpuid); | ||
317 | + | ||
318 | + if (!cpu) { | ||
319 | + return; | ||
320 | + } | ||
321 | + | ||
322 | + ri = g_new(struct SRCSCRResetInfo, 1); | ||
323 | + ri->s = s; | ||
324 | + ri->reset_bit = reset_shift; | ||
325 | + | ||
326 | + async_run_on_cpu(cpu, imx7_clear_reset_bit, RUN_ON_CPU_HOST_PTR(ri)); | ||
327 | +} | ||
328 | + | ||
329 | + | ||
330 | +static void imx7_src_write(void *opaque, hwaddr offset, uint64_t value, | ||
331 | + unsigned size) | ||
332 | +{ | ||
333 | + IMX7SRCState *s = (IMX7SRCState *)opaque; | ||
334 | + uint32_t index = offset >> 2; | ||
335 | + long unsigned int change_mask; | ||
336 | + uint32_t current_value = value; | ||
337 | + | ||
338 | + if (index >= SRC_MAX) { | ||
339 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
340 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); | ||
341 | + return; | ||
342 | + } | ||
343 | + | ||
344 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); | ||
345 | + | ||
346 | + change_mask = s->regs[index] ^ (uint32_t)current_value; | ||
347 | + | ||
348 | + switch (index) { | ||
349 | + case SRC_A7RCR0: | ||
350 | + if (FIELD_EX32(change_mask, CORE0, RST)) { | ||
351 | + arm_reset_cpu(0); | ||
352 | + imx7_defer_clear_reset_bit(0, s, R_CORE0_RST_SHIFT); | ||
353 | + } | ||
354 | + if (FIELD_EX32(change_mask, CORE1, RST)) { | ||
355 | + arm_reset_cpu(1); | ||
356 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); | ||
357 | + } | ||
358 | + s->regs[index] = current_value; | ||
283 | + break; | 359 | + break; |
284 | + case 8: | 360 | + case SRC_A7RCR1: |
285 | + result = its_readll(s, offset, data, attrs); | 361 | + /* |
362 | + * On real hardware when the system reset controller starts a | ||
363 | + * secondary CPU it runs through some boot ROM code which reads | ||
364 | + * the SRC_GPRX registers controlling the start address and branches | ||
365 | + * to it. | ||
366 | + * Here we are taking a short cut and branching directly to the | ||
367 | + * requested address (we don't want to run the boot ROM code inside | ||
368 | + * QEMU) | ||
369 | + */ | ||
370 | + if (FIELD_EX32(change_mask, CORE1, ENABLE)) { | ||
371 | + if (FIELD_EX32(current_value, CORE1, ENABLE)) { | ||
372 | + /* CORE 1 is brought up */ | ||
373 | + arm_set_cpu_on(1, s->regs[SRC_GPR3], s->regs[SRC_GPR4], | ||
374 | + 3, false); | ||
375 | + } else { | ||
376 | + /* CORE 1 is shut down */ | ||
377 | + arm_set_cpu_off(1); | ||
378 | + } | ||
379 | + /* We clear the reset bits as the processor changed state */ | ||
380 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); | ||
381 | + clear_bit(R_CORE1_RST_SHIFT, &change_mask); | ||
382 | + } | ||
383 | + s->regs[index] = current_value; | ||
286 | + break; | 384 | + break; |
287 | + default: | 385 | + default: |
288 | + result = false; | 386 | + s->regs[index] = current_value; |
289 | + break; | 387 | + break; |
290 | + } | 388 | + } |
291 | + | 389 | +} |
292 | + if (!result) { | 390 | + |
293 | + qemu_log_mask(LOG_GUEST_ERROR, | 391 | +static const struct MemoryRegionOps imx7_src_ops = { |
294 | + "%s: invalid guest read at offset " TARGET_FMT_plx | 392 | + .read = imx7_src_read, |
295 | + "size %u\n", __func__, offset, size); | 393 | + .write = imx7_src_write, |
394 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
395 | + .valid = { | ||
296 | + /* | 396 | + /* |
297 | + * The spec requires that reserved registers are RAZ/WI; | 397 | + * Our device would not work correctly if the guest was doing |
298 | + * so use false returns from leaf functions as a way to | 398 | + * unaligned access. This might not be a limitation on the real |
299 | + * trigger the guest-error logging but don't return it to | 399 | + * device but in practice there is no reason for a guest to access |
300 | + * the caller, or we'll cause a spurious guest data abort. | 400 | + * this device unaligned. |
301 | + */ | 401 | + */ |
302 | + *data = 0; | 402 | + .min_access_size = 4, |
303 | + } | 403 | + .max_access_size = 4, |
304 | + return MEMTX_OK; | 404 | + .unaligned = false, |
305 | +} | 405 | + }, |
306 | + | ||
307 | +static MemTxResult gicv3_its_write(void *opaque, hwaddr offset, uint64_t data, | ||
308 | + unsigned size, MemTxAttrs attrs) | ||
309 | +{ | ||
310 | + GICv3ITSState *s = (GICv3ITSState *)opaque; | ||
311 | + bool result; | ||
312 | + | ||
313 | + switch (size) { | ||
314 | + case 4: | ||
315 | + result = its_writel(s, offset, data, attrs); | ||
316 | + break; | ||
317 | + case 8: | ||
318 | + result = its_writell(s, offset, data, attrs); | ||
319 | + break; | ||
320 | + default: | ||
321 | + result = false; | ||
322 | + break; | ||
323 | + } | ||
324 | + | ||
325 | + if (!result) { | ||
326 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
327 | + "%s: invalid guest write at offset " TARGET_FMT_plx | ||
328 | + "size %u\n", __func__, offset, size); | ||
329 | + /* | ||
330 | + * The spec requires that reserved registers are RAZ/WI; | ||
331 | + * so use false returns from leaf functions as a way to | ||
332 | + * trigger the guest-error logging but don't return it to | ||
333 | + * the caller, or we'll cause a spurious guest data abort. | ||
334 | + */ | ||
335 | + } | ||
336 | + return MEMTX_OK; | ||
337 | +} | ||
338 | + | ||
339 | +static const MemoryRegionOps gicv3_its_control_ops = { | ||
340 | + .read_with_attrs = gicv3_its_read, | ||
341 | + .write_with_attrs = gicv3_its_write, | ||
342 | + .valid.min_access_size = 4, | ||
343 | + .valid.max_access_size = 8, | ||
344 | + .impl.min_access_size = 4, | ||
345 | + .impl.max_access_size = 8, | ||
346 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
347 | +}; | 406 | +}; |
348 | + | 407 | + |
349 | +static const MemoryRegionOps gicv3_its_translation_ops = { | 408 | +static void imx7_src_realize(DeviceState *dev, Error **errp) |
350 | + .write_with_attrs = gicv3_its_translation_write, | 409 | +{ |
351 | + .valid.min_access_size = 2, | 410 | + IMX7SRCState *s = IMX7_SRC(dev); |
352 | + .valid.max_access_size = 4, | 411 | + |
353 | + .impl.min_access_size = 2, | 412 | + memory_region_init_io(&s->iomem, OBJECT(dev), &imx7_src_ops, s, |
354 | + .impl.max_access_size = 4, | 413 | + TYPE_IMX7_SRC, 0x1000); |
355 | + .endianness = DEVICE_NATIVE_ENDIAN, | 414 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); |
415 | +} | ||
416 | + | ||
417 | +static void imx7_src_class_init(ObjectClass *klass, void *data) | ||
418 | +{ | ||
419 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
420 | + | ||
421 | + dc->realize = imx7_src_realize; | ||
422 | + dc->reset = imx7_src_reset; | ||
423 | + dc->vmsd = &vmstate_imx7_src; | ||
424 | + dc->desc = "i.MX6 System Reset Controller"; | ||
425 | +} | ||
426 | + | ||
427 | +static const TypeInfo imx7_src_info = { | ||
428 | + .name = TYPE_IMX7_SRC, | ||
429 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
430 | + .instance_size = sizeof(IMX7SRCState), | ||
431 | + .class_init = imx7_src_class_init, | ||
356 | +}; | 432 | +}; |
357 | + | 433 | + |
358 | +static void gicv3_arm_its_realize(DeviceState *dev, Error **errp) | 434 | +static void imx7_src_register_types(void) |
359 | +{ | 435 | +{ |
360 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | 436 | + type_register_static(&imx7_src_info); |
361 | + int i; | 437 | +} |
362 | + | 438 | + |
363 | + for (i = 0; i < s->gicv3->num_cpu; i++) { | 439 | +type_init(imx7_src_register_types) |
364 | + if (!(s->gicv3->cpu[i].gicr_typer & GICR_TYPER_PLPIS)) { | 440 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
365 | + error_setg(errp, "Physical LPI not supported by CPU %d", i); | ||
366 | + return; | ||
367 | + } | ||
368 | + } | ||
369 | + | ||
370 | + gicv3_its_init_mmio(s, &gicv3_its_control_ops, &gicv3_its_translation_ops); | ||
371 | + | ||
372 | + /* set the ITS default features supported */ | ||
373 | + s->typer = FIELD_DP64(s->typer, GITS_TYPER, PHYSICAL, | ||
374 | + GITS_TYPE_PHYSICAL); | ||
375 | + s->typer = FIELD_DP64(s->typer, GITS_TYPER, ITT_ENTRY_SIZE, | ||
376 | + ITS_ITT_ENTRY_SIZE - 1); | ||
377 | + s->typer = FIELD_DP64(s->typer, GITS_TYPER, IDBITS, ITS_IDBITS); | ||
378 | + s->typer = FIELD_DP64(s->typer, GITS_TYPER, DEVBITS, ITS_DEVBITS); | ||
379 | + s->typer = FIELD_DP64(s->typer, GITS_TYPER, CIL, 1); | ||
380 | + s->typer = FIELD_DP64(s->typer, GITS_TYPER, CIDBITS, ITS_CIDBITS); | ||
381 | +} | ||
382 | + | ||
383 | +static void gicv3_its_reset(DeviceState *dev) | ||
384 | +{ | ||
385 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | ||
386 | + GICv3ITSClass *c = ARM_GICV3_ITS_GET_CLASS(s); | ||
387 | + | ||
388 | + c->parent_reset(dev); | ||
389 | + | ||
390 | + /* Quiescent bit reset to 1 */ | ||
391 | + s->ctlr = FIELD_DP32(s->ctlr, GITS_CTLR, QUIESCENT, 1); | ||
392 | + | ||
393 | + /* | ||
394 | + * setting GITS_BASER0.Type = 0b001 (Device) | ||
395 | + * GITS_BASER1.Type = 0b100 (Collection Table) | ||
396 | + * GITS_BASER<n>.Type,where n = 3 to 7 are 0b00 (Unimplemented) | ||
397 | + * GITS_BASER<0,1>.Page_Size = 64KB | ||
398 | + * and default translation table entry size to 16 bytes | ||
399 | + */ | ||
400 | + s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, TYPE, | ||
401 | + GITS_BASER_TYPE_DEVICE); | ||
402 | + s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, PAGESIZE, | ||
403 | + GITS_BASER_PAGESIZE_64K); | ||
404 | + s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, ENTRYSIZE, | ||
405 | + GITS_DTE_SIZE - 1); | ||
406 | + | ||
407 | + s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, TYPE, | ||
408 | + GITS_BASER_TYPE_COLLECTION); | ||
409 | + s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, PAGESIZE, | ||
410 | + GITS_BASER_PAGESIZE_64K); | ||
411 | + s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, ENTRYSIZE, | ||
412 | + GITS_CTE_SIZE - 1); | ||
413 | +} | ||
414 | + | ||
415 | +static Property gicv3_its_props[] = { | ||
416 | + DEFINE_PROP_LINK("parent-gicv3", GICv3ITSState, gicv3, "arm-gicv3", | ||
417 | + GICv3State *), | ||
418 | + DEFINE_PROP_END_OF_LIST(), | ||
419 | +}; | ||
420 | + | ||
421 | +static void gicv3_its_class_init(ObjectClass *klass, void *data) | ||
422 | +{ | ||
423 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
424 | + GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass); | ||
425 | + | ||
426 | + dc->realize = gicv3_arm_its_realize; | ||
427 | + device_class_set_props(dc, gicv3_its_props); | ||
428 | + device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset); | ||
429 | +} | ||
430 | + | ||
431 | +static const TypeInfo gicv3_its_info = { | ||
432 | + .name = TYPE_ARM_GICV3_ITS, | ||
433 | + .parent = TYPE_ARM_GICV3_ITS_COMMON, | ||
434 | + .instance_size = sizeof(GICv3ITSState), | ||
435 | + .class_init = gicv3_its_class_init, | ||
436 | + .class_size = sizeof(GICv3ITSClass), | ||
437 | +}; | ||
438 | + | ||
439 | +static void gicv3_its_register_types(void) | ||
440 | +{ | ||
441 | + type_register_static(&gicv3_its_info); | ||
442 | +} | ||
443 | + | ||
444 | +type_init(gicv3_its_register_types) | ||
445 | diff --git a/hw/intc/arm_gicv3_its_common.c b/hw/intc/arm_gicv3_its_common.c | ||
446 | index XXXXXXX..XXXXXXX 100644 | 441 | index XXXXXXX..XXXXXXX 100644 |
447 | --- a/hw/intc/arm_gicv3_its_common.c | 442 | --- a/hw/misc/meson.build |
448 | +++ b/hw/intc/arm_gicv3_its_common.c | 443 | +++ b/hw/misc/meson.build |
449 | @@ -XXX,XX +XXX,XX @@ static int gicv3_its_post_load(void *opaque, int version_id) | 444 | @@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_IMX', if_true: files( |
450 | 445 | 'imx6_src.c', | |
451 | static const VMStateDescription vmstate_its = { | 446 | 'imx6ul_ccm.c', |
452 | .name = "arm_gicv3_its", | 447 | 'imx7_ccm.c', |
453 | + .version_id = 1, | 448 | + 'imx7_src.c', |
454 | + .minimum_version_id = 1, | 449 | 'imx7_gpr.c', |
455 | .pre_save = gicv3_its_pre_save, | 450 | 'imx7_snvs.c', |
456 | .post_load = gicv3_its_post_load, | 451 | 'imx_ccm.c', |
457 | .priority = MIG_PRI_GICV3_ITS, | 452 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
458 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps gicv3_its_trans_ops = { | ||
459 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
460 | }; | ||
461 | |||
462 | -void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops) | ||
463 | +void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops, | ||
464 | + const MemoryRegionOps *tops) | ||
465 | { | ||
466 | SysBusDevice *sbd = SYS_BUS_DEVICE(s); | ||
467 | |||
468 | memory_region_init_io(&s->iomem_its_cntrl, OBJECT(s), ops, s, | ||
469 | "control", ITS_CONTROL_SIZE); | ||
470 | memory_region_init_io(&s->iomem_its_translation, OBJECT(s), | ||
471 | - &gicv3_its_trans_ops, s, | ||
472 | + tops ? tops : &gicv3_its_trans_ops, s, | ||
473 | "translation", ITS_TRANS_SIZE); | ||
474 | |||
475 | /* Our two regions are always adjacent, therefore we now combine them | ||
476 | diff --git a/hw/intc/arm_gicv3_its_kvm.c b/hw/intc/arm_gicv3_its_kvm.c | ||
477 | index XXXXXXX..XXXXXXX 100644 | 453 | index XXXXXXX..XXXXXXX 100644 |
478 | --- a/hw/intc/arm_gicv3_its_kvm.c | 454 | --- a/hw/misc/trace-events |
479 | +++ b/hw/intc/arm_gicv3_its_kvm.c | 455 | +++ b/hw/misc/trace-events |
480 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_realize(DeviceState *dev, Error **errp) | 456 | @@ -XXX,XX +XXX,XX @@ ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d" |
481 | kvm_arm_register_device(&s->iomem_its_cntrl, -1, KVM_DEV_ARM_VGIC_GRP_ADDR, | 457 | ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 |
482 | KVM_VGIC_ITS_ADDR_TYPE, s->dev_fd, 0); | 458 | ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 |
483 | 459 | ||
484 | - gicv3_its_init_mmio(s, NULL); | 460 | +# imx7_src.c |
485 | + gicv3_its_init_mmio(s, NULL, NULL); | 461 | +imx7_src_read(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 |
486 | 462 | +imx7_src_write(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 | |
487 | if (!kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_ITS_REGS, | 463 | + |
488 | GITS_CTLR)) { | 464 | # iotkit-sysinfo.c |
489 | diff --git a/hw/intc/meson.build b/hw/intc/meson.build | 465 | iotkit_sysinfo_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" |
490 | index XXXXXXX..XXXXXXX 100644 | 466 | iotkit_sysinfo_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" |
491 | --- a/hw/intc/meson.build | ||
492 | +++ b/hw/intc/meson.build | ||
493 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARM_GIC', if_true: files( | ||
494 | 'arm_gicv3_dist.c', | ||
495 | 'arm_gicv3_its_common.c', | ||
496 | 'arm_gicv3_redist.c', | ||
497 | + 'arm_gicv3_its.c', | ||
498 | )) | ||
499 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_pic.c')) | ||
500 | softmmu_ss.add(when: 'CONFIG_HEATHROW_PIC', if_true: files('heathrow_pic.c')) | ||
501 | -- | 467 | -- |
502 | 2.20.1 | 468 | 2.34.1 |
503 | |||
504 | diff view generated by jsdifflib |
1 | The various MPS2 boards have multiple I2C buses: typically a bus | 1 | The architecture requires (R_TYTWB) that an attempt to return from EL3 |
---|---|---|---|
2 | dedicated to the audio configuration, one for the LCD touchscreen | 2 | when SCR_EL3.{NSE,NS} are {1,0} is an illegal exception return. (This |
3 | controller, one for a DDR4 EEPROM, and two which are connected to the | 3 | enforces that the CPU can't ever be executing below EL3 with the |
4 | external Shield expansion connector. Mark the buses which are used | 4 | NSE,NS bits indicating an invalid security state.) |
5 | only for board-internal devices as 'full' so that if the user creates | 5 | |
6 | i2c devices on the commandline without specifying a bus name then | 6 | We were missing this check; add it. |
7 | they will be connected to the I2C controller used for the Shield | ||
8 | connector, where guest software will expect them. | ||
9 | 7 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20210903151435.22379-4-peter.maydell@linaro.org | 10 | Message-id: 20230807150618.101357-1-peter.maydell@linaro.org |
13 | --- | 11 | --- |
14 | hw/arm/mps2-tz.c | 57 ++++++++++++++++++++++++++++++++++++------------ | 12 | target/arm/tcg/helper-a64.c | 9 +++++++++ |
15 | 1 file changed, 43 insertions(+), 14 deletions(-) | 13 | 1 file changed, 9 insertions(+) |
16 | 14 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 15 | diff --git a/target/arm/tcg/helper-a64.c b/target/arm/tcg/helper-a64.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 17 | --- a/target/arm/tcg/helper-a64.c |
20 | +++ b/hw/arm/mps2-tz.c | 18 | +++ b/target/arm/tcg/helper-a64.c |
21 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 19 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) |
22 | 20 | spsr &= ~PSTATE_SS; | |
23 | /* Union describing the device-specific extra data we pass to the devfn. */ | 21 | } |
24 | typedef union PPCExtraData { | 22 | |
25 | + bool i2c_internal; | ||
26 | } PPCExtraData; | ||
27 | |||
28 | /* Most of the devices in the AN505 FPGA image sit behind | ||
29 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
30 | object_initialize_child(OBJECT(mms), name, i2c, TYPE_ARM_SBCON_I2C); | ||
31 | s = SYS_BUS_DEVICE(i2c); | ||
32 | sysbus_realize(s, &error_fatal); | ||
33 | + | ||
34 | + /* | 23 | + /* |
35 | + * If this is an internal-use-only i2c bus, mark it full | 24 | + * FEAT_RME forbids return from EL3 with an invalid security state. |
36 | + * so that user-created i2c devices are not plugged into it. | 25 | + * We don't need an explicit check for FEAT_RME here because we enforce |
37 | + * If we implement models of any on-board i2c devices that | 26 | + * in scr_write() that you can't set the NSE bit without it. |
38 | + * plug in to one of the internal-use-only buses, then we will | ||
39 | + * need to create and plugging those in here before we mark the | ||
40 | + * bus as full. | ||
41 | + */ | 27 | + */ |
42 | + if (extradata->i2c_internal) { | 28 | + if (cur_el == 3 && (env->cp15.scr_el3 & (SCR_NS | SCR_NSE)) == SCR_NSE) { |
43 | + BusState *qbus = qdev_get_child_bus(DEVICE(i2c), "i2c"); | 29 | + goto illegal_return; |
44 | + qbus_mark_full(qbus); | ||
45 | + } | 30 | + } |
46 | + | 31 | + |
47 | return sysbus_mmio_get_region(s, 0); | 32 | new_el = el_from_spsr(spsr); |
48 | } | 33 | if (new_el == -1) { |
49 | 34 | goto illegal_return; | |
50 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
51 | { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, | ||
52 | { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, | ||
53 | { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, | ||
54 | - { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, | ||
55 | - { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, | ||
56 | - { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, | ||
57 | - { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000 }, | ||
58 | + { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000, {}, | ||
59 | + { .i2c_internal = true /* touchscreen */ } }, | ||
60 | + { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000, {}, | ||
61 | + { .i2c_internal = true /* audio conf */ } }, | ||
62 | + { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000, {}, | ||
63 | + { .i2c_internal = false /* shield 0 */ } }, | ||
64 | + { "i2c3", make_i2c, &mms->i2c[3], 0x4020d000, 0x1000, {}, | ||
65 | + { .i2c_internal = false /* shield 1 */ } }, | ||
66 | }, | ||
67 | }, { | ||
68 | .name = "apb_ppcexp2", | ||
69 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
70 | }, { | ||
71 | .name = "apb_ppcexp1", | ||
72 | .ports = { | ||
73 | - { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, | ||
74 | - { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, | ||
75 | + { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000, {}, | ||
76 | + { .i2c_internal = true /* touchscreen */ } }, | ||
77 | + { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000, {}, | ||
78 | + { .i2c_internal = true /* audio conf */ } }, | ||
79 | { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, | ||
80 | { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, | ||
81 | { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, | ||
82 | - { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, | ||
83 | - { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, | ||
84 | + { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000, {}, | ||
85 | + { .i2c_internal = false /* shield 0 */ } }, | ||
86 | + { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000, {}, | ||
87 | + { .i2c_internal = false /* shield 1 */ } }, | ||
88 | { /* port 7 reserved */ }, | ||
89 | - { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, | ||
90 | + { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000, {}, | ||
91 | + { .i2c_internal = true /* DDR4 EEPROM */ } }, | ||
92 | }, | ||
93 | }, { | ||
94 | .name = "apb_ppcexp2", | ||
95 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
96 | }, { | ||
97 | .name = "apb_ppcexp1", | ||
98 | .ports = { | ||
99 | - { "i2c0", make_i2c, &mms->i2c[0], 0x49200000, 0x1000 }, | ||
100 | - { "i2c1", make_i2c, &mms->i2c[1], 0x49201000, 0x1000 }, | ||
101 | + { "i2c0", make_i2c, &mms->i2c[0], 0x49200000, 0x1000, {}, | ||
102 | + { .i2c_internal = true /* touchscreen */ } }, | ||
103 | + { "i2c1", make_i2c, &mms->i2c[1], 0x49201000, 0x1000, {}, | ||
104 | + { .i2c_internal = true /* audio conf */ } }, | ||
105 | { "spi0", make_spi, &mms->spi[0], 0x49202000, 0x1000, { 53 } }, | ||
106 | { "spi1", make_spi, &mms->spi[1], 0x49203000, 0x1000, { 54 } }, | ||
107 | { "spi2", make_spi, &mms->spi[2], 0x49204000, 0x1000, { 55 } }, | ||
108 | - { "i2c2", make_i2c, &mms->i2c[2], 0x49205000, 0x1000 }, | ||
109 | - { "i2c3", make_i2c, &mms->i2c[3], 0x49206000, 0x1000 }, | ||
110 | + { "i2c2", make_i2c, &mms->i2c[2], 0x49205000, 0x1000, {}, | ||
111 | + { .i2c_internal = false /* shield 0 */ } }, | ||
112 | + { "i2c3", make_i2c, &mms->i2c[3], 0x49206000, 0x1000, {}, | ||
113 | + { .i2c_internal = false /* shield 1 */ } }, | ||
114 | { /* port 7 reserved */ }, | ||
115 | - { "i2c4", make_i2c, &mms->i2c[4], 0x49208000, 0x1000 }, | ||
116 | + { "i2c4", make_i2c, &mms->i2c[4], 0x49208000, 0x1000, {}, | ||
117 | + { .i2c_internal = true /* DDR4 EEPROM */ } }, | ||
118 | }, | ||
119 | }, { | ||
120 | .name = "apb_ppcexp2", | ||
121 | -- | 35 | -- |
122 | 2.20.1 | 36 | 2.34.1 |
123 | |||
124 | diff view generated by jsdifflib |
1 | The various MPS2 boards implemented in mps2.c have multiple I2C | 1 | In the m48t59 device we almost always use 64-bit arithmetic when |
---|---|---|---|
2 | buses: a bus dedicated to the audio configuration, one for the LCD | 2 | dealing with time_t deltas. The one exception is in set_alarm(), |
3 | touchscreen controller, and two which are connected to the external | 3 | which currently uses a plain 'int' to hold the difference between two |
4 | Shield expansion connector. Mark the buses which are used only for | 4 | time_t values. Switch to int64_t instead to avoid any possible |
5 | board-internal devices as 'full' so that if the user creates i2c | 5 | overflow issues. |
6 | devices on the commandline without specifying a bus name then they | ||
7 | will be connected to the I2C controller used for the Shield | ||
8 | connector, where guest software will expect them. | ||
9 | 6 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Message-id: 20210903151435.22379-5-peter.maydell@linaro.org | ||
13 | --- | 9 | --- |
14 | hw/arm/mps2.c | 12 +++++++++++- | 10 | hw/rtc/m48t59.c | 2 +- |
15 | 1 file changed, 11 insertions(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
16 | 12 | ||
17 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 13 | diff --git a/hw/rtc/m48t59.c b/hw/rtc/m48t59.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2.c | 15 | --- a/hw/rtc/m48t59.c |
20 | +++ b/hw/arm/mps2.c | 16 | +++ b/hw/rtc/m48t59.c |
21 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 17 | @@ -XXX,XX +XXX,XX @@ static void alarm_cb (void *opaque) |
22 | 0x40023000, /* Audio */ | 18 | |
23 | 0x40029000, /* Shield0 */ | 19 | static void set_alarm(M48t59State *NVRAM) |
24 | 0x4002a000}; /* Shield1 */ | 20 | { |
25 | - sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); | 21 | - int diff; |
26 | + DeviceState *dev; | 22 | + int64_t diff; |
27 | + | 23 | if (NVRAM->alrm_timer != NULL) { |
28 | + dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL); | 24 | timer_del(NVRAM->alrm_timer); |
29 | + if (i < 2) { | 25 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; |
30 | + /* | ||
31 | + * internal-only bus: mark it full to avoid user-created | ||
32 | + * i2c devices being plugged into it. | ||
33 | + */ | ||
34 | + BusState *qbus = qdev_get_child_bus(dev, "i2c"); | ||
35 | + qbus_mark_full(qbus); | ||
36 | + } | ||
37 | } | ||
38 | create_unimplemented_device("i2s", 0x40024000, 0x400); | ||
39 | |||
40 | -- | 26 | -- |
41 | 2.20.1 | 27 | 2.34.1 |
42 | 28 | ||
43 | 29 | diff view generated by jsdifflib |
1 | By default, QEMU will allow devices to be plugged into a bus up to | 1 | In the twl92230 device, use int64_t for the two state fields |
---|---|---|---|
2 | the bus class's device count limit. If the user creates a device on | 2 | sec_offset and alm_sec, because we set these to values that |
3 | the command line or via the monitor and doesn't explicitly specify | 3 | are either time_t or differences between two time_t values. |
4 | the bus to plug it in, QEMU will plug it into the first non-full bus | ||
5 | that it finds. | ||
6 | 4 | ||
7 | This is fine in most cases, but some machines have multiple buses of | 5 | These fields aren't saved in vmstate anywhere, so we can |
8 | a given type, some of which are dedicated to on-board devices and | 6 | safely widen them. |
9 | some of which have an externally exposed connector for user-pluggable | ||
10 | devices. One example is I2C buses. | ||
11 | |||
12 | Provide a new function qbus_mark_full() so that a machine model can | ||
13 | mark this kind of "internal only" bus as 'full' after it has created | ||
14 | all the devices that should be plugged into that bus. The "find a | ||
15 | non-full bus" algorithm will then skip the internal-only bus when | ||
16 | looking for a place to plug in user-created devices. | ||
17 | 7 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
20 | Message-id: 20210903151435.22379-2-peter.maydell@linaro.org | ||
21 | --- | 10 | --- |
22 | include/hw/qdev-core.h | 24 ++++++++++++++++++++++++ | 11 | hw/rtc/twl92230.c | 4 ++-- |
23 | softmmu/qdev-monitor.c | 7 ++++++- | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
24 | 2 files changed, 30 insertions(+), 1 deletion(-) | ||
25 | 13 | ||
26 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | 14 | diff --git a/hw/rtc/twl92230.c b/hw/rtc/twl92230.c |
27 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/qdev-core.h | 16 | --- a/hw/rtc/twl92230.c |
29 | +++ b/include/hw/qdev-core.h | 17 | +++ b/hw/rtc/twl92230.c |
30 | @@ -XXX,XX +XXX,XX @@ struct BusState { | 18 | @@ -XXX,XX +XXX,XX @@ struct MenelausState { |
31 | HotplugHandler *hotplug_handler; | 19 | struct tm tm; |
32 | int max_index; | 20 | struct tm new; |
33 | bool realized; | 21 | struct tm alm; |
34 | + bool full; | 22 | - int sec_offset; |
35 | int num_children; | 23 | - int alm_sec; |
36 | 24 | + int64_t sec_offset; | |
37 | /* | 25 | + int64_t alm_sec; |
38 | @@ -XXX,XX +XXX,XX @@ static inline bool qbus_is_hotpluggable(BusState *bus) | 26 | int next_comp; |
39 | return bus->hotplug_handler; | 27 | } rtc; |
40 | } | 28 | uint16_t rtc_next_vmstate; |
41 | |||
42 | +/** | ||
43 | + * qbus_mark_full: Mark this bus as full, so no more devices can be attached | ||
44 | + * @bus: Bus to mark as full | ||
45 | + * | ||
46 | + * By default, QEMU will allow devices to be plugged into a bus up | ||
47 | + * to the bus class's device count limit. Calling this function | ||
48 | + * marks a particular bus as full, so that no more devices can be | ||
49 | + * plugged into it. In particular this means that the bus will not | ||
50 | + * be considered as a candidate for plugging in devices created by | ||
51 | + * the user on the commandline or via the monitor. | ||
52 | + * If a machine has multiple buses of a given type, such as I2C, | ||
53 | + * where some of those buses in the real hardware are used only for | ||
54 | + * internal devices and some are exposed via expansion ports, you | ||
55 | + * can use this function to mark the internal-only buses as full | ||
56 | + * after you have created all their internal devices. Then user | ||
57 | + * created devices will appear on the expansion-port bus where | ||
58 | + * guest software expects them. | ||
59 | + */ | ||
60 | +static inline void qbus_mark_full(BusState *bus) | ||
61 | +{ | ||
62 | + bus->full = true; | ||
63 | +} | ||
64 | + | ||
65 | void device_listener_register(DeviceListener *listener); | ||
66 | void device_listener_unregister(DeviceListener *listener); | ||
67 | |||
68 | diff --git a/softmmu/qdev-monitor.c b/softmmu/qdev-monitor.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/softmmu/qdev-monitor.c | ||
71 | +++ b/softmmu/qdev-monitor.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static DeviceState *qbus_find_dev(BusState *bus, char *elem) | ||
73 | |||
74 | static inline bool qbus_is_full(BusState *bus) | ||
75 | { | ||
76 | - BusClass *bus_class = BUS_GET_CLASS(bus); | ||
77 | + BusClass *bus_class; | ||
78 | + | ||
79 | + if (bus->full) { | ||
80 | + return true; | ||
81 | + } | ||
82 | + bus_class = BUS_GET_CLASS(bus); | ||
83 | return bus_class->max_dev && bus->num_children >= bus_class->max_dev; | ||
84 | } | ||
85 | |||
86 | -- | 29 | -- |
87 | 2.20.1 | 30 | 2.34.1 |
88 | 31 | ||
89 | 32 | diff view generated by jsdifflib |
1 | From: Bin Meng <bmeng.cn@gmail.com> | 1 | In the aspeed_rtc device we store a difference between two time_t |
---|---|---|---|
2 | values in an 'int'. This is not really correct when time_t could | ||
3 | be 64 bits. Enlarge the field to 'int64_t'. | ||
2 | 4 | ||
3 | At present when input clock is disabled, any character transmitted | 5 | This is a migration compatibility break for the aspeed boards. |
4 | to tx fifo can still show on the serial line, which is wrong. | 6 | While we are changing the vmstate, remove the accidental |
7 | duplicate of the offset field. | ||
5 | 8 | ||
6 | Fixes: b636db306e06 ("hw/char/cadence_uart: add clock support") | ||
7 | Signed-off-by: Bin Meng <bmeng.cn@gmail.com> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
10 | Message-id: 20210901124521.30599-3-bmeng.cn@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
12 | --- | 11 | --- |
13 | hw/char/cadence_uart.c | 5 +++++ | 12 | include/hw/rtc/aspeed_rtc.h | 2 +- |
14 | 1 file changed, 5 insertions(+) | 13 | hw/rtc/aspeed_rtc.c | 5 ++--- |
14 | 2 files changed, 3 insertions(+), 4 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/hw/char/cadence_uart.c b/hw/char/cadence_uart.c | 16 | diff --git a/include/hw/rtc/aspeed_rtc.h b/include/hw/rtc/aspeed_rtc.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/char/cadence_uart.c | 18 | --- a/include/hw/rtc/aspeed_rtc.h |
19 | +++ b/hw/char/cadence_uart.c | 19 | +++ b/include/hw/rtc/aspeed_rtc.h |
20 | @@ -XXX,XX +XXX,XX @@ static gboolean cadence_uart_xmit(void *do_not_use, GIOCondition cond, | 20 | @@ -XXX,XX +XXX,XX @@ struct AspeedRtcState { |
21 | static void uart_write_tx_fifo(CadenceUARTState *s, const uint8_t *buf, | 21 | qemu_irq irq; |
22 | int size) | 22 | |
23 | { | 23 | uint32_t reg[0x18]; |
24 | + /* ignore characters when unclocked or in reset */ | 24 | - int offset; |
25 | + if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | 25 | + int64_t offset; |
26 | + return; | 26 | |
27 | + } | 27 | }; |
28 | + | 28 | |
29 | if ((s->r[R_CR] & UART_CR_TX_DIS) || !(s->r[R_CR] & UART_CR_TX_EN)) { | 29 | diff --git a/hw/rtc/aspeed_rtc.c b/hw/rtc/aspeed_rtc.c |
30 | return; | 30 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/hw/rtc/aspeed_rtc.c | ||
32 | +++ b/hw/rtc/aspeed_rtc.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_rtc_ops = { | ||
34 | |||
35 | static const VMStateDescription vmstate_aspeed_rtc = { | ||
36 | .name = TYPE_ASPEED_RTC, | ||
37 | - .version_id = 1, | ||
38 | + .version_id = 2, | ||
39 | .fields = (VMStateField[]) { | ||
40 | VMSTATE_UINT32_ARRAY(reg, AspeedRtcState, 0x18), | ||
41 | - VMSTATE_INT32(offset, AspeedRtcState), | ||
42 | - VMSTATE_INT32(offset, AspeedRtcState), | ||
43 | + VMSTATE_INT64(offset, AspeedRtcState), | ||
44 | VMSTATE_END_OF_LIST() | ||
31 | } | 45 | } |
46 | }; | ||
32 | -- | 47 | -- |
33 | 2.20.1 | 48 | 2.34.1 |
34 | 49 | ||
35 | 50 | diff view generated by jsdifflib |
1 | From: Bin Meng <bmeng.cn@gmail.com> | 1 | The functions qemu_get_timedate() and qemu_timedate_diff() take |
---|---|---|---|
2 | and return a time offset as an integer. Coverity points out that | ||
3 | means that when an RTC device implementation holds an offset | ||
4 | as a time_t, as the m48t59 does, the time_t will get truncated. | ||
5 | (CID 1507157, 1517772). | ||
2 | 6 | ||
3 | This converts uart_read() and uart_write() to memop_with_attrs() ops. | 7 | The functions work with time_t internally, so make them use that type |
8 | in their APIs. | ||
4 | 9 | ||
5 | Signed-off-by: Bin Meng <bmeng.cn@gmail.com> | 10 | Note that this won't help any Y2038 issues where either the device |
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 11 | model itself is keeping the offset in a 32-bit integer, or where the |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 12 | hardware under emulation has Y2038 or other rollover problems. If we |
8 | Message-id: 20210901124521.30599-5-bmeng.cn@gmail.com | 13 | missed any cases of the former then hopefully Coverity will warn us |
14 | about them since after this patch we'd be truncating a time_t in | ||
15 | assignments from qemu_timedate_diff().) | ||
16 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | --- | 19 | --- |
11 | hw/char/cadence_uart.c | 26 +++++++++++++++----------- | 20 | include/sysemu/rtc.h | 4 ++-- |
12 | 1 file changed, 15 insertions(+), 11 deletions(-) | 21 | softmmu/rtc.c | 4 ++-- |
22 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
13 | 23 | ||
14 | diff --git a/hw/char/cadence_uart.c b/hw/char/cadence_uart.c | 24 | diff --git a/include/sysemu/rtc.h b/include/sysemu/rtc.h |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/char/cadence_uart.c | 26 | --- a/include/sysemu/rtc.h |
17 | +++ b/hw/char/cadence_uart.c | 27 | +++ b/include/sysemu/rtc.h |
18 | @@ -XXX,XX +XXX,XX @@ static void uart_read_rx_fifo(CadenceUARTState *s, uint32_t *c) | 28 | @@ -XXX,XX +XXX,XX @@ |
19 | uart_update_status(s); | 29 | * The behaviour of the clock whose value this function returns will |
30 | * depend on the -rtc command line option passed by the user. | ||
31 | */ | ||
32 | -void qemu_get_timedate(struct tm *tm, int offset); | ||
33 | +void qemu_get_timedate(struct tm *tm, time_t offset); | ||
34 | |||
35 | /** | ||
36 | * qemu_timedate_diff: Return difference between a struct tm and the RTC | ||
37 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset); | ||
38 | * a timestamp one hour further ahead than the current RTC time | ||
39 | * then this function will return 3600. | ||
40 | */ | ||
41 | -int qemu_timedate_diff(struct tm *tm); | ||
42 | +time_t qemu_timedate_diff(struct tm *tm); | ||
43 | |||
44 | #endif | ||
45 | diff --git a/softmmu/rtc.c b/softmmu/rtc.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/softmmu/rtc.c | ||
48 | +++ b/softmmu/rtc.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static time_t qemu_ref_timedate(QEMUClockType clock) | ||
50 | return value; | ||
20 | } | 51 | } |
21 | 52 | ||
22 | -static void uart_write(void *opaque, hwaddr offset, | 53 | -void qemu_get_timedate(struct tm *tm, int offset) |
23 | - uint64_t value, unsigned size) | 54 | +void qemu_get_timedate(struct tm *tm, time_t offset) |
24 | +static MemTxResult uart_write(void *opaque, hwaddr offset, | ||
25 | + uint64_t value, unsigned size, MemTxAttrs attrs) | ||
26 | { | 55 | { |
27 | CadenceUARTState *s = opaque; | 56 | time_t ti = qemu_ref_timedate(rtc_clock); |
28 | 57 | ||
29 | DB_PRINT(" offset:%x data:%08x\n", (unsigned)offset, (unsigned)value); | 58 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset) |
30 | offset >>= 2; | ||
31 | if (offset >= CADENCE_UART_R_MAX) { | ||
32 | - return; | ||
33 | + return MEMTX_DECODE_ERROR; | ||
34 | } | 59 | } |
35 | switch (offset) { | ||
36 | case R_IER: /* ier (wts imr) */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static void uart_write(void *opaque, hwaddr offset, | ||
38 | break; | ||
39 | } | ||
40 | uart_update_status(s); | ||
41 | + | ||
42 | + return MEMTX_OK; | ||
43 | } | 60 | } |
44 | 61 | ||
45 | -static uint64_t uart_read(void *opaque, hwaddr offset, | 62 | -int qemu_timedate_diff(struct tm *tm) |
46 | - unsigned size) | 63 | +time_t qemu_timedate_diff(struct tm *tm) |
47 | +static MemTxResult uart_read(void *opaque, hwaddr offset, | ||
48 | + uint64_t *value, unsigned size, MemTxAttrs attrs) | ||
49 | { | 64 | { |
50 | CadenceUARTState *s = opaque; | 65 | time_t seconds; |
51 | uint32_t c = 0; | ||
52 | |||
53 | offset >>= 2; | ||
54 | if (offset >= CADENCE_UART_R_MAX) { | ||
55 | - c = 0; | ||
56 | - } else if (offset == R_TX_RX) { | ||
57 | + return MEMTX_DECODE_ERROR; | ||
58 | + } | ||
59 | + if (offset == R_TX_RX) { | ||
60 | uart_read_rx_fifo(s, &c); | ||
61 | } else { | ||
62 | - c = s->r[offset]; | ||
63 | + c = s->r[offset]; | ||
64 | } | ||
65 | |||
66 | DB_PRINT(" offset:%x data:%08x\n", (unsigned)(offset << 2), (unsigned)c); | ||
67 | - return c; | ||
68 | + *value = c; | ||
69 | + return MEMTX_OK; | ||
70 | } | ||
71 | |||
72 | static const MemoryRegionOps uart_ops = { | ||
73 | - .read = uart_read, | ||
74 | - .write = uart_write, | ||
75 | + .read_with_attrs = uart_read, | ||
76 | + .write_with_attrs = uart_write, | ||
77 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
78 | }; | ||
79 | 66 | ||
80 | -- | 67 | -- |
81 | 2.20.1 | 68 | 2.34.1 |
82 | 69 | ||
83 | 70 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | Where architecturally one ARM_FEATURE_X flag implies another |
---|---|---|---|
2 | 2 | ARM_FEATURE_Y, we allow the CPU init function to only set X, and then | |
3 | Added functionality to trigger ITS command queue processing on | 3 | set Y for it. Currently we do this in two places -- we set a few |
4 | write to CWRITE register and process each command queue entry to | 4 | flags in arm_cpu_post_init() because we need them to decide which |
5 | identify the command type and handle commands like MAPD,MAPC,SYNC. | 5 | properties to create on the CPU object, and then we do the rest in |
6 | 6 | arm_cpu_realizefn(). However, this is fragile, because it's easy to | |
7 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 7 | add a new property and not notice that this means that an X-implies-Y |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | check now has to move from realize to post-init. |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 9 | |
10 | Tested-by: Neil Armstrong <narmstrong@baylibre.com> | 10 | As a specific example, the pmsav7-dregion property is conditional |
11 | Message-id: 20210910143951.92242-4-shashi.mallela@linaro.org | 11 | on ARM_FEATURE_PMSA && ARM_FEATURE_V7, which means it won't appear |
12 | on the Cortex-M33 and -M55, because they set ARM_FEATURE_V8 and | ||
13 | rely on V8-implies-V7, which doesn't happen until the realizefn. | ||
14 | |||
15 | Move all of these X-implies-Y checks into a new function, which | ||
16 | we call at the top of arm_cpu_post_init(), so the feature bits | ||
17 | are available at that point. | ||
18 | |||
19 | This does now give us the reverse issue, that if there's a feature | ||
20 | bit which is enabled or disabled by the setting of a property then | ||
21 | then X-implies-Y features that are dependent on that property need to | ||
22 | be in realize, not in this new function. But the only one of those | ||
23 | is the "EL3 implies VBAR" which is already in the right place, so | ||
24 | putting things this way round seems better to me. | ||
25 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
28 | Message-id: 20230724174335.2150499-2-peter.maydell@linaro.org | ||
13 | --- | 29 | --- |
14 | hw/intc/gicv3_internal.h | 40 +++++ | 30 | target/arm/cpu.c | 179 +++++++++++++++++++++++++---------------------- |
15 | hw/intc/arm_gicv3_its.c | 319 +++++++++++++++++++++++++++++++++++++++ | 31 | 1 file changed, 97 insertions(+), 82 deletions(-) |
16 | 2 files changed, 359 insertions(+) | 32 | |
17 | 33 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | |
18 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/intc/gicv3_internal.h | 35 | --- a/target/arm/cpu.c |
21 | +++ b/hw/intc/gicv3_internal.h | 36 | +++ b/target/arm/cpu.c |
22 | @@ -XXX,XX +XXX,XX @@ FIELD(GITS_TYPER, CIL, 36, 1) | 37 | @@ -XXX,XX +XXX,XX @@ unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) |
23 | #define L1TABLE_ENTRY_SIZE 8 | 38 | NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; |
24 | |||
25 | #define GITS_CMDQ_ENTRY_SIZE 32 | ||
26 | +#define NUM_BYTES_IN_DW 8 | ||
27 | + | ||
28 | +#define CMD_MASK 0xff | ||
29 | + | ||
30 | +/* ITS Commands */ | ||
31 | +#define GITS_CMD_CLEAR 0x04 | ||
32 | +#define GITS_CMD_DISCARD 0x0F | ||
33 | +#define GITS_CMD_INT 0x03 | ||
34 | +#define GITS_CMD_MAPC 0x09 | ||
35 | +#define GITS_CMD_MAPD 0x08 | ||
36 | +#define GITS_CMD_MAPI 0x0B | ||
37 | +#define GITS_CMD_MAPTI 0x0A | ||
38 | +#define GITS_CMD_INV 0x0C | ||
39 | +#define GITS_CMD_INVALL 0x0D | ||
40 | +#define GITS_CMD_SYNC 0x05 | ||
41 | + | ||
42 | +/* MAPC command fields */ | ||
43 | +#define ICID_LENGTH 16 | ||
44 | +#define ICID_MASK ((1U << ICID_LENGTH) - 1) | ||
45 | +FIELD(MAPC, RDBASE, 16, 32) | ||
46 | + | ||
47 | +#define RDBASE_PROCNUM_LENGTH 16 | ||
48 | +#define RDBASE_PROCNUM_MASK ((1ULL << RDBASE_PROCNUM_LENGTH) - 1) | ||
49 | + | ||
50 | +/* MAPD command fields */ | ||
51 | +#define ITTADDR_LENGTH 44 | ||
52 | +#define ITTADDR_SHIFT 8 | ||
53 | +#define ITTADDR_MASK MAKE_64BIT_MASK(ITTADDR_SHIFT, ITTADDR_LENGTH) | ||
54 | +#define SIZE_MASK 0x1f | ||
55 | + | ||
56 | +#define DEVID_SHIFT 32 | ||
57 | +#define DEVID_MASK MAKE_64BIT_MASK(32, 32) | ||
58 | + | ||
59 | +#define VALID_SHIFT 63 | ||
60 | +#define CMD_FIELD_VALID_MASK (1ULL << VALID_SHIFT) | ||
61 | +#define L2_TABLE_VALID_MASK CMD_FIELD_VALID_MASK | ||
62 | +#define TABLE_ENTRY_VALID_MASK (1ULL << 0) | ||
63 | |||
64 | /** | ||
65 | * Default features advertised by this version of ITS | ||
66 | @@ -XXX,XX +XXX,XX @@ FIELD(GITS_TYPER, CIL, 36, 1) | ||
67 | * Valid = 1 bit,ITTAddr = 44 bits,Size = 5 bits | ||
68 | */ | ||
69 | #define GITS_DTE_SIZE (0x8ULL) | ||
70 | +#define GITS_DTE_ITTADDR_SHIFT 6 | ||
71 | +#define GITS_DTE_ITTADDR_MASK MAKE_64BIT_MASK(GITS_DTE_ITTADDR_SHIFT, \ | ||
72 | + ITTADDR_LENGTH) | ||
73 | |||
74 | /* | ||
75 | * 8 bytes Collection Table Entry size | ||
76 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/hw/intc/arm_gicv3_its.c | ||
79 | +++ b/hw/intc/arm_gicv3_its.c | ||
80 | @@ -XXX,XX +XXX,XX @@ static uint64_t baser_base_addr(uint64_t value, uint32_t page_sz) | ||
81 | return result; | ||
82 | } | 39 | } |
83 | 40 | ||
84 | +static bool update_cte(GICv3ITSState *s, uint16_t icid, bool valid, | 41 | +static void arm_cpu_propagate_feature_implications(ARMCPU *cpu) |
85 | + uint64_t rdbase) | ||
86 | +{ | 42 | +{ |
87 | + AddressSpace *as = &s->gicv3->dma_as; | 43 | + CPUARMState *env = &cpu->env; |
88 | + uint64_t value; | 44 | + bool no_aa32 = false; |
89 | + uint64_t l2t_addr; | ||
90 | + bool valid_l2t; | ||
91 | + uint32_t l2t_id; | ||
92 | + uint32_t max_l2_entries; | ||
93 | + uint64_t cte = 0; | ||
94 | + MemTxResult res = MEMTX_OK; | ||
95 | + | ||
96 | + if (!s->ct.valid) { | ||
97 | + return true; | ||
98 | + } | ||
99 | + | ||
100 | + if (valid) { | ||
101 | + /* add mapping entry to collection table */ | ||
102 | + cte = (valid & TABLE_ENTRY_VALID_MASK) | (rdbase << 1ULL); | ||
103 | + } | ||
104 | + | 45 | + |
105 | + /* | 46 | + /* |
106 | + * The specification defines the format of level 1 entries of a | 47 | + * Some features automatically imply others: set the feature |
107 | + * 2-level table, but the format of level 2 entries and the format | 48 | + * bits explicitly for these cases. |
108 | + * of flat-mapped tables is IMPDEF. | ||
109 | + */ | 49 | + */ |
110 | + if (s->ct.indirect) { | 50 | + |
111 | + l2t_id = icid / (s->ct.page_sz / L1TABLE_ENTRY_SIZE); | 51 | + if (arm_feature(env, ARM_FEATURE_M)) { |
112 | + | 52 | + set_feature(env, ARM_FEATURE_PMSA); |
113 | + value = address_space_ldq_le(as, | 53 | + } |
114 | + s->ct.base_addr + | 54 | + |
115 | + (l2t_id * L1TABLE_ENTRY_SIZE), | 55 | + if (arm_feature(env, ARM_FEATURE_V8)) { |
116 | + MEMTXATTRS_UNSPECIFIED, &res); | 56 | + if (arm_feature(env, ARM_FEATURE_M)) { |
117 | + | 57 | + set_feature(env, ARM_FEATURE_V7); |
118 | + if (res != MEMTX_OK) { | 58 | + } else { |
119 | + return false; | 59 | + set_feature(env, ARM_FEATURE_V7VE); |
120 | + } | 60 | + } |
121 | + | 61 | + } |
122 | + valid_l2t = (value & L2_TABLE_VALID_MASK) != 0; | 62 | + |
123 | + | 63 | + /* |
124 | + if (valid_l2t) { | 64 | + * There exist AArch64 cpus without AArch32 support. When KVM |
125 | + max_l2_entries = s->ct.page_sz / s->ct.entry_sz; | 65 | + * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. |
126 | + | 66 | + * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. |
127 | + l2t_addr = value & ((1ULL << 51) - 1); | 67 | + * As a general principle, we also do not make ID register |
128 | + | 68 | + * consistency checks anywhere unless using TCG, because only |
129 | + address_space_stq_le(as, l2t_addr + | 69 | + * for TCG would a consistency-check failure be a QEMU bug. |
130 | + ((icid % max_l2_entries) * GITS_CTE_SIZE), | 70 | + */ |
131 | + cte, MEMTXATTRS_UNSPECIFIED, &res); | 71 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
72 | + no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); | ||
73 | + } | ||
74 | + | ||
75 | + if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
76 | + /* | ||
77 | + * v7 Virtualization Extensions. In real hardware this implies | ||
78 | + * EL2 and also the presence of the Security Extensions. | ||
79 | + * For QEMU, for backwards-compatibility we implement some | ||
80 | + * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
81 | + * include the various other features that V7VE implies. | ||
82 | + * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
83 | + * Security Extensions is ARM_FEATURE_EL3. | ||
84 | + */ | ||
85 | + assert(!tcg_enabled() || no_aa32 || | ||
86 | + cpu_isar_feature(aa32_arm_div, cpu)); | ||
87 | + set_feature(env, ARM_FEATURE_LPAE); | ||
88 | + set_feature(env, ARM_FEATURE_V7); | ||
89 | + } | ||
90 | + if (arm_feature(env, ARM_FEATURE_V7)) { | ||
91 | + set_feature(env, ARM_FEATURE_VAPA); | ||
92 | + set_feature(env, ARM_FEATURE_THUMB2); | ||
93 | + set_feature(env, ARM_FEATURE_MPIDR); | ||
94 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
95 | + set_feature(env, ARM_FEATURE_V6K); | ||
96 | + } else { | ||
97 | + set_feature(env, ARM_FEATURE_V6); | ||
132 | + } | 98 | + } |
133 | + } else { | 99 | + |
134 | + /* Flat level table */ | 100 | + /* |
135 | + address_space_stq_le(as, s->ct.base_addr + (icid * GITS_CTE_SIZE), | 101 | + * Always define VBAR for V7 CPUs even if it doesn't exist in |
136 | + cte, MEMTXATTRS_UNSPECIFIED, &res); | 102 | + * non-EL3 configs. This is needed by some legacy boards. |
137 | + } | 103 | + */ |
138 | + if (res != MEMTX_OK) { | 104 | + set_feature(env, ARM_FEATURE_VBAR); |
139 | + return false; | 105 | + } |
140 | + } else { | 106 | + if (arm_feature(env, ARM_FEATURE_V6K)) { |
141 | + return true; | 107 | + set_feature(env, ARM_FEATURE_V6); |
108 | + set_feature(env, ARM_FEATURE_MVFR); | ||
109 | + } | ||
110 | + if (arm_feature(env, ARM_FEATURE_V6)) { | ||
111 | + set_feature(env, ARM_FEATURE_V5); | ||
112 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
113 | + assert(!tcg_enabled() || no_aa32 || | ||
114 | + cpu_isar_feature(aa32_jazelle, cpu)); | ||
115 | + set_feature(env, ARM_FEATURE_AUXCR); | ||
116 | + } | ||
117 | + } | ||
118 | + if (arm_feature(env, ARM_FEATURE_V5)) { | ||
119 | + set_feature(env, ARM_FEATURE_V4T); | ||
120 | + } | ||
121 | + if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
122 | + set_feature(env, ARM_FEATURE_V7MP); | ||
123 | + } | ||
124 | + if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { | ||
125 | + set_feature(env, ARM_FEATURE_CBAR); | ||
126 | + } | ||
127 | + if (arm_feature(env, ARM_FEATURE_THUMB2) && | ||
128 | + !arm_feature(env, ARM_FEATURE_M)) { | ||
129 | + set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
142 | + } | 130 | + } |
143 | +} | 131 | +} |
144 | + | 132 | + |
145 | +static bool process_mapc(GICv3ITSState *s, uint32_t offset) | 133 | void arm_cpu_post_init(Object *obj) |
146 | +{ | 134 | { |
147 | + AddressSpace *as = &s->gicv3->dma_as; | 135 | ARMCPU *cpu = ARM_CPU(obj); |
148 | + uint16_t icid; | 136 | |
149 | + uint64_t rdbase; | 137 | - /* M profile implies PMSA. We have to do this here rather than |
150 | + bool valid; | 138 | - * in realize with the other feature-implication checks because |
151 | + MemTxResult res = MEMTX_OK; | 139 | - * we look at the PMSA bit to see if we should add some properties. |
152 | + bool result = false; | ||
153 | + uint64_t value; | ||
154 | + | ||
155 | + offset += NUM_BYTES_IN_DW; | ||
156 | + offset += NUM_BYTES_IN_DW; | ||
157 | + | ||
158 | + value = address_space_ldq_le(as, s->cq.base_addr + offset, | ||
159 | + MEMTXATTRS_UNSPECIFIED, &res); | ||
160 | + | ||
161 | + if (res != MEMTX_OK) { | ||
162 | + return result; | ||
163 | + } | ||
164 | + | ||
165 | + icid = value & ICID_MASK; | ||
166 | + | ||
167 | + rdbase = (value & R_MAPC_RDBASE_MASK) >> R_MAPC_RDBASE_SHIFT; | ||
168 | + rdbase &= RDBASE_PROCNUM_MASK; | ||
169 | + | ||
170 | + valid = (value & CMD_FIELD_VALID_MASK); | ||
171 | + | ||
172 | + if ((icid > s->ct.maxids.max_collids) || (rdbase > s->gicv3->num_cpu)) { | ||
173 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
174 | + "ITS MAPC: invalid collection table attributes " | ||
175 | + "icid %d rdbase %lu\n", icid, rdbase); | ||
176 | + /* | ||
177 | + * in this implementation, in case of error | ||
178 | + * we ignore this command and move onto the next | ||
179 | + * command in the queue | ||
180 | + */ | ||
181 | + } else { | ||
182 | + result = update_cte(s, icid, valid, rdbase); | ||
183 | + } | ||
184 | + | ||
185 | + return result; | ||
186 | +} | ||
187 | + | ||
188 | +static bool update_dte(GICv3ITSState *s, uint32_t devid, bool valid, | ||
189 | + uint8_t size, uint64_t itt_addr) | ||
190 | +{ | ||
191 | + AddressSpace *as = &s->gicv3->dma_as; | ||
192 | + uint64_t value; | ||
193 | + uint64_t l2t_addr; | ||
194 | + bool valid_l2t; | ||
195 | + uint32_t l2t_id; | ||
196 | + uint32_t max_l2_entries; | ||
197 | + uint64_t dte = 0; | ||
198 | + MemTxResult res = MEMTX_OK; | ||
199 | + | ||
200 | + if (s->dt.valid) { | ||
201 | + if (valid) { | ||
202 | + /* add mapping entry to device table */ | ||
203 | + dte = (valid & TABLE_ENTRY_VALID_MASK) | | ||
204 | + ((size & SIZE_MASK) << 1U) | | ||
205 | + (itt_addr << GITS_DTE_ITTADDR_SHIFT); | ||
206 | + } | ||
207 | + } else { | ||
208 | + return true; | ||
209 | + } | ||
210 | + | ||
211 | + /* | 140 | + /* |
212 | + * The specification defines the format of level 1 entries of a | 141 | + * Some features imply others. Figure this out now, because we |
213 | + * 2-level table, but the format of level 2 entries and the format | 142 | + * are going to look at the feature bits in deciding which |
214 | + * of flat-mapped tables is IMPDEF. | 143 | + * properties to add. |
215 | + */ | 144 | */ |
216 | + if (s->dt.indirect) { | 145 | - if (arm_feature(&cpu->env, ARM_FEATURE_M)) { |
217 | + l2t_id = devid / (s->dt.page_sz / L1TABLE_ENTRY_SIZE); | 146 | - set_feature(&cpu->env, ARM_FEATURE_PMSA); |
218 | + | 147 | - } |
219 | + value = address_space_ldq_le(as, | 148 | + arm_cpu_propagate_feature_implications(cpu); |
220 | + s->dt.base_addr + | 149 | |
221 | + (l2t_id * L1TABLE_ENTRY_SIZE), | 150 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || |
222 | + MEMTXATTRS_UNSPECIFIED, &res); | 151 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { |
223 | + | 152 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
224 | + if (res != MEMTX_OK) { | 153 | CPUARMState *env = &cpu->env; |
225 | + return false; | 154 | int pagebits; |
226 | + } | 155 | Error *local_err = NULL; |
227 | + | 156 | - bool no_aa32 = false; |
228 | + valid_l2t = (value & L2_TABLE_VALID_MASK) != 0; | 157 | |
229 | + | 158 | /* Use pc-relative instructions in system-mode */ |
230 | + if (valid_l2t) { | 159 | #ifndef CONFIG_USER_ONLY |
231 | + max_l2_entries = s->dt.page_sz / s->dt.entry_sz; | 160 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
232 | + | 161 | cpu->isar.id_isar3 = u; |
233 | + l2t_addr = value & ((1ULL << 51) - 1); | 162 | } |
234 | + | 163 | |
235 | + address_space_stq_le(as, l2t_addr + | 164 | - /* Some features automatically imply others: */ |
236 | + ((devid % max_l2_entries) * GITS_DTE_SIZE), | 165 | - if (arm_feature(env, ARM_FEATURE_V8)) { |
237 | + dte, MEMTXATTRS_UNSPECIFIED, &res); | 166 | - if (arm_feature(env, ARM_FEATURE_M)) { |
238 | + } | 167 | - set_feature(env, ARM_FEATURE_V7); |
239 | + } else { | 168 | - } else { |
240 | + /* Flat level table */ | 169 | - set_feature(env, ARM_FEATURE_V7VE); |
241 | + address_space_stq_le(as, s->dt.base_addr + (devid * GITS_DTE_SIZE), | 170 | - } |
242 | + dte, MEMTXATTRS_UNSPECIFIED, &res); | 171 | - } |
243 | + } | 172 | - |
244 | + if (res != MEMTX_OK) { | 173 | - /* |
245 | + return false; | 174 | - * There exist AArch64 cpus without AArch32 support. When KVM |
246 | + } else { | 175 | - * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. |
247 | + return true; | 176 | - * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. |
248 | + } | 177 | - * As a general principle, we also do not make ID register |
249 | +} | 178 | - * consistency checks anywhere unless using TCG, because only |
250 | + | 179 | - * for TCG would a consistency-check failure be a QEMU bug. |
251 | +static bool process_mapd(GICv3ITSState *s, uint64_t value, uint32_t offset) | 180 | - */ |
252 | +{ | 181 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
253 | + AddressSpace *as = &s->gicv3->dma_as; | 182 | - no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); |
254 | + uint32_t devid; | 183 | - } |
255 | + uint8_t size; | 184 | - |
256 | + uint64_t itt_addr; | 185 | - if (arm_feature(env, ARM_FEATURE_V7VE)) { |
257 | + bool valid; | 186 | - /* v7 Virtualization Extensions. In real hardware this implies |
258 | + MemTxResult res = MEMTX_OK; | 187 | - * EL2 and also the presence of the Security Extensions. |
259 | + bool result = false; | 188 | - * For QEMU, for backwards-compatibility we implement some |
260 | + | 189 | - * CPUs or CPU configs which have no actual EL2 or EL3 but do |
261 | + devid = ((value & DEVID_MASK) >> DEVID_SHIFT); | 190 | - * include the various other features that V7VE implies. |
262 | + | 191 | - * Presence of EL2 itself is ARM_FEATURE_EL2, and of the |
263 | + offset += NUM_BYTES_IN_DW; | 192 | - * Security Extensions is ARM_FEATURE_EL3. |
264 | + value = address_space_ldq_le(as, s->cq.base_addr + offset, | 193 | - */ |
265 | + MEMTXATTRS_UNSPECIFIED, &res); | 194 | - assert(!tcg_enabled() || no_aa32 || |
266 | + | 195 | - cpu_isar_feature(aa32_arm_div, cpu)); |
267 | + if (res != MEMTX_OK) { | 196 | - set_feature(env, ARM_FEATURE_LPAE); |
268 | + return result; | 197 | - set_feature(env, ARM_FEATURE_V7); |
269 | + } | 198 | - } |
270 | + | 199 | - if (arm_feature(env, ARM_FEATURE_V7)) { |
271 | + size = (value & SIZE_MASK); | 200 | - set_feature(env, ARM_FEATURE_VAPA); |
272 | + | 201 | - set_feature(env, ARM_FEATURE_THUMB2); |
273 | + offset += NUM_BYTES_IN_DW; | 202 | - set_feature(env, ARM_FEATURE_MPIDR); |
274 | + value = address_space_ldq_le(as, s->cq.base_addr + offset, | 203 | - if (!arm_feature(env, ARM_FEATURE_M)) { |
275 | + MEMTXATTRS_UNSPECIFIED, &res); | 204 | - set_feature(env, ARM_FEATURE_V6K); |
276 | + | 205 | - } else { |
277 | + if (res != MEMTX_OK) { | 206 | - set_feature(env, ARM_FEATURE_V6); |
278 | + return result; | 207 | - } |
279 | + } | 208 | - |
280 | + | 209 | - /* Always define VBAR for V7 CPUs even if it doesn't exist in |
281 | + itt_addr = (value & ITTADDR_MASK) >> ITTADDR_SHIFT; | 210 | - * non-EL3 configs. This is needed by some legacy boards. |
282 | + | 211 | - */ |
283 | + valid = (value & CMD_FIELD_VALID_MASK); | 212 | - set_feature(env, ARM_FEATURE_VBAR); |
284 | + | 213 | - } |
285 | + if ((devid > s->dt.maxids.max_devids) || | 214 | - if (arm_feature(env, ARM_FEATURE_V6K)) { |
286 | + (size > FIELD_EX64(s->typer, GITS_TYPER, IDBITS))) { | 215 | - set_feature(env, ARM_FEATURE_V6); |
287 | + qemu_log_mask(LOG_GUEST_ERROR, | 216 | - set_feature(env, ARM_FEATURE_MVFR); |
288 | + "ITS MAPD: invalid device table attributes " | 217 | - } |
289 | + "devid %d or size %d\n", devid, size); | 218 | - if (arm_feature(env, ARM_FEATURE_V6)) { |
290 | + /* | 219 | - set_feature(env, ARM_FEATURE_V5); |
291 | + * in this implementation, in case of error | 220 | - if (!arm_feature(env, ARM_FEATURE_M)) { |
292 | + * we ignore this command and move onto the next | 221 | - assert(!tcg_enabled() || no_aa32 || |
293 | + * command in the queue | 222 | - cpu_isar_feature(aa32_jazelle, cpu)); |
294 | + */ | 223 | - set_feature(env, ARM_FEATURE_AUXCR); |
295 | + } else { | 224 | - } |
296 | + result = update_dte(s, devid, valid, size, itt_addr); | 225 | - } |
297 | + } | 226 | - if (arm_feature(env, ARM_FEATURE_V5)) { |
298 | + | 227 | - set_feature(env, ARM_FEATURE_V4T); |
299 | + return result; | 228 | - } |
300 | +} | 229 | - if (arm_feature(env, ARM_FEATURE_LPAE)) { |
301 | + | 230 | - set_feature(env, ARM_FEATURE_V7MP); |
302 | +/* | 231 | - } |
303 | + * Current implementation blocks until all | 232 | - if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { |
304 | + * commands are processed | 233 | - set_feature(env, ARM_FEATURE_CBAR); |
305 | + */ | 234 | - } |
306 | +static void process_cmdq(GICv3ITSState *s) | 235 | - if (arm_feature(env, ARM_FEATURE_THUMB2) && |
307 | +{ | 236 | - !arm_feature(env, ARM_FEATURE_M)) { |
308 | + uint32_t wr_offset = 0; | 237 | - set_feature(env, ARM_FEATURE_THUMB_DSP); |
309 | + uint32_t rd_offset = 0; | 238 | - } |
310 | + uint32_t cq_offset = 0; | 239 | |
311 | + uint64_t data; | 240 | /* |
312 | + AddressSpace *as = &s->gicv3->dma_as; | 241 | * We rely on no XScale CPU having VFP so we can use the same bits in the |
313 | + MemTxResult res = MEMTX_OK; | ||
314 | + bool result = true; | ||
315 | + uint8_t cmd; | ||
316 | + | ||
317 | + if (!(s->ctlr & ITS_CTLR_ENABLED)) { | ||
318 | + return; | ||
319 | + } | ||
320 | + | ||
321 | + wr_offset = FIELD_EX64(s->cwriter, GITS_CWRITER, OFFSET); | ||
322 | + | ||
323 | + if (wr_offset > s->cq.max_entries) { | ||
324 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
325 | + "%s: invalid write offset " | ||
326 | + "%d\n", __func__, wr_offset); | ||
327 | + return; | ||
328 | + } | ||
329 | + | ||
330 | + rd_offset = FIELD_EX64(s->creadr, GITS_CREADR, OFFSET); | ||
331 | + | ||
332 | + if (rd_offset > s->cq.max_entries) { | ||
333 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
334 | + "%s: invalid read offset " | ||
335 | + "%d\n", __func__, rd_offset); | ||
336 | + return; | ||
337 | + } | ||
338 | + | ||
339 | + while (wr_offset != rd_offset) { | ||
340 | + cq_offset = (rd_offset * GITS_CMDQ_ENTRY_SIZE); | ||
341 | + data = address_space_ldq_le(as, s->cq.base_addr + cq_offset, | ||
342 | + MEMTXATTRS_UNSPECIFIED, &res); | ||
343 | + if (res != MEMTX_OK) { | ||
344 | + result = false; | ||
345 | + } | ||
346 | + cmd = (data & CMD_MASK); | ||
347 | + | ||
348 | + switch (cmd) { | ||
349 | + case GITS_CMD_INT: | ||
350 | + break; | ||
351 | + case GITS_CMD_CLEAR: | ||
352 | + break; | ||
353 | + case GITS_CMD_SYNC: | ||
354 | + /* | ||
355 | + * Current implementation makes a blocking synchronous call | ||
356 | + * for every command issued earlier, hence the internal state | ||
357 | + * is already consistent by the time SYNC command is executed. | ||
358 | + * Hence no further processing is required for SYNC command. | ||
359 | + */ | ||
360 | + break; | ||
361 | + case GITS_CMD_MAPD: | ||
362 | + result = process_mapd(s, data, cq_offset); | ||
363 | + break; | ||
364 | + case GITS_CMD_MAPC: | ||
365 | + result = process_mapc(s, cq_offset); | ||
366 | + break; | ||
367 | + case GITS_CMD_MAPTI: | ||
368 | + break; | ||
369 | + case GITS_CMD_MAPI: | ||
370 | + break; | ||
371 | + case GITS_CMD_DISCARD: | ||
372 | + break; | ||
373 | + case GITS_CMD_INV: | ||
374 | + case GITS_CMD_INVALL: | ||
375 | + break; | ||
376 | + default: | ||
377 | + break; | ||
378 | + } | ||
379 | + if (result) { | ||
380 | + rd_offset++; | ||
381 | + rd_offset %= s->cq.max_entries; | ||
382 | + s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, OFFSET, rd_offset); | ||
383 | + } else { | ||
384 | + /* | ||
385 | + * in this implementation, in case of dma read/write error | ||
386 | + * we stall the command processing | ||
387 | + */ | ||
388 | + s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, STALLED, 1); | ||
389 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
390 | + "%s: %x cmd processing failed\n", __func__, cmd); | ||
391 | + break; | ||
392 | + } | ||
393 | + } | ||
394 | +} | ||
395 | + | ||
396 | /* | ||
397 | * This function extracts the ITS Device and Collection table specific | ||
398 | * parameters (like base_addr, size etc) from GITS_BASER register. | ||
399 | @@ -XXX,XX +XXX,XX @@ static bool its_writel(GICv3ITSState *s, hwaddr offset, | ||
400 | extract_table_params(s); | ||
401 | extract_cmdq_params(s); | ||
402 | s->creadr = 0; | ||
403 | + process_cmdq(s); | ||
404 | } | ||
405 | break; | ||
406 | case GITS_CBASER: | ||
407 | @@ -XXX,XX +XXX,XX @@ static bool its_writel(GICv3ITSState *s, hwaddr offset, | ||
408 | case GITS_CWRITER: | ||
409 | s->cwriter = deposit64(s->cwriter, 0, 32, | ||
410 | (value & ~R_GITS_CWRITER_RETRY_MASK)); | ||
411 | + if (s->cwriter != s->creadr) { | ||
412 | + process_cmdq(s); | ||
413 | + } | ||
414 | break; | ||
415 | case GITS_CWRITER + 4: | ||
416 | s->cwriter = deposit64(s->cwriter, 32, 32, value); | ||
417 | @@ -XXX,XX +XXX,XX @@ static bool its_writell(GICv3ITSState *s, hwaddr offset, | ||
418 | break; | ||
419 | case GITS_CWRITER: | ||
420 | s->cwriter = value & ~R_GITS_CWRITER_RETRY_MASK; | ||
421 | + if (s->cwriter != s->creadr) { | ||
422 | + process_cmdq(s); | ||
423 | + } | ||
424 | break; | ||
425 | case GITS_CREADR: | ||
426 | if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) { | ||
427 | -- | 242 | -- |
428 | 2.20.1 | 243 | 2.34.1 |
429 | |||
430 | diff view generated by jsdifflib |
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | 1 | M-profile CPUs generally allow configuration of the number of MPU |
---|---|---|---|
2 | regions that they have. We don't currently model this, so our | ||
3 | implementations of some of the board models provide CPUs with the | ||
4 | wrong number of regions. RTOSes like Zephyr that hardcode the | ||
5 | expected number of regions may therefore not run on the model if they | ||
6 | are set up to run on real hardware. | ||
2 | 7 | ||
3 | Included creation of ITS as part of virt platform GIC | 8 | Add properties mpu-ns-regions and mpu-s-regions to the ARMV7M object, |
4 | initialization. This Emulated ITS model now co-exists with kvm | 9 | matching the ability of hardware to configure the number of Secure |
5 | ITS and is enabled in absence of kvm irq kernel support in a | 10 | and NonSecure regions separately. Our actual CPU implementation |
6 | platform. | 11 | doesn't currently support that, and it happens that none of the MPS |
12 | boards we model set the number of regions differently for Secure vs | ||
13 | NonSecure, so we provide an interface to the boards and SoCs that | ||
14 | won't need to change if we ever do add that functionality in future, | ||
15 | but make it an error to configure the two properties to different | ||
16 | values. | ||
7 | 17 | ||
8 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | 18 | (The property name on the CPU is the somewhat misnamed-for-M-profile |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 19 | "pmsav7-dregion", so we don't follow that naming convention for |
10 | Message-id: 20210910143951.92242-9-shashi.mallela@linaro.org | 20 | the properties here. The TRM doesn't say what the CPU configuration |
21 | variable names are, so we pick something, and follow the lowercase | ||
22 | convention we already have for properties here.) | ||
23 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
26 | Message-id: 20230724174335.2150499-3-peter.maydell@linaro.org | ||
12 | --- | 27 | --- |
13 | include/hw/arm/virt.h | 2 ++ | 28 | include/hw/arm/armv7m.h | 8 ++++++++ |
14 | target/arm/kvm_arm.h | 4 ++-- | 29 | hw/arm/armv7m.c | 21 +++++++++++++++++++++ |
15 | hw/arm/virt.c | 29 +++++++++++++++++++++++++++-- | 30 | 2 files changed, 29 insertions(+) |
16 | 3 files changed, 31 insertions(+), 4 deletions(-) | ||
17 | 31 | ||
18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 32 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h |
19 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/virt.h | 34 | --- a/include/hw/arm/armv7m.h |
21 | +++ b/include/hw/arm/virt.h | 35 | +++ b/include/hw/arm/armv7m.h |
22 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | 36 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(ARMv7MState, ARMV7M) |
23 | MachineClass parent; | 37 | * + Property "vfp": enable VFP (forwarded to CPU object) |
24 | bool disallow_affinity_adjustment; | 38 | * + Property "dsp": enable DSP (forwarded to CPU object) |
25 | bool no_its; | 39 | * + Property "enable-bitband": expose bitbanded IO |
26 | + bool no_tcg_its; | 40 | + * + Property "mpu-ns-regions": number of Non-Secure MPU regions (forwarded |
27 | bool no_pmu; | 41 | + * to CPU object pmsav7-dregion property; default is whatever the default |
28 | bool claim_edge_triggered_timers; | 42 | + * for the CPU is) |
29 | bool smbios_old_sys_ver; | 43 | + * + Property "mpu-s-regions": number of Secure MPU regions (default is |
30 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | 44 | + * whatever the default for the CPU is; must currently be set to the same |
31 | bool highmem; | 45 | + * value as mpu-ns-regions if the CPU implements the Security Extension) |
32 | bool highmem_ecam; | 46 | * + Clock input "refclk" is the external reference clock for the systick timers |
33 | bool its; | 47 | * + Clock input "cpuclk" is the main CPU clock |
34 | + bool tcg_its; | 48 | */ |
35 | bool virt; | 49 | @@ -XXX,XX +XXX,XX @@ struct ARMv7MState { |
36 | bool ras; | 50 | Object *idau; |
37 | bool mte; | 51 | uint32_t init_svtor; |
38 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 52 | uint32_t init_nsvtor; |
53 | + uint32_t mpu_ns_regions; | ||
54 | + uint32_t mpu_s_regions; | ||
55 | bool enable_bitband; | ||
56 | bool start_powered_off; | ||
57 | bool vfp; | ||
58 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/kvm_arm.h | 60 | --- a/hw/arm/armv7m.c |
41 | +++ b/target/arm/kvm_arm.h | 61 | +++ b/hw/arm/armv7m.c |
42 | @@ -XXX,XX +XXX,XX @@ static inline const char *its_class_name(void) | 62 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) |
43 | /* KVM implementation requires this capability */ | 63 | } |
44 | return kvm_direct_msi_enabled() ? "arm-its-kvm" : NULL; | ||
45 | } else { | ||
46 | - /* Software emulation is not implemented yet */ | ||
47 | - return NULL; | ||
48 | + /* Software emulation based model */ | ||
49 | + return "arm-gicv3-its"; | ||
50 | } | 64 | } |
51 | } | 65 | |
52 | 66 | + /* | |
53 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 67 | + * Real M-profile hardware can be configured with a different number of |
54 | index XXXXXXX..XXXXXXX 100644 | 68 | + * MPU regions for Secure vs NonSecure. QEMU's CPU implementation doesn't |
55 | --- a/hw/arm/virt.c | 69 | + * support that yet, so catch attempts to select that. |
56 | +++ b/hw/arm/virt.c | 70 | + */ |
57 | @@ -XXX,XX +XXX,XX @@ static void create_its(VirtMachineState *vms) | 71 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && |
58 | const char *itsclass = its_class_name(); | 72 | + s->mpu_ns_regions != s->mpu_s_regions) { |
59 | DeviceState *dev; | 73 | + error_setg(errp, |
60 | 74 | + "mpu-ns-regions and mpu-s-regions properties must have the same value"); | |
61 | + if (!strcmp(itsclass, "arm-gicv3-its")) { | 75 | + return; |
62 | + if (!vms->tcg_its) { | 76 | + } |
63 | + itsclass = NULL; | 77 | + if (s->mpu_ns_regions != UINT_MAX && |
78 | + object_property_find(OBJECT(s->cpu), "pmsav7-dregion")) { | ||
79 | + if (!object_property_set_uint(OBJECT(s->cpu), "pmsav7-dregion", | ||
80 | + s->mpu_ns_regions, errp)) { | ||
81 | + return; | ||
64 | + } | 82 | + } |
65 | + } | 83 | + } |
66 | + | 84 | + |
67 | if (!itsclass) { | 85 | /* |
68 | /* Do nothing if not supported */ | 86 | * Tell the CPU where the NVIC is; it will fail realize if it doesn't |
69 | return; | 87 | * have one. Similarly, tell the NVIC where its CPU is. |
70 | @@ -XXX,XX +XXX,XX @@ static void create_v2m(VirtMachineState *vms) | 88 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { |
71 | vms->msi_controller = VIRT_MSI_CTRL_GICV2M; | 89 | false), |
72 | } | 90 | DEFINE_PROP_BOOL("vfp", ARMv7MState, vfp, true), |
73 | 91 | DEFINE_PROP_BOOL("dsp", ARMv7MState, dsp, true), | |
74 | -static void create_gic(VirtMachineState *vms) | 92 | + DEFINE_PROP_UINT32("mpu-ns-regions", ARMv7MState, mpu_ns_regions, UINT_MAX), |
75 | +static void create_gic(VirtMachineState *vms, MemoryRegion *mem) | 93 | + DEFINE_PROP_UINT32("mpu-s-regions", ARMv7MState, mpu_s_regions, UINT_MAX), |
76 | { | 94 | DEFINE_PROP_END_OF_LIST(), |
77 | MachineState *ms = MACHINE(vms); | 95 | }; |
78 | /* We create a standalone GIC */ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms) | ||
80 | nb_redist_regions); | ||
81 | qdev_prop_set_uint32(vms->gic, "redist-region-count[0]", redist0_count); | ||
82 | |||
83 | + if (!kvm_irqchip_in_kernel()) { | ||
84 | + if (vms->tcg_its) { | ||
85 | + object_property_set_link(OBJECT(vms->gic), "sysmem", | ||
86 | + OBJECT(mem), &error_fatal); | ||
87 | + qdev_prop_set_bit(vms->gic, "has-lpi", true); | ||
88 | + } | ||
89 | + } | ||
90 | + | ||
91 | if (nb_redist_regions == 2) { | ||
92 | uint32_t redist1_capacity = | ||
93 | vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
95 | |||
96 | virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem); | ||
97 | |||
98 | - create_gic(vms); | ||
99 | + create_gic(vms, sysmem); | ||
100 | |||
101 | virt_cpu_post_init(vms, sysmem); | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
104 | } else { | ||
105 | /* Default allows ITS instantiation */ | ||
106 | vms->its = true; | ||
107 | + | ||
108 | + if (vmc->no_tcg_its) { | ||
109 | + vms->tcg_its = false; | ||
110 | + } else { | ||
111 | + vms->tcg_its = true; | ||
112 | + } | ||
113 | } | ||
114 | |||
115 | /* Default disallows iommu instantiation */ | ||
116 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 2) | ||
117 | |||
118 | static void virt_machine_6_1_options(MachineClass *mc) | ||
119 | { | ||
120 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
121 | + | ||
122 | virt_machine_6_2_options(mc); | ||
123 | compat_props_add(mc->compat_props, hw_compat_6_1, hw_compat_6_1_len); | ||
124 | + | ||
125 | + /* qemu ITS was introduced with 6.2 */ | ||
126 | + vmc->no_tcg_its = true; | ||
127 | } | ||
128 | DEFINE_VIRT_MACHINE(6, 1) | ||
129 | 96 | ||
130 | -- | 97 | -- |
131 | 2.20.1 | 98 | 2.34.1 |
132 | 99 | ||
133 | 100 | diff view generated by jsdifflib |
1 | The mps2-tz boards use a data-driven structure to create the devices | 1 | The IoTKit, SSE200 and SSE300 all default to 8 MPU regions. The |
---|---|---|---|
2 | that sit behind peripheral protection controllers. Currently the | 2 | MPS2/MPS3 FPGA images don't override these except in the case of |
3 | functions which create these devices are passed an 'opaque' pointer | 3 | AN547, which uses 16 MPU regions. |
4 | which is always the address within the machine struct of the device | 4 | |
5 | to create, and some "all devices need this" information like irqs and | 5 | Define properties on the ARMSSE object for the MPU regions (using the |
6 | addresses. | 6 | same names as the documented RTL configuration settings, and |
7 | 7 | following the pattern we already have for this device of using | |
8 | If a specific device needs more information than this, it is | 8 | all-caps names as the RTL does), and set them in the board code. |
9 | currently not possible to pass that through from the PPCInfo | 9 | |
10 | data structure. Add support for passing an extra data parameter, | 10 | We don't actually need to override the default except on AN547, |
11 | so that we can more flexibly handle the needs of specific | 11 | but it's simpler code to have the board code set them always |
12 | device types. To provide some type-safety we make this extra | 12 | rather than tracking which board subtypes want to set them to |
13 | parameter a pointer to a union (which initially has no members). | 13 | a non-default value separately from what that value is. |
14 | 14 | ||
15 | In particular, we would like to be able to indicate which of the | 15 | Tho overall effect is that for mps2-an505, mps2-an521 and mps3-an524 |
16 | i2c controllers are for on-board devices only and which are | 16 | we now correctly use 8 MPU regions, while mps3-an547 stays at its |
17 | connected to the external 'shield' expansion port; a subsequent | 17 | current 16 regions. |
18 | patch will use this mechanism for that purpose. | 18 | |
19 | 19 | It's possible some guest code wrongly depended on the previous | |
20 | incorrectly modeled number of memory regions. (Such guest code | ||
21 | should ideally check the number of regions via the MPU_TYPE | ||
22 | register.) The old behaviour can be obtained with additional | ||
23 | -global arguments to QEMU: | ||
24 | |||
25 | For mps2-an521 and mps2-an524: | ||
26 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 -global sse-200.CPU1_MPU_NS=16 -global sse-200.CPU1_MPU_S=16 | ||
27 | |||
28 | For mps2-an505: | ||
29 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 | ||
30 | |||
31 | NB that the way the implementation allows this use of -global | ||
32 | is slightly fragile: if the board code explicitly sets the | ||
33 | properties on the sse-200 object, this overrides the -global | ||
34 | command line option. So we rely on: | ||
35 | - the boards that need fixing all happen to use the SSE defaults | ||
36 | - we can write the board code to only set the property if it | ||
37 | is different from the default, rather than having all boards | ||
38 | explicitly set the property | ||
39 | - the board that does need to use a non-default value happens | ||
40 | to need to set it to the same value (16) we previously used | ||
41 | This works, but there are some kinds of refactoring of the | ||
42 | mps2-tz.c code that would break the support for -global here. | ||
43 | |||
44 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1772 | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 45 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 46 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
22 | Message-id: 20210903151435.22379-3-peter.maydell@linaro.org | 47 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
48 | Message-id: 20230724174335.2150499-4-peter.maydell@linaro.org | ||
23 | --- | 49 | --- |
24 | hw/arm/mps2-tz.c | 35 ++++++++++++++++++++++------------- | 50 | include/hw/arm/armsse.h | 5 +++++ |
25 | 1 file changed, 22 insertions(+), 13 deletions(-) | 51 | hw/arm/armsse.c | 16 ++++++++++++++++ |
26 | 52 | hw/arm/mps2-tz.c | 29 +++++++++++++++++++++++++++++ | |
53 | 3 files changed, 50 insertions(+) | ||
54 | |||
55 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/include/hw/arm/armsse.h | ||
58 | +++ b/include/hw/arm/armsse.h | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | * (matching the hardware) is that for CPU0 in an IoTKit and CPU1 in an | ||
61 | * SSE-200 both are present; CPU0 in an SSE-200 has neither. | ||
62 | * Since the IoTKit has only one CPU, it does not have the CPU1_* properties. | ||
63 | + * + QOM properties "CPU0_MPU_NS", "CPU0_MPU_S", "CPU1_MPU_NS" and "CPU1_MPU_S" | ||
64 | + * which set the number of MPU regions on the CPUs. If there is only one | ||
65 | + * CPU the CPU1 properties are not present. | ||
66 | * + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts for CPU 0, | ||
67 | * which are wired to its NVIC lines 32 .. n+32 | ||
68 | * + Named GPIO inputs "EXP_CPU1_IRQ" 0..n are the expansion interrupts for | ||
69 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
70 | uint32_t exp_numirq; | ||
71 | uint32_t sram_addr_width; | ||
72 | uint32_t init_svtor; | ||
73 | + uint32_t cpu_mpu_ns[SSE_MAX_CPUS]; | ||
74 | + uint32_t cpu_mpu_s[SSE_MAX_CPUS]; | ||
75 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
76 | bool cpu_dsp[SSE_MAX_CPUS]; | ||
77 | }; | ||
78 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/armsse.c | ||
81 | +++ b/hw/arm/armsse.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
83 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
84 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
85 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
86 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
87 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
88 | DEFINE_PROP_END_OF_LIST() | ||
89 | }; | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static Property sse200_properties[] = { | ||
92 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), | ||
93 | DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), | ||
94 | DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), | ||
95 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
96 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
97 | + DEFINE_PROP_UINT32("CPU1_MPU_NS", ARMSSE, cpu_mpu_ns[1], 8), | ||
98 | + DEFINE_PROP_UINT32("CPU1_MPU_S", ARMSSE, cpu_mpu_s[1], 8), | ||
99 | DEFINE_PROP_END_OF_LIST() | ||
100 | }; | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ static Property sse300_properties[] = { | ||
103 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
104 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
105 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
106 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
107 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
108 | DEFINE_PROP_END_OF_LIST() | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
112 | return; | ||
113 | } | ||
114 | } | ||
115 | + if (!object_property_set_uint(cpuobj, "mpu-ns-regions", | ||
116 | + s->cpu_mpu_ns[i], errp)) { | ||
117 | + return; | ||
118 | + } | ||
119 | + if (!object_property_set_uint(cpuobj, "mpu-s-regions", | ||
120 | + s->cpu_mpu_s[i], errp)) { | ||
121 | + return; | ||
122 | + } | ||
123 | |||
124 | if (i > 0) { | ||
125 | memory_region_add_subregion_overlap(&s->cpu_container[i], 0, | ||
27 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 126 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
28 | index XXXXXXX..XXXXXXX 100644 | 127 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/arm/mps2-tz.c | 128 | --- a/hw/arm/mps2-tz.c |
30 | +++ b/hw/arm/mps2-tz.c | 129 | +++ b/hw/arm/mps2-tz.c |
31 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 130 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { |
32 | } | 131 | int uart_overflow_irq; /* number of the combined UART overflow IRQ */ |
132 | uint32_t init_svtor; /* init-svtor setting for SSE */ | ||
133 | uint32_t sram_addr_width; /* SRAM_ADDR_WIDTH setting for SSE */ | ||
134 | + uint32_t cpu0_mpu_ns; /* CPU0_MPU_NS setting for SSE */ | ||
135 | + uint32_t cpu0_mpu_s; /* CPU0_MPU_S setting for SSE */ | ||
136 | + uint32_t cpu1_mpu_ns; /* CPU1_MPU_NS setting for SSE */ | ||
137 | + uint32_t cpu1_mpu_s; /* CPU1_MPU_S setting for SSE */ | ||
138 | const RAMInfo *raminfo; | ||
139 | const char *armsse_type; | ||
140 | uint32_t boot_ram_size; /* size of ram at address 0; 0 == find in raminfo */ | ||
141 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
142 | #define MPS3_DDR_SIZE (2 * GiB) | ||
143 | #endif | ||
144 | |||
145 | +/* For cpu{0,1}_mpu_{ns,s}, means "leave at SSE's default value" */ | ||
146 | +#define MPU_REGION_DEFAULT UINT32_MAX | ||
147 | + | ||
148 | static const uint32_t an505_oscclk[] = { | ||
149 | 40000000, | ||
150 | 24580000, | ||
151 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
152 | OBJECT(system_memory), &error_abort); | ||
153 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); | ||
154 | qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor); | ||
155 | + if (mmc->cpu0_mpu_ns != MPU_REGION_DEFAULT) { | ||
156 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_NS", mmc->cpu0_mpu_ns); | ||
157 | + } | ||
158 | + if (mmc->cpu0_mpu_s != MPU_REGION_DEFAULT) { | ||
159 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_S", mmc->cpu0_mpu_s); | ||
160 | + } | ||
161 | + if (object_property_find(OBJECT(iotkitdev), "CPU1_MPU_NS")) { | ||
162 | + if (mmc->cpu1_mpu_ns != MPU_REGION_DEFAULT) { | ||
163 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_NS", mmc->cpu1_mpu_ns); | ||
164 | + } | ||
165 | + if (mmc->cpu1_mpu_s != MPU_REGION_DEFAULT) { | ||
166 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_S", mmc->cpu1_mpu_s); | ||
167 | + } | ||
168 | + } | ||
169 | qdev_prop_set_uint32(iotkitdev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
170 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
171 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
172 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) | ||
173 | { | ||
174 | MachineClass *mc = MACHINE_CLASS(oc); | ||
175 | IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); | ||
176 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | ||
177 | |||
178 | mc->init = mps2tz_common_init; | ||
179 | mc->reset = mps2_machine_reset; | ||
180 | iic->check = mps2_tz_idau_check; | ||
181 | + | ||
182 | + /* Most machines leave these at the SSE defaults */ | ||
183 | + mmc->cpu0_mpu_ns = MPU_REGION_DEFAULT; | ||
184 | + mmc->cpu0_mpu_s = MPU_REGION_DEFAULT; | ||
185 | + mmc->cpu1_mpu_ns = MPU_REGION_DEFAULT; | ||
186 | + mmc->cpu1_mpu_s = MPU_REGION_DEFAULT; | ||
33 | } | 187 | } |
34 | 188 | ||
35 | +/* Union describing the device-specific extra data we pass to the devfn. */ | 189 | static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) |
36 | +typedef union PPCExtraData { | 190 | @@ -XXX,XX +XXX,XX @@ static void mps3tz_an547_class_init(ObjectClass *oc, void *data) |
37 | +} PPCExtraData; | 191 | mmc->numirq = 96; |
38 | + | 192 | mmc->uart_overflow_irq = 48; |
39 | /* Most of the devices in the AN505 FPGA image sit behind | 193 | mmc->init_svtor = 0x00000000; |
40 | * Peripheral Protection Controllers. These data structures | 194 | + mmc->cpu0_mpu_s = mmc->cpu0_mpu_ns = 16; |
41 | * define the layout of which devices sit behind which PPCs. | 195 | mmc->sram_addr_width = 21; |
42 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 196 | mmc->raminfo = an547_raminfo; |
43 | */ | 197 | mmc->armsse_type = TYPE_SSE300; |
44 | typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, | ||
45 | const char *name, hwaddr size, | ||
46 | - const int *irqs); | ||
47 | + const int *irqs, | ||
48 | + const PPCExtraData *extradata); | ||
49 | |||
50 | typedef struct PPCPortInfo { | ||
51 | const char *name; | ||
52 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCPortInfo { | ||
53 | hwaddr addr; | ||
54 | hwaddr size; | ||
55 | int irqs[3]; /* currently no device needs more IRQ lines than this */ | ||
56 | + PPCExtraData extradata; /* to pass device-specific info to the devfn */ | ||
57 | } PPCPortInfo; | ||
58 | |||
59 | typedef struct PPCInfo { | ||
60 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCInfo { | ||
61 | static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
62 | void *opaque, | ||
63 | const char *name, hwaddr size, | ||
64 | - const int *irqs) | ||
65 | + const int *irqs, | ||
66 | + const PPCExtraData *extradata) | ||
67 | { | ||
68 | /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, | ||
69 | * and return a pointer to its MemoryRegion. | ||
70 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
71 | |||
72 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
73 | const char *name, hwaddr size, | ||
74 | - const int *irqs) | ||
75 | + const int *irqs, const PPCExtraData *extradata) | ||
76 | { | ||
77 | /* The irq[] array is tx, rx, combined, in that order */ | ||
78 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
79 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
80 | |||
81 | static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
82 | const char *name, hwaddr size, | ||
83 | - const int *irqs) | ||
84 | + const int *irqs, const PPCExtraData *extradata) | ||
85 | { | ||
86 | MPS2SCC *scc = opaque; | ||
87 | DeviceState *sccdev; | ||
88 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
89 | |||
90 | static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
91 | const char *name, hwaddr size, | ||
92 | - const int *irqs) | ||
93 | + const int *irqs, const PPCExtraData *extradata) | ||
94 | { | ||
95 | MPS2FPGAIO *fpgaio = opaque; | ||
96 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
97 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
98 | |||
99 | static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
100 | const char *name, hwaddr size, | ||
101 | - const int *irqs) | ||
102 | + const int *irqs, | ||
103 | + const PPCExtraData *extradata) | ||
104 | { | ||
105 | SysBusDevice *s; | ||
106 | NICInfo *nd = &nd_table[0]; | ||
107 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
108 | |||
109 | static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, | ||
110 | const char *name, hwaddr size, | ||
111 | - const int *irqs) | ||
112 | + const int *irqs, | ||
113 | + const PPCExtraData *extradata) | ||
114 | { | ||
115 | /* | ||
116 | * The AN524 makes the ethernet and USB share a PPC port. | ||
117 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, | ||
118 | |||
119 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
120 | const char *name, hwaddr size, | ||
121 | - const int *irqs) | ||
122 | + const int *irqs, const PPCExtraData *extradata) | ||
123 | { | ||
124 | TZMPC *mpc = opaque; | ||
125 | int i = mpc - &mms->mpc[0]; | ||
126 | @@ -XXX,XX +XXX,XX @@ static void remap_irq_fn(void *opaque, int n, int level) | ||
127 | |||
128 | static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
129 | const char *name, hwaddr size, | ||
130 | - const int *irqs) | ||
131 | + const int *irqs, const PPCExtraData *extradata) | ||
132 | { | ||
133 | /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ | ||
134 | PL080State *dma = opaque; | ||
135 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
136 | |||
137 | static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
138 | const char *name, hwaddr size, | ||
139 | - const int *irqs) | ||
140 | + const int *irqs, const PPCExtraData *extradata) | ||
141 | { | ||
142 | /* | ||
143 | * The AN505 has five PL022 SPI controllers. | ||
144 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
145 | |||
146 | static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
147 | const char *name, hwaddr size, | ||
148 | - const int *irqs) | ||
149 | + const int *irqs, const PPCExtraData *extradata) | ||
150 | { | ||
151 | ArmSbconI2CState *i2c = opaque; | ||
152 | SysBusDevice *s; | ||
153 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
154 | |||
155 | static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, | ||
156 | const char *name, hwaddr size, | ||
157 | - const int *irqs) | ||
158 | + const int *irqs, const PPCExtraData *extradata) | ||
159 | { | ||
160 | PL031State *pl031 = opaque; | ||
161 | SysBusDevice *s; | ||
162 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
163 | } | ||
164 | |||
165 | mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, | ||
166 | - pinfo->irqs); | ||
167 | + pinfo->irqs, &pinfo->extradata); | ||
168 | portname = g_strdup_printf("port[%d]", port); | ||
169 | object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), | ||
170 | &error_fatal); | ||
171 | -- | 198 | -- |
172 | 2.20.1 | 199 | 2.34.1 |
173 | 200 | ||
174 | 201 | diff view generated by jsdifflib |