1 | target-arm queue: I have a lot more still in my to-review | 1 | First arm pullreq for 7.1. The bulk of this is the qemu_split_irq |
---|---|---|---|
2 | queue, but my rule of thumb is when I get to 50 patches or | 2 | removal. |
3 | so to send out what I have. | 3 | |
4 | I have enough stuff in my to-review queue that I expect to do another | ||
5 | pullreq early next week, but 31 patches is enough to not hang on to. | ||
4 | 6 | ||
5 | thanks | 7 | thanks |
6 | -- PMM | 8 | -- PMM |
7 | 9 | ||
8 | The following changes since commit 9a7beaad3dbba982f7a461d676b55a5c3851d312: | 10 | The following changes since commit 9c125d17e9402c232c46610802e5931b3639d77b: |
9 | 11 | ||
10 | Merge remote-tracking branch 'remotes/alistair/tags/pull-riscv-to-apply-20210304' into staging (2021-03-05 10:47:46 +0000) | 12 | Merge tag 'pull-tcg-20220420' of https://gitlab.com/rth7680/qemu into staging (2022-04-20 16:43:11 -0700) |
11 | 13 | ||
12 | are available in the Git repository at: | 14 | are available in the Git repository at: |
13 | 15 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210305 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220421 |
15 | 17 | ||
16 | for you to fetch changes up to 2c669ff88ec6733420a000103a2b8b9e93df4945: | 18 | for you to fetch changes up to 5b415dd61bdbf61fb4be0e9f1a7172b8bce682c6: |
17 | 19 | ||
18 | hw/arm/mps2: Update old infocenter.arm.com URLs (2021-03-05 15:17:38 +0000) | 20 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs (2022-04-21 11:37:05 +0100) |
19 | 21 | ||
20 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
21 | * sbsa-ref: remove cortex-a53 from list of supported cpus | 23 | target-arm queue: |
22 | * sbsa-ref: add 'max' to list of allowed cpus | 24 | * hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF |
23 | * target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe | 25 | * versal: Add the Cortex-R5s in the Real-Time Processing Unit (RPU) subsystem |
24 | * npcm7xx: add EMC model | 26 | * versal: model enough of the Clock/Reset Low-power domain (CRL) to allow control of the Cortex-R5s |
25 | * xlnx-zynqmp: Remove obsolete 'has_rpu' property | 27 | * xlnx-zynqmp: Connect 4 TTC timers |
26 | * target/arm: Speed up aarch64 TBL/TBX | 28 | * exynos4210: Refactor GIC/combiner code to stop using qemu_split_irq |
27 | * virtio-mmio: improve virtio-mmio get_dev_path alog | 29 | * realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
28 | * target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks | 30 | * stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
29 | * target/arm: Restrict v8M IDAU to TCG | 31 | * hw/core/irq: remove unused 'qemu_irq_split' function |
30 | * target/arm/cpu: Update coding style to make checkpatch.pl happy | 32 | * npcm7xx: use symbolic constants for PWRON STRAP bit fields |
31 | * musicpal, tc6393xb, omap_lcdc, tcx: drop dead code for non-32-bit-RGB surfaces | 33 | * virt: document impact of gic-version on max CPUs |
32 | * Add new board: mps3-an524 | ||
33 | 34 | ||
34 | ---------------------------------------------------------------- | 35 | ---------------------------------------------------------------- |
35 | Doug Evans (3): | 36 | Edgar E. Iglesias (6): |
36 | hw/net: Add npcm7xx emc model | 37 | timer: cadence_ttc: Break out header file to allow embedding |
37 | hw/arm: Add npcm7xx emc model | 38 | hw/arm/xlnx-zynqmp: Connect 4 TTC timers |
38 | tests/qtests: Add npcm7xx emc model test | 39 | hw/arm: versal: Create an APU CPU Cluster |
40 | hw/arm: versal: Add the Cortex-R5Fs | ||
41 | hw/misc: Add a model of the Xilinx Versal CRL | ||
42 | hw/arm: versal: Connect the CRL | ||
39 | 43 | ||
40 | Marcin Juszkiewicz (2): | 44 | Hao Wu (2): |
41 | sbsa-ref: remove cortex-a53 from list of supported cpus | 45 | hw/misc: Add PWRON STRAP bit fields in GCR module |
42 | sbsa-ref: add 'max' to list of allowed cpus | 46 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs |
43 | 47 | ||
44 | Peter Collingbourne (1): | 48 | Heinrich Schuchardt (1): |
45 | target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks | 49 | hw/arm/virt: impact of gic-version on max CPUs |
46 | 50 | ||
47 | Peter Maydell (34): | 51 | Peter Maydell (19): |
48 | hw/arm/musicpal: Remove dead code for non-32-bit-RGB surfaces | 52 | hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF |
49 | hw/display/tc6393xb: Remove dead code for handling non-32bpp surfaces | 53 | hw/arm/exynos4210: Use TYPE_OR_IRQ instead of custom OR-gate device |
50 | hw/display/tc6393xb: Expand out macros in template header | 54 | hw/intc/exynos4210_gic: Remove unused TYPE_EXYNOS4210_IRQ_GATE |
51 | hw/display/tc6393xb: Inline tc6393xb_draw_graphic32() at its callsite | 55 | hw/arm/exynos4210: Put a9mpcore device into state struct |
52 | hw/display/omap_lcdc: Expand out macros in template header | 56 | hw/arm/exynos4210: Drop int_gic_irq[] from Exynos4210Irq struct |
53 | hw/display/omap_lcdc: Drop broken bigendian ifdef | 57 | hw/arm/exynos4210: Coalesce board_irqs and irq_table |
54 | hw/display/omap_lcdc: Fix coding style issues in template header | 58 | hw/arm/exynos4210: Fix code style nit in combiner_grp_to_gic_id[] |
55 | hw/display/omap_lcdc: Inline template header into C file | 59 | hw/arm/exynos4210: Move exynos4210_init_board_irqs() into exynos4210.c |
56 | hw/display/omap_lcdc: Delete unnecessary macro | 60 | hw/arm/exynos4210: Put external GIC into state struct |
57 | hw/display/tcx: Drop unnecessary code for handling BGR format outputs | 61 | hw/arm/exynos4210: Drop ext_gic_irq[] from Exynos4210Irq struct |
58 | hw/arm/mps2-tz: Make SYSCLK frequency board-specific | 62 | hw/arm/exynos4210: Move exynos4210_combiner_get_gpioin() into exynos4210.c |
59 | hw/misc/mps2-scc: Support configurable number of OSCCLK values | 63 | hw/arm/exynos4210: Delete unused macro definitions |
60 | hw/arm/mps2-tz: Correct the OSCCLK settings for mps2-an505 and mps2-an511 | 64 | hw/arm/exynos4210: Use TYPE_SPLIT_IRQ in exynos4210_init_board_irqs() |
61 | hw/arm/mps2-tz: Make the OSCCLK settings be configurable per-board | 65 | hw/arm/exynos4210: Fill in irq_table[] for internal-combiner-only IRQ lines |
62 | hw/misc/mps2-fpgaio: Make number of LEDs configurable by board | 66 | hw/arm/exynos4210: Connect MCT_G0 and MCT_G1 to both combiners |
63 | hw/misc/mps2-fpgaio: Support SWITCH register | 67 | hw/arm/exynos4210: Don't connect multiple lines to external GIC inputs |
64 | hw/arm/mps2-tz: Make FPGAIO switch and LED config per-board | 68 | hw/arm/exynos4210: Fold combiner splits into exynos4210_init_board_irqs() |
65 | hw/arm/mps2-tz: Condition IRQ splitting on number of CPUs, not board type | 69 | hw/arm/exynos4210: Put combiners into state struct |
66 | hw/arm/mps2-tz: Make number of IRQs board-specific | 70 | hw/arm/exynos4210: Drop Exynos4210Irq struct |
67 | hw/misc/mps2-scc: Implement CFG_REG5 and CFG_REG6 for MPS3 AN524 | ||
68 | hw/arm/mps2-tz: Correct wrong interrupt numbers for DMA and SPI | ||
69 | hw/arm/mps2-tz: Allow PPCPortInfo structures to specify device interrupts | ||
70 | hw/arm/mps2-tz: Move device IRQ info to data structures | ||
71 | hw/arm/mps2-tz: Size the uart-irq-orgate based on the number of UARTs | ||
72 | hw/arm/mps2-tz: Allow boards to have different PPCInfo data | ||
73 | hw/arm/mps2-tz: Make RAM arrangement board-specific | ||
74 | hw/arm/mps2-tz: Set MachineClass default_ram info from RAMInfo data | ||
75 | hw/arm/mps2-tz: Support ROMs as well as RAMs | ||
76 | hw/arm/mps2-tz: Get armv7m_load_kernel() size argument from RAMInfo | ||
77 | hw/arm/mps2-tz: Add new mps3-an524 board | ||
78 | hw/arm/mps2-tz: Stub out USB controller for mps3-an524 | ||
79 | hw/arm/mps2-tz: Provide PL031 RTC on mps3-an524 | ||
80 | docs/system/arm/mps2.rst: Document the new mps3-an524 board | ||
81 | hw/arm/mps2: Update old infocenter.arm.com URLs | ||
82 | 71 | ||
83 | Philippe Mathieu-Daudé (4): | 72 | Zongyuan Li (3): |
84 | hw/arm/xlnx-zynqmp: Remove obsolete 'has_rpu' property | 73 | hw/arm/realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
85 | hw/i2c/npcm7xx_smbus: Simplify npcm7xx_smbus_init() | 74 | hw/arm/stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
86 | target/arm: Restrict v8M IDAU to TCG | 75 | hw/core/irq: remove unused 'qemu_irq_split' function |
87 | target/arm/cpu: Update coding style to make checkpatch.pl happy | ||
88 | 76 | ||
89 | Rebecca Cran (3): | 77 | docs/system/arm/virt.rst | 4 +- |
90 | target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe | 78 | include/hw/arm/exynos4210.h | 50 ++-- |
91 | target/arm: Enable FEAT_SSBS for "max" AARCH64 CPU | 79 | include/hw/arm/xlnx-versal.h | 16 ++ |
92 | target/arm: Set ID_PFR2.SSBS to 1 for "max" 32-bit CPU | 80 | include/hw/arm/xlnx-zynqmp.h | 4 + |
93 | 81 | include/hw/intc/exynos4210_combiner.h | 57 +++++ | |
94 | Richard Henderson (1): | 82 | include/hw/intc/exynos4210_gic.h | 43 ++++ |
95 | target/arm: Speed up aarch64 TBL/TBX | 83 | include/hw/irq.h | 5 - |
96 | 84 | include/hw/misc/npcm7xx_gcr.h | 30 +++ | |
97 | schspa (1): | 85 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++++ |
98 | virtio-mmio: improve virtio-mmio get_dev_path alog | 86 | include/hw/timer/cadence_ttc.h | 54 +++++ |
99 | 87 | hw/arm/exynos4210.c | 430 ++++++++++++++++++++++++++++++---- | |
100 | docs/system/arm/mps2.rst | 24 +- | 88 | hw/arm/npcm7xx_boards.c | 24 +- |
101 | docs/system/arm/nuvoton.rst | 3 +- | 89 | hw/arm/realview.c | 33 ++- |
102 | hw/display/omap_lcd_template.h | 169 -------- | 90 | hw/arm/stellaris.c | 15 +- |
103 | hw/display/tc6393xb_template.h | 72 ---- | 91 | hw/arm/virt.c | 7 + |
104 | include/hw/arm/armsse.h | 4 +- | 92 | hw/arm/xlnx-versal-virt.c | 6 +- |
105 | include/hw/arm/npcm7xx.h | 2 + | 93 | hw/arm/xlnx-versal.c | 99 +++++++- |
106 | include/hw/arm/xlnx-zynqmp.h | 2 - | 94 | hw/arm/xlnx-zynqmp.c | 22 ++ |
107 | include/hw/misc/armsse-cpuid.h | 2 +- | 95 | hw/core/irq.c | 15 -- |
108 | include/hw/misc/armsse-mhu.h | 2 +- | 96 | hw/intc/exynos4210_combiner.c | 108 +-------- |
109 | include/hw/misc/iotkit-secctl.h | 2 +- | 97 | hw/intc/exynos4210_gic.c | 344 +-------------------------- |
110 | include/hw/misc/iotkit-sysctl.h | 2 +- | 98 | hw/misc/xlnx-versal-crl.c | 421 +++++++++++++++++++++++++++++++++ |
111 | include/hw/misc/iotkit-sysinfo.h | 2 +- | 99 | hw/timer/cadence_ttc.c | 32 +-- |
112 | include/hw/misc/mps2-fpgaio.h | 8 +- | 100 | MAINTAINERS | 2 +- |
113 | include/hw/misc/mps2-scc.h | 10 +- | 101 | hw/misc/meson.build | 1 + |
114 | include/hw/net/npcm7xx_emc.h | 286 +++++++++++++ | 102 | 25 files changed, 1457 insertions(+), 600 deletions(-) |
115 | include/ui/console.h | 10 - | 103 | create mode 100644 include/hw/intc/exynos4210_combiner.h |
116 | target/arm/cpu.h | 15 +- | 104 | create mode 100644 include/hw/intc/exynos4210_gic.h |
117 | target/arm/helper-a64.h | 2 +- | 105 | create mode 100644 include/hw/misc/xlnx-versal-crl.h |
118 | target/arm/internals.h | 6 + | 106 | create mode 100644 include/hw/timer/cadence_ttc.h |
119 | hw/arm/mps2-tz.c | 632 +++++++++++++++++++++++----- | 107 | create mode 100644 hw/misc/xlnx-versal-crl.c |
120 | hw/arm/mps2.c | 5 + | ||
121 | hw/arm/musicpal.c | 64 ++- | ||
122 | hw/arm/npcm7xx.c | 50 ++- | ||
123 | hw/arm/sbsa-ref.c | 2 +- | ||
124 | hw/arm/xlnx-zynqmp.c | 6 - | ||
125 | hw/display/omap_lcdc.c | 129 +++++- | ||
126 | hw/display/tc6393xb.c | 48 +-- | ||
127 | hw/display/tcx.c | 31 +- | ||
128 | hw/i2c/npcm7xx_smbus.c | 1 - | ||
129 | hw/misc/armsse-cpuid.c | 2 +- | ||
130 | hw/misc/armsse-mhu.c | 2 +- | ||
131 | hw/misc/iotkit-sysctl.c | 2 +- | ||
132 | hw/misc/iotkit-sysinfo.c | 2 +- | ||
133 | hw/misc/mps2-fpgaio.c | 43 +- | ||
134 | hw/misc/mps2-scc.c | 93 ++++- | ||
135 | hw/net/npcm7xx_emc.c | 857 ++++++++++++++++++++++++++++++++++++++ | ||
136 | hw/virtio/virtio-mmio.c | 13 +- | ||
137 | target/arm/cpu.c | 23 +- | ||
138 | target/arm/cpu64.c | 5 + | ||
139 | target/arm/cpu_tcg.c | 8 + | ||
140 | target/arm/helper-a64.c | 32 -- | ||
141 | target/arm/helper.c | 39 +- | ||
142 | target/arm/mte_helper.c | 13 +- | ||
143 | target/arm/translate-a64.c | 70 +--- | ||
144 | target/arm/vec_helper.c | 48 +++ | ||
145 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++++++++ | ||
146 | hw/net/meson.build | 1 + | ||
147 | hw/net/trace-events | 17 + | ||
148 | tests/qtest/meson.build | 3 +- | ||
149 | 49 files changed, 3098 insertions(+), 628 deletions(-) | ||
150 | delete mode 100644 hw/display/omap_lcd_template.h | ||
151 | delete mode 100644 hw/display/tc6393xb_template.h | ||
152 | create mode 100644 include/hw/net/npcm7xx_emc.h | ||
153 | create mode 100644 hw/net/npcm7xx_emc.c | ||
154 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | ||
155 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
2 | 1 | ||
3 | Cortex-A53 supports 40bits of address space. sbsa-ref's memory starts | ||
4 | above this limit. | ||
5 | |||
6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Acked-by: Leif Lindholm <leif@nuviainc.com> | ||
9 | Message-id: 20210216150122.3830863-2-marcin.juszkiewicz@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/sbsa-ref.c | 1 - | ||
13 | 1 file changed, 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/sbsa-ref.c | ||
18 | +++ b/hw/arm/sbsa-ref.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | ||
20 | }; | ||
21 | |||
22 | static const char * const valid_cpus[] = { | ||
23 | - ARM_CPU_TYPE_NAME("cortex-a53"), | ||
24 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
25 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
26 | }; | ||
27 | -- | ||
28 | 2.20.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
1 | The AN505 and AN521 don't have any read-only memory, but the AN524 | 1 | It's not possible to provide the guest with the Security extensions |
---|---|---|---|
2 | does; add a flag to ROMInfo to mark a region as ROM. | 2 | (TrustZone) when using KVM or HVF, because the hardware |
3 | virtualization extensions don't permit running EL3 guest code. | ||
4 | However, we weren't checking for this combination, with the result | ||
5 | that QEMU would assert if you tried it: | ||
3 | 6 | ||
7 | $ qemu-system-aarch64 -enable-kvm -machine virt,secure=on -cpu host -display none | ||
8 | Unexpected error in object_property_find_err() at ../../qom/object.c:1304: | ||
9 | qemu-system-aarch64: Property 'host-arm-cpu.secure-memory' not found | ||
10 | Aborted | ||
11 | |||
12 | Check for this combination of options and report an error, in the | ||
13 | same way we already do for attempts to give a KVM or HVF guest the | ||
14 | Virtualization or MTE extensions. Now we will report: | ||
15 | |||
16 | qemu-system-aarch64: mach-virt: KVM does not support providing Security extensions (TrustZone) to the guest CPU | ||
17 | |||
18 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/961 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20210215115138.20465-19-peter.maydell@linaro.org | 21 | Message-id: 20220404155301.566542-1-peter.maydell@linaro.org |
7 | --- | 22 | --- |
8 | hw/arm/mps2-tz.c | 6 ++++++ | 23 | hw/arm/virt.c | 7 +++++++ |
9 | 1 file changed, 6 insertions(+) | 24 | 1 file changed, 7 insertions(+) |
10 | 25 | ||
11 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 26 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
12 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/mps2-tz.c | 28 | --- a/hw/arm/virt.c |
14 | +++ b/hw/arm/mps2-tz.c | 29 | +++ b/hw/arm/virt.c |
15 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | 30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
16 | * Flag values: | 31 | exit(1); |
17 | * IS_ALIAS: this RAM area is an alias to the upstream end of the | ||
18 | * MPC specified by its .mpc value | ||
19 | + * IS_ROM: this RAM area is read-only | ||
20 | */ | ||
21 | #define IS_ALIAS 1 | ||
22 | +#define IS_ROM 2 | ||
23 | |||
24 | struct MPS2TZMachineClass { | ||
25 | MachineClass parent; | ||
26 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | ||
27 | if (raminfo->mrindex < 0) { | ||
28 | /* Means this RAMInfo is for QEMU's "system memory" */ | ||
29 | MachineState *machine = MACHINE(mms); | ||
30 | + assert(!(raminfo->flags & IS_ROM)); | ||
31 | return machine->ram; | ||
32 | } | 32 | } |
33 | 33 | ||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | 34 | + if (vms->secure && (kvm_enabled() || hvf_enabled())) { |
35 | 35 | + error_report("mach-virt: %s does not support providing " | |
36 | memory_region_init_ram(ram, NULL, raminfo->name, | 36 | + "Security extensions (TrustZone) to the guest CPU", |
37 | raminfo->size, &error_fatal); | 37 | + kvm_enabled() ? "KVM" : "HVF"); |
38 | + if (raminfo->flags & IS_ROM) { | 38 | + exit(1); |
39 | + memory_region_set_readonly(ram, true); | ||
40 | + } | 39 | + } |
41 | return ram; | 40 | + |
42 | } | 41 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { |
43 | 42 | error_report("mach-virt: %s does not support providing " | |
43 | "Virtualization extensions to the guest CPU", | ||
44 | -- | 44 | -- |
45 | 2.20.1 | 45 | 2.25.1 |
46 | |||
47 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | IDAU is specific to M-profile. KVM only supports A-profile. | 3 | Break out header file to allow embedding of the the TTC. |
4 | Restrict this interface to TCG, as it is pointless (and | ||
5 | confusing) on a KVM-only build. | ||
6 | 4 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
10 | Message-id: 20210221222617.2579610-2-f4bug@amsat.org | 8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
9 | Message-id: 20220331222017.2914409-2-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | target/arm/cpu.c | 7 ------- | 12 | include/hw/timer/cadence_ttc.h | 54 ++++++++++++++++++++++++++++++++++ |
14 | target/arm/cpu_tcg.c | 8 ++++++++ | 13 | hw/timer/cadence_ttc.c | 32 ++------------------ |
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | 14 | 2 files changed, 56 insertions(+), 30 deletions(-) |
15 | create mode 100644 include/hw/timer/cadence_ttc.h | ||
16 | 16 | ||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 17 | diff --git a/include/hw/timer/cadence_ttc.h b/include/hw/timer/cadence_ttc.h |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/include/hw/timer/cadence_ttc.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * Xilinx Zynq cadence TTC model | ||
25 | + * | ||
26 | + * Copyright (c) 2011 Xilinx Inc. | ||
27 | + * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com) | ||
28 | + * Copyright (c) 2012 PetaLogix Pty Ltd. | ||
29 | + * Written By Haibing Ma | ||
30 | + * M. Habib | ||
31 | + * | ||
32 | + * This program is free software; you can redistribute it and/or | ||
33 | + * modify it under the terms of the GNU General Public License | ||
34 | + * as published by the Free Software Foundation; either version | ||
35 | + * 2 of the License, or (at your option) any later version. | ||
36 | + * | ||
37 | + * You should have received a copy of the GNU General Public License along | ||
38 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
39 | + */ | ||
40 | +#ifndef HW_TIMER_CADENCE_TTC_H | ||
41 | +#define HW_TIMER_CADENCE_TTC_H | ||
42 | + | ||
43 | +#include "hw/sysbus.h" | ||
44 | +#include "qemu/timer.h" | ||
45 | + | ||
46 | +typedef struct { | ||
47 | + QEMUTimer *timer; | ||
48 | + int freq; | ||
49 | + | ||
50 | + uint32_t reg_clock; | ||
51 | + uint32_t reg_count; | ||
52 | + uint32_t reg_value; | ||
53 | + uint16_t reg_interval; | ||
54 | + uint16_t reg_match[3]; | ||
55 | + uint32_t reg_intr; | ||
56 | + uint32_t reg_intr_en; | ||
57 | + uint32_t reg_event_ctrl; | ||
58 | + uint32_t reg_event; | ||
59 | + | ||
60 | + uint64_t cpu_time; | ||
61 | + unsigned int cpu_time_valid; | ||
62 | + | ||
63 | + qemu_irq irq; | ||
64 | +} CadenceTimerState; | ||
65 | + | ||
66 | +#define TYPE_CADENCE_TTC "cadence_ttc" | ||
67 | +OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | ||
68 | + | ||
69 | +struct CadenceTTCState { | ||
70 | + SysBusDevice parent_obj; | ||
71 | + | ||
72 | + MemoryRegion iomem; | ||
73 | + CadenceTimerState timer[3]; | ||
74 | +}; | ||
75 | + | ||
76 | +#endif | ||
77 | diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 78 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.c | 79 | --- a/hw/timer/cadence_ttc.c |
20 | +++ b/target/arm/cpu.c | 80 | +++ b/hw/timer/cadence_ttc.c |
21 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_cpu_type_info = { | 81 | @@ -XXX,XX +XXX,XX @@ |
22 | .class_init = arm_cpu_class_init, | 82 | #include "qemu/timer.h" |
23 | }; | 83 | #include "qom/object.h" |
24 | 84 | ||
25 | -static const TypeInfo idau_interface_type_info = { | 85 | +#include "hw/timer/cadence_ttc.h" |
26 | - .name = TYPE_IDAU_INTERFACE, | 86 | + |
27 | - .parent = TYPE_INTERFACE, | 87 | #ifdef CADENCE_TTC_ERR_DEBUG |
28 | - .class_size = sizeof(IDAUInterfaceClass), | 88 | #define DB_PRINT(...) do { \ |
89 | fprintf(stderr, ": %s: ", __func__); \ | ||
90 | @@ -XXX,XX +XXX,XX @@ | ||
91 | #define CLOCK_CTRL_PS_EN 0x00000001 | ||
92 | #define CLOCK_CTRL_PS_V 0x0000001e | ||
93 | |||
94 | -typedef struct { | ||
95 | - QEMUTimer *timer; | ||
96 | - int freq; | ||
97 | - | ||
98 | - uint32_t reg_clock; | ||
99 | - uint32_t reg_count; | ||
100 | - uint32_t reg_value; | ||
101 | - uint16_t reg_interval; | ||
102 | - uint16_t reg_match[3]; | ||
103 | - uint32_t reg_intr; | ||
104 | - uint32_t reg_intr_en; | ||
105 | - uint32_t reg_event_ctrl; | ||
106 | - uint32_t reg_event; | ||
107 | - | ||
108 | - uint64_t cpu_time; | ||
109 | - unsigned int cpu_time_valid; | ||
110 | - | ||
111 | - qemu_irq irq; | ||
112 | -} CadenceTimerState; | ||
113 | - | ||
114 | -#define TYPE_CADENCE_TTC "cadence_ttc" | ||
115 | -OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | ||
116 | - | ||
117 | -struct CadenceTTCState { | ||
118 | - SysBusDevice parent_obj; | ||
119 | - | ||
120 | - MemoryRegion iomem; | ||
121 | - CadenceTimerState timer[3]; | ||
29 | -}; | 122 | -}; |
30 | - | 123 | - |
31 | static void arm_cpu_register_types(void) | 124 | static void cadence_timer_update(CadenceTimerState *s) |
32 | { | 125 | { |
33 | const size_t cpu_count = ARRAY_SIZE(arm_cpus); | 126 | qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en)); |
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_register_types(void) | ||
35 | if (cpu_count) { | ||
36 | size_t i; | ||
37 | |||
38 | - type_register_static(&idau_interface_type_info); | ||
39 | for (i = 0; i < cpu_count; ++i) { | ||
40 | arm_cpu_register(&arm_cpus[i]); | ||
41 | } | ||
42 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/cpu_tcg.c | ||
45 | +++ b/target/arm/cpu_tcg.c | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | #include "hw/core/tcg-cpu-ops.h" | ||
48 | #endif /* CONFIG_TCG */ | ||
49 | #include "internals.h" | ||
50 | +#include "target/arm/idau.h" | ||
51 | |||
52 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
53 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
55 | { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, | ||
56 | }; | ||
57 | |||
58 | +static const TypeInfo idau_interface_type_info = { | ||
59 | + .name = TYPE_IDAU_INTERFACE, | ||
60 | + .parent = TYPE_INTERFACE, | ||
61 | + .class_size = sizeof(IDAUInterfaceClass), | ||
62 | +}; | ||
63 | + | ||
64 | static void arm_tcg_cpu_register_types(void) | ||
65 | { | ||
66 | size_t i; | ||
67 | |||
68 | + type_register_static(&idau_interface_type_info); | ||
69 | for (i = 0; i < ARRAY_SIZE(arm_tcg_cpus); ++i) { | ||
70 | arm_cpu_register(&arm_tcg_cpus[i]); | ||
71 | } | ||
72 | -- | 127 | -- |
73 | 2.20.1 | 128 | 2.25.1 |
74 | |||
75 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | We hint the 'has_rpu' property is no longer required since commit | 3 | Connect the 4 TTC timers on the ZynqMP. |
4 | 6908ec448b4 ("xlnx-zynqmp: Properly support the smp command line | ||
5 | option") which was released in QEMU v2.11.0. | ||
6 | 4 | ||
7 | Beside, this device is marked 'user_creatable = false', so the | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | only thing that could be setting the property is the board code | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | that creates the device. | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
10 | 8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | |
11 | Since the property is not user-facing, we can remove it without | 9 | Message-id: 20220331222017.2914409-3-edgar.iglesias@gmail.com |
12 | going through the deprecation process. | ||
13 | |||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210219144350.1979905-1-f4bug@amsat.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 11 | --- |
19 | include/hw/arm/xlnx-zynqmp.h | 2 -- | 12 | include/hw/arm/xlnx-zynqmp.h | 4 ++++ |
20 | hw/arm/xlnx-zynqmp.c | 6 ------ | 13 | hw/arm/xlnx-zynqmp.c | 22 ++++++++++++++++++++++ |
21 | 2 files changed, 8 deletions(-) | 14 | 2 files changed, 26 insertions(+) |
22 | 15 | ||
23 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
24 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/xlnx-zynqmp.h | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
26 | +++ b/include/hw/arm/xlnx-zynqmp.h | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
20 | @@ -XXX,XX +XXX,XX @@ | ||
21 | #include "hw/or-irq.h" | ||
22 | #include "hw/misc/xlnx-zynqmp-apu-ctrl.h" | ||
23 | #include "hw/misc/xlnx-zynqmp-crf.h" | ||
24 | +#include "hw/timer/cadence_ttc.h" | ||
25 | |||
26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | ||
27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
29 | #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ | ||
30 | XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) | ||
31 | |||
32 | +#define XLNX_ZYNQMP_NUM_TTC 4 | ||
33 | + | ||
34 | /* | ||
35 | * Unimplemented mmio regions needed to boot some images. | ||
36 | */ | ||
27 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | 37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { |
28 | bool secure; | 38 | qemu_or_irq qspi_irq_orgate; |
29 | /* Has the ARM Virtualization extensions? */ | 39 | XlnxZynqMPAPUCtrl apu_ctrl; |
30 | bool virt; | 40 | XlnxZynqMPCRF crf; |
31 | - /* Has the RPU subsystem? */ | 41 | + CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC]; |
32 | - bool has_rpu; | 42 | |
33 | 43 | char *boot_cpu; | |
34 | /* CAN bus. */ | 44 | ARMCPU *boot_cpu_ptr; |
35 | CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
36 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c |
37 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/hw/arm/xlnx-zynqmp.c | 47 | --- a/hw/arm/xlnx-zynqmp.c |
39 | +++ b/hw/arm/xlnx-zynqmp.c | 48 | +++ b/hw/arm/xlnx-zynqmp.c |
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define APU_ADDR 0xfd5c0000 | ||
51 | #define APU_IRQ 153 | ||
52 | |||
53 | +#define TTC0_ADDR 0xFF110000 | ||
54 | +#define TTC0_IRQ 36 | ||
55 | + | ||
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) | ||
60 | sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
61 | } | ||
62 | |||
63 | +static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic) | ||
64 | +{ | ||
65 | + SysBusDevice *sbd; | ||
66 | + int i, irq; | ||
67 | + | ||
68 | + for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) { | ||
69 | + object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i], | ||
70 | + TYPE_CADENCE_TTC); | ||
71 | + sbd = SYS_BUS_DEVICE(&s->ttc[i]); | ||
72 | + | ||
73 | + sysbus_realize(sbd, &error_fatal); | ||
74 | + sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000); | ||
75 | + for (irq = 0; irq < 3; irq++) { | ||
76 | + sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]); | ||
77 | + } | ||
78 | + } | ||
79 | +} | ||
80 | + | ||
81 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
82 | { | ||
83 | static const struct UnimpInfo { | ||
40 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) |
41 | } | 85 | xlnx_zynqmp_create_efuse(s, gic_spi); |
42 | } | 86 | xlnx_zynqmp_create_apu_ctrl(s, gic_spi); |
43 | 87 | xlnx_zynqmp_create_crf(s, gic_spi); | |
44 | - if (s->has_rpu) { | 88 | + xlnx_zynqmp_create_ttc(s, gic_spi); |
45 | - info_report("The 'has_rpu' property is no longer required, to use the " | 89 | xlnx_zynqmp_create_unimp_mmio(s); |
46 | - "RPUs just use -smp 6."); | 90 | |
47 | - } | 91 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { |
48 | - | ||
49 | xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); | ||
50 | if (err) { | ||
51 | error_propagate(errp, err); | ||
52 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | ||
53 | DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), | ||
54 | DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), | ||
55 | DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), | ||
56 | - DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | ||
57 | DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | ||
58 | MemoryRegion *), | ||
59 | DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, | ||
60 | -- | 92 | -- |
61 | 2.20.1 | 93 | 2.25.1 |
62 | |||
63 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | This is a 10/100 ethernet device that has several features. | 3 | Create an APU CPU Cluster. This is in preparation to add the RPU. |
4 | Only the ones needed by the Linux driver have been implemented. | ||
5 | See npcm7xx_emc.c for a list of unimplemented features. | ||
6 | 4 | ||
7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20220406174303.2022038-2-edgar.iglesias@xilinx.com |
10 | Signed-off-by: Doug Evans <dje@google.com> | ||
11 | Message-id: 20210218212453.831406-3-dje@google.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | docs/system/arm/nuvoton.rst | 3 ++- | 10 | include/hw/arm/xlnx-versal.h | 2 ++ |
15 | include/hw/arm/npcm7xx.h | 2 ++ | 11 | hw/arm/xlnx-versal.c | 9 ++++++++- |
16 | hw/arm/npcm7xx.c | 50 +++++++++++++++++++++++++++++++++++-- | 12 | 2 files changed, 10 insertions(+), 1 deletion(-) |
17 | 3 files changed, 52 insertions(+), 3 deletions(-) | ||
18 | 13 | ||
19 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | 14 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/docs/system/arm/nuvoton.rst | 16 | --- a/include/hw/arm/xlnx-versal.h |
22 | +++ b/docs/system/arm/nuvoton.rst | 17 | +++ b/include/hw/arm/xlnx-versal.h |
23 | @@ -XXX,XX +XXX,XX @@ Supported devices | 18 | @@ -XXX,XX +XXX,XX @@ |
24 | * Analog to Digital Converter (ADC) | 19 | |
25 | * Pulse Width Modulation (PWM) | 20 | #include "hw/sysbus.h" |
26 | * SMBus controller (SMBF) | 21 | #include "hw/arm/boot.h" |
27 | + * Ethernet controller (EMC) | 22 | +#include "hw/cpu/cluster.h" |
28 | 23 | #include "hw/or-irq.h" | |
29 | Missing devices | 24 | #include "hw/sd/sdhci.h" |
30 | --------------- | 25 | #include "hw/intc/arm_gicv3.h" |
31 | @@ -XXX,XX +XXX,XX @@ Missing devices | 26 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
32 | * Shared memory (SHM) | 27 | struct { |
33 | * eSPI slave interface | 28 | struct { |
34 | 29 | MemoryRegion mr; | |
35 | - * Ethernet controllers (GMAC and EMC) | 30 | + CPUClusterState cluster; |
36 | + * Ethernet controller (GMAC) | 31 | ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; |
37 | * USB device (USBD) | 32 | GICv3State gic; |
38 | * Peripheral SPI controller (PSPI) | 33 | } apu; |
39 | * SD/MMC host | 34 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
40 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/include/hw/arm/npcm7xx.h | 36 | --- a/hw/arm/xlnx-versal.c |
43 | +++ b/include/hw/arm/npcm7xx.h | 37 | +++ b/hw/arm/xlnx-versal.c |
44 | @@ -XXX,XX +XXX,XX @@ | 38 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) |
45 | #include "hw/misc/npcm7xx_gcr.h" | 39 | { |
46 | #include "hw/misc/npcm7xx_pwm.h" | 40 | int i; |
47 | #include "hw/misc/npcm7xx_rng.h" | 41 | |
48 | +#include "hw/net/npcm7xx_emc.h" | 42 | + object_initialize_child(OBJECT(s), "apu-cluster", &s->fpd.apu.cluster, |
49 | #include "hw/nvram/npcm7xx_otp.h" | 43 | + TYPE_CPU_CLUSTER); |
50 | #include "hw/timer/npcm7xx_timer.h" | 44 | + qdev_prop_set_uint32(DEVICE(&s->fpd.apu.cluster), "cluster-id", 0); |
51 | #include "hw/ssi/npcm7xx_fiu.h" | ||
52 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
53 | EHCISysBusState ehci; | ||
54 | OHCISysBusState ohci; | ||
55 | NPCM7xxFIUState fiu[2]; | ||
56 | + NPCM7xxEMCState emc[2]; | ||
57 | } NPCM7xxState; | ||
58 | |||
59 | #define TYPE_NPCM7XX "npcm7xx" | ||
60 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/arm/npcm7xx.c | ||
63 | +++ b/hw/arm/npcm7xx.c | ||
64 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
65 | NPCM7XX_UART1_IRQ, | ||
66 | NPCM7XX_UART2_IRQ, | ||
67 | NPCM7XX_UART3_IRQ, | ||
68 | + NPCM7XX_EMC1RX_IRQ = 15, | ||
69 | + NPCM7XX_EMC1TX_IRQ, | ||
70 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ | ||
71 | NPCM7XX_TIMER1_IRQ, | ||
72 | NPCM7XX_TIMER2_IRQ, | ||
73 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
74 | NPCM7XX_SMBUS15_IRQ, | ||
75 | NPCM7XX_PWM0_IRQ = 93, /* PWM module 0 */ | ||
76 | NPCM7XX_PWM1_IRQ, /* PWM module 1 */ | ||
77 | + NPCM7XX_EMC2RX_IRQ = 114, | ||
78 | + NPCM7XX_EMC2TX_IRQ, | ||
79 | NPCM7XX_GPIO0_IRQ = 116, | ||
80 | NPCM7XX_GPIO1_IRQ, | ||
81 | NPCM7XX_GPIO2_IRQ, | ||
82 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_smbus_addr[] = { | ||
83 | 0xf008f000, | ||
84 | }; | ||
85 | |||
86 | +/* Register base address for each EMC Module */ | ||
87 | +static const hwaddr npcm7xx_emc_addr[] = { | ||
88 | + 0xf0825000, | ||
89 | + 0xf0826000, | ||
90 | +}; | ||
91 | + | 45 | + |
92 | static const struct { | 46 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { |
93 | hwaddr regs_addr; | 47 | Object *obj; |
94 | uint32_t unconnected_pins; | 48 | |
95 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | 49 | - object_initialize_child(OBJECT(s), "apu-cpu[*]", &s->fpd.apu.cpu[i], |
96 | for (i = 0; i < ARRAY_SIZE(s->pwm); i++) { | 50 | + object_initialize_child(OBJECT(&s->fpd.apu.cluster), |
97 | object_initialize_child(obj, "pwm[*]", &s->pwm[i], TYPE_NPCM7XX_PWM); | 51 | + "apu-cpu[*]", &s->fpd.apu.cpu[i], |
52 | XLNX_VERSAL_ACPU_TYPE); | ||
53 | obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
54 | if (i) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
56 | &error_abort); | ||
57 | qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
98 | } | 58 | } |
99 | + | 59 | + |
100 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | 60 | + qdev_realize(DEVICE(&s->fpd.apu.cluster), NULL, &error_fatal); |
101 | + object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); | ||
102 | + } | ||
103 | } | 61 | } |
104 | 62 | ||
105 | static void npcm7xx_realize(DeviceState *dev, Error **errp) | 63 | static void versal_create_apu_gic(Versal *s, qemu_irq *pic) |
106 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
107 | sysbus_connect_irq(sbd, i, npcm7xx_irq(s, NPCM7XX_PWM0_IRQ + i)); | ||
108 | } | ||
109 | |||
110 | + /* | ||
111 | + * EMC Modules. Cannot fail. | ||
112 | + * The mapping of the device to its netdev backend works as follows: | ||
113 | + * emc[i] = nd_table[i] | ||
114 | + * This works around the inability to specify the netdev property for the | ||
115 | + * emc device: it's not pluggable and thus the -device option can't be | ||
116 | + * used. | ||
117 | + */ | ||
118 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_emc_addr) != ARRAY_SIZE(s->emc)); | ||
119 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(s->emc) != 2); | ||
120 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | ||
121 | + s->emc[i].emc_num = i; | ||
122 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->emc[i]); | ||
123 | + if (nd_table[i].used) { | ||
124 | + qemu_check_nic_model(&nd_table[i], TYPE_NPCM7XX_EMC); | ||
125 | + qdev_set_nic_properties(DEVICE(sbd), &nd_table[i]); | ||
126 | + } | ||
127 | + /* | ||
128 | + * The device exists regardless of whether it's connected to a QEMU | ||
129 | + * netdev backend. So always instantiate it even if there is no | ||
130 | + * backend. | ||
131 | + */ | ||
132 | + sysbus_realize(sbd, &error_abort); | ||
133 | + sysbus_mmio_map(sbd, 0, npcm7xx_emc_addr[i]); | ||
134 | + int tx_irq = i == 0 ? NPCM7XX_EMC1TX_IRQ : NPCM7XX_EMC2TX_IRQ; | ||
135 | + int rx_irq = i == 0 ? NPCM7XX_EMC1RX_IRQ : NPCM7XX_EMC2RX_IRQ; | ||
136 | + /* | ||
137 | + * N.B. The values for the second argument sysbus_connect_irq are | ||
138 | + * chosen to match the registration order in npcm7xx_emc_realize. | ||
139 | + */ | ||
140 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, tx_irq)); | ||
141 | + sysbus_connect_irq(sbd, 1, npcm7xx_irq(s, rx_irq)); | ||
142 | + } | ||
143 | + | ||
144 | /* | ||
145 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects | ||
146 | * specified, but this is a programming error. | ||
147 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
148 | create_unimplemented_device("npcm7xx.vcd", 0xf0810000, 64 * KiB); | ||
149 | create_unimplemented_device("npcm7xx.ece", 0xf0820000, 8 * KiB); | ||
150 | create_unimplemented_device("npcm7xx.vdma", 0xf0822000, 8 * KiB); | ||
151 | - create_unimplemented_device("npcm7xx.emc1", 0xf0825000, 4 * KiB); | ||
152 | - create_unimplemented_device("npcm7xx.emc2", 0xf0826000, 4 * KiB); | ||
153 | create_unimplemented_device("npcm7xx.usbd[0]", 0xf0830000, 4 * KiB); | ||
154 | create_unimplemented_device("npcm7xx.usbd[1]", 0xf0831000, 4 * KiB); | ||
155 | create_unimplemented_device("npcm7xx.usbd[2]", 0xf0832000, 4 * KiB); | ||
156 | -- | 64 | -- |
157 | 2.20.1 | 65 | 2.25.1 |
158 | |||
159 | diff view generated by jsdifflib |
1 | The armv7m_load_kernel() function takes a mem_size argument which it | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | expects to be the size of the memory region at guest address 0. (It | ||
3 | uses this argument only as a limit on how large a raw image file it | ||
4 | can load at address zero). | ||
5 | 2 | ||
6 | Instead of hardcoding this value, find the RAMInfo corresponding to | 3 | Add the Cortex-R5Fs of the Versal RPU (Real-time Processing Unit) |
7 | the 0 address and extract its size. | 4 | subsystem. |
8 | 5 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20220406174303.2022038-3-edgar.iglesias@xilinx.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210215115138.20465-20-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | hw/arm/mps2-tz.c | 17 ++++++++++++++++- | 11 | include/hw/arm/xlnx-versal.h | 10 ++++++++++ |
15 | 1 file changed, 16 insertions(+), 1 deletion(-) | 12 | hw/arm/xlnx-versal-virt.c | 6 +++--- |
13 | hw/arm/xlnx-versal.c | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 49 insertions(+), 3 deletions(-) | ||
16 | 15 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 18 | --- a/include/hw/arm/xlnx-versal.h |
20 | +++ b/hw/arm/mps2-tz.c | 19 | +++ b/include/hw/arm/xlnx-versal.h |
21 | @@ -XXX,XX +XXX,XX @@ static void create_non_mpc_ram(MPS2TZMachineState *mms) | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | ||
22 | |||
23 | #define XLNX_VERSAL_NR_ACPUS 2 | ||
24 | +#define XLNX_VERSAL_NR_RCPUS 2 | ||
25 | #define XLNX_VERSAL_NR_UARTS 2 | ||
26 | #define XLNX_VERSAL_NR_GEMS 2 | ||
27 | #define XLNX_VERSAL_NR_ADMAS 8 | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
29 | VersalUsb2 usb; | ||
30 | } iou; | ||
31 | |||
32 | + /* Real-time Processing Unit. */ | ||
33 | + struct { | ||
34 | + MemoryRegion mr; | ||
35 | + MemoryRegion mr_ps_alias; | ||
36 | + | ||
37 | + CPUClusterState cluster; | ||
38 | + ARMCPU cpu[XLNX_VERSAL_NR_RCPUS]; | ||
39 | + } rpu; | ||
40 | + | ||
41 | struct { | ||
42 | qemu_or_irq irq_orgate; | ||
43 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
44 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal-virt.c | ||
47 | +++ b/hw/arm/xlnx-versal-virt.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | ||
49 | |||
50 | mc->desc = "Xilinx Versal Virtual development board"; | ||
51 | mc->init = versal_virt_init; | ||
52 | - mc->min_cpus = XLNX_VERSAL_NR_ACPUS; | ||
53 | - mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | ||
54 | - mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | ||
55 | + mc->min_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
56 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
57 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
58 | mc->no_cdrom = true; | ||
59 | mc->default_ram_id = "ddr"; | ||
60 | } | ||
61 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/xlnx-versal.c | ||
64 | +++ b/hw/arm/xlnx-versal.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/sysbus.h" | ||
67 | |||
68 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
69 | +#define XLNX_VERSAL_RCPU_TYPE ARM_CPU_TYPE_NAME("cortex-r5f") | ||
70 | #define GEM_REVISION 0x40070106 | ||
71 | |||
72 | #define VERSAL_NUM_PMC_APB_IRQS 3 | ||
73 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
22 | } | 74 | } |
23 | } | 75 | } |
24 | 76 | ||
25 | +static uint32_t boot_ram_size(MPS2TZMachineState *mms) | 77 | +static void versal_create_rpu_cpus(Versal *s) |
26 | +{ | 78 | +{ |
27 | + /* Return the size of the RAM block at guest address zero */ | 79 | + int i; |
28 | + const RAMInfo *p; | ||
29 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
30 | + | 80 | + |
31 | + for (p = mmc->raminfo; p->name; p++) { | 81 | + object_initialize_child(OBJECT(s), "rpu-cluster", &s->lpd.rpu.cluster, |
32 | + if (p->base == 0) { | 82 | + TYPE_CPU_CLUSTER); |
33 | + return p->size; | 83 | + qdev_prop_set_uint32(DEVICE(&s->lpd.rpu.cluster), "cluster-id", 1); |
34 | + } | 84 | + |
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
86 | + Object *obj; | ||
87 | + | ||
88 | + object_initialize_child(OBJECT(&s->lpd.rpu.cluster), | ||
89 | + "rpu-cpu[*]", &s->lpd.rpu.cpu[i], | ||
90 | + XLNX_VERSAL_RCPU_TYPE); | ||
91 | + obj = OBJECT(&s->lpd.rpu.cpu[i]); | ||
92 | + object_property_set_bool(obj, "start-powered-off", true, | ||
93 | + &error_abort); | ||
94 | + | ||
95 | + object_property_set_int(obj, "mp-affinity", 0x100 | i, &error_abort); | ||
96 | + object_property_set_int(obj, "core-count", ARRAY_SIZE(s->lpd.rpu.cpu), | ||
97 | + &error_abort); | ||
98 | + object_property_set_link(obj, "memory", OBJECT(&s->lpd.rpu.mr), | ||
99 | + &error_abort); | ||
100 | + qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
35 | + } | 101 | + } |
36 | + g_assert_not_reached(); | 102 | + |
103 | + qdev_realize(DEVICE(&s->lpd.rpu.cluster), NULL, &error_fatal); | ||
37 | +} | 104 | +} |
38 | + | 105 | + |
39 | static void mps2tz_common_init(MachineState *machine) | 106 | static void versal_create_uarts(Versal *s, qemu_irq *pic) |
40 | { | 107 | { |
41 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | 108 | int i; |
42 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 109 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
43 | 110 | ||
44 | create_non_mpc_ram(mms); | 111 | versal_create_apu_cpus(s); |
45 | 112 | versal_create_apu_gic(s, pic); | |
46 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | 113 | + versal_create_rpu_cpus(s); |
47 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | 114 | versal_create_uarts(s, pic); |
48 | + boot_ram_size(mms)); | 115 | versal_create_usbs(s, pic); |
116 | versal_create_gems(s, pic); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
118 | |||
119 | memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); | ||
120 | memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); | ||
121 | + memory_region_add_subregion_overlap(&s->lpd.rpu.mr, 0, | ||
122 | + &s->lpd.rpu.mr_ps_alias, 0); | ||
49 | } | 123 | } |
50 | 124 | ||
51 | static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, | 125 | static void versal_init(Object *obj) |
126 | @@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj) | ||
127 | Versal *s = XLNX_VERSAL(obj); | ||
128 | |||
129 | memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); | ||
130 | + memory_region_init(&s->lpd.rpu.mr, obj, "mr-rpu", UINT64_MAX); | ||
131 | memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); | ||
132 | + memory_region_init_alias(&s->lpd.rpu.mr_ps_alias, OBJECT(s), | ||
133 | + "mr-rpu-ps-alias", &s->mr_ps, 0, UINT64_MAX); | ||
134 | } | ||
135 | |||
136 | static Property versal_properties[] = { | ||
52 | -- | 137 | -- |
53 | 2.20.1 | 138 | 2.25.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | This is a 10/100 ethernet device that has several features. | 3 | Add a model of the Xilinx Versal CRL. |
4 | Only the ones needed by the Linux driver have been implemented. | ||
5 | See npcm7xx_emc.c for a list of unimplemented features. | ||
6 | 4 | ||
7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> |
9 | Signed-off-by: Doug Evans <dje@google.com> | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
10 | Message-id: 20210218212453.831406-2-dje@google.com | 8 | Message-id: 20220406174303.2022038-4-edgar.iglesias@xilinx.com |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | include/hw/net/npcm7xx_emc.h | 286 ++++++++++++ | 11 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++ |
14 | hw/net/npcm7xx_emc.c | 857 +++++++++++++++++++++++++++++++++++ | 12 | hw/misc/xlnx-versal-crl.c | 421 ++++++++++++++++++++++++++++++ |
15 | hw/net/meson.build | 1 + | 13 | hw/misc/meson.build | 1 + |
16 | hw/net/trace-events | 17 + | 14 | 3 files changed, 657 insertions(+) |
17 | 4 files changed, 1161 insertions(+) | 15 | create mode 100644 include/hw/misc/xlnx-versal-crl.h |
18 | create mode 100644 include/hw/net/npcm7xx_emc.h | 16 | create mode 100644 hw/misc/xlnx-versal-crl.c |
19 | create mode 100644 hw/net/npcm7xx_emc.c | ||
20 | 17 | ||
21 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | 18 | diff --git a/include/hw/misc/xlnx-versal-crl.h b/include/hw/misc/xlnx-versal-crl.h |
22 | new file mode 100644 | 19 | new file mode 100644 |
23 | index XXXXXXX..XXXXXXX | 20 | index XXXXXXX..XXXXXXX |
24 | --- /dev/null | 21 | --- /dev/null |
25 | +++ b/include/hw/net/npcm7xx_emc.h | 22 | +++ b/include/hw/misc/xlnx-versal-crl.h |
26 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
27 | +/* | 24 | +/* |
28 | + * Nuvoton NPCM7xx EMC Module | 25 | + * QEMU model of the Clock-Reset-LPD (CRL). |
29 | + * | 26 | + * |
30 | + * Copyright 2020 Google LLC | 27 | + * Copyright (c) 2022 Xilinx Inc. |
28 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
31 | + * | 29 | + * |
32 | + * This program is free software; you can redistribute it and/or modify it | 30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
33 | + * under the terms of the GNU General Public License as published by the | ||
34 | + * Free Software Foundation; either version 2 of the License, or | ||
35 | + * (at your option) any later version. | ||
36 | + * | ||
37 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
38 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
39 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
40 | + * for more details. | ||
41 | + */ | 31 | + */ |
42 | + | 32 | +#ifndef HW_MISC_XLNX_VERSAL_CRL_H |
43 | +#ifndef NPCM7XX_EMC_H | 33 | +#define HW_MISC_XLNX_VERSAL_CRL_H |
44 | +#define NPCM7XX_EMC_H | 34 | + |
45 | + | ||
46 | +#include "hw/irq.h" | ||
47 | +#include "hw/sysbus.h" | 35 | +#include "hw/sysbus.h" |
48 | +#include "net/net.h" | 36 | +#include "hw/register.h" |
49 | + | 37 | +#include "target/arm/cpu.h" |
50 | +/* 32-bit register indices. */ | 38 | + |
51 | +enum NPCM7xxPWMRegister { | 39 | +#define TYPE_XLNX_VERSAL_CRL "xlnx,versal-crl" |
52 | + /* Control registers. */ | 40 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCRL, XLNX_VERSAL_CRL) |
53 | + REG_CAMCMR, | 41 | + |
54 | + REG_CAMEN, | 42 | +REG32(ERR_CTRL, 0x0) |
55 | + | 43 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) |
56 | + /* There are 16 CAMn[ML] registers. */ | 44 | +REG32(IR_STATUS, 0x4) |
57 | + REG_CAMM_BASE, | 45 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) |
58 | + REG_CAML_BASE, | 46 | +REG32(IR_MASK, 0x8) |
59 | + REG_CAMML_LAST = 0x21, | 47 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) |
60 | + | 48 | +REG32(IR_ENABLE, 0xc) |
61 | + REG_TXDLSA = 0x22, | 49 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) |
62 | + REG_RXDLSA, | 50 | +REG32(IR_DISABLE, 0x10) |
63 | + REG_MCMDR, | 51 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) |
64 | + REG_MIID, | 52 | +REG32(WPROT, 0x1c) |
65 | + REG_MIIDA, | 53 | + FIELD(WPROT, ACTIVE, 0, 1) |
66 | + REG_FFTCR, | 54 | +REG32(PLL_CLK_OTHER_DMN, 0x20) |
67 | + REG_TSDR, | 55 | + FIELD(PLL_CLK_OTHER_DMN, APLL_BYPASS, 0, 1) |
68 | + REG_RSDR, | 56 | +REG32(RPLL_CTRL, 0x40) |
69 | + REG_DMARFC, | 57 | + FIELD(RPLL_CTRL, POST_SRC, 24, 3) |
70 | + REG_MIEN, | 58 | + FIELD(RPLL_CTRL, PRE_SRC, 20, 3) |
71 | + | 59 | + FIELD(RPLL_CTRL, CLKOUTDIV, 16, 2) |
72 | + /* Status registers. */ | 60 | + FIELD(RPLL_CTRL, FBDIV, 8, 8) |
73 | + REG_MISTA, | 61 | + FIELD(RPLL_CTRL, BYPASS, 3, 1) |
74 | + REG_MGSTA, | 62 | + FIELD(RPLL_CTRL, RESET, 0, 1) |
75 | + REG_MPCNT, | 63 | +REG32(RPLL_CFG, 0x44) |
76 | + REG_MRPC, | 64 | + FIELD(RPLL_CFG, LOCK_DLY, 25, 7) |
77 | + REG_MRPCC, | 65 | + FIELD(RPLL_CFG, LOCK_CNT, 13, 10) |
78 | + REG_MREPC, | 66 | + FIELD(RPLL_CFG, LFHF, 10, 2) |
79 | + REG_DMARFS, | 67 | + FIELD(RPLL_CFG, CP, 5, 4) |
80 | + REG_CTXDSA, | 68 | + FIELD(RPLL_CFG, RES, 0, 4) |
81 | + REG_CTXBSA, | 69 | +REG32(RPLL_FRAC_CFG, 0x48) |
82 | + REG_CRXDSA, | 70 | + FIELD(RPLL_FRAC_CFG, ENABLED, 31, 1) |
83 | + REG_CRXBSA, | 71 | + FIELD(RPLL_FRAC_CFG, SEED, 22, 3) |
84 | + | 72 | + FIELD(RPLL_FRAC_CFG, ALGRTHM, 19, 1) |
85 | + NPCM7XX_NUM_EMC_REGS, | 73 | + FIELD(RPLL_FRAC_CFG, ORDER, 18, 1) |
74 | + FIELD(RPLL_FRAC_CFG, DATA, 0, 16) | ||
75 | +REG32(PLL_STATUS, 0x50) | ||
76 | + FIELD(PLL_STATUS, RPLL_STABLE, 2, 1) | ||
77 | + FIELD(PLL_STATUS, RPLL_LOCK, 0, 1) | ||
78 | +REG32(RPLL_TO_XPD_CTRL, 0x100) | ||
79 | + FIELD(RPLL_TO_XPD_CTRL, CLKACT, 25, 1) | ||
80 | + FIELD(RPLL_TO_XPD_CTRL, DIVISOR0, 8, 10) | ||
81 | +REG32(LPD_TOP_SWITCH_CTRL, 0x104) | ||
82 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT_ADMA, 26, 1) | ||
83 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT, 25, 1) | ||
84 | + FIELD(LPD_TOP_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
85 | + FIELD(LPD_TOP_SWITCH_CTRL, SRCSEL, 0, 3) | ||
86 | +REG32(LPD_LSBUS_CTRL, 0x108) | ||
87 | + FIELD(LPD_LSBUS_CTRL, CLKACT, 25, 1) | ||
88 | + FIELD(LPD_LSBUS_CTRL, DIVISOR0, 8, 10) | ||
89 | + FIELD(LPD_LSBUS_CTRL, SRCSEL, 0, 3) | ||
90 | +REG32(CPU_R5_CTRL, 0x10c) | ||
91 | + FIELD(CPU_R5_CTRL, CLKACT_OCM2, 28, 1) | ||
92 | + FIELD(CPU_R5_CTRL, CLKACT_OCM, 27, 1) | ||
93 | + FIELD(CPU_R5_CTRL, CLKACT_CORE, 26, 1) | ||
94 | + FIELD(CPU_R5_CTRL, CLKACT, 25, 1) | ||
95 | + FIELD(CPU_R5_CTRL, DIVISOR0, 8, 10) | ||
96 | + FIELD(CPU_R5_CTRL, SRCSEL, 0, 3) | ||
97 | +REG32(IOU_SWITCH_CTRL, 0x114) | ||
98 | + FIELD(IOU_SWITCH_CTRL, CLKACT, 25, 1) | ||
99 | + FIELD(IOU_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
100 | + FIELD(IOU_SWITCH_CTRL, SRCSEL, 0, 3) | ||
101 | +REG32(GEM0_REF_CTRL, 0x118) | ||
102 | + FIELD(GEM0_REF_CTRL, CLKACT_RX, 27, 1) | ||
103 | + FIELD(GEM0_REF_CTRL, CLKACT_TX, 26, 1) | ||
104 | + FIELD(GEM0_REF_CTRL, CLKACT, 25, 1) | ||
105 | + FIELD(GEM0_REF_CTRL, DIVISOR0, 8, 10) | ||
106 | + FIELD(GEM0_REF_CTRL, SRCSEL, 0, 3) | ||
107 | +REG32(GEM1_REF_CTRL, 0x11c) | ||
108 | + FIELD(GEM1_REF_CTRL, CLKACT_RX, 27, 1) | ||
109 | + FIELD(GEM1_REF_CTRL, CLKACT_TX, 26, 1) | ||
110 | + FIELD(GEM1_REF_CTRL, CLKACT, 25, 1) | ||
111 | + FIELD(GEM1_REF_CTRL, DIVISOR0, 8, 10) | ||
112 | + FIELD(GEM1_REF_CTRL, SRCSEL, 0, 3) | ||
113 | +REG32(GEM_TSU_REF_CTRL, 0x120) | ||
114 | + FIELD(GEM_TSU_REF_CTRL, CLKACT, 25, 1) | ||
115 | + FIELD(GEM_TSU_REF_CTRL, DIVISOR0, 8, 10) | ||
116 | + FIELD(GEM_TSU_REF_CTRL, SRCSEL, 0, 3) | ||
117 | +REG32(USB0_BUS_REF_CTRL, 0x124) | ||
118 | + FIELD(USB0_BUS_REF_CTRL, CLKACT, 25, 1) | ||
119 | + FIELD(USB0_BUS_REF_CTRL, DIVISOR0, 8, 10) | ||
120 | + FIELD(USB0_BUS_REF_CTRL, SRCSEL, 0, 3) | ||
121 | +REG32(UART0_REF_CTRL, 0x128) | ||
122 | + FIELD(UART0_REF_CTRL, CLKACT, 25, 1) | ||
123 | + FIELD(UART0_REF_CTRL, DIVISOR0, 8, 10) | ||
124 | + FIELD(UART0_REF_CTRL, SRCSEL, 0, 3) | ||
125 | +REG32(UART1_REF_CTRL, 0x12c) | ||
126 | + FIELD(UART1_REF_CTRL, CLKACT, 25, 1) | ||
127 | + FIELD(UART1_REF_CTRL, DIVISOR0, 8, 10) | ||
128 | + FIELD(UART1_REF_CTRL, SRCSEL, 0, 3) | ||
129 | +REG32(SPI0_REF_CTRL, 0x130) | ||
130 | + FIELD(SPI0_REF_CTRL, CLKACT, 25, 1) | ||
131 | + FIELD(SPI0_REF_CTRL, DIVISOR0, 8, 10) | ||
132 | + FIELD(SPI0_REF_CTRL, SRCSEL, 0, 3) | ||
133 | +REG32(SPI1_REF_CTRL, 0x134) | ||
134 | + FIELD(SPI1_REF_CTRL, CLKACT, 25, 1) | ||
135 | + FIELD(SPI1_REF_CTRL, DIVISOR0, 8, 10) | ||
136 | + FIELD(SPI1_REF_CTRL, SRCSEL, 0, 3) | ||
137 | +REG32(CAN0_REF_CTRL, 0x138) | ||
138 | + FIELD(CAN0_REF_CTRL, CLKACT, 25, 1) | ||
139 | + FIELD(CAN0_REF_CTRL, DIVISOR0, 8, 10) | ||
140 | + FIELD(CAN0_REF_CTRL, SRCSEL, 0, 3) | ||
141 | +REG32(CAN1_REF_CTRL, 0x13c) | ||
142 | + FIELD(CAN1_REF_CTRL, CLKACT, 25, 1) | ||
143 | + FIELD(CAN1_REF_CTRL, DIVISOR0, 8, 10) | ||
144 | + FIELD(CAN1_REF_CTRL, SRCSEL, 0, 3) | ||
145 | +REG32(I2C0_REF_CTRL, 0x140) | ||
146 | + FIELD(I2C0_REF_CTRL, CLKACT, 25, 1) | ||
147 | + FIELD(I2C0_REF_CTRL, DIVISOR0, 8, 10) | ||
148 | + FIELD(I2C0_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(I2C1_REF_CTRL, 0x144) | ||
150 | + FIELD(I2C1_REF_CTRL, CLKACT, 25, 1) | ||
151 | + FIELD(I2C1_REF_CTRL, DIVISOR0, 8, 10) | ||
152 | + FIELD(I2C1_REF_CTRL, SRCSEL, 0, 3) | ||
153 | +REG32(DBG_LPD_CTRL, 0x148) | ||
154 | + FIELD(DBG_LPD_CTRL, CLKACT, 25, 1) | ||
155 | + FIELD(DBG_LPD_CTRL, DIVISOR0, 8, 10) | ||
156 | + FIELD(DBG_LPD_CTRL, SRCSEL, 0, 3) | ||
157 | +REG32(TIMESTAMP_REF_CTRL, 0x14c) | ||
158 | + FIELD(TIMESTAMP_REF_CTRL, CLKACT, 25, 1) | ||
159 | + FIELD(TIMESTAMP_REF_CTRL, DIVISOR0, 8, 10) | ||
160 | + FIELD(TIMESTAMP_REF_CTRL, SRCSEL, 0, 3) | ||
161 | +REG32(CRL_SAFETY_CHK, 0x150) | ||
162 | +REG32(PSM_REF_CTRL, 0x154) | ||
163 | + FIELD(PSM_REF_CTRL, DIVISOR0, 8, 10) | ||
164 | + FIELD(PSM_REF_CTRL, SRCSEL, 0, 3) | ||
165 | +REG32(DBG_TSTMP_CTRL, 0x158) | ||
166 | + FIELD(DBG_TSTMP_CTRL, CLKACT, 25, 1) | ||
167 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 10) | ||
168 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
169 | +REG32(CPM_TOPSW_REF_CTRL, 0x15c) | ||
170 | + FIELD(CPM_TOPSW_REF_CTRL, CLKACT, 25, 1) | ||
171 | + FIELD(CPM_TOPSW_REF_CTRL, DIVISOR0, 8, 10) | ||
172 | + FIELD(CPM_TOPSW_REF_CTRL, SRCSEL, 0, 3) | ||
173 | +REG32(USB3_DUAL_REF_CTRL, 0x160) | ||
174 | + FIELD(USB3_DUAL_REF_CTRL, CLKACT, 25, 1) | ||
175 | + FIELD(USB3_DUAL_REF_CTRL, DIVISOR0, 8, 10) | ||
176 | + FIELD(USB3_DUAL_REF_CTRL, SRCSEL, 0, 3) | ||
177 | +REG32(RST_CPU_R5, 0x300) | ||
178 | + FIELD(RST_CPU_R5, RESET_PGE, 4, 1) | ||
179 | + FIELD(RST_CPU_R5, RESET_AMBA, 2, 1) | ||
180 | + FIELD(RST_CPU_R5, RESET_CPU1, 1, 1) | ||
181 | + FIELD(RST_CPU_R5, RESET_CPU0, 0, 1) | ||
182 | +REG32(RST_ADMA, 0x304) | ||
183 | + FIELD(RST_ADMA, RESET, 0, 1) | ||
184 | +REG32(RST_GEM0, 0x308) | ||
185 | + FIELD(RST_GEM0, RESET, 0, 1) | ||
186 | +REG32(RST_GEM1, 0x30c) | ||
187 | + FIELD(RST_GEM1, RESET, 0, 1) | ||
188 | +REG32(RST_SPARE, 0x310) | ||
189 | + FIELD(RST_SPARE, RESET, 0, 1) | ||
190 | +REG32(RST_USB0, 0x314) | ||
191 | + FIELD(RST_USB0, RESET, 0, 1) | ||
192 | +REG32(RST_UART0, 0x318) | ||
193 | + FIELD(RST_UART0, RESET, 0, 1) | ||
194 | +REG32(RST_UART1, 0x31c) | ||
195 | + FIELD(RST_UART1, RESET, 0, 1) | ||
196 | +REG32(RST_SPI0, 0x320) | ||
197 | + FIELD(RST_SPI0, RESET, 0, 1) | ||
198 | +REG32(RST_SPI1, 0x324) | ||
199 | + FIELD(RST_SPI1, RESET, 0, 1) | ||
200 | +REG32(RST_CAN0, 0x328) | ||
201 | + FIELD(RST_CAN0, RESET, 0, 1) | ||
202 | +REG32(RST_CAN1, 0x32c) | ||
203 | + FIELD(RST_CAN1, RESET, 0, 1) | ||
204 | +REG32(RST_I2C0, 0x330) | ||
205 | + FIELD(RST_I2C0, RESET, 0, 1) | ||
206 | +REG32(RST_I2C1, 0x334) | ||
207 | + FIELD(RST_I2C1, RESET, 0, 1) | ||
208 | +REG32(RST_DBG_LPD, 0x338) | ||
209 | + FIELD(RST_DBG_LPD, RPU_DBG1_RESET, 5, 1) | ||
210 | + FIELD(RST_DBG_LPD, RPU_DBG0_RESET, 4, 1) | ||
211 | + FIELD(RST_DBG_LPD, RESET_HSDP, 1, 1) | ||
212 | + FIELD(RST_DBG_LPD, RESET, 0, 1) | ||
213 | +REG32(RST_GPIO, 0x33c) | ||
214 | + FIELD(RST_GPIO, RESET, 0, 1) | ||
215 | +REG32(RST_TTC, 0x344) | ||
216 | + FIELD(RST_TTC, TTC3_RESET, 3, 1) | ||
217 | + FIELD(RST_TTC, TTC2_RESET, 2, 1) | ||
218 | + FIELD(RST_TTC, TTC1_RESET, 1, 1) | ||
219 | + FIELD(RST_TTC, TTC0_RESET, 0, 1) | ||
220 | +REG32(RST_TIMESTAMP, 0x348) | ||
221 | + FIELD(RST_TIMESTAMP, RESET, 0, 1) | ||
222 | +REG32(RST_SWDT, 0x34c) | ||
223 | + FIELD(RST_SWDT, RESET, 0, 1) | ||
224 | +REG32(RST_OCM, 0x350) | ||
225 | + FIELD(RST_OCM, RESET, 0, 1) | ||
226 | +REG32(RST_IPI, 0x354) | ||
227 | + FIELD(RST_IPI, RESET, 0, 1) | ||
228 | +REG32(RST_SYSMON, 0x358) | ||
229 | + FIELD(RST_SYSMON, SEQ_RST, 1, 1) | ||
230 | + FIELD(RST_SYSMON, CFG_RST, 0, 1) | ||
231 | +REG32(RST_FPD, 0x360) | ||
232 | + FIELD(RST_FPD, SRST, 1, 1) | ||
233 | + FIELD(RST_FPD, POR, 0, 1) | ||
234 | +REG32(PSM_RST_MODE, 0x370) | ||
235 | + FIELD(PSM_RST_MODE, WAKEUP, 2, 1) | ||
236 | + FIELD(PSM_RST_MODE, RST_MODE, 0, 2) | ||
237 | + | ||
238 | +#define CRL_R_MAX (R_PSM_RST_MODE + 1) | ||
239 | + | ||
240 | +#define RPU_MAX_CPU 2 | ||
241 | + | ||
242 | +struct XlnxVersalCRL { | ||
243 | + SysBusDevice parent_obj; | ||
244 | + qemu_irq irq; | ||
245 | + | ||
246 | + struct { | ||
247 | + ARMCPU *cpu_r5[RPU_MAX_CPU]; | ||
248 | + DeviceState *adma[8]; | ||
249 | + DeviceState *uart[2]; | ||
250 | + DeviceState *gem[2]; | ||
251 | + DeviceState *usb; | ||
252 | + } cfg; | ||
253 | + | ||
254 | + RegisterInfoArray *reg_array; | ||
255 | + uint32_t regs[CRL_R_MAX]; | ||
256 | + RegisterInfo regs_info[CRL_R_MAX]; | ||
86 | +}; | 257 | +}; |
87 | + | 258 | +#endif |
88 | +/* REG_CAMCMR fields */ | 259 | diff --git a/hw/misc/xlnx-versal-crl.c b/hw/misc/xlnx-versal-crl.c |
89 | +/* Enable CAM Compare */ | ||
90 | +#define REG_CAMCMR_ECMP (1 << 4) | ||
91 | +/* Complement CAM Compare */ | ||
92 | +#define REG_CAMCMR_CCAM (1 << 3) | ||
93 | +/* Accept Broadcast Packet */ | ||
94 | +#define REG_CAMCMR_ABP (1 << 2) | ||
95 | +/* Accept Multicast Packet */ | ||
96 | +#define REG_CAMCMR_AMP (1 << 1) | ||
97 | +/* Accept Unicast Packet */ | ||
98 | +#define REG_CAMCMR_AUP (1 << 0) | ||
99 | + | ||
100 | +/* REG_MCMDR fields */ | ||
101 | +/* Software Reset */ | ||
102 | +#define REG_MCMDR_SWR (1 << 24) | ||
103 | +/* Internal Loopback Select */ | ||
104 | +#define REG_MCMDR_LBK (1 << 21) | ||
105 | +/* Operation Mode Select */ | ||
106 | +#define REG_MCMDR_OPMOD (1 << 20) | ||
107 | +/* Enable MDC Clock Generation */ | ||
108 | +#define REG_MCMDR_ENMDC (1 << 19) | ||
109 | +/* Full-Duplex Mode Select */ | ||
110 | +#define REG_MCMDR_FDUP (1 << 18) | ||
111 | +/* Enable SQE Checking */ | ||
112 | +#define REG_MCMDR_ENSEQ (1 << 17) | ||
113 | +/* Send PAUSE Frame */ | ||
114 | +#define REG_MCMDR_SDPZ (1 << 16) | ||
115 | +/* No Defer */ | ||
116 | +#define REG_MCMDR_NDEF (1 << 9) | ||
117 | +/* Frame Transmission On */ | ||
118 | +#define REG_MCMDR_TXON (1 << 8) | ||
119 | +/* Strip CRC Checksum */ | ||
120 | +#define REG_MCMDR_SPCRC (1 << 5) | ||
121 | +/* Accept CRC Error Packet */ | ||
122 | +#define REG_MCMDR_AEP (1 << 4) | ||
123 | +/* Accept Control Packet */ | ||
124 | +#define REG_MCMDR_ACP (1 << 3) | ||
125 | +/* Accept Runt Packet */ | ||
126 | +#define REG_MCMDR_ARP (1 << 2) | ||
127 | +/* Accept Long Packet */ | ||
128 | +#define REG_MCMDR_ALP (1 << 1) | ||
129 | +/* Frame Reception On */ | ||
130 | +#define REG_MCMDR_RXON (1 << 0) | ||
131 | + | ||
132 | +/* REG_MIEN fields */ | ||
133 | +/* Enable Transmit Descriptor Unavailable Interrupt */ | ||
134 | +#define REG_MIEN_ENTDU (1 << 23) | ||
135 | +/* Enable Transmit Completion Interrupt */ | ||
136 | +#define REG_MIEN_ENTXCP (1 << 18) | ||
137 | +/* Enable Transmit Interrupt */ | ||
138 | +#define REG_MIEN_ENTXINTR (1 << 16) | ||
139 | +/* Enable Receive Descriptor Unavailable Interrupt */ | ||
140 | +#define REG_MIEN_ENRDU (1 << 10) | ||
141 | +/* Enable Receive Good Interrupt */ | ||
142 | +#define REG_MIEN_ENRXGD (1 << 4) | ||
143 | +/* Enable Receive Interrupt */ | ||
144 | +#define REG_MIEN_ENRXINTR (1 << 0) | ||
145 | + | ||
146 | +/* REG_MISTA fields */ | ||
147 | +/* TODO: Add error fields and support simulated errors? */ | ||
148 | +/* Transmit Bus Error Interrupt */ | ||
149 | +#define REG_MISTA_TXBERR (1 << 24) | ||
150 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
151 | +#define REG_MISTA_TDU (1 << 23) | ||
152 | +/* Transmit Completion Interrupt */ | ||
153 | +#define REG_MISTA_TXCP (1 << 18) | ||
154 | +/* Transmit Interrupt */ | ||
155 | +#define REG_MISTA_TXINTR (1 << 16) | ||
156 | +/* Receive Bus Error Interrupt */ | ||
157 | +#define REG_MISTA_RXBERR (1 << 11) | ||
158 | +/* Receive Descriptor Unavailable Interrupt */ | ||
159 | +#define REG_MISTA_RDU (1 << 10) | ||
160 | +/* DMA Early Notification Interrupt */ | ||
161 | +#define REG_MISTA_DENI (1 << 9) | ||
162 | +/* Maximum Frame Length Interrupt */ | ||
163 | +#define REG_MISTA_DFOI (1 << 8) | ||
164 | +/* Receive Good Interrupt */ | ||
165 | +#define REG_MISTA_RXGD (1 << 4) | ||
166 | +/* Packet Too Long Interrupt */ | ||
167 | +#define REG_MISTA_PTLE (1 << 3) | ||
168 | +/* Receive Interrupt */ | ||
169 | +#define REG_MISTA_RXINTR (1 << 0) | ||
170 | + | ||
171 | +/* REG_MGSTA fields */ | ||
172 | +/* Transmission Halted */ | ||
173 | +#define REG_MGSTA_TXHA (1 << 11) | ||
174 | +/* Receive Halted */ | ||
175 | +#define REG_MGSTA_RXHA (1 << 11) | ||
176 | + | ||
177 | +/* REG_DMARFC fields */ | ||
178 | +/* Maximum Receive Frame Length */ | ||
179 | +#define REG_DMARFC_RXMS(word) extract32((word), 0, 16) | ||
180 | + | ||
181 | +/* REG MIIDA fields */ | ||
182 | +/* Busy Bit */ | ||
183 | +#define REG_MIIDA_BUSY (1 << 17) | ||
184 | + | ||
185 | +/* Transmit and receive descriptors */ | ||
186 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
187 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
188 | + | ||
189 | +struct NPCM7xxEMCTxDesc { | ||
190 | + uint32_t flags; | ||
191 | + uint32_t txbsa; | ||
192 | + uint32_t status_and_length; | ||
193 | + uint32_t ntxdsa; | ||
194 | +}; | ||
195 | + | ||
196 | +struct NPCM7xxEMCRxDesc { | ||
197 | + uint32_t status_and_length; | ||
198 | + uint32_t rxbsa; | ||
199 | + uint32_t reserved; | ||
200 | + uint32_t nrxdsa; | ||
201 | +}; | ||
202 | + | ||
203 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
204 | +/* Owner: 0 = cpu, 1 = emc */ | ||
205 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
206 | +/* Transmit interrupt enable */ | ||
207 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
208 | +/* CRC append */ | ||
209 | +#define TX_DESC_FLAG_CRCAPP (1 << 1) | ||
210 | +/* Padding enable */ | ||
211 | +#define TX_DESC_FLAG_PADEN (1 << 0) | ||
212 | + | ||
213 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
214 | +/* Collision count */ | ||
215 | +#define TX_DESC_STATUS_CCNT_SHIFT 28 | ||
216 | +#define TX_DESC_STATUS_CCNT_BITSIZE 4 | ||
217 | +/* SQE error */ | ||
218 | +#define TX_DESC_STATUS_SQE (1 << 26) | ||
219 | +/* Transmission paused */ | ||
220 | +#define TX_DESC_STATUS_PAU (1 << 25) | ||
221 | +/* P transmission halted */ | ||
222 | +#define TX_DESC_STATUS_TXHA (1 << 24) | ||
223 | +/* Late collision */ | ||
224 | +#define TX_DESC_STATUS_LC (1 << 23) | ||
225 | +/* Transmission abort */ | ||
226 | +#define TX_DESC_STATUS_TXABT (1 << 22) | ||
227 | +/* No carrier sense */ | ||
228 | +#define TX_DESC_STATUS_NCS (1 << 21) | ||
229 | +/* Defer exceed */ | ||
230 | +#define TX_DESC_STATUS_EXDEF (1 << 20) | ||
231 | +/* Transmission complete */ | ||
232 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
233 | +/* Transmission deferred */ | ||
234 | +#define TX_DESC_STATUS_DEF (1 << 17) | ||
235 | +/* Transmit interrupt */ | ||
236 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
237 | + | ||
238 | +#define TX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
239 | + | ||
240 | +/* Transmit buffer start address */ | ||
241 | +#define TX_DESC_TXBSA(word) ((uint32_t) (word) & ~3u) | ||
242 | + | ||
243 | +/* Next transmit descriptor start address */ | ||
244 | +#define TX_DESC_NTXDSA(word) ((uint32_t) (word) & ~3u) | ||
245 | + | ||
246 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
247 | +/* Owner: 0b00 = cpu, 0b01 = undefined, 0b10 = emc, 0b11 = undefined */ | ||
248 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
249 | +#define RX_DESC_STATUS_OWNER_BITSIZE 2 | ||
250 | +#define RX_DESC_STATUS_OWNER_MASK (3 << RX_DESC_STATUS_OWNER_SHIFT) | ||
251 | +/* Runt packet */ | ||
252 | +#define RX_DESC_STATUS_RP (1 << 22) | ||
253 | +/* Alignment error */ | ||
254 | +#define RX_DESC_STATUS_ALIE (1 << 21) | ||
255 | +/* Frame reception complete */ | ||
256 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
257 | +/* Packet too long */ | ||
258 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
259 | +/* CRC error */ | ||
260 | +#define RX_DESC_STATUS_CRCE (1 << 17) | ||
261 | +/* Receive interrupt */ | ||
262 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
263 | + | ||
264 | +#define RX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
265 | + | ||
266 | +/* Receive buffer start address */ | ||
267 | +#define RX_DESC_RXBSA(word) ((uint32_t) (word) & ~3u) | ||
268 | + | ||
269 | +/* Next receive descriptor start address */ | ||
270 | +#define RX_DESC_NRXDSA(word) ((uint32_t) (word) & ~3u) | ||
271 | + | ||
272 | +/* Minimum packet length, when TX_DESC_FLAG_PADEN is set. */ | ||
273 | +#define MIN_PACKET_LENGTH 64 | ||
274 | + | ||
275 | +struct NPCM7xxEMCState { | ||
276 | + /*< private >*/ | ||
277 | + SysBusDevice parent; | ||
278 | + /*< public >*/ | ||
279 | + | ||
280 | + MemoryRegion iomem; | ||
281 | + | ||
282 | + qemu_irq tx_irq; | ||
283 | + qemu_irq rx_irq; | ||
284 | + | ||
285 | + NICState *nic; | ||
286 | + NICConf conf; | ||
287 | + | ||
288 | + /* 0 or 1, for log messages */ | ||
289 | + uint8_t emc_num; | ||
290 | + | ||
291 | + uint32_t regs[NPCM7XX_NUM_EMC_REGS]; | ||
292 | + | ||
293 | + /* | ||
294 | + * tx is active. Set to true by TSDR and then switches off when out of | ||
295 | + * descriptors. If the TXON bit in REG_MCMDR is off then this is off. | ||
296 | + */ | ||
297 | + bool tx_active; | ||
298 | + | ||
299 | + /* | ||
300 | + * rx is active. Set to true by RSDR and then switches off when out of | ||
301 | + * descriptors. If the RXON bit in REG_MCMDR is off then this is off. | ||
302 | + */ | ||
303 | + bool rx_active; | ||
304 | +}; | ||
305 | + | ||
306 | +typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
307 | + | ||
308 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
309 | +#define NPCM7XX_EMC(obj) \ | ||
310 | + OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
311 | + | ||
312 | +#endif /* NPCM7XX_EMC_H */ | ||
313 | diff --git a/hw/net/npcm7xx_emc.c b/hw/net/npcm7xx_emc.c | ||
314 | new file mode 100644 | 260 | new file mode 100644 |
315 | index XXXXXXX..XXXXXXX | 261 | index XXXXXXX..XXXXXXX |
316 | --- /dev/null | 262 | --- /dev/null |
317 | +++ b/hw/net/npcm7xx_emc.c | 263 | +++ b/hw/misc/xlnx-versal-crl.c |
318 | @@ -XXX,XX +XXX,XX @@ | 264 | @@ -XXX,XX +XXX,XX @@ |
319 | +/* | 265 | +/* |
320 | + * Nuvoton NPCM7xx EMC Module | 266 | + * QEMU model of the Clock-Reset-LPD (CRL). |
321 | + * | 267 | + * |
322 | + * Copyright 2020 Google LLC | 268 | + * Copyright (c) 2022 Advanced Micro Devices, Inc. |
269 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
323 | + * | 270 | + * |
324 | + * This program is free software; you can redistribute it and/or modify it | 271 | + * Written by Edgar E. Iglesias <edgar.iglesias@amd.com> |
325 | + * under the terms of the GNU General Public License as published by the | ||
326 | + * Free Software Foundation; either version 2 of the License, or | ||
327 | + * (at your option) any later version. | ||
328 | + * | ||
329 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
330 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
331 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
332 | + * for more details. | ||
333 | + * | ||
334 | + * Unsupported/unimplemented features: | ||
335 | + * - MCMDR.FDUP (full duplex) is ignored, half duplex is not supported | ||
336 | + * - Only CAM0 is supported, CAM[1-15] are not | ||
337 | + * - writes to CAMEN.[1-15] are ignored, these bits always read as zeroes | ||
338 | + * - MII is not implemented, MIIDA.BUSY and MIID always return zero | ||
339 | + * - MCMDR.LBK is not implemented | ||
340 | + * - MCMDR.{OPMOD,ENSQE,AEP,ARP} are not supported | ||
341 | + * - H/W FIFOs are not supported, MCMDR.FFTCR is ignored | ||
342 | + * - MGSTA.SQE is not supported | ||
343 | + * - pause and control frames are not implemented | ||
344 | + * - MGSTA.CCNT is not supported | ||
345 | + * - MPCNT, DMARFS are not implemented | ||
346 | + */ | 272 | + */ |
347 | + | 273 | + |
348 | +#include "qemu/osdep.h" | 274 | +#include "qemu/osdep.h" |
349 | + | 275 | +#include "qapi/error.h" |
350 | +/* For crc32 */ | 276 | +#include "qemu/log.h" |
351 | +#include <zlib.h> | 277 | +#include "qemu/bitops.h" |
352 | + | 278 | +#include "migration/vmstate.h" |
353 | +#include "qemu-common.h" | 279 | +#include "hw/qdev-properties.h" |
280 | +#include "hw/sysbus.h" | ||
354 | +#include "hw/irq.h" | 281 | +#include "hw/irq.h" |
355 | +#include "hw/qdev-clock.h" | 282 | +#include "hw/register.h" |
356 | +#include "hw/qdev-properties.h" | 283 | +#include "hw/resettable.h" |
357 | +#include "hw/net/npcm7xx_emc.h" | 284 | + |
358 | +#include "net/eth.h" | 285 | +#include "target/arm/arm-powerctl.h" |
359 | +#include "migration/vmstate.h" | 286 | +#include "hw/misc/xlnx-versal-crl.h" |
360 | +#include "qemu/bitops.h" | 287 | + |
361 | +#include "qemu/error-report.h" | 288 | +#ifndef XLNX_VERSAL_CRL_ERR_DEBUG |
362 | +#include "qemu/log.h" | 289 | +#define XLNX_VERSAL_CRL_ERR_DEBUG 0 |
363 | +#include "qemu/module.h" | 290 | +#endif |
364 | +#include "qemu/units.h" | 291 | + |
365 | +#include "sysemu/dma.h" | 292 | +static void crl_update_irq(XlnxVersalCRL *s) |
366 | +#include "trace.h" | 293 | +{ |
367 | + | 294 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; |
368 | +#define CRC_LENGTH 4 | 295 | + qemu_set_irq(s->irq, pending); |
369 | + | 296 | +} |
370 | +/* | 297 | + |
371 | + * The maximum size of a (layer 2) ethernet frame as defined by 802.3. | 298 | +static void crl_status_postw(RegisterInfo *reg, uint64_t val64) |
372 | + * 1518 = 6(dest macaddr) + 6(src macaddr) + 2(proto) + 4(crc) + 1500(payload) | 299 | +{ |
373 | + * This does not include an additional 4 for the vlan field (802.1q). | 300 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
374 | + */ | 301 | + crl_update_irq(s); |
375 | +#define MAX_ETH_FRAME_SIZE 1518 | 302 | +} |
376 | + | 303 | + |
377 | +static const char *emc_reg_name(int regno) | 304 | +static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64) |
378 | +{ | 305 | +{ |
379 | +#define REG(name) case REG_ ## name: return #name; | 306 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
380 | + switch (regno) { | 307 | + uint32_t val = val64; |
381 | + REG(CAMCMR) | 308 | + |
382 | + REG(CAMEN) | 309 | + s->regs[R_IR_MASK] &= ~val; |
383 | + REG(TXDLSA) | 310 | + crl_update_irq(s); |
384 | + REG(RXDLSA) | 311 | + return 0; |
385 | + REG(MCMDR) | 312 | +} |
386 | + REG(MIID) | 313 | + |
387 | + REG(MIIDA) | 314 | +static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64) |
388 | + REG(FFTCR) | 315 | +{ |
389 | + REG(TSDR) | 316 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
390 | + REG(RSDR) | 317 | + uint32_t val = val64; |
391 | + REG(DMARFC) | 318 | + |
392 | + REG(MIEN) | 319 | + s->regs[R_IR_MASK] |= val; |
393 | + REG(MISTA) | 320 | + crl_update_irq(s); |
394 | + REG(MGSTA) | 321 | + return 0; |
395 | + REG(MPCNT) | 322 | +} |
396 | + REG(MRPC) | 323 | + |
397 | + REG(MRPCC) | 324 | +static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev, |
398 | + REG(MREPC) | 325 | + bool rst_old, bool rst_new) |
399 | + REG(DMARFS) | 326 | +{ |
400 | + REG(CTXDSA) | 327 | + device_cold_reset(dev); |
401 | + REG(CTXBSA) | 328 | +} |
402 | + REG(CRXDSA) | 329 | + |
403 | + REG(CRXBSA) | 330 | +static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu, |
404 | + case REG_CAMM_BASE + 0: return "CAM0M"; | 331 | + bool rst_old, bool rst_new) |
405 | + case REG_CAML_BASE + 0: return "CAM0L"; | 332 | +{ |
406 | + case REG_CAMM_BASE + 2 ... REG_CAMML_LAST: | 333 | + if (rst_new) { |
407 | + /* Only CAM0 is supported, fold the others into something simple. */ | 334 | + arm_set_cpu_off(armcpu->mp_affinity); |
408 | + if (regno & 1) { | ||
409 | + return "CAM<n>L"; | ||
410 | + } else { | ||
411 | + return "CAM<n>M"; | ||
412 | + } | ||
413 | + default: return "UNKNOWN"; | ||
414 | + } | ||
415 | +#undef REG | ||
416 | +} | ||
417 | + | ||
418 | +static void emc_reset(NPCM7xxEMCState *emc) | ||
419 | +{ | ||
420 | + trace_npcm7xx_emc_reset(emc->emc_num); | ||
421 | + | ||
422 | + memset(&emc->regs[0], 0, sizeof(emc->regs)); | ||
423 | + | ||
424 | + /* These regs have non-zero reset values. */ | ||
425 | + emc->regs[REG_TXDLSA] = 0xfffffffc; | ||
426 | + emc->regs[REG_RXDLSA] = 0xfffffffc; | ||
427 | + emc->regs[REG_MIIDA] = 0x00900000; | ||
428 | + emc->regs[REG_FFTCR] = 0x0101; | ||
429 | + emc->regs[REG_DMARFC] = 0x0800; | ||
430 | + emc->regs[REG_MPCNT] = 0x7fff; | ||
431 | + | ||
432 | + emc->tx_active = false; | ||
433 | + emc->rx_active = false; | ||
434 | +} | ||
435 | + | ||
436 | +static void npcm7xx_emc_reset(DeviceState *dev) | ||
437 | +{ | ||
438 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | ||
439 | + emc_reset(emc); | ||
440 | +} | ||
441 | + | ||
442 | +static void emc_soft_reset(NPCM7xxEMCState *emc) | ||
443 | +{ | ||
444 | + /* | ||
445 | + * The docs say at least MCMDR.{LBK,OPMOD} bits are not changed during a | ||
446 | + * soft reset, but does not go into further detail. For now, KISS. | ||
447 | + */ | ||
448 | + uint32_t mcmdr = emc->regs[REG_MCMDR]; | ||
449 | + emc_reset(emc); | ||
450 | + emc->regs[REG_MCMDR] = mcmdr & (REG_MCMDR_LBK | REG_MCMDR_OPMOD); | ||
451 | + | ||
452 | + qemu_set_irq(emc->tx_irq, 0); | ||
453 | + qemu_set_irq(emc->rx_irq, 0); | ||
454 | +} | ||
455 | + | ||
456 | +static void emc_set_link(NetClientState *nc) | ||
457 | +{ | ||
458 | + /* Nothing to do yet. */ | ||
459 | +} | ||
460 | + | ||
461 | +/* MISTA.TXINTR is the union of the individual bits with their enables. */ | ||
462 | +static void emc_update_mista_txintr(NPCM7xxEMCState *emc) | ||
463 | +{ | ||
464 | + /* Only look at the bits we support. */ | ||
465 | + uint32_t mask = (REG_MISTA_TXBERR | | ||
466 | + REG_MISTA_TDU | | ||
467 | + REG_MISTA_TXCP); | ||
468 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | ||
469 | + emc->regs[REG_MISTA] |= REG_MISTA_TXINTR; | ||
470 | + } else { | 335 | + } else { |
471 | + emc->regs[REG_MISTA] &= ~REG_MISTA_TXINTR; | 336 | + arm_set_cpu_on_and_reset(armcpu->mp_affinity); |
472 | + } | 337 | + } |
473 | +} | 338 | +} |
474 | + | 339 | + |
475 | +/* MISTA.RXINTR is the union of the individual bits with their enables. */ | 340 | +#define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \ |
476 | +static void emc_update_mista_rxintr(NPCM7xxEMCState *emc) | 341 | + bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \ |
477 | +{ | 342 | + bool new_f = FIELD_EX32(new_val, reg, f); \ |
478 | + /* Only look at the bits we support. */ | 343 | + \ |
479 | + uint32_t mask = (REG_MISTA_RXBERR | | 344 | + /* Detect edges. */ \ |
480 | + REG_MISTA_RDU | | 345 | + if (dev && old_f != new_f) { \ |
481 | + REG_MISTA_RXGD); | 346 | + crl_reset_ ## type(s, dev, old_f, new_f); \ |
482 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | 347 | + } \ |
483 | + emc->regs[REG_MISTA] |= REG_MISTA_RXINTR; | 348 | +} |
484 | + } else { | 349 | + |
485 | + emc->regs[REG_MISTA] &= ~REG_MISTA_RXINTR; | 350 | +static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64) |
486 | + } | 351 | +{ |
487 | +} | 352 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
488 | + | 353 | + |
489 | +/* N.B. emc_update_mista_txintr must have already been called. */ | 354 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]); |
490 | +static void emc_update_tx_irq(NPCM7xxEMCState *emc) | 355 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]); |
491 | +{ | 356 | + return val64; |
492 | + int level = !!(emc->regs[REG_MISTA] & | 357 | +} |
493 | + emc->regs[REG_MIEN] & | 358 | + |
494 | + REG_MISTA_TXINTR); | 359 | +static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64) |
495 | + trace_npcm7xx_emc_update_tx_irq(level); | 360 | +{ |
496 | + qemu_set_irq(emc->tx_irq, level); | 361 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
497 | +} | 362 | + int i; |
498 | + | 363 | + |
499 | +/* N.B. emc_update_mista_rxintr must have already been called. */ | 364 | + /* A single register fans out to all ADMA reset inputs. */ |
500 | +static void emc_update_rx_irq(NPCM7xxEMCState *emc) | 365 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) { |
501 | +{ | 366 | + REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]); |
502 | + int level = !!(emc->regs[REG_MISTA] & | 367 | + } |
503 | + emc->regs[REG_MIEN] & | 368 | + return val64; |
504 | + REG_MISTA_RXINTR); | 369 | +} |
505 | + trace_npcm7xx_emc_update_rx_irq(level); | 370 | + |
506 | + qemu_set_irq(emc->rx_irq, level); | 371 | +static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64) |
507 | +} | 372 | +{ |
508 | + | 373 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
509 | +/* Update IRQ states due to changes in MIEN,MISTA. */ | 374 | + |
510 | +static void emc_update_irq_from_reg_change(NPCM7xxEMCState *emc) | 375 | + REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]); |
511 | +{ | 376 | + return val64; |
512 | + emc_update_mista_txintr(emc); | 377 | +} |
513 | + emc_update_tx_irq(emc); | 378 | + |
514 | + | 379 | +static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64) |
515 | + emc_update_mista_rxintr(emc); | 380 | +{ |
516 | + emc_update_rx_irq(emc); | 381 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
517 | +} | 382 | + |
518 | + | 383 | + REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]); |
519 | +static int emc_read_tx_desc(dma_addr_t addr, NPCM7xxEMCTxDesc *desc) | 384 | + return val64; |
520 | +{ | 385 | +} |
521 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | 386 | + |
522 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | 387 | +static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64) |
523 | + HWADDR_PRIx "\n", __func__, addr); | 388 | +{ |
524 | + return -1; | 389 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
525 | + } | 390 | + |
526 | + desc->flags = le32_to_cpu(desc->flags); | 391 | + REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]); |
527 | + desc->txbsa = le32_to_cpu(desc->txbsa); | 392 | + return val64; |
528 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | 393 | +} |
529 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | 394 | + |
530 | + return 0; | 395 | +static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64) |
531 | +} | 396 | +{ |
532 | + | 397 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
533 | +static int emc_write_tx_desc(const NPCM7xxEMCTxDesc *desc, dma_addr_t addr) | 398 | + |
534 | +{ | 399 | + REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]); |
535 | + NPCM7xxEMCTxDesc le_desc; | 400 | + return val64; |
536 | + | 401 | +} |
537 | + le_desc.flags = cpu_to_le32(desc->flags); | 402 | + |
538 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | 403 | +static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64) |
539 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | 404 | +{ |
540 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | 405 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
541 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | 406 | + |
542 | + sizeof(le_desc))) { | 407 | + REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb); |
543 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | 408 | + return val64; |
544 | + HWADDR_PRIx "\n", __func__, addr); | 409 | +} |
545 | + return -1; | 410 | + |
546 | + } | 411 | +static const RegisterAccessInfo crl_regs_info[] = { |
547 | + return 0; | 412 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, |
548 | +} | 413 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, |
549 | + | 414 | + .w1c = 0x1, |
550 | +static int emc_read_rx_desc(dma_addr_t addr, NPCM7xxEMCRxDesc *desc) | 415 | + .post_write = crl_status_postw, |
551 | +{ | 416 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, |
552 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | 417 | + .reset = 0x1, |
553 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | 418 | + .ro = 0x1, |
554 | + HWADDR_PRIx "\n", __func__, addr); | 419 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, |
555 | + return -1; | 420 | + .pre_write = crl_enable_prew, |
556 | + } | 421 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, |
557 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | 422 | + .pre_write = crl_disable_prew, |
558 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | 423 | + },{ .name = "WPROT", .addr = A_WPROT, |
559 | + desc->reserved = le32_to_cpu(desc->reserved); | 424 | + },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN, |
560 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | 425 | + .reset = 0x1, |
561 | + return 0; | 426 | + .rsvd = 0xe, |
562 | +} | 427 | + },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL, |
563 | + | 428 | + .reset = 0x24809, |
564 | +static int emc_write_rx_desc(const NPCM7xxEMCRxDesc *desc, dma_addr_t addr) | 429 | + .rsvd = 0xf88c00f6, |
565 | +{ | 430 | + },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG, |
566 | + NPCM7xxEMCRxDesc le_desc; | 431 | + .reset = 0x2000000, |
567 | + | 432 | + .rsvd = 0x1801210, |
568 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | 433 | + },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG, |
569 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | 434 | + .rsvd = 0x7e330000, |
570 | + le_desc.reserved = cpu_to_le32(desc->reserved); | 435 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, |
571 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | 436 | + .reset = R_PLL_STATUS_RPLL_STABLE_MASK | |
572 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | 437 | + R_PLL_STATUS_RPLL_LOCK_MASK, |
573 | + sizeof(le_desc))) { | 438 | + .rsvd = 0xfa, |
574 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | 439 | + .ro = 0x5, |
575 | + HWADDR_PRIx "\n", __func__, addr); | 440 | + },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL, |
576 | + return -1; | 441 | + .reset = 0x2000100, |
577 | + } | 442 | + .rsvd = 0xfdfc00ff, |
578 | + return 0; | 443 | + },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL, |
579 | +} | 444 | + .reset = 0x6000300, |
580 | + | 445 | + .rsvd = 0xf9fc00f8, |
581 | +static void emc_set_mista(NPCM7xxEMCState *emc, uint32_t flags) | 446 | + },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL, |
582 | +{ | 447 | + .reset = 0x2000800, |
583 | + trace_npcm7xx_emc_set_mista(flags); | 448 | + .rsvd = 0xfdfc00f8, |
584 | + emc->regs[REG_MISTA] |= flags; | 449 | + },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL, |
585 | + if (extract32(flags, 16, 16)) { | 450 | + .reset = 0xe000300, |
586 | + emc_update_mista_txintr(emc); | 451 | + .rsvd = 0xe1fc00f8, |
587 | + } | 452 | + },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL, |
588 | + if (extract32(flags, 0, 16)) { | 453 | + .reset = 0x2000500, |
589 | + emc_update_mista_rxintr(emc); | 454 | + .rsvd = 0xfdfc00f8, |
590 | + } | 455 | + },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL, |
591 | +} | 456 | + .reset = 0xe000a00, |
592 | + | 457 | + .rsvd = 0xf1fc00f8, |
593 | +static void emc_halt_tx(NPCM7xxEMCState *emc, uint32_t mista_flag) | 458 | + },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL, |
594 | +{ | 459 | + .reset = 0xe000a00, |
595 | + emc->tx_active = false; | 460 | + .rsvd = 0xf1fc00f8, |
596 | + emc_set_mista(emc, mista_flag); | 461 | + },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL, |
597 | +} | 462 | + .reset = 0x300, |
598 | + | 463 | + .rsvd = 0xfdfc00f8, |
599 | +static void emc_halt_rx(NPCM7xxEMCState *emc, uint32_t mista_flag) | 464 | + },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL, |
600 | +{ | 465 | + .reset = 0x2001900, |
601 | + emc->rx_active = false; | 466 | + .rsvd = 0xfdfc00f8, |
602 | + emc_set_mista(emc, mista_flag); | 467 | + },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL, |
603 | +} | 468 | + .reset = 0xc00, |
604 | + | 469 | + .rsvd = 0xfdfc00f8, |
605 | +static void emc_set_next_tx_descriptor(NPCM7xxEMCState *emc, | 470 | + },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL, |
606 | + const NPCM7xxEMCTxDesc *tx_desc, | 471 | + .reset = 0xc00, |
607 | + uint32_t desc_addr) | 472 | + .rsvd = 0xfdfc00f8, |
608 | +{ | 473 | + },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL, |
609 | + /* Update the current descriptor, if only to reset the owner flag. */ | 474 | + .reset = 0x600, |
610 | + if (emc_write_tx_desc(tx_desc, desc_addr)) { | 475 | + .rsvd = 0xfdfc00f8, |
611 | + /* | 476 | + },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL, |
612 | + * We just read it so this shouldn't generally happen. | 477 | + .reset = 0x600, |
613 | + * Error already reported. | 478 | + .rsvd = 0xfdfc00f8, |
614 | + */ | 479 | + },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL, |
615 | + emc_set_mista(emc, REG_MISTA_TXBERR); | 480 | + .reset = 0xc00, |
616 | + } | 481 | + .rsvd = 0xfdfc00f8, |
617 | + emc->regs[REG_CTXDSA] = TX_DESC_NTXDSA(tx_desc->ntxdsa); | 482 | + },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL, |
618 | +} | 483 | + .reset = 0xc00, |
619 | + | 484 | + .rsvd = 0xfdfc00f8, |
620 | +static void emc_set_next_rx_descriptor(NPCM7xxEMCState *emc, | 485 | + },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL, |
621 | + const NPCM7xxEMCRxDesc *rx_desc, | 486 | + .reset = 0xc00, |
622 | + uint32_t desc_addr) | 487 | + .rsvd = 0xfdfc00f8, |
623 | +{ | 488 | + },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL, |
624 | + /* Update the current descriptor, if only to reset the owner flag. */ | 489 | + .reset = 0xc00, |
625 | + if (emc_write_rx_desc(rx_desc, desc_addr)) { | 490 | + .rsvd = 0xfdfc00f8, |
626 | + /* | 491 | + },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL, |
627 | + * We just read it so this shouldn't generally happen. | 492 | + .reset = 0x300, |
628 | + * Error already reported. | 493 | + .rsvd = 0xfdfc00f8, |
629 | + */ | 494 | + },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL, |
630 | + emc_set_mista(emc, REG_MISTA_RXBERR); | 495 | + .reset = 0x2000c00, |
631 | + } | 496 | + .rsvd = 0xfdfc00f8, |
632 | + emc->regs[REG_CRXDSA] = RX_DESC_NRXDSA(rx_desc->nrxdsa); | 497 | + },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK, |
633 | +} | 498 | + },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL, |
634 | + | 499 | + .reset = 0xf04, |
635 | +static void emc_try_send_next_packet(NPCM7xxEMCState *emc) | 500 | + .rsvd = 0xfffc00f8, |
636 | +{ | 501 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, |
637 | + /* Working buffer for sending out packets. Most packets fit in this. */ | 502 | + .reset = 0x300, |
638 | +#define TX_BUFFER_SIZE 2048 | 503 | + .rsvd = 0xfdfc00f8, |
639 | + uint8_t tx_send_buffer[TX_BUFFER_SIZE]; | 504 | + },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL, |
640 | + uint32_t desc_addr = TX_DESC_NTXDSA(emc->regs[REG_CTXDSA]); | 505 | + .reset = 0x300, |
641 | + NPCM7xxEMCTxDesc tx_desc; | 506 | + .rsvd = 0xfdfc00f8, |
642 | + uint32_t next_buf_addr, length; | 507 | + },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL, |
643 | + uint8_t *buf; | 508 | + .reset = 0x3c00, |
644 | + g_autofree uint8_t *malloced_buf = NULL; | 509 | + .rsvd = 0xfdfc00f8, |
645 | + | 510 | + },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5, |
646 | + if (emc_read_tx_desc(desc_addr, &tx_desc)) { | 511 | + .reset = 0x17, |
647 | + /* Error reading descriptor, already reported. */ | 512 | + .rsvd = 0x8, |
648 | + emc_halt_tx(emc, REG_MISTA_TXBERR); | 513 | + .pre_write = crl_rst_r5_prew, |
649 | + emc_update_tx_irq(emc); | 514 | + },{ .name = "RST_ADMA", .addr = A_RST_ADMA, |
650 | + return; | 515 | + .reset = 0x1, |
651 | + } | 516 | + .pre_write = crl_rst_adma_prew, |
652 | + | 517 | + },{ .name = "RST_GEM0", .addr = A_RST_GEM0, |
653 | + /* Nothing we can do if we don't own the descriptor. */ | 518 | + .reset = 0x1, |
654 | + if (!(tx_desc.flags & TX_DESC_FLAG_OWNER_MASK)) { | 519 | + .pre_write = crl_rst_gem0_prew, |
655 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | 520 | + },{ .name = "RST_GEM1", .addr = A_RST_GEM1, |
656 | + emc_halt_tx(emc, REG_MISTA_TDU); | 521 | + .reset = 0x1, |
657 | + emc_update_tx_irq(emc); | 522 | + .pre_write = crl_rst_gem1_prew, |
658 | + return; | 523 | + },{ .name = "RST_SPARE", .addr = A_RST_SPARE, |
659 | + } | 524 | + .reset = 0x1, |
660 | + | 525 | + },{ .name = "RST_USB0", .addr = A_RST_USB0, |
661 | + /* Give the descriptor back regardless of what happens. */ | 526 | + .reset = 0x1, |
662 | + tx_desc.flags &= ~TX_DESC_FLAG_OWNER_MASK; | 527 | + .pre_write = crl_rst_usb_prew, |
663 | + tx_desc.status_and_length &= 0xffff; | 528 | + },{ .name = "RST_UART0", .addr = A_RST_UART0, |
664 | + | 529 | + .reset = 0x1, |
665 | + /* | 530 | + .pre_write = crl_rst_uart0_prew, |
666 | + * Despite the h/w documentation saying the tx buffer is word aligned, | 531 | + },{ .name = "RST_UART1", .addr = A_RST_UART1, |
667 | + * the linux driver does not word align the buffer. There is value in not | 532 | + .reset = 0x1, |
668 | + * aligning the buffer: See the description of NET_IP_ALIGN in linux | 533 | + .pre_write = crl_rst_uart1_prew, |
669 | + * kernel sources. | 534 | + },{ .name = "RST_SPI0", .addr = A_RST_SPI0, |
670 | + */ | 535 | + .reset = 0x1, |
671 | + next_buf_addr = tx_desc.txbsa; | 536 | + },{ .name = "RST_SPI1", .addr = A_RST_SPI1, |
672 | + emc->regs[REG_CTXBSA] = next_buf_addr; | 537 | + .reset = 0x1, |
673 | + length = TX_DESC_PKT_LEN(tx_desc.status_and_length); | 538 | + },{ .name = "RST_CAN0", .addr = A_RST_CAN0, |
674 | + buf = &tx_send_buffer[0]; | 539 | + .reset = 0x1, |
675 | + | 540 | + },{ .name = "RST_CAN1", .addr = A_RST_CAN1, |
676 | + if (length > sizeof(tx_send_buffer)) { | 541 | + .reset = 0x1, |
677 | + malloced_buf = g_malloc(length); | 542 | + },{ .name = "RST_I2C0", .addr = A_RST_I2C0, |
678 | + buf = malloced_buf; | 543 | + .reset = 0x1, |
679 | + } | 544 | + },{ .name = "RST_I2C1", .addr = A_RST_I2C1, |
680 | + | 545 | + .reset = 0x1, |
681 | + if (dma_memory_read(&address_space_memory, next_buf_addr, buf, length)) { | 546 | + },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD, |
682 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read packet @ 0x%x\n", | 547 | + .reset = 0x33, |
683 | + __func__, next_buf_addr); | 548 | + .rsvd = 0xcc, |
684 | + emc_set_mista(emc, REG_MISTA_TXBERR); | 549 | + },{ .name = "RST_GPIO", .addr = A_RST_GPIO, |
685 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | 550 | + .reset = 0x1, |
686 | + emc_update_tx_irq(emc); | 551 | + },{ .name = "RST_TTC", .addr = A_RST_TTC, |
687 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | 552 | + .reset = 0xf, |
688 | + return; | 553 | + },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP, |
689 | + } | 554 | + .reset = 0x1, |
690 | + | 555 | + },{ .name = "RST_SWDT", .addr = A_RST_SWDT, |
691 | + if ((tx_desc.flags & TX_DESC_FLAG_PADEN) && (length < MIN_PACKET_LENGTH)) { | 556 | + .reset = 0x1, |
692 | + memset(buf + length, 0, MIN_PACKET_LENGTH - length); | 557 | + },{ .name = "RST_OCM", .addr = A_RST_OCM, |
693 | + length = MIN_PACKET_LENGTH; | 558 | + },{ .name = "RST_IPI", .addr = A_RST_IPI, |
694 | + } | 559 | + },{ .name = "RST_FPD", .addr = A_RST_FPD, |
695 | + | 560 | + .reset = 0x3, |
696 | + /* N.B. emc_receive can get called here. */ | 561 | + },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE, |
697 | + qemu_send_packet(qemu_get_queue(emc->nic), buf, length); | 562 | + .reset = 0x1, |
698 | + trace_npcm7xx_emc_sent_packet(length); | 563 | + .rsvd = 0xf8, |
699 | + | 564 | + } |
700 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXCP; | 565 | +}; |
701 | + if (tx_desc.flags & TX_DESC_FLAG_INTEN) { | 566 | + |
702 | + emc_set_mista(emc, REG_MISTA_TXCP); | 567 | +static void crl_reset_enter(Object *obj, ResetType type) |
703 | + } | 568 | +{ |
704 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_TXINTR) { | 569 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); |
705 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXINTR; | 570 | + unsigned int i; |
706 | + } | 571 | + |
707 | + | 572 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { |
708 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | 573 | + register_reset(&s->regs_info[i]); |
709 | + emc_update_tx_irq(emc); | 574 | + } |
710 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | 575 | +} |
711 | +} | 576 | + |
712 | + | 577 | +static void crl_reset_hold(Object *obj) |
713 | +static bool emc_can_receive(NetClientState *nc) | 578 | +{ |
714 | +{ | 579 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); |
715 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | 580 | + |
716 | + | 581 | + crl_update_irq(s); |
717 | + bool can_receive = emc->rx_active; | 582 | +} |
718 | + trace_npcm7xx_emc_can_receive(can_receive); | 583 | + |
719 | + return can_receive; | 584 | +static const MemoryRegionOps crl_ops = { |
720 | +} | 585 | + .read = register_read_memory, |
721 | + | 586 | + .write = register_write_memory, |
722 | +/* If result is false then *fail_reason contains the reason. */ | ||
723 | +static bool emc_receive_filter1(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
724 | + size_t len, const char **fail_reason) | ||
725 | +{ | ||
726 | + eth_pkt_types_e pkt_type = get_eth_packet_type(PKT_GET_ETH_HDR(buf)); | ||
727 | + | ||
728 | + switch (pkt_type) { | ||
729 | + case ETH_PKT_BCAST: | ||
730 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
731 | + return true; | ||
732 | + } else { | ||
733 | + *fail_reason = "Broadcast packet disabled"; | ||
734 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_ABP); | ||
735 | + } | ||
736 | + case ETH_PKT_MCAST: | ||
737 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
738 | + return true; | ||
739 | + } else { | ||
740 | + *fail_reason = "Multicast packet disabled"; | ||
741 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_AMP); | ||
742 | + } | ||
743 | + case ETH_PKT_UCAST: { | ||
744 | + bool matches; | ||
745 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_AUP) { | ||
746 | + return true; | ||
747 | + } | ||
748 | + matches = ((emc->regs[REG_CAMCMR] & REG_CAMCMR_ECMP) && | ||
749 | + /* We only support one CAM register, CAM0. */ | ||
750 | + (emc->regs[REG_CAMEN] & (1 << 0)) && | ||
751 | + memcmp(buf, emc->conf.macaddr.a, ETH_ALEN) == 0); | ||
752 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
753 | + *fail_reason = "MACADDR matched, comparison complemented"; | ||
754 | + return !matches; | ||
755 | + } else { | ||
756 | + *fail_reason = "MACADDR didn't match"; | ||
757 | + return matches; | ||
758 | + } | ||
759 | + } | ||
760 | + default: | ||
761 | + g_assert_not_reached(); | ||
762 | + } | ||
763 | +} | ||
764 | + | ||
765 | +static bool emc_receive_filter(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
766 | + size_t len) | ||
767 | +{ | ||
768 | + const char *fail_reason = NULL; | ||
769 | + bool ok = emc_receive_filter1(emc, buf, len, &fail_reason); | ||
770 | + if (!ok) { | ||
771 | + trace_npcm7xx_emc_packet_filtered_out(fail_reason); | ||
772 | + } | ||
773 | + return ok; | ||
774 | +} | ||
775 | + | ||
776 | +static ssize_t emc_receive(NetClientState *nc, const uint8_t *buf, size_t len1) | ||
777 | +{ | ||
778 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
779 | + const uint32_t len = len1; | ||
780 | + size_t max_frame_len; | ||
781 | + bool long_frame; | ||
782 | + uint32_t desc_addr; | ||
783 | + NPCM7xxEMCRxDesc rx_desc; | ||
784 | + uint32_t crc; | ||
785 | + uint8_t *crc_ptr; | ||
786 | + uint32_t buf_addr; | ||
787 | + | ||
788 | + trace_npcm7xx_emc_receiving_packet(len); | ||
789 | + | ||
790 | + if (!emc_can_receive(nc)) { | ||
791 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__); | ||
792 | + return -1; | ||
793 | + } | ||
794 | + | ||
795 | + if (len < ETH_HLEN || | ||
796 | + /* Defensive programming: drop unsupportable large packets. */ | ||
797 | + len > 0xffff - CRC_LENGTH) { | ||
798 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Dropped frame of %u bytes\n", | ||
799 | + __func__, len); | ||
800 | + return len; | ||
801 | + } | ||
802 | + | ||
803 | + /* | ||
804 | + * DENI is set if EMC received the Length/Type field of the incoming | ||
805 | + * packet, so it will be set regardless of what happens next. | ||
806 | + */ | ||
807 | + emc_set_mista(emc, REG_MISTA_DENI); | ||
808 | + | ||
809 | + if (!emc_receive_filter(emc, buf, len)) { | ||
810 | + emc_update_rx_irq(emc); | ||
811 | + return len; | ||
812 | + } | ||
813 | + | ||
814 | + /* Huge frames (> DMARFC) are dropped. */ | ||
815 | + max_frame_len = REG_DMARFC_RXMS(emc->regs[REG_DMARFC]); | ||
816 | + if (len + CRC_LENGTH > max_frame_len) { | ||
817 | + trace_npcm7xx_emc_packet_dropped(len); | ||
818 | + emc_set_mista(emc, REG_MISTA_DFOI); | ||
819 | + emc_update_rx_irq(emc); | ||
820 | + return len; | ||
821 | + } | ||
822 | + | ||
823 | + /* | ||
824 | + * Long Frames (> MAX_ETH_FRAME_SIZE) are also dropped, unless MCMDR.ALP | ||
825 | + * is set. | ||
826 | + */ | ||
827 | + long_frame = false; | ||
828 | + if (len + CRC_LENGTH > MAX_ETH_FRAME_SIZE) { | ||
829 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_ALP) { | ||
830 | + long_frame = true; | ||
831 | + } else { | ||
832 | + trace_npcm7xx_emc_packet_dropped(len); | ||
833 | + emc_set_mista(emc, REG_MISTA_PTLE); | ||
834 | + emc_update_rx_irq(emc); | ||
835 | + return len; | ||
836 | + } | ||
837 | + } | ||
838 | + | ||
839 | + desc_addr = RX_DESC_NRXDSA(emc->regs[REG_CRXDSA]); | ||
840 | + if (emc_read_rx_desc(desc_addr, &rx_desc)) { | ||
841 | + /* Error reading descriptor, already reported. */ | ||
842 | + emc_halt_rx(emc, REG_MISTA_RXBERR); | ||
843 | + emc_update_rx_irq(emc); | ||
844 | + return len; | ||
845 | + } | ||
846 | + | ||
847 | + /* Nothing we can do if we don't own the descriptor. */ | ||
848 | + if (!(rx_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK)) { | ||
849 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | ||
850 | + emc_halt_rx(emc, REG_MISTA_RDU); | ||
851 | + emc_update_rx_irq(emc); | ||
852 | + return len; | ||
853 | + } | ||
854 | + | ||
855 | + crc = 0; | ||
856 | + crc_ptr = (uint8_t *) &crc; | ||
857 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
858 | + crc = cpu_to_be32(crc32(~0, buf, len)); | ||
859 | + } | ||
860 | + | ||
861 | + /* Give the descriptor back regardless of what happens. */ | ||
862 | + rx_desc.status_and_length &= ~RX_DESC_STATUS_OWNER_MASK; | ||
863 | + | ||
864 | + buf_addr = rx_desc.rxbsa; | ||
865 | + emc->regs[REG_CRXBSA] = buf_addr; | ||
866 | + if (dma_memory_write(&address_space_memory, buf_addr, buf, len) || | ||
867 | + (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC) && | ||
868 | + dma_memory_write(&address_space_memory, buf_addr + len, crc_ptr, | ||
869 | + 4))) { | ||
870 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bus error writing packet\n", | ||
871 | + __func__); | ||
872 | + emc_set_mista(emc, REG_MISTA_RXBERR); | ||
873 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
874 | + emc_update_rx_irq(emc); | ||
875 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
876 | + return len; | ||
877 | + } | ||
878 | + | ||
879 | + trace_npcm7xx_emc_received_packet(len); | ||
880 | + | ||
881 | + /* Note: We've already verified len+4 <= 0xffff. */ | ||
882 | + rx_desc.status_and_length = len; | ||
883 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
884 | + rx_desc.status_and_length += 4; | ||
885 | + } | ||
886 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXGD; | ||
887 | + emc_set_mista(emc, REG_MISTA_RXGD); | ||
888 | + | ||
889 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_RXINTR) { | ||
890 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXINTR; | ||
891 | + } | ||
892 | + if (long_frame) { | ||
893 | + rx_desc.status_and_length |= RX_DESC_STATUS_PTLE; | ||
894 | + } | ||
895 | + | ||
896 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
897 | + emc_update_rx_irq(emc); | ||
898 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
899 | + return len; | ||
900 | +} | ||
901 | + | ||
902 | +static void emc_try_receive_next_packet(NPCM7xxEMCState *emc) | ||
903 | +{ | ||
904 | + if (emc_can_receive(qemu_get_queue(emc->nic))) { | ||
905 | + qemu_flush_queued_packets(qemu_get_queue(emc->nic)); | ||
906 | + } | ||
907 | +} | ||
908 | + | ||
909 | +static uint64_t npcm7xx_emc_read(void *opaque, hwaddr offset, unsigned size) | ||
910 | +{ | ||
911 | + NPCM7xxEMCState *emc = opaque; | ||
912 | + uint32_t reg = offset / sizeof(uint32_t); | ||
913 | + uint32_t result; | ||
914 | + | ||
915 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
916 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
917 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
918 | + __func__, offset); | ||
919 | + return 0; | ||
920 | + } | ||
921 | + | ||
922 | + switch (reg) { | ||
923 | + case REG_MIID: | ||
924 | + /* | ||
925 | + * We don't implement MII. For determinism, always return zero as | ||
926 | + * writes record the last value written for debugging purposes. | ||
927 | + */ | ||
928 | + qemu_log_mask(LOG_UNIMP, "%s: Read of MIID, returning 0\n", __func__); | ||
929 | + result = 0; | ||
930 | + break; | ||
931 | + case REG_TSDR: | ||
932 | + case REG_RSDR: | ||
933 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
934 | + "%s: Read of write-only reg, %s/%d\n", | ||
935 | + __func__, emc_reg_name(reg), reg); | ||
936 | + return 0; | ||
937 | + default: | ||
938 | + result = emc->regs[reg]; | ||
939 | + break; | ||
940 | + } | ||
941 | + | ||
942 | + trace_npcm7xx_emc_reg_read(emc->emc_num, result, emc_reg_name(reg), reg); | ||
943 | + return result; | ||
944 | +} | ||
945 | + | ||
946 | +static void npcm7xx_emc_write(void *opaque, hwaddr offset, | ||
947 | + uint64_t v, unsigned size) | ||
948 | +{ | ||
949 | + NPCM7xxEMCState *emc = opaque; | ||
950 | + uint32_t reg = offset / sizeof(uint32_t); | ||
951 | + uint32_t value = v; | ||
952 | + | ||
953 | + g_assert(size == sizeof(uint32_t)); | ||
954 | + | ||
955 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
956 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
957 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
958 | + __func__, offset); | ||
959 | + return; | ||
960 | + } | ||
961 | + | ||
962 | + trace_npcm7xx_emc_reg_write(emc->emc_num, emc_reg_name(reg), reg, value); | ||
963 | + | ||
964 | + switch (reg) { | ||
965 | + case REG_CAMCMR: | ||
966 | + emc->regs[reg] = value; | ||
967 | + break; | ||
968 | + case REG_CAMEN: | ||
969 | + /* Only CAM0 is supported, don't pretend otherwise. */ | ||
970 | + if (value & ~1) { | ||
971 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
972 | + "%s: Only CAM0 is supported, cannot enable others" | ||
973 | + ": 0x%x\n", | ||
974 | + __func__, value); | ||
975 | + } | ||
976 | + emc->regs[reg] = value & 1; | ||
977 | + break; | ||
978 | + case REG_CAMM_BASE + 0: | ||
979 | + emc->regs[reg] = value; | ||
980 | + emc->conf.macaddr.a[0] = value >> 24; | ||
981 | + emc->conf.macaddr.a[1] = value >> 16; | ||
982 | + emc->conf.macaddr.a[2] = value >> 8; | ||
983 | + emc->conf.macaddr.a[3] = value >> 0; | ||
984 | + break; | ||
985 | + case REG_CAML_BASE + 0: | ||
986 | + emc->regs[reg] = value; | ||
987 | + emc->conf.macaddr.a[4] = value >> 24; | ||
988 | + emc->conf.macaddr.a[5] = value >> 16; | ||
989 | + break; | ||
990 | + case REG_MCMDR: { | ||
991 | + uint32_t prev; | ||
992 | + if (value & REG_MCMDR_SWR) { | ||
993 | + emc_soft_reset(emc); | ||
994 | + /* On h/w the reset happens over multiple cycles. For now KISS. */ | ||
995 | + break; | ||
996 | + } | ||
997 | + prev = emc->regs[reg]; | ||
998 | + emc->regs[reg] = value; | ||
999 | + /* Update tx state. */ | ||
1000 | + if (!(prev & REG_MCMDR_TXON) && | ||
1001 | + (value & REG_MCMDR_TXON)) { | ||
1002 | + emc->regs[REG_CTXDSA] = emc->regs[REG_TXDLSA]; | ||
1003 | + /* | ||
1004 | + * Linux kernel turns TX on with CPU still holding descriptor, | ||
1005 | + * which suggests we should wait for a write to TSDR before trying | ||
1006 | + * to send a packet: so we don't send one here. | ||
1007 | + */ | ||
1008 | + } else if ((prev & REG_MCMDR_TXON) && | ||
1009 | + !(value & REG_MCMDR_TXON)) { | ||
1010 | + emc->regs[REG_MGSTA] |= REG_MGSTA_TXHA; | ||
1011 | + } | ||
1012 | + if (!(value & REG_MCMDR_TXON)) { | ||
1013 | + emc_halt_tx(emc, 0); | ||
1014 | + } | ||
1015 | + /* Update rx state. */ | ||
1016 | + if (!(prev & REG_MCMDR_RXON) && | ||
1017 | + (value & REG_MCMDR_RXON)) { | ||
1018 | + emc->regs[REG_CRXDSA] = emc->regs[REG_RXDLSA]; | ||
1019 | + } else if ((prev & REG_MCMDR_RXON) && | ||
1020 | + !(value & REG_MCMDR_RXON)) { | ||
1021 | + emc->regs[REG_MGSTA] |= REG_MGSTA_RXHA; | ||
1022 | + } | ||
1023 | + if (!(value & REG_MCMDR_RXON)) { | ||
1024 | + emc_halt_rx(emc, 0); | ||
1025 | + } | ||
1026 | + break; | ||
1027 | + } | ||
1028 | + case REG_TXDLSA: | ||
1029 | + case REG_RXDLSA: | ||
1030 | + case REG_DMARFC: | ||
1031 | + case REG_MIID: | ||
1032 | + emc->regs[reg] = value; | ||
1033 | + break; | ||
1034 | + case REG_MIEN: | ||
1035 | + emc->regs[reg] = value; | ||
1036 | + emc_update_irq_from_reg_change(emc); | ||
1037 | + break; | ||
1038 | + case REG_MISTA: | ||
1039 | + /* Clear the bits that have 1 in "value". */ | ||
1040 | + emc->regs[reg] &= ~value; | ||
1041 | + emc_update_irq_from_reg_change(emc); | ||
1042 | + break; | ||
1043 | + case REG_MGSTA: | ||
1044 | + /* Clear the bits that have 1 in "value". */ | ||
1045 | + emc->regs[reg] &= ~value; | ||
1046 | + break; | ||
1047 | + case REG_TSDR: | ||
1048 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_TXON) { | ||
1049 | + emc->tx_active = true; | ||
1050 | + /* Keep trying to send packets until we run out. */ | ||
1051 | + while (emc->tx_active) { | ||
1052 | + emc_try_send_next_packet(emc); | ||
1053 | + } | ||
1054 | + } | ||
1055 | + break; | ||
1056 | + case REG_RSDR: | ||
1057 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_RXON) { | ||
1058 | + emc->rx_active = true; | ||
1059 | + emc_try_receive_next_packet(emc); | ||
1060 | + } | ||
1061 | + break; | ||
1062 | + case REG_MIIDA: | ||
1063 | + emc->regs[reg] = value & ~REG_MIIDA_BUSY; | ||
1064 | + break; | ||
1065 | + case REG_MRPC: | ||
1066 | + case REG_MRPCC: | ||
1067 | + case REG_MREPC: | ||
1068 | + case REG_CTXDSA: | ||
1069 | + case REG_CTXBSA: | ||
1070 | + case REG_CRXDSA: | ||
1071 | + case REG_CRXBSA: | ||
1072 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
1073 | + "%s: Write to read-only reg %s/%d\n", | ||
1074 | + __func__, emc_reg_name(reg), reg); | ||
1075 | + break; | ||
1076 | + default: | ||
1077 | + qemu_log_mask(LOG_UNIMP, "%s: Write to unimplemented reg %s/%d\n", | ||
1078 | + __func__, emc_reg_name(reg), reg); | ||
1079 | + break; | ||
1080 | + } | ||
1081 | +} | ||
1082 | + | ||
1083 | +static const struct MemoryRegionOps npcm7xx_emc_ops = { | ||
1084 | + .read = npcm7xx_emc_read, | ||
1085 | + .write = npcm7xx_emc_write, | ||
1086 | + .endianness = DEVICE_LITTLE_ENDIAN, | 587 | + .endianness = DEVICE_LITTLE_ENDIAN, |
1087 | + .valid = { | 588 | + .valid = { |
1088 | + .min_access_size = 4, | 589 | + .min_access_size = 4, |
1089 | + .max_access_size = 4, | 590 | + .max_access_size = 4, |
1090 | + .unaligned = false, | ||
1091 | + }, | 591 | + }, |
1092 | +}; | 592 | +}; |
1093 | + | 593 | + |
1094 | +static void emc_cleanup(NetClientState *nc) | 594 | +static void crl_init(Object *obj) |
1095 | +{ | 595 | +{ |
1096 | + /* Nothing to do yet. */ | 596 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); |
1097 | +} | 597 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
1098 | + | 598 | + int i; |
1099 | +static NetClientInfo net_npcm7xx_emc_info = { | 599 | + |
1100 | + .type = NET_CLIENT_DRIVER_NIC, | 600 | + s->reg_array = |
1101 | + .size = sizeof(NICState), | 601 | + register_init_block32(DEVICE(obj), crl_regs_info, |
1102 | + .can_receive = emc_can_receive, | 602 | + ARRAY_SIZE(crl_regs_info), |
1103 | + .receive = emc_receive, | 603 | + s->regs_info, s->regs, |
1104 | + .cleanup = emc_cleanup, | 604 | + &crl_ops, |
1105 | + .link_status_changed = emc_set_link, | 605 | + XLNX_VERSAL_CRL_ERR_DEBUG, |
606 | + CRL_R_MAX * 4); | ||
607 | + sysbus_init_mmio(sbd, &s->reg_array->mem); | ||
608 | + sysbus_init_irq(sbd, &s->irq); | ||
609 | + | ||
610 | + for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) { | ||
611 | + object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU, | ||
612 | + (Object **)&s->cfg.cpu_r5[i], | ||
613 | + qdev_prop_allow_set_link_before_realize, | ||
614 | + OBJ_PROP_LINK_STRONG); | ||
615 | + } | ||
616 | + | ||
617 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) { | ||
618 | + object_property_add_link(obj, "adma[*]", TYPE_DEVICE, | ||
619 | + (Object **)&s->cfg.adma[i], | ||
620 | + qdev_prop_allow_set_link_before_realize, | ||
621 | + OBJ_PROP_LINK_STRONG); | ||
622 | + } | ||
623 | + | ||
624 | + for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) { | ||
625 | + object_property_add_link(obj, "uart[*]", TYPE_DEVICE, | ||
626 | + (Object **)&s->cfg.uart[i], | ||
627 | + qdev_prop_allow_set_link_before_realize, | ||
628 | + OBJ_PROP_LINK_STRONG); | ||
629 | + } | ||
630 | + | ||
631 | + for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) { | ||
632 | + object_property_add_link(obj, "gem[*]", TYPE_DEVICE, | ||
633 | + (Object **)&s->cfg.gem[i], | ||
634 | + qdev_prop_allow_set_link_before_realize, | ||
635 | + OBJ_PROP_LINK_STRONG); | ||
636 | + } | ||
637 | + | ||
638 | + object_property_add_link(obj, "usb", TYPE_DEVICE, | ||
639 | + (Object **)&s->cfg.gem[i], | ||
640 | + qdev_prop_allow_set_link_before_realize, | ||
641 | + OBJ_PROP_LINK_STRONG); | ||
642 | +} | ||
643 | + | ||
644 | +static void crl_finalize(Object *obj) | ||
645 | +{ | ||
646 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
647 | + register_finalize_block(s->reg_array); | ||
648 | +} | ||
649 | + | ||
650 | +static const VMStateDescription vmstate_crl = { | ||
651 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
652 | + .version_id = 1, | ||
653 | + .minimum_version_id = 1, | ||
654 | + .fields = (VMStateField[]) { | ||
655 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX), | ||
656 | + VMSTATE_END_OF_LIST(), | ||
657 | + } | ||
1106 | +}; | 658 | +}; |
1107 | + | 659 | + |
1108 | +static void npcm7xx_emc_realize(DeviceState *dev, Error **errp) | 660 | +static void crl_class_init(ObjectClass *klass, void *data) |
1109 | +{ | 661 | +{ |
1110 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | 662 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
1111 | + SysBusDevice *sbd = SYS_BUS_DEVICE(emc); | 663 | + DeviceClass *dc = DEVICE_CLASS(klass); |
1112 | + | 664 | + |
1113 | + memory_region_init_io(&emc->iomem, OBJECT(emc), &npcm7xx_emc_ops, emc, | 665 | + dc->vmsd = &vmstate_crl; |
1114 | + TYPE_NPCM7XX_EMC, 4 * KiB); | 666 | + |
1115 | + sysbus_init_mmio(sbd, &emc->iomem); | 667 | + rc->phases.enter = crl_reset_enter; |
1116 | + sysbus_init_irq(sbd, &emc->tx_irq); | 668 | + rc->phases.hold = crl_reset_hold; |
1117 | + sysbus_init_irq(sbd, &emc->rx_irq); | 669 | +} |
1118 | + | 670 | + |
1119 | + qemu_macaddr_default_if_unset(&emc->conf.macaddr); | 671 | +static const TypeInfo crl_info = { |
1120 | + emc->nic = qemu_new_nic(&net_npcm7xx_emc_info, &emc->conf, | 672 | + .name = TYPE_XLNX_VERSAL_CRL, |
1121 | + object_get_typename(OBJECT(dev)), dev->id, emc); | 673 | + .parent = TYPE_SYS_BUS_DEVICE, |
1122 | + qemu_format_nic_info_str(qemu_get_queue(emc->nic), emc->conf.macaddr.a); | 674 | + .instance_size = sizeof(XlnxVersalCRL), |
1123 | +} | 675 | + .class_init = crl_class_init, |
1124 | + | 676 | + .instance_init = crl_init, |
1125 | +static void npcm7xx_emc_unrealize(DeviceState *dev) | 677 | + .instance_finalize = crl_finalize, |
1126 | +{ | ||
1127 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | ||
1128 | + | ||
1129 | + qemu_del_nic(emc->nic); | ||
1130 | +} | ||
1131 | + | ||
1132 | +static const VMStateDescription vmstate_npcm7xx_emc = { | ||
1133 | + .name = TYPE_NPCM7XX_EMC, | ||
1134 | + .version_id = 0, | ||
1135 | + .minimum_version_id = 0, | ||
1136 | + .fields = (VMStateField[]) { | ||
1137 | + VMSTATE_UINT8(emc_num, NPCM7xxEMCState), | ||
1138 | + VMSTATE_UINT32_ARRAY(regs, NPCM7xxEMCState, NPCM7XX_NUM_EMC_REGS), | ||
1139 | + VMSTATE_BOOL(tx_active, NPCM7xxEMCState), | ||
1140 | + VMSTATE_BOOL(rx_active, NPCM7xxEMCState), | ||
1141 | + VMSTATE_END_OF_LIST(), | ||
1142 | + }, | ||
1143 | +}; | 678 | +}; |
1144 | + | 679 | + |
1145 | +static Property npcm7xx_emc_properties[] = { | 680 | +static void crl_register_types(void) |
1146 | + DEFINE_NIC_PROPERTIES(NPCM7xxEMCState, conf), | 681 | +{ |
1147 | + DEFINE_PROP_END_OF_LIST(), | 682 | + type_register_static(&crl_info); |
1148 | +}; | 683 | +} |
1149 | + | 684 | + |
1150 | +static void npcm7xx_emc_class_init(ObjectClass *klass, void *data) | 685 | +type_init(crl_register_types) |
1151 | +{ | 686 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
1152 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1153 | + | ||
1154 | + set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); | ||
1155 | + dc->desc = "NPCM7xx EMC Controller"; | ||
1156 | + dc->realize = npcm7xx_emc_realize; | ||
1157 | + dc->unrealize = npcm7xx_emc_unrealize; | ||
1158 | + dc->reset = npcm7xx_emc_reset; | ||
1159 | + dc->vmsd = &vmstate_npcm7xx_emc; | ||
1160 | + device_class_set_props(dc, npcm7xx_emc_properties); | ||
1161 | +} | ||
1162 | + | ||
1163 | +static const TypeInfo npcm7xx_emc_info = { | ||
1164 | + .name = TYPE_NPCM7XX_EMC, | ||
1165 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1166 | + .instance_size = sizeof(NPCM7xxEMCState), | ||
1167 | + .class_init = npcm7xx_emc_class_init, | ||
1168 | +}; | ||
1169 | + | ||
1170 | +static void npcm7xx_emc_register_type(void) | ||
1171 | +{ | ||
1172 | + type_register_static(&npcm7xx_emc_info); | ||
1173 | +} | ||
1174 | + | ||
1175 | +type_init(npcm7xx_emc_register_type) | ||
1176 | diff --git a/hw/net/meson.build b/hw/net/meson.build | ||
1177 | index XXXXXXX..XXXXXXX 100644 | 687 | index XXXXXXX..XXXXXXX 100644 |
1178 | --- a/hw/net/meson.build | 688 | --- a/hw/misc/meson.build |
1179 | +++ b/hw/net/meson.build | 689 | +++ b/hw/misc/meson.build |
1180 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_I82596_COMMON', if_true: files('i82596.c')) | 690 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) |
1181 | softmmu_ss.add(when: 'CONFIG_SUNHME', if_true: files('sunhme.c')) | 691 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) |
1182 | softmmu_ss.add(when: 'CONFIG_FTGMAC100', if_true: files('ftgmac100.c')) | 692 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) |
1183 | softmmu_ss.add(when: 'CONFIG_SUNGEM', if_true: files('sungem.c')) | 693 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) |
1184 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_emc.c')) | 694 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) |
1185 | 695 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | |
1186 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_eth.c')) | 696 | 'xlnx-versal-xramc.c', |
1187 | softmmu_ss.add(when: 'CONFIG_COLDFIRE', if_true: files('mcf_fec.c')) | 697 | 'xlnx-versal-pmc-iou-slcr.c', |
1188 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1189 | index XXXXXXX..XXXXXXX 100644 | ||
1190 | --- a/hw/net/trace-events | ||
1191 | +++ b/hw/net/trace-events | ||
1192 | @@ -XXX,XX +XXX,XX @@ imx_fec_receive_last(int last) "rx frame flags 0x%04x" | ||
1193 | imx_enet_receive(size_t size) "len %zu" | ||
1194 | imx_enet_receive_len(uint64_t addr, int len) "rx_bd 0x%"PRIx64" length %d" | ||
1195 | imx_enet_receive_last(int last) "rx frame flags 0x%04x" | ||
1196 | + | ||
1197 | +# npcm7xx_emc.c | ||
1198 | +npcm7xx_emc_reset(int emc_num) "Resetting emc%d" | ||
1199 | +npcm7xx_emc_update_tx_irq(int level) "Setting tx irq to %d" | ||
1200 | +npcm7xx_emc_update_rx_irq(int level) "Setting rx irq to %d" | ||
1201 | +npcm7xx_emc_set_mista(uint32_t flags) "ORing 0x%x into MISTA" | ||
1202 | +npcm7xx_emc_cpu_owned_desc(uint32_t addr) "Can't process cpu-owned descriptor @0x%x" | ||
1203 | +npcm7xx_emc_sent_packet(uint32_t len) "Sent %u byte packet" | ||
1204 | +npcm7xx_emc_tx_done(uint32_t ctxdsa) "TX done, CTXDSA=0x%x" | ||
1205 | +npcm7xx_emc_can_receive(int can_receive) "Can receive: %d" | ||
1206 | +npcm7xx_emc_packet_filtered_out(const char* fail_reason) "Packet filtered out: %s" | ||
1207 | +npcm7xx_emc_packet_dropped(uint32_t len) "%u byte packet dropped" | ||
1208 | +npcm7xx_emc_receiving_packet(uint32_t len) "Receiving %u byte packet" | ||
1209 | +npcm7xx_emc_received_packet(uint32_t len) "Received %u byte packet" | ||
1210 | +npcm7xx_emc_rx_done(uint32_t crxdsa) "RX done, CRXDSA=0x%x" | ||
1211 | +npcm7xx_emc_reg_read(int emc_num, uint32_t result, const char *name, int regno) "emc%d: 0x%x = reg[%s/%d]" | ||
1212 | +npcm7xx_emc_reg_write(int emc_num, const char *name, int regno, uint32_t value) "emc%d: reg[%s/%d] = 0x%x" | ||
1213 | -- | 698 | -- |
1214 | 2.20.1 | 699 | 2.25.1 |
1215 | |||
1216 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Always perform one call instead of two for 16-byte operands. | 3 | Connect the CRL (Clock Reset LPD) to the Versal SoC. |
4 | Use byte loads/stores directly into the vector register file | ||
5 | instead of extractions and deposits to a 64-bit local variable. | ||
6 | 4 | ||
7 | In order to easily receive pointers into the vector register file, | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | convert the helper to the gvec out-of-line signature. Move the | 6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> |
9 | helper into vec_helper.c, where it can make use of H1 and clear_tail. | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
10 | 8 | Message-id: 20220406174303.2022038-5-edgar.iglesias@xilinx.com | |
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Message-id: 20210224230532.276878-1-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | target/arm/helper-a64.h | 2 +- | 11 | include/hw/arm/xlnx-versal.h | 4 +++ |
18 | target/arm/helper-a64.c | 32 --------------------- | 12 | hw/arm/xlnx-versal.c | 54 ++++++++++++++++++++++++++++++++++-- |
19 | target/arm/translate-a64.c | 58 +++++--------------------------------- | 13 | 2 files changed, 56 insertions(+), 2 deletions(-) |
20 | target/arm/vec_helper.c | 48 +++++++++++++++++++++++++++++++ | ||
21 | 4 files changed, 56 insertions(+), 84 deletions(-) | ||
22 | 14 | ||
23 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
24 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/helper-a64.h | 17 | --- a/include/hw/arm/xlnx-versal.h |
26 | +++ b/target/arm/helper-a64.h | 18 | +++ b/include/hw/arm/xlnx-versal.h |
27 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | 19 | @@ -XXX,XX +XXX,XX @@ |
28 | DEF_HELPER_3(vfp_cmpes_a64, i64, f32, f32, ptr) | 20 | #include "hw/nvram/xlnx-versal-efuse.h" |
29 | DEF_HELPER_3(vfp_cmpd_a64, i64, f64, f64, ptr) | 21 | #include "hw/ssi/xlnx-versal-ospi.h" |
30 | DEF_HELPER_3(vfp_cmped_a64, i64, f64, f64, ptr) | 22 | #include "hw/dma/xlnx_csu_dma.h" |
31 | -DEF_HELPER_FLAGS_5(simd_tbl, TCG_CALL_NO_RWG_SE, i64, env, i64, i64, i32, i32) | 23 | +#include "hw/misc/xlnx-versal-crl.h" |
32 | +DEF_HELPER_FLAGS_4(simd_tblx, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 24 | #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" |
33 | DEF_HELPER_FLAGS_3(vfp_mulxs, TCG_CALL_NO_RWG, f32, f32, f32, ptr) | 25 | |
34 | DEF_HELPER_FLAGS_3(vfp_mulxd, TCG_CALL_NO_RWG, f64, f64, f64, ptr) | 26 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
35 | DEF_HELPER_FLAGS_3(neon_ceq_f64, TCG_CALL_NO_RWG, i64, i64, i64, ptr) | 27 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
36 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 28 | qemu_or_irq irq_orgate; |
29 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
30 | } xram; | ||
31 | + | ||
32 | + XlnxVersalCRL crl; | ||
33 | } lpd; | ||
34 | |||
35 | /* The Platform Management Controller subsystem. */ | ||
36 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
37 | #define VERSAL_TIMER_NS_EL1_IRQ 14 | ||
38 | #define VERSAL_TIMER_NS_EL2_IRQ 10 | ||
39 | |||
40 | +#define VERSAL_CRL_IRQ 10 | ||
41 | #define VERSAL_UART0_IRQ_0 18 | ||
42 | #define VERSAL_UART1_IRQ_0 19 | ||
43 | #define VERSAL_USB0_IRQ_0 22 | ||
44 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/helper-a64.c | 46 | --- a/hw/arm/xlnx-versal.c |
39 | +++ b/target/arm/helper-a64.c | 47 | +++ b/hw/arm/xlnx-versal.c |
40 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_mulxd)(float64 a, float64 b, void *fpstp) | 48 | @@ -XXX,XX +XXX,XX @@ static void versal_create_ospi(Versal *s, qemu_irq *pic) |
41 | return float64_mul(a, b, fpst); | 49 | qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]); |
42 | } | 50 | } |
43 | 51 | ||
44 | -uint64_t HELPER(simd_tbl)(CPUARMState *env, uint64_t result, uint64_t indices, | 52 | +static void versal_create_crl(Versal *s, qemu_irq *pic) |
45 | - uint32_t rn, uint32_t numregs) | 53 | +{ |
46 | -{ | 54 | + SysBusDevice *sbd; |
47 | - /* Helper function for SIMD TBL and TBX. We have to do the table | 55 | + int i; |
48 | - * lookup part for the 64 bits worth of indices we're passed in. | ||
49 | - * result is the initial results vector (either zeroes for TBL | ||
50 | - * or some guest values for TBX), rn the register number where | ||
51 | - * the table starts, and numregs the number of registers in the table. | ||
52 | - * We return the results of the lookups. | ||
53 | - */ | ||
54 | - int shift; | ||
55 | - | ||
56 | - for (shift = 0; shift < 64; shift += 8) { | ||
57 | - int index = extract64(indices, shift, 8); | ||
58 | - if (index < 16 * numregs) { | ||
59 | - /* Convert index (a byte offset into the virtual table | ||
60 | - * which is a series of 128-bit vectors concatenated) | ||
61 | - * into the correct register element plus a bit offset | ||
62 | - * into that element, bearing in mind that the table | ||
63 | - * can wrap around from V31 to V0. | ||
64 | - */ | ||
65 | - int elt = (rn * 2 + (index >> 3)) % 64; | ||
66 | - int bitidx = (index & 7) * 8; | ||
67 | - uint64_t *q = aa64_vfp_qreg(env, elt >> 1); | ||
68 | - uint64_t val = extract64(q[elt & 1], bitidx, 8); | ||
69 | - | ||
70 | - result = deposit64(result, shift, 8, val); | ||
71 | - } | ||
72 | - } | ||
73 | - return result; | ||
74 | -} | ||
75 | - | ||
76 | /* 64bit/double versions of the neon float compare functions */ | ||
77 | uint64_t HELPER(neon_ceq_f64)(float64 a, float64 b, void *fpstp) | ||
78 | { | ||
79 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/translate-a64.c | ||
82 | +++ b/target/arm/translate-a64.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
84 | int rm = extract32(insn, 16, 5); | ||
85 | int rn = extract32(insn, 5, 5); | ||
86 | int rd = extract32(insn, 0, 5); | ||
87 | - int is_tblx = extract32(insn, 12, 1); | ||
88 | - int len = extract32(insn, 13, 2); | ||
89 | - TCGv_i64 tcg_resl, tcg_resh, tcg_idx; | ||
90 | - TCGv_i32 tcg_regno, tcg_numregs; | ||
91 | + int is_tbx = extract32(insn, 12, 1); | ||
92 | + int len = (extract32(insn, 13, 2) + 1) * 16; | ||
93 | |||
94 | if (op2 != 0) { | ||
95 | unallocated_encoding(s); | ||
96 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
97 | return; | ||
98 | } | ||
99 | |||
100 | - /* This does a table lookup: for every byte element in the input | ||
101 | - * we index into a table formed from up to four vector registers, | ||
102 | - * and then the output is the result of the lookups. Our helper | ||
103 | - * function does the lookup operation for a single 64 bit part of | ||
104 | - * the input. | ||
105 | - */ | ||
106 | - tcg_resl = tcg_temp_new_i64(); | ||
107 | - tcg_resh = NULL; | ||
108 | - | ||
109 | - if (is_tblx) { | ||
110 | - read_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
111 | - } else { | ||
112 | - tcg_gen_movi_i64(tcg_resl, 0); | ||
113 | - } | ||
114 | - | ||
115 | - if (is_q) { | ||
116 | - tcg_resh = tcg_temp_new_i64(); | ||
117 | - if (is_tblx) { | ||
118 | - read_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
119 | - } else { | ||
120 | - tcg_gen_movi_i64(tcg_resh, 0); | ||
121 | - } | ||
122 | - } | ||
123 | - | ||
124 | - tcg_idx = tcg_temp_new_i64(); | ||
125 | - tcg_regno = tcg_const_i32(rn); | ||
126 | - tcg_numregs = tcg_const_i32(len + 1); | ||
127 | - read_vec_element(s, tcg_idx, rm, 0, MO_64); | ||
128 | - gen_helper_simd_tbl(tcg_resl, cpu_env, tcg_resl, tcg_idx, | ||
129 | - tcg_regno, tcg_numregs); | ||
130 | - if (is_q) { | ||
131 | - read_vec_element(s, tcg_idx, rm, 1, MO_64); | ||
132 | - gen_helper_simd_tbl(tcg_resh, cpu_env, tcg_resh, tcg_idx, | ||
133 | - tcg_regno, tcg_numregs); | ||
134 | - } | ||
135 | - tcg_temp_free_i64(tcg_idx); | ||
136 | - tcg_temp_free_i32(tcg_regno); | ||
137 | - tcg_temp_free_i32(tcg_numregs); | ||
138 | - | ||
139 | - write_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
140 | - tcg_temp_free_i64(tcg_resl); | ||
141 | - | ||
142 | - if (is_q) { | ||
143 | - write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
144 | - tcg_temp_free_i64(tcg_resh); | ||
145 | - } | ||
146 | - clear_vec_high(s, is_q, rd); | ||
147 | + tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, rd), | ||
148 | + vec_full_reg_offset(s, rm), cpu_env, | ||
149 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
150 | + (len << 6) | (is_tbx << 5) | rn, | ||
151 | + gen_helper_simd_tblx); | ||
152 | } | ||
153 | |||
154 | /* ZIP/UZP/TRN | ||
155 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/vec_helper.c | ||
158 | +++ b/target/arm/vec_helper.c | ||
159 | @@ -XXX,XX +XXX,XX @@ DO_VRINT_RMODE(gvec_vrint_rm_h, helper_rinth, uint16_t) | ||
160 | DO_VRINT_RMODE(gvec_vrint_rm_s, helper_rints, uint32_t) | ||
161 | |||
162 | #undef DO_VRINT_RMODE | ||
163 | + | 56 | + |
164 | +#ifdef TARGET_AARCH64 | 57 | + object_initialize_child(OBJECT(s), "crl", &s->lpd.crl, |
165 | +void HELPER(simd_tblx)(void *vd, void *vm, void *venv, uint32_t desc) | 58 | + TYPE_XLNX_VERSAL_CRL); |
166 | +{ | 59 | + sbd = SYS_BUS_DEVICE(&s->lpd.crl); |
167 | + const uint8_t *indices = vm; | ||
168 | + CPUARMState *env = venv; | ||
169 | + size_t oprsz = simd_oprsz(desc); | ||
170 | + uint32_t rn = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
171 | + bool is_tbx = extract32(desc, SIMD_DATA_SHIFT + 5, 1); | ||
172 | + uint32_t table_len = desc >> (SIMD_DATA_SHIFT + 6); | ||
173 | + union { | ||
174 | + uint8_t b[16]; | ||
175 | + uint64_t d[2]; | ||
176 | + } result; | ||
177 | + | 60 | + |
178 | + /* | 61 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { |
179 | + * We must construct the final result in a temp, lest the output | 62 | + g_autofree gchar *name = g_strdup_printf("cpu_r5[%d]", i); |
180 | + * overlaps the input table. For TBL, begin with zero; for TBX, | 63 | + |
181 | + * begin with the original register contents. Note that we always | 64 | + object_property_set_link(OBJECT(&s->lpd.crl), |
182 | + * copy 16 bytes here to avoid an extra branch; clearing the high | 65 | + name, OBJECT(&s->lpd.rpu.cpu[i]), |
183 | + * bits of the register for oprsz == 8 is handled below. | 66 | + &error_abort); |
184 | + */ | ||
185 | + if (is_tbx) { | ||
186 | + memcpy(&result, vd, 16); | ||
187 | + } else { | ||
188 | + memset(&result, 0, 16); | ||
189 | + } | 67 | + } |
190 | + | 68 | + |
191 | + for (size_t i = 0; i < oprsz; ++i) { | 69 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { |
192 | + uint32_t index = indices[H1(i)]; | 70 | + g_autofree gchar *name = g_strdup_printf("gem[%d]", i); |
193 | + | 71 | + |
194 | + if (index < table_len) { | 72 | + object_property_set_link(OBJECT(&s->lpd.crl), |
195 | + /* | 73 | + name, OBJECT(&s->lpd.iou.gem[i]), |
196 | + * Convert index (a byte offset into the virtual table | 74 | + &error_abort); |
197 | + * which is a series of 128-bit vectors concatenated) | ||
198 | + * into the correct register element, bearing in mind | ||
199 | + * that the table can wrap around from V31 to V0. | ||
200 | + */ | ||
201 | + const uint8_t *table = (const uint8_t *) | ||
202 | + aa64_vfp_qreg(env, (rn + (index >> 4)) % 32); | ||
203 | + result.b[H1(i)] = table[H1(index % 16)]; | ||
204 | + } | ||
205 | + } | 75 | + } |
206 | + | 76 | + |
207 | + memcpy(vd, &result, 16); | 77 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) { |
208 | + clear_tail(vd, oprsz, simd_maxsz(desc)); | 78 | + g_autofree gchar *name = g_strdup_printf("adma[%d]", i); |
79 | + | ||
80 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
81 | + name, OBJECT(&s->lpd.iou.adma[i]), | ||
82 | + &error_abort); | ||
83 | + } | ||
84 | + | ||
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { | ||
86 | + g_autofree gchar *name = g_strdup_printf("uart[%d]", i); | ||
87 | + | ||
88 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
89 | + name, OBJECT(&s->lpd.iou.uart[i]), | ||
90 | + &error_abort); | ||
91 | + } | ||
92 | + | ||
93 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
94 | + "usb", OBJECT(&s->lpd.iou.usb), | ||
95 | + &error_abort); | ||
96 | + | ||
97 | + sysbus_realize(sbd, &error_fatal); | ||
98 | + memory_region_add_subregion(&s->mr_ps, MM_CRL, | ||
99 | + sysbus_mmio_get_region(sbd, 0)); | ||
100 | + sysbus_connect_irq(sbd, 0, pic[VERSAL_CRL_IRQ]); | ||
209 | +} | 101 | +} |
210 | +#endif | 102 | + |
103 | /* This takes the board allocated linear DDR memory and creates aliases | ||
104 | * for each split DDR range/aperture on the Versal address map. | ||
105 | */ | ||
106 | @@ -XXX,XX +XXX,XX @@ static void versal_unimp(Versal *s) | ||
107 | |||
108 | versal_unimp_area(s, "psm", &s->mr_ps, | ||
109 | MM_PSM_START, MM_PSM_END - MM_PSM_START); | ||
110 | - versal_unimp_area(s, "crl", &s->mr_ps, | ||
111 | - MM_CRL, MM_CRL_SIZE); | ||
112 | versal_unimp_area(s, "crf", &s->mr_ps, | ||
113 | MM_FPD_CRF, MM_FPD_CRF_SIZE); | ||
114 | versal_unimp_area(s, "apu", &s->mr_ps, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
116 | versal_create_efuse(s, pic); | ||
117 | versal_create_pmc_iou_slcr(s, pic); | ||
118 | versal_create_ospi(s, pic); | ||
119 | + versal_create_crl(s, pic); | ||
120 | versal_map_ddr(s); | ||
121 | versal_unimp(s); | ||
122 | |||
211 | -- | 123 | -- |
212 | 2.20.1 | 124 | 2.25.1 |
213 | |||
214 | diff view generated by jsdifflib |
1 | Currently the MPS2 SCC device implements a fixed number of OSCCLK | 1 | The Exynos4210 SoC device currently uses a custom device |
---|---|---|---|
2 | values (3). The variant of this device in the MPS3 AN524 board has 6 | 2 | "exynos4210.irq_gate" to model the OR gate that feeds each CPU's IRQ |
3 | OSCCLK values. Switch to using a PROP_ARRAY, which allows board code | 3 | line. We have a standard TYPE_OR_IRQ device for this now, so use |
4 | to specify how large the OSCCLK array should be as well as its | 4 | that instead. |
5 | values. | ||
6 | 5 | ||
7 | With a variable-length property array, the SCC no longer specifies | 6 | (This is a migration compatibility break, but that is OK for this |
8 | default values for the OSCCLKs, so we must set them explicitly in the | 7 | machine type.) |
9 | board code. This defaults are actually incorrect for the an521 and | ||
10 | an505; we will correct this bug in a following patch. | ||
11 | |||
12 | This is a migration compatibility break for all the mps boards. | ||
13 | 8 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Message-id: 20210215115138.20465-3-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-2-peter.maydell@linaro.org |
18 | --- | 12 | --- |
19 | include/hw/misc/mps2-scc.h | 7 +++---- | 13 | include/hw/arm/exynos4210.h | 1 + |
20 | hw/arm/mps2-tz.c | 5 +++++ | 14 | hw/arm/exynos4210.c | 31 ++++++++++++++++--------------- |
21 | hw/arm/mps2.c | 5 +++++ | 15 | 2 files changed, 17 insertions(+), 15 deletions(-) |
22 | hw/misc/mps2-scc.c | 24 +++++++++++++----------- | ||
23 | 4 files changed, 26 insertions(+), 15 deletions(-) | ||
24 | 16 | ||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
26 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/misc/mps2-scc.h | 19 | --- a/include/hw/arm/exynos4210.h |
28 | +++ b/include/hw/misc/mps2-scc.h | 20 | +++ b/include/hw/arm/exynos4210.h |
29 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
30 | #define TYPE_MPS2_SCC "mps2-scc" | 22 | MemoryRegion bootreg_mem; |
31 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2SCC, MPS2_SCC) | 23 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; |
32 | 24 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | |
33 | -#define NUM_OSCCLK 3 | 25 | + qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
26 | }; | ||
27 | |||
28 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
34 | { | ||
35 | Exynos4210State *s = EXYNOS4210_SOC(socdev); | ||
36 | MemoryRegion *system_mem = get_system_memory(); | ||
37 | - qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | ||
38 | SysBusDevice *busdev; | ||
39 | DeviceState *dev, *uart[4], *pl330[3]; | ||
40 | int i, n; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
42 | |||
43 | /* IRQ Gate */ | ||
44 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
45 | - dev = qdev_new("exynos4210.irq_gate"); | ||
46 | - qdev_prop_set_uint32(dev, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS); | ||
47 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
48 | - /* Get IRQ Gate input in gate_irq */ | ||
49 | - for (n = 0; n < EXYNOS4210_IRQ_GATE_NINPUTS; n++) { | ||
50 | - gate_irq[i][n] = qdev_get_gpio_in(dev, n); | ||
51 | - } | ||
52 | - busdev = SYS_BUS_DEVICE(dev); | ||
34 | - | 53 | - |
35 | struct MPS2SCC { | 54 | - /* Connect IRQ Gate output to CPU's IRQ line */ |
36 | /*< private >*/ | 55 | - sysbus_connect_irq(busdev, 0, |
37 | SysBusDevice parent_obj; | 56 | - qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); |
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | 57 | + DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); |
39 | uint32_t dll; | 58 | + object_property_set_int(OBJECT(orgate), "num-lines", |
40 | uint32_t aid; | 59 | + EXYNOS4210_IRQ_GATE_NINPUTS, |
41 | uint32_t id; | 60 | + &error_abort); |
42 | - uint32_t oscclk[NUM_OSCCLK]; | 61 | + qdev_realize(orgate, NULL, &error_abort); |
43 | - uint32_t oscclk_reset[NUM_OSCCLK]; | 62 | + qdev_connect_gpio_out(orgate, 0, |
44 | + uint32_t num_oscclk; | 63 | + qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); |
45 | + uint32_t *oscclk; | ||
46 | + uint32_t *oscclk_reset; | ||
47 | }; | ||
48 | |||
49 | #endif | ||
50 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/mps2-tz.c | ||
53 | +++ b/hw/arm/mps2-tz.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
55 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
56 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
57 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
58 | + /* This will need to be per-FPGA image eventually */ | ||
59 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
60 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
61 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
62 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
63 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
64 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
65 | } | ||
66 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/mps2.c | ||
69 | +++ b/hw/arm/mps2.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
71 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
72 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
73 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
74 | + /* All these FPGA images have the same OSCCLK configuration */ | ||
75 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
76 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
77 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
78 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
79 | sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); | ||
80 | sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); | ||
81 | object_initialize_child(OBJECT(mms), "fpgaio", | ||
82 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/misc/mps2-scc.c | ||
85 | +++ b/hw/misc/mps2-scc.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
87 | { | ||
88 | trace_mps2_scc_cfg_write(function, device, value); | ||
89 | |||
90 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
91 | + if (function != 1 || device >= s->num_oscclk) { | ||
92 | qemu_log_mask(LOG_GUEST_ERROR, | ||
93 | "MPS2 SCC config write: bad function %d device %d\n", | ||
94 | function, device); | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
96 | static bool scc_cfg_read(MPS2SCC *s, unsigned function, | ||
97 | unsigned device, uint32_t *value) | ||
98 | { | ||
99 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
100 | + if (function != 1 || device >= s->num_oscclk) { | ||
101 | qemu_log_mask(LOG_GUEST_ERROR, | ||
102 | "MPS2 SCC config read: bad function %d device %d\n", | ||
103 | function, device); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
105 | s->cfgctrl = 0x100000; | ||
106 | s->cfgstat = 0; | ||
107 | s->dll = 0xffff0001; | ||
108 | - for (i = 0; i < NUM_OSCCLK; i++) { | ||
109 | + for (i = 0; i < s->num_oscclk; i++) { | ||
110 | s->oscclk[i] = s->oscclk_reset[i]; | ||
111 | } | 64 | } |
112 | for (i = 0; i < ARRAY_SIZE(s->led); i++) { | 65 | |
113 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | 66 | /* Private memory region and Internal GIC */ |
114 | LED_COLOR_GREEN, name); | 67 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
68 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
69 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
70 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
71 | - sysbus_connect_irq(busdev, n, gate_irq[n][0]); | ||
72 | + sysbus_connect_irq(busdev, n, | ||
73 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
74 | } | ||
75 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
76 | s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
77 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
78 | /* Map Distributer interface */ | ||
79 | sysbus_mmio_map(busdev, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR); | ||
80 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
81 | - sysbus_connect_irq(busdev, n, gate_irq[n][1]); | ||
82 | + sysbus_connect_irq(busdev, n, | ||
83 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
84 | } | ||
85 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
86 | s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
87 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
88 | object_initialize_child(obj, name, orgate, TYPE_OR_IRQ); | ||
115 | g_free(name); | 89 | g_free(name); |
116 | } | 90 | } |
117 | + | 91 | + |
118 | + s->oscclk = g_new0(uint32_t, s->num_oscclk); | 92 | + for (i = 0; i < ARRAY_SIZE(s->cpu_irq_orgate); i++) { |
93 | + g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
94 | + object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
95 | + } | ||
119 | } | 96 | } |
120 | 97 | ||
121 | static const VMStateDescription mps2_scc_vmstate = { | 98 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
122 | .name = "mps2-scc", | ||
123 | - .version_id = 1, | ||
124 | - .minimum_version_id = 1, | ||
125 | + .version_id = 2, | ||
126 | + .minimum_version_id = 2, | ||
127 | .fields = (VMStateField[]) { | ||
128 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
129 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { | ||
131 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
132 | VMSTATE_UINT32(cfgstat, MPS2SCC), | ||
133 | VMSTATE_UINT32(dll, MPS2SCC), | ||
134 | - VMSTATE_UINT32_ARRAY(oscclk, MPS2SCC, NUM_OSCCLK), | ||
135 | + VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, | ||
136 | + 0, vmstate_info_uint32, uint32_t), | ||
137 | VMSTATE_END_OF_LIST() | ||
138 | } | ||
139 | }; | ||
140 | @@ -XXX,XX +XXX,XX @@ static Property mps2_scc_properties[] = { | ||
141 | DEFINE_PROP_UINT32("scc-cfg4", MPS2SCC, cfg4, 0), | ||
142 | DEFINE_PROP_UINT32("scc-aid", MPS2SCC, aid, 0), | ||
143 | DEFINE_PROP_UINT32("scc-id", MPS2SCC, id, 0), | ||
144 | - /* These are the initial settings for the source clocks on the board. | ||
145 | + /* | ||
146 | + * These are the initial settings for the source clocks on the board. | ||
147 | * In hardware they can be configured via a config file read by the | ||
148 | * motherboard configuration controller to suit the FPGA image. | ||
149 | - * These default values are used by most of the standard FPGA images. | ||
150 | */ | ||
151 | - DEFINE_PROP_UINT32("oscclk0", MPS2SCC, oscclk_reset[0], 50000000), | ||
152 | - DEFINE_PROP_UINT32("oscclk1", MPS2SCC, oscclk_reset[1], 24576000), | ||
153 | - DEFINE_PROP_UINT32("oscclk2", MPS2SCC, oscclk_reset[2], 25000000), | ||
154 | + DEFINE_PROP_ARRAY("oscclk", MPS2SCC, num_oscclk, oscclk_reset, | ||
155 | + qdev_prop_uint32, uint32_t), | ||
156 | DEFINE_PROP_END_OF_LIST(), | ||
157 | }; | ||
158 | |||
159 | -- | 99 | -- |
160 | 2.20.1 | 100 | 2.25.1 |
161 | |||
162 | diff view generated by jsdifflib |
1 | We only include the template header once, so just inline it into the | 1 | Now we have removed the only use of TYPE_EXYNOS4210_IRQ_GATE we can |
---|---|---|---|
2 | source file for the device. | 2 | delete the device entirely. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20220404154658.565020-3-peter.maydell@linaro.org |
7 | Message-id: 20210215103215.4944-9-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | hw/display/omap_lcd_template.h | 154 --------------------------------- | 8 | hw/intc/exynos4210_gic.c | 107 --------------------------------------- |
10 | hw/display/omap_lcdc.c | 127 ++++++++++++++++++++++++++- | 9 | 1 file changed, 107 deletions(-) |
11 | 2 files changed, 125 insertions(+), 156 deletions(-) | ||
12 | delete mode 100644 hw/display/omap_lcd_template.h | ||
13 | 10 | ||
14 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | 11 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
15 | deleted file mode 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | index XXXXXXX..XXXXXXX | 13 | --- a/hw/intc/exynos4210_gic.c |
17 | --- a/hw/display/omap_lcd_template.h | 14 | +++ b/hw/intc/exynos4210_gic.c |
18 | +++ /dev/null | 15 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_register_types(void) |
19 | @@ -XXX,XX +XXX,XX @@ | 16 | } |
20 | -/* | 17 | |
21 | - * QEMU OMAP LCD Emulator templates | 18 | type_init(exynos4210_gic_register_types) |
19 | - | ||
20 | -/* IRQ OR Gate struct. | ||
22 | - * | 21 | - * |
23 | - * Copyright (c) 2006 Andrzej Zaborowski <balrog@zabor.org> | 22 | - * This device models an OR gate. There are n_in input qdev gpio lines and one |
24 | - * | 23 | - * output sysbus IRQ line. The output IRQ level is formed as OR between all |
25 | - * Redistribution and use in source and binary forms, with or without | 24 | - * gpio inputs. |
26 | - * modification, are permitted provided that the following conditions | ||
27 | - * are met: | ||
28 | - * | ||
29 | - * 1. Redistributions of source code must retain the above copyright | ||
30 | - * notice, this list of conditions and the following disclaimer. | ||
31 | - * 2. Redistributions in binary form must reproduce the above copyright | ||
32 | - * notice, this list of conditions and the following disclaimer in | ||
33 | - * the documentation and/or other materials provided with the | ||
34 | - * distribution. | ||
35 | - * | ||
36 | - * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' | ||
37 | - * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, | ||
38 | - * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A | ||
39 | - * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR | ||
40 | - * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, | ||
41 | - * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, | ||
42 | - * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR | ||
43 | - * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY | ||
44 | - * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | ||
45 | - * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | ||
46 | - * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
47 | - */ | 25 | - */ |
48 | - | 26 | - |
49 | -/* | 27 | -#define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate" |
50 | - * 2-bit colour | 28 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210IRQGateState, EXYNOS4210_IRQ_GATE) |
51 | - */ | 29 | - |
52 | -static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | 30 | -struct Exynos4210IRQGateState { |
53 | - int width, int deststep) | 31 | - SysBusDevice parent_obj; |
32 | - | ||
33 | - uint32_t n_in; /* inputs amount */ | ||
34 | - uint32_t *level; /* input levels */ | ||
35 | - qemu_irq out; /* output IRQ */ | ||
36 | -}; | ||
37 | - | ||
38 | -static Property exynos4210_irq_gate_properties[] = { | ||
39 | - DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState, n_in, 1), | ||
40 | - DEFINE_PROP_END_OF_LIST(), | ||
41 | -}; | ||
42 | - | ||
43 | -static const VMStateDescription vmstate_exynos4210_irq_gate = { | ||
44 | - .name = "exynos4210.irq_gate", | ||
45 | - .version_id = 2, | ||
46 | - .minimum_version_id = 2, | ||
47 | - .fields = (VMStateField[]) { | ||
48 | - VMSTATE_VBUFFER_UINT32(level, Exynos4210IRQGateState, 1, NULL, n_in), | ||
49 | - VMSTATE_END_OF_LIST() | ||
50 | - } | ||
51 | -}; | ||
52 | - | ||
53 | -/* Process a change in IRQ input. */ | ||
54 | -static void exynos4210_irq_gate_handler(void *opaque, int irq, int level) | ||
54 | -{ | 55 | -{ |
55 | - uint16_t *pal = opaque; | 56 | - Exynos4210IRQGateState *s = (Exynos4210IRQGateState *)opaque; |
56 | - uint8_t v, r, g, b; | 57 | - uint32_t i; |
57 | - | 58 | - |
58 | - do { | 59 | - assert(irq < s->n_in); |
59 | - v = ldub_p((void *) s); | 60 | - |
60 | - r = (pal[v & 3] >> 4) & 0xf0; | 61 | - s->level[irq] = level; |
61 | - g = pal[v & 3] & 0xf0; | 62 | - |
62 | - b = (pal[v & 3] << 4) & 0xf0; | 63 | - for (i = 0; i < s->n_in; i++) { |
63 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 64 | - if (s->level[i] >= 1) { |
64 | - d += 4; | 65 | - qemu_irq_raise(s->out); |
65 | - v >>= 2; | 66 | - return; |
66 | - r = (pal[v & 3] >> 4) & 0xf0; | 67 | - } |
67 | - g = pal[v & 3] & 0xf0; | 68 | - } |
68 | - b = (pal[v & 3] << 4) & 0xf0; | 69 | - |
69 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 70 | - qemu_irq_lower(s->out); |
70 | - d += 4; | 71 | -} |
71 | - v >>= 2; | 72 | - |
72 | - r = (pal[v & 3] >> 4) & 0xf0; | 73 | -static void exynos4210_irq_gate_reset(DeviceState *d) |
73 | - g = pal[v & 3] & 0xf0; | 74 | -{ |
74 | - b = (pal[v & 3] << 4) & 0xf0; | 75 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(d); |
75 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 76 | - |
76 | - d += 4; | 77 | - memset(s->level, 0, s->n_in * sizeof(*s->level)); |
77 | - v >>= 2; | ||
78 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
79 | - g = pal[v & 3] & 0xf0; | ||
80 | - b = (pal[v & 3] << 4) & 0xf0; | ||
81 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
82 | - d += 4; | ||
83 | - s++; | ||
84 | - width -= 4; | ||
85 | - } while (width > 0); | ||
86 | -} | 78 | -} |
87 | - | 79 | - |
88 | -/* | 80 | -/* |
89 | - * 4-bit colour | 81 | - * IRQ Gate initialization. |
90 | - */ | 82 | - */ |
91 | -static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | 83 | -static void exynos4210_irq_gate_init(Object *obj) |
92 | - int width, int deststep) | ||
93 | -{ | 84 | -{ |
94 | - uint16_t *pal = opaque; | 85 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(obj); |
95 | - uint8_t v, r, g, b; | 86 | - SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
96 | - | 87 | - |
97 | - do { | 88 | - sysbus_init_irq(sbd, &s->out); |
98 | - v = ldub_p((void *) s); | ||
99 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
100 | - g = pal[v & 0xf] & 0xf0; | ||
101 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
102 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
103 | - d += 4; | ||
104 | - v >>= 4; | ||
105 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
106 | - g = pal[v & 0xf] & 0xf0; | ||
107 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
108 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
109 | - d += 4; | ||
110 | - s++; | ||
111 | - width -= 2; | ||
112 | - } while (width > 0); | ||
113 | -} | 89 | -} |
114 | - | 90 | - |
115 | -/* | 91 | -static void exynos4210_irq_gate_realize(DeviceState *dev, Error **errp) |
116 | - * 8-bit colour | ||
117 | - */ | ||
118 | -static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
119 | - int width, int deststep) | ||
120 | -{ | 92 | -{ |
121 | - uint16_t *pal = opaque; | 93 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(dev); |
122 | - uint8_t v, r, g, b; | ||
123 | - | 94 | - |
124 | - do { | 95 | - /* Allocate general purpose input signals and connect a handler to each of |
125 | - v = ldub_p((void *) s); | 96 | - * them */ |
126 | - r = (pal[v] >> 4) & 0xf0; | 97 | - qdev_init_gpio_in(dev, exynos4210_irq_gate_handler, s->n_in); |
127 | - g = pal[v] & 0xf0; | 98 | - |
128 | - b = (pal[v] << 4) & 0xf0; | 99 | - s->level = g_malloc0(s->n_in * sizeof(*s->level)); |
129 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
130 | - s++; | ||
131 | - d += 4; | ||
132 | - } while (-- width != 0); | ||
133 | -} | 100 | -} |
134 | - | 101 | - |
135 | -/* | 102 | -static void exynos4210_irq_gate_class_init(ObjectClass *klass, void *data) |
136 | - * 12-bit colour | ||
137 | - */ | ||
138 | -static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
139 | - int width, int deststep) | ||
140 | -{ | 103 | -{ |
141 | - uint16_t v; | 104 | - DeviceClass *dc = DEVICE_CLASS(klass); |
142 | - uint8_t r, g, b; | ||
143 | - | 105 | - |
144 | - do { | 106 | - dc->reset = exynos4210_irq_gate_reset; |
145 | - v = lduw_le_p((void *) s); | 107 | - dc->vmsd = &vmstate_exynos4210_irq_gate; |
146 | - r = (v >> 4) & 0xf0; | 108 | - device_class_set_props(dc, exynos4210_irq_gate_properties); |
147 | - g = v & 0xf0; | 109 | - dc->realize = exynos4210_irq_gate_realize; |
148 | - b = (v << 4) & 0xf0; | ||
149 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
150 | - s += 2; | ||
151 | - d += 4; | ||
152 | - } while (-- width != 0); | ||
153 | -} | 110 | -} |
154 | - | 111 | - |
155 | -/* | 112 | -static const TypeInfo exynos4210_irq_gate_info = { |
156 | - * 16-bit colour | 113 | - .name = TYPE_EXYNOS4210_IRQ_GATE, |
157 | - */ | 114 | - .parent = TYPE_SYS_BUS_DEVICE, |
158 | -static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | 115 | - .instance_size = sizeof(Exynos4210IRQGateState), |
159 | - int width, int deststep) | 116 | - .instance_init = exynos4210_irq_gate_init, |
117 | - .class_init = exynos4210_irq_gate_class_init, | ||
118 | -}; | ||
119 | - | ||
120 | -static void exynos4210_irq_gate_register_types(void) | ||
160 | -{ | 121 | -{ |
161 | - uint16_t v; | 122 | - type_register_static(&exynos4210_irq_gate_info); |
162 | - uint8_t r, g, b; | 123 | -} |
163 | - | 124 | - |
164 | - do { | 125 | -type_init(exynos4210_irq_gate_register_types) |
165 | - v = lduw_le_p((void *) s); | ||
166 | - r = (v >> 8) & 0xf8; | ||
167 | - g = (v >> 3) & 0xfc; | ||
168 | - b = (v << 3) & 0xf8; | ||
169 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
170 | - s += 2; | ||
171 | - d += 4; | ||
172 | - } while (-- width != 0); | ||
173 | -} | ||
174 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/hw/display/omap_lcdc.c | ||
177 | +++ b/hw/display/omap_lcdc.c | ||
178 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | ||
179 | |||
180 | #define draw_line_func drawfn | ||
181 | |||
182 | -#define DEPTH 32 | ||
183 | -#include "omap_lcd_template.h" | ||
184 | +/* | ||
185 | + * 2-bit colour | ||
186 | + */ | ||
187 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
188 | + int width, int deststep) | ||
189 | +{ | ||
190 | + uint16_t *pal = opaque; | ||
191 | + uint8_t v, r, g, b; | ||
192 | + | ||
193 | + do { | ||
194 | + v = ldub_p((void *) s); | ||
195 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
196 | + g = pal[v & 3] & 0xf0; | ||
197 | + b = (pal[v & 3] << 4) & 0xf0; | ||
198 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
199 | + d += 4; | ||
200 | + v >>= 2; | ||
201 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
202 | + g = pal[v & 3] & 0xf0; | ||
203 | + b = (pal[v & 3] << 4) & 0xf0; | ||
204 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
205 | + d += 4; | ||
206 | + v >>= 2; | ||
207 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
208 | + g = pal[v & 3] & 0xf0; | ||
209 | + b = (pal[v & 3] << 4) & 0xf0; | ||
210 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
211 | + d += 4; | ||
212 | + v >>= 2; | ||
213 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
214 | + g = pal[v & 3] & 0xf0; | ||
215 | + b = (pal[v & 3] << 4) & 0xf0; | ||
216 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
217 | + d += 4; | ||
218 | + s++; | ||
219 | + width -= 4; | ||
220 | + } while (width > 0); | ||
221 | +} | ||
222 | + | ||
223 | +/* | ||
224 | + * 4-bit colour | ||
225 | + */ | ||
226 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
227 | + int width, int deststep) | ||
228 | +{ | ||
229 | + uint16_t *pal = opaque; | ||
230 | + uint8_t v, r, g, b; | ||
231 | + | ||
232 | + do { | ||
233 | + v = ldub_p((void *) s); | ||
234 | + r = (pal[v & 0xf] >> 4) & 0xf0; | ||
235 | + g = pal[v & 0xf] & 0xf0; | ||
236 | + b = (pal[v & 0xf] << 4) & 0xf0; | ||
237 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
238 | + d += 4; | ||
239 | + v >>= 4; | ||
240 | + r = (pal[v & 0xf] >> 4) & 0xf0; | ||
241 | + g = pal[v & 0xf] & 0xf0; | ||
242 | + b = (pal[v & 0xf] << 4) & 0xf0; | ||
243 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
244 | + d += 4; | ||
245 | + s++; | ||
246 | + width -= 2; | ||
247 | + } while (width > 0); | ||
248 | +} | ||
249 | + | ||
250 | +/* | ||
251 | + * 8-bit colour | ||
252 | + */ | ||
253 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
254 | + int width, int deststep) | ||
255 | +{ | ||
256 | + uint16_t *pal = opaque; | ||
257 | + uint8_t v, r, g, b; | ||
258 | + | ||
259 | + do { | ||
260 | + v = ldub_p((void *) s); | ||
261 | + r = (pal[v] >> 4) & 0xf0; | ||
262 | + g = pal[v] & 0xf0; | ||
263 | + b = (pal[v] << 4) & 0xf0; | ||
264 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
265 | + s++; | ||
266 | + d += 4; | ||
267 | + } while (-- width != 0); | ||
268 | +} | ||
269 | + | ||
270 | +/* | ||
271 | + * 12-bit colour | ||
272 | + */ | ||
273 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
274 | + int width, int deststep) | ||
275 | +{ | ||
276 | + uint16_t v; | ||
277 | + uint8_t r, g, b; | ||
278 | + | ||
279 | + do { | ||
280 | + v = lduw_le_p((void *) s); | ||
281 | + r = (v >> 4) & 0xf0; | ||
282 | + g = v & 0xf0; | ||
283 | + b = (v << 4) & 0xf0; | ||
284 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
285 | + s += 2; | ||
286 | + d += 4; | ||
287 | + } while (-- width != 0); | ||
288 | +} | ||
289 | + | ||
290 | +/* | ||
291 | + * 16-bit colour | ||
292 | + */ | ||
293 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
294 | + int width, int deststep) | ||
295 | +{ | ||
296 | + uint16_t v; | ||
297 | + uint8_t r, g, b; | ||
298 | + | ||
299 | + do { | ||
300 | + v = lduw_le_p((void *) s); | ||
301 | + r = (v >> 8) & 0xf8; | ||
302 | + g = (v >> 3) & 0xfc; | ||
303 | + b = (v << 3) & 0xf8; | ||
304 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
305 | + s += 2; | ||
306 | + d += 4; | ||
307 | + } while (-- width != 0); | ||
308 | +} | ||
309 | |||
310 | static void omap_update_display(void *opaque) | ||
311 | { | ||
312 | -- | 126 | -- |
313 | 2.20.1 | 127 | 2.25.1 |
314 | |||
315 | diff view generated by jsdifflib |
1 | Add support for the mps3-an524 board; this is an SSE-200 based FPGA | 1 | The exynos4210 SoC mostly creates its child devices as if it were |
---|---|---|---|
2 | image, like the existing mps2-an521. It has a usefully larger amount | 2 | board code. This includes the a9mpcore object. Switch that to a |
3 | of RAM, and a PL031 RTC, as well as some more minor differences. | 3 | new-style "embedded in the state struct" creation, because in the |
4 | 4 | next commit we're going to want to refer to the object again further | |
5 | In real hardware this image runs on a newer generation of the FPGA | 5 | down in the exynos4210_realize() function. |
6 | board, the MPS3 rather than the older MPS2. Architecturally the two | ||
7 | boards are similar, so we implement the MPS3 boards in the mps2-tz.c | ||
8 | file as variations of the existing MPS2 boards. | ||
9 | 6 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20210215115138.20465-21-peter.maydell@linaro.org | 9 | Message-id: 20220404154658.565020-4-peter.maydell@linaro.org |
13 | --- | 10 | --- |
14 | hw/arm/mps2-tz.c | 139 +++++++++++++++++++++++++++++++++++++++++++++-- | 11 | include/hw/arm/exynos4210.h | 2 ++ |
15 | 1 file changed, 135 insertions(+), 4 deletions(-) | 12 | hw/arm/exynos4210.c | 11 ++++++----- |
13 | 2 files changed, 8 insertions(+), 5 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 15 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 17 | --- a/include/hw/arm/exynos4210.h |
20 | +++ b/hw/arm/mps2-tz.c | 18 | +++ b/include/hw/arm/exynos4210.h |
21 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
22 | * This source file covers the following FPGA images, for TrustZone cores: | 20 | |
23 | * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 | 21 | #include "hw/or-irq.h" |
24 | * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 | 22 | #include "hw/sysbus.h" |
25 | + * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 | 23 | +#include "hw/cpu/a9mpcore.h" |
26 | * | 24 | #include "target/arm/cpu-qom.h" |
27 | * Links to the TRM for the board itself and to the various Application | ||
28 | * Notes which document the FPGA images can be found here: | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
31 | * Application Note AN521: | ||
32 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html | ||
33 | + * Application Note AN524: | ||
34 | + * https://developer.arm.com/documentation/dai0524/latest/ | ||
35 | * | ||
36 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
37 | * (ARM ECM0601256) for the details of some of the device layout: | ||
38 | * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
39 | - * Similarly, the AN521 uses the SSE-200, and the SSE-200 TRM defines | ||
40 | + * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines | ||
41 | * most of the device layout: | ||
42 | * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
43 | * | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | #include "hw/qdev-clock.h" | ||
46 | #include "qom/object.h" | 25 | #include "qom/object.h" |
47 | 26 | ||
48 | -#define MPS2TZ_NUMIRQ_MAX 92 | 27 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
49 | +#define MPS2TZ_NUMIRQ_MAX 95 | 28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; |
50 | #define MPS2TZ_RAM_MAX 4 | 29 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; |
51 | 30 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | |
52 | typedef enum MPS2TZFPGAType { | 31 | + A9MPPrivState a9mpcore; |
53 | FPGA_AN505, | ||
54 | FPGA_AN521, | ||
55 | + FPGA_AN524, | ||
56 | } MPS2TZFPGAType; | ||
57 | |||
58 | /* | ||
59 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
60 | TZPPC ppc[5]; | ||
61 | TZMPC mpc[3]; | ||
62 | PL022State spi[5]; | ||
63 | - ArmSbconI2CState i2c[4]; | ||
64 | + ArmSbconI2CState i2c[5]; | ||
65 | UnimplementedDeviceState i2s_audio; | ||
66 | UnimplementedDeviceState gpio[4]; | ||
67 | UnimplementedDeviceState gfx; | ||
68 | + UnimplementedDeviceState cldc; | ||
69 | + UnimplementedDeviceState rtc; | ||
70 | PL080State dma[4]; | ||
71 | TZMSC msc[4]; | ||
72 | - CMSDKAPBUART uart[5]; | ||
73 | + CMSDKAPBUART uart[6]; | ||
74 | SplitIRQ sec_resp_splitter; | ||
75 | qemu_or_irq uart_irq_orgate; | ||
76 | DeviceState *lan9118; | ||
77 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
78 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
79 | #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") | ||
80 | #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") | ||
81 | +#define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") | ||
82 | |||
83 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | ||
86 | 25000000, | ||
87 | }; | 32 | }; |
88 | 33 | ||
89 | +static const uint32_t an524_oscclk[] = { | 34 | #define TYPE_EXYNOS4210_SOC "exynos4210" |
90 | + 24000000, | 35 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
91 | + 32000000, | 36 | index XXXXXXX..XXXXXXX 100644 |
92 | + 50000000, | 37 | --- a/hw/arm/exynos4210.c |
93 | + 50000000, | 38 | +++ b/hw/arm/exynos4210.c |
94 | + 24576000, | 39 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
95 | + 23750000, | 40 | } |
96 | +}; | 41 | |
42 | /* Private memory region and Internal GIC */ | ||
43 | - dev = qdev_new(TYPE_A9MPCORE_PRIV); | ||
44 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | ||
45 | - busdev = SYS_BUS_DEVICE(dev); | ||
46 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
47 | + qdev_prop_set_uint32(DEVICE(&s->a9mpcore), "num-cpu", EXYNOS4210_NCPUS); | ||
48 | + busdev = SYS_BUS_DEVICE(&s->a9mpcore); | ||
49 | + sysbus_realize(busdev, &error_fatal); | ||
50 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
51 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
52 | sysbus_connect_irq(busdev, n, | ||
53 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
54 | } | ||
55 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
56 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
57 | + s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
58 | } | ||
59 | |||
60 | /* Cache controller */ | ||
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
62 | g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
63 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
64 | } | ||
97 | + | 65 | + |
98 | static const RAMInfo an505_raminfo[] = { { | 66 | + object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
99 | .name = "ssram-0", | ||
100 | .base = 0x00000000, | ||
101 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an505_raminfo[] = { { | ||
102 | }, | ||
103 | }; | ||
104 | |||
105 | +static const RAMInfo an524_raminfo[] = { { | ||
106 | + .name = "bram", | ||
107 | + .base = 0x00000000, | ||
108 | + .size = 512 * KiB, | ||
109 | + .mpc = 0, | ||
110 | + .mrindex = 0, | ||
111 | + }, { | ||
112 | + .name = "sram", | ||
113 | + .base = 0x20000000, | ||
114 | + .size = 32 * 4 * KiB, | ||
115 | + .mpc = 1, | ||
116 | + .mrindex = 1, | ||
117 | + }, { | ||
118 | + /* We don't model QSPI flash yet; for now expose it as simple ROM */ | ||
119 | + .name = "QSPI", | ||
120 | + .base = 0x28000000, | ||
121 | + .size = 8 * MiB, | ||
122 | + .mpc = 1, | ||
123 | + .mrindex = 2, | ||
124 | + .flags = IS_ROM, | ||
125 | + }, { | ||
126 | + .name = "DDR", | ||
127 | + .base = 0x60000000, | ||
128 | + .size = 2 * GiB, | ||
129 | + .mpc = 2, | ||
130 | + .mrindex = -1, | ||
131 | + }, { | ||
132 | + .name = NULL, | ||
133 | + }, | ||
134 | +}; | ||
135 | + | ||
136 | static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | ||
137 | { | ||
138 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
139 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
140 | }, | ||
141 | }; | ||
142 | |||
143 | + const PPCInfo an524_ppcs[] = { { | ||
144 | + .name = "apb_ppcexp0", | ||
145 | + .ports = { | ||
146 | + { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | ||
147 | + { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | ||
148 | + { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | ||
149 | + }, | ||
150 | + }, { | ||
151 | + .name = "apb_ppcexp1", | ||
152 | + .ports = { | ||
153 | + { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, | ||
154 | + { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, | ||
155 | + { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, | ||
156 | + { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, | ||
157 | + { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, | ||
158 | + { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, | ||
159 | + { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, | ||
160 | + { /* port 7 reserved */ }, | ||
161 | + { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, | ||
162 | + }, | ||
163 | + }, { | ||
164 | + .name = "apb_ppcexp2", | ||
165 | + .ports = { | ||
166 | + { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, | ||
167 | + { "i2s-audio", make_unimp_dev, &mms->i2s_audio, | ||
168 | + 0x41301000, 0x1000 }, | ||
169 | + { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, | ||
170 | + { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, | ||
171 | + { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, | ||
172 | + { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, | ||
173 | + { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, | ||
174 | + { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, | ||
175 | + { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, | ||
176 | + | ||
177 | + { /* port 9 reserved */ }, | ||
178 | + { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, | ||
179 | + { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, | ||
180 | + }, | ||
181 | + }, { | ||
182 | + .name = "ahb_ppcexp0", | ||
183 | + .ports = { | ||
184 | + { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, | ||
185 | + { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | ||
186 | + { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | ||
187 | + { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | ||
188 | + { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, | ||
189 | + }, | ||
190 | + }, | ||
191 | + }; | ||
192 | + | ||
193 | switch (mmc->fpga_type) { | ||
194 | case FPGA_AN505: | ||
195 | case FPGA_AN521: | ||
196 | ppcs = an505_ppcs; | ||
197 | num_ppcs = ARRAY_SIZE(an505_ppcs); | ||
198 | break; | ||
199 | + case FPGA_AN524: | ||
200 | + ppcs = an524_ppcs; | ||
201 | + num_ppcs = ARRAY_SIZE(an524_ppcs); | ||
202 | + break; | ||
203 | default: | ||
204 | g_assert_not_reached(); | ||
205 | } | ||
206 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
207 | mps2tz_set_default_ram_info(mmc); | ||
208 | } | 67 | } |
209 | 68 | ||
210 | +static void mps3tz_an524_class_init(ObjectClass *oc, void *data) | 69 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
211 | +{ | ||
212 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
213 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | ||
214 | + | ||
215 | + mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; | ||
216 | + mc->default_cpus = 2; | ||
217 | + mc->min_cpus = mc->default_cpus; | ||
218 | + mc->max_cpus = mc->default_cpus; | ||
219 | + mmc->fpga_type = FPGA_AN524; | ||
220 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
221 | + mmc->scc_id = 0x41045240; | ||
222 | + mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ | ||
223 | + mmc->oscclk = an524_oscclk; | ||
224 | + mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); | ||
225 | + mmc->fpgaio_num_leds = 10; | ||
226 | + mmc->fpgaio_has_switches = true; | ||
227 | + mmc->numirq = 95; | ||
228 | + mmc->raminfo = an524_raminfo; | ||
229 | + mmc->armsse_type = TYPE_SSE200; | ||
230 | + mps2tz_set_default_ram_info(mmc); | ||
231 | +} | ||
232 | + | ||
233 | static const TypeInfo mps2tz_info = { | ||
234 | .name = TYPE_MPS2TZ_MACHINE, | ||
235 | .parent = TYPE_MACHINE, | ||
236 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mps2tz_an521_info = { | ||
237 | .class_init = mps2tz_an521_class_init, | ||
238 | }; | ||
239 | |||
240 | +static const TypeInfo mps3tz_an524_info = { | ||
241 | + .name = TYPE_MPS3TZ_AN524_MACHINE, | ||
242 | + .parent = TYPE_MPS2TZ_MACHINE, | ||
243 | + .class_init = mps3tz_an524_class_init, | ||
244 | +}; | ||
245 | + | ||
246 | static void mps2tz_machine_init(void) | ||
247 | { | ||
248 | type_register_static(&mps2tz_info); | ||
249 | type_register_static(&mps2tz_an505_info); | ||
250 | type_register_static(&mps2tz_an521_info); | ||
251 | + type_register_static(&mps3tz_an524_info); | ||
252 | } | ||
253 | |||
254 | type_init(mps2tz_machine_init); | ||
255 | -- | 70 | -- |
256 | 2.20.1 | 71 | 2.25.1 |
257 | |||
258 | diff view generated by jsdifflib |
1 | Update old infocenter.arm.com URLs to the equivalent developer.arm.com | 1 | The only time we use the int_gic_irq[] array in the Exynos4210Irq |
---|---|---|---|
2 | ones (the old URLs should redirect, but we might as well avoid the | 2 | struct is in the exynos4210_realize() function: we initialize it with |
3 | redirection notice, and the new URLs are pleasantly shorter). | 3 | the GPIO inputs of the a9mpcore device, and then a bit later on we |
4 | 4 | connect those to the outputs of the internal combiner. Now that the | |
5 | This commit covers the links to the MPS2 board TRM, the various | 5 | a9mpcore object is easily accessible as s->a9mpcore we can make the |
6 | Application Notes, the IoTKit and SSE-200 documents. | 6 | connection directly from one device to the other without going via |
7 | this array. | ||
7 | 8 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20210215115138.20465-25-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-5-peter.maydell@linaro.org |
11 | --- | 12 | --- |
12 | include/hw/arm/armsse.h | 4 ++-- | 13 | include/hw/arm/exynos4210.h | 1 - |
13 | include/hw/misc/armsse-cpuid.h | 2 +- | 14 | hw/arm/exynos4210.c | 6 ++---- |
14 | include/hw/misc/armsse-mhu.h | 2 +- | 15 | 2 files changed, 2 insertions(+), 5 deletions(-) |
15 | include/hw/misc/iotkit-secctl.h | 2 +- | ||
16 | include/hw/misc/iotkit-sysctl.h | 2 +- | ||
17 | include/hw/misc/iotkit-sysinfo.h | 2 +- | ||
18 | include/hw/misc/mps2-fpgaio.h | 2 +- | ||
19 | hw/arm/mps2-tz.c | 11 +++++------ | ||
20 | hw/misc/armsse-cpuid.c | 2 +- | ||
21 | hw/misc/armsse-mhu.c | 2 +- | ||
22 | hw/misc/iotkit-sysctl.c | 2 +- | ||
23 | hw/misc/iotkit-sysinfo.c | 2 +- | ||
24 | hw/misc/mps2-fpgaio.c | 2 +- | ||
25 | hw/misc/mps2-scc.c | 2 +- | ||
26 | 14 files changed, 19 insertions(+), 20 deletions(-) | ||
27 | 16 | ||
28 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
29 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/armsse.h | 19 | --- a/include/hw/arm/exynos4210.h |
31 | +++ b/include/hw/arm/armsse.h | 20 | +++ b/include/hw/arm/exynos4210.h |
32 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
33 | * hardware, which include the IoT Kit and the SSE-050, SSE-100 and | 22 | typedef struct Exynos4210Irq { |
34 | * SSE-200. Currently we model: | 23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
35 | * - the Arm IoT Kit which is documented in | 24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
36 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 25 | - qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ]; |
37 | + * https://developer.arm.com/documentation/ecm0601256/latest | 26 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; |
38 | * - the SSE-200 which is documented in | 27 | qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
39 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 28 | } Exynos4210Irq; |
40 | + * https://developer.arm.com/documentation/101104/latest/ | 29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
41 | * | ||
42 | * The IoTKit contains: | ||
43 | * a Cortex-M33 | ||
44 | diff --git a/include/hw/misc/armsse-cpuid.h b/include/hw/misc/armsse-cpuid.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/include/hw/misc/armsse-cpuid.h | 31 | --- a/hw/arm/exynos4210.c |
47 | +++ b/include/hw/misc/armsse-cpuid.h | 32 | +++ b/hw/arm/exynos4210.c |
48 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
49 | /* | 34 | sysbus_connect_irq(busdev, n, |
50 | * This is a model of the "CPU_IDENTITY" register block which is part of the | 35 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); |
51 | * Arm SSE-200 and documented in | 36 | } |
52 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 37 | - for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { |
53 | + * https://developer.arm.com/documentation/101104/latest/ | 38 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); |
54 | * | 39 | - } |
55 | * QEMU interface: | 40 | |
56 | * + QOM property "CPUID": the value to use for the CPUID register | 41 | /* Cache controller */ |
57 | diff --git a/include/hw/misc/armsse-mhu.h b/include/hw/misc/armsse-mhu.h | 42 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); |
58 | index XXXXXXX..XXXXXXX 100644 | 43 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
59 | --- a/include/hw/misc/armsse-mhu.h | 44 | busdev = SYS_BUS_DEVICE(dev); |
60 | +++ b/include/hw/misc/armsse-mhu.h | 45 | sysbus_realize_and_unref(busdev, &error_fatal); |
61 | @@ -XXX,XX +XXX,XX @@ | 46 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { |
62 | /* | 47 | - sysbus_connect_irq(busdev, n, s->irqs.int_gic_irq[n]); |
63 | * This is a model of the Message Handling Unit (MHU) which is part of the | 48 | + sysbus_connect_irq(busdev, n, |
64 | * Arm SSE-200 and documented in | 49 | + qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); |
65 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 50 | } |
66 | + * https://developer.arm.com/documentation/101104/latest/ | 51 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); |
67 | * | 52 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); |
68 | * QEMU interface: | ||
69 | * + sysbus MMIO region 0: the system information register bank | ||
70 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/include/hw/misc/iotkit-secctl.h | ||
73 | +++ b/include/hw/misc/iotkit-secctl.h | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | |||
76 | /* This is a model of the security controller which is part of the | ||
77 | * Arm IoT Kit and documented in | ||
78 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
79 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
80 | * | ||
81 | * QEMU interface: | ||
82 | * + sysbus MMIO region 0 is the "secure privilege control block" registers | ||
83 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/include/hw/misc/iotkit-sysctl.h | ||
86 | +++ b/include/hw/misc/iotkit-sysctl.h | ||
87 | @@ -XXX,XX +XXX,XX @@ | ||
88 | /* | ||
89 | * This is a model of the "system control element" which is part of the | ||
90 | * Arm IoTKit and documented in | ||
91 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
92 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
93 | * Specifically, it implements the "system information block" and | ||
94 | * "system control register" blocks. | ||
95 | * | ||
96 | diff --git a/include/hw/misc/iotkit-sysinfo.h b/include/hw/misc/iotkit-sysinfo.h | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/include/hw/misc/iotkit-sysinfo.h | ||
99 | +++ b/include/hw/misc/iotkit-sysinfo.h | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | /* | ||
102 | * This is a model of the "system information block" which is part of the | ||
103 | * Arm IoTKit and documented in | ||
104 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
105 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
106 | * QEMU interface: | ||
107 | * + QOM property "SYS_VERSION": value to use for SYS_VERSION register | ||
108 | * + QOM property "SYS_CONFIG": value to use for SYS_CONFIG register | ||
109 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/include/hw/misc/mps2-fpgaio.h | ||
112 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
113 | @@ -XXX,XX +XXX,XX @@ | ||
114 | /* This is a model of the FPGAIO register block in the AN505 | ||
115 | * FPGA image for the MPS2 dev board; it is documented in the | ||
116 | * application note: | ||
117 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
118 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
119 | * | ||
120 | * QEMU interface: | ||
121 | * + sysbus MMIO region 0: the register bank | ||
122 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/mps2-tz.c | ||
125 | +++ b/hw/arm/mps2-tz.c | ||
126 | @@ -XXX,XX +XXX,XX @@ | ||
127 | * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 | ||
128 | * | ||
129 | * Board TRM: | ||
130 | - * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf | ||
131 | + * https://developer.arm.com/documentation/100112/latest/ | ||
132 | * Application Note AN505: | ||
133 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
134 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
135 | * Application Note AN521: | ||
136 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html | ||
137 | + * https://developer.arm.com/documentation/dai0521/latest/ | ||
138 | * Application Note AN524: | ||
139 | * https://developer.arm.com/documentation/dai0524/latest/ | ||
140 | * | ||
141 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
142 | * (ARM ECM0601256) for the details of some of the device layout: | ||
143 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
144 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
145 | * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines | ||
146 | * most of the device layout: | ||
147 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
148 | - * | ||
149 | + * https://developer.arm.com/documentation/101104/latest/ | ||
150 | */ | ||
151 | |||
152 | #include "qemu/osdep.h" | ||
153 | diff --git a/hw/misc/armsse-cpuid.c b/hw/misc/armsse-cpuid.c | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/hw/misc/armsse-cpuid.c | ||
156 | +++ b/hw/misc/armsse-cpuid.c | ||
157 | @@ -XXX,XX +XXX,XX @@ | ||
158 | /* | ||
159 | * This is a model of the "CPU_IDENTITY" register block which is part of the | ||
160 | * Arm SSE-200 and documented in | ||
161 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
162 | + * https://developer.arm.com/documentation/101104/latest/ | ||
163 | * | ||
164 | * It consists of one read-only CPUID register (set by QOM property), plus the | ||
165 | * usual ID registers. | ||
166 | diff --git a/hw/misc/armsse-mhu.c b/hw/misc/armsse-mhu.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/misc/armsse-mhu.c | ||
169 | +++ b/hw/misc/armsse-mhu.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | /* | ||
172 | * This is a model of the Message Handling Unit (MHU) which is part of the | ||
173 | * Arm SSE-200 and documented in | ||
174 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
175 | + * https://developer.arm.com/documentation/101104/latest/ | ||
176 | */ | ||
177 | |||
178 | #include "qemu/osdep.h" | ||
179 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/misc/iotkit-sysctl.c | ||
182 | +++ b/hw/misc/iotkit-sysctl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | /* | ||
185 | * This is a model of the "system control element" which is part of the | ||
186 | * Arm IoTKit and documented in | ||
187 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
188 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
189 | * Specifically, it implements the "system control register" blocks. | ||
190 | */ | ||
191 | |||
192 | diff --git a/hw/misc/iotkit-sysinfo.c b/hw/misc/iotkit-sysinfo.c | ||
193 | index XXXXXXX..XXXXXXX 100644 | ||
194 | --- a/hw/misc/iotkit-sysinfo.c | ||
195 | +++ b/hw/misc/iotkit-sysinfo.c | ||
196 | @@ -XXX,XX +XXX,XX @@ | ||
197 | /* | ||
198 | * This is a model of the "system information block" which is part of the | ||
199 | * Arm IoTKit and documented in | ||
200 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
201 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
202 | * It consists of 2 read-only version/config registers, plus the | ||
203 | * usual ID registers. | ||
204 | */ | ||
205 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
206 | index XXXXXXX..XXXXXXX 100644 | ||
207 | --- a/hw/misc/mps2-fpgaio.c | ||
208 | +++ b/hw/misc/mps2-fpgaio.c | ||
209 | @@ -XXX,XX +XXX,XX @@ | ||
210 | /* This is a model of the "FPGA system control and I/O" block found | ||
211 | * in the AN505 FPGA image for the MPS2 devboard. | ||
212 | * It is documented in AN505: | ||
213 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
214 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
215 | */ | ||
216 | |||
217 | #include "qemu/osdep.h" | ||
218 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/hw/misc/mps2-scc.c | ||
221 | +++ b/hw/misc/mps2-scc.c | ||
222 | @@ -XXX,XX +XXX,XX @@ | ||
223 | * found in the FPGA images of MPS2 development boards. | ||
224 | * | ||
225 | * Documentation of it can be found in the MPS2 TRM: | ||
226 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.100112_0100_03_en/index.html | ||
227 | + * https://developer.arm.com/documentation/100112/latest/ | ||
228 | * and also in the Application Notes documenting individual FPGA images. | ||
229 | */ | ||
230 | |||
231 | -- | 53 | -- |
232 | 2.20.1 | 54 | 2.25.1 |
233 | |||
234 | diff view generated by jsdifflib |
1 | The macro draw_line_func is used only once; just expand it. | 1 | The exynos4210 code currently has two very similar arrays of IRQs: |
---|---|---|---|
2 | |||
3 | * board_irqs is a field of the Exynos4210Irq struct which is filled | ||
4 | in by exynos4210_init_board_irqs() with the appropriate qemu_irqs | ||
5 | for each IRQ the board/SoC can assert | ||
6 | * irq_table is a set of qemu_irqs pointed to from the | ||
7 | Exynos4210State struct. It's allocated in exynos4210_init_irq, | ||
8 | and the only behaviour these irqs have is that they pass on the | ||
9 | level to the equivalent board_irqs[] irq | ||
10 | |||
11 | The extra indirection through irq_table is unnecessary, so coalesce | ||
12 | these into a single irq_table[] array as a direct field in | ||
13 | Exynos4210State which exynos4210_init_board_irqs() fills in. | ||
2 | 14 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 17 | Message-id: 20220404154658.565020-6-peter.maydell@linaro.org |
6 | Message-id: 20210215103215.4944-10-peter.maydell@linaro.org | ||
7 | --- | 18 | --- |
8 | hw/display/omap_lcdc.c | 4 +--- | 19 | include/hw/arm/exynos4210.h | 8 ++------ |
9 | 1 file changed, 1 insertion(+), 3 deletions(-) | 20 | hw/arm/exynos4210.c | 6 +----- |
21 | hw/intc/exynos4210_gic.c | 32 ++++++++------------------------ | ||
22 | 3 files changed, 11 insertions(+), 35 deletions(-) | ||
10 | 23 | ||
11 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | 24 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
12 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/display/omap_lcdc.c | 26 | --- a/include/hw/arm/exynos4210.h |
14 | +++ b/hw/display/omap_lcdc.c | 27 | +++ b/include/hw/arm/exynos4210.h |
15 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | 28 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { |
16 | qemu_irq_lower(s->irq); | 29 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
17 | } | 30 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
18 | 31 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | |
19 | -#define draw_line_func drawfn | 32 | - qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
33 | } Exynos4210Irq; | ||
34 | |||
35 | struct Exynos4210State { | ||
36 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
37 | /*< public >*/ | ||
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | ||
39 | Exynos4210Irq irqs; | ||
40 | - qemu_irq *irq_table; | ||
41 | + qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
42 | |||
43 | MemoryRegion chipid_mem; | ||
44 | MemoryRegion iram_mem; | ||
45 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) | ||
46 | void exynos4210_write_secondary(ARMCPU *cpu, | ||
47 | const struct arm_boot_info *info); | ||
48 | |||
49 | -/* Initialize exynos4210 IRQ subsystem stub */ | ||
50 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | ||
51 | - | ||
52 | /* Initialize board IRQs. | ||
53 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | ||
54 | -void exynos4210_init_board_irqs(Exynos4210Irq *s); | ||
55 | +void exynos4210_init_board_irqs(Exynos4210State *s); | ||
56 | |||
57 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
58 | * To identify IRQ source use internal combiner group and bit number | ||
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/exynos4210.c | ||
62 | +++ b/hw/arm/exynos4210.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
64 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
65 | } | ||
66 | |||
67 | - /*** IRQs ***/ | ||
68 | - | ||
69 | - s->irq_table = exynos4210_init_irq(&s->irqs); | ||
70 | - | ||
71 | /* IRQ Gate */ | ||
72 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
73 | DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
74 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
75 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
76 | |||
77 | /* Initialize board IRQs. */ | ||
78 | - exynos4210_init_board_irqs(&s->irqs); | ||
79 | + exynos4210_init_board_irqs(s); | ||
80 | |||
81 | /*** Memory ***/ | ||
82 | |||
83 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/hw/intc/exynos4210_gic.c | ||
86 | +++ b/hw/intc/exynos4210_gic.c | ||
87 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
88 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
89 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
90 | |||
91 | -static void exynos4210_irq_handler(void *opaque, int irq, int level) | ||
92 | -{ | ||
93 | - Exynos4210Irq *s = (Exynos4210Irq *)opaque; | ||
94 | - | ||
95 | - /* Bypass */ | ||
96 | - qemu_set_irq(s->board_irqs[irq], level); | ||
97 | -} | ||
98 | - | ||
99 | -/* | ||
100 | - * Initialize exynos4210 IRQ subsystem stub. | ||
101 | - */ | ||
102 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *s) | ||
103 | -{ | ||
104 | - return qemu_allocate_irqs(exynos4210_irq_handler, s, | ||
105 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ); | ||
106 | -} | ||
20 | - | 107 | - |
21 | /* | 108 | /* |
22 | * 2-bit colour | 109 | * Initialize board IRQs. |
110 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
23 | */ | 111 | */ |
24 | @@ -XXX,XX +XXX,XX @@ static void omap_update_display(void *opaque) | 112 | -void exynos4210_init_board_irqs(Exynos4210Irq *s) |
113 | +void exynos4210_init_board_irqs(Exynos4210State *s) | ||
25 | { | 114 | { |
26 | struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | 115 | uint32_t grp, bit, irq_id, n; |
27 | DisplaySurface *surface; | 116 | + Exynos4210Irq *is = &s->irqs; |
28 | - draw_line_func draw_line; | 117 | |
29 | + drawfn draw_line; | 118 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
30 | int size, height, first, last; | 119 | irq_id = 0; |
31 | int width, linesize, step, bpp, frame_offset; | 120 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) |
32 | hwaddr frame_base; | 121 | irq_id = EXT_GIC_ID_MCT_G1; |
122 | } | ||
123 | if (irq_id) { | ||
124 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
125 | - s->ext_gic_irq[irq_id-32]); | ||
126 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
127 | + is->ext_gic_irq[irq_id - 32]); | ||
128 | } else { | ||
129 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
130 | - s->ext_combiner_irq[n]); | ||
131 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
132 | + is->ext_combiner_irq[n]); | ||
133 | } | ||
134 | } | ||
135 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
136 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
137 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
138 | |||
139 | if (irq_id) { | ||
140 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
141 | - s->ext_gic_irq[irq_id-32]); | ||
142 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
143 | + is->ext_gic_irq[irq_id - 32]); | ||
144 | } | ||
145 | } | ||
146 | } | ||
33 | -- | 147 | -- |
34 | 2.20.1 | 148 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | The omap_lcdc template header is already only included once, for | 1 | Fix a missing set of spaces around '-' in the definition of |
---|---|---|---|
2 | DEPTH==32, but it still has all the macro-driven parameterization | 2 | combiner_grp_to_gic_id[]. We're about to move this code, so |
3 | for other depths. Expand out all the macros in the header. | 3 | fix the style issue first to keep checkpatch happy with the |
4 | code-motion patch. | ||
4 | 5 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20220404154658.565020-7-peter.maydell@linaro.org |
8 | Message-id: 20210215103215.4944-6-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | hw/display/omap_lcd_template.h | 67 ++++++++++++++-------------------- | 10 | hw/intc/exynos4210_gic.c | 2 +- |
11 | 1 file changed, 28 insertions(+), 39 deletions(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 12 | ||
13 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | 13 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/display/omap_lcd_template.h | 15 | --- a/hw/intc/exynos4210_gic.c |
16 | +++ b/hw/display/omap_lcd_template.h | 16 | +++ b/hw/intc/exynos4210_gic.c |
17 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ enum ExtInt { |
18 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
19 | */ | 18 | */ |
20 | 19 | ||
21 | -#if DEPTH == 32 | 20 | static const uint32_t |
22 | -# define BPP 4 | 21 | -combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
23 | -# define PIXEL_TYPE uint32_t | 22 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
24 | -#else | 23 | /* int combiner groups 16-19 */ |
25 | -# error unsupport depth | 24 | { }, { }, { }, { }, |
26 | -#endif | 25 | /* int combiner group 20 */ |
27 | - | ||
28 | /* | ||
29 | * 2-bit colour | ||
30 | */ | ||
31 | -static void glue(draw_line2_, DEPTH)(void *opaque, | ||
32 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
33 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
34 | + int width, int deststep) | ||
35 | { | ||
36 | uint16_t *pal = opaque; | ||
37 | uint8_t v, r, g, b; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
39 | r = (pal[v & 3] >> 4) & 0xf0; | ||
40 | g = pal[v & 3] & 0xf0; | ||
41 | b = (pal[v & 3] << 4) & 0xf0; | ||
42 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
43 | - d += BPP; | ||
44 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
45 | + d += 4; | ||
46 | v >>= 2; | ||
47 | r = (pal[v & 3] >> 4) & 0xf0; | ||
48 | g = pal[v & 3] & 0xf0; | ||
49 | b = (pal[v & 3] << 4) & 0xf0; | ||
50 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
51 | - d += BPP; | ||
52 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
53 | + d += 4; | ||
54 | v >>= 2; | ||
55 | r = (pal[v & 3] >> 4) & 0xf0; | ||
56 | g = pal[v & 3] & 0xf0; | ||
57 | b = (pal[v & 3] << 4) & 0xf0; | ||
58 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
59 | - d += BPP; | ||
60 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
61 | + d += 4; | ||
62 | v >>= 2; | ||
63 | r = (pal[v & 3] >> 4) & 0xf0; | ||
64 | g = pal[v & 3] & 0xf0; | ||
65 | b = (pal[v & 3] << 4) & 0xf0; | ||
66 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
67 | - d += BPP; | ||
68 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
69 | + d += 4; | ||
70 | s ++; | ||
71 | width -= 4; | ||
72 | } while (width > 0); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
74 | /* | ||
75 | * 4-bit colour | ||
76 | */ | ||
77 | -static void glue(draw_line4_, DEPTH)(void *opaque, | ||
78 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
79 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
80 | + int width, int deststep) | ||
81 | { | ||
82 | uint16_t *pal = opaque; | ||
83 | uint8_t v, r, g, b; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
85 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
86 | g = pal[v & 0xf] & 0xf0; | ||
87 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
88 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
89 | - d += BPP; | ||
90 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
91 | + d += 4; | ||
92 | v >>= 4; | ||
93 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
94 | g = pal[v & 0xf] & 0xf0; | ||
95 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
96 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
97 | - d += BPP; | ||
98 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
99 | + d += 4; | ||
100 | s ++; | ||
101 | width -= 2; | ||
102 | } while (width > 0); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
104 | /* | ||
105 | * 8-bit colour | ||
106 | */ | ||
107 | -static void glue(draw_line8_, DEPTH)(void *opaque, | ||
108 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
109 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
110 | + int width, int deststep) | ||
111 | { | ||
112 | uint16_t *pal = opaque; | ||
113 | uint8_t v, r, g, b; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line8_, DEPTH)(void *opaque, | ||
115 | r = (pal[v] >> 4) & 0xf0; | ||
116 | g = pal[v] & 0xf0; | ||
117 | b = (pal[v] << 4) & 0xf0; | ||
118 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
119 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
120 | s ++; | ||
121 | - d += BPP; | ||
122 | + d += 4; | ||
123 | } while (-- width != 0); | ||
124 | } | ||
125 | |||
126 | /* | ||
127 | * 12-bit colour | ||
128 | */ | ||
129 | -static void glue(draw_line12_, DEPTH)(void *opaque, | ||
130 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
131 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
132 | + int width, int deststep) | ||
133 | { | ||
134 | uint16_t v; | ||
135 | uint8_t r, g, b; | ||
136 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line12_, DEPTH)(void *opaque, | ||
137 | r = (v >> 4) & 0xf0; | ||
138 | g = v & 0xf0; | ||
139 | b = (v << 4) & 0xf0; | ||
140 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
141 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
142 | s += 2; | ||
143 | - d += BPP; | ||
144 | + d += 4; | ||
145 | } while (-- width != 0); | ||
146 | } | ||
147 | |||
148 | /* | ||
149 | * 16-bit colour | ||
150 | */ | ||
151 | -static void glue(draw_line16_, DEPTH)(void *opaque, | ||
152 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
153 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
154 | + int width, int deststep) | ||
155 | { | ||
156 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
157 | memcpy(d, s, width * 2); | ||
158 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line16_, DEPTH)(void *opaque, | ||
159 | r = (v >> 8) & 0xf8; | ||
160 | g = (v >> 3) & 0xfc; | ||
161 | b = (v << 3) & 0xf8; | ||
162 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
163 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
164 | s += 2; | ||
165 | - d += BPP; | ||
166 | + d += 4; | ||
167 | } while (-- width != 0); | ||
168 | #endif | ||
169 | } | ||
170 | - | ||
171 | -#undef DEPTH | ||
172 | -#undef BPP | ||
173 | -#undef PIXEL_TYPE | ||
174 | -- | 26 | -- |
175 | 2.20.1 | 27 | 2.25.1 |
176 | |||
177 | diff view generated by jsdifflib |
1 | The function tc6393xb_draw_graphic32() is called in exactly one place, | 1 | The function exynos4210_init_board_irqs() currently lives in |
---|---|---|---|
2 | so just inline the function body at its callsite. This allows us to | 2 | exynos4210_gic.c, but it isn't really part of the exynos4210.gic |
3 | drop the template header entirely. | 3 | device -- it is a function that implements (some of) the wiring up of |
4 | 4 | interrupts between the SoC's GIC and combiner components. This means | |
5 | The code move includes a single added space after 'for' to fix | 5 | it fits better in exynos4210.c, which is the SoC-level code. Move it |
6 | the coding style. | 6 | there. Similarly, exynos4210_git_irq() is used almost only in the |
7 | SoC-level code, so move it too. | ||
7 | 8 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Message-id: 20220404154658.565020-8-peter.maydell@linaro.org |
11 | Message-id: 20210215103215.4944-5-peter.maydell@linaro.org | ||
12 | --- | 12 | --- |
13 | hw/display/tc6393xb_template.h | 45 ---------------------------------- | 13 | include/hw/arm/exynos4210.h | 4 - |
14 | hw/display/tc6393xb.c | 23 ++++++++++++++--- | 14 | hw/arm/exynos4210.c | 202 +++++++++++++++++++++++++++++++++++ |
15 | 2 files changed, 19 insertions(+), 49 deletions(-) | 15 | hw/intc/exynos4210_gic.c | 204 ------------------------------------ |
16 | delete mode 100644 hw/display/tc6393xb_template.h | 16 | 3 files changed, 202 insertions(+), 208 deletions(-) |
17 | 17 | ||
18 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
19 | deleted file mode 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
20 | index XXXXXXX..XXXXXXX | 20 | --- a/include/hw/arm/exynos4210.h |
21 | --- a/hw/display/tc6393xb_template.h | 21 | +++ b/include/hw/arm/exynos4210.h |
22 | +++ /dev/null | 22 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) |
23 | void exynos4210_write_secondary(ARMCPU *cpu, | ||
24 | const struct arm_boot_info *info); | ||
25 | |||
26 | -/* Initialize board IRQs. | ||
27 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | ||
28 | -void exynos4210_init_board_irqs(Exynos4210State *s); | ||
29 | - | ||
30 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
31 | * To identify IRQ source use internal combiner group and bit number | ||
32 | * grp - group number | ||
33 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/exynos4210.c | ||
36 | +++ b/hw/arm/exynos4210.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ |
38 | #define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 | ||
39 | #define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | ||
40 | |||
41 | +enum ExtGicId { | ||
42 | + EXT_GIC_ID_MDMA_LCD0 = 66, | ||
43 | + EXT_GIC_ID_PDMA0, | ||
44 | + EXT_GIC_ID_PDMA1, | ||
45 | + EXT_GIC_ID_TIMER0, | ||
46 | + EXT_GIC_ID_TIMER1, | ||
47 | + EXT_GIC_ID_TIMER2, | ||
48 | + EXT_GIC_ID_TIMER3, | ||
49 | + EXT_GIC_ID_TIMER4, | ||
50 | + EXT_GIC_ID_MCT_L0, | ||
51 | + EXT_GIC_ID_WDT, | ||
52 | + EXT_GIC_ID_RTC_ALARM, | ||
53 | + EXT_GIC_ID_RTC_TIC, | ||
54 | + EXT_GIC_ID_GPIO_XB, | ||
55 | + EXT_GIC_ID_GPIO_XA, | ||
56 | + EXT_GIC_ID_MCT_L1, | ||
57 | + EXT_GIC_ID_IEM_APC, | ||
58 | + EXT_GIC_ID_IEM_IEC, | ||
59 | + EXT_GIC_ID_NFC, | ||
60 | + EXT_GIC_ID_UART0, | ||
61 | + EXT_GIC_ID_UART1, | ||
62 | + EXT_GIC_ID_UART2, | ||
63 | + EXT_GIC_ID_UART3, | ||
64 | + EXT_GIC_ID_UART4, | ||
65 | + EXT_GIC_ID_MCT_G0, | ||
66 | + EXT_GIC_ID_I2C0, | ||
67 | + EXT_GIC_ID_I2C1, | ||
68 | + EXT_GIC_ID_I2C2, | ||
69 | + EXT_GIC_ID_I2C3, | ||
70 | + EXT_GIC_ID_I2C4, | ||
71 | + EXT_GIC_ID_I2C5, | ||
72 | + EXT_GIC_ID_I2C6, | ||
73 | + EXT_GIC_ID_I2C7, | ||
74 | + EXT_GIC_ID_SPI0, | ||
75 | + EXT_GIC_ID_SPI1, | ||
76 | + EXT_GIC_ID_SPI2, | ||
77 | + EXT_GIC_ID_MCT_G1, | ||
78 | + EXT_GIC_ID_USB_HOST, | ||
79 | + EXT_GIC_ID_USB_DEVICE, | ||
80 | + EXT_GIC_ID_MODEMIF, | ||
81 | + EXT_GIC_ID_HSMMC0, | ||
82 | + EXT_GIC_ID_HSMMC1, | ||
83 | + EXT_GIC_ID_HSMMC2, | ||
84 | + EXT_GIC_ID_HSMMC3, | ||
85 | + EXT_GIC_ID_SDMMC, | ||
86 | + EXT_GIC_ID_MIPI_CSI_4LANE, | ||
87 | + EXT_GIC_ID_MIPI_DSI_4LANE, | ||
88 | + EXT_GIC_ID_MIPI_CSI_2LANE, | ||
89 | + EXT_GIC_ID_MIPI_DSI_2LANE, | ||
90 | + EXT_GIC_ID_ONENAND_AUDI, | ||
91 | + EXT_GIC_ID_ROTATOR, | ||
92 | + EXT_GIC_ID_FIMC0, | ||
93 | + EXT_GIC_ID_FIMC1, | ||
94 | + EXT_GIC_ID_FIMC2, | ||
95 | + EXT_GIC_ID_FIMC3, | ||
96 | + EXT_GIC_ID_JPEG, | ||
97 | + EXT_GIC_ID_2D, | ||
98 | + EXT_GIC_ID_PCIe, | ||
99 | + EXT_GIC_ID_MIXER, | ||
100 | + EXT_GIC_ID_HDMI, | ||
101 | + EXT_GIC_ID_HDMI_I2C, | ||
102 | + EXT_GIC_ID_MFC, | ||
103 | + EXT_GIC_ID_TVENC, | ||
104 | +}; | ||
105 | + | ||
106 | +enum ExtInt { | ||
107 | + EXT_GIC_ID_EXTINT0 = 48, | ||
108 | + EXT_GIC_ID_EXTINT1, | ||
109 | + EXT_GIC_ID_EXTINT2, | ||
110 | + EXT_GIC_ID_EXTINT3, | ||
111 | + EXT_GIC_ID_EXTINT4, | ||
112 | + EXT_GIC_ID_EXTINT5, | ||
113 | + EXT_GIC_ID_EXTINT6, | ||
114 | + EXT_GIC_ID_EXTINT7, | ||
115 | + EXT_GIC_ID_EXTINT8, | ||
116 | + EXT_GIC_ID_EXTINT9, | ||
117 | + EXT_GIC_ID_EXTINT10, | ||
118 | + EXT_GIC_ID_EXTINT11, | ||
119 | + EXT_GIC_ID_EXTINT12, | ||
120 | + EXT_GIC_ID_EXTINT13, | ||
121 | + EXT_GIC_ID_EXTINT14, | ||
122 | + EXT_GIC_ID_EXTINT15 | ||
123 | +}; | ||
124 | + | ||
125 | +/* | ||
126 | + * External GIC sources which are not from External Interrupt Combiner or | ||
127 | + * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
128 | + * which is INTG16 in Internal Interrupt Combiner. | ||
129 | + */ | ||
130 | + | ||
131 | +static const uint32_t | ||
132 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
133 | + /* int combiner groups 16-19 */ | ||
134 | + { }, { }, { }, { }, | ||
135 | + /* int combiner group 20 */ | ||
136 | + { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
137 | + /* int combiner group 21 */ | ||
138 | + { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
139 | + /* int combiner group 22 */ | ||
140 | + { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
141 | + EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
142 | + /* int combiner group 23 */ | ||
143 | + { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
144 | + /* int combiner group 24 */ | ||
145 | + { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
146 | + /* int combiner group 25 */ | ||
147 | + { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
148 | + /* int combiner group 26 */ | ||
149 | + { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
150 | + EXT_GIC_ID_UART4 }, | ||
151 | + /* int combiner group 27 */ | ||
152 | + { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
153 | + EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
154 | + EXT_GIC_ID_I2C7 }, | ||
155 | + /* int combiner group 28 */ | ||
156 | + { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
157 | + /* int combiner group 29 */ | ||
158 | + { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
159 | + EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
160 | + /* int combiner group 30 */ | ||
161 | + { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
162 | + /* int combiner group 31 */ | ||
163 | + { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
164 | + /* int combiner group 32 */ | ||
165 | + { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
166 | + /* int combiner group 33 */ | ||
167 | + { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
168 | + /* int combiner group 34 */ | ||
169 | + { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
170 | + /* int combiner group 35 */ | ||
171 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
172 | + /* int combiner group 36 */ | ||
173 | + { EXT_GIC_ID_MIXER }, | ||
174 | + /* int combiner group 37 */ | ||
175 | + { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
176 | + EXT_GIC_ID_EXTINT7 }, | ||
177 | + /* groups 38-50 */ | ||
178 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
179 | + /* int combiner group 51 */ | ||
180 | + { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
181 | + /* group 52 */ | ||
182 | + { }, | ||
183 | + /* int combiner group 53 */ | ||
184 | + { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
185 | + /* groups 54-63 */ | ||
186 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
187 | +}; | ||
188 | + | ||
189 | +/* | ||
190 | + * Initialize board IRQs. | ||
191 | + * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
192 | + */ | ||
193 | +static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
194 | +{ | ||
195 | + uint32_t grp, bit, irq_id, n; | ||
196 | + Exynos4210Irq *is = &s->irqs; | ||
197 | + | ||
198 | + for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
199 | + irq_id = 0; | ||
200 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
201 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
202 | + /* MCT_G0 is passed to External GIC */ | ||
203 | + irq_id = EXT_GIC_ID_MCT_G0; | ||
204 | + } | ||
205 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
206 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
207 | + /* MCT_G1 is passed to External and GIC */ | ||
208 | + irq_id = EXT_GIC_ID_MCT_G1; | ||
209 | + } | ||
210 | + if (irq_id) { | ||
211 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
212 | + is->ext_gic_irq[irq_id - 32]); | ||
213 | + } else { | ||
214 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
215 | + is->ext_combiner_irq[n]); | ||
216 | + } | ||
217 | + } | ||
218 | + for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
219 | + /* these IDs are passed to Internal Combiner and External GIC */ | ||
220 | + grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
221 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
222 | + irq_id = combiner_grp_to_gic_id[grp - | ||
223 | + EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
224 | + | ||
225 | + if (irq_id) { | ||
226 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
227 | + is->ext_gic_irq[irq_id - 32]); | ||
228 | + } | ||
229 | + } | ||
230 | +} | ||
231 | + | ||
232 | +/* | ||
233 | + * Get IRQ number from exynos4210 IRQ subsystem stub. | ||
234 | + * To identify IRQ source use internal combiner group and bit number | ||
235 | + * grp - group number | ||
236 | + * bit - bit number inside group | ||
237 | + */ | ||
238 | +uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
239 | +{ | ||
240 | + return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
241 | +} | ||
242 | + | ||
243 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | ||
244 | 0x09, 0x00, 0x00, 0x00 }; | ||
245 | |||
246 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
247 | index XXXXXXX..XXXXXXX 100644 | ||
248 | --- a/hw/intc/exynos4210_gic.c | ||
249 | +++ b/hw/intc/exynos4210_gic.c | ||
250 | @@ -XXX,XX +XXX,XX @@ | ||
251 | #include "hw/arm/exynos4210.h" | ||
252 | #include "qom/object.h" | ||
253 | |||
254 | -enum ExtGicId { | ||
255 | - EXT_GIC_ID_MDMA_LCD0 = 66, | ||
256 | - EXT_GIC_ID_PDMA0, | ||
257 | - EXT_GIC_ID_PDMA1, | ||
258 | - EXT_GIC_ID_TIMER0, | ||
259 | - EXT_GIC_ID_TIMER1, | ||
260 | - EXT_GIC_ID_TIMER2, | ||
261 | - EXT_GIC_ID_TIMER3, | ||
262 | - EXT_GIC_ID_TIMER4, | ||
263 | - EXT_GIC_ID_MCT_L0, | ||
264 | - EXT_GIC_ID_WDT, | ||
265 | - EXT_GIC_ID_RTC_ALARM, | ||
266 | - EXT_GIC_ID_RTC_TIC, | ||
267 | - EXT_GIC_ID_GPIO_XB, | ||
268 | - EXT_GIC_ID_GPIO_XA, | ||
269 | - EXT_GIC_ID_MCT_L1, | ||
270 | - EXT_GIC_ID_IEM_APC, | ||
271 | - EXT_GIC_ID_IEM_IEC, | ||
272 | - EXT_GIC_ID_NFC, | ||
273 | - EXT_GIC_ID_UART0, | ||
274 | - EXT_GIC_ID_UART1, | ||
275 | - EXT_GIC_ID_UART2, | ||
276 | - EXT_GIC_ID_UART3, | ||
277 | - EXT_GIC_ID_UART4, | ||
278 | - EXT_GIC_ID_MCT_G0, | ||
279 | - EXT_GIC_ID_I2C0, | ||
280 | - EXT_GIC_ID_I2C1, | ||
281 | - EXT_GIC_ID_I2C2, | ||
282 | - EXT_GIC_ID_I2C3, | ||
283 | - EXT_GIC_ID_I2C4, | ||
284 | - EXT_GIC_ID_I2C5, | ||
285 | - EXT_GIC_ID_I2C6, | ||
286 | - EXT_GIC_ID_I2C7, | ||
287 | - EXT_GIC_ID_SPI0, | ||
288 | - EXT_GIC_ID_SPI1, | ||
289 | - EXT_GIC_ID_SPI2, | ||
290 | - EXT_GIC_ID_MCT_G1, | ||
291 | - EXT_GIC_ID_USB_HOST, | ||
292 | - EXT_GIC_ID_USB_DEVICE, | ||
293 | - EXT_GIC_ID_MODEMIF, | ||
294 | - EXT_GIC_ID_HSMMC0, | ||
295 | - EXT_GIC_ID_HSMMC1, | ||
296 | - EXT_GIC_ID_HSMMC2, | ||
297 | - EXT_GIC_ID_HSMMC3, | ||
298 | - EXT_GIC_ID_SDMMC, | ||
299 | - EXT_GIC_ID_MIPI_CSI_4LANE, | ||
300 | - EXT_GIC_ID_MIPI_DSI_4LANE, | ||
301 | - EXT_GIC_ID_MIPI_CSI_2LANE, | ||
302 | - EXT_GIC_ID_MIPI_DSI_2LANE, | ||
303 | - EXT_GIC_ID_ONENAND_AUDI, | ||
304 | - EXT_GIC_ID_ROTATOR, | ||
305 | - EXT_GIC_ID_FIMC0, | ||
306 | - EXT_GIC_ID_FIMC1, | ||
307 | - EXT_GIC_ID_FIMC2, | ||
308 | - EXT_GIC_ID_FIMC3, | ||
309 | - EXT_GIC_ID_JPEG, | ||
310 | - EXT_GIC_ID_2D, | ||
311 | - EXT_GIC_ID_PCIe, | ||
312 | - EXT_GIC_ID_MIXER, | ||
313 | - EXT_GIC_ID_HDMI, | ||
314 | - EXT_GIC_ID_HDMI_I2C, | ||
315 | - EXT_GIC_ID_MFC, | ||
316 | - EXT_GIC_ID_TVENC, | ||
317 | -}; | ||
318 | - | ||
319 | -enum ExtInt { | ||
320 | - EXT_GIC_ID_EXTINT0 = 48, | ||
321 | - EXT_GIC_ID_EXTINT1, | ||
322 | - EXT_GIC_ID_EXTINT2, | ||
323 | - EXT_GIC_ID_EXTINT3, | ||
324 | - EXT_GIC_ID_EXTINT4, | ||
325 | - EXT_GIC_ID_EXTINT5, | ||
326 | - EXT_GIC_ID_EXTINT6, | ||
327 | - EXT_GIC_ID_EXTINT7, | ||
328 | - EXT_GIC_ID_EXTINT8, | ||
329 | - EXT_GIC_ID_EXTINT9, | ||
330 | - EXT_GIC_ID_EXTINT10, | ||
331 | - EXT_GIC_ID_EXTINT11, | ||
332 | - EXT_GIC_ID_EXTINT12, | ||
333 | - EXT_GIC_ID_EXTINT13, | ||
334 | - EXT_GIC_ID_EXTINT14, | ||
335 | - EXT_GIC_ID_EXTINT15 | ||
336 | -}; | ||
337 | - | ||
24 | -/* | 338 | -/* |
25 | - * Toshiba TC6393XB I/O Controller. | 339 | - * External GIC sources which are not from External Interrupt Combiner or |
26 | - * Found in Sharp Zaurus SL-6000 (tosa) or some | 340 | - * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, |
27 | - * Toshiba e-Series PDAs. | 341 | - * which is INTG16 in Internal Interrupt Combiner. |
28 | - * | ||
29 | - * FB support code. Based on G364 fb emulator | ||
30 | - * | ||
31 | - * Copyright (c) 2007 Hervé Poussineau | ||
32 | - * | ||
33 | - * This program is free software; you can redistribute it and/or | ||
34 | - * modify it under the terms of the GNU General Public License as | ||
35 | - * published by the Free Software Foundation; either version 2 of | ||
36 | - * the License, or (at your option) any later version. | ||
37 | - * | ||
38 | - * This program is distributed in the hope that it will be useful, | ||
39 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
40 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
41 | - * GNU General Public License for more details. | ||
42 | - * | ||
43 | - * You should have received a copy of the GNU General Public License along | ||
44 | - * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
45 | - */ | 342 | - */ |
46 | - | 343 | - |
47 | -static void tc6393xb_draw_graphic32(TC6393xbState *s) | 344 | -static const uint32_t |
345 | -combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
346 | - /* int combiner groups 16-19 */ | ||
347 | - { }, { }, { }, { }, | ||
348 | - /* int combiner group 20 */ | ||
349 | - { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
350 | - /* int combiner group 21 */ | ||
351 | - { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
352 | - /* int combiner group 22 */ | ||
353 | - { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
354 | - EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
355 | - /* int combiner group 23 */ | ||
356 | - { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
357 | - /* int combiner group 24 */ | ||
358 | - { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
359 | - /* int combiner group 25 */ | ||
360 | - { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
361 | - /* int combiner group 26 */ | ||
362 | - { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
363 | - EXT_GIC_ID_UART4 }, | ||
364 | - /* int combiner group 27 */ | ||
365 | - { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
366 | - EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
367 | - EXT_GIC_ID_I2C7 }, | ||
368 | - /* int combiner group 28 */ | ||
369 | - { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
370 | - /* int combiner group 29 */ | ||
371 | - { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
372 | - EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
373 | - /* int combiner group 30 */ | ||
374 | - { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
375 | - /* int combiner group 31 */ | ||
376 | - { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
377 | - /* int combiner group 32 */ | ||
378 | - { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
379 | - /* int combiner group 33 */ | ||
380 | - { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
381 | - /* int combiner group 34 */ | ||
382 | - { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
383 | - /* int combiner group 35 */ | ||
384 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
385 | - /* int combiner group 36 */ | ||
386 | - { EXT_GIC_ID_MIXER }, | ||
387 | - /* int combiner group 37 */ | ||
388 | - { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
389 | - EXT_GIC_ID_EXTINT7 }, | ||
390 | - /* groups 38-50 */ | ||
391 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
392 | - /* int combiner group 51 */ | ||
393 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
394 | - /* group 52 */ | ||
395 | - { }, | ||
396 | - /* int combiner group 53 */ | ||
397 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
398 | - /* groups 54-63 */ | ||
399 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
400 | -}; | ||
401 | - | ||
402 | #define EXYNOS4210_GIC_NIRQ 160 | ||
403 | |||
404 | #define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000 | ||
405 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
406 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
407 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
408 | |||
409 | -/* | ||
410 | - * Initialize board IRQs. | ||
411 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
412 | - */ | ||
413 | -void exynos4210_init_board_irqs(Exynos4210State *s) | ||
48 | -{ | 414 | -{ |
49 | - DisplaySurface *surface = qemu_console_surface(s->con); | 415 | - uint32_t grp, bit, irq_id, n; |
50 | - int i; | 416 | - Exynos4210Irq *is = &s->irqs; |
51 | - uint16_t *data_buffer; | 417 | - |
52 | - uint8_t *data_display; | 418 | - for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
53 | - | 419 | - irq_id = 0; |
54 | - data_buffer = s->vram_ptr; | 420 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || |
55 | - data_display = surface_data(surface); | 421 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { |
56 | - for(i = 0; i < s->scr_height; i++) { | 422 | - /* MCT_G0 is passed to External GIC */ |
57 | - int j; | 423 | - irq_id = EXT_GIC_ID_MCT_G0; |
58 | - for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | 424 | - } |
59 | - uint16_t color = *data_buffer; | 425 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || |
60 | - uint32_t dest_color = rgb_to_pixel32( | 426 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { |
61 | - ((color & 0xf800) * 0x108) >> 11, | 427 | - /* MCT_G1 is passed to External and GIC */ |
62 | - ((color & 0x7e0) * 0x41) >> 9, | 428 | - irq_id = EXT_GIC_ID_MCT_G1; |
63 | - ((color & 0x1f) * 0x21) >> 2 | 429 | - } |
64 | - ); | 430 | - if (irq_id) { |
65 | - *(uint32_t *)data_display = dest_color; | 431 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
432 | - is->ext_gic_irq[irq_id - 32]); | ||
433 | - } else { | ||
434 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
435 | - is->ext_combiner_irq[n]); | ||
436 | - } | ||
437 | - } | ||
438 | - for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
439 | - /* these IDs are passed to Internal Combiner and External GIC */ | ||
440 | - grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
441 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
442 | - irq_id = combiner_grp_to_gic_id[grp - | ||
443 | - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
444 | - | ||
445 | - if (irq_id) { | ||
446 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
447 | - is->ext_gic_irq[irq_id - 32]); | ||
66 | - } | 448 | - } |
67 | - } | 449 | - } |
68 | -} | 450 | -} |
69 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | 451 | - |
70 | index XXXXXXX..XXXXXXX 100644 | 452 | -/* |
71 | --- a/hw/display/tc6393xb.c | 453 | - * Get IRQ number from exynos4210 IRQ subsystem stub. |
72 | +++ b/hw/display/tc6393xb.c | 454 | - * To identify IRQ source use internal combiner group and bit number |
73 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | 455 | - * grp - group number |
74 | (uint32_t) addr, value & 0xff); | 456 | - * bit - bit number inside group |
75 | } | 457 | - */ |
76 | 458 | -uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | |
77 | -#define BITS 32 | 459 | -{ |
78 | -#include "tc6393xb_template.h" | 460 | - return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); |
79 | - | 461 | -} |
80 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | 462 | - |
81 | { | 463 | -/********* GIC part *********/ |
82 | - tc6393xb_draw_graphic32(s); | 464 | - |
83 | + DisplaySurface *surface = qemu_console_surface(s->con); | 465 | #define TYPE_EXYNOS4210_GIC "exynos4210.gic" |
84 | + int i; | 466 | OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) |
85 | + uint16_t *data_buffer; | ||
86 | + uint8_t *data_display; | ||
87 | + | ||
88 | + data_buffer = s->vram_ptr; | ||
89 | + data_display = surface_data(surface); | ||
90 | + for (i = 0; i < s->scr_height; i++) { | ||
91 | + int j; | ||
92 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
93 | + uint16_t color = *data_buffer; | ||
94 | + uint32_t dest_color = rgb_to_pixel32( | ||
95 | + ((color & 0xf800) * 0x108) >> 11, | ||
96 | + ((color & 0x7e0) * 0x41) >> 9, | ||
97 | + ((color & 0x1f) * 0x21) >> 2 | ||
98 | + ); | ||
99 | + *(uint32_t *)data_display = dest_color; | ||
100 | + } | ||
101 | + } | ||
102 | dpy_gfx_update_full(s->con); | ||
103 | } | ||
104 | 467 | ||
105 | -- | 468 | -- |
106 | 2.20.1 | 469 | 2.25.1 |
107 | |||
108 | diff view generated by jsdifflib |
1 | Instead of hardcoding the MachineClass default_ram_size and | 1 | Switch the creation of the external GIC to the new-style "embedded in |
---|---|---|---|
2 | default_ram_id fields, set them on class creation by finding the | 2 | state struct" approach, so we can easily refer to the object |
3 | entry in the RAMInfo array which is marked as being the QEMU system | 3 | elsewhere during realize. |
4 | RAM. | ||
5 | 4 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210215115138.20465-18-peter.maydell@linaro.org | 7 | Message-id: 20220404154658.565020-9-peter.maydell@linaro.org |
9 | --- | 8 | --- |
10 | hw/arm/mps2-tz.c | 24 ++++++++++++++++++++++-- | 9 | include/hw/arm/exynos4210.h | 2 ++ |
11 | 1 file changed, 22 insertions(+), 2 deletions(-) | 10 | include/hw/intc/exynos4210_gic.h | 43 ++++++++++++++++++++++++++++++++ |
11 | hw/arm/exynos4210.c | 10 ++++---- | ||
12 | hw/intc/exynos4210_gic.c | 17 ++----------- | ||
13 | MAINTAINERS | 2 +- | ||
14 | 5 files changed, 53 insertions(+), 21 deletions(-) | ||
15 | create mode 100644 include/hw/intc/exynos4210_gic.h | ||
12 | 16 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 19 | --- a/include/hw/arm/exynos4210.h |
16 | +++ b/hw/arm/mps2-tz.c | 20 | +++ b/include/hw/arm/exynos4210.h |
17 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) | 21 | @@ -XXX,XX +XXX,XX @@ |
18 | 22 | #include "hw/or-irq.h" | |
19 | mc->init = mps2tz_common_init; | 23 | #include "hw/sysbus.h" |
20 | iic->check = mps2_tz_idau_check; | 24 | #include "hw/cpu/a9mpcore.h" |
21 | - mc->default_ram_size = 16 * MiB; | 25 | +#include "hw/intc/exynos4210_gic.h" |
22 | - mc->default_ram_id = "mps.ram"; | 26 | #include "target/arm/cpu-qom.h" |
23 | +} | 27 | #include "qom/object.h" |
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
30 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | ||
31 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
32 | A9MPPrivState a9mpcore; | ||
33 | + Exynos4210GicState ext_gic; | ||
34 | }; | ||
35 | |||
36 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
37 | diff --git a/include/hw/intc/exynos4210_gic.h b/include/hw/intc/exynos4210_gic.h | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/include/hw/intc/exynos4210_gic.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +/* | ||
44 | + * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c | ||
45 | + * | ||
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | ||
47 | + * All rights reserved. | ||
48 | + * | ||
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | ||
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or modify it | ||
52 | + * under the terms of the GNU General Public License as published by the | ||
53 | + * Free Software Foundation; either version 2 of the License, or (at your | ||
54 | + * option) any later version. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | ||
59 | + * See the GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | ||
64 | +#ifndef HW_INTC_EXYNOS4210_GIC_H | ||
65 | +#define HW_INTC_EXYNOS4210_GIC_H | ||
24 | + | 66 | + |
25 | +static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) | 67 | +#include "hw/sysbus.h" |
26 | +{ | ||
27 | + /* | ||
28 | + * Set mc->default_ram_size and default_ram_id from the | ||
29 | + * information in mmc->raminfo. | ||
30 | + */ | ||
31 | + MachineClass *mc = MACHINE_CLASS(mmc); | ||
32 | + const RAMInfo *p; | ||
33 | + | 68 | + |
34 | + for (p = mmc->raminfo; p->name; p++) { | 69 | +#define TYPE_EXYNOS4210_GIC "exynos4210.gic" |
35 | + if (p->mrindex < 0) { | 70 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) |
36 | + /* Found the entry for "system memory" */ | 71 | + |
37 | + mc->default_ram_size = p->size; | 72 | +#define EXYNOS4210_GIC_NCPUS 2 |
38 | + mc->default_ram_id = p->name; | 73 | + |
39 | + return; | 74 | +struct Exynos4210GicState { |
40 | + } | 75 | + SysBusDevice parent_obj; |
41 | + } | 76 | + |
42 | + g_assert_not_reached(); | 77 | + MemoryRegion cpu_container; |
78 | + MemoryRegion dist_container; | ||
79 | + MemoryRegion cpu_alias[EXYNOS4210_GIC_NCPUS]; | ||
80 | + MemoryRegion dist_alias[EXYNOS4210_GIC_NCPUS]; | ||
81 | + uint32_t num_cpu; | ||
82 | + DeviceState *gic; | ||
83 | +}; | ||
84 | + | ||
85 | +#endif | ||
86 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/exynos4210.c | ||
89 | +++ b/hw/arm/exynos4210.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
91 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | ||
92 | |||
93 | /* External GIC */ | ||
94 | - dev = qdev_new("exynos4210.gic"); | ||
95 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | ||
96 | - busdev = SYS_BUS_DEVICE(dev); | ||
97 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
98 | + qdev_prop_set_uint32(DEVICE(&s->ext_gic), "num-cpu", EXYNOS4210_NCPUS); | ||
99 | + busdev = SYS_BUS_DEVICE(&s->ext_gic); | ||
100 | + sysbus_realize(busdev, &error_fatal); | ||
101 | /* Map CPU interface */ | ||
102 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR); | ||
103 | /* Map Distributer interface */ | ||
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
105 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
106 | } | ||
107 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
108 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
109 | + s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | ||
110 | } | ||
111 | |||
112 | /* Internal Interrupt Combiner */ | ||
113 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
114 | } | ||
115 | |||
116 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
117 | + object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
43 | } | 118 | } |
44 | 119 | ||
45 | static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 120 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
46 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 121 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
47 | mmc->numirq = 92; | 122 | index XXXXXXX..XXXXXXX 100644 |
48 | mmc->raminfo = an505_raminfo; | 123 | --- a/hw/intc/exynos4210_gic.c |
49 | mmc->armsse_type = TYPE_IOTKIT; | 124 | +++ b/hw/intc/exynos4210_gic.c |
50 | + mps2tz_set_default_ram_info(mmc); | 125 | @@ -XXX,XX +XXX,XX @@ |
51 | } | 126 | #include "qemu/module.h" |
52 | 127 | #include "hw/irq.h" | |
53 | static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 128 | #include "hw/qdev-properties.h" |
54 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 129 | +#include "hw/intc/exynos4210_gic.h" |
55 | mmc->numirq = 92; | 130 | #include "hw/arm/exynos4210.h" |
56 | mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ | 131 | #include "qom/object.h" |
57 | mmc->armsse_type = TYPE_SSE200; | 132 | |
58 | + mps2tz_set_default_ram_info(mmc); | 133 | @@ -XXX,XX +XXX,XX @@ |
59 | } | 134 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 |
60 | 135 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | |
61 | static const TypeInfo mps2tz_info = { | 136 | |
137 | -#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
138 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
139 | - | ||
140 | -struct Exynos4210GicState { | ||
141 | - SysBusDevice parent_obj; | ||
142 | - | ||
143 | - MemoryRegion cpu_container; | ||
144 | - MemoryRegion dist_container; | ||
145 | - MemoryRegion cpu_alias[EXYNOS4210_NCPUS]; | ||
146 | - MemoryRegion dist_alias[EXYNOS4210_NCPUS]; | ||
147 | - uint32_t num_cpu; | ||
148 | - DeviceState *gic; | ||
149 | -}; | ||
150 | - | ||
151 | static void exynos4210_gic_set_irq(void *opaque, int irq, int level) | ||
152 | { | ||
153 | Exynos4210GicState *s = (Exynos4210GicState *)opaque; | ||
154 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_realize(DeviceState *dev, Error **errp) | ||
155 | * enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86 | ||
156 | * doesn't figure this out, otherwise and gives spurious warnings. | ||
157 | */ | ||
158 | - assert(n <= EXYNOS4210_NCPUS); | ||
159 | + assert(n <= EXYNOS4210_GIC_NCPUS); | ||
160 | for (i = 0; i < n; i++) { | ||
161 | /* Map CPU interface per SMP Core */ | ||
162 | sprintf(cpu_alias_name, "%s%x", cpu_prefix, i); | ||
163 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/MAINTAINERS | ||
166 | +++ b/MAINTAINERS | ||
167 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
168 | L: qemu-arm@nongnu.org | ||
169 | S: Odd Fixes | ||
170 | F: hw/*/exynos* | ||
171 | -F: include/hw/arm/exynos4210.h | ||
172 | +F: include/hw/*/exynos* | ||
173 | |||
174 | Calxeda Highbank | ||
175 | M: Rob Herring <robh@kernel.org> | ||
62 | -- | 176 | -- |
63 | 2.20.1 | 177 | 2.25.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | Now the template header is included only for BITS==32, expand | 1 | The only time we use the ext_gic_irq[] array in the Exynos4210Irq |
---|---|---|---|
2 | out all the macros that depended on the BITS setting. | 2 | struct is during realize of the SoC -- we initialize it with the |
3 | input IRQs of the external GIC device, and then connect those to | ||
4 | outputs of other devices further on in realize (including in the | ||
5 | exynos4210_init_board_irqs() function). Now that the ext_gic object | ||
6 | is easily accessible as s->ext_gic we can make the connections | ||
7 | directly from one device to the other without going via this array. | ||
3 | 8 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20210215103215.4944-4-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-10-peter.maydell@linaro.org |
7 | --- | 12 | --- |
8 | hw/display/tc6393xb_template.h | 35 ++++------------------------------ | 13 | include/hw/arm/exynos4210.h | 1 - |
9 | 1 file changed, 4 insertions(+), 31 deletions(-) | 14 | hw/arm/exynos4210.c | 12 ++++++------ |
15 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
10 | 16 | ||
11 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/display/tc6393xb_template.h | 19 | --- a/include/hw/arm/exynos4210.h |
14 | +++ b/hw/display/tc6393xb_template.h | 20 | +++ b/include/hw/arm/exynos4210.h |
15 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
16 | * with this program; if not, see <http://www.gnu.org/licenses/>. | 22 | typedef struct Exynos4210Irq { |
17 | */ | 23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
18 | 24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | |
19 | -#if BITS == 8 | 25 | - qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; |
20 | -# define SET_PIXEL(addr, color) (*(uint8_t *)addr = color) | 26 | } Exynos4210Irq; |
21 | -#elif BITS == 15 || BITS == 16 | 27 | |
22 | -# define SET_PIXEL(addr, color) (*(uint16_t *)addr = color) | 28 | struct Exynos4210State { |
23 | -#elif BITS == 24 | 29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
24 | -# define SET_PIXEL(addr, color) \ | 30 | index XXXXXXX..XXXXXXX 100644 |
25 | - do { \ | 31 | --- a/hw/arm/exynos4210.c |
26 | - addr[0] = color; \ | 32 | +++ b/hw/arm/exynos4210.c |
27 | - addr[1] = (color) >> 8; \ | 33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
28 | - addr[2] = (color) >> 16; \ | ||
29 | - } while (0) | ||
30 | -#elif BITS == 32 | ||
31 | -# define SET_PIXEL(addr, color) (*(uint32_t *)addr = color) | ||
32 | -#else | ||
33 | -# error unknown bit depth | ||
34 | -#endif | ||
35 | - | ||
36 | - | ||
37 | -static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | ||
38 | +static void tc6393xb_draw_graphic32(TC6393xbState *s) | ||
39 | { | 34 | { |
40 | DisplaySurface *surface = qemu_console_surface(s->con); | 35 | uint32_t grp, bit, irq_id, n; |
41 | int i; | 36 | Exynos4210Irq *is = &s->irqs; |
42 | @@ -XXX,XX +XXX,XX @@ static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | 37 | + DeviceState *extgicdev = DEVICE(&s->ext_gic); |
43 | data_buffer = s->vram_ptr; | 38 | |
44 | data_display = surface_data(surface); | 39 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
45 | for(i = 0; i < s->scr_height; i++) { | 40 | irq_id = 0; |
46 | -#if (BITS == 16) | 41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
47 | - memcpy(data_display, data_buffer, s->scr_width * 2); | ||
48 | - data_buffer += s->scr_width; | ||
49 | - data_display += surface_stride(surface); | ||
50 | -#else | ||
51 | int j; | ||
52 | - for (j = 0; j < s->scr_width; j++, data_display += BITS / 8, data_buffer++) { | ||
53 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
54 | uint16_t color = *data_buffer; | ||
55 | - uint32_t dest_color = glue(rgb_to_pixel, BITS)( | ||
56 | + uint32_t dest_color = rgb_to_pixel32( | ||
57 | ((color & 0xf800) * 0x108) >> 11, | ||
58 | ((color & 0x7e0) * 0x41) >> 9, | ||
59 | ((color & 0x1f) * 0x21) >> 2 | ||
60 | ); | ||
61 | - SET_PIXEL(data_display, dest_color); | ||
62 | + *(uint32_t *)data_display = dest_color; | ||
63 | } | 42 | } |
64 | -#endif | 43 | if (irq_id) { |
44 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
45 | - is->ext_gic_irq[irq_id - 32]); | ||
46 | + qdev_get_gpio_in(extgicdev, | ||
47 | + irq_id - 32)); | ||
48 | } else { | ||
49 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
50 | is->ext_combiner_irq[n]); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
52 | |||
53 | if (irq_id) { | ||
54 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
55 | - is->ext_gic_irq[irq_id - 32]); | ||
56 | + qdev_get_gpio_in(extgicdev, | ||
57 | + irq_id - 32)); | ||
58 | } | ||
65 | } | 59 | } |
66 | } | 60 | } |
67 | - | 61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
68 | -#undef BITS | 62 | sysbus_connect_irq(busdev, n, |
69 | -#undef SET_PIXEL | 63 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); |
64 | } | ||
65 | - for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
66 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | ||
67 | - } | ||
68 | |||
69 | /* Internal Interrupt Combiner */ | ||
70 | dev = qdev_new("exynos4210.combiner"); | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
72 | busdev = SYS_BUS_DEVICE(dev); | ||
73 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
74 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
75 | - sysbus_connect_irq(busdev, n, s->irqs.ext_gic_irq[n]); | ||
76 | + sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
77 | } | ||
78 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
79 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
70 | -- | 80 | -- |
71 | 2.20.1 | 81 | 2.25.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | The AN524 has a PL031 RTC, which we have a model of; provide it | 1 | The function exynos4210_combiner_get_gpioin() currently lives in |
---|---|---|---|
2 | rather than an unimplemented-device stub. | 2 | exynos4210_combiner.c, but it isn't really part of the combiner |
3 | device itself -- it is a function that implements the wiring up of | ||
4 | some interrupt sources to multiple combiner inputs. Move it to live | ||
5 | with the other SoC-level code in exynos4210.c, along with a few | ||
6 | macros previously defined in exynos4210.h which are now used only | ||
7 | in exynos4210.c. | ||
3 | 8 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210215115138.20465-23-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-11-peter.maydell@linaro.org |
8 | --- | 12 | --- |
9 | hw/arm/mps2-tz.c | 22 ++++++++++++++++++++-- | 13 | include/hw/arm/exynos4210.h | 11 ----- |
10 | 1 file changed, 20 insertions(+), 2 deletions(-) | 14 | hw/arm/exynos4210.c | 82 +++++++++++++++++++++++++++++++++++ |
15 | hw/intc/exynos4210_combiner.c | 77 -------------------------------- | ||
16 | 3 files changed, 82 insertions(+), 88 deletions(-) | ||
11 | 17 | ||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 20 | --- a/include/hw/arm/exynos4210.h |
15 | +++ b/hw/arm/mps2-tz.c | 21 | +++ b/include/hw/arm/exynos4210.h |
16 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
17 | #include "hw/misc/tz-msc.h" | 23 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ |
18 | #include "hw/arm/armsse.h" | 24 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) |
19 | #include "hw/dma/pl080.h" | 25 | |
20 | +#include "hw/rtc/pl031.h" | 26 | -#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit)) |
21 | #include "hw/ssi/pl022.h" | 27 | -#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) |
22 | #include "hw/i2c/arm_sbcon_i2c.h" | 28 | -#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ |
23 | #include "hw/net/lan9118.h" | 29 | - ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) |
24 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 30 | - |
25 | UnimplementedDeviceState gpio[4]; | 31 | /* IRQs number for external and internal GIC */ |
26 | UnimplementedDeviceState gfx; | 32 | #define EXYNOS4210_EXT_GIC_NIRQ (160-32) |
27 | UnimplementedDeviceState cldc; | 33 | #define EXYNOS4210_INT_GIC_NIRQ 64 |
28 | - UnimplementedDeviceState rtc; | 34 | @@ -XXX,XX +XXX,XX @@ void exynos4210_write_secondary(ARMCPU *cpu, |
29 | UnimplementedDeviceState usb; | 35 | * bit - bit number inside group */ |
30 | + PL031State rtc; | 36 | uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); |
31 | PL080State dma[4]; | 37 | |
32 | TZMSC msc[4]; | 38 | -/* |
33 | CMSDKAPBUART uart[6]; | 39 | - * Get Combiner input GPIO into irqs structure |
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | 40 | - */ |
35 | return sysbus_mmio_get_region(s, 0); | 41 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, |
42 | - int ext); | ||
43 | - | ||
44 | /* | ||
45 | * exynos4210 UART | ||
46 | */ | ||
47 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/exynos4210.c | ||
50 | +++ b/hw/arm/exynos4210.c | ||
51 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
52 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
53 | }; | ||
54 | |||
55 | +#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp) * 8 + (bit)) | ||
56 | +#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | ||
57 | +#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
58 | + ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
59 | + | ||
60 | /* | ||
61 | * Initialize board IRQs. | ||
62 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
64 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
36 | } | 65 | } |
37 | 66 | ||
38 | +static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, | 67 | +/* |
39 | + const char *name, hwaddr size, | 68 | + * Get Combiner input GPIO into irqs structure |
40 | + const int *irqs) | 69 | + */ |
70 | +static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
71 | + DeviceState *dev, int ext) | ||
41 | +{ | 72 | +{ |
42 | + PL031State *pl031 = opaque; | 73 | + int n; |
43 | + SysBusDevice *s; | 74 | + int bit; |
44 | + | 75 | + int max; |
45 | + object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031); | 76 | + qemu_irq *irq; |
46 | + s = SYS_BUS_DEVICE(pl031); | 77 | + |
47 | + sysbus_realize(s, &error_fatal); | 78 | + max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
79 | + EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
80 | + irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
81 | + | ||
48 | + /* | 82 | + /* |
49 | + * The board docs don't give an IRQ number for the PL031, so | 83 | + * Some IRQs of Int/External Combiner are going to two Combiners groups, |
50 | + * presumably it is not connected. | 84 | + * so let split them. |
51 | + */ | 85 | + */ |
52 | + return sysbus_mmio_get_region(s, 0); | 86 | + for (n = 0; n < max; n++) { |
87 | + | ||
88 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
89 | + | ||
90 | + switch (n) { | ||
91 | + /* MDNIE_LCD1 INTG1 */ | ||
92 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
93 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
94 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
95 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
96 | + continue; | ||
97 | + | ||
98 | + /* TMU INTG3 */ | ||
99 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
100 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
101 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
102 | + continue; | ||
103 | + | ||
104 | + /* LCD1 INTG12 */ | ||
105 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
106 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
107 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
108 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
109 | + continue; | ||
110 | + | ||
111 | + /* Multi-Core Timer INTG12 */ | ||
112 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
113 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
114 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
115 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
116 | + continue; | ||
117 | + | ||
118 | + /* Multi-Core Timer INTG35 */ | ||
119 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
120 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
121 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
122 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
123 | + continue; | ||
124 | + | ||
125 | + /* Multi-Core Timer INTG51 */ | ||
126 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
127 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
128 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
129 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
130 | + continue; | ||
131 | + | ||
132 | + /* Multi-Core Timer INTG53 */ | ||
133 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
134 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
135 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
136 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
137 | + continue; | ||
138 | + } | ||
139 | + | ||
140 | + irq[n] = qdev_get_gpio_in(dev, n); | ||
141 | + } | ||
53 | +} | 142 | +} |
54 | + | 143 | + |
55 | static void create_non_mpc_ram(MPS2TZMachineState *mms) | 144 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
145 | 0x09, 0x00, 0x00, 0x00 }; | ||
146 | |||
147 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | ||
148 | index XXXXXXX..XXXXXXX 100644 | ||
149 | --- a/hw/intc/exynos4210_combiner.c | ||
150 | +++ b/hw/intc/exynos4210_combiner.c | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_combiner = { | ||
152 | } | ||
153 | }; | ||
154 | |||
155 | -/* | ||
156 | - * Get Combiner input GPIO into irqs structure | ||
157 | - */ | ||
158 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
159 | - int ext) | ||
160 | -{ | ||
161 | - int n; | ||
162 | - int bit; | ||
163 | - int max; | ||
164 | - qemu_irq *irq; | ||
165 | - | ||
166 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
167 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
168 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
169 | - | ||
170 | - /* | ||
171 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
172 | - * so let split them. | ||
173 | - */ | ||
174 | - for (n = 0; n < max; n++) { | ||
175 | - | ||
176 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
177 | - | ||
178 | - switch (n) { | ||
179 | - /* MDNIE_LCD1 INTG1 */ | ||
180 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
181 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
182 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
183 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
184 | - continue; | ||
185 | - | ||
186 | - /* TMU INTG3 */ | ||
187 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
188 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
189 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
190 | - continue; | ||
191 | - | ||
192 | - /* LCD1 INTG12 */ | ||
193 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
194 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
195 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
196 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
197 | - continue; | ||
198 | - | ||
199 | - /* Multi-Core Timer INTG12 */ | ||
200 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
201 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
202 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
203 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
204 | - continue; | ||
205 | - | ||
206 | - /* Multi-Core Timer INTG35 */ | ||
207 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
208 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
209 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
210 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
211 | - continue; | ||
212 | - | ||
213 | - /* Multi-Core Timer INTG51 */ | ||
214 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
215 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
216 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
217 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
218 | - continue; | ||
219 | - | ||
220 | - /* Multi-Core Timer INTG53 */ | ||
221 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
222 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
223 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
224 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
225 | - continue; | ||
226 | - } | ||
227 | - | ||
228 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
229 | - } | ||
230 | -} | ||
231 | - | ||
232 | static uint64_t | ||
233 | exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size) | ||
56 | { | 234 | { |
57 | /* | ||
58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
59 | |||
60 | { /* port 9 reserved */ }, | ||
61 | { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, | ||
62 | - { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, | ||
63 | + { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 }, | ||
64 | }, | ||
65 | }, { | ||
66 | .name = "ahb_ppcexp0", | ||
67 | -- | 235 | -- |
68 | 2.20.1 | 236 | 2.25.1 |
69 | |||
70 | diff view generated by jsdifflib |
1 | The AN505 and AN521 have the same device layout, but the AN524 is | 1 | Delete a couple of #defines which are never used. |
---|---|---|---|
2 | somewhat different. Allow for more than one PPCInfo array, which can | ||
3 | be selected based on the board type. | ||
4 | 2 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210215115138.20465-16-peter.maydell@linaro.org | 5 | Message-id: 20220404154658.565020-12-peter.maydell@linaro.org |
8 | --- | 6 | --- |
9 | hw/arm/mps2-tz.c | 16 ++++++++++++++-- | 7 | include/hw/arm/exynos4210.h | 4 ---- |
10 | 1 file changed, 14 insertions(+), 2 deletions(-) | 8 | 1 file changed, 4 deletions(-) |
11 | 9 | ||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 10 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
13 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 12 | --- a/include/hw/arm/exynos4210.h |
15 | +++ b/hw/arm/mps2-tz.c | 13 | +++ b/include/hw/arm/exynos4210.h |
16 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 14 | @@ -XXX,XX +XXX,XX @@ |
17 | MemoryRegion *system_memory = get_system_memory(); | 15 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ |
18 | DeviceState *iotkitdev; | 16 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) |
19 | DeviceState *dev_splitter; | 17 | |
20 | + const PPCInfo *ppcs; | 18 | -/* IRQs number for external and internal GIC */ |
21 | + int num_ppcs; | 19 | -#define EXYNOS4210_EXT_GIC_NIRQ (160-32) |
22 | int i; | 20 | -#define EXYNOS4210_INT_GIC_NIRQ 64 |
23 | 21 | - | |
24 | if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | 22 | #define EXYNOS4210_I2C_NUMBER 9 |
25 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 23 | |
26 | * + wire up the PPC's control lines to the IoTKit object | 24 | #define EXYNOS4210_NUM_DMA 3 |
27 | */ | ||
28 | |||
29 | - const PPCInfo ppcs[] = { { | ||
30 | + const PPCInfo an505_ppcs[] = { { | ||
31 | .name = "apb_ppcexp0", | ||
32 | .ports = { | ||
33 | { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
35 | }, | ||
36 | }; | ||
37 | |||
38 | - for (i = 0; i < ARRAY_SIZE(ppcs); i++) { | ||
39 | + switch (mmc->fpga_type) { | ||
40 | + case FPGA_AN505: | ||
41 | + case FPGA_AN521: | ||
42 | + ppcs = an505_ppcs; | ||
43 | + num_ppcs = ARRAY_SIZE(an505_ppcs); | ||
44 | + break; | ||
45 | + default: | ||
46 | + g_assert_not_reached(); | ||
47 | + } | ||
48 | + | ||
49 | + for (i = 0; i < num_ppcs; i++) { | ||
50 | const PPCInfo *ppcinfo = &ppcs[i]; | ||
51 | TZPPC *ppc = &mms->ppc[i]; | ||
52 | DeviceState *ppcdev; | ||
53 | -- | 25 | -- |
54 | 2.20.1 | 26 | 2.25.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | The AN524 has more interrupt lines than the AN505 and AN521; make | 1 | In exynos4210_init_board_irqs(), use the TYPE_SPLIT_IRQ device |
---|---|---|---|
2 | numirq board-specific rather than a compile-time constant. | 2 | instead of qemu_irq_split(). |
3 | |||
4 | Since the difference is small (92 on the current boards and 95 on the | ||
5 | new one) we don't dynamically allocate the cpu_irq_splitter[] array | ||
6 | but leave it as a fixed length array whose size is the maximum needed | ||
7 | for any of the boards. | ||
8 | 3 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20210215115138.20465-10-peter.maydell@linaro.org | 6 | Message-id: 20220404154658.565020-13-peter.maydell@linaro.org |
13 | --- | 7 | --- |
14 | hw/arm/mps2-tz.c | 15 ++++++++++----- | 8 | include/hw/arm/exynos4210.h | 9 ++++++++ |
15 | 1 file changed, 10 insertions(+), 5 deletions(-) | 9 | hw/arm/exynos4210.c | 41 +++++++++++++++++++++++++++++-------- |
10 | 2 files changed, 42 insertions(+), 8 deletions(-) | ||
16 | 11 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 12 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 14 | --- a/include/hw/arm/exynos4210.h |
20 | +++ b/hw/arm/mps2-tz.c | 15 | +++ b/include/hw/arm/exynos4210.h |
21 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
22 | #include "hw/qdev-clock.h" | 17 | #include "hw/sysbus.h" |
18 | #include "hw/cpu/a9mpcore.h" | ||
19 | #include "hw/intc/exynos4210_gic.h" | ||
20 | +#include "hw/core/split-irq.h" | ||
21 | #include "target/arm/cpu-qom.h" | ||
23 | #include "qom/object.h" | 22 | #include "qom/object.h" |
24 | 23 | ||
25 | -#define MPS2TZ_NUMIRQ 92 | 24 | @@ -XXX,XX +XXX,XX @@ |
26 | +#define MPS2TZ_NUMIRQ_MAX 92 | 25 | |
27 | 26 | #define EXYNOS4210_NUM_DMA 3 | |
28 | typedef enum MPS2TZFPGAType { | 27 | |
29 | FPGA_AN505, | 28 | +/* |
30 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 29 | + * We need one splitter for every external combiner input, plus |
31 | const uint32_t *oscclk; | 30 | + * one for every non-zero entry in combiner_grp_to_gic_id[]. |
32 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | 31 | + * We'll assert in exynos4210_init_board_irqs() if this is wrong. |
33 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | 32 | + */ |
34 | + int numirq; /* Number of external interrupts */ | 33 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) |
35 | const char *armsse_type; | 34 | + |
35 | typedef struct Exynos4210Irq { | ||
36 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
37 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
38 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
39 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
40 | A9MPPrivState a9mpcore; | ||
41 | Exynos4210GicState ext_gic; | ||
42 | + SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | ||
36 | }; | 43 | }; |
37 | 44 | ||
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 45 | #define TYPE_EXYNOS4210_SOC "exynos4210" |
39 | SplitIRQ sec_resp_splitter; | 46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
40 | qemu_or_irq uart_irq_orgate; | 47 | index XXXXXXX..XXXXXXX 100644 |
41 | DeviceState *lan9118; | 48 | --- a/hw/arm/exynos4210.c |
42 | - SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | 49 | +++ b/hw/arm/exynos4210.c |
43 | + SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; | 50 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
44 | Clock *sysclk; | 51 | uint32_t grp, bit, irq_id, n; |
45 | Clock *s32kclk; | 52 | Exynos4210Irq *is = &s->irqs; |
46 | }; | 53 | DeviceState *extgicdev = DEVICE(&s->ext_gic); |
47 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 54 | + int splitcount = 0; |
48 | { | 55 | + DeviceState *splitter; |
49 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | 56 | |
50 | MachineClass *mc = MACHINE_GET_CLASS(mms); | 57 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
51 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 58 | irq_id = 0; |
52 | 59 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | |
53 | - assert(irqno < MPS2TZ_NUMIRQ); | 60 | /* MCT_G1 is passed to External and GIC */ |
54 | + assert(irqno < mmc->numirq); | 61 | irq_id = EXT_GIC_ID_MCT_G1; |
55 | 62 | } | |
56 | if (mc->max_cpus > 1) { | 63 | + |
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | 64 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 65 | + splitter = DEVICE(&s->splitter[splitcount]); |
59 | iotkitdev = DEVICE(&mms->iotkit); | 66 | + qdev_prop_set_uint16(splitter, "num-lines", 2); |
60 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | 67 | + qdev_realize(splitter, NULL, &error_abort); |
61 | OBJECT(system_memory), &error_abort); | 68 | + splitcount++; |
62 | - qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 69 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
63 | + qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); | 70 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
64 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | 71 | if (irq_id) { |
65 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | 72 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 73 | - qdev_get_gpio_in(extgicdev, |
67 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 74 | - irq_id - 32)); |
68 | * board. If there is only one CPU, we can just wire the device IRQ | 75 | + qdev_connect_gpio_out(splitter, 1, |
69 | * directly to the SSE's IRQ input. | 76 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); |
70 | */ | 77 | } else { |
71 | + assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); | 78 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
72 | if (mc->max_cpus > 1) { | 79 | - is->ext_combiner_irq[n]); |
73 | - for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | 80 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
74 | + for (i = 0; i < mmc->numirq; i++) { | 81 | } |
75 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | 82 | } |
76 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | 83 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
77 | 84 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | |
78 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 85 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
79 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 86 | |
80 | mmc->fpgaio_num_leds = 2; | 87 | if (irq_id) { |
81 | mmc->fpgaio_has_switches = false; | 88 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
82 | + mmc->numirq = 92; | 89 | - qdev_get_gpio_in(extgicdev, |
83 | mmc->armsse_type = TYPE_IOTKIT; | 90 | - irq_id - 32)); |
91 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
92 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
93 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
94 | + qdev_realize(splitter, NULL, &error_abort); | ||
95 | + splitcount++; | ||
96 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
97 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
98 | + qdev_connect_gpio_out(splitter, 1, | ||
99 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
100 | } | ||
101 | } | ||
102 | + /* | ||
103 | + * We check this here to avoid a more obscure assert later when | ||
104 | + * qdev_assert_realized_properly() checks that we realized every | ||
105 | + * child object we initialized. | ||
106 | + */ | ||
107 | + assert(splitcount == EXYNOS4210_NUM_SPLITTERS); | ||
84 | } | 108 | } |
85 | 109 | ||
86 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 110 | /* |
87 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) |
88 | mmc->fpgaio_num_leds = 2; | 112 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); |
89 | mmc->fpgaio_has_switches = false; | 113 | } |
90 | + mmc->numirq = 92; | 114 | |
91 | mmc->armsse_type = TYPE_SSE200; | 115 | + for (i = 0; i < ARRAY_SIZE(s->splitter); i++) { |
116 | + g_autofree char *name = g_strdup_printf("irq-splitter%d", i); | ||
117 | + object_initialize_child(obj, name, &s->splitter[i], TYPE_SPLIT_IRQ); | ||
118 | + } | ||
119 | + | ||
120 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
121 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
92 | } | 122 | } |
93 | |||
94 | -- | 123 | -- |
95 | 2.20.1 | 124 | 2.25.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | We create an OR gate to wire together the overflow IRQs for all the | 1 | In exynos4210_init_board_irqs(), the loop that handles IRQ lines that |
---|---|---|---|
2 | UARTs on the board; this has to have twice the number of inputs as | 2 | are in a range that applies to the internal combiner only creates a |
3 | there are UARTs, since each UART feeds it a TX overflow and an RX | 3 | splitter for those interrupts which go to both the internal combiner |
4 | overflow interrupt line. Replace the hardcoded '10' with a | 4 | and to the external GIC, but it does nothing at all for the |
5 | calculation based on the size of the uart[] array in the | 5 | interrupts which don't go to the external GIC, leaving the |
6 | MPS2TZMachineState. (We rely on OR gate inputs that are never wired | 6 | irq_table[] array element empty for those. (This will result in |
7 | up or asserted being treated as always-zero.) | 7 | those interrupts simply being lost, not in a QEMU crash.) |
8 | |||
9 | I don't have a reliable datasheet for this SoC, but since we do wire | ||
10 | up one interrupt line in this category (the HDMI I2C device on | ||
11 | interrupt 16,1), this seems like it must be a bug in the existing | ||
12 | QEMU code. Fill in the irq_table[] entries where we're not splitting | ||
13 | the IRQ to both the internal combiner and the external GIC with the | ||
14 | IRQ line of the internal combiner. (That is, these IRQ lines go to | ||
15 | just one device, not multiple.) | ||
16 | |||
17 | This bug didn't have any visible guest effects because the only | ||
18 | implemented device that was affected was the HDMI I2C controller, | ||
19 | and we never connect any I2C devices to that bus. | ||
8 | 20 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20210215115138.20465-15-peter.maydell@linaro.org | 23 | Message-id: 20220404154658.565020-14-peter.maydell@linaro.org |
12 | --- | 24 | --- |
13 | hw/arm/mps2-tz.c | 11 ++++++++--- | 25 | hw/arm/exynos4210.c | 2 ++ |
14 | 1 file changed, 8 insertions(+), 3 deletions(-) | 26 | 1 file changed, 2 insertions(+) |
15 | 27 | ||
16 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 28 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
17 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/mps2-tz.c | 30 | --- a/hw/arm/exynos4210.c |
19 | +++ b/hw/arm/mps2-tz.c | 31 | +++ b/hw/arm/exynos4210.c |
20 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 32 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
21 | */ | 33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
22 | memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | 34 | qdev_connect_gpio_out(splitter, 1, |
23 | 35 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | |
24 | - /* The overflow IRQs for all UARTs are ORed together. | 36 | + } else { |
25 | + /* | 37 | + s->irq_table[n] = is->int_combiner_irq[n]; |
26 | + * The overflow IRQs for all UARTs are ORed together. | 38 | } |
27 | * Tx, Rx and "combined" IRQs are sent to the NVIC separately. | 39 | } |
28 | - * Create the OR gate for this. | 40 | /* |
29 | + * Create the OR gate for this: it has one input for the TX overflow | ||
30 | + * and one for the RX overflow for each UART we might have. | ||
31 | + * (If the board has fewer than the maximum possible number of UARTs | ||
32 | + * those inputs are never wired up and are treated as always-zero.) | ||
33 | */ | ||
34 | object_initialize_child(OBJECT(mms), "uart-irq-orgate", | ||
35 | &mms->uart_irq_orgate, TYPE_OR_IRQ); | ||
36 | - object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 10, | ||
37 | + object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", | ||
38 | + 2 * ARRAY_SIZE(mms->uart), | ||
39 | &error_fatal); | ||
40 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | ||
41 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
42 | -- | 41 | -- |
43 | 2.20.1 | 42 | 2.25.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | Move the specification of the IRQ information for the uart, ethernet, | 1 | Currently for the interrupts MCT_G0 and MCT_G1 which are |
---|---|---|---|
2 | dma and spi devices to the data structures. (The other devices | 2 | the only ones in the input range of the external combiner |
3 | handled by the PPCPortInfo structures don't have any interrupt lines | 3 | and which are also wired to the external GIC, we connect |
4 | we need to wire up.) | 4 | them only to the internal combiner and the external GIC. |
5 | This seems likely to be a bug, as all other interrupts | ||
6 | which are in the input range of both combiners are | ||
7 | connected to both combiners. (The fact that the code in | ||
8 | exynos4210_combiner_get_gpioin() is also trying to wire | ||
9 | up these inputs on both combiners also suggests this.) | ||
10 | |||
11 | Wire these interrupts up to both combiners, like the rest. | ||
5 | 12 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210215115138.20465-14-peter.maydell@linaro.org | 15 | Message-id: 20220404154658.565020-15-peter.maydell@linaro.org |
9 | --- | 16 | --- |
10 | hw/arm/mps2-tz.c | 52 +++++++++++++++++++++++------------------------- | 17 | hw/arm/exynos4210.c | 7 +++---- |
11 | 1 file changed, 25 insertions(+), 27 deletions(-) | 18 | 1 file changed, 3 insertions(+), 4 deletions(-) |
12 | 19 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 20 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 22 | --- a/hw/arm/exynos4210.c |
16 | +++ b/hw/arm/mps2-tz.c | 23 | +++ b/hw/arm/exynos4210.c |
17 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 24 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
18 | const char *name, hwaddr size, | 25 | |
19 | const int *irqs) | 26 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
20 | { | 27 | splitter = DEVICE(&s->splitter[splitcount]); |
21 | + /* The irq[] array is tx, rx, combined, in that order */ | 28 | - qdev_prop_set_uint16(splitter, "num-lines", 2); |
22 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 29 | + qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); |
23 | CMSDKAPBUART *uart = opaque; | 30 | qdev_realize(splitter, NULL, &error_abort); |
24 | int i = uart - &mms->uart[0]; | 31 | splitcount++; |
25 | - int rxirqno = i * 2 + 32; | 32 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
26 | - int txirqno = i * 2 + 33; | 33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
27 | - int combirqno = i + 42; | 34 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
28 | SysBusDevice *s; | 35 | if (irq_id) { |
29 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | 36 | - qdev_connect_gpio_out(splitter, 1, |
30 | 37 | + qdev_connect_gpio_out(splitter, 2, | |
31 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 38 | qdev_get_gpio_in(extgicdev, irq_id - 32)); |
32 | qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | 39 | - } else { |
33 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | 40 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
34 | s = SYS_BUS_DEVICE(uart); | 41 | } |
35 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | 42 | } |
36 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, rxirqno)); | 43 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
37 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
38 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); | ||
39 | sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | ||
40 | sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | ||
41 | - sysbus_connect_irq(s, 4, get_sse_irq_in(mms, combirqno)); | ||
42 | + sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); | ||
43 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); | ||
44 | } | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
47 | |||
48 | s = SYS_BUS_DEVICE(mms->lan9118); | ||
49 | sysbus_realize_and_unref(s, &error_fatal); | ||
50 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); | ||
51 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
52 | return sysbus_mmio_get_region(s, 0); | ||
53 | } | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
56 | const char *name, hwaddr size, | ||
57 | const int *irqs) | ||
58 | { | ||
59 | + /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ | ||
60 | PL080State *dma = opaque; | ||
61 | int i = dma - &mms->dma[0]; | ||
62 | SysBusDevice *s; | ||
63 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
64 | |||
65 | s = SYS_BUS_DEVICE(dma); | ||
66 | /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ | ||
67 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 58 + i * 3)); | ||
68 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, 56 + i * 3)); | ||
69 | - sysbus_connect_irq(s, 2, get_sse_irq_in(mms, 57 + i * 3)); | ||
70 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
71 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); | ||
72 | + sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); | ||
73 | |||
74 | g_free(mscname); | ||
75 | return sysbus_mmio_get_region(s, 0); | ||
76 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
77 | * lines are set via the "MISC" register in the MPS2 FPGAIO device. | ||
78 | */ | ||
79 | PL022State *spi = opaque; | ||
80 | - int i = spi - &mms->spi[0]; | ||
81 | SysBusDevice *s; | ||
82 | |||
83 | object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); | ||
84 | sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); | ||
85 | s = SYS_BUS_DEVICE(spi); | ||
86 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 51 + i)); | ||
87 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
88 | return sysbus_mmio_get_region(s, 0); | ||
89 | } | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
92 | }, { | ||
93 | .name = "apb_ppcexp1", | ||
94 | .ports = { | ||
95 | - { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000 }, | ||
96 | - { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000 }, | ||
97 | - { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000 }, | ||
98 | - { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000 }, | ||
99 | - { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000 }, | ||
100 | - { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, | ||
101 | - { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, | ||
102 | - { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, | ||
103 | - { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, | ||
104 | - { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, | ||
105 | + { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, | ||
106 | + { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, | ||
107 | + { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, | ||
108 | + { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, | ||
109 | + { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, | ||
110 | + { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, | ||
111 | + { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, | ||
112 | + { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, | ||
113 | + { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, | ||
114 | + { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, | ||
115 | { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, | ||
116 | { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, | ||
117 | { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, | ||
118 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
119 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, | ||
120 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, | ||
121 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, | ||
122 | - { "eth", make_eth_dev, NULL, 0x42000000, 0x100000 }, | ||
123 | + { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, | ||
124 | }, | ||
125 | }, { | ||
126 | .name = "ahb_ppcexp1", | ||
127 | .ports = { | ||
128 | - { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000 }, | ||
129 | - { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000 }, | ||
130 | - { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000 }, | ||
131 | - { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000 }, | ||
132 | + { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, | ||
133 | + { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, | ||
134 | + { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, | ||
135 | + { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, | ||
136 | }, | ||
137 | }, | ||
138 | }; | ||
139 | -- | 44 | -- |
140 | 2.20.1 | 45 | 2.25.1 |
141 | |||
142 | diff view generated by jsdifflib |
1 | The mps2-tz code uses PPCPortInfo data structures to define what | 1 | The combiner_grp_to_gic_id[] array includes the EXT_GIC_ID_MCT_G0 |
---|---|---|---|
2 | devices are present and how they are wired up. Currently we use | 2 | and EXT_GIC_ID_MCT_G1 multiple times. This means that we will |
3 | these to specify device types and addresses, but hard-code the | 3 | connect multiple IRQs up to the same external GIC input, which |
4 | interrupt line wiring in each make_* helper function. This works for | 4 | is not permitted. We do the same thing in the code in |
5 | the two boards we have at the moment, but the AN524 has some devices | 5 | exynos4210_init_board_irqs() because the conditionals selecting |
6 | with different interrupt assignments. | 6 | an irq_id in the first loop match multiple interrupt IDs. |
7 | 7 | ||
8 | This commit adds the framework to allow PPCPortInfo structures to | 8 | Overall we do this for interrupt IDs |
9 | specify interrupt numbers. We add an array of interrupt numbers to | 9 | (1, 4), (12, 4), (35, 4), (51, 4), (53, 4) for EXT_GIC_ID_MCT_G0 |
10 | the PPCPortInfo struct, and pass it through to the make_* helpers. | 10 | and |
11 | The following commit will change the make_* helpers over to using the | 11 | (1, 5), (12, 5), (35, 5), (51, 5), (53, 5) for EXT_GIC_ID_MCT_G1 |
12 | framework. | 12 | |
13 | These correspond to the cases for the multi-core timer that we are | ||
14 | wiring up to multiple inputs on the combiner in | ||
15 | exynos4210_combiner_get_gpioin(). That code already deals with all | ||
16 | these interrupt IDs being the same input source, so we don't need to | ||
17 | connect the external GIC interrupt for any of them except the first | ||
18 | (1, 4) and (1, 5). Remove the array entries and conditionals which | ||
19 | were incorrectly causing us to wire up extra lines. | ||
20 | |||
21 | This bug didn't cause any visible effects, because we only connect | ||
22 | up a device to the "primary" ID values (1, 4) and (1, 5), so the | ||
23 | extra lines would never be set to a level. | ||
13 | 24 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 20210215115138.20465-13-peter.maydell@linaro.org | 27 | Message-id: 20220404154658.565020-16-peter.maydell@linaro.org |
17 | --- | 28 | --- |
18 | hw/arm/mps2-tz.c | 36 ++++++++++++++++++++++++------------ | 29 | include/hw/arm/exynos4210.h | 2 +- |
19 | 1 file changed, 24 insertions(+), 12 deletions(-) | 30 | hw/arm/exynos4210.c | 12 +++++------- |
31 | 2 files changed, 6 insertions(+), 8 deletions(-) | ||
20 | 32 | ||
21 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 33 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
22 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/mps2-tz.c | 35 | --- a/include/hw/arm/exynos4210.h |
24 | +++ b/hw/arm/mps2-tz.c | 36 | +++ b/include/hw/arm/exynos4210.h |
25 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 37 | @@ -XXX,XX +XXX,XX @@ |
26 | * needs to be plugged into the downstream end of the PPC port. | 38 | * one for every non-zero entry in combiner_grp_to_gic_id[]. |
39 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
27 | */ | 40 | */ |
28 | typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, | 41 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) |
29 | - const char *name, hwaddr size); | 42 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) |
30 | + const char *name, hwaddr size, | 43 | |
31 | + const int *irqs); | 44 | typedef struct Exynos4210Irq { |
32 | 45 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | |
33 | typedef struct PPCPortInfo { | 46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
34 | const char *name; | 47 | index XXXXXXX..XXXXXXX 100644 |
35 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCPortInfo { | 48 | --- a/hw/arm/exynos4210.c |
36 | void *opaque; | 49 | +++ b/hw/arm/exynos4210.c |
37 | hwaddr addr; | 50 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
38 | hwaddr size; | 51 | /* int combiner group 34 */ |
39 | + int irqs[3]; /* currently no device needs more IRQ lines than this */ | 52 | { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, |
40 | } PPCPortInfo; | 53 | /* int combiner group 35 */ |
41 | 54 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | |
42 | typedef struct PPCInfo { | 55 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1 }, |
43 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCInfo { | 56 | /* int combiner group 36 */ |
44 | } PPCInfo; | 57 | { EXT_GIC_ID_MIXER }, |
45 | 58 | /* int combiner group 37 */ | |
46 | static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | 59 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
47 | - void *opaque, | 60 | /* groups 38-50 */ |
48 | - const char *name, hwaddr size) | 61 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, |
49 | + void *opaque, | 62 | /* int combiner group 51 */ |
50 | + const char *name, hwaddr size, | 63 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, |
51 | + const int *irqs) | 64 | + { EXT_GIC_ID_MCT_L0 }, |
52 | { | 65 | /* group 52 */ |
53 | /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, | 66 | { }, |
54 | * and return a pointer to its MemoryRegion. | 67 | /* int combiner group 53 */ |
55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | 68 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, |
56 | } | 69 | + { EXT_GIC_ID_WDT }, |
57 | 70 | /* groups 54-63 */ | |
58 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 71 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } |
59 | - const char *name, hwaddr size) | 72 | }; |
60 | + const char *name, hwaddr size, | 73 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
61 | + const int *irqs) | 74 | |
62 | { | 75 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
63 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 76 | irq_id = 0; |
64 | CMSDKAPBUART *uart = opaque; | 77 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || |
65 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 78 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { |
66 | } | 79 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4)) { |
67 | 80 | /* MCT_G0 is passed to External GIC */ | |
68 | static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 81 | irq_id = EXT_GIC_ID_MCT_G0; |
69 | - const char *name, hwaddr size) | 82 | } |
70 | + const char *name, hwaddr size, | 83 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || |
71 | + const int *irqs) | 84 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { |
72 | { | 85 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5)) { |
73 | MPS2SCC *scc = opaque; | 86 | /* MCT_G1 is passed to External and GIC */ |
74 | DeviceState *sccdev; | 87 | irq_id = EXT_GIC_ID_MCT_G1; |
75 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 88 | } |
76 | } | ||
77 | |||
78 | static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
79 | - const char *name, hwaddr size) | ||
80 | + const char *name, hwaddr size, | ||
81 | + const int *irqs) | ||
82 | { | ||
83 | MPS2FPGAIO *fpgaio = opaque; | ||
84 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
85 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
86 | } | ||
87 | |||
88 | static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
89 | - const char *name, hwaddr size) | ||
90 | + const char *name, hwaddr size, | ||
91 | + const int *irqs) | ||
92 | { | ||
93 | SysBusDevice *s; | ||
94 | NICInfo *nd = &nd_table[0]; | ||
95 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
96 | } | ||
97 | |||
98 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
99 | - const char *name, hwaddr size) | ||
100 | + const char *name, hwaddr size, | ||
101 | + const int *irqs) | ||
102 | { | ||
103 | TZMPC *mpc = opaque; | ||
104 | int i = mpc - &mms->ssram_mpc[0]; | ||
105 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
106 | } | ||
107 | |||
108 | static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
109 | - const char *name, hwaddr size) | ||
110 | + const char *name, hwaddr size, | ||
111 | + const int *irqs) | ||
112 | { | ||
113 | PL080State *dma = opaque; | ||
114 | int i = dma - &mms->dma[0]; | ||
115 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
116 | } | ||
117 | |||
118 | static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
119 | - const char *name, hwaddr size) | ||
120 | + const char *name, hwaddr size, | ||
121 | + const int *irqs) | ||
122 | { | ||
123 | /* | ||
124 | * The AN505 has five PL022 SPI controllers. | ||
125 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
126 | } | ||
127 | |||
128 | static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
129 | - const char *name, hwaddr size) | ||
130 | + const char *name, hwaddr size, | ||
131 | + const int *irqs) | ||
132 | { | ||
133 | ArmSbconI2CState *i2c = opaque; | ||
134 | SysBusDevice *s; | ||
135 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
136 | continue; | ||
137 | } | ||
138 | |||
139 | - mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); | ||
140 | + mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, | ||
141 | + pinfo->irqs); | ||
142 | portname = g_strdup_printf("port[%d]", port); | ||
143 | object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), | ||
144 | &error_fatal); | ||
145 | -- | 89 | -- |
146 | 2.20.1 | 90 | 2.25.1 |
147 | |||
148 | diff view generated by jsdifflib |
1 | The AN505 and AN521 have the same layout of RAM; the AN524 does not. | 1 | At this point, the function exynos4210_init_board_irqs() splits input |
---|---|---|---|
2 | Replace the current hard-coding of where the RAM is and which parts | 2 | IRQ lines to connect them to the input combiner, output combiner and |
3 | of it are behind which MPCs with a data-driven approach. | 3 | external GIC. The function exynos4210_combiner_get_gpioin() splits |
4 | some of the combiner input lines further to connect them to multiple | ||
5 | different inputs on the combiner. | ||
6 | |||
7 | Because (unlike qemu_irq_split()) the TYPE_SPLIT_IRQ device has a | ||
8 | configurable number of outputs, we can do all this in one place, by | ||
9 | making exynos4210_init_board_irqs() add extra outputs to the splitter | ||
10 | device when it must be connected to more than one input on each | ||
11 | combiner. | ||
12 | |||
13 | We do this with a new data structure, the combinermap, which is an | ||
14 | array each of whose elements is a list of the interrupt IDs on the | ||
15 | combiner which must be tied together. As we loop through each | ||
16 | interrupt ID, if we find that it is the first one in one of these | ||
17 | lists, we configure the splitter device with eonugh extra outputs and | ||
18 | wire them up to the other interrupt IDs in the list. | ||
19 | |||
20 | Conveniently, for all the cases where this is necessary, the | ||
21 | lowest-numbered interrupt ID in each group is in the range of the | ||
22 | external combiner, so we only need to code for this in the first of | ||
23 | the two loops in exynos4210_init_board_irqs(). | ||
24 | |||
25 | The old code in exynos4210_combiner_get_gpioin() which is being | ||
26 | deleted here had several problems which don't exist in the new code | ||
27 | in its handling of the multi-core timer interrupts: | ||
28 | (1) the case labels specified bits 4 ... 8, but bit '8' doesn't | ||
29 | exist; these should have been 4 ... 7 | ||
30 | (2) it used the input irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)] | ||
31 | multiple times as the input of several different splitters, | ||
32 | which isn't allowed | ||
33 | (3) in an apparent cut-and-paste error, the cases for all the | ||
34 | multi-core timer inputs used "bit + 4" even though the | ||
35 | bit range for the case was (intended to be) 4 ... 7, which | ||
36 | meant it was looking at non-existent bits 8 ... 11. | ||
37 | None of these exist in the new code. | ||
4 | 38 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 40 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210215115138.20465-17-peter.maydell@linaro.org | 41 | Message-id: 20220404154658.565020-17-peter.maydell@linaro.org |
8 | --- | 42 | --- |
9 | hw/arm/mps2-tz.c | 175 +++++++++++++++++++++++++++++++++++++---------- | 43 | include/hw/arm/exynos4210.h | 6 +- |
10 | 1 file changed, 138 insertions(+), 37 deletions(-) | 44 | hw/arm/exynos4210.c | 178 +++++++++++++++++++++++------------- |
11 | 45 | 2 files changed, 119 insertions(+), 65 deletions(-) | |
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 46 | |
47 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 49 | --- a/include/hw/arm/exynos4210.h |
15 | +++ b/hw/arm/mps2-tz.c | 50 | +++ b/include/hw/arm/exynos4210.h |
16 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
17 | #include "qom/object.h" | 52 | |
18 | 53 | /* | |
19 | #define MPS2TZ_NUMIRQ_MAX 92 | 54 | * We need one splitter for every external combiner input, plus |
20 | +#define MPS2TZ_RAM_MAX 4 | 55 | - * one for every non-zero entry in combiner_grp_to_gic_id[]. |
21 | 56 | + * one for every non-zero entry in combiner_grp_to_gic_id[], | |
22 | typedef enum MPS2TZFPGAType { | 57 | + * minus one for every external combiner ID in second or later |
23 | FPGA_AN505, | 58 | + * places in a combinermap[] line. |
24 | FPGA_AN521, | 59 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. |
25 | } MPS2TZFPGAType; | 60 | */ |
61 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | ||
62 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | ||
63 | |||
64 | typedef struct Exynos4210Irq { | ||
65 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
66 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/exynos4210.c | ||
69 | +++ b/hw/arm/exynos4210.c | ||
70 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
71 | #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
72 | ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
26 | 73 | ||
27 | +/* | 74 | +/* |
28 | + * Define the layout of RAM in a board, including which parts are | 75 | + * Some interrupt lines go to multiple combiner inputs. |
29 | + * behind which MPCs. | 76 | + * This data structure defines those: each array element is |
30 | + * mrindex specifies the index into mms->ram[] to use for the backing RAM; | 77 | + * a list of combiner inputs which are connected together; |
31 | + * -1 means "use the system RAM". | 78 | + * the one with the smallest interrupt ID value must be first. |
79 | + * As with combiner_grp_to_gic_id[], we rely on (0, 0) not being | ||
80 | + * wired to anything so we can use 0 as a terminator. | ||
32 | + */ | 81 | + */ |
33 | +typedef struct RAMInfo { | 82 | +#define IRQNO(G, B) EXYNOS4210_COMBINER_GET_IRQ_NUM(G, B) |
34 | + const char *name; | 83 | +#define IRQNONE 0 |
35 | + uint32_t base; | 84 | + |
36 | + uint32_t size; | 85 | +#define COMBINERMAP_SIZE 16 |
37 | + int mpc; /* MPC number, -1 for "not behind an MPC" */ | 86 | + |
38 | + int mrindex; | 87 | +static const int combinermap[COMBINERMAP_SIZE][6] = { |
39 | + int flags; | 88 | + /* MDNIE_LCD1 */ |
40 | +} RAMInfo; | 89 | + { IRQNO(0, 4), IRQNO(1, 0), IRQNONE }, |
41 | + | 90 | + { IRQNO(0, 5), IRQNO(1, 1), IRQNONE }, |
42 | +/* | 91 | + { IRQNO(0, 6), IRQNO(1, 2), IRQNONE }, |
43 | + * Flag values: | 92 | + { IRQNO(0, 7), IRQNO(1, 3), IRQNONE }, |
44 | + * IS_ALIAS: this RAM area is an alias to the upstream end of the | 93 | + /* TMU */ |
45 | + * MPC specified by its .mpc value | 94 | + { IRQNO(2, 4), IRQNO(3, 4), IRQNONE }, |
46 | + */ | 95 | + { IRQNO(2, 5), IRQNO(3, 5), IRQNONE }, |
47 | +#define IS_ALIAS 1 | 96 | + { IRQNO(2, 6), IRQNO(3, 6), IRQNONE }, |
48 | + | 97 | + { IRQNO(2, 7), IRQNO(3, 7), IRQNONE }, |
49 | struct MPS2TZMachineClass { | 98 | + /* LCD1 */ |
50 | MachineClass parent; | 99 | + { IRQNO(11, 4), IRQNO(12, 0), IRQNONE }, |
51 | MPS2TZFPGAType fpga_type; | 100 | + { IRQNO(11, 5), IRQNO(12, 1), IRQNONE }, |
52 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 101 | + { IRQNO(11, 6), IRQNO(12, 2), IRQNONE }, |
53 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | 102 | + { IRQNO(11, 7), IRQNO(12, 3), IRQNONE }, |
54 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | 103 | + /* Multi-core timer */ |
55 | int numirq; /* Number of external interrupts */ | 104 | + { IRQNO(1, 4), IRQNO(12, 4), IRQNO(35, 4), IRQNO(51, 4), IRQNO(53, 4), IRQNONE }, |
56 | + const RAMInfo *raminfo; | 105 | + { IRQNO(1, 5), IRQNO(12, 5), IRQNO(35, 5), IRQNO(51, 5), IRQNO(53, 5), IRQNONE }, |
57 | const char *armsse_type; | 106 | + { IRQNO(1, 6), IRQNO(12, 6), IRQNO(35, 6), IRQNO(51, 6), IRQNO(53, 6), IRQNONE }, |
58 | }; | 107 | + { IRQNO(1, 7), IRQNO(12, 7), IRQNO(35, 7), IRQNO(51, 7), IRQNO(53, 7), IRQNONE }, |
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
61 | MachineState parent; | ||
62 | |||
63 | ARMSSE iotkit; | ||
64 | - MemoryRegion ssram[3]; | ||
65 | - MemoryRegion ssram1_m; | ||
66 | + MemoryRegion ram[MPS2TZ_RAM_MAX]; | ||
67 | MPS2SCC scc; | ||
68 | MPS2FPGAIO fpgaio; | ||
69 | TZPPC ppc[5]; | ||
70 | - TZMPC ssram_mpc[3]; | ||
71 | + TZMPC mpc[3]; | ||
72 | PL022State spi[5]; | ||
73 | ArmSbconI2CState i2c[4]; | ||
74 | UnimplementedDeviceState i2s_audio; | ||
75 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | ||
76 | 25000000, | ||
77 | }; | ||
78 | |||
79 | +static const RAMInfo an505_raminfo[] = { { | ||
80 | + .name = "ssram-0", | ||
81 | + .base = 0x00000000, | ||
82 | + .size = 0x00400000, | ||
83 | + .mpc = 0, | ||
84 | + .mrindex = 0, | ||
85 | + }, { | ||
86 | + .name = "ssram-1", | ||
87 | + .base = 0x28000000, | ||
88 | + .size = 0x00200000, | ||
89 | + .mpc = 1, | ||
90 | + .mrindex = 1, | ||
91 | + }, { | ||
92 | + .name = "ssram-2", | ||
93 | + .base = 0x28200000, | ||
94 | + .size = 0x00200000, | ||
95 | + .mpc = 2, | ||
96 | + .mrindex = 2, | ||
97 | + }, { | ||
98 | + .name = "ssram-0-alias", | ||
99 | + .base = 0x00400000, | ||
100 | + .size = 0x00400000, | ||
101 | + .mpc = 0, | ||
102 | + .mrindex = 3, | ||
103 | + .flags = IS_ALIAS, | ||
104 | + }, { | ||
105 | + /* Use the largest bit of contiguous RAM as our "system memory" */ | ||
106 | + .name = "mps.ram", | ||
107 | + .base = 0x80000000, | ||
108 | + .size = 16 * MiB, | ||
109 | + .mpc = -1, | ||
110 | + .mrindex = -1, | ||
111 | + }, { | ||
112 | + .name = NULL, | ||
113 | + }, | ||
114 | +}; | 108 | +}; |
115 | + | 109 | + |
116 | +static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | 110 | +#undef IRQNO |
117 | +{ | 111 | + |
118 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 112 | +static const int *combinermap_entry(int irq) |
119 | + const RAMInfo *p; | ||
120 | + | ||
121 | + for (p = mmc->raminfo; p->name; p++) { | ||
122 | + if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { | ||
123 | + return p; | ||
124 | + } | ||
125 | + } | ||
126 | + /* if raminfo array doesn't have an entry for each MPC this is a bug */ | ||
127 | + g_assert_not_reached(); | ||
128 | +} | ||
129 | + | ||
130 | +static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | ||
131 | + const RAMInfo *raminfo) | ||
132 | +{ | ||
133 | + /* Return an initialized MemoryRegion for the RAMInfo. */ | ||
134 | + MemoryRegion *ram; | ||
135 | + | ||
136 | + if (raminfo->mrindex < 0) { | ||
137 | + /* Means this RAMInfo is for QEMU's "system memory" */ | ||
138 | + MachineState *machine = MACHINE(mms); | ||
139 | + return machine->ram; | ||
140 | + } | ||
141 | + | ||
142 | + assert(raminfo->mrindex < MPS2TZ_RAM_MAX); | ||
143 | + ram = &mms->ram[raminfo->mrindex]; | ||
144 | + | ||
145 | + memory_region_init_ram(ram, NULL, raminfo->name, | ||
146 | + raminfo->size, &error_fatal); | ||
147 | + return ram; | ||
148 | +} | ||
149 | + | ||
150 | /* Create an alias of an entire original MemoryRegion @orig | ||
151 | * located at @base in the memory map. | ||
152 | */ | ||
153 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
154 | const int *irqs) | ||
155 | { | ||
156 | TZMPC *mpc = opaque; | ||
157 | - int i = mpc - &mms->ssram_mpc[0]; | ||
158 | - MemoryRegion *ssram = &mms->ssram[i]; | ||
159 | + int i = mpc - &mms->mpc[0]; | ||
160 | MemoryRegion *upstream; | ||
161 | - char *mpcname = g_strdup_printf("%s-mpc", name); | ||
162 | - static uint32_t ramsize[] = { 0x00400000, 0x00200000, 0x00200000 }; | ||
163 | - static uint32_t rambase[] = { 0x00000000, 0x28000000, 0x28200000 }; | ||
164 | + const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); | ||
165 | + MemoryRegion *ram = mr_for_raminfo(mms, raminfo); | ||
166 | |||
167 | - memory_region_init_ram(ssram, NULL, name, ramsize[i], &error_fatal); | ||
168 | - | ||
169 | - object_initialize_child(OBJECT(mms), mpcname, mpc, TYPE_TZ_MPC); | ||
170 | - object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ssram), | ||
171 | + object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); | ||
172 | + object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), | ||
173 | &error_fatal); | ||
174 | sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); | ||
175 | /* Map the upstream end of the MPC into system memory */ | ||
176 | upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); | ||
177 | - memory_region_add_subregion(get_system_memory(), rambase[i], upstream); | ||
178 | + memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); | ||
179 | /* and connect its interrupt to the IoTKit */ | ||
180 | qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, | ||
181 | qdev_get_gpio_in_named(DEVICE(&mms->iotkit), | ||
182 | "mpcexp_status", i)); | ||
183 | |||
184 | - /* The first SSRAM is a special case as it has an alias; accesses to | ||
185 | - * the alias region at 0x00400000 must also go to the MPC upstream. | ||
186 | - */ | ||
187 | - if (i == 0) { | ||
188 | - make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", upstream, 0x00400000); | ||
189 | - } | ||
190 | - | ||
191 | - g_free(mpcname); | ||
192 | /* Return the register interface MR for our caller to map behind the PPC */ | ||
193 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); | ||
194 | } | ||
195 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
196 | return sysbus_mmio_get_region(s, 0); | ||
197 | } | ||
198 | |||
199 | +static void create_non_mpc_ram(MPS2TZMachineState *mms) | ||
200 | +{ | 113 | +{ |
201 | + /* | 114 | + /* |
202 | + * Handle the RAMs which are either not behind MPCs or which are | 115 | + * If the interrupt number passed in is the first entry in some |
203 | + * aliases to another MPC. | 116 | + * line of the combinermap, return a pointer to that line; |
117 | + * otherwise return NULL. | ||
204 | + */ | 118 | + */ |
205 | + const RAMInfo *p; | 119 | + int i; |
206 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 120 | + for (i = 0; i < COMBINERMAP_SIZE; i++) { |
207 | + | 121 | + if (combinermap[i][0] == irq) { |
208 | + for (p = mmc->raminfo; p->name; p++) { | 122 | + return combinermap[i]; |
209 | + if (p->flags & IS_ALIAS) { | ||
210 | + SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); | ||
211 | + MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); | ||
212 | + make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); | ||
213 | + } else if (p->mpc == -1) { | ||
214 | + /* RAM not behind an MPC */ | ||
215 | + MemoryRegion *mr = mr_for_raminfo(mms, p); | ||
216 | + memory_region_add_subregion(get_system_memory(), p->base, mr); | ||
217 | + } | 123 | + } |
218 | + } | 124 | + } |
125 | + return NULL; | ||
219 | +} | 126 | +} |
220 | + | 127 | + |
221 | static void mps2tz_common_init(MachineState *machine) | 128 | +static int mapline_size(const int *mapline) |
129 | +{ | ||
130 | + /* Return number of entries in this mapline in total */ | ||
131 | + int i = 0; | ||
132 | + | ||
133 | + if (!mapline) { | ||
134 | + /* Not in the map? IRQ goes to exactly one combiner input */ | ||
135 | + return 1; | ||
136 | + } | ||
137 | + while (*mapline != IRQNONE) { | ||
138 | + mapline++; | ||
139 | + i++; | ||
140 | + } | ||
141 | + return i; | ||
142 | +} | ||
143 | + | ||
144 | /* | ||
145 | * Initialize board IRQs. | ||
146 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
147 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
148 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
149 | int splitcount = 0; | ||
150 | DeviceState *splitter; | ||
151 | + const int *mapline; | ||
152 | + int numlines, splitin, in; | ||
153 | |||
154 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
155 | irq_id = 0; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
157 | irq_id = EXT_GIC_ID_MCT_G1; | ||
158 | } | ||
159 | |||
160 | + if (s->irq_table[n]) { | ||
161 | + /* | ||
162 | + * This must be some non-first entry in a combinermap line, | ||
163 | + * and we've already filled it in. | ||
164 | + */ | ||
165 | + continue; | ||
166 | + } | ||
167 | + mapline = combinermap_entry(n); | ||
168 | + /* | ||
169 | + * We need to connect the IRQ to multiple inputs on both combiners | ||
170 | + * and possibly also to the external GIC. | ||
171 | + */ | ||
172 | + numlines = 2 * mapline_size(mapline); | ||
173 | + if (irq_id) { | ||
174 | + numlines++; | ||
175 | + } | ||
176 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
177 | splitter = DEVICE(&s->splitter[splitcount]); | ||
178 | - qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); | ||
179 | + qdev_prop_set_uint16(splitter, "num-lines", numlines); | ||
180 | qdev_realize(splitter, NULL, &error_abort); | ||
181 | splitcount++; | ||
182 | - s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
183 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
184 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
185 | + | ||
186 | + in = n; | ||
187 | + splitin = 0; | ||
188 | + for (;;) { | ||
189 | + s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
190 | + qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
191 | + qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
192 | + splitin += 2; | ||
193 | + if (!mapline) { | ||
194 | + break; | ||
195 | + } | ||
196 | + mapline++; | ||
197 | + in = *mapline; | ||
198 | + if (in == IRQNONE) { | ||
199 | + break; | ||
200 | + } | ||
201 | + } | ||
202 | if (irq_id) { | ||
203 | - qdev_connect_gpio_out(splitter, 2, | ||
204 | + qdev_connect_gpio_out(splitter, splitin, | ||
205 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
206 | } | ||
207 | } | ||
208 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
209 | irq_id = combiner_grp_to_gic_id[grp - | ||
210 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
211 | |||
212 | + if (s->irq_table[n]) { | ||
213 | + /* | ||
214 | + * This must be some non-first entry in a combinermap line, | ||
215 | + * and we've already filled it in. | ||
216 | + */ | ||
217 | + continue; | ||
218 | + } | ||
219 | + | ||
220 | if (irq_id) { | ||
221 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
222 | splitter = DEVICE(&s->splitter[splitcount]); | ||
223 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
224 | DeviceState *dev, int ext) | ||
222 | { | 225 | { |
223 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | 226 | int n; |
224 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 227 | - int bit; |
225 | qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, | 228 | int max; |
226 | qdev_get_gpio_in(dev_splitter, 0)); | 229 | qemu_irq *irq; |
227 | 230 | ||
228 | - /* The IoTKit sets up much of the memory layout, including | 231 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, |
229 | + /* | 232 | EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
230 | + * The IoTKit sets up much of the memory layout, including | 233 | irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; |
231 | * the aliases between secure and non-secure regions in the | 234 | |
232 | - * address space. The FPGA itself contains: | 235 | - /* |
233 | - * | 236 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, |
234 | - * 0x00000000..0x003fffff SSRAM1 | 237 | - * so let split them. |
235 | - * 0x00400000..0x007fffff alias of SSRAM1 | ||
236 | - * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 | ||
237 | - * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices | ||
238 | - * 0x80000000..0x80ffffff 16MB PSRAM | ||
239 | - */ | 238 | - */ |
240 | - | 239 | for (n = 0; n < max; n++) { |
241 | - /* The FPGA images have an odd combination of different RAMs, | 240 | - |
242 | + * address space, and also most of the devices in the system. | 241 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); |
243 | + * The FPGA itself contains various RAMs and some additional devices. | 242 | - |
244 | + * The FPGA images have an odd combination of different RAMs, | 243 | - switch (n) { |
245 | * because in hardware they are different implementations and | 244 | - /* MDNIE_LCD1 INTG1 */ |
246 | * connected to different buses, giving varying performance/size | 245 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... |
247 | * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily | 246 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): |
248 | - * call the 16MB our "system memory", as it's the largest lump. | 247 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
249 | + * call the largest lump our "system memory". | 248 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); |
250 | */ | 249 | - continue; |
251 | - memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | 250 | - |
252 | 251 | - /* TMU INTG3 */ | |
253 | /* | 252 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): |
254 | * The overflow IRQs for all UARTs are ORed together. | 253 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
255 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 254 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); |
256 | const PPCInfo an505_ppcs[] = { { | 255 | - continue; |
257 | .name = "apb_ppcexp0", | 256 | - |
258 | .ports = { | 257 | - /* LCD1 INTG12 */ |
259 | - { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | 258 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... |
260 | - { "ssram-1", make_mpc, &mms->ssram_mpc[1], 0x58008000, 0x1000 }, | 259 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): |
261 | - { "ssram-2", make_mpc, &mms->ssram_mpc[2], 0x58009000, 0x1000 }, | 260 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
262 | + { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | 261 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); |
263 | + { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | 262 | - continue; |
264 | + { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | 263 | - |
265 | }, | 264 | - /* Multi-Core Timer INTG12 */ |
266 | }, { | 265 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... |
267 | .name = "apb_ppcexp1", | 266 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): |
268 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 267 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
269 | 268 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | |
270 | create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); | 269 | - continue; |
271 | 270 | - | |
272 | + create_non_mpc_ram(mms); | 271 | - /* Multi-Core Timer INTG35 */ |
273 | + | 272 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... |
274 | armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | 273 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): |
274 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
275 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
276 | - continue; | ||
277 | - | ||
278 | - /* Multi-Core Timer INTG51 */ | ||
279 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
280 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
281 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
282 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
283 | - continue; | ||
284 | - | ||
285 | - /* Multi-Core Timer INTG53 */ | ||
286 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
287 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
288 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
289 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
290 | - continue; | ||
291 | - } | ||
292 | - | ||
293 | irq[n] = qdev_get_gpio_in(dev, n); | ||
294 | } | ||
275 | } | 295 | } |
276 | |||
277 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
278 | mmc->fpgaio_num_leds = 2; | ||
279 | mmc->fpgaio_has_switches = false; | ||
280 | mmc->numirq = 92; | ||
281 | + mmc->raminfo = an505_raminfo; | ||
282 | mmc->armsse_type = TYPE_IOTKIT; | ||
283 | } | ||
284 | |||
285 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
286 | mmc->fpgaio_num_leds = 2; | ||
287 | mmc->fpgaio_has_switches = false; | ||
288 | mmc->numirq = 92; | ||
289 | + mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ | ||
290 | mmc->armsse_type = TYPE_SSE200; | ||
291 | } | ||
292 | |||
293 | -- | 296 | -- |
294 | 2.20.1 | 297 | 2.25.1 |
295 | |||
296 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | Switch the creation of the combiner devices to the new-style |
---|---|---|---|
2 | "embedded in state struct" approach, so we can easily refer | ||
3 | to the object elsewhere during realize. | ||
2 | 4 | ||
3 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | ||
4 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Doug Evans <dje@google.com> | ||
7 | Message-id: 20210218212453.831406-4-dje@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220404154658.565020-18-peter.maydell@linaro.org | ||
9 | --- | 8 | --- |
10 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++ | 9 | include/hw/arm/exynos4210.h | 3 ++ |
11 | tests/qtest/meson.build | 3 +- | 10 | include/hw/intc/exynos4210_combiner.h | 57 +++++++++++++++++++++++++++ |
12 | 2 files changed, 864 insertions(+), 1 deletion(-) | 11 | hw/arm/exynos4210.c | 20 +++++----- |
13 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | 12 | hw/intc/exynos4210_combiner.c | 31 +-------------- |
13 | 4 files changed, 72 insertions(+), 39 deletions(-) | ||
14 | create mode 100644 include/hw/intc/exynos4210_combiner.h | ||
14 | 15 | ||
15 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c | 16 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/exynos4210.h | ||
19 | +++ b/include/hw/arm/exynos4210.h | ||
20 | @@ -XXX,XX +XXX,XX @@ | ||
21 | #include "hw/sysbus.h" | ||
22 | #include "hw/cpu/a9mpcore.h" | ||
23 | #include "hw/intc/exynos4210_gic.h" | ||
24 | +#include "hw/intc/exynos4210_combiner.h" | ||
25 | #include "hw/core/split-irq.h" | ||
26 | #include "target/arm/cpu-qom.h" | ||
27 | #include "qom/object.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
29 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
30 | A9MPPrivState a9mpcore; | ||
31 | Exynos4210GicState ext_gic; | ||
32 | + Exynos4210CombinerState int_combiner; | ||
33 | + Exynos4210CombinerState ext_combiner; | ||
34 | SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | ||
35 | }; | ||
36 | |||
37 | diff --git a/include/hw/intc/exynos4210_combiner.h b/include/hw/intc/exynos4210_combiner.h | ||
16 | new file mode 100644 | 38 | new file mode 100644 |
17 | index XXXXXXX..XXXXXXX | 39 | index XXXXXXX..XXXXXXX |
18 | --- /dev/null | 40 | --- /dev/null |
19 | +++ b/tests/qtest/npcm7xx_emc-test.c | 41 | +++ b/include/hw/intc/exynos4210_combiner.h |
20 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
21 | +/* | 43 | +/* |
22 | + * QTests for Nuvoton NPCM7xx EMC Modules. | 44 | + * Samsung exynos4210 Interrupt Combiner |
23 | + * | 45 | + * |
24 | + * Copyright 2020 Google LLC | 46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. |
47 | + * All rights reserved. | ||
48 | + * | ||
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | ||
25 | + * | 50 | + * |
26 | + * This program is free software; you can redistribute it and/or modify it | 51 | + * This program is free software; you can redistribute it and/or modify it |
27 | + * under the terms of the GNU General Public License as published by the | 52 | + * under the terms of the GNU General Public License as published by the |
28 | + * Free Software Foundation; either version 2 of the License, or | 53 | + * Free Software Foundation; either version 2 of the License, or (at your |
29 | + * (at your option) any later version. | 54 | + * option) any later version. |
30 | + * | 55 | + * |
31 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 56 | + * This program is distributed in the hope that it will be useful, |
32 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
33 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | 58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. |
34 | + * for more details. | 59 | + * See the GNU General Public License for more details. |
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
35 | + */ | 63 | + */ |
36 | + | 64 | + |
37 | +#include "qemu/osdep.h" | 65 | +#ifndef HW_INTC_EXYNOS4210_COMBINER |
38 | +#include "qemu-common.h" | 66 | +#define HW_INTC_EXYNOS4210_COMBINER |
39 | +#include "libqos/libqos.h" | ||
40 | +#include "qapi/qmp/qdict.h" | ||
41 | +#include "qapi/qmp/qnum.h" | ||
42 | +#include "qemu/bitops.h" | ||
43 | +#include "qemu/iov.h" | ||
44 | + | 67 | + |
45 | +/* Name of the emc device. */ | 68 | +#include "hw/sysbus.h" |
46 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
47 | + | 69 | + |
48 | +/* Timeout for various operations, in seconds. */ | 70 | +/* |
49 | +#define TIMEOUT_SECONDS 10 | 71 | + * State for each output signal of internal combiner |
72 | + */ | ||
73 | +typedef struct CombinerGroupState { | ||
74 | + uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
75 | + uint8_t src_pending; /* Pending source interrupts before masking */ | ||
76 | +} CombinerGroupState; | ||
50 | + | 77 | + |
51 | +/* Address in memory of the descriptor. */ | 78 | +#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" |
52 | +#define DESC_ADDR (1 << 20) /* 1 MiB */ | 79 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) |
53 | + | 80 | + |
54 | +/* Address in memory of the data packet. */ | 81 | +/* Number of groups and total number of interrupts for the internal combiner */ |
55 | +#define DATA_ADDR (DESC_ADDR + 4096) | 82 | +#define IIC_NGRP 64 |
83 | +#define IIC_NIRQ (IIC_NGRP * 8) | ||
84 | +#define IIC_REGSET_SIZE 0x41 | ||
56 | + | 85 | + |
57 | +#define CRC_LENGTH 4 | 86 | +struct Exynos4210CombinerState { |
87 | + SysBusDevice parent_obj; | ||
58 | + | 88 | + |
59 | +#define NUM_TX_DESCRIPTORS 3 | 89 | + MemoryRegion iomem; |
60 | +#define NUM_RX_DESCRIPTORS 2 | ||
61 | + | 90 | + |
62 | +/* Size of tx,rx test buffers. */ | 91 | + struct CombinerGroupState group[IIC_NGRP]; |
63 | +#define TX_DATA_LEN 64 | 92 | + uint32_t reg_set[IIC_REGSET_SIZE]; |
64 | +#define RX_DATA_LEN 64 | 93 | + uint32_t icipsr[2]; |
94 | + uint32_t external; /* 1 means that this combiner is external */ | ||
65 | + | 95 | + |
66 | +#define TX_STEP_COUNT 10000 | 96 | + qemu_irq output_irq[IIC_NGRP]; |
67 | +#define RX_STEP_COUNT 10000 | ||
68 | + | ||
69 | +/* 32-bit register indices. */ | ||
70 | +typedef enum NPCM7xxPWMRegister { | ||
71 | + /* Control registers. */ | ||
72 | + REG_CAMCMR, | ||
73 | + REG_CAMEN, | ||
74 | + | ||
75 | + /* There are 16 CAMn[ML] registers. */ | ||
76 | + REG_CAMM_BASE, | ||
77 | + REG_CAML_BASE, | ||
78 | + | ||
79 | + REG_TXDLSA = 0x22, | ||
80 | + REG_RXDLSA, | ||
81 | + REG_MCMDR, | ||
82 | + REG_MIID, | ||
83 | + REG_MIIDA, | ||
84 | + REG_FFTCR, | ||
85 | + REG_TSDR, | ||
86 | + REG_RSDR, | ||
87 | + REG_DMARFC, | ||
88 | + REG_MIEN, | ||
89 | + | ||
90 | + /* Status registers. */ | ||
91 | + REG_MISTA, | ||
92 | + REG_MGSTA, | ||
93 | + REG_MPCNT, | ||
94 | + REG_MRPC, | ||
95 | + REG_MRPCC, | ||
96 | + REG_MREPC, | ||
97 | + REG_DMARFS, | ||
98 | + REG_CTXDSA, | ||
99 | + REG_CTXBSA, | ||
100 | + REG_CRXDSA, | ||
101 | + REG_CRXBSA, | ||
102 | + | ||
103 | + NPCM7XX_NUM_EMC_REGS, | ||
104 | +} NPCM7xxPWMRegister; | ||
105 | + | ||
106 | +enum { NUM_CAMML_REGS = 16 }; | ||
107 | + | ||
108 | +/* REG_CAMCMR fields */ | ||
109 | +/* Enable CAM Compare */ | ||
110 | +#define REG_CAMCMR_ECMP (1 << 4) | ||
111 | +/* Accept Unicast Packet */ | ||
112 | +#define REG_CAMCMR_AUP (1 << 0) | ||
113 | + | ||
114 | +/* REG_MCMDR fields */ | ||
115 | +/* Software Reset */ | ||
116 | +#define REG_MCMDR_SWR (1 << 24) | ||
117 | +/* Frame Transmission On */ | ||
118 | +#define REG_MCMDR_TXON (1 << 8) | ||
119 | +/* Accept Long Packet */ | ||
120 | +#define REG_MCMDR_ALP (1 << 1) | ||
121 | +/* Frame Reception On */ | ||
122 | +#define REG_MCMDR_RXON (1 << 0) | ||
123 | + | ||
124 | +/* REG_MIEN fields */ | ||
125 | +/* Enable Transmit Completion Interrupt */ | ||
126 | +#define REG_MIEN_ENTXCP (1 << 18) | ||
127 | +/* Enable Transmit Interrupt */ | ||
128 | +#define REG_MIEN_ENTXINTR (1 << 16) | ||
129 | +/* Enable Receive Good Interrupt */ | ||
130 | +#define REG_MIEN_ENRXGD (1 << 4) | ||
131 | +/* ENable Receive Interrupt */ | ||
132 | +#define REG_MIEN_ENRXINTR (1 << 0) | ||
133 | + | ||
134 | +/* REG_MISTA fields */ | ||
135 | +/* Transmit Bus Error Interrupt */ | ||
136 | +#define REG_MISTA_TXBERR (1 << 24) | ||
137 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
138 | +#define REG_MISTA_TDU (1 << 23) | ||
139 | +/* Transmit Completion Interrupt */ | ||
140 | +#define REG_MISTA_TXCP (1 << 18) | ||
141 | +/* Transmit Interrupt */ | ||
142 | +#define REG_MISTA_TXINTR (1 << 16) | ||
143 | +/* Receive Bus Error Interrupt */ | ||
144 | +#define REG_MISTA_RXBERR (1 << 11) | ||
145 | +/* Receive Descriptor Unavailable Interrupt */ | ||
146 | +#define REG_MISTA_RDU (1 << 10) | ||
147 | +/* DMA Early Notification Interrupt */ | ||
148 | +#define REG_MISTA_DENI (1 << 9) | ||
149 | +/* Maximum Frame Length Interrupt */ | ||
150 | +#define REG_MISTA_DFOI (1 << 8) | ||
151 | +/* Receive Good Interrupt */ | ||
152 | +#define REG_MISTA_RXGD (1 << 4) | ||
153 | +/* Packet Too Long Interrupt */ | ||
154 | +#define REG_MISTA_PTLE (1 << 3) | ||
155 | +/* Receive Interrupt */ | ||
156 | +#define REG_MISTA_RXINTR (1 << 0) | ||
157 | + | ||
158 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
159 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
160 | + | ||
161 | +struct NPCM7xxEMCTxDesc { | ||
162 | + uint32_t flags; | ||
163 | + uint32_t txbsa; | ||
164 | + uint32_t status_and_length; | ||
165 | + uint32_t ntxdsa; | ||
166 | +}; | 97 | +}; |
167 | + | 98 | + |
168 | +struct NPCM7xxEMCRxDesc { | 99 | +#endif |
169 | + uint32_t status_and_length; | 100 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
170 | + uint32_t rxbsa; | ||
171 | + uint32_t reserved; | ||
172 | + uint32_t nrxdsa; | ||
173 | +}; | ||
174 | + | ||
175 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
176 | +/* Owner: 0 = cpu, 1 = emc */ | ||
177 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
178 | +/* Transmit interrupt enable */ | ||
179 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
180 | + | ||
181 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
182 | +/* Transmission complete */ | ||
183 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
184 | +/* Transmit interrupt */ | ||
185 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
186 | + | ||
187 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
188 | +/* Owner: 0b00 = cpu, 0b10 = emc */ | ||
189 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
190 | +#define RX_DESC_STATUS_OWNER_MASK 0xc0000000 | ||
191 | +/* Frame Reception Complete */ | ||
192 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
193 | +/* Packet too long */ | ||
194 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
195 | +/* Receive Interrupt */ | ||
196 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
197 | + | ||
198 | +#define RX_DESC_PKT_LEN(word) ((uint32_t) (word) & 0xffff) | ||
199 | + | ||
200 | +typedef struct EMCModule { | ||
201 | + int rx_irq; | ||
202 | + int tx_irq; | ||
203 | + uint64_t base_addr; | ||
204 | +} EMCModule; | ||
205 | + | ||
206 | +typedef struct TestData { | ||
207 | + const EMCModule *module; | ||
208 | +} TestData; | ||
209 | + | ||
210 | +static const EMCModule emc_module_list[] = { | ||
211 | + { | ||
212 | + .rx_irq = 15, | ||
213 | + .tx_irq = 16, | ||
214 | + .base_addr = 0xf0825000 | ||
215 | + }, | ||
216 | + { | ||
217 | + .rx_irq = 114, | ||
218 | + .tx_irq = 115, | ||
219 | + .base_addr = 0xf0826000 | ||
220 | + } | ||
221 | +}; | ||
222 | + | ||
223 | +/* Returns the index of the EMC module. */ | ||
224 | +static int emc_module_index(const EMCModule *mod) | ||
225 | +{ | ||
226 | + ptrdiff_t diff = mod - emc_module_list; | ||
227 | + | ||
228 | + g_assert_true(diff >= 0 && diff < ARRAY_SIZE(emc_module_list)); | ||
229 | + | ||
230 | + return diff; | ||
231 | +} | ||
232 | + | ||
233 | +static void packet_test_clear(void *sockets) | ||
234 | +{ | ||
235 | + int *test_sockets = sockets; | ||
236 | + | ||
237 | + close(test_sockets[0]); | ||
238 | + g_free(test_sockets); | ||
239 | +} | ||
240 | + | ||
241 | +static int *packet_test_init(int module_num, GString *cmd_line) | ||
242 | +{ | ||
243 | + int *test_sockets = g_new(int, 2); | ||
244 | + int ret = socketpair(PF_UNIX, SOCK_STREAM, 0, test_sockets); | ||
245 | + g_assert_cmpint(ret, != , -1); | ||
246 | + | ||
247 | + /* | ||
248 | + * KISS and use -nic. We specify two nics (both emc{0,1}) because there's | ||
249 | + * currently no way to specify only emc1: The driver implicitly relies on | ||
250 | + * emc[i] == nd_table[i]. | ||
251 | + */ | ||
252 | + if (module_num == 0) { | ||
253 | + g_string_append_printf(cmd_line, | ||
254 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " " | ||
255 | + " -nic user,model=" TYPE_NPCM7XX_EMC " ", | ||
256 | + test_sockets[1]); | ||
257 | + } else { | ||
258 | + g_string_append_printf(cmd_line, | ||
259 | + " -nic user,model=" TYPE_NPCM7XX_EMC " " | ||
260 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " ", | ||
261 | + test_sockets[1]); | ||
262 | + } | ||
263 | + | ||
264 | + g_test_queue_destroy(packet_test_clear, test_sockets); | ||
265 | + return test_sockets; | ||
266 | +} | ||
267 | + | ||
268 | +static uint32_t emc_read(QTestState *qts, const EMCModule *mod, | ||
269 | + NPCM7xxPWMRegister regno) | ||
270 | +{ | ||
271 | + return qtest_readl(qts, mod->base_addr + regno * sizeof(uint32_t)); | ||
272 | +} | ||
273 | + | ||
274 | +static void emc_write(QTestState *qts, const EMCModule *mod, | ||
275 | + NPCM7xxPWMRegister regno, uint32_t value) | ||
276 | +{ | ||
277 | + qtest_writel(qts, mod->base_addr + regno * sizeof(uint32_t), value); | ||
278 | +} | ||
279 | + | ||
280 | +static void emc_read_tx_desc(QTestState *qts, uint32_t addr, | ||
281 | + NPCM7xxEMCTxDesc *desc) | ||
282 | +{ | ||
283 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
284 | + desc->flags = le32_to_cpu(desc->flags); | ||
285 | + desc->txbsa = le32_to_cpu(desc->txbsa); | ||
286 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
287 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | ||
288 | +} | ||
289 | + | ||
290 | +static void emc_write_tx_desc(QTestState *qts, const NPCM7xxEMCTxDesc *desc, | ||
291 | + uint32_t addr) | ||
292 | +{ | ||
293 | + NPCM7xxEMCTxDesc le_desc; | ||
294 | + | ||
295 | + le_desc.flags = cpu_to_le32(desc->flags); | ||
296 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | ||
297 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
298 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | ||
299 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
300 | +} | ||
301 | + | ||
302 | +static void emc_read_rx_desc(QTestState *qts, uint32_t addr, | ||
303 | + NPCM7xxEMCRxDesc *desc) | ||
304 | +{ | ||
305 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
306 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
307 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | ||
308 | + desc->reserved = le32_to_cpu(desc->reserved); | ||
309 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | ||
310 | +} | ||
311 | + | ||
312 | +static void emc_write_rx_desc(QTestState *qts, const NPCM7xxEMCRxDesc *desc, | ||
313 | + uint32_t addr) | ||
314 | +{ | ||
315 | + NPCM7xxEMCRxDesc le_desc; | ||
316 | + | ||
317 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
318 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | ||
319 | + le_desc.reserved = cpu_to_le32(desc->reserved); | ||
320 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | ||
321 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
322 | +} | ||
323 | + | ||
324 | +/* | ||
325 | + * Reset the EMC module. | ||
326 | + * The module must be reset before, e.g., TXDLSA,RXDLSA are changed. | ||
327 | + */ | ||
328 | +static bool emc_soft_reset(QTestState *qts, const EMCModule *mod) | ||
329 | +{ | ||
330 | + uint32_t val; | ||
331 | + uint64_t end_time; | ||
332 | + | ||
333 | + emc_write(qts, mod, REG_MCMDR, REG_MCMDR_SWR); | ||
334 | + | ||
335 | + /* | ||
336 | + * Wait for device to reset as the linux driver does. | ||
337 | + * During reset the AHB reads 0 for all registers. So first wait for | ||
338 | + * something that resets to non-zero, and then wait for SWR becoming 0. | ||
339 | + */ | ||
340 | + end_time = g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
341 | + | ||
342 | + do { | ||
343 | + qtest_clock_step(qts, 100); | ||
344 | + val = emc_read(qts, mod, REG_FFTCR); | ||
345 | + } while (val == 0 && g_get_monotonic_time() < end_time); | ||
346 | + if (val != 0) { | ||
347 | + do { | ||
348 | + qtest_clock_step(qts, 100); | ||
349 | + val = emc_read(qts, mod, REG_MCMDR); | ||
350 | + if ((val & REG_MCMDR_SWR) == 0) { | ||
351 | + /* | ||
352 | + * N.B. The CAMs have been reset here, so macaddr matching of | ||
353 | + * incoming packets will not work. | ||
354 | + */ | ||
355 | + return true; | ||
356 | + } | ||
357 | + } while (g_get_monotonic_time() < end_time); | ||
358 | + } | ||
359 | + | ||
360 | + g_message("%s: Timeout expired", __func__); | ||
361 | + return false; | ||
362 | +} | ||
363 | + | ||
364 | +/* Check emc registers are reset to default value. */ | ||
365 | +static void test_init(gconstpointer test_data) | ||
366 | +{ | ||
367 | + const TestData *td = test_data; | ||
368 | + const EMCModule *mod = td->module; | ||
369 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
370 | + int i; | ||
371 | + | ||
372 | +#define CHECK_REG(regno, value) \ | ||
373 | + do { \ | ||
374 | + g_assert_cmphex(emc_read(qts, mod, (regno)), ==, (value)); \ | ||
375 | + } while (0) | ||
376 | + | ||
377 | + CHECK_REG(REG_CAMCMR, 0); | ||
378 | + CHECK_REG(REG_CAMEN, 0); | ||
379 | + CHECK_REG(REG_TXDLSA, 0xfffffffc); | ||
380 | + CHECK_REG(REG_RXDLSA, 0xfffffffc); | ||
381 | + CHECK_REG(REG_MCMDR, 0); | ||
382 | + CHECK_REG(REG_MIID, 0); | ||
383 | + CHECK_REG(REG_MIIDA, 0x00900000); | ||
384 | + CHECK_REG(REG_FFTCR, 0x0101); | ||
385 | + CHECK_REG(REG_DMARFC, 0x0800); | ||
386 | + CHECK_REG(REG_MIEN, 0); | ||
387 | + CHECK_REG(REG_MISTA, 0); | ||
388 | + CHECK_REG(REG_MGSTA, 0); | ||
389 | + CHECK_REG(REG_MPCNT, 0x7fff); | ||
390 | + CHECK_REG(REG_MRPC, 0); | ||
391 | + CHECK_REG(REG_MRPCC, 0); | ||
392 | + CHECK_REG(REG_MREPC, 0); | ||
393 | + CHECK_REG(REG_DMARFS, 0); | ||
394 | + CHECK_REG(REG_CTXDSA, 0); | ||
395 | + CHECK_REG(REG_CTXBSA, 0); | ||
396 | + CHECK_REG(REG_CRXDSA, 0); | ||
397 | + CHECK_REG(REG_CRXBSA, 0); | ||
398 | + | ||
399 | +#undef CHECK_REG | ||
400 | + | ||
401 | + for (i = 0; i < NUM_CAMML_REGS; ++i) { | ||
402 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAMM_BASE + i * 2), ==, | ||
403 | + 0); | ||
404 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAML_BASE + i * 2), ==, | ||
405 | + 0); | ||
406 | + } | ||
407 | + | ||
408 | + qtest_quit(qts); | ||
409 | +} | ||
410 | + | ||
411 | +static bool emc_wait_irq(QTestState *qts, const EMCModule *mod, int step, | ||
412 | + bool is_tx) | ||
413 | +{ | ||
414 | + uint64_t end_time = | ||
415 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
416 | + | ||
417 | + do { | ||
418 | + if (qtest_get_irq(qts, is_tx ? mod->tx_irq : mod->rx_irq)) { | ||
419 | + return true; | ||
420 | + } | ||
421 | + qtest_clock_step(qts, step); | ||
422 | + } while (g_get_monotonic_time() < end_time); | ||
423 | + | ||
424 | + g_message("%s: Timeout expired", __func__); | ||
425 | + return false; | ||
426 | +} | ||
427 | + | ||
428 | +static bool emc_wait_mista(QTestState *qts, const EMCModule *mod, int step, | ||
429 | + uint32_t flag) | ||
430 | +{ | ||
431 | + uint64_t end_time = | ||
432 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
433 | + | ||
434 | + do { | ||
435 | + uint32_t mista = emc_read(qts, mod, REG_MISTA); | ||
436 | + if (mista & flag) { | ||
437 | + return true; | ||
438 | + } | ||
439 | + qtest_clock_step(qts, step); | ||
440 | + } while (g_get_monotonic_time() < end_time); | ||
441 | + | ||
442 | + g_message("%s: Timeout expired", __func__); | ||
443 | + return false; | ||
444 | +} | ||
445 | + | ||
446 | +static bool wait_socket_readable(int fd) | ||
447 | +{ | ||
448 | + fd_set read_fds; | ||
449 | + struct timeval tv; | ||
450 | + int rv; | ||
451 | + | ||
452 | + FD_ZERO(&read_fds); | ||
453 | + FD_SET(fd, &read_fds); | ||
454 | + tv.tv_sec = TIMEOUT_SECONDS; | ||
455 | + tv.tv_usec = 0; | ||
456 | + rv = select(fd + 1, &read_fds, NULL, NULL, &tv); | ||
457 | + if (rv == -1) { | ||
458 | + perror("select"); | ||
459 | + } else if (rv == 0) { | ||
460 | + g_message("%s: Timeout expired", __func__); | ||
461 | + } | ||
462 | + return rv == 1; | ||
463 | +} | ||
464 | + | ||
465 | +/* Initialize *desc (in host endian format). */ | ||
466 | +static void init_tx_desc(NPCM7xxEMCTxDesc *desc, size_t count, | ||
467 | + uint32_t desc_addr) | ||
468 | +{ | ||
469 | + g_assert(count >= 2); | ||
470 | + memset(&desc[0], 0, sizeof(*desc) * count); | ||
471 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
472 | + for (size_t i = 0; i < count - 1; ++i) { | ||
473 | + desc[i].flags = | ||
474 | + (TX_DESC_FLAG_OWNER_MASK | /* owner = 1: emc */ | ||
475 | + TX_DESC_FLAG_INTEN | | ||
476 | + 0 | /* crc append = 0 */ | ||
477 | + 0 /* padding enable = 0 */); | ||
478 | + desc[i].status_and_length = | ||
479 | + (0 | /* collision count = 0 */ | ||
480 | + 0 | /* SQE = 0 */ | ||
481 | + 0 | /* PAU = 0 */ | ||
482 | + 0 | /* TXHA = 0 */ | ||
483 | + 0 | /* LC = 0 */ | ||
484 | + 0 | /* TXABT = 0 */ | ||
485 | + 0 | /* NCS = 0 */ | ||
486 | + 0 | /* EXDEF = 0 */ | ||
487 | + 0 | /* TXCP = 0 */ | ||
488 | + 0 | /* DEF = 0 */ | ||
489 | + 0 | /* TXINTR = 0 */ | ||
490 | + 0 /* length filled in later */); | ||
491 | + desc[i].ntxdsa = desc_addr + (i + 1) * sizeof(*desc); | ||
492 | + } | ||
493 | +} | ||
494 | + | ||
495 | +static void enable_tx(QTestState *qts, const EMCModule *mod, | ||
496 | + const NPCM7xxEMCTxDesc *desc, size_t count, | ||
497 | + uint32_t desc_addr, uint32_t mien_flags) | ||
498 | +{ | ||
499 | + /* Write the descriptors to guest memory. */ | ||
500 | + for (size_t i = 0; i < count; ++i) { | ||
501 | + emc_write_tx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
502 | + } | ||
503 | + | ||
504 | + /* Trigger sending the packet. */ | ||
505 | + /* The module must be reset before changing TXDLSA. */ | ||
506 | + g_assert(emc_soft_reset(qts, mod)); | ||
507 | + emc_write(qts, mod, REG_TXDLSA, desc_addr); | ||
508 | + emc_write(qts, mod, REG_CTXDSA, ~0); | ||
509 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENTXCP | mien_flags); | ||
510 | + { | ||
511 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
512 | + mcmdr |= REG_MCMDR_TXON; | ||
513 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
514 | + } | ||
515 | + | ||
516 | + /* Prod the device to send the packet. */ | ||
517 | + emc_write(qts, mod, REG_TSDR, 1); | ||
518 | +} | ||
519 | + | ||
520 | +static void emc_send_verify1(QTestState *qts, const EMCModule *mod, int fd, | ||
521 | + bool with_irq, uint32_t desc_addr, | ||
522 | + uint32_t next_desc_addr, | ||
523 | + const char *test_data, int test_size) | ||
524 | +{ | ||
525 | + NPCM7xxEMCTxDesc result_desc; | ||
526 | + uint32_t expected_mask, expected_value, recv_len; | ||
527 | + int ret; | ||
528 | + char buffer[TX_DATA_LEN]; | ||
529 | + | ||
530 | + g_assert(wait_socket_readable(fd)); | ||
531 | + | ||
532 | + /* Read the descriptor back. */ | ||
533 | + emc_read_tx_desc(qts, desc_addr, &result_desc); | ||
534 | + /* Descriptor should be owned by cpu now. */ | ||
535 | + g_assert((result_desc.flags & TX_DESC_FLAG_OWNER_MASK) == 0); | ||
536 | + /* Test the status bits, ignoring the length field. */ | ||
537 | + expected_mask = 0xffff << 16; | ||
538 | + expected_value = TX_DESC_STATUS_TXCP; | ||
539 | + if (with_irq) { | ||
540 | + expected_value |= TX_DESC_STATUS_TXINTR; | ||
541 | + } | ||
542 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
543 | + expected_value); | ||
544 | + | ||
545 | + /* Check data sent to the backend. */ | ||
546 | + recv_len = ~0; | ||
547 | + ret = qemu_recv(fd, &recv_len, sizeof(recv_len), MSG_DONTWAIT); | ||
548 | + g_assert_cmpint(ret, == , sizeof(recv_len)); | ||
549 | + | ||
550 | + g_assert(wait_socket_readable(fd)); | ||
551 | + memset(buffer, 0xff, sizeof(buffer)); | ||
552 | + ret = qemu_recv(fd, buffer, test_size, MSG_DONTWAIT); | ||
553 | + g_assert_cmpmem(buffer, ret, test_data, test_size); | ||
554 | +} | ||
555 | + | ||
556 | +static void emc_send_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
557 | + bool with_irq) | ||
558 | +{ | ||
559 | + NPCM7xxEMCTxDesc desc[NUM_TX_DESCRIPTORS]; | ||
560 | + uint32_t desc_addr = DESC_ADDR; | ||
561 | + static const char test1_data[] = "TEST1"; | ||
562 | + static const char test2_data[] = "Testing 1 2 3 ..."; | ||
563 | + uint32_t data1_addr = DATA_ADDR; | ||
564 | + uint32_t data2_addr = data1_addr + sizeof(test1_data); | ||
565 | + bool got_tdu; | ||
566 | + uint32_t end_desc_addr; | ||
567 | + | ||
568 | + /* Prepare test data buffer. */ | ||
569 | + qtest_memwrite(qts, data1_addr, test1_data, sizeof(test1_data)); | ||
570 | + qtest_memwrite(qts, data2_addr, test2_data, sizeof(test2_data)); | ||
571 | + | ||
572 | + init_tx_desc(&desc[0], NUM_TX_DESCRIPTORS, desc_addr); | ||
573 | + desc[0].txbsa = data1_addr; | ||
574 | + desc[0].status_and_length |= sizeof(test1_data); | ||
575 | + desc[1].txbsa = data2_addr; | ||
576 | + desc[1].status_and_length |= sizeof(test2_data); | ||
577 | + | ||
578 | + enable_tx(qts, mod, &desc[0], NUM_TX_DESCRIPTORS, desc_addr, | ||
579 | + with_irq ? REG_MIEN_ENTXINTR : 0); | ||
580 | + | ||
581 | + /* | ||
582 | + * It's problematic to observe the interrupt for each packet. | ||
583 | + * Instead just wait until all the packets go out. | ||
584 | + */ | ||
585 | + got_tdu = false; | ||
586 | + while (!got_tdu) { | ||
587 | + if (with_irq) { | ||
588 | + g_assert_true(emc_wait_irq(qts, mod, TX_STEP_COUNT, | ||
589 | + /*is_tx=*/true)); | ||
590 | + } else { | ||
591 | + g_assert_true(emc_wait_mista(qts, mod, TX_STEP_COUNT, | ||
592 | + REG_MISTA_TXINTR)); | ||
593 | + } | ||
594 | + got_tdu = !!(emc_read(qts, mod, REG_MISTA) & REG_MISTA_TDU); | ||
595 | + /* If we don't have TDU yet, reset the interrupt. */ | ||
596 | + if (!got_tdu) { | ||
597 | + emc_write(qts, mod, REG_MISTA, | ||
598 | + emc_read(qts, mod, REG_MISTA) & 0xffff0000); | ||
599 | + } | ||
600 | + } | ||
601 | + | ||
602 | + end_desc_addr = desc_addr + 2 * sizeof(desc[0]); | ||
603 | + g_assert_cmphex(emc_read(qts, mod, REG_CTXDSA), ==, end_desc_addr); | ||
604 | + g_assert_cmphex(emc_read(qts, mod, REG_MISTA), ==, | ||
605 | + REG_MISTA_TXCP | REG_MISTA_TXINTR | REG_MISTA_TDU); | ||
606 | + | ||
607 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
608 | + desc_addr, end_desc_addr, | ||
609 | + test1_data, sizeof(test1_data)); | ||
610 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
611 | + desc_addr + sizeof(desc[0]), end_desc_addr, | ||
612 | + test2_data, sizeof(test2_data)); | ||
613 | +} | ||
614 | + | ||
615 | +/* Initialize *desc (in host endian format). */ | ||
616 | +static void init_rx_desc(NPCM7xxEMCRxDesc *desc, size_t count, | ||
617 | + uint32_t desc_addr, uint32_t data_addr) | ||
618 | +{ | ||
619 | + g_assert_true(count >= 2); | ||
620 | + memset(desc, 0, sizeof(*desc) * count); | ||
621 | + desc[0].rxbsa = data_addr; | ||
622 | + desc[0].status_and_length = | ||
623 | + (0b10 << RX_DESC_STATUS_OWNER_SHIFT | /* owner = 10: emc */ | ||
624 | + 0 | /* RP = 0 */ | ||
625 | + 0 | /* ALIE = 0 */ | ||
626 | + 0 | /* RXGD = 0 */ | ||
627 | + 0 | /* PTLE = 0 */ | ||
628 | + 0 | /* CRCE = 0 */ | ||
629 | + 0 | /* RXINTR = 0 */ | ||
630 | + 0 /* length (filled in later) */); | ||
631 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
632 | + desc[0].nrxdsa = desc_addr + sizeof(*desc); | ||
633 | +} | ||
634 | + | ||
635 | +static void enable_rx(QTestState *qts, const EMCModule *mod, | ||
636 | + const NPCM7xxEMCRxDesc *desc, size_t count, | ||
637 | + uint32_t desc_addr, uint32_t mien_flags, | ||
638 | + uint32_t mcmdr_flags) | ||
639 | +{ | ||
640 | + /* | ||
641 | + * Write the descriptor to guest memory. | ||
642 | + * FWIW, IWBN if the docs said the buffer needs to be at least DMARFC | ||
643 | + * bytes. | ||
644 | + */ | ||
645 | + for (size_t i = 0; i < count; ++i) { | ||
646 | + emc_write_rx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
647 | + } | ||
648 | + | ||
649 | + /* Trigger receiving the packet. */ | ||
650 | + /* The module must be reset before changing RXDLSA. */ | ||
651 | + g_assert(emc_soft_reset(qts, mod)); | ||
652 | + emc_write(qts, mod, REG_RXDLSA, desc_addr); | ||
653 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENRXGD | mien_flags); | ||
654 | + | ||
655 | + /* | ||
656 | + * We don't know what the device's macaddr is, so just accept all | ||
657 | + * unicast packets (AUP). | ||
658 | + */ | ||
659 | + emc_write(qts, mod, REG_CAMCMR, REG_CAMCMR_AUP); | ||
660 | + emc_write(qts, mod, REG_CAMEN, 1 << 0); | ||
661 | + { | ||
662 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
663 | + mcmdr |= REG_MCMDR_RXON | mcmdr_flags; | ||
664 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
665 | + } | ||
666 | + | ||
667 | + /* Prod the device to accept a packet. */ | ||
668 | + emc_write(qts, mod, REG_RSDR, 1); | ||
669 | +} | ||
670 | + | ||
671 | +static void emc_recv_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
672 | + bool with_irq) | ||
673 | +{ | ||
674 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
675 | + uint32_t desc_addr = DESC_ADDR; | ||
676 | + uint32_t data_addr = DATA_ADDR; | ||
677 | + int ret; | ||
678 | + uint32_t expected_mask, expected_value; | ||
679 | + NPCM7xxEMCRxDesc result_desc; | ||
680 | + | ||
681 | + /* Prepare test data buffer. */ | ||
682 | + const char test[RX_DATA_LEN] = "TEST"; | ||
683 | + int len = htonl(sizeof(test)); | ||
684 | + const struct iovec iov[] = { | ||
685 | + { | ||
686 | + .iov_base = &len, | ||
687 | + .iov_len = sizeof(len), | ||
688 | + },{ | ||
689 | + .iov_base = (char *) test, | ||
690 | + .iov_len = sizeof(test), | ||
691 | + }, | ||
692 | + }; | ||
693 | + | ||
694 | + /* | ||
695 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
696 | + * may get swallowed by an active device of an earlier test. | ||
697 | + */ | ||
698 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
699 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
700 | + with_irq ? REG_MIEN_ENRXINTR : 0, 0); | ||
701 | + | ||
702 | + /* Send test packet to device's socket. */ | ||
703 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test)); | ||
704 | + g_assert_cmpint(ret, == , sizeof(test) + sizeof(len)); | ||
705 | + | ||
706 | + /* Wait for RX interrupt. */ | ||
707 | + if (with_irq) { | ||
708 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
709 | + } else { | ||
710 | + g_assert_true(emc_wait_mista(qts, mod, RX_STEP_COUNT, REG_MISTA_RXGD)); | ||
711 | + } | ||
712 | + | ||
713 | + g_assert_cmphex(emc_read(qts, mod, REG_CRXDSA), ==, | ||
714 | + desc_addr + sizeof(desc[0])); | ||
715 | + | ||
716 | + expected_mask = 0xffff; | ||
717 | + expected_value = (REG_MISTA_DENI | | ||
718 | + REG_MISTA_RXGD | | ||
719 | + REG_MISTA_RXINTR); | ||
720 | + g_assert_cmphex((emc_read(qts, mod, REG_MISTA) & expected_mask), | ||
721 | + ==, expected_value); | ||
722 | + | ||
723 | + /* Read the descriptor back. */ | ||
724 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
725 | + /* Descriptor should be owned by cpu now. */ | ||
726 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
727 | + /* Test the status bits, ignoring the length field. */ | ||
728 | + expected_mask = 0xffff << 16; | ||
729 | + expected_value = RX_DESC_STATUS_RXGD; | ||
730 | + if (with_irq) { | ||
731 | + expected_value |= RX_DESC_STATUS_RXINTR; | ||
732 | + } | ||
733 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
734 | + expected_value); | ||
735 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
736 | + RX_DATA_LEN + CRC_LENGTH); | ||
737 | + | ||
738 | + { | ||
739 | + char buffer[RX_DATA_LEN]; | ||
740 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
741 | + g_assert_cmpstr(buffer, == , "TEST"); | ||
742 | + } | ||
743 | +} | ||
744 | + | ||
745 | +static void emc_test_ptle(QTestState *qts, const EMCModule *mod, int fd) | ||
746 | +{ | ||
747 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
748 | + uint32_t desc_addr = DESC_ADDR; | ||
749 | + uint32_t data_addr = DATA_ADDR; | ||
750 | + int ret; | ||
751 | + NPCM7xxEMCRxDesc result_desc; | ||
752 | + uint32_t expected_mask, expected_value; | ||
753 | + | ||
754 | + /* Prepare test data buffer. */ | ||
755 | +#define PTLE_DATA_LEN 1600 | ||
756 | + char test_data[PTLE_DATA_LEN]; | ||
757 | + int len = htonl(sizeof(test_data)); | ||
758 | + const struct iovec iov[] = { | ||
759 | + { | ||
760 | + .iov_base = &len, | ||
761 | + .iov_len = sizeof(len), | ||
762 | + },{ | ||
763 | + .iov_base = (char *) test_data, | ||
764 | + .iov_len = sizeof(test_data), | ||
765 | + }, | ||
766 | + }; | ||
767 | + memset(test_data, 42, sizeof(test_data)); | ||
768 | + | ||
769 | + /* | ||
770 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
771 | + * may get swallowed by an active device of an earlier test. | ||
772 | + */ | ||
773 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
774 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
775 | + REG_MIEN_ENRXINTR, REG_MCMDR_ALP); | ||
776 | + | ||
777 | + /* Send test packet to device's socket. */ | ||
778 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test_data)); | ||
779 | + g_assert_cmpint(ret, == , sizeof(test_data) + sizeof(len)); | ||
780 | + | ||
781 | + /* Wait for RX interrupt. */ | ||
782 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
783 | + | ||
784 | + /* Read the descriptor back. */ | ||
785 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
786 | + /* Descriptor should be owned by cpu now. */ | ||
787 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
788 | + /* Test the status bits, ignoring the length field. */ | ||
789 | + expected_mask = 0xffff << 16; | ||
790 | + expected_value = (RX_DESC_STATUS_RXGD | | ||
791 | + RX_DESC_STATUS_PTLE | | ||
792 | + RX_DESC_STATUS_RXINTR); | ||
793 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
794 | + expected_value); | ||
795 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
796 | + PTLE_DATA_LEN + CRC_LENGTH); | ||
797 | + | ||
798 | + { | ||
799 | + char buffer[PTLE_DATA_LEN]; | ||
800 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
801 | + g_assert(memcmp(buffer, test_data, PTLE_DATA_LEN) == 0); | ||
802 | + } | ||
803 | +} | ||
804 | + | ||
805 | +static void test_tx(gconstpointer test_data) | ||
806 | +{ | ||
807 | + const TestData *td = test_data; | ||
808 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | ||
809 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | ||
810 | + cmd_line); | ||
811 | + QTestState *qts = qtest_init(cmd_line->str); | ||
812 | + | ||
813 | + /* | ||
814 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | ||
815 | + * the fork and before the exec, but that will require some harness | ||
816 | + * improvements. | ||
817 | + */ | ||
818 | + close(test_sockets[1]); | ||
819 | + /* Defensive programming */ | ||
820 | + test_sockets[1] = -1; | ||
821 | + | ||
822 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
823 | + | ||
824 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
825 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
826 | + | ||
827 | + qtest_quit(qts); | ||
828 | +} | ||
829 | + | ||
830 | +static void test_rx(gconstpointer test_data) | ||
831 | +{ | ||
832 | + const TestData *td = test_data; | ||
833 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | ||
834 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | ||
835 | + cmd_line); | ||
836 | + QTestState *qts = qtest_init(cmd_line->str); | ||
837 | + | ||
838 | + /* | ||
839 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | ||
840 | + * the fork and before the exec, but that will require some harness | ||
841 | + * improvements. | ||
842 | + */ | ||
843 | + close(test_sockets[1]); | ||
844 | + /* Defensive programming */ | ||
845 | + test_sockets[1] = -1; | ||
846 | + | ||
847 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
848 | + | ||
849 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
850 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
851 | + emc_test_ptle(qts, td->module, test_sockets[0]); | ||
852 | + | ||
853 | + qtest_quit(qts); | ||
854 | +} | ||
855 | + | ||
856 | +static void emc_add_test(const char *name, const TestData* td, | ||
857 | + GTestDataFunc fn) | ||
858 | +{ | ||
859 | + g_autofree char *full_name = g_strdup_printf( | ||
860 | + "npcm7xx_emc/emc[%d]/%s", emc_module_index(td->module), name); | ||
861 | + qtest_add_data_func(full_name, td, fn); | ||
862 | +} | ||
863 | +#define add_test(name, td) emc_add_test(#name, td, test_##name) | ||
864 | + | ||
865 | +int main(int argc, char **argv) | ||
866 | +{ | ||
867 | + TestData test_data_list[ARRAY_SIZE(emc_module_list)]; | ||
868 | + | ||
869 | + g_test_init(&argc, &argv, NULL); | ||
870 | + | ||
871 | + for (int i = 0; i < ARRAY_SIZE(emc_module_list); ++i) { | ||
872 | + TestData *td = &test_data_list[i]; | ||
873 | + | ||
874 | + td->module = &emc_module_list[i]; | ||
875 | + | ||
876 | + add_test(init, td); | ||
877 | + add_test(tx, td); | ||
878 | + add_test(rx, td); | ||
879 | + } | ||
880 | + | ||
881 | + return g_test_run(); | ||
882 | +} | ||
883 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
884 | index XXXXXXX..XXXXXXX 100644 | 101 | index XXXXXXX..XXXXXXX 100644 |
885 | --- a/tests/qtest/meson.build | 102 | --- a/hw/arm/exynos4210.c |
886 | +++ b/tests/qtest/meson.build | 103 | +++ b/hw/arm/exynos4210.c |
887 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
888 | 'npcm7xx_rng-test', | 105 | } |
889 | 'npcm7xx_smbus-test', | 106 | |
890 | 'npcm7xx_timer-test', | 107 | /* Internal Interrupt Combiner */ |
891 | - 'npcm7xx_watchdog_timer-test'] | 108 | - dev = qdev_new("exynos4210.combiner"); |
892 | + 'npcm7xx_watchdog_timer-test'] + \ | 109 | - busdev = SYS_BUS_DEVICE(dev); |
893 | + (slirp.found() ? ['npcm7xx_emc-test'] : []) | 110 | - sysbus_realize_and_unref(busdev, &error_fatal); |
894 | qtests_arm = \ | 111 | + busdev = SYS_BUS_DEVICE(&s->int_combiner); |
895 | (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | 112 | + sysbus_realize(busdev, &error_fatal); |
896 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 113 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { |
114 | sysbus_connect_irq(busdev, n, | ||
115 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
116 | } | ||
117 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
118 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
119 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
120 | |||
121 | /* External Interrupt Combiner */ | ||
122 | - dev = qdev_new("exynos4210.combiner"); | ||
123 | - qdev_prop_set_uint32(dev, "external", 1); | ||
124 | - busdev = SYS_BUS_DEVICE(dev); | ||
125 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
126 | + qdev_prop_set_uint32(DEVICE(&s->ext_combiner), "external", 1); | ||
127 | + busdev = SYS_BUS_DEVICE(&s->ext_combiner); | ||
128 | + sysbus_realize(busdev, &error_fatal); | ||
129 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
130 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
131 | } | ||
132 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
133 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
134 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
135 | |||
136 | /* Initialize board IRQs. */ | ||
137 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
138 | |||
139 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
140 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
141 | + object_initialize_child(obj, "int-combiner", &s->int_combiner, | ||
142 | + TYPE_EXYNOS4210_COMBINER); | ||
143 | + object_initialize_child(obj, "ext-combiner", &s->ext_combiner, | ||
144 | + TYPE_EXYNOS4210_COMBINER); | ||
145 | } | ||
146 | |||
147 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
148 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | ||
149 | index XXXXXXX..XXXXXXX 100644 | ||
150 | --- a/hw/intc/exynos4210_combiner.c | ||
151 | +++ b/hw/intc/exynos4210_combiner.c | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | #include "hw/sysbus.h" | ||
154 | #include "migration/vmstate.h" | ||
155 | #include "qemu/module.h" | ||
156 | - | ||
157 | +#include "hw/intc/exynos4210_combiner.h" | ||
158 | #include "hw/arm/exynos4210.h" | ||
159 | #include "hw/hw.h" | ||
160 | #include "hw/irq.h" | ||
161 | @@ -XXX,XX +XXX,XX @@ | ||
162 | #define DPRINTF(fmt, ...) do {} while (0) | ||
163 | #endif | ||
164 | |||
165 | -#define IIC_NGRP 64 /* Internal Interrupt Combiner | ||
166 | - Groups number */ | ||
167 | -#define IIC_NIRQ (IIC_NGRP * 8)/* Internal Interrupt Combiner | ||
168 | - Interrupts number */ | ||
169 | #define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */ | ||
170 | -#define IIC_REGSET_SIZE 0x41 | ||
171 | - | ||
172 | -/* | ||
173 | - * State for each output signal of internal combiner | ||
174 | - */ | ||
175 | -typedef struct CombinerGroupState { | ||
176 | - uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
177 | - uint8_t src_pending; /* Pending source interrupts before masking */ | ||
178 | -} CombinerGroupState; | ||
179 | - | ||
180 | -#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | ||
181 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | ||
182 | - | ||
183 | -struct Exynos4210CombinerState { | ||
184 | - SysBusDevice parent_obj; | ||
185 | - | ||
186 | - MemoryRegion iomem; | ||
187 | - | ||
188 | - struct CombinerGroupState group[IIC_NGRP]; | ||
189 | - uint32_t reg_set[IIC_REGSET_SIZE]; | ||
190 | - uint32_t icipsr[2]; | ||
191 | - uint32_t external; /* 1 means that this combiner is external */ | ||
192 | - | ||
193 | - qemu_irq output_irq[IIC_NGRP]; | ||
194 | -}; | ||
195 | |||
196 | static const VMStateDescription vmstate_exynos4210_combiner_group_state = { | ||
197 | .name = "exynos4210.combiner.groupstate", | ||
897 | -- | 198 | -- |
898 | 2.20.1 | 199 | 2.25.1 |
899 | |||
900 | diff view generated by jsdifflib |
1 | For a long time now the UI layer has guaranteed that the console | 1 | The only time we use the int_combiner_irq[] and ext_combiner_irq[] |
---|---|---|---|
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | 2 | arrays in the Exynos4210Irq struct is during realize of the SoC -- we |
3 | code from the tc6393xb display device which was handling the | 3 | initialize them with the input IRQs of the combiner devices, and then |
4 | possibility that the console surface was some other format. | 4 | connect those to outputs of other devices in |
5 | exynos4210_init_board_irqs(). Now that the combiner objects are | ||
6 | easily accessible as s->int_combiner and s->ext_combiner we can make | ||
7 | the connections directly from one device to the other without going | ||
8 | via these arrays. | ||
9 | |||
10 | Since these are the only two remaining elements of Exynos4210Irq, | ||
11 | we can remove that struct entirely. | ||
5 | 12 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210215103215.4944-3-peter.maydell@linaro.org | 15 | Message-id: 20220404154658.565020-19-peter.maydell@linaro.org |
9 | --- | 16 | --- |
10 | include/ui/console.h | 10 ---------- | 17 | include/hw/arm/exynos4210.h | 6 ------ |
11 | hw/display/tc6393xb.c | 33 +-------------------------------- | 18 | hw/arm/exynos4210.c | 34 ++++++++-------------------------- |
12 | 2 files changed, 1 insertion(+), 42 deletions(-) | 19 | 2 files changed, 8 insertions(+), 32 deletions(-) |
13 | 20 | ||
14 | diff --git a/include/ui/console.h b/include/ui/console.h | 21 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/ui/console.h | 23 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/include/ui/console.h | 24 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ PixelFormat qemu_default_pixelformat(int bpp); | 25 | @@ -XXX,XX +XXX,XX @@ |
19 | DisplaySurface *qemu_create_displaysurface(int width, int height); | 26 | */ |
20 | void qemu_free_displaysurface(DisplaySurface *surface); | 27 | #define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) |
21 | 28 | ||
22 | -static inline int is_surface_bgr(DisplaySurface *surface) | 29 | -typedef struct Exynos4210Irq { |
30 | - qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
31 | - qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
32 | -} Exynos4210Irq; | ||
33 | - | ||
34 | struct Exynos4210State { | ||
35 | /*< private >*/ | ||
36 | SysBusDevice parent_obj; | ||
37 | /*< public >*/ | ||
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | ||
39 | - Exynos4210Irq irqs; | ||
40 | qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
41 | |||
42 | MemoryRegion chipid_mem; | ||
43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/arm/exynos4210.c | ||
46 | +++ b/hw/arm/exynos4210.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static int mapline_size(const int *mapline) | ||
48 | static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
49 | { | ||
50 | uint32_t grp, bit, irq_id, n; | ||
51 | - Exynos4210Irq *is = &s->irqs; | ||
52 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
53 | + DeviceState *intcdev = DEVICE(&s->int_combiner); | ||
54 | + DeviceState *extcdev = DEVICE(&s->ext_combiner); | ||
55 | int splitcount = 0; | ||
56 | DeviceState *splitter; | ||
57 | const int *mapline; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
59 | splitin = 0; | ||
60 | for (;;) { | ||
61 | s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
62 | - qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
63 | - qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
64 | + qdev_connect_gpio_out(splitter, splitin, | ||
65 | + qdev_get_gpio_in(intcdev, in)); | ||
66 | + qdev_connect_gpio_out(splitter, splitin + 1, | ||
67 | + qdev_get_gpio_in(extcdev, in)); | ||
68 | splitin += 2; | ||
69 | if (!mapline) { | ||
70 | break; | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
72 | qdev_realize(splitter, NULL, &error_abort); | ||
73 | splitcount++; | ||
74 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
75 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
76 | + qdev_connect_gpio_out(splitter, 0, qdev_get_gpio_in(intcdev, n)); | ||
77 | qdev_connect_gpio_out(splitter, 1, | ||
78 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
79 | } else { | ||
80 | - s->irq_table[n] = is->int_combiner_irq[n]; | ||
81 | + s->irq_table[n] = qdev_get_gpio_in(intcdev, n); | ||
82 | } | ||
83 | } | ||
84 | /* | ||
85 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
86 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
87 | } | ||
88 | |||
89 | -/* | ||
90 | - * Get Combiner input GPIO into irqs structure | ||
91 | - */ | ||
92 | -static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
93 | - DeviceState *dev, int ext) | ||
23 | -{ | 94 | -{ |
24 | - if (PIXMAN_FORMAT_BPP(surface->format) == 32 && | 95 | - int n; |
25 | - PIXMAN_FORMAT_TYPE(surface->format) == PIXMAN_TYPE_ABGR) { | 96 | - int max; |
26 | - return 1; | 97 | - qemu_irq *irq; |
27 | - } else { | 98 | - |
28 | - return 0; | 99 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
100 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
101 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
102 | - | ||
103 | - for (n = 0; n < max; n++) { | ||
104 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
29 | - } | 105 | - } |
30 | -} | 106 | -} |
31 | - | 107 | - |
32 | static inline int is_buffer_shared(DisplaySurface *surface) | 108 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
33 | { | 109 | 0x09, 0x00, 0x00, 0x00 }; |
34 | return !(surface->flags & QEMU_ALLOCATED_FLAG); | 110 | |
35 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | 111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
36 | index XXXXXXX..XXXXXXX 100644 | 112 | sysbus_connect_irq(busdev, n, |
37 | --- a/hw/display/tc6393xb.c | 113 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); |
38 | +++ b/hw/display/tc6393xb.c | 114 | } |
39 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | 115 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); |
40 | (uint32_t) addr, value & 0xff); | 116 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); |
41 | } | 117 | |
42 | 118 | /* External Interrupt Combiner */ | |
43 | -#define BITS 8 | 119 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
44 | -#include "tc6393xb_template.h" | 120 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { |
45 | -#define BITS 15 | 121 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); |
46 | -#include "tc6393xb_template.h" | 122 | } |
47 | -#define BITS 16 | 123 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); |
48 | -#include "tc6393xb_template.h" | 124 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); |
49 | -#define BITS 24 | 125 | |
50 | -#include "tc6393xb_template.h" | 126 | /* Initialize board IRQs. */ |
51 | #define BITS 32 | ||
52 | #include "tc6393xb_template.h" | ||
53 | |||
54 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | ||
55 | { | ||
56 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
57 | - | ||
58 | - switch (surface_bits_per_pixel(surface)) { | ||
59 | - case 8: | ||
60 | - tc6393xb_draw_graphic8(s); | ||
61 | - break; | ||
62 | - case 15: | ||
63 | - tc6393xb_draw_graphic15(s); | ||
64 | - break; | ||
65 | - case 16: | ||
66 | - tc6393xb_draw_graphic16(s); | ||
67 | - break; | ||
68 | - case 24: | ||
69 | - tc6393xb_draw_graphic24(s); | ||
70 | - break; | ||
71 | - case 32: | ||
72 | - tc6393xb_draw_graphic32(s); | ||
73 | - break; | ||
74 | - default: | ||
75 | - printf("tc6393xb: unknown depth %d\n", | ||
76 | - surface_bits_per_pixel(surface)); | ||
77 | - return; | ||
78 | - } | ||
79 | - | ||
80 | + tc6393xb_draw_graphic32(s); | ||
81 | dpy_gfx_update_full(s->con); | ||
82 | } | ||
83 | |||
84 | -- | 127 | -- |
85 | 2.20.1 | 128 | 2.25.1 |
86 | |||
87 | diff view generated by jsdifflib |
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | Let add 'max' cpu while work goes on adding newer CPU types than | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
4 | Cortex-A72. This allows us to check SVE etc support. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | 5 | Message-id: 20220324181557.203805-2-zongyuan.li@smartx.com | |
6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
7 | Acked-by: Leif Lindholm <leif@nuviainc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210216150122.3830863-3-marcin.juszkiewicz@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | hw/arm/sbsa-ref.c | 1 + | 8 | hw/arm/realview.c | 33 ++++++++++++++++++++++++--------- |
13 | 1 file changed, 1 insertion(+) | 9 | 1 file changed, 24 insertions(+), 9 deletions(-) |
14 | 10 | ||
15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 11 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/sbsa-ref.c | 13 | --- a/hw/arm/realview.c |
18 | +++ b/hw/arm/sbsa-ref.c | 14 | +++ b/hw/arm/realview.c |
19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 15 | @@ -XXX,XX +XXX,XX @@ |
20 | static const char * const valid_cpus[] = { | 16 | #include "hw/sysbus.h" |
21 | ARM_CPU_TYPE_NAME("cortex-a57"), | 17 | #include "hw/arm/boot.h" |
22 | ARM_CPU_TYPE_NAME("cortex-a72"), | 18 | #include "hw/arm/primecell.h" |
23 | + ARM_CPU_TYPE_NAME("max"), | 19 | +#include "hw/core/split-irq.h" |
20 | #include "hw/net/lan9118.h" | ||
21 | #include "hw/net/smc91c111.h" | ||
22 | #include "hw/pci/pci.h" | ||
23 | +#include "hw/qdev-core.h" | ||
24 | #include "net/net.h" | ||
25 | #include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const int realview_board_id[] = { | ||
28 | 0x76d | ||
24 | }; | 29 | }; |
25 | 30 | ||
26 | static bool cpu_type_valid(const char *cpu) | 31 | +static void split_irq_from_named(DeviceState *src, const char* outname, |
32 | + qemu_irq out1, qemu_irq out2) { | ||
33 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); | ||
34 | + | ||
35 | + qdev_prop_set_uint32(splitter, "num-lines", 2); | ||
36 | + | ||
37 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); | ||
38 | + | ||
39 | + qdev_connect_gpio_out(splitter, 0, out1); | ||
40 | + qdev_connect_gpio_out(splitter, 1, out2); | ||
41 | + qdev_connect_gpio_out_named(src, outname, 0, | ||
42 | + qdev_get_gpio_in(splitter, 0)); | ||
43 | +} | ||
44 | + | ||
45 | static void realview_init(MachineState *machine, | ||
46 | enum realview_board_type board_type) | ||
47 | { | ||
48 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | ||
49 | DeviceState *dev, *sysctl, *gpio2, *pl041; | ||
50 | SysBusDevice *busdev; | ||
51 | qemu_irq pic[64]; | ||
52 | - qemu_irq mmc_irq[2]; | ||
53 | PCIBus *pci_bus = NULL; | ||
54 | NICInfo *nd; | ||
55 | DriveInfo *dinfo; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | ||
57 | * and the PL061 has them the other way about. Also the card | ||
58 | * detect line is inverted. | ||
59 | */ | ||
60 | - mmc_irq[0] = qemu_irq_split( | ||
61 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | ||
62 | - qdev_get_gpio_in(gpio2, 1)); | ||
63 | - mmc_irq[1] = qemu_irq_split( | ||
64 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | ||
65 | - qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | ||
66 | - qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]); | ||
67 | - qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]); | ||
68 | + split_irq_from_named(dev, "card-read-only", | ||
69 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | ||
70 | + qdev_get_gpio_in(gpio2, 1)); | ||
71 | + | ||
72 | + split_irq_from_named(dev, "card-inserted", | ||
73 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | ||
74 | + qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | ||
75 | + | ||
76 | dinfo = drive_get(IF_SD, 0, 0); | ||
77 | if (dinfo) { | ||
78 | DeviceState *card; | ||
27 | -- | 79 | -- |
28 | 2.20.1 | 80 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | The AN524 version of the SCC interface has different behaviour for | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | some of the CFG registers; implement it. | ||
3 | 2 | ||
4 | Each board in this family can have minor differences in the meaning | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
5 | of the CFG registers, so rather than trying to specify all the | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | possible semantics via individual device properties, we make the | 5 | Message-id: 20220324181557.203805-3-zongyuan.li@smartx.com |
7 | behaviour conditional on the part-number field of the SCC_ID register | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | which the board code already passes us. | 7 | --- |
8 | hw/arm/stellaris.c | 15 +++++++++++++-- | ||
9 | 1 file changed, 13 insertions(+), 2 deletions(-) | ||
9 | 10 | ||
10 | For the AN524, the differences are: | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
11 | * CFG3 is reserved rather than being board switches | ||
12 | * CFG5 is a new register ("ACLK Frequency in Hz") | ||
13 | * CFG6 is a new register ("Clock divider for BRAM") | ||
14 | |||
15 | We implement both of the new registers as reads-as-written. | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20210215115138.20465-11-peter.maydell@linaro.org | ||
20 | --- | ||
21 | include/hw/misc/mps2-scc.h | 3 ++ | ||
22 | hw/misc/mps2-scc.c | 71 ++++++++++++++++++++++++++++++++++++-- | ||
23 | 2 files changed, 72 insertions(+), 2 deletions(-) | ||
24 | |||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/misc/mps2-scc.h | 13 | --- a/hw/arm/stellaris.c |
28 | +++ b/include/hw/misc/mps2-scc.h | 14 | +++ b/hw/arm/stellaris.c |
29 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | ||
30 | |||
31 | uint32_t cfg0; | ||
32 | uint32_t cfg1; | ||
33 | + uint32_t cfg2; | ||
34 | uint32_t cfg4; | ||
35 | + uint32_t cfg5; | ||
36 | + uint32_t cfg6; | ||
37 | uint32_t cfgdata_rtn; | ||
38 | uint32_t cfgdata_out; | ||
39 | uint32_t cfgctrl; | ||
40 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/misc/mps2-scc.c | ||
43 | +++ b/hw/misc/mps2-scc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ |
45 | 16 | ||
46 | REG32(CFG0, 0) | 17 | #include "qemu/osdep.h" |
47 | REG32(CFG1, 4) | 18 | #include "qapi/error.h" |
48 | +REG32(CFG2, 8) | 19 | +#include "hw/core/split-irq.h" |
49 | REG32(CFG3, 0xc) | 20 | #include "hw/sysbus.h" |
50 | REG32(CFG4, 0x10) | 21 | #include "hw/sd/sd.h" |
51 | +REG32(CFG5, 0x14) | 22 | #include "hw/ssi/ssi.h" |
52 | +REG32(CFG6, 0x18) | 23 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
53 | REG32(CFGDATA_RTN, 0xa0) | 24 | DeviceState *ssddev; |
54 | REG32(CFGDATA_OUT, 0xa4) | 25 | DriveInfo *dinfo; |
55 | REG32(CFGCTRL, 0xa8) | 26 | DeviceState *carddev; |
56 | @@ -XXX,XX +XXX,XX @@ REG32(DLL, 0x100) | 27 | + DeviceState *gpio_d_splitter; |
57 | REG32(AID, 0xFF8) | 28 | BlockBackend *blk; |
58 | REG32(ID, 0xFFC) | 29 | |
59 | 30 | /* | |
60 | +static int scc_partno(MPS2SCC *s) | 31 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
61 | +{ | 32 | &error_fatal); |
62 | + /* Return the partno field of the SCC_ID (0x524, 0x511, etc) */ | 33 | |
63 | + return extract32(s->id, 4, 8); | 34 | ssddev = ssi_create_peripheral(bus, "ssd0323"); |
64 | +} | 35 | - gpio_out[GPIO_D][0] = qemu_irq_split( |
36 | - qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), | ||
65 | + | 37 | + |
66 | /* Handle a write via the SYS_CFG channel to the specified function/device. | 38 | + gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); |
67 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). | 39 | + qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); |
68 | */ | 40 | + qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); |
69 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | 41 | + qdev_connect_gpio_out( |
70 | case A_CFG1: | 42 | + gpio_d_splitter, 0, |
71 | r = s->cfg1; | 43 | + qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); |
72 | break; | 44 | + qdev_connect_gpio_out( |
73 | + case A_CFG2: | 45 | + gpio_d_splitter, 1, |
74 | + if (scc_partno(s) != 0x524) { | 46 | qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); |
75 | + /* CFG2 reserved on other boards */ | 47 | + gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); |
76 | + goto bad_offset; | 48 | + |
77 | + } | 49 | gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); |
78 | + r = s->cfg2; | 50 | |
79 | + break; | 51 | /* Make sure the select pin is high. */ |
80 | case A_CFG3: | ||
81 | + if (scc_partno(s) == 0x524) { | ||
82 | + /* CFG3 reserved on AN524 */ | ||
83 | + goto bad_offset; | ||
84 | + } | ||
85 | /* These are user-settable DIP switches on the board. We don't | ||
86 | * model that, so just return zeroes. | ||
87 | */ | ||
88 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
89 | case A_CFG4: | ||
90 | r = s->cfg4; | ||
91 | break; | ||
92 | + case A_CFG5: | ||
93 | + if (scc_partno(s) != 0x524) { | ||
94 | + /* CFG5 reserved on other boards */ | ||
95 | + goto bad_offset; | ||
96 | + } | ||
97 | + r = s->cfg5; | ||
98 | + break; | ||
99 | + case A_CFG6: | ||
100 | + if (scc_partno(s) != 0x524) { | ||
101 | + /* CFG6 reserved on other boards */ | ||
102 | + goto bad_offset; | ||
103 | + } | ||
104 | + r = s->cfg6; | ||
105 | + break; | ||
106 | case A_CFGDATA_RTN: | ||
107 | r = s->cfgdata_rtn; | ||
108 | break; | ||
109 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
110 | r = s->id; | ||
111 | break; | ||
112 | default: | ||
113 | + bad_offset: | ||
114 | qemu_log_mask(LOG_GUEST_ERROR, | ||
115 | "MPS2 SCC read: bad offset %x\n", (int) offset); | ||
116 | r = 0; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
118 | led_set_state(s->led[i], extract32(value, i, 1)); | ||
119 | } | ||
120 | break; | ||
121 | + case A_CFG2: | ||
122 | + if (scc_partno(s) != 0x524) { | ||
123 | + /* CFG2 reserved on other boards */ | ||
124 | + goto bad_offset; | ||
125 | + } | ||
126 | + /* AN524: QSPI Select signal */ | ||
127 | + s->cfg2 = value; | ||
128 | + break; | ||
129 | + case A_CFG5: | ||
130 | + if (scc_partno(s) != 0x524) { | ||
131 | + /* CFG5 reserved on other boards */ | ||
132 | + goto bad_offset; | ||
133 | + } | ||
134 | + /* AN524: ACLK frequency in Hz */ | ||
135 | + s->cfg5 = value; | ||
136 | + break; | ||
137 | + case A_CFG6: | ||
138 | + if (scc_partno(s) != 0x524) { | ||
139 | + /* CFG6 reserved on other boards */ | ||
140 | + goto bad_offset; | ||
141 | + } | ||
142 | + /* AN524: Clock divider for BRAM */ | ||
143 | + s->cfg6 = value; | ||
144 | + break; | ||
145 | case A_CFGDATA_OUT: | ||
146 | s->cfgdata_out = value; | ||
147 | break; | ||
148 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
149 | s->dll = deposit32(s->dll, 24, 8, extract32(value, 24, 8)); | ||
150 | break; | ||
151 | default: | ||
152 | + bad_offset: | ||
153 | qemu_log_mask(LOG_GUEST_ERROR, | ||
154 | "MPS2 SCC write: bad offset 0x%x\n", (int) offset); | ||
155 | break; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
157 | trace_mps2_scc_reset(); | ||
158 | s->cfg0 = 0; | ||
159 | s->cfg1 = 0; | ||
160 | + s->cfg2 = 0; | ||
161 | + s->cfg5 = 0; | ||
162 | + s->cfg6 = 0; | ||
163 | s->cfgdata_rtn = 0; | ||
164 | s->cfgdata_out = 0; | ||
165 | s->cfgctrl = 0x100000; | ||
166 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | ||
167 | |||
168 | static const VMStateDescription mps2_scc_vmstate = { | ||
169 | .name = "mps2-scc", | ||
170 | - .version_id = 2, | ||
171 | - .minimum_version_id = 2, | ||
172 | + .version_id = 3, | ||
173 | + .minimum_version_id = 3, | ||
174 | .fields = (VMStateField[]) { | ||
175 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
176 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
177 | + VMSTATE_UINT32(cfg2, MPS2SCC), | ||
178 | + /* cfg3, cfg4 are read-only so need not be migrated */ | ||
179 | + VMSTATE_UINT32(cfg5, MPS2SCC), | ||
180 | + VMSTATE_UINT32(cfg6, MPS2SCC), | ||
181 | VMSTATE_UINT32(cfgdata_rtn, MPS2SCC), | ||
182 | VMSTATE_UINT32(cfgdata_out, MPS2SCC), | ||
183 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
184 | -- | 52 | -- |
185 | 2.20.1 | 53 | 2.25.1 |
186 | |||
187 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | The STATUS register will be reset to IDLE in | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
4 | cnpcm7xx_smbus_enter_reset(), no need to preset | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | it in instance_init(). | 5 | Message-id: 20220324181557.203805-5-zongyuan.li@smartx.com |
6 | 6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/811 | |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | ||
9 | Message-id: 20210228224813.312532-1-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | hw/i2c/npcm7xx_smbus.c | 1 - | 9 | include/hw/irq.h | 5 ----- |
13 | 1 file changed, 1 deletion(-) | 10 | hw/core/irq.c | 15 --------------- |
11 | 2 files changed, 20 deletions(-) | ||
14 | 12 | ||
15 | diff --git a/hw/i2c/npcm7xx_smbus.c b/hw/i2c/npcm7xx_smbus.c | 13 | diff --git a/include/hw/irq.h b/include/hw/irq.h |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/i2c/npcm7xx_smbus.c | 15 | --- a/include/hw/irq.h |
18 | +++ b/hw/i2c/npcm7xx_smbus.c | 16 | +++ b/include/hw/irq.h |
19 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_init(Object *obj) | 17 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); |
20 | sysbus_init_mmio(sbd, &s->iomem); | 18 | /* Returns a new IRQ with opposite polarity. */ |
21 | 19 | qemu_irq qemu_irq_invert(qemu_irq irq); | |
22 | s->bus = i2c_init_bus(DEVICE(s), "i2c-bus"); | 20 | |
23 | - s->status = NPCM7XX_SMBUS_STATUS_IDLE; | 21 | -/* Returns a new IRQ which feeds into both the passed IRQs. |
22 | - * It's probably better to use the TYPE_SPLIT_IRQ device instead. | ||
23 | - */ | ||
24 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); | ||
25 | - | ||
26 | /* For internal use in qtest. Similar to qemu_irq_split, but operating | ||
27 | on an existing vector of qemu_irq. */ | ||
28 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n); | ||
29 | diff --git a/hw/core/irq.c b/hw/core/irq.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/core/irq.c | ||
32 | +++ b/hw/core/irq.c | ||
33 | @@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_invert(qemu_irq irq) | ||
34 | return qemu_allocate_irq(qemu_notirq, irq, 0); | ||
24 | } | 35 | } |
25 | 36 | ||
26 | static const VMStateDescription vmstate_npcm7xx_smbus = { | 37 | -static void qemu_splitirq(void *opaque, int line, int level) |
38 | -{ | ||
39 | - struct IRQState **irq = opaque; | ||
40 | - irq[0]->handler(irq[0]->opaque, irq[0]->n, level); | ||
41 | - irq[1]->handler(irq[1]->opaque, irq[1]->n, level); | ||
42 | -} | ||
43 | - | ||
44 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2) | ||
45 | -{ | ||
46 | - qemu_irq *s = g_new0(qemu_irq, 2); | ||
47 | - s[0] = irq1; | ||
48 | - s[1] = irq2; | ||
49 | - return qemu_allocate_irq(qemu_splitirq, s, 0); | ||
50 | -} | ||
51 | - | ||
52 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n) | ||
53 | { | ||
54 | int i; | ||
27 | -- | 55 | -- |
28 | 2.20.1 | 56 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | From: schspa <schspa@gmail.com> | 1 | From: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
---|---|---|---|
2 | 2 | ||
3 | At the moment the following QEMU command line triggers an assertion | 3 | Describe that the gic-version influences the maximum number of CPUs. |
4 | failure On xlnx-versal SOC: | ||
5 | qemu-system-aarch64 \ | ||
6 | -machine xlnx-versal-virt -nographic -smp 2 -m 128 \ | ||
7 | -fsdev local,id=shareid,path=${HOME}/work,security_model=none \ | ||
8 | -device virtio-9p-device,fsdev=shareid,mount_tag=share \ | ||
9 | -fsdev local,id=shareid1,path=${HOME}/Music,security_model=none \ | ||
10 | -device virtio-9p-device,fsdev=shareid1,mount_tag=share1 | ||
11 | 4 | ||
12 | qemu-system-aarch64: ../migration/savevm.c:860: | 5 | Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
13 | vmstate_register_with_alias_id: | 6 | Message-id: 20220413231456.35811-1-heinrich.schuchardt@canonical.com |
14 | Assertion `!se->compat || se->instance_id == 0' failed. | 7 | [PMM: minor punctuation tweaks] |
15 | |||
16 | This problem was fixed on arm virt platform in commit f58b39d2d5b | ||
17 | ("virtio-mmio: format transport base address in BusClass.get_dev_path") | ||
18 | |||
19 | It works perfectly on arm virt platform. but there is still there on | ||
20 | xlnx-versal SOC. | ||
21 | |||
22 | The main difference between arm virt and xlnx-versal is they use | ||
23 | different way to create virtio-mmio qdev. on arm virt, it calls | ||
24 | sysbus_create_simple("virtio-mmio", base, pic[irq]); which will call | ||
25 | sysbus_mmio_map internally and assign base address to subsys device | ||
26 | mmio correctly. but xlnx-versal's implements won't do this. | ||
27 | |||
28 | However, xlnx-versal can't switch to sysbus_create_simple() to create | ||
29 | virtio-mmio device. It's because xlnx-versal's cpu use | ||
30 | VersalVirt.soc.fpd.apu.mr as it's memory. which is subregion of | ||
31 | system_memory. sysbus_create_simple will add virtio to system_memory, | ||
32 | which can't be accessed by cpu. | ||
33 | |||
34 | Besides, xlnx-versal can't add sysbus_mmio_map api call too, because | ||
35 | this will add memory region to system_memory, and it can't be added | ||
36 | to VersalVirt.soc.fpd.apu.mr again. | ||
37 | |||
38 | We can solve this by assign correct base address offset on dev_path. | ||
39 | |||
40 | This path was test on aarch64 virt & xlnx-versal platform. | ||
41 | |||
42 | Signed-off-by: schspa <schspa@gmail.com> | ||
43 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
45 | --- | 10 | --- |
46 | hw/virtio/virtio-mmio.c | 13 +++++++------ | 11 | docs/system/arm/virt.rst | 4 ++-- |
47 | 1 file changed, 7 insertions(+), 6 deletions(-) | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
48 | 13 | ||
49 | diff --git a/hw/virtio/virtio-mmio.c b/hw/virtio/virtio-mmio.c | 14 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
50 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/hw/virtio/virtio-mmio.c | 16 | --- a/docs/system/arm/virt.rst |
52 | +++ b/hw/virtio/virtio-mmio.c | 17 | +++ b/docs/system/arm/virt.rst |
53 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) | 18 | @@ -XXX,XX +XXX,XX @@ gic-version |
54 | BusState *virtio_mmio_bus; | 19 | Valid values are: |
55 | VirtIOMMIOProxy *virtio_mmio_proxy; | 20 | |
56 | char *proxy_path; | 21 | ``2`` |
57 | - SysBusDevice *proxy_sbd; | 22 | - GICv2 |
58 | char *path; | 23 | + GICv2. Note that this limits the number of CPUs to 8. |
59 | + MemoryRegionSection section; | 24 | ``3`` |
60 | 25 | - GICv3 | |
61 | virtio_mmio_bus = qdev_get_parent_bus(dev); | 26 | + GICv3. This allows up to 512 CPUs. |
62 | virtio_mmio_proxy = VIRTIO_MMIO(virtio_mmio_bus->parent); | 27 | ``host`` |
63 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) | 28 | Use the same GIC version the host provides, when using KVM |
64 | } | 29 | ``max`` |
65 | |||
66 | /* Otherwise, we append the base address of the transport. */ | ||
67 | - proxy_sbd = SYS_BUS_DEVICE(virtio_mmio_proxy); | ||
68 | - assert(proxy_sbd->num_mmio == 1); | ||
69 | - assert(proxy_sbd->mmio[0].memory == &virtio_mmio_proxy->iomem); | ||
70 | + section = memory_region_find(&virtio_mmio_proxy->iomem, 0, 0x200); | ||
71 | + assert(section.mr); | ||
72 | |||
73 | if (proxy_path) { | ||
74 | path = g_strdup_printf("%s/virtio-mmio@" TARGET_FMT_plx, proxy_path, | ||
75 | - proxy_sbd->mmio[0].addr); | ||
76 | + section.offset_within_address_space); | ||
77 | } else { | ||
78 | path = g_strdup_printf("virtio-mmio@" TARGET_FMT_plx, | ||
79 | - proxy_sbd->mmio[0].addr); | ||
80 | + section.offset_within_address_space); | ||
81 | } | ||
82 | + memory_region_unref(section.mr); | ||
83 | + | ||
84 | g_free(proxy_path); | ||
85 | return path; | ||
86 | } | ||
87 | -- | 30 | -- |
88 | 2.20.1 | 31 | 2.25.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | From: Rebecca Cran <rebecca@nuviainc.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for FEAT_SSBS. SSBS (Speculative Store Bypass Safe) is an | 3 | Similar to the Aspeed code in include/misc/aspeed_scu.h, we define |
4 | optional feature in ARMv8.0, and mandatory in ARMv8.5. | 4 | the PWRON STRAP fields in their corresponding module for NPCM7XX. |
5 | 5 | ||
6 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Patrick Venture <venture@google.com> |
8 | Message-id: 20210216224543.16142-2-rebecca@nuviainc.com | 8 | Message-id: 20220411165842.3912945-2-wuhaotsh@google.com |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/cpu.h | 15 ++++++++++++++- | 12 | include/hw/misc/npcm7xx_gcr.h | 30 ++++++++++++++++++++++++++++++ |
12 | target/arm/internals.h | 6 ++++++ | 13 | 1 file changed, 30 insertions(+) |
13 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-a64.c | 12 ++++++++++++ | ||
15 | 4 files changed, 69 insertions(+), 1 deletion(-) | ||
16 | 14 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 17 | --- a/include/hw/misc/npcm7xx_gcr.h |
20 | +++ b/target/arm/cpu.h | 18 | +++ b/include/hw/misc/npcm7xx_gcr.h |
21 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 19 | @@ -XXX,XX +XXX,XX @@ |
22 | #define SCTLR_TE (1U << 30) /* AArch32 only */ | 20 | #include "exec/memory.h" |
23 | #define SCTLR_EnIB (1U << 30) /* v8.3, AArch64 only */ | 21 | #include "hw/sysbus.h" |
24 | #define SCTLR_EnIA (1U << 31) /* v8.3, AArch64 only */ | 22 | |
25 | +#define SCTLR_DSSBS_32 (1U << 31) /* v8.5, AArch32 only */ | 23 | +/* |
26 | #define SCTLR_BT0 (1ULL << 35) /* v8.5-BTI */ | 24 | + * NPCM7XX PWRON STRAP bit fields |
27 | #define SCTLR_BT1 (1ULL << 36) /* v8.5-BTI */ | 25 | + * 12: SPI0 powered by VSBV3 at 1.8V |
28 | #define SCTLR_ITFSB (1ULL << 37) /* v8.5-MemTag */ | 26 | + * 11: System flash attached to BMC |
29 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 27 | + * 10: BSP alternative pins. |
30 | #define SCTLR_TCF (3ULL << 40) /* v8.5-MemTag */ | 28 | + * 9:8: Flash UART command route enabled. |
31 | #define SCTLR_ATA0 (1ULL << 42) /* v8.5-MemTag */ | 29 | + * 7: Security enabled. |
32 | #define SCTLR_ATA (1ULL << 43) /* v8.5-MemTag */ | 30 | + * 6: HI-Z state control. |
33 | -#define SCTLR_DSSBS (1ULL << 44) /* v8.5 */ | 31 | + * 5: ECC disabled. |
34 | +#define SCTLR_DSSBS_64 (1ULL << 44) /* v8.5, AArch64 only */ | 32 | + * 4: Reserved |
35 | 33 | + * 3: JTAG2 enabled. | |
36 | #define CPTR_TCPAC (1U << 31) | 34 | + * 2:0: CPU and DRAM clock frequency. |
37 | #define CPTR_TTA (1U << 20) | 35 | + */ |
38 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 36 | +#define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12) |
39 | #define CPSR_IL (1U << 20) | 37 | +#define NPCM7XX_PWRON_STRAP_SFAB BIT(11) |
40 | #define CPSR_DIT (1U << 21) | 38 | +#define NPCM7XX_PWRON_STRAP_BSPA BIT(10) |
41 | #define CPSR_PAN (1U << 22) | 39 | +#define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8) |
42 | +#define CPSR_SSBS (1U << 23) | 40 | +#define FUP_NORM_UART2 3 |
43 | #define CPSR_J (1U << 24) | 41 | +#define FUP_PROG_UART3 2 |
44 | #define CPSR_IT_0_1 (3U << 25) | 42 | +#define FUP_PROG_UART2 1 |
45 | #define CPSR_Q (1U << 27) | 43 | +#define FUP_NORM_UART3 0 |
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 44 | +#define NPCM7XX_PWRON_STRAP_SECEN BIT(7) |
47 | #define PSTATE_A (1U << 8) | 45 | +#define NPCM7XX_PWRON_STRAP_HIZ BIT(6) |
48 | #define PSTATE_D (1U << 9) | 46 | +#define NPCM7XX_PWRON_STRAP_ECC BIT(5) |
49 | #define PSTATE_BTYPE (3U << 10) | 47 | +#define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4) |
50 | +#define PSTATE_SSBS (1U << 12) | 48 | +#define NPCM7XX_PWRON_STRAP_J2EN BIT(3) |
51 | #define PSTATE_IL (1U << 20) | 49 | +#define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x) |
52 | #define PSTATE_SS (1U << 21) | 50 | +#define CKFRQ_SKIPINIT 0x000 |
53 | #define PSTATE_PAN (1U << 22) | 51 | +#define CKFRQ_DEFAULT 0x111 |
54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) | ||
55 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; | ||
56 | } | ||
57 | |||
58 | +static inline bool isar_feature_aa32_ssbs(const ARMISARegisters *id) | ||
59 | +{ | ||
60 | + return FIELD_EX32(id->id_pfr2, ID_PFR2, SSBS) != 0; | ||
61 | +} | ||
62 | + | 52 | + |
63 | /* | 53 | /* |
64 | * 64-bit feature tests via id registers. | 54 | * Number of registers in our device state structure. Don't change this without |
65 | */ | 55 | * incrementing the version_id in the vmstate. |
66 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) | ||
67 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; | ||
68 | } | ||
69 | |||
70 | +static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | ||
71 | +{ | ||
72 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | ||
73 | +} | ||
74 | + | ||
75 | /* | ||
76 | * Feature tests for "does this exist in either 32-bit or 64-bit?" | ||
77 | */ | ||
78 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/internals.h | ||
81 | +++ b/target/arm/internals.h | ||
82 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch32_cpsr_valid_mask(uint64_t features, | ||
83 | if (isar_feature_aa32_dit(id)) { | ||
84 | valid |= CPSR_DIT; | ||
85 | } | ||
86 | + if (isar_feature_aa32_ssbs(id)) { | ||
87 | + valid |= CPSR_SSBS; | ||
88 | + } | ||
89 | |||
90 | return valid; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | ||
93 | if (isar_feature_aa64_dit(id)) { | ||
94 | valid |= PSTATE_DIT; | ||
95 | } | ||
96 | + if (isar_feature_aa64_ssbs(id)) { | ||
97 | + valid |= PSTATE_SSBS; | ||
98 | + } | ||
99 | if (isar_feature_aa64_mte(id)) { | ||
100 | valid |= PSTATE_TCO; | ||
101 | } | ||
102 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/helper.c | ||
105 | +++ b/target/arm/helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dit_reginfo = { | ||
107 | .readfn = aa64_dit_read, .writefn = aa64_dit_write | ||
108 | }; | ||
109 | |||
110 | +static uint64_t aa64_ssbs_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
111 | +{ | ||
112 | + return env->pstate & PSTATE_SSBS; | ||
113 | +} | ||
114 | + | ||
115 | +static void aa64_ssbs_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
116 | + uint64_t value) | ||
117 | +{ | ||
118 | + env->pstate = (env->pstate & ~PSTATE_SSBS) | (value & PSTATE_SSBS); | ||
119 | +} | ||
120 | + | ||
121 | +static const ARMCPRegInfo ssbs_reginfo = { | ||
122 | + .name = "SSBS", .state = ARM_CP_STATE_AA64, | ||
123 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 6, | ||
124 | + .type = ARM_CP_NO_RAW, .access = PL0_RW, | ||
125 | + .readfn = aa64_ssbs_read, .writefn = aa64_ssbs_write | ||
126 | +}; | ||
127 | + | ||
128 | static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | ||
129 | const ARMCPRegInfo *ri, | ||
130 | bool isread) | ||
131 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
132 | if (cpu_isar_feature(aa64_dit, cpu)) { | ||
133 | define_one_arm_cp_reg(cpu, &dit_reginfo); | ||
134 | } | ||
135 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
136 | + define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
137 | + } | ||
138 | |||
139 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | ||
140 | define_arm_cp_regs(cpu, vhe_reginfo); | ||
141 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
142 | env->uncached_cpsr &= ~(CPSR_IL | CPSR_J); | ||
143 | env->daif |= mask; | ||
144 | |||
145 | + if (cpu_isar_feature(aa32_ssbs, env_archcpu(env))) { | ||
146 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_32) { | ||
147 | + env->uncached_cpsr |= CPSR_SSBS; | ||
148 | + } else { | ||
149 | + env->uncached_cpsr &= ~CPSR_SSBS; | ||
150 | + } | ||
151 | + } | ||
152 | + | ||
153 | if (new_mode == ARM_CPU_MODE_HYP) { | ||
154 | env->thumb = (env->cp15.sctlr_el[2] & SCTLR_TE) != 0; | ||
155 | env->elr_el[2] = env->regs[15]; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
157 | new_mode |= PSTATE_TCO; | ||
158 | } | ||
159 | |||
160 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
161 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_64) { | ||
162 | + new_mode |= PSTATE_SSBS; | ||
163 | + } else { | ||
164 | + new_mode &= ~PSTATE_SSBS; | ||
165 | + } | ||
166 | + } | ||
167 | + | ||
168 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
169 | env->aarch64 = 1; | ||
170 | aarch64_restore_sp(env, new_el); | ||
171 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/target/arm/translate-a64.c | ||
174 | +++ b/target/arm/translate-a64.c | ||
175 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
176 | tcg_temp_free_i32(t1); | ||
177 | break; | ||
178 | |||
179 | + case 0x19: /* SSBS */ | ||
180 | + if (!dc_isar_feature(aa64_ssbs, s)) { | ||
181 | + goto do_unallocated; | ||
182 | + } | ||
183 | + if (crm & 1) { | ||
184 | + set_pstate_bits(PSTATE_SSBS); | ||
185 | + } else { | ||
186 | + clear_pstate_bits(PSTATE_SSBS); | ||
187 | + } | ||
188 | + /* Don't need to rebuild hflags since SSBS is a nop */ | ||
189 | + break; | ||
190 | + | ||
191 | case 0x1a: /* DIT */ | ||
192 | if (!dc_isar_feature(aa64_dit, s)) { | ||
193 | goto do_unallocated; | ||
194 | -- | 56 | -- |
195 | 2.20.1 | 57 | 2.25.1 |
196 | |||
197 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Rebecca Cran <rebecca@nuviainc.com> | ||
2 | 1 | ||
3 | Set ID_AA64PFR1_EL1.SSBS to 2 and ID_PFR2.SSBS to 1. | ||
4 | |||
5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210216224543.16142-3-rebecca@nuviainc.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/cpu64.c | 5 +++++ | ||
11 | 1 file changed, 5 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu64.c | ||
16 | +++ b/target/arm/cpu64.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
18 | |||
19 | t = cpu->isar.id_aa64pfr1; | ||
20 | t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | ||
21 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | ||
22 | /* | ||
23 | * Begin with full support for MTE. This will be downgraded to MTE=0 | ||
24 | * during realize if the board provides no tag memory, much like | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
26 | u = FIELD_DP32(u, ID_PFR0, DIT, 1); | ||
27 | cpu->isar.id_pfr0 = u; | ||
28 | |||
29 | + u = cpu->isar.id_pfr2; | ||
30 | + u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | ||
31 | + cpu->isar.id_pfr2 = u; | ||
32 | + | ||
33 | u = cpu->isar.id_mmfr3; | ||
34 | u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
35 | cpu->isar.id_mmfr3 = u; | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Rebecca Cran <rebecca@nuviainc.com> | ||
2 | 1 | ||
3 | Enable FEAT_SSBS for the "max" 32-bit CPU. | ||
4 | |||
5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210216224543.16142-4-rebecca@nuviainc.com | ||
8 | [PMM: fix typo causing compilation failure] | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.c | 4 ++++ | ||
12 | 1 file changed, 4 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.c | ||
17 | +++ b/target/arm/cpu.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
19 | t = cpu->isar.id_pfr0; | ||
20 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
21 | cpu->isar.id_pfr0 = t; | ||
22 | + | ||
23 | + t = cpu->isar.id_pfr2; | ||
24 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
25 | + cpu->isar.id_pfr2 = t; | ||
26 | } | ||
27 | #endif | ||
28 | } | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Peter Collingbourne <pcc@google.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Section D6.7 of the ARM ARM states: | 3 | This patch uses the defined fields to describe PWRON STRAPs for |
4 | better readability. | ||
4 | 5 | ||
5 | For the purpose of determining Tag Check Fault handling, unprivileged | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
6 | load and store instructions are treated as if executed at EL0 when | 7 | Reviewed-by: Patrick Venture <venture@google.com> |
7 | executed at either: | 8 | Message-id: 20220411165842.3912945-3-wuhaotsh@google.com |
8 | - EL1, when the Effective value of PSTATE.UAO is 0. | ||
9 | - EL2, when both the Effective value of HCR_EL2.{E2H, TGE} is {1, 1} | ||
10 | and the Effective value of PSTATE.UAO is 0. | ||
11 | |||
12 | ARM has confirmed a defect in the pseudocode function | ||
13 | AArch64.TagCheckFault that makes it inconsistent with the above | ||
14 | wording. The remedy is to adjust references to PSTATE.EL in that | ||
15 | function to instead refer to AArch64.AccessUsesEL(acctype), so | ||
16 | that unprivileged instructions use SCTLR_EL1.TCF0 and TFSRE0_EL1. | ||
17 | The exception type for synchronous tag check faults remains unchanged. | ||
18 | |||
19 | This patch implements the described change by partially reverting | ||
20 | commits 50244cc76abc and cc97b0019bb5. | ||
21 | |||
22 | Signed-off-by: Peter Collingbourne <pcc@google.com> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20210219201820.2672077-1-pcc@google.com | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 11 | --- |
28 | target/arm/helper.c | 2 +- | 12 | hw/arm/npcm7xx_boards.c | 24 +++++++++++++++++++----- |
29 | target/arm/mte_helper.c | 13 +++++++++---- | 13 | 1 file changed, 19 insertions(+), 5 deletions(-) |
30 | 2 files changed, 10 insertions(+), 5 deletions(-) | ||
31 | 14 | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c |
33 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 17 | --- a/hw/arm/npcm7xx_boards.c |
35 | +++ b/target/arm/helper.c | 18 | +++ b/hw/arm/npcm7xx_boards.c |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 19 | @@ -XXX,XX +XXX,XX @@ |
37 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) | 20 | #include "sysemu/sysemu.h" |
38 | && tbid | 21 | #include "sysemu/block-backend.h" |
39 | && !(env->pstate & PSTATE_TCO) | 22 | |
40 | - && (sctlr & SCTLR_TCF) | 23 | -#define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7 |
41 | + && (sctlr & SCTLR_TCF0) | 24 | -#define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff |
42 | && allocation_tag_access_enabled(env, 0, sctlr)) { | 25 | -#define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff |
43 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); | 26 | -#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff |
44 | } | 27 | -#define MORI_BMC_POWER_ON_STRAPS 0x00001fff |
45 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | 28 | +#define NPCM7XX_POWER_ON_STRAPS_DEFAULT ( \ |
46 | index XXXXXXX..XXXXXXX 100644 | 29 | + NPCM7XX_PWRON_STRAP_SPI0F18 | \ |
47 | --- a/target/arm/mte_helper.c | 30 | + NPCM7XX_PWRON_STRAP_SFAB | \ |
48 | +++ b/target/arm/mte_helper.c | 31 | + NPCM7XX_PWRON_STRAP_BSPA | \ |
49 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | 32 | + NPCM7XX_PWRON_STRAP_FUP(FUP_NORM_UART2) | \ |
50 | reg_el = regime_el(env, arm_mmu_idx); | 33 | + NPCM7XX_PWRON_STRAP_SECEN | \ |
51 | sctlr = env->cp15.sctlr_el[reg_el]; | 34 | + NPCM7XX_PWRON_STRAP_HIZ | \ |
52 | 35 | + NPCM7XX_PWRON_STRAP_ECC | \ | |
53 | - el = arm_current_el(env); | 36 | + NPCM7XX_PWRON_STRAP_RESERVE1 | \ |
54 | - if (el == 0) { | 37 | + NPCM7XX_PWRON_STRAP_J2EN | \ |
55 | + switch (arm_mmu_idx) { | 38 | + NPCM7XX_PWRON_STRAP_CKFRQ(CKFRQ_DEFAULT)) |
56 | + case ARMMMUIdx_E10_0: | 39 | + |
57 | + case ARMMMUIdx_E20_0: | 40 | +#define NPCM750_EVB_POWER_ON_STRAPS ( \ |
58 | + el = 0; | 41 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_J2EN) |
59 | tcf = extract64(sctlr, 38, 2); | 42 | +#define QUANTA_GSJ_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
60 | - } else { | 43 | +#define QUANTA_GBS_POWER_ON_STRAPS ( \ |
61 | + break; | 44 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_SFAB) |
62 | + default: | 45 | +#define KUDO_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
63 | + el = reg_el; | 46 | +#define MORI_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
64 | tcf = extract64(sctlr, 40, 2); | 47 | |
65 | } | 48 | static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin"; |
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
68 | env->exception.vaddress = dirty_ptr; | ||
69 | |||
70 | is_write = FIELD_EX32(desc, MTEDESC, WRITE); | ||
71 | - syn = syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, is_write, 0x11); | ||
72 | + syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, | ||
73 | + is_write, 0x11); | ||
74 | raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); | ||
75 | /* noreturn, but fall through to the assert anyway */ | ||
76 | 49 | ||
77 | -- | 50 | -- |
78 | 2.20.1 | 51 | 2.25.1 |
79 | |||
80 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | We will move this code in the next commit. Clean it up | ||
4 | first to avoid checkpatch.pl errors. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210221222617.2579610-3-f4bug@amsat.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.c | 12 ++++++++---- | ||
12 | 1 file changed, 8 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.c | ||
17 | +++ b/target/arm/cpu.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) | ||
19 | } | ||
20 | |||
21 | static const ARMCPRegInfo cortexa9_cp_reginfo[] = { | ||
22 | - /* power_control should be set to maximum latency. Again, | ||
23 | + /* | ||
24 | + * power_control should be set to maximum latency. Again, | ||
25 | * default to 0 and set by private hook | ||
26 | */ | ||
27 | { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
28 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | ||
29 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
31 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
32 | - /* Note that A9 supports the MP extensions even for | ||
33 | + /* | ||
34 | + * Note that A9 supports the MP extensions even for | ||
35 | * A9UP and single-core A9MP (which are both different | ||
36 | * and valid configurations; we don't model A9UP). | ||
37 | */ | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
39 | { | ||
40 | MachineState *ms = MACHINE(qdev_get_machine()); | ||
41 | |||
42 | - /* Linux wants the number of processors from here. | ||
43 | + /* | ||
44 | + * Linux wants the number of processors from here. | ||
45 | * Might as well set the interrupt-controller bit too. | ||
46 | */ | ||
47 | return ((ms->smp.cpus - 1) << 24) | (1 << 23); | ||
48 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | ||
49 | cpu->isar.id_mmfr1 = 0x40000000; | ||
50 | cpu->isar.id_mmfr2 = 0x01240000; | ||
51 | cpu->isar.id_mmfr3 = 0x02102211; | ||
52 | - /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | ||
53 | + /* | ||
54 | + * a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | ||
55 | * table 4-41 gives 0x02101110, which includes the arm div insns. | ||
56 | */ | ||
57 | cpu->isar.id_isar0 = 0x02101110; | ||
58 | -- | ||
59 | 2.20.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For a long time now the UI layer has guaranteed that the console | ||
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | ||
3 | code from the milkymist display device which was handling the | ||
4 | possibility that the console surface was some other format. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215103215.4944-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/musicpal.c | 64 ++++++++++++++++++----------------------------- | ||
11 | 1 file changed, 24 insertions(+), 40 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/musicpal.c | ||
16 | +++ b/hw/arm/musicpal.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) | ||
18 | } | ||
19 | } | ||
20 | |||
21 | -#define SET_LCD_PIXEL(depth, type) \ | ||
22 | -static inline void glue(set_lcd_pixel, depth) \ | ||
23 | - (musicpal_lcd_state *s, int x, int y, type col) \ | ||
24 | -{ \ | ||
25 | - int dx, dy; \ | ||
26 | - DisplaySurface *surface = qemu_console_surface(s->con); \ | ||
27 | - type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ | ||
28 | -\ | ||
29 | - for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ | ||
30 | - for (dx = 0; dx < 3; dx++, pixel++) \ | ||
31 | - *pixel = col; \ | ||
32 | +static inline void set_lcd_pixel32(musicpal_lcd_state *s, | ||
33 | + int x, int y, uint32_t col) | ||
34 | +{ | ||
35 | + int dx, dy; | ||
36 | + DisplaySurface *surface = qemu_console_surface(s->con); | ||
37 | + uint32_t *pixel = | ||
38 | + &((uint32_t *) surface_data(surface))[(y * 128 * 3 + x) * 3]; | ||
39 | + | ||
40 | + for (dy = 0; dy < 3; dy++, pixel += 127 * 3) { | ||
41 | + for (dx = 0; dx < 3; dx++, pixel++) { | ||
42 | + *pixel = col; | ||
43 | + } | ||
44 | + } | ||
45 | } | ||
46 | -SET_LCD_PIXEL(8, uint8_t) | ||
47 | -SET_LCD_PIXEL(16, uint16_t) | ||
48 | -SET_LCD_PIXEL(32, uint32_t) | ||
49 | |||
50 | static void lcd_refresh(void *opaque) | ||
51 | { | ||
52 | musicpal_lcd_state *s = opaque; | ||
53 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
54 | int x, y, col; | ||
55 | |||
56 | - switch (surface_bits_per_pixel(surface)) { | ||
57 | - case 0: | ||
58 | - return; | ||
59 | -#define LCD_REFRESH(depth, func) \ | ||
60 | - case depth: \ | ||
61 | - col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ | ||
62 | - scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ | ||
63 | - scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ | ||
64 | - for (x = 0; x < 128; x++) { \ | ||
65 | - for (y = 0; y < 64; y++) { \ | ||
66 | - if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ | ||
67 | - glue(set_lcd_pixel, depth)(s, x, y, col); \ | ||
68 | - } else { \ | ||
69 | - glue(set_lcd_pixel, depth)(s, x, y, 0); \ | ||
70 | - } \ | ||
71 | - } \ | ||
72 | - } \ | ||
73 | - break; | ||
74 | - LCD_REFRESH(8, rgb_to_pixel8) | ||
75 | - LCD_REFRESH(16, rgb_to_pixel16) | ||
76 | - LCD_REFRESH(32, (is_surface_bgr(surface) ? | ||
77 | - rgb_to_pixel32bgr : rgb_to_pixel32)) | ||
78 | - default: | ||
79 | - hw_error("unsupported colour depth %i\n", | ||
80 | - surface_bits_per_pixel(surface)); | ||
81 | + col = rgb_to_pixel32(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), | ||
82 | + scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), | ||
83 | + scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); | ||
84 | + for (x = 0; x < 128; x++) { | ||
85 | + for (y = 0; y < 64; y++) { | ||
86 | + if (s->video_ram[x + (y / 8) * 128] & (1 << (y % 8))) { | ||
87 | + set_lcd_pixel32(s, x, y, col); | ||
88 | + } else { | ||
89 | + set_lcd_pixel32(s, x, y, 0); | ||
90 | + } | ||
91 | + } | ||
92 | } | ||
93 | |||
94 | dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); | ||
95 | -- | ||
96 | 2.20.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The draw_line16_32() function in the omap_lcdc template header | ||
2 | includes an ifdef for the case where HOST_WORDS_BIGENDIAN matches | ||
3 | TARGET_WORDS_BIGENDIAN. This is trying to optimise for "source | ||
4 | bitmap and destination bitmap format match", but it is broken, | ||
5 | because in this function the formats don't match: the source is | ||
6 | 16-bit colour and the destination is 32-bit colour, so a memcpy() | ||
7 | will produce corrupted graphics output. Drop the bogus ifdef. | ||
8 | 1 | ||
9 | This bug was introduced in commit ea644cf343129, when we dropped | ||
10 | support for DEPTH values other than 32 from the template header. | ||
11 | The old #if line was | ||
12 | #if DEPTH == 16 && defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
13 | and this was mistakenly changed to | ||
14 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
15 | rather than deleting the #if as now having an always-false condition. | ||
16 | |||
17 | Fixes: ea644cf343129 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210215103215.4944-7-peter.maydell@linaro.org | ||
22 | --- | ||
23 | hw/display/omap_lcd_template.h | 4 ---- | ||
24 | 1 file changed, 4 deletions(-) | ||
25 | |||
26 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/display/omap_lcd_template.h | ||
29 | +++ b/hw/display/omap_lcd_template.h | ||
30 | @@ -XXX,XX +XXX,XX @@ static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
31 | static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
32 | int width, int deststep) | ||
33 | { | ||
34 | -#if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
35 | - memcpy(d, s, width * 2); | ||
36 | -#else | ||
37 | uint16_t v; | ||
38 | uint8_t r, g, b; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
41 | s += 2; | ||
42 | d += 4; | ||
43 | } while (-- width != 0); | ||
44 | -#endif | ||
45 | } | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Fix some minor coding style issues in the template header, | ||
2 | so checkpatch doesn't complain when we move the code. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210215103215.4944-8-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/display/omap_lcd_template.h | 6 +++--- | ||
10 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/display/omap_lcd_template.h | ||
15 | +++ b/hw/display/omap_lcd_template.h | ||
16 | @@ -XXX,XX +XXX,XX @@ static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
17 | b = (pal[v & 3] << 4) & 0xf0; | ||
18 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
19 | d += 4; | ||
20 | - s ++; | ||
21 | + s++; | ||
22 | width -= 4; | ||
23 | } while (width > 0); | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
26 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
27 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
28 | d += 4; | ||
29 | - s ++; | ||
30 | + s++; | ||
31 | width -= 2; | ||
32 | } while (width > 0); | ||
33 | } | ||
34 | @@ -XXX,XX +XXX,XX @@ static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
35 | g = pal[v] & 0xf0; | ||
36 | b = (pal[v] << 4) & 0xf0; | ||
37 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
38 | - s ++; | ||
39 | + s++; | ||
40 | d += 4; | ||
41 | } while (-- width != 0); | ||
42 | } | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For a long time now the UI layer has guaranteed that the console | ||
2 | surface is always 32 bits per pixel, RGB. The TCX code already | ||
3 | assumes 32bpp, but it still has some checks of is_surface_bgr() | ||
4 | in an attempt to support 32bpp BGR. is_surface_bgr() will always | ||
5 | return false for the qemu_console_surface(), unless the display | ||
6 | device itself has deliberately created an alternate-format | ||
7 | surface via a function like qemu_create_displaysurface_from(). | ||
8 | 1 | ||
9 | Drop the never-used BGR-handling code, and assert that we have | ||
10 | a 32-bit surface rather than just doing nothing if it isn't. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20210215102149.20513-1-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/display/tcx.c | 31 ++++++++----------------------- | ||
18 | 1 file changed, 8 insertions(+), 23 deletions(-) | ||
19 | |||
20 | diff --git a/hw/display/tcx.c b/hw/display/tcx.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/display/tcx.c | ||
23 | +++ b/hw/display/tcx.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap, | ||
25 | |||
26 | static void update_palette_entries(TCXState *s, int start, int end) | ||
27 | { | ||
28 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
29 | int i; | ||
30 | |||
31 | for (i = start; i < end; i++) { | ||
32 | - if (is_surface_bgr(surface)) { | ||
33 | - s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); | ||
34 | - } else { | ||
35 | - s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
36 | - } | ||
37 | + s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
38 | } | ||
39 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, | ||
42 | } | ||
43 | |||
44 | /* | ||
45 | - XXX Could be much more optimal: | ||
46 | - * detect if line/page/whole screen is in 24 bit mode | ||
47 | - * if destination is also BGR, use memcpy | ||
48 | - */ | ||
49 | + * XXX Could be much more optimal: | ||
50 | + * detect if line/page/whole screen is in 24 bit mode | ||
51 | + */ | ||
52 | static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
53 | const uint8_t *s, int width, | ||
54 | const uint32_t *cplane, | ||
55 | const uint32_t *s24) | ||
56 | { | ||
57 | - DisplaySurface *surface = qemu_console_surface(s1->con); | ||
58 | - int x, bgr, r, g, b; | ||
59 | + int x, r, g, b; | ||
60 | uint8_t val, *p8; | ||
61 | uint32_t *p = (uint32_t *)d; | ||
62 | uint32_t dval; | ||
63 | - bgr = is_surface_bgr(surface); | ||
64 | for(x = 0; x < width; x++, s++, s24++) { | ||
65 | if (be32_to_cpu(*cplane) & 0x03000000) { | ||
66 | /* 24-bit direct, BGR order */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
68 | b = *p8++; | ||
69 | g = *p8++; | ||
70 | r = *p8; | ||
71 | - if (bgr) | ||
72 | - dval = rgb_to_pixel32bgr(r, g, b); | ||
73 | - else | ||
74 | - dval = rgb_to_pixel32(r, g, b); | ||
75 | + dval = rgb_to_pixel32(r, g, b); | ||
76 | } else { | ||
77 | /* 8-bit pseudocolor */ | ||
78 | val = *s; | ||
79 | @@ -XXX,XX +XXX,XX @@ static void tcx_update_display(void *opaque) | ||
80 | int y, y_start, dd, ds; | ||
81 | uint8_t *d, *s; | ||
82 | |||
83 | - if (surface_bits_per_pixel(surface) != 32) { | ||
84 | - return; | ||
85 | - } | ||
86 | + assert(surface_bits_per_pixel(surface) == 32); | ||
87 | |||
88 | page = 0; | ||
89 | y_start = -1; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void tcx24_update_display(void *opaque) | ||
91 | uint8_t *d, *s; | ||
92 | uint32_t *cptr, *s24; | ||
93 | |||
94 | - if (surface_bits_per_pixel(surface) != 32) { | ||
95 | - return; | ||
96 | - } | ||
97 | + assert(surface_bits_per_pixel(surface) == 32); | ||
98 | |||
99 | page = 0; | ||
100 | y_start = -1; | ||
101 | -- | ||
102 | 2.20.1 | ||
103 | |||
104 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The AN524 has a different SYSCLK frequency from the AN505 and AN521; | ||
2 | make the SYSCLK frequency a field in the MPS2TZMachineClass rather | ||
3 | than a compile-time constant so we can support the AN524. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/mps2-tz.c | 10 ++++++---- | ||
11 | 1 file changed, 6 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mps2-tz.c | ||
16 | +++ b/hw/arm/mps2-tz.c | ||
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
18 | MachineClass parent; | ||
19 | MPS2TZFPGAType fpga_type; | ||
20 | uint32_t scc_id; | ||
21 | + uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | ||
22 | const char *armsse_type; | ||
23 | }; | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
26 | |||
27 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
28 | |||
29 | -/* Main SYSCLK frequency in Hz */ | ||
30 | -#define SYSCLK_FRQ 20000000 | ||
31 | /* Slow 32Khz S32KCLK frequency in Hz */ | ||
32 | #define S32KCLK_FRQ (32 * 1000) | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
35 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
36 | const char *name, hwaddr size) | ||
37 | { | ||
38 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
39 | CMSDKAPBUART *uart = opaque; | ||
40 | int i = uart - &mms->uart[0]; | ||
41 | int rxirqno = i * 2; | ||
42 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
43 | |||
44 | object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); | ||
45 | qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); | ||
46 | - qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | ||
47 | + qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | ||
48 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | ||
49 | s = SYS_BUS_DEVICE(uart); | ||
50 | sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
52 | |||
53 | /* These clocks don't need migration because they are fixed-frequency */ | ||
54 | mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
55 | - clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
56 | + clock_set_hz(mms->sysclk, mmc->sysclk_frq); | ||
57 | mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
58 | clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
61 | mmc->fpga_type = FPGA_AN505; | ||
62 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
63 | mmc->scc_id = 0x41045050; | ||
64 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
65 | mmc->armsse_type = TYPE_IOTKIT; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
69 | mmc->fpga_type = FPGA_AN521; | ||
70 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
71 | mmc->scc_id = 0x41045210; | ||
72 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
73 | mmc->armsse_type = TYPE_SSE200; | ||
74 | } | ||
75 | |||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | We were previously using the default OSCCLK settings, which are | ||
2 | correct for the older MPS2 boards (mps2-an385, mps2-an386, | ||
3 | mps2-an500, mps2-an511), but wrong for the mps2-an505 and mps2-511 | ||
4 | implemented in mps2-tz.c. Now we're setting the values explicitly we | ||
5 | can fix them to be correct. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210215115138.20465-4-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/arm/mps2-tz.c | 4 ++-- | ||
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mps2-tz.c | ||
18 | +++ b/hw/arm/mps2-tz.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
20 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
21 | /* This will need to be per-FPGA image eventually */ | ||
22 | qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
23 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
24 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
25 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | ||
26 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | ||
27 | qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
28 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
29 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
30 | -- | ||
31 | 2.20.1 | ||
32 | |||
33 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The AN505 and AN511 happen to share the same OSCCLK values, but the | ||
2 | AN524 will have a different set (and more of them), so split the | ||
3 | settings out to be per-board. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-5-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/mps2-tz.c | 23 ++++++++++++++++++----- | ||
11 | 1 file changed, 18 insertions(+), 5 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mps2-tz.c | ||
16 | +++ b/hw/arm/mps2-tz.c | ||
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
18 | MPS2TZFPGAType fpga_type; | ||
19 | uint32_t scc_id; | ||
20 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | ||
21 | + uint32_t len_oscclk; | ||
22 | + const uint32_t *oscclk; | ||
23 | const char *armsse_type; | ||
24 | }; | ||
25 | |||
26 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
27 | /* Slow 32Khz S32KCLK frequency in Hz */ | ||
28 | #define S32KCLK_FRQ (32 * 1000) | ||
29 | |||
30 | +static const uint32_t an505_oscclk[] = { | ||
31 | + 40000000, | ||
32 | + 24580000, | ||
33 | + 25000000, | ||
34 | +}; | ||
35 | + | ||
36 | /* Create an alias of an entire original MemoryRegion @orig | ||
37 | * located at @base in the memory map. | ||
38 | */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
40 | MPS2SCC *scc = opaque; | ||
41 | DeviceState *sccdev; | ||
42 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
43 | + uint32_t i; | ||
44 | |||
45 | object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); | ||
46 | sccdev = DEVICE(scc); | ||
47 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
48 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
49 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
50 | - /* This will need to be per-FPGA image eventually */ | ||
51 | - qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
52 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | ||
53 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | ||
54 | - qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
55 | + qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); | ||
56 | + for (i = 0; i < mmc->len_oscclk; i++) { | ||
57 | + g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); | ||
58 | + qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); | ||
59 | + } | ||
60 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
61 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
64 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
65 | mmc->scc_id = 0x41045050; | ||
66 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
67 | + mmc->oscclk = an505_oscclk; | ||
68 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
69 | mmc->armsse_type = TYPE_IOTKIT; | ||
70 | } | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
73 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
74 | mmc->scc_id = 0x41045210; | ||
75 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
76 | + mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | ||
77 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
78 | mmc->armsse_type = TYPE_SSE200; | ||
79 | } | ||
80 | |||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The MPS2 board has 2 LEDs, but the MPS3 board has 10 LEDs. The | ||
2 | FPGAIO device is similar on both sets of boards, but the LED0 | ||
3 | register has correspondingly more bits that have an effect. Add a | ||
4 | device property for number of LEDs. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210215115138.20465-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/hw/misc/mps2-fpgaio.h | 5 ++++- | ||
12 | hw/misc/mps2-fpgaio.c | 31 +++++++++++++++++++++++-------- | ||
13 | 2 files changed, 27 insertions(+), 9 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/misc/mps2-fpgaio.h | ||
18 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #define TYPE_MPS2_FPGAIO "mps2-fpgaio" | ||
21 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2FPGAIO, MPS2_FPGAIO) | ||
22 | |||
23 | +#define MPS2FPGAIO_MAX_LEDS 32 | ||
24 | + | ||
25 | struct MPS2FPGAIO { | ||
26 | /*< private >*/ | ||
27 | SysBusDevice parent_obj; | ||
28 | |||
29 | /*< public >*/ | ||
30 | MemoryRegion iomem; | ||
31 | - LEDState *led[2]; | ||
32 | + LEDState *led[MPS2FPGAIO_MAX_LEDS]; | ||
33 | + uint32_t num_leds; | ||
34 | |||
35 | uint32_t led0; | ||
36 | uint32_t prescale; | ||
37 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/misc/mps2-fpgaio.c | ||
40 | +++ b/hw/misc/mps2-fpgaio.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_write(void *opaque, hwaddr offset, uint64_t value, | ||
42 | |||
43 | switch (offset) { | ||
44 | case A_LED0: | ||
45 | - s->led0 = value & 0x3; | ||
46 | - led_set_state(s->led[0], value & 0x01); | ||
47 | - led_set_state(s->led[1], value & 0x02); | ||
48 | + if (s->num_leds != 0) { | ||
49 | + uint32_t i; | ||
50 | + | ||
51 | + s->led0 = value & MAKE_64BIT_MASK(0, s->num_leds); | ||
52 | + for (i = 0; i < s->num_leds; i++) { | ||
53 | + led_set_state(s->led[i], value & (1 << i)); | ||
54 | + } | ||
55 | + } | ||
56 | break; | ||
57 | case A_PRESCALE: | ||
58 | resync_counter(s); | ||
59 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_reset(DeviceState *dev) | ||
60 | s->pscntr = 0; | ||
61 | s->pscntr_sync_ticks = now; | ||
62 | |||
63 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
64 | + for (size_t i = 0; i < s->num_leds; i++) { | ||
65 | device_cold_reset(DEVICE(s->led[i])); | ||
66 | } | ||
67 | } | ||
68 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_init(Object *obj) | ||
69 | static void mps2_fpgaio_realize(DeviceState *dev, Error **errp) | ||
70 | { | ||
71 | MPS2FPGAIO *s = MPS2_FPGAIO(dev); | ||
72 | + uint32_t i; | ||
73 | |||
74 | - s->led[0] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | ||
75 | - LED_COLOR_GREEN, "USERLED0"); | ||
76 | - s->led[1] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | ||
77 | - LED_COLOR_GREEN, "USERLED1"); | ||
78 | + if (s->num_leds > MPS2FPGAIO_MAX_LEDS) { | ||
79 | + error_setg(errp, "num-leds cannot be greater than %d", | ||
80 | + MPS2FPGAIO_MAX_LEDS); | ||
81 | + return; | ||
82 | + } | ||
83 | + | ||
84 | + for (i = 0; i < s->num_leds; i++) { | ||
85 | + g_autofree char *ledname = g_strdup_printf("USERLED%d", i); | ||
86 | + s->led[i] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | ||
87 | + LED_COLOR_GREEN, ledname); | ||
88 | + } | ||
89 | } | ||
90 | |||
91 | static bool mps2_fpgaio_counters_needed(void *opaque) | ||
92 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_fpgaio_vmstate = { | ||
93 | static Property mps2_fpgaio_properties[] = { | ||
94 | /* Frequency of the prescale counter */ | ||
95 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
96 | + /* Number of LEDs controlled by LED0 register */ | ||
97 | + DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | ||
98 | DEFINE_PROP_END_OF_LIST(), | ||
99 | }; | ||
100 | |||
101 | -- | ||
102 | 2.20.1 | ||
103 | |||
104 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | MPS3 boards have an extra SWITCH register in the FPGAIO block which | ||
2 | reports the value of some switches. Implement this, governed by a | ||
3 | property the board code can use to specify whether whether it exists. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | include/hw/misc/mps2-fpgaio.h | 1 + | ||
11 | hw/misc/mps2-fpgaio.c | 10 ++++++++++ | ||
12 | 2 files changed, 11 insertions(+) | ||
13 | |||
14 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/hw/misc/mps2-fpgaio.h | ||
17 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2FPGAIO { | ||
19 | MemoryRegion iomem; | ||
20 | LEDState *led[MPS2FPGAIO_MAX_LEDS]; | ||
21 | uint32_t num_leds; | ||
22 | + bool has_switches; | ||
23 | |||
24 | uint32_t led0; | ||
25 | uint32_t prescale; | ||
26 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/misc/mps2-fpgaio.c | ||
29 | +++ b/hw/misc/mps2-fpgaio.c | ||
30 | @@ -XXX,XX +XXX,XX @@ REG32(CLK100HZ, 0x14) | ||
31 | REG32(COUNTER, 0x18) | ||
32 | REG32(PRESCALE, 0x1c) | ||
33 | REG32(PSCNTR, 0x20) | ||
34 | +REG32(SWITCH, 0x28) | ||
35 | REG32(MISC, 0x4c) | ||
36 | |||
37 | static uint32_t counter_from_tickoff(int64_t now, int64_t tick_offset, int frq) | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_fpgaio_read(void *opaque, hwaddr offset, unsigned size) | ||
39 | resync_counter(s); | ||
40 | r = s->pscntr; | ||
41 | break; | ||
42 | + case A_SWITCH: | ||
43 | + if (!s->has_switches) { | ||
44 | + goto bad_offset; | ||
45 | + } | ||
46 | + /* User-togglable board switches. We don't model that, so report 0. */ | ||
47 | + r = 0; | ||
48 | + break; | ||
49 | default: | ||
50 | + bad_offset: | ||
51 | qemu_log_mask(LOG_GUEST_ERROR, | ||
52 | "MPS2 FPGAIO read: bad offset %x\n", (int) offset); | ||
53 | r = 0; | ||
54 | @@ -XXX,XX +XXX,XX @@ static Property mps2_fpgaio_properties[] = { | ||
55 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
56 | /* Number of LEDs controlled by LED0 register */ | ||
57 | DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | ||
58 | + DEFINE_PROP_BOOL("has-switches", MPS2FPGAIO, has_switches, false), | ||
59 | DEFINE_PROP_END_OF_LIST(), | ||
60 | }; | ||
61 | |||
62 | -- | ||
63 | 2.20.1 | ||
64 | |||
65 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Set the FPGAIO num-leds and have-switches properties explicitly | ||
2 | per-board, rather than relying on the defaults. The AN505 and AN521 | ||
3 | both have the same settings as the default values, but the AN524 will | ||
4 | be different. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210215115138.20465-8-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/arm/mps2-tz.c | 9 +++++++++ | ||
12 | 1 file changed, 9 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/mps2-tz.c | ||
17 | +++ b/hw/arm/mps2-tz.c | ||
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
19 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | ||
20 | uint32_t len_oscclk; | ||
21 | const uint32_t *oscclk; | ||
22 | + uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | ||
23 | + bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | ||
24 | const char *armsse_type; | ||
25 | }; | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
28 | const char *name, hwaddr size) | ||
29 | { | ||
30 | MPS2FPGAIO *fpgaio = opaque; | ||
31 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
32 | |||
33 | object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); | ||
34 | + qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); | ||
35 | + qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); | ||
36 | sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); | ||
37 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
40 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
41 | mmc->oscclk = an505_oscclk; | ||
42 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
43 | + mmc->fpgaio_num_leds = 2; | ||
44 | + mmc->fpgaio_has_switches = false; | ||
45 | mmc->armsse_type = TYPE_IOTKIT; | ||
46 | } | ||
47 | |||
48 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
49 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
50 | mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | ||
51 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
52 | + mmc->fpgaio_num_leds = 2; | ||
53 | + mmc->fpgaio_has_switches = false; | ||
54 | mmc->armsse_type = TYPE_SSE200; | ||
55 | } | ||
56 | |||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In the mps2-tz board code, we handle devices whose interrupt lines | ||
2 | must be wired to all CPUs by creating IRQ splitter devices for the | ||
3 | AN521, because it has 2 CPUs, but wiring the device IRQ directly to | ||
4 | the SSE/IoTKit input for the AN505, which has only 1 CPU. | ||
5 | 1 | ||
6 | We can avoid making an explicit check on the board type constant by | ||
7 | instead creating and using the IRQ splitters for any board with more | ||
8 | than 1 CPU. This avoids having to add extra cases to the | ||
9 | conditionals every time we add new boards. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20210215115138.20465-9-peter.maydell@linaro.org | ||
15 | --- | ||
16 | hw/arm/mps2-tz.c | 19 +++++++++---------- | ||
17 | 1 file changed, 9 insertions(+), 10 deletions(-) | ||
18 | |||
19 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/arm/mps2-tz.c | ||
22 | +++ b/hw/arm/mps2-tz.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | ||
24 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | ||
25 | { | ||
26 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | ||
27 | - MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
28 | + MachineClass *mc = MACHINE_GET_CLASS(mms); | ||
29 | |||
30 | assert(irqno < MPS2TZ_NUMIRQ); | ||
31 | |||
32 | - switch (mmc->fpga_type) { | ||
33 | - case FPGA_AN505: | ||
34 | - return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); | ||
35 | - case FPGA_AN521: | ||
36 | + if (mc->max_cpus > 1) { | ||
37 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
38 | - default: | ||
39 | - g_assert_not_reached(); | ||
40 | + } else { | ||
41 | + return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); | ||
42 | } | ||
43 | } | ||
44 | |||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
46 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
47 | |||
48 | /* | ||
49 | - * The AN521 needs us to create splitters to feed the IRQ inputs | ||
50 | - * for each CPU in the SSE-200 from each device in the board. | ||
51 | + * If this board has more than one CPU, then we need to create splitters | ||
52 | + * to feed the IRQ inputs for each CPU in the SSE from each device in the | ||
53 | + * board. If there is only one CPU, we can just wire the device IRQ | ||
54 | + * directly to the SSE's IRQ input. | ||
55 | */ | ||
56 | - if (mmc->fpga_type == FPGA_AN521) { | ||
57 | + if (mc->max_cpus > 1) { | ||
58 | for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | ||
59 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | ||
60 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | ||
61 | -- | ||
62 | 2.20.1 | ||
63 | |||
64 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | On the MPS2 boards, the first 32 interrupt lines are entirely | ||
2 | internal to the SSE; interrupt lines for devices outside the SSE | ||
3 | start at 32. In the application notes that document each FPGA image, | ||
4 | the interrupt wiring is documented from the point of view of the CPU, | ||
5 | so '0' is the first of the SSE's interrupts and the devices in the | ||
6 | FPGA image itself are '32' and up: so the UART 0 Receive interrupt is | ||
7 | 32, the SPI #0 interrupt is 51, and so on. | ||
8 | 1 | ||
9 | Within our implementation, because the external interrupts must be | ||
10 | connected to the EXP_IRQ[0...n] lines of the SSE object, we made the | ||
11 | get_sse_irq_in() function take an irqno whose values start at 0 for | ||
12 | the first FPGA device interrupt. In this numbering scheme the UART 0 | ||
13 | Receive interrupt is 0, the SPI #0 interrupt is 19, and so on. | ||
14 | |||
15 | The result of these two different numbering schemes has been that | ||
16 | half of the devices were wired up to the wrong IRQs: the UART IRQs | ||
17 | are wired up correctly, but the DMA and SPI devices were passing | ||
18 | start-at-32 values to get_sse_irq_in() and so being mis-connected. | ||
19 | |||
20 | Fix the bug by making get_sse_irq_in() take values specified with the | ||
21 | same scheme that the hardware manuals use, to avoid confusion. | ||
22 | |||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 20210215115138.20465-12-peter.maydell@linaro.org | ||
26 | --- | ||
27 | hw/arm/mps2-tz.c | 24 +++++++++++++++++------- | ||
28 | 1 file changed, 17 insertions(+), 7 deletions(-) | ||
29 | |||
30 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/arm/mps2-tz.c | ||
33 | +++ b/hw/arm/mps2-tz.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | ||
35 | |||
36 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | ||
37 | { | ||
38 | - /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | ||
39 | + /* | ||
40 | + * Return a qemu_irq which will signal IRQ n to all CPUs in the | ||
41 | + * SSE. The irqno should be as the CPU sees it, so the first | ||
42 | + * external-to-the-SSE interrupt is 32. | ||
43 | + */ | ||
44 | MachineClass *mc = MACHINE_GET_CLASS(mms); | ||
45 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
46 | |||
47 | - assert(irqno < mmc->numirq); | ||
48 | + assert(irqno >= 32 && irqno < (mmc->numirq + 32)); | ||
49 | + | ||
50 | + /* | ||
51 | + * Convert from "CPU irq number" (as listed in the FPGA image | ||
52 | + * documentation) to the SSE external-interrupt number. | ||
53 | + */ | ||
54 | + irqno -= 32; | ||
55 | |||
56 | if (mc->max_cpus > 1) { | ||
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
58 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
59 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
60 | CMSDKAPBUART *uart = opaque; | ||
61 | int i = uart - &mms->uart[0]; | ||
62 | - int rxirqno = i * 2; | ||
63 | - int txirqno = i * 2 + 1; | ||
64 | - int combirqno = i + 10; | ||
65 | + int rxirqno = i * 2 + 32; | ||
66 | + int txirqno = i * 2 + 33; | ||
67 | + int combirqno = i + 42; | ||
68 | SysBusDevice *s; | ||
69 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
72 | |||
73 | s = SYS_BUS_DEVICE(mms->lan9118); | ||
74 | sysbus_realize_and_unref(s, &error_fatal); | ||
75 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 16)); | ||
76 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); | ||
77 | return sysbus_mmio_get_region(s, 0); | ||
78 | } | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
81 | &error_fatal); | ||
82 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | ||
83 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
84 | - get_sse_irq_in(mms, 15)); | ||
85 | + get_sse_irq_in(mms, 47)); | ||
86 | |||
87 | /* Most of the devices in the FPGA are behind Peripheral Protection | ||
88 | * Controllers. The required order for initializing things is: | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The AN524 has a USB controller (an ISP1763); we don't have a model of | ||
2 | it but we should provide a stub "unimplemented-device" for it. This | ||
3 | is slightly complicated because the USB controller shares a PPC port | ||
4 | with the ethernet controller. | ||
5 | 1 | ||
6 | Implement a make_* function which provides creates a container | ||
7 | MemoryRegion with both the ethernet controller and an | ||
8 | unimplemented-device stub for the USB controller. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20210215115138.20465-22-peter.maydell@linaro.org | ||
14 | --- | ||
15 | hw/arm/mps2-tz.c | 48 +++++++++++++++++++++++++++++++++++++++++++++++- | ||
16 | 1 file changed, 47 insertions(+), 1 deletion(-) | ||
17 | |||
18 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/hw/arm/mps2-tz.c | ||
21 | +++ b/hw/arm/mps2-tz.c | ||
22 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
23 | |||
24 | ARMSSE iotkit; | ||
25 | MemoryRegion ram[MPS2TZ_RAM_MAX]; | ||
26 | + MemoryRegion eth_usb_container; | ||
27 | + | ||
28 | MPS2SCC scc; | ||
29 | MPS2FPGAIO fpgaio; | ||
30 | TZPPC ppc[5]; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
32 | UnimplementedDeviceState gfx; | ||
33 | UnimplementedDeviceState cldc; | ||
34 | UnimplementedDeviceState rtc; | ||
35 | + UnimplementedDeviceState usb; | ||
36 | PL080State dma[4]; | ||
37 | TZMSC msc[4]; | ||
38 | CMSDKAPBUART uart[6]; | ||
39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
40 | return sysbus_mmio_get_region(s, 0); | ||
41 | } | ||
42 | |||
43 | +static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, | ||
44 | + const char *name, hwaddr size, | ||
45 | + const int *irqs) | ||
46 | +{ | ||
47 | + /* | ||
48 | + * The AN524 makes the ethernet and USB share a PPC port. | ||
49 | + * irqs[] is the ethernet IRQ. | ||
50 | + */ | ||
51 | + SysBusDevice *s; | ||
52 | + NICInfo *nd = &nd_table[0]; | ||
53 | + | ||
54 | + memory_region_init(&mms->eth_usb_container, OBJECT(mms), | ||
55 | + "mps2-tz-eth-usb-container", 0x200000); | ||
56 | + | ||
57 | + /* | ||
58 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | ||
59 | + * except that it doesn't support the checksum-offload feature. | ||
60 | + */ | ||
61 | + qemu_check_nic_model(nd, "lan9118"); | ||
62 | + mms->lan9118 = qdev_new(TYPE_LAN9118); | ||
63 | + qdev_set_nic_properties(mms->lan9118, nd); | ||
64 | + | ||
65 | + s = SYS_BUS_DEVICE(mms->lan9118); | ||
66 | + sysbus_realize_and_unref(s, &error_fatal); | ||
67 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
68 | + | ||
69 | + memory_region_add_subregion(&mms->eth_usb_container, | ||
70 | + 0, sysbus_mmio_get_region(s, 0)); | ||
71 | + | ||
72 | + /* The USB OTG controller is an ISP1763; we don't have a model of it. */ | ||
73 | + object_initialize_child(OBJECT(mms), "usb-otg", | ||
74 | + &mms->usb, TYPE_UNIMPLEMENTED_DEVICE); | ||
75 | + qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg"); | ||
76 | + qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000); | ||
77 | + s = SYS_BUS_DEVICE(&mms->usb); | ||
78 | + sysbus_realize(s, &error_fatal); | ||
79 | + | ||
80 | + memory_region_add_subregion(&mms->eth_usb_container, | ||
81 | + 0x100000, sysbus_mmio_get_region(s, 0)); | ||
82 | + | ||
83 | + return &mms->eth_usb_container; | ||
84 | +} | ||
85 | + | ||
86 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
87 | const char *name, hwaddr size, | ||
88 | const int *irqs) | ||
89 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
90 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | ||
91 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | ||
92 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | ||
93 | - { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, | ||
94 | + { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } }, | ||
95 | }, | ||
96 | }, | ||
97 | }; | ||
98 | -- | ||
99 | 2.20.1 | ||
100 | |||
101 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add brief documentation of the new mps3-an524 board. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210215115138.20465-24-peter.maydell@linaro.org | ||
7 | --- | ||
8 | docs/system/arm/mps2.rst | 24 ++++++++++++++++++------ | ||
9 | 1 file changed, 18 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/docs/system/arm/mps2.rst | ||
14 | +++ b/docs/system/arm/mps2.rst | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | -Arm MPS2 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``) | ||
17 | -================================================================================================================ | ||
18 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``) | ||
19 | +========================================================================================================================================= | ||
20 | |||
21 | These board models all use Arm M-profile CPUs. | ||
22 | |||
23 | -The Arm MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | ||
24 | -FPGA but is otherwise the same as the 2). Since the CPU itself | ||
25 | -and most of the devices are in the FPGA, the details of the board | ||
26 | -as seen by the guest depend significantly on the FPGA image. | ||
27 | +The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a | ||
28 | +bigger FPGA but is otherwise the same as the 2; the 3 has a bigger | ||
29 | +FPGA again, can handle 4GB of RAM and has a USB controller and QSPI flash). | ||
30 | + | ||
31 | +Since the CPU itself and most of the devices are in the FPGA, the | ||
32 | +details of the board as seen by the guest depend significantly on the | ||
33 | +FPGA image. | ||
34 | |||
35 | QEMU models the following FPGA images: | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: | ||
38 | Cortex-M3 'DesignStart' as documented in Arm Application Note AN511 | ||
39 | ``mps2-an521`` | ||
40 | Dual Cortex-M33 as documented in Arm Application Note AN521 | ||
41 | +``mps3-an524`` | ||
42 | + Dual Cortex-M33 on an MPS3, as documented in Arm Application Note AN524 | ||
43 | |||
44 | Differences between QEMU and real hardware: | ||
45 | |||
46 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to | ||
47 | block RAM is unimplemented (QEMU always maps this to ZBT SSRAM1, as | ||
48 | if zbt_boot_ctrl is always zero) | ||
49 | +- AN524 remapping of low memory to either BRAM or to QSPI flash is | ||
50 | + unimplemented (QEMU always maps this to BRAM, ignoring the | ||
51 | + SCC CFG_REG0 memory-remap bit) | ||
52 | - QEMU provides a LAN9118 ethernet rather than LAN9220; the only guest | ||
53 | visible difference is that the LAN9118 doesn't support checksum | ||
54 | offloading | ||
55 | +- QEMU does not model the QSPI flash in MPS3 boards as real QSPI | ||
56 | + flash, but only as simple ROM, so attempting to rewrite the flash | ||
57 | + from the guest will fail | ||
58 | +- QEMU does not model the USB controller in MPS3 boards | ||
59 | -- | ||
60 | 2.20.1 | ||
61 | |||
62 | diff view generated by jsdifflib |