1 | Most of this is the Neon decodetree patches, followed by Edgar's versal cleanups. | 1 | Just flushing my target-arm queue since I won't be working next week :-) |
---|---|---|---|
2 | 2 | ||
3 | thanks | ||
4 | -- PMM | 3 | -- PMM |
5 | 4 | ||
5 | The following changes since commit b3cd3b5a66f0dddfe3d5ba2bef13cd4f5b89cde9: | ||
6 | 6 | ||
7 | The following changes since commit 2ef486e76d64436be90f7359a3071fb2a56ce835: | 7 | Merge tag 'pull-riscv-to-apply-20220610' of github.com:alistair23/qemu into staging (2022-06-09 22:08:27 -0700) |
8 | |||
9 | Merge remote-tracking branch 'remotes/marcel/tags/rdma-pull-request' into staging (2020-05-03 14:12:56 +0100) | ||
10 | 8 | ||
11 | are available in the Git repository at: | 9 | are available in the Git repository at: |
12 | 10 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200504 | 11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220610 |
14 | 12 | ||
15 | for you to fetch changes up to 9aefc6cf9b73f66062d2f914a0136756e7a28211: | 13 | for you to fetch changes up to 90c072e063737e9e8f431489bbd334452f89056e: |
16 | 14 | ||
17 | target/arm: Move gen_ function typedefs to translate.h (2020-05-04 12:59:26 +0100) | 15 | semihosting/config: Merge --semihosting-config option groups (2022-06-10 14:32:36 +0100) |
18 | 16 | ||
19 | ---------------------------------------------------------------- | 17 | ---------------------------------------------------------------- |
20 | target-arm queue: | 18 | * refactor exception routing code |
21 | * Start of conversion of Neon insns to decodetree | 19 | * fix SCR_EL3 RAO/RAZ bits |
22 | * versal board: support SD and RTC | 20 | * gdbstub: Don't use GDB syscalls if no GDB is attached |
23 | * Implement ARMv8.2-TTS2UXN | 21 | * semihosting/config: Merge --semihosting-config option groups |
24 | * Make VQDMULL undefined when U=1 | 22 | * tests/qtest: Reduce npcm7xx_sdhci test image size |
25 | * Some minor code cleanups | ||
26 | 23 | ||
27 | ---------------------------------------------------------------- | 24 | ---------------------------------------------------------------- |
28 | Edgar E. Iglesias (11): | 25 | Hao Wu (1): |
29 | hw/arm: versal: Remove inclusion of arm_gicv3_common.h | 26 | tests/qtest: Reduce npcm7xx_sdhci test image size |
30 | hw/arm: versal: Move misplaced comment | ||
31 | hw/arm: versal-virt: Fix typo xlnx-ve -> xlnx-versal | ||
32 | hw/arm: versal: Embed the UARTs into the SoC type | ||
33 | hw/arm: versal: Embed the GEMs into the SoC type | ||
34 | hw/arm: versal: Embed the ADMAs into the SoC type | ||
35 | hw/arm: versal: Embed the APUs into the SoC type | ||
36 | hw/arm: versal: Add support for SD | ||
37 | hw/arm: versal: Add support for the RTC | ||
38 | hw/arm: versal-virt: Add support for SD | ||
39 | hw/arm: versal-virt: Add support for the RTC | ||
40 | 27 | ||
41 | Fredrik Strupe (1): | 28 | Peter Maydell (2): |
42 | target/arm: Make VQDMULL undefined when U=1 | 29 | gdbstub: Don't use GDB syscalls if no GDB is attached |
30 | semihosting/config: Merge --semihosting-config option groups | ||
43 | 31 | ||
44 | Peter Maydell (25): | 32 | Richard Henderson (25): |
45 | target/arm: Don't use a TLB for ARMMMUIdx_Stage2 | 33 | target/arm: Mark exception helpers as noreturn |
46 | target/arm: Use enum constant in get_phys_addr_lpae() call | 34 | target/arm: Add coproc parameter to syn_fp_access_trap |
47 | target/arm: Add new 's1_is_el0' argument to get_phys_addr_lpae() | 35 | target/arm: Move exception_target_el out of line |
48 | target/arm: Implement ARMv8.2-TTS2UXN | 36 | target/arm: Move arm_singlestep_active out of line |
49 | target/arm: Use correct variable for setting 'max' cpu's ID_AA64DFR0 | 37 | target/arm: Move arm_generate_debug_exceptions out of line |
50 | target/arm/translate-vfp.inc.c: Remove duplicate simd_r32 check | 38 | target/arm: Use is_a64 in arm_generate_debug_exceptions |
51 | target/arm: Don't allow Thumb Neon insns without FEATURE_NEON | 39 | target/arm: Move exception_bkpt_insn to debug_helper.c |
52 | target/arm: Add stubs for AArch32 Neon decodetree | 40 | target/arm: Move arm_debug_exception_fsr to debug_helper.c |
53 | target/arm: Convert VCMLA (vector) to decodetree | 41 | target/arm: Rename helper_exception_with_syndrome |
54 | target/arm: Convert VCADD (vector) to decodetree | 42 | target/arm: Introduce gen_exception_insn_el_v |
55 | target/arm: Convert V[US]DOT (vector) to decodetree | 43 | target/arm: Rename gen_exception_insn to gen_exception_insn_el |
56 | target/arm: Convert VFM[AS]L (vector) to decodetree | 44 | target/arm: Introduce gen_exception_insn |
57 | target/arm: Convert VCMLA (scalar) to decodetree | 45 | target/arm: Create helper_exception_swstep |
58 | target/arm: Convert V[US]DOT (scalar) to decodetree | 46 | target/arm: Remove TBFLAG_ANY.DEBUG_TARGET_EL |
59 | target/arm: Convert VFM[AS]L (scalar) to decodetree | 47 | target/arm: Move gen_exception to translate.c |
60 | target/arm: Convert Neon load/store multiple structures to decodetree | 48 | target/arm: Rename gen_exception to gen_exception_el |
61 | target/arm: Convert Neon 'load single structure to all lanes' to decodetree | 49 | target/arm: Introduce gen_exception |
62 | target/arm: Convert Neon 'load/store single structure' to decodetree | 50 | target/arm: Introduce gen_exception_el_v |
63 | target/arm: Convert Neon 3-reg-same VADD/VSUB to decodetree | 51 | target/arm: Introduce helper_exception_with_syndrome |
64 | target/arm: Convert Neon 3-reg-same logic ops to decodetree | 52 | target/arm: Remove default_exception_el |
65 | target/arm: Convert Neon 3-reg-same VMAX/VMIN to decodetree | 53 | target/arm: Create raise_exception_debug |
66 | target/arm: Convert Neon 3-reg-same comparisons to decodetree | 54 | target/arm: Move arm_debug_target_el to debug_helper.c |
67 | target/arm: Convert Neon 3-reg-same VQADD/VQSUB to decodetree | 55 | target/arm: Fix Secure PL1 tests in fp_exception_el |
68 | target/arm: Convert Neon 3-reg-same VMUL, VMLA, VMLS, VSHL to decodetree | 56 | target/arm: Adjust format test in scr_write |
69 | target/arm: Move gen_ function typedefs to translate.h | 57 | target/arm: SCR_EL3.RW is RAO/WI without AArch32 EL[12] |
70 | 58 | ||
71 | Philippe Mathieu-Daudé (2): | 59 | target/arm/cpu.h | 133 ++--------------------- |
72 | hw/arm/mps2-tz: Use TYPE_IOTKIT instead of hardcoded string | 60 | target/arm/helper.h | 8 +- |
73 | target/arm: Use uint64_t for midr field in CPU state struct | 61 | target/arm/internals.h | 43 +------- |
74 | 62 | target/arm/syndrome.h | 7 +- | |
75 | include/hw/arm/xlnx-versal.h | 31 +- | 63 | target/arm/translate.h | 43 ++------ |
76 | target/arm/cpu-param.h | 2 +- | 64 | gdbstub.c | 14 ++- |
77 | target/arm/cpu.h | 38 ++- | 65 | semihosting/config.c | 1 + |
78 | target/arm/translate-a64.h | 9 - | 66 | target/arm/debug_helper.c | 220 +++++++++++++++++++++++++++++++++++++-- |
79 | target/arm/translate.h | 26 ++ | 67 | target/arm/helper.c | 53 ++++------ |
80 | target/arm/neon-dp.decode | 86 +++++ | 68 | target/arm/op_helper.c | 52 +++++---- |
81 | target/arm/neon-ls.decode | 52 +++ | 69 | target/arm/translate-a64.c | 34 +++--- |
82 | target/arm/neon-shared.decode | 66 ++++ | 70 | target/arm/translate-m-nocp.c | 15 ++- |
83 | hw/arm/mps2-tz.c | 2 +- | 71 | target/arm/translate-mve.c | 3 +- |
84 | hw/arm/xlnx-versal-virt.c | 74 ++++- | 72 | target/arm/translate-vfp.c | 18 +++- |
85 | hw/arm/xlnx-versal.c | 115 +++++-- | 73 | target/arm/translate.c | 106 ++++++++++--------- |
86 | target/arm/cpu.c | 3 +- | 74 | tests/qtest/npcm7xx_sdhci-test.c | 2 +- |
87 | target/arm/cpu64.c | 8 +- | 75 | 16 files changed, 390 insertions(+), 362 deletions(-) |
88 | target/arm/helper.c | 183 ++++------ | ||
89 | target/arm/translate-a64.c | 17 - | ||
90 | target/arm/translate-neon.inc.c | 714 +++++++++++++++++++++++++++++++++++++++ | ||
91 | target/arm/translate-vfp.inc.c | 6 - | ||
92 | target/arm/translate.c | 716 +++------------------------------------- | ||
93 | target/arm/Makefile.objs | 18 + | ||
94 | 19 files changed, 1302 insertions(+), 864 deletions(-) | ||
95 | create mode 100644 target/arm/neon-dp.decode | ||
96 | create mode 100644 target/arm/neon-ls.decode | ||
97 | create mode 100644 target/arm/neon-shared.decode | ||
98 | create mode 100644 target/arm/translate-neon.inc.c | ||
99 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Embed the ADMAs into the SoC type. | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20220609202901.1177572-2-richard.henderson@linaro.org |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-7-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | include/hw/arm/xlnx-versal.h | 3 ++- | 8 | target/arm/helper.h | 6 +++--- |
14 | hw/arm/xlnx-versal.c | 14 +++++++------- | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
15 | 2 files changed, 9 insertions(+), 8 deletions(-) | ||
16 | 10 | ||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 11 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/xlnx-versal.h | 13 | --- a/target/arm/helper.h |
20 | +++ b/include/hw/arm/xlnx-versal.h | 14 | +++ b/target/arm/helper.h |
21 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(usad8, TCG_CALL_NO_RWG_SE, i32, i32, i32) |
22 | #include "hw/arm/boot.h" | 16 | |
23 | #include "hw/intc/arm_gicv3.h" | 17 | DEF_HELPER_FLAGS_3(sel_flags, TCG_CALL_NO_RWG_SE, |
24 | #include "hw/char/pl011.h" | 18 | i32, i32, i32, i32) |
25 | +#include "hw/dma/xlnx-zdma.h" | 19 | -DEF_HELPER_2(exception_internal, void, env, i32) |
26 | #include "hw/net/cadence_gem.h" | 20 | -DEF_HELPER_4(exception_with_syndrome, void, env, i32, i32, i32) |
27 | 21 | -DEF_HELPER_2(exception_bkpt_insn, void, env, i32) | |
28 | #define TYPE_XLNX_VERSAL "xlnx-versal" | 22 | +DEF_HELPER_2(exception_internal, noreturn, env, i32) |
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 23 | +DEF_HELPER_4(exception_with_syndrome, noreturn, env, i32, i32, i32) |
30 | struct { | 24 | +DEF_HELPER_2(exception_bkpt_insn, noreturn, env, i32) |
31 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | 25 | DEF_HELPER_2(exception_pc_alignment, noreturn, env, tl) |
32 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | 26 | DEF_HELPER_1(setend, void, env) |
33 | - SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | 27 | DEF_HELPER_2(wfi, void, env, i32) |
34 | + XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; | ||
35 | } iou; | ||
36 | } lpd; | ||
37 | |||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "xlnx.zdma"); | ||
47 | - s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_set_int(OBJECT(s->lpd.iou.adma[i]), 128, "bus-width", | ||
49 | - &error_abort); | ||
50 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
51 | + sysbus_init_child_obj(OBJECT(s), name, | ||
52 | + &s->lpd.iou.adma[i], sizeof(s->lpd.iou.adma[i]), | ||
53 | + TYPE_XLNX_ZDMA); | ||
54 | + dev = DEVICE(&s->lpd.iou.adma[i]); | ||
55 | + object_property_set_int(OBJECT(dev), 128, "bus-width", &error_abort); | ||
56 | qdev_init_nofail(dev); | ||
57 | |||
58 | - mr = sysbus_mmio_get_region(s->lpd.iou.adma[i], 0); | ||
59 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
60 | memory_region_add_subregion(&s->mr_ps, | ||
61 | MM_ADMA_CH0 + i * MM_ADMA_CH0_SIZE, mr); | ||
62 | |||
63 | - sysbus_connect_irq(s->lpd.iou.adma[i], 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
64 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
65 | g_free(name); | ||
66 | } | ||
67 | } | ||
68 | -- | 28 | -- |
69 | 2.20.1 | 29 | 2.25.1 |
70 | |||
71 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Remove inclusion of arm_gicv3_common.h, this already gets | 3 | With ARMv8, this field is always RES0. |
4 | included via xlnx-versal.h. | 4 | With ARMv7, targeting EL2 and TA=0, it is always 0xA. |
5 | 5 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 8 | Message-id: 20220609202901.1177572-3-richard.henderson@linaro.org |
9 | Message-id: 20200427181649.26851-2-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/arm/xlnx-versal.c | 1 - | 11 | target/arm/syndrome.h | 7 ++++--- |
13 | 1 file changed, 1 deletion(-) | 12 | target/arm/translate-a64.c | 3 ++- |
13 | target/arm/translate-vfp.c | 14 ++++++++++++-- | ||
14 | 3 files changed, 18 insertions(+), 6 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 16 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-versal.c | 18 | --- a/target/arm/syndrome.h |
18 | +++ b/hw/arm/xlnx-versal.c | 19 | +++ b/target/arm/syndrome.h |
19 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_cp15_rrt_trap(int cv, int cond, int opc1, int crm, |
20 | #include "hw/arm/boot.h" | 21 | | (rt2 << 10) | (rt << 5) | (crm << 1) | isread; |
21 | #include "kvm_arm.h" | 22 | } |
22 | #include "hw/misc/unimp.h" | 23 | |
23 | -#include "hw/intc/arm_gicv3_common.h" | 24 | -static inline uint32_t syn_fp_access_trap(int cv, int cond, bool is_16bit) |
24 | #include "hw/arm/xlnx-versal.h" | 25 | +static inline uint32_t syn_fp_access_trap(int cv, int cond, bool is_16bit, |
25 | #include "hw/char/pl011.h" | 26 | + int coproc) |
27 | { | ||
28 | - /* AArch32 FP trap or any AArch64 FP/SIMD trap: TA == 0 coproc == 0xa */ | ||
29 | + /* AArch32 FP trap or any AArch64 FP/SIMD trap: TA == 0 */ | ||
30 | return (EC_ADVSIMDFPACCESSTRAP << ARM_EL_EC_SHIFT) | ||
31 | | (is_16bit ? 0 : ARM_EL_IL) | ||
32 | - | (cv << 24) | (cond << 20) | 0xa; | ||
33 | + | (cv << 24) | (cond << 20) | coproc; | ||
34 | } | ||
35 | |||
36 | static inline uint32_t syn_simd_access_trap(int cv, int cond, bool is_16bit) | ||
37 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-a64.c | ||
40 | +++ b/target/arm/translate-a64.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool fp_access_check(DisasContext *s) | ||
42 | s->fp_access_checked = true; | ||
43 | |||
44 | gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
45 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
46 | + syn_fp_access_trap(1, 0xe, false, 0), | ||
47 | + s->fp_excp_el); | ||
48 | return false; | ||
49 | } | ||
50 | s->fp_access_checked = true; | ||
51 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/translate-vfp.c | ||
54 | +++ b/target/arm/translate-vfp.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static void gen_update_fp_context(DisasContext *s) | ||
56 | static bool vfp_access_check_a(DisasContext *s, bool ignore_vfp_enabled) | ||
57 | { | ||
58 | if (s->fp_excp_el) { | ||
59 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
60 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
61 | + /* | ||
62 | + * The full syndrome is only used for HSR when HCPTR traps: | ||
63 | + * For v8, when TA==0, coproc is RES0. | ||
64 | + * For v7, any use of a Floating-point instruction or access | ||
65 | + * to a Floating-point Extension register that is trapped to | ||
66 | + * Hyp mode because of a trap configured in the HCPTR sets | ||
67 | + * this field to 0xA. | ||
68 | + */ | ||
69 | + int coproc = arm_dc_feature(s, ARM_FEATURE_V8) ? 0 : 0xa; | ||
70 | + uint32_t syn = syn_fp_access_trap(1, 0xe, false, coproc); | ||
71 | + | ||
72 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn, s->fp_excp_el); | ||
73 | return false; | ||
74 | } | ||
26 | 75 | ||
27 | -- | 76 | -- |
28 | 2.20.1 | 77 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | Convert the Neon VMUL, VMLA, VMLS and VSHL insns in the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 3-reg-same grouping to decodetree. | ||
3 | 2 | ||
3 | Move the function to op_helper.c, near raise_exception. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220609202901.1177572-4-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-20-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | target/arm/neon-dp.decode | 9 +++++++ | 10 | target/arm/internals.h | 16 +--------------- |
9 | target/arm/translate-neon.inc.c | 44 +++++++++++++++++++++++++++++++++ | 11 | target/arm/op_helper.c | 15 +++++++++++++++ |
10 | target/arm/translate.c | 28 +++------------------ | 12 | 2 files changed, 16 insertions(+), 15 deletions(-) |
11 | 3 files changed, 56 insertions(+), 25 deletions(-) | ||
12 | 13 | ||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 14 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/neon-dp.decode | 16 | --- a/target/arm/internals.h |
16 | +++ b/target/arm/neon-dp.decode | 17 | +++ b/target/arm/internals.h |
17 | @@ -XXX,XX +XXX,XX @@ VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | 18 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, |
18 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | 19 | int aa64_va_parameter_tbi(uint64_t tcr, ARMMMUIdx mmu_idx); |
19 | VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same | 20 | int aa64_va_parameter_tbid(uint64_t tcr, ARMMMUIdx mmu_idx); |
20 | 21 | ||
21 | +VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same | 22 | -static inline int exception_target_el(CPUARMState *env) |
22 | +VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same | 23 | -{ |
24 | - int target_el = MAX(1, arm_current_el(env)); | ||
25 | - | ||
26 | - /* | ||
27 | - * No such thing as secure EL1 if EL3 is aarch32, | ||
28 | - * so update the target EL to EL3 in this case. | ||
29 | - */ | ||
30 | - if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | ||
31 | - target_el = 3; | ||
32 | - } | ||
33 | - | ||
34 | - return target_el; | ||
35 | -} | ||
36 | - | ||
37 | /* Determine if allocation tags are available. */ | ||
38 | static inline bool allocation_tag_access_enabled(CPUARMState *env, int el, | ||
39 | uint64_t sctlr) | ||
40 | @@ -XXX,XX +XXX,XX @@ void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
41 | bool el_is_in_host(CPUARMState *env, int el); | ||
42 | |||
43 | void aa32_max_features(ARMCPU *cpu); | ||
44 | +int exception_target_el(CPUARMState *env); | ||
45 | |||
46 | /* Powers of 2 for sve_vq_map et al. */ | ||
47 | #define SVE_VQ_POW2_MAP \ | ||
48 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/op_helper.c | ||
51 | +++ b/target/arm/op_helper.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | #define SIGNBIT (uint32_t)0x80000000 | ||
54 | #define SIGNBIT64 ((uint64_t)1 << 63) | ||
55 | |||
56 | +int exception_target_el(CPUARMState *env) | ||
57 | +{ | ||
58 | + int target_el = MAX(1, arm_current_el(env)); | ||
23 | + | 59 | + |
24 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | 60 | + /* |
25 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | 61 | + * No such thing as secure EL1 if EL3 is aarch32, |
26 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | 62 | + * so update the target EL to EL3 in this case. |
27 | @@ -XXX,XX +XXX,XX @@ VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | 63 | + */ |
28 | 64 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | |
29 | VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | 65 | + target_el = 3; |
30 | VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | 66 | + } |
31 | + | 67 | + |
32 | +VMLA_3s 1111 001 0 0 . .. .... .... 1001 . . . 0 .... @3same | 68 | + return target_el; |
33 | +VMLS_3s 1111 001 1 0 . .. .... .... 1001 . . . 0 .... @3same | ||
34 | + | ||
35 | +VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same | ||
36 | +VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
42 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
44 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
45 | +DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) | ||
46 | |||
47 | #define DO_3SAME_CMP(INSN, COND) \ | ||
48 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
50 | DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
51 | DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
52 | DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
53 | + | ||
54 | +static void gen_VMUL_p_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
55 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
56 | +{ | ||
57 | + tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, | ||
58 | + 0, gen_helper_gvec_pmul_b); | ||
59 | +} | 69 | +} |
60 | + | 70 | + |
61 | +static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) | 71 | void raise_exception(CPUARMState *env, uint32_t excp, |
62 | +{ | 72 | uint32_t syndrome, uint32_t target_el) |
63 | + if (a->size != 0) { | 73 | { |
64 | + return false; | ||
65 | + } | ||
66 | + return do_3same(s, a, gen_VMUL_p_3s); | ||
67 | +} | ||
68 | + | ||
69 | +#define DO_3SAME_GVEC3_NO_SZ_3(INSN, OPARRAY) \ | ||
70 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
71 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
72 | + uint32_t oprsz, uint32_t maxsz) \ | ||
73 | + { \ | ||
74 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ | ||
75 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
76 | + } \ | ||
77 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
78 | + | ||
79 | + | ||
80 | +DO_3SAME_GVEC3_NO_SZ_3(VMLA, mla_op) | ||
81 | +DO_3SAME_GVEC3_NO_SZ_3(VMLS, mls_op) | ||
82 | + | ||
83 | +#define DO_3SAME_GVEC3_SHIFT(INSN, OPARRAY) \ | ||
84 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
85 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
86 | + uint32_t oprsz, uint32_t maxsz) \ | ||
87 | + { \ | ||
88 | + /* Note the operation is vshl vd,vm,vn */ \ | ||
89 | + tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, \ | ||
90 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
91 | + } \ | ||
92 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
93 | + | ||
94 | +DO_3SAME_GVEC3_SHIFT(VSHL_S, sshl_op) | ||
95 | +DO_3SAME_GVEC3_SHIFT(VSHL_U, ushl_op) | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
101 | } | ||
102 | return 1; | ||
103 | |||
104 | - case NEON_3R_VMUL: /* VMUL */ | ||
105 | - if (u) { | ||
106 | - /* Polynomial case allows only P8. */ | ||
107 | - if (size != 0) { | ||
108 | - return 1; | ||
109 | - } | ||
110 | - tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | - 0, gen_helper_gvec_pmul_b); | ||
112 | - } else { | ||
113 | - tcg_gen_gvec_mul(size, rd_ofs, rn_ofs, rm_ofs, | ||
114 | - vec_size, vec_size); | ||
115 | - } | ||
116 | - return 0; | ||
117 | - | ||
118 | - case NEON_3R_VML: /* VMLA, VMLS */ | ||
119 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
120 | - u ? &mls_op[size] : &mla_op[size]); | ||
121 | - return 0; | ||
122 | - | ||
123 | - case NEON_3R_VSHL: | ||
124 | - /* Note the operation is vshl vd,vm,vn */ | ||
125 | - tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
126 | - u ? &ushl_op[size] : &sshl_op[size]); | ||
127 | - return 0; | ||
128 | - | ||
129 | case NEON_3R_VADD_VSUB: | ||
130 | case NEON_3R_LOGIC: | ||
131 | case NEON_3R_VMAX: | ||
132 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
133 | case NEON_3R_VCGE: | ||
134 | case NEON_3R_VQADD: | ||
135 | case NEON_3R_VQSUB: | ||
136 | + case NEON_3R_VMUL: | ||
137 | + case NEON_3R_VML: | ||
138 | + case NEON_3R_VSHL: | ||
139 | /* Already handled by decodetree */ | ||
140 | return 1; | ||
141 | } | ||
142 | -- | 74 | -- |
143 | 2.20.1 | 75 | 2.25.1 |
144 | |||
145 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for SD. | 3 | Move the function to debug_helper.c, and the |
4 | declaration to internals.h. | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20220609202901.1177572-5-richard.henderson@linaro.org |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-9-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | include/hw/arm/xlnx-versal.h | 12 ++++++++++++ | 11 | target/arm/cpu.h | 10 ---------- |
13 | hw/arm/xlnx-versal.c | 31 +++++++++++++++++++++++++++++++ | 12 | target/arm/internals.h | 1 + |
14 | 2 files changed, 43 insertions(+) | 13 | target/arm/debug_helper.c | 12 ++++++++++++ |
14 | 3 files changed, 13 insertions(+), 10 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-versal.h | 18 | --- a/target/arm/cpu.h |
19 | +++ b/include/hw/arm/xlnx-versal.h | 19 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_generate_debug_exceptions(CPUARMState *env) |
21 | |||
22 | #include "hw/sysbus.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | +#include "hw/sd/sdhci.h" | ||
25 | #include "hw/intc/arm_gicv3.h" | ||
26 | #include "hw/char/pl011.h" | ||
27 | #include "hw/dma/xlnx-zdma.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #define XLNX_VERSAL_NR_UARTS 2 | ||
30 | #define XLNX_VERSAL_NR_GEMS 2 | ||
31 | #define XLNX_VERSAL_NR_ADMAS 8 | ||
32 | +#define XLNX_VERSAL_NR_SDS 2 | ||
33 | #define XLNX_VERSAL_NR_IRQS 192 | ||
34 | |||
35 | typedef struct Versal { | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
37 | } iou; | ||
38 | } lpd; | ||
39 | |||
40 | + /* The Platform Management Controller subsystem. */ | ||
41 | + struct { | ||
42 | + struct { | ||
43 | + SDHCIState sd[XLNX_VERSAL_NR_SDS]; | ||
44 | + } iou; | ||
45 | + } pmc; | ||
46 | + | ||
47 | struct { | ||
48 | MemoryRegion *mr_ddr; | ||
49 | uint32_t psci_conduit; | ||
50 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
51 | #define VERSAL_GEM1_IRQ_0 58 | ||
52 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
53 | #define VERSAL_ADMA_IRQ_0 60 | ||
54 | +#define VERSAL_SD0_IRQ_0 126 | ||
55 | |||
56 | /* Architecturally reserved IRQs suitable for virtualization. */ | ||
57 | #define VERSAL_RSVD_IRQ_FIRST 111 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
59 | #define MM_FPD_CRF 0xfd1a0000U | ||
60 | #define MM_FPD_CRF_SIZE 0x140000 | ||
61 | |||
62 | +#define MM_PMC_SD0 0xf1040000U | ||
63 | +#define MM_PMC_SD0_SIZE 0x10000 | ||
64 | #define MM_PMC_CRP 0xf1260000U | ||
65 | #define MM_PMC_CRP_SIZE 0x10000 | ||
66 | #endif | ||
67 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/hw/arm/xlnx-versal.c | ||
70 | +++ b/hw/arm/xlnx-versal.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | ||
72 | } | 21 | } |
73 | } | 22 | } |
74 | 23 | ||
75 | +#define SDHCI_CAPABILITIES 0x280737ec6481 /* Same as on ZynqMP. */ | 24 | -/* Is single-stepping active? (Note that the "is EL_D AArch64?" check |
76 | +static void versal_create_sds(Versal *s, qemu_irq *pic) | 25 | - * implicitly means this always returns false in pre-v8 CPUs.) |
26 | - */ | ||
27 | -static inline bool arm_singlestep_active(CPUARMState *env) | ||
28 | -{ | ||
29 | - return extract32(env->cp15.mdscr_el1, 0, 1) | ||
30 | - && arm_el_is_aa64(env, arm_debug_target_el(env)) | ||
31 | - && arm_generate_debug_exceptions(env); | ||
32 | -} | ||
33 | - | ||
34 | static inline bool arm_sctlr_b(CPUARMState *env) | ||
35 | { | ||
36 | return | ||
37 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/internals.h | ||
40 | +++ b/target/arm/internals.h | ||
41 | @@ -XXX,XX +XXX,XX @@ bool el_is_in_host(CPUARMState *env, int el); | ||
42 | |||
43 | void aa32_max_features(ARMCPU *cpu); | ||
44 | int exception_target_el(CPUARMState *env); | ||
45 | +bool arm_singlestep_active(CPUARMState *env); | ||
46 | |||
47 | /* Powers of 2 for sve_vq_map et al. */ | ||
48 | #define SVE_VQ_POW2_MAP \ | ||
49 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/debug_helper.c | ||
52 | +++ b/target/arm/debug_helper.c | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | #include "exec/exec-all.h" | ||
55 | #include "exec/helper-proto.h" | ||
56 | |||
57 | + | ||
58 | +/* | ||
59 | + * Is single-stepping active? (Note that the "is EL_D AArch64?" check | ||
60 | + * implicitly means this always returns false in pre-v8 CPUs.) | ||
61 | + */ | ||
62 | +bool arm_singlestep_active(CPUARMState *env) | ||
77 | +{ | 63 | +{ |
78 | + int i; | 64 | + return extract32(env->cp15.mdscr_el1, 0, 1) |
79 | + | 65 | + && arm_el_is_aa64(env, arm_debug_target_el(env)) |
80 | + for (i = 0; i < ARRAY_SIZE(s->pmc.iou.sd); i++) { | 66 | + && arm_generate_debug_exceptions(env); |
81 | + DeviceState *dev; | ||
82 | + MemoryRegion *mr; | ||
83 | + | ||
84 | + sysbus_init_child_obj(OBJECT(s), "sd[*]", | ||
85 | + &s->pmc.iou.sd[i], sizeof(s->pmc.iou.sd[i]), | ||
86 | + TYPE_SYSBUS_SDHCI); | ||
87 | + dev = DEVICE(&s->pmc.iou.sd[i]); | ||
88 | + | ||
89 | + object_property_set_uint(OBJECT(dev), | ||
90 | + 3, "sd-spec-version", &error_fatal); | ||
91 | + object_property_set_uint(OBJECT(dev), SDHCI_CAPABILITIES, "capareg", | ||
92 | + &error_fatal); | ||
93 | + object_property_set_uint(OBJECT(dev), UHS_I, "uhs", &error_fatal); | ||
94 | + qdev_init_nofail(dev); | ||
95 | + | ||
96 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
97 | + memory_region_add_subregion(&s->mr_ps, | ||
98 | + MM_PMC_SD0 + i * MM_PMC_SD0_SIZE, mr); | ||
99 | + | ||
100 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, | ||
101 | + pic[VERSAL_SD0_IRQ_0 + i * 2]); | ||
102 | + } | ||
103 | +} | 67 | +} |
104 | + | 68 | + |
105 | /* This takes the board allocated linear DDR memory and creates aliases | 69 | /* Return true if the linked breakpoint entry lbn passes its checks */ |
106 | * for each split DDR range/aperture on the Versal address map. | 70 | static bool linked_bp_matches(ARMCPU *cpu, int lbn) |
107 | */ | 71 | { |
108 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
109 | versal_create_uarts(s, pic); | ||
110 | versal_create_gems(s, pic); | ||
111 | versal_create_admas(s, pic); | ||
112 | + versal_create_sds(s, pic); | ||
113 | versal_map_ddr(s); | ||
114 | versal_unimp(s); | ||
115 | |||
116 | -- | 72 | -- |
117 | 2.20.1 | 73 | 2.25.1 |
118 | |||
119 | diff view generated by jsdifflib |
1 | Convert the V[US]DOT (scalar) insns in the 2reg-scalar-ext group | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to decodetree. | ||
3 | 2 | ||
3 | Move arm_generate_debug_exceptions and its two subroutines, | ||
4 | {aa32,aa64}_generate_debug_exceptions into debug_helper.c, | ||
5 | and the one interface declaration to internals.h. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220609202901.1177572-6-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-10-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | target/arm/neon-shared.decode | 3 +++ | 12 | target/arm/cpu.h | 91 ------------------------------------- |
9 | target/arm/translate-neon.inc.c | 35 +++++++++++++++++++++++++++++++++ | 13 | target/arm/internals.h | 1 + |
10 | target/arm/translate.c | 13 +----------- | 14 | target/arm/debug_helper.c | 94 +++++++++++++++++++++++++++++++++++++++ |
11 | 3 files changed, 39 insertions(+), 12 deletions(-) | 15 | 3 files changed, 95 insertions(+), 91 deletions(-) |
12 | 16 | ||
13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/neon-shared.decode | 19 | --- a/target/arm/cpu.h |
16 | +++ b/target/arm/neon-shared.decode | 20 | +++ b/target/arm/cpu.h |
17 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | 21 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_v7m_csselr_razwi(ARMCPU *cpu) |
18 | vn=%vn_dp vd=%vd_dp size=0 | 22 | return (cpu->clidr & R_V7M_CLIDR_CTYPE_ALL_MASK) != 0; |
19 | VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | 23 | } |
20 | vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | 24 | |
21 | + | 25 | -/* See AArch64.GenerateDebugExceptionsFrom() in ARM ARM pseudocode */ |
22 | +VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ | 26 | -static inline bool aa64_generate_debug_exceptions(CPUARMState *env) |
23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | 27 | -{ |
24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | 28 | - int cur_el = arm_current_el(env); |
29 | - int debug_el; | ||
30 | - | ||
31 | - if (cur_el == 3) { | ||
32 | - return false; | ||
33 | - } | ||
34 | - | ||
35 | - /* MDCR_EL3.SDD disables debug events from Secure state */ | ||
36 | - if (arm_is_secure_below_el3(env) | ||
37 | - && extract32(env->cp15.mdcr_el3, 16, 1)) { | ||
38 | - return false; | ||
39 | - } | ||
40 | - | ||
41 | - /* | ||
42 | - * Same EL to same EL debug exceptions need MDSCR_KDE enabled | ||
43 | - * while not masking the (D)ebug bit in DAIF. | ||
44 | - */ | ||
45 | - debug_el = arm_debug_target_el(env); | ||
46 | - | ||
47 | - if (cur_el == debug_el) { | ||
48 | - return extract32(env->cp15.mdscr_el1, 13, 1) | ||
49 | - && !(env->daif & PSTATE_D); | ||
50 | - } | ||
51 | - | ||
52 | - /* Otherwise the debug target needs to be a higher EL */ | ||
53 | - return debug_el > cur_el; | ||
54 | -} | ||
55 | - | ||
56 | -static inline bool aa32_generate_debug_exceptions(CPUARMState *env) | ||
57 | -{ | ||
58 | - int el = arm_current_el(env); | ||
59 | - | ||
60 | - if (el == 0 && arm_el_is_aa64(env, 1)) { | ||
61 | - return aa64_generate_debug_exceptions(env); | ||
62 | - } | ||
63 | - | ||
64 | - if (arm_is_secure(env)) { | ||
65 | - int spd; | ||
66 | - | ||
67 | - if (el == 0 && (env->cp15.sder & 1)) { | ||
68 | - /* SDER.SUIDEN means debug exceptions from Secure EL0 | ||
69 | - * are always enabled. Otherwise they are controlled by | ||
70 | - * SDCR.SPD like those from other Secure ELs. | ||
71 | - */ | ||
72 | - return true; | ||
73 | - } | ||
74 | - | ||
75 | - spd = extract32(env->cp15.mdcr_el3, 14, 2); | ||
76 | - switch (spd) { | ||
77 | - case 1: | ||
78 | - /* SPD == 0b01 is reserved, but behaves as 0b00. */ | ||
79 | - case 0: | ||
80 | - /* For 0b00 we return true if external secure invasive debug | ||
81 | - * is enabled. On real hardware this is controlled by external | ||
82 | - * signals to the core. QEMU always permits debug, and behaves | ||
83 | - * as if DBGEN, SPIDEN, NIDEN and SPNIDEN are all tied high. | ||
84 | - */ | ||
85 | - return true; | ||
86 | - case 2: | ||
87 | - return false; | ||
88 | - case 3: | ||
89 | - return true; | ||
90 | - } | ||
91 | - } | ||
92 | - | ||
93 | - return el != 2; | ||
94 | -} | ||
95 | - | ||
96 | -/* Return true if debugging exceptions are currently enabled. | ||
97 | - * This corresponds to what in ARM ARM pseudocode would be | ||
98 | - * if UsingAArch32() then | ||
99 | - * return AArch32.GenerateDebugExceptions() | ||
100 | - * else | ||
101 | - * return AArch64.GenerateDebugExceptions() | ||
102 | - * We choose to push the if() down into this function for clarity, | ||
103 | - * since the pseudocode has it at all callsites except for the one in | ||
104 | - * CheckSoftwareStep(), where it is elided because both branches would | ||
105 | - * always return the same value. | ||
106 | - */ | ||
107 | -static inline bool arm_generate_debug_exceptions(CPUARMState *env) | ||
108 | -{ | ||
109 | - if (env->aarch64) { | ||
110 | - return aa64_generate_debug_exceptions(env); | ||
111 | - } else { | ||
112 | - return aa32_generate_debug_exceptions(env); | ||
113 | - } | ||
114 | -} | ||
115 | - | ||
116 | static inline bool arm_sctlr_b(CPUARMState *env) | ||
117 | { | ||
118 | return | ||
119 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 120 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/translate-neon.inc.c | 121 | --- a/target/arm/internals.h |
27 | +++ b/target/arm/translate-neon.inc.c | 122 | +++ b/target/arm/internals.h |
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) | 123 | @@ -XXX,XX +XXX,XX @@ bool el_is_in_host(CPUARMState *env, int el); |
29 | tcg_temp_free_ptr(fpst); | 124 | void aa32_max_features(ARMCPU *cpu); |
30 | return true; | 125 | int exception_target_el(CPUARMState *env); |
31 | } | 126 | bool arm_singlestep_active(CPUARMState *env); |
32 | + | 127 | +bool arm_generate_debug_exceptions(CPUARMState *env); |
33 | +static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | 128 | |
129 | /* Powers of 2 for sve_vq_map et al. */ | ||
130 | #define SVE_VQ_POW2_MAP \ | ||
131 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/target/arm/debug_helper.c | ||
134 | +++ b/target/arm/debug_helper.c | ||
135 | @@ -XXX,XX +XXX,XX @@ | ||
136 | #include "exec/helper-proto.h" | ||
137 | |||
138 | |||
139 | +/* See AArch64.GenerateDebugExceptionsFrom() in ARM ARM pseudocode */ | ||
140 | +static bool aa64_generate_debug_exceptions(CPUARMState *env) | ||
34 | +{ | 141 | +{ |
35 | + gen_helper_gvec_3 *fn_gvec; | 142 | + int cur_el = arm_current_el(env); |
36 | + int opr_sz; | 143 | + int debug_el; |
37 | + TCGv_ptr fpst; | 144 | + |
38 | + | 145 | + if (cur_el == 3) { |
39 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
40 | + return false; | 146 | + return false; |
41 | + } | 147 | + } |
42 | + | 148 | + |
43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | 149 | + /* MDCR_EL3.SDD disables debug events from Secure state */ |
44 | + if (!dc_isar_feature(aa32_simd_r32, s) && | 150 | + if (arm_is_secure_below_el3(env) |
45 | + ((a->vd | a->vn) & 0x10)) { | 151 | + && extract32(env->cp15.mdcr_el3, 16, 1)) { |
46 | + return false; | 152 | + return false; |
47 | + } | 153 | + } |
48 | + | 154 | + |
49 | + if ((a->vd | a->vn) & a->q) { | 155 | + /* |
50 | + return false; | 156 | + * Same EL to same EL debug exceptions need MDSCR_KDE enabled |
51 | + } | 157 | + * while not masking the (D)ebug bit in DAIF. |
52 | + | 158 | + */ |
53 | + if (!vfp_access_check(s)) { | 159 | + debug_el = arm_debug_target_el(env); |
54 | + return true; | 160 | + |
55 | + } | 161 | + if (cur_el == debug_el) { |
56 | + | 162 | + return extract32(env->cp15.mdscr_el1, 13, 1) |
57 | + fn_gvec = a->u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | 163 | + && !(env->daif & PSTATE_D); |
58 | + opr_sz = (1 + a->q) * 8; | 164 | + } |
59 | + fpst = get_fpstatus_ptr(1); | 165 | + |
60 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), | 166 | + /* Otherwise the debug target needs to be a higher EL */ |
61 | + vfp_reg_offset(1, a->vn), | 167 | + return debug_el > cur_el; |
62 | + vfp_reg_offset(1, a->rm), | ||
63 | + opr_sz, opr_sz, a->index, fn_gvec); | ||
64 | + tcg_temp_free_ptr(fpst); | ||
65 | + return true; | ||
66 | +} | 168 | +} |
67 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 169 | + |
68 | index XXXXXXX..XXXXXXX 100644 | 170 | +static bool aa32_generate_debug_exceptions(CPUARMState *env) |
69 | --- a/target/arm/translate.c | 171 | +{ |
70 | +++ b/target/arm/translate.c | 172 | + int el = arm_current_el(env); |
71 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 173 | + |
72 | bool is_long = false, q = extract32(insn, 6, 1); | 174 | + if (el == 0 && arm_el_is_aa64(env, 1)) { |
73 | bool ptr_is_env = false; | 175 | + return aa64_generate_debug_exceptions(env); |
74 | 176 | + } | |
75 | - if ((insn & 0xffb00f00) == 0xfe200d00) { | 177 | + |
76 | - /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | 178 | + if (arm_is_secure(env)) { |
77 | - int u = extract32(insn, 4, 1); | 179 | + int spd; |
78 | - | 180 | + |
79 | - if (!dc_isar_feature(aa32_dp, s)) { | 181 | + if (el == 0 && (env->cp15.sder & 1)) { |
80 | - return 1; | 182 | + /* |
81 | - } | 183 | + * SDER.SUIDEN means debug exceptions from Secure EL0 |
82 | - fn_gvec = u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | 184 | + * are always enabled. Otherwise they are controlled by |
83 | - /* rm is just Vm, and index is M. */ | 185 | + * SDCR.SPD like those from other Secure ELs. |
84 | - data = extract32(insn, 5, 1); /* index */ | 186 | + */ |
85 | - rm = extract32(insn, 0, 4); | 187 | + return true; |
86 | - } else if ((insn & 0xffa00f10) == 0xfe000810) { | 188 | + } |
87 | + if ((insn & 0xffa00f10) == 0xfe000810) { | 189 | + |
88 | /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | 190 | + spd = extract32(env->cp15.mdcr_el3, 14, 2); |
89 | int is_s = extract32(insn, 20, 1); | 191 | + switch (spd) { |
90 | int vm20 = extract32(insn, 0, 3); | 192 | + case 1: |
193 | + /* SPD == 0b01 is reserved, but behaves as 0b00. */ | ||
194 | + case 0: | ||
195 | + /* | ||
196 | + * For 0b00 we return true if external secure invasive debug | ||
197 | + * is enabled. On real hardware this is controlled by external | ||
198 | + * signals to the core. QEMU always permits debug, and behaves | ||
199 | + * as if DBGEN, SPIDEN, NIDEN and SPNIDEN are all tied high. | ||
200 | + */ | ||
201 | + return true; | ||
202 | + case 2: | ||
203 | + return false; | ||
204 | + case 3: | ||
205 | + return true; | ||
206 | + } | ||
207 | + } | ||
208 | + | ||
209 | + return el != 2; | ||
210 | +} | ||
211 | + | ||
212 | +/* | ||
213 | + * Return true if debugging exceptions are currently enabled. | ||
214 | + * This corresponds to what in ARM ARM pseudocode would be | ||
215 | + * if UsingAArch32() then | ||
216 | + * return AArch32.GenerateDebugExceptions() | ||
217 | + * else | ||
218 | + * return AArch64.GenerateDebugExceptions() | ||
219 | + * We choose to push the if() down into this function for clarity, | ||
220 | + * since the pseudocode has it at all callsites except for the one in | ||
221 | + * CheckSoftwareStep(), where it is elided because both branches would | ||
222 | + * always return the same value. | ||
223 | + */ | ||
224 | +bool arm_generate_debug_exceptions(CPUARMState *env) | ||
225 | +{ | ||
226 | + if (env->aarch64) { | ||
227 | + return aa64_generate_debug_exceptions(env); | ||
228 | + } else { | ||
229 | + return aa32_generate_debug_exceptions(env); | ||
230 | + } | ||
231 | +} | ||
232 | + | ||
233 | /* | ||
234 | * Is single-stepping active? (Note that the "is EL_D AArch64?" check | ||
235 | * implicitly means this always returns false in pre-v8 CPUs.) | ||
91 | -- | 236 | -- |
92 | 2.20.1 | 237 | 2.25.1 |
93 | |||
94 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Move misplaced comment. | 3 | Use the accessor rather than the raw structure member. |
4 | 4 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20220609202901.1177572-7-richard.henderson@linaro.org |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-3-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | hw/arm/xlnx-versal.c | 2 +- | 10 | target/arm/debug_helper.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 12 | ||
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 13 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-versal.c | 15 | --- a/target/arm/debug_helper.c |
18 | +++ b/hw/arm/xlnx-versal.c | 16 | +++ b/target/arm/debug_helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | 17 | @@ -XXX,XX +XXX,XX @@ static bool aa32_generate_debug_exceptions(CPUARMState *env) |
20 | 18 | */ | |
21 | obj = object_new(XLNX_VERSAL_ACPU_TYPE); | 19 | bool arm_generate_debug_exceptions(CPUARMState *env) |
22 | if (!obj) { | 20 | { |
23 | - /* Secondary CPUs start in PSCI powered-down state */ | 21 | - if (env->aarch64) { |
24 | error_report("Unable to create apu.cpu[%d] of type %s", | 22 | + if (is_a64(env)) { |
25 | i, XLNX_VERSAL_ACPU_TYPE); | 23 | return aa64_generate_debug_exceptions(env); |
26 | exit(EXIT_FAILURE); | 24 | } else { |
27 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | 25 | return aa32_generate_debug_exceptions(env); |
28 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
29 | "psci-conduit", &error_abort); | ||
30 | if (i) { | ||
31 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
32 | object_property_set_bool(obj, true, | ||
33 | "start-powered-off", &error_abort); | ||
34 | } | ||
35 | -- | 26 | -- |
36 | 2.20.1 | 27 | 2.25.1 |
37 | |||
38 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the RTC. | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | Message-id: 20220609202901.1177572-8-richard.henderson@linaro.org |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
8 | Message-id: 20200427181649.26851-12-edgar.iglesias@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | hw/arm/xlnx-versal-virt.c | 22 ++++++++++++++++++++++ | 8 | target/arm/debug_helper.c | 31 +++++++++++++++++++++++++++++++ |
12 | 1 file changed, 22 insertions(+) | 9 | target/arm/op_helper.c | 29 ----------------------------- |
10 | 2 files changed, 31 insertions(+), 29 deletions(-) | ||
13 | 11 | ||
14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 12 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xlnx-versal-virt.c | 14 | --- a/target/arm/debug_helper.c |
17 | +++ b/hw/arm/xlnx-versal-virt.c | 15 | +++ b/target/arm/debug_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_sd_nodes(VersalVirt *s) | 16 | @@ -XXX,XX +XXX,XX @@ void arm_debug_excp_handler(CPUState *cs) |
19 | } | 17 | } |
20 | } | 18 | } |
21 | 19 | ||
22 | +static void fdt_add_rtc_node(VersalVirt *s) | 20 | +/* |
21 | + * Raise an EXCP_BKPT with the specified syndrome register value, | ||
22 | + * targeting the correct exception level for debug exceptions. | ||
23 | + */ | ||
24 | +void HELPER(exception_bkpt_insn)(CPUARMState *env, uint32_t syndrome) | ||
23 | +{ | 25 | +{ |
24 | + const char compat[] = "xlnx,zynqmp-rtc"; | 26 | + int debug_el = arm_debug_target_el(env); |
25 | + const char interrupt_names[] = "alarm\0sec"; | 27 | + int cur_el = arm_current_el(env); |
26 | + char *name = g_strdup_printf("/rtc@%x", MM_PMC_RTC); | ||
27 | + | 28 | + |
28 | + qemu_fdt_add_subnode(s->fdt, name); | 29 | + /* FSR will only be used if the debug target EL is AArch32. */ |
29 | + | 30 | + env->exception.fsr = arm_debug_exception_fsr(env); |
30 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | 31 | + /* |
31 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_ALARM_IRQ, | 32 | + * FAR is UNKNOWN: clear vaddress to avoid potentially exposing |
32 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI, | 33 | + * values to the guest that it shouldn't be able to see at its |
33 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_SECONDS_IRQ, | 34 | + * exception/security level. |
34 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 35 | + */ |
35 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", | 36 | + env->exception.vaddress = 0; |
36 | + interrupt_names, sizeof(interrupt_names)); | 37 | + /* |
37 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | 38 | + * Other kinds of architectural debug exception are ignored if |
38 | + 2, MM_PMC_RTC, 2, MM_PMC_RTC_SIZE); | 39 | + * they target an exception level below the current one (in QEMU |
39 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | 40 | + * this is checked by arm_generate_debug_exceptions()). Breakpoint |
40 | + g_free(name); | 41 | + * instructions are special because they always generate an exception |
42 | + * to somewhere: if they can't go to the configured debug exception | ||
43 | + * level they are taken to the current exception level. | ||
44 | + */ | ||
45 | + if (debug_el < cur_el) { | ||
46 | + debug_el = cur_el; | ||
47 | + } | ||
48 | + raise_exception(env, EXCP_BKPT, syndrome, debug_el); | ||
41 | +} | 49 | +} |
42 | + | 50 | + |
43 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | 51 | #if !defined(CONFIG_USER_ONLY) |
52 | |||
53 | vaddr arm_adjust_watchpoint_address(CPUState *cs, vaddr addr, int len) | ||
54 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/arm/op_helper.c | ||
57 | +++ b/target/arm/op_helper.c | ||
58 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_with_syndrome)(CPUARMState *env, uint32_t excp, | ||
59 | raise_exception(env, excp, syndrome, target_el); | ||
60 | } | ||
61 | |||
62 | -/* Raise an EXCP_BKPT with the specified syndrome register value, | ||
63 | - * targeting the correct exception level for debug exceptions. | ||
64 | - */ | ||
65 | -void HELPER(exception_bkpt_insn)(CPUARMState *env, uint32_t syndrome) | ||
66 | -{ | ||
67 | - int debug_el = arm_debug_target_el(env); | ||
68 | - int cur_el = arm_current_el(env); | ||
69 | - | ||
70 | - /* FSR will only be used if the debug target EL is AArch32. */ | ||
71 | - env->exception.fsr = arm_debug_exception_fsr(env); | ||
72 | - /* FAR is UNKNOWN: clear vaddress to avoid potentially exposing | ||
73 | - * values to the guest that it shouldn't be able to see at its | ||
74 | - * exception/security level. | ||
75 | - */ | ||
76 | - env->exception.vaddress = 0; | ||
77 | - /* | ||
78 | - * Other kinds of architectural debug exception are ignored if | ||
79 | - * they target an exception level below the current one (in QEMU | ||
80 | - * this is checked by arm_generate_debug_exceptions()). Breakpoint | ||
81 | - * instructions are special because they always generate an exception | ||
82 | - * to somewhere: if they can't go to the configured debug exception | ||
83 | - * level they are taken to the current exception level. | ||
84 | - */ | ||
85 | - if (debug_el < cur_el) { | ||
86 | - debug_el = cur_el; | ||
87 | - } | ||
88 | - raise_exception(env, EXCP_BKPT, syndrome, debug_el); | ||
89 | -} | ||
90 | - | ||
91 | uint32_t HELPER(cpsr_read)(CPUARMState *env) | ||
44 | { | 92 | { |
45 | Error *err = NULL; | 93 | return cpsr_read(env) & ~CPSR_EXEC; |
46 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
47 | fdt_add_timer_nodes(s); | ||
48 | fdt_add_zdma_nodes(s); | ||
49 | fdt_add_sd_nodes(s); | ||
50 | + fdt_add_rtc_node(s); | ||
51 | fdt_add_cpu_nodes(s, psci_conduit); | ||
52 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | ||
53 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
54 | -- | 94 | -- |
55 | 2.20.1 | 95 | 2.25.1 |
56 | |||
57 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for SD. | 3 | This function now now only used in debug_helper.c, so there is |
4 | no reason to have a declaration in a header. | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 8 | Message-id: 20220609202901.1177572-9-richard.henderson@linaro.org |
8 | Message-id: 20200427181649.26851-11-edgar.iglesias@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/arm/xlnx-versal-virt.c | 46 +++++++++++++++++++++++++++++++++++++++ | 11 | target/arm/internals.h | 25 ------------------------- |
12 | 1 file changed, 46 insertions(+) | 12 | target/arm/debug_helper.c | 26 ++++++++++++++++++++++++++ |
13 | 2 files changed, 26 insertions(+), 25 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 15 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xlnx-versal-virt.c | 17 | --- a/target/arm/internals.h |
17 | +++ b/hw/arm/xlnx-versal-virt.c | 18 | +++ b/target/arm/internals.h |
18 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) |
19 | #include "hw/arm/sysbus-fdt.h" | 20 | return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; |
20 | #include "hw/arm/fdt.h" | ||
21 | #include "cpu.h" | ||
22 | +#include "hw/qdev-properties.h" | ||
23 | #include "hw/arm/xlnx-versal.h" | ||
24 | |||
25 | #define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") | ||
26 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_zdma_nodes(VersalVirt *s) | ||
27 | } | ||
28 | } | 21 | } |
29 | 22 | ||
30 | +static void fdt_add_sd_nodes(VersalVirt *s) | 23 | -/* Return the FSR value for a debug exception (watchpoint, hardware |
24 | - * breakpoint or BKPT insn) targeting the specified exception level. | ||
25 | - */ | ||
26 | -static inline uint32_t arm_debug_exception_fsr(CPUARMState *env) | ||
27 | -{ | ||
28 | - ARMMMUFaultInfo fi = { .type = ARMFault_Debug }; | ||
29 | - int target_el = arm_debug_target_el(env); | ||
30 | - bool using_lpae = false; | ||
31 | - | ||
32 | - if (target_el == 2 || arm_el_is_aa64(env, target_el)) { | ||
33 | - using_lpae = true; | ||
34 | - } else { | ||
35 | - if (arm_feature(env, ARM_FEATURE_LPAE) && | ||
36 | - (env->cp15.tcr_el[target_el].raw_tcr & TTBCR_EAE)) { | ||
37 | - using_lpae = true; | ||
38 | - } | ||
39 | - } | ||
40 | - | ||
41 | - if (using_lpae) { | ||
42 | - return arm_fi_to_lfsc(&fi); | ||
43 | - } else { | ||
44 | - return arm_fi_to_sfsc(&fi); | ||
45 | - } | ||
46 | -} | ||
47 | - | ||
48 | /** | ||
49 | * arm_num_brps: Return number of implemented breakpoints. | ||
50 | * Note that the ID register BRPS field is "number of bps - 1", | ||
51 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/debug_helper.c | ||
54 | +++ b/target/arm/debug_helper.c | ||
55 | @@ -XXX,XX +XXX,XX @@ bool arm_debug_check_watchpoint(CPUState *cs, CPUWatchpoint *wp) | ||
56 | return check_watchpoints(cpu); | ||
57 | } | ||
58 | |||
59 | +/* | ||
60 | + * Return the FSR value for a debug exception (watchpoint, hardware | ||
61 | + * breakpoint or BKPT insn) targeting the specified exception level. | ||
62 | + */ | ||
63 | +static uint32_t arm_debug_exception_fsr(CPUARMState *env) | ||
31 | +{ | 64 | +{ |
32 | + const char clocknames[] = "clk_xin\0clk_ahb"; | 65 | + ARMMMUFaultInfo fi = { .type = ARMFault_Debug }; |
33 | + const char compat[] = "arasan,sdhci-8.9a"; | 66 | + int target_el = arm_debug_target_el(env); |
34 | + int i; | 67 | + bool using_lpae = false; |
35 | + | 68 | + |
36 | + for (i = ARRAY_SIZE(s->soc.pmc.iou.sd) - 1; i >= 0; i--) { | 69 | + if (target_el == 2 || arm_el_is_aa64(env, target_el)) { |
37 | + uint64_t addr = MM_PMC_SD0 + MM_PMC_SD0_SIZE * i; | 70 | + using_lpae = true; |
38 | + char *name = g_strdup_printf("/sdhci@%" PRIx64, addr); | 71 | + } else { |
72 | + if (arm_feature(env, ARM_FEATURE_LPAE) && | ||
73 | + (env->cp15.tcr_el[target_el].raw_tcr & TTBCR_EAE)) { | ||
74 | + using_lpae = true; | ||
75 | + } | ||
76 | + } | ||
39 | + | 77 | + |
40 | + qemu_fdt_add_subnode(s->fdt, name); | 78 | + if (using_lpae) { |
41 | + | 79 | + return arm_fi_to_lfsc(&fi); |
42 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | 80 | + } else { |
43 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); | 81 | + return arm_fi_to_sfsc(&fi); |
44 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | ||
45 | + clocknames, sizeof(clocknames)); | ||
46 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
47 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_SD0_IRQ_0 + i * 2, | ||
48 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
49 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
50 | + 2, addr, 2, MM_PMC_SD0_SIZE); | ||
51 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
52 | + g_free(name); | ||
53 | + } | 82 | + } |
54 | +} | 83 | +} |
55 | + | 84 | + |
56 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | 85 | void arm_debug_excp_handler(CPUState *cs) |
57 | { | 86 | { |
58 | Error *err = NULL; | ||
59 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | ||
60 | } | ||
61 | } | ||
62 | |||
63 | +static void sd_plugin_card(SDHCIState *sd, DriveInfo *di) | ||
64 | +{ | ||
65 | + BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
66 | + DeviceState *card; | ||
67 | + | ||
68 | + card = qdev_create(qdev_get_child_bus(DEVICE(sd), "sd-bus"), TYPE_SD_CARD); | ||
69 | + object_property_add_child(OBJECT(sd), "card[*]", OBJECT(card), | ||
70 | + &error_fatal); | ||
71 | + qdev_prop_set_drive(card, "drive", blk, &error_fatal); | ||
72 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
73 | +} | ||
74 | + | ||
75 | static void versal_virt_init(MachineState *machine) | ||
76 | { | ||
77 | VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(machine); | ||
78 | int psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; | ||
79 | + int i; | ||
80 | |||
81 | /* | 87 | /* |
82 | * If the user provides an Operating System to be loaded, we expect them | ||
83 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
84 | fdt_add_gic_nodes(s); | ||
85 | fdt_add_timer_nodes(s); | ||
86 | fdt_add_zdma_nodes(s); | ||
87 | + fdt_add_sd_nodes(s); | ||
88 | fdt_add_cpu_nodes(s, psci_conduit); | ||
89 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | ||
90 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
92 | memory_region_add_subregion_overlap(get_system_memory(), | ||
93 | 0, &s->soc.fpd.apu.mr, 0); | ||
94 | |||
95 | + /* Plugin SD cards. */ | ||
96 | + for (i = 0; i < ARRAY_SIZE(s->soc.pmc.iou.sd); i++) { | ||
97 | + sd_plugin_card(&s->soc.pmc.iou.sd[i], drive_get_next(IF_SD)); | ||
98 | + } | ||
99 | + | ||
100 | s->binfo.ram_size = machine->ram_size; | ||
101 | s->binfo.loader_start = 0x0; | ||
102 | s->binfo.get_dtb = versal_virt_get_dtb; | ||
103 | -- | 88 | -- |
104 | 2.20.1 | 89 | 2.25.1 |
105 | |||
106 | diff view generated by jsdifflib |
1 | Convert VCMLA (scalar) in the 2reg-scalar-ext group to decodetree. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Rename to helper_exception_with_syndrome_el, to emphasize | ||
4 | that the target el is a parameter. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220609202901.1177572-10-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-9-peter.maydell@linaro.org | ||
6 | --- | 10 | --- |
7 | target/arm/neon-shared.decode | 5 +++++ | 11 | target/arm/helper.h | 2 +- |
8 | target/arm/translate-neon.inc.c | 40 +++++++++++++++++++++++++++++++++ | 12 | target/arm/translate.h | 6 +++--- |
9 | target/arm/translate.c | 26 +-------------------- | 13 | target/arm/op_helper.c | 6 +++--- |
10 | 3 files changed, 46 insertions(+), 25 deletions(-) | 14 | target/arm/translate.c | 6 +++--- |
15 | 4 files changed, 10 insertions(+), 10 deletions(-) | ||
11 | 16 | ||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | 17 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/neon-shared.decode | 19 | --- a/target/arm/helper.h |
15 | +++ b/target/arm/neon-shared.decode | 20 | +++ b/target/arm/helper.h |
16 | @@ -XXX,XX +XXX,XX @@ VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(usad8, TCG_CALL_NO_RWG_SE, i32, i32, i32) |
17 | vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 | 22 | DEF_HELPER_FLAGS_3(sel_flags, TCG_CALL_NO_RWG_SE, |
18 | VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ | 23 | i32, i32, i32, i32) |
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 | 24 | DEF_HELPER_2(exception_internal, noreturn, env, i32) |
20 | + | 25 | -DEF_HELPER_4(exception_with_syndrome, noreturn, env, i32, i32, i32) |
21 | +VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | 26 | +DEF_HELPER_4(exception_with_syndrome_el, noreturn, env, i32, i32, i32) |
22 | + vn=%vn_dp vd=%vd_dp size=0 | 27 | DEF_HELPER_2(exception_bkpt_insn, noreturn, env, i32) |
23 | +VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | 28 | DEF_HELPER_2(exception_pc_alignment, noreturn, env, tl) |
24 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | 29 | DEF_HELPER_1(setend, void, env) |
25 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | 30 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
26 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/translate-neon.inc.c | 32 | --- a/target/arm/translate.h |
28 | +++ b/target/arm/translate-neon.inc.c | 33 | +++ b/target/arm/translate.h |
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML(DisasContext *s, arg_VFML *a) | 34 | @@ -XXX,XX +XXX,XX @@ static inline void gen_ss_advance(DisasContext *s) |
30 | gen_helper_gvec_fmlal_a32); | 35 | static inline void gen_exception(int excp, uint32_t syndrome, |
31 | return true; | 36 | uint32_t target_el) |
37 | { | ||
38 | - gen_helper_exception_with_syndrome(cpu_env, tcg_constant_i32(excp), | ||
39 | - tcg_constant_i32(syndrome), | ||
40 | - tcg_constant_i32(target_el)); | ||
41 | + gen_helper_exception_with_syndrome_el(cpu_env, tcg_constant_i32(excp), | ||
42 | + tcg_constant_i32(syndrome), | ||
43 | + tcg_constant_i32(target_el)); | ||
32 | } | 44 | } |
33 | + | 45 | |
34 | +static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) | 46 | /* Generate an architectural singlestep exception */ |
35 | +{ | 47 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | 48 | index XXXXXXX..XXXXXXX 100644 |
37 | + int opr_sz; | 49 | --- a/target/arm/op_helper.c |
38 | + TCGv_ptr fpst; | 50 | +++ b/target/arm/op_helper.c |
39 | + | 51 | @@ -XXX,XX +XXX,XX @@ void HELPER(yield)(CPUARMState *env) |
40 | + if (!dc_isar_feature(aa32_vcma, s)) { | 52 | * those EXCP values which are special cases for QEMU to interrupt |
41 | + return false; | 53 | * execution and not to be used for exceptions which are passed to |
42 | + } | 54 | * the guest (those must all have syndrome information and thus should |
43 | + if (a->size == 0 && !dc_isar_feature(aa32_fp16_arith, s)) { | 55 | - * use exception_with_syndrome). |
44 | + return false; | 56 | + * use exception_with_syndrome*). |
45 | + } | 57 | */ |
46 | + | 58 | void HELPER(exception_internal)(CPUARMState *env, uint32_t excp) |
47 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | 59 | { |
48 | + if (!dc_isar_feature(aa32_simd_r32, s) && | 60 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_internal)(CPUARMState *env, uint32_t excp) |
49 | + ((a->vd | a->vn | a->vm) & 0x10)) { | 61 | } |
50 | + return false; | 62 | |
51 | + } | 63 | /* Raise an exception with the specified syndrome register value */ |
52 | + | 64 | -void HELPER(exception_with_syndrome)(CPUARMState *env, uint32_t excp, |
53 | + if ((a->vd | a->vn) & a->q) { | 65 | - uint32_t syndrome, uint32_t target_el) |
54 | + return false; | 66 | +void HELPER(exception_with_syndrome_el)(CPUARMState *env, uint32_t excp, |
55 | + } | 67 | + uint32_t syndrome, uint32_t target_el) |
56 | + | 68 | { |
57 | + if (!vfp_access_check(s)) { | 69 | raise_exception(env, excp, syndrome, target_el); |
58 | + return true; | 70 | } |
59 | + } | ||
60 | + | ||
61 | + fn_gvec_ptr = (a->size ? gen_helper_gvec_fcmlas_idx | ||
62 | + : gen_helper_gvec_fcmlah_idx); | ||
63 | + opr_sz = (1 + a->q) * 8; | ||
64 | + fpst = get_fpstatus_ptr(1); | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(1, a->vn), | ||
67 | + vfp_reg_offset(1, a->vm), | ||
68 | + fpst, opr_sz, opr_sz, | ||
69 | + (a->index << 2) | a->rot, fn_gvec_ptr); | ||
70 | + tcg_temp_free_ptr(fpst); | ||
71 | + return true; | ||
72 | +} | ||
73 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 71 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
74 | index XXXXXXX..XXXXXXX 100644 | 72 | index XXXXXXX..XXXXXXX 100644 |
75 | --- a/target/arm/translate.c | 73 | --- a/target/arm/translate.c |
76 | +++ b/target/arm/translate.c | 74 | +++ b/target/arm/translate.c |
77 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 75 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_el(DisasContext *s, int excp, uint32_t syn, |
78 | bool is_long = false, q = extract32(insn, 6, 1); | 76 | { |
79 | bool ptr_is_env = false; | 77 | gen_set_condexec(s); |
80 | 78 | gen_set_pc_im(s, s->pc_curr); | |
81 | - if ((insn & 0xff000f10) == 0xfe000800) { | 79 | - gen_helper_exception_with_syndrome(cpu_env, |
82 | - /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | 80 | - tcg_constant_i32(excp), |
83 | - int rot = extract32(insn, 20, 2); | 81 | - tcg_constant_i32(syn), tcg_el); |
84 | - int size = extract32(insn, 23, 1); | 82 | + gen_helper_exception_with_syndrome_el(cpu_env, |
85 | - int index; | 83 | + tcg_constant_i32(excp), |
86 | - | 84 | + tcg_constant_i32(syn), tcg_el); |
87 | - if (!dc_isar_feature(aa32_vcma, s)) { | 85 | s->base.is_jmp = DISAS_NORETURN; |
88 | - return 1; | 86 | } |
89 | - } | ||
90 | - if (size == 0) { | ||
91 | - if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
92 | - return 1; | ||
93 | - } | ||
94 | - /* For fp16, rm is just Vm, and index is M. */ | ||
95 | - rm = extract32(insn, 0, 4); | ||
96 | - index = extract32(insn, 5, 1); | ||
97 | - } else { | ||
98 | - /* For fp32, rm is the usual M:Vm, and index is 0. */ | ||
99 | - VFP_DREG_M(rm, insn); | ||
100 | - index = 0; | ||
101 | - } | ||
102 | - data = (index << 2) | rot; | ||
103 | - fn_gvec_ptr = (size ? gen_helper_gvec_fcmlas_idx | ||
104 | - : gen_helper_gvec_fcmlah_idx); | ||
105 | - } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
106 | + if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
107 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
108 | int u = extract32(insn, 4, 1); | ||
109 | 87 | ||
110 | -- | 88 | -- |
111 | 2.20.1 | 89 | 2.25.1 |
112 | |||
113 | diff view generated by jsdifflib |
1 | Convert the VFM[AS]L (scalar) insns in the 2reg-scalar-ext group | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to decodetree. These are the last ones in the group so we can remove | ||
3 | all the legacy decode for the group. | ||
4 | 2 | ||
5 | Note that in disas_thumb2_insn() the parts of this encoding space | 3 | Create a function below gen_exception_insn that takes |
6 | where the decodetree decoder returns false will correctly be directed | 4 | the target_el as a TCGv_i32, replacing gen_exception_el. |
7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall | ||
8 | into disas_coproc_insn() by mistake. | ||
9 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220609202901.1177572-11-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200430181003.21682-11-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | target/arm/neon-shared.decode | 7 +++ | 11 | target/arm/translate.c | 27 ++++++++++++--------------- |
15 | target/arm/translate-neon.inc.c | 32 ++++++++++ | 12 | 1 file changed, 12 insertions(+), 15 deletions(-) |
16 | target/arm/translate.c | 107 +------------------------------- | ||
17 | 3 files changed, 40 insertions(+), 106 deletions(-) | ||
18 | 13 | ||
19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/neon-shared.decode | ||
22 | +++ b/target/arm/neon-shared.decode | ||
23 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | |||
25 | VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ | ||
26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
27 | + | ||
28 | +%vfml_scalar_q0_rm 0:3 5:1 | ||
29 | +%vfml_scalar_q1_index 5:1 3:1 | ||
30 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 0 . 1 index:1 ... \ | ||
31 | + rm=%vfml_scalar_q0_rm vn=%vn_sp vd=%vd_dp q=0 | ||
32 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 1 . 1 . rm:3 \ | ||
33 | + index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp q=1 | ||
34 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-neon.inc.c | ||
37 | +++ b/target/arm/translate-neon.inc.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
39 | tcg_temp_free_ptr(fpst); | ||
40 | return true; | ||
41 | } | ||
42 | + | ||
43 | +static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | ||
44 | +{ | ||
45 | + int opr_sz; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
48 | + return false; | ||
49 | + } | ||
50 | + | ||
51 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
52 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
53 | + ((a->vd & 0x10) || (a->q && (a->vn & 0x10)))) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (a->vd & a->q) { | ||
58 | + return false; | ||
59 | + } | ||
60 | + | ||
61 | + if (!vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + opr_sz = (1 + a->q) * 8; | ||
66 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
67 | + vfp_reg_offset(a->q, a->vn), | ||
68 | + vfp_reg_offset(a->q, a->rm), | ||
69 | + cpu_env, opr_sz, opr_sz, | ||
70 | + (a->index << 2) | a->s, /* is_2 == 0 */ | ||
71 | + gen_helper_gvec_fmlal_idx_a32); | ||
72 | + return true; | ||
73 | +} | ||
74 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
75 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
76 | --- a/target/arm/translate.c | 16 | --- a/target/arm/translate.c |
77 | +++ b/target/arm/translate.c | 17 | +++ b/target/arm/translate.c |
78 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint32_t pc, int excp) |
19 | s->base.is_jmp = DISAS_NORETURN; | ||
79 | } | 20 | } |
80 | 21 | ||
81 | #define VFP_REG_SHR(x, n) (((n) > 0) ? (x) >> (n) : (x) << -(n)) | 22 | -void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, |
82 | -#define VFP_SREG(insn, bigbit, smallbit) \ | 23 | - uint32_t syn, uint32_t target_el) |
83 | - ((VFP_REG_SHR(insn, bigbit - 1) & 0x1e) | (((insn) >> (smallbit)) & 1)) | 24 | +static void gen_exception_insn_el_v(DisasContext *s, uint64_t pc, int excp, |
84 | #define VFP_DREG(reg, insn, bigbit, smallbit) do { \ | 25 | + uint32_t syn, TCGv_i32 tcg_el) |
85 | if (dc_isar_feature(aa32_simd_r32, s)) { \ | 26 | { |
86 | reg = (((insn) >> (bigbit)) & 0x0f) \ | 27 | if (s->aarch64) { |
87 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | 28 | gen_a64_set_pc_im(pc); |
88 | reg = ((insn) >> (bigbit)) & 0x0f; \ | 29 | @@ -XXX,XX +XXX,XX @@ void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, |
89 | }} while (0) | 30 | gen_set_condexec(s); |
90 | 31 | gen_set_pc_im(s, pc); | |
91 | -#define VFP_SREG_D(insn) VFP_SREG(insn, 12, 22) | 32 | } |
92 | #define VFP_DREG_D(reg, insn) VFP_DREG(reg, insn, 12, 22) | 33 | - gen_exception(excp, syn, target_el); |
93 | -#define VFP_SREG_N(insn) VFP_SREG(insn, 16, 7) | 34 | + gen_helper_exception_with_syndrome_el(cpu_env, tcg_constant_i32(excp), |
94 | #define VFP_DREG_N(reg, insn) VFP_DREG(reg, insn, 16, 7) | 35 | + tcg_constant_i32(syn), tcg_el); |
95 | -#define VFP_SREG_M(insn) VFP_SREG(insn, 0, 5) | 36 | s->base.is_jmp = DISAS_NORETURN; |
96 | #define VFP_DREG_M(reg, insn) VFP_DREG(reg, insn, 0, 5) | ||
97 | |||
98 | static void gen_neon_dup_low16(TCGv_i32 var) | ||
99 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
100 | return 0; | ||
101 | } | 37 | } |
102 | 38 | ||
103 | -/* Advanced SIMD two registers and a scalar extension. | 39 | +void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, |
104 | - * 31 24 23 22 20 16 12 11 10 9 8 3 0 | 40 | + uint32_t syn, uint32_t target_el) |
105 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | 41 | +{ |
106 | - * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | 42 | + gen_exception_insn_el_v(s, pc, excp, syn, tcg_constant_i32(target_el)); |
107 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | 43 | +} |
108 | - * | 44 | + |
109 | - */ | 45 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) |
110 | - | 46 | { |
111 | -static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | 47 | gen_set_condexec(s); |
48 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s) | ||
49 | default_exception_el(s)); | ||
50 | } | ||
51 | |||
52 | -static void gen_exception_el(DisasContext *s, int excp, uint32_t syn, | ||
53 | - TCGv_i32 tcg_el) | ||
112 | -{ | 54 | -{ |
113 | - gen_helper_gvec_3 *fn_gvec = NULL; | 55 | - gen_set_condexec(s); |
114 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | 56 | - gen_set_pc_im(s, s->pc_curr); |
115 | - int rd, rn, rm, opr_sz, data; | 57 | - gen_helper_exception_with_syndrome_el(cpu_env, |
116 | - int off_rn, off_rm; | 58 | - tcg_constant_i32(excp), |
117 | - bool is_long = false, q = extract32(insn, 6, 1); | 59 | - tcg_constant_i32(syn), tcg_el); |
118 | - bool ptr_is_env = false; | 60 | - s->base.is_jmp = DISAS_NORETURN; |
119 | - | ||
120 | - if ((insn & 0xffa00f10) == 0xfe000810) { | ||
121 | - /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
122 | - int is_s = extract32(insn, 20, 1); | ||
123 | - int vm20 = extract32(insn, 0, 3); | ||
124 | - int vm3 = extract32(insn, 3, 1); | ||
125 | - int m = extract32(insn, 5, 1); | ||
126 | - int index; | ||
127 | - | ||
128 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
129 | - return 1; | ||
130 | - } | ||
131 | - if (q) { | ||
132 | - rm = vm20; | ||
133 | - index = m * 2 + vm3; | ||
134 | - } else { | ||
135 | - rm = vm20 * 2 + m; | ||
136 | - index = vm3; | ||
137 | - } | ||
138 | - is_long = true; | ||
139 | - data = (index << 2) | is_s; /* is_2 == 0 */ | ||
140 | - fn_gvec_ptr = gen_helper_gvec_fmlal_idx_a32; | ||
141 | - ptr_is_env = true; | ||
142 | - } else { | ||
143 | - return 1; | ||
144 | - } | ||
145 | - | ||
146 | - VFP_DREG_D(rd, insn); | ||
147 | - if (rd & q) { | ||
148 | - return 1; | ||
149 | - } | ||
150 | - if (q || !is_long) { | ||
151 | - VFP_DREG_N(rn, insn); | ||
152 | - if (rn & q & !is_long) { | ||
153 | - return 1; | ||
154 | - } | ||
155 | - off_rn = vfp_reg_offset(1, rn); | ||
156 | - off_rm = vfp_reg_offset(1, rm); | ||
157 | - } else { | ||
158 | - rn = VFP_SREG_N(insn); | ||
159 | - off_rn = vfp_reg_offset(0, rn); | ||
160 | - off_rm = vfp_reg_offset(0, rm); | ||
161 | - } | ||
162 | - if (s->fp_excp_el) { | ||
163 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
164 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
165 | - return 0; | ||
166 | - } | ||
167 | - if (!s->vfp_enabled) { | ||
168 | - return 1; | ||
169 | - } | ||
170 | - | ||
171 | - opr_sz = (1 + q) * 8; | ||
172 | - if (fn_gvec_ptr) { | ||
173 | - TCGv_ptr ptr; | ||
174 | - if (ptr_is_env) { | ||
175 | - ptr = cpu_env; | ||
176 | - } else { | ||
177 | - ptr = get_fpstatus_ptr(1); | ||
178 | - } | ||
179 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
180 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
181 | - if (!ptr_is_env) { | ||
182 | - tcg_temp_free_ptr(ptr); | ||
183 | - } | ||
184 | - } else { | ||
185 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
186 | - opr_sz, opr_sz, data, fn_gvec); | ||
187 | - } | ||
188 | - return 0; | ||
189 | -} | 61 | -} |
190 | - | 62 | - |
191 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | 63 | /* Force a TB lookup after an instruction that changes the CPU state. */ |
64 | void gen_lookup_tb(DisasContext *s) | ||
192 | { | 65 | { |
193 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | 66 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, |
194 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 67 | tcg_el = tcg_constant_i32(3); |
195 | } | ||
196 | } | ||
197 | } | 68 | } |
198 | - } else if ((insn & 0x0f000a00) == 0x0e000800 | 69 | |
199 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | 70 | - gen_exception_el(s, EXCP_UDEF, syn_uncategorized(), tcg_el); |
200 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | 71 | + gen_exception_insn_el_v(s, s->pc_curr, EXCP_UDEF, |
201 | - goto illegal_op; | 72 | + syn_uncategorized(), tcg_el); |
202 | - } | 73 | tcg_temp_free_i32(tcg_el); |
203 | - return; | 74 | return false; |
204 | } | 75 | } |
205 | goto illegal_op; | ||
206 | } | ||
207 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
208 | } | ||
209 | break; | ||
210 | } | ||
211 | - if ((insn & 0xff000a00) == 0xfe000800 | ||
212 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
213 | - /* The Thumb2 and ARM encodings are identical. */ | ||
214 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
215 | - goto illegal_op; | ||
216 | - } | ||
217 | - } else if (((insn >> 24) & 3) == 3) { | ||
218 | + if (((insn >> 24) & 3) == 3) { | ||
219 | /* Translate into the equivalent ARM encoding. */ | ||
220 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
221 | if (disas_neon_data_insn(s, insn)) { | ||
222 | -- | 76 | -- |
223 | 2.20.1 | 77 | 2.25.1 |
224 | |||
225 | diff view generated by jsdifflib |
1 | Convert the Neon 3-reg-same VMAX and VMIN insns to decodetree. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220609202901.1177572-12-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-17-peter.maydell@linaro.org | ||
6 | --- | 7 | --- |
7 | target/arm/neon-dp.decode | 5 +++++ | 8 | target/arm/translate.h | 4 ++-- |
8 | target/arm/translate-neon.inc.c | 14 ++++++++++++++ | 9 | target/arm/translate-a64.c | 36 ++++++++++++++++---------------- |
9 | target/arm/translate.c | 21 ++------------------- | 10 | target/arm/translate-m-nocp.c | 16 +++++++------- |
10 | 3 files changed, 21 insertions(+), 19 deletions(-) | 11 | target/arm/translate-mve.c | 4 ++-- |
12 | target/arm/translate-vfp.c | 6 +++--- | ||
13 | target/arm/translate.c | 39 ++++++++++++++++++----------------- | ||
14 | 6 files changed, 53 insertions(+), 52 deletions(-) | ||
11 | 15 | ||
12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 16 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
13 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/neon-dp.decode | 18 | --- a/target/arm/translate.h |
15 | +++ b/target/arm/neon-dp.decode | 19 | +++ b/target/arm/translate.h |
16 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | 20 | @@ -XXX,XX +XXX,XX @@ void arm_jump_cc(DisasCompare *cmp, TCGLabel *label); |
17 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | 21 | void arm_gen_test_cc(int cc, TCGLabel *label); |
18 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | 22 | MemOp pow2_align(unsigned i); |
19 | 23 | void unallocated_encoding(DisasContext *s); | |
20 | +VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | 24 | -void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, |
21 | +VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | 25 | - uint32_t syn, uint32_t target_el); |
22 | +VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | 26 | +void gen_exception_insn_el(DisasContext *s, uint64_t pc, int excp, |
23 | +VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same | 27 | + uint32_t syn, uint32_t target_el); |
24 | + | 28 | |
25 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | 29 | /* Return state of Alternate Half-precision flag, caller frees result */ |
26 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | 30 | static inline TCGv_i32 get_ahp_flag(void) |
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | 31 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
28 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/translate-neon.inc.c | 33 | --- a/target/arm/translate-a64.c |
30 | +++ b/target/arm/translate-neon.inc.c | 34 | +++ b/target/arm/translate-a64.c |
31 | @@ -XXX,XX +XXX,XX @@ DO_3SAME(VEOR, tcg_gen_gvec_xor) | 35 | @@ -XXX,XX +XXX,XX @@ static bool fp_access_check(DisasContext *s) |
32 | DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | 36 | assert(!s->fp_access_checked); |
33 | DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | 37 | s->fp_access_checked = true; |
34 | DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | 38 | |
35 | + | 39 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
36 | +#define DO_3SAME_NO_SZ_3(INSN, FUNC) \ | 40 | - syn_fp_access_trap(1, 0xe, false, 0), |
37 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | 41 | - s->fp_excp_el); |
38 | + { \ | 42 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, |
39 | + if (a->size == 3) { \ | 43 | + syn_fp_access_trap(1, 0xe, false, 0), |
40 | + return false; \ | 44 | + s->fp_excp_el); |
41 | + } \ | 45 | return false; |
42 | + return do_3same(s, a, FUNC); \ | 46 | } |
43 | + } | 47 | s->fp_access_checked = true; |
44 | + | 48 | @@ -XXX,XX +XXX,XX @@ bool sve_access_check(DisasContext *s) |
45 | +DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | 49 | assert(!s->sve_access_checked); |
46 | +DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | 50 | s->sve_access_checked = true; |
47 | +DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | 51 | |
48 | +DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | 52 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
53 | - syn_sve_access_trap(), s->sve_excp_el); | ||
54 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
55 | + syn_sve_access_trap(), s->sve_excp_el); | ||
56 | return false; | ||
57 | } | ||
58 | s->sve_access_checked = true; | ||
59 | @@ -XXX,XX +XXX,XX @@ static void gen_sysreg_undef(DisasContext *s, bool isread, | ||
60 | } else { | ||
61 | syndrome = syn_uncategorized(); | ||
62 | } | ||
63 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syndrome, | ||
64 | - default_exception_el(s)); | ||
65 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, syndrome, | ||
66 | + default_exception_el(s)); | ||
67 | } | ||
68 | |||
69 | /* MRS - move from system register | ||
70 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
71 | switch (op2_ll) { | ||
72 | case 1: /* SVC */ | ||
73 | gen_ss_advance(s); | ||
74 | - gen_exception_insn(s, s->base.pc_next, EXCP_SWI, | ||
75 | - syn_aa64_svc(imm16), default_exception_el(s)); | ||
76 | + gen_exception_insn_el(s, s->base.pc_next, EXCP_SWI, | ||
77 | + syn_aa64_svc(imm16), default_exception_el(s)); | ||
78 | break; | ||
79 | case 2: /* HVC */ | ||
80 | if (s->current_el == 0) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
82 | gen_a64_set_pc_im(s->pc_curr); | ||
83 | gen_helper_pre_hvc(cpu_env); | ||
84 | gen_ss_advance(s); | ||
85 | - gen_exception_insn(s, s->base.pc_next, EXCP_HVC, | ||
86 | - syn_aa64_hvc(imm16), 2); | ||
87 | + gen_exception_insn_el(s, s->base.pc_next, EXCP_HVC, | ||
88 | + syn_aa64_hvc(imm16), 2); | ||
89 | break; | ||
90 | case 3: /* SMC */ | ||
91 | if (s->current_el == 0) { | ||
92 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
93 | gen_a64_set_pc_im(s->pc_curr); | ||
94 | gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa64_smc(imm16))); | ||
95 | gen_ss_advance(s); | ||
96 | - gen_exception_insn(s, s->base.pc_next, EXCP_SMC, | ||
97 | - syn_aa64_smc(imm16), 3); | ||
98 | + gen_exception_insn_el(s, s->base.pc_next, EXCP_SMC, | ||
99 | + syn_aa64_smc(imm16), 3); | ||
100 | break; | ||
101 | default: | ||
102 | unallocated_encoding(s); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
104 | * Illegal execution state. This has priority over BTI | ||
105 | * exceptions, but comes after instruction abort exceptions. | ||
106 | */ | ||
107 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
108 | - syn_illegalstate(), default_exception_el(s)); | ||
109 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
110 | + syn_illegalstate(), default_exception_el(s)); | ||
111 | return; | ||
112 | } | ||
113 | |||
114 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
115 | if (s->btype != 0 | ||
116 | && s->guarded_page | ||
117 | && !btype_destination_ok(insn, s->bt, s->btype)) { | ||
118 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
119 | - syn_btitrap(s->btype), | ||
120 | - default_exception_el(s)); | ||
121 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
122 | + syn_btitrap(s->btype), | ||
123 | + default_exception_el(s)); | ||
124 | return; | ||
125 | } | ||
126 | } else { | ||
127 | diff --git a/target/arm/translate-m-nocp.c b/target/arm/translate-m-nocp.c | ||
128 | index XXXXXXX..XXXXXXX 100644 | ||
129 | --- a/target/arm/translate-m-nocp.c | ||
130 | +++ b/target/arm/translate-m-nocp.c | ||
131 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSCCLRM(DisasContext *s, arg_VSCCLRM *a) | ||
132 | tcg_gen_brcondi_i32(TCG_COND_EQ, sfpa, 0, s->condlabel); | ||
133 | |||
134 | if (s->fp_excp_el != 0) { | ||
135 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
136 | - syn_uncategorized(), s->fp_excp_el); | ||
137 | + gen_exception_insn_el(s, s->pc_curr, EXCP_NOCP, | ||
138 | + syn_uncategorized(), s->fp_excp_el); | ||
139 | return true; | ||
140 | } | ||
141 | |||
142 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
143 | if (!vfp_access_check_m(s, true)) { | ||
144 | /* | ||
145 | * This was only a conditional exception, so override | ||
146 | - * gen_exception_insn()'s default to DISAS_NORETURN | ||
147 | + * gen_exception_insn_el()'s default to DISAS_NORETURN | ||
148 | */ | ||
149 | s->base.is_jmp = DISAS_NEXT; | ||
150 | break; | ||
151 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
152 | if (!vfp_access_check_m(s, true)) { | ||
153 | /* | ||
154 | * This was only a conditional exception, so override | ||
155 | - * gen_exception_insn()'s default to DISAS_NORETURN | ||
156 | + * gen_exception_insn_el()'s default to DISAS_NORETURN | ||
157 | */ | ||
158 | s->base.is_jmp = DISAS_NEXT; | ||
159 | break; | ||
160 | @@ -XXX,XX +XXX,XX @@ static bool trans_NOCP(DisasContext *s, arg_nocp *a) | ||
161 | } | ||
162 | |||
163 | if (a->cp != 10) { | ||
164 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
165 | - syn_uncategorized(), default_exception_el(s)); | ||
166 | + gen_exception_insn_el(s, s->pc_curr, EXCP_NOCP, | ||
167 | + syn_uncategorized(), default_exception_el(s)); | ||
168 | return true; | ||
169 | } | ||
170 | |||
171 | if (s->fp_excp_el != 0) { | ||
172 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
173 | - syn_uncategorized(), s->fp_excp_el); | ||
174 | + gen_exception_insn_el(s, s->pc_curr, EXCP_NOCP, | ||
175 | + syn_uncategorized(), s->fp_excp_el); | ||
176 | return true; | ||
177 | } | ||
178 | |||
179 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/target/arm/translate-mve.c | ||
182 | +++ b/target/arm/translate-mve.c | ||
183 | @@ -XXX,XX +XXX,XX @@ bool mve_eci_check(DisasContext *s) | ||
184 | return true; | ||
185 | default: | ||
186 | /* Reserved value: INVSTATE UsageFault */ | ||
187 | - gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
188 | - default_exception_el(s)); | ||
189 | + gen_exception_insn_el(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
190 | + default_exception_el(s)); | ||
191 | return false; | ||
192 | } | ||
193 | } | ||
194 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
195 | index XXXXXXX..XXXXXXX 100644 | ||
196 | --- a/target/arm/translate-vfp.c | ||
197 | +++ b/target/arm/translate-vfp.c | ||
198 | @@ -XXX,XX +XXX,XX @@ static bool vfp_access_check_a(DisasContext *s, bool ignore_vfp_enabled) | ||
199 | int coproc = arm_dc_feature(s, ARM_FEATURE_V8) ? 0 : 0xa; | ||
200 | uint32_t syn = syn_fp_access_trap(1, 0xe, false, coproc); | ||
201 | |||
202 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn, s->fp_excp_el); | ||
203 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, syn, s->fp_excp_el); | ||
204 | return false; | ||
205 | } | ||
206 | |||
207 | @@ -XXX,XX +XXX,XX @@ bool vfp_access_check_m(DisasContext *s, bool skip_context_update) | ||
208 | * the encoding space handled by the patterns in m-nocp.decode, | ||
209 | * and for them we may need to raise NOCP here. | ||
210 | */ | ||
211 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
212 | - syn_uncategorized(), s->fp_excp_el); | ||
213 | + gen_exception_insn_el(s, s->pc_curr, EXCP_NOCP, | ||
214 | + syn_uncategorized(), s->fp_excp_el); | ||
215 | return false; | ||
216 | } | ||
217 | |||
49 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 218 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
50 | index XXXXXXX..XXXXXXX 100644 | 219 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/target/arm/translate.c | 220 | --- a/target/arm/translate.c |
52 | +++ b/target/arm/translate.c | 221 | +++ b/target/arm/translate.c |
53 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 222 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_insn_el_v(DisasContext *s, uint64_t pc, int excp, |
54 | rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | 223 | s->base.is_jmp = DISAS_NORETURN; |
55 | return 0; | 224 | } |
56 | 225 | ||
57 | - case NEON_3R_VMAX: | 226 | -void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, |
58 | - if (u) { | 227 | - uint32_t syn, uint32_t target_el) |
59 | - tcg_gen_gvec_umax(size, rd_ofs, rn_ofs, rm_ofs, | 228 | +void gen_exception_insn_el(DisasContext *s, uint64_t pc, int excp, |
60 | - vec_size, vec_size); | 229 | + uint32_t syn, uint32_t target_el) |
61 | - } else { | 230 | { |
62 | - tcg_gen_gvec_smax(size, rd_ofs, rn_ofs, rm_ofs, | 231 | gen_exception_insn_el_v(s, pc, excp, syn, tcg_constant_i32(target_el)); |
63 | - vec_size, vec_size); | 232 | } |
64 | - } | 233 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) |
65 | - return 0; | 234 | void unallocated_encoding(DisasContext *s) |
66 | - case NEON_3R_VMIN: | 235 | { |
67 | - if (u) { | 236 | /* Unallocated and reserved encodings are uncategorized */ |
68 | - tcg_gen_gvec_umin(size, rd_ofs, rn_ofs, rm_ofs, | 237 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), |
69 | - vec_size, vec_size); | 238 | - default_exception_el(s)); |
70 | - } else { | 239 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), |
71 | - tcg_gen_gvec_smin(size, rd_ofs, rn_ofs, rm_ofs, | 240 | + default_exception_el(s)); |
72 | - vec_size, vec_size); | 241 | } |
73 | - } | 242 | |
74 | - return 0; | 243 | /* Force a TB lookup after an instruction that changes the CPU state. */ |
75 | - | 244 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, |
76 | case NEON_3R_VSHL: | 245 | |
77 | /* Note the operation is vshl vd,vm,vn */ | 246 | undef: |
78 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | 247 | /* If we get here then some access check did not pass */ |
79 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 248 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
80 | 249 | - syn_uncategorized(), exc_target); | |
81 | case NEON_3R_VADD_VSUB: | 250 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, |
82 | case NEON_3R_LOGIC: | 251 | + syn_uncategorized(), exc_target); |
83 | + case NEON_3R_VMAX: | 252 | return false; |
84 | + case NEON_3R_VMIN: | 253 | } |
85 | /* Already handled by decodetree */ | 254 | |
86 | return 1; | 255 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, |
256 | * For the UNPREDICTABLE cases we choose to UNDEF. | ||
257 | */ | ||
258 | if (s->current_el == 1 && !s->ns && mode == ARM_CPU_MODE_MON) { | ||
259 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), 3); | ||
260 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
261 | + syn_uncategorized(), 3); | ||
262 | return; | ||
263 | } | ||
264 | |||
265 | @@ -XXX,XX +XXX,XX @@ static bool trans_WLS(DisasContext *s, arg_WLS *a) | ||
266 | * Do the check-and-raise-exception by hand. | ||
267 | */ | ||
268 | if (s->fp_excp_el) { | ||
269 | - gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
270 | - syn_uncategorized(), s->fp_excp_el); | ||
271 | + gen_exception_insn_el(s, s->pc_curr, EXCP_NOCP, | ||
272 | + syn_uncategorized(), s->fp_excp_el); | ||
273 | return true; | ||
87 | } | 274 | } |
275 | } | ||
276 | @@ -XXX,XX +XXX,XX @@ static bool trans_LE(DisasContext *s, arg_LE *a) | ||
277 | tmp = load_cpu_field(v7m.ltpsize); | ||
278 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 4, skipexc); | ||
279 | tcg_temp_free_i32(tmp); | ||
280 | - gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
281 | - default_exception_el(s)); | ||
282 | + gen_exception_insn_el(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
283 | + default_exception_el(s)); | ||
284 | gen_set_label(skipexc); | ||
285 | } | ||
286 | |||
287 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
288 | * UsageFault exception. | ||
289 | */ | ||
290 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
291 | - gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
292 | - default_exception_el(s)); | ||
293 | + gen_exception_insn_el(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
294 | + default_exception_el(s)); | ||
295 | return; | ||
296 | } | ||
297 | |||
298 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
299 | * Illegal execution state. This has priority over BTI | ||
300 | * exceptions, but comes after instruction abort exceptions. | ||
301 | */ | ||
302 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
303 | - syn_illegalstate(), default_exception_el(s)); | ||
304 | + gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
305 | + syn_illegalstate(), default_exception_el(s)); | ||
306 | return; | ||
307 | } | ||
308 | |||
309 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
310 | * Illegal execution state. This has priority over BTI | ||
311 | * exceptions, but comes after instruction abort exceptions. | ||
312 | */ | ||
313 | - gen_exception_insn(dc, dc->pc_curr, EXCP_UDEF, | ||
314 | - syn_illegalstate(), default_exception_el(dc)); | ||
315 | + gen_exception_insn_el(dc, dc->pc_curr, EXCP_UDEF, | ||
316 | + syn_illegalstate(), default_exception_el(dc)); | ||
317 | return; | ||
318 | } | ||
319 | |||
320 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
321 | */ | ||
322 | tcg_remove_ops_after(dc->insn_eci_rewind); | ||
323 | dc->condjmp = 0; | ||
324 | - gen_exception_insn(dc, dc->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
325 | - default_exception_el(dc)); | ||
326 | + gen_exception_insn_el(dc, dc->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
327 | + default_exception_el(dc)); | ||
328 | } | ||
329 | |||
330 | arm_post_translate_insn(dc); | ||
88 | -- | 331 | -- |
89 | 2.20.1 | 332 | 2.25.1 |
90 | |||
91 | diff view generated by jsdifflib |
1 | We're going to want at least some of the NeonGen* typedefs | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | for the refactored 32-bit Neon decoder, so move them all | ||
3 | to translate.h since it makes more sense to keep them in | ||
4 | one group. | ||
5 | 2 | ||
3 | Create a new wrapper function that passes the default | ||
4 | exception target to gen_exception_insn_el. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220609202901.1177572-13-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200430181003.21682-23-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/translate.h | 17 +++++++++++++++++ | 11 | target/arm/translate.h | 1 + |
11 | target/arm/translate-a64.c | 17 ----------------- | 12 | target/arm/translate-a64.c | 15 ++++++--------- |
12 | 2 files changed, 17 insertions(+), 17 deletions(-) | 13 | target/arm/translate-m-nocp.c | 3 +-- |
14 | target/arm/translate-mve.c | 3 +-- | ||
15 | target/arm/translate.c | 29 +++++++++++++---------------- | ||
16 | 5 files changed, 22 insertions(+), 29 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 18 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.h | 20 | --- a/target/arm/translate.h |
17 | +++ b/target/arm/translate.h | 21 | +++ b/target/arm/translate.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | 22 | @@ -XXX,XX +XXX,XX @@ MemOp pow2_align(unsigned i); |
19 | typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | 23 | void unallocated_encoding(DisasContext *s); |
20 | uint32_t, uint32_t, uint32_t); | 24 | void gen_exception_insn_el(DisasContext *s, uint64_t pc, int excp, |
21 | 25 | uint32_t syn, uint32_t target_el); | |
22 | +/* Function prototype for gen_ functions for calling Neon helpers */ | 26 | +void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, uint32_t syn); |
23 | +typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | 27 | |
24 | +typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | 28 | /* Return state of Alternate Half-precision flag, caller frees result */ |
25 | +typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | 29 | static inline TCGv_i32 get_ahp_flag(void) |
26 | +typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); | ||
27 | +typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | ||
28 | +typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | ||
29 | +typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | ||
30 | +typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | ||
31 | +typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
32 | +typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
33 | +typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | ||
34 | +typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
35 | +typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
36 | +typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
37 | +typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
38 | + | ||
39 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
40 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 30 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
41 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/translate-a64.c | 32 | --- a/target/arm/translate-a64.c |
43 | +++ b/target/arm/translate-a64.c | 33 | +++ b/target/arm/translate-a64.c |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct AArch64DecodeTable { | 34 | @@ -XXX,XX +XXX,XX @@ static void gen_sysreg_undef(DisasContext *s, bool isread, |
45 | AArch64DecodeFn *disas_fn; | 35 | } else { |
46 | } AArch64DecodeTable; | 36 | syndrome = syn_uncategorized(); |
47 | 37 | } | |
48 | -/* Function prototype for gen_ functions for calling Neon helpers */ | 38 | - gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, syndrome, |
49 | -typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | 39 | - default_exception_el(s)); |
50 | -typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | 40 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syndrome); |
51 | -typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | 41 | } |
52 | -typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); | 42 | |
53 | -typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | 43 | /* MRS - move from system register |
54 | -typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | 44 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) |
55 | -typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | 45 | switch (op2_ll) { |
56 | -typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | 46 | case 1: /* SVC */ |
57 | -typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | 47 | gen_ss_advance(s); |
58 | -typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | 48 | - gen_exception_insn_el(s, s->base.pc_next, EXCP_SWI, |
59 | -typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | 49 | - syn_aa64_svc(imm16), default_exception_el(s)); |
60 | -typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | 50 | + gen_exception_insn(s, s->base.pc_next, EXCP_SWI, |
61 | -typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | 51 | + syn_aa64_svc(imm16)); |
62 | -typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | 52 | break; |
63 | -typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | 53 | case 2: /* HVC */ |
54 | if (s->current_el == 0) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
56 | * Illegal execution state. This has priority over BTI | ||
57 | * exceptions, but comes after instruction abort exceptions. | ||
58 | */ | ||
59 | - gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
60 | - syn_illegalstate(), default_exception_el(s)); | ||
61 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_illegalstate()); | ||
62 | return; | ||
63 | } | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
66 | if (s->btype != 0 | ||
67 | && s->guarded_page | ||
68 | && !btype_destination_ok(insn, s->bt, s->btype)) { | ||
69 | - gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
70 | - syn_btitrap(s->btype), | ||
71 | - default_exception_el(s)); | ||
72 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
73 | + syn_btitrap(s->btype)); | ||
74 | return; | ||
75 | } | ||
76 | } else { | ||
77 | diff --git a/target/arm/translate-m-nocp.c b/target/arm/translate-m-nocp.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/translate-m-nocp.c | ||
80 | +++ b/target/arm/translate-m-nocp.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool trans_NOCP(DisasContext *s, arg_nocp *a) | ||
82 | } | ||
83 | |||
84 | if (a->cp != 10) { | ||
85 | - gen_exception_insn_el(s, s->pc_curr, EXCP_NOCP, | ||
86 | - syn_uncategorized(), default_exception_el(s)); | ||
87 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, syn_uncategorized()); | ||
88 | return true; | ||
89 | } | ||
90 | |||
91 | diff --git a/target/arm/translate-mve.c b/target/arm/translate-mve.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/target/arm/translate-mve.c | ||
94 | +++ b/target/arm/translate-mve.c | ||
95 | @@ -XXX,XX +XXX,XX @@ bool mve_eci_check(DisasContext *s) | ||
96 | return true; | ||
97 | default: | ||
98 | /* Reserved value: INVSTATE UsageFault */ | ||
99 | - gen_exception_insn_el(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
100 | - default_exception_el(s)); | ||
101 | + gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized()); | ||
102 | return false; | ||
103 | } | ||
104 | } | ||
105 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/translate.c | ||
108 | +++ b/target/arm/translate.c | ||
109 | @@ -XXX,XX +XXX,XX @@ void gen_exception_insn_el(DisasContext *s, uint64_t pc, int excp, | ||
110 | gen_exception_insn_el_v(s, pc, excp, syn, tcg_constant_i32(target_el)); | ||
111 | } | ||
112 | |||
113 | +void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, uint32_t syn) | ||
114 | +{ | ||
115 | + gen_exception_insn_el(s, pc, excp, syn, default_exception_el(s)); | ||
116 | +} | ||
117 | + | ||
118 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | ||
119 | { | ||
120 | gen_set_condexec(s); | ||
121 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | ||
122 | void unallocated_encoding(DisasContext *s) | ||
123 | { | ||
124 | /* Unallocated and reserved encodings are uncategorized */ | ||
125 | - gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, syn_uncategorized(), | ||
126 | - default_exception_el(s)); | ||
127 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized()); | ||
128 | } | ||
129 | |||
130 | /* Force a TB lookup after an instruction that changes the CPU state. */ | ||
131 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | ||
132 | * an exception and return false. Otherwise it will return true, | ||
133 | * and set *tgtmode and *regno appropriately. | ||
134 | */ | ||
135 | - int exc_target = default_exception_el(s); | ||
64 | - | 136 | - |
65 | /* initialize TCG globals. */ | 137 | /* These instructions are present only in ARMv8, or in ARMv7 with the |
66 | void a64_translate_init(void) | 138 | * Virtualization Extensions. |
67 | { | 139 | */ |
140 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | ||
141 | |||
142 | undef: | ||
143 | /* If we get here then some access check did not pass */ | ||
144 | - gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
145 | - syn_uncategorized(), exc_target); | ||
146 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_uncategorized()); | ||
147 | return false; | ||
148 | } | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static bool trans_LE(DisasContext *s, arg_LE *a) | ||
151 | tmp = load_cpu_field(v7m.ltpsize); | ||
152 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 4, skipexc); | ||
153 | tcg_temp_free_i32(tmp); | ||
154 | - gen_exception_insn_el(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
155 | - default_exception_el(s)); | ||
156 | + gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized()); | ||
157 | gen_set_label(skipexc); | ||
158 | } | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
161 | * UsageFault exception. | ||
162 | */ | ||
163 | if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
164 | - gen_exception_insn_el(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
165 | - default_exception_el(s)); | ||
166 | + gen_exception_insn(s, s->pc_curr, EXCP_INVSTATE, syn_uncategorized()); | ||
167 | return; | ||
168 | } | ||
169 | |||
170 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
171 | * Illegal execution state. This has priority over BTI | ||
172 | * exceptions, but comes after instruction abort exceptions. | ||
173 | */ | ||
174 | - gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, | ||
175 | - syn_illegalstate(), default_exception_el(s)); | ||
176 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_illegalstate()); | ||
177 | return; | ||
178 | } | ||
179 | |||
180 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
181 | * Illegal execution state. This has priority over BTI | ||
182 | * exceptions, but comes after instruction abort exceptions. | ||
183 | */ | ||
184 | - gen_exception_insn_el(dc, dc->pc_curr, EXCP_UDEF, | ||
185 | - syn_illegalstate(), default_exception_el(dc)); | ||
186 | + gen_exception_insn(dc, dc->pc_curr, EXCP_UDEF, syn_illegalstate()); | ||
187 | return; | ||
188 | } | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
191 | */ | ||
192 | tcg_remove_ops_after(dc->insn_eci_rewind); | ||
193 | dc->condjmp = 0; | ||
194 | - gen_exception_insn_el(dc, dc->pc_curr, EXCP_INVSTATE, syn_uncategorized(), | ||
195 | - default_exception_el(dc)); | ||
196 | + gen_exception_insn(dc, dc->pc_curr, EXCP_INVSTATE, | ||
197 | + syn_uncategorized()); | ||
198 | } | ||
199 | |||
200 | arm_post_translate_insn(dc); | ||
68 | -- | 201 | -- |
69 | 2.20.1 | 202 | 2.25.1 |
70 | |||
71 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | hw/arm: versal: Add support for the RTC. | 3 | Move the computation from gen_swstep_exception into a helper. |
4 | 4 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | This fixes a bug when: |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | - MDSCR_EL1.KDE == 1 to enable debug exceptions within EL_D itself |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | - we singlestep an ERET from EL_D to some lower EL |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 8 | |
9 | Message-id: 20200427181649.26851-10-edgar.iglesias@gmail.com | 9 | Previously we were computing 'same el' based on the EL which |
10 | executed the ERET instruction, whereas it ought to be computed | ||
11 | based on the EL to which ERET returned. This happens naturally | ||
12 | with the new helper, which runs after EL has been changed. | ||
13 | |||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20220609202901.1177572-14-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 18 | --- |
12 | include/hw/arm/xlnx-versal.h | 8 ++++++++ | 19 | target/arm/helper.h | 1 + |
13 | hw/arm/xlnx-versal.c | 21 +++++++++++++++++++++ | 20 | target/arm/translate.h | 12 +++--------- |
14 | 2 files changed, 29 insertions(+) | 21 | target/arm/debug_helper.c | 16 ++++++++++++++++ |
22 | 3 files changed, 20 insertions(+), 9 deletions(-) | ||
15 | 23 | ||
16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 24 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
17 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-versal.h | 26 | --- a/target/arm/helper.h |
19 | +++ b/include/hw/arm/xlnx-versal.h | 27 | +++ b/target/arm/helper.h |
20 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(sel_flags, TCG_CALL_NO_RWG_SE, |
21 | #include "hw/char/pl011.h" | 29 | DEF_HELPER_2(exception_internal, noreturn, env, i32) |
22 | #include "hw/dma/xlnx-zdma.h" | 30 | DEF_HELPER_4(exception_with_syndrome_el, noreturn, env, i32, i32, i32) |
23 | #include "hw/net/cadence_gem.h" | 31 | DEF_HELPER_2(exception_bkpt_insn, noreturn, env, i32) |
24 | +#include "hw/rtc/xlnx-zynqmp-rtc.h" | 32 | +DEF_HELPER_2(exception_swstep, noreturn, env, i32) |
25 | 33 | DEF_HELPER_2(exception_pc_alignment, noreturn, env, tl) | |
26 | #define TYPE_XLNX_VERSAL "xlnx-versal" | 34 | DEF_HELPER_1(setend, void, env) |
27 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | 35 | DEF_HELPER_2(wfi, void, env, i32) |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 36 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
29 | struct { | ||
30 | SDHCIState sd[XLNX_VERSAL_NR_SDS]; | ||
31 | } iou; | ||
32 | + | ||
33 | + XlnxZynqMPRTC rtc; | ||
34 | } pmc; | ||
35 | |||
36 | struct { | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
38 | #define VERSAL_GEM1_IRQ_0 58 | ||
39 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
40 | #define VERSAL_ADMA_IRQ_0 60 | ||
41 | +#define VERSAL_RTC_APB_ERR_IRQ 121 | ||
42 | #define VERSAL_SD0_IRQ_0 126 | ||
43 | +#define VERSAL_RTC_ALARM_IRQ 142 | ||
44 | +#define VERSAL_RTC_SECONDS_IRQ 143 | ||
45 | |||
46 | /* Architecturally reserved IRQs suitable for virtualization. */ | ||
47 | #define VERSAL_RSVD_IRQ_FIRST 111 | ||
48 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
49 | #define MM_PMC_SD0_SIZE 0x10000 | ||
50 | #define MM_PMC_CRP 0xf1260000U | ||
51 | #define MM_PMC_CRP_SIZE 0x10000 | ||
52 | +#define MM_PMC_RTC 0xf12a0000 | ||
53 | +#define MM_PMC_RTC_SIZE 0x10000 | ||
54 | #endif | ||
55 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/hw/arm/xlnx-versal.c | 38 | --- a/target/arm/translate.h |
58 | +++ b/hw/arm/xlnx-versal.c | 39 | +++ b/target/arm/translate.h |
59 | @@ -XXX,XX +XXX,XX @@ static void versal_create_sds(Versal *s, qemu_irq *pic) | 40 | @@ -XXX,XX +XXX,XX @@ static inline void gen_exception(int excp, uint32_t syndrome, |
60 | } | 41 | /* Generate an architectural singlestep exception */ |
42 | static inline void gen_swstep_exception(DisasContext *s, int isv, int ex) | ||
43 | { | ||
44 | - bool same_el = (s->debug_target_el == s->current_el); | ||
45 | - | ||
46 | - /* | ||
47 | - * If singlestep is targeting a lower EL than the current one, | ||
48 | - * then s->ss_active must be false and we can never get here. | ||
49 | - */ | ||
50 | - assert(s->debug_target_el >= s->current_el); | ||
51 | - | ||
52 | - gen_exception(EXCP_UDEF, syn_swstep(same_el, isv, ex), s->debug_target_el); | ||
53 | + /* Fill in the same_el field of the syndrome in the helper. */ | ||
54 | + uint32_t syn = syn_swstep(false, isv, ex); | ||
55 | + gen_helper_exception_swstep(cpu_env, tcg_constant_i32(syn)); | ||
61 | } | 56 | } |
62 | 57 | ||
63 | +static void versal_create_rtc(Versal *s, qemu_irq *pic) | 58 | /* |
59 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/debug_helper.c | ||
62 | +++ b/target/arm/debug_helper.c | ||
63 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_bkpt_insn)(CPUARMState *env, uint32_t syndrome) | ||
64 | raise_exception(env, EXCP_BKPT, syndrome, debug_el); | ||
65 | } | ||
66 | |||
67 | +void HELPER(exception_swstep)(CPUARMState *env, uint32_t syndrome) | ||
64 | +{ | 68 | +{ |
65 | + SysBusDevice *sbd; | 69 | + int debug_el = arm_debug_target_el(env); |
66 | + MemoryRegion *mr; | 70 | + int cur_el = arm_current_el(env); |
67 | + | ||
68 | + sysbus_init_child_obj(OBJECT(s), "rtc", &s->pmc.rtc, sizeof(s->pmc.rtc), | ||
69 | + TYPE_XLNX_ZYNQMP_RTC); | ||
70 | + sbd = SYS_BUS_DEVICE(&s->pmc.rtc); | ||
71 | + qdev_init_nofail(DEVICE(sbd)); | ||
72 | + | ||
73 | + mr = sysbus_mmio_get_region(sbd, 0); | ||
74 | + memory_region_add_subregion(&s->mr_ps, MM_PMC_RTC, mr); | ||
75 | + | 71 | + |
76 | + /* | 72 | + /* |
77 | + * TODO: Connect the ALARM and SECONDS interrupts once our RTC model | 73 | + * If singlestep is targeting a lower EL than the current one, then |
78 | + * supports them. | 74 | + * DisasContext.ss_active must be false and we can never get here. |
79 | + */ | 75 | + */ |
80 | + sysbus_connect_irq(sbd, 1, pic[VERSAL_RTC_APB_ERR_IRQ]); | 76 | + assert(debug_el >= cur_el); |
77 | + if (debug_el == cur_el) { | ||
78 | + syndrome |= 1 << ARM_EL_EC_SHIFT; | ||
79 | + } | ||
80 | + raise_exception(env, EXCP_UDEF, syndrome, debug_el); | ||
81 | +} | 81 | +} |
82 | + | 82 | + |
83 | /* This takes the board allocated linear DDR memory and creates aliases | 83 | #if !defined(CONFIG_USER_ONLY) |
84 | * for each split DDR range/aperture on the Versal address map. | 84 | |
85 | */ | 85 | vaddr arm_adjust_watchpoint_address(CPUState *cs, vaddr addr, int len) |
86 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
87 | versal_create_gems(s, pic); | ||
88 | versal_create_admas(s, pic); | ||
89 | versal_create_sds(s, pic); | ||
90 | + versal_create_rtc(s, pic); | ||
91 | versal_map_ddr(s); | ||
92 | versal_unimp(s); | ||
93 | |||
94 | -- | 86 | -- |
95 | 2.20.1 | 87 | 2.25.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | We define ARMMMUIdx_Stage2 as being an MMU index which uses a QEMU | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | TLB. However we never actually use the TLB -- all stage 2 lookups | ||
3 | are done by direct calls to get_phys_addr_lpae() followed by a | ||
4 | physical address load via address_space_ld*(). | ||
5 | 2 | ||
6 | Remove Stage2 from the list of ARM MMU indexes which correspond to | 3 | We no longer need this value during translation, |
7 | real core MMU indexes, and instead put it in the set of "NOTLB" ARM | 4 | as it is now handled within the helpers. |
8 | MMU indexes. | ||
9 | 5 | ||
10 | This allows us to drop NB_MMU_MODES to 11. It also means we can | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | safely add support for the ARMv8.3-TTS2UXN extension, which adds | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | permission bits to the stage 2 descriptors which define execute | 8 | Message-id: 20220609202901.1177572-15-richard.henderson@linaro.org |
13 | permission separatel for EL0 and EL1; supporting that while keeping | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Stage2 in a QEMU TLB would require us to use separate TLBs for | 10 | --- |
15 | "Stage2 for an EL0 access" and "Stage2 for an EL1 access", which is a | 11 | target/arm/cpu.h | 6 ++---- |
16 | lot of extra complication given we aren't even using the QEMU TLB. | 12 | target/arm/translate.h | 2 -- |
13 | target/arm/helper.c | 12 ++---------- | ||
14 | target/arm/translate-a64.c | 1 - | ||
15 | target/arm/translate.c | 1 - | ||
16 | 5 files changed, 4 insertions(+), 18 deletions(-) | ||
17 | 17 | ||
18 | In the process of updating the comment on our MMU index use, | ||
19 | fix a couple of other minor errors: | ||
20 | * NS EL2 EL2&0 was missing from the list in the comment | ||
21 | * some text hadn't been updated from when we bumped NB_MMU_MODES | ||
22 | above 8 | ||
23 | |||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20200330210400.11724-2-peter.maydell@linaro.org | ||
28 | --- | ||
29 | target/arm/cpu-param.h | 2 +- | ||
30 | target/arm/cpu.h | 21 +++++--- | ||
31 | target/arm/helper.c | 112 ++++------------------------------------- | ||
32 | 3 files changed, 27 insertions(+), 108 deletions(-) | ||
33 | |||
34 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/cpu-param.h | ||
37 | +++ b/target/arm/cpu-param.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | # define TARGET_PAGE_BITS_MIN 10 | ||
40 | #endif | ||
41 | |||
42 | -#define NB_MMU_MODES 12 | ||
43 | +#define NB_MMU_MODES 11 | ||
44 | |||
45 | #endif | ||
46 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
47 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
49 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
50 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | 22 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, BE_DATA, 3, 1) |
51 | * handling via the TLB. The only way to do a stage 1 translation without | 23 | FIELD(TBFLAG_ANY, MMUIDX, 4, 4) |
52 | * the immediate stage 2 translation is via the ATS or AT system insns, | 24 | /* Target EL if we take a floating-point-disabled exception */ |
53 | * which can be slow-pathed and always do a page table walk. | 25 | FIELD(TBFLAG_ANY, FPEXC_EL, 8, 2) |
54 | + * The only use of stage 2 translations is either as part of an s1+2 | 26 | -/* For A-profile only, target EL for debug exceptions. */ |
55 | + * lookup or when loading the descriptors during a stage 1 page table walk, | 27 | -FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 10, 2) |
56 | + * and in both those cases we don't use the TLB. | 28 | /* Memory operations require alignment: SCTLR_ELx.A or CCR.UNALIGN_TRP */ |
57 | * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3" | 29 | -FIELD(TBFLAG_ANY, ALIGN_MEM, 12, 1) |
58 | * translation regimes, because they map reasonably well to each other | 30 | -FIELD(TBFLAG_ANY, PSTATE__IL, 13, 1) |
59 | * and they can't both be active at the same time. | 31 | +FIELD(TBFLAG_ANY, ALIGN_MEM, 10, 1) |
60 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | 32 | +FIELD(TBFLAG_ANY, PSTATE__IL, 11, 1) |
61 | * NS EL1 EL1&0 stage 1+2 (aka NS PL1) | 33 | |
62 | * NS EL1 EL1&0 stage 1+2 +PAN | 34 | /* |
63 | * NS EL0 EL2&0 | 35 | * Bit usage when in AArch32 state, both A- and M-profile. |
64 | + * NS EL2 EL2&0 | 36 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
65 | * NS EL2 EL2&0 +PAN | 37 | index XXXXXXX..XXXXXXX 100644 |
66 | * NS EL2 (aka NS PL2) | 38 | --- a/target/arm/translate.h |
67 | * S EL0 EL1&0 (aka S PL0) | 39 | +++ b/target/arm/translate.h |
68 | * S EL1 EL1&0 (not used if EL3 is 32 bit) | 40 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
69 | * S EL1 EL1&0 +PAN | 41 | */ |
70 | * S EL3 (aka S PL1) | 42 | uint32_t svc_imm; |
71 | - * NS EL1&0 stage 2 | 43 | int current_el; |
72 | * | 44 | - /* Debug target exception level for single-step exceptions */ |
73 | - * for a total of 12 different mmu_idx. | 45 | - int debug_target_el; |
74 | + * for a total of 11 different mmu_idx. | 46 | GHashTable *cp_regs; |
75 | * | 47 | uint64_t features; /* CPU features bits */ |
76 | * R profile CPUs have an MPU, but can use the same set of MMU indexes | 48 | bool aarch64; |
77 | * as A profile. They only need to distinguish NS EL0 and NS EL1 (and | ||
78 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | ||
79 | * are not quite the same -- different CPU types (most notably M profile | ||
80 | * vs A/R profile) would like to use MMU indexes with different semantics, | ||
81 | * but since we don't ever need to use all of those in a single CPU we | ||
82 | - * can avoid setting NB_MMU_MODES to more than 8. The lower bits of | ||
83 | + * can avoid having to set NB_MMU_MODES to "total number of A profile MMU | ||
84 | + * modes + total number of M profile MMU modes". The lower bits of | ||
85 | * ARMMMUIdx are the core TLB mmu index, and the higher bits are always | ||
86 | * the same for any particular CPU. | ||
87 | * Variables of type ARMMUIdx are always full values, and the core | ||
88 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
89 | ARMMMUIdx_SE10_1_PAN = 9 | ARM_MMU_IDX_A, | ||
90 | ARMMMUIdx_SE3 = 10 | ARM_MMU_IDX_A, | ||
91 | |||
92 | - ARMMMUIdx_Stage2 = 11 | ARM_MMU_IDX_A, | ||
93 | - | ||
94 | /* | ||
95 | * These are not allocated TLBs and are used only for AT system | ||
96 | * instructions or for the first stage of an S12 page table walk. | ||
97 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
98 | ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, | ||
99 | ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, | ||
100 | ARMMMUIdx_Stage1_E1_PAN = 2 | ARM_MMU_IDX_NOTLB, | ||
101 | + /* | ||
102 | + * Not allocated a TLB: used only for second stage of an S12 page | ||
103 | + * table walk, or for descriptor loads during first stage of an S1 | ||
104 | + * page table walk. Note that if we ever want to have a TLB for this | ||
105 | + * then various TLB flush insns which currently are no-ops or flush | ||
106 | + * only stage 1 MMU indexes will need to change to flush stage 2. | ||
107 | + */ | ||
108 | + ARMMMUIdx_Stage2 = 3 | ARM_MMU_IDX_NOTLB, | ||
109 | |||
110 | /* | ||
111 | * M-profile. | ||
112 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
113 | TO_CORE_BIT(SE10_1), | ||
114 | TO_CORE_BIT(SE10_1_PAN), | ||
115 | TO_CORE_BIT(SE3), | ||
116 | - TO_CORE_BIT(Stage2), | ||
117 | |||
118 | TO_CORE_BIT(MUser), | ||
119 | TO_CORE_BIT(MPriv), | ||
120 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 49 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
121 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
122 | --- a/target/arm/helper.c | 51 | --- a/target/arm/helper.c |
123 | +++ b/target/arm/helper.c | 52 | +++ b/target/arm/helper.c |
124 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | 53 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_m32(CPUARMState *env, int fp_el, |
125 | tlb_flush_by_mmuidx(cs, | 54 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); |
126 | ARMMMUIdxBit_E10_1 | | ||
127 | ARMMMUIdxBit_E10_1_PAN | | ||
128 | - ARMMMUIdxBit_E10_0 | | ||
129 | - ARMMMUIdxBit_Stage2); | ||
130 | + ARMMMUIdxBit_E10_0); | ||
131 | } | 55 | } |
132 | 56 | ||
133 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 57 | -static CPUARMTBFlags rebuild_hflags_aprofile(CPUARMState *env) |
134 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
135 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
136 | ARMMMUIdxBit_E10_1 | | ||
137 | ARMMMUIdxBit_E10_1_PAN | | ||
138 | - ARMMMUIdxBit_E10_0 | | ||
139 | - ARMMMUIdxBit_Stage2); | ||
140 | + ARMMMUIdxBit_E10_0); | ||
141 | } | ||
142 | |||
143 | -static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
144 | - uint64_t value) | ||
145 | -{ | 58 | -{ |
146 | - /* Invalidate by IPA. This has to invalidate any structures that | 59 | - CPUARMTBFlags flags = {}; |
147 | - * contain only stage 2 translation information, but does not need | ||
148 | - * to apply to structures that contain combined stage 1 and stage 2 | ||
149 | - * translation information. | ||
150 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. | ||
151 | - */ | ||
152 | - CPUState *cs = env_cpu(env); | ||
153 | - uint64_t pageaddr; | ||
154 | - | 60 | - |
155 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | 61 | - DP_TBFLAG_ANY(flags, DEBUG_TARGET_EL, arm_debug_target_el(env)); |
156 | - return; | 62 | - return flags; |
157 | - } | ||
158 | - | ||
159 | - pageaddr = sextract64(value << 12, 0, 40); | ||
160 | - | ||
161 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
162 | -} | 63 | -} |
163 | - | 64 | - |
164 | -static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 65 | static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, |
165 | - uint64_t value) | 66 | ARMMMUIdx mmu_idx) |
166 | -{ | 67 | { |
167 | - CPUState *cs = env_cpu(env); | 68 | - CPUARMTBFlags flags = rebuild_hflags_aprofile(env); |
168 | - uint64_t pageaddr; | 69 | + CPUARMTBFlags flags = {}; |
169 | - | 70 | int el = arm_current_el(env); |
170 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | 71 | |
171 | - return; | 72 | if (arm_sctlr(env, el) & SCTLR_A) { |
172 | - } | 73 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, |
173 | - | 74 | static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
174 | - pageaddr = sextract64(value << 12, 0, 40); | 75 | ARMMMUIdx mmu_idx) |
175 | - | 76 | { |
176 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | 77 | - CPUARMTBFlags flags = rebuild_hflags_aprofile(env); |
177 | - ARMMMUIdxBit_Stage2); | 78 | + CPUARMTBFlags flags = {}; |
178 | -} | 79 | ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); |
179 | 80 | uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr; | |
180 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | 81 | uint64_t sctlr; |
181 | uint64_t value) | 82 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
182 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 83 | index XXXXXXX..XXXXXXX 100644 |
183 | tlb_flush_by_mmuidx(cs, | 84 | --- a/target/arm/translate-a64.c |
184 | ARMMMUIdxBit_E10_1 | | 85 | +++ b/target/arm/translate-a64.c |
185 | ARMMMUIdxBit_E10_1_PAN | | 86 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
186 | - ARMMMUIdxBit_E10_0 | | 87 | dc->ss_active = EX_TBFLAG_ANY(tb_flags, SS_ACTIVE); |
187 | - ARMMMUIdxBit_Stage2); | 88 | dc->pstate_ss = EX_TBFLAG_ANY(tb_flags, PSTATE__SS); |
188 | + ARMMMUIdxBit_E10_0); | 89 | dc->is_ldex = false; |
189 | raw_write(env, ri, value); | 90 | - dc->debug_target_el = EX_TBFLAG_ANY(tb_flags, DEBUG_TARGET_EL); |
190 | } | 91 | |
191 | } | 92 | /* Bound the number of insns to execute to those left on the page. */ |
192 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) | 93 | bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; |
193 | return ARMMMUIdxBit_SE10_1 | | 94 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
194 | ARMMMUIdxBit_SE10_1_PAN | | 95 | index XXXXXXX..XXXXXXX 100644 |
195 | ARMMMUIdxBit_SE10_0; | 96 | --- a/target/arm/translate.c |
196 | - } else if (arm_feature(env, ARM_FEATURE_EL2)) { | 97 | +++ b/target/arm/translate.c |
197 | - return ARMMMUIdxBit_E10_1 | | 98 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
198 | - ARMMMUIdxBit_E10_1_PAN | | 99 | dc->v7m_lspact = EX_TBFLAG_M32(tb_flags, LSPACT); |
199 | - ARMMMUIdxBit_E10_0 | | 100 | dc->mve_no_pred = EX_TBFLAG_M32(tb_flags, MVE_NO_PRED); |
200 | - ARMMMUIdxBit_Stage2; | ||
201 | } else { | 101 | } else { |
202 | return ARMMMUIdxBit_E10_1 | | 102 | - dc->debug_target_el = EX_TBFLAG_ANY(tb_flags, DEBUG_TARGET_EL); |
203 | ARMMMUIdxBit_E10_1_PAN | | 103 | dc->sctlr_b = EX_TBFLAG_A32(tb_flags, SCTLR__B); |
204 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 104 | dc->hstr_active = EX_TBFLAG_A32(tb_flags, HSTR_ACTIVE); |
205 | ARMMMUIdxBit_SE3); | 105 | dc->ns = EX_TBFLAG_A32(tb_flags, NS); |
206 | } | ||
207 | |||
208 | -static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
209 | - uint64_t value) | ||
210 | -{ | ||
211 | - /* Invalidate by IPA. This has to invalidate any structures that | ||
212 | - * contain only stage 2 translation information, but does not need | ||
213 | - * to apply to structures that contain combined stage 1 and stage 2 | ||
214 | - * translation information. | ||
215 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. | ||
216 | - */ | ||
217 | - ARMCPU *cpu = env_archcpu(env); | ||
218 | - CPUState *cs = CPU(cpu); | ||
219 | - uint64_t pageaddr; | ||
220 | - | ||
221 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
222 | - return; | ||
223 | - } | ||
224 | - | ||
225 | - pageaddr = sextract64(value << 12, 0, 48); | ||
226 | - | ||
227 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
228 | -} | ||
229 | - | ||
230 | -static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
231 | - uint64_t value) | ||
232 | -{ | ||
233 | - CPUState *cs = env_cpu(env); | ||
234 | - uint64_t pageaddr; | ||
235 | - | ||
236 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
237 | - return; | ||
238 | - } | ||
239 | - | ||
240 | - pageaddr = sextract64(value << 12, 0, 48); | ||
241 | - | ||
242 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
243 | - ARMMMUIdxBit_Stage2); | ||
244 | -} | ||
245 | - | ||
246 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
247 | bool isread) | ||
248 | { | ||
249 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
250 | .writefn = tlbi_aa64_vae1_write }, | ||
251 | { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64, | ||
252 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
253 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
254 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
255 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
256 | { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64, | ||
257 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
258 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
259 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
260 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
261 | { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64, | ||
262 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4, | ||
263 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
265 | .writefn = tlbi_aa64_alle1is_write }, | ||
266 | { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64, | ||
267 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
268 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
269 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
270 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
271 | { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64, | ||
272 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
273 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
274 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
275 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
276 | { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64, | ||
277 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4, | ||
278 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
279 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
280 | .writefn = tlbimva_hyp_is_write }, | ||
281 | { .name = "TLBIIPAS2", | ||
282 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
283 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
284 | - .writefn = tlbiipas2_write }, | ||
285 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
286 | { .name = "TLBIIPAS2IS", | ||
287 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
288 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
289 | - .writefn = tlbiipas2_is_write }, | ||
290 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
291 | { .name = "TLBIIPAS2L", | ||
292 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
293 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
294 | - .writefn = tlbiipas2_write }, | ||
295 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
296 | { .name = "TLBIIPAS2LIS", | ||
297 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
298 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
299 | - .writefn = tlbiipas2_is_write }, | ||
300 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
301 | /* 32 bit cache operations */ | ||
302 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | ||
303 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
304 | -- | 106 | -- |
305 | 2.20.1 | 107 | 2.25.1 |
306 | |||
307 | diff view generated by jsdifflib |
1 | Convert the Neon "load/store single structure to one lane" insns to | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | decodetree. | ||
3 | 2 | ||
4 | As this is the last set of insns in the neon load/store group, | 3 | This function is not required by any other translation file. |
5 | we can remove the whole disas_neon_ls_insn() function. | ||
6 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220609202901.1177572-16-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200430181003.21682-14-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | target/arm/neon-ls.decode | 11 +++ | 10 | target/arm/translate.h | 8 -------- |
12 | target/arm/translate-neon.inc.c | 89 +++++++++++++++++++ | 11 | target/arm/translate.c | 7 +++++++ |
13 | target/arm/translate.c | 147 -------------------------------- | 12 | 2 files changed, 7 insertions(+), 8 deletions(-) |
14 | 3 files changed, 100 insertions(+), 147 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | 14 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/neon-ls.decode | 16 | --- a/target/arm/translate.h |
19 | +++ b/target/arm/neon-ls.decode | 17 | +++ b/target/arm/translate.h |
20 | @@ -XXX,XX +XXX,XX @@ VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | 18 | @@ -XXX,XX +XXX,XX @@ static inline void gen_ss_advance(DisasContext *s) |
21 | 19 | } | |
22 | VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | ||
23 | vd=%vd_dp | ||
24 | + | ||
25 | +# Neon load/store single structure to one lane | ||
26 | +%imm1_5_p1 5:1 !function=plus1 | ||
27 | +%imm1_6_p1 6:1 !function=plus1 | ||
28 | + | ||
29 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 00 n:2 reg_idx:3 align:1 rm:4 \ | ||
30 | + vd=%vd_dp size=0 stride=1 | ||
31 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 01 n:2 reg_idx:2 align:2 rm:4 \ | ||
32 | + vd=%vd_dp size=1 stride=%imm1_5_p1 | ||
33 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 10 n:2 reg_idx:1 align:3 rm:4 \ | ||
34 | + vd=%vd_dp size=2 stride=%imm1_6_p1 | ||
35 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate-neon.inc.c | ||
38 | +++ b/target/arm/translate-neon.inc.c | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | * It might be possible to convert it to a standalone .c file eventually. | ||
41 | */ | ||
42 | |||
43 | +static inline int plus1(DisasContext *s, int x) | ||
44 | +{ | ||
45 | + return x + 1; | ||
46 | +} | ||
47 | + | ||
48 | /* Include the generated Neon decoder */ | ||
49 | #include "decode-neon-dp.inc.c" | ||
50 | #include "decode-neon-ls.inc.c" | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | ||
52 | |||
53 | return true; | ||
54 | } | 20 | } |
55 | + | 21 | |
56 | +static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | 22 | -static inline void gen_exception(int excp, uint32_t syndrome, |
57 | +{ | 23 | - uint32_t target_el) |
58 | + /* Neon load/store single structure to one lane */ | 24 | -{ |
59 | + int reg; | 25 | - gen_helper_exception_with_syndrome_el(cpu_env, tcg_constant_i32(excp), |
60 | + int nregs = a->n + 1; | 26 | - tcg_constant_i32(syndrome), |
61 | + int vd = a->vd; | 27 | - tcg_constant_i32(target_el)); |
62 | + TCGv_i32 addr, tmp; | 28 | -} |
63 | + | 29 | - |
64 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 30 | /* Generate an architectural singlestep exception */ |
65 | + return false; | 31 | static inline void gen_swstep_exception(DisasContext *s, int isv, int ex) |
66 | + } | 32 | { |
67 | + | ||
68 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
69 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
70 | + return false; | ||
71 | + } | ||
72 | + | ||
73 | + /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
74 | + switch (nregs) { | ||
75 | + case 1: | ||
76 | + if (((a->align & (1 << a->size)) != 0) || | ||
77 | + (a->size == 2 && ((a->align & 3) == 1 || (a->align & 3) == 2))) { | ||
78 | + return false; | ||
79 | + } | ||
80 | + break; | ||
81 | + case 3: | ||
82 | + if ((a->align & 1) != 0) { | ||
83 | + return false; | ||
84 | + } | ||
85 | + /* fall through */ | ||
86 | + case 2: | ||
87 | + if (a->size == 2 && (a->align & 2) != 0) { | ||
88 | + return false; | ||
89 | + } | ||
90 | + break; | ||
91 | + case 4: | ||
92 | + if ((a->size == 2) && ((a->align & 3) == 3)) { | ||
93 | + return false; | ||
94 | + } | ||
95 | + break; | ||
96 | + default: | ||
97 | + abort(); | ||
98 | + } | ||
99 | + if ((vd + a->stride * (nregs - 1)) > 31) { | ||
100 | + /* | ||
101 | + * Attempts to write off the end of the register file are | ||
102 | + * UNPREDICTABLE; we choose to UNDEF because otherwise we would | ||
103 | + * access off the end of the array that holds the register data. | ||
104 | + */ | ||
105 | + return false; | ||
106 | + } | ||
107 | + | ||
108 | + if (!vfp_access_check(s)) { | ||
109 | + return true; | ||
110 | + } | ||
111 | + | ||
112 | + tmp = tcg_temp_new_i32(); | ||
113 | + addr = tcg_temp_new_i32(); | ||
114 | + load_reg_var(s, addr, a->rn); | ||
115 | + /* | ||
116 | + * TODO: if we implemented alignment exceptions, we should check | ||
117 | + * addr against the alignment encoded in a->align here. | ||
118 | + */ | ||
119 | + for (reg = 0; reg < nregs; reg++) { | ||
120 | + if (a->l) { | ||
121 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
122 | + s->be_data | a->size); | ||
123 | + neon_store_element(vd, a->reg_idx, a->size, tmp); | ||
124 | + } else { /* Store */ | ||
125 | + neon_load_element(tmp, vd, a->reg_idx, a->size); | ||
126 | + gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
127 | + s->be_data | a->size); | ||
128 | + } | ||
129 | + vd += a->stride; | ||
130 | + tcg_gen_addi_i32(addr, addr, 1 << a->size); | ||
131 | + } | ||
132 | + tcg_temp_free_i32(addr); | ||
133 | + tcg_temp_free_i32(tmp); | ||
134 | + | ||
135 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << a->size) * nregs); | ||
136 | + | ||
137 | + return true; | ||
138 | +} | ||
139 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 33 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
140 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
141 | --- a/target/arm/translate.c | 35 | --- a/target/arm/translate.c |
142 | +++ b/target/arm/translate.c | 36 | +++ b/target/arm/translate.c |
143 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | 37 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint32_t pc, int excp) |
144 | tcg_temp_free_i32(rd); | 38 | s->base.is_jmp = DISAS_NORETURN; |
145 | } | 39 | } |
146 | 40 | ||
147 | - | 41 | +static void gen_exception(int excp, uint32_t syndrome, uint32_t target_el) |
148 | -/* Translate a NEON load/store element instruction. Return nonzero if the | 42 | +{ |
149 | - instruction is invalid. */ | 43 | + gen_helper_exception_with_syndrome_el(cpu_env, tcg_constant_i32(excp), |
150 | -static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 44 | + tcg_constant_i32(syndrome), |
151 | -{ | 45 | + tcg_constant_i32(target_el)); |
152 | - int rd, rn, rm; | 46 | +} |
153 | - int nregs; | 47 | + |
154 | - int stride; | 48 | static void gen_exception_insn_el_v(DisasContext *s, uint64_t pc, int excp, |
155 | - int size; | 49 | uint32_t syn, TCGv_i32 tcg_el) |
156 | - int reg; | ||
157 | - int load; | ||
158 | - TCGv_i32 addr; | ||
159 | - TCGv_i32 tmp; | ||
160 | - | ||
161 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
162 | - return 1; | ||
163 | - } | ||
164 | - | ||
165 | - /* FIXME: this access check should not take precedence over UNDEF | ||
166 | - * for invalid encodings; we will generate incorrect syndrome information | ||
167 | - * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
168 | - */ | ||
169 | - if (s->fp_excp_el) { | ||
170 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
171 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
172 | - return 0; | ||
173 | - } | ||
174 | - | ||
175 | - if (!s->vfp_enabled) | ||
176 | - return 1; | ||
177 | - VFP_DREG_D(rd, insn); | ||
178 | - rn = (insn >> 16) & 0xf; | ||
179 | - rm = insn & 0xf; | ||
180 | - load = (insn & (1 << 21)) != 0; | ||
181 | - if ((insn & (1 << 23)) == 0) { | ||
182 | - /* Load store all elements -- handled already by decodetree */ | ||
183 | - return 1; | ||
184 | - } else { | ||
185 | - size = (insn >> 10) & 3; | ||
186 | - if (size == 3) { | ||
187 | - /* Load single element to all lanes -- handled by decodetree */ | ||
188 | - return 1; | ||
189 | - } else { | ||
190 | - /* Single element. */ | ||
191 | - int idx = (insn >> 4) & 0xf; | ||
192 | - int reg_idx; | ||
193 | - switch (size) { | ||
194 | - case 0: | ||
195 | - reg_idx = (insn >> 5) & 7; | ||
196 | - stride = 1; | ||
197 | - break; | ||
198 | - case 1: | ||
199 | - reg_idx = (insn >> 6) & 3; | ||
200 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
201 | - break; | ||
202 | - case 2: | ||
203 | - reg_idx = (insn >> 7) & 1; | ||
204 | - stride = (insn & (1 << 6)) ? 2 : 1; | ||
205 | - break; | ||
206 | - default: | ||
207 | - abort(); | ||
208 | - } | ||
209 | - nregs = ((insn >> 8) & 3) + 1; | ||
210 | - /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
211 | - switch (nregs) { | ||
212 | - case 1: | ||
213 | - if (((idx & (1 << size)) != 0) || | ||
214 | - (size == 2 && ((idx & 3) == 1 || (idx & 3) == 2))) { | ||
215 | - return 1; | ||
216 | - } | ||
217 | - break; | ||
218 | - case 3: | ||
219 | - if ((idx & 1) != 0) { | ||
220 | - return 1; | ||
221 | - } | ||
222 | - /* fall through */ | ||
223 | - case 2: | ||
224 | - if (size == 2 && (idx & 2) != 0) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 4: | ||
229 | - if ((size == 2) && ((idx & 3) == 3)) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - abort(); | ||
235 | - } | ||
236 | - if ((rd + stride * (nregs - 1)) > 31) { | ||
237 | - /* Attempts to write off the end of the register file | ||
238 | - * are UNPREDICTABLE; we choose to UNDEF because otherwise | ||
239 | - * the neon_load_reg() would write off the end of the array. | ||
240 | - */ | ||
241 | - return 1; | ||
242 | - } | ||
243 | - tmp = tcg_temp_new_i32(); | ||
244 | - addr = tcg_temp_new_i32(); | ||
245 | - load_reg_var(s, addr, rn); | ||
246 | - for (reg = 0; reg < nregs; reg++) { | ||
247 | - if (load) { | ||
248 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
249 | - s->be_data | size); | ||
250 | - neon_store_element(rd, reg_idx, size, tmp); | ||
251 | - } else { /* Store */ | ||
252 | - neon_load_element(tmp, rd, reg_idx, size); | ||
253 | - gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
254 | - s->be_data | size); | ||
255 | - } | ||
256 | - rd += stride; | ||
257 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
258 | - } | ||
259 | - tcg_temp_free_i32(addr); | ||
260 | - tcg_temp_free_i32(tmp); | ||
261 | - stride = nregs * (1 << size); | ||
262 | - } | ||
263 | - } | ||
264 | - if (rm != 15) { | ||
265 | - TCGv_i32 base; | ||
266 | - | ||
267 | - base = load_reg(s, rn); | ||
268 | - if (rm == 13) { | ||
269 | - tcg_gen_addi_i32(base, base, stride); | ||
270 | - } else { | ||
271 | - TCGv_i32 index; | ||
272 | - index = load_reg(s, rm); | ||
273 | - tcg_gen_add_i32(base, base, index); | ||
274 | - tcg_temp_free_i32(index); | ||
275 | - } | ||
276 | - store_reg(s, rn, base); | ||
277 | - } | ||
278 | - return 0; | ||
279 | -} | ||
280 | - | ||
281 | static inline void gen_neon_narrow(int size, TCGv_i32 dest, TCGv_i64 src) | ||
282 | { | 50 | { |
283 | switch (size) { | ||
284 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
285 | } | ||
286 | return; | ||
287 | } | ||
288 | - if ((insn & 0x0f100000) == 0x04000000) { | ||
289 | - /* NEON load/store. */ | ||
290 | - if (disas_neon_ls_insn(s, insn)) { | ||
291 | - goto illegal_op; | ||
292 | - } | ||
293 | - return; | ||
294 | - } | ||
295 | if ((insn & 0x0e000f00) == 0x0c000100) { | ||
296 | if (arm_dc_feature(s, ARM_FEATURE_IWMMXT)) { | ||
297 | /* iWMMXt register transfer. */ | ||
298 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
299 | } | ||
300 | break; | ||
301 | case 12: | ||
302 | - if ((insn & 0x01100000) == 0x01000000) { | ||
303 | - if (disas_neon_ls_insn(s, insn)) { | ||
304 | - goto illegal_op; | ||
305 | - } | ||
306 | - break; | ||
307 | - } | ||
308 | goto illegal_op; | ||
309 | default: | ||
310 | illegal_op: | ||
311 | -- | 51 | -- |
312 | 2.20.1 | 52 | 2.25.1 |
313 | |||
314 | diff view generated by jsdifflib |
1 | Convert the VFM[AS]L (vector) insns to decodetree. This is the last | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | insn in the legacy decoder for the 3same_ext group, so we can | ||
3 | delete the legacy decoder function for the group entirely. | ||
4 | 2 | ||
5 | Note that in disas_thumb2_insn() the parts of this encoding space | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | where the decodetree decoder returns false will correctly be directed | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall | 5 | Message-id: 20220609202901.1177572-17-richard.henderson@linaro.org |
8 | into disas_coproc_insn() by mistake. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | ||
8 | target/arm/translate.c | 18 +++++++++--------- | ||
9 | 1 file changed, 9 insertions(+), 9 deletions(-) | ||
9 | 10 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200430181003.21682-8-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/neon-shared.decode | 6 +++ | ||
15 | target/arm/translate-neon.inc.c | 31 +++++++++++ | ||
16 | target/arm/translate.c | 92 +-------------------------------- | ||
17 | 3 files changed, 38 insertions(+), 91 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/neon-shared.decode | ||
22 | +++ b/target/arm/neon-shared.decode | ||
23 | @@ -XXX,XX +XXX,XX @@ VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
24 | # VUDOT and VSDOT | ||
25 | VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ | ||
26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
27 | + | ||
28 | +# VFM[AS]L | ||
29 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ | ||
30 | + vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 | ||
31 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ | ||
32 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 | ||
33 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate-neon.inc.c | ||
36 | +++ b/target/arm/translate-neon.inc.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT(DisasContext *s, arg_VDOT *a) | ||
38 | opr_sz, opr_sz, 0, fn_gvec); | ||
39 | return true; | ||
40 | } | ||
41 | + | ||
42 | +static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
43 | +{ | ||
44 | + int opr_sz; | ||
45 | + | ||
46 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
47 | + return false; | ||
48 | + } | ||
49 | + | ||
50 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
51 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
52 | + (a->vd & 0x10)) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + | ||
56 | + if (a->vd & a->q) { | ||
57 | + return false; | ||
58 | + } | ||
59 | + | ||
60 | + if (!vfp_access_check(s)) { | ||
61 | + return true; | ||
62 | + } | ||
63 | + | ||
64 | + opr_sz = (1 + a->q) * 8; | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(a->q, a->vn), | ||
67 | + vfp_reg_offset(a->q, a->vm), | ||
68 | + cpu_env, opr_sz, opr_sz, a->s, /* is_2 == 0 */ | ||
69 | + gen_helper_gvec_fmlal_a32); | ||
70 | + return true; | ||
71 | +} | ||
72 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
73 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
74 | --- a/target/arm/translate.c | 13 | --- a/target/arm/translate.c |
75 | +++ b/target/arm/translate.c | 14 | +++ b/target/arm/translate.c |
76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint32_t pc, int excp) |
77 | return 0; | 16 | s->base.is_jmp = DISAS_NORETURN; |
78 | } | 17 | } |
79 | 18 | ||
80 | -/* Advanced SIMD three registers of the same length extension. | 19 | -static void gen_exception(int excp, uint32_t syndrome, uint32_t target_el) |
81 | - * 31 25 23 22 20 16 12 11 10 9 8 3 0 | 20 | +static void gen_exception_el(int excp, uint32_t syndrome, uint32_t target_el) |
82 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 21 | { |
83 | - * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | 22 | gen_helper_exception_with_syndrome_el(cpu_env, tcg_constant_i32(excp), |
84 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | 23 | tcg_constant_i32(syndrome), |
85 | - */ | 24 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
86 | -static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | 25 | switch (dc->base.is_jmp) { |
87 | -{ | 26 | case DISAS_SWI: |
88 | - gen_helper_gvec_3 *fn_gvec = NULL; | 27 | gen_ss_advance(dc); |
89 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | 28 | - gen_exception(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb), |
90 | - int rd, rn, rm, opr_sz; | 29 | - default_exception_el(dc)); |
91 | - int data = 0; | 30 | + gen_exception_el(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb), |
92 | - int off_rn, off_rm; | 31 | + default_exception_el(dc)); |
93 | - bool is_long = false, q = extract32(insn, 6, 1); | 32 | break; |
94 | - bool ptr_is_env = false; | 33 | case DISAS_HVC: |
95 | - | 34 | gen_ss_advance(dc); |
96 | - if ((insn & 0xff300f10) == 0xfc200810) { | 35 | - gen_exception(EXCP_HVC, syn_aa32_hvc(dc->svc_imm), 2); |
97 | - /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | 36 | + gen_exception_el(EXCP_HVC, syn_aa32_hvc(dc->svc_imm), 2); |
98 | - int is_s = extract32(insn, 23, 1); | 37 | break; |
99 | - if (!dc_isar_feature(aa32_fhm, s)) { | 38 | case DISAS_SMC: |
100 | - return 1; | 39 | gen_ss_advance(dc); |
101 | - } | 40 | - gen_exception(EXCP_SMC, syn_aa32_smc(), 3); |
102 | - is_long = true; | 41 | + gen_exception_el(EXCP_SMC, syn_aa32_smc(), 3); |
103 | - data = is_s; /* is_2 == 0 */ | 42 | break; |
104 | - fn_gvec_ptr = gen_helper_gvec_fmlal_a32; | 43 | case DISAS_NEXT: |
105 | - ptr_is_env = true; | 44 | case DISAS_TOO_MANY: |
106 | - } else { | 45 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
107 | - return 1; | 46 | gen_helper_yield(cpu_env); |
108 | - } | 47 | break; |
109 | - | 48 | case DISAS_SWI: |
110 | - VFP_DREG_D(rd, insn); | 49 | - gen_exception(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb), |
111 | - if (rd & q) { | 50 | - default_exception_el(dc)); |
112 | - return 1; | 51 | + gen_exception_el(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb), |
113 | - } | 52 | + default_exception_el(dc)); |
114 | - if (q || !is_long) { | 53 | break; |
115 | - VFP_DREG_N(rn, insn); | 54 | case DISAS_HVC: |
116 | - VFP_DREG_M(rm, insn); | 55 | - gen_exception(EXCP_HVC, syn_aa32_hvc(dc->svc_imm), 2); |
117 | - if ((rn | rm) & q & !is_long) { | 56 | + gen_exception_el(EXCP_HVC, syn_aa32_hvc(dc->svc_imm), 2); |
118 | - return 1; | 57 | break; |
119 | - } | 58 | case DISAS_SMC: |
120 | - off_rn = vfp_reg_offset(1, rn); | 59 | - gen_exception(EXCP_SMC, syn_aa32_smc(), 3); |
121 | - off_rm = vfp_reg_offset(1, rm); | 60 | + gen_exception_el(EXCP_SMC, syn_aa32_smc(), 3); |
122 | - } else { | ||
123 | - rn = VFP_SREG_N(insn); | ||
124 | - rm = VFP_SREG_M(insn); | ||
125 | - off_rn = vfp_reg_offset(0, rn); | ||
126 | - off_rm = vfp_reg_offset(0, rm); | ||
127 | - } | ||
128 | - | ||
129 | - if (s->fp_excp_el) { | ||
130 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
131 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
132 | - return 0; | ||
133 | - } | ||
134 | - if (!s->vfp_enabled) { | ||
135 | - return 1; | ||
136 | - } | ||
137 | - | ||
138 | - opr_sz = (1 + q) * 8; | ||
139 | - if (fn_gvec_ptr) { | ||
140 | - TCGv_ptr ptr; | ||
141 | - if (ptr_is_env) { | ||
142 | - ptr = cpu_env; | ||
143 | - } else { | ||
144 | - ptr = get_fpstatus_ptr(1); | ||
145 | - } | ||
146 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
147 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
148 | - if (!ptr_is_env) { | ||
149 | - tcg_temp_free_ptr(ptr); | ||
150 | - } | ||
151 | - } else { | ||
152 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
153 | - opr_sz, opr_sz, data, fn_gvec); | ||
154 | - } | ||
155 | - return 0; | ||
156 | -} | ||
157 | - | ||
158 | /* Advanced SIMD two registers and a scalar extension. | ||
159 | * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
160 | * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
162 | } | ||
163 | } | ||
164 | } | ||
165 | - } else if ((insn & 0x0e000a00) == 0x0c000800 | ||
166 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
167 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
168 | - goto illegal_op; | ||
169 | - } | ||
170 | - return; | ||
171 | } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
172 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
173 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
174 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
175 | } | ||
176 | break; | 61 | break; |
177 | } | 62 | } |
178 | - if ((insn & 0xfe000a00) == 0xfc000800 | 63 | } |
179 | + if ((insn & 0xff000a00) == 0xfe000800 | ||
180 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
181 | /* The Thumb2 and ARM encodings are identical. */ | ||
182 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
183 | - goto illegal_op; | ||
184 | - } | ||
185 | - } else if ((insn & 0xff000a00) == 0xfe000800 | ||
186 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
187 | - /* The Thumb2 and ARM encodings are identical. */ | ||
188 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
189 | goto illegal_op; | ||
190 | } | ||
191 | -- | 64 | -- |
192 | 2.20.1 | 65 | 2.25.1 |
193 | |||
194 | diff view generated by jsdifflib |
1 | We were accidentally permitting decode of Thumb Neon insns even if | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the CPU didn't have the FEATURE_NEON bit set, because the feature | ||
3 | check was being done before the call to disas_neon_data_insn() and | ||
4 | disas_neon_ls_insn() in the Arm decoder but was omitted from the | ||
5 | Thumb decoder. Push the feature bit check down into the called | ||
6 | functions so it is done for both Arm and Thumb encodings. | ||
7 | 2 | ||
3 | Create a new wrapper function that passes the default | ||
4 | exception target to gen_exception_el. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220609202901.1177572-18-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20200430181003.21682-3-peter.maydell@linaro.org | ||
12 | --- | 10 | --- |
13 | target/arm/translate.c | 16 ++++++++-------- | 11 | target/arm/translate.c | 11 +++++++---- |
14 | 1 file changed, 8 insertions(+), 8 deletions(-) | 12 | 1 file changed, 7 insertions(+), 4 deletions(-) |
15 | 13 | ||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate.c | 16 | --- a/target/arm/translate.c |
19 | +++ b/target/arm/translate.c | 17 | +++ b/target/arm/translate.c |
20 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_el(int excp, uint32_t syndrome, uint32_t target_el) |
21 | TCGv_i32 tmp2; | 19 | tcg_constant_i32(target_el)); |
22 | TCGv_i64 tmp64; | 20 | } |
23 | 21 | ||
24 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 22 | +static void gen_exception(DisasContext *s, int excp, uint32_t syndrome) |
25 | + return 1; | 23 | +{ |
26 | + } | 24 | + gen_exception_el(excp, syndrome, default_exception_el(s)); |
25 | +} | ||
27 | + | 26 | + |
28 | /* FIXME: this access check should not take precedence over UNDEF | 27 | static void gen_exception_insn_el_v(DisasContext *s, uint64_t pc, int excp, |
29 | * for invalid encodings; we will generate incorrect syndrome information | 28 | uint32_t syn, TCGv_i32 tcg_el) |
30 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | 29 | { |
31 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 30 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
32 | TCGv_ptr ptr1, ptr2, ptr3; | 31 | switch (dc->base.is_jmp) { |
33 | TCGv_i64 tmp64; | 32 | case DISAS_SWI: |
34 | 33 | gen_ss_advance(dc); | |
35 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 34 | - gen_exception_el(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb), |
36 | + return 1; | 35 | - default_exception_el(dc)); |
37 | + } | 36 | + gen_exception(dc, EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb)); |
38 | + | 37 | break; |
39 | /* FIXME: this access check should not take precedence over UNDEF | 38 | case DISAS_HVC: |
40 | * for invalid encodings; we will generate incorrect syndrome information | 39 | gen_ss_advance(dc); |
41 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | 40 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
42 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 41 | gen_helper_yield(cpu_env); |
43 | 42 | break; | |
44 | if (((insn >> 25) & 7) == 1) { | 43 | case DISAS_SWI: |
45 | /* NEON Data processing. */ | 44 | - gen_exception_el(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb), |
46 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 45 | - default_exception_el(dc)); |
47 | - goto illegal_op; | 46 | + gen_exception(dc, EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb)); |
48 | - } | 47 | break; |
49 | - | 48 | case DISAS_HVC: |
50 | if (disas_neon_data_insn(s, insn)) { | 49 | gen_exception_el(EXCP_HVC, syn_aa32_hvc(dc->svc_imm), 2); |
51 | goto illegal_op; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
54 | } | ||
55 | if ((insn & 0x0f100000) == 0x04000000) { | ||
56 | /* NEON load/store. */ | ||
57 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
58 | - goto illegal_op; | ||
59 | - } | ||
60 | - | ||
61 | if (disas_neon_ls_insn(s, insn)) { | ||
62 | goto illegal_op; | ||
63 | } | ||
64 | -- | 50 | -- |
65 | 2.20.1 | 51 | 2.25.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Fredrik Strupe <fredrik@strupe.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | According to Arm ARM, VQDMULL is only valid when U=0, while having | 3 | Split out a common helper function for gen_exception_el |
4 | U=1 is unallocated. | 4 | and gen_exception_insn_el_v. |
5 | 5 | ||
6 | Signed-off-by: Fredrik Strupe <fredrik@strupe.net> | ||
7 | Fixes: 695272dcb976 ("target-arm: Handle UNDEF cases for Neon 3-regs-different-widths") | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220609202901.1177572-19-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/translate.c | 2 +- | 11 | target/arm/translate.c | 13 ++++++++----- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 8 insertions(+), 5 deletions(-) |
13 | 13 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 16 | --- a/target/arm/translate.c |
17 | +++ b/target/arm/translate.c | 17 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint32_t pc, int excp) |
19 | {0, 0, 0, 0}, /* VMLSL */ | 19 | s->base.is_jmp = DISAS_NORETURN; |
20 | {0, 0, 0, 9}, /* VQDMLSL */ | 20 | } |
21 | {0, 0, 0, 0}, /* Integer VMULL */ | 21 | |
22 | - {0, 0, 0, 1}, /* VQDMULL */ | 22 | -static void gen_exception_el(int excp, uint32_t syndrome, uint32_t target_el) |
23 | + {0, 0, 0, 9}, /* VQDMULL */ | 23 | +static void gen_exception_el_v(int excp, uint32_t syndrome, TCGv_i32 tcg_el) |
24 | {0, 0, 0, 0xa}, /* Polynomial VMULL */ | 24 | { |
25 | {0, 0, 0, 7}, /* Reserved: always UNDEF */ | 25 | gen_helper_exception_with_syndrome_el(cpu_env, tcg_constant_i32(excp), |
26 | }; | 26 | - tcg_constant_i32(syndrome), |
27 | - tcg_constant_i32(target_el)); | ||
28 | + tcg_constant_i32(syndrome), tcg_el); | ||
29 | +} | ||
30 | + | ||
31 | +static void gen_exception_el(int excp, uint32_t syndrome, uint32_t target_el) | ||
32 | +{ | ||
33 | + gen_exception_el_v(excp, syndrome, tcg_constant_i32(target_el)); | ||
34 | } | ||
35 | |||
36 | static void gen_exception(DisasContext *s, int excp, uint32_t syndrome) | ||
37 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_insn_el_v(DisasContext *s, uint64_t pc, int excp, | ||
38 | gen_set_condexec(s); | ||
39 | gen_set_pc_im(s, pc); | ||
40 | } | ||
41 | - gen_helper_exception_with_syndrome_el(cpu_env, tcg_constant_i32(excp), | ||
42 | - tcg_constant_i32(syn), tcg_el); | ||
43 | + gen_exception_el_v(excp, syn, tcg_el); | ||
44 | s->base.is_jmp = DISAS_NORETURN; | ||
45 | } | ||
46 | |||
27 | -- | 47 | -- |
28 | 2.20.1 | 48 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | Convert the Neon "load/store multiple structures" insns to decodetree. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | With the helper we can use exception_target_el at runtime, | ||
4 | instead of default_exception_el at translate time. | ||
5 | While we're at it, remove the DisasContext parameter from | ||
6 | gen_exception, as it is no longer used. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220609202901.1177572-20-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-12-peter.maydell@linaro.org | ||
6 | --- | 12 | --- |
7 | target/arm/neon-ls.decode | 7 ++ | 13 | target/arm/helper.h | 1 + |
8 | target/arm/translate-neon.inc.c | 124 ++++++++++++++++++++++++++++++++ | 14 | target/arm/op_helper.c | 10 ++++++++++ |
9 | target/arm/translate.c | 91 +---------------------- | 15 | target/arm/translate.c | 18 +++++++++++++----- |
10 | 3 files changed, 133 insertions(+), 89 deletions(-) | 16 | 3 files changed, 24 insertions(+), 5 deletions(-) |
11 | 17 | ||
12 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | 18 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/neon-ls.decode | 20 | --- a/target/arm/helper.h |
15 | +++ b/target/arm/neon-ls.decode | 21 | +++ b/target/arm/helper.h |
16 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(usad8, TCG_CALL_NO_RWG_SE, i32, i32, i32) |
17 | # 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | 23 | DEF_HELPER_FLAGS_3(sel_flags, TCG_CALL_NO_RWG_SE, |
18 | # This file works on the A32 encoding only; calling code for T32 has to | 24 | i32, i32, i32, i32) |
19 | # transform the insn into the A32 version first. | 25 | DEF_HELPER_2(exception_internal, noreturn, env, i32) |
20 | + | 26 | +DEF_HELPER_3(exception_with_syndrome, noreturn, env, i32, i32) |
21 | +%vd_dp 22:1 12:4 | 27 | DEF_HELPER_4(exception_with_syndrome_el, noreturn, env, i32, i32, i32) |
22 | + | 28 | DEF_HELPER_2(exception_bkpt_insn, noreturn, env, i32) |
23 | +# Neon load/store multiple structures | 29 | DEF_HELPER_2(exception_swstep, noreturn, env, i32) |
24 | + | 30 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
25 | +VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | ||
26 | + vd=%vd_dp | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/translate-neon.inc.c | 32 | --- a/target/arm/op_helper.c |
30 | +++ b/target/arm/translate-neon.inc.c | 33 | +++ b/target/arm/op_helper.c |
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | 34 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_with_syndrome_el)(CPUARMState *env, uint32_t excp, |
32 | gen_helper_gvec_fmlal_idx_a32); | 35 | raise_exception(env, excp, syndrome, target_el); |
33 | return true; | ||
34 | } | 36 | } |
35 | + | 37 | |
36 | +static struct { | 38 | +/* |
37 | + int nregs; | 39 | + * Raise an exception with the specified syndrome register value |
38 | + int interleave; | 40 | + * to the default target el. |
39 | + int spacing; | 41 | + */ |
40 | +} const neon_ls_element_type[11] = { | 42 | +void HELPER(exception_with_syndrome)(CPUARMState *env, uint32_t excp, |
41 | + {1, 4, 1}, | 43 | + uint32_t syndrome) |
42 | + {1, 4, 2}, | ||
43 | + {4, 1, 1}, | ||
44 | + {2, 2, 2}, | ||
45 | + {1, 3, 1}, | ||
46 | + {1, 3, 2}, | ||
47 | + {3, 1, 1}, | ||
48 | + {1, 1, 1}, | ||
49 | + {1, 2, 1}, | ||
50 | + {1, 2, 2}, | ||
51 | + {2, 1, 1} | ||
52 | +}; | ||
53 | + | ||
54 | +static void gen_neon_ldst_base_update(DisasContext *s, int rm, int rn, | ||
55 | + int stride) | ||
56 | +{ | 44 | +{ |
57 | + if (rm != 15) { | 45 | + raise_exception(env, excp, syndrome, exception_target_el(env)); |
58 | + TCGv_i32 base; | ||
59 | + | ||
60 | + base = load_reg(s, rn); | ||
61 | + if (rm == 13) { | ||
62 | + tcg_gen_addi_i32(base, base, stride); | ||
63 | + } else { | ||
64 | + TCGv_i32 index; | ||
65 | + index = load_reg(s, rm); | ||
66 | + tcg_gen_add_i32(base, base, index); | ||
67 | + tcg_temp_free_i32(index); | ||
68 | + } | ||
69 | + store_reg(s, rn, base); | ||
70 | + } | ||
71 | +} | 46 | +} |
72 | + | 47 | + |
73 | +static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) | 48 | uint32_t HELPER(cpsr_read)(CPUARMState *env) |
74 | +{ | 49 | { |
75 | + /* Neon load/store multiple structures */ | 50 | return cpsr_read(env) & ~CPSR_EXEC; |
76 | + int nregs, interleave, spacing, reg, n; | ||
77 | + MemOp endian = s->be_data; | ||
78 | + int mmu_idx = get_mem_index(s); | ||
79 | + int size = a->size; | ||
80 | + TCGv_i64 tmp64; | ||
81 | + TCGv_i32 addr, tmp; | ||
82 | + | ||
83 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
84 | + return false; | ||
85 | + } | ||
86 | + | ||
87 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
88 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
89 | + return false; | ||
90 | + } | ||
91 | + if (a->itype > 10) { | ||
92 | + return false; | ||
93 | + } | ||
94 | + /* Catch UNDEF cases for bad values of align field */ | ||
95 | + switch (a->itype & 0xc) { | ||
96 | + case 4: | ||
97 | + if (a->align >= 2) { | ||
98 | + return false; | ||
99 | + } | ||
100 | + break; | ||
101 | + case 8: | ||
102 | + if (a->align == 3) { | ||
103 | + return false; | ||
104 | + } | ||
105 | + break; | ||
106 | + default: | ||
107 | + break; | ||
108 | + } | ||
109 | + nregs = neon_ls_element_type[a->itype].nregs; | ||
110 | + interleave = neon_ls_element_type[a->itype].interleave; | ||
111 | + spacing = neon_ls_element_type[a->itype].spacing; | ||
112 | + if (size == 3 && (interleave | spacing) != 1) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if (!vfp_access_check(s)) { | ||
117 | + return true; | ||
118 | + } | ||
119 | + | ||
120 | + /* For our purposes, bytes are always little-endian. */ | ||
121 | + if (size == 0) { | ||
122 | + endian = MO_LE; | ||
123 | + } | ||
124 | + /* | ||
125 | + * Consecutive little-endian elements from a single register | ||
126 | + * can be promoted to a larger little-endian operation. | ||
127 | + */ | ||
128 | + if (interleave == 1 && endian == MO_LE) { | ||
129 | + size = 3; | ||
130 | + } | ||
131 | + tmp64 = tcg_temp_new_i64(); | ||
132 | + addr = tcg_temp_new_i32(); | ||
133 | + tmp = tcg_const_i32(1 << size); | ||
134 | + load_reg_var(s, addr, a->rn); | ||
135 | + for (reg = 0; reg < nregs; reg++) { | ||
136 | + for (n = 0; n < 8 >> size; n++) { | ||
137 | + int xs; | ||
138 | + for (xs = 0; xs < interleave; xs++) { | ||
139 | + int tt = a->vd + reg + spacing * xs; | ||
140 | + | ||
141 | + if (a->l) { | ||
142 | + gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
143 | + neon_store_element64(tt, n, size, tmp64); | ||
144 | + } else { | ||
145 | + neon_load_element64(tmp64, tt, n, size); | ||
146 | + gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
147 | + } | ||
148 | + tcg_gen_add_i32(addr, addr, tmp); | ||
149 | + } | ||
150 | + } | ||
151 | + } | ||
152 | + tcg_temp_free_i32(addr); | ||
153 | + tcg_temp_free_i32(tmp); | ||
154 | + tcg_temp_free_i64(tmp64); | ||
155 | + | ||
156 | + gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
157 | + return true; | ||
158 | +} | ||
159 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 51 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
160 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
161 | --- a/target/arm/translate.c | 53 | --- a/target/arm/translate.c |
162 | +++ b/target/arm/translate.c | 54 | +++ b/target/arm/translate.c |
163 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | 55 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_el(int excp, uint32_t syndrome, uint32_t target_el) |
56 | gen_exception_el_v(excp, syndrome, tcg_constant_i32(target_el)); | ||
164 | } | 57 | } |
165 | 58 | ||
166 | 59 | -static void gen_exception(DisasContext *s, int excp, uint32_t syndrome) | |
167 | -static struct { | 60 | +static void gen_exception(int excp, uint32_t syndrome) |
168 | - int nregs; | ||
169 | - int interleave; | ||
170 | - int spacing; | ||
171 | -} const neon_ls_element_type[11] = { | ||
172 | - {1, 4, 1}, | ||
173 | - {1, 4, 2}, | ||
174 | - {4, 1, 1}, | ||
175 | - {2, 2, 2}, | ||
176 | - {1, 3, 1}, | ||
177 | - {1, 3, 2}, | ||
178 | - {3, 1, 1}, | ||
179 | - {1, 1, 1}, | ||
180 | - {1, 2, 1}, | ||
181 | - {1, 2, 2}, | ||
182 | - {2, 1, 1} | ||
183 | -}; | ||
184 | - | ||
185 | /* Translate a NEON load/store element instruction. Return nonzero if the | ||
186 | instruction is invalid. */ | ||
187 | static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
188 | { | 61 | { |
189 | int rd, rn, rm; | 62 | - gen_exception_el(excp, syndrome, default_exception_el(s)); |
190 | - int op; | 63 | + gen_helper_exception_with_syndrome(cpu_env, tcg_constant_i32(excp), |
191 | int nregs; | 64 | + tcg_constant_i32(syndrome)); |
192 | - int interleave; | 65 | } |
193 | - int spacing; | 66 | |
194 | int stride; | 67 | static void gen_exception_insn_el_v(DisasContext *s, uint64_t pc, int excp, |
195 | int size; | 68 | @@ -XXX,XX +XXX,XX @@ void gen_exception_insn_el(DisasContext *s, uint64_t pc, int excp, |
196 | int reg; | 69 | |
197 | int load; | 70 | void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, uint32_t syn) |
198 | - int n; | 71 | { |
199 | int vec_size; | 72 | - gen_exception_insn_el(s, pc, excp, syn, default_exception_el(s)); |
200 | - int mmu_idx; | 73 | + if (s->aarch64) { |
201 | - MemOp endian; | 74 | + gen_a64_set_pc_im(pc); |
202 | TCGv_i32 addr; | 75 | + } else { |
203 | TCGv_i32 tmp; | 76 | + gen_set_condexec(s); |
204 | - TCGv_i32 tmp2; | 77 | + gen_set_pc_im(s, pc); |
205 | - TCGv_i64 tmp64; | 78 | + } |
206 | 79 | + gen_exception(excp, syn); | |
207 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 80 | + s->base.is_jmp = DISAS_NORETURN; |
208 | return 1; | 81 | } |
209 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 82 | |
210 | rn = (insn >> 16) & 0xf; | 83 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) |
211 | rm = insn & 0xf; | 84 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
212 | load = (insn & (1 << 21)) != 0; | 85 | switch (dc->base.is_jmp) { |
213 | - endian = s->be_data; | 86 | case DISAS_SWI: |
214 | - mmu_idx = get_mem_index(s); | 87 | gen_ss_advance(dc); |
215 | if ((insn & (1 << 23)) == 0) { | 88 | - gen_exception(dc, EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb)); |
216 | - /* Load store all elements. */ | 89 | + gen_exception(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb)); |
217 | - op = (insn >> 8) & 0xf; | 90 | break; |
218 | - size = (insn >> 6) & 3; | 91 | case DISAS_HVC: |
219 | - if (op > 10) | 92 | gen_ss_advance(dc); |
220 | - return 1; | 93 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
221 | - /* Catch UNDEF cases for bad values of align field */ | 94 | gen_helper_yield(cpu_env); |
222 | - switch (op & 0xc) { | 95 | break; |
223 | - case 4: | 96 | case DISAS_SWI: |
224 | - if (((insn >> 5) & 1) == 1) { | 97 | - gen_exception(dc, EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb)); |
225 | - return 1; | 98 | + gen_exception(EXCP_SWI, syn_aa32_svc(dc->svc_imm, dc->thumb)); |
226 | - } | 99 | break; |
227 | - break; | 100 | case DISAS_HVC: |
228 | - case 8: | 101 | gen_exception_el(EXCP_HVC, syn_aa32_hvc(dc->svc_imm), 2); |
229 | - if (((insn >> 4) & 3) == 3) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - break; | ||
235 | - } | ||
236 | - nregs = neon_ls_element_type[op].nregs; | ||
237 | - interleave = neon_ls_element_type[op].interleave; | ||
238 | - spacing = neon_ls_element_type[op].spacing; | ||
239 | - if (size == 3 && (interleave | spacing) != 1) { | ||
240 | - return 1; | ||
241 | - } | ||
242 | - /* For our purposes, bytes are always little-endian. */ | ||
243 | - if (size == 0) { | ||
244 | - endian = MO_LE; | ||
245 | - } | ||
246 | - /* Consecutive little-endian elements from a single register | ||
247 | - * can be promoted to a larger little-endian operation. | ||
248 | - */ | ||
249 | - if (interleave == 1 && endian == MO_LE) { | ||
250 | - size = 3; | ||
251 | - } | ||
252 | - tmp64 = tcg_temp_new_i64(); | ||
253 | - addr = tcg_temp_new_i32(); | ||
254 | - tmp2 = tcg_const_i32(1 << size); | ||
255 | - load_reg_var(s, addr, rn); | ||
256 | - for (reg = 0; reg < nregs; reg++) { | ||
257 | - for (n = 0; n < 8 >> size; n++) { | ||
258 | - int xs; | ||
259 | - for (xs = 0; xs < interleave; xs++) { | ||
260 | - int tt = rd + reg + spacing * xs; | ||
261 | - | ||
262 | - if (load) { | ||
263 | - gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
264 | - neon_store_element64(tt, n, size, tmp64); | ||
265 | - } else { | ||
266 | - neon_load_element64(tmp64, tt, n, size); | ||
267 | - gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
268 | - } | ||
269 | - tcg_gen_add_i32(addr, addr, tmp2); | ||
270 | - } | ||
271 | - } | ||
272 | - } | ||
273 | - tcg_temp_free_i32(addr); | ||
274 | - tcg_temp_free_i32(tmp2); | ||
275 | - tcg_temp_free_i64(tmp64); | ||
276 | - stride = nregs * interleave * 8; | ||
277 | + /* Load store all elements -- handled already by decodetree */ | ||
278 | + return 1; | ||
279 | } else { | ||
280 | size = (insn >> 10) & 3; | ||
281 | if (size == 3) { | ||
282 | -- | 102 | -- |
283 | 2.20.1 | 103 | 2.25.1 |
284 | |||
285 | diff view generated by jsdifflib |
1 | Convert the Neon 3-reg-same VADD and VSUB insns to decodetree. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Note that we don't need the neon_3r_sizes[op] check here because all | 3 | This function is no longer used. At the same time, remove |
4 | size values are OK for VADD and VSUB; we'll add this when we convert | 4 | DisasContext.secure_routed_to_el3, as it in turn becomes unused. |
5 | the first insn that has size restrictions. | ||
6 | 5 | ||
7 | For this we need one of the GVecGen*Fn typedefs currently in | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | translate-a64.h; move them all to translate.h as a block so they | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | are visible to the 32-bit decoder. | 8 | Message-id: 20220609202901.1177572-21-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate.h | 16 ---------------- | ||
12 | target/arm/translate-a64.c | 5 ----- | ||
13 | target/arm/translate.c | 5 ----- | ||
14 | 3 files changed, 26 deletions(-) | ||
10 | 15 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200430181003.21682-15-peter.maydell@linaro.org | ||
14 | --- | ||
15 | target/arm/translate-a64.h | 9 -------- | ||
16 | target/arm/translate.h | 9 ++++++++ | ||
17 | target/arm/neon-dp.decode | 17 +++++++++++++++ | ||
18 | target/arm/translate-neon.inc.c | 38 +++++++++++++++++++++++++++++++++ | ||
19 | target/arm/translate.c | 14 ++++-------- | ||
20 | 5 files changed, 68 insertions(+), 19 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/translate-a64.h | ||
25 | +++ b/target/arm/translate-a64.h | ||
26 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) | ||
27 | |||
28 | bool disas_sve(DisasContext *, uint32_t); | ||
29 | |||
30 | -/* Note that the gvec expanders operate on offsets + sizes. */ | ||
31 | -typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
32 | -typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
33 | - uint32_t, uint32_t); | ||
34 | -typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
35 | - uint32_t, uint32_t, uint32_t); | ||
36 | -typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
37 | - uint32_t, uint32_t, uint32_t); | ||
38 | - | ||
39 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ | ||
40 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 16 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
41 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/translate.h | 18 | --- a/target/arm/translate.h |
43 | +++ b/target/arm/translate.h | 19 | +++ b/target/arm/translate.h |
44 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | 20 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
45 | #define dc_isar_feature(name, ctx) \ | 21 | int fp_excp_el; /* FP exception EL or 0 if enabled */ |
46 | ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); }) | 22 | int sve_excp_el; /* SVE exception EL or 0 if enabled */ |
47 | 23 | int vl; /* current vector length in bytes */ | |
48 | +/* Note that the gvec expanders operate on offsets + sizes. */ | 24 | - /* Flag indicating that exceptions from secure mode are routed to EL3. */ |
49 | +typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | 25 | - bool secure_routed_to_el3; |
50 | +typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | 26 | bool vfp_enabled; /* FP enabled via FPSCR.EN */ |
51 | + uint32_t, uint32_t); | 27 | int vec_len; |
52 | +typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | 28 | int vec_stride; |
53 | + uint32_t, uint32_t, uint32_t); | 29 | @@ -XXX,XX +XXX,XX @@ static inline int get_mem_index(DisasContext *s) |
54 | +typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | 30 | return arm_to_core_mmu_idx(s->mmu_idx); |
55 | + uint32_t, uint32_t, uint32_t); | 31 | } |
56 | + | 32 | |
57 | #endif /* TARGET_ARM_TRANSLATE_H */ | 33 | -/* Function used to determine the target exception EL when otherwise not known |
58 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 34 | - * or default. |
35 | - */ | ||
36 | -static inline int default_exception_el(DisasContext *s) | ||
37 | -{ | ||
38 | - /* If we are coming from secure EL0 in a system with a 32-bit EL3, then | ||
39 | - * there is no secure EL1, so we route exceptions to EL3. Otherwise, | ||
40 | - * exceptions can only be routed to ELs above 1, so we target the higher of | ||
41 | - * 1 or the current EL. | ||
42 | - */ | ||
43 | - return (s->mmu_idx == ARMMMUIdx_SE10_0 && s->secure_routed_to_el3) | ||
44 | - ? 3 : MAX(1, s->current_el); | ||
45 | -} | ||
46 | - | ||
47 | static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
48 | { | ||
49 | /* We don't need to save all of the syndrome so we mask and shift | ||
50 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/target/arm/neon-dp.decode | 52 | --- a/target/arm/translate-a64.c |
61 | +++ b/target/arm/neon-dp.decode | 53 | +++ b/target/arm/translate-a64.c |
62 | @@ -XXX,XX +XXX,XX @@ | 54 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
63 | # | 55 | dc->condjmp = 0; |
64 | # This file is processed by scripts/decodetree.py | 56 | |
65 | # | 57 | dc->aarch64 = true; |
66 | +# VFP/Neon register fields; same as vfp.decode | 58 | - /* If we are coming from secure EL0 in a system with a 32-bit EL3, then |
67 | +%vm_dp 5:1 0:4 | 59 | - * there is no secure EL1, so we route exceptions to EL3. |
68 | +%vn_dp 7:1 16:4 | 60 | - */ |
69 | +%vd_dp 22:1 12:4 | 61 | - dc->secure_routed_to_el3 = arm_feature(env, ARM_FEATURE_EL3) && |
70 | 62 | - !arm_el_is_aa64(env, 3); | |
71 | # Encodings for Neon data processing instructions where the T32 encoding | 63 | dc->thumb = false; |
72 | # is a simple transformation of the A32 encoding. | 64 | dc->sctlr_b = 0; |
73 | @@ -XXX,XX +XXX,XX @@ | 65 | dc->be_data = EX_TBFLAG_ANY(tb_flags, BE_DATA) ? MO_BE : MO_LE; |
74 | # 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
75 | # This file works on the A32 encoding only; calling code for T32 has to | ||
76 | # transform the insn into the A32 version first. | ||
77 | + | ||
78 | +###################################################################### | ||
79 | +# 3-reg-same grouping: | ||
80 | +# 1111 001 U 0 D sz:2 Vn:4 Vd:4 opc:4 N Q M op Vm:4 | ||
81 | +###################################################################### | ||
82 | + | ||
83 | +&3same vm vn vd q size | ||
84 | + | ||
85 | +@3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
86 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
87 | + | ||
88 | +VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
89 | +VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
90 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/translate-neon.inc.c | ||
93 | +++ b/target/arm/translate-neon.inc.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
95 | |||
96 | return true; | ||
97 | } | ||
98 | + | ||
99 | +static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
100 | +{ | ||
101 | + int vec_size = a->q ? 16 : 8; | ||
102 | + int rd_ofs = neon_reg_offset(a->vd, 0); | ||
103 | + int rn_ofs = neon_reg_offset(a->vn, 0); | ||
104 | + int rm_ofs = neon_reg_offset(a->vm, 0); | ||
105 | + | ||
106 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
107 | + return false; | ||
108 | + } | ||
109 | + | ||
110 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
111 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
112 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + | ||
120 | + if (!vfp_access_check(s)) { | ||
121 | + return true; | ||
122 | + } | ||
123 | + | ||
124 | + fn(a->size, rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
125 | + return true; | ||
126 | +} | ||
127 | + | ||
128 | +#define DO_3SAME(INSN, FUNC) \ | ||
129 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
130 | + { \ | ||
131 | + return do_3same(s, a, FUNC); \ | ||
132 | + } | ||
133 | + | ||
134 | +DO_3SAME(VADD, tcg_gen_gvec_add) | ||
135 | +DO_3SAME(VSUB, tcg_gen_gvec_sub) | ||
136 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 66 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
137 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
138 | --- a/target/arm/translate.c | 68 | --- a/target/arm/translate.c |
139 | +++ b/target/arm/translate.c | 69 | +++ b/target/arm/translate.c |
140 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 70 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
141 | } | 71 | dc->condjmp = 0; |
142 | return 0; | 72 | |
143 | 73 | dc->aarch64 = false; | |
144 | - case NEON_3R_VADD_VSUB: | 74 | - /* If we are coming from secure EL0 in a system with a 32-bit EL3, then |
145 | - if (u) { | 75 | - * there is no secure EL1, so we route exceptions to EL3. |
146 | - tcg_gen_gvec_sub(size, rd_ofs, rn_ofs, rm_ofs, | 76 | - */ |
147 | - vec_size, vec_size); | 77 | - dc->secure_routed_to_el3 = arm_feature(env, ARM_FEATURE_EL3) && |
148 | - } else { | 78 | - !arm_el_is_aa64(env, 3); |
149 | - tcg_gen_gvec_add(size, rd_ofs, rn_ofs, rm_ofs, | 79 | dc->thumb = EX_TBFLAG_AM32(tb_flags, THUMB); |
150 | - vec_size, vec_size); | 80 | dc->be_data = EX_TBFLAG_ANY(tb_flags, BE_DATA) ? MO_BE : MO_LE; |
151 | - } | 81 | condexec = EX_TBFLAG_AM32(tb_flags, CONDEXEC); |
152 | - return 0; | ||
153 | - | ||
154 | case NEON_3R_VQADD: | ||
155 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
156 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
157 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
158 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
159 | u ? &ushl_op[size] : &sshl_op[size]); | ||
160 | return 0; | ||
161 | + | ||
162 | + case NEON_3R_VADD_VSUB: | ||
163 | + /* Already handled by decodetree */ | ||
164 | + return 1; | ||
165 | } | ||
166 | |||
167 | if (size == 3) { | ||
168 | -- | 82 | -- |
169 | 2.20.1 | 83 | 2.25.1 |
170 | |||
171 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Embed the APUs into the SoC type. | 3 | Handle the debug vs current el exception test in one place. |
4 | Leave EXCP_BKPT alone, since that treats debug < current differently. | ||
4 | 5 | ||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Message-id: 20220609202901.1177572-22-richard.henderson@linaro.org |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-8-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | include/hw/arm/xlnx-versal.h | 2 +- | 11 | target/arm/debug_helper.c | 44 +++++++++++++++++++++------------------ |
14 | hw/arm/xlnx-versal-virt.c | 4 ++-- | 12 | 1 file changed, 24 insertions(+), 20 deletions(-) |
15 | hw/arm/xlnx-versal.c | 19 +++++-------------- | ||
16 | 3 files changed, 8 insertions(+), 17 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 14 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/xlnx-versal.h | 16 | --- a/target/arm/debug_helper.c |
21 | +++ b/include/hw/arm/xlnx-versal.h | 17 | +++ b/target/arm/debug_helper.c |
22 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 18 | @@ -XXX,XX +XXX,XX @@ |
23 | struct { | 19 | #include "exec/helper-proto.h" |
24 | struct { | 20 | |
25 | MemoryRegion mr; | 21 | |
26 | - ARMCPU *cpu[XLNX_VERSAL_NR_ACPUS]; | 22 | +/* |
27 | + ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; | 23 | + * Raise an exception to the debug target el. |
28 | GICv3State gic; | 24 | + * Modify syndrome to indicate when origin and target EL are the same. |
29 | } apu; | 25 | + */ |
30 | } fpd; | 26 | +G_NORETURN static void |
31 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 27 | +raise_exception_debug(CPUARMState *env, uint32_t excp, uint32_t syndrome) |
32 | index XXXXXXX..XXXXXXX 100644 | 28 | +{ |
33 | --- a/hw/arm/xlnx-versal-virt.c | 29 | + int debug_el = arm_debug_target_el(env); |
34 | +++ b/hw/arm/xlnx-versal-virt.c | 30 | + int cur_el = arm_current_el(env); |
35 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | 31 | + |
36 | s->binfo.get_dtb = versal_virt_get_dtb; | 32 | + /* |
37 | s->binfo.modify_dtb = versal_virt_modify_dtb; | 33 | + * If singlestep is targeting a lower EL than the current one, then |
38 | if (machine->kernel_filename) { | 34 | + * DisasContext.ss_active must be false and we can never get here. |
39 | - arm_load_kernel(s->soc.fpd.apu.cpu[0], machine, &s->binfo); | 35 | + * Similarly for watchpoint and breakpoint matches. |
40 | + arm_load_kernel(&s->soc.fpd.apu.cpu[0], machine, &s->binfo); | 36 | + */ |
37 | + assert(debug_el >= cur_el); | ||
38 | + syndrome |= (debug_el == cur_el) << ARM_EL_EC_SHIFT; | ||
39 | + raise_exception(env, excp, syndrome, debug_el); | ||
40 | +} | ||
41 | + | ||
42 | /* See AArch64.GenerateDebugExceptionsFrom() in ARM ARM pseudocode */ | ||
43 | static bool aa64_generate_debug_exceptions(CPUARMState *env) | ||
44 | { | ||
45 | @@ -XXX,XX +XXX,XX @@ void arm_debug_excp_handler(CPUState *cs) | ||
46 | if (wp_hit) { | ||
47 | if (wp_hit->flags & BP_CPU) { | ||
48 | bool wnr = (wp_hit->flags & BP_WATCHPOINT_HIT_WRITE) != 0; | ||
49 | - bool same_el = arm_debug_target_el(env) == arm_current_el(env); | ||
50 | |||
51 | cs->watchpoint_hit = NULL; | ||
52 | |||
53 | env->exception.fsr = arm_debug_exception_fsr(env); | ||
54 | env->exception.vaddress = wp_hit->hitaddr; | ||
55 | - raise_exception(env, EXCP_DATA_ABORT, | ||
56 | - syn_watchpoint(same_el, 0, wnr), | ||
57 | - arm_debug_target_el(env)); | ||
58 | + raise_exception_debug(env, EXCP_DATA_ABORT, | ||
59 | + syn_watchpoint(0, 0, wnr)); | ||
60 | } | ||
41 | } else { | 61 | } else { |
42 | - AddressSpace *as = arm_boot_address_space(s->soc.fpd.apu.cpu[0], | 62 | uint64_t pc = is_a64(env) ? env->pc : env->regs[15]; |
43 | + AddressSpace *as = arm_boot_address_space(&s->soc.fpd.apu.cpu[0], | 63 | - bool same_el = (arm_debug_target_el(env) == arm_current_el(env)); |
44 | &s->binfo); | 64 | |
45 | /* Some boot-loaders (e.g u-boot) don't like blobs at address 0 (NULL). | 65 | /* |
46 | * Offset things by 4K. */ | 66 | * (1) GDB breakpoints should be handled first. |
47 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 67 | @@ -XXX,XX +XXX,XX @@ void arm_debug_excp_handler(CPUState *cs) |
48 | index XXXXXXX..XXXXXXX 100644 | 68 | * exception/security level. |
49 | --- a/hw/arm/xlnx-versal.c | 69 | */ |
50 | +++ b/hw/arm/xlnx-versal.c | 70 | env->exception.vaddress = 0; |
51 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | 71 | - raise_exception(env, EXCP_PREFETCH_ABORT, |
52 | 72 | - syn_breakpoint(same_el), | |
53 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | 73 | - arm_debug_target_el(env)); |
54 | Object *obj; | 74 | + raise_exception_debug(env, EXCP_PREFETCH_ABORT, syn_breakpoint(0)); |
55 | - char *name; | ||
56 | - | ||
57 | - obj = object_new(XLNX_VERSAL_ACPU_TYPE); | ||
58 | - if (!obj) { | ||
59 | - error_report("Unable to create apu.cpu[%d] of type %s", | ||
60 | - i, XLNX_VERSAL_ACPU_TYPE); | ||
61 | - exit(EXIT_FAILURE); | ||
62 | - } | ||
63 | - | ||
64 | - name = g_strdup_printf("apu-cpu[%d]", i); | ||
65 | - object_property_add_child(OBJECT(s), name, obj, &error_fatal); | ||
66 | - g_free(name); | ||
67 | |||
68 | + object_initialize_child(OBJECT(s), "apu-cpu[*]", | ||
69 | + &s->fpd.apu.cpu[i], sizeof(s->fpd.apu.cpu[i]), | ||
70 | + XLNX_VERSAL_ACPU_TYPE, &error_abort, NULL); | ||
71 | + obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
72 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
73 | "psci-conduit", &error_abort); | ||
74 | if (i) { | ||
75 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
76 | object_property_set_link(obj, OBJECT(&s->fpd.apu.mr), "memory", | ||
77 | &error_abort); | ||
78 | object_property_set_bool(obj, true, "realized", &error_fatal); | ||
79 | - s->fpd.apu.cpu[i] = ARM_CPU(obj); | ||
80 | } | 75 | } |
81 | } | 76 | } |
82 | 77 | ||
83 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | 78 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_bkpt_insn)(CPUARMState *env, uint32_t syndrome) |
84 | } | 79 | |
85 | 80 | void HELPER(exception_swstep)(CPUARMState *env, uint32_t syndrome) | |
86 | for (i = 0; i < nr_apu_cpus; i++) { | 81 | { |
87 | - DeviceState *cpudev = DEVICE(s->fpd.apu.cpu[i]); | 82 | - int debug_el = arm_debug_target_el(env); |
88 | + DeviceState *cpudev = DEVICE(&s->fpd.apu.cpu[i]); | 83 | - int cur_el = arm_current_el(env); |
89 | int ppibase = XLNX_VERSAL_NR_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | 84 | - |
90 | qemu_irq maint_irq; | 85 | - /* |
91 | int ti; | 86 | - * If singlestep is targeting a lower EL than the current one, then |
87 | - * DisasContext.ss_active must be false and we can never get here. | ||
88 | - */ | ||
89 | - assert(debug_el >= cur_el); | ||
90 | - if (debug_el == cur_el) { | ||
91 | - syndrome |= 1 << ARM_EL_EC_SHIFT; | ||
92 | - } | ||
93 | - raise_exception(env, EXCP_UDEF, syndrome, debug_el); | ||
94 | + raise_exception_debug(env, EXCP_UDEF, syndrome); | ||
95 | } | ||
96 | |||
97 | #if !defined(CONFIG_USER_ONLY) | ||
92 | -- | 98 | -- |
93 | 2.20.1 | 99 | 2.25.1 |
94 | |||
95 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | MIDR_EL1 is a 64-bit system register with the top 32-bit being RES0. | 3 | This function is no longer used outside debug_helper.c. |
4 | Represent it in QEMU's ARMCPU struct with a uint64_t, not a | ||
5 | uint32_t. | ||
6 | 4 | ||
7 | This fixes an error when compiling with -Werror=conversion | ||
8 | because we were manipulating the register value using a | ||
9 | local uint64_t variable: | ||
10 | |||
11 | target/arm/cpu64.c: In function ‘aarch64_max_initfn’: | ||
12 | target/arm/cpu64.c:628:21: error: conversion from ‘uint64_t’ {aka ‘long unsigned int’} to ‘uint32_t’ {aka ‘unsigned int’} may change value [-Werror=conversion] | ||
13 | 628 | cpu->midr = t; | ||
14 | | ^ | ||
15 | |||
16 | and future-proofs us against a possible future architecture | ||
17 | change using some of the top 32 bits. | ||
18 | |||
19 | Suggested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
20 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
23 | Message-id: 20200428172634.29707-1-f4bug@amsat.org | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220609202901.1177572-23-richard.henderson@linaro.org | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | --- | 9 | --- |
27 | target/arm/cpu.h | 2 +- | 10 | target/arm/cpu.h | 21 --------------------- |
28 | target/arm/cpu.c | 2 +- | 11 | target/arm/debug_helper.c | 21 +++++++++++++++++++++ |
29 | 2 files changed, 2 insertions(+), 2 deletions(-) | 12 | 2 files changed, 21 insertions(+), 21 deletions(-) |
30 | 13 | ||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
32 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
34 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 18 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMASIdx { |
36 | uint64_t id_aa64dfr0; | 19 | ARMASIdx_TagS = 3, |
37 | uint64_t id_aa64dfr1; | 20 | } ARMASIdx; |
38 | } isar; | 21 | |
39 | - uint32_t midr; | 22 | -/* Return the Exception Level targeted by debug exceptions. */ |
40 | + uint64_t midr; | 23 | -static inline int arm_debug_target_el(CPUARMState *env) |
41 | uint32_t revidr; | 24 | -{ |
42 | uint32_t reset_fpsid; | 25 | - bool secure = arm_is_secure(env); |
43 | uint32_t ctr; | 26 | - bool route_to_el2 = false; |
44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 27 | - |
28 | - if (arm_is_el2_enabled(env)) { | ||
29 | - route_to_el2 = env->cp15.hcr_el2 & HCR_TGE || | ||
30 | - env->cp15.mdcr_el2 & MDCR_TDE; | ||
31 | - } | ||
32 | - | ||
33 | - if (route_to_el2) { | ||
34 | - return 2; | ||
35 | - } else if (arm_feature(env, ARM_FEATURE_EL3) && | ||
36 | - !arm_el_is_aa64(env, 3) && secure) { | ||
37 | - return 3; | ||
38 | - } else { | ||
39 | - return 1; | ||
40 | - } | ||
41 | -} | ||
42 | - | ||
43 | static inline bool arm_v7m_csselr_razwi(ARMCPU *cpu) | ||
44 | { | ||
45 | /* If all the CLIDR.Ctypem bits are 0 there are no caches, and | ||
46 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/target/arm/cpu.c | 48 | --- a/target/arm/debug_helper.c |
47 | +++ b/target/arm/cpu.c | 49 | +++ b/target/arm/debug_helper.c |
48 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | 50 | @@ -XXX,XX +XXX,XX @@ |
49 | static Property arm_cpu_properties[] = { | 51 | #include "exec/helper-proto.h" |
50 | DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), | 52 | |
51 | DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), | 53 | |
52 | - DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), | 54 | +/* Return the Exception Level targeted by debug exceptions. */ |
53 | + DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), | 55 | +static int arm_debug_target_el(CPUARMState *env) |
54 | DEFINE_PROP_UINT64("mp-affinity", ARMCPU, | 56 | +{ |
55 | mp_affinity, ARM64_AFFINITY_INVALID), | 57 | + bool secure = arm_is_secure(env); |
56 | DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), | 58 | + bool route_to_el2 = false; |
59 | + | ||
60 | + if (arm_is_el2_enabled(env)) { | ||
61 | + route_to_el2 = env->cp15.hcr_el2 & HCR_TGE || | ||
62 | + env->cp15.mdcr_el2 & MDCR_TDE; | ||
63 | + } | ||
64 | + | ||
65 | + if (route_to_el2) { | ||
66 | + return 2; | ||
67 | + } else if (arm_feature(env, ARM_FEATURE_EL3) && | ||
68 | + !arm_el_is_aa64(env, 3) && secure) { | ||
69 | + return 3; | ||
70 | + } else { | ||
71 | + return 1; | ||
72 | + } | ||
73 | +} | ||
74 | + | ||
75 | /* | ||
76 | * Raise an exception to the debug target el. | ||
77 | * Modify syndrome to indicate when origin and target EL are the same. | ||
57 | -- | 78 | -- |
58 | 2.20.1 | 79 | 2.25.1 |
59 | |||
60 | diff view generated by jsdifflib |
1 | For ARMv8.2-TTS2UXN, the stage 2 page table walk wants to know | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | whether the stage 1 access is for EL0 or not, because whether | ||
3 | exec permission is given can depend on whether this is an EL0 | ||
4 | or EL1 access. Add a new argument to get_phys_addr_lpae() so | ||
5 | the call sites can pass this information in. | ||
6 | 2 | ||
7 | Since get_phys_addr_lpae() doesn't already have a doc comment, | 3 | We were using arm_is_secure and is_a64, which are |
8 | add one so we have a place to put the documentation of the | 4 | tests against the current EL, as opposed to |
9 | semantics of the new s1_is_el0 argument. | 5 | arm_el_is_aa64 and arm_is_secure_below_el3, which |
6 | can be applied to a different EL than current. | ||
7 | Consolidate the two tests. | ||
10 | 8 | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220609202901.1177572-24-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20200330210400.11724-4-peter.maydell@linaro.org | ||
15 | --- | 13 | --- |
16 | target/arm/helper.c | 29 ++++++++++++++++++++++++++++- | 14 | target/arm/helper.c | 23 +++++++++-------------- |
17 | 1 file changed, 28 insertions(+), 1 deletion(-) | 15 | 1 file changed, 9 insertions(+), 14 deletions(-) |
18 | 16 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 19 | --- a/target/arm/helper.c |
22 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/helper.c |
23 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) |
24 | 22 | int fpen = FIELD_EX64(env->cp15.cpacr_el1, CPACR_EL1, FPEN); | |
25 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 23 | |
26 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | 24 | switch (fpen) { |
27 | + bool s1_is_el0, | 25 | + case 1: |
28 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | 26 | + if (cur_el != 0) { |
29 | target_ulong *page_size_ptr, | 27 | + break; |
30 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | 28 | + } |
31 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | 29 | + /* fall through */ |
30 | case 0: | ||
31 | case 2: | ||
32 | - if (cur_el == 0 || cur_el == 1) { | ||
33 | - /* Trap to PL1, which might be EL1 or EL3 */ | ||
34 | - if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) { | ||
35 | - return 3; | ||
36 | - } | ||
37 | - return 1; | ||
38 | - } | ||
39 | - if (cur_el == 3 && !is_a64(env)) { | ||
40 | - /* Secure PL1 running at EL3 */ | ||
41 | + /* Trap from Secure PL0 or PL1 to Secure PL1. */ | ||
42 | + if (!arm_el_is_aa64(env, 3) | ||
43 | + && (cur_el == 3 || arm_is_secure_below_el3(env))) { | ||
44 | return 3; | ||
45 | } | ||
46 | - break; | ||
47 | - case 1: | ||
48 | - if (cur_el == 0) { | ||
49 | + if (cur_el <= 1) { | ||
50 | return 1; | ||
51 | } | ||
52 | break; | ||
53 | - case 3: | ||
54 | - break; | ||
32 | } | 55 | } |
33 | |||
34 | ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, | ||
35 | + false, | ||
36 | &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
37 | pcacheattrs); | ||
38 | if (ret) { | ||
39 | @@ -XXX,XX +XXX,XX @@ static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, | ||
40 | }; | ||
41 | } | ||
42 | |||
43 | +/** | ||
44 | + * get_phys_addr_lpae: perform one stage of page table walk, LPAE format | ||
45 | + * | ||
46 | + * Returns false if the translation was successful. Otherwise, phys_ptr, attrs, | ||
47 | + * prot and page_size may not be filled in, and the populated fsr value provides | ||
48 | + * information on why the translation aborted, in the format of a long-format | ||
49 | + * DFSR/IFSR fault register, with the following caveats: | ||
50 | + * * the WnR bit is never set (the caller must do this). | ||
51 | + * | ||
52 | + * @env: CPUARMState | ||
53 | + * @address: virtual address to get physical address for | ||
54 | + * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH | ||
55 | + * @mmu_idx: MMU index indicating required translation regime | ||
56 | + * @s1_is_el0: if @mmu_idx is ARMMMUIdx_Stage2 (so this is a stage 2 page table | ||
57 | + * walk), must be true if this is stage 2 of a stage 1+2 walk for an | ||
58 | + * EL0 access). If @mmu_idx is anything else, @s1_is_el0 is ignored. | ||
59 | + * @phys_ptr: set to the physical address corresponding to the virtual address | ||
60 | + * @attrs: set to the memory transaction attributes to use | ||
61 | + * @prot: set to the permissions for the page containing phys_ptr | ||
62 | + * @page_size_ptr: set to the size of the page containing phys_ptr | ||
63 | + * @fi: set to fault info if the translation fails | ||
64 | + * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
65 | + */ | ||
66 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
67 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
68 | + bool s1_is_el0, | ||
69 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
70 | target_ulong *page_size_ptr, | ||
71 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
72 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
73 | |||
74 | /* S1 is done. Now do S2 translation. */ | ||
75 | ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
76 | + mmu_idx == ARMMMUIdx_E10_0, | ||
77 | phys_ptr, attrs, &s2_prot, | ||
78 | page_size, fi, | ||
79 | cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
80 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
81 | } | 56 | } |
82 | 57 | ||
83 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
84 | - return get_phys_addr_lpae(env, address, access_type, mmu_idx, | ||
85 | + return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
86 | phys_ptr, attrs, prot, page_size, | ||
87 | fi, cacheattrs); | ||
88 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
89 | -- | 58 | -- |
90 | 2.20.1 | 59 | 2.25.1 |
91 | |||
92 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | By using the TYPE_* definitions for devices, we can: | 3 | Creating 1GB image for a simple qtest is unnecessary |
4 | - quickly find where devices are used with 'git-grep' | 4 | and could lead to failures. We reduce the image size |
5 | - easily rename a device (one-line change). | 5 | to 1MB to reduce the test overhead. |
6 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
8 | Message-id: 20200428154650.21991-1-f4bug@amsat.org | 8 | Message-id: 20220609214125.4192212-1-wuhaotsh@google.com |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/arm/mps2-tz.c | 2 +- | 12 | tests/qtest/npcm7xx_sdhci-test.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 14 | ||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 15 | diff --git a/tests/qtest/npcm7xx_sdhci-test.c b/tests/qtest/npcm7xx_sdhci-test.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mps2-tz.c | 17 | --- a/tests/qtest/npcm7xx_sdhci-test.c |
18 | +++ b/hw/arm/mps2-tz.c | 18 | +++ b/tests/qtest/npcm7xx_sdhci-test.c |
19 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | exit(EXIT_FAILURE); | 20 | #define NPCM7XX_REG_SIZE 0x100 |
21 | } | 21 | #define NPCM7XX_MMC_BA 0xF0842000 |
22 | 22 | #define NPCM7XX_BLK_SIZE 512 | |
23 | - sysbus_init_child_obj(OBJECT(machine), "iotkit", &mms->iotkit, | 23 | -#define NPCM7XX_TEST_IMAGE_SIZE (1 << 30) |
24 | + sysbus_init_child_obj(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | 24 | +#define NPCM7XX_TEST_IMAGE_SIZE (1 << 20) |
25 | sizeof(mms->iotkit), mmc->armsse_type); | 25 | |
26 | iotkitdev = DEVICE(&mms->iotkit); | 26 | char *sd_path; |
27 | object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | 27 | |
28 | -- | 28 | -- |
29 | 2.20.1 | 29 | 2.25.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | The access_type argument to get_phys_addr_lpae() is an MMUAccessType; | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | use the enum constant MMU_DATA_LOAD rather than a literal 0 when we | ||
3 | call it in S1_ptw_translate(). | ||
4 | 2 | ||
3 | Because reset always initializes the AA64 version, SCR_EL3, | ||
4 | test the mode of EL3 instead of the type of the cpreg. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220609214657.1217913-2-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200330210400.11724-3-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/helper.c | 5 +++-- | 11 | target/arm/helper.c | 14 ++++++++------ |
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | 12 | 1 file changed, 8 insertions(+), 6 deletions(-) |
12 | 13 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | 18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
18 | pcacheattrs = &cacheattrs; | 19 | uint32_t valid_mask = 0x3fff; |
19 | } | 20 | ARMCPU *cpu = env_archcpu(env); |
20 | 21 | ||
21 | - ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_Stage2, &s2pa, | 22 | - if (ri->state == ARM_CP_STATE_AA64) { |
22 | - &txattrs, &s2prot, &s2size, fi, pcacheattrs); | 23 | - if (arm_feature(env, ARM_FEATURE_AARCH64) && |
23 | + ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, | 24 | - !cpu_isar_feature(aa64_aa32_el1, cpu)) { |
24 | + &s2pa, &txattrs, &s2prot, &s2size, fi, | 25 | - value |= SCR_FW | SCR_AW; /* these two bits are RES1. */ |
25 | + pcacheattrs); | 26 | - } |
26 | if (ret) { | 27 | - valid_mask &= ~SCR_NET; |
27 | assert(fi->type != ARMFault_None); | 28 | + /* |
28 | fi->s2addr = addr; | 29 | + * Because SCR_EL3 is the "real" cpreg and SCR is the alias, reset always |
30 | + * passes the reginfo for SCR_EL3, which has type ARM_CP_STATE_AA64. | ||
31 | + * Instead, choose the format based on the mode of EL3. | ||
32 | + */ | ||
33 | + if (arm_el_is_aa64(env, 3)) { | ||
34 | + value |= SCR_FW | SCR_AW; /* RES1 */ | ||
35 | + valid_mask &= ~SCR_NET; /* RES0 */ | ||
36 | |||
37 | if (cpu_isar_feature(aa64_ras, cpu)) { | ||
38 | valid_mask |= SCR_TERR; | ||
29 | -- | 39 | -- |
30 | 2.20.1 | 40 | 2.25.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | The ARMv8.2-TTS2UXN feature extends the XN field in stage 2 | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | translation table descriptors from just bit [54] to bits [54:53], | ||
3 | allowing stage 2 to control execution permissions separately for EL0 | ||
4 | and EL1. Implement the new semantics of the XN field and enable | ||
5 | the feature for our 'max' CPU. | ||
6 | 2 | ||
3 | Since DDI0487F.a, the RW bit is RAO/WI. When specifically | ||
4 | targeting such a cpu, e.g. cortex-a76, it is legitimate to | ||
5 | ignore the bit within the secure monitor. | ||
6 | |||
7 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1062 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220609214657.1217913-3-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200330210400.11724-5-peter.maydell@linaro.org | ||
11 | --- | 12 | --- |
12 | target/arm/cpu.h | 15 +++++++++++++++ | 13 | target/arm/cpu.h | 5 +++++ |
13 | target/arm/cpu.c | 1 + | 14 | target/arm/helper.c | 4 ++++ |
14 | target/arm/cpu64.c | 2 ++ | 15 | 2 files changed, 9 insertions(+) |
15 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++------ | ||
16 | 4 files changed, 49 insertions(+), 6 deletions(-) | ||
17 | 16 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
21 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
22 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_ccidx(const ARMISARegisters *id) | 21 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_aa32_el1(const ARMISARegisters *id) |
23 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, CCIDX) != 0; | 22 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, EL1) >= 2; |
24 | } | 23 | } |
25 | 24 | ||
26 | +static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) | 25 | +static inline bool isar_feature_aa64_aa32_el2(const ARMISARegisters *id) |
27 | +{ | 26 | +{ |
28 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; | 27 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, EL2) >= 2; |
29 | +} | 28 | +} |
30 | + | 29 | + |
31 | /* | 30 | static inline bool isar_feature_aa64_ras(const ARMISARegisters *id) |
32 | * 64-bit feature tests via id registers. | 31 | { |
33 | */ | 32 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, RAS) != 0; |
34 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) | ||
35 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; | ||
36 | } | ||
37 | |||
38 | +static inline bool isar_feature_aa64_tts2uxn(const ARMISARegisters *id) | ||
39 | +{ | ||
40 | + return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, XNX) != 0; | ||
41 | +} | ||
42 | + | ||
43 | /* | ||
44 | * Feature tests for "does this exist in either 32-bit or 64-bit?" | ||
45 | */ | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ccidx(const ARMISARegisters *id) | ||
47 | return isar_feature_aa64_ccidx(id) || isar_feature_aa32_ccidx(id); | ||
48 | } | ||
49 | |||
50 | +static inline bool isar_feature_any_tts2uxn(const ARMISARegisters *id) | ||
51 | +{ | ||
52 | + return isar_feature_aa64_tts2uxn(id) || isar_feature_aa32_tts2uxn(id); | ||
53 | +} | ||
54 | + | ||
55 | /* | ||
56 | * Forward to the above feature tests given an ARMCPU pointer. | ||
57 | */ | ||
58 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/cpu.c | ||
61 | +++ b/target/arm/cpu.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
63 | t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
64 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
65 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
66 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
67 | cpu->isar.id_mmfr4 = t; | ||
68 | } | ||
69 | #endif | ||
70 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/target/arm/cpu64.c | ||
73 | +++ b/target/arm/cpu64.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
75 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | ||
76 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ | ||
77 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | ||
78 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ | ||
79 | cpu->isar.id_aa64mmfr1 = t; | ||
80 | |||
81 | t = cpu->isar.id_aa64mmfr2; | ||
82 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
83 | u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
84 | u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
85 | u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
86 | + u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
87 | cpu->isar.id_mmfr4 = u; | ||
88 | |||
89 | u = cpu->isar.id_aa64dfr0; | ||
90 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 33 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
91 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
92 | --- a/target/arm/helper.c | 35 | --- a/target/arm/helper.c |
93 | +++ b/target/arm/helper.c | 36 | +++ b/target/arm/helper.c |
94 | @@ -XXX,XX +XXX,XX @@ simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) | 37 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
95 | * | 38 | value |= SCR_FW | SCR_AW; /* RES1 */ |
96 | * @env: CPUARMState | 39 | valid_mask &= ~SCR_NET; /* RES0 */ |
97 | * @s2ap: The 2-bit stage2 access permissions (S2AP) | 40 | |
98 | - * @xn: XN (execute-never) bit | 41 | + if (!cpu_isar_feature(aa64_aa32_el1, cpu) && |
99 | + * @xn: XN (execute-never) bits | 42 | + !cpu_isar_feature(aa64_aa32_el2, cpu)) { |
100 | + * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0 | 43 | + value |= SCR_RW; /* RAO/WI */ |
101 | */ | ||
102 | -static int get_S2prot(CPUARMState *env, int s2ap, int xn) | ||
103 | +static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) | ||
104 | { | ||
105 | int prot = 0; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn) | ||
108 | if (s2ap & 2) { | ||
109 | prot |= PAGE_WRITE; | ||
110 | } | ||
111 | - if (!xn) { | ||
112 | - if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { | ||
113 | + | ||
114 | + if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) { | ||
115 | + switch (xn) { | ||
116 | + case 0: | ||
117 | prot |= PAGE_EXEC; | ||
118 | + break; | ||
119 | + case 1: | ||
120 | + if (s1_is_el0) { | ||
121 | + prot |= PAGE_EXEC; | ||
122 | + } | ||
123 | + break; | ||
124 | + case 2: | ||
125 | + break; | ||
126 | + case 3: | ||
127 | + if (!s1_is_el0) { | ||
128 | + prot |= PAGE_EXEC; | ||
129 | + } | ||
130 | + break; | ||
131 | + default: | ||
132 | + g_assert_not_reached(); | ||
133 | + } | 44 | + } |
134 | + } else { | 45 | if (cpu_isar_feature(aa64_ras, cpu)) { |
135 | + if (!extract32(xn, 1, 1)) { | 46 | valid_mask |= SCR_TERR; |
136 | + if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { | ||
137 | + prot |= PAGE_EXEC; | ||
138 | + } | ||
139 | } | 47 | } |
140 | } | ||
141 | return prot; | ||
142 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
143 | } | ||
144 | |||
145 | ap = extract32(attrs, 4, 2); | ||
146 | - xn = extract32(attrs, 12, 1); | ||
147 | |||
148 | if (mmu_idx == ARMMMUIdx_Stage2) { | ||
149 | ns = true; | ||
150 | - *prot = get_S2prot(env, ap, xn); | ||
151 | + xn = extract32(attrs, 11, 2); | ||
152 | + *prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
153 | } else { | ||
154 | ns = extract32(attrs, 3, 1); | ||
155 | + xn = extract32(attrs, 12, 1); | ||
156 | pxn = extract32(attrs, 11, 1); | ||
157 | *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
158 | } | ||
159 | -- | 48 | -- |
160 | 2.20.1 | 49 | 2.25.1 |
161 | |||
162 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In aarch64_max_initfn() we update both 32-bit and 64-bit ID | ||
2 | registers. The intended pattern is that for 64-bit ID registers we | ||
3 | use FIELD_DP64 and the uint64_t 't' register, while 32-bit ID | ||
4 | registers use FIELD_DP32 and the uint32_t 'u' register. For | ||
5 | ID_AA64DFR0 we accidentally used 'u', meaning that the top 32 bits of | ||
6 | this 64-bit ID register would end up always zero. Luckily at the | ||
7 | moment that's what they should be anyway, so this bug has no visible | ||
8 | effects. | ||
9 | 1 | ||
10 | Use the right-sized variable. | ||
11 | |||
12 | Fixes: 3bec78447a958d481991 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20200423110915.10527-1-peter.maydell@linaro.org | ||
17 | --- | ||
18 | target/arm/cpu64.c | 6 +++--- | ||
19 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/cpu64.c | ||
24 | +++ b/target/arm/cpu64.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
26 | u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
27 | cpu->isar.id_mmfr4 = u; | ||
28 | |||
29 | - u = cpu->isar.id_aa64dfr0; | ||
30 | - u = FIELD_DP64(u, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
31 | - cpu->isar.id_aa64dfr0 = u; | ||
32 | + t = cpu->isar.id_aa64dfr0; | ||
33 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
34 | + cpu->isar.id_aa64dfr0 = t; | ||
35 | |||
36 | u = cpu->isar.id_dfr0; | ||
37 | u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
38 | -- | ||
39 | 2.20.1 | ||
40 | |||
41 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Fix typo xlnx-ve -> xlnx-versal. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-4-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/xlnx-versal-virt.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/xlnx-versal-virt.c | ||
18 | +++ b/hw/arm/xlnx-versal-virt.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
20 | psci_conduit = QEMU_PSCI_CONDUIT_SMC; | ||
21 | } | ||
22 | |||
23 | - sysbus_init_child_obj(OBJECT(machine), "xlnx-ve", &s->soc, | ||
24 | + sysbus_init_child_obj(OBJECT(machine), "xlnx-versal", &s->soc, | ||
25 | sizeof(s->soc), TYPE_XLNX_VERSAL); | ||
26 | object_property_set_link(OBJECT(&s->soc), OBJECT(machine->ram), | ||
27 | "ddr", &error_abort); | ||
28 | -- | ||
29 | 2.20.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Embed the UARTs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-5-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 12 ++++++------ | ||
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/sysbus.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | #include "hw/intc/arm_gicv3.h" | ||
25 | +#include "hw/char/pl011.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | MemoryRegion mr_ocm; | ||
31 | |||
32 | struct { | ||
33 | - SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | ||
34 | + PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
35 | SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
36 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
37 | } iou; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "kvm_arm.h" | ||
44 | #include "hw/misc/unimp.h" | ||
45 | #include "hw/arm/xlnx-versal.h" | ||
46 | -#include "hw/char/pl011.h" | ||
47 | |||
48 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
49 | #define GEM_REVISION 0x40070106 | ||
50 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
51 | DeviceState *dev; | ||
52 | MemoryRegion *mr; | ||
53 | |||
54 | - dev = qdev_create(NULL, TYPE_PL011); | ||
55 | - s->lpd.iou.uart[i] = SYS_BUS_DEVICE(dev); | ||
56 | + sysbus_init_child_obj(OBJECT(s), name, | ||
57 | + &s->lpd.iou.uart[i], sizeof(s->lpd.iou.uart[i]), | ||
58 | + TYPE_PL011); | ||
59 | + dev = DEVICE(&s->lpd.iou.uart[i]); | ||
60 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
61 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
62 | qdev_init_nofail(dev); | ||
63 | |||
64 | - mr = sysbus_mmio_get_region(s->lpd.iou.uart[i], 0); | ||
65 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
66 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
67 | |||
68 | - sysbus_connect_irq(s->lpd.iou.uart[i], 0, pic[irqs[i]]); | ||
69 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
70 | g_free(name); | ||
71 | } | ||
72 | } | ||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Embed the GEMs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-6-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 15 ++++++++------- | ||
15 | 2 files changed, 10 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/intc/arm_gicv3.h" | ||
24 | #include "hw/char/pl011.h" | ||
25 | +#include "hw/net/cadence_gem.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | |||
31 | struct { | ||
32 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
33 | - SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
34 | + CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | ||
35 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
36 | } iou; | ||
37 | } lpd; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "cadence_gem"); | ||
47 | - s->lpd.iou.gem[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
49 | + sysbus_init_child_obj(OBJECT(s), name, | ||
50 | + &s->lpd.iou.gem[i], sizeof(s->lpd.iou.gem[i]), | ||
51 | + TYPE_CADENCE_GEM); | ||
52 | + dev = DEVICE(&s->lpd.iou.gem[i]); | ||
53 | if (nd->used) { | ||
54 | qemu_check_nic_model(nd, "cadence_gem"); | ||
55 | qdev_set_nic_properties(dev, nd); | ||
56 | } | ||
57 | - object_property_set_int(OBJECT(s->lpd.iou.gem[i]), | ||
58 | + object_property_set_int(OBJECT(dev), | ||
59 | 2, "num-priority-queues", | ||
60 | &error_abort); | ||
61 | - object_property_set_link(OBJECT(s->lpd.iou.gem[i]), | ||
62 | + object_property_set_link(OBJECT(dev), | ||
63 | OBJECT(&s->mr_ps), "dma", | ||
64 | &error_abort); | ||
65 | qdev_init_nofail(dev); | ||
66 | |||
67 | - mr = sysbus_mmio_get_region(s->lpd.iou.gem[i], 0); | ||
68 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
69 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
70 | |||
71 | - sysbus_connect_irq(s->lpd.iou.gem[i], 0, pic[irqs[i]]); | ||
72 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
73 | g_free(name); | ||
74 | } | ||
75 | } | ||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Somewhere along theline we accidentally added a duplicate | ||
2 | "using D16-D31 when they don't exist" check to do_vfm_dp() | ||
3 | (probably an artifact of a patchseries rebase). Remove it. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20200430181003.21682-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.inc.c | 6 ------ | ||
11 | 1 file changed, 6 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-vfp.inc.c | ||
16 | +++ b/target/arm/translate-vfp.inc.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
18 | return false; | ||
19 | } | ||
20 | |||
21 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
22 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
23 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
24 | - return false; | ||
25 | - } | ||
26 | - | ||
27 | if (!vfp_access_check(s)) { | ||
28 | return true; | ||
29 | } | ||
30 | -- | ||
31 | 2.20.1 | ||
32 | |||
33 | diff view generated by jsdifflib |
1 | Add the infrastructure for building and invoking a decodetree decoder | 1 | In two places in gdbstub.c we look at gdbserver_state.init to decide |
---|---|---|---|
2 | for the AArch32 Neon encodings. At the moment the new decoder covers | 2 | whether we're going to do a semihosting syscall via the gdb remote |
3 | nothing, so we always fall back to the existing hand-written decode. | 3 | protocol: |
4 | * when setting up, if the user didn't explicitly select either | ||
5 | native semihosting or gdb semihosting, we autoselect, with the | ||
6 | intended behaviour "use gdb if gdb is connected" | ||
7 | * when the semihosting layer attempts to do a syscall via gdb, we | ||
8 | silently ignore it if the gdbstub wasn't actually set up | ||
4 | 9 | ||
5 | We follow the same pattern we did for the VFP decodetree conversion | 10 | However, if the user's commandline sets up the gdbstub but tells QEMU |
6 | (commit 78e138bc1f672c145ef6ace74617d and following): code that deals | 11 | to start rather than waiting for a GDB to connect (eg using '-s' but |
7 | with Neon will be moving gradually out to translate-neon.vfp.inc, | 12 | not '-S'), then we will have gdbserver_state.init true but no actual |
8 | which we #include into translate.c. | 13 | connection; an attempt to use gdb syscalls will then crash because we |
14 | try to use gdbserver_state.c_cpu when it hasn't been set up: | ||
9 | 15 | ||
10 | In order to share the decode files between A32 and T32, we | 16 | #0 0x00007ffff6803ba8 in qemu_cpu_kick (cpu=0x0) at ../../softmmu/cpus.c:457 |
11 | split Neon into 3 parts: | 17 | #1 0x00007ffff6c03913 in gdb_do_syscallv (cb=0x7ffff6c19944 <common_semi_cb>, |
12 | * data-processing | 18 | fmt=0x7ffff7573b7e "", va=0x7ffff56294c0) at ../../gdbstub.c:2946 |
13 | * load-store | 19 | #2 0x00007ffff6c19c3a in common_semi_gdb_syscall (cs=0x7ffff83fe060, |
14 | * 'shared' encodings | 20 | cb=0x7ffff6c19944 <common_semi_cb>, fmt=0x7ffff7573b75 "isatty,%x") |
21 | at ../../semihosting/arm-compat-semi.c:494 | ||
22 | #3 0x00007ffff6c1a064 in gdb_isattyfn (cs=0x7ffff83fe060, gf=0x7ffff86a3690) | ||
23 | at ../../semihosting/arm-compat-semi.c:636 | ||
24 | #4 0x00007ffff6c1b20f in do_common_semihosting (cs=0x7ffff83fe060) | ||
25 | at ../../semihosting/arm-compat-semi.c:967 | ||
26 | #5 0x00007ffff693a037 in handle_semihosting (cs=0x7ffff83fe060) | ||
27 | at ../../target/arm/helper.c:10316 | ||
15 | 28 | ||
16 | The first two groups of instructions have similar but not identical | 29 | You can probably also get into this state via some odd |
17 | A32 and T32 encodings, so we need to manually transform the T32 | 30 | corner cases involving connecting a GDB and then telling it |
18 | encoding into the A32 one before calling the decoder; the third group | 31 | to detach from all the vCPUs. |
19 | covers the Neon instructions which are identical in A32 and T32. | ||
20 | 32 | ||
33 | Abstract out the test into a new gdb_attached() function | ||
34 | which returns true only if there's actually a GDB connected | ||
35 | to the debug stub and attached to at least one vCPU. | ||
36 | |||
37 | Reported-by: Liviu Ionescu <ilg@livius.net> | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 39 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
23 | Message-id: 20200430181003.21682-4-peter.maydell@linaro.org | 40 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
41 | Message-id: 20220526190053.521505-2-peter.maydell@linaro.org | ||
24 | --- | 42 | --- |
25 | target/arm/neon-dp.decode | 29 ++++++++++++++++++++++++++ | 43 | gdbstub.c | 14 +++++++++++--- |
26 | target/arm/neon-ls.decode | 29 ++++++++++++++++++++++++++ | 44 | 1 file changed, 11 insertions(+), 3 deletions(-) |
27 | target/arm/neon-shared.decode | 27 +++++++++++++++++++++++++ | ||
28 | target/arm/translate-neon.inc.c | 32 +++++++++++++++++++++++++++++ | ||
29 | target/arm/translate.c | 36 +++++++++++++++++++++++++++++++-- | ||
30 | target/arm/Makefile.objs | 18 +++++++++++++++++ | ||
31 | 6 files changed, 169 insertions(+), 2 deletions(-) | ||
32 | create mode 100644 target/arm/neon-dp.decode | ||
33 | create mode 100644 target/arm/neon-ls.decode | ||
34 | create mode 100644 target/arm/neon-shared.decode | ||
35 | create mode 100644 target/arm/translate-neon.inc.c | ||
36 | 45 | ||
37 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 46 | diff --git a/gdbstub.c b/gdbstub.c |
38 | new file mode 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
39 | index XXXXXXX..XXXXXXX | 48 | --- a/gdbstub.c |
40 | --- /dev/null | 49 | +++ b/gdbstub.c |
41 | +++ b/target/arm/neon-dp.decode | 50 | @@ -XXX,XX +XXX,XX @@ static int get_char(void) |
42 | @@ -XXX,XX +XXX,XX @@ | 51 | } |
43 | +# AArch32 Neon data-processing instruction descriptions | 52 | #endif |
44 | +# | 53 | |
45 | +# Copyright (c) 2020 Linaro, Ltd | 54 | +/* |
46 | +# | 55 | + * Return true if there is a GDB currently connected to the stub |
47 | +# This library is free software; you can redistribute it and/or | 56 | + * and attached to a CPU |
48 | +# modify it under the terms of the GNU Lesser General Public | 57 | + */ |
49 | +# License as published by the Free Software Foundation; either | 58 | +static bool gdb_attached(void) |
50 | +# version 2 of the License, or (at your option) any later version. | 59 | +{ |
51 | +# | 60 | + return gdbserver_state.init && gdbserver_state.c_cpu; |
52 | +# This library is distributed in the hope that it will be useful, | 61 | +} |
53 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
54 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
55 | +# Lesser General Public License for more details. | ||
56 | +# | ||
57 | +# You should have received a copy of the GNU Lesser General Public | ||
58 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
59 | + | 62 | + |
60 | +# | 63 | static enum { |
61 | +# This file is processed by scripts/decodetree.py | 64 | GDB_SYS_UNKNOWN, |
62 | +# | 65 | GDB_SYS_ENABLED, |
63 | + | 66 | @@ -XXX,XX +XXX,XX @@ int use_gdb_syscalls(void) |
64 | +# Encodings for Neon data processing instructions where the T32 encoding | 67 | /* -semihosting-config target=auto */ |
65 | +# is a simple transformation of the A32 encoding. | 68 | /* On the first call check if gdb is connected and remember. */ |
66 | +# More specifically, this file covers instructions where the A32 encoding is | 69 | if (gdb_syscall_mode == GDB_SYS_UNKNOWN) { |
67 | +# 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | 70 | - gdb_syscall_mode = gdbserver_state.init ? |
68 | +# and the T32 encoding is | 71 | - GDB_SYS_ENABLED : GDB_SYS_DISABLED; |
69 | +# 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | 72 | + gdb_syscall_mode = gdb_attached() ? GDB_SYS_ENABLED : GDB_SYS_DISABLED; |
70 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
71 | +# transform the insn into the A32 version first. | ||
72 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
73 | new file mode 100644 | ||
74 | index XXXXXXX..XXXXXXX | ||
75 | --- /dev/null | ||
76 | +++ b/target/arm/neon-ls.decode | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | +# AArch32 Neon load/store instruction descriptions | ||
79 | +# | ||
80 | +# Copyright (c) 2020 Linaro, Ltd | ||
81 | +# | ||
82 | +# This library is free software; you can redistribute it and/or | ||
83 | +# modify it under the terms of the GNU Lesser General Public | ||
84 | +# License as published by the Free Software Foundation; either | ||
85 | +# version 2 of the License, or (at your option) any later version. | ||
86 | +# | ||
87 | +# This library is distributed in the hope that it will be useful, | ||
88 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
89 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
90 | +# Lesser General Public License for more details. | ||
91 | +# | ||
92 | +# You should have received a copy of the GNU Lesser General Public | ||
93 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
94 | + | ||
95 | +# | ||
96 | +# This file is processed by scripts/decodetree.py | ||
97 | +# | ||
98 | + | ||
99 | +# Encodings for Neon load/store instructions where the T32 encoding | ||
100 | +# is a simple transformation of the A32 encoding. | ||
101 | +# More specifically, this file covers instructions where the A32 encoding is | ||
102 | +# 0b1111_0100_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
103 | +# and the T32 encoding is | ||
104 | +# 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
105 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
106 | +# transform the insn into the A32 version first. | ||
107 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
108 | new file mode 100644 | ||
109 | index XXXXXXX..XXXXXXX | ||
110 | --- /dev/null | ||
111 | +++ b/target/arm/neon-shared.decode | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | +# AArch32 Neon instruction descriptions | ||
114 | +# | ||
115 | +# Copyright (c) 2020 Linaro, Ltd | ||
116 | +# | ||
117 | +# This library is free software; you can redistribute it and/or | ||
118 | +# modify it under the terms of the GNU Lesser General Public | ||
119 | +# License as published by the Free Software Foundation; either | ||
120 | +# version 2 of the License, or (at your option) any later version. | ||
121 | +# | ||
122 | +# This library is distributed in the hope that it will be useful, | ||
123 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
124 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
125 | +# Lesser General Public License for more details. | ||
126 | +# | ||
127 | +# You should have received a copy of the GNU Lesser General Public | ||
128 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
129 | + | ||
130 | +# | ||
131 | +# This file is processed by scripts/decodetree.py | ||
132 | +# | ||
133 | + | ||
134 | +# Encodings for Neon instructions whose encoding is the same for | ||
135 | +# both A32 and T32. | ||
136 | + | ||
137 | +# More specifically, this covers: | ||
138 | +# 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
139 | +# 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
140 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
141 | new file mode 100644 | ||
142 | index XXXXXXX..XXXXXXX | ||
143 | --- /dev/null | ||
144 | +++ b/target/arm/translate-neon.inc.c | ||
145 | @@ -XXX,XX +XXX,XX @@ | ||
146 | +/* | ||
147 | + * ARM translation: AArch32 Neon instructions | ||
148 | + * | ||
149 | + * Copyright (c) 2003 Fabrice Bellard | ||
150 | + * Copyright (c) 2005-2007 CodeSourcery | ||
151 | + * Copyright (c) 2007 OpenedHand, Ltd. | ||
152 | + * Copyright (c) 2020 Linaro, Ltd. | ||
153 | + * | ||
154 | + * This library is free software; you can redistribute it and/or | ||
155 | + * modify it under the terms of the GNU Lesser General Public | ||
156 | + * License as published by the Free Software Foundation; either | ||
157 | + * version 2 of the License, or (at your option) any later version. | ||
158 | + * | ||
159 | + * This library is distributed in the hope that it will be useful, | ||
160 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
161 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
162 | + * Lesser General Public License for more details. | ||
163 | + * | ||
164 | + * You should have received a copy of the GNU Lesser General Public | ||
165 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
166 | + */ | ||
167 | + | ||
168 | +/* | ||
169 | + * This file is intended to be included from translate.c; it uses | ||
170 | + * some macros and definitions provided by that file. | ||
171 | + * It might be possible to convert it to a standalone .c file eventually. | ||
172 | + */ | ||
173 | + | ||
174 | +/* Include the generated Neon decoder */ | ||
175 | +#include "decode-neon-dp.inc.c" | ||
176 | +#include "decode-neon-ls.inc.c" | ||
177 | +#include "decode-neon-shared.inc.c" | ||
178 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
179 | index XXXXXXX..XXXXXXX 100644 | ||
180 | --- a/target/arm/translate.c | ||
181 | +++ b/target/arm/translate.c | ||
182 | @@ -XXX,XX +XXX,XX @@ static TCGv_ptr vfp_reg_ptr(bool dp, int reg) | ||
183 | |||
184 | #define ARM_CP_RW_BIT (1 << 20) | ||
185 | |||
186 | -/* Include the VFP decoder */ | ||
187 | +/* Include the VFP and Neon decoders */ | ||
188 | #include "translate-vfp.inc.c" | ||
189 | +#include "translate-neon.inc.c" | ||
190 | |||
191 | static inline void iwmmxt_load_reg(TCGv_i64 var, int reg) | ||
192 | { | ||
193 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
194 | /* Unconditional instructions. */ | ||
195 | /* TODO: Perhaps merge these into one decodetree output file. */ | ||
196 | if (disas_a32_uncond(s, insn) || | ||
197 | - disas_vfp_uncond(s, insn)) { | ||
198 | + disas_vfp_uncond(s, insn) || | ||
199 | + disas_neon_dp(s, insn) || | ||
200 | + disas_neon_ls(s, insn) || | ||
201 | + disas_neon_shared(s, insn)) { | ||
202 | return; | ||
203 | } | ||
204 | /* fall back to legacy decoder */ | ||
205 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
206 | ARCH(6T2); | ||
207 | } | 73 | } |
208 | 74 | return gdb_syscall_mode == GDB_SYS_ENABLED; | |
209 | + if ((insn & 0xef000000) == 0xef000000) { | 75 | } |
210 | + /* | 76 | @@ -XXX,XX +XXX,XX @@ void gdb_do_syscallv(gdb_syscall_complete_cb cb, const char *fmt, va_list va) |
211 | + * T32 encodings 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | 77 | target_ulong addr; |
212 | + * transform into | 78 | uint64_t i64; |
213 | + * A32 encodings 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | 79 | |
214 | + */ | 80 | - if (!gdbserver_state.init) { |
215 | + uint32_t a32_insn = (insn & 0xe2ffffff) | | 81 | + if (!gdb_attached()) { |
216 | + ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
217 | + | ||
218 | + if (disas_neon_dp(s, a32_insn)) { | ||
219 | + return; | ||
220 | + } | ||
221 | + } | ||
222 | + | ||
223 | + if ((insn & 0xff100000) == 0xf9000000) { | ||
224 | + /* | ||
225 | + * T32 encodings 0b1111_1001_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
226 | + * transform into | ||
227 | + * A32 encodings 0b1111_0100_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
228 | + */ | ||
229 | + uint32_t a32_insn = (insn & 0x00ffffff) | 0xf4000000; | ||
230 | + | ||
231 | + if (disas_neon_ls(s, a32_insn)) { | ||
232 | + return; | ||
233 | + } | ||
234 | + } | ||
235 | + | ||
236 | /* | ||
237 | * TODO: Perhaps merge these into one decodetree output file. | ||
238 | * Note disas_vfp is written for a32 with cond field in the | ||
239 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
240 | */ | ||
241 | if (disas_t32(s, insn) || | ||
242 | disas_vfp_uncond(s, insn) || | ||
243 | + disas_neon_shared(s, insn) || | ||
244 | ((insn >> 28) == 0xe && disas_vfp(s, insn))) { | ||
245 | return; | 82 | return; |
246 | } | 83 | } |
247 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | 84 | |
248 | index XXXXXXX..XXXXXXX 100644 | ||
249 | --- a/target/arm/Makefile.objs | ||
250 | +++ b/target/arm/Makefile.objs | ||
251 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-sve.inc.c: $(SRC_PATH)/target/arm/sve.decode $(DECODETREE) | ||
252 | $(PYTHON) $(DECODETREE) --decode disas_sve -o $@ $<,\ | ||
253 | "GEN", $(TARGET_DIR)$@) | ||
254 | |||
255 | +target/arm/decode-neon-shared.inc.c: $(SRC_PATH)/target/arm/neon-shared.decode $(DECODETREE) | ||
256 | + $(call quiet-command,\ | ||
257 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_shared -o $@ $<,\ | ||
258 | + "GEN", $(TARGET_DIR)$@) | ||
259 | + | ||
260 | +target/arm/decode-neon-dp.inc.c: $(SRC_PATH)/target/arm/neon-dp.decode $(DECODETREE) | ||
261 | + $(call quiet-command,\ | ||
262 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_dp -o $@ $<,\ | ||
263 | + "GEN", $(TARGET_DIR)$@) | ||
264 | + | ||
265 | +target/arm/decode-neon-ls.inc.c: $(SRC_PATH)/target/arm/neon-ls.decode $(DECODETREE) | ||
266 | + $(call quiet-command,\ | ||
267 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_ls -o $@ $<,\ | ||
268 | + "GEN", $(TARGET_DIR)$@) | ||
269 | + | ||
270 | target/arm/decode-vfp.inc.c: $(SRC_PATH)/target/arm/vfp.decode $(DECODETREE) | ||
271 | $(call quiet-command,\ | ||
272 | $(PYTHON) $(DECODETREE) --static-decode disas_vfp -o $@ $<,\ | ||
273 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-t16.inc.c: $(SRC_PATH)/target/arm/t16.decode $(DECODETREE) | ||
274 | "GEN", $(TARGET_DIR)$@) | ||
275 | |||
276 | target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
277 | +target/arm/translate.o: target/arm/decode-neon-shared.inc.c | ||
278 | +target/arm/translate.o: target/arm/decode-neon-dp.inc.c | ||
279 | +target/arm/translate.o: target/arm/decode-neon-ls.inc.c | ||
280 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
281 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
282 | target/arm/translate.o: target/arm/decode-a32.inc.c | ||
283 | -- | 85 | -- |
284 | 2.20.1 | 86 | 2.25.1 |
285 | 87 | ||
286 | 88 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the VCMLA (vector) insns in the 3same extension group to | ||
2 | decodetree. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-5-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-shared.decode | 11 ++++++++++ | ||
9 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 11 +--------- | ||
11 | 3 files changed, 49 insertions(+), 10 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-shared.decode | ||
16 | +++ b/target/arm/neon-shared.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | # More specifically, this covers: | ||
19 | # 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
20 | # 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
21 | + | ||
22 | +# VFP/Neon register fields; same as vfp.decode | ||
23 | +%vm_dp 5:1 0:4 | ||
24 | +%vm_sp 0:4 5:1 | ||
25 | +%vn_dp 7:1 16:4 | ||
26 | +%vn_sp 16:4 7:1 | ||
27 | +%vd_dp 22:1 12:4 | ||
28 | +%vd_sp 12:4 22:1 | ||
29 | + | ||
30 | +VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
31 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
32 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-neon.inc.c | ||
35 | +++ b/target/arm/translate-neon.inc.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #include "decode-neon-dp.inc.c" | ||
38 | #include "decode-neon-ls.inc.c" | ||
39 | #include "decode-neon-shared.inc.c" | ||
40 | + | ||
41 | +static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
42 | +{ | ||
43 | + int opr_sz; | ||
44 | + TCGv_ptr fpst; | ||
45 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_vcma, s) | ||
48 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
53 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
54 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
59 | + return false; | ||
60 | + } | ||
61 | + | ||
62 | + if (!vfp_access_check(s)) { | ||
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | + opr_sz = (1 + a->q) * 8; | ||
67 | + fpst = get_fpstatus_ptr(1); | ||
68 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
69 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
70 | + vfp_reg_offset(1, a->vn), | ||
71 | + vfp_reg_offset(1, a->vm), | ||
72 | + fpst, opr_sz, opr_sz, a->rot, | ||
73 | + fn_gvec_ptr); | ||
74 | + tcg_temp_free_ptr(fpst); | ||
75 | + return true; | ||
76 | +} | ||
77 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/translate.c | ||
80 | +++ b/target/arm/translate.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
82 | bool is_long = false, q = extract32(insn, 6, 1); | ||
83 | bool ptr_is_env = false; | ||
84 | |||
85 | - if ((insn & 0xfe200f10) == 0xfc200800) { | ||
86 | - /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
87 | - int size = extract32(insn, 20, 1); | ||
88 | - data = extract32(insn, 23, 2); /* rot */ | ||
89 | - if (!dc_isar_feature(aa32_vcma, s) | ||
90 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
91 | - return 1; | ||
92 | - } | ||
93 | - fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
94 | - } else if ((insn & 0xfea00f10) == 0xfc800800) { | ||
95 | + if ((insn & 0xfea00f10) == 0xfc800800) { | ||
96 | /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
97 | int size = extract32(insn, 20, 1); | ||
98 | data = extract32(insn, 24, 1); /* rot */ | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the VCADD (vector) insns to decodetree. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-6-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 3 +++ | ||
8 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 11 +--------- | ||
10 | 3 files changed, 41 insertions(+), 10 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | |||
18 | VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | + | ||
21 | +VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
22 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
23 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/translate-neon.inc.c | ||
26 | +++ b/target/arm/translate-neon.inc.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
28 | tcg_temp_free_ptr(fpst); | ||
29 | return true; | ||
30 | } | ||
31 | + | ||
32 | +static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
33 | +{ | ||
34 | + int opr_sz; | ||
35 | + TCGv_ptr fpst; | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_vcma, s) | ||
39 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
40 | + return false; | ||
41 | + } | ||
42 | + | ||
43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
44 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
45 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!vfp_access_check(s)) { | ||
54 | + return true; | ||
55 | + } | ||
56 | + | ||
57 | + opr_sz = (1 + a->q) * 8; | ||
58 | + fpst = get_fpstatus_ptr(1); | ||
59 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
60 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
61 | + vfp_reg_offset(1, a->vn), | ||
62 | + vfp_reg_offset(1, a->vm), | ||
63 | + fpst, opr_sz, opr_sz, a->rot, | ||
64 | + fn_gvec_ptr); | ||
65 | + tcg_temp_free_ptr(fpst); | ||
66 | + return true; | ||
67 | +} | ||
68 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/translate.c | ||
71 | +++ b/target/arm/translate.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
73 | bool is_long = false, q = extract32(insn, 6, 1); | ||
74 | bool ptr_is_env = false; | ||
75 | |||
76 | - if ((insn & 0xfea00f10) == 0xfc800800) { | ||
77 | - /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
78 | - int size = extract32(insn, 20, 1); | ||
79 | - data = extract32(insn, 24, 1); /* rot */ | ||
80 | - if (!dc_isar_feature(aa32_vcma, s) | ||
81 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
82 | - return 1; | ||
83 | - } | ||
84 | - fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
85 | - } else if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
86 | + if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
87 | /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
88 | bool u = extract32(insn, 4, 1); | ||
89 | if (!dc_isar_feature(aa32_dp, s)) { | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the V[US]DOT (vector) insns to decodetree. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-7-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 4 ++++ | ||
8 | target/arm/translate-neon.inc.c | 32 ++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 9 +-------- | ||
10 | 3 files changed, 37 insertions(+), 8 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
17 | |||
18 | VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | + | ||
21 | +# VUDOT and VSDOT | ||
22 | +VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ | ||
23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate-neon.inc.c | ||
27 | +++ b/target/arm/translate-neon.inc.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
29 | tcg_temp_free_ptr(fpst); | ||
30 | return true; | ||
31 | } | ||
32 | + | ||
33 | +static bool trans_VDOT(DisasContext *s, arg_VDOT *a) | ||
34 | +{ | ||
35 | + int opr_sz; | ||
36 | + gen_helper_gvec_3 *fn_gvec; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
39 | + return false; | ||
40 | + } | ||
41 | + | ||
42 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
43 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
44 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + if (!vfp_access_check(s)) { | ||
53 | + return true; | ||
54 | + } | ||
55 | + | ||
56 | + opr_sz = (1 + a->q) * 8; | ||
57 | + fn_gvec = a->u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
58 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), | ||
59 | + vfp_reg_offset(1, a->vn), | ||
60 | + vfp_reg_offset(1, a->vm), | ||
61 | + opr_sz, opr_sz, 0, fn_gvec); | ||
62 | + return true; | ||
63 | +} | ||
64 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate.c | ||
67 | +++ b/target/arm/translate.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
69 | bool is_long = false, q = extract32(insn, 6, 1); | ||
70 | bool ptr_is_env = false; | ||
71 | |||
72 | - if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
73 | - /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
74 | - bool u = extract32(insn, 4, 1); | ||
75 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
76 | - return 1; | ||
77 | - } | ||
78 | - fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
79 | - } else if ((insn & 0xff300f10) == 0xfc200810) { | ||
80 | + if ((insn & 0xff300f10) == 0xfc200810) { | ||
81 | /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
82 | int is_s = extract32(insn, 23, 1); | ||
83 | if (!dc_isar_feature(aa32_fhm, s)) { | ||
84 | -- | ||
85 | 2.20.1 | ||
86 | |||
87 | diff view generated by jsdifflib |
1 | Convert the Neon "load single structure to all lanes" insns to | 1 | Currently we mishandle the --semihosting-config option if the |
---|---|---|---|
2 | decodetree. | 2 | user specifies it on the command line more than once. For |
3 | example with: | ||
4 | --semihosting-config target=gdb --semihosting-config arg=foo,arg=bar | ||
5 | |||
6 | the function qemu_semihosting_config_options() is called twice, once | ||
7 | for each argument. But that function expects to be called only once, | ||
8 | and it always unconditionally sets the semihosting.enabled, | ||
9 | semihost_chardev and semihosting.target variables. This means that | ||
10 | if any of those options were set anywhere except the last | ||
11 | --semihosting-config option on the command line, those settings are | ||
12 | ignored. In the example above, 'target=gdb' in the first option is | ||
13 | overridden by an implied default 'target=auto' in the second. | ||
14 | |||
15 | The QemuOptsList machinery has a flag for handling this kind of | ||
16 | "option group is setting global state": by setting | ||
17 | .merge_lists = true; | ||
18 | we make the machinery merge all the --semihosting-config arguments | ||
19 | the user passes into a single set of options and call our | ||
20 | qemu_semihosting_config_options() just once. | ||
3 | 21 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 23 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
6 | Message-id: 20200430181003.21682-13-peter.maydell@linaro.org | 24 | Message-id: 20220526190053.521505-3-peter.maydell@linaro.org |
7 | --- | 25 | --- |
8 | target/arm/neon-ls.decode | 5 +++ | 26 | semihosting/config.c | 1 + |
9 | target/arm/translate-neon.inc.c | 73 +++++++++++++++++++++++++++++++++ | 27 | 1 file changed, 1 insertion(+) |
10 | target/arm/translate.c | 55 +------------------------ | ||
11 | 3 files changed, 80 insertions(+), 53 deletions(-) | ||
12 | 28 | ||
13 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | 29 | diff --git a/semihosting/config.c b/semihosting/config.c |
14 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/neon-ls.decode | 31 | --- a/semihosting/config.c |
16 | +++ b/target/arm/neon-ls.decode | 32 | +++ b/semihosting/config.c |
17 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ |
18 | 34 | ||
19 | VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | 35 | QemuOptsList qemu_semihosting_config_opts = { |
20 | vd=%vd_dp | 36 | .name = "semihosting-config", |
21 | + | 37 | + .merge_lists = true, |
22 | +# Neon load single element to all lanes | 38 | .implied_opt_name = "enable", |
23 | + | 39 | .head = QTAILQ_HEAD_INITIALIZER(qemu_semihosting_config_opts.head), |
24 | +VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | 40 | .desc = { |
25 | + vd=%vd_dp | ||
26 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/translate-neon.inc.c | ||
29 | +++ b/target/arm/translate-neon.inc.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) | ||
31 | gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
32 | return true; | ||
33 | } | ||
34 | + | ||
35 | +static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | ||
36 | +{ | ||
37 | + /* Neon load single structure to all lanes */ | ||
38 | + int reg, stride, vec_size; | ||
39 | + int vd = a->vd; | ||
40 | + int size = a->size; | ||
41 | + int nregs = a->n + 1; | ||
42 | + TCGv_i32 addr, tmp; | ||
43 | + | ||
44 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
49 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (size == 3) { | ||
54 | + if (nregs != 4 || a->a == 0) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + /* For VLD4 size == 3 a == 1 means 32 bits at 16 byte alignment */ | ||
58 | + size = 2; | ||
59 | + } | ||
60 | + if (nregs == 1 && a->a == 1 && size == 0) { | ||
61 | + return false; | ||
62 | + } | ||
63 | + if (nregs == 3 && a->a == 1) { | ||
64 | + return false; | ||
65 | + } | ||
66 | + | ||
67 | + if (!vfp_access_check(s)) { | ||
68 | + return true; | ||
69 | + } | ||
70 | + | ||
71 | + /* | ||
72 | + * VLD1 to all lanes: T bit indicates how many Dregs to write. | ||
73 | + * VLD2/3/4 to all lanes: T bit indicates register stride. | ||
74 | + */ | ||
75 | + stride = a->t ? 2 : 1; | ||
76 | + vec_size = nregs == 1 ? stride * 8 : 8; | ||
77 | + | ||
78 | + tmp = tcg_temp_new_i32(); | ||
79 | + addr = tcg_temp_new_i32(); | ||
80 | + load_reg_var(s, addr, a->rn); | ||
81 | + for (reg = 0; reg < nregs; reg++) { | ||
82 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
83 | + s->be_data | size); | ||
84 | + if ((vd & 1) && vec_size == 16) { | ||
85 | + /* | ||
86 | + * We cannot write 16 bytes at once because the | ||
87 | + * destination is unaligned. | ||
88 | + */ | ||
89 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
90 | + 8, 8, tmp); | ||
91 | + tcg_gen_gvec_mov(0, neon_reg_offset(vd + 1, 0), | ||
92 | + neon_reg_offset(vd, 0), 8, 8); | ||
93 | + } else { | ||
94 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
95 | + vec_size, vec_size, tmp); | ||
96 | + } | ||
97 | + tcg_gen_addi_i32(addr, addr, 1 << size); | ||
98 | + vd += stride; | ||
99 | + } | ||
100 | + tcg_temp_free_i32(tmp); | ||
101 | + tcg_temp_free_i32(addr); | ||
102 | + | ||
103 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << size) * nregs); | ||
104 | + | ||
105 | + return true; | ||
106 | +} | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
112 | int size; | ||
113 | int reg; | ||
114 | int load; | ||
115 | - int vec_size; | ||
116 | TCGv_i32 addr; | ||
117 | TCGv_i32 tmp; | ||
118 | |||
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
120 | } else { | ||
121 | size = (insn >> 10) & 3; | ||
122 | if (size == 3) { | ||
123 | - /* Load single element to all lanes. */ | ||
124 | - int a = (insn >> 4) & 1; | ||
125 | - if (!load) { | ||
126 | - return 1; | ||
127 | - } | ||
128 | - size = (insn >> 6) & 3; | ||
129 | - nregs = ((insn >> 8) & 3) + 1; | ||
130 | - | ||
131 | - if (size == 3) { | ||
132 | - if (nregs != 4 || a == 0) { | ||
133 | - return 1; | ||
134 | - } | ||
135 | - /* For VLD4 size==3 a == 1 means 32 bits at 16 byte alignment */ | ||
136 | - size = 2; | ||
137 | - } | ||
138 | - if (nregs == 1 && a == 1 && size == 0) { | ||
139 | - return 1; | ||
140 | - } | ||
141 | - if (nregs == 3 && a == 1) { | ||
142 | - return 1; | ||
143 | - } | ||
144 | - addr = tcg_temp_new_i32(); | ||
145 | - load_reg_var(s, addr, rn); | ||
146 | - | ||
147 | - /* VLD1 to all lanes: bit 5 indicates how many Dregs to write. | ||
148 | - * VLD2/3/4 to all lanes: bit 5 indicates register stride. | ||
149 | - */ | ||
150 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
151 | - vec_size = nregs == 1 ? stride * 8 : 8; | ||
152 | - | ||
153 | - tmp = tcg_temp_new_i32(); | ||
154 | - for (reg = 0; reg < nregs; reg++) { | ||
155 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
156 | - s->be_data | size); | ||
157 | - if ((rd & 1) && vec_size == 16) { | ||
158 | - /* We cannot write 16 bytes at once because the | ||
159 | - * destination is unaligned. | ||
160 | - */ | ||
161 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
162 | - 8, 8, tmp); | ||
163 | - tcg_gen_gvec_mov(0, neon_reg_offset(rd + 1, 0), | ||
164 | - neon_reg_offset(rd, 0), 8, 8); | ||
165 | - } else { | ||
166 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
167 | - vec_size, vec_size, tmp); | ||
168 | - } | ||
169 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
170 | - rd += stride; | ||
171 | - } | ||
172 | - tcg_temp_free_i32(tmp); | ||
173 | - tcg_temp_free_i32(addr); | ||
174 | - stride = (1 << size) * nregs; | ||
175 | + /* Load single element to all lanes -- handled by decodetree */ | ||
176 | + return 1; | ||
177 | } else { | ||
178 | /* Single element. */ | ||
179 | int idx = (insn >> 4) & 0xf; | ||
180 | -- | 41 | -- |
181 | 2.20.1 | 42 | 2.25.1 |
182 | |||
183 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the Neon logic ops in the 3-reg-same grouping to decodetree. | ||
2 | Note that for the logic ops the 'size' field forms part of their | ||
3 | decode and the actual operations are always bitwise. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200430181003.21682-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 12 +++++++++++ | ||
10 | target/arm/translate-neon.inc.c | 19 +++++++++++++++++ | ||
11 | target/arm/translate.c | 38 +-------------------------------- | ||
12 | 3 files changed, 32 insertions(+), 37 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
20 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
21 | |||
22 | +@3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | ||
23 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | ||
24 | + | ||
25 | +VAND_3s 1111 001 0 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
26 | +VBIC_3s 1111 001 0 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
27 | +VORR_3s 1111 001 0 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
28 | +VORN_3s 1111 001 0 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
29 | +VEOR_3s 1111 001 1 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
30 | +VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
31 | +VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
32 | +VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
33 | + | ||
34 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
35 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
41 | |||
42 | DO_3SAME(VADD, tcg_gen_gvec_add) | ||
43 | DO_3SAME(VSUB, tcg_gen_gvec_sub) | ||
44 | +DO_3SAME(VAND, tcg_gen_gvec_and) | ||
45 | +DO_3SAME(VBIC, tcg_gen_gvec_andc) | ||
46 | +DO_3SAME(VORR, tcg_gen_gvec_or) | ||
47 | +DO_3SAME(VORN, tcg_gen_gvec_orc) | ||
48 | +DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
49 | + | ||
50 | +/* These insns are all gvec_bitsel but with the inputs in various orders. */ | ||
51 | +#define DO_3SAME_BITSEL(INSN, O1, O2, O3) \ | ||
52 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
53 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
54 | + uint32_t oprsz, uint32_t maxsz) \ | ||
55 | + { \ | ||
56 | + tcg_gen_gvec_bitsel(vece, rd_ofs, O1, O2, O3, oprsz, maxsz); \ | ||
57 | + } \ | ||
58 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
59 | + | ||
60 | +DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
61 | +DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
62 | +DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
63 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/translate.c | ||
66 | +++ b/target/arm/translate.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
68 | } | ||
69 | return 1; | ||
70 | |||
71 | - case NEON_3R_LOGIC: /* Logic ops. */ | ||
72 | - switch ((u << 2) | size) { | ||
73 | - case 0: /* VAND */ | ||
74 | - tcg_gen_gvec_and(0, rd_ofs, rn_ofs, rm_ofs, | ||
75 | - vec_size, vec_size); | ||
76 | - break; | ||
77 | - case 1: /* VBIC */ | ||
78 | - tcg_gen_gvec_andc(0, rd_ofs, rn_ofs, rm_ofs, | ||
79 | - vec_size, vec_size); | ||
80 | - break; | ||
81 | - case 2: /* VORR */ | ||
82 | - tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | ||
83 | - vec_size, vec_size); | ||
84 | - break; | ||
85 | - case 3: /* VORN */ | ||
86 | - tcg_gen_gvec_orc(0, rd_ofs, rn_ofs, rm_ofs, | ||
87 | - vec_size, vec_size); | ||
88 | - break; | ||
89 | - case 4: /* VEOR */ | ||
90 | - tcg_gen_gvec_xor(0, rd_ofs, rn_ofs, rm_ofs, | ||
91 | - vec_size, vec_size); | ||
92 | - break; | ||
93 | - case 5: /* VBSL */ | ||
94 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rd_ofs, rn_ofs, rm_ofs, | ||
95 | - vec_size, vec_size); | ||
96 | - break; | ||
97 | - case 6: /* VBIT */ | ||
98 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rn_ofs, rd_ofs, | ||
99 | - vec_size, vec_size); | ||
100 | - break; | ||
101 | - case 7: /* VBIF */ | ||
102 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rd_ofs, rn_ofs, | ||
103 | - vec_size, vec_size); | ||
104 | - break; | ||
105 | - } | ||
106 | - return 0; | ||
107 | - | ||
108 | case NEON_3R_VQADD: | ||
109 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
110 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | return 0; | ||
113 | |||
114 | case NEON_3R_VADD_VSUB: | ||
115 | + case NEON_3R_LOGIC: | ||
116 | /* Already handled by decodetree */ | ||
117 | return 1; | ||
118 | } | ||
119 | -- | ||
120 | 2.20.1 | ||
121 | |||
122 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the Neon comparison ops in the 3-reg-same grouping | ||
2 | to decodetree. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-18-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 8 ++++++++ | ||
9 | target/arm/translate-neon.inc.c | 22 ++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 23 +++-------------------- | ||
11 | 3 files changed, 33 insertions(+), 20 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
18 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
19 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
20 | |||
21 | +VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same | ||
22 | +VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | ||
23 | +VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | ||
24 | +VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same | ||
25 | + | ||
26 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | ||
27 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
28 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
29 | @@ -XXX,XX +XXX,XX @@ VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same | ||
30 | |||
31 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
32 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
33 | + | ||
34 | +VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | ||
35 | +VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
41 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
42 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
44 | + | ||
45 | +#define DO_3SAME_CMP(INSN, COND) \ | ||
46 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
47 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
48 | + uint32_t oprsz, uint32_t maxsz) \ | ||
49 | + { \ | ||
50 | + tcg_gen_gvec_cmp(COND, vece, rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz); \ | ||
51 | + } \ | ||
52 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
53 | + | ||
54 | +DO_3SAME_CMP(VCGT_S, TCG_COND_GT) | ||
55 | +DO_3SAME_CMP(VCGT_U, TCG_COND_GTU) | ||
56 | +DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
57 | +DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
58 | +DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
59 | + | ||
60 | +static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
61 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
62 | +{ | ||
63 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
64 | +} | ||
65 | +DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate.c | ||
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
71 | u ? &mls_op[size] : &mla_op[size]); | ||
72 | return 0; | ||
73 | |||
74 | - case NEON_3R_VTST_VCEQ: | ||
75 | - if (u) { /* VCEQ */ | ||
76 | - tcg_gen_gvec_cmp(TCG_COND_EQ, size, rd_ofs, rn_ofs, rm_ofs, | ||
77 | - vec_size, vec_size); | ||
78 | - } else { /* VTST */ | ||
79 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
80 | - vec_size, vec_size, &cmtst_op[size]); | ||
81 | - } | ||
82 | - return 0; | ||
83 | - | ||
84 | - case NEON_3R_VCGT: | ||
85 | - tcg_gen_gvec_cmp(u ? TCG_COND_GTU : TCG_COND_GT, size, | ||
86 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
87 | - return 0; | ||
88 | - | ||
89 | - case NEON_3R_VCGE: | ||
90 | - tcg_gen_gvec_cmp(u ? TCG_COND_GEU : TCG_COND_GE, size, | ||
91 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
92 | - return 0; | ||
93 | - | ||
94 | case NEON_3R_VSHL: | ||
95 | /* Note the operation is vshl vd,vm,vn */ | ||
96 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
97 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
98 | case NEON_3R_LOGIC: | ||
99 | case NEON_3R_VMAX: | ||
100 | case NEON_3R_VMIN: | ||
101 | + case NEON_3R_VTST_VCEQ: | ||
102 | + case NEON_3R_VCGT: | ||
103 | + case NEON_3R_VCGE: | ||
104 | /* Already handled by decodetree */ | ||
105 | return 1; | ||
106 | } | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the Neon VQADD/VQSUB insns in the 3-reg-same grouping | ||
2 | to decodetree. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-19-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 6 ++++++ | ||
9 | target/arm/translate-neon.inc.c | 15 +++++++++++++++ | ||
10 | target/arm/translate.c | 14 ++------------ | ||
11 | 3 files changed, 23 insertions(+), 12 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
19 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | |||
21 | +VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same | ||
22 | +VQADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 1 .... @3same | ||
23 | + | ||
24 | @3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | ||
25 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
28 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
29 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
30 | |||
31 | +VQSUB_S_3s 1111 001 0 0 . .. .... .... 0010 . . . 1 .... @3same | ||
32 | +VQSUB_U_3s 1111 001 1 0 . .. .... .... 0010 . . . 1 .... @3same | ||
33 | + | ||
34 | VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same | ||
35 | VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | ||
36 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
42 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
43 | } | ||
44 | DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
45 | + | ||
46 | +#define DO_3SAME_GVEC4(INSN, OPARRAY) \ | ||
47 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
48 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
49 | + uint32_t oprsz, uint32_t maxsz) \ | ||
50 | + { \ | ||
51 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), \ | ||
52 | + rn_ofs, rm_ofs, oprsz, maxsz, &OPARRAY[vece]); \ | ||
53 | + } \ | ||
54 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
55 | + | ||
56 | +DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
57 | +DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
58 | +DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
59 | +DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
60 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate.c | ||
63 | +++ b/target/arm/translate.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
65 | } | ||
66 | return 1; | ||
67 | |||
68 | - case NEON_3R_VQADD: | ||
69 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
70 | - rn_ofs, rm_ofs, vec_size, vec_size, | ||
71 | - (u ? uqadd_op : sqadd_op) + size); | ||
72 | - return 0; | ||
73 | - | ||
74 | - case NEON_3R_VQSUB: | ||
75 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
76 | - rn_ofs, rm_ofs, vec_size, vec_size, | ||
77 | - (u ? uqsub_op : sqsub_op) + size); | ||
78 | - return 0; | ||
79 | - | ||
80 | case NEON_3R_VMUL: /* VMUL */ | ||
81 | if (u) { | ||
82 | /* Polynomial case allows only P8. */ | ||
83 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
84 | case NEON_3R_VTST_VCEQ: | ||
85 | case NEON_3R_VCGT: | ||
86 | case NEON_3R_VCGE: | ||
87 | + case NEON_3R_VQADD: | ||
88 | + case NEON_3R_VQSUB: | ||
89 | /* Already handled by decodetree */ | ||
90 | return 1; | ||
91 | } | ||
92 | -- | ||
93 | 2.20.1 | ||
94 | |||
95 | diff view generated by jsdifflib |