1 | Most of this is the Neon decodetree patches, followed by Edgar's versal cleanups. | 1 | A grab-bag of minor stuff for the end of the year. My to-review |
---|---|---|---|
2 | queue is not empty, but it it at least in single figures... | ||
2 | 3 | ||
3 | thanks | ||
4 | -- PMM | 4 | -- PMM |
5 | 5 | ||
6 | The following changes since commit 5bfbd8170ce7acb98a1834ff49ed7340b0837144: | ||
6 | 7 | ||
7 | The following changes since commit 2ef486e76d64436be90f7359a3071fb2a56ce835: | 8 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-for-6.0-pull-request' into staging (2020-12-14 20:32:38 +0000) |
8 | |||
9 | Merge remote-tracking branch 'remotes/marcel/tags/rdma-pull-request' into staging (2020-05-03 14:12:56 +0100) | ||
10 | 9 | ||
11 | are available in the Git repository at: | 10 | are available in the Git repository at: |
12 | 11 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200504 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201215 |
14 | 13 | ||
15 | for you to fetch changes up to 9aefc6cf9b73f66062d2f914a0136756e7a28211: | 14 | for you to fetch changes up to 23af268566069183285bebbdf95b1b37cb7c0942: |
16 | 15 | ||
17 | target/arm: Move gen_ function typedefs to translate.h (2020-05-04 12:59:26 +0100) | 16 | hw/block/m25p80: Fix Numonyx fast read dummy cycle count (2020-12-15 13:39:30 +0000) |
18 | 17 | ||
19 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
20 | target-arm queue: | 19 | target-arm queue: |
21 | * Start of conversion of Neon insns to decodetree | 20 | * gdbstub: Correct misparsing of vCont C/S requests |
22 | * versal board: support SD and RTC | 21 | * openrisc: Move pic_cpu code into CPU object proper |
23 | * Implement ARMv8.2-TTS2UXN | 22 | * nios2: Move IIC code into CPU object proper |
24 | * Make VQDMULL undefined when U=1 | 23 | * Improve reporting of ROM overlap errors |
25 | * Some minor code cleanups | 24 | * xlnx-versal: Add USB support |
25 | * hw/misc/zynq_slcr: Avoid #DIV/0! error | ||
26 | * Numonyx: Fix dummy cycles and check for SPI mode on cmds | ||
26 | 27 | ||
27 | ---------------------------------------------------------------- | 28 | ---------------------------------------------------------------- |
28 | Edgar E. Iglesias (11): | 29 | Joe Komlodi (4): |
29 | hw/arm: versal: Remove inclusion of arm_gicv3_common.h | 30 | hw/block/m25p80: Make Numonyx config field names more accurate |
30 | hw/arm: versal: Move misplaced comment | 31 | hw/block/m25p80: Fix when VCFG XIP bit is set for Numonyx |
31 | hw/arm: versal-virt: Fix typo xlnx-ve -> xlnx-versal | 32 | hw/block/m25p80: Check SPI mode before running some Numonyx commands |
32 | hw/arm: versal: Embed the UARTs into the SoC type | 33 | hw/block/m25p80: Fix Numonyx fast read dummy cycle count |
33 | hw/arm: versal: Embed the GEMs into the SoC type | ||
34 | hw/arm: versal: Embed the ADMAs into the SoC type | ||
35 | hw/arm: versal: Embed the APUs into the SoC type | ||
36 | hw/arm: versal: Add support for SD | ||
37 | hw/arm: versal: Add support for the RTC | ||
38 | hw/arm: versal-virt: Add support for SD | ||
39 | hw/arm: versal-virt: Add support for the RTC | ||
40 | 34 | ||
41 | Fredrik Strupe (1): | 35 | Peter Maydell (11): |
42 | target/arm: Make VQDMULL undefined when U=1 | 36 | gdbstub: Correct misparsing of vCont C/S requests |
37 | hw/openrisc/openrisc_sim: Use IRQ splitter when connecting IRQ to multiple CPUs | ||
38 | hw/openrisc/openrisc_sim: Abstract out "get IRQ x of CPU y" | ||
39 | target/openrisc: Move pic_cpu code into CPU object proper | ||
40 | target/nios2: Move IIC code into CPU object proper | ||
41 | target/nios2: Move nios2_check_interrupts() into target/nios2 | ||
42 | target/nios2: Use deposit32() to update ipending register | ||
43 | hw/core/loader.c: Track last-seen ROM in rom_check_and_register_reset() | ||
44 | hw/core/loader.c: Improve reporting of ROM overlap errors | ||
45 | elf_ops.h: Don't truncate name of the ROM blobs we create | ||
46 | elf_ops.h: Be more verbose with ROM blob names | ||
43 | 47 | ||
44 | Peter Maydell (25): | 48 | Philippe Mathieu-Daudé (1): |
45 | target/arm: Don't use a TLB for ARMMMUIdx_Stage2 | 49 | hw/misc/zynq_slcr: Avoid #DIV/0! error |
46 | target/arm: Use enum constant in get_phys_addr_lpae() call | ||
47 | target/arm: Add new 's1_is_el0' argument to get_phys_addr_lpae() | ||
48 | target/arm: Implement ARMv8.2-TTS2UXN | ||
49 | target/arm: Use correct variable for setting 'max' cpu's ID_AA64DFR0 | ||
50 | target/arm/translate-vfp.inc.c: Remove duplicate simd_r32 check | ||
51 | target/arm: Don't allow Thumb Neon insns without FEATURE_NEON | ||
52 | target/arm: Add stubs for AArch32 Neon decodetree | ||
53 | target/arm: Convert VCMLA (vector) to decodetree | ||
54 | target/arm: Convert VCADD (vector) to decodetree | ||
55 | target/arm: Convert V[US]DOT (vector) to decodetree | ||
56 | target/arm: Convert VFM[AS]L (vector) to decodetree | ||
57 | target/arm: Convert VCMLA (scalar) to decodetree | ||
58 | target/arm: Convert V[US]DOT (scalar) to decodetree | ||
59 | target/arm: Convert VFM[AS]L (scalar) to decodetree | ||
60 | target/arm: Convert Neon load/store multiple structures to decodetree | ||
61 | target/arm: Convert Neon 'load single structure to all lanes' to decodetree | ||
62 | target/arm: Convert Neon 'load/store single structure' to decodetree | ||
63 | target/arm: Convert Neon 3-reg-same VADD/VSUB to decodetree | ||
64 | target/arm: Convert Neon 3-reg-same logic ops to decodetree | ||
65 | target/arm: Convert Neon 3-reg-same VMAX/VMIN to decodetree | ||
66 | target/arm: Convert Neon 3-reg-same comparisons to decodetree | ||
67 | target/arm: Convert Neon 3-reg-same VQADD/VQSUB to decodetree | ||
68 | target/arm: Convert Neon 3-reg-same VMUL, VMLA, VMLS, VSHL to decodetree | ||
69 | target/arm: Move gen_ function typedefs to translate.h | ||
70 | 50 | ||
71 | Philippe Mathieu-Daudé (2): | 51 | Sai Pavan Boddu (2): |
72 | hw/arm/mps2-tz: Use TYPE_IOTKIT instead of hardcoded string | 52 | usb: Add versal-usb2-ctrl-regs module |
73 | target/arm: Use uint64_t for midr field in CPU state struct | 53 | usb: xlnx-usb-subsystem: Add xilinx usb subsystem |
74 | 54 | ||
75 | include/hw/arm/xlnx-versal.h | 31 +- | 55 | Vikram Garhwal (2): |
76 | target/arm/cpu-param.h | 2 +- | 56 | usb: Add DWC3 model |
77 | target/arm/cpu.h | 38 ++- | 57 | arm: xlnx-versal: Connect usb to virt-versal |
78 | target/arm/translate-a64.h | 9 - | ||
79 | target/arm/translate.h | 26 ++ | ||
80 | target/arm/neon-dp.decode | 86 +++++ | ||
81 | target/arm/neon-ls.decode | 52 +++ | ||
82 | target/arm/neon-shared.decode | 66 ++++ | ||
83 | hw/arm/mps2-tz.c | 2 +- | ||
84 | hw/arm/xlnx-versal-virt.c | 74 ++++- | ||
85 | hw/arm/xlnx-versal.c | 115 +++++-- | ||
86 | target/arm/cpu.c | 3 +- | ||
87 | target/arm/cpu64.c | 8 +- | ||
88 | target/arm/helper.c | 183 ++++------ | ||
89 | target/arm/translate-a64.c | 17 - | ||
90 | target/arm/translate-neon.inc.c | 714 +++++++++++++++++++++++++++++++++++++++ | ||
91 | target/arm/translate-vfp.inc.c | 6 - | ||
92 | target/arm/translate.c | 716 +++------------------------------------- | ||
93 | target/arm/Makefile.objs | 18 + | ||
94 | 19 files changed, 1302 insertions(+), 864 deletions(-) | ||
95 | create mode 100644 target/arm/neon-dp.decode | ||
96 | create mode 100644 target/arm/neon-ls.decode | ||
97 | create mode 100644 target/arm/neon-shared.decode | ||
98 | create mode 100644 target/arm/translate-neon.inc.c | ||
99 | 58 | ||
59 | include/hw/arm/xlnx-versal.h | 9 + | ||
60 | include/hw/elf_ops.h | 5 +- | ||
61 | include/hw/usb/hcd-dwc3.h | 55 +++ | ||
62 | include/hw/usb/xlnx-usb-subsystem.h | 45 ++ | ||
63 | include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 45 ++ | ||
64 | target/nios2/cpu.h | 3 - | ||
65 | target/openrisc/cpu.h | 1 - | ||
66 | gdbstub.c | 2 +- | ||
67 | hw/arm/xlnx-versal-virt.c | 55 +++ | ||
68 | hw/arm/xlnx-versal.c | 26 ++ | ||
69 | hw/block/m25p80.c | 158 +++++-- | ||
70 | hw/core/loader.c | 67 ++- | ||
71 | hw/intc/nios2_iic.c | 95 ---- | ||
72 | hw/misc/zynq_slcr.c | 5 + | ||
73 | hw/nios2/10m50_devboard.c | 13 +- | ||
74 | hw/nios2/cpu_pic.c | 67 --- | ||
75 | hw/openrisc/openrisc_sim.c | 46 +- | ||
76 | hw/openrisc/pic_cpu.c | 61 --- | ||
77 | hw/usb/hcd-dwc3.c | 689 ++++++++++++++++++++++++++++ | ||
78 | hw/usb/xlnx-usb-subsystem.c | 94 ++++ | ||
79 | hw/usb/xlnx-versal-usb2-ctrl-regs.c | 229 +++++++++ | ||
80 | softmmu/vl.c | 1 - | ||
81 | target/nios2/cpu.c | 29 ++ | ||
82 | target/nios2/op_helper.c | 9 + | ||
83 | target/openrisc/cpu.c | 32 ++ | ||
84 | MAINTAINERS | 1 - | ||
85 | hw/intc/meson.build | 1 - | ||
86 | hw/nios2/meson.build | 2 +- | ||
87 | hw/openrisc/Kconfig | 1 + | ||
88 | hw/openrisc/meson.build | 2 +- | ||
89 | hw/usb/Kconfig | 10 + | ||
90 | hw/usb/meson.build | 3 + | ||
91 | 32 files changed, 1557 insertions(+), 304 deletions(-) | ||
92 | create mode 100644 include/hw/usb/hcd-dwc3.h | ||
93 | create mode 100644 include/hw/usb/xlnx-usb-subsystem.h | ||
94 | create mode 100644 include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | ||
95 | delete mode 100644 hw/intc/nios2_iic.c | ||
96 | delete mode 100644 hw/nios2/cpu_pic.c | ||
97 | delete mode 100644 hw/openrisc/pic_cpu.c | ||
98 | create mode 100644 hw/usb/hcd-dwc3.c | ||
99 | create mode 100644 hw/usb/xlnx-usb-subsystem.c | ||
100 | create mode 100644 hw/usb/xlnx-versal-usb2-ctrl-regs.c | ||
101 | diff view generated by jsdifflib |
1 | Convert the VFM[AS]L (vector) insns to decodetree. This is the last | 1 | In the vCont packet, two of the command actions (C and S) take an |
---|---|---|---|
2 | insn in the legacy decoder for the 3same_ext group, so we can | 2 | argument specifying the signal to be sent to the process/thread, which is |
3 | delete the legacy decoder function for the group entirely. | 3 | sent as an ASCII string of two hex digits which immediately follow the |
4 | 'C' or 'S' character. | ||
4 | 5 | ||
5 | Note that in disas_thumb2_insn() the parts of this encoding space | 6 | Our code for parsing this packet accidentally skipped the first of the |
6 | where the decodetree decoder returns false will correctly be directed | 7 | two bytes of the signal value, because it started parsing the hex string |
7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall | 8 | at 'p + 1' when the preceding code had already moved past the 'C' or |
8 | into disas_coproc_insn() by mistake. | 9 | 'S' with "cur_action = *p++". |
9 | 10 | ||
11 | This meant that we would only do the right thing for signals below | ||
12 | 10, and would misinterpret the rest. For instance, when the debugger | ||
13 | wants to send the process a SIGPROF (27 on x86-64) we mangle this into | ||
14 | a SIGSEGV (11). | ||
15 | |||
16 | Remove the accidental double increment. | ||
17 | |||
18 | Fixes: https://bugs.launchpad.net/qemu/+bug/1773743 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
12 | Message-id: 20200430181003.21682-8-peter.maydell@linaro.org | 21 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
22 | Message-id: 20201121210342.10089-1-peter.maydell@linaro.org | ||
13 | --- | 23 | --- |
14 | target/arm/neon-shared.decode | 6 +++ | 24 | gdbstub.c | 2 +- |
15 | target/arm/translate-neon.inc.c | 31 +++++++++++ | 25 | 1 file changed, 1 insertion(+), 1 deletion(-) |
16 | target/arm/translate.c | 92 +-------------------------------- | ||
17 | 3 files changed, 38 insertions(+), 91 deletions(-) | ||
18 | 26 | ||
19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | 27 | diff --git a/gdbstub.c b/gdbstub.c |
20 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/neon-shared.decode | 29 | --- a/gdbstub.c |
22 | +++ b/target/arm/neon-shared.decode | 30 | +++ b/gdbstub.c |
23 | @@ -XXX,XX +XXX,XX @@ VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | 31 | @@ -XXX,XX +XXX,XX @@ static int gdb_handle_vcont(const char *p) |
24 | # VUDOT and VSDOT | 32 | cur_action = *p++; |
25 | VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ | 33 | if (cur_action == 'C' || cur_action == 'S') { |
26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | 34 | cur_action = qemu_tolower(cur_action); |
27 | + | 35 | - res = qemu_strtoul(p + 1, &p, 16, &tmp); |
28 | +# VFM[AS]L | 36 | + res = qemu_strtoul(p, &p, 16, &tmp); |
29 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ | 37 | if (res) { |
30 | + vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 | 38 | goto out; |
31 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ | ||
32 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 | ||
33 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate-neon.inc.c | ||
36 | +++ b/target/arm/translate-neon.inc.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT(DisasContext *s, arg_VDOT *a) | ||
38 | opr_sz, opr_sz, 0, fn_gvec); | ||
39 | return true; | ||
40 | } | ||
41 | + | ||
42 | +static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
43 | +{ | ||
44 | + int opr_sz; | ||
45 | + | ||
46 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
47 | + return false; | ||
48 | + } | ||
49 | + | ||
50 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
51 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
52 | + (a->vd & 0x10)) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + | ||
56 | + if (a->vd & a->q) { | ||
57 | + return false; | ||
58 | + } | ||
59 | + | ||
60 | + if (!vfp_access_check(s)) { | ||
61 | + return true; | ||
62 | + } | ||
63 | + | ||
64 | + opr_sz = (1 + a->q) * 8; | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(a->q, a->vn), | ||
67 | + vfp_reg_offset(a->q, a->vm), | ||
68 | + cpu_env, opr_sz, opr_sz, a->s, /* is_2 == 0 */ | ||
69 | + gen_helper_gvec_fmlal_a32); | ||
70 | + return true; | ||
71 | +} | ||
72 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/translate.c | ||
75 | +++ b/target/arm/translate.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
77 | return 0; | ||
78 | } | ||
79 | |||
80 | -/* Advanced SIMD three registers of the same length extension. | ||
81 | - * 31 25 23 22 20 16 12 11 10 9 8 3 0 | ||
82 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | ||
83 | - * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | ||
84 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | ||
85 | - */ | ||
86 | -static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
87 | -{ | ||
88 | - gen_helper_gvec_3 *fn_gvec = NULL; | ||
89 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
90 | - int rd, rn, rm, opr_sz; | ||
91 | - int data = 0; | ||
92 | - int off_rn, off_rm; | ||
93 | - bool is_long = false, q = extract32(insn, 6, 1); | ||
94 | - bool ptr_is_env = false; | ||
95 | - | ||
96 | - if ((insn & 0xff300f10) == 0xfc200810) { | ||
97 | - /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
98 | - int is_s = extract32(insn, 23, 1); | ||
99 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
100 | - return 1; | ||
101 | - } | ||
102 | - is_long = true; | ||
103 | - data = is_s; /* is_2 == 0 */ | ||
104 | - fn_gvec_ptr = gen_helper_gvec_fmlal_a32; | ||
105 | - ptr_is_env = true; | ||
106 | - } else { | ||
107 | - return 1; | ||
108 | - } | ||
109 | - | ||
110 | - VFP_DREG_D(rd, insn); | ||
111 | - if (rd & q) { | ||
112 | - return 1; | ||
113 | - } | ||
114 | - if (q || !is_long) { | ||
115 | - VFP_DREG_N(rn, insn); | ||
116 | - VFP_DREG_M(rm, insn); | ||
117 | - if ((rn | rm) & q & !is_long) { | ||
118 | - return 1; | ||
119 | - } | ||
120 | - off_rn = vfp_reg_offset(1, rn); | ||
121 | - off_rm = vfp_reg_offset(1, rm); | ||
122 | - } else { | ||
123 | - rn = VFP_SREG_N(insn); | ||
124 | - rm = VFP_SREG_M(insn); | ||
125 | - off_rn = vfp_reg_offset(0, rn); | ||
126 | - off_rm = vfp_reg_offset(0, rm); | ||
127 | - } | ||
128 | - | ||
129 | - if (s->fp_excp_el) { | ||
130 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
131 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
132 | - return 0; | ||
133 | - } | ||
134 | - if (!s->vfp_enabled) { | ||
135 | - return 1; | ||
136 | - } | ||
137 | - | ||
138 | - opr_sz = (1 + q) * 8; | ||
139 | - if (fn_gvec_ptr) { | ||
140 | - TCGv_ptr ptr; | ||
141 | - if (ptr_is_env) { | ||
142 | - ptr = cpu_env; | ||
143 | - } else { | ||
144 | - ptr = get_fpstatus_ptr(1); | ||
145 | - } | ||
146 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
147 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
148 | - if (!ptr_is_env) { | ||
149 | - tcg_temp_free_ptr(ptr); | ||
150 | - } | ||
151 | - } else { | ||
152 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
153 | - opr_sz, opr_sz, data, fn_gvec); | ||
154 | - } | ||
155 | - return 0; | ||
156 | -} | ||
157 | - | ||
158 | /* Advanced SIMD two registers and a scalar extension. | ||
159 | * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
160 | * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
162 | } | ||
163 | } | ||
164 | } | ||
165 | - } else if ((insn & 0x0e000a00) == 0x0c000800 | ||
166 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
167 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
168 | - goto illegal_op; | ||
169 | - } | ||
170 | - return; | ||
171 | } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
172 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
173 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
174 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
175 | } | ||
176 | break; | ||
177 | } | ||
178 | - if ((insn & 0xfe000a00) == 0xfc000800 | ||
179 | + if ((insn & 0xff000a00) == 0xfe000800 | ||
180 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
181 | /* The Thumb2 and ARM encodings are identical. */ | ||
182 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
183 | - goto illegal_op; | ||
184 | - } | ||
185 | - } else if ((insn & 0xff000a00) == 0xfe000800 | ||
186 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
187 | - /* The Thumb2 and ARM encodings are identical. */ | ||
188 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
189 | goto illegal_op; | ||
190 | } | 39 | } |
191 | -- | 40 | -- |
192 | 2.20.1 | 41 | 2.20.1 |
193 | 42 | ||
194 | 43 | diff view generated by jsdifflib |
1 | We're going to want at least some of the NeonGen* typedefs | 1 | openrisc_sim_net_init() attempts to connect the IRQ line from the |
---|---|---|---|
2 | for the refactored 32-bit Neon decoder, so move them all | 2 | ethernet device to both CPUs in an SMP configuration by simply caling |
3 | to translate.h since it makes more sense to keep them in | 3 | sysbus_connect_irq() for it twice. This doesn't work, because the |
4 | one group. | 4 | second connection simply overrides the first. |
5 | |||
6 | Fix this by creating a TYPE_SPLIT_IRQ to split the IRQ in the SMP | ||
7 | case. | ||
5 | 8 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Stafford Horne <shorne@gmail.com> |
8 | Message-id: 20200430181003.21682-23-peter.maydell@linaro.org | 11 | Message-id: 20201127225127.14770-2-peter.maydell@linaro.org |
9 | --- | 12 | --- |
10 | target/arm/translate.h | 17 +++++++++++++++++ | 13 | hw/openrisc/openrisc_sim.c | 13 +++++++++++-- |
11 | target/arm/translate-a64.c | 17 ----------------- | 14 | hw/openrisc/Kconfig | 1 + |
12 | 2 files changed, 17 insertions(+), 17 deletions(-) | 15 | 2 files changed, 12 insertions(+), 2 deletions(-) |
13 | 16 | ||
14 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 17 | diff --git a/hw/openrisc/openrisc_sim.c b/hw/openrisc/openrisc_sim.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.h | 19 | --- a/hw/openrisc/openrisc_sim.c |
17 | +++ b/target/arm/translate.h | 20 | +++ b/hw/openrisc/openrisc_sim.c |
18 | @@ -XXX,XX +XXX,XX @@ typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | 21 | @@ -XXX,XX +XXX,XX @@ |
19 | typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | 22 | #include "hw/sysbus.h" |
20 | uint32_t, uint32_t, uint32_t); | 23 | #include "sysemu/qtest.h" |
21 | 24 | #include "sysemu/reset.h" | |
22 | +/* Function prototype for gen_ functions for calling Neon helpers */ | 25 | +#include "hw/core/split-irq.h" |
23 | +typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | 26 | |
24 | +typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | 27 | #define KERNEL_LOAD_ADDR 0x100 |
25 | +typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | 28 | |
26 | +typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); | 29 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, |
27 | +typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | 30 | |
28 | +typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | 31 | s = SYS_BUS_DEVICE(dev); |
29 | +typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | 32 | sysbus_realize_and_unref(s, &error_fatal); |
30 | +typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | 33 | - for (i = 0; i < num_cpus; i++) { |
31 | +typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | 34 | - sysbus_connect_irq(s, 0, cpu_irqs[i][irq_pin]); |
32 | +typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | 35 | + if (num_cpus > 1) { |
33 | +typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | 36 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); |
34 | +typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | 37 | + qdev_prop_set_uint32(splitter, "num-lines", num_cpus); |
35 | +typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | 38 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); |
36 | +typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | 39 | + for (i = 0; i < num_cpus; i++) { |
37 | +typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | 40 | + qdev_connect_gpio_out(splitter, i, cpu_irqs[i][irq_pin]); |
38 | + | 41 | + } |
39 | #endif /* TARGET_ARM_TRANSLATE_H */ | 42 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(splitter, 0)); |
40 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 43 | + } else { |
44 | + sysbus_connect_irq(s, 0, cpu_irqs[0][irq_pin]); | ||
45 | } | ||
46 | sysbus_mmio_map(s, 0, base); | ||
47 | sysbus_mmio_map(s, 1, descriptors); | ||
48 | diff --git a/hw/openrisc/Kconfig b/hw/openrisc/Kconfig | ||
41 | index XXXXXXX..XXXXXXX 100644 | 49 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/translate-a64.c | 50 | --- a/hw/openrisc/Kconfig |
43 | +++ b/target/arm/translate-a64.c | 51 | +++ b/hw/openrisc/Kconfig |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct AArch64DecodeTable { | 52 | @@ -XXX,XX +XXX,XX @@ config OR1K_SIM |
45 | AArch64DecodeFn *disas_fn; | 53 | select SERIAL |
46 | } AArch64DecodeTable; | 54 | select OPENCORES_ETH |
47 | 55 | select OMPIC | |
48 | -/* Function prototype for gen_ functions for calling Neon helpers */ | 56 | + select SPLIT_IRQ |
49 | -typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | ||
50 | -typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | ||
51 | -typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
52 | -typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); | ||
53 | -typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | ||
54 | -typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | ||
55 | -typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | ||
56 | -typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | ||
57 | -typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
58 | -typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
59 | -typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | ||
60 | -typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
61 | -typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
62 | -typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
63 | -typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
64 | - | ||
65 | /* initialize TCG globals. */ | ||
66 | void a64_translate_init(void) | ||
67 | { | ||
68 | -- | 57 | -- |
69 | 2.20.1 | 58 | 2.20.1 |
70 | 59 | ||
71 | 60 | diff view generated by jsdifflib |
1 | The ARMv8.2-TTS2UXN feature extends the XN field in stage 2 | 1 | We're about to refactor the OpenRISC pic_cpu code in a way that means |
---|---|---|---|
2 | translation table descriptors from just bit [54] to bits [54:53], | 2 | that just grabbing the whole qemu_irq[] array of inbound IRQs for a |
3 | allowing stage 2 to control execution permissions separately for EL0 | 3 | CPU won't be possible any more. Abstract out a function for "return |
4 | and EL1. Implement the new semantics of the XN field and enable | 4 | the qemu_irq for IRQ x input of CPU y" so we can more easily replace |
5 | the feature for our 'max' CPU. | 5 | the implementation. |
6 | 6 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | Reviewed-by: Stafford Horne <shorne@gmail.com> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20201127225127.14770-3-peter.maydell@linaro.org |
10 | Message-id: 20200330210400.11724-5-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | target/arm/cpu.h | 15 +++++++++++++++ | 11 | hw/openrisc/openrisc_sim.c | 38 +++++++++++++++++++++----------------- |
13 | target/arm/cpu.c | 1 + | 12 | 1 file changed, 21 insertions(+), 17 deletions(-) |
14 | target/arm/cpu64.c | 2 ++ | ||
15 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++------ | ||
16 | 4 files changed, 49 insertions(+), 6 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/hw/openrisc/openrisc_sim.c b/hw/openrisc/openrisc_sim.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 16 | --- a/hw/openrisc/openrisc_sim.c |
21 | +++ b/target/arm/cpu.h | 17 | +++ b/hw/openrisc/openrisc_sim.c |
22 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_ccidx(const ARMISARegisters *id) | 18 | @@ -XXX,XX +XXX,XX @@ static void main_cpu_reset(void *opaque) |
23 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, CCIDX) != 0; | 19 | cpu_set_pc(cs, boot_info.bootstrap_pc); |
24 | } | 20 | } |
25 | 21 | ||
26 | +static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) | 22 | +static qemu_irq get_cpu_irq(OpenRISCCPU *cpus[], int cpunum, int irq_pin) |
27 | +{ | 23 | +{ |
28 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; | 24 | + return cpus[cpunum]->env.irq[irq_pin]; |
29 | +} | 25 | +} |
30 | + | 26 | + |
31 | /* | 27 | static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, |
32 | * 64-bit feature tests via id registers. | 28 | - int num_cpus, qemu_irq **cpu_irqs, |
33 | */ | 29 | + int num_cpus, OpenRISCCPU *cpus[], |
34 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) | 30 | int irq_pin, NICInfo *nd) |
35 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; | 31 | { |
32 | DeviceState *dev; | ||
33 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, | ||
34 | qdev_prop_set_uint32(splitter, "num-lines", num_cpus); | ||
35 | qdev_realize_and_unref(splitter, NULL, &error_fatal); | ||
36 | for (i = 0; i < num_cpus; i++) { | ||
37 | - qdev_connect_gpio_out(splitter, i, cpu_irqs[i][irq_pin]); | ||
38 | + qdev_connect_gpio_out(splitter, i, get_cpu_irq(cpus, i, irq_pin)); | ||
39 | } | ||
40 | sysbus_connect_irq(s, 0, qdev_get_gpio_in(splitter, 0)); | ||
41 | } else { | ||
42 | - sysbus_connect_irq(s, 0, cpu_irqs[0][irq_pin]); | ||
43 | + sysbus_connect_irq(s, 0, get_cpu_irq(cpus, 0, irq_pin)); | ||
44 | } | ||
45 | sysbus_mmio_map(s, 0, base); | ||
46 | sysbus_mmio_map(s, 1, descriptors); | ||
36 | } | 47 | } |
37 | 48 | ||
38 | +static inline bool isar_feature_aa64_tts2uxn(const ARMISARegisters *id) | 49 | static void openrisc_sim_ompic_init(hwaddr base, int num_cpus, |
39 | +{ | 50 | - qemu_irq **cpu_irqs, int irq_pin) |
40 | + return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, XNX) != 0; | 51 | + OpenRISCCPU *cpus[], int irq_pin) |
41 | +} | 52 | { |
42 | + | 53 | DeviceState *dev; |
43 | /* | 54 | SysBusDevice *s; |
44 | * Feature tests for "does this exist in either 32-bit or 64-bit?" | 55 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_ompic_init(hwaddr base, int num_cpus, |
45 | */ | 56 | s = SYS_BUS_DEVICE(dev); |
46 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ccidx(const ARMISARegisters *id) | 57 | sysbus_realize_and_unref(s, &error_fatal); |
47 | return isar_feature_aa64_ccidx(id) || isar_feature_aa32_ccidx(id); | 58 | for (i = 0; i < num_cpus; i++) { |
59 | - sysbus_connect_irq(s, i, cpu_irqs[i][irq_pin]); | ||
60 | + sysbus_connect_irq(s, i, get_cpu_irq(cpus, i, irq_pin)); | ||
61 | } | ||
62 | sysbus_mmio_map(s, 0, base); | ||
48 | } | 63 | } |
49 | 64 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_init(MachineState *machine) | |
50 | +static inline bool isar_feature_any_tts2uxn(const ARMISARegisters *id) | 65 | { |
51 | +{ | 66 | ram_addr_t ram_size = machine->ram_size; |
52 | + return isar_feature_aa64_tts2uxn(id) || isar_feature_aa32_tts2uxn(id); | 67 | const char *kernel_filename = machine->kernel_filename; |
53 | +} | 68 | - OpenRISCCPU *cpu = NULL; |
54 | + | 69 | + OpenRISCCPU *cpus[2] = {}; |
55 | /* | 70 | MemoryRegion *ram; |
56 | * Forward to the above feature tests given an ARMCPU pointer. | 71 | - qemu_irq *cpu_irqs[2]; |
57 | */ | 72 | qemu_irq serial_irq; |
58 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 73 | int n; |
59 | index XXXXXXX..XXXXXXX 100644 | 74 | unsigned int smp_cpus = machine->smp.cpus; |
60 | --- a/target/arm/cpu.c | 75 | |
61 | +++ b/target/arm/cpu.c | 76 | assert(smp_cpus >= 1 && smp_cpus <= 2); |
62 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 77 | for (n = 0; n < smp_cpus; n++) { |
63 | t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | 78 | - cpu = OPENRISC_CPU(cpu_create(machine->cpu_type)); |
64 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | 79 | - if (cpu == NULL) { |
65 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | 80 | + cpus[n] = OPENRISC_CPU(cpu_create(machine->cpu_type)); |
66 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | 81 | + if (cpus[n] == NULL) { |
67 | cpu->isar.id_mmfr4 = t; | 82 | fprintf(stderr, "Unable to find CPU definition!\n"); |
83 | exit(1); | ||
68 | } | 84 | } |
69 | #endif | 85 | - cpu_openrisc_pic_init(cpu); |
70 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 86 | - cpu_irqs[n] = (qemu_irq *) cpu->env.irq; |
71 | index XXXXXXX..XXXXXXX 100644 | 87 | + cpu_openrisc_pic_init(cpus[n]); |
72 | --- a/target/arm/cpu64.c | 88 | |
73 | +++ b/target/arm/cpu64.c | 89 | - cpu_openrisc_clock_init(cpu); |
74 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 90 | + cpu_openrisc_clock_init(cpus[n]); |
75 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | 91 | |
76 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ | 92 | - qemu_register_reset(main_cpu_reset, cpu); |
77 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | 93 | + qemu_register_reset(main_cpu_reset, cpus[n]); |
78 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ | ||
79 | cpu->isar.id_aa64mmfr1 = t; | ||
80 | |||
81 | t = cpu->isar.id_aa64mmfr2; | ||
82 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
83 | u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
84 | u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
85 | u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
86 | + u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
87 | cpu->isar.id_mmfr4 = u; | ||
88 | |||
89 | u = cpu->isar.id_aa64dfr0; | ||
90 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/helper.c | ||
93 | +++ b/target/arm/helper.c | ||
94 | @@ -XXX,XX +XXX,XX @@ simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) | ||
95 | * | ||
96 | * @env: CPUARMState | ||
97 | * @s2ap: The 2-bit stage2 access permissions (S2AP) | ||
98 | - * @xn: XN (execute-never) bit | ||
99 | + * @xn: XN (execute-never) bits | ||
100 | + * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0 | ||
101 | */ | ||
102 | -static int get_S2prot(CPUARMState *env, int s2ap, int xn) | ||
103 | +static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) | ||
104 | { | ||
105 | int prot = 0; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn) | ||
108 | if (s2ap & 2) { | ||
109 | prot |= PAGE_WRITE; | ||
110 | } | 94 | } |
111 | - if (!xn) { | 95 | |
112 | - if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { | 96 | ram = g_malloc(sizeof(*ram)); |
113 | + | 97 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_init(MachineState *machine) |
114 | + if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) { | 98 | |
115 | + switch (xn) { | 99 | if (nd_table[0].used) { |
116 | + case 0: | 100 | openrisc_sim_net_init(0x92000000, 0x92000400, smp_cpus, |
117 | prot |= PAGE_EXEC; | 101 | - cpu_irqs, 4, nd_table); |
118 | + break; | 102 | + cpus, 4, nd_table); |
119 | + case 1: | ||
120 | + if (s1_is_el0) { | ||
121 | + prot |= PAGE_EXEC; | ||
122 | + } | ||
123 | + break; | ||
124 | + case 2: | ||
125 | + break; | ||
126 | + case 3: | ||
127 | + if (!s1_is_el0) { | ||
128 | + prot |= PAGE_EXEC; | ||
129 | + } | ||
130 | + break; | ||
131 | + default: | ||
132 | + g_assert_not_reached(); | ||
133 | + } | ||
134 | + } else { | ||
135 | + if (!extract32(xn, 1, 1)) { | ||
136 | + if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { | ||
137 | + prot |= PAGE_EXEC; | ||
138 | + } | ||
139 | } | ||
140 | } | 103 | } |
141 | return prot; | 104 | |
142 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 105 | if (smp_cpus > 1) { |
106 | - openrisc_sim_ompic_init(0x98000000, smp_cpus, cpu_irqs, 1); | ||
107 | + openrisc_sim_ompic_init(0x98000000, smp_cpus, cpus, 1); | ||
108 | |||
109 | - serial_irq = qemu_irq_split(cpu_irqs[0][2], cpu_irqs[1][2]); | ||
110 | + serial_irq = qemu_irq_split(get_cpu_irq(cpus, 0, 2), | ||
111 | + get_cpu_irq(cpus, 1, 2)); | ||
112 | } else { | ||
113 | - serial_irq = cpu_irqs[0][2]; | ||
114 | + serial_irq = get_cpu_irq(cpus, 0, 2); | ||
143 | } | 115 | } |
144 | 116 | ||
145 | ap = extract32(attrs, 4, 2); | 117 | serial_mm_init(get_system_memory(), 0x90000000, 0, serial_irq, |
146 | - xn = extract32(attrs, 12, 1); | ||
147 | |||
148 | if (mmu_idx == ARMMMUIdx_Stage2) { | ||
149 | ns = true; | ||
150 | - *prot = get_S2prot(env, ap, xn); | ||
151 | + xn = extract32(attrs, 11, 2); | ||
152 | + *prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
153 | } else { | ||
154 | ns = extract32(attrs, 3, 1); | ||
155 | + xn = extract32(attrs, 12, 1); | ||
156 | pxn = extract32(attrs, 11, 1); | ||
157 | *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
158 | } | ||
159 | -- | 118 | -- |
160 | 2.20.1 | 119 | 2.20.1 |
161 | 120 | ||
162 | 121 | diff view generated by jsdifflib |
1 | We define ARMMMUIdx_Stage2 as being an MMU index which uses a QEMU | 1 | The openrisc code uses an old style of interrupt handling, where a |
---|---|---|---|
2 | TLB. However we never actually use the TLB -- all stage 2 lookups | 2 | separate standalone set of qemu_irqs invoke a function |
3 | are done by direct calls to get_phys_addr_lpae() followed by a | 3 | openrisc_pic_cpu_handler() which signals the interrupt to the CPU |
4 | physical address load via address_space_ld*(). | 4 | proper by directly calling cpu_interrupt() and cpu_reset_interrupt(). |
5 | Because CPU objects now inherit (indirectly) from TYPE_DEVICE, they | ||
6 | can have GPIO input lines themselves, and the neater modern way to | ||
7 | implement this is to simply have the CPU object itself provide the | ||
8 | input IRQ lines. | ||
5 | 9 | ||
6 | Remove Stage2 from the list of ARM MMU indexes which correspond to | 10 | Create GPIO inputs to the OpenRISC CPU object, and make the only user |
7 | real core MMU indexes, and instead put it in the set of "NOTLB" ARM | 11 | of cpu_openrisc_pic_init() wire up directly to those instead. |
8 | MMU indexes. | ||
9 | 12 | ||
10 | This allows us to drop NB_MMU_MODES to 11. It also means we can | 13 | This allows us to delete the hw/openrisc/pic_cpu.c file entirely. |
11 | safely add support for the ARMv8.3-TTS2UXN extension, which adds | ||
12 | permission bits to the stage 2 descriptors which define execute | ||
13 | permission separatel for EL0 and EL1; supporting that while keeping | ||
14 | Stage2 in a QEMU TLB would require us to use separate TLBs for | ||
15 | "Stage2 for an EL0 access" and "Stage2 for an EL1 access", which is a | ||
16 | lot of extra complication given we aren't even using the QEMU TLB. | ||
17 | 14 | ||
18 | In the process of updating the comment on our MMU index use, | 15 | This fixes a trivial memory leak reported by Coverity of the IRQs |
19 | fix a couple of other minor errors: | 16 | allocated in cpu_openrisc_pic_init(). |
20 | * NS EL2 EL2&0 was missing from the list in the comment | ||
21 | * some text hadn't been updated from when we bumped NB_MMU_MODES | ||
22 | above 8 | ||
23 | 17 | ||
18 | Fixes: Coverity CID 1421934 | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 20 | Reviewed-by: Stafford Horne <shorne@gmail.com> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 21 | Message-id: 20201127225127.14770-4-peter.maydell@linaro.org |
27 | Message-id: 20200330210400.11724-2-peter.maydell@linaro.org | ||
28 | --- | 22 | --- |
29 | target/arm/cpu-param.h | 2 +- | 23 | target/openrisc/cpu.h | 1 - |
30 | target/arm/cpu.h | 21 +++++--- | 24 | hw/openrisc/openrisc_sim.c | 3 +- |
31 | target/arm/helper.c | 112 ++++------------------------------------- | 25 | hw/openrisc/pic_cpu.c | 61 -------------------------------------- |
32 | 3 files changed, 27 insertions(+), 108 deletions(-) | 26 | target/openrisc/cpu.c | 32 ++++++++++++++++++++ |
27 | hw/openrisc/meson.build | 2 +- | ||
28 | 5 files changed, 34 insertions(+), 65 deletions(-) | ||
29 | delete mode 100644 hw/openrisc/pic_cpu.c | ||
33 | 30 | ||
34 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | 31 | diff --git a/target/openrisc/cpu.h b/target/openrisc/cpu.h |
35 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/cpu-param.h | 33 | --- a/target/openrisc/cpu.h |
37 | +++ b/target/arm/cpu-param.h | 34 | +++ b/target/openrisc/cpu.h |
35 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUOpenRISCState { | ||
36 | uint32_t picmr; /* Interrupt mask register */ | ||
37 | uint32_t picsr; /* Interrupt contrl register*/ | ||
38 | #endif | ||
39 | - void *irq[32]; /* Interrupt irq input */ | ||
40 | } CPUOpenRISCState; | ||
41 | |||
42 | /** | ||
43 | diff --git a/hw/openrisc/openrisc_sim.c b/hw/openrisc/openrisc_sim.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/openrisc/openrisc_sim.c | ||
46 | +++ b/hw/openrisc/openrisc_sim.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void main_cpu_reset(void *opaque) | ||
48 | |||
49 | static qemu_irq get_cpu_irq(OpenRISCCPU *cpus[], int cpunum, int irq_pin) | ||
50 | { | ||
51 | - return cpus[cpunum]->env.irq[irq_pin]; | ||
52 | + return qdev_get_gpio_in_named(DEVICE(cpus[cpunum]), "IRQ", irq_pin); | ||
53 | } | ||
54 | |||
55 | static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, | ||
56 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_init(MachineState *machine) | ||
57 | fprintf(stderr, "Unable to find CPU definition!\n"); | ||
58 | exit(1); | ||
59 | } | ||
60 | - cpu_openrisc_pic_init(cpus[n]); | ||
61 | |||
62 | cpu_openrisc_clock_init(cpus[n]); | ||
63 | |||
64 | diff --git a/hw/openrisc/pic_cpu.c b/hw/openrisc/pic_cpu.c | ||
65 | deleted file mode 100644 | ||
66 | index XXXXXXX..XXXXXXX | ||
67 | --- a/hw/openrisc/pic_cpu.c | ||
68 | +++ /dev/null | ||
38 | @@ -XXX,XX +XXX,XX @@ | 69 | @@ -XXX,XX +XXX,XX @@ |
39 | # define TARGET_PAGE_BITS_MIN 10 | 70 | -/* |
40 | #endif | 71 | - * OpenRISC Programmable Interrupt Controller support. |
41 | 72 | - * | |
42 | -#define NB_MMU_MODES 12 | 73 | - * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com> |
43 | +#define NB_MMU_MODES 11 | 74 | - * Feng Gao <gf91597@gmail.com> |
44 | 75 | - * | |
45 | #endif | 76 | - * This library is free software; you can redistribute it and/or |
46 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 77 | - * modify it under the terms of the GNU Lesser General Public |
47 | index XXXXXXX..XXXXXXX 100644 | 78 | - * License as published by the Free Software Foundation; either |
48 | --- a/target/arm/cpu.h | 79 | - * version 2.1 of the License, or (at your option) any later version. |
49 | +++ b/target/arm/cpu.h | 80 | - * |
50 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | 81 | - * This library is distributed in the hope that it will be useful, |
51 | * handling via the TLB. The only way to do a stage 1 translation without | 82 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of |
52 | * the immediate stage 2 translation is via the ATS or AT system insns, | 83 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
53 | * which can be slow-pathed and always do a page table walk. | 84 | - * Lesser General Public License for more details. |
54 | + * The only use of stage 2 translations is either as part of an s1+2 | 85 | - * |
55 | + * lookup or when loading the descriptors during a stage 1 page table walk, | 86 | - * You should have received a copy of the GNU Lesser General Public |
56 | + * and in both those cases we don't use the TLB. | 87 | - * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
57 | * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3" | 88 | - */ |
58 | * translation regimes, because they map reasonably well to each other | ||
59 | * and they can't both be active at the same time. | ||
60 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | ||
61 | * NS EL1 EL1&0 stage 1+2 (aka NS PL1) | ||
62 | * NS EL1 EL1&0 stage 1+2 +PAN | ||
63 | * NS EL0 EL2&0 | ||
64 | + * NS EL2 EL2&0 | ||
65 | * NS EL2 EL2&0 +PAN | ||
66 | * NS EL2 (aka NS PL2) | ||
67 | * S EL0 EL1&0 (aka S PL0) | ||
68 | * S EL1 EL1&0 (not used if EL3 is 32 bit) | ||
69 | * S EL1 EL1&0 +PAN | ||
70 | * S EL3 (aka S PL1) | ||
71 | - * NS EL1&0 stage 2 | ||
72 | * | ||
73 | - * for a total of 12 different mmu_idx. | ||
74 | + * for a total of 11 different mmu_idx. | ||
75 | * | ||
76 | * R profile CPUs have an MPU, but can use the same set of MMU indexes | ||
77 | * as A profile. They only need to distinguish NS EL0 and NS EL1 (and | ||
78 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | ||
79 | * are not quite the same -- different CPU types (most notably M profile | ||
80 | * vs A/R profile) would like to use MMU indexes with different semantics, | ||
81 | * but since we don't ever need to use all of those in a single CPU we | ||
82 | - * can avoid setting NB_MMU_MODES to more than 8. The lower bits of | ||
83 | + * can avoid having to set NB_MMU_MODES to "total number of A profile MMU | ||
84 | + * modes + total number of M profile MMU modes". The lower bits of | ||
85 | * ARMMMUIdx are the core TLB mmu index, and the higher bits are always | ||
86 | * the same for any particular CPU. | ||
87 | * Variables of type ARMMUIdx are always full values, and the core | ||
88 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
89 | ARMMMUIdx_SE10_1_PAN = 9 | ARM_MMU_IDX_A, | ||
90 | ARMMMUIdx_SE3 = 10 | ARM_MMU_IDX_A, | ||
91 | |||
92 | - ARMMMUIdx_Stage2 = 11 | ARM_MMU_IDX_A, | ||
93 | - | 89 | - |
94 | /* | 90 | -#include "qemu/osdep.h" |
95 | * These are not allocated TLBs and are used only for AT system | 91 | -#include "hw/irq.h" |
96 | * instructions or for the first stage of an S12 page table walk. | 92 | -#include "cpu.h" |
97 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | 93 | - |
98 | ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, | 94 | -/* OpenRISC pic handler */ |
99 | ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, | 95 | -static void openrisc_pic_cpu_handler(void *opaque, int irq, int level) |
100 | ARMMMUIdx_Stage1_E1_PAN = 2 | ARM_MMU_IDX_NOTLB, | ||
101 | + /* | ||
102 | + * Not allocated a TLB: used only for second stage of an S12 page | ||
103 | + * table walk, or for descriptor loads during first stage of an S1 | ||
104 | + * page table walk. Note that if we ever want to have a TLB for this | ||
105 | + * then various TLB flush insns which currently are no-ops or flush | ||
106 | + * only stage 1 MMU indexes will need to change to flush stage 2. | ||
107 | + */ | ||
108 | + ARMMMUIdx_Stage2 = 3 | ARM_MMU_IDX_NOTLB, | ||
109 | |||
110 | /* | ||
111 | * M-profile. | ||
112 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
113 | TO_CORE_BIT(SE10_1), | ||
114 | TO_CORE_BIT(SE10_1_PAN), | ||
115 | TO_CORE_BIT(SE3), | ||
116 | - TO_CORE_BIT(Stage2), | ||
117 | |||
118 | TO_CORE_BIT(MUser), | ||
119 | TO_CORE_BIT(MPriv), | ||
120 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/target/arm/helper.c | ||
123 | +++ b/target/arm/helper.c | ||
124 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
125 | tlb_flush_by_mmuidx(cs, | ||
126 | ARMMMUIdxBit_E10_1 | | ||
127 | ARMMMUIdxBit_E10_1_PAN | | ||
128 | - ARMMMUIdxBit_E10_0 | | ||
129 | - ARMMMUIdxBit_Stage2); | ||
130 | + ARMMMUIdxBit_E10_0); | ||
131 | } | ||
132 | |||
133 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
134 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
135 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
136 | ARMMMUIdxBit_E10_1 | | ||
137 | ARMMMUIdxBit_E10_1_PAN | | ||
138 | - ARMMMUIdxBit_E10_0 | | ||
139 | - ARMMMUIdxBit_Stage2); | ||
140 | + ARMMMUIdxBit_E10_0); | ||
141 | } | ||
142 | |||
143 | -static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
144 | - uint64_t value) | ||
145 | -{ | 96 | -{ |
146 | - /* Invalidate by IPA. This has to invalidate any structures that | 97 | - OpenRISCCPU *cpu = (OpenRISCCPU *)opaque; |
147 | - * contain only stage 2 translation information, but does not need | 98 | - CPUState *cs = CPU(cpu); |
148 | - * to apply to structures that contain combined stage 1 and stage 2 | 99 | - uint32_t irq_bit; |
149 | - * translation information. | ||
150 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. | ||
151 | - */ | ||
152 | - CPUState *cs = env_cpu(env); | ||
153 | - uint64_t pageaddr; | ||
154 | - | 100 | - |
155 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | 101 | - if (irq > 31 || irq < 0) { |
156 | - return; | 102 | - return; |
157 | - } | 103 | - } |
158 | - | 104 | - |
159 | - pageaddr = sextract64(value << 12, 0, 40); | 105 | - irq_bit = 1U << irq; |
160 | - | 106 | - |
161 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | 107 | - if (level) { |
108 | - cpu->env.picsr |= irq_bit; | ||
109 | - } else { | ||
110 | - cpu->env.picsr &= ~irq_bit; | ||
111 | - } | ||
112 | - | ||
113 | - if (cpu->env.picsr & cpu->env.picmr) { | ||
114 | - cpu_interrupt(cs, CPU_INTERRUPT_HARD); | ||
115 | - } else { | ||
116 | - cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | ||
117 | - cpu->env.picsr = 0; | ||
118 | - } | ||
162 | -} | 119 | -} |
163 | - | 120 | - |
164 | -static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 121 | -void cpu_openrisc_pic_init(OpenRISCCPU *cpu) |
165 | - uint64_t value) | ||
166 | -{ | 122 | -{ |
167 | - CPUState *cs = env_cpu(env); | 123 | - int i; |
168 | - uint64_t pageaddr; | 124 | - qemu_irq *qi; |
125 | - qi = qemu_allocate_irqs(openrisc_pic_cpu_handler, cpu, NR_IRQS); | ||
169 | - | 126 | - |
170 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | 127 | - for (i = 0; i < NR_IRQS; i++) { |
171 | - return; | 128 | - cpu->env.irq[i] = qi[i]; |
172 | - } | 129 | - } |
173 | - | ||
174 | - pageaddr = sextract64(value << 12, 0, 40); | ||
175 | - | ||
176 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
177 | - ARMMMUIdxBit_Stage2); | ||
178 | -} | 130 | -} |
179 | 131 | diff --git a/target/openrisc/cpu.c b/target/openrisc/cpu.c | |
180 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | 132 | index XXXXXXX..XXXXXXX 100644 |
181 | uint64_t value) | 133 | --- a/target/openrisc/cpu.c |
182 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 134 | +++ b/target/openrisc/cpu.c |
183 | tlb_flush_by_mmuidx(cs, | 135 | @@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_reset(DeviceState *dev) |
184 | ARMMMUIdxBit_E10_1 | | 136 | #endif |
185 | ARMMMUIdxBit_E10_1_PAN | | ||
186 | - ARMMMUIdxBit_E10_0 | | ||
187 | - ARMMMUIdxBit_Stage2); | ||
188 | + ARMMMUIdxBit_E10_0); | ||
189 | raw_write(env, ri, value); | ||
190 | } | ||
191 | } | 137 | } |
192 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) | 138 | |
193 | return ARMMMUIdxBit_SE10_1 | | 139 | +#ifndef CONFIG_USER_ONLY |
194 | ARMMMUIdxBit_SE10_1_PAN | | 140 | +static void openrisc_cpu_set_irq(void *opaque, int irq, int level) |
195 | ARMMMUIdxBit_SE10_0; | 141 | +{ |
196 | - } else if (arm_feature(env, ARM_FEATURE_EL2)) { | 142 | + OpenRISCCPU *cpu = (OpenRISCCPU *)opaque; |
197 | - return ARMMMUIdxBit_E10_1 | | 143 | + CPUState *cs = CPU(cpu); |
198 | - ARMMMUIdxBit_E10_1_PAN | | 144 | + uint32_t irq_bit; |
199 | - ARMMMUIdxBit_E10_0 | | 145 | + |
200 | - ARMMMUIdxBit_Stage2; | 146 | + if (irq > 31 || irq < 0) { |
201 | } else { | 147 | + return; |
202 | return ARMMMUIdxBit_E10_1 | | 148 | + } |
203 | ARMMMUIdxBit_E10_1_PAN | | 149 | + |
204 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 150 | + irq_bit = 1U << irq; |
205 | ARMMMUIdxBit_SE3); | 151 | + |
152 | + if (level) { | ||
153 | + cpu->env.picsr |= irq_bit; | ||
154 | + } else { | ||
155 | + cpu->env.picsr &= ~irq_bit; | ||
156 | + } | ||
157 | + | ||
158 | + if (cpu->env.picsr & cpu->env.picmr) { | ||
159 | + cpu_interrupt(cs, CPU_INTERRUPT_HARD); | ||
160 | + } else { | ||
161 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | ||
162 | + cpu->env.picsr = 0; | ||
163 | + } | ||
164 | +} | ||
165 | +#endif | ||
166 | + | ||
167 | static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
168 | { | ||
169 | CPUState *cs = CPU(dev); | ||
170 | @@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_initfn(Object *obj) | ||
171 | OpenRISCCPU *cpu = OPENRISC_CPU(obj); | ||
172 | |||
173 | cpu_set_cpustate_pointers(cpu); | ||
174 | + | ||
175 | +#ifndef CONFIG_USER_ONLY | ||
176 | + qdev_init_gpio_in_named(DEVICE(cpu), openrisc_cpu_set_irq, "IRQ", NR_IRQS); | ||
177 | +#endif | ||
206 | } | 178 | } |
207 | 179 | ||
208 | -static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | 180 | /* CPU models */ |
209 | - uint64_t value) | 181 | diff --git a/hw/openrisc/meson.build b/hw/openrisc/meson.build |
210 | -{ | 182 | index XXXXXXX..XXXXXXX 100644 |
211 | - /* Invalidate by IPA. This has to invalidate any structures that | 183 | --- a/hw/openrisc/meson.build |
212 | - * contain only stage 2 translation information, but does not need | 184 | +++ b/hw/openrisc/meson.build |
213 | - * to apply to structures that contain combined stage 1 and stage 2 | 185 | @@ -XXX,XX +XXX,XX @@ |
214 | - * translation information. | 186 | openrisc_ss = ss.source_set() |
215 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. | 187 | -openrisc_ss.add(files('pic_cpu.c', 'cputimer.c')) |
216 | - */ | 188 | +openrisc_ss.add(files('cputimer.c')) |
217 | - ARMCPU *cpu = env_archcpu(env); | 189 | openrisc_ss.add(when: 'CONFIG_OR1K_SIM', if_true: files('openrisc_sim.c')) |
218 | - CPUState *cs = CPU(cpu); | 190 | |
219 | - uint64_t pageaddr; | 191 | hw_arch += {'openrisc': openrisc_ss} |
220 | - | ||
221 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
222 | - return; | ||
223 | - } | ||
224 | - | ||
225 | - pageaddr = sextract64(value << 12, 0, 48); | ||
226 | - | ||
227 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
228 | -} | ||
229 | - | ||
230 | -static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
231 | - uint64_t value) | ||
232 | -{ | ||
233 | - CPUState *cs = env_cpu(env); | ||
234 | - uint64_t pageaddr; | ||
235 | - | ||
236 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
237 | - return; | ||
238 | - } | ||
239 | - | ||
240 | - pageaddr = sextract64(value << 12, 0, 48); | ||
241 | - | ||
242 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
243 | - ARMMMUIdxBit_Stage2); | ||
244 | -} | ||
245 | - | ||
246 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
247 | bool isread) | ||
248 | { | ||
249 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
250 | .writefn = tlbi_aa64_vae1_write }, | ||
251 | { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64, | ||
252 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
253 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
254 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
255 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
256 | { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64, | ||
257 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
258 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
259 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
260 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
261 | { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64, | ||
262 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4, | ||
263 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
265 | .writefn = tlbi_aa64_alle1is_write }, | ||
266 | { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64, | ||
267 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
268 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
269 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
270 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
271 | { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64, | ||
272 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
273 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
274 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
275 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
276 | { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64, | ||
277 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4, | ||
278 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
279 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
280 | .writefn = tlbimva_hyp_is_write }, | ||
281 | { .name = "TLBIIPAS2", | ||
282 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
283 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
284 | - .writefn = tlbiipas2_write }, | ||
285 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
286 | { .name = "TLBIIPAS2IS", | ||
287 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
288 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
289 | - .writefn = tlbiipas2_is_write }, | ||
290 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
291 | { .name = "TLBIIPAS2L", | ||
292 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
293 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
294 | - .writefn = tlbiipas2_write }, | ||
295 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
296 | { .name = "TLBIIPAS2LIS", | ||
297 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
298 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
299 | - .writefn = tlbiipas2_is_write }, | ||
300 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
301 | /* 32 bit cache operations */ | ||
302 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | ||
303 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
304 | -- | 192 | -- |
305 | 2.20.1 | 193 | 2.20.1 |
306 | 194 | ||
307 | 195 | diff view generated by jsdifflib |
1 | Convert the Neon "load/store multiple structures" insns to decodetree. | 1 | The Nios2 architecture supports two different interrupt controller |
---|---|---|---|
2 | 2 | options: | |
3 | |||
4 | * The IIC (Internal Interrupt Controller) is part of the CPU itself; | ||
5 | it has 32 IRQ input lines and no NMI support. Interrupt status is | ||
6 | queried and controlled via the CPU's ipending and istatus | ||
7 | registers. | ||
8 | |||
9 | * The EIC (External Interrupt Controller) interface allows the CPU | ||
10 | to connect to an external interrupt controller. The interface | ||
11 | allows the interrupt controller to present a packet of information | ||
12 | containing: | ||
13 | - handler address | ||
14 | - interrupt level | ||
15 | - register set | ||
16 | - NMI mode | ||
17 | |||
18 | QEMU does not model an EIC currently. We do model the IIC, but its | ||
19 | implementation is split across code in hw/nios2/cpu_pic.c and | ||
20 | hw/intc/nios2_iic.c. The code in those two files has no state of its | ||
21 | own -- the IIC state is in the Nios2CPU state struct. | ||
22 | |||
23 | Because CPU objects now inherit (indirectly) from TYPE_DEVICE, they | ||
24 | can have GPIO input lines themselves, so we can implement the IIC | ||
25 | directly in the CPU object the same way that real hardware does. | ||
26 | |||
27 | Create named "IRQ" GPIO inputs to the Nios2 CPU object, and make the | ||
28 | only user of the IIC wire up directly to those instead. | ||
29 | |||
30 | Note that the old code had an "NMI" concept which was entirely unused | ||
31 | and also as far as I can see not architecturally correct, since only | ||
32 | the EIC has a concept of an NMI. | ||
33 | |||
34 | This fixes a Coverity-reported trivial memory leak of the IRQ array | ||
35 | allocated in nios2_cpu_pic_init(). | ||
36 | |||
37 | Fixes: Coverity CID 1421916 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 39 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
5 | Message-id: 20200430181003.21682-12-peter.maydell@linaro.org | 40 | Message-id: 20201129174022.26530-2-peter.maydell@linaro.org |
41 | Reviewed-by: Wentong Wu <wentong.wu@intel.com> | ||
42 | Tested-by: Wentong Wu <wentong.wu@intel.com> | ||
6 | --- | 43 | --- |
7 | target/arm/neon-ls.decode | 7 ++ | 44 | target/nios2/cpu.h | 1 - |
8 | target/arm/translate-neon.inc.c | 124 ++++++++++++++++++++++++++++++++ | 45 | hw/intc/nios2_iic.c | 95 --------------------------------------- |
9 | target/arm/translate.c | 91 +---------------------- | 46 | hw/nios2/10m50_devboard.c | 13 +----- |
10 | 3 files changed, 133 insertions(+), 89 deletions(-) | 47 | hw/nios2/cpu_pic.c | 31 ------------- |
11 | 48 | target/nios2/cpu.c | 30 +++++++++++++ | |
12 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | 49 | MAINTAINERS | 1 - |
13 | index XXXXXXX..XXXXXXX 100644 | 50 | hw/intc/meson.build | 1 - |
14 | --- a/target/arm/neon-ls.decode | 51 | 7 files changed, 32 insertions(+), 140 deletions(-) |
15 | +++ b/target/arm/neon-ls.decode | 52 | delete mode 100644 hw/intc/nios2_iic.c |
53 | |||
54 | diff --git a/target/nios2/cpu.h b/target/nios2/cpu.h | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/nios2/cpu.h | ||
57 | +++ b/target/nios2/cpu.h | ||
58 | @@ -XXX,XX +XXX,XX @@ void nios2_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, | ||
59 | MMUAccessType access_type, | ||
60 | int mmu_idx, uintptr_t retaddr); | ||
61 | |||
62 | -qemu_irq *nios2_cpu_pic_init(Nios2CPU *cpu); | ||
63 | void nios2_check_interrupts(CPUNios2State *env); | ||
64 | |||
65 | void do_nios2_semihosting(CPUNios2State *env); | ||
66 | diff --git a/hw/intc/nios2_iic.c b/hw/intc/nios2_iic.c | ||
67 | deleted file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- a/hw/intc/nios2_iic.c | ||
70 | +++ /dev/null | ||
16 | @@ -XXX,XX +XXX,XX @@ | 71 | @@ -XXX,XX +XXX,XX @@ |
17 | # 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | 72 | -/* |
18 | # This file works on the A32 encoding only; calling code for T32 has to | 73 | - * QEMU Altera Internal Interrupt Controller. |
19 | # transform the insn into the A32 version first. | 74 | - * |
20 | + | 75 | - * Copyright (c) 2012 Chris Wulff <crwulff@gmail.com> |
21 | +%vd_dp 22:1 12:4 | 76 | - * |
22 | + | 77 | - * This library is free software; you can redistribute it and/or |
23 | +# Neon load/store multiple structures | 78 | - * modify it under the terms of the GNU Lesser General Public |
24 | + | 79 | - * License as published by the Free Software Foundation; either |
25 | +VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | 80 | - * version 2.1 of the License, or (at your option) any later version. |
26 | + vd=%vd_dp | 81 | - * |
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | 82 | - * This library is distributed in the hope that it will be useful, |
28 | index XXXXXXX..XXXXXXX 100644 | 83 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of |
29 | --- a/target/arm/translate-neon.inc.c | 84 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
30 | +++ b/target/arm/translate-neon.inc.c | 85 | - * Lesser General Public License for more details. |
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | 86 | - * |
32 | gen_helper_gvec_fmlal_idx_a32); | 87 | - * You should have received a copy of the GNU Lesser General Public |
33 | return true; | 88 | - * License along with this library; if not, see |
89 | - * <http://www.gnu.org/licenses/lgpl-2.1.html> | ||
90 | - */ | ||
91 | - | ||
92 | -#include "qemu/osdep.h" | ||
93 | -#include "qemu/module.h" | ||
94 | -#include "qapi/error.h" | ||
95 | - | ||
96 | -#include "hw/irq.h" | ||
97 | -#include "hw/sysbus.h" | ||
98 | -#include "cpu.h" | ||
99 | -#include "qom/object.h" | ||
100 | - | ||
101 | -#define TYPE_ALTERA_IIC "altera,iic" | ||
102 | -OBJECT_DECLARE_SIMPLE_TYPE(AlteraIIC, ALTERA_IIC) | ||
103 | - | ||
104 | -struct AlteraIIC { | ||
105 | - SysBusDevice parent_obj; | ||
106 | - void *cpu; | ||
107 | - qemu_irq parent_irq; | ||
108 | -}; | ||
109 | - | ||
110 | -static void update_irq(AlteraIIC *pv) | ||
111 | -{ | ||
112 | - CPUNios2State *env = &((Nios2CPU *)(pv->cpu))->env; | ||
113 | - | ||
114 | - qemu_set_irq(pv->parent_irq, | ||
115 | - env->regs[CR_IPENDING] & env->regs[CR_IENABLE]); | ||
116 | -} | ||
117 | - | ||
118 | -static void irq_handler(void *opaque, int irq, int level) | ||
119 | -{ | ||
120 | - AlteraIIC *pv = opaque; | ||
121 | - CPUNios2State *env = &((Nios2CPU *)(pv->cpu))->env; | ||
122 | - | ||
123 | - env->regs[CR_IPENDING] &= ~(1 << irq); | ||
124 | - env->regs[CR_IPENDING] |= !!level << irq; | ||
125 | - | ||
126 | - update_irq(pv); | ||
127 | -} | ||
128 | - | ||
129 | -static void altera_iic_init(Object *obj) | ||
130 | -{ | ||
131 | - AlteraIIC *pv = ALTERA_IIC(obj); | ||
132 | - | ||
133 | - qdev_init_gpio_in(DEVICE(pv), irq_handler, 32); | ||
134 | - sysbus_init_irq(SYS_BUS_DEVICE(obj), &pv->parent_irq); | ||
135 | -} | ||
136 | - | ||
137 | -static void altera_iic_realize(DeviceState *dev, Error **errp) | ||
138 | -{ | ||
139 | - struct AlteraIIC *pv = ALTERA_IIC(dev); | ||
140 | - | ||
141 | - pv->cpu = object_property_get_link(OBJECT(dev), "cpu", &error_abort); | ||
142 | -} | ||
143 | - | ||
144 | -static void altera_iic_class_init(ObjectClass *klass, void *data) | ||
145 | -{ | ||
146 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
147 | - | ||
148 | - /* Reason: needs to be wired up, e.g. by nios2_10m50_ghrd_init() */ | ||
149 | - dc->user_creatable = false; | ||
150 | - dc->realize = altera_iic_realize; | ||
151 | -} | ||
152 | - | ||
153 | -static TypeInfo altera_iic_info = { | ||
154 | - .name = TYPE_ALTERA_IIC, | ||
155 | - .parent = TYPE_SYS_BUS_DEVICE, | ||
156 | - .instance_size = sizeof(AlteraIIC), | ||
157 | - .instance_init = altera_iic_init, | ||
158 | - .class_init = altera_iic_class_init, | ||
159 | -}; | ||
160 | - | ||
161 | -static void altera_iic_register(void) | ||
162 | -{ | ||
163 | - type_register_static(&altera_iic_info); | ||
164 | -} | ||
165 | - | ||
166 | -type_init(altera_iic_register) | ||
167 | diff --git a/hw/nios2/10m50_devboard.c b/hw/nios2/10m50_devboard.c | ||
168 | index XXXXXXX..XXXXXXX 100644 | ||
169 | --- a/hw/nios2/10m50_devboard.c | ||
170 | +++ b/hw/nios2/10m50_devboard.c | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nios2_10m50_ghrd_init(MachineState *machine) | ||
172 | ram_addr_t tcm_size = 0x1000; /* 1 kiB, but QEMU limit is 4 kiB */ | ||
173 | ram_addr_t ram_base = 0x08000000; | ||
174 | ram_addr_t ram_size = 0x08000000; | ||
175 | - qemu_irq *cpu_irq, irq[32]; | ||
176 | + qemu_irq irq[32]; | ||
177 | int i; | ||
178 | |||
179 | /* Physical TCM (tb_ram_1k) with alias at 0xc0000000 */ | ||
180 | @@ -XXX,XX +XXX,XX @@ static void nios2_10m50_ghrd_init(MachineState *machine) | ||
181 | |||
182 | /* Create CPU -- FIXME */ | ||
183 | cpu = NIOS2_CPU(cpu_create(TYPE_NIOS2_CPU)); | ||
184 | - | ||
185 | - /* Register: CPU interrupt controller (PIC) */ | ||
186 | - cpu_irq = nios2_cpu_pic_init(cpu); | ||
187 | - | ||
188 | - /* Register: Internal Interrupt Controller (IIC) */ | ||
189 | - dev = qdev_new("altera,iic"); | ||
190 | - object_property_add_const_link(OBJECT(dev), "cpu", OBJECT(cpu)); | ||
191 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
192 | - sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, cpu_irq[0]); | ||
193 | for (i = 0; i < 32; i++) { | ||
194 | - irq[i] = qdev_get_gpio_in(dev, i); | ||
195 | + irq[i] = qdev_get_gpio_in_named(DEVICE(cpu), "IRQ", i); | ||
196 | } | ||
197 | |||
198 | /* Register: Altera 16550 UART */ | ||
199 | diff --git a/hw/nios2/cpu_pic.c b/hw/nios2/cpu_pic.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/nios2/cpu_pic.c | ||
202 | +++ b/hw/nios2/cpu_pic.c | ||
203 | @@ -XXX,XX +XXX,XX @@ | ||
204 | |||
205 | #include "boot.h" | ||
206 | |||
207 | -static void nios2_pic_cpu_handler(void *opaque, int irq, int level) | ||
208 | -{ | ||
209 | - Nios2CPU *cpu = opaque; | ||
210 | - CPUNios2State *env = &cpu->env; | ||
211 | - CPUState *cs = CPU(cpu); | ||
212 | - int type = irq ? CPU_INTERRUPT_NMI : CPU_INTERRUPT_HARD; | ||
213 | - | ||
214 | - if (type == CPU_INTERRUPT_HARD) { | ||
215 | - env->irq_pending = level; | ||
216 | - | ||
217 | - if (level && (env->regs[CR_STATUS] & CR_STATUS_PIE)) { | ||
218 | - env->irq_pending = 0; | ||
219 | - cpu_interrupt(cs, type); | ||
220 | - } else if (!level) { | ||
221 | - env->irq_pending = 0; | ||
222 | - cpu_reset_interrupt(cs, type); | ||
223 | - } | ||
224 | - } else { | ||
225 | - if (level) { | ||
226 | - cpu_interrupt(cs, type); | ||
227 | - } else { | ||
228 | - cpu_reset_interrupt(cs, type); | ||
229 | - } | ||
230 | - } | ||
231 | -} | ||
232 | - | ||
233 | void nios2_check_interrupts(CPUNios2State *env) | ||
234 | { | ||
235 | if (env->irq_pending && | ||
236 | @@ -XXX,XX +XXX,XX @@ void nios2_check_interrupts(CPUNios2State *env) | ||
237 | cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HARD); | ||
238 | } | ||
34 | } | 239 | } |
35 | + | 240 | - |
36 | +static struct { | 241 | -qemu_irq *nios2_cpu_pic_init(Nios2CPU *cpu) |
37 | + int nregs; | 242 | -{ |
38 | + int interleave; | 243 | - return qemu_allocate_irqs(nios2_pic_cpu_handler, cpu, 2); |
39 | + int spacing; | 244 | -} |
40 | +} const neon_ls_element_type[11] = { | 245 | diff --git a/target/nios2/cpu.c b/target/nios2/cpu.c |
41 | + {1, 4, 1}, | 246 | index XXXXXXX..XXXXXXX 100644 |
42 | + {1, 4, 2}, | 247 | --- a/target/nios2/cpu.c |
43 | + {4, 1, 1}, | 248 | +++ b/target/nios2/cpu.c |
44 | + {2, 2, 2}, | 249 | @@ -XXX,XX +XXX,XX @@ static void nios2_cpu_reset(DeviceState *dev) |
45 | + {1, 3, 1}, | 250 | #endif |
46 | + {1, 3, 2}, | 251 | } |
47 | + {3, 1, 1}, | 252 | |
48 | + {1, 1, 1}, | 253 | +#ifndef CONFIG_USER_ONLY |
49 | + {1, 2, 1}, | 254 | +static void nios2_cpu_set_irq(void *opaque, int irq, int level) |
50 | + {1, 2, 2}, | ||
51 | + {2, 1, 1} | ||
52 | +}; | ||
53 | + | ||
54 | +static void gen_neon_ldst_base_update(DisasContext *s, int rm, int rn, | ||
55 | + int stride) | ||
56 | +{ | 255 | +{ |
57 | + if (rm != 15) { | 256 | + Nios2CPU *cpu = opaque; |
58 | + TCGv_i32 base; | 257 | + CPUNios2State *env = &cpu->env; |
59 | + | 258 | + CPUState *cs = CPU(cpu); |
60 | + base = load_reg(s, rn); | 259 | + |
61 | + if (rm == 13) { | 260 | + env->regs[CR_IPENDING] &= ~(1 << irq); |
62 | + tcg_gen_addi_i32(base, base, stride); | 261 | + env->regs[CR_IPENDING] |= !!level << irq; |
63 | + } else { | 262 | + |
64 | + TCGv_i32 index; | 263 | + env->irq_pending = env->regs[CR_IPENDING] & env->regs[CR_IENABLE]; |
65 | + index = load_reg(s, rm); | 264 | + |
66 | + tcg_gen_add_i32(base, base, index); | 265 | + if (env->irq_pending && (env->regs[CR_STATUS] & CR_STATUS_PIE)) { |
67 | + tcg_temp_free_i32(index); | 266 | + env->irq_pending = 0; |
68 | + } | 267 | + cpu_interrupt(cs, CPU_INTERRUPT_HARD); |
69 | + store_reg(s, rn, base); | 268 | + } else if (!env->irq_pending) { |
269 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | ||
70 | + } | 270 | + } |
71 | +} | 271 | +} |
72 | + | 272 | +#endif |
73 | +static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) | 273 | + |
74 | +{ | 274 | static void nios2_cpu_initfn(Object *obj) |
75 | + /* Neon load/store multiple structures */ | 275 | { |
76 | + int nregs, interleave, spacing, reg, n; | 276 | Nios2CPU *cpu = NIOS2_CPU(obj); |
77 | + MemOp endian = s->be_data; | 277 | @@ -XXX,XX +XXX,XX @@ static void nios2_cpu_initfn(Object *obj) |
78 | + int mmu_idx = get_mem_index(s); | 278 | |
79 | + int size = a->size; | 279 | #if !defined(CONFIG_USER_ONLY) |
80 | + TCGv_i64 tmp64; | 280 | mmu_init(&cpu->env); |
81 | + TCGv_i32 addr, tmp; | 281 | + |
82 | + | ||
83 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
84 | + return false; | ||
85 | + } | ||
86 | + | ||
87 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
88 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
89 | + return false; | ||
90 | + } | ||
91 | + if (a->itype > 10) { | ||
92 | + return false; | ||
93 | + } | ||
94 | + /* Catch UNDEF cases for bad values of align field */ | ||
95 | + switch (a->itype & 0xc) { | ||
96 | + case 4: | ||
97 | + if (a->align >= 2) { | ||
98 | + return false; | ||
99 | + } | ||
100 | + break; | ||
101 | + case 8: | ||
102 | + if (a->align == 3) { | ||
103 | + return false; | ||
104 | + } | ||
105 | + break; | ||
106 | + default: | ||
107 | + break; | ||
108 | + } | ||
109 | + nregs = neon_ls_element_type[a->itype].nregs; | ||
110 | + interleave = neon_ls_element_type[a->itype].interleave; | ||
111 | + spacing = neon_ls_element_type[a->itype].spacing; | ||
112 | + if (size == 3 && (interleave | spacing) != 1) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if (!vfp_access_check(s)) { | ||
117 | + return true; | ||
118 | + } | ||
119 | + | ||
120 | + /* For our purposes, bytes are always little-endian. */ | ||
121 | + if (size == 0) { | ||
122 | + endian = MO_LE; | ||
123 | + } | ||
124 | + /* | 282 | + /* |
125 | + * Consecutive little-endian elements from a single register | 283 | + * These interrupt lines model the IIC (internal interrupt |
126 | + * can be promoted to a larger little-endian operation. | 284 | + * controller). QEMU does not currently support the EIC |
285 | + * (external interrupt controller) -- if we did it would be | ||
286 | + * a separate device in hw/intc with a custom interface to | ||
287 | + * the CPU, and boards using it would not wire up these IRQ lines. | ||
127 | + */ | 288 | + */ |
128 | + if (interleave == 1 && endian == MO_LE) { | 289 | + qdev_init_gpio_in_named(DEVICE(cpu), nios2_cpu_set_irq, "IRQ", 32); |
129 | + size = 3; | 290 | #endif |
130 | + } | ||
131 | + tmp64 = tcg_temp_new_i64(); | ||
132 | + addr = tcg_temp_new_i32(); | ||
133 | + tmp = tcg_const_i32(1 << size); | ||
134 | + load_reg_var(s, addr, a->rn); | ||
135 | + for (reg = 0; reg < nregs; reg++) { | ||
136 | + for (n = 0; n < 8 >> size; n++) { | ||
137 | + int xs; | ||
138 | + for (xs = 0; xs < interleave; xs++) { | ||
139 | + int tt = a->vd + reg + spacing * xs; | ||
140 | + | ||
141 | + if (a->l) { | ||
142 | + gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
143 | + neon_store_element64(tt, n, size, tmp64); | ||
144 | + } else { | ||
145 | + neon_load_element64(tmp64, tt, n, size); | ||
146 | + gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
147 | + } | ||
148 | + tcg_gen_add_i32(addr, addr, tmp); | ||
149 | + } | ||
150 | + } | ||
151 | + } | ||
152 | + tcg_temp_free_i32(addr); | ||
153 | + tcg_temp_free_i32(tmp); | ||
154 | + tcg_temp_free_i64(tmp64); | ||
155 | + | ||
156 | + gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
157 | + return true; | ||
158 | +} | ||
159 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/target/arm/translate.c | ||
162 | +++ b/target/arm/translate.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
164 | } | 291 | } |
165 | 292 | ||
166 | 293 | diff --git a/MAINTAINERS b/MAINTAINERS | |
167 | -static struct { | 294 | index XXXXXXX..XXXXXXX 100644 |
168 | - int nregs; | 295 | --- a/MAINTAINERS |
169 | - int interleave; | 296 | +++ b/MAINTAINERS |
170 | - int spacing; | 297 | @@ -XXX,XX +XXX,XX @@ M: Marek Vasut <marex@denx.de> |
171 | -} const neon_ls_element_type[11] = { | 298 | S: Maintained |
172 | - {1, 4, 1}, | 299 | F: target/nios2/ |
173 | - {1, 4, 2}, | 300 | F: hw/nios2/ |
174 | - {4, 1, 1}, | 301 | -F: hw/intc/nios2_iic.c |
175 | - {2, 2, 2}, | 302 | F: disas/nios2.c |
176 | - {1, 3, 1}, | 303 | F: default-configs/nios2-softmmu.mak |
177 | - {1, 3, 2}, | 304 | |
178 | - {3, 1, 1}, | 305 | diff --git a/hw/intc/meson.build b/hw/intc/meson.build |
179 | - {1, 1, 1}, | 306 | index XXXXXXX..XXXXXXX 100644 |
180 | - {1, 2, 1}, | 307 | --- a/hw/intc/meson.build |
181 | - {1, 2, 2}, | 308 | +++ b/hw/intc/meson.build |
182 | - {2, 1, 1} | 309 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_IBEX', if_true: files('ibex_plic.c')) |
183 | -}; | 310 | specific_ss.add(when: 'CONFIG_IOAPIC', if_true: files('ioapic.c')) |
184 | - | 311 | specific_ss.add(when: 'CONFIG_LOONGSON_LIOINTC', if_true: files('loongson_liointc.c')) |
185 | /* Translate a NEON load/store element instruction. Return nonzero if the | 312 | specific_ss.add(when: 'CONFIG_MIPS_CPS', if_true: files('mips_gic.c')) |
186 | instruction is invalid. */ | 313 | -specific_ss.add(when: 'CONFIG_NIOS2', if_true: files('nios2_iic.c')) |
187 | static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 314 | specific_ss.add(when: 'CONFIG_OMAP', if_true: files('omap_intc.c')) |
188 | { | 315 | specific_ss.add(when: 'CONFIG_OMPIC', if_true: files('ompic.c')) |
189 | int rd, rn, rm; | 316 | specific_ss.add(when: 'CONFIG_OPENPIC_KVM', if_true: files('openpic_kvm.c')) |
190 | - int op; | ||
191 | int nregs; | ||
192 | - int interleave; | ||
193 | - int spacing; | ||
194 | int stride; | ||
195 | int size; | ||
196 | int reg; | ||
197 | int load; | ||
198 | - int n; | ||
199 | int vec_size; | ||
200 | - int mmu_idx; | ||
201 | - MemOp endian; | ||
202 | TCGv_i32 addr; | ||
203 | TCGv_i32 tmp; | ||
204 | - TCGv_i32 tmp2; | ||
205 | - TCGv_i64 tmp64; | ||
206 | |||
207 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
208 | return 1; | ||
209 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
210 | rn = (insn >> 16) & 0xf; | ||
211 | rm = insn & 0xf; | ||
212 | load = (insn & (1 << 21)) != 0; | ||
213 | - endian = s->be_data; | ||
214 | - mmu_idx = get_mem_index(s); | ||
215 | if ((insn & (1 << 23)) == 0) { | ||
216 | - /* Load store all elements. */ | ||
217 | - op = (insn >> 8) & 0xf; | ||
218 | - size = (insn >> 6) & 3; | ||
219 | - if (op > 10) | ||
220 | - return 1; | ||
221 | - /* Catch UNDEF cases for bad values of align field */ | ||
222 | - switch (op & 0xc) { | ||
223 | - case 4: | ||
224 | - if (((insn >> 5) & 1) == 1) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 8: | ||
229 | - if (((insn >> 4) & 3) == 3) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - break; | ||
235 | - } | ||
236 | - nregs = neon_ls_element_type[op].nregs; | ||
237 | - interleave = neon_ls_element_type[op].interleave; | ||
238 | - spacing = neon_ls_element_type[op].spacing; | ||
239 | - if (size == 3 && (interleave | spacing) != 1) { | ||
240 | - return 1; | ||
241 | - } | ||
242 | - /* For our purposes, bytes are always little-endian. */ | ||
243 | - if (size == 0) { | ||
244 | - endian = MO_LE; | ||
245 | - } | ||
246 | - /* Consecutive little-endian elements from a single register | ||
247 | - * can be promoted to a larger little-endian operation. | ||
248 | - */ | ||
249 | - if (interleave == 1 && endian == MO_LE) { | ||
250 | - size = 3; | ||
251 | - } | ||
252 | - tmp64 = tcg_temp_new_i64(); | ||
253 | - addr = tcg_temp_new_i32(); | ||
254 | - tmp2 = tcg_const_i32(1 << size); | ||
255 | - load_reg_var(s, addr, rn); | ||
256 | - for (reg = 0; reg < nregs; reg++) { | ||
257 | - for (n = 0; n < 8 >> size; n++) { | ||
258 | - int xs; | ||
259 | - for (xs = 0; xs < interleave; xs++) { | ||
260 | - int tt = rd + reg + spacing * xs; | ||
261 | - | ||
262 | - if (load) { | ||
263 | - gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
264 | - neon_store_element64(tt, n, size, tmp64); | ||
265 | - } else { | ||
266 | - neon_load_element64(tmp64, tt, n, size); | ||
267 | - gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
268 | - } | ||
269 | - tcg_gen_add_i32(addr, addr, tmp2); | ||
270 | - } | ||
271 | - } | ||
272 | - } | ||
273 | - tcg_temp_free_i32(addr); | ||
274 | - tcg_temp_free_i32(tmp2); | ||
275 | - tcg_temp_free_i64(tmp64); | ||
276 | - stride = nregs * interleave * 8; | ||
277 | + /* Load store all elements -- handled already by decodetree */ | ||
278 | + return 1; | ||
279 | } else { | ||
280 | size = (insn >> 10) & 3; | ||
281 | if (size == 3) { | ||
282 | -- | 317 | -- |
283 | 2.20.1 | 318 | 2.20.1 |
284 | 319 | ||
285 | 320 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | The function nios2_check_interrupts)() looks only at CPU-internal |
---|---|---|---|
2 | state; it belongs in target/nios2, not hw/nios2. Move it into the | ||
3 | same file as its only caller, so it can just be local to that file. | ||
2 | 4 | ||
3 | Add support for SD. | 5 | This removes the only remaining code from cpu_pic.c, so we can delete |
6 | that file entirely. | ||
4 | 7 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 10 | Message-id: 20201129174022.26530-3-peter.maydell@linaro.org |
9 | Message-id: 20200427181649.26851-9-edgar.iglesias@gmail.com | 11 | Reviewed-by: Wentong Wu <wentong.wu@intel.com> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Tested-by: Wentong Wu <wentong.wu@intel.com> |
11 | --- | 13 | --- |
12 | include/hw/arm/xlnx-versal.h | 12 ++++++++++++ | 14 | target/nios2/cpu.h | 2 -- |
13 | hw/arm/xlnx-versal.c | 31 +++++++++++++++++++++++++++++++ | 15 | hw/nios2/cpu_pic.c | 36 ------------------------------------ |
14 | 2 files changed, 43 insertions(+) | 16 | target/nios2/op_helper.c | 9 +++++++++ |
17 | hw/nios2/meson.build | 2 +- | ||
18 | 4 files changed, 10 insertions(+), 39 deletions(-) | ||
19 | delete mode 100644 hw/nios2/cpu_pic.c | ||
15 | 20 | ||
16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 21 | diff --git a/target/nios2/cpu.h b/target/nios2/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-versal.h | 23 | --- a/target/nios2/cpu.h |
19 | +++ b/include/hw/arm/xlnx-versal.h | 24 | +++ b/target/nios2/cpu.h |
25 | @@ -XXX,XX +XXX,XX @@ void nios2_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, | ||
26 | MMUAccessType access_type, | ||
27 | int mmu_idx, uintptr_t retaddr); | ||
28 | |||
29 | -void nios2_check_interrupts(CPUNios2State *env); | ||
30 | - | ||
31 | void do_nios2_semihosting(CPUNios2State *env); | ||
32 | |||
33 | #define CPU_RESOLVING_TYPE TYPE_NIOS2_CPU | ||
34 | diff --git a/hw/nios2/cpu_pic.c b/hw/nios2/cpu_pic.c | ||
35 | deleted file mode 100644 | ||
36 | index XXXXXXX..XXXXXXX | ||
37 | --- a/hw/nios2/cpu_pic.c | ||
38 | +++ /dev/null | ||
20 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ |
21 | 40 | -/* | |
22 | #include "hw/sysbus.h" | 41 | - * Altera Nios2 CPU PIC |
23 | #include "hw/arm/boot.h" | 42 | - * |
24 | +#include "hw/sd/sdhci.h" | 43 | - * Copyright (c) 2016 Marek Vasut <marek.vasut@gmail.com> |
25 | #include "hw/intc/arm_gicv3.h" | 44 | - * |
26 | #include "hw/char/pl011.h" | 45 | - * This library is free software; you can redistribute it and/or |
27 | #include "hw/dma/xlnx-zdma.h" | 46 | - * modify it under the terms of the GNU Lesser General Public |
28 | @@ -XXX,XX +XXX,XX @@ | 47 | - * License as published by the Free Software Foundation; either |
29 | #define XLNX_VERSAL_NR_UARTS 2 | 48 | - * version 2.1 of the License, or (at your option) any later version. |
30 | #define XLNX_VERSAL_NR_GEMS 2 | 49 | - * |
31 | #define XLNX_VERSAL_NR_ADMAS 8 | 50 | - * This library is distributed in the hope that it will be useful, |
32 | +#define XLNX_VERSAL_NR_SDS 2 | 51 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of |
33 | #define XLNX_VERSAL_NR_IRQS 192 | 52 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
34 | 53 | - * Lesser General Public License for more details. | |
35 | typedef struct Versal { | 54 | - * |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 55 | - * You should have received a copy of the GNU Lesser General Public |
37 | } iou; | 56 | - * License along with this library; if not, see |
38 | } lpd; | 57 | - * <http://www.gnu.org/licenses/lgpl-2.1.html> |
39 | 58 | - */ | |
40 | + /* The Platform Management Controller subsystem. */ | 59 | - |
41 | + struct { | 60 | -#include "qemu/osdep.h" |
42 | + struct { | 61 | -#include "cpu.h" |
43 | + SDHCIState sd[XLNX_VERSAL_NR_SDS]; | 62 | -#include "hw/irq.h" |
44 | + } iou; | 63 | - |
45 | + } pmc; | 64 | -#include "qemu/config-file.h" |
46 | + | 65 | - |
47 | struct { | 66 | -#include "boot.h" |
48 | MemoryRegion *mr_ddr; | 67 | - |
49 | uint32_t psci_conduit; | 68 | -void nios2_check_interrupts(CPUNios2State *env) |
50 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 69 | -{ |
51 | #define VERSAL_GEM1_IRQ_0 58 | 70 | - if (env->irq_pending && |
52 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | 71 | - (env->regs[CR_STATUS] & CR_STATUS_PIE)) { |
53 | #define VERSAL_ADMA_IRQ_0 60 | 72 | - env->irq_pending = 0; |
54 | +#define VERSAL_SD0_IRQ_0 126 | 73 | - cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HARD); |
55 | 74 | - } | |
56 | /* Architecturally reserved IRQs suitable for virtualization. */ | 75 | -} |
57 | #define VERSAL_RSVD_IRQ_FIRST 111 | 76 | diff --git a/target/nios2/op_helper.c b/target/nios2/op_helper.c |
58 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
59 | #define MM_FPD_CRF 0xfd1a0000U | ||
60 | #define MM_FPD_CRF_SIZE 0x140000 | ||
61 | |||
62 | +#define MM_PMC_SD0 0xf1040000U | ||
63 | +#define MM_PMC_SD0_SIZE 0x10000 | ||
64 | #define MM_PMC_CRP 0xf1260000U | ||
65 | #define MM_PMC_CRP_SIZE 0x10000 | ||
66 | #endif | ||
67 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | 77 | index XXXXXXX..XXXXXXX 100644 |
69 | --- a/hw/arm/xlnx-versal.c | 78 | --- a/target/nios2/op_helper.c |
70 | +++ b/hw/arm/xlnx-versal.c | 79 | +++ b/target/nios2/op_helper.c |
71 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | 80 | @@ -XXX,XX +XXX,XX @@ void helper_mmu_write(CPUNios2State *env, uint32_t rn, uint32_t v) |
72 | } | 81 | mmu_write(env, rn, v); |
73 | } | 82 | } |
74 | 83 | ||
75 | +#define SDHCI_CAPABILITIES 0x280737ec6481 /* Same as on ZynqMP. */ | 84 | +static void nios2_check_interrupts(CPUNios2State *env) |
76 | +static void versal_create_sds(Versal *s, qemu_irq *pic) | ||
77 | +{ | 85 | +{ |
78 | + int i; | 86 | + if (env->irq_pending && |
79 | + | 87 | + (env->regs[CR_STATUS] & CR_STATUS_PIE)) { |
80 | + for (i = 0; i < ARRAY_SIZE(s->pmc.iou.sd); i++) { | 88 | + env->irq_pending = 0; |
81 | + DeviceState *dev; | 89 | + cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HARD); |
82 | + MemoryRegion *mr; | ||
83 | + | ||
84 | + sysbus_init_child_obj(OBJECT(s), "sd[*]", | ||
85 | + &s->pmc.iou.sd[i], sizeof(s->pmc.iou.sd[i]), | ||
86 | + TYPE_SYSBUS_SDHCI); | ||
87 | + dev = DEVICE(&s->pmc.iou.sd[i]); | ||
88 | + | ||
89 | + object_property_set_uint(OBJECT(dev), | ||
90 | + 3, "sd-spec-version", &error_fatal); | ||
91 | + object_property_set_uint(OBJECT(dev), SDHCI_CAPABILITIES, "capareg", | ||
92 | + &error_fatal); | ||
93 | + object_property_set_uint(OBJECT(dev), UHS_I, "uhs", &error_fatal); | ||
94 | + qdev_init_nofail(dev); | ||
95 | + | ||
96 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
97 | + memory_region_add_subregion(&s->mr_ps, | ||
98 | + MM_PMC_SD0 + i * MM_PMC_SD0_SIZE, mr); | ||
99 | + | ||
100 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, | ||
101 | + pic[VERSAL_SD0_IRQ_0 + i * 2]); | ||
102 | + } | 90 | + } |
103 | +} | 91 | +} |
104 | + | 92 | + |
105 | /* This takes the board allocated linear DDR memory and creates aliases | 93 | void helper_check_interrupts(CPUNios2State *env) |
106 | * for each split DDR range/aperture on the Versal address map. | 94 | { |
107 | */ | 95 | qemu_mutex_lock_iothread(); |
108 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | 96 | diff --git a/hw/nios2/meson.build b/hw/nios2/meson.build |
109 | versal_create_uarts(s, pic); | 97 | index XXXXXXX..XXXXXXX 100644 |
110 | versal_create_gems(s, pic); | 98 | --- a/hw/nios2/meson.build |
111 | versal_create_admas(s, pic); | 99 | +++ b/hw/nios2/meson.build |
112 | + versal_create_sds(s, pic); | 100 | @@ -XXX,XX +XXX,XX @@ |
113 | versal_map_ddr(s); | 101 | nios2_ss = ss.source_set() |
114 | versal_unimp(s); | 102 | -nios2_ss.add(files('boot.c', 'cpu_pic.c')) |
103 | +nios2_ss.add(files('boot.c')) | ||
104 | nios2_ss.add(when: 'CONFIG_NIOS2_10M50', if_true: files('10m50_devboard.c')) | ||
105 | nios2_ss.add(when: 'CONFIG_NIOS2_GENERIC_NOMMU', if_true: files('generic_nommu.c')) | ||
115 | 106 | ||
116 | -- | 107 | -- |
117 | 2.20.1 | 108 | 2.20.1 |
118 | 109 | ||
119 | 110 | diff view generated by jsdifflib |
1 | Convert VCMLA (scalar) in the 2reg-scalar-ext group to decodetree. | 1 | In nios2_cpu_set_irq(), use deposit32() rather than raw shift-and-mask |
---|---|---|---|
2 | operations to set the appropriate bit in the ipending register. | ||
2 | 3 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
5 | Message-id: 20200430181003.21682-9-peter.maydell@linaro.org | 6 | Message-id: 20201129174022.26530-4-peter.maydell@linaro.org |
6 | --- | 7 | --- |
7 | target/arm/neon-shared.decode | 5 +++++ | 8 | target/nios2/cpu.c | 3 +-- |
8 | target/arm/translate-neon.inc.c | 40 +++++++++++++++++++++++++++++++++ | 9 | 1 file changed, 1 insertion(+), 2 deletions(-) |
9 | target/arm/translate.c | 26 +-------------------- | ||
10 | 3 files changed, 46 insertions(+), 25 deletions(-) | ||
11 | 10 | ||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | 11 | diff --git a/target/nios2/cpu.c b/target/nios2/cpu.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/neon-shared.decode | 13 | --- a/target/nios2/cpu.c |
15 | +++ b/target/arm/neon-shared.decode | 14 | +++ b/target/nios2/cpu.c |
16 | @@ -XXX,XX +XXX,XX @@ VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ | 15 | @@ -XXX,XX +XXX,XX @@ static void nios2_cpu_set_irq(void *opaque, int irq, int level) |
17 | vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 | 16 | CPUNios2State *env = &cpu->env; |
18 | VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ | 17 | CPUState *cs = CPU(cpu); |
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 | 18 | |
20 | + | 19 | - env->regs[CR_IPENDING] &= ~(1 << irq); |
21 | +VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | 20 | - env->regs[CR_IPENDING] |= !!level << irq; |
22 | + vn=%vn_dp vd=%vd_dp size=0 | 21 | + env->regs[CR_IPENDING] = deposit32(env->regs[CR_IPENDING], irq, 1, !!level); |
23 | +VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | 22 | |
24 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | 23 | env->irq_pending = env->regs[CR_IPENDING] & env->regs[CR_IENABLE]; |
25 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-neon.inc.c | ||
28 | +++ b/target/arm/translate-neon.inc.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
30 | gen_helper_gvec_fmlal_a32); | ||
31 | return true; | ||
32 | } | ||
33 | + | ||
34 | +static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) | ||
35 | +{ | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
37 | + int opr_sz; | ||
38 | + TCGv_ptr fpst; | ||
39 | + | ||
40 | + if (!dc_isar_feature(aa32_vcma, s)) { | ||
41 | + return false; | ||
42 | + } | ||
43 | + if (a->size == 0 && !dc_isar_feature(aa32_fp16_arith, s)) { | ||
44 | + return false; | ||
45 | + } | ||
46 | + | ||
47 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
48 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
49 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if ((a->vd | a->vn) & a->q) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (!vfp_access_check(s)) { | ||
58 | + return true; | ||
59 | + } | ||
60 | + | ||
61 | + fn_gvec_ptr = (a->size ? gen_helper_gvec_fcmlas_idx | ||
62 | + : gen_helper_gvec_fcmlah_idx); | ||
63 | + opr_sz = (1 + a->q) * 8; | ||
64 | + fpst = get_fpstatus_ptr(1); | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(1, a->vn), | ||
67 | + vfp_reg_offset(1, a->vm), | ||
68 | + fpst, opr_sz, opr_sz, | ||
69 | + (a->index << 2) | a->rot, fn_gvec_ptr); | ||
70 | + tcg_temp_free_ptr(fpst); | ||
71 | + return true; | ||
72 | +} | ||
73 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/target/arm/translate.c | ||
76 | +++ b/target/arm/translate.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
78 | bool is_long = false, q = extract32(insn, 6, 1); | ||
79 | bool ptr_is_env = false; | ||
80 | |||
81 | - if ((insn & 0xff000f10) == 0xfe000800) { | ||
82 | - /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | ||
83 | - int rot = extract32(insn, 20, 2); | ||
84 | - int size = extract32(insn, 23, 1); | ||
85 | - int index; | ||
86 | - | ||
87 | - if (!dc_isar_feature(aa32_vcma, s)) { | ||
88 | - return 1; | ||
89 | - } | ||
90 | - if (size == 0) { | ||
91 | - if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
92 | - return 1; | ||
93 | - } | ||
94 | - /* For fp16, rm is just Vm, and index is M. */ | ||
95 | - rm = extract32(insn, 0, 4); | ||
96 | - index = extract32(insn, 5, 1); | ||
97 | - } else { | ||
98 | - /* For fp32, rm is the usual M:Vm, and index is 0. */ | ||
99 | - VFP_DREG_M(rm, insn); | ||
100 | - index = 0; | ||
101 | - } | ||
102 | - data = (index << 2) | rot; | ||
103 | - fn_gvec_ptr = (size ? gen_helper_gvec_fcmlas_idx | ||
104 | - : gen_helper_gvec_fcmlah_idx); | ||
105 | - } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
106 | + if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
107 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
108 | int u = extract32(insn, 4, 1); | ||
109 | 24 | ||
110 | -- | 25 | -- |
111 | 2.20.1 | 26 | 2.20.1 |
112 | 27 | ||
113 | 28 | diff view generated by jsdifflib |
1 | Convert the Neon 3-reg-same VADD and VSUB insns to decodetree. | 1 | In rom_check_and_register_reset() we detect overlaps by looking at |
---|---|---|---|
2 | whether the ROM blob we're currently examining is in the same address | ||
3 | space and starts before the previous ROM blob ends. (This works | ||
4 | because the ROM list is kept sorted in order by AddressSpace and then | ||
5 | by address.) | ||
2 | 6 | ||
3 | Note that we don't need the neon_3r_sizes[op] check here because all | 7 | Instead of keeping the AddressSpace and last address of the previous ROM |
4 | size values are OK for VADD and VSUB; we'll add this when we convert | 8 | blob in local variables, just keep a pointer to it. |
5 | the first insn that has size restrictions. | ||
6 | 9 | ||
7 | For this we need one of the GVecGen*Fn typedefs currently in | 10 | This will allow us to print more useful information when we do detect |
8 | translate-a64.h; move them all to translate.h as a block so they | 11 | an overlap. |
9 | are visible to the 32-bit decoder. | ||
10 | 12 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20200430181003.21682-15-peter.maydell@linaro.org | 15 | Message-id: 20201129203923.10622-2-peter.maydell@linaro.org |
14 | --- | 16 | --- |
15 | target/arm/translate-a64.h | 9 -------- | 17 | hw/core/loader.c | 23 +++++++++++++++-------- |
16 | target/arm/translate.h | 9 ++++++++ | 18 | 1 file changed, 15 insertions(+), 8 deletions(-) |
17 | target/arm/neon-dp.decode | 17 +++++++++++++++ | ||
18 | target/arm/translate-neon.inc.c | 38 +++++++++++++++++++++++++++++++++ | ||
19 | target/arm/translate.c | 14 ++++-------- | ||
20 | 5 files changed, 68 insertions(+), 19 deletions(-) | ||
21 | 19 | ||
22 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | 20 | diff --git a/hw/core/loader.c b/hw/core/loader.c |
23 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/translate-a64.h | 22 | --- a/hw/core/loader.c |
25 | +++ b/target/arm/translate-a64.h | 23 | +++ b/hw/core/loader.c |
26 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) | 24 | @@ -XXX,XX +XXX,XX @@ static void rom_reset(void *unused) |
27 | 25 | } | |
28 | bool disas_sve(DisasContext *, uint32_t); | ||
29 | |||
30 | -/* Note that the gvec expanders operate on offsets + sizes. */ | ||
31 | -typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
32 | -typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
33 | - uint32_t, uint32_t); | ||
34 | -typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
35 | - uint32_t, uint32_t, uint32_t); | ||
36 | -typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
37 | - uint32_t, uint32_t, uint32_t); | ||
38 | - | ||
39 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ | ||
40 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate.h | ||
43 | +++ b/target/arm/translate.h | ||
44 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | ||
45 | #define dc_isar_feature(name, ctx) \ | ||
46 | ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); }) | ||
47 | |||
48 | +/* Note that the gvec expanders operate on offsets + sizes. */ | ||
49 | +typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
50 | +typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
51 | + uint32_t, uint32_t); | ||
52 | +typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
53 | + uint32_t, uint32_t, uint32_t); | ||
54 | +typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
55 | + uint32_t, uint32_t, uint32_t); | ||
56 | + | ||
57 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
58 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/neon-dp.decode | ||
61 | +++ b/target/arm/neon-dp.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | # | ||
64 | # This file is processed by scripts/decodetree.py | ||
65 | # | ||
66 | +# VFP/Neon register fields; same as vfp.decode | ||
67 | +%vm_dp 5:1 0:4 | ||
68 | +%vn_dp 7:1 16:4 | ||
69 | +%vd_dp 22:1 12:4 | ||
70 | |||
71 | # Encodings for Neon data processing instructions where the T32 encoding | ||
72 | # is a simple transformation of the A32 encoding. | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | # 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
75 | # This file works on the A32 encoding only; calling code for T32 has to | ||
76 | # transform the insn into the A32 version first. | ||
77 | + | ||
78 | +###################################################################### | ||
79 | +# 3-reg-same grouping: | ||
80 | +# 1111 001 U 0 D sz:2 Vn:4 Vd:4 opc:4 N Q M op Vm:4 | ||
81 | +###################################################################### | ||
82 | + | ||
83 | +&3same vm vn vd q size | ||
84 | + | ||
85 | +@3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
86 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
87 | + | ||
88 | +VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
89 | +VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
90 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/translate-neon.inc.c | ||
93 | +++ b/target/arm/translate-neon.inc.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
95 | |||
96 | return true; | ||
97 | } | 26 | } |
98 | + | 27 | |
99 | +static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | 28 | +/* Return true if two consecutive ROMs in the ROM list overlap */ |
29 | +static bool roms_overlap(Rom *last_rom, Rom *this_rom) | ||
100 | +{ | 30 | +{ |
101 | + int vec_size = a->q ? 16 : 8; | 31 | + if (!last_rom) { |
102 | + int rd_ofs = neon_reg_offset(a->vd, 0); | ||
103 | + int rn_ofs = neon_reg_offset(a->vn, 0); | ||
104 | + int rm_ofs = neon_reg_offset(a->vm, 0); | ||
105 | + | ||
106 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
107 | + return false; | 32 | + return false; |
108 | + } | 33 | + } |
109 | + | 34 | + return last_rom->as == this_rom->as && |
110 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | 35 | + last_rom->addr + last_rom->romsize > this_rom->addr; |
111 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
112 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + | ||
120 | + if (!vfp_access_check(s)) { | ||
121 | + return true; | ||
122 | + } | ||
123 | + | ||
124 | + fn(a->size, rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
125 | + return true; | ||
126 | +} | 36 | +} |
127 | + | 37 | + |
128 | +#define DO_3SAME(INSN, FUNC) \ | 38 | int rom_check_and_register_reset(void) |
129 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | 39 | { |
130 | + { \ | 40 | - hwaddr addr = 0; |
131 | + return do_3same(s, a, FUNC); \ | 41 | MemoryRegionSection section; |
132 | + } | 42 | - Rom *rom; |
133 | + | 43 | - AddressSpace *as = NULL; |
134 | +DO_3SAME(VADD, tcg_gen_gvec_add) | 44 | + Rom *rom, *last_rom = NULL; |
135 | +DO_3SAME(VSUB, tcg_gen_gvec_sub) | 45 | |
136 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 46 | QTAILQ_FOREACH(rom, &roms, next) { |
137 | index XXXXXXX..XXXXXXX 100644 | 47 | if (rom->fw_file) { |
138 | --- a/target/arm/translate.c | 48 | continue; |
139 | +++ b/target/arm/translate.c | 49 | } |
140 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 50 | if (!rom->mr) { |
51 | - if ((addr > rom->addr) && (as == rom->as)) { | ||
52 | + if (roms_overlap(last_rom, rom)) { | ||
53 | fprintf(stderr, "rom: requested regions overlap " | ||
54 | "(rom %s. free=0x" TARGET_FMT_plx | ||
55 | ", addr=0x" TARGET_FMT_plx ")\n", | ||
56 | - rom->name, addr, rom->addr); | ||
57 | + rom->name, last_rom->addr + last_rom->romsize, | ||
58 | + rom->addr); | ||
59 | return -1; | ||
141 | } | 60 | } |
142 | return 0; | 61 | - addr = rom->addr; |
143 | 62 | - addr += rom->romsize; | |
144 | - case NEON_3R_VADD_VSUB: | 63 | - as = rom->as; |
145 | - if (u) { | 64 | + last_rom = rom; |
146 | - tcg_gen_gvec_sub(size, rd_ofs, rn_ofs, rm_ofs, | ||
147 | - vec_size, vec_size); | ||
148 | - } else { | ||
149 | - tcg_gen_gvec_add(size, rd_ofs, rn_ofs, rm_ofs, | ||
150 | - vec_size, vec_size); | ||
151 | - } | ||
152 | - return 0; | ||
153 | - | ||
154 | case NEON_3R_VQADD: | ||
155 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
156 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
157 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
158 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
159 | u ? &ushl_op[size] : &sshl_op[size]); | ||
160 | return 0; | ||
161 | + | ||
162 | + case NEON_3R_VADD_VSUB: | ||
163 | + /* Already handled by decodetree */ | ||
164 | + return 1; | ||
165 | } | 65 | } |
166 | 66 | section = memory_region_find(rom->mr ? rom->mr : get_system_memory(), | |
167 | if (size == 3) { | 67 | rom->addr, 1); |
168 | -- | 68 | -- |
169 | 2.20.1 | 69 | 2.20.1 |
170 | 70 | ||
171 | 71 | diff view generated by jsdifflib |
1 | Convert the Neon VMUL, VMLA, VMLS and VSHL insns in the | 1 | In rom_check_and_register_reset() we report to the user if there is |
---|---|---|---|
2 | 3-reg-same grouping to decodetree. | 2 | a "ROM region overlap". This has a couple of problems: |
3 | * the reported information is not very easy to intepret | ||
4 | * the function just prints the overlap to stderr (and relies on | ||
5 | its single callsite in vl.c to do an error_report() and exit) | ||
6 | * only the first overlap encountered is diagnosed | ||
7 | |||
8 | Make this function use error_report() and error_printf() and | ||
9 | report a more user-friendly report with all the overlaps | ||
10 | diagnosed. | ||
11 | |||
12 | Sample old output: | ||
13 | |||
14 | rom: requested regions overlap (rom dtb. free=0x0000000000008000, addr=0x0000000000000000) | ||
15 | qemu-system-aarch64: rom check and register reset failed | ||
16 | |||
17 | Sample new output: | ||
18 | |||
19 | qemu-system-aarch64: Some ROM regions are overlapping | ||
20 | These ROM regions might have been loaded by direct user request or by default. | ||
21 | They could be BIOS/firmware images, a guest kernel, initrd or some other file loaded into guest memory. | ||
22 | Check whether you intended to load all this guest code, and whether it has been built to load to the correct addresses. | ||
23 | |||
24 | The following two regions overlap (in the cpu-memory-0 address space): | ||
25 | phdr #0: /home/petmay01/linaro/qemu-misc-tests/ldmia-fault.axf (addresses 0x0000000000000000 - 0x0000000000008000) | ||
26 | dtb (addresses 0x0000000000000000 - 0x0000000000100000) | ||
27 | |||
28 | The following two regions overlap (in the cpu-memory-0 address space): | ||
29 | phdr #1: /home/petmay01/linaro/qemu-misc-tests/bad-psci-call.axf (addresses 0x0000000040000000 - 0x0000000040000010) | ||
30 | phdr #0: /home/petmay01/linaro/qemu-misc-tests/bp-test.elf (addresses 0x0000000040000000 - 0x0000000040000020) | ||
3 | 31 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 33 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-20-peter.maydell@linaro.org | 34 | Message-id: 20201129203923.10622-3-peter.maydell@linaro.org |
7 | --- | 35 | --- |
8 | target/arm/neon-dp.decode | 9 +++++++ | 36 | hw/core/loader.c | 48 ++++++++++++++++++++++++++++++++++++++++++------ |
9 | target/arm/translate-neon.inc.c | 44 +++++++++++++++++++++++++++++++++ | 37 | softmmu/vl.c | 1 - |
10 | target/arm/translate.c | 28 +++------------------ | 38 | 2 files changed, 42 insertions(+), 7 deletions(-) |
11 | 3 files changed, 56 insertions(+), 25 deletions(-) | ||
12 | 39 | ||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 40 | diff --git a/hw/core/loader.c b/hw/core/loader.c |
14 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/neon-dp.decode | 42 | --- a/hw/core/loader.c |
16 | +++ b/target/arm/neon-dp.decode | 43 | +++ b/hw/core/loader.c |
17 | @@ -XXX,XX +XXX,XX @@ VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | 44 | @@ -XXX,XX +XXX,XX @@ static bool roms_overlap(Rom *last_rom, Rom *this_rom) |
18 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | 45 | last_rom->addr + last_rom->romsize > this_rom->addr; |
19 | VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same | 46 | } |
20 | 47 | ||
21 | +VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same | 48 | +static const char *rom_as_name(Rom *rom) |
22 | +VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same | ||
23 | + | ||
24 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | ||
25 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
26 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
27 | @@ -XXX,XX +XXX,XX @@ VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
28 | |||
29 | VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | ||
30 | VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | ||
31 | + | ||
32 | +VMLA_3s 1111 001 0 0 . .. .... .... 1001 . . . 0 .... @3same | ||
33 | +VMLS_3s 1111 001 1 0 . .. .... .... 1001 . . . 0 .... @3same | ||
34 | + | ||
35 | +VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same | ||
36 | +VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
42 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
44 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
45 | +DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) | ||
46 | |||
47 | #define DO_3SAME_CMP(INSN, COND) \ | ||
48 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
50 | DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
51 | DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
52 | DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
53 | + | ||
54 | +static void gen_VMUL_p_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
55 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
56 | +{ | 49 | +{ |
57 | + tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, | 50 | + const char *name = rom->as ? rom->as->name : NULL; |
58 | + 0, gen_helper_gvec_pmul_b); | 51 | + return name ?: "anonymous"; |
59 | +} | 52 | +} |
60 | + | 53 | + |
61 | +static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) | 54 | +static void rom_print_overlap_error_header(void) |
62 | +{ | 55 | +{ |
63 | + if (a->size != 0) { | 56 | + error_report("Some ROM regions are overlapping"); |
64 | + return false; | 57 | + error_printf( |
65 | + } | 58 | + "These ROM regions might have been loaded by " |
66 | + return do_3same(s, a, gen_VMUL_p_3s); | 59 | + "direct user request or by default.\n" |
60 | + "They could be BIOS/firmware images, a guest kernel, " | ||
61 | + "initrd or some other file loaded into guest memory.\n" | ||
62 | + "Check whether you intended to load all this guest code, and " | ||
63 | + "whether it has been built to load to the correct addresses.\n"); | ||
67 | +} | 64 | +} |
68 | + | 65 | + |
69 | +#define DO_3SAME_GVEC3_NO_SZ_3(INSN, OPARRAY) \ | 66 | +static void rom_print_one_overlap_error(Rom *last_rom, Rom *rom) |
70 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | 67 | +{ |
71 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | 68 | + error_printf( |
72 | + uint32_t oprsz, uint32_t maxsz) \ | 69 | + "\nThe following two regions overlap (in the %s address space):\n", |
73 | + { \ | 70 | + rom_as_name(rom)); |
74 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ | 71 | + error_printf( |
75 | + oprsz, maxsz, &OPARRAY[vece]); \ | 72 | + " %s (addresses 0x" TARGET_FMT_plx " - 0x" TARGET_FMT_plx ")\n", |
76 | + } \ | 73 | + last_rom->name, last_rom->addr, last_rom->addr + last_rom->romsize); |
77 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | 74 | + error_printf( |
75 | + " %s (addresses 0x" TARGET_FMT_plx " - 0x" TARGET_FMT_plx ")\n", | ||
76 | + rom->name, rom->addr, rom->addr + rom->romsize); | ||
77 | +} | ||
78 | + | 78 | + |
79 | int rom_check_and_register_reset(void) | ||
80 | { | ||
81 | MemoryRegionSection section; | ||
82 | Rom *rom, *last_rom = NULL; | ||
83 | + bool found_overlap = false; | ||
84 | |||
85 | QTAILQ_FOREACH(rom, &roms, next) { | ||
86 | if (rom->fw_file) { | ||
87 | @@ -XXX,XX +XXX,XX @@ int rom_check_and_register_reset(void) | ||
88 | } | ||
89 | if (!rom->mr) { | ||
90 | if (roms_overlap(last_rom, rom)) { | ||
91 | - fprintf(stderr, "rom: requested regions overlap " | ||
92 | - "(rom %s. free=0x" TARGET_FMT_plx | ||
93 | - ", addr=0x" TARGET_FMT_plx ")\n", | ||
94 | - rom->name, last_rom->addr + last_rom->romsize, | ||
95 | - rom->addr); | ||
96 | - return -1; | ||
97 | + if (!found_overlap) { | ||
98 | + found_overlap = true; | ||
99 | + rom_print_overlap_error_header(); | ||
100 | + } | ||
101 | + rom_print_one_overlap_error(last_rom, rom); | ||
102 | + /* Keep going through the list so we report all overlaps */ | ||
103 | } | ||
104 | last_rom = rom; | ||
105 | } | ||
106 | @@ -XXX,XX +XXX,XX @@ int rom_check_and_register_reset(void) | ||
107 | rom->isrom = int128_nz(section.size) && memory_region_is_rom(section.mr); | ||
108 | memory_region_unref(section.mr); | ||
109 | } | ||
110 | + if (found_overlap) { | ||
111 | + return -1; | ||
112 | + } | ||
79 | + | 113 | + |
80 | +DO_3SAME_GVEC3_NO_SZ_3(VMLA, mla_op) | 114 | qemu_register_reset(rom_reset, NULL); |
81 | +DO_3SAME_GVEC3_NO_SZ_3(VMLS, mls_op) | 115 | roms_loaded = 1; |
82 | + | 116 | return 0; |
83 | +#define DO_3SAME_GVEC3_SHIFT(INSN, OPARRAY) \ | 117 | diff --git a/softmmu/vl.c b/softmmu/vl.c |
84 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
85 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
86 | + uint32_t oprsz, uint32_t maxsz) \ | ||
87 | + { \ | ||
88 | + /* Note the operation is vshl vd,vm,vn */ \ | ||
89 | + tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, \ | ||
90 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
91 | + } \ | ||
92 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
93 | + | ||
94 | +DO_3SAME_GVEC3_SHIFT(VSHL_S, sshl_op) | ||
95 | +DO_3SAME_GVEC3_SHIFT(VSHL_U, ushl_op) | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | 118 | index XXXXXXX..XXXXXXX 100644 |
98 | --- a/target/arm/translate.c | 119 | --- a/softmmu/vl.c |
99 | +++ b/target/arm/translate.c | 120 | +++ b/softmmu/vl.c |
100 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 121 | @@ -XXX,XX +XXX,XX @@ static void qemu_machine_creation_done(void) |
101 | } | 122 | qemu_run_machine_init_done_notifiers(); |
102 | return 1; | 123 | |
103 | 124 | if (rom_check_and_register_reset() != 0) { | |
104 | - case NEON_3R_VMUL: /* VMUL */ | 125 | - error_report("rom check and register reset failed"); |
105 | - if (u) { | 126 | exit(1); |
106 | - /* Polynomial case allows only P8. */ | 127 | } |
107 | - if (size != 0) { | 128 | |
108 | - return 1; | ||
109 | - } | ||
110 | - tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | - 0, gen_helper_gvec_pmul_b); | ||
112 | - } else { | ||
113 | - tcg_gen_gvec_mul(size, rd_ofs, rn_ofs, rm_ofs, | ||
114 | - vec_size, vec_size); | ||
115 | - } | ||
116 | - return 0; | ||
117 | - | ||
118 | - case NEON_3R_VML: /* VMLA, VMLS */ | ||
119 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
120 | - u ? &mls_op[size] : &mla_op[size]); | ||
121 | - return 0; | ||
122 | - | ||
123 | - case NEON_3R_VSHL: | ||
124 | - /* Note the operation is vshl vd,vm,vn */ | ||
125 | - tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
126 | - u ? &ushl_op[size] : &sshl_op[size]); | ||
127 | - return 0; | ||
128 | - | ||
129 | case NEON_3R_VADD_VSUB: | ||
130 | case NEON_3R_LOGIC: | ||
131 | case NEON_3R_VMAX: | ||
132 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
133 | case NEON_3R_VCGE: | ||
134 | case NEON_3R_VQADD: | ||
135 | case NEON_3R_VQSUB: | ||
136 | + case NEON_3R_VMUL: | ||
137 | + case NEON_3R_VML: | ||
138 | + case NEON_3R_VSHL: | ||
139 | /* Already handled by decodetree */ | ||
140 | return 1; | ||
141 | } | ||
142 | -- | 129 | -- |
143 | 2.20.1 | 130 | 2.20.1 |
144 | 131 | ||
145 | 132 | diff view generated by jsdifflib |
1 | Convert the Neon VQADD/VQSUB insns in the 3-reg-same grouping | 1 | Currently the load_elf code assembles the ROM blob name into a |
---|---|---|---|
2 | to decodetree. | 2 | local 128 byte fixed-size array. Use g_strdup_printf() instead so |
3 | that we don't truncate the pathname if it happens to be long. | ||
4 | (This matters mostly for monitor 'info roms' output and for the | ||
5 | error messages if ROM blobs overlap.) | ||
3 | 6 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-19-peter.maydell@linaro.org | 9 | Message-id: 20201129203923.10622-4-peter.maydell@linaro.org |
7 | --- | 10 | --- |
8 | target/arm/neon-dp.decode | 6 ++++++ | 11 | include/hw/elf_ops.h | 4 ++-- |
9 | target/arm/translate-neon.inc.c | 15 +++++++++++++++ | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
10 | target/arm/translate.c | 14 ++------------ | ||
11 | 3 files changed, 23 insertions(+), 12 deletions(-) | ||
12 | 13 | ||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 14 | diff --git a/include/hw/elf_ops.h b/include/hw/elf_ops.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/neon-dp.decode | 16 | --- a/include/hw/elf_ops.h |
16 | +++ b/target/arm/neon-dp.decode | 17 | +++ b/include/hw/elf_ops.h |
17 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static int glue(load_elf, SZ)(const char *name, int fd, |
18 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | 19 | uint64_t addr, low = (uint64_t)-1, high = 0; |
19 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | 20 | GMappedFile *mapped_file = NULL; |
20 | 21 | uint8_t *data = NULL; | |
21 | +VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same | 22 | - char label[128]; |
22 | +VQADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 1 .... @3same | 23 | int ret = ELF_LOAD_FAILED; |
23 | + | 24 | |
24 | @3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | 25 | if (read(fd, &ehdr, sizeof(ehdr)) != sizeof(ehdr)) |
25 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | 26 | @@ -XXX,XX +XXX,XX @@ static int glue(load_elf, SZ)(const char *name, int fd, |
26 | 27 | */ | |
27 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | 28 | if (mem_size != 0) { |
28 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | 29 | if (load_rom) { |
29 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | 30 | - snprintf(label, sizeof(label), "phdr #%d: %s", i, name); |
30 | 31 | + g_autofree char *label = | |
31 | +VQSUB_S_3s 1111 001 0 0 . .. .... .... 0010 . . . 1 .... @3same | 32 | + g_strdup_printf("phdr #%d: %s", i, name); |
32 | +VQSUB_U_3s 1111 001 1 0 . .. .... .... 0010 . . . 1 .... @3same | 33 | |
33 | + | 34 | /* |
34 | VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same | 35 | * rom_add_elf_program() takes its own reference to |
35 | VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | ||
36 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
42 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
43 | } | ||
44 | DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
45 | + | ||
46 | +#define DO_3SAME_GVEC4(INSN, OPARRAY) \ | ||
47 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
48 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
49 | + uint32_t oprsz, uint32_t maxsz) \ | ||
50 | + { \ | ||
51 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), \ | ||
52 | + rn_ofs, rm_ofs, oprsz, maxsz, &OPARRAY[vece]); \ | ||
53 | + } \ | ||
54 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
55 | + | ||
56 | +DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
57 | +DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
58 | +DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
59 | +DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
60 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate.c | ||
63 | +++ b/target/arm/translate.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
65 | } | ||
66 | return 1; | ||
67 | |||
68 | - case NEON_3R_VQADD: | ||
69 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
70 | - rn_ofs, rm_ofs, vec_size, vec_size, | ||
71 | - (u ? uqadd_op : sqadd_op) + size); | ||
72 | - return 0; | ||
73 | - | ||
74 | - case NEON_3R_VQSUB: | ||
75 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
76 | - rn_ofs, rm_ofs, vec_size, vec_size, | ||
77 | - (u ? uqsub_op : sqsub_op) + size); | ||
78 | - return 0; | ||
79 | - | ||
80 | case NEON_3R_VMUL: /* VMUL */ | ||
81 | if (u) { | ||
82 | /* Polynomial case allows only P8. */ | ||
83 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
84 | case NEON_3R_VTST_VCEQ: | ||
85 | case NEON_3R_VCGT: | ||
86 | case NEON_3R_VCGE: | ||
87 | + case NEON_3R_VQADD: | ||
88 | + case NEON_3R_VQSUB: | ||
89 | /* Already handled by decodetree */ | ||
90 | return 1; | ||
91 | } | ||
92 | -- | 36 | -- |
93 | 2.20.1 | 37 | 2.20.1 |
94 | 38 | ||
95 | 39 | diff view generated by jsdifflib |
1 | Convert the Neon comparison ops in the 3-reg-same grouping | 1 | Instead of making the ROM blob name something like: |
---|---|---|---|
2 | to decodetree. | 2 | phdr #0: /home/petmay01/linaro/qemu-misc-tests/ldmia-fault.axf |
3 | make it a little more self-explanatory for people who don't know | ||
4 | ELF format details: | ||
5 | /home/petmay01/linaro/qemu-misc-tests/ldmia-fault.axf ELF program header segment 0 | ||
3 | 6 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-18-peter.maydell@linaro.org | 9 | Message-id: 20201129203923.10622-5-peter.maydell@linaro.org |
7 | --- | 10 | --- |
8 | target/arm/neon-dp.decode | 8 ++++++++ | 11 | include/hw/elf_ops.h | 3 ++- |
9 | target/arm/translate-neon.inc.c | 22 ++++++++++++++++++++++ | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
10 | target/arm/translate.c | 23 +++-------------------- | ||
11 | 3 files changed, 33 insertions(+), 20 deletions(-) | ||
12 | 13 | ||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 14 | diff --git a/include/hw/elf_ops.h b/include/hw/elf_ops.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/neon-dp.decode | 16 | --- a/include/hw/elf_ops.h |
16 | +++ b/target/arm/neon-dp.decode | 17 | +++ b/include/hw/elf_ops.h |
17 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | 18 | @@ -XXX,XX +XXX,XX @@ static int glue(load_elf, SZ)(const char *name, int fd, |
18 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | 19 | if (mem_size != 0) { |
19 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | 20 | if (load_rom) { |
20 | 21 | g_autofree char *label = | |
21 | +VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same | 22 | - g_strdup_printf("phdr #%d: %s", i, name); |
22 | +VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | 23 | + g_strdup_printf("%s ELF program header segment %d", |
23 | +VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | 24 | + name, i); |
24 | +VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same | 25 | |
25 | + | 26 | /* |
26 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | 27 | * rom_add_elf_program() takes its own reference to |
27 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
28 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
29 | @@ -XXX,XX +XXX,XX @@ VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same | ||
30 | |||
31 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
32 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
33 | + | ||
34 | +VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | ||
35 | +VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
41 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
42 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
44 | + | ||
45 | +#define DO_3SAME_CMP(INSN, COND) \ | ||
46 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
47 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
48 | + uint32_t oprsz, uint32_t maxsz) \ | ||
49 | + { \ | ||
50 | + tcg_gen_gvec_cmp(COND, vece, rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz); \ | ||
51 | + } \ | ||
52 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
53 | + | ||
54 | +DO_3SAME_CMP(VCGT_S, TCG_COND_GT) | ||
55 | +DO_3SAME_CMP(VCGT_U, TCG_COND_GTU) | ||
56 | +DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
57 | +DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
58 | +DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
59 | + | ||
60 | +static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
61 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
62 | +{ | ||
63 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
64 | +} | ||
65 | +DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate.c | ||
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
71 | u ? &mls_op[size] : &mla_op[size]); | ||
72 | return 0; | ||
73 | |||
74 | - case NEON_3R_VTST_VCEQ: | ||
75 | - if (u) { /* VCEQ */ | ||
76 | - tcg_gen_gvec_cmp(TCG_COND_EQ, size, rd_ofs, rn_ofs, rm_ofs, | ||
77 | - vec_size, vec_size); | ||
78 | - } else { /* VTST */ | ||
79 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
80 | - vec_size, vec_size, &cmtst_op[size]); | ||
81 | - } | ||
82 | - return 0; | ||
83 | - | ||
84 | - case NEON_3R_VCGT: | ||
85 | - tcg_gen_gvec_cmp(u ? TCG_COND_GTU : TCG_COND_GT, size, | ||
86 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
87 | - return 0; | ||
88 | - | ||
89 | - case NEON_3R_VCGE: | ||
90 | - tcg_gen_gvec_cmp(u ? TCG_COND_GEU : TCG_COND_GE, size, | ||
91 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
92 | - return 0; | ||
93 | - | ||
94 | case NEON_3R_VSHL: | ||
95 | /* Note the operation is vshl vd,vm,vn */ | ||
96 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
97 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
98 | case NEON_3R_LOGIC: | ||
99 | case NEON_3R_VMAX: | ||
100 | case NEON_3R_VMIN: | ||
101 | + case NEON_3R_VTST_VCEQ: | ||
102 | + case NEON_3R_VCGT: | ||
103 | + case NEON_3R_VCGE: | ||
104 | /* Already handled by decodetree */ | ||
105 | return 1; | ||
106 | } | ||
107 | -- | 28 | -- |
108 | 2.20.1 | 29 | 2.20.1 |
109 | 30 | ||
110 | 31 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Move misplaced comment. | 3 | This module emulates control registers of versal usb2 controller, this is added |
4 | 4 | just to make guest happy. In general this module would control the phy-reset | |
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | signal from usb controller, data coherency of the transactions, signals |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | the host system errors received from controller. |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 8 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
9 | Message-id: 20200427181649.26851-3-edgar.iglesias@gmail.com | 9 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> |
10 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Message-id: 1607023357-5096-2-git-send-email-sai.pavan.boddu@xilinx.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 14 | --- |
12 | hw/arm/xlnx-versal.c | 2 +- | 15 | include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 45 ++++ |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | hw/usb/xlnx-versal-usb2-ctrl-regs.c | 229 ++++++++++++++++++++ |
14 | 17 | hw/usb/meson.build | 1 + | |
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 18 | 3 files changed, 275 insertions(+) |
19 | create mode 100644 include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | ||
20 | create mode 100644 hw/usb/xlnx-versal-usb2-ctrl-regs.c | ||
21 | |||
22 | diff --git a/include/hw/usb/xlnx-versal-usb2-ctrl-regs.h b/include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | ||
23 | new file mode 100644 | ||
24 | index XXXXXXX..XXXXXXX | ||
25 | --- /dev/null | ||
26 | +++ b/include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | +/* | ||
29 | + * QEMU model of the VersalUsb2CtrlRegs Register control/Status block for | ||
30 | + * USB2.0 controller | ||
31 | + * | ||
32 | + * Copyright (c) 2020 Xilinx Inc. Vikram Garhwal <fnu.vikram@xilinx.com> | ||
33 | + * | ||
34 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
35 | + * of this software and associated documentation files (the "Software"), to deal | ||
36 | + * in the Software without restriction, including without limitation the rights | ||
37 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
38 | + * copies of the Software, and to permit persons to whom the Software is | ||
39 | + * furnished to do so, subject to the following conditions: | ||
40 | + * | ||
41 | + * The above copyright notice and this permission notice shall be included in | ||
42 | + * all copies or substantial portions of the Software. | ||
43 | + * | ||
44 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
45 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
46 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
47 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
48 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
49 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
50 | + * THE SOFTWARE. | ||
51 | + */ | ||
52 | + | ||
53 | +#ifndef _XLNX_USB2_REGS_H_ | ||
54 | +#define _XLNX_USB2_REGS_H_ | ||
55 | + | ||
56 | +#define TYPE_XILINX_VERSAL_USB2_CTRL_REGS "xlnx.versal-usb2-ctrl-regs" | ||
57 | + | ||
58 | +#define XILINX_VERSAL_USB2_CTRL_REGS(obj) \ | ||
59 | + OBJECT_CHECK(VersalUsb2CtrlRegs, (obj), TYPE_XILINX_VERSAL_USB2_CTRL_REGS) | ||
60 | + | ||
61 | +#define USB2_REGS_R_MAX ((0x78 / 4) + 1) | ||
62 | + | ||
63 | +typedef struct VersalUsb2CtrlRegs { | ||
64 | + SysBusDevice parent_obj; | ||
65 | + MemoryRegion iomem; | ||
66 | + qemu_irq irq_ir; | ||
67 | + | ||
68 | + uint32_t regs[USB2_REGS_R_MAX]; | ||
69 | + RegisterInfo regs_info[USB2_REGS_R_MAX]; | ||
70 | +} VersalUsb2CtrlRegs; | ||
71 | + | ||
72 | +#endif | ||
73 | diff --git a/hw/usb/xlnx-versal-usb2-ctrl-regs.c b/hw/usb/xlnx-versal-usb2-ctrl-regs.c | ||
74 | new file mode 100644 | ||
75 | index XXXXXXX..XXXXXXX | ||
76 | --- /dev/null | ||
77 | +++ b/hw/usb/xlnx-versal-usb2-ctrl-regs.c | ||
78 | @@ -XXX,XX +XXX,XX @@ | ||
79 | +/* | ||
80 | + * QEMU model of the VersalUsb2CtrlRegs Register control/Status block for | ||
81 | + * USB2.0 controller | ||
82 | + * | ||
83 | + * This module should control phy_reset, permanent device plugs, frame length | ||
84 | + * time adjust & setting of coherency paths. None of which are emulated in | ||
85 | + * present model. | ||
86 | + * | ||
87 | + * Copyright (c) 2020 Xilinx Inc. Vikram Garhwal <fnu.vikram@xilinx.com> | ||
88 | + * | ||
89 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
90 | + * of this software and associated documentation files (the "Software"), to deal | ||
91 | + * in the Software without restriction, including without limitation the rights | ||
92 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
93 | + * copies of the Software, and to permit persons to whom the Software is | ||
94 | + * furnished to do so, subject to the following conditions: | ||
95 | + * | ||
96 | + * The above copyright notice and this permission notice shall be included in | ||
97 | + * all copies or substantial portions of the Software. | ||
98 | + * | ||
99 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
100 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
101 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
102 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
103 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
104 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
105 | + * THE SOFTWARE. | ||
106 | + */ | ||
107 | + | ||
108 | +#include "qemu/osdep.h" | ||
109 | +#include "hw/sysbus.h" | ||
110 | +#include "hw/irq.h" | ||
111 | +#include "hw/register.h" | ||
112 | +#include "qemu/bitops.h" | ||
113 | +#include "qemu/log.h" | ||
114 | +#include "qom/object.h" | ||
115 | +#include "migration/vmstate.h" | ||
116 | +#include "hw/usb/xlnx-versal-usb2-ctrl-regs.h" | ||
117 | + | ||
118 | +#ifndef XILINX_VERSAL_USB2_CTRL_REGS_ERR_DEBUG | ||
119 | +#define XILINX_VERSAL_USB2_CTRL_REGS_ERR_DEBUG 0 | ||
120 | +#endif | ||
121 | + | ||
122 | +REG32(BUS_FILTER, 0x30) | ||
123 | + FIELD(BUS_FILTER, BYPASS, 0, 4) | ||
124 | +REG32(PORT, 0x34) | ||
125 | + FIELD(PORT, HOST_SMI_BAR_WR, 4, 1) | ||
126 | + FIELD(PORT, HOST_SMI_PCI_CMD_REG_WR, 3, 1) | ||
127 | + FIELD(PORT, HOST_MSI_ENABLE, 2, 1) | ||
128 | + FIELD(PORT, PWR_CTRL_PRSNT, 1, 1) | ||
129 | + FIELD(PORT, HUB_PERM_ATTACH, 0, 1) | ||
130 | +REG32(JITTER_ADJUST, 0x38) | ||
131 | + FIELD(JITTER_ADJUST, FLADJ, 0, 6) | ||
132 | +REG32(BIGENDIAN, 0x40) | ||
133 | + FIELD(BIGENDIAN, ENDIAN_GS, 0, 1) | ||
134 | +REG32(COHERENCY, 0x44) | ||
135 | + FIELD(COHERENCY, USB_COHERENCY, 0, 1) | ||
136 | +REG32(XHC_BME, 0x48) | ||
137 | + FIELD(XHC_BME, XHC_BME, 0, 1) | ||
138 | +REG32(REG_CTRL, 0x60) | ||
139 | + FIELD(REG_CTRL, SLVERR_ENABLE, 0, 1) | ||
140 | +REG32(IR_STATUS, 0x64) | ||
141 | + FIELD(IR_STATUS, HOST_SYS_ERR, 1, 1) | ||
142 | + FIELD(IR_STATUS, ADDR_DEC_ERR, 0, 1) | ||
143 | +REG32(IR_MASK, 0x68) | ||
144 | + FIELD(IR_MASK, HOST_SYS_ERR, 1, 1) | ||
145 | + FIELD(IR_MASK, ADDR_DEC_ERR, 0, 1) | ||
146 | +REG32(IR_ENABLE, 0x6c) | ||
147 | + FIELD(IR_ENABLE, HOST_SYS_ERR, 1, 1) | ||
148 | + FIELD(IR_ENABLE, ADDR_DEC_ERR, 0, 1) | ||
149 | +REG32(IR_DISABLE, 0x70) | ||
150 | + FIELD(IR_DISABLE, HOST_SYS_ERR, 1, 1) | ||
151 | + FIELD(IR_DISABLE, ADDR_DEC_ERR, 0, 1) | ||
152 | +REG32(USB3, 0x78) | ||
153 | + | ||
154 | +static void ir_update_irq(VersalUsb2CtrlRegs *s) | ||
155 | +{ | ||
156 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; | ||
157 | + qemu_set_irq(s->irq_ir, pending); | ||
158 | +} | ||
159 | + | ||
160 | +static void ir_status_postw(RegisterInfo *reg, uint64_t val64) | ||
161 | +{ | ||
162 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(reg->opaque); | ||
163 | + /* | ||
164 | + * TODO: This should also clear USBSTS.HSE field in USB XHCI register. | ||
165 | + * May be combine both the modules. | ||
166 | + */ | ||
167 | + ir_update_irq(s); | ||
168 | +} | ||
169 | + | ||
170 | +static uint64_t ir_enable_prew(RegisterInfo *reg, uint64_t val64) | ||
171 | +{ | ||
172 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(reg->opaque); | ||
173 | + uint32_t val = val64; | ||
174 | + | ||
175 | + s->regs[R_IR_MASK] &= ~val; | ||
176 | + ir_update_irq(s); | ||
177 | + return 0; | ||
178 | +} | ||
179 | + | ||
180 | +static uint64_t ir_disable_prew(RegisterInfo *reg, uint64_t val64) | ||
181 | +{ | ||
182 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(reg->opaque); | ||
183 | + uint32_t val = val64; | ||
184 | + | ||
185 | + s->regs[R_IR_MASK] |= val; | ||
186 | + ir_update_irq(s); | ||
187 | + return 0; | ||
188 | +} | ||
189 | + | ||
190 | +static const RegisterAccessInfo usb2_ctrl_regs_regs_info[] = { | ||
191 | + { .name = "BUS_FILTER", .addr = A_BUS_FILTER, | ||
192 | + .rsvd = 0xfffffff0, | ||
193 | + },{ .name = "PORT", .addr = A_PORT, | ||
194 | + .rsvd = 0xffffffe0, | ||
195 | + },{ .name = "JITTER_ADJUST", .addr = A_JITTER_ADJUST, | ||
196 | + .reset = 0x20, | ||
197 | + .rsvd = 0xffffffc0, | ||
198 | + },{ .name = "BIGENDIAN", .addr = A_BIGENDIAN, | ||
199 | + .rsvd = 0xfffffffe, | ||
200 | + },{ .name = "COHERENCY", .addr = A_COHERENCY, | ||
201 | + .rsvd = 0xfffffffe, | ||
202 | + },{ .name = "XHC_BME", .addr = A_XHC_BME, | ||
203 | + .reset = 0x1, | ||
204 | + .rsvd = 0xfffffffe, | ||
205 | + },{ .name = "REG_CTRL", .addr = A_REG_CTRL, | ||
206 | + .rsvd = 0xfffffffe, | ||
207 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, | ||
208 | + .rsvd = 0xfffffffc, | ||
209 | + .w1c = 0x3, | ||
210 | + .post_write = ir_status_postw, | ||
211 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, | ||
212 | + .reset = 0x3, | ||
213 | + .rsvd = 0xfffffffc, | ||
214 | + .ro = 0x3, | ||
215 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, | ||
216 | + .rsvd = 0xfffffffc, | ||
217 | + .pre_write = ir_enable_prew, | ||
218 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, | ||
219 | + .rsvd = 0xfffffffc, | ||
220 | + .pre_write = ir_disable_prew, | ||
221 | + },{ .name = "USB3", .addr = A_USB3, | ||
222 | + } | ||
223 | +}; | ||
224 | + | ||
225 | +static void usb2_ctrl_regs_reset_init(Object *obj, ResetType type) | ||
226 | +{ | ||
227 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(obj); | ||
228 | + unsigned int i; | ||
229 | + | ||
230 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
231 | + register_reset(&s->regs_info[i]); | ||
232 | + } | ||
233 | +} | ||
234 | + | ||
235 | +static void usb2_ctrl_regs_reset_hold(Object *obj) | ||
236 | +{ | ||
237 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(obj); | ||
238 | + | ||
239 | + ir_update_irq(s); | ||
240 | +} | ||
241 | + | ||
242 | +static const MemoryRegionOps usb2_ctrl_regs_ops = { | ||
243 | + .read = register_read_memory, | ||
244 | + .write = register_write_memory, | ||
245 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
246 | + .valid = { | ||
247 | + .min_access_size = 4, | ||
248 | + .max_access_size = 4, | ||
249 | + }, | ||
250 | +}; | ||
251 | + | ||
252 | +static void usb2_ctrl_regs_init(Object *obj) | ||
253 | +{ | ||
254 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(obj); | ||
255 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
256 | + RegisterInfoArray *reg_array; | ||
257 | + | ||
258 | + memory_region_init(&s->iomem, obj, TYPE_XILINX_VERSAL_USB2_CTRL_REGS, | ||
259 | + USB2_REGS_R_MAX * 4); | ||
260 | + reg_array = | ||
261 | + register_init_block32(DEVICE(obj), usb2_ctrl_regs_regs_info, | ||
262 | + ARRAY_SIZE(usb2_ctrl_regs_regs_info), | ||
263 | + s->regs_info, s->regs, | ||
264 | + &usb2_ctrl_regs_ops, | ||
265 | + XILINX_VERSAL_USB2_CTRL_REGS_ERR_DEBUG, | ||
266 | + USB2_REGS_R_MAX * 4); | ||
267 | + memory_region_add_subregion(&s->iomem, | ||
268 | + 0x0, | ||
269 | + ®_array->mem); | ||
270 | + sysbus_init_mmio(sbd, &s->iomem); | ||
271 | + sysbus_init_irq(sbd, &s->irq_ir); | ||
272 | +} | ||
273 | + | ||
274 | +static const VMStateDescription vmstate_usb2_ctrl_regs = { | ||
275 | + .name = TYPE_XILINX_VERSAL_USB2_CTRL_REGS, | ||
276 | + .version_id = 1, | ||
277 | + .minimum_version_id = 1, | ||
278 | + .fields = (VMStateField[]) { | ||
279 | + VMSTATE_UINT32_ARRAY(regs, VersalUsb2CtrlRegs, USB2_REGS_R_MAX), | ||
280 | + VMSTATE_END_OF_LIST(), | ||
281 | + } | ||
282 | +}; | ||
283 | + | ||
284 | +static void usb2_ctrl_regs_class_init(ObjectClass *klass, void *data) | ||
285 | +{ | ||
286 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
287 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
288 | + | ||
289 | + rc->phases.enter = usb2_ctrl_regs_reset_init; | ||
290 | + rc->phases.hold = usb2_ctrl_regs_reset_hold; | ||
291 | + dc->vmsd = &vmstate_usb2_ctrl_regs; | ||
292 | +} | ||
293 | + | ||
294 | +static const TypeInfo usb2_ctrl_regs_info = { | ||
295 | + .name = TYPE_XILINX_VERSAL_USB2_CTRL_REGS, | ||
296 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
297 | + .instance_size = sizeof(VersalUsb2CtrlRegs), | ||
298 | + .class_init = usb2_ctrl_regs_class_init, | ||
299 | + .instance_init = usb2_ctrl_regs_init, | ||
300 | +}; | ||
301 | + | ||
302 | +static void usb2_ctrl_regs_register_types(void) | ||
303 | +{ | ||
304 | + type_register_static(&usb2_ctrl_regs_info); | ||
305 | +} | ||
306 | + | ||
307 | +type_init(usb2_ctrl_regs_register_types) | ||
308 | diff --git a/hw/usb/meson.build b/hw/usb/meson.build | ||
16 | index XXXXXXX..XXXXXXX 100644 | 309 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-versal.c | 310 | --- a/hw/usb/meson.build |
18 | +++ b/hw/arm/xlnx-versal.c | 311 | +++ b/hw/usb/meson.build |
19 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | 312 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_USB_DWC2', if_true: files('hcd-dwc2.c')) |
20 | 313 | softmmu_ss.add(when: 'CONFIG_TUSB6010', if_true: files('tusb6010.c')) | |
21 | obj = object_new(XLNX_VERSAL_ACPU_TYPE); | 314 | softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('chipidea.c')) |
22 | if (!obj) { | 315 | softmmu_ss.add(when: 'CONFIG_IMX_USBPHY', if_true: files('imx-usb-phy.c')) |
23 | - /* Secondary CPUs start in PSCI powered-down state */ | 316 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-usb2-ctrl-regs.c')) |
24 | error_report("Unable to create apu.cpu[%d] of type %s", | 317 | |
25 | i, XLNX_VERSAL_ACPU_TYPE); | 318 | # emulated usb devices |
26 | exit(EXIT_FAILURE); | 319 | softmmu_ss.add(when: 'CONFIG_USB', if_true: files('dev-hub.c')) |
27 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
28 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
29 | "psci-conduit", &error_abort); | ||
30 | if (i) { | ||
31 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
32 | object_property_set_bool(obj, true, | ||
33 | "start-powered-off", &error_abort); | ||
34 | } | ||
35 | -- | 320 | -- |
36 | 2.20.1 | 321 | 2.20.1 |
37 | 322 | ||
38 | 323 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for SD. | 3 | This patch adds skeleton model of dwc3 usb controller attached to |
4 | xhci-sysbus device. It defines global register space of DWC3 controller, | ||
5 | global registers control the AXI/AHB interfaces properties, external FIFO | ||
6 | support and event count support. All of which are unimplemented at | ||
7 | present,we are only supporting core reset and read of ID register. | ||
4 | 8 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 9 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
8 | Message-id: 20200427181649.26851-11-edgar.iglesias@gmail.com | 12 | Message-id: 1607023357-5096-3-git-send-email-sai.pavan.boddu@xilinx.com |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | hw/arm/xlnx-versal-virt.c | 46 +++++++++++++++++++++++++++++++++++++++ | 15 | include/hw/usb/hcd-dwc3.h | 55 +++ |
12 | 1 file changed, 46 insertions(+) | 16 | hw/usb/hcd-dwc3.c | 689 ++++++++++++++++++++++++++++++++++++++ |
17 | hw/usb/Kconfig | 5 + | ||
18 | hw/usb/meson.build | 1 + | ||
19 | 4 files changed, 750 insertions(+) | ||
20 | create mode 100644 include/hw/usb/hcd-dwc3.h | ||
21 | create mode 100644 hw/usb/hcd-dwc3.c | ||
13 | 22 | ||
14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 23 | diff --git a/include/hw/usb/hcd-dwc3.h b/include/hw/usb/hcd-dwc3.h |
15 | index XXXXXXX..XXXXXXX 100644 | 24 | new file mode 100644 |
16 | --- a/hw/arm/xlnx-versal-virt.c | 25 | index XXXXXXX..XXXXXXX |
17 | +++ b/hw/arm/xlnx-versal-virt.c | 26 | --- /dev/null |
27 | +++ b/include/hw/usb/hcd-dwc3.h | ||
18 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ |
19 | #include "hw/arm/sysbus-fdt.h" | 29 | +/* |
20 | #include "hw/arm/fdt.h" | 30 | + * QEMU model of the USB DWC3 host controller emulation. |
21 | #include "cpu.h" | 31 | + * |
32 | + * Copyright (c) 2020 Xilinx Inc. | ||
33 | + * | ||
34 | + * Written by Vikram Garhwal<fnu.vikram@xilinx.com> | ||
35 | + * | ||
36 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
37 | + * of this software and associated documentation files (the "Software"), to deal | ||
38 | + * in the Software without restriction, including without limitation the rights | ||
39 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
40 | + * copies of the Software, and to permit persons to whom the Software is | ||
41 | + * furnished to do so, subject to the following conditions: | ||
42 | + * | ||
43 | + * The above copyright notice and this permission notice shall be included in | ||
44 | + * all copies or substantial portions of the Software. | ||
45 | + * | ||
46 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
47 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
48 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
49 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
50 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
51 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
52 | + * THE SOFTWARE. | ||
53 | + */ | ||
54 | +#ifndef HCD_DWC3_H | ||
55 | +#define HCD_DWC3_H | ||
56 | + | ||
57 | +#include "hw/usb/hcd-xhci.h" | ||
58 | +#include "hw/usb/hcd-xhci-sysbus.h" | ||
59 | + | ||
60 | +#define TYPE_USB_DWC3 "usb_dwc3" | ||
61 | + | ||
62 | +#define USB_DWC3(obj) \ | ||
63 | + OBJECT_CHECK(USBDWC3, (obj), TYPE_USB_DWC3) | ||
64 | + | ||
65 | +#define USB_DWC3_R_MAX ((0x530 / 4) + 1) | ||
66 | +#define DWC3_SIZE 0x10000 | ||
67 | + | ||
68 | +typedef struct USBDWC3 { | ||
69 | + SysBusDevice parent_obj; | ||
70 | + MemoryRegion iomem; | ||
71 | + XHCISysbusState sysbus_xhci; | ||
72 | + | ||
73 | + uint32_t regs[USB_DWC3_R_MAX]; | ||
74 | + RegisterInfo regs_info[USB_DWC3_R_MAX]; | ||
75 | + | ||
76 | + struct { | ||
77 | + uint8_t mode; | ||
78 | + uint32_t dwc_usb3_user; | ||
79 | + } cfg; | ||
80 | + | ||
81 | +} USBDWC3; | ||
82 | + | ||
83 | +#endif | ||
84 | diff --git a/hw/usb/hcd-dwc3.c b/hw/usb/hcd-dwc3.c | ||
85 | new file mode 100644 | ||
86 | index XXXXXXX..XXXXXXX | ||
87 | --- /dev/null | ||
88 | +++ b/hw/usb/hcd-dwc3.c | ||
89 | @@ -XXX,XX +XXX,XX @@ | ||
90 | +/* | ||
91 | + * QEMU model of the USB DWC3 host controller emulation. | ||
92 | + * | ||
93 | + * This model defines global register space of DWC3 controller. Global | ||
94 | + * registers control the AXI/AHB interfaces properties, external FIFO support | ||
95 | + * and event count support. All of which are unimplemented at present. We are | ||
96 | + * only supporting core reset and read of ID register. | ||
97 | + * | ||
98 | + * Copyright (c) 2020 Xilinx Inc. Vikram Garhwal<fnu.vikram@xilinx.com> | ||
99 | + * | ||
100 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
101 | + * of this software and associated documentation files (the "Software"), to deal | ||
102 | + * in the Software without restriction, including without limitation the rights | ||
103 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
104 | + * copies of the Software, and to permit persons to whom the Software is | ||
105 | + * furnished to do so, subject to the following conditions: | ||
106 | + * | ||
107 | + * The above copyright notice and this permission notice shall be included in | ||
108 | + * all copies or substantial portions of the Software. | ||
109 | + * | ||
110 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
111 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
112 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
113 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
114 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
115 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
116 | + * THE SOFTWARE. | ||
117 | + */ | ||
118 | + | ||
119 | +#include "qemu/osdep.h" | ||
120 | +#include "hw/sysbus.h" | ||
121 | +#include "hw/register.h" | ||
122 | +#include "qemu/bitops.h" | ||
123 | +#include "qemu/log.h" | ||
124 | +#include "qom/object.h" | ||
125 | +#include "migration/vmstate.h" | ||
22 | +#include "hw/qdev-properties.h" | 126 | +#include "hw/qdev-properties.h" |
23 | #include "hw/arm/xlnx-versal.h" | 127 | +#include "hw/usb/hcd-dwc3.h" |
24 | 128 | +#include "qapi/error.h" | |
25 | #define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") | 129 | + |
26 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_zdma_nodes(VersalVirt *s) | 130 | +#ifndef USB_DWC3_ERR_DEBUG |
27 | } | 131 | +#define USB_DWC3_ERR_DEBUG 0 |
28 | } | 132 | +#endif |
29 | 133 | + | |
30 | +static void fdt_add_sd_nodes(VersalVirt *s) | 134 | +#define HOST_MODE 1 |
135 | +#define FIFO_LEN 0x1000 | ||
136 | + | ||
137 | +REG32(GSBUSCFG0, 0x00) | ||
138 | + FIELD(GSBUSCFG0, DATRDREQINFO, 28, 4) | ||
139 | + FIELD(GSBUSCFG0, DESRDREQINFO, 24, 4) | ||
140 | + FIELD(GSBUSCFG0, DATWRREQINFO, 20, 4) | ||
141 | + FIELD(GSBUSCFG0, DESWRREQINFO, 16, 4) | ||
142 | + FIELD(GSBUSCFG0, RESERVED_15_12, 12, 4) | ||
143 | + FIELD(GSBUSCFG0, DATBIGEND, 11, 1) | ||
144 | + FIELD(GSBUSCFG0, DESBIGEND, 10, 1) | ||
145 | + FIELD(GSBUSCFG0, RESERVED_9_8, 8, 2) | ||
146 | + FIELD(GSBUSCFG0, INCR256BRSTENA, 7, 1) | ||
147 | + FIELD(GSBUSCFG0, INCR128BRSTENA, 6, 1) | ||
148 | + FIELD(GSBUSCFG0, INCR64BRSTENA, 5, 1) | ||
149 | + FIELD(GSBUSCFG0, INCR32BRSTENA, 4, 1) | ||
150 | + FIELD(GSBUSCFG0, INCR16BRSTENA, 3, 1) | ||
151 | + FIELD(GSBUSCFG0, INCR8BRSTENA, 2, 1) | ||
152 | + FIELD(GSBUSCFG0, INCR4BRSTENA, 1, 1) | ||
153 | + FIELD(GSBUSCFG0, INCRBRSTENA, 0, 1) | ||
154 | +REG32(GSBUSCFG1, 0x04) | ||
155 | + FIELD(GSBUSCFG1, RESERVED_31_13, 13, 19) | ||
156 | + FIELD(GSBUSCFG1, EN1KPAGE, 12, 1) | ||
157 | + FIELD(GSBUSCFG1, PIPETRANSLIMIT, 8, 4) | ||
158 | + FIELD(GSBUSCFG1, RESERVED_7_0, 0, 8) | ||
159 | +REG32(GTXTHRCFG, 0x08) | ||
160 | + FIELD(GTXTHRCFG, RESERVED_31, 31, 1) | ||
161 | + FIELD(GTXTHRCFG, RESERVED_30, 30, 1) | ||
162 | + FIELD(GTXTHRCFG, USBTXPKTCNTSEL, 29, 1) | ||
163 | + FIELD(GTXTHRCFG, RESERVED_28, 28, 1) | ||
164 | + FIELD(GTXTHRCFG, USBTXPKTCNT, 24, 4) | ||
165 | + FIELD(GTXTHRCFG, USBMAXTXBURSTSIZE, 16, 8) | ||
166 | + FIELD(GTXTHRCFG, RESERVED_15, 15, 1) | ||
167 | + FIELD(GTXTHRCFG, RESERVED_14, 14, 1) | ||
168 | + FIELD(GTXTHRCFG, RESERVED_13_11, 11, 3) | ||
169 | + FIELD(GTXTHRCFG, RESERVED_10_0, 0, 11) | ||
170 | +REG32(GRXTHRCFG, 0x0c) | ||
171 | + FIELD(GRXTHRCFG, RESERVED_31_30, 30, 2) | ||
172 | + FIELD(GRXTHRCFG, USBRXPKTCNTSEL, 29, 1) | ||
173 | + FIELD(GRXTHRCFG, RESERVED_28, 28, 1) | ||
174 | + FIELD(GRXTHRCFG, USBRXPKTCNT, 24, 4) | ||
175 | + FIELD(GRXTHRCFG, USBMAXRXBURSTSIZE, 19, 5) | ||
176 | + FIELD(GRXTHRCFG, RESERVED_18_16, 16, 3) | ||
177 | + FIELD(GRXTHRCFG, RESERVED_15, 15, 1) | ||
178 | + FIELD(GRXTHRCFG, RESERVED_14_13, 13, 2) | ||
179 | + FIELD(GRXTHRCFG, RESVISOCOUTSPC, 0, 13) | ||
180 | +REG32(GCTL, 0x10) | ||
181 | + FIELD(GCTL, PWRDNSCALE, 19, 13) | ||
182 | + FIELD(GCTL, MASTERFILTBYPASS, 18, 1) | ||
183 | + FIELD(GCTL, BYPSSETADDR, 17, 1) | ||
184 | + FIELD(GCTL, U2RSTECN, 16, 1) | ||
185 | + FIELD(GCTL, FRMSCLDWN, 14, 2) | ||
186 | + FIELD(GCTL, PRTCAPDIR, 12, 2) | ||
187 | + FIELD(GCTL, CORESOFTRESET, 11, 1) | ||
188 | + FIELD(GCTL, U1U2TIMERSCALE, 9, 1) | ||
189 | + FIELD(GCTL, DEBUGATTACH, 8, 1) | ||
190 | + FIELD(GCTL, RAMCLKSEL, 6, 2) | ||
191 | + FIELD(GCTL, SCALEDOWN, 4, 2) | ||
192 | + FIELD(GCTL, DISSCRAMBLE, 3, 1) | ||
193 | + FIELD(GCTL, U2EXIT_LFPS, 2, 1) | ||
194 | + FIELD(GCTL, GBLHIBERNATIONEN, 1, 1) | ||
195 | + FIELD(GCTL, DSBLCLKGTNG, 0, 1) | ||
196 | +REG32(GPMSTS, 0x14) | ||
197 | +REG32(GSTS, 0x18) | ||
198 | + FIELD(GSTS, CBELT, 20, 12) | ||
199 | + FIELD(GSTS, RESERVED_19_12, 12, 8) | ||
200 | + FIELD(GSTS, SSIC_IP, 11, 1) | ||
201 | + FIELD(GSTS, OTG_IP, 10, 1) | ||
202 | + FIELD(GSTS, BC_IP, 9, 1) | ||
203 | + FIELD(GSTS, ADP_IP, 8, 1) | ||
204 | + FIELD(GSTS, HOST_IP, 7, 1) | ||
205 | + FIELD(GSTS, DEVICE_IP, 6, 1) | ||
206 | + FIELD(GSTS, CSRTIMEOUT, 5, 1) | ||
207 | + FIELD(GSTS, BUSERRADDRVLD, 4, 1) | ||
208 | + FIELD(GSTS, RESERVED_3_2, 2, 2) | ||
209 | + FIELD(GSTS, CURMOD, 0, 2) | ||
210 | +REG32(GUCTL1, 0x1c) | ||
211 | + FIELD(GUCTL1, RESUME_OPMODE_HS_HOST, 10, 1) | ||
212 | +REG32(GSNPSID, 0x20) | ||
213 | +REG32(GGPIO, 0x24) | ||
214 | + FIELD(GGPIO, GPO, 16, 16) | ||
215 | + FIELD(GGPIO, GPI, 0, 16) | ||
216 | +REG32(GUID, 0x28) | ||
217 | +REG32(GUCTL, 0x2c) | ||
218 | + FIELD(GUCTL, REFCLKPER, 22, 10) | ||
219 | + FIELD(GUCTL, NOEXTRDL, 21, 1) | ||
220 | + FIELD(GUCTL, RESERVED_20_18, 18, 3) | ||
221 | + FIELD(GUCTL, SPRSCTRLTRANSEN, 17, 1) | ||
222 | + FIELD(GUCTL, RESBWHSEPS, 16, 1) | ||
223 | + FIELD(GUCTL, RESERVED_15, 15, 1) | ||
224 | + FIELD(GUCTL, USBHSTINAUTORETRYEN, 14, 1) | ||
225 | + FIELD(GUCTL, ENOVERLAPCHK, 13, 1) | ||
226 | + FIELD(GUCTL, EXTCAPSUPPTEN, 12, 1) | ||
227 | + FIELD(GUCTL, INSRTEXTRFSBODI, 11, 1) | ||
228 | + FIELD(GUCTL, DTCT, 9, 2) | ||
229 | + FIELD(GUCTL, DTFT, 0, 9) | ||
230 | +REG32(GBUSERRADDRLO, 0x30) | ||
231 | +REG32(GBUSERRADDRHI, 0x34) | ||
232 | +REG32(GHWPARAMS0, 0x40) | ||
233 | + FIELD(GHWPARAMS0, GHWPARAMS0_31_24, 24, 8) | ||
234 | + FIELD(GHWPARAMS0, GHWPARAMS0_23_16, 16, 8) | ||
235 | + FIELD(GHWPARAMS0, GHWPARAMS0_15_8, 8, 8) | ||
236 | + FIELD(GHWPARAMS0, GHWPARAMS0_7_6, 6, 2) | ||
237 | + FIELD(GHWPARAMS0, GHWPARAMS0_5_3, 3, 3) | ||
238 | + FIELD(GHWPARAMS0, GHWPARAMS0_2_0, 0, 3) | ||
239 | +REG32(GHWPARAMS1, 0x44) | ||
240 | + FIELD(GHWPARAMS1, GHWPARAMS1_31, 31, 1) | ||
241 | + FIELD(GHWPARAMS1, GHWPARAMS1_30, 30, 1) | ||
242 | + FIELD(GHWPARAMS1, GHWPARAMS1_29, 29, 1) | ||
243 | + FIELD(GHWPARAMS1, GHWPARAMS1_28, 28, 1) | ||
244 | + FIELD(GHWPARAMS1, GHWPARAMS1_27, 27, 1) | ||
245 | + FIELD(GHWPARAMS1, GHWPARAMS1_26, 26, 1) | ||
246 | + FIELD(GHWPARAMS1, GHWPARAMS1_25_24, 24, 2) | ||
247 | + FIELD(GHWPARAMS1, GHWPARAMS1_23, 23, 1) | ||
248 | + FIELD(GHWPARAMS1, GHWPARAMS1_22_21, 21, 2) | ||
249 | + FIELD(GHWPARAMS1, GHWPARAMS1_20_15, 15, 6) | ||
250 | + FIELD(GHWPARAMS1, GHWPARAMS1_14_12, 12, 3) | ||
251 | + FIELD(GHWPARAMS1, GHWPARAMS1_11_9, 9, 3) | ||
252 | + FIELD(GHWPARAMS1, GHWPARAMS1_8_6, 6, 3) | ||
253 | + FIELD(GHWPARAMS1, GHWPARAMS1_5_3, 3, 3) | ||
254 | + FIELD(GHWPARAMS1, GHWPARAMS1_2_0, 0, 3) | ||
255 | +REG32(GHWPARAMS2, 0x48) | ||
256 | +REG32(GHWPARAMS3, 0x4c) | ||
257 | + FIELD(GHWPARAMS3, GHWPARAMS3_31, 31, 1) | ||
258 | + FIELD(GHWPARAMS3, GHWPARAMS3_30_23, 23, 8) | ||
259 | + FIELD(GHWPARAMS3, GHWPARAMS3_22_18, 18, 5) | ||
260 | + FIELD(GHWPARAMS3, GHWPARAMS3_17_12, 12, 6) | ||
261 | + FIELD(GHWPARAMS3, GHWPARAMS3_11, 11, 1) | ||
262 | + FIELD(GHWPARAMS3, GHWPARAMS3_10, 10, 1) | ||
263 | + FIELD(GHWPARAMS3, GHWPARAMS3_9_8, 8, 2) | ||
264 | + FIELD(GHWPARAMS3, GHWPARAMS3_7_6, 6, 2) | ||
265 | + FIELD(GHWPARAMS3, GHWPARAMS3_5_4, 4, 2) | ||
266 | + FIELD(GHWPARAMS3, GHWPARAMS3_3_2, 2, 2) | ||
267 | + FIELD(GHWPARAMS3, GHWPARAMS3_1_0, 0, 2) | ||
268 | +REG32(GHWPARAMS4, 0x50) | ||
269 | + FIELD(GHWPARAMS4, GHWPARAMS4_31_28, 28, 4) | ||
270 | + FIELD(GHWPARAMS4, GHWPARAMS4_27_24, 24, 4) | ||
271 | + FIELD(GHWPARAMS4, GHWPARAMS4_23, 23, 1) | ||
272 | + FIELD(GHWPARAMS4, GHWPARAMS4_22, 22, 1) | ||
273 | + FIELD(GHWPARAMS4, GHWPARAMS4_21, 21, 1) | ||
274 | + FIELD(GHWPARAMS4, GHWPARAMS4_20_17, 17, 4) | ||
275 | + FIELD(GHWPARAMS4, GHWPARAMS4_16_13, 13, 4) | ||
276 | + FIELD(GHWPARAMS4, GHWPARAMS4_12, 12, 1) | ||
277 | + FIELD(GHWPARAMS4, GHWPARAMS4_11, 11, 1) | ||
278 | + FIELD(GHWPARAMS4, GHWPARAMS4_10_9, 9, 2) | ||
279 | + FIELD(GHWPARAMS4, GHWPARAMS4_8_7, 7, 2) | ||
280 | + FIELD(GHWPARAMS4, GHWPARAMS4_6, 6, 1) | ||
281 | + FIELD(GHWPARAMS4, GHWPARAMS4_5_0, 0, 6) | ||
282 | +REG32(GHWPARAMS5, 0x54) | ||
283 | + FIELD(GHWPARAMS5, GHWPARAMS5_31_28, 28, 4) | ||
284 | + FIELD(GHWPARAMS5, GHWPARAMS5_27_22, 22, 6) | ||
285 | + FIELD(GHWPARAMS5, GHWPARAMS5_21_16, 16, 6) | ||
286 | + FIELD(GHWPARAMS5, GHWPARAMS5_15_10, 10, 6) | ||
287 | + FIELD(GHWPARAMS5, GHWPARAMS5_9_4, 4, 6) | ||
288 | + FIELD(GHWPARAMS5, GHWPARAMS5_3_0, 0, 4) | ||
289 | +REG32(GHWPARAMS6, 0x58) | ||
290 | + FIELD(GHWPARAMS6, GHWPARAMS6_31_16, 16, 16) | ||
291 | + FIELD(GHWPARAMS6, BUSFLTRSSUPPORT, 15, 1) | ||
292 | + FIELD(GHWPARAMS6, BCSUPPORT, 14, 1) | ||
293 | + FIELD(GHWPARAMS6, OTG_SS_SUPPORT, 13, 1) | ||
294 | + FIELD(GHWPARAMS6, ADPSUPPORT, 12, 1) | ||
295 | + FIELD(GHWPARAMS6, HNPSUPPORT, 11, 1) | ||
296 | + FIELD(GHWPARAMS6, SRPSUPPORT, 10, 1) | ||
297 | + FIELD(GHWPARAMS6, GHWPARAMS6_9_8, 8, 2) | ||
298 | + FIELD(GHWPARAMS6, GHWPARAMS6_7, 7, 1) | ||
299 | + FIELD(GHWPARAMS6, GHWPARAMS6_6, 6, 1) | ||
300 | + FIELD(GHWPARAMS6, GHWPARAMS6_5_0, 0, 6) | ||
301 | +REG32(GHWPARAMS7, 0x5c) | ||
302 | + FIELD(GHWPARAMS7, GHWPARAMS7_31_16, 16, 16) | ||
303 | + FIELD(GHWPARAMS7, GHWPARAMS7_15_0, 0, 16) | ||
304 | +REG32(GDBGFIFOSPACE, 0x60) | ||
305 | + FIELD(GDBGFIFOSPACE, SPACE_AVAILABLE, 16, 16) | ||
306 | + FIELD(GDBGFIFOSPACE, RESERVED_15_9, 9, 7) | ||
307 | + FIELD(GDBGFIFOSPACE, FIFO_QUEUE_SELECT, 0, 9) | ||
308 | +REG32(GUCTL2, 0x9c) | ||
309 | + FIELD(GUCTL2, RESERVED_31_26, 26, 6) | ||
310 | + FIELD(GUCTL2, EN_HP_PM_TIMER, 19, 7) | ||
311 | + FIELD(GUCTL2, NOLOWPWRDUR, 15, 4) | ||
312 | + FIELD(GUCTL2, RST_ACTBITLATER, 14, 1) | ||
313 | + FIELD(GUCTL2, RESERVED_13, 13, 1) | ||
314 | + FIELD(GUCTL2, DISABLECFC, 11, 1) | ||
315 | +REG32(GUSB2PHYCFG, 0x100) | ||
316 | + FIELD(GUSB2PHYCFG, U2_FREECLK_EXISTS, 30, 1) | ||
317 | + FIELD(GUSB2PHYCFG, ULPI_LPM_WITH_OPMODE_CHK, 29, 1) | ||
318 | + FIELD(GUSB2PHYCFG, RESERVED_25, 25, 1) | ||
319 | + FIELD(GUSB2PHYCFG, LSTRD, 22, 3) | ||
320 | + FIELD(GUSB2PHYCFG, LSIPD, 19, 3) | ||
321 | + FIELD(GUSB2PHYCFG, ULPIEXTVBUSINDIACTOR, 18, 1) | ||
322 | + FIELD(GUSB2PHYCFG, ULPIEXTVBUSDRV, 17, 1) | ||
323 | + FIELD(GUSB2PHYCFG, RESERVED_16, 16, 1) | ||
324 | + FIELD(GUSB2PHYCFG, ULPIAUTORES, 15, 1) | ||
325 | + FIELD(GUSB2PHYCFG, RESERVED_14, 14, 1) | ||
326 | + FIELD(GUSB2PHYCFG, USBTRDTIM, 10, 4) | ||
327 | + FIELD(GUSB2PHYCFG, XCVRDLY, 9, 1) | ||
328 | + FIELD(GUSB2PHYCFG, ENBLSLPM, 8, 1) | ||
329 | + FIELD(GUSB2PHYCFG, PHYSEL, 7, 1) | ||
330 | + FIELD(GUSB2PHYCFG, SUSPENDUSB20, 6, 1) | ||
331 | + FIELD(GUSB2PHYCFG, FSINTF, 5, 1) | ||
332 | + FIELD(GUSB2PHYCFG, ULPI_UTMI_SEL, 4, 1) | ||
333 | + FIELD(GUSB2PHYCFG, PHYIF, 3, 1) | ||
334 | + FIELD(GUSB2PHYCFG, TOUTCAL, 0, 3) | ||
335 | +REG32(GUSB2I2CCTL, 0x140) | ||
336 | +REG32(GUSB2PHYACC_ULPI, 0x180) | ||
337 | + FIELD(GUSB2PHYACC_ULPI, RESERVED_31_27, 27, 5) | ||
338 | + FIELD(GUSB2PHYACC_ULPI, DISUIPIDRVR, 26, 1) | ||
339 | + FIELD(GUSB2PHYACC_ULPI, NEWREGREQ, 25, 1) | ||
340 | + FIELD(GUSB2PHYACC_ULPI, VSTSDONE, 24, 1) | ||
341 | + FIELD(GUSB2PHYACC_ULPI, VSTSBSY, 23, 1) | ||
342 | + FIELD(GUSB2PHYACC_ULPI, REGWR, 22, 1) | ||
343 | + FIELD(GUSB2PHYACC_ULPI, REGADDR, 16, 6) | ||
344 | + FIELD(GUSB2PHYACC_ULPI, EXTREGADDR, 8, 8) | ||
345 | + FIELD(GUSB2PHYACC_ULPI, REGDATA, 0, 8) | ||
346 | +REG32(GTXFIFOSIZ0, 0x200) | ||
347 | + FIELD(GTXFIFOSIZ0, TXFSTADDR_N, 16, 16) | ||
348 | + FIELD(GTXFIFOSIZ0, TXFDEP_N, 0, 16) | ||
349 | +REG32(GTXFIFOSIZ1, 0x204) | ||
350 | + FIELD(GTXFIFOSIZ1, TXFSTADDR_N, 16, 16) | ||
351 | + FIELD(GTXFIFOSIZ1, TXFDEP_N, 0, 16) | ||
352 | +REG32(GTXFIFOSIZ2, 0x208) | ||
353 | + FIELD(GTXFIFOSIZ2, TXFSTADDR_N, 16, 16) | ||
354 | + FIELD(GTXFIFOSIZ2, TXFDEP_N, 0, 16) | ||
355 | +REG32(GTXFIFOSIZ3, 0x20c) | ||
356 | + FIELD(GTXFIFOSIZ3, TXFSTADDR_N, 16, 16) | ||
357 | + FIELD(GTXFIFOSIZ3, TXFDEP_N, 0, 16) | ||
358 | +REG32(GTXFIFOSIZ4, 0x210) | ||
359 | + FIELD(GTXFIFOSIZ4, TXFSTADDR_N, 16, 16) | ||
360 | + FIELD(GTXFIFOSIZ4, TXFDEP_N, 0, 16) | ||
361 | +REG32(GTXFIFOSIZ5, 0x214) | ||
362 | + FIELD(GTXFIFOSIZ5, TXFSTADDR_N, 16, 16) | ||
363 | + FIELD(GTXFIFOSIZ5, TXFDEP_N, 0, 16) | ||
364 | +REG32(GRXFIFOSIZ0, 0x280) | ||
365 | + FIELD(GRXFIFOSIZ0, RXFSTADDR_N, 16, 16) | ||
366 | + FIELD(GRXFIFOSIZ0, RXFDEP_N, 0, 16) | ||
367 | +REG32(GRXFIFOSIZ1, 0x284) | ||
368 | + FIELD(GRXFIFOSIZ1, RXFSTADDR_N, 16, 16) | ||
369 | + FIELD(GRXFIFOSIZ1, RXFDEP_N, 0, 16) | ||
370 | +REG32(GRXFIFOSIZ2, 0x288) | ||
371 | + FIELD(GRXFIFOSIZ2, RXFSTADDR_N, 16, 16) | ||
372 | + FIELD(GRXFIFOSIZ2, RXFDEP_N, 0, 16) | ||
373 | +REG32(GEVNTADRLO_0, 0x300) | ||
374 | +REG32(GEVNTADRHI_0, 0x304) | ||
375 | +REG32(GEVNTSIZ_0, 0x308) | ||
376 | + FIELD(GEVNTSIZ_0, EVNTINTRPTMASK, 31, 1) | ||
377 | + FIELD(GEVNTSIZ_0, RESERVED_30_16, 16, 15) | ||
378 | + FIELD(GEVNTSIZ_0, EVENTSIZ, 0, 16) | ||
379 | +REG32(GEVNTCOUNT_0, 0x30c) | ||
380 | + FIELD(GEVNTCOUNT_0, EVNT_HANDLER_BUSY, 31, 1) | ||
381 | + FIELD(GEVNTCOUNT_0, RESERVED_30_16, 16, 15) | ||
382 | + FIELD(GEVNTCOUNT_0, EVNTCOUNT, 0, 16) | ||
383 | +REG32(GEVNTADRLO_1, 0x310) | ||
384 | +REG32(GEVNTADRHI_1, 0x314) | ||
385 | +REG32(GEVNTSIZ_1, 0x318) | ||
386 | + FIELD(GEVNTSIZ_1, EVNTINTRPTMASK, 31, 1) | ||
387 | + FIELD(GEVNTSIZ_1, RESERVED_30_16, 16, 15) | ||
388 | + FIELD(GEVNTSIZ_1, EVENTSIZ, 0, 16) | ||
389 | +REG32(GEVNTCOUNT_1, 0x31c) | ||
390 | + FIELD(GEVNTCOUNT_1, EVNT_HANDLER_BUSY, 31, 1) | ||
391 | + FIELD(GEVNTCOUNT_1, RESERVED_30_16, 16, 15) | ||
392 | + FIELD(GEVNTCOUNT_1, EVNTCOUNT, 0, 16) | ||
393 | +REG32(GEVNTADRLO_2, 0x320) | ||
394 | +REG32(GEVNTADRHI_2, 0x324) | ||
395 | +REG32(GEVNTSIZ_2, 0x328) | ||
396 | + FIELD(GEVNTSIZ_2, EVNTINTRPTMASK, 31, 1) | ||
397 | + FIELD(GEVNTSIZ_2, RESERVED_30_16, 16, 15) | ||
398 | + FIELD(GEVNTSIZ_2, EVENTSIZ, 0, 16) | ||
399 | +REG32(GEVNTCOUNT_2, 0x32c) | ||
400 | + FIELD(GEVNTCOUNT_2, EVNT_HANDLER_BUSY, 31, 1) | ||
401 | + FIELD(GEVNTCOUNT_2, RESERVED_30_16, 16, 15) | ||
402 | + FIELD(GEVNTCOUNT_2, EVNTCOUNT, 0, 16) | ||
403 | +REG32(GEVNTADRLO_3, 0x330) | ||
404 | +REG32(GEVNTADRHI_3, 0x334) | ||
405 | +REG32(GEVNTSIZ_3, 0x338) | ||
406 | + FIELD(GEVNTSIZ_3, EVNTINTRPTMASK, 31, 1) | ||
407 | + FIELD(GEVNTSIZ_3, RESERVED_30_16, 16, 15) | ||
408 | + FIELD(GEVNTSIZ_3, EVENTSIZ, 0, 16) | ||
409 | +REG32(GEVNTCOUNT_3, 0x33c) | ||
410 | + FIELD(GEVNTCOUNT_3, EVNT_HANDLER_BUSY, 31, 1) | ||
411 | + FIELD(GEVNTCOUNT_3, RESERVED_30_16, 16, 15) | ||
412 | + FIELD(GEVNTCOUNT_3, EVNTCOUNT, 0, 16) | ||
413 | +REG32(GHWPARAMS8, 0x500) | ||
414 | +REG32(GTXFIFOPRIDEV, 0x510) | ||
415 | + FIELD(GTXFIFOPRIDEV, RESERVED_31_N, 6, 26) | ||
416 | + FIELD(GTXFIFOPRIDEV, GTXFIFOPRIDEV, 0, 6) | ||
417 | +REG32(GTXFIFOPRIHST, 0x518) | ||
418 | + FIELD(GTXFIFOPRIHST, RESERVED_31_16, 3, 29) | ||
419 | + FIELD(GTXFIFOPRIHST, GTXFIFOPRIHST, 0, 3) | ||
420 | +REG32(GRXFIFOPRIHST, 0x51c) | ||
421 | + FIELD(GRXFIFOPRIHST, RESERVED_31_16, 3, 29) | ||
422 | + FIELD(GRXFIFOPRIHST, GRXFIFOPRIHST, 0, 3) | ||
423 | +REG32(GDMAHLRATIO, 0x524) | ||
424 | + FIELD(GDMAHLRATIO, RESERVED_31_13, 13, 19) | ||
425 | + FIELD(GDMAHLRATIO, HSTRXFIFO, 8, 5) | ||
426 | + FIELD(GDMAHLRATIO, RESERVED_7_5, 5, 3) | ||
427 | + FIELD(GDMAHLRATIO, HSTTXFIFO, 0, 5) | ||
428 | +REG32(GFLADJ, 0x530) | ||
429 | + FIELD(GFLADJ, GFLADJ_REFCLK_240MHZDECR_PLS1, 31, 1) | ||
430 | + FIELD(GFLADJ, GFLADJ_REFCLK_240MHZ_DECR, 24, 7) | ||
431 | + FIELD(GFLADJ, GFLADJ_REFCLK_LPM_SEL, 23, 1) | ||
432 | + FIELD(GFLADJ, RESERVED_22, 22, 1) | ||
433 | + FIELD(GFLADJ, GFLADJ_REFCLK_FLADJ, 8, 14) | ||
434 | + FIELD(GFLADJ, GFLADJ_30MHZ_SDBND_SEL, 7, 1) | ||
435 | + FIELD(GFLADJ, GFLADJ_30MHZ, 0, 6) | ||
436 | + | ||
437 | +#define DWC3_GLOBAL_OFFSET 0xC100 | ||
438 | +static void reset_csr(USBDWC3 * s) | ||
31 | +{ | 439 | +{ |
32 | + const char clocknames[] = "clk_xin\0clk_ahb"; | 440 | + int i = 0; |
33 | + const char compat[] = "arasan,sdhci-8.9a"; | 441 | + /* |
34 | + int i; | 442 | + * We reset all CSR regs except GCTL, GUCTL, GSTS, GSNPSID, GGPIO, GUID, |
35 | + | 443 | + * GUSB2PHYCFGn registers and GUSB3PIPECTLn registers. We will skip PHY |
36 | + for (i = ARRAY_SIZE(s->soc.pmc.iou.sd) - 1; i >= 0; i--) { | 444 | + * register as we don't implement them. |
37 | + uint64_t addr = MM_PMC_SD0 + MM_PMC_SD0_SIZE * i; | 445 | + */ |
38 | + char *name = g_strdup_printf("/sdhci@%" PRIx64, addr); | 446 | + for (i = 0; i < USB_DWC3_R_MAX; i++) { |
39 | + | 447 | + switch (i) { |
40 | + qemu_fdt_add_subnode(s->fdt, name); | 448 | + case R_GCTL: |
41 | + | 449 | + break; |
42 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | 450 | + case R_GSTS: |
43 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); | 451 | + break; |
44 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | 452 | + case R_GSNPSID: |
45 | + clocknames, sizeof(clocknames)); | 453 | + break; |
46 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | 454 | + case R_GGPIO: |
47 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_SD0_IRQ_0 + i * 2, | 455 | + break; |
48 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 456 | + case R_GUID: |
49 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | 457 | + break; |
50 | + 2, addr, 2, MM_PMC_SD0_SIZE); | 458 | + case R_GUCTL: |
51 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | 459 | + break; |
52 | + g_free(name); | 460 | + case R_GHWPARAMS0...R_GHWPARAMS7: |
461 | + break; | ||
462 | + case R_GHWPARAMS8: | ||
463 | + break; | ||
464 | + default: | ||
465 | + register_reset(&s->regs_info[i]); | ||
466 | + break; | ||
467 | + } | ||
468 | + } | ||
469 | + | ||
470 | + xhci_sysbus_reset(DEVICE(&s->sysbus_xhci)); | ||
471 | +} | ||
472 | + | ||
473 | +static void usb_dwc3_gctl_postw(RegisterInfo *reg, uint64_t val64) | ||
474 | +{ | ||
475 | + USBDWC3 *s = USB_DWC3(reg->opaque); | ||
476 | + | ||
477 | + if (ARRAY_FIELD_EX32(s->regs, GCTL, CORESOFTRESET)) { | ||
478 | + reset_csr(s); | ||
53 | + } | 479 | + } |
54 | +} | 480 | +} |
55 | + | 481 | + |
56 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | 482 | +static void usb_dwc3_guid_postw(RegisterInfo *reg, uint64_t val64) |
57 | { | ||
58 | Error *err = NULL; | ||
59 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | ||
60 | } | ||
61 | } | ||
62 | |||
63 | +static void sd_plugin_card(SDHCIState *sd, DriveInfo *di) | ||
64 | +{ | 483 | +{ |
65 | + BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; | 484 | + USBDWC3 *s = USB_DWC3(reg->opaque); |
66 | + DeviceState *card; | 485 | + |
67 | + | 486 | + s->regs[R_GUID] = s->cfg.dwc_usb3_user; |
68 | + card = qdev_create(qdev_get_child_bus(DEVICE(sd), "sd-bus"), TYPE_SD_CARD); | ||
69 | + object_property_add_child(OBJECT(sd), "card[*]", OBJECT(card), | ||
70 | + &error_fatal); | ||
71 | + qdev_prop_set_drive(card, "drive", blk, &error_fatal); | ||
72 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
73 | +} | 487 | +} |
74 | + | 488 | + |
75 | static void versal_virt_init(MachineState *machine) | 489 | +static const RegisterAccessInfo usb_dwc3_regs_info[] = { |
76 | { | 490 | + { .name = "GSBUSCFG0", .addr = A_GSBUSCFG0, |
77 | VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(machine); | 491 | + .ro = 0xf300, |
78 | int psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; | 492 | + .unimp = 0xffffffff, |
79 | + int i; | 493 | + },{ .name = "GSBUSCFG1", .addr = A_GSBUSCFG1, |
80 | 494 | + .reset = 0x300, | |
81 | /* | 495 | + .ro = 0xffffe0ff, |
82 | * If the user provides an Operating System to be loaded, we expect them | 496 | + .unimp = 0xffffffff, |
83 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | 497 | + },{ .name = "GTXTHRCFG", .addr = A_GTXTHRCFG, |
84 | fdt_add_gic_nodes(s); | 498 | + .ro = 0xd000ffff, |
85 | fdt_add_timer_nodes(s); | 499 | + .unimp = 0xffffffff, |
86 | fdt_add_zdma_nodes(s); | 500 | + },{ .name = "GRXTHRCFG", .addr = A_GRXTHRCFG, |
87 | + fdt_add_sd_nodes(s); | 501 | + .ro = 0xd007e000, |
88 | fdt_add_cpu_nodes(s, psci_conduit); | 502 | + .unimp = 0xffffffff, |
89 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | 503 | + },{ .name = "GCTL", .addr = A_GCTL, |
90 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | 504 | + .reset = 0x30c13004, .post_write = usb_dwc3_gctl_postw, |
91 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | 505 | + },{ .name = "GPMSTS", .addr = A_GPMSTS, |
92 | memory_region_add_subregion_overlap(get_system_memory(), | 506 | + .ro = 0xfffffff, |
93 | 0, &s->soc.fpd.apu.mr, 0); | 507 | + .unimp = 0xffffffff, |
94 | 508 | + },{ .name = "GSTS", .addr = A_GSTS, | |
95 | + /* Plugin SD cards. */ | 509 | + .reset = 0x7e800000, |
96 | + for (i = 0; i < ARRAY_SIZE(s->soc.pmc.iou.sd); i++) { | 510 | + .ro = 0xffffffcf, |
97 | + sd_plugin_card(&s->soc.pmc.iou.sd[i], drive_get_next(IF_SD)); | 511 | + .w1c = 0x30, |
512 | + .unimp = 0xffffffff, | ||
513 | + },{ .name = "GUCTL1", .addr = A_GUCTL1, | ||
514 | + .reset = 0x198a, | ||
515 | + .ro = 0x7800, | ||
516 | + .unimp = 0xffffffff, | ||
517 | + },{ .name = "GSNPSID", .addr = A_GSNPSID, | ||
518 | + .reset = 0x5533330a, | ||
519 | + .ro = 0xffffffff, | ||
520 | + },{ .name = "GGPIO", .addr = A_GGPIO, | ||
521 | + .ro = 0xffff, | ||
522 | + .unimp = 0xffffffff, | ||
523 | + },{ .name = "GUID", .addr = A_GUID, | ||
524 | + .reset = 0x12345678, .post_write = usb_dwc3_guid_postw, | ||
525 | + },{ .name = "GUCTL", .addr = A_GUCTL, | ||
526 | + .reset = 0x0c808010, | ||
527 | + .ro = 0x1c8000, | ||
528 | + .unimp = 0xffffffff, | ||
529 | + },{ .name = "GBUSERRADDRLO", .addr = A_GBUSERRADDRLO, | ||
530 | + .ro = 0xffffffff, | ||
531 | + },{ .name = "GBUSERRADDRHI", .addr = A_GBUSERRADDRHI, | ||
532 | + .ro = 0xffffffff, | ||
533 | + },{ .name = "GHWPARAMS0", .addr = A_GHWPARAMS0, | ||
534 | + .ro = 0xffffffff, | ||
535 | + },{ .name = "GHWPARAMS1", .addr = A_GHWPARAMS1, | ||
536 | + .ro = 0xffffffff, | ||
537 | + },{ .name = "GHWPARAMS2", .addr = A_GHWPARAMS2, | ||
538 | + .ro = 0xffffffff, | ||
539 | + },{ .name = "GHWPARAMS3", .addr = A_GHWPARAMS3, | ||
540 | + .ro = 0xffffffff, | ||
541 | + },{ .name = "GHWPARAMS4", .addr = A_GHWPARAMS4, | ||
542 | + .ro = 0xffffffff, | ||
543 | + },{ .name = "GHWPARAMS5", .addr = A_GHWPARAMS5, | ||
544 | + .ro = 0xffffffff, | ||
545 | + },{ .name = "GHWPARAMS6", .addr = A_GHWPARAMS6, | ||
546 | + .ro = 0xffffffff, | ||
547 | + },{ .name = "GHWPARAMS7", .addr = A_GHWPARAMS7, | ||
548 | + .ro = 0xffffffff, | ||
549 | + },{ .name = "GDBGFIFOSPACE", .addr = A_GDBGFIFOSPACE, | ||
550 | + .reset = 0xa0000, | ||
551 | + .ro = 0xfffffe00, | ||
552 | + .unimp = 0xffffffff, | ||
553 | + },{ .name = "GUCTL2", .addr = A_GUCTL2, | ||
554 | + .reset = 0x40d, | ||
555 | + .ro = 0x2000, | ||
556 | + .unimp = 0xffffffff, | ||
557 | + },{ .name = "GUSB2PHYCFG", .addr = A_GUSB2PHYCFG, | ||
558 | + .reset = 0x40102410, | ||
559 | + .ro = 0x1e014030, | ||
560 | + .unimp = 0xffffffff, | ||
561 | + },{ .name = "GUSB2I2CCTL", .addr = A_GUSB2I2CCTL, | ||
562 | + .ro = 0xffffffff, | ||
563 | + .unimp = 0xffffffff, | ||
564 | + },{ .name = "GUSB2PHYACC_ULPI", .addr = A_GUSB2PHYACC_ULPI, | ||
565 | + .ro = 0xfd000000, | ||
566 | + .unimp = 0xffffffff, | ||
567 | + },{ .name = "GTXFIFOSIZ0", .addr = A_GTXFIFOSIZ0, | ||
568 | + .reset = 0x2c7000a, | ||
569 | + .unimp = 0xffffffff, | ||
570 | + },{ .name = "GTXFIFOSIZ1", .addr = A_GTXFIFOSIZ1, | ||
571 | + .reset = 0x2d10103, | ||
572 | + .unimp = 0xffffffff, | ||
573 | + },{ .name = "GTXFIFOSIZ2", .addr = A_GTXFIFOSIZ2, | ||
574 | + .reset = 0x3d40103, | ||
575 | + .unimp = 0xffffffff, | ||
576 | + },{ .name = "GTXFIFOSIZ3", .addr = A_GTXFIFOSIZ3, | ||
577 | + .reset = 0x4d70083, | ||
578 | + .unimp = 0xffffffff, | ||
579 | + },{ .name = "GTXFIFOSIZ4", .addr = A_GTXFIFOSIZ4, | ||
580 | + .reset = 0x55a0083, | ||
581 | + .unimp = 0xffffffff, | ||
582 | + },{ .name = "GTXFIFOSIZ5", .addr = A_GTXFIFOSIZ5, | ||
583 | + .reset = 0x5dd0083, | ||
584 | + .unimp = 0xffffffff, | ||
585 | + },{ .name = "GRXFIFOSIZ0", .addr = A_GRXFIFOSIZ0, | ||
586 | + .reset = 0x1c20105, | ||
587 | + .unimp = 0xffffffff, | ||
588 | + },{ .name = "GRXFIFOSIZ1", .addr = A_GRXFIFOSIZ1, | ||
589 | + .reset = 0x2c70000, | ||
590 | + .unimp = 0xffffffff, | ||
591 | + },{ .name = "GRXFIFOSIZ2", .addr = A_GRXFIFOSIZ2, | ||
592 | + .reset = 0x2c70000, | ||
593 | + .unimp = 0xffffffff, | ||
594 | + },{ .name = "GEVNTADRLO_0", .addr = A_GEVNTADRLO_0, | ||
595 | + .unimp = 0xffffffff, | ||
596 | + },{ .name = "GEVNTADRHI_0", .addr = A_GEVNTADRHI_0, | ||
597 | + .unimp = 0xffffffff, | ||
598 | + },{ .name = "GEVNTSIZ_0", .addr = A_GEVNTSIZ_0, | ||
599 | + .ro = 0x7fff0000, | ||
600 | + .unimp = 0xffffffff, | ||
601 | + },{ .name = "GEVNTCOUNT_0", .addr = A_GEVNTCOUNT_0, | ||
602 | + .ro = 0x7fff0000, | ||
603 | + .unimp = 0xffffffff, | ||
604 | + },{ .name = "GEVNTADRLO_1", .addr = A_GEVNTADRLO_1, | ||
605 | + .unimp = 0xffffffff, | ||
606 | + },{ .name = "GEVNTADRHI_1", .addr = A_GEVNTADRHI_1, | ||
607 | + .unimp = 0xffffffff, | ||
608 | + },{ .name = "GEVNTSIZ_1", .addr = A_GEVNTSIZ_1, | ||
609 | + .ro = 0x7fff0000, | ||
610 | + .unimp = 0xffffffff, | ||
611 | + },{ .name = "GEVNTCOUNT_1", .addr = A_GEVNTCOUNT_1, | ||
612 | + .ro = 0x7fff0000, | ||
613 | + .unimp = 0xffffffff, | ||
614 | + },{ .name = "GEVNTADRLO_2", .addr = A_GEVNTADRLO_2, | ||
615 | + .unimp = 0xffffffff, | ||
616 | + },{ .name = "GEVNTADRHI_2", .addr = A_GEVNTADRHI_2, | ||
617 | + .unimp = 0xffffffff, | ||
618 | + },{ .name = "GEVNTSIZ_2", .addr = A_GEVNTSIZ_2, | ||
619 | + .ro = 0x7fff0000, | ||
620 | + .unimp = 0xffffffff, | ||
621 | + },{ .name = "GEVNTCOUNT_2", .addr = A_GEVNTCOUNT_2, | ||
622 | + .ro = 0x7fff0000, | ||
623 | + .unimp = 0xffffffff, | ||
624 | + },{ .name = "GEVNTADRLO_3", .addr = A_GEVNTADRLO_3, | ||
625 | + .unimp = 0xffffffff, | ||
626 | + },{ .name = "GEVNTADRHI_3", .addr = A_GEVNTADRHI_3, | ||
627 | + .unimp = 0xffffffff, | ||
628 | + },{ .name = "GEVNTSIZ_3", .addr = A_GEVNTSIZ_3, | ||
629 | + .ro = 0x7fff0000, | ||
630 | + .unimp = 0xffffffff, | ||
631 | + },{ .name = "GEVNTCOUNT_3", .addr = A_GEVNTCOUNT_3, | ||
632 | + .ro = 0x7fff0000, | ||
633 | + .unimp = 0xffffffff, | ||
634 | + },{ .name = "GHWPARAMS8", .addr = A_GHWPARAMS8, | ||
635 | + .ro = 0xffffffff, | ||
636 | + },{ .name = "GTXFIFOPRIDEV", .addr = A_GTXFIFOPRIDEV, | ||
637 | + .ro = 0xffffffc0, | ||
638 | + .unimp = 0xffffffff, | ||
639 | + },{ .name = "GTXFIFOPRIHST", .addr = A_GTXFIFOPRIHST, | ||
640 | + .ro = 0xfffffff8, | ||
641 | + .unimp = 0xffffffff, | ||
642 | + },{ .name = "GRXFIFOPRIHST", .addr = A_GRXFIFOPRIHST, | ||
643 | + .ro = 0xfffffff8, | ||
644 | + .unimp = 0xffffffff, | ||
645 | + },{ .name = "GDMAHLRATIO", .addr = A_GDMAHLRATIO, | ||
646 | + .ro = 0xffffe0e0, | ||
647 | + .unimp = 0xffffffff, | ||
648 | + },{ .name = "GFLADJ", .addr = A_GFLADJ, | ||
649 | + .reset = 0xc83f020, | ||
650 | + .rsvd = 0x40, | ||
651 | + .ro = 0x400040, | ||
652 | + .unimp = 0xffffffff, | ||
98 | + } | 653 | + } |
99 | + | 654 | +}; |
100 | s->binfo.ram_size = machine->ram_size; | 655 | + |
101 | s->binfo.loader_start = 0x0; | 656 | +static void usb_dwc3_reset(DeviceState *dev) |
102 | s->binfo.get_dtb = versal_virt_get_dtb; | 657 | +{ |
658 | + USBDWC3 *s = USB_DWC3(dev); | ||
659 | + unsigned int i; | ||
660 | + | ||
661 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
662 | + switch (i) { | ||
663 | + case R_GHWPARAMS0...R_GHWPARAMS7: | ||
664 | + break; | ||
665 | + case R_GHWPARAMS8: | ||
666 | + break; | ||
667 | + default: | ||
668 | + register_reset(&s->regs_info[i]); | ||
669 | + }; | ||
670 | + } | ||
671 | + | ||
672 | + xhci_sysbus_reset(DEVICE(&s->sysbus_xhci)); | ||
673 | +} | ||
674 | + | ||
675 | +static const MemoryRegionOps usb_dwc3_ops = { | ||
676 | + .read = register_read_memory, | ||
677 | + .write = register_write_memory, | ||
678 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
679 | + .valid = { | ||
680 | + .min_access_size = 4, | ||
681 | + .max_access_size = 4, | ||
682 | + }, | ||
683 | +}; | ||
684 | + | ||
685 | +static void usb_dwc3_realize(DeviceState *dev, Error **errp) | ||
686 | +{ | ||
687 | + USBDWC3 *s = USB_DWC3(dev); | ||
688 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
689 | + Error *err = NULL; | ||
690 | + | ||
691 | + sysbus_realize(SYS_BUS_DEVICE(&s->sysbus_xhci), &err); | ||
692 | + if (err) { | ||
693 | + error_propagate(errp, err); | ||
694 | + return; | ||
695 | + } | ||
696 | + | ||
697 | + memory_region_add_subregion(&s->iomem, 0, | ||
698 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sysbus_xhci), 0)); | ||
699 | + sysbus_init_mmio(sbd, &s->iomem); | ||
700 | + | ||
701 | + /* | ||
702 | + * Device Configuration | ||
703 | + */ | ||
704 | + s->regs[R_GHWPARAMS0] = 0x40204048 | s->cfg.mode; | ||
705 | + s->regs[R_GHWPARAMS1] = 0x222493b; | ||
706 | + s->regs[R_GHWPARAMS2] = 0x12345678; | ||
707 | + s->regs[R_GHWPARAMS3] = 0x618c088; | ||
708 | + s->regs[R_GHWPARAMS4] = 0x47822004; | ||
709 | + s->regs[R_GHWPARAMS5] = 0x4202088; | ||
710 | + s->regs[R_GHWPARAMS6] = 0x7850c20; | ||
711 | + s->regs[R_GHWPARAMS7] = 0x0; | ||
712 | + s->regs[R_GHWPARAMS8] = 0x478; | ||
713 | +} | ||
714 | + | ||
715 | +static void usb_dwc3_init(Object *obj) | ||
716 | +{ | ||
717 | + USBDWC3 *s = USB_DWC3(obj); | ||
718 | + RegisterInfoArray *reg_array; | ||
719 | + | ||
720 | + memory_region_init(&s->iomem, obj, TYPE_USB_DWC3, DWC3_SIZE); | ||
721 | + reg_array = | ||
722 | + register_init_block32(DEVICE(obj), usb_dwc3_regs_info, | ||
723 | + ARRAY_SIZE(usb_dwc3_regs_info), | ||
724 | + s->regs_info, s->regs, | ||
725 | + &usb_dwc3_ops, | ||
726 | + USB_DWC3_ERR_DEBUG, | ||
727 | + USB_DWC3_R_MAX * 4); | ||
728 | + memory_region_add_subregion(&s->iomem, | ||
729 | + DWC3_GLOBAL_OFFSET, | ||
730 | + ®_array->mem); | ||
731 | + object_initialize_child(obj, "dwc3-xhci", &s->sysbus_xhci, | ||
732 | + TYPE_XHCI_SYSBUS); | ||
733 | + qdev_alias_all_properties(DEVICE(&s->sysbus_xhci), obj); | ||
734 | + | ||
735 | + s->cfg.mode = HOST_MODE; | ||
736 | +} | ||
737 | + | ||
738 | +static const VMStateDescription vmstate_usb_dwc3 = { | ||
739 | + .name = "usb-dwc3", | ||
740 | + .version_id = 1, | ||
741 | + .fields = (VMStateField[]) { | ||
742 | + VMSTATE_UINT32_ARRAY(regs, USBDWC3, USB_DWC3_R_MAX), | ||
743 | + VMSTATE_UINT8(cfg.mode, USBDWC3), | ||
744 | + VMSTATE_UINT32(cfg.dwc_usb3_user, USBDWC3), | ||
745 | + VMSTATE_END_OF_LIST() | ||
746 | + } | ||
747 | +}; | ||
748 | + | ||
749 | +static Property usb_dwc3_properties[] = { | ||
750 | + DEFINE_PROP_UINT32("DWC_USB3_USERID", USBDWC3, cfg.dwc_usb3_user, | ||
751 | + 0x12345678), | ||
752 | + DEFINE_PROP_END_OF_LIST(), | ||
753 | +}; | ||
754 | + | ||
755 | +static void usb_dwc3_class_init(ObjectClass *klass, void *data) | ||
756 | +{ | ||
757 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
758 | + | ||
759 | + dc->reset = usb_dwc3_reset; | ||
760 | + dc->realize = usb_dwc3_realize; | ||
761 | + dc->vmsd = &vmstate_usb_dwc3; | ||
762 | + device_class_set_props(dc, usb_dwc3_properties); | ||
763 | +} | ||
764 | + | ||
765 | +static const TypeInfo usb_dwc3_info = { | ||
766 | + .name = TYPE_USB_DWC3, | ||
767 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
768 | + .instance_size = sizeof(USBDWC3), | ||
769 | + .class_init = usb_dwc3_class_init, | ||
770 | + .instance_init = usb_dwc3_init, | ||
771 | +}; | ||
772 | + | ||
773 | +static void usb_dwc3_register_types(void) | ||
774 | +{ | ||
775 | + type_register_static(&usb_dwc3_info); | ||
776 | +} | ||
777 | + | ||
778 | +type_init(usb_dwc3_register_types) | ||
779 | diff --git a/hw/usb/Kconfig b/hw/usb/Kconfig | ||
780 | index XXXXXXX..XXXXXXX 100644 | ||
781 | --- a/hw/usb/Kconfig | ||
782 | +++ b/hw/usb/Kconfig | ||
783 | @@ -XXX,XX +XXX,XX @@ config IMX_USBPHY | ||
784 | bool | ||
785 | default y | ||
786 | depends on USB | ||
787 | + | ||
788 | +config USB_DWC3 | ||
789 | + bool | ||
790 | + select USB_XHCI_SYSBUS | ||
791 | + select REGISTER | ||
792 | diff --git a/hw/usb/meson.build b/hw/usb/meson.build | ||
793 | index XXXXXXX..XXXXXXX 100644 | ||
794 | --- a/hw/usb/meson.build | ||
795 | +++ b/hw/usb/meson.build | ||
796 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_USB_XHCI_SYSBUS', if_true: files('hcd-xhci-sysbus.c | ||
797 | softmmu_ss.add(when: 'CONFIG_USB_XHCI_NEC', if_true: files('hcd-xhci-nec.c')) | ||
798 | softmmu_ss.add(when: 'CONFIG_USB_MUSB', if_true: files('hcd-musb.c')) | ||
799 | softmmu_ss.add(when: 'CONFIG_USB_DWC2', if_true: files('hcd-dwc2.c')) | ||
800 | +softmmu_ss.add(when: 'CONFIG_USB_DWC3', if_true: files('hcd-dwc3.c')) | ||
801 | |||
802 | softmmu_ss.add(when: 'CONFIG_TUSB6010', if_true: files('tusb6010.c')) | ||
803 | softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('chipidea.c')) | ||
103 | -- | 804 | -- |
104 | 2.20.1 | 805 | 2.20.1 |
105 | 806 | ||
106 | 807 | diff view generated by jsdifflib |
1 | Add the infrastructure for building and invoking a decodetree decoder | 1 | From: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
---|---|---|---|
2 | for the AArch32 Neon encodings. At the moment the new decoder covers | 2 | |
3 | nothing, so we always fall back to the existing hand-written decode. | 3 | This model is a top level integration wrapper for hcd-dwc3 and |
4 | 4 | versal-usb2-ctrl-regs modules, this is used by xilinx versal soc's and | |
5 | We follow the same pattern we did for the VFP decodetree conversion | 5 | future xilinx usb subsystems would also be part of it. |
6 | (commit 78e138bc1f672c145ef6ace74617d and following): code that deals | 6 | |
7 | with Neon will be moving gradually out to translate-neon.vfp.inc, | 7 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
8 | which we #include into translate.c. | 8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
9 | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
10 | In order to share the decode files between A32 and T32, we | 10 | Message-id: 1607023357-5096-4-git-send-email-sai.pavan.boddu@xilinx.com |
11 | split Neon into 3 parts: | ||
12 | * data-processing | ||
13 | * load-store | ||
14 | * 'shared' encodings | ||
15 | |||
16 | The first two groups of instructions have similar but not identical | ||
17 | A32 and T32 encodings, so we need to manually transform the T32 | ||
18 | encoding into the A32 one before calling the decoder; the third group | ||
19 | covers the Neon instructions which are identical in A32 and T32. | ||
20 | |||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20200430181003.21682-4-peter.maydell@linaro.org | ||
24 | --- | 12 | --- |
25 | target/arm/neon-dp.decode | 29 ++++++++++++++++++++++++++ | 13 | include/hw/usb/xlnx-usb-subsystem.h | 45 ++++++++++++++ |
26 | target/arm/neon-ls.decode | 29 ++++++++++++++++++++++++++ | 14 | hw/usb/xlnx-usb-subsystem.c | 94 +++++++++++++++++++++++++++++ |
27 | target/arm/neon-shared.decode | 27 +++++++++++++++++++++++++ | 15 | hw/usb/Kconfig | 5 ++ |
28 | target/arm/translate-neon.inc.c | 32 +++++++++++++++++++++++++++++ | 16 | hw/usb/meson.build | 1 + |
29 | target/arm/translate.c | 36 +++++++++++++++++++++++++++++++-- | 17 | 4 files changed, 145 insertions(+) |
30 | target/arm/Makefile.objs | 18 +++++++++++++++++ | 18 | create mode 100644 include/hw/usb/xlnx-usb-subsystem.h |
31 | 6 files changed, 169 insertions(+), 2 deletions(-) | 19 | create mode 100644 hw/usb/xlnx-usb-subsystem.c |
32 | create mode 100644 target/arm/neon-dp.decode | 20 | |
33 | create mode 100644 target/arm/neon-ls.decode | 21 | diff --git a/include/hw/usb/xlnx-usb-subsystem.h b/include/hw/usb/xlnx-usb-subsystem.h |
34 | create mode 100644 target/arm/neon-shared.decode | ||
35 | create mode 100644 target/arm/translate-neon.inc.c | ||
36 | |||
37 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
38 | new file mode 100644 | 22 | new file mode 100644 |
39 | index XXXXXXX..XXXXXXX | 23 | index XXXXXXX..XXXXXXX |
40 | --- /dev/null | 24 | --- /dev/null |
41 | +++ b/target/arm/neon-dp.decode | 25 | +++ b/include/hw/usb/xlnx-usb-subsystem.h |
42 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
43 | +# AArch32 Neon data-processing instruction descriptions | 27 | +/* |
44 | +# | 28 | + * QEMU model of the Xilinx usb subsystem |
45 | +# Copyright (c) 2020 Linaro, Ltd | 29 | + * |
46 | +# | 30 | + * Copyright (c) 2020 Xilinx Inc. Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
47 | +# This library is free software; you can redistribute it and/or | 31 | + * |
48 | +# modify it under the terms of the GNU Lesser General Public | 32 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
49 | +# License as published by the Free Software Foundation; either | 33 | + * of this software and associated documentation files (the "Software"), to deal |
50 | +# version 2 of the License, or (at your option) any later version. | 34 | + * in the Software without restriction, including without limitation the rights |
51 | +# | 35 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
52 | +# This library is distributed in the hope that it will be useful, | 36 | + * copies of the Software, and to permit persons to whom the Software is |
53 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | 37 | + * furnished to do so, subject to the following conditions: |
54 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | 38 | + * |
55 | +# Lesser General Public License for more details. | 39 | + * The above copyright notice and this permission notice shall be included in |
56 | +# | 40 | + * all copies or substantial portions of the Software. |
57 | +# You should have received a copy of the GNU Lesser General Public | 41 | + * |
58 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | 42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
59 | + | 43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
60 | +# | 44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
61 | +# This file is processed by scripts/decodetree.py | 45 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
62 | +# | 46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
63 | + | 47 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
64 | +# Encodings for Neon data processing instructions where the T32 encoding | 48 | + * THE SOFTWARE. |
65 | +# is a simple transformation of the A32 encoding. | 49 | + */ |
66 | +# More specifically, this file covers instructions where the A32 encoding is | 50 | + |
67 | +# 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | 51 | +#ifndef _XLNX_VERSAL_USB_SUBSYSTEM_H_ |
68 | +# and the T32 encoding is | 52 | +#define _XLNX_VERSAL_USB_SUBSYSTEM_H_ |
69 | +# 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | 53 | + |
70 | +# This file works on the A32 encoding only; calling code for T32 has to | 54 | +#include "hw/usb/xlnx-versal-usb2-ctrl-regs.h" |
71 | +# transform the insn into the A32 version first. | 55 | +#include "hw/usb/hcd-dwc3.h" |
72 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | 56 | + |
57 | +#define TYPE_XILINX_VERSAL_USB2 "xlnx.versal-usb2" | ||
58 | + | ||
59 | +#define VERSAL_USB2(obj) \ | ||
60 | + OBJECT_CHECK(VersalUsb2, (obj), TYPE_XILINX_VERSAL_USB2) | ||
61 | + | ||
62 | +typedef struct VersalUsb2 { | ||
63 | + SysBusDevice parent_obj; | ||
64 | + MemoryRegion dwc3_mr; | ||
65 | + MemoryRegion usb2Ctrl_mr; | ||
66 | + | ||
67 | + VersalUsb2CtrlRegs usb2Ctrl; | ||
68 | + USBDWC3 dwc3; | ||
69 | +} VersalUsb2; | ||
70 | + | ||
71 | +#endif | ||
72 | diff --git a/hw/usb/xlnx-usb-subsystem.c b/hw/usb/xlnx-usb-subsystem.c | ||
73 | new file mode 100644 | 73 | new file mode 100644 |
74 | index XXXXXXX..XXXXXXX | 74 | index XXXXXXX..XXXXXXX |
75 | --- /dev/null | 75 | --- /dev/null |
76 | +++ b/target/arm/neon-ls.decode | 76 | +++ b/hw/usb/xlnx-usb-subsystem.c |
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | +# AArch32 Neon load/store instruction descriptions | ||
79 | +# | ||
80 | +# Copyright (c) 2020 Linaro, Ltd | ||
81 | +# | ||
82 | +# This library is free software; you can redistribute it and/or | ||
83 | +# modify it under the terms of the GNU Lesser General Public | ||
84 | +# License as published by the Free Software Foundation; either | ||
85 | +# version 2 of the License, or (at your option) any later version. | ||
86 | +# | ||
87 | +# This library is distributed in the hope that it will be useful, | ||
88 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
89 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
90 | +# Lesser General Public License for more details. | ||
91 | +# | ||
92 | +# You should have received a copy of the GNU Lesser General Public | ||
93 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
94 | + | ||
95 | +# | ||
96 | +# This file is processed by scripts/decodetree.py | ||
97 | +# | ||
98 | + | ||
99 | +# Encodings for Neon load/store instructions where the T32 encoding | ||
100 | +# is a simple transformation of the A32 encoding. | ||
101 | +# More specifically, this file covers instructions where the A32 encoding is | ||
102 | +# 0b1111_0100_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
103 | +# and the T32 encoding is | ||
104 | +# 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
105 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
106 | +# transform the insn into the A32 version first. | ||
107 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
108 | new file mode 100644 | ||
109 | index XXXXXXX..XXXXXXX | ||
110 | --- /dev/null | ||
111 | +++ b/target/arm/neon-shared.decode | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | +# AArch32 Neon instruction descriptions | ||
114 | +# | ||
115 | +# Copyright (c) 2020 Linaro, Ltd | ||
116 | +# | ||
117 | +# This library is free software; you can redistribute it and/or | ||
118 | +# modify it under the terms of the GNU Lesser General Public | ||
119 | +# License as published by the Free Software Foundation; either | ||
120 | +# version 2 of the License, or (at your option) any later version. | ||
121 | +# | ||
122 | +# This library is distributed in the hope that it will be useful, | ||
123 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
124 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
125 | +# Lesser General Public License for more details. | ||
126 | +# | ||
127 | +# You should have received a copy of the GNU Lesser General Public | ||
128 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
129 | + | ||
130 | +# | ||
131 | +# This file is processed by scripts/decodetree.py | ||
132 | +# | ||
133 | + | ||
134 | +# Encodings for Neon instructions whose encoding is the same for | ||
135 | +# both A32 and T32. | ||
136 | + | ||
137 | +# More specifically, this covers: | ||
138 | +# 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
139 | +# 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
140 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
141 | new file mode 100644 | ||
142 | index XXXXXXX..XXXXXXX | ||
143 | --- /dev/null | ||
144 | +++ b/target/arm/translate-neon.inc.c | ||
145 | @@ -XXX,XX +XXX,XX @@ | 77 | @@ -XXX,XX +XXX,XX @@ |
146 | +/* | 78 | +/* |
147 | + * ARM translation: AArch32 Neon instructions | 79 | + * QEMU model of the Xilinx usb subsystem |
148 | + * | 80 | + * |
149 | + * Copyright (c) 2003 Fabrice Bellard | 81 | + * Copyright (c) 2020 Xilinx Inc. Sai Pavan Boddu <sai.pava.boddu@xilinx.com> |
150 | + * Copyright (c) 2005-2007 CodeSourcery | 82 | + * |
151 | + * Copyright (c) 2007 OpenedHand, Ltd. | 83 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
152 | + * Copyright (c) 2020 Linaro, Ltd. | 84 | + * of this software and associated documentation files (the "Software"), to deal |
153 | + * | 85 | + * in the Software without restriction, including without limitation the rights |
154 | + * This library is free software; you can redistribute it and/or | 86 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
155 | + * modify it under the terms of the GNU Lesser General Public | 87 | + * copies of the Software, and to permit persons to whom the Software is |
156 | + * License as published by the Free Software Foundation; either | 88 | + * furnished to do so, subject to the following conditions: |
157 | + * version 2 of the License, or (at your option) any later version. | 89 | + * |
158 | + * | 90 | + * The above copyright notice and this permission notice shall be included in |
159 | + * This library is distributed in the hope that it will be useful, | 91 | + * all copies or substantial portions of the Software. |
160 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 92 | + * |
161 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | 93 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
162 | + * Lesser General Public License for more details. | 94 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
163 | + * | 95 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
164 | + * You should have received a copy of the GNU Lesser General Public | 96 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
165 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | 97 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
98 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
99 | + * THE SOFTWARE. | ||
166 | + */ | 100 | + */ |
167 | + | 101 | + |
168 | +/* | 102 | +#include "qemu/osdep.h" |
169 | + * This file is intended to be included from translate.c; it uses | 103 | +#include "hw/sysbus.h" |
170 | + * some macros and definitions provided by that file. | 104 | +#include "hw/irq.h" |
171 | + * It might be possible to convert it to a standalone .c file eventually. | 105 | +#include "hw/register.h" |
172 | + */ | 106 | +#include "qemu/bitops.h" |
173 | + | 107 | +#include "qemu/log.h" |
174 | +/* Include the generated Neon decoder */ | 108 | +#include "qom/object.h" |
175 | +#include "decode-neon-dp.inc.c" | 109 | +#include "qapi/error.h" |
176 | +#include "decode-neon-ls.inc.c" | 110 | +#include "hw/qdev-properties.h" |
177 | +#include "decode-neon-shared.inc.c" | 111 | +#include "hw/usb/xlnx-usb-subsystem.h" |
178 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 112 | + |
113 | +static void versal_usb2_realize(DeviceState *dev, Error **errp) | ||
114 | +{ | ||
115 | + VersalUsb2 *s = VERSAL_USB2(dev); | ||
116 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
117 | + Error *err = NULL; | ||
118 | + | ||
119 | + sysbus_realize(SYS_BUS_DEVICE(&s->dwc3), &err); | ||
120 | + if (err) { | ||
121 | + error_propagate(errp, err); | ||
122 | + return; | ||
123 | + } | ||
124 | + sysbus_realize(SYS_BUS_DEVICE(&s->usb2Ctrl), &err); | ||
125 | + if (err) { | ||
126 | + error_propagate(errp, err); | ||
127 | + return; | ||
128 | + } | ||
129 | + sysbus_init_mmio(sbd, &s->dwc3_mr); | ||
130 | + sysbus_init_mmio(sbd, &s->usb2Ctrl_mr); | ||
131 | + qdev_pass_gpios(DEVICE(&s->dwc3.sysbus_xhci), dev, SYSBUS_DEVICE_GPIO_IRQ); | ||
132 | +} | ||
133 | + | ||
134 | +static void versal_usb2_init(Object *obj) | ||
135 | +{ | ||
136 | + VersalUsb2 *s = VERSAL_USB2(obj); | ||
137 | + | ||
138 | + object_initialize_child(obj, "versal.dwc3", &s->dwc3, | ||
139 | + TYPE_USB_DWC3); | ||
140 | + object_initialize_child(obj, "versal.usb2-ctrl", &s->usb2Ctrl, | ||
141 | + TYPE_XILINX_VERSAL_USB2_CTRL_REGS); | ||
142 | + memory_region_init_alias(&s->dwc3_mr, obj, "versal.dwc3_alias", | ||
143 | + &s->dwc3.iomem, 0, DWC3_SIZE); | ||
144 | + memory_region_init_alias(&s->usb2Ctrl_mr, obj, "versal.usb2Ctrl_alias", | ||
145 | + &s->usb2Ctrl.iomem, 0, USB2_REGS_R_MAX * 4); | ||
146 | + qdev_alias_all_properties(DEVICE(&s->dwc3), obj); | ||
147 | + qdev_alias_all_properties(DEVICE(&s->dwc3.sysbus_xhci), obj); | ||
148 | + object_property_add_alias(obj, "dma", OBJECT(&s->dwc3.sysbus_xhci), "dma"); | ||
149 | +} | ||
150 | + | ||
151 | +static void versal_usb2_class_init(ObjectClass *klass, void *data) | ||
152 | +{ | ||
153 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
154 | + | ||
155 | + dc->realize = versal_usb2_realize; | ||
156 | +} | ||
157 | + | ||
158 | +static const TypeInfo versal_usb2_info = { | ||
159 | + .name = TYPE_XILINX_VERSAL_USB2, | ||
160 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
161 | + .instance_size = sizeof(VersalUsb2), | ||
162 | + .class_init = versal_usb2_class_init, | ||
163 | + .instance_init = versal_usb2_init, | ||
164 | +}; | ||
165 | + | ||
166 | +static void versal_usb_types(void) | ||
167 | +{ | ||
168 | + type_register_static(&versal_usb2_info); | ||
169 | +} | ||
170 | + | ||
171 | +type_init(versal_usb_types) | ||
172 | diff --git a/hw/usb/Kconfig b/hw/usb/Kconfig | ||
179 | index XXXXXXX..XXXXXXX 100644 | 173 | index XXXXXXX..XXXXXXX 100644 |
180 | --- a/target/arm/translate.c | 174 | --- a/hw/usb/Kconfig |
181 | +++ b/target/arm/translate.c | 175 | +++ b/hw/usb/Kconfig |
182 | @@ -XXX,XX +XXX,XX @@ static TCGv_ptr vfp_reg_ptr(bool dp, int reg) | 176 | @@ -XXX,XX +XXX,XX @@ config USB_DWC3 |
183 | 177 | bool | |
184 | #define ARM_CP_RW_BIT (1 << 20) | 178 | select USB_XHCI_SYSBUS |
185 | 179 | select REGISTER | |
186 | -/* Include the VFP decoder */ | 180 | + |
187 | +/* Include the VFP and Neon decoders */ | 181 | +config XLNX_USB_SUBSYS |
188 | #include "translate-vfp.inc.c" | 182 | + bool |
189 | +#include "translate-neon.inc.c" | 183 | + default y if XLNX_VERSAL |
190 | 184 | + select USB_DWC3 | |
191 | static inline void iwmmxt_load_reg(TCGv_i64 var, int reg) | 185 | diff --git a/hw/usb/meson.build b/hw/usb/meson.build |
192 | { | ||
193 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
194 | /* Unconditional instructions. */ | ||
195 | /* TODO: Perhaps merge these into one decodetree output file. */ | ||
196 | if (disas_a32_uncond(s, insn) || | ||
197 | - disas_vfp_uncond(s, insn)) { | ||
198 | + disas_vfp_uncond(s, insn) || | ||
199 | + disas_neon_dp(s, insn) || | ||
200 | + disas_neon_ls(s, insn) || | ||
201 | + disas_neon_shared(s, insn)) { | ||
202 | return; | ||
203 | } | ||
204 | /* fall back to legacy decoder */ | ||
205 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
206 | ARCH(6T2); | ||
207 | } | ||
208 | |||
209 | + if ((insn & 0xef000000) == 0xef000000) { | ||
210 | + /* | ||
211 | + * T32 encodings 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
212 | + * transform into | ||
213 | + * A32 encodings 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
214 | + */ | ||
215 | + uint32_t a32_insn = (insn & 0xe2ffffff) | | ||
216 | + ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
217 | + | ||
218 | + if (disas_neon_dp(s, a32_insn)) { | ||
219 | + return; | ||
220 | + } | ||
221 | + } | ||
222 | + | ||
223 | + if ((insn & 0xff100000) == 0xf9000000) { | ||
224 | + /* | ||
225 | + * T32 encodings 0b1111_1001_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
226 | + * transform into | ||
227 | + * A32 encodings 0b1111_0100_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
228 | + */ | ||
229 | + uint32_t a32_insn = (insn & 0x00ffffff) | 0xf4000000; | ||
230 | + | ||
231 | + if (disas_neon_ls(s, a32_insn)) { | ||
232 | + return; | ||
233 | + } | ||
234 | + } | ||
235 | + | ||
236 | /* | ||
237 | * TODO: Perhaps merge these into one decodetree output file. | ||
238 | * Note disas_vfp is written for a32 with cond field in the | ||
239 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
240 | */ | ||
241 | if (disas_t32(s, insn) || | ||
242 | disas_vfp_uncond(s, insn) || | ||
243 | + disas_neon_shared(s, insn) || | ||
244 | ((insn >> 28) == 0xe && disas_vfp(s, insn))) { | ||
245 | return; | ||
246 | } | ||
247 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | ||
248 | index XXXXXXX..XXXXXXX 100644 | 186 | index XXXXXXX..XXXXXXX 100644 |
249 | --- a/target/arm/Makefile.objs | 187 | --- a/hw/usb/meson.build |
250 | +++ b/target/arm/Makefile.objs | 188 | +++ b/hw/usb/meson.build |
251 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-sve.inc.c: $(SRC_PATH)/target/arm/sve.decode $(DECODETREE) | 189 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_TUSB6010', if_true: files('tusb6010.c')) |
252 | $(PYTHON) $(DECODETREE) --decode disas_sve -o $@ $<,\ | 190 | softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('chipidea.c')) |
253 | "GEN", $(TARGET_DIR)$@) | 191 | softmmu_ss.add(when: 'CONFIG_IMX_USBPHY', if_true: files('imx-usb-phy.c')) |
254 | 192 | specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-usb2-ctrl-regs.c')) | |
255 | +target/arm/decode-neon-shared.inc.c: $(SRC_PATH)/target/arm/neon-shared.decode $(DECODETREE) | 193 | +specific_ss.add(when: 'CONFIG_XLNX_USB_SUBSYS', if_true: files('xlnx-usb-subsystem.c')) |
256 | + $(call quiet-command,\ | 194 | |
257 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_shared -o $@ $<,\ | 195 | # emulated usb devices |
258 | + "GEN", $(TARGET_DIR)$@) | 196 | softmmu_ss.add(when: 'CONFIG_USB', if_true: files('dev-hub.c')) |
259 | + | ||
260 | +target/arm/decode-neon-dp.inc.c: $(SRC_PATH)/target/arm/neon-dp.decode $(DECODETREE) | ||
261 | + $(call quiet-command,\ | ||
262 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_dp -o $@ $<,\ | ||
263 | + "GEN", $(TARGET_DIR)$@) | ||
264 | + | ||
265 | +target/arm/decode-neon-ls.inc.c: $(SRC_PATH)/target/arm/neon-ls.decode $(DECODETREE) | ||
266 | + $(call quiet-command,\ | ||
267 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_ls -o $@ $<,\ | ||
268 | + "GEN", $(TARGET_DIR)$@) | ||
269 | + | ||
270 | target/arm/decode-vfp.inc.c: $(SRC_PATH)/target/arm/vfp.decode $(DECODETREE) | ||
271 | $(call quiet-command,\ | ||
272 | $(PYTHON) $(DECODETREE) --static-decode disas_vfp -o $@ $<,\ | ||
273 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-t16.inc.c: $(SRC_PATH)/target/arm/t16.decode $(DECODETREE) | ||
274 | "GEN", $(TARGET_DIR)$@) | ||
275 | |||
276 | target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
277 | +target/arm/translate.o: target/arm/decode-neon-shared.inc.c | ||
278 | +target/arm/translate.o: target/arm/decode-neon-dp.inc.c | ||
279 | +target/arm/translate.o: target/arm/decode-neon-ls.inc.c | ||
280 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
281 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
282 | target/arm/translate.o: target/arm/decode-a32.inc.c | ||
283 | -- | 197 | -- |
284 | 2.20.1 | 198 | 2.20.1 |
285 | 199 | ||
286 | 200 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | hw/arm: versal: Add support for the RTC. | 3 | Connect VersalUsb2 subsystem to xlnx-versal SOC, its placed |
4 | in iou of lpd domain and configure it as dual port host controller. | ||
5 | Add the respective guest dts nodes for "xlnx-versal-virt" machine. | ||
4 | 6 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 10 | Message-id: 1607023357-5096-5-git-send-email-sai.pavan.boddu@xilinx.com |
9 | Message-id: 20200427181649.26851-10-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | include/hw/arm/xlnx-versal.h | 8 ++++++++ | 13 | include/hw/arm/xlnx-versal.h | 9 ++++++ |
13 | hw/arm/xlnx-versal.c | 21 +++++++++++++++++++++ | 14 | hw/arm/xlnx-versal-virt.c | 55 ++++++++++++++++++++++++++++++++++++ |
14 | 2 files changed, 29 insertions(+) | 15 | hw/arm/xlnx-versal.c | 26 +++++++++++++++++ |
16 | 3 files changed, 90 insertions(+) | ||
15 | 17 | ||
16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 18 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
17 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-versal.h | 20 | --- a/include/hw/arm/xlnx-versal.h |
19 | +++ b/include/hw/arm/xlnx-versal.h | 21 | +++ b/include/hw/arm/xlnx-versal.h |
20 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/char/pl011.h" | ||
22 | #include "hw/dma/xlnx-zdma.h" | ||
23 | #include "hw/net/cadence_gem.h" | 23 | #include "hw/net/cadence_gem.h" |
24 | +#include "hw/rtc/xlnx-zynqmp-rtc.h" | 24 | #include "hw/rtc/xlnx-zynqmp-rtc.h" |
25 | #include "qom/object.h" | ||
26 | +#include "hw/usb/xlnx-usb-subsystem.h" | ||
25 | 27 | ||
26 | #define TYPE_XLNX_VERSAL "xlnx-versal" | 28 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
27 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | 29 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 30 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
29 | struct { | 31 | PL011State uart[XLNX_VERSAL_NR_UARTS]; |
30 | SDHCIState sd[XLNX_VERSAL_NR_SDS]; | 32 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; |
33 | XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; | ||
34 | + VersalUsb2 usb; | ||
31 | } iou; | 35 | } iou; |
36 | } lpd; | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
39 | |||
40 | #define VERSAL_UART0_IRQ_0 18 | ||
41 | #define VERSAL_UART1_IRQ_0 19 | ||
42 | +#define VERSAL_USB0_IRQ_0 22 | ||
43 | #define VERSAL_GEM0_IRQ_0 56 | ||
44 | #define VERSAL_GEM0_WAKE_IRQ_0 57 | ||
45 | #define VERSAL_GEM1_IRQ_0 58 | ||
46 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
47 | #define MM_OCM 0xfffc0000U | ||
48 | #define MM_OCM_SIZE 0x40000 | ||
49 | |||
50 | +#define MM_USB2_CTRL_REGS 0xFF9D0000 | ||
51 | +#define MM_USB2_CTRL_REGS_SIZE 0x10000 | ||
32 | + | 52 | + |
33 | + XlnxZynqMPRTC rtc; | 53 | +#define MM_USB_0 0xFE200000 |
34 | } pmc; | 54 | +#define MM_USB_0_SIZE 0x10000 |
35 | 55 | + | |
36 | struct { | 56 | #define MM_TOP_DDR 0x0 |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 57 | #define MM_TOP_DDR_SIZE 0x80000000U |
38 | #define VERSAL_GEM1_IRQ_0 58 | 58 | #define MM_TOP_DDR_2 0x800000000ULL |
39 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | 59 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
40 | #define VERSAL_ADMA_IRQ_0 60 | 60 | index XXXXXXX..XXXXXXX 100644 |
41 | +#define VERSAL_RTC_APB_ERR_IRQ 121 | 61 | --- a/hw/arm/xlnx-versal-virt.c |
42 | #define VERSAL_SD0_IRQ_0 126 | 62 | +++ b/hw/arm/xlnx-versal-virt.c |
43 | +#define VERSAL_RTC_ALARM_IRQ 142 | 63 | @@ -XXX,XX +XXX,XX @@ struct VersalVirt { |
44 | +#define VERSAL_RTC_SECONDS_IRQ 143 | 64 | uint32_t ethernet_phy[2]; |
45 | 65 | uint32_t clk_125Mhz; | |
46 | /* Architecturally reserved IRQs suitable for virtualization. */ | 66 | uint32_t clk_25Mhz; |
47 | #define VERSAL_RSVD_IRQ_FIRST 111 | 67 | + uint32_t usb; |
48 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | 68 | + uint32_t dwc; |
49 | #define MM_PMC_SD0_SIZE 0x10000 | 69 | } phandle; |
50 | #define MM_PMC_CRP 0xf1260000U | 70 | struct arm_boot_info binfo; |
51 | #define MM_PMC_CRP_SIZE 0x10000 | 71 | |
52 | +#define MM_PMC_RTC 0xf12a0000 | 72 | @@ -XXX,XX +XXX,XX @@ static void fdt_create(VersalVirt *s) |
53 | +#define MM_PMC_RTC_SIZE 0x10000 | 73 | s->phandle.clk_25Mhz = qemu_fdt_alloc_phandle(s->fdt); |
54 | #endif | 74 | s->phandle.clk_125Mhz = qemu_fdt_alloc_phandle(s->fdt); |
75 | |||
76 | + s->phandle.usb = qemu_fdt_alloc_phandle(s->fdt); | ||
77 | + s->phandle.dwc = qemu_fdt_alloc_phandle(s->fdt); | ||
78 | /* Create /chosen node for load_dtb. */ | ||
79 | qemu_fdt_add_subnode(s->fdt, "/chosen"); | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(VersalVirt *s) | ||
82 | compat, sizeof(compat)); | ||
83 | } | ||
84 | |||
85 | +static void fdt_add_usb_xhci_nodes(VersalVirt *s) | ||
86 | +{ | ||
87 | + const char clocknames[] = "bus_clk\0ref_clk"; | ||
88 | + const char irq_name[] = "dwc_usb3"; | ||
89 | + const char compatVersalDWC3[] = "xlnx,versal-dwc3"; | ||
90 | + const char compatDWC3[] = "snps,dwc3"; | ||
91 | + char *name = g_strdup_printf("/usb@%" PRIx32, MM_USB2_CTRL_REGS); | ||
92 | + | ||
93 | + qemu_fdt_add_subnode(s->fdt, name); | ||
94 | + qemu_fdt_setprop(s->fdt, name, "compatible", | ||
95 | + compatVersalDWC3, sizeof(compatVersalDWC3)); | ||
96 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
97 | + 2, MM_USB2_CTRL_REGS, | ||
98 | + 2, MM_USB2_CTRL_REGS_SIZE); | ||
99 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | ||
100 | + clocknames, sizeof(clocknames)); | ||
101 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | ||
102 | + s->phandle.clk_25Mhz, s->phandle.clk_125Mhz); | ||
103 | + qemu_fdt_setprop(s->fdt, name, "ranges", NULL, 0); | ||
104 | + qemu_fdt_setprop_cell(s->fdt, name, "#address-cells", 2); | ||
105 | + qemu_fdt_setprop_cell(s->fdt, name, "#size-cells", 2); | ||
106 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", s->phandle.usb); | ||
107 | + g_free(name); | ||
108 | + | ||
109 | + name = g_strdup_printf("/usb@%" PRIx32 "/dwc3@%" PRIx32, | ||
110 | + MM_USB2_CTRL_REGS, MM_USB_0); | ||
111 | + qemu_fdt_add_subnode(s->fdt, name); | ||
112 | + qemu_fdt_setprop(s->fdt, name, "compatible", | ||
113 | + compatDWC3, sizeof(compatDWC3)); | ||
114 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
115 | + 2, MM_USB_0, 2, MM_USB_0_SIZE); | ||
116 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", | ||
117 | + irq_name, sizeof(irq_name)); | ||
118 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
119 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_USB0_IRQ_0, | ||
120 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
121 | + qemu_fdt_setprop_cell(s->fdt, name, | ||
122 | + "snps,quirk-frame-length-adjustment", 0x20); | ||
123 | + qemu_fdt_setprop_cells(s->fdt, name, "#stream-id-cells", 1); | ||
124 | + qemu_fdt_setprop_string(s->fdt, name, "dr_mode", "host"); | ||
125 | + qemu_fdt_setprop_string(s->fdt, name, "phy-names", "usb3-phy"); | ||
126 | + qemu_fdt_setprop(s->fdt, name, "snps,dis_u2_susphy_quirk", NULL, 0); | ||
127 | + qemu_fdt_setprop(s->fdt, name, "snps,dis_u3_susphy_quirk", NULL, 0); | ||
128 | + qemu_fdt_setprop(s->fdt, name, "snps,refclk_fladj", NULL, 0); | ||
129 | + qemu_fdt_setprop(s->fdt, name, "snps,mask_phy_reset", NULL, 0); | ||
130 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", s->phandle.dwc); | ||
131 | + qemu_fdt_setprop_string(s->fdt, name, "maximum-speed", "high-speed"); | ||
132 | + g_free(name); | ||
133 | +} | ||
134 | + | ||
135 | static void fdt_add_uart_nodes(VersalVirt *s) | ||
136 | { | ||
137 | uint64_t addrs[] = { MM_UART1, MM_UART0 }; | ||
138 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
139 | fdt_add_gic_nodes(s); | ||
140 | fdt_add_timer_nodes(s); | ||
141 | fdt_add_zdma_nodes(s); | ||
142 | + fdt_add_usb_xhci_nodes(s); | ||
143 | fdt_add_sd_nodes(s); | ||
144 | fdt_add_rtc_node(s); | ||
145 | fdt_add_cpu_nodes(s, psci_conduit); | ||
55 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 146 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
56 | index XXXXXXX..XXXXXXX 100644 | 147 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/hw/arm/xlnx-versal.c | 148 | --- a/hw/arm/xlnx-versal.c |
58 | +++ b/hw/arm/xlnx-versal.c | 149 | +++ b/hw/arm/xlnx-versal.c |
59 | @@ -XXX,XX +XXX,XX @@ static void versal_create_sds(Versal *s, qemu_irq *pic) | 150 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) |
60 | } | 151 | } |
61 | } | 152 | } |
62 | 153 | ||
63 | +static void versal_create_rtc(Versal *s, qemu_irq *pic) | 154 | +static void versal_create_usbs(Versal *s, qemu_irq *pic) |
64 | +{ | 155 | +{ |
65 | + SysBusDevice *sbd; | 156 | + DeviceState *dev; |
66 | + MemoryRegion *mr; | 157 | + MemoryRegion *mr; |
67 | + | 158 | + |
68 | + sysbus_init_child_obj(OBJECT(s), "rtc", &s->pmc.rtc, sizeof(s->pmc.rtc), | 159 | + object_initialize_child(OBJECT(s), "usb2", &s->lpd.iou.usb, |
69 | + TYPE_XLNX_ZYNQMP_RTC); | 160 | + TYPE_XILINX_VERSAL_USB2); |
70 | + sbd = SYS_BUS_DEVICE(&s->pmc.rtc); | 161 | + dev = DEVICE(&s->lpd.iou.usb); |
71 | + qdev_init_nofail(DEVICE(sbd)); | ||
72 | + | 162 | + |
73 | + mr = sysbus_mmio_get_region(sbd, 0); | 163 | + object_property_set_link(OBJECT(dev), "dma", OBJECT(&s->mr_ps), |
74 | + memory_region_add_subregion(&s->mr_ps, MM_PMC_RTC, mr); | 164 | + &error_abort); |
165 | + qdev_prop_set_uint32(dev, "intrs", 1); | ||
166 | + qdev_prop_set_uint32(dev, "slots", 2); | ||
75 | + | 167 | + |
76 | + /* | 168 | + sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal); |
77 | + * TODO: Connect the ALARM and SECONDS interrupts once our RTC model | 169 | + |
78 | + * supports them. | 170 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); |
79 | + */ | 171 | + memory_region_add_subregion(&s->mr_ps, MM_USB_0, mr); |
80 | + sysbus_connect_irq(sbd, 1, pic[VERSAL_RTC_APB_ERR_IRQ]); | 172 | + |
173 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[VERSAL_USB0_IRQ_0]); | ||
174 | + | ||
175 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); | ||
176 | + memory_region_add_subregion(&s->mr_ps, MM_USB2_CTRL_REGS, mr); | ||
81 | +} | 177 | +} |
82 | + | 178 | + |
83 | /* This takes the board allocated linear DDR memory and creates aliases | 179 | static void versal_create_gems(Versal *s, qemu_irq *pic) |
84 | * for each split DDR range/aperture on the Versal address map. | 180 | { |
85 | */ | 181 | int i; |
86 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | 182 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
183 | versal_create_apu_cpus(s); | ||
184 | versal_create_apu_gic(s, pic); | ||
185 | versal_create_uarts(s, pic); | ||
186 | + versal_create_usbs(s, pic); | ||
87 | versal_create_gems(s, pic); | 187 | versal_create_gems(s, pic); |
88 | versal_create_admas(s, pic); | 188 | versal_create_admas(s, pic); |
89 | versal_create_sds(s, pic); | 189 | versal_create_sds(s, pic); |
90 | + versal_create_rtc(s, pic); | ||
91 | versal_map_ddr(s); | ||
92 | versal_unimp(s); | ||
93 | |||
94 | -- | 190 | -- |
95 | 2.20.1 | 191 | 2.20.1 |
96 | 192 | ||
97 | 193 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | By using the TYPE_* definitions for devices, we can: | 3 | Malicious user can set the feedback divisor for the PLLs |
4 | - quickly find where devices are used with 'git-grep' | 4 | to zero, triggering a floating-point exception (SIGFPE). |
5 | - easily rename a device (one-line change). | ||
6 | 5 | ||
6 | As the datasheet [*] is not clear how hardware behaves | ||
7 | when these bits are zeroes, use the maximum divisor | ||
8 | possible (128) to avoid the software FPE. | ||
9 | |||
10 | [*] Zynq-7000 TRM, UG585 (v1.12.2) | ||
11 | B.28 System Level Control Registers (slcr) | ||
12 | -> "Register (slcr) ARM_PLL_CTRL" | ||
13 | 25.10.4 PLLs | ||
14 | -> "Software-Controlled PLL Update" | ||
15 | |||
16 | Fixes: 38867cb7ec9 ("hw/misc/zynq_slcr: add clock generation for uarts") | ||
17 | Reported-by: Gaoning Pan <pgn@zju.edu.cn> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 18 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20200428154650.21991-1-f4bug@amsat.org | 19 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
21 | Reviewed-by: Damien Hedde <damien.hedde@greensocs.com> | ||
22 | Message-id: 20201210141610.884600-1-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 24 | --- |
12 | hw/arm/mps2-tz.c | 2 +- | 25 | hw/misc/zynq_slcr.c | 5 +++++ |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 26 | 1 file changed, 5 insertions(+) |
14 | 27 | ||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 28 | diff --git a/hw/misc/zynq_slcr.c b/hw/misc/zynq_slcr.c |
16 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mps2-tz.c | 30 | --- a/hw/misc/zynq_slcr.c |
18 | +++ b/hw/arm/mps2-tz.c | 31 | +++ b/hw/misc/zynq_slcr.c |
19 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 32 | @@ -XXX,XX +XXX,XX @@ static uint64_t zynq_slcr_compute_pll(uint64_t input, uint32_t ctrl_reg) |
20 | exit(EXIT_FAILURE); | 33 | return 0; |
21 | } | 34 | } |
22 | 35 | ||
23 | - sysbus_init_child_obj(OBJECT(machine), "iotkit", &mms->iotkit, | 36 | + /* Consider zero feedback as maximum divide ratio possible */ |
24 | + sysbus_init_child_obj(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | 37 | + if (!mult) { |
25 | sizeof(mms->iotkit), mmc->armsse_type); | 38 | + mult = 1 << R_xxx_PLL_CTRL_PLL_FPDIV_LENGTH; |
26 | iotkitdev = DEVICE(&mms->iotkit); | 39 | + } |
27 | object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | 40 | + |
41 | /* frequency multiplier -> period division */ | ||
42 | return input / mult; | ||
43 | } | ||
28 | -- | 44 | -- |
29 | 2.20.1 | 45 | 2.20.1 |
30 | 46 | ||
31 | 47 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Joe Komlodi <joe.komlodi@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Remove inclusion of arm_gicv3_common.h, this already gets | 3 | The previous naming of the configuration registers made it sound like that if |
4 | included via xlnx-versal.h. | 4 | the bits were set the settings would be enabled, while the opposite is true. |
5 | 5 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 8 | Message-id: 1605568264-26376-2-git-send-email-komlodi@xilinx.com |
9 | Message-id: 20200427181649.26851-2-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/arm/xlnx-versal.c | 1 - | 11 | hw/block/m25p80.c | 12 ++++++------ |
13 | 1 file changed, 1 deletion(-) | 12 | 1 file changed, 6 insertions(+), 6 deletions(-) |
14 | 13 | ||
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 14 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-versal.c | 16 | --- a/hw/block/m25p80.c |
18 | +++ b/hw/arm/xlnx-versal.c | 17 | +++ b/hw/block/m25p80.c |
19 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct FlashPartInfo { |
20 | #include "hw/arm/boot.h" | 19 | #define VCFG_WRAP_SEQUENTIAL 0x2 |
21 | #include "kvm_arm.h" | 20 | #define NVCFG_XIP_MODE_DISABLED (7 << 9) |
22 | #include "hw/misc/unimp.h" | 21 | #define NVCFG_XIP_MODE_MASK (7 << 9) |
23 | -#include "hw/intc/arm_gicv3_common.h" | 22 | -#define VCFG_XIP_MODE_ENABLED (1 << 3) |
24 | #include "hw/arm/xlnx-versal.h" | 23 | +#define VCFG_XIP_MODE_DISABLED (1 << 3) |
25 | #include "hw/char/pl011.h" | 24 | #define CFG_DUMMY_CLK_LEN 4 |
26 | 25 | #define NVCFG_DUMMY_CLK_POS 12 | |
26 | #define VCFG_DUMMY_CLK_POS 4 | ||
27 | @@ -XXX,XX +XXX,XX @@ typedef struct FlashPartInfo { | ||
28 | #define EVCFG_VPP_ACCELERATOR (1 << 3) | ||
29 | #define EVCFG_RESET_HOLD_ENABLED (1 << 4) | ||
30 | #define NVCFG_DUAL_IO_MASK (1 << 2) | ||
31 | -#define EVCFG_DUAL_IO_ENABLED (1 << 6) | ||
32 | +#define EVCFG_DUAL_IO_DISABLED (1 << 6) | ||
33 | #define NVCFG_QUAD_IO_MASK (1 << 3) | ||
34 | -#define EVCFG_QUAD_IO_ENABLED (1 << 7) | ||
35 | +#define EVCFG_QUAD_IO_DISABLED (1 << 7) | ||
36 | #define NVCFG_4BYTE_ADDR_MASK (1 << 0) | ||
37 | #define NVCFG_LOWER_SEGMENT_MASK (1 << 1) | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) | ||
40 | s->volatile_cfg |= VCFG_WRAP_SEQUENTIAL; | ||
41 | if ((s->nonvolatile_cfg & NVCFG_XIP_MODE_MASK) | ||
42 | != NVCFG_XIP_MODE_DISABLED) { | ||
43 | - s->volatile_cfg |= VCFG_XIP_MODE_ENABLED; | ||
44 | + s->volatile_cfg |= VCFG_XIP_MODE_DISABLED; | ||
45 | } | ||
46 | s->volatile_cfg |= deposit32(s->volatile_cfg, | ||
47 | VCFG_DUMMY_CLK_POS, | ||
48 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) | ||
49 | s->enh_volatile_cfg |= EVCFG_VPP_ACCELERATOR; | ||
50 | s->enh_volatile_cfg |= EVCFG_RESET_HOLD_ENABLED; | ||
51 | if (s->nonvolatile_cfg & NVCFG_DUAL_IO_MASK) { | ||
52 | - s->enh_volatile_cfg |= EVCFG_DUAL_IO_ENABLED; | ||
53 | + s->enh_volatile_cfg |= EVCFG_DUAL_IO_DISABLED; | ||
54 | } | ||
55 | if (s->nonvolatile_cfg & NVCFG_QUAD_IO_MASK) { | ||
56 | - s->enh_volatile_cfg |= EVCFG_QUAD_IO_ENABLED; | ||
57 | + s->enh_volatile_cfg |= EVCFG_QUAD_IO_DISABLED; | ||
58 | } | ||
59 | if (!(s->nonvolatile_cfg & NVCFG_4BYTE_ADDR_MASK)) { | ||
60 | s->four_bytes_address_mode = true; | ||
27 | -- | 61 | -- |
28 | 2.20.1 | 62 | 2.20.1 |
29 | 63 | ||
30 | 64 | diff view generated by jsdifflib |
1 | From: Fredrik Strupe <fredrik@strupe.net> | 1 | From: Joe Komlodi <joe.komlodi@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | According to Arm ARM, VQDMULL is only valid when U=0, while having | 3 | VCFG XIP is set (disabled) when the NVCFG XIP bits are all set (disabled). |
4 | U=1 is unallocated. | ||
5 | 4 | ||
6 | Signed-off-by: Fredrik Strupe <fredrik@strupe.net> | 5 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> |
7 | Fixes: 695272dcb976 ("target-arm: Handle UNDEF cases for Neon 3-regs-different-widths") | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 1605568264-26376-3-git-send-email-komlodi@xilinx.com |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/translate.c | 2 +- | 10 | hw/block/m25p80.c | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 12 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 15 | --- a/hw/block/m25p80.c |
17 | +++ b/target/arm/translate.c | 16 | +++ b/hw/block/m25p80.c |
18 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 17 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) |
19 | {0, 0, 0, 0}, /* VMLSL */ | 18 | s->volatile_cfg |= VCFG_DUMMY; |
20 | {0, 0, 0, 9}, /* VQDMLSL */ | 19 | s->volatile_cfg |= VCFG_WRAP_SEQUENTIAL; |
21 | {0, 0, 0, 0}, /* Integer VMULL */ | 20 | if ((s->nonvolatile_cfg & NVCFG_XIP_MODE_MASK) |
22 | - {0, 0, 0, 1}, /* VQDMULL */ | 21 | - != NVCFG_XIP_MODE_DISABLED) { |
23 | + {0, 0, 0, 9}, /* VQDMULL */ | 22 | + == NVCFG_XIP_MODE_DISABLED) { |
24 | {0, 0, 0, 0xa}, /* Polynomial VMULL */ | 23 | s->volatile_cfg |= VCFG_XIP_MODE_DISABLED; |
25 | {0, 0, 0, 7}, /* Reserved: always UNDEF */ | 24 | } |
26 | }; | 25 | s->volatile_cfg |= deposit32(s->volatile_cfg, |
27 | -- | 26 | -- |
28 | 2.20.1 | 27 | 2.20.1 |
29 | 28 | ||
30 | 29 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The access_type argument to get_phys_addr_lpae() is an MMUAccessType; | ||
2 | use the enum constant MMU_DATA_LOAD rather than a literal 0 when we | ||
3 | call it in S1_ptw_translate(). | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200330210400.11724-3-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 5 +++-- | ||
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
18 | pcacheattrs = &cacheattrs; | ||
19 | } | ||
20 | |||
21 | - ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_Stage2, &s2pa, | ||
22 | - &txattrs, &s2prot, &s2size, fi, pcacheattrs); | ||
23 | + ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, | ||
24 | + &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
25 | + pcacheattrs); | ||
26 | if (ret) { | ||
27 | assert(fi->type != ARMFault_None); | ||
28 | fi->s2addr = addr; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For ARMv8.2-TTS2UXN, the stage 2 page table walk wants to know | ||
2 | whether the stage 1 access is for EL0 or not, because whether | ||
3 | exec permission is given can depend on whether this is an EL0 | ||
4 | or EL1 access. Add a new argument to get_phys_addr_lpae() so | ||
5 | the call sites can pass this information in. | ||
6 | 1 | ||
7 | Since get_phys_addr_lpae() doesn't already have a doc comment, | ||
8 | add one so we have a place to put the documentation of the | ||
9 | semantics of the new s1_is_el0 argument. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20200330210400.11724-4-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/helper.c | 29 ++++++++++++++++++++++++++++- | ||
17 | 1 file changed, 28 insertions(+), 1 deletion(-) | ||
18 | |||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.c | ||
22 | +++ b/target/arm/helper.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | |||
25 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
26 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
27 | + bool s1_is_el0, | ||
28 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
29 | target_ulong *page_size_ptr, | ||
30 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
31 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
32 | } | ||
33 | |||
34 | ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, | ||
35 | + false, | ||
36 | &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
37 | pcacheattrs); | ||
38 | if (ret) { | ||
39 | @@ -XXX,XX +XXX,XX @@ static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, | ||
40 | }; | ||
41 | } | ||
42 | |||
43 | +/** | ||
44 | + * get_phys_addr_lpae: perform one stage of page table walk, LPAE format | ||
45 | + * | ||
46 | + * Returns false if the translation was successful. Otherwise, phys_ptr, attrs, | ||
47 | + * prot and page_size may not be filled in, and the populated fsr value provides | ||
48 | + * information on why the translation aborted, in the format of a long-format | ||
49 | + * DFSR/IFSR fault register, with the following caveats: | ||
50 | + * * the WnR bit is never set (the caller must do this). | ||
51 | + * | ||
52 | + * @env: CPUARMState | ||
53 | + * @address: virtual address to get physical address for | ||
54 | + * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH | ||
55 | + * @mmu_idx: MMU index indicating required translation regime | ||
56 | + * @s1_is_el0: if @mmu_idx is ARMMMUIdx_Stage2 (so this is a stage 2 page table | ||
57 | + * walk), must be true if this is stage 2 of a stage 1+2 walk for an | ||
58 | + * EL0 access). If @mmu_idx is anything else, @s1_is_el0 is ignored. | ||
59 | + * @phys_ptr: set to the physical address corresponding to the virtual address | ||
60 | + * @attrs: set to the memory transaction attributes to use | ||
61 | + * @prot: set to the permissions for the page containing phys_ptr | ||
62 | + * @page_size_ptr: set to the size of the page containing phys_ptr | ||
63 | + * @fi: set to fault info if the translation fails | ||
64 | + * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
65 | + */ | ||
66 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
67 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
68 | + bool s1_is_el0, | ||
69 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
70 | target_ulong *page_size_ptr, | ||
71 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
72 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
73 | |||
74 | /* S1 is done. Now do S2 translation. */ | ||
75 | ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
76 | + mmu_idx == ARMMMUIdx_E10_0, | ||
77 | phys_ptr, attrs, &s2_prot, | ||
78 | page_size, fi, | ||
79 | cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
80 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
81 | } | ||
82 | |||
83 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
84 | - return get_phys_addr_lpae(env, address, access_type, mmu_idx, | ||
85 | + return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
86 | phys_ptr, attrs, prot, page_size, | ||
87 | fi, cacheattrs); | ||
88 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In aarch64_max_initfn() we update both 32-bit and 64-bit ID | ||
2 | registers. The intended pattern is that for 64-bit ID registers we | ||
3 | use FIELD_DP64 and the uint64_t 't' register, while 32-bit ID | ||
4 | registers use FIELD_DP32 and the uint32_t 'u' register. For | ||
5 | ID_AA64DFR0 we accidentally used 'u', meaning that the top 32 bits of | ||
6 | this 64-bit ID register would end up always zero. Luckily at the | ||
7 | moment that's what they should be anyway, so this bug has no visible | ||
8 | effects. | ||
9 | 1 | ||
10 | Use the right-sized variable. | ||
11 | |||
12 | Fixes: 3bec78447a958d481991 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20200423110915.10527-1-peter.maydell@linaro.org | ||
17 | --- | ||
18 | target/arm/cpu64.c | 6 +++--- | ||
19 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/cpu64.c | ||
24 | +++ b/target/arm/cpu64.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
26 | u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
27 | cpu->isar.id_mmfr4 = u; | ||
28 | |||
29 | - u = cpu->isar.id_aa64dfr0; | ||
30 | - u = FIELD_DP64(u, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
31 | - cpu->isar.id_aa64dfr0 = u; | ||
32 | + t = cpu->isar.id_aa64dfr0; | ||
33 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
34 | + cpu->isar.id_aa64dfr0 = t; | ||
35 | |||
36 | u = cpu->isar.id_dfr0; | ||
37 | u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
38 | -- | ||
39 | 2.20.1 | ||
40 | |||
41 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | MIDR_EL1 is a 64-bit system register with the top 32-bit being RES0. | ||
4 | Represent it in QEMU's ARMCPU struct with a uint64_t, not a | ||
5 | uint32_t. | ||
6 | |||
7 | This fixes an error when compiling with -Werror=conversion | ||
8 | because we were manipulating the register value using a | ||
9 | local uint64_t variable: | ||
10 | |||
11 | target/arm/cpu64.c: In function ‘aarch64_max_initfn’: | ||
12 | target/arm/cpu64.c:628:21: error: conversion from ‘uint64_t’ {aka ‘long unsigned int’} to ‘uint32_t’ {aka ‘unsigned int’} may change value [-Werror=conversion] | ||
13 | 628 | cpu->midr = t; | ||
14 | | ^ | ||
15 | |||
16 | and future-proofs us against a possible future architecture | ||
17 | change using some of the top 32 bits. | ||
18 | |||
19 | Suggested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
20 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
23 | Message-id: 20200428172634.29707-1-f4bug@amsat.org | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | --- | ||
27 | target/arm/cpu.h | 2 +- | ||
28 | target/arm/cpu.c | 2 +- | ||
29 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
30 | |||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/cpu.h | ||
34 | +++ b/target/arm/cpu.h | ||
35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
36 | uint64_t id_aa64dfr0; | ||
37 | uint64_t id_aa64dfr1; | ||
38 | } isar; | ||
39 | - uint32_t midr; | ||
40 | + uint64_t midr; | ||
41 | uint32_t revidr; | ||
42 | uint32_t reset_fpsid; | ||
43 | uint32_t ctr; | ||
44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu.c | ||
47 | +++ b/target/arm/cpu.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | ||
49 | static Property arm_cpu_properties[] = { | ||
50 | DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), | ||
51 | DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), | ||
52 | - DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), | ||
53 | + DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), | ||
54 | DEFINE_PROP_UINT64("mp-affinity", ARMCPU, | ||
55 | mp_affinity, ARM64_AFFINITY_INVALID), | ||
56 | DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), | ||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Fix typo xlnx-ve -> xlnx-versal. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-4-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/xlnx-versal-virt.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/xlnx-versal-virt.c | ||
18 | +++ b/hw/arm/xlnx-versal-virt.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
20 | psci_conduit = QEMU_PSCI_CONDUIT_SMC; | ||
21 | } | ||
22 | |||
23 | - sysbus_init_child_obj(OBJECT(machine), "xlnx-ve", &s->soc, | ||
24 | + sysbus_init_child_obj(OBJECT(machine), "xlnx-versal", &s->soc, | ||
25 | sizeof(s->soc), TYPE_XLNX_VERSAL); | ||
26 | object_property_set_link(OBJECT(&s->soc), OBJECT(machine->ram), | ||
27 | "ddr", &error_abort); | ||
28 | -- | ||
29 | 2.20.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Embed the UARTs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-5-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 12 ++++++------ | ||
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/sysbus.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | #include "hw/intc/arm_gicv3.h" | ||
25 | +#include "hw/char/pl011.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | MemoryRegion mr_ocm; | ||
31 | |||
32 | struct { | ||
33 | - SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | ||
34 | + PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
35 | SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
36 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
37 | } iou; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "kvm_arm.h" | ||
44 | #include "hw/misc/unimp.h" | ||
45 | #include "hw/arm/xlnx-versal.h" | ||
46 | -#include "hw/char/pl011.h" | ||
47 | |||
48 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
49 | #define GEM_REVISION 0x40070106 | ||
50 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
51 | DeviceState *dev; | ||
52 | MemoryRegion *mr; | ||
53 | |||
54 | - dev = qdev_create(NULL, TYPE_PL011); | ||
55 | - s->lpd.iou.uart[i] = SYS_BUS_DEVICE(dev); | ||
56 | + sysbus_init_child_obj(OBJECT(s), name, | ||
57 | + &s->lpd.iou.uart[i], sizeof(s->lpd.iou.uart[i]), | ||
58 | + TYPE_PL011); | ||
59 | + dev = DEVICE(&s->lpd.iou.uart[i]); | ||
60 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
61 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
62 | qdev_init_nofail(dev); | ||
63 | |||
64 | - mr = sysbus_mmio_get_region(s->lpd.iou.uart[i], 0); | ||
65 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
66 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
67 | |||
68 | - sysbus_connect_irq(s->lpd.iou.uart[i], 0, pic[irqs[i]]); | ||
69 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
70 | g_free(name); | ||
71 | } | ||
72 | } | ||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Embed the GEMs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-6-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 15 ++++++++------- | ||
15 | 2 files changed, 10 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/intc/arm_gicv3.h" | ||
24 | #include "hw/char/pl011.h" | ||
25 | +#include "hw/net/cadence_gem.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | |||
31 | struct { | ||
32 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
33 | - SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
34 | + CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | ||
35 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
36 | } iou; | ||
37 | } lpd; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "cadence_gem"); | ||
47 | - s->lpd.iou.gem[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
49 | + sysbus_init_child_obj(OBJECT(s), name, | ||
50 | + &s->lpd.iou.gem[i], sizeof(s->lpd.iou.gem[i]), | ||
51 | + TYPE_CADENCE_GEM); | ||
52 | + dev = DEVICE(&s->lpd.iou.gem[i]); | ||
53 | if (nd->used) { | ||
54 | qemu_check_nic_model(nd, "cadence_gem"); | ||
55 | qdev_set_nic_properties(dev, nd); | ||
56 | } | ||
57 | - object_property_set_int(OBJECT(s->lpd.iou.gem[i]), | ||
58 | + object_property_set_int(OBJECT(dev), | ||
59 | 2, "num-priority-queues", | ||
60 | &error_abort); | ||
61 | - object_property_set_link(OBJECT(s->lpd.iou.gem[i]), | ||
62 | + object_property_set_link(OBJECT(dev), | ||
63 | OBJECT(&s->mr_ps), "dma", | ||
64 | &error_abort); | ||
65 | qdev_init_nofail(dev); | ||
66 | |||
67 | - mr = sysbus_mmio_get_region(s->lpd.iou.gem[i], 0); | ||
68 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
69 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
70 | |||
71 | - sysbus_connect_irq(s->lpd.iou.gem[i], 0, pic[irqs[i]]); | ||
72 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
73 | g_free(name); | ||
74 | } | ||
75 | } | ||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Embed the ADMAs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-7-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 14 +++++++------- | ||
15 | 2 files changed, 9 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/intc/arm_gicv3.h" | ||
24 | #include "hw/char/pl011.h" | ||
25 | +#include "hw/dma/xlnx-zdma.h" | ||
26 | #include "hw/net/cadence_gem.h" | ||
27 | |||
28 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | struct { | ||
31 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
32 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | ||
33 | - SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
34 | + XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; | ||
35 | } iou; | ||
36 | } lpd; | ||
37 | |||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "xlnx.zdma"); | ||
47 | - s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_set_int(OBJECT(s->lpd.iou.adma[i]), 128, "bus-width", | ||
49 | - &error_abort); | ||
50 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
51 | + sysbus_init_child_obj(OBJECT(s), name, | ||
52 | + &s->lpd.iou.adma[i], sizeof(s->lpd.iou.adma[i]), | ||
53 | + TYPE_XLNX_ZDMA); | ||
54 | + dev = DEVICE(&s->lpd.iou.adma[i]); | ||
55 | + object_property_set_int(OBJECT(dev), 128, "bus-width", &error_abort); | ||
56 | qdev_init_nofail(dev); | ||
57 | |||
58 | - mr = sysbus_mmio_get_region(s->lpd.iou.adma[i], 0); | ||
59 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
60 | memory_region_add_subregion(&s->mr_ps, | ||
61 | MM_ADMA_CH0 + i * MM_ADMA_CH0_SIZE, mr); | ||
62 | |||
63 | - sysbus_connect_irq(s->lpd.iou.adma[i], 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
64 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
65 | g_free(name); | ||
66 | } | ||
67 | } | ||
68 | -- | ||
69 | 2.20.1 | ||
70 | |||
71 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
2 | 1 | ||
3 | Embed the APUs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-8-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 2 +- | ||
14 | hw/arm/xlnx-versal-virt.c | 4 ++-- | ||
15 | hw/arm/xlnx-versal.c | 19 +++++-------------- | ||
16 | 3 files changed, 8 insertions(+), 17 deletions(-) | ||
17 | |||
18 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/arm/xlnx-versal.h | ||
21 | +++ b/include/hw/arm/xlnx-versal.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
23 | struct { | ||
24 | struct { | ||
25 | MemoryRegion mr; | ||
26 | - ARMCPU *cpu[XLNX_VERSAL_NR_ACPUS]; | ||
27 | + ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; | ||
28 | GICv3State gic; | ||
29 | } apu; | ||
30 | } fpd; | ||
31 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/arm/xlnx-versal-virt.c | ||
34 | +++ b/hw/arm/xlnx-versal-virt.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
36 | s->binfo.get_dtb = versal_virt_get_dtb; | ||
37 | s->binfo.modify_dtb = versal_virt_modify_dtb; | ||
38 | if (machine->kernel_filename) { | ||
39 | - arm_load_kernel(s->soc.fpd.apu.cpu[0], machine, &s->binfo); | ||
40 | + arm_load_kernel(&s->soc.fpd.apu.cpu[0], machine, &s->binfo); | ||
41 | } else { | ||
42 | - AddressSpace *as = arm_boot_address_space(s->soc.fpd.apu.cpu[0], | ||
43 | + AddressSpace *as = arm_boot_address_space(&s->soc.fpd.apu.cpu[0], | ||
44 | &s->binfo); | ||
45 | /* Some boot-loaders (e.g u-boot) don't like blobs at address 0 (NULL). | ||
46 | * Offset things by 4K. */ | ||
47 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/xlnx-versal.c | ||
50 | +++ b/hw/arm/xlnx-versal.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
52 | |||
53 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | ||
54 | Object *obj; | ||
55 | - char *name; | ||
56 | - | ||
57 | - obj = object_new(XLNX_VERSAL_ACPU_TYPE); | ||
58 | - if (!obj) { | ||
59 | - error_report("Unable to create apu.cpu[%d] of type %s", | ||
60 | - i, XLNX_VERSAL_ACPU_TYPE); | ||
61 | - exit(EXIT_FAILURE); | ||
62 | - } | ||
63 | - | ||
64 | - name = g_strdup_printf("apu-cpu[%d]", i); | ||
65 | - object_property_add_child(OBJECT(s), name, obj, &error_fatal); | ||
66 | - g_free(name); | ||
67 | |||
68 | + object_initialize_child(OBJECT(s), "apu-cpu[*]", | ||
69 | + &s->fpd.apu.cpu[i], sizeof(s->fpd.apu.cpu[i]), | ||
70 | + XLNX_VERSAL_ACPU_TYPE, &error_abort, NULL); | ||
71 | + obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
72 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
73 | "psci-conduit", &error_abort); | ||
74 | if (i) { | ||
75 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
76 | object_property_set_link(obj, OBJECT(&s->fpd.apu.mr), "memory", | ||
77 | &error_abort); | ||
78 | object_property_set_bool(obj, true, "realized", &error_fatal); | ||
79 | - s->fpd.apu.cpu[i] = ARM_CPU(obj); | ||
80 | } | ||
81 | } | ||
82 | |||
83 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
84 | } | ||
85 | |||
86 | for (i = 0; i < nr_apu_cpus; i++) { | ||
87 | - DeviceState *cpudev = DEVICE(s->fpd.apu.cpu[i]); | ||
88 | + DeviceState *cpudev = DEVICE(&s->fpd.apu.cpu[i]); | ||
89 | int ppibase = XLNX_VERSAL_NR_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
90 | qemu_irq maint_irq; | ||
91 | int ti; | ||
92 | -- | ||
93 | 2.20.1 | ||
94 | |||
95 | diff view generated by jsdifflib |
1 | Convert the Neon "load/store single structure to one lane" insns to | 1 | From: Joe Komlodi <joe.komlodi@xilinx.com> |
---|---|---|---|
2 | decodetree. | ||
3 | 2 | ||
4 | As this is the last set of insns in the neon load/store group, | 3 | Some Numonyx flash commands cannot be executed in DIO and QIO mode, such as |
5 | we can remove the whole disas_neon_ls_insn() function. | 4 | trying to do DPP or DOR when in QIO mode. |
6 | 5 | ||
6 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | ||
8 | Message-id: 1605568264-26376-4-git-send-email-komlodi@xilinx.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200430181003.21682-14-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | target/arm/neon-ls.decode | 11 +++ | 11 | hw/block/m25p80.c | 114 ++++++++++++++++++++++++++++++++++++++-------- |
12 | target/arm/translate-neon.inc.c | 89 +++++++++++++++++++ | 12 | 1 file changed, 95 insertions(+), 19 deletions(-) |
13 | target/arm/translate.c | 147 -------------------------------- | ||
14 | 3 files changed, 100 insertions(+), 147 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | 14 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/neon-ls.decode | 16 | --- a/hw/block/m25p80.c |
19 | +++ b/target/arm/neon-ls.decode | 17 | +++ b/hw/block/m25p80.c |
20 | @@ -XXX,XX +XXX,XX @@ VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | 18 | @@ -XXX,XX +XXX,XX @@ typedef enum { |
21 | 19 | MAN_GENERIC, | |
22 | VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | 20 | } Manufacturer; |
23 | vd=%vd_dp | 21 | |
22 | +typedef enum { | ||
23 | + MODE_STD = 0, | ||
24 | + MODE_DIO = 1, | ||
25 | + MODE_QIO = 2 | ||
26 | +} SPIMode; | ||
24 | + | 27 | + |
25 | +# Neon load/store single structure to one lane | 28 | #define M25P80_INTERNAL_DATA_BUFFER_SZ 16 |
26 | +%imm1_5_p1 5:1 !function=plus1 | 29 | |
27 | +%imm1_6_p1 6:1 !function=plus1 | 30 | struct Flash { |
28 | + | 31 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) |
29 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 00 n:2 reg_idx:3 align:1 rm:4 \ | 32 | trace_m25p80_reset_done(s); |
30 | + vd=%vd_dp size=0 stride=1 | 33 | } |
31 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 01 n:2 reg_idx:2 align:2 rm:4 \ | 34 | |
32 | + vd=%vd_dp size=1 stride=%imm1_5_p1 | 35 | +static uint8_t numonyx_mode(Flash *s) |
33 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 10 n:2 reg_idx:1 align:3 rm:4 \ | ||
34 | + vd=%vd_dp size=2 stride=%imm1_6_p1 | ||
35 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate-neon.inc.c | ||
38 | +++ b/target/arm/translate-neon.inc.c | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | * It might be possible to convert it to a standalone .c file eventually. | ||
41 | */ | ||
42 | |||
43 | +static inline int plus1(DisasContext *s, int x) | ||
44 | +{ | 36 | +{ |
45 | + return x + 1; | 37 | + if (!(s->enh_volatile_cfg & EVCFG_QUAD_IO_DISABLED)) { |
38 | + return MODE_QIO; | ||
39 | + } else if (!(s->enh_volatile_cfg & EVCFG_DUAL_IO_DISABLED)) { | ||
40 | + return MODE_DIO; | ||
41 | + } else { | ||
42 | + return MODE_STD; | ||
43 | + } | ||
46 | +} | 44 | +} |
47 | + | 45 | + |
48 | /* Include the generated Neon decoder */ | 46 | static void decode_fast_read_cmd(Flash *s) |
49 | #include "decode-neon-dp.inc.c" | 47 | { |
50 | #include "decode-neon-ls.inc.c" | 48 | s->needed_bytes = get_addr_length(s); |
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | 49 | @@ -XXX,XX +XXX,XX @@ static void decode_new_cmd(Flash *s, uint32_t value) |
52 | 50 | case ERASE4_32K: | |
53 | return true; | 51 | case ERASE_SECTOR: |
54 | } | 52 | case ERASE4_SECTOR: |
55 | + | 53 | - case READ: |
56 | +static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | 54 | - case READ4: |
57 | +{ | 55 | - case DPP: |
58 | + /* Neon load/store single structure to one lane */ | 56 | - case QPP: |
59 | + int reg; | 57 | - case QPP_4: |
60 | + int nregs = a->n + 1; | 58 | case PP: |
61 | + int vd = a->vd; | 59 | case PP4: |
62 | + TCGv_i32 addr, tmp; | 60 | - case PP4_4: |
63 | + | 61 | case DIE_ERASE: |
64 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 62 | case RDID_90: |
65 | + return false; | 63 | case RDID_AB: |
66 | + } | 64 | @@ -XXX,XX +XXX,XX @@ static void decode_new_cmd(Flash *s, uint32_t value) |
67 | + | 65 | s->len = 0; |
68 | + /* UNDEF accesses to D16-D31 if they don't exist */ | 66 | s->state = STATE_COLLECTING_DATA; |
69 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | 67 | break; |
70 | + return false; | 68 | + case READ: |
71 | + } | 69 | + case READ4: |
72 | + | 70 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) == MODE_STD) { |
73 | + /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | 71 | + s->needed_bytes = get_addr_length(s); |
74 | + switch (nregs) { | 72 | + s->pos = 0; |
75 | + case 1: | 73 | + s->len = 0; |
76 | + if (((a->align & (1 << a->size)) != 0) || | 74 | + s->state = STATE_COLLECTING_DATA; |
77 | + (a->size == 2 && ((a->align & 3) == 1 || (a->align & 3) == 2))) { | 75 | + } else { |
78 | + return false; | 76 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " |
77 | + "DIO or QIO mode\n", s->cmd_in_progress); | ||
79 | + } | 78 | + } |
80 | + break; | 79 | + break; |
81 | + case 3: | 80 | + case DPP: |
82 | + if ((a->align & 1) != 0) { | 81 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_QIO) { |
83 | + return false; | 82 | + s->needed_bytes = get_addr_length(s); |
84 | + } | 83 | + s->pos = 0; |
85 | + /* fall through */ | 84 | + s->len = 0; |
86 | + case 2: | 85 | + s->state = STATE_COLLECTING_DATA; |
87 | + if (a->size == 2 && (a->align & 2) != 0) { | 86 | + } else { |
88 | + return false; | 87 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " |
88 | + "QIO mode\n", s->cmd_in_progress); | ||
89 | + } | 89 | + } |
90 | + break; | 90 | + break; |
91 | + case 4: | 91 | + case QPP: |
92 | + if ((a->size == 2) && ((a->align & 3) == 3)) { | 92 | + case QPP_4: |
93 | + return false; | 93 | + case PP4_4: |
94 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_DIO) { | ||
95 | + s->needed_bytes = get_addr_length(s); | ||
96 | + s->pos = 0; | ||
97 | + s->len = 0; | ||
98 | + s->state = STATE_COLLECTING_DATA; | ||
99 | + } else { | ||
100 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | ||
101 | + "DIO mode\n", s->cmd_in_progress); | ||
94 | + } | 102 | + } |
95 | + break; | 103 | + break; |
96 | + default: | 104 | |
97 | + abort(); | 105 | case FAST_READ: |
98 | + } | 106 | case FAST_READ4: |
99 | + if ((vd + a->stride * (nregs - 1)) > 31) { | 107 | + decode_fast_read_cmd(s); |
100 | + /* | 108 | + break; |
101 | + * Attempts to write off the end of the register file are | 109 | case DOR: |
102 | + * UNPREDICTABLE; we choose to UNDEF because otherwise we would | 110 | case DOR4: |
103 | + * access off the end of the array that holds the register data. | 111 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_QIO) { |
104 | + */ | 112 | + decode_fast_read_cmd(s); |
105 | + return false; | 113 | + } else { |
106 | + } | 114 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " |
107 | + | 115 | + "QIO mode\n", s->cmd_in_progress); |
108 | + if (!vfp_access_check(s)) { | ||
109 | + return true; | ||
110 | + } | ||
111 | + | ||
112 | + tmp = tcg_temp_new_i32(); | ||
113 | + addr = tcg_temp_new_i32(); | ||
114 | + load_reg_var(s, addr, a->rn); | ||
115 | + /* | ||
116 | + * TODO: if we implemented alignment exceptions, we should check | ||
117 | + * addr against the alignment encoded in a->align here. | ||
118 | + */ | ||
119 | + for (reg = 0; reg < nregs; reg++) { | ||
120 | + if (a->l) { | ||
121 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
122 | + s->be_data | a->size); | ||
123 | + neon_store_element(vd, a->reg_idx, a->size, tmp); | ||
124 | + } else { /* Store */ | ||
125 | + neon_load_element(tmp, vd, a->reg_idx, a->size); | ||
126 | + gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
127 | + s->be_data | a->size); | ||
128 | + } | 116 | + } |
129 | + vd += a->stride; | 117 | + break; |
130 | + tcg_gen_addi_i32(addr, addr, 1 << a->size); | 118 | case QOR: |
131 | + } | 119 | case QOR4: |
132 | + tcg_temp_free_i32(addr); | 120 | - decode_fast_read_cmd(s); |
133 | + tcg_temp_free_i32(tmp); | 121 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_DIO) { |
134 | + | 122 | + decode_fast_read_cmd(s); |
135 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << a->size) * nregs); | 123 | + } else { |
136 | + | 124 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " |
137 | + return true; | 125 | + "DIO mode\n", s->cmd_in_progress); |
138 | +} | 126 | + } |
139 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 127 | break; |
140 | index XXXXXXX..XXXXXXX 100644 | 128 | |
141 | --- a/target/arm/translate.c | 129 | case DIOR: |
142 | +++ b/target/arm/translate.c | 130 | case DIOR4: |
143 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | 131 | - decode_dio_read_cmd(s); |
144 | tcg_temp_free_i32(rd); | 132 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_QIO) { |
145 | } | 133 | + decode_dio_read_cmd(s); |
146 | 134 | + } else { | |
147 | - | 135 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " |
148 | -/* Translate a NEON load/store element instruction. Return nonzero if the | 136 | + "QIO mode\n", s->cmd_in_progress); |
149 | - instruction is invalid. */ | 137 | + } |
150 | -static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | 138 | break; |
151 | -{ | 139 | |
152 | - int rd, rn, rm; | 140 | case QIOR: |
153 | - int nregs; | 141 | case QIOR4: |
154 | - int stride; | 142 | - decode_qio_read_cmd(s); |
155 | - int size; | 143 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_DIO) { |
156 | - int reg; | 144 | + decode_qio_read_cmd(s); |
157 | - int load; | 145 | + } else { |
158 | - TCGv_i32 addr; | 146 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " |
159 | - TCGv_i32 tmp; | 147 | + "DIO mode\n", s->cmd_in_progress); |
160 | - | 148 | + } |
161 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 149 | break; |
162 | - return 1; | 150 | |
163 | - } | 151 | case WRSR: |
164 | - | 152 | @@ -XXX,XX +XXX,XX @@ static void decode_new_cmd(Flash *s, uint32_t value) |
165 | - /* FIXME: this access check should not take precedence over UNDEF | 153 | break; |
166 | - * for invalid encodings; we will generate incorrect syndrome information | 154 | |
167 | - * for attempts to execute invalid vfp/neon encodings with FP disabled. | 155 | case JEDEC_READ: |
168 | - */ | 156 | - trace_m25p80_populated_jedec(s); |
169 | - if (s->fp_excp_el) { | 157 | - for (i = 0; i < s->pi->id_len; i++) { |
170 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | 158 | - s->data[i] = s->pi->id[i]; |
171 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
172 | - return 0; | ||
173 | - } | ||
174 | - | ||
175 | - if (!s->vfp_enabled) | ||
176 | - return 1; | ||
177 | - VFP_DREG_D(rd, insn); | ||
178 | - rn = (insn >> 16) & 0xf; | ||
179 | - rm = insn & 0xf; | ||
180 | - load = (insn & (1 << 21)) != 0; | ||
181 | - if ((insn & (1 << 23)) == 0) { | ||
182 | - /* Load store all elements -- handled already by decodetree */ | ||
183 | - return 1; | ||
184 | - } else { | ||
185 | - size = (insn >> 10) & 3; | ||
186 | - if (size == 3) { | ||
187 | - /* Load single element to all lanes -- handled by decodetree */ | ||
188 | - return 1; | ||
189 | - } else { | ||
190 | - /* Single element. */ | ||
191 | - int idx = (insn >> 4) & 0xf; | ||
192 | - int reg_idx; | ||
193 | - switch (size) { | ||
194 | - case 0: | ||
195 | - reg_idx = (insn >> 5) & 7; | ||
196 | - stride = 1; | ||
197 | - break; | ||
198 | - case 1: | ||
199 | - reg_idx = (insn >> 6) & 3; | ||
200 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
201 | - break; | ||
202 | - case 2: | ||
203 | - reg_idx = (insn >> 7) & 1; | ||
204 | - stride = (insn & (1 << 6)) ? 2 : 1; | ||
205 | - break; | ||
206 | - default: | ||
207 | - abort(); | ||
208 | - } | ||
209 | - nregs = ((insn >> 8) & 3) + 1; | ||
210 | - /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
211 | - switch (nregs) { | ||
212 | - case 1: | ||
213 | - if (((idx & (1 << size)) != 0) || | ||
214 | - (size == 2 && ((idx & 3) == 1 || (idx & 3) == 2))) { | ||
215 | - return 1; | ||
216 | - } | ||
217 | - break; | ||
218 | - case 3: | ||
219 | - if ((idx & 1) != 0) { | ||
220 | - return 1; | ||
221 | - } | ||
222 | - /* fall through */ | ||
223 | - case 2: | ||
224 | - if (size == 2 && (idx & 2) != 0) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 4: | ||
229 | - if ((size == 2) && ((idx & 3) == 3)) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - abort(); | ||
235 | - } | ||
236 | - if ((rd + stride * (nregs - 1)) > 31) { | ||
237 | - /* Attempts to write off the end of the register file | ||
238 | - * are UNPREDICTABLE; we choose to UNDEF because otherwise | ||
239 | - * the neon_load_reg() would write off the end of the array. | ||
240 | - */ | ||
241 | - return 1; | ||
242 | - } | ||
243 | - tmp = tcg_temp_new_i32(); | ||
244 | - addr = tcg_temp_new_i32(); | ||
245 | - load_reg_var(s, addr, rn); | ||
246 | - for (reg = 0; reg < nregs; reg++) { | ||
247 | - if (load) { | ||
248 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
249 | - s->be_data | size); | ||
250 | - neon_store_element(rd, reg_idx, size, tmp); | ||
251 | - } else { /* Store */ | ||
252 | - neon_load_element(tmp, rd, reg_idx, size); | ||
253 | - gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
254 | - s->be_data | size); | ||
255 | - } | ||
256 | - rd += stride; | ||
257 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
258 | - } | ||
259 | - tcg_temp_free_i32(addr); | ||
260 | - tcg_temp_free_i32(tmp); | ||
261 | - stride = nregs * (1 << size); | ||
262 | - } | 159 | - } |
263 | - } | 160 | - for (; i < SPI_NOR_MAX_ID_LEN; i++) { |
264 | - if (rm != 15) { | 161 | - s->data[i] = 0; |
265 | - TCGv_i32 base; | ||
266 | - | ||
267 | - base = load_reg(s, rn); | ||
268 | - if (rm == 13) { | ||
269 | - tcg_gen_addi_i32(base, base, stride); | ||
270 | - } else { | ||
271 | - TCGv_i32 index; | ||
272 | - index = load_reg(s, rm); | ||
273 | - tcg_gen_add_i32(base, base, index); | ||
274 | - tcg_temp_free_i32(index); | ||
275 | - } | 162 | - } |
276 | - store_reg(s, rn, base); | 163 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) == MODE_STD) { |
277 | - } | 164 | + trace_m25p80_populated_jedec(s); |
278 | - return 0; | 165 | + for (i = 0; i < s->pi->id_len; i++) { |
279 | -} | 166 | + s->data[i] = s->pi->id[i]; |
280 | - | 167 | + } |
281 | static inline void gen_neon_narrow(int size, TCGv_i32 dest, TCGv_i64 src) | 168 | + for (; i < SPI_NOR_MAX_ID_LEN; i++) { |
282 | { | 169 | + s->data[i] = 0; |
283 | switch (size) { | 170 | + } |
284 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 171 | |
285 | } | 172 | - s->len = SPI_NOR_MAX_ID_LEN; |
286 | return; | 173 | - s->pos = 0; |
287 | } | 174 | - s->state = STATE_READING_DATA; |
288 | - if ((insn & 0x0f100000) == 0x04000000) { | 175 | + s->len = SPI_NOR_MAX_ID_LEN; |
289 | - /* NEON load/store. */ | 176 | + s->pos = 0; |
290 | - if (disas_neon_ls_insn(s, insn)) { | 177 | + s->state = STATE_READING_DATA; |
291 | - goto illegal_op; | 178 | + } else { |
292 | - } | 179 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute JEDEC read " |
293 | - return; | 180 | + "in DIO or QIO mode\n"); |
294 | - } | 181 | + } |
295 | if ((insn & 0x0e000f00) == 0x0c000100) { | ||
296 | if (arm_dc_feature(s, ARM_FEATURE_IWMMXT)) { | ||
297 | /* iWMMXt register transfer. */ | ||
298 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
299 | } | ||
300 | break; | 182 | break; |
301 | case 12: | 183 | |
302 | - if ((insn & 0x01100000) == 0x01000000) { | 184 | case RDCR: |
303 | - if (disas_neon_ls_insn(s, insn)) { | ||
304 | - goto illegal_op; | ||
305 | - } | ||
306 | - break; | ||
307 | - } | ||
308 | goto illegal_op; | ||
309 | default: | ||
310 | illegal_op: | ||
311 | -- | 185 | -- |
312 | 2.20.1 | 186 | 2.20.1 |
313 | 187 | ||
314 | 188 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Joe Komlodi <joe.komlodi@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the RTC. | 3 | Numonyx chips determine the number of cycles to wait based on bits 7:4 |
4 | in the volatile configuration register. | ||
4 | 5 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | However, if these bits are 0x0 or 0xF, the number of dummy cycles to |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | wait is 10 for QIOR and QIOR4 commands or when in QIO mode, and otherwise 8 for |
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 8 | the currently supported fast read commands. [1] |
8 | Message-id: 20200427181649.26851-12-edgar.iglesias@gmail.com | 9 | |
10 | [1] | ||
11 | https://www.micron.com/-/media/client/global/documents/products/data-sheet/nor-flash/serial-nor/mt25q/die-rev-b/mt25q_qlkt_u_02g_cbb_0.pdf?rev=9b167fbf2b3645efba6385949a72e453 | ||
12 | |||
13 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> | ||
14 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | ||
15 | Message-id: 1605568264-26376-5-git-send-email-komlodi@xilinx.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | hw/arm/xlnx-versal-virt.c | 22 ++++++++++++++++++++++ | 18 | hw/block/m25p80.c | 30 +++++++++++++++++++++++++++--- |
12 | 1 file changed, 22 insertions(+) | 19 | 1 file changed, 27 insertions(+), 3 deletions(-) |
13 | 20 | ||
14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | 21 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/xlnx-versal-virt.c | 23 | --- a/hw/block/m25p80.c |
17 | +++ b/hw/arm/xlnx-versal-virt.c | 24 | +++ b/hw/block/m25p80.c |
18 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_sd_nodes(VersalVirt *s) | 25 | @@ -XXX,XX +XXX,XX @@ static uint8_t numonyx_mode(Flash *s) |
19 | } | 26 | } |
20 | } | 27 | } |
21 | 28 | ||
22 | +static void fdt_add_rtc_node(VersalVirt *s) | 29 | +static uint8_t numonyx_extract_cfg_num_dummies(Flash *s) |
23 | +{ | 30 | +{ |
24 | + const char compat[] = "xlnx,zynqmp-rtc"; | 31 | + uint8_t num_dummies; |
25 | + const char interrupt_names[] = "alarm\0sec"; | 32 | + uint8_t mode; |
26 | + char *name = g_strdup_printf("/rtc@%x", MM_PMC_RTC); | 33 | + assert(get_man(s) == MAN_NUMONYX); |
27 | + | 34 | + |
28 | + qemu_fdt_add_subnode(s->fdt, name); | 35 | + mode = numonyx_mode(s); |
36 | + num_dummies = extract32(s->volatile_cfg, 4, 4); | ||
29 | + | 37 | + |
30 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | 38 | + if (num_dummies == 0x0 || num_dummies == 0xf) { |
31 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_ALARM_IRQ, | 39 | + switch (s->cmd_in_progress) { |
32 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI, | 40 | + case QIOR: |
33 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_SECONDS_IRQ, | 41 | + case QIOR4: |
34 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | 42 | + num_dummies = 10; |
35 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", | 43 | + break; |
36 | + interrupt_names, sizeof(interrupt_names)); | 44 | + default: |
37 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | 45 | + num_dummies = (mode == MODE_QIO) ? 10 : 8; |
38 | + 2, MM_PMC_RTC, 2, MM_PMC_RTC_SIZE); | 46 | + break; |
39 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | 47 | + } |
40 | + g_free(name); | 48 | + } |
49 | + | ||
50 | + return num_dummies; | ||
41 | +} | 51 | +} |
42 | + | 52 | + |
43 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | 53 | static void decode_fast_read_cmd(Flash *s) |
44 | { | 54 | { |
45 | Error *err = NULL; | 55 | s->needed_bytes = get_addr_length(s); |
46 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | 56 | @@ -XXX,XX +XXX,XX @@ static void decode_fast_read_cmd(Flash *s) |
47 | fdt_add_timer_nodes(s); | 57 | s->needed_bytes += 8; |
48 | fdt_add_zdma_nodes(s); | 58 | break; |
49 | fdt_add_sd_nodes(s); | 59 | case MAN_NUMONYX: |
50 | + fdt_add_rtc_node(s); | 60 | - s->needed_bytes += extract32(s->volatile_cfg, 4, 4); |
51 | fdt_add_cpu_nodes(s, psci_conduit); | 61 | + s->needed_bytes += numonyx_extract_cfg_num_dummies(s); |
52 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | 62 | break; |
53 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | 63 | case MAN_MACRONIX: |
64 | if (extract32(s->volatile_cfg, 6, 2) == 1) { | ||
65 | @@ -XXX,XX +XXX,XX @@ static void decode_dio_read_cmd(Flash *s) | ||
66 | ); | ||
67 | break; | ||
68 | case MAN_NUMONYX: | ||
69 | - s->needed_bytes += extract32(s->volatile_cfg, 4, 4); | ||
70 | + s->needed_bytes += numonyx_extract_cfg_num_dummies(s); | ||
71 | break; | ||
72 | case MAN_MACRONIX: | ||
73 | switch (extract32(s->volatile_cfg, 6, 2)) { | ||
74 | @@ -XXX,XX +XXX,XX @@ static void decode_qio_read_cmd(Flash *s) | ||
75 | ); | ||
76 | break; | ||
77 | case MAN_NUMONYX: | ||
78 | - s->needed_bytes += extract32(s->volatile_cfg, 4, 4); | ||
79 | + s->needed_bytes += numonyx_extract_cfg_num_dummies(s); | ||
80 | break; | ||
81 | case MAN_MACRONIX: | ||
82 | switch (extract32(s->volatile_cfg, 6, 2)) { | ||
54 | -- | 83 | -- |
55 | 2.20.1 | 84 | 2.20.1 |
56 | 85 | ||
57 | 86 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Somewhere along theline we accidentally added a duplicate | ||
2 | "using D16-D31 when they don't exist" check to do_vfm_dp() | ||
3 | (probably an artifact of a patchseries rebase). Remove it. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20200430181003.21682-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.inc.c | 6 ------ | ||
11 | 1 file changed, 6 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-vfp.inc.c | ||
16 | +++ b/target/arm/translate-vfp.inc.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
18 | return false; | ||
19 | } | ||
20 | |||
21 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
22 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
23 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
24 | - return false; | ||
25 | - } | ||
26 | - | ||
27 | if (!vfp_access_check(s)) { | ||
28 | return true; | ||
29 | } | ||
30 | -- | ||
31 | 2.20.1 | ||
32 | |||
33 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | We were accidentally permitting decode of Thumb Neon insns even if | ||
2 | the CPU didn't have the FEATURE_NEON bit set, because the feature | ||
3 | check was being done before the call to disas_neon_data_insn() and | ||
4 | disas_neon_ls_insn() in the Arm decoder but was omitted from the | ||
5 | Thumb decoder. Push the feature bit check down into the called | ||
6 | functions so it is done for both Arm and Thumb encodings. | ||
7 | 1 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20200430181003.21682-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/translate.c | 16 ++++++++-------- | ||
14 | 1 file changed, 8 insertions(+), 8 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.c | ||
19 | +++ b/target/arm/translate.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
21 | TCGv_i32 tmp2; | ||
22 | TCGv_i64 tmp64; | ||
23 | |||
24 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
25 | + return 1; | ||
26 | + } | ||
27 | + | ||
28 | /* FIXME: this access check should not take precedence over UNDEF | ||
29 | * for invalid encodings; we will generate incorrect syndrome information | ||
30 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
31 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
32 | TCGv_ptr ptr1, ptr2, ptr3; | ||
33 | TCGv_i64 tmp64; | ||
34 | |||
35 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
36 | + return 1; | ||
37 | + } | ||
38 | + | ||
39 | /* FIXME: this access check should not take precedence over UNDEF | ||
40 | * for invalid encodings; we will generate incorrect syndrome information | ||
41 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
43 | |||
44 | if (((insn >> 25) & 7) == 1) { | ||
45 | /* NEON Data processing. */ | ||
46 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
47 | - goto illegal_op; | ||
48 | - } | ||
49 | - | ||
50 | if (disas_neon_data_insn(s, insn)) { | ||
51 | goto illegal_op; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
54 | } | ||
55 | if ((insn & 0x0f100000) == 0x04000000) { | ||
56 | /* NEON load/store. */ | ||
57 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
58 | - goto illegal_op; | ||
59 | - } | ||
60 | - | ||
61 | if (disas_neon_ls_insn(s, insn)) { | ||
62 | goto illegal_op; | ||
63 | } | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the VCMLA (vector) insns in the 3same extension group to | ||
2 | decodetree. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-5-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-shared.decode | 11 ++++++++++ | ||
9 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 11 +--------- | ||
11 | 3 files changed, 49 insertions(+), 10 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-shared.decode | ||
16 | +++ b/target/arm/neon-shared.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | # More specifically, this covers: | ||
19 | # 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
20 | # 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
21 | + | ||
22 | +# VFP/Neon register fields; same as vfp.decode | ||
23 | +%vm_dp 5:1 0:4 | ||
24 | +%vm_sp 0:4 5:1 | ||
25 | +%vn_dp 7:1 16:4 | ||
26 | +%vn_sp 16:4 7:1 | ||
27 | +%vd_dp 22:1 12:4 | ||
28 | +%vd_sp 12:4 22:1 | ||
29 | + | ||
30 | +VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
31 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
32 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-neon.inc.c | ||
35 | +++ b/target/arm/translate-neon.inc.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #include "decode-neon-dp.inc.c" | ||
38 | #include "decode-neon-ls.inc.c" | ||
39 | #include "decode-neon-shared.inc.c" | ||
40 | + | ||
41 | +static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
42 | +{ | ||
43 | + int opr_sz; | ||
44 | + TCGv_ptr fpst; | ||
45 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_vcma, s) | ||
48 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
53 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
54 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
59 | + return false; | ||
60 | + } | ||
61 | + | ||
62 | + if (!vfp_access_check(s)) { | ||
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | + opr_sz = (1 + a->q) * 8; | ||
67 | + fpst = get_fpstatus_ptr(1); | ||
68 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
69 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
70 | + vfp_reg_offset(1, a->vn), | ||
71 | + vfp_reg_offset(1, a->vm), | ||
72 | + fpst, opr_sz, opr_sz, a->rot, | ||
73 | + fn_gvec_ptr); | ||
74 | + tcg_temp_free_ptr(fpst); | ||
75 | + return true; | ||
76 | +} | ||
77 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/translate.c | ||
80 | +++ b/target/arm/translate.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
82 | bool is_long = false, q = extract32(insn, 6, 1); | ||
83 | bool ptr_is_env = false; | ||
84 | |||
85 | - if ((insn & 0xfe200f10) == 0xfc200800) { | ||
86 | - /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
87 | - int size = extract32(insn, 20, 1); | ||
88 | - data = extract32(insn, 23, 2); /* rot */ | ||
89 | - if (!dc_isar_feature(aa32_vcma, s) | ||
90 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
91 | - return 1; | ||
92 | - } | ||
93 | - fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
94 | - } else if ((insn & 0xfea00f10) == 0xfc800800) { | ||
95 | + if ((insn & 0xfea00f10) == 0xfc800800) { | ||
96 | /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
97 | int size = extract32(insn, 20, 1); | ||
98 | data = extract32(insn, 24, 1); /* rot */ | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the VCADD (vector) insns to decodetree. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-6-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 3 +++ | ||
8 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 11 +--------- | ||
10 | 3 files changed, 41 insertions(+), 10 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | |||
18 | VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | + | ||
21 | +VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
22 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
23 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/translate-neon.inc.c | ||
26 | +++ b/target/arm/translate-neon.inc.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
28 | tcg_temp_free_ptr(fpst); | ||
29 | return true; | ||
30 | } | ||
31 | + | ||
32 | +static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
33 | +{ | ||
34 | + int opr_sz; | ||
35 | + TCGv_ptr fpst; | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_vcma, s) | ||
39 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
40 | + return false; | ||
41 | + } | ||
42 | + | ||
43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
44 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
45 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!vfp_access_check(s)) { | ||
54 | + return true; | ||
55 | + } | ||
56 | + | ||
57 | + opr_sz = (1 + a->q) * 8; | ||
58 | + fpst = get_fpstatus_ptr(1); | ||
59 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
60 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
61 | + vfp_reg_offset(1, a->vn), | ||
62 | + vfp_reg_offset(1, a->vm), | ||
63 | + fpst, opr_sz, opr_sz, a->rot, | ||
64 | + fn_gvec_ptr); | ||
65 | + tcg_temp_free_ptr(fpst); | ||
66 | + return true; | ||
67 | +} | ||
68 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/translate.c | ||
71 | +++ b/target/arm/translate.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
73 | bool is_long = false, q = extract32(insn, 6, 1); | ||
74 | bool ptr_is_env = false; | ||
75 | |||
76 | - if ((insn & 0xfea00f10) == 0xfc800800) { | ||
77 | - /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
78 | - int size = extract32(insn, 20, 1); | ||
79 | - data = extract32(insn, 24, 1); /* rot */ | ||
80 | - if (!dc_isar_feature(aa32_vcma, s) | ||
81 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
82 | - return 1; | ||
83 | - } | ||
84 | - fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
85 | - } else if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
86 | + if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
87 | /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
88 | bool u = extract32(insn, 4, 1); | ||
89 | if (!dc_isar_feature(aa32_dp, s)) { | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the V[US]DOT (vector) insns to decodetree. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-7-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 4 ++++ | ||
8 | target/arm/translate-neon.inc.c | 32 ++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 9 +-------- | ||
10 | 3 files changed, 37 insertions(+), 8 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
17 | |||
18 | VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | + | ||
21 | +# VUDOT and VSDOT | ||
22 | +VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ | ||
23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate-neon.inc.c | ||
27 | +++ b/target/arm/translate-neon.inc.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
29 | tcg_temp_free_ptr(fpst); | ||
30 | return true; | ||
31 | } | ||
32 | + | ||
33 | +static bool trans_VDOT(DisasContext *s, arg_VDOT *a) | ||
34 | +{ | ||
35 | + int opr_sz; | ||
36 | + gen_helper_gvec_3 *fn_gvec; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
39 | + return false; | ||
40 | + } | ||
41 | + | ||
42 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
43 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
44 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + if (!vfp_access_check(s)) { | ||
53 | + return true; | ||
54 | + } | ||
55 | + | ||
56 | + opr_sz = (1 + a->q) * 8; | ||
57 | + fn_gvec = a->u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
58 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), | ||
59 | + vfp_reg_offset(1, a->vn), | ||
60 | + vfp_reg_offset(1, a->vm), | ||
61 | + opr_sz, opr_sz, 0, fn_gvec); | ||
62 | + return true; | ||
63 | +} | ||
64 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate.c | ||
67 | +++ b/target/arm/translate.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
69 | bool is_long = false, q = extract32(insn, 6, 1); | ||
70 | bool ptr_is_env = false; | ||
71 | |||
72 | - if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
73 | - /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
74 | - bool u = extract32(insn, 4, 1); | ||
75 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
76 | - return 1; | ||
77 | - } | ||
78 | - fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
79 | - } else if ((insn & 0xff300f10) == 0xfc200810) { | ||
80 | + if ((insn & 0xff300f10) == 0xfc200810) { | ||
81 | /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
82 | int is_s = extract32(insn, 23, 1); | ||
83 | if (!dc_isar_feature(aa32_fhm, s)) { | ||
84 | -- | ||
85 | 2.20.1 | ||
86 | |||
87 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the V[US]DOT (scalar) insns in the 2reg-scalar-ext group | ||
2 | to decodetree. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-shared.decode | 3 +++ | ||
9 | target/arm/translate-neon.inc.c | 35 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 13 +----------- | ||
11 | 3 files changed, 39 insertions(+), 12 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-shared.decode | ||
16 | +++ b/target/arm/neon-shared.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | ||
18 | vn=%vn_dp vd=%vd_dp size=0 | ||
19 | VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
20 | vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | ||
21 | + | ||
22 | +VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ | ||
23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate-neon.inc.c | ||
27 | +++ b/target/arm/translate-neon.inc.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) | ||
29 | tcg_temp_free_ptr(fpst); | ||
30 | return true; | ||
31 | } | ||
32 | + | ||
33 | +static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
34 | +{ | ||
35 | + gen_helper_gvec_3 *fn_gvec; | ||
36 | + int opr_sz; | ||
37 | + TCGv_ptr fpst; | ||
38 | + | ||
39 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
40 | + return false; | ||
41 | + } | ||
42 | + | ||
43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
44 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
45 | + ((a->vd | a->vn) & 0x10)) { | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if ((a->vd | a->vn) & a->q) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!vfp_access_check(s)) { | ||
54 | + return true; | ||
55 | + } | ||
56 | + | ||
57 | + fn_gvec = a->u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
58 | + opr_sz = (1 + a->q) * 8; | ||
59 | + fpst = get_fpstatus_ptr(1); | ||
60 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), | ||
61 | + vfp_reg_offset(1, a->vn), | ||
62 | + vfp_reg_offset(1, a->rm), | ||
63 | + opr_sz, opr_sz, a->index, fn_gvec); | ||
64 | + tcg_temp_free_ptr(fpst); | ||
65 | + return true; | ||
66 | +} | ||
67 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/translate.c | ||
70 | +++ b/target/arm/translate.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
72 | bool is_long = false, q = extract32(insn, 6, 1); | ||
73 | bool ptr_is_env = false; | ||
74 | |||
75 | - if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
76 | - /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
77 | - int u = extract32(insn, 4, 1); | ||
78 | - | ||
79 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
80 | - return 1; | ||
81 | - } | ||
82 | - fn_gvec = u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
83 | - /* rm is just Vm, and index is M. */ | ||
84 | - data = extract32(insn, 5, 1); /* index */ | ||
85 | - rm = extract32(insn, 0, 4); | ||
86 | - } else if ((insn & 0xffa00f10) == 0xfe000810) { | ||
87 | + if ((insn & 0xffa00f10) == 0xfe000810) { | ||
88 | /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
89 | int is_s = extract32(insn, 20, 1); | ||
90 | int vm20 = extract32(insn, 0, 3); | ||
91 | -- | ||
92 | 2.20.1 | ||
93 | |||
94 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the VFM[AS]L (scalar) insns in the 2reg-scalar-ext group | ||
2 | to decodetree. These are the last ones in the group so we can remove | ||
3 | all the legacy decode for the group. | ||
4 | 1 | ||
5 | Note that in disas_thumb2_insn() the parts of this encoding space | ||
6 | where the decodetree decoder returns false will correctly be directed | ||
7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall | ||
8 | into disas_coproc_insn() by mistake. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200430181003.21682-11-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/neon-shared.decode | 7 +++ | ||
15 | target/arm/translate-neon.inc.c | 32 ++++++++++ | ||
16 | target/arm/translate.c | 107 +------------------------------- | ||
17 | 3 files changed, 40 insertions(+), 106 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/neon-shared.decode | ||
22 | +++ b/target/arm/neon-shared.decode | ||
23 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | |||
25 | VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ | ||
26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
27 | + | ||
28 | +%vfml_scalar_q0_rm 0:3 5:1 | ||
29 | +%vfml_scalar_q1_index 5:1 3:1 | ||
30 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 0 . 1 index:1 ... \ | ||
31 | + rm=%vfml_scalar_q0_rm vn=%vn_sp vd=%vd_dp q=0 | ||
32 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 1 . 1 . rm:3 \ | ||
33 | + index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp q=1 | ||
34 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-neon.inc.c | ||
37 | +++ b/target/arm/translate-neon.inc.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
39 | tcg_temp_free_ptr(fpst); | ||
40 | return true; | ||
41 | } | ||
42 | + | ||
43 | +static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | ||
44 | +{ | ||
45 | + int opr_sz; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
48 | + return false; | ||
49 | + } | ||
50 | + | ||
51 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
52 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
53 | + ((a->vd & 0x10) || (a->q && (a->vn & 0x10)))) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (a->vd & a->q) { | ||
58 | + return false; | ||
59 | + } | ||
60 | + | ||
61 | + if (!vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + opr_sz = (1 + a->q) * 8; | ||
66 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
67 | + vfp_reg_offset(a->q, a->vn), | ||
68 | + vfp_reg_offset(a->q, a->rm), | ||
69 | + cpu_env, opr_sz, opr_sz, | ||
70 | + (a->index << 2) | a->s, /* is_2 == 0 */ | ||
71 | + gen_helper_gvec_fmlal_idx_a32); | ||
72 | + return true; | ||
73 | +} | ||
74 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/translate.c | ||
77 | +++ b/target/arm/translate.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
79 | } | ||
80 | |||
81 | #define VFP_REG_SHR(x, n) (((n) > 0) ? (x) >> (n) : (x) << -(n)) | ||
82 | -#define VFP_SREG(insn, bigbit, smallbit) \ | ||
83 | - ((VFP_REG_SHR(insn, bigbit - 1) & 0x1e) | (((insn) >> (smallbit)) & 1)) | ||
84 | #define VFP_DREG(reg, insn, bigbit, smallbit) do { \ | ||
85 | if (dc_isar_feature(aa32_simd_r32, s)) { \ | ||
86 | reg = (((insn) >> (bigbit)) & 0x0f) \ | ||
87 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
88 | reg = ((insn) >> (bigbit)) & 0x0f; \ | ||
89 | }} while (0) | ||
90 | |||
91 | -#define VFP_SREG_D(insn) VFP_SREG(insn, 12, 22) | ||
92 | #define VFP_DREG_D(reg, insn) VFP_DREG(reg, insn, 12, 22) | ||
93 | -#define VFP_SREG_N(insn) VFP_SREG(insn, 16, 7) | ||
94 | #define VFP_DREG_N(reg, insn) VFP_DREG(reg, insn, 16, 7) | ||
95 | -#define VFP_SREG_M(insn) VFP_SREG(insn, 0, 5) | ||
96 | #define VFP_DREG_M(reg, insn) VFP_DREG(reg, insn, 0, 5) | ||
97 | |||
98 | static void gen_neon_dup_low16(TCGv_i32 var) | ||
99 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
100 | return 0; | ||
101 | } | ||
102 | |||
103 | -/* Advanced SIMD two registers and a scalar extension. | ||
104 | - * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
105 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
106 | - * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | ||
107 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
108 | - * | ||
109 | - */ | ||
110 | - | ||
111 | -static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
112 | -{ | ||
113 | - gen_helper_gvec_3 *fn_gvec = NULL; | ||
114 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
115 | - int rd, rn, rm, opr_sz, data; | ||
116 | - int off_rn, off_rm; | ||
117 | - bool is_long = false, q = extract32(insn, 6, 1); | ||
118 | - bool ptr_is_env = false; | ||
119 | - | ||
120 | - if ((insn & 0xffa00f10) == 0xfe000810) { | ||
121 | - /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
122 | - int is_s = extract32(insn, 20, 1); | ||
123 | - int vm20 = extract32(insn, 0, 3); | ||
124 | - int vm3 = extract32(insn, 3, 1); | ||
125 | - int m = extract32(insn, 5, 1); | ||
126 | - int index; | ||
127 | - | ||
128 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
129 | - return 1; | ||
130 | - } | ||
131 | - if (q) { | ||
132 | - rm = vm20; | ||
133 | - index = m * 2 + vm3; | ||
134 | - } else { | ||
135 | - rm = vm20 * 2 + m; | ||
136 | - index = vm3; | ||
137 | - } | ||
138 | - is_long = true; | ||
139 | - data = (index << 2) | is_s; /* is_2 == 0 */ | ||
140 | - fn_gvec_ptr = gen_helper_gvec_fmlal_idx_a32; | ||
141 | - ptr_is_env = true; | ||
142 | - } else { | ||
143 | - return 1; | ||
144 | - } | ||
145 | - | ||
146 | - VFP_DREG_D(rd, insn); | ||
147 | - if (rd & q) { | ||
148 | - return 1; | ||
149 | - } | ||
150 | - if (q || !is_long) { | ||
151 | - VFP_DREG_N(rn, insn); | ||
152 | - if (rn & q & !is_long) { | ||
153 | - return 1; | ||
154 | - } | ||
155 | - off_rn = vfp_reg_offset(1, rn); | ||
156 | - off_rm = vfp_reg_offset(1, rm); | ||
157 | - } else { | ||
158 | - rn = VFP_SREG_N(insn); | ||
159 | - off_rn = vfp_reg_offset(0, rn); | ||
160 | - off_rm = vfp_reg_offset(0, rm); | ||
161 | - } | ||
162 | - if (s->fp_excp_el) { | ||
163 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
164 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
165 | - return 0; | ||
166 | - } | ||
167 | - if (!s->vfp_enabled) { | ||
168 | - return 1; | ||
169 | - } | ||
170 | - | ||
171 | - opr_sz = (1 + q) * 8; | ||
172 | - if (fn_gvec_ptr) { | ||
173 | - TCGv_ptr ptr; | ||
174 | - if (ptr_is_env) { | ||
175 | - ptr = cpu_env; | ||
176 | - } else { | ||
177 | - ptr = get_fpstatus_ptr(1); | ||
178 | - } | ||
179 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
180 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
181 | - if (!ptr_is_env) { | ||
182 | - tcg_temp_free_ptr(ptr); | ||
183 | - } | ||
184 | - } else { | ||
185 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
186 | - opr_sz, opr_sz, data, fn_gvec); | ||
187 | - } | ||
188 | - return 0; | ||
189 | -} | ||
190 | - | ||
191 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
192 | { | ||
193 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
194 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
195 | } | ||
196 | } | ||
197 | } | ||
198 | - } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
199 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
200 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
201 | - goto illegal_op; | ||
202 | - } | ||
203 | - return; | ||
204 | } | ||
205 | goto illegal_op; | ||
206 | } | ||
207 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
208 | } | ||
209 | break; | ||
210 | } | ||
211 | - if ((insn & 0xff000a00) == 0xfe000800 | ||
212 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
213 | - /* The Thumb2 and ARM encodings are identical. */ | ||
214 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
215 | - goto illegal_op; | ||
216 | - } | ||
217 | - } else if (((insn >> 24) & 3) == 3) { | ||
218 | + if (((insn >> 24) & 3) == 3) { | ||
219 | /* Translate into the equivalent ARM encoding. */ | ||
220 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
221 | if (disas_neon_data_insn(s, insn)) { | ||
222 | -- | ||
223 | 2.20.1 | ||
224 | |||
225 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the Neon "load single structure to all lanes" insns to | ||
2 | decodetree. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-13-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-ls.decode | 5 +++ | ||
9 | target/arm/translate-neon.inc.c | 73 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 55 +------------------------ | ||
11 | 3 files changed, 80 insertions(+), 53 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-ls.decode | ||
16 | +++ b/target/arm/neon-ls.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | |||
19 | VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | ||
20 | vd=%vd_dp | ||
21 | + | ||
22 | +# Neon load single element to all lanes | ||
23 | + | ||
24 | +VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | ||
25 | + vd=%vd_dp | ||
26 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/translate-neon.inc.c | ||
29 | +++ b/target/arm/translate-neon.inc.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) | ||
31 | gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
32 | return true; | ||
33 | } | ||
34 | + | ||
35 | +static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | ||
36 | +{ | ||
37 | + /* Neon load single structure to all lanes */ | ||
38 | + int reg, stride, vec_size; | ||
39 | + int vd = a->vd; | ||
40 | + int size = a->size; | ||
41 | + int nregs = a->n + 1; | ||
42 | + TCGv_i32 addr, tmp; | ||
43 | + | ||
44 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
49 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (size == 3) { | ||
54 | + if (nregs != 4 || a->a == 0) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + /* For VLD4 size == 3 a == 1 means 32 bits at 16 byte alignment */ | ||
58 | + size = 2; | ||
59 | + } | ||
60 | + if (nregs == 1 && a->a == 1 && size == 0) { | ||
61 | + return false; | ||
62 | + } | ||
63 | + if (nregs == 3 && a->a == 1) { | ||
64 | + return false; | ||
65 | + } | ||
66 | + | ||
67 | + if (!vfp_access_check(s)) { | ||
68 | + return true; | ||
69 | + } | ||
70 | + | ||
71 | + /* | ||
72 | + * VLD1 to all lanes: T bit indicates how many Dregs to write. | ||
73 | + * VLD2/3/4 to all lanes: T bit indicates register stride. | ||
74 | + */ | ||
75 | + stride = a->t ? 2 : 1; | ||
76 | + vec_size = nregs == 1 ? stride * 8 : 8; | ||
77 | + | ||
78 | + tmp = tcg_temp_new_i32(); | ||
79 | + addr = tcg_temp_new_i32(); | ||
80 | + load_reg_var(s, addr, a->rn); | ||
81 | + for (reg = 0; reg < nregs; reg++) { | ||
82 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
83 | + s->be_data | size); | ||
84 | + if ((vd & 1) && vec_size == 16) { | ||
85 | + /* | ||
86 | + * We cannot write 16 bytes at once because the | ||
87 | + * destination is unaligned. | ||
88 | + */ | ||
89 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
90 | + 8, 8, tmp); | ||
91 | + tcg_gen_gvec_mov(0, neon_reg_offset(vd + 1, 0), | ||
92 | + neon_reg_offset(vd, 0), 8, 8); | ||
93 | + } else { | ||
94 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
95 | + vec_size, vec_size, tmp); | ||
96 | + } | ||
97 | + tcg_gen_addi_i32(addr, addr, 1 << size); | ||
98 | + vd += stride; | ||
99 | + } | ||
100 | + tcg_temp_free_i32(tmp); | ||
101 | + tcg_temp_free_i32(addr); | ||
102 | + | ||
103 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << size) * nregs); | ||
104 | + | ||
105 | + return true; | ||
106 | +} | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
112 | int size; | ||
113 | int reg; | ||
114 | int load; | ||
115 | - int vec_size; | ||
116 | TCGv_i32 addr; | ||
117 | TCGv_i32 tmp; | ||
118 | |||
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
120 | } else { | ||
121 | size = (insn >> 10) & 3; | ||
122 | if (size == 3) { | ||
123 | - /* Load single element to all lanes. */ | ||
124 | - int a = (insn >> 4) & 1; | ||
125 | - if (!load) { | ||
126 | - return 1; | ||
127 | - } | ||
128 | - size = (insn >> 6) & 3; | ||
129 | - nregs = ((insn >> 8) & 3) + 1; | ||
130 | - | ||
131 | - if (size == 3) { | ||
132 | - if (nregs != 4 || a == 0) { | ||
133 | - return 1; | ||
134 | - } | ||
135 | - /* For VLD4 size==3 a == 1 means 32 bits at 16 byte alignment */ | ||
136 | - size = 2; | ||
137 | - } | ||
138 | - if (nregs == 1 && a == 1 && size == 0) { | ||
139 | - return 1; | ||
140 | - } | ||
141 | - if (nregs == 3 && a == 1) { | ||
142 | - return 1; | ||
143 | - } | ||
144 | - addr = tcg_temp_new_i32(); | ||
145 | - load_reg_var(s, addr, rn); | ||
146 | - | ||
147 | - /* VLD1 to all lanes: bit 5 indicates how many Dregs to write. | ||
148 | - * VLD2/3/4 to all lanes: bit 5 indicates register stride. | ||
149 | - */ | ||
150 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
151 | - vec_size = nregs == 1 ? stride * 8 : 8; | ||
152 | - | ||
153 | - tmp = tcg_temp_new_i32(); | ||
154 | - for (reg = 0; reg < nregs; reg++) { | ||
155 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
156 | - s->be_data | size); | ||
157 | - if ((rd & 1) && vec_size == 16) { | ||
158 | - /* We cannot write 16 bytes at once because the | ||
159 | - * destination is unaligned. | ||
160 | - */ | ||
161 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
162 | - 8, 8, tmp); | ||
163 | - tcg_gen_gvec_mov(0, neon_reg_offset(rd + 1, 0), | ||
164 | - neon_reg_offset(rd, 0), 8, 8); | ||
165 | - } else { | ||
166 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
167 | - vec_size, vec_size, tmp); | ||
168 | - } | ||
169 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
170 | - rd += stride; | ||
171 | - } | ||
172 | - tcg_temp_free_i32(tmp); | ||
173 | - tcg_temp_free_i32(addr); | ||
174 | - stride = (1 << size) * nregs; | ||
175 | + /* Load single element to all lanes -- handled by decodetree */ | ||
176 | + return 1; | ||
177 | } else { | ||
178 | /* Single element. */ | ||
179 | int idx = (insn >> 4) & 0xf; | ||
180 | -- | ||
181 | 2.20.1 | ||
182 | |||
183 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the Neon logic ops in the 3-reg-same grouping to decodetree. | ||
2 | Note that for the logic ops the 'size' field forms part of their | ||
3 | decode and the actual operations are always bitwise. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200430181003.21682-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 12 +++++++++++ | ||
10 | target/arm/translate-neon.inc.c | 19 +++++++++++++++++ | ||
11 | target/arm/translate.c | 38 +-------------------------------- | ||
12 | 3 files changed, 32 insertions(+), 37 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
20 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
21 | |||
22 | +@3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | ||
23 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | ||
24 | + | ||
25 | +VAND_3s 1111 001 0 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
26 | +VBIC_3s 1111 001 0 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
27 | +VORR_3s 1111 001 0 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
28 | +VORN_3s 1111 001 0 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
29 | +VEOR_3s 1111 001 1 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
30 | +VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
31 | +VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
32 | +VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
33 | + | ||
34 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
35 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
41 | |||
42 | DO_3SAME(VADD, tcg_gen_gvec_add) | ||
43 | DO_3SAME(VSUB, tcg_gen_gvec_sub) | ||
44 | +DO_3SAME(VAND, tcg_gen_gvec_and) | ||
45 | +DO_3SAME(VBIC, tcg_gen_gvec_andc) | ||
46 | +DO_3SAME(VORR, tcg_gen_gvec_or) | ||
47 | +DO_3SAME(VORN, tcg_gen_gvec_orc) | ||
48 | +DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
49 | + | ||
50 | +/* These insns are all gvec_bitsel but with the inputs in various orders. */ | ||
51 | +#define DO_3SAME_BITSEL(INSN, O1, O2, O3) \ | ||
52 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
53 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
54 | + uint32_t oprsz, uint32_t maxsz) \ | ||
55 | + { \ | ||
56 | + tcg_gen_gvec_bitsel(vece, rd_ofs, O1, O2, O3, oprsz, maxsz); \ | ||
57 | + } \ | ||
58 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
59 | + | ||
60 | +DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
61 | +DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
62 | +DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
63 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/translate.c | ||
66 | +++ b/target/arm/translate.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
68 | } | ||
69 | return 1; | ||
70 | |||
71 | - case NEON_3R_LOGIC: /* Logic ops. */ | ||
72 | - switch ((u << 2) | size) { | ||
73 | - case 0: /* VAND */ | ||
74 | - tcg_gen_gvec_and(0, rd_ofs, rn_ofs, rm_ofs, | ||
75 | - vec_size, vec_size); | ||
76 | - break; | ||
77 | - case 1: /* VBIC */ | ||
78 | - tcg_gen_gvec_andc(0, rd_ofs, rn_ofs, rm_ofs, | ||
79 | - vec_size, vec_size); | ||
80 | - break; | ||
81 | - case 2: /* VORR */ | ||
82 | - tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | ||
83 | - vec_size, vec_size); | ||
84 | - break; | ||
85 | - case 3: /* VORN */ | ||
86 | - tcg_gen_gvec_orc(0, rd_ofs, rn_ofs, rm_ofs, | ||
87 | - vec_size, vec_size); | ||
88 | - break; | ||
89 | - case 4: /* VEOR */ | ||
90 | - tcg_gen_gvec_xor(0, rd_ofs, rn_ofs, rm_ofs, | ||
91 | - vec_size, vec_size); | ||
92 | - break; | ||
93 | - case 5: /* VBSL */ | ||
94 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rd_ofs, rn_ofs, rm_ofs, | ||
95 | - vec_size, vec_size); | ||
96 | - break; | ||
97 | - case 6: /* VBIT */ | ||
98 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rn_ofs, rd_ofs, | ||
99 | - vec_size, vec_size); | ||
100 | - break; | ||
101 | - case 7: /* VBIF */ | ||
102 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rd_ofs, rn_ofs, | ||
103 | - vec_size, vec_size); | ||
104 | - break; | ||
105 | - } | ||
106 | - return 0; | ||
107 | - | ||
108 | case NEON_3R_VQADD: | ||
109 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
110 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | return 0; | ||
113 | |||
114 | case NEON_3R_VADD_VSUB: | ||
115 | + case NEON_3R_LOGIC: | ||
116 | /* Already handled by decodetree */ | ||
117 | return 1; | ||
118 | } | ||
119 | -- | ||
120 | 2.20.1 | ||
121 | |||
122 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Convert the Neon 3-reg-same VMAX and VMIN insns to decodetree. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-17-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-dp.decode | 5 +++++ | ||
8 | target/arm/translate-neon.inc.c | 14 ++++++++++++++ | ||
9 | target/arm/translate.c | 21 ++------------------- | ||
10 | 3 files changed, 21 insertions(+), 19 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-dp.decode | ||
15 | +++ b/target/arm/neon-dp.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
17 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
18 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
19 | |||
20 | +VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | ||
21 | +VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
22 | +VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
23 | +VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same | ||
24 | + | ||
25 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
26 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
32 | DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
33 | DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
34 | DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
35 | + | ||
36 | +#define DO_3SAME_NO_SZ_3(INSN, FUNC) \ | ||
37 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
38 | + { \ | ||
39 | + if (a->size == 3) { \ | ||
40 | + return false; \ | ||
41 | + } \ | ||
42 | + return do_3same(s, a, FUNC); \ | ||
43 | + } | ||
44 | + | ||
45 | +DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
46 | +DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
47 | +DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
48 | +DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
49 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/translate.c | ||
52 | +++ b/target/arm/translate.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
54 | rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
55 | return 0; | ||
56 | |||
57 | - case NEON_3R_VMAX: | ||
58 | - if (u) { | ||
59 | - tcg_gen_gvec_umax(size, rd_ofs, rn_ofs, rm_ofs, | ||
60 | - vec_size, vec_size); | ||
61 | - } else { | ||
62 | - tcg_gen_gvec_smax(size, rd_ofs, rn_ofs, rm_ofs, | ||
63 | - vec_size, vec_size); | ||
64 | - } | ||
65 | - return 0; | ||
66 | - case NEON_3R_VMIN: | ||
67 | - if (u) { | ||
68 | - tcg_gen_gvec_umin(size, rd_ofs, rn_ofs, rm_ofs, | ||
69 | - vec_size, vec_size); | ||
70 | - } else { | ||
71 | - tcg_gen_gvec_smin(size, rd_ofs, rn_ofs, rm_ofs, | ||
72 | - vec_size, vec_size); | ||
73 | - } | ||
74 | - return 0; | ||
75 | - | ||
76 | case NEON_3R_VSHL: | ||
77 | /* Note the operation is vshl vd,vm,vn */ | ||
78 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
79 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
80 | |||
81 | case NEON_3R_VADD_VSUB: | ||
82 | case NEON_3R_LOGIC: | ||
83 | + case NEON_3R_VMAX: | ||
84 | + case NEON_3R_VMIN: | ||
85 | /* Already handled by decodetree */ | ||
86 | return 1; | ||
87 | } | ||
88 | -- | ||
89 | 2.20.1 | ||
90 | |||
91 | diff view generated by jsdifflib |