1 | target-arm queue. The big thing here is the landing of the 3-phase | 1 | Hi; here's the latest round of arm patches. I have included also |
---|---|---|---|
2 | reset patches... | 2 | my patchset for the RTC devices to avoid keeping time_t and |
3 | time_t diffs in 32-bit variables. | ||
3 | 4 | ||
5 | thanks | ||
4 | -- PMM | 6 | -- PMM |
5 | 7 | ||
6 | The following changes since commit 204aa60b37c23a89e690d418f49787d274303ca7: | 8 | The following changes since commit 156618d9ea67f2f2e31d9dedd97f2dcccbe6808c: |
7 | 9 | ||
8 | Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-jan-29-2020' into staging (2020-01-30 14:18:45 +0000) | 10 | Merge tag 'block-pull-request' of https://gitlab.com/stefanha/qemu into staging (2023-08-30 09:20:27 -0400) |
9 | 11 | ||
10 | are available in the Git repository at: | 12 | are available in the Git repository at: |
11 | 13 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200130 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230831 |
13 | 15 | ||
14 | for you to fetch changes up to dea101a1ae9968c9fec6ab0291489dad7c49f36f: | 16 | for you to fetch changes up to e73b8bb8a3e9a162f70e9ffbf922d4fafc96bbfb: |
15 | 17 | ||
16 | target/arm/cpu: Add the kvm-no-adjvtime CPU property (2020-01-30 16:02:06 +0000) | 18 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 (2023-08-31 11:07:02 +0100) |
17 | 19 | ||
18 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
19 | target-arm queue: | 21 | target-arm queue: |
20 | * hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES | 22 | * Some of the preliminary patches for Cortex-A710 support |
21 | * target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr | 23 | * i.MX7 and i.MX6UL refactoring |
22 | * aspeed: some minor bugfixes | 24 | * Implement SRC device for i.MX7 |
23 | * aspeed: add eMMC controller model for AST2600 SoC | 25 | * Catch illegal-exception-return from EL3 with bad NSE/NS |
24 | * hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus' | 26 | * Use 64-bit offsets for holding time_t differences in RTC devices |
25 | * New 3-phase reset API for device models | 27 | * Model correct number of MPU regions for an505, an521, an524 boards |
26 | * hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit | ||
27 | * Arm KVM: stop/restart the guest counter when the VM is stopped and started | ||
28 | 28 | ||
29 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
30 | Andrew Jeffery (2): | 30 | Alex Bennée (1): |
31 | hw/sd: Configure number of slots exposed by the ASPEED SDHCI model | 31 | target/arm: properly document FEAT_CRC32 |
32 | hw/arm: ast2600: Wire up the eMMC controller | ||
33 | 32 | ||
34 | Andrew Jones (6): | 33 | Jean-Christophe Dubois (6): |
35 | target/arm/kvm: trivial: Clean up header documentation | 34 | Remove i.MX7 IOMUX GPR device from i.MX6UL |
36 | hw/arm/virt: Add missing 5.0 options call to 4.2 options | 35 | Refactor i.MX6UL processor code |
37 | target/arm/kvm64: kvm64 cpus have timer registers | 36 | Add i.MX6UL missing devices. |
38 | tests/arm-cpu-features: Check feature default values | 37 | Refactor i.MX7 processor code |
39 | target/arm/kvm: Implement virtual time adjustment | 38 | Add i.MX7 missing TZ devices and memory regions |
40 | target/arm/cpu: Add the kvm-no-adjvtime CPU property | 39 | Add i.MX7 SRC device implementation |
41 | 40 | ||
42 | Cédric Le Goater (2): | 41 | Peter Maydell (8): |
43 | ftgmac100: check RX and TX buffer alignment | 42 | target/arm: Catch illegal-exception-return from EL3 with bad NSE/NS |
44 | hw/arm/aspeed: add a 'execute-in-place' property to boot directly from CE0 | 43 | hw/rtc/m48t59: Use 64-bit arithmetic in set_alarm() |
44 | hw/rtc/twl92230: Use int64_t for sec_offset and alm_sec | ||
45 | hw/rtc/aspeed_rtc: Use 64-bit offset for holding time_t difference | ||
46 | rtc: Use time_t for passing and returning time offsets | ||
47 | target/arm: Do all "ARM_FEATURE_X implies Y" checks in post_init | ||
48 | hw/arm/armv7m: Add mpu-ns-regions and mpu-s-regions properties | ||
49 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 | ||
45 | 50 | ||
46 | Damien Hedde (11): | 51 | Richard Henderson (9): |
47 | add device_legacy_reset function to prepare for reset api change | 52 | target/arm: Reduce dcz_blocksize to uint8_t |
48 | hw/core/qdev: add trace events to help with resettable transition | 53 | target/arm: Allow cpu to configure GM blocksize |
49 | hw/core: create Resettable QOM interface | 54 | target/arm: Support more GM blocksizes |
50 | hw/core: add Resettable support to BusClass and DeviceClass | 55 | target/arm: When tag memory is not present, set MTE=1 |
51 | hw/core/resettable: add support for changing parent | 56 | target/arm: Introduce make_ccsidr64 |
52 | hw/core/qdev: handle parent bus change regarding resettable | 57 | target/arm: Apply access checks to neoverse-n1 special registers |
53 | hw/core/qdev: update hotplug reset regarding resettable | 58 | target/arm: Apply access checks to neoverse-v1 special registers |
54 | hw/core: deprecate old reset functions and introduce new ones | 59 | target/arm: Suppress FEAT_TRBE (Trace Buffer Extension) |
55 | docs/devel/reset.rst: add doc about Resettable interface | 60 | target/arm: Implement FEAT_HPDS2 as a no-op |
56 | vl: replace deprecated qbus_reset_all registration | ||
57 | hw/s390x/ipl: replace deprecated qdev_reset_all registration | ||
58 | 61 | ||
59 | Joel Stanley (1): | 62 | docs/system/arm/emulation.rst | 2 + |
60 | misc/pca9552: Add qom set and get | 63 | include/hw/arm/armsse.h | 5 + |
64 | include/hw/arm/armv7m.h | 8 + | ||
65 | include/hw/arm/fsl-imx6ul.h | 158 ++++++++++++++++--- | ||
66 | include/hw/arm/fsl-imx7.h | 338 ++++++++++++++++++++++++++++++----------- | ||
67 | include/hw/misc/imx7_src.h | 66 ++++++++ | ||
68 | include/hw/rtc/aspeed_rtc.h | 2 +- | ||
69 | include/sysemu/rtc.h | 4 +- | ||
70 | target/arm/cpregs.h | 2 + | ||
71 | target/arm/cpu.h | 5 +- | ||
72 | target/arm/internals.h | 6 - | ||
73 | target/arm/tcg/translate.h | 2 + | ||
74 | hw/arm/armsse.c | 16 ++ | ||
75 | hw/arm/armv7m.c | 21 +++ | ||
76 | hw/arm/fsl-imx6ul.c | 174 +++++++++++++-------- | ||
77 | hw/arm/fsl-imx7.c | 201 +++++++++++++++++++----- | ||
78 | hw/arm/mps2-tz.c | 29 ++++ | ||
79 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++ | ||
80 | hw/rtc/aspeed_rtc.c | 5 +- | ||
81 | hw/rtc/m48t59.c | 2 +- | ||
82 | hw/rtc/twl92230.c | 4 +- | ||
83 | softmmu/rtc.c | 4 +- | ||
84 | target/arm/cpu.c | 207 ++++++++++++++----------- | ||
85 | target/arm/helper.c | 15 +- | ||
86 | target/arm/tcg/cpu32.c | 2 +- | ||
87 | target/arm/tcg/cpu64.c | 102 +++++++++---- | ||
88 | target/arm/tcg/helper-a64.c | 9 ++ | ||
89 | target/arm/tcg/mte_helper.c | 90 ++++++++--- | ||
90 | target/arm/tcg/translate-a64.c | 5 +- | ||
91 | hw/misc/meson.build | 1 + | ||
92 | hw/misc/trace-events | 4 + | ||
93 | 31 files changed, 1393 insertions(+), 372 deletions(-) | ||
94 | create mode 100644 include/hw/misc/imx7_src.h | ||
95 | create mode 100644 hw/misc/imx7_src.c | ||
61 | 96 | ||
62 | Peter Maydell (2): | ||
63 | hw/core/or-irq: Fix incorrect assert forbidding num-lines == MAX_OR_LINES | ||
64 | target/arm/arm-semi: Don't let the guest close stdin/stdout/stderr | ||
65 | |||
66 | Philippe Mathieu-Daudé (1): | ||
67 | hw/arm/raspi: Remove obsolete use of -smp to set the soc 'enabled-cpus' | ||
68 | |||
69 | Zenghui Yu (1): | ||
70 | hw/intc/arm_gicv3_kvm: Stop wrongly programming GICR_PENDBASER.PTZ bit | ||
71 | |||
72 | hw/core/Makefile.objs | 1 + | ||
73 | tests/Makefile.include | 1 + | ||
74 | include/hw/arm/aspeed.h | 2 + | ||
75 | include/hw/arm/aspeed_soc.h | 2 + | ||
76 | include/hw/arm/virt.h | 1 + | ||
77 | include/hw/qdev-core.h | 58 +++++++- | ||
78 | include/hw/resettable.h | 247 +++++++++++++++++++++++++++++++++ | ||
79 | include/hw/sd/aspeed_sdhci.h | 1 + | ||
80 | target/arm/cpu.h | 7 + | ||
81 | target/arm/kvm_arm.h | 95 ++++++++++--- | ||
82 | hw/arm/aspeed.c | 72 ++++++++-- | ||
83 | hw/arm/aspeed_ast2600.c | 31 ++++- | ||
84 | hw/arm/aspeed_soc.c | 2 + | ||
85 | hw/arm/raspi.c | 2 - | ||
86 | hw/arm/virt.c | 9 ++ | ||
87 | hw/audio/intel-hda.c | 2 +- | ||
88 | hw/core/bus.c | 102 ++++++++++++++ | ||
89 | hw/core/or-irq.c | 2 +- | ||
90 | hw/core/qdev.c | 160 ++++++++++++++++++++-- | ||
91 | hw/core/resettable.c | 301 +++++++++++++++++++++++++++++++++++++++++ | ||
92 | hw/hyperv/hyperv.c | 2 +- | ||
93 | hw/i386/microvm.c | 2 +- | ||
94 | hw/i386/pc.c | 2 +- | ||
95 | hw/ide/microdrive.c | 8 +- | ||
96 | hw/intc/arm_gicv3_kvm.c | 11 +- | ||
97 | hw/intc/spapr_xive.c | 2 +- | ||
98 | hw/misc/pca9552.c | 90 ++++++++++++ | ||
99 | hw/net/ftgmac100.c | 13 ++ | ||
100 | hw/ppc/pnv_psi.c | 4 +- | ||
101 | hw/ppc/spapr_pci.c | 2 +- | ||
102 | hw/ppc/spapr_vio.c | 2 +- | ||
103 | hw/s390x/ipl.c | 10 +- | ||
104 | hw/s390x/s390-pci-inst.c | 2 +- | ||
105 | hw/scsi/vmw_pvscsi.c | 2 +- | ||
106 | hw/sd/aspeed_sdhci.c | 11 +- | ||
107 | hw/sd/omap_mmc.c | 2 +- | ||
108 | hw/sd/pl181.c | 2 +- | ||
109 | target/arm/arm-semi.c | 9 ++ | ||
110 | target/arm/cpu.c | 2 + | ||
111 | target/arm/cpu64.c | 1 + | ||
112 | target/arm/kvm.c | 120 ++++++++++++++++ | ||
113 | target/arm/kvm32.c | 3 + | ||
114 | target/arm/kvm64.c | 4 + | ||
115 | target/arm/machine.c | 7 + | ||
116 | target/arm/monitor.c | 1 + | ||
117 | tests/qtest/arm-cpu-features.c | 41 ++++-- | ||
118 | vl.c | 10 +- | ||
119 | docs/arm-cpu-features.rst | 37 ++++- | ||
120 | docs/devel/index.rst | 1 + | ||
121 | docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++ | ||
122 | hw/core/trace-events | 27 ++++ | ||
123 | 51 files changed, 1727 insertions(+), 90 deletions(-) | ||
124 | create mode 100644 include/hw/resettable.h | ||
125 | create mode 100644 hw/core/resettable.c | ||
126 | create mode 100644 docs/devel/reset.rst | ||
127 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When a VM is stopped (such as when it's paused) guest virtual time | 3 | This value is only 4 bits wide. |
4 | should stop counting. Otherwise, when the VM is resumed it will | ||
5 | experience time jumps and its kernel may report soft lockups. Not | ||
6 | counting virtual time while the VM is stopped has the side effect | ||
7 | of making the guest's time appear to lag when compared with real | ||
8 | time, and even with time derived from the physical counter. For | ||
9 | this reason, this change, which is enabled by default, comes with | ||
10 | a KVM CPU feature allowing it to be disabled, restoring legacy | ||
11 | behavior. | ||
12 | 4 | ||
13 | This patch only provides the implementation of the virtual time | ||
14 | adjustment. A subsequent patch will provide the CPU property | ||
15 | allowing the change to be enabled and disabled. | ||
16 | |||
17 | Reported-by: Bijan Mottahedeh <bijan.mottahedeh@oracle.com> | ||
18 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20200120101023.16030-6-drjones@redhat.com | ||
20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20230811214031.171020-2-richard.henderson@linaro.org | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 10 | --- |
23 | target/arm/cpu.h | 7 ++++ | 11 | target/arm/cpu.h | 3 ++- |
24 | target/arm/kvm_arm.h | 38 ++++++++++++++++++ | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
25 | target/arm/kvm.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ | ||
26 | target/arm/kvm32.c | 3 ++ | ||
27 | target/arm/kvm64.c | 3 ++ | ||
28 | target/arm/machine.c | 7 ++++ | ||
29 | 6 files changed, 150 insertions(+) | ||
30 | 13 | ||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
32 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
34 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 18 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
36 | /* KVM init features for this CPU */ | 19 | bool prop_lpa2; |
37 | uint32_t kvm_init_features[7]; | 20 | |
38 | 21 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ | |
39 | + /* KVM CPU state */ | 22 | - uint32_t dcz_blocksize; |
23 | + uint8_t dcz_blocksize; | ||
40 | + | 24 | + |
41 | + /* KVM virtual time adjustment */ | 25 | uint64_t rvbar_prop; /* Property/input signals. */ |
42 | + bool kvm_adjvtime; | 26 | |
43 | + bool kvm_vtime_dirty; | 27 | /* Configurable aspects of GIC cpu interface (which is part of the CPU) */ |
44 | + uint64_t kvm_vtime; | ||
45 | + | ||
46 | /* Uniprocessor system with MP extensions */ | ||
47 | bool mp_is_up; | ||
48 | |||
49 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/kvm_arm.h | ||
52 | +++ b/target/arm/kvm_arm.h | ||
53 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level); | ||
54 | */ | ||
55 | bool write_kvmstate_to_list(ARMCPU *cpu); | ||
56 | |||
57 | +/** | ||
58 | + * kvm_arm_cpu_pre_save: | ||
59 | + * @cpu: ARMCPU | ||
60 | + * | ||
61 | + * Called after write_kvmstate_to_list() from cpu_pre_save() to update | ||
62 | + * the cpreg list with KVM CPU state. | ||
63 | + */ | ||
64 | +void kvm_arm_cpu_pre_save(ARMCPU *cpu); | ||
65 | + | ||
66 | +/** | ||
67 | + * kvm_arm_cpu_post_load: | ||
68 | + * @cpu: ARMCPU | ||
69 | + * | ||
70 | + * Called from cpu_post_load() to update KVM CPU state from the cpreg list. | ||
71 | + */ | ||
72 | +void kvm_arm_cpu_post_load(ARMCPU *cpu); | ||
73 | + | ||
74 | /** | ||
75 | * kvm_arm_reset_vcpu: | ||
76 | * @cpu: ARMCPU | ||
77 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu); | ||
78 | */ | ||
79 | int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu); | ||
80 | |||
81 | +/** | ||
82 | + * kvm_arm_get_virtual_time: | ||
83 | + * @cs: CPUState | ||
84 | + * | ||
85 | + * Gets the VCPU's virtual counter and stores it in the KVM CPU state. | ||
86 | + */ | ||
87 | +void kvm_arm_get_virtual_time(CPUState *cs); | ||
88 | + | ||
89 | +/** | ||
90 | + * kvm_arm_put_virtual_time: | ||
91 | + * @cs: CPUState | ||
92 | + * | ||
93 | + * Sets the VCPU's virtual counter to the value stored in the KVM CPU state. | ||
94 | + */ | ||
95 | +void kvm_arm_put_virtual_time(CPUState *cs); | ||
96 | + | ||
97 | +void kvm_arm_vm_state_change(void *opaque, int running, RunState state); | ||
98 | + | ||
99 | int kvm_arm_vgic_probe(void); | ||
100 | |||
101 | void kvm_arm_pmu_set_irq(CPUState *cs, int irq); | ||
102 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_pmu_set_irq(CPUState *cs, int irq) {} | ||
103 | static inline void kvm_arm_pmu_init(CPUState *cs) {} | ||
104 | |||
105 | static inline void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map) {} | ||
106 | + | ||
107 | +static inline void kvm_arm_get_virtual_time(CPUState *cs) {} | ||
108 | +static inline void kvm_arm_put_virtual_time(CPUState *cs) {} | ||
109 | #endif | ||
110 | |||
111 | static inline const char *gic_class_name(void) | ||
112 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/kvm.c | ||
115 | +++ b/target/arm/kvm.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static int compare_u64(const void *a, const void *b) | ||
117 | return 0; | ||
118 | } | ||
119 | |||
120 | +/* | ||
121 | + * cpreg_values are sorted in ascending order by KVM register ID | ||
122 | + * (see kvm_arm_init_cpreg_list). This allows us to cheaply find | ||
123 | + * the storage for a KVM register by ID with a binary search. | ||
124 | + */ | ||
125 | +static uint64_t *kvm_arm_get_cpreg_ptr(ARMCPU *cpu, uint64_t regidx) | ||
126 | +{ | ||
127 | + uint64_t *res; | ||
128 | + | ||
129 | + res = bsearch(®idx, cpu->cpreg_indexes, cpu->cpreg_array_len, | ||
130 | + sizeof(uint64_t), compare_u64); | ||
131 | + assert(res); | ||
132 | + | ||
133 | + return &cpu->cpreg_values[res - cpu->cpreg_indexes]; | ||
134 | +} | ||
135 | + | ||
136 | /* Initialize the ARMCPU cpreg list according to the kernel's | ||
137 | * definition of what CPU registers it knows about (and throw away | ||
138 | * the previous TCG-created cpreg list). | ||
139 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level) | ||
140 | return ok; | ||
141 | } | ||
142 | |||
143 | +void kvm_arm_cpu_pre_save(ARMCPU *cpu) | ||
144 | +{ | ||
145 | + /* KVM virtual time adjustment */ | ||
146 | + if (cpu->kvm_vtime_dirty) { | ||
147 | + *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT) = cpu->kvm_vtime; | ||
148 | + } | ||
149 | +} | ||
150 | + | ||
151 | +void kvm_arm_cpu_post_load(ARMCPU *cpu) | ||
152 | +{ | ||
153 | + /* KVM virtual time adjustment */ | ||
154 | + if (cpu->kvm_adjvtime) { | ||
155 | + cpu->kvm_vtime = *kvm_arm_get_cpreg_ptr(cpu, KVM_REG_ARM_TIMER_CNT); | ||
156 | + cpu->kvm_vtime_dirty = true; | ||
157 | + } | ||
158 | +} | ||
159 | + | ||
160 | void kvm_arm_reset_vcpu(ARMCPU *cpu) | ||
161 | { | ||
162 | int ret; | ||
163 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu) | ||
164 | return 0; | ||
165 | } | ||
166 | |||
167 | +void kvm_arm_get_virtual_time(CPUState *cs) | ||
168 | +{ | ||
169 | + ARMCPU *cpu = ARM_CPU(cs); | ||
170 | + struct kvm_one_reg reg = { | ||
171 | + .id = KVM_REG_ARM_TIMER_CNT, | ||
172 | + .addr = (uintptr_t)&cpu->kvm_vtime, | ||
173 | + }; | ||
174 | + int ret; | ||
175 | + | ||
176 | + if (cpu->kvm_vtime_dirty) { | ||
177 | + return; | ||
178 | + } | ||
179 | + | ||
180 | + ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
181 | + if (ret) { | ||
182 | + error_report("Failed to get KVM_REG_ARM_TIMER_CNT"); | ||
183 | + abort(); | ||
184 | + } | ||
185 | + | ||
186 | + cpu->kvm_vtime_dirty = true; | ||
187 | +} | ||
188 | + | ||
189 | +void kvm_arm_put_virtual_time(CPUState *cs) | ||
190 | +{ | ||
191 | + ARMCPU *cpu = ARM_CPU(cs); | ||
192 | + struct kvm_one_reg reg = { | ||
193 | + .id = KVM_REG_ARM_TIMER_CNT, | ||
194 | + .addr = (uintptr_t)&cpu->kvm_vtime, | ||
195 | + }; | ||
196 | + int ret; | ||
197 | + | ||
198 | + if (!cpu->kvm_vtime_dirty) { | ||
199 | + return; | ||
200 | + } | ||
201 | + | ||
202 | + ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
203 | + if (ret) { | ||
204 | + error_report("Failed to set KVM_REG_ARM_TIMER_CNT"); | ||
205 | + abort(); | ||
206 | + } | ||
207 | + | ||
208 | + cpu->kvm_vtime_dirty = false; | ||
209 | +} | ||
210 | + | ||
211 | int kvm_put_vcpu_events(ARMCPU *cpu) | ||
212 | { | ||
213 | CPUARMState *env = &cpu->env; | ||
214 | @@ -XXX,XX +XXX,XX @@ MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run) | ||
215 | return MEMTXATTRS_UNSPECIFIED; | ||
216 | } | ||
217 | |||
218 | +void kvm_arm_vm_state_change(void *opaque, int running, RunState state) | ||
219 | +{ | ||
220 | + CPUState *cs = opaque; | ||
221 | + ARMCPU *cpu = ARM_CPU(cs); | ||
222 | + | ||
223 | + if (running) { | ||
224 | + if (cpu->kvm_adjvtime) { | ||
225 | + kvm_arm_put_virtual_time(cs); | ||
226 | + } | ||
227 | + } else { | ||
228 | + if (cpu->kvm_adjvtime) { | ||
229 | + kvm_arm_get_virtual_time(cs); | ||
230 | + } | ||
231 | + } | ||
232 | +} | ||
233 | |||
234 | int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) | ||
235 | { | ||
236 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/target/arm/kvm32.c | ||
239 | +++ b/target/arm/kvm32.c | ||
240 | @@ -XXX,XX +XXX,XX @@ | ||
241 | #include "qemu-common.h" | ||
242 | #include "cpu.h" | ||
243 | #include "qemu/timer.h" | ||
244 | +#include "sysemu/runstate.h" | ||
245 | #include "sysemu/kvm.h" | ||
246 | #include "kvm_arm.h" | ||
247 | #include "internals.h" | ||
248 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
249 | return -EINVAL; | ||
250 | } | ||
251 | |||
252 | + qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs); | ||
253 | + | ||
254 | /* Determine init features for this CPU */ | ||
255 | memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features)); | ||
256 | if (cpu->start_powered_off) { | ||
257 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
258 | index XXXXXXX..XXXXXXX 100644 | ||
259 | --- a/target/arm/kvm64.c | ||
260 | +++ b/target/arm/kvm64.c | ||
261 | @@ -XXX,XX +XXX,XX @@ | ||
262 | #include "qemu/host-utils.h" | ||
263 | #include "qemu/main-loop.h" | ||
264 | #include "exec/gdbstub.h" | ||
265 | +#include "sysemu/runstate.h" | ||
266 | #include "sysemu/kvm.h" | ||
267 | #include "sysemu/kvm_int.h" | ||
268 | #include "kvm_arm.h" | ||
269 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
270 | return -EINVAL; | ||
271 | } | ||
272 | |||
273 | + qemu_add_vm_change_state_handler(kvm_arm_vm_state_change, cs); | ||
274 | + | ||
275 | /* Determine init features for this CPU */ | ||
276 | memset(cpu->kvm_init_features, 0, sizeof(cpu->kvm_init_features)); | ||
277 | if (cpu->start_powered_off) { | ||
278 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
279 | index XXXXXXX..XXXXXXX 100644 | ||
280 | --- a/target/arm/machine.c | ||
281 | +++ b/target/arm/machine.c | ||
282 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
283 | /* This should never fail */ | ||
284 | abort(); | ||
285 | } | ||
286 | + | ||
287 | + /* | ||
288 | + * kvm_arm_cpu_pre_save() must be called after | ||
289 | + * write_kvmstate_to_list() | ||
290 | + */ | ||
291 | + kvm_arm_cpu_pre_save(cpu); | ||
292 | } else { | ||
293 | if (!write_cpustate_to_list(cpu, false)) { | ||
294 | /* This should never fail. */ | ||
295 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
296 | * we're using it. | ||
297 | */ | ||
298 | write_list_to_cpustate(cpu); | ||
299 | + kvm_arm_cpu_post_load(cpu); | ||
300 | } else { | ||
301 | if (!write_list_to_cpustate(cpu)) { | ||
302 | return -1; | ||
303 | -- | 28 | -- |
304 | 2.20.1 | 29 | 2.34.1 |
305 | 30 | ||
306 | 31 | diff view generated by jsdifflib |
1 | From: Andrew Jeffery <andrew@aj.id.au> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Initialise another SDHCI model instance for the AST2600's eMMC | 3 | Previously we hard-coded the blocksize with GMID_EL1_BS. |
4 | controller and use the SDHCI's num_slots value introduced previously to | 4 | But the value we choose for -cpu max does not match the |
5 | determine whether we should create an SD card instance for the new slot. | 5 | value that cortex-a710 uses. |
6 | 6 | ||
7 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | 7 | Mirror the way we handle dcz_blocksize. |
8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 8 | |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20200114103433.30534-3-clg@kaod.org | 11 | Message-id: 20230811214031.171020-3-richard.henderson@linaro.org |
12 | [ clg : - removed ternary operator from sdhci_attach_drive() | ||
13 | - renamed SDHCI objects with a '-controller' prefix ] | ||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | include/hw/arm/aspeed_soc.h | 2 ++ | 14 | target/arm/cpu.h | 2 ++ |
18 | hw/arm/aspeed.c | 26 +++++++++++++++++--------- | 15 | target/arm/internals.h | 6 ----- |
19 | hw/arm/aspeed_ast2600.c | 29 ++++++++++++++++++++++++++--- | 16 | target/arm/tcg/translate.h | 2 ++ |
20 | 3 files changed, 45 insertions(+), 12 deletions(-) | 17 | target/arm/helper.c | 11 +++++--- |
21 | 18 | target/arm/tcg/cpu64.c | 1 + | |
22 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 19 | target/arm/tcg/mte_helper.c | 46 ++++++++++++++++++++++------------ |
23 | index XXXXXXX..XXXXXXX 100644 | 20 | target/arm/tcg/translate-a64.c | 5 ++-- |
24 | --- a/include/hw/arm/aspeed_soc.h | 21 | 7 files changed, 45 insertions(+), 28 deletions(-) |
25 | +++ b/include/hw/arm/aspeed_soc.h | 22 | |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 23 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
27 | AspeedGPIOState gpio; | 24 | index XXXXXXX..XXXXXXX 100644 |
28 | AspeedGPIOState gpio_1_8v; | 25 | --- a/target/arm/cpu.h |
29 | AspeedSDHCIState sdhci; | 26 | +++ b/target/arm/cpu.h |
30 | + AspeedSDHCIState emmc; | 27 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
31 | } AspeedSoCState; | 28 | |
32 | 29 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ | |
33 | #define TYPE_ASPEED_SOC "aspeed-soc" | 30 | uint8_t dcz_blocksize; |
34 | @@ -XXX,XX +XXX,XX @@ enum { | 31 | + /* GM blocksize, in log_2(words), ie low 4 bits of GMID_EL0 */ |
35 | ASPEED_MII4, | 32 | + uint8_t gm_blocksize; |
36 | ASPEED_SDRAM, | 33 | |
37 | ASPEED_XDMA, | 34 | uint64_t rvbar_prop; /* Property/input signals. */ |
38 | + ASPEED_EMMC, | 35 | |
39 | }; | 36 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
40 | 37 | index XXXXXXX..XXXXXXX 100644 | |
41 | #endif /* ASPEED_SOC_H */ | 38 | --- a/target/arm/internals.h |
42 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 39 | +++ b/target/arm/internals.h |
43 | index XXXXXXX..XXXXXXX 100644 | 40 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs); |
44 | --- a/hw/arm/aspeed.c | 41 | |
45 | +++ b/hw/arm/aspeed.c | 42 | #endif /* !CONFIG_USER_ONLY */ |
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype, | 43 | |
44 | -/* | ||
45 | - * The log2 of the words in the tag block, for GMID_EL1.BS. | ||
46 | - * The is the maximum, 256 bytes, which manipulates 64-bits of tags. | ||
47 | - */ | ||
48 | -#define GMID_EL1_BS 6 | ||
49 | - | ||
50 | /* | ||
51 | * SVE predicates are 1/8 the size of SVE vectors, and cannot use | ||
52 | * the same simd_desc() encoding due to restrictions on size. | ||
53 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/tcg/translate.h | ||
56 | +++ b/target/arm/tcg/translate.h | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
58 | int8_t btype; | ||
59 | /* A copy of cpu->dcz_blocksize. */ | ||
60 | uint8_t dcz_blocksize; | ||
61 | + /* A copy of cpu->gm_blocksize. */ | ||
62 | + uint8_t gm_blocksize; | ||
63 | /* True if this page is guarded. */ | ||
64 | bool guarded_page; | ||
65 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ | ||
66 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/helper.c | ||
69 | +++ b/target/arm/helper.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { | ||
71 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6, | ||
72 | .access = PL1_RW, .accessfn = access_mte, | ||
73 | .fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) }, | ||
74 | - { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
75 | - .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
76 | - .access = PL1_R, .accessfn = access_aa64_tid5, | ||
77 | - .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS }, | ||
78 | { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
80 | .type = ARM_CP_NO_RAW, | ||
81 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
82 | * then define only a RAZ/WI version of PSTATE.TCO. | ||
83 | */ | ||
84 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
85 | + ARMCPRegInfo gmid_reginfo = { | ||
86 | + .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
87 | + .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
88 | + .access = PL1_R, .accessfn = access_aa64_tid5, | ||
89 | + .type = ARM_CP_CONST, .resetvalue = cpu->gm_blocksize, | ||
90 | + }; | ||
91 | + define_one_arm_cp_reg(cpu, &gmid_reginfo); | ||
92 | define_arm_cp_regs(cpu, mte_reginfo); | ||
93 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
94 | } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { | ||
95 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/target/arm/tcg/cpu64.c | ||
98 | +++ b/target/arm/tcg/cpu64.c | ||
99 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
100 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
101 | cpu->dcz_blocksize = 7; /* 512 bytes */ | ||
102 | #endif | ||
103 | + cpu->gm_blocksize = 6; /* 256 bytes */ | ||
104 | |||
105 | cpu->sve_vq.supported = MAKE_64BIT_MASK(0, ARM_MAX_VQ); | ||
106 | cpu->sme_vq.supported = SVE_VQ_POW2_MAP; | ||
107 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/tcg/mte_helper.c | ||
110 | +++ b/target/arm/tcg/mte_helper.c | ||
111 | @@ -XXX,XX +XXX,XX @@ void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) | ||
47 | } | 112 | } |
48 | } | 113 | } |
49 | 114 | ||
50 | +static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo) | 115 | -#define LDGM_STGM_SIZE (4 << GMID_EL1_BS) |
51 | +{ | 116 | - |
52 | + DeviceState *card; | 117 | uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) |
53 | + | ||
54 | + card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"), | ||
55 | + TYPE_SD_CARD); | ||
56 | + if (dinfo) { | ||
57 | + qdev_prop_set_drive(card, "drive", blk_by_legacy_dinfo(dinfo), | ||
58 | + &error_fatal); | ||
59 | + } | ||
60 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
61 | +} | ||
62 | + | ||
63 | static void aspeed_machine_init(MachineState *machine) | ||
64 | { | 118 | { |
65 | AspeedBoardState *bmc; | 119 | int mmu_idx = cpu_mmu_index(env, false); |
66 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | 120 | uintptr_t ra = GETPC(); |
121 | + int gm_bs = env_archcpu(env)->gm_blocksize; | ||
122 | + int gm_bs_bytes = 4 << gm_bs; | ||
123 | void *tag_mem; | ||
124 | |||
125 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
126 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
127 | |||
128 | /* Trap if accessing an invalid page. */ | ||
129 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, | ||
130 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
131 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
132 | + gm_bs_bytes, MMU_DATA_LOAD, | ||
133 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); | ||
134 | |||
135 | /* The tag is squashed to zero if the page does not support tags. */ | ||
136 | if (!tag_mem) { | ||
137 | return 0; | ||
67 | } | 138 | } |
68 | 139 | ||
69 | for (i = 0; i < bmc->soc.sdhci.num_slots; i++) { | 140 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); |
70 | - SDHCIState *sdhci = &bmc->soc.sdhci.slots[i]; | 141 | /* |
71 | - DriveInfo *dinfo = drive_get_next(IF_SD); | 142 | - * We are loading 64-bits worth of tags. The ordering of elements |
72 | - BlockBackend *blk; | 143 | - * within the word corresponds to a 64-bit little-endian operation. |
73 | - DeviceState *card; | 144 | + * The ordering of elements within the word corresponds to |
74 | + sdhci_attach_drive(&bmc->soc.sdhci.slots[i], drive_get_next(IF_SD)); | 145 | + * a little-endian operation. |
146 | */ | ||
147 | - return ldq_le_p(tag_mem); | ||
148 | + switch (gm_bs) { | ||
149 | + case 6: | ||
150 | + /* 256 bytes -> 16 tags -> 64 result bits */ | ||
151 | + return ldq_le_p(tag_mem); | ||
152 | + default: | ||
153 | + /* cpu configured with unsupported gm blocksize. */ | ||
154 | + g_assert_not_reached(); | ||
75 | + } | 155 | + } |
76 | 156 | } | |
77 | - blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | 157 | |
78 | - card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"), | 158 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
79 | - TYPE_SD_CARD); | 159 | { |
80 | - qdev_prop_set_drive(card, "drive", blk, &error_fatal); | 160 | int mmu_idx = cpu_mmu_index(env, false); |
81 | - object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | 161 | uintptr_t ra = GETPC(); |
82 | + if (bmc->soc.emmc.num_slots) { | 162 | + int gm_bs = env_archcpu(env)->gm_blocksize; |
83 | + sdhci_attach_drive(&bmc->soc.emmc.slots[0], drive_get_next(IF_SD)); | 163 | + int gm_bs_bytes = 4 << gm_bs; |
164 | void *tag_mem; | ||
165 | |||
166 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
167 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
168 | |||
169 | /* Trap if accessing an invalid page. */ | ||
170 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
171 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
172 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
173 | + gm_bs_bytes, MMU_DATA_LOAD, | ||
174 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); | ||
175 | |||
176 | /* | ||
177 | * Tag store only happens if the page support tags, | ||
178 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
179 | return; | ||
84 | } | 180 | } |
85 | 181 | ||
86 | arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo); | 182 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); |
87 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | 183 | /* |
88 | index XXXXXXX..XXXXXXX 100644 | 184 | - * We are storing 64-bits worth of tags. The ordering of elements |
89 | --- a/hw/arm/aspeed_ast2600.c | 185 | - * within the word corresponds to a 64-bit little-endian operation. |
90 | +++ b/hw/arm/aspeed_ast2600.c | 186 | + * The ordering of elements within the word corresponds to |
91 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | 187 | + * a little-endian operation. |
92 | [ASPEED_ADC] = 0x1E6E9000, | 188 | */ |
93 | [ASPEED_VIDEO] = 0x1E700000, | 189 | - stq_le_p(tag_mem, val); |
94 | [ASPEED_SDHCI] = 0x1E740000, | 190 | + switch (gm_bs) { |
95 | + [ASPEED_EMMC] = 0x1E750000, | 191 | + case 6: |
96 | [ASPEED_GPIO] = 0x1E780000, | 192 | + stq_le_p(tag_mem, val); |
97 | [ASPEED_GPIO_1_8V] = 0x1E780800, | 193 | + break; |
98 | [ASPEED_RTC] = 0x1E781000, | 194 | + default: |
99 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = { | 195 | + /* cpu configured with unsupported gm blocksize. */ |
100 | 196 | + g_assert_not_reached(); | |
101 | #define ASPEED_SOC_AST2600_MAX_IRQ 128 | 197 | + } |
102 | |||
103 | +/* Shared Peripheral Interrupt values below are offset by -32 from datasheet */ | ||
104 | static const int aspeed_soc_ast2600_irqmap[] = { | ||
105 | [ASPEED_UART1] = 47, | ||
106 | [ASPEED_UART2] = 48, | ||
107 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2600_irqmap[] = { | ||
108 | [ASPEED_ADC] = 78, | ||
109 | [ASPEED_XDMA] = 6, | ||
110 | [ASPEED_SDHCI] = 43, | ||
111 | + [ASPEED_EMMC] = 15, | ||
112 | [ASPEED_GPIO] = 40, | ||
113 | [ASPEED_GPIO_1_8V] = 11, | ||
114 | [ASPEED_RTC] = 13, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | ||
116 | sysbus_init_child_obj(obj, "gpio_1_8v", OBJECT(&s->gpio_1_8v), | ||
117 | sizeof(s->gpio_1_8v), typename); | ||
118 | |||
119 | - sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | ||
120 | - TYPE_ASPEED_SDHCI); | ||
121 | + sysbus_init_child_obj(obj, "sd-controller", OBJECT(&s->sdhci), | ||
122 | + sizeof(s->sdhci), TYPE_ASPEED_SDHCI); | ||
123 | |||
124 | object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | ||
125 | |||
126 | /* Init sd card slot class here so that they're under the correct parent */ | ||
127 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
128 | - sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
129 | + sysbus_init_child_obj(obj, "sd-controller.sdhci[*]", | ||
130 | + OBJECT(&s->sdhci.slots[i]), | ||
131 | sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI); | ||
132 | } | ||
133 | + | ||
134 | + sysbus_init_child_obj(obj, "emmc-controller", OBJECT(&s->emmc), | ||
135 | + sizeof(s->emmc), TYPE_ASPEED_SDHCI); | ||
136 | + | ||
137 | + object_property_set_int(OBJECT(&s->emmc), 1, "num-slots", &error_abort); | ||
138 | + | ||
139 | + sysbus_init_child_obj(obj, "emmc-controller.sdhci", | ||
140 | + OBJECT(&s->emmc.slots[0]), sizeof(s->emmc.slots[0]), | ||
141 | + TYPE_SYSBUS_SDHCI); | ||
142 | } | 198 | } |
143 | 199 | ||
144 | /* | 200 | void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) |
145 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) | 201 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
146 | sc->memmap[ASPEED_SDHCI]); | 202 | index XXXXXXX..XXXXXXX 100644 |
147 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | 203 | --- a/target/arm/tcg/translate-a64.c |
148 | aspeed_soc_get_irq(s, ASPEED_SDHCI)); | 204 | +++ b/target/arm/tcg/translate-a64.c |
149 | + | 205 | @@ -XXX,XX +XXX,XX @@ static bool trans_STGM(DisasContext *s, arg_ldst_tag *a) |
150 | + /* eMMC */ | 206 | gen_helper_stgm(cpu_env, addr, tcg_rt); |
151 | + object_property_set_bool(OBJECT(&s->emmc), true, "realized", &err); | 207 | } else { |
152 | + if (err) { | 208 | MMUAccessType acc = MMU_DATA_STORE; |
153 | + error_propagate(errp, err); | 209 | - int size = 4 << GMID_EL1_BS; |
154 | + return; | 210 | + int size = 4 << s->gm_blocksize; |
155 | + } | 211 | |
156 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_EMMC]); | 212 | clean_addr = clean_data_tbi(s, addr); |
157 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0, | 213 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); |
158 | + aspeed_soc_get_irq(s, ASPEED_EMMC)); | 214 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDGM(DisasContext *s, arg_ldst_tag *a) |
159 | } | 215 | gen_helper_ldgm(tcg_rt, cpu_env, addr); |
160 | 216 | } else { | |
161 | static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) | 217 | MMUAccessType acc = MMU_DATA_LOAD; |
218 | - int size = 4 << GMID_EL1_BS; | ||
219 | + int size = 4 << s->gm_blocksize; | ||
220 | |||
221 | clean_addr = clean_data_tbi(s, addr); | ||
222 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); | ||
223 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
224 | dc->cp_regs = arm_cpu->cp_regs; | ||
225 | dc->features = env->features; | ||
226 | dc->dcz_blocksize = arm_cpu->dcz_blocksize; | ||
227 | + dc->gm_blocksize = arm_cpu->gm_blocksize; | ||
228 | |||
229 | #ifdef CONFIG_USER_ONLY | ||
230 | /* In sve_probe_page, we assume TBI is enabled. */ | ||
162 | -- | 231 | -- |
163 | 2.20.1 | 232 | 2.34.1 |
164 | |||
165 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | kvm-no-adjvtime is a KVM specific CPU property and a first of its | 3 | Support all of the easy GM block sizes. |
4 | kind. To accommodate it we also add kvm_arm_add_vcpu_properties() | 4 | Use direct memory operations, since the pointers are aligned. |
5 | and a KVM specific CPU properties description to the CPU features | ||
6 | document. | ||
7 | 5 | ||
8 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 6 | While BS=2 (16 bytes, 1 tag) is a legal setting, that requires |
9 | Message-id: 20200120101023.16030-7-drjones@redhat.com | 7 | an atomic store of one nibble. This is not difficult, but there |
8 | is also no point in supporting it until required. | ||
9 | |||
10 | Note that cortex-a710 sets GM blocksize to match its cacheline | ||
11 | size of 64 bytes. I expect many implementations will also | ||
12 | match the cacheline, which makes 16 bytes very unlikely. | ||
13 | |||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Message-id: 20230811214031.171020-4-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 18 | --- |
13 | include/hw/arm/virt.h | 1 + | 19 | target/arm/cpu.c | 18 +++++++++--- |
14 | target/arm/kvm_arm.h | 11 ++++++++++ | 20 | target/arm/tcg/mte_helper.c | 56 +++++++++++++++++++++++++++++++------ |
15 | hw/arm/virt.c | 8 ++++++++ | 21 | 2 files changed, 62 insertions(+), 12 deletions(-) |
16 | target/arm/cpu.c | 2 ++ | ||
17 | target/arm/cpu64.c | 1 + | ||
18 | target/arm/kvm.c | 28 +++++++++++++++++++++++++ | ||
19 | target/arm/monitor.c | 1 + | ||
20 | tests/qtest/arm-cpu-features.c | 4 ++++ | ||
21 | docs/arm-cpu-features.rst | 37 +++++++++++++++++++++++++++++++++- | ||
22 | 9 files changed, 92 insertions(+), 1 deletion(-) | ||
23 | 22 | ||
24 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/arm/virt.h | ||
27 | +++ b/include/hw/arm/virt.h | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
29 | bool smbios_old_sys_ver; | ||
30 | bool no_highmem_ecam; | ||
31 | bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */ | ||
32 | + bool kvm_no_adjvtime; | ||
33 | } VirtMachineClass; | ||
34 | |||
35 | typedef struct { | ||
36 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/kvm_arm.h | ||
39 | +++ b/target/arm/kvm_arm.h | ||
40 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_sve_get_vls(CPUState *cs, unsigned long *map); | ||
41 | */ | ||
42 | void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | ||
43 | |||
44 | +/** | ||
45 | + * kvm_arm_add_vcpu_properties: | ||
46 | + * @obj: The CPU object to add the properties to | ||
47 | + * | ||
48 | + * Add all KVM specific CPU properties to the CPU object. These | ||
49 | + * are the CPU properties with "kvm-" prefixed names. | ||
50 | + */ | ||
51 | +void kvm_arm_add_vcpu_properties(Object *obj); | ||
52 | + | ||
53 | /** | ||
54 | * kvm_arm_aarch32_supported: | ||
55 | * @cs: CPUState | ||
56 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
57 | cpu->host_cpu_probe_failed = true; | ||
58 | } | ||
59 | |||
60 | +static inline void kvm_arm_add_vcpu_properties(Object *obj) {} | ||
61 | + | ||
62 | static inline bool kvm_arm_aarch32_supported(CPUState *cs) | ||
63 | { | ||
64 | return false; | ||
65 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/hw/arm/virt.c | ||
68 | +++ b/hw/arm/virt.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
70 | } | ||
71 | } | ||
72 | |||
73 | + if (vmc->kvm_no_adjvtime && | ||
74 | + object_property_find(cpuobj, "kvm-no-adjvtime", NULL)) { | ||
75 | + object_property_set_bool(cpuobj, true, "kvm-no-adjvtime", NULL); | ||
76 | + } | ||
77 | + | ||
78 | if (vmc->no_pmu && object_property_find(cpuobj, "pmu", NULL)) { | ||
79 | object_property_set_bool(cpuobj, false, "pmu", NULL); | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0) | ||
82 | |||
83 | static void virt_machine_4_2_options(MachineClass *mc) | ||
84 | { | ||
85 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
86 | + | ||
87 | virt_machine_5_0_options(mc); | ||
88 | compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len); | ||
89 | + vmc->kvm_no_adjvtime = true; | ||
90 | } | ||
91 | DEFINE_VIRT_MACHINE(4, 2) | ||
92 | |||
93 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 23 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
94 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
95 | --- a/target/arm/cpu.c | 25 | --- a/target/arm/cpu.c |
96 | +++ b/target/arm/cpu.c | 26 | +++ b/target/arm/cpu.c |
97 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 27 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
98 | 28 | ID_PFR1, VIRTUALIZATION, 0); | |
99 | if (kvm_enabled()) { | ||
100 | kvm_arm_set_cpu_features_from_host(cpu); | ||
101 | + kvm_arm_add_vcpu_properties(obj); | ||
102 | } else { | ||
103 | cortex_a15_initfn(obj); | ||
104 | |||
105 | @@ -XXX,XX +XXX,XX @@ static void arm_host_initfn(Object *obj) | ||
106 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
107 | aarch64_add_sve_properties(obj); | ||
108 | } | 29 | } |
109 | + kvm_arm_add_vcpu_properties(obj); | 30 | |
110 | arm_cpu_post_init(obj); | 31 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
32 | + /* | ||
33 | + * The architectural range of GM blocksize is 2-6, however qemu | ||
34 | + * doesn't support blocksize of 2 (see HELPER(ldgm)). | ||
35 | + */ | ||
36 | + if (tcg_enabled()) { | ||
37 | + assert(cpu->gm_blocksize >= 3 && cpu->gm_blocksize <= 6); | ||
38 | + } | ||
39 | + | ||
40 | #ifndef CONFIG_USER_ONLY | ||
41 | - if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { | ||
42 | /* | ||
43 | * Disable the MTE feature bits if we do not have tag-memory | ||
44 | * provided by the machine. | ||
45 | */ | ||
46 | - cpu->isar.id_aa64pfr1 = | ||
47 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
48 | - } | ||
49 | + if (cpu->tag_memory == NULL) { | ||
50 | + cpu->isar.id_aa64pfr1 = | ||
51 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
52 | + } | ||
53 | #endif | ||
54 | + } | ||
55 | |||
56 | if (tcg_enabled()) { | ||
57 | /* | ||
58 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/tcg/mte_helper.c | ||
61 | +++ b/target/arm/tcg/mte_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
63 | int gm_bs = env_archcpu(env)->gm_blocksize; | ||
64 | int gm_bs_bytes = 4 << gm_bs; | ||
65 | void *tag_mem; | ||
66 | + uint64_t ret; | ||
67 | + int shift; | ||
68 | |||
69 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
72 | |||
73 | /* | ||
74 | * The ordering of elements within the word corresponds to | ||
75 | - * a little-endian operation. | ||
76 | + * a little-endian operation. Computation of shift comes from | ||
77 | + * | ||
78 | + * index = address<LOG2_TAG_GRANULE+3:LOG2_TAG_GRANULE> | ||
79 | + * data<index*4+3:index*4> = tag | ||
80 | + * | ||
81 | + * Because of the alignment of ptr above, BS=6 has shift=0. | ||
82 | + * All memory operations are aligned. Defer support for BS=2, | ||
83 | + * requiring insertion or extraction of a nibble, until we | ||
84 | + * support a cpu that requires it. | ||
85 | */ | ||
86 | switch (gm_bs) { | ||
87 | + case 3: | ||
88 | + /* 32 bytes -> 2 tags -> 8 result bits */ | ||
89 | + ret = *(uint8_t *)tag_mem; | ||
90 | + break; | ||
91 | + case 4: | ||
92 | + /* 64 bytes -> 4 tags -> 16 result bits */ | ||
93 | + ret = cpu_to_le16(*(uint16_t *)tag_mem); | ||
94 | + break; | ||
95 | + case 5: | ||
96 | + /* 128 bytes -> 8 tags -> 32 result bits */ | ||
97 | + ret = cpu_to_le32(*(uint32_t *)tag_mem); | ||
98 | + break; | ||
99 | case 6: | ||
100 | /* 256 bytes -> 16 tags -> 64 result bits */ | ||
101 | - return ldq_le_p(tag_mem); | ||
102 | + return cpu_to_le64(*(uint64_t *)tag_mem); | ||
103 | default: | ||
104 | - /* cpu configured with unsupported gm blocksize. */ | ||
105 | + /* | ||
106 | + * CPU configured with unsupported/invalid gm blocksize. | ||
107 | + * This is detected early in arm_cpu_realizefn. | ||
108 | + */ | ||
109 | g_assert_not_reached(); | ||
110 | } | ||
111 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; | ||
112 | + return ret << shift; | ||
111 | } | 113 | } |
112 | 114 | ||
113 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 115 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
114 | index XXXXXXX..XXXXXXX 100644 | 116 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
115 | --- a/target/arm/cpu64.c | 117 | int gm_bs = env_archcpu(env)->gm_blocksize; |
116 | +++ b/target/arm/cpu64.c | 118 | int gm_bs_bytes = 4 << gm_bs; |
117 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 119 | void *tag_mem; |
118 | 120 | + int shift; | |
119 | if (kvm_enabled()) { | 121 | |
120 | kvm_arm_set_cpu_features_from_host(cpu); | 122 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); |
121 | + kvm_arm_add_vcpu_properties(obj); | 123 | |
122 | } else { | 124 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
123 | uint64_t t; | ||
124 | uint32_t u; | ||
125 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/kvm.c | ||
128 | +++ b/target/arm/kvm.c | ||
129 | @@ -XXX,XX +XXX,XX @@ | ||
130 | #include "qemu/timer.h" | ||
131 | #include "qemu/error-report.h" | ||
132 | #include "qemu/main-loop.h" | ||
133 | +#include "qom/object.h" | ||
134 | +#include "qapi/error.h" | ||
135 | #include "sysemu/sysemu.h" | ||
136 | #include "sysemu/kvm.h" | ||
137 | #include "sysemu/kvm_int.h" | ||
138 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
139 | env->features = arm_host_cpu_features.features; | ||
140 | } | ||
141 | |||
142 | +static bool kvm_no_adjvtime_get(Object *obj, Error **errp) | ||
143 | +{ | ||
144 | + return !ARM_CPU(obj)->kvm_adjvtime; | ||
145 | +} | ||
146 | + | ||
147 | +static void kvm_no_adjvtime_set(Object *obj, bool value, Error **errp) | ||
148 | +{ | ||
149 | + ARM_CPU(obj)->kvm_adjvtime = !value; | ||
150 | +} | ||
151 | + | ||
152 | +/* KVM VCPU properties should be prefixed with "kvm-". */ | ||
153 | +void kvm_arm_add_vcpu_properties(Object *obj) | ||
154 | +{ | ||
155 | + if (!kvm_enabled()) { | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + ARM_CPU(obj)->kvm_adjvtime = true; | ||
160 | + object_property_add_bool(obj, "kvm-no-adjvtime", kvm_no_adjvtime_get, | ||
161 | + kvm_no_adjvtime_set, &error_abort); | ||
162 | + object_property_set_description(obj, "kvm-no-adjvtime", | ||
163 | + "Set on to disable the adjustment of " | ||
164 | + "the virtual counter. VM stopped time " | ||
165 | + "will be counted.", &error_abort); | ||
166 | +} | ||
167 | + | ||
168 | bool kvm_arm_pmu_supported(CPUState *cpu) | ||
169 | { | ||
170 | return kvm_check_extension(cpu->kvm_state, KVM_CAP_ARM_PMU_V3); | ||
171 | diff --git a/target/arm/monitor.c b/target/arm/monitor.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/target/arm/monitor.c | ||
174 | +++ b/target/arm/monitor.c | ||
175 | @@ -XXX,XX +XXX,XX @@ static const char *cpu_model_advertised_features[] = { | ||
176 | "sve128", "sve256", "sve384", "sve512", | ||
177 | "sve640", "sve768", "sve896", "sve1024", "sve1152", "sve1280", | ||
178 | "sve1408", "sve1536", "sve1664", "sve1792", "sve1920", "sve2048", | ||
179 | + "kvm-no-adjvtime", | ||
180 | NULL | ||
181 | }; | ||
182 | |||
183 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/tests/qtest/arm-cpu-features.c | ||
186 | +++ b/tests/qtest/arm-cpu-features.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data) | ||
188 | assert_has_feature_enabled(qts, "cortex-a15", "pmu"); | ||
189 | assert_has_not_feature(qts, "cortex-a15", "aarch64"); | ||
190 | |||
191 | + assert_has_not_feature(qts, "max", "kvm-no-adjvtime"); | ||
192 | + | ||
193 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
194 | assert_has_feature_enabled(qts, "max", "aarch64"); | ||
195 | assert_has_feature_enabled(qts, "max", "sve"); | ||
196 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) | ||
197 | return; | 125 | return; |
198 | } | 126 | } |
199 | 127 | ||
200 | + assert_has_feature_disabled(qts, "host", "kvm-no-adjvtime"); | 128 | - /* |
201 | + | 129 | - * The ordering of elements within the word corresponds to |
202 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | 130 | - * a little-endian operation. |
203 | bool kvm_supports_sve; | 131 | - */ |
204 | char max_name[8], name[8]; | 132 | + /* See LDGM for comments on BS and on shift. */ |
205 | diff --git a/docs/arm-cpu-features.rst b/docs/arm-cpu-features.rst | 133 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; |
206 | index XXXXXXX..XXXXXXX 100644 | 134 | + val >>= shift; |
207 | --- a/docs/arm-cpu-features.rst | 135 | switch (gm_bs) { |
208 | +++ b/docs/arm-cpu-features.rst | 136 | + case 3: |
209 | @@ -XXX,XX +XXX,XX @@ supporting the feature or only supporting the feature under certain | 137 | + /* 32 bytes -> 2 tags -> 8 result bits */ |
210 | configurations. For example, the `aarch64` CPU feature, which, when | 138 | + *(uint8_t *)tag_mem = val; |
211 | disabled, enables the optional AArch32 CPU feature, is only supported | 139 | + break; |
212 | when using the KVM accelerator and when running on a host CPU type that | 140 | + case 4: |
213 | -supports the feature. | 141 | + /* 64 bytes -> 4 tags -> 16 result bits */ |
214 | +supports the feature. While `aarch64` currently only works with KVM, | 142 | + *(uint16_t *)tag_mem = cpu_to_le16(val); |
215 | +it could work with TCG. CPU features that are specific to KVM are | 143 | + break; |
216 | +prefixed with "kvm-" and are described in "KVM VCPU Features". | 144 | + case 5: |
217 | 145 | + /* 128 bytes -> 8 tags -> 32 result bits */ | |
218 | CPU Feature Probing | 146 | + *(uint32_t *)tag_mem = cpu_to_le32(val); |
219 | =================== | 147 | + break; |
220 | @@ -XXX,XX +XXX,XX @@ disabling many SVE vector lengths would be quite verbose, the `sve<N>` CPU | 148 | case 6: |
221 | properties have special semantics (see "SVE CPU Property Parsing | 149 | - stq_le_p(tag_mem, val); |
222 | Semantics"). | 150 | + /* 256 bytes -> 16 tags -> 64 result bits */ |
223 | 151 | + *(uint64_t *)tag_mem = cpu_to_le64(val); | |
224 | +KVM VCPU Features | 152 | break; |
225 | +================= | 153 | default: |
226 | + | 154 | /* cpu configured with unsupported gm blocksize. */ |
227 | +KVM VCPU features are CPU features that are specific to KVM, such as | ||
228 | +paravirt features or features that enable CPU virtualization extensions. | ||
229 | +The features' CPU properties are only available when KVM is enabled and | ||
230 | +are named with the prefix "kvm-". KVM VCPU features may be probed, | ||
231 | +enabled, and disabled in the same way as other CPU features. Below is | ||
232 | +the list of KVM VCPU features and their descriptions. | ||
233 | + | ||
234 | + kvm-no-adjvtime By default kvm-no-adjvtime is disabled. This | ||
235 | + means that by default the virtual time | ||
236 | + adjustment is enabled (vtime is *not not* | ||
237 | + adjusted). | ||
238 | + | ||
239 | + When virtual time adjustment is enabled each | ||
240 | + time the VM transitions back to running state | ||
241 | + the VCPU's virtual counter is updated to ensure | ||
242 | + stopped time is not counted. This avoids time | ||
243 | + jumps surprising guest OSes and applications, | ||
244 | + as long as they use the virtual counter for | ||
245 | + timekeeping. However it has the side effect of | ||
246 | + the virtual and physical counters diverging. | ||
247 | + All timekeeping based on the virtual counter | ||
248 | + will appear to lag behind any timekeeping that | ||
249 | + does not subtract VM stopped time. The guest | ||
250 | + may resynchronize its virtual counter with | ||
251 | + other time sources as needed. | ||
252 | + | ||
253 | + Enable kvm-no-adjvtime to disable virtual time | ||
254 | + adjustment, also restoring the legacy (pre-5.0) | ||
255 | + behavior. | ||
256 | + | ||
257 | SVE CPU Properties | ||
258 | ================== | ||
259 | |||
260 | -- | 155 | -- |
261 | 2.20.1 | 156 | 2.34.1 |
262 | |||
263 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | If we know what the default value should be then we can test for | 3 | When the cpu support MTE, but the system does not, reduce cpu |
4 | that as well as the feature existence. | 4 | support to user instructions at EL0 instead of completely |
5 | disabling MTE. If we encounter a cpu implementation which does | ||
6 | something else, we can revisit this setting. | ||
5 | 7 | ||
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20200120101023.16030-5-drjones@redhat.com | 10 | Message-id: 20230811214031.171020-5-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | tests/qtest/arm-cpu-features.c | 37 +++++++++++++++++++++++++--------- | 13 | target/arm/cpu.c | 7 ++++--- |
12 | 1 file changed, 28 insertions(+), 9 deletions(-) | 14 | 1 file changed, 4 insertions(+), 3 deletions(-) |
13 | 15 | ||
14 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c | 16 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/tests/qtest/arm-cpu-features.c | 18 | --- a/target/arm/cpu.c |
17 | +++ b/tests/qtest/arm-cpu-features.c | 19 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ static bool resp_get_feature(QDict *resp, const char *feature) | 20 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
19 | qobject_unref(_resp); \ | 21 | |
20 | }) | 22 | #ifndef CONFIG_USER_ONLY |
21 | 23 | /* | |
22 | +#define assert_feature(qts, cpu_type, feature, expected_value) \ | 24 | - * Disable the MTE feature bits if we do not have tag-memory |
23 | +({ \ | 25 | - * provided by the machine. |
24 | + QDict *_resp, *_props; \ | 26 | + * If we do not have tag-memory provided by the machine, |
25 | + \ | 27 | + * reduce MTE support to instructions enabled at EL0. |
26 | + _resp = do_query_no_props(qts, cpu_type); \ | 28 | + * This matches Cortex-A710 BROADCASTMTE input being LOW. |
27 | + g_assert(_resp); \ | 29 | */ |
28 | + g_assert(resp_has_props(_resp)); \ | 30 | if (cpu->tag_memory == NULL) { |
29 | + _props = resp_get_props(_resp); \ | 31 | cpu->isar.id_aa64pfr1 = |
30 | + g_assert(qdict_get(_props, feature)); \ | 32 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); |
31 | + g_assert(qdict_get_bool(_props, feature) == (expected_value)); \ | 33 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1); |
32 | + qobject_unref(_resp); \ | 34 | } |
33 | +}) | 35 | #endif |
34 | + | 36 | } |
35 | +#define assert_has_feature_enabled(qts, cpu_type, feature) \ | ||
36 | + assert_feature(qts, cpu_type, feature, true) | ||
37 | + | ||
38 | +#define assert_has_feature_disabled(qts, cpu_type, feature) \ | ||
39 | + assert_feature(qts, cpu_type, feature, false) | ||
40 | + | ||
41 | static void assert_type_full(QTestState *qts) | ||
42 | { | ||
43 | const char *error; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion(const void *data) | ||
45 | assert_error(qts, "host", "The CPU type 'host' requires KVM", NULL); | ||
46 | |||
47 | /* Test expected feature presence/absence for some cpu types */ | ||
48 | - assert_has_feature(qts, "max", "pmu"); | ||
49 | - assert_has_feature(qts, "cortex-a15", "pmu"); | ||
50 | + assert_has_feature_enabled(qts, "max", "pmu"); | ||
51 | + assert_has_feature_enabled(qts, "cortex-a15", "pmu"); | ||
52 | assert_has_not_feature(qts, "cortex-a15", "aarch64"); | ||
53 | |||
54 | if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
55 | - assert_has_feature(qts, "max", "aarch64"); | ||
56 | - assert_has_feature(qts, "max", "sve"); | ||
57 | - assert_has_feature(qts, "max", "sve128"); | ||
58 | - assert_has_feature(qts, "cortex-a57", "pmu"); | ||
59 | - assert_has_feature(qts, "cortex-a57", "aarch64"); | ||
60 | + assert_has_feature_enabled(qts, "max", "aarch64"); | ||
61 | + assert_has_feature_enabled(qts, "max", "sve"); | ||
62 | + assert_has_feature_enabled(qts, "max", "sve128"); | ||
63 | + assert_has_feature_enabled(qts, "cortex-a57", "pmu"); | ||
64 | + assert_has_feature_enabled(qts, "cortex-a57", "aarch64"); | ||
65 | |||
66 | sve_tests_default(qts, "max"); | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void test_query_cpu_model_expansion_kvm(const void *data) | ||
69 | QDict *resp; | ||
70 | char *error; | ||
71 | |||
72 | - assert_has_feature(qts, "host", "aarch64"); | ||
73 | - assert_has_feature(qts, "host", "pmu"); | ||
74 | + assert_has_feature_enabled(qts, "host", "aarch64"); | ||
75 | + assert_has_feature_enabled(qts, "host", "pmu"); | ||
76 | |||
77 | assert_error(qts, "cortex-a15", | ||
78 | "We cannot guarantee the CPU type 'cortex-a15' works " | ||
79 | -- | 37 | -- |
80 | 2.20.1 | 38 | 2.34.1 |
81 | |||
82 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add the missing GENERIC_TIMER feature to kvm64 cpus. | 3 | Do not hard-code the constants for Neoverse V1. |
4 | 4 | ||
5 | We don't currently use these registers when KVM is enabled, but it's | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | probably best we add the feature flag for consistency and potential | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | future use. There's also precedent, as we add the PMU feature flag to | 7 | Message-id: 20230811214031.171020-6-richard.henderson@linaro.org |
8 | KVM enabled guests, even though we don't use those registers either. | ||
9 | |||
10 | This change was originally posted as a hunk of a different, never | ||
11 | merged patch from Bijan Mottahedeh. | ||
12 | |||
13 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200120101023.16030-4-drjones@redhat.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 9 | --- |
18 | target/arm/kvm64.c | 1 + | 10 | target/arm/tcg/cpu64.c | 48 ++++++++++++++++++++++++++++-------------- |
19 | 1 file changed, 1 insertion(+) | 11 | 1 file changed, 32 insertions(+), 16 deletions(-) |
20 | 12 | ||
21 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 13 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
22 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/kvm64.c | 15 | --- a/target/arm/tcg/cpu64.c |
24 | +++ b/target/arm/kvm64.c | 16 | +++ b/target/arm/tcg/cpu64.c |
25 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 17 | @@ -XXX,XX +XXX,XX @@ |
26 | set_feature(&features, ARM_FEATURE_NEON); | 18 | #include "qemu/module.h" |
27 | set_feature(&features, ARM_FEATURE_AARCH64); | 19 | #include "qapi/visitor.h" |
28 | set_feature(&features, ARM_FEATURE_PMU); | 20 | #include "hw/qdev-properties.h" |
29 | + set_feature(&features, ARM_FEATURE_GENERIC_TIMER); | 21 | +#include "qemu/units.h" |
30 | 22 | #include "internals.h" | |
31 | ahcf->features = features; | 23 | #include "cpregs.h" |
32 | 24 | ||
25 | +static uint64_t make_ccsidr64(unsigned assoc, unsigned linesize, | ||
26 | + unsigned cachesize) | ||
27 | +{ | ||
28 | + unsigned lg_linesize = ctz32(linesize); | ||
29 | + unsigned sets; | ||
30 | + | ||
31 | + /* | ||
32 | + * The 64-bit CCSIDR_EL1 format is: | ||
33 | + * [55:32] number of sets - 1 | ||
34 | + * [23:3] associativity - 1 | ||
35 | + * [2:0] log2(linesize) - 4 | ||
36 | + * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc | ||
37 | + */ | ||
38 | + assert(assoc != 0); | ||
39 | + assert(is_power_of_2(linesize)); | ||
40 | + assert(lg_linesize >= 4 && lg_linesize <= 7 + 4); | ||
41 | + | ||
42 | + /* sets * associativity * linesize == cachesize. */ | ||
43 | + sets = cachesize / (assoc * linesize); | ||
44 | + assert(cachesize % (assoc * linesize) == 0); | ||
45 | + | ||
46 | + return ((uint64_t)(sets - 1) << 32) | ||
47 | + | ((assoc - 1) << 3) | ||
48 | + | (lg_linesize - 4); | ||
49 | +} | ||
50 | + | ||
51 | static void aarch64_a35_initfn(Object *obj) | ||
52 | { | ||
53 | ARMCPU *cpu = ARM_CPU(obj); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void aarch64_neoverse_v1_initfn(Object *obj) | ||
55 | * The Neoverse-V1 r1p2 TRM lists 32-bit format CCSIDR_EL1 values, | ||
56 | * but also says it implements CCIDX, which means they should be | ||
57 | * 64-bit format. So we here use values which are based on the textual | ||
58 | - * information in chapter 2 of the TRM (and on the fact that | ||
59 | - * sets * associativity * linesize == cachesize). | ||
60 | - * | ||
61 | - * The 64-bit CCSIDR_EL1 format is: | ||
62 | - * [55:32] number of sets - 1 | ||
63 | - * [23:3] associativity - 1 | ||
64 | - * [2:0] log2(linesize) - 4 | ||
65 | - * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc | ||
66 | - * | ||
67 | - * L1: 4-way set associative 64-byte line size, total size 64K, | ||
68 | - * so sets is 256. | ||
69 | + * information in chapter 2 of the TRM: | ||
70 | * | ||
71 | + * L1: 4-way set associative 64-byte line size, total size 64K. | ||
72 | * L2: 8-way set associative, 64 byte line size, either 512K or 1MB. | ||
73 | - * We pick 1MB, so this has 2048 sets. | ||
74 | - * | ||
75 | * L3: No L3 (this matches the CLIDR_EL1 value). | ||
76 | */ | ||
77 | - cpu->ccsidr[0] = 0x000000ff0000001aull; /* 64KB L1 dcache */ | ||
78 | - cpu->ccsidr[1] = 0x000000ff0000001aull; /* 64KB L1 icache */ | ||
79 | - cpu->ccsidr[2] = 0x000007ff0000003aull; /* 1MB L2 cache */ | ||
80 | + cpu->ccsidr[0] = make_ccsidr64(4, 64, 64 * KiB); /* L1 dcache */ | ||
81 | + cpu->ccsidr[1] = cpu->ccsidr[0]; /* L1 icache */ | ||
82 | + cpu->ccsidr[2] = make_ccsidr64(8, 64, 1 * MiB); /* L2 cache */ | ||
83 | |||
84 | /* From 3.2.115 SCTLR_EL3 */ | ||
85 | cpu->reset_sctlr = 0x30c50838; | ||
33 | -- | 86 | -- |
34 | 2.20.1 | 87 | 2.34.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Adds trace events to reset procedure and when updating the parent | 3 | Access to many of the special registers is enabled or disabled |
4 | bus of a device. | 4 | by ACTLR_EL[23], which we implement as constant 0, which means |
5 | that all writes outside EL3 should trap. | ||
5 | 6 | ||
6 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Message-id: 20230811214031.171020-7-richard.henderson@linaro.org |
9 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
10 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20200123132823.1117486-3-damien.hedde@greensocs.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/core/qdev.c | 29 ++++++++++++++++++++++++++--- | 12 | target/arm/cpregs.h | 2 ++ |
15 | hw/core/trace-events | 9 +++++++++ | 13 | target/arm/helper.c | 4 ++-- |
16 | 2 files changed, 35 insertions(+), 3 deletions(-) | 14 | target/arm/tcg/cpu64.c | 46 +++++++++++++++++++++++++++++++++--------- |
15 | 3 files changed, 41 insertions(+), 11 deletions(-) | ||
17 | 16 | ||
18 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 17 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/core/qdev.c | 19 | --- a/target/arm/cpregs.h |
21 | +++ b/hw/core/qdev.c | 20 | +++ b/target/arm/cpregs.h |
22 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } |
23 | #include "hw/boards.h" | 22 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); |
24 | #include "hw/sysbus.h" | 23 | #endif |
25 | #include "migration/vmstate.h" | 24 | |
26 | +#include "trace.h" | 25 | +CPAccessResult access_tvm_trvm(CPUARMState *, const ARMCPRegInfo *, bool); |
27 | 26 | + | |
28 | bool qdev_hotplug = false; | 27 | #endif /* TARGET_ARM_CPREGS_H */ |
29 | static bool qdev_hot_added = false; | 28 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
30 | @@ -XXX,XX +XXX,XX @@ void qdev_set_parent_bus(DeviceState *dev, BusState *bus) | 29 | index XXXXXXX..XXXXXXX 100644 |
31 | bool replugging = dev->parent_bus != NULL; | 30 | --- a/target/arm/helper.c |
32 | 31 | +++ b/target/arm/helper.c | |
33 | if (replugging) { | 32 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, |
34 | - /* Keep a reference to the device while it's not plugged into | ||
35 | + trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)), | ||
36 | + dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)), | ||
37 | + OBJECT(bus), object_get_typename(OBJECT(bus))); | ||
38 | + /* | ||
39 | + * Keep a reference to the device while it's not plugged into | ||
40 | * any bus, to avoid it potentially evaporating when it is | ||
41 | * dereffed in bus_remove_child(). | ||
42 | */ | ||
43 | @@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev) | ||
44 | return hotplug_ctrl; | ||
45 | } | 33 | } |
46 | 34 | ||
47 | +static int qdev_prereset(DeviceState *dev, void *opaque) | 35 | /* Check for traps from EL1 due to HCR_EL2.TVM and HCR_EL2.TRVM. */ |
36 | -static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
37 | - bool isread) | ||
38 | +CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
39 | + bool isread) | ||
40 | { | ||
41 | if (arm_current_el(env) == 1) { | ||
42 | uint64_t trap = isread ? HCR_TRVM : HCR_TVM; | ||
43 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/tcg/cpu64.c | ||
46 | +++ b/target/arm/tcg/cpu64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a64fx_initfn(Object *obj) | ||
48 | /* TODO: Add A64FX specific HPC extension registers */ | ||
49 | } | ||
50 | |||
51 | +static CPAccessResult access_actlr_w(CPUARMState *env, const ARMCPRegInfo *r, | ||
52 | + bool read) | ||
48 | +{ | 53 | +{ |
49 | + trace_qdev_reset_tree(dev, object_get_typename(OBJECT(dev))); | 54 | + if (!read) { |
50 | + return 0; | 55 | + int el = arm_current_el(env); |
56 | + | ||
57 | + /* Because ACTLR_EL2 is constant 0, writes below EL2 trap to EL2. */ | ||
58 | + if (el < 2 && arm_is_el2_enabled(env)) { | ||
59 | + return CP_ACCESS_TRAP_EL2; | ||
60 | + } | ||
61 | + /* Because ACTLR_EL3 is constant 0, writes below EL3 trap to EL3. */ | ||
62 | + if (el < 3 && arm_feature(env, ARM_FEATURE_EL3)) { | ||
63 | + return CP_ACCESS_TRAP_EL3; | ||
64 | + } | ||
65 | + } | ||
66 | + return CP_ACCESS_OK; | ||
51 | +} | 67 | +} |
52 | + | 68 | + |
53 | +static int qbus_prereset(BusState *bus, void *opaque) | 69 | static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
54 | +{ | 70 | { .name = "ATCR_EL1", .state = ARM_CP_STATE_AA64, |
55 | + trace_qbus_reset_tree(bus, object_get_typename(OBJECT(bus))); | 71 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 7, .opc2 = 0, |
56 | + return 0; | 72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
57 | +} | 73 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
58 | + | 74 | + /* Traps and enables are the same as for TCR_EL1. */ |
59 | static int qdev_reset_one(DeviceState *dev, void *opaque) | 75 | + .accessfn = access_tvm_trvm, .fgt = FGT_TCR_EL1, }, |
60 | { | 76 | { .name = "ATCR_EL2", .state = ARM_CP_STATE_AA64, |
61 | device_legacy_reset(dev); | 77 | .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 0, |
62 | @@ -XXX,XX +XXX,XX @@ static int qdev_reset_one(DeviceState *dev, void *opaque) | 78 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
63 | static int qbus_reset_one(BusState *bus, void *opaque) | 79 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
64 | { | 80 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
65 | BusClass *bc = BUS_GET_CLASS(bus); | 81 | { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, |
66 | + trace_qbus_reset(bus, object_get_typename(OBJECT(bus))); | 82 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 0, |
67 | if (bc->reset) { | 83 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
68 | bc->reset(bus); | 84 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
69 | } | 85 | + .accessfn = access_actlr_w }, |
70 | @@ -XXX,XX +XXX,XX @@ static int qbus_reset_one(BusState *bus, void *opaque) | 86 | { .name = "CPUACTLR2_EL1", .state = ARM_CP_STATE_AA64, |
71 | 87 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 1, | |
72 | void qdev_reset_all(DeviceState *dev) | 88 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
73 | { | 89 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
74 | - qdev_walk_children(dev, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL); | 90 | + .accessfn = access_actlr_w }, |
75 | + trace_qdev_reset_all(dev, object_get_typename(OBJECT(dev))); | 91 | { .name = "CPUACTLR3_EL1", .state = ARM_CP_STATE_AA64, |
76 | + qdev_walk_children(dev, qdev_prereset, qbus_prereset, | 92 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 2, |
77 | + qdev_reset_one, qbus_reset_one, NULL); | 93 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
78 | } | 94 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
79 | 95 | + .accessfn = access_actlr_w }, | |
80 | void qdev_reset_all_fn(void *opaque) | 96 | /* |
81 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque) | 97 | * Report CPUCFR_EL1.SCU as 1, as we do not implement the DSU |
82 | 98 | * (and in particular its system registers). | |
83 | void qbus_reset_all(BusState *bus) | 99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
84 | { | 100 | .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 4 }, |
85 | - qbus_walk_children(bus, NULL, NULL, qdev_reset_one, qbus_reset_one, NULL); | 101 | { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, |
86 | + trace_qbus_reset_all(bus, object_get_typename(OBJECT(bus))); | 102 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 4, |
87 | + qbus_walk_children(bus, qdev_prereset, qbus_prereset, | 103 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010 }, |
88 | + qdev_reset_one, qbus_reset_one, NULL); | 104 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010, |
89 | } | 105 | + .accessfn = access_actlr_w }, |
90 | 106 | { .name = "CPUPCR_EL3", .state = ARM_CP_STATE_AA64, | |
91 | void qbus_reset_all_fn(void *opaque) | 107 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 1, |
92 | @@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev) | 108 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
93 | { | 109 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
94 | DeviceClass *klass = DEVICE_GET_CLASS(dev); | 110 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
95 | 111 | { .name = "CPUPWRCTLR_EL1", .state = ARM_CP_STATE_AA64, | |
96 | + trace_qdev_reset(dev, object_get_typename(OBJECT(dev))); | 112 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, |
97 | if (klass->reset) { | 113 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
98 | klass->reset(dev); | 114 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
99 | } | 115 | + .accessfn = access_actlr_w }, |
100 | diff --git a/hw/core/trace-events b/hw/core/trace-events | 116 | { .name = "ERXPFGCDN_EL1", .state = ARM_CP_STATE_AA64, |
101 | index XXXXXXX..XXXXXXX 100644 | 117 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 2, |
102 | --- a/hw/core/trace-events | 118 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
103 | +++ b/hw/core/trace-events | 119 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
104 | @@ -XXX,XX +XXX,XX @@ | 120 | + .accessfn = access_actlr_w }, |
105 | # loader.c | 121 | { .name = "ERXPFGCTL_EL1", .state = ARM_CP_STATE_AA64, |
106 | loader_write_rom(const char *name, uint64_t gpa, uint64_t size, bool isrom) "%s: @0x%"PRIx64" size=0x%"PRIx64" ROM=%d" | 122 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 1, |
107 | + | 123 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
108 | +# qdev.c | 124 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
109 | +qdev_reset(void *obj, const char *objtype) "obj=%p(%s)" | 125 | + .accessfn = access_actlr_w }, |
110 | +qdev_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | 126 | { .name = "ERXPFGF_EL1", .state = ARM_CP_STATE_AA64, |
111 | +qdev_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | 127 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, |
112 | +qbus_reset(void *obj, const char *objtype) "obj=%p(%s)" | 128 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
113 | +qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | 129 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
114 | +qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | 130 | + .accessfn = access_actlr_w }, |
115 | +qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)" | 131 | }; |
132 | |||
133 | static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) | ||
116 | -- | 134 | -- |
117 | 2.20.1 | 135 | 2.34.1 |
118 | |||
119 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 3 | There is only one additional EL1 register modeled, which |
4 | Message-id: 20200120101023.16030-3-drjones@redhat.com | 4 | also needs to use access_actlr_w. |
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230811214031.171020-8-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | hw/arm/virt.c | 1 + | 11 | target/arm/tcg/cpu64.c | 3 ++- |
9 | 1 file changed, 1 insertion(+) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
10 | 13 | ||
11 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/virt.c | 16 | --- a/target/arm/tcg/cpu64.c |
14 | +++ b/hw/arm/virt.c | 17 | +++ b/target/arm/tcg/cpu64.c |
15 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 0) | 18 | @@ -XXX,XX +XXX,XX @@ static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) |
16 | 19 | static const ARMCPRegInfo neoverse_v1_cp_reginfo[] = { | |
17 | static void virt_machine_4_2_options(MachineClass *mc) | 20 | { .name = "CPUECTLR2_EL1", .state = ARM_CP_STATE_AA64, |
18 | { | 21 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 5, |
19 | + virt_machine_5_0_options(mc); | 22 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
20 | compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len); | 23 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
21 | } | 24 | + .accessfn = access_actlr_w }, |
22 | DEFINE_VIRT_MACHINE(4, 2) | 25 | { .name = "CPUPPMCR_EL3", .state = ARM_CP_STATE_AA64, |
26 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 0, | ||
27 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
23 | -- | 28 | -- |
24 | 2.20.1 | 29 | 2.34.1 |
25 | |||
26 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 3 | Like FEAT_TRF (Self-hosted Trace Extension), suppress tracing |
4 | Message-id: 20200120101023.16030-2-drjones@redhat.com | 4 | external to the cpu, which is out of scope for QEMU. |
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230811214031.171020-10-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/kvm_arm.h | 46 ++++++++++++++++++++++++++------------------ | 11 | target/arm/cpu.c | 3 +++ |
9 | 1 file changed, 27 insertions(+), 19 deletions(-) | 12 | 1 file changed, 3 insertions(+) |
10 | 13 | ||
11 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/kvm_arm.h | 16 | --- a/target/arm/cpu.c |
14 | +++ b/target/arm/kvm_arm.h | 17 | +++ b/target/arm/cpu.c |
15 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
16 | int kvm_arm_vcpu_init(CPUState *cs); | 19 | /* FEAT_SPE (Statistical Profiling Extension) */ |
17 | 20 | cpu->isar.id_aa64dfr0 = | |
18 | /** | 21 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0); |
19 | - * kvm_arm_vcpu_finalize | 22 | + /* FEAT_TRBE (Trace Buffer Extension) */ |
20 | + * kvm_arm_vcpu_finalize: | 23 | + cpu->isar.id_aa64dfr0 = |
21 | * @cs: CPUState | 24 | + FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEBUFFER, 0); |
22 | - * @feature: int | 25 | /* FEAT_TRF (Self-hosted Trace Extension) */ |
23 | + * @feature: feature to finalize | 26 | cpu->isar.id_aa64dfr0 = |
24 | * | 27 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEFILT, 0); |
25 | * Finalizes the configuration of the specified VCPU feature by | ||
26 | * invoking the KVM_ARM_VCPU_FINALIZE ioctl. Features requiring | ||
27 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_register_device(MemoryRegion *mr, uint64_t devid, uint64_t group, | ||
28 | int kvm_arm_init_cpreg_list(ARMCPU *cpu); | ||
29 | |||
30 | /** | ||
31 | - * kvm_arm_reg_syncs_via_cpreg_list | ||
32 | - * regidx: KVM register index | ||
33 | + * kvm_arm_reg_syncs_via_cpreg_list: | ||
34 | + * @regidx: KVM register index | ||
35 | * | ||
36 | * Return true if this KVM register should be synchronized via the | ||
37 | * cpreg list of arbitrary system registers, false if it is synchronized | ||
38 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_init_cpreg_list(ARMCPU *cpu); | ||
39 | bool kvm_arm_reg_syncs_via_cpreg_list(uint64_t regidx); | ||
40 | |||
41 | /** | ||
42 | - * kvm_arm_cpreg_level | ||
43 | - * regidx: KVM register index | ||
44 | + * kvm_arm_cpreg_level: | ||
45 | + * @regidx: KVM register index | ||
46 | * | ||
47 | * Return the level of this coprocessor/system register. Return value is | ||
48 | * either KVM_PUT_RUNTIME_STATE, KVM_PUT_RESET_STATE, or KVM_PUT_FULL_STATE. | ||
49 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_init_serror_injection(CPUState *cs); | ||
50 | * @cpu: ARMCPU | ||
51 | * | ||
52 | * Get VCPU related state from kvm. | ||
53 | + * | ||
54 | + * Returns: 0 if success else < 0 error code | ||
55 | */ | ||
56 | int kvm_get_vcpu_events(ARMCPU *cpu); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu); | ||
59 | * @cpu: ARMCPU | ||
60 | * | ||
61 | * Put VCPU related state to kvm. | ||
62 | + * | ||
63 | + * Returns: 0 if success else < 0 error code | ||
64 | */ | ||
65 | int kvm_put_vcpu_events(ARMCPU *cpu); | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMHostCPUFeatures { | ||
68 | |||
69 | /** | ||
70 | * kvm_arm_get_host_cpu_features: | ||
71 | - * @ahcc: ARMHostCPUClass to fill in | ||
72 | + * @ahcf: ARMHostCPUClass to fill in | ||
73 | * | ||
74 | * Probe the capabilities of the host kernel's preferred CPU and fill | ||
75 | * in the ARMHostCPUClass struct accordingly. | ||
76 | + * | ||
77 | + * Returns true on success and false otherwise. | ||
78 | */ | ||
79 | bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf); | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | ||
82 | bool kvm_arm_aarch32_supported(CPUState *cs); | ||
83 | |||
84 | /** | ||
85 | - * bool kvm_arm_pmu_supported: | ||
86 | + * kvm_arm_pmu_supported: | ||
87 | * @cs: CPUState | ||
88 | * | ||
89 | * Returns: true if the KVM VCPU can enable its PMU | ||
90 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_aarch32_supported(CPUState *cs); | ||
91 | bool kvm_arm_pmu_supported(CPUState *cs); | ||
92 | |||
93 | /** | ||
94 | - * bool kvm_arm_sve_supported: | ||
95 | + * kvm_arm_sve_supported: | ||
96 | * @cs: CPUState | ||
97 | * | ||
98 | * Returns true if the KVM VCPU can enable SVE and false otherwise. | ||
99 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_pmu_supported(CPUState *cs); | ||
100 | bool kvm_arm_sve_supported(CPUState *cs); | ||
101 | |||
102 | /** | ||
103 | - * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the | ||
104 | - * IPA address space supported by KVM | ||
105 | - * | ||
106 | + * kvm_arm_get_max_vm_ipa_size: | ||
107 | * @ms: Machine state handle | ||
108 | + * | ||
109 | + * Returns the number of bits in the IPA address space supported by KVM | ||
110 | */ | ||
111 | int kvm_arm_get_max_vm_ipa_size(MachineState *ms); | ||
112 | |||
113 | /** | ||
114 | - * kvm_arm_sync_mpstate_to_kvm | ||
115 | + * kvm_arm_sync_mpstate_to_kvm: | ||
116 | * @cpu: ARMCPU | ||
117 | * | ||
118 | * If supported set the KVM MP_STATE based on QEMU's model. | ||
119 | + * | ||
120 | + * Returns 0 on success and -1 on failure. | ||
121 | */ | ||
122 | int kvm_arm_sync_mpstate_to_kvm(ARMCPU *cpu); | ||
123 | |||
124 | /** | ||
125 | - * kvm_arm_sync_mpstate_to_qemu | ||
126 | + * kvm_arm_sync_mpstate_to_qemu: | ||
127 | * @cpu: ARMCPU | ||
128 | * | ||
129 | * If supported get the MP_STATE from KVM and store in QEMU's model. | ||
130 | + * | ||
131 | + * Returns 0 on success and aborts on failure. | ||
132 | */ | ||
133 | int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu); | ||
134 | |||
135 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level); | ||
136 | |||
137 | static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
138 | { | ||
139 | - /* This should never actually be called in the "not KVM" case, | ||
140 | + /* | ||
141 | + * This should never actually be called in the "not KVM" case, | ||
142 | * but set up the fields to indicate an error anyway. | ||
143 | */ | ||
144 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; | ||
145 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit); | ||
146 | * | ||
147 | * Return: TRUE if any hardware breakpoints in use. | ||
148 | */ | ||
149 | - | ||
150 | bool kvm_arm_hw_debug_active(CPUState *cs); | ||
151 | |||
152 | /** | ||
153 | * kvm_arm_copy_hw_debug_data: | ||
154 | - * | ||
155 | * @ptr: kvm_guest_debug_arch structure | ||
156 | * | ||
157 | * Copy the architecture specific debug registers into the | ||
158 | * kvm_guest_debug ioctl structure. | ||
159 | */ | ||
160 | struct kvm_guest_debug_arch; | ||
161 | - | ||
162 | void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr); | ||
163 | |||
164 | /** | ||
165 | - * its_class_name | ||
166 | + * its_class_name: | ||
167 | * | ||
168 | * Return the ITS class name to use depending on whether KVM acceleration | ||
169 | * and KVM CAP_SIGNAL_MSI are supported | ||
170 | -- | 28 | -- |
171 | 2.20.1 | 29 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Replace deprecated qdev_reset_all by resettable_cold_reset_fn for | 3 | This feature allows the operating system to set TCR_ELx.HWU* |
4 | the ipl registration in the main reset handlers. | 4 | to allow the implementation to use the PBHA bits from the |
5 | block and page descriptors for for IMPLEMENTATION DEFINED | ||
6 | purposes. Since QEMU has no need to use these bits, we may | ||
7 | simply ignore them. | ||
5 | 8 | ||
6 | This does not impact the behavior for the following reasons: | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | + at this point resettable just call the old reset methods of devices | ||
8 | and buses in the same order than qdev/qbus. | ||
9 | + resettable handlers registered with qemu_register_reset are | ||
10 | serialized; there is no interleaving. | ||
11 | + eventual explicit calls to legacy reset API (device_reset or | ||
12 | qdev/qbus_reset) inside this reset handler will not be masked out | ||
13 | by resettable mechanism; they do not go through resettable api. | ||
14 | |||
15 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | 11 | Message-id: 20230811214031.171020-11-richard.henderson@linaro.org |
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Message-id: 20200123132823.1117486-12-damien.hedde@greensocs.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 13 | --- |
23 | hw/s390x/ipl.c | 10 +++++++++- | 14 | docs/system/arm/emulation.rst | 1 + |
24 | 1 file changed, 9 insertions(+), 1 deletion(-) | 15 | target/arm/tcg/cpu32.c | 2 +- |
16 | target/arm/tcg/cpu64.c | 2 +- | ||
17 | 3 files changed, 3 insertions(+), 2 deletions(-) | ||
25 | 18 | ||
26 | diff --git a/hw/s390x/ipl.c b/hw/s390x/ipl.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
27 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/s390x/ipl.c | 21 | --- a/docs/system/arm/emulation.rst |
29 | +++ b/hw/s390x/ipl.c | 22 | +++ b/docs/system/arm/emulation.rst |
30 | @@ -XXX,XX +XXX,XX @@ static void s390_ipl_realize(DeviceState *dev, Error **errp) | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
31 | */ | 24 | - FEAT_HAFDBS (Hardware management of the access flag and dirty bit state) |
32 | ipl->compat_start_addr = ipl->start_addr; | 25 | - FEAT_HCX (Support for the HCRX_EL2 register) |
33 | ipl->compat_bios_start_addr = ipl->bios_start_addr; | 26 | - FEAT_HPDS (Hierarchical permission disables) |
34 | - qemu_register_reset(qdev_reset_all_fn, dev); | 27 | +- FEAT_HPDS2 (Translation table page-based hardware attributes) |
35 | + /* | 28 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) |
36 | + * Because this Device is not on any bus in the qbus tree (it is | 29 | - FEAT_IDST (ID space trap handling) |
37 | + * not a sysbus device and it's not on some other bus like a PCI | 30 | - FEAT_IESB (Implicit error synchronization event) |
38 | + * bus) it will not be automatically reset by the 'reset the | 31 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
39 | + * sysbus' hook registered by vl.c like most devices. So we must | 32 | index XXXXXXX..XXXXXXX 100644 |
40 | + * manually register a reset hook for it. | 33 | --- a/target/arm/tcg/cpu32.c |
41 | + * TODO: there should be a better way to do this. | 34 | +++ b/target/arm/tcg/cpu32.c |
42 | + */ | 35 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
43 | + qemu_register_reset(resettable_cold_reset_fn, dev); | 36 | cpu->isar.id_mmfr3 = t; |
44 | error: | 37 | |
45 | error_propagate(errp, err); | 38 | t = cpu->isar.id_mmfr4; |
46 | } | 39 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ |
40 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 2); /* FEAT_HPDS2 */ | ||
41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ | ||
44 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/tcg/cpu64.c | ||
47 | +++ b/target/arm/tcg/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
49 | t = FIELD_DP64(t, ID_AA64MMFR1, HAFDBS, 2); /* FEAT_HAFDBS */ | ||
50 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | ||
51 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | ||
52 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | ||
53 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 2); /* FEAT_HPDS2 */ | ||
54 | t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
55 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 3); /* FEAT_PAN3 */ | ||
56 | t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
47 | -- | 57 | -- |
48 | 2.20.1 | 58 | 2.34.1 |
49 | |||
50 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Replace deprecated qbus_reset_all by resettable_cold_reset_fn for | 3 | This is a mandatory feature for Armv8.1 architectures but we don't |
4 | the sysbus reset registration. | 4 | state the feature clearly in our emulation list. Also include |
5 | FEAT_CRC32 comment in aarch64_max_tcg_initfn for ease of grepping. | ||
5 | 6 | ||
6 | Apart for the raspi machines, this does not impact the behavior | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | because: | 8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> |
8 | + at this point resettable just calls the old reset methods of devices | 9 | Message-id: 20230824075406.1515566-1-alex.bennee@linaro.org |
9 | and buses in the same order as qdev/qbus. | 10 | Cc: qemu-stable@nongnu.org |
10 | + resettable handlers registered with qemu_register_reset are | 11 | Message-Id: <20230222110104.3996971-1-alex.bennee@linaro.org> |
11 | serialized; there is no interleaving. | 12 | [PMM: pluralize 'instructions' in docs] |
12 | + eventual explicit calls to legacy reset API (device_reset or | ||
13 | qdev/qbus_reset) inside this reset handler will not be masked out | ||
14 | by resettable mechanism; they do not go through resettable api. | ||
15 | |||
16 | For the raspi machines, during the sysbus reset the sd-card is not | ||
17 | reset twice anymore but only once. This is a consequence of switching | ||
18 | both sysbus reset and changing parent to resettable; it detects the | ||
19 | second reset is not needed. This has no impact on the state after | ||
20 | reset; the sd-card reset method only reset local state and query | ||
21 | information from the block backend. | ||
22 | |||
23 | The raspi reset change can be observed by using the following command | ||
24 | (reset will occurs, then do Ctrl-C to end qemu; no firmware is | ||
25 | given here). | ||
26 | qemu-system-aarch64 -M raspi3 \ | ||
27 | -trace resettable_phase_hold_exec \ | ||
28 | -trace qdev_update_parent_bus \ | ||
29 | -trace resettable_change_parent \ | ||
30 | -trace qdev_reset -trace qbus_reset | ||
31 | |||
32 | Before the patch, the qdev/qbus_reset traces show when reset method are | ||
33 | called. After the patch, the resettable_phase_hold_exec show when reset | ||
34 | method are called. | ||
35 | |||
36 | The traced reset order of the raspi3 is listed below. I've added empty | ||
37 | lines and the tree structure. | ||
38 | |||
39 | +->bcm2835-peripherals reset | ||
40 | | | ||
41 | | +->sd-card reset | ||
42 | | +->sd-bus reset | ||
43 | +->bcm2835_gpio reset | ||
44 | | -> dev_update_parent_bus (move the sd-card on the sdhci-bus) | ||
45 | | -> resettable_change_parent | ||
46 | | | ||
47 | +->bcm2835-dma reset | ||
48 | | | ||
49 | | +->bcm2835-sdhost-bus reset | ||
50 | +->bcm2835-sdhost reset | ||
51 | | | ||
52 | | +->sd-card (reset ONLY BEFORE BEFORE THE PATCH) | ||
53 | | +->sdhci-bus reset | ||
54 | +->generic-sdhci reset | ||
55 | | | ||
56 | +->bcm2835-rng reset | ||
57 | +->bcm2835-property reset | ||
58 | +->bcm2835-fb reset | ||
59 | +->bcm2835-mbox reset | ||
60 | +->bcm2835-aux reset | ||
61 | +->pl011 reset | ||
62 | +->bcm2835-ic reset | ||
63 | +->bcm2836-control reset | ||
64 | System reset | ||
65 | |||
66 | In both case, the sd-card is reset (being on bcm2835_gpio/sd-bus) then moved | ||
67 | to generic-sdhci/sdhci-bus by the bcm2835_gpio reset method. | ||
68 | |||
69 | Before the patch, it is then reset again being part of generic-sdhci/sdhci-bus. | ||
70 | After the patch, it considered again for reset but its reset method is not | ||
71 | called because it is already flagged as reset. | ||
72 | |||
73 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
74 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
75 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
76 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
77 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
78 | Message-id: 20200123132823.1117486-11-damien.hedde@greensocs.com | ||
79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
80 | --- | 14 | --- |
81 | vl.c | 10 +++++++++- | 15 | docs/system/arm/emulation.rst | 1 + |
82 | 1 file changed, 9 insertions(+), 1 deletion(-) | 16 | target/arm/tcg/cpu64.c | 2 +- |
17 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
83 | 18 | ||
84 | diff --git a/vl.c b/vl.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
85 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/vl.c | 21 | --- a/docs/system/arm/emulation.rst |
87 | +++ b/vl.c | 22 | +++ b/docs/system/arm/emulation.rst |
88 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
89 | 24 | - FEAT_BBM at level 2 (Translation table break-before-make levels) | |
90 | /* TODO: once all bus devices are qdevified, this should be done | 25 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
91 | * when bus is created by qdev.c */ | 26 | - FEAT_BTI (Branch Target Identification) |
92 | - qemu_register_reset(qbus_reset_all_fn, sysbus_get_default()); | 27 | +- FEAT_CRC32 (CRC32 instructions) |
93 | + /* | 28 | - FEAT_CSV2 (Cache speculation variant 2) |
94 | + * TODO: If we had a main 'reset container' that the whole system | 29 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
95 | + * lived in, we could reset that using the multi-phase reset | 30 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
96 | + * APIs. For the moment, we just reset the sysbus, which will cause | 31 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
97 | + * all devices hanging off it (and all their child buses, recursively) | 32 | index XXXXXXX..XXXXXXX 100644 |
98 | + * to be reset. Note that this will *not* reset any Device objects | 33 | --- a/target/arm/tcg/cpu64.c |
99 | + * which are not attached to some part of the qbus tree! | 34 | +++ b/target/arm/tcg/cpu64.c |
100 | + */ | 35 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
101 | + qemu_register_reset(resettable_cold_reset_fn, sysbus_get_default()); | 36 | t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ |
102 | qemu_run_machine_init_done_notifiers(); | 37 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ |
103 | 38 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ | |
104 | if (rom_check_and_register_reset() != 0) { | 39 | - t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); |
40 | + t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); /* FEAT_CRC32 */ | ||
41 | t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ | ||
42 | t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ | ||
43 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ | ||
105 | -- | 44 | -- |
106 | 2.20.1 | 45 | 2.34.1 |
107 | 46 | ||
108 | 47 | diff view generated by jsdifflib |
1 | From: Zenghui Yu <yuzenghui@huawei.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | If LPIs are disabled, KVM will just ignore the GICR_PENDBASER.PTZ bit when | 3 | i.MX7 IOMUX GPR device is not equivalent to i.MX6UL IOMUXC GPR device. |
4 | restoring GICR_CTLR. Setting PTZ here makes littlt sense in "reduce GIC | 4 | In particular, register 22 is not present on i.MX6UL and this is actualy |
5 | initialization time". | 5 | The only register that is really emulated in the i.MX7 IOMUX GPR device. |
6 | 6 | ||
7 | And what's worse, PTZ is generally programmed by guest to indicate to the | 7 | Note: The i.MX6UL code is actually also implementing the IOMUX GPR device |
8 | Redistributor whether the LPI Pending table is zero when enabling LPIs. | 8 | as an unimplemented device at the same bus adress and the 2 instantiations |
9 | If migration is triggered when the PTZ has just been cleared by guest (and | 9 | were actualy colliding. So we go back to the unimplemented device for now. |
10 | before enabling LPIs), we will see PTZ==1 on the destination side, which | ||
11 | is not as expected. Let's just drop this hackish userspace behavior. | ||
12 | 10 | ||
13 | Also take this chance to refine the comment a bit. | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
14 | 12 | Message-id: 48681bf51ee97646479bb261bee19abebbc8074e.1692964892.git.jcd@tribudubois.net | |
15 | Fixes: 367b9f527bec ("hw/intc/arm_gicv3_kvm: Implement get/put functions") | ||
16 | Signed-off-by: Zenghui Yu <yuzenghui@huawei.com> | ||
17 | Message-id: 20200119133051.642-1-yuzenghui@huawei.com | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 15 | --- |
21 | hw/intc/arm_gicv3_kvm.c | 11 ++++------- | 16 | include/hw/arm/fsl-imx6ul.h | 2 -- |
22 | 1 file changed, 4 insertions(+), 7 deletions(-) | 17 | hw/arm/fsl-imx6ul.c | 11 ----------- |
18 | 2 files changed, 13 deletions(-) | ||
23 | 19 | ||
24 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
25 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/arm_gicv3_kvm.c | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
27 | +++ b/hw/intc/arm_gicv3_kvm.c | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
28 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s) | 24 | @@ -XXX,XX +XXX,XX @@ |
29 | kvm_gicd_access(s, GICD_CTLR, ®, true); | 25 | #include "hw/misc/imx6ul_ccm.h" |
30 | 26 | #include "hw/misc/imx6_src.h" | |
31 | if (redist_typer & GICR_TYPER_PLPIS) { | 27 | #include "hw/misc/imx7_snvs.h" |
32 | - /* Set base addresses before LPIs are enabled by GICR_CTLR write */ | 28 | -#include "hw/misc/imx7_gpr.h" |
33 | + /* | 29 | #include "hw/intc/imx_gpcv2.h" |
34 | + * Restore base addresses before LPIs are potentially enabled by | 30 | #include "hw/watchdog/wdt_imx2.h" |
35 | + * GICR_CTLR write | 31 | #include "hw/gpio/imx_gpio.h" |
36 | + */ | 32 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { |
37 | for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | 33 | IMX6SRCState src; |
38 | GICv3CPUState *c = &s->cpu[ncpu]; | 34 | IMX7SNVSState snvs; |
39 | 35 | IMXGPCv2State gpcv2; | |
40 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_put(GICv3State *s) | 36 | - IMX7GPRState gpr; |
41 | kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, true); | 37 | IMXSPIState spi[FSL_IMX6UL_NUM_ECSPIS]; |
42 | 38 | IMXI2CState i2c[FSL_IMX6UL_NUM_I2CS]; | |
43 | reg64 = c->gicr_pendbaser; | 39 | IMXSerialState uart[FSL_IMX6UL_NUM_UARTS]; |
44 | - if (!(c->gicr_ctlr & GICR_CTLR_ENABLE_LPIS)) { | 40 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
45 | - /* Setting PTZ is advised if LPIs are disabled, to reduce | 41 | index XXXXXXX..XXXXXXX 100644 |
46 | - * GIC initialization time. | 42 | --- a/hw/arm/fsl-imx6ul.c |
47 | - */ | 43 | +++ b/hw/arm/fsl-imx6ul.c |
48 | - reg64 |= GICR_PENDBASER_PTZ; | 44 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) |
49 | - } | 45 | */ |
50 | regl = (uint32_t)reg64; | 46 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); |
51 | kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, true); | 47 | |
52 | regh = (uint32_t)(reg64 >> 32); | 48 | - /* |
49 | - * GPR | ||
50 | - */ | ||
51 | - object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); | ||
52 | - | ||
53 | /* | ||
54 | * GPIOs 1 to 5 | ||
55 | */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
57 | FSL_IMX6UL_WDOGn_IRQ[i])); | ||
58 | } | ||
59 | |||
60 | - /* | ||
61 | - * GPR | ||
62 | - */ | ||
63 | - sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | ||
64 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR); | ||
65 | - | ||
66 | /* | ||
67 | * SDMA | ||
68 | */ | ||
53 | -- | 69 | -- |
54 | 2.20.1 | 70 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | These buffers should be aligned on 16 bytes. | 3 | * Add Addr and size definition for most i.MX6UL devices in i.MX6UL header file. |
4 | * Use those newly defined named constants whenever possible. | ||
5 | * Standardize the way we init a familly of unimplemented devices | ||
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
4 | 10 | ||
5 | Ignore invalid RX and TX buffer addresses and log an error. All | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
6 | incoming and outgoing traffic will be dropped because no valid RX or | 12 | Message-id: d579043fbd4e4b490370783fda43fc02c8e9be75.1692964892.git.jcd@tribudubois.net |
7 | TX descriptors will be available. | ||
8 | |||
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
10 | Message-id: 20200114103433.30534-4-clg@kaod.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 15 | --- |
14 | hw/net/ftgmac100.c | 13 +++++++++++++ | 16 | include/hw/arm/fsl-imx6ul.h | 156 +++++++++++++++++++++++++++++++----- |
15 | 1 file changed, 13 insertions(+) | 17 | hw/arm/fsl-imx6ul.c | 147 ++++++++++++++++++++++----------- |
18 | 2 files changed, 232 insertions(+), 71 deletions(-) | ||
16 | 19 | ||
17 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/net/ftgmac100.c | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
20 | +++ b/hw/net/ftgmac100.c | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 24 | @@ -XXX,XX +XXX,XX @@ |
22 | uint32_t des3; | 25 | #include "exec/memory.h" |
23 | } FTGMAC100Desc; | 26 | #include "cpu.h" |
24 | 27 | #include "qom/object.h" | |
25 | +#define FTGMAC100_DESC_ALIGNMENT 16 | 28 | +#include "qemu/units.h" |
26 | + | 29 | |
27 | /* | 30 | #define TYPE_FSL_IMX6UL "fsl-imx6ul" |
28 | * Specific RTL8211E MII Registers | 31 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX6ULState, FSL_IMX6UL) |
29 | */ | 32 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { |
30 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr, | 33 | FSL_IMX6UL_NUM_ADCS = 2, |
31 | s->itc = value; | 34 | FSL_IMX6UL_NUM_USB_PHYS = 2, |
32 | break; | 35 | FSL_IMX6UL_NUM_USBS = 2, |
33 | case FTGMAC100_RXR_BADR: /* Ring buffer address */ | 36 | + FSL_IMX6UL_NUM_SAIS = 3, |
34 | + if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { | 37 | + FSL_IMX6UL_NUM_CANS = 2, |
35 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad RX buffer alignment 0x%" | 38 | + FSL_IMX6UL_NUM_PWMS = 4, |
36 | + HWADDR_PRIx "\n", __func__, value); | 39 | }; |
37 | + return; | 40 | |
38 | + } | 41 | struct FslIMX6ULState { |
39 | + | 42 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { |
40 | s->rx_ring = value; | 43 | |
41 | s->rx_descriptor = s->rx_ring; | 44 | enum FslIMX6ULMemoryMap { |
42 | break; | 45 | FSL_IMX6UL_MMDC_ADDR = 0x80000000, |
43 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_write(void *opaque, hwaddr addr, | 46 | - FSL_IMX6UL_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, |
44 | break; | 47 | + FSL_IMX6UL_MMDC_SIZE = (2 * GiB), |
45 | 48 | ||
46 | case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */ | 49 | FSL_IMX6UL_QSPI1_MEM_ADDR = 0x60000000, |
47 | + if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { | 50 | - FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, |
48 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad TX buffer alignment 0x%" | 51 | - FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, |
49 | + HWADDR_PRIx "\n", __func__, value); | 52 | - FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, |
50 | + return; | 53 | - FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, |
51 | + } | 54 | + FSL_IMX6UL_QSPI1_MEM_SIZE = (256 * MiB), |
52 | s->tx_ring = value; | 55 | |
53 | s->tx_descriptor = s->tx_ring; | 56 | - /* AIPS-2 */ |
54 | break; | 57 | + FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, |
58 | + FSL_IMX6UL_EIM_ALIAS_SIZE = (128 * MiB), | ||
59 | + | ||
60 | + FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, | ||
61 | + FSL_IMX6UL_EIM_CS_SIZE = (128 * MiB), | ||
62 | + | ||
63 | + FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, | ||
64 | + FSL_IMX6UL_AES_ENCRYPT_SIZE = (1 * MiB), | ||
65 | + | ||
66 | + FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, | ||
67 | + FSL_IMX6UL_QSPI1_RX_SIZE = (32 * MiB), | ||
68 | + | ||
69 | + /* AIPS-2 Begin */ | ||
70 | FSL_IMX6UL_UART6_ADDR = 0x021FC000, | ||
71 | + | ||
72 | FSL_IMX6UL_I2C4_ADDR = 0x021F8000, | ||
73 | + | ||
74 | FSL_IMX6UL_UART5_ADDR = 0x021F4000, | ||
75 | FSL_IMX6UL_UART4_ADDR = 0x021F0000, | ||
76 | FSL_IMX6UL_UART3_ADDR = 0x021EC000, | ||
77 | FSL_IMX6UL_UART2_ADDR = 0x021E8000, | ||
78 | + | ||
79 | FSL_IMX6UL_WDOG3_ADDR = 0x021E4000, | ||
80 | + | ||
81 | FSL_IMX6UL_QSPI_ADDR = 0x021E0000, | ||
82 | + FSL_IMX6UL_QSPI_SIZE = 0x500, | ||
83 | + | ||
84 | FSL_IMX6UL_SYS_CNT_CTRL_ADDR = 0x021DC000, | ||
85 | + FSL_IMX6UL_SYS_CNT_CTRL_SIZE = (16 * KiB), | ||
86 | + | ||
87 | FSL_IMX6UL_SYS_CNT_CMP_ADDR = 0x021D8000, | ||
88 | + FSL_IMX6UL_SYS_CNT_CMP_SIZE = (16 * KiB), | ||
89 | + | ||
90 | FSL_IMX6UL_SYS_CNT_RD_ADDR = 0x021D4000, | ||
91 | + FSL_IMX6UL_SYS_CNT_RD_SIZE = (16 * KiB), | ||
92 | + | ||
93 | FSL_IMX6UL_TZASC_ADDR = 0x021D0000, | ||
94 | + FSL_IMX6UL_TZASC_SIZE = (16 * KiB), | ||
95 | + | ||
96 | FSL_IMX6UL_PXP_ADDR = 0x021CC000, | ||
97 | + FSL_IMX6UL_PXP_SIZE = (16 * KiB), | ||
98 | + | ||
99 | FSL_IMX6UL_LCDIF_ADDR = 0x021C8000, | ||
100 | + FSL_IMX6UL_LCDIF_SIZE = 0x100, | ||
101 | + | ||
102 | FSL_IMX6UL_CSI_ADDR = 0x021C4000, | ||
103 | + FSL_IMX6UL_CSI_SIZE = 0x100, | ||
104 | + | ||
105 | FSL_IMX6UL_CSU_ADDR = 0x021C0000, | ||
106 | + FSL_IMX6UL_CSU_SIZE = (16 * KiB), | ||
107 | + | ||
108 | FSL_IMX6UL_OCOTP_CTRL_ADDR = 0x021BC000, | ||
109 | + FSL_IMX6UL_OCOTP_CTRL_SIZE = (4 * KiB), | ||
110 | + | ||
111 | FSL_IMX6UL_EIM_ADDR = 0x021B8000, | ||
112 | + FSL_IMX6UL_EIM_SIZE = 0x100, | ||
113 | + | ||
114 | FSL_IMX6UL_SIM2_ADDR = 0x021B4000, | ||
115 | + | ||
116 | FSL_IMX6UL_MMDC_CFG_ADDR = 0x021B0000, | ||
117 | + FSL_IMX6UL_MMDC_CFG_SIZE = (4 * KiB), | ||
118 | + | ||
119 | FSL_IMX6UL_ROMCP_ADDR = 0x021AC000, | ||
120 | + FSL_IMX6UL_ROMCP_SIZE = 0x300, | ||
121 | + | ||
122 | FSL_IMX6UL_I2C3_ADDR = 0x021A8000, | ||
123 | FSL_IMX6UL_I2C2_ADDR = 0x021A4000, | ||
124 | FSL_IMX6UL_I2C1_ADDR = 0x021A0000, | ||
125 | + | ||
126 | FSL_IMX6UL_ADC2_ADDR = 0x0219C000, | ||
127 | FSL_IMX6UL_ADC1_ADDR = 0x02198000, | ||
128 | + FSL_IMX6UL_ADCn_SIZE = 0x100, | ||
129 | + | ||
130 | FSL_IMX6UL_USDHC2_ADDR = 0x02194000, | ||
131 | FSL_IMX6UL_USDHC1_ADDR = 0x02190000, | ||
132 | - FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
133 | - FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
134 | - FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
135 | - FSL_IMX6UL_USBO2_USB_ADDR = 0x02184000, | ||
136 | - FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
137 | - FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
138 | - FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
139 | - FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
140 | |||
141 | - /* AIPS-1 */ | ||
142 | + FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
143 | + FSL_IMX6UL_SIMn_SIZE = (16 * KiB), | ||
144 | + | ||
145 | + FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
146 | + | ||
147 | + FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
148 | + FSL_IMX6UL_USBO2_USB1_ADDR = 0x02184000, | ||
149 | + FSL_IMX6UL_USBO2_USB2_ADDR = 0x02184200, | ||
150 | + | ||
151 | + FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
152 | + FSL_IMX6UL_USBO2_PL301_SIZE = (16 * KiB), | ||
153 | + | ||
154 | + FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
155 | + FSL_IMX6UL_AIPS2_CFG_SIZE = 0x100, | ||
156 | + | ||
157 | + FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
158 | + FSL_IMX6UL_CAAM_SIZE = (16 * KiB), | ||
159 | + | ||
160 | + FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
161 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE = (4 * KiB), | ||
162 | + /* AIPS-2 End */ | ||
163 | + | ||
164 | + /* AIPS-1 Begin */ | ||
165 | FSL_IMX6UL_PWM8_ADDR = 0x020FC000, | ||
166 | FSL_IMX6UL_PWM7_ADDR = 0x020F8000, | ||
167 | FSL_IMX6UL_PWM6_ADDR = 0x020F4000, | ||
168 | FSL_IMX6UL_PWM5_ADDR = 0x020F0000, | ||
169 | + | ||
170 | FSL_IMX6UL_SDMA_ADDR = 0x020EC000, | ||
171 | + FSL_IMX6UL_SDMA_SIZE = 0x300, | ||
172 | + | ||
173 | FSL_IMX6UL_GPT2_ADDR = 0x020E8000, | ||
174 | + | ||
175 | FSL_IMX6UL_IOMUXC_GPR_ADDR = 0x020E4000, | ||
176 | + FSL_IMX6UL_IOMUXC_GPR_SIZE = 0x40, | ||
177 | + | ||
178 | FSL_IMX6UL_IOMUXC_ADDR = 0x020E0000, | ||
179 | + FSL_IMX6UL_IOMUXC_SIZE = 0x700, | ||
180 | + | ||
181 | FSL_IMX6UL_GPC_ADDR = 0x020DC000, | ||
182 | + | ||
183 | FSL_IMX6UL_SRC_ADDR = 0x020D8000, | ||
184 | + | ||
185 | FSL_IMX6UL_EPIT2_ADDR = 0x020D4000, | ||
186 | FSL_IMX6UL_EPIT1_ADDR = 0x020D0000, | ||
187 | + | ||
188 | FSL_IMX6UL_SNVS_HP_ADDR = 0x020CC000, | ||
189 | + | ||
190 | FSL_IMX6UL_USBPHY2_ADDR = 0x020CA000, | ||
191 | - FSL_IMX6UL_USBPHY2_SIZE = (4 * 1024), | ||
192 | FSL_IMX6UL_USBPHY1_ADDR = 0x020C9000, | ||
193 | - FSL_IMX6UL_USBPHY1_SIZE = (4 * 1024), | ||
194 | + | ||
195 | FSL_IMX6UL_ANALOG_ADDR = 0x020C8000, | ||
196 | + FSL_IMX6UL_ANALOG_SIZE = 0x300, | ||
197 | + | ||
198 | FSL_IMX6UL_CCM_ADDR = 0x020C4000, | ||
199 | + | ||
200 | FSL_IMX6UL_WDOG2_ADDR = 0x020C0000, | ||
201 | FSL_IMX6UL_WDOG1_ADDR = 0x020BC000, | ||
202 | + | ||
203 | FSL_IMX6UL_KPP_ADDR = 0x020B8000, | ||
204 | + FSL_IMX6UL_KPP_SIZE = 0x10, | ||
205 | + | ||
206 | FSL_IMX6UL_ENET2_ADDR = 0x020B4000, | ||
207 | + | ||
208 | FSL_IMX6UL_SNVS_LP_ADDR = 0x020B0000, | ||
209 | + FSL_IMX6UL_SNVS_LP_SIZE = (16 * KiB), | ||
210 | + | ||
211 | FSL_IMX6UL_GPIO5_ADDR = 0x020AC000, | ||
212 | FSL_IMX6UL_GPIO4_ADDR = 0x020A8000, | ||
213 | FSL_IMX6UL_GPIO3_ADDR = 0x020A4000, | ||
214 | FSL_IMX6UL_GPIO2_ADDR = 0x020A0000, | ||
215 | FSL_IMX6UL_GPIO1_ADDR = 0x0209C000, | ||
216 | + | ||
217 | FSL_IMX6UL_GPT1_ADDR = 0x02098000, | ||
218 | + | ||
219 | FSL_IMX6UL_CAN2_ADDR = 0x02094000, | ||
220 | FSL_IMX6UL_CAN1_ADDR = 0x02090000, | ||
221 | + FSL_IMX6UL_CANn_SIZE = (4 * KiB), | ||
222 | + | ||
223 | FSL_IMX6UL_PWM4_ADDR = 0x0208C000, | ||
224 | FSL_IMX6UL_PWM3_ADDR = 0x02088000, | ||
225 | FSL_IMX6UL_PWM2_ADDR = 0x02084000, | ||
226 | FSL_IMX6UL_PWM1_ADDR = 0x02080000, | ||
227 | + FSL_IMX6UL_PWMn_SIZE = 0x20, | ||
228 | + | ||
229 | FSL_IMX6UL_AIPS1_CFG_ADDR = 0x0207C000, | ||
230 | + FSL_IMX6UL_AIPS1_CFG_SIZE = (16 * KiB), | ||
231 | + | ||
232 | FSL_IMX6UL_BEE_ADDR = 0x02044000, | ||
233 | + FSL_IMX6UL_BEE_SIZE = (16 * KiB), | ||
234 | + | ||
235 | FSL_IMX6UL_TOUCH_CTRL_ADDR = 0x02040000, | ||
236 | + FSL_IMX6UL_TOUCH_CTRL_SIZE = 0x100, | ||
237 | + | ||
238 | FSL_IMX6UL_SPBA_ADDR = 0x0203C000, | ||
239 | + FSL_IMX6UL_SPBA_SIZE = 0x100, | ||
240 | + | ||
241 | FSL_IMX6UL_ASRC_ADDR = 0x02034000, | ||
242 | + FSL_IMX6UL_ASRC_SIZE = 0x100, | ||
243 | + | ||
244 | FSL_IMX6UL_SAI3_ADDR = 0x02030000, | ||
245 | FSL_IMX6UL_SAI2_ADDR = 0x0202C000, | ||
246 | FSL_IMX6UL_SAI1_ADDR = 0x02028000, | ||
247 | + FSL_IMX6UL_SAIn_SIZE = 0x200, | ||
248 | + | ||
249 | FSL_IMX6UL_UART8_ADDR = 0x02024000, | ||
250 | FSL_IMX6UL_UART1_ADDR = 0x02020000, | ||
251 | FSL_IMX6UL_UART7_ADDR = 0x02018000, | ||
252 | + | ||
253 | FSL_IMX6UL_ECSPI4_ADDR = 0x02014000, | ||
254 | FSL_IMX6UL_ECSPI3_ADDR = 0x02010000, | ||
255 | FSL_IMX6UL_ECSPI2_ADDR = 0x0200C000, | ||
256 | FSL_IMX6UL_ECSPI1_ADDR = 0x02008000, | ||
257 | + | ||
258 | FSL_IMX6UL_SPDIF_ADDR = 0x02004000, | ||
259 | + FSL_IMX6UL_SPDIF_SIZE = 0x100, | ||
260 | + /* AIPS-1 End */ | ||
261 | + | ||
262 | + FSL_IMX6UL_BCH_ADDR = 0x01808000, | ||
263 | + FSL_IMX6UL_BCH_SIZE = 0x200, | ||
264 | + | ||
265 | + FSL_IMX6UL_GPMI_ADDR = 0x01806000, | ||
266 | + FSL_IMX6UL_GPMI_SIZE = 0x200, | ||
267 | |||
268 | FSL_IMX6UL_APBH_DMA_ADDR = 0x01804000, | ||
269 | - FSL_IMX6UL_APBH_DMA_SIZE = (32 * 1024), | ||
270 | + FSL_IMX6UL_APBH_DMA_SIZE = (4 * KiB), | ||
271 | |||
272 | FSL_IMX6UL_A7MPCORE_ADDR = 0x00A00000, | ||
273 | |||
274 | FSL_IMX6UL_OCRAM_ALIAS_ADDR = 0x00920000, | ||
275 | - FSL_IMX6UL_OCRAM_ALIAS_SIZE = 0x00060000, | ||
276 | + FSL_IMX6UL_OCRAM_ALIAS_SIZE = (384 * KiB), | ||
277 | + | ||
278 | FSL_IMX6UL_OCRAM_MEM_ADDR = 0x00900000, | ||
279 | - FSL_IMX6UL_OCRAM_MEM_SIZE = 0x00020000, | ||
280 | + FSL_IMX6UL_OCRAM_MEM_SIZE = (128 * KiB), | ||
281 | + | ||
282 | FSL_IMX6UL_CAAM_MEM_ADDR = 0x00100000, | ||
283 | - FSL_IMX6UL_CAAM_MEM_SIZE = 0x00008000, | ||
284 | + FSL_IMX6UL_CAAM_MEM_SIZE = (32 * KiB), | ||
285 | + | ||
286 | FSL_IMX6UL_ROM_ADDR = 0x00000000, | ||
287 | - FSL_IMX6UL_ROM_SIZE = 0x00018000, | ||
288 | + FSL_IMX6UL_ROM_SIZE = (96 * KiB), | ||
289 | }; | ||
290 | |||
291 | enum FslIMX6ULIRQs { | ||
292 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
293 | index XXXXXXX..XXXXXXX 100644 | ||
294 | --- a/hw/arm/fsl-imx6ul.c | ||
295 | +++ b/hw/arm/fsl-imx6ul.c | ||
296 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
297 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
298 | |||
299 | /* | ||
300 | - * GPIOs 1 to 5 | ||
301 | + * GPIOs | ||
302 | */ | ||
303 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
304 | snprintf(name, NAME_SIZE, "gpio%d", i); | ||
305 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
306 | } | ||
307 | |||
308 | /* | ||
309 | - * GPT 1, 2 | ||
310 | + * GPTs | ||
311 | */ | ||
312 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
313 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
314 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
315 | } | ||
316 | |||
317 | /* | ||
318 | - * EPIT 1, 2 | ||
319 | + * EPITs | ||
320 | */ | ||
321 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
322 | snprintf(name, NAME_SIZE, "epit%d", i + 1); | ||
323 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
324 | } | ||
325 | |||
326 | /* | ||
327 | - * eCSPI | ||
328 | + * eCSPIs | ||
329 | */ | ||
330 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
331 | snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
332 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
333 | } | ||
334 | |||
335 | /* | ||
336 | - * I2C | ||
337 | + * I2Cs | ||
338 | */ | ||
339 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
340 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
341 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
342 | } | ||
343 | |||
344 | /* | ||
345 | - * UART | ||
346 | + * UARTs | ||
347 | */ | ||
348 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
349 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
350 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
351 | } | ||
352 | |||
353 | /* | ||
354 | - * Ethernet | ||
355 | + * Ethernets | ||
356 | */ | ||
357 | for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) { | ||
358 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
359 | object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET); | ||
360 | } | ||
361 | |||
362 | - /* USB */ | ||
363 | + /* | ||
364 | + * USB PHYs | ||
365 | + */ | ||
366 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
367 | snprintf(name, NAME_SIZE, "usbphy%d", i); | ||
368 | object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY); | ||
369 | } | ||
370 | + | ||
371 | + /* | ||
372 | + * USBs | ||
373 | + */ | ||
374 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
375 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
376 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
377 | } | ||
378 | |||
379 | /* | ||
380 | - * SDHCI | ||
381 | + * SDHCIs | ||
382 | */ | ||
383 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
384 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
385 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
386 | } | ||
387 | |||
388 | /* | ||
389 | - * Watchdog | ||
390 | + * Watchdogs | ||
391 | */ | ||
392 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
393 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
394 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
395 | * A7MPCORE DAP | ||
396 | */ | ||
397 | create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR, | ||
398 | - 0x100000); | ||
399 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE); | ||
400 | |||
401 | /* | ||
402 | - * GPT 1, 2 | ||
403 | + * GPTs | ||
404 | */ | ||
405 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
406 | static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = { | ||
407 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
408 | } | ||
409 | |||
410 | /* | ||
411 | - * EPIT 1, 2 | ||
412 | + * EPITs | ||
413 | */ | ||
414 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
415 | static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = { | ||
416 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
417 | } | ||
418 | |||
419 | /* | ||
420 | - * GPIO | ||
421 | + * GPIOs | ||
422 | */ | ||
423 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
424 | static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = { | ||
425 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
426 | } | ||
427 | |||
428 | /* | ||
429 | - * IOMUXC and IOMUXC_GPR | ||
430 | + * IOMUXC | ||
431 | */ | ||
432 | - for (i = 0; i < 1; i++) { | ||
433 | - static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = { | ||
434 | - FSL_IMX6UL_IOMUXC_ADDR, | ||
435 | - FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
436 | - }; | ||
437 | - | ||
438 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
439 | - create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000); | ||
440 | - } | ||
441 | + create_unimplemented_device("iomuxc", FSL_IMX6UL_IOMUXC_ADDR, | ||
442 | + FSL_IMX6UL_IOMUXC_SIZE); | ||
443 | + create_unimplemented_device("iomuxc_gpr", FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
444 | + FSL_IMX6UL_IOMUXC_GPR_SIZE); | ||
445 | |||
446 | /* | ||
447 | * CCM | ||
448 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
449 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); | ||
450 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR); | ||
451 | |||
452 | - /* Initialize all ECSPI */ | ||
453 | + /* | ||
454 | + * ECSPIs | ||
455 | + */ | ||
456 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
457 | static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = { | ||
458 | FSL_IMX6UL_ECSPI1_ADDR, | ||
459 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
460 | } | ||
461 | |||
462 | /* | ||
463 | - * I2C | ||
464 | + * I2Cs | ||
465 | */ | ||
466 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
467 | static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = { | ||
468 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
469 | } | ||
470 | |||
471 | /* | ||
472 | - * UART | ||
473 | + * UARTs | ||
474 | */ | ||
475 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
476 | static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = { | ||
477 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
478 | } | ||
479 | |||
480 | /* | ||
481 | - * Ethernet | ||
482 | + * Ethernets | ||
483 | * | ||
484 | * We must use two loops since phy_connected affects the other interface | ||
485 | * and we have to set all properties before calling sysbus_realize(). | ||
486 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
487 | FSL_IMX6UL_ENETn_TIMER_IRQ[i])); | ||
488 | } | ||
489 | |||
490 | - /* USB */ | ||
491 | + /* | ||
492 | + * USB PHYs | ||
493 | + */ | ||
494 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
495 | + static const hwaddr | ||
496 | + FSL_IMX6UL_USB_PHYn_ADDR[FSL_IMX6UL_NUM_USB_PHYS] = { | ||
497 | + FSL_IMX6UL_USBPHY1_ADDR, | ||
498 | + FSL_IMX6UL_USBPHY2_ADDR, | ||
499 | + }; | ||
500 | + | ||
501 | sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort); | ||
502 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0, | ||
503 | - FSL_IMX6UL_USBPHY1_ADDR + i * 0x1000); | ||
504 | + FSL_IMX6UL_USB_PHYn_ADDR[i]); | ||
505 | } | ||
506 | |||
507 | + /* | ||
508 | + * USBs | ||
509 | + */ | ||
510 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
511 | + static const hwaddr FSL_IMX6UL_USB02_USBn_ADDR[FSL_IMX6UL_NUM_USBS] = { | ||
512 | + FSL_IMX6UL_USBO2_USB1_ADDR, | ||
513 | + FSL_IMX6UL_USBO2_USB2_ADDR, | ||
514 | + }; | ||
515 | + | ||
516 | static const int FSL_IMX6UL_USBn_IRQ[] = { | ||
517 | FSL_IMX6UL_USB1_IRQ, | ||
518 | FSL_IMX6UL_USB2_IRQ, | ||
519 | }; | ||
520 | + | ||
521 | sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort); | ||
522 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
523 | - FSL_IMX6UL_USBO2_USB_ADDR + i * 0x200); | ||
524 | + FSL_IMX6UL_USB02_USBn_ADDR[i]); | ||
525 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
526 | qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
527 | FSL_IMX6UL_USBn_IRQ[i])); | ||
528 | } | ||
529 | |||
530 | /* | ||
531 | - * USDHC | ||
532 | + * USDHCs | ||
533 | */ | ||
534 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
535 | static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = { | ||
536 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
537 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR); | ||
538 | |||
539 | /* | ||
540 | - * Watchdog | ||
541 | + * Watchdogs | ||
542 | */ | ||
543 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
544 | static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
546 | FSL_IMX6UL_WDOG2_ADDR, | ||
547 | FSL_IMX6UL_WDOG3_ADDR, | ||
548 | }; | ||
549 | + | ||
550 | static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = { | ||
551 | FSL_IMX6UL_WDOG1_IRQ, | ||
552 | FSL_IMX6UL_WDOG2_IRQ, | ||
553 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
554 | /* | ||
555 | * SDMA | ||
556 | */ | ||
557 | - create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000); | ||
558 | + create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, | ||
559 | + FSL_IMX6UL_SDMA_SIZE); | ||
560 | |||
561 | /* | ||
562 | - * SAI (Audio SSI (Synchronous Serial Interface)) | ||
563 | + * SAIs (Audio SSI (Synchronous Serial Interface)) | ||
564 | */ | ||
565 | - create_unimplemented_device("sai1", FSL_IMX6UL_SAI1_ADDR, 0x4000); | ||
566 | - create_unimplemented_device("sai2", FSL_IMX6UL_SAI2_ADDR, 0x4000); | ||
567 | - create_unimplemented_device("sai3", FSL_IMX6UL_SAI3_ADDR, 0x4000); | ||
568 | + for (i = 0; i < FSL_IMX6UL_NUM_SAIS; i++) { | ||
569 | + static const hwaddr FSL_IMX6UL_SAIn_ADDR[FSL_IMX6UL_NUM_SAIS] = { | ||
570 | + FSL_IMX6UL_SAI1_ADDR, | ||
571 | + FSL_IMX6UL_SAI2_ADDR, | ||
572 | + FSL_IMX6UL_SAI3_ADDR, | ||
573 | + }; | ||
574 | + | ||
575 | + snprintf(name, NAME_SIZE, "sai%d", i); | ||
576 | + create_unimplemented_device(name, FSL_IMX6UL_SAIn_ADDR[i], | ||
577 | + FSL_IMX6UL_SAIn_SIZE); | ||
578 | + } | ||
579 | |||
580 | /* | ||
581 | - * PWM | ||
582 | + * PWMs | ||
583 | */ | ||
584 | - create_unimplemented_device("pwm1", FSL_IMX6UL_PWM1_ADDR, 0x4000); | ||
585 | - create_unimplemented_device("pwm2", FSL_IMX6UL_PWM2_ADDR, 0x4000); | ||
586 | - create_unimplemented_device("pwm3", FSL_IMX6UL_PWM3_ADDR, 0x4000); | ||
587 | - create_unimplemented_device("pwm4", FSL_IMX6UL_PWM4_ADDR, 0x4000); | ||
588 | + for (i = 0; i < FSL_IMX6UL_NUM_PWMS; i++) { | ||
589 | + static const hwaddr FSL_IMX6UL_PWMn_ADDR[FSL_IMX6UL_NUM_PWMS] = { | ||
590 | + FSL_IMX6UL_PWM1_ADDR, | ||
591 | + FSL_IMX6UL_PWM2_ADDR, | ||
592 | + FSL_IMX6UL_PWM3_ADDR, | ||
593 | + FSL_IMX6UL_PWM4_ADDR, | ||
594 | + }; | ||
595 | + | ||
596 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
597 | + create_unimplemented_device(name, FSL_IMX6UL_PWMn_ADDR[i], | ||
598 | + FSL_IMX6UL_PWMn_SIZE); | ||
599 | + } | ||
600 | |||
601 | /* | ||
602 | * Audio ASRC (asynchronous sample rate converter) | ||
603 | */ | ||
604 | - create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, 0x4000); | ||
605 | + create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, | ||
606 | + FSL_IMX6UL_ASRC_SIZE); | ||
607 | |||
608 | /* | ||
609 | - * CAN | ||
610 | + * CANs | ||
611 | */ | ||
612 | - create_unimplemented_device("can1", FSL_IMX6UL_CAN1_ADDR, 0x4000); | ||
613 | - create_unimplemented_device("can2", FSL_IMX6UL_CAN2_ADDR, 0x4000); | ||
614 | + for (i = 0; i < FSL_IMX6UL_NUM_CANS; i++) { | ||
615 | + static const hwaddr FSL_IMX6UL_CANn_ADDR[FSL_IMX6UL_NUM_CANS] = { | ||
616 | + FSL_IMX6UL_CAN1_ADDR, | ||
617 | + FSL_IMX6UL_CAN2_ADDR, | ||
618 | + }; | ||
619 | + | ||
620 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
621 | + create_unimplemented_device(name, FSL_IMX6UL_CANn_ADDR[i], | ||
622 | + FSL_IMX6UL_CANn_SIZE); | ||
623 | + } | ||
624 | |||
625 | /* | ||
626 | * APHB_DMA | ||
627 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
628 | }; | ||
629 | |||
630 | snprintf(name, NAME_SIZE, "adc%d", i); | ||
631 | - create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000); | ||
632 | + create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], | ||
633 | + FSL_IMX6UL_ADCn_SIZE); | ||
634 | } | ||
635 | |||
636 | /* | ||
637 | * LCD | ||
638 | */ | ||
639 | - create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000); | ||
640 | + create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, | ||
641 | + FSL_IMX6UL_LCDIF_SIZE); | ||
642 | |||
643 | /* | ||
644 | * ROM memory | ||
55 | -- | 645 | -- |
56 | 2.20.1 | 646 | 2.34.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Add a function resettable_change_parent() to do the required | 3 | * Add TZASC as unimplemented device. |
4 | plumbing when changing the parent a of Resettable object. | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | * Add CSU as unimplemented device. | ||
6 | - Allow bare metal application to access this (unimplemented) device | ||
7 | * Add 4 missing PWM devices | ||
5 | 8 | ||
6 | We need to make sure that the reset state of the object remains | 9 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | coherent with the reset state of the new parent. | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | 11 | Message-id: 59e4dc56e14eccfefd379275ec19048dff9c10b3.1692964892.git.jcd@tribudubois.net | |
9 | We make the 2 following hypothesis: | ||
10 | + when an object is put in a parent under reset, the object goes in | ||
11 | reset. | ||
12 | + when an object is removed from a parent under reset, the object | ||
13 | leaves reset. | ||
14 | |||
15 | The added function avoids any glitch if both old and new parent are | ||
16 | already in reset. | ||
17 | |||
18 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
22 | Message-id: 20200123132823.1117486-6-damien.hedde@greensocs.com | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | --- | 13 | --- |
25 | include/hw/resettable.h | 16 +++++++++++ | 14 | include/hw/arm/fsl-imx6ul.h | 2 +- |
26 | hw/core/resettable.c | 62 +++++++++++++++++++++++++++++++++++++++-- | 15 | hw/arm/fsl-imx6ul.c | 16 ++++++++++++++++ |
27 | hw/core/trace-events | 1 + | 16 | 2 files changed, 17 insertions(+), 1 deletion(-) |
28 | 3 files changed, 77 insertions(+), 2 deletions(-) | ||
29 | 17 | ||
30 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | 18 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
31 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/include/hw/resettable.h | 20 | --- a/include/hw/arm/fsl-imx6ul.h |
33 | +++ b/include/hw/resettable.h | 21 | +++ b/include/hw/arm/fsl-imx6ul.h |
34 | @@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type); | 22 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { |
35 | */ | 23 | FSL_IMX6UL_NUM_USBS = 2, |
36 | bool resettable_is_in_reset(Object *obj); | 24 | FSL_IMX6UL_NUM_SAIS = 3, |
37 | 25 | FSL_IMX6UL_NUM_CANS = 2, | |
38 | +/** | 26 | - FSL_IMX6UL_NUM_PWMS = 4, |
39 | + * resettable_change_parent: | 27 | + FSL_IMX6UL_NUM_PWMS = 8, |
40 | + * Indicate that the parent of Ressettable @obj is changing from @oldp to @newp. | 28 | }; |
41 | + * All 3 objects must implement resettable interface. @oldp or @newp may be | 29 | |
42 | + * NULL. | 30 | struct FslIMX6ULState { |
43 | + * | 31 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
44 | + * This function will adapt the reset state of @obj so that it is coherent | ||
45 | + * with the reset state of @newp. It may trigger @resettable_assert_reset() | ||
46 | + * or @resettable_release_reset(). It will do such things only if the reset | ||
47 | + * state of @newp and @oldp are different. | ||
48 | + * | ||
49 | + * When using this function during reset, it must only be called during | ||
50 | + * a hold phase method. Calling this during enter or exit phase is an error. | ||
51 | + */ | ||
52 | +void resettable_change_parent(Object *obj, Object *newp, Object *oldp); | ||
53 | + | ||
54 | /** | ||
55 | * resettable_class_set_parent_phases: | ||
56 | * | ||
57 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/hw/core/resettable.c | 33 | --- a/hw/arm/fsl-imx6ul.c |
60 | +++ b/hw/core/resettable.c | 34 | +++ b/hw/arm/fsl-imx6ul.c |
61 | @@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type); | 35 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
62 | * enter_phase_in_progress: | 36 | FSL_IMX6UL_PWM2_ADDR, |
63 | * True if we are currently in reset enter phase. | 37 | FSL_IMX6UL_PWM3_ADDR, |
64 | * | 38 | FSL_IMX6UL_PWM4_ADDR, |
65 | - * Note: This flag is only used to guarantee (using asserts) that the reset | 39 | + FSL_IMX6UL_PWM5_ADDR, |
66 | - * API is used correctly. We can use a global variable because we rely on the | 40 | + FSL_IMX6UL_PWM6_ADDR, |
67 | + * exit_phase_in_progress: | 41 | + FSL_IMX6UL_PWM7_ADDR, |
68 | + * count the number of exit phase we are in. | 42 | + FSL_IMX6UL_PWM8_ADDR, |
69 | + * | 43 | }; |
70 | + * Note: These flags are only used to guarantee (using asserts) that the reset | 44 | |
71 | + * API is used correctly. We can use global variables because we rely on the | 45 | snprintf(name, NAME_SIZE, "pwm%d", i); |
72 | * iothread mutex to ensure only one reset operation is in a progress at a | 46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
73 | * given time. | 47 | create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, |
74 | */ | 48 | FSL_IMX6UL_LCDIF_SIZE); |
75 | static bool enter_phase_in_progress; | 49 | |
76 | +static unsigned exit_phase_in_progress; | 50 | + /* |
77 | 51 | + * CSU | |
78 | void resettable_reset(Object *obj, ResetType type) | 52 | + */ |
79 | { | 53 | + create_unimplemented_device("csu", FSL_IMX6UL_CSU_ADDR, |
80 | @@ -XXX,XX +XXX,XX @@ void resettable_release_reset(Object *obj, ResetType type) | 54 | + FSL_IMX6UL_CSU_SIZE); |
81 | trace_resettable_reset_release_begin(obj, type); | ||
82 | assert(!enter_phase_in_progress); | ||
83 | |||
84 | + exit_phase_in_progress += 1; | ||
85 | resettable_phase_exit(obj, NULL, type); | ||
86 | + exit_phase_in_progress -= 1; | ||
87 | |||
88 | trace_resettable_reset_release_end(obj); | ||
89 | } | ||
90 | @@ -XXX,XX +XXX,XX @@ static void resettable_phase_exit(Object *obj, void *opaque, ResetType type) | ||
91 | trace_resettable_phase_exit_end(obj, obj_typename, s->count); | ||
92 | } | ||
93 | |||
94 | +/* | ||
95 | + * resettable_get_count: | ||
96 | + * Get the count of the Resettable object @obj. Return 0 if @obj is NULL. | ||
97 | + */ | ||
98 | +static unsigned resettable_get_count(Object *obj) | ||
99 | +{ | ||
100 | + if (obj) { | ||
101 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
102 | + return rc->get_state(obj)->count; | ||
103 | + } | ||
104 | + return 0; | ||
105 | +} | ||
106 | + | ||
107 | +void resettable_change_parent(Object *obj, Object *newp, Object *oldp) | ||
108 | +{ | ||
109 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
110 | + ResettableState *s = rc->get_state(obj); | ||
111 | + unsigned newp_count = resettable_get_count(newp); | ||
112 | + unsigned oldp_count = resettable_get_count(oldp); | ||
113 | + | 55 | + |
114 | + /* | 56 | + /* |
115 | + * Ensure we do not change parent when in enter or exit phase. | 57 | + * TZASC |
116 | + * During these phases, the reset subtree being updated is partly in reset | ||
117 | + * and partly not in reset (it depends on the actual position in | ||
118 | + * resettable_child_foreach()s). We are not able to tell in which part is a | ||
119 | + * leaving or arriving device. Thus we cannot set the reset count of the | ||
120 | + * moving device to the proper value. | ||
121 | + */ | 58 | + */ |
122 | + assert(!enter_phase_in_progress && !exit_phase_in_progress); | 59 | + create_unimplemented_device("tzasc", FSL_IMX6UL_TZASC_ADDR, |
123 | + trace_resettable_change_parent(obj, oldp, oldp_count, newp, newp_count); | 60 | + FSL_IMX6UL_TZASC_SIZE); |
124 | + | 61 | + |
125 | + /* | 62 | /* |
126 | + * At most one of the two 'for' loops will be executed below | 63 | * ROM memory |
127 | + * in order to cope with the difference between the two counts. | 64 | */ |
128 | + */ | ||
129 | + /* if newp is more reset than oldp */ | ||
130 | + for (unsigned i = oldp_count; i < newp_count; i++) { | ||
131 | + resettable_assert_reset(obj, RESET_TYPE_COLD); | ||
132 | + } | ||
133 | + /* | ||
134 | + * if obj is leaving a bus under reset, we need to ensure | ||
135 | + * hold phase is not pending. | ||
136 | + */ | ||
137 | + if (oldp_count && s->hold_phase_pending) { | ||
138 | + resettable_phase_hold(obj, NULL, RESET_TYPE_COLD); | ||
139 | + } | ||
140 | + /* if oldp is more reset than newp */ | ||
141 | + for (unsigned i = newp_count; i < oldp_count; i++) { | ||
142 | + resettable_release_reset(obj, RESET_TYPE_COLD); | ||
143 | + } | ||
144 | +} | ||
145 | + | ||
146 | void resettable_class_set_parent_phases(ResettableClass *rc, | ||
147 | ResettableEnterPhase enter, | ||
148 | ResettableHoldPhase hold, | ||
149 | diff --git a/hw/core/trace-events b/hw/core/trace-events | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/hw/core/trace-events | ||
152 | +++ b/hw/core/trace-events | ||
153 | @@ -XXX,XX +XXX,XX @@ resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d" | ||
154 | resettable_reset_assert_end(void *obj) "obj=%p" | ||
155 | resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d" | ||
156 | resettable_reset_release_end(void *obj) "obj=%p" | ||
157 | +resettable_change_parent(void *obj, void *o, unsigned oc, void *n, unsigned nc) "obj=%p from=%p(%d) to=%p(%d)" | ||
158 | resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | ||
159 | resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d" | ||
160 | resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | ||
161 | -- | 65 | -- |
162 | 2.20.1 | 66 | 2.34.1 |
163 | 67 | ||
164 | 68 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Following the pattern of the work recently done with the ASPEED GPIO | 3 | * Add Addr and size definition for all i.MX7 devices in i.MX7 header file. |
4 | model, this adds support for inspecting and modifying the PCA9552 LEDs | 4 | * Use those newly defined named constants whenever possible. |
5 | from the monitor. | 5 | * Standardize the way we init a familly of unimplemented devices |
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
6 | 10 | ||
7 | (qemu) qom-set /machine/unattached/device[17] led0 on | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
8 | (qemu) qom-set /machine/unattached/device[17] led0 off | 12 | Message-id: 59e195d33e4d486a8d131392acd46633c8c10ed7.1692964892.git.jcd@tribudubois.net |
9 | (qemu) qom-set /machine/unattached/device[17] led0 pwm0 | ||
10 | (qemu) qom-set /machine/unattached/device[17] led0 pwm1 | ||
11 | |||
12 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Message-id: 20200114103433.30534-6-clg@kaod.org | ||
15 | [clg: - removed the "qom-get" examples from the commit log | ||
16 | - merged memory leak fixes from Joel ] | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 15 | --- |
21 | hw/misc/pca9552.c | 90 +++++++++++++++++++++++++++++++++++++++++++++++ | 16 | include/hw/arm/fsl-imx7.h | 330 ++++++++++++++++++++++++++++---------- |
22 | 1 file changed, 90 insertions(+) | 17 | hw/arm/fsl-imx7.c | 130 ++++++++++----- |
18 | 2 files changed, 335 insertions(+), 125 deletions(-) | ||
23 | 19 | ||
24 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | 20 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
25 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/pca9552.c | 22 | --- a/include/hw/arm/fsl-imx7.h |
27 | +++ b/hw/misc/pca9552.c | 23 | +++ b/include/hw/arm/fsl-imx7.h |
28 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
29 | #include "hw/misc/pca9552.h" | 25 | #include "hw/misc/imx7_ccm.h" |
30 | #include "hw/misc/pca9552_regs.h" | 26 | #include "hw/misc/imx7_snvs.h" |
31 | #include "migration/vmstate.h" | 27 | #include "hw/misc/imx7_gpr.h" |
32 | +#include "qapi/error.h" | 28 | -#include "hw/misc/imx6_src.h" |
33 | +#include "qapi/visitor.h" | 29 | #include "hw/watchdog/wdt_imx2.h" |
34 | 30 | #include "hw/gpio/imx_gpio.h" | |
35 | #define PCA9552_LED_ON 0x0 | 31 | #include "hw/char/imx_serial.h" |
36 | #define PCA9552_LED_OFF 0x1 | 32 | @@ -XXX,XX +XXX,XX @@ |
37 | #define PCA9552_LED_PWM0 0x2 | 33 | #include "hw/usb/chipidea.h" |
38 | #define PCA9552_LED_PWM1 0x3 | 34 | #include "cpu.h" |
39 | 35 | #include "qom/object.h" | |
40 | +static const char *led_state[] = {"on", "off", "pwm0", "pwm1"}; | 36 | +#include "qemu/units.h" |
41 | + | 37 | |
42 | static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) | 38 | #define TYPE_FSL_IMX7 "fsl-imx7" |
43 | { | 39 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX7State, FSL_IMX7) |
44 | uint8_t reg = PCA9552_LS0 + (pin / 4); | 40 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7Configuration { |
45 | @@ -XXX,XX +XXX,XX @@ static int pca9552_event(I2CSlave *i2c, enum i2c_event event) | 41 | FSL_IMX7_NUM_ECSPIS = 4, |
46 | return 0; | 42 | FSL_IMX7_NUM_USBS = 3, |
43 | FSL_IMX7_NUM_ADCS = 2, | ||
44 | + FSL_IMX7_NUM_SAIS = 3, | ||
45 | + FSL_IMX7_NUM_CANS = 2, | ||
46 | + FSL_IMX7_NUM_PWMS = 4, | ||
47 | }; | ||
48 | |||
49 | struct FslIMX7State { | ||
50 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { | ||
51 | |||
52 | enum FslIMX7MemoryMap { | ||
53 | FSL_IMX7_MMDC_ADDR = 0x80000000, | ||
54 | - FSL_IMX7_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, | ||
55 | + FSL_IMX7_MMDC_SIZE = (2 * GiB), | ||
56 | |||
57 | - FSL_IMX7_GPIO1_ADDR = 0x30200000, | ||
58 | - FSL_IMX7_GPIO2_ADDR = 0x30210000, | ||
59 | - FSL_IMX7_GPIO3_ADDR = 0x30220000, | ||
60 | - FSL_IMX7_GPIO4_ADDR = 0x30230000, | ||
61 | - FSL_IMX7_GPIO5_ADDR = 0x30240000, | ||
62 | - FSL_IMX7_GPIO6_ADDR = 0x30250000, | ||
63 | - FSL_IMX7_GPIO7_ADDR = 0x30260000, | ||
64 | + FSL_IMX7_QSPI1_MEM_ADDR = 0x60000000, | ||
65 | + FSL_IMX7_QSPI1_MEM_SIZE = (256 * MiB), | ||
66 | |||
67 | - FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, | ||
68 | + FSL_IMX7_PCIE1_MEM_ADDR = 0x40000000, | ||
69 | + FSL_IMX7_PCIE1_MEM_SIZE = (256 * MiB), | ||
70 | |||
71 | - FSL_IMX7_WDOG1_ADDR = 0x30280000, | ||
72 | - FSL_IMX7_WDOG2_ADDR = 0x30290000, | ||
73 | - FSL_IMX7_WDOG3_ADDR = 0x302A0000, | ||
74 | - FSL_IMX7_WDOG4_ADDR = 0x302B0000, | ||
75 | + FSL_IMX7_QSPI1_RX_BUF_ADDR = 0x34000000, | ||
76 | + FSL_IMX7_QSPI1_RX_BUF_SIZE = (32 * MiB), | ||
77 | |||
78 | - FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
79 | + /* PCIe Peripherals */ | ||
80 | + FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
81 | |||
82 | - FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
83 | - FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
84 | - FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
85 | - FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
86 | + /* MMAP Peripherals */ | ||
87 | + FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
88 | + FSL_IMX7_DMA_APBH_SIZE = 0x8000, | ||
89 | |||
90 | - FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
91 | - FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
92 | - FSL_IMX7_IOMUXCn_SIZE = 0x1000, | ||
93 | + /* GPV configuration */ | ||
94 | + FSL_IMX7_GPV6_ADDR = 0x32600000, | ||
95 | + FSL_IMX7_GPV5_ADDR = 0x32500000, | ||
96 | + FSL_IMX7_GPV4_ADDR = 0x32400000, | ||
97 | + FSL_IMX7_GPV3_ADDR = 0x32300000, | ||
98 | + FSL_IMX7_GPV2_ADDR = 0x32200000, | ||
99 | + FSL_IMX7_GPV1_ADDR = 0x32100000, | ||
100 | + FSL_IMX7_GPV0_ADDR = 0x32000000, | ||
101 | + FSL_IMX7_GPVn_SIZE = (1 * MiB), | ||
102 | |||
103 | - FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
104 | - FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
105 | + /* Arm Peripherals */ | ||
106 | + FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
107 | |||
108 | - FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
109 | - FSL_IMX7_SNVS_ADDR = 0x30370000, | ||
110 | - FSL_IMX7_CCM_ADDR = 0x30380000, | ||
111 | + /* AIPS-3 Begin */ | ||
112 | |||
113 | - FSL_IMX7_SRC_ADDR = 0x30390000, | ||
114 | - FSL_IMX7_SRC_SIZE = 0x1000, | ||
115 | + FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
116 | + FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
117 | |||
118 | - FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
119 | - FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
120 | - FSL_IMX7_ADCn_SIZE = 0x1000, | ||
121 | + FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
122 | + FSL_IMX7_SDMA_SIZE = (4 * KiB), | ||
123 | |||
124 | - FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
125 | - FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
126 | - FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
127 | - FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
128 | - FSL_IMX7_PWMn_SIZE = 0x10000, | ||
129 | + FSL_IMX7_EIM_ADDR = 0x30BC0000, | ||
130 | + FSL_IMX7_EIM_SIZE = (4 * KiB), | ||
131 | |||
132 | - FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
133 | - FSL_IMX7_PCIE_PHY_SIZE = 0x10000, | ||
134 | + FSL_IMX7_QSPI_ADDR = 0x30BB0000, | ||
135 | + FSL_IMX7_QSPI_SIZE = 0x8000, | ||
136 | |||
137 | - FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
138 | + FSL_IMX7_SIM2_ADDR = 0x30BA0000, | ||
139 | + FSL_IMX7_SIM1_ADDR = 0x30B90000, | ||
140 | + FSL_IMX7_SIMn_SIZE = (4 * KiB), | ||
141 | + | ||
142 | + FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
143 | + FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
144 | + FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
145 | + | ||
146 | + FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
147 | + FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
148 | + FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
149 | + FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
150 | + FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
151 | + FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
152 | + FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
153 | + | ||
154 | + FSL_IMX7_USB_PL301_ADDR = 0x30AD0000, | ||
155 | + FSL_IMX7_USB_PL301_SIZE = (64 * KiB), | ||
156 | + | ||
157 | + FSL_IMX7_SEMAPHORE_HS_ADDR = 0x30AC0000, | ||
158 | + FSL_IMX7_SEMAPHORE_HS_SIZE = (64 * KiB), | ||
159 | + | ||
160 | + FSL_IMX7_MUB_ADDR = 0x30AB0000, | ||
161 | + FSL_IMX7_MUA_ADDR = 0x30AA0000, | ||
162 | + FSL_IMX7_MUn_SIZE = (KiB), | ||
163 | + | ||
164 | + FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
165 | + FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
166 | + FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
167 | + FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
168 | + | ||
169 | + FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
170 | + FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
171 | + FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
172 | + FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
173 | + | ||
174 | + FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
175 | + FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
176 | + FSL_IMX7_CANn_SIZE = (4 * KiB), | ||
177 | + | ||
178 | + FSL_IMX7_AIPS3_CONF_ADDR = 0x309F0000, | ||
179 | + FSL_IMX7_AIPS3_CONF_SIZE = (64 * KiB), | ||
180 | |||
181 | FSL_IMX7_CAAM_ADDR = 0x30900000, | ||
182 | - FSL_IMX7_CAAM_SIZE = 0x40000, | ||
183 | + FSL_IMX7_CAAM_SIZE = (256 * KiB), | ||
184 | |||
185 | - FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
186 | - FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
187 | - FSL_IMX7_CANn_SIZE = 0x10000, | ||
188 | + FSL_IMX7_SPBA_ADDR = 0x308F0000, | ||
189 | + FSL_IMX7_SPBA_SIZE = (4 * KiB), | ||
190 | |||
191 | - FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
192 | - FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
193 | - FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
194 | - FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
195 | + FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
196 | + FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
197 | + FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
198 | + FSL_IMX7_SAIn_SIZE = (4 * KiB), | ||
199 | |||
200 | - FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
201 | - FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
202 | - FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
203 | - FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
204 | - | ||
205 | - FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
206 | - FSL_IMX7_LCDIF_SIZE = 0x1000, | ||
207 | - | ||
208 | - FSL_IMX7_UART1_ADDR = 0x30860000, | ||
209 | + FSL_IMX7_UART3_ADDR = 0x30880000, | ||
210 | /* | ||
211 | * Some versions of the reference manual claim that UART2 is @ | ||
212 | * 0x30870000, but experiments with HW + DT files in upstream | ||
213 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
214 | * actually located @ 0x30890000 | ||
215 | */ | ||
216 | FSL_IMX7_UART2_ADDR = 0x30890000, | ||
217 | - FSL_IMX7_UART3_ADDR = 0x30880000, | ||
218 | - FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
219 | - FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
220 | - FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
221 | - FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
222 | + FSL_IMX7_UART1_ADDR = 0x30860000, | ||
223 | |||
224 | - FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
225 | - FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
226 | - FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
227 | - FSL_IMX7_SAIn_SIZE = 0x10000, | ||
228 | + FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
229 | + FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
230 | + FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
231 | + FSL_IMX7_ECSPIn_SIZE = (4 * KiB), | ||
232 | |||
233 | - FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
234 | - FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
235 | + /* AIPS-3 End */ | ||
236 | |||
237 | - FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
238 | - FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
239 | - FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
240 | - FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
241 | - FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
242 | - FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
243 | - FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
244 | + /* AIPS-2 Begin */ | ||
245 | |||
246 | - FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
247 | - FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
248 | - FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
249 | + FSL_IMX7_AXI_DEBUG_MON_ADDR = 0x307E0000, | ||
250 | + FSL_IMX7_AXI_DEBUG_MON_SIZE = (64 * KiB), | ||
251 | |||
252 | - FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
253 | - FSL_IMX7_SDMA_SIZE = 0x1000, | ||
254 | + FSL_IMX7_PERFMON2_ADDR = 0x307D0000, | ||
255 | + FSL_IMX7_PERFMON1_ADDR = 0x307C0000, | ||
256 | + FSL_IMX7_PERFMONn_SIZE = (64 * KiB), | ||
257 | + | ||
258 | + FSL_IMX7_DDRC_ADDR = 0x307A0000, | ||
259 | + FSL_IMX7_DDRC_SIZE = (4 * KiB), | ||
260 | + | ||
261 | + FSL_IMX7_DDRC_PHY_ADDR = 0x30790000, | ||
262 | + FSL_IMX7_DDRC_PHY_SIZE = (4 * KiB), | ||
263 | + | ||
264 | + FSL_IMX7_TZASC_ADDR = 0x30780000, | ||
265 | + FSL_IMX7_TZASC_SIZE = (64 * KiB), | ||
266 | + | ||
267 | + FSL_IMX7_MIPI_DSI_ADDR = 0x30760000, | ||
268 | + FSL_IMX7_MIPI_DSI_SIZE = (4 * KiB), | ||
269 | + | ||
270 | + FSL_IMX7_MIPI_CSI_ADDR = 0x30750000, | ||
271 | + FSL_IMX7_MIPI_CSI_SIZE = 0x4000, | ||
272 | + | ||
273 | + FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
274 | + FSL_IMX7_LCDIF_SIZE = 0x8000, | ||
275 | + | ||
276 | + FSL_IMX7_CSI_ADDR = 0x30710000, | ||
277 | + FSL_IMX7_CSI_SIZE = (4 * KiB), | ||
278 | + | ||
279 | + FSL_IMX7_PXP_ADDR = 0x30700000, | ||
280 | + FSL_IMX7_PXP_SIZE = 0x4000, | ||
281 | + | ||
282 | + FSL_IMX7_EPDC_ADDR = 0x306F0000, | ||
283 | + FSL_IMX7_EPDC_SIZE = (4 * KiB), | ||
284 | + | ||
285 | + FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
286 | + FSL_IMX7_PCIE_PHY_SIZE = (4 * KiB), | ||
287 | + | ||
288 | + FSL_IMX7_SYSCNT_CTRL_ADDR = 0x306C0000, | ||
289 | + FSL_IMX7_SYSCNT_CMP_ADDR = 0x306B0000, | ||
290 | + FSL_IMX7_SYSCNT_RD_ADDR = 0x306A0000, | ||
291 | + | ||
292 | + FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
293 | + FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
294 | + FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
295 | + FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
296 | + FSL_IMX7_PWMn_SIZE = (4 * KiB), | ||
297 | + | ||
298 | + FSL_IMX7_FlEXTIMER2_ADDR = 0x30650000, | ||
299 | + FSL_IMX7_FlEXTIMER1_ADDR = 0x30640000, | ||
300 | + FSL_IMX7_FLEXTIMERn_SIZE = (4 * KiB), | ||
301 | + | ||
302 | + FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
303 | + | ||
304 | + FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
305 | + FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
306 | + FSL_IMX7_ADCn_SIZE = (4 * KiB), | ||
307 | + | ||
308 | + FSL_IMX7_AIPS2_CONF_ADDR = 0x305F0000, | ||
309 | + FSL_IMX7_AIPS2_CONF_SIZE = (64 * KiB), | ||
310 | + | ||
311 | + /* AIPS-2 End */ | ||
312 | + | ||
313 | + /* AIPS-1 Begin */ | ||
314 | + | ||
315 | + FSL_IMX7_CSU_ADDR = 0x303E0000, | ||
316 | + FSL_IMX7_CSU_SIZE = (64 * KiB), | ||
317 | + | ||
318 | + FSL_IMX7_RDC_ADDR = 0x303D0000, | ||
319 | + FSL_IMX7_RDC_SIZE = (4 * KiB), | ||
320 | + | ||
321 | + FSL_IMX7_SEMAPHORE2_ADDR = 0x303C0000, | ||
322 | + FSL_IMX7_SEMAPHORE1_ADDR = 0x303B0000, | ||
323 | + FSL_IMX7_SEMAPHOREn_SIZE = (4 * KiB), | ||
324 | + | ||
325 | + FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
326 | + | ||
327 | + FSL_IMX7_SRC_ADDR = 0x30390000, | ||
328 | + FSL_IMX7_SRC_SIZE = (4 * KiB), | ||
329 | + | ||
330 | + FSL_IMX7_CCM_ADDR = 0x30380000, | ||
331 | + | ||
332 | + FSL_IMX7_SNVS_HP_ADDR = 0x30370000, | ||
333 | + | ||
334 | + FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
335 | + | ||
336 | + FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
337 | + FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
338 | + | ||
339 | + FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
340 | + FSL_IMX7_IOMUXC_GPR_SIZE = (4 * KiB), | ||
341 | + | ||
342 | + FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
343 | + FSL_IMX7_IOMUXC_SIZE = (4 * KiB), | ||
344 | + | ||
345 | + FSL_IMX7_KPP_ADDR = 0x30320000, | ||
346 | + FSL_IMX7_KPP_SIZE = (4 * KiB), | ||
347 | + | ||
348 | + FSL_IMX7_ROMCP_ADDR = 0x30310000, | ||
349 | + FSL_IMX7_ROMCP_SIZE = (4 * KiB), | ||
350 | + | ||
351 | + FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
352 | + FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
353 | + FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
354 | + FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
355 | + | ||
356 | + FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
357 | + FSL_IMX7_IOMUXC_LPSR_SIZE = (4 * KiB), | ||
358 | + | ||
359 | + FSL_IMX7_WDOG4_ADDR = 0x302B0000, | ||
360 | + FSL_IMX7_WDOG3_ADDR = 0x302A0000, | ||
361 | + FSL_IMX7_WDOG2_ADDR = 0x30290000, | ||
362 | + FSL_IMX7_WDOG1_ADDR = 0x30280000, | ||
363 | + | ||
364 | + FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, | ||
365 | + | ||
366 | + FSL_IMX7_GPIO7_ADDR = 0x30260000, | ||
367 | + FSL_IMX7_GPIO6_ADDR = 0x30250000, | ||
368 | + FSL_IMX7_GPIO5_ADDR = 0x30240000, | ||
369 | + FSL_IMX7_GPIO4_ADDR = 0x30230000, | ||
370 | + FSL_IMX7_GPIO3_ADDR = 0x30220000, | ||
371 | + FSL_IMX7_GPIO2_ADDR = 0x30210000, | ||
372 | + FSL_IMX7_GPIO1_ADDR = 0x30200000, | ||
373 | + | ||
374 | + FSL_IMX7_AIPS1_CONF_ADDR = 0x301F0000, | ||
375 | + FSL_IMX7_AIPS1_CONF_SIZE = (64 * KiB), | ||
376 | |||
377 | - FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
378 | FSL_IMX7_A7MPCORE_DAP_ADDR = 0x30000000, | ||
379 | + FSL_IMX7_A7MPCORE_DAP_SIZE = (1 * MiB), | ||
380 | |||
381 | - FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
382 | - FSL_IMX7_PCIE_REG_SIZE = 16 * 1024, | ||
383 | + /* AIPS-1 End */ | ||
384 | |||
385 | - FSL_IMX7_GPR_ADDR = 0x30340000, | ||
386 | + FSL_IMX7_EIM_CS0_ADDR = 0x28000000, | ||
387 | + FSL_IMX7_EIM_CS0_SIZE = (128 * MiB), | ||
388 | |||
389 | - FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
390 | - FSL_IMX7_DMA_APBH_SIZE = 0x2000, | ||
391 | + FSL_IMX7_OCRAM_PXP_ADDR = 0x00940000, | ||
392 | + FSL_IMX7_OCRAM_PXP_SIZE = (32 * KiB), | ||
393 | + | ||
394 | + FSL_IMX7_OCRAM_EPDC_ADDR = 0x00920000, | ||
395 | + FSL_IMX7_OCRAM_EPDC_SIZE = (128 * KiB), | ||
396 | + | ||
397 | + FSL_IMX7_OCRAM_MEM_ADDR = 0x00900000, | ||
398 | + FSL_IMX7_OCRAM_MEM_SIZE = (128 * KiB), | ||
399 | + | ||
400 | + FSL_IMX7_TCMU_ADDR = 0x00800000, | ||
401 | + FSL_IMX7_TCMU_SIZE = (32 * KiB), | ||
402 | + | ||
403 | + FSL_IMX7_TCML_ADDR = 0x007F8000, | ||
404 | + FSL_IMX7_TCML_SIZE = (32 * KiB), | ||
405 | + | ||
406 | + FSL_IMX7_OCRAM_S_ADDR = 0x00180000, | ||
407 | + FSL_IMX7_OCRAM_S_SIZE = (32 * KiB), | ||
408 | + | ||
409 | + FSL_IMX7_CAAM_MEM_ADDR = 0x00100000, | ||
410 | + FSL_IMX7_CAAM_MEM_SIZE = (32 * KiB), | ||
411 | + | ||
412 | + FSL_IMX7_ROM_ADDR = 0x00000000, | ||
413 | + FSL_IMX7_ROM_SIZE = (96 * KiB), | ||
414 | }; | ||
415 | |||
416 | enum FslIMX7IRQs { | ||
417 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
418 | index XXXXXXX..XXXXXXX 100644 | ||
419 | --- a/hw/arm/fsl-imx7.c | ||
420 | +++ b/hw/arm/fsl-imx7.c | ||
421 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
422 | char name[NAME_SIZE]; | ||
423 | int i; | ||
424 | |||
425 | + /* | ||
426 | + * CPUs | ||
427 | + */ | ||
428 | for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) { | ||
429 | snprintf(name, NAME_SIZE, "cpu%d", i); | ||
430 | object_initialize_child(obj, name, &s->cpu[i], | ||
431 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
432 | TYPE_A15MPCORE_PRIV); | ||
433 | |||
434 | /* | ||
435 | - * GPIOs 1 to 7 | ||
436 | + * GPIOs | ||
437 | */ | ||
438 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
439 | snprintf(name, NAME_SIZE, "gpio%d", i); | ||
440 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
441 | } | ||
442 | |||
443 | /* | ||
444 | - * GPT1, 2, 3, 4 | ||
445 | + * GPTs | ||
446 | */ | ||
447 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { | ||
448 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
449 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
450 | */ | ||
451 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); | ||
452 | |||
453 | + /* | ||
454 | + * ECSPIs | ||
455 | + */ | ||
456 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { | ||
457 | snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
458 | object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI); | ||
459 | } | ||
460 | |||
461 | - | ||
462 | + /* | ||
463 | + * I2Cs | ||
464 | + */ | ||
465 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
466 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
467 | object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C); | ||
468 | } | ||
469 | |||
470 | /* | ||
471 | - * UART | ||
472 | + * UARTs | ||
473 | */ | ||
474 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
475 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
476 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
477 | } | ||
478 | |||
479 | /* | ||
480 | - * Ethernet | ||
481 | + * Ethernets | ||
482 | */ | ||
483 | for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { | ||
484 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
485 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
486 | } | ||
487 | |||
488 | /* | ||
489 | - * SDHCI | ||
490 | + * SDHCIs | ||
491 | */ | ||
492 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
493 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
494 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
495 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
496 | |||
497 | /* | ||
498 | - * Watchdog | ||
499 | + * Watchdogs | ||
500 | */ | ||
501 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
502 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
503 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
504 | */ | ||
505 | object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); | ||
506 | |||
507 | + /* | ||
508 | + * PCIE | ||
509 | + */ | ||
510 | object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST); | ||
511 | |||
512 | + /* | ||
513 | + * USBs | ||
514 | + */ | ||
515 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
516 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
517 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
518 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
519 | return; | ||
520 | } | ||
521 | |||
522 | + /* | ||
523 | + * CPUs | ||
524 | + */ | ||
525 | for (i = 0; i < smp_cpus; i++) { | ||
526 | o = OBJECT(&s->cpu[i]); | ||
527 | |||
528 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
529 | * A7MPCORE DAP | ||
530 | */ | ||
531 | create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR, | ||
532 | - 0x100000); | ||
533 | + FSL_IMX7_A7MPCORE_DAP_SIZE); | ||
534 | |||
535 | /* | ||
536 | - * GPT1, 2, 3, 4 | ||
537 | + * GPTs | ||
538 | */ | ||
539 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { | ||
540 | static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = { | ||
541 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
542 | FSL_IMX7_GPTn_IRQ[i])); | ||
543 | } | ||
544 | |||
545 | + /* | ||
546 | + * GPIOs | ||
547 | + */ | ||
548 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
549 | static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = { | ||
550 | FSL_IMX7_GPIO1_ADDR, | ||
551 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
552 | /* | ||
553 | * IOMUXC and IOMUXC_LPSR | ||
554 | */ | ||
555 | - for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) { | ||
556 | - static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = { | ||
557 | - FSL_IMX7_IOMUXC_ADDR, | ||
558 | - FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
559 | - }; | ||
560 | - | ||
561 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
562 | - create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i], | ||
563 | - FSL_IMX7_IOMUXCn_SIZE); | ||
564 | - } | ||
565 | + create_unimplemented_device("iomuxc", FSL_IMX7_IOMUXC_ADDR, | ||
566 | + FSL_IMX7_IOMUXC_SIZE); | ||
567 | + create_unimplemented_device("iomuxc_lspr", FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
568 | + FSL_IMX7_IOMUXC_LPSR_SIZE); | ||
569 | |||
570 | /* | ||
571 | * CCM | ||
572 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
573 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); | ||
574 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR); | ||
575 | |||
576 | - /* Initialize all ECSPI */ | ||
577 | + /* | ||
578 | + * ECSPIs | ||
579 | + */ | ||
580 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { | ||
581 | static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = { | ||
582 | FSL_IMX7_ECSPI1_ADDR, | ||
583 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
584 | FSL_IMX7_SPIn_IRQ[i])); | ||
585 | } | ||
586 | |||
587 | + /* | ||
588 | + * I2Cs | ||
589 | + */ | ||
590 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
591 | static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = { | ||
592 | FSL_IMX7_I2C1_ADDR, | ||
593 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
594 | } | ||
595 | |||
596 | /* | ||
597 | - * UART | ||
598 | + * UARTs | ||
599 | */ | ||
600 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
601 | static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = { | ||
602 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
603 | } | ||
604 | |||
605 | /* | ||
606 | - * Ethernet | ||
607 | + * Ethernets | ||
608 | * | ||
609 | * We must use two loops since phy_connected affects the other interface | ||
610 | * and we have to set all properties before calling sysbus_realize(). | ||
611 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
612 | } | ||
613 | |||
614 | /* | ||
615 | - * USDHC | ||
616 | + * USDHCs | ||
617 | */ | ||
618 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
619 | static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = { | ||
620 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
621 | * SNVS | ||
622 | */ | ||
623 | sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort); | ||
624 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR); | ||
625 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_HP_ADDR); | ||
626 | |||
627 | /* | ||
628 | * SRC | ||
629 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
630 | create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | ||
631 | |||
632 | /* | ||
633 | - * Watchdog | ||
634 | + * Watchdogs | ||
635 | */ | ||
636 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
637 | static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = { | ||
638 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
639 | create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE); | ||
640 | |||
641 | /* | ||
642 | - * PWM | ||
643 | + * PWMs | ||
644 | */ | ||
645 | - create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE); | ||
646 | - create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE); | ||
647 | - create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE); | ||
648 | - create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE); | ||
649 | + for (i = 0; i < FSL_IMX7_NUM_PWMS; i++) { | ||
650 | + static const hwaddr FSL_IMX7_PWMn_ADDR[FSL_IMX7_NUM_PWMS] = { | ||
651 | + FSL_IMX7_PWM1_ADDR, | ||
652 | + FSL_IMX7_PWM2_ADDR, | ||
653 | + FSL_IMX7_PWM3_ADDR, | ||
654 | + FSL_IMX7_PWM4_ADDR, | ||
655 | + }; | ||
656 | + | ||
657 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
658 | + create_unimplemented_device(name, FSL_IMX7_PWMn_ADDR[i], | ||
659 | + FSL_IMX7_PWMn_SIZE); | ||
660 | + } | ||
661 | |||
662 | /* | ||
663 | - * CAN | ||
664 | + * CANs | ||
665 | */ | ||
666 | - create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); | ||
667 | - create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); | ||
668 | + for (i = 0; i < FSL_IMX7_NUM_CANS; i++) { | ||
669 | + static const hwaddr FSL_IMX7_CANn_ADDR[FSL_IMX7_NUM_CANS] = { | ||
670 | + FSL_IMX7_CAN1_ADDR, | ||
671 | + FSL_IMX7_CAN2_ADDR, | ||
672 | + }; | ||
673 | + | ||
674 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
675 | + create_unimplemented_device(name, FSL_IMX7_CANn_ADDR[i], | ||
676 | + FSL_IMX7_CANn_SIZE); | ||
677 | + } | ||
678 | |||
679 | /* | ||
680 | - * SAI (Audio SSI (Synchronous Serial Interface)) | ||
681 | + * SAIs (Audio SSI (Synchronous Serial Interface)) | ||
682 | */ | ||
683 | - create_unimplemented_device("sai1", FSL_IMX7_SAI1_ADDR, FSL_IMX7_SAIn_SIZE); | ||
684 | - create_unimplemented_device("sai2", FSL_IMX7_SAI2_ADDR, FSL_IMX7_SAIn_SIZE); | ||
685 | - create_unimplemented_device("sai2", FSL_IMX7_SAI3_ADDR, FSL_IMX7_SAIn_SIZE); | ||
686 | + for (i = 0; i < FSL_IMX7_NUM_SAIS; i++) { | ||
687 | + static const hwaddr FSL_IMX7_SAIn_ADDR[FSL_IMX7_NUM_SAIS] = { | ||
688 | + FSL_IMX7_SAI1_ADDR, | ||
689 | + FSL_IMX7_SAI2_ADDR, | ||
690 | + FSL_IMX7_SAI3_ADDR, | ||
691 | + }; | ||
692 | + | ||
693 | + snprintf(name, NAME_SIZE, "sai%d", i); | ||
694 | + create_unimplemented_device(name, FSL_IMX7_SAIn_ADDR[i], | ||
695 | + FSL_IMX7_SAIn_SIZE); | ||
696 | + } | ||
697 | |||
698 | /* | ||
699 | * OCOTP | ||
700 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
701 | create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR, | ||
702 | FSL_IMX7_OCOTP_SIZE); | ||
703 | |||
704 | + /* | ||
705 | + * GPR | ||
706 | + */ | ||
707 | sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | ||
708 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR); | ||
709 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_IOMUXC_GPR_ADDR); | ||
710 | |||
711 | + /* | ||
712 | + * PCIE | ||
713 | + */ | ||
714 | sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort); | ||
715 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); | ||
716 | |||
717 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
718 | irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); | ||
719 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); | ||
720 | |||
721 | - | ||
722 | + /* | ||
723 | + * USBs | ||
724 | + */ | ||
725 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
726 | static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = { | ||
727 | FSL_IMX7_USBMISC1_ADDR, | ||
728 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
729 | */ | ||
730 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, | ||
731 | FSL_IMX7_PCIE_PHY_SIZE); | ||
732 | + | ||
47 | } | 733 | } |
48 | 734 | ||
49 | +static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | 735 | static Property fsl_imx7_properties[] = { |
50 | + void *opaque, Error **errp) | ||
51 | +{ | ||
52 | + PCA9552State *s = PCA9552(obj); | ||
53 | + int led, rc, reg; | ||
54 | + uint8_t state; | ||
55 | + | ||
56 | + rc = sscanf(name, "led%2d", &led); | ||
57 | + if (rc != 1) { | ||
58 | + error_setg(errp, "%s: error reading %s", __func__, name); | ||
59 | + return; | ||
60 | + } | ||
61 | + if (led < 0 || led > s->nr_leds) { | ||
62 | + error_setg(errp, "%s invalid led %s", __func__, name); | ||
63 | + return; | ||
64 | + } | ||
65 | + /* | ||
66 | + * Get the LSx register as the qom interface should expose the device | ||
67 | + * state, not the modeled 'input line' behaviour which would come from | ||
68 | + * reading the INPUTx reg | ||
69 | + */ | ||
70 | + reg = PCA9552_LS0 + led / 4; | ||
71 | + state = (pca9552_read(s, reg) >> (led % 8)) & 0x3; | ||
72 | + visit_type_str(v, name, (char **)&led_state[state], errp); | ||
73 | +} | ||
74 | + | ||
75 | +/* | ||
76 | + * Return an LED selector register value based on an existing one, with | ||
77 | + * the appropriate 2-bit state value set for the given LED number (0-3). | ||
78 | + */ | ||
79 | +static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state) | ||
80 | +{ | ||
81 | + return (oldval & (~(0x3 << (led_num << 1)))) | | ||
82 | + ((state & 0x3) << (led_num << 1)); | ||
83 | +} | ||
84 | + | ||
85 | +static void pca9552_set_led(Object *obj, Visitor *v, const char *name, | ||
86 | + void *opaque, Error **errp) | ||
87 | +{ | ||
88 | + PCA9552State *s = PCA9552(obj); | ||
89 | + Error *local_err = NULL; | ||
90 | + int led, rc, reg, val; | ||
91 | + uint8_t state; | ||
92 | + char *state_str; | ||
93 | + | ||
94 | + visit_type_str(v, name, &state_str, &local_err); | ||
95 | + if (local_err) { | ||
96 | + error_propagate(errp, local_err); | ||
97 | + return; | ||
98 | + } | ||
99 | + rc = sscanf(name, "led%2d", &led); | ||
100 | + if (rc != 1) { | ||
101 | + error_setg(errp, "%s: error reading %s", __func__, name); | ||
102 | + return; | ||
103 | + } | ||
104 | + if (led < 0 || led > s->nr_leds) { | ||
105 | + error_setg(errp, "%s invalid led %s", __func__, name); | ||
106 | + return; | ||
107 | + } | ||
108 | + | ||
109 | + for (state = 0; state < ARRAY_SIZE(led_state); state++) { | ||
110 | + if (!strcmp(state_str, led_state[state])) { | ||
111 | + break; | ||
112 | + } | ||
113 | + } | ||
114 | + if (state >= ARRAY_SIZE(led_state)) { | ||
115 | + error_setg(errp, "%s invalid led state %s", __func__, state_str); | ||
116 | + return; | ||
117 | + } | ||
118 | + | ||
119 | + reg = PCA9552_LS0 + led / 4; | ||
120 | + val = pca9552_read(s, reg); | ||
121 | + val = pca955x_ledsel(val, led % 4, state); | ||
122 | + pca9552_write(s, reg, val); | ||
123 | +} | ||
124 | + | ||
125 | static const VMStateDescription pca9552_vmstate = { | ||
126 | .name = "PCA9552", | ||
127 | .version_id = 0, | ||
128 | @@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev) | ||
129 | static void pca9552_initfn(Object *obj) | ||
130 | { | ||
131 | PCA9552State *s = PCA9552(obj); | ||
132 | + int led; | ||
133 | |||
134 | /* If support for the other PCA955X devices are implemented, these | ||
135 | * constant values might be part of class structure describing the | ||
136 | @@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj) | ||
137 | */ | ||
138 | s->max_reg = PCA9552_LS3; | ||
139 | s->nr_leds = 16; | ||
140 | + | ||
141 | + for (led = 0; led < s->nr_leds; led++) { | ||
142 | + char *name; | ||
143 | + | ||
144 | + name = g_strdup_printf("led%d", led); | ||
145 | + object_property_add(obj, name, "bool", pca9552_get_led, pca9552_set_led, | ||
146 | + NULL, NULL, NULL); | ||
147 | + g_free(name); | ||
148 | + } | ||
149 | } | ||
150 | |||
151 | static void pca9552_class_init(ObjectClass *klass, void *data) | ||
152 | -- | 736 | -- |
153 | 2.20.1 | 737 | 2.34.1 |
154 | |||
155 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | This commit adds support of Resettable interface to buses and devices: | 3 | * Add TZASC as unimplemented device. |
4 | + ResettableState structure is added in the Bus/Device state | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | + Resettable methods are implemented. | 5 | * Add CSU as unimplemented device. |
6 | + device/bus_is_in_reset function defined | 6 | - Allow bare metal application to access this (unimplemented) device |
7 | * Add various memory segments | ||
8 | - OCRAM | ||
9 | - OCRAM EPDC | ||
10 | - OCRAM PXP | ||
11 | - OCRAM S | ||
12 | - ROM | ||
13 | - CAAM | ||
7 | 14 | ||
8 | This commit allows to transition the objects to the new | 15 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
9 | multi-phase interface without changing the reset behavior at all. | 16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Object single reset method can be split into the 3 different phases | 17 | Message-id: f887a3483996ba06d40bd62ffdfb0ecf68621987.1692964892.git.jcd@tribudubois.net |
11 | but the 3 phases are still executed in a row for a given object. | ||
12 | From the qdev/qbus reset api point of view, nothing is changed. | ||
13 | qdev_reset_all() and qbus_reset_all() are not modified as well as | ||
14 | device_legacy_reset(). | ||
15 | |||
16 | Transition of an object must be done from parent class to child class. | ||
17 | Care has been taken to allow the transition of a parent class | ||
18 | without requiring the child classes to be transitioned at the same | ||
19 | time. Note that SysBus and SysBusDevice class do not need any transition | ||
20 | because they do not override the legacy reset method. | ||
21 | |||
22 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
26 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
27 | Message-id: 20200123132823.1117486-5-damien.hedde@greensocs.com | ||
28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
29 | --- | 19 | --- |
30 | tests/Makefile.include | 1 + | 20 | include/hw/arm/fsl-imx7.h | 7 +++++ |
31 | include/hw/qdev-core.h | 27 ++++++++++++ | 21 | hw/arm/fsl-imx7.c | 63 +++++++++++++++++++++++++++++++++++++++ |
32 | hw/core/bus.c | 97 ++++++++++++++++++++++++++++++++++++++++++ | 22 | 2 files changed, 70 insertions(+) |
33 | hw/core/qdev.c | 93 ++++++++++++++++++++++++++++++++++++++++ | ||
34 | 4 files changed, 218 insertions(+) | ||
35 | 23 | ||
36 | diff --git a/tests/Makefile.include b/tests/Makefile.include | 24 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
37 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/tests/Makefile.include | 26 | --- a/include/hw/arm/fsl-imx7.h |
39 | +++ b/tests/Makefile.include | 27 | +++ b/include/hw/arm/fsl-imx7.h |
40 | @@ -XXX,XX +XXX,XX @@ tests/fp/%: | 28 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
41 | tests/test-qdev-global-props$(EXESUF): tests/test-qdev-global-props.o \ | 29 | IMX7GPRState gpr; |
42 | hw/core/qdev.o hw/core/qdev-properties.o hw/core/hotplug.o\ | 30 | ChipideaState usb[FSL_IMX7_NUM_USBS]; |
43 | hw/core/bus.o \ | 31 | DesignwarePCIEHost pcie; |
44 | + hw/core/resettable.o \ | 32 | + MemoryRegion rom; |
45 | hw/core/irq.o \ | 33 | + MemoryRegion caam; |
46 | hw/core/fw-path-provider.o \ | 34 | + MemoryRegion ocram; |
47 | hw/core/reset.o \ | 35 | + MemoryRegion ocram_epdc; |
48 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | 36 | + MemoryRegion ocram_pxp; |
37 | + MemoryRegion ocram_s; | ||
38 | + | ||
39 | uint32_t phy_num[FSL_IMX7_NUM_ETHS]; | ||
40 | bool phy_connected[FSL_IMX7_NUM_ETHS]; | ||
41 | }; | ||
42 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
50 | --- a/include/hw/qdev-core.h | 44 | --- a/hw/arm/fsl-imx7.c |
51 | +++ b/include/hw/qdev-core.h | 45 | +++ b/hw/arm/fsl-imx7.c |
52 | @@ -XXX,XX +XXX,XX @@ | 46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) |
53 | #include "qemu/bitmap.h" | 47 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, |
54 | #include "qom/object.h" | 48 | FSL_IMX7_PCIE_PHY_SIZE); |
55 | #include "hw/hotplug.h" | 49 | |
56 | +#include "hw/resettable.h" | ||
57 | |||
58 | enum { | ||
59 | DEV_NVECTORS_UNSPECIFIED = -1, | ||
60 | @@ -XXX,XX +XXX,XX @@ typedef struct DeviceClass { | ||
61 | bool hotpluggable; | ||
62 | |||
63 | /* callbacks */ | ||
64 | + /* | 50 | + /* |
65 | + * Reset method here is deprecated and replaced by methods in the | 51 | + * CSU |
66 | + * resettable class interface to implement a multi-phase reset. | ||
67 | + * TODO: remove once every reset callback is unused | ||
68 | + */ | 52 | + */ |
69 | DeviceReset reset; | 53 | + create_unimplemented_device("csu", FSL_IMX7_CSU_ADDR, |
70 | DeviceRealize realize; | 54 | + FSL_IMX7_CSU_SIZE); |
71 | DeviceUnrealize unrealize; | ||
72 | @@ -XXX,XX +XXX,XX @@ struct NamedGPIOList { | ||
73 | /** | ||
74 | * DeviceState: | ||
75 | * @realized: Indicates whether the device has been fully constructed. | ||
76 | + * @reset: ResettableState for the device; handled by Resettable interface. | ||
77 | * | ||
78 | * This structure should not be accessed directly. We declare it here | ||
79 | * so that it can be embedded in individual device state structures. | ||
80 | @@ -XXX,XX +XXX,XX @@ struct DeviceState { | ||
81 | int num_child_bus; | ||
82 | int instance_id_alias; | ||
83 | int alias_required_for_version; | ||
84 | + ResettableState reset; | ||
85 | }; | ||
86 | |||
87 | struct DeviceListener { | ||
88 | @@ -XXX,XX +XXX,XX @@ typedef struct BusChild { | ||
89 | /** | ||
90 | * BusState: | ||
91 | * @hotplug_handler: link to a hotplug handler associated with bus. | ||
92 | + * @reset: ResettableState for the bus; handled by Resettable interface. | ||
93 | */ | ||
94 | struct BusState { | ||
95 | Object obj; | ||
96 | @@ -XXX,XX +XXX,XX @@ struct BusState { | ||
97 | int num_children; | ||
98 | QTAILQ_HEAD(, BusChild) children; | ||
99 | QLIST_ENTRY(BusState) sibling; | ||
100 | + ResettableState reset; | ||
101 | }; | ||
102 | |||
103 | /** | ||
104 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque); | ||
105 | void qbus_reset_all(BusState *bus); | ||
106 | void qbus_reset_all_fn(void *opaque); | ||
107 | |||
108 | +/** | ||
109 | + * device_is_in_reset: | ||
110 | + * Return true if the device @dev is currently being reset. | ||
111 | + */ | ||
112 | +bool device_is_in_reset(DeviceState *dev); | ||
113 | + | ||
114 | +/** | ||
115 | + * bus_is_in_reset: | ||
116 | + * Return true if the bus @bus is currently being reset. | ||
117 | + */ | ||
118 | +bool bus_is_in_reset(BusState *bus); | ||
119 | + | ||
120 | /* This should go away once we get rid of the NULL bus hack */ | ||
121 | BusState *sysbus_get_default(void); | ||
122 | |||
123 | @@ -XXX,XX +XXX,XX @@ void device_legacy_reset(DeviceState *dev); | ||
124 | |||
125 | void device_class_set_props(DeviceClass *dc, Property *props); | ||
126 | |||
127 | +/** | ||
128 | + * device_class_set_parent_reset: | ||
129 | + * TODO: remove the function when DeviceClass's reset method | ||
130 | + * is not used anymore. | ||
131 | + */ | ||
132 | void device_class_set_parent_reset(DeviceClass *dc, | ||
133 | DeviceReset dev_reset, | ||
134 | DeviceReset *parent_reset); | ||
135 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/hw/core/bus.c | ||
138 | +++ b/hw/core/bus.c | ||
139 | @@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus, | ||
140 | return 0; | ||
141 | } | ||
142 | |||
143 | +bool bus_is_in_reset(BusState *bus) | ||
144 | +{ | ||
145 | + return resettable_is_in_reset(OBJECT(bus)); | ||
146 | +} | ||
147 | + | ||
148 | +static ResettableState *bus_get_reset_state(Object *obj) | ||
149 | +{ | ||
150 | + BusState *bus = BUS(obj); | ||
151 | + return &bus->reset; | ||
152 | +} | ||
153 | + | ||
154 | +static void bus_reset_child_foreach(Object *obj, ResettableChildCallback cb, | ||
155 | + void *opaque, ResetType type) | ||
156 | +{ | ||
157 | + BusState *bus = BUS(obj); | ||
158 | + BusChild *kid; | ||
159 | + | ||
160 | + QTAILQ_FOREACH(kid, &bus->children, sibling) { | ||
161 | + cb(OBJECT(kid->child), opaque, type); | ||
162 | + } | ||
163 | +} | ||
164 | + | ||
165 | static void qbus_realize(BusState *bus, DeviceState *parent, const char *name) | ||
166 | { | ||
167 | const char *typename = object_get_typename(OBJECT(bus)); | ||
168 | @@ -XXX,XX +XXX,XX @@ static char *default_bus_get_fw_dev_path(DeviceState *dev) | ||
169 | return g_strdup(object_get_typename(OBJECT(dev))); | ||
170 | } | ||
171 | |||
172 | +/** | ||
173 | + * bus_phases_reset: | ||
174 | + * Transition reset method for buses to allow moving | ||
175 | + * smoothly from legacy reset method to multi-phases | ||
176 | + */ | ||
177 | +static void bus_phases_reset(BusState *bus) | ||
178 | +{ | ||
179 | + ResettableClass *rc = RESETTABLE_GET_CLASS(bus); | ||
180 | + | ||
181 | + if (rc->phases.enter) { | ||
182 | + rc->phases.enter(OBJECT(bus), RESET_TYPE_COLD); | ||
183 | + } | ||
184 | + if (rc->phases.hold) { | ||
185 | + rc->phases.hold(OBJECT(bus)); | ||
186 | + } | ||
187 | + if (rc->phases.exit) { | ||
188 | + rc->phases.exit(OBJECT(bus)); | ||
189 | + } | ||
190 | +} | ||
191 | + | ||
192 | +static void bus_transitional_reset(Object *obj) | ||
193 | +{ | ||
194 | + BusClass *bc = BUS_GET_CLASS(obj); | ||
195 | + | 55 | + |
196 | + /* | 56 | + /* |
197 | + * This will call either @bus_phases_reset (for multi-phases transitioned | 57 | + * TZASC |
198 | + * buses) or a bus's specific method for not-yet transitioned buses. | ||
199 | + * In both case, it does not reset children. | ||
200 | + */ | 58 | + */ |
201 | + if (bc->reset) { | 59 | + create_unimplemented_device("tzasc", FSL_IMX7_TZASC_ADDR, |
202 | + bc->reset(BUS(obj)); | 60 | + FSL_IMX7_TZASC_SIZE); |
203 | + } | ||
204 | +} | ||
205 | + | ||
206 | +/** | ||
207 | + * bus_get_transitional_reset: | ||
208 | + * check if the bus's class is ready for multi-phase | ||
209 | + */ | ||
210 | +static ResettableTrFunction bus_get_transitional_reset(Object *obj) | ||
211 | +{ | ||
212 | + BusClass *dc = BUS_GET_CLASS(obj); | ||
213 | + if (dc->reset != bus_phases_reset) { | ||
214 | + /* | ||
215 | + * dc->reset has been overridden by a subclass, | ||
216 | + * the bus is not ready for multi phase yet. | ||
217 | + */ | ||
218 | + return bus_transitional_reset; | ||
219 | + } | ||
220 | + return NULL; | ||
221 | +} | ||
222 | + | ||
223 | static void bus_class_init(ObjectClass *class, void *data) | ||
224 | { | ||
225 | BusClass *bc = BUS_CLASS(class); | ||
226 | + ResettableClass *rc = RESETTABLE_CLASS(class); | ||
227 | |||
228 | class->unparent = bus_unparent; | ||
229 | bc->get_fw_dev_path = default_bus_get_fw_dev_path; | ||
230 | + | ||
231 | + rc->get_state = bus_get_reset_state; | ||
232 | + rc->child_foreach = bus_reset_child_foreach; | ||
233 | + | 61 | + |
234 | + /* | 62 | + /* |
235 | + * @bus_phases_reset is put as the default reset method below, allowing | 63 | + * OCRAM memory |
236 | + * to do the multi-phase transition from base classes to leaf classes. It | ||
237 | + * allows a legacy-reset Bus class to extend a multi-phases-reset | ||
238 | + * Bus class for the following reason: | ||
239 | + * + If a base class B has been moved to multi-phase, then it does not | ||
240 | + * override this default reset method and may have defined phase methods. | ||
241 | + * + A child class C (extending class B) which uses | ||
242 | + * bus_class_set_parent_reset() (or similar means) to override the | ||
243 | + * reset method will still work as expected. @bus_phases_reset function | ||
244 | + * will be registered as the parent reset method and effectively call | ||
245 | + * parent reset phases. | ||
246 | + */ | 64 | + */ |
247 | + bc->reset = bus_phases_reset; | 65 | + memory_region_init_ram(&s->ocram, NULL, "imx7.ocram", |
248 | + rc->get_transitional_function = bus_get_transitional_reset; | 66 | + FSL_IMX7_OCRAM_MEM_SIZE, |
249 | } | 67 | + &error_abort); |
250 | 68 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_MEM_ADDR, | |
251 | static void qbus_finalize(Object *obj) | 69 | + &s->ocram); |
252 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo bus_info = { | ||
253 | .instance_init = qbus_initfn, | ||
254 | .instance_finalize = qbus_finalize, | ||
255 | .class_init = bus_class_init, | ||
256 | + .interfaces = (InterfaceInfo[]) { | ||
257 | + { TYPE_RESETTABLE_INTERFACE }, | ||
258 | + { } | ||
259 | + }, | ||
260 | }; | ||
261 | |||
262 | static void bus_register_types(void) | ||
263 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
264 | index XXXXXXX..XXXXXXX 100644 | ||
265 | --- a/hw/core/qdev.c | ||
266 | +++ b/hw/core/qdev.c | ||
267 | @@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque) | ||
268 | qbus_reset_all(bus); | ||
269 | } | ||
270 | |||
271 | +bool device_is_in_reset(DeviceState *dev) | ||
272 | +{ | ||
273 | + return resettable_is_in_reset(OBJECT(dev)); | ||
274 | +} | ||
275 | + | ||
276 | +static ResettableState *device_get_reset_state(Object *obj) | ||
277 | +{ | ||
278 | + DeviceState *dev = DEVICE(obj); | ||
279 | + return &dev->reset; | ||
280 | +} | ||
281 | + | ||
282 | +static void device_reset_child_foreach(Object *obj, ResettableChildCallback cb, | ||
283 | + void *opaque, ResetType type) | ||
284 | +{ | ||
285 | + DeviceState *dev = DEVICE(obj); | ||
286 | + BusState *bus; | ||
287 | + | ||
288 | + QLIST_FOREACH(bus, &dev->child_bus, sibling) { | ||
289 | + cb(OBJECT(bus), opaque, type); | ||
290 | + } | ||
291 | +} | ||
292 | + | ||
293 | /* can be used as ->unplug() callback for the simple cases */ | ||
294 | void qdev_simple_device_unplug_cb(HotplugHandler *hotplug_dev, | ||
295 | DeviceState *dev, Error **errp) | ||
296 | @@ -XXX,XX +XXX,XX @@ device_vmstate_if_get_id(VMStateIf *obj) | ||
297 | return qdev_get_dev_path(dev); | ||
298 | } | ||
299 | |||
300 | +/** | ||
301 | + * device_phases_reset: | ||
302 | + * Transition reset method for devices to allow moving | ||
303 | + * smoothly from legacy reset method to multi-phases | ||
304 | + */ | ||
305 | +static void device_phases_reset(DeviceState *dev) | ||
306 | +{ | ||
307 | + ResettableClass *rc = RESETTABLE_GET_CLASS(dev); | ||
308 | + | ||
309 | + if (rc->phases.enter) { | ||
310 | + rc->phases.enter(OBJECT(dev), RESET_TYPE_COLD); | ||
311 | + } | ||
312 | + if (rc->phases.hold) { | ||
313 | + rc->phases.hold(OBJECT(dev)); | ||
314 | + } | ||
315 | + if (rc->phases.exit) { | ||
316 | + rc->phases.exit(OBJECT(dev)); | ||
317 | + } | ||
318 | +} | ||
319 | + | ||
320 | +static void device_transitional_reset(Object *obj) | ||
321 | +{ | ||
322 | + DeviceClass *dc = DEVICE_GET_CLASS(obj); | ||
323 | + | 70 | + |
324 | + /* | 71 | + /* |
325 | + * This will call either @device_phases_reset (for multi-phases transitioned | 72 | + * OCRAM EPDC memory |
326 | + * devices) or a device's specific method for not-yet transitioned devices. | ||
327 | + * In both case, it does not reset children. | ||
328 | + */ | 73 | + */ |
329 | + if (dc->reset) { | 74 | + memory_region_init_ram(&s->ocram_epdc, NULL, "imx7.ocram_epdc", |
330 | + dc->reset(DEVICE(obj)); | 75 | + FSL_IMX7_OCRAM_EPDC_SIZE, |
331 | + } | 76 | + &error_abort); |
332 | +} | 77 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_EPDC_ADDR, |
333 | + | 78 | + &s->ocram_epdc); |
334 | +/** | ||
335 | + * device_get_transitional_reset: | ||
336 | + * check if the device's class is ready for multi-phase | ||
337 | + */ | ||
338 | +static ResettableTrFunction device_get_transitional_reset(Object *obj) | ||
339 | +{ | ||
340 | + DeviceClass *dc = DEVICE_GET_CLASS(obj); | ||
341 | + if (dc->reset != device_phases_reset) { | ||
342 | + /* | ||
343 | + * dc->reset has been overridden by a subclass, | ||
344 | + * the device is not ready for multi phase yet. | ||
345 | + */ | ||
346 | + return device_transitional_reset; | ||
347 | + } | ||
348 | + return NULL; | ||
349 | +} | ||
350 | + | ||
351 | static void device_class_init(ObjectClass *class, void *data) | ||
352 | { | ||
353 | DeviceClass *dc = DEVICE_CLASS(class); | ||
354 | VMStateIfClass *vc = VMSTATE_IF_CLASS(class); | ||
355 | + ResettableClass *rc = RESETTABLE_CLASS(class); | ||
356 | |||
357 | class->unparent = device_unparent; | ||
358 | |||
359 | @@ -XXX,XX +XXX,XX @@ static void device_class_init(ObjectClass *class, void *data) | ||
360 | dc->hotpluggable = true; | ||
361 | dc->user_creatable = true; | ||
362 | vc->get_id = device_vmstate_if_get_id; | ||
363 | + rc->get_state = device_get_reset_state; | ||
364 | + rc->child_foreach = device_reset_child_foreach; | ||
365 | + | 79 | + |
366 | + /* | 80 | + /* |
367 | + * @device_phases_reset is put as the default reset method below, allowing | 81 | + * OCRAM PXP memory |
368 | + * to do the multi-phase transition from base classes to leaf classes. It | ||
369 | + * allows a legacy-reset Device class to extend a multi-phases-reset | ||
370 | + * Device class for the following reason: | ||
371 | + * + If a base class B has been moved to multi-phase, then it does not | ||
372 | + * override this default reset method and may have defined phase methods. | ||
373 | + * + A child class C (extending class B) which uses | ||
374 | + * device_class_set_parent_reset() (or similar means) to override the | ||
375 | + * reset method will still work as expected. @device_phases_reset function | ||
376 | + * will be registered as the parent reset method and effectively call | ||
377 | + * parent reset phases. | ||
378 | + */ | 82 | + */ |
379 | + dc->reset = device_phases_reset; | 83 | + memory_region_init_ram(&s->ocram_pxp, NULL, "imx7.ocram_pxp", |
380 | + rc->get_transitional_function = device_get_transitional_reset; | 84 | + FSL_IMX7_OCRAM_PXP_SIZE, |
381 | 85 | + &error_abort); | |
382 | object_class_property_add_bool(class, "realized", | 86 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_PXP_ADDR, |
383 | device_get_realized, device_set_realized, | 87 | + &s->ocram_pxp); |
384 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo device_type_info = { | 88 | + |
385 | .class_size = sizeof(DeviceClass), | 89 | + /* |
386 | .interfaces = (InterfaceInfo[]) { | 90 | + * OCRAM_S memory |
387 | { TYPE_VMSTATE_IF }, | 91 | + */ |
388 | + { TYPE_RESETTABLE_INTERFACE }, | 92 | + memory_region_init_ram(&s->ocram_s, NULL, "imx7.ocram_s", |
389 | { } | 93 | + FSL_IMX7_OCRAM_S_SIZE, |
390 | } | 94 | + &error_abort); |
391 | }; | 95 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_S_ADDR, |
96 | + &s->ocram_s); | ||
97 | + | ||
98 | + /* | ||
99 | + * ROM memory | ||
100 | + */ | ||
101 | + memory_region_init_rom(&s->rom, OBJECT(dev), "imx7.rom", | ||
102 | + FSL_IMX7_ROM_SIZE, &error_abort); | ||
103 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_ROM_ADDR, | ||
104 | + &s->rom); | ||
105 | + | ||
106 | + /* | ||
107 | + * CAAM memory | ||
108 | + */ | ||
109 | + memory_region_init_rom(&s->caam, OBJECT(dev), "imx7.caam", | ||
110 | + FSL_IMX7_CAAM_MEM_SIZE, &error_abort); | ||
111 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_CAAM_MEM_ADDR, | ||
112 | + &s->caam); | ||
113 | } | ||
114 | |||
115 | static Property fsl_imx7_properties[] = { | ||
392 | -- | 116 | -- |
393 | 2.20.1 | 117 | 2.34.1 |
394 | 118 | ||
395 | 119 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | This commit defines an interface allowing multi-phase reset. This aims | 3 | The SRC device is normally used to start the secondary CPU. |
4 | to solve a problem of the actual single-phase reset (built in | 4 | |
5 | DeviceClass and BusClass): reset behavior is dependent on the order | 5 | When running Linux directly, QEMU is emulating a PSCI interface that UBOOT |
6 | in which reset handlers are called. In particular doing external | 6 | is installing at boot time and therefore the fact that the SRC device is |
7 | side-effect (like setting an qemu_irq) is problematic because receiving | 7 | unimplemented is hidden as Qemu respond directly to PSCI requets without |
8 | object may not be reset yet. | 8 | using the SRC device. |
9 | 9 | ||
10 | The Resettable interface divides the reset in 3 well defined phases. | 10 | But if you try to run a more bare metal application (maybe uboot itself), |
11 | To reset an object tree, all 1st phases are executed then all 2nd then | 11 | then it is not possible to start the secondary CPU as the SRC is an |
12 | all 3rd. See the comments in include/hw/resettable.h for a more complete | 12 | unimplemented device. |
13 | description. The interface defines 3 phases to let the future | 13 | |
14 | possibility of holding an object into reset for some time. | 14 | This patch adds the ability to start the secondary CPU through the SRC |
15 | 15 | device so that you can use this feature in bare metal applications. | |
16 | The qdev/qbus reset in DeviceClass and BusClass will be modified in | 16 | |
17 | following commits to use this interface. A mechanism is provided | 17 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
18 | to allow executing a transitional reset handler in place of the 2nd | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | phase which is executed in children-then-parent order inside a tree. | 19 | Message-id: ce9a0162defd2acee5dc7f8a674743de0cded569.1692964892.git.jcd@tribudubois.net |
20 | This will allow to transition devices and buses smoothly while | ||
21 | keeping the exact current qdev/qbus reset behavior for now. | ||
22 | |||
23 | Documentation will be added in a following commit. | ||
24 | |||
25 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
28 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
29 | Message-id: 20200123132823.1117486-4-damien.hedde@greensocs.com | ||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
31 | --- | 21 | --- |
32 | hw/core/Makefile.objs | 1 + | 22 | include/hw/arm/fsl-imx7.h | 3 +- |
33 | include/hw/resettable.h | 211 +++++++++++++++++++++++++++++++++++ | 23 | include/hw/misc/imx7_src.h | 66 +++++++++ |
34 | hw/core/resettable.c | 238 ++++++++++++++++++++++++++++++++++++++++ | 24 | hw/arm/fsl-imx7.c | 8 +- |
35 | hw/core/trace-events | 17 +++ | 25 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++++++ |
36 | 4 files changed, 467 insertions(+) | 26 | hw/misc/meson.build | 1 + |
37 | create mode 100644 include/hw/resettable.h | 27 | hw/misc/trace-events | 4 + |
38 | create mode 100644 hw/core/resettable.c | 28 | 6 files changed, 356 insertions(+), 2 deletions(-) |
39 | 29 | create mode 100644 include/hw/misc/imx7_src.h | |
40 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | 30 | create mode 100644 hw/misc/imx7_src.c |
31 | |||
32 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/core/Makefile.objs | 34 | --- a/include/hw/arm/fsl-imx7.h |
43 | +++ b/hw/core/Makefile.objs | 35 | +++ b/include/hw/arm/fsl-imx7.h |
44 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ |
45 | common-obj-y += qdev.o qdev-properties.o | 37 | #include "hw/misc/imx7_ccm.h" |
46 | common-obj-y += bus.o | 38 | #include "hw/misc/imx7_snvs.h" |
47 | common-obj-y += cpu.o | 39 | #include "hw/misc/imx7_gpr.h" |
48 | +common-obj-y += resettable.o | 40 | +#include "hw/misc/imx7_src.h" |
49 | common-obj-y += hotplug.o | 41 | #include "hw/watchdog/wdt_imx2.h" |
50 | common-obj-y += vmstate-if.o | 42 | #include "hw/gpio/imx_gpio.h" |
51 | # irq.o needed for qdev GPIO handling: | 43 | #include "hw/char/imx_serial.h" |
52 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | 44 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
45 | IMX7CCMState ccm; | ||
46 | IMX7AnalogState analog; | ||
47 | IMX7SNVSState snvs; | ||
48 | + IMX7SRCState src; | ||
49 | IMXGPCv2State gpcv2; | ||
50 | IMXSPIState spi[FSL_IMX7_NUM_ECSPIS]; | ||
51 | IMXI2CState i2c[FSL_IMX7_NUM_I2CS]; | ||
52 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
53 | FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
54 | |||
55 | FSL_IMX7_SRC_ADDR = 0x30390000, | ||
56 | - FSL_IMX7_SRC_SIZE = (4 * KiB), | ||
57 | |||
58 | FSL_IMX7_CCM_ADDR = 0x30380000, | ||
59 | |||
60 | diff --git a/include/hw/misc/imx7_src.h b/include/hw/misc/imx7_src.h | ||
53 | new file mode 100644 | 61 | new file mode 100644 |
54 | index XXXXXXX..XXXXXXX | 62 | index XXXXXXX..XXXXXXX |
55 | --- /dev/null | 63 | --- /dev/null |
56 | +++ b/include/hw/resettable.h | 64 | +++ b/include/hw/misc/imx7_src.h |
57 | @@ -XXX,XX +XXX,XX @@ | 65 | @@ -XXX,XX +XXX,XX @@ |
58 | +/* | 66 | +/* |
59 | + * Resettable interface header. | 67 | + * IMX7 System Reset Controller |
60 | + * | 68 | + * |
61 | + * Copyright (c) 2019 GreenSocs SAS | 69 | + * Copyright (C) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> |
62 | + * | ||
63 | + * Authors: | ||
64 | + * Damien Hedde | ||
65 | + * | 70 | + * |
66 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 71 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
67 | + * See the COPYING file in the top-level directory. | 72 | + * See the COPYING file in the top-level directory. |
68 | + */ | 73 | + */ |
69 | + | 74 | + |
70 | +#ifndef HW_RESETTABLE_H | 75 | +#ifndef IMX7_SRC_H |
71 | +#define HW_RESETTABLE_H | 76 | +#define IMX7_SRC_H |
72 | + | 77 | + |
78 | +#include "hw/sysbus.h" | ||
79 | +#include "qemu/bitops.h" | ||
73 | +#include "qom/object.h" | 80 | +#include "qom/object.h" |
74 | + | 81 | + |
75 | +#define TYPE_RESETTABLE_INTERFACE "resettable" | 82 | +#define SRC_SCR 0 |
76 | + | 83 | +#define SRC_A7RCR0 1 |
77 | +#define RESETTABLE_CLASS(class) \ | 84 | +#define SRC_A7RCR1 2 |
78 | + OBJECT_CLASS_CHECK(ResettableClass, (class), TYPE_RESETTABLE_INTERFACE) | 85 | +#define SRC_M4RCR 3 |
79 | + | 86 | +#define SRC_ERCR 5 |
80 | +#define RESETTABLE_GET_CLASS(obj) \ | 87 | +#define SRC_HSICPHY_RCR 7 |
81 | + OBJECT_GET_CLASS(ResettableClass, (obj), TYPE_RESETTABLE_INTERFACE) | 88 | +#define SRC_USBOPHY1_RCR 8 |
82 | + | 89 | +#define SRC_USBOPHY2_RCR 9 |
83 | +typedef struct ResettableState ResettableState; | 90 | +#define SRC_MPIPHY_RCR 10 |
84 | + | 91 | +#define SRC_PCIEPHY_RCR 11 |
85 | +/** | 92 | +#define SRC_SBMR1 22 |
86 | + * ResetType: | 93 | +#define SRC_SRSR 23 |
87 | + * Types of reset. | 94 | +#define SRC_SISR 26 |
88 | + * | 95 | +#define SRC_SIMR 27 |
89 | + * + Cold: reset resulting from a power cycle of the object. | 96 | +#define SRC_SBMR2 28 |
90 | + * | 97 | +#define SRC_GPR1 29 |
91 | + * TODO: Support has to be added to handle more types. In particular, | 98 | +#define SRC_GPR2 30 |
92 | + * ResettableState structure needs to be expanded. | 99 | +#define SRC_GPR3 31 |
93 | + */ | 100 | +#define SRC_GPR4 32 |
94 | +typedef enum ResetType { | 101 | +#define SRC_GPR5 33 |
95 | + RESET_TYPE_COLD, | 102 | +#define SRC_GPR6 34 |
96 | +} ResetType; | 103 | +#define SRC_GPR7 35 |
97 | + | 104 | +#define SRC_GPR8 36 |
98 | +/* | 105 | +#define SRC_GPR9 37 |
99 | + * ResettableClass: | 106 | +#define SRC_GPR10 38 |
100 | + * Interface for resettable objects. | 107 | +#define SRC_MAX 39 |
101 | + * | 108 | + |
102 | + * See docs/devel/reset.rst for more detailed information about how QEMU models | 109 | +/* SRC_A7SCR1 */ |
103 | + * reset. This whole API must only be used when holding the iothread mutex. | 110 | +#define R_CORE1_ENABLE_SHIFT 1 |
104 | + * | 111 | +#define R_CORE1_ENABLE_LENGTH 1 |
105 | + * All objects which can be reset must implement this interface; | 112 | +/* SRC_A7SCR0 */ |
106 | + * it is usually provided by a base class such as DeviceClass or BusClass. | 113 | +#define R_CORE1_RST_SHIFT 5 |
107 | + * Every Resettable object must maintain some state tracking the | 114 | +#define R_CORE1_RST_LENGTH 1 |
108 | + * progress of a reset operation by providing a ResettableState structure. | 115 | +#define R_CORE0_RST_SHIFT 4 |
109 | + * The functions defined in this module take care of updating the | 116 | +#define R_CORE0_RST_LENGTH 1 |
110 | + * state of the reset. | 117 | + |
111 | + * The base class implementation of the interface provides this | 118 | +#define TYPE_IMX7_SRC "imx7.src" |
112 | + * state and implements the associated method: get_state. | 119 | +OBJECT_DECLARE_SIMPLE_TYPE(IMX7SRCState, IMX7_SRC) |
113 | + * | 120 | + |
114 | + * Concrete object implementations (typically specific devices | 121 | +struct IMX7SRCState { |
115 | + * such as a UART model) should provide the functions | 122 | + /* <private> */ |
116 | + * for the phases.enter, phases.hold and phases.exit methods, which | 123 | + SysBusDevice parent_obj; |
117 | + * they can set in their class init function, either directly or | 124 | + |
118 | + * by calling resettable_class_set_parent_phases(). | 125 | + /* <public> */ |
119 | + * The phase methods are guaranteed to only only ever be called once | 126 | + MemoryRegion iomem; |
120 | + * for any reset event, in the order 'enter', 'hold', 'exit'. | 127 | + |
121 | + * An object will always move quickly from 'enter' to 'hold' | 128 | + uint32_t regs[SRC_MAX]; |
122 | + * but might remain in 'hold' for an arbitrary period of time | ||
123 | + * before eventually reset is deasserted and the 'exit' phase is called. | ||
124 | + * Object implementations should be prepared for functions handling | ||
125 | + * inbound connections from other devices (such as qemu_irq handler | ||
126 | + * functions) to be called at any point during reset after their | ||
127 | + * 'enter' method has been called. | ||
128 | + * | ||
129 | + * Users of a resettable object should not call these methods | ||
130 | + * directly, but instead use the function resettable_reset(). | ||
131 | + * | ||
132 | + * @phases.enter: This phase is called when the object enters reset. It | ||
133 | + * should reset local state of the object, but it must not do anything that | ||
134 | + * has a side-effect on other objects, such as raising or lowering a qemu_irq | ||
135 | + * line or reading or writing guest memory. It takes the reset's type as | ||
136 | + * argument. | ||
137 | + * | ||
138 | + * @phases.hold: This phase is called for entry into reset, once every object | ||
139 | + * in the system which is being reset has had its @phases.enter method called. | ||
140 | + * At this point devices can do actions that affect other objects. | ||
141 | + * | ||
142 | + * @phases.exit: This phase is called when the object leaves the reset state. | ||
143 | + * Actions affecting other objects are permitted. | ||
144 | + * | ||
145 | + * @get_state: Mandatory method which must return a pointer to a | ||
146 | + * ResettableState. | ||
147 | + * | ||
148 | + * @get_transitional_function: transitional method to handle Resettable objects | ||
149 | + * not yet fully moved to this interface. It will be removed as soon as it is | ||
150 | + * not needed anymore. This method is optional and may return a pointer to a | ||
151 | + * function to be used instead of the phases. If the method exists and returns | ||
152 | + * a non-NULL function pointer then that function is executed as a replacement | ||
153 | + * of the 'hold' phase method taking the object as argument. The two other phase | ||
154 | + * methods are not executed. | ||
155 | + * | ||
156 | + * @child_foreach: Executes a given callback on every Resettable child. Child | ||
157 | + * in this context means a child in the qbus tree, so the children of a qbus | ||
158 | + * are the devices on it, and the children of a device are all the buses it | ||
159 | + * owns. This is not the same as the QOM object hierarchy. The function takes | ||
160 | + * additional opaque and ResetType arguments which must be passed unmodified to | ||
161 | + * the callback. | ||
162 | + */ | ||
163 | +typedef void (*ResettableEnterPhase)(Object *obj, ResetType type); | ||
164 | +typedef void (*ResettableHoldPhase)(Object *obj); | ||
165 | +typedef void (*ResettableExitPhase)(Object *obj); | ||
166 | +typedef ResettableState * (*ResettableGetState)(Object *obj); | ||
167 | +typedef void (*ResettableTrFunction)(Object *obj); | ||
168 | +typedef ResettableTrFunction (*ResettableGetTrFunction)(Object *obj); | ||
169 | +typedef void (*ResettableChildCallback)(Object *, void *opaque, | ||
170 | + ResetType type); | ||
171 | +typedef void (*ResettableChildForeach)(Object *obj, | ||
172 | + ResettableChildCallback cb, | ||
173 | + void *opaque, ResetType type); | ||
174 | +typedef struct ResettablePhases { | ||
175 | + ResettableEnterPhase enter; | ||
176 | + ResettableHoldPhase hold; | ||
177 | + ResettableExitPhase exit; | ||
178 | +} ResettablePhases; | ||
179 | +typedef struct ResettableClass { | ||
180 | + InterfaceClass parent_class; | ||
181 | + | ||
182 | + /* Phase methods */ | ||
183 | + ResettablePhases phases; | ||
184 | + | ||
185 | + /* State access method */ | ||
186 | + ResettableGetState get_state; | ||
187 | + | ||
188 | + /* Transitional method for legacy reset compatibility */ | ||
189 | + ResettableGetTrFunction get_transitional_function; | ||
190 | + | ||
191 | + /* Hierarchy handling method */ | ||
192 | + ResettableChildForeach child_foreach; | ||
193 | +} ResettableClass; | ||
194 | + | ||
195 | +/** | ||
196 | + * ResettableState: | ||
197 | + * Structure holding reset related state. The fields should not be accessed | ||
198 | + * directly; the definition is here to allow further inclusion into other | ||
199 | + * objects. | ||
200 | + * | ||
201 | + * @count: Number of reset level the object is into. It is incremented when | ||
202 | + * the reset operation starts and decremented when it finishes. | ||
203 | + * @hold_phase_pending: flag which indicates that we need to invoke the 'hold' | ||
204 | + * phase handler for this object. | ||
205 | + * @exit_phase_in_progress: true if we are currently in the exit phase | ||
206 | + */ | ||
207 | +struct ResettableState { | ||
208 | + unsigned count; | ||
209 | + bool hold_phase_pending; | ||
210 | + bool exit_phase_in_progress; | ||
211 | +}; | 129 | +}; |
212 | + | 130 | + |
213 | +/** | 131 | +#endif /* IMX7_SRC_H */ |
214 | + * resettable_reset: | 132 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c |
215 | + * Trigger a reset on an object @obj of type @type. @obj must implement | 133 | index XXXXXXX..XXXXXXX 100644 |
216 | + * Resettable interface. | 134 | --- a/hw/arm/fsl-imx7.c |
217 | + * | 135 | +++ b/hw/arm/fsl-imx7.c |
218 | + * Calling this function is equivalent to calling @resettable_assert_reset() | 136 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) |
219 | + * then @resettable_release_reset(). | 137 | */ |
220 | + */ | 138 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); |
221 | +void resettable_reset(Object *obj, ResetType type); | 139 | |
222 | + | 140 | + /* |
223 | +/** | 141 | + * SRC |
224 | + * resettable_assert_reset: | 142 | + */ |
225 | + * Put an object @obj into reset. @obj must implement Resettable interface. | 143 | + object_initialize_child(obj, "src", &s->src, TYPE_IMX7_SRC); |
226 | + * | 144 | + |
227 | + * @resettable_release_reset() must eventually be called after this call. | 145 | /* |
228 | + * There must be one call to @resettable_release_reset() per call of | 146 | * ECSPIs |
229 | + * @resettable_assert_reset(), with the same type argument. | 147 | */ |
230 | + * | 148 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) |
231 | + * NOTE: Until support for migration is added, the @resettable_release_reset() | 149 | /* |
232 | + * must not be delayed. It must occur just after @resettable_assert_reset() so | 150 | * SRC |
233 | + * that migration cannot be triggered in between. Prefer using | 151 | */ |
234 | + * @resettable_reset() for now. | 152 | - create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); |
235 | + */ | 153 | + sysbus_realize(SYS_BUS_DEVICE(&s->src), &error_abort); |
236 | +void resettable_assert_reset(Object *obj, ResetType type); | 154 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX7_SRC_ADDR); |
237 | + | 155 | |
238 | +/** | 156 | /* |
239 | + * resettable_release_reset: | 157 | * Watchdogs |
240 | + * Release the object @obj from reset. @obj must implement Resettable interface. | 158 | diff --git a/hw/misc/imx7_src.c b/hw/misc/imx7_src.c |
241 | + * | ||
242 | + * See @resettable_assert_reset() description for details. | ||
243 | + */ | ||
244 | +void resettable_release_reset(Object *obj, ResetType type); | ||
245 | + | ||
246 | +/** | ||
247 | + * resettable_is_in_reset: | ||
248 | + * Return true if @obj is under reset. | ||
249 | + * | ||
250 | + * @obj must implement Resettable interface. | ||
251 | + */ | ||
252 | +bool resettable_is_in_reset(Object *obj); | ||
253 | + | ||
254 | +/** | ||
255 | + * resettable_class_set_parent_phases: | ||
256 | + * | ||
257 | + * Save @rc current reset phases into @parent_phases and override @rc phases | ||
258 | + * by the given new methods (@enter, @hold and @exit). | ||
259 | + * Each phase is overridden only if the new one is not NULL allowing to | ||
260 | + * override a subset of phases. | ||
261 | + */ | ||
262 | +void resettable_class_set_parent_phases(ResettableClass *rc, | ||
263 | + ResettableEnterPhase enter, | ||
264 | + ResettableHoldPhase hold, | ||
265 | + ResettableExitPhase exit, | ||
266 | + ResettablePhases *parent_phases); | ||
267 | + | ||
268 | +#endif | ||
269 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | ||
270 | new file mode 100644 | 159 | new file mode 100644 |
271 | index XXXXXXX..XXXXXXX | 160 | index XXXXXXX..XXXXXXX |
272 | --- /dev/null | 161 | --- /dev/null |
273 | +++ b/hw/core/resettable.c | 162 | +++ b/hw/misc/imx7_src.c |
274 | @@ -XXX,XX +XXX,XX @@ | 163 | @@ -XXX,XX +XXX,XX @@ |
275 | +/* | 164 | +/* |
276 | + * Resettable interface. | 165 | + * IMX7 System Reset Controller |
277 | + * | 166 | + * |
278 | + * Copyright (c) 2019 GreenSocs SAS | 167 | + * Copyright (c) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> |
279 | + * | ||
280 | + * Authors: | ||
281 | + * Damien Hedde | ||
282 | + * | 168 | + * |
283 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 169 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
284 | + * See the COPYING file in the top-level directory. | 170 | + * See the COPYING file in the top-level directory. |
171 | + * | ||
285 | + */ | 172 | + */ |
286 | + | 173 | + |
287 | +#include "qemu/osdep.h" | 174 | +#include "qemu/osdep.h" |
175 | +#include "hw/misc/imx7_src.h" | ||
176 | +#include "migration/vmstate.h" | ||
177 | +#include "qemu/bitops.h" | ||
178 | +#include "qemu/log.h" | ||
179 | +#include "qemu/main-loop.h" | ||
288 | +#include "qemu/module.h" | 180 | +#include "qemu/module.h" |
289 | +#include "hw/resettable.h" | 181 | +#include "target/arm/arm-powerctl.h" |
182 | +#include "hw/core/cpu.h" | ||
183 | +#include "hw/registerfields.h" | ||
184 | + | ||
290 | +#include "trace.h" | 185 | +#include "trace.h" |
291 | + | 186 | + |
292 | +/** | 187 | +static const char *imx7_src_reg_name(uint32_t reg) |
293 | + * resettable_phase_enter/hold/exit: | 188 | +{ |
294 | + * Function executing a phase recursively in a resettable object and its | 189 | + static char unknown[20]; |
295 | + * children. | 190 | + |
191 | + switch (reg) { | ||
192 | + case SRC_SCR: | ||
193 | + return "SRC_SCR"; | ||
194 | + case SRC_A7RCR0: | ||
195 | + return "SRC_A7RCR0"; | ||
196 | + case SRC_A7RCR1: | ||
197 | + return "SRC_A7RCR1"; | ||
198 | + case SRC_M4RCR: | ||
199 | + return "SRC_M4RCR"; | ||
200 | + case SRC_ERCR: | ||
201 | + return "SRC_ERCR"; | ||
202 | + case SRC_HSICPHY_RCR: | ||
203 | + return "SRC_HSICPHY_RCR"; | ||
204 | + case SRC_USBOPHY1_RCR: | ||
205 | + return "SRC_USBOPHY1_RCR"; | ||
206 | + case SRC_USBOPHY2_RCR: | ||
207 | + return "SRC_USBOPHY2_RCR"; | ||
208 | + case SRC_PCIEPHY_RCR: | ||
209 | + return "SRC_PCIEPHY_RCR"; | ||
210 | + case SRC_SBMR1: | ||
211 | + return "SRC_SBMR1"; | ||
212 | + case SRC_SRSR: | ||
213 | + return "SRC_SRSR"; | ||
214 | + case SRC_SISR: | ||
215 | + return "SRC_SISR"; | ||
216 | + case SRC_SIMR: | ||
217 | + return "SRC_SIMR"; | ||
218 | + case SRC_SBMR2: | ||
219 | + return "SRC_SBMR2"; | ||
220 | + case SRC_GPR1: | ||
221 | + return "SRC_GPR1"; | ||
222 | + case SRC_GPR2: | ||
223 | + return "SRC_GPR2"; | ||
224 | + case SRC_GPR3: | ||
225 | + return "SRC_GPR3"; | ||
226 | + case SRC_GPR4: | ||
227 | + return "SRC_GPR4"; | ||
228 | + case SRC_GPR5: | ||
229 | + return "SRC_GPR5"; | ||
230 | + case SRC_GPR6: | ||
231 | + return "SRC_GPR6"; | ||
232 | + case SRC_GPR7: | ||
233 | + return "SRC_GPR7"; | ||
234 | + case SRC_GPR8: | ||
235 | + return "SRC_GPR8"; | ||
236 | + case SRC_GPR9: | ||
237 | + return "SRC_GPR9"; | ||
238 | + case SRC_GPR10: | ||
239 | + return "SRC_GPR10"; | ||
240 | + default: | ||
241 | + sprintf(unknown, "%u ?", reg); | ||
242 | + return unknown; | ||
243 | + } | ||
244 | +} | ||
245 | + | ||
246 | +static const VMStateDescription vmstate_imx7_src = { | ||
247 | + .name = TYPE_IMX7_SRC, | ||
248 | + .version_id = 1, | ||
249 | + .minimum_version_id = 1, | ||
250 | + .fields = (VMStateField[]) { | ||
251 | + VMSTATE_UINT32_ARRAY(regs, IMX7SRCState, SRC_MAX), | ||
252 | + VMSTATE_END_OF_LIST() | ||
253 | + }, | ||
254 | +}; | ||
255 | + | ||
256 | +static void imx7_src_reset(DeviceState *dev) | ||
257 | +{ | ||
258 | + IMX7SRCState *s = IMX7_SRC(dev); | ||
259 | + | ||
260 | + memset(s->regs, 0, sizeof(s->regs)); | ||
261 | + | ||
262 | + /* Set reset values */ | ||
263 | + s->regs[SRC_SCR] = 0xA0; | ||
264 | + s->regs[SRC_SRSR] = 0x1; | ||
265 | + s->regs[SRC_SIMR] = 0x1F; | ||
266 | +} | ||
267 | + | ||
268 | +static uint64_t imx7_src_read(void *opaque, hwaddr offset, unsigned size) | ||
269 | +{ | ||
270 | + uint32_t value = 0; | ||
271 | + IMX7SRCState *s = (IMX7SRCState *)opaque; | ||
272 | + uint32_t index = offset >> 2; | ||
273 | + | ||
274 | + if (index < SRC_MAX) { | ||
275 | + value = s->regs[index]; | ||
276 | + } else { | ||
277 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
278 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); | ||
279 | + } | ||
280 | + | ||
281 | + trace_imx7_src_read(imx7_src_reg_name(index), value); | ||
282 | + | ||
283 | + return value; | ||
284 | +} | ||
285 | + | ||
286 | + | ||
287 | +/* | ||
288 | + * The reset is asynchronous so we need to defer clearing the reset | ||
289 | + * bit until the work is completed. | ||
296 | + */ | 290 | + */ |
297 | +static void resettable_phase_enter(Object *obj, void *opaque, ResetType type); | 291 | + |
298 | +static void resettable_phase_hold(Object *obj, void *opaque, ResetType type); | 292 | +struct SRCSCRResetInfo { |
299 | +static void resettable_phase_exit(Object *obj, void *opaque, ResetType type); | 293 | + IMX7SRCState *s; |
300 | + | 294 | + uint32_t reset_bit; |
301 | +/** | 295 | +}; |
302 | + * enter_phase_in_progress: | 296 | + |
303 | + * True if we are currently in reset enter phase. | 297 | +static void imx7_clear_reset_bit(CPUState *cpu, run_on_cpu_data data) |
304 | + * | 298 | +{ |
305 | + * Note: This flag is only used to guarantee (using asserts) that the reset | 299 | + struct SRCSCRResetInfo *ri = data.host_ptr; |
306 | + * API is used correctly. We can use a global variable because we rely on the | 300 | + IMX7SRCState *s = ri->s; |
307 | + * iothread mutex to ensure only one reset operation is in a progress at a | 301 | + |
308 | + * given time. | 302 | + assert(qemu_mutex_iothread_locked()); |
309 | + */ | 303 | + |
310 | +static bool enter_phase_in_progress; | 304 | + s->regs[SRC_A7RCR0] = deposit32(s->regs[SRC_A7RCR0], ri->reset_bit, 1, 0); |
311 | + | 305 | + |
312 | +void resettable_reset(Object *obj, ResetType type) | 306 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); |
313 | +{ | 307 | + |
314 | + trace_resettable_reset(obj, type); | 308 | + g_free(ri); |
315 | + resettable_assert_reset(obj, type); | 309 | +} |
316 | + resettable_release_reset(obj, type); | 310 | + |
317 | +} | 311 | +static void imx7_defer_clear_reset_bit(uint32_t cpuid, |
318 | + | 312 | + IMX7SRCState *s, |
319 | +void resettable_assert_reset(Object *obj, ResetType type) | 313 | + uint32_t reset_shift) |
320 | +{ | 314 | +{ |
321 | + /* TODO: change this assert when adding support for other reset types */ | 315 | + struct SRCSCRResetInfo *ri; |
322 | + assert(type == RESET_TYPE_COLD); | 316 | + CPUState *cpu = arm_get_cpu_by_id(cpuid); |
323 | + trace_resettable_reset_assert_begin(obj, type); | 317 | + |
324 | + assert(!enter_phase_in_progress); | 318 | + if (!cpu) { |
325 | + | 319 | + return; |
326 | + enter_phase_in_progress = true; | ||
327 | + resettable_phase_enter(obj, NULL, type); | ||
328 | + enter_phase_in_progress = false; | ||
329 | + | ||
330 | + resettable_phase_hold(obj, NULL, type); | ||
331 | + | ||
332 | + trace_resettable_reset_assert_end(obj); | ||
333 | +} | ||
334 | + | ||
335 | +void resettable_release_reset(Object *obj, ResetType type) | ||
336 | +{ | ||
337 | + /* TODO: change this assert when adding support for other reset types */ | ||
338 | + assert(type == RESET_TYPE_COLD); | ||
339 | + trace_resettable_reset_release_begin(obj, type); | ||
340 | + assert(!enter_phase_in_progress); | ||
341 | + | ||
342 | + resettable_phase_exit(obj, NULL, type); | ||
343 | + | ||
344 | + trace_resettable_reset_release_end(obj); | ||
345 | +} | ||
346 | + | ||
347 | +bool resettable_is_in_reset(Object *obj) | ||
348 | +{ | ||
349 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
350 | + ResettableState *s = rc->get_state(obj); | ||
351 | + | ||
352 | + return s->count > 0; | ||
353 | +} | ||
354 | + | ||
355 | +/** | ||
356 | + * resettable_child_foreach: | ||
357 | + * helper to avoid checking the existence of the method. | ||
358 | + */ | ||
359 | +static void resettable_child_foreach(ResettableClass *rc, Object *obj, | ||
360 | + ResettableChildCallback cb, | ||
361 | + void *opaque, ResetType type) | ||
362 | +{ | ||
363 | + if (rc->child_foreach) { | ||
364 | + rc->child_foreach(obj, cb, opaque, type); | ||
365 | + } | 320 | + } |
366 | +} | 321 | + |
367 | + | 322 | + ri = g_new(struct SRCSCRResetInfo, 1); |
368 | +/** | 323 | + ri->s = s; |
369 | + * resettable_get_tr_func: | 324 | + ri->reset_bit = reset_shift; |
370 | + * helper to fetch transitional reset callback if any. | 325 | + |
371 | + */ | 326 | + async_run_on_cpu(cpu, imx7_clear_reset_bit, RUN_ON_CPU_HOST_PTR(ri)); |
372 | +static ResettableTrFunction resettable_get_tr_func(ResettableClass *rc, | 327 | +} |
373 | + Object *obj) | 328 | + |
374 | +{ | 329 | + |
375 | + ResettableTrFunction tr_func = NULL; | 330 | +static void imx7_src_write(void *opaque, hwaddr offset, uint64_t value, |
376 | + if (rc->get_transitional_function) { | 331 | + unsigned size) |
377 | + tr_func = rc->get_transitional_function(obj); | 332 | +{ |
333 | + IMX7SRCState *s = (IMX7SRCState *)opaque; | ||
334 | + uint32_t index = offset >> 2; | ||
335 | + long unsigned int change_mask; | ||
336 | + uint32_t current_value = value; | ||
337 | + | ||
338 | + if (index >= SRC_MAX) { | ||
339 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
340 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); | ||
341 | + return; | ||
378 | + } | 342 | + } |
379 | + return tr_func; | 343 | + |
380 | +} | 344 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); |
381 | + | 345 | + |
382 | +static void resettable_phase_enter(Object *obj, void *opaque, ResetType type) | 346 | + change_mask = s->regs[index] ^ (uint32_t)current_value; |
383 | +{ | 347 | + |
384 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | 348 | + switch (index) { |
385 | + ResettableState *s = rc->get_state(obj); | 349 | + case SRC_A7RCR0: |
386 | + const char *obj_typename = object_get_typename(obj); | 350 | + if (FIELD_EX32(change_mask, CORE0, RST)) { |
387 | + bool action_needed = false; | 351 | + arm_reset_cpu(0); |
388 | + | 352 | + imx7_defer_clear_reset_bit(0, s, R_CORE0_RST_SHIFT); |
389 | + /* exit phase has to finish properly before entering back in reset */ | 353 | + } |
390 | + assert(!s->exit_phase_in_progress); | 354 | + if (FIELD_EX32(change_mask, CORE1, RST)) { |
391 | + | 355 | + arm_reset_cpu(1); |
392 | + trace_resettable_phase_enter_begin(obj, obj_typename, s->count, type); | 356 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); |
393 | + | 357 | + } |
394 | + /* Only take action if we really enter reset for the 1st time. */ | 358 | + s->regs[index] = current_value; |
395 | + /* | 359 | + break; |
396 | + * TODO: if adding more ResetType support, some additional checks | 360 | + case SRC_A7RCR1: |
397 | + * are probably needed here. | 361 | + /* |
398 | + */ | 362 | + * On real hardware when the system reset controller starts a |
399 | + if (s->count++ == 0) { | 363 | + * secondary CPU it runs through some boot ROM code which reads |
400 | + action_needed = true; | 364 | + * the SRC_GPRX registers controlling the start address and branches |
365 | + * to it. | ||
366 | + * Here we are taking a short cut and branching directly to the | ||
367 | + * requested address (we don't want to run the boot ROM code inside | ||
368 | + * QEMU) | ||
369 | + */ | ||
370 | + if (FIELD_EX32(change_mask, CORE1, ENABLE)) { | ||
371 | + if (FIELD_EX32(current_value, CORE1, ENABLE)) { | ||
372 | + /* CORE 1 is brought up */ | ||
373 | + arm_set_cpu_on(1, s->regs[SRC_GPR3], s->regs[SRC_GPR4], | ||
374 | + 3, false); | ||
375 | + } else { | ||
376 | + /* CORE 1 is shut down */ | ||
377 | + arm_set_cpu_off(1); | ||
378 | + } | ||
379 | + /* We clear the reset bits as the processor changed state */ | ||
380 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); | ||
381 | + clear_bit(R_CORE1_RST_SHIFT, &change_mask); | ||
382 | + } | ||
383 | + s->regs[index] = current_value; | ||
384 | + break; | ||
385 | + default: | ||
386 | + s->regs[index] = current_value; | ||
387 | + break; | ||
401 | + } | 388 | + } |
402 | + /* | 389 | +} |
403 | + * We limit the count to an arbitrary "big" value. The value is big | 390 | + |
404 | + * enough not to be triggered normally. | 391 | +static const struct MemoryRegionOps imx7_src_ops = { |
405 | + * The assert will stop an infinite loop if there is a cycle in the | 392 | + .read = imx7_src_read, |
406 | + * reset tree. The loop goes through resettable_foreach_child below | 393 | + .write = imx7_src_write, |
407 | + * which at some point will call us again. | 394 | + .endianness = DEVICE_NATIVE_ENDIAN, |
408 | + */ | 395 | + .valid = { |
409 | + assert(s->count <= 50); | 396 | + /* |
410 | + | 397 | + * Our device would not work correctly if the guest was doing |
411 | + /* | 398 | + * unaligned access. This might not be a limitation on the real |
412 | + * handle the children even if action_needed is at false so that | 399 | + * device but in practice there is no reason for a guest to access |
413 | + * child counts are incremented too | 400 | + * this device unaligned. |
414 | + */ | 401 | + */ |
415 | + resettable_child_foreach(rc, obj, resettable_phase_enter, NULL, type); | 402 | + .min_access_size = 4, |
416 | + | 403 | + .max_access_size = 4, |
417 | + /* execute enter phase for the object if needed */ | 404 | + .unaligned = false, |
418 | + if (action_needed) { | 405 | + }, |
419 | + trace_resettable_phase_enter_exec(obj, obj_typename, type, | ||
420 | + !!rc->phases.enter); | ||
421 | + if (rc->phases.enter && !resettable_get_tr_func(rc, obj)) { | ||
422 | + rc->phases.enter(obj, type); | ||
423 | + } | ||
424 | + s->hold_phase_pending = true; | ||
425 | + } | ||
426 | + trace_resettable_phase_enter_end(obj, obj_typename, s->count); | ||
427 | +} | ||
428 | + | ||
429 | +static void resettable_phase_hold(Object *obj, void *opaque, ResetType type) | ||
430 | +{ | ||
431 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
432 | + ResettableState *s = rc->get_state(obj); | ||
433 | + const char *obj_typename = object_get_typename(obj); | ||
434 | + | ||
435 | + /* exit phase has to finish properly before entering back in reset */ | ||
436 | + assert(!s->exit_phase_in_progress); | ||
437 | + | ||
438 | + trace_resettable_phase_hold_begin(obj, obj_typename, s->count, type); | ||
439 | + | ||
440 | + /* handle children first */ | ||
441 | + resettable_child_foreach(rc, obj, resettable_phase_hold, NULL, type); | ||
442 | + | ||
443 | + /* exec hold phase */ | ||
444 | + if (s->hold_phase_pending) { | ||
445 | + s->hold_phase_pending = false; | ||
446 | + ResettableTrFunction tr_func = resettable_get_tr_func(rc, obj); | ||
447 | + trace_resettable_phase_hold_exec(obj, obj_typename, !!rc->phases.hold); | ||
448 | + if (tr_func) { | ||
449 | + trace_resettable_transitional_function(obj, obj_typename); | ||
450 | + tr_func(obj); | ||
451 | + } else if (rc->phases.hold) { | ||
452 | + rc->phases.hold(obj); | ||
453 | + } | ||
454 | + } | ||
455 | + trace_resettable_phase_hold_end(obj, obj_typename, s->count); | ||
456 | +} | ||
457 | + | ||
458 | +static void resettable_phase_exit(Object *obj, void *opaque, ResetType type) | ||
459 | +{ | ||
460 | + ResettableClass *rc = RESETTABLE_GET_CLASS(obj); | ||
461 | + ResettableState *s = rc->get_state(obj); | ||
462 | + const char *obj_typename = object_get_typename(obj); | ||
463 | + | ||
464 | + assert(!s->exit_phase_in_progress); | ||
465 | + trace_resettable_phase_exit_begin(obj, obj_typename, s->count, type); | ||
466 | + | ||
467 | + /* exit_phase_in_progress ensures this phase is 'atomic' */ | ||
468 | + s->exit_phase_in_progress = true; | ||
469 | + resettable_child_foreach(rc, obj, resettable_phase_exit, NULL, type); | ||
470 | + | ||
471 | + assert(s->count > 0); | ||
472 | + if (s->count == 1) { | ||
473 | + trace_resettable_phase_exit_exec(obj, obj_typename, !!rc->phases.exit); | ||
474 | + if (rc->phases.exit && !resettable_get_tr_func(rc, obj)) { | ||
475 | + rc->phases.exit(obj); | ||
476 | + } | ||
477 | + s->count = 0; | ||
478 | + } | ||
479 | + s->exit_phase_in_progress = false; | ||
480 | + trace_resettable_phase_exit_end(obj, obj_typename, s->count); | ||
481 | +} | ||
482 | + | ||
483 | +void resettable_class_set_parent_phases(ResettableClass *rc, | ||
484 | + ResettableEnterPhase enter, | ||
485 | + ResettableHoldPhase hold, | ||
486 | + ResettableExitPhase exit, | ||
487 | + ResettablePhases *parent_phases) | ||
488 | +{ | ||
489 | + *parent_phases = rc->phases; | ||
490 | + if (enter) { | ||
491 | + rc->phases.enter = enter; | ||
492 | + } | ||
493 | + if (hold) { | ||
494 | + rc->phases.hold = hold; | ||
495 | + } | ||
496 | + if (exit) { | ||
497 | + rc->phases.exit = exit; | ||
498 | + } | ||
499 | +} | ||
500 | + | ||
501 | +static const TypeInfo resettable_interface_info = { | ||
502 | + .name = TYPE_RESETTABLE_INTERFACE, | ||
503 | + .parent = TYPE_INTERFACE, | ||
504 | + .class_size = sizeof(ResettableClass), | ||
505 | +}; | 406 | +}; |
506 | + | 407 | + |
507 | +static void reset_register_types(void) | 408 | +static void imx7_src_realize(DeviceState *dev, Error **errp) |
508 | +{ | 409 | +{ |
509 | + type_register_static(&resettable_interface_info); | 410 | + IMX7SRCState *s = IMX7_SRC(dev); |
510 | +} | 411 | + |
511 | + | 412 | + memory_region_init_io(&s->iomem, OBJECT(dev), &imx7_src_ops, s, |
512 | +type_init(reset_register_types) | 413 | + TYPE_IMX7_SRC, 0x1000); |
513 | diff --git a/hw/core/trace-events b/hw/core/trace-events | 414 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); |
415 | +} | ||
416 | + | ||
417 | +static void imx7_src_class_init(ObjectClass *klass, void *data) | ||
418 | +{ | ||
419 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
420 | + | ||
421 | + dc->realize = imx7_src_realize; | ||
422 | + dc->reset = imx7_src_reset; | ||
423 | + dc->vmsd = &vmstate_imx7_src; | ||
424 | + dc->desc = "i.MX6 System Reset Controller"; | ||
425 | +} | ||
426 | + | ||
427 | +static const TypeInfo imx7_src_info = { | ||
428 | + .name = TYPE_IMX7_SRC, | ||
429 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
430 | + .instance_size = sizeof(IMX7SRCState), | ||
431 | + .class_init = imx7_src_class_init, | ||
432 | +}; | ||
433 | + | ||
434 | +static void imx7_src_register_types(void) | ||
435 | +{ | ||
436 | + type_register_static(&imx7_src_info); | ||
437 | +} | ||
438 | + | ||
439 | +type_init(imx7_src_register_types) | ||
440 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
514 | index XXXXXXX..XXXXXXX 100644 | 441 | index XXXXXXX..XXXXXXX 100644 |
515 | --- a/hw/core/trace-events | 442 | --- a/hw/misc/meson.build |
516 | +++ b/hw/core/trace-events | 443 | +++ b/hw/misc/meson.build |
517 | @@ -XXX,XX +XXX,XX @@ qbus_reset(void *obj, const char *objtype) "obj=%p(%s)" | 444 | @@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_IMX', if_true: files( |
518 | qbus_reset_all(void *obj, const char *objtype) "obj=%p(%s)" | 445 | 'imx6_src.c', |
519 | qbus_reset_tree(void *obj, const char *objtype) "obj=%p(%s)" | 446 | 'imx6ul_ccm.c', |
520 | qdev_update_parent_bus(void *obj, const char *objtype, void *oldp, const char *oldptype, void *newp, const char *newptype) "obj=%p(%s) old_parent=%p(%s) new_parent=%p(%s)" | 447 | 'imx7_ccm.c', |
521 | + | 448 | + 'imx7_src.c', |
522 | +# resettable.c | 449 | 'imx7_gpr.c', |
523 | +resettable_reset(void *obj, int cold) "obj=%p cold=%d" | 450 | 'imx7_snvs.c', |
524 | +resettable_reset_assert_begin(void *obj, int cold) "obj=%p cold=%d" | 451 | 'imx_ccm.c', |
525 | +resettable_reset_assert_end(void *obj) "obj=%p" | 452 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
526 | +resettable_reset_release_begin(void *obj, int cold) "obj=%p cold=%d" | 453 | index XXXXXXX..XXXXXXX 100644 |
527 | +resettable_reset_release_end(void *obj) "obj=%p" | 454 | --- a/hw/misc/trace-events |
528 | +resettable_phase_enter_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | 455 | +++ b/hw/misc/trace-events |
529 | +resettable_phase_enter_exec(void *obj, const char *objtype, int type, int has_method) "obj=%p(%s) type=%d method=%d" | 456 | @@ -XXX,XX +XXX,XX @@ ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d" |
530 | +resettable_phase_enter_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | 457 | ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 |
531 | +resettable_phase_hold_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | 458 | ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 |
532 | +resettable_phase_hold_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d" | 459 | |
533 | +resettable_phase_hold_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | 460 | +# imx7_src.c |
534 | +resettable_phase_exit_begin(void *obj, const char *objtype, unsigned count, int type) "obj=%p(%s) count=%d type=%d" | 461 | +imx7_src_read(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 |
535 | +resettable_phase_exit_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d" | 462 | +imx7_src_write(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 |
536 | +resettable_phase_exit_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | 463 | + |
537 | +resettable_transitional_function(void *obj, const char *objtype) "obj=%p(%s)" | 464 | # iotkit-sysinfo.c |
465 | iotkit_sysinfo_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
466 | iotkit_sysinfo_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
538 | -- | 467 | -- |
539 | 2.20.1 | 468 | 2.34.1 |
540 | |||
541 | diff view generated by jsdifflib |
1 | The guest can use the semihosting API to open a handle | 1 | The architecture requires (R_TYTWB) that an attempt to return from EL3 |
---|---|---|---|
2 | corresponding to QEMU's own stdin, stdout, or stderr. | 2 | when SCR_EL3.{NSE,NS} are {1,0} is an illegal exception return. (This |
3 | When the guest closes this handle, we should not | 3 | enforces that the CPU can't ever be executing below EL3 with the |
4 | close the underlying host stdin/stdout/stderr | 4 | NSE,NS bits indicating an invalid security state.) |
5 | the way we would do if the handle corresponded to | 5 | |
6 | a host fd we'd opened on behalf of the guest in SYS_OPEN. | 6 | We were missing this check; add it. |
7 | 7 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 10 | Message-id: 20230807150618.101357-1-peter.maydell@linaro.org |
11 | Message-id: 20200124172954.28481-1-peter.maydell@linaro.org | ||
12 | --- | 11 | --- |
13 | target/arm/arm-semi.c | 9 +++++++++ | 12 | target/arm/tcg/helper-a64.c | 9 +++++++++ |
14 | 1 file changed, 9 insertions(+) | 13 | 1 file changed, 9 insertions(+) |
15 | 14 | ||
16 | diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c | 15 | diff --git a/target/arm/tcg/helper-a64.c b/target/arm/tcg/helper-a64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/arm-semi.c | 17 | --- a/target/arm/tcg/helper-a64.c |
19 | +++ b/target/arm/arm-semi.c | 18 | +++ b/target/arm/tcg/helper-a64.c |
20 | @@ -XXX,XX +XXX,XX @@ static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf) | 19 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) |
21 | { | 20 | spsr &= ~PSTATE_SS; |
22 | CPUARMState *env = &cpu->env; | 21 | } |
23 | 22 | ||
24 | + /* | 23 | + /* |
25 | + * Only close the underlying host fd if it's one we opened on behalf | 24 | + * FEAT_RME forbids return from EL3 with an invalid security state. |
26 | + * of the guest in SYS_OPEN. | 25 | + * We don't need an explicit check for FEAT_RME here because we enforce |
26 | + * in scr_write() that you can't set the NSE bit without it. | ||
27 | + */ | 27 | + */ |
28 | + if (gf->hostfd == STDIN_FILENO || | 28 | + if (cur_el == 3 && (env->cp15.scr_el3 & (SCR_NS | SCR_NSE)) == SCR_NSE) { |
29 | + gf->hostfd == STDOUT_FILENO || | 29 | + goto illegal_return; |
30 | + gf->hostfd == STDERR_FILENO) { | ||
31 | + return 0; | ||
32 | + } | 30 | + } |
33 | return set_swi_errno(env, close(gf->hostfd)); | 31 | + |
34 | } | 32 | new_el = el_from_spsr(spsr); |
35 | 33 | if (new_el == -1) { | |
34 | goto illegal_return; | ||
36 | -- | 35 | -- |
37 | 2.20.1 | 36 | 2.34.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | The num-lines property of the TYPE_OR_GATE device sets the number | 1 | In the m48t59 device we almost always use 64-bit arithmetic when |
---|---|---|---|
2 | of input lines it has. An assert() in or_irq_realize() restricts | 2 | dealing with time_t deltas. The one exception is in set_alarm(), |
3 | this to the maximum supported by the implementation. However we | 3 | which currently uses a plain 'int' to hold the difference between two |
4 | got the condition in the assert wrong: it should be using <=, | 4 | time_t values. Switch to int64_t instead to avoid any possible |
5 | because num-lines == MAX_OR_LINES is permitted, and means that | 5 | overflow issues. |
6 | all entries from 0 to MAX_OR_LINES-1 in the s->levels[] array | ||
7 | are used. | ||
8 | 6 | ||
9 | We didn't notice this previously because no user has so far | ||
10 | needed that many input lines. | ||
11 | |||
12 | Reported-by: Guenter Roeck <linux@roeck-us.net> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
15 | Reviewed-by: Guenter Roeck <linux@roeck-us.net> | ||
16 | Message-id: 20200120142235.10432-1-peter.maydell@linaro.org | ||
17 | --- | 9 | --- |
18 | hw/core/or-irq.c | 2 +- | 10 | hw/rtc/m48t59.c | 2 +- |
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
20 | 12 | ||
21 | diff --git a/hw/core/or-irq.c b/hw/core/or-irq.c | 13 | diff --git a/hw/rtc/m48t59.c b/hw/rtc/m48t59.c |
22 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/core/or-irq.c | 15 | --- a/hw/rtc/m48t59.c |
24 | +++ b/hw/core/or-irq.c | 16 | +++ b/hw/rtc/m48t59.c |
25 | @@ -XXX,XX +XXX,XX @@ static void or_irq_realize(DeviceState *dev, Error **errp) | 17 | @@ -XXX,XX +XXX,XX @@ static void alarm_cb (void *opaque) |
18 | |||
19 | static void set_alarm(M48t59State *NVRAM) | ||
26 | { | 20 | { |
27 | qemu_or_irq *s = OR_IRQ(dev); | 21 | - int diff; |
28 | 22 | + int64_t diff; | |
29 | - assert(s->num_lines < MAX_OR_LINES); | 23 | if (NVRAM->alrm_timer != NULL) { |
30 | + assert(s->num_lines <= MAX_OR_LINES); | 24 | timer_del(NVRAM->alrm_timer); |
31 | 25 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; | |
32 | qdev_init_gpio_in(dev, or_irq_handler, s->num_lines); | ||
33 | } | ||
34 | -- | 26 | -- |
35 | 2.20.1 | 27 | 2.34.1 |
36 | 28 | ||
37 | 29 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | In the twl92230 device, use int64_t for the two state fields |
---|---|---|---|
2 | sec_offset and alm_sec, because we set these to values that | ||
3 | are either time_t or differences between two time_t values. | ||
2 | 4 | ||
3 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 5 | These fields aren't saved in vmstate anywhere, so we can |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | safely widen them. |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | |
6 | Message-id: 20200123132823.1117486-10-damien.hedde@greensocs.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | --- | 10 | --- |
9 | docs/devel/index.rst | 1 + | 11 | hw/rtc/twl92230.c | 4 ++-- |
10 | docs/devel/reset.rst | 289 +++++++++++++++++++++++++++++++++++++++++++ | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
11 | 2 files changed, 290 insertions(+) | ||
12 | create mode 100644 docs/devel/reset.rst | ||
13 | 13 | ||
14 | diff --git a/docs/devel/index.rst b/docs/devel/index.rst | 14 | diff --git a/hw/rtc/twl92230.c b/hw/rtc/twl92230.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/docs/devel/index.rst | 16 | --- a/hw/rtc/twl92230.c |
17 | +++ b/docs/devel/index.rst | 17 | +++ b/hw/rtc/twl92230.c |
18 | @@ -XXX,XX +XXX,XX @@ Contents: | 18 | @@ -XXX,XX +XXX,XX @@ struct MenelausState { |
19 | tcg | 19 | struct tm tm; |
20 | tcg-plugins | 20 | struct tm new; |
21 | bitops | 21 | struct tm alm; |
22 | + reset | 22 | - int sec_offset; |
23 | diff --git a/docs/devel/reset.rst b/docs/devel/reset.rst | 23 | - int alm_sec; |
24 | new file mode 100644 | 24 | + int64_t sec_offset; |
25 | index XXXXXXX..XXXXXXX | 25 | + int64_t alm_sec; |
26 | --- /dev/null | 26 | int next_comp; |
27 | +++ b/docs/devel/reset.rst | 27 | } rtc; |
28 | @@ -XXX,XX +XXX,XX @@ | 28 | uint16_t rtc_next_vmstate; |
29 | + | ||
30 | +======================================= | ||
31 | +Reset in QEMU: the Resettable interface | ||
32 | +======================================= | ||
33 | + | ||
34 | +The reset of qemu objects is handled using the resettable interface declared | ||
35 | +in ``include/hw/resettable.h``. | ||
36 | + | ||
37 | +This interface allows objects to be grouped (on a tree basis); so that the | ||
38 | +whole group can be reset consistently. Each individual member object does not | ||
39 | +have to care about others; in particular, problems of order (which object is | ||
40 | +reset first) are addressed. | ||
41 | + | ||
42 | +As of now DeviceClass and BusClass implement this interface. | ||
43 | + | ||
44 | + | ||
45 | +Triggering reset | ||
46 | +---------------- | ||
47 | + | ||
48 | +This section documents the APIs which "users" of a resettable object should use | ||
49 | +to control it. All resettable control functions must be called while holding | ||
50 | +the iothread lock. | ||
51 | + | ||
52 | +You can apply a reset to an object using ``resettable_assert_reset()``. You need | ||
53 | +to call ``resettable_release_reset()`` to release the object from reset. To | ||
54 | +instantly reset an object, without keeping it in reset state, just call | ||
55 | +``resettable_reset()``. These functions take two parameters: a pointer to the | ||
56 | +object to reset and a reset type. | ||
57 | + | ||
58 | +Several types of reset will be supported. For now only cold reset is defined; | ||
59 | +others may be added later. The Resettable interface handles reset types with an | ||
60 | +enum: | ||
61 | + | ||
62 | +``RESET_TYPE_COLD`` | ||
63 | + Cold reset is supported by every resettable object. In QEMU, it means we reset | ||
64 | + to the initial state corresponding to the start of QEMU; this might differ | ||
65 | + from what is a real hardware cold reset. It differs from other resets (like | ||
66 | + warm or bus resets) which may keep certain parts untouched. | ||
67 | + | ||
68 | +Calling ``resettable_reset()`` is equivalent to calling | ||
69 | +``resettable_assert_reset()`` then ``resettable_release_reset()``. It is | ||
70 | +possible to interleave multiple calls to these three functions. There may | ||
71 | +be several reset sources/controllers of a given object. The interface handles | ||
72 | +everything and the different reset controllers do not need to know anything | ||
73 | +about each others. The object will leave reset state only when each other | ||
74 | +controllers end their reset operation. This point is handled internally by | ||
75 | +maintaining a count of in-progress resets; it is crucial to call | ||
76 | +``resettable_release_reset()`` one time and only one time per | ||
77 | +``resettable_assert_reset()`` call. | ||
78 | + | ||
79 | +For now migration of a device or bus in reset is not supported. Care must be | ||
80 | +taken not to delay ``resettable_release_reset()`` after its | ||
81 | +``resettable_assert_reset()`` counterpart. | ||
82 | + | ||
83 | +Note that, since resettable is an interface, the API takes a simple Object as | ||
84 | +parameter. Still, it is a programming error to call a resettable function on a | ||
85 | +non-resettable object and it will trigger a run time assert error. Since most | ||
86 | +calls to resettable interface are done through base class functions, such an | ||
87 | +error is not likely to happen. | ||
88 | + | ||
89 | +For Devices and Buses, the following helper functions exist: | ||
90 | + | ||
91 | +- ``device_cold_reset()`` | ||
92 | +- ``bus_cold_reset()`` | ||
93 | + | ||
94 | +These are simple wrappers around resettable_reset() function; they only cast the | ||
95 | +Device or Bus into an Object and pass the cold reset type. When possible | ||
96 | +prefer to use these functions instead of ``resettable_reset()``. | ||
97 | + | ||
98 | +Device and bus functions co-exist because there can be semantic differences | ||
99 | +between resetting a bus and resetting the controller bridge which owns it. | ||
100 | +For example, consider a SCSI controller. Resetting the controller puts all | ||
101 | +its registers back to what reset state was as well as reset everything on the | ||
102 | +SCSI bus, whereas resetting just the SCSI bus only resets everything that's on | ||
103 | +it but not the controller. | ||
104 | + | ||
105 | + | ||
106 | +Multi-phase mechanism | ||
107 | +--------------------- | ||
108 | + | ||
109 | +This section documents the internals of the resettable interface. | ||
110 | + | ||
111 | +The resettable interface uses a multi-phase system to relieve objects and | ||
112 | +machines from reset ordering problems. To address this, the reset operation | ||
113 | +of an object is split into three well defined phases. | ||
114 | + | ||
115 | +When resetting several objects (for example the whole machine at simulation | ||
116 | +startup), all first phases of all objects are executed, then all second phases | ||
117 | +and then all third phases. | ||
118 | + | ||
119 | +The three phases are: | ||
120 | + | ||
121 | +1. The **enter** phase is executed when the object enters reset. It resets only | ||
122 | + local state of the object; it must not do anything that has a side-effect | ||
123 | + on other objects, such as raising or lowering a qemu_irq line or reading or | ||
124 | + writing guest memory. | ||
125 | + | ||
126 | +2. The **hold** phase is executed for entry into reset, once every object in the | ||
127 | + group which is being reset has had its *enter* phase executed. At this point | ||
128 | + devices can do actions that affect other objects. | ||
129 | + | ||
130 | +3. The **exit** phase is executed when the object leaves the reset state. | ||
131 | + Actions affecting other objects are permitted. | ||
132 | + | ||
133 | +As said in previous section, the interface maintains a count of reset. This | ||
134 | +count is used to ensure phases are executed only when required. *enter* and | ||
135 | +*hold* phases are executed only when asserting reset for the first time | ||
136 | +(if an object is already in reset state when calling | ||
137 | +``resettable_assert_reset()`` or ``resettable_reset()``, they are not | ||
138 | +executed). | ||
139 | +The *exit* phase is executed only when the last reset operation ends. Therefore | ||
140 | +the object does not need to care how many of reset controllers it has and how | ||
141 | +many of them have started a reset. | ||
142 | + | ||
143 | + | ||
144 | +Handling reset in a resettable object | ||
145 | +------------------------------------- | ||
146 | + | ||
147 | +This section documents the APIs that an implementation of a resettable object | ||
148 | +must provide and what functions it has access to. It is intended for people | ||
149 | +who want to implement or convert a class which has the resettable interface; | ||
150 | +for example when specializing an existing device or bus. | ||
151 | + | ||
152 | +Methods to implement | ||
153 | +.................... | ||
154 | + | ||
155 | +Three methods should be defined or left empty. Each method corresponds to a | ||
156 | +phase of the reset; they are name ``phases.enter()``, ``phases.hold()`` and | ||
157 | +``phases.exit()``. They all take the object as parameter. The *enter* method | ||
158 | +also take the reset type as second parameter. | ||
159 | + | ||
160 | +When extending an existing class, these methods may need to be extended too. | ||
161 | +The ``resettable_class_set_parent_phases()`` class function may be used to | ||
162 | +backup parent class methods. | ||
163 | + | ||
164 | +Here follows an example to implement reset for a Device which sets an IO while | ||
165 | +in reset. | ||
166 | + | ||
167 | +:: | ||
168 | + | ||
169 | + static void mydev_reset_enter(Object *obj, ResetType type) | ||
170 | + { | ||
171 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | ||
172 | + MyDevState *mydev = MYDEV(obj); | ||
173 | + /* call parent class enter phase */ | ||
174 | + if (myclass->parent_phases.enter) { | ||
175 | + myclass->parent_phases.enter(obj, type); | ||
176 | + } | ||
177 | + /* initialize local state only */ | ||
178 | + mydev->var = 0; | ||
179 | + } | ||
180 | + | ||
181 | + static void mydev_reset_hold(Object *obj) | ||
182 | + { | ||
183 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | ||
184 | + MyDevState *mydev = MYDEV(obj); | ||
185 | + /* call parent class hold phase */ | ||
186 | + if (myclass->parent_phases.hold) { | ||
187 | + myclass->parent_phases.hold(obj); | ||
188 | + } | ||
189 | + /* set an IO */ | ||
190 | + qemu_set_irq(mydev->irq, 1); | ||
191 | + } | ||
192 | + | ||
193 | + static void mydev_reset_exit(Object *obj) | ||
194 | + { | ||
195 | + MyDevClass *myclass = MYDEV_GET_CLASS(obj); | ||
196 | + MyDevState *mydev = MYDEV(obj); | ||
197 | + /* call parent class exit phase */ | ||
198 | + if (myclass->parent_phases.exit) { | ||
199 | + myclass->parent_phases.exit(obj); | ||
200 | + } | ||
201 | + /* clear an IO */ | ||
202 | + qemu_set_irq(mydev->irq, 0); | ||
203 | + } | ||
204 | + | ||
205 | + typedef struct MyDevClass { | ||
206 | + MyParentClass parent_class; | ||
207 | + /* to store eventual parent reset methods */ | ||
208 | + ResettablePhases parent_phases; | ||
209 | + } MyDevClass; | ||
210 | + | ||
211 | + static void mydev_class_init(ObjectClass *class, void *data) | ||
212 | + { | ||
213 | + MyDevClass *myclass = MYDEV_CLASS(class); | ||
214 | + ResettableClass *rc = RESETTABLE_CLASS(class); | ||
215 | + resettable_class_set_parent_reset_phases(rc, | ||
216 | + mydev_reset_enter, | ||
217 | + mydev_reset_hold, | ||
218 | + mydev_reset_exit, | ||
219 | + &myclass->parent_phases); | ||
220 | + } | ||
221 | + | ||
222 | +In the above example, we override all three phases. It is possible to override | ||
223 | +only some of them by passing NULL instead of a function pointer to | ||
224 | +``resettable_class_set_parent_reset_phases()``. For example, the following will | ||
225 | +only override the *enter* phase and leave *hold* and *exit* untouched:: | ||
226 | + | ||
227 | + resettable_class_set_parent_reset_phases(rc, mydev_reset_enter, | ||
228 | + NULL, NULL, | ||
229 | + &myclass->parent_phases); | ||
230 | + | ||
231 | +This is equivalent to providing a trivial implementation of the hold and exit | ||
232 | +phases which does nothing but call the parent class's implementation of the | ||
233 | +phase. | ||
234 | + | ||
235 | +Polling the reset state | ||
236 | +....................... | ||
237 | + | ||
238 | +Resettable interface provides the ``resettable_is_in_reset()`` function. | ||
239 | +This function returns true if the object parameter is currently under reset. | ||
240 | + | ||
241 | +An object is under reset from the beginning of the *init* phase to the end of | ||
242 | +the *exit* phase. During all three phases, the function will return that the | ||
243 | +object is in reset. | ||
244 | + | ||
245 | +This function may be used if the object behavior has to be adapted | ||
246 | +while in reset state. For example if a device has an irq input, | ||
247 | +it will probably need to ignore it while in reset; then it can for | ||
248 | +example check the reset state at the beginning of the irq callback. | ||
249 | + | ||
250 | +Note that until migration of the reset state is supported, an object | ||
251 | +should not be left in reset. So apart from being currently executing | ||
252 | +one of the reset phases, the only cases when this function will return | ||
253 | +true is if an external interaction (like changing an io) is made during | ||
254 | +*hold* or *exit* phase of another object in the same reset group. | ||
255 | + | ||
256 | +Helpers ``device_is_in_reset()`` and ``bus_is_in_reset()`` are also provided | ||
257 | +for devices and buses and should be preferred. | ||
258 | + | ||
259 | + | ||
260 | +Base class handling of reset | ||
261 | +---------------------------- | ||
262 | + | ||
263 | +This section documents parts of the reset mechanism that you only need to know | ||
264 | +about if you are extending it to work with a new base class other than | ||
265 | +DeviceClass or BusClass, or maintaining the existing code in those classes. Most | ||
266 | +people can ignore it. | ||
267 | + | ||
268 | +Methods to implement | ||
269 | +.................... | ||
270 | + | ||
271 | +There are two other methods that need to exist in a class implementing the | ||
272 | +interface: ``get_state()`` and ``child_foreach()``. | ||
273 | + | ||
274 | +``get_state()`` is simple. *resettable* is an interface and, as a consequence, | ||
275 | +does not have any class state structure. But in order to factorize the code, we | ||
276 | +need one. This method must return a pointer to ``ResettableState`` structure. | ||
277 | +The structure must be allocated by the base class; preferably it should be | ||
278 | +located inside the object instance structure. | ||
279 | + | ||
280 | +``child_foreach()`` is more complex. It should execute the given callback on | ||
281 | +every reset child of the given resettable object. All children must be | ||
282 | +resettable too. Additional parameters (a reset type and an opaque pointer) must | ||
283 | +be passed to the callback too. | ||
284 | + | ||
285 | +In ``DeviceClass`` and ``BusClass`` the ``ResettableState`` is located | ||
286 | +``DeviceState`` and ``BusState`` structure. ``child_foreach()`` is implemented | ||
287 | +to follow the bus hierarchy; for a bus, it calls the function on every child | ||
288 | +device; for a device, it calls the function on every bus child. When we reset | ||
289 | +the main system bus, we reset the whole machine bus tree. | ||
290 | + | ||
291 | +Changing a resettable parent | ||
292 | +............................ | ||
293 | + | ||
294 | +One thing which should be taken care of by the base class is handling reset | ||
295 | +hierarchy changes. | ||
296 | + | ||
297 | +The reset hierarchy is supposed to be static and built during machine creation. | ||
298 | +But there are actually some exceptions. To cope with this, the resettable API | ||
299 | +provides ``resettable_change_parent()``. This function allows to set, update or | ||
300 | +remove the parent of a resettable object after machine creation is done. As | ||
301 | +parameters, it takes the object being moved, the old parent if any and the new | ||
302 | +parent if any. | ||
303 | + | ||
304 | +This function can be used at any time when not in a reset operation. During | ||
305 | +a reset operation it must be used only in *hold* phase. Using it in *enter* or | ||
306 | +*exit* phase is an error. | ||
307 | +Also it should not be used during machine creation, although it is harmless to | ||
308 | +do so: the function is a no-op as long as old and new parent are NULL or not | ||
309 | +in reset. | ||
310 | + | ||
311 | +There is currently 2 cases where this function is used: | ||
312 | + | ||
313 | +1. *device hotplug*; it means a new device is introduced on a live bus. | ||
314 | + | ||
315 | +2. *hot bus change*; it means an existing live device is added, moved or | ||
316 | + removed in the bus hierarchy. At the moment, it occurs only in the raspi | ||
317 | + machines for changing the sdbus used by sd card. | ||
318 | -- | 29 | -- |
319 | 2.20.1 | 30 | 2.34.1 |
320 | 31 | ||
321 | 32 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | In the aspeed_rtc device we store a difference between two time_t |
---|---|---|---|
2 | values in an 'int'. This is not really correct when time_t could | ||
3 | be 64 bits. Enlarge the field to 'int64_t'. | ||
2 | 4 | ||
3 | This commit make use of the resettable API to reset the device being | 5 | This is a migration compatibility break for the aspeed boards. |
4 | hotplugged when it is realized. Also it ensures it is put in a reset | 6 | While we are changing the vmstate, remove the accidental |
5 | state coherent with the parent it is plugged into. | 7 | duplicate of the offset field. |
6 | 8 | ||
7 | Note that there is a difference in the reset. Instead of resetting | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | only the hotplugged device, we reset also its subtree (switch to | 10 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
9 | resettable API). This is not expected to be a problem because | 11 | --- |
10 | sub-buses are just realized too. If a hotplugged device has any | 12 | include/hw/rtc/aspeed_rtc.h | 2 +- |
11 | sub-buses it is logical to reset them too at this point. | 13 | hw/rtc/aspeed_rtc.c | 5 ++--- |
14 | 2 files changed, 3 insertions(+), 4 deletions(-) | ||
12 | 15 | ||
13 | The recently added should_be_hidden and PCI's partially_hotplugged | 16 | diff --git a/include/hw/rtc/aspeed_rtc.h b/include/hw/rtc/aspeed_rtc.h |
14 | mechanisms do not interfere with realize operation: | ||
15 | + In the should_be_hidden use case, device creation is | ||
16 | delayed. | ||
17 | + The partially_hotplugged mechanism prevents a device to be | ||
18 | unplugged and unrealized from qdev POV and unrealized. | ||
19 | |||
20 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
22 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
24 | Message-id: 20200123132823.1117486-8-damien.hedde@greensocs.com | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | --- | ||
27 | include/hw/resettable.h | 11 +++++++++++ | ||
28 | hw/core/qdev.c | 15 ++++++++++++++- | ||
29 | 2 files changed, 25 insertions(+), 1 deletion(-) | ||
30 | |||
31 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/resettable.h | 18 | --- a/include/hw/rtc/aspeed_rtc.h |
34 | +++ b/include/hw/resettable.h | 19 | +++ b/include/hw/rtc/aspeed_rtc.h |
35 | @@ -XXX,XX +XXX,XX @@ struct ResettableState { | 20 | @@ -XXX,XX +XXX,XX @@ struct AspeedRtcState { |
36 | bool exit_phase_in_progress; | 21 | qemu_irq irq; |
22 | |||
23 | uint32_t reg[0x18]; | ||
24 | - int offset; | ||
25 | + int64_t offset; | ||
26 | |||
37 | }; | 27 | }; |
38 | 28 | ||
39 | +/** | 29 | diff --git a/hw/rtc/aspeed_rtc.c b/hw/rtc/aspeed_rtc.c |
40 | + * resettable_state_clear: | ||
41 | + * Clear the state. It puts the state to the initial (zeroed) state required | ||
42 | + * to reuse an object. Typically used in realize step of base classes | ||
43 | + * implementing the interface. | ||
44 | + */ | ||
45 | +static inline void resettable_state_clear(ResettableState *state) | ||
46 | +{ | ||
47 | + memset(state, 0, sizeof(ResettableState)); | ||
48 | +} | ||
49 | + | ||
50 | /** | ||
51 | * resettable_reset: | ||
52 | * Trigger a reset on an object @obj of type @type. @obj must implement | ||
53 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/hw/core/qdev.c | 31 | --- a/hw/rtc/aspeed_rtc.c |
56 | +++ b/hw/core/qdev.c | 32 | +++ b/hw/rtc/aspeed_rtc.c |
57 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | 33 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_rtc_ops = { |
58 | } | 34 | |
59 | } | 35 | static const VMStateDescription vmstate_aspeed_rtc = { |
60 | 36 | .name = TYPE_ASPEED_RTC, | |
61 | + /* | 37 | - .version_id = 1, |
62 | + * Clear the reset state, in case the object was previously unrealized | 38 | + .version_id = 2, |
63 | + * with a dirty state. | 39 | .fields = (VMStateField[]) { |
64 | + */ | 40 | VMSTATE_UINT32_ARRAY(reg, AspeedRtcState, 0x18), |
65 | + resettable_state_clear(&dev->reset); | 41 | - VMSTATE_INT32(offset, AspeedRtcState), |
66 | + | 42 | - VMSTATE_INT32(offset, AspeedRtcState), |
67 | QLIST_FOREACH(bus, &dev->child_bus, sibling) { | 43 | + VMSTATE_INT64(offset, AspeedRtcState), |
68 | object_property_set_bool(OBJECT(bus), true, "realized", | 44 | VMSTATE_END_OF_LIST() |
69 | &local_err); | 45 | } |
70 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | 46 | }; |
71 | } | ||
72 | } | ||
73 | if (dev->hotplugged) { | ||
74 | - device_legacy_reset(dev); | ||
75 | + /* | ||
76 | + * Reset the device, as well as its subtree which, at this point, | ||
77 | + * should be realized too. | ||
78 | + */ | ||
79 | + resettable_assert_reset(OBJECT(dev), RESET_TYPE_COLD); | ||
80 | + resettable_change_parent(OBJECT(dev), OBJECT(dev->parent_bus), | ||
81 | + NULL); | ||
82 | + resettable_release_reset(OBJECT(dev), RESET_TYPE_COLD); | ||
83 | } | ||
84 | dev->pending_deleted_event = false; | ||
85 | |||
86 | -- | 47 | -- |
87 | 2.20.1 | 48 | 2.34.1 |
88 | 49 | ||
89 | 50 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | The functions qemu_get_timedate() and qemu_timedate_diff() take |
---|---|---|---|
2 | and return a time offset as an integer. Coverity points out that | ||
3 | means that when an RTC device implementation holds an offset | ||
4 | as a time_t, as the m48t59 does, the time_t will get truncated. | ||
5 | (CID 1507157, 1517772). | ||
2 | 6 | ||
3 | Provide a temporary device_legacy_reset function doing what | 7 | The functions work with time_t internally, so make them use that type |
4 | device_reset does to prepare for the transition with Resettable | 8 | in their APIs. |
5 | API. | ||
6 | 9 | ||
7 | All occurrence of device_reset in the code tree are also replaced | 10 | Note that this won't help any Y2038 issues where either the device |
8 | by device_legacy_reset. | 11 | model itself is keeping the offset in a 32-bit integer, or where the |
12 | hardware under emulation has Y2038 or other rollover problems. If we | ||
13 | missed any cases of the former then hopefully Coverity will warn us | ||
14 | about them since after this patch we'd be truncating a time_t in | ||
15 | assignments from qemu_timedate_diff().) | ||
9 | 16 | ||
10 | The new resettable API has different prototype and semantics | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | (resetting child buses as well as the specified device). Subsequent | 18 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | commits will make the changeover for each call site individually; once | 19 | --- |
13 | that is complete device_legacy_reset() will be removed. | 20 | include/sysemu/rtc.h | 4 ++-- |
21 | softmmu/rtc.c | 4 ++-- | ||
22 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
14 | 23 | ||
15 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 24 | diff --git a/include/sysemu/rtc.h b/include/sysemu/rtc.h |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
19 | Acked-by: Cornelia Huck <cohuck@redhat.com> | ||
20 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
22 | Message-id: 20200123132823.1117486-2-damien.hedde@greensocs.com | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | include/hw/qdev-core.h | 4 ++-- | ||
26 | hw/audio/intel-hda.c | 2 +- | ||
27 | hw/core/qdev.c | 6 +++--- | ||
28 | hw/hyperv/hyperv.c | 2 +- | ||
29 | hw/i386/microvm.c | 2 +- | ||
30 | hw/i386/pc.c | 2 +- | ||
31 | hw/ide/microdrive.c | 8 ++++---- | ||
32 | hw/intc/spapr_xive.c | 2 +- | ||
33 | hw/ppc/pnv_psi.c | 4 ++-- | ||
34 | hw/ppc/spapr_pci.c | 2 +- | ||
35 | hw/ppc/spapr_vio.c | 2 +- | ||
36 | hw/s390x/s390-pci-inst.c | 2 +- | ||
37 | hw/scsi/vmw_pvscsi.c | 2 +- | ||
38 | hw/sd/omap_mmc.c | 2 +- | ||
39 | hw/sd/pl181.c | 2 +- | ||
40 | 15 files changed, 22 insertions(+), 22 deletions(-) | ||
41 | |||
42 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/hw/qdev-core.h | 26 | --- a/include/sysemu/rtc.h |
45 | +++ b/include/hw/qdev-core.h | 27 | +++ b/include/sysemu/rtc.h |
46 | @@ -XXX,XX +XXX,XX @@ char *qdev_get_own_fw_dev_path_from_handler(BusState *bus, DeviceState *dev); | 28 | @@ -XXX,XX +XXX,XX @@ |
47 | void qdev_machine_init(void); | 29 | * The behaviour of the clock whose value this function returns will |
30 | * depend on the -rtc command line option passed by the user. | ||
31 | */ | ||
32 | -void qemu_get_timedate(struct tm *tm, int offset); | ||
33 | +void qemu_get_timedate(struct tm *tm, time_t offset); | ||
48 | 34 | ||
49 | /** | 35 | /** |
50 | - * @device_reset | 36 | * qemu_timedate_diff: Return difference between a struct tm and the RTC |
51 | + * device_legacy_reset: | 37 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset); |
52 | * | 38 | * a timestamp one hour further ahead than the current RTC time |
53 | * Reset a single device (by calling the reset method). | 39 | * then this function will return 3600. |
54 | */ | 40 | */ |
55 | -void device_reset(DeviceState *dev); | 41 | -int qemu_timedate_diff(struct tm *tm); |
56 | +void device_legacy_reset(DeviceState *dev); | 42 | +time_t qemu_timedate_diff(struct tm *tm); |
57 | 43 | ||
58 | void device_class_set_props(DeviceClass *dc, Property *props); | 44 | #endif |
59 | 45 | diff --git a/softmmu/rtc.c b/softmmu/rtc.c | |
60 | diff --git a/hw/audio/intel-hda.c b/hw/audio/intel-hda.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
62 | --- a/hw/audio/intel-hda.c | 47 | --- a/softmmu/rtc.c |
63 | +++ b/hw/audio/intel-hda.c | 48 | +++ b/softmmu/rtc.c |
64 | @@ -XXX,XX +XXX,XX @@ static void intel_hda_reset(DeviceState *dev) | 49 | @@ -XXX,XX +XXX,XX @@ static time_t qemu_ref_timedate(QEMUClockType clock) |
65 | QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) { | 50 | return value; |
66 | DeviceState *qdev = kid->child; | 51 | } |
67 | cdev = HDA_CODEC_DEVICE(qdev); | 52 | |
68 | - device_reset(DEVICE(cdev)); | 53 | -void qemu_get_timedate(struct tm *tm, int offset) |
69 | + device_legacy_reset(DEVICE(cdev)); | 54 | +void qemu_get_timedate(struct tm *tm, time_t offset) |
70 | d->state_sts |= (1 << cdev->cad); | ||
71 | } | ||
72 | intel_hda_update_irq(d); | ||
73 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/core/qdev.c | ||
76 | +++ b/hw/core/qdev.c | ||
77 | @@ -XXX,XX +XXX,XX @@ HotplugHandler *qdev_get_hotplug_handler(DeviceState *dev) | ||
78 | |||
79 | static int qdev_reset_one(DeviceState *dev, void *opaque) | ||
80 | { | 55 | { |
81 | - device_reset(dev); | 56 | time_t ti = qemu_ref_timedate(rtc_clock); |
82 | + device_legacy_reset(dev); | 57 | |
83 | 58 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset) | |
84 | return 0; | ||
85 | } | ||
86 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | ||
87 | } | ||
88 | } | ||
89 | if (dev->hotplugged) { | ||
90 | - device_reset(dev); | ||
91 | + device_legacy_reset(dev); | ||
92 | } | ||
93 | dev->pending_deleted_event = false; | ||
94 | |||
95 | @@ -XXX,XX +XXX,XX @@ void device_class_set_parent_unrealize(DeviceClass *dc, | ||
96 | dc->unrealize = dev_unrealize; | ||
97 | } | ||
98 | |||
99 | -void device_reset(DeviceState *dev) | ||
100 | +void device_legacy_reset(DeviceState *dev) | ||
101 | { | ||
102 | DeviceClass *klass = DEVICE_GET_CLASS(dev); | ||
103 | |||
104 | diff --git a/hw/hyperv/hyperv.c b/hw/hyperv/hyperv.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/hyperv/hyperv.c | ||
107 | +++ b/hw/hyperv/hyperv.c | ||
108 | @@ -XXX,XX +XXX,XX @@ void hyperv_synic_reset(CPUState *cs) | ||
109 | SynICState *synic = get_synic(cs); | ||
110 | |||
111 | if (synic) { | ||
112 | - device_reset(DEVICE(synic)); | ||
113 | + device_legacy_reset(DEVICE(synic)); | ||
114 | } | 59 | } |
115 | } | 60 | } |
116 | 61 | ||
117 | diff --git a/hw/i386/microvm.c b/hw/i386/microvm.c | 62 | -int qemu_timedate_diff(struct tm *tm) |
118 | index XXXXXXX..XXXXXXX 100644 | 63 | +time_t qemu_timedate_diff(struct tm *tm) |
119 | --- a/hw/i386/microvm.c | ||
120 | +++ b/hw/i386/microvm.c | ||
121 | @@ -XXX,XX +XXX,XX @@ static void microvm_machine_reset(MachineState *machine) | ||
122 | cpu = X86_CPU(cs); | ||
123 | |||
124 | if (cpu->apic_state) { | ||
125 | - device_reset(cpu->apic_state); | ||
126 | + device_legacy_reset(cpu->apic_state); | ||
127 | } | ||
128 | } | ||
129 | } | ||
130 | diff --git a/hw/i386/pc.c b/hw/i386/pc.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/i386/pc.c | ||
133 | +++ b/hw/i386/pc.c | ||
134 | @@ -XXX,XX +XXX,XX @@ static void pc_machine_reset(MachineState *machine) | ||
135 | cpu = X86_CPU(cs); | ||
136 | |||
137 | if (cpu->apic_state) { | ||
138 | - device_reset(cpu->apic_state); | ||
139 | + device_legacy_reset(cpu->apic_state); | ||
140 | } | ||
141 | } | ||
142 | } | ||
143 | diff --git a/hw/ide/microdrive.c b/hw/ide/microdrive.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/hw/ide/microdrive.c | ||
146 | +++ b/hw/ide/microdrive.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static void md_attr_write(PCMCIACardState *card, uint32_t at, uint8_t value) | ||
148 | case 0x00: /* Configuration Option Register */ | ||
149 | s->opt = value & 0xcf; | ||
150 | if (value & OPT_SRESET) { | ||
151 | - device_reset(DEVICE(s)); | ||
152 | + device_legacy_reset(DEVICE(s)); | ||
153 | } | ||
154 | md_interrupt_update(s); | ||
155 | break; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void md_common_write(PCMCIACardState *card, uint32_t at, uint16_t value) | ||
157 | case 0xe: /* Device Control */ | ||
158 | s->ctrl = value; | ||
159 | if (value & CTRL_SRST) { | ||
160 | - device_reset(DEVICE(s)); | ||
161 | + device_legacy_reset(DEVICE(s)); | ||
162 | } | ||
163 | md_interrupt_update(s); | ||
164 | break; | ||
165 | @@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_attach(PCMCIACardState *card) | ||
166 | md->attr_base = pcc->cis[0x74] | (pcc->cis[0x76] << 8); | ||
167 | md->io_base = 0x0; | ||
168 | |||
169 | - device_reset(DEVICE(md)); | ||
170 | + device_legacy_reset(DEVICE(md)); | ||
171 | md_interrupt_update(md); | ||
172 | |||
173 | return 0; | ||
174 | @@ -XXX,XX +XXX,XX @@ static int dscm1xxxx_detach(PCMCIACardState *card) | ||
175 | { | 64 | { |
176 | MicroDriveState *md = MICRODRIVE(card); | 65 | time_t seconds; |
177 | 66 | ||
178 | - device_reset(DEVICE(md)); | ||
179 | + device_legacy_reset(DEVICE(md)); | ||
180 | return 0; | ||
181 | } | ||
182 | |||
183 | diff --git a/hw/intc/spapr_xive.c b/hw/intc/spapr_xive.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/hw/intc/spapr_xive.c | ||
186 | +++ b/hw/intc/spapr_xive.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static target_ulong h_int_reset(PowerPCCPU *cpu, | ||
188 | return H_PARAMETER; | ||
189 | } | ||
190 | |||
191 | - device_reset(DEVICE(xive)); | ||
192 | + device_legacy_reset(DEVICE(xive)); | ||
193 | |||
194 | if (kvm_irqchip_in_kernel()) { | ||
195 | Error *local_err = NULL; | ||
196 | diff --git a/hw/ppc/pnv_psi.c b/hw/ppc/pnv_psi.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/hw/ppc/pnv_psi.c | ||
199 | +++ b/hw/ppc/pnv_psi.c | ||
200 | @@ -XXX,XX +XXX,XX @@ static void pnv_psi_reset(DeviceState *dev) | ||
201 | |||
202 | static void pnv_psi_reset_handler(void *dev) | ||
203 | { | ||
204 | - device_reset(DEVICE(dev)); | ||
205 | + device_legacy_reset(DEVICE(dev)); | ||
206 | } | ||
207 | |||
208 | static void pnv_psi_realize(DeviceState *dev, Error **errp) | ||
209 | @@ -XXX,XX +XXX,XX @@ static void pnv_psi_p9_mmio_write(void *opaque, hwaddr addr, | ||
210 | break; | ||
211 | case PSIHB9_INTERRUPT_CONTROL: | ||
212 | if (val & PSIHB9_IRQ_RESET) { | ||
213 | - device_reset(DEVICE(&psi9->source)); | ||
214 | + device_legacy_reset(DEVICE(&psi9->source)); | ||
215 | } | ||
216 | psi->regs[reg] = val; | ||
217 | break; | ||
218 | diff --git a/hw/ppc/spapr_pci.c b/hw/ppc/spapr_pci.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/hw/ppc/spapr_pci.c | ||
221 | +++ b/hw/ppc/spapr_pci.c | ||
222 | @@ -XXX,XX +XXX,XX @@ static int spapr_phb_children_reset(Object *child, void *opaque) | ||
223 | DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE); | ||
224 | |||
225 | if (dev) { | ||
226 | - device_reset(dev); | ||
227 | + device_legacy_reset(dev); | ||
228 | } | ||
229 | |||
230 | return 0; | ||
231 | diff --git a/hw/ppc/spapr_vio.c b/hw/ppc/spapr_vio.c | ||
232 | index XXXXXXX..XXXXXXX 100644 | ||
233 | --- a/hw/ppc/spapr_vio.c | ||
234 | +++ b/hw/ppc/spapr_vio.c | ||
235 | @@ -XXX,XX +XXX,XX @@ int spapr_vio_send_crq(SpaprVioDevice *dev, uint8_t *crq) | ||
236 | static void spapr_vio_quiesce_one(SpaprVioDevice *dev) | ||
237 | { | ||
238 | if (dev->tcet) { | ||
239 | - device_reset(DEVICE(dev->tcet)); | ||
240 | + device_legacy_reset(DEVICE(dev->tcet)); | ||
241 | } | ||
242 | free_crq(dev); | ||
243 | } | ||
244 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | ||
245 | index XXXXXXX..XXXXXXX 100644 | ||
246 | --- a/hw/s390x/s390-pci-inst.c | ||
247 | +++ b/hw/s390x/s390-pci-inst.c | ||
248 | @@ -XXX,XX +XXX,XX @@ int clp_service_call(S390CPU *cpu, uint8_t r2, uintptr_t ra) | ||
249 | stw_p(&ressetpci->hdr.rsp, CLP_RC_SETPCIFN_FHOP); | ||
250 | goto out; | ||
251 | } | ||
252 | - device_reset(DEVICE(pbdev)); | ||
253 | + device_legacy_reset(DEVICE(pbdev)); | ||
254 | pbdev->fh &= ~FH_MASK_ENABLE; | ||
255 | pbdev->state = ZPCI_FS_DISABLED; | ||
256 | stl_p(&ressetpci->fh, pbdev->fh); | ||
257 | diff --git a/hw/scsi/vmw_pvscsi.c b/hw/scsi/vmw_pvscsi.c | ||
258 | index XXXXXXX..XXXXXXX 100644 | ||
259 | --- a/hw/scsi/vmw_pvscsi.c | ||
260 | +++ b/hw/scsi/vmw_pvscsi.c | ||
261 | @@ -XXX,XX +XXX,XX @@ pvscsi_on_cmd_reset_device(PVSCSIState *s) | ||
262 | |||
263 | if (sdev != NULL) { | ||
264 | s->resetting++; | ||
265 | - device_reset(&sdev->qdev); | ||
266 | + device_legacy_reset(&sdev->qdev); | ||
267 | s->resetting--; | ||
268 | return PVSCSI_COMMAND_PROCESSING_SUCCEEDED; | ||
269 | } | ||
270 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
271 | index XXXXXXX..XXXXXXX 100644 | ||
272 | --- a/hw/sd/omap_mmc.c | ||
273 | +++ b/hw/sd/omap_mmc.c | ||
274 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
275 | * into any bus, and we must reset it manually. When omap_mmc is | ||
276 | * QOMified this must move into the QOM reset function. | ||
277 | */ | ||
278 | - device_reset(DEVICE(host->card)); | ||
279 | + device_legacy_reset(DEVICE(host->card)); | ||
280 | } | ||
281 | |||
282 | static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
283 | diff --git a/hw/sd/pl181.c b/hw/sd/pl181.c | ||
284 | index XXXXXXX..XXXXXXX 100644 | ||
285 | --- a/hw/sd/pl181.c | ||
286 | +++ b/hw/sd/pl181.c | ||
287 | @@ -XXX,XX +XXX,XX @@ static void pl181_reset(DeviceState *d) | ||
288 | /* Since we're still using the legacy SD API the card is not plugged | ||
289 | * into any bus, and we must reset it manually. | ||
290 | */ | ||
291 | - device_reset(DEVICE(s->card)); | ||
292 | + device_legacy_reset(DEVICE(s->card)); | ||
293 | } | ||
294 | |||
295 | static void pl181_init(Object *obj) | ||
296 | -- | 67 | -- |
297 | 2.20.1 | 68 | 2.34.1 |
298 | 69 | ||
299 | 70 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | Where architecturally one ARM_FEATURE_X flag implies another |
---|---|---|---|
2 | 2 | ARM_FEATURE_Y, we allow the CPU init function to only set X, and then | |
3 | Deprecate device_legacy_reset(), qdev_reset_all() and | 3 | set Y for it. Currently we do this in two places -- we set a few |
4 | qbus_reset_all() to be replaced by new functions | 4 | flags in arm_cpu_post_init() because we need them to decide which |
5 | device_cold_reset() and bus_cold_reset() which uses resettable API. | 5 | properties to create on the CPU object, and then we do the rest in |
6 | 6 | arm_cpu_realizefn(). However, this is fragile, because it's easy to | |
7 | Also introduce resettable_cold_reset_fn() which may be used as a | 7 | add a new property and not notice that this means that an X-implies-Y |
8 | replacement for qdev_reset_all_fn and qbus_reset_all_fn(). | 8 | check now has to move from realize to post-init. |
9 | 9 | ||
10 | Following patches will be needed to look at legacy reset call sites | 10 | As a specific example, the pmsav7-dregion property is conditional |
11 | and switch to resettable api. The legacy functions will be removed | 11 | on ARM_FEATURE_PMSA && ARM_FEATURE_V7, which means it won't appear |
12 | when unused. | 12 | on the Cortex-M33 and -M55, because they set ARM_FEATURE_V8 and |
13 | 13 | rely on V8-implies-V7, which doesn't happen until the realizefn. | |
14 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 14 | |
15 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 15 | Move all of these X-implies-Y checks into a new function, which |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | we call at the top of arm_cpu_post_init(), so the feature bits |
17 | are available at that point. | ||
18 | |||
19 | This does now give us the reverse issue, that if there's a feature | ||
20 | bit which is enabled or disabled by the setting of a property then | ||
21 | then X-implies-Y features that are dependent on that property need to | ||
22 | be in realize, not in this new function. But the only one of those | ||
23 | is the "EL3 implies VBAR" which is already in the right place, so | ||
24 | putting things this way round seems better to me. | ||
25 | |||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 27 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
18 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 28 | Message-id: 20230724174335.2150499-2-peter.maydell@linaro.org |
19 | Message-id: 20200123132823.1117486-9-damien.hedde@greensocs.com | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | --- | 29 | --- |
22 | include/hw/qdev-core.h | 27 +++++++++++++++++++++++++++ | 30 | target/arm/cpu.c | 179 +++++++++++++++++++++++++---------------------- |
23 | include/hw/resettable.h | 9 +++++++++ | 31 | 1 file changed, 97 insertions(+), 82 deletions(-) |
24 | hw/core/bus.c | 5 +++++ | 32 | |
25 | hw/core/qdev.c | 5 +++++ | 33 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
26 | hw/core/resettable.c | 5 +++++ | ||
27 | 5 files changed, 51 insertions(+) | ||
28 | |||
29 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/qdev-core.h | 35 | --- a/target/arm/cpu.c |
32 | +++ b/include/hw/qdev-core.h | 36 | +++ b/target/arm/cpu.c |
33 | @@ -XXX,XX +XXX,XX @@ int qdev_walk_children(DeviceState *dev, | 37 | @@ -XXX,XX +XXX,XX @@ unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) |
34 | qdev_walkerfn *post_devfn, qbus_walkerfn *post_busfn, | 38 | NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; |
35 | void *opaque); | ||
36 | |||
37 | +/** | ||
38 | + * @qdev_reset_all: | ||
39 | + * Reset @dev. See @qbus_reset_all() for more details. | ||
40 | + * | ||
41 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
42 | + * Please use device_cold_reset() now. | ||
43 | + */ | ||
44 | void qdev_reset_all(DeviceState *dev); | ||
45 | void qdev_reset_all_fn(void *opaque); | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ void qdev_reset_all_fn(void *opaque); | ||
48 | * hard reset means that qbus_reset_all will reset all state of the device. | ||
49 | * For PCI devices, for example, this will include the base address registers | ||
50 | * or configuration space. | ||
51 | + * | ||
52 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
53 | + * Please use bus_cold_reset() now. | ||
54 | */ | ||
55 | void qbus_reset_all(BusState *bus); | ||
56 | void qbus_reset_all_fn(void *opaque); | ||
57 | |||
58 | +/** | ||
59 | + * device_cold_reset: | ||
60 | + * Reset device @dev and perform a recursive processing using the resettable | ||
61 | + * interface. It triggers a RESET_TYPE_COLD. | ||
62 | + */ | ||
63 | +void device_cold_reset(DeviceState *dev); | ||
64 | + | ||
65 | +/** | ||
66 | + * bus_cold_reset: | ||
67 | + * | ||
68 | + * Reset bus @bus and perform a recursive processing using the resettable | ||
69 | + * interface. It triggers a RESET_TYPE_COLD. | ||
70 | + */ | ||
71 | +void bus_cold_reset(BusState *bus); | ||
72 | + | ||
73 | /** | ||
74 | * device_is_in_reset: | ||
75 | * Return true if the device @dev is currently being reset. | ||
76 | @@ -XXX,XX +XXX,XX @@ void qdev_machine_init(void); | ||
77 | * device_legacy_reset: | ||
78 | * | ||
79 | * Reset a single device (by calling the reset method). | ||
80 | + * Note: This function is deprecated and will be removed when it becomes unused. | ||
81 | + * Please use device_cold_reset() now. | ||
82 | */ | ||
83 | void device_legacy_reset(DeviceState *dev); | ||
84 | |||
85 | diff --git a/include/hw/resettable.h b/include/hw/resettable.h | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/include/hw/resettable.h | ||
88 | +++ b/include/hw/resettable.h | ||
89 | @@ -XXX,XX +XXX,XX @@ bool resettable_is_in_reset(Object *obj); | ||
90 | */ | ||
91 | void resettable_change_parent(Object *obj, Object *newp, Object *oldp); | ||
92 | |||
93 | +/** | ||
94 | + * resettable_cold_reset_fn: | ||
95 | + * Helper to call resettable_reset((Object *) opaque, RESET_TYPE_COLD). | ||
96 | + * | ||
97 | + * This function is typically useful to register a reset handler with | ||
98 | + * qemu_register_reset. | ||
99 | + */ | ||
100 | +void resettable_cold_reset_fn(void *opaque); | ||
101 | + | ||
102 | /** | ||
103 | * resettable_class_set_parent_phases: | ||
104 | * | ||
105 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/core/bus.c | ||
108 | +++ b/hw/core/bus.c | ||
109 | @@ -XXX,XX +XXX,XX @@ int qbus_walk_children(BusState *bus, | ||
110 | return 0; | ||
111 | } | 39 | } |
112 | 40 | ||
113 | +void bus_cold_reset(BusState *bus) | 41 | +static void arm_cpu_propagate_feature_implications(ARMCPU *cpu) |
114 | +{ | 42 | +{ |
115 | + resettable_reset(OBJECT(bus), RESET_TYPE_COLD); | 43 | + CPUARMState *env = &cpu->env; |
44 | + bool no_aa32 = false; | ||
45 | + | ||
46 | + /* | ||
47 | + * Some features automatically imply others: set the feature | ||
48 | + * bits explicitly for these cases. | ||
49 | + */ | ||
50 | + | ||
51 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
52 | + set_feature(env, ARM_FEATURE_PMSA); | ||
53 | + } | ||
54 | + | ||
55 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
56 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
57 | + set_feature(env, ARM_FEATURE_V7); | ||
58 | + } else { | ||
59 | + set_feature(env, ARM_FEATURE_V7VE); | ||
60 | + } | ||
61 | + } | ||
62 | + | ||
63 | + /* | ||
64 | + * There exist AArch64 cpus without AArch32 support. When KVM | ||
65 | + * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. | ||
66 | + * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. | ||
67 | + * As a general principle, we also do not make ID register | ||
68 | + * consistency checks anywhere unless using TCG, because only | ||
69 | + * for TCG would a consistency-check failure be a QEMU bug. | ||
70 | + */ | ||
71 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
72 | + no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); | ||
73 | + } | ||
74 | + | ||
75 | + if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
76 | + /* | ||
77 | + * v7 Virtualization Extensions. In real hardware this implies | ||
78 | + * EL2 and also the presence of the Security Extensions. | ||
79 | + * For QEMU, for backwards-compatibility we implement some | ||
80 | + * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
81 | + * include the various other features that V7VE implies. | ||
82 | + * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
83 | + * Security Extensions is ARM_FEATURE_EL3. | ||
84 | + */ | ||
85 | + assert(!tcg_enabled() || no_aa32 || | ||
86 | + cpu_isar_feature(aa32_arm_div, cpu)); | ||
87 | + set_feature(env, ARM_FEATURE_LPAE); | ||
88 | + set_feature(env, ARM_FEATURE_V7); | ||
89 | + } | ||
90 | + if (arm_feature(env, ARM_FEATURE_V7)) { | ||
91 | + set_feature(env, ARM_FEATURE_VAPA); | ||
92 | + set_feature(env, ARM_FEATURE_THUMB2); | ||
93 | + set_feature(env, ARM_FEATURE_MPIDR); | ||
94 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
95 | + set_feature(env, ARM_FEATURE_V6K); | ||
96 | + } else { | ||
97 | + set_feature(env, ARM_FEATURE_V6); | ||
98 | + } | ||
99 | + | ||
100 | + /* | ||
101 | + * Always define VBAR for V7 CPUs even if it doesn't exist in | ||
102 | + * non-EL3 configs. This is needed by some legacy boards. | ||
103 | + */ | ||
104 | + set_feature(env, ARM_FEATURE_VBAR); | ||
105 | + } | ||
106 | + if (arm_feature(env, ARM_FEATURE_V6K)) { | ||
107 | + set_feature(env, ARM_FEATURE_V6); | ||
108 | + set_feature(env, ARM_FEATURE_MVFR); | ||
109 | + } | ||
110 | + if (arm_feature(env, ARM_FEATURE_V6)) { | ||
111 | + set_feature(env, ARM_FEATURE_V5); | ||
112 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
113 | + assert(!tcg_enabled() || no_aa32 || | ||
114 | + cpu_isar_feature(aa32_jazelle, cpu)); | ||
115 | + set_feature(env, ARM_FEATURE_AUXCR); | ||
116 | + } | ||
117 | + } | ||
118 | + if (arm_feature(env, ARM_FEATURE_V5)) { | ||
119 | + set_feature(env, ARM_FEATURE_V4T); | ||
120 | + } | ||
121 | + if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
122 | + set_feature(env, ARM_FEATURE_V7MP); | ||
123 | + } | ||
124 | + if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { | ||
125 | + set_feature(env, ARM_FEATURE_CBAR); | ||
126 | + } | ||
127 | + if (arm_feature(env, ARM_FEATURE_THUMB2) && | ||
128 | + !arm_feature(env, ARM_FEATURE_M)) { | ||
129 | + set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
130 | + } | ||
116 | +} | 131 | +} |
117 | + | 132 | + |
118 | bool bus_is_in_reset(BusState *bus) | 133 | void arm_cpu_post_init(Object *obj) |
119 | { | 134 | { |
120 | return resettable_is_in_reset(OBJECT(bus)); | 135 | ARMCPU *cpu = ARM_CPU(obj); |
121 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 136 | |
122 | index XXXXXXX..XXXXXXX 100644 | 137 | - /* M profile implies PMSA. We have to do this here rather than |
123 | --- a/hw/core/qdev.c | 138 | - * in realize with the other feature-implication checks because |
124 | +++ b/hw/core/qdev.c | 139 | - * we look at the PMSA bit to see if we should add some properties. |
125 | @@ -XXX,XX +XXX,XX @@ void qbus_reset_all_fn(void *opaque) | 140 | + /* |
126 | qbus_reset_all(bus); | 141 | + * Some features imply others. Figure this out now, because we |
127 | } | 142 | + * are going to look at the feature bits in deciding which |
128 | 143 | + * properties to add. | |
129 | +void device_cold_reset(DeviceState *dev) | 144 | */ |
130 | +{ | 145 | - if (arm_feature(&cpu->env, ARM_FEATURE_M)) { |
131 | + resettable_reset(OBJECT(dev), RESET_TYPE_COLD); | 146 | - set_feature(&cpu->env, ARM_FEATURE_PMSA); |
132 | +} | 147 | - } |
133 | + | 148 | + arm_cpu_propagate_feature_implications(cpu); |
134 | bool device_is_in_reset(DeviceState *dev) | 149 | |
135 | { | 150 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || |
136 | return resettable_is_in_reset(OBJECT(dev)); | 151 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { |
137 | diff --git a/hw/core/resettable.c b/hw/core/resettable.c | 152 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
138 | index XXXXXXX..XXXXXXX 100644 | 153 | CPUARMState *env = &cpu->env; |
139 | --- a/hw/core/resettable.c | 154 | int pagebits; |
140 | +++ b/hw/core/resettable.c | 155 | Error *local_err = NULL; |
141 | @@ -XXX,XX +XXX,XX @@ void resettable_change_parent(Object *obj, Object *newp, Object *oldp) | 156 | - bool no_aa32 = false; |
157 | |||
158 | /* Use pc-relative instructions in system-mode */ | ||
159 | #ifndef CONFIG_USER_ONLY | ||
160 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
161 | cpu->isar.id_isar3 = u; | ||
142 | } | 162 | } |
143 | } | 163 | |
144 | 164 | - /* Some features automatically imply others: */ | |
145 | +void resettable_cold_reset_fn(void *opaque) | 165 | - if (arm_feature(env, ARM_FEATURE_V8)) { |
146 | +{ | 166 | - if (arm_feature(env, ARM_FEATURE_M)) { |
147 | + resettable_reset((Object *) opaque, RESET_TYPE_COLD); | 167 | - set_feature(env, ARM_FEATURE_V7); |
148 | +} | 168 | - } else { |
149 | + | 169 | - set_feature(env, ARM_FEATURE_V7VE); |
150 | void resettable_class_set_parent_phases(ResettableClass *rc, | 170 | - } |
151 | ResettableEnterPhase enter, | 171 | - } |
152 | ResettableHoldPhase hold, | 172 | - |
173 | - /* | ||
174 | - * There exist AArch64 cpus without AArch32 support. When KVM | ||
175 | - * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. | ||
176 | - * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. | ||
177 | - * As a general principle, we also do not make ID register | ||
178 | - * consistency checks anywhere unless using TCG, because only | ||
179 | - * for TCG would a consistency-check failure be a QEMU bug. | ||
180 | - */ | ||
181 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
182 | - no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); | ||
183 | - } | ||
184 | - | ||
185 | - if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
186 | - /* v7 Virtualization Extensions. In real hardware this implies | ||
187 | - * EL2 and also the presence of the Security Extensions. | ||
188 | - * For QEMU, for backwards-compatibility we implement some | ||
189 | - * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
190 | - * include the various other features that V7VE implies. | ||
191 | - * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
192 | - * Security Extensions is ARM_FEATURE_EL3. | ||
193 | - */ | ||
194 | - assert(!tcg_enabled() || no_aa32 || | ||
195 | - cpu_isar_feature(aa32_arm_div, cpu)); | ||
196 | - set_feature(env, ARM_FEATURE_LPAE); | ||
197 | - set_feature(env, ARM_FEATURE_V7); | ||
198 | - } | ||
199 | - if (arm_feature(env, ARM_FEATURE_V7)) { | ||
200 | - set_feature(env, ARM_FEATURE_VAPA); | ||
201 | - set_feature(env, ARM_FEATURE_THUMB2); | ||
202 | - set_feature(env, ARM_FEATURE_MPIDR); | ||
203 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
204 | - set_feature(env, ARM_FEATURE_V6K); | ||
205 | - } else { | ||
206 | - set_feature(env, ARM_FEATURE_V6); | ||
207 | - } | ||
208 | - | ||
209 | - /* Always define VBAR for V7 CPUs even if it doesn't exist in | ||
210 | - * non-EL3 configs. This is needed by some legacy boards. | ||
211 | - */ | ||
212 | - set_feature(env, ARM_FEATURE_VBAR); | ||
213 | - } | ||
214 | - if (arm_feature(env, ARM_FEATURE_V6K)) { | ||
215 | - set_feature(env, ARM_FEATURE_V6); | ||
216 | - set_feature(env, ARM_FEATURE_MVFR); | ||
217 | - } | ||
218 | - if (arm_feature(env, ARM_FEATURE_V6)) { | ||
219 | - set_feature(env, ARM_FEATURE_V5); | ||
220 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
221 | - assert(!tcg_enabled() || no_aa32 || | ||
222 | - cpu_isar_feature(aa32_jazelle, cpu)); | ||
223 | - set_feature(env, ARM_FEATURE_AUXCR); | ||
224 | - } | ||
225 | - } | ||
226 | - if (arm_feature(env, ARM_FEATURE_V5)) { | ||
227 | - set_feature(env, ARM_FEATURE_V4T); | ||
228 | - } | ||
229 | - if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
230 | - set_feature(env, ARM_FEATURE_V7MP); | ||
231 | - } | ||
232 | - if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { | ||
233 | - set_feature(env, ARM_FEATURE_CBAR); | ||
234 | - } | ||
235 | - if (arm_feature(env, ARM_FEATURE_THUMB2) && | ||
236 | - !arm_feature(env, ARM_FEATURE_M)) { | ||
237 | - set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
238 | - } | ||
239 | |||
240 | /* | ||
241 | * We rely on no XScale CPU having VFP so we can use the same bits in the | ||
153 | -- | 242 | -- |
154 | 2.20.1 | 243 | 2.34.1 |
155 | |||
156 | diff view generated by jsdifflib |
1 | From: Andrew Jeffery <andrew@aj.id.au> | 1 | M-profile CPUs generally allow configuration of the number of MPU |
---|---|---|---|
2 | regions that they have. We don't currently model this, so our | ||
3 | implementations of some of the board models provide CPUs with the | ||
4 | wrong number of regions. RTOSes like Zephyr that hardcode the | ||
5 | expected number of regions may therefore not run on the model if they | ||
6 | are set up to run on real hardware. | ||
2 | 7 | ||
3 | The AST2600 includes a second cut-down version of the SD/MMC controller | 8 | Add properties mpu-ns-regions and mpu-s-regions to the ARMV7M object, |
4 | found in the AST2500, named the eMMC controller. It's cut down in the | 9 | matching the ability of hardware to configure the number of Secure |
5 | sense that it only supports one slot rather than two, but it brings the | 10 | and NonSecure regions separately. Our actual CPU implementation |
6 | total number of slots supported by the AST2600 to three. | 11 | doesn't currently support that, and it happens that none of the MPS |
12 | boards we model set the number of regions differently for Secure vs | ||
13 | NonSecure, so we provide an interface to the boards and SoCs that | ||
14 | won't need to change if we ever do add that functionality in future, | ||
15 | but make it an error to configure the two properties to different | ||
16 | values. | ||
7 | 17 | ||
8 | The existing code assumed that the SD controller always provided two | 18 | (The property name on the CPU is the somewhat misnamed-for-M-profile |
9 | slots. Rework the SDHCI object to expose the number of slots as a | 19 | "pmsav7-dregion", so we don't follow that naming convention for |
10 | property to be set by the SoC configuration. | 20 | the properties here. The TRM doesn't say what the CPU configuration |
21 | variable names are, so we pick something, and follow the lowercase | ||
22 | convention we already have for properties here.) | ||
11 | 23 | ||
12 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
16 | Message-id: 20200114103433.30534-2-clg@kaod.org | ||
17 | [PMM: fixed up to use device_class_set_props()] | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
26 | Message-id: 20230724174335.2150499-3-peter.maydell@linaro.org | ||
19 | --- | 27 | --- |
20 | include/hw/sd/aspeed_sdhci.h | 1 + | 28 | include/hw/arm/armv7m.h | 8 ++++++++ |
21 | hw/arm/aspeed.c | 2 +- | 29 | hw/arm/armv7m.c | 21 +++++++++++++++++++++ |
22 | hw/arm/aspeed_ast2600.c | 2 ++ | 30 | 2 files changed, 29 insertions(+) |
23 | hw/arm/aspeed_soc.c | 2 ++ | ||
24 | hw/sd/aspeed_sdhci.c | 11 +++++++++-- | ||
25 | 5 files changed, 15 insertions(+), 3 deletions(-) | ||
26 | 31 | ||
27 | diff --git a/include/hw/sd/aspeed_sdhci.h b/include/hw/sd/aspeed_sdhci.h | 32 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h |
28 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/include/hw/sd/aspeed_sdhci.h | 34 | --- a/include/hw/arm/armv7m.h |
30 | +++ b/include/hw/sd/aspeed_sdhci.h | 35 | +++ b/include/hw/arm/armv7m.h |
31 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDHCIState { | 36 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(ARMv7MState, ARMV7M) |
32 | SysBusDevice parent; | 37 | * + Property "vfp": enable VFP (forwarded to CPU object) |
33 | 38 | * + Property "dsp": enable DSP (forwarded to CPU object) | |
34 | SDHCIState slots[ASPEED_SDHCI_NUM_SLOTS]; | 39 | * + Property "enable-bitband": expose bitbanded IO |
35 | + uint8_t num_slots; | 40 | + * + Property "mpu-ns-regions": number of Non-Secure MPU regions (forwarded |
36 | 41 | + * to CPU object pmsav7-dregion property; default is whatever the default | |
37 | MemoryRegion iomem; | 42 | + * for the CPU is) |
38 | qemu_irq irq; | 43 | + * + Property "mpu-s-regions": number of Secure MPU regions (default is |
39 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 44 | + * whatever the default for the CPU is; must currently be set to the same |
45 | + * value as mpu-ns-regions if the CPU implements the Security Extension) | ||
46 | * + Clock input "refclk" is the external reference clock for the systick timers | ||
47 | * + Clock input "cpuclk" is the main CPU clock | ||
48 | */ | ||
49 | @@ -XXX,XX +XXX,XX @@ struct ARMv7MState { | ||
50 | Object *idau; | ||
51 | uint32_t init_svtor; | ||
52 | uint32_t init_nsvtor; | ||
53 | + uint32_t mpu_ns_regions; | ||
54 | + uint32_t mpu_s_regions; | ||
55 | bool enable_bitband; | ||
56 | bool start_powered_off; | ||
57 | bool vfp; | ||
58 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/hw/arm/aspeed.c | 60 | --- a/hw/arm/armv7m.c |
42 | +++ b/hw/arm/aspeed.c | 61 | +++ b/hw/arm/armv7m.c |
43 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | 62 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) |
44 | amc->i2c_init(bmc); | 63 | } |
45 | } | 64 | } |
46 | 65 | ||
47 | - for (i = 0; i < ARRAY_SIZE(bmc->soc.sdhci.slots); i++) { | 66 | + /* |
48 | + for (i = 0; i < bmc->soc.sdhci.num_slots; i++) { | 67 | + * Real M-profile hardware can be configured with a different number of |
49 | SDHCIState *sdhci = &bmc->soc.sdhci.slots[i]; | 68 | + * MPU regions for Secure vs NonSecure. QEMU's CPU implementation doesn't |
50 | DriveInfo *dinfo = drive_get_next(IF_SD); | 69 | + * support that yet, so catch attempts to select that. |
51 | BlockBackend *blk; | 70 | + */ |
52 | diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c | 71 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && |
53 | index XXXXXXX..XXXXXXX 100644 | 72 | + s->mpu_ns_regions != s->mpu_s_regions) { |
54 | --- a/hw/arm/aspeed_ast2600.c | 73 | + error_setg(errp, |
55 | +++ b/hw/arm/aspeed_ast2600.c | 74 | + "mpu-ns-regions and mpu-s-regions properties must have the same value"); |
56 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj) | 75 | + return; |
57 | sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | 76 | + } |
58 | TYPE_ASPEED_SDHCI); | 77 | + if (s->mpu_ns_regions != UINT_MAX && |
59 | 78 | + object_property_find(OBJECT(s->cpu), "pmsav7-dregion")) { | |
60 | + object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | 79 | + if (!object_property_set_uint(OBJECT(s->cpu), "pmsav7-dregion", |
80 | + s->mpu_ns_regions, errp)) { | ||
81 | + return; | ||
82 | + } | ||
83 | + } | ||
61 | + | 84 | + |
62 | /* Init sd card slot class here so that they're under the correct parent */ | 85 | /* |
63 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | 86 | * Tell the CPU where the NVIC is; it will fail realize if it doesn't |
64 | sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | 87 | * have one. Similarly, tell the NVIC where its CPU is. |
65 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | 88 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { |
66 | index XXXXXXX..XXXXXXX 100644 | 89 | false), |
67 | --- a/hw/arm/aspeed_soc.c | 90 | DEFINE_PROP_BOOL("vfp", ARMv7MState, vfp, true), |
68 | +++ b/hw/arm/aspeed_soc.c | 91 | DEFINE_PROP_BOOL("dsp", ARMv7MState, dsp, true), |
69 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 92 | + DEFINE_PROP_UINT32("mpu-ns-regions", ARMv7MState, mpu_ns_regions, UINT_MAX), |
70 | sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci), | 93 | + DEFINE_PROP_UINT32("mpu-s-regions", ARMv7MState, mpu_s_regions, UINT_MAX), |
71 | TYPE_ASPEED_SDHCI); | 94 | DEFINE_PROP_END_OF_LIST(), |
72 | |||
73 | + object_property_set_int(OBJECT(&s->sdhci), 2, "num-slots", &error_abort); | ||
74 | + | ||
75 | /* Init sd card slot class here so that they're under the correct parent */ | ||
76 | for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
77 | sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]), | ||
78 | diff --git a/hw/sd/aspeed_sdhci.c b/hw/sd/aspeed_sdhci.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/sd/aspeed_sdhci.c | ||
81 | +++ b/hw/sd/aspeed_sdhci.c | ||
82 | @@ -XXX,XX +XXX,XX @@ | ||
83 | #include "qapi/error.h" | ||
84 | #include "hw/irq.h" | ||
85 | #include "migration/vmstate.h" | ||
86 | +#include "hw/qdev-properties.h" | ||
87 | |||
88 | #define ASPEED_SDHCI_INFO 0x00 | ||
89 | #define ASPEED_SDHCI_INFO_RESET 0x00030000 | ||
90 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | /* Create input irqs for the slots */ | ||
93 | qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq, | ||
94 | - sdhci, NULL, ASPEED_SDHCI_NUM_SLOTS); | ||
95 | + sdhci, NULL, sdhci->num_slots); | ||
96 | |||
97 | sysbus_init_irq(sbd, &sdhci->irq); | ||
98 | memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops, | ||
99 | sdhci, TYPE_ASPEED_SDHCI, 0x1000); | ||
100 | sysbus_init_mmio(sbd, &sdhci->iomem); | ||
101 | |||
102 | - for (int i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { | ||
103 | + for (int i = 0; i < sdhci->num_slots; ++i) { | ||
104 | Object *sdhci_slot = OBJECT(&sdhci->slots[i]); | ||
105 | SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]); | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_sdhci = { | ||
108 | }, | ||
109 | }; | 95 | }; |
110 | 96 | ||
111 | +static Property aspeed_sdhci_properties[] = { | ||
112 | + DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0), | ||
113 | + DEFINE_PROP_END_OF_LIST(), | ||
114 | +}; | ||
115 | + | ||
116 | static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) | ||
117 | { | ||
118 | DeviceClass *dc = DEVICE_CLASS(classp); | ||
119 | @@ -XXX,XX +XXX,XX @@ static void aspeed_sdhci_class_init(ObjectClass *classp, void *data) | ||
120 | dc->realize = aspeed_sdhci_realize; | ||
121 | dc->reset = aspeed_sdhci_reset; | ||
122 | dc->vmsd = &vmstate_aspeed_sdhci; | ||
123 | + device_class_set_props(dc, aspeed_sdhci_properties); | ||
124 | } | ||
125 | |||
126 | static TypeInfo aspeed_sdhci_info = { | ||
127 | -- | 97 | -- |
128 | 2.20.1 | 98 | 2.34.1 |
129 | 99 | ||
130 | 100 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | The IoTKit, SSE200 and SSE300 all default to 8 MPU regions. The |
---|---|---|---|
2 | 2 | MPS2/MPS3 FPGA images don't override these except in the case of | |
3 | The overhead for the OpenBMC firmware images using the a custom U-Boot | 3 | AN547, which uses 16 MPU regions. |
4 | is around 2 seconds, which is fine, but with a U-Boot from mainline, | 4 | |
5 | it takes an extra 50 seconds or so to reach Linux. A quick survey on | 5 | Define properties on the ARMSSE object for the MPU regions (using the |
6 | the number of reads performed on the flash memory region gives the | 6 | same names as the documented RTL configuration settings, and |
7 | following figures : | 7 | following the pattern we already have for this device of using |
8 | 8 | all-caps names as the RTL does), and set them in the board code. | |
9 | OpenBMC U-Boot 922478 (~ 3.5 MBytes) | 9 | |
10 | Mainline U-Boot 20569977 (~ 80 MBytes) | 10 | We don't actually need to override the default except on AN547, |
11 | 11 | but it's simpler code to have the board code set them always | |
12 | QEMU must be trashing the TCG TBs and reloading text very often. Some | 12 | rather than tracking which board subtypes want to set them to |
13 | addresses are read more than 250.000 times. Until we find a solution | 13 | a non-default value separately from what that value is. |
14 | to improve boot time, execution from MMIO is not activated by default. | 14 | |
15 | 15 | Tho overall effect is that for mps2-an505, mps2-an521 and mps3-an524 | |
16 | Setting this option also breaks migration compatibility. | 16 | we now correctly use 8 MPU regions, while mps3-an547 stays at its |
17 | 17 | current 16 regions. | |
18 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 18 | |
19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 19 | It's possible some guest code wrongly depended on the previous |
20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 20 | incorrectly modeled number of memory regions. (Such guest code |
21 | Message-id: 20200114103433.30534-5-clg@kaod.org | 21 | should ideally check the number of regions via the MPU_TYPE |
22 | register.) The old behaviour can be obtained with additional | ||
23 | -global arguments to QEMU: | ||
24 | |||
25 | For mps2-an521 and mps2-an524: | ||
26 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 -global sse-200.CPU1_MPU_NS=16 -global sse-200.CPU1_MPU_S=16 | ||
27 | |||
28 | For mps2-an505: | ||
29 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 | ||
30 | |||
31 | NB that the way the implementation allows this use of -global | ||
32 | is slightly fragile: if the board code explicitly sets the | ||
33 | properties on the sse-200 object, this overrides the -global | ||
34 | command line option. So we rely on: | ||
35 | - the boards that need fixing all happen to use the SSE defaults | ||
36 | - we can write the board code to only set the property if it | ||
37 | is different from the default, rather than having all boards | ||
38 | explicitly set the property | ||
39 | - the board that does need to use a non-default value happens | ||
40 | to need to set it to the same value (16) we previously used | ||
41 | This works, but there are some kinds of refactoring of the | ||
42 | mps2-tz.c code that would break the support for -global here. | ||
43 | |||
44 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1772 | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 45 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
46 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
47 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
48 | Message-id: 20230724174335.2150499-4-peter.maydell@linaro.org | ||
23 | --- | 49 | --- |
24 | include/hw/arm/aspeed.h | 2 ++ | 50 | include/hw/arm/armsse.h | 5 +++++ |
25 | hw/arm/aspeed.c | 44 ++++++++++++++++++++++++++++++++++++----- | 51 | hw/arm/armsse.c | 16 ++++++++++++++++ |
26 | 2 files changed, 41 insertions(+), 5 deletions(-) | 52 | hw/arm/mps2-tz.c | 29 +++++++++++++++++++++++++++++ |
27 | 53 | 3 files changed, 50 insertions(+) | |
28 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h | 54 | |
55 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/aspeed.h | 57 | --- a/include/hw/arm/armsse.h |
31 | +++ b/include/hw/arm/aspeed.h | 58 | +++ b/include/hw/arm/armsse.h |
32 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardState AspeedBoardState; | 59 | @@ -XXX,XX +XXX,XX @@ |
33 | 60 | * (matching the hardware) is that for CPU0 in an IoTKit and CPU1 in an | |
34 | typedef struct AspeedMachine { | 61 | * SSE-200 both are present; CPU0 in an SSE-200 has neither. |
35 | MachineState parent_obj; | 62 | * Since the IoTKit has only one CPU, it does not have the CPU1_* properties. |
63 | + * + QOM properties "CPU0_MPU_NS", "CPU0_MPU_S", "CPU1_MPU_NS" and "CPU1_MPU_S" | ||
64 | + * which set the number of MPU regions on the CPUs. If there is only one | ||
65 | + * CPU the CPU1 properties are not present. | ||
66 | * + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts for CPU 0, | ||
67 | * which are wired to its NVIC lines 32 .. n+32 | ||
68 | * + Named GPIO inputs "EXP_CPU1_IRQ" 0..n are the expansion interrupts for | ||
69 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
70 | uint32_t exp_numirq; | ||
71 | uint32_t sram_addr_width; | ||
72 | uint32_t init_svtor; | ||
73 | + uint32_t cpu_mpu_ns[SSE_MAX_CPUS]; | ||
74 | + uint32_t cpu_mpu_s[SSE_MAX_CPUS]; | ||
75 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
76 | bool cpu_dsp[SSE_MAX_CPUS]; | ||
77 | }; | ||
78 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/armsse.c | ||
81 | +++ b/hw/arm/armsse.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
83 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
84 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
85 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
86 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
87 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
88 | DEFINE_PROP_END_OF_LIST() | ||
89 | }; | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static Property sse200_properties[] = { | ||
92 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), | ||
93 | DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), | ||
94 | DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), | ||
95 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
96 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
97 | + DEFINE_PROP_UINT32("CPU1_MPU_NS", ARMSSE, cpu_mpu_ns[1], 8), | ||
98 | + DEFINE_PROP_UINT32("CPU1_MPU_S", ARMSSE, cpu_mpu_s[1], 8), | ||
99 | DEFINE_PROP_END_OF_LIST() | ||
100 | }; | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ static Property sse300_properties[] = { | ||
103 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
104 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
105 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
106 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
107 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
108 | DEFINE_PROP_END_OF_LIST() | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
112 | return; | ||
113 | } | ||
114 | } | ||
115 | + if (!object_property_set_uint(cpuobj, "mpu-ns-regions", | ||
116 | + s->cpu_mpu_ns[i], errp)) { | ||
117 | + return; | ||
118 | + } | ||
119 | + if (!object_property_set_uint(cpuobj, "mpu-s-regions", | ||
120 | + s->cpu_mpu_s[i], errp)) { | ||
121 | + return; | ||
122 | + } | ||
123 | |||
124 | if (i > 0) { | ||
125 | memory_region_add_subregion_overlap(&s->cpu_container[i], 0, | ||
126 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
127 | index XXXXXXX..XXXXXXX 100644 | ||
128 | --- a/hw/arm/mps2-tz.c | ||
129 | +++ b/hw/arm/mps2-tz.c | ||
130 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
131 | int uart_overflow_irq; /* number of the combined UART overflow IRQ */ | ||
132 | uint32_t init_svtor; /* init-svtor setting for SSE */ | ||
133 | uint32_t sram_addr_width; /* SRAM_ADDR_WIDTH setting for SSE */ | ||
134 | + uint32_t cpu0_mpu_ns; /* CPU0_MPU_NS setting for SSE */ | ||
135 | + uint32_t cpu0_mpu_s; /* CPU0_MPU_S setting for SSE */ | ||
136 | + uint32_t cpu1_mpu_ns; /* CPU1_MPU_NS setting for SSE */ | ||
137 | + uint32_t cpu1_mpu_s; /* CPU1_MPU_S setting for SSE */ | ||
138 | const RAMInfo *raminfo; | ||
139 | const char *armsse_type; | ||
140 | uint32_t boot_ram_size; /* size of ram at address 0; 0 == find in raminfo */ | ||
141 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
142 | #define MPS3_DDR_SIZE (2 * GiB) | ||
143 | #endif | ||
144 | |||
145 | +/* For cpu{0,1}_mpu_{ns,s}, means "leave at SSE's default value" */ | ||
146 | +#define MPU_REGION_DEFAULT UINT32_MAX | ||
36 | + | 147 | + |
37 | + bool mmio_exec; | 148 | static const uint32_t an505_oscclk[] = { |
38 | } AspeedMachine; | 149 | 40000000, |
39 | 150 | 24580000, | |
40 | #define ASPEED_MACHINE_CLASS(klass) \ | 151 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
41 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 152 | OBJECT(system_memory), &error_abort); |
42 | index XXXXXXX..XXXXXXX 100644 | 153 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); |
43 | --- a/hw/arm/aspeed.c | 154 | qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor); |
44 | +++ b/hw/arm/aspeed.c | 155 | + if (mmc->cpu0_mpu_ns != MPU_REGION_DEFAULT) { |
45 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | 156 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_NS", mmc->cpu0_mpu_ns); |
46 | * SoC and 128MB for the AST2500 SoC, which is twice as big as | 157 | + } |
47 | * needed by the flash modules of the Aspeed machines. | 158 | + if (mmc->cpu0_mpu_s != MPU_REGION_DEFAULT) { |
48 | */ | 159 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_S", mmc->cpu0_mpu_s); |
49 | - memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | 160 | + } |
50 | - fl->size, &error_abort); | 161 | + if (object_property_find(OBJECT(iotkitdev), "CPU1_MPU_NS")) { |
51 | - memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | 162 | + if (mmc->cpu1_mpu_ns != MPU_REGION_DEFAULT) { |
52 | - boot_rom); | 163 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_NS", mmc->cpu1_mpu_ns); |
53 | - write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort); | 164 | + } |
54 | + if (ASPEED_MACHINE(machine)->mmio_exec) { | 165 | + if (mmc->cpu1_mpu_s != MPU_REGION_DEFAULT) { |
55 | + memory_region_init_alias(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | 166 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_S", mmc->cpu1_mpu_s); |
56 | + &fl->mmio, 0, fl->size); | 167 | + } |
57 | + memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | 168 | + } |
58 | + boot_rom); | 169 | qdev_prop_set_uint32(iotkitdev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); |
59 | + } else { | 170 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); |
60 | + memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | 171 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); |
61 | + fl->size, &error_abort); | 172 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) |
62 | + memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
63 | + boot_rom); | ||
64 | + write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort); | ||
65 | + } | ||
66 | } | ||
67 | |||
68 | aspeed_board_binfo.ram_size = ram_size; | ||
69 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
70 | /* Bus 11: TODO ucd90160@64 */ | ||
71 | } | ||
72 | |||
73 | +static bool aspeed_get_mmio_exec(Object *obj, Error **errp) | ||
74 | +{ | ||
75 | + return ASPEED_MACHINE(obj)->mmio_exec; | ||
76 | +} | ||
77 | + | ||
78 | +static void aspeed_set_mmio_exec(Object *obj, bool value, Error **errp) | ||
79 | +{ | ||
80 | + ASPEED_MACHINE(obj)->mmio_exec = value; | ||
81 | +} | ||
82 | + | ||
83 | +static void aspeed_machine_instance_init(Object *obj) | ||
84 | +{ | ||
85 | + ASPEED_MACHINE(obj)->mmio_exec = false; | ||
86 | +} | ||
87 | + | ||
88 | +static void aspeed_machine_class_props_init(ObjectClass *oc) | ||
89 | +{ | ||
90 | + object_class_property_add_bool(oc, "execute-in-place", | ||
91 | + aspeed_get_mmio_exec, | ||
92 | + aspeed_set_mmio_exec, &error_abort); | ||
93 | + object_class_property_set_description(oc, "execute-in-place", | ||
94 | + "boot directly from CE0 flash device", &error_abort); | ||
95 | +} | ||
96 | + | ||
97 | static void aspeed_machine_class_init(ObjectClass *oc, void *data) | ||
98 | { | 173 | { |
99 | MachineClass *mc = MACHINE_CLASS(oc); | 174 | MachineClass *mc = MACHINE_CLASS(oc); |
100 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_class_init(ObjectClass *oc, void *data) | 175 | IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); |
101 | mc->no_floppy = 1; | 176 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); |
102 | mc->no_cdrom = 1; | 177 | |
103 | mc->no_parallel = 1; | 178 | mc->init = mps2tz_common_init; |
179 | mc->reset = mps2_machine_reset; | ||
180 | iic->check = mps2_tz_idau_check; | ||
104 | + | 181 | + |
105 | + aspeed_machine_class_props_init(oc); | 182 | + /* Most machines leave these at the SSE defaults */ |
183 | + mmc->cpu0_mpu_ns = MPU_REGION_DEFAULT; | ||
184 | + mmc->cpu0_mpu_s = MPU_REGION_DEFAULT; | ||
185 | + mmc->cpu1_mpu_ns = MPU_REGION_DEFAULT; | ||
186 | + mmc->cpu1_mpu_s = MPU_REGION_DEFAULT; | ||
106 | } | 187 | } |
107 | 188 | ||
108 | static void aspeed_machine_palmetto_class_init(ObjectClass *oc, void *data) | 189 | static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) |
109 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_machine_types[] = { | 190 | @@ -XXX,XX +XXX,XX @@ static void mps3tz_an547_class_init(ObjectClass *oc, void *data) |
110 | .name = TYPE_ASPEED_MACHINE, | 191 | mmc->numirq = 96; |
111 | .parent = TYPE_MACHINE, | 192 | mmc->uart_overflow_irq = 48; |
112 | .instance_size = sizeof(AspeedMachine), | 193 | mmc->init_svtor = 0x00000000; |
113 | + .instance_init = aspeed_machine_instance_init, | 194 | + mmc->cpu0_mpu_s = mmc->cpu0_mpu_ns = 16; |
114 | .class_size = sizeof(AspeedMachineClass), | 195 | mmc->sram_addr_width = 21; |
115 | .class_init = aspeed_machine_class_init, | 196 | mmc->raminfo = an547_raminfo; |
116 | .abstract = true, | 197 | mmc->armsse_type = TYPE_SSE300; |
117 | -- | 198 | -- |
118 | 2.20.1 | 199 | 2.34.1 |
119 | 200 | ||
120 | 201 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Since we enabled parallel TCG code generation for softmmu (see | ||
4 | commit 3468b59 "tcg: enable multiple TCG contexts in softmmu") | ||
5 | and its subsequent fix (commit 72649619 "add .min_cpus and | ||
6 | .default_cpus fields to machine_class"), the raspi machines are | ||
7 | restricted to always use their 4 cores: | ||
8 | |||
9 | See in hw/arm/raspi2 (with BCM283X_NCPUS set to 4): | ||
10 | |||
11 | 222 static void raspi2_machine_init(MachineClass *mc) | ||
12 | 223 { | ||
13 | 224 mc->desc = "Raspberry Pi 2"; | ||
14 | 230 mc->max_cpus = BCM283X_NCPUS; | ||
15 | 231 mc->min_cpus = BCM283X_NCPUS; | ||
16 | 232 mc->default_cpus = BCM283X_NCPUS; | ||
17 | 235 }; | ||
18 | 236 DEFINE_MACHINE("raspi2", raspi2_machine_init) | ||
19 | |||
20 | We can no longer use the -smp option, as we get: | ||
21 | |||
22 | $ qemu-system-arm -M raspi2 -smp 1 | ||
23 | qemu-system-arm: Invalid SMP CPUs 1. The min CPUs supported by machine 'raspi2' is 4 | ||
24 | |||
25 | Since we can not set the TYPE_BCM283x SOC "enabled-cpus" with -smp, | ||
26 | remove the unuseful code. | ||
27 | |||
28 | We can achieve the same by using the '-global bcm2836.enabled-cpus=1' | ||
29 | option. | ||
30 | |||
31 | Reported-by: Laurent Bonnans <laurent.bonnans@here.com> | ||
32 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
33 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
34 | Message-id: 20200120235159.18510-2-f4bug@amsat.org | ||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
36 | --- | ||
37 | hw/arm/raspi.c | 2 -- | ||
38 | 1 file changed, 2 deletions(-) | ||
39 | |||
40 | diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/raspi.c | ||
43 | +++ b/hw/arm/raspi.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void raspi_init(MachineState *machine, int version) | ||
45 | /* Setup the SOC */ | ||
46 | object_property_add_const_link(OBJECT(&s->soc), "ram", OBJECT(&s->ram), | ||
47 | &error_abort); | ||
48 | - object_property_set_int(OBJECT(&s->soc), machine->smp.cpus, "enabled-cpus", | ||
49 | - &error_abort); | ||
50 | int board_rev = version == 3 ? 0xa02082 : 0xa21041; | ||
51 | object_property_set_int(OBJECT(&s->soc), board_rev, "board-rev", | ||
52 | &error_abort); | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Damien Hedde <damien.hedde@greensocs.com> | ||
2 | 1 | ||
3 | In qdev_set_parent_bus(), when changing the parent bus of a | ||
4 | realized device, if the source and destination buses are not in the | ||
5 | same reset state, some adaptations are required. This patch adds | ||
6 | needed call to resettable_change_parent() to make sure a device reset | ||
7 | state stays coherent with its parent bus. | ||
8 | |||
9 | The addition is a no-op if: | ||
10 | 1. the device being parented is not realized. | ||
11 | 2. the device is realized, but both buses are not under reset. | ||
12 | |||
13 | Case 2 means that as long as qdev_set_parent_bus() is called | ||
14 | during the machine realization procedure (which is before the | ||
15 | machine reset so nothing is in reset), it is a no op. | ||
16 | |||
17 | There are 52 call sites of qdev_set_parent_bus(). All but one fall | ||
18 | into the no-op case: | ||
19 | + 29 trivial calls related to virtio (in hw/{s390x,display,virtio}/ | ||
20 | {vhost,virtio}-xxx.c) to set a vdev(or vgpu) composing device | ||
21 | parent bus just before realizing the same vdev(vgpu). | ||
22 | + hw/core/qdev.c: when creating a device in qdev_try_create() | ||
23 | + hw/core/sysbus.c: when initializing a device in the sysbus | ||
24 | + hw/i386/amd_iommu.c: before realizing AMDVIState/pci | ||
25 | + hw/isa/piix4.c: before realizing PIIX4State/rtc | ||
26 | + hw/misc/auxbus.c: when creating an AUXBus | ||
27 | + hw/misc/auxbus.c: when creating an AUXBus child | ||
28 | + hw/misc/macio/macio.c: when initializing a MACIOState child | ||
29 | + hw/misc/macio/macio.c: before realizing NewWorldMacIOState/pmu | ||
30 | + hw/misc/macio/macio.c: before realizing NewWorldMacIOState/cuda | ||
31 | + hw/net/virtio-net.c: Used for migration when using the failover | ||
32 | mechanism to migration a vfio-pci/net. It is | ||
33 | a no-op because at this point the device is | ||
34 | already on the bus. | ||
35 | + hw/pci-host/designware.c: before realizing DesignwarePCIEHost/root | ||
36 | + hw/pci-host/gpex.c: before realizing GPEXHost/root | ||
37 | + hw/pci-host/prep.c: when initialiazing PREPPCIState/pci_dev | ||
38 | + hw/pci-host/q35.c: before realizing Q35PCIHost/mch | ||
39 | + hw/pci-host/versatile.c: when initializing PCIVPBState/pci_dev | ||
40 | + hw/pci-host/xilinx-pcie.c: before realizing XilinxPCIEHost/root | ||
41 | + hw/s390x/event-facility.c: when creating SCLPEventFacility/ | ||
42 | TYPE_SCLP_QUIESCE | ||
43 | + hw/s390x/event-facility.c: ditto with SCLPEventFacility/ | ||
44 | TYPE_SCLP_CPU_HOTPLUG | ||
45 | + hw/s390x/sclp.c: Not trivial because it is called on a SLCPDevice | ||
46 | just after realizing it. Ok because at this point the destination | ||
47 | bus (sysbus) is not in reset; the realize step is before the | ||
48 | machine reset. | ||
49 | + hw/sd/core.c: Not OK. Used in sdbus_reparent_card(). See below. | ||
50 | + hw/ssi/ssi.c: Used to put spi slave on spi bus and connect the cs | ||
51 | line in ssi_auto_connect_slave(). Ok because this function is only | ||
52 | used in realize step in hw/ssi/aspeed_smc.ci, hw/ssi/imx_spi.c, | ||
53 | hw/ssi/mss-spi.c, hw/ssi/xilinx_spi.c and hw/ssi/xilinx_spips.c. | ||
54 | + hw/xen/xen-legacy-backend.c: when creating a XenLegacyDevice device | ||
55 | + qdev-monitor.c: in device hotplug creation procedure before realize | ||
56 | |||
57 | Note that this commit alone will have no effect, right now there is no | ||
58 | use of resettable API to reset anything. So a bus will never be tagged | ||
59 | as in-reset by this same API. | ||
60 | |||
61 | The one place where side-effect will occurs is in hw/sd/core.c in | ||
62 | sdbus_reparent_card(). This function is only used in the raspi machines, | ||
63 | including during the sysbus reset procedure. This case will be | ||
64 | carrefully handled when doing the multiple phase reset transition. | ||
65 | |||
66 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
67 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
68 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
69 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
70 | Message-id: 20200123132823.1117486-7-damien.hedde@greensocs.com | ||
71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
72 | --- | ||
73 | hw/core/qdev.c | 16 +++++++++++----- | ||
74 | 1 file changed, 11 insertions(+), 5 deletions(-) | ||
75 | |||
76 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/hw/core/qdev.c | ||
79 | +++ b/hw/core/qdev.c | ||
80 | @@ -XXX,XX +XXX,XX @@ static void bus_add_child(BusState *bus, DeviceState *child) | ||
81 | |||
82 | void qdev_set_parent_bus(DeviceState *dev, BusState *bus) | ||
83 | { | ||
84 | - bool replugging = dev->parent_bus != NULL; | ||
85 | + BusState *old_parent_bus = dev->parent_bus; | ||
86 | |||
87 | - if (replugging) { | ||
88 | + if (old_parent_bus) { | ||
89 | trace_qdev_update_parent_bus(dev, object_get_typename(OBJECT(dev)), | ||
90 | - dev->parent_bus, object_get_typename(OBJECT(dev->parent_bus)), | ||
91 | + old_parent_bus, object_get_typename(OBJECT(old_parent_bus)), | ||
92 | OBJECT(bus), object_get_typename(OBJECT(bus))); | ||
93 | /* | ||
94 | * Keep a reference to the device while it's not plugged into | ||
95 | * any bus, to avoid it potentially evaporating when it is | ||
96 | * dereffed in bus_remove_child(). | ||
97 | + * Also keep the ref of the parent bus until the end, so that | ||
98 | + * we can safely call resettable_change_parent() below. | ||
99 | */ | ||
100 | object_ref(OBJECT(dev)); | ||
101 | bus_remove_child(dev->parent_bus, dev); | ||
102 | - object_unref(OBJECT(dev->parent_bus)); | ||
103 | } | ||
104 | dev->parent_bus = bus; | ||
105 | object_ref(OBJECT(bus)); | ||
106 | bus_add_child(bus, dev); | ||
107 | - if (replugging) { | ||
108 | + if (dev->realized) { | ||
109 | + resettable_change_parent(OBJECT(dev), OBJECT(bus), | ||
110 | + OBJECT(old_parent_bus)); | ||
111 | + } | ||
112 | + if (old_parent_bus) { | ||
113 | + object_unref(OBJECT(old_parent_bus)); | ||
114 | object_unref(OBJECT(dev)); | ||
115 | } | ||
116 | } | ||
117 | -- | ||
118 | 2.20.1 | ||
119 | |||
120 | diff view generated by jsdifflib |