1
A large arm pullreq, mostly because of 3 series:
1
Hi; here's the latest round of arm patches. I have included also
2
* aspeed 2600 support
2
my patchset for the RTC devices to avoid keeping time_t and
3
* semihosting v2.0 support
3
time_t diffs in 32-bit variables.
4
* transaction-based ptimers
5
4
6
thanks
5
thanks
7
-- PMM
6
-- PMM
8
7
9
The following changes since commit 22dbfdecc3c52228d3489da3fe81da92b21197bf:
8
The following changes since commit 156618d9ea67f2f2e31d9dedd97f2dcccbe6808c:
10
9
11
Merge remote-tracking branch 'remotes/awilliam/tags/vfio-update-20191010.0' into staging (2019-10-14 15:09:08 +0100)
10
Merge tag 'block-pull-request' of https://gitlab.com/stefanha/qemu into staging (2023-08-30 09:20:27 -0400)
12
11
13
are available in the Git repository at:
12
are available in the Git repository at:
14
13
15
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20191014
14
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230831
16
15
17
for you to fetch changes up to bca1936f8f66c5f8a111569ffd14969de208bf3b:
16
for you to fetch changes up to e73b8bb8a3e9a162f70e9ffbf922d4fafc96bbfb:
18
17
19
hw/misc/bcm2835_mbox: Add trace events (2019-10-14 16:48:56 +0100)
18
hw/arm: Set number of MPU regions correctly for an505, an521, an524 (2023-08-31 11:07:02 +0100)
20
19
21
----------------------------------------------------------------
20
----------------------------------------------------------------
22
target-arm queue:
21
target-arm queue:
23
* Add Aspeed AST2600 SoC and board support
22
* Some of the preliminary patches for Cortex-A710 support
24
* aspeed/wdt: Check correct register for clock source
23
* i.MX7 and i.MX6UL refactoring
25
* bcm2835: code cleanups, better logging, trace events
24
* Implement SRC device for i.MX7
26
* implement v2.0 of the Arm semihosting specification
25
* Catch illegal-exception-return from EL3 with bad NSE/NS
27
* provide new 'transaction-based' ptimer API and use it
26
* Use 64-bit offsets for holding time_t differences in RTC devices
28
for the Arm devices that use ptimers
27
* Model correct number of MPU regions for an505, an521, an524 boards
29
* ARM: KVM: support more than 256 CPUs
30
28
31
----------------------------------------------------------------
29
----------------------------------------------------------------
32
Amithash Prasad (1):
30
Alex Bennée (1):
33
aspeed/wdt: Check correct register for clock source
31
target/arm: properly document FEAT_CRC32
34
32
35
Cédric Le Goater (15):
33
Jean-Christophe Dubois (6):
36
aspeed/timer: Introduce an object class per SoC
34
Remove i.MX7 IOMUX GPR device from i.MX6UL
37
aspeed/timer: Add support for control register 3
35
Refactor i.MX6UL processor code
38
aspeed/timer: Add AST2600 support
36
Add i.MX6UL missing devices.
39
aspeed/timer: Add support for IRQ status register on the AST2600
37
Refactor i.MX7 processor code
40
aspeed/sdmc: Introduce an object class per SoC
38
Add i.MX7 missing TZ devices and memory regions
41
watchdog/aspeed: Introduce an object class per SoC
39
Add i.MX7 SRC device implementation
42
aspeed/smc: Introduce segment operations
43
aspeed/smc: Add AST2600 support
44
aspeed/i2c: Introduce an object class per SoC
45
aspeed/i2c: Add AST2600 support
46
aspeed: Introduce an object class per SoC
47
aspeed/soc: Add AST2600 support
48
m25p80: Add support for w25q512jv
49
aspeed: Add an AST2600 eval board
50
aspeed: add support for the Aspeed MII controller of the AST2600
51
40
52
Eddie James (1):
41
Peter Maydell (8):
53
hw/sd/aspeed_sdhci: New device
42
target/arm: Catch illegal-exception-return from EL3 with bad NSE/NS
43
hw/rtc/m48t59: Use 64-bit arithmetic in set_alarm()
44
hw/rtc/twl92230: Use int64_t for sec_offset and alm_sec
45
hw/rtc/aspeed_rtc: Use 64-bit offset for holding time_t difference
46
rtc: Use time_t for passing and returning time offsets
47
target/arm: Do all "ARM_FEATURE_X implies Y" checks in post_init
48
hw/arm/armv7m: Add mpu-ns-regions and mpu-s-regions properties
49
hw/arm: Set number of MPU regions correctly for an505, an521, an524
54
50
55
Eric Auger (3):
51
Richard Henderson (9):
56
linux headers: update against v5.4-rc1
52
target/arm: Reduce dcz_blocksize to uint8_t
57
intc/arm_gic: Support IRQ injection for more than 256 vpus
53
target/arm: Allow cpu to configure GM blocksize
58
ARM: KVM: Check KVM_CAP_ARM_IRQ_LINE_LAYOUT_2 for smp_cpus > 256
54
target/arm: Support more GM blocksizes
55
target/arm: When tag memory is not present, set MTE=1
56
target/arm: Introduce make_ccsidr64
57
target/arm: Apply access checks to neoverse-n1 special registers
58
target/arm: Apply access checks to neoverse-v1 special registers
59
target/arm: Suppress FEAT_TRBE (Trace Buffer Extension)
60
target/arm: Implement FEAT_HPDS2 as a no-op
59
61
60
Joel Stanley (5):
62
docs/system/arm/emulation.rst | 2 +
61
hw: aspeed_scu: Add AST2600 support
63
include/hw/arm/armsse.h | 5 +
62
aspeed/sdmc: Add AST2600 support
64
include/hw/arm/armv7m.h | 8 +
63
hw: wdt_aspeed: Add AST2600 support
65
include/hw/arm/fsl-imx6ul.h | 158 ++++++++++++++++---
64
aspeed: Parameterise number of MACs
66
include/hw/arm/fsl-imx7.h | 338 ++++++++++++++++++++++++++++++-----------
65
aspeed/soc: Add ASPEED Video stub
67
include/hw/misc/imx7_src.h | 66 ++++++++
68
include/hw/rtc/aspeed_rtc.h | 2 +-
69
include/sysemu/rtc.h | 4 +-
70
target/arm/cpregs.h | 2 +
71
target/arm/cpu.h | 5 +-
72
target/arm/internals.h | 6 -
73
target/arm/tcg/translate.h | 2 +
74
hw/arm/armsse.c | 16 ++
75
hw/arm/armv7m.c | 21 +++
76
hw/arm/fsl-imx6ul.c | 174 +++++++++++++--------
77
hw/arm/fsl-imx7.c | 201 +++++++++++++++++++-----
78
hw/arm/mps2-tz.c | 29 ++++
79
hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++
80
hw/rtc/aspeed_rtc.c | 5 +-
81
hw/rtc/m48t59.c | 2 +-
82
hw/rtc/twl92230.c | 4 +-
83
softmmu/rtc.c | 4 +-
84
target/arm/cpu.c | 207 ++++++++++++++-----------
85
target/arm/helper.c | 15 +-
86
target/arm/tcg/cpu32.c | 2 +-
87
target/arm/tcg/cpu64.c | 102 +++++++++----
88
target/arm/tcg/helper-a64.c | 9 ++
89
target/arm/tcg/mte_helper.c | 90 ++++++++---
90
target/arm/tcg/translate-a64.c | 5 +-
91
hw/misc/meson.build | 1 +
92
hw/misc/trace-events | 4 +
93
31 files changed, 1393 insertions(+), 372 deletions(-)
94
create mode 100644 include/hw/misc/imx7_src.h
95
create mode 100644 hw/misc/imx7_src.c
66
96
67
Peter Maydell (36):
68
ptimer: Rename ptimer_init() to ptimer_init_with_bh()
69
ptimer: Provide new transaction-based API
70
tests/ptimer-test: Switch to transaction-based ptimer API
71
hw/timer/arm_timer.c: Switch to transaction-based ptimer API
72
hw/arm/musicpal.c: Switch to transaction-based ptimer API
73
hw/timer/allwinner-a10-pit.c: Switch to transaction-based ptimer API
74
hw/timer/arm_mptimer.c: Switch to transaction-based ptimer API
75
hw/timer/cmsdk-apb-dualtimer.c: Switch to transaction-based ptimer API
76
hw/timer/cmsdk-apb-timer.c: Switch to transaction-based ptimer API
77
hw/timer/digic-timer.c: Switch to transaction-based ptimer API
78
hw/timer/exynos4210_mct.c: Switch GFRC to transaction-based ptimer API
79
hw/timer/exynos4210_mct.c: Switch LFRC to transaction-based ptimer API
80
hw/timer/exynos4210_mct.c: Switch ltick to transaction-based ptimer API
81
hw/timer/exynos4210_pwm.c: Switch to transaction-based ptimer API
82
hw/timer/exynos4210_rtc.c: Switch 1Hz ptimer to transaction-based API
83
hw/timer/exynos4210_rtc.c: Switch main ptimer to transaction-based API
84
hw/timer/imx_epit.c: Switch to transaction-based ptimer API
85
hw/timer/imx_gpt.c: Switch to transaction-based ptimer API
86
hw/timer/mss-timerc: Switch to transaction-based ptimer API
87
hw/watchdog/cmsdk-apb-watchdog.c: Switch to transaction-based ptimer API
88
hw/net/lan9118.c: Switch to transaction-based ptimer API
89
target/arm/arm-semi: Capture errno in softmmu version of set_swi_errno()
90
target/arm/arm-semi: Always set some kind of errno for failed calls
91
target/arm/arm-semi: Correct comment about gdb syscall races
92
target/arm/arm-semi: Make semihosting code hand out its own file descriptors
93
target/arm/arm-semi: Restrict use of TaskState*
94
target/arm/arm-semi: Use set_swi_errno() in gdbstub callback functions
95
target/arm/arm-semi: Factor out implementation of SYS_CLOSE
96
target/arm/arm-semi: Factor out implementation of SYS_WRITE
97
target/arm/arm-semi: Factor out implementation of SYS_READ
98
target/arm/arm-semi: Factor out implementation of SYS_ISTTY
99
target/arm/arm-semi: Factor out implementation of SYS_SEEK
100
target/arm/arm-semi: Factor out implementation of SYS_FLEN
101
target/arm/arm-semi: Implement support for semihosting feature detection
102
target/arm/arm-semi: Implement SH_EXT_EXIT_EXTENDED extension
103
target/arm/arm-semi: Implement SH_EXT_STDOUT_STDERR extension
104
105
Philippe Mathieu-Daudé (6):
106
hw/arm/raspi: Use the IEC binary prefix definitions
107
hw/arm/bcm2835_peripherals: Improve logging
108
hw/arm/bcm2835_peripherals: Name various address spaces
109
hw/arm/bcm2835: Rename some definitions
110
hw/arm/bcm2835: Add various unimplemented peripherals
111
hw/misc/bcm2835_mbox: Add trace events
112
113
Rashmica Gupta (1):
114
hw/gpio: Add in AST2600 specific implementation
115
116
hw/arm/Makefile.objs | 2 +-
117
hw/sd/Makefile.objs | 1 +
118
include/hw/arm/aspeed.h | 1 +
119
include/hw/arm/aspeed_soc.h | 29 +-
120
include/hw/arm/bcm2835_peripherals.h | 15 +
121
include/hw/arm/raspi_platform.h | 24 +-
122
include/hw/i2c/aspeed_i2c.h | 20 +-
123
include/hw/misc/aspeed_scu.h | 7 +-
124
include/hw/misc/aspeed_sdmc.h | 20 +-
125
include/hw/net/ftgmac100.h | 17 +
126
include/hw/ptimer.h | 83 ++-
127
include/hw/sd/aspeed_sdhci.h | 34 ++
128
include/hw/ssi/aspeed_smc.h | 4 +
129
include/hw/timer/aspeed_timer.h | 18 +
130
include/hw/timer/mss-timer.h | 1 -
131
include/hw/watchdog/wdt_aspeed.h | 19 +-
132
include/standard-headers/asm-x86/bootparam.h | 2 +
133
include/standard-headers/asm-x86/kvm_para.h | 1 +
134
include/standard-headers/linux/ethtool.h | 24 +
135
include/standard-headers/linux/pci_regs.h | 19 +-
136
include/standard-headers/linux/virtio_fs.h | 19 +
137
include/standard-headers/linux/virtio_ids.h | 2 +
138
include/standard-headers/linux/virtio_iommu.h | 165 ++++++
139
include/standard-headers/linux/virtio_pmem.h | 6 +-
140
linux-headers/asm-arm/kvm.h | 16 +-
141
linux-headers/asm-arm/unistd-common.h | 2 +
142
linux-headers/asm-arm64/kvm.h | 21 +-
143
linux-headers/asm-generic/mman-common.h | 18 +-
144
linux-headers/asm-generic/mman.h | 10 +-
145
linux-headers/asm-generic/unistd.h | 10 +-
146
linux-headers/asm-mips/mman.h | 3 +
147
linux-headers/asm-mips/unistd_n32.h | 1 +
148
linux-headers/asm-mips/unistd_n64.h | 1 +
149
linux-headers/asm-mips/unistd_o32.h | 1 +
150
linux-headers/asm-powerpc/mman.h | 6 +-
151
linux-headers/asm-powerpc/unistd_32.h | 2 +
152
linux-headers/asm-powerpc/unistd_64.h | 2 +
153
linux-headers/asm-s390/kvm.h | 6 +
154
linux-headers/asm-s390/unistd_32.h | 2 +
155
linux-headers/asm-s390/unistd_64.h | 2 +
156
linux-headers/asm-x86/kvm.h | 28 +-
157
linux-headers/asm-x86/unistd.h | 2 +-
158
linux-headers/asm-x86/unistd_32.h | 2 +
159
linux-headers/asm-x86/unistd_64.h | 2 +
160
linux-headers/asm-x86/unistd_x32.h | 2 +
161
linux-headers/linux/kvm.h | 12 +-
162
linux-headers/linux/psp-sev.h | 5 +-
163
linux-headers/linux/vfio.h | 71 ++-
164
target/arm/kvm_arm.h | 1 +
165
hw/arm/aspeed.c | 42 +-
166
hw/arm/aspeed_ast2600.c | 523 +++++++++++++++++++
167
hw/arm/aspeed_soc.c | 199 +++++---
168
hw/arm/bcm2835_peripherals.c | 38 +-
169
hw/arm/bcm2836.c | 2 +-
170
hw/arm/musicpal.c | 16 +-
171
hw/arm/raspi.c | 4 +-
172
hw/block/m25p80.c | 1 +
173
hw/char/bcm2835_aux.c | 5 +-
174
hw/core/ptimer.c | 154 +++++-
175
hw/display/bcm2835_fb.c | 2 +-
176
hw/dma/bcm2835_dma.c | 10 +-
177
hw/dma/xilinx_axidma.c | 2 +-
178
hw/gpio/aspeed_gpio.c | 142 +++++-
179
hw/i2c/aspeed_i2c.c | 106 +++-
180
hw/intc/arm_gic_kvm.c | 7 +-
181
hw/intc/bcm2836_control.c | 7 +-
182
hw/m68k/mcf5206.c | 2 +-
183
hw/m68k/mcf5208.c | 2 +-
184
hw/misc/aspeed_scu.c | 194 ++++++-
185
hw/misc/aspeed_sdmc.c | 250 ++++++---
186
hw/misc/bcm2835_mbox.c | 14 +-
187
hw/misc/bcm2835_property.c | 20 +-
188
hw/net/fsl_etsec/etsec.c | 2 +-
189
hw/net/ftgmac100.c | 162 ++++++
190
hw/net/lan9118.c | 11 +-
191
hw/sd/aspeed_sdhci.c | 198 ++++++++
192
hw/ssi/aspeed_smc.c | 177 ++++++-
193
hw/timer/allwinner-a10-pit.c | 12 +-
194
hw/timer/altera_timer.c | 2 +-
195
hw/timer/arm_mptimer.c | 18 +-
196
hw/timer/arm_timer.c | 16 +-
197
hw/timer/aspeed_timer.c | 213 +++++++-
198
hw/timer/cmsdk-apb-dualtimer.c | 14 +-
199
hw/timer/cmsdk-apb-timer.c | 15 +-
200
hw/timer/digic-timer.c | 16 +-
201
hw/timer/etraxfs_timer.c | 6 +-
202
hw/timer/exynos4210_mct.c | 107 +++-
203
hw/timer/exynos4210_pwm.c | 17 +-
204
hw/timer/exynos4210_rtc.c | 22 +-
205
hw/timer/grlib_gptimer.c | 2 +-
206
hw/timer/imx_epit.c | 32 +-
207
hw/timer/imx_gpt.c | 21 +-
208
hw/timer/lm32_timer.c | 2 +-
209
hw/timer/milkymist-sysctl.c | 4 +-
210
hw/timer/mss-timer.c | 11 +-
211
hw/timer/puv3_ost.c | 2 +-
212
hw/timer/sh_timer.c | 2 +-
213
hw/timer/slavio_timer.c | 2 +-
214
hw/timer/xilinx_timer.c | 2 +-
215
hw/watchdog/cmsdk-apb-watchdog.c | 13 +-
216
hw/watchdog/wdt_aspeed.c | 153 +++---
217
target/arm/arm-semi.c | 707 +++++++++++++++++++++-----
218
target/arm/cpu.c | 10 +-
219
target/arm/kvm.c | 22 +-
220
tests/ptimer-test.c | 106 +++-
221
hw/misc/trace-events | 6 +
222
106 files changed, 3958 insertions(+), 650 deletions(-)
223
create mode 100644 include/hw/sd/aspeed_sdhci.h
224
create mode 100644 include/standard-headers/linux/virtio_fs.h
225
create mode 100644 include/standard-headers/linux/virtio_iommu.h
226
create mode 100644 hw/arm/aspeed_ast2600.c
227
create mode 100644 hw/sd/aspeed_sdhci.c
228
diff view generated by jsdifflib
Deleted patch
1
From: Eric Auger <eric.auger@redhat.com>
2
1
3
Update the headers against commit:
4
0f1a7b3fac05 ("timer-of: don't use conditional expression
5
with mixed 'void' types")
6
7
Signed-off-by: Eric Auger <eric.auger@redhat.com>
8
Acked-by: Marc Zyngier <maz@kernel.org>
9
Message-id: 20191003154640.22451-2-eric.auger@redhat.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
include/standard-headers/asm-x86/bootparam.h | 2 +
13
include/standard-headers/asm-x86/kvm_para.h | 1 +
14
include/standard-headers/linux/ethtool.h | 24 +++
15
include/standard-headers/linux/pci_regs.h | 19 +-
16
include/standard-headers/linux/virtio_fs.h | 19 ++
17
include/standard-headers/linux/virtio_ids.h | 2 +
18
include/standard-headers/linux/virtio_iommu.h | 165 ++++++++++++++++++
19
include/standard-headers/linux/virtio_pmem.h | 6 +-
20
linux-headers/asm-arm/kvm.h | 16 +-
21
linux-headers/asm-arm/unistd-common.h | 2 +
22
linux-headers/asm-arm64/kvm.h | 21 ++-
23
linux-headers/asm-generic/mman-common.h | 18 +-
24
linux-headers/asm-generic/mman.h | 10 +-
25
linux-headers/asm-generic/unistd.h | 10 +-
26
linux-headers/asm-mips/mman.h | 3 +
27
linux-headers/asm-mips/unistd_n32.h | 1 +
28
linux-headers/asm-mips/unistd_n64.h | 1 +
29
linux-headers/asm-mips/unistd_o32.h | 1 +
30
linux-headers/asm-powerpc/mman.h | 6 +-
31
linux-headers/asm-powerpc/unistd_32.h | 2 +
32
linux-headers/asm-powerpc/unistd_64.h | 2 +
33
linux-headers/asm-s390/kvm.h | 6 +
34
linux-headers/asm-s390/unistd_32.h | 2 +
35
linux-headers/asm-s390/unistd_64.h | 2 +
36
linux-headers/asm-x86/kvm.h | 28 ++-
37
linux-headers/asm-x86/unistd.h | 2 +-
38
linux-headers/asm-x86/unistd_32.h | 2 +
39
linux-headers/asm-x86/unistd_64.h | 2 +
40
linux-headers/asm-x86/unistd_x32.h | 2 +
41
linux-headers/linux/kvm.h | 12 +-
42
linux-headers/linux/psp-sev.h | 5 +-
43
linux-headers/linux/vfio.h | 71 +++++---
44
32 files changed, 406 insertions(+), 59 deletions(-)
45
create mode 100644 include/standard-headers/linux/virtio_fs.h
46
create mode 100644 include/standard-headers/linux/virtio_iommu.h
47
48
diff --git a/include/standard-headers/asm-x86/bootparam.h b/include/standard-headers/asm-x86/bootparam.h
49
index XXXXXXX..XXXXXXX 100644
50
--- a/include/standard-headers/asm-x86/bootparam.h
51
+++ b/include/standard-headers/asm-x86/bootparam.h
52
@@ -XXX,XX +XXX,XX @@
53
#define XLF_EFI_HANDOVER_32        (1<<2)
54
#define XLF_EFI_HANDOVER_64        (1<<3)
55
#define XLF_EFI_KEXEC            (1<<4)
56
+#define XLF_5LEVEL            (1<<5)
57
+#define XLF_5LEVEL_ENABLED        (1<<6)
58
59
60
#endif /* _ASM_X86_BOOTPARAM_H */
61
diff --git a/include/standard-headers/asm-x86/kvm_para.h b/include/standard-headers/asm-x86/kvm_para.h
62
index XXXXXXX..XXXXXXX 100644
63
--- a/include/standard-headers/asm-x86/kvm_para.h
64
+++ b/include/standard-headers/asm-x86/kvm_para.h
65
@@ -XXX,XX +XXX,XX @@
66
#define KVM_FEATURE_ASYNC_PF_VMEXIT    10
67
#define KVM_FEATURE_PV_SEND_IPI    11
68
#define KVM_FEATURE_POLL_CONTROL    12
69
+#define KVM_FEATURE_PV_SCHED_YIELD    13
70
71
#define KVM_HINTS_REALTIME 0
72
73
diff --git a/include/standard-headers/linux/ethtool.h b/include/standard-headers/linux/ethtool.h
74
index XXXXXXX..XXXXXXX 100644
75
--- a/include/standard-headers/linux/ethtool.h
76
+++ b/include/standard-headers/linux/ethtool.h
77
@@ -XXX,XX +XXX,XX @@ struct ethtool_tunable {
78
#define ETHTOOL_PHY_FAST_LINK_DOWN_ON    0
79
#define ETHTOOL_PHY_FAST_LINK_DOWN_OFF    0xff
80
81
+/* Energy Detect Power Down (EDPD) is a feature supported by some PHYs, where
82
+ * the PHY's RX & TX blocks are put into a low-power mode when there is no
83
+ * link detected (typically cable is un-plugged). For RX, only a minimal
84
+ * link-detection is available, and for TX the PHY wakes up to send link pulses
85
+ * to avoid any lock-ups in case the peer PHY may also be running in EDPD mode.
86
+ *
87
+ * Some PHYs may support configuration of the wake-up interval for TX pulses,
88
+ * and some PHYs may support only disabling TX pulses entirely. For the latter
89
+ * a special value is required (ETHTOOL_PHY_EDPD_NO_TX) so that this can be
90
+ * configured from userspace (should the user want it).
91
+ *
92
+ * The interval units for TX wake-up are in milliseconds, since this should
93
+ * cover a reasonable range of intervals:
94
+ * - from 1 millisecond, which does not sound like much of a power-saver
95
+ * - to ~65 seconds which is quite a lot to wait for a link to come up when
96
+ * plugging a cable
97
+ */
98
+#define ETHTOOL_PHY_EDPD_DFLT_TX_MSECS        0xffff
99
+#define ETHTOOL_PHY_EDPD_NO_TX            0xfffe
100
+#define ETHTOOL_PHY_EDPD_DISABLE        0
101
+
102
enum phy_tunable_id {
103
    ETHTOOL_PHY_ID_UNSPEC,
104
    ETHTOOL_PHY_DOWNSHIFT,
105
    ETHTOOL_PHY_FAST_LINK_DOWN,
106
+    ETHTOOL_PHY_EDPD,
107
    /*
108
     * Add your fresh new phy tunable attribute above and remember to update
109
     * phy_tunable_strings[] in net/core/ethtool.c
110
@@ -XXX,XX +XXX,XX @@ enum ethtool_link_mode_bit_indices {
111
    ETHTOOL_LINK_MODE_200000baseLR4_ER4_FR4_Full_BIT = 64,
112
    ETHTOOL_LINK_MODE_200000baseDR4_Full_BIT     = 65,
113
    ETHTOOL_LINK_MODE_200000baseCR4_Full_BIT     = 66,
114
+    ETHTOOL_LINK_MODE_100baseT1_Full_BIT         = 67,
115
+    ETHTOOL_LINK_MODE_1000baseT1_Full_BIT         = 68,
116
117
    /* must be last entry */
118
    __ETHTOOL_LINK_MODE_MASK_NBITS
119
diff --git a/include/standard-headers/linux/pci_regs.h b/include/standard-headers/linux/pci_regs.h
120
index XXXXXXX..XXXXXXX 100644
121
--- a/include/standard-headers/linux/pci_regs.h
122
+++ b/include/standard-headers/linux/pci_regs.h
123
@@ -XXX,XX +XXX,XX @@
124
#define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */
125
#define PCI_EXP_LNKCAP_SLS_8_0GB 0x00000003 /* LNKCAP2 SLS Vector bit 2 */
126
#define PCI_EXP_LNKCAP_SLS_16_0GB 0x00000004 /* LNKCAP2 SLS Vector bit 3 */
127
+#define PCI_EXP_LNKCAP_SLS_32_0GB 0x00000005 /* LNKCAP2 SLS Vector bit 4 */
128
#define PCI_EXP_LNKCAP_MLW    0x000003f0 /* Maximum Link Width */
129
#define PCI_EXP_LNKCAP_ASPMS    0x00000c00 /* ASPM Support */
130
#define PCI_EXP_LNKCAP_L0SEL    0x00007000 /* L0s Exit Latency */
131
@@ -XXX,XX +XXX,XX @@
132
#define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */
133
#define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */
134
#define PCI_EXP_LNKSTA_CLS_16_0GB 0x0004 /* Current Link Speed 16.0GT/s */
135
+#define PCI_EXP_LNKSTA_CLS_32_0GB 0x0005 /* Current Link Speed 32.0GT/s */
136
#define PCI_EXP_LNKSTA_NLW    0x03f0    /* Negotiated Link Width */
137
#define PCI_EXP_LNKSTA_NLW_X1    0x0010    /* Current Link Width x1 */
138
#define PCI_EXP_LNKSTA_NLW_X2    0x0020    /* Current Link Width x2 */
139
@@ -XXX,XX +XXX,XX @@
140
#define PCI_EXP_SLTCTL_CCIE    0x0010    /* Command Completed Interrupt Enable */
141
#define PCI_EXP_SLTCTL_HPIE    0x0020    /* Hot-Plug Interrupt Enable */
142
#define PCI_EXP_SLTCTL_AIC    0x00c0    /* Attention Indicator Control */
143
+#define PCI_EXP_SLTCTL_ATTN_IND_SHIFT 6 /* Attention Indicator shift */
144
#define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040 /* Attention Indicator on */
145
#define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 /* Attention Indicator blinking */
146
#define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0 /* Attention Indicator off */
147
@@ -XXX,XX +XXX,XX @@
148
#define PCI_EXP_LNKCAP2_SLS_5_0GB    0x00000004 /* Supported Speed 5GT/s */
149
#define PCI_EXP_LNKCAP2_SLS_8_0GB    0x00000008 /* Supported Speed 8GT/s */
150
#define PCI_EXP_LNKCAP2_SLS_16_0GB    0x00000010 /* Supported Speed 16GT/s */
151
+#define PCI_EXP_LNKCAP2_SLS_32_0GB    0x00000020 /* Supported Speed 32GT/s */
152
#define PCI_EXP_LNKCAP2_CROSSLINK    0x00000100 /* Crosslink supported */
153
#define PCI_EXP_LNKCTL2        48    /* Link Control 2 */
154
#define PCI_EXP_LNKCTL2_TLS        0x000f
155
@@ -XXX,XX +XXX,XX @@
156
#define PCI_EXP_LNKCTL2_TLS_5_0GT    0x0002 /* Supported Speed 5GT/s */
157
#define PCI_EXP_LNKCTL2_TLS_8_0GT    0x0003 /* Supported Speed 8GT/s */
158
#define PCI_EXP_LNKCTL2_TLS_16_0GT    0x0004 /* Supported Speed 16GT/s */
159
+#define PCI_EXP_LNKCTL2_TLS_32_0GT    0x0005 /* Supported Speed 32GT/s */
160
#define PCI_EXP_LNKSTA2        50    /* Link Status 2 */
161
#define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2    52    /* v2 endpoints with link end here */
162
#define PCI_EXP_SLTCAP2        52    /* Slot Capabilities 2 */
163
@@ -XXX,XX +XXX,XX @@
164
#define PCI_EXT_CAP_ID_DPC    0x1D    /* Downstream Port Containment */
165
#define PCI_EXT_CAP_ID_L1SS    0x1E    /* L1 PM Substates */
166
#define PCI_EXT_CAP_ID_PTM    0x1F    /* Precision Time Measurement */
167
-#define PCI_EXT_CAP_ID_MAX    PCI_EXT_CAP_ID_PTM
168
+#define PCI_EXT_CAP_ID_DLF    0x25    /* Data Link Feature */
169
+#define PCI_EXT_CAP_ID_PL_16GT    0x26    /* Physical Layer 16.0 GT/s */
170
+#define PCI_EXT_CAP_ID_MAX    PCI_EXT_CAP_ID_PL_16GT
171
172
#define PCI_EXT_CAP_DSN_SIZEOF    12
173
#define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40
174
@@ -XXX,XX +XXX,XX @@
175
#define PCI_L1SS_CTL1_LTR_L12_TH_SCALE    0xe0000000 /* LTR_L1.2_THRESHOLD_Scale */
176
#define PCI_L1SS_CTL2        0x0c    /* Control 2 Register */
177
178
+/* Data Link Feature */
179
+#define PCI_DLF_CAP        0x04    /* Capabilities Register */
180
+#define PCI_DLF_EXCHANGE_ENABLE    0x80000000 /* Data Link Feature Exchange Enable */
181
+
182
+/* Physical Layer 16.0 GT/s */
183
+#define PCI_PL_16GT_LE_CTRL    0x20    /* Lane Equalization Control Register */
184
+#define PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK        0x0000000F
185
+#define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK        0x000000F0
186
+#define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT    4
187
+
188
#endif /* LINUX_PCI_REGS_H */
189
diff --git a/include/standard-headers/linux/virtio_fs.h b/include/standard-headers/linux/virtio_fs.h
190
new file mode 100644
191
index XXXXXXX..XXXXXXX
192
--- /dev/null
193
+++ b/include/standard-headers/linux/virtio_fs.h
194
@@ -XXX,XX +XXX,XX @@
195
+/* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) */
196
+
197
+#ifndef _LINUX_VIRTIO_FS_H
198
+#define _LINUX_VIRTIO_FS_H
199
+
200
+#include "standard-headers/linux/types.h"
201
+#include "standard-headers/linux/virtio_ids.h"
202
+#include "standard-headers/linux/virtio_config.h"
203
+#include "standard-headers/linux/virtio_types.h"
204
+
205
+struct virtio_fs_config {
206
+    /* Filesystem name (UTF-8, not NUL-terminated, padded with NULs) */
207
+    uint8_t tag[36];
208
+
209
+    /* Number of request queues */
210
+    uint32_t num_request_queues;
211
+} QEMU_PACKED;
212
+
213
+#endif /* _LINUX_VIRTIO_FS_H */
214
diff --git a/include/standard-headers/linux/virtio_ids.h b/include/standard-headers/linux/virtio_ids.h
215
index XXXXXXX..XXXXXXX 100644
216
--- a/include/standard-headers/linux/virtio_ids.h
217
+++ b/include/standard-headers/linux/virtio_ids.h
218
@@ -XXX,XX +XXX,XX @@
219
#define VIRTIO_ID_INPUT 18 /* virtio input */
220
#define VIRTIO_ID_VSOCK 19 /* virtio vsock transport */
221
#define VIRTIO_ID_CRYPTO 20 /* virtio crypto */
222
+#define VIRTIO_ID_IOMMU 23 /* virtio IOMMU */
223
+#define VIRTIO_ID_FS 26 /* virtio filesystem */
224
#define VIRTIO_ID_PMEM 27 /* virtio pmem */
225
226
#endif /* _LINUX_VIRTIO_IDS_H */
227
diff --git a/include/standard-headers/linux/virtio_iommu.h b/include/standard-headers/linux/virtio_iommu.h
228
new file mode 100644
229
index XXXXXXX..XXXXXXX
230
--- /dev/null
231
+++ b/include/standard-headers/linux/virtio_iommu.h
232
@@ -XXX,XX +XXX,XX @@
233
+/* SPDX-License-Identifier: BSD-3-Clause */
234
+/*
235
+ * Virtio-iommu definition v0.12
236
+ *
237
+ * Copyright (C) 2019 Arm Ltd.
238
+ */
239
+#ifndef _LINUX_VIRTIO_IOMMU_H
240
+#define _LINUX_VIRTIO_IOMMU_H
241
+
242
+#include "standard-headers/linux/types.h"
243
+
244
+/* Feature bits */
245
+#define VIRTIO_IOMMU_F_INPUT_RANGE        0
246
+#define VIRTIO_IOMMU_F_DOMAIN_RANGE        1
247
+#define VIRTIO_IOMMU_F_MAP_UNMAP        2
248
+#define VIRTIO_IOMMU_F_BYPASS            3
249
+#define VIRTIO_IOMMU_F_PROBE            4
250
+#define VIRTIO_IOMMU_F_MMIO            5
251
+
252
+struct virtio_iommu_range_64 {
253
+    uint64_t                    start;
254
+    uint64_t                    end;
255
+};
256
+
257
+struct virtio_iommu_range_32 {
258
+    uint32_t                    start;
259
+    uint32_t                    end;
260
+};
261
+
262
+struct virtio_iommu_config {
263
+    /* Supported page sizes */
264
+    uint64_t                    page_size_mask;
265
+    /* Supported IOVA range */
266
+    struct virtio_iommu_range_64        input_range;
267
+    /* Max domain ID size */
268
+    struct virtio_iommu_range_32        domain_range;
269
+    /* Probe buffer size */
270
+    uint32_t                    probe_size;
271
+};
272
+
273
+/* Request types */
274
+#define VIRTIO_IOMMU_T_ATTACH            0x01
275
+#define VIRTIO_IOMMU_T_DETACH            0x02
276
+#define VIRTIO_IOMMU_T_MAP            0x03
277
+#define VIRTIO_IOMMU_T_UNMAP            0x04
278
+#define VIRTIO_IOMMU_T_PROBE            0x05
279
+
280
+/* Status types */
281
+#define VIRTIO_IOMMU_S_OK            0x00
282
+#define VIRTIO_IOMMU_S_IOERR            0x01
283
+#define VIRTIO_IOMMU_S_UNSUPP            0x02
284
+#define VIRTIO_IOMMU_S_DEVERR            0x03
285
+#define VIRTIO_IOMMU_S_INVAL            0x04
286
+#define VIRTIO_IOMMU_S_RANGE            0x05
287
+#define VIRTIO_IOMMU_S_NOENT            0x06
288
+#define VIRTIO_IOMMU_S_FAULT            0x07
289
+#define VIRTIO_IOMMU_S_NOMEM            0x08
290
+
291
+struct virtio_iommu_req_head {
292
+    uint8_t                    type;
293
+    uint8_t                    reserved[3];
294
+};
295
+
296
+struct virtio_iommu_req_tail {
297
+    uint8_t                    status;
298
+    uint8_t                    reserved[3];
299
+};
300
+
301
+struct virtio_iommu_req_attach {
302
+    struct virtio_iommu_req_head        head;
303
+    uint32_t                    domain;
304
+    uint32_t                    endpoint;
305
+    uint8_t                    reserved[8];
306
+    struct virtio_iommu_req_tail        tail;
307
+};
308
+
309
+struct virtio_iommu_req_detach {
310
+    struct virtio_iommu_req_head        head;
311
+    uint32_t                    domain;
312
+    uint32_t                    endpoint;
313
+    uint8_t                    reserved[8];
314
+    struct virtio_iommu_req_tail        tail;
315
+};
316
+
317
+#define VIRTIO_IOMMU_MAP_F_READ            (1 << 0)
318
+#define VIRTIO_IOMMU_MAP_F_WRITE        (1 << 1)
319
+#define VIRTIO_IOMMU_MAP_F_MMIO            (1 << 2)
320
+
321
+#define VIRTIO_IOMMU_MAP_F_MASK            (VIRTIO_IOMMU_MAP_F_READ |    \
322
+                         VIRTIO_IOMMU_MAP_F_WRITE |    \
323
+                         VIRTIO_IOMMU_MAP_F_MMIO)
324
+
325
+struct virtio_iommu_req_map {
326
+    struct virtio_iommu_req_head        head;
327
+    uint32_t                    domain;
328
+    uint64_t                    virt_start;
329
+    uint64_t                    virt_end;
330
+    uint64_t                    phys_start;
331
+    uint32_t                    flags;
332
+    struct virtio_iommu_req_tail        tail;
333
+};
334
+
335
+struct virtio_iommu_req_unmap {
336
+    struct virtio_iommu_req_head        head;
337
+    uint32_t                    domain;
338
+    uint64_t                    virt_start;
339
+    uint64_t                    virt_end;
340
+    uint8_t                    reserved[4];
341
+    struct virtio_iommu_req_tail        tail;
342
+};
343
+
344
+#define VIRTIO_IOMMU_PROBE_T_NONE        0
345
+#define VIRTIO_IOMMU_PROBE_T_RESV_MEM        1
346
+
347
+#define VIRTIO_IOMMU_PROBE_T_MASK        0xfff
348
+
349
+struct virtio_iommu_probe_property {
350
+    uint16_t                    type;
351
+    uint16_t                    length;
352
+};
353
+
354
+#define VIRTIO_IOMMU_RESV_MEM_T_RESERVED    0
355
+#define VIRTIO_IOMMU_RESV_MEM_T_MSI        1
356
+
357
+struct virtio_iommu_probe_resv_mem {
358
+    struct virtio_iommu_probe_property    head;
359
+    uint8_t                    subtype;
360
+    uint8_t                    reserved[3];
361
+    uint64_t                    start;
362
+    uint64_t                    end;
363
+};
364
+
365
+struct virtio_iommu_req_probe {
366
+    struct virtio_iommu_req_head        head;
367
+    uint32_t                    endpoint;
368
+    uint8_t                    reserved[64];
369
+
370
+    uint8_t                    properties[];
371
+
372
+    /*
373
+     * Tail follows the variable-length properties array. No padding,
374
+     * property lengths are all aligned on 8 bytes.
375
+     */
376
+};
377
+
378
+/* Fault types */
379
+#define VIRTIO_IOMMU_FAULT_R_UNKNOWN        0
380
+#define VIRTIO_IOMMU_FAULT_R_DOMAIN        1
381
+#define VIRTIO_IOMMU_FAULT_R_MAPPING        2
382
+
383
+#define VIRTIO_IOMMU_FAULT_F_READ        (1 << 0)
384
+#define VIRTIO_IOMMU_FAULT_F_WRITE        (1 << 1)
385
+#define VIRTIO_IOMMU_FAULT_F_EXEC        (1 << 2)
386
+#define VIRTIO_IOMMU_FAULT_F_ADDRESS        (1 << 8)
387
+
388
+struct virtio_iommu_fault {
389
+    uint8_t                    reason;
390
+    uint8_t                    reserved[3];
391
+    uint32_t                    flags;
392
+    uint32_t                    endpoint;
393
+    uint8_t                    reserved2[4];
394
+    uint64_t                    address;
395
+};
396
+
397
+#endif
398
diff --git a/include/standard-headers/linux/virtio_pmem.h b/include/standard-headers/linux/virtio_pmem.h
399
index XXXXXXX..XXXXXXX 100644
400
--- a/include/standard-headers/linux/virtio_pmem.h
401
+++ b/include/standard-headers/linux/virtio_pmem.h
402
@@ -XXX,XX +XXX,XX @@
403
-/* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
404
+/* SPDX-License-Identifier: (GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause */
405
/*
406
* Definitions for virtio-pmem devices.
407
*
408
@@ -XXX,XX +XXX,XX @@
409
* Author(s): Pankaj Gupta <pagupta@redhat.com>
410
*/
411
412
-#ifndef _UAPI_LINUX_VIRTIO_PMEM_H
413
-#define _UAPI_LINUX_VIRTIO_PMEM_H
414
+#ifndef _LINUX_VIRTIO_PMEM_H
415
+#define _LINUX_VIRTIO_PMEM_H
416
417
#include "standard-headers/linux/types.h"
418
#include "standard-headers/linux/virtio_ids.h"
419
diff --git a/linux-headers/asm-arm/kvm.h b/linux-headers/asm-arm/kvm.h
420
index XXXXXXX..XXXXXXX 100644
421
--- a/linux-headers/asm-arm/kvm.h
422
+++ b/linux-headers/asm-arm/kvm.h
423
@@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events {
424
#define KVM_REG_ARM_FW_REG(r)        (KVM_REG_ARM | KVM_REG_SIZE_U64 | \
425
                     KVM_REG_ARM_FW | ((r) & 0xffff))
426
#define KVM_REG_ARM_PSCI_VERSION    KVM_REG_ARM_FW_REG(0)
427
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1    KVM_REG_ARM_FW_REG(1)
428
+    /* Higher values mean better protection. */
429
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL        0
430
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL        1
431
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED    2
432
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2    KVM_REG_ARM_FW_REG(2)
433
+    /* Higher values mean better protection. */
434
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL        0
435
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN        1
436
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL        2
437
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED    3
438
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED    (1U << 4)
439
440
/* Device Control API: ARM VGIC */
441
#define KVM_DEV_ARM_VGIC_GRP_ADDR    0
442
@@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events {
443
#define KVM_DEV_ARM_ITS_CTRL_RESET        4
444
445
/* KVM_IRQ_LINE irq field index values */
446
+#define KVM_ARM_IRQ_VCPU2_SHIFT        28
447
+#define KVM_ARM_IRQ_VCPU2_MASK        0xf
448
#define KVM_ARM_IRQ_TYPE_SHIFT        24
449
-#define KVM_ARM_IRQ_TYPE_MASK        0xff
450
+#define KVM_ARM_IRQ_TYPE_MASK        0xf
451
#define KVM_ARM_IRQ_VCPU_SHIFT        16
452
#define KVM_ARM_IRQ_VCPU_MASK        0xff
453
#define KVM_ARM_IRQ_NUM_SHIFT        0
454
diff --git a/linux-headers/asm-arm/unistd-common.h b/linux-headers/asm-arm/unistd-common.h
455
index XXXXXXX..XXXXXXX 100644
456
--- a/linux-headers/asm-arm/unistd-common.h
457
+++ b/linux-headers/asm-arm/unistd-common.h
458
@@ -XXX,XX +XXX,XX @@
459
#define __NR_fsconfig (__NR_SYSCALL_BASE + 431)
460
#define __NR_fsmount (__NR_SYSCALL_BASE + 432)
461
#define __NR_fspick (__NR_SYSCALL_BASE + 433)
462
+#define __NR_pidfd_open (__NR_SYSCALL_BASE + 434)
463
+#define __NR_clone3 (__NR_SYSCALL_BASE + 435)
464
465
#endif /* _ASM_ARM_UNISTD_COMMON_H */
466
diff --git a/linux-headers/asm-arm64/kvm.h b/linux-headers/asm-arm64/kvm.h
467
index XXXXXXX..XXXXXXX 100644
468
--- a/linux-headers/asm-arm64/kvm.h
469
+++ b/linux-headers/asm-arm64/kvm.h
470
@@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events {
471
#define KVM_REG_ARM_FW_REG(r)        (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \
472
                     KVM_REG_ARM_FW | ((r) & 0xffff))
473
#define KVM_REG_ARM_PSCI_VERSION    KVM_REG_ARM_FW_REG(0)
474
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1    KVM_REG_ARM_FW_REG(1)
475
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL        0
476
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL        1
477
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED    2
478
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2    KVM_REG_ARM_FW_REG(2)
479
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL        0
480
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN        1
481
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL        2
482
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED    3
483
+#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED     (1U << 4)
484
485
/* SVE registers */
486
#define KVM_REG_ARM64_SVE        (0x15 << KVM_REG_ARM_COPROC_SHIFT)
487
@@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events {
488
     KVM_REG_SIZE_U256 |                        \
489
     ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
490
491
+/*
492
+ * Register values for KVM_REG_ARM64_SVE_ZREG(), KVM_REG_ARM64_SVE_PREG() and
493
+ * KVM_REG_ARM64_SVE_FFR() are represented in memory in an endianness-
494
+ * invariant layout which differs from the layout used for the FPSIMD
495
+ * V-registers on big-endian systems: see sigcontext.h for more explanation.
496
+ */
497
+
498
#define KVM_ARM64_SVE_VQ_MIN __SVE_VQ_MIN
499
#define KVM_ARM64_SVE_VQ_MAX __SVE_VQ_MAX
500
501
@@ -XXX,XX +XXX,XX @@ struct kvm_vcpu_events {
502
#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER        1
503
504
/* KVM_IRQ_LINE irq field index values */
505
+#define KVM_ARM_IRQ_VCPU2_SHIFT        28
506
+#define KVM_ARM_IRQ_VCPU2_MASK        0xf
507
#define KVM_ARM_IRQ_TYPE_SHIFT        24
508
-#define KVM_ARM_IRQ_TYPE_MASK        0xff
509
+#define KVM_ARM_IRQ_TYPE_MASK        0xf
510
#define KVM_ARM_IRQ_VCPU_SHIFT        16
511
#define KVM_ARM_IRQ_VCPU_MASK        0xff
512
#define KVM_ARM_IRQ_NUM_SHIFT        0
513
diff --git a/linux-headers/asm-generic/mman-common.h b/linux-headers/asm-generic/mman-common.h
514
index XXXXXXX..XXXXXXX 100644
515
--- a/linux-headers/asm-generic/mman-common.h
516
+++ b/linux-headers/asm-generic/mman-common.h
517
@@ -XXX,XX +XXX,XX @@
518
#define MAP_TYPE    0x0f        /* Mask for type of mapping */
519
#define MAP_FIXED    0x10        /* Interpret addr exactly */
520
#define MAP_ANONYMOUS    0x20        /* don't use a file */
521
-#ifdef CONFIG_MMAP_ALLOW_UNINITIALIZED
522
-# define MAP_UNINITIALIZED 0x4000000    /* For anonymous mmap, memory could be uninitialized */
523
-#else
524
-# define MAP_UNINITIALIZED 0x0        /* Don't support this flag */
525
-#endif
526
527
-/* 0x0100 - 0x80000 flags are defined in asm-generic/mman.h */
528
+/* 0x0100 - 0x4000 flags are defined in asm-generic/mman.h */
529
+#define MAP_POPULATE        0x008000    /* populate (prefault) pagetables */
530
+#define MAP_NONBLOCK        0x010000    /* do not block on IO */
531
+#define MAP_STACK        0x020000    /* give out an address that is best suited for process/thread stacks */
532
+#define MAP_HUGETLB        0x040000    /* create a huge page mapping */
533
+#define MAP_SYNC        0x080000 /* perform synchronous page faults for the mapping */
534
#define MAP_FIXED_NOREPLACE    0x100000    /* MAP_FIXED which doesn't unmap underlying mapping */
535
536
+#define MAP_UNINITIALIZED 0x4000000    /* For anonymous mmap, memory could be
537
+                     * uninitialized */
538
+
539
/*
540
* Flags for mlock
541
*/
542
@@ -XXX,XX +XXX,XX @@
543
#define MADV_WIPEONFORK 18        /* Zero memory on fork, child only */
544
#define MADV_KEEPONFORK 19        /* Undo MADV_WIPEONFORK */
545
546
+#define MADV_COLD    20        /* deactivate these pages */
547
+#define MADV_PAGEOUT    21        /* reclaim these pages */
548
+
549
/* compatibility flags */
550
#define MAP_FILE    0
551
552
diff --git a/linux-headers/asm-generic/mman.h b/linux-headers/asm-generic/mman.h
553
index XXXXXXX..XXXXXXX 100644
554
--- a/linux-headers/asm-generic/mman.h
555
+++ b/linux-headers/asm-generic/mman.h
556
@@ -XXX,XX +XXX,XX @@
557
#define MAP_EXECUTABLE    0x1000        /* mark it as an executable */
558
#define MAP_LOCKED    0x2000        /* pages are locked */
559
#define MAP_NORESERVE    0x4000        /* don't check for reservations */
560
-#define MAP_POPULATE    0x8000        /* populate (prefault) pagetables */
561
-#define MAP_NONBLOCK    0x10000        /* do not block on IO */
562
-#define MAP_STACK    0x20000        /* give out an address that is best suited for process/thread stacks */
563
-#define MAP_HUGETLB    0x40000        /* create a huge page mapping */
564
-#define MAP_SYNC    0x80000        /* perform synchronous page faults for the mapping */
565
566
-/* Bits [26:31] are reserved, see mman-common.h for MAP_HUGETLB usage */
567
+/*
568
+ * Bits [26:31] are reserved, see asm-generic/hugetlb_encode.h
569
+ * for MAP_HUGETLB usage
570
+ */
571
572
#define MCL_CURRENT    1        /* lock all current mappings */
573
#define MCL_FUTURE    2        /* lock all future mappings */
574
diff --git a/linux-headers/asm-generic/unistd.h b/linux-headers/asm-generic/unistd.h
575
index XXXXXXX..XXXXXXX 100644
576
--- a/linux-headers/asm-generic/unistd.h
577
+++ b/linux-headers/asm-generic/unistd.h
578
@@ -XXX,XX +XXX,XX @@ __SYSCALL(__NR_semget, sys_semget)
579
__SC_COMP(__NR_semctl, sys_semctl, compat_sys_semctl)
580
#if defined(__ARCH_WANT_TIME32_SYSCALLS) || __BITS_PER_LONG != 32
581
#define __NR_semtimedop 192
582
-__SC_COMP(__NR_semtimedop, sys_semtimedop, sys_semtimedop_time32)
583
+__SC_3264(__NR_semtimedop, sys_semtimedop_time32, sys_semtimedop)
584
#endif
585
#define __NR_semop 193
586
__SYSCALL(__NR_semop, sys_semop)
587
@@ -XXX,XX +XXX,XX @@ __SYSCALL(__NR_fsconfig, sys_fsconfig)
588
__SYSCALL(__NR_fsmount, sys_fsmount)
589
#define __NR_fspick 433
590
__SYSCALL(__NR_fspick, sys_fspick)
591
+#define __NR_pidfd_open 434
592
+__SYSCALL(__NR_pidfd_open, sys_pidfd_open)
593
+#ifdef __ARCH_WANT_SYS_CLONE3
594
+#define __NR_clone3 435
595
+__SYSCALL(__NR_clone3, sys_clone3)
596
+#endif
597
598
#undef __NR_syscalls
599
-#define __NR_syscalls 434
600
+#define __NR_syscalls 436
601
602
/*
603
* 32 bit systems traditionally used different
604
diff --git a/linux-headers/asm-mips/mman.h b/linux-headers/asm-mips/mman.h
605
index XXXXXXX..XXXXXXX 100644
606
--- a/linux-headers/asm-mips/mman.h
607
+++ b/linux-headers/asm-mips/mman.h
608
@@ -XXX,XX +XXX,XX @@
609
#define MADV_WIPEONFORK 18        /* Zero memory on fork, child only */
610
#define MADV_KEEPONFORK 19        /* Undo MADV_WIPEONFORK */
611
612
+#define MADV_COLD    20        /* deactivate these pages */
613
+#define MADV_PAGEOUT    21        /* reclaim these pages */
614
+
615
/* compatibility flags */
616
#define MAP_FILE    0
617
618
diff --git a/linux-headers/asm-mips/unistd_n32.h b/linux-headers/asm-mips/unistd_n32.h
619
index XXXXXXX..XXXXXXX 100644
620
--- a/linux-headers/asm-mips/unistd_n32.h
621
+++ b/linux-headers/asm-mips/unistd_n32.h
622
@@ -XXX,XX +XXX,XX @@
623
#define __NR_fsconfig    (__NR_Linux + 431)
624
#define __NR_fsmount    (__NR_Linux + 432)
625
#define __NR_fspick    (__NR_Linux + 433)
626
+#define __NR_pidfd_open    (__NR_Linux + 434)
627
628
629
#endif /* _ASM_MIPS_UNISTD_N32_H */
630
diff --git a/linux-headers/asm-mips/unistd_n64.h b/linux-headers/asm-mips/unistd_n64.h
631
index XXXXXXX..XXXXXXX 100644
632
--- a/linux-headers/asm-mips/unistd_n64.h
633
+++ b/linux-headers/asm-mips/unistd_n64.h
634
@@ -XXX,XX +XXX,XX @@
635
#define __NR_fsconfig    (__NR_Linux + 431)
636
#define __NR_fsmount    (__NR_Linux + 432)
637
#define __NR_fspick    (__NR_Linux + 433)
638
+#define __NR_pidfd_open    (__NR_Linux + 434)
639
640
641
#endif /* _ASM_MIPS_UNISTD_N64_H */
642
diff --git a/linux-headers/asm-mips/unistd_o32.h b/linux-headers/asm-mips/unistd_o32.h
643
index XXXXXXX..XXXXXXX 100644
644
--- a/linux-headers/asm-mips/unistd_o32.h
645
+++ b/linux-headers/asm-mips/unistd_o32.h
646
@@ -XXX,XX +XXX,XX @@
647
#define __NR_fsconfig    (__NR_Linux + 431)
648
#define __NR_fsmount    (__NR_Linux + 432)
649
#define __NR_fspick    (__NR_Linux + 433)
650
+#define __NR_pidfd_open    (__NR_Linux + 434)
651
652
653
#endif /* _ASM_MIPS_UNISTD_O32_H */
654
diff --git a/linux-headers/asm-powerpc/mman.h b/linux-headers/asm-powerpc/mman.h
655
index XXXXXXX..XXXXXXX 100644
656
--- a/linux-headers/asm-powerpc/mman.h
657
+++ b/linux-headers/asm-powerpc/mman.h
658
@@ -XXX,XX +XXX,XX @@
659
#define MAP_DENYWRITE    0x0800        /* ETXTBSY */
660
#define MAP_EXECUTABLE    0x1000        /* mark it as an executable */
661
662
+
663
#define MCL_CURRENT 0x2000 /* lock all currently mapped pages */
664
#define MCL_FUTURE 0x4000 /* lock all additions to address space */
665
#define MCL_ONFAULT    0x8000        /* lock all pages that are faulted in */
666
667
-#define MAP_POPULATE    0x8000        /* populate (prefault) pagetables */
668
-#define MAP_NONBLOCK    0x10000        /* do not block on IO */
669
-#define MAP_STACK    0x20000        /* give out an address that is best suited for process/thread stacks */
670
-#define MAP_HUGETLB    0x40000        /* create a huge page mapping */
671
-
672
/* Override any generic PKEY permission defines */
673
#define PKEY_DISABLE_EXECUTE 0x4
674
#undef PKEY_ACCESS_MASK
675
diff --git a/linux-headers/asm-powerpc/unistd_32.h b/linux-headers/asm-powerpc/unistd_32.h
676
index XXXXXXX..XXXXXXX 100644
677
--- a/linux-headers/asm-powerpc/unistd_32.h
678
+++ b/linux-headers/asm-powerpc/unistd_32.h
679
@@ -XXX,XX +XXX,XX @@
680
#define __NR_fsconfig    431
681
#define __NR_fsmount    432
682
#define __NR_fspick    433
683
+#define __NR_pidfd_open    434
684
+#define __NR_clone3    435
685
686
687
#endif /* _ASM_POWERPC_UNISTD_32_H */
688
diff --git a/linux-headers/asm-powerpc/unistd_64.h b/linux-headers/asm-powerpc/unistd_64.h
689
index XXXXXXX..XXXXXXX 100644
690
--- a/linux-headers/asm-powerpc/unistd_64.h
691
+++ b/linux-headers/asm-powerpc/unistd_64.h
692
@@ -XXX,XX +XXX,XX @@
693
#define __NR_fsconfig    431
694
#define __NR_fsmount    432
695
#define __NR_fspick    433
696
+#define __NR_pidfd_open    434
697
+#define __NR_clone3    435
698
699
700
#endif /* _ASM_POWERPC_UNISTD_64_H */
701
diff --git a/linux-headers/asm-s390/kvm.h b/linux-headers/asm-s390/kvm.h
702
index XXXXXXX..XXXXXXX 100644
703
--- a/linux-headers/asm-s390/kvm.h
704
+++ b/linux-headers/asm-s390/kvm.h
705
@@ -XXX,XX +XXX,XX @@ struct kvm_guest_debug_arch {
706
#define KVM_SYNC_GSCB (1UL << 9)
707
#define KVM_SYNC_BPBC (1UL << 10)
708
#define KVM_SYNC_ETOKEN (1UL << 11)
709
+
710
+#define KVM_SYNC_S390_VALID_FIELDS \
711
+    (KVM_SYNC_PREFIX | KVM_SYNC_GPRS | KVM_SYNC_ACRS | KVM_SYNC_CRS | \
712
+     KVM_SYNC_ARCH0 | KVM_SYNC_PFAULT | KVM_SYNC_VRS | KVM_SYNC_RICCB | \
713
+     KVM_SYNC_FPRS | KVM_SYNC_GSCB | KVM_SYNC_BPBC | KVM_SYNC_ETOKEN)
714
+
715
/* length and alignment of the sdnx as a power of two */
716
#define SDNXC 8
717
#define SDNXL (1UL << SDNXC)
718
diff --git a/linux-headers/asm-s390/unistd_32.h b/linux-headers/asm-s390/unistd_32.h
719
index XXXXXXX..XXXXXXX 100644
720
--- a/linux-headers/asm-s390/unistd_32.h
721
+++ b/linux-headers/asm-s390/unistd_32.h
722
@@ -XXX,XX +XXX,XX @@
723
#define __NR_fsconfig 431
724
#define __NR_fsmount 432
725
#define __NR_fspick 433
726
+#define __NR_pidfd_open 434
727
+#define __NR_clone3 435
728
729
#endif /* _ASM_S390_UNISTD_32_H */
730
diff --git a/linux-headers/asm-s390/unistd_64.h b/linux-headers/asm-s390/unistd_64.h
731
index XXXXXXX..XXXXXXX 100644
732
--- a/linux-headers/asm-s390/unistd_64.h
733
+++ b/linux-headers/asm-s390/unistd_64.h
734
@@ -XXX,XX +XXX,XX @@
735
#define __NR_fsconfig 431
736
#define __NR_fsmount 432
737
#define __NR_fspick 433
738
+#define __NR_pidfd_open 434
739
+#define __NR_clone3 435
740
741
#endif /* _ASM_S390_UNISTD_64_H */
742
diff --git a/linux-headers/asm-x86/kvm.h b/linux-headers/asm-x86/kvm.h
743
index XXXXXXX..XXXXXXX 100644
744
--- a/linux-headers/asm-x86/kvm.h
745
+++ b/linux-headers/asm-x86/kvm.h
746
@@ -XXX,XX +XXX,XX @@ struct kvm_sync_regs {
747
    struct kvm_vcpu_events events;
748
};
749
750
-#define KVM_X86_QUIRK_LINT0_REENABLED    (1 << 0)
751
-#define KVM_X86_QUIRK_CD_NW_CLEARED    (1 << 1)
752
-#define KVM_X86_QUIRK_LAPIC_MMIO_HOLE    (1 << 2)
753
-#define KVM_X86_QUIRK_OUT_7E_INC_RIP    (1 << 3)
754
+#define KVM_X86_QUIRK_LINT0_REENABLED     (1 << 0)
755
+#define KVM_X86_QUIRK_CD_NW_CLEARED     (1 << 1)
756
+#define KVM_X86_QUIRK_LAPIC_MMIO_HOLE     (1 << 2)
757
+#define KVM_X86_QUIRK_OUT_7E_INC_RIP     (1 << 3)
758
+#define KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT (1 << 4)
759
760
#define KVM_STATE_NESTED_FORMAT_VMX    0
761
-#define KVM_STATE_NESTED_FORMAT_SVM    1
762
+#define KVM_STATE_NESTED_FORMAT_SVM    1    /* unused */
763
764
#define KVM_STATE_NESTED_GUEST_MODE    0x00000001
765
#define KVM_STATE_NESTED_RUN_PENDING    0x00000002
766
#define KVM_STATE_NESTED_EVMCS        0x00000004
767
768
-#define KVM_STATE_NESTED_VMX_VMCS_SIZE    0x1000
769
-
770
#define KVM_STATE_NESTED_SMM_GUEST_MODE    0x00000001
771
#define KVM_STATE_NESTED_SMM_VMXON    0x00000002
772
773
+#define KVM_STATE_NESTED_VMX_VMCS_SIZE    0x1000
774
+
775
struct kvm_vmx_nested_state_data {
776
    __u8 vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE];
777
    __u8 shadow_vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE];
778
@@ -XXX,XX +XXX,XX @@ struct kvm_nested_state {
779
    } data;
780
};
781
782
+/* for KVM_CAP_PMU_EVENT_FILTER */
783
+struct kvm_pmu_event_filter {
784
+    __u32 action;
785
+    __u32 nevents;
786
+    __u32 fixed_counter_bitmap;
787
+    __u32 flags;
788
+    __u32 pad[4];
789
+    __u64 events[0];
790
+};
791
+
792
+#define KVM_PMU_EVENT_ALLOW 0
793
+#define KVM_PMU_EVENT_DENY 1
794
+
795
#endif /* _ASM_X86_KVM_H */
796
diff --git a/linux-headers/asm-x86/unistd.h b/linux-headers/asm-x86/unistd.h
797
index XXXXXXX..XXXXXXX 100644
798
--- a/linux-headers/asm-x86/unistd.h
799
+++ b/linux-headers/asm-x86/unistd.h
800
@@ -XXX,XX +XXX,XX @@
801
#define _ASM_X86_UNISTD_H
802
803
/* x32 syscall flag bit */
804
-#define __X32_SYSCALL_BIT    0x40000000
805
+#define __X32_SYSCALL_BIT    0x40000000UL
806
807
# ifdef __i386__
808
# include <asm/unistd_32.h>
809
diff --git a/linux-headers/asm-x86/unistd_32.h b/linux-headers/asm-x86/unistd_32.h
810
index XXXXXXX..XXXXXXX 100644
811
--- a/linux-headers/asm-x86/unistd_32.h
812
+++ b/linux-headers/asm-x86/unistd_32.h
813
@@ -XXX,XX +XXX,XX @@
814
#define __NR_fsconfig 431
815
#define __NR_fsmount 432
816
#define __NR_fspick 433
817
+#define __NR_pidfd_open 434
818
+#define __NR_clone3 435
819
820
#endif /* _ASM_X86_UNISTD_32_H */
821
diff --git a/linux-headers/asm-x86/unistd_64.h b/linux-headers/asm-x86/unistd_64.h
822
index XXXXXXX..XXXXXXX 100644
823
--- a/linux-headers/asm-x86/unistd_64.h
824
+++ b/linux-headers/asm-x86/unistd_64.h
825
@@ -XXX,XX +XXX,XX @@
826
#define __NR_fsconfig 431
827
#define __NR_fsmount 432
828
#define __NR_fspick 433
829
+#define __NR_pidfd_open 434
830
+#define __NR_clone3 435
831
832
#endif /* _ASM_X86_UNISTD_64_H */
833
diff --git a/linux-headers/asm-x86/unistd_x32.h b/linux-headers/asm-x86/unistd_x32.h
834
index XXXXXXX..XXXXXXX 100644
835
--- a/linux-headers/asm-x86/unistd_x32.h
836
+++ b/linux-headers/asm-x86/unistd_x32.h
837
@@ -XXX,XX +XXX,XX @@
838
#define __NR_fsconfig (__X32_SYSCALL_BIT + 431)
839
#define __NR_fsmount (__X32_SYSCALL_BIT + 432)
840
#define __NR_fspick (__X32_SYSCALL_BIT + 433)
841
+#define __NR_pidfd_open (__X32_SYSCALL_BIT + 434)
842
+#define __NR_clone3 (__X32_SYSCALL_BIT + 435)
843
#define __NR_rt_sigaction (__X32_SYSCALL_BIT + 512)
844
#define __NR_rt_sigreturn (__X32_SYSCALL_BIT + 513)
845
#define __NR_ioctl (__X32_SYSCALL_BIT + 514)
846
diff --git a/linux-headers/linux/kvm.h b/linux-headers/linux/kvm.h
847
index XXXXXXX..XXXXXXX 100644
848
--- a/linux-headers/linux/kvm.h
849
+++ b/linux-headers/linux/kvm.h
850
@@ -XXX,XX +XXX,XX @@ struct kvm_irq_level {
851
     * ACPI gsi notion of irq.
852
     * For IA-64 (APIC model) IOAPIC0: irq 0-23; IOAPIC1: irq 24-47..
853
     * For X86 (standard AT mode) PIC0/1: irq 0-15. IOAPIC0: 0-23..
854
-     * For ARM: See Documentation/virtual/kvm/api.txt
855
+     * For ARM: See Documentation/virt/kvm/api.txt
856
     */
857
    union {
858
        __u32 irq;
859
@@ -XXX,XX +XXX,XX @@ struct kvm_hyperv_exit {
860
#define KVM_INTERNAL_ERROR_SIMUL_EX    2
861
/* Encounter unexpected vm-exit due to delivery event. */
862
#define KVM_INTERNAL_ERROR_DELIVERY_EV    3
863
+/* Encounter unexpected vm-exit reason */
864
+#define KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON    4
865
866
/* for KVM_RUN, returned by mmap(vcpu_fd, offset=0) */
867
struct kvm_run {
868
@@ -XXX,XX +XXX,XX @@ struct kvm_ppc_resize_hpt {
869
#define KVM_CAP_ARM_SVE 170
870
#define KVM_CAP_ARM_PTRAUTH_ADDRESS 171
871
#define KVM_CAP_ARM_PTRAUTH_GENERIC 172
872
+#define KVM_CAP_PMU_EVENT_FILTER 173
873
+#define KVM_CAP_ARM_IRQ_LINE_LAYOUT_2 174
874
+#define KVM_CAP_HYPERV_DIRECT_TLBFLUSH 175
875
876
#ifdef KVM_CAP_IRQ_ROUTING
877
878
@@ -XXX,XX +XXX,XX @@ struct kvm_xen_hvm_config {
879
*
880
* KVM_IRQFD_FLAG_RESAMPLE indicates resamplefd is valid and specifies
881
* the irqfd to operate in resampling mode for level triggered interrupt
882
- * emulation. See Documentation/virtual/kvm/api.txt.
883
+ * emulation. See Documentation/virt/kvm/api.txt.
884
*/
885
#define KVM_IRQFD_FLAG_RESAMPLE (1 << 1)
886
887
@@ -XXX,XX +XXX,XX @@ struct kvm_dirty_tlb {
888
#define KVM_REG_S390        0x5000000000000000ULL
889
#define KVM_REG_ARM64        0x6000000000000000ULL
890
#define KVM_REG_MIPS        0x7000000000000000ULL
891
+#define KVM_REG_RISCV        0x8000000000000000ULL
892
893
#define KVM_REG_SIZE_SHIFT    52
894
#define KVM_REG_SIZE_MASK    0x00f0000000000000ULL
895
@@ -XXX,XX +XXX,XX @@ struct kvm_s390_ucas_mapping {
896
#define KVM_PPC_GET_RMMU_INFO     _IOW(KVMIO, 0xb0, struct kvm_ppc_rmmu_info)
897
/* Available with KVM_CAP_PPC_GET_CPU_CHAR */
898
#define KVM_PPC_GET_CPU_CHAR     _IOR(KVMIO, 0xb1, struct kvm_ppc_cpu_char)
899
+/* Available with KVM_CAP_PMU_EVENT_FILTER */
900
+#define KVM_SET_PMU_EVENT_FILTER _IOW(KVMIO, 0xb2, struct kvm_pmu_event_filter)
901
902
/* ioctl for vm fd */
903
#define KVM_CREATE_DEVICE     _IOWR(KVMIO, 0xe0, struct kvm_create_device)
904
diff --git a/linux-headers/linux/psp-sev.h b/linux-headers/linux/psp-sev.h
905
index XXXXXXX..XXXXXXX 100644
906
--- a/linux-headers/linux/psp-sev.h
907
+++ b/linux-headers/linux/psp-sev.h
908
@@ -XXX,XX +XXX,XX @@
909
+/* SPDX-License-Identifier: GPL-2.0-only WITH Linux-syscall-note */
910
/*
911
* Userspace interface for AMD Secure Encrypted Virtualization (SEV)
912
* platform management commands.
913
@@ -XXX,XX +XXX,XX @@
914
* Author: Brijesh Singh <brijesh.singh@amd.com>
915
*
916
* SEV API specification is available at: https://developer.amd.com/sev/
917
- *
918
- * This program is free software; you can redistribute it and/or modify
919
- * it under the terms of the GNU General Public License version 2 as
920
- * published by the Free Software Foundation.
921
*/
922
923
#ifndef __PSP_SEV_USER_H__
924
diff --git a/linux-headers/linux/vfio.h b/linux-headers/linux/vfio.h
925
index XXXXXXX..XXXXXXX 100644
926
--- a/linux-headers/linux/vfio.h
927
+++ b/linux-headers/linux/vfio.h
928
@@ -XXX,XX +XXX,XX @@ struct vfio_region_info_cap_type {
929
    __u32 subtype;    /* type specific */
930
};
931
932
+/*
933
+ * List of region types, global per bus driver.
934
+ * If you introduce a new type, please add it here.
935
+ */
936
+
937
+/* PCI region type containing a PCI vendor part */
938
#define VFIO_REGION_TYPE_PCI_VENDOR_TYPE    (1 << 31)
939
#define VFIO_REGION_TYPE_PCI_VENDOR_MASK    (0xffff)
940
+#define VFIO_REGION_TYPE_GFX (1)
941
+#define VFIO_REGION_TYPE_CCW            (2)
942
943
-/* 8086 Vendor sub-types */
944
+/* sub-types for VFIO_REGION_TYPE_PCI_* */
945
+
946
+/* 8086 vendor PCI sub-types */
947
#define VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION    (1)
948
#define VFIO_REGION_SUBTYPE_INTEL_IGD_HOST_CFG    (2)
949
#define VFIO_REGION_SUBTYPE_INTEL_IGD_LPC_CFG    (3)
950
951
-#define VFIO_REGION_TYPE_GFX (1)
952
+/* 10de vendor PCI sub-types */
953
+/*
954
+ * NVIDIA GPU NVlink2 RAM is coherent RAM mapped onto the host address space.
955
+ */
956
+#define VFIO_REGION_SUBTYPE_NVIDIA_NVLINK2_RAM    (1)
957
+
958
+/* 1014 vendor PCI sub-types */
959
+/*
960
+ * IBM NPU NVlink2 ATSD (Address Translation Shootdown) register of NPU
961
+ * to do TLB invalidation on a GPU.
962
+ */
963
+#define VFIO_REGION_SUBTYPE_IBM_NVLINK2_ATSD    (1)
964
+
965
+/* sub-types for VFIO_REGION_TYPE_GFX */
966
#define VFIO_REGION_SUBTYPE_GFX_EDID (1)
967
968
/**
969
@@ -XXX,XX +XXX,XX @@ struct vfio_region_gfx_edid {
970
#define VFIO_DEVICE_GFX_LINK_STATE_DOWN 2
971
};
972
973
-#define VFIO_REGION_TYPE_CCW            (2)
974
-/* ccw sub-types */
975
+/* sub-types for VFIO_REGION_TYPE_CCW */
976
#define VFIO_REGION_SUBTYPE_CCW_ASYNC_CMD    (1)
977
978
-/*
979
- * 10de vendor sub-type
980
- *
981
- * NVIDIA GPU NVlink2 RAM is coherent RAM mapped onto the host address space.
982
- */
983
-#define VFIO_REGION_SUBTYPE_NVIDIA_NVLINK2_RAM    (1)
984
-
985
-/*
986
- * 1014 vendor sub-type
987
- *
988
- * IBM NPU NVlink2 ATSD (Address Translation Shootdown) register of NPU
989
- * to do TLB invalidation on a GPU.
990
- */
991
-#define VFIO_REGION_SUBTYPE_IBM_NVLINK2_ATSD    (1)
992
-
993
/*
994
* The MSIX mappable capability informs that MSIX data of a BAR can be mmapped
995
* which allows direct access to non-MSIX registers which happened to be within
996
@@ -XXX,XX +XXX,XX @@ struct vfio_iommu_type1_info {
997
    __u32    argsz;
998
    __u32    flags;
999
#define VFIO_IOMMU_INFO_PGSIZES (1 << 0)    /* supported page sizes info */
1000
-    __u64    iova_pgsizes;        /* Bitmap of supported page sizes */
1001
+#define VFIO_IOMMU_INFO_CAPS    (1 << 1)    /* Info supports caps */
1002
+    __u64    iova_pgsizes;    /* Bitmap of supported page sizes */
1003
+    __u32 cap_offset;    /* Offset within info struct of first cap */
1004
+};
1005
+
1006
+/*
1007
+ * The IOVA capability allows to report the valid IOVA range(s)
1008
+ * excluding any non-relaxable reserved regions exposed by
1009
+ * devices attached to the container. Any DMA map attempt
1010
+ * outside the valid iova range will return error.
1011
+ *
1012
+ * The structures below define version 1 of this capability.
1013
+ */
1014
+#define VFIO_IOMMU_TYPE1_INFO_CAP_IOVA_RANGE 1
1015
+
1016
+struct vfio_iova_range {
1017
+    __u64    start;
1018
+    __u64    end;
1019
+};
1020
+
1021
+struct vfio_iommu_type1_info_cap_iova_range {
1022
+    struct    vfio_info_cap_header header;
1023
+    __u32    nr_iovas;
1024
+    __u32    reserved;
1025
+    struct    vfio_iova_range iova_ranges[];
1026
};
1027
1028
#define VFIO_IOMMU_GET_INFO _IO(VFIO_TYPE, VFIO_BASE + 12)
1029
--
1030
2.20.1
1031
1032
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Base addresses and sizes taken from the "BCM2835 ARM Peripherals"
3
This value is only 4 bits wide.
4
datasheet from February 06 2012:
5
https://www.raspberrypi.org/app/uploads/2012/02/BCM2835-ARM-Peripherals.pdf
6
4
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
10
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Message-id: 20230811214031.171020-2-richard.henderson@linaro.org
11
Message-id: 20190926173428.10713-6-f4bug@amsat.org
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
10
---
14
include/hw/arm/bcm2835_peripherals.h | 15 ++++++++++++++
11
target/arm/cpu.h | 3 ++-
15
include/hw/arm/raspi_platform.h | 8 +++++++
12
1 file changed, 2 insertions(+), 1 deletion(-)
16
hw/arm/bcm2835_peripherals.c | 31 ++++++++++++++++++++++++++++
17
3 files changed, 54 insertions(+)
18
13
19
diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h
14
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
20
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
21
--- a/include/hw/arm/bcm2835_peripherals.h
16
--- a/target/arm/cpu.h
22
+++ b/include/hw/arm/bcm2835_peripherals.h
17
+++ b/target/arm/cpu.h
23
@@ -XXX,XX +XXX,XX @@
18
@@ -XXX,XX +XXX,XX @@ struct ArchCPU {
24
#include "hw/sd/sdhci.h"
19
bool prop_lpa2;
25
#include "hw/sd/bcm2835_sdhost.h"
20
26
#include "hw/gpio/bcm2835_gpio.h"
21
/* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */
27
+#include "hw/misc/unimp.h"
22
- uint32_t dcz_blocksize;
28
23
+ uint8_t dcz_blocksize;
29
#define TYPE_BCM2835_PERIPHERALS "bcm2835-peripherals"
30
#define BCM2835_PERIPHERALS(obj) \
31
@@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState {
32
MemoryRegion ram_alias[4];
33
qemu_irq irq, fiq;
34
35
+ UnimplementedDeviceState systmr;
36
+ UnimplementedDeviceState armtmr;
37
+ UnimplementedDeviceState cprman;
38
+ UnimplementedDeviceState a2w;
39
PL011State uart0;
40
BCM2835AuxState aux;
41
BCM2835FBState fb;
42
@@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState {
43
SDHCIState sdhci;
44
BCM2835SDHostState sdhost;
45
BCM2835GpioState gpio;
46
+ UnimplementedDeviceState i2s;
47
+ UnimplementedDeviceState spi[1];
48
+ UnimplementedDeviceState i2c[3];
49
+ UnimplementedDeviceState otp;
50
+ UnimplementedDeviceState dbus;
51
+ UnimplementedDeviceState ave0;
52
+ UnimplementedDeviceState bscsl;
53
+ UnimplementedDeviceState smi;
54
+ UnimplementedDeviceState dwc2;
55
+ UnimplementedDeviceState sdramc;
56
} BCM2835PeripheralState;
57
58
#endif /* BCM2835_PERIPHERALS_H */
59
diff --git a/include/hw/arm/raspi_platform.h b/include/hw/arm/raspi_platform.h
60
index XXXXXXX..XXXXXXX 100644
61
--- a/include/hw/arm/raspi_platform.h
62
+++ b/include/hw/arm/raspi_platform.h
63
@@ -XXX,XX +XXX,XX @@
64
* Doorbells & Mailboxes */
65
#define CPRMAN_OFFSET 0x100000 /* Power Management, Watchdog */
66
#define CM_OFFSET 0x101000 /* Clock Management */
67
+#define A2W_OFFSET 0x102000 /* Reset controller */
68
+#define AVS_OFFSET 0x103000 /* Audio Video Standard */
69
#define RNG_OFFSET 0x104000
70
#define GPIO_OFFSET 0x200000
71
#define UART0_OFFSET 0x201000
72
@@ -XXX,XX +XXX,XX @@
73
#define I2S_OFFSET 0x203000
74
#define SPI0_OFFSET 0x204000
75
#define BSC0_OFFSET 0x205000 /* BSC0 I2C/TWI */
76
+#define OTP_OFFSET 0x20f000
77
+#define BSC_SL_OFFSET 0x214000 /* SPI slave */
78
#define AUX_OFFSET 0x215000 /* AUX: UART1/SPI1/SPI2 */
79
#define EMMC1_OFFSET 0x300000
80
#define SMI_OFFSET 0x600000
81
#define BSC1_OFFSET 0x804000 /* BSC1 I2C/TWI */
82
+#define BSC2_OFFSET 0x805000 /* BSC2 I2C/TWI */
83
+#define DBUS_OFFSET 0x900000
84
+#define AVE0_OFFSET 0x910000
85
#define USB_OTG_OFFSET 0x980000 /* DTC_OTG USB controller */
86
+#define SDRAMC_OFFSET 0xe00000
87
#define DMA15_OFFSET 0xE05000 /* DMA controller, channel 15 */
88
89
/* GPU interrupts */
90
diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c
91
index XXXXXXX..XXXXXXX 100644
92
--- a/hw/arm/bcm2835_peripherals.c
93
+++ b/hw/arm/bcm2835_peripherals.c
94
@@ -XXX,XX +XXX,XX @@
95
/* Capabilities for SD controller: no DMA, high-speed, default clocks etc. */
96
#define BCM2835_SDHC_CAPAREG 0x52134b4
97
98
+static void create_unimp(BCM2835PeripheralState *ps,
99
+ UnimplementedDeviceState *uds,
100
+ const char *name, hwaddr ofs, hwaddr size)
101
+{
102
+ sysbus_init_child_obj(OBJECT(ps), name, uds,
103
+ sizeof(UnimplementedDeviceState),
104
+ TYPE_UNIMPLEMENTED_DEVICE);
105
+ qdev_prop_set_string(DEVICE(uds), "name", name);
106
+ qdev_prop_set_uint64(DEVICE(uds), "size", size);
107
+ object_property_set_bool(OBJECT(uds), true, "realized", &error_fatal);
108
+ memory_region_add_subregion_overlap(&ps->peri_mr, ofs,
109
+ sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0), -1000);
110
+}
111
+
24
+
112
static void bcm2835_peripherals_init(Object *obj)
25
uint64_t rvbar_prop; /* Property/input signals. */
113
{
26
114
BCM2835PeripheralState *s = BCM2835_PERIPHERALS(obj);
27
/* Configurable aspects of GIC cpu interface (which is part of the CPU) */
115
@@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp)
116
error_propagate(errp, err);
117
return;
118
}
119
+
120
+ create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40);
121
+ create_unimp(s, &s->systmr, "bcm2835-systimer", ST_OFFSET, 0x20);
122
+ create_unimp(s, &s->cprman, "bcm2835-cprman", CPRMAN_OFFSET, 0x1000);
123
+ create_unimp(s, &s->a2w, "bcm2835-a2w", A2W_OFFSET, 0x1000);
124
+ create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100);
125
+ create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100);
126
+ create_unimp(s, &s->spi[0], "bcm2835-spi0", SPI0_OFFSET, 0x20);
127
+ create_unimp(s, &s->bscsl, "bcm2835-spis", BSC_SL_OFFSET, 0x100);
128
+ create_unimp(s, &s->i2c[0], "bcm2835-i2c0", BSC0_OFFSET, 0x20);
129
+ create_unimp(s, &s->i2c[1], "bcm2835-i2c1", BSC1_OFFSET, 0x20);
130
+ create_unimp(s, &s->i2c[2], "bcm2835-i2c2", BSC2_OFFSET, 0x20);
131
+ create_unimp(s, &s->otp, "bcm2835-otp", OTP_OFFSET, 0x80);
132
+ create_unimp(s, &s->dbus, "bcm2835-dbus", DBUS_OFFSET, 0x8000);
133
+ create_unimp(s, &s->ave0, "bcm2835-ave0", AVE0_OFFSET, 0x8000);
134
+ create_unimp(s, &s->dwc2, "dwc-usb2", USB_OTG_OFFSET, 0x1000);
135
+ create_unimp(s, &s->sdramc, "bcm2835-sdramc", SDRAMC_OFFSET, 0x100);
136
}
137
138
static void bcm2835_peripherals_class_init(ObjectClass *oc, void *data)
139
--
28
--
140
2.20.1
29
2.34.1
141
30
142
31
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
The AST2600 SoC has an extra controller to set the PHY registers.
3
Previously we hard-coded the blocksize with GMID_EL1_BS.
4
4
But the value we choose for -cpu max does not match the
5
Signed-off-by: Cédric Le Goater <clg@kaod.org>
5
value that cortex-a710 uses.
6
Reviewed-by: Joel Stanley <joel@jms.id.au>
6
7
Message-id: 20190925143248.10000-23-clg@kaod.org
7
Mirror the way we handle dcz_blocksize.
8
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 20230811214031.171020-3-richard.henderson@linaro.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
13
---
10
include/hw/arm/aspeed_soc.h | 5 ++
14
target/arm/cpu.h | 2 ++
11
include/hw/net/ftgmac100.h | 17 ++++
15
target/arm/internals.h | 6 -----
12
hw/arm/aspeed_ast2600.c | 20 +++++
16
target/arm/tcg/translate.h | 2 ++
13
hw/net/ftgmac100.c | 162 ++++++++++++++++++++++++++++++++++++
17
target/arm/helper.c | 11 +++++---
14
4 files changed, 204 insertions(+)
18
target/arm/tcg/cpu64.c | 1 +
15
19
target/arm/tcg/mte_helper.c | 46 ++++++++++++++++++++++------------
16
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
20
target/arm/tcg/translate-a64.c | 5 ++--
17
index XXXXXXX..XXXXXXX 100644
21
7 files changed, 45 insertions(+), 28 deletions(-)
18
--- a/include/hw/arm/aspeed_soc.h
22
19
+++ b/include/hw/arm/aspeed_soc.h
23
diff --git a/target/arm/cpu.h b/target/arm/cpu.h
20
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState {
24
index XXXXXXX..XXXXXXX 100644
21
AspeedSDMCState sdmc;
25
--- a/target/arm/cpu.h
22
AspeedWDTState wdt[ASPEED_WDTS_NUM];
26
+++ b/target/arm/cpu.h
23
FTGMAC100State ftgmac100[ASPEED_MACS_NUM];
27
@@ -XXX,XX +XXX,XX @@ struct ArchCPU {
24
+ AspeedMiiState mii[ASPEED_MACS_NUM];
28
25
AspeedGPIOState gpio;
29
/* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */
26
AspeedGPIOState gpio_1_8v;
30
uint8_t dcz_blocksize;
27
AspeedSDHCIState sdhci;
31
+ /* GM blocksize, in log_2(words), ie low 4 bits of GMID_EL0 */
28
@@ -XXX,XX +XXX,XX @@ enum {
32
+ uint8_t gm_blocksize;
29
ASPEED_ETH2,
33
30
ASPEED_ETH3,
34
uint64_t rvbar_prop; /* Property/input signals. */
31
ASPEED_ETH4,
35
32
+ ASPEED_MII1,
36
diff --git a/target/arm/internals.h b/target/arm/internals.h
33
+ ASPEED_MII2,
37
index XXXXXXX..XXXXXXX 100644
34
+ ASPEED_MII3,
38
--- a/target/arm/internals.h
35
+ ASPEED_MII4,
39
+++ b/target/arm/internals.h
36
ASPEED_SDRAM,
40
@@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs);
37
ASPEED_XDMA,
41
38
};
42
#endif /* !CONFIG_USER_ONLY */
39
diff --git a/include/hw/net/ftgmac100.h b/include/hw/net/ftgmac100.h
43
40
index XXXXXXX..XXXXXXX 100644
44
-/*
41
--- a/include/hw/net/ftgmac100.h
45
- * The log2 of the words in the tag block, for GMID_EL1.BS.
42
+++ b/include/hw/net/ftgmac100.h
46
- * The is the maximum, 256 bytes, which manipulates 64-bits of tags.
43
@@ -XXX,XX +XXX,XX @@ typedef struct FTGMAC100State {
47
- */
44
uint32_t rxdes0_edorr;
48
-#define GMID_EL1_BS 6
45
} FTGMAC100State;
49
-
46
50
/*
47
+#define TYPE_ASPEED_MII "aspeed-mmi"
51
* SVE predicates are 1/8 the size of SVE vectors, and cannot use
48
+#define ASPEED_MII(obj) OBJECT_CHECK(AspeedMiiState, (obj), TYPE_ASPEED_MII)
52
* the same simd_desc() encoding due to restrictions on size.
49
+
53
diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h
50
+/*
54
index XXXXXXX..XXXXXXX 100644
51
+ * AST2600 MII controller
55
--- a/target/arm/tcg/translate.h
52
+ */
56
+++ b/target/arm/tcg/translate.h
53
+typedef struct AspeedMiiState {
57
@@ -XXX,XX +XXX,XX @@ typedef struct DisasContext {
54
+ /*< private >*/
58
int8_t btype;
55
+ SysBusDevice parent_obj;
59
/* A copy of cpu->dcz_blocksize. */
56
+
60
uint8_t dcz_blocksize;
57
+ FTGMAC100State *nic;
61
+ /* A copy of cpu->gm_blocksize. */
58
+
62
+ uint8_t gm_blocksize;
59
+ MemoryRegion iomem;
63
/* True if this page is guarded. */
60
+ uint32_t phycr;
64
bool guarded_page;
61
+ uint32_t phydata;
65
/* Bottom two bits of XScale c15_cpar coprocessor access control reg */
62
+} AspeedMiiState;
66
diff --git a/target/arm/helper.c b/target/arm/helper.c
63
+
67
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/helper.c
69
+++ b/target/arm/helper.c
70
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = {
71
.opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6,
72
.access = PL1_RW, .accessfn = access_mte,
73
.fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) },
74
- { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64,
75
- .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4,
76
- .access = PL1_R, .accessfn = access_aa64_tid5,
77
- .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS },
78
{ .name = "TCO", .state = ARM_CP_STATE_AA64,
79
.opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7,
80
.type = ARM_CP_NO_RAW,
81
@@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu)
82
* then define only a RAZ/WI version of PSTATE.TCO.
83
*/
84
if (cpu_isar_feature(aa64_mte, cpu)) {
85
+ ARMCPRegInfo gmid_reginfo = {
86
+ .name = "GMID_EL1", .state = ARM_CP_STATE_AA64,
87
+ .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4,
88
+ .access = PL1_R, .accessfn = access_aa64_tid5,
89
+ .type = ARM_CP_CONST, .resetvalue = cpu->gm_blocksize,
90
+ };
91
+ define_one_arm_cp_reg(cpu, &gmid_reginfo);
92
define_arm_cp_regs(cpu, mte_reginfo);
93
define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo);
94
} else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) {
95
diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c
96
index XXXXXXX..XXXXXXX 100644
97
--- a/target/arm/tcg/cpu64.c
98
+++ b/target/arm/tcg/cpu64.c
99
@@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj)
100
cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */
101
cpu->dcz_blocksize = 7; /* 512 bytes */
64
#endif
102
#endif
65
diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c
103
+ cpu->gm_blocksize = 6; /* 256 bytes */
66
index XXXXXXX..XXXXXXX 100644
104
67
--- a/hw/arm/aspeed_ast2600.c
105
cpu->sve_vq.supported = MAKE_64BIT_MASK(0, ARM_MAX_VQ);
68
+++ b/hw/arm/aspeed_ast2600.c
106
cpu->sme_vq.supported = SVE_VQ_POW2_MAP;
69
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = {
107
diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c
70
[ASPEED_FMC] = 0x1E620000,
108
index XXXXXXX..XXXXXXX 100644
71
[ASPEED_SPI1] = 0x1E630000,
109
--- a/target/arm/tcg/mte_helper.c
72
[ASPEED_SPI2] = 0x1E641000,
110
+++ b/target/arm/tcg/mte_helper.c
73
+ [ASPEED_MII1] = 0x1E650000,
111
@@ -XXX,XX +XXX,XX @@ void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr)
74
+ [ASPEED_MII2] = 0x1E650008,
75
+ [ASPEED_MII3] = 0x1E650010,
76
+ [ASPEED_MII4] = 0x1E650018,
77
[ASPEED_ETH1] = 0x1E660000,
78
[ASPEED_ETH3] = 0x1E670000,
79
[ASPEED_ETH2] = 0x1E680000,
80
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj)
81
for (i = 0; i < sc->macs_num; i++) {
82
sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]),
83
sizeof(s->ftgmac100[i]), TYPE_FTGMAC100);
84
+
85
+ sysbus_init_child_obj(obj, "mii[*]", &s->mii[i], sizeof(s->mii[i]),
86
+ TYPE_ASPEED_MII);
87
+ object_property_add_const_link(OBJECT(&s->mii[i]), "nic",
88
+ OBJECT(&s->ftgmac100[i]),
89
+ &error_abort);
90
}
112
}
91
113
}
92
sysbus_init_child_obj(obj, "xdma", OBJECT(&s->xdma), sizeof(s->xdma),
114
93
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
115
-#define LDGM_STGM_SIZE (4 << GMID_EL1_BS)
94
sc->memmap[ASPEED_ETH1 + i]);
116
-
95
sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
117
uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr)
96
aspeed_soc_get_irq(s, ASPEED_ETH1 + i));
118
{
97
+
119
int mmu_idx = cpu_mmu_index(env, false);
98
+ object_property_set_bool(OBJECT(&s->mii[i]), true, "realized",
120
uintptr_t ra = GETPC();
99
+ &err);
121
+ int gm_bs = env_archcpu(env)->gm_blocksize;
100
+ if (err) {
122
+ int gm_bs_bytes = 4 << gm_bs;
101
+ error_propagate(errp, err);
123
void *tag_mem;
102
+ return;
124
103
+ }
125
- ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE);
104
+
126
+ ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes);
105
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->mii[i]), 0,
127
106
+ sc->memmap[ASPEED_MII1 + i]);
128
/* Trap if accessing an invalid page. */
129
tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD,
130
- LDGM_STGM_SIZE, MMU_DATA_LOAD,
131
- LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra);
132
+ gm_bs_bytes, MMU_DATA_LOAD,
133
+ gm_bs_bytes / (2 * TAG_GRANULE), ra);
134
135
/* The tag is squashed to zero if the page does not support tags. */
136
if (!tag_mem) {
137
return 0;
107
}
138
}
108
139
109
/* XDMA */
140
- QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6);
110
diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c
141
/*
111
index XXXXXXX..XXXXXXX 100644
142
- * We are loading 64-bits worth of tags. The ordering of elements
112
--- a/hw/net/ftgmac100.c
143
- * within the word corresponds to a 64-bit little-endian operation.
113
+++ b/hw/net/ftgmac100.c
144
+ * The ordering of elements within the word corresponds to
114
@@ -XXX,XX +XXX,XX @@
145
+ * a little-endian operation.
115
#include "hw/irq.h"
146
*/
116
#include "hw/net/ftgmac100.h"
147
- return ldq_le_p(tag_mem);
117
#include "sysemu/dma.h"
148
+ switch (gm_bs) {
118
+#include "qapi/error.h"
149
+ case 6:
119
#include "qemu/log.h"
150
+ /* 256 bytes -> 16 tags -> 64 result bits */
120
#include "qemu/module.h"
151
+ return ldq_le_p(tag_mem);
121
#include "net/checksum.h"
152
+ default:
122
@@ -XXX,XX +XXX,XX @@ static const TypeInfo ftgmac100_info = {
153
+ /* cpu configured with unsupported gm blocksize. */
123
.class_init = ftgmac100_class_init,
154
+ g_assert_not_reached();
124
};
125
126
+/*
127
+ * AST2600 MII controller
128
+ */
129
+#define ASPEED_MII_PHYCR_FIRE BIT(31)
130
+#define ASPEED_MII_PHYCR_ST_22 BIT(28)
131
+#define ASPEED_MII_PHYCR_OP(x) ((x) & (ASPEED_MII_PHYCR_OP_WRITE | \
132
+ ASPEED_MII_PHYCR_OP_READ))
133
+#define ASPEED_MII_PHYCR_OP_WRITE BIT(26)
134
+#define ASPEED_MII_PHYCR_OP_READ BIT(27)
135
+#define ASPEED_MII_PHYCR_DATA(x) (x & 0xffff)
136
+#define ASPEED_MII_PHYCR_PHY(x) (((x) >> 21) & 0x1f)
137
+#define ASPEED_MII_PHYCR_REG(x) (((x) >> 16) & 0x1f)
138
+
139
+#define ASPEED_MII_PHYDATA_IDLE BIT(16)
140
+
141
+static void aspeed_mii_transition(AspeedMiiState *s, bool fire)
142
+{
143
+ if (fire) {
144
+ s->phycr |= ASPEED_MII_PHYCR_FIRE;
145
+ s->phydata &= ~ASPEED_MII_PHYDATA_IDLE;
146
+ } else {
147
+ s->phycr &= ~ASPEED_MII_PHYCR_FIRE;
148
+ s->phydata |= ASPEED_MII_PHYDATA_IDLE;
149
+ }
155
+ }
150
+}
156
}
151
+
157
152
+static void aspeed_mii_do_phy_ctl(AspeedMiiState *s)
158
void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val)
153
+{
159
{
154
+ uint8_t reg;
160
int mmu_idx = cpu_mmu_index(env, false);
155
+ uint16_t data;
161
uintptr_t ra = GETPC();
156
+
162
+ int gm_bs = env_archcpu(env)->gm_blocksize;
157
+ if (!(s->phycr & ASPEED_MII_PHYCR_ST_22)) {
163
+ int gm_bs_bytes = 4 << gm_bs;
158
+ aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE);
164
void *tag_mem;
159
+ qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__);
165
160
+ return;
166
- ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE);
161
+ }
167
+ ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes);
162
+
168
163
+ /* Nothing to do */
169
/* Trap if accessing an invalid page. */
164
+ if (!(s->phycr & ASPEED_MII_PHYCR_FIRE)) {
170
tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE,
165
+ return;
171
- LDGM_STGM_SIZE, MMU_DATA_LOAD,
166
+ }
172
- LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra);
167
+
173
+ gm_bs_bytes, MMU_DATA_LOAD,
168
+ reg = ASPEED_MII_PHYCR_REG(s->phycr);
174
+ gm_bs_bytes / (2 * TAG_GRANULE), ra);
169
+ data = ASPEED_MII_PHYCR_DATA(s->phycr);
175
170
+
176
/*
171
+ switch (ASPEED_MII_PHYCR_OP(s->phycr)) {
177
* Tag store only happens if the page support tags,
172
+ case ASPEED_MII_PHYCR_OP_WRITE:
178
@@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val)
173
+ do_phy_write(s->nic, reg, data);
179
return;
174
+ break;
180
}
175
+ case ASPEED_MII_PHYCR_OP_READ:
181
176
+ s->phydata = (s->phydata & ~0xffff) | do_phy_read(s->nic, reg);
182
- QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6);
183
/*
184
- * We are storing 64-bits worth of tags. The ordering of elements
185
- * within the word corresponds to a 64-bit little-endian operation.
186
+ * The ordering of elements within the word corresponds to
187
+ * a little-endian operation.
188
*/
189
- stq_le_p(tag_mem, val);
190
+ switch (gm_bs) {
191
+ case 6:
192
+ stq_le_p(tag_mem, val);
177
+ break;
193
+ break;
178
+ default:
194
+ default:
179
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n",
195
+ /* cpu configured with unsupported gm blocksize. */
180
+ __func__, s->phycr);
181
+ }
182
+
183
+ aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE);
184
+}
185
+
186
+static uint64_t aspeed_mii_read(void *opaque, hwaddr addr, unsigned size)
187
+{
188
+ AspeedMiiState *s = ASPEED_MII(opaque);
189
+
190
+ switch (addr) {
191
+ case 0x0:
192
+ return s->phycr;
193
+ case 0x4:
194
+ return s->phydata;
195
+ default:
196
+ g_assert_not_reached();
196
+ g_assert_not_reached();
197
+ }
197
+ }
198
+}
199
+
200
+static void aspeed_mii_write(void *opaque, hwaddr addr,
201
+ uint64_t value, unsigned size)
202
+{
203
+ AspeedMiiState *s = ASPEED_MII(opaque);
204
+
205
+ switch (addr) {
206
+ case 0x0:
207
+ s->phycr = value & ~(s->phycr & ASPEED_MII_PHYCR_FIRE);
208
+ break;
209
+ case 0x4:
210
+ s->phydata = value & ~(0xffff | ASPEED_MII_PHYDATA_IDLE);
211
+ break;
212
+ default:
213
+ g_assert_not_reached();
214
+ }
215
+
216
+ aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE));
217
+ aspeed_mii_do_phy_ctl(s);
218
+}
219
+
220
+static const MemoryRegionOps aspeed_mii_ops = {
221
+ .read = aspeed_mii_read,
222
+ .write = aspeed_mii_write,
223
+ .valid.min_access_size = 4,
224
+ .valid.max_access_size = 4,
225
+ .endianness = DEVICE_LITTLE_ENDIAN,
226
+};
227
+
228
+static void aspeed_mii_reset(DeviceState *dev)
229
+{
230
+ AspeedMiiState *s = ASPEED_MII(dev);
231
+
232
+ s->phycr = 0;
233
+ s->phydata = 0;
234
+
235
+ aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE));
236
+};
237
+
238
+static void aspeed_mii_realize(DeviceState *dev, Error **errp)
239
+{
240
+ AspeedMiiState *s = ASPEED_MII(dev);
241
+ SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
242
+ Object *obj;
243
+ Error *local_err = NULL;
244
+
245
+ obj = object_property_get_link(OBJECT(dev), "nic", &local_err);
246
+ if (!obj) {
247
+ error_propagate(errp, local_err);
248
+ error_prepend(errp, "required link 'nic' not found: ");
249
+ return;
250
+ }
251
+
252
+ s->nic = FTGMAC100(obj);
253
+
254
+ memory_region_init_io(&s->iomem, OBJECT(dev), &aspeed_mii_ops, s,
255
+ TYPE_ASPEED_MII, 0x8);
256
+ sysbus_init_mmio(sbd, &s->iomem);
257
+}
258
+
259
+static const VMStateDescription vmstate_aspeed_mii = {
260
+ .name = TYPE_ASPEED_MII,
261
+ .version_id = 1,
262
+ .minimum_version_id = 1,
263
+ .fields = (VMStateField[]) {
264
+ VMSTATE_UINT32(phycr, FTGMAC100State),
265
+ VMSTATE_UINT32(phydata, FTGMAC100State),
266
+ VMSTATE_END_OF_LIST()
267
+ }
268
+};
269
+static void aspeed_mii_class_init(ObjectClass *klass, void *data)
270
+{
271
+ DeviceClass *dc = DEVICE_CLASS(klass);
272
+
273
+ dc->vmsd = &vmstate_aspeed_mii;
274
+ dc->reset = aspeed_mii_reset;
275
+ dc->realize = aspeed_mii_realize;
276
+ dc->desc = "Aspeed MII controller";
277
+}
278
+
279
+static const TypeInfo aspeed_mii_info = {
280
+ .name = TYPE_ASPEED_MII,
281
+ .parent = TYPE_SYS_BUS_DEVICE,
282
+ .instance_size = sizeof(AspeedMiiState),
283
+ .class_init = aspeed_mii_class_init,
284
+};
285
+
286
static void ftgmac100_register_types(void)
287
{
288
type_register_static(&ftgmac100_info);
289
+ type_register_static(&aspeed_mii_info);
290
}
198
}
291
199
292
type_init(ftgmac100_register_types)
200
void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val)
201
diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c
202
index XXXXXXX..XXXXXXX 100644
203
--- a/target/arm/tcg/translate-a64.c
204
+++ b/target/arm/tcg/translate-a64.c
205
@@ -XXX,XX +XXX,XX @@ static bool trans_STGM(DisasContext *s, arg_ldst_tag *a)
206
gen_helper_stgm(cpu_env, addr, tcg_rt);
207
} else {
208
MMUAccessType acc = MMU_DATA_STORE;
209
- int size = 4 << GMID_EL1_BS;
210
+ int size = 4 << s->gm_blocksize;
211
212
clean_addr = clean_data_tbi(s, addr);
213
tcg_gen_andi_i64(clean_addr, clean_addr, -size);
214
@@ -XXX,XX +XXX,XX @@ static bool trans_LDGM(DisasContext *s, arg_ldst_tag *a)
215
gen_helper_ldgm(tcg_rt, cpu_env, addr);
216
} else {
217
MMUAccessType acc = MMU_DATA_LOAD;
218
- int size = 4 << GMID_EL1_BS;
219
+ int size = 4 << s->gm_blocksize;
220
221
clean_addr = clean_data_tbi(s, addr);
222
tcg_gen_andi_i64(clean_addr, clean_addr, -size);
223
@@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase,
224
dc->cp_regs = arm_cpu->cp_regs;
225
dc->features = env->features;
226
dc->dcz_blocksize = arm_cpu->dcz_blocksize;
227
+ dc->gm_blocksize = arm_cpu->gm_blocksize;
228
229
#ifdef CONFIG_USER_ONLY
230
/* In sve_probe_page, we assume TBI is enabled. */
293
--
231
--
294
2.20.1
232
2.34.1
295
296
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
The UART1 is part of the AUX peripheral,
3
Support all of the easy GM block sizes.
4
the PCM_CLOCK (yet unimplemented) is part of the CPRMAN.
4
Use direct memory operations, since the pointers are aligned.
5
5
6
While BS=2 (16 bytes, 1 tag) is a legal setting, that requires
7
an atomic store of one nibble. This is not difficult, but there
8
is also no point in supporting it until required.
9
10
Note that cortex-a710 sets GM blocksize to match its cacheline
11
size of 64 bytes. I expect many implementations will also
12
match the cacheline, which makes 16 bytes very unlikely.
13
14
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
16
Message-id: 20230811214031.171020-4-richard.henderson@linaro.org
8
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
9
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
10
Message-id: 20190926173428.10713-5-f4bug@amsat.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
18
---
13
include/hw/arm/raspi_platform.h | 16 +++++++---------
19
target/arm/cpu.c | 18 +++++++++---
14
hw/arm/bcm2835_peripherals.c | 7 ++++---
20
target/arm/tcg/mte_helper.c | 56 +++++++++++++++++++++++++++++++------
15
hw/arm/bcm2836.c | 2 +-
21
2 files changed, 62 insertions(+), 12 deletions(-)
16
3 files changed, 12 insertions(+), 13 deletions(-)
17
22
18
diff --git a/include/hw/arm/raspi_platform.h b/include/hw/arm/raspi_platform.h
23
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
19
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/arm/raspi_platform.h
25
--- a/target/arm/cpu.c
21
+++ b/include/hw/arm/raspi_platform.h
26
+++ b/target/arm/cpu.c
22
@@ -XXX,XX +XXX,XX @@
27
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
23
#ifndef HW_ARM_RASPI_PLATFORM_H
28
ID_PFR1, VIRTUALIZATION, 0);
24
#define HW_ARM_RASPI_PLATFORM_H
29
}
25
30
26
-#define MCORE_OFFSET 0x0000 /* Fake frame buffer device
31
+ if (cpu_isar_feature(aa64_mte, cpu)) {
27
- * (the multicore sync block) */
32
+ /*
28
+#define MSYNC_OFFSET 0x0000 /* Multicore Sync Block */
33
+ * The architectural range of GM blocksize is 2-6, however qemu
29
#define IC0_OFFSET 0x2000
34
+ * doesn't support blocksize of 2 (see HELPER(ldgm)).
30
#define ST_OFFSET 0x3000 /* System Timer */
35
+ */
31
#define MPHI_OFFSET 0x6000 /* Message-based Parallel Host Intf. */
36
+ if (tcg_enabled()) {
32
@@ -XXX,XX +XXX,XX @@
37
+ assert(cpu->gm_blocksize >= 3 && cpu->gm_blocksize <= 6);
33
#define ARMCTRL_TIMER0_1_OFFSET (ARM_OFFSET + 0x400) /* Timer 0 and 1 */
38
+ }
34
#define ARMCTRL_0_SBM_OFFSET (ARM_OFFSET + 0x800) /* User 0 (ARM) Semaphores
39
+
35
* Doorbells & Mailboxes */
40
#ifndef CONFIG_USER_ONLY
36
-#define PM_OFFSET 0x100000 /* Power Management, Reset controller
41
- if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) {
37
- * and Watchdog registers */
42
/*
38
-#define PCM_CLOCK_OFFSET 0x101098
43
* Disable the MTE feature bits if we do not have tag-memory
39
+#define CPRMAN_OFFSET 0x100000 /* Power Management, Watchdog */
44
* provided by the machine.
40
+#define CM_OFFSET 0x101000 /* Clock Management */
45
*/
41
#define RNG_OFFSET 0x104000
46
- cpu->isar.id_aa64pfr1 =
42
#define GPIO_OFFSET 0x200000
47
- FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
43
#define UART0_OFFSET 0x201000
48
- }
44
@@ -XXX,XX +XXX,XX @@
49
+ if (cpu->tag_memory == NULL) {
45
#define I2S_OFFSET 0x203000
50
+ cpu->isar.id_aa64pfr1 =
46
#define SPI0_OFFSET 0x204000
51
+ FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
47
#define BSC0_OFFSET 0x205000 /* BSC0 I2C/TWI */
52
+ }
48
-#define UART1_OFFSET 0x215000
53
#endif
49
-#define EMMC_OFFSET 0x300000
54
+ }
50
+#define AUX_OFFSET 0x215000 /* AUX: UART1/SPI1/SPI2 */
55
51
+#define EMMC1_OFFSET 0x300000
56
if (tcg_enabled()) {
52
#define SMI_OFFSET 0x600000
57
/*
53
#define BSC1_OFFSET 0x804000 /* BSC1 I2C/TWI */
58
diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c
54
-#define USB_OFFSET 0x980000 /* DTC_OTG USB controller */
55
+#define USB_OTG_OFFSET 0x980000 /* DTC_OTG USB controller */
56
#define DMA15_OFFSET 0xE05000 /* DMA controller, channel 15 */
57
58
/* GPU interrupts */
59
@@ -XXX,XX +XXX,XX @@
60
#define INTERRUPT_SPI 54
61
#define INTERRUPT_I2SPCM 55
62
#define INTERRUPT_SDIO 56
63
-#define INTERRUPT_UART 57
64
+#define INTERRUPT_UART0 57
65
#define INTERRUPT_SLIMBUS 58
66
#define INTERRUPT_VEC 59
67
#define INTERRUPT_CPG 60
68
diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c
69
index XXXXXXX..XXXXXXX 100644
59
index XXXXXXX..XXXXXXX 100644
70
--- a/hw/arm/bcm2835_peripherals.c
60
--- a/target/arm/tcg/mte_helper.c
71
+++ b/hw/arm/bcm2835_peripherals.c
61
+++ b/target/arm/tcg/mte_helper.c
72
@@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp)
62
@@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr)
73
sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart0), 0));
63
int gm_bs = env_archcpu(env)->gm_blocksize;
74
sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart0), 0,
64
int gm_bs_bytes = 4 << gm_bs;
75
qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
65
void *tag_mem;
76
- INTERRUPT_UART));
66
+ uint64_t ret;
77
+ INTERRUPT_UART0));
67
+ int shift;
78
+
68
79
/* AUX / UART1 */
69
ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes);
80
qdev_prop_set_chr(DEVICE(&s->aux), "chardev", serial_hd(1));
70
81
71
@@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr)
82
@@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp)
72
73
/*
74
* The ordering of elements within the word corresponds to
75
- * a little-endian operation.
76
+ * a little-endian operation. Computation of shift comes from
77
+ *
78
+ * index = address<LOG2_TAG_GRANULE+3:LOG2_TAG_GRANULE>
79
+ * data<index*4+3:index*4> = tag
80
+ *
81
+ * Because of the alignment of ptr above, BS=6 has shift=0.
82
+ * All memory operations are aligned. Defer support for BS=2,
83
+ * requiring insertion or extraction of a nibble, until we
84
+ * support a cpu that requires it.
85
*/
86
switch (gm_bs) {
87
+ case 3:
88
+ /* 32 bytes -> 2 tags -> 8 result bits */
89
+ ret = *(uint8_t *)tag_mem;
90
+ break;
91
+ case 4:
92
+ /* 64 bytes -> 4 tags -> 16 result bits */
93
+ ret = cpu_to_le16(*(uint16_t *)tag_mem);
94
+ break;
95
+ case 5:
96
+ /* 128 bytes -> 8 tags -> 32 result bits */
97
+ ret = cpu_to_le32(*(uint32_t *)tag_mem);
98
+ break;
99
case 6:
100
/* 256 bytes -> 16 tags -> 64 result bits */
101
- return ldq_le_p(tag_mem);
102
+ return cpu_to_le64(*(uint64_t *)tag_mem);
103
default:
104
- /* cpu configured with unsupported gm blocksize. */
105
+ /*
106
+ * CPU configured with unsupported/invalid gm blocksize.
107
+ * This is detected early in arm_cpu_realizefn.
108
+ */
109
g_assert_not_reached();
110
}
111
+ shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4;
112
+ return ret << shift;
113
}
114
115
void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val)
116
@@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val)
117
int gm_bs = env_archcpu(env)->gm_blocksize;
118
int gm_bs_bytes = 4 << gm_bs;
119
void *tag_mem;
120
+ int shift;
121
122
ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes);
123
124
@@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val)
83
return;
125
return;
84
}
126
}
85
127
86
- memory_region_add_subregion(&s->peri_mr, UART1_OFFSET,
128
- /*
87
+ memory_region_add_subregion(&s->peri_mr, AUX_OFFSET,
129
- * The ordering of elements within the word corresponds to
88
sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->aux), 0));
130
- * a little-endian operation.
89
sysbus_connect_irq(SYS_BUS_DEVICE(&s->aux), 0,
131
- */
90
qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
132
+ /* See LDGM for comments on BS and on shift. */
91
@@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp)
133
+ shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4;
92
return;
134
+ val >>= shift;
93
}
135
switch (gm_bs) {
94
136
+ case 3:
95
- memory_region_add_subregion(&s->peri_mr, EMMC_OFFSET,
137
+ /* 32 bytes -> 2 tags -> 8 result bits */
96
+ memory_region_add_subregion(&s->peri_mr, EMMC1_OFFSET,
138
+ *(uint8_t *)tag_mem = val;
97
sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhci), 0));
139
+ break;
98
sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
140
+ case 4:
99
qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ,
141
+ /* 64 bytes -> 4 tags -> 16 result bits */
100
diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c
142
+ *(uint16_t *)tag_mem = cpu_to_le16(val);
101
index XXXXXXX..XXXXXXX 100644
143
+ break;
102
--- a/hw/arm/bcm2836.c
144
+ case 5:
103
+++ b/hw/arm/bcm2836.c
145
+ /* 128 bytes -> 8 tags -> 32 result bits */
104
@@ -XXX,XX +XXX,XX @@ static void bcm2836_realize(DeviceState *dev, Error **errp)
146
+ *(uint32_t *)tag_mem = cpu_to_le32(val);
105
147
+ break;
106
/* set periphbase/CBAR value for CPU-local registers */
148
case 6:
107
object_property_set_int(OBJECT(&s->cpus[n]),
149
- stq_le_p(tag_mem, val);
108
- BCM2836_PERI_BASE + MCORE_OFFSET,
150
+ /* 256 bytes -> 16 tags -> 64 result bits */
109
+ BCM2836_PERI_BASE + MSYNC_OFFSET,
151
+ *(uint64_t *)tag_mem = cpu_to_le64(val);
110
"reset-cbar", &err);
152
break;
111
if (err) {
153
default:
112
error_propagate(errp, err);
154
/* cpu configured with unsupported gm blocksize. */
113
--
155
--
114
2.20.1
156
2.34.1
115
116
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Add trace events for read/write accesses and IRQ.
3
When the cpu support MTE, but the system does not, reduce cpu
4
support to user instructions at EL0 instead of completely
5
disabling MTE. If we encounter a cpu implementation which does
6
something else, we can revisit this setting.
4
7
5
Properties are structures used for the ARM particular MBOX.
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Since one call in bcm2835_property.c concerns the mbox block,
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
name this trace event in the same bcm2835_mbox* namespace.
10
Message-id: 20230811214031.171020-5-richard.henderson@linaro.org
8
9
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
11
Message-id: 20190926173428.10713-8-f4bug@amsat.org
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
12
---
14
hw/misc/bcm2835_mbox.c | 5 +++++
13
target/arm/cpu.c | 7 ++++---
15
hw/misc/bcm2835_property.c | 2 ++
14
1 file changed, 4 insertions(+), 3 deletions(-)
16
hw/misc/trace-events | 6 ++++++
17
3 files changed, 13 insertions(+)
18
15
19
diff --git a/hw/misc/bcm2835_mbox.c b/hw/misc/bcm2835_mbox.c
16
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
20
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
21
--- a/hw/misc/bcm2835_mbox.c
18
--- a/target/arm/cpu.c
22
+++ b/hw/misc/bcm2835_mbox.c
19
+++ b/target/arm/cpu.c
23
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
24
#include "migration/vmstate.h"
21
25
#include "qemu/log.h"
22
#ifndef CONFIG_USER_ONLY
26
#include "qemu/module.h"
23
/*
27
+#include "trace.h"
24
- * Disable the MTE feature bits if we do not have tag-memory
28
25
- * provided by the machine.
29
#define MAIL0_PEEK 0x90
26
+ * If we do not have tag-memory provided by the machine,
30
#define MAIL0_SENDER 0x94
27
+ * reduce MTE support to instructions enabled at EL0.
31
@@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_update(BCM2835MboxState *s)
28
+ * This matches Cortex-A710 BROADCASTMTE input being LOW.
32
set = true;
29
*/
30
if (cpu->tag_memory == NULL) {
31
cpu->isar.id_aa64pfr1 =
32
- FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0);
33
+ FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1);
33
}
34
}
35
#endif
34
}
36
}
35
+ trace_bcm2835_mbox_irq(set);
36
qemu_set_irq(s->arm_irq, set);
37
}
38
39
@@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_mbox_read(void *opaque, hwaddr offset, unsigned size)
40
default:
41
qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx"\n",
42
__func__, offset);
43
+ trace_bcm2835_mbox_read(size, offset, res);
44
return 0;
45
}
46
+ trace_bcm2835_mbox_read(size, offset, res);
47
48
bcm2835_mbox_update(s);
49
50
@@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_write(void *opaque, hwaddr offset,
51
52
offset &= 0xff;
53
54
+ trace_bcm2835_mbox_write(size, offset, value);
55
switch (offset) {
56
case MAIL0_SENDER:
57
break;
58
diff --git a/hw/misc/bcm2835_property.c b/hw/misc/bcm2835_property.c
59
index XXXXXXX..XXXXXXX 100644
60
--- a/hw/misc/bcm2835_property.c
61
+++ b/hw/misc/bcm2835_property.c
62
@@ -XXX,XX +XXX,XX @@
63
#include "sysemu/dma.h"
64
#include "qemu/log.h"
65
#include "qemu/module.h"
66
+#include "trace.h"
67
68
/* https://github.com/raspberrypi/firmware/wiki/Mailbox-property-interface */
69
70
@@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value)
71
break;
72
}
73
74
+ trace_bcm2835_mbox_property(tag, bufsize, resplen);
75
if (tag == 0) {
76
break;
77
}
78
diff --git a/hw/misc/trace-events b/hw/misc/trace-events
79
index XXXXXXX..XXXXXXX 100644
80
--- a/hw/misc/trace-events
81
+++ b/hw/misc/trace-events
82
@@ -XXX,XX +XXX,XX @@ armsse_mhu_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU wri
83
84
# aspeed_xdma.c
85
aspeed_xdma_write(uint64_t offset, uint64_t data) "XDMA write: offset 0x%" PRIx64 " data 0x%" PRIx64
86
+
87
+# bcm2835_mbox.c
88
+bcm2835_mbox_write(unsigned int size, uint64_t addr, uint64_t value) "mbox write sz:%u addr:0x%"PRIx64" data:0x%"PRIx64
89
+bcm2835_mbox_read(unsigned int size, uint64_t addr, uint64_t value) "mbox read sz:%u addr:0x%"PRIx64" data:0x%"PRIx64
90
+bcm2835_mbox_irq(unsigned level) "mbox irq:ARM level:%u"
91
+bcm2835_mbox_property(uint32_t tag, uint32_t bufsize, size_t resplen) "mbox property tag:0x%08x in_sz:%u out_sz:%zu"
92
--
37
--
93
2.20.1
38
2.34.1
94
95
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Signed-off-by: Cédric Le Goater <clg@kaod.org>
3
Do not hard-code the constants for Neoverse V1.
4
Reviewed-by: Joel Stanley <joel@jms.id.au>
4
5
Message-id: 20190925143248.10000-21-clg@kaod.org
5
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Message-id: 20230811214031.171020-6-richard.henderson@linaro.org
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
9
---
8
include/hw/arm/aspeed.h | 1 +
10
target/arm/tcg/cpu64.c | 48 ++++++++++++++++++++++++++++--------------
9
hw/arm/aspeed.c | 23 +++++++++++++++++++++++
11
1 file changed, 32 insertions(+), 16 deletions(-)
10
2 files changed, 24 insertions(+)
11
12
12
diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h
13
diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c
13
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
14
--- a/include/hw/arm/aspeed.h
15
--- a/target/arm/tcg/cpu64.c
15
+++ b/include/hw/arm/aspeed.h
16
+++ b/target/arm/tcg/cpu64.c
16
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig {
17
@@ -XXX,XX +XXX,XX @@
17
const char *desc;
18
#include "qemu/module.h"
18
const char *soc_name;
19
#include "qapi/visitor.h"
19
uint32_t hw_strap1;
20
#include "hw/qdev-properties.h"
20
+ uint32_t hw_strap2;
21
+#include "qemu/units.h"
21
const char *fmc_model;
22
#include "internals.h"
22
const char *spi_model;
23
#include "cpregs.h"
23
uint32_t num_cs;
24
24
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
25
+static uint64_t make_ccsidr64(unsigned assoc, unsigned linesize,
25
index XXXXXXX..XXXXXXX 100644
26
+ unsigned cachesize)
26
--- a/hw/arm/aspeed.c
27
+{
27
+++ b/hw/arm/aspeed.c
28
+ unsigned lg_linesize = ctz32(linesize);
28
@@ -XXX,XX +XXX,XX @@ struct AspeedBoardState {
29
+ unsigned sets;
29
/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */
30
#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1
31
32
+/* AST2600 evb hardware value */
33
+#define AST2600_EVB_HW_STRAP1 0x000000C0
34
+#define AST2600_EVB_HW_STRAP2 0x00000003
35
+
30
+
36
/*
31
+ /*
37
* The max ram region is for firmwares that scan the address space
32
+ * The 64-bit CCSIDR_EL1 format is:
38
* with load/store to guess how much RAM the SoC has.
33
+ * [55:32] number of sets - 1
39
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
34
+ * [23:3] associativity - 1
40
&error_abort);
35
+ * [2:0] log2(linesize) - 4
41
object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1",
36
+ * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc
42
&error_abort);
37
+ */
43
+ object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap2, "hw-strap2",
38
+ assert(assoc != 0);
44
+ &error_abort);
39
+ assert(is_power_of_2(linesize));
45
object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs",
40
+ assert(lg_linesize >= 4 && lg_linesize <= 7 + 4);
46
&error_abort);
41
+
47
object_property_set_int(OBJECT(&bmc->soc), machine->smp.cpus, "num-cpus",
42
+ /* sets * associativity * linesize == cachesize. */
48
@@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc)
43
+ sets = cachesize / (assoc * linesize);
49
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32);
44
+ assert(cachesize % (assoc * linesize) == 0);
50
}
45
+
51
46
+ return ((uint64_t)(sets - 1) << 32)
52
+static void ast2600_evb_i2c_init(AspeedBoardState *bmc)
47
+ | ((assoc - 1) << 3)
53
+{
48
+ | (lg_linesize - 4);
54
+ /* Start with some devices on our I2C busses */
55
+ ast2500_evb_i2c_init(bmc);
56
+}
49
+}
57
+
50
+
58
static void romulus_bmc_i2c_init(AspeedBoardState *bmc)
51
static void aarch64_a35_initfn(Object *obj)
59
{
52
{
60
AspeedSoCState *soc = &bmc->soc;
53
ARMCPU *cpu = ARM_CPU(obj);
61
@@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = {
54
@@ -XXX,XX +XXX,XX @@ static void aarch64_neoverse_v1_initfn(Object *obj)
62
.num_cs = 2,
55
* The Neoverse-V1 r1p2 TRM lists 32-bit format CCSIDR_EL1 values,
63
.i2c_init = witherspoon_bmc_i2c_init,
56
* but also says it implements CCIDX, which means they should be
64
.ram = 512 * MiB,
57
* 64-bit format. So we here use values which are based on the textual
65
+ }, {
58
- * information in chapter 2 of the TRM (and on the fact that
66
+ .name = MACHINE_TYPE_NAME("ast2600-evb"),
59
- * sets * associativity * linesize == cachesize).
67
+ .desc = "Aspeed AST2600 EVB (Cortex A7)",
60
- *
68
+ .soc_name = "ast2600-a0",
61
- * The 64-bit CCSIDR_EL1 format is:
69
+ .hw_strap1 = AST2600_EVB_HW_STRAP1,
62
- * [55:32] number of sets - 1
70
+ .hw_strap2 = AST2600_EVB_HW_STRAP2,
63
- * [23:3] associativity - 1
71
+ .fmc_model = "w25q512jv",
64
- * [2:0] log2(linesize) - 4
72
+ .spi_model = "mx66u51235f",
65
- * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc
73
+ .num_cs = 1,
66
- *
74
+ .i2c_init = ast2600_evb_i2c_init,
67
- * L1: 4-way set associative 64-byte line size, total size 64K,
75
+ .ram = 2 * GiB,
68
- * so sets is 256.
76
},
69
+ * information in chapter 2 of the TRM:
77
};
70
*
78
71
+ * L1: 4-way set associative 64-byte line size, total size 64K.
72
* L2: 8-way set associative, 64 byte line size, either 512K or 1MB.
73
- * We pick 1MB, so this has 2048 sets.
74
- *
75
* L3: No L3 (this matches the CLIDR_EL1 value).
76
*/
77
- cpu->ccsidr[0] = 0x000000ff0000001aull; /* 64KB L1 dcache */
78
- cpu->ccsidr[1] = 0x000000ff0000001aull; /* 64KB L1 icache */
79
- cpu->ccsidr[2] = 0x000007ff0000003aull; /* 1MB L2 cache */
80
+ cpu->ccsidr[0] = make_ccsidr64(4, 64, 64 * KiB); /* L1 dcache */
81
+ cpu->ccsidr[1] = cpu->ccsidr[0]; /* L1 icache */
82
+ cpu->ccsidr[2] = make_ccsidr64(8, 64, 1 * MiB); /* L2 cache */
83
84
/* From 3.2.115 SCTLR_EL3 */
85
cpu->reset_sctlr = 0x30c50838;
79
--
86
--
80
2.20.1
87
2.34.1
81
82
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
The AST2600 timer has a third control register that is used to
3
Access to many of the special registers is enabled or disabled
4
implement a set-to-clear feature for the main control register.
4
by ACTLR_EL[23], which we implement as constant 0, which means
5
that all writes outside EL3 should trap.
5
6
6
On the AST2600, it is not configurable via 0x38 (control register 3)
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
as it is on the AST2500.
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
9
Message-id: 20230811214031.171020-7-richard.henderson@linaro.org
9
Based on previous work from Joel Stanley.
10
11
Signed-off-by: Cédric Le Goater <clg@kaod.org>
12
Reviewed-by: Joel Stanley <joel@jms.id.au>
13
Message-id: 20190925143248.10000-7-clg@kaod.org
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
11
---
16
include/hw/timer/aspeed_timer.h | 1 +
12
target/arm/cpregs.h | 2 ++
17
hw/timer/aspeed_timer.c | 51 +++++++++++++++++++++++++++++++++
13
target/arm/helper.c | 4 ++--
18
2 files changed, 52 insertions(+)
14
target/arm/tcg/cpu64.c | 46 +++++++++++++++++++++++++++++++++---------
15
3 files changed, 41 insertions(+), 11 deletions(-)
19
16
20
diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h
17
diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h
21
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
22
--- a/include/hw/timer/aspeed_timer.h
19
--- a/target/arm/cpregs.h
23
+++ b/include/hw/timer/aspeed_timer.h
20
+++ b/target/arm/cpregs.h
24
@@ -XXX,XX +XXX,XX @@
21
@@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { }
25
#define TYPE_ASPEED_TIMER "aspeed.timer"
22
void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu);
26
#define TYPE_ASPEED_2400_TIMER TYPE_ASPEED_TIMER "-ast2400"
23
#endif
27
#define TYPE_ASPEED_2500_TIMER TYPE_ASPEED_TIMER "-ast2500"
24
28
+#define TYPE_ASPEED_2600_TIMER TYPE_ASPEED_TIMER "-ast2600"
25
+CPAccessResult access_tvm_trvm(CPUARMState *, const ARMCPRegInfo *, bool);
29
26
+
30
#define ASPEED_TIMER_NR_TIMERS 8
27
#endif /* TARGET_ARM_CPREGS_H */
31
28
diff --git a/target/arm/helper.c b/target/arm/helper.c
32
diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c
33
index XXXXXXX..XXXXXXX 100644
29
index XXXXXXX..XXXXXXX 100644
34
--- a/hw/timer/aspeed_timer.c
30
--- a/target/arm/helper.c
35
+++ b/hw/timer/aspeed_timer.c
31
+++ b/target/arm/helper.c
36
@@ -XXX,XX +XXX,XX @@ static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
32
@@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri,
37
}
38
}
33
}
39
34
40
+static uint64_t aspeed_2600_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
35
/* Check for traps from EL1 due to HCR_EL2.TVM and HCR_EL2.TRVM. */
36
-static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri,
37
- bool isread)
38
+CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri,
39
+ bool isread)
40
{
41
if (arm_current_el(env) == 1) {
42
uint64_t trap = isread ? HCR_TRVM : HCR_TVM;
43
diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/target/arm/tcg/cpu64.c
46
+++ b/target/arm/tcg/cpu64.c
47
@@ -XXX,XX +XXX,XX @@ static void aarch64_a64fx_initfn(Object *obj)
48
/* TODO: Add A64FX specific HPC extension registers */
49
}
50
51
+static CPAccessResult access_actlr_w(CPUARMState *env, const ARMCPRegInfo *r,
52
+ bool read)
41
+{
53
+{
42
+ uint64_t value;
54
+ if (!read) {
55
+ int el = arm_current_el(env);
43
+
56
+
44
+ switch (offset) {
57
+ /* Because ACTLR_EL2 is constant 0, writes below EL2 trap to EL2. */
45
+ case 0x38:
58
+ if (el < 2 && arm_is_el2_enabled(env)) {
46
+ case 0x3C:
59
+ return CP_ACCESS_TRAP_EL2;
47
+ default:
60
+ }
48
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
61
+ /* Because ACTLR_EL3 is constant 0, writes below EL3 trap to EL3. */
49
+ __func__, offset);
62
+ if (el < 3 && arm_feature(env, ARM_FEATURE_EL3)) {
50
+ value = 0;
63
+ return CP_ACCESS_TRAP_EL3;
51
+ break;
64
+ }
52
+ }
65
+ }
53
+ return value;
66
+ return CP_ACCESS_OK;
54
+}
67
+}
55
+
68
+
56
+static void aspeed_2600_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
69
static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = {
57
+ uint64_t value)
70
{ .name = "ATCR_EL1", .state = ARM_CP_STATE_AA64,
58
+{
71
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 7, .opc2 = 0,
59
+ const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF);
72
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
60
+
73
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
61
+ switch (offset) {
74
+ /* Traps and enables are the same as for TCR_EL1. */
62
+ case 0x3C:
75
+ .accessfn = access_tvm_trvm, .fgt = FGT_TCR_EL1, },
63
+ aspeed_timer_set_ctrl(s, s->ctrl & ~tv);
76
{ .name = "ATCR_EL2", .state = ARM_CP_STATE_AA64,
64
+ break;
77
.opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 0,
65
+
78
.access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
66
+ case 0x38:
79
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = {
67
+ default:
80
.access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
68
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
81
{ .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64,
69
+ __func__, offset);
82
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 0,
70
+ break;
83
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
71
+ }
84
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
72
+}
85
+ .accessfn = access_actlr_w },
73
+
86
{ .name = "CPUACTLR2_EL1", .state = ARM_CP_STATE_AA64,
74
static void aspeed_init_one_timer(AspeedTimerCtrlState *s, uint8_t id)
87
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 1,
75
{
88
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
76
AspeedTimer *t = &s->timers[id];
89
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
77
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_timer_info = {
90
+ .accessfn = access_actlr_w },
78
.class_init = aspeed_2500_timer_class_init,
91
{ .name = "CPUACTLR3_EL1", .state = ARM_CP_STATE_AA64,
92
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 2,
93
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
94
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
95
+ .accessfn = access_actlr_w },
96
/*
97
* Report CPUCFR_EL1.SCU as 1, as we do not implement the DSU
98
* (and in particular its system registers).
99
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = {
100
.access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 4 },
101
{ .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64,
102
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 4,
103
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010 },
104
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010,
105
+ .accessfn = access_actlr_w },
106
{ .name = "CPUPCR_EL3", .state = ARM_CP_STATE_AA64,
107
.opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 1,
108
.access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
109
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = {
110
.access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
111
{ .name = "CPUPWRCTLR_EL1", .state = ARM_CP_STATE_AA64,
112
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7,
113
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
114
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
115
+ .accessfn = access_actlr_w },
116
{ .name = "ERXPFGCDN_EL1", .state = ARM_CP_STATE_AA64,
117
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 2,
118
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
119
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
120
+ .accessfn = access_actlr_w },
121
{ .name = "ERXPFGCTL_EL1", .state = ARM_CP_STATE_AA64,
122
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 1,
123
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
124
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
125
+ .accessfn = access_actlr_w },
126
{ .name = "ERXPFGF_EL1", .state = ARM_CP_STATE_AA64,
127
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0,
128
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
129
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
130
+ .accessfn = access_actlr_w },
79
};
131
};
80
132
81
+static void aspeed_2600_timer_class_init(ObjectClass *klass, void *data)
133
static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu)
82
+{
83
+ DeviceClass *dc = DEVICE_CLASS(klass);
84
+ AspeedTimerClass *awc = ASPEED_TIMER_CLASS(klass);
85
+
86
+ dc->desc = "ASPEED 2600 Timer";
87
+ awc->read = aspeed_2600_timer_read;
88
+ awc->write = aspeed_2600_timer_write;
89
+}
90
+
91
+static const TypeInfo aspeed_2600_timer_info = {
92
+ .name = TYPE_ASPEED_2600_TIMER,
93
+ .parent = TYPE_ASPEED_TIMER,
94
+ .class_init = aspeed_2600_timer_class_init,
95
+};
96
+
97
static void aspeed_timer_register_types(void)
98
{
99
type_register_static(&aspeed_timer_info);
100
type_register_static(&aspeed_2400_timer_info);
101
type_register_static(&aspeed_2500_timer_info);
102
+ type_register_static(&aspeed_2600_timer_info);
103
}
104
105
type_init(aspeed_timer_register_types)
106
--
134
--
107
2.20.1
135
2.34.1
108
109
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Various address spaces from the BCM2835 are reported as
3
There is only one additional EL1 register modeled, which
4
'anonymous' in memory tree:
4
also needs to use access_actlr_w.
5
5
6
(qemu) info mtree
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
address-space: anonymous
8
Message-id: 20230811214031.171020-8-richard.henderson@linaro.org
9
0000000000000000-000000000000008f (prio 0, i/o): bcm2835-mbox
10
0000000000000010-000000000000001f (prio 0, i/o): bcm2835-fb
11
0000000000000080-000000000000008f (prio 0, i/o): bcm2835-property
12
13
address-space: anonymous
14
0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu
15
0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
16
0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
17
000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff
18
0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
19
00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
20
21
[...]
22
23
Since the address_space_init() function takes a 'name' argument,
24
set it to correctly describe each address space:
25
26
(qemu) info mtree
27
28
address-space: bcm2835-mbox-memory
29
0000000000000000-000000000000008f (prio 0, i/o): bcm2835-mbox
30
0000000000000010-000000000000001f (prio 0, i/o): bcm2835-fb
31
0000000000000080-000000000000008f (prio 0, i/o): bcm2835-property
32
33
address-space: bcm2835-fb-memory
34
0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu
35
0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
36
0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
37
000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff
38
0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
39
00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
40
41
address-space: bcm2835-property-memory
42
0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu
43
0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
44
0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
45
000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff
46
0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
47
00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
48
49
address-space: bcm2835-dma-memory
50
0000000000000000-00000000ffffffff (prio 0, i/o): bcm2835-gpu
51
0000000000000000-000000003fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
52
0000000040000000-000000007fffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
53
000000007e000000-000000007effffff (prio 1, i/o): alias bcm2835-peripherals @bcm2835-peripherals 0000000000000000-0000000000ffffff
54
0000000080000000-00000000bfffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
55
00000000c0000000-00000000ffffffff (prio 0, i/o): alias bcm2835-gpu-ram-alias[*] @ram 0000000000000000-000000003fffffff
56
57
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
58
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
59
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
60
Reviewed-by: Cleber Rosa <crosa@redhat.com>
61
Message-id: 20190926173428.10713-4-f4bug@amsat.org
62
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
63
---
10
---
64
hw/display/bcm2835_fb.c | 2 +-
11
target/arm/tcg/cpu64.c | 3 ++-
65
hw/dma/bcm2835_dma.c | 2 +-
12
1 file changed, 2 insertions(+), 1 deletion(-)
66
hw/misc/bcm2835_mbox.c | 2 +-
67
hw/misc/bcm2835_property.c | 2 +-
68
4 files changed, 4 insertions(+), 4 deletions(-)
69
13
70
diff --git a/hw/display/bcm2835_fb.c b/hw/display/bcm2835_fb.c
14
diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c
71
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
72
--- a/hw/display/bcm2835_fb.c
16
--- a/target/arm/tcg/cpu64.c
73
+++ b/hw/display/bcm2835_fb.c
17
+++ b/target/arm/tcg/cpu64.c
74
@@ -XXX,XX +XXX,XX @@ static void bcm2835_fb_realize(DeviceState *dev, Error **errp)
18
@@ -XXX,XX +XXX,XX @@ static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu)
75
s->initial_config.base = s->vcram_base + BCM2835_FB_OFFSET;
19
static const ARMCPRegInfo neoverse_v1_cp_reginfo[] = {
76
20
{ .name = "CPUECTLR2_EL1", .state = ARM_CP_STATE_AA64,
77
s->dma_mr = MEMORY_REGION(obj);
21
.opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 5,
78
- address_space_init(&s->dma_as, s->dma_mr, NULL);
22
- .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
79
+ address_space_init(&s->dma_as, s->dma_mr, TYPE_BCM2835_FB "-memory");
23
+ .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0,
80
24
+ .accessfn = access_actlr_w },
81
bcm2835_fb_reset(dev);
25
{ .name = "CPUPPMCR_EL3", .state = ARM_CP_STATE_AA64,
82
26
.opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 0,
83
diff --git a/hw/dma/bcm2835_dma.c b/hw/dma/bcm2835_dma.c
27
.access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
84
index XXXXXXX..XXXXXXX 100644
85
--- a/hw/dma/bcm2835_dma.c
86
+++ b/hw/dma/bcm2835_dma.c
87
@@ -XXX,XX +XXX,XX @@ static void bcm2835_dma_realize(DeviceState *dev, Error **errp)
88
}
89
90
s->dma_mr = MEMORY_REGION(obj);
91
- address_space_init(&s->dma_as, s->dma_mr, NULL);
92
+ address_space_init(&s->dma_as, s->dma_mr, TYPE_BCM2835_DMA "-memory");
93
94
bcm2835_dma_reset(dev);
95
}
96
diff --git a/hw/misc/bcm2835_mbox.c b/hw/misc/bcm2835_mbox.c
97
index XXXXXXX..XXXXXXX 100644
98
--- a/hw/misc/bcm2835_mbox.c
99
+++ b/hw/misc/bcm2835_mbox.c
100
@@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_realize(DeviceState *dev, Error **errp)
101
}
102
103
s->mbox_mr = MEMORY_REGION(obj);
104
- address_space_init(&s->mbox_as, s->mbox_mr, NULL);
105
+ address_space_init(&s->mbox_as, s->mbox_mr, TYPE_BCM2835_MBOX "-memory");
106
bcm2835_mbox_reset(dev);
107
}
108
109
diff --git a/hw/misc/bcm2835_property.c b/hw/misc/bcm2835_property.c
110
index XXXXXXX..XXXXXXX 100644
111
--- a/hw/misc/bcm2835_property.c
112
+++ b/hw/misc/bcm2835_property.c
113
@@ -XXX,XX +XXX,XX @@ static void bcm2835_property_realize(DeviceState *dev, Error **errp)
114
}
115
116
s->dma_mr = MEMORY_REGION(obj);
117
- address_space_init(&s->dma_as, s->dma_mr, NULL);
118
+ address_space_init(&s->dma_as, s->dma_mr, TYPE_BCM2835_PROPERTY "-memory");
119
120
/* TODO: connect to MAC address of USB NIC device, once we emulate it */
121
qemu_macaddr_default_if_unset(&s->macaddr);
122
--
28
--
123
2.20.1
29
2.34.1
124
125
diff view generated by jsdifflib
1
From: Eric Auger <eric.auger@redhat.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Host kernels that expose the KVM_CAP_ARM_IRQ_LINE_LAYOUT_2 capability
3
Like FEAT_TRF (Self-hosted Trace Extension), suppress tracing
4
allow injection of interrupts along with vcpu ids larger than 255.
4
external to the cpu, which is out of scope for QEMU.
5
Let's encode the vpcu id on 12 bits according to the upgraded KVM_IRQ_LINE
6
ABI when needed.
7
5
8
Given that we have two callsites that need to assemble
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
the value for kvm_set_irq(), a new helper routine, kvm_arm_set_irq
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
is introduced.
8
Message-id: 20230811214031.171020-10-richard.henderson@linaro.org
11
12
Without that patch qemu exits with "kvm_set_irq: Invalid argument"
13
message.
14
15
Signed-off-by: Eric Auger <eric.auger@redhat.com>
16
Reported-by: Zenghui Yu <yuzenghui@huawei.com>
17
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
18
Reviewed-by: Andrew Jones <drjones@redhat.com>
19
Acked-by: Marc Zyngier <maz@kernel.org>
20
Message-id: 20191003154640.22451-3-eric.auger@redhat.com
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
---
10
---
23
target/arm/kvm_arm.h | 1 +
11
target/arm/cpu.c | 3 +++
24
hw/intc/arm_gic_kvm.c | 7 ++-----
12
1 file changed, 3 insertions(+)
25
target/arm/cpu.c | 10 ++++------
26
target/arm/kvm.c | 12 ++++++++++++
27
4 files changed, 19 insertions(+), 11 deletions(-)
28
13
29
diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h
30
index XXXXXXX..XXXXXXX 100644
31
--- a/target/arm/kvm_arm.h
32
+++ b/target/arm/kvm_arm.h
33
@@ -XXX,XX +XXX,XX @@ int kvm_arm_vgic_probe(void);
34
35
void kvm_arm_pmu_set_irq(CPUState *cs, int irq);
36
void kvm_arm_pmu_init(CPUState *cs);
37
+int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level);
38
39
#else
40
41
diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c
42
index XXXXXXX..XXXXXXX 100644
43
--- a/hw/intc/arm_gic_kvm.c
44
+++ b/hw/intc/arm_gic_kvm.c
45
@@ -XXX,XX +XXX,XX @@ void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level)
46
* has separate fields in the irq number for type,
47
* CPU number and interrupt number.
48
*/
49
- int kvm_irq, irqtype, cpu;
50
+ int irqtype, cpu;
51
52
if (irq < (num_irq - GIC_INTERNAL)) {
53
/* External interrupt. The kernel numbers these like the GIC
54
@@ -XXX,XX +XXX,XX @@ void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level)
55
cpu = irq / GIC_INTERNAL;
56
irq %= GIC_INTERNAL;
57
}
58
- kvm_irq = (irqtype << KVM_ARM_IRQ_TYPE_SHIFT)
59
- | (cpu << KVM_ARM_IRQ_VCPU_SHIFT) | irq;
60
-
61
- kvm_set_irq(kvm_state, kvm_irq, !!level);
62
+ kvm_arm_set_irq(cpu, irqtype, irq, !!level);
63
}
64
65
static void kvm_arm_gicv2_set_irq(void *opaque, int irq, int level)
66
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
14
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
67
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
68
--- a/target/arm/cpu.c
16
--- a/target/arm/cpu.c
69
+++ b/target/arm/cpu.c
17
+++ b/target/arm/cpu.c
70
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
18
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
71
ARMCPU *cpu = opaque;
19
/* FEAT_SPE (Statistical Profiling Extension) */
72
CPUARMState *env = &cpu->env;
20
cpu->isar.id_aa64dfr0 =
73
CPUState *cs = CPU(cpu);
21
FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0);
74
- int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT;
22
+ /* FEAT_TRBE (Trace Buffer Extension) */
75
uint32_t linestate_bit;
23
+ cpu->isar.id_aa64dfr0 =
76
+ int irq_id;
24
+ FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEBUFFER, 0);
77
25
/* FEAT_TRF (Self-hosted Trace Extension) */
78
switch (irq) {
26
cpu->isar.id_aa64dfr0 =
79
case ARM_CPU_IRQ:
27
FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEFILT, 0);
80
- kvm_irq |= KVM_ARM_IRQ_CPU_IRQ;
81
+ irq_id = KVM_ARM_IRQ_CPU_IRQ;
82
linestate_bit = CPU_INTERRUPT_HARD;
83
break;
84
case ARM_CPU_FIQ:
85
- kvm_irq |= KVM_ARM_IRQ_CPU_FIQ;
86
+ irq_id = KVM_ARM_IRQ_CPU_FIQ;
87
linestate_bit = CPU_INTERRUPT_FIQ;
88
break;
89
default:
90
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level)
91
} else {
92
env->irq_line_state &= ~linestate_bit;
93
}
94
-
95
- kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT;
96
- kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0);
97
+ kvm_arm_set_irq(cs->cpu_index, KVM_ARM_IRQ_TYPE_CPU, irq_id, !!level);
98
#endif
99
}
100
101
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
102
index XXXXXXX..XXXXXXX 100644
103
--- a/target/arm/kvm.c
104
+++ b/target/arm/kvm.c
105
@@ -XXX,XX +XXX,XX @@ int kvm_arm_vgic_probe(void)
106
}
107
}
108
109
+int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level)
110
+{
111
+ int kvm_irq = (irqtype << KVM_ARM_IRQ_TYPE_SHIFT) | irq;
112
+ int cpu_idx1 = cpu % 256;
113
+ int cpu_idx2 = cpu / 256;
114
+
115
+ kvm_irq |= (cpu_idx1 << KVM_ARM_IRQ_VCPU_SHIFT) |
116
+ (cpu_idx2 << KVM_ARM_IRQ_VCPU2_SHIFT);
117
+
118
+ return kvm_set_irq(kvm_state, kvm_irq, !!level);
119
+}
120
+
121
int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
122
uint64_t address, uint32_t data, PCIDevice *dev)
123
{
124
--
28
--
125
2.20.1
29
2.34.1
126
127
diff view generated by jsdifflib
Deleted patch
1
From: Eric Auger <eric.auger@redhat.com>
2
1
3
Host kernel within [4.18, 5.3] report an erroneous KVM_MAX_VCPUS=512
4
for ARM. The actual capability to instantiate more than 256 vcpus
5
was fixed in 5.4 with the upgrade of the KVM_IRQ_LINE ABI to support
6
vcpu id encoded on 12 bits instead of 8 and a redistributor consuming
7
a single KVM IO device instead of 2.
8
9
So let's check this capability when attempting to use more than 256
10
vcpus within any ARM kvm accelerated machine.
11
12
Signed-off-by: Eric Auger <eric.auger@redhat.com>
13
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Reviewed-by: Andrew Jones <drjones@redhat.com>
15
Acked-by: Marc Zyngier <maz@kernel.org>
16
Message-id: 20191003154640.22451-4-eric.auger@redhat.com
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
---
19
target/arm/kvm.c | 10 +++++++++-
20
1 file changed, 9 insertions(+), 1 deletion(-)
21
22
diff --git a/target/arm/kvm.c b/target/arm/kvm.c
23
index XXXXXXX..XXXXXXX 100644
24
--- a/target/arm/kvm.c
25
+++ b/target/arm/kvm.c
26
@@ -XXX,XX +XXX,XX @@ int kvm_arm_get_max_vm_ipa_size(MachineState *ms)
27
28
int kvm_arch_init(MachineState *ms, KVMState *s)
29
{
30
+ int ret = 0;
31
/* For ARM interrupt delivery is always asynchronous,
32
* whether we are using an in-kernel VGIC or not.
33
*/
34
@@ -XXX,XX +XXX,XX @@ int kvm_arch_init(MachineState *ms, KVMState *s)
35
36
cap_has_mp_state = kvm_check_extension(s, KVM_CAP_MP_STATE);
37
38
- return 0;
39
+ if (ms->smp.cpus > 256 &&
40
+ !kvm_check_extension(s, KVM_CAP_ARM_IRQ_LINE_LAYOUT_2)) {
41
+ error_report("Using more than 256 vcpus requires a host kernel "
42
+ "with KVM_CAP_ARM_IRQ_LINE_LAYOUT_2");
43
+ ret = -EINVAL;
44
+ }
45
+
46
+ return ret;
47
}
48
49
unsigned long kvm_arch_vcpu_id(CPUState *cpu)
50
--
51
2.20.1
52
53
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Various logging improvements as once:
3
This feature allows the operating system to set TCR_ELx.HWU*
4
- Use 0x prefix for hex numbers
4
to allow the implementation to use the PBHA bits from the
5
- Display value written during write accesses
5
block and page descriptors for for IMPLEMENTATION DEFINED
6
- Move some logs from GUEST_ERROR to UNIMP
6
purposes. Since QEMU has no need to use these bits, we may
7
simply ignore them.
7
8
8
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
11
Message-id: 20230811214031.171020-11-richard.henderson@linaro.org
11
Reviewed-by: Cleber Rosa <crosa@redhat.com>
12
Message-id: 20190926173428.10713-3-f4bug@amsat.org
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
13
---
15
hw/char/bcm2835_aux.c | 5 +++--
14
docs/system/arm/emulation.rst | 1 +
16
hw/dma/bcm2835_dma.c | 8 ++++----
15
target/arm/tcg/cpu32.c | 2 +-
17
hw/intc/bcm2836_control.c | 7 ++++---
16
target/arm/tcg/cpu64.c | 2 +-
18
hw/misc/bcm2835_mbox.c | 7 ++++---
17
3 files changed, 3 insertions(+), 2 deletions(-)
19
hw/misc/bcm2835_property.c | 16 ++++++++++------
20
5 files changed, 25 insertions(+), 18 deletions(-)
21
18
22
diff --git a/hw/char/bcm2835_aux.c b/hw/char/bcm2835_aux.c
19
diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst
23
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
24
--- a/hw/char/bcm2835_aux.c
21
--- a/docs/system/arm/emulation.rst
25
+++ b/hw/char/bcm2835_aux.c
22
+++ b/docs/system/arm/emulation.rst
26
@@ -XXX,XX +XXX,XX @@ static void bcm2835_aux_write(void *opaque, hwaddr offset, uint64_t value,
23
@@ -XXX,XX +XXX,XX @@ the following architecture extensions:
27
switch (offset) {
24
- FEAT_HAFDBS (Hardware management of the access flag and dirty bit state)
28
case AUX_ENABLES:
25
- FEAT_HCX (Support for the HCRX_EL2 register)
29
if (value != 1) {
26
- FEAT_HPDS (Hierarchical permission disables)
30
- qemu_log_mask(LOG_UNIMP, "%s: unsupported attempt to enable SPI "
27
+- FEAT_HPDS2 (Translation table page-based hardware attributes)
31
- "or disable UART\n", __func__);
28
- FEAT_I8MM (AArch64 Int8 matrix multiplication instructions)
32
+ qemu_log_mask(LOG_UNIMP, "%s: unsupported attempt to enable SPI"
29
- FEAT_IDST (ID space trap handling)
33
+ " or disable UART: 0x%"PRIx64"\n",
30
- FEAT_IESB (Implicit error synchronization event)
34
+ __func__, value);
31
diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c
35
}
36
break;
37
38
diff --git a/hw/dma/bcm2835_dma.c b/hw/dma/bcm2835_dma.c
39
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX 100644
40
--- a/hw/dma/bcm2835_dma.c
33
--- a/target/arm/tcg/cpu32.c
41
+++ b/hw/dma/bcm2835_dma.c
34
+++ b/target/arm/tcg/cpu32.c
42
@@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_dma_read(BCM2835DMAState *s, hwaddr offset,
35
@@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu)
43
res = ch->debug;
36
cpu->isar.id_mmfr3 = t;
44
break;
37
45
default:
38
t = cpu->isar.id_mmfr4;
46
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
39
- t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */
47
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n",
40
+ t = FIELD_DP32(t, ID_MMFR4, HPDS, 2); /* FEAT_HPDS2 */
48
__func__, offset);
41
t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */
49
break;
42
t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */
50
}
43
t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */
51
@@ -XXX,XX +XXX,XX @@ static void bcm2835_dma_write(BCM2835DMAState *s, hwaddr offset,
44
diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c
52
ch->debug = value;
53
break;
54
default:
55
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
56
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n",
57
__func__, offset);
58
break;
59
}
60
@@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_dma0_read(void *opaque, hwaddr offset, unsigned size)
61
case BCM2708_DMA_ENABLE:
62
return s->enable;
63
default:
64
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
65
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n",
66
__func__, offset);
67
return 0;
68
}
69
@@ -XXX,XX +XXX,XX @@ static void bcm2835_dma0_write(void *opaque, hwaddr offset, uint64_t value,
70
s->enable = (value & 0xffff);
71
break;
72
default:
73
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
74
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%"HWADDR_PRIx"\n",
75
__func__, offset);
76
}
77
}
78
diff --git a/hw/intc/bcm2836_control.c b/hw/intc/bcm2836_control.c
79
index XXXXXXX..XXXXXXX 100644
45
index XXXXXXX..XXXXXXX 100644
80
--- a/hw/intc/bcm2836_control.c
46
--- a/target/arm/tcg/cpu64.c
81
+++ b/hw/intc/bcm2836_control.c
47
+++ b/target/arm/tcg/cpu64.c
82
@@ -XXX,XX +XXX,XX @@ static uint64_t bcm2836_control_read(void *opaque, hwaddr offset, unsigned size)
48
@@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj)
83
} else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) {
49
t = FIELD_DP64(t, ID_AA64MMFR1, HAFDBS, 2); /* FEAT_HAFDBS */
84
return s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2];
50
t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */
85
} else {
51
t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */
86
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
52
- t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */
87
+ qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx"\n",
53
+ t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 2); /* FEAT_HPDS2 */
88
__func__, offset);
54
t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */
89
return 0;
55
t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 3); /* FEAT_PAN3 */
90
}
56
t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */
91
@@ -XXX,XX +XXX,XX @@ static void bcm2836_control_write(void *opaque, hwaddr offset,
92
} else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) {
93
s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2] &= ~val;
94
} else {
95
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
96
- __func__, offset);
97
+ qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx
98
+ " value 0x%"PRIx64"\n",
99
+ __func__, offset, val);
100
return;
101
}
102
103
diff --git a/hw/misc/bcm2835_mbox.c b/hw/misc/bcm2835_mbox.c
104
index XXXXXXX..XXXXXXX 100644
105
--- a/hw/misc/bcm2835_mbox.c
106
+++ b/hw/misc/bcm2835_mbox.c
107
@@ -XXX,XX +XXX,XX @@ static uint64_t bcm2835_mbox_read(void *opaque, hwaddr offset, unsigned size)
108
break;
109
110
default:
111
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
112
+ qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx"\n",
113
__func__, offset);
114
return 0;
115
}
116
@@ -XXX,XX +XXX,XX @@ static void bcm2835_mbox_write(void *opaque, hwaddr offset,
117
break;
118
119
default:
120
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
121
- __func__, offset);
122
+ qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx
123
+ " value 0x%"PRIx64"\n",
124
+ __func__, offset, value);
125
return;
126
}
127
128
diff --git a/hw/misc/bcm2835_property.c b/hw/misc/bcm2835_property.c
129
index XXXXXXX..XXXXXXX 100644
130
--- a/hw/misc/bcm2835_property.c
131
+++ b/hw/misc/bcm2835_property.c
132
@@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value)
133
break;
134
case 0x00010001: /* Get board model */
135
qemu_log_mask(LOG_UNIMP,
136
- "bcm2835_property: %x get board model NYI\n", tag);
137
+ "bcm2835_property: 0x%08x get board model NYI\n",
138
+ tag);
139
resplen = 4;
140
break;
141
case 0x00010002: /* Get board revision */
142
@@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value)
143
break;
144
case 0x00010004: /* Get board serial */
145
qemu_log_mask(LOG_UNIMP,
146
- "bcm2835_property: %x get board serial NYI\n", tag);
147
+ "bcm2835_property: 0x%08x get board serial NYI\n",
148
+ tag);
149
resplen = 8;
150
break;
151
case 0x00010005: /* Get ARM memory */
152
@@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value)
153
154
case 0x00038001: /* Set clock state */
155
qemu_log_mask(LOG_UNIMP,
156
- "bcm2835_property: %x set clock state NYI\n", tag);
157
+ "bcm2835_property: 0x%08x set clock state NYI\n",
158
+ tag);
159
resplen = 8;
160
break;
161
162
@@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value)
163
case 0x00038004: /* Set max clock rate */
164
case 0x00038007: /* Set min clock rate */
165
qemu_log_mask(LOG_UNIMP,
166
- "bcm2835_property: %x set clock rates NYI\n", tag);
167
+ "bcm2835_property: 0x%08x set clock rate NYI\n",
168
+ tag);
169
resplen = 8;
170
break;
171
172
@@ -XXX,XX +XXX,XX @@ static void bcm2835_property_mbox_push(BCM2835PropertyState *s, uint32_t value)
173
break;
174
175
default:
176
- qemu_log_mask(LOG_GUEST_ERROR,
177
- "bcm2835_property: unhandled tag %08x\n", tag);
178
+ qemu_log_mask(LOG_UNIMP,
179
+ "bcm2835_property: unhandled tag 0x%08x\n", tag);
180
break;
181
}
182
183
--
57
--
184
2.20.1
58
2.34.1
185
186
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: Alex Bennée <alex.bennee@linaro.org>
2
2
3
IEC binary prefixes ease code review: the unit is explicit.
3
This is a mandatory feature for Armv8.1 architectures but we don't
4
state the feature clearly in our emulation list. Also include
5
FEAT_CRC32 comment in aarch64_max_tcg_initfn for ease of grepping.
4
6
5
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
6
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Message-id: 20230824075406.1515566-1-alex.bennee@linaro.org
8
Reviewed-by: Cleber Rosa <crosa@redhat.com>
10
Cc: qemu-stable@nongnu.org
9
Message-id: 20190926173428.10713-2-f4bug@amsat.org
11
Message-Id: <20230222110104.3996971-1-alex.bennee@linaro.org>
12
[PMM: pluralize 'instructions' in docs]
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
14
---
12
hw/arm/raspi.c | 4 ++--
15
docs/system/arm/emulation.rst | 1 +
13
1 file changed, 2 insertions(+), 2 deletions(-)
16
target/arm/tcg/cpu64.c | 2 +-
17
2 files changed, 2 insertions(+), 1 deletion(-)
14
18
15
diff --git a/hw/arm/raspi.c b/hw/arm/raspi.c
19
diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst
16
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/raspi.c
21
--- a/docs/system/arm/emulation.rst
18
+++ b/hw/arm/raspi.c
22
+++ b/docs/system/arm/emulation.rst
19
@@ -XXX,XX +XXX,XX @@ static void raspi2_machine_init(MachineClass *mc)
23
@@ -XXX,XX +XXX,XX @@ the following architecture extensions:
20
mc->max_cpus = BCM283X_NCPUS;
24
- FEAT_BBM at level 2 (Translation table break-before-make levels)
21
mc->min_cpus = BCM283X_NCPUS;
25
- FEAT_BF16 (AArch64 BFloat16 instructions)
22
mc->default_cpus = BCM283X_NCPUS;
26
- FEAT_BTI (Branch Target Identification)
23
- mc->default_ram_size = 1024 * 1024 * 1024;
27
+- FEAT_CRC32 (CRC32 instructions)
24
+ mc->default_ram_size = 1 * GiB;
28
- FEAT_CSV2 (Cache speculation variant 2)
25
mc->ignore_memory_transaction_failures = true;
29
- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1)
26
};
30
- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2)
27
DEFINE_MACHINE("raspi2", raspi2_machine_init)
31
diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c
28
@@ -XXX,XX +XXX,XX @@ static void raspi3_machine_init(MachineClass *mc)
32
index XXXXXXX..XXXXXXX 100644
29
mc->max_cpus = BCM283X_NCPUS;
33
--- a/target/arm/tcg/cpu64.c
30
mc->min_cpus = BCM283X_NCPUS;
34
+++ b/target/arm/tcg/cpu64.c
31
mc->default_cpus = BCM283X_NCPUS;
35
@@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj)
32
- mc->default_ram_size = 1024 * 1024 * 1024;
36
t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */
33
+ mc->default_ram_size = 1 * GiB;
37
t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */
34
}
38
t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */
35
DEFINE_MACHINE("raspi3", raspi3_machine_init)
39
- t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1);
36
#endif
40
+ t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); /* FEAT_CRC32 */
41
t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */
42
t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */
43
t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */
37
--
44
--
38
2.20.1
45
2.34.1
39
46
40
47
diff view generated by jsdifflib
1
From: Joel Stanley <joel@jms.id.au>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
To support the ast2600's four MACs allow SoCs to specify the number
3
i.MX7 IOMUX GPR device is not equivalent to i.MX6UL IOMUXC GPR device.
4
they have, and create that many.
4
In particular, register 22 is not present on i.MX6UL and this is actualy
5
The only register that is really emulated in the i.MX7 IOMUX GPR device.
5
6
6
Signed-off-by: Joel Stanley <joel@jms.id.au>
7
Note: The i.MX6UL code is actually also implementing the IOMUX GPR device
7
Signed-off-by: Cédric Le Goater <clg@kaod.org>
8
as an unimplemented device at the same bus adress and the 2 instantiations
8
Message-id: 20190925143248.10000-22-clg@kaod.org
9
were actualy colliding. So we go back to the unimplemented device for now.
9
[clg: - included a check on sc->macs_num when realizing the macs
10
10
- included interrupt definitions for the AST2600 ]
11
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
11
Signed-off-by: Cédric Le Goater <clg@kaod.org>
12
Message-id: 48681bf51ee97646479bb261bee19abebbc8074e.1692964892.git.jcd@tribudubois.net
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
15
---
14
include/hw/arm/aspeed_soc.h | 5 ++++-
16
include/hw/arm/fsl-imx6ul.h | 2 --
15
hw/arm/aspeed_ast2600.c | 10 ++++++++--
17
hw/arm/fsl-imx6ul.c | 11 -----------
16
hw/arm/aspeed_soc.c | 6 ++++--
18
2 files changed, 13 deletions(-)
17
3 files changed, 16 insertions(+), 5 deletions(-)
18
19
19
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
20
diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h
20
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
21
--- a/include/hw/arm/aspeed_soc.h
22
--- a/include/hw/arm/fsl-imx6ul.h
22
+++ b/include/hw/arm/aspeed_soc.h
23
+++ b/include/hw/arm/fsl-imx6ul.h
23
@@ -XXX,XX +XXX,XX @@
24
@@ -XXX,XX +XXX,XX @@
24
#define ASPEED_SPIS_NUM 2
25
#include "hw/misc/imx6ul_ccm.h"
25
#define ASPEED_WDTS_NUM 4
26
#include "hw/misc/imx6_src.h"
26
#define ASPEED_CPUS_NUM 2
27
#include "hw/misc/imx7_snvs.h"
27
-#define ASPEED_MACS_NUM 2
28
-#include "hw/misc/imx7_gpr.h"
28
+#define ASPEED_MACS_NUM 4
29
#include "hw/intc/imx_gpcv2.h"
29
30
#include "hw/watchdog/wdt_imx2.h"
30
typedef struct AspeedSoCState {
31
#include "hw/gpio/imx_gpio.h"
31
/*< private >*/
32
@@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState {
32
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCClass {
33
IMX6SRCState src;
33
uint64_t sram_size;
34
IMX7SNVSState snvs;
34
int spis_num;
35
IMXGPCv2State gpcv2;
35
int wdts_num;
36
- IMX7GPRState gpr;
36
+ int macs_num;
37
IMXSPIState spi[FSL_IMX6UL_NUM_ECSPIS];
37
const int *irqmap;
38
IMXI2CState i2c[FSL_IMX6UL_NUM_I2CS];
38
const hwaddr *memmap;
39
IMXSerialState uart[FSL_IMX6UL_NUM_UARTS];
39
uint32_t num_cpus;
40
diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c
40
@@ -XXX,XX +XXX,XX @@ enum {
41
ASPEED_I2C,
42
ASPEED_ETH1,
43
ASPEED_ETH2,
44
+ ASPEED_ETH3,
45
+ ASPEED_ETH4,
46
ASPEED_SDRAM,
47
ASPEED_XDMA,
48
};
49
diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c
50
index XXXXXXX..XXXXXXX 100644
41
index XXXXXXX..XXXXXXX 100644
51
--- a/hw/arm/aspeed_ast2600.c
42
--- a/hw/arm/fsl-imx6ul.c
52
+++ b/hw/arm/aspeed_ast2600.c
43
+++ b/hw/arm/fsl-imx6ul.c
53
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = {
44
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
54
[ASPEED_SPI1] = 0x1E630000,
45
*/
55
[ASPEED_SPI2] = 0x1E641000,
46
object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS);
56
[ASPEED_ETH1] = 0x1E660000,
47
57
+ [ASPEED_ETH3] = 0x1E670000,
48
- /*
58
[ASPEED_ETH2] = 0x1E680000,
49
- * GPR
59
+ [ASPEED_ETH4] = 0x1E690000,
50
- */
60
[ASPEED_VIC] = 0x1E6C0000,
51
- object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR);
61
[ASPEED_SDMC] = 0x1E6E0000,
52
-
62
[ASPEED_SCU] = 0x1E6E2000,
53
/*
63
@@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2600_irqmap[] = {
54
* GPIOs 1 to 5
64
[ASPEED_I2C] = 110, /* 110 -> 125 */
55
*/
65
[ASPEED_ETH1] = 2,
56
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
66
[ASPEED_ETH2] = 3,
57
FSL_IMX6UL_WDOGn_IRQ[i]));
67
+ [ASPEED_ETH3] = 32,
68
+ [ASPEED_ETH4] = 33,
69
+
70
};
71
72
static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
73
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_init(Object *obj)
74
OBJECT(&s->scu), &error_abort);
75
}
58
}
76
59
77
- for (i = 0; i < ASPEED_MACS_NUM; i++) {
60
- /*
78
+ for (i = 0; i < sc->macs_num; i++) {
61
- * GPR
79
sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]),
62
- */
80
sizeof(s->ftgmac100[i]), TYPE_FTGMAC100);
63
- sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort);
81
}
64
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR);
82
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
65
-
83
}
66
/*
84
67
* SDMA
85
/* Net */
68
*/
86
- for (i = 0; i < nb_nics; i++) {
87
+ for (i = 0; i < nb_nics && i < sc->macs_num; i++) {
88
qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]);
89
object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed",
90
&err);
91
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data)
92
sc->sram_size = 0x10000;
93
sc->spis_num = 2;
94
sc->wdts_num = 4;
95
+ sc->macs_num = 4;
96
sc->irqmap = aspeed_soc_ast2600_irqmap;
97
sc->memmap = aspeed_soc_ast2600_memmap;
98
sc->num_cpus = 2;
99
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
100
index XXXXXXX..XXXXXXX 100644
101
--- a/hw/arm/aspeed_soc.c
102
+++ b/hw/arm/aspeed_soc.c
103
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
104
OBJECT(&s->scu), &error_abort);
105
}
106
107
- for (i = 0; i < ASPEED_MACS_NUM; i++) {
108
+ for (i = 0; i < sc->macs_num; i++) {
109
sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]),
110
sizeof(s->ftgmac100[i]), TYPE_FTGMAC100);
111
}
112
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
113
}
114
115
/* Net */
116
- for (i = 0; i < nb_nics; i++) {
117
+ for (i = 0; i < nb_nics && i < sc->macs_num; i++) {
118
qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]);
119
object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed",
120
&err);
121
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
122
sc->sram_size = 0x8000;
123
sc->spis_num = 1;
124
sc->wdts_num = 2;
125
+ sc->macs_num = 2;
126
sc->irqmap = aspeed_soc_ast2400_irqmap;
127
sc->memmap = aspeed_soc_ast2400_memmap;
128
sc->num_cpus = 1;
129
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
130
sc->sram_size = 0x9000;
131
sc->spis_num = 2;
132
sc->wdts_num = 3;
133
+ sc->macs_num = 2;
134
sc->irqmap = aspeed_soc_ast2500_irqmap;
135
sc->memmap = aspeed_soc_ast2500_memmap;
136
sc->num_cpus = 1;
137
--
69
--
138
2.20.1
70
2.34.1
139
140
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
The AST2600 SoC SMC controller is a SPI only controller now and has a
3
* Add Addr and size definition for most i.MX6UL devices in i.MX6UL header file.
4
few extensions which we will need to take into account when SW
4
* Use those newly defined named constants whenever possible.
5
requires it. This is enough to support u-boot and Linux.
5
* Standardize the way we init a familly of unimplemented devices
6
- SAI
7
- PWM
8
- CAN
9
* Add/rework few comments
6
10
7
Signed-off-by: Cédric Le Goater <clg@kaod.org>
11
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
8
Acked-by: Joel Stanley <joel@jms.id.au>
12
Message-id: d579043fbd4e4b490370783fda43fc02c8e9be75.1692964892.git.jcd@tribudubois.net
9
Message-id: 20190925143248.10000-14-clg@kaod.org
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
15
---
12
hw/ssi/aspeed_smc.c | 132 ++++++++++++++++++++++++++++++++++++++++++--
16
include/hw/arm/fsl-imx6ul.h | 156 +++++++++++++++++++++++++++++++-----
13
1 file changed, 128 insertions(+), 4 deletions(-)
17
hw/arm/fsl-imx6ul.c | 147 ++++++++++++++++++++++-----------
18
2 files changed, 232 insertions(+), 71 deletions(-)
14
19
15
diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c
20
diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h
16
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/ssi/aspeed_smc.c
22
--- a/include/hw/arm/fsl-imx6ul.h
18
+++ b/hw/ssi/aspeed_smc.c
23
+++ b/include/hw/arm/fsl-imx6ul.h
19
@@ -XXX,XX +XXX,XX @@
24
@@ -XXX,XX +XXX,XX @@
20
#include "qemu/error-report.h"
25
#include "exec/memory.h"
21
#include "qapi/error.h"
26
#include "cpu.h"
22
#include "exec/address-spaces.h"
27
#include "qom/object.h"
23
+#include "qemu/units.h"
28
+#include "qemu/units.h"
24
29
25
#include "hw/irq.h"
30
#define TYPE_FSL_IMX6UL "fsl-imx6ul"
26
#include "hw/qdev-properties.h"
31
OBJECT_DECLARE_SIMPLE_TYPE(FslIMX6ULState, FSL_IMX6UL)
27
@@ -XXX,XX +XXX,XX @@
32
@@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration {
28
#define CONF_FLASH_TYPE0 0
33
FSL_IMX6UL_NUM_ADCS = 2,
29
#define CONF_FLASH_TYPE_NOR 0x0
34
FSL_IMX6UL_NUM_USB_PHYS = 2,
30
#define CONF_FLASH_TYPE_NAND 0x1
35
FSL_IMX6UL_NUM_USBS = 2,
31
-#define CONF_FLASH_TYPE_SPI 0x2
36
+ FSL_IMX6UL_NUM_SAIS = 3,
32
+#define CONF_FLASH_TYPE_SPI 0x2 /* AST2600 is SPI only */
37
+ FSL_IMX6UL_NUM_CANS = 2,
33
38
+ FSL_IMX6UL_NUM_PWMS = 4,
34
/* CE Control Register */
35
#define R_CE_CTRL (0x04 / 4)
36
@@ -XXX,XX +XXX,XX @@
37
38
/* CEx Control Register */
39
#define R_CTRL0 (0x10 / 4)
40
+#define CTRL_IO_QPI (1 << 31)
41
+#define CTRL_IO_QUAD_DATA (1 << 30)
42
#define CTRL_IO_DUAL_DATA (1 << 29)
43
#define CTRL_IO_DUAL_ADDR_DATA (1 << 28) /* Includes dummies */
44
+#define CTRL_IO_QUAD_ADDR_DATA (1 << 28) /* Includes dummies */
45
#define CTRL_CMD_SHIFT 16
46
#define CTRL_CMD_MASK 0xff
47
#define CTRL_DUMMY_HIGH_SHIFT 14
48
@@ -XXX,XX +XXX,XX @@
49
/* Misc Control Register #2 */
50
#define R_TIMINGS (0x94 / 4)
51
52
-/* SPI controller registers and bits */
53
+/* SPI controller registers and bits (AST2400) */
54
#define R_SPI_CONF (0x00 / 4)
55
#define SPI_CONF_ENABLE_W0 0
56
#define R_SPI_CTRL0 (0x4 / 4)
57
@@ -XXX,XX +XXX,XX @@ static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s,
58
static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, uint32_t reg,
59
AspeedSegments *seg);
60
61
+/*
62
+ * AST2600 definitions
63
+ */
64
+#define ASPEED26_SOC_FMC_FLASH_BASE 0x20000000
65
+#define ASPEED26_SOC_SPI_FLASH_BASE 0x30000000
66
+#define ASPEED26_SOC_SPI2_FLASH_BASE 0x50000000
67
+
68
+static const AspeedSegments aspeed_segments_ast2600_fmc[] = {
69
+ { 0x0, 128 * MiB }, /* start address is readonly */
70
+ { 0x0, 0 }, /* disabled */
71
+ { 0x0, 0 }, /* disabled */
72
+};
73
+
74
+static const AspeedSegments aspeed_segments_ast2600_spi1[] = {
75
+ { 0x0, 128 * MiB }, /* start address is readonly */
76
+ { 0x0, 0 }, /* disabled */
77
+};
78
+
79
+static const AspeedSegments aspeed_segments_ast2600_spi2[] = {
80
+ { 0x0, 128 * MiB }, /* start address is readonly */
81
+ { 0x0, 0 }, /* disabled */
82
+ { 0x0, 0 }, /* disabled */
83
+};
84
+
85
+static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s,
86
+ const AspeedSegments *seg);
87
+static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s,
88
+ uint32_t reg, AspeedSegments *seg);
89
+
90
static const AspeedSMCController controllers[] = {
91
{
92
.name = "aspeed.smc-ast2400",
93
@@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = {
94
.nregs = ASPEED_SMC_R_MAX,
95
.segment_to_reg = aspeed_smc_segment_to_reg,
96
.reg_to_segment = aspeed_smc_reg_to_segment,
97
+ }, {
98
+ .name = "aspeed.fmc-ast2600",
99
+ .r_conf = R_CONF,
100
+ .r_ce_ctrl = R_CE_CTRL,
101
+ .r_ctrl0 = R_CTRL0,
102
+ .r_timings = R_TIMINGS,
103
+ .conf_enable_w0 = CONF_ENABLE_W0,
104
+ .max_slaves = 3,
105
+ .segments = aspeed_segments_ast2600_fmc,
106
+ .flash_window_base = ASPEED26_SOC_FMC_FLASH_BASE,
107
+ .flash_window_size = 0x10000000,
108
+ .has_dma = true,
109
+ .nregs = ASPEED_SMC_R_MAX,
110
+ .segment_to_reg = aspeed_2600_smc_segment_to_reg,
111
+ .reg_to_segment = aspeed_2600_smc_reg_to_segment,
112
+ }, {
113
+ .name = "aspeed.spi1-ast2600",
114
+ .r_conf = R_CONF,
115
+ .r_ce_ctrl = R_CE_CTRL,
116
+ .r_ctrl0 = R_CTRL0,
117
+ .r_timings = R_TIMINGS,
118
+ .conf_enable_w0 = CONF_ENABLE_W0,
119
+ .max_slaves = 2,
120
+ .segments = aspeed_segments_ast2600_spi1,
121
+ .flash_window_base = ASPEED26_SOC_SPI_FLASH_BASE,
122
+ .flash_window_size = 0x10000000,
123
+ .has_dma = false,
124
+ .nregs = ASPEED_SMC_R_MAX,
125
+ .segment_to_reg = aspeed_2600_smc_segment_to_reg,
126
+ .reg_to_segment = aspeed_2600_smc_reg_to_segment,
127
+ }, {
128
+ .name = "aspeed.spi2-ast2600",
129
+ .r_conf = R_CONF,
130
+ .r_ce_ctrl = R_CE_CTRL,
131
+ .r_ctrl0 = R_CTRL0,
132
+ .r_timings = R_TIMINGS,
133
+ .conf_enable_w0 = CONF_ENABLE_W0,
134
+ .max_slaves = 3,
135
+ .segments = aspeed_segments_ast2600_spi2,
136
+ .flash_window_base = ASPEED26_SOC_SPI2_FLASH_BASE,
137
+ .flash_window_size = 0x10000000,
138
+ .has_dma = false,
139
+ .nregs = ASPEED_SMC_R_MAX,
140
+ .segment_to_reg = aspeed_2600_smc_segment_to_reg,
141
+ .reg_to_segment = aspeed_2600_smc_reg_to_segment,
142
},
143
};
39
};
144
40
145
@@ -XXX,XX +XXX,XX @@ static void aspeed_smc_reg_to_segment(const AspeedSMCState *s,
41
struct FslIMX6ULState {
146
seg->size = (((reg >> SEG_END_SHIFT) & SEG_END_MASK) << 23) - seg->addr;
42
@@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState {
147
}
43
148
44
enum FslIMX6ULMemoryMap {
149
+/*
45
FSL_IMX6UL_MMDC_ADDR = 0x80000000,
150
+ * The Segment Registers of the AST2600 have a 1MB unit. The address
46
- FSL_IMX6UL_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL,
151
+ * range of a flash SPI slave is encoded with offsets in the overall
47
+ FSL_IMX6UL_MMDC_SIZE = (2 * GiB),
152
+ * controller window. The previous SoC AST2400 and AST2500 used
48
153
+ * absolute addresses. Only bits [27:20] are relevant and the end
49
FSL_IMX6UL_QSPI1_MEM_ADDR = 0x60000000,
154
+ * address is an upper bound limit.
50
- FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000,
155
+ */
51
- FSL_IMX6UL_EIM_CS_ADDR = 0x50000000,
156
+#define AST2600_SEG_ADDR_MASK 0x0ff00000
52
- FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000,
157
+
53
- FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000,
158
+static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s,
54
+ FSL_IMX6UL_QSPI1_MEM_SIZE = (256 * MiB),
159
+ const AspeedSegments *seg)
55
160
+{
56
- /* AIPS-2 */
161
+ uint32_t reg = 0;
57
+ FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000,
162
+
58
+ FSL_IMX6UL_EIM_ALIAS_SIZE = (128 * MiB),
163
+ /* Disabled segments have a nil register */
59
+
164
+ if (!seg->size) {
60
+ FSL_IMX6UL_EIM_CS_ADDR = 0x50000000,
165
+ return 0;
61
+ FSL_IMX6UL_EIM_CS_SIZE = (128 * MiB),
62
+
63
+ FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000,
64
+ FSL_IMX6UL_AES_ENCRYPT_SIZE = (1 * MiB),
65
+
66
+ FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000,
67
+ FSL_IMX6UL_QSPI1_RX_SIZE = (32 * MiB),
68
+
69
+ /* AIPS-2 Begin */
70
FSL_IMX6UL_UART6_ADDR = 0x021FC000,
71
+
72
FSL_IMX6UL_I2C4_ADDR = 0x021F8000,
73
+
74
FSL_IMX6UL_UART5_ADDR = 0x021F4000,
75
FSL_IMX6UL_UART4_ADDR = 0x021F0000,
76
FSL_IMX6UL_UART3_ADDR = 0x021EC000,
77
FSL_IMX6UL_UART2_ADDR = 0x021E8000,
78
+
79
FSL_IMX6UL_WDOG3_ADDR = 0x021E4000,
80
+
81
FSL_IMX6UL_QSPI_ADDR = 0x021E0000,
82
+ FSL_IMX6UL_QSPI_SIZE = 0x500,
83
+
84
FSL_IMX6UL_SYS_CNT_CTRL_ADDR = 0x021DC000,
85
+ FSL_IMX6UL_SYS_CNT_CTRL_SIZE = (16 * KiB),
86
+
87
FSL_IMX6UL_SYS_CNT_CMP_ADDR = 0x021D8000,
88
+ FSL_IMX6UL_SYS_CNT_CMP_SIZE = (16 * KiB),
89
+
90
FSL_IMX6UL_SYS_CNT_RD_ADDR = 0x021D4000,
91
+ FSL_IMX6UL_SYS_CNT_RD_SIZE = (16 * KiB),
92
+
93
FSL_IMX6UL_TZASC_ADDR = 0x021D0000,
94
+ FSL_IMX6UL_TZASC_SIZE = (16 * KiB),
95
+
96
FSL_IMX6UL_PXP_ADDR = 0x021CC000,
97
+ FSL_IMX6UL_PXP_SIZE = (16 * KiB),
98
+
99
FSL_IMX6UL_LCDIF_ADDR = 0x021C8000,
100
+ FSL_IMX6UL_LCDIF_SIZE = 0x100,
101
+
102
FSL_IMX6UL_CSI_ADDR = 0x021C4000,
103
+ FSL_IMX6UL_CSI_SIZE = 0x100,
104
+
105
FSL_IMX6UL_CSU_ADDR = 0x021C0000,
106
+ FSL_IMX6UL_CSU_SIZE = (16 * KiB),
107
+
108
FSL_IMX6UL_OCOTP_CTRL_ADDR = 0x021BC000,
109
+ FSL_IMX6UL_OCOTP_CTRL_SIZE = (4 * KiB),
110
+
111
FSL_IMX6UL_EIM_ADDR = 0x021B8000,
112
+ FSL_IMX6UL_EIM_SIZE = 0x100,
113
+
114
FSL_IMX6UL_SIM2_ADDR = 0x021B4000,
115
+
116
FSL_IMX6UL_MMDC_CFG_ADDR = 0x021B0000,
117
+ FSL_IMX6UL_MMDC_CFG_SIZE = (4 * KiB),
118
+
119
FSL_IMX6UL_ROMCP_ADDR = 0x021AC000,
120
+ FSL_IMX6UL_ROMCP_SIZE = 0x300,
121
+
122
FSL_IMX6UL_I2C3_ADDR = 0x021A8000,
123
FSL_IMX6UL_I2C2_ADDR = 0x021A4000,
124
FSL_IMX6UL_I2C1_ADDR = 0x021A0000,
125
+
126
FSL_IMX6UL_ADC2_ADDR = 0x0219C000,
127
FSL_IMX6UL_ADC1_ADDR = 0x02198000,
128
+ FSL_IMX6UL_ADCn_SIZE = 0x100,
129
+
130
FSL_IMX6UL_USDHC2_ADDR = 0x02194000,
131
FSL_IMX6UL_USDHC1_ADDR = 0x02190000,
132
- FSL_IMX6UL_SIM1_ADDR = 0x0218C000,
133
- FSL_IMX6UL_ENET1_ADDR = 0x02188000,
134
- FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800,
135
- FSL_IMX6UL_USBO2_USB_ADDR = 0x02184000,
136
- FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000,
137
- FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000,
138
- FSL_IMX6UL_CAAM_ADDR = 0x02140000,
139
- FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000,
140
141
- /* AIPS-1 */
142
+ FSL_IMX6UL_SIM1_ADDR = 0x0218C000,
143
+ FSL_IMX6UL_SIMn_SIZE = (16 * KiB),
144
+
145
+ FSL_IMX6UL_ENET1_ADDR = 0x02188000,
146
+
147
+ FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800,
148
+ FSL_IMX6UL_USBO2_USB1_ADDR = 0x02184000,
149
+ FSL_IMX6UL_USBO2_USB2_ADDR = 0x02184200,
150
+
151
+ FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000,
152
+ FSL_IMX6UL_USBO2_PL301_SIZE = (16 * KiB),
153
+
154
+ FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000,
155
+ FSL_IMX6UL_AIPS2_CFG_SIZE = 0x100,
156
+
157
+ FSL_IMX6UL_CAAM_ADDR = 0x02140000,
158
+ FSL_IMX6UL_CAAM_SIZE = (16 * KiB),
159
+
160
+ FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000,
161
+ FSL_IMX6UL_A7MPCORE_DAP_SIZE = (4 * KiB),
162
+ /* AIPS-2 End */
163
+
164
+ /* AIPS-1 Begin */
165
FSL_IMX6UL_PWM8_ADDR = 0x020FC000,
166
FSL_IMX6UL_PWM7_ADDR = 0x020F8000,
167
FSL_IMX6UL_PWM6_ADDR = 0x020F4000,
168
FSL_IMX6UL_PWM5_ADDR = 0x020F0000,
169
+
170
FSL_IMX6UL_SDMA_ADDR = 0x020EC000,
171
+ FSL_IMX6UL_SDMA_SIZE = 0x300,
172
+
173
FSL_IMX6UL_GPT2_ADDR = 0x020E8000,
174
+
175
FSL_IMX6UL_IOMUXC_GPR_ADDR = 0x020E4000,
176
+ FSL_IMX6UL_IOMUXC_GPR_SIZE = 0x40,
177
+
178
FSL_IMX6UL_IOMUXC_ADDR = 0x020E0000,
179
+ FSL_IMX6UL_IOMUXC_SIZE = 0x700,
180
+
181
FSL_IMX6UL_GPC_ADDR = 0x020DC000,
182
+
183
FSL_IMX6UL_SRC_ADDR = 0x020D8000,
184
+
185
FSL_IMX6UL_EPIT2_ADDR = 0x020D4000,
186
FSL_IMX6UL_EPIT1_ADDR = 0x020D0000,
187
+
188
FSL_IMX6UL_SNVS_HP_ADDR = 0x020CC000,
189
+
190
FSL_IMX6UL_USBPHY2_ADDR = 0x020CA000,
191
- FSL_IMX6UL_USBPHY2_SIZE = (4 * 1024),
192
FSL_IMX6UL_USBPHY1_ADDR = 0x020C9000,
193
- FSL_IMX6UL_USBPHY1_SIZE = (4 * 1024),
194
+
195
FSL_IMX6UL_ANALOG_ADDR = 0x020C8000,
196
+ FSL_IMX6UL_ANALOG_SIZE = 0x300,
197
+
198
FSL_IMX6UL_CCM_ADDR = 0x020C4000,
199
+
200
FSL_IMX6UL_WDOG2_ADDR = 0x020C0000,
201
FSL_IMX6UL_WDOG1_ADDR = 0x020BC000,
202
+
203
FSL_IMX6UL_KPP_ADDR = 0x020B8000,
204
+ FSL_IMX6UL_KPP_SIZE = 0x10,
205
+
206
FSL_IMX6UL_ENET2_ADDR = 0x020B4000,
207
+
208
FSL_IMX6UL_SNVS_LP_ADDR = 0x020B0000,
209
+ FSL_IMX6UL_SNVS_LP_SIZE = (16 * KiB),
210
+
211
FSL_IMX6UL_GPIO5_ADDR = 0x020AC000,
212
FSL_IMX6UL_GPIO4_ADDR = 0x020A8000,
213
FSL_IMX6UL_GPIO3_ADDR = 0x020A4000,
214
FSL_IMX6UL_GPIO2_ADDR = 0x020A0000,
215
FSL_IMX6UL_GPIO1_ADDR = 0x0209C000,
216
+
217
FSL_IMX6UL_GPT1_ADDR = 0x02098000,
218
+
219
FSL_IMX6UL_CAN2_ADDR = 0x02094000,
220
FSL_IMX6UL_CAN1_ADDR = 0x02090000,
221
+ FSL_IMX6UL_CANn_SIZE = (4 * KiB),
222
+
223
FSL_IMX6UL_PWM4_ADDR = 0x0208C000,
224
FSL_IMX6UL_PWM3_ADDR = 0x02088000,
225
FSL_IMX6UL_PWM2_ADDR = 0x02084000,
226
FSL_IMX6UL_PWM1_ADDR = 0x02080000,
227
+ FSL_IMX6UL_PWMn_SIZE = 0x20,
228
+
229
FSL_IMX6UL_AIPS1_CFG_ADDR = 0x0207C000,
230
+ FSL_IMX6UL_AIPS1_CFG_SIZE = (16 * KiB),
231
+
232
FSL_IMX6UL_BEE_ADDR = 0x02044000,
233
+ FSL_IMX6UL_BEE_SIZE = (16 * KiB),
234
+
235
FSL_IMX6UL_TOUCH_CTRL_ADDR = 0x02040000,
236
+ FSL_IMX6UL_TOUCH_CTRL_SIZE = 0x100,
237
+
238
FSL_IMX6UL_SPBA_ADDR = 0x0203C000,
239
+ FSL_IMX6UL_SPBA_SIZE = 0x100,
240
+
241
FSL_IMX6UL_ASRC_ADDR = 0x02034000,
242
+ FSL_IMX6UL_ASRC_SIZE = 0x100,
243
+
244
FSL_IMX6UL_SAI3_ADDR = 0x02030000,
245
FSL_IMX6UL_SAI2_ADDR = 0x0202C000,
246
FSL_IMX6UL_SAI1_ADDR = 0x02028000,
247
+ FSL_IMX6UL_SAIn_SIZE = 0x200,
248
+
249
FSL_IMX6UL_UART8_ADDR = 0x02024000,
250
FSL_IMX6UL_UART1_ADDR = 0x02020000,
251
FSL_IMX6UL_UART7_ADDR = 0x02018000,
252
+
253
FSL_IMX6UL_ECSPI4_ADDR = 0x02014000,
254
FSL_IMX6UL_ECSPI3_ADDR = 0x02010000,
255
FSL_IMX6UL_ECSPI2_ADDR = 0x0200C000,
256
FSL_IMX6UL_ECSPI1_ADDR = 0x02008000,
257
+
258
FSL_IMX6UL_SPDIF_ADDR = 0x02004000,
259
+ FSL_IMX6UL_SPDIF_SIZE = 0x100,
260
+ /* AIPS-1 End */
261
+
262
+ FSL_IMX6UL_BCH_ADDR = 0x01808000,
263
+ FSL_IMX6UL_BCH_SIZE = 0x200,
264
+
265
+ FSL_IMX6UL_GPMI_ADDR = 0x01806000,
266
+ FSL_IMX6UL_GPMI_SIZE = 0x200,
267
268
FSL_IMX6UL_APBH_DMA_ADDR = 0x01804000,
269
- FSL_IMX6UL_APBH_DMA_SIZE = (32 * 1024),
270
+ FSL_IMX6UL_APBH_DMA_SIZE = (4 * KiB),
271
272
FSL_IMX6UL_A7MPCORE_ADDR = 0x00A00000,
273
274
FSL_IMX6UL_OCRAM_ALIAS_ADDR = 0x00920000,
275
- FSL_IMX6UL_OCRAM_ALIAS_SIZE = 0x00060000,
276
+ FSL_IMX6UL_OCRAM_ALIAS_SIZE = (384 * KiB),
277
+
278
FSL_IMX6UL_OCRAM_MEM_ADDR = 0x00900000,
279
- FSL_IMX6UL_OCRAM_MEM_SIZE = 0x00020000,
280
+ FSL_IMX6UL_OCRAM_MEM_SIZE = (128 * KiB),
281
+
282
FSL_IMX6UL_CAAM_MEM_ADDR = 0x00100000,
283
- FSL_IMX6UL_CAAM_MEM_SIZE = 0x00008000,
284
+ FSL_IMX6UL_CAAM_MEM_SIZE = (32 * KiB),
285
+
286
FSL_IMX6UL_ROM_ADDR = 0x00000000,
287
- FSL_IMX6UL_ROM_SIZE = 0x00018000,
288
+ FSL_IMX6UL_ROM_SIZE = (96 * KiB),
289
};
290
291
enum FslIMX6ULIRQs {
292
diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c
293
index XXXXXXX..XXXXXXX 100644
294
--- a/hw/arm/fsl-imx6ul.c
295
+++ b/hw/arm/fsl-imx6ul.c
296
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
297
object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS);
298
299
/*
300
- * GPIOs 1 to 5
301
+ * GPIOs
302
*/
303
for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
304
snprintf(name, NAME_SIZE, "gpio%d", i);
305
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
306
}
307
308
/*
309
- * GPT 1, 2
310
+ * GPTs
311
*/
312
for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
313
snprintf(name, NAME_SIZE, "gpt%d", i);
314
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
315
}
316
317
/*
318
- * EPIT 1, 2
319
+ * EPITs
320
*/
321
for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
322
snprintf(name, NAME_SIZE, "epit%d", i + 1);
323
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
324
}
325
326
/*
327
- * eCSPI
328
+ * eCSPIs
329
*/
330
for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
331
snprintf(name, NAME_SIZE, "spi%d", i + 1);
332
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
333
}
334
335
/*
336
- * I2C
337
+ * I2Cs
338
*/
339
for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
340
snprintf(name, NAME_SIZE, "i2c%d", i + 1);
341
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
342
}
343
344
/*
345
- * UART
346
+ * UARTs
347
*/
348
for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
349
snprintf(name, NAME_SIZE, "uart%d", i);
350
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
351
}
352
353
/*
354
- * Ethernet
355
+ * Ethernets
356
*/
357
for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
358
snprintf(name, NAME_SIZE, "eth%d", i);
359
object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET);
360
}
361
362
- /* USB */
363
+ /*
364
+ * USB PHYs
365
+ */
366
for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) {
367
snprintf(name, NAME_SIZE, "usbphy%d", i);
368
object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY);
369
}
370
+
371
+ /*
372
+ * USBs
373
+ */
374
for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) {
375
snprintf(name, NAME_SIZE, "usb%d", i);
376
object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA);
377
}
378
379
/*
380
- * SDHCI
381
+ * SDHCIs
382
*/
383
for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
384
snprintf(name, NAME_SIZE, "usdhc%d", i);
385
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj)
386
}
387
388
/*
389
- * Watchdog
390
+ * Watchdogs
391
*/
392
for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
393
snprintf(name, NAME_SIZE, "wdt%d", i);
394
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
395
* A7MPCORE DAP
396
*/
397
create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR,
398
- 0x100000);
399
+ FSL_IMX6UL_A7MPCORE_DAP_SIZE);
400
401
/*
402
- * GPT 1, 2
403
+ * GPTs
404
*/
405
for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
406
static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = {
407
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
408
}
409
410
/*
411
- * EPIT 1, 2
412
+ * EPITs
413
*/
414
for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
415
static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = {
416
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
417
}
418
419
/*
420
- * GPIO
421
+ * GPIOs
422
*/
423
for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
424
static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = {
425
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
426
}
427
428
/*
429
- * IOMUXC and IOMUXC_GPR
430
+ * IOMUXC
431
*/
432
- for (i = 0; i < 1; i++) {
433
- static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = {
434
- FSL_IMX6UL_IOMUXC_ADDR,
435
- FSL_IMX6UL_IOMUXC_GPR_ADDR,
436
- };
437
-
438
- snprintf(name, NAME_SIZE, "iomuxc%d", i);
439
- create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000);
440
- }
441
+ create_unimplemented_device("iomuxc", FSL_IMX6UL_IOMUXC_ADDR,
442
+ FSL_IMX6UL_IOMUXC_SIZE);
443
+ create_unimplemented_device("iomuxc_gpr", FSL_IMX6UL_IOMUXC_GPR_ADDR,
444
+ FSL_IMX6UL_IOMUXC_GPR_SIZE);
445
446
/*
447
* CCM
448
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
449
sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort);
450
sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR);
451
452
- /* Initialize all ECSPI */
453
+ /*
454
+ * ECSPIs
455
+ */
456
for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
457
static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = {
458
FSL_IMX6UL_ECSPI1_ADDR,
459
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
460
}
461
462
/*
463
- * I2C
464
+ * I2Cs
465
*/
466
for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
467
static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = {
468
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
469
}
470
471
/*
472
- * UART
473
+ * UARTs
474
*/
475
for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
476
static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = {
477
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
478
}
479
480
/*
481
- * Ethernet
482
+ * Ethernets
483
*
484
* We must use two loops since phy_connected affects the other interface
485
* and we have to set all properties before calling sysbus_realize().
486
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
487
FSL_IMX6UL_ENETn_TIMER_IRQ[i]));
488
}
489
490
- /* USB */
491
+ /*
492
+ * USB PHYs
493
+ */
494
for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) {
495
+ static const hwaddr
496
+ FSL_IMX6UL_USB_PHYn_ADDR[FSL_IMX6UL_NUM_USB_PHYS] = {
497
+ FSL_IMX6UL_USBPHY1_ADDR,
498
+ FSL_IMX6UL_USBPHY2_ADDR,
499
+ };
500
+
501
sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort);
502
sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0,
503
- FSL_IMX6UL_USBPHY1_ADDR + i * 0x1000);
504
+ FSL_IMX6UL_USB_PHYn_ADDR[i]);
505
}
506
507
+ /*
508
+ * USBs
509
+ */
510
for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) {
511
+ static const hwaddr FSL_IMX6UL_USB02_USBn_ADDR[FSL_IMX6UL_NUM_USBS] = {
512
+ FSL_IMX6UL_USBO2_USB1_ADDR,
513
+ FSL_IMX6UL_USBO2_USB2_ADDR,
514
+ };
515
+
516
static const int FSL_IMX6UL_USBn_IRQ[] = {
517
FSL_IMX6UL_USB1_IRQ,
518
FSL_IMX6UL_USB2_IRQ,
519
};
520
+
521
sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
522
sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
523
- FSL_IMX6UL_USBO2_USB_ADDR + i * 0x200);
524
+ FSL_IMX6UL_USB02_USBn_ADDR[i]);
525
sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0,
526
qdev_get_gpio_in(DEVICE(&s->a7mpcore),
527
FSL_IMX6UL_USBn_IRQ[i]));
528
}
529
530
/*
531
- * USDHC
532
+ * USDHCs
533
*/
534
for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
535
static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = {
536
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
537
sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR);
538
539
/*
540
- * Watchdog
541
+ * Watchdogs
542
*/
543
for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
544
static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = {
545
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
546
FSL_IMX6UL_WDOG2_ADDR,
547
FSL_IMX6UL_WDOG3_ADDR,
548
};
549
+
550
static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = {
551
FSL_IMX6UL_WDOG1_IRQ,
552
FSL_IMX6UL_WDOG2_IRQ,
553
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
554
/*
555
* SDMA
556
*/
557
- create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000);
558
+ create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR,
559
+ FSL_IMX6UL_SDMA_SIZE);
560
561
/*
562
- * SAI (Audio SSI (Synchronous Serial Interface))
563
+ * SAIs (Audio SSI (Synchronous Serial Interface))
564
*/
565
- create_unimplemented_device("sai1", FSL_IMX6UL_SAI1_ADDR, 0x4000);
566
- create_unimplemented_device("sai2", FSL_IMX6UL_SAI2_ADDR, 0x4000);
567
- create_unimplemented_device("sai3", FSL_IMX6UL_SAI3_ADDR, 0x4000);
568
+ for (i = 0; i < FSL_IMX6UL_NUM_SAIS; i++) {
569
+ static const hwaddr FSL_IMX6UL_SAIn_ADDR[FSL_IMX6UL_NUM_SAIS] = {
570
+ FSL_IMX6UL_SAI1_ADDR,
571
+ FSL_IMX6UL_SAI2_ADDR,
572
+ FSL_IMX6UL_SAI3_ADDR,
573
+ };
574
+
575
+ snprintf(name, NAME_SIZE, "sai%d", i);
576
+ create_unimplemented_device(name, FSL_IMX6UL_SAIn_ADDR[i],
577
+ FSL_IMX6UL_SAIn_SIZE);
166
+ }
578
+ }
167
+
579
168
+ reg |= (seg->addr & AST2600_SEG_ADDR_MASK) >> 16; /* start offset */
580
/*
169
+ reg |= (seg->addr + seg->size - 1) & AST2600_SEG_ADDR_MASK; /* end offset */
581
- * PWM
170
+ return reg;
582
+ * PWMs
171
+}
583
*/
172
+
584
- create_unimplemented_device("pwm1", FSL_IMX6UL_PWM1_ADDR, 0x4000);
173
+static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s,
585
- create_unimplemented_device("pwm2", FSL_IMX6UL_PWM2_ADDR, 0x4000);
174
+ uint32_t reg, AspeedSegments *seg)
586
- create_unimplemented_device("pwm3", FSL_IMX6UL_PWM3_ADDR, 0x4000);
175
+{
587
- create_unimplemented_device("pwm4", FSL_IMX6UL_PWM4_ADDR, 0x4000);
176
+ uint32_t start_offset = (reg << 16) & AST2600_SEG_ADDR_MASK;
588
+ for (i = 0; i < FSL_IMX6UL_NUM_PWMS; i++) {
177
+ uint32_t end_offset = reg & AST2600_SEG_ADDR_MASK;
589
+ static const hwaddr FSL_IMX6UL_PWMn_ADDR[FSL_IMX6UL_NUM_PWMS] = {
178
+
590
+ FSL_IMX6UL_PWM1_ADDR,
179
+ seg->addr = s->ctrl->flash_window_base + start_offset;
591
+ FSL_IMX6UL_PWM2_ADDR,
180
+ seg->size = end_offset + MiB - start_offset;
592
+ FSL_IMX6UL_PWM3_ADDR,
181
+}
593
+ FSL_IMX6UL_PWM4_ADDR,
182
+
594
+ };
183
static bool aspeed_smc_flash_overlap(const AspeedSMCState *s,
595
+
184
const AspeedSegments *new,
596
+ snprintf(name, NAME_SIZE, "pwm%d", i);
185
int cs)
597
+ create_unimplemented_device(name, FSL_IMX6UL_PWMn_ADDR[i],
186
@@ -XXX,XX +XXX,XX @@ static inline int aspeed_smc_flash_cmd(const AspeedSMCFlash *fl)
598
+ FSL_IMX6UL_PWMn_SIZE);
187
const AspeedSMCState *s = fl->controller;
188
int cmd = (s->regs[s->r_ctrl0 + fl->id] >> CTRL_CMD_SHIFT) & CTRL_CMD_MASK;
189
190
- /* In read mode, the default SPI command is READ (0x3). In other
191
- * modes, the command should necessarily be defined */
192
+ /*
193
+ * In read mode, the default SPI command is READ (0x3). In other
194
+ * modes, the command should necessarily be defined
195
+ *
196
+ * TODO: add support for READ4 (0x13) on AST2600
197
+ */
198
if (aspeed_smc_flash_mode(fl) == CTRL_READMODE) {
199
cmd = SPI_OP_READ;
200
}
201
@@ -XXX,XX +XXX,XX @@ static void aspeed_smc_reset(DeviceState *d)
202
s->ctrl->segment_to_reg(s, &s->ctrl->segments[i]);
203
}
204
205
+ /* HW strapping flash type for the AST2600 controllers */
206
+ if (s->ctrl->segments == aspeed_segments_ast2600_fmc) {
207
+ /* flash type is fixed to SPI for all */
208
+ s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0);
209
+ s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1);
210
+ s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE2);
211
+ }
599
+ }
212
+
600
213
/* HW strapping flash type for FMC controllers */
601
/*
214
if (s->ctrl->segments == aspeed_segments_ast2500_fmc) {
602
* Audio ASRC (asynchronous sample rate converter)
215
/* flash type is fixed to SPI for CE0 and CE1 */
603
*/
604
- create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, 0x4000);
605
+ create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR,
606
+ FSL_IMX6UL_ASRC_SIZE);
607
608
/*
609
- * CAN
610
+ * CANs
611
*/
612
- create_unimplemented_device("can1", FSL_IMX6UL_CAN1_ADDR, 0x4000);
613
- create_unimplemented_device("can2", FSL_IMX6UL_CAN2_ADDR, 0x4000);
614
+ for (i = 0; i < FSL_IMX6UL_NUM_CANS; i++) {
615
+ static const hwaddr FSL_IMX6UL_CANn_ADDR[FSL_IMX6UL_NUM_CANS] = {
616
+ FSL_IMX6UL_CAN1_ADDR,
617
+ FSL_IMX6UL_CAN2_ADDR,
618
+ };
619
+
620
+ snprintf(name, NAME_SIZE, "can%d", i);
621
+ create_unimplemented_device(name, FSL_IMX6UL_CANn_ADDR[i],
622
+ FSL_IMX6UL_CANn_SIZE);
623
+ }
624
625
/*
626
* APHB_DMA
627
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
628
};
629
630
snprintf(name, NAME_SIZE, "adc%d", i);
631
- create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000);
632
+ create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i],
633
+ FSL_IMX6UL_ADCn_SIZE);
634
}
635
636
/*
637
* LCD
638
*/
639
- create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000);
640
+ create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR,
641
+ FSL_IMX6UL_LCDIF_SIZE);
642
643
/*
644
* ROM memory
216
--
645
--
217
2.20.1
646
2.34.1
218
219
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Signed-off-by: Cédric Le Goater <clg@kaod.org>
3
* Add TZASC as unimplemented device.
4
Reviewed-by: Joel Stanley <joel@jms.id.au>
4
- Allow bare metal application to access this (unimplemented) device
5
Message-id: 20190925143248.10000-20-clg@kaod.org
5
* Add CSU as unimplemented device.
6
- Allow bare metal application to access this (unimplemented) device
7
* Add 4 missing PWM devices
8
9
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
10
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
Message-id: 59e4dc56e14eccfefd379275ec19048dff9c10b3.1692964892.git.jcd@tribudubois.net
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
13
---
8
hw/block/m25p80.c | 1 +
14
include/hw/arm/fsl-imx6ul.h | 2 +-
9
1 file changed, 1 insertion(+)
15
hw/arm/fsl-imx6ul.c | 16 ++++++++++++++++
16
2 files changed, 17 insertions(+), 1 deletion(-)
10
17
11
diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c
18
diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h
12
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/block/m25p80.c
20
--- a/include/hw/arm/fsl-imx6ul.h
14
+++ b/hw/block/m25p80.c
21
+++ b/include/hw/arm/fsl-imx6ul.h
15
@@ -XXX,XX +XXX,XX @@ static const FlashPartInfo known_devices[] = {
22
@@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration {
16
{ INFO("w25q80", 0xef5014, 0, 64 << 10, 16, ER_4K) },
23
FSL_IMX6UL_NUM_USBS = 2,
17
{ INFO("w25q80bl", 0xef4014, 0, 64 << 10, 16, ER_4K) },
24
FSL_IMX6UL_NUM_SAIS = 3,
18
{ INFO("w25q256", 0xef4019, 0, 64 << 10, 512, ER_4K) },
25
FSL_IMX6UL_NUM_CANS = 2,
19
+ { INFO("w25q512jv", 0xef4020, 0, 64 << 10, 1024, ER_4K) },
26
- FSL_IMX6UL_NUM_PWMS = 4,
27
+ FSL_IMX6UL_NUM_PWMS = 8,
20
};
28
};
21
29
22
typedef enum {
30
struct FslIMX6ULState {
31
diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c
32
index XXXXXXX..XXXXXXX 100644
33
--- a/hw/arm/fsl-imx6ul.c
34
+++ b/hw/arm/fsl-imx6ul.c
35
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
36
FSL_IMX6UL_PWM2_ADDR,
37
FSL_IMX6UL_PWM3_ADDR,
38
FSL_IMX6UL_PWM4_ADDR,
39
+ FSL_IMX6UL_PWM5_ADDR,
40
+ FSL_IMX6UL_PWM6_ADDR,
41
+ FSL_IMX6UL_PWM7_ADDR,
42
+ FSL_IMX6UL_PWM8_ADDR,
43
};
44
45
snprintf(name, NAME_SIZE, "pwm%d", i);
46
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
47
create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR,
48
FSL_IMX6UL_LCDIF_SIZE);
49
50
+ /*
51
+ * CSU
52
+ */
53
+ create_unimplemented_device("csu", FSL_IMX6UL_CSU_ADDR,
54
+ FSL_IMX6UL_CSU_SIZE);
55
+
56
+ /*
57
+ * TZASC
58
+ */
59
+ create_unimplemented_device("tzasc", FSL_IMX6UL_TZASC_ADDR,
60
+ FSL_IMX6UL_TZASC_SIZE);
61
+
62
/*
63
* ROM memory
64
*/
23
--
65
--
24
2.20.1
66
2.34.1
25
67
26
68
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
Use class handlers and class constants to differentiate the
3
* Add Addr and size definition for all i.MX7 devices in i.MX7 header file.
4
characteristics of the memory controller and remove the 'silicon_rev'
4
* Use those newly defined named constants whenever possible.
5
property.
5
* Standardize the way we init a familly of unimplemented devices
6
- SAI
7
- PWM
8
- CAN
9
* Add/rework few comments
6
10
7
Signed-off-by: Cédric Le Goater <clg@kaod.org>
11
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
8
Reviewed-by: Joel Stanley <joel@jms.id.au>
12
Message-id: 59e195d33e4d486a8d131392acd46633c8c10ed7.1692964892.git.jcd@tribudubois.net
9
Message-id: 20190925143248.10000-9-clg@kaod.org
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
15
---
12
include/hw/misc/aspeed_sdmc.h | 19 +++-
16
include/hw/arm/fsl-imx7.h | 330 ++++++++++++++++++++++++++++----------
13
hw/arm/aspeed_soc.c | 5 +-
17
hw/arm/fsl-imx7.c | 130 ++++++++++-----
14
hw/misc/aspeed_sdmc.c | 168 +++++++++++++++++++++-------------
18
2 files changed, 335 insertions(+), 125 deletions(-)
15
3 files changed, 122 insertions(+), 70 deletions(-)
16
19
17
diff --git a/include/hw/misc/aspeed_sdmc.h b/include/hw/misc/aspeed_sdmc.h
20
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
18
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/misc/aspeed_sdmc.h
22
--- a/include/hw/arm/fsl-imx7.h
20
+++ b/include/hw/misc/aspeed_sdmc.h
23
+++ b/include/hw/arm/fsl-imx7.h
21
@@ -XXX,XX +XXX,XX @@
24
@@ -XXX,XX +XXX,XX @@
22
25
#include "hw/misc/imx7_ccm.h"
23
#define TYPE_ASPEED_SDMC "aspeed.sdmc"
26
#include "hw/misc/imx7_snvs.h"
24
#define ASPEED_SDMC(obj) OBJECT_CHECK(AspeedSDMCState, (obj), TYPE_ASPEED_SDMC)
27
#include "hw/misc/imx7_gpr.h"
25
+#define TYPE_ASPEED_2400_SDMC TYPE_ASPEED_SDMC "-ast2400"
28
-#include "hw/misc/imx6_src.h"
26
+#define TYPE_ASPEED_2500_SDMC TYPE_ASPEED_SDMC "-ast2500"
29
#include "hw/watchdog/wdt_imx2.h"
27
30
#include "hw/gpio/imx_gpio.h"
28
#define ASPEED_SDMC_NR_REGS (0x174 >> 2)
31
#include "hw/char/imx_serial.h"
29
32
@@ -XXX,XX +XXX,XX @@
30
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSDMCState {
33
#include "hw/usb/chipidea.h"
31
MemoryRegion iomem;
34
#include "cpu.h"
32
35
#include "qom/object.h"
33
uint32_t regs[ASPEED_SDMC_NR_REGS];
36
+#include "qemu/units.h"
34
- uint32_t silicon_rev;
37
35
- uint32_t ram_bits;
38
#define TYPE_FSL_IMX7 "fsl-imx7"
36
uint64_t ram_size;
39
OBJECT_DECLARE_SIMPLE_TYPE(FslIMX7State, FSL_IMX7)
37
uint64_t max_ram_size;
40
@@ -XXX,XX +XXX,XX @@ enum FslIMX7Configuration {
38
- uint32_t fixed_conf;
41
FSL_IMX7_NUM_ECSPIS = 4,
42
FSL_IMX7_NUM_USBS = 3,
43
FSL_IMX7_NUM_ADCS = 2,
44
+ FSL_IMX7_NUM_SAIS = 3,
45
+ FSL_IMX7_NUM_CANS = 2,
46
+ FSL_IMX7_NUM_PWMS = 4,
47
};
48
49
struct FslIMX7State {
50
@@ -XXX,XX +XXX,XX @@ struct FslIMX7State {
51
52
enum FslIMX7MemoryMap {
53
FSL_IMX7_MMDC_ADDR = 0x80000000,
54
- FSL_IMX7_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL,
55
+ FSL_IMX7_MMDC_SIZE = (2 * GiB),
56
57
- FSL_IMX7_GPIO1_ADDR = 0x30200000,
58
- FSL_IMX7_GPIO2_ADDR = 0x30210000,
59
- FSL_IMX7_GPIO3_ADDR = 0x30220000,
60
- FSL_IMX7_GPIO4_ADDR = 0x30230000,
61
- FSL_IMX7_GPIO5_ADDR = 0x30240000,
62
- FSL_IMX7_GPIO6_ADDR = 0x30250000,
63
- FSL_IMX7_GPIO7_ADDR = 0x30260000,
64
+ FSL_IMX7_QSPI1_MEM_ADDR = 0x60000000,
65
+ FSL_IMX7_QSPI1_MEM_SIZE = (256 * MiB),
66
67
- FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000,
68
+ FSL_IMX7_PCIE1_MEM_ADDR = 0x40000000,
69
+ FSL_IMX7_PCIE1_MEM_SIZE = (256 * MiB),
70
71
- FSL_IMX7_WDOG1_ADDR = 0x30280000,
72
- FSL_IMX7_WDOG2_ADDR = 0x30290000,
73
- FSL_IMX7_WDOG3_ADDR = 0x302A0000,
74
- FSL_IMX7_WDOG4_ADDR = 0x302B0000,
75
+ FSL_IMX7_QSPI1_RX_BUF_ADDR = 0x34000000,
76
+ FSL_IMX7_QSPI1_RX_BUF_SIZE = (32 * MiB),
77
78
- FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000,
79
+ /* PCIe Peripherals */
80
+ FSL_IMX7_PCIE_REG_ADDR = 0x33800000,
81
82
- FSL_IMX7_GPT1_ADDR = 0x302D0000,
83
- FSL_IMX7_GPT2_ADDR = 0x302E0000,
84
- FSL_IMX7_GPT3_ADDR = 0x302F0000,
85
- FSL_IMX7_GPT4_ADDR = 0x30300000,
86
+ /* MMAP Peripherals */
87
+ FSL_IMX7_DMA_APBH_ADDR = 0x33000000,
88
+ FSL_IMX7_DMA_APBH_SIZE = 0x8000,
89
90
- FSL_IMX7_IOMUXC_ADDR = 0x30330000,
91
- FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000,
92
- FSL_IMX7_IOMUXCn_SIZE = 0x1000,
93
+ /* GPV configuration */
94
+ FSL_IMX7_GPV6_ADDR = 0x32600000,
95
+ FSL_IMX7_GPV5_ADDR = 0x32500000,
96
+ FSL_IMX7_GPV4_ADDR = 0x32400000,
97
+ FSL_IMX7_GPV3_ADDR = 0x32300000,
98
+ FSL_IMX7_GPV2_ADDR = 0x32200000,
99
+ FSL_IMX7_GPV1_ADDR = 0x32100000,
100
+ FSL_IMX7_GPV0_ADDR = 0x32000000,
101
+ FSL_IMX7_GPVn_SIZE = (1 * MiB),
102
103
- FSL_IMX7_OCOTP_ADDR = 0x30350000,
104
- FSL_IMX7_OCOTP_SIZE = 0x10000,
105
+ /* Arm Peripherals */
106
+ FSL_IMX7_A7MPCORE_ADDR = 0x31000000,
107
108
- FSL_IMX7_ANALOG_ADDR = 0x30360000,
109
- FSL_IMX7_SNVS_ADDR = 0x30370000,
110
- FSL_IMX7_CCM_ADDR = 0x30380000,
111
+ /* AIPS-3 Begin */
112
113
- FSL_IMX7_SRC_ADDR = 0x30390000,
114
- FSL_IMX7_SRC_SIZE = 0x1000,
115
+ FSL_IMX7_ENET2_ADDR = 0x30BF0000,
116
+ FSL_IMX7_ENET1_ADDR = 0x30BE0000,
117
118
- FSL_IMX7_ADC1_ADDR = 0x30610000,
119
- FSL_IMX7_ADC2_ADDR = 0x30620000,
120
- FSL_IMX7_ADCn_SIZE = 0x1000,
121
+ FSL_IMX7_SDMA_ADDR = 0x30BD0000,
122
+ FSL_IMX7_SDMA_SIZE = (4 * KiB),
123
124
- FSL_IMX7_PWM1_ADDR = 0x30660000,
125
- FSL_IMX7_PWM2_ADDR = 0x30670000,
126
- FSL_IMX7_PWM3_ADDR = 0x30680000,
127
- FSL_IMX7_PWM4_ADDR = 0x30690000,
128
- FSL_IMX7_PWMn_SIZE = 0x10000,
129
+ FSL_IMX7_EIM_ADDR = 0x30BC0000,
130
+ FSL_IMX7_EIM_SIZE = (4 * KiB),
131
132
- FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000,
133
- FSL_IMX7_PCIE_PHY_SIZE = 0x10000,
134
+ FSL_IMX7_QSPI_ADDR = 0x30BB0000,
135
+ FSL_IMX7_QSPI_SIZE = 0x8000,
136
137
- FSL_IMX7_GPC_ADDR = 0x303A0000,
138
+ FSL_IMX7_SIM2_ADDR = 0x30BA0000,
139
+ FSL_IMX7_SIM1_ADDR = 0x30B90000,
140
+ FSL_IMX7_SIMn_SIZE = (4 * KiB),
141
+
142
+ FSL_IMX7_USDHC3_ADDR = 0x30B60000,
143
+ FSL_IMX7_USDHC2_ADDR = 0x30B50000,
144
+ FSL_IMX7_USDHC1_ADDR = 0x30B40000,
145
+
146
+ FSL_IMX7_USB3_ADDR = 0x30B30000,
147
+ FSL_IMX7_USBMISC3_ADDR = 0x30B30200,
148
+ FSL_IMX7_USB2_ADDR = 0x30B20000,
149
+ FSL_IMX7_USBMISC2_ADDR = 0x30B20200,
150
+ FSL_IMX7_USB1_ADDR = 0x30B10000,
151
+ FSL_IMX7_USBMISC1_ADDR = 0x30B10200,
152
+ FSL_IMX7_USBMISCn_SIZE = 0x200,
153
+
154
+ FSL_IMX7_USB_PL301_ADDR = 0x30AD0000,
155
+ FSL_IMX7_USB_PL301_SIZE = (64 * KiB),
156
+
157
+ FSL_IMX7_SEMAPHORE_HS_ADDR = 0x30AC0000,
158
+ FSL_IMX7_SEMAPHORE_HS_SIZE = (64 * KiB),
159
+
160
+ FSL_IMX7_MUB_ADDR = 0x30AB0000,
161
+ FSL_IMX7_MUA_ADDR = 0x30AA0000,
162
+ FSL_IMX7_MUn_SIZE = (KiB),
163
+
164
+ FSL_IMX7_UART7_ADDR = 0x30A90000,
165
+ FSL_IMX7_UART6_ADDR = 0x30A80000,
166
+ FSL_IMX7_UART5_ADDR = 0x30A70000,
167
+ FSL_IMX7_UART4_ADDR = 0x30A60000,
168
+
169
+ FSL_IMX7_I2C4_ADDR = 0x30A50000,
170
+ FSL_IMX7_I2C3_ADDR = 0x30A40000,
171
+ FSL_IMX7_I2C2_ADDR = 0x30A30000,
172
+ FSL_IMX7_I2C1_ADDR = 0x30A20000,
173
+
174
+ FSL_IMX7_CAN2_ADDR = 0x30A10000,
175
+ FSL_IMX7_CAN1_ADDR = 0x30A00000,
176
+ FSL_IMX7_CANn_SIZE = (4 * KiB),
177
+
178
+ FSL_IMX7_AIPS3_CONF_ADDR = 0x309F0000,
179
+ FSL_IMX7_AIPS3_CONF_SIZE = (64 * KiB),
180
181
FSL_IMX7_CAAM_ADDR = 0x30900000,
182
- FSL_IMX7_CAAM_SIZE = 0x40000,
183
+ FSL_IMX7_CAAM_SIZE = (256 * KiB),
184
185
- FSL_IMX7_CAN1_ADDR = 0x30A00000,
186
- FSL_IMX7_CAN2_ADDR = 0x30A10000,
187
- FSL_IMX7_CANn_SIZE = 0x10000,
188
+ FSL_IMX7_SPBA_ADDR = 0x308F0000,
189
+ FSL_IMX7_SPBA_SIZE = (4 * KiB),
190
191
- FSL_IMX7_I2C1_ADDR = 0x30A20000,
192
- FSL_IMX7_I2C2_ADDR = 0x30A30000,
193
- FSL_IMX7_I2C3_ADDR = 0x30A40000,
194
- FSL_IMX7_I2C4_ADDR = 0x30A50000,
195
+ FSL_IMX7_SAI3_ADDR = 0x308C0000,
196
+ FSL_IMX7_SAI2_ADDR = 0x308B0000,
197
+ FSL_IMX7_SAI1_ADDR = 0x308A0000,
198
+ FSL_IMX7_SAIn_SIZE = (4 * KiB),
199
200
- FSL_IMX7_ECSPI1_ADDR = 0x30820000,
201
- FSL_IMX7_ECSPI2_ADDR = 0x30830000,
202
- FSL_IMX7_ECSPI3_ADDR = 0x30840000,
203
- FSL_IMX7_ECSPI4_ADDR = 0x30630000,
39
-
204
-
40
} AspeedSDMCState;
205
- FSL_IMX7_LCDIF_ADDR = 0x30730000,
41
206
- FSL_IMX7_LCDIF_SIZE = 0x1000,
42
+#define ASPEED_SDMC_CLASS(klass) \
207
-
43
+ OBJECT_CLASS_CHECK(AspeedSDMCClass, (klass), TYPE_ASPEED_SDMC)
208
- FSL_IMX7_UART1_ADDR = 0x30860000,
44
+#define ASPEED_SDMC_GET_CLASS(obj) \
209
+ FSL_IMX7_UART3_ADDR = 0x30880000,
45
+ OBJECT_GET_CLASS(AspeedSDMCClass, (obj), TYPE_ASPEED_SDMC)
210
/*
46
+
211
* Some versions of the reference manual claim that UART2 is @
47
+typedef struct AspeedSDMCClass {
212
* 0x30870000, but experiments with HW + DT files in upstream
48
+ SysBusDeviceClass parent_class;
213
@@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap {
49
+
214
* actually located @ 0x30890000
50
+ uint64_t max_ram_size;
215
*/
51
+ uint32_t (*compute_conf)(AspeedSDMCState *s, uint32_t data);
216
FSL_IMX7_UART2_ADDR = 0x30890000,
52
+ void (*write)(AspeedSDMCState *s, uint32_t reg, uint32_t data);
217
- FSL_IMX7_UART3_ADDR = 0x30880000,
53
+} AspeedSDMCClass;
218
- FSL_IMX7_UART4_ADDR = 0x30A60000,
54
+
219
- FSL_IMX7_UART5_ADDR = 0x30A70000,
55
#endif /* ASPEED_SDMC_H */
220
- FSL_IMX7_UART6_ADDR = 0x30A80000,
56
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
221
- FSL_IMX7_UART7_ADDR = 0x30A90000,
222
+ FSL_IMX7_UART1_ADDR = 0x30860000,
223
224
- FSL_IMX7_SAI1_ADDR = 0x308A0000,
225
- FSL_IMX7_SAI2_ADDR = 0x308B0000,
226
- FSL_IMX7_SAI3_ADDR = 0x308C0000,
227
- FSL_IMX7_SAIn_SIZE = 0x10000,
228
+ FSL_IMX7_ECSPI3_ADDR = 0x30840000,
229
+ FSL_IMX7_ECSPI2_ADDR = 0x30830000,
230
+ FSL_IMX7_ECSPI1_ADDR = 0x30820000,
231
+ FSL_IMX7_ECSPIn_SIZE = (4 * KiB),
232
233
- FSL_IMX7_ENET1_ADDR = 0x30BE0000,
234
- FSL_IMX7_ENET2_ADDR = 0x30BF0000,
235
+ /* AIPS-3 End */
236
237
- FSL_IMX7_USB1_ADDR = 0x30B10000,
238
- FSL_IMX7_USBMISC1_ADDR = 0x30B10200,
239
- FSL_IMX7_USB2_ADDR = 0x30B20000,
240
- FSL_IMX7_USBMISC2_ADDR = 0x30B20200,
241
- FSL_IMX7_USB3_ADDR = 0x30B30000,
242
- FSL_IMX7_USBMISC3_ADDR = 0x30B30200,
243
- FSL_IMX7_USBMISCn_SIZE = 0x200,
244
+ /* AIPS-2 Begin */
245
246
- FSL_IMX7_USDHC1_ADDR = 0x30B40000,
247
- FSL_IMX7_USDHC2_ADDR = 0x30B50000,
248
- FSL_IMX7_USDHC3_ADDR = 0x30B60000,
249
+ FSL_IMX7_AXI_DEBUG_MON_ADDR = 0x307E0000,
250
+ FSL_IMX7_AXI_DEBUG_MON_SIZE = (64 * KiB),
251
252
- FSL_IMX7_SDMA_ADDR = 0x30BD0000,
253
- FSL_IMX7_SDMA_SIZE = 0x1000,
254
+ FSL_IMX7_PERFMON2_ADDR = 0x307D0000,
255
+ FSL_IMX7_PERFMON1_ADDR = 0x307C0000,
256
+ FSL_IMX7_PERFMONn_SIZE = (64 * KiB),
257
+
258
+ FSL_IMX7_DDRC_ADDR = 0x307A0000,
259
+ FSL_IMX7_DDRC_SIZE = (4 * KiB),
260
+
261
+ FSL_IMX7_DDRC_PHY_ADDR = 0x30790000,
262
+ FSL_IMX7_DDRC_PHY_SIZE = (4 * KiB),
263
+
264
+ FSL_IMX7_TZASC_ADDR = 0x30780000,
265
+ FSL_IMX7_TZASC_SIZE = (64 * KiB),
266
+
267
+ FSL_IMX7_MIPI_DSI_ADDR = 0x30760000,
268
+ FSL_IMX7_MIPI_DSI_SIZE = (4 * KiB),
269
+
270
+ FSL_IMX7_MIPI_CSI_ADDR = 0x30750000,
271
+ FSL_IMX7_MIPI_CSI_SIZE = 0x4000,
272
+
273
+ FSL_IMX7_LCDIF_ADDR = 0x30730000,
274
+ FSL_IMX7_LCDIF_SIZE = 0x8000,
275
+
276
+ FSL_IMX7_CSI_ADDR = 0x30710000,
277
+ FSL_IMX7_CSI_SIZE = (4 * KiB),
278
+
279
+ FSL_IMX7_PXP_ADDR = 0x30700000,
280
+ FSL_IMX7_PXP_SIZE = 0x4000,
281
+
282
+ FSL_IMX7_EPDC_ADDR = 0x306F0000,
283
+ FSL_IMX7_EPDC_SIZE = (4 * KiB),
284
+
285
+ FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000,
286
+ FSL_IMX7_PCIE_PHY_SIZE = (4 * KiB),
287
+
288
+ FSL_IMX7_SYSCNT_CTRL_ADDR = 0x306C0000,
289
+ FSL_IMX7_SYSCNT_CMP_ADDR = 0x306B0000,
290
+ FSL_IMX7_SYSCNT_RD_ADDR = 0x306A0000,
291
+
292
+ FSL_IMX7_PWM4_ADDR = 0x30690000,
293
+ FSL_IMX7_PWM3_ADDR = 0x30680000,
294
+ FSL_IMX7_PWM2_ADDR = 0x30670000,
295
+ FSL_IMX7_PWM1_ADDR = 0x30660000,
296
+ FSL_IMX7_PWMn_SIZE = (4 * KiB),
297
+
298
+ FSL_IMX7_FlEXTIMER2_ADDR = 0x30650000,
299
+ FSL_IMX7_FlEXTIMER1_ADDR = 0x30640000,
300
+ FSL_IMX7_FLEXTIMERn_SIZE = (4 * KiB),
301
+
302
+ FSL_IMX7_ECSPI4_ADDR = 0x30630000,
303
+
304
+ FSL_IMX7_ADC2_ADDR = 0x30620000,
305
+ FSL_IMX7_ADC1_ADDR = 0x30610000,
306
+ FSL_IMX7_ADCn_SIZE = (4 * KiB),
307
+
308
+ FSL_IMX7_AIPS2_CONF_ADDR = 0x305F0000,
309
+ FSL_IMX7_AIPS2_CONF_SIZE = (64 * KiB),
310
+
311
+ /* AIPS-2 End */
312
+
313
+ /* AIPS-1 Begin */
314
+
315
+ FSL_IMX7_CSU_ADDR = 0x303E0000,
316
+ FSL_IMX7_CSU_SIZE = (64 * KiB),
317
+
318
+ FSL_IMX7_RDC_ADDR = 0x303D0000,
319
+ FSL_IMX7_RDC_SIZE = (4 * KiB),
320
+
321
+ FSL_IMX7_SEMAPHORE2_ADDR = 0x303C0000,
322
+ FSL_IMX7_SEMAPHORE1_ADDR = 0x303B0000,
323
+ FSL_IMX7_SEMAPHOREn_SIZE = (4 * KiB),
324
+
325
+ FSL_IMX7_GPC_ADDR = 0x303A0000,
326
+
327
+ FSL_IMX7_SRC_ADDR = 0x30390000,
328
+ FSL_IMX7_SRC_SIZE = (4 * KiB),
329
+
330
+ FSL_IMX7_CCM_ADDR = 0x30380000,
331
+
332
+ FSL_IMX7_SNVS_HP_ADDR = 0x30370000,
333
+
334
+ FSL_IMX7_ANALOG_ADDR = 0x30360000,
335
+
336
+ FSL_IMX7_OCOTP_ADDR = 0x30350000,
337
+ FSL_IMX7_OCOTP_SIZE = 0x10000,
338
+
339
+ FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000,
340
+ FSL_IMX7_IOMUXC_GPR_SIZE = (4 * KiB),
341
+
342
+ FSL_IMX7_IOMUXC_ADDR = 0x30330000,
343
+ FSL_IMX7_IOMUXC_SIZE = (4 * KiB),
344
+
345
+ FSL_IMX7_KPP_ADDR = 0x30320000,
346
+ FSL_IMX7_KPP_SIZE = (4 * KiB),
347
+
348
+ FSL_IMX7_ROMCP_ADDR = 0x30310000,
349
+ FSL_IMX7_ROMCP_SIZE = (4 * KiB),
350
+
351
+ FSL_IMX7_GPT4_ADDR = 0x30300000,
352
+ FSL_IMX7_GPT3_ADDR = 0x302F0000,
353
+ FSL_IMX7_GPT2_ADDR = 0x302E0000,
354
+ FSL_IMX7_GPT1_ADDR = 0x302D0000,
355
+
356
+ FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000,
357
+ FSL_IMX7_IOMUXC_LPSR_SIZE = (4 * KiB),
358
+
359
+ FSL_IMX7_WDOG4_ADDR = 0x302B0000,
360
+ FSL_IMX7_WDOG3_ADDR = 0x302A0000,
361
+ FSL_IMX7_WDOG2_ADDR = 0x30290000,
362
+ FSL_IMX7_WDOG1_ADDR = 0x30280000,
363
+
364
+ FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000,
365
+
366
+ FSL_IMX7_GPIO7_ADDR = 0x30260000,
367
+ FSL_IMX7_GPIO6_ADDR = 0x30250000,
368
+ FSL_IMX7_GPIO5_ADDR = 0x30240000,
369
+ FSL_IMX7_GPIO4_ADDR = 0x30230000,
370
+ FSL_IMX7_GPIO3_ADDR = 0x30220000,
371
+ FSL_IMX7_GPIO2_ADDR = 0x30210000,
372
+ FSL_IMX7_GPIO1_ADDR = 0x30200000,
373
+
374
+ FSL_IMX7_AIPS1_CONF_ADDR = 0x301F0000,
375
+ FSL_IMX7_AIPS1_CONF_SIZE = (64 * KiB),
376
377
- FSL_IMX7_A7MPCORE_ADDR = 0x31000000,
378
FSL_IMX7_A7MPCORE_DAP_ADDR = 0x30000000,
379
+ FSL_IMX7_A7MPCORE_DAP_SIZE = (1 * MiB),
380
381
- FSL_IMX7_PCIE_REG_ADDR = 0x33800000,
382
- FSL_IMX7_PCIE_REG_SIZE = 16 * 1024,
383
+ /* AIPS-1 End */
384
385
- FSL_IMX7_GPR_ADDR = 0x30340000,
386
+ FSL_IMX7_EIM_CS0_ADDR = 0x28000000,
387
+ FSL_IMX7_EIM_CS0_SIZE = (128 * MiB),
388
389
- FSL_IMX7_DMA_APBH_ADDR = 0x33000000,
390
- FSL_IMX7_DMA_APBH_SIZE = 0x2000,
391
+ FSL_IMX7_OCRAM_PXP_ADDR = 0x00940000,
392
+ FSL_IMX7_OCRAM_PXP_SIZE = (32 * KiB),
393
+
394
+ FSL_IMX7_OCRAM_EPDC_ADDR = 0x00920000,
395
+ FSL_IMX7_OCRAM_EPDC_SIZE = (128 * KiB),
396
+
397
+ FSL_IMX7_OCRAM_MEM_ADDR = 0x00900000,
398
+ FSL_IMX7_OCRAM_MEM_SIZE = (128 * KiB),
399
+
400
+ FSL_IMX7_TCMU_ADDR = 0x00800000,
401
+ FSL_IMX7_TCMU_SIZE = (32 * KiB),
402
+
403
+ FSL_IMX7_TCML_ADDR = 0x007F8000,
404
+ FSL_IMX7_TCML_SIZE = (32 * KiB),
405
+
406
+ FSL_IMX7_OCRAM_S_ADDR = 0x00180000,
407
+ FSL_IMX7_OCRAM_S_SIZE = (32 * KiB),
408
+
409
+ FSL_IMX7_CAAM_MEM_ADDR = 0x00100000,
410
+ FSL_IMX7_CAAM_MEM_SIZE = (32 * KiB),
411
+
412
+ FSL_IMX7_ROM_ADDR = 0x00000000,
413
+ FSL_IMX7_ROM_SIZE = (96 * KiB),
414
};
415
416
enum FslIMX7IRQs {
417
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
57
index XXXXXXX..XXXXXXX 100644
418
index XXXXXXX..XXXXXXX 100644
58
--- a/hw/arm/aspeed_soc.c
419
--- a/hw/arm/fsl-imx7.c
59
+++ b/hw/arm/aspeed_soc.c
420
+++ b/hw/arm/fsl-imx7.c
60
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
421
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
61
sizeof(s->spi[i]), typename);
422
char name[NAME_SIZE];
62
}
423
int i;
63
424
64
+ snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
425
+ /*
65
sysbus_init_child_obj(obj, "sdmc", OBJECT(&s->sdmc), sizeof(s->sdmc),
426
+ * CPUs
66
- TYPE_ASPEED_SDMC);
427
+ */
67
- qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev",
428
for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) {
68
- sc->info->silicon_rev);
429
snprintf(name, NAME_SIZE, "cpu%d", i);
69
+ typename);
430
object_initialize_child(obj, name, &s->cpu[i],
70
object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
431
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
71
"ram-size", &error_abort);
432
TYPE_A15MPCORE_PRIV);
72
object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc),
433
73
diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c
434
/*
74
index XXXXXXX..XXXXXXX 100644
435
- * GPIOs 1 to 7
75
--- a/hw/misc/aspeed_sdmc.c
436
+ * GPIOs
76
+++ b/hw/misc/aspeed_sdmc.c
437
*/
77
@@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data,
438
for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
78
unsigned int size)
439
snprintf(name, NAME_SIZE, "gpio%d", i);
79
{
440
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
80
AspeedSDMCState *s = ASPEED_SDMC(opaque);
441
}
81
+ AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
442
82
443
/*
83
addr >>= 2;
444
- * GPT1, 2, 3, 4
84
445
+ * GPTs
85
@@ -XXX,XX +XXX,XX @@ static void aspeed_sdmc_write(void *opaque, hwaddr addr, uint64_t data,
446
*/
447
for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
448
snprintf(name, NAME_SIZE, "gpt%d", i);
449
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
450
*/
451
object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2);
452
453
+ /*
454
+ * ECSPIs
455
+ */
456
for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
457
snprintf(name, NAME_SIZE, "spi%d", i + 1);
458
object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI);
459
}
460
461
-
462
+ /*
463
+ * I2Cs
464
+ */
465
for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
466
snprintf(name, NAME_SIZE, "i2c%d", i + 1);
467
object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C);
468
}
469
470
/*
471
- * UART
472
+ * UARTs
473
*/
474
for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
475
snprintf(name, NAME_SIZE, "uart%d", i);
476
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
477
}
478
479
/*
480
- * Ethernet
481
+ * Ethernets
482
*/
483
for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
484
snprintf(name, NAME_SIZE, "eth%d", i);
485
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
486
}
487
488
/*
489
- * SDHCI
490
+ * SDHCIs
491
*/
492
for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
493
snprintf(name, NAME_SIZE, "usdhc%d", i);
494
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
495
object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS);
496
497
/*
498
- * Watchdog
499
+ * Watchdogs
500
*/
501
for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
502
snprintf(name, NAME_SIZE, "wdt%d", i);
503
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
504
*/
505
object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR);
506
507
+ /*
508
+ * PCIE
509
+ */
510
object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST);
511
512
+ /*
513
+ * USBs
514
+ */
515
for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
516
snprintf(name, NAME_SIZE, "usb%d", i);
517
object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA);
518
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
86
return;
519
return;
87
}
520
}
88
521
89
- if (addr == R_CONF) {
522
+ /*
90
- /* Make sure readonly bits are kept */
523
+ * CPUs
91
- switch (s->silicon_rev) {
524
+ */
92
- case AST2400_A0_SILICON_REV:
525
for (i = 0; i < smp_cpus; i++) {
93
- case AST2400_A1_SILICON_REV:
526
o = OBJECT(&s->cpu[i]);
94
- data &= ~ASPEED_SDMC_READONLY_MASK;
527
95
- data |= s->fixed_conf;
528
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
96
- break;
529
* A7MPCORE DAP
97
- case AST2500_A0_SILICON_REV:
530
*/
98
- case AST2500_A1_SILICON_REV:
531
create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR,
99
- data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
532
- 0x100000);
100
- data |= s->fixed_conf;
533
+ FSL_IMX7_A7MPCORE_DAP_SIZE);
101
- break;
534
102
- default:
535
/*
103
- g_assert_not_reached();
536
- * GPT1, 2, 3, 4
104
- }
537
+ * GPTs
538
*/
539
for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
540
static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = {
541
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
542
FSL_IMX7_GPTn_IRQ[i]));
543
}
544
545
+ /*
546
+ * GPIOs
547
+ */
548
for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
549
static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = {
550
FSL_IMX7_GPIO1_ADDR,
551
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
552
/*
553
* IOMUXC and IOMUXC_LPSR
554
*/
555
- for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) {
556
- static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = {
557
- FSL_IMX7_IOMUXC_ADDR,
558
- FSL_IMX7_IOMUXC_LPSR_ADDR,
559
- };
560
-
561
- snprintf(name, NAME_SIZE, "iomuxc%d", i);
562
- create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i],
563
- FSL_IMX7_IOMUXCn_SIZE);
105
- }
564
- }
106
- if (s->silicon_rev == AST2500_A0_SILICON_REV ||
565
+ create_unimplemented_device("iomuxc", FSL_IMX7_IOMUXC_ADDR,
107
- s->silicon_rev == AST2500_A1_SILICON_REV) {
566
+ FSL_IMX7_IOMUXC_SIZE);
108
- switch (addr) {
567
+ create_unimplemented_device("iomuxc_lspr", FSL_IMX7_IOMUXC_LPSR_ADDR,
109
- case R_STATUS1:
568
+ FSL_IMX7_IOMUXC_LPSR_SIZE);
110
- /* Will never return 'busy' */
569
111
- data &= ~PHY_BUSY_STATE;
570
/*
112
- break;
571
* CCM
113
- case R_ECC_TEST_CTRL:
572
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
114
- /* Always done, always happy */
573
sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort);
115
- data |= ECC_TEST_FINISHED;
574
sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR);
116
- data &= ~ECC_TEST_FAIL;
575
117
- break;
576
- /* Initialize all ECSPI */
118
- default:
577
+ /*
119
- break;
578
+ * ECSPIs
120
- }
579
+ */
121
- }
580
for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
581
static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = {
582
FSL_IMX7_ECSPI1_ADDR,
583
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
584
FSL_IMX7_SPIn_IRQ[i]));
585
}
586
587
+ /*
588
+ * I2Cs
589
+ */
590
for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
591
static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = {
592
FSL_IMX7_I2C1_ADDR,
593
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
594
}
595
596
/*
597
- * UART
598
+ * UARTs
599
*/
600
for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
601
static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = {
602
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
603
}
604
605
/*
606
- * Ethernet
607
+ * Ethernets
608
*
609
* We must use two loops since phy_connected affects the other interface
610
* and we have to set all properties before calling sysbus_realize().
611
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
612
}
613
614
/*
615
- * USDHC
616
+ * USDHCs
617
*/
618
for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
619
static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = {
620
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
621
* SNVS
622
*/
623
sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort);
624
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR);
625
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_HP_ADDR);
626
627
/*
628
* SRC
629
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
630
create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE);
631
632
/*
633
- * Watchdog
634
+ * Watchdogs
635
*/
636
for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
637
static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = {
638
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
639
create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE);
640
641
/*
642
- * PWM
643
+ * PWMs
644
*/
645
- create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE);
646
- create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE);
647
- create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE);
648
- create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE);
649
+ for (i = 0; i < FSL_IMX7_NUM_PWMS; i++) {
650
+ static const hwaddr FSL_IMX7_PWMn_ADDR[FSL_IMX7_NUM_PWMS] = {
651
+ FSL_IMX7_PWM1_ADDR,
652
+ FSL_IMX7_PWM2_ADDR,
653
+ FSL_IMX7_PWM3_ADDR,
654
+ FSL_IMX7_PWM4_ADDR,
655
+ };
656
+
657
+ snprintf(name, NAME_SIZE, "pwm%d", i);
658
+ create_unimplemented_device(name, FSL_IMX7_PWMn_ADDR[i],
659
+ FSL_IMX7_PWMn_SIZE);
660
+ }
661
662
/*
663
- * CAN
664
+ * CANs
665
*/
666
- create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE);
667
- create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE);
668
+ for (i = 0; i < FSL_IMX7_NUM_CANS; i++) {
669
+ static const hwaddr FSL_IMX7_CANn_ADDR[FSL_IMX7_NUM_CANS] = {
670
+ FSL_IMX7_CAN1_ADDR,
671
+ FSL_IMX7_CAN2_ADDR,
672
+ };
673
+
674
+ snprintf(name, NAME_SIZE, "can%d", i);
675
+ create_unimplemented_device(name, FSL_IMX7_CANn_ADDR[i],
676
+ FSL_IMX7_CANn_SIZE);
677
+ }
678
679
/*
680
- * SAI (Audio SSI (Synchronous Serial Interface))
681
+ * SAIs (Audio SSI (Synchronous Serial Interface))
682
*/
683
- create_unimplemented_device("sai1", FSL_IMX7_SAI1_ADDR, FSL_IMX7_SAIn_SIZE);
684
- create_unimplemented_device("sai2", FSL_IMX7_SAI2_ADDR, FSL_IMX7_SAIn_SIZE);
685
- create_unimplemented_device("sai2", FSL_IMX7_SAI3_ADDR, FSL_IMX7_SAIn_SIZE);
686
+ for (i = 0; i < FSL_IMX7_NUM_SAIS; i++) {
687
+ static const hwaddr FSL_IMX7_SAIn_ADDR[FSL_IMX7_NUM_SAIS] = {
688
+ FSL_IMX7_SAI1_ADDR,
689
+ FSL_IMX7_SAI2_ADDR,
690
+ FSL_IMX7_SAI3_ADDR,
691
+ };
692
+
693
+ snprintf(name, NAME_SIZE, "sai%d", i);
694
+ create_unimplemented_device(name, FSL_IMX7_SAIn_ADDR[i],
695
+ FSL_IMX7_SAIn_SIZE);
696
+ }
697
698
/*
699
* OCOTP
700
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
701
create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR,
702
FSL_IMX7_OCOTP_SIZE);
703
704
+ /*
705
+ * GPR
706
+ */
707
sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort);
708
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR);
709
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_IOMUXC_GPR_ADDR);
710
711
+ /*
712
+ * PCIE
713
+ */
714
sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort);
715
sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR);
716
717
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
718
irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ);
719
sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq);
720
122
-
721
-
123
- s->regs[addr] = data;
722
+ /*
124
+ asc->write(s, addr, data);
723
+ * USBs
724
+ */
725
for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
726
static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = {
727
FSL_IMX7_USBMISC1_ADDR,
728
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
729
*/
730
create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR,
731
FSL_IMX7_PCIE_PHY_SIZE);
732
+
125
}
733
}
126
734
127
static const MemoryRegionOps aspeed_sdmc_ops = {
735
static Property fsl_imx7_properties[] = {
128
@@ -XXX,XX +XXX,XX @@ static int ast2500_rambits(AspeedSDMCState *s)
129
static void aspeed_sdmc_reset(DeviceState *dev)
130
{
131
AspeedSDMCState *s = ASPEED_SDMC(dev);
132
+ AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
133
134
memset(s->regs, 0, sizeof(s->regs));
135
136
/* Set ram size bit and defaults values */
137
- s->regs[R_CONF] = s->fixed_conf;
138
+ s->regs[R_CONF] = asc->compute_conf(s, 0);
139
}
140
141
static void aspeed_sdmc_realize(DeviceState *dev, Error **errp)
142
{
143
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
144
AspeedSDMCState *s = ASPEED_SDMC(dev);
145
+ AspeedSDMCClass *asc = ASPEED_SDMC_GET_CLASS(s);
146
147
- if (!is_supported_silicon_rev(s->silicon_rev)) {
148
- error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
149
- s->silicon_rev);
150
- return;
151
- }
152
-
153
- switch (s->silicon_rev) {
154
- case AST2400_A0_SILICON_REV:
155
- case AST2400_A1_SILICON_REV:
156
- s->ram_bits = ast2400_rambits(s);
157
- s->max_ram_size = 512 << 20;
158
- s->fixed_conf = ASPEED_SDMC_VGA_COMPAT |
159
- ASPEED_SDMC_DRAM_SIZE(s->ram_bits);
160
- break;
161
- case AST2500_A0_SILICON_REV:
162
- case AST2500_A1_SILICON_REV:
163
- s->ram_bits = ast2500_rambits(s);
164
- s->max_ram_size = 1024 << 20;
165
- s->fixed_conf = ASPEED_SDMC_HW_VERSION(1) |
166
- ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
167
- ASPEED_SDMC_CACHE_INITIAL_DONE |
168
- ASPEED_SDMC_DRAM_SIZE(s->ram_bits);
169
- break;
170
- default:
171
- g_assert_not_reached();
172
- }
173
+ s->max_ram_size = asc->max_ram_size;
174
175
memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_sdmc_ops, s,
176
TYPE_ASPEED_SDMC, 0x1000);
177
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_sdmc = {
178
};
179
180
static Property aspeed_sdmc_properties[] = {
181
- DEFINE_PROP_UINT32("silicon-rev", AspeedSDMCState, silicon_rev, 0),
182
DEFINE_PROP_UINT64("ram-size", AspeedSDMCState, ram_size, 0),
183
DEFINE_PROP_UINT64("max-ram-size", AspeedSDMCState, max_ram_size, 0),
184
DEFINE_PROP_END_OF_LIST(),
185
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_sdmc_info = {
186
.parent = TYPE_SYS_BUS_DEVICE,
187
.instance_size = sizeof(AspeedSDMCState),
188
.class_init = aspeed_sdmc_class_init,
189
+ .class_size = sizeof(AspeedSDMCClass),
190
+ .abstract = true,
191
+};
192
+
193
+static uint32_t aspeed_2400_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
194
+{
195
+ uint32_t fixed_conf = ASPEED_SDMC_VGA_COMPAT |
196
+ ASPEED_SDMC_DRAM_SIZE(ast2400_rambits(s));
197
+
198
+ /* Make sure readonly bits are kept */
199
+ data &= ~ASPEED_SDMC_READONLY_MASK;
200
+
201
+ return data | fixed_conf;
202
+}
203
+
204
+static void aspeed_2400_sdmc_write(AspeedSDMCState *s, uint32_t reg,
205
+ uint32_t data)
206
+{
207
+ switch (reg) {
208
+ case R_CONF:
209
+ data = aspeed_2400_sdmc_compute_conf(s, data);
210
+ break;
211
+ default:
212
+ break;
213
+ }
214
+
215
+ s->regs[reg] = data;
216
+}
217
+
218
+static void aspeed_2400_sdmc_class_init(ObjectClass *klass, void *data)
219
+{
220
+ DeviceClass *dc = DEVICE_CLASS(klass);
221
+ AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
222
+
223
+ dc->desc = "ASPEED 2400 SDRAM Memory Controller";
224
+ asc->max_ram_size = 512 << 20;
225
+ asc->compute_conf = aspeed_2400_sdmc_compute_conf;
226
+ asc->write = aspeed_2400_sdmc_write;
227
+}
228
+
229
+static const TypeInfo aspeed_2400_sdmc_info = {
230
+ .name = TYPE_ASPEED_2400_SDMC,
231
+ .parent = TYPE_ASPEED_SDMC,
232
+ .class_init = aspeed_2400_sdmc_class_init,
233
+};
234
+
235
+static uint32_t aspeed_2500_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
236
+{
237
+ uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(1) |
238
+ ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
239
+ ASPEED_SDMC_CACHE_INITIAL_DONE |
240
+ ASPEED_SDMC_DRAM_SIZE(ast2500_rambits(s));
241
+
242
+ /* Make sure readonly bits are kept */
243
+ data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
244
+
245
+ return data | fixed_conf;
246
+}
247
+
248
+static void aspeed_2500_sdmc_write(AspeedSDMCState *s, uint32_t reg,
249
+ uint32_t data)
250
+{
251
+ switch (reg) {
252
+ case R_CONF:
253
+ data = aspeed_2500_sdmc_compute_conf(s, data);
254
+ break;
255
+ case R_STATUS1:
256
+ /* Will never return 'busy' */
257
+ data &= ~PHY_BUSY_STATE;
258
+ break;
259
+ case R_ECC_TEST_CTRL:
260
+ /* Always done, always happy */
261
+ data |= ECC_TEST_FINISHED;
262
+ data &= ~ECC_TEST_FAIL;
263
+ break;
264
+ default:
265
+ break;
266
+ }
267
+
268
+ s->regs[reg] = data;
269
+}
270
+
271
+static void aspeed_2500_sdmc_class_init(ObjectClass *klass, void *data)
272
+{
273
+ DeviceClass *dc = DEVICE_CLASS(klass);
274
+ AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
275
+
276
+ dc->desc = "ASPEED 2500 SDRAM Memory Controller";
277
+ asc->max_ram_size = 1024 << 20;
278
+ asc->compute_conf = aspeed_2500_sdmc_compute_conf;
279
+ asc->write = aspeed_2500_sdmc_write;
280
+}
281
+
282
+static const TypeInfo aspeed_2500_sdmc_info = {
283
+ .name = TYPE_ASPEED_2500_SDMC,
284
+ .parent = TYPE_ASPEED_SDMC,
285
+ .class_init = aspeed_2500_sdmc_class_init,
286
};
287
288
static void aspeed_sdmc_register_types(void)
289
{
290
type_register_static(&aspeed_sdmc_info);
291
+ type_register_static(&aspeed_2400_sdmc_info);
292
+ type_register_static(&aspeed_2500_sdmc_info);
293
}
294
295
type_init(aspeed_sdmc_register_types);
296
--
736
--
297
2.20.1
737
2.34.1
298
299
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
It prepares ground for the AST2600.
3
* Add TZASC as unimplemented device.
4
- Allow bare metal application to access this (unimplemented) device
5
* Add CSU as unimplemented device.
6
- Allow bare metal application to access this (unimplemented) device
7
* Add various memory segments
8
- OCRAM
9
- OCRAM EPDC
10
- OCRAM PXP
11
- OCRAM S
12
- ROM
13
- CAAM
4
14
5
Signed-off-by: Cédric Le Goater <clg@kaod.org>
15
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
6
Reviewed-by: Joel Stanley <joel@jms.id.au>
16
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Message-id: 20190925143248.10000-18-clg@kaod.org
17
Message-id: f887a3483996ba06d40bd62ffdfb0ecf68621987.1692964892.git.jcd@tribudubois.net
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
19
---
10
include/hw/arm/aspeed_soc.h | 9 +--
20
include/hw/arm/fsl-imx7.h | 7 +++++
11
hw/arm/aspeed.c | 4 +-
21
hw/arm/fsl-imx7.c | 63 +++++++++++++++++++++++++++++++++++++++
12
hw/arm/aspeed_soc.c | 148 +++++++++++++++++++-----------------
22
2 files changed, 70 insertions(+)
13
3 files changed, 84 insertions(+), 77 deletions(-)
14
23
15
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
24
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
16
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/arm/aspeed_soc.h
26
--- a/include/hw/arm/fsl-imx7.h
18
+++ b/include/hw/arm/aspeed_soc.h
27
+++ b/include/hw/arm/fsl-imx7.h
19
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState {
28
@@ -XXX,XX +XXX,XX @@ struct FslIMX7State {
20
#define TYPE_ASPEED_SOC "aspeed-soc"
29
IMX7GPRState gpr;
21
#define ASPEED_SOC(obj) OBJECT_CHECK(AspeedSoCState, (obj), TYPE_ASPEED_SOC)
30
ChipideaState usb[FSL_IMX7_NUM_USBS];
22
31
DesignwarePCIEHost pcie;
23
-typedef struct AspeedSoCInfo {
32
+ MemoryRegion rom;
24
+typedef struct AspeedSoCClass {
33
+ MemoryRegion caam;
25
+ DeviceClass parent_class;
34
+ MemoryRegion ocram;
35
+ MemoryRegion ocram_epdc;
36
+ MemoryRegion ocram_pxp;
37
+ MemoryRegion ocram_s;
26
+
38
+
27
const char *name;
39
uint32_t phy_num[FSL_IMX7_NUM_ETHS];
28
const char *cpu_type;
40
bool phy_connected[FSL_IMX7_NUM_ETHS];
29
uint32_t silicon_rev;
41
};
30
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCInfo {
42
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
31
const int *irqmap;
32
const hwaddr *memmap;
33
uint32_t num_cpus;
34
-} AspeedSoCInfo;
35
-
36
-typedef struct AspeedSoCClass {
37
- DeviceClass parent_class;
38
- AspeedSoCInfo *info;
39
} AspeedSoCClass;
40
41
#define ASPEED_SOC_CLASS(klass) \
42
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
43
index XXXXXXX..XXXXXXX 100644
43
index XXXXXXX..XXXXXXX 100644
44
--- a/hw/arm/aspeed.c
44
--- a/hw/arm/fsl-imx7.c
45
+++ b/hw/arm/aspeed.c
45
+++ b/hw/arm/fsl-imx7.c
46
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
46
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
47
memory_region_allocate_system_memory(&bmc->ram, NULL, "ram", ram_size);
47
create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR,
48
memory_region_add_subregion(&bmc->ram_container, 0, &bmc->ram);
48
FSL_IMX7_PCIE_PHY_SIZE);
49
memory_region_add_subregion(get_system_memory(),
49
50
- sc->info->memmap[ASPEED_SDRAM],
50
+ /*
51
+ sc->memmap[ASPEED_SDRAM],
51
+ * CSU
52
&bmc->ram_container);
52
+ */
53
53
+ create_unimplemented_device("csu", FSL_IMX7_CSU_ADDR,
54
max_ram_size = object_property_get_uint(OBJECT(&bmc->soc), "max-ram-size",
54
+ FSL_IMX7_CSU_SIZE);
55
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
55
+
56
}
56
+ /*
57
57
+ * TZASC
58
aspeed_board_binfo.ram_size = ram_size;
58
+ */
59
- aspeed_board_binfo.loader_start = sc->info->memmap[ASPEED_SDRAM];
59
+ create_unimplemented_device("tzasc", FSL_IMX7_TZASC_ADDR,
60
+ aspeed_board_binfo.loader_start = sc->memmap[ASPEED_SDRAM];
60
+ FSL_IMX7_TZASC_SIZE);
61
aspeed_board_binfo.nb_cpus = bmc->soc.num_cpus;
61
+
62
62
+ /*
63
if (cfg->i2c_init) {
63
+ * OCRAM memory
64
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
64
+ */
65
index XXXXXXX..XXXXXXX 100644
65
+ memory_region_init_ram(&s->ocram, NULL, "imx7.ocram",
66
--- a/hw/arm/aspeed_soc.c
66
+ FSL_IMX7_OCRAM_MEM_SIZE,
67
+++ b/hw/arm/aspeed_soc.c
67
+ &error_abort);
68
@@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2400_irqmap[] = {
68
+ memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_MEM_ADDR,
69
69
+ &s->ocram);
70
#define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap
70
+
71
71
+ /*
72
-static const AspeedSoCInfo aspeed_socs[] = {
72
+ * OCRAM EPDC memory
73
- {
73
+ */
74
- .name = "ast2400-a1",
74
+ memory_region_init_ram(&s->ocram_epdc, NULL, "imx7.ocram_epdc",
75
- .cpu_type = ARM_CPU_TYPE_NAME("arm926"),
75
+ FSL_IMX7_OCRAM_EPDC_SIZE,
76
- .silicon_rev = AST2400_A1_SILICON_REV,
76
+ &error_abort);
77
- .sram_size = 0x8000,
77
+ memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_EPDC_ADDR,
78
- .spis_num = 1,
78
+ &s->ocram_epdc);
79
- .wdts_num = 2,
79
+
80
- .irqmap = aspeed_soc_ast2400_irqmap,
80
+ /*
81
- .memmap = aspeed_soc_ast2400_memmap,
81
+ * OCRAM PXP memory
82
- .num_cpus = 1,
82
+ */
83
- }, {
83
+ memory_region_init_ram(&s->ocram_pxp, NULL, "imx7.ocram_pxp",
84
- .name = "ast2500-a1",
84
+ FSL_IMX7_OCRAM_PXP_SIZE,
85
- .cpu_type = ARM_CPU_TYPE_NAME("arm1176"),
85
+ &error_abort);
86
- .silicon_rev = AST2500_A1_SILICON_REV,
86
+ memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_PXP_ADDR,
87
- .sram_size = 0x9000,
87
+ &s->ocram_pxp);
88
- .spis_num = 2,
88
+
89
- .wdts_num = 3,
89
+ /*
90
- .irqmap = aspeed_soc_ast2500_irqmap,
90
+ * OCRAM_S memory
91
- .memmap = aspeed_soc_ast2500_memmap,
91
+ */
92
- .num_cpus = 1,
92
+ memory_region_init_ram(&s->ocram_s, NULL, "imx7.ocram_s",
93
- },
93
+ FSL_IMX7_OCRAM_S_SIZE,
94
-};
94
+ &error_abort);
95
-
95
+ memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_S_ADDR,
96
static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
96
+ &s->ocram_s);
97
{
97
+
98
AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
98
+ /*
99
99
+ * ROM memory
100
- return qdev_get_gpio_in(DEVICE(&s->vic), sc->info->irqmap[ctrl]);
100
+ */
101
+ return qdev_get_gpio_in(DEVICE(&s->vic), sc->irqmap[ctrl]);
101
+ memory_region_init_rom(&s->rom, OBJECT(dev), "imx7.rom",
102
+ FSL_IMX7_ROM_SIZE, &error_abort);
103
+ memory_region_add_subregion(get_system_memory(), FSL_IMX7_ROM_ADDR,
104
+ &s->rom);
105
+
106
+ /*
107
+ * CAAM memory
108
+ */
109
+ memory_region_init_rom(&s->caam, OBJECT(dev), "imx7.caam",
110
+ FSL_IMX7_CAAM_MEM_SIZE, &error_abort);
111
+ memory_region_add_subregion(get_system_memory(), FSL_IMX7_CAAM_MEM_ADDR,
112
+ &s->caam);
102
}
113
}
103
114
104
static void aspeed_soc_init(Object *obj)
115
static Property fsl_imx7_properties[] = {
105
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
106
char socname[8];
107
char typename[64];
108
109
- if (sscanf(sc->info->name, "%7s", socname) != 1) {
110
+ if (sscanf(sc->name, "%7s", socname) != 1) {
111
g_assert_not_reached();
112
}
113
114
- for (i = 0; i < sc->info->num_cpus; i++) {
115
+ for (i = 0; i < sc->num_cpus; i++) {
116
object_initialize_child(obj, "cpu[*]", OBJECT(&s->cpu[i]),
117
- sizeof(s->cpu[i]), sc->info->cpu_type,
118
+ sizeof(s->cpu[i]), sc->cpu_type,
119
&error_abort, NULL);
120
}
121
122
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
123
sysbus_init_child_obj(obj, "scu", OBJECT(&s->scu), sizeof(s->scu),
124
typename);
125
qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
126
- sc->info->silicon_rev);
127
+ sc->silicon_rev);
128
object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
129
"hw-strap1", &error_abort);
130
object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
131
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
132
object_property_add_alias(obj, "dram", OBJECT(&s->fmc), "dram",
133
&error_abort);
134
135
- for (i = 0; i < sc->info->spis_num; i++) {
136
+ for (i = 0; i < sc->spis_num; i++) {
137
snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
138
sysbus_init_child_obj(obj, "spi[*]", OBJECT(&s->spi[i]),
139
sizeof(s->spi[i]), typename);
140
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
141
object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc),
142
"max-ram-size", &error_abort);
143
144
- for (i = 0; i < sc->info->wdts_num; i++) {
145
+ for (i = 0; i < sc->wdts_num; i++) {
146
snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
147
sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]),
148
sizeof(s->wdt[i]), typename);
149
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
150
Error *err = NULL, *local_err = NULL;
151
152
/* IO space */
153
- create_unimplemented_device("aspeed_soc.io", sc->info->memmap[ASPEED_IOMEM],
154
+ create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM],
155
ASPEED_SOC_IOMEM_SIZE);
156
157
- if (s->num_cpus > sc->info->num_cpus) {
158
+ if (s->num_cpus > sc->num_cpus) {
159
warn_report("%s: invalid number of CPUs %d, using default %d",
160
- sc->info->name, s->num_cpus, sc->info->num_cpus);
161
- s->num_cpus = sc->info->num_cpus;
162
+ sc->name, s->num_cpus, sc->num_cpus);
163
+ s->num_cpus = sc->num_cpus;
164
}
165
166
/* CPU */
167
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
168
169
/* SRAM */
170
memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram",
171
- sc->info->sram_size, &err);
172
+ sc->sram_size, &err);
173
if (err) {
174
error_propagate(errp, err);
175
return;
176
}
177
memory_region_add_subregion(get_system_memory(),
178
- sc->info->memmap[ASPEED_SRAM], &s->sram);
179
+ sc->memmap[ASPEED_SRAM], &s->sram);
180
181
/* SCU */
182
object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
183
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
184
error_propagate(errp, err);
185
return;
186
}
187
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->info->memmap[ASPEED_SCU]);
188
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_SCU]);
189
190
/* VIC */
191
object_property_set_bool(OBJECT(&s->vic), true, "realized", &err);
192
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
193
error_propagate(errp, err);
194
return;
195
}
196
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, sc->info->memmap[ASPEED_VIC]);
197
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, sc->memmap[ASPEED_VIC]);
198
sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0,
199
qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
200
sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1,
201
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
202
error_propagate(errp, err);
203
return;
204
}
205
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->info->memmap[ASPEED_RTC]);
206
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_RTC]);
207
sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
208
aspeed_soc_get_irq(s, ASPEED_RTC));
209
210
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
211
return;
212
}
213
sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0,
214
- sc->info->memmap[ASPEED_TIMER1]);
215
+ sc->memmap[ASPEED_TIMER1]);
216
for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
217
qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i);
218
sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
219
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
220
/* UART - attach an 8250 to the IO space as our UART5 */
221
if (serial_hd(0)) {
222
qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5);
223
- serial_mm_init(get_system_memory(), sc->info->memmap[ASPEED_UART5], 2,
224
+ serial_mm_init(get_system_memory(), sc->memmap[ASPEED_UART5], 2,
225
uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN);
226
}
227
228
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
229
error_propagate(errp, err);
230
return;
231
}
232
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->info->memmap[ASPEED_I2C]);
233
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_I2C]);
234
sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
235
aspeed_soc_get_irq(s, ASPEED_I2C));
236
237
/* FMC, The number of CS is set at the board level */
238
- object_property_set_int(OBJECT(&s->fmc), sc->info->memmap[ASPEED_SDRAM],
239
+ object_property_set_int(OBJECT(&s->fmc), sc->memmap[ASPEED_SDRAM],
240
"sdram-base", &err);
241
if (err) {
242
error_propagate(errp, err);
243
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
244
error_propagate(errp, err);
245
return;
246
}
247
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->info->memmap[ASPEED_FMC]);
248
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_FMC]);
249
sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
250
s->fmc.ctrl->flash_window_base);
251
sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
252
aspeed_soc_get_irq(s, ASPEED_FMC));
253
254
/* SPI */
255
- for (i = 0; i < sc->info->spis_num; i++) {
256
+ for (i = 0; i < sc->spis_num; i++) {
257
object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err);
258
object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
259
&local_err);
260
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
261
return;
262
}
263
sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
264
- sc->info->memmap[ASPEED_SPI1 + i]);
265
+ sc->memmap[ASPEED_SPI1 + i]);
266
sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
267
s->spi[i].ctrl->flash_window_base);
268
}
269
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
270
error_propagate(errp, err);
271
return;
272
}
273
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->info->memmap[ASPEED_SDMC]);
274
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_SDMC]);
275
276
/* Watch dog */
277
- for (i = 0; i < sc->info->wdts_num; i++) {
278
+ for (i = 0; i < sc->wdts_num; i++) {
279
AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
280
281
object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err);
282
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
283
return;
284
}
285
sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
286
- sc->info->memmap[ASPEED_WDT] + i * awc->offset);
287
+ sc->memmap[ASPEED_WDT] + i * awc->offset);
288
}
289
290
/* Net */
291
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
292
return;
293
}
294
sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
295
- sc->info->memmap[ASPEED_ETH1 + i]);
296
+ sc->memmap[ASPEED_ETH1 + i]);
297
sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
298
aspeed_soc_get_irq(s, ASPEED_ETH1 + i));
299
}
300
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
301
return;
302
}
303
sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0,
304
- sc->info->memmap[ASPEED_XDMA]);
305
+ sc->memmap[ASPEED_XDMA]);
306
sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
307
aspeed_soc_get_irq(s, ASPEED_XDMA));
308
309
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
310
error_propagate(errp, err);
311
return;
312
}
313
- sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->info->memmap[ASPEED_GPIO]);
314
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_GPIO]);
315
sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
316
aspeed_soc_get_irq(s, ASPEED_GPIO));
317
318
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
319
return;
320
}
321
sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0,
322
- sc->info->memmap[ASPEED_SDHCI]);
323
+ sc->memmap[ASPEED_SDHCI]);
324
sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
325
aspeed_soc_get_irq(s, ASPEED_SDHCI));
326
}
327
@@ -XXX,XX +XXX,XX @@ static Property aspeed_soc_properties[] = {
328
static void aspeed_soc_class_init(ObjectClass *oc, void *data)
329
{
330
DeviceClass *dc = DEVICE_CLASS(oc);
331
- AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
332
333
- sc->info = (AspeedSoCInfo *) data;
334
dc->realize = aspeed_soc_realize;
335
/* Reason: Uses serial_hds and nd_table in realize() directly */
336
dc->user_creatable = false;
337
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_class_init(ObjectClass *oc, void *data)
338
static const TypeInfo aspeed_soc_type_info = {
339
.name = TYPE_ASPEED_SOC,
340
.parent = TYPE_DEVICE,
341
- .instance_init = aspeed_soc_init,
342
.instance_size = sizeof(AspeedSoCState),
343
.class_size = sizeof(AspeedSoCClass),
344
+ .class_init = aspeed_soc_class_init,
345
.abstract = true,
346
};
347
348
-static void aspeed_soc_register_types(void)
349
+static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
350
{
351
- int i;
352
+ AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
353
354
- type_register_static(&aspeed_soc_type_info);
355
- for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) {
356
- TypeInfo ti = {
357
- .name = aspeed_socs[i].name,
358
- .parent = TYPE_ASPEED_SOC,
359
- .class_init = aspeed_soc_class_init,
360
- .class_data = (void *) &aspeed_socs[i],
361
- };
362
- type_register(&ti);
363
- }
364
+ sc->name = "ast2400-a1";
365
+ sc->cpu_type = ARM_CPU_TYPE_NAME("arm926");
366
+ sc->silicon_rev = AST2400_A1_SILICON_REV;
367
+ sc->sram_size = 0x8000;
368
+ sc->spis_num = 1;
369
+ sc->wdts_num = 2;
370
+ sc->irqmap = aspeed_soc_ast2400_irqmap;
371
+ sc->memmap = aspeed_soc_ast2400_memmap;
372
+ sc->num_cpus = 1;
373
}
374
375
+static const TypeInfo aspeed_soc_ast2400_type_info = {
376
+ .name = "ast2400-a1",
377
+ .parent = TYPE_ASPEED_SOC,
378
+ .instance_init = aspeed_soc_init,
379
+ .instance_size = sizeof(AspeedSoCState),
380
+ .class_init = aspeed_soc_ast2400_class_init,
381
+};
382
+
383
+static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
384
+{
385
+ AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
386
+
387
+ sc->name = "ast2500-a1";
388
+ sc->cpu_type = ARM_CPU_TYPE_NAME("arm1176");
389
+ sc->silicon_rev = AST2500_A1_SILICON_REV;
390
+ sc->sram_size = 0x9000;
391
+ sc->spis_num = 2;
392
+ sc->wdts_num = 3;
393
+ sc->irqmap = aspeed_soc_ast2500_irqmap;
394
+ sc->memmap = aspeed_soc_ast2500_memmap;
395
+ sc->num_cpus = 1;
396
+}
397
+
398
+static const TypeInfo aspeed_soc_ast2500_type_info = {
399
+ .name = "ast2500-a1",
400
+ .parent = TYPE_ASPEED_SOC,
401
+ .instance_init = aspeed_soc_init,
402
+ .instance_size = sizeof(AspeedSoCState),
403
+ .class_init = aspeed_soc_ast2500_class_init,
404
+};
405
+static void aspeed_soc_register_types(void)
406
+{
407
+ type_register_static(&aspeed_soc_type_info);
408
+ type_register_static(&aspeed_soc_ast2400_type_info);
409
+ type_register_static(&aspeed_soc_ast2500_type_info);
410
+};
411
+
412
type_init(aspeed_soc_register_types)
413
--
116
--
414
2.20.1
117
2.34.1
415
118
416
119
diff view generated by jsdifflib
1
From: Eddie James <eajames@linux.ibm.com>
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
2
3
The Aspeed SOCs have two SD/MMC controllers. Add a device that
3
The SRC device is normally used to start the secondary CPU.
4
encapsulates both of these controllers and models the Aspeed-specific
4
5
registers and behavior.
5
When running Linux directly, QEMU is emulating a PSCI interface that UBOOT
6
6
is installing at boot time and therefore the fact that the SRC device is
7
Tested by reading from mmcblk0 in Linux:
7
unimplemented is hidden as Qemu respond directly to PSCI requets without
8
qemu-system-arm -machine romulus-bmc -nographic \
8
using the SRC device.
9
-drive file=flash-romulus,format=raw,if=mtd \
9
10
-device sd-card,drive=sd0 -drive file=_tmp/kernel,format=raw,if=sd,id=sd0
10
But if you try to run a more bare metal application (maybe uboot itself),
11
11
then it is not possible to start the secondary CPU as the SRC is an
12
Signed-off-by: Eddie James <eajames@linux.ibm.com>
12
unimplemented device.
13
Reviewed-by: Cédric Le Goater <clg@kaod.org>
13
14
Reviewed-by: Joel Stanley <joel@jms.id.au>
14
This patch adds the ability to start the secondary CPU through the SRC
15
Signed-off-by: Cédric Le Goater <clg@kaod.org>
15
device so that you can use this feature in bare metal applications.
16
Message-id: 20190925143248.10000-3-clg@kaod.org
16
17
[clg: - changed the controller MMIO window size to 0x1000
17
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
18
- moved the MMIO mapping of the SDHCI slots at the SoC level
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
- merged code to add SD drives on the SD buses at the machine level ]
19
Message-id: ce9a0162defd2acee5dc7f8a674743de0cded569.1692964892.git.jcd@tribudubois.net
20
Signed-off-by: Cédric Le Goater <clg@kaod.org>
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
---
21
---
23
hw/sd/Makefile.objs | 1 +
22
include/hw/arm/fsl-imx7.h | 3 +-
24
include/hw/arm/aspeed_soc.h | 3 +
23
include/hw/misc/imx7_src.h | 66 +++++++++
25
include/hw/sd/aspeed_sdhci.h | 34 ++++++
24
hw/arm/fsl-imx7.c | 8 +-
26
hw/arm/aspeed.c | 15 ++-
25
hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++++++
27
hw/arm/aspeed_soc.c | 23 ++++
26
hw/misc/meson.build | 1 +
28
hw/sd/aspeed_sdhci.c | 198 +++++++++++++++++++++++++++++++++++
27
hw/misc/trace-events | 4 +
29
6 files changed, 273 insertions(+), 1 deletion(-)
28
6 files changed, 356 insertions(+), 2 deletions(-)
30
create mode 100644 include/hw/sd/aspeed_sdhci.h
29
create mode 100644 include/hw/misc/imx7_src.h
31
create mode 100644 hw/sd/aspeed_sdhci.c
30
create mode 100644 hw/misc/imx7_src.c
32
31
33
diff --git a/hw/sd/Makefile.objs b/hw/sd/Makefile.objs
32
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
34
index XXXXXXX..XXXXXXX 100644
33
index XXXXXXX..XXXXXXX 100644
35
--- a/hw/sd/Makefile.objs
34
--- a/include/hw/arm/fsl-imx7.h
36
+++ b/hw/sd/Makefile.objs
35
+++ b/include/hw/arm/fsl-imx7.h
37
@@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MILKYMIST) += milkymist-memcard.o
38
obj-$(CONFIG_OMAP) += omap_mmc.o
39
obj-$(CONFIG_PXA2XX) += pxa2xx_mmci.o
40
obj-$(CONFIG_RASPI) += bcm2835_sdhost.o
41
+obj-$(CONFIG_ASPEED_SOC) += aspeed_sdhci.o
42
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
43
index XXXXXXX..XXXXXXX 100644
44
--- a/include/hw/arm/aspeed_soc.h
45
+++ b/include/hw/arm/aspeed_soc.h
46
@@ -XXX,XX +XXX,XX @@
36
@@ -XXX,XX +XXX,XX @@
47
#include "hw/net/ftgmac100.h"
37
#include "hw/misc/imx7_ccm.h"
48
#include "target/arm/cpu.h"
38
#include "hw/misc/imx7_snvs.h"
49
#include "hw/gpio/aspeed_gpio.h"
39
#include "hw/misc/imx7_gpr.h"
50
+#include "hw/sd/aspeed_sdhci.h"
40
+#include "hw/misc/imx7_src.h"
51
41
#include "hw/watchdog/wdt_imx2.h"
52
#define ASPEED_SPIS_NUM 2
42
#include "hw/gpio/imx_gpio.h"
53
#define ASPEED_WDTS_NUM 3
43
#include "hw/char/imx_serial.h"
54
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState {
44
@@ -XXX,XX +XXX,XX @@ struct FslIMX7State {
55
AspeedWDTState wdt[ASPEED_WDTS_NUM];
45
IMX7CCMState ccm;
56
FTGMAC100State ftgmac100[ASPEED_MACS_NUM];
46
IMX7AnalogState analog;
57
AspeedGPIOState gpio;
47
IMX7SNVSState snvs;
58
+ AspeedSDHCIState sdhci;
48
+ IMX7SRCState src;
59
} AspeedSoCState;
49
IMXGPCv2State gpcv2;
60
50
IMXSPIState spi[FSL_IMX7_NUM_ECSPIS];
61
#define TYPE_ASPEED_SOC "aspeed-soc"
51
IMXI2CState i2c[FSL_IMX7_NUM_I2CS];
62
@@ -XXX,XX +XXX,XX @@ enum {
52
@@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap {
63
ASPEED_SCU,
53
FSL_IMX7_GPC_ADDR = 0x303A0000,
64
ASPEED_ADC,
54
65
ASPEED_SRAM,
55
FSL_IMX7_SRC_ADDR = 0x30390000,
66
+ ASPEED_SDHCI,
56
- FSL_IMX7_SRC_SIZE = (4 * KiB),
67
ASPEED_GPIO,
57
68
ASPEED_RTC,
58
FSL_IMX7_CCM_ADDR = 0x30380000,
69
ASPEED_TIMER1,
59
70
diff --git a/include/hw/sd/aspeed_sdhci.h b/include/hw/sd/aspeed_sdhci.h
60
diff --git a/include/hw/misc/imx7_src.h b/include/hw/misc/imx7_src.h
71
new file mode 100644
61
new file mode 100644
72
index XXXXXXX..XXXXXXX
62
index XXXXXXX..XXXXXXX
73
--- /dev/null
63
--- /dev/null
74
+++ b/include/hw/sd/aspeed_sdhci.h
64
+++ b/include/hw/misc/imx7_src.h
75
@@ -XXX,XX +XXX,XX @@
65
@@ -XXX,XX +XXX,XX @@
76
+/*
66
+/*
77
+ * Aspeed SD Host Controller
67
+ * IMX7 System Reset Controller
78
+ * Eddie James <eajames@linux.ibm.com>
79
+ *
68
+ *
80
+ * Copyright (C) 2019 IBM Corp
69
+ * Copyright (C) 2023 Jean-Christophe Dubois <jcd@tribudubois.net>
81
+ * SPDX-License-Identifer: GPL-2.0-or-later
70
+ *
71
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
72
+ * See the COPYING file in the top-level directory.
82
+ */
73
+ */
83
+
74
+
84
+#ifndef ASPEED_SDHCI_H
75
+#ifndef IMX7_SRC_H
85
+#define ASPEED_SDHCI_H
76
+#define IMX7_SRC_H
86
+
77
+
87
+#include "hw/sd/sdhci.h"
78
+#include "hw/sysbus.h"
88
+
79
+#include "qemu/bitops.h"
89
+#define TYPE_ASPEED_SDHCI "aspeed.sdhci"
80
+#include "qom/object.h"
90
+#define ASPEED_SDHCI(obj) OBJECT_CHECK(AspeedSDHCIState, (obj), \
81
+
91
+ TYPE_ASPEED_SDHCI)
82
+#define SRC_SCR 0
92
+
83
+#define SRC_A7RCR0 1
93
+#define ASPEED_SDHCI_CAPABILITIES 0x01E80080
84
+#define SRC_A7RCR1 2
94
+#define ASPEED_SDHCI_NUM_SLOTS 2
85
+#define SRC_M4RCR 3
95
+#define ASPEED_SDHCI_NUM_REGS (ASPEED_SDHCI_REG_SIZE / sizeof(uint32_t))
86
+#define SRC_ERCR 5
96
+#define ASPEED_SDHCI_REG_SIZE 0x100
87
+#define SRC_HSICPHY_RCR 7
97
+
88
+#define SRC_USBOPHY1_RCR 8
98
+typedef struct AspeedSDHCIState {
89
+#define SRC_USBOPHY2_RCR 9
99
+ SysBusDevice parent;
90
+#define SRC_MPIPHY_RCR 10
100
+
91
+#define SRC_PCIEPHY_RCR 11
101
+ SDHCIState slots[ASPEED_SDHCI_NUM_SLOTS];
92
+#define SRC_SBMR1 22
102
+
93
+#define SRC_SRSR 23
94
+#define SRC_SISR 26
95
+#define SRC_SIMR 27
96
+#define SRC_SBMR2 28
97
+#define SRC_GPR1 29
98
+#define SRC_GPR2 30
99
+#define SRC_GPR3 31
100
+#define SRC_GPR4 32
101
+#define SRC_GPR5 33
102
+#define SRC_GPR6 34
103
+#define SRC_GPR7 35
104
+#define SRC_GPR8 36
105
+#define SRC_GPR9 37
106
+#define SRC_GPR10 38
107
+#define SRC_MAX 39
108
+
109
+/* SRC_A7SCR1 */
110
+#define R_CORE1_ENABLE_SHIFT 1
111
+#define R_CORE1_ENABLE_LENGTH 1
112
+/* SRC_A7SCR0 */
113
+#define R_CORE1_RST_SHIFT 5
114
+#define R_CORE1_RST_LENGTH 1
115
+#define R_CORE0_RST_SHIFT 4
116
+#define R_CORE0_RST_LENGTH 1
117
+
118
+#define TYPE_IMX7_SRC "imx7.src"
119
+OBJECT_DECLARE_SIMPLE_TYPE(IMX7SRCState, IMX7_SRC)
120
+
121
+struct IMX7SRCState {
122
+ /* <private> */
123
+ SysBusDevice parent_obj;
124
+
125
+ /* <public> */
103
+ MemoryRegion iomem;
126
+ MemoryRegion iomem;
104
+ qemu_irq irq;
127
+
105
+
128
+ uint32_t regs[SRC_MAX];
106
+ uint32_t regs[ASPEED_SDHCI_NUM_REGS];
129
+};
107
+} AspeedSDHCIState;
130
+
108
+
131
+#endif /* IMX7_SRC_H */
109
+#endif /* ASPEED_SDHCI_H */
132
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
110
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
111
index XXXXXXX..XXXXXXX 100644
133
index XXXXXXX..XXXXXXX 100644
112
--- a/hw/arm/aspeed.c
134
--- a/hw/arm/fsl-imx7.c
113
+++ b/hw/arm/aspeed.c
135
+++ b/hw/arm/fsl-imx7.c
114
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
136
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj)
115
AspeedSoCClass *sc;
137
*/
116
DriveInfo *drive0 = drive_get(IF_MTD, 0, 0);
138
object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2);
117
ram_addr_t max_ram_size;
139
118
+ int i;
140
+ /*
119
141
+ * SRC
120
bmc = g_new0(AspeedBoardState, 1);
142
+ */
121
143
+ object_initialize_child(obj, "src", &s->src, TYPE_IMX7_SRC);
122
@@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine,
144
+
123
cfg->i2c_init(bmc);
145
/*
124
}
146
* ECSPIs
125
147
*/
126
+ for (i = 0; i < ARRAY_SIZE(bmc->soc.sdhci.slots); i++) {
148
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
127
+ SDHCIState *sdhci = &bmc->soc.sdhci.slots[i];
149
/*
128
+ DriveInfo *dinfo = drive_get_next(IF_SD);
150
* SRC
129
+ BlockBackend *blk;
151
*/
130
+ DeviceState *card;
152
- create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE);
131
+
153
+ sysbus_realize(SYS_BUS_DEVICE(&s->src), &error_abort);
132
+ blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL;
154
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX7_SRC_ADDR);
133
+ card = qdev_create(qdev_get_child_bus(DEVICE(sdhci), "sd-bus"),
155
134
+ TYPE_SD_CARD);
156
/*
135
+ qdev_prop_set_drive(card, "drive", blk, &error_fatal);
157
* Watchdogs
136
+ object_property_set_bool(OBJECT(card), true, "realized", &error_fatal);
158
diff --git a/hw/misc/imx7_src.c b/hw/misc/imx7_src.c
137
+ }
138
+
139
arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo);
140
}
141
142
@@ -XXX,XX +XXX,XX @@ static void aspeed_machine_class_init(ObjectClass *oc, void *data)
143
mc->desc = board->desc;
144
mc->init = aspeed_machine_init;
145
mc->max_cpus = ASPEED_CPUS_NUM;
146
- mc->no_sdcard = 1;
147
mc->no_floppy = 1;
148
mc->no_cdrom = 1;
149
mc->no_parallel = 1;
150
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
151
index XXXXXXX..XXXXXXX 100644
152
--- a/hw/arm/aspeed_soc.c
153
+++ b/hw/arm/aspeed_soc.c
154
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2400_memmap[] = {
155
[ASPEED_XDMA] = 0x1E6E7000,
156
[ASPEED_ADC] = 0x1E6E9000,
157
[ASPEED_SRAM] = 0x1E720000,
158
+ [ASPEED_SDHCI] = 0x1E740000,
159
[ASPEED_GPIO] = 0x1E780000,
160
[ASPEED_RTC] = 0x1E781000,
161
[ASPEED_TIMER1] = 0x1E782000,
162
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2500_memmap[] = {
163
[ASPEED_XDMA] = 0x1E6E7000,
164
[ASPEED_ADC] = 0x1E6E9000,
165
[ASPEED_SRAM] = 0x1E720000,
166
+ [ASPEED_SDHCI] = 0x1E740000,
167
[ASPEED_GPIO] = 0x1E780000,
168
[ASPEED_RTC] = 0x1E781000,
169
[ASPEED_TIMER1] = 0x1E782000,
170
@@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2400_irqmap[] = {
171
[ASPEED_ETH1] = 2,
172
[ASPEED_ETH2] = 3,
173
[ASPEED_XDMA] = 6,
174
+ [ASPEED_SDHCI] = 26,
175
};
176
177
#define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap
178
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
179
snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
180
sysbus_init_child_obj(obj, "gpio", OBJECT(&s->gpio), sizeof(s->gpio),
181
typename);
182
+
183
+ sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci),
184
+ TYPE_ASPEED_SDHCI);
185
+
186
+ /* Init sd card slot class here so that they're under the correct parent */
187
+ for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
188
+ sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]),
189
+ sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI);
190
+ }
191
}
192
193
static void aspeed_soc_realize(DeviceState *dev, Error **errp)
194
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
195
sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->info->memmap[ASPEED_GPIO]);
196
sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
197
aspeed_soc_get_irq(s, ASPEED_GPIO));
198
+
199
+ /* SDHCI */
200
+ object_property_set_bool(OBJECT(&s->sdhci), true, "realized", &err);
201
+ if (err) {
202
+ error_propagate(errp, err);
203
+ return;
204
+ }
205
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0,
206
+ sc->info->memmap[ASPEED_SDHCI]);
207
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
208
+ aspeed_soc_get_irq(s, ASPEED_SDHCI));
209
}
210
static Property aspeed_soc_properties[] = {
211
DEFINE_PROP_UINT32("num-cpus", AspeedSoCState, num_cpus, 0),
212
diff --git a/hw/sd/aspeed_sdhci.c b/hw/sd/aspeed_sdhci.c
213
new file mode 100644
159
new file mode 100644
214
index XXXXXXX..XXXXXXX
160
index XXXXXXX..XXXXXXX
215
--- /dev/null
161
--- /dev/null
216
+++ b/hw/sd/aspeed_sdhci.c
162
+++ b/hw/misc/imx7_src.c
217
@@ -XXX,XX +XXX,XX @@
163
@@ -XXX,XX +XXX,XX @@
218
+/*
164
+/*
219
+ * Aspeed SD Host Controller
165
+ * IMX7 System Reset Controller
220
+ * Eddie James <eajames@linux.ibm.com>
221
+ *
166
+ *
222
+ * Copyright (C) 2019 IBM Corp
167
+ * Copyright (c) 2023 Jean-Christophe Dubois <jcd@tribudubois.net>
223
+ * SPDX-License-Identifer: GPL-2.0-or-later
168
+ *
169
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
170
+ * See the COPYING file in the top-level directory.
171
+ *
224
+ */
172
+ */
225
+
173
+
226
+#include "qemu/osdep.h"
174
+#include "qemu/osdep.h"
175
+#include "hw/misc/imx7_src.h"
176
+#include "migration/vmstate.h"
177
+#include "qemu/bitops.h"
227
+#include "qemu/log.h"
178
+#include "qemu/log.h"
228
+#include "qemu/error-report.h"
179
+#include "qemu/main-loop.h"
229
+#include "hw/sd/aspeed_sdhci.h"
180
+#include "qemu/module.h"
230
+#include "qapi/error.h"
181
+#include "target/arm/arm-powerctl.h"
231
+#include "hw/irq.h"
182
+#include "hw/core/cpu.h"
232
+#include "migration/vmstate.h"
183
+#include "hw/registerfields.h"
233
+
184
+
234
+#define ASPEED_SDHCI_INFO 0x00
185
+#include "trace.h"
235
+#define ASPEED_SDHCI_INFO_RESET 0x00030000
186
+
236
+#define ASPEED_SDHCI_DEBOUNCE 0x04
187
+static const char *imx7_src_reg_name(uint32_t reg)
237
+#define ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005
188
+{
238
+#define ASPEED_SDHCI_BUS 0x08
189
+ static char unknown[20];
239
+#define ASPEED_SDHCI_SDIO_140 0x10
190
+
240
+#define ASPEED_SDHCI_SDIO_148 0x18
191
+ switch (reg) {
241
+#define ASPEED_SDHCI_SDIO_240 0x20
192
+ case SRC_SCR:
242
+#define ASPEED_SDHCI_SDIO_248 0x28
193
+ return "SRC_SCR";
243
+#define ASPEED_SDHCI_WP_POL 0xec
194
+ case SRC_A7RCR0:
244
+#define ASPEED_SDHCI_CARD_DET 0xf0
195
+ return "SRC_A7RCR0";
245
+#define ASPEED_SDHCI_IRQ_STAT 0xfc
196
+ case SRC_A7RCR1:
246
+
197
+ return "SRC_A7RCR1";
247
+#define TO_REG(addr) ((addr) / sizeof(uint32_t))
198
+ case SRC_M4RCR:
248
+
199
+ return "SRC_M4RCR";
249
+static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
200
+ case SRC_ERCR:
250
+{
201
+ return "SRC_ERCR";
251
+ uint32_t val = 0;
202
+ case SRC_HSICPHY_RCR:
252
+ AspeedSDHCIState *sdhci = opaque;
203
+ return "SRC_HSICPHY_RCR";
253
+
204
+ case SRC_USBOPHY1_RCR:
254
+ switch (addr) {
205
+ return "SRC_USBOPHY1_RCR";
255
+ case ASPEED_SDHCI_SDIO_140:
206
+ case SRC_USBOPHY2_RCR:
256
+ val = (uint32_t)sdhci->slots[0].capareg;
207
+ return "SRC_USBOPHY2_RCR";
208
+ case SRC_PCIEPHY_RCR:
209
+ return "SRC_PCIEPHY_RCR";
210
+ case SRC_SBMR1:
211
+ return "SRC_SBMR1";
212
+ case SRC_SRSR:
213
+ return "SRC_SRSR";
214
+ case SRC_SISR:
215
+ return "SRC_SISR";
216
+ case SRC_SIMR:
217
+ return "SRC_SIMR";
218
+ case SRC_SBMR2:
219
+ return "SRC_SBMR2";
220
+ case SRC_GPR1:
221
+ return "SRC_GPR1";
222
+ case SRC_GPR2:
223
+ return "SRC_GPR2";
224
+ case SRC_GPR3:
225
+ return "SRC_GPR3";
226
+ case SRC_GPR4:
227
+ return "SRC_GPR4";
228
+ case SRC_GPR5:
229
+ return "SRC_GPR5";
230
+ case SRC_GPR6:
231
+ return "SRC_GPR6";
232
+ case SRC_GPR7:
233
+ return "SRC_GPR7";
234
+ case SRC_GPR8:
235
+ return "SRC_GPR8";
236
+ case SRC_GPR9:
237
+ return "SRC_GPR9";
238
+ case SRC_GPR10:
239
+ return "SRC_GPR10";
240
+ default:
241
+ sprintf(unknown, "%u ?", reg);
242
+ return unknown;
243
+ }
244
+}
245
+
246
+static const VMStateDescription vmstate_imx7_src = {
247
+ .name = TYPE_IMX7_SRC,
248
+ .version_id = 1,
249
+ .minimum_version_id = 1,
250
+ .fields = (VMStateField[]) {
251
+ VMSTATE_UINT32_ARRAY(regs, IMX7SRCState, SRC_MAX),
252
+ VMSTATE_END_OF_LIST()
253
+ },
254
+};
255
+
256
+static void imx7_src_reset(DeviceState *dev)
257
+{
258
+ IMX7SRCState *s = IMX7_SRC(dev);
259
+
260
+ memset(s->regs, 0, sizeof(s->regs));
261
+
262
+ /* Set reset values */
263
+ s->regs[SRC_SCR] = 0xA0;
264
+ s->regs[SRC_SRSR] = 0x1;
265
+ s->regs[SRC_SIMR] = 0x1F;
266
+}
267
+
268
+static uint64_t imx7_src_read(void *opaque, hwaddr offset, unsigned size)
269
+{
270
+ uint32_t value = 0;
271
+ IMX7SRCState *s = (IMX7SRCState *)opaque;
272
+ uint32_t index = offset >> 2;
273
+
274
+ if (index < SRC_MAX) {
275
+ value = s->regs[index];
276
+ } else {
277
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
278
+ HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset);
279
+ }
280
+
281
+ trace_imx7_src_read(imx7_src_reg_name(index), value);
282
+
283
+ return value;
284
+}
285
+
286
+
287
+/*
288
+ * The reset is asynchronous so we need to defer clearing the reset
289
+ * bit until the work is completed.
290
+ */
291
+
292
+struct SRCSCRResetInfo {
293
+ IMX7SRCState *s;
294
+ uint32_t reset_bit;
295
+};
296
+
297
+static void imx7_clear_reset_bit(CPUState *cpu, run_on_cpu_data data)
298
+{
299
+ struct SRCSCRResetInfo *ri = data.host_ptr;
300
+ IMX7SRCState *s = ri->s;
301
+
302
+ assert(qemu_mutex_iothread_locked());
303
+
304
+ s->regs[SRC_A7RCR0] = deposit32(s->regs[SRC_A7RCR0], ri->reset_bit, 1, 0);
305
+
306
+ trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]);
307
+
308
+ g_free(ri);
309
+}
310
+
311
+static void imx7_defer_clear_reset_bit(uint32_t cpuid,
312
+ IMX7SRCState *s,
313
+ uint32_t reset_shift)
314
+{
315
+ struct SRCSCRResetInfo *ri;
316
+ CPUState *cpu = arm_get_cpu_by_id(cpuid);
317
+
318
+ if (!cpu) {
319
+ return;
320
+ }
321
+
322
+ ri = g_new(struct SRCSCRResetInfo, 1);
323
+ ri->s = s;
324
+ ri->reset_bit = reset_shift;
325
+
326
+ async_run_on_cpu(cpu, imx7_clear_reset_bit, RUN_ON_CPU_HOST_PTR(ri));
327
+}
328
+
329
+
330
+static void imx7_src_write(void *opaque, hwaddr offset, uint64_t value,
331
+ unsigned size)
332
+{
333
+ IMX7SRCState *s = (IMX7SRCState *)opaque;
334
+ uint32_t index = offset >> 2;
335
+ long unsigned int change_mask;
336
+ uint32_t current_value = value;
337
+
338
+ if (index >= SRC_MAX) {
339
+ qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
340
+ HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset);
341
+ return;
342
+ }
343
+
344
+ trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]);
345
+
346
+ change_mask = s->regs[index] ^ (uint32_t)current_value;
347
+
348
+ switch (index) {
349
+ case SRC_A7RCR0:
350
+ if (FIELD_EX32(change_mask, CORE0, RST)) {
351
+ arm_reset_cpu(0);
352
+ imx7_defer_clear_reset_bit(0, s, R_CORE0_RST_SHIFT);
353
+ }
354
+ if (FIELD_EX32(change_mask, CORE1, RST)) {
355
+ arm_reset_cpu(1);
356
+ imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT);
357
+ }
358
+ s->regs[index] = current_value;
257
+ break;
359
+ break;
258
+ case ASPEED_SDHCI_SDIO_148:
360
+ case SRC_A7RCR1:
259
+ val = (uint32_t)sdhci->slots[0].maxcurr;
361
+ /*
260
+ break;
362
+ * On real hardware when the system reset controller starts a
261
+ case ASPEED_SDHCI_SDIO_240:
363
+ * secondary CPU it runs through some boot ROM code which reads
262
+ val = (uint32_t)sdhci->slots[1].capareg;
364
+ * the SRC_GPRX registers controlling the start address and branches
263
+ break;
365
+ * to it.
264
+ case ASPEED_SDHCI_SDIO_248:
366
+ * Here we are taking a short cut and branching directly to the
265
+ val = (uint32_t)sdhci->slots[1].maxcurr;
367
+ * requested address (we don't want to run the boot ROM code inside
368
+ * QEMU)
369
+ */
370
+ if (FIELD_EX32(change_mask, CORE1, ENABLE)) {
371
+ if (FIELD_EX32(current_value, CORE1, ENABLE)) {
372
+ /* CORE 1 is brought up */
373
+ arm_set_cpu_on(1, s->regs[SRC_GPR3], s->regs[SRC_GPR4],
374
+ 3, false);
375
+ } else {
376
+ /* CORE 1 is shut down */
377
+ arm_set_cpu_off(1);
378
+ }
379
+ /* We clear the reset bits as the processor changed state */
380
+ imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT);
381
+ clear_bit(R_CORE1_RST_SHIFT, &change_mask);
382
+ }
383
+ s->regs[index] = current_value;
266
+ break;
384
+ break;
267
+ default:
385
+ default:
268
+ if (addr < ASPEED_SDHCI_REG_SIZE) {
386
+ s->regs[index] = current_value;
269
+ val = sdhci->regs[TO_REG(addr)];
387
+ break;
270
+ } else {
271
+ qemu_log_mask(LOG_GUEST_ERROR,
272
+ "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n",
273
+ __func__, addr);
274
+ }
275
+ }
388
+ }
276
+
389
+}
277
+ return (uint64_t)val;
390
+
278
+}
391
+static const struct MemoryRegionOps imx7_src_ops = {
279
+
392
+ .read = imx7_src_read,
280
+static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
393
+ .write = imx7_src_write,
281
+ unsigned int size)
282
+{
283
+ AspeedSDHCIState *sdhci = opaque;
284
+
285
+ switch (addr) {
286
+ case ASPEED_SDHCI_SDIO_140:
287
+ sdhci->slots[0].capareg = (uint64_t)(uint32_t)val;
288
+ break;
289
+ case ASPEED_SDHCI_SDIO_148:
290
+ sdhci->slots[0].maxcurr = (uint64_t)(uint32_t)val;
291
+ break;
292
+ case ASPEED_SDHCI_SDIO_240:
293
+ sdhci->slots[1].capareg = (uint64_t)(uint32_t)val;
294
+ break;
295
+ case ASPEED_SDHCI_SDIO_248:
296
+ sdhci->slots[1].maxcurr = (uint64_t)(uint32_t)val;
297
+ break;
298
+ default:
299
+ if (addr < ASPEED_SDHCI_REG_SIZE) {
300
+ sdhci->regs[TO_REG(addr)] = (uint32_t)val;
301
+ } else {
302
+ qemu_log_mask(LOG_GUEST_ERROR,
303
+ "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n",
304
+ __func__, addr);
305
+ }
306
+ }
307
+}
308
+
309
+static const MemoryRegionOps aspeed_sdhci_ops = {
310
+ .read = aspeed_sdhci_read,
311
+ .write = aspeed_sdhci_write,
312
+ .endianness = DEVICE_NATIVE_ENDIAN,
394
+ .endianness = DEVICE_NATIVE_ENDIAN,
313
+ .valid.min_access_size = 4,
395
+ .valid = {
314
+ .valid.max_access_size = 4,
396
+ /*
315
+};
397
+ * Our device would not work correctly if the guest was doing
316
+
398
+ * unaligned access. This might not be a limitation on the real
317
+static void aspeed_sdhci_set_irq(void *opaque, int n, int level)
399
+ * device but in practice there is no reason for a guest to access
318
+{
400
+ * this device unaligned.
319
+ AspeedSDHCIState *sdhci = opaque;
401
+ */
320
+
402
+ .min_access_size = 4,
321
+ if (level) {
403
+ .max_access_size = 4,
322
+ sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n);
404
+ .unaligned = false,
323
+
324
+ qemu_irq_raise(sdhci->irq);
325
+ } else {
326
+ sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n);
327
+
328
+ qemu_irq_lower(sdhci->irq);
329
+ }
330
+}
331
+
332
+static void aspeed_sdhci_realize(DeviceState *dev, Error **errp)
333
+{
334
+ Error *err = NULL;
335
+ SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
336
+ AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
337
+
338
+ /* Create input irqs for the slots */
339
+ qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq,
340
+ sdhci, NULL, ASPEED_SDHCI_NUM_SLOTS);
341
+
342
+ sysbus_init_irq(sbd, &sdhci->irq);
343
+ memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops,
344
+ sdhci, TYPE_ASPEED_SDHCI, 0x1000);
345
+ sysbus_init_mmio(sbd, &sdhci->iomem);
346
+
347
+ for (int i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
348
+ Object *sdhci_slot = OBJECT(&sdhci->slots[i]);
349
+ SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]);
350
+
351
+ object_property_set_int(sdhci_slot, 2, "sd-spec-version", &err);
352
+ if (err) {
353
+ error_propagate(errp, err);
354
+ return;
355
+ }
356
+
357
+ object_property_set_uint(sdhci_slot, ASPEED_SDHCI_CAPABILITIES,
358
+ "capareg", &err);
359
+ if (err) {
360
+ error_propagate(errp, err);
361
+ return;
362
+ }
363
+
364
+ object_property_set_bool(sdhci_slot, true, "realized", &err);
365
+ if (err) {
366
+ error_propagate(errp, err);
367
+ return;
368
+ }
369
+
370
+ sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i));
371
+ memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100,
372
+ &sdhci->slots[i].iomem);
373
+ }
374
+}
375
+
376
+static void aspeed_sdhci_reset(DeviceState *dev)
377
+{
378
+ AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
379
+
380
+ memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE);
381
+ sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_RESET;
382
+ sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET;
383
+}
384
+
385
+static const VMStateDescription vmstate_aspeed_sdhci = {
386
+ .name = TYPE_ASPEED_SDHCI,
387
+ .version_id = 1,
388
+ .fields = (VMStateField[]) {
389
+ VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS),
390
+ VMSTATE_END_OF_LIST(),
391
+ },
405
+ },
392
+};
406
+};
393
+
407
+
394
+static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
408
+static void imx7_src_realize(DeviceState *dev, Error **errp)
395
+{
409
+{
396
+ DeviceClass *dc = DEVICE_CLASS(classp);
410
+ IMX7SRCState *s = IMX7_SRC(dev);
397
+
411
+
398
+ dc->realize = aspeed_sdhci_realize;
412
+ memory_region_init_io(&s->iomem, OBJECT(dev), &imx7_src_ops, s,
399
+ dc->reset = aspeed_sdhci_reset;
413
+ TYPE_IMX7_SRC, 0x1000);
400
+ dc->vmsd = &vmstate_aspeed_sdhci;
414
+ sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
401
+}
415
+}
402
+
416
+
403
+static TypeInfo aspeed_sdhci_info = {
417
+static void imx7_src_class_init(ObjectClass *klass, void *data)
404
+ .name = TYPE_ASPEED_SDHCI,
418
+{
419
+ DeviceClass *dc = DEVICE_CLASS(klass);
420
+
421
+ dc->realize = imx7_src_realize;
422
+ dc->reset = imx7_src_reset;
423
+ dc->vmsd = &vmstate_imx7_src;
424
+ dc->desc = "i.MX6 System Reset Controller";
425
+}
426
+
427
+static const TypeInfo imx7_src_info = {
428
+ .name = TYPE_IMX7_SRC,
405
+ .parent = TYPE_SYS_BUS_DEVICE,
429
+ .parent = TYPE_SYS_BUS_DEVICE,
406
+ .instance_size = sizeof(AspeedSDHCIState),
430
+ .instance_size = sizeof(IMX7SRCState),
407
+ .class_init = aspeed_sdhci_class_init,
431
+ .class_init = imx7_src_class_init,
408
+};
432
+};
409
+
433
+
410
+static void aspeed_sdhci_register_types(void)
434
+static void imx7_src_register_types(void)
411
+{
435
+{
412
+ type_register_static(&aspeed_sdhci_info);
436
+ type_register_static(&imx7_src_info);
413
+}
437
+}
414
+
438
+
415
+type_init(aspeed_sdhci_register_types)
439
+type_init(imx7_src_register_types)
440
diff --git a/hw/misc/meson.build b/hw/misc/meson.build
441
index XXXXXXX..XXXXXXX 100644
442
--- a/hw/misc/meson.build
443
+++ b/hw/misc/meson.build
444
@@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_IMX', if_true: files(
445
'imx6_src.c',
446
'imx6ul_ccm.c',
447
'imx7_ccm.c',
448
+ 'imx7_src.c',
449
'imx7_gpr.c',
450
'imx7_snvs.c',
451
'imx_ccm.c',
452
diff --git a/hw/misc/trace-events b/hw/misc/trace-events
453
index XXXXXXX..XXXXXXX 100644
454
--- a/hw/misc/trace-events
455
+++ b/hw/misc/trace-events
456
@@ -XXX,XX +XXX,XX @@ ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d"
457
ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32
458
ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32
459
460
+# imx7_src.c
461
+imx7_src_read(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32
462
+imx7_src_write(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32
463
+
464
# iotkit-sysinfo.c
465
iotkit_sysinfo_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
466
iotkit_sysinfo_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u"
416
--
467
--
417
2.20.1
468
2.34.1
418
419
diff view generated by jsdifflib
1
Switch the cmsdk-apb-timer code away from bottom-half based ptimers
1
The architecture requires (R_TYTWB) that an attempt to return from EL3
2
to the new transaction-based ptimer API. This just requires adding
2
when SCR_EL3.{NSE,NS} are {1,0} is an illegal exception return. (This
3
begin/commit calls around the various places that modify the ptimer
3
enforces that the CPU can't ever be executing below EL3 with the
4
state, and using the new ptimer_init() function to create the timer.
4
NSE,NS bits indicating an invalid security state.)
5
6
We were missing this check; add it.
5
7
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-10-peter.maydell@linaro.org
10
Message-id: 20230807150618.101357-1-peter.maydell@linaro.org
9
---
11
---
10
hw/timer/cmsdk-apb-timer.c | 15 +++++++++++----
12
target/arm/tcg/helper-a64.c | 9 +++++++++
11
1 file changed, 11 insertions(+), 4 deletions(-)
13
1 file changed, 9 insertions(+)
12
14
13
diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c
15
diff --git a/target/arm/tcg/helper-a64.c b/target/arm/tcg/helper-a64.c
14
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/cmsdk-apb-timer.c
17
--- a/target/arm/tcg/helper-a64.c
16
+++ b/hw/timer/cmsdk-apb-timer.c
18
+++ b/target/arm/tcg/helper-a64.c
17
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc)
18
20
spsr &= ~PSTATE_SS;
19
#include "qemu/osdep.h"
20
#include "qemu/log.h"
21
-#include "qemu/main-loop.h"
22
#include "qemu/module.h"
23
#include "qapi/error.h"
24
#include "trace.h"
25
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value,
26
"CMSDK APB timer: EXTIN input not supported\n");
27
}
28
s->ctrl = value & 0xf;
29
+ ptimer_transaction_begin(s->timer);
30
if (s->ctrl & R_CTRL_EN_MASK) {
31
ptimer_run(s->timer, ptimer_get_limit(s->timer) == 0);
32
} else {
33
ptimer_stop(s->timer);
34
}
35
+ ptimer_transaction_commit(s->timer);
36
break;
37
case A_RELOAD:
38
/* Writing to reload also sets the current timer value */
39
+ ptimer_transaction_begin(s->timer);
40
if (!value) {
41
ptimer_stop(s->timer);
42
}
43
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value,
44
*/
45
ptimer_run(s->timer, 0);
46
}
47
+ ptimer_transaction_commit(s->timer);
48
break;
49
case A_VALUE:
50
+ ptimer_transaction_begin(s->timer);
51
if (!value && !ptimer_get_limit(s->timer)) {
52
ptimer_stop(s->timer);
53
}
54
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value,
55
if (value && (s->ctrl & R_CTRL_EN_MASK)) {
56
ptimer_run(s->timer, ptimer_get_limit(s->timer) == 0);
57
}
58
+ ptimer_transaction_commit(s->timer);
59
break;
60
case A_INTSTATUS:
61
/* Just one bit, which is W1C. */
62
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev)
63
trace_cmsdk_apb_timer_reset();
64
s->ctrl = 0;
65
s->intstatus = 0;
66
+ ptimer_transaction_begin(s->timer);
67
ptimer_stop(s->timer);
68
/* Set the limit and the count */
69
ptimer_set_limit(s->timer, 0, 1);
70
+ ptimer_transaction_commit(s->timer);
71
}
72
73
static void cmsdk_apb_timer_init(Object *obj)
74
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj)
75
static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp)
76
{
77
CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev);
78
- QEMUBH *bh;
79
80
if (s->pclk_frq == 0) {
81
error_setg(errp, "CMSDK APB timer: pclk-frq property must be set");
82
return;
83
}
21
}
84
22
85
- bh = qemu_bh_new(cmsdk_apb_timer_tick, s);
23
+ /*
86
- s->timer = ptimer_init_with_bh(bh,
24
+ * FEAT_RME forbids return from EL3 with an invalid security state.
87
+ s->timer = ptimer_init(cmsdk_apb_timer_tick, s,
25
+ * We don't need an explicit check for FEAT_RME here because we enforce
88
PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD |
26
+ * in scr_write() that you can't set the NSE bit without it.
89
PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT |
27
+ */
90
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
28
+ if (cur_el == 3 && (env->cp15.scr_el3 & (SCR_NS | SCR_NSE)) == SCR_NSE) {
91
PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
29
+ goto illegal_return;
92
30
+ }
93
+ ptimer_transaction_begin(s->timer);
31
+
94
ptimer_set_freq(s->timer, s->pclk_frq);
32
new_el = el_from_spsr(spsr);
95
+ ptimer_transaction_commit(s->timer);
33
if (new_el == -1) {
96
}
34
goto illegal_return;
97
98
static const VMStateDescription cmsdk_apb_timer_vmstate = {
99
--
35
--
100
2.20.1
36
2.34.1
101
102
diff view generated by jsdifflib
1
Version 2.0 of the semihosting specification added support for
1
In the m48t59 device we almost always use 64-bit arithmetic when
2
allowing a guest to detect whether the implementation supported
2
dealing with time_t deltas. The one exception is in set_alarm(),
3
particular features. This works by the guest opening a magic
3
which currently uses a plain 'int' to hold the difference between two
4
file ":semihosting-features", which contains a fixed set of
4
time_t values. Switch to int64_t instead to avoid any possible
5
data with some magic numbers followed by a sequence of bytes
5
overflow issues.
6
with feature flags. The file is expected to behave sensibly
7
for the various semihosting calls which operate on files
8
(SYS_FLEN, SYS_SEEK, etc).
9
10
Implement this as another kind of guest FD using our function
11
table dispatch mechanism. Initially we report no extended
12
features, so we have just one feature flag byte which is zero.
13
6
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
16
Message-id: 20190916141544.17540-14-peter.maydell@linaro.org
17
---
9
---
18
target/arm/arm-semi.c | 109 +++++++++++++++++++++++++++++++++++++++++-
10
hw/rtc/m48t59.c | 2 +-
19
1 file changed, 108 insertions(+), 1 deletion(-)
11
1 file changed, 1 insertion(+), 1 deletion(-)
20
12
21
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
13
diff --git a/hw/rtc/m48t59.c b/hw/rtc/m48t59.c
22
index XXXXXXX..XXXXXXX 100644
14
index XXXXXXX..XXXXXXX 100644
23
--- a/target/arm/arm-semi.c
15
--- a/hw/rtc/m48t59.c
24
+++ b/target/arm/arm-semi.c
16
+++ b/hw/rtc/m48t59.c
25
@@ -XXX,XX +XXX,XX @@ typedef enum GuestFDType {
17
@@ -XXX,XX +XXX,XX @@ static void alarm_cb (void *opaque)
26
GuestFDUnused = 0,
18
27
GuestFDHost = 1,
19
static void set_alarm(M48t59State *NVRAM)
28
GuestFDGDB = 2,
20
{
29
+ GuestFDFeatureFile = 3,
21
- int diff;
30
} GuestFDType;
22
+ int64_t diff;
31
23
if (NVRAM->alrm_timer != NULL) {
32
/*
24
timer_del(NVRAM->alrm_timer);
33
@@ -XXX,XX +XXX,XX @@ typedef enum GuestFDType {
25
diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset;
34
*/
35
typedef struct GuestFD {
36
GuestFDType type;
37
- int hostfd;
38
+ union {
39
+ int hostfd;
40
+ target_ulong featurefile_offset;
41
+ };
42
} GuestFD;
43
44
static GArray *guestfd_array;
45
@@ -XXX,XX +XXX,XX @@ static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf)
46
gf->hostfd, arm_flen_buf(cpu));
47
}
48
49
+#define SHFB_MAGIC_0 0x53
50
+#define SHFB_MAGIC_1 0x48
51
+#define SHFB_MAGIC_2 0x46
52
+#define SHFB_MAGIC_3 0x42
53
+
54
+static const uint8_t featurefile_data[] = {
55
+ SHFB_MAGIC_0,
56
+ SHFB_MAGIC_1,
57
+ SHFB_MAGIC_2,
58
+ SHFB_MAGIC_3,
59
+ 0, /* Feature byte 0 */
60
+};
61
+
62
+static void init_featurefile_guestfd(int guestfd)
63
+{
64
+ GuestFD *gf = do_get_guestfd(guestfd);
65
+
66
+ assert(gf);
67
+ gf->type = GuestFDFeatureFile;
68
+ gf->featurefile_offset = 0;
69
+}
70
+
71
+static uint32_t featurefile_closefn(ARMCPU *cpu, GuestFD *gf)
72
+{
73
+ /* Nothing to do */
74
+ return 0;
75
+}
76
+
77
+static uint32_t featurefile_writefn(ARMCPU *cpu, GuestFD *gf,
78
+ target_ulong buf, uint32_t len)
79
+{
80
+ /* This fd can never be open for writing */
81
+ CPUARMState *env = &cpu->env;
82
+
83
+ errno = EBADF;
84
+ return set_swi_errno(env, -1);
85
+}
86
+
87
+static uint32_t featurefile_readfn(ARMCPU *cpu, GuestFD *gf,
88
+ target_ulong buf, uint32_t len)
89
+{
90
+ uint32_t i;
91
+#ifndef CONFIG_USER_ONLY
92
+ CPUARMState *env = &cpu->env;
93
+#endif
94
+ char *s;
95
+
96
+ s = lock_user(VERIFY_WRITE, buf, len, 0);
97
+ if (!s) {
98
+ return len;
99
+ }
100
+
101
+ for (i = 0; i < len; i++) {
102
+ if (gf->featurefile_offset >= sizeof(featurefile_data)) {
103
+ break;
104
+ }
105
+ s[i] = featurefile_data[gf->featurefile_offset];
106
+ gf->featurefile_offset++;
107
+ }
108
+
109
+ unlock_user(s, buf, len);
110
+
111
+ /* Return number of bytes not read */
112
+ return len - i;
113
+}
114
+
115
+static uint32_t featurefile_isattyfn(ARMCPU *cpu, GuestFD *gf)
116
+{
117
+ return 0;
118
+}
119
+
120
+static uint32_t featurefile_seekfn(ARMCPU *cpu, GuestFD *gf,
121
+ target_ulong offset)
122
+{
123
+ gf->featurefile_offset = offset;
124
+ return 0;
125
+}
126
+
127
+static uint32_t featurefile_flenfn(ARMCPU *cpu, GuestFD *gf)
128
+{
129
+ return sizeof(featurefile_data);
130
+}
131
+
132
typedef struct GuestFDFunctions {
133
sys_closefn *closefn;
134
sys_writefn *writefn;
135
@@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = {
136
.seekfn = gdb_seekfn,
137
.flenfn = gdb_flenfn,
138
},
139
+ [GuestFDFeatureFile] = {
140
+ .closefn = featurefile_closefn,
141
+ .writefn = featurefile_writefn,
142
+ .readfn = featurefile_readfn,
143
+ .isattyfn = featurefile_isattyfn,
144
+ .seekfn = featurefile_seekfn,
145
+ .flenfn = featurefile_flenfn,
146
+ },
147
};
148
149
/* Read the input value from the argument block; fail the semihosting
150
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
151
unlock_user(s, arg0, 0);
152
return guestfd;
153
}
154
+ if (strcmp(s, ":semihosting-features") == 0) {
155
+ unlock_user(s, arg0, 0);
156
+ /* We must fail opens for modes other than 0 ('r') or 1 ('rb') */
157
+ if (arg1 != 0 && arg1 != 1) {
158
+ dealloc_guestfd(guestfd);
159
+ errno = EACCES;
160
+ return set_swi_errno(env, -1);
161
+ }
162
+ init_featurefile_guestfd(guestfd);
163
+ return guestfd;
164
+ }
165
+
166
if (use_gdb_syscalls()) {
167
arm_semi_open_guestfd = guestfd;
168
ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0,
169
--
26
--
170
2.20.1
27
2.34.1
171
28
172
29
diff view generated by jsdifflib
1
Switch the arm_mptimer.c code away from bottom-half based ptimers to
1
In the twl92230 device, use int64_t for the two state fields
2
the new transaction-based ptimer API. This just requires adding
2
sec_offset and alm_sec, because we set these to values that
3
begin/commit calls around the various places that modify the ptimer
3
are either time_t or differences between two time_t values.
4
state, and using the new ptimer_init() function to create the timer.
4
5
These fields aren't saved in vmstate anywhere, so we can
6
safely widen them.
5
7
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Message-id: 20191008171740.9679-8-peter.maydell@linaro.org
9
---
10
---
10
hw/timer/arm_mptimer.c | 14 +++++++++++---
11
hw/rtc/twl92230.c | 4 ++--
11
1 file changed, 11 insertions(+), 3 deletions(-)
12
1 file changed, 2 insertions(+), 2 deletions(-)
12
13
13
diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c
14
diff --git a/hw/rtc/twl92230.c b/hw/rtc/twl92230.c
14
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/arm_mptimer.c
16
--- a/hw/rtc/twl92230.c
16
+++ b/hw/timer/arm_mptimer.c
17
+++ b/hw/rtc/twl92230.c
17
@@ -XXX,XX +XXX,XX @@
18
@@ -XXX,XX +XXX,XX @@ struct MenelausState {
18
#include "hw/timer/arm_mptimer.h"
19
struct tm tm;
19
#include "migration/vmstate.h"
20
struct tm new;
20
#include "qapi/error.h"
21
struct tm alm;
21
-#include "qemu/main-loop.h"
22
- int sec_offset;
22
#include "qemu/module.h"
23
- int alm_sec;
23
#include "hw/core/cpu.h"
24
+ int64_t sec_offset;
24
25
+ int64_t alm_sec;
25
@@ -XXX,XX +XXX,XX @@ static inline uint32_t timerblock_scale(uint32_t control)
26
int next_comp;
26
return (((control >> 8) & 0xff) + 1) * 10;
27
} rtc;
27
}
28
uint16_t rtc_next_vmstate;
28
29
+/* Must be called within a ptimer transaction block */
30
static inline void timerblock_set_count(struct ptimer_state *timer,
31
uint32_t control, uint64_t *count)
32
{
33
@@ -XXX,XX +XXX,XX @@ static inline void timerblock_set_count(struct ptimer_state *timer,
34
ptimer_set_count(timer, *count);
35
}
36
37
+/* Must be called within a ptimer transaction block */
38
static inline void timerblock_run(struct ptimer_state *timer,
39
uint32_t control, uint32_t load)
40
{
41
@@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr,
42
uint32_t control = tb->control;
43
switch (addr) {
44
case 0: /* Load */
45
+ ptimer_transaction_begin(tb->timer);
46
/* Setting load to 0 stops the timer without doing the tick if
47
* prescaler = 0.
48
*/
49
@@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr,
50
}
51
ptimer_set_limit(tb->timer, value, 1);
52
timerblock_run(tb->timer, control, value);
53
+ ptimer_transaction_commit(tb->timer);
54
break;
55
case 4: /* Counter. */
56
+ ptimer_transaction_begin(tb->timer);
57
/* Setting counter to 0 stops the one-shot timer, or periodic with
58
* load = 0, without doing the tick if prescaler = 0.
59
*/
60
@@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr,
61
}
62
timerblock_set_count(tb->timer, control, &value);
63
timerblock_run(tb->timer, control, value);
64
+ ptimer_transaction_commit(tb->timer);
65
break;
66
case 8: /* Control. */
67
+ ptimer_transaction_begin(tb->timer);
68
if ((control & 3) != (value & 3)) {
69
ptimer_stop(tb->timer);
70
}
71
@@ -XXX,XX +XXX,XX @@ static void timerblock_write(void *opaque, hwaddr addr,
72
timerblock_run(tb->timer, value, count);
73
}
74
tb->control = value;
75
+ ptimer_transaction_commit(tb->timer);
76
break;
77
case 12: /* Interrupt status. */
78
tb->status &= ~value;
79
@@ -XXX,XX +XXX,XX @@ static void timerblock_reset(TimerBlock *tb)
80
tb->control = 0;
81
tb->status = 0;
82
if (tb->timer) {
83
+ ptimer_transaction_begin(tb->timer);
84
ptimer_stop(tb->timer);
85
ptimer_set_limit(tb->timer, 0, 1);
86
ptimer_set_period(tb->timer, timerblock_scale(0));
87
+ ptimer_transaction_commit(tb->timer);
88
}
89
}
90
91
@@ -XXX,XX +XXX,XX @@ static void arm_mptimer_realize(DeviceState *dev, Error **errp)
92
*/
93
for (i = 0; i < s->num_cpu; i++) {
94
TimerBlock *tb = &s->timerblock[i];
95
- QEMUBH *bh = qemu_bh_new(timerblock_tick, tb);
96
- tb->timer = ptimer_init_with_bh(bh, PTIMER_POLICY);
97
+ tb->timer = ptimer_init(timerblock_tick, tb, PTIMER_POLICY);
98
sysbus_init_irq(sbd, &tb->irq);
99
memory_region_init_io(&tb->iomem, OBJECT(s), &timerblock_ops, tb,
100
"arm_mptimer_timerblock", 0x20);
101
--
29
--
102
2.20.1
30
2.34.1
103
31
104
32
diff view generated by jsdifflib
1
Switch the digic-timer.c code away from bottom-half based ptimers to
1
In the aspeed_rtc device we store a difference between two time_t
2
the new transaction-based ptimer API. This just requires adding
2
values in an 'int'. This is not really correct when time_t could
3
begin/commit calls around the various places that modify the ptimer
3
be 64 bits. Enlarge the field to 'int64_t'.
4
state, and using the new ptimer_init() function to create the timer.
4
5
This is a migration compatibility break for the aspeed boards.
6
While we are changing the vmstate, remove the accidental
7
duplicate of the offset field.
5
8
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Cédric Le Goater <clg@kaod.org>
8
Message-id: 20191008171740.9679-11-peter.maydell@linaro.org
9
---
11
---
10
hw/timer/digic-timer.c | 16 ++++++++++++++--
12
include/hw/rtc/aspeed_rtc.h | 2 +-
11
1 file changed, 14 insertions(+), 2 deletions(-)
13
hw/rtc/aspeed_rtc.c | 5 ++---
14
2 files changed, 3 insertions(+), 4 deletions(-)
12
15
13
diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c
16
diff --git a/include/hw/rtc/aspeed_rtc.h b/include/hw/rtc/aspeed_rtc.h
14
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/digic-timer.c
18
--- a/include/hw/rtc/aspeed_rtc.h
16
+++ b/hw/timer/digic-timer.c
19
+++ b/include/hw/rtc/aspeed_rtc.h
17
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ struct AspeedRtcState {
18
#include "qemu/osdep.h"
21
qemu_irq irq;
19
#include "hw/sysbus.h"
22
20
#include "hw/ptimer.h"
23
uint32_t reg[0x18];
21
-#include "qemu/main-loop.h"
24
- int offset;
22
#include "qemu/module.h"
25
+ int64_t offset;
23
#include "qemu/log.h"
26
24
25
@@ -XXX,XX +XXX,XX @@ static void digic_timer_reset(DeviceState *dev)
26
{
27
DigicTimerState *s = DIGIC_TIMER(dev);
28
29
+ ptimer_transaction_begin(s->ptimer);
30
ptimer_stop(s->ptimer);
31
+ ptimer_transaction_commit(s->ptimer);
32
s->control = 0;
33
s->relvalue = 0;
34
}
35
@@ -XXX,XX +XXX,XX @@ static void digic_timer_write(void *opaque, hwaddr offset,
36
break;
37
}
38
39
+ ptimer_transaction_begin(s->ptimer);
40
if (value & DIGIC_TIMER_CONTROL_EN) {
41
ptimer_run(s->ptimer, 0);
42
}
43
44
s->control = (uint32_t)value;
45
+ ptimer_transaction_commit(s->ptimer);
46
break;
47
48
case DIGIC_TIMER_RELVALUE:
49
s->relvalue = extract32(value, 0, 16);
50
+ ptimer_transaction_begin(s->ptimer);
51
ptimer_set_limit(s->ptimer, s->relvalue, 1);
52
+ ptimer_transaction_commit(s->ptimer);
53
break;
54
55
case DIGIC_TIMER_VALUE:
56
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps digic_timer_ops = {
57
.endianness = DEVICE_NATIVE_ENDIAN,
58
};
27
};
59
28
60
+static void digic_timer_tick(void *opaque)
29
diff --git a/hw/rtc/aspeed_rtc.c b/hw/rtc/aspeed_rtc.c
61
+{
30
index XXXXXXX..XXXXXXX 100644
62
+ /* Nothing to do on timer rollover */
31
--- a/hw/rtc/aspeed_rtc.c
63
+}
32
+++ b/hw/rtc/aspeed_rtc.c
64
+
33
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_rtc_ops = {
65
static void digic_timer_init(Object *obj)
34
66
{
35
static const VMStateDescription vmstate_aspeed_rtc = {
67
DigicTimerState *s = DIGIC_TIMER(obj);
36
.name = TYPE_ASPEED_RTC,
68
37
- .version_id = 1,
69
- s->ptimer = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT);
38
+ .version_id = 2,
70
+ s->ptimer = ptimer_init(digic_timer_tick, NULL, PTIMER_POLICY_DEFAULT);
39
.fields = (VMStateField[]) {
71
40
VMSTATE_UINT32_ARRAY(reg, AspeedRtcState, 0x18),
72
/*
41
- VMSTATE_INT32(offset, AspeedRtcState),
73
* FIXME: there is no documentation on Digic timer
42
- VMSTATE_INT32(offset, AspeedRtcState),
74
* frequency setup so let it always run at 1 MHz
43
+ VMSTATE_INT64(offset, AspeedRtcState),
75
*/
44
VMSTATE_END_OF_LIST()
76
+ ptimer_transaction_begin(s->ptimer);
45
}
77
ptimer_set_freq(s->ptimer, 1 * 1000 * 1000);
46
};
78
+ ptimer_transaction_commit(s->ptimer);
79
80
memory_region_init_io(&s->iomem, OBJECT(s), &digic_timer_ops, s,
81
TYPE_DIGIC_TIMER, 0x100);
82
--
47
--
83
2.20.1
48
2.34.1
84
49
85
50
diff view generated by jsdifflib
1
Currently the ptimer design uses a QEMU bottom-half as its
1
The functions qemu_get_timedate() and qemu_timedate_diff() take
2
mechanism for calling back into the device model using the
2
and return a time offset as an integer. Coverity points out that
3
ptimer when the timer has expired. Unfortunately this design
3
means that when an RTC device implementation holds an offset
4
is fatally flawed, because it means that there is a lag
4
as a time_t, as the m48t59 does, the time_t will get truncated.
5
between the ptimer updating its own state and the device
5
(CID 1507157, 1517772).
6
callback function updating device state, and guest accesses
7
to device registers between the two can return inconsistent
8
device state.
9
6
10
We want to replace the bottom-half design with one where
7
The functions work with time_t internally, so make them use that type
11
the guest device's callback is called either immediately
8
in their APIs.
12
(when the ptimer triggers by timeout) or when the device
13
model code closes a transaction-begin/end section (when the
14
ptimer triggers because the device model changed the
15
ptimer's count value or other state). As the first step,
16
rename ptimer_init() to ptimer_init_with_bh(), to free up
17
the ptimer_init() name for the new API. We can then convert
18
all the ptimer users away from ptimer_init_with_bh() before
19
removing it entirely.
20
9
21
(Commit created with
10
Note that this won't help any Y2038 issues where either the device
22
git grep -l ptimer_init | xargs sed -i -e 's/ptimer_init/ptimer_init_with_bh/'
11
model itself is keeping the offset in a 32-bit integer, or where the
23
and three overlong lines folded by hand.)
12
hardware under emulation has Y2038 or other rollover problems. If we
13
missed any cases of the former then hopefully Coverity will warn us
14
about them since after this patch we'd be truncating a time_t in
15
assignments from qemu_timedate_diff().)
24
16
25
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
18
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
27
Message-id: 20191008171740.9679-2-peter.maydell@linaro.org
28
---
19
---
29
include/hw/ptimer.h | 11 ++++++-----
20
include/sysemu/rtc.h | 4 ++--
30
hw/arm/musicpal.c | 2 +-
21
softmmu/rtc.c | 4 ++--
31
hw/core/ptimer.c | 2 +-
22
2 files changed, 4 insertions(+), 4 deletions(-)
32
hw/dma/xilinx_axidma.c | 2 +-
33
hw/m68k/mcf5206.c | 2 +-
34
hw/m68k/mcf5208.c | 2 +-
35
hw/net/fsl_etsec/etsec.c | 2 +-
36
hw/net/lan9118.c | 2 +-
37
hw/timer/allwinner-a10-pit.c | 2 +-
38
hw/timer/altera_timer.c | 2 +-
39
hw/timer/arm_mptimer.c | 6 +++---
40
hw/timer/arm_timer.c | 2 +-
41
hw/timer/cmsdk-apb-dualtimer.c | 2 +-
42
hw/timer/cmsdk-apb-timer.c | 2 +-
43
hw/timer/digic-timer.c | 2 +-
44
hw/timer/etraxfs_timer.c | 6 +++---
45
hw/timer/exynos4210_mct.c | 7 ++++---
46
hw/timer/exynos4210_pwm.c | 2 +-
47
hw/timer/exynos4210_rtc.c | 4 ++--
48
hw/timer/grlib_gptimer.c | 2 +-
49
hw/timer/imx_epit.c | 4 ++--
50
hw/timer/imx_gpt.c | 2 +-
51
hw/timer/lm32_timer.c | 2 +-
52
hw/timer/milkymist-sysctl.c | 4 ++--
53
hw/timer/mss-timer.c | 2 +-
54
hw/timer/puv3_ost.c | 2 +-
55
hw/timer/sh_timer.c | 2 +-
56
hw/timer/slavio_timer.c | 2 +-
57
hw/timer/xilinx_timer.c | 2 +-
58
hw/watchdog/cmsdk-apb-watchdog.c | 2 +-
59
tests/ptimer-test.c | 22 +++++++++++-----------
60
31 files changed, 56 insertions(+), 54 deletions(-)
61
23
62
diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h
24
diff --git a/include/sysemu/rtc.h b/include/sysemu/rtc.h
63
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
64
--- a/include/hw/ptimer.h
26
--- a/include/sysemu/rtc.h
65
+++ b/include/hw/ptimer.h
27
+++ b/include/sysemu/rtc.h
66
@@ -XXX,XX +XXX,XX @@
28
@@ -XXX,XX +XXX,XX @@
67
* ptimer_set_count() or ptimer_set_limit() will not trigger the timer
29
* The behaviour of the clock whose value this function returns will
68
* (though it will cause a reload). Only a counter decrement to "0"
30
* depend on the -rtc command line option passed by the user.
69
* will cause a trigger. Not compatible with NO_IMMEDIATE_TRIGGER;
70
- * ptimer_init() will assert() that you don't set both.
71
+ * ptimer_init_with_bh() will assert() that you don't set both.
72
*/
31
*/
73
#define PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT (1 << 5)
32
-void qemu_get_timedate(struct tm *tm, int offset);
74
33
+void qemu_get_timedate(struct tm *tm, time_t offset);
75
@@ -XXX,XX +XXX,XX @@ typedef struct ptimer_state ptimer_state;
76
typedef void (*ptimer_cb)(void *opaque);
77
34
78
/**
35
/**
79
- * ptimer_init - Allocate and return a new ptimer
36
* qemu_timedate_diff: Return difference between a struct tm and the RTC
80
+ * ptimer_init_with_bh - Allocate and return a new ptimer
37
@@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset);
81
* @bh: QEMU bottom half which is run on timer expiry
38
* a timestamp one hour further ahead than the current RTC time
82
* @policy: PTIMER_POLICY_* bits specifying behaviour
39
* then this function will return 3600.
83
*
84
@@ -XXX,XX +XXX,XX @@ typedef void (*ptimer_cb)(void *opaque);
85
* The ptimer takes ownership of @bh and will delete it
86
* when the ptimer is eventually freed.
87
*/
40
*/
88
-ptimer_state *ptimer_init(QEMUBH *bh, uint8_t policy_mask);
41
-int qemu_timedate_diff(struct tm *tm);
89
+ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask);
42
+time_t qemu_timedate_diff(struct tm *tm);
90
43
91
/**
44
#endif
92
* ptimer_free - Free a ptimer
45
diff --git a/softmmu/rtc.c b/softmmu/rtc.c
93
* @s: timer to free
94
*
95
- * Free a ptimer created using ptimer_init() (including
96
+ * Free a ptimer created using ptimer_init_with_bh() (including
97
* deleting the bottom half which it is using).
98
*/
99
void ptimer_free(ptimer_state *s);
100
@@ -XXX,XX +XXX,XX @@ void ptimer_set_count(ptimer_state *s, uint64_t count);
101
* @oneshot: non-zero if this timer should only count down once
102
*
103
* Start a ptimer counting down; when it reaches zero the bottom half
104
- * passed to ptimer_init() will be invoked. If the @oneshot argument is zero,
105
+ * passed to ptimer_init_with_bh() will be invoked.
106
+ * If the @oneshot argument is zero,
107
* the counter value will then be reloaded from the limit and it will
108
* start counting down again. If @oneshot is non-zero, then the counter
109
* will disable itself when it reaches zero.
110
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
111
index XXXXXXX..XXXXXXX 100644
46
index XXXXXXX..XXXXXXX 100644
112
--- a/hw/arm/musicpal.c
47
--- a/softmmu/rtc.c
113
+++ b/hw/arm/musicpal.c
48
+++ b/softmmu/rtc.c
114
@@ -XXX,XX +XXX,XX @@ static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
49
@@ -XXX,XX +XXX,XX @@ static time_t qemu_ref_timedate(QEMUClockType clock)
115
s->freq = freq;
50
return value;
116
117
bh = qemu_bh_new(mv88w8618_timer_tick, s);
118
- s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
119
+ s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
120
}
51
}
121
52
122
static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
53
-void qemu_get_timedate(struct tm *tm, int offset)
123
diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c
54
+void qemu_get_timedate(struct tm *tm, time_t offset)
124
index XXXXXXX..XXXXXXX 100644
125
--- a/hw/core/ptimer.c
126
+++ b/hw/core/ptimer.c
127
@@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_ptimer = {
128
}
129
};
130
131
-ptimer_state *ptimer_init(QEMUBH *bh, uint8_t policy_mask)
132
+ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask)
133
{
55
{
134
ptimer_state *s;
56
time_t ti = qemu_ref_timedate(rtc_clock);
135
57
136
diff --git a/hw/dma/xilinx_axidma.c b/hw/dma/xilinx_axidma.c
58
@@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset)
137
index XXXXXXX..XXXXXXX 100644
138
--- a/hw/dma/xilinx_axidma.c
139
+++ b/hw/dma/xilinx_axidma.c
140
@@ -XXX,XX +XXX,XX @@ static void xilinx_axidma_realize(DeviceState *dev, Error **errp)
141
142
st->nr = i;
143
st->bh = qemu_bh_new(timer_hit, st);
144
- st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT);
145
+ st->ptimer = ptimer_init_with_bh(st->bh, PTIMER_POLICY_DEFAULT);
146
ptimer_set_freq(st->ptimer, s->freqhz);
147
}
148
return;
149
diff --git a/hw/m68k/mcf5206.c b/hw/m68k/mcf5206.c
150
index XXXXXXX..XXXXXXX 100644
151
--- a/hw/m68k/mcf5206.c
152
+++ b/hw/m68k/mcf5206.c
153
@@ -XXX,XX +XXX,XX @@ static m5206_timer_state *m5206_timer_init(qemu_irq irq)
154
155
s = g_new0(m5206_timer_state, 1);
156
bh = qemu_bh_new(m5206_timer_trigger, s);
157
- s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
158
+ s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
159
s->irq = irq;
160
m5206_timer_reset(s);
161
return s;
162
diff --git a/hw/m68k/mcf5208.c b/hw/m68k/mcf5208.c
163
index XXXXXXX..XXXXXXX 100644
164
--- a/hw/m68k/mcf5208.c
165
+++ b/hw/m68k/mcf5208.c
166
@@ -XXX,XX +XXX,XX @@ static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
167
for (i = 0; i < 2; i++) {
168
s = g_new0(m5208_timer_state, 1);
169
bh = qemu_bh_new(m5208_timer_trigger, s);
170
- s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
171
+ s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
172
memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s,
173
"m5208-timer", 0x00004000);
174
memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i,
175
diff --git a/hw/net/fsl_etsec/etsec.c b/hw/net/fsl_etsec/etsec.c
176
index XXXXXXX..XXXXXXX 100644
177
--- a/hw/net/fsl_etsec/etsec.c
178
+++ b/hw/net/fsl_etsec/etsec.c
179
@@ -XXX,XX +XXX,XX @@ static void etsec_realize(DeviceState *dev, Error **errp)
180
181
182
etsec->bh = qemu_bh_new(etsec_timer_hit, etsec);
183
- etsec->ptimer = ptimer_init(etsec->bh, PTIMER_POLICY_DEFAULT);
184
+ etsec->ptimer = ptimer_init_with_bh(etsec->bh, PTIMER_POLICY_DEFAULT);
185
ptimer_set_freq(etsec->ptimer, 100);
186
}
187
188
diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c
189
index XXXXXXX..XXXXXXX 100644
190
--- a/hw/net/lan9118.c
191
+++ b/hw/net/lan9118.c
192
@@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp)
193
s->txp = &s->tx_packet;
194
195
bh = qemu_bh_new(lan9118_tick, s);
196
- s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
197
+ s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
198
ptimer_set_freq(s->timer, 10000);
199
ptimer_set_limit(s->timer, 0xffff, 1);
200
}
201
diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c
202
index XXXXXXX..XXXXXXX 100644
203
--- a/hw/timer/allwinner-a10-pit.c
204
+++ b/hw/timer/allwinner-a10-pit.c
205
@@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj)
206
tc->container = s;
207
tc->index = i;
208
bh[i] = qemu_bh_new(a10_pit_timer_cb, tc);
209
- s->timer[i] = ptimer_init(bh[i], PTIMER_POLICY_DEFAULT);
210
+ s->timer[i] = ptimer_init_with_bh(bh[i], PTIMER_POLICY_DEFAULT);
211
}
59
}
212
}
60
}
213
61
214
diff --git a/hw/timer/altera_timer.c b/hw/timer/altera_timer.c
62
-int qemu_timedate_diff(struct tm *tm)
215
index XXXXXXX..XXXXXXX 100644
63
+time_t qemu_timedate_diff(struct tm *tm)
216
--- a/hw/timer/altera_timer.c
217
+++ b/hw/timer/altera_timer.c
218
@@ -XXX,XX +XXX,XX @@ static void altera_timer_realize(DeviceState *dev, Error **errp)
219
}
220
221
t->bh = qemu_bh_new(timer_hit, t);
222
- t->ptimer = ptimer_init(t->bh, PTIMER_POLICY_DEFAULT);
223
+ t->ptimer = ptimer_init_with_bh(t->bh, PTIMER_POLICY_DEFAULT);
224
ptimer_set_freq(t->ptimer, t->freq_hz);
225
226
memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t,
227
diff --git a/hw/timer/arm_mptimer.c b/hw/timer/arm_mptimer.c
228
index XXXXXXX..XXXXXXX 100644
229
--- a/hw/timer/arm_mptimer.c
230
+++ b/hw/timer/arm_mptimer.c
231
@@ -XXX,XX +XXX,XX @@ static void arm_mptimer_reset(DeviceState *dev)
232
}
233
}
234
235
-static void arm_mptimer_init(Object *obj)
236
+static void arm_mptimer_init_with_bh(Object *obj)
237
{
64
{
238
ARMMPTimerState *s = ARM_MPTIMER(obj);
65
time_t seconds;
239
240
@@ -XXX,XX +XXX,XX @@ static void arm_mptimer_realize(DeviceState *dev, Error **errp)
241
for (i = 0; i < s->num_cpu; i++) {
242
TimerBlock *tb = &s->timerblock[i];
243
QEMUBH *bh = qemu_bh_new(timerblock_tick, tb);
244
- tb->timer = ptimer_init(bh, PTIMER_POLICY);
245
+ tb->timer = ptimer_init_with_bh(bh, PTIMER_POLICY);
246
sysbus_init_irq(sbd, &tb->irq);
247
memory_region_init_io(&tb->iomem, OBJECT(s), &timerblock_ops, tb,
248
"arm_mptimer_timerblock", 0x20);
249
@@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_mptimer_info = {
250
.name = TYPE_ARM_MPTIMER,
251
.parent = TYPE_SYS_BUS_DEVICE,
252
.instance_size = sizeof(ARMMPTimerState),
253
- .instance_init = arm_mptimer_init,
254
+ .instance_init = arm_mptimer_init_with_bh,
255
.class_init = arm_mptimer_class_init,
256
};
257
258
diff --git a/hw/timer/arm_timer.c b/hw/timer/arm_timer.c
259
index XXXXXXX..XXXXXXX 100644
260
--- a/hw/timer/arm_timer.c
261
+++ b/hw/timer/arm_timer.c
262
@@ -XXX,XX +XXX,XX @@ static arm_timer_state *arm_timer_init(uint32_t freq)
263
s->control = TIMER_CTRL_IE;
264
265
bh = qemu_bh_new(arm_timer_tick, s);
266
- s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
267
+ s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
268
vmstate_register(NULL, -1, &vmstate_arm_timer, s);
269
return s;
270
}
271
diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c
272
index XXXXXXX..XXXXXXX 100644
273
--- a/hw/timer/cmsdk-apb-dualtimer.c
274
+++ b/hw/timer/cmsdk-apb-dualtimer.c
275
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp)
276
QEMUBH *bh = qemu_bh_new(cmsdk_dualtimermod_tick, m);
277
278
m->parent = s;
279
- m->timer = ptimer_init(bh,
280
+ m->timer = ptimer_init_with_bh(bh,
281
PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD |
282
PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT |
283
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
284
diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c
285
index XXXXXXX..XXXXXXX 100644
286
--- a/hw/timer/cmsdk-apb-timer.c
287
+++ b/hw/timer/cmsdk-apb-timer.c
288
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp)
289
}
290
291
bh = qemu_bh_new(cmsdk_apb_timer_tick, s);
292
- s->timer = ptimer_init(bh,
293
+ s->timer = ptimer_init_with_bh(bh,
294
PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD |
295
PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT |
296
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
297
diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c
298
index XXXXXXX..XXXXXXX 100644
299
--- a/hw/timer/digic-timer.c
300
+++ b/hw/timer/digic-timer.c
301
@@ -XXX,XX +XXX,XX @@ static void digic_timer_init(Object *obj)
302
{
303
DigicTimerState *s = DIGIC_TIMER(obj);
304
305
- s->ptimer = ptimer_init(NULL, PTIMER_POLICY_DEFAULT);
306
+ s->ptimer = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT);
307
308
/*
309
* FIXME: there is no documentation on Digic timer
310
diff --git a/hw/timer/etraxfs_timer.c b/hw/timer/etraxfs_timer.c
311
index XXXXXXX..XXXXXXX 100644
312
--- a/hw/timer/etraxfs_timer.c
313
+++ b/hw/timer/etraxfs_timer.c
314
@@ -XXX,XX +XXX,XX @@ static void etraxfs_timer_realize(DeviceState *dev, Error **errp)
315
t->bh_t0 = qemu_bh_new(timer0_hit, t);
316
t->bh_t1 = qemu_bh_new(timer1_hit, t);
317
t->bh_wd = qemu_bh_new(watchdog_hit, t);
318
- t->ptimer_t0 = ptimer_init(t->bh_t0, PTIMER_POLICY_DEFAULT);
319
- t->ptimer_t1 = ptimer_init(t->bh_t1, PTIMER_POLICY_DEFAULT);
320
- t->ptimer_wd = ptimer_init(t->bh_wd, PTIMER_POLICY_DEFAULT);
321
+ t->ptimer_t0 = ptimer_init_with_bh(t->bh_t0, PTIMER_POLICY_DEFAULT);
322
+ t->ptimer_t1 = ptimer_init_with_bh(t->bh_t1, PTIMER_POLICY_DEFAULT);
323
+ t->ptimer_wd = ptimer_init_with_bh(t->bh_wd, PTIMER_POLICY_DEFAULT);
324
325
sysbus_init_irq(sbd, &t->irq);
326
sysbus_init_irq(sbd, &t->nmi);
327
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
328
index XXXXXXX..XXXXXXX 100644
329
--- a/hw/timer/exynos4210_mct.c
330
+++ b/hw/timer/exynos4210_mct.c
331
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj)
332
333
/* Global timer */
334
bh[0] = qemu_bh_new(exynos4210_gfrc_event, s);
335
- s->g_timer.ptimer_frc = ptimer_init(bh[0], PTIMER_POLICY_DEFAULT);
336
+ s->g_timer.ptimer_frc = ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT);
337
memset(&s->g_timer.reg, 0, sizeof(struct gregs));
338
339
/* Local timers */
340
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj)
341
bh[0] = qemu_bh_new(exynos4210_ltick_event, &s->l_timer[i]);
342
bh[1] = qemu_bh_new(exynos4210_lfrc_event, &s->l_timer[i]);
343
s->l_timer[i].tick_timer.ptimer_tick =
344
- ptimer_init(bh[0], PTIMER_POLICY_DEFAULT);
345
- s->l_timer[i].ptimer_frc = ptimer_init(bh[1], PTIMER_POLICY_DEFAULT);
346
+ ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT);
347
+ s->l_timer[i].ptimer_frc =
348
+ ptimer_init_with_bh(bh[1], PTIMER_POLICY_DEFAULT);
349
s->l_timer[i].id = i;
350
}
351
352
diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c
353
index XXXXXXX..XXXXXXX 100644
354
--- a/hw/timer/exynos4210_pwm.c
355
+++ b/hw/timer/exynos4210_pwm.c
356
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj)
357
for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
358
bh = qemu_bh_new(exynos4210_pwm_tick, &s->timer[i]);
359
sysbus_init_irq(dev, &s->timer[i].irq);
360
- s->timer[i].ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
361
+ s->timer[i].ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
362
s->timer[i].id = i;
363
s->timer[i].parent = s;
364
}
365
diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c
366
index XXXXXXX..XXXXXXX 100644
367
--- a/hw/timer/exynos4210_rtc.c
368
+++ b/hw/timer/exynos4210_rtc.c
369
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj)
370
QEMUBH *bh;
371
372
bh = qemu_bh_new(exynos4210_rtc_tick, s);
373
- s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
374
+ s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
375
ptimer_set_freq(s->ptimer, RTC_BASE_FREQ);
376
exynos4210_rtc_update_freq(s, 0);
377
378
bh = qemu_bh_new(exynos4210_rtc_1Hz_tick, s);
379
- s->ptimer_1Hz = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
380
+ s->ptimer_1Hz = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
381
ptimer_set_freq(s->ptimer_1Hz, RTC_BASE_FREQ);
382
383
sysbus_init_irq(dev, &s->alm_irq);
384
diff --git a/hw/timer/grlib_gptimer.c b/hw/timer/grlib_gptimer.c
385
index XXXXXXX..XXXXXXX 100644
386
--- a/hw/timer/grlib_gptimer.c
387
+++ b/hw/timer/grlib_gptimer.c
388
@@ -XXX,XX +XXX,XX @@ static void grlib_gptimer_realize(DeviceState *dev, Error **errp)
389
390
timer->unit = unit;
391
timer->bh = qemu_bh_new(grlib_gptimer_hit, timer);
392
- timer->ptimer = ptimer_init(timer->bh, PTIMER_POLICY_DEFAULT);
393
+ timer->ptimer = ptimer_init_with_bh(timer->bh, PTIMER_POLICY_DEFAULT);
394
timer->id = i;
395
396
/* One IRQ line for each timer */
397
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
398
index XXXXXXX..XXXXXXX 100644
399
--- a/hw/timer/imx_epit.c
400
+++ b/hw/timer/imx_epit.c
401
@@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp)
402
0x00001000);
403
sysbus_init_mmio(sbd, &s->iomem);
404
405
- s->timer_reload = ptimer_init(NULL, PTIMER_POLICY_DEFAULT);
406
+ s->timer_reload = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT);
407
408
bh = qemu_bh_new(imx_epit_cmp, s);
409
- s->timer_cmp = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
410
+ s->timer_cmp = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
411
}
412
413
static void imx_epit_class_init(ObjectClass *klass, void *data)
414
diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c
415
index XXXXXXX..XXXXXXX 100644
416
--- a/hw/timer/imx_gpt.c
417
+++ b/hw/timer/imx_gpt.c
418
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_realize(DeviceState *dev, Error **errp)
419
sysbus_init_mmio(sbd, &s->iomem);
420
421
bh = qemu_bh_new(imx_gpt_timeout, s);
422
- s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
423
+ s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
424
}
425
426
static void imx_gpt_class_init(ObjectClass *klass, void *data)
427
diff --git a/hw/timer/lm32_timer.c b/hw/timer/lm32_timer.c
428
index XXXXXXX..XXXXXXX 100644
429
--- a/hw/timer/lm32_timer.c
430
+++ b/hw/timer/lm32_timer.c
431
@@ -XXX,XX +XXX,XX @@ static void lm32_timer_realize(DeviceState *dev, Error **errp)
432
LM32TimerState *s = LM32_TIMER(dev);
433
434
s->bh = qemu_bh_new(timer_hit, s);
435
- s->ptimer = ptimer_init(s->bh, PTIMER_POLICY_DEFAULT);
436
+ s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
437
438
ptimer_set_freq(s->ptimer, s->freq_hz);
439
}
440
diff --git a/hw/timer/milkymist-sysctl.c b/hw/timer/milkymist-sysctl.c
441
index XXXXXXX..XXXXXXX 100644
442
--- a/hw/timer/milkymist-sysctl.c
443
+++ b/hw/timer/milkymist-sysctl.c
444
@@ -XXX,XX +XXX,XX @@ static void milkymist_sysctl_realize(DeviceState *dev, Error **errp)
445
446
s->bh0 = qemu_bh_new(timer0_hit, s);
447
s->bh1 = qemu_bh_new(timer1_hit, s);
448
- s->ptimer0 = ptimer_init(s->bh0, PTIMER_POLICY_DEFAULT);
449
- s->ptimer1 = ptimer_init(s->bh1, PTIMER_POLICY_DEFAULT);
450
+ s->ptimer0 = ptimer_init_with_bh(s->bh0, PTIMER_POLICY_DEFAULT);
451
+ s->ptimer1 = ptimer_init_with_bh(s->bh1, PTIMER_POLICY_DEFAULT);
452
453
ptimer_set_freq(s->ptimer0, s->freq_hz);
454
ptimer_set_freq(s->ptimer1, s->freq_hz);
455
diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c
456
index XXXXXXX..XXXXXXX 100644
457
--- a/hw/timer/mss-timer.c
458
+++ b/hw/timer/mss-timer.c
459
@@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj)
460
struct Msf2Timer *st = &t->timers[i];
461
462
st->bh = qemu_bh_new(timer_hit, st);
463
- st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT);
464
+ st->ptimer = ptimer_init_with_bh(st->bh, PTIMER_POLICY_DEFAULT);
465
ptimer_set_freq(st->ptimer, t->freq_hz);
466
sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq);
467
}
468
diff --git a/hw/timer/puv3_ost.c b/hw/timer/puv3_ost.c
469
index XXXXXXX..XXXXXXX 100644
470
--- a/hw/timer/puv3_ost.c
471
+++ b/hw/timer/puv3_ost.c
472
@@ -XXX,XX +XXX,XX @@ static void puv3_ost_realize(DeviceState *dev, Error **errp)
473
sysbus_init_irq(sbd, &s->irq);
474
475
s->bh = qemu_bh_new(puv3_ost_tick, s);
476
- s->ptimer = ptimer_init(s->bh, PTIMER_POLICY_DEFAULT);
477
+ s->ptimer = ptimer_init_with_bh(s->bh, PTIMER_POLICY_DEFAULT);
478
ptimer_set_freq(s->ptimer, 50 * 1000 * 1000);
479
480
memory_region_init_io(&s->iomem, OBJECT(s), &puv3_ost_ops, s, "puv3_ost",
481
diff --git a/hw/timer/sh_timer.c b/hw/timer/sh_timer.c
482
index XXXXXXX..XXXXXXX 100644
483
--- a/hw/timer/sh_timer.c
484
+++ b/hw/timer/sh_timer.c
485
@@ -XXX,XX +XXX,XX @@ static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
486
s->irq = irq;
487
488
bh = qemu_bh_new(sh_timer_tick, s);
489
- s->timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
490
+ s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
491
492
sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
493
sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
494
diff --git a/hw/timer/slavio_timer.c b/hw/timer/slavio_timer.c
495
index XXXXXXX..XXXXXXX 100644
496
--- a/hw/timer/slavio_timer.c
497
+++ b/hw/timer/slavio_timer.c
498
@@ -XXX,XX +XXX,XX @@ static void slavio_timer_init(Object *obj)
499
tc->timer_index = i;
500
501
bh = qemu_bh_new(slavio_timer_irq, tc);
502
- s->cputimer[i].timer = ptimer_init(bh, PTIMER_POLICY_DEFAULT);
503
+ s->cputimer[i].timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
504
ptimer_set_period(s->cputimer[i].timer, TIMER_PERIOD);
505
506
size = i == 0 ? SYS_TIMER_SIZE : CPU_TIMER_SIZE;
507
diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c
508
index XXXXXXX..XXXXXXX 100644
509
--- a/hw/timer/xilinx_timer.c
510
+++ b/hw/timer/xilinx_timer.c
511
@@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp)
512
xt->parent = t;
513
xt->nr = i;
514
xt->bh = qemu_bh_new(timer_hit, xt);
515
- xt->ptimer = ptimer_init(xt->bh, PTIMER_POLICY_DEFAULT);
516
+ xt->ptimer = ptimer_init_with_bh(xt->bh, PTIMER_POLICY_DEFAULT);
517
ptimer_set_freq(xt->ptimer, t->freq_hz);
518
}
519
520
diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c
521
index XXXXXXX..XXXXXXX 100644
522
--- a/hw/watchdog/cmsdk-apb-watchdog.c
523
+++ b/hw/watchdog/cmsdk-apb-watchdog.c
524
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp)
525
}
526
527
bh = qemu_bh_new(cmsdk_apb_watchdog_tick, s);
528
- s->timer = ptimer_init(bh,
529
+ s->timer = ptimer_init_with_bh(bh,
530
PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD |
531
PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT |
532
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
533
diff --git a/tests/ptimer-test.c b/tests/ptimer-test.c
534
index XXXXXXX..XXXXXXX 100644
535
--- a/tests/ptimer-test.c
536
+++ b/tests/ptimer-test.c
537
@@ -XXX,XX +XXX,XX @@ static void check_set_count(gconstpointer arg)
538
{
539
const uint8_t *policy = arg;
540
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
541
- ptimer_state *ptimer = ptimer_init(bh, *policy);
542
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
543
544
triggered = false;
545
546
@@ -XXX,XX +XXX,XX @@ static void check_set_limit(gconstpointer arg)
547
{
548
const uint8_t *policy = arg;
549
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
550
- ptimer_state *ptimer = ptimer_init(bh, *policy);
551
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
552
553
triggered = false;
554
555
@@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg)
556
{
557
const uint8_t *policy = arg;
558
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
559
- ptimer_state *ptimer = ptimer_init(bh, *policy);
560
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
561
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
562
563
triggered = false;
564
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
565
{
566
const uint8_t *policy = arg;
567
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
568
- ptimer_state *ptimer = ptimer_init(bh, *policy);
569
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
570
bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD);
571
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
572
bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD);
573
@@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_mode_change(gconstpointer arg)
574
{
575
const uint8_t *policy = arg;
576
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
577
- ptimer_state *ptimer = ptimer_init(bh, *policy);
578
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
579
bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD);
580
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
581
582
@@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_period_change(gconstpointer arg)
583
{
584
const uint8_t *policy = arg;
585
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
586
- ptimer_state *ptimer = ptimer_init(bh, *policy);
587
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
588
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
589
590
triggered = false;
591
@@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_freq_change(gconstpointer arg)
592
{
593
const uint8_t *policy = arg;
594
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
595
- ptimer_state *ptimer = ptimer_init(bh, *policy);
596
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
597
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
598
599
triggered = false;
600
@@ -XXX,XX +XXX,XX @@ static void check_run_with_period_0(gconstpointer arg)
601
{
602
const uint8_t *policy = arg;
603
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
604
- ptimer_state *ptimer = ptimer_init(bh, *policy);
605
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
606
607
triggered = false;
608
609
@@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg)
610
{
611
const uint8_t *policy = arg;
612
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
613
- ptimer_state *ptimer = ptimer_init(bh, *policy);
614
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
615
bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD);
616
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
617
bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD);
618
@@ -XXX,XX +XXX,XX @@ static void check_periodic_with_load_0(gconstpointer arg)
619
{
620
const uint8_t *policy = arg;
621
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
622
- ptimer_state *ptimer = ptimer_init(bh, *policy);
623
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
624
bool continuous_trigger = (*policy & PTIMER_POLICY_CONTINUOUS_TRIGGER);
625
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
626
bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT);
627
@@ -XXX,XX +XXX,XX @@ static void check_oneshot_with_load_0(gconstpointer arg)
628
{
629
const uint8_t *policy = arg;
630
QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
631
- ptimer_state *ptimer = ptimer_init(bh, *policy);
632
+ ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
633
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
634
bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT);
635
66
636
--
67
--
637
2.20.1
68
2.34.1
638
69
639
70
diff view generated by jsdifflib
Deleted patch
1
Provide the new transaction-based API. If a ptimer is created
2
using ptimer_init() rather than ptimer_init_with_bh(), then
3
instead of providing a QEMUBH, it provides a pointer to the
4
callback function directly, and has opted into the transaction
5
API. All calls to functions which modify ptimer state:
6
- ptimer_set_period()
7
- ptimer_set_freq()
8
- ptimer_set_limit()
9
- ptimer_set_count()
10
- ptimer_run()
11
- ptimer_stop()
12
must be between matched calls to ptimer_transaction_begin()
13
and ptimer_transaction_commit(). When ptimer_transaction_commit()
14
is called it will evaluate the state of the timer after all the
15
changes in the transaction, and call the callback if necessary.
16
1
17
In the old API the individual update functions generally would
18
call ptimer_trigger() immediately, which would schedule the QEMUBH.
19
In the new API the update functions will instead defer the
20
"set s->next_event and call ptimer_reload()" work to
21
ptimer_transaction_commit().
22
23
Because ptimer_trigger() can now immediately call into the
24
device code which may then call other ptimer functions that
25
update ptimer_state fields, we must be more careful in
26
ptimer_reload() not to cache fields from ptimer_state across
27
the ptimer_trigger() call. (This was harmless with the QEMUBH
28
mechanism as the BH would not be invoked until much later.)
29
30
We use assertions to check that:
31
* the functions modifying ptimer state are not called outside
32
a transaction block
33
* ptimer_transaction_begin() and _commit() calls are paired
34
* the transaction API is not used with a QEMUBH ptimer
35
36
There is some slight repetition of code:
37
* most of the set functions have similar looking "if s->bh
38
call ptimer_reload, otherwise set s->need_reload" code
39
* ptimer_init() and ptimer_init_with_bh() have similar code
40
We deliberately don't try to avoid this repetition, because
41
it will all be deleted when the QEMUBH version of the API
42
is removed.
43
44
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
45
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
46
Message-id: 20191008171740.9679-3-peter.maydell@linaro.org
47
---
48
include/hw/ptimer.h | 72 +++++++++++++++++++++
49
hw/core/ptimer.c | 152 +++++++++++++++++++++++++++++++++++++++-----
50
2 files changed, 209 insertions(+), 15 deletions(-)
51
52
diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h
53
index XXXXXXX..XXXXXXX 100644
54
--- a/include/hw/ptimer.h
55
+++ b/include/hw/ptimer.h
56
@@ -XXX,XX +XXX,XX @@ typedef void (*ptimer_cb)(void *opaque);
57
*/
58
ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask);
59
60
+/**
61
+ * ptimer_init - Allocate and return a new ptimer
62
+ * @callback: function to call on ptimer expiry
63
+ * @callback_opaque: opaque pointer passed to @callback
64
+ * @policy: PTIMER_POLICY_* bits specifying behaviour
65
+ *
66
+ * The ptimer returned must be freed using ptimer_free().
67
+ *
68
+ * If a ptimer is created using this API then will use the
69
+ * transaction-based API for modifying ptimer state: all calls
70
+ * to functions which modify ptimer state:
71
+ * - ptimer_set_period()
72
+ * - ptimer_set_freq()
73
+ * - ptimer_set_limit()
74
+ * - ptimer_set_count()
75
+ * - ptimer_run()
76
+ * - ptimer_stop()
77
+ * must be between matched calls to ptimer_transaction_begin()
78
+ * and ptimer_transaction_commit(). When ptimer_transaction_commit()
79
+ * is called it will evaluate the state of the timer after all the
80
+ * changes in the transaction, and call the callback if necessary.
81
+ *
82
+ * The callback function is always called from within a transaction
83
+ * begin/commit block, so the callback should not call the
84
+ * ptimer_transaction_begin() function itself. If the callback changes
85
+ * the ptimer state such that another ptimer expiry is triggered, then
86
+ * the callback will be called a second time after the first call returns.
87
+ */
88
+ptimer_state *ptimer_init(ptimer_cb callback,
89
+ void *callback_opaque,
90
+ uint8_t policy_mask);
91
+
92
/**
93
* ptimer_free - Free a ptimer
94
* @s: timer to free
95
@@ -XXX,XX +XXX,XX @@ ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask);
96
*/
97
void ptimer_free(ptimer_state *s);
98
99
+/**
100
+ * ptimer_transaction_begin() - Start a ptimer modification transaction
101
+ *
102
+ * This function must be called before making any calls to functions
103
+ * which modify the ptimer's state (see the ptimer_init() documentation
104
+ * for a list of these), and must always have a matched call to
105
+ * ptimer_transaction_commit().
106
+ * It is an error to call this function for a BH-based ptimer;
107
+ * attempting to do this will trigger an assert.
108
+ */
109
+void ptimer_transaction_begin(ptimer_state *s);
110
+
111
+/**
112
+ * ptimer_transaction_commit() - Commit a ptimer modification transaction
113
+ *
114
+ * This function must be called after calls to functions which modify
115
+ * the ptimer's state, and completes the update of the ptimer. If the
116
+ * ptimer state now means that we should trigger the timer expiry
117
+ * callback, it will be called directly.
118
+ */
119
+void ptimer_transaction_commit(ptimer_state *s);
120
+
121
/**
122
* ptimer_set_period - Set counter increment interval in nanoseconds
123
* @s: ptimer to configure
124
@@ -XXX,XX +XXX,XX @@ void ptimer_free(ptimer_state *s);
125
* Note that if your counter behaviour is specified as having a
126
* particular frequency rather than a period then ptimer_set_freq()
127
* may be more appropriate.
128
+ *
129
+ * This function will assert if it is called outside a
130
+ * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer.
131
*/
132
void ptimer_set_period(ptimer_state *s, int64_t period);
133
134
@@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period);
135
* as setting the frequency then this function is more appropriate,
136
* because it allows specifying an effective period which is
137
* precise to fractions of a nanosecond, avoiding rounding errors.
138
+ *
139
+ * This function will assert if it is called outside a
140
+ * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer.
141
*/
142
void ptimer_set_freq(ptimer_state *s, uint32_t freq);
143
144
@@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_limit(ptimer_state *s);
145
* Set the limit value of the down-counter. The @reload flag can
146
* be used to emulate the behaviour of timers which immediately
147
* reload the counter when their reload register is written to.
148
+ *
149
+ * This function will assert if it is called outside a
150
+ * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer.
151
*/
152
void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
153
154
@@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_count(ptimer_state *s);
155
* Set the value of the down-counter. If the counter is currently
156
* enabled this will arrange for a timer callback at the appropriate
157
* point in the future.
158
+ *
159
+ * This function will assert if it is called outside a
160
+ * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer.
161
*/
162
void ptimer_set_count(ptimer_state *s, uint64_t count);
163
164
@@ -XXX,XX +XXX,XX @@ void ptimer_set_count(ptimer_state *s, uint64_t count);
165
* the counter value will then be reloaded from the limit and it will
166
* start counting down again. If @oneshot is non-zero, then the counter
167
* will disable itself when it reaches zero.
168
+ *
169
+ * This function will assert if it is called outside a
170
+ * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer.
171
*/
172
void ptimer_run(ptimer_state *s, int oneshot);
173
174
@@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot);
175
*
176
* Note that this can cause it to "lose" time, even if it is immediately
177
* restarted.
178
+ *
179
+ * This function will assert if it is called outside a
180
+ * ptimer_transaction_begin/commit block, unless this is a bottom-half ptimer.
181
*/
182
void ptimer_stop(ptimer_state *s);
183
184
diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c
185
index XXXXXXX..XXXXXXX 100644
186
--- a/hw/core/ptimer.c
187
+++ b/hw/core/ptimer.c
188
@@ -XXX,XX +XXX,XX @@ struct ptimer_state
189
uint8_t policy_mask;
190
QEMUBH *bh;
191
QEMUTimer *timer;
192
+ ptimer_cb callback;
193
+ void *callback_opaque;
194
+ /*
195
+ * These track whether we're in a transaction block, and if we
196
+ * need to do a timer reload when the block finishes. They don't
197
+ * need to be migrated because migration can never happen in the
198
+ * middle of a transaction block.
199
+ */
200
+ bool in_transaction;
201
+ bool need_reload;
202
};
203
204
/* Use a bottom-half routine to avoid reentrancy issues. */
205
@@ -XXX,XX +XXX,XX @@ static void ptimer_trigger(ptimer_state *s)
206
if (s->bh) {
207
replay_bh_schedule_event(s->bh);
208
}
209
+ if (s->callback) {
210
+ s->callback(s->callback_opaque);
211
+ }
212
}
213
214
static void ptimer_reload(ptimer_state *s, int delta_adjust)
215
{
216
- uint32_t period_frac = s->period_frac;
217
- uint64_t period = s->period;
218
- uint64_t delta = s->delta;
219
+ uint32_t period_frac;
220
+ uint64_t period;
221
+ uint64_t delta;
222
bool suppress_trigger = false;
223
224
/*
225
@@ -XXX,XX +XXX,XX @@ static void ptimer_reload(ptimer_state *s, int delta_adjust)
226
(s->policy_mask & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT)) {
227
suppress_trigger = true;
228
}
229
- if (delta == 0 && !(s->policy_mask & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER)
230
+ if (s->delta == 0 && !(s->policy_mask & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER)
231
&& !suppress_trigger) {
232
ptimer_trigger(s);
233
}
234
235
+ /*
236
+ * Note that ptimer_trigger() might call the device callback function,
237
+ * which can then modify timer state, so we must not cache any fields
238
+ * from ptimer_state until after we have called it.
239
+ */
240
+ delta = s->delta;
241
+ period = s->period;
242
+ period_frac = s->period_frac;
243
+
244
if (delta == 0 && !(s->policy_mask & PTIMER_POLICY_NO_IMMEDIATE_RELOAD)) {
245
delta = s->delta = s->limit;
246
}
247
@@ -XXX,XX +XXX,XX @@ static void ptimer_tick(void *opaque)
248
ptimer_state *s = (ptimer_state *)opaque;
249
bool trigger = true;
250
251
+ /*
252
+ * We perform all the tick actions within a begin/commit block
253
+ * because the callback function that ptimer_trigger() calls
254
+ * might make calls into the ptimer APIs that provoke another
255
+ * trigger, and we want that to cause the callback function
256
+ * to be called iteratively, not recursively.
257
+ */
258
+ ptimer_transaction_begin(s);
259
+
260
if (s->enabled == 2) {
261
s->delta = 0;
262
s->enabled = 0;
263
@@ -XXX,XX +XXX,XX @@ static void ptimer_tick(void *opaque)
264
if (trigger) {
265
ptimer_trigger(s);
266
}
267
+
268
+ ptimer_transaction_commit(s);
269
}
270
271
uint64_t ptimer_get_count(ptimer_state *s)
272
@@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_count(ptimer_state *s)
273
274
void ptimer_set_count(ptimer_state *s, uint64_t count)
275
{
276
+ assert(s->in_transaction || !s->callback);
277
s->delta = count;
278
if (s->enabled) {
279
- s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
280
- ptimer_reload(s, 0);
281
+ if (!s->callback) {
282
+ s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
283
+ ptimer_reload(s, 0);
284
+ } else {
285
+ s->need_reload = true;
286
+ }
287
}
288
}
289
290
@@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot)
291
{
292
bool was_disabled = !s->enabled;
293
294
+ assert(s->in_transaction || !s->callback);
295
+
296
if (was_disabled && s->period == 0) {
297
if (!qtest_enabled()) {
298
fprintf(stderr, "Timer with period zero, disabling\n");
299
@@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot)
300
}
301
s->enabled = oneshot ? 2 : 1;
302
if (was_disabled) {
303
- s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
304
- ptimer_reload(s, 0);
305
+ if (!s->callback) {
306
+ s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
307
+ ptimer_reload(s, 0);
308
+ } else {
309
+ s->need_reload = true;
310
+ }
311
}
312
}
313
314
@@ -XXX,XX +XXX,XX @@ void ptimer_run(ptimer_state *s, int oneshot)
315
is immediately restarted. */
316
void ptimer_stop(ptimer_state *s)
317
{
318
+ assert(s->in_transaction || !s->callback);
319
+
320
if (!s->enabled)
321
return;
322
323
s->delta = ptimer_get_count(s);
324
timer_del(s->timer);
325
s->enabled = 0;
326
+ if (s->callback) {
327
+ s->need_reload = false;
328
+ }
329
}
330
331
/* Set counter increment interval in nanoseconds. */
332
void ptimer_set_period(ptimer_state *s, int64_t period)
333
{
334
+ assert(s->in_transaction || !s->callback);
335
s->delta = ptimer_get_count(s);
336
s->period = period;
337
s->period_frac = 0;
338
if (s->enabled) {
339
- s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
340
- ptimer_reload(s, 0);
341
+ if (!s->callback) {
342
+ s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
343
+ ptimer_reload(s, 0);
344
+ } else {
345
+ s->need_reload = true;
346
+ }
347
}
348
}
349
350
/* Set counter frequency in Hz. */
351
void ptimer_set_freq(ptimer_state *s, uint32_t freq)
352
{
353
+ assert(s->in_transaction || !s->callback);
354
s->delta = ptimer_get_count(s);
355
s->period = 1000000000ll / freq;
356
s->period_frac = (1000000000ll << 32) / freq;
357
if (s->enabled) {
358
- s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
359
- ptimer_reload(s, 0);
360
+ if (!s->callback) {
361
+ s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
362
+ ptimer_reload(s, 0);
363
+ } else {
364
+ s->need_reload = true;
365
+ }
366
}
367
}
368
369
@@ -XXX,XX +XXX,XX @@ void ptimer_set_freq(ptimer_state *s, uint32_t freq)
370
count = limit. */
371
void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload)
372
{
373
+ assert(s->in_transaction || !s->callback);
374
s->limit = limit;
375
if (reload)
376
s->delta = limit;
377
if (s->enabled && reload) {
378
- s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
379
- ptimer_reload(s, 0);
380
+ if (!s->callback) {
381
+ s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
382
+ ptimer_reload(s, 0);
383
+ } else {
384
+ s->need_reload = true;
385
+ }
386
}
387
}
388
389
@@ -XXX,XX +XXX,XX @@ uint64_t ptimer_get_limit(ptimer_state *s)
390
return s->limit;
391
}
392
393
+void ptimer_transaction_begin(ptimer_state *s)
394
+{
395
+ assert(!s->in_transaction || !s->callback);
396
+ s->in_transaction = true;
397
+ s->need_reload = false;
398
+}
399
+
400
+void ptimer_transaction_commit(ptimer_state *s)
401
+{
402
+ assert(s->in_transaction);
403
+ /*
404
+ * We must loop here because ptimer_reload() can call the callback
405
+ * function, which might then update ptimer state in a way that
406
+ * means we need to do another reload and possibly another callback.
407
+ * A disabled timer never needs reloading (and if we don't check
408
+ * this then we loop forever if ptimer_reload() disables the timer).
409
+ */
410
+ while (s->need_reload && s->enabled) {
411
+ s->need_reload = false;
412
+ s->next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
413
+ ptimer_reload(s, 0);
414
+ }
415
+ /* Now we've finished reload we can leave the transaction block. */
416
+ s->in_transaction = false;
417
+}
418
+
419
const VMStateDescription vmstate_ptimer = {
420
.name = "ptimer",
421
.version_id = 1,
422
@@ -XXX,XX +XXX,XX @@ ptimer_state *ptimer_init_with_bh(QEMUBH *bh, uint8_t policy_mask)
423
return s;
424
}
425
426
+ptimer_state *ptimer_init(ptimer_cb callback, void *callback_opaque,
427
+ uint8_t policy_mask)
428
+{
429
+ ptimer_state *s;
430
+
431
+ /*
432
+ * The callback function is mandatory; so we use it to distinguish
433
+ * old-style QEMUBH ptimers from new transaction API ptimers.
434
+ * (ptimer_init_with_bh() allows a NULL bh pointer and at least
435
+ * one device (digic-timer) passes NULL, so it's not the case
436
+ * that either s->bh != NULL or s->callback != NULL.)
437
+ */
438
+ assert(callback);
439
+
440
+ s = g_new0(ptimer_state, 1);
441
+ s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, ptimer_tick, s);
442
+ s->policy_mask = policy_mask;
443
+ s->callback = callback;
444
+ s->callback_opaque = callback_opaque;
445
+
446
+ /*
447
+ * These two policies are incompatible -- trigger-on-decrement implies
448
+ * a timer trigger when the count becomes 0, but no-immediate-trigger
449
+ * implies a trigger when the count stops being 0.
450
+ */
451
+ assert(!((policy_mask & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT) &&
452
+ (policy_mask & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER)));
453
+ return s;
454
+}
455
+
456
void ptimer_free(ptimer_state *s)
457
{
458
- qemu_bh_delete(s->bh);
459
+ if (s->bh) {
460
+ qemu_bh_delete(s->bh);
461
+ }
462
timer_free(s->timer);
463
g_free(s);
464
}
465
--
466
2.20.1
467
468
diff view generated by jsdifflib
Deleted patch
1
Convert the ptimer test cases to the transaction-based ptimer API,
2
by changing to ptimer_init(), dropping the now-unused QEMUBH
3
variables, and surrounding each set of changes to the ptimer
4
state in ptimer_transaction_begin/commit calls.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-4-peter.maydell@linaro.org
9
---
10
tests/ptimer-test.c | 106 +++++++++++++++++++++++++++++++++++---------
11
1 file changed, 84 insertions(+), 22 deletions(-)
12
13
diff --git a/tests/ptimer-test.c b/tests/ptimer-test.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/tests/ptimer-test.c
16
+++ b/tests/ptimer-test.c
17
@@ -XXX,XX +XXX,XX @@ static void qemu_clock_step(uint64_t ns)
18
static void check_set_count(gconstpointer arg)
19
{
20
const uint8_t *policy = arg;
21
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
22
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
23
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
24
25
triggered = false;
26
27
+ ptimer_transaction_begin(ptimer);
28
ptimer_set_count(ptimer, 1000);
29
+ ptimer_transaction_commit(ptimer);
30
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 1000);
31
g_assert_false(triggered);
32
ptimer_free(ptimer);
33
@@ -XXX,XX +XXX,XX @@ static void check_set_count(gconstpointer arg)
34
static void check_set_limit(gconstpointer arg)
35
{
36
const uint8_t *policy = arg;
37
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
38
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
39
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
40
41
triggered = false;
42
43
+ ptimer_transaction_begin(ptimer);
44
ptimer_set_limit(ptimer, 1000, 0);
45
+ ptimer_transaction_commit(ptimer);
46
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0);
47
g_assert_cmpuint(ptimer_get_limit(ptimer), ==, 1000);
48
g_assert_false(triggered);
49
50
+ ptimer_transaction_begin(ptimer);
51
ptimer_set_limit(ptimer, 2000, 1);
52
+ ptimer_transaction_commit(ptimer);
53
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 2000);
54
g_assert_cmpuint(ptimer_get_limit(ptimer), ==, 2000);
55
g_assert_false(triggered);
56
@@ -XXX,XX +XXX,XX @@ static void check_set_limit(gconstpointer arg)
57
static void check_oneshot(gconstpointer arg)
58
{
59
const uint8_t *policy = arg;
60
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
61
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
62
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
63
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
64
65
triggered = false;
66
67
+ ptimer_transaction_begin(ptimer);
68
ptimer_set_period(ptimer, 2000000);
69
ptimer_set_count(ptimer, 10);
70
ptimer_run(ptimer, 1);
71
+ ptimer_transaction_commit(ptimer);
72
73
qemu_clock_step(2000000 * 2 + 1);
74
75
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7);
76
g_assert_false(triggered);
77
78
+ ptimer_transaction_begin(ptimer);
79
ptimer_stop(ptimer);
80
+ ptimer_transaction_commit(ptimer);
81
82
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7);
83
g_assert_false(triggered);
84
@@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg)
85
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7);
86
g_assert_false(triggered);
87
88
+ ptimer_transaction_begin(ptimer);
89
ptimer_run(ptimer, 1);
90
+ ptimer_transaction_commit(ptimer);
91
92
qemu_clock_step(2000000 * 7 + 1);
93
94
@@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg)
95
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0);
96
g_assert_false(triggered);
97
98
+ ptimer_transaction_begin(ptimer);
99
ptimer_set_count(ptimer, 10);
100
+ ptimer_transaction_commit(ptimer);
101
102
qemu_clock_step(20000000 + 1);
103
104
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 10);
105
g_assert_false(triggered);
106
107
+ ptimer_transaction_begin(ptimer);
108
ptimer_set_limit(ptimer, 9, 1);
109
+ ptimer_transaction_commit(ptimer);
110
111
qemu_clock_step(20000000 + 1);
112
113
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 9);
114
g_assert_false(triggered);
115
116
+ ptimer_transaction_begin(ptimer);
117
ptimer_run(ptimer, 1);
118
+ ptimer_transaction_commit(ptimer);
119
120
qemu_clock_step(2000000 + 1);
121
122
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 8 : 7);
123
g_assert_false(triggered);
124
125
+ ptimer_transaction_begin(ptimer);
126
ptimer_set_count(ptimer, 20);
127
+ ptimer_transaction_commit(ptimer);
128
129
qemu_clock_step(2000000 * 19 + 1);
130
131
@@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg)
132
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0);
133
g_assert_true(triggered);
134
135
+ ptimer_transaction_begin(ptimer);
136
ptimer_stop(ptimer);
137
+ ptimer_transaction_commit(ptimer);
138
139
triggered = false;
140
141
@@ -XXX,XX +XXX,XX @@ static void check_oneshot(gconstpointer arg)
142
static void check_periodic(gconstpointer arg)
143
{
144
const uint8_t *policy = arg;
145
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
146
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
147
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
148
bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD);
149
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
150
bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD);
151
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
152
153
triggered = false;
154
155
+ ptimer_transaction_begin(ptimer);
156
ptimer_set_period(ptimer, 2000000);
157
ptimer_set_limit(ptimer, 10, 1);
158
ptimer_run(ptimer, 0);
159
+ ptimer_transaction_commit(ptimer);
160
161
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 10);
162
g_assert_false(triggered);
163
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
164
(no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0));
165
g_assert_false(triggered);
166
167
+ ptimer_transaction_begin(ptimer);
168
ptimer_set_count(ptimer, 20);
169
+ ptimer_transaction_commit(ptimer);
170
171
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 20);
172
g_assert_false(triggered);
173
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
174
175
triggered = false;
176
177
+ ptimer_transaction_begin(ptimer);
178
ptimer_set_count(ptimer, 3);
179
+ ptimer_transaction_commit(ptimer);
180
181
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 3);
182
g_assert_false(triggered);
183
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
184
(no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0));
185
g_assert_true(triggered);
186
187
+ ptimer_transaction_begin(ptimer);
188
ptimer_stop(ptimer);
189
+ ptimer_transaction_commit(ptimer);
190
triggered = false;
191
192
qemu_clock_step(2000000);
193
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
194
(no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0));
195
g_assert_false(triggered);
196
197
+ ptimer_transaction_begin(ptimer);
198
ptimer_set_count(ptimer, 3);
199
ptimer_run(ptimer, 0);
200
+ ptimer_transaction_commit(ptimer);
201
202
qemu_clock_step(2000000 * 3 + 1);
203
204
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
205
(no_round_down ? 9 : 8) + (wrap_policy ? 1 : 0));
206
g_assert_false(triggered);
207
208
+ ptimer_transaction_begin(ptimer);
209
ptimer_set_count(ptimer, 0);
210
+ ptimer_transaction_commit(ptimer);
211
g_assert_cmpuint(ptimer_get_count(ptimer), ==,
212
no_immediate_reload ? 0 : 10);
213
214
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
215
(no_round_down ? 8 : 7) + (wrap_policy ? 1 : 0));
216
g_assert_true(triggered);
217
218
+ ptimer_transaction_begin(ptimer);
219
ptimer_stop(ptimer);
220
+ ptimer_transaction_commit(ptimer);
221
222
triggered = false;
223
224
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
225
(no_round_down ? 8 : 7) + (wrap_policy ? 1 : 0));
226
g_assert_false(triggered);
227
228
+ ptimer_transaction_begin(ptimer);
229
ptimer_run(ptimer, 0);
230
+ ptimer_transaction_commit(ptimer);
231
+
232
+ ptimer_transaction_begin(ptimer);
233
ptimer_set_period(ptimer, 0);
234
+ ptimer_transaction_commit(ptimer);
235
236
qemu_clock_step(2000000 + 1);
237
238
@@ -XXX,XX +XXX,XX @@ static void check_periodic(gconstpointer arg)
239
static void check_on_the_fly_mode_change(gconstpointer arg)
240
{
241
const uint8_t *policy = arg;
242
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
243
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
244
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
245
bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD);
246
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
247
248
triggered = false;
249
250
+ ptimer_transaction_begin(ptimer);
251
ptimer_set_period(ptimer, 2000000);
252
ptimer_set_limit(ptimer, 10, 1);
253
ptimer_run(ptimer, 1);
254
+ ptimer_transaction_commit(ptimer);
255
256
qemu_clock_step(2000000 * 9 + 1);
257
258
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 1 : 0);
259
g_assert_false(triggered);
260
261
+ ptimer_transaction_begin(ptimer);
262
ptimer_run(ptimer, 0);
263
+ ptimer_transaction_commit(ptimer);
264
265
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 1 : 0);
266
g_assert_false(triggered);
267
@@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_mode_change(gconstpointer arg)
268
269
qemu_clock_step(2000000 * 9);
270
271
+ ptimer_transaction_begin(ptimer);
272
ptimer_run(ptimer, 1);
273
+ ptimer_transaction_commit(ptimer);
274
275
g_assert_cmpuint(ptimer_get_count(ptimer), ==,
276
(no_round_down ? 1 : 0) + (wrap_policy ? 1 : 0));
277
@@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_mode_change(gconstpointer arg)
278
static void check_on_the_fly_period_change(gconstpointer arg)
279
{
280
const uint8_t *policy = arg;
281
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
282
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
283
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
284
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
285
286
triggered = false;
287
288
+ ptimer_transaction_begin(ptimer);
289
ptimer_set_period(ptimer, 2000000);
290
ptimer_set_limit(ptimer, 8, 1);
291
ptimer_run(ptimer, 1);
292
+ ptimer_transaction_commit(ptimer);
293
294
qemu_clock_step(2000000 * 4 + 1);
295
296
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3);
297
g_assert_false(triggered);
298
299
+ ptimer_transaction_begin(ptimer);
300
ptimer_set_period(ptimer, 4000000);
301
+ ptimer_transaction_commit(ptimer);
302
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3);
303
304
qemu_clock_step(4000000 * 2 + 1);
305
@@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_period_change(gconstpointer arg)
306
static void check_on_the_fly_freq_change(gconstpointer arg)
307
{
308
const uint8_t *policy = arg;
309
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
310
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
311
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
312
bool no_round_down = (*policy & PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
313
314
triggered = false;
315
316
+ ptimer_transaction_begin(ptimer);
317
ptimer_set_freq(ptimer, 500);
318
ptimer_set_limit(ptimer, 8, 1);
319
ptimer_run(ptimer, 1);
320
+ ptimer_transaction_commit(ptimer);
321
322
qemu_clock_step(2000000 * 4 + 1);
323
324
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3);
325
g_assert_false(triggered);
326
327
+ ptimer_transaction_begin(ptimer);
328
ptimer_set_freq(ptimer, 250);
329
+ ptimer_transaction_commit(ptimer);
330
g_assert_cmpuint(ptimer_get_count(ptimer), ==, no_round_down ? 4 : 3);
331
332
qemu_clock_step(2000000 * 4 + 1);
333
@@ -XXX,XX +XXX,XX @@ static void check_on_the_fly_freq_change(gconstpointer arg)
334
static void check_run_with_period_0(gconstpointer arg)
335
{
336
const uint8_t *policy = arg;
337
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
338
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
339
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
340
341
triggered = false;
342
343
+ ptimer_transaction_begin(ptimer);
344
ptimer_set_count(ptimer, 99);
345
ptimer_run(ptimer, 1);
346
+ ptimer_transaction_commit(ptimer);
347
348
qemu_clock_step(10 * NANOSECONDS_PER_SECOND);
349
350
@@ -XXX,XX +XXX,XX @@ static void check_run_with_period_0(gconstpointer arg)
351
static void check_run_with_delta_0(gconstpointer arg)
352
{
353
const uint8_t *policy = arg;
354
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
355
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
356
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
357
bool wrap_policy = (*policy & PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD);
358
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
359
bool no_immediate_reload = (*policy & PTIMER_POLICY_NO_IMMEDIATE_RELOAD);
360
@@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg)
361
362
triggered = false;
363
364
+ ptimer_transaction_begin(ptimer);
365
ptimer_set_period(ptimer, 2000000);
366
ptimer_set_limit(ptimer, 99, 0);
367
ptimer_run(ptimer, 1);
368
+ ptimer_transaction_commit(ptimer);
369
g_assert_cmpuint(ptimer_get_count(ptimer), ==,
370
no_immediate_reload ? 0 : 99);
371
372
@@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg)
373
g_assert_false(triggered);
374
}
375
376
+ ptimer_transaction_begin(ptimer);
377
ptimer_set_count(ptimer, 99);
378
ptimer_run(ptimer, 1);
379
+ ptimer_transaction_commit(ptimer);
380
}
381
382
qemu_clock_step(2000000 + 1);
383
@@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg)
384
385
triggered = false;
386
387
+ ptimer_transaction_begin(ptimer);
388
ptimer_set_count(ptimer, 0);
389
ptimer_run(ptimer, 0);
390
+ ptimer_transaction_commit(ptimer);
391
g_assert_cmpuint(ptimer_get_count(ptimer), ==,
392
no_immediate_reload ? 0 : 99);
393
394
@@ -XXX,XX +XXX,XX @@ static void check_run_with_delta_0(gconstpointer arg)
395
wrap_policy ? 0 : (no_round_down ? 99 : 98));
396
g_assert_true(triggered);
397
398
+ ptimer_transaction_begin(ptimer);
399
ptimer_stop(ptimer);
400
+ ptimer_transaction_commit(ptimer);
401
ptimer_free(ptimer);
402
}
403
404
static void check_periodic_with_load_0(gconstpointer arg)
405
{
406
const uint8_t *policy = arg;
407
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
408
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
409
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
410
bool continuous_trigger = (*policy & PTIMER_POLICY_CONTINUOUS_TRIGGER);
411
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
412
bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT);
413
414
triggered = false;
415
416
+ ptimer_transaction_begin(ptimer);
417
ptimer_set_period(ptimer, 2000000);
418
ptimer_run(ptimer, 0);
419
+ ptimer_transaction_commit(ptimer);
420
421
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0);
422
423
@@ -XXX,XX +XXX,XX @@ static void check_periodic_with_load_0(gconstpointer arg)
424
425
triggered = false;
426
427
+ ptimer_transaction_begin(ptimer);
428
ptimer_set_count(ptimer, 10);
429
ptimer_run(ptimer, 0);
430
+ ptimer_transaction_commit(ptimer);
431
432
qemu_clock_step(2000000 * 10 + 1);
433
434
@@ -XXX,XX +XXX,XX @@ static void check_periodic_with_load_0(gconstpointer arg)
435
g_assert_false(triggered);
436
}
437
438
+ ptimer_transaction_begin(ptimer);
439
ptimer_stop(ptimer);
440
+ ptimer_transaction_commit(ptimer);
441
ptimer_free(ptimer);
442
}
443
444
static void check_oneshot_with_load_0(gconstpointer arg)
445
{
446
const uint8_t *policy = arg;
447
- QEMUBH *bh = qemu_bh_new(ptimer_trigger, NULL);
448
- ptimer_state *ptimer = ptimer_init_with_bh(bh, *policy);
449
+ ptimer_state *ptimer = ptimer_init(ptimer_trigger, NULL, *policy);
450
bool no_immediate_trigger = (*policy & PTIMER_POLICY_NO_IMMEDIATE_TRIGGER);
451
bool trig_only_on_dec = (*policy & PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT);
452
453
triggered = false;
454
455
+ ptimer_transaction_begin(ptimer);
456
ptimer_set_period(ptimer, 2000000);
457
ptimer_run(ptimer, 1);
458
+ ptimer_transaction_commit(ptimer);
459
460
g_assert_cmpuint(ptimer_get_count(ptimer), ==, 0);
461
462
--
463
2.20.1
464
465
diff view generated by jsdifflib
Deleted patch
1
Switch the arm_timer.c code away from bottom-half based ptimers
2
to the new transaction-based ptimer API. This just requires
3
adding begin/commit calls around the various arms of
4
arm_timer_write() that modify the ptimer state, and using the
5
new ptimer_init() function to create the timer.
6
1
7
Fixes: https://bugs.launchpad.net/qemu/+bug/1777777
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 20191008171740.9679-5-peter.maydell@linaro.org
11
---
12
hw/timer/arm_timer.c | 16 +++++++++++-----
13
1 file changed, 11 insertions(+), 5 deletions(-)
14
15
diff --git a/hw/timer/arm_timer.c b/hw/timer/arm_timer.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/timer/arm_timer.c
18
+++ b/hw/timer/arm_timer.c
19
@@ -XXX,XX +XXX,XX @@
20
#include "hw/irq.h"
21
#include "hw/ptimer.h"
22
#include "hw/qdev-properties.h"
23
-#include "qemu/main-loop.h"
24
#include "qemu/module.h"
25
#include "qemu/log.h"
26
27
@@ -XXX,XX +XXX,XX @@ static uint32_t arm_timer_read(void *opaque, hwaddr offset)
28
}
29
}
30
31
-/* Reset the timer limit after settings have changed. */
32
+/*
33
+ * Reset the timer limit after settings have changed.
34
+ * May only be called from inside a ptimer transaction block.
35
+ */
36
static void arm_timer_recalibrate(arm_timer_state *s, int reload)
37
{
38
uint32_t limit;
39
@@ -XXX,XX +XXX,XX @@ static void arm_timer_write(void *opaque, hwaddr offset,
40
switch (offset >> 2) {
41
case 0: /* TimerLoad */
42
s->limit = value;
43
+ ptimer_transaction_begin(s->timer);
44
arm_timer_recalibrate(s, 1);
45
+ ptimer_transaction_commit(s->timer);
46
break;
47
case 1: /* TimerValue */
48
/* ??? Linux seems to want to write to this readonly register.
49
Ignore it. */
50
break;
51
case 2: /* TimerControl */
52
+ ptimer_transaction_begin(s->timer);
53
if (s->control & TIMER_CTRL_ENABLE) {
54
/* Pause the timer if it is running. This may cause some
55
inaccuracy dure to rounding, but avoids a whole lot of other
56
@@ -XXX,XX +XXX,XX @@ static void arm_timer_write(void *opaque, hwaddr offset,
57
/* Restart the timer if still enabled. */
58
ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
59
}
60
+ ptimer_transaction_commit(s->timer);
61
break;
62
case 3: /* TimerIntClr */
63
s->int_level = 0;
64
break;
65
case 6: /* TimerBGLoad */
66
s->limit = value;
67
+ ptimer_transaction_begin(s->timer);
68
arm_timer_recalibrate(s, 0);
69
+ ptimer_transaction_commit(s->timer);
70
break;
71
default:
72
qemu_log_mask(LOG_GUEST_ERROR,
73
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_arm_timer = {
74
static arm_timer_state *arm_timer_init(uint32_t freq)
75
{
76
arm_timer_state *s;
77
- QEMUBH *bh;
78
79
s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
80
s->freq = freq;
81
s->control = TIMER_CTRL_IE;
82
83
- bh = qemu_bh_new(arm_timer_tick, s);
84
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
85
+ s->timer = ptimer_init(arm_timer_tick, s, PTIMER_POLICY_DEFAULT);
86
vmstate_register(NULL, -1, &vmstate_arm_timer, s);
87
return s;
88
}
89
--
90
2.20.1
91
92
diff view generated by jsdifflib
Deleted patch
1
Switch the musicpal code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-6-peter.maydell@linaro.org
9
---
10
hw/arm/musicpal.c | 16 ++++++++++------
11
1 file changed, 10 insertions(+), 6 deletions(-)
12
13
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/arm/musicpal.c
16
+++ b/hw/arm/musicpal.c
17
@@ -XXX,XX +XXX,XX @@ static void mv88w8618_timer_tick(void *opaque)
18
static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
19
uint32_t freq)
20
{
21
- QEMUBH *bh;
22
-
23
sysbus_init_irq(dev, &s->irq);
24
s->freq = freq;
25
26
- bh = qemu_bh_new(mv88w8618_timer_tick, s);
27
- s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
28
+ s->ptimer = ptimer_init(mv88w8618_timer_tick, s, PTIMER_POLICY_DEFAULT);
29
}
30
31
static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
32
@@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_write(void *opaque, hwaddr offset,
33
case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
34
t = &s->timer[offset >> 2];
35
t->limit = value;
36
+ ptimer_transaction_begin(t->ptimer);
37
if (t->limit > 0) {
38
ptimer_set_limit(t->ptimer, t->limit, 1);
39
} else {
40
ptimer_stop(t->ptimer);
41
}
42
+ ptimer_transaction_commit(t->ptimer);
43
break;
44
45
case MP_PIT_CONTROL:
46
for (i = 0; i < 4; i++) {
47
t = &s->timer[i];
48
+ ptimer_transaction_begin(t->ptimer);
49
if (value & 0xf && t->limit > 0) {
50
ptimer_set_limit(t->ptimer, t->limit, 0);
51
ptimer_set_freq(t->ptimer, t->freq);
52
@@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_write(void *opaque, hwaddr offset,
53
} else {
54
ptimer_stop(t->ptimer);
55
}
56
+ ptimer_transaction_commit(t->ptimer);
57
value >>= 4;
58
}
59
break;
60
@@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_reset(DeviceState *d)
61
int i;
62
63
for (i = 0; i < 4; i++) {
64
- ptimer_stop(s->timer[i].ptimer);
65
- s->timer[i].limit = 0;
66
+ mv88w8618_timer_state *t = &s->timer[i];
67
+ ptimer_transaction_begin(t->ptimer);
68
+ ptimer_stop(t->ptimer);
69
+ ptimer_transaction_commit(t->ptimer);
70
+ t->limit = 0;
71
}
72
}
73
74
--
75
2.20.1
76
77
diff view generated by jsdifflib
Deleted patch
1
Switch the allwinner-a10-pit code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-7-peter.maydell@linaro.org
9
---
10
hw/timer/allwinner-a10-pit.c | 12 ++++++++----
11
1 file changed, 8 insertions(+), 4 deletions(-)
12
13
diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/allwinner-a10-pit.c
16
+++ b/hw/timer/allwinner-a10-pit.c
17
@@ -XXX,XX +XXX,XX @@
18
#include "hw/timer/allwinner-a10-pit.h"
19
#include "migration/vmstate.h"
20
#include "qemu/log.h"
21
-#include "qemu/main-loop.h"
22
#include "qemu/module.h"
23
24
static void a10_pit_update_irq(AwA10PITState *s)
25
@@ -XXX,XX +XXX,XX @@ static uint64_t a10_pit_read(void *opaque, hwaddr offset, unsigned size)
26
return 0;
27
}
28
29
+/* Must be called inside a ptimer transaction block for s->timer[index] */
30
static void a10_pit_set_freq(AwA10PITState *s, int index)
31
{
32
uint32_t prescaler, source, source_freq;
33
@@ -XXX,XX +XXX,XX @@ static void a10_pit_write(void *opaque, hwaddr offset, uint64_t value,
34
switch (offset & 0x0f) {
35
case AW_A10_PIT_TIMER_CONTROL:
36
s->control[index] = value;
37
+ ptimer_transaction_begin(s->timer[index]);
38
a10_pit_set_freq(s, index);
39
if (s->control[index] & AW_A10_PIT_TIMER_RELOAD) {
40
ptimer_set_count(s->timer[index], s->interval[index]);
41
@@ -XXX,XX +XXX,XX @@ static void a10_pit_write(void *opaque, hwaddr offset, uint64_t value,
42
} else {
43
ptimer_stop(s->timer[index]);
44
}
45
+ ptimer_transaction_commit(s->timer[index]);
46
break;
47
case AW_A10_PIT_TIMER_INTERVAL:
48
s->interval[index] = value;
49
+ ptimer_transaction_begin(s->timer[index]);
50
ptimer_set_limit(s->timer[index], s->interval[index], 1);
51
+ ptimer_transaction_commit(s->timer[index]);
52
break;
53
case AW_A10_PIT_TIMER_COUNT:
54
s->count[index] = value;
55
@@ -XXX,XX +XXX,XX @@ static void a10_pit_reset(DeviceState *dev)
56
s->control[i] = AW_A10_PIT_DEFAULT_CLOCK;
57
s->interval[i] = 0;
58
s->count[i] = 0;
59
+ ptimer_transaction_begin(s->timer[i]);
60
ptimer_stop(s->timer[i]);
61
a10_pit_set_freq(s, i);
62
+ ptimer_transaction_commit(s->timer[i]);
63
}
64
s->watch_dog_mode = 0;
65
s->watch_dog_control = 0;
66
@@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj)
67
{
68
AwA10PITState *s = AW_A10_PIT(obj);
69
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
70
- QEMUBH * bh[AW_A10_PIT_TIMER_NR];
71
uint8_t i;
72
73
for (i = 0; i < AW_A10_PIT_TIMER_NR; i++) {
74
@@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj)
75
76
tc->container = s;
77
tc->index = i;
78
- bh[i] = qemu_bh_new(a10_pit_timer_cb, tc);
79
- s->timer[i] = ptimer_init_with_bh(bh[i], PTIMER_POLICY_DEFAULT);
80
+ s->timer[i] = ptimer_init(a10_pit_timer_cb, tc, PTIMER_POLICY_DEFAULT);
81
}
82
}
83
84
--
85
2.20.1
86
87
diff view generated by jsdifflib
Deleted patch
1
Switch the cmsdk-apb-dualtimer code away from bottom-half based
2
ptimers to the new transaction-based ptimer API. This just requires
3
adding begin/commit calls around the various places that modify the
4
ptimer state, and using the new ptimer_init() function to create the
5
timer.
6
1
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20191008171740.9679-9-peter.maydell@linaro.org
10
---
11
hw/timer/cmsdk-apb-dualtimer.c | 14 +++++++++++---
12
1 file changed, 11 insertions(+), 3 deletions(-)
13
14
diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/timer/cmsdk-apb-dualtimer.c
17
+++ b/hw/timer/cmsdk-apb-dualtimer.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "qemu/log.h"
20
#include "trace.h"
21
#include "qapi/error.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
#include "hw/sysbus.h"
25
#include "hw/irq.h"
26
@@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m,
27
/* Handle a write to the CONTROL register */
28
uint32_t changed;
29
30
+ ptimer_transaction_begin(m->timer);
31
+
32
newctrl &= R_CONTROL_VALID_MASK;
33
34
changed = m->control ^ newctrl;
35
@@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m,
36
}
37
38
m->control = newctrl;
39
+
40
+ ptimer_transaction_commit(m->timer);
41
}
42
43
static uint64_t cmsdk_apb_dualtimer_read(void *opaque, hwaddr offset,
44
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_write(void *opaque, hwaddr offset,
45
if (!(m->control & R_CONTROL_SIZE_MASK)) {
46
value &= 0xffff;
47
}
48
+ ptimer_transaction_begin(m->timer);
49
if (!(m->control & R_CONTROL_MODE_MASK)) {
50
/*
51
* In free-running mode this won't set the limit but will
52
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_write(void *opaque, hwaddr offset,
53
ptimer_run(m->timer, 1);
54
}
55
}
56
+ ptimer_transaction_commit(m->timer);
57
break;
58
case A_TIMER1BGLOAD:
59
/* Set the limit, but not the current count */
60
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_write(void *opaque, hwaddr offset,
61
if (!(m->control & R_CONTROL_SIZE_MASK)) {
62
value &= 0xffff;
63
}
64
+ ptimer_transaction_begin(m->timer);
65
ptimer_set_limit(m->timer, value, 0);
66
+ ptimer_transaction_commit(m->timer);
67
break;
68
case A_TIMER1CONTROL:
69
cmsdk_dualtimermod_write_control(m, value);
70
@@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m)
71
m->intstatus = 0;
72
m->load = 0;
73
m->value = 0xffffffff;
74
+ ptimer_transaction_begin(m->timer);
75
ptimer_stop(m->timer);
76
/*
77
* We start in free-running mode, with VALUE at 0xffffffff, and
78
@@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m)
79
*/
80
ptimer_set_limit(m->timer, 0xffff, 1);
81
ptimer_set_freq(m->timer, m->parent->pclk_frq);
82
+ ptimer_transaction_commit(m->timer);
83
}
84
85
static void cmsdk_apb_dualtimer_reset(DeviceState *dev)
86
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp)
87
88
for (i = 0; i < ARRAY_SIZE(s->timermod); i++) {
89
CMSDKAPBDualTimerModule *m = &s->timermod[i];
90
- QEMUBH *bh = qemu_bh_new(cmsdk_dualtimermod_tick, m);
91
92
m->parent = s;
93
- m->timer = ptimer_init_with_bh(bh,
94
+ m->timer = ptimer_init(cmsdk_dualtimermod_tick, m,
95
PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD |
96
PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT |
97
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
98
--
99
2.20.1
100
101
diff view generated by jsdifflib
Deleted patch
1
We want to switch the exynos MCT code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. The MCT is complicated
3
and uses multiple different ptimers, so it's clearer to switch
4
it a piece at a time. Here we change over only the GFRC.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-12-peter.maydell@linaro.org
9
---
10
hw/timer/exynos4210_mct.c | 48 ++++++++++++++++++++++++++++++++++++---
11
1 file changed, 45 insertions(+), 3 deletions(-)
12
13
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/exynos4210_mct.c
16
+++ b/hw/timer/exynos4210_mct.c
17
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s);
18
19
/*
20
* Set counter of FRC global timer.
21
+ * Must be called within exynos4210_gfrc_tx_begin/commit block.
22
*/
23
static void exynos4210_gfrc_set_count(Exynos4210MCTGT *s, uint64_t count)
24
{
25
@@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_gfrc_get_count(Exynos4210MCTGT *s)
26
27
/*
28
* Stop global FRC timer
29
+ * Must be called within exynos4210_gfrc_tx_begin/commit block.
30
*/
31
static void exynos4210_gfrc_stop(Exynos4210MCTGT *s)
32
{
33
@@ -XXX,XX +XXX,XX @@ static void exynos4210_gfrc_stop(Exynos4210MCTGT *s)
34
35
/*
36
* Start global FRC timer
37
+ * Must be called within exynos4210_gfrc_tx_begin/commit block.
38
*/
39
static void exynos4210_gfrc_start(Exynos4210MCTGT *s)
40
{
41
@@ -XXX,XX +XXX,XX @@ static void exynos4210_gfrc_start(Exynos4210MCTGT *s)
42
ptimer_run(s->ptimer_frc, 1);
43
}
44
45
+/*
46
+ * Start ptimer transaction for global FRC timer; this is just for
47
+ * consistency with the way we wrap operations like stop and run.
48
+ */
49
+static void exynos4210_gfrc_tx_begin(Exynos4210MCTGT *s)
50
+{
51
+ ptimer_transaction_begin(s->ptimer_frc);
52
+}
53
+
54
+/* Commit ptimer transaction for global FRC timer. */
55
+static void exynos4210_gfrc_tx_commit(Exynos4210MCTGT *s)
56
+{
57
+ ptimer_transaction_commit(s->ptimer_frc);
58
+}
59
+
60
/*
61
* Find next nearest Comparator. If current Comparator value equals to other
62
* Comparator value, skip them both
63
@@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_gcomp_get_distance(Exynos4210MCTState *s, int32_t id)
64
65
/*
66
* Restart global FRC timer
67
+ * Must be called within exynos4210_gfrc_tx_begin/commit block.
68
*/
69
static void exynos4210_gfrc_restart(Exynos4210MCTState *s)
70
{
71
@@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_event(void *opaque)
72
exynos4210_ltick_int_start(&s->tick_timer);
73
}
74
75
+static void tx_ptimer_set_freq(ptimer_state *s, uint32_t freq)
76
+{
77
+ /*
78
+ * callers of exynos4210_mct_update_freq() never do anything
79
+ * else that needs to be in the same ptimer transaction, so
80
+ * to avoid a lot of repetition we have a convenience function
81
+ * for begin/set_freq/commit.
82
+ */
83
+ ptimer_transaction_begin(s);
84
+ ptimer_set_freq(s, freq);
85
+ ptimer_transaction_commit(s);
86
+}
87
+
88
/* update timer frequency */
89
static void exynos4210_mct_update_freq(Exynos4210MCTState *s)
90
{
91
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s)
92
DPRINTF("freq=%dHz\n", s->freq);
93
94
/* global timer */
95
- ptimer_set_freq(s->g_timer.ptimer_frc, s->freq);
96
+ tx_ptimer_set_freq(s->g_timer.ptimer_frc, s->freq);
97
98
/* local timer */
99
ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq);
100
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_reset(DeviceState *d)
101
102
/* global timer */
103
memset(&s->g_timer.reg, 0, sizeof(s->g_timer.reg));
104
+ exynos4210_gfrc_tx_begin(&s->g_timer);
105
exynos4210_gfrc_stop(&s->g_timer);
106
+ exynos4210_gfrc_tx_commit(&s->g_timer);
107
108
/* local timer */
109
memset(s->l_timer[0].reg.cnt, 0, sizeof(s->l_timer[0].reg.cnt));
110
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
111
}
112
113
s->g_timer.reg.cnt = new_frc;
114
+ exynos4210_gfrc_tx_begin(&s->g_timer);
115
exynos4210_gfrc_restart(s);
116
+ exynos4210_gfrc_tx_commit(&s->g_timer);
117
break;
118
119
case G_CNT_WSTAT:
120
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
121
s->g_timer.reg.wstat |= G_WSTAT_COMP_L(index);
122
}
123
124
+ exynos4210_gfrc_tx_begin(&s->g_timer);
125
exynos4210_gfrc_restart(s);
126
+ exynos4210_gfrc_tx_commit(&s->g_timer);
127
break;
128
129
case G_TCON:
130
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
131
132
DPRINTF("global timer write to reg.g_tcon %llx\n", value);
133
134
+ exynos4210_gfrc_tx_begin(&s->g_timer);
135
+
136
/* Start FRC if transition from disabled to enabled */
137
if ((value & G_TCON_TIMER_ENABLE) > (old_val &
138
G_TCON_TIMER_ENABLE)) {
139
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
140
exynos4210_gfrc_restart(s);
141
}
142
}
143
+
144
+ exynos4210_gfrc_tx_commit(&s->g_timer);
145
break;
146
147
case G_INT_CSTAT:
148
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj)
149
QEMUBH *bh[2];
150
151
/* Global timer */
152
- bh[0] = qemu_bh_new(exynos4210_gfrc_event, s);
153
- s->g_timer.ptimer_frc = ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT);
154
+ s->g_timer.ptimer_frc = ptimer_init(exynos4210_gfrc_event, s,
155
+ PTIMER_POLICY_DEFAULT);
156
memset(&s->g_timer.reg, 0, sizeof(struct gregs));
157
158
/* Local timers */
159
--
160
2.20.1
161
162
diff view generated by jsdifflib
Deleted patch
1
Switch the exynos MCT LFRC timers over to the ptimer transaction API.
2
1
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20191008171740.9679-13-peter.maydell@linaro.org
6
---
7
hw/timer/exynos4210_mct.c | 27 +++++++++++++++++++++++----
8
1 file changed, 23 insertions(+), 4 deletions(-)
9
10
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/hw/timer/exynos4210_mct.c
13
+++ b/hw/timer/exynos4210_mct.c
14
@@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_lfrc_get_count(Exynos4210MCTLT *s)
15
16
/*
17
* Set counter of FRC local timer.
18
+ * Must be called from within exynos4210_lfrc_tx_begin/commit block.
19
*/
20
static void exynos4210_lfrc_update_count(Exynos4210MCTLT *s)
21
{
22
@@ -XXX,XX +XXX,XX @@ static void exynos4210_lfrc_update_count(Exynos4210MCTLT *s)
23
24
/*
25
* Start local FRC timer
26
+ * Must be called from within exynos4210_lfrc_tx_begin/commit block.
27
*/
28
static void exynos4210_lfrc_start(Exynos4210MCTLT *s)
29
{
30
@@ -XXX,XX +XXX,XX @@ static void exynos4210_lfrc_start(Exynos4210MCTLT *s)
31
32
/*
33
* Stop local FRC timer
34
+ * Must be called from within exynos4210_lfrc_tx_begin/commit block.
35
*/
36
static void exynos4210_lfrc_stop(Exynos4210MCTLT *s)
37
{
38
ptimer_stop(s->ptimer_frc);
39
}
40
41
+/* Start ptimer transaction for local FRC timer */
42
+static void exynos4210_lfrc_tx_begin(Exynos4210MCTLT *s)
43
+{
44
+ ptimer_transaction_begin(s->ptimer_frc);
45
+}
46
+
47
+/* Commit ptimer transaction for local FRC timer */
48
+static void exynos4210_lfrc_tx_commit(Exynos4210MCTLT *s)
49
+{
50
+ ptimer_transaction_commit(s->ptimer_frc);
51
+}
52
+
53
/*
54
* Local timer free running counter tick handler
55
*/
56
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s)
57
58
/* local timer */
59
ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq);
60
- ptimer_set_freq(s->l_timer[0].ptimer_frc, s->freq);
61
+ tx_ptimer_set_freq(s->l_timer[0].ptimer_frc, s->freq);
62
ptimer_set_freq(s->l_timer[1].tick_timer.ptimer_tick, s->freq);
63
- ptimer_set_freq(s->l_timer[1].ptimer_frc, s->freq);
64
+ tx_ptimer_set_freq(s->l_timer[1].ptimer_frc, s->freq);
65
}
66
}
67
68
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_reset(DeviceState *d)
69
s->l_timer[i].tick_timer.count = 0;
70
s->l_timer[i].tick_timer.distance = 0;
71
s->l_timer[i].tick_timer.progress = 0;
72
+ exynos4210_lfrc_tx_begin(&s->l_timer[i]);
73
ptimer_stop(s->l_timer[i].ptimer_frc);
74
+ exynos4210_lfrc_tx_commit(&s->l_timer[i]);
75
76
exynos4210_ltick_timer_init(&s->l_timer[i].tick_timer);
77
}
78
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
79
}
80
81
/* Start or Stop local FRC if TCON changed */
82
+ exynos4210_lfrc_tx_begin(&s->l_timer[lt_i]);
83
if ((value & L_TCON_FRC_START) >
84
(s->l_timer[lt_i].reg.tcon & L_TCON_FRC_START)) {
85
DPRINTF("local timer[%d] start frc\n", lt_i);
86
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
87
DPRINTF("local timer[%d] stop frc\n", lt_i);
88
exynos4210_lfrc_stop(&s->l_timer[lt_i]);
89
}
90
+ exynos4210_lfrc_tx_commit(&s->l_timer[lt_i]);
91
break;
92
93
case L0_TCNTB: case L1_TCNTB:
94
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj)
95
/* Local timers */
96
for (i = 0; i < 2; i++) {
97
bh[0] = qemu_bh_new(exynos4210_ltick_event, &s->l_timer[i]);
98
- bh[1] = qemu_bh_new(exynos4210_lfrc_event, &s->l_timer[i]);
99
s->l_timer[i].tick_timer.ptimer_tick =
100
ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT);
101
s->l_timer[i].ptimer_frc =
102
- ptimer_init_with_bh(bh[1], PTIMER_POLICY_DEFAULT);
103
+ ptimer_init(exynos4210_lfrc_event, &s->l_timer[i],
104
+ PTIMER_POLICY_DEFAULT);
105
s->l_timer[i].id = i;
106
}
107
108
--
109
2.20.1
110
111
diff view generated by jsdifflib
Deleted patch
1
Switch the ltick ptimer over to the ptimer transaction API.
2
1
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20191008171740.9679-14-peter.maydell@linaro.org
6
---
7
hw/timer/exynos4210_mct.c | 31 +++++++++++++++++++++++++------
8
1 file changed, 25 insertions(+), 6 deletions(-)
9
10
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/hw/timer/exynos4210_mct.c
13
+++ b/hw/timer/exynos4210_mct.c
14
@@ -XXX,XX +XXX,XX @@
15
#include "hw/sysbus.h"
16
#include "migration/vmstate.h"
17
#include "qemu/timer.h"
18
-#include "qemu/main-loop.h"
19
#include "qemu/module.h"
20
#include "hw/ptimer.h"
21
22
@@ -XXX,XX +XXX,XX @@ static uint32_t exynos4210_ltick_int_get_cnto(struct tick_timer *s)
23
24
/*
25
* Start local tick cnt timer.
26
+ * Must be called within exynos4210_ltick_tx_begin/commit block.
27
*/
28
static void exynos4210_ltick_cnt_start(struct tick_timer *s)
29
{
30
@@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_cnt_start(struct tick_timer *s)
31
32
/*
33
* Stop local tick cnt timer.
34
+ * Must be called within exynos4210_ltick_tx_begin/commit block.
35
*/
36
static void exynos4210_ltick_cnt_stop(struct tick_timer *s)
37
{
38
@@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_cnt_stop(struct tick_timer *s)
39
}
40
}
41
42
+/* Start ptimer transaction for local tick timer */
43
+static void exynos4210_ltick_tx_begin(struct tick_timer *s)
44
+{
45
+ ptimer_transaction_begin(s->ptimer_tick);
46
+}
47
+
48
+/* Commit ptimer transaction for local tick timer */
49
+static void exynos4210_ltick_tx_commit(struct tick_timer *s)
50
+{
51
+ ptimer_transaction_commit(s->ptimer_tick);
52
+}
53
+
54
/*
55
* Get counter for CNT timer
56
*/
57
@@ -XXX,XX +XXX,XX @@ static uint32_t exynos4210_ltick_cnt_get_cnto(struct tick_timer *s)
58
59
/*
60
* Set new values of counters for CNT and INT timers
61
+ * Must be called within exynos4210_ltick_tx_begin/commit block.
62
*/
63
static void exynos4210_ltick_set_cntb(struct tick_timer *s, uint32_t new_cnt,
64
uint32_t new_int)
65
@@ -XXX,XX +XXX,XX @@ static void exynos4210_ltick_recalc_count(struct tick_timer *s)
66
static void exynos4210_ltick_timer_init(struct tick_timer *s)
67
{
68
exynos4210_ltick_int_stop(s);
69
+ exynos4210_ltick_tx_begin(s);
70
exynos4210_ltick_cnt_stop(s);
71
+ exynos4210_ltick_tx_commit(s);
72
73
s->count = 0;
74
s->distance = 0;
75
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_update_freq(Exynos4210MCTState *s)
76
tx_ptimer_set_freq(s->g_timer.ptimer_frc, s->freq);
77
78
/* local timer */
79
- ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq);
80
+ tx_ptimer_set_freq(s->l_timer[0].tick_timer.ptimer_tick, s->freq);
81
tx_ptimer_set_freq(s->l_timer[0].ptimer_frc, s->freq);
82
- ptimer_set_freq(s->l_timer[1].tick_timer.ptimer_tick, s->freq);
83
+ tx_ptimer_set_freq(s->l_timer[1].tick_timer.ptimer_tick, s->freq);
84
tx_ptimer_set_freq(s->l_timer[1].ptimer_frc, s->freq);
85
}
86
}
87
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
88
s->l_timer[lt_i].reg.wstat |= L_WSTAT_TCON_WRITE;
89
s->l_timer[lt_i].reg.tcon = value;
90
91
+ exynos4210_ltick_tx_begin(&s->l_timer[lt_i].tick_timer);
92
/* Stop local CNT */
93
if ((value & L_TCON_TICK_START) <
94
(old_val & L_TCON_TICK_START)) {
95
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
96
DPRINTF("local timer[%d] start int\n", lt_i);
97
exynos4210_ltick_int_start(&s->l_timer[lt_i].tick_timer);
98
}
99
+ exynos4210_ltick_tx_commit(&s->l_timer[lt_i].tick_timer);
100
101
/* Start or Stop local FRC if TCON changed */
102
exynos4210_lfrc_tx_begin(&s->l_timer[lt_i]);
103
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset,
104
* Due to this we should reload timer to nearest moment when CNT is
105
* expired and then in event handler update tcntb to new TCNTB value.
106
*/
107
+ exynos4210_ltick_tx_begin(&s->l_timer[lt_i].tick_timer);
108
exynos4210_ltick_set_cntb(&s->l_timer[lt_i].tick_timer, value,
109
s->l_timer[lt_i].tick_timer.icntb);
110
+ exynos4210_ltick_tx_commit(&s->l_timer[lt_i].tick_timer);
111
112
s->l_timer[lt_i].reg.wstat |= L_WSTAT_TCNTB_WRITE;
113
s->l_timer[lt_i].reg.cnt[L_REG_CNT_TCNTB] = value;
114
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj)
115
int i;
116
Exynos4210MCTState *s = EXYNOS4210_MCT(obj);
117
SysBusDevice *dev = SYS_BUS_DEVICE(obj);
118
- QEMUBH *bh[2];
119
120
/* Global timer */
121
s->g_timer.ptimer_frc = ptimer_init(exynos4210_gfrc_event, s,
122
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj)
123
124
/* Local timers */
125
for (i = 0; i < 2; i++) {
126
- bh[0] = qemu_bh_new(exynos4210_ltick_event, &s->l_timer[i]);
127
s->l_timer[i].tick_timer.ptimer_tick =
128
- ptimer_init_with_bh(bh[0], PTIMER_POLICY_DEFAULT);
129
+ ptimer_init(exynos4210_ltick_event, &s->l_timer[i],
130
+ PTIMER_POLICY_DEFAULT);
131
s->l_timer[i].ptimer_frc =
132
ptimer_init(exynos4210_lfrc_event, &s->l_timer[i],
133
PTIMER_POLICY_DEFAULT);
134
--
135
2.20.1
136
137
diff view generated by jsdifflib
Deleted patch
1
Switch the exynos4210_pwm code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-15-peter.maydell@linaro.org
9
---
10
hw/timer/exynos4210_pwm.c | 17 ++++++++++++-----
11
1 file changed, 12 insertions(+), 5 deletions(-)
12
13
diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/exynos4210_pwm.c
16
+++ b/hw/timer/exynos4210_pwm.c
17
@@ -XXX,XX +XXX,XX @@
18
#include "hw/sysbus.h"
19
#include "migration/vmstate.h"
20
#include "qemu/timer.h"
21
-#include "qemu/main-loop.h"
22
#include "qemu/module.h"
23
#include "hw/ptimer.h"
24
25
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_pwm_state = {
26
};
27
28
/*
29
- * PWM update frequency
30
+ * PWM update frequency.
31
+ * Must be called within a ptimer_transaction_begin/commit block
32
+ * for s->timer[id].ptimer.
33
*/
34
static void exynos4210_pwm_update_freq(Exynos4210PWMState *s, uint32_t id)
35
{
36
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_write(void *opaque, hwaddr offset,
37
38
/* update timers frequencies */
39
for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
40
+ ptimer_transaction_begin(s->timer[i].ptimer);
41
exynos4210_pwm_update_freq(s, s->timer[i].id);
42
+ ptimer_transaction_commit(s->timer[i].ptimer);
43
}
44
break;
45
46
case TCON:
47
for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
48
+ ptimer_transaction_begin(s->timer[i].ptimer);
49
if ((value & TCON_TIMER_MANUAL_UPD(i)) >
50
(s->reg_tcon & TCON_TIMER_MANUAL_UPD(i))) {
51
/*
52
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_write(void *opaque, hwaddr offset,
53
ptimer_stop(s->timer[i].ptimer);
54
DPRINTF("stop timer %d\n", i);
55
}
56
+ ptimer_transaction_commit(s->timer[i].ptimer);
57
}
58
s->reg_tcon = value;
59
break;
60
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_reset(DeviceState *d)
61
s->timer[i].reg_tcmpb = 0;
62
s->timer[i].reg_tcntb = 0;
63
64
+ ptimer_transaction_begin(s->timer[i].ptimer);
65
exynos4210_pwm_update_freq(s, s->timer[i].id);
66
ptimer_stop(s->timer[i].ptimer);
67
+ ptimer_transaction_commit(s->timer[i].ptimer);
68
}
69
}
70
71
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj)
72
Exynos4210PWMState *s = EXYNOS4210_PWM(obj);
73
SysBusDevice *dev = SYS_BUS_DEVICE(obj);
74
int i;
75
- QEMUBH *bh;
76
77
for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
78
- bh = qemu_bh_new(exynos4210_pwm_tick, &s->timer[i]);
79
sysbus_init_irq(dev, &s->timer[i].irq);
80
- s->timer[i].ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
81
+ s->timer[i].ptimer = ptimer_init(exynos4210_pwm_tick,
82
+ &s->timer[i],
83
+ PTIMER_POLICY_DEFAULT);
84
s->timer[i].id = i;
85
s->timer[i].parent = s;
86
}
87
--
88
2.20.1
89
90
diff view generated by jsdifflib
1
Currently the Arm semihosting code returns the guest file descriptors
1
Where architecturally one ARM_FEATURE_X flag implies another
2
(handles) which are simply the fd values from the host OS or the
2
ARM_FEATURE_Y, we allow the CPU init function to only set X, and then
3
remote gdbstub. Part of the semihosting 2.0 specification requires
3
set Y for it. Currently we do this in two places -- we set a few
4
that we implement special handling of opening a ":semihosting-features"
4
flags in arm_cpu_post_init() because we need them to decide which
5
filename. Guest fds which result from opening the special file
5
properties to create on the CPU object, and then we do the rest in
6
won't correspond to host fds, so to ensure that we don't end up
6
arm_cpu_realizefn(). However, this is fragile, because it's easy to
7
with duplicate fds we need to have QEMU code control the allocation
7
add a new property and not notice that this means that an X-implies-Y
8
of the fd values we give the guest.
8
check now has to move from realize to post-init.
9
9
10
Add in an abstraction layer which lets us allocate new guest FD
10
As a specific example, the pmsav7-dregion property is conditional
11
values, and translate from a guest FD value back to the host one.
11
on ARM_FEATURE_PMSA && ARM_FEATURE_V7, which means it won't appear
12
This also fixes an odd hole where a semihosting guest could
12
on the Cortex-M33 and -M55, because they set ARM_FEATURE_V8 and
13
use the semihosting API to read, write or close file descriptors
13
rely on V8-implies-V7, which doesn't happen until the realizefn.
14
that it had never allocated but which were being used by QEMU itself.
14
15
(This isn't a security hole, because enabling semihosting permits
15
Move all of these X-implies-Y checks into a new function, which
16
the guest to do arbitrary file access to the whole host filesystem,
16
we call at the top of arm_cpu_post_init(), so the feature bits
17
and so should only be done if the guest is completely trusted.)
17
are available at that point.
18
18
19
Currently the only kind of guest fd is one which maps to a
19
This does now give us the reverse issue, that if there's a feature
20
host fd, but in a following commit we will add one which maps
20
bit which is enabled or disabled by the setting of a property then
21
to the :semihosting-features magic data.
21
then X-implies-Y features that are dependent on that property need to
22
22
be in realize, not in this new function. But the only one of those
23
If the guest is migrated with an open semihosting file descriptor
23
is the "EL3 implies VBAR" which is already in the right place, so
24
then subsequent attempts to use the fd will all fail; this is
24
putting things this way round seems better to me.
25
not a change from the previous situation (where the host fd
26
being used on the source end would not be re-opened on the
27
destination end).
28
25
29
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
30
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
27
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
31
Message-id: 20190916141544.17540-5-peter.maydell@linaro.org
28
Message-id: 20230724174335.2150499-2-peter.maydell@linaro.org
32
---
29
---
33
target/arm/arm-semi.c | 232 +++++++++++++++++++++++++++++++++++++++---
30
target/arm/cpu.c | 179 +++++++++++++++++++++++++----------------------
34
1 file changed, 216 insertions(+), 16 deletions(-)
31
1 file changed, 97 insertions(+), 82 deletions(-)
35
32
36
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
33
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
37
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
38
--- a/target/arm/arm-semi.c
35
--- a/target/arm/cpu.c
39
+++ b/target/arm/arm-semi.c
36
+++ b/target/arm/cpu.c
40
@@ -XXX,XX +XXX,XX @@ static int open_modeflags[12] = {
37
@@ -XXX,XX +XXX,XX @@ unsigned int gt_cntfrq_period_ns(ARMCPU *cpu)
41
O_RDWR | O_CREAT | O_APPEND | O_BINARY
38
NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1;
42
};
39
}
43
40
44
+typedef enum GuestFDType {
41
+static void arm_cpu_propagate_feature_implications(ARMCPU *cpu)
45
+ GuestFDUnused = 0,
46
+ GuestFDHost = 1,
47
+} GuestFDType;
48
+
49
+/*
50
+ * Guest file descriptors are integer indexes into an array of
51
+ * these structures (we will dynamically resize as necessary).
52
+ */
53
+typedef struct GuestFD {
54
+ GuestFDType type;
55
+ int hostfd;
56
+} GuestFD;
57
+
58
+static GArray *guestfd_array;
59
+
60
+/*
61
+ * Allocate a new guest file descriptor and return it; if we
62
+ * couldn't allocate a new fd then return -1.
63
+ * This is a fairly simplistic implementation because we don't
64
+ * expect that most semihosting guest programs will make very
65
+ * heavy use of opening and closing fds.
66
+ */
67
+static int alloc_guestfd(void)
68
+{
42
+{
69
+ guint i;
43
+ CPUARMState *env = &cpu->env;
70
+
44
+ bool no_aa32 = false;
71
+ if (!guestfd_array) {
45
+
72
+ /* New entries zero-initialized, i.e. type GuestFDUnused */
46
+ /*
73
+ guestfd_array = g_array_new(FALSE, TRUE, sizeof(GuestFD));
47
+ * Some features automatically imply others: set the feature
74
+ }
48
+ * bits explicitly for these cases.
75
+
49
+ */
76
+ for (i = 0; i < guestfd_array->len; i++) {
50
+
77
+ GuestFD *gf = &g_array_index(guestfd_array, GuestFD, i);
51
+ if (arm_feature(env, ARM_FEATURE_M)) {
78
+
52
+ set_feature(env, ARM_FEATURE_PMSA);
79
+ if (gf->type == GuestFDUnused) {
53
+ }
80
+ return i;
54
+
55
+ if (arm_feature(env, ARM_FEATURE_V8)) {
56
+ if (arm_feature(env, ARM_FEATURE_M)) {
57
+ set_feature(env, ARM_FEATURE_V7);
58
+ } else {
59
+ set_feature(env, ARM_FEATURE_V7VE);
81
+ }
60
+ }
82
+ }
61
+ }
83
+
62
+
84
+ /* All elements already in use: expand the array */
63
+ /*
85
+ g_array_set_size(guestfd_array, i + 1);
64
+ * There exist AArch64 cpus without AArch32 support. When KVM
86
+ return i;
65
+ * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
66
+ * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
67
+ * As a general principle, we also do not make ID register
68
+ * consistency checks anywhere unless using TCG, because only
69
+ * for TCG would a consistency-check failure be a QEMU bug.
70
+ */
71
+ if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
72
+ no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
73
+ }
74
+
75
+ if (arm_feature(env, ARM_FEATURE_V7VE)) {
76
+ /*
77
+ * v7 Virtualization Extensions. In real hardware this implies
78
+ * EL2 and also the presence of the Security Extensions.
79
+ * For QEMU, for backwards-compatibility we implement some
80
+ * CPUs or CPU configs which have no actual EL2 or EL3 but do
81
+ * include the various other features that V7VE implies.
82
+ * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
83
+ * Security Extensions is ARM_FEATURE_EL3.
84
+ */
85
+ assert(!tcg_enabled() || no_aa32 ||
86
+ cpu_isar_feature(aa32_arm_div, cpu));
87
+ set_feature(env, ARM_FEATURE_LPAE);
88
+ set_feature(env, ARM_FEATURE_V7);
89
+ }
90
+ if (arm_feature(env, ARM_FEATURE_V7)) {
91
+ set_feature(env, ARM_FEATURE_VAPA);
92
+ set_feature(env, ARM_FEATURE_THUMB2);
93
+ set_feature(env, ARM_FEATURE_MPIDR);
94
+ if (!arm_feature(env, ARM_FEATURE_M)) {
95
+ set_feature(env, ARM_FEATURE_V6K);
96
+ } else {
97
+ set_feature(env, ARM_FEATURE_V6);
98
+ }
99
+
100
+ /*
101
+ * Always define VBAR for V7 CPUs even if it doesn't exist in
102
+ * non-EL3 configs. This is needed by some legacy boards.
103
+ */
104
+ set_feature(env, ARM_FEATURE_VBAR);
105
+ }
106
+ if (arm_feature(env, ARM_FEATURE_V6K)) {
107
+ set_feature(env, ARM_FEATURE_V6);
108
+ set_feature(env, ARM_FEATURE_MVFR);
109
+ }
110
+ if (arm_feature(env, ARM_FEATURE_V6)) {
111
+ set_feature(env, ARM_FEATURE_V5);
112
+ if (!arm_feature(env, ARM_FEATURE_M)) {
113
+ assert(!tcg_enabled() || no_aa32 ||
114
+ cpu_isar_feature(aa32_jazelle, cpu));
115
+ set_feature(env, ARM_FEATURE_AUXCR);
116
+ }
117
+ }
118
+ if (arm_feature(env, ARM_FEATURE_V5)) {
119
+ set_feature(env, ARM_FEATURE_V4T);
120
+ }
121
+ if (arm_feature(env, ARM_FEATURE_LPAE)) {
122
+ set_feature(env, ARM_FEATURE_V7MP);
123
+ }
124
+ if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
125
+ set_feature(env, ARM_FEATURE_CBAR);
126
+ }
127
+ if (arm_feature(env, ARM_FEATURE_THUMB2) &&
128
+ !arm_feature(env, ARM_FEATURE_M)) {
129
+ set_feature(env, ARM_FEATURE_THUMB_DSP);
130
+ }
87
+}
131
+}
88
+
132
+
89
+/*
133
void arm_cpu_post_init(Object *obj)
90
+ * Look up the guestfd in the data structure; return NULL
91
+ * for out of bounds, but don't check whether the slot is unused.
92
+ * This is used internally by the other guestfd functions.
93
+ */
94
+static GuestFD *do_get_guestfd(int guestfd)
95
+{
96
+ if (!guestfd_array) {
97
+ return NULL;
98
+ }
99
+
100
+ if (guestfd < 0 || guestfd >= guestfd_array->len) {
101
+ return NULL;
102
+ }
103
+
104
+ return &g_array_index(guestfd_array, GuestFD, guestfd);
105
+}
106
+
107
+/*
108
+ * Associate the specified guest fd (which must have been
109
+ * allocated via alloc_fd() and not previously used) with
110
+ * the specified host fd.
111
+ */
112
+static void associate_guestfd(int guestfd, int hostfd)
113
+{
114
+ GuestFD *gf = do_get_guestfd(guestfd);
115
+
116
+ assert(gf);
117
+ gf->type = GuestFDHost;
118
+ gf->hostfd = hostfd;
119
+}
120
+
121
+/*
122
+ * Deallocate the specified guest file descriptor. This doesn't
123
+ * close the host fd, it merely undoes the work of alloc_fd().
124
+ */
125
+static void dealloc_guestfd(int guestfd)
126
+{
127
+ GuestFD *gf = do_get_guestfd(guestfd);
128
+
129
+ assert(gf);
130
+ gf->type = GuestFDUnused;
131
+}
132
+
133
+/*
134
+ * Given a guest file descriptor, get the associated struct.
135
+ * If the fd is not valid, return NULL. This is the function
136
+ * used by the various semihosting calls to validate a handle
137
+ * from the guest.
138
+ * Note: calling alloc_guestfd() or dealloc_guestfd() will
139
+ * invalidate any GuestFD* obtained by calling this function.
140
+ */
141
+static GuestFD *get_guestfd(int guestfd)
142
+{
143
+ GuestFD *gf = do_get_guestfd(guestfd);
144
+
145
+ if (!gf || gf->type == GuestFDUnused) {
146
+ return NULL;
147
+ }
148
+ return gf;
149
+}
150
+
151
#ifdef CONFIG_USER_ONLY
152
static inline uint32_t set_swi_errno(TaskState *ts, uint32_t code)
153
{
134
{
154
@@ -XXX,XX +XXX,XX @@ static void arm_semi_flen_cb(CPUState *cs, target_ulong ret, target_ulong err)
135
ARMCPU *cpu = ARM_CPU(obj);
155
#endif
136
156
}
137
- /* M profile implies PMSA. We have to do this here rather than
157
138
- * in realize with the other feature-implication checks because
158
+static int arm_semi_open_guestfd;
139
- * we look at the PMSA bit to see if we should add some properties.
159
+
140
+ /*
160
+static void arm_semi_open_cb(CPUState *cs, target_ulong ret, target_ulong err)
141
+ * Some features imply others. Figure this out now, because we
161
+{
142
+ * are going to look at the feature bits in deciding which
162
+ ARMCPU *cpu = ARM_CPU(cs);
143
+ * properties to add.
163
+ CPUARMState *env = &cpu->env;
144
*/
164
+#ifdef CONFIG_USER_ONLY
145
- if (arm_feature(&cpu->env, ARM_FEATURE_M)) {
165
+ TaskState *ts = cs->opaque;
146
- set_feature(&cpu->env, ARM_FEATURE_PMSA);
166
+#endif
147
- }
167
+ if (ret == (target_ulong)-1) {
148
+ arm_cpu_propagate_feature_implications(cpu);
168
+#ifdef CONFIG_USER_ONLY
149
169
+ ts->swi_errno = err;
150
if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) ||
170
+#else
151
arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) {
171
+ syscall_err = err;
152
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
172
+#endif
153
CPUARMState *env = &cpu->env;
173
+ dealloc_guestfd(arm_semi_open_guestfd);
154
int pagebits;
174
+ } else {
155
Error *local_err = NULL;
175
+ associate_guestfd(arm_semi_open_guestfd, ret);
156
- bool no_aa32 = false;
176
+ ret = arm_semi_open_guestfd;
157
177
+ }
158
/* Use pc-relative instructions in system-mode */
178
+
159
#ifndef CONFIG_USER_ONLY
179
+ if (is_a64(env)) {
160
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp)
180
+ env->xregs[0] = ret;
161
cpu->isar.id_isar3 = u;
181
+ } else {
162
}
182
+ env->regs[0] = ret;
163
183
+ }
164
- /* Some features automatically imply others: */
184
+}
165
- if (arm_feature(env, ARM_FEATURE_V8)) {
185
+
166
- if (arm_feature(env, ARM_FEATURE_M)) {
186
static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb,
167
- set_feature(env, ARM_FEATURE_V7);
187
const char *fmt, ...)
188
{
189
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
190
#else
191
CPUARMState *ts = env;
192
#endif
193
+ GuestFD *gf;
194
195
if (is_a64(env)) {
196
/* Note that the syscall number is in W0, not X0 */
197
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
198
199
switch (nr) {
200
case TARGET_SYS_OPEN:
201
+ {
202
+ int guestfd;
203
+
204
GET_ARG(0);
205
GET_ARG(1);
206
GET_ARG(2);
207
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
208
errno = EINVAL;
209
return set_swi_errno(ts, -1);
210
}
211
+
212
+ guestfd = alloc_guestfd();
213
+ if (guestfd < 0) {
214
+ unlock_user(s, arg0, 0);
215
+ errno = EMFILE;
216
+ return set_swi_errno(ts, -1);
217
+ }
218
+
219
if (strcmp(s, ":tt") == 0) {
220
int result_fileno = arg1 < 4 ? STDIN_FILENO : STDOUT_FILENO;
221
+ associate_guestfd(guestfd, result_fileno);
222
unlock_user(s, arg0, 0);
223
- return result_fileno;
224
+ return guestfd;
225
}
226
if (use_gdb_syscalls()) {
227
- ret = arm_gdb_syscall(cpu, arm_semi_cb, "open,%s,%x,1a4", arg0,
228
+ arm_semi_open_guestfd = guestfd;
229
+ ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0,
230
(int)arg2+1, gdb_open_modeflags[arg1]);
231
} else {
232
ret = set_swi_errno(ts, open(s, open_modeflags[arg1], 0644));
233
+ if (ret == (uint32_t)-1) {
234
+ dealloc_guestfd(guestfd);
235
+ } else {
236
+ associate_guestfd(guestfd, ret);
237
+ ret = guestfd;
238
+ }
239
}
240
unlock_user(s, arg0, 0);
241
return ret;
242
+ }
243
case TARGET_SYS_CLOSE:
244
GET_ARG(0);
245
- if (use_gdb_syscalls()) {
246
- return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", arg0);
247
- } else {
168
- } else {
248
- return set_swi_errno(ts, close(arg0));
169
- set_feature(env, ARM_FEATURE_V7VE);
249
+
170
- }
250
+ gf = get_guestfd(arg0);
171
- }
251
+ if (!gf) {
172
-
252
+ errno = EBADF;
173
- /*
253
+ return set_swi_errno(ts, -1);
174
- * There exist AArch64 cpus without AArch32 support. When KVM
254
}
175
- * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN.
255
+
176
- * Similarly, we cannot check ID_AA64PFR0 without AArch64 support.
256
+ if (use_gdb_syscalls()) {
177
- * As a general principle, we also do not make ID register
257
+ ret = arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
178
- * consistency checks anywhere unless using TCG, because only
258
+ } else {
179
- * for TCG would a consistency-check failure be a QEMU bug.
259
+ ret = set_swi_errno(ts, close(gf->hostfd));
180
- */
260
+ }
181
- if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
261
+ dealloc_guestfd(arg0);
182
- no_aa32 = !cpu_isar_feature(aa64_aa32, cpu);
262
+ return ret;
183
- }
263
case TARGET_SYS_WRITEC:
184
-
264
qemu_semihosting_console_outc(env, args);
185
- if (arm_feature(env, ARM_FEATURE_V7VE)) {
265
return 0xdeadbeef;
186
- /* v7 Virtualization Extensions. In real hardware this implies
266
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
187
- * EL2 and also the presence of the Security Extensions.
267
GET_ARG(1);
188
- * For QEMU, for backwards-compatibility we implement some
268
GET_ARG(2);
189
- * CPUs or CPU configs which have no actual EL2 or EL3 but do
269
len = arg2;
190
- * include the various other features that V7VE implies.
270
+
191
- * Presence of EL2 itself is ARM_FEATURE_EL2, and of the
271
+ gf = get_guestfd(arg0);
192
- * Security Extensions is ARM_FEATURE_EL3.
272
+ if (!gf) {
193
- */
273
+ errno = EBADF;
194
- assert(!tcg_enabled() || no_aa32 ||
274
+ return set_swi_errno(ts, -1);
195
- cpu_isar_feature(aa32_arm_div, cpu));
275
+ }
196
- set_feature(env, ARM_FEATURE_LPAE);
276
+
197
- set_feature(env, ARM_FEATURE_V7);
277
if (use_gdb_syscalls()) {
198
- }
278
arm_semi_syscall_len = len;
199
- if (arm_feature(env, ARM_FEATURE_V7)) {
279
return arm_gdb_syscall(cpu, arm_semi_cb, "write,%x,%x,%x",
200
- set_feature(env, ARM_FEATURE_VAPA);
280
- arg0, arg1, len);
201
- set_feature(env, ARM_FEATURE_THUMB2);
281
+ gf->hostfd, arg1, len);
202
- set_feature(env, ARM_FEATURE_MPIDR);
282
} else {
203
- if (!arm_feature(env, ARM_FEATURE_M)) {
283
s = lock_user(VERIFY_READ, arg1, len, 1);
204
- set_feature(env, ARM_FEATURE_V6K);
284
if (!s) {
205
- } else {
285
/* Return bytes not written on error */
206
- set_feature(env, ARM_FEATURE_V6);
286
return len;
207
- }
287
}
208
-
288
- ret = set_swi_errno(ts, write(arg0, s, len));
209
- /* Always define VBAR for V7 CPUs even if it doesn't exist in
289
+ ret = set_swi_errno(ts, write(gf->hostfd, s, len));
210
- * non-EL3 configs. This is needed by some legacy boards.
290
unlock_user(s, arg1, 0);
211
- */
291
if (ret == (uint32_t)-1) {
212
- set_feature(env, ARM_FEATURE_VBAR);
292
ret = 0;
213
- }
293
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
214
- if (arm_feature(env, ARM_FEATURE_V6K)) {
294
GET_ARG(1);
215
- set_feature(env, ARM_FEATURE_V6);
295
GET_ARG(2);
216
- set_feature(env, ARM_FEATURE_MVFR);
296
len = arg2;
217
- }
297
+
218
- if (arm_feature(env, ARM_FEATURE_V6)) {
298
+ gf = get_guestfd(arg0);
219
- set_feature(env, ARM_FEATURE_V5);
299
+ if (!gf) {
220
- if (!arm_feature(env, ARM_FEATURE_M)) {
300
+ errno = EBADF;
221
- assert(!tcg_enabled() || no_aa32 ||
301
+ return set_swi_errno(ts, -1);
222
- cpu_isar_feature(aa32_jazelle, cpu));
302
+ }
223
- set_feature(env, ARM_FEATURE_AUXCR);
303
+
224
- }
304
if (use_gdb_syscalls()) {
225
- }
305
arm_semi_syscall_len = len;
226
- if (arm_feature(env, ARM_FEATURE_V5)) {
306
return arm_gdb_syscall(cpu, arm_semi_cb, "read,%x,%x,%x",
227
- set_feature(env, ARM_FEATURE_V4T);
307
- arg0, arg1, len);
228
- }
308
+ gf->hostfd, arg1, len);
229
- if (arm_feature(env, ARM_FEATURE_LPAE)) {
309
} else {
230
- set_feature(env, ARM_FEATURE_V7MP);
310
s = lock_user(VERIFY_WRITE, arg1, len, 0);
231
- }
311
if (!s) {
232
- if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
312
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
233
- set_feature(env, ARM_FEATURE_CBAR);
313
return len;
234
- }
314
}
235
- if (arm_feature(env, ARM_FEATURE_THUMB2) &&
315
do {
236
- !arm_feature(env, ARM_FEATURE_M)) {
316
- ret = set_swi_errno(ts, read(arg0, s, len));
237
- set_feature(env, ARM_FEATURE_THUMB_DSP);
317
+ ret = set_swi_errno(ts, read(gf->hostfd, s, len));
238
- }
318
} while (ret == -1 && errno == EINTR);
239
319
unlock_user(s, arg1, len);
240
/*
320
if (ret == (uint32_t)-1) {
241
* We rely on no XScale CPU having VFP so we can use the same bits in the
321
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
322
return 0;
323
case TARGET_SYS_ISTTY:
324
GET_ARG(0);
325
+
326
+ gf = get_guestfd(arg0);
327
+ if (!gf) {
328
+ errno = EBADF;
329
+ return set_swi_errno(ts, -1);
330
+ }
331
+
332
if (use_gdb_syscalls()) {
333
- return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", arg0);
334
+ return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd);
335
} else {
336
- return isatty(arg0);
337
+ return isatty(gf->hostfd);
338
}
339
case TARGET_SYS_SEEK:
340
GET_ARG(0);
341
GET_ARG(1);
342
+
343
+ gf = get_guestfd(arg0);
344
+ if (!gf) {
345
+ errno = EBADF;
346
+ return set_swi_errno(ts, -1);
347
+ }
348
+
349
if (use_gdb_syscalls()) {
350
return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0",
351
- arg0, arg1);
352
+ gf->hostfd, arg1);
353
} else {
354
- ret = set_swi_errno(ts, lseek(arg0, arg1, SEEK_SET));
355
+ ret = set_swi_errno(ts, lseek(gf->hostfd, arg1, SEEK_SET));
356
if (ret == (uint32_t)-1)
357
return -1;
358
return 0;
359
}
360
case TARGET_SYS_FLEN:
361
GET_ARG(0);
362
+
363
+ gf = get_guestfd(arg0);
364
+ if (!gf) {
365
+ errno = EBADF;
366
+ return set_swi_errno(ts, -1);
367
+ }
368
+
369
if (use_gdb_syscalls()) {
370
return arm_gdb_syscall(cpu, arm_semi_flen_cb, "fstat,%x,%x",
371
- arg0, arm_flen_buf(cpu));
372
+ gf->hostfd, arm_flen_buf(cpu));
373
} else {
374
struct stat buf;
375
- ret = set_swi_errno(ts, fstat(arg0, &buf));
376
+ ret = set_swi_errno(ts, fstat(gf->hostfd, &buf));
377
if (ret == (uint32_t)-1)
378
return -1;
379
return buf.st_size;
380
--
242
--
381
2.20.1
243
2.34.1
382
383
diff view generated by jsdifflib
1
From: Cédric Le Goater <clg@kaod.org>
1
M-profile CPUs generally allow configuration of the number of MPU
2
regions that they have. We don't currently model this, so our
3
implementations of some of the board models provide CPUs with the
4
wrong number of regions. RTOSes like Zephyr that hardcode the
5
expected number of regions may therefore not run on the model if they
6
are set up to run on real hardware.
2
7
3
Initial definitions for a simple machine using an AST2600 SoC (Cortex
8
Add properties mpu-ns-regions and mpu-s-regions to the ARMV7M object,
4
CPU).
9
matching the ability of hardware to configure the number of Secure
10
and NonSecure regions separately. Our actual CPU implementation
11
doesn't currently support that, and it happens that none of the MPS
12
boards we model set the number of regions differently for Secure vs
13
NonSecure, so we provide an interface to the boards and SoCs that
14
won't need to change if we ever do add that functionality in future,
15
but make it an error to configure the two properties to different
16
values.
5
17
6
The Cortex CPU and its interrupt controller are too complex to handle
18
(The property name on the CPU is the somewhat misnamed-for-M-profile
7
in the common Aspeed SoC framework. We introduce a new Aspeed SoC
19
"pmsav7-dregion", so we don't follow that naming convention for
8
class with instance_init and realize handlers to handle the differences
20
the properties here. The TRM doesn't say what the CPU configuration
9
with the AST2400 and the AST2500 SoCs. This will add extra work to
21
variable names are, so we pick something, and follow the lowercase
10
keep in sync both models with future extensions but it makes the code
22
convention we already have for properties here.)
11
clearer.
12
23
13
Signed-off-by: Cédric Le Goater <clg@kaod.org>
14
Reviewed-by: Joel Stanley <joel@jms.id.au>
15
Message-id: 20190925143248.10000-19-clg@kaod.org
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
25
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
26
Message-id: 20230724174335.2150499-3-peter.maydell@linaro.org
17
---
27
---
18
hw/arm/Makefile.objs | 2 +-
28
include/hw/arm/armv7m.h | 8 ++++++++
19
include/hw/arm/aspeed_soc.h | 4 +
29
hw/arm/armv7m.c | 21 +++++++++++++++++++++
20
hw/arm/aspeed_ast2600.c | 492 ++++++++++++++++++++++++++++++++++++
30
2 files changed, 29 insertions(+)
21
3 files changed, 497 insertions(+), 1 deletion(-)
22
create mode 100644 hw/arm/aspeed_ast2600.c
23
31
24
diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs
32
diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h
25
index XXXXXXX..XXXXXXX 100644
33
index XXXXXXX..XXXXXXX 100644
26
--- a/hw/arm/Makefile.objs
34
--- a/include/hw/arm/armv7m.h
27
+++ b/hw/arm/Makefile.objs
35
+++ b/include/hw/arm/armv7m.h
28
@@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_XLNX_VERSAL) += xlnx-versal.o xlnx-versal-virt.o
36
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(ARMv7MState, ARMV7M)
29
obj-$(CONFIG_FSL_IMX25) += fsl-imx25.o imx25_pdk.o
37
* + Property "vfp": enable VFP (forwarded to CPU object)
30
obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o
38
* + Property "dsp": enable DSP (forwarded to CPU object)
31
obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o
39
* + Property "enable-bitband": expose bitbanded IO
32
-obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o
40
+ * + Property "mpu-ns-regions": number of Non-Secure MPU regions (forwarded
33
+obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o aspeed_ast2600.o
41
+ * to CPU object pmsav7-dregion property; default is whatever the default
34
obj-$(CONFIG_MPS2) += mps2.o
42
+ * for the CPU is)
35
obj-$(CONFIG_MPS2) += mps2-tz.o
43
+ * + Property "mpu-s-regions": number of Secure MPU regions (default is
36
obj-$(CONFIG_MSF2) += msf2-soc.o
44
+ * whatever the default for the CPU is; must currently be set to the same
37
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
45
+ * value as mpu-ns-regions if the CPU implements the Security Extension)
46
* + Clock input "refclk" is the external reference clock for the systick timers
47
* + Clock input "cpuclk" is the main CPU clock
48
*/
49
@@ -XXX,XX +XXX,XX @@ struct ARMv7MState {
50
Object *idau;
51
uint32_t init_svtor;
52
uint32_t init_nsvtor;
53
+ uint32_t mpu_ns_regions;
54
+ uint32_t mpu_s_regions;
55
bool enable_bitband;
56
bool start_powered_off;
57
bool vfp;
58
diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c
38
index XXXXXXX..XXXXXXX 100644
59
index XXXXXXX..XXXXXXX 100644
39
--- a/include/hw/arm/aspeed_soc.h
60
--- a/hw/arm/armv7m.c
40
+++ b/include/hw/arm/aspeed_soc.h
61
+++ b/hw/arm/armv7m.c
41
@@ -XXX,XX +XXX,XX @@
62
@@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp)
42
#ifndef ASPEED_SOC_H
63
}
43
#define ASPEED_SOC_H
64
}
44
65
45
+#include "hw/cpu/a15mpcore.h"
66
+ /*
46
#include "hw/intc/aspeed_vic.h"
67
+ * Real M-profile hardware can be configured with a different number of
47
#include "hw/misc/aspeed_scu.h"
68
+ * MPU regions for Secure vs NonSecure. QEMU's CPU implementation doesn't
48
#include "hw/misc/aspeed_sdmc.h"
69
+ * support that yet, so catch attempts to select that.
49
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState {
70
+ */
50
/*< public >*/
71
+ if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) &&
51
ARMCPU cpu[ASPEED_CPUS_NUM];
72
+ s->mpu_ns_regions != s->mpu_s_regions) {
52
uint32_t num_cpus;
73
+ error_setg(errp,
53
+ A15MPPrivState a7mpcore;
74
+ "mpu-ns-regions and mpu-s-regions properties must have the same value");
54
MemoryRegion sram;
75
+ return;
55
AspeedVICState vic;
56
AspeedRtcState rtc;
57
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState {
58
AspeedWDTState wdt[ASPEED_WDTS_NUM];
59
FTGMAC100State ftgmac100[ASPEED_MACS_NUM];
60
AspeedGPIOState gpio;
61
+ AspeedGPIOState gpio_1_8v;
62
AspeedSDHCIState sdhci;
63
} AspeedSoCState;
64
65
@@ -XXX,XX +XXX,XX @@ enum {
66
ASPEED_SRAM,
67
ASPEED_SDHCI,
68
ASPEED_GPIO,
69
+ ASPEED_GPIO_1_8V,
70
ASPEED_RTC,
71
ASPEED_TIMER1,
72
ASPEED_TIMER2,
73
diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c
74
new file mode 100644
75
index XXXXXXX..XXXXXXX
76
--- /dev/null
77
+++ b/hw/arm/aspeed_ast2600.c
78
@@ -XXX,XX +XXX,XX @@
79
+/*
80
+ * ASPEED SoC 2600 family
81
+ *
82
+ * Copyright (c) 2016-2019, IBM Corporation.
83
+ *
84
+ * This code is licensed under the GPL version 2 or later. See
85
+ * the COPYING file in the top-level directory.
86
+ */
87
+
88
+#include "qemu/osdep.h"
89
+#include "qapi/error.h"
90
+#include "cpu.h"
91
+#include "exec/address-spaces.h"
92
+#include "hw/misc/unimp.h"
93
+#include "hw/arm/aspeed_soc.h"
94
+#include "hw/char/serial.h"
95
+#include "qemu/log.h"
96
+#include "qemu/module.h"
97
+#include "qemu/error-report.h"
98
+#include "hw/i2c/aspeed_i2c.h"
99
+#include "net/net.h"
100
+#include "sysemu/sysemu.h"
101
+
102
+#define ASPEED_SOC_IOMEM_SIZE 0x00200000
103
+
104
+static const hwaddr aspeed_soc_ast2600_memmap[] = {
105
+ [ASPEED_SRAM] = 0x10000000,
106
+ /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */
107
+ [ASPEED_IOMEM] = 0x1E600000,
108
+ [ASPEED_PWM] = 0x1E610000,
109
+ [ASPEED_FMC] = 0x1E620000,
110
+ [ASPEED_SPI1] = 0x1E630000,
111
+ [ASPEED_SPI2] = 0x1E641000,
112
+ [ASPEED_ETH1] = 0x1E660000,
113
+ [ASPEED_ETH2] = 0x1E680000,
114
+ [ASPEED_VIC] = 0x1E6C0000,
115
+ [ASPEED_SDMC] = 0x1E6E0000,
116
+ [ASPEED_SCU] = 0x1E6E2000,
117
+ [ASPEED_XDMA] = 0x1E6E7000,
118
+ [ASPEED_ADC] = 0x1E6E9000,
119
+ [ASPEED_SDHCI] = 0x1E740000,
120
+ [ASPEED_GPIO] = 0x1E780000,
121
+ [ASPEED_GPIO_1_8V] = 0x1E780800,
122
+ [ASPEED_RTC] = 0x1E781000,
123
+ [ASPEED_TIMER1] = 0x1E782000,
124
+ [ASPEED_WDT] = 0x1E785000,
125
+ [ASPEED_LPC] = 0x1E789000,
126
+ [ASPEED_IBT] = 0x1E789140,
127
+ [ASPEED_I2C] = 0x1E78A000,
128
+ [ASPEED_UART1] = 0x1E783000,
129
+ [ASPEED_UART5] = 0x1E784000,
130
+ [ASPEED_VUART] = 0x1E787000,
131
+ [ASPEED_SDRAM] = 0x80000000,
132
+};
133
+
134
+#define ASPEED_A7MPCORE_ADDR 0x40460000
135
+
136
+#define ASPEED_SOC_AST2600_MAX_IRQ 128
137
+
138
+static const int aspeed_soc_ast2600_irqmap[] = {
139
+ [ASPEED_UART1] = 47,
140
+ [ASPEED_UART2] = 48,
141
+ [ASPEED_UART3] = 49,
142
+ [ASPEED_UART4] = 50,
143
+ [ASPEED_UART5] = 8,
144
+ [ASPEED_VUART] = 8,
145
+ [ASPEED_FMC] = 39,
146
+ [ASPEED_SDMC] = 0,
147
+ [ASPEED_SCU] = 12,
148
+ [ASPEED_ADC] = 78,
149
+ [ASPEED_XDMA] = 6,
150
+ [ASPEED_SDHCI] = 43,
151
+ [ASPEED_GPIO] = 40,
152
+ [ASPEED_GPIO_1_8V] = 11,
153
+ [ASPEED_RTC] = 13,
154
+ [ASPEED_TIMER1] = 16,
155
+ [ASPEED_TIMER2] = 17,
156
+ [ASPEED_TIMER3] = 18,
157
+ [ASPEED_TIMER4] = 19,
158
+ [ASPEED_TIMER5] = 20,
159
+ [ASPEED_TIMER6] = 21,
160
+ [ASPEED_TIMER7] = 22,
161
+ [ASPEED_TIMER8] = 23,
162
+ [ASPEED_WDT] = 24,
163
+ [ASPEED_PWM] = 44,
164
+ [ASPEED_LPC] = 35,
165
+ [ASPEED_IBT] = 35, /* LPC */
166
+ [ASPEED_I2C] = 110, /* 110 -> 125 */
167
+ [ASPEED_ETH1] = 2,
168
+ [ASPEED_ETH2] = 3,
169
+};
170
+
171
+static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
172
+{
173
+ AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
174
+
175
+ return qdev_get_gpio_in(DEVICE(&s->a7mpcore), sc->irqmap[ctrl]);
176
+}
177
+
178
+static void aspeed_soc_ast2600_init(Object *obj)
179
+{
180
+ AspeedSoCState *s = ASPEED_SOC(obj);
181
+ AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
182
+ int i;
183
+ char socname[8];
184
+ char typename[64];
185
+
186
+ if (sscanf(sc->name, "%7s", socname) != 1) {
187
+ g_assert_not_reached();
188
+ }
76
+ }
189
+
77
+ if (s->mpu_ns_regions != UINT_MAX &&
190
+ for (i = 0; i < sc->num_cpus; i++) {
78
+ object_property_find(OBJECT(s->cpu), "pmsav7-dregion")) {
191
+ object_initialize_child(obj, "cpu[*]", OBJECT(&s->cpu[i]),
79
+ if (!object_property_set_uint(OBJECT(s->cpu), "pmsav7-dregion",
192
+ sizeof(s->cpu[i]), sc->cpu_type,
80
+ s->mpu_ns_regions, errp)) {
193
+ &error_abort, NULL);
194
+ }
195
+
196
+ snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
197
+ sysbus_init_child_obj(obj, "scu", OBJECT(&s->scu), sizeof(s->scu),
198
+ typename);
199
+ qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
200
+ sc->silicon_rev);
201
+ object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
202
+ "hw-strap1", &error_abort);
203
+ object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
204
+ "hw-strap2", &error_abort);
205
+ object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
206
+ "hw-prot-key", &error_abort);
207
+
208
+ sysbus_init_child_obj(obj, "a7mpcore", &s->a7mpcore,
209
+ sizeof(s->a7mpcore), TYPE_A15MPCORE_PRIV);
210
+
211
+ sysbus_init_child_obj(obj, "rtc", OBJECT(&s->rtc), sizeof(s->rtc),
212
+ TYPE_ASPEED_RTC);
213
+
214
+ snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
215
+ sysbus_init_child_obj(obj, "timerctrl", OBJECT(&s->timerctrl),
216
+ sizeof(s->timerctrl), typename);
217
+ object_property_add_const_link(OBJECT(&s->timerctrl), "scu",
218
+ OBJECT(&s->scu), &error_abort);
219
+
220
+ snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
221
+ sysbus_init_child_obj(obj, "i2c", OBJECT(&s->i2c), sizeof(s->i2c),
222
+ typename);
223
+
224
+ snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
225
+ sysbus_init_child_obj(obj, "fmc", OBJECT(&s->fmc), sizeof(s->fmc),
226
+ typename);
227
+ object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs",
228
+ &error_abort);
229
+ object_property_add_alias(obj, "dram", OBJECT(&s->fmc), "dram",
230
+ &error_abort);
231
+
232
+ for (i = 0; i < sc->spis_num; i++) {
233
+ snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
234
+ sysbus_init_child_obj(obj, "spi[*]", OBJECT(&s->spi[i]),
235
+ sizeof(s->spi[i]), typename);
236
+ }
237
+
238
+ snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
239
+ sysbus_init_child_obj(obj, "sdmc", OBJECT(&s->sdmc), sizeof(s->sdmc),
240
+ typename);
241
+ object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
242
+ "ram-size", &error_abort);
243
+ object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc),
244
+ "max-ram-size", &error_abort);
245
+
246
+ for (i = 0; i < sc->wdts_num; i++) {
247
+ snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
248
+ sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]),
249
+ sizeof(s->wdt[i]), typename);
250
+ object_property_add_const_link(OBJECT(&s->wdt[i]), "scu",
251
+ OBJECT(&s->scu), &error_abort);
252
+ }
253
+
254
+ for (i = 0; i < ASPEED_MACS_NUM; i++) {
255
+ sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]),
256
+ sizeof(s->ftgmac100[i]), TYPE_FTGMAC100);
257
+ }
258
+
259
+ sysbus_init_child_obj(obj, "xdma", OBJECT(&s->xdma), sizeof(s->xdma),
260
+ TYPE_ASPEED_XDMA);
261
+
262
+ snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
263
+ sysbus_init_child_obj(obj, "gpio", OBJECT(&s->gpio), sizeof(s->gpio),
264
+ typename);
265
+
266
+ snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname);
267
+ sysbus_init_child_obj(obj, "gpio_1_8v", OBJECT(&s->gpio_1_8v),
268
+ sizeof(s->gpio_1_8v), typename);
269
+
270
+ sysbus_init_child_obj(obj, "sdc", OBJECT(&s->sdhci), sizeof(s->sdhci),
271
+ TYPE_ASPEED_SDHCI);
272
+
273
+ /* Init sd card slot class here so that they're under the correct parent */
274
+ for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
275
+ sysbus_init_child_obj(obj, "sdhci[*]", OBJECT(&s->sdhci.slots[i]),
276
+ sizeof(s->sdhci.slots[i]), TYPE_SYSBUS_SDHCI);
277
+ }
278
+}
279
+
280
+/*
281
+ * ASPEED ast2600 has 0xf as cluster ID
282
+ *
283
+ * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0388e/CIHEBGFG.html
284
+ */
285
+static uint64_t aspeed_calc_affinity(int cpu)
286
+{
287
+ return (0xf << ARM_AFF1_SHIFT) | cpu;
288
+}
289
+
290
+static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
291
+{
292
+ int i;
293
+ AspeedSoCState *s = ASPEED_SOC(dev);
294
+ AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
295
+ Error *err = NULL, *local_err = NULL;
296
+ qemu_irq irq;
297
+
298
+ /* IO space */
299
+ create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM],
300
+ ASPEED_SOC_IOMEM_SIZE);
301
+
302
+ if (s->num_cpus > sc->num_cpus) {
303
+ warn_report("%s: invalid number of CPUs %d, using default %d",
304
+ sc->name, s->num_cpus, sc->num_cpus);
305
+ s->num_cpus = sc->num_cpus;
306
+ }
307
+
308
+ /* CPU */
309
+ for (i = 0; i < s->num_cpus; i++) {
310
+ object_property_set_int(OBJECT(&s->cpu[i]), QEMU_PSCI_CONDUIT_SMC,
311
+ "psci-conduit", &error_abort);
312
+ if (s->num_cpus > 1) {
313
+ object_property_set_int(OBJECT(&s->cpu[i]),
314
+ ASPEED_A7MPCORE_ADDR,
315
+ "reset-cbar", &error_abort);
316
+ }
317
+ object_property_set_int(OBJECT(&s->cpu[i]), aspeed_calc_affinity(i),
318
+ "mp-affinity", &error_abort);
319
+
320
+ /*
321
+ * TODO: the secondary CPUs are started and a boot helper
322
+ * is needed when using -kernel
323
+ */
324
+
325
+ object_property_set_bool(OBJECT(&s->cpu[i]), true, "realized", &err);
326
+ if (err) {
327
+ error_propagate(errp, err);
328
+ return;
81
+ return;
329
+ }
82
+ }
330
+ }
83
+ }
331
+
84
+
332
+ /* A7MPCORE */
85
/*
333
+ object_property_set_int(OBJECT(&s->a7mpcore), s->num_cpus, "num-cpu",
86
* Tell the CPU where the NVIC is; it will fail realize if it doesn't
334
+ &error_abort);
87
* have one. Similarly, tell the NVIC where its CPU is.
335
+ object_property_set_int(OBJECT(&s->a7mpcore),
88
@@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = {
336
+ ASPEED_SOC_AST2600_MAX_IRQ + GIC_INTERNAL,
89
false),
337
+ "num-irq", &error_abort);
90
DEFINE_PROP_BOOL("vfp", ARMv7MState, vfp, true),
338
+
91
DEFINE_PROP_BOOL("dsp", ARMv7MState, dsp, true),
339
+ object_property_set_bool(OBJECT(&s->a7mpcore), true, "realized",
92
+ DEFINE_PROP_UINT32("mpu-ns-regions", ARMv7MState, mpu_ns_regions, UINT_MAX),
340
+ &error_abort);
93
+ DEFINE_PROP_UINT32("mpu-s-regions", ARMv7MState, mpu_s_regions, UINT_MAX),
341
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, ASPEED_A7MPCORE_ADDR);
94
DEFINE_PROP_END_OF_LIST(),
342
+
95
};
343
+ for (i = 0; i < s->num_cpus; i++) {
96
344
+ SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
345
+ DeviceState *d = DEVICE(qemu_get_cpu(i));
346
+
347
+ irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
348
+ sysbus_connect_irq(sbd, i, irq);
349
+ irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
350
+ sysbus_connect_irq(sbd, i + s->num_cpus, irq);
351
+ irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
352
+ sysbus_connect_irq(sbd, i + 2 * s->num_cpus, irq);
353
+ irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
354
+ sysbus_connect_irq(sbd, i + 3 * s->num_cpus, irq);
355
+ }
356
+
357
+ /* SRAM */
358
+ memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram",
359
+ sc->sram_size, &err);
360
+ if (err) {
361
+ error_propagate(errp, err);
362
+ return;
363
+ }
364
+ memory_region_add_subregion(get_system_memory(),
365
+ sc->memmap[ASPEED_SRAM], &s->sram);
366
+
367
+ /* SCU */
368
+ object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
369
+ if (err) {
370
+ error_propagate(errp, err);
371
+ return;
372
+ }
373
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_SCU]);
374
+
375
+ /* RTC */
376
+ object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err);
377
+ if (err) {
378
+ error_propagate(errp, err);
379
+ return;
380
+ }
381
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_RTC]);
382
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
383
+ aspeed_soc_get_irq(s, ASPEED_RTC));
384
+
385
+ /* Timer */
386
+ object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err);
387
+ if (err) {
388
+ error_propagate(errp, err);
389
+ return;
390
+ }
391
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0,
392
+ sc->memmap[ASPEED_TIMER1]);
393
+ for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
394
+ qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i);
395
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
396
+ }
397
+
398
+ /* UART - attach an 8250 to the IO space as our UART5 */
399
+ if (serial_hd(0)) {
400
+ qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5);
401
+ serial_mm_init(get_system_memory(), sc->memmap[ASPEED_UART5], 2,
402
+ uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN);
403
+ }
404
+
405
+ /* I2C */
406
+ object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err);
407
+ if (err) {
408
+ error_propagate(errp, err);
409
+ return;
410
+ }
411
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_I2C]);
412
+ for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
413
+ qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore),
414
+ sc->irqmap[ASPEED_I2C] + i);
415
+ /*
416
+ * The AST2600 SoC has one IRQ per I2C bus. Skip the common
417
+ * IRQ (AST2400 and AST2500) and connect all bussses.
418
+ */
419
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), i + 1, irq);
420
+ }
421
+
422
+ /* FMC, The number of CS is set at the board level */
423
+ object_property_set_int(OBJECT(&s->fmc), sc->memmap[ASPEED_SDRAM],
424
+ "sdram-base", &err);
425
+ if (err) {
426
+ error_propagate(errp, err);
427
+ return;
428
+ }
429
+ object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err);
430
+ if (err) {
431
+ error_propagate(errp, err);
432
+ return;
433
+ }
434
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_FMC]);
435
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
436
+ s->fmc.ctrl->flash_window_base);
437
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
438
+ aspeed_soc_get_irq(s, ASPEED_FMC));
439
+
440
+ /* SPI */
441
+ for (i = 0; i < sc->spis_num; i++) {
442
+ object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err);
443
+ object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
444
+ &local_err);
445
+ error_propagate(&err, local_err);
446
+ if (err) {
447
+ error_propagate(errp, err);
448
+ return;
449
+ }
450
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
451
+ sc->memmap[ASPEED_SPI1 + i]);
452
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
453
+ s->spi[i].ctrl->flash_window_base);
454
+ }
455
+
456
+ /* SDMC - SDRAM Memory Controller */
457
+ object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err);
458
+ if (err) {
459
+ error_propagate(errp, err);
460
+ return;
461
+ }
462
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_SDMC]);
463
+
464
+ /* Watch dog */
465
+ for (i = 0; i < sc->wdts_num; i++) {
466
+ AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
467
+
468
+ object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err);
469
+ if (err) {
470
+ error_propagate(errp, err);
471
+ return;
472
+ }
473
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
474
+ sc->memmap[ASPEED_WDT] + i * awc->offset);
475
+ }
476
+
477
+ /* Net */
478
+ for (i = 0; i < nb_nics; i++) {
479
+ qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]);
480
+ object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed",
481
+ &err);
482
+ object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "realized",
483
+ &local_err);
484
+ error_propagate(&err, local_err);
485
+ if (err) {
486
+ error_propagate(errp, err);
487
+ return;
488
+ }
489
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
490
+ sc->memmap[ASPEED_ETH1 + i]);
491
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
492
+ aspeed_soc_get_irq(s, ASPEED_ETH1 + i));
493
+ }
494
+
495
+ /* XDMA */
496
+ object_property_set_bool(OBJECT(&s->xdma), true, "realized", &err);
497
+ if (err) {
498
+ error_propagate(errp, err);
499
+ return;
500
+ }
501
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0,
502
+ sc->memmap[ASPEED_XDMA]);
503
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
504
+ aspeed_soc_get_irq(s, ASPEED_XDMA));
505
+
506
+ /* GPIO */
507
+ object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err);
508
+ if (err) {
509
+ error_propagate(errp, err);
510
+ return;
511
+ }
512
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_GPIO]);
513
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
514
+ aspeed_soc_get_irq(s, ASPEED_GPIO));
515
+
516
+ object_property_set_bool(OBJECT(&s->gpio_1_8v), true, "realized", &err);
517
+ if (err) {
518
+ error_propagate(errp, err);
519
+ return;
520
+ }
521
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
522
+ sc->memmap[ASPEED_GPIO_1_8V]);
523
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0,
524
+ aspeed_soc_get_irq(s, ASPEED_GPIO_1_8V));
525
+
526
+ /* SDHCI */
527
+ object_property_set_bool(OBJECT(&s->sdhci), true, "realized", &err);
528
+ if (err) {
529
+ error_propagate(errp, err);
530
+ return;
531
+ }
532
+ sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0,
533
+ sc->memmap[ASPEED_SDHCI]);
534
+ sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
535
+ aspeed_soc_get_irq(s, ASPEED_SDHCI));
536
+}
537
+
538
+static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data)
539
+{
540
+ DeviceClass *dc = DEVICE_CLASS(oc);
541
+ AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
542
+
543
+ dc->realize = aspeed_soc_ast2600_realize;
544
+
545
+ sc->name = "ast2600-a0";
546
+ sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7");
547
+ sc->silicon_rev = AST2600_A0_SILICON_REV;
548
+ sc->sram_size = 0x10000;
549
+ sc->spis_num = 2;
550
+ sc->wdts_num = 4;
551
+ sc->irqmap = aspeed_soc_ast2600_irqmap;
552
+ sc->memmap = aspeed_soc_ast2600_memmap;
553
+ sc->num_cpus = 2;
554
+}
555
+
556
+static const TypeInfo aspeed_soc_ast2600_type_info = {
557
+ .name = "ast2600-a0",
558
+ .parent = TYPE_ASPEED_SOC,
559
+ .instance_size = sizeof(AspeedSoCState),
560
+ .instance_init = aspeed_soc_ast2600_init,
561
+ .class_init = aspeed_soc_ast2600_class_init,
562
+ .class_size = sizeof(AspeedSoCClass),
563
+};
564
+
565
+static void aspeed_soc_register_types(void)
566
+{
567
+ type_register_static(&aspeed_soc_ast2600_type_info);
568
+};
569
+
570
+type_init(aspeed_soc_register_types)
571
--
97
--
572
2.20.1
98
2.34.1
573
99
574
100
diff view generated by jsdifflib
1
Switch the exynos41210_rtc 1Hz ptimer over to the transaction-based
1
The IoTKit, SSE200 and SSE300 all default to 8 MPU regions. The
2
API. (We will switch the other ptimer used by this device in a
2
MPS2/MPS3 FPGA images don't override these except in the case of
3
separate commit.)
3
AN547, which uses 16 MPU regions.
4
4
5
Define properties on the ARMSSE object for the MPU regions (using the
6
same names as the documented RTL configuration settings, and
7
following the pattern we already have for this device of using
8
all-caps names as the RTL does), and set them in the board code.
9
10
We don't actually need to override the default except on AN547,
11
but it's simpler code to have the board code set them always
12
rather than tracking which board subtypes want to set them to
13
a non-default value separately from what that value is.
14
15
Tho overall effect is that for mps2-an505, mps2-an521 and mps3-an524
16
we now correctly use 8 MPU regions, while mps3-an547 stays at its
17
current 16 regions.
18
19
It's possible some guest code wrongly depended on the previous
20
incorrectly modeled number of memory regions. (Such guest code
21
should ideally check the number of regions via the MPU_TYPE
22
register.) The old behaviour can be obtained with additional
23
-global arguments to QEMU:
24
25
For mps2-an521 and mps2-an524:
26
-global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 -global sse-200.CPU1_MPU_NS=16 -global sse-200.CPU1_MPU_S=16
27
28
For mps2-an505:
29
-global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16
30
31
NB that the way the implementation allows this use of -global
32
is slightly fragile: if the board code explicitly sets the
33
properties on the sse-200 object, this overrides the -global
34
command line option. So we rely on:
35
- the boards that need fixing all happen to use the SSE defaults
36
- we can write the board code to only set the property if it
37
is different from the default, rather than having all boards
38
explicitly set the property
39
- the board that does need to use a non-default value happens
40
to need to set it to the same value (16) we previously used
41
This works, but there are some kinds of refactoring of the
42
mps2-tz.c code that would break the support for -global here.
43
44
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1772
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
45
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
46
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20191008171740.9679-16-peter.maydell@linaro.org
47
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
48
Message-id: 20230724174335.2150499-4-peter.maydell@linaro.org
8
---
49
---
9
hw/timer/exynos4210_rtc.c | 10 ++++++++--
50
include/hw/arm/armsse.h | 5 +++++
10
1 file changed, 8 insertions(+), 2 deletions(-)
51
hw/arm/armsse.c | 16 ++++++++++++++++
11
52
hw/arm/mps2-tz.c | 29 +++++++++++++++++++++++++++++
12
diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c
53
3 files changed, 50 insertions(+)
54
55
diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h
13
index XXXXXXX..XXXXXXX 100644
56
index XXXXXXX..XXXXXXX 100644
14
--- a/hw/timer/exynos4210_rtc.c
57
--- a/include/hw/arm/armsse.h
15
+++ b/hw/timer/exynos4210_rtc.c
58
+++ b/include/hw/arm/armsse.h
16
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset,
59
@@ -XXX,XX +XXX,XX @@
17
}
60
* (matching the hardware) is that for CPU0 in an IoTKit and CPU1 in an
18
break;
61
* SSE-200 both are present; CPU0 in an SSE-200 has neither.
19
case RTCCON:
62
* Since the IoTKit has only one CPU, it does not have the CPU1_* properties.
20
+ ptimer_transaction_begin(s->ptimer_1Hz);
63
+ * + QOM properties "CPU0_MPU_NS", "CPU0_MPU_S", "CPU1_MPU_NS" and "CPU1_MPU_S"
21
if (value & RTC_ENABLE) {
64
+ * which set the number of MPU regions on the CPUs. If there is only one
22
exynos4210_rtc_update_freq(s, value);
65
+ * CPU the CPU1 properties are not present.
23
}
66
* + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts for CPU 0,
24
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset,
67
* which are wired to its NVIC lines 32 .. n+32
25
ptimer_stop(s->ptimer);
68
* + Named GPIO inputs "EXP_CPU1_IRQ" 0..n are the expansion interrupts for
69
@@ -XXX,XX +XXX,XX @@ struct ARMSSE {
70
uint32_t exp_numirq;
71
uint32_t sram_addr_width;
72
uint32_t init_svtor;
73
+ uint32_t cpu_mpu_ns[SSE_MAX_CPUS];
74
+ uint32_t cpu_mpu_s[SSE_MAX_CPUS];
75
bool cpu_fpu[SSE_MAX_CPUS];
76
bool cpu_dsp[SSE_MAX_CPUS];
77
};
78
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
79
index XXXXXXX..XXXXXXX 100644
80
--- a/hw/arm/armsse.c
81
+++ b/hw/arm/armsse.c
82
@@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = {
83
DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
84
DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
85
DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true),
86
+ DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8),
87
+ DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8),
88
DEFINE_PROP_END_OF_LIST()
89
};
90
91
@@ -XXX,XX +XXX,XX @@ static Property sse200_properties[] = {
92
DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false),
93
DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true),
94
DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true),
95
+ DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8),
96
+ DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8),
97
+ DEFINE_PROP_UINT32("CPU1_MPU_NS", ARMSSE, cpu_mpu_ns[1], 8),
98
+ DEFINE_PROP_UINT32("CPU1_MPU_S", ARMSSE, cpu_mpu_s[1], 8),
99
DEFINE_PROP_END_OF_LIST()
100
};
101
102
@@ -XXX,XX +XXX,XX @@ static Property sse300_properties[] = {
103
DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
104
DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
105
DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true),
106
+ DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8),
107
+ DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8),
108
DEFINE_PROP_END_OF_LIST()
109
};
110
111
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
112
return;
26
}
113
}
27
}
114
}
28
+ ptimer_transaction_commit(s->ptimer_1Hz);
115
+ if (!object_property_set_uint(cpuobj, "mpu-ns-regions",
29
s->reg_rtccon = value;
116
+ s->cpu_mpu_ns[i], errp)) {
30
break;
117
+ return;
31
case TICCNT:
118
+ }
32
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_reset(DeviceState *d)
119
+ if (!object_property_set_uint(cpuobj, "mpu-s-regions",
33
120
+ s->cpu_mpu_s[i], errp)) {
34
exynos4210_rtc_update_freq(s, s->reg_rtccon);
121
+ return;
35
ptimer_stop(s->ptimer);
122
+ }
36
+ ptimer_transaction_begin(s->ptimer_1Hz);
123
37
ptimer_stop(s->ptimer_1Hz);
124
if (i > 0) {
38
+ ptimer_transaction_commit(s->ptimer_1Hz);
125
memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
126
diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c
127
index XXXXXXX..XXXXXXX 100644
128
--- a/hw/arm/mps2-tz.c
129
+++ b/hw/arm/mps2-tz.c
130
@@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass {
131
int uart_overflow_irq; /* number of the combined UART overflow IRQ */
132
uint32_t init_svtor; /* init-svtor setting for SSE */
133
uint32_t sram_addr_width; /* SRAM_ADDR_WIDTH setting for SSE */
134
+ uint32_t cpu0_mpu_ns; /* CPU0_MPU_NS setting for SSE */
135
+ uint32_t cpu0_mpu_s; /* CPU0_MPU_S setting for SSE */
136
+ uint32_t cpu1_mpu_ns; /* CPU1_MPU_NS setting for SSE */
137
+ uint32_t cpu1_mpu_s; /* CPU1_MPU_S setting for SSE */
138
const RAMInfo *raminfo;
139
const char *armsse_type;
140
uint32_t boot_ram_size; /* size of ram at address 0; 0 == find in raminfo */
141
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE)
142
#define MPS3_DDR_SIZE (2 * GiB)
143
#endif
144
145
+/* For cpu{0,1}_mpu_{ns,s}, means "leave at SSE's default value" */
146
+#define MPU_REGION_DEFAULT UINT32_MAX
147
+
148
static const uint32_t an505_oscclk[] = {
149
40000000,
150
24580000,
151
@@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine)
152
OBJECT(system_memory), &error_abort);
153
qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq);
154
qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor);
155
+ if (mmc->cpu0_mpu_ns != MPU_REGION_DEFAULT) {
156
+ qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_NS", mmc->cpu0_mpu_ns);
157
+ }
158
+ if (mmc->cpu0_mpu_s != MPU_REGION_DEFAULT) {
159
+ qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_S", mmc->cpu0_mpu_s);
160
+ }
161
+ if (object_property_find(OBJECT(iotkitdev), "CPU1_MPU_NS")) {
162
+ if (mmc->cpu1_mpu_ns != MPU_REGION_DEFAULT) {
163
+ qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_NS", mmc->cpu1_mpu_ns);
164
+ }
165
+ if (mmc->cpu1_mpu_s != MPU_REGION_DEFAULT) {
166
+ qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_S", mmc->cpu1_mpu_s);
167
+ }
168
+ }
169
qdev_prop_set_uint32(iotkitdev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width);
170
qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk);
171
qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk);
172
@@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data)
173
{
174
MachineClass *mc = MACHINE_CLASS(oc);
175
IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc);
176
+ MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc);
177
178
mc->init = mps2tz_common_init;
179
mc->reset = mps2_machine_reset;
180
iic->check = mps2_tz_idau_check;
181
+
182
+ /* Most machines leave these at the SSE defaults */
183
+ mmc->cpu0_mpu_ns = MPU_REGION_DEFAULT;
184
+ mmc->cpu0_mpu_s = MPU_REGION_DEFAULT;
185
+ mmc->cpu1_mpu_ns = MPU_REGION_DEFAULT;
186
+ mmc->cpu1_mpu_s = MPU_REGION_DEFAULT;
39
}
187
}
40
188
41
static const MemoryRegionOps exynos4210_rtc_ops = {
189
static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc)
42
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj)
190
@@ -XXX,XX +XXX,XX @@ static void mps3tz_an547_class_init(ObjectClass *oc, void *data)
43
ptimer_set_freq(s->ptimer, RTC_BASE_FREQ);
191
mmc->numirq = 96;
44
exynos4210_rtc_update_freq(s, 0);
192
mmc->uart_overflow_irq = 48;
45
193
mmc->init_svtor = 0x00000000;
46
- bh = qemu_bh_new(exynos4210_rtc_1Hz_tick, s);
194
+ mmc->cpu0_mpu_s = mmc->cpu0_mpu_ns = 16;
47
- s->ptimer_1Hz = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
195
mmc->sram_addr_width = 21;
48
+ s->ptimer_1Hz = ptimer_init(exynos4210_rtc_1Hz_tick,
196
mmc->raminfo = an547_raminfo;
49
+ s, PTIMER_POLICY_DEFAULT);
197
mmc->armsse_type = TYPE_SSE300;
50
+ ptimer_transaction_begin(s->ptimer_1Hz);
51
ptimer_set_freq(s->ptimer_1Hz, RTC_BASE_FREQ);
52
+ ptimer_transaction_commit(s->ptimer_1Hz);
53
54
sysbus_init_irq(dev, &s->alm_irq);
55
sysbus_init_irq(dev, &s->tick_irq);
56
--
198
--
57
2.20.1
199
2.34.1
58
200
59
201
diff view generated by jsdifflib
Deleted patch
1
Switch the exynos41210_rtc main ptimer over to the transaction-based
2
API, completing the transition for this device.
3
1
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20191008171740.9679-17-peter.maydell@linaro.org
7
---
8
hw/timer/exynos4210_rtc.c | 12 ++++++++----
9
1 file changed, 8 insertions(+), 4 deletions(-)
10
11
diff --git a/hw/timer/exynos4210_rtc.c b/hw/timer/exynos4210_rtc.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/timer/exynos4210_rtc.c
14
+++ b/hw/timer/exynos4210_rtc.c
15
@@ -XXX,XX +XXX,XX @@
16
#include "qemu/osdep.h"
17
#include "qemu-common.h"
18
#include "qemu/log.h"
19
-#include "qemu/main-loop.h"
20
#include "qemu/module.h"
21
#include "hw/sysbus.h"
22
#include "migration/vmstate.h"
23
@@ -XXX,XX +XXX,XX @@ static void check_alarm_raise(Exynos4210RTCState *s)
24
* RTC update frequency
25
* Parameters:
26
* reg_value - current RTCCON register or his new value
27
+ * Must be called within a ptimer_transaction_begin/commit block for s->ptimer.
28
*/
29
static void exynos4210_rtc_update_freq(Exynos4210RTCState *s,
30
uint32_t reg_value)
31
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset,
32
break;
33
case RTCCON:
34
ptimer_transaction_begin(s->ptimer_1Hz);
35
+ ptimer_transaction_begin(s->ptimer);
36
if (value & RTC_ENABLE) {
37
exynos4210_rtc_update_freq(s, value);
38
}
39
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_write(void *opaque, hwaddr offset,
40
}
41
}
42
ptimer_transaction_commit(s->ptimer_1Hz);
43
+ ptimer_transaction_commit(s->ptimer);
44
s->reg_rtccon = value;
45
break;
46
case TICCNT:
47
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_reset(DeviceState *d)
48
49
s->reg_curticcnt = 0;
50
51
+ ptimer_transaction_begin(s->ptimer);
52
exynos4210_rtc_update_freq(s, s->reg_rtccon);
53
ptimer_stop(s->ptimer);
54
+ ptimer_transaction_commit(s->ptimer);
55
ptimer_transaction_begin(s->ptimer_1Hz);
56
ptimer_stop(s->ptimer_1Hz);
57
ptimer_transaction_commit(s->ptimer_1Hz);
58
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj)
59
{
60
Exynos4210RTCState *s = EXYNOS4210_RTC(obj);
61
SysBusDevice *dev = SYS_BUS_DEVICE(obj);
62
- QEMUBH *bh;
63
64
- bh = qemu_bh_new(exynos4210_rtc_tick, s);
65
- s->ptimer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
66
+ s->ptimer = ptimer_init(exynos4210_rtc_tick, s, PTIMER_POLICY_DEFAULT);
67
+ ptimer_transaction_begin(s->ptimer);
68
ptimer_set_freq(s->ptimer, RTC_BASE_FREQ);
69
exynos4210_rtc_update_freq(s, 0);
70
+ ptimer_transaction_commit(s->ptimer);
71
72
s->ptimer_1Hz = ptimer_init(exynos4210_rtc_1Hz_tick,
73
s, PTIMER_POLICY_DEFAULT);
74
--
75
2.20.1
76
77
diff view generated by jsdifflib
Deleted patch
1
Switch the imx_epit.c code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-18-peter.maydell@linaro.org
9
---
10
hw/timer/imx_epit.c | 32 +++++++++++++++++++++++++++-----
11
1 file changed, 27 insertions(+), 5 deletions(-)
12
13
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/imx_epit.c
16
+++ b/hw/timer/imx_epit.c
17
@@ -XXX,XX +XXX,XX @@
18
#include "migration/vmstate.h"
19
#include "hw/irq.h"
20
#include "hw/misc/imx_ccm.h"
21
-#include "qemu/main-loop.h"
22
#include "qemu/module.h"
23
#include "qemu/log.h"
24
25
@@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s)
26
}
27
}
28
29
+/*
30
+ * Must be called from within a ptimer_transaction_begin/commit block
31
+ * for both s->timer_cmp and s->timer_reload.
32
+ */
33
static void imx_epit_set_freq(IMXEPITState *s)
34
{
35
uint32_t clksrc;
36
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(DeviceState *dev)
37
s->lr = EPIT_TIMER_MAX;
38
s->cmp = 0;
39
s->cnt = 0;
40
+ ptimer_transaction_begin(s->timer_cmp);
41
+ ptimer_transaction_begin(s->timer_reload);
42
/* stop both timers */
43
ptimer_stop(s->timer_cmp);
44
ptimer_stop(s->timer_reload);
45
@@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(DeviceState *dev)
46
/* if the timer is still enabled, restart it */
47
ptimer_run(s->timer_reload, 0);
48
}
49
+ ptimer_transaction_commit(s->timer_cmp);
50
+ ptimer_transaction_commit(s->timer_reload);
51
}
52
53
static uint32_t imx_epit_update_count(IMXEPITState *s)
54
@@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
55
return reg_value;
56
}
57
58
+/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */
59
static void imx_epit_reload_compare_timer(IMXEPITState *s)
60
{
61
if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) {
62
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
63
64
switch (offset >> 2) {
65
case 0: /* CR */
66
+ ptimer_transaction_begin(s->timer_cmp);
67
+ ptimer_transaction_begin(s->timer_reload);
68
69
oldcr = s->cr;
70
s->cr = value & 0x03ffffff;
71
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
72
} else {
73
ptimer_stop(s->timer_cmp);
74
}
75
+
76
+ ptimer_transaction_commit(s->timer_cmp);
77
+ ptimer_transaction_commit(s->timer_reload);
78
break;
79
80
case 1: /* SR - ACK*/
81
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
82
case 2: /* LR - set ticks */
83
s->lr = value;
84
85
+ ptimer_transaction_begin(s->timer_cmp);
86
+ ptimer_transaction_begin(s->timer_reload);
87
if (s->cr & CR_RLD) {
88
/* Also set the limit if the LRD bit is set */
89
/* If IOVW bit is set then set the timer value */
90
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
91
}
92
93
imx_epit_reload_compare_timer(s);
94
+ ptimer_transaction_commit(s->timer_cmp);
95
+ ptimer_transaction_commit(s->timer_reload);
96
break;
97
98
case 3: /* CMP */
99
s->cmp = value;
100
101
+ ptimer_transaction_begin(s->timer_cmp);
102
imx_epit_reload_compare_timer(s);
103
+ ptimer_transaction_commit(s->timer_cmp);
104
105
break;
106
107
@@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque)
108
imx_epit_update_int(s);
109
}
110
111
+static void imx_epit_reload(void *opaque)
112
+{
113
+ /* No action required on rollover of timer_reload */
114
+}
115
+
116
static const MemoryRegionOps imx_epit_ops = {
117
.read = imx_epit_read,
118
.write = imx_epit_write,
119
@@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp)
120
{
121
IMXEPITState *s = IMX_EPIT(dev);
122
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
123
- QEMUBH *bh;
124
125
DPRINTF("\n");
126
127
@@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp)
128
0x00001000);
129
sysbus_init_mmio(sbd, &s->iomem);
130
131
- s->timer_reload = ptimer_init_with_bh(NULL, PTIMER_POLICY_DEFAULT);
132
+ s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_DEFAULT);
133
134
- bh = qemu_bh_new(imx_epit_cmp, s);
135
- s->timer_cmp = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
136
+ s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_DEFAULT);
137
}
138
139
static void imx_epit_class_init(ObjectClass *klass, void *data)
140
--
141
2.20.1
142
143
diff view generated by jsdifflib
Deleted patch
1
Switch the imx_epit.c code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-19-peter.maydell@linaro.org
9
---
10
hw/timer/imx_gpt.c | 21 +++++++++++++++++----
11
1 file changed, 17 insertions(+), 4 deletions(-)
12
13
diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/timer/imx_gpt.c
16
+++ b/hw/timer/imx_gpt.c
17
@@ -XXX,XX +XXX,XX @@
18
#include "hw/irq.h"
19
#include "hw/timer/imx_gpt.h"
20
#include "migration/vmstate.h"
21
-#include "qemu/main-loop.h"
22
#include "qemu/module.h"
23
#include "qemu/log.h"
24
25
@@ -XXX,XX +XXX,XX @@ static const IMXClk imx7_gpt_clocks[] = {
26
CLK_NONE, /* 111 not defined */
27
};
28
29
+/* Must be called from within ptimer_transaction_begin/commit block */
30
static void imx_gpt_set_freq(IMXGPTState *s)
31
{
32
uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3);
33
@@ -XXX,XX +XXX,XX @@ static inline uint32_t imx_gpt_find_limit(uint32_t count, uint32_t reg,
34
return timeout;
35
}
36
37
+/* Must be called from within ptimer_transaction_begin/commit block */
38
static void imx_gpt_compute_next_timeout(IMXGPTState *s, bool event)
39
{
40
uint32_t timeout = GPT_TIMER_MAX;
41
@@ -XXX,XX +XXX,XX @@ static uint64_t imx_gpt_read(void *opaque, hwaddr offset, unsigned size)
42
43
static void imx_gpt_reset_common(IMXGPTState *s, bool is_soft_reset)
44
{
45
+ ptimer_transaction_begin(s->timer);
46
/* stop timer */
47
ptimer_stop(s->timer);
48
49
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_reset_common(IMXGPTState *s, bool is_soft_reset)
50
if (s->freq && (s->cr & GPT_CR_EN)) {
51
ptimer_run(s->timer, 1);
52
}
53
+ ptimer_transaction_commit(s->timer);
54
}
55
56
static void imx_gpt_soft_reset(DeviceState *dev)
57
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value,
58
imx_gpt_soft_reset(DEVICE(s));
59
} else {
60
/* set our freq, as the source might have changed */
61
+ ptimer_transaction_begin(s->timer);
62
imx_gpt_set_freq(s);
63
64
if ((oldreg ^ s->cr) & GPT_CR_EN) {
65
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value,
66
ptimer_stop(s->timer);
67
}
68
}
69
+ ptimer_transaction_commit(s->timer);
70
}
71
break;
72
73
case 1: /* Prescaler */
74
s->pr = value & 0xfff;
75
+ ptimer_transaction_begin(s->timer);
76
imx_gpt_set_freq(s);
77
+ ptimer_transaction_commit(s->timer);
78
break;
79
80
case 2: /* SR */
81
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value,
82
s->ir = value & 0x3f;
83
imx_gpt_update_int(s);
84
85
+ ptimer_transaction_begin(s->timer);
86
imx_gpt_compute_next_timeout(s, false);
87
+ ptimer_transaction_commit(s->timer);
88
89
break;
90
91
case 4: /* OCR1 -- output compare register */
92
s->ocr1 = value;
93
94
+ ptimer_transaction_begin(s->timer);
95
/* In non-freerun mode, reset count when this register is written */
96
if (!(s->cr & GPT_CR_FRR)) {
97
s->next_timeout = GPT_TIMER_MAX;
98
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value,
99
100
/* compute the new timeout */
101
imx_gpt_compute_next_timeout(s, false);
102
+ ptimer_transaction_commit(s->timer);
103
104
break;
105
106
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value,
107
s->ocr2 = value;
108
109
/* compute the new timeout */
110
+ ptimer_transaction_begin(s->timer);
111
imx_gpt_compute_next_timeout(s, false);
112
+ ptimer_transaction_commit(s->timer);
113
114
break;
115
116
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value,
117
s->ocr3 = value;
118
119
/* compute the new timeout */
120
+ ptimer_transaction_begin(s->timer);
121
imx_gpt_compute_next_timeout(s, false);
122
+ ptimer_transaction_commit(s->timer);
123
124
break;
125
126
@@ -XXX,XX +XXX,XX @@ static void imx_gpt_realize(DeviceState *dev, Error **errp)
127
{
128
IMXGPTState *s = IMX_GPT(dev);
129
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
130
- QEMUBH *bh;
131
132
sysbus_init_irq(sbd, &s->irq);
133
memory_region_init_io(&s->iomem, OBJECT(s), &imx_gpt_ops, s, TYPE_IMX_GPT,
134
0x00001000);
135
sysbus_init_mmio(sbd, &s->iomem);
136
137
- bh = qemu_bh_new(imx_gpt_timeout, s);
138
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
139
+ s->timer = ptimer_init(imx_gpt_timeout, s, PTIMER_POLICY_DEFAULT);
140
}
141
142
static void imx_gpt_class_init(ObjectClass *klass, void *data)
143
--
144
2.20.1
145
146
diff view generated by jsdifflib
Deleted patch
1
Switch the mss-timer code away from bottom-half based ptimers to
2
the new transaction-based ptimer API. This just requires adding
3
begin/commit calls around the various places that modify the ptimer
4
state, and using the new ptimer_init() function to create the timer.
5
1
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20191008171740.9679-20-peter.maydell@linaro.org
9
---
10
include/hw/timer/mss-timer.h | 1 -
11
hw/timer/mss-timer.c | 11 ++++++++---
12
2 files changed, 8 insertions(+), 4 deletions(-)
13
14
diff --git a/include/hw/timer/mss-timer.h b/include/hw/timer/mss-timer.h
15
index XXXXXXX..XXXXXXX 100644
16
--- a/include/hw/timer/mss-timer.h
17
+++ b/include/hw/timer/mss-timer.h
18
@@ -XXX,XX +XXX,XX @@
19
#define R_TIM1_MAX 6
20
21
struct Msf2Timer {
22
- QEMUBH *bh;
23
ptimer_state *ptimer;
24
25
uint32_t regs[R_TIM1_MAX];
26
diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c
27
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/timer/mss-timer.c
29
+++ b/hw/timer/mss-timer.c
30
@@ -XXX,XX +XXX,XX @@
31
*/
32
33
#include "qemu/osdep.h"
34
-#include "qemu/main-loop.h"
35
#include "qemu/module.h"
36
#include "qemu/log.h"
37
#include "hw/irq.h"
38
@@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct Msf2Timer *st)
39
qemu_set_irq(st->irq, (ier && isr));
40
}
41
42
+/* Must be called from within a ptimer_transaction_begin/commit block */
43
static void timer_update(struct Msf2Timer *st)
44
{
45
uint64_t count;
46
@@ -XXX,XX +XXX,XX @@ timer_write(void *opaque, hwaddr offset,
47
switch (addr) {
48
case R_TIM_CTRL:
49
st->regs[R_TIM_CTRL] = value;
50
+ ptimer_transaction_begin(st->ptimer);
51
timer_update(st);
52
+ ptimer_transaction_commit(st->ptimer);
53
break;
54
55
case R_TIM_RIS:
56
@@ -XXX,XX +XXX,XX @@ timer_write(void *opaque, hwaddr offset,
57
case R_TIM_LOADVAL:
58
st->regs[R_TIM_LOADVAL] = value;
59
if (st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL) {
60
+ ptimer_transaction_begin(st->ptimer);
61
timer_update(st);
62
+ ptimer_transaction_commit(st->ptimer);
63
}
64
break;
65
66
@@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj)
67
for (i = 0; i < NUM_TIMERS; i++) {
68
struct Msf2Timer *st = &t->timers[i];
69
70
- st->bh = qemu_bh_new(timer_hit, st);
71
- st->ptimer = ptimer_init_with_bh(st->bh, PTIMER_POLICY_DEFAULT);
72
+ st->ptimer = ptimer_init(timer_hit, st, PTIMER_POLICY_DEFAULT);
73
+ ptimer_transaction_begin(st->ptimer);
74
ptimer_set_freq(st->ptimer, t->freq_hz);
75
+ ptimer_transaction_commit(st->ptimer);
76
sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq);
77
}
78
79
--
80
2.20.1
81
82
diff view generated by jsdifflib
Deleted patch
1
Switch the cmsdk-apb-watchdog code away from bottom-half based
2
ptimers to the new transaction-based ptimer API. This just requires
3
adding begin/commit calls around the various places that modify the
4
ptimer state, and using the new ptimer_init() function to create the
5
timer.
6
1
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20191008171740.9679-21-peter.maydell@linaro.org
10
---
11
hw/watchdog/cmsdk-apb-watchdog.c | 13 +++++++++----
12
1 file changed, 9 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/watchdog/cmsdk-apb-watchdog.c
17
+++ b/hw/watchdog/cmsdk-apb-watchdog.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "qemu/log.h"
20
#include "trace.h"
21
#include "qapi/error.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
#include "sysemu/watchdog.h"
25
#include "hw/sysbus.h"
26
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset,
27
* Reset the load value and the current count, and make sure
28
* we're counting.
29
*/
30
+ ptimer_transaction_begin(s->timer);
31
ptimer_set_limit(s->timer, value, 1);
32
ptimer_run(s->timer, 0);
33
+ ptimer_transaction_commit(s->timer);
34
break;
35
case A_WDOGCONTROL:
36
if (s->is_luminary && 0 != (R_WDOGCONTROL_INTEN_MASK & s->control)) {
37
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset,
38
break;
39
case A_WDOGINTCLR:
40
s->intstatus = 0;
41
+ ptimer_transaction_begin(s->timer);
42
ptimer_set_count(s->timer, ptimer_get_limit(s->timer));
43
+ ptimer_transaction_commit(s->timer);
44
cmsdk_apb_watchdog_update(s);
45
break;
46
case A_WDOGLOCK:
47
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev)
48
s->itop = 0;
49
s->resetstatus = 0;
50
/* Set the limit and the count */
51
+ ptimer_transaction_begin(s->timer);
52
ptimer_set_limit(s->timer, 0xffffffff, 1);
53
ptimer_run(s->timer, 0);
54
+ ptimer_transaction_commit(s->timer);
55
}
56
57
static void cmsdk_apb_watchdog_init(Object *obj)
58
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj)
59
static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp)
60
{
61
CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev);
62
- QEMUBH *bh;
63
64
if (s->wdogclk_frq == 0) {
65
error_setg(errp,
66
@@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp)
67
return;
68
}
69
70
- bh = qemu_bh_new(cmsdk_apb_watchdog_tick, s);
71
- s->timer = ptimer_init_with_bh(bh,
72
+ s->timer = ptimer_init(cmsdk_apb_watchdog_tick, s,
73
PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD |
74
PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT |
75
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
76
PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
77
78
+ ptimer_transaction_begin(s->timer);
79
ptimer_set_freq(s->timer, s->wdogclk_frq);
80
+ ptimer_transaction_commit(s->timer);
81
}
82
83
static const VMStateDescription cmsdk_apb_watchdog_vmstate = {
84
--
85
2.20.1
86
87
diff view generated by jsdifflib
Deleted patch
1
Switch the cmsdk-apb-watchdog code away from bottom-half based
2
ptimers to the new transaction-based ptimer API. This just requires
3
adding begin/commit calls around the various places that modify the
4
ptimer state, and using the new ptimer_init() function to create the
5
timer.
6
1
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20191008171740.9679-22-peter.maydell@linaro.org
10
---
11
hw/net/lan9118.c | 11 +++++++----
12
1 file changed, 7 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/net/lan9118.c
17
+++ b/hw/net/lan9118.c
18
@@ -XXX,XX +XXX,XX @@
19
#include "hw/ptimer.h"
20
#include "hw/qdev-properties.h"
21
#include "qemu/log.h"
22
-#include "qemu/main-loop.h"
23
#include "qemu/module.h"
24
/* For crc32 */
25
#include <zlib.h>
26
@@ -XXX,XX +XXX,XX @@ static void lan9118_reset(DeviceState *d)
27
s->e2p_data = 0;
28
s->free_timer_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 40;
29
30
+ ptimer_transaction_begin(s->timer);
31
ptimer_stop(s->timer);
32
ptimer_set_count(s->timer, 0xffff);
33
+ ptimer_transaction_commit(s->timer);
34
s->gpt_cfg = 0xffff;
35
36
s->mac_cr = MAC_CR_PRMS;
37
@@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset,
38
break;
39
case CSR_GPT_CFG:
40
if ((s->gpt_cfg ^ val) & GPT_TIMER_EN) {
41
+ ptimer_transaction_begin(s->timer);
42
if (val & GPT_TIMER_EN) {
43
ptimer_set_count(s->timer, val & 0xffff);
44
ptimer_run(s->timer, 0);
45
@@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset,
46
ptimer_stop(s->timer);
47
ptimer_set_count(s->timer, 0xffff);
48
}
49
+ ptimer_transaction_commit(s->timer);
50
}
51
s->gpt_cfg = val & (GPT_TIMER_EN | 0xffff);
52
break;
53
@@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp)
54
{
55
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
56
lan9118_state *s = LAN9118(dev);
57
- QEMUBH *bh;
58
int i;
59
const MemoryRegionOps *mem_ops =
60
s->mode_16bit ? &lan9118_16bit_mem_ops : &lan9118_mem_ops;
61
@@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp)
62
s->pmt_ctrl = 1;
63
s->txp = &s->tx_packet;
64
65
- bh = qemu_bh_new(lan9118_tick, s);
66
- s->timer = ptimer_init_with_bh(bh, PTIMER_POLICY_DEFAULT);
67
+ s->timer = ptimer_init(lan9118_tick, s, PTIMER_POLICY_DEFAULT);
68
+ ptimer_transaction_begin(s->timer);
69
ptimer_set_freq(s->timer, 10000);
70
ptimer_set_limit(s->timer, 0xffff, 1);
71
+ ptimer_transaction_commit(s->timer);
72
}
73
74
static Property lan9118_properties[] = {
75
--
76
2.20.1
77
78
diff view generated by jsdifflib
Deleted patch
1
The set_swi_errno() function is called to capture the errno
2
from a host system call, so that we can return -1 from the
3
semihosting function and later allow the guest to get a more
4
specific error code with the SYS_ERRNO function. It comes in
5
two versions, one for user-only and one for softmmu. We forgot
6
to capture the errno in the softmmu version; fix the error.
7
1
8
(Semihosting calls directed to gdb are unaffected because
9
they go through a different code path that captures the
10
error return from the gdbstub call in arm_semi_cb() or
11
arm_semi_flen_cb().)
12
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
15
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
16
Message-id: 20190916141544.17540-2-peter.maydell@linaro.org
17
---
18
target/arm/arm-semi.c | 9 +++++----
19
1 file changed, 5 insertions(+), 4 deletions(-)
20
21
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
22
index XXXXXXX..XXXXXXX 100644
23
--- a/target/arm/arm-semi.c
24
+++ b/target/arm/arm-semi.c
25
@@ -XXX,XX +XXX,XX @@ static inline uint32_t set_swi_errno(TaskState *ts, uint32_t code)
26
return code;
27
}
28
#else
29
+static target_ulong syscall_err;
30
+
31
static inline uint32_t set_swi_errno(CPUARMState *env, uint32_t code)
32
{
33
+ if (code == (uint32_t)-1) {
34
+ syscall_err = errno;
35
+ }
36
return code;
37
}
38
39
@@ -XXX,XX +XXX,XX @@ static inline uint32_t set_swi_errno(CPUARMState *env, uint32_t code)
40
41
static target_ulong arm_semi_syscall_len;
42
43
-#if !defined(CONFIG_USER_ONLY)
44
-static target_ulong syscall_err;
45
-#endif
46
-
47
static void arm_semi_cb(CPUState *cs, target_ulong ret, target_ulong err)
48
{
49
ARMCPU *cpu = ARM_CPU(cs);
50
--
51
2.20.1
52
53
diff view generated by jsdifflib
Deleted patch
1
If we fail a semihosting call we should always set the
2
semihosting errno to something; we were failing to do
3
this for some of the "check inputs for sanity" cases.
4
1
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20190916141544.17540-3-peter.maydell@linaro.org
10
---
11
target/arm/arm-semi.c | 45 ++++++++++++++++++++++++++-----------------
12
1 file changed, 27 insertions(+), 18 deletions(-)
13
14
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/arm-semi.c
17
+++ b/target/arm/arm-semi.c
18
@@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb,
19
#define GET_ARG(n) do { \
20
if (is_a64(env)) { \
21
if (get_user_u64(arg ## n, args + (n) * 8)) { \
22
- return -1; \
23
+ errno = EFAULT; \
24
+ return set_swi_errno(ts, -1); \
25
} \
26
} else { \
27
if (get_user_u32(arg ## n, args + (n) * 4)) { \
28
- return -1; \
29
+ errno = EFAULT; \
30
+ return set_swi_errno(ts, -1); \
31
} \
32
} \
33
} while (0)
34
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
35
GET_ARG(2);
36
s = lock_user_string(arg0);
37
if (!s) {
38
- /* FIXME - should this error code be -TARGET_EFAULT ? */
39
- return (uint32_t)-1;
40
+ errno = EFAULT;
41
+ return set_swi_errno(ts, -1);
42
}
43
if (arg1 >= 12) {
44
unlock_user(s, arg0, 0);
45
- return (uint32_t)-1;
46
+ errno = EINVAL;
47
+ return set_swi_errno(ts, -1);
48
}
49
if (strcmp(s, ":tt") == 0) {
50
int result_fileno = arg1 < 4 ? STDIN_FILENO : STDOUT_FILENO;
51
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
52
} else {
53
s = lock_user_string(arg0);
54
if (!s) {
55
- /* FIXME - should this error code be -TARGET_EFAULT ? */
56
- return (uint32_t)-1;
57
+ errno = EFAULT;
58
+ return set_swi_errno(ts, -1);
59
}
60
ret = set_swi_errno(ts, remove(s));
61
unlock_user(s, arg0, 0);
62
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
63
char *s2;
64
s = lock_user_string(arg0);
65
s2 = lock_user_string(arg2);
66
- if (!s || !s2)
67
- /* FIXME - should this error code be -TARGET_EFAULT ? */
68
- ret = (uint32_t)-1;
69
- else
70
+ if (!s || !s2) {
71
+ errno = EFAULT;
72
+ ret = set_swi_errno(ts, -1);
73
+ } else {
74
ret = set_swi_errno(ts, rename(s, s2));
75
+ }
76
if (s2)
77
unlock_user(s2, arg2, 0);
78
if (s)
79
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
80
} else {
81
s = lock_user_string(arg0);
82
if (!s) {
83
- /* FIXME - should this error code be -TARGET_EFAULT ? */
84
- return (uint32_t)-1;
85
+ errno = EFAULT;
86
+ return set_swi_errno(ts, -1);
87
}
88
ret = set_swi_errno(ts, system(s));
89
unlock_user(s, arg0, 0);
90
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
91
92
if (output_size > input_size) {
93
/* Not enough space to store command-line arguments. */
94
- return -1;
95
+ errno = E2BIG;
96
+ return set_swi_errno(ts, -1);
97
}
98
99
/* Adjust the command-line length. */
100
if (SET_ARG(1, output_size - 1)) {
101
/* Couldn't write back to argument block */
102
- return -1;
103
+ errno = EFAULT;
104
+ return set_swi_errno(ts, -1);
105
}
106
107
/* Lock the buffer on the ARM side. */
108
output_buffer = lock_user(VERIFY_WRITE, arg0, output_size, 0);
109
if (!output_buffer) {
110
- return -1;
111
+ errno = EFAULT;
112
+ return set_swi_errno(ts, -1);
113
}
114
115
/* Copy the command-line arguments. */
116
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
117
118
if (copy_from_user(output_buffer, ts->info->arg_start,
119
output_size)) {
120
- status = -1;
121
+ errno = EFAULT;
122
+ status = set_swi_errno(ts, -1);
123
goto out;
124
}
125
126
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
127
128
if (fail) {
129
/* Couldn't write back to argument block */
130
- return -1;
131
+ errno = EFAULT;
132
+ return set_swi_errno(ts, -1);
133
}
134
}
135
return 0;
136
--
137
2.20.1
138
139
diff view generated by jsdifflib
Deleted patch
1
In arm_gdb_syscall() we have a comment suggesting a race
2
because the syscall completion callback might not happen
3
before the gdb_do_syscallv() call returns. The comment is
4
correct that the callback may not happen but incorrect about
5
the effects. Correct it and note the important caveat that
6
callers must never do any work of any kind after return from
7
arm_gdb_syscall() that depends on its return value.
8
1
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 20190916141544.17540-4-peter.maydell@linaro.org
12
---
13
target/arm/arm-semi.c | 19 +++++++++++++++----
14
1 file changed, 15 insertions(+), 4 deletions(-)
15
16
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
17
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/arm-semi.c
19
+++ b/target/arm/arm-semi.c
20
@@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb,
21
gdb_do_syscallv(cb, fmt, va);
22
va_end(va);
23
24
- /* FIXME: we are implicitly relying on the syscall completing
25
- * before this point, which is not guaranteed. We should
26
- * put in an explicit synchronization between this and
27
- * the callback function.
28
+ /*
29
+ * FIXME: in softmmu mode, the gdbstub will schedule our callback
30
+ * to occur, but will not actually call it to complete the syscall
31
+ * until after this function has returned and we are back in the
32
+ * CPU main loop. Therefore callers to this function must not
33
+ * do anything with its return value, because it is not necessarily
34
+ * the result of the syscall, but could just be the old value of X0.
35
+ * The only thing safe to do with this is that the callers of
36
+ * do_arm_semihosting() will write it straight back into X0.
37
+ * (In linux-user mode, the callback will have happened before
38
+ * gdb_do_syscallv() returns.)
39
+ *
40
+ * We should tidy this up so neither this function nor
41
+ * do_arm_semihosting() return a value, so the mistake of
42
+ * doing something with the return value is not possible to make.
43
*/
44
45
return is_a64(env) ? env->xregs[0] : env->regs[0];
46
--
47
2.20.1
48
49
diff view generated by jsdifflib
Deleted patch
1
The semihosting code needs accuss to the linux-user only
2
TaskState pointer so it can set the semihosting errno per-thread
3
for linux-user mode. At the moment we do this by having some
4
ifdefs so that we define a 'ts' local in do_arm_semihosting()
5
which is either a real TaskState * or just a CPUARMState *,
6
depending on which mode we're compiling for.
7
1
8
This is awkward if we want to refactor do_arm_semihosting()
9
into other functions which might need to be passed the TaskState.
10
Restrict usage of the TaskState local by:
11
* making set_swi_errno() always take the CPUARMState pointer
12
and (for the linux-user version) get TaskState from that
13
* creating a new get_swi_errno() which reads the errno
14
* having the two semihosting calls which need the TaskState
15
for other purposes (SYS_GET_CMDLINE and SYS_HEAPINFO)
16
define a variable with scope restricted to just that code
17
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Message-id: 20190916141544.17540-6-peter.maydell@linaro.org
21
---
22
target/arm/arm-semi.c | 111 ++++++++++++++++++++++++------------------
23
1 file changed, 63 insertions(+), 48 deletions(-)
24
25
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
26
index XXXXXXX..XXXXXXX 100644
27
--- a/target/arm/arm-semi.c
28
+++ b/target/arm/arm-semi.c
29
@@ -XXX,XX +XXX,XX @@ static GuestFD *get_guestfd(int guestfd)
30
return gf;
31
}
32
33
-#ifdef CONFIG_USER_ONLY
34
-static inline uint32_t set_swi_errno(TaskState *ts, uint32_t code)
35
-{
36
- if (code == (uint32_t)-1)
37
- ts->swi_errno = errno;
38
- return code;
39
-}
40
-#else
41
+/*
42
+ * The semihosting API has no concept of its errno being thread-safe,
43
+ * as the API design predates SMP CPUs and was intended as a simple
44
+ * real-hardware set of debug functionality. For QEMU, we make the
45
+ * errno be per-thread in linux-user mode; in softmmu it is a simple
46
+ * global, and we assume that the guest takes care of avoiding any races.
47
+ */
48
+#ifndef CONFIG_USER_ONLY
49
static target_ulong syscall_err;
50
51
+#include "exec/softmmu-semi.h"
52
+#endif
53
+
54
static inline uint32_t set_swi_errno(CPUARMState *env, uint32_t code)
55
{
56
if (code == (uint32_t)-1) {
57
+#ifdef CONFIG_USER_ONLY
58
+ CPUState *cs = env_cpu(env);
59
+ TaskState *ts = cs->opaque;
60
+
61
+ ts->swi_errno = errno;
62
+#else
63
syscall_err = errno;
64
+#endif
65
}
66
return code;
67
}
68
69
-#include "exec/softmmu-semi.h"
70
+static inline uint32_t get_swi_errno(CPUARMState *env)
71
+{
72
+#ifdef CONFIG_USER_ONLY
73
+ CPUState *cs = env_cpu(env);
74
+ TaskState *ts = cs->opaque;
75
+
76
+ return ts->swi_errno;
77
+#else
78
+ return syscall_err;
79
#endif
80
+}
81
82
static target_ulong arm_semi_syscall_len;
83
84
@@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb,
85
if (is_a64(env)) { \
86
if (get_user_u64(arg ## n, args + (n) * 8)) { \
87
errno = EFAULT; \
88
- return set_swi_errno(ts, -1); \
89
+ return set_swi_errno(env, -1); \
90
} \
91
} else { \
92
if (get_user_u32(arg ## n, args + (n) * 4)) { \
93
errno = EFAULT; \
94
- return set_swi_errno(ts, -1); \
95
+ return set_swi_errno(env, -1); \
96
} \
97
} \
98
} while (0)
99
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
100
int nr;
101
uint32_t ret;
102
uint32_t len;
103
-#ifdef CONFIG_USER_ONLY
104
- TaskState *ts = cs->opaque;
105
-#else
106
- CPUARMState *ts = env;
107
-#endif
108
GuestFD *gf;
109
110
if (is_a64(env)) {
111
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
112
s = lock_user_string(arg0);
113
if (!s) {
114
errno = EFAULT;
115
- return set_swi_errno(ts, -1);
116
+ return set_swi_errno(env, -1);
117
}
118
if (arg1 >= 12) {
119
unlock_user(s, arg0, 0);
120
errno = EINVAL;
121
- return set_swi_errno(ts, -1);
122
+ return set_swi_errno(env, -1);
123
}
124
125
guestfd = alloc_guestfd();
126
if (guestfd < 0) {
127
unlock_user(s, arg0, 0);
128
errno = EMFILE;
129
- return set_swi_errno(ts, -1);
130
+ return set_swi_errno(env, -1);
131
}
132
133
if (strcmp(s, ":tt") == 0) {
134
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
135
ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0,
136
(int)arg2+1, gdb_open_modeflags[arg1]);
137
} else {
138
- ret = set_swi_errno(ts, open(s, open_modeflags[arg1], 0644));
139
+ ret = set_swi_errno(env, open(s, open_modeflags[arg1], 0644));
140
if (ret == (uint32_t)-1) {
141
dealloc_guestfd(guestfd);
142
} else {
143
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
144
gf = get_guestfd(arg0);
145
if (!gf) {
146
errno = EBADF;
147
- return set_swi_errno(ts, -1);
148
+ return set_swi_errno(env, -1);
149
}
150
151
if (use_gdb_syscalls()) {
152
ret = arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
153
} else {
154
- ret = set_swi_errno(ts, close(gf->hostfd));
155
+ ret = set_swi_errno(env, close(gf->hostfd));
156
}
157
dealloc_guestfd(arg0);
158
return ret;
159
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
160
gf = get_guestfd(arg0);
161
if (!gf) {
162
errno = EBADF;
163
- return set_swi_errno(ts, -1);
164
+ return set_swi_errno(env, -1);
165
}
166
167
if (use_gdb_syscalls()) {
168
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
169
/* Return bytes not written on error */
170
return len;
171
}
172
- ret = set_swi_errno(ts, write(gf->hostfd, s, len));
173
+ ret = set_swi_errno(env, write(gf->hostfd, s, len));
174
unlock_user(s, arg1, 0);
175
if (ret == (uint32_t)-1) {
176
ret = 0;
177
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
178
gf = get_guestfd(arg0);
179
if (!gf) {
180
errno = EBADF;
181
- return set_swi_errno(ts, -1);
182
+ return set_swi_errno(env, -1);
183
}
184
185
if (use_gdb_syscalls()) {
186
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
187
return len;
188
}
189
do {
190
- ret = set_swi_errno(ts, read(gf->hostfd, s, len));
191
+ ret = set_swi_errno(env, read(gf->hostfd, s, len));
192
} while (ret == -1 && errno == EINTR);
193
unlock_user(s, arg1, len);
194
if (ret == (uint32_t)-1) {
195
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
196
gf = get_guestfd(arg0);
197
if (!gf) {
198
errno = EBADF;
199
- return set_swi_errno(ts, -1);
200
+ return set_swi_errno(env, -1);
201
}
202
203
if (use_gdb_syscalls()) {
204
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
205
gf = get_guestfd(arg0);
206
if (!gf) {
207
errno = EBADF;
208
- return set_swi_errno(ts, -1);
209
+ return set_swi_errno(env, -1);
210
}
211
212
if (use_gdb_syscalls()) {
213
return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0",
214
gf->hostfd, arg1);
215
} else {
216
- ret = set_swi_errno(ts, lseek(gf->hostfd, arg1, SEEK_SET));
217
+ ret = set_swi_errno(env, lseek(gf->hostfd, arg1, SEEK_SET));
218
if (ret == (uint32_t)-1)
219
return -1;
220
return 0;
221
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
222
gf = get_guestfd(arg0);
223
if (!gf) {
224
errno = EBADF;
225
- return set_swi_errno(ts, -1);
226
+ return set_swi_errno(env, -1);
227
}
228
229
if (use_gdb_syscalls()) {
230
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
231
gf->hostfd, arm_flen_buf(cpu));
232
} else {
233
struct stat buf;
234
- ret = set_swi_errno(ts, fstat(gf->hostfd, &buf));
235
+ ret = set_swi_errno(env, fstat(gf->hostfd, &buf));
236
if (ret == (uint32_t)-1)
237
return -1;
238
return buf.st_size;
239
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
240
s = lock_user_string(arg0);
241
if (!s) {
242
errno = EFAULT;
243
- return set_swi_errno(ts, -1);
244
+ return set_swi_errno(env, -1);
245
}
246
- ret = set_swi_errno(ts, remove(s));
247
+ ret = set_swi_errno(env, remove(s));
248
unlock_user(s, arg0, 0);
249
}
250
return ret;
251
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
252
s2 = lock_user_string(arg2);
253
if (!s || !s2) {
254
errno = EFAULT;
255
- ret = set_swi_errno(ts, -1);
256
+ ret = set_swi_errno(env, -1);
257
} else {
258
- ret = set_swi_errno(ts, rename(s, s2));
259
+ ret = set_swi_errno(env, rename(s, s2));
260
}
261
if (s2)
262
unlock_user(s2, arg2, 0);
263
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
264
case TARGET_SYS_CLOCK:
265
return clock() / (CLOCKS_PER_SEC / 100);
266
case TARGET_SYS_TIME:
267
- return set_swi_errno(ts, time(NULL));
268
+ return set_swi_errno(env, time(NULL));
269
case TARGET_SYS_SYSTEM:
270
GET_ARG(0);
271
GET_ARG(1);
272
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
273
s = lock_user_string(arg0);
274
if (!s) {
275
errno = EFAULT;
276
- return set_swi_errno(ts, -1);
277
+ return set_swi_errno(env, -1);
278
}
279
- ret = set_swi_errno(ts, system(s));
280
+ ret = set_swi_errno(env, system(s));
281
unlock_user(s, arg0, 0);
282
return ret;
283
}
284
case TARGET_SYS_ERRNO:
285
-#ifdef CONFIG_USER_ONLY
286
- return ts->swi_errno;
287
-#else
288
- return syscall_err;
289
-#endif
290
+ return get_swi_errno(env);
291
case TARGET_SYS_GET_CMDLINE:
292
{
293
/* Build a command-line from the original argv.
294
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
295
int status = 0;
296
#if !defined(CONFIG_USER_ONLY)
297
const char *cmdline;
298
+#else
299
+ TaskState *ts = cs->opaque;
300
#endif
301
GET_ARG(0);
302
GET_ARG(1);
303
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
304
if (output_size > input_size) {
305
/* Not enough space to store command-line arguments. */
306
errno = E2BIG;
307
- return set_swi_errno(ts, -1);
308
+ return set_swi_errno(env, -1);
309
}
310
311
/* Adjust the command-line length. */
312
if (SET_ARG(1, output_size - 1)) {
313
/* Couldn't write back to argument block */
314
errno = EFAULT;
315
- return set_swi_errno(ts, -1);
316
+ return set_swi_errno(env, -1);
317
}
318
319
/* Lock the buffer on the ARM side. */
320
output_buffer = lock_user(VERIFY_WRITE, arg0, output_size, 0);
321
if (!output_buffer) {
322
errno = EFAULT;
323
- return set_swi_errno(ts, -1);
324
+ return set_swi_errno(env, -1);
325
}
326
327
/* Copy the command-line arguments. */
328
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
329
if (copy_from_user(output_buffer, ts->info->arg_start,
330
output_size)) {
331
errno = EFAULT;
332
- status = set_swi_errno(ts, -1);
333
+ status = set_swi_errno(env, -1);
334
goto out;
335
}
336
337
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
338
target_ulong retvals[4];
339
target_ulong limit;
340
int i;
341
+#ifdef CONFIG_USER_ONLY
342
+ TaskState *ts = cs->opaque;
343
+#endif
344
345
GET_ARG(0);
346
347
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
348
if (fail) {
349
/* Couldn't write back to argument block */
350
errno = EFAULT;
351
- return set_swi_errno(ts, -1);
352
+ return set_swi_errno(env, -1);
353
}
354
}
355
return 0;
356
--
357
2.20.1
358
359
diff view generated by jsdifflib
Deleted patch
1
When we are routing semihosting operations through the gdbstub, the
2
work of sorting out the return value and setting errno if necessary
3
is done by callback functions which are invoked by the gdbstub code.
4
Clean up some ifdeffery in those functions by having them call
5
set_swi_errno() to set the semihosting errno.
6
1
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 20190916141544.17540-7-peter.maydell@linaro.org
11
---
12
target/arm/arm-semi.c | 27 ++++++---------------------
13
1 file changed, 6 insertions(+), 21 deletions(-)
14
15
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/arm-semi.c
18
+++ b/target/arm/arm-semi.c
19
@@ -XXX,XX +XXX,XX @@ static void arm_semi_cb(CPUState *cs, target_ulong ret, target_ulong err)
20
{
21
ARMCPU *cpu = ARM_CPU(cs);
22
CPUARMState *env = &cpu->env;
23
-#ifdef CONFIG_USER_ONLY
24
- TaskState *ts = cs->opaque;
25
-#endif
26
target_ulong reg0 = is_a64(env) ? env->xregs[0] : env->regs[0];
27
28
if (ret == (target_ulong)-1) {
29
-#ifdef CONFIG_USER_ONLY
30
- ts->swi_errno = err;
31
-#else
32
- syscall_err = err;
33
-#endif
34
+ errno = err;
35
+ set_swi_errno(env, -1);
36
reg0 = ret;
37
} else {
38
/* Fixup syscalls that use nonstardard return conventions. */
39
@@ -XXX,XX +XXX,XX @@ static void arm_semi_flen_cb(CPUState *cs, target_ulong ret, target_ulong err)
40
} else {
41
env->regs[0] = size;
42
}
43
-#ifdef CONFIG_USER_ONLY
44
- ((TaskState *)cs->opaque)->swi_errno = err;
45
-#else
46
- syscall_err = err;
47
-#endif
48
+ errno = err;
49
+ set_swi_errno(env, -1);
50
}
51
52
static int arm_semi_open_guestfd;
53
@@ -XXX,XX +XXX,XX @@ static void arm_semi_open_cb(CPUState *cs, target_ulong ret, target_ulong err)
54
{
55
ARMCPU *cpu = ARM_CPU(cs);
56
CPUARMState *env = &cpu->env;
57
-#ifdef CONFIG_USER_ONLY
58
- TaskState *ts = cs->opaque;
59
-#endif
60
if (ret == (target_ulong)-1) {
61
-#ifdef CONFIG_USER_ONLY
62
- ts->swi_errno = err;
63
-#else
64
- syscall_err = err;
65
-#endif
66
+ errno = err;
67
+ set_swi_errno(env, -1);
68
dealloc_guestfd(arm_semi_open_guestfd);
69
} else {
70
associate_guestfd(arm_semi_open_guestfd, ret);
71
--
72
2.20.1
73
74
diff view generated by jsdifflib
Deleted patch
1
Currently for the semihosting calls which take a file descriptor
2
(SYS_CLOSE, SYS_WRITE, SYS_READ, SYS_ISTTY, SYS_SEEK, SYS_FLEN)
3
we have effectively two implementations, one for real host files
4
and one for when we indirect via the gdbstub. We want to add a
5
third one to deal with the magic :semihosting-features file.
6
1
7
Instead of having a three-way if statement in each of these
8
cases, factor out the implementation of the calls to separate
9
functions which we dispatch to via function pointers selected
10
via the GuestFDType for the guest fd.
11
12
In this commit, we set up the framework for the dispatch,
13
and convert the SYS_CLOSE call to use it.
14
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
17
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
18
Message-id: 20190916141544.17540-8-peter.maydell@linaro.org
19
---
20
target/arm/arm-semi.c | 44 ++++++++++++++++++++++++++++++++++++-------
21
1 file changed, 37 insertions(+), 7 deletions(-)
22
23
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
24
index XXXXXXX..XXXXXXX 100644
25
--- a/target/arm/arm-semi.c
26
+++ b/target/arm/arm-semi.c
27
@@ -XXX,XX +XXX,XX @@ static int open_modeflags[12] = {
28
typedef enum GuestFDType {
29
GuestFDUnused = 0,
30
GuestFDHost = 1,
31
+ GuestFDGDB = 2,
32
} GuestFDType;
33
34
/*
35
@@ -XXX,XX +XXX,XX @@ static GuestFD *do_get_guestfd(int guestfd)
36
/*
37
* Associate the specified guest fd (which must have been
38
* allocated via alloc_fd() and not previously used) with
39
- * the specified host fd.
40
+ * the specified host/gdb fd.
41
*/
42
static void associate_guestfd(int guestfd, int hostfd)
43
{
44
GuestFD *gf = do_get_guestfd(guestfd);
45
46
assert(gf);
47
- gf->type = GuestFDHost;
48
+ gf->type = use_gdb_syscalls() ? GuestFDGDB : GuestFDHost;
49
gf->hostfd = hostfd;
50
}
51
52
@@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb,
53
return is_a64(env) ? env->xregs[0] : env->regs[0];
54
}
55
56
+/*
57
+ * Types for functions implementing various semihosting calls
58
+ * for specific types of guest file descriptor. These must all
59
+ * do the work and return the required return value for the guest,
60
+ * setting the guest errno if appropriate.
61
+ */
62
+typedef uint32_t sys_closefn(ARMCPU *cpu, GuestFD *gf);
63
+
64
+static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
65
+{
66
+ CPUARMState *env = &cpu->env;
67
+
68
+ return set_swi_errno(env, close(gf->hostfd));
69
+}
70
+
71
+static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf)
72
+{
73
+ return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
74
+}
75
+
76
+typedef struct GuestFDFunctions {
77
+ sys_closefn *closefn;
78
+} GuestFDFunctions;
79
+
80
+static const GuestFDFunctions guestfd_fns[] = {
81
+ [GuestFDHost] = {
82
+ .closefn = host_closefn,
83
+ },
84
+ [GuestFDGDB] = {
85
+ .closefn = gdb_closefn,
86
+ },
87
+};
88
+
89
/* Read the input value from the argument block; fail the semihosting
90
* call if the memory read fails.
91
*/
92
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
93
return set_swi_errno(env, -1);
94
}
95
96
- if (use_gdb_syscalls()) {
97
- ret = arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
98
- } else {
99
- ret = set_swi_errno(env, close(gf->hostfd));
100
- }
101
+ ret = guestfd_fns[gf->type].closefn(cpu, gf);
102
dealloc_guestfd(arg0);
103
return ret;
104
case TARGET_SYS_WRITEC:
105
--
106
2.20.1
107
108
diff view generated by jsdifflib
Deleted patch
1
Factor out the implementation of SYS_WRITE via the
2
new function tables.
3
1
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20190916141544.17540-9-peter.maydell@linaro.org
8
---
9
target/arm/arm-semi.c | 51 ++++++++++++++++++++++++++++---------------
10
1 file changed, 33 insertions(+), 18 deletions(-)
11
12
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/arm-semi.c
15
+++ b/target/arm/arm-semi.c
16
@@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb,
17
* setting the guest errno if appropriate.
18
*/
19
typedef uint32_t sys_closefn(ARMCPU *cpu, GuestFD *gf);
20
+typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf,
21
+ target_ulong buf, uint32_t len);
22
23
static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
24
{
25
@@ -XXX,XX +XXX,XX @@ static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
26
return set_swi_errno(env, close(gf->hostfd));
27
}
28
29
+static uint32_t host_writefn(ARMCPU *cpu, GuestFD *gf,
30
+ target_ulong buf, uint32_t len)
31
+{
32
+ uint32_t ret;
33
+ CPUARMState *env = &cpu->env;
34
+ char *s = lock_user(VERIFY_READ, buf, len, 1);
35
+ if (!s) {
36
+ /* Return bytes not written on error */
37
+ return len;
38
+ }
39
+ ret = set_swi_errno(env, write(gf->hostfd, s, len));
40
+ unlock_user(s, buf, 0);
41
+ if (ret == (uint32_t)-1) {
42
+ ret = 0;
43
+ }
44
+ /* Return bytes not written */
45
+ return len - ret;
46
+}
47
+
48
static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf)
49
{
50
return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
51
}
52
53
+static uint32_t gdb_writefn(ARMCPU *cpu, GuestFD *gf,
54
+ target_ulong buf, uint32_t len)
55
+{
56
+ arm_semi_syscall_len = len;
57
+ return arm_gdb_syscall(cpu, arm_semi_cb, "write,%x,%x,%x",
58
+ gf->hostfd, buf, len);
59
+}
60
+
61
typedef struct GuestFDFunctions {
62
sys_closefn *closefn;
63
+ sys_writefn *writefn;
64
} GuestFDFunctions;
65
66
static const GuestFDFunctions guestfd_fns[] = {
67
[GuestFDHost] = {
68
.closefn = host_closefn,
69
+ .writefn = host_writefn,
70
},
71
[GuestFDGDB] = {
72
.closefn = gdb_closefn,
73
+ .writefn = gdb_writefn,
74
},
75
};
76
77
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
78
return set_swi_errno(env, -1);
79
}
80
81
- if (use_gdb_syscalls()) {
82
- arm_semi_syscall_len = len;
83
- return arm_gdb_syscall(cpu, arm_semi_cb, "write,%x,%x,%x",
84
- gf->hostfd, arg1, len);
85
- } else {
86
- s = lock_user(VERIFY_READ, arg1, len, 1);
87
- if (!s) {
88
- /* Return bytes not written on error */
89
- return len;
90
- }
91
- ret = set_swi_errno(env, write(gf->hostfd, s, len));
92
- unlock_user(s, arg1, 0);
93
- if (ret == (uint32_t)-1) {
94
- ret = 0;
95
- }
96
- /* Return bytes not written */
97
- return len - ret;
98
- }
99
+ return guestfd_fns[gf->type].writefn(cpu, gf, arg1, len);
100
case TARGET_SYS_READ:
101
GET_ARG(0);
102
GET_ARG(1);
103
--
104
2.20.1
105
106
diff view generated by jsdifflib
Deleted patch
1
Factor out the implementation of SYS_READ via the
2
new function tables.
3
1
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Message-id: 20190916141544.17540-10-peter.maydell@linaro.org
7
---
8
target/arm/arm-semi.c | 55 +++++++++++++++++++++++++++----------------
9
1 file changed, 35 insertions(+), 20 deletions(-)
10
11
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/arm-semi.c
14
+++ b/target/arm/arm-semi.c
15
@@ -XXX,XX +XXX,XX @@ static target_ulong arm_gdb_syscall(ARMCPU *cpu, gdb_syscall_complete_cb cb,
16
typedef uint32_t sys_closefn(ARMCPU *cpu, GuestFD *gf);
17
typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf,
18
target_ulong buf, uint32_t len);
19
+typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf,
20
+ target_ulong buf, uint32_t len);
21
22
static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
23
{
24
@@ -XXX,XX +XXX,XX @@ static uint32_t host_writefn(ARMCPU *cpu, GuestFD *gf,
25
return len - ret;
26
}
27
28
+static uint32_t host_readfn(ARMCPU *cpu, GuestFD *gf,
29
+ target_ulong buf, uint32_t len)
30
+{
31
+ uint32_t ret;
32
+ CPUARMState *env = &cpu->env;
33
+ char *s = lock_user(VERIFY_WRITE, buf, len, 0);
34
+ if (!s) {
35
+ /* return bytes not read */
36
+ return len;
37
+ }
38
+ do {
39
+ ret = set_swi_errno(env, read(gf->hostfd, s, len));
40
+ } while (ret == -1 && errno == EINTR);
41
+ unlock_user(s, buf, len);
42
+ if (ret == (uint32_t)-1) {
43
+ ret = 0;
44
+ }
45
+ /* Return bytes not read */
46
+ return len - ret;
47
+}
48
+
49
static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf)
50
{
51
return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
52
@@ -XXX,XX +XXX,XX @@ static uint32_t gdb_writefn(ARMCPU *cpu, GuestFD *gf,
53
gf->hostfd, buf, len);
54
}
55
56
+static uint32_t gdb_readfn(ARMCPU *cpu, GuestFD *gf,
57
+ target_ulong buf, uint32_t len)
58
+{
59
+ arm_semi_syscall_len = len;
60
+ return arm_gdb_syscall(cpu, arm_semi_cb, "read,%x,%x,%x",
61
+ gf->hostfd, buf, len);
62
+}
63
+
64
typedef struct GuestFDFunctions {
65
sys_closefn *closefn;
66
sys_writefn *writefn;
67
+ sys_readfn *readfn;
68
} GuestFDFunctions;
69
70
static const GuestFDFunctions guestfd_fns[] = {
71
[GuestFDHost] = {
72
.closefn = host_closefn,
73
.writefn = host_writefn,
74
+ .readfn = host_readfn,
75
},
76
[GuestFDGDB] = {
77
.closefn = gdb_closefn,
78
.writefn = gdb_writefn,
79
+ .readfn = gdb_readfn,
80
},
81
};
82
83
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
84
return set_swi_errno(env, -1);
85
}
86
87
- if (use_gdb_syscalls()) {
88
- arm_semi_syscall_len = len;
89
- return arm_gdb_syscall(cpu, arm_semi_cb, "read,%x,%x,%x",
90
- gf->hostfd, arg1, len);
91
- } else {
92
- s = lock_user(VERIFY_WRITE, arg1, len, 0);
93
- if (!s) {
94
- /* return bytes not read */
95
- return len;
96
- }
97
- do {
98
- ret = set_swi_errno(env, read(gf->hostfd, s, len));
99
- } while (ret == -1 && errno == EINTR);
100
- unlock_user(s, arg1, len);
101
- if (ret == (uint32_t)-1) {
102
- ret = 0;
103
- }
104
- /* Return bytes not read */
105
- return len - ret;
106
- }
107
+ return guestfd_fns[gf->type].readfn(cpu, gf, arg1, len);
108
case TARGET_SYS_READC:
109
qemu_log_mask(LOG_UNIMP, "%s: SYS_READC not implemented", __func__);
110
return 0;
111
--
112
2.20.1
113
114
diff view generated by jsdifflib
Deleted patch
1
Factor out the implementation of SYS_ISTTY via the new function
2
tables.
3
1
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Message-id: 20190916141544.17540-11-peter.maydell@linaro.org
7
---
8
target/arm/arm-semi.c | 20 +++++++++++++++-----
9
1 file changed, 15 insertions(+), 5 deletions(-)
10
11
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/arm-semi.c
14
+++ b/target/arm/arm-semi.c
15
@@ -XXX,XX +XXX,XX @@ typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf,
16
target_ulong buf, uint32_t len);
17
typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf,
18
target_ulong buf, uint32_t len);
19
+typedef uint32_t sys_isattyfn(ARMCPU *cpu, GuestFD *gf);
20
21
static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
22
{
23
@@ -XXX,XX +XXX,XX @@ static uint32_t host_readfn(ARMCPU *cpu, GuestFD *gf,
24
return len - ret;
25
}
26
27
+static uint32_t host_isattyfn(ARMCPU *cpu, GuestFD *gf)
28
+{
29
+ return isatty(gf->hostfd);
30
+}
31
+
32
static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf)
33
{
34
return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
35
@@ -XXX,XX +XXX,XX @@ static uint32_t gdb_readfn(ARMCPU *cpu, GuestFD *gf,
36
gf->hostfd, buf, len);
37
}
38
39
+static uint32_t gdb_isattyfn(ARMCPU *cpu, GuestFD *gf)
40
+{
41
+ return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd);
42
+}
43
+
44
typedef struct GuestFDFunctions {
45
sys_closefn *closefn;
46
sys_writefn *writefn;
47
sys_readfn *readfn;
48
+ sys_isattyfn *isattyfn;
49
} GuestFDFunctions;
50
51
static const GuestFDFunctions guestfd_fns[] = {
52
@@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = {
53
.closefn = host_closefn,
54
.writefn = host_writefn,
55
.readfn = host_readfn,
56
+ .isattyfn = host_isattyfn,
57
},
58
[GuestFDGDB] = {
59
.closefn = gdb_closefn,
60
.writefn = gdb_writefn,
61
.readfn = gdb_readfn,
62
+ .isattyfn = gdb_isattyfn,
63
},
64
};
65
66
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
67
return set_swi_errno(env, -1);
68
}
69
70
- if (use_gdb_syscalls()) {
71
- return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd);
72
- } else {
73
- return isatty(gf->hostfd);
74
- }
75
+ return guestfd_fns[gf->type].isattyfn(cpu, gf);
76
case TARGET_SYS_SEEK:
77
GET_ARG(0);
78
GET_ARG(1);
79
--
80
2.20.1
81
82
diff view generated by jsdifflib
Deleted patch
1
Factor out the implementation of SYS_SEEK via the new function
2
tables.
3
1
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Message-id: 20190916141544.17540-12-peter.maydell@linaro.org
7
---
8
target/arm/arm-semi.c | 31 ++++++++++++++++++++++---------
9
1 file changed, 22 insertions(+), 9 deletions(-)
10
11
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/arm-semi.c
14
+++ b/target/arm/arm-semi.c
15
@@ -XXX,XX +XXX,XX @@ typedef uint32_t sys_writefn(ARMCPU *cpu, GuestFD *gf,
16
typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf,
17
target_ulong buf, uint32_t len);
18
typedef uint32_t sys_isattyfn(ARMCPU *cpu, GuestFD *gf);
19
+typedef uint32_t sys_seekfn(ARMCPU *cpu, GuestFD *gf,
20
+ target_ulong offset);
21
22
static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
23
{
24
@@ -XXX,XX +XXX,XX @@ static uint32_t host_isattyfn(ARMCPU *cpu, GuestFD *gf)
25
return isatty(gf->hostfd);
26
}
27
28
+static uint32_t host_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset)
29
+{
30
+ CPUARMState *env = &cpu->env;
31
+ uint32_t ret = set_swi_errno(env, lseek(gf->hostfd, offset, SEEK_SET));
32
+ if (ret == (uint32_t)-1) {
33
+ return -1;
34
+ }
35
+ return 0;
36
+}
37
+
38
static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf)
39
{
40
return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
41
@@ -XXX,XX +XXX,XX @@ static uint32_t gdb_isattyfn(ARMCPU *cpu, GuestFD *gf)
42
return arm_gdb_syscall(cpu, arm_semi_cb, "isatty,%x", gf->hostfd);
43
}
44
45
+static uint32_t gdb_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset)
46
+{
47
+ return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0",
48
+ gf->hostfd, offset);
49
+}
50
+
51
typedef struct GuestFDFunctions {
52
sys_closefn *closefn;
53
sys_writefn *writefn;
54
sys_readfn *readfn;
55
sys_isattyfn *isattyfn;
56
+ sys_seekfn *seekfn;
57
} GuestFDFunctions;
58
59
static const GuestFDFunctions guestfd_fns[] = {
60
@@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = {
61
.writefn = host_writefn,
62
.readfn = host_readfn,
63
.isattyfn = host_isattyfn,
64
+ .seekfn = host_seekfn,
65
},
66
[GuestFDGDB] = {
67
.closefn = gdb_closefn,
68
.writefn = gdb_writefn,
69
.readfn = gdb_readfn,
70
.isattyfn = gdb_isattyfn,
71
+ .seekfn = gdb_seekfn,
72
},
73
};
74
75
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
76
return set_swi_errno(env, -1);
77
}
78
79
- if (use_gdb_syscalls()) {
80
- return arm_gdb_syscall(cpu, arm_semi_cb, "lseek,%x,%x,0",
81
- gf->hostfd, arg1);
82
- } else {
83
- ret = set_swi_errno(env, lseek(gf->hostfd, arg1, SEEK_SET));
84
- if (ret == (uint32_t)-1)
85
- return -1;
86
- return 0;
87
- }
88
+ return guestfd_fns[gf->type].seekfn(cpu, gf, arg1);
89
case TARGET_SYS_FLEN:
90
GET_ARG(0);
91
92
--
93
2.20.1
94
95
diff view generated by jsdifflib
Deleted patch
1
Factor out the implementation of SYS_FLEN via the new
2
function tables.
3
1
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Message-id: 20190916141544.17540-13-peter.maydell@linaro.org
7
---
8
target/arm/arm-semi.c | 32 ++++++++++++++++++++++----------
9
1 file changed, 22 insertions(+), 10 deletions(-)
10
11
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/target/arm/arm-semi.c
14
+++ b/target/arm/arm-semi.c
15
@@ -XXX,XX +XXX,XX @@ typedef uint32_t sys_readfn(ARMCPU *cpu, GuestFD *gf,
16
typedef uint32_t sys_isattyfn(ARMCPU *cpu, GuestFD *gf);
17
typedef uint32_t sys_seekfn(ARMCPU *cpu, GuestFD *gf,
18
target_ulong offset);
19
+typedef uint32_t sys_flenfn(ARMCPU *cpu, GuestFD *gf);
20
21
static uint32_t host_closefn(ARMCPU *cpu, GuestFD *gf)
22
{
23
@@ -XXX,XX +XXX,XX @@ static uint32_t host_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset)
24
return 0;
25
}
26
27
+static uint32_t host_flenfn(ARMCPU *cpu, GuestFD *gf)
28
+{
29
+ CPUARMState *env = &cpu->env;
30
+ struct stat buf;
31
+ uint32_t ret = set_swi_errno(env, fstat(gf->hostfd, &buf));
32
+ if (ret == (uint32_t)-1) {
33
+ return -1;
34
+ }
35
+ return buf.st_size;
36
+}
37
+
38
static uint32_t gdb_closefn(ARMCPU *cpu, GuestFD *gf)
39
{
40
return arm_gdb_syscall(cpu, arm_semi_cb, "close,%x", gf->hostfd);
41
@@ -XXX,XX +XXX,XX @@ static uint32_t gdb_seekfn(ARMCPU *cpu, GuestFD *gf, target_ulong offset)
42
gf->hostfd, offset);
43
}
44
45
+static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf)
46
+{
47
+ return arm_gdb_syscall(cpu, arm_semi_flen_cb, "fstat,%x,%x",
48
+ gf->hostfd, arm_flen_buf(cpu));
49
+}
50
+
51
typedef struct GuestFDFunctions {
52
sys_closefn *closefn;
53
sys_writefn *writefn;
54
sys_readfn *readfn;
55
sys_isattyfn *isattyfn;
56
sys_seekfn *seekfn;
57
+ sys_flenfn *flenfn;
58
} GuestFDFunctions;
59
60
static const GuestFDFunctions guestfd_fns[] = {
61
@@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = {
62
.readfn = host_readfn,
63
.isattyfn = host_isattyfn,
64
.seekfn = host_seekfn,
65
+ .flenfn = host_flenfn,
66
},
67
[GuestFDGDB] = {
68
.closefn = gdb_closefn,
69
@@ -XXX,XX +XXX,XX @@ static const GuestFDFunctions guestfd_fns[] = {
70
.readfn = gdb_readfn,
71
.isattyfn = gdb_isattyfn,
72
.seekfn = gdb_seekfn,
73
+ .flenfn = gdb_flenfn,
74
},
75
};
76
77
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
78
return set_swi_errno(env, -1);
79
}
80
81
- if (use_gdb_syscalls()) {
82
- return arm_gdb_syscall(cpu, arm_semi_flen_cb, "fstat,%x,%x",
83
- gf->hostfd, arm_flen_buf(cpu));
84
- } else {
85
- struct stat buf;
86
- ret = set_swi_errno(env, fstat(gf->hostfd, &buf));
87
- if (ret == (uint32_t)-1)
88
- return -1;
89
- return buf.st_size;
90
- }
91
+ return guestfd_fns[gf->type].flenfn(cpu, gf);
92
case TARGET_SYS_TMPNAM:
93
qemu_log_mask(LOG_UNIMP, "%s: SYS_TMPNAM not implemented", __func__);
94
return -1;
95
--
96
2.20.1
97
98
diff view generated by jsdifflib
Deleted patch
1
SH_EXT_EXIT_EXTENDED is a v2.0 semihosting extension: it
2
indicates that the implementation supports the SYS_EXIT_EXTENDED
3
function. This function allows both A64 and A32/T32 guests to
4
exit with a specified exit status, unlike the older SYS_EXIT
5
function which only allowed this for A64 guests. Implement
6
this extension.
7
1
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
10
Message-id: 20190916141544.17540-15-peter.maydell@linaro.org
11
---
12
target/arm/arm-semi.c | 19 ++++++++++++++-----
13
1 file changed, 14 insertions(+), 5 deletions(-)
14
15
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/arm-semi.c
18
+++ b/target/arm/arm-semi.c
19
@@ -XXX,XX +XXX,XX @@
20
#define TARGET_SYS_HEAPINFO 0x16
21
#define TARGET_SYS_EXIT 0x18
22
#define TARGET_SYS_SYNCCACHE 0x19
23
+#define TARGET_SYS_EXIT_EXTENDED 0x20
24
25
/* ADP_Stopped_ApplicationExit is used for exit(0),
26
* anything else is implemented as exit(1) */
27
@@ -XXX,XX +XXX,XX @@ static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf)
28
#define SHFB_MAGIC_2 0x46
29
#define SHFB_MAGIC_3 0x42
30
31
+/* Feature bits reportable in feature byte 0 */
32
+#define SH_EXT_EXIT_EXTENDED (1 << 0)
33
+
34
static const uint8_t featurefile_data[] = {
35
SHFB_MAGIC_0,
36
SHFB_MAGIC_1,
37
SHFB_MAGIC_2,
38
SHFB_MAGIC_3,
39
- 0, /* Feature byte 0 */
40
+ SH_EXT_EXIT_EXTENDED, /* Feature byte 0 */
41
};
42
43
static void init_featurefile_guestfd(int guestfd)
44
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
45
return 0;
46
}
47
case TARGET_SYS_EXIT:
48
- if (is_a64(env)) {
49
+ case TARGET_SYS_EXIT_EXTENDED:
50
+ if (nr == TARGET_SYS_EXIT_EXTENDED || is_a64(env)) {
51
/*
52
- * The A64 version of this call takes a parameter block,
53
+ * The A64 version of SYS_EXIT takes a parameter block,
54
* so the application-exit type can return a subcode which
55
* is the exit status code from the application.
56
+ * SYS_EXIT_EXTENDED is an a new-in-v2.0 optional function
57
+ * which allows A32/T32 guests to also provide a status code.
58
*/
59
GET_ARG(0);
60
GET_ARG(1);
61
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
62
}
63
} else {
64
/*
65
- * ARM specifies only Stopped_ApplicationExit as normal
66
- * exit, everything else is considered an error
67
+ * The A32/T32 version of SYS_EXIT specifies only
68
+ * Stopped_ApplicationExit as normal exit, but does not
69
+ * allow the guest to specify the exit status code.
70
+ * Everything else is considered an error.
71
*/
72
ret = (args == ADP_Stopped_ApplicationExit) ? 0 : 1;
73
}
74
--
75
2.20.1
76
77
diff view generated by jsdifflib
Deleted patch
1
SH_EXT_STDOUT_STDERR is a v2.0 semihosting extension: the guest
2
can open ":tt" with a file mode requesting append access in
3
order to open stderr, in addition to the existing "open for
4
read for stdin or write for stdout". Implement this and
5
report it via the :semihosting-features data.
6
1
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
9
Message-id: 20190916141544.17540-16-peter.maydell@linaro.org
10
---
11
target/arm/arm-semi.c | 19 +++++++++++++++++--
12
1 file changed, 17 insertions(+), 2 deletions(-)
13
14
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/arm-semi.c
17
+++ b/target/arm/arm-semi.c
18
@@ -XXX,XX +XXX,XX @@ static uint32_t gdb_flenfn(ARMCPU *cpu, GuestFD *gf)
19
20
/* Feature bits reportable in feature byte 0 */
21
#define SH_EXT_EXIT_EXTENDED (1 << 0)
22
+#define SH_EXT_STDOUT_STDERR (1 << 1)
23
24
static const uint8_t featurefile_data[] = {
25
SHFB_MAGIC_0,
26
SHFB_MAGIC_1,
27
SHFB_MAGIC_2,
28
SHFB_MAGIC_3,
29
- SH_EXT_EXIT_EXTENDED, /* Feature byte 0 */
30
+ SH_EXT_EXIT_EXTENDED | SH_EXT_STDOUT_STDERR, /* Feature byte 0 */
31
};
32
33
static void init_featurefile_guestfd(int guestfd)
34
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
35
}
36
37
if (strcmp(s, ":tt") == 0) {
38
- int result_fileno = arg1 < 4 ? STDIN_FILENO : STDOUT_FILENO;
39
+ int result_fileno;
40
+
41
+ /*
42
+ * We implement SH_EXT_STDOUT_STDERR, so:
43
+ * open for read == stdin
44
+ * open for write == stdout
45
+ * open for append == stderr
46
+ */
47
+ if (arg1 < 4) {
48
+ result_fileno = STDIN_FILENO;
49
+ } else if (arg1 < 8) {
50
+ result_fileno = STDOUT_FILENO;
51
+ } else {
52
+ result_fileno = STDERR_FILENO;
53
+ }
54
associate_guestfd(guestfd, result_fileno);
55
unlock_user(s, arg0, 0);
56
return guestfd;
57
--
58
2.20.1
59
60
diff view generated by jsdifflib
Deleted patch
1
From: Amithash Prasad <amithash@fb.com>
2
1
3
When WDT_RESTART is written, the data is not the contents
4
of the WDT_CTRL register. Hence ensure we are looking at
5
WDT_CTRL to check if bit WDT_CTRL_1MHZ_CLK is set or not.
6
7
Signed-off-by: Amithash Prasad <amithash@fb.com>
8
Reviewed-by: Joel Stanley <joel@jms.id.au>
9
Signed-off-by: Cédric Le Goater <clg@kaod.org>
10
Message-id: 20190925143248.10000-2-clg@kaod.org
11
[clg: improved Suject prefix ]
12
Signed-off-by: Cédric Le Goater <clg@kaod.org>
13
Reviewed-by: Joel Stanley <joel@jms.id.au>
14
Signed-off-by: Cédric Le Goater <clg@kaod.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
17
hw/watchdog/wdt_aspeed.c | 2 +-
18
1 file changed, 1 insertion(+), 1 deletion(-)
19
20
diff --git a/hw/watchdog/wdt_aspeed.c b/hw/watchdog/wdt_aspeed.c
21
index XXXXXXX..XXXXXXX 100644
22
--- a/hw/watchdog/wdt_aspeed.c
23
+++ b/hw/watchdog/wdt_aspeed.c
24
@@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data,
25
case WDT_RESTART:
26
if ((data & 0xFFFF) == WDT_RESTART_MAGIC) {
27
s->regs[WDT_STATUS] = s->regs[WDT_RELOAD_VALUE];
28
- aspeed_wdt_reload(s, !(data & WDT_CTRL_1MHZ_CLK));
29
+ aspeed_wdt_reload(s, !(s->regs[WDT_CTRL] & WDT_CTRL_1MHZ_CLK));
30
}
31
break;
32
case WDT_CTRL:
33
--
34
2.20.1
35
36
diff view generated by jsdifflib
Deleted patch
1
From: Joel Stanley <joel@jms.id.au>
2
1
3
The SCU controller on the AST2600 SoC has extra registers. Increase
4
the number of regs of the model and introduce a new field in the class
5
to customize the MemoryRegion operations depending on the SoC model.
6
7
Signed-off-by: Joel Stanley <joel@jms.id.au>
8
Signed-off-by: Cédric Le Goater <clg@kaod.org>
9
Message-id: 20190925143248.10000-4-clg@kaod.org
10
[clg: - improved commit log
11
- changed vmstate version
12
- reworked model integration into new object class
13
- included AST2600_HPLL_PARAM value ]
14
Signed-off-by: Cédric Le Goater <clg@kaod.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
17
include/hw/misc/aspeed_scu.h | 7 +-
18
hw/misc/aspeed_scu.c | 192 +++++++++++++++++++++++++++++++++--
19
2 files changed, 191 insertions(+), 8 deletions(-)
20
21
diff --git a/include/hw/misc/aspeed_scu.h b/include/hw/misc/aspeed_scu.h
22
index XXXXXXX..XXXXXXX 100644
23
--- a/include/hw/misc/aspeed_scu.h
24
+++ b/include/hw/misc/aspeed_scu.h
25
@@ -XXX,XX +XXX,XX @@
26
#define ASPEED_SCU(obj) OBJECT_CHECK(AspeedSCUState, (obj), TYPE_ASPEED_SCU)
27
#define TYPE_ASPEED_2400_SCU TYPE_ASPEED_SCU "-ast2400"
28
#define TYPE_ASPEED_2500_SCU TYPE_ASPEED_SCU "-ast2500"
29
+#define TYPE_ASPEED_2600_SCU TYPE_ASPEED_SCU "-ast2600"
30
31
#define ASPEED_SCU_NR_REGS (0x1A8 >> 2)
32
+#define ASPEED_AST2600_SCU_NR_REGS (0xE20 >> 2)
33
34
typedef struct AspeedSCUState {
35
/*< private >*/
36
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSCUState {
37
/*< public >*/
38
MemoryRegion iomem;
39
40
- uint32_t regs[ASPEED_SCU_NR_REGS];
41
+ uint32_t regs[ASPEED_AST2600_SCU_NR_REGS];
42
uint32_t silicon_rev;
43
uint32_t hw_strap1;
44
uint32_t hw_strap2;
45
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSCUState {
46
#define AST2400_A1_SILICON_REV 0x02010303U
47
#define AST2500_A0_SILICON_REV 0x04000303U
48
#define AST2500_A1_SILICON_REV 0x04010303U
49
+#define AST2600_A0_SILICON_REV 0x05000303U
50
51
#define ASPEED_IS_AST2500(si_rev) ((((si_rev) >> 24) & 0xff) == 0x04)
52
53
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSCUClass {
54
const uint32_t *resets;
55
uint32_t (*calc_hpll)(AspeedSCUState *s, uint32_t hpll_reg);
56
uint32_t apb_divider;
57
+ uint32_t nr_regs;
58
+ const MemoryRegionOps *ops;
59
} AspeedSCUClass;
60
61
#define ASPEED_SCU_PROT_KEY 0x1688A8A8
62
diff --git a/hw/misc/aspeed_scu.c b/hw/misc/aspeed_scu.c
63
index XXXXXXX..XXXXXXX 100644
64
--- a/hw/misc/aspeed_scu.c
65
+++ b/hw/misc/aspeed_scu.c
66
@@ -XXX,XX +XXX,XX @@
67
#define BMC_REV TO_REG(0x19C)
68
#define BMC_DEV_ID TO_REG(0x1A4)
69
70
+#define AST2600_PROT_KEY TO_REG(0x00)
71
+#define AST2600_SILICON_REV TO_REG(0x04)
72
+#define AST2600_SILICON_REV2 TO_REG(0x14)
73
+#define AST2600_SYS_RST_CTRL TO_REG(0x40)
74
+#define AST2600_SYS_RST_CTRL_CLR TO_REG(0x44)
75
+#define AST2600_SYS_RST_CTRL2 TO_REG(0x50)
76
+#define AST2600_SYS_RST_CTRL2_CLR TO_REG(0x54)
77
+#define AST2600_CLK_STOP_CTRL TO_REG(0x80)
78
+#define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84)
79
+#define AST2600_CLK_STOP_CTRL2 TO_REG(0x90)
80
+#define AST2600_CLK_STOP_CTR2L_CLR TO_REG(0x94)
81
+#define AST2600_HPLL_PARAM TO_REG(0x200)
82
+#define AST2600_HPLL_EXT TO_REG(0x204)
83
+#define AST2600_MPLL_EXT TO_REG(0x224)
84
+#define AST2600_EPLL_EXT TO_REG(0x244)
85
+#define AST2600_CLK_SEL TO_REG(0x300)
86
+#define AST2600_CLK_SEL2 TO_REG(0x304)
87
+#define AST2600_CLK_SEL3 TO_REG(0x310)
88
+#define AST2600_HW_STRAP1 TO_REG(0x500)
89
+#define AST2600_HW_STRAP1_CLR TO_REG(0x504)
90
+#define AST2600_HW_STRAP1_PROT TO_REG(0x508)
91
+#define AST2600_HW_STRAP2 TO_REG(0x510)
92
+#define AST2600_HW_STRAP2_CLR TO_REG(0x514)
93
+#define AST2600_HW_STRAP2_PROT TO_REG(0x518)
94
+#define AST2600_RNG_CTRL TO_REG(0x524)
95
+#define AST2600_RNG_DATA TO_REG(0x540)
96
+
97
+#define AST2600_CLK TO_REG(0x40)
98
+
99
#define SCU_IO_REGION_SIZE 0x1000
100
101
static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = {
102
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size)
103
AspeedSCUState *s = ASPEED_SCU(opaque);
104
int reg = TO_REG(offset);
105
106
- if (reg >= ARRAY_SIZE(s->regs)) {
107
+ if (reg >= ASPEED_SCU_NR_REGS) {
108
qemu_log_mask(LOG_GUEST_ERROR,
109
"%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
110
__func__, offset);
111
@@ -XXX,XX +XXX,XX @@ static void aspeed_scu_write(void *opaque, hwaddr offset, uint64_t data,
112
AspeedSCUState *s = ASPEED_SCU(opaque);
113
int reg = TO_REG(offset);
114
115
- if (reg >= ARRAY_SIZE(s->regs)) {
116
+ if (reg >= ASPEED_SCU_NR_REGS) {
117
qemu_log_mask(LOG_GUEST_ERROR,
118
"%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
119
__func__, offset);
120
@@ -XXX,XX +XXX,XX @@ static void aspeed_scu_reset(DeviceState *dev)
121
AspeedSCUState *s = ASPEED_SCU(dev);
122
AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
123
124
- memcpy(s->regs, asc->resets, sizeof(s->regs));
125
+ memcpy(s->regs, asc->resets, asc->nr_regs * 4);
126
s->regs[SILICON_REV] = s->silicon_rev;
127
s->regs[HW_STRAP1] = s->hw_strap1;
128
s->regs[HW_STRAP2] = s->hw_strap2;
129
@@ -XXX,XX +XXX,XX @@ static uint32_t aspeed_silicon_revs[] = {
130
AST2400_A1_SILICON_REV,
131
AST2500_A0_SILICON_REV,
132
AST2500_A1_SILICON_REV,
133
+ AST2600_A0_SILICON_REV,
134
};
135
136
bool is_supported_silicon_rev(uint32_t silicon_rev)
137
@@ -XXX,XX +XXX,XX @@ static void aspeed_scu_realize(DeviceState *dev, Error **errp)
138
{
139
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
140
AspeedSCUState *s = ASPEED_SCU(dev);
141
+ AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
142
143
if (!is_supported_silicon_rev(s->silicon_rev)) {
144
error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
145
@@ -XXX,XX +XXX,XX @@ static void aspeed_scu_realize(DeviceState *dev, Error **errp)
146
return;
147
}
148
149
- memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_scu_ops, s,
150
+ memory_region_init_io(&s->iomem, OBJECT(s), asc->ops, s,
151
TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE);
152
153
sysbus_init_mmio(sbd, &s->iomem);
154
@@ -XXX,XX +XXX,XX @@ static void aspeed_scu_realize(DeviceState *dev, Error **errp)
155
156
static const VMStateDescription vmstate_aspeed_scu = {
157
.name = "aspeed.scu",
158
- .version_id = 1,
159
- .minimum_version_id = 1,
160
+ .version_id = 2,
161
+ .minimum_version_id = 2,
162
.fields = (VMStateField[]) {
163
- VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_SCU_NR_REGS),
164
+ VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_AST2600_SCU_NR_REGS),
165
VMSTATE_END_OF_LIST()
166
}
167
};
168
@@ -XXX,XX +XXX,XX @@ static void aspeed_2400_scu_class_init(ObjectClass *klass, void *data)
169
asc->resets = ast2400_a0_resets;
170
asc->calc_hpll = aspeed_2400_scu_calc_hpll;
171
asc->apb_divider = 2;
172
+ asc->nr_regs = ASPEED_SCU_NR_REGS;
173
+ asc->ops = &aspeed_scu_ops;
174
}
175
176
static const TypeInfo aspeed_2400_scu_info = {
177
@@ -XXX,XX +XXX,XX @@ static void aspeed_2500_scu_class_init(ObjectClass *klass, void *data)
178
asc->resets = ast2500_a1_resets;
179
asc->calc_hpll = aspeed_2500_scu_calc_hpll;
180
asc->apb_divider = 4;
181
+ asc->nr_regs = ASPEED_SCU_NR_REGS;
182
+ asc->ops = &aspeed_scu_ops;
183
}
184
185
static const TypeInfo aspeed_2500_scu_info = {
186
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_scu_info = {
187
.class_init = aspeed_2500_scu_class_init,
188
};
189
190
+static uint64_t aspeed_ast2600_scu_read(void *opaque, hwaddr offset,
191
+ unsigned size)
192
+{
193
+ AspeedSCUState *s = ASPEED_SCU(opaque);
194
+ int reg = TO_REG(offset);
195
+
196
+ if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
197
+ qemu_log_mask(LOG_GUEST_ERROR,
198
+ "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
199
+ __func__, offset);
200
+ return 0;
201
+ }
202
+
203
+ switch (reg) {
204
+ case AST2600_HPLL_EXT:
205
+ case AST2600_EPLL_EXT:
206
+ case AST2600_MPLL_EXT:
207
+ /* PLLs are always "locked" */
208
+ return s->regs[reg] | BIT(31);
209
+ case AST2600_RNG_DATA:
210
+ /*
211
+ * On hardware, RNG_DATA works regardless of the state of the
212
+ * enable bit in RNG_CTRL
213
+ *
214
+ * TODO: Check this is true for ast2600
215
+ */
216
+ s->regs[AST2600_RNG_DATA] = aspeed_scu_get_random();
217
+ break;
218
+ }
219
+
220
+ return s->regs[reg];
221
+}
222
+
223
+static void aspeed_ast2600_scu_write(void *opaque, hwaddr offset, uint64_t data,
224
+ unsigned size)
225
+{
226
+ AspeedSCUState *s = ASPEED_SCU(opaque);
227
+ int reg = TO_REG(offset);
228
+
229
+ if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
230
+ qemu_log_mask(LOG_GUEST_ERROR,
231
+ "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
232
+ __func__, offset);
233
+ return;
234
+ }
235
+
236
+ if (reg > PROT_KEY && !s->regs[PROT_KEY]) {
237
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
238
+ }
239
+
240
+ trace_aspeed_scu_write(offset, size, data);
241
+
242
+ switch (reg) {
243
+ case AST2600_PROT_KEY:
244
+ s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
245
+ return;
246
+ case AST2600_HW_STRAP1:
247
+ case AST2600_HW_STRAP2:
248
+ if (s->regs[reg + 2]) {
249
+ return;
250
+ }
251
+ /* fall through */
252
+ case AST2600_SYS_RST_CTRL:
253
+ case AST2600_SYS_RST_CTRL2:
254
+ /* W1S (Write 1 to set) registers */
255
+ s->regs[reg] |= data;
256
+ return;
257
+ case AST2600_SYS_RST_CTRL_CLR:
258
+ case AST2600_SYS_RST_CTRL2_CLR:
259
+ case AST2600_HW_STRAP1_CLR:
260
+ case AST2600_HW_STRAP2_CLR:
261
+ /* W1C (Write 1 to clear) registers */
262
+ s->regs[reg] &= ~data;
263
+ return;
264
+
265
+ case AST2600_RNG_DATA:
266
+ case AST2600_SILICON_REV:
267
+ case AST2600_SILICON_REV2:
268
+ /* Add read only registers here */
269
+ qemu_log_mask(LOG_GUEST_ERROR,
270
+ "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
271
+ __func__, offset);
272
+ return;
273
+ }
274
+
275
+ s->regs[reg] = data;
276
+}
277
+
278
+static const MemoryRegionOps aspeed_ast2600_scu_ops = {
279
+ .read = aspeed_ast2600_scu_read,
280
+ .write = aspeed_ast2600_scu_write,
281
+ .endianness = DEVICE_LITTLE_ENDIAN,
282
+ .valid.min_access_size = 4,
283
+ .valid.max_access_size = 4,
284
+ .valid.unaligned = false,
285
+};
286
+
287
+static const uint32_t ast2600_a0_resets[ASPEED_AST2600_SCU_NR_REGS] = {
288
+ [AST2600_SILICON_REV] = AST2600_SILICON_REV,
289
+ [AST2600_SILICON_REV2] = AST2600_SILICON_REV,
290
+ [AST2600_SYS_RST_CTRL] = 0xF7CFFEDC | 0x100,
291
+ [AST2600_SYS_RST_CTRL2] = 0xFFFFFFFC,
292
+ [AST2600_CLK_STOP_CTRL] = 0xEFF43E8B,
293
+ [AST2600_CLK_STOP_CTRL2] = 0xFFF0FFF0,
294
+ [AST2600_HPLL_PARAM] = 0x1000405F,
295
+};
296
+
297
+static void aspeed_ast2600_scu_reset(DeviceState *dev)
298
+{
299
+ AspeedSCUState *s = ASPEED_SCU(dev);
300
+ AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
301
+
302
+ memcpy(s->regs, asc->resets, asc->nr_regs * 4);
303
+
304
+ s->regs[AST2600_SILICON_REV] = s->silicon_rev;
305
+ s->regs[AST2600_SILICON_REV2] = s->silicon_rev;
306
+ s->regs[AST2600_HW_STRAP1] = s->hw_strap1;
307
+ s->regs[AST2600_HW_STRAP2] = s->hw_strap2;
308
+ s->regs[PROT_KEY] = s->hw_prot_key;
309
+}
310
+
311
+static void aspeed_2600_scu_class_init(ObjectClass *klass, void *data)
312
+{
313
+ DeviceClass *dc = DEVICE_CLASS(klass);
314
+ AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
315
+
316
+ dc->desc = "ASPEED 2600 System Control Unit";
317
+ dc->reset = aspeed_ast2600_scu_reset;
318
+ asc->resets = ast2600_a0_resets;
319
+ asc->calc_hpll = aspeed_2500_scu_calc_hpll; /* No change since AST2500 */
320
+ asc->apb_divider = 4;
321
+ asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS;
322
+ asc->ops = &aspeed_ast2600_scu_ops;
323
+}
324
+
325
+static const TypeInfo aspeed_2600_scu_info = {
326
+ .name = TYPE_ASPEED_2600_SCU,
327
+ .parent = TYPE_ASPEED_SCU,
328
+ .instance_size = sizeof(AspeedSCUState),
329
+ .class_init = aspeed_2600_scu_class_init,
330
+};
331
+
332
static void aspeed_scu_register_types(void)
333
{
334
type_register_static(&aspeed_scu_info);
335
type_register_static(&aspeed_2400_scu_info);
336
type_register_static(&aspeed_2500_scu_info);
337
+ type_register_static(&aspeed_2600_scu_info);
338
}
339
340
type_init(aspeed_scu_register_types);
341
--
342
2.20.1
343
344
diff view generated by jsdifflib
Deleted patch
1
From: Cédric Le Goater <clg@kaod.org>
2
1
3
The most important changes will be on the register range 0x34 - 0x3C
4
memops. Introduce class read/write operations to handle the
5
differences between SoCs.
6
7
Signed-off-by: Cédric Le Goater <clg@kaod.org>
8
Reviewed-by: Joel Stanley <joel@jms.id.au>
9
Message-id: 20190925143248.10000-5-clg@kaod.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
include/hw/timer/aspeed_timer.h | 15 +++++
13
hw/arm/aspeed_soc.c | 3 +-
14
hw/timer/aspeed_timer.c | 107 ++++++++++++++++++++++++++++----
15
3 files changed, 113 insertions(+), 12 deletions(-)
16
17
diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h
18
index XXXXXXX..XXXXXXX 100644
19
--- a/include/hw/timer/aspeed_timer.h
20
+++ b/include/hw/timer/aspeed_timer.h
21
@@ -XXX,XX +XXX,XX @@
22
#define ASPEED_TIMER(obj) \
23
OBJECT_CHECK(AspeedTimerCtrlState, (obj), TYPE_ASPEED_TIMER);
24
#define TYPE_ASPEED_TIMER "aspeed.timer"
25
+#define TYPE_ASPEED_2400_TIMER TYPE_ASPEED_TIMER "-ast2400"
26
+#define TYPE_ASPEED_2500_TIMER TYPE_ASPEED_TIMER "-ast2500"
27
+
28
#define ASPEED_TIMER_NR_TIMERS 8
29
30
typedef struct AspeedTimer {
31
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedTimerCtrlState {
32
AspeedSCUState *scu;
33
} AspeedTimerCtrlState;
34
35
+#define ASPEED_TIMER_CLASS(klass) \
36
+ OBJECT_CLASS_CHECK(AspeedTimerClass, (klass), TYPE_ASPEED_TIMER)
37
+#define ASPEED_TIMER_GET_CLASS(obj) \
38
+ OBJECT_GET_CLASS(AspeedTimerClass, (obj), TYPE_ASPEED_TIMER)
39
+
40
+typedef struct AspeedTimerClass {
41
+ SysBusDeviceClass parent_class;
42
+
43
+ uint64_t (*read)(AspeedTimerCtrlState *s, hwaddr offset);
44
+ void (*write)(AspeedTimerCtrlState *s, hwaddr offset, uint64_t value);
45
+} AspeedTimerClass;
46
+
47
#endif /* ASPEED_TIMER_H */
48
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
49
index XXXXXXX..XXXXXXX 100644
50
--- a/hw/arm/aspeed_soc.c
51
+++ b/hw/arm/aspeed_soc.c
52
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
53
sysbus_init_child_obj(obj, "rtc", OBJECT(&s->rtc), sizeof(s->rtc),
54
TYPE_ASPEED_RTC);
55
56
+ snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
57
sysbus_init_child_obj(obj, "timerctrl", OBJECT(&s->timerctrl),
58
- sizeof(s->timerctrl), TYPE_ASPEED_TIMER);
59
+ sizeof(s->timerctrl), typename);
60
object_property_add_const_link(OBJECT(&s->timerctrl), "scu",
61
OBJECT(&s->scu), &error_abort);
62
63
diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c
64
index XXXXXXX..XXXXXXX 100644
65
--- a/hw/timer/aspeed_timer.c
66
+++ b/hw/timer/aspeed_timer.c
67
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_timer_read(void *opaque, hwaddr offset, unsigned size)
68
case 0x40 ... 0x8c: /* Timers 5 - 8 */
69
value = aspeed_timer_get_value(&s->timers[(offset >> 4) - 1], reg);
70
break;
71
- /* Illegal */
72
- case 0x38:
73
- case 0x3C:
74
default:
75
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
76
- __func__, offset);
77
- value = 0;
78
+ value = ASPEED_TIMER_GET_CLASS(s)->read(s, offset);
79
break;
80
}
81
trace_aspeed_timer_read(offset, size, value);
82
@@ -XXX,XX +XXX,XX @@ static void aspeed_timer_write(void *opaque, hwaddr offset, uint64_t value,
83
case 0x40 ... 0x8c:
84
aspeed_timer_set_value(s, (offset >> TIMER_NR_REGS) - 1, reg, tv);
85
break;
86
- /* Illegal */
87
- case 0x38:
88
- case 0x3C:
89
default:
90
- qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
91
- __func__, offset);
92
+ ASPEED_TIMER_GET_CLASS(s)->write(s, offset, value);
93
break;
94
}
95
}
96
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_timer_ops = {
97
.valid.unaligned = false,
98
};
99
100
+static uint64_t aspeed_2400_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
101
+{
102
+ uint64_t value;
103
+
104
+ switch (offset) {
105
+ case 0x38:
106
+ case 0x3C:
107
+ default:
108
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
109
+ __func__, offset);
110
+ value = 0;
111
+ break;
112
+ }
113
+ return value;
114
+}
115
+
116
+static void aspeed_2400_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
117
+ uint64_t value)
118
+{
119
+ switch (offset) {
120
+ case 0x38:
121
+ case 0x3C:
122
+ default:
123
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
124
+ __func__, offset);
125
+ break;
126
+ }
127
+}
128
+
129
+static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
130
+{
131
+ uint64_t value;
132
+
133
+ switch (offset) {
134
+ case 0x38:
135
+ case 0x3C:
136
+ default:
137
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
138
+ __func__, offset);
139
+ value = 0;
140
+ break;
141
+ }
142
+ return value;
143
+}
144
+
145
+static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
146
+ uint64_t value)
147
+{
148
+ switch (offset) {
149
+ case 0x38:
150
+ case 0x3C:
151
+ default:
152
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
153
+ __func__, offset);
154
+ break;
155
+ }
156
+}
157
+
158
static void aspeed_init_one_timer(AspeedTimerCtrlState *s, uint8_t id)
159
{
160
AspeedTimer *t = &s->timers[id];
161
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_timer_info = {
162
.parent = TYPE_SYS_BUS_DEVICE,
163
.instance_size = sizeof(AspeedTimerCtrlState),
164
.class_init = timer_class_init,
165
+ .class_size = sizeof(AspeedTimerClass),
166
+ .abstract = true,
167
+};
168
+
169
+static void aspeed_2400_timer_class_init(ObjectClass *klass, void *data)
170
+{
171
+ DeviceClass *dc = DEVICE_CLASS(klass);
172
+ AspeedTimerClass *awc = ASPEED_TIMER_CLASS(klass);
173
+
174
+ dc->desc = "ASPEED 2400 Timer";
175
+ awc->read = aspeed_2400_timer_read;
176
+ awc->write = aspeed_2400_timer_write;
177
+}
178
+
179
+static const TypeInfo aspeed_2400_timer_info = {
180
+ .name = TYPE_ASPEED_2400_TIMER,
181
+ .parent = TYPE_ASPEED_TIMER,
182
+ .class_init = aspeed_2400_timer_class_init,
183
+};
184
+
185
+static void aspeed_2500_timer_class_init(ObjectClass *klass, void *data)
186
+{
187
+ DeviceClass *dc = DEVICE_CLASS(klass);
188
+ AspeedTimerClass *awc = ASPEED_TIMER_CLASS(klass);
189
+
190
+ dc->desc = "ASPEED 2500 Timer";
191
+ awc->read = aspeed_2500_timer_read;
192
+ awc->write = aspeed_2500_timer_write;
193
+}
194
+
195
+static const TypeInfo aspeed_2500_timer_info = {
196
+ .name = TYPE_ASPEED_2500_TIMER,
197
+ .parent = TYPE_ASPEED_TIMER,
198
+ .class_init = aspeed_2500_timer_class_init,
199
};
200
201
static void aspeed_timer_register_types(void)
202
{
203
type_register_static(&aspeed_timer_info);
204
+ type_register_static(&aspeed_2400_timer_info);
205
+ type_register_static(&aspeed_2500_timer_info);
206
}
207
208
type_init(aspeed_timer_register_types)
209
--
210
2.20.1
211
212
diff view generated by jsdifflib
Deleted patch
1
From: Cédric Le Goater <clg@kaod.org>
2
1
3
The AST2500 timer has a third control register that is used to
4
implement a set-to-clear feature for the main control register.
5
6
This models the behaviour expected by the AST2500 while maintaining
7
the same behaviour for the AST2400.
8
9
The vmstate version is not increased yet because the structure is
10
modified again in the following patches.
11
12
Based on previous work from Joel Stanley.
13
14
Signed-off-by: Cédric Le Goater <clg@kaod.org>
15
Reviewed-by: Joel Stanley <joel@jms.id.au>
16
Message-id: 20190925143248.10000-6-clg@kaod.org
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
---
19
include/hw/timer/aspeed_timer.h | 1 +
20
hw/timer/aspeed_timer.c | 19 +++++++++++++++++++
21
2 files changed, 20 insertions(+)
22
23
diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h
24
index XXXXXXX..XXXXXXX 100644
25
--- a/include/hw/timer/aspeed_timer.h
26
+++ b/include/hw/timer/aspeed_timer.h
27
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedTimerCtrlState {
28
29
uint32_t ctrl;
30
uint32_t ctrl2;
31
+ uint32_t ctrl3;
32
AspeedTimer timers[ASPEED_TIMER_NR_TIMERS];
33
34
AspeedSCUState *scu;
35
diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c
36
index XXXXXXX..XXXXXXX 100644
37
--- a/hw/timer/aspeed_timer.c
38
+++ b/hw/timer/aspeed_timer.c
39
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
40
41
switch (offset) {
42
case 0x38:
43
+ value = s->ctrl3 & BIT(0);
44
+ break;
45
case 0x3C:
46
default:
47
qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
48
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
49
static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
50
uint64_t value)
51
{
52
+ const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF);
53
+ uint8_t command;
54
+
55
switch (offset) {
56
case 0x38:
57
+ command = (value >> 1) & 0xFF;
58
+ if (command == 0xAE) {
59
+ s->ctrl3 = 0x1;
60
+ } else if (command == 0xEA) {
61
+ s->ctrl3 = 0x0;
62
+ }
63
+ break;
64
case 0x3C:
65
+ if (s->ctrl3 & BIT(0)) {
66
+ aspeed_timer_set_ctrl(s, s->ctrl & ~tv);
67
+ }
68
+ break;
69
+
70
default:
71
qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
72
__func__, offset);
73
@@ -XXX,XX +XXX,XX @@ static void aspeed_timer_reset(DeviceState *dev)
74
}
75
s->ctrl = 0;
76
s->ctrl2 = 0;
77
+ s->ctrl3 = 0;
78
}
79
80
static const VMStateDescription vmstate_aspeed_timer = {
81
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_timer_state = {
82
.fields = (VMStateField[]) {
83
VMSTATE_UINT32(ctrl, AspeedTimerCtrlState),
84
VMSTATE_UINT32(ctrl2, AspeedTimerCtrlState),
85
+ VMSTATE_UINT32(ctrl3, AspeedTimerCtrlState),
86
VMSTATE_STRUCT_ARRAY(timers, AspeedTimerCtrlState,
87
ASPEED_TIMER_NR_TIMERS, 1, vmstate_aspeed_timer,
88
AspeedTimer),
89
--
90
2.20.1
91
92
diff view generated by jsdifflib
Deleted patch
1
From: Cédric Le Goater <clg@kaod.org>
2
1
3
The AST2600 timer replaces control register 2 with a interrupt status
4
register. It is set by hardware when an IRQ occurs and cleared by
5
software.
6
7
Modify the vmstate version to take into account the new fields.
8
9
Based on previous work from Joel Stanley.
10
11
Signed-off-by: Cédric Le Goater <clg@kaod.org>
12
Reviewed-by: Joel Stanley <joel@jms.id.au>
13
Message-id: 20190925143248.10000-8-clg@kaod.org
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
16
include/hw/timer/aspeed_timer.h | 1 +
17
hw/timer/aspeed_timer.c | 36 +++++++++++++++++++++++++--------
18
2 files changed, 29 insertions(+), 8 deletions(-)
19
20
diff --git a/include/hw/timer/aspeed_timer.h b/include/hw/timer/aspeed_timer.h
21
index XXXXXXX..XXXXXXX 100644
22
--- a/include/hw/timer/aspeed_timer.h
23
+++ b/include/hw/timer/aspeed_timer.h
24
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedTimerCtrlState {
25
uint32_t ctrl;
26
uint32_t ctrl2;
27
uint32_t ctrl3;
28
+ uint32_t irq_sts;
29
AspeedTimer timers[ASPEED_TIMER_NR_TIMERS];
30
31
AspeedSCUState *scu;
32
diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c
33
index XXXXXXX..XXXXXXX 100644
34
--- a/hw/timer/aspeed_timer.c
35
+++ b/hw/timer/aspeed_timer.c
36
@@ -XXX,XX +XXX,XX @@ static uint64_t calculate_next(struct AspeedTimer *t)
37
timer_del(&t->timer);
38
39
if (timer_overflow_interrupt(t)) {
40
+ AspeedTimerCtrlState *s = timer_to_ctrl(t);
41
t->level = !t->level;
42
+ s->irq_sts |= BIT(t->id);
43
qemu_set_irq(t->irq, t->level);
44
}
45
46
@@ -XXX,XX +XXX,XX @@ static void aspeed_timer_expire(void *opaque)
47
}
48
49
if (interrupt) {
50
+ AspeedTimerCtrlState *s = timer_to_ctrl(t);
51
t->level = !t->level;
52
+ s->irq_sts |= BIT(t->id);
53
qemu_set_irq(t->irq, t->level);
54
}
55
56
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_timer_read(void *opaque, hwaddr offset, unsigned size)
57
case 0x30: /* Control Register */
58
value = s->ctrl;
59
break;
60
- case 0x34: /* Control Register 2 */
61
- value = s->ctrl2;
62
- break;
63
case 0x00 ... 0x2c: /* Timers 1 - 4 */
64
value = aspeed_timer_get_value(&s->timers[(offset >> 4)], reg);
65
break;
66
@@ -XXX,XX +XXX,XX @@ static void aspeed_timer_write(void *opaque, hwaddr offset, uint64_t value,
67
case 0x30:
68
aspeed_timer_set_ctrl(s, tv);
69
break;
70
- case 0x34:
71
- aspeed_timer_set_ctrl2(s, tv);
72
- break;
73
/* Timer Registers */
74
case 0x00 ... 0x2c:
75
aspeed_timer_set_value(s, (offset >> TIMER_NR_REGS), reg, tv);
76
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2400_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
77
uint64_t value;
78
79
switch (offset) {
80
+ case 0x34:
81
+ value = s->ctrl2;
82
+ break;
83
case 0x38:
84
case 0x3C:
85
default:
86
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2400_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
87
static void aspeed_2400_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
88
uint64_t value)
89
{
90
+ const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF);
91
+
92
switch (offset) {
93
+ case 0x34:
94
+ aspeed_timer_set_ctrl2(s, tv);
95
+ break;
96
case 0x38:
97
case 0x3C:
98
default:
99
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2500_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
100
uint64_t value;
101
102
switch (offset) {
103
+ case 0x34:
104
+ value = s->ctrl2;
105
+ break;
106
case 0x38:
107
value = s->ctrl3 & BIT(0);
108
break;
109
@@ -XXX,XX +XXX,XX @@ static void aspeed_2500_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
110
uint8_t command;
111
112
switch (offset) {
113
+ case 0x34:
114
+ aspeed_timer_set_ctrl2(s, tv);
115
+ break;
116
case 0x38:
117
command = (value >> 1) & 0xFF;
118
if (command == 0xAE) {
119
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_2600_timer_read(AspeedTimerCtrlState *s, hwaddr offset)
120
uint64_t value;
121
122
switch (offset) {
123
+ case 0x34:
124
+ value = s->irq_sts;
125
+ break;
126
case 0x38:
127
case 0x3C:
128
default:
129
@@ -XXX,XX +XXX,XX @@ static void aspeed_2600_timer_write(AspeedTimerCtrlState *s, hwaddr offset,
130
const uint32_t tv = (uint32_t)(value & 0xFFFFFFFF);
131
132
switch (offset) {
133
+ case 0x34:
134
+ s->irq_sts &= tv;
135
+ break;
136
case 0x3C:
137
aspeed_timer_set_ctrl(s, s->ctrl & ~tv);
138
break;
139
@@ -XXX,XX +XXX,XX @@ static void aspeed_timer_reset(DeviceState *dev)
140
s->ctrl = 0;
141
s->ctrl2 = 0;
142
s->ctrl3 = 0;
143
+ s->irq_sts = 0;
144
}
145
146
static const VMStateDescription vmstate_aspeed_timer = {
147
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_timer = {
148
149
static const VMStateDescription vmstate_aspeed_timer_state = {
150
.name = "aspeed.timerctrl",
151
- .version_id = 1,
152
- .minimum_version_id = 1,
153
+ .version_id = 2,
154
+ .minimum_version_id = 2,
155
.fields = (VMStateField[]) {
156
VMSTATE_UINT32(ctrl, AspeedTimerCtrlState),
157
VMSTATE_UINT32(ctrl2, AspeedTimerCtrlState),
158
VMSTATE_UINT32(ctrl3, AspeedTimerCtrlState),
159
+ VMSTATE_UINT32(irq_sts, AspeedTimerCtrlState),
160
VMSTATE_STRUCT_ARRAY(timers, AspeedTimerCtrlState,
161
ASPEED_TIMER_NR_TIMERS, 1, vmstate_aspeed_timer,
162
AspeedTimer),
163
--
164
2.20.1
165
166
diff view generated by jsdifflib
Deleted patch
1
From: Joel Stanley <joel@jms.id.au>
2
1
3
The AST2600 SDMC controller is slightly different from its predecessor
4
(DRAM training). Max memory is now 2G on the AST2600.
5
6
Signed-off-by: Joel Stanley <joel@jms.id.au>
7
Signed-off-by: Cédric Le Goater <clg@kaod.org>
8
Message-id: 20190925143248.10000-10-clg@kaod.org
9
[clg: - improved commit log
10
- reworked model integration into new object class ]
11
Signed-off-by: Cédric Le Goater <clg@kaod.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
14
include/hw/misc/aspeed_sdmc.h | 1 +
15
hw/misc/aspeed_scu.c | 2 +
16
hw/misc/aspeed_sdmc.c | 82 +++++++++++++++++++++++++++++++++++
17
3 files changed, 85 insertions(+)
18
19
diff --git a/include/hw/misc/aspeed_sdmc.h b/include/hw/misc/aspeed_sdmc.h
20
index XXXXXXX..XXXXXXX 100644
21
--- a/include/hw/misc/aspeed_sdmc.h
22
+++ b/include/hw/misc/aspeed_sdmc.h
23
@@ -XXX,XX +XXX,XX @@
24
#define ASPEED_SDMC(obj) OBJECT_CHECK(AspeedSDMCState, (obj), TYPE_ASPEED_SDMC)
25
#define TYPE_ASPEED_2400_SDMC TYPE_ASPEED_SDMC "-ast2400"
26
#define TYPE_ASPEED_2500_SDMC TYPE_ASPEED_SDMC "-ast2500"
27
+#define TYPE_ASPEED_2600_SDMC TYPE_ASPEED_SDMC "-ast2600"
28
29
#define ASPEED_SDMC_NR_REGS (0x174 >> 2)
30
31
diff --git a/hw/misc/aspeed_scu.c b/hw/misc/aspeed_scu.c
32
index XXXXXXX..XXXXXXX 100644
33
--- a/hw/misc/aspeed_scu.c
34
+++ b/hw/misc/aspeed_scu.c
35
@@ -XXX,XX +XXX,XX @@
36
#define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84)
37
#define AST2600_CLK_STOP_CTRL2 TO_REG(0x90)
38
#define AST2600_CLK_STOP_CTR2L_CLR TO_REG(0x94)
39
+#define AST2600_SDRAM_HANDSHAKE TO_REG(0x100)
40
#define AST2600_HPLL_PARAM TO_REG(0x200)
41
#define AST2600_HPLL_EXT TO_REG(0x204)
42
#define AST2600_MPLL_EXT TO_REG(0x224)
43
@@ -XXX,XX +XXX,XX @@ static const uint32_t ast2600_a0_resets[ASPEED_AST2600_SCU_NR_REGS] = {
44
[AST2600_SYS_RST_CTRL2] = 0xFFFFFFFC,
45
[AST2600_CLK_STOP_CTRL] = 0xEFF43E8B,
46
[AST2600_CLK_STOP_CTRL2] = 0xFFF0FFF0,
47
+ [AST2600_SDRAM_HANDSHAKE] = 0x00000040, /* SoC completed DRAM init */
48
[AST2600_HPLL_PARAM] = 0x1000405F,
49
};
50
51
diff --git a/hw/misc/aspeed_sdmc.c b/hw/misc/aspeed_sdmc.c
52
index XXXXXXX..XXXXXXX 100644
53
--- a/hw/misc/aspeed_sdmc.c
54
+++ b/hw/misc/aspeed_sdmc.c
55
@@ -XXX,XX +XXX,XX @@
56
/* Control/Status Register #1 (ast2500) */
57
#define R_STATUS1 (0x60 / 4)
58
#define PHY_BUSY_STATE BIT(0)
59
+#define PHY_PLL_LOCK_STATUS BIT(4)
60
61
#define R_ECC_TEST_CTRL (0x70 / 4)
62
#define ECC_TEST_FINISHED BIT(12)
63
@@ -XXX,XX +XXX,XX @@
64
#define ASPEED_SDMC_AST2500_512MB 0x2
65
#define ASPEED_SDMC_AST2500_1024MB 0x3
66
67
+#define ASPEED_SDMC_AST2600_256MB 0x0
68
+#define ASPEED_SDMC_AST2600_512MB 0x1
69
+#define ASPEED_SDMC_AST2600_1024MB 0x2
70
+#define ASPEED_SDMC_AST2600_2048MB 0x3
71
+
72
#define ASPEED_SDMC_AST2500_READONLY_MASK \
73
(ASPEED_SDMC_HW_VERSION(0xf) | ASPEED_SDMC_CACHE_INITIAL_DONE | \
74
ASPEED_SDMC_AST2500_RESERVED | ASPEED_SDMC_VGA_COMPAT | \
75
@@ -XXX,XX +XXX,XX @@ static int ast2500_rambits(AspeedSDMCState *s)
76
return ASPEED_SDMC_AST2500_512MB;
77
}
78
79
+static int ast2600_rambits(AspeedSDMCState *s)
80
+{
81
+ switch (s->ram_size >> 20) {
82
+ case 256:
83
+ return ASPEED_SDMC_AST2600_256MB;
84
+ case 512:
85
+ return ASPEED_SDMC_AST2600_512MB;
86
+ case 1024:
87
+ return ASPEED_SDMC_AST2600_1024MB;
88
+ case 2048:
89
+ return ASPEED_SDMC_AST2600_2048MB;
90
+ default:
91
+ break;
92
+ }
93
+
94
+ /* use a common default */
95
+ warn_report("Invalid RAM size 0x%" PRIx64 ". Using default 512M",
96
+ s->ram_size);
97
+ s->ram_size = 512 << 20;
98
+ return ASPEED_SDMC_AST2600_512MB;
99
+}
100
+
101
static void aspeed_sdmc_reset(DeviceState *dev)
102
{
103
AspeedSDMCState *s = ASPEED_SDMC(dev);
104
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_sdmc_info = {
105
.class_init = aspeed_2500_sdmc_class_init,
106
};
107
108
+static uint32_t aspeed_2600_sdmc_compute_conf(AspeedSDMCState *s, uint32_t data)
109
+{
110
+ uint32_t fixed_conf = ASPEED_SDMC_HW_VERSION(3) |
111
+ ASPEED_SDMC_VGA_APERTURE(ASPEED_SDMC_VGA_64MB) |
112
+ ASPEED_SDMC_DRAM_SIZE(ast2600_rambits(s));
113
+
114
+ /* Make sure readonly bits are kept (use ast2500 mask) */
115
+ data &= ~ASPEED_SDMC_AST2500_READONLY_MASK;
116
+
117
+ return data | fixed_conf;
118
+}
119
+
120
+static void aspeed_2600_sdmc_write(AspeedSDMCState *s, uint32_t reg,
121
+ uint32_t data)
122
+{
123
+ switch (reg) {
124
+ case R_CONF:
125
+ data = aspeed_2600_sdmc_compute_conf(s, data);
126
+ break;
127
+ case R_STATUS1:
128
+ /* Will never return 'busy'. 'lock status' is always set */
129
+ data &= ~PHY_BUSY_STATE;
130
+ data |= PHY_PLL_LOCK_STATUS;
131
+ break;
132
+ case R_ECC_TEST_CTRL:
133
+ /* Always done, always happy */
134
+ data |= ECC_TEST_FINISHED;
135
+ data &= ~ECC_TEST_FAIL;
136
+ break;
137
+ default:
138
+ break;
139
+ }
140
+
141
+ s->regs[reg] = data;
142
+}
143
+
144
+static void aspeed_2600_sdmc_class_init(ObjectClass *klass, void *data)
145
+{
146
+ DeviceClass *dc = DEVICE_CLASS(klass);
147
+ AspeedSDMCClass *asc = ASPEED_SDMC_CLASS(klass);
148
+
149
+ dc->desc = "ASPEED 2600 SDRAM Memory Controller";
150
+ asc->max_ram_size = 2048 << 20;
151
+ asc->compute_conf = aspeed_2600_sdmc_compute_conf;
152
+ asc->write = aspeed_2600_sdmc_write;
153
+}
154
+
155
+static const TypeInfo aspeed_2600_sdmc_info = {
156
+ .name = TYPE_ASPEED_2600_SDMC,
157
+ .parent = TYPE_ASPEED_SDMC,
158
+ .class_init = aspeed_2600_sdmc_class_init,
159
+};
160
+
161
static void aspeed_sdmc_register_types(void)
162
{
163
type_register_static(&aspeed_sdmc_info);
164
type_register_static(&aspeed_2400_sdmc_info);
165
type_register_static(&aspeed_2500_sdmc_info);
166
+ type_register_static(&aspeed_2600_sdmc_info);
167
}
168
169
type_init(aspeed_sdmc_register_types);
170
--
171
2.20.1
172
173
diff view generated by jsdifflib
Deleted patch
1
From: Cédric Le Goater <clg@kaod.org>
2
1
3
It cleanups the current models for the Aspeed AST2400 and AST2500 SoCs
4
and prepares ground for future SoCs.
5
6
Signed-off-by: Cédric Le Goater <clg@kaod.org>
7
Reviewed-by: Joel Stanley <joel@jms.id.au>
8
Message-id: 20190925143248.10000-11-clg@kaod.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
include/hw/watchdog/wdt_aspeed.h | 18 ++++-
12
hw/arm/aspeed_soc.c | 9 ++-
13
hw/watchdog/wdt_aspeed.c | 122 ++++++++++++++++---------------
14
3 files changed, 86 insertions(+), 63 deletions(-)
15
16
diff --git a/include/hw/watchdog/wdt_aspeed.h b/include/hw/watchdog/wdt_aspeed.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/watchdog/wdt_aspeed.h
19
+++ b/include/hw/watchdog/wdt_aspeed.h
20
@@ -XXX,XX +XXX,XX @@
21
#define TYPE_ASPEED_WDT "aspeed.wdt"
22
#define ASPEED_WDT(obj) \
23
OBJECT_CHECK(AspeedWDTState, (obj), TYPE_ASPEED_WDT)
24
+#define TYPE_ASPEED_2400_WDT TYPE_ASPEED_WDT "-ast2400"
25
+#define TYPE_ASPEED_2500_WDT TYPE_ASPEED_WDT "-ast2500"
26
27
#define ASPEED_WDT_REGS_MAX (0x20 / 4)
28
29
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedWDTState {
30
31
AspeedSCUState *scu;
32
uint32_t pclk_freq;
33
- uint32_t silicon_rev;
34
- uint32_t ext_pulse_width_mask;
35
} AspeedWDTState;
36
37
+#define ASPEED_WDT_CLASS(klass) \
38
+ OBJECT_CLASS_CHECK(AspeedWDTClass, (klass), TYPE_ASPEED_WDT)
39
+#define ASPEED_WDT_GET_CLASS(obj) \
40
+ OBJECT_GET_CLASS(AspeedWDTClass, (obj), TYPE_ASPEED_WDT)
41
+
42
+typedef struct AspeedWDTClass {
43
+ SysBusDeviceClass parent_class;
44
+
45
+ uint32_t offset;
46
+ uint32_t ext_pulse_width_mask;
47
+ uint32_t reset_ctrl_reg;
48
+ void (*reset_pulse)(AspeedWDTState *s, uint32_t property);
49
+} AspeedWDTClass;
50
+
51
#endif /* WDT_ASPEED_H */
52
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
53
index XXXXXXX..XXXXXXX 100644
54
--- a/hw/arm/aspeed_soc.c
55
+++ b/hw/arm/aspeed_soc.c
56
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
57
"max-ram-size", &error_abort);
58
59
for (i = 0; i < sc->info->wdts_num; i++) {
60
+ snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
61
sysbus_init_child_obj(obj, "wdt[*]", OBJECT(&s->wdt[i]),
62
- sizeof(s->wdt[i]), TYPE_ASPEED_WDT);
63
- qdev_prop_set_uint32(DEVICE(&s->wdt[i]), "silicon-rev",
64
- sc->info->silicon_rev);
65
+ sizeof(s->wdt[i]), typename);
66
object_property_add_const_link(OBJECT(&s->wdt[i]), "scu",
67
OBJECT(&s->scu), &error_abort);
68
}
69
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
70
71
/* Watch dog */
72
for (i = 0; i < sc->info->wdts_num; i++) {
73
+ AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
74
+
75
object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err);
76
if (err) {
77
error_propagate(errp, err);
78
return;
79
}
80
sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
81
- sc->info->memmap[ASPEED_WDT] + i * 0x20);
82
+ sc->info->memmap[ASPEED_WDT] + i * awc->offset);
83
}
84
85
/* Net */
86
diff --git a/hw/watchdog/wdt_aspeed.c b/hw/watchdog/wdt_aspeed.c
87
index XXXXXXX..XXXXXXX 100644
88
--- a/hw/watchdog/wdt_aspeed.c
89
+++ b/hw/watchdog/wdt_aspeed.c
90
@@ -XXX,XX +XXX,XX @@ static bool aspeed_wdt_is_enabled(const AspeedWDTState *s)
91
return s->regs[WDT_CTRL] & WDT_CTRL_ENABLE;
92
}
93
94
-static bool is_ast2500(const AspeedWDTState *s)
95
-{
96
- switch (s->silicon_rev) {
97
- case AST2500_A0_SILICON_REV:
98
- case AST2500_A1_SILICON_REV:
99
- return true;
100
- case AST2400_A0_SILICON_REV:
101
- case AST2400_A1_SILICON_REV:
102
- default:
103
- break;
104
- }
105
-
106
- return false;
107
-}
108
-
109
static uint64_t aspeed_wdt_read(void *opaque, hwaddr offset, unsigned size)
110
{
111
AspeedWDTState *s = ASPEED_WDT(opaque);
112
@@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data,
113
unsigned size)
114
{
115
AspeedWDTState *s = ASPEED_WDT(opaque);
116
+ AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(s);
117
bool enable = data & WDT_CTRL_ENABLE;
118
119
offset >>= 2;
120
@@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data,
121
}
122
break;
123
case WDT_RESET_WIDTH:
124
- {
125
- uint32_t property = data & WDT_POLARITY_MASK;
126
-
127
- if (property && is_ast2500(s)) {
128
- if (property == WDT_ACTIVE_HIGH_MAGIC) {
129
- s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_ACTIVE_HIGH;
130
- } else if (property == WDT_ACTIVE_LOW_MAGIC) {
131
- s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_ACTIVE_HIGH;
132
- } else if (property == WDT_PUSH_PULL_MAGIC) {
133
- s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_PUSH_PULL;
134
- } else if (property == WDT_OPEN_DRAIN_MAGIC) {
135
- s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_PUSH_PULL;
136
- }
137
+ if (awc->reset_pulse) {
138
+ awc->reset_pulse(s, data & WDT_POLARITY_MASK);
139
}
140
- s->regs[WDT_RESET_WIDTH] &= ~s->ext_pulse_width_mask;
141
- s->regs[WDT_RESET_WIDTH] |= data & s->ext_pulse_width_mask;
142
+ s->regs[WDT_RESET_WIDTH] &= ~awc->ext_pulse_width_mask;
143
+ s->regs[WDT_RESET_WIDTH] |= data & awc->ext_pulse_width_mask;
144
break;
145
- }
146
+
147
case WDT_TIMEOUT_STATUS:
148
case WDT_TIMEOUT_CLEAR:
149
qemu_log_mask(LOG_UNIMP,
150
@@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_reset(DeviceState *dev)
151
static void aspeed_wdt_timer_expired(void *dev)
152
{
153
AspeedWDTState *s = ASPEED_WDT(dev);
154
+ uint32_t reset_ctrl_reg = ASPEED_WDT_GET_CLASS(s)->reset_ctrl_reg;
155
156
/* Do not reset on SDRAM controller reset */
157
- if (s->scu->regs[SCU_RESET_CONTROL1] & SCU_RESET_SDRAM) {
158
+ if (s->scu->regs[reset_ctrl_reg] & SCU_RESET_SDRAM) {
159
timer_del(s->timer);
160
s->regs[WDT_CTRL] = 0;
161
return;
162
@@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_realize(DeviceState *dev, Error **errp)
163
}
164
s->scu = ASPEED_SCU(obj);
165
166
- if (!is_supported_silicon_rev(s->silicon_rev)) {
167
- error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
168
- s->silicon_rev);
169
- return;
170
- }
171
-
172
- switch (s->silicon_rev) {
173
- case AST2400_A0_SILICON_REV:
174
- case AST2400_A1_SILICON_REV:
175
- s->ext_pulse_width_mask = 0xff;
176
- break;
177
- case AST2500_A0_SILICON_REV:
178
- case AST2500_A1_SILICON_REV:
179
- s->ext_pulse_width_mask = 0xfffff;
180
- break;
181
- default:
182
- g_assert_not_reached();
183
- }
184
-
185
s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, aspeed_wdt_timer_expired, dev);
186
187
/* FIXME: This setting should be derived from the SCU hw strapping
188
@@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_realize(DeviceState *dev, Error **errp)
189
sysbus_init_mmio(sbd, &s->iomem);
190
}
191
192
-static Property aspeed_wdt_properties[] = {
193
- DEFINE_PROP_UINT32("silicon-rev", AspeedWDTState, silicon_rev, 0),
194
- DEFINE_PROP_END_OF_LIST(),
195
-};
196
-
197
static void aspeed_wdt_class_init(ObjectClass *klass, void *data)
198
{
199
DeviceClass *dc = DEVICE_CLASS(klass);
200
201
+ dc->desc = "ASPEED Watchdog Controller";
202
dc->realize = aspeed_wdt_realize;
203
dc->reset = aspeed_wdt_reset;
204
set_bit(DEVICE_CATEGORY_MISC, dc->categories);
205
dc->vmsd = &vmstate_aspeed_wdt;
206
- dc->props = aspeed_wdt_properties;
207
}
208
209
static const TypeInfo aspeed_wdt_info = {
210
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_wdt_info = {
211
.name = TYPE_ASPEED_WDT,
212
.instance_size = sizeof(AspeedWDTState),
213
.class_init = aspeed_wdt_class_init,
214
+ .class_size = sizeof(AspeedWDTClass),
215
+ .abstract = true,
216
+};
217
+
218
+static void aspeed_2400_wdt_class_init(ObjectClass *klass, void *data)
219
+{
220
+ DeviceClass *dc = DEVICE_CLASS(klass);
221
+ AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass);
222
+
223
+ dc->desc = "ASPEED 2400 Watchdog Controller";
224
+ awc->offset = 0x20;
225
+ awc->ext_pulse_width_mask = 0xff;
226
+ awc->reset_ctrl_reg = SCU_RESET_CONTROL1;
227
+}
228
+
229
+static const TypeInfo aspeed_2400_wdt_info = {
230
+ .name = TYPE_ASPEED_2400_WDT,
231
+ .parent = TYPE_ASPEED_WDT,
232
+ .instance_size = sizeof(AspeedWDTState),
233
+ .class_init = aspeed_2400_wdt_class_init,
234
+};
235
+
236
+static void aspeed_2500_wdt_reset_pulse(AspeedWDTState *s, uint32_t property)
237
+{
238
+ if (property) {
239
+ if (property == WDT_ACTIVE_HIGH_MAGIC) {
240
+ s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_ACTIVE_HIGH;
241
+ } else if (property == WDT_ACTIVE_LOW_MAGIC) {
242
+ s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_ACTIVE_HIGH;
243
+ } else if (property == WDT_PUSH_PULL_MAGIC) {
244
+ s->regs[WDT_RESET_WIDTH] |= WDT_RESET_WIDTH_PUSH_PULL;
245
+ } else if (property == WDT_OPEN_DRAIN_MAGIC) {
246
+ s->regs[WDT_RESET_WIDTH] &= ~WDT_RESET_WIDTH_PUSH_PULL;
247
+ }
248
+ }
249
+}
250
+
251
+static void aspeed_2500_wdt_class_init(ObjectClass *klass, void *data)
252
+{
253
+ DeviceClass *dc = DEVICE_CLASS(klass);
254
+ AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass);
255
+
256
+ dc->desc = "ASPEED 2500 Watchdog Controller";
257
+ awc->offset = 0x20;
258
+ awc->ext_pulse_width_mask = 0xfffff;
259
+ awc->reset_ctrl_reg = SCU_RESET_CONTROL1;
260
+ awc->reset_pulse = aspeed_2500_wdt_reset_pulse;
261
+}
262
+
263
+static const TypeInfo aspeed_2500_wdt_info = {
264
+ .name = TYPE_ASPEED_2500_WDT,
265
+ .parent = TYPE_ASPEED_WDT,
266
+ .instance_size = sizeof(AspeedWDTState),
267
+ .class_init = aspeed_2500_wdt_class_init,
268
};
269
270
static void wdt_aspeed_register_types(void)
271
{
272
watchdog_add_model(&model);
273
type_register_static(&aspeed_wdt_info);
274
+ type_register_static(&aspeed_2400_wdt_info);
275
+ type_register_static(&aspeed_2500_wdt_info);
276
}
277
278
type_init(wdt_aspeed_register_types)
279
--
280
2.20.1
281
282
diff view generated by jsdifflib
Deleted patch
1
From: Joel Stanley <joel@jms.id.au>
2
1
3
The AST2600 has four watchdogs, and they each have a 0x40 of registers.
4
5
When running as part of an ast2600 system we must check a different
6
offset for the system reset control register in the SCU.
7
8
Signed-off-by: Joel Stanley <joel@jms.id.au>
9
Signed-off-by: Cédric Le Goater <clg@kaod.org>
10
Message-id: 20190925143248.10000-12-clg@kaod.org
11
[clg: - reworked model integration into new object class ]
12
Signed-off-by: Cédric Le Goater <clg@kaod.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
15
include/hw/arm/aspeed_soc.h | 2 +-
16
include/hw/watchdog/wdt_aspeed.h | 1 +
17
hw/watchdog/wdt_aspeed.c | 29 +++++++++++++++++++++++++++++
18
3 files changed, 31 insertions(+), 1 deletion(-)
19
20
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
21
index XXXXXXX..XXXXXXX 100644
22
--- a/include/hw/arm/aspeed_soc.h
23
+++ b/include/hw/arm/aspeed_soc.h
24
@@ -XXX,XX +XXX,XX @@
25
#include "hw/sd/aspeed_sdhci.h"
26
27
#define ASPEED_SPIS_NUM 2
28
-#define ASPEED_WDTS_NUM 3
29
+#define ASPEED_WDTS_NUM 4
30
#define ASPEED_CPUS_NUM 2
31
#define ASPEED_MACS_NUM 2
32
33
diff --git a/include/hw/watchdog/wdt_aspeed.h b/include/hw/watchdog/wdt_aspeed.h
34
index XXXXXXX..XXXXXXX 100644
35
--- a/include/hw/watchdog/wdt_aspeed.h
36
+++ b/include/hw/watchdog/wdt_aspeed.h
37
@@ -XXX,XX +XXX,XX @@
38
OBJECT_CHECK(AspeedWDTState, (obj), TYPE_ASPEED_WDT)
39
#define TYPE_ASPEED_2400_WDT TYPE_ASPEED_WDT "-ast2400"
40
#define TYPE_ASPEED_2500_WDT TYPE_ASPEED_WDT "-ast2500"
41
+#define TYPE_ASPEED_2600_WDT TYPE_ASPEED_WDT "-ast2600"
42
43
#define ASPEED_WDT_REGS_MAX (0x20 / 4)
44
45
diff --git a/hw/watchdog/wdt_aspeed.c b/hw/watchdog/wdt_aspeed.c
46
index XXXXXXX..XXXXXXX 100644
47
--- a/hw/watchdog/wdt_aspeed.c
48
+++ b/hw/watchdog/wdt_aspeed.c
49
@@ -XXX,XX +XXX,XX @@
50
#define WDT_DRIVE_TYPE_MASK (0xFF << 24)
51
#define WDT_PUSH_PULL_MAGIC (0xA8 << 24)
52
#define WDT_OPEN_DRAIN_MAGIC (0x8A << 24)
53
+#define WDT_RESET_MASK1 (0x1c / 4)
54
55
#define WDT_TIMEOUT_STATUS (0x10 / 4)
56
#define WDT_TIMEOUT_CLEAR (0x14 / 4)
57
58
#define WDT_RESTART_MAGIC 0x4755
59
60
+#define AST2600_SCU_RESET_CONTROL1 (0x40 / 4)
61
#define SCU_RESET_CONTROL1 (0x04 / 4)
62
#define SCU_RESET_SDRAM BIT(0)
63
64
@@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_wdt_read(void *opaque, hwaddr offset, unsigned size)
65
return s->regs[WDT_CTRL];
66
case WDT_RESET_WIDTH:
67
return s->regs[WDT_RESET_WIDTH];
68
+ case WDT_RESET_MASK1:
69
+ return s->regs[WDT_RESET_MASK1];
70
case WDT_TIMEOUT_STATUS:
71
case WDT_TIMEOUT_CLEAR:
72
qemu_log_mask(LOG_UNIMP,
73
@@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_write(void *opaque, hwaddr offset, uint64_t data,
74
s->regs[WDT_RESET_WIDTH] |= data & awc->ext_pulse_width_mask;
75
break;
76
77
+ case WDT_RESET_MASK1:
78
+ /* TODO: implement */
79
+ s->regs[WDT_RESET_MASK1] = data;
80
+ break;
81
+
82
case WDT_TIMEOUT_STATUS:
83
case WDT_TIMEOUT_CLEAR:
84
qemu_log_mask(LOG_UNIMP,
85
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_wdt_info = {
86
.class_init = aspeed_2500_wdt_class_init,
87
};
88
89
+static void aspeed_2600_wdt_class_init(ObjectClass *klass, void *data)
90
+{
91
+ DeviceClass *dc = DEVICE_CLASS(klass);
92
+ AspeedWDTClass *awc = ASPEED_WDT_CLASS(klass);
93
+
94
+ dc->desc = "ASPEED 2600 Watchdog Controller";
95
+ awc->offset = 0x40;
96
+ awc->ext_pulse_width_mask = 0xfffff; /* TODO */
97
+ awc->reset_ctrl_reg = AST2600_SCU_RESET_CONTROL1;
98
+ awc->reset_pulse = aspeed_2500_wdt_reset_pulse;
99
+}
100
+
101
+static const TypeInfo aspeed_2600_wdt_info = {
102
+ .name = TYPE_ASPEED_2600_WDT,
103
+ .parent = TYPE_ASPEED_WDT,
104
+ .instance_size = sizeof(AspeedWDTState),
105
+ .class_init = aspeed_2600_wdt_class_init,
106
+};
107
+
108
static void wdt_aspeed_register_types(void)
109
{
110
watchdog_add_model(&model);
111
type_register_static(&aspeed_wdt_info);
112
type_register_static(&aspeed_2400_wdt_info);
113
type_register_static(&aspeed_2500_wdt_info);
114
+ type_register_static(&aspeed_2600_wdt_info);
115
}
116
117
type_init(wdt_aspeed_register_types)
118
--
119
2.20.1
120
121
diff view generated by jsdifflib
Deleted patch
1
From: Cédric Le Goater <clg@kaod.org>
2
1
3
AST2600 will use a different encoding for the addresses defined in the
4
Segment Register.
5
6
Signed-off-by: Cédric Le Goater <clg@kaod.org>
7
Acked-by: Joel Stanley <joel@jms.id.au>
8
Message-id: 20190925143248.10000-13-clg@kaod.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
include/hw/ssi/aspeed_smc.h | 4 ++++
12
hw/ssi/aspeed_smc.c | 45 ++++++++++++++++++++++++-------------
13
2 files changed, 34 insertions(+), 15 deletions(-)
14
15
diff --git a/include/hw/ssi/aspeed_smc.h b/include/hw/ssi/aspeed_smc.h
16
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/ssi/aspeed_smc.h
18
+++ b/include/hw/ssi/aspeed_smc.h
19
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedSMCController {
20
hwaddr dma_flash_mask;
21
hwaddr dma_dram_mask;
22
uint32_t nregs;
23
+ uint32_t (*segment_to_reg)(const struct AspeedSMCState *s,
24
+ const AspeedSegments *seg);
25
+ void (*reg_to_segment)(const struct AspeedSMCState *s, uint32_t reg,
26
+ AspeedSegments *seg);
27
} AspeedSMCController;
28
29
typedef struct AspeedSMCFlash {
30
diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c
31
index XXXXXXX..XXXXXXX 100644
32
--- a/hw/ssi/aspeed_smc.c
33
+++ b/hw/ssi/aspeed_smc.c
34
@@ -XXX,XX +XXX,XX @@ static const AspeedSegments aspeed_segments_ast2500_spi2[] = {
35
{ 0x38000000, 32 * 1024 * 1024 }, /* start address is readonly */
36
{ 0x3A000000, 96 * 1024 * 1024 }, /* end address is readonly */
37
};
38
+static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s,
39
+ const AspeedSegments *seg);
40
+static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, uint32_t reg,
41
+ AspeedSegments *seg);
42
43
static const AspeedSMCController controllers[] = {
44
{
45
@@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = {
46
.flash_window_size = 0x6000000,
47
.has_dma = false,
48
.nregs = ASPEED_SMC_R_SMC_MAX,
49
+ .segment_to_reg = aspeed_smc_segment_to_reg,
50
+ .reg_to_segment = aspeed_smc_reg_to_segment,
51
}, {
52
.name = "aspeed.fmc-ast2400",
53
.r_conf = R_CONF,
54
@@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = {
55
.dma_flash_mask = 0x0FFFFFFC,
56
.dma_dram_mask = 0x1FFFFFFC,
57
.nregs = ASPEED_SMC_R_MAX,
58
+ .segment_to_reg = aspeed_smc_segment_to_reg,
59
+ .reg_to_segment = aspeed_smc_reg_to_segment,
60
}, {
61
.name = "aspeed.spi1-ast2400",
62
.r_conf = R_SPI_CONF,
63
@@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = {
64
.flash_window_size = 0x10000000,
65
.has_dma = false,
66
.nregs = ASPEED_SMC_R_SPI_MAX,
67
+ .segment_to_reg = aspeed_smc_segment_to_reg,
68
+ .reg_to_segment = aspeed_smc_reg_to_segment,
69
}, {
70
.name = "aspeed.fmc-ast2500",
71
.r_conf = R_CONF,
72
@@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = {
73
.dma_flash_mask = 0x0FFFFFFC,
74
.dma_dram_mask = 0x3FFFFFFC,
75
.nregs = ASPEED_SMC_R_MAX,
76
+ .segment_to_reg = aspeed_smc_segment_to_reg,
77
+ .reg_to_segment = aspeed_smc_reg_to_segment,
78
}, {
79
.name = "aspeed.spi1-ast2500",
80
.r_conf = R_CONF,
81
@@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = {
82
.flash_window_size = 0x8000000,
83
.has_dma = false,
84
.nregs = ASPEED_SMC_R_MAX,
85
+ .segment_to_reg = aspeed_smc_segment_to_reg,
86
+ .reg_to_segment = aspeed_smc_reg_to_segment,
87
}, {
88
.name = "aspeed.spi2-ast2500",
89
.r_conf = R_CONF,
90
@@ -XXX,XX +XXX,XX @@ static const AspeedSMCController controllers[] = {
91
.flash_window_size = 0x8000000,
92
.has_dma = false,
93
.nregs = ASPEED_SMC_R_MAX,
94
+ .segment_to_reg = aspeed_smc_segment_to_reg,
95
+ .reg_to_segment = aspeed_smc_reg_to_segment,
96
},
97
};
98
99
/*
100
- * The Segment Register uses a 8MB unit to encode the start address
101
- * and the end address of the mapping window of a flash SPI slave :
102
- *
103
- * | byte 1 | byte 2 | byte 3 | byte 4 |
104
- * +--------+--------+--------+--------+
105
- * | end | start | 0 | 0 |
106
- *
107
+ * The Segment Registers of the AST2400 and AST2500 have a 8MB
108
+ * unit. The address range of a flash SPI slave is encoded with
109
+ * absolute addresses which should be part of the overall controller
110
+ * window.
111
*/
112
-static inline uint32_t aspeed_smc_segment_to_reg(const AspeedSegments *seg)
113
+static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s,
114
+ const AspeedSegments *seg)
115
{
116
uint32_t reg = 0;
117
reg |= ((seg->addr >> 23) & SEG_START_MASK) << SEG_START_SHIFT;
118
@@ -XXX,XX +XXX,XX @@ static inline uint32_t aspeed_smc_segment_to_reg(const AspeedSegments *seg)
119
return reg;
120
}
121
122
-static inline void aspeed_smc_reg_to_segment(uint32_t reg, AspeedSegments *seg)
123
+static void aspeed_smc_reg_to_segment(const AspeedSMCState *s,
124
+ uint32_t reg, AspeedSegments *seg)
125
{
126
seg->addr = ((reg >> SEG_START_SHIFT) & SEG_START_MASK) << 23;
127
seg->size = (((reg >> SEG_END_SHIFT) & SEG_END_MASK) << 23) - seg->addr;
128
@@ -XXX,XX +XXX,XX @@ static bool aspeed_smc_flash_overlap(const AspeedSMCState *s,
129
continue;
130
}
131
132
- aspeed_smc_reg_to_segment(s->regs[R_SEG_ADDR0 + i], &seg);
133
+ s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + i], &seg);
134
135
if (new->addr + new->size > seg.addr &&
136
new->addr < seg.addr + seg.size) {
137
@@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs,
138
AspeedSMCFlash *fl = &s->flashes[cs];
139
AspeedSegments seg;
140
141
- aspeed_smc_reg_to_segment(new, &seg);
142
+ s->ctrl->reg_to_segment(s, new, &seg);
143
144
/* The start address of CS0 is read-only */
145
if (cs == 0 && seg.addr != s->ctrl->flash_window_base) {
146
@@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs,
147
"%s: Tried to change CS0 start address to 0x%"
148
HWADDR_PRIx "\n", s->ctrl->name, seg.addr);
149
seg.addr = s->ctrl->flash_window_base;
150
- new = aspeed_smc_segment_to_reg(&seg);
151
+ new = s->ctrl->segment_to_reg(s, &seg);
152
}
153
154
/*
155
@@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs,
156
HWADDR_PRIx "\n", s->ctrl->name, cs, seg.addr + seg.size);
157
seg.size = s->ctrl->segments[cs].addr + s->ctrl->segments[cs].size -
158
seg.addr;
159
- new = aspeed_smc_segment_to_reg(&seg);
160
+ new = s->ctrl->segment_to_reg(s, &seg);
161
}
162
163
/* Keep the segment in the overall flash window */
164
@@ -XXX,XX +XXX,XX @@ static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl,
165
const AspeedSMCState *s = fl->controller;
166
AspeedSegments seg;
167
168
- aspeed_smc_reg_to_segment(s->regs[R_SEG_ADDR0 + fl->id], &seg);
169
+ s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + fl->id], &seg);
170
if ((addr % seg.size) != addr) {
171
qemu_log_mask(LOG_GUEST_ERROR,
172
"%s: invalid address 0x%08x for CS%d segment : "
173
@@ -XXX,XX +XXX,XX @@ static void aspeed_smc_reset(DeviceState *d)
174
/* setup default segment register values for all */
175
for (i = 0; i < s->ctrl->max_slaves; ++i) {
176
s->regs[R_SEG_ADDR0 + i] =
177
- aspeed_smc_segment_to_reg(&s->ctrl->segments[i]);
178
+ s->ctrl->segment_to_reg(s, &s->ctrl->segments[i]);
179
}
180
181
/* HW strapping flash type for FMC controllers */
182
--
183
2.20.1
184
185
diff view generated by jsdifflib
Deleted patch
1
From: Rashmica Gupta <rashmica.g@gmail.com>
2
1
3
The AST2600 has the same sets of 3.6v gpios as the AST2400 plus an
4
addtional two sets of 1.8V gpios.
5
6
Signed-off-by: Rashmica Gupta <rashmica.g@gmail.com>
7
Reviewed-by: Cédric Le Goater <clg@kaod.org>
8
Signed-off-by: Cédric Le Goater <clg@kaod.org>
9
Acked-by: Joel Stanley <joel@jms.id.au>
10
Message-id: 20190925143248.10000-15-clg@kaod.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
hw/gpio/aspeed_gpio.c | 142 ++++++++++++++++++++++++++++++++++++++++--
14
1 file changed, 137 insertions(+), 5 deletions(-)
15
16
diff --git a/hw/gpio/aspeed_gpio.c b/hw/gpio/aspeed_gpio.c
17
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/gpio/aspeed_gpio.c
19
+++ b/hw/gpio/aspeed_gpio.c
20
@@ -XXX,XX +XXX,XX @@
21
#define GPIO_3_6V_MEM_SIZE 0x1F0
22
#define GPIO_3_6V_REG_ARRAY_SIZE (GPIO_3_6V_MEM_SIZE >> 2)
23
24
+/* AST2600 only - 1.8V gpios */
25
+/*
26
+ * The AST2600 has same 3.6V gpios as the AST2400 (memory offsets 0x0-0x198)
27
+ * and addtional 1.8V gpios (memory offsets 0x800-0x9D4).
28
+ */
29
+#define GPIO_1_8V_REG_OFFSET 0x800
30
+#define GPIO_1_8V_ABCD_DATA_VALUE ((0x800 - GPIO_1_8V_REG_OFFSET) >> 2)
31
+#define GPIO_1_8V_ABCD_DIRECTION ((0x804 - GPIO_1_8V_REG_OFFSET) >> 2)
32
+#define GPIO_1_8V_ABCD_INT_ENABLE ((0x808 - GPIO_1_8V_REG_OFFSET) >> 2)
33
+#define GPIO_1_8V_ABCD_INT_SENS_0 ((0x80C - GPIO_1_8V_REG_OFFSET) >> 2)
34
+#define GPIO_1_8V_ABCD_INT_SENS_1 ((0x810 - GPIO_1_8V_REG_OFFSET) >> 2)
35
+#define GPIO_1_8V_ABCD_INT_SENS_2 ((0x814 - GPIO_1_8V_REG_OFFSET) >> 2)
36
+#define GPIO_1_8V_ABCD_INT_STATUS ((0x818 - GPIO_1_8V_REG_OFFSET) >> 2)
37
+#define GPIO_1_8V_ABCD_RESET_TOLERANT ((0x81C - GPIO_1_8V_REG_OFFSET) >> 2)
38
+#define GPIO_1_8V_E_DATA_VALUE ((0x820 - GPIO_1_8V_REG_OFFSET) >> 2)
39
+#define GPIO_1_8V_E_DIRECTION ((0x824 - GPIO_1_8V_REG_OFFSET) >> 2)
40
+#define GPIO_1_8V_E_INT_ENABLE ((0x828 - GPIO_1_8V_REG_OFFSET) >> 2)
41
+#define GPIO_1_8V_E_INT_SENS_0 ((0x82C - GPIO_1_8V_REG_OFFSET) >> 2)
42
+#define GPIO_1_8V_E_INT_SENS_1 ((0x830 - GPIO_1_8V_REG_OFFSET) >> 2)
43
+#define GPIO_1_8V_E_INT_SENS_2 ((0x834 - GPIO_1_8V_REG_OFFSET) >> 2)
44
+#define GPIO_1_8V_E_INT_STATUS ((0x838 - GPIO_1_8V_REG_OFFSET) >> 2)
45
+#define GPIO_1_8V_E_RESET_TOLERANT ((0x83C - GPIO_1_8V_REG_OFFSET) >> 2)
46
+#define GPIO_1_8V_ABCD_DEBOUNCE_1 ((0x840 - GPIO_1_8V_REG_OFFSET) >> 2)
47
+#define GPIO_1_8V_ABCD_DEBOUNCE_2 ((0x844 - GPIO_1_8V_REG_OFFSET) >> 2)
48
+#define GPIO_1_8V_E_DEBOUNCE_1 ((0x848 - GPIO_1_8V_REG_OFFSET) >> 2)
49
+#define GPIO_1_8V_E_DEBOUNCE_2 ((0x84C - GPIO_1_8V_REG_OFFSET) >> 2)
50
+#define GPIO_1_8V_DEBOUNCE_TIME_1 ((0x850 - GPIO_1_8V_REG_OFFSET) >> 2)
51
+#define GPIO_1_8V_DEBOUNCE_TIME_2 ((0x854 - GPIO_1_8V_REG_OFFSET) >> 2)
52
+#define GPIO_1_8V_DEBOUNCE_TIME_3 ((0x858 - GPIO_1_8V_REG_OFFSET) >> 2)
53
+#define GPIO_1_8V_ABCD_COMMAND_SRC_0 ((0x860 - GPIO_1_8V_REG_OFFSET) >> 2)
54
+#define GPIO_1_8V_ABCD_COMMAND_SRC_1 ((0x864 - GPIO_1_8V_REG_OFFSET) >> 2)
55
+#define GPIO_1_8V_E_COMMAND_SRC_0 ((0x868 - GPIO_1_8V_REG_OFFSET) >> 2)
56
+#define GPIO_1_8V_E_COMMAND_SRC_1 ((0x86C - GPIO_1_8V_REG_OFFSET) >> 2)
57
+#define GPIO_1_8V_ABCD_DATA_READ ((0x8C0 - GPIO_1_8V_REG_OFFSET) >> 2)
58
+#define GPIO_1_8V_E_DATA_READ ((0x8C4 - GPIO_1_8V_REG_OFFSET) >> 2)
59
+#define GPIO_1_8V_ABCD_INPUT_MASK ((0x9D0 - GPIO_1_8V_REG_OFFSET) >> 2)
60
+#define GPIO_1_8V_E_INPUT_MASK ((0x9D4 - GPIO_1_8V_REG_OFFSET) >> 2)
61
+#define GPIO_1_8V_MEM_SIZE 0x9D8
62
+#define GPIO_1_8V_REG_ARRAY_SIZE ((GPIO_1_8V_MEM_SIZE - \
63
+ GPIO_1_8V_REG_OFFSET) >> 2)
64
+#define GPIO_MAX_MEM_SIZE MAX(GPIO_3_6V_MEM_SIZE, GPIO_1_8V_MEM_SIZE)
65
+
66
static int aspeed_evaluate_irq(GPIOSets *regs, int gpio_prev_high, int gpio)
67
{
68
uint32_t falling_edge = 0, rising_edge = 0;
69
@@ -XXX,XX +XXX,XX @@ static const AspeedGPIOReg aspeed_3_6v_gpios[GPIO_3_6V_REG_ARRAY_SIZE] = {
70
[GPIO_AC_INPUT_MASK] = { 7, gpio_reg_input_mask },
71
};
72
73
+static const AspeedGPIOReg aspeed_1_8v_gpios[GPIO_1_8V_REG_ARRAY_SIZE] = {
74
+ /* 1.8V Set ABCD */
75
+ [GPIO_1_8V_ABCD_DATA_VALUE] = {0, gpio_reg_data_value},
76
+ [GPIO_1_8V_ABCD_DIRECTION] = {0, gpio_reg_direction},
77
+ [GPIO_1_8V_ABCD_INT_ENABLE] = {0, gpio_reg_int_enable},
78
+ [GPIO_1_8V_ABCD_INT_SENS_0] = {0, gpio_reg_int_sens_0},
79
+ [GPIO_1_8V_ABCD_INT_SENS_1] = {0, gpio_reg_int_sens_1},
80
+ [GPIO_1_8V_ABCD_INT_SENS_2] = {0, gpio_reg_int_sens_2},
81
+ [GPIO_1_8V_ABCD_INT_STATUS] = {0, gpio_reg_int_status},
82
+ [GPIO_1_8V_ABCD_RESET_TOLERANT] = {0, gpio_reg_reset_tolerant},
83
+ [GPIO_1_8V_ABCD_DEBOUNCE_1] = {0, gpio_reg_debounce_1},
84
+ [GPIO_1_8V_ABCD_DEBOUNCE_2] = {0, gpio_reg_debounce_2},
85
+ [GPIO_1_8V_ABCD_COMMAND_SRC_0] = {0, gpio_reg_cmd_source_0},
86
+ [GPIO_1_8V_ABCD_COMMAND_SRC_1] = {0, gpio_reg_cmd_source_1},
87
+ [GPIO_1_8V_ABCD_DATA_READ] = {0, gpio_reg_data_read},
88
+ [GPIO_1_8V_ABCD_INPUT_MASK] = {0, gpio_reg_input_mask},
89
+ /* 1.8V Set E */
90
+ [GPIO_1_8V_E_DATA_VALUE] = {1, gpio_reg_data_value},
91
+ [GPIO_1_8V_E_DIRECTION] = {1, gpio_reg_direction},
92
+ [GPIO_1_8V_E_INT_ENABLE] = {1, gpio_reg_int_enable},
93
+ [GPIO_1_8V_E_INT_SENS_0] = {1, gpio_reg_int_sens_0},
94
+ [GPIO_1_8V_E_INT_SENS_1] = {1, gpio_reg_int_sens_1},
95
+ [GPIO_1_8V_E_INT_SENS_2] = {1, gpio_reg_int_sens_2},
96
+ [GPIO_1_8V_E_INT_STATUS] = {1, gpio_reg_int_status},
97
+ [GPIO_1_8V_E_RESET_TOLERANT] = {1, gpio_reg_reset_tolerant},
98
+ [GPIO_1_8V_E_DEBOUNCE_1] = {1, gpio_reg_debounce_1},
99
+ [GPIO_1_8V_E_DEBOUNCE_2] = {1, gpio_reg_debounce_2},
100
+ [GPIO_1_8V_E_COMMAND_SRC_0] = {1, gpio_reg_cmd_source_0},
101
+ [GPIO_1_8V_E_COMMAND_SRC_1] = {1, gpio_reg_cmd_source_1},
102
+ [GPIO_1_8V_E_DATA_READ] = {1, gpio_reg_data_read},
103
+ [GPIO_1_8V_E_INPUT_MASK] = {1, gpio_reg_input_mask},
104
+};
105
+
106
static uint64_t aspeed_gpio_read(void *opaque, hwaddr offset, uint32_t size)
107
{
108
AspeedGPIOState *s = ASPEED_GPIO(opaque);
109
@@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_get_pin(Object *obj, Visitor *v, const char *name,
110
int set_idx, group_idx = 0;
111
112
if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) {
113
- error_setg(errp, "%s: error reading %s", __func__, name);
114
- return;
115
+ /* 1.8V gpio */
116
+ if (sscanf(name, "gpio%3s%1d", group, &pin) != 2) {
117
+ error_setg(errp, "%s: error reading %s", __func__, name);
118
+ return;
119
+ }
120
}
121
set_idx = get_set_idx(s, group, &group_idx);
122
if (set_idx == -1) {
123
@@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_set_pin(Object *obj, Visitor *v, const char *name,
124
return;
125
}
126
if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) {
127
- error_setg(errp, "%s: error reading %s", __func__, name);
128
- return;
129
+ /* 1.8V gpio */
130
+ if (sscanf(name, "gpio%3s%1d", group, &pin) != 2) {
131
+ error_setg(errp, "%s: error reading %s", __func__, name);
132
+ return;
133
+ }
134
}
135
set_idx = get_set_idx(s, group, &group_idx);
136
if (set_idx == -1) {
137
@@ -XXX,XX +XXX,XX @@ static const GPIOSetProperties ast2500_set_props[] = {
138
[7] = {0x000000ff, 0x000000ff, {"AC"} },
139
};
140
141
+static GPIOSetProperties ast2600_3_6v_set_props[] = {
142
+ [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} },
143
+ [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} },
144
+ [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} },
145
+ [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} },
146
+ [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} },
147
+ [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} },
148
+ [6] = {0xffff0000, 0x0fff0000, {"Y", "Z", "", ""} },
149
+};
150
+
151
+static GPIOSetProperties ast2600_1_8v_set_props[] = {
152
+ [0] = {0xffffffff, 0xffffffff, {"18A", "18B", "18C", "18D"} },
153
+ [1] = {0x0000000f, 0x0000000f, {"18E"} },
154
+};
155
+
156
static const MemoryRegionOps aspeed_gpio_ops = {
157
.read = aspeed_gpio_read,
158
.write = aspeed_gpio_write,
159
@@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_realize(DeviceState *dev, Error **errp)
160
}
161
162
memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_gpio_ops, s,
163
- TYPE_ASPEED_GPIO, GPIO_3_6V_MEM_SIZE);
164
+ TYPE_ASPEED_GPIO, GPIO_MAX_MEM_SIZE);
165
166
sysbus_init_mmio(sbd, &s->iomem);
167
}
168
@@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_2500_class_init(ObjectClass *klass, void *data)
169
agc->reg_table = aspeed_3_6v_gpios;
170
}
171
172
+static void aspeed_gpio_ast2600_3_6v_class_init(ObjectClass *klass, void *data)
173
+{
174
+ AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
175
+
176
+ agc->props = ast2600_3_6v_set_props;
177
+ agc->nr_gpio_pins = 208;
178
+ agc->nr_gpio_sets = 7;
179
+ agc->reg_table = aspeed_3_6v_gpios;
180
+}
181
+
182
+static void aspeed_gpio_ast2600_1_8v_class_init(ObjectClass *klass, void *data)
183
+{
184
+ AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
185
+
186
+ agc->props = ast2600_1_8v_set_props;
187
+ agc->nr_gpio_pins = 36;
188
+ agc->nr_gpio_sets = 2;
189
+ agc->reg_table = aspeed_1_8v_gpios;
190
+}
191
+
192
static const TypeInfo aspeed_gpio_info = {
193
.name = TYPE_ASPEED_GPIO,
194
.parent = TYPE_SYS_BUS_DEVICE,
195
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_gpio_ast2500_info = {
196
.instance_init = aspeed_gpio_init,
197
};
198
199
+static const TypeInfo aspeed_gpio_ast2600_3_6v_info = {
200
+ .name = TYPE_ASPEED_GPIO "-ast2600",
201
+ .parent = TYPE_ASPEED_GPIO,
202
+ .class_init = aspeed_gpio_ast2600_3_6v_class_init,
203
+ .instance_init = aspeed_gpio_init,
204
+};
205
+
206
+static const TypeInfo aspeed_gpio_ast2600_1_8v_info = {
207
+ .name = TYPE_ASPEED_GPIO "-ast2600-1_8v",
208
+ .parent = TYPE_ASPEED_GPIO,
209
+ .class_init = aspeed_gpio_ast2600_1_8v_class_init,
210
+ .instance_init = aspeed_gpio_init,
211
+};
212
+
213
static void aspeed_gpio_register_types(void)
214
{
215
type_register_static(&aspeed_gpio_info);
216
type_register_static(&aspeed_gpio_ast2400_info);
217
type_register_static(&aspeed_gpio_ast2500_info);
218
+ type_register_static(&aspeed_gpio_ast2600_3_6v_info);
219
+ type_register_static(&aspeed_gpio_ast2600_1_8v_info);
220
}
221
222
type_init(aspeed_gpio_register_types);
223
--
224
2.20.1
225
226
diff view generated by jsdifflib
Deleted patch
1
From: Cédric Le Goater <clg@kaod.org>
2
1
3
It prepares ground for register differences between SoCs.
4
5
Signed-off-by: Cédric Le Goater <clg@kaod.org>
6
Reviewed-by: Joel Stanley <joel@jms.id.au>
7
Message-id: 20190925143248.10000-16-clg@kaod.org
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
10
include/hw/i2c/aspeed_i2c.h | 15 ++++++++++
11
hw/arm/aspeed_soc.c | 3 +-
12
hw/i2c/aspeed_i2c.c | 60 ++++++++++++++++++++++++++++++++-----
13
3 files changed, 69 insertions(+), 9 deletions(-)
14
15
diff --git a/include/hw/i2c/aspeed_i2c.h b/include/hw/i2c/aspeed_i2c.h
16
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/i2c/aspeed_i2c.h
18
+++ b/include/hw/i2c/aspeed_i2c.h
19
@@ -XXX,XX +XXX,XX @@
20
#include "hw/sysbus.h"
21
22
#define TYPE_ASPEED_I2C "aspeed.i2c"
23
+#define TYPE_ASPEED_2400_I2C TYPE_ASPEED_I2C "-ast2400"
24
+#define TYPE_ASPEED_2500_I2C TYPE_ASPEED_I2C "-ast2500"
25
#define ASPEED_I2C(obj) \
26
OBJECT_CHECK(AspeedI2CState, (obj), TYPE_ASPEED_I2C)
27
28
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedI2CState {
29
AspeedI2CBus busses[ASPEED_I2C_NR_BUSSES];
30
} AspeedI2CState;
31
32
+#define ASPEED_I2C_CLASS(klass) \
33
+ OBJECT_CLASS_CHECK(AspeedI2CClass, (klass), TYPE_ASPEED_I2C)
34
+#define ASPEED_I2C_GET_CLASS(obj) \
35
+ OBJECT_GET_CLASS(AspeedI2CClass, (obj), TYPE_ASPEED_I2C)
36
+
37
+typedef struct AspeedI2CClass {
38
+ SysBusDeviceClass parent_class;
39
+
40
+ uint8_t num_busses;
41
+ uint8_t reg_size;
42
+ uint8_t gap;
43
+} AspeedI2CClass;
44
+
45
I2CBus *aspeed_i2c_get_bus(DeviceState *dev, int busnr);
46
47
#endif /* ASPEED_I2C_H */
48
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
49
index XXXXXXX..XXXXXXX 100644
50
--- a/hw/arm/aspeed_soc.c
51
+++ b/hw/arm/aspeed_soc.c
52
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj)
53
object_property_add_const_link(OBJECT(&s->timerctrl), "scu",
54
OBJECT(&s->scu), &error_abort);
55
56
+ snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
57
sysbus_init_child_obj(obj, "i2c", OBJECT(&s->i2c), sizeof(s->i2c),
58
- TYPE_ASPEED_I2C);
59
+ typename);
60
61
snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
62
sysbus_init_child_obj(obj, "fmc", OBJECT(&s->fmc), sizeof(s->fmc),
63
diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c
64
index XXXXXXX..XXXXXXX 100644
65
--- a/hw/i2c/aspeed_i2c.c
66
+++ b/hw/i2c/aspeed_i2c.c
67
@@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_reset(DeviceState *dev)
68
{
69
int i;
70
AspeedI2CState *s = ASPEED_I2C(dev);
71
+ AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
72
73
s->intr_status = 0;
74
75
- for (i = 0; i < ASPEED_I2C_NR_BUSSES; i++) {
76
+ for (i = 0; i < aic->num_busses; i++) {
77
s->busses[i].intr_ctrl = 0;
78
s->busses[i].intr_status = 0;
79
s->busses[i].cmd = 0;
80
@@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_reset(DeviceState *dev)
81
}
82
83
/*
84
- * Address Definitions
85
+ * Address Definitions (AST2400 and AST2500)
86
*
87
* 0x000 ... 0x03F: Global Register
88
* 0x040 ... 0x07F: Device 1
89
@@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_realize(DeviceState *dev, Error **errp)
90
int i;
91
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
92
AspeedI2CState *s = ASPEED_I2C(dev);
93
+ AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
94
95
sysbus_init_irq(sbd, &s->irq);
96
memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_i2c_ctrl_ops, s,
97
"aspeed.i2c", 0x1000);
98
sysbus_init_mmio(sbd, &s->iomem);
99
100
- for (i = 0; i < ASPEED_I2C_NR_BUSSES; i++) {
101
- char name[16];
102
- int offset = i < 7 ? 1 : 5;
103
+ for (i = 0; i < aic->num_busses; i++) {
104
+ char name[32];
105
+ int offset = i < aic->gap ? 1 : 5;
106
snprintf(name, sizeof(name), "aspeed.i2c.%d", i);
107
s->busses[i].controller = s;
108
s->busses[i].id = i;
109
s->busses[i].bus = i2c_init_bus(dev, name);
110
memory_region_init_io(&s->busses[i].mr, OBJECT(dev),
111
- &aspeed_i2c_bus_ops, &s->busses[i], name, 0x40);
112
- memory_region_add_subregion(&s->iomem, 0x40 * (i + offset),
113
+ &aspeed_i2c_bus_ops, &s->busses[i], name,
114
+ aic->reg_size);
115
+ memory_region_add_subregion(&s->iomem, aic->reg_size * (i + offset),
116
&s->busses[i].mr);
117
}
118
}
119
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_i2c_info = {
120
.parent = TYPE_SYS_BUS_DEVICE,
121
.instance_size = sizeof(AspeedI2CState),
122
.class_init = aspeed_i2c_class_init,
123
+ .class_size = sizeof(AspeedI2CClass),
124
+ .abstract = true,
125
+};
126
+
127
+static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data)
128
+{
129
+ DeviceClass *dc = DEVICE_CLASS(klass);
130
+ AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
131
+
132
+ dc->desc = "ASPEED 2400 I2C Controller";
133
+
134
+ aic->num_busses = 14;
135
+ aic->reg_size = 0x40;
136
+ aic->gap = 7;
137
+}
138
+
139
+static const TypeInfo aspeed_2400_i2c_info = {
140
+ .name = TYPE_ASPEED_2400_I2C,
141
+ .parent = TYPE_ASPEED_I2C,
142
+ .class_init = aspeed_2400_i2c_class_init,
143
+};
144
+
145
+static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data)
146
+{
147
+ DeviceClass *dc = DEVICE_CLASS(klass);
148
+ AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
149
+
150
+ dc->desc = "ASPEED 2500 I2C Controller";
151
+
152
+ aic->num_busses = 14;
153
+ aic->reg_size = 0x40;
154
+ aic->gap = 7;
155
+}
156
+
157
+static const TypeInfo aspeed_2500_i2c_info = {
158
+ .name = TYPE_ASPEED_2500_I2C,
159
+ .parent = TYPE_ASPEED_I2C,
160
+ .class_init = aspeed_2500_i2c_class_init,
161
};
162
163
static void aspeed_i2c_register_types(void)
164
{
165
type_register_static(&aspeed_i2c_info);
166
+ type_register_static(&aspeed_2400_i2c_info);
167
+ type_register_static(&aspeed_2500_i2c_info);
168
}
169
170
type_init(aspeed_i2c_register_types)
171
@@ -XXX,XX +XXX,XX @@ type_init(aspeed_i2c_register_types)
172
I2CBus *aspeed_i2c_get_bus(DeviceState *dev, int busnr)
173
{
174
AspeedI2CState *s = ASPEED_I2C(dev);
175
+ AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
176
I2CBus *bus = NULL;
177
178
- if (busnr >= 0 && busnr < ASPEED_I2C_NR_BUSSES) {
179
+ if (busnr >= 0 && busnr < aic->num_busses) {
180
bus = s->busses[busnr].bus;
181
}
182
183
--
184
2.20.1
185
186
diff view generated by jsdifflib
Deleted patch
1
From: Cédric Le Goater <clg@kaod.org>
2
1
3
The I2C controller of the AST2400 and AST2500 SoCs have one IRQ shared
4
by all I2C busses. The AST2600 SoC I2C controller has one IRQ per bus
5
and 16 busses.
6
7
Signed-off-by: Cédric Le Goater <clg@kaod.org>
8
Reviewed-by: Joel Stanley <joel@jms.id.au>
9
Message-id: 20190925143248.10000-17-clg@kaod.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
include/hw/i2c/aspeed_i2c.h | 5 +++-
13
hw/i2c/aspeed_i2c.c | 46 +++++++++++++++++++++++++++++++++++--
14
2 files changed, 48 insertions(+), 3 deletions(-)
15
16
diff --git a/include/hw/i2c/aspeed_i2c.h b/include/hw/i2c/aspeed_i2c.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/i2c/aspeed_i2c.h
19
+++ b/include/hw/i2c/aspeed_i2c.h
20
@@ -XXX,XX +XXX,XX @@
21
#define TYPE_ASPEED_I2C "aspeed.i2c"
22
#define TYPE_ASPEED_2400_I2C TYPE_ASPEED_I2C "-ast2400"
23
#define TYPE_ASPEED_2500_I2C TYPE_ASPEED_I2C "-ast2500"
24
+#define TYPE_ASPEED_2600_I2C TYPE_ASPEED_I2C "-ast2600"
25
#define ASPEED_I2C(obj) \
26
OBJECT_CHECK(AspeedI2CState, (obj), TYPE_ASPEED_I2C)
27
28
-#define ASPEED_I2C_NR_BUSSES 14
29
+#define ASPEED_I2C_NR_BUSSES 16
30
31
struct AspeedI2CState;
32
33
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedI2CBus {
34
35
I2CBus *bus;
36
uint8_t id;
37
+ qemu_irq irq;
38
39
uint32_t ctrl;
40
uint32_t timing[2];
41
@@ -XXX,XX +XXX,XX @@ typedef struct AspeedI2CClass {
42
uint8_t num_busses;
43
uint8_t reg_size;
44
uint8_t gap;
45
+ qemu_irq (*bus_get_irq)(AspeedI2CBus *);
46
} AspeedI2CClass;
47
48
I2CBus *aspeed_i2c_get_bus(DeviceState *dev, int busnr);
49
diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c
50
index XXXXXXX..XXXXXXX 100644
51
--- a/hw/i2c/aspeed_i2c.c
52
+++ b/hw/i2c/aspeed_i2c.c
53
@@ -XXX,XX +XXX,XX @@ static inline bool aspeed_i2c_bus_is_enabled(AspeedI2CBus *bus)
54
55
static inline void aspeed_i2c_bus_raise_interrupt(AspeedI2CBus *bus)
56
{
57
+ AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
58
+
59
bus->intr_status &= bus->intr_ctrl;
60
if (bus->intr_status) {
61
bus->controller->intr_status |= 1 << bus->id;
62
- qemu_irq_raise(bus->controller->irq);
63
+ qemu_irq_raise(aic->bus_get_irq(bus));
64
}
65
}
66
67
@@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
68
uint64_t value, unsigned size)
69
{
70
AspeedI2CBus *bus = opaque;
71
+ AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
72
bool handle_rx;
73
74
switch (offset) {
75
@@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
76
bus->intr_status &= ~(value & 0x7FFF);
77
if (!bus->intr_status) {
78
bus->controller->intr_status &= ~(1 << bus->id);
79
- qemu_irq_lower(bus->controller->irq);
80
+ qemu_irq_lower(aic->bus_get_irq(bus));
81
}
82
if (handle_rx && (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST))) {
83
aspeed_i2c_handle_rx_cmd(bus);
84
@@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_realize(DeviceState *dev, Error **errp)
85
for (i = 0; i < aic->num_busses; i++) {
86
char name[32];
87
int offset = i < aic->gap ? 1 : 5;
88
+
89
+ sysbus_init_irq(sbd, &s->busses[i].irq);
90
snprintf(name, sizeof(name), "aspeed.i2c.%d", i);
91
s->busses[i].controller = s;
92
s->busses[i].id = i;
93
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_i2c_info = {
94
.abstract = true,
95
};
96
97
+static qemu_irq aspeed_2400_i2c_bus_get_irq(AspeedI2CBus *bus)
98
+{
99
+ return bus->controller->irq;
100
+}
101
+
102
static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data)
103
{
104
DeviceClass *dc = DEVICE_CLASS(klass);
105
@@ -XXX,XX +XXX,XX @@ static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data)
106
aic->num_busses = 14;
107
aic->reg_size = 0x40;
108
aic->gap = 7;
109
+ aic->bus_get_irq = aspeed_2400_i2c_bus_get_irq;
110
}
111
112
static const TypeInfo aspeed_2400_i2c_info = {
113
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2400_i2c_info = {
114
.class_init = aspeed_2400_i2c_class_init,
115
};
116
117
+static qemu_irq aspeed_2500_i2c_bus_get_irq(AspeedI2CBus *bus)
118
+{
119
+ return bus->controller->irq;
120
+}
121
+
122
static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data)
123
{
124
DeviceClass *dc = DEVICE_CLASS(klass);
125
@@ -XXX,XX +XXX,XX @@ static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data)
126
aic->num_busses = 14;
127
aic->reg_size = 0x40;
128
aic->gap = 7;
129
+ aic->bus_get_irq = aspeed_2500_i2c_bus_get_irq;
130
}
131
132
static const TypeInfo aspeed_2500_i2c_info = {
133
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_2500_i2c_info = {
134
.class_init = aspeed_2500_i2c_class_init,
135
};
136
137
+static qemu_irq aspeed_2600_i2c_bus_get_irq(AspeedI2CBus *bus)
138
+{
139
+ return bus->irq;
140
+}
141
+
142
+static void aspeed_2600_i2c_class_init(ObjectClass *klass, void *data)
143
+{
144
+ DeviceClass *dc = DEVICE_CLASS(klass);
145
+ AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
146
+
147
+ dc->desc = "ASPEED 2600 I2C Controller";
148
+
149
+ aic->num_busses = 16;
150
+ aic->reg_size = 0x80;
151
+ aic->gap = -1; /* no gap */
152
+ aic->bus_get_irq = aspeed_2600_i2c_bus_get_irq;
153
+}
154
+
155
+static const TypeInfo aspeed_2600_i2c_info = {
156
+ .name = TYPE_ASPEED_2600_I2C,
157
+ .parent = TYPE_ASPEED_I2C,
158
+ .class_init = aspeed_2600_i2c_class_init,
159
+};
160
+
161
static void aspeed_i2c_register_types(void)
162
{
163
type_register_static(&aspeed_i2c_info);
164
type_register_static(&aspeed_2400_i2c_info);
165
type_register_static(&aspeed_2500_i2c_info);
166
+ type_register_static(&aspeed_2600_i2c_info);
167
}
168
169
type_init(aspeed_i2c_register_types)
170
--
171
2.20.1
172
173
diff view generated by jsdifflib
Deleted patch
1
From: Joel Stanley <joel@jms.id.au>
2
1
3
Signed-off-by: Joel Stanley <joel@jms.id.au>
4
Signed-off-by: Cédric Le Goater <clg@kaod.org>
5
Message-id: 20190925143248.10000-24-clg@kaod.org
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
---
8
include/hw/arm/aspeed_soc.h | 1 +
9
hw/arm/aspeed_ast2600.c | 5 +++++
10
hw/arm/aspeed_soc.c | 6 ++++++
11
3 files changed, 12 insertions(+)
12
13
diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h
14
index XXXXXXX..XXXXXXX 100644
15
--- a/include/hw/arm/aspeed_soc.h
16
+++ b/include/hw/arm/aspeed_soc.h
17
@@ -XXX,XX +XXX,XX @@ enum {
18
ASPEED_SDMC,
19
ASPEED_SCU,
20
ASPEED_ADC,
21
+ ASPEED_VIDEO,
22
ASPEED_SRAM,
23
ASPEED_SDHCI,
24
ASPEED_GPIO,
25
diff --git a/hw/arm/aspeed_ast2600.c b/hw/arm/aspeed_ast2600.c
26
index XXXXXXX..XXXXXXX 100644
27
--- a/hw/arm/aspeed_ast2600.c
28
+++ b/hw/arm/aspeed_ast2600.c
29
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2600_memmap[] = {
30
[ASPEED_SCU] = 0x1E6E2000,
31
[ASPEED_XDMA] = 0x1E6E7000,
32
[ASPEED_ADC] = 0x1E6E9000,
33
+ [ASPEED_VIDEO] = 0x1E700000,
34
[ASPEED_SDHCI] = 0x1E740000,
35
[ASPEED_GPIO] = 0x1E780000,
36
[ASPEED_GPIO_1_8V] = 0x1E780800,
37
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp)
38
create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM],
39
ASPEED_SOC_IOMEM_SIZE);
40
41
+ /* Video engine stub */
42
+ create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_VIDEO],
43
+ 0x1000);
44
+
45
if (s->num_cpus > sc->num_cpus) {
46
warn_report("%s: invalid number of CPUs %d, using default %d",
47
sc->name, s->num_cpus, sc->num_cpus);
48
diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c
49
index XXXXXXX..XXXXXXX 100644
50
--- a/hw/arm/aspeed_soc.c
51
+++ b/hw/arm/aspeed_soc.c
52
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2400_memmap[] = {
53
[ASPEED_SDMC] = 0x1E6E0000,
54
[ASPEED_SCU] = 0x1E6E2000,
55
[ASPEED_XDMA] = 0x1E6E7000,
56
+ [ASPEED_VIDEO] = 0x1E700000,
57
[ASPEED_ADC] = 0x1E6E9000,
58
[ASPEED_SRAM] = 0x1E720000,
59
[ASPEED_SDHCI] = 0x1E740000,
60
@@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2500_memmap[] = {
61
[ASPEED_SCU] = 0x1E6E2000,
62
[ASPEED_XDMA] = 0x1E6E7000,
63
[ASPEED_ADC] = 0x1E6E9000,
64
+ [ASPEED_VIDEO] = 0x1E700000,
65
[ASPEED_SRAM] = 0x1E720000,
66
[ASPEED_SDHCI] = 0x1E740000,
67
[ASPEED_GPIO] = 0x1E780000,
68
@@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp)
69
create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_IOMEM],
70
ASPEED_SOC_IOMEM_SIZE);
71
72
+ /* Video engine stub */
73
+ create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_VIDEO],
74
+ 0x1000);
75
+
76
if (s->num_cpus > sc->num_cpus) {
77
warn_report("%s: invalid number of CPUs %d, using default %d",
78
sc->name, s->num_cpus, sc->num_cpus);
79
--
80
2.20.1
81
82
diff view generated by jsdifflib