1 | target-arm queue for softfreeze: this is quite big as I | 1 | First arm pullreq for 7.1. The bulk of this is the qemu_split_irq |
---|---|---|---|
2 | was on holiday last week, so this is all just sneaking in | 2 | removal. |
3 | under the wire. I particularly wanted to get Philippe's | 3 | |
4 | patches in before freeze as that sort of code-movement | 4 | I have enough stuff in my to-review queue that I expect to do another |
5 | patchset is painful to have to rebase. | 5 | pullreq early next week, but 31 patches is enough to not hang on to. |
6 | 6 | ||
7 | thanks | 7 | thanks |
8 | -- PMM | 8 | -- PMM |
9 | 9 | ||
10 | The following changes since commit ae9108f8f0746ce64d02afb1a216153a50926132: | 10 | The following changes since commit 9c125d17e9402c232c46610802e5931b3639d77b: |
11 | 11 | ||
12 | Merge remote-tracking branch 'remotes/vivier2/tags/linux-user-for-4.1-pull-request' into staging (2019-07-01 15:55:40 +0100) | 12 | Merge tag 'pull-tcg-20220420' of https://gitlab.com/rth7680/qemu into staging (2022-04-20 16:43:11 -0700) |
13 | 13 | ||
14 | are available in the Git repository at: | 14 | are available in the Git repository at: |
15 | 15 | ||
16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190701 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220421 |
17 | 17 | ||
18 | for you to fetch changes up to 787a7e76c2e93a48c47b324fea592c9910a70483: | 18 | for you to fetch changes up to 5b415dd61bdbf61fb4be0e9f1a7172b8bce682c6: |
19 | 19 | ||
20 | target/arm: Declare some M-profile functions publicly (2019-07-01 17:29:01 +0100) | 20 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs (2022-04-21 11:37:05 +0100) |
21 | 21 | ||
22 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
23 | target-arm queue: | 23 | target-arm queue: |
24 | * hw/arm/boot: fix direct kernel boot with initrd | 24 | * hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF |
25 | * hw/arm/msf2-som: Exit when the cpu is not the expected one | 25 | * versal: Add the Cortex-R5s in the Real-Time Processing Unit (RPU) subsystem |
26 | * i.mx7: fix bugs in PCI controller needed to boot recent kernels | 26 | * versal: model enough of the Clock/Reset Low-power domain (CRL) to allow control of the Cortex-R5s |
27 | * aspeed: add RTC device | 27 | * xlnx-zynqmp: Connect 4 TTC timers |
28 | * aspeed: fix some timer device bugs | 28 | * exynos4210: Refactor GIC/combiner code to stop using qemu_split_irq |
29 | * aspeed: add swift-bmc board | 29 | * realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
30 | * aspeed: vic: Add support for legacy register interface | 30 | * stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
31 | * aspeed: add aspeed-xdma device | 31 | * hw/core/irq: remove unused 'qemu_irq_split' function |
32 | * Add new sbsa-ref board for aarch64 | 32 | * npcm7xx: use symbolic constants for PWRON STRAP bit fields |
33 | * target/arm: code refactoring in preparation for support of | 33 | * virt: document impact of gic-version on max CPUs |
34 | compilation with TCG disabled | ||
35 | 34 | ||
36 | ---------------------------------------------------------------- | 35 | ---------------------------------------------------------------- |
37 | Adriana Kobylak (1): | 36 | Edgar E. Iglesias (6): |
38 | aspeed: Add support for the swift-bmc board | 37 | timer: cadence_ttc: Break out header file to allow embedding |
38 | hw/arm/xlnx-zynqmp: Connect 4 TTC timers | ||
39 | hw/arm: versal: Create an APU CPU Cluster | ||
40 | hw/arm: versal: Add the Cortex-R5Fs | ||
41 | hw/misc: Add a model of the Xilinx Versal CRL | ||
42 | hw/arm: versal: Connect the CRL | ||
39 | 43 | ||
40 | Andrew Jeffery (3): | 44 | Hao Wu (2): |
41 | aspeed/timer: Status register contains reload for stopped timer | 45 | hw/misc: Add PWRON STRAP bit fields in GCR module |
42 | aspeed/timer: Fix match calculations | 46 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs |
43 | aspeed: vic: Add support for legacy register interface | ||
44 | 47 | ||
45 | Andrew Jones (1): | 48 | Heinrich Schuchardt (1): |
46 | hw/arm/boot: fix direct kernel boot with initrd | 49 | hw/arm/virt: impact of gic-version on max CPUs |
47 | 50 | ||
48 | Andrey Smirnov (5): | 51 | Peter Maydell (19): |
49 | i.mx7d: Add no-op/unimplemented APBH DMA module | 52 | hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF |
50 | i.mx7d: Add no-op/unimplemented PCIE PHY IP block | 53 | hw/arm/exynos4210: Use TYPE_OR_IRQ instead of custom OR-gate device |
51 | pci: designware: Update MSI mapping unconditionally | 54 | hw/intc/exynos4210_gic: Remove unused TYPE_EXYNOS4210_IRQ_GATE |
52 | pci: designware: Update MSI mapping when MSI address changes | 55 | hw/arm/exynos4210: Put a9mpcore device into state struct |
53 | i.mx7d: pci: Update PCI IRQ mapping to match HW | 56 | hw/arm/exynos4210: Drop int_gic_irq[] from Exynos4210Irq struct |
57 | hw/arm/exynos4210: Coalesce board_irqs and irq_table | ||
58 | hw/arm/exynos4210: Fix code style nit in combiner_grp_to_gic_id[] | ||
59 | hw/arm/exynos4210: Move exynos4210_init_board_irqs() into exynos4210.c | ||
60 | hw/arm/exynos4210: Put external GIC into state struct | ||
61 | hw/arm/exynos4210: Drop ext_gic_irq[] from Exynos4210Irq struct | ||
62 | hw/arm/exynos4210: Move exynos4210_combiner_get_gpioin() into exynos4210.c | ||
63 | hw/arm/exynos4210: Delete unused macro definitions | ||
64 | hw/arm/exynos4210: Use TYPE_SPLIT_IRQ in exynos4210_init_board_irqs() | ||
65 | hw/arm/exynos4210: Fill in irq_table[] for internal-combiner-only IRQ lines | ||
66 | hw/arm/exynos4210: Connect MCT_G0 and MCT_G1 to both combiners | ||
67 | hw/arm/exynos4210: Don't connect multiple lines to external GIC inputs | ||
68 | hw/arm/exynos4210: Fold combiner splits into exynos4210_init_board_irqs() | ||
69 | hw/arm/exynos4210: Put combiners into state struct | ||
70 | hw/arm/exynos4210: Drop Exynos4210Irq struct | ||
54 | 71 | ||
55 | Christian Svensson (1): | 72 | Zongyuan Li (3): |
56 | aspeed/timer: Ensure positive muldiv delta | 73 | hw/arm/realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
74 | hw/arm/stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
75 | hw/core/irq: remove unused 'qemu_irq_split' function | ||
57 | 76 | ||
58 | Cédric Le Goater (7): | 77 | docs/system/arm/virt.rst | 4 +- |
59 | aspeed: add a per SoC mapping for the interrupt space | 78 | include/hw/arm/exynos4210.h | 50 ++-- |
60 | aspeed: add a per SoC mapping for the memory space | 79 | include/hw/arm/xlnx-versal.h | 16 ++ |
61 | aspeed: introduce a configurable number of CPU per machine | 80 | include/hw/arm/xlnx-zynqmp.h | 4 + |
62 | aspeed: add support for multiple NICs | 81 | include/hw/intc/exynos4210_combiner.h | 57 +++++ |
63 | aspeed: remove the "ram" link | 82 | include/hw/intc/exynos4210_gic.h | 43 ++++ |
64 | aspeed: add a RAM memory region container | 83 | include/hw/irq.h | 5 - |
65 | aspeed/smc: add a 'sdram_base' property | 84 | include/hw/misc/npcm7xx_gcr.h | 30 +++ |
66 | 85 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++++ | |
67 | Eddie James (1): | 86 | include/hw/timer/cadence_ttc.h | 54 +++++ |
68 | hw/misc/aspeed_xdma: New device | 87 | hw/arm/exynos4210.c | 430 ++++++++++++++++++++++++++++++---- |
69 | 88 | hw/arm/npcm7xx_boards.c | 24 +- | |
70 | Hongbo Zhang (2): | 89 | hw/arm/realview.c | 33 ++- |
71 | hw/arm: Add arm SBSA reference machine, skeleton part | 90 | hw/arm/stellaris.c | 15 +- |
72 | hw/arm: Add arm SBSA reference machine, devices part | 91 | hw/arm/virt.c | 7 + |
73 | 92 | hw/arm/xlnx-versal-virt.c | 6 +- | |
74 | Jan Kiszka (1): | 93 | hw/arm/xlnx-versal.c | 99 +++++++- |
75 | hw/arm/virt: Add support for Cortex-A7 | 94 | hw/arm/xlnx-zynqmp.c | 22 ++ |
76 | 95 | hw/core/irq.c | 15 -- | |
77 | Joel Stanley (4): | 96 | hw/intc/exynos4210_combiner.c | 108 +-------- |
78 | hw: timer: Add ASPEED RTC device | 97 | hw/intc/exynos4210_gic.c | 344 +-------------------------- |
79 | hw/arm/aspeed: Add RTC to SoC | 98 | hw/misc/xlnx-versal-crl.c | 421 +++++++++++++++++++++++++++++++++ |
80 | aspeed/timer: Fix behaviour running Linux | 99 | hw/timer/cadence_ttc.c | 32 +-- |
81 | aspeed: Link SCU to the watchdog | 100 | MAINTAINERS | 2 +- |
82 | 101 | hw/misc/meson.build | 1 + | |
83 | Philippe Mathieu-Daudé (19): | 102 | 25 files changed, 1457 insertions(+), 600 deletions(-) |
84 | hw/arm/msf2-som: Exit when the cpu is not the expected one | 103 | create mode 100644 include/hw/intc/exynos4210_combiner.h |
85 | target/arm: Makefile cleanup (Aarch64) | 104 | create mode 100644 include/hw/intc/exynos4210_gic.h |
86 | target/arm: Makefile cleanup (ARM) | 105 | create mode 100644 include/hw/misc/xlnx-versal-crl.h |
87 | target/arm: Makefile cleanup (KVM) | 106 | create mode 100644 include/hw/timer/cadence_ttc.h |
88 | target/arm: Makefile cleanup (softmmu) | 107 | create mode 100644 hw/misc/xlnx-versal-crl.c |
89 | target/arm: Add copyright boilerplate | ||
90 | target/arm/helper: Remove unused include | ||
91 | target/arm: Fix multiline comment syntax | ||
92 | target/arm: Fix coding style issues | ||
93 | target/arm: Move CPU state dumping routines to cpu.c | ||
94 | target/arm: Declare get_phys_addr() function publicly | ||
95 | target/arm: Move TLB related routines to tlb_helper.c | ||
96 | target/arm/vfp_helper: Move code around | ||
97 | target/arm/vfp_helper: Extract vfp_set_fpscr_to_host() | ||
98 | target/arm/vfp_helper: Extract vfp_set_fpscr_from_host() | ||
99 | target/arm/vfp_helper: Restrict the SoftFloat use to TCG | ||
100 | target/arm: Restrict PSCI to TCG | ||
101 | target/arm: Declare arm_log_exception() function publicly | ||
102 | target/arm: Declare some M-profile functions publicly | ||
103 | |||
104 | Samuel Ortiz (1): | ||
105 | target/arm: Move the DC ZVA helper into op_helper | ||
106 | |||
107 | hw/arm/Makefile.objs | 1 + | ||
108 | hw/misc/Makefile.objs | 1 + | ||
109 | hw/timer/Makefile.objs | 2 +- | ||
110 | target/arm/Makefile.objs | 24 +- | ||
111 | include/hw/arm/aspeed_soc.h | 53 ++- | ||
112 | include/hw/arm/fsl-imx7.h | 14 +- | ||
113 | include/hw/misc/aspeed_xdma.h | 30 ++ | ||
114 | include/hw/ssi/aspeed_smc.h | 3 + | ||
115 | include/hw/timer/aspeed_rtc.h | 31 ++ | ||
116 | include/hw/watchdog/wdt_aspeed.h | 1 + | ||
117 | target/arm/cpu.h | 2 - | ||
118 | target/arm/internals.h | 69 ++- | ||
119 | target/arm/translate.h | 5 - | ||
120 | hw/arm/aspeed.c | 76 +++- | ||
121 | hw/arm/aspeed_soc.c | 262 +++++++++--- | ||
122 | hw/arm/boot.c | 3 +- | ||
123 | hw/arm/fsl-imx7.c | 11 + | ||
124 | hw/arm/msf2-som.c | 1 + | ||
125 | hw/arm/sbsa-ref.c | 806 ++++++++++++++++++++++++++++++++++++ | ||
126 | hw/arm/virt.c | 1 + | ||
127 | hw/intc/aspeed_vic.c | 105 +++-- | ||
128 | hw/misc/aspeed_xdma.c | 165 ++++++++ | ||
129 | hw/pci-host/designware.c | 18 +- | ||
130 | hw/ssi/aspeed_smc.c | 1 + | ||
131 | hw/timer/aspeed_rtc.c | 180 ++++++++ | ||
132 | hw/timer/aspeed_timer.c | 76 ++-- | ||
133 | hw/watchdog/wdt_aspeed.c | 20 + | ||
134 | target/arm/cpu.c | 232 ++++++++++- | ||
135 | target/arm/helper.c | 498 +++++++++------------- | ||
136 | target/arm/op_helper.c | 262 ++++++------ | ||
137 | target/arm/tlb_helper.c | 200 +++++++++ | ||
138 | target/arm/translate-a64.c | 128 ------ | ||
139 | target/arm/translate.c | 91 +--- | ||
140 | target/arm/vfp_helper.c | 199 +++++---- | ||
141 | MAINTAINERS | 8 + | ||
142 | default-configs/aarch64-softmmu.mak | 1 + | ||
143 | hw/arm/Kconfig | 14 + | ||
144 | hw/misc/trace-events | 3 + | ||
145 | hw/timer/trace-events | 4 + | ||
146 | 39 files changed, 2675 insertions(+), 926 deletions(-) | ||
147 | create mode 100644 include/hw/misc/aspeed_xdma.h | ||
148 | create mode 100644 include/hw/timer/aspeed_rtc.h | ||
149 | create mode 100644 hw/arm/sbsa-ref.c | ||
150 | create mode 100644 hw/misc/aspeed_xdma.c | ||
151 | create mode 100644 hw/timer/aspeed_rtc.c | ||
152 | create mode 100644 target/arm/tlb_helper.c | ||
153 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Andrew Jones <drjones@redhat.com> | ||
2 | 1 | ||
3 | Fix the condition used to check whether the initrd fits | ||
4 | into RAM; in some cases if an initrd was also passed on | ||
5 | the command line we would get an error stating that it | ||
6 | was too big to fit into RAM after the kernel. Despite the | ||
7 | error the loader continued anyway, though, so also add an | ||
8 | exit(1) when the initrd is actually too big. | ||
9 | |||
10 | Fixes: 852dc64d665f ("hw/arm/boot: Diagnose layouts that put initrd or | ||
11 | DTB off the end of RAM") | ||
12 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Message-id: 20190618125844.4863-1-drjones@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | hw/arm/boot.c | 3 ++- | ||
18 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/boot.c | ||
23 | +++ b/hw/arm/boot.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static void arm_setup_direct_kernel_boot(ARMCPU *cpu, | ||
25 | info->initrd_filename); | ||
26 | exit(1); | ||
27 | } | ||
28 | - if (info->initrd_start + initrd_size > info->ram_size) { | ||
29 | + if (info->initrd_start + initrd_size > ram_end) { | ||
30 | error_report("could not load initrd '%s': " | ||
31 | "too big to fit into RAM after the kernel", | ||
32 | info->initrd_filename); | ||
33 | + exit(1); | ||
34 | } | ||
35 | } else { | ||
36 | initrd_size = 0; | ||
37 | -- | ||
38 | 2.20.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | This machine correctly defines its default_cpu_type to cortex-m3 | ||
4 | and report an error if the user requested another cpu_type, | ||
5 | however it does not exit, and this can confuse users trying | ||
6 | to use another core: | ||
7 | |||
8 | $ qemu-system-arm -M emcraft-sf2 -cpu cortex-m4 -kernel test-m4.elf | ||
9 | qemu-system-arm: This board can only be used with CPU cortex-m3-arm-cpu | ||
10 | [output related to M3 core ...] | ||
11 | |||
12 | The CPU is indeed a M3 core: | ||
13 | |||
14 | (qemu) info qom-tree | ||
15 | /machine (emcraft-sf2-machine) | ||
16 | /unattached (container) | ||
17 | /device[0] (msf2-soc) | ||
18 | /armv7m (armv7m) | ||
19 | /cpu (cortex-m3-arm-cpu) | ||
20 | |||
21 | Add the missing exit() call to return to the shell. | ||
22 | |||
23 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
24 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
25 | Reviewed-by: Eduardo Habkost <ehabkost@redhat.com> | ||
26 | Message-id: 20190617160136.29930-1-philmd@redhat.com | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
28 | --- | ||
29 | hw/arm/msf2-som.c | 1 + | ||
30 | 1 file changed, 1 insertion(+) | ||
31 | |||
32 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/msf2-som.c | ||
35 | +++ b/hw/arm/msf2-som.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void emcraft_sf2_s2s010_init(MachineState *machine) | ||
37 | if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
38 | error_report("This board can only be used with CPU %s", | ||
39 | mc->default_cpu_type); | ||
40 | + exit(1); | ||
41 | } | ||
42 | |||
43 | memory_region_init_ram(ddr, NULL, "ddr-ram", DDR_SIZE, | ||
44 | -- | ||
45 | 2.20.1 | ||
46 | |||
47 | diff view generated by jsdifflib |
1 | From: Jan Kiszka <jan.kiszka@siemens.com> | 1 | It's not possible to provide the guest with the Security extensions |
---|---|---|---|
2 | (TrustZone) when using KVM or HVF, because the hardware | ||
3 | virtualization extensions don't permit running EL3 guest code. | ||
4 | However, we weren't checking for this combination, with the result | ||
5 | that QEMU would assert if you tried it: | ||
2 | 6 | ||
3 | Allow cortex-a7 to be used with the virt board; it supports | 7 | $ qemu-system-aarch64 -enable-kvm -machine virt,secure=on -cpu host -display none |
4 | the v7VE features and there is no reason to deny this type. | 8 | Unexpected error in object_property_find_err() at ../../qom/object.c:1304: |
9 | qemu-system-aarch64: Property 'host-arm-cpu.secure-memory' not found | ||
10 | Aborted | ||
5 | 11 | ||
6 | Signed-off-by: Jan Kiszka <jan.kiszka@siemens.com> | 12 | Check for this combination of options and report an error, in the |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 13 | same way we already do for attempts to give a KVM or HVF guest the |
8 | Message-id: fc5404f7-4d1d-c28f-6e48-d8799c82acc0@web.de | 14 | Virtualization or MTE extensions. Now we will report: |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | |
16 | qemu-system-aarch64: mach-virt: KVM does not support providing Security extensions (TrustZone) to the guest CPU | ||
17 | |||
18 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/961 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20220404155301.566542-1-peter.maydell@linaro.org | ||
11 | --- | 22 | --- |
12 | hw/arm/virt.c | 1 + | 23 | hw/arm/virt.c | 7 +++++++ |
13 | 1 file changed, 1 insertion(+) | 24 | 1 file changed, 7 insertions(+) |
14 | 25 | ||
15 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 26 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/virt.c | 28 | --- a/hw/arm/virt.c |
18 | +++ b/hw/arm/virt.c | 29 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ static const int a15irqmap[] = { | 30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
20 | }; | 31 | exit(1); |
21 | 32 | } | |
22 | static const char *valid_cpus[] = { | 33 | |
23 | + ARM_CPU_TYPE_NAME("cortex-a7"), | 34 | + if (vms->secure && (kvm_enabled() || hvf_enabled())) { |
24 | ARM_CPU_TYPE_NAME("cortex-a15"), | 35 | + error_report("mach-virt: %s does not support providing " |
25 | ARM_CPU_TYPE_NAME("cortex-a53"), | 36 | + "Security extensions (TrustZone) to the guest CPU", |
26 | ARM_CPU_TYPE_NAME("cortex-a57"), | 37 | + kvm_enabled() ? "KVM" : "HVF"); |
38 | + exit(1); | ||
39 | + } | ||
40 | + | ||
41 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { | ||
42 | error_report("mach-virt: %s does not support providing " | ||
43 | "Virtualization extensions to the guest CPU", | ||
27 | -- | 44 | -- |
28 | 2.20.1 | 45 | 2.25.1 |
29 | |||
30 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
2 | 1 | ||
3 | Instantiate no-op APBH DMA module. Needed to boot latest Linux kernel. | ||
4 | |||
5 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
6 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
8 | Cc: qemu-devel@nongnu.org | ||
9 | Cc: qemu-arm@nongnu.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/fsl-imx7.h | 3 +++ | ||
14 | hw/arm/fsl-imx7.c | 6 ++++++ | ||
15 | 2 files changed, 9 insertions(+) | ||
16 | |||
17 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/fsl-imx7.h | ||
20 | +++ b/include/hw/arm/fsl-imx7.h | ||
21 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
22 | FSL_IMX7_PCIE_REG_SIZE = 16 * 1024, | ||
23 | |||
24 | FSL_IMX7_GPR_ADDR = 0x30340000, | ||
25 | + | ||
26 | + FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
27 | + FSL_IMX7_DMA_APBH_SIZE = 0x2000, | ||
28 | }; | ||
29 | |||
30 | enum FslIMX7IRQs { | ||
31 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/arm/fsl-imx7.c | ||
34 | +++ b/hw/arm/fsl-imx7.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
36 | */ | ||
37 | create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR, | ||
38 | FSL_IMX7_LCDIF_SIZE); | ||
39 | + | ||
40 | + /* | ||
41 | + * DMA APBH | ||
42 | + */ | ||
43 | + create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR, | ||
44 | + FSL_IMX7_DMA_APBH_SIZE); | ||
45 | } | ||
46 | |||
47 | static void fsl_imx7_class_init(ObjectClass *oc, void *data) | ||
48 | -- | ||
49 | 2.20.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
2 | 1 | ||
3 | Add no-op/unimplemented PCIE PHY IP block. Needed by new kernels to | ||
4 | use PCIE. | ||
5 | |||
6 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
7 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
9 | Cc: qemu-devel@nongnu.org | ||
10 | Cc: qemu-arm@nongnu.org | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | include/hw/arm/fsl-imx7.h | 3 +++ | ||
15 | hw/arm/fsl-imx7.c | 5 +++++ | ||
16 | 2 files changed, 8 insertions(+) | ||
17 | |||
18 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/arm/fsl-imx7.h | ||
21 | +++ b/include/hw/arm/fsl-imx7.h | ||
22 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
23 | FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
24 | FSL_IMX7_ADCn_SIZE = 0x1000, | ||
25 | |||
26 | + FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
27 | + FSL_IMX7_PCIE_PHY_SIZE = 0x10000, | ||
28 | + | ||
29 | FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
30 | |||
31 | FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
32 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/fsl-imx7.c | ||
35 | +++ b/hw/arm/fsl-imx7.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
37 | */ | ||
38 | create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR, | ||
39 | FSL_IMX7_DMA_APBH_SIZE); | ||
40 | + /* | ||
41 | + * PCIe PHY | ||
42 | + */ | ||
43 | + create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, | ||
44 | + FSL_IMX7_PCIE_PHY_SIZE); | ||
45 | } | ||
46 | |||
47 | static void fsl_imx7_class_init(ObjectClass *oc, void *data) | ||
48 | -- | ||
49 | 2.20.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | These routines are TCG specific. | 3 | Break out header file to allow embedding of the the TTC. |
4 | The arm_deliver_fault() function is only used within the new | ||
5 | helper. Make it static. | ||
6 | 4 | ||
7 | Suggested-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Message-id: 20190701132516.26392-13-philmd@redhat.com | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
9 | Message-id: 20220331222017.2914409-2-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | target/arm/Makefile.objs | 1 + | 12 | include/hw/timer/cadence_ttc.h | 54 ++++++++++++++++++++++++++++++++++ |
14 | target/arm/internals.h | 3 - | 13 | hw/timer/cadence_ttc.c | 32 ++------------------ |
15 | target/arm/cpu.c | 6 +- | 14 | 2 files changed, 56 insertions(+), 30 deletions(-) |
16 | target/arm/helper.c | 53 ----------- | 15 | create mode 100644 include/hw/timer/cadence_ttc.h |
17 | target/arm/op_helper.c | 135 -------------------------- | ||
18 | target/arm/tlb_helper.c | 200 +++++++++++++++++++++++++++++++++++++++ | ||
19 | 6 files changed, 205 insertions(+), 193 deletions(-) | ||
20 | create mode 100644 target/arm/tlb_helper.c | ||
21 | 16 | ||
22 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | 17 | diff --git a/include/hw/timer/cadence_ttc.h b/include/hw/timer/cadence_ttc.h |
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/Makefile.objs | ||
25 | +++ b/target/arm/Makefile.objs | ||
26 | @@ -XXX,XX +XXX,XX @@ target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
27 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
28 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
29 | |||
30 | +obj-y += tlb_helper.o | ||
31 | obj-y += translate.o op_helper.o | ||
32 | obj-y += crypto_helper.o | ||
33 | obj-y += iwmmxt_helper.o vec_helper.o neon_helper.o | ||
34 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/internals.h | ||
37 | +++ b/target/arm/internals.h | ||
38 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
39 | MMUAccessType access_type, int mmu_idx, | ||
40 | bool probe, uintptr_t retaddr); | ||
41 | |||
42 | -void arm_deliver_fault(ARMCPU *cpu, vaddr addr, MMUAccessType access_type, | ||
43 | - int mmu_idx, ARMMMUFaultInfo *fi) QEMU_NORETURN; | ||
44 | - | ||
45 | /* Return true if the stage 1 translation regime is using LPAE format page | ||
46 | * tables */ | ||
47 | bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx); | ||
48 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/cpu.c | ||
51 | +++ b/target/arm/cpu.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_class_init(ObjectClass *oc, void *data) | ||
53 | cc->gdb_write_register = arm_cpu_gdb_write_register; | ||
54 | #ifndef CONFIG_USER_ONLY | ||
55 | cc->do_interrupt = arm_cpu_do_interrupt; | ||
56 | - cc->do_unaligned_access = arm_cpu_do_unaligned_access; | ||
57 | - cc->do_transaction_failed = arm_cpu_do_transaction_failed; | ||
58 | cc->get_phys_page_attrs_debug = arm_cpu_get_phys_page_attrs_debug; | ||
59 | cc->asidx_from_attrs = arm_asidx_from_attrs; | ||
60 | cc->vmsd = &vmstate_arm_cpu; | ||
61 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_class_init(ObjectClass *oc, void *data) | ||
62 | #ifdef CONFIG_TCG | ||
63 | cc->tcg_initialize = arm_translate_init; | ||
64 | cc->tlb_fill = arm_cpu_tlb_fill; | ||
65 | +#if !defined(CONFIG_USER_ONLY) | ||
66 | + cc->do_unaligned_access = arm_cpu_do_unaligned_access; | ||
67 | + cc->do_transaction_failed = arm_cpu_do_transaction_failed; | ||
68 | +#endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ | ||
69 | #endif | ||
70 | } | ||
71 | |||
72 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/helper.c | ||
75 | +++ b/target/arm/helper.c | ||
76 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
77 | |||
78 | #endif | ||
79 | |||
80 | -bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
81 | - MMUAccessType access_type, int mmu_idx, | ||
82 | - bool probe, uintptr_t retaddr) | ||
83 | -{ | ||
84 | - ARMCPU *cpu = ARM_CPU(cs); | ||
85 | - | ||
86 | -#ifdef CONFIG_USER_ONLY | ||
87 | - cpu->env.exception.vaddress = address; | ||
88 | - if (access_type == MMU_INST_FETCH) { | ||
89 | - cs->exception_index = EXCP_PREFETCH_ABORT; | ||
90 | - } else { | ||
91 | - cs->exception_index = EXCP_DATA_ABORT; | ||
92 | - } | ||
93 | - cpu_loop_exit_restore(cs, retaddr); | ||
94 | -#else | ||
95 | - hwaddr phys_addr; | ||
96 | - target_ulong page_size; | ||
97 | - int prot, ret; | ||
98 | - MemTxAttrs attrs = {}; | ||
99 | - ARMMMUFaultInfo fi = {}; | ||
100 | - | ||
101 | - /* | ||
102 | - * Walk the page table and (if the mapping exists) add the page | ||
103 | - * to the TLB. On success, return true. Otherwise, if probing, | ||
104 | - * return false. Otherwise populate fsr with ARM DFSR/IFSR fault | ||
105 | - * register format, and signal the fault. | ||
106 | - */ | ||
107 | - ret = get_phys_addr(&cpu->env, address, access_type, | ||
108 | - core_to_arm_mmu_idx(&cpu->env, mmu_idx), | ||
109 | - &phys_addr, &attrs, &prot, &page_size, &fi, NULL); | ||
110 | - if (likely(!ret)) { | ||
111 | - /* | ||
112 | - * Map a single [sub]page. Regions smaller than our declared | ||
113 | - * target page size are handled specially, so for those we | ||
114 | - * pass in the exact addresses. | ||
115 | - */ | ||
116 | - if (page_size >= TARGET_PAGE_SIZE) { | ||
117 | - phys_addr &= TARGET_PAGE_MASK; | ||
118 | - address &= TARGET_PAGE_MASK; | ||
119 | - } | ||
120 | - tlb_set_page_with_attrs(cs, address, phys_addr, attrs, | ||
121 | - prot, mmu_idx, page_size); | ||
122 | - return true; | ||
123 | - } else if (probe) { | ||
124 | - return false; | ||
125 | - } else { | ||
126 | - /* now we have a real cpu fault */ | ||
127 | - cpu_restore_state(cs, retaddr, true); | ||
128 | - arm_deliver_fault(cpu, address, access_type, mmu_idx, &fi); | ||
129 | - } | ||
130 | -#endif | ||
131 | -} | ||
132 | - | ||
133 | /* Note that signed overflow is undefined in C. The following routines are | ||
134 | careful to use unsigned types where modulo arithmetic is required. | ||
135 | Failure to do so _will_ break on newer gcc. */ | ||
136 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
137 | index XXXXXXX..XXXXXXX 100644 | ||
138 | --- a/target/arm/op_helper.c | ||
139 | +++ b/target/arm/op_helper.c | ||
140 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_tbl)(uint32_t ireg, uint32_t def, void *vn, | ||
141 | return val; | ||
142 | } | ||
143 | |||
144 | -#if !defined(CONFIG_USER_ONLY) | ||
145 | - | ||
146 | -static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | ||
147 | - unsigned int target_el, | ||
148 | - bool same_el, bool ea, | ||
149 | - bool s1ptw, bool is_write, | ||
150 | - int fsc) | ||
151 | -{ | ||
152 | - uint32_t syn; | ||
153 | - | ||
154 | - /* | ||
155 | - * ISV is only set for data aborts routed to EL2 and | ||
156 | - * never for stage-1 page table walks faulting on stage 2. | ||
157 | - * | ||
158 | - * Furthermore, ISV is only set for certain kinds of load/stores. | ||
159 | - * If the template syndrome does not have ISV set, we should leave | ||
160 | - * it cleared. | ||
161 | - * | ||
162 | - * See ARMv8 specs, D7-1974: | ||
163 | - * ISS encoding for an exception from a Data Abort, the | ||
164 | - * ISV field. | ||
165 | - */ | ||
166 | - if (!(template_syn & ARM_EL_ISV) || target_el != 2 || s1ptw) { | ||
167 | - syn = syn_data_abort_no_iss(same_el, | ||
168 | - ea, 0, s1ptw, is_write, fsc); | ||
169 | - } else { | ||
170 | - /* | ||
171 | - * Fields: IL, ISV, SAS, SSE, SRT, SF and AR come from the template | ||
172 | - * syndrome created at translation time. | ||
173 | - * Now we create the runtime syndrome with the remaining fields. | ||
174 | - */ | ||
175 | - syn = syn_data_abort_with_iss(same_el, | ||
176 | - 0, 0, 0, 0, 0, | ||
177 | - ea, 0, s1ptw, is_write, fsc, | ||
178 | - false); | ||
179 | - /* Merge the runtime syndrome with the template syndrome. */ | ||
180 | - syn |= template_syn; | ||
181 | - } | ||
182 | - return syn; | ||
183 | -} | ||
184 | - | ||
185 | -void arm_deliver_fault(ARMCPU *cpu, vaddr addr, MMUAccessType access_type, | ||
186 | - int mmu_idx, ARMMMUFaultInfo *fi) | ||
187 | -{ | ||
188 | - CPUARMState *env = &cpu->env; | ||
189 | - int target_el; | ||
190 | - bool same_el; | ||
191 | - uint32_t syn, exc, fsr, fsc; | ||
192 | - ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); | ||
193 | - | ||
194 | - target_el = exception_target_el(env); | ||
195 | - if (fi->stage2) { | ||
196 | - target_el = 2; | ||
197 | - env->cp15.hpfar_el2 = extract64(fi->s2addr, 12, 47) << 4; | ||
198 | - } | ||
199 | - same_el = (arm_current_el(env) == target_el); | ||
200 | - | ||
201 | - if (target_el == 2 || arm_el_is_aa64(env, target_el) || | ||
202 | - arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | ||
203 | - /* | ||
204 | - * LPAE format fault status register : bottom 6 bits are | ||
205 | - * status code in the same form as needed for syndrome | ||
206 | - */ | ||
207 | - fsr = arm_fi_to_lfsc(fi); | ||
208 | - fsc = extract32(fsr, 0, 6); | ||
209 | - } else { | ||
210 | - fsr = arm_fi_to_sfsc(fi); | ||
211 | - /* | ||
212 | - * Short format FSR : this fault will never actually be reported | ||
213 | - * to an EL that uses a syndrome register. Use a (currently) | ||
214 | - * reserved FSR code in case the constructed syndrome does leak | ||
215 | - * into the guest somehow. | ||
216 | - */ | ||
217 | - fsc = 0x3f; | ||
218 | - } | ||
219 | - | ||
220 | - if (access_type == MMU_INST_FETCH) { | ||
221 | - syn = syn_insn_abort(same_el, fi->ea, fi->s1ptw, fsc); | ||
222 | - exc = EXCP_PREFETCH_ABORT; | ||
223 | - } else { | ||
224 | - syn = merge_syn_data_abort(env->exception.syndrome, target_el, | ||
225 | - same_el, fi->ea, fi->s1ptw, | ||
226 | - access_type == MMU_DATA_STORE, | ||
227 | - fsc); | ||
228 | - if (access_type == MMU_DATA_STORE | ||
229 | - && arm_feature(env, ARM_FEATURE_V6)) { | ||
230 | - fsr |= (1 << 11); | ||
231 | - } | ||
232 | - exc = EXCP_DATA_ABORT; | ||
233 | - } | ||
234 | - | ||
235 | - env->exception.vaddress = addr; | ||
236 | - env->exception.fsr = fsr; | ||
237 | - raise_exception(env, exc, syn, target_el); | ||
238 | -} | ||
239 | - | ||
240 | -/* Raise a data fault alignment exception for the specified virtual address */ | ||
241 | -void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
242 | - MMUAccessType access_type, | ||
243 | - int mmu_idx, uintptr_t retaddr) | ||
244 | -{ | ||
245 | - ARMCPU *cpu = ARM_CPU(cs); | ||
246 | - ARMMMUFaultInfo fi = {}; | ||
247 | - | ||
248 | - /* now we have a real cpu fault */ | ||
249 | - cpu_restore_state(cs, retaddr, true); | ||
250 | - | ||
251 | - fi.type = ARMFault_Alignment; | ||
252 | - arm_deliver_fault(cpu, vaddr, access_type, mmu_idx, &fi); | ||
253 | -} | ||
254 | - | ||
255 | -/* | ||
256 | - * arm_cpu_do_transaction_failed: handle a memory system error response | ||
257 | - * (eg "no device/memory present at address") by raising an external abort | ||
258 | - * exception | ||
259 | - */ | ||
260 | -void arm_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, | ||
261 | - vaddr addr, unsigned size, | ||
262 | - MMUAccessType access_type, | ||
263 | - int mmu_idx, MemTxAttrs attrs, | ||
264 | - MemTxResult response, uintptr_t retaddr) | ||
265 | -{ | ||
266 | - ARMCPU *cpu = ARM_CPU(cs); | ||
267 | - ARMMMUFaultInfo fi = {}; | ||
268 | - | ||
269 | - /* now we have a real cpu fault */ | ||
270 | - cpu_restore_state(cs, retaddr, true); | ||
271 | - | ||
272 | - fi.ea = arm_extabort_type(response); | ||
273 | - fi.type = ARMFault_SyncExternal; | ||
274 | - arm_deliver_fault(cpu, addr, access_type, mmu_idx, &fi); | ||
275 | -} | ||
276 | - | ||
277 | -#endif /* !defined(CONFIG_USER_ONLY) */ | ||
278 | - | ||
279 | void HELPER(v8m_stackcheck)(CPUARMState *env, uint32_t newvalue) | ||
280 | { | ||
281 | /* | ||
282 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
283 | new file mode 100644 | 18 | new file mode 100644 |
284 | index XXXXXXX..XXXXXXX | 19 | index XXXXXXX..XXXXXXX |
285 | --- /dev/null | 20 | --- /dev/null |
286 | +++ b/target/arm/tlb_helper.c | 21 | +++ b/include/hw/timer/cadence_ttc.h |
287 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
288 | +/* | 23 | +/* |
289 | + * ARM TLB (Translation lookaside buffer) helpers. | 24 | + * Xilinx Zynq cadence TTC model |
290 | + * | 25 | + * |
291 | + * This code is licensed under the GNU GPL v2 or later. | 26 | + * Copyright (c) 2011 Xilinx Inc. |
27 | + * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com) | ||
28 | + * Copyright (c) 2012 PetaLogix Pty Ltd. | ||
29 | + * Written By Haibing Ma | ||
30 | + * M. Habib | ||
292 | + * | 31 | + * |
293 | + * SPDX-License-Identifier: GPL-2.0-or-later | 32 | + * This program is free software; you can redistribute it and/or |
33 | + * modify it under the terms of the GNU General Public License | ||
34 | + * as published by the Free Software Foundation; either version | ||
35 | + * 2 of the License, or (at your option) any later version. | ||
36 | + * | ||
37 | + * You should have received a copy of the GNU General Public License along | ||
38 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
294 | + */ | 39 | + */ |
295 | +#include "qemu/osdep.h" | 40 | +#ifndef HW_TIMER_CADENCE_TTC_H |
296 | +#include "cpu.h" | 41 | +#define HW_TIMER_CADENCE_TTC_H |
297 | +#include "internals.h" | ||
298 | +#include "exec/exec-all.h" | ||
299 | + | 42 | + |
300 | +#if !defined(CONFIG_USER_ONLY) | 43 | +#include "hw/sysbus.h" |
44 | +#include "qemu/timer.h" | ||
301 | + | 45 | + |
302 | +static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | 46 | +typedef struct { |
303 | + unsigned int target_el, | 47 | + QEMUTimer *timer; |
304 | + bool same_el, bool ea, | 48 | + int freq; |
305 | + bool s1ptw, bool is_write, | ||
306 | + int fsc) | ||
307 | +{ | ||
308 | + uint32_t syn; | ||
309 | + | 49 | + |
310 | + /* | 50 | + uint32_t reg_clock; |
311 | + * ISV is only set for data aborts routed to EL2 and | 51 | + uint32_t reg_count; |
312 | + * never for stage-1 page table walks faulting on stage 2. | 52 | + uint32_t reg_value; |
313 | + * | 53 | + uint16_t reg_interval; |
314 | + * Furthermore, ISV is only set for certain kinds of load/stores. | 54 | + uint16_t reg_match[3]; |
315 | + * If the template syndrome does not have ISV set, we should leave | 55 | + uint32_t reg_intr; |
316 | + * it cleared. | 56 | + uint32_t reg_intr_en; |
317 | + * | 57 | + uint32_t reg_event_ctrl; |
318 | + * See ARMv8 specs, D7-1974: | 58 | + uint32_t reg_event; |
319 | + * ISS encoding for an exception from a Data Abort, the | ||
320 | + * ISV field. | ||
321 | + */ | ||
322 | + if (!(template_syn & ARM_EL_ISV) || target_el != 2 || s1ptw) { | ||
323 | + syn = syn_data_abort_no_iss(same_el, | ||
324 | + ea, 0, s1ptw, is_write, fsc); | ||
325 | + } else { | ||
326 | + /* | ||
327 | + * Fields: IL, ISV, SAS, SSE, SRT, SF and AR come from the template | ||
328 | + * syndrome created at translation time. | ||
329 | + * Now we create the runtime syndrome with the remaining fields. | ||
330 | + */ | ||
331 | + syn = syn_data_abort_with_iss(same_el, | ||
332 | + 0, 0, 0, 0, 0, | ||
333 | + ea, 0, s1ptw, is_write, fsc, | ||
334 | + false); | ||
335 | + /* Merge the runtime syndrome with the template syndrome. */ | ||
336 | + syn |= template_syn; | ||
337 | + } | ||
338 | + return syn; | ||
339 | +} | ||
340 | + | 59 | + |
341 | +static void QEMU_NORETURN arm_deliver_fault(ARMCPU *cpu, vaddr addr, | 60 | + uint64_t cpu_time; |
342 | + MMUAccessType access_type, | 61 | + unsigned int cpu_time_valid; |
343 | + int mmu_idx, ARMMMUFaultInfo *fi) | ||
344 | +{ | ||
345 | + CPUARMState *env = &cpu->env; | ||
346 | + int target_el; | ||
347 | + bool same_el; | ||
348 | + uint32_t syn, exc, fsr, fsc; | ||
349 | + ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); | ||
350 | + | 62 | + |
351 | + target_el = exception_target_el(env); | 63 | + qemu_irq irq; |
352 | + if (fi->stage2) { | 64 | +} CadenceTimerState; |
353 | + target_el = 2; | ||
354 | + env->cp15.hpfar_el2 = extract64(fi->s2addr, 12, 47) << 4; | ||
355 | + } | ||
356 | + same_el = (arm_current_el(env) == target_el); | ||
357 | + | 65 | + |
358 | + if (target_el == 2 || arm_el_is_aa64(env, target_el) || | 66 | +#define TYPE_CADENCE_TTC "cadence_ttc" |
359 | + arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | 67 | +OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) |
360 | + /* | ||
361 | + * LPAE format fault status register : bottom 6 bits are | ||
362 | + * status code in the same form as needed for syndrome | ||
363 | + */ | ||
364 | + fsr = arm_fi_to_lfsc(fi); | ||
365 | + fsc = extract32(fsr, 0, 6); | ||
366 | + } else { | ||
367 | + fsr = arm_fi_to_sfsc(fi); | ||
368 | + /* | ||
369 | + * Short format FSR : this fault will never actually be reported | ||
370 | + * to an EL that uses a syndrome register. Use a (currently) | ||
371 | + * reserved FSR code in case the constructed syndrome does leak | ||
372 | + * into the guest somehow. | ||
373 | + */ | ||
374 | + fsc = 0x3f; | ||
375 | + } | ||
376 | + | 68 | + |
377 | + if (access_type == MMU_INST_FETCH) { | 69 | +struct CadenceTTCState { |
378 | + syn = syn_insn_abort(same_el, fi->ea, fi->s1ptw, fsc); | 70 | + SysBusDevice parent_obj; |
379 | + exc = EXCP_PREFETCH_ABORT; | ||
380 | + } else { | ||
381 | + syn = merge_syn_data_abort(env->exception.syndrome, target_el, | ||
382 | + same_el, fi->ea, fi->s1ptw, | ||
383 | + access_type == MMU_DATA_STORE, | ||
384 | + fsc); | ||
385 | + if (access_type == MMU_DATA_STORE | ||
386 | + && arm_feature(env, ARM_FEATURE_V6)) { | ||
387 | + fsr |= (1 << 11); | ||
388 | + } | ||
389 | + exc = EXCP_DATA_ABORT; | ||
390 | + } | ||
391 | + | 71 | + |
392 | + env->exception.vaddress = addr; | 72 | + MemoryRegion iomem; |
393 | + env->exception.fsr = fsr; | 73 | + CadenceTimerState timer[3]; |
394 | + raise_exception(env, exc, syn, target_el); | 74 | +}; |
395 | +} | ||
396 | + | 75 | + |
397 | +/* Raise a data fault alignment exception for the specified virtual address */ | 76 | +#endif |
398 | +void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | 77 | diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c |
399 | + MMUAccessType access_type, | 78 | index XXXXXXX..XXXXXXX 100644 |
400 | + int mmu_idx, uintptr_t retaddr) | 79 | --- a/hw/timer/cadence_ttc.c |
401 | +{ | 80 | +++ b/hw/timer/cadence_ttc.c |
402 | + ARMCPU *cpu = ARM_CPU(cs); | 81 | @@ -XXX,XX +XXX,XX @@ |
403 | + ARMMMUFaultInfo fi = {}; | 82 | #include "qemu/timer.h" |
83 | #include "qom/object.h" | ||
84 | |||
85 | +#include "hw/timer/cadence_ttc.h" | ||
404 | + | 86 | + |
405 | + /* now we have a real cpu fault */ | 87 | #ifdef CADENCE_TTC_ERR_DEBUG |
406 | + cpu_restore_state(cs, retaddr, true); | 88 | #define DB_PRINT(...) do { \ |
407 | + | 89 | fprintf(stderr, ": %s: ", __func__); \ |
408 | + fi.type = ARMFault_Alignment; | 90 | @@ -XXX,XX +XXX,XX @@ |
409 | + arm_deliver_fault(cpu, vaddr, access_type, mmu_idx, &fi); | 91 | #define CLOCK_CTRL_PS_EN 0x00000001 |
410 | +} | 92 | #define CLOCK_CTRL_PS_V 0x0000001e |
411 | + | 93 | |
412 | +/* | 94 | -typedef struct { |
413 | + * arm_cpu_do_transaction_failed: handle a memory system error response | 95 | - QEMUTimer *timer; |
414 | + * (eg "no device/memory present at address") by raising an external abort | 96 | - int freq; |
415 | + * exception | 97 | - |
416 | + */ | 98 | - uint32_t reg_clock; |
417 | +void arm_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, | 99 | - uint32_t reg_count; |
418 | + vaddr addr, unsigned size, | 100 | - uint32_t reg_value; |
419 | + MMUAccessType access_type, | 101 | - uint16_t reg_interval; |
420 | + int mmu_idx, MemTxAttrs attrs, | 102 | - uint16_t reg_match[3]; |
421 | + MemTxResult response, uintptr_t retaddr) | 103 | - uint32_t reg_intr; |
422 | +{ | 104 | - uint32_t reg_intr_en; |
423 | + ARMCPU *cpu = ARM_CPU(cs); | 105 | - uint32_t reg_event_ctrl; |
424 | + ARMMMUFaultInfo fi = {}; | 106 | - uint32_t reg_event; |
425 | + | 107 | - |
426 | + /* now we have a real cpu fault */ | 108 | - uint64_t cpu_time; |
427 | + cpu_restore_state(cs, retaddr, true); | 109 | - unsigned int cpu_time_valid; |
428 | + | 110 | - |
429 | + fi.ea = arm_extabort_type(response); | 111 | - qemu_irq irq; |
430 | + fi.type = ARMFault_SyncExternal; | 112 | -} CadenceTimerState; |
431 | + arm_deliver_fault(cpu, addr, access_type, mmu_idx, &fi); | 113 | - |
432 | +} | 114 | -#define TYPE_CADENCE_TTC "cadence_ttc" |
433 | + | 115 | -OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) |
434 | +#endif /* !defined(CONFIG_USER_ONLY) */ | 116 | - |
435 | + | 117 | -struct CadenceTTCState { |
436 | +bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | 118 | - SysBusDevice parent_obj; |
437 | + MMUAccessType access_type, int mmu_idx, | 119 | - |
438 | + bool probe, uintptr_t retaddr) | 120 | - MemoryRegion iomem; |
439 | +{ | 121 | - CadenceTimerState timer[3]; |
440 | + ARMCPU *cpu = ARM_CPU(cs); | 122 | -}; |
441 | + | 123 | - |
442 | +#ifdef CONFIG_USER_ONLY | 124 | static void cadence_timer_update(CadenceTimerState *s) |
443 | + cpu->env.exception.vaddress = address; | 125 | { |
444 | + if (access_type == MMU_INST_FETCH) { | 126 | qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en)); |
445 | + cs->exception_index = EXCP_PREFETCH_ABORT; | ||
446 | + } else { | ||
447 | + cs->exception_index = EXCP_DATA_ABORT; | ||
448 | + } | ||
449 | + cpu_loop_exit_restore(cs, retaddr); | ||
450 | +#else | ||
451 | + hwaddr phys_addr; | ||
452 | + target_ulong page_size; | ||
453 | + int prot, ret; | ||
454 | + MemTxAttrs attrs = {}; | ||
455 | + ARMMMUFaultInfo fi = {}; | ||
456 | + | ||
457 | + /* | ||
458 | + * Walk the page table and (if the mapping exists) add the page | ||
459 | + * to the TLB. On success, return true. Otherwise, if probing, | ||
460 | + * return false. Otherwise populate fsr with ARM DFSR/IFSR fault | ||
461 | + * register format, and signal the fault. | ||
462 | + */ | ||
463 | + ret = get_phys_addr(&cpu->env, address, access_type, | ||
464 | + core_to_arm_mmu_idx(&cpu->env, mmu_idx), | ||
465 | + &phys_addr, &attrs, &prot, &page_size, &fi, NULL); | ||
466 | + if (likely(!ret)) { | ||
467 | + /* | ||
468 | + * Map a single [sub]page. Regions smaller than our declared | ||
469 | + * target page size are handled specially, so for those we | ||
470 | + * pass in the exact addresses. | ||
471 | + */ | ||
472 | + if (page_size >= TARGET_PAGE_SIZE) { | ||
473 | + phys_addr &= TARGET_PAGE_MASK; | ||
474 | + address &= TARGET_PAGE_MASK; | ||
475 | + } | ||
476 | + tlb_set_page_with_attrs(cs, address, phys_addr, attrs, | ||
477 | + prot, mmu_idx, page_size); | ||
478 | + return true; | ||
479 | + } else if (probe) { | ||
480 | + return false; | ||
481 | + } else { | ||
482 | + /* now we have a real cpu fault */ | ||
483 | + cpu_restore_state(cs, retaddr, true); | ||
484 | + arm_deliver_fault(cpu, address, access_type, mmu_idx, &fi); | ||
485 | + } | ||
486 | +#endif | ||
487 | +} | ||
488 | -- | 127 | -- |
489 | 2.20.1 | 128 | 2.25.1 |
490 | |||
491 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | The vfp_set_fpscr() helper contains code specific to the host | 3 | Connect the 4 TTC timers on the ZynqMP. |
4 | floating point implementation (here the SoftFloat library). | ||
5 | Extract this code to vfp_set_fpscr_from_host(). | ||
6 | 4 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | Message-id: 20190701132516.26392-17-philmd@redhat.com | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Message-id: 20220331222017.2914409-3-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/vfp_helper.c | 19 +++++++++++++------ | 12 | include/hw/arm/xlnx-zynqmp.h | 4 ++++ |
13 | 1 file changed, 13 insertions(+), 6 deletions(-) | 13 | hw/arm/xlnx-zynqmp.c | 22 ++++++++++++++++++++++ |
14 | 2 files changed, 26 insertions(+) | ||
14 | 15 | ||
15 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/vfp_helper.c | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
18 | +++ b/target/arm/vfp_helper.c | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
19 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_to_host(int target_bits) | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | return host_bits; | 21 | #include "hw/or-irq.h" |
22 | #include "hw/misc/xlnx-zynqmp-apu-ctrl.h" | ||
23 | #include "hw/misc/xlnx-zynqmp-crf.h" | ||
24 | +#include "hw/timer/cadence_ttc.h" | ||
25 | |||
26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | ||
27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
29 | #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ | ||
30 | XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) | ||
31 | |||
32 | +#define XLNX_ZYNQMP_NUM_TTC 4 | ||
33 | + | ||
34 | /* | ||
35 | * Unimplemented mmio regions needed to boot some images. | ||
36 | */ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
38 | qemu_or_irq qspi_irq_orgate; | ||
39 | XlnxZynqMPAPUCtrl apu_ctrl; | ||
40 | XlnxZynqMPCRF crf; | ||
41 | + CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC]; | ||
42 | |||
43 | char *boot_cpu; | ||
44 | ARMCPU *boot_cpu_ptr; | ||
45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/xlnx-zynqmp.c | ||
48 | +++ b/hw/arm/xlnx-zynqmp.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define APU_ADDR 0xfd5c0000 | ||
51 | #define APU_IRQ 153 | ||
52 | |||
53 | +#define TTC0_ADDR 0xFF110000 | ||
54 | +#define TTC0_IRQ 36 | ||
55 | + | ||
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) | ||
60 | sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
21 | } | 61 | } |
22 | 62 | ||
23 | +static uint32_t vfp_get_fpscr_from_host(CPUARMState *env) | 63 | +static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic) |
24 | +{ | 64 | +{ |
25 | + uint32_t i; | 65 | + SysBusDevice *sbd; |
66 | + int i, irq; | ||
26 | + | 67 | + |
27 | + i = get_float_exception_flags(&env->vfp.fp_status); | 68 | + for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) { |
28 | + i |= get_float_exception_flags(&env->vfp.standard_fp_status); | 69 | + object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i], |
29 | + /* FZ16 does not generate an input denormal exception. */ | 70 | + TYPE_CADENCE_TTC); |
30 | + i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | 71 | + sbd = SYS_BUS_DEVICE(&s->ttc[i]); |
31 | + & ~float_flag_input_denormal); | 72 | + |
32 | + return vfp_exceptbits_from_host(i); | 73 | + sysbus_realize(sbd, &error_fatal); |
74 | + sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000); | ||
75 | + for (irq = 0; irq < 3; irq++) { | ||
76 | + sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]); | ||
77 | + } | ||
78 | + } | ||
33 | +} | 79 | +} |
34 | + | 80 | + |
35 | static void vfp_set_fpscr_to_host(CPUARMState *env, uint32_t val) | 81 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) |
36 | { | 82 | { |
37 | int i; | 83 | static const struct UnimpInfo { |
38 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) |
39 | | (env->vfp.vec_len << 16) | 85 | xlnx_zynqmp_create_efuse(s, gic_spi); |
40 | | (env->vfp.vec_stride << 20); | 86 | xlnx_zynqmp_create_apu_ctrl(s, gic_spi); |
41 | 87 | xlnx_zynqmp_create_crf(s, gic_spi); | |
42 | - i = get_float_exception_flags(&env->vfp.fp_status); | 88 | + xlnx_zynqmp_create_ttc(s, gic_spi); |
43 | - i |= get_float_exception_flags(&env->vfp.standard_fp_status); | 89 | xlnx_zynqmp_create_unimp_mmio(s); |
44 | - /* FZ16 does not generate an input denormal exception. */ | 90 | |
45 | - i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | 91 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { |
46 | - & ~float_flag_input_denormal); | ||
47 | - fpscr |= vfp_exceptbits_from_host(i); | ||
48 | + fpscr |= vfp_get_fpscr_from_host(env); | ||
49 | |||
50 | i = env->vfp.qc[0] | env->vfp.qc[1] | env->vfp.qc[2] | env->vfp.qc[3]; | ||
51 | fpscr |= i ? FPCR_QC : 0; | ||
52 | -- | 92 | -- |
53 | 2.20.1 | 93 | 2.25.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | The current models of the Aspeed SoCs only have one CPU but future | 3 | Create an APU CPU Cluster. This is in preparation to add the RPU. |
4 | ones will support SMP. Introduce a new num_cpus field at the SoC class | ||
5 | level to define the number of available CPUs per SoC and also | ||
6 | introduce a 'num-cpus' property to activate the CPUs configured for | ||
7 | the machine. | ||
8 | 4 | ||
9 | The max_cpus limit of the machine should depend on the SoC definition | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
10 | but, unfortunately, these values are not available when the machine | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
11 | class is initialized. This is the reason why we add a check on | 7 | Message-id: 20220406174303.2022038-2-edgar.iglesias@xilinx.com |
12 | num_cpus in the AspeedSoC realize handler. | ||
13 | |||
14 | SMP support will be activated when models for such SoCs are implemented. | ||
15 | |||
16 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
17 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
18 | Message-id: 20190618165311.27066-6-clg@kaod.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 9 | --- |
21 | include/hw/arm/aspeed_soc.h | 5 ++++- | 10 | include/hw/arm/xlnx-versal.h | 2 ++ |
22 | hw/arm/aspeed.c | 7 +++++-- | 11 | hw/arm/xlnx-versal.c | 9 ++++++++- |
23 | hw/arm/aspeed_soc.c | 33 +++++++++++++++++++++++++++------ | 12 | 2 files changed, 10 insertions(+), 1 deletion(-) |
24 | 3 files changed, 36 insertions(+), 9 deletions(-) | ||
25 | 13 | ||
26 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 14 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
27 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/arm/aspeed_soc.h | 16 | --- a/include/hw/arm/xlnx-versal.h |
29 | +++ b/include/hw/arm/aspeed_soc.h | 17 | +++ b/include/hw/arm/xlnx-versal.h |
30 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ |
31 | 19 | ||
32 | #define ASPEED_SPIS_NUM 2 | 20 | #include "hw/sysbus.h" |
33 | #define ASPEED_WDTS_NUM 3 | 21 | #include "hw/arm/boot.h" |
34 | +#define ASPEED_CPUS_NUM 2 | 22 | +#include "hw/cpu/cluster.h" |
35 | 23 | #include "hw/or-irq.h" | |
36 | typedef struct AspeedSoCState { | 24 | #include "hw/sd/sdhci.h" |
37 | /*< private >*/ | 25 | #include "hw/intc/arm_gicv3.h" |
38 | DeviceState parent; | 26 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
39 | 27 | struct { | |
40 | /*< public >*/ | 28 | struct { |
41 | - ARMCPU cpu; | 29 | MemoryRegion mr; |
42 | + ARMCPU cpu[ASPEED_CPUS_NUM]; | 30 | + CPUClusterState cluster; |
43 | + uint32_t num_cpus; | 31 | ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; |
44 | MemoryRegion sram; | 32 | GICv3State gic; |
45 | AspeedVICState vic; | 33 | } apu; |
46 | AspeedRtcState rtc; | 34 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
47 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCInfo { | ||
48 | int wdts_num; | ||
49 | const int *irqmap; | ||
50 | const hwaddr *memmap; | ||
51 | + uint32_t num_cpus; | ||
52 | } AspeedSoCInfo; | ||
53 | |||
54 | typedef struct AspeedSoCClass { | ||
55 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/hw/arm/aspeed.c | 36 | --- a/hw/arm/xlnx-versal.c |
58 | +++ b/hw/arm/aspeed.c | 37 | +++ b/hw/arm/xlnx-versal.c |
59 | @@ -XXX,XX +XXX,XX @@ | 38 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) |
60 | #include "hw/misc/tmp105.h" | 39 | { |
61 | #include "qemu/log.h" | ||
62 | #include "sysemu/block-backend.h" | ||
63 | +#include "sysemu/sysemu.h" | ||
64 | #include "hw/loader.h" | ||
65 | #include "qemu/error-report.h" | ||
66 | #include "qemu/units.h" | ||
67 | |||
68 | static struct arm_boot_info aspeed_board_binfo = { | ||
69 | .board_id = -1, /* device-tree-only board */ | ||
70 | - .nb_cpus = 1, | ||
71 | }; | ||
72 | |||
73 | struct AspeedBoardState { | ||
74 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
75 | &error_abort); | ||
76 | object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs", | ||
77 | &error_abort); | ||
78 | + object_property_set_int(OBJECT(&bmc->soc), smp_cpus, "num-cpus", | ||
79 | + &error_abort); | ||
80 | if (machine->kernel_filename) { | ||
81 | /* | ||
82 | * When booting with a -kernel command line there is no u-boot | ||
83 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
84 | aspeed_board_binfo.kernel_cmdline = machine->kernel_cmdline; | ||
85 | aspeed_board_binfo.ram_size = ram_size; | ||
86 | aspeed_board_binfo.loader_start = sc->info->memmap[ASPEED_SDRAM]; | ||
87 | + aspeed_board_binfo.nb_cpus = bmc->soc.num_cpus; | ||
88 | |||
89 | if (cfg->i2c_init) { | ||
90 | cfg->i2c_init(bmc); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_class_init(ObjectClass *oc, void *data) | ||
92 | |||
93 | mc->desc = board->desc; | ||
94 | mc->init = aspeed_machine_init; | ||
95 | - mc->max_cpus = 1; | ||
96 | + mc->max_cpus = ASPEED_CPUS_NUM; | ||
97 | mc->no_sdcard = 1; | ||
98 | mc->no_floppy = 1; | ||
99 | mc->no_cdrom = 1; | ||
100 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/hw/arm/aspeed_soc.c | ||
103 | +++ b/hw/arm/aspeed_soc.c | ||
104 | @@ -XXX,XX +XXX,XX @@ | ||
105 | #include "hw/char/serial.h" | ||
106 | #include "qemu/log.h" | ||
107 | #include "qemu/module.h" | ||
108 | +#include "qemu/error-report.h" | ||
109 | #include "hw/i2c/aspeed_i2c.h" | ||
110 | #include "net/net.h" | ||
111 | |||
112 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
113 | .wdts_num = 2, | ||
114 | .irqmap = aspeed_soc_ast2400_irqmap, | ||
115 | .memmap = aspeed_soc_ast2400_memmap, | ||
116 | + .num_cpus = 1, | ||
117 | }, { | ||
118 | .name = "ast2400-a1", | ||
119 | .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | ||
120 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
121 | .wdts_num = 2, | ||
122 | .irqmap = aspeed_soc_ast2400_irqmap, | ||
123 | .memmap = aspeed_soc_ast2400_memmap, | ||
124 | + .num_cpus = 1, | ||
125 | }, { | ||
126 | .name = "ast2400", | ||
127 | .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | ||
128 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
129 | .wdts_num = 2, | ||
130 | .irqmap = aspeed_soc_ast2400_irqmap, | ||
131 | .memmap = aspeed_soc_ast2400_memmap, | ||
132 | + .num_cpus = 1, | ||
133 | }, { | ||
134 | .name = "ast2500-a1", | ||
135 | .cpu_type = ARM_CPU_TYPE_NAME("arm1176"), | ||
136 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
137 | .wdts_num = 3, | ||
138 | .irqmap = aspeed_soc_ast2500_irqmap, | ||
139 | .memmap = aspeed_soc_ast2500_memmap, | ||
140 | + .num_cpus = 1, | ||
141 | }, | ||
142 | }; | ||
143 | |||
144 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
145 | AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); | ||
146 | int i; | 40 | int i; |
147 | 41 | ||
148 | - object_initialize_child(obj, "cpu", OBJECT(&s->cpu), sizeof(s->cpu), | 42 | + object_initialize_child(OBJECT(s), "apu-cluster", &s->fpd.apu.cluster, |
149 | - sc->info->cpu_type, &error_abort, NULL); | 43 | + TYPE_CPU_CLUSTER); |
150 | + for (i = 0; i < sc->info->num_cpus; i++) { | 44 | + qdev_prop_set_uint32(DEVICE(&s->fpd.apu.cluster), "cluster-id", 0); |
151 | + object_initialize_child(obj, "cpu[*]", OBJECT(&s->cpu[i]), | ||
152 | + sizeof(s->cpu[i]), sc->info->cpu_type, | ||
153 | + &error_abort, NULL); | ||
154 | + } | ||
155 | |||
156 | sysbus_init_child_obj(obj, "scu", OBJECT(&s->scu), sizeof(s->scu), | ||
157 | TYPE_ASPEED_SCU); | ||
158 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
159 | create_unimplemented_device("aspeed_soc.io", sc->info->memmap[ASPEED_IOMEM], | ||
160 | ASPEED_SOC_IOMEM_SIZE); | ||
161 | |||
162 | + if (s->num_cpus > sc->info->num_cpus) { | ||
163 | + warn_report("%s: invalid number of CPUs %d, using default %d", | ||
164 | + sc->info->name, s->num_cpus, sc->info->num_cpus); | ||
165 | + s->num_cpus = sc->info->num_cpus; | ||
166 | + } | ||
167 | + | 45 | + |
168 | /* CPU */ | 46 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { |
169 | - object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); | 47 | Object *obj; |
170 | - if (err) { | 48 | |
171 | - error_propagate(errp, err); | 49 | - object_initialize_child(OBJECT(s), "apu-cpu[*]", &s->fpd.apu.cpu[i], |
172 | - return; | 50 | + object_initialize_child(OBJECT(&s->fpd.apu.cluster), |
173 | + for (i = 0; i < s->num_cpus; i++) { | 51 | + "apu-cpu[*]", &s->fpd.apu.cpu[i], |
174 | + object_property_set_bool(OBJECT(&s->cpu[i]), true, "realized", &err); | 52 | XLNX_VERSAL_ACPU_TYPE); |
175 | + if (err) { | 53 | obj = OBJECT(&s->fpd.apu.cpu[i]); |
176 | + error_propagate(errp, err); | 54 | if (i) { |
177 | + return; | 55 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) |
178 | + } | 56 | &error_abort); |
57 | qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
179 | } | 58 | } |
180 | 59 | + | |
181 | /* SRAM */ | 60 | + qdev_realize(DEVICE(&s->fpd.apu.cluster), NULL, &error_fatal); |
182 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
183 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100), 0, | ||
184 | aspeed_soc_get_irq(s, ASPEED_ETH1)); | ||
185 | } | 61 | } |
186 | +static Property aspeed_soc_properties[] = { | 62 | |
187 | + DEFINE_PROP_UINT32("num-cpus", AspeedSoCState, num_cpus, 0), | 63 | static void versal_create_apu_gic(Versal *s, qemu_irq *pic) |
188 | + DEFINE_PROP_END_OF_LIST(), | ||
189 | +}; | ||
190 | |||
191 | static void aspeed_soc_class_init(ObjectClass *oc, void *data) | ||
192 | { | ||
193 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_class_init(ObjectClass *oc, void *data) | ||
194 | dc->realize = aspeed_soc_realize; | ||
195 | /* Reason: Uses serial_hds and nd_table in realize() directly */ | ||
196 | dc->user_creatable = false; | ||
197 | + dc->props = aspeed_soc_properties; | ||
198 | } | ||
199 | |||
200 | static const TypeInfo aspeed_soc_type_info = { | ||
201 | -- | 64 | -- |
202 | 2.20.1 | 65 | 2.25.1 |
203 | |||
204 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | In the next commit we will split the M-profile functions from this | 3 | Add the Cortex-R5Fs of the Versal RPU (Real-time Processing Unit) |
4 | file. Some function will be called out of helper.c. Declare them in | 4 | subsystem. |
5 | the "internals.h" header. | ||
6 | 5 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
9 | Message-id: 20190701132516.26392-22-philmd@redhat.com | 8 | Message-id: 20220406174303.2022038-3-edgar.iglesias@xilinx.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/internals.h | 42 ++++++++++++++++++++++++++++++++++++++++++ | 11 | include/hw/arm/xlnx-versal.h | 10 ++++++++++ |
13 | target/arm/helper.c | 38 ++------------------------------------ | 12 | hw/arm/xlnx-versal-virt.c | 6 +++--- |
14 | 2 files changed, 44 insertions(+), 36 deletions(-) | 13 | hw/arm/xlnx-versal.c | 36 ++++++++++++++++++++++++++++++++++++ |
14 | 3 files changed, 49 insertions(+), 3 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/internals.h | 18 | --- a/include/hw/arm/xlnx-versal.h |
19 | +++ b/target/arm/internals.h | 19 | +++ b/include/hw/arm/xlnx-versal.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t v7m_sp_limit(CPUARMState *env) | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | ||
22 | |||
23 | #define XLNX_VERSAL_NR_ACPUS 2 | ||
24 | +#define XLNX_VERSAL_NR_RCPUS 2 | ||
25 | #define XLNX_VERSAL_NR_UARTS 2 | ||
26 | #define XLNX_VERSAL_NR_GEMS 2 | ||
27 | #define XLNX_VERSAL_NR_ADMAS 8 | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
29 | VersalUsb2 usb; | ||
30 | } iou; | ||
31 | |||
32 | + /* Real-time Processing Unit. */ | ||
33 | + struct { | ||
34 | + MemoryRegion mr; | ||
35 | + MemoryRegion mr_ps_alias; | ||
36 | + | ||
37 | + CPUClusterState cluster; | ||
38 | + ARMCPU cpu[XLNX_VERSAL_NR_RCPUS]; | ||
39 | + } rpu; | ||
40 | + | ||
41 | struct { | ||
42 | qemu_or_irq irq_orgate; | ||
43 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
44 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal-virt.c | ||
47 | +++ b/hw/arm/xlnx-versal-virt.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | ||
49 | |||
50 | mc->desc = "Xilinx Versal Virtual development board"; | ||
51 | mc->init = versal_virt_init; | ||
52 | - mc->min_cpus = XLNX_VERSAL_NR_ACPUS; | ||
53 | - mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | ||
54 | - mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | ||
55 | + mc->min_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
56 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
57 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
58 | mc->no_cdrom = true; | ||
59 | mc->default_ram_id = "ddr"; | ||
60 | } | ||
61 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/xlnx-versal.c | ||
64 | +++ b/hw/arm/xlnx-versal.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/sysbus.h" | ||
67 | |||
68 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
69 | +#define XLNX_VERSAL_RCPU_TYPE ARM_CPU_TYPE_NAME("cortex-r5f") | ||
70 | #define GEM_REVISION 0x40070106 | ||
71 | |||
72 | #define VERSAL_NUM_PMC_APB_IRQS 3 | ||
73 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
21 | } | 74 | } |
22 | } | 75 | } |
23 | 76 | ||
24 | +/** | 77 | +static void versal_create_rpu_cpus(Versal *s) |
25 | + * v7m_cpacr_pass: | ||
26 | + * Return true if the v7M CPACR permits access to the FPU for the specified | ||
27 | + * security state and privilege level. | ||
28 | + */ | ||
29 | +static inline bool v7m_cpacr_pass(CPUARMState *env, | ||
30 | + bool is_secure, bool is_priv) | ||
31 | +{ | 78 | +{ |
32 | + switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { | 79 | + int i; |
33 | + case 0: | 80 | + |
34 | + case 2: /* UNPREDICTABLE: we treat like 0 */ | 81 | + object_initialize_child(OBJECT(s), "rpu-cluster", &s->lpd.rpu.cluster, |
35 | + return false; | 82 | + TYPE_CPU_CLUSTER); |
36 | + case 1: | 83 | + qdev_prop_set_uint32(DEVICE(&s->lpd.rpu.cluster), "cluster-id", 1); |
37 | + return is_priv; | 84 | + |
38 | + case 3: | 85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { |
39 | + return true; | 86 | + Object *obj; |
40 | + default: | 87 | + |
41 | + g_assert_not_reached(); | 88 | + object_initialize_child(OBJECT(&s->lpd.rpu.cluster), |
89 | + "rpu-cpu[*]", &s->lpd.rpu.cpu[i], | ||
90 | + XLNX_VERSAL_RCPU_TYPE); | ||
91 | + obj = OBJECT(&s->lpd.rpu.cpu[i]); | ||
92 | + object_property_set_bool(obj, "start-powered-off", true, | ||
93 | + &error_abort); | ||
94 | + | ||
95 | + object_property_set_int(obj, "mp-affinity", 0x100 | i, &error_abort); | ||
96 | + object_property_set_int(obj, "core-count", ARRAY_SIZE(s->lpd.rpu.cpu), | ||
97 | + &error_abort); | ||
98 | + object_property_set_link(obj, "memory", OBJECT(&s->lpd.rpu.mr), | ||
99 | + &error_abort); | ||
100 | + qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
42 | + } | 101 | + } |
102 | + | ||
103 | + qdev_realize(DEVICE(&s->lpd.rpu.cluster), NULL, &error_fatal); | ||
43 | +} | 104 | +} |
44 | + | 105 | + |
45 | /** | 106 | static void versal_create_uarts(Versal *s, qemu_irq *pic) |
46 | * aarch32_mode_name(): Return name of the AArch32 CPU mode | 107 | { |
47 | * @psr: Program Status Register indicating CPU mode | 108 | int i; |
48 | @@ -XXX,XX +XXX,XX @@ static inline int exception_target_el(CPUARMState *env) | 109 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
49 | 110 | ||
50 | #ifndef CONFIG_USER_ONLY | 111 | versal_create_apu_cpus(s); |
51 | 112 | versal_create_apu_gic(s, pic); | |
52 | +/* Security attributes for an address, as returned by v8m_security_lookup. */ | 113 | + versal_create_rpu_cpus(s); |
53 | +typedef struct V8M_SAttributes { | 114 | versal_create_uarts(s, pic); |
54 | + bool subpage; /* true if these attrs don't cover the whole TARGET_PAGE */ | 115 | versal_create_usbs(s, pic); |
55 | + bool ns; | 116 | versal_create_gems(s, pic); |
56 | + bool nsc; | 117 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
57 | + uint8_t sregion; | 118 | |
58 | + bool srvalid; | 119 | memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); |
59 | + uint8_t iregion; | 120 | memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); |
60 | + bool irvalid; | 121 | + memory_region_add_subregion_overlap(&s->lpd.rpu.mr, 0, |
61 | +} V8M_SAttributes; | 122 | + &s->lpd.rpu.mr_ps_alias, 0); |
62 | + | ||
63 | +void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
64 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
65 | + V8M_SAttributes *sattrs); | ||
66 | + | ||
67 | +bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
68 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
69 | + hwaddr *phys_ptr, MemTxAttrs *txattrs, | ||
70 | + int *prot, bool *is_subpage, | ||
71 | + ARMMMUFaultInfo *fi, uint32_t *mregion); | ||
72 | + | ||
73 | /* Cacheability and shareability attributes for a memory access */ | ||
74 | typedef struct ARMCacheAttrs { | ||
75 | unsigned int attrs:8; /* as in the MAIR register encoding */ | ||
76 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/target/arm/helper.c | ||
79 | +++ b/target/arm/helper.c | ||
80 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
81 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
82 | target_ulong *page_size_ptr, | ||
83 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
84 | - | ||
85 | -/* Security attributes for an address, as returned by v8m_security_lookup. */ | ||
86 | -typedef struct V8M_SAttributes { | ||
87 | - bool subpage; /* true if these attrs don't cover the whole TARGET_PAGE */ | ||
88 | - bool ns; | ||
89 | - bool nsc; | ||
90 | - uint8_t sregion; | ||
91 | - bool srvalid; | ||
92 | - uint8_t iregion; | ||
93 | - bool irvalid; | ||
94 | -} V8M_SAttributes; | ||
95 | - | ||
96 | -static void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
97 | - MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
98 | - V8M_SAttributes *sattrs); | ||
99 | #endif | ||
100 | |||
101 | static void switch_mode(CPUARMState *env, int mode); | ||
102 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx) | ||
103 | } | ||
104 | } | 123 | } |
105 | 124 | ||
106 | -/* | 125 | static void versal_init(Object *obj) |
107 | - * Return true if the v7M CPACR permits access to the FPU for the specified | 126 | @@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj) |
108 | - * security state and privilege level. | 127 | Versal *s = XLNX_VERSAL(obj); |
109 | - */ | 128 | |
110 | -static bool v7m_cpacr_pass(CPUARMState *env, bool is_secure, bool is_priv) | 129 | memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); |
111 | -{ | 130 | + memory_region_init(&s->lpd.rpu.mr, obj, "mr-rpu", UINT64_MAX); |
112 | - switch (extract32(env->v7m.cpacr[is_secure], 20, 2)) { | 131 | memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); |
113 | - case 0: | 132 | + memory_region_init_alias(&s->lpd.rpu.mr_ps_alias, OBJECT(s), |
114 | - case 2: /* UNPREDICTABLE: we treat like 0 */ | 133 | + "mr-rpu-ps-alias", &s->mr_ps, 0, UINT64_MAX); |
115 | - return false; | ||
116 | - case 1: | ||
117 | - return is_priv; | ||
118 | - case 3: | ||
119 | - return true; | ||
120 | - default: | ||
121 | - g_assert_not_reached(); | ||
122 | - } | ||
123 | -} | ||
124 | - | ||
125 | /* | ||
126 | * What kind of stack write are we doing? This affects how exceptions | ||
127 | * generated during the stacking are treated. | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool v8m_is_sau_exempt(CPUARMState *env, | ||
129 | (address >= 0xe00ff000 && address <= 0xe00fffff); | ||
130 | } | 134 | } |
131 | 135 | ||
132 | -static void v8m_security_lookup(CPUARMState *env, uint32_t address, | 136 | static Property versal_properties[] = { |
133 | +void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
134 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
135 | V8M_SAttributes *sattrs) | ||
136 | { | ||
137 | @@ -XXX,XX +XXX,XX @@ static void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
138 | } | ||
139 | } | ||
140 | |||
141 | -static bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
142 | +bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
143 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
144 | hwaddr *phys_ptr, MemTxAttrs *txattrs, | ||
145 | int *prot, bool *is_subpage, | ||
146 | -- | 137 | -- |
147 | 2.20.1 | 138 | 2.25.1 |
148 | |||
149 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | The RTC is modeled to provide time and date functionality. It is | 3 | Add a model of the Xilinx Versal CRL. |
4 | initialised at zero to match the hardware. | ||
5 | 4 | ||
6 | There is no modelling of the alarm functionality, which includes the IRQ | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
7 | line. As there is no guest code to exercise this function that is | 6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> |
8 | acceptable for now. | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
9 | 8 | Message-id: 20220406174303.2022038-4-edgar.iglesias@xilinx.com | |
10 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Message-id: 20190618165311.27066-4-clg@kaod.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | hw/timer/Makefile.objs | 2 +- | 11 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++ |
16 | include/hw/timer/aspeed_rtc.h | 31 ++++++ | 12 | hw/misc/xlnx-versal-crl.c | 421 ++++++++++++++++++++++++++++++ |
17 | hw/timer/aspeed_rtc.c | 180 ++++++++++++++++++++++++++++++++++ | 13 | hw/misc/meson.build | 1 + |
18 | hw/timer/trace-events | 4 + | 14 | 3 files changed, 657 insertions(+) |
19 | 4 files changed, 216 insertions(+), 1 deletion(-) | 15 | create mode 100644 include/hw/misc/xlnx-versal-crl.h |
20 | create mode 100644 include/hw/timer/aspeed_rtc.h | 16 | create mode 100644 hw/misc/xlnx-versal-crl.c |
21 | create mode 100644 hw/timer/aspeed_rtc.c | ||
22 | 17 | ||
23 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | 18 | diff --git a/include/hw/misc/xlnx-versal-crl.h b/include/hw/misc/xlnx-versal-crl.h |
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/timer/Makefile.objs | ||
26 | +++ b/hw/timer/Makefile.objs | ||
27 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MC146818RTC) += mc146818rtc.o | ||
28 | obj-$(CONFIG_ALLWINNER_A10_PIT) += allwinner-a10-pit.o | ||
29 | |||
30 | common-obj-$(CONFIG_STM32F2XX_TIMER) += stm32f2xx_timer.o | ||
31 | -common-obj-$(CONFIG_ASPEED_SOC) += aspeed_timer.o | ||
32 | +common-obj-$(CONFIG_ASPEED_SOC) += aspeed_timer.o aspeed_rtc.o | ||
33 | |||
34 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o | ||
35 | common-obj-$(CONFIG_CMSDK_APB_TIMER) += cmsdk-apb-timer.o | ||
36 | diff --git a/include/hw/timer/aspeed_rtc.h b/include/hw/timer/aspeed_rtc.h | ||
37 | new file mode 100644 | 19 | new file mode 100644 |
38 | index XXXXXXX..XXXXXXX | 20 | index XXXXXXX..XXXXXXX |
39 | --- /dev/null | 21 | --- /dev/null |
40 | +++ b/include/hw/timer/aspeed_rtc.h | 22 | +++ b/include/hw/misc/xlnx-versal-crl.h |
41 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
42 | +/* | 24 | +/* |
43 | + * ASPEED Real Time Clock | 25 | + * QEMU model of the Clock-Reset-LPD (CRL). |
44 | + * Joel Stanley <joel@jms.id.au> | ||
45 | + * | 26 | + * |
46 | + * Copyright 2019 IBM Corp | 27 | + * Copyright (c) 2022 Xilinx Inc. |
47 | + * SPDX-License-Identifier: GPL-2.0-or-later | 28 | + * SPDX-License-Identifier: GPL-2.0-or-later |
29 | + * | ||
30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
48 | + */ | 31 | + */ |
49 | +#ifndef ASPEED_RTC_H | 32 | +#ifndef HW_MISC_XLNX_VERSAL_CRL_H |
50 | +#define ASPEED_RTC_H | 33 | +#define HW_MISC_XLNX_VERSAL_CRL_H |
51 | + | 34 | + |
52 | +#include <stdint.h> | ||
53 | + | ||
54 | +#include "hw/hw.h" | ||
55 | +#include "hw/irq.h" | ||
56 | +#include "hw/sysbus.h" | 35 | +#include "hw/sysbus.h" |
57 | + | 36 | +#include "hw/register.h" |
58 | +typedef struct AspeedRtcState { | 37 | +#include "target/arm/cpu.h" |
38 | + | ||
39 | +#define TYPE_XLNX_VERSAL_CRL "xlnx,versal-crl" | ||
40 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCRL, XLNX_VERSAL_CRL) | ||
41 | + | ||
42 | +REG32(ERR_CTRL, 0x0) | ||
43 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) | ||
44 | +REG32(IR_STATUS, 0x4) | ||
45 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) | ||
46 | +REG32(IR_MASK, 0x8) | ||
47 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) | ||
48 | +REG32(IR_ENABLE, 0xc) | ||
49 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) | ||
50 | +REG32(IR_DISABLE, 0x10) | ||
51 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) | ||
52 | +REG32(WPROT, 0x1c) | ||
53 | + FIELD(WPROT, ACTIVE, 0, 1) | ||
54 | +REG32(PLL_CLK_OTHER_DMN, 0x20) | ||
55 | + FIELD(PLL_CLK_OTHER_DMN, APLL_BYPASS, 0, 1) | ||
56 | +REG32(RPLL_CTRL, 0x40) | ||
57 | + FIELD(RPLL_CTRL, POST_SRC, 24, 3) | ||
58 | + FIELD(RPLL_CTRL, PRE_SRC, 20, 3) | ||
59 | + FIELD(RPLL_CTRL, CLKOUTDIV, 16, 2) | ||
60 | + FIELD(RPLL_CTRL, FBDIV, 8, 8) | ||
61 | + FIELD(RPLL_CTRL, BYPASS, 3, 1) | ||
62 | + FIELD(RPLL_CTRL, RESET, 0, 1) | ||
63 | +REG32(RPLL_CFG, 0x44) | ||
64 | + FIELD(RPLL_CFG, LOCK_DLY, 25, 7) | ||
65 | + FIELD(RPLL_CFG, LOCK_CNT, 13, 10) | ||
66 | + FIELD(RPLL_CFG, LFHF, 10, 2) | ||
67 | + FIELD(RPLL_CFG, CP, 5, 4) | ||
68 | + FIELD(RPLL_CFG, RES, 0, 4) | ||
69 | +REG32(RPLL_FRAC_CFG, 0x48) | ||
70 | + FIELD(RPLL_FRAC_CFG, ENABLED, 31, 1) | ||
71 | + FIELD(RPLL_FRAC_CFG, SEED, 22, 3) | ||
72 | + FIELD(RPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
73 | + FIELD(RPLL_FRAC_CFG, ORDER, 18, 1) | ||
74 | + FIELD(RPLL_FRAC_CFG, DATA, 0, 16) | ||
75 | +REG32(PLL_STATUS, 0x50) | ||
76 | + FIELD(PLL_STATUS, RPLL_STABLE, 2, 1) | ||
77 | + FIELD(PLL_STATUS, RPLL_LOCK, 0, 1) | ||
78 | +REG32(RPLL_TO_XPD_CTRL, 0x100) | ||
79 | + FIELD(RPLL_TO_XPD_CTRL, CLKACT, 25, 1) | ||
80 | + FIELD(RPLL_TO_XPD_CTRL, DIVISOR0, 8, 10) | ||
81 | +REG32(LPD_TOP_SWITCH_CTRL, 0x104) | ||
82 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT_ADMA, 26, 1) | ||
83 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT, 25, 1) | ||
84 | + FIELD(LPD_TOP_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
85 | + FIELD(LPD_TOP_SWITCH_CTRL, SRCSEL, 0, 3) | ||
86 | +REG32(LPD_LSBUS_CTRL, 0x108) | ||
87 | + FIELD(LPD_LSBUS_CTRL, CLKACT, 25, 1) | ||
88 | + FIELD(LPD_LSBUS_CTRL, DIVISOR0, 8, 10) | ||
89 | + FIELD(LPD_LSBUS_CTRL, SRCSEL, 0, 3) | ||
90 | +REG32(CPU_R5_CTRL, 0x10c) | ||
91 | + FIELD(CPU_R5_CTRL, CLKACT_OCM2, 28, 1) | ||
92 | + FIELD(CPU_R5_CTRL, CLKACT_OCM, 27, 1) | ||
93 | + FIELD(CPU_R5_CTRL, CLKACT_CORE, 26, 1) | ||
94 | + FIELD(CPU_R5_CTRL, CLKACT, 25, 1) | ||
95 | + FIELD(CPU_R5_CTRL, DIVISOR0, 8, 10) | ||
96 | + FIELD(CPU_R5_CTRL, SRCSEL, 0, 3) | ||
97 | +REG32(IOU_SWITCH_CTRL, 0x114) | ||
98 | + FIELD(IOU_SWITCH_CTRL, CLKACT, 25, 1) | ||
99 | + FIELD(IOU_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
100 | + FIELD(IOU_SWITCH_CTRL, SRCSEL, 0, 3) | ||
101 | +REG32(GEM0_REF_CTRL, 0x118) | ||
102 | + FIELD(GEM0_REF_CTRL, CLKACT_RX, 27, 1) | ||
103 | + FIELD(GEM0_REF_CTRL, CLKACT_TX, 26, 1) | ||
104 | + FIELD(GEM0_REF_CTRL, CLKACT, 25, 1) | ||
105 | + FIELD(GEM0_REF_CTRL, DIVISOR0, 8, 10) | ||
106 | + FIELD(GEM0_REF_CTRL, SRCSEL, 0, 3) | ||
107 | +REG32(GEM1_REF_CTRL, 0x11c) | ||
108 | + FIELD(GEM1_REF_CTRL, CLKACT_RX, 27, 1) | ||
109 | + FIELD(GEM1_REF_CTRL, CLKACT_TX, 26, 1) | ||
110 | + FIELD(GEM1_REF_CTRL, CLKACT, 25, 1) | ||
111 | + FIELD(GEM1_REF_CTRL, DIVISOR0, 8, 10) | ||
112 | + FIELD(GEM1_REF_CTRL, SRCSEL, 0, 3) | ||
113 | +REG32(GEM_TSU_REF_CTRL, 0x120) | ||
114 | + FIELD(GEM_TSU_REF_CTRL, CLKACT, 25, 1) | ||
115 | + FIELD(GEM_TSU_REF_CTRL, DIVISOR0, 8, 10) | ||
116 | + FIELD(GEM_TSU_REF_CTRL, SRCSEL, 0, 3) | ||
117 | +REG32(USB0_BUS_REF_CTRL, 0x124) | ||
118 | + FIELD(USB0_BUS_REF_CTRL, CLKACT, 25, 1) | ||
119 | + FIELD(USB0_BUS_REF_CTRL, DIVISOR0, 8, 10) | ||
120 | + FIELD(USB0_BUS_REF_CTRL, SRCSEL, 0, 3) | ||
121 | +REG32(UART0_REF_CTRL, 0x128) | ||
122 | + FIELD(UART0_REF_CTRL, CLKACT, 25, 1) | ||
123 | + FIELD(UART0_REF_CTRL, DIVISOR0, 8, 10) | ||
124 | + FIELD(UART0_REF_CTRL, SRCSEL, 0, 3) | ||
125 | +REG32(UART1_REF_CTRL, 0x12c) | ||
126 | + FIELD(UART1_REF_CTRL, CLKACT, 25, 1) | ||
127 | + FIELD(UART1_REF_CTRL, DIVISOR0, 8, 10) | ||
128 | + FIELD(UART1_REF_CTRL, SRCSEL, 0, 3) | ||
129 | +REG32(SPI0_REF_CTRL, 0x130) | ||
130 | + FIELD(SPI0_REF_CTRL, CLKACT, 25, 1) | ||
131 | + FIELD(SPI0_REF_CTRL, DIVISOR0, 8, 10) | ||
132 | + FIELD(SPI0_REF_CTRL, SRCSEL, 0, 3) | ||
133 | +REG32(SPI1_REF_CTRL, 0x134) | ||
134 | + FIELD(SPI1_REF_CTRL, CLKACT, 25, 1) | ||
135 | + FIELD(SPI1_REF_CTRL, DIVISOR0, 8, 10) | ||
136 | + FIELD(SPI1_REF_CTRL, SRCSEL, 0, 3) | ||
137 | +REG32(CAN0_REF_CTRL, 0x138) | ||
138 | + FIELD(CAN0_REF_CTRL, CLKACT, 25, 1) | ||
139 | + FIELD(CAN0_REF_CTRL, DIVISOR0, 8, 10) | ||
140 | + FIELD(CAN0_REF_CTRL, SRCSEL, 0, 3) | ||
141 | +REG32(CAN1_REF_CTRL, 0x13c) | ||
142 | + FIELD(CAN1_REF_CTRL, CLKACT, 25, 1) | ||
143 | + FIELD(CAN1_REF_CTRL, DIVISOR0, 8, 10) | ||
144 | + FIELD(CAN1_REF_CTRL, SRCSEL, 0, 3) | ||
145 | +REG32(I2C0_REF_CTRL, 0x140) | ||
146 | + FIELD(I2C0_REF_CTRL, CLKACT, 25, 1) | ||
147 | + FIELD(I2C0_REF_CTRL, DIVISOR0, 8, 10) | ||
148 | + FIELD(I2C0_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(I2C1_REF_CTRL, 0x144) | ||
150 | + FIELD(I2C1_REF_CTRL, CLKACT, 25, 1) | ||
151 | + FIELD(I2C1_REF_CTRL, DIVISOR0, 8, 10) | ||
152 | + FIELD(I2C1_REF_CTRL, SRCSEL, 0, 3) | ||
153 | +REG32(DBG_LPD_CTRL, 0x148) | ||
154 | + FIELD(DBG_LPD_CTRL, CLKACT, 25, 1) | ||
155 | + FIELD(DBG_LPD_CTRL, DIVISOR0, 8, 10) | ||
156 | + FIELD(DBG_LPD_CTRL, SRCSEL, 0, 3) | ||
157 | +REG32(TIMESTAMP_REF_CTRL, 0x14c) | ||
158 | + FIELD(TIMESTAMP_REF_CTRL, CLKACT, 25, 1) | ||
159 | + FIELD(TIMESTAMP_REF_CTRL, DIVISOR0, 8, 10) | ||
160 | + FIELD(TIMESTAMP_REF_CTRL, SRCSEL, 0, 3) | ||
161 | +REG32(CRL_SAFETY_CHK, 0x150) | ||
162 | +REG32(PSM_REF_CTRL, 0x154) | ||
163 | + FIELD(PSM_REF_CTRL, DIVISOR0, 8, 10) | ||
164 | + FIELD(PSM_REF_CTRL, SRCSEL, 0, 3) | ||
165 | +REG32(DBG_TSTMP_CTRL, 0x158) | ||
166 | + FIELD(DBG_TSTMP_CTRL, CLKACT, 25, 1) | ||
167 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 10) | ||
168 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
169 | +REG32(CPM_TOPSW_REF_CTRL, 0x15c) | ||
170 | + FIELD(CPM_TOPSW_REF_CTRL, CLKACT, 25, 1) | ||
171 | + FIELD(CPM_TOPSW_REF_CTRL, DIVISOR0, 8, 10) | ||
172 | + FIELD(CPM_TOPSW_REF_CTRL, SRCSEL, 0, 3) | ||
173 | +REG32(USB3_DUAL_REF_CTRL, 0x160) | ||
174 | + FIELD(USB3_DUAL_REF_CTRL, CLKACT, 25, 1) | ||
175 | + FIELD(USB3_DUAL_REF_CTRL, DIVISOR0, 8, 10) | ||
176 | + FIELD(USB3_DUAL_REF_CTRL, SRCSEL, 0, 3) | ||
177 | +REG32(RST_CPU_R5, 0x300) | ||
178 | + FIELD(RST_CPU_R5, RESET_PGE, 4, 1) | ||
179 | + FIELD(RST_CPU_R5, RESET_AMBA, 2, 1) | ||
180 | + FIELD(RST_CPU_R5, RESET_CPU1, 1, 1) | ||
181 | + FIELD(RST_CPU_R5, RESET_CPU0, 0, 1) | ||
182 | +REG32(RST_ADMA, 0x304) | ||
183 | + FIELD(RST_ADMA, RESET, 0, 1) | ||
184 | +REG32(RST_GEM0, 0x308) | ||
185 | + FIELD(RST_GEM0, RESET, 0, 1) | ||
186 | +REG32(RST_GEM1, 0x30c) | ||
187 | + FIELD(RST_GEM1, RESET, 0, 1) | ||
188 | +REG32(RST_SPARE, 0x310) | ||
189 | + FIELD(RST_SPARE, RESET, 0, 1) | ||
190 | +REG32(RST_USB0, 0x314) | ||
191 | + FIELD(RST_USB0, RESET, 0, 1) | ||
192 | +REG32(RST_UART0, 0x318) | ||
193 | + FIELD(RST_UART0, RESET, 0, 1) | ||
194 | +REG32(RST_UART1, 0x31c) | ||
195 | + FIELD(RST_UART1, RESET, 0, 1) | ||
196 | +REG32(RST_SPI0, 0x320) | ||
197 | + FIELD(RST_SPI0, RESET, 0, 1) | ||
198 | +REG32(RST_SPI1, 0x324) | ||
199 | + FIELD(RST_SPI1, RESET, 0, 1) | ||
200 | +REG32(RST_CAN0, 0x328) | ||
201 | + FIELD(RST_CAN0, RESET, 0, 1) | ||
202 | +REG32(RST_CAN1, 0x32c) | ||
203 | + FIELD(RST_CAN1, RESET, 0, 1) | ||
204 | +REG32(RST_I2C0, 0x330) | ||
205 | + FIELD(RST_I2C0, RESET, 0, 1) | ||
206 | +REG32(RST_I2C1, 0x334) | ||
207 | + FIELD(RST_I2C1, RESET, 0, 1) | ||
208 | +REG32(RST_DBG_LPD, 0x338) | ||
209 | + FIELD(RST_DBG_LPD, RPU_DBG1_RESET, 5, 1) | ||
210 | + FIELD(RST_DBG_LPD, RPU_DBG0_RESET, 4, 1) | ||
211 | + FIELD(RST_DBG_LPD, RESET_HSDP, 1, 1) | ||
212 | + FIELD(RST_DBG_LPD, RESET, 0, 1) | ||
213 | +REG32(RST_GPIO, 0x33c) | ||
214 | + FIELD(RST_GPIO, RESET, 0, 1) | ||
215 | +REG32(RST_TTC, 0x344) | ||
216 | + FIELD(RST_TTC, TTC3_RESET, 3, 1) | ||
217 | + FIELD(RST_TTC, TTC2_RESET, 2, 1) | ||
218 | + FIELD(RST_TTC, TTC1_RESET, 1, 1) | ||
219 | + FIELD(RST_TTC, TTC0_RESET, 0, 1) | ||
220 | +REG32(RST_TIMESTAMP, 0x348) | ||
221 | + FIELD(RST_TIMESTAMP, RESET, 0, 1) | ||
222 | +REG32(RST_SWDT, 0x34c) | ||
223 | + FIELD(RST_SWDT, RESET, 0, 1) | ||
224 | +REG32(RST_OCM, 0x350) | ||
225 | + FIELD(RST_OCM, RESET, 0, 1) | ||
226 | +REG32(RST_IPI, 0x354) | ||
227 | + FIELD(RST_IPI, RESET, 0, 1) | ||
228 | +REG32(RST_SYSMON, 0x358) | ||
229 | + FIELD(RST_SYSMON, SEQ_RST, 1, 1) | ||
230 | + FIELD(RST_SYSMON, CFG_RST, 0, 1) | ||
231 | +REG32(RST_FPD, 0x360) | ||
232 | + FIELD(RST_FPD, SRST, 1, 1) | ||
233 | + FIELD(RST_FPD, POR, 0, 1) | ||
234 | +REG32(PSM_RST_MODE, 0x370) | ||
235 | + FIELD(PSM_RST_MODE, WAKEUP, 2, 1) | ||
236 | + FIELD(PSM_RST_MODE, RST_MODE, 0, 2) | ||
237 | + | ||
238 | +#define CRL_R_MAX (R_PSM_RST_MODE + 1) | ||
239 | + | ||
240 | +#define RPU_MAX_CPU 2 | ||
241 | + | ||
242 | +struct XlnxVersalCRL { | ||
59 | + SysBusDevice parent_obj; | 243 | + SysBusDevice parent_obj; |
60 | + | ||
61 | + MemoryRegion iomem; | ||
62 | + qemu_irq irq; | 244 | + qemu_irq irq; |
63 | + | 245 | + |
64 | + uint32_t reg[0x18]; | 246 | + struct { |
65 | + int offset; | 247 | + ARMCPU *cpu_r5[RPU_MAX_CPU]; |
66 | + | 248 | + DeviceState *adma[8]; |
67 | +} AspeedRtcState; | 249 | + DeviceState *uart[2]; |
68 | + | 250 | + DeviceState *gem[2]; |
69 | +#define TYPE_ASPEED_RTC "aspeed.rtc" | 251 | + DeviceState *usb; |
70 | +#define ASPEED_RTC(obj) OBJECT_CHECK(AspeedRtcState, (obj), TYPE_ASPEED_RTC) | 252 | + } cfg; |
71 | + | 253 | + |
72 | +#endif /* ASPEED_RTC_H */ | 254 | + RegisterInfoArray *reg_array; |
73 | diff --git a/hw/timer/aspeed_rtc.c b/hw/timer/aspeed_rtc.c | 255 | + uint32_t regs[CRL_R_MAX]; |
256 | + RegisterInfo regs_info[CRL_R_MAX]; | ||
257 | +}; | ||
258 | +#endif | ||
259 | diff --git a/hw/misc/xlnx-versal-crl.c b/hw/misc/xlnx-versal-crl.c | ||
74 | new file mode 100644 | 260 | new file mode 100644 |
75 | index XXXXXXX..XXXXXXX | 261 | index XXXXXXX..XXXXXXX |
76 | --- /dev/null | 262 | --- /dev/null |
77 | +++ b/hw/timer/aspeed_rtc.c | 263 | +++ b/hw/misc/xlnx-versal-crl.c |
78 | @@ -XXX,XX +XXX,XX @@ | 264 | @@ -XXX,XX +XXX,XX @@ |
79 | +/* | 265 | +/* |
80 | + * ASPEED Real Time Clock | 266 | + * QEMU model of the Clock-Reset-LPD (CRL). |
81 | + * Joel Stanley <joel@jms.id.au> | ||
82 | + * | 267 | + * |
83 | + * Copyright 2019 IBM Corp | 268 | + * Copyright (c) 2022 Advanced Micro Devices, Inc. |
84 | + * SPDX-License-Identifier: GPL-2.0-or-later | 269 | + * SPDX-License-Identifier: GPL-2.0-or-later |
270 | + * | ||
271 | + * Written by Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
85 | + */ | 272 | + */ |
86 | + | 273 | + |
87 | +#include "qemu/osdep.h" | 274 | +#include "qemu/osdep.h" |
88 | +#include "qemu-common.h" | 275 | +#include "qapi/error.h" |
89 | +#include "hw/timer/aspeed_rtc.h" | ||
90 | +#include "qemu/log.h" | 276 | +#include "qemu/log.h" |
91 | +#include "qemu/timer.h" | 277 | +#include "qemu/bitops.h" |
92 | + | 278 | +#include "migration/vmstate.h" |
93 | +#include "trace.h" | 279 | +#include "hw/qdev-properties.h" |
94 | + | 280 | +#include "hw/sysbus.h" |
95 | +#define COUNTER1 (0x00 / 4) | 281 | +#include "hw/irq.h" |
96 | +#define COUNTER2 (0x04 / 4) | 282 | +#include "hw/register.h" |
97 | +#define ALARM (0x08 / 4) | 283 | +#include "hw/resettable.h" |
98 | +#define CONTROL (0x10 / 4) | 284 | + |
99 | +#define ALARM_STATUS (0x14 / 4) | 285 | +#include "target/arm/arm-powerctl.h" |
100 | + | 286 | +#include "hw/misc/xlnx-versal-crl.h" |
101 | +#define RTC_UNLOCKED BIT(1) | 287 | + |
102 | +#define RTC_ENABLED BIT(0) | 288 | +#ifndef XLNX_VERSAL_CRL_ERR_DEBUG |
103 | + | 289 | +#define XLNX_VERSAL_CRL_ERR_DEBUG 0 |
104 | +static void aspeed_rtc_calc_offset(AspeedRtcState *rtc) | 290 | +#endif |
105 | +{ | 291 | + |
106 | + struct tm tm; | 292 | +static void crl_update_irq(XlnxVersalCRL *s) |
107 | + uint32_t year, cent; | 293 | +{ |
108 | + uint32_t reg1 = rtc->reg[COUNTER1]; | 294 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; |
109 | + uint32_t reg2 = rtc->reg[COUNTER2]; | 295 | + qemu_set_irq(s->irq, pending); |
110 | + | 296 | +} |
111 | + tm.tm_mday = (reg1 >> 24) & 0x1f; | 297 | + |
112 | + tm.tm_hour = (reg1 >> 16) & 0x1f; | 298 | +static void crl_status_postw(RegisterInfo *reg, uint64_t val64) |
113 | + tm.tm_min = (reg1 >> 8) & 0x3f; | 299 | +{ |
114 | + tm.tm_sec = (reg1 >> 0) & 0x3f; | 300 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
115 | + | 301 | + crl_update_irq(s); |
116 | + cent = (reg2 >> 16) & 0x1f; | 302 | +} |
117 | + year = (reg2 >> 8) & 0x7f; | 303 | + |
118 | + tm.tm_mon = ((reg2 >> 0) & 0x0f) - 1; | 304 | +static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64) |
119 | + tm.tm_year = year + (cent * 100) - 1900; | 305 | +{ |
120 | + | 306 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
121 | + rtc->offset = qemu_timedate_diff(&tm); | 307 | + uint32_t val = val64; |
122 | +} | 308 | + |
123 | + | 309 | + s->regs[R_IR_MASK] &= ~val; |
124 | +static uint32_t aspeed_rtc_get_counter(AspeedRtcState *rtc, int r) | 310 | + crl_update_irq(s); |
125 | +{ | 311 | + return 0; |
126 | + uint32_t year, cent; | 312 | +} |
127 | + struct tm now; | 313 | + |
128 | + | 314 | +static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64) |
129 | + qemu_get_timedate(&now, rtc->offset); | 315 | +{ |
130 | + | 316 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
131 | + switch (r) { | 317 | + uint32_t val = val64; |
132 | + case COUNTER1: | 318 | + |
133 | + return (now.tm_mday << 24) | (now.tm_hour << 16) | | 319 | + s->regs[R_IR_MASK] |= val; |
134 | + (now.tm_min << 8) | now.tm_sec; | 320 | + crl_update_irq(s); |
135 | + case COUNTER2: | 321 | + return 0; |
136 | + cent = (now.tm_year + 1900) / 100; | 322 | +} |
137 | + year = now.tm_year % 100; | 323 | + |
138 | + return ((cent & 0x1f) << 16) | ((year & 0x7f) << 8) | | 324 | +static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev, |
139 | + ((now.tm_mon + 1) & 0xf); | 325 | + bool rst_old, bool rst_new) |
140 | + default: | 326 | +{ |
141 | + g_assert_not_reached(); | 327 | + device_cold_reset(dev); |
142 | + } | 328 | +} |
143 | +} | 329 | + |
144 | + | 330 | +static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu, |
145 | +static uint64_t aspeed_rtc_read(void *opaque, hwaddr addr, | 331 | + bool rst_old, bool rst_new) |
146 | + unsigned size) | 332 | +{ |
147 | +{ | 333 | + if (rst_new) { |
148 | + AspeedRtcState *rtc = opaque; | 334 | + arm_set_cpu_off(armcpu->mp_affinity); |
149 | + uint64_t val; | 335 | + } else { |
150 | + uint32_t r = addr >> 2; | 336 | + arm_set_cpu_on_and_reset(armcpu->mp_affinity); |
151 | + | 337 | + } |
152 | + switch (r) { | 338 | +} |
153 | + case COUNTER1: | 339 | + |
154 | + case COUNTER2: | 340 | +#define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \ |
155 | + if (rtc->reg[CONTROL] & RTC_ENABLED) { | 341 | + bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \ |
156 | + rtc->reg[r] = aspeed_rtc_get_counter(rtc, r); | 342 | + bool new_f = FIELD_EX32(new_val, reg, f); \ |
157 | + } | 343 | + \ |
158 | + /* fall through */ | 344 | + /* Detect edges. */ \ |
159 | + case CONTROL: | 345 | + if (dev && old_f != new_f) { \ |
160 | + val = rtc->reg[r]; | 346 | + crl_reset_ ## type(s, dev, old_f, new_f); \ |
161 | + break; | 347 | + } \ |
162 | + case ALARM: | 348 | +} |
163 | + case ALARM_STATUS: | 349 | + |
164 | + default: | 350 | +static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64) |
165 | + qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx "\n", __func__, addr); | 351 | +{ |
166 | + return 0; | 352 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
167 | + } | 353 | + |
168 | + | 354 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]); |
169 | + trace_aspeed_rtc_read(addr, val); | 355 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]); |
170 | + | 356 | + return val64; |
171 | + return val; | 357 | +} |
172 | +} | 358 | + |
173 | + | 359 | +static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64) |
174 | +static void aspeed_rtc_write(void *opaque, hwaddr addr, | 360 | +{ |
175 | + uint64_t val, unsigned size) | 361 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
176 | +{ | 362 | + int i; |
177 | + AspeedRtcState *rtc = opaque; | 363 | + |
178 | + uint32_t r = addr >> 2; | 364 | + /* A single register fans out to all ADMA reset inputs. */ |
179 | + | 365 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) { |
180 | + switch (r) { | 366 | + REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]); |
181 | + case COUNTER1: | 367 | + } |
182 | + case COUNTER2: | 368 | + return val64; |
183 | + if (!(rtc->reg[CONTROL] & RTC_UNLOCKED)) { | 369 | +} |
184 | + break; | 370 | + |
185 | + } | 371 | +static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64) |
186 | + /* fall through */ | 372 | +{ |
187 | + case CONTROL: | 373 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
188 | + rtc->reg[r] = val; | 374 | + |
189 | + aspeed_rtc_calc_offset(rtc); | 375 | + REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]); |
190 | + break; | 376 | + return val64; |
191 | + case ALARM: | 377 | +} |
192 | + case ALARM_STATUS: | 378 | + |
193 | + default: | 379 | +static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64) |
194 | + qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx "\n", __func__, addr); | 380 | +{ |
195 | + break; | 381 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
196 | + } | 382 | + |
197 | + trace_aspeed_rtc_write(addr, val); | 383 | + REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]); |
198 | +} | 384 | + return val64; |
199 | + | 385 | +} |
200 | +static void aspeed_rtc_reset(DeviceState *d) | 386 | + |
201 | +{ | 387 | +static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64) |
202 | + AspeedRtcState *rtc = ASPEED_RTC(d); | 388 | +{ |
203 | + | 389 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
204 | + rtc->offset = 0; | 390 | + |
205 | + memset(rtc->reg, 0, sizeof(rtc->reg)); | 391 | + REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]); |
206 | +} | 392 | + return val64; |
207 | + | 393 | +} |
208 | +static const MemoryRegionOps aspeed_rtc_ops = { | 394 | + |
209 | + .read = aspeed_rtc_read, | 395 | +static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64) |
210 | + .write = aspeed_rtc_write, | 396 | +{ |
211 | + .endianness = DEVICE_NATIVE_ENDIAN, | 397 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
398 | + | ||
399 | + REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]); | ||
400 | + return val64; | ||
401 | +} | ||
402 | + | ||
403 | +static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64) | ||
404 | +{ | ||
405 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
406 | + | ||
407 | + REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb); | ||
408 | + return val64; | ||
409 | +} | ||
410 | + | ||
411 | +static const RegisterAccessInfo crl_regs_info[] = { | ||
412 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, | ||
413 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, | ||
414 | + .w1c = 0x1, | ||
415 | + .post_write = crl_status_postw, | ||
416 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, | ||
417 | + .reset = 0x1, | ||
418 | + .ro = 0x1, | ||
419 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, | ||
420 | + .pre_write = crl_enable_prew, | ||
421 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, | ||
422 | + .pre_write = crl_disable_prew, | ||
423 | + },{ .name = "WPROT", .addr = A_WPROT, | ||
424 | + },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN, | ||
425 | + .reset = 0x1, | ||
426 | + .rsvd = 0xe, | ||
427 | + },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL, | ||
428 | + .reset = 0x24809, | ||
429 | + .rsvd = 0xf88c00f6, | ||
430 | + },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG, | ||
431 | + .reset = 0x2000000, | ||
432 | + .rsvd = 0x1801210, | ||
433 | + },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG, | ||
434 | + .rsvd = 0x7e330000, | ||
435 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, | ||
436 | + .reset = R_PLL_STATUS_RPLL_STABLE_MASK | | ||
437 | + R_PLL_STATUS_RPLL_LOCK_MASK, | ||
438 | + .rsvd = 0xfa, | ||
439 | + .ro = 0x5, | ||
440 | + },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL, | ||
441 | + .reset = 0x2000100, | ||
442 | + .rsvd = 0xfdfc00ff, | ||
443 | + },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL, | ||
444 | + .reset = 0x6000300, | ||
445 | + .rsvd = 0xf9fc00f8, | ||
446 | + },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL, | ||
447 | + .reset = 0x2000800, | ||
448 | + .rsvd = 0xfdfc00f8, | ||
449 | + },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL, | ||
450 | + .reset = 0xe000300, | ||
451 | + .rsvd = 0xe1fc00f8, | ||
452 | + },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL, | ||
453 | + .reset = 0x2000500, | ||
454 | + .rsvd = 0xfdfc00f8, | ||
455 | + },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL, | ||
456 | + .reset = 0xe000a00, | ||
457 | + .rsvd = 0xf1fc00f8, | ||
458 | + },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL, | ||
459 | + .reset = 0xe000a00, | ||
460 | + .rsvd = 0xf1fc00f8, | ||
461 | + },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL, | ||
462 | + .reset = 0x300, | ||
463 | + .rsvd = 0xfdfc00f8, | ||
464 | + },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL, | ||
465 | + .reset = 0x2001900, | ||
466 | + .rsvd = 0xfdfc00f8, | ||
467 | + },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL, | ||
468 | + .reset = 0xc00, | ||
469 | + .rsvd = 0xfdfc00f8, | ||
470 | + },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL, | ||
471 | + .reset = 0xc00, | ||
472 | + .rsvd = 0xfdfc00f8, | ||
473 | + },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL, | ||
474 | + .reset = 0x600, | ||
475 | + .rsvd = 0xfdfc00f8, | ||
476 | + },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL, | ||
477 | + .reset = 0x600, | ||
478 | + .rsvd = 0xfdfc00f8, | ||
479 | + },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL, | ||
480 | + .reset = 0xc00, | ||
481 | + .rsvd = 0xfdfc00f8, | ||
482 | + },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL, | ||
483 | + .reset = 0xc00, | ||
484 | + .rsvd = 0xfdfc00f8, | ||
485 | + },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL, | ||
486 | + .reset = 0xc00, | ||
487 | + .rsvd = 0xfdfc00f8, | ||
488 | + },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL, | ||
489 | + .reset = 0xc00, | ||
490 | + .rsvd = 0xfdfc00f8, | ||
491 | + },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL, | ||
492 | + .reset = 0x300, | ||
493 | + .rsvd = 0xfdfc00f8, | ||
494 | + },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL, | ||
495 | + .reset = 0x2000c00, | ||
496 | + .rsvd = 0xfdfc00f8, | ||
497 | + },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK, | ||
498 | + },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL, | ||
499 | + .reset = 0xf04, | ||
500 | + .rsvd = 0xfffc00f8, | ||
501 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, | ||
502 | + .reset = 0x300, | ||
503 | + .rsvd = 0xfdfc00f8, | ||
504 | + },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL, | ||
505 | + .reset = 0x300, | ||
506 | + .rsvd = 0xfdfc00f8, | ||
507 | + },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL, | ||
508 | + .reset = 0x3c00, | ||
509 | + .rsvd = 0xfdfc00f8, | ||
510 | + },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5, | ||
511 | + .reset = 0x17, | ||
512 | + .rsvd = 0x8, | ||
513 | + .pre_write = crl_rst_r5_prew, | ||
514 | + },{ .name = "RST_ADMA", .addr = A_RST_ADMA, | ||
515 | + .reset = 0x1, | ||
516 | + .pre_write = crl_rst_adma_prew, | ||
517 | + },{ .name = "RST_GEM0", .addr = A_RST_GEM0, | ||
518 | + .reset = 0x1, | ||
519 | + .pre_write = crl_rst_gem0_prew, | ||
520 | + },{ .name = "RST_GEM1", .addr = A_RST_GEM1, | ||
521 | + .reset = 0x1, | ||
522 | + .pre_write = crl_rst_gem1_prew, | ||
523 | + },{ .name = "RST_SPARE", .addr = A_RST_SPARE, | ||
524 | + .reset = 0x1, | ||
525 | + },{ .name = "RST_USB0", .addr = A_RST_USB0, | ||
526 | + .reset = 0x1, | ||
527 | + .pre_write = crl_rst_usb_prew, | ||
528 | + },{ .name = "RST_UART0", .addr = A_RST_UART0, | ||
529 | + .reset = 0x1, | ||
530 | + .pre_write = crl_rst_uart0_prew, | ||
531 | + },{ .name = "RST_UART1", .addr = A_RST_UART1, | ||
532 | + .reset = 0x1, | ||
533 | + .pre_write = crl_rst_uart1_prew, | ||
534 | + },{ .name = "RST_SPI0", .addr = A_RST_SPI0, | ||
535 | + .reset = 0x1, | ||
536 | + },{ .name = "RST_SPI1", .addr = A_RST_SPI1, | ||
537 | + .reset = 0x1, | ||
538 | + },{ .name = "RST_CAN0", .addr = A_RST_CAN0, | ||
539 | + .reset = 0x1, | ||
540 | + },{ .name = "RST_CAN1", .addr = A_RST_CAN1, | ||
541 | + .reset = 0x1, | ||
542 | + },{ .name = "RST_I2C0", .addr = A_RST_I2C0, | ||
543 | + .reset = 0x1, | ||
544 | + },{ .name = "RST_I2C1", .addr = A_RST_I2C1, | ||
545 | + .reset = 0x1, | ||
546 | + },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD, | ||
547 | + .reset = 0x33, | ||
548 | + .rsvd = 0xcc, | ||
549 | + },{ .name = "RST_GPIO", .addr = A_RST_GPIO, | ||
550 | + .reset = 0x1, | ||
551 | + },{ .name = "RST_TTC", .addr = A_RST_TTC, | ||
552 | + .reset = 0xf, | ||
553 | + },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP, | ||
554 | + .reset = 0x1, | ||
555 | + },{ .name = "RST_SWDT", .addr = A_RST_SWDT, | ||
556 | + .reset = 0x1, | ||
557 | + },{ .name = "RST_OCM", .addr = A_RST_OCM, | ||
558 | + },{ .name = "RST_IPI", .addr = A_RST_IPI, | ||
559 | + },{ .name = "RST_FPD", .addr = A_RST_FPD, | ||
560 | + .reset = 0x3, | ||
561 | + },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE, | ||
562 | + .reset = 0x1, | ||
563 | + .rsvd = 0xf8, | ||
564 | + } | ||
212 | +}; | 565 | +}; |
213 | + | 566 | + |
214 | +static const VMStateDescription vmstate_aspeed_rtc = { | 567 | +static void crl_reset_enter(Object *obj, ResetType type) |
215 | + .name = TYPE_ASPEED_RTC, | 568 | +{ |
569 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
570 | + unsigned int i; | ||
571 | + | ||
572 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
573 | + register_reset(&s->regs_info[i]); | ||
574 | + } | ||
575 | +} | ||
576 | + | ||
577 | +static void crl_reset_hold(Object *obj) | ||
578 | +{ | ||
579 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
580 | + | ||
581 | + crl_update_irq(s); | ||
582 | +} | ||
583 | + | ||
584 | +static const MemoryRegionOps crl_ops = { | ||
585 | + .read = register_read_memory, | ||
586 | + .write = register_write_memory, | ||
587 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
588 | + .valid = { | ||
589 | + .min_access_size = 4, | ||
590 | + .max_access_size = 4, | ||
591 | + }, | ||
592 | +}; | ||
593 | + | ||
594 | +static void crl_init(Object *obj) | ||
595 | +{ | ||
596 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
597 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
598 | + int i; | ||
599 | + | ||
600 | + s->reg_array = | ||
601 | + register_init_block32(DEVICE(obj), crl_regs_info, | ||
602 | + ARRAY_SIZE(crl_regs_info), | ||
603 | + s->regs_info, s->regs, | ||
604 | + &crl_ops, | ||
605 | + XLNX_VERSAL_CRL_ERR_DEBUG, | ||
606 | + CRL_R_MAX * 4); | ||
607 | + sysbus_init_mmio(sbd, &s->reg_array->mem); | ||
608 | + sysbus_init_irq(sbd, &s->irq); | ||
609 | + | ||
610 | + for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) { | ||
611 | + object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU, | ||
612 | + (Object **)&s->cfg.cpu_r5[i], | ||
613 | + qdev_prop_allow_set_link_before_realize, | ||
614 | + OBJ_PROP_LINK_STRONG); | ||
615 | + } | ||
616 | + | ||
617 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) { | ||
618 | + object_property_add_link(obj, "adma[*]", TYPE_DEVICE, | ||
619 | + (Object **)&s->cfg.adma[i], | ||
620 | + qdev_prop_allow_set_link_before_realize, | ||
621 | + OBJ_PROP_LINK_STRONG); | ||
622 | + } | ||
623 | + | ||
624 | + for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) { | ||
625 | + object_property_add_link(obj, "uart[*]", TYPE_DEVICE, | ||
626 | + (Object **)&s->cfg.uart[i], | ||
627 | + qdev_prop_allow_set_link_before_realize, | ||
628 | + OBJ_PROP_LINK_STRONG); | ||
629 | + } | ||
630 | + | ||
631 | + for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) { | ||
632 | + object_property_add_link(obj, "gem[*]", TYPE_DEVICE, | ||
633 | + (Object **)&s->cfg.gem[i], | ||
634 | + qdev_prop_allow_set_link_before_realize, | ||
635 | + OBJ_PROP_LINK_STRONG); | ||
636 | + } | ||
637 | + | ||
638 | + object_property_add_link(obj, "usb", TYPE_DEVICE, | ||
639 | + (Object **)&s->cfg.gem[i], | ||
640 | + qdev_prop_allow_set_link_before_realize, | ||
641 | + OBJ_PROP_LINK_STRONG); | ||
642 | +} | ||
643 | + | ||
644 | +static void crl_finalize(Object *obj) | ||
645 | +{ | ||
646 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
647 | + register_finalize_block(s->reg_array); | ||
648 | +} | ||
649 | + | ||
650 | +static const VMStateDescription vmstate_crl = { | ||
651 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
216 | + .version_id = 1, | 652 | + .version_id = 1, |
653 | + .minimum_version_id = 1, | ||
217 | + .fields = (VMStateField[]) { | 654 | + .fields = (VMStateField[]) { |
218 | + VMSTATE_UINT32_ARRAY(reg, AspeedRtcState, 0x18), | 655 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX), |
219 | + VMSTATE_INT32(offset, AspeedRtcState), | 656 | + VMSTATE_END_OF_LIST(), |
220 | + VMSTATE_INT32(offset, AspeedRtcState), | ||
221 | + VMSTATE_END_OF_LIST() | ||
222 | + } | 657 | + } |
223 | +}; | 658 | +}; |
224 | + | 659 | + |
225 | +static void aspeed_rtc_realize(DeviceState *dev, Error **errp) | 660 | +static void crl_class_init(ObjectClass *klass, void *data) |
226 | +{ | 661 | +{ |
227 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 662 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
228 | + AspeedRtcState *s = ASPEED_RTC(dev); | ||
229 | + | ||
230 | + sysbus_init_irq(sbd, &s->irq); | ||
231 | + | ||
232 | + memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_rtc_ops, s, | ||
233 | + "aspeed-rtc", 0x18ULL); | ||
234 | + sysbus_init_mmio(sbd, &s->iomem); | ||
235 | +} | ||
236 | + | ||
237 | +static void aspeed_rtc_class_init(ObjectClass *klass, void *data) | ||
238 | +{ | ||
239 | + DeviceClass *dc = DEVICE_CLASS(klass); | 663 | + DeviceClass *dc = DEVICE_CLASS(klass); |
240 | + | 664 | + |
241 | + dc->realize = aspeed_rtc_realize; | 665 | + dc->vmsd = &vmstate_crl; |
242 | + dc->vmsd = &vmstate_aspeed_rtc; | 666 | + |
243 | + dc->reset = aspeed_rtc_reset; | 667 | + rc->phases.enter = crl_reset_enter; |
244 | +} | 668 | + rc->phases.hold = crl_reset_hold; |
245 | + | 669 | +} |
246 | +static const TypeInfo aspeed_rtc_info = { | 670 | + |
247 | + .name = TYPE_ASPEED_RTC, | 671 | +static const TypeInfo crl_info = { |
672 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
248 | + .parent = TYPE_SYS_BUS_DEVICE, | 673 | + .parent = TYPE_SYS_BUS_DEVICE, |
249 | + .instance_size = sizeof(AspeedRtcState), | 674 | + .instance_size = sizeof(XlnxVersalCRL), |
250 | + .class_init = aspeed_rtc_class_init, | 675 | + .class_init = crl_class_init, |
676 | + .instance_init = crl_init, | ||
677 | + .instance_finalize = crl_finalize, | ||
251 | +}; | 678 | +}; |
252 | + | 679 | + |
253 | +static void aspeed_rtc_register_types(void) | 680 | +static void crl_register_types(void) |
254 | +{ | 681 | +{ |
255 | + type_register_static(&aspeed_rtc_info); | 682 | + type_register_static(&crl_info); |
256 | +} | 683 | +} |
257 | + | 684 | + |
258 | +type_init(aspeed_rtc_register_types) | 685 | +type_init(crl_register_types) |
259 | diff --git a/hw/timer/trace-events b/hw/timer/trace-events | 686 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
260 | index XXXXXXX..XXXXXXX 100644 | 687 | index XXXXXXX..XXXXXXX 100644 |
261 | --- a/hw/timer/trace-events | 688 | --- a/hw/misc/meson.build |
262 | +++ b/hw/timer/trace-events | 689 | +++ b/hw/misc/meson.build |
263 | @@ -XXX,XX +XXX,XX @@ cmsdk_apb_dualtimer_read(uint64_t offset, uint64_t data, unsigned size) "CMSDK A | 690 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) |
264 | cmsdk_apb_dualtimer_write(uint64_t offset, uint64_t data, unsigned size) "CMSDK APB dualtimer write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 691 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) |
265 | cmsdk_apb_dualtimer_reset(void) "CMSDK APB dualtimer: reset" | 692 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) |
266 | 693 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | |
267 | +# hw/timer/aspeed-rtc.c | 694 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) |
268 | +aspeed_rtc_read(uint64_t addr, uint64_t value) "addr 0x%02" PRIx64 " value 0x%08" PRIx64 | 695 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( |
269 | +aspeed_rtc_write(uint64_t addr, uint64_t value) "addr 0x%02" PRIx64 " value 0x%08" PRIx64 | 696 | 'xlnx-versal-xramc.c', |
270 | + | 697 | 'xlnx-versal-pmc-iou-slcr.c', |
271 | # sun4v-rtc.c | ||
272 | sun4v_rtc_read(uint64_t addr, uint64_t value) "read: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
273 | sun4v_rtc_write(uint64_t addr, uint64_t value) "write: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
274 | -- | 698 | -- |
275 | 2.20.1 | 699 | 2.25.1 |
276 | |||
277 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | The Linux kernel driver was updated in commit 4451d3f59f2a | 3 | Connect the CRL (Clock Reset LPD) to the Versal SoC. |
4 | ("clocksource/drivers/fttmr010: Fix set_next_event handler) to fix an | ||
5 | issue observed on hardware: | ||
6 | 4 | ||
7 | > RELOAD register is loaded into COUNT register when the aspeed timer | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | > is enabled, which means the next event may be delayed because timer | 6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> |
9 | > interrupt won't be generated until <0xFFFFFFFF - current_count + | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
10 | > cycles>. | 8 | Message-id: 20220406174303.2022038-5-edgar.iglesias@xilinx.com |
11 | |||
12 | When running under Qemu, the system appeared "laggy". The guest is now | ||
13 | scheduling timer events too regularly, starving the host of CPU time. | ||
14 | |||
15 | This patch modifies the timer model to attempt to schedule the timer | ||
16 | expiry as the guest requests, but if we have missed the deadline we | ||
17 | re interrupt and try again, which allows the guest to catch up. | ||
18 | |||
19 | Provides expected behaviour with old and new guest code. | ||
20 | |||
21 | Fixes: c04bd47db6b9 ("hw/timer: Add ASPEED timer device model") | ||
22 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
23 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
24 | Message-id: 20190618165311.27066-8-clg@kaod.org | ||
25 | [clg: - merged a fix from Andrew Jeffery <andrew@aj.id.au> | ||
26 | "Fire interrupt on failure to meet deadline" | ||
27 | https://lists.ozlabs.org/pipermail/openbmc/2019-January/014641.html | ||
28 | - adapted commit log | ||
29 | - checkpatch fixes ] | ||
30 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
32 | --- | 10 | --- |
33 | hw/timer/aspeed_timer.c | 57 ++++++++++++++++++++++------------------- | 11 | include/hw/arm/xlnx-versal.h | 4 +++ |
34 | 1 file changed, 30 insertions(+), 27 deletions(-) | 12 | hw/arm/xlnx-versal.c | 54 ++++++++++++++++++++++++++++++++++-- |
13 | 2 files changed, 56 insertions(+), 2 deletions(-) | ||
35 | 14 | ||
36 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | 15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
37 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/hw/timer/aspeed_timer.c | 17 | --- a/include/hw/arm/xlnx-versal.h |
39 | +++ b/hw/timer/aspeed_timer.c | 18 | +++ b/include/hw/arm/xlnx-versal.h |
40 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t calculate_time(struct AspeedTimer *t, uint32_t ticks) | 19 | @@ -XXX,XX +XXX,XX @@ |
41 | 20 | #include "hw/nvram/xlnx-versal-efuse.h" | |
42 | static uint64_t calculate_next(struct AspeedTimer *t) | 21 | #include "hw/ssi/xlnx-versal-ospi.h" |
43 | { | 22 | #include "hw/dma/xlnx_csu_dma.h" |
44 | - uint64_t next = 0; | 23 | +#include "hw/misc/xlnx-versal-crl.h" |
45 | - uint32_t rate = calculate_rate(t); | 24 | #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" |
46 | + uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 25 | |
47 | + uint64_t next; | 26 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
48 | 27 | @@ -XXX,XX +XXX,XX @@ struct Versal { | |
49 | - while (!next) { | 28 | qemu_or_irq irq_orgate; |
50 | - /* We don't know the relationship between the values in the match | 29 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; |
51 | - * registers, so sort using MAX/MIN/zero. We sort in that order as the | 30 | } xram; |
52 | - * timer counts down to zero. */ | 31 | + |
53 | - uint64_t seq[] = { | 32 | + XlnxVersalCRL crl; |
54 | - calculate_time(t, MAX(t->match[0], t->match[1])), | 33 | } lpd; |
55 | - calculate_time(t, MIN(t->match[0], t->match[1])), | 34 | |
56 | - calculate_time(t, 0), | 35 | /* The Platform Management Controller subsystem. */ |
57 | - }; | 36 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
58 | - uint64_t reload_ns; | 37 | #define VERSAL_TIMER_NS_EL1_IRQ 14 |
59 | - uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 38 | #define VERSAL_TIMER_NS_EL2_IRQ 10 |
60 | + /* | 39 | |
61 | + * We don't know the relationship between the values in the match | 40 | +#define VERSAL_CRL_IRQ 10 |
62 | + * registers, so sort using MAX/MIN/zero. We sort in that order as | 41 | #define VERSAL_UART0_IRQ_0 18 |
63 | + * the timer counts down to zero. | 42 | #define VERSAL_UART1_IRQ_0 19 |
64 | + */ | 43 | #define VERSAL_USB0_IRQ_0 22 |
65 | 44 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | |
66 | - if (now < seq[0]) { | 45 | index XXXXXXX..XXXXXXX 100644 |
67 | - next = seq[0]; | 46 | --- a/hw/arm/xlnx-versal.c |
68 | - } else if (now < seq[1]) { | 47 | +++ b/hw/arm/xlnx-versal.c |
69 | - next = seq[1]; | 48 | @@ -XXX,XX +XXX,XX @@ static void versal_create_ospi(Versal *s, qemu_irq *pic) |
70 | - } else if (now < seq[2]) { | 49 | qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]); |
71 | - next = seq[2]; | 50 | } |
72 | - } else if (t->reload) { | 51 | |
73 | - reload_ns = muldiv64(t->reload, NANOSECONDS_PER_SECOND, rate); | 52 | +static void versal_create_crl(Versal *s, qemu_irq *pic) |
74 | - t->start = now - ((now - t->start) % reload_ns); | 53 | +{ |
75 | - } else { | 54 | + SysBusDevice *sbd; |
76 | - /* no reload value, return 0 */ | 55 | + int i; |
77 | - break; | 56 | + |
78 | - } | 57 | + object_initialize_child(OBJECT(s), "crl", &s->lpd.crl, |
79 | + next = calculate_time(t, MAX(t->match[0], t->match[1])); | 58 | + TYPE_XLNX_VERSAL_CRL); |
80 | + if (now < next) { | 59 | + sbd = SYS_BUS_DEVICE(&s->lpd.crl); |
81 | + return next; | 60 | + |
82 | } | 61 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { |
83 | 62 | + g_autofree gchar *name = g_strdup_printf("cpu_r5[%d]", i); | |
84 | - return next; | 63 | + |
85 | + next = calculate_time(t, MIN(t->match[0], t->match[1])); | 64 | + object_property_set_link(OBJECT(&s->lpd.crl), |
86 | + if (now < next) { | 65 | + name, OBJECT(&s->lpd.rpu.cpu[i]), |
87 | + return next; | 66 | + &error_abort); |
88 | + } | 67 | + } |
89 | + | 68 | + |
90 | + next = calculate_time(t, 0); | 69 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { |
91 | + if (now < next) { | 70 | + g_autofree gchar *name = g_strdup_printf("gem[%d]", i); |
92 | + return next; | 71 | + |
72 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
73 | + name, OBJECT(&s->lpd.iou.gem[i]), | ||
74 | + &error_abort); | ||
93 | + } | 75 | + } |
94 | + | 76 | + |
95 | + /* We've missed all deadlines, fire interrupt and try again */ | 77 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) { |
96 | + timer_del(&t->timer); | 78 | + g_autofree gchar *name = g_strdup_printf("adma[%d]", i); |
97 | + | 79 | + |
98 | + if (timer_overflow_interrupt(t)) { | 80 | + object_property_set_link(OBJECT(&s->lpd.crl), |
99 | + t->level = !t->level; | 81 | + name, OBJECT(&s->lpd.iou.adma[i]), |
100 | + qemu_set_irq(t->irq, t->level); | 82 | + &error_abort); |
101 | + } | 83 | + } |
102 | + | 84 | + |
103 | + t->start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { |
104 | + return calculate_time(t, MAX(MAX(t->match[0], t->match[1]), 0)); | 86 | + g_autofree gchar *name = g_strdup_printf("uart[%d]", i); |
105 | } | 87 | + |
106 | 88 | + object_property_set_link(OBJECT(&s->lpd.crl), | |
107 | static void aspeed_timer_mod(AspeedTimer *t) | 89 | + name, OBJECT(&s->lpd.iou.uart[i]), |
90 | + &error_abort); | ||
91 | + } | ||
92 | + | ||
93 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
94 | + "usb", OBJECT(&s->lpd.iou.usb), | ||
95 | + &error_abort); | ||
96 | + | ||
97 | + sysbus_realize(sbd, &error_fatal); | ||
98 | + memory_region_add_subregion(&s->mr_ps, MM_CRL, | ||
99 | + sysbus_mmio_get_region(sbd, 0)); | ||
100 | + sysbus_connect_irq(sbd, 0, pic[VERSAL_CRL_IRQ]); | ||
101 | +} | ||
102 | + | ||
103 | /* This takes the board allocated linear DDR memory and creates aliases | ||
104 | * for each split DDR range/aperture on the Versal address map. | ||
105 | */ | ||
106 | @@ -XXX,XX +XXX,XX @@ static void versal_unimp(Versal *s) | ||
107 | |||
108 | versal_unimp_area(s, "psm", &s->mr_ps, | ||
109 | MM_PSM_START, MM_PSM_END - MM_PSM_START); | ||
110 | - versal_unimp_area(s, "crl", &s->mr_ps, | ||
111 | - MM_CRL, MM_CRL_SIZE); | ||
112 | versal_unimp_area(s, "crf", &s->mr_ps, | ||
113 | MM_FPD_CRF, MM_FPD_CRF_SIZE); | ||
114 | versal_unimp_area(s, "apu", &s->mr_ps, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
116 | versal_create_efuse(s, pic); | ||
117 | versal_create_pmc_iou_slcr(s, pic); | ||
118 | versal_create_ospi(s, pic); | ||
119 | + versal_create_crl(s, pic); | ||
120 | versal_map_ddr(s); | ||
121 | versal_unimp(s); | ||
122 | |||
108 | -- | 123 | -- |
109 | 2.20.1 | 124 | 2.25.1 |
110 | |||
111 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | The Exynos4210 SoC device currently uses a custom device |
---|---|---|---|
2 | "exynos4210.irq_gate" to model the OR gate that feeds each CPU's IRQ | ||
3 | line. We have a standard TYPE_OR_IRQ device for this now, so use | ||
4 | that instead. | ||
2 | 5 | ||
3 | The Aspeed SoCs have two MACs. Extend the Aspeed model to support a | 6 | (This is a migration compatibility break, but that is OK for this |
4 | second NIC. | 7 | machine type.) |
5 | 8 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
8 | Message-id: 20190618165311.27066-7-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-2-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | include/hw/arm/aspeed_soc.h | 3 ++- | 13 | include/hw/arm/exynos4210.h | 1 + |
12 | hw/arm/aspeed_soc.c | 33 +++++++++++++++++++-------------- | 14 | hw/arm/exynos4210.c | 31 ++++++++++++++++--------------- |
13 | 2 files changed, 21 insertions(+), 15 deletions(-) | 15 | 2 files changed, 17 insertions(+), 15 deletions(-) |
14 | 16 | ||
15 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/aspeed_soc.h | 19 | --- a/include/hw/arm/exynos4210.h |
18 | +++ b/include/hw/arm/aspeed_soc.h | 20 | +++ b/include/hw/arm/exynos4210.h |
19 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
20 | #define ASPEED_SPIS_NUM 2 | 22 | MemoryRegion bootreg_mem; |
21 | #define ASPEED_WDTS_NUM 3 | 23 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; |
22 | #define ASPEED_CPUS_NUM 2 | 24 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; |
23 | +#define ASPEED_MACS_NUM 2 | 25 | + qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
24 | 26 | }; | |
25 | typedef struct AspeedSoCState { | 27 | |
26 | /*< private >*/ | 28 | #define TYPE_EXYNOS4210_SOC "exynos4210" |
27 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
28 | AspeedSMCState spi[ASPEED_SPIS_NUM]; | ||
29 | AspeedSDMCState sdmc; | ||
30 | AspeedWDTState wdt[ASPEED_WDTS_NUM]; | ||
31 | - FTGMAC100State ftgmac100; | ||
32 | + FTGMAC100State ftgmac100[ASPEED_MACS_NUM]; | ||
33 | } AspeedSoCState; | ||
34 | |||
35 | #define TYPE_ASPEED_SOC "aspeed-soc" | ||
36 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/hw/arm/aspeed_soc.c | 31 | --- a/hw/arm/exynos4210.c |
39 | +++ b/hw/arm/aspeed_soc.c | 32 | +++ b/hw/arm/exynos4210.c |
40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | 33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
41 | sc->info->silicon_rev); | 34 | { |
35 | Exynos4210State *s = EXYNOS4210_SOC(socdev); | ||
36 | MemoryRegion *system_mem = get_system_memory(); | ||
37 | - qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | ||
38 | SysBusDevice *busdev; | ||
39 | DeviceState *dev, *uart[4], *pl330[3]; | ||
40 | int i, n; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
42 | |||
43 | /* IRQ Gate */ | ||
44 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
45 | - dev = qdev_new("exynos4210.irq_gate"); | ||
46 | - qdev_prop_set_uint32(dev, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS); | ||
47 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
48 | - /* Get IRQ Gate input in gate_irq */ | ||
49 | - for (n = 0; n < EXYNOS4210_IRQ_GATE_NINPUTS; n++) { | ||
50 | - gate_irq[i][n] = qdev_get_gpio_in(dev, n); | ||
51 | - } | ||
52 | - busdev = SYS_BUS_DEVICE(dev); | ||
53 | - | ||
54 | - /* Connect IRQ Gate output to CPU's IRQ line */ | ||
55 | - sysbus_connect_irq(busdev, 0, | ||
56 | - qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
57 | + DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
58 | + object_property_set_int(OBJECT(orgate), "num-lines", | ||
59 | + EXYNOS4210_IRQ_GATE_NINPUTS, | ||
60 | + &error_abort); | ||
61 | + qdev_realize(orgate, NULL, &error_abort); | ||
62 | + qdev_connect_gpio_out(orgate, 0, | ||
63 | + qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
42 | } | 64 | } |
43 | 65 | ||
44 | - sysbus_init_child_obj(obj, "ftgmac100", OBJECT(&s->ftgmac100), | 66 | /* Private memory region and Internal GIC */ |
45 | - sizeof(s->ftgmac100), TYPE_FTGMAC100); | 67 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
46 | + for (i = 0; i < ASPEED_MACS_NUM; i++) { | 68 | sysbus_realize_and_unref(busdev, &error_fatal); |
47 | + sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]), | 69 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); |
48 | + sizeof(s->ftgmac100[i]), TYPE_FTGMAC100); | 70 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { |
71 | - sysbus_connect_irq(busdev, n, gate_irq[n][0]); | ||
72 | + sysbus_connect_irq(busdev, n, | ||
73 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
74 | } | ||
75 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
76 | s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
77 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
78 | /* Map Distributer interface */ | ||
79 | sysbus_mmio_map(busdev, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR); | ||
80 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
81 | - sysbus_connect_irq(busdev, n, gate_irq[n][1]); | ||
82 | + sysbus_connect_irq(busdev, n, | ||
83 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
84 | } | ||
85 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
86 | s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
87 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
88 | object_initialize_child(obj, name, orgate, TYPE_OR_IRQ); | ||
89 | g_free(name); | ||
90 | } | ||
91 | + | ||
92 | + for (i = 0; i < ARRAY_SIZE(s->cpu_irq_orgate); i++) { | ||
93 | + g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
94 | + object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
49 | + } | 95 | + } |
50 | } | 96 | } |
51 | 97 | ||
52 | static void aspeed_soc_realize(DeviceState *dev, Error **errp) | 98 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
53 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
54 | } | ||
55 | |||
56 | /* Net */ | ||
57 | - qdev_set_nic_properties(DEVICE(&s->ftgmac100), &nd_table[0]); | ||
58 | - object_property_set_bool(OBJECT(&s->ftgmac100), true, "aspeed", &err); | ||
59 | - object_property_set_bool(OBJECT(&s->ftgmac100), true, "realized", | ||
60 | - &local_err); | ||
61 | - error_propagate(&err, local_err); | ||
62 | - if (err) { | ||
63 | - error_propagate(errp, err); | ||
64 | - return; | ||
65 | + for (i = 0; i < nb_nics; i++) { | ||
66 | + qdev_set_nic_properties(DEVICE(&s->ftgmac100[i]), &nd_table[i]); | ||
67 | + object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "aspeed", | ||
68 | + &err); | ||
69 | + object_property_set_bool(OBJECT(&s->ftgmac100[i]), true, "realized", | ||
70 | + &local_err); | ||
71 | + error_propagate(&err, local_err); | ||
72 | + if (err) { | ||
73 | + error_propagate(errp, err); | ||
74 | + return; | ||
75 | + } | ||
76 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
77 | + sc->info->memmap[ASPEED_ETH1 + i]); | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
79 | + aspeed_soc_get_irq(s, ASPEED_ETH1 + i)); | ||
80 | } | ||
81 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100), 0, | ||
82 | - sc->info->memmap[ASPEED_ETH1]); | ||
83 | - sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100), 0, | ||
84 | - aspeed_soc_get_irq(s, ASPEED_ETH1)); | ||
85 | } | ||
86 | static Property aspeed_soc_properties[] = { | ||
87 | DEFINE_PROP_UINT32("num-cpus", AspeedSoCState, num_cpus, 0), | ||
88 | -- | 99 | -- |
89 | 2.20.1 | 100 | 2.25.1 |
90 | |||
91 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | Now we have removed the only use of TYPE_EXYNOS4210_IRQ_GATE we can |
---|---|---|---|
2 | delete the device entirely. | ||
2 | 3 | ||
3 | The vfp_set_fpscr() helper contains code specific to the host | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | floating point implementation (here the SoftFloat library). | 5 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
5 | Extract this code to vfp_set_fpscr_to_host(). | 6 | Message-id: 20220404154658.565020-3-peter.maydell@linaro.org |
7 | --- | ||
8 | hw/intc/exynos4210_gic.c | 107 --------------------------------------- | ||
9 | 1 file changed, 107 deletions(-) | ||
6 | 10 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 11 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
8 | Message-id: 20190701132516.26392-16-philmd@redhat.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/vfp_helper.c | 127 +++++++++++++++++++++------------------- | ||
13 | 1 file changed, 66 insertions(+), 61 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/vfp_helper.c | 13 | --- a/hw/intc/exynos4210_gic.c |
18 | +++ b/target/arm/vfp_helper.c | 14 | +++ b/hw/intc/exynos4210_gic.c |
19 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_to_host(int target_bits) | 15 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_register_types(void) |
20 | return host_bits; | ||
21 | } | 16 | } |
22 | 17 | ||
23 | -uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 18 | type_init(exynos4210_gic_register_types) |
19 | - | ||
20 | -/* IRQ OR Gate struct. | ||
21 | - * | ||
22 | - * This device models an OR gate. There are n_in input qdev gpio lines and one | ||
23 | - * output sysbus IRQ line. The output IRQ level is formed as OR between all | ||
24 | - * gpio inputs. | ||
25 | - */ | ||
26 | - | ||
27 | -#define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate" | ||
28 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210IRQGateState, EXYNOS4210_IRQ_GATE) | ||
29 | - | ||
30 | -struct Exynos4210IRQGateState { | ||
31 | - SysBusDevice parent_obj; | ||
32 | - | ||
33 | - uint32_t n_in; /* inputs amount */ | ||
34 | - uint32_t *level; /* input levels */ | ||
35 | - qemu_irq out; /* output IRQ */ | ||
36 | -}; | ||
37 | - | ||
38 | -static Property exynos4210_irq_gate_properties[] = { | ||
39 | - DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState, n_in, 1), | ||
40 | - DEFINE_PROP_END_OF_LIST(), | ||
41 | -}; | ||
42 | - | ||
43 | -static const VMStateDescription vmstate_exynos4210_irq_gate = { | ||
44 | - .name = "exynos4210.irq_gate", | ||
45 | - .version_id = 2, | ||
46 | - .minimum_version_id = 2, | ||
47 | - .fields = (VMStateField[]) { | ||
48 | - VMSTATE_VBUFFER_UINT32(level, Exynos4210IRQGateState, 1, NULL, n_in), | ||
49 | - VMSTATE_END_OF_LIST() | ||
50 | - } | ||
51 | -}; | ||
52 | - | ||
53 | -/* Process a change in IRQ input. */ | ||
54 | -static void exynos4210_irq_gate_handler(void *opaque, int irq, int level) | ||
24 | -{ | 55 | -{ |
25 | - uint32_t i, fpscr; | 56 | - Exynos4210IRQGateState *s = (Exynos4210IRQGateState *)opaque; |
57 | - uint32_t i; | ||
26 | - | 58 | - |
27 | - fpscr = env->vfp.xregs[ARM_VFP_FPSCR] | 59 | - assert(irq < s->n_in); |
28 | - | (env->vfp.vec_len << 16) | ||
29 | - | (env->vfp.vec_stride << 20); | ||
30 | - | 60 | - |
31 | - i = get_float_exception_flags(&env->vfp.fp_status); | 61 | - s->level[irq] = level; |
32 | - i |= get_float_exception_flags(&env->vfp.standard_fp_status); | ||
33 | - /* FZ16 does not generate an input denormal exception. */ | ||
34 | - i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | ||
35 | - & ~float_flag_input_denormal); | ||
36 | - fpscr |= vfp_exceptbits_from_host(i); | ||
37 | - | 62 | - |
38 | - i = env->vfp.qc[0] | env->vfp.qc[1] | env->vfp.qc[2] | env->vfp.qc[3]; | 63 | - for (i = 0; i < s->n_in; i++) { |
39 | - fpscr |= i ? FPCR_QC : 0; | 64 | - if (s->level[i] >= 1) { |
65 | - qemu_irq_raise(s->out); | ||
66 | - return; | ||
67 | - } | ||
68 | - } | ||
40 | - | 69 | - |
41 | - return fpscr; | 70 | - qemu_irq_lower(s->out); |
42 | -} | 71 | -} |
43 | - | 72 | - |
44 | -uint32_t vfp_get_fpscr(CPUARMState *env) | 73 | -static void exynos4210_irq_gate_reset(DeviceState *d) |
45 | -{ | 74 | -{ |
46 | - return HELPER(vfp_get_fpscr)(env); | 75 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(d); |
76 | - | ||
77 | - memset(s->level, 0, s->n_in * sizeof(*s->level)); | ||
47 | -} | 78 | -} |
48 | - | 79 | - |
49 | -void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 80 | -/* |
50 | +static void vfp_set_fpscr_to_host(CPUARMState *env, uint32_t val) | 81 | - * IRQ Gate initialization. |
51 | { | 82 | - */ |
52 | int i; | 83 | -static void exynos4210_irq_gate_init(Object *obj) |
53 | uint32_t changed = env->vfp.xregs[ARM_VFP_FPSCR]; | 84 | -{ |
54 | 85 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(obj); | |
55 | - /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */ | 86 | - SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
56 | - if (!cpu_isar_feature(aa64_fp16, env_archcpu(env))) { | ||
57 | - val &= ~FPCR_FZ16; | ||
58 | - } | ||
59 | - | 87 | - |
60 | - if (arm_feature(env, ARM_FEATURE_M)) { | 88 | - sysbus_init_irq(sbd, &s->out); |
61 | - /* | 89 | -} |
62 | - * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | ||
63 | - * and also for the trapped-exception-handling bits IxE. | ||
64 | - */ | ||
65 | - val &= 0xf7c0009f; | ||
66 | - } | ||
67 | - | 90 | - |
68 | - /* | 91 | -static void exynos4210_irq_gate_realize(DeviceState *dev, Error **errp) |
69 | - * We don't implement trapped exception handling, so the | 92 | -{ |
70 | - * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | 93 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(dev); |
71 | - * | ||
72 | - * If we exclude the exception flags, IOC|DZC|OFC|UFC|IXC|IDC | ||
73 | - * (which are stored in fp_status), and the other RES0 bits | ||
74 | - * in between, then we clear all of the low 16 bits. | ||
75 | - */ | ||
76 | - env->vfp.xregs[ARM_VFP_FPSCR] = val & 0xf7c80000; | ||
77 | - env->vfp.vec_len = (val >> 16) & 7; | ||
78 | - env->vfp.vec_stride = (val >> 20) & 3; | ||
79 | - | 94 | - |
80 | - /* | 95 | - /* Allocate general purpose input signals and connect a handler to each of |
81 | - * The bit we set within fpscr_q is arbitrary; the register as a | 96 | - * them */ |
82 | - * whole being zero/non-zero is what counts. | 97 | - qdev_init_gpio_in(dev, exynos4210_irq_gate_handler, s->n_in); |
83 | - */ | ||
84 | - env->vfp.qc[0] = val & FPCR_QC; | ||
85 | - env->vfp.qc[1] = 0; | ||
86 | - env->vfp.qc[2] = 0; | ||
87 | - env->vfp.qc[3] = 0; | ||
88 | - | 98 | - |
89 | changed ^= val; | 99 | - s->level = g_malloc0(s->n_in * sizeof(*s->level)); |
90 | if (changed & (3 << 22)) { | 100 | -} |
91 | i = (val >> 22) & 3; | 101 | - |
92 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 102 | -static void exynos4210_irq_gate_class_init(ObjectClass *klass, void *data) |
93 | set_float_exception_flags(0, &env->vfp.standard_fp_status); | 103 | -{ |
94 | } | 104 | - DeviceClass *dc = DEVICE_CLASS(klass); |
95 | 105 | - | |
96 | +uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 106 | - dc->reset = exynos4210_irq_gate_reset; |
97 | +{ | 107 | - dc->vmsd = &vmstate_exynos4210_irq_gate; |
98 | + uint32_t i, fpscr; | 108 | - device_class_set_props(dc, exynos4210_irq_gate_properties); |
99 | + | 109 | - dc->realize = exynos4210_irq_gate_realize; |
100 | + fpscr = env->vfp.xregs[ARM_VFP_FPSCR] | 110 | -} |
101 | + | (env->vfp.vec_len << 16) | 111 | - |
102 | + | (env->vfp.vec_stride << 20); | 112 | -static const TypeInfo exynos4210_irq_gate_info = { |
103 | + | 113 | - .name = TYPE_EXYNOS4210_IRQ_GATE, |
104 | + i = get_float_exception_flags(&env->vfp.fp_status); | 114 | - .parent = TYPE_SYS_BUS_DEVICE, |
105 | + i |= get_float_exception_flags(&env->vfp.standard_fp_status); | 115 | - .instance_size = sizeof(Exynos4210IRQGateState), |
106 | + /* FZ16 does not generate an input denormal exception. */ | 116 | - .instance_init = exynos4210_irq_gate_init, |
107 | + i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | 117 | - .class_init = exynos4210_irq_gate_class_init, |
108 | + & ~float_flag_input_denormal); | 118 | -}; |
109 | + fpscr |= vfp_exceptbits_from_host(i); | 119 | - |
110 | + | 120 | -static void exynos4210_irq_gate_register_types(void) |
111 | + i = env->vfp.qc[0] | env->vfp.qc[1] | env->vfp.qc[2] | env->vfp.qc[3]; | 121 | -{ |
112 | + fpscr |= i ? FPCR_QC : 0; | 122 | - type_register_static(&exynos4210_irq_gate_info); |
113 | + | 123 | -} |
114 | + return fpscr; | 124 | - |
115 | +} | 125 | -type_init(exynos4210_irq_gate_register_types) |
116 | + | ||
117 | +uint32_t vfp_get_fpscr(CPUARMState *env) | ||
118 | +{ | ||
119 | + return HELPER(vfp_get_fpscr)(env); | ||
120 | +} | ||
121 | + | ||
122 | +void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
123 | +{ | ||
124 | + /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */ | ||
125 | + if (!cpu_isar_feature(aa64_fp16, env_archcpu(env))) { | ||
126 | + val &= ~FPCR_FZ16; | ||
127 | + } | ||
128 | + | ||
129 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
130 | + /* | ||
131 | + * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits | ||
132 | + * and also for the trapped-exception-handling bits IxE. | ||
133 | + */ | ||
134 | + val &= 0xf7c0009f; | ||
135 | + } | ||
136 | + | ||
137 | + /* | ||
138 | + * We don't implement trapped exception handling, so the | ||
139 | + * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!) | ||
140 | + * | ||
141 | + * If we exclude the exception flags, IOC|DZC|OFC|UFC|IXC|IDC | ||
142 | + * (which are stored in fp_status), and the other RES0 bits | ||
143 | + * in between, then we clear all of the low 16 bits. | ||
144 | + */ | ||
145 | + env->vfp.xregs[ARM_VFP_FPSCR] = val & 0xf7c80000; | ||
146 | + env->vfp.vec_len = (val >> 16) & 7; | ||
147 | + env->vfp.vec_stride = (val >> 20) & 3; | ||
148 | + | ||
149 | + /* | ||
150 | + * The bit we set within fpscr_q is arbitrary; the register as a | ||
151 | + * whole being zero/non-zero is what counts. | ||
152 | + */ | ||
153 | + env->vfp.qc[0] = val & FPCR_QC; | ||
154 | + env->vfp.qc[1] = 0; | ||
155 | + env->vfp.qc[2] = 0; | ||
156 | + env->vfp.qc[3] = 0; | ||
157 | + | ||
158 | + vfp_set_fpscr_to_host(env, val); | ||
159 | +} | ||
160 | + | ||
161 | void vfp_set_fpscr(CPUARMState *env, uint32_t val) | ||
162 | { | ||
163 | HELPER(vfp_set_fpscr)(env, val); | ||
164 | -- | 126 | -- |
165 | 2.20.1 | 127 | 2.25.1 |
166 | |||
167 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The exynos4210 SoC mostly creates its child devices as if it were |
---|---|---|---|
2 | board code. This includes the a9mpcore object. Switch that to a | ||
3 | new-style "embedded in the state struct" creation, because in the | ||
4 | next commit we're going to want to refer to the object again further | ||
5 | down in the exynos4210_realize() function. | ||
2 | 6 | ||
3 | Since we'll move this code around, fix its style first. | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220404154658.565020-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | include/hw/arm/exynos4210.h | 2 ++ | ||
12 | hw/arm/exynos4210.c | 11 ++++++----- | ||
13 | 2 files changed, 8 insertions(+), 5 deletions(-) | ||
4 | 14 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 15 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190701132516.26392-9-philmd@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.c | 11 ++++++----- | ||
11 | target/arm/vfp_helper.c | 36 ++++++++++++++++++++++++------------ | ||
12 | 2 files changed, 30 insertions(+), 17 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 17 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/target/arm/translate.c | 18 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | loaded_base = 0; | 20 | |
20 | loaded_var = NULL; | 21 | #include "hw/or-irq.h" |
21 | n = 0; | 22 | #include "hw/sysbus.h" |
22 | - for(i=0;i<16;i++) { | 23 | +#include "hw/cpu/a9mpcore.h" |
23 | + for (i = 0; i < 16; i++) { | 24 | #include "target/arm/cpu-qom.h" |
24 | if (insn & (1 << i)) | 25 | #include "qom/object.h" |
25 | n++; | 26 | |
26 | } | 27 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
27 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; |
28 | } | 29 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; |
29 | } | 30 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
30 | j = 0; | 31 | + A9MPPrivState a9mpcore; |
31 | - for(i=0;i<16;i++) { | 32 | }; |
32 | + for (i = 0; i < 16; i++) { | 33 | |
33 | if (insn & (1 << i)) { | 34 | #define TYPE_EXYNOS4210_SOC "exynos4210" |
34 | if (is_load) { | 35 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
35 | /* load */ | 36 | index XXXXXXX..XXXXXXX 100644 |
36 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) | 37 | --- a/hw/arm/exynos4210.c |
37 | return; | 38 | +++ b/hw/arm/exynos4210.c |
39 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
38 | } | 40 | } |
39 | 41 | ||
40 | - for(i=0;i<16;i++) { | 42 | /* Private memory region and Internal GIC */ |
41 | + for (i = 0; i < 16; i++) { | 43 | - dev = qdev_new(TYPE_A9MPCORE_PRIV); |
42 | qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); | 44 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); |
43 | - if ((i % 4) == 3) | 45 | - busdev = SYS_BUS_DEVICE(dev); |
44 | + if ((i % 4) == 3) { | 46 | - sysbus_realize_and_unref(busdev, &error_fatal); |
45 | qemu_fprintf(f, "\n"); | 47 | + qdev_prop_set_uint32(DEVICE(&s->a9mpcore), "num-cpu", EXYNOS4210_NCPUS); |
46 | - else | 48 | + busdev = SYS_BUS_DEVICE(&s->a9mpcore); |
47 | + } else { | 49 | + sysbus_realize(busdev, &error_fatal); |
48 | qemu_fprintf(f, " "); | 50 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); |
49 | + } | 51 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { |
52 | sysbus_connect_irq(busdev, n, | ||
53 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
50 | } | 54 | } |
51 | 55 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | |
52 | if (arm_feature(env, ARM_FEATURE_M)) { | 56 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); |
53 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | 57 | + s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); |
54 | index XXXXXXX..XXXXXXX 100644 | 58 | } |
55 | --- a/target/arm/vfp_helper.c | 59 | |
56 | +++ b/target/arm/vfp_helper.c | 60 | /* Cache controller */ |
57 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_from_host(int host_bits) | 61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) |
58 | { | 62 | g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); |
59 | int target_bits = 0; | 63 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); |
60 | 64 | } | |
61 | - if (host_bits & float_flag_invalid) | 65 | + |
62 | + if (host_bits & float_flag_invalid) { | 66 | + object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
63 | target_bits |= 1; | ||
64 | - if (host_bits & float_flag_divbyzero) | ||
65 | + } | ||
66 | + if (host_bits & float_flag_divbyzero) { | ||
67 | target_bits |= 2; | ||
68 | - if (host_bits & float_flag_overflow) | ||
69 | + } | ||
70 | + if (host_bits & float_flag_overflow) { | ||
71 | target_bits |= 4; | ||
72 | - if (host_bits & (float_flag_underflow | float_flag_output_denormal)) | ||
73 | + } | ||
74 | + if (host_bits & (float_flag_underflow | float_flag_output_denormal)) { | ||
75 | target_bits |= 8; | ||
76 | - if (host_bits & float_flag_inexact) | ||
77 | + } | ||
78 | + if (host_bits & float_flag_inexact) { | ||
79 | target_bits |= 0x10; | ||
80 | - if (host_bits & float_flag_input_denormal) | ||
81 | + } | ||
82 | + if (host_bits & float_flag_input_denormal) { | ||
83 | target_bits |= 0x80; | ||
84 | + } | ||
85 | return target_bits; | ||
86 | } | 67 | } |
87 | 68 | ||
88 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_to_host(int target_bits) | 69 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
89 | { | ||
90 | int host_bits = 0; | ||
91 | |||
92 | - if (target_bits & 1) | ||
93 | + if (target_bits & 1) { | ||
94 | host_bits |= float_flag_invalid; | ||
95 | - if (target_bits & 2) | ||
96 | + } | ||
97 | + if (target_bits & 2) { | ||
98 | host_bits |= float_flag_divbyzero; | ||
99 | - if (target_bits & 4) | ||
100 | + } | ||
101 | + if (target_bits & 4) { | ||
102 | host_bits |= float_flag_overflow; | ||
103 | - if (target_bits & 8) | ||
104 | + } | ||
105 | + if (target_bits & 8) { | ||
106 | host_bits |= float_flag_underflow; | ||
107 | - if (target_bits & 0x10) | ||
108 | + } | ||
109 | + if (target_bits & 0x10) { | ||
110 | host_bits |= float_flag_inexact; | ||
111 | - if (target_bits & 0x80) | ||
112 | + } | ||
113 | + if (target_bits & 0x80) { | ||
114 | host_bits |= float_flag_input_denormal; | ||
115 | + } | ||
116 | return host_bits; | ||
117 | } | ||
118 | |||
119 | -- | 70 | -- |
120 | 2.20.1 | 71 | 2.25.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | The only time we use the int_gic_irq[] array in the Exynos4210Irq |
---|---|---|---|
2 | struct is in the exynos4210_realize() function: we initialize it with | ||
3 | the GPIO inputs of the a9mpcore device, and then a bit later on we | ||
4 | connect those to the outputs of the internal combiner. Now that the | ||
5 | a9mpcore object is easily accessible as s->a9mpcore we can make the | ||
6 | connection directly from one device to the other without going via | ||
7 | this array. | ||
2 | 8 | ||
3 | Expression to calculate update_msi_mapping in code handling writes to | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | DESIGNWARE_PCIE_MSI_INTR0_ENABLE is missing an ! operator and should | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | be: | 11 | Message-id: 20220404154658.565020-5-peter.maydell@linaro.org |
12 | --- | ||
13 | include/hw/arm/exynos4210.h | 1 - | ||
14 | hw/arm/exynos4210.c | 6 ++---- | ||
15 | 2 files changed, 2 insertions(+), 5 deletions(-) | ||
6 | 16 | ||
7 | !!root->msi.intr[0].enable ^ !!val; | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
8 | |||
9 | so that MSI mapping is updated when enabled transitions from either | ||
10 | "none" -> "any" or "any" -> "none". Since that register shouldn't be | ||
11 | written to very often, change the code to update MSI mapping | ||
12 | unconditionally instead of trying to fix the update_msi_mapping logic. | ||
13 | |||
14 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
15 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
17 | Cc: qemu-devel@nongnu.org | ||
18 | Cc: qemu-arm@nongnu.org | ||
19 | Acked-by: Michael S. Tsirkin <mst@redhat.com> | ||
20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | --- | ||
23 | hw/pci-host/designware.c | 10 ++-------- | ||
24 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
25 | |||
26 | diff --git a/hw/pci-host/designware.c b/hw/pci-host/designware.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/pci-host/designware.c | 19 | --- a/include/hw/arm/exynos4210.h |
29 | +++ b/hw/pci-host/designware.c | 20 | +++ b/include/hw/arm/exynos4210.h |
30 | @@ -XXX,XX +XXX,XX @@ static void designware_pcie_root_config_write(PCIDevice *d, uint32_t address, | 21 | @@ -XXX,XX +XXX,XX @@ |
31 | root->msi.base |= (uint64_t)val << 32; | 22 | typedef struct Exynos4210Irq { |
32 | break; | 23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
33 | 24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | |
34 | - case DESIGNWARE_PCIE_MSI_INTR0_ENABLE: { | 25 | - qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ]; |
35 | - const bool update_msi_mapping = !root->msi.intr[0].enable ^ !!val; | 26 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; |
36 | - | 27 | qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
37 | + case DESIGNWARE_PCIE_MSI_INTR0_ENABLE: | 28 | } Exynos4210Irq; |
38 | root->msi.intr[0].enable = val; | 29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
39 | - | 30 | index XXXXXXX..XXXXXXX 100644 |
40 | - if (update_msi_mapping) { | 31 | --- a/hw/arm/exynos4210.c |
41 | - designware_pcie_root_update_msi_mapping(root); | 32 | +++ b/hw/arm/exynos4210.c |
42 | - } | 33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
43 | + designware_pcie_root_update_msi_mapping(root); | 34 | sysbus_connect_irq(busdev, n, |
44 | break; | 35 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); |
36 | } | ||
37 | - for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
38 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
45 | - } | 39 | - } |
46 | 40 | ||
47 | case DESIGNWARE_PCIE_MSI_INTR0_MASK: | 41 | /* Cache controller */ |
48 | root->msi.intr[0].mask = val; | 42 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); |
43 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
44 | busdev = SYS_BUS_DEVICE(dev); | ||
45 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
46 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
47 | - sysbus_connect_irq(busdev, n, s->irqs.int_gic_irq[n]); | ||
48 | + sysbus_connect_irq(busdev, n, | ||
49 | + qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
50 | } | ||
51 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
52 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
49 | -- | 53 | -- |
50 | 2.20.1 | 54 | 2.25.1 |
51 | |||
52 | diff view generated by jsdifflib |
1 | From: Samuel Ortiz <sameo@linux.intel.com> | 1 | The exynos4210 code currently has two very similar arrays of IRQs: |
---|---|---|---|
2 | 2 | ||
3 | Those helpers are a software implementation of the ARM v8 memory zeroing | 3 | * board_irqs is a field of the Exynos4210Irq struct which is filled |
4 | op code. They should be moved to the op helper file, which is going to | 4 | in by exynos4210_init_board_irqs() with the appropriate qemu_irqs |
5 | eventually be built only when TCG is enabled. | 5 | for each IRQ the board/SoC can assert |
6 | * irq_table is a set of qemu_irqs pointed to from the | ||
7 | Exynos4210State struct. It's allocated in exynos4210_init_irq, | ||
8 | and the only behaviour these irqs have is that they pass on the | ||
9 | level to the equivalent board_irqs[] irq | ||
6 | 10 | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 11 | The extra indirection through irq_table is unnecessary, so coalesce |
8 | Reviewed-by: Robert Bradford <robert.bradford@intel.com> | 12 | these into a single irq_table[] array as a direct field in |
9 | Signed-off-by: Samuel Ortiz <sameo@linux.intel.com> | 13 | Exynos4210State which exynos4210_init_board_irqs() fills in. |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 14 | |
11 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20190701132516.26392-10-philmd@redhat.com | ||
13 | [PMD: Rebased] | ||
14 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20220404154658.565020-6-peter.maydell@linaro.org | ||
17 | --- | 18 | --- |
18 | target/arm/helper.c | 92 ----------------------------------------- | 19 | include/hw/arm/exynos4210.h | 8 ++------ |
19 | target/arm/op_helper.c | 93 ++++++++++++++++++++++++++++++++++++++++++ | 20 | hw/arm/exynos4210.c | 6 +----- |
20 | 2 files changed, 93 insertions(+), 92 deletions(-) | 21 | hw/intc/exynos4210_gic.c | 32 ++++++++------------------------ |
22 | 3 files changed, 11 insertions(+), 35 deletions(-) | ||
21 | 23 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 24 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
23 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 26 | --- a/include/hw/arm/exynos4210.h |
25 | +++ b/target/arm/helper.c | 27 | +++ b/include/hw/arm/exynos4210.h |
26 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | 28 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { |
27 | #endif | 29 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
28 | } | 30 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
29 | 31 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | |
30 | -void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | 32 | - qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
33 | } Exynos4210Irq; | ||
34 | |||
35 | struct Exynos4210State { | ||
36 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
37 | /*< public >*/ | ||
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | ||
39 | Exynos4210Irq irqs; | ||
40 | - qemu_irq *irq_table; | ||
41 | + qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
42 | |||
43 | MemoryRegion chipid_mem; | ||
44 | MemoryRegion iram_mem; | ||
45 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) | ||
46 | void exynos4210_write_secondary(ARMCPU *cpu, | ||
47 | const struct arm_boot_info *info); | ||
48 | |||
49 | -/* Initialize exynos4210 IRQ subsystem stub */ | ||
50 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | ||
51 | - | ||
52 | /* Initialize board IRQs. | ||
53 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | ||
54 | -void exynos4210_init_board_irqs(Exynos4210Irq *s); | ||
55 | +void exynos4210_init_board_irqs(Exynos4210State *s); | ||
56 | |||
57 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
58 | * To identify IRQ source use internal combiner group and bit number | ||
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/exynos4210.c | ||
62 | +++ b/hw/arm/exynos4210.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
64 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
65 | } | ||
66 | |||
67 | - /*** IRQs ***/ | ||
68 | - | ||
69 | - s->irq_table = exynos4210_init_irq(&s->irqs); | ||
70 | - | ||
71 | /* IRQ Gate */ | ||
72 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
73 | DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
74 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
75 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
76 | |||
77 | /* Initialize board IRQs. */ | ||
78 | - exynos4210_init_board_irqs(&s->irqs); | ||
79 | + exynos4210_init_board_irqs(s); | ||
80 | |||
81 | /*** Memory ***/ | ||
82 | |||
83 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/hw/intc/exynos4210_gic.c | ||
86 | +++ b/hw/intc/exynos4210_gic.c | ||
87 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
88 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
89 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
90 | |||
91 | -static void exynos4210_irq_handler(void *opaque, int irq, int level) | ||
31 | -{ | 92 | -{ |
32 | - /* | 93 | - Exynos4210Irq *s = (Exynos4210Irq *)opaque; |
33 | - * Implement DC ZVA, which zeroes a fixed-length block of memory. | ||
34 | - * Note that we do not implement the (architecturally mandated) | ||
35 | - * alignment fault for attempts to use this on Device memory | ||
36 | - * (which matches the usual QEMU behaviour of not implementing either | ||
37 | - * alignment faults or any memory attribute handling). | ||
38 | - */ | ||
39 | - | 94 | - |
40 | - ARMCPU *cpu = env_archcpu(env); | 95 | - /* Bypass */ |
41 | - uint64_t blocklen = 4 << cpu->dcz_blocksize; | 96 | - qemu_set_irq(s->board_irqs[irq], level); |
42 | - uint64_t vaddr = vaddr_in & ~(blocklen - 1); | ||
43 | - | ||
44 | -#ifndef CONFIG_USER_ONLY | ||
45 | - { | ||
46 | - /* | ||
47 | - * Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | ||
48 | - * the block size so we might have to do more than one TLB lookup. | ||
49 | - * We know that in fact for any v8 CPU the page size is at least 4K | ||
50 | - * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only | ||
51 | - * 1K as an artefact of legacy v5 subpage support being present in the | ||
52 | - * same QEMU executable. So in practice the hostaddr[] array has | ||
53 | - * two entries, given the current setting of TARGET_PAGE_BITS_MIN. | ||
54 | - */ | ||
55 | - int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE); | ||
56 | - void *hostaddr[DIV_ROUND_UP(2 * KiB, 1 << TARGET_PAGE_BITS_MIN)]; | ||
57 | - int try, i; | ||
58 | - unsigned mmu_idx = cpu_mmu_index(env, false); | ||
59 | - TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); | ||
60 | - | ||
61 | - assert(maxidx <= ARRAY_SIZE(hostaddr)); | ||
62 | - | ||
63 | - for (try = 0; try < 2; try++) { | ||
64 | - | ||
65 | - for (i = 0; i < maxidx; i++) { | ||
66 | - hostaddr[i] = tlb_vaddr_to_host(env, | ||
67 | - vaddr + TARGET_PAGE_SIZE * i, | ||
68 | - 1, mmu_idx); | ||
69 | - if (!hostaddr[i]) { | ||
70 | - break; | ||
71 | - } | ||
72 | - } | ||
73 | - if (i == maxidx) { | ||
74 | - /* | ||
75 | - * If it's all in the TLB it's fair game for just writing to; | ||
76 | - * we know we don't need to update dirty status, etc. | ||
77 | - */ | ||
78 | - for (i = 0; i < maxidx - 1; i++) { | ||
79 | - memset(hostaddr[i], 0, TARGET_PAGE_SIZE); | ||
80 | - } | ||
81 | - memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE)); | ||
82 | - return; | ||
83 | - } | ||
84 | - /* | ||
85 | - * OK, try a store and see if we can populate the tlb. This | ||
86 | - * might cause an exception if the memory isn't writable, | ||
87 | - * in which case we will longjmp out of here. We must for | ||
88 | - * this purpose use the actual register value passed to us | ||
89 | - * so that we get the fault address right. | ||
90 | - */ | ||
91 | - helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETPC()); | ||
92 | - /* Now we can populate the other TLB entries, if any */ | ||
93 | - for (i = 0; i < maxidx; i++) { | ||
94 | - uint64_t va = vaddr + TARGET_PAGE_SIZE * i; | ||
95 | - if (va != (vaddr_in & TARGET_PAGE_MASK)) { | ||
96 | - helper_ret_stb_mmu(env, va, 0, oi, GETPC()); | ||
97 | - } | ||
98 | - } | ||
99 | - } | ||
100 | - | ||
101 | - /* | ||
102 | - * Slow path (probably attempt to do this to an I/O device or | ||
103 | - * similar, or clearing of a block of code we have translations | ||
104 | - * cached for). Just do a series of byte writes as the architecture | ||
105 | - * demands. It's not worth trying to use a cpu_physical_memory_map(), | ||
106 | - * memset(), unmap() sequence here because: | ||
107 | - * + we'd need to account for the blocksize being larger than a page | ||
108 | - * + the direct-RAM access case is almost always going to be dealt | ||
109 | - * with in the fastpath code above, so there's no speed benefit | ||
110 | - * + we would have to deal with the map returning NULL because the | ||
111 | - * bounce buffer was in use | ||
112 | - */ | ||
113 | - for (i = 0; i < blocklen; i++) { | ||
114 | - helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETPC()); | ||
115 | - } | ||
116 | - } | ||
117 | -#else | ||
118 | - memset(g2h(vaddr), 0, blocklen); | ||
119 | -#endif | ||
120 | -} | 97 | -} |
121 | - | 98 | - |
122 | /* Note that signed overflow is undefined in C. The following routines are | 99 | -/* |
123 | careful to use unsigned types where modulo arithmetic is required. | 100 | - * Initialize exynos4210 IRQ subsystem stub. |
124 | Failure to do so _will_ break on newer gcc. */ | 101 | - */ |
125 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 102 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *s) |
126 | index XXXXXXX..XXXXXXX 100644 | 103 | -{ |
127 | --- a/target/arm/op_helper.c | 104 | - return qemu_allocate_irqs(exynos4210_irq_handler, s, |
128 | +++ b/target/arm/op_helper.c | 105 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ); |
129 | @@ -XXX,XX +XXX,XX @@ | 106 | -} |
130 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | 107 | - |
108 | /* | ||
109 | * Initialize board IRQs. | ||
110 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
131 | */ | 111 | */ |
132 | #include "qemu/osdep.h" | 112 | -void exynos4210_init_board_irqs(Exynos4210Irq *s) |
133 | +#include "qemu/units.h" | 113 | +void exynos4210_init_board_irqs(Exynos4210State *s) |
134 | #include "qemu/log.h" | 114 | { |
135 | #include "qemu/main-loop.h" | 115 | uint32_t grp, bit, irq_id, n; |
136 | #include "cpu.h" | 116 | + Exynos4210Irq *is = &s->irqs; |
137 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(ror_cc)(CPUARMState *env, uint32_t x, uint32_t i) | 117 | |
138 | return ((uint32_t)x >> shift) | (x << (32 - shift)); | 118 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
119 | irq_id = 0; | ||
120 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
121 | irq_id = EXT_GIC_ID_MCT_G1; | ||
122 | } | ||
123 | if (irq_id) { | ||
124 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
125 | - s->ext_gic_irq[irq_id-32]); | ||
126 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
127 | + is->ext_gic_irq[irq_id - 32]); | ||
128 | } else { | ||
129 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
130 | - s->ext_combiner_irq[n]); | ||
131 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
132 | + is->ext_combiner_irq[n]); | ||
133 | } | ||
134 | } | ||
135 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
136 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
137 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
138 | |||
139 | if (irq_id) { | ||
140 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], | ||
141 | - s->ext_gic_irq[irq_id-32]); | ||
142 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
143 | + is->ext_gic_irq[irq_id - 32]); | ||
144 | } | ||
139 | } | 145 | } |
140 | } | 146 | } |
141 | + | ||
142 | +void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
143 | +{ | ||
144 | + /* | ||
145 | + * Implement DC ZVA, which zeroes a fixed-length block of memory. | ||
146 | + * Note that we do not implement the (architecturally mandated) | ||
147 | + * alignment fault for attempts to use this on Device memory | ||
148 | + * (which matches the usual QEMU behaviour of not implementing either | ||
149 | + * alignment faults or any memory attribute handling). | ||
150 | + */ | ||
151 | + | ||
152 | + ARMCPU *cpu = env_archcpu(env); | ||
153 | + uint64_t blocklen = 4 << cpu->dcz_blocksize; | ||
154 | + uint64_t vaddr = vaddr_in & ~(blocklen - 1); | ||
155 | + | ||
156 | +#ifndef CONFIG_USER_ONLY | ||
157 | + { | ||
158 | + /* | ||
159 | + * Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | ||
160 | + * the block size so we might have to do more than one TLB lookup. | ||
161 | + * We know that in fact for any v8 CPU the page size is at least 4K | ||
162 | + * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only | ||
163 | + * 1K as an artefact of legacy v5 subpage support being present in the | ||
164 | + * same QEMU executable. So in practice the hostaddr[] array has | ||
165 | + * two entries, given the current setting of TARGET_PAGE_BITS_MIN. | ||
166 | + */ | ||
167 | + int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE); | ||
168 | + void *hostaddr[DIV_ROUND_UP(2 * KiB, 1 << TARGET_PAGE_BITS_MIN)]; | ||
169 | + int try, i; | ||
170 | + unsigned mmu_idx = cpu_mmu_index(env, false); | ||
171 | + TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); | ||
172 | + | ||
173 | + assert(maxidx <= ARRAY_SIZE(hostaddr)); | ||
174 | + | ||
175 | + for (try = 0; try < 2; try++) { | ||
176 | + | ||
177 | + for (i = 0; i < maxidx; i++) { | ||
178 | + hostaddr[i] = tlb_vaddr_to_host(env, | ||
179 | + vaddr + TARGET_PAGE_SIZE * i, | ||
180 | + 1, mmu_idx); | ||
181 | + if (!hostaddr[i]) { | ||
182 | + break; | ||
183 | + } | ||
184 | + } | ||
185 | + if (i == maxidx) { | ||
186 | + /* | ||
187 | + * If it's all in the TLB it's fair game for just writing to; | ||
188 | + * we know we don't need to update dirty status, etc. | ||
189 | + */ | ||
190 | + for (i = 0; i < maxidx - 1; i++) { | ||
191 | + memset(hostaddr[i], 0, TARGET_PAGE_SIZE); | ||
192 | + } | ||
193 | + memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE)); | ||
194 | + return; | ||
195 | + } | ||
196 | + /* | ||
197 | + * OK, try a store and see if we can populate the tlb. This | ||
198 | + * might cause an exception if the memory isn't writable, | ||
199 | + * in which case we will longjmp out of here. We must for | ||
200 | + * this purpose use the actual register value passed to us | ||
201 | + * so that we get the fault address right. | ||
202 | + */ | ||
203 | + helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETPC()); | ||
204 | + /* Now we can populate the other TLB entries, if any */ | ||
205 | + for (i = 0; i < maxidx; i++) { | ||
206 | + uint64_t va = vaddr + TARGET_PAGE_SIZE * i; | ||
207 | + if (va != (vaddr_in & TARGET_PAGE_MASK)) { | ||
208 | + helper_ret_stb_mmu(env, va, 0, oi, GETPC()); | ||
209 | + } | ||
210 | + } | ||
211 | + } | ||
212 | + | ||
213 | + /* | ||
214 | + * Slow path (probably attempt to do this to an I/O device or | ||
215 | + * similar, or clearing of a block of code we have translations | ||
216 | + * cached for). Just do a series of byte writes as the architecture | ||
217 | + * demands. It's not worth trying to use a cpu_physical_memory_map(), | ||
218 | + * memset(), unmap() sequence here because: | ||
219 | + * + we'd need to account for the blocksize being larger than a page | ||
220 | + * + the direct-RAM access case is almost always going to be dealt | ||
221 | + * with in the fastpath code above, so there's no speed benefit | ||
222 | + * + we would have to deal with the map returning NULL because the | ||
223 | + * bounce buffer was in use | ||
224 | + */ | ||
225 | + for (i = 0; i < blocklen; i++) { | ||
226 | + helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETPC()); | ||
227 | + } | ||
228 | + } | ||
229 | +#else | ||
230 | + memset(g2h(vaddr), 0, blocklen); | ||
231 | +#endif | ||
232 | +} | ||
233 | -- | 147 | -- |
234 | 2.20.1 | 148 | 2.25.1 |
235 | |||
236 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | Fix a missing set of spaces around '-' in the definition of |
---|---|---|---|
2 | combiner_grp_to_gic_id[]. We're about to move this code, so | ||
3 | fix the style issue first to keep checkpatch happy with the | ||
4 | code-motion patch. | ||
2 | 5 | ||
3 | Under KVM, the kernel gets the HVC call and handle the PSCI requests. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220404154658.565020-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/intc/exynos4210_gic.c | 2 +- | ||
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
4 | 12 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 13 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
6 | Message-id: 20190701132516.26392-20-philmd@redhat.com | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/internals.h | 6 +++++- | ||
11 | 1 file changed, 5 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/internals.h | 15 | --- a/hw/intc/exynos4210_gic.c |
16 | +++ b/target/arm/internals.h | 16 | +++ b/hw/intc/exynos4210_gic.c |
17 | @@ -XXX,XX +XXX,XX @@ vaddr arm_adjust_watchpoint_address(CPUState *cs, vaddr addr, int len); | 17 | @@ -XXX,XX +XXX,XX @@ enum ExtInt { |
18 | /* Callback function for when a watchpoint or breakpoint triggers. */ | 18 | */ |
19 | void arm_debug_excp_handler(CPUState *cs); | 19 | |
20 | 20 | static const uint32_t | |
21 | -#ifdef CONFIG_USER_ONLY | 21 | -combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
22 | +#if defined(CONFIG_USER_ONLY) || !defined(CONFIG_TCG) | 22 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
23 | static inline bool arm_is_psci_call(ARMCPU *cpu, int excp_type) | 23 | /* int combiner groups 16-19 */ |
24 | { | 24 | { }, { }, { }, { }, |
25 | return false; | 25 | /* int combiner group 20 */ |
26 | } | ||
27 | +static inline void arm_handle_psci_call(ARMCPU *cpu) | ||
28 | +{ | ||
29 | + g_assert_not_reached(); | ||
30 | +} | ||
31 | #else | ||
32 | /* Return true if the r0/x0 value indicates that this SMC/HVC is a PSCI call. */ | ||
33 | bool arm_is_psci_call(ARMCPU *cpu, int excp_type); | ||
34 | -- | 26 | -- |
35 | 2.20.1 | 27 | 2.25.1 |
36 | |||
37 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The function exynos4210_init_board_irqs() currently lives in |
---|---|---|---|
2 | exynos4210_gic.c, but it isn't really part of the exynos4210.gic | ||
3 | device -- it is a function that implements (some of) the wiring up of | ||
4 | interrupts between the SoC's GIC and combiner components. This means | ||
5 | it fits better in exynos4210.c, which is the SoC-level code. Move it | ||
6 | there. Similarly, exynos4210_git_irq() is used almost only in the | ||
7 | SoC-level code, so move it too. | ||
2 | 8 | ||
3 | Suggested-by: Samuel Ortiz <sameo@linux.intel.com> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Message-id: 20190701132516.26392-11-philmd@redhat.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-8-peter.maydell@linaro.org | ||
8 | --- | 12 | --- |
9 | target/arm/cpu.h | 2 - | 13 | include/hw/arm/exynos4210.h | 4 - |
10 | target/arm/translate.h | 5 - | 14 | hw/arm/exynos4210.c | 202 +++++++++++++++++++++++++++++++++++ |
11 | target/arm/cpu.c | 226 +++++++++++++++++++++++++++++++++++++ | 15 | hw/intc/exynos4210_gic.c | 204 ------------------------------------ |
12 | target/arm/translate-a64.c | 128 --------------------- | 16 | 3 files changed, 202 insertions(+), 208 deletions(-) |
13 | target/arm/translate.c | 88 --------------- | ||
14 | 5 files changed, 226 insertions(+), 223 deletions(-) | ||
15 | 17 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
17 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 20 | --- a/include/hw/arm/exynos4210.h |
19 | +++ b/target/arm/cpu.h | 21 | +++ b/include/hw/arm/exynos4210.h |
20 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cpu); | 22 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) |
21 | void arm_v7m_cpu_do_interrupt(CPUState *cpu); | 23 | void exynos4210_write_secondary(ARMCPU *cpu, |
22 | bool arm_cpu_exec_interrupt(CPUState *cpu, int int_req); | 24 | const struct arm_boot_info *info); |
23 | 25 | ||
24 | -void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags); | 26 | -/* Initialize board IRQs. |
25 | - | 27 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ |
26 | hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, | 28 | -void exynos4210_init_board_irqs(Exynos4210State *s); |
27 | MemTxAttrs *attrs); | 29 | - |
28 | 30 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | |
29 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 31 | * To identify IRQ source use internal combiner group and bit number |
32 | * grp - group number | ||
33 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/translate.h | 35 | --- a/hw/arm/exynos4210.c |
32 | +++ b/target/arm/translate.h | 36 | +++ b/hw/arm/exynos4210.c |
33 | @@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
34 | #ifdef TARGET_AARCH64 | ||
35 | void a64_translate_init(void); | ||
36 | void gen_a64_set_pc_im(uint64_t val); | ||
37 | -void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags); | ||
38 | extern const TranslatorOps aarch64_translator_ops; | ||
39 | #else | ||
40 | static inline void a64_translate_init(void) | ||
41 | @@ -XXX,XX +XXX,XX @@ static inline void a64_translate_init(void) | ||
42 | static inline void gen_a64_set_pc_im(uint64_t val) | ||
43 | { | ||
44 | } | ||
45 | - | ||
46 | -static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) | ||
47 | -{ | ||
48 | -} | ||
49 | #endif | ||
50 | |||
51 | void arm_test_cc(DisasCompare *cmp, int cc); | ||
52 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu.c | ||
55 | +++ b/target/arm/cpu.c | ||
56 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ |
57 | */ | 38 | #define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 |
58 | 39 | #define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | |
59 | #include "qemu/osdep.h" | 40 | |
60 | +#include "qemu/qemu-print.h" | 41 | +enum ExtGicId { |
61 | #include "qemu-common.h" | 42 | + EXT_GIC_ID_MDMA_LCD0 = 66, |
62 | #include "target/arm/idau.h" | 43 | + EXT_GIC_ID_PDMA0, |
63 | #include "qemu/module.h" | 44 | + EXT_GIC_ID_PDMA1, |
64 | @@ -XXX,XX +XXX,XX @@ static void arm_disas_set_info(CPUState *cpu, disassemble_info *info) | 45 | + EXT_GIC_ID_TIMER0, |
65 | #endif | 46 | + EXT_GIC_ID_TIMER1, |
66 | } | 47 | + EXT_GIC_ID_TIMER2, |
67 | 48 | + EXT_GIC_ID_TIMER3, | |
68 | +#ifdef TARGET_AARCH64 | 49 | + EXT_GIC_ID_TIMER4, |
69 | + | 50 | + EXT_GIC_ID_MCT_L0, |
70 | +static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) | 51 | + EXT_GIC_ID_WDT, |
52 | + EXT_GIC_ID_RTC_ALARM, | ||
53 | + EXT_GIC_ID_RTC_TIC, | ||
54 | + EXT_GIC_ID_GPIO_XB, | ||
55 | + EXT_GIC_ID_GPIO_XA, | ||
56 | + EXT_GIC_ID_MCT_L1, | ||
57 | + EXT_GIC_ID_IEM_APC, | ||
58 | + EXT_GIC_ID_IEM_IEC, | ||
59 | + EXT_GIC_ID_NFC, | ||
60 | + EXT_GIC_ID_UART0, | ||
61 | + EXT_GIC_ID_UART1, | ||
62 | + EXT_GIC_ID_UART2, | ||
63 | + EXT_GIC_ID_UART3, | ||
64 | + EXT_GIC_ID_UART4, | ||
65 | + EXT_GIC_ID_MCT_G0, | ||
66 | + EXT_GIC_ID_I2C0, | ||
67 | + EXT_GIC_ID_I2C1, | ||
68 | + EXT_GIC_ID_I2C2, | ||
69 | + EXT_GIC_ID_I2C3, | ||
70 | + EXT_GIC_ID_I2C4, | ||
71 | + EXT_GIC_ID_I2C5, | ||
72 | + EXT_GIC_ID_I2C6, | ||
73 | + EXT_GIC_ID_I2C7, | ||
74 | + EXT_GIC_ID_SPI0, | ||
75 | + EXT_GIC_ID_SPI1, | ||
76 | + EXT_GIC_ID_SPI2, | ||
77 | + EXT_GIC_ID_MCT_G1, | ||
78 | + EXT_GIC_ID_USB_HOST, | ||
79 | + EXT_GIC_ID_USB_DEVICE, | ||
80 | + EXT_GIC_ID_MODEMIF, | ||
81 | + EXT_GIC_ID_HSMMC0, | ||
82 | + EXT_GIC_ID_HSMMC1, | ||
83 | + EXT_GIC_ID_HSMMC2, | ||
84 | + EXT_GIC_ID_HSMMC3, | ||
85 | + EXT_GIC_ID_SDMMC, | ||
86 | + EXT_GIC_ID_MIPI_CSI_4LANE, | ||
87 | + EXT_GIC_ID_MIPI_DSI_4LANE, | ||
88 | + EXT_GIC_ID_MIPI_CSI_2LANE, | ||
89 | + EXT_GIC_ID_MIPI_DSI_2LANE, | ||
90 | + EXT_GIC_ID_ONENAND_AUDI, | ||
91 | + EXT_GIC_ID_ROTATOR, | ||
92 | + EXT_GIC_ID_FIMC0, | ||
93 | + EXT_GIC_ID_FIMC1, | ||
94 | + EXT_GIC_ID_FIMC2, | ||
95 | + EXT_GIC_ID_FIMC3, | ||
96 | + EXT_GIC_ID_JPEG, | ||
97 | + EXT_GIC_ID_2D, | ||
98 | + EXT_GIC_ID_PCIe, | ||
99 | + EXT_GIC_ID_MIXER, | ||
100 | + EXT_GIC_ID_HDMI, | ||
101 | + EXT_GIC_ID_HDMI_I2C, | ||
102 | + EXT_GIC_ID_MFC, | ||
103 | + EXT_GIC_ID_TVENC, | ||
104 | +}; | ||
105 | + | ||
106 | +enum ExtInt { | ||
107 | + EXT_GIC_ID_EXTINT0 = 48, | ||
108 | + EXT_GIC_ID_EXTINT1, | ||
109 | + EXT_GIC_ID_EXTINT2, | ||
110 | + EXT_GIC_ID_EXTINT3, | ||
111 | + EXT_GIC_ID_EXTINT4, | ||
112 | + EXT_GIC_ID_EXTINT5, | ||
113 | + EXT_GIC_ID_EXTINT6, | ||
114 | + EXT_GIC_ID_EXTINT7, | ||
115 | + EXT_GIC_ID_EXTINT8, | ||
116 | + EXT_GIC_ID_EXTINT9, | ||
117 | + EXT_GIC_ID_EXTINT10, | ||
118 | + EXT_GIC_ID_EXTINT11, | ||
119 | + EXT_GIC_ID_EXTINT12, | ||
120 | + EXT_GIC_ID_EXTINT13, | ||
121 | + EXT_GIC_ID_EXTINT14, | ||
122 | + EXT_GIC_ID_EXTINT15 | ||
123 | +}; | ||
124 | + | ||
125 | +/* | ||
126 | + * External GIC sources which are not from External Interrupt Combiner or | ||
127 | + * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
128 | + * which is INTG16 in Internal Interrupt Combiner. | ||
129 | + */ | ||
130 | + | ||
131 | +static const uint32_t | ||
132 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
133 | + /* int combiner groups 16-19 */ | ||
134 | + { }, { }, { }, { }, | ||
135 | + /* int combiner group 20 */ | ||
136 | + { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
137 | + /* int combiner group 21 */ | ||
138 | + { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
139 | + /* int combiner group 22 */ | ||
140 | + { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
141 | + EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
142 | + /* int combiner group 23 */ | ||
143 | + { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
144 | + /* int combiner group 24 */ | ||
145 | + { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
146 | + /* int combiner group 25 */ | ||
147 | + { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
148 | + /* int combiner group 26 */ | ||
149 | + { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
150 | + EXT_GIC_ID_UART4 }, | ||
151 | + /* int combiner group 27 */ | ||
152 | + { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
153 | + EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
154 | + EXT_GIC_ID_I2C7 }, | ||
155 | + /* int combiner group 28 */ | ||
156 | + { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
157 | + /* int combiner group 29 */ | ||
158 | + { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
159 | + EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
160 | + /* int combiner group 30 */ | ||
161 | + { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
162 | + /* int combiner group 31 */ | ||
163 | + { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
164 | + /* int combiner group 32 */ | ||
165 | + { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
166 | + /* int combiner group 33 */ | ||
167 | + { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
168 | + /* int combiner group 34 */ | ||
169 | + { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
170 | + /* int combiner group 35 */ | ||
171 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
172 | + /* int combiner group 36 */ | ||
173 | + { EXT_GIC_ID_MIXER }, | ||
174 | + /* int combiner group 37 */ | ||
175 | + { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
176 | + EXT_GIC_ID_EXTINT7 }, | ||
177 | + /* groups 38-50 */ | ||
178 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
179 | + /* int combiner group 51 */ | ||
180 | + { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
181 | + /* group 52 */ | ||
182 | + { }, | ||
183 | + /* int combiner group 53 */ | ||
184 | + { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
185 | + /* groups 54-63 */ | ||
186 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
187 | +}; | ||
188 | + | ||
189 | +/* | ||
190 | + * Initialize board IRQs. | ||
191 | + * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
192 | + */ | ||
193 | +static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
71 | +{ | 194 | +{ |
72 | + ARMCPU *cpu = ARM_CPU(cs); | 195 | + uint32_t grp, bit, irq_id, n; |
73 | + CPUARMState *env = &cpu->env; | 196 | + Exynos4210Irq *is = &s->irqs; |
74 | + uint32_t psr = pstate_read(env); | 197 | + |
75 | + int i; | 198 | + for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
76 | + int el = arm_current_el(env); | 199 | + irq_id = 0; |
77 | + const char *ns_status; | 200 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || |
78 | + | 201 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { |
79 | + qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); | 202 | + /* MCT_G0 is passed to External GIC */ |
80 | + for (i = 0; i < 32; i++) { | 203 | + irq_id = EXT_GIC_ID_MCT_G0; |
81 | + if (i == 31) { | 204 | + } |
82 | + qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); | 205 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || |
206 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
207 | + /* MCT_G1 is passed to External and GIC */ | ||
208 | + irq_id = EXT_GIC_ID_MCT_G1; | ||
209 | + } | ||
210 | + if (irq_id) { | ||
211 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
212 | + is->ext_gic_irq[irq_id - 32]); | ||
83 | + } else { | 213 | + } else { |
84 | + qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], | 214 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
85 | + (i + 2) % 3 ? " " : "\n"); | 215 | + is->ext_combiner_irq[n]); |
86 | + } | 216 | + } |
87 | + } | 217 | + } |
88 | + | 218 | + for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
89 | + if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { | 219 | + /* these IDs are passed to Internal Combiner and External GIC */ |
90 | + ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; | 220 | + grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); |
91 | + } else { | 221 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); |
92 | + ns_status = ""; | 222 | + irq_id = combiner_grp_to_gic_id[grp - |
93 | + } | 223 | + EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
94 | + qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", | 224 | + |
95 | + psr, | 225 | + if (irq_id) { |
96 | + psr & PSTATE_N ? 'N' : '-', | 226 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
97 | + psr & PSTATE_Z ? 'Z' : '-', | 227 | + is->ext_gic_irq[irq_id - 32]); |
98 | + psr & PSTATE_C ? 'C' : '-', | ||
99 | + psr & PSTATE_V ? 'V' : '-', | ||
100 | + ns_status, | ||
101 | + el, | ||
102 | + psr & PSTATE_SP ? 'h' : 't'); | ||
103 | + | ||
104 | + if (cpu_isar_feature(aa64_bti, cpu)) { | ||
105 | + qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); | ||
106 | + } | ||
107 | + if (!(flags & CPU_DUMP_FPU)) { | ||
108 | + qemu_fprintf(f, "\n"); | ||
109 | + return; | ||
110 | + } | ||
111 | + if (fp_exception_el(env, el) != 0) { | ||
112 | + qemu_fprintf(f, " FPU disabled\n"); | ||
113 | + return; | ||
114 | + } | ||
115 | + qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", | ||
116 | + vfp_get_fpcr(env), vfp_get_fpsr(env)); | ||
117 | + | ||
118 | + if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { | ||
119 | + int j, zcr_len = sve_zcr_len_for_el(env, el); | ||
120 | + | ||
121 | + for (i = 0; i <= FFR_PRED_NUM; i++) { | ||
122 | + bool eol; | ||
123 | + if (i == FFR_PRED_NUM) { | ||
124 | + qemu_fprintf(f, "FFR="); | ||
125 | + /* It's last, so end the line. */ | ||
126 | + eol = true; | ||
127 | + } else { | ||
128 | + qemu_fprintf(f, "P%02d=", i); | ||
129 | + switch (zcr_len) { | ||
130 | + case 0: | ||
131 | + eol = i % 8 == 7; | ||
132 | + break; | ||
133 | + case 1: | ||
134 | + eol = i % 6 == 5; | ||
135 | + break; | ||
136 | + case 2: | ||
137 | + case 3: | ||
138 | + eol = i % 3 == 2; | ||
139 | + break; | ||
140 | + default: | ||
141 | + /* More than one quadword per predicate. */ | ||
142 | + eol = true; | ||
143 | + break; | ||
144 | + } | ||
145 | + } | ||
146 | + for (j = zcr_len / 4; j >= 0; j--) { | ||
147 | + int digits; | ||
148 | + if (j * 4 + 4 <= zcr_len + 1) { | ||
149 | + digits = 16; | ||
150 | + } else { | ||
151 | + digits = (zcr_len % 4 + 1) * 4; | ||
152 | + } | ||
153 | + qemu_fprintf(f, "%0*" PRIx64 "%s", digits, | ||
154 | + env->vfp.pregs[i].p[j], | ||
155 | + j ? ":" : eol ? "\n" : " "); | ||
156 | + } | ||
157 | + } | ||
158 | + | ||
159 | + for (i = 0; i < 32; i++) { | ||
160 | + if (zcr_len == 0) { | ||
161 | + qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", | ||
162 | + i, env->vfp.zregs[i].d[1], | ||
163 | + env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); | ||
164 | + } else if (zcr_len == 1) { | ||
165 | + qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 | ||
166 | + ":%016" PRIx64 ":%016" PRIx64 "\n", | ||
167 | + i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], | ||
168 | + env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); | ||
169 | + } else { | ||
170 | + for (j = zcr_len; j >= 0; j--) { | ||
171 | + bool odd = (zcr_len - j) % 2 != 0; | ||
172 | + if (j == zcr_len) { | ||
173 | + qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); | ||
174 | + } else if (!odd) { | ||
175 | + if (j > 0) { | ||
176 | + qemu_fprintf(f, " [%x-%x]=", j, j - 1); | ||
177 | + } else { | ||
178 | + qemu_fprintf(f, " [%x]=", j); | ||
179 | + } | ||
180 | + } | ||
181 | + qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", | ||
182 | + env->vfp.zregs[i].d[j * 2 + 1], | ||
183 | + env->vfp.zregs[i].d[j * 2], | ||
184 | + odd || j == 0 ? "\n" : ":"); | ||
185 | + } | ||
186 | + } | ||
187 | + } | ||
188 | + } else { | ||
189 | + for (i = 0; i < 32; i++) { | ||
190 | + uint64_t *q = aa64_vfp_qreg(env, i); | ||
191 | + qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", | ||
192 | + i, q[1], q[0], (i & 1 ? "\n" : " ")); | ||
193 | + } | 228 | + } |
194 | + } | 229 | + } |
195 | +} | 230 | +} |
196 | + | 231 | + |
197 | +#else | 232 | +/* |
198 | + | 233 | + * Get IRQ number from exynos4210 IRQ subsystem stub. |
199 | +static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) | 234 | + * To identify IRQ source use internal combiner group and bit number |
235 | + * grp - group number | ||
236 | + * bit - bit number inside group | ||
237 | + */ | ||
238 | +uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
200 | +{ | 239 | +{ |
201 | + g_assert_not_reached(); | 240 | + return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); |
202 | +} | 241 | +} |
203 | + | 242 | + |
204 | +#endif | 243 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
205 | + | 244 | 0x09, 0x00, 0x00, 0x00 }; |
206 | +static void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) | 245 | |
207 | +{ | 246 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
208 | + ARMCPU *cpu = ARM_CPU(cs); | ||
209 | + CPUARMState *env = &cpu->env; | ||
210 | + int i; | ||
211 | + | ||
212 | + if (is_a64(env)) { | ||
213 | + aarch64_cpu_dump_state(cs, f, flags); | ||
214 | + return; | ||
215 | + } | ||
216 | + | ||
217 | + for (i = 0; i < 16; i++) { | ||
218 | + qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); | ||
219 | + if ((i % 4) == 3) { | ||
220 | + qemu_fprintf(f, "\n"); | ||
221 | + } else { | ||
222 | + qemu_fprintf(f, " "); | ||
223 | + } | ||
224 | + } | ||
225 | + | ||
226 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
227 | + uint32_t xpsr = xpsr_read(env); | ||
228 | + const char *mode; | ||
229 | + const char *ns_status = ""; | ||
230 | + | ||
231 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
232 | + ns_status = env->v7m.secure ? "S " : "NS "; | ||
233 | + } | ||
234 | + | ||
235 | + if (xpsr & XPSR_EXCP) { | ||
236 | + mode = "handler"; | ||
237 | + } else { | ||
238 | + if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { | ||
239 | + mode = "unpriv-thread"; | ||
240 | + } else { | ||
241 | + mode = "priv-thread"; | ||
242 | + } | ||
243 | + } | ||
244 | + | ||
245 | + qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", | ||
246 | + xpsr, | ||
247 | + xpsr & XPSR_N ? 'N' : '-', | ||
248 | + xpsr & XPSR_Z ? 'Z' : '-', | ||
249 | + xpsr & XPSR_C ? 'C' : '-', | ||
250 | + xpsr & XPSR_V ? 'V' : '-', | ||
251 | + xpsr & XPSR_T ? 'T' : 'A', | ||
252 | + ns_status, | ||
253 | + mode); | ||
254 | + } else { | ||
255 | + uint32_t psr = cpsr_read(env); | ||
256 | + const char *ns_status = ""; | ||
257 | + | ||
258 | + if (arm_feature(env, ARM_FEATURE_EL3) && | ||
259 | + (psr & CPSR_M) != ARM_CPU_MODE_MON) { | ||
260 | + ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; | ||
261 | + } | ||
262 | + | ||
263 | + qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", | ||
264 | + psr, | ||
265 | + psr & CPSR_N ? 'N' : '-', | ||
266 | + psr & CPSR_Z ? 'Z' : '-', | ||
267 | + psr & CPSR_C ? 'C' : '-', | ||
268 | + psr & CPSR_V ? 'V' : '-', | ||
269 | + psr & CPSR_T ? 'T' : 'A', | ||
270 | + ns_status, | ||
271 | + aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); | ||
272 | + } | ||
273 | + | ||
274 | + if (flags & CPU_DUMP_FPU) { | ||
275 | + int numvfpregs = 0; | ||
276 | + if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
277 | + numvfpregs += 16; | ||
278 | + } | ||
279 | + if (arm_feature(env, ARM_FEATURE_VFP3)) { | ||
280 | + numvfpregs += 16; | ||
281 | + } | ||
282 | + for (i = 0; i < numvfpregs; i++) { | ||
283 | + uint64_t v = *aa32_vfp_dreg(env, i); | ||
284 | + qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", | ||
285 | + i * 2, (uint32_t)v, | ||
286 | + i * 2 + 1, (uint32_t)(v >> 32), | ||
287 | + i, v); | ||
288 | + } | ||
289 | + qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); | ||
290 | + } | ||
291 | +} | ||
292 | + | ||
293 | uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) | ||
294 | { | ||
295 | uint32_t Aff1 = idx / clustersz; | ||
296 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
297 | index XXXXXXX..XXXXXXX 100644 | 247 | index XXXXXXX..XXXXXXX 100644 |
298 | --- a/target/arm/translate-a64.c | 248 | --- a/hw/intc/exynos4210_gic.c |
299 | +++ b/target/arm/translate-a64.c | 249 | +++ b/hw/intc/exynos4210_gic.c |
300 | @@ -XXX,XX +XXX,XX @@ | 250 | @@ -XXX,XX +XXX,XX @@ |
301 | #include "translate.h" | 251 | #include "hw/arm/exynos4210.h" |
302 | #include "internals.h" | 252 | #include "qom/object.h" |
303 | #include "qemu/host-utils.h" | 253 | |
304 | -#include "qemu/qemu-print.h" | 254 | -enum ExtGicId { |
305 | 255 | - EXT_GIC_ID_MDMA_LCD0 = 66, | |
306 | #include "hw/semihosting/semihost.h" | 256 | - EXT_GIC_ID_PDMA0, |
307 | #include "exec/gen-icount.h" | 257 | - EXT_GIC_ID_PDMA1, |
308 | @@ -XXX,XX +XXX,XX @@ static void set_btype(DisasContext *s, int val) | 258 | - EXT_GIC_ID_TIMER0, |
309 | s->btype = -1; | 259 | - EXT_GIC_ID_TIMER1, |
310 | } | 260 | - EXT_GIC_ID_TIMER2, |
311 | 261 | - EXT_GIC_ID_TIMER3, | |
312 | -void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) | 262 | - EXT_GIC_ID_TIMER4, |
263 | - EXT_GIC_ID_MCT_L0, | ||
264 | - EXT_GIC_ID_WDT, | ||
265 | - EXT_GIC_ID_RTC_ALARM, | ||
266 | - EXT_GIC_ID_RTC_TIC, | ||
267 | - EXT_GIC_ID_GPIO_XB, | ||
268 | - EXT_GIC_ID_GPIO_XA, | ||
269 | - EXT_GIC_ID_MCT_L1, | ||
270 | - EXT_GIC_ID_IEM_APC, | ||
271 | - EXT_GIC_ID_IEM_IEC, | ||
272 | - EXT_GIC_ID_NFC, | ||
273 | - EXT_GIC_ID_UART0, | ||
274 | - EXT_GIC_ID_UART1, | ||
275 | - EXT_GIC_ID_UART2, | ||
276 | - EXT_GIC_ID_UART3, | ||
277 | - EXT_GIC_ID_UART4, | ||
278 | - EXT_GIC_ID_MCT_G0, | ||
279 | - EXT_GIC_ID_I2C0, | ||
280 | - EXT_GIC_ID_I2C1, | ||
281 | - EXT_GIC_ID_I2C2, | ||
282 | - EXT_GIC_ID_I2C3, | ||
283 | - EXT_GIC_ID_I2C4, | ||
284 | - EXT_GIC_ID_I2C5, | ||
285 | - EXT_GIC_ID_I2C6, | ||
286 | - EXT_GIC_ID_I2C7, | ||
287 | - EXT_GIC_ID_SPI0, | ||
288 | - EXT_GIC_ID_SPI1, | ||
289 | - EXT_GIC_ID_SPI2, | ||
290 | - EXT_GIC_ID_MCT_G1, | ||
291 | - EXT_GIC_ID_USB_HOST, | ||
292 | - EXT_GIC_ID_USB_DEVICE, | ||
293 | - EXT_GIC_ID_MODEMIF, | ||
294 | - EXT_GIC_ID_HSMMC0, | ||
295 | - EXT_GIC_ID_HSMMC1, | ||
296 | - EXT_GIC_ID_HSMMC2, | ||
297 | - EXT_GIC_ID_HSMMC3, | ||
298 | - EXT_GIC_ID_SDMMC, | ||
299 | - EXT_GIC_ID_MIPI_CSI_4LANE, | ||
300 | - EXT_GIC_ID_MIPI_DSI_4LANE, | ||
301 | - EXT_GIC_ID_MIPI_CSI_2LANE, | ||
302 | - EXT_GIC_ID_MIPI_DSI_2LANE, | ||
303 | - EXT_GIC_ID_ONENAND_AUDI, | ||
304 | - EXT_GIC_ID_ROTATOR, | ||
305 | - EXT_GIC_ID_FIMC0, | ||
306 | - EXT_GIC_ID_FIMC1, | ||
307 | - EXT_GIC_ID_FIMC2, | ||
308 | - EXT_GIC_ID_FIMC3, | ||
309 | - EXT_GIC_ID_JPEG, | ||
310 | - EXT_GIC_ID_2D, | ||
311 | - EXT_GIC_ID_PCIe, | ||
312 | - EXT_GIC_ID_MIXER, | ||
313 | - EXT_GIC_ID_HDMI, | ||
314 | - EXT_GIC_ID_HDMI_I2C, | ||
315 | - EXT_GIC_ID_MFC, | ||
316 | - EXT_GIC_ID_TVENC, | ||
317 | -}; | ||
318 | - | ||
319 | -enum ExtInt { | ||
320 | - EXT_GIC_ID_EXTINT0 = 48, | ||
321 | - EXT_GIC_ID_EXTINT1, | ||
322 | - EXT_GIC_ID_EXTINT2, | ||
323 | - EXT_GIC_ID_EXTINT3, | ||
324 | - EXT_GIC_ID_EXTINT4, | ||
325 | - EXT_GIC_ID_EXTINT5, | ||
326 | - EXT_GIC_ID_EXTINT6, | ||
327 | - EXT_GIC_ID_EXTINT7, | ||
328 | - EXT_GIC_ID_EXTINT8, | ||
329 | - EXT_GIC_ID_EXTINT9, | ||
330 | - EXT_GIC_ID_EXTINT10, | ||
331 | - EXT_GIC_ID_EXTINT11, | ||
332 | - EXT_GIC_ID_EXTINT12, | ||
333 | - EXT_GIC_ID_EXTINT13, | ||
334 | - EXT_GIC_ID_EXTINT14, | ||
335 | - EXT_GIC_ID_EXTINT15 | ||
336 | -}; | ||
337 | - | ||
338 | -/* | ||
339 | - * External GIC sources which are not from External Interrupt Combiner or | ||
340 | - * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
341 | - * which is INTG16 in Internal Interrupt Combiner. | ||
342 | - */ | ||
343 | - | ||
344 | -static const uint32_t | ||
345 | -combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
346 | - /* int combiner groups 16-19 */ | ||
347 | - { }, { }, { }, { }, | ||
348 | - /* int combiner group 20 */ | ||
349 | - { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
350 | - /* int combiner group 21 */ | ||
351 | - { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
352 | - /* int combiner group 22 */ | ||
353 | - { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
354 | - EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
355 | - /* int combiner group 23 */ | ||
356 | - { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
357 | - /* int combiner group 24 */ | ||
358 | - { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
359 | - /* int combiner group 25 */ | ||
360 | - { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
361 | - /* int combiner group 26 */ | ||
362 | - { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
363 | - EXT_GIC_ID_UART4 }, | ||
364 | - /* int combiner group 27 */ | ||
365 | - { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
366 | - EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
367 | - EXT_GIC_ID_I2C7 }, | ||
368 | - /* int combiner group 28 */ | ||
369 | - { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
370 | - /* int combiner group 29 */ | ||
371 | - { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
372 | - EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
373 | - /* int combiner group 30 */ | ||
374 | - { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
375 | - /* int combiner group 31 */ | ||
376 | - { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
377 | - /* int combiner group 32 */ | ||
378 | - { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
379 | - /* int combiner group 33 */ | ||
380 | - { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
381 | - /* int combiner group 34 */ | ||
382 | - { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
383 | - /* int combiner group 35 */ | ||
384 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
385 | - /* int combiner group 36 */ | ||
386 | - { EXT_GIC_ID_MIXER }, | ||
387 | - /* int combiner group 37 */ | ||
388 | - { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
389 | - EXT_GIC_ID_EXTINT7 }, | ||
390 | - /* groups 38-50 */ | ||
391 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
392 | - /* int combiner group 51 */ | ||
393 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
394 | - /* group 52 */ | ||
395 | - { }, | ||
396 | - /* int combiner group 53 */ | ||
397 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
398 | - /* groups 54-63 */ | ||
399 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
400 | -}; | ||
401 | - | ||
402 | #define EXYNOS4210_GIC_NIRQ 160 | ||
403 | |||
404 | #define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000 | ||
405 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
406 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
407 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
408 | |||
409 | -/* | ||
410 | - * Initialize board IRQs. | ||
411 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
412 | - */ | ||
413 | -void exynos4210_init_board_irqs(Exynos4210State *s) | ||
313 | -{ | 414 | -{ |
314 | - ARMCPU *cpu = ARM_CPU(cs); | 415 | - uint32_t grp, bit, irq_id, n; |
315 | - CPUARMState *env = &cpu->env; | 416 | - Exynos4210Irq *is = &s->irqs; |
316 | - uint32_t psr = pstate_read(env); | 417 | - |
317 | - int i; | 418 | - for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
318 | - int el = arm_current_el(env); | 419 | - irq_id = 0; |
319 | - const char *ns_status; | 420 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || |
320 | - | 421 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { |
321 | - qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); | 422 | - /* MCT_G0 is passed to External GIC */ |
322 | - for (i = 0; i < 32; i++) { | 423 | - irq_id = EXT_GIC_ID_MCT_G0; |
323 | - if (i == 31) { | 424 | - } |
324 | - qemu_fprintf(f, " SP=%016" PRIx64 "\n", env->xregs[i]); | 425 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || |
426 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
427 | - /* MCT_G1 is passed to External and GIC */ | ||
428 | - irq_id = EXT_GIC_ID_MCT_G1; | ||
429 | - } | ||
430 | - if (irq_id) { | ||
431 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
432 | - is->ext_gic_irq[irq_id - 32]); | ||
325 | - } else { | 433 | - } else { |
326 | - qemu_fprintf(f, "X%02d=%016" PRIx64 "%s", i, env->xregs[i], | 434 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
327 | - (i + 2) % 3 ? " " : "\n"); | 435 | - is->ext_combiner_irq[n]); |
328 | - } | 436 | - } |
329 | - } | 437 | - } |
330 | - | 438 | - for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
331 | - if (arm_feature(env, ARM_FEATURE_EL3) && el != 3) { | 439 | - /* these IDs are passed to Internal Combiner and External GIC */ |
332 | - ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; | 440 | - grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); |
333 | - } else { | 441 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); |
334 | - ns_status = ""; | 442 | - irq_id = combiner_grp_to_gic_id[grp - |
335 | - } | 443 | - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
336 | - qemu_fprintf(f, "PSTATE=%08x %c%c%c%c %sEL%d%c", | 444 | - |
337 | - psr, | 445 | - if (irq_id) { |
338 | - psr & PSTATE_N ? 'N' : '-', | 446 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
339 | - psr & PSTATE_Z ? 'Z' : '-', | 447 | - is->ext_gic_irq[irq_id - 32]); |
340 | - psr & PSTATE_C ? 'C' : '-', | ||
341 | - psr & PSTATE_V ? 'V' : '-', | ||
342 | - ns_status, | ||
343 | - el, | ||
344 | - psr & PSTATE_SP ? 'h' : 't'); | ||
345 | - | ||
346 | - if (cpu_isar_feature(aa64_bti, cpu)) { | ||
347 | - qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); | ||
348 | - } | ||
349 | - if (!(flags & CPU_DUMP_FPU)) { | ||
350 | - qemu_fprintf(f, "\n"); | ||
351 | - return; | ||
352 | - } | ||
353 | - if (fp_exception_el(env, el) != 0) { | ||
354 | - qemu_fprintf(f, " FPU disabled\n"); | ||
355 | - return; | ||
356 | - } | ||
357 | - qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", | ||
358 | - vfp_get_fpcr(env), vfp_get_fpsr(env)); | ||
359 | - | ||
360 | - if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { | ||
361 | - int j, zcr_len = sve_zcr_len_for_el(env, el); | ||
362 | - | ||
363 | - for (i = 0; i <= FFR_PRED_NUM; i++) { | ||
364 | - bool eol; | ||
365 | - if (i == FFR_PRED_NUM) { | ||
366 | - qemu_fprintf(f, "FFR="); | ||
367 | - /* It's last, so end the line. */ | ||
368 | - eol = true; | ||
369 | - } else { | ||
370 | - qemu_fprintf(f, "P%02d=", i); | ||
371 | - switch (zcr_len) { | ||
372 | - case 0: | ||
373 | - eol = i % 8 == 7; | ||
374 | - break; | ||
375 | - case 1: | ||
376 | - eol = i % 6 == 5; | ||
377 | - break; | ||
378 | - case 2: | ||
379 | - case 3: | ||
380 | - eol = i % 3 == 2; | ||
381 | - break; | ||
382 | - default: | ||
383 | - /* More than one quadword per predicate. */ | ||
384 | - eol = true; | ||
385 | - break; | ||
386 | - } | ||
387 | - } | ||
388 | - for (j = zcr_len / 4; j >= 0; j--) { | ||
389 | - int digits; | ||
390 | - if (j * 4 + 4 <= zcr_len + 1) { | ||
391 | - digits = 16; | ||
392 | - } else { | ||
393 | - digits = (zcr_len % 4 + 1) * 4; | ||
394 | - } | ||
395 | - qemu_fprintf(f, "%0*" PRIx64 "%s", digits, | ||
396 | - env->vfp.pregs[i].p[j], | ||
397 | - j ? ":" : eol ? "\n" : " "); | ||
398 | - } | ||
399 | - } | ||
400 | - | ||
401 | - for (i = 0; i < 32; i++) { | ||
402 | - if (zcr_len == 0) { | ||
403 | - qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 "%s", | ||
404 | - i, env->vfp.zregs[i].d[1], | ||
405 | - env->vfp.zregs[i].d[0], i & 1 ? "\n" : " "); | ||
406 | - } else if (zcr_len == 1) { | ||
407 | - qemu_fprintf(f, "Z%02d=%016" PRIx64 ":%016" PRIx64 | ||
408 | - ":%016" PRIx64 ":%016" PRIx64 "\n", | ||
409 | - i, env->vfp.zregs[i].d[3], env->vfp.zregs[i].d[2], | ||
410 | - env->vfp.zregs[i].d[1], env->vfp.zregs[i].d[0]); | ||
411 | - } else { | ||
412 | - for (j = zcr_len; j >= 0; j--) { | ||
413 | - bool odd = (zcr_len - j) % 2 != 0; | ||
414 | - if (j == zcr_len) { | ||
415 | - qemu_fprintf(f, "Z%02d[%x-%x]=", i, j, j - 1); | ||
416 | - } else if (!odd) { | ||
417 | - if (j > 0) { | ||
418 | - qemu_fprintf(f, " [%x-%x]=", j, j - 1); | ||
419 | - } else { | ||
420 | - qemu_fprintf(f, " [%x]=", j); | ||
421 | - } | ||
422 | - } | ||
423 | - qemu_fprintf(f, "%016" PRIx64 ":%016" PRIx64 "%s", | ||
424 | - env->vfp.zregs[i].d[j * 2 + 1], | ||
425 | - env->vfp.zregs[i].d[j * 2], | ||
426 | - odd || j == 0 ? "\n" : ":"); | ||
427 | - } | ||
428 | - } | ||
429 | - } | ||
430 | - } else { | ||
431 | - for (i = 0; i < 32; i++) { | ||
432 | - uint64_t *q = aa64_vfp_qreg(env, i); | ||
433 | - qemu_fprintf(f, "Q%02d=%016" PRIx64 ":%016" PRIx64 "%s", | ||
434 | - i, q[1], q[0], (i & 1 ? "\n" : " ")); | ||
435 | - } | 448 | - } |
436 | - } | 449 | - } |
437 | -} | 450 | -} |
438 | - | 451 | - |
439 | void gen_a64_set_pc_im(uint64_t val) | 452 | -/* |
440 | { | 453 | - * Get IRQ number from exynos4210 IRQ subsystem stub. |
441 | tcg_gen_movi_i64(cpu_pc, val); | 454 | - * To identify IRQ source use internal combiner group and bit number |
442 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 455 | - * grp - group number |
443 | index XXXXXXX..XXXXXXX 100644 | 456 | - * bit - bit number inside group |
444 | --- a/target/arm/translate.c | 457 | - */ |
445 | +++ b/target/arm/translate.c | 458 | -uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) |
446 | @@ -XXX,XX +XXX,XX @@ | ||
447 | #include "tcg-op-gvec.h" | ||
448 | #include "qemu/log.h" | ||
449 | #include "qemu/bitops.h" | ||
450 | -#include "qemu/qemu-print.h" | ||
451 | #include "arm_ldst.h" | ||
452 | #include "hw/semihosting/semihost.h" | ||
453 | |||
454 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns) | ||
455 | translator_loop(ops, &dc.base, cpu, tb, max_insns); | ||
456 | } | ||
457 | |||
458 | -void arm_cpu_dump_state(CPUState *cs, FILE *f, int flags) | ||
459 | -{ | 459 | -{ |
460 | - ARMCPU *cpu = ARM_CPU(cs); | 460 | - return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); |
461 | - CPUARMState *env = &cpu->env; | ||
462 | - int i; | ||
463 | - | ||
464 | - if (is_a64(env)) { | ||
465 | - aarch64_cpu_dump_state(cs, f, flags); | ||
466 | - return; | ||
467 | - } | ||
468 | - | ||
469 | - for (i = 0; i < 16; i++) { | ||
470 | - qemu_fprintf(f, "R%02d=%08x", i, env->regs[i]); | ||
471 | - if ((i % 4) == 3) { | ||
472 | - qemu_fprintf(f, "\n"); | ||
473 | - } else { | ||
474 | - qemu_fprintf(f, " "); | ||
475 | - } | ||
476 | - } | ||
477 | - | ||
478 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
479 | - uint32_t xpsr = xpsr_read(env); | ||
480 | - const char *mode; | ||
481 | - const char *ns_status = ""; | ||
482 | - | ||
483 | - if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
484 | - ns_status = env->v7m.secure ? "S " : "NS "; | ||
485 | - } | ||
486 | - | ||
487 | - if (xpsr & XPSR_EXCP) { | ||
488 | - mode = "handler"; | ||
489 | - } else { | ||
490 | - if (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_NPRIV_MASK) { | ||
491 | - mode = "unpriv-thread"; | ||
492 | - } else { | ||
493 | - mode = "priv-thread"; | ||
494 | - } | ||
495 | - } | ||
496 | - | ||
497 | - qemu_fprintf(f, "XPSR=%08x %c%c%c%c %c %s%s\n", | ||
498 | - xpsr, | ||
499 | - xpsr & XPSR_N ? 'N' : '-', | ||
500 | - xpsr & XPSR_Z ? 'Z' : '-', | ||
501 | - xpsr & XPSR_C ? 'C' : '-', | ||
502 | - xpsr & XPSR_V ? 'V' : '-', | ||
503 | - xpsr & XPSR_T ? 'T' : 'A', | ||
504 | - ns_status, | ||
505 | - mode); | ||
506 | - } else { | ||
507 | - uint32_t psr = cpsr_read(env); | ||
508 | - const char *ns_status = ""; | ||
509 | - | ||
510 | - if (arm_feature(env, ARM_FEATURE_EL3) && | ||
511 | - (psr & CPSR_M) != ARM_CPU_MODE_MON) { | ||
512 | - ns_status = env->cp15.scr_el3 & SCR_NS ? "NS " : "S "; | ||
513 | - } | ||
514 | - | ||
515 | - qemu_fprintf(f, "PSR=%08x %c%c%c%c %c %s%s%d\n", | ||
516 | - psr, | ||
517 | - psr & CPSR_N ? 'N' : '-', | ||
518 | - psr & CPSR_Z ? 'Z' : '-', | ||
519 | - psr & CPSR_C ? 'C' : '-', | ||
520 | - psr & CPSR_V ? 'V' : '-', | ||
521 | - psr & CPSR_T ? 'T' : 'A', | ||
522 | - ns_status, | ||
523 | - aarch32_mode_name(psr), (psr & 0x10) ? 32 : 26); | ||
524 | - } | ||
525 | - | ||
526 | - if (flags & CPU_DUMP_FPU) { | ||
527 | - int numvfpregs = 0; | ||
528 | - if (arm_feature(env, ARM_FEATURE_VFP)) { | ||
529 | - numvfpregs += 16; | ||
530 | - } | ||
531 | - if (arm_feature(env, ARM_FEATURE_VFP3)) { | ||
532 | - numvfpregs += 16; | ||
533 | - } | ||
534 | - for (i = 0; i < numvfpregs; i++) { | ||
535 | - uint64_t v = *aa32_vfp_dreg(env, i); | ||
536 | - qemu_fprintf(f, "s%02d=%08x s%02d=%08x d%02d=%016" PRIx64 "\n", | ||
537 | - i * 2, (uint32_t)v, | ||
538 | - i * 2 + 1, (uint32_t)(v >> 32), | ||
539 | - i, v); | ||
540 | - } | ||
541 | - qemu_fprintf(f, "FPSCR: %08x\n", vfp_get_fpscr(env)); | ||
542 | - } | ||
543 | -} | 461 | -} |
544 | - | 462 | - |
545 | void restore_state_to_opc(CPUARMState *env, TranslationBlock *tb, | 463 | -/********* GIC part *********/ |
546 | target_ulong *data) | 464 | - |
547 | { | 465 | #define TYPE_EXYNOS4210_GIC "exynos4210.gic" |
466 | OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
467 | |||
548 | -- | 468 | -- |
549 | 2.20.1 | 469 | 2.25.1 |
550 | |||
551 | diff view generated by jsdifflib |
1 | From: Hongbo Zhang <hongbo.zhang@linaro.org> | 1 | Switch the creation of the external GIC to the new-style "embedded in |
---|---|---|---|
2 | state struct" approach, so we can easily refer to the object | ||
3 | elsewhere during realize. | ||
2 | 4 | ||
3 | For AArch64, the existing "virt" machine is primarily meant to | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | run on KVM and execute virtualization workloads, but we need an | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | environment as faithful as possible to physical hardware, for supporting | 7 | Message-id: 20220404154658.565020-9-peter.maydell@linaro.org |
6 | firmware and OS development for physical Aarch64 machines. | 8 | --- |
9 | include/hw/arm/exynos4210.h | 2 ++ | ||
10 | include/hw/intc/exynos4210_gic.h | 43 ++++++++++++++++++++++++++++++++ | ||
11 | hw/arm/exynos4210.c | 10 ++++---- | ||
12 | hw/intc/exynos4210_gic.c | 17 ++----------- | ||
13 | MAINTAINERS | 2 +- | ||
14 | 5 files changed, 53 insertions(+), 21 deletions(-) | ||
15 | create mode 100644 include/hw/intc/exynos4210_gic.h | ||
7 | 16 | ||
8 | This patch introduces new machine type 'sbsa-ref' with main features: | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
9 | - Based on 'virt' machine type. | ||
10 | - A new memory map. | ||
11 | - CPU type cortex-a57. | ||
12 | - EL2 and EL3 are enabled. | ||
13 | - GIC version 3. | ||
14 | - System bus AHCI controller. | ||
15 | - System bus EHCI controller. | ||
16 | - CDROM and hard disc on AHCI bus. | ||
17 | - E1000E ethernet card on PCIE bus. | ||
18 | - VGA display adaptor on PCIE bus. | ||
19 | - No virtio devices. | ||
20 | - No fw_cfg device. | ||
21 | - No ACPI table supplied. | ||
22 | - Only minimal device tree nodes. | ||
23 | |||
24 | Arm Trusted Firmware and UEFI porting to this are done accordingly, | ||
25 | and the firmware should supply ACPI tables to the guest OS. The | ||
26 | minimal device tree nodes supplied by QEMU for this platform are only | ||
27 | to pass the dynamic info reflecting command line input to firmware, | ||
28 | not for loading the guest OS. | ||
29 | |||
30 | To make the review easier, this task is split into two patches, the | ||
31 | fundamental skeleton part and the peripheral devices part; this patch is | ||
32 | the first part. | ||
33 | |||
34 | Signed-off-by: Hongbo Zhang <hongbo.zhang@linaro.org> | ||
35 | Message-id: 1561890034-15921-2-git-send-email-hongbo.zhang@linaro.org | ||
36 | [PMM: commit message tweaks; moved some bits between patch 1 and 2 | ||
37 | to ensure patch 1 builds cleanly; removed unneeded lines from | ||
38 | Kconfig stanza; only provide board for qemu-system-aarch64, not | ||
39 | qemu-system-arm; added MAINTAINERS entry] | ||
40 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
41 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
42 | --- | ||
43 | hw/arm/Makefile.objs | 1 + | ||
44 | hw/arm/sbsa-ref.c | 271 ++++++++++++++++++++++++++++ | ||
45 | MAINTAINERS | 8 + | ||
46 | default-configs/aarch64-softmmu.mak | 1 + | ||
47 | hw/arm/Kconfig | 14 ++ | ||
48 | 5 files changed, 295 insertions(+) | ||
49 | create mode 100644 hw/arm/sbsa-ref.c | ||
50 | |||
51 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | ||
52 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/hw/arm/Makefile.objs | 19 | --- a/include/hw/arm/exynos4210.h |
54 | +++ b/hw/arm/Makefile.objs | 20 | +++ b/include/hw/arm/exynos4210.h |
55 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_SPITZ) += spitz.o | 21 | @@ -XXX,XX +XXX,XX @@ |
56 | obj-$(CONFIG_TOSA) += tosa.o | 22 | #include "hw/or-irq.h" |
57 | obj-$(CONFIG_Z2) += z2.o | 23 | #include "hw/sysbus.h" |
58 | obj-$(CONFIG_REALVIEW) += realview.o | 24 | #include "hw/cpu/a9mpcore.h" |
59 | +obj-$(CONFIG_SBSA_REF) += sbsa-ref.o | 25 | +#include "hw/intc/exynos4210_gic.h" |
60 | obj-$(CONFIG_STELLARIS) += stellaris.o | 26 | #include "target/arm/cpu-qom.h" |
61 | obj-$(CONFIG_COLLIE) += collie.o | 27 | #include "qom/object.h" |
62 | obj-$(CONFIG_VERSATILE) += versatilepb.o | 28 | |
63 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 29 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
30 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | ||
31 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
32 | A9MPPrivState a9mpcore; | ||
33 | + Exynos4210GicState ext_gic; | ||
34 | }; | ||
35 | |||
36 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
37 | diff --git a/include/hw/intc/exynos4210_gic.h b/include/hw/intc/exynos4210_gic.h | ||
64 | new file mode 100644 | 38 | new file mode 100644 |
65 | index XXXXXXX..XXXXXXX | 39 | index XXXXXXX..XXXXXXX |
66 | --- /dev/null | 40 | --- /dev/null |
67 | +++ b/hw/arm/sbsa-ref.c | 41 | +++ b/include/hw/intc/exynos4210_gic.h |
68 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
69 | +/* | 43 | +/* |
70 | + * ARM SBSA Reference Platform emulation | 44 | + * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c |
71 | + * | 45 | + * |
72 | + * Copyright (c) 2018 Linaro Limited | 46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. |
73 | + * Written by Hongbo Zhang <hongbo.zhang@linaro.org> | 47 | + * All rights reserved. |
48 | + * | ||
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | ||
74 | + * | 50 | + * |
75 | + * This program is free software; you can redistribute it and/or modify it | 51 | + * This program is free software; you can redistribute it and/or modify it |
76 | + * under the terms and conditions of the GNU General Public License, | 52 | + * under the terms of the GNU General Public License as published by the |
77 | + * version 2 or later, as published by the Free Software Foundation. | 53 | + * Free Software Foundation; either version 2 of the License, or (at your |
54 | + * option) any later version. | ||
78 | + * | 55 | + * |
79 | + * This program is distributed in the hope it will be useful, but WITHOUT | 56 | + * This program is distributed in the hope that it will be useful, |
80 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
81 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | 58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. |
82 | + * more details. | 59 | + * See the GNU General Public License for more details. |
83 | + * | 60 | + * |
84 | + * You should have received a copy of the GNU General Public License along with | 61 | + * You should have received a copy of the GNU General Public License along |
85 | + * this program. If not, see <http://www.gnu.org/licenses/>. | 62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. |
86 | + */ | 63 | + */ |
64 | +#ifndef HW_INTC_EXYNOS4210_GIC_H | ||
65 | +#define HW_INTC_EXYNOS4210_GIC_H | ||
87 | + | 66 | + |
88 | +#include "qemu/osdep.h" | 67 | +#include "hw/sysbus.h" |
89 | +#include "qapi/error.h" | ||
90 | +#include "qemu/error-report.h" | ||
91 | +#include "qemu/units.h" | ||
92 | +#include "sysemu/numa.h" | ||
93 | +#include "sysemu/sysemu.h" | ||
94 | +#include "exec/address-spaces.h" | ||
95 | +#include "exec/hwaddr.h" | ||
96 | +#include "kvm_arm.h" | ||
97 | +#include "hw/arm/boot.h" | ||
98 | +#include "hw/boards.h" | ||
99 | +#include "hw/intc/arm_gicv3_common.h" | ||
100 | + | 68 | + |
101 | +#define RAMLIMIT_GB 8192 | 69 | +#define TYPE_EXYNOS4210_GIC "exynos4210.gic" |
102 | +#define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB) | 70 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) |
103 | + | 71 | + |
104 | +enum { | 72 | +#define EXYNOS4210_GIC_NCPUS 2 |
105 | + SBSA_FLASH, | 73 | + |
106 | + SBSA_MEM, | 74 | +struct Exynos4210GicState { |
107 | + SBSA_CPUPERIPHS, | 75 | + SysBusDevice parent_obj; |
108 | + SBSA_GIC_DIST, | 76 | + |
109 | + SBSA_GIC_REDIST, | 77 | + MemoryRegion cpu_container; |
110 | + SBSA_SMMU, | 78 | + MemoryRegion dist_container; |
111 | + SBSA_UART, | 79 | + MemoryRegion cpu_alias[EXYNOS4210_GIC_NCPUS]; |
112 | + SBSA_RTC, | 80 | + MemoryRegion dist_alias[EXYNOS4210_GIC_NCPUS]; |
113 | + SBSA_PCIE, | 81 | + uint32_t num_cpu; |
114 | + SBSA_PCIE_MMIO, | 82 | + DeviceState *gic; |
115 | + SBSA_PCIE_MMIO_HIGH, | ||
116 | + SBSA_PCIE_PIO, | ||
117 | + SBSA_PCIE_ECAM, | ||
118 | + SBSA_GPIO, | ||
119 | + SBSA_SECURE_UART, | ||
120 | + SBSA_SECURE_UART_MM, | ||
121 | + SBSA_SECURE_MEM, | ||
122 | + SBSA_AHCI, | ||
123 | + SBSA_EHCI, | ||
124 | +}; | 83 | +}; |
125 | + | 84 | + |
126 | +typedef struct MemMapEntry { | 85 | +#endif |
127 | + hwaddr base; | 86 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
128 | + hwaddr size; | 87 | index XXXXXXX..XXXXXXX 100644 |
129 | +} MemMapEntry; | 88 | --- a/hw/arm/exynos4210.c |
130 | + | 89 | +++ b/hw/arm/exynos4210.c |
131 | +typedef struct { | 90 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
132 | + MachineState parent; | 91 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); |
133 | + struct arm_boot_info bootinfo; | 92 | |
134 | + int smp_cpus; | 93 | /* External GIC */ |
135 | + void *fdt; | 94 | - dev = qdev_new("exynos4210.gic"); |
136 | + int fdt_size; | 95 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); |
137 | + int psci_conduit; | 96 | - busdev = SYS_BUS_DEVICE(dev); |
138 | +} SBSAMachineState; | 97 | - sysbus_realize_and_unref(busdev, &error_fatal); |
139 | + | 98 | + qdev_prop_set_uint32(DEVICE(&s->ext_gic), "num-cpu", EXYNOS4210_NCPUS); |
140 | +#define TYPE_SBSA_MACHINE MACHINE_TYPE_NAME("sbsa-ref") | 99 | + busdev = SYS_BUS_DEVICE(&s->ext_gic); |
141 | +#define SBSA_MACHINE(obj) \ | 100 | + sysbus_realize(busdev, &error_fatal); |
142 | + OBJECT_CHECK(SBSAMachineState, (obj), TYPE_SBSA_MACHINE) | 101 | /* Map CPU interface */ |
143 | + | 102 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR); |
144 | +static const MemMapEntry sbsa_ref_memmap[] = { | 103 | /* Map Distributer interface */ |
145 | + /* 512M boot ROM */ | 104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
146 | + [SBSA_FLASH] = { 0, 0x20000000 }, | 105 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); |
147 | + /* 512M secure memory */ | 106 | } |
148 | + [SBSA_SECURE_MEM] = { 0x20000000, 0x20000000 }, | 107 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { |
149 | + /* Space reserved for CPU peripheral devices */ | 108 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); |
150 | + [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, | 109 | + s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); |
151 | + [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, | 110 | } |
152 | + [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, | 111 | |
153 | + [SBSA_UART] = { 0x60000000, 0x00001000 }, | 112 | /* Internal Interrupt Combiner */ |
154 | + [SBSA_RTC] = { 0x60010000, 0x00001000 }, | 113 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) |
155 | + [SBSA_GPIO] = { 0x60020000, 0x00001000 }, | 114 | } |
156 | + [SBSA_SECURE_UART] = { 0x60030000, 0x00001000 }, | 115 | |
157 | + [SBSA_SECURE_UART_MM] = { 0x60040000, 0x00001000 }, | 116 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
158 | + [SBSA_SMMU] = { 0x60050000, 0x00020000 }, | 117 | + object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); |
159 | + /* Space here reserved for more SMMUs */ | 118 | } |
160 | + [SBSA_AHCI] = { 0x60100000, 0x00010000 }, | 119 | |
161 | + [SBSA_EHCI] = { 0x60110000, 0x00010000 }, | 120 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
162 | + /* Space here reserved for other devices */ | 121 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
163 | + [SBSA_PCIE_PIO] = { 0x7fff0000, 0x00010000 }, | 122 | index XXXXXXX..XXXXXXX 100644 |
164 | + /* 32-bit address PCIE MMIO space */ | 123 | --- a/hw/intc/exynos4210_gic.c |
165 | + [SBSA_PCIE_MMIO] = { 0x80000000, 0x70000000 }, | 124 | +++ b/hw/intc/exynos4210_gic.c |
166 | + /* 256M PCIE ECAM space */ | 125 | @@ -XXX,XX +XXX,XX @@ |
167 | + [SBSA_PCIE_ECAM] = { 0xf0000000, 0x10000000 }, | 126 | #include "qemu/module.h" |
168 | + /* ~1TB PCIE MMIO space (4GB to 1024GB boundary) */ | 127 | #include "hw/irq.h" |
169 | + [SBSA_PCIE_MMIO_HIGH] = { 0x100000000ULL, 0xFF00000000ULL }, | 128 | #include "hw/qdev-properties.h" |
170 | + [SBSA_MEM] = { 0x10000000000ULL, RAMLIMIT_BYTES }, | 129 | +#include "hw/intc/exynos4210_gic.h" |
171 | +}; | 130 | #include "hw/arm/exynos4210.h" |
172 | + | 131 | #include "qom/object.h" |
173 | +static void sbsa_ref_init(MachineState *machine) | 132 | |
174 | +{ | 133 | @@ -XXX,XX +XXX,XX @@ |
175 | + SBSAMachineState *sms = SBSA_MACHINE(machine); | 134 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 |
176 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | 135 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 |
177 | + MemoryRegion *sysmem = get_system_memory(); | 136 | |
178 | + MemoryRegion *secure_sysmem = NULL; | 137 | -#define TYPE_EXYNOS4210_GIC "exynos4210.gic" |
179 | + MemoryRegion *ram = g_new(MemoryRegion, 1); | 138 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) |
180 | + const CPUArchIdList *possible_cpus; | 139 | - |
181 | + int n, sbsa_max_cpus; | 140 | -struct Exynos4210GicState { |
182 | + | 141 | - SysBusDevice parent_obj; |
183 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a57"))) { | 142 | - |
184 | + error_report("sbsa-ref: CPU type other than the built-in " | 143 | - MemoryRegion cpu_container; |
185 | + "cortex-a57 not supported"); | 144 | - MemoryRegion dist_container; |
186 | + exit(1); | 145 | - MemoryRegion cpu_alias[EXYNOS4210_NCPUS]; |
187 | + } | 146 | - MemoryRegion dist_alias[EXYNOS4210_NCPUS]; |
188 | + | 147 | - uint32_t num_cpu; |
189 | + if (kvm_enabled()) { | 148 | - DeviceState *gic; |
190 | + error_report("sbsa-ref: KVM is not supported for this machine"); | 149 | -}; |
191 | + exit(1); | 150 | - |
192 | + } | 151 | static void exynos4210_gic_set_irq(void *opaque, int irq, int level) |
193 | + | 152 | { |
194 | + /* | 153 | Exynos4210GicState *s = (Exynos4210GicState *)opaque; |
195 | + * This machine has EL3 enabled, external firmware should supply PSCI | 154 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_realize(DeviceState *dev, Error **errp) |
196 | + * implementation, so the QEMU's internal PSCI is disabled. | 155 | * enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86 |
197 | + */ | 156 | * doesn't figure this out, otherwise and gives spurious warnings. |
198 | + sms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; | 157 | */ |
199 | + | 158 | - assert(n <= EXYNOS4210_NCPUS); |
200 | + sbsa_max_cpus = sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; | 159 | + assert(n <= EXYNOS4210_GIC_NCPUS); |
201 | + | 160 | for (i = 0; i < n; i++) { |
202 | + if (max_cpus > sbsa_max_cpus) { | 161 | /* Map CPU interface per SMP Core */ |
203 | + error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " | 162 | sprintf(cpu_alias_name, "%s%x", cpu_prefix, i); |
204 | + "supported by machine 'sbsa-ref' (%d)", | ||
205 | + max_cpus, sbsa_max_cpus); | ||
206 | + exit(1); | ||
207 | + } | ||
208 | + | ||
209 | + sms->smp_cpus = smp_cpus; | ||
210 | + | ||
211 | + if (machine->ram_size > sbsa_ref_memmap[SBSA_MEM].size) { | ||
212 | + error_report("sbsa-ref: cannot model more than %dGB RAM", RAMLIMIT_GB); | ||
213 | + exit(1); | ||
214 | + } | ||
215 | + | ||
216 | + possible_cpus = mc->possible_cpu_arch_ids(machine); | ||
217 | + for (n = 0; n < possible_cpus->len; n++) { | ||
218 | + Object *cpuobj; | ||
219 | + CPUState *cs; | ||
220 | + | ||
221 | + if (n >= smp_cpus) { | ||
222 | + break; | ||
223 | + } | ||
224 | + | ||
225 | + cpuobj = object_new(possible_cpus->cpus[n].type); | ||
226 | + object_property_set_int(cpuobj, possible_cpus->cpus[n].arch_id, | ||
227 | + "mp-affinity", NULL); | ||
228 | + | ||
229 | + cs = CPU(cpuobj); | ||
230 | + cs->cpu_index = n; | ||
231 | + | ||
232 | + numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj), | ||
233 | + &error_fatal); | ||
234 | + | ||
235 | + if (object_property_find(cpuobj, "reset-cbar", NULL)) { | ||
236 | + object_property_set_int(cpuobj, | ||
237 | + sbsa_ref_memmap[SBSA_CPUPERIPHS].base, | ||
238 | + "reset-cbar", &error_abort); | ||
239 | + } | ||
240 | + | ||
241 | + object_property_set_link(cpuobj, OBJECT(sysmem), "memory", | ||
242 | + &error_abort); | ||
243 | + | ||
244 | + object_property_set_link(cpuobj, OBJECT(secure_sysmem), | ||
245 | + "secure-memory", &error_abort); | ||
246 | + | ||
247 | + object_property_set_bool(cpuobj, true, "realized", &error_fatal); | ||
248 | + object_unref(cpuobj); | ||
249 | + } | ||
250 | + | ||
251 | + memory_region_allocate_system_memory(ram, NULL, "sbsa-ref.ram", | ||
252 | + machine->ram_size); | ||
253 | + memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base, ram); | ||
254 | + | ||
255 | + sms->bootinfo.ram_size = machine->ram_size; | ||
256 | + sms->bootinfo.kernel_filename = machine->kernel_filename; | ||
257 | + sms->bootinfo.nb_cpus = smp_cpus; | ||
258 | + sms->bootinfo.board_id = -1; | ||
259 | + sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base; | ||
260 | + arm_load_kernel(ARM_CPU(first_cpu), &sms->bootinfo); | ||
261 | +} | ||
262 | + | ||
263 | +static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) | ||
264 | +{ | ||
265 | + uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; | ||
266 | + return arm_cpu_mp_affinity(idx, clustersz); | ||
267 | +} | ||
268 | + | ||
269 | +static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms) | ||
270 | +{ | ||
271 | + SBSAMachineState *sms = SBSA_MACHINE(ms); | ||
272 | + int n; | ||
273 | + | ||
274 | + if (ms->possible_cpus) { | ||
275 | + assert(ms->possible_cpus->len == max_cpus); | ||
276 | + return ms->possible_cpus; | ||
277 | + } | ||
278 | + | ||
279 | + ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + | ||
280 | + sizeof(CPUArchId) * max_cpus); | ||
281 | + ms->possible_cpus->len = max_cpus; | ||
282 | + for (n = 0; n < ms->possible_cpus->len; n++) { | ||
283 | + ms->possible_cpus->cpus[n].type = ms->cpu_type; | ||
284 | + ms->possible_cpus->cpus[n].arch_id = | ||
285 | + sbsa_ref_cpu_mp_affinity(sms, n); | ||
286 | + ms->possible_cpus->cpus[n].props.has_thread_id = true; | ||
287 | + ms->possible_cpus->cpus[n].props.thread_id = n; | ||
288 | + } | ||
289 | + return ms->possible_cpus; | ||
290 | +} | ||
291 | + | ||
292 | +static CpuInstanceProperties | ||
293 | +sbsa_ref_cpu_index_to_props(MachineState *ms, unsigned cpu_index) | ||
294 | +{ | ||
295 | + MachineClass *mc = MACHINE_GET_CLASS(ms); | ||
296 | + const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); | ||
297 | + | ||
298 | + assert(cpu_index < possible_cpus->len); | ||
299 | + return possible_cpus->cpus[cpu_index].props; | ||
300 | +} | ||
301 | + | ||
302 | +static int64_t | ||
303 | +sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx) | ||
304 | +{ | ||
305 | + return idx % nb_numa_nodes; | ||
306 | +} | ||
307 | + | ||
308 | +static void sbsa_ref_class_init(ObjectClass *oc, void *data) | ||
309 | +{ | ||
310 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
311 | + | ||
312 | + mc->init = sbsa_ref_init; | ||
313 | + mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine"; | ||
314 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a57"); | ||
315 | + mc->max_cpus = 512; | ||
316 | + mc->pci_allow_0_address = true; | ||
317 | + mc->minimum_page_bits = 12; | ||
318 | + mc->block_default_type = IF_IDE; | ||
319 | + mc->no_cdrom = 1; | ||
320 | + mc->default_ram_size = 1 * GiB; | ||
321 | + mc->default_cpus = 4; | ||
322 | + mc->possible_cpu_arch_ids = sbsa_ref_possible_cpu_arch_ids; | ||
323 | + mc->cpu_index_to_instance_props = sbsa_ref_cpu_index_to_props; | ||
324 | + mc->get_default_cpu_node_id = sbsa_ref_get_default_cpu_node_id; | ||
325 | +} | ||
326 | + | ||
327 | +static const TypeInfo sbsa_ref_info = { | ||
328 | + .name = TYPE_SBSA_MACHINE, | ||
329 | + .parent = TYPE_MACHINE, | ||
330 | + .class_init = sbsa_ref_class_init, | ||
331 | + .instance_size = sizeof(SBSAMachineState), | ||
332 | +}; | ||
333 | + | ||
334 | +static void sbsa_ref_machine_init(void) | ||
335 | +{ | ||
336 | + type_register_static(&sbsa_ref_info); | ||
337 | +} | ||
338 | + | ||
339 | +type_init(sbsa_ref_machine_init); | ||
340 | diff --git a/MAINTAINERS b/MAINTAINERS | 163 | diff --git a/MAINTAINERS b/MAINTAINERS |
341 | index XXXXXXX..XXXXXXX 100644 | 164 | index XXXXXXX..XXXXXXX 100644 |
342 | --- a/MAINTAINERS | 165 | --- a/MAINTAINERS |
343 | +++ b/MAINTAINERS | 166 | +++ b/MAINTAINERS |
344 | @@ -XXX,XX +XXX,XX @@ F: include/hw/arm/fsl-imx6.h | 167 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
345 | F: include/hw/misc/imx6_*.h | ||
346 | F: include/hw/ssi/imx_spi.h | ||
347 | |||
348 | +SBSA-REF | ||
349 | +M: Radoslaw Biernacki <radoslaw.biernacki@linaro.org> | ||
350 | +M: Peter Maydell <peter.maydell@linaro.org> | ||
351 | +R: Leif Lindholm <leif.lindholm@linaro.org> | ||
352 | +L: qemu-arm@nongnu.org | ||
353 | +S: Maintained | ||
354 | +F: hw/arm/sbsa-ref.c | ||
355 | + | ||
356 | Sharp SL-5500 (Collie) PDA | ||
357 | M: Peter Maydell <peter.maydell@linaro.org> | ||
358 | L: qemu-arm@nongnu.org | 168 | L: qemu-arm@nongnu.org |
359 | diff --git a/default-configs/aarch64-softmmu.mak b/default-configs/aarch64-softmmu.mak | 169 | S: Odd Fixes |
360 | index XXXXXXX..XXXXXXX 100644 | 170 | F: hw/*/exynos* |
361 | --- a/default-configs/aarch64-softmmu.mak | 171 | -F: include/hw/arm/exynos4210.h |
362 | +++ b/default-configs/aarch64-softmmu.mak | 172 | +F: include/hw/*/exynos* |
363 | @@ -XXX,XX +XXX,XX @@ include arm-softmmu.mak | 173 | |
364 | 174 | Calxeda Highbank | |
365 | CONFIG_XLNX_ZYNQMP_ARM=y | 175 | M: Rob Herring <robh@kernel.org> |
366 | CONFIG_XLNX_VERSAL=y | ||
367 | +CONFIG_SBSA_REF=y | ||
368 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
369 | index XXXXXXX..XXXXXXX 100644 | ||
370 | --- a/hw/arm/Kconfig | ||
371 | +++ b/hw/arm/Kconfig | ||
372 | @@ -XXX,XX +XXX,XX @@ config REALVIEW | ||
373 | select DS1338 # I2C RTC+NVRAM | ||
374 | select USB_OHCI | ||
375 | |||
376 | +config SBSA_REF | ||
377 | + bool | ||
378 | + imply PCI_DEVICES | ||
379 | + select AHCI | ||
380 | + select ARM_SMMUV3 | ||
381 | + select GPIO_KEY | ||
382 | + select PCI_EXPRESS | ||
383 | + select PCI_EXPRESS_GENERIC_BRIDGE | ||
384 | + select PFLASH_CFI01 | ||
385 | + select PL011 # UART | ||
386 | + select PL031 # RTC | ||
387 | + select PL061 # GPIO | ||
388 | + select USB_EHCI_SYSBUS | ||
389 | + | ||
390 | config SABRELITE | ||
391 | bool | ||
392 | select FSL_IMX6 | ||
393 | -- | 176 | -- |
394 | 2.20.1 | 177 | 2.25.1 |
395 | |||
396 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | The only time we use the ext_gic_irq[] array in the Exynos4210Irq |
---|---|---|---|
2 | struct is during realize of the SoC -- we initialize it with the | ||
3 | input IRQs of the external GIC device, and then connect those to | ||
4 | outputs of other devices further on in realize (including in the | ||
5 | exynos4210_init_board_irqs() function). Now that the ext_gic object | ||
6 | is easily accessible as s->ext_gic we can make the connections | ||
7 | directly from one device to the other without going via this array. | ||
2 | 8 | ||
3 | Datasheet for i.MX7 is incorrect and i.MX7's PCI IRQ mapping matches | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | that of i.MX6: | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20220404154658.565020-10-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/arm/exynos4210.h | 1 - | ||
14 | hw/arm/exynos4210.c | 12 ++++++------ | ||
15 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
5 | 16 | ||
6 | * INTD/MSI 122 | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
7 | * INTC 123 | ||
8 | * INTB 124 | ||
9 | * INTA 125 | ||
10 | |||
11 | Fix all of the relevant code to reflect that fact. Needed by latest | ||
12 | Linux kernels. | ||
13 | |||
14 | (Reference: Linux kernel commit 538d6e9d597584e80 from an | ||
15 | NXP employee confirming that the datasheet is incorrect and | ||
16 | with a report of a test against hardware.) | ||
17 | |||
18 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | ||
19 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Cc: Michael S. Tsirkin <mst@redhat.com> | ||
21 | Cc: qemu-devel@nongnu.org | ||
22 | Cc: qemu-arm@nongnu.org | ||
23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | [PMM: added ref to kernel commit confirming the datasheet error] | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | --- | ||
27 | include/hw/arm/fsl-imx7.h | 8 ++++---- | ||
28 | hw/pci-host/designware.c | 6 ++++-- | ||
29 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
30 | |||
31 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/arm/fsl-imx7.h | 19 | --- a/include/hw/arm/exynos4210.h |
34 | +++ b/include/hw/arm/fsl-imx7.h | 20 | +++ b/include/hw/arm/exynos4210.h |
35 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | 21 | @@ -XXX,XX +XXX,XX @@ |
36 | FSL_IMX7_USB2_IRQ = 42, | 22 | typedef struct Exynos4210Irq { |
37 | FSL_IMX7_USB3_IRQ = 40, | 23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
38 | 24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | |
39 | - FSL_IMX7_PCI_INTA_IRQ = 122, | 25 | - qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; |
40 | - FSL_IMX7_PCI_INTB_IRQ = 123, | 26 | } Exynos4210Irq; |
41 | - FSL_IMX7_PCI_INTC_IRQ = 124, | 27 | |
42 | - FSL_IMX7_PCI_INTD_IRQ = 125, | 28 | struct Exynos4210State { |
43 | + FSL_IMX7_PCI_INTA_IRQ = 125, | 29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
44 | + FSL_IMX7_PCI_INTB_IRQ = 124, | ||
45 | + FSL_IMX7_PCI_INTC_IRQ = 123, | ||
46 | + FSL_IMX7_PCI_INTD_IRQ = 122, | ||
47 | |||
48 | FSL_IMX7_UART7_IRQ = 126, | ||
49 | |||
50 | diff --git a/hw/pci-host/designware.c b/hw/pci-host/designware.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/hw/pci-host/designware.c | 31 | --- a/hw/arm/exynos4210.c |
53 | +++ b/hw/pci-host/designware.c | 32 | +++ b/hw/arm/exynos4210.c |
54 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
55 | #define DESIGNWARE_PCIE_ATU_DEVFN(x) (((x) >> 16) & 0xff) | ||
56 | #define DESIGNWARE_PCIE_ATU_UPPER_TARGET 0x91C | ||
57 | |||
58 | +#define DESIGNWARE_PCIE_IRQ_MSI 3 | ||
59 | + | ||
60 | static DesignwarePCIEHost * | ||
61 | designware_pcie_root_to_host(DesignwarePCIERoot *root) | ||
62 | { | 34 | { |
63 | @@ -XXX,XX +XXX,XX @@ static void designware_pcie_root_msi_write(void *opaque, hwaddr addr, | 35 | uint32_t grp, bit, irq_id, n; |
64 | root->msi.intr[0].status |= BIT(val) & root->msi.intr[0].enable; | 36 | Exynos4210Irq *is = &s->irqs; |
65 | 37 | + DeviceState *extgicdev = DEVICE(&s->ext_gic); | |
66 | if (root->msi.intr[0].status & ~root->msi.intr[0].mask) { | 38 | |
67 | - qemu_set_irq(host->pci.irqs[0], 1); | 39 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
68 | + qemu_set_irq(host->pci.irqs[DESIGNWARE_PCIE_IRQ_MSI], 1); | 40 | irq_id = 0; |
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
42 | } | ||
43 | if (irq_id) { | ||
44 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
45 | - is->ext_gic_irq[irq_id - 32]); | ||
46 | + qdev_get_gpio_in(extgicdev, | ||
47 | + irq_id - 32)); | ||
48 | } else { | ||
49 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
50 | is->ext_combiner_irq[n]); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
52 | |||
53 | if (irq_id) { | ||
54 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
55 | - is->ext_gic_irq[irq_id - 32]); | ||
56 | + qdev_get_gpio_in(extgicdev, | ||
57 | + irq_id - 32)); | ||
58 | } | ||
69 | } | 59 | } |
70 | } | 60 | } |
71 | 61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | |
72 | @@ -XXX,XX +XXX,XX @@ static void designware_pcie_root_config_write(PCIDevice *d, uint32_t address, | 62 | sysbus_connect_irq(busdev, n, |
73 | case DESIGNWARE_PCIE_MSI_INTR0_STATUS: | 63 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); |
74 | root->msi.intr[0].status ^= val; | 64 | } |
75 | if (!root->msi.intr[0].status) { | 65 | - for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { |
76 | - qemu_set_irq(host->pci.irqs[0], 0); | 66 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); |
77 | + qemu_set_irq(host->pci.irqs[DESIGNWARE_PCIE_IRQ_MSI], 0); | 67 | - } |
78 | } | 68 | |
79 | break; | 69 | /* Internal Interrupt Combiner */ |
80 | 70 | dev = qdev_new("exynos4210.combiner"); | |
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
72 | busdev = SYS_BUS_DEVICE(dev); | ||
73 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
74 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
75 | - sysbus_connect_irq(busdev, n, s->irqs.ext_gic_irq[n]); | ||
76 | + sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
77 | } | ||
78 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
79 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
81 | -- | 80 | -- |
82 | 2.20.1 | 81 | 2.25.1 |
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The function exynos4210_combiner_get_gpioin() currently lives in |
---|---|---|---|
2 | exynos4210_combiner.c, but it isn't really part of the combiner | ||
3 | device itself -- it is a function that implements the wiring up of | ||
4 | some interrupt sources to multiple combiner inputs. Move it to live | ||
5 | with the other SoC-level code in exynos4210.c, along with a few | ||
6 | macros previously defined in exynos4210.h which are now used only | ||
7 | in exynos4210.c. | ||
2 | 8 | ||
3 | In few commits we will split the M-profile functions from this | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | file, and this function will also be called in the new file. | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Declare it in the "internals.h" header. | 11 | Message-id: 20220404154658.565020-11-peter.maydell@linaro.org |
6 | Since it is in the middle of a block of M profile functions, | 12 | --- |
7 | move it previous to this block to ease the later refactor. | 13 | include/hw/arm/exynos4210.h | 11 ----- |
14 | hw/arm/exynos4210.c | 82 +++++++++++++++++++++++++++++++++++ | ||
15 | hw/intc/exynos4210_combiner.c | 77 -------------------------------- | ||
16 | 3 files changed, 82 insertions(+), 88 deletions(-) | ||
8 | 17 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
10 | Message-id: 20190701132516.26392-21-philmd@redhat.com | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/internals.h | 2 ++ | ||
15 | target/arm/helper.c | 76 +++++++++++++++++++++--------------------- | ||
16 | 2 files changed, 40 insertions(+), 38 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/internals.h | 20 | --- a/include/hw/arm/exynos4210.h |
21 | +++ b/target/arm/internals.h | 21 | +++ b/include/hw/arm/exynos4210.h |
22 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | 22 | @@ -XXX,XX +XXX,XX @@ |
23 | target_ulong *page_size, | 23 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ |
24 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | 24 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) |
25 | 25 | ||
26 | +void arm_log_exception(int idx); | 26 | -#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit)) |
27 | + | 27 | -#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) |
28 | #endif /* !CONFIG_USER_ONLY */ | 28 | -#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ |
29 | 29 | - ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | |
30 | #endif | 30 | - |
31 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 31 | /* IRQs number for external and internal GIC */ |
32 | #define EXYNOS4210_EXT_GIC_NIRQ (160-32) | ||
33 | #define EXYNOS4210_INT_GIC_NIRQ 64 | ||
34 | @@ -XXX,XX +XXX,XX @@ void exynos4210_write_secondary(ARMCPU *cpu, | ||
35 | * bit - bit number inside group */ | ||
36 | uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); | ||
37 | |||
38 | -/* | ||
39 | - * Get Combiner input GPIO into irqs structure | ||
40 | - */ | ||
41 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
42 | - int ext); | ||
43 | - | ||
44 | /* | ||
45 | * exynos4210 UART | ||
46 | */ | ||
47 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/helper.c | 49 | --- a/hw/arm/exynos4210.c |
34 | +++ b/target/arm/helper.c | 50 | +++ b/hw/arm/exynos4210.c |
35 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | 51 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
36 | return target_el; | 52 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } |
53 | }; | ||
54 | |||
55 | +#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp) * 8 + (bit)) | ||
56 | +#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | ||
57 | +#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
58 | + ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
59 | + | ||
60 | /* | ||
61 | * Initialize board IRQs. | ||
62 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
64 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
37 | } | 65 | } |
38 | 66 | ||
39 | +void arm_log_exception(int idx) | 67 | +/* |
68 | + * Get Combiner input GPIO into irqs structure | ||
69 | + */ | ||
70 | +static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
71 | + DeviceState *dev, int ext) | ||
40 | +{ | 72 | +{ |
41 | + if (qemu_loglevel_mask(CPU_LOG_INT)) { | 73 | + int n; |
42 | + const char *exc = NULL; | 74 | + int bit; |
43 | + static const char * const excnames[] = { | 75 | + int max; |
44 | + [EXCP_UDEF] = "Undefined Instruction", | 76 | + qemu_irq *irq; |
45 | + [EXCP_SWI] = "SVC", | 77 | + |
46 | + [EXCP_PREFETCH_ABORT] = "Prefetch Abort", | 78 | + max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
47 | + [EXCP_DATA_ABORT] = "Data Abort", | 79 | + EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
48 | + [EXCP_IRQ] = "IRQ", | 80 | + irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; |
49 | + [EXCP_FIQ] = "FIQ", | 81 | + |
50 | + [EXCP_BKPT] = "Breakpoint", | 82 | + /* |
51 | + [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit", | 83 | + * Some IRQs of Int/External Combiner are going to two Combiners groups, |
52 | + [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage", | 84 | + * so let split them. |
53 | + [EXCP_HVC] = "Hypervisor Call", | 85 | + */ |
54 | + [EXCP_HYP_TRAP] = "Hypervisor Trap", | 86 | + for (n = 0; n < max; n++) { |
55 | + [EXCP_SMC] = "Secure Monitor Call", | 87 | + |
56 | + [EXCP_VIRQ] = "Virtual IRQ", | 88 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); |
57 | + [EXCP_VFIQ] = "Virtual FIQ", | 89 | + |
58 | + [EXCP_SEMIHOST] = "Semihosting call", | 90 | + switch (n) { |
59 | + [EXCP_NOCP] = "v7M NOCP UsageFault", | 91 | + /* MDNIE_LCD1 INTG1 */ |
60 | + [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | 92 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... |
61 | + [EXCP_STKOF] = "v8M STKOF UsageFault", | 93 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): |
62 | + [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | 94 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
63 | + [EXCP_LSERR] = "v8M LSERR UsageFault", | 95 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); |
64 | + [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | 96 | + continue; |
65 | + }; | 97 | + |
66 | + | 98 | + /* TMU INTG3 */ |
67 | + if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | 99 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): |
68 | + exc = excnames[idx]; | 100 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
101 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
102 | + continue; | ||
103 | + | ||
104 | + /* LCD1 INTG12 */ | ||
105 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
106 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
107 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
108 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
109 | + continue; | ||
110 | + | ||
111 | + /* Multi-Core Timer INTG12 */ | ||
112 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
113 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
114 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
115 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
116 | + continue; | ||
117 | + | ||
118 | + /* Multi-Core Timer INTG35 */ | ||
119 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
120 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
121 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
122 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
123 | + continue; | ||
124 | + | ||
125 | + /* Multi-Core Timer INTG51 */ | ||
126 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
127 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
128 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
129 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
130 | + continue; | ||
131 | + | ||
132 | + /* Multi-Core Timer INTG53 */ | ||
133 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
134 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
135 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
136 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
137 | + continue; | ||
69 | + } | 138 | + } |
70 | + if (!exc) { | 139 | + |
71 | + exc = "unknown"; | 140 | + irq[n] = qdev_get_gpio_in(dev, n); |
72 | + } | ||
73 | + qemu_log_mask(CPU_LOG_INT, "Taking exception %d [%s]\n", idx, exc); | ||
74 | + } | 141 | + } |
75 | +} | 142 | +} |
76 | + | 143 | + |
77 | /* | 144 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
78 | * Return true if the v7M CPACR permits access to the FPU for the specified | 145 | 0x09, 0x00, 0x00, 0x00 }; |
79 | * security state and privilege level. | 146 | |
80 | @@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu) | 147 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c |
81 | return true; | 148 | index XXXXXXX..XXXXXXX 100644 |
82 | } | 149 | --- a/hw/intc/exynos4210_combiner.c |
83 | 150 | +++ b/hw/intc/exynos4210_combiner.c | |
84 | -static void arm_log_exception(int idx) | 151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_combiner = { |
152 | } | ||
153 | }; | ||
154 | |||
155 | -/* | ||
156 | - * Get Combiner input GPIO into irqs structure | ||
157 | - */ | ||
158 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
159 | - int ext) | ||
85 | -{ | 160 | -{ |
86 | - if (qemu_loglevel_mask(CPU_LOG_INT)) { | 161 | - int n; |
87 | - const char *exc = NULL; | 162 | - int bit; |
88 | - static const char * const excnames[] = { | 163 | - int max; |
89 | - [EXCP_UDEF] = "Undefined Instruction", | 164 | - qemu_irq *irq; |
90 | - [EXCP_SWI] = "SVC", | 165 | - |
91 | - [EXCP_PREFETCH_ABORT] = "Prefetch Abort", | 166 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
92 | - [EXCP_DATA_ABORT] = "Data Abort", | 167 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
93 | - [EXCP_IRQ] = "IRQ", | 168 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; |
94 | - [EXCP_FIQ] = "FIQ", | 169 | - |
95 | - [EXCP_BKPT] = "Breakpoint", | 170 | - /* |
96 | - [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit", | 171 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, |
97 | - [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage", | 172 | - * so let split them. |
98 | - [EXCP_HVC] = "Hypervisor Call", | 173 | - */ |
99 | - [EXCP_HYP_TRAP] = "Hypervisor Trap", | 174 | - for (n = 0; n < max; n++) { |
100 | - [EXCP_SMC] = "Secure Monitor Call", | 175 | - |
101 | - [EXCP_VIRQ] = "Virtual IRQ", | 176 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); |
102 | - [EXCP_VFIQ] = "Virtual FIQ", | 177 | - |
103 | - [EXCP_SEMIHOST] = "Semihosting call", | 178 | - switch (n) { |
104 | - [EXCP_NOCP] = "v7M NOCP UsageFault", | 179 | - /* MDNIE_LCD1 INTG1 */ |
105 | - [EXCP_INVSTATE] = "v7M INVSTATE UsageFault", | 180 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... |
106 | - [EXCP_STKOF] = "v8M STKOF UsageFault", | 181 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): |
107 | - [EXCP_LAZYFP] = "v7M exception during lazy FP stacking", | 182 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
108 | - [EXCP_LSERR] = "v8M LSERR UsageFault", | 183 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); |
109 | - [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | 184 | - continue; |
110 | - }; | 185 | - |
111 | - | 186 | - /* TMU INTG3 */ |
112 | - if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | 187 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): |
113 | - exc = excnames[idx]; | 188 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), |
189 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
190 | - continue; | ||
191 | - | ||
192 | - /* LCD1 INTG12 */ | ||
193 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
194 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
195 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
196 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
197 | - continue; | ||
198 | - | ||
199 | - /* Multi-Core Timer INTG12 */ | ||
200 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
201 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
202 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
203 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
204 | - continue; | ||
205 | - | ||
206 | - /* Multi-Core Timer INTG35 */ | ||
207 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
208 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
209 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
210 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
211 | - continue; | ||
212 | - | ||
213 | - /* Multi-Core Timer INTG51 */ | ||
214 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
215 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
216 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
217 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
218 | - continue; | ||
219 | - | ||
220 | - /* Multi-Core Timer INTG53 */ | ||
221 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
222 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
223 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
224 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
225 | - continue; | ||
114 | - } | 226 | - } |
115 | - if (!exc) { | 227 | - |
116 | - exc = "unknown"; | 228 | - irq[n] = qdev_get_gpio_in(dev, n); |
117 | - } | ||
118 | - qemu_log_mask(CPU_LOG_INT, "Taking exception %d [%s]\n", idx, exc); | ||
119 | - } | 229 | - } |
120 | -} | 230 | -} |
121 | - | 231 | - |
122 | static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | 232 | static uint64_t |
123 | uint32_t addr, uint16_t *insn) | 233 | exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size) |
124 | { | 234 | { |
125 | -- | 235 | -- |
126 | 2.20.1 | 236 | 2.25.1 |
127 | |||
128 | diff view generated by jsdifflib |
1 | From: Adriana Kobylak <anoo@us.ibm.com> | 1 | Delete a couple of #defines which are never used. |
---|---|---|---|
2 | 2 | ||
3 | The Swift board is an OpenPOWER system hosting POWER processors. | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Add support for their BMC including the I2C devices as found on HW. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20220404154658.565020-12-peter.maydell@linaro.org | ||
6 | --- | ||
7 | include/hw/arm/exynos4210.h | 4 ---- | ||
8 | 1 file changed, 4 deletions(-) | ||
5 | 9 | ||
6 | Signed-off-by: Adriana Kobylak <anoo@us.ibm.com> | 10 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
9 | Message-id: 20190618165311.27066-20-clg@kaod.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/aspeed.c | 50 +++++++++++++++++++++++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 50 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 12 | --- a/include/hw/arm/exynos4210.h |
18 | +++ b/hw/arm/aspeed.c | 13 | +++ b/include/hw/arm/exynos4210.h |
19 | @@ -XXX,XX +XXX,XX @@ struct AspeedBoardState { | 14 | @@ -XXX,XX +XXX,XX @@ |
20 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | 15 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ |
21 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | 16 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) |
22 | 17 | ||
23 | +/* Swift hardware value: 0xF11AD206 */ | 18 | -/* IRQs number for external and internal GIC */ |
24 | +#define SWIFT_BMC_HW_STRAP1 ( \ | 19 | -#define EXYNOS4210_EXT_GIC_NIRQ (160-32) |
25 | + AST2500_HW_STRAP1_DEFAULTS | \ | 20 | -#define EXYNOS4210_INT_GIC_NIRQ 64 |
26 | + SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \ | 21 | - |
27 | + SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \ | 22 | #define EXYNOS4210_I2C_NUMBER 9 |
28 | + SCU_AST2500_HW_STRAP_UART_DEBUG | \ | 23 | |
29 | + SCU_AST2500_HW_STRAP_DDR4_ENABLE | \ | 24 | #define EXYNOS4210_NUM_DMA 3 |
30 | + SCU_H_PLL_BYPASS_EN | \ | ||
31 | + SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | ||
32 | + SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | ||
33 | + | ||
34 | /* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | ||
35 | #define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | ||
38 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
39 | } | ||
40 | |||
41 | +static void swift_bmc_i2c_init(AspeedBoardState *bmc) | ||
42 | +{ | ||
43 | + AspeedSoCState *soc = &bmc->soc; | ||
44 | + | ||
45 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
46 | + | ||
47 | + /* The swift board expects a TMP275 but a TMP105 is compatible */ | ||
48 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x48); | ||
49 | + /* The swift board expects a pca9551 but a pca9552 is compatible */ | ||
50 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "pca9552", 0x60); | ||
51 | + | ||
52 | + /* The swift board expects an Epson RX8900 RTC but a ds1338 is compatible */ | ||
53 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 8), "ds1338", 0x32); | ||
54 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 8), "pca9552", 0x60); | ||
55 | + | ||
56 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp423", 0x4c); | ||
57 | + /* The swift board expects a pca9539 but a pca9552 is compatible */ | ||
58 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "pca9552", 0x74); | ||
59 | + | ||
60 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 10), "tmp423", 0x4c); | ||
61 | + /* The swift board expects a pca9539 but a pca9552 is compatible */ | ||
62 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 10), "pca9552", | ||
63 | + 0x74); | ||
64 | + | ||
65 | + /* The swift board expects a TMP275 but a TMP105 is compatible */ | ||
66 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 12), "tmp105", 0x48); | ||
67 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 12), "tmp105", 0x4a); | ||
68 | +} | ||
69 | + | ||
70 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
71 | { | ||
72 | AspeedSoCState *soc = &bmc->soc; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
74 | .num_cs = 2, | ||
75 | .i2c_init = romulus_bmc_i2c_init, | ||
76 | .ram = 512 * MiB, | ||
77 | + }, { | ||
78 | + .name = MACHINE_TYPE_NAME("swift-bmc"), | ||
79 | + .desc = "OpenPOWER Swift BMC (ARM1176)", | ||
80 | + .soc_name = "ast2500-a1", | ||
81 | + .hw_strap1 = SWIFT_BMC_HW_STRAP1, | ||
82 | + .fmc_model = "mx66l1g45g", | ||
83 | + .spi_model = "mx66l1g45g", | ||
84 | + .num_cs = 2, | ||
85 | + .i2c_init = swift_bmc_i2c_init, | ||
86 | + .ram = 512 * MiB, | ||
87 | }, { | ||
88 | .name = MACHINE_TYPE_NAME("witherspoon-bmc"), | ||
89 | .desc = "OpenPOWER Witherspoon BMC (ARM1176)", | ||
90 | -- | 25 | -- |
91 | 2.20.1 | 26 | 2.25.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | In exynos4210_init_board_irqs(), use the TYPE_SPLIT_IRQ device |
---|---|---|---|
2 | instead of qemu_irq_split(). | ||
2 | 3 | ||
3 | Since commit 8c06fbdf36b checkpatch.pl enforce a new multiline | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | comment syntax. Since we'll move this code around, fix its style | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | first. | 6 | Message-id: 20220404154658.565020-13-peter.maydell@linaro.org |
7 | --- | ||
8 | include/hw/arm/exynos4210.h | 9 ++++++++ | ||
9 | hw/arm/exynos4210.c | 41 +++++++++++++++++++++++++++++-------- | ||
10 | 2 files changed, 42 insertions(+), 8 deletions(-) | ||
6 | 11 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 12 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190701132516.26392-8-philmd@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 237 ++++++++++++++++++++++++++-------------- | ||
13 | target/arm/op_helper.c | 54 ++++++--- | ||
14 | target/arm/vfp_helper.c | 3 +- | ||
15 | 3 files changed, 196 insertions(+), 98 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.c | 14 | --- a/include/hw/arm/exynos4210.h |
20 | +++ b/target/arm/helper.c | 15 | +++ b/include/hw/arm/exynos4210.h |
21 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | 16 | @@ -XXX,XX +XXX,XX @@ |
22 | 17 | #include "hw/sysbus.h" | |
23 | uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 18 | #include "hw/cpu/a9mpcore.h" |
24 | { | 19 | #include "hw/intc/exynos4210_gic.h" |
25 | - /* The TT instructions can be used by unprivileged code, but in | 20 | +#include "hw/core/split-irq.h" |
26 | + /* | 21 | #include "target/arm/cpu-qom.h" |
27 | + * The TT instructions can be used by unprivileged code, but in | 22 | #include "qom/object.h" |
28 | * user-only emulation we don't have the MPU. | 23 | |
29 | * Luckily since we know we are NonSecure unprivileged (and that in | 24 | @@ -XXX,XX +XXX,XX @@ |
30 | * turn means that the A flag wasn't specified), all the bits in the | 25 | |
31 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | 26 | #define EXYNOS4210_NUM_DMA 3 |
32 | return true; | 27 | |
33 | |||
34 | pend_fault: | ||
35 | - /* By pending the exception at this point we are making | ||
36 | + /* | ||
37 | + * By pending the exception at this point we are making | ||
38 | * the IMPDEF choice "overridden exceptions pended" (see the | ||
39 | * MergeExcInfo() pseudocode). The other choice would be to not | ||
40 | * pend them now and then make a choice about which to throw away | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | ||
42 | return true; | ||
43 | |||
44 | pend_fault: | ||
45 | - /* By pending the exception at this point we are making | ||
46 | + /* | ||
47 | + * By pending the exception at this point we are making | ||
48 | * the IMPDEF choice "overridden exceptions pended" (see the | ||
49 | * MergeExcInfo() pseudocode). The other choice would be to not | ||
50 | * pend them now and then make a choice about which to throw away | ||
51 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_preserve_fp_state)(CPUARMState *env) | ||
52 | */ | ||
53 | } | ||
54 | |||
55 | -/* Write to v7M CONTROL.SPSEL bit for the specified security bank. | ||
56 | +/* | 28 | +/* |
57 | + * Write to v7M CONTROL.SPSEL bit for the specified security bank. | 29 | + * We need one splitter for every external combiner input, plus |
58 | * This may change the current stack pointer between Main and Process | 30 | + * one for every non-zero entry in combiner_grp_to_gic_id[]. |
59 | * stack pointers if it is done for the CONTROL register for the current | 31 | + * We'll assert in exynos4210_init_board_irqs() if this is wrong. |
60 | * security state. | 32 | + */ |
61 | @@ -XXX,XX +XXX,XX @@ static void write_v7m_control_spsel_for_secstate(CPUARMState *env, | 33 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) |
62 | } | 34 | + |
63 | } | 35 | typedef struct Exynos4210Irq { |
64 | 36 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | |
65 | -/* Write to v7M CONTROL.SPSEL bit. This may change the current | 37 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
66 | +/* | 38 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
67 | + * Write to v7M CONTROL.SPSEL bit. This may change the current | 39 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
68 | * stack pointer between Main and Process stack pointers. | 40 | A9MPPrivState a9mpcore; |
69 | */ | 41 | Exynos4210GicState ext_gic; |
70 | static void write_v7m_control_spsel(CPUARMState *env, bool new_spsel) | 42 | + SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; |
71 | @@ -XXX,XX +XXX,XX @@ static void write_v7m_control_spsel(CPUARMState *env, bool new_spsel) | 43 | }; |
72 | 44 | ||
73 | void write_v7m_exception(CPUARMState *env, uint32_t new_exc) | 45 | #define TYPE_EXYNOS4210_SOC "exynos4210" |
74 | { | 46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
75 | - /* Write a new value to v7m.exception, thus transitioning into or out | 47 | index XXXXXXX..XXXXXXX 100644 |
76 | + /* | 48 | --- a/hw/arm/exynos4210.c |
77 | + * Write a new value to v7m.exception, thus transitioning into or out | 49 | +++ b/hw/arm/exynos4210.c |
78 | * of Handler mode; this may result in a change of active stack pointer. | 50 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
79 | */ | 51 | uint32_t grp, bit, irq_id, n; |
80 | bool new_is_psp, old_is_psp = v7m_using_psp(env); | 52 | Exynos4210Irq *is = &s->irqs; |
81 | @@ -XXX,XX +XXX,XX @@ static void switch_v7m_security_state(CPUARMState *env, bool new_secstate) | 53 | DeviceState *extgicdev = DEVICE(&s->ext_gic); |
82 | return; | 54 | + int splitcount = 0; |
83 | } | 55 | + DeviceState *splitter; |
84 | 56 | ||
85 | - /* All the banked state is accessed by looking at env->v7m.secure | 57 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
86 | + /* | 58 | irq_id = 0; |
87 | + * All the banked state is accessed by looking at env->v7m.secure | 59 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
88 | * except for the stack pointer; rearrange the SP appropriately. | 60 | /* MCT_G1 is passed to External and GIC */ |
89 | */ | 61 | irq_id = EXT_GIC_ID_MCT_G1; |
90 | new_ss_msp = env->v7m.other_ss_msp; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void switch_v7m_security_state(CPUARMState *env, bool new_secstate) | ||
92 | |||
93 | void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
94 | { | ||
95 | - /* Handle v7M BXNS: | ||
96 | + /* | ||
97 | + * Handle v7M BXNS: | ||
98 | * - if the return value is a magic value, do exception return (like BX) | ||
99 | * - otherwise bit 0 of the return value is the target security state | ||
100 | */ | ||
101 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
102 | } | ||
103 | |||
104 | if (dest >= min_magic) { | ||
105 | - /* This is an exception return magic value; put it where | ||
106 | + /* | ||
107 | + * This is an exception return magic value; put it where | ||
108 | * do_v7m_exception_exit() expects and raise EXCEPTION_EXIT. | ||
109 | * Note that if we ever add gen_ss_advance() singlestep support to | ||
110 | * M profile this should count as an "instruction execution complete" | ||
111 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_bxns)(CPUARMState *env, uint32_t dest) | ||
112 | |||
113 | void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
114 | { | ||
115 | - /* Handle v7M BLXNS: | ||
116 | + /* | ||
117 | + * Handle v7M BLXNS: | ||
118 | * - bit 0 of the destination address is the target security state | ||
119 | */ | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
122 | assert(env->v7m.secure); | ||
123 | |||
124 | if (dest & 1) { | ||
125 | - /* target is Secure, so this is just a normal BLX, | ||
126 | + /* | ||
127 | + * Target is Secure, so this is just a normal BLX, | ||
128 | * except that the low bit doesn't indicate Thumb/not. | ||
129 | */ | ||
130 | env->regs[14] = nextinst; | ||
131 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
132 | env->regs[13] = sp; | ||
133 | env->regs[14] = 0xfeffffff; | ||
134 | if (arm_v7m_is_handler_mode(env)) { | ||
135 | - /* Write a dummy value to IPSR, to avoid leaking the current secure | ||
136 | + /* | ||
137 | + * Write a dummy value to IPSR, to avoid leaking the current secure | ||
138 | * exception number to non-secure code. This is guaranteed not | ||
139 | * to cause write_v7m_exception() to actually change stacks. | ||
140 | */ | ||
141 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
142 | static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | ||
143 | bool spsel) | ||
144 | { | ||
145 | - /* Return a pointer to the location where we currently store the | ||
146 | + /* | ||
147 | + * Return a pointer to the location where we currently store the | ||
148 | * stack pointer for the requested security state and thread mode. | ||
149 | * This pointer will become invalid if the CPU state is updated | ||
150 | * such that the stack pointers are switched around (eg changing | ||
151 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
152 | |||
153 | mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true); | ||
154 | |||
155 | - /* We don't do a get_phys_addr() here because the rules for vector | ||
156 | + /* | ||
157 | + * We don't do a get_phys_addr() here because the rules for vector | ||
158 | * loads are special: they always use the default memory map, and | ||
159 | * the default memory map permits reads from all addresses. | ||
160 | * Since there's no easy way to pass through to pmsav8_mpu_lookup() | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
162 | return true; | ||
163 | |||
164 | load_fail: | ||
165 | - /* All vector table fetch fails are reported as HardFault, with | ||
166 | + /* | ||
167 | + * All vector table fetch fails are reported as HardFault, with | ||
168 | * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
169 | * technically the underlying exception is a MemManage or BusFault | ||
170 | * that is escalated to HardFault.) This is a terminal exception, | ||
171 | @@ -XXX,XX +XXX,XX @@ static uint32_t v7m_integrity_sig(CPUARMState *env, uint32_t lr) | ||
172 | static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
173 | bool ignore_faults) | ||
174 | { | ||
175 | - /* For v8M, push the callee-saves register part of the stack frame. | ||
176 | + /* | ||
177 | + * For v8M, push the callee-saves register part of the stack frame. | ||
178 | * Compare the v8M pseudocode PushCalleeStack(). | ||
179 | * In the tailchaining case this may not be the current stack. | ||
180 | */ | ||
181 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
182 | return true; | ||
183 | } | ||
184 | |||
185 | - /* Write as much of the stack frame as we can. A write failure may | ||
186 | + /* | ||
187 | + * Write as much of the stack frame as we can. A write failure may | ||
188 | * cause us to pend a derived exception. | ||
189 | */ | ||
190 | sig = v7m_integrity_sig(env, lr); | ||
191 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
192 | static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
193 | bool ignore_stackfaults) | ||
194 | { | ||
195 | - /* Do the "take the exception" parts of exception entry, | ||
196 | + /* | ||
197 | + * Do the "take the exception" parts of exception entry, | ||
198 | * but not the pushing of state to the stack. This is | ||
199 | * similar to the pseudocode ExceptionTaken() function. | ||
200 | */ | ||
201 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
202 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
203 | if (arm_feature(env, ARM_FEATURE_M_SECURITY) && | ||
204 | (lr & R_V7M_EXCRET_S_MASK)) { | ||
205 | - /* The background code (the owner of the registers in the | ||
206 | + /* | ||
207 | + * The background code (the owner of the registers in the | ||
208 | * exception frame) is Secure. This means it may either already | ||
209 | * have or now needs to push callee-saves registers. | ||
210 | */ | ||
211 | if (targets_secure) { | ||
212 | if (dotailchain && !(lr & R_V7M_EXCRET_ES_MASK)) { | ||
213 | - /* We took an exception from Secure to NonSecure | ||
214 | + /* | ||
215 | + * We took an exception from Secure to NonSecure | ||
216 | * (which means the callee-saved registers got stacked) | ||
217 | * and are now tailchaining to a Secure exception. | ||
218 | * Clear DCRS so eventual return from this Secure | ||
219 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
220 | lr &= ~R_V7M_EXCRET_DCRS_MASK; | ||
221 | } | ||
222 | } else { | ||
223 | - /* We're going to a non-secure exception; push the | ||
224 | + /* | ||
225 | + * We're going to a non-secure exception; push the | ||
226 | * callee-saves registers to the stack now, if they're | ||
227 | * not already saved. | ||
228 | */ | ||
229 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
230 | lr |= R_V7M_EXCRET_SPSEL_MASK; | ||
231 | } | 62 | } |
232 | 63 | + | |
233 | - /* Clear registers if necessary to prevent non-secure exception | 64 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
234 | + /* | 65 | + splitter = DEVICE(&s->splitter[splitcount]); |
235 | + * Clear registers if necessary to prevent non-secure exception | 66 | + qdev_prop_set_uint16(splitter, "num-lines", 2); |
236 | * code being able to see register values from secure code. | 67 | + qdev_realize(splitter, NULL, &error_abort); |
237 | * Where register values become architecturally UNKNOWN we leave | 68 | + splitcount++; |
238 | * them with their previous values. | 69 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
239 | */ | 70 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
240 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 71 | if (irq_id) { |
241 | if (!targets_secure) { | 72 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
242 | - /* Always clear the caller-saved registers (they have been | 73 | - qdev_get_gpio_in(extgicdev, |
243 | + /* | 74 | - irq_id - 32)); |
244 | + * Always clear the caller-saved registers (they have been | 75 | + qdev_connect_gpio_out(splitter, 1, |
245 | * pushed to the stack earlier in v7m_push_stack()). | 76 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); |
246 | * Clear callee-saved registers if the background code is | 77 | } else { |
247 | * Secure (in which case these regs were saved in | 78 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
248 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 79 | - is->ext_combiner_irq[n]); |
249 | } | 80 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
250 | |||
251 | if (push_failed && !ignore_stackfaults) { | ||
252 | - /* Derived exception on callee-saves register stacking: | ||
253 | + /* | ||
254 | + * Derived exception on callee-saves register stacking: | ||
255 | * we might now want to take a different exception which | ||
256 | * targets a different security state, so try again from the top. | ||
257 | */ | ||
258 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
259 | return; | ||
260 | } | ||
261 | |||
262 | - /* Now we've done everything that might cause a derived exception | ||
263 | + /* | ||
264 | + * Now we've done everything that might cause a derived exception | ||
265 | * we can go ahead and activate whichever exception we're going to | ||
266 | * take (which might now be the derived exception). | ||
267 | */ | ||
268 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_vlldm)(CPUARMState *env, uint32_t fptr) | ||
269 | |||
270 | static bool v7m_push_stack(ARMCPU *cpu) | ||
271 | { | ||
272 | - /* Do the "set up stack frame" part of exception entry, | ||
273 | + /* | ||
274 | + * Do the "set up stack frame" part of exception entry, | ||
275 | * similar to pseudocode PushStack(). | ||
276 | * Return true if we generate a derived exception (and so | ||
277 | * should ignore further stack faults trying to process | ||
278 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_stack(ARMCPU *cpu) | ||
279 | } | 81 | } |
280 | } | 82 | } |
281 | 83 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | |
282 | - /* Write as much of the stack frame as we can. If we fail a stack | 84 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
283 | + /* | 85 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
284 | + * Write as much of the stack frame as we can. If we fail a stack | 86 | |
285 | * write this will result in a derived exception being pended | 87 | if (irq_id) { |
286 | * (which may be taken in preference to the one we started with | 88 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
287 | * if it has higher priority). | 89 | - qdev_get_gpio_in(extgicdev, |
288 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 90 | - irq_id - 32)); |
289 | bool ftype; | 91 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
290 | bool restore_s16_s31; | 92 | + splitter = DEVICE(&s->splitter[splitcount]); |
291 | 93 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | |
292 | - /* If we're not in Handler mode then jumps to magic exception-exit | 94 | + qdev_realize(splitter, NULL, &error_abort); |
293 | + /* | 95 | + splitcount++; |
294 | + * If we're not in Handler mode then jumps to magic exception-exit | 96 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
295 | * addresses don't have magic behaviour. However for the v8M | 97 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
296 | * security extensions the magic secure-function-return has to | 98 | + qdev_connect_gpio_out(splitter, 1, |
297 | * work in thread mode too, so to avoid doing an extra check in | 99 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); |
298 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
299 | return; | ||
300 | } | ||
301 | |||
302 | - /* In the spec pseudocode ExceptionReturn() is called directly | ||
303 | + /* | ||
304 | + * In the spec pseudocode ExceptionReturn() is called directly | ||
305 | * from BXWritePC() and gets the full target PC value including | ||
306 | * bit zero. In QEMU's implementation we treat it as a normal | ||
307 | * jump-to-register (which is then caught later on), and so split | ||
308 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
309 | } | ||
310 | |||
311 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
312 | - /* EXC_RETURN.ES validation check (R_SMFL). We must do this before | ||
313 | + /* | ||
314 | + * EXC_RETURN.ES validation check (R_SMFL). We must do this before | ||
315 | * we pick which FAULTMASK to clear. | ||
316 | */ | ||
317 | if (!env->v7m.secure && | ||
318 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
319 | } | ||
320 | |||
321 | if (env->v7m.exception != ARMV7M_EXCP_NMI) { | ||
322 | - /* Auto-clear FAULTMASK on return from other than NMI. | ||
323 | + /* | ||
324 | + * Auto-clear FAULTMASK on return from other than NMI. | ||
325 | * If the security extension is implemented then this only | ||
326 | * happens if the raw execution priority is >= 0; the | ||
327 | * value of the ES bit in the exception return value indicates | ||
328 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
329 | /* still an irq active now */ | ||
330 | break; | ||
331 | case 1: | ||
332 | - /* we returned to base exception level, no nesting. | ||
333 | + /* | ||
334 | + * We returned to base exception level, no nesting. | ||
335 | * (In the pseudocode this is written using "NestedActivation != 1" | ||
336 | * where we have 'rettobase == false'.) | ||
337 | */ | ||
338 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
339 | |||
340 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
341 | if (!arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
342 | - /* UNPREDICTABLE if S == 1 or DCRS == 0 or ES == 1 (R_XLCP); | ||
343 | + /* | ||
344 | + * UNPREDICTABLE if S == 1 or DCRS == 0 or ES == 1 (R_XLCP); | ||
345 | * we choose to take the UsageFault. | ||
346 | */ | ||
347 | if ((excret & R_V7M_EXCRET_S_MASK) || | ||
348 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
349 | break; | ||
350 | case 13: /* Return to Thread using Process stack */ | ||
351 | case 9: /* Return to Thread using Main stack */ | ||
352 | - /* We only need to check NONBASETHRDENA for v7M, because in | ||
353 | + /* | ||
354 | + * We only need to check NONBASETHRDENA for v7M, because in | ||
355 | * v8M this bit does not exist (it is RES1). | ||
356 | */ | ||
357 | if (!rettobase && | ||
358 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
359 | } | ||
360 | |||
361 | if (ufault) { | ||
362 | - /* Bad exception return: instead of popping the exception | ||
363 | + /* | ||
364 | + * Bad exception return: instead of popping the exception | ||
365 | * stack, directly take a usage fault on the current stack. | ||
366 | */ | ||
367 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
368 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
369 | switch_v7m_security_state(env, return_to_secure); | ||
370 | |||
371 | { | ||
372 | - /* The stack pointer we should be reading the exception frame from | ||
373 | + /* | ||
374 | + * The stack pointer we should be reading the exception frame from | ||
375 | * depends on bits in the magic exception return type value (and | ||
376 | * for v8M isn't necessarily the stack pointer we will eventually | ||
377 | * end up resuming execution with). Get a pointer to the location | ||
378 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
379 | v7m_stack_read(cpu, &xpsr, frameptr + 0x1c, mmu_idx); | ||
380 | |||
381 | if (!pop_ok) { | ||
382 | - /* v7m_stack_read() pended a fault, so take it (as a tail | ||
383 | + /* | ||
384 | + * v7m_stack_read() pended a fault, so take it (as a tail | ||
385 | * chained exception on the same stack frame) | ||
386 | */ | ||
387 | qemu_log_mask(CPU_LOG_INT, "...derived exception on unstacking\n"); | ||
388 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
389 | return; | ||
390 | } | ||
391 | |||
392 | - /* Returning from an exception with a PC with bit 0 set is defined | ||
393 | + /* | ||
394 | + * Returning from an exception with a PC with bit 0 set is defined | ||
395 | * behaviour on v8M (bit 0 is ignored), but for v7M it was specified | ||
396 | * to be UNPREDICTABLE. In practice actual v7M hardware seems to ignore | ||
397 | * the lsbit, and there are several RTOSes out there which incorrectly | ||
398 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
399 | } | ||
400 | |||
401 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
402 | - /* For v8M we have to check whether the xPSR exception field | ||
403 | + /* | ||
404 | + * For v8M we have to check whether the xPSR exception field | ||
405 | * matches the EXCRET value for return to handler/thread | ||
406 | * before we commit to changing the SP and xPSR. | ||
407 | */ | ||
408 | bool will_be_handler = (xpsr & XPSR_EXCP) != 0; | ||
409 | if (return_to_handler != will_be_handler) { | ||
410 | - /* Take an INVPC UsageFault on the current stack. | ||
411 | + /* | ||
412 | + * Take an INVPC UsageFault on the current stack. | ||
413 | * By this point we will have switched to the security state | ||
414 | * for the background state, so this UsageFault will target | ||
415 | * that state. | ||
416 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
417 | frameptr += 0x40; | ||
418 | } | ||
419 | } | ||
420 | - /* Undo stack alignment (the SPREALIGN bit indicates that the original | ||
421 | + /* | ||
422 | + * Undo stack alignment (the SPREALIGN bit indicates that the original | ||
423 | * pre-exception SP was not 8-aligned and we added a padding word to | ||
424 | * align it, so we undo this by ORing in the bit that increases it | ||
425 | * from the current 8-aligned value to the 8-unaligned value. (Adding 4 | ||
426 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
427 | V7M_CONTROL, SFPA, sfpa); | ||
428 | } | ||
429 | |||
430 | - /* The restored xPSR exception field will be zero if we're | ||
431 | + /* | ||
432 | + * The restored xPSR exception field will be zero if we're | ||
433 | * resuming in Thread mode. If that doesn't match what the | ||
434 | * exception return excret specified then this is a UsageFault. | ||
435 | * v7M requires we make this check here; v8M did it earlier. | ||
436 | */ | ||
437 | if (return_to_handler != arm_v7m_is_handler_mode(env)) { | ||
438 | - /* Take an INVPC UsageFault by pushing the stack again; | ||
439 | + /* | ||
440 | + * Take an INVPC UsageFault by pushing the stack again; | ||
441 | * we know we're v7M so this is never a Secure UsageFault. | ||
442 | */ | ||
443 | bool ignore_stackfaults; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
445 | |||
446 | static bool do_v7m_function_return(ARMCPU *cpu) | ||
447 | { | ||
448 | - /* v8M security extensions magic function return. | ||
449 | + /* | ||
450 | + * v8M security extensions magic function return. | ||
451 | * We may either: | ||
452 | * (1) throw an exception (longjump) | ||
453 | * (2) return true if we successfully handled the function return | ||
454 | @@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu) | ||
455 | frame_sp_p = get_v7m_sp_ptr(env, true, threadmode, spsel); | ||
456 | frameptr = *frame_sp_p; | ||
457 | |||
458 | - /* These loads may throw an exception (for MPU faults). We want to | ||
459 | + /* | ||
460 | + * These loads may throw an exception (for MPU faults). We want to | ||
461 | * do them as secure, so work out what MMU index that is. | ||
462 | */ | ||
463 | mmu_idx = arm_v7m_mmu_idx_for_secstate(env, true); | ||
464 | @@ -XXX,XX +XXX,XX @@ static void arm_log_exception(int idx) | ||
465 | static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
466 | uint32_t addr, uint16_t *insn) | ||
467 | { | ||
468 | - /* Load a 16-bit portion of a v7M instruction, returning true on success, | ||
469 | + /* | ||
470 | + * Load a 16-bit portion of a v7M instruction, returning true on success, | ||
471 | * or false on failure (in which case we will have pended the appropriate | ||
472 | * exception). | ||
473 | * We need to do the instruction fetch's MPU and SAU checks | ||
474 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
475 | |||
476 | v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, &sattrs); | ||
477 | if (!sattrs.nsc || sattrs.ns) { | ||
478 | - /* This must be the second half of the insn, and it straddles a | ||
479 | + /* | ||
480 | + * This must be the second half of the insn, and it straddles a | ||
481 | * region boundary with the second half not being S&NSC. | ||
482 | */ | ||
483 | env->v7m.sfsr |= R_V7M_SFSR_INVEP_MASK; | ||
484 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
485 | |||
486 | static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
487 | { | ||
488 | - /* Check whether this attempt to execute code in a Secure & NS-Callable | ||
489 | + /* | ||
490 | + * Check whether this attempt to execute code in a Secure & NS-Callable | ||
491 | * memory region is for an SG instruction; if so, then emulate the | ||
492 | * effect of the SG instruction and return true. Otherwise pend | ||
493 | * the correct kind of exception and return false. | ||
494 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
495 | ARMMMUIdx mmu_idx; | ||
496 | uint16_t insn; | ||
497 | |||
498 | - /* We should never get here unless get_phys_addr_pmsav8() caused | ||
499 | + /* | ||
500 | + * We should never get here unless get_phys_addr_pmsav8() caused | ||
501 | * an exception for NS executing in S&NSC memory. | ||
502 | */ | ||
503 | assert(!env->v7m.secure); | ||
504 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
505 | } | ||
506 | |||
507 | if (insn != 0xe97f) { | ||
508 | - /* Not an SG instruction first half (we choose the IMPDEF | ||
509 | + /* | ||
510 | + * Not an SG instruction first half (we choose the IMPDEF | ||
511 | * early-SG-check option). | ||
512 | */ | ||
513 | goto gen_invep; | ||
514 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
515 | } | ||
516 | |||
517 | if (insn != 0xe97f) { | ||
518 | - /* Not an SG instruction second half (yes, both halves of the SG | ||
519 | + /* | ||
520 | + * Not an SG instruction second half (yes, both halves of the SG | ||
521 | * insn have the same hex value) | ||
522 | */ | ||
523 | goto gen_invep; | ||
524 | } | ||
525 | |||
526 | - /* OK, we have confirmed that we really have an SG instruction. | ||
527 | + /* | ||
528 | + * OK, we have confirmed that we really have an SG instruction. | ||
529 | * We know we're NS in S memory so don't need to repeat those checks. | ||
530 | */ | ||
531 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
532 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
533 | |||
534 | arm_log_exception(cs->exception_index); | ||
535 | |||
536 | - /* For exceptions we just mark as pending on the NVIC, and let that | ||
537 | - handle it. */ | ||
538 | + /* | ||
539 | + * For exceptions we just mark as pending on the NVIC, and let that | ||
540 | + * handle it. | ||
541 | + */ | ||
542 | switch (cs->exception_index) { | ||
543 | case EXCP_UDEF: | ||
544 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
545 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
546 | break; | ||
547 | case EXCP_PREFETCH_ABORT: | ||
548 | case EXCP_DATA_ABORT: | ||
549 | - /* Note that for M profile we don't have a guest facing FSR, but | ||
550 | + /* | ||
551 | + * Note that for M profile we don't have a guest facing FSR, but | ||
552 | * the env->exception.fsr will be populated by the code that | ||
553 | * raises the fault, in the A profile short-descriptor format. | ||
554 | */ | ||
555 | switch (env->exception.fsr & 0xf) { | ||
556 | case M_FAKE_FSR_NSC_EXEC: | ||
557 | - /* Exception generated when we try to execute code at an address | ||
558 | + /* | ||
559 | + * Exception generated when we try to execute code at an address | ||
560 | * which is marked as Secure & Non-Secure Callable and the CPU | ||
561 | * is in the Non-Secure state. The only instruction which can | ||
562 | * be executed like this is SG (and that only if both halves of | ||
563 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
564 | } | ||
565 | break; | ||
566 | case M_FAKE_FSR_SFAULT: | ||
567 | - /* Various flavours of SecureFault for attempts to execute or | ||
568 | + /* | ||
569 | + * Various flavours of SecureFault for attempts to execute or | ||
570 | * access data in the wrong security state. | ||
571 | */ | ||
572 | switch (cs->exception_index) { | ||
573 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
574 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
575 | break; | ||
576 | default: | ||
577 | - /* All other FSR values are either MPU faults or "can't happen | ||
578 | + /* | ||
579 | + * All other FSR values are either MPU faults or "can't happen | ||
580 | * for M profile" cases. | ||
581 | */ | ||
582 | switch (cs->exception_index) { | ||
583 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
584 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
585 | lr = R_V7M_EXCRET_RES1_MASK | | ||
586 | R_V7M_EXCRET_DCRS_MASK; | ||
587 | - /* The S bit indicates whether we should return to Secure | ||
588 | + /* | ||
589 | + * The S bit indicates whether we should return to Secure | ||
590 | * or NonSecure (ie our current state). | ||
591 | * The ES bit indicates whether we're taking this exception | ||
592 | * to Secure or NonSecure (ie our target state). We set it | ||
593 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
594 | v7m_exception_taken(cpu, lr, false, ignore_stackfaults); | ||
595 | } | ||
596 | |||
597 | -/* Function used to synchronize QEMU's AArch64 register set with AArch32 | ||
598 | +/* | ||
599 | + * Function used to synchronize QEMU's AArch64 register set with AArch32 | ||
600 | * register set. This is necessary when switching between AArch32 and AArch64 | ||
601 | * execution state. | ||
602 | */ | ||
603 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_32_to_64(CPUARMState *env) | ||
604 | env->xregs[i] = env->regs[i]; | ||
605 | } | ||
606 | |||
607 | - /* Unless we are in FIQ mode, x8-x12 come from the user registers r8-r12. | ||
608 | + /* | ||
609 | + * Unless we are in FIQ mode, x8-x12 come from the user registers r8-r12. | ||
610 | * Otherwise, they come from the banked user regs. | ||
611 | */ | ||
612 | if (mode == ARM_CPU_MODE_FIQ) { | ||
613 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_32_to_64(CPUARMState *env) | ||
614 | } | 100 | } |
615 | } | 101 | } |
616 | |||
617 | - /* Registers x13-x23 are the various mode SP and FP registers. Registers | ||
618 | + /* | 102 | + /* |
619 | + * Registers x13-x23 are the various mode SP and FP registers. Registers | 103 | + * We check this here to avoid a more obscure assert later when |
620 | * r13 and r14 are only copied if we are in that mode, otherwise we copy | 104 | + * qdev_assert_realized_properly() checks that we realized every |
621 | * from the mode banked register. | 105 | + * child object we initialized. |
622 | */ | 106 | + */ |
623 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_32_to_64(CPUARMState *env) | 107 | + assert(splitcount == EXYNOS4210_NUM_SPLITTERS); |
624 | env->xregs[23] = env->banked_r13[bank_number(ARM_CPU_MODE_UND)]; | 108 | } |
109 | |||
110 | /* | ||
111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
112 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
625 | } | 113 | } |
626 | 114 | ||
627 | - /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | 115 | + for (i = 0; i < ARRAY_SIZE(s->splitter); i++) { |
628 | + /* | 116 | + g_autofree char *name = g_strdup_printf("irq-splitter%d", i); |
629 | + * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | 117 | + object_initialize_child(obj, name, &s->splitter[i], TYPE_SPLIT_IRQ); |
630 | * mode, then we can copy from r8-r14. Otherwise, we copy from the | 118 | + } |
631 | * FIQ bank for r8-r14. | 119 | + |
632 | */ | 120 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
633 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_32_to_64(CPUARMState *env) | 121 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); |
634 | env->pc = env->regs[15]; | ||
635 | } | 122 | } |
636 | |||
637 | -/* Function used to synchronize QEMU's AArch32 register set with AArch64 | ||
638 | +/* | ||
639 | + * Function used to synchronize QEMU's AArch32 register set with AArch64 | ||
640 | * register set. This is necessary when switching between AArch32 and AArch64 | ||
641 | * execution state. | ||
642 | */ | ||
643 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
644 | env->regs[i] = env->xregs[i]; | ||
645 | } | ||
646 | |||
647 | - /* Unless we are in FIQ mode, r8-r12 come from the user registers x8-x12. | ||
648 | + /* | ||
649 | + * Unless we are in FIQ mode, r8-r12 come from the user registers x8-x12. | ||
650 | * Otherwise, we copy x8-x12 into the banked user regs. | ||
651 | */ | ||
652 | if (mode == ARM_CPU_MODE_FIQ) { | ||
653 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
654 | } | ||
655 | } | ||
656 | |||
657 | - /* Registers r13 & r14 depend on the current mode. | ||
658 | + /* | ||
659 | + * Registers r13 & r14 depend on the current mode. | ||
660 | * If we are in a given mode, we copy the corresponding x registers to r13 | ||
661 | * and r14. Otherwise, we copy the x register to the banked r13 and r14 | ||
662 | * for the mode. | ||
663 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
664 | } else { | ||
665 | env->banked_r13[bank_number(ARM_CPU_MODE_USR)] = env->xregs[13]; | ||
666 | |||
667 | - /* HYP is an exception in that it does not have its own banked r14 but | ||
668 | + /* | ||
669 | + * HYP is an exception in that it does not have its own banked r14 but | ||
670 | * shares the USR r14 | ||
671 | */ | ||
672 | if (mode == ARM_CPU_MODE_HYP) { | ||
673 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
674 | return value; | ||
675 | } | ||
676 | case 0x94: /* CONTROL_NS */ | ||
677 | - /* We have to handle this here because unprivileged Secure code | ||
678 | + /* | ||
679 | + * We have to handle this here because unprivileged Secure code | ||
680 | * can read the NS CONTROL register. | ||
681 | */ | ||
682 | if (!env->v7m.secure) { | ||
683 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
684 | return env->v7m.faultmask[M_REG_NS]; | ||
685 | case 0x98: /* SP_NS */ | ||
686 | { | ||
687 | - /* This gives the non-secure SP selected based on whether we're | ||
688 | + /* | ||
689 | + * This gives the non-secure SP selected based on whether we're | ||
690 | * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
691 | */ | ||
692 | bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
693 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | ||
694 | |||
695 | void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
696 | { | ||
697 | - /* We're passed bits [11..0] of the instruction; extract | ||
698 | + /* | ||
699 | + * We're passed bits [11..0] of the instruction; extract | ||
700 | * SYSm and the mask bits. | ||
701 | * Invalid combinations of SYSm and mask are UNPREDICTABLE; | ||
702 | * we choose to treat them as if the mask bits were valid. | ||
703 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
704 | return; | ||
705 | case 0x98: /* SP_NS */ | ||
706 | { | ||
707 | - /* This gives the non-secure SP selected based on whether we're | ||
708 | + /* | ||
709 | + * This gives the non-secure SP selected based on whether we're | ||
710 | * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
711 | */ | ||
712 | bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
713 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
714 | bool targetsec = env->v7m.secure; | ||
715 | bool is_subpage; | ||
716 | |||
717 | - /* Work out what the security state and privilege level we're | ||
718 | + /* | ||
719 | + * Work out what the security state and privilege level we're | ||
720 | * interested in is... | ||
721 | */ | ||
722 | if (alt) { | ||
723 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
724 | /* ...and then figure out which MMU index this is */ | ||
725 | mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targetsec, targetpriv); | ||
726 | |||
727 | - /* We know that the MPU and SAU don't care about the access type | ||
728 | + /* | ||
729 | + * We know that the MPU and SAU don't care about the access type | ||
730 | * for our purposes beyond that we don't want to claim to be | ||
731 | * an insn fetch, so we arbitrarily call this a read. | ||
732 | */ | ||
733 | |||
734 | - /* MPU region info only available for privileged or if | ||
735 | + /* | ||
736 | + * MPU region info only available for privileged or if | ||
737 | * inspecting the other MPU state. | ||
738 | */ | ||
739 | if (arm_current_el(env) != 0 || alt) { | ||
740 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
741 | |||
742 | void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
743 | { | ||
744 | - /* Implement DC ZVA, which zeroes a fixed-length block of memory. | ||
745 | + /* | ||
746 | + * Implement DC ZVA, which zeroes a fixed-length block of memory. | ||
747 | * Note that we do not implement the (architecturally mandated) | ||
748 | * alignment fault for attempts to use this on Device memory | ||
749 | * (which matches the usual QEMU behaviour of not implementing either | ||
750 | @@ -XXX,XX +XXX,XX @@ void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
751 | |||
752 | #ifndef CONFIG_USER_ONLY | ||
753 | { | ||
754 | - /* Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | ||
755 | + /* | ||
756 | + * Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | ||
757 | * the block size so we might have to do more than one TLB lookup. | ||
758 | * We know that in fact for any v8 CPU the page size is at least 4K | ||
759 | * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only | ||
760 | @@ -XXX,XX +XXX,XX @@ void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
761 | } | ||
762 | } | ||
763 | if (i == maxidx) { | ||
764 | - /* If it's all in the TLB it's fair game for just writing to; | ||
765 | + /* | ||
766 | + * If it's all in the TLB it's fair game for just writing to; | ||
767 | * we know we don't need to update dirty status, etc. | ||
768 | */ | ||
769 | for (i = 0; i < maxidx - 1; i++) { | ||
770 | @@ -XXX,XX +XXX,XX @@ void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
771 | memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE)); | ||
772 | return; | ||
773 | } | ||
774 | - /* OK, try a store and see if we can populate the tlb. This | ||
775 | + /* | ||
776 | + * OK, try a store and see if we can populate the tlb. This | ||
777 | * might cause an exception if the memory isn't writable, | ||
778 | * in which case we will longjmp out of here. We must for | ||
779 | * this purpose use the actual register value passed to us | ||
780 | @@ -XXX,XX +XXX,XX @@ void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
781 | } | ||
782 | } | ||
783 | |||
784 | - /* Slow path (probably attempt to do this to an I/O device or | ||
785 | + /* | ||
786 | + * Slow path (probably attempt to do this to an I/O device or | ||
787 | * similar, or clearing of a block of code we have translations | ||
788 | * cached for). Just do a series of byte writes as the architecture | ||
789 | * demands. It's not worth trying to use a cpu_physical_memory_map(), | ||
790 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
791 | index XXXXXXX..XXXXXXX 100644 | ||
792 | --- a/target/arm/op_helper.c | ||
793 | +++ b/target/arm/op_helper.c | ||
794 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | ||
795 | { | ||
796 | uint32_t syn; | ||
797 | |||
798 | - /* ISV is only set for data aborts routed to EL2 and | ||
799 | + /* | ||
800 | + * ISV is only set for data aborts routed to EL2 and | ||
801 | * never for stage-1 page table walks faulting on stage 2. | ||
802 | * | ||
803 | * Furthermore, ISV is only set for certain kinds of load/stores. | ||
804 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | ||
805 | syn = syn_data_abort_no_iss(same_el, | ||
806 | ea, 0, s1ptw, is_write, fsc); | ||
807 | } else { | ||
808 | - /* Fields: IL, ISV, SAS, SSE, SRT, SF and AR come from the template | ||
809 | + /* | ||
810 | + * Fields: IL, ISV, SAS, SSE, SRT, SF and AR come from the template | ||
811 | * syndrome created at translation time. | ||
812 | * Now we create the runtime syndrome with the remaining fields. | ||
813 | */ | ||
814 | @@ -XXX,XX +XXX,XX @@ void arm_deliver_fault(ARMCPU *cpu, vaddr addr, MMUAccessType access_type, | ||
815 | |||
816 | if (target_el == 2 || arm_el_is_aa64(env, target_el) || | ||
817 | arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | ||
818 | - /* LPAE format fault status register : bottom 6 bits are | ||
819 | + /* | ||
820 | + * LPAE format fault status register : bottom 6 bits are | ||
821 | * status code in the same form as needed for syndrome | ||
822 | */ | ||
823 | fsr = arm_fi_to_lfsc(fi); | ||
824 | fsc = extract32(fsr, 0, 6); | ||
825 | } else { | ||
826 | fsr = arm_fi_to_sfsc(fi); | ||
827 | - /* Short format FSR : this fault will never actually be reported | ||
828 | + /* | ||
829 | + * Short format FSR : this fault will never actually be reported | ||
830 | * to an EL that uses a syndrome register. Use a (currently) | ||
831 | * reserved FSR code in case the constructed syndrome does leak | ||
832 | * into the guest somehow. | ||
833 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
834 | arm_deliver_fault(cpu, vaddr, access_type, mmu_idx, &fi); | ||
835 | } | ||
836 | |||
837 | -/* arm_cpu_do_transaction_failed: handle a memory system error response | ||
838 | +/* | ||
839 | + * arm_cpu_do_transaction_failed: handle a memory system error response | ||
840 | * (eg "no device/memory present at address") by raising an external abort | ||
841 | * exception | ||
842 | */ | ||
843 | @@ -XXX,XX +XXX,XX @@ static bool linked_bp_matches(ARMCPU *cpu, int lbn) | ||
844 | int bt; | ||
845 | uint32_t contextidr; | ||
846 | |||
847 | - /* Links to unimplemented or non-context aware breakpoints are | ||
848 | + /* | ||
849 | + * Links to unimplemented or non-context aware breakpoints are | ||
850 | * CONSTRAINED UNPREDICTABLE: either behave as if disabled, or | ||
851 | * as if linked to an UNKNOWN context-aware breakpoint (in which | ||
852 | * case DBGWCR<n>_EL1.LBN must indicate that breakpoint). | ||
853 | @@ -XXX,XX +XXX,XX @@ static bool linked_bp_matches(ARMCPU *cpu, int lbn) | ||
854 | |||
855 | bt = extract64(bcr, 20, 4); | ||
856 | |||
857 | - /* We match the whole register even if this is AArch32 using the | ||
858 | + /* | ||
859 | + * We match the whole register even if this is AArch32 using the | ||
860 | * short descriptor format (in which case it holds both PROCID and ASID), | ||
861 | * since we don't implement the optional v7 context ID masking. | ||
862 | */ | ||
863 | @@ -XXX,XX +XXX,XX @@ static bool linked_bp_matches(ARMCPU *cpu, int lbn) | ||
864 | case 9: /* linked VMID match (reserved if no EL2) */ | ||
865 | case 11: /* linked context ID and VMID match (reserved if no EL2) */ | ||
866 | default: | ||
867 | - /* Links to Unlinked context breakpoints must generate no | ||
868 | + /* | ||
869 | + * Links to Unlinked context breakpoints must generate no | ||
870 | * events; we choose to do the same for reserved values too. | ||
871 | */ | ||
872 | return false; | ||
873 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
874 | CPUARMState *env = &cpu->env; | ||
875 | uint64_t cr; | ||
876 | int pac, hmc, ssc, wt, lbn; | ||
877 | - /* Note that for watchpoints the check is against the CPU security | ||
878 | + /* | ||
879 | + * Note that for watchpoints the check is against the CPU security | ||
880 | * state, not the S/NS attribute on the offending data access. | ||
881 | */ | ||
882 | bool is_secure = arm_is_secure(env); | ||
883 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
884 | } | ||
885 | cr = env->cp15.dbgwcr[n]; | ||
886 | if (wp->hitattrs.user) { | ||
887 | - /* The LDRT/STRT/LDT/STT "unprivileged access" instructions should | ||
888 | + /* | ||
889 | + * The LDRT/STRT/LDT/STT "unprivileged access" instructions should | ||
890 | * match watchpoints as if they were accesses done at EL0, even if | ||
891 | * the CPU is at EL1 or higher. | ||
892 | */ | ||
893 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
894 | } | ||
895 | cr = env->cp15.dbgbcr[n]; | ||
896 | } | ||
897 | - /* The WATCHPOINT_HIT flag guarantees us that the watchpoint is | ||
898 | + /* | ||
899 | + * The WATCHPOINT_HIT flag guarantees us that the watchpoint is | ||
900 | * enabled and that the address and access type match; for breakpoints | ||
901 | * we know the address matched; check the remaining fields, including | ||
902 | * linked breakpoints. We rely on WCR and BCR having the same layout | ||
903 | @@ -XXX,XX +XXX,XX @@ static bool check_watchpoints(ARMCPU *cpu) | ||
904 | CPUARMState *env = &cpu->env; | ||
905 | int n; | ||
906 | |||
907 | - /* If watchpoints are disabled globally or we can't take debug | ||
908 | + /* | ||
909 | + * If watchpoints are disabled globally or we can't take debug | ||
910 | * exceptions here then watchpoint firings are ignored. | ||
911 | */ | ||
912 | if (extract32(env->cp15.mdscr_el1, 15, 1) == 0 | ||
913 | @@ -XXX,XX +XXX,XX @@ static bool check_breakpoints(ARMCPU *cpu) | ||
914 | CPUARMState *env = &cpu->env; | ||
915 | int n; | ||
916 | |||
917 | - /* If breakpoints are disabled globally or we can't take debug | ||
918 | + /* | ||
919 | + * If breakpoints are disabled globally or we can't take debug | ||
920 | * exceptions here then breakpoint firings are ignored. | ||
921 | */ | ||
922 | if (extract32(env->cp15.mdscr_el1, 15, 1) == 0 | ||
923 | @@ -XXX,XX +XXX,XX @@ void HELPER(check_breakpoints)(CPUARMState *env) | ||
924 | |||
925 | bool arm_debug_check_watchpoint(CPUState *cs, CPUWatchpoint *wp) | ||
926 | { | ||
927 | - /* Called by core code when a CPU watchpoint fires; need to check if this | ||
928 | + /* | ||
929 | + * Called by core code when a CPU watchpoint fires; need to check if this | ||
930 | * is also an architectural watchpoint match. | ||
931 | */ | ||
932 | ARMCPU *cpu = ARM_CPU(cs); | ||
933 | @@ -XXX,XX +XXX,XX @@ vaddr arm_adjust_watchpoint_address(CPUState *cs, vaddr addr, int len) | ||
934 | ARMCPU *cpu = ARM_CPU(cs); | ||
935 | CPUARMState *env = &cpu->env; | ||
936 | |||
937 | - /* In BE32 system mode, target memory is stored byteswapped (on a | ||
938 | + /* | ||
939 | + * In BE32 system mode, target memory is stored byteswapped (on a | ||
940 | * little-endian host system), and by the time we reach here (via an | ||
941 | * opcode helper) the addresses of subword accesses have been adjusted | ||
942 | * to account for that, which means that watchpoints will not match. | ||
943 | @@ -XXX,XX +XXX,XX @@ vaddr arm_adjust_watchpoint_address(CPUState *cs, vaddr addr, int len) | ||
944 | |||
945 | void arm_debug_excp_handler(CPUState *cs) | ||
946 | { | ||
947 | - /* Called by core code when a watchpoint or breakpoint fires; | ||
948 | + /* | ||
949 | + * Called by core code when a watchpoint or breakpoint fires; | ||
950 | * need to check which one and raise the appropriate exception. | ||
951 | */ | ||
952 | ARMCPU *cpu = ARM_CPU(cs); | ||
953 | @@ -XXX,XX +XXX,XX @@ void arm_debug_excp_handler(CPUState *cs) | ||
954 | uint64_t pc = is_a64(env) ? env->pc : env->regs[15]; | ||
955 | bool same_el = (arm_debug_target_el(env) == arm_current_el(env)); | ||
956 | |||
957 | - /* (1) GDB breakpoints should be handled first. | ||
958 | + /* | ||
959 | + * (1) GDB breakpoints should be handled first. | ||
960 | * (2) Do not raise a CPU exception if no CPU breakpoint has fired, | ||
961 | * since singlestep is also done by generating a debug internal | ||
962 | * exception. | ||
963 | @@ -XXX,XX +XXX,XX @@ void arm_debug_excp_handler(CPUState *cs) | ||
964 | } | ||
965 | |||
966 | env->exception.fsr = arm_debug_exception_fsr(env); | ||
967 | - /* FAR is UNKNOWN: clear vaddress to avoid potentially exposing | ||
968 | + /* | ||
969 | + * FAR is UNKNOWN: clear vaddress to avoid potentially exposing | ||
970 | * values to the guest that it shouldn't be able to see at its | ||
971 | * exception/security level. | ||
972 | */ | ||
973 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
974 | index XXXXXXX..XXXXXXX 100644 | ||
975 | --- a/target/arm/vfp_helper.c | ||
976 | +++ b/target/arm/vfp_helper.c | ||
977 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
978 | set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16); | ||
979 | } | ||
980 | |||
981 | - /* The exception flags are ORed together when we read fpscr so we | ||
982 | + /* | ||
983 | + * The exception flags are ORed together when we read fpscr so we | ||
984 | * only need to preserve the current state in one of our | ||
985 | * float_status values. | ||
986 | */ | ||
987 | -- | 123 | -- |
988 | 2.20.1 | 124 | 2.25.1 |
989 | |||
990 | diff view generated by jsdifflib |
1 | From: Andrey Smirnov <andrew.smirnov@gmail.com> | 1 | In exynos4210_init_board_irqs(), the loop that handles IRQ lines that |
---|---|---|---|
2 | are in a range that applies to the internal combiner only creates a | ||
3 | splitter for those interrupts which go to both the internal combiner | ||
4 | and to the external GIC, but it does nothing at all for the | ||
5 | interrupts which don't go to the external GIC, leaving the | ||
6 | irq_table[] array element empty for those. (This will result in | ||
7 | those interrupts simply being lost, not in a QEMU crash.) | ||
2 | 8 | ||
3 | MSI mapping needs to be update when MSI address changes, so add the | 9 | I don't have a reliable datasheet for this SoC, but since we do wire |
4 | code to do so. | 10 | up one interrupt line in this category (the HDMI I2C device on |
11 | interrupt 16,1), this seems like it must be a bug in the existing | ||
12 | QEMU code. Fill in the irq_table[] entries where we're not splitting | ||
13 | the IRQ to both the internal combiner and the external GIC with the | ||
14 | IRQ line of the internal combiner. (That is, these IRQ lines go to | ||
15 | just one device, not multiple.) | ||
5 | 16 | ||
6 | Signed-off-by: Andrey Smirnov <andrew.smirnov@gmail.com> | 17 | This bug didn't have any visible guest effects because the only |
7 | Cc: Peter Maydell <peter.maydell@linaro.org> | 18 | implemented device that was affected was the HDMI I2C controller, |
8 | Cc: Michael S. Tsirkin <mst@redhat.com> | 19 | and we never connect any I2C devices to that bus. |
9 | Cc: qemu-devel@nongnu.org | 20 | |
10 | Cc: qemu-arm@nongnu.org | ||
11 | Acked-by: Michael S. Tsirkin <mst@redhat.com> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20220404154658.565020-14-peter.maydell@linaro.org | ||
14 | --- | 24 | --- |
15 | hw/pci-host/designware.c | 2 ++ | 25 | hw/arm/exynos4210.c | 2 ++ |
16 | 1 file changed, 2 insertions(+) | 26 | 1 file changed, 2 insertions(+) |
17 | 27 | ||
18 | diff --git a/hw/pci-host/designware.c b/hw/pci-host/designware.c | 28 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
19 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/pci-host/designware.c | 30 | --- a/hw/arm/exynos4210.c |
21 | +++ b/hw/pci-host/designware.c | 31 | +++ b/hw/arm/exynos4210.c |
22 | @@ -XXX,XX +XXX,XX @@ static void designware_pcie_root_config_write(PCIDevice *d, uint32_t address, | 32 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
23 | case DESIGNWARE_PCIE_MSI_ADDR_LO: | 33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
24 | root->msi.base &= 0xFFFFFFFF00000000ULL; | 34 | qdev_connect_gpio_out(splitter, 1, |
25 | root->msi.base |= val; | 35 | qdev_get_gpio_in(extgicdev, irq_id - 32)); |
26 | + designware_pcie_root_update_msi_mapping(root); | 36 | + } else { |
27 | break; | 37 | + s->irq_table[n] = is->int_combiner_irq[n]; |
28 | 38 | } | |
29 | case DESIGNWARE_PCIE_MSI_ADDR_HI: | 39 | } |
30 | root->msi.base &= 0x00000000FFFFFFFFULL; | 40 | /* |
31 | root->msi.base |= (uint64_t)val << 32; | ||
32 | + designware_pcie_root_update_msi_mapping(root); | ||
33 | break; | ||
34 | |||
35 | case DESIGNWARE_PCIE_MSI_INTR0_ENABLE: | ||
36 | -- | 41 | -- |
37 | 2.20.1 | 42 | 2.25.1 |
38 | |||
39 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | This will simplify the definition of new SoCs, like the AST2600 which | ||
4 | should use a different CPU and a different IRQ number layout. | ||
5 | |||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
9 | Message-id: 20190618165311.27066-2-clg@kaod.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/aspeed_soc.h | 36 +++++++++++++++++++++++ | ||
13 | hw/arm/aspeed_soc.c | 57 +++++++++++++++++++++++++++++++------ | ||
14 | 2 files changed, 85 insertions(+), 8 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/aspeed_soc.h | ||
19 | +++ b/include/hw/arm/aspeed_soc.h | ||
20 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCInfo { | ||
21 | const char *fmc_typename; | ||
22 | const char **spi_typename; | ||
23 | int wdts_num; | ||
24 | + const int *irqmap; | ||
25 | } AspeedSoCInfo; | ||
26 | |||
27 | typedef struct AspeedSoCClass { | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCClass { | ||
29 | #define ASPEED_SOC_GET_CLASS(obj) \ | ||
30 | OBJECT_GET_CLASS(AspeedSoCClass, (obj), TYPE_ASPEED_SOC) | ||
31 | |||
32 | +enum { | ||
33 | + ASPEED_IOMEM, | ||
34 | + ASPEED_UART1, | ||
35 | + ASPEED_UART2, | ||
36 | + ASPEED_UART3, | ||
37 | + ASPEED_UART4, | ||
38 | + ASPEED_UART5, | ||
39 | + ASPEED_VUART, | ||
40 | + ASPEED_FMC, | ||
41 | + ASPEED_SPI1, | ||
42 | + ASPEED_SPI2, | ||
43 | + ASPEED_VIC, | ||
44 | + ASPEED_SDMC, | ||
45 | + ASPEED_SCU, | ||
46 | + ASPEED_ADC, | ||
47 | + ASPEED_SRAM, | ||
48 | + ASPEED_GPIO, | ||
49 | + ASPEED_RTC, | ||
50 | + ASPEED_TIMER1, | ||
51 | + ASPEED_TIMER2, | ||
52 | + ASPEED_TIMER3, | ||
53 | + ASPEED_TIMER4, | ||
54 | + ASPEED_TIMER5, | ||
55 | + ASPEED_TIMER6, | ||
56 | + ASPEED_TIMER7, | ||
57 | + ASPEED_TIMER8, | ||
58 | + ASPEED_WDT, | ||
59 | + ASPEED_PWM, | ||
60 | + ASPEED_LPC, | ||
61 | + ASPEED_IBT, | ||
62 | + ASPEED_I2C, | ||
63 | + ASPEED_ETH1, | ||
64 | + ASPEED_ETH2, | ||
65 | +}; | ||
66 | + | ||
67 | #endif /* ASPEED_SOC_H */ | ||
68 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/aspeed_soc.c | ||
71 | +++ b/hw/arm/aspeed_soc.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define ASPEED_SOC_ETH1_BASE 0x1E660000 | ||
74 | #define ASPEED_SOC_ETH2_BASE 0x1E680000 | ||
75 | |||
76 | -static const int uart_irqs[] = { 9, 32, 33, 34, 10 }; | ||
77 | -static const int timer_irqs[] = { 16, 17, 18, 35, 36, 37, 38, 39, }; | ||
78 | +static const int aspeed_soc_ast2400_irqmap[] = { | ||
79 | + [ASPEED_UART1] = 9, | ||
80 | + [ASPEED_UART2] = 32, | ||
81 | + [ASPEED_UART3] = 33, | ||
82 | + [ASPEED_UART4] = 34, | ||
83 | + [ASPEED_UART5] = 10, | ||
84 | + [ASPEED_VUART] = 8, | ||
85 | + [ASPEED_FMC] = 19, | ||
86 | + [ASPEED_SDMC] = 0, | ||
87 | + [ASPEED_SCU] = 21, | ||
88 | + [ASPEED_ADC] = 31, | ||
89 | + [ASPEED_GPIO] = 20, | ||
90 | + [ASPEED_RTC] = 22, | ||
91 | + [ASPEED_TIMER1] = 16, | ||
92 | + [ASPEED_TIMER2] = 17, | ||
93 | + [ASPEED_TIMER3] = 18, | ||
94 | + [ASPEED_TIMER4] = 35, | ||
95 | + [ASPEED_TIMER5] = 36, | ||
96 | + [ASPEED_TIMER6] = 37, | ||
97 | + [ASPEED_TIMER7] = 38, | ||
98 | + [ASPEED_TIMER8] = 39, | ||
99 | + [ASPEED_WDT] = 27, | ||
100 | + [ASPEED_PWM] = 28, | ||
101 | + [ASPEED_LPC] = 8, | ||
102 | + [ASPEED_IBT] = 8, /* LPC */ | ||
103 | + [ASPEED_I2C] = 12, | ||
104 | + [ASPEED_ETH1] = 2, | ||
105 | + [ASPEED_ETH2] = 3, | ||
106 | +}; | ||
107 | |||
108 | #define AST2400_SDRAM_BASE 0x40000000 | ||
109 | #define AST2500_SDRAM_BASE 0x80000000 | ||
110 | |||
111 | +/* AST2500 uses the same IRQs as the AST2400 */ | ||
112 | +#define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap | ||
113 | + | ||
114 | static const hwaddr aspeed_soc_ast2400_spi_bases[] = { ASPEED_SOC_SPI_BASE }; | ||
115 | static const char *aspeed_soc_ast2400_typenames[] = { "aspeed.smc.spi" }; | ||
116 | |||
117 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
118 | .fmc_typename = "aspeed.smc.fmc", | ||
119 | .spi_typename = aspeed_soc_ast2400_typenames, | ||
120 | .wdts_num = 2, | ||
121 | + .irqmap = aspeed_soc_ast2400_irqmap, | ||
122 | }, { | ||
123 | .name = "ast2400-a1", | ||
124 | .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | ||
125 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
126 | .fmc_typename = "aspeed.smc.fmc", | ||
127 | .spi_typename = aspeed_soc_ast2400_typenames, | ||
128 | .wdts_num = 2, | ||
129 | + .irqmap = aspeed_soc_ast2400_irqmap, | ||
130 | }, { | ||
131 | .name = "ast2400", | ||
132 | .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | ||
133 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
134 | .fmc_typename = "aspeed.smc.fmc", | ||
135 | .spi_typename = aspeed_soc_ast2400_typenames, | ||
136 | .wdts_num = 2, | ||
137 | + .irqmap = aspeed_soc_ast2400_irqmap, | ||
138 | }, { | ||
139 | .name = "ast2500-a1", | ||
140 | .cpu_type = ARM_CPU_TYPE_NAME("arm1176"), | ||
141 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
142 | .fmc_typename = "aspeed.smc.ast2500-fmc", | ||
143 | .spi_typename = aspeed_soc_ast2500_typenames, | ||
144 | .wdts_num = 3, | ||
145 | + .irqmap = aspeed_soc_ast2500_irqmap, | ||
146 | }, | ||
147 | }; | ||
148 | |||
149 | +static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl) | ||
150 | +{ | ||
151 | + AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); | ||
152 | + | ||
153 | + return qdev_get_gpio_in(DEVICE(&s->vic), sc->info->irqmap[ctrl]); | ||
154 | +} | ||
155 | + | ||
156 | static void aspeed_soc_init(Object *obj) | ||
157 | { | ||
158 | AspeedSoCState *s = ASPEED_SOC(obj); | ||
159 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
160 | return; | ||
161 | } | ||
162 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE); | ||
163 | - for (i = 0; i < ARRAY_SIZE(timer_irqs); i++) { | ||
164 | - qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->vic), timer_irqs[i]); | ||
165 | + for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { | ||
166 | + qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i); | ||
167 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); | ||
168 | } | ||
169 | |||
170 | /* UART - attach an 8250 to the IO space as our UART5 */ | ||
171 | if (serial_hd(0)) { | ||
172 | - qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]); | ||
173 | + qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5); | ||
174 | serial_mm_init(get_system_memory(), | ||
175 | ASPEED_SOC_IOMEM_BASE + ASPEED_SOC_UART_5_BASE, 2, | ||
176 | uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN); | ||
177 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
178 | } | ||
179 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE); | ||
180 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0, | ||
181 | - qdev_get_gpio_in(DEVICE(&s->vic), 12)); | ||
182 | + aspeed_soc_get_irq(s, ASPEED_I2C)); | ||
183 | |||
184 | /* FMC, The number of CS is set at the board level */ | ||
185 | object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err); | ||
186 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
187 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, | ||
188 | s->fmc.ctrl->flash_window_base); | ||
189 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, | ||
190 | - qdev_get_gpio_in(DEVICE(&s->vic), 19)); | ||
191 | + aspeed_soc_get_irq(s, ASPEED_FMC)); | ||
192 | |||
193 | /* SPI */ | ||
194 | for (i = 0; i < sc->info->spis_num; i++) { | ||
195 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
196 | } | ||
197 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100), 0, ASPEED_SOC_ETH1_BASE); | ||
198 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100), 0, | ||
199 | - qdev_get_gpio_in(DEVICE(&s->vic), 2)); | ||
200 | + aspeed_soc_get_irq(s, ASPEED_ETH1)); | ||
201 | } | ||
202 | |||
203 | static void aspeed_soc_class_init(ObjectClass *oc, void *data) | ||
204 | -- | ||
205 | 2.20.1 | ||
206 | |||
207 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | This will simplify the definition of new SoCs, like the AST2600 which | ||
4 | should use a slightly different address space and have a different set | ||
5 | of controllers. | ||
6 | |||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
10 | Message-id: 20190618165311.27066-3-clg@kaod.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/aspeed_soc.h | 4 +- | ||
14 | hw/arm/aspeed.c | 8 +-- | ||
15 | hw/arm/aspeed_soc.c | 117 ++++++++++++++++++++++-------------- | ||
16 | 3 files changed, 78 insertions(+), 51 deletions(-) | ||
17 | |||
18 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/arm/aspeed_soc.h | ||
21 | +++ b/include/hw/arm/aspeed_soc.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCInfo { | ||
23 | const char *name; | ||
24 | const char *cpu_type; | ||
25 | uint32_t silicon_rev; | ||
26 | - hwaddr sdram_base; | ||
27 | uint64_t sram_size; | ||
28 | int spis_num; | ||
29 | - const hwaddr *spi_bases; | ||
30 | const char *fmc_typename; | ||
31 | const char **spi_typename; | ||
32 | int wdts_num; | ||
33 | const int *irqmap; | ||
34 | + const hwaddr *memmap; | ||
35 | } AspeedSoCInfo; | ||
36 | |||
37 | typedef struct AspeedSoCClass { | ||
38 | @@ -XXX,XX +XXX,XX @@ enum { | ||
39 | ASPEED_I2C, | ||
40 | ASPEED_ETH1, | ||
41 | ASPEED_ETH2, | ||
42 | + ASPEED_SDRAM, | ||
43 | }; | ||
44 | |||
45 | #endif /* ASPEED_SOC_H */ | ||
46 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/aspeed.c | ||
49 | +++ b/hw/arm/aspeed.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
51 | &error_abort); | ||
52 | |||
53 | memory_region_allocate_system_memory(&bmc->ram, NULL, "ram", ram_size); | ||
54 | - memory_region_add_subregion(get_system_memory(), sc->info->sdram_base, | ||
55 | - &bmc->ram); | ||
56 | + memory_region_add_subregion(get_system_memory(), | ||
57 | + sc->info->memmap[ASPEED_SDRAM], &bmc->ram); | ||
58 | object_property_add_const_link(OBJECT(&bmc->soc), "ram", OBJECT(&bmc->ram), | ||
59 | &error_abort); | ||
60 | |||
61 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
62 | memory_region_init_io(&bmc->max_ram, NULL, &max_ram_ops, NULL, | ||
63 | "max_ram", max_ram_size - ram_size); | ||
64 | memory_region_add_subregion(get_system_memory(), | ||
65 | - sc->info->sdram_base + ram_size, | ||
66 | + sc->info->memmap[ASPEED_SDRAM] + ram_size, | ||
67 | &bmc->max_ram); | ||
68 | |||
69 | aspeed_board_init_flashes(&bmc->soc.fmc, cfg->fmc_model, &error_abort); | ||
70 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
71 | aspeed_board_binfo.initrd_filename = machine->initrd_filename; | ||
72 | aspeed_board_binfo.kernel_cmdline = machine->kernel_cmdline; | ||
73 | aspeed_board_binfo.ram_size = ram_size; | ||
74 | - aspeed_board_binfo.loader_start = sc->info->sdram_base; | ||
75 | + aspeed_board_binfo.loader_start = sc->info->memmap[ASPEED_SDRAM]; | ||
76 | |||
77 | if (cfg->i2c_init) { | ||
78 | cfg->i2c_init(bmc); | ||
79 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/arm/aspeed_soc.c | ||
82 | +++ b/hw/arm/aspeed_soc.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | #include "hw/i2c/aspeed_i2c.h" | ||
85 | #include "net/net.h" | ||
86 | |||
87 | -#define ASPEED_SOC_UART_5_BASE 0x00184000 | ||
88 | #define ASPEED_SOC_IOMEM_SIZE 0x00200000 | ||
89 | -#define ASPEED_SOC_IOMEM_BASE 0x1E600000 | ||
90 | -#define ASPEED_SOC_FMC_BASE 0x1E620000 | ||
91 | -#define ASPEED_SOC_SPI_BASE 0x1E630000 | ||
92 | -#define ASPEED_SOC_SPI2_BASE 0x1E631000 | ||
93 | -#define ASPEED_SOC_VIC_BASE 0x1E6C0000 | ||
94 | -#define ASPEED_SOC_SDMC_BASE 0x1E6E0000 | ||
95 | -#define ASPEED_SOC_SCU_BASE 0x1E6E2000 | ||
96 | -#define ASPEED_SOC_SRAM_BASE 0x1E720000 | ||
97 | -#define ASPEED_SOC_TIMER_BASE 0x1E782000 | ||
98 | -#define ASPEED_SOC_WDT_BASE 0x1E785000 | ||
99 | -#define ASPEED_SOC_I2C_BASE 0x1E78A000 | ||
100 | -#define ASPEED_SOC_ETH1_BASE 0x1E660000 | ||
101 | -#define ASPEED_SOC_ETH2_BASE 0x1E680000 | ||
102 | + | ||
103 | +static const hwaddr aspeed_soc_ast2400_memmap[] = { | ||
104 | + [ASPEED_IOMEM] = 0x1E600000, | ||
105 | + [ASPEED_FMC] = 0x1E620000, | ||
106 | + [ASPEED_SPI1] = 0x1E630000, | ||
107 | + [ASPEED_VIC] = 0x1E6C0000, | ||
108 | + [ASPEED_SDMC] = 0x1E6E0000, | ||
109 | + [ASPEED_SCU] = 0x1E6E2000, | ||
110 | + [ASPEED_ADC] = 0x1E6E9000, | ||
111 | + [ASPEED_SRAM] = 0x1E720000, | ||
112 | + [ASPEED_GPIO] = 0x1E780000, | ||
113 | + [ASPEED_RTC] = 0x1E781000, | ||
114 | + [ASPEED_TIMER1] = 0x1E782000, | ||
115 | + [ASPEED_WDT] = 0x1E785000, | ||
116 | + [ASPEED_PWM] = 0x1E786000, | ||
117 | + [ASPEED_LPC] = 0x1E789000, | ||
118 | + [ASPEED_IBT] = 0x1E789140, | ||
119 | + [ASPEED_I2C] = 0x1E78A000, | ||
120 | + [ASPEED_ETH1] = 0x1E660000, | ||
121 | + [ASPEED_ETH2] = 0x1E680000, | ||
122 | + [ASPEED_UART1] = 0x1E783000, | ||
123 | + [ASPEED_UART5] = 0x1E784000, | ||
124 | + [ASPEED_VUART] = 0x1E787000, | ||
125 | + [ASPEED_SDRAM] = 0x40000000, | ||
126 | +}; | ||
127 | + | ||
128 | +static const hwaddr aspeed_soc_ast2500_memmap[] = { | ||
129 | + [ASPEED_IOMEM] = 0x1E600000, | ||
130 | + [ASPEED_FMC] = 0x1E620000, | ||
131 | + [ASPEED_SPI1] = 0x1E630000, | ||
132 | + [ASPEED_SPI2] = 0x1E631000, | ||
133 | + [ASPEED_VIC] = 0x1E6C0000, | ||
134 | + [ASPEED_SDMC] = 0x1E6E0000, | ||
135 | + [ASPEED_SCU] = 0x1E6E2000, | ||
136 | + [ASPEED_ADC] = 0x1E6E9000, | ||
137 | + [ASPEED_SRAM] = 0x1E720000, | ||
138 | + [ASPEED_GPIO] = 0x1E780000, | ||
139 | + [ASPEED_RTC] = 0x1E781000, | ||
140 | + [ASPEED_TIMER1] = 0x1E782000, | ||
141 | + [ASPEED_WDT] = 0x1E785000, | ||
142 | + [ASPEED_PWM] = 0x1E786000, | ||
143 | + [ASPEED_LPC] = 0x1E789000, | ||
144 | + [ASPEED_IBT] = 0x1E789140, | ||
145 | + [ASPEED_I2C] = 0x1E78A000, | ||
146 | + [ASPEED_ETH1] = 0x1E660000, | ||
147 | + [ASPEED_ETH2] = 0x1E680000, | ||
148 | + [ASPEED_UART1] = 0x1E783000, | ||
149 | + [ASPEED_UART5] = 0x1E784000, | ||
150 | + [ASPEED_VUART] = 0x1E787000, | ||
151 | + [ASPEED_SDRAM] = 0x80000000, | ||
152 | +}; | ||
153 | |||
154 | static const int aspeed_soc_ast2400_irqmap[] = { | ||
155 | [ASPEED_UART1] = 9, | ||
156 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2400_irqmap[] = { | ||
157 | [ASPEED_ETH2] = 3, | ||
158 | }; | ||
159 | |||
160 | -#define AST2400_SDRAM_BASE 0x40000000 | ||
161 | -#define AST2500_SDRAM_BASE 0x80000000 | ||
162 | - | ||
163 | -/* AST2500 uses the same IRQs as the AST2400 */ | ||
164 | #define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap | ||
165 | |||
166 | -static const hwaddr aspeed_soc_ast2400_spi_bases[] = { ASPEED_SOC_SPI_BASE }; | ||
167 | static const char *aspeed_soc_ast2400_typenames[] = { "aspeed.smc.spi" }; | ||
168 | - | ||
169 | -static const hwaddr aspeed_soc_ast2500_spi_bases[] = { ASPEED_SOC_SPI_BASE, | ||
170 | - ASPEED_SOC_SPI2_BASE}; | ||
171 | static const char *aspeed_soc_ast2500_typenames[] = { | ||
172 | "aspeed.smc.ast2500-spi1", "aspeed.smc.ast2500-spi2" }; | ||
173 | |||
174 | @@ -XXX,XX +XXX,XX @@ static const AspeedSoCInfo aspeed_socs[] = { | ||
175 | .name = "ast2400-a0", | ||
176 | .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | ||
177 | .silicon_rev = AST2400_A0_SILICON_REV, | ||
178 | - .sdram_base = AST2400_SDRAM_BASE, | ||
179 | .sram_size = 0x8000, | ||
180 | .spis_num = 1, | ||
181 | - .spi_bases = aspeed_soc_ast2400_spi_bases, | ||
182 | .fmc_typename = "aspeed.smc.fmc", | ||
183 | .spi_typename = aspeed_soc_ast2400_typenames, | ||
184 | .wdts_num = 2, | ||
185 | .irqmap = aspeed_soc_ast2400_irqmap, | ||
186 | + .memmap = aspeed_soc_ast2400_memmap, | ||
187 | }, { | ||
188 | .name = "ast2400-a1", | ||
189 | .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | ||
190 | .silicon_rev = AST2400_A1_SILICON_REV, | ||
191 | - .sdram_base = AST2400_SDRAM_BASE, | ||
192 | .sram_size = 0x8000, | ||
193 | .spis_num = 1, | ||
194 | - .spi_bases = aspeed_soc_ast2400_spi_bases, | ||
195 | .fmc_typename = "aspeed.smc.fmc", | ||
196 | .spi_typename = aspeed_soc_ast2400_typenames, | ||
197 | .wdts_num = 2, | ||
198 | .irqmap = aspeed_soc_ast2400_irqmap, | ||
199 | + .memmap = aspeed_soc_ast2400_memmap, | ||
200 | }, { | ||
201 | .name = "ast2400", | ||
202 | .cpu_type = ARM_CPU_TYPE_NAME("arm926"), | ||
203 | .silicon_rev = AST2400_A0_SILICON_REV, | ||
204 | - .sdram_base = AST2400_SDRAM_BASE, | ||
205 | .sram_size = 0x8000, | ||
206 | .spis_num = 1, | ||
207 | - .spi_bases = aspeed_soc_ast2400_spi_bases, | ||
208 | .fmc_typename = "aspeed.smc.fmc", | ||
209 | .spi_typename = aspeed_soc_ast2400_typenames, | ||
210 | .wdts_num = 2, | ||
211 | .irqmap = aspeed_soc_ast2400_irqmap, | ||
212 | + .memmap = aspeed_soc_ast2400_memmap, | ||
213 | }, { | ||
214 | .name = "ast2500-a1", | ||
215 | .cpu_type = ARM_CPU_TYPE_NAME("arm1176"), | ||
216 | .silicon_rev = AST2500_A1_SILICON_REV, | ||
217 | - .sdram_base = AST2500_SDRAM_BASE, | ||
218 | .sram_size = 0x9000, | ||
219 | .spis_num = 2, | ||
220 | - .spi_bases = aspeed_soc_ast2500_spi_bases, | ||
221 | .fmc_typename = "aspeed.smc.ast2500-fmc", | ||
222 | .spi_typename = aspeed_soc_ast2500_typenames, | ||
223 | .wdts_num = 3, | ||
224 | .irqmap = aspeed_soc_ast2500_irqmap, | ||
225 | + .memmap = aspeed_soc_ast2500_memmap, | ||
226 | }, | ||
227 | }; | ||
228 | |||
229 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
230 | Error *err = NULL, *local_err = NULL; | ||
231 | |||
232 | /* IO space */ | ||
233 | - create_unimplemented_device("aspeed_soc.io", | ||
234 | - ASPEED_SOC_IOMEM_BASE, ASPEED_SOC_IOMEM_SIZE); | ||
235 | + create_unimplemented_device("aspeed_soc.io", sc->info->memmap[ASPEED_IOMEM], | ||
236 | + ASPEED_SOC_IOMEM_SIZE); | ||
237 | |||
238 | /* CPU */ | ||
239 | object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); | ||
240 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
241 | error_propagate(errp, err); | ||
242 | return; | ||
243 | } | ||
244 | - memory_region_add_subregion(get_system_memory(), ASPEED_SOC_SRAM_BASE, | ||
245 | - &s->sram); | ||
246 | + memory_region_add_subregion(get_system_memory(), | ||
247 | + sc->info->memmap[ASPEED_SRAM], &s->sram); | ||
248 | |||
249 | /* SCU */ | ||
250 | object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); | ||
251 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
252 | error_propagate(errp, err); | ||
253 | return; | ||
254 | } | ||
255 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, ASPEED_SOC_SCU_BASE); | ||
256 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->info->memmap[ASPEED_SCU]); | ||
257 | |||
258 | /* VIC */ | ||
259 | object_property_set_bool(OBJECT(&s->vic), true, "realized", &err); | ||
260 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
261 | error_propagate(errp, err); | ||
262 | return; | ||
263 | } | ||
264 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, ASPEED_SOC_VIC_BASE); | ||
265 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, sc->info->memmap[ASPEED_VIC]); | ||
266 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0, | ||
267 | qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); | ||
268 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1, | ||
269 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
270 | error_propagate(errp, err); | ||
271 | return; | ||
272 | } | ||
273 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE); | ||
274 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, | ||
275 | + sc->info->memmap[ASPEED_TIMER1]); | ||
276 | for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { | ||
277 | qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_TIMER1 + i); | ||
278 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); | ||
279 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
280 | /* UART - attach an 8250 to the IO space as our UART5 */ | ||
281 | if (serial_hd(0)) { | ||
282 | qemu_irq uart5 = aspeed_soc_get_irq(s, ASPEED_UART5); | ||
283 | - serial_mm_init(get_system_memory(), | ||
284 | - ASPEED_SOC_IOMEM_BASE + ASPEED_SOC_UART_5_BASE, 2, | ||
285 | + serial_mm_init(get_system_memory(), sc->info->memmap[ASPEED_UART5], 2, | ||
286 | uart5, 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN); | ||
287 | } | ||
288 | |||
289 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
290 | error_propagate(errp, err); | ||
291 | return; | ||
292 | } | ||
293 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE); | ||
294 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->info->memmap[ASPEED_I2C]); | ||
295 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0, | ||
296 | aspeed_soc_get_irq(s, ASPEED_I2C)); | ||
297 | |||
298 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
299 | error_propagate(errp, err); | ||
300 | return; | ||
301 | } | ||
302 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, ASPEED_SOC_FMC_BASE); | ||
303 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->info->memmap[ASPEED_FMC]); | ||
304 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, | ||
305 | s->fmc.ctrl->flash_window_base); | ||
306 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, | ||
307 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
308 | error_propagate(errp, err); | ||
309 | return; | ||
310 | } | ||
311 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, sc->info->spi_bases[i]); | ||
312 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
313 | + sc->info->memmap[ASPEED_SPI1 + i]); | ||
314 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, | ||
315 | s->spi[i].ctrl->flash_window_base); | ||
316 | } | ||
317 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
318 | error_propagate(errp, err); | ||
319 | return; | ||
320 | } | ||
321 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, ASPEED_SOC_SDMC_BASE); | ||
322 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->info->memmap[ASPEED_SDMC]); | ||
323 | |||
324 | /* Watch dog */ | ||
325 | for (i = 0; i < sc->info->wdts_num; i++) { | ||
326 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
327 | return; | ||
328 | } | ||
329 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
330 | - ASPEED_SOC_WDT_BASE + i * 0x20); | ||
331 | + sc->info->memmap[ASPEED_WDT] + i * 0x20); | ||
332 | } | ||
333 | |||
334 | /* Net */ | ||
335 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
336 | error_propagate(errp, err); | ||
337 | return; | ||
338 | } | ||
339 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100), 0, ASPEED_SOC_ETH1_BASE); | ||
340 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100), 0, | ||
341 | + sc->info->memmap[ASPEED_ETH1]); | ||
342 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100), 0, | ||
343 | aspeed_soc_get_irq(s, ASPEED_ETH1)); | ||
344 | } | ||
345 | -- | ||
346 | 2.20.1 | ||
347 | |||
348 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joel Stanley <joel@jms.id.au> | ||
2 | 1 | ||
3 | All systems have an RTC. | ||
4 | |||
5 | The IRQ is hooked up but the model does not use it at this stage. There | ||
6 | is no guest code that uses it, so this limitation is acceptable. | ||
7 | |||
8 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20190618165311.27066-5-clg@kaod.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/aspeed_soc.h | 2 ++ | ||
14 | hw/arm/aspeed_soc.c | 13 +++++++++++++ | ||
15 | 2 files changed, 15 insertions(+) | ||
16 | |||
17 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/aspeed_soc.h | ||
20 | +++ b/include/hw/arm/aspeed_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/misc/aspeed_scu.h" | ||
23 | #include "hw/misc/aspeed_sdmc.h" | ||
24 | #include "hw/timer/aspeed_timer.h" | ||
25 | +#include "hw/timer/aspeed_rtc.h" | ||
26 | #include "hw/i2c/aspeed_i2c.h" | ||
27 | #include "hw/ssi/aspeed_smc.h" | ||
28 | #include "hw/watchdog/wdt_aspeed.h" | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | ||
30 | ARMCPU cpu; | ||
31 | MemoryRegion sram; | ||
32 | AspeedVICState vic; | ||
33 | + AspeedRtcState rtc; | ||
34 | AspeedTimerCtrlState timerctrl; | ||
35 | AspeedI2CState i2c; | ||
36 | AspeedSCUState scu; | ||
37 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/arm/aspeed_soc.c | ||
40 | +++ b/hw/arm/aspeed_soc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
42 | sysbus_init_child_obj(obj, "vic", OBJECT(&s->vic), sizeof(s->vic), | ||
43 | TYPE_ASPEED_VIC); | ||
44 | |||
45 | + sysbus_init_child_obj(obj, "rtc", OBJECT(&s->rtc), sizeof(s->rtc), | ||
46 | + TYPE_ASPEED_RTC); | ||
47 | + | ||
48 | sysbus_init_child_obj(obj, "timerctrl", OBJECT(&s->timerctrl), | ||
49 | sizeof(s->timerctrl), TYPE_ASPEED_TIMER); | ||
50 | object_property_add_const_link(OBJECT(&s->timerctrl), "scu", | ||
51 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
52 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1, | ||
53 | qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ)); | ||
54 | |||
55 | + /* RTC */ | ||
56 | + object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err); | ||
57 | + if (err) { | ||
58 | + error_propagate(errp, err); | ||
59 | + return; | ||
60 | + } | ||
61 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->info->memmap[ASPEED_RTC]); | ||
62 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, | ||
63 | + aspeed_soc_get_irq(s, ASPEED_RTC)); | ||
64 | + | ||
65 | /* Timer */ | ||
66 | object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err); | ||
67 | if (err) { | ||
68 | -- | ||
69 | 2.20.1 | ||
70 | |||
71 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Andrew Jeffery <andrew@aj.id.au> | ||
2 | 1 | ||
3 | From the datasheet: | ||
4 | |||
5 | This register stores the current status of counter #N. When timer | ||
6 | enable bit TMC30[N * b] is disabled, the reload register will be | ||
7 | loaded into this counter. When timer bit TMC30[N * b] is set, the | ||
8 | counter will start to decrement. CPU can update this register value | ||
9 | when enable bit is set. | ||
10 | |||
11 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | ||
12 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
13 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
14 | Message-id: 20190618165311.27066-9-clg@kaod.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | hw/timer/aspeed_timer.c | 6 +++++- | ||
18 | 1 file changed, 5 insertions(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/timer/aspeed_timer.c | ||
23 | +++ b/hw/timer/aspeed_timer.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_timer_get_value(AspeedTimer *t, int reg) | ||
25 | |||
26 | switch (reg) { | ||
27 | case TIMER_REG_STATUS: | ||
28 | - value = calculate_ticks(t, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); | ||
29 | + if (timer_enabled(t)) { | ||
30 | + value = calculate_ticks(t, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); | ||
31 | + } else { | ||
32 | + value = t->reload; | ||
33 | + } | ||
34 | break; | ||
35 | case TIMER_REG_RELOAD: | ||
36 | value = t->reload; | ||
37 | -- | ||
38 | 2.20.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | Currently for the interrupts MCT_G0 and MCT_G1 which are |
---|---|---|---|
2 | the only ones in the input range of the external combiner | ||
3 | and which are also wired to the external GIC, we connect | ||
4 | them only to the internal combiner and the external GIC. | ||
5 | This seems likely to be a bug, as all other interrupts | ||
6 | which are in the input range of both combiners are | ||
7 | connected to both combiners. (The fact that the code in | ||
8 | exynos4210_combiner_get_gpioin() is also trying to wire | ||
9 | up these inputs on both combiners also suggests this.) | ||
2 | 10 | ||
3 | Reviewed-by: Robert Bradford <robert.bradford@intel.com> | 11 | Wire these interrupts up to both combiners, like the rest. |
4 | Reviewed-by: Samuel Ortiz <sameo@linux.intel.com> | 12 | |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190701132516.26392-6-philmd@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220404154658.565020-15-peter.maydell@linaro.org | ||
9 | --- | 16 | --- |
10 | target/arm/helper.c | 7 +++++++ | 17 | hw/arm/exynos4210.c | 7 +++---- |
11 | 1 file changed, 7 insertions(+) | 18 | 1 file changed, 3 insertions(+), 4 deletions(-) |
12 | 19 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 20 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 22 | --- a/hw/arm/exynos4210.c |
16 | +++ b/target/arm/helper.c | 23 | +++ b/hw/arm/exynos4210.c |
17 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
18 | +/* | 25 | |
19 | + * ARM generic helpers. | 26 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
20 | + * | 27 | splitter = DEVICE(&s->splitter[splitcount]); |
21 | + * This code is licensed under the GNU GPL v2 or later. | 28 | - qdev_prop_set_uint16(splitter, "num-lines", 2); |
22 | + * | 29 | + qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); |
23 | + * SPDX-License-Identifier: GPL-2.0-or-later | 30 | qdev_realize(splitter, NULL, &error_abort); |
24 | + */ | 31 | splitcount++; |
25 | #include "qemu/osdep.h" | 32 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
26 | #include "qemu/units.h" | 33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
27 | #include "target/arm/idau.h" | 34 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
35 | if (irq_id) { | ||
36 | - qdev_connect_gpio_out(splitter, 1, | ||
37 | + qdev_connect_gpio_out(splitter, 2, | ||
38 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
39 | - } else { | ||
40 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
41 | } | ||
42 | } | ||
43 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
28 | -- | 44 | -- |
29 | 2.20.1 | 45 | 2.25.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The combiner_grp_to_gic_id[] array includes the EXT_GIC_ID_MCT_G0 |
---|---|---|---|
2 | and EXT_GIC_ID_MCT_G1 multiple times. This means that we will | ||
3 | connect multiple IRQs up to the same external GIC input, which | ||
4 | is not permitted. We do the same thing in the code in | ||
5 | exynos4210_init_board_irqs() because the conditionals selecting | ||
6 | an irq_id in the first loop match multiple interrupt IDs. | ||
2 | 7 | ||
3 | Group SOFTMMU objects together. | 8 | Overall we do this for interrupt IDs |
4 | Since PSCI is TCG specific, keep it separate. | 9 | (1, 4), (12, 4), (35, 4), (51, 4), (53, 4) for EXT_GIC_ID_MCT_G0 |
10 | and | ||
11 | (1, 5), (12, 5), (35, 5), (51, 5), (53, 5) for EXT_GIC_ID_MCT_G1 | ||
5 | 12 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 13 | These correspond to the cases for the multi-core timer that we are |
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 14 | wiring up to multiple inputs on the combiner in |
8 | Message-id: 20190701132516.26392-5-philmd@redhat.com | 15 | exynos4210_combiner_get_gpioin(). That code already deals with all |
16 | these interrupt IDs being the same input source, so we don't need to | ||
17 | connect the external GIC interrupt for any of them except the first | ||
18 | (1, 4) and (1, 5). Remove the array entries and conditionals which | ||
19 | were incorrectly causing us to wire up extra lines. | ||
20 | |||
21 | This bug didn't cause any visible effects, because we only connect | ||
22 | up a device to the "primary" ID values (1, 4) and (1, 5), so the | ||
23 | extra lines would never be set to a level. | ||
24 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20220404154658.565020-16-peter.maydell@linaro.org | ||
10 | --- | 28 | --- |
11 | target/arm/Makefile.objs | 5 ++++- | 29 | include/hw/arm/exynos4210.h | 2 +- |
12 | 1 file changed, 4 insertions(+), 1 deletion(-) | 30 | hw/arm/exynos4210.c | 12 +++++------- |
31 | 2 files changed, 6 insertions(+), 8 deletions(-) | ||
13 | 32 | ||
14 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | 33 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/Makefile.objs | 35 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/target/arm/Makefile.objs | 36 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ |
19 | obj-y += arm-semi.o | 38 | * one for every non-zero entry in combiner_grp_to_gic_id[]. |
20 | -obj-$(CONFIG_SOFTMMU) += machine.o psci.o arch_dump.o monitor.o | 39 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. |
21 | obj-y += helper.o vfp_helper.o | 40 | */ |
22 | obj-y += cpu.o gdbstub.o | 41 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) |
23 | obj-$(TARGET_AARCH64) += cpu64.o gdbstub64.o | 42 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) |
24 | + | 43 | |
25 | +obj-$(CONFIG_SOFTMMU) += machine.o arch_dump.o monitor.o | 44 | typedef struct Exynos4210Irq { |
26 | obj-$(CONFIG_SOFTMMU) += arm-powerctl.o | 45 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
27 | 46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | |
28 | obj-$(CONFIG_KVM) += kvm.o | 47 | index XXXXXXX..XXXXXXX 100644 |
29 | @@ -XXX,XX +XXX,XX @@ obj-y += translate.o op_helper.o | 48 | --- a/hw/arm/exynos4210.c |
30 | obj-y += crypto_helper.o | 49 | +++ b/hw/arm/exynos4210.c |
31 | obj-y += iwmmxt_helper.o vec_helper.o neon_helper.o | 50 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
32 | 51 | /* int combiner group 34 */ | |
33 | +obj-$(CONFIG_SOFTMMU) += psci.o | 52 | { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, |
34 | + | 53 | /* int combiner group 35 */ |
35 | obj-$(TARGET_AARCH64) += translate-a64.o helper-a64.o | 54 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, |
36 | obj-$(TARGET_AARCH64) += translate-sve.o sve_helper.o | 55 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1 }, |
37 | obj-$(TARGET_AARCH64) += pauth_helper.o | 56 | /* int combiner group 36 */ |
57 | { EXT_GIC_ID_MIXER }, | ||
58 | /* int combiner group 37 */ | ||
59 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
60 | /* groups 38-50 */ | ||
61 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
62 | /* int combiner group 51 */ | ||
63 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
64 | + { EXT_GIC_ID_MCT_L0 }, | ||
65 | /* group 52 */ | ||
66 | { }, | ||
67 | /* int combiner group 53 */ | ||
68 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
69 | + { EXT_GIC_ID_WDT }, | ||
70 | /* groups 54-63 */ | ||
71 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
72 | }; | ||
73 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
74 | |||
75 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
76 | irq_id = 0; | ||
77 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
78 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
79 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4)) { | ||
80 | /* MCT_G0 is passed to External GIC */ | ||
81 | irq_id = EXT_GIC_ID_MCT_G0; | ||
82 | } | ||
83 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
84 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
85 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5)) { | ||
86 | /* MCT_G1 is passed to External and GIC */ | ||
87 | irq_id = EXT_GIC_ID_MCT_G1; | ||
88 | } | ||
38 | -- | 89 | -- |
39 | 2.20.1 | 90 | 2.25.1 |
40 | |||
41 | diff view generated by jsdifflib |
1 | From: Hongbo Zhang <hongbo.zhang@linaro.org> | 1 | At this point, the function exynos4210_init_board_irqs() splits input |
---|---|---|---|
2 | 2 | IRQ lines to connect them to the input combiner, output combiner and | |
3 | Following the previous patch, this patch adds peripheral devices to the | 3 | external GIC. The function exynos4210_combiner_get_gpioin() splits |
4 | newly introduced SBSA-ref machine. | 4 | some of the combiner input lines further to connect them to multiple |
5 | 5 | different inputs on the combiner. | |
6 | Signed-off-by: Hongbo Zhang <hongbo.zhang@linaro.org> | 6 | |
7 | Message-id: 1561890034-15921-3-git-send-email-hongbo.zhang@linaro.org | 7 | Because (unlike qemu_irq_split()) the TYPE_SPLIT_IRQ device has a |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | configurable number of outputs, we can do all this in one place, by |
9 | making exynos4210_init_board_irqs() add extra outputs to the splitter | ||
10 | device when it must be connected to more than one input on each | ||
11 | combiner. | ||
12 | |||
13 | We do this with a new data structure, the combinermap, which is an | ||
14 | array each of whose elements is a list of the interrupt IDs on the | ||
15 | combiner which must be tied together. As we loop through each | ||
16 | interrupt ID, if we find that it is the first one in one of these | ||
17 | lists, we configure the splitter device with eonugh extra outputs and | ||
18 | wire them up to the other interrupt IDs in the list. | ||
19 | |||
20 | Conveniently, for all the cases where this is necessary, the | ||
21 | lowest-numbered interrupt ID in each group is in the range of the | ||
22 | external combiner, so we only need to code for this in the first of | ||
23 | the two loops in exynos4210_init_board_irqs(). | ||
24 | |||
25 | The old code in exynos4210_combiner_get_gpioin() which is being | ||
26 | deleted here had several problems which don't exist in the new code | ||
27 | in its handling of the multi-core timer interrupts: | ||
28 | (1) the case labels specified bits 4 ... 8, but bit '8' doesn't | ||
29 | exist; these should have been 4 ... 7 | ||
30 | (2) it used the input irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)] | ||
31 | multiple times as the input of several different splitters, | ||
32 | which isn't allowed | ||
33 | (3) in an apparent cut-and-paste error, the cases for all the | ||
34 | multi-core timer inputs used "bit + 4" even though the | ||
35 | bit range for the case was (intended to be) 4 ... 7, which | ||
36 | meant it was looking at non-existent bits 8 ... 11. | ||
37 | None of these exist in the new code. | ||
38 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
40 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
41 | Message-id: 20220404154658.565020-17-peter.maydell@linaro.org | ||
10 | --- | 42 | --- |
11 | hw/arm/sbsa-ref.c | 535 ++++++++++++++++++++++++++++++++++++++++++++++ | 43 | include/hw/arm/exynos4210.h | 6 +- |
12 | 1 file changed, 535 insertions(+) | 44 | hw/arm/exynos4210.c | 178 +++++++++++++++++++++++------------- |
13 | 45 | 2 files changed, 119 insertions(+), 65 deletions(-) | |
14 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 46 | |
47 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/sbsa-ref.c | 49 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/hw/arm/sbsa-ref.c | 50 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
52 | |||
53 | /* | ||
54 | * We need one splitter for every external combiner input, plus | ||
55 | - * one for every non-zero entry in combiner_grp_to_gic_id[]. | ||
56 | + * one for every non-zero entry in combiner_grp_to_gic_id[], | ||
57 | + * minus one for every external combiner ID in second or later | ||
58 | + * places in a combinermap[] line. | ||
59 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
19 | */ | 60 | */ |
20 | 61 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | |
21 | #include "qemu/osdep.h" | 62 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) |
22 | +#include "qemu-common.h" | 63 | |
23 | #include "qapi/error.h" | 64 | typedef struct Exynos4210Irq { |
24 | #include "qemu/error-report.h" | 65 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
25 | #include "qemu/units.h" | 66 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
26 | +#include "sysemu/device_tree.h" | 67 | index XXXXXXX..XXXXXXX 100644 |
27 | #include "sysemu/numa.h" | 68 | --- a/hw/arm/exynos4210.c |
28 | #include "sysemu/sysemu.h" | 69 | +++ b/hw/arm/exynos4210.c |
29 | #include "exec/address-spaces.h" | 70 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
30 | #include "exec/hwaddr.h" | 71 | #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ |
31 | #include "kvm_arm.h" | 72 | ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) |
32 | #include "hw/arm/boot.h" | 73 | |
33 | +#include "hw/block/flash.h" | 74 | +/* |
34 | #include "hw/boards.h" | 75 | + * Some interrupt lines go to multiple combiner inputs. |
35 | +#include "hw/ide/internal.h" | 76 | + * This data structure defines those: each array element is |
36 | +#include "hw/ide/ahci_internal.h" | 77 | + * a list of combiner inputs which are connected together; |
37 | #include "hw/intc/arm_gicv3_common.h" | 78 | + * the one with the smallest interrupt ID value must be first. |
38 | +#include "hw/loader.h" | 79 | + * As with combiner_grp_to_gic_id[], we rely on (0, 0) not being |
39 | +#include "hw/pci-host/gpex.h" | 80 | + * wired to anything so we can use 0 as a terminator. |
40 | +#include "hw/usb.h" | 81 | + */ |
41 | +#include "net/net.h" | 82 | +#define IRQNO(G, B) EXYNOS4210_COMBINER_GET_IRQ_NUM(G, B) |
42 | 83 | +#define IRQNONE 0 | |
43 | #define RAMLIMIT_GB 8192 | 84 | + |
44 | #define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB) | 85 | +#define COMBINERMAP_SIZE 16 |
45 | 86 | + | |
46 | +#define NUM_IRQS 256 | 87 | +static const int combinermap[COMBINERMAP_SIZE][6] = { |
47 | +#define NUM_SMMU_IRQS 4 | 88 | + /* MDNIE_LCD1 */ |
48 | +#define NUM_SATA_PORTS 6 | 89 | + { IRQNO(0, 4), IRQNO(1, 0), IRQNONE }, |
49 | + | 90 | + { IRQNO(0, 5), IRQNO(1, 1), IRQNONE }, |
50 | +#define VIRTUAL_PMU_IRQ 7 | 91 | + { IRQNO(0, 6), IRQNO(1, 2), IRQNONE }, |
51 | +#define ARCH_GIC_MAINT_IRQ 9 | 92 | + { IRQNO(0, 7), IRQNO(1, 3), IRQNONE }, |
52 | +#define ARCH_TIMER_VIRT_IRQ 11 | 93 | + /* TMU */ |
53 | +#define ARCH_TIMER_S_EL1_IRQ 13 | 94 | + { IRQNO(2, 4), IRQNO(3, 4), IRQNONE }, |
54 | +#define ARCH_TIMER_NS_EL1_IRQ 14 | 95 | + { IRQNO(2, 5), IRQNO(3, 5), IRQNONE }, |
55 | +#define ARCH_TIMER_NS_EL2_IRQ 10 | 96 | + { IRQNO(2, 6), IRQNO(3, 6), IRQNONE }, |
56 | + | 97 | + { IRQNO(2, 7), IRQNO(3, 7), IRQNONE }, |
57 | enum { | 98 | + /* LCD1 */ |
58 | SBSA_FLASH, | 99 | + { IRQNO(11, 4), IRQNO(12, 0), IRQNONE }, |
59 | SBSA_MEM, | 100 | + { IRQNO(11, 5), IRQNO(12, 1), IRQNONE }, |
60 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 101 | + { IRQNO(11, 6), IRQNO(12, 2), IRQNONE }, |
61 | void *fdt; | 102 | + { IRQNO(11, 7), IRQNO(12, 3), IRQNONE }, |
62 | int fdt_size; | 103 | + /* Multi-core timer */ |
63 | int psci_conduit; | 104 | + { IRQNO(1, 4), IRQNO(12, 4), IRQNO(35, 4), IRQNO(51, 4), IRQNO(53, 4), IRQNONE }, |
64 | + PFlashCFI01 *flash[2]; | 105 | + { IRQNO(1, 5), IRQNO(12, 5), IRQNO(35, 5), IRQNO(51, 5), IRQNO(53, 5), IRQNONE }, |
65 | } SBSAMachineState; | 106 | + { IRQNO(1, 6), IRQNO(12, 6), IRQNO(35, 6), IRQNO(51, 6), IRQNO(53, 6), IRQNONE }, |
66 | 107 | + { IRQNO(1, 7), IRQNO(12, 7), IRQNO(35, 7), IRQNO(51, 7), IRQNO(53, 7), IRQNONE }, | |
67 | #define TYPE_SBSA_MACHINE MACHINE_TYPE_NAME("sbsa-ref") | ||
68 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry sbsa_ref_memmap[] = { | ||
69 | [SBSA_MEM] = { 0x10000000000ULL, RAMLIMIT_BYTES }, | ||
70 | }; | ||
71 | |||
72 | +static const int sbsa_ref_irqmap[] = { | ||
73 | + [SBSA_UART] = 1, | ||
74 | + [SBSA_RTC] = 2, | ||
75 | + [SBSA_PCIE] = 3, /* ... to 6 */ | ||
76 | + [SBSA_GPIO] = 7, | ||
77 | + [SBSA_SECURE_UART] = 8, | ||
78 | + [SBSA_SECURE_UART_MM] = 9, | ||
79 | + [SBSA_AHCI] = 10, | ||
80 | + [SBSA_EHCI] = 11, | ||
81 | +}; | 108 | +}; |
82 | + | 109 | + |
83 | +/* | 110 | +#undef IRQNO |
84 | + * Firmware on this machine only uses ACPI table to load OS, these limited | 111 | + |
85 | + * device tree nodes are just to let firmware know the info which varies from | 112 | +static const int *combinermap_entry(int irq) |
86 | + * command line parameters, so it is not necessary to be fully compatible | ||
87 | + * with the kernel CPU and NUMA binding rules. | ||
88 | + */ | ||
89 | +static void create_fdt(SBSAMachineState *sms) | ||
90 | +{ | ||
91 | + void *fdt = create_device_tree(&sms->fdt_size); | ||
92 | + const MachineState *ms = MACHINE(sms); | ||
93 | + int cpu; | ||
94 | + | ||
95 | + if (!fdt) { | ||
96 | + error_report("create_device_tree() failed"); | ||
97 | + exit(1); | ||
98 | + } | ||
99 | + | ||
100 | + sms->fdt = fdt; | ||
101 | + | ||
102 | + qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,sbsa-ref"); | ||
103 | + qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); | ||
104 | + qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); | ||
105 | + | ||
106 | + if (have_numa_distance) { | ||
107 | + int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | ||
108 | + uint32_t *matrix = g_malloc0(size); | ||
109 | + int idx, i, j; | ||
110 | + | ||
111 | + for (i = 0; i < nb_numa_nodes; i++) { | ||
112 | + for (j = 0; j < nb_numa_nodes; j++) { | ||
113 | + idx = (i * nb_numa_nodes + j) * 3; | ||
114 | + matrix[idx + 0] = cpu_to_be32(i); | ||
115 | + matrix[idx + 1] = cpu_to_be32(j); | ||
116 | + matrix[idx + 2] = cpu_to_be32(numa_info[i].distance[j]); | ||
117 | + } | ||
118 | + } | ||
119 | + | ||
120 | + qemu_fdt_add_subnode(fdt, "/distance-map"); | ||
121 | + qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", | ||
122 | + matrix, size); | ||
123 | + g_free(matrix); | ||
124 | + } | ||
125 | + | ||
126 | + qemu_fdt_add_subnode(sms->fdt, "/cpus"); | ||
127 | + | ||
128 | + for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) { | ||
129 | + char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); | ||
130 | + ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
131 | + CPUState *cs = CPU(armcpu); | ||
132 | + | ||
133 | + qemu_fdt_add_subnode(sms->fdt, nodename); | ||
134 | + | ||
135 | + if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { | ||
136 | + qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id", | ||
137 | + ms->possible_cpus->cpus[cs->cpu_index].props.node_id); | ||
138 | + } | ||
139 | + | ||
140 | + g_free(nodename); | ||
141 | + } | ||
142 | +} | ||
143 | + | ||
144 | +#define SBSA_FLASH_SECTOR_SIZE (256 * KiB) | ||
145 | + | ||
146 | +static PFlashCFI01 *sbsa_flash_create1(SBSAMachineState *sms, | ||
147 | + const char *name, | ||
148 | + const char *alias_prop_name) | ||
149 | +{ | 113 | +{ |
150 | + /* | 114 | + /* |
151 | + * Create a single flash device. We use the same parameters as | 115 | + * If the interrupt number passed in is the first entry in some |
152 | + * the flash devices on the Versatile Express board. | 116 | + * line of the combinermap, return a pointer to that line; |
117 | + * otherwise return NULL. | ||
153 | + */ | 118 | + */ |
154 | + DeviceState *dev = qdev_create(NULL, TYPE_PFLASH_CFI01); | 119 | + int i; |
155 | + | 120 | + for (i = 0; i < COMBINERMAP_SIZE; i++) { |
156 | + qdev_prop_set_uint64(dev, "sector-length", SBSA_FLASH_SECTOR_SIZE); | 121 | + if (combinermap[i][0] == irq) { |
157 | + qdev_prop_set_uint8(dev, "width", 4); | 122 | + return combinermap[i]; |
158 | + qdev_prop_set_uint8(dev, "device-width", 2); | 123 | + } |
159 | + qdev_prop_set_bit(dev, "big-endian", false); | 124 | + } |
160 | + qdev_prop_set_uint16(dev, "id0", 0x89); | 125 | + return NULL; |
161 | + qdev_prop_set_uint16(dev, "id1", 0x18); | ||
162 | + qdev_prop_set_uint16(dev, "id2", 0x00); | ||
163 | + qdev_prop_set_uint16(dev, "id3", 0x00); | ||
164 | + qdev_prop_set_string(dev, "name", name); | ||
165 | + object_property_add_child(OBJECT(sms), name, OBJECT(dev), | ||
166 | + &error_abort); | ||
167 | + object_property_add_alias(OBJECT(sms), alias_prop_name, | ||
168 | + OBJECT(dev), "drive", &error_abort); | ||
169 | + return PFLASH_CFI01(dev); | ||
170 | +} | 126 | +} |
171 | + | 127 | + |
172 | +static void sbsa_flash_create(SBSAMachineState *sms) | 128 | +static int mapline_size(const int *mapline) |
173 | +{ | 129 | +{ |
174 | + sms->flash[0] = sbsa_flash_create1(sms, "sbsa.flash0", "pflash0"); | 130 | + /* Return number of entries in this mapline in total */ |
175 | + sms->flash[1] = sbsa_flash_create1(sms, "sbsa.flash1", "pflash1"); | 131 | + int i = 0; |
132 | + | ||
133 | + if (!mapline) { | ||
134 | + /* Not in the map? IRQ goes to exactly one combiner input */ | ||
135 | + return 1; | ||
136 | + } | ||
137 | + while (*mapline != IRQNONE) { | ||
138 | + mapline++; | ||
139 | + i++; | ||
140 | + } | ||
141 | + return i; | ||
176 | +} | 142 | +} |
177 | + | 143 | + |
178 | +static void sbsa_flash_map1(PFlashCFI01 *flash, | 144 | /* |
179 | + hwaddr base, hwaddr size, | 145 | * Initialize board IRQs. |
180 | + MemoryRegion *sysmem) | 146 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. |
181 | +{ | 147 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
182 | + DeviceState *dev = DEVICE(flash); | 148 | DeviceState *extgicdev = DEVICE(&s->ext_gic); |
183 | + | 149 | int splitcount = 0; |
184 | + assert(size % SBSA_FLASH_SECTOR_SIZE == 0); | 150 | DeviceState *splitter; |
185 | + assert(size / SBSA_FLASH_SECTOR_SIZE <= UINT32_MAX); | 151 | + const int *mapline; |
186 | + qdev_prop_set_uint32(dev, "num-blocks", size / SBSA_FLASH_SECTOR_SIZE); | 152 | + int numlines, splitin, in; |
187 | + qdev_init_nofail(dev); | 153 | |
188 | + | 154 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
189 | + memory_region_add_subregion(sysmem, base, | 155 | irq_id = 0; |
190 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), | 156 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
191 | + 0)); | 157 | irq_id = EXT_GIC_ID_MCT_G1; |
192 | +} | 158 | } |
193 | + | 159 | |
194 | +static void sbsa_flash_map(SBSAMachineState *sms, | 160 | + if (s->irq_table[n]) { |
195 | + MemoryRegion *sysmem, | 161 | + /* |
196 | + MemoryRegion *secure_sysmem) | 162 | + * This must be some non-first entry in a combinermap line, |
197 | +{ | 163 | + * and we've already filled it in. |
198 | + /* | 164 | + */ |
199 | + * Map two flash devices to fill the SBSA_FLASH space in the memmap. | 165 | + continue; |
200 | + * sysmem is the system memory space. secure_sysmem is the secure view | 166 | + } |
201 | + * of the system, and the first flash device should be made visible only | 167 | + mapline = combinermap_entry(n); |
202 | + * there. The second flash device is visible to both secure and nonsecure. | ||
203 | + * If sysmem == secure_sysmem this means there is no separate Secure | ||
204 | + * address space and both flash devices are generally visible. | ||
205 | + */ | ||
206 | + hwaddr flashsize = sbsa_ref_memmap[SBSA_FLASH].size / 2; | ||
207 | + hwaddr flashbase = sbsa_ref_memmap[SBSA_FLASH].base; | ||
208 | + | ||
209 | + sbsa_flash_map1(sms->flash[0], flashbase, flashsize, | ||
210 | + secure_sysmem); | ||
211 | + sbsa_flash_map1(sms->flash[1], flashbase + flashsize, flashsize, | ||
212 | + sysmem); | ||
213 | +} | ||
214 | + | ||
215 | +static bool sbsa_firmware_init(SBSAMachineState *sms, | ||
216 | + MemoryRegion *sysmem, | ||
217 | + MemoryRegion *secure_sysmem) | ||
218 | +{ | ||
219 | + int i; | ||
220 | + BlockBackend *pflash_blk0; | ||
221 | + | ||
222 | + /* Map legacy -drive if=pflash to machine properties */ | ||
223 | + for (i = 0; i < ARRAY_SIZE(sms->flash); i++) { | ||
224 | + pflash_cfi01_legacy_drive(sms->flash[i], | ||
225 | + drive_get(IF_PFLASH, 0, i)); | ||
226 | + } | ||
227 | + | ||
228 | + sbsa_flash_map(sms, sysmem, secure_sysmem); | ||
229 | + | ||
230 | + pflash_blk0 = pflash_cfi01_get_blk(sms->flash[0]); | ||
231 | + | ||
232 | + if (bios_name) { | ||
233 | + char *fname; | ||
234 | + MemoryRegion *mr; | ||
235 | + int image_size; | ||
236 | + | ||
237 | + if (pflash_blk0) { | ||
238 | + error_report("The contents of the first flash device may be " | ||
239 | + "specified with -bios or with -drive if=pflash... " | ||
240 | + "but you cannot use both options at once"); | ||
241 | + exit(1); | ||
242 | + } | ||
243 | + | ||
244 | + /* Fall back to -bios */ | ||
245 | + | ||
246 | + fname = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); | ||
247 | + if (!fname) { | ||
248 | + error_report("Could not find ROM image '%s'", bios_name); | ||
249 | + exit(1); | ||
250 | + } | ||
251 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(sms->flash[0]), 0); | ||
252 | + image_size = load_image_mr(fname, mr); | ||
253 | + g_free(fname); | ||
254 | + if (image_size < 0) { | ||
255 | + error_report("Could not load ROM image '%s'", bios_name); | ||
256 | + exit(1); | ||
257 | + } | ||
258 | + } | ||
259 | + | ||
260 | + return pflash_blk0 || bios_name; | ||
261 | +} | ||
262 | + | ||
263 | +static void create_secure_ram(SBSAMachineState *sms, | ||
264 | + MemoryRegion *secure_sysmem) | ||
265 | +{ | ||
266 | + MemoryRegion *secram = g_new(MemoryRegion, 1); | ||
267 | + hwaddr base = sbsa_ref_memmap[SBSA_SECURE_MEM].base; | ||
268 | + hwaddr size = sbsa_ref_memmap[SBSA_SECURE_MEM].size; | ||
269 | + | ||
270 | + memory_region_init_ram(secram, NULL, "sbsa-ref.secure-ram", size, | ||
271 | + &error_fatal); | ||
272 | + memory_region_add_subregion(secure_sysmem, base, secram); | ||
273 | +} | ||
274 | + | ||
275 | +static void create_gic(SBSAMachineState *sms, qemu_irq *pic) | ||
276 | +{ | ||
277 | + DeviceState *gicdev; | ||
278 | + SysBusDevice *gicbusdev; | ||
279 | + const char *gictype; | ||
280 | + uint32_t redist0_capacity, redist0_count; | ||
281 | + int i; | ||
282 | + | ||
283 | + gictype = gicv3_class_name(); | ||
284 | + | ||
285 | + gicdev = qdev_create(NULL, gictype); | ||
286 | + qdev_prop_set_uint32(gicdev, "revision", 3); | ||
287 | + qdev_prop_set_uint32(gicdev, "num-cpu", smp_cpus); | ||
288 | + /* | ||
289 | + * Note that the num-irq property counts both internal and external | ||
290 | + * interrupts; there are always 32 of the former (mandated by GIC spec). | ||
291 | + */ | ||
292 | + qdev_prop_set_uint32(gicdev, "num-irq", NUM_IRQS + 32); | ||
293 | + qdev_prop_set_bit(gicdev, "has-security-extensions", true); | ||
294 | + | ||
295 | + redist0_capacity = | ||
296 | + sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
297 | + redist0_count = MIN(smp_cpus, redist0_capacity); | ||
298 | + | ||
299 | + qdev_prop_set_uint32(gicdev, "len-redist-region-count", 1); | ||
300 | + qdev_prop_set_uint32(gicdev, "redist-region-count[0]", redist0_count); | ||
301 | + | ||
302 | + qdev_init_nofail(gicdev); | ||
303 | + gicbusdev = SYS_BUS_DEVICE(gicdev); | ||
304 | + sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base); | ||
305 | + sysbus_mmio_map(gicbusdev, 1, sbsa_ref_memmap[SBSA_GIC_REDIST].base); | ||
306 | + | ||
307 | + /* | ||
308 | + * Wire the outputs from each CPU's generic timer and the GICv3 | ||
309 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | ||
310 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
311 | + */ | ||
312 | + for (i = 0; i < smp_cpus; i++) { | ||
313 | + DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); | ||
314 | + int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
315 | + int irq; | ||
316 | + /* | 168 | + /* |
317 | + * Mapping from the output timer irq lines from the CPU to the | 169 | + * We need to connect the IRQ to multiple inputs on both combiners |
318 | + * GIC PPI inputs used for this board. | 170 | + * and possibly also to the external GIC. |
319 | + */ | 171 | + */ |
320 | + const int timer_irq[] = { | 172 | + numlines = 2 * mapline_size(mapline); |
321 | + [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, | 173 | + if (irq_id) { |
322 | + [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | 174 | + numlines++; |
323 | + [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | 175 | + } |
324 | + [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, | 176 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
325 | + }; | 177 | splitter = DEVICE(&s->splitter[splitcount]); |
326 | + | 178 | - qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); |
327 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | 179 | + qdev_prop_set_uint16(splitter, "num-lines", numlines); |
328 | + qdev_connect_gpio_out(cpudev, irq, | 180 | qdev_realize(splitter, NULL, &error_abort); |
329 | + qdev_get_gpio_in(gicdev, | 181 | splitcount++; |
330 | + ppibase + timer_irq[irq])); | 182 | - s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
331 | + } | 183 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
332 | + | 184 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
333 | + qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, | 185 | + |
334 | + qdev_get_gpio_in(gicdev, ppibase | 186 | + in = n; |
335 | + + ARCH_GIC_MAINT_IRQ)); | 187 | + splitin = 0; |
336 | + qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, | 188 | + for (;;) { |
337 | + qdev_get_gpio_in(gicdev, ppibase | 189 | + s->irq_table[in] = qdev_get_gpio_in(splitter, 0); |
338 | + + VIRTUAL_PMU_IRQ)); | 190 | + qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); |
339 | + | 191 | + qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); |
340 | + sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | 192 | + splitin += 2; |
341 | + sysbus_connect_irq(gicbusdev, i + smp_cpus, | 193 | + if (!mapline) { |
342 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | 194 | + break; |
343 | + sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus, | 195 | + } |
344 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | 196 | + mapline++; |
345 | + sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus, | 197 | + in = *mapline; |
346 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | 198 | + if (in == IRQNONE) { |
347 | + } | 199 | + break; |
348 | + | 200 | + } |
349 | + for (i = 0; i < NUM_IRQS; i++) { | 201 | + } |
350 | + pic[i] = qdev_get_gpio_in(gicdev, i); | 202 | if (irq_id) { |
351 | + } | 203 | - qdev_connect_gpio_out(splitter, 2, |
352 | +} | 204 | + qdev_connect_gpio_out(splitter, splitin, |
353 | + | 205 | qdev_get_gpio_in(extgicdev, irq_id - 32)); |
354 | +static void create_uart(const SBSAMachineState *sms, qemu_irq *pic, int uart, | 206 | } |
355 | + MemoryRegion *mem, Chardev *chr) | 207 | } |
356 | +{ | 208 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
357 | + hwaddr base = sbsa_ref_memmap[uart].base; | 209 | irq_id = combiner_grp_to_gic_id[grp - |
358 | + int irq = sbsa_ref_irqmap[uart]; | 210 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
359 | + DeviceState *dev = qdev_create(NULL, "pl011"); | 211 | |
360 | + SysBusDevice *s = SYS_BUS_DEVICE(dev); | 212 | + if (s->irq_table[n]) { |
361 | + | 213 | + /* |
362 | + qdev_prop_set_chr(dev, "chardev", chr); | 214 | + * This must be some non-first entry in a combinermap line, |
363 | + qdev_init_nofail(dev); | 215 | + * and we've already filled it in. |
364 | + memory_region_add_subregion(mem, base, | 216 | + */ |
365 | + sysbus_mmio_get_region(s, 0)); | ||
366 | + sysbus_connect_irq(s, 0, pic[irq]); | ||
367 | +} | ||
368 | + | ||
369 | +static void create_rtc(const SBSAMachineState *sms, qemu_irq *pic) | ||
370 | +{ | ||
371 | + hwaddr base = sbsa_ref_memmap[SBSA_RTC].base; | ||
372 | + int irq = sbsa_ref_irqmap[SBSA_RTC]; | ||
373 | + | ||
374 | + sysbus_create_simple("pl031", base, pic[irq]); | ||
375 | +} | ||
376 | + | ||
377 | +static DeviceState *gpio_key_dev; | ||
378 | +static void sbsa_ref_powerdown_req(Notifier *n, void *opaque) | ||
379 | +{ | ||
380 | + /* use gpio Pin 3 for power button event */ | ||
381 | + qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1); | ||
382 | +} | ||
383 | + | ||
384 | +static Notifier sbsa_ref_powerdown_notifier = { | ||
385 | + .notify = sbsa_ref_powerdown_req | ||
386 | +}; | ||
387 | + | ||
388 | +static void create_gpio(const SBSAMachineState *sms, qemu_irq *pic) | ||
389 | +{ | ||
390 | + DeviceState *pl061_dev; | ||
391 | + hwaddr base = sbsa_ref_memmap[SBSA_GPIO].base; | ||
392 | + int irq = sbsa_ref_irqmap[SBSA_GPIO]; | ||
393 | + | ||
394 | + pl061_dev = sysbus_create_simple("pl061", base, pic[irq]); | ||
395 | + | ||
396 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
397 | + qdev_get_gpio_in(pl061_dev, 3)); | ||
398 | + | ||
399 | + /* connect powerdown request */ | ||
400 | + qemu_register_powerdown_notifier(&sbsa_ref_powerdown_notifier); | ||
401 | +} | ||
402 | + | ||
403 | +static void create_ahci(const SBSAMachineState *sms, qemu_irq *pic) | ||
404 | +{ | ||
405 | + hwaddr base = sbsa_ref_memmap[SBSA_AHCI].base; | ||
406 | + int irq = sbsa_ref_irqmap[SBSA_AHCI]; | ||
407 | + DeviceState *dev; | ||
408 | + DriveInfo *hd[NUM_SATA_PORTS]; | ||
409 | + SysbusAHCIState *sysahci; | ||
410 | + AHCIState *ahci; | ||
411 | + int i; | ||
412 | + | ||
413 | + dev = qdev_create(NULL, "sysbus-ahci"); | ||
414 | + qdev_prop_set_uint32(dev, "num-ports", NUM_SATA_PORTS); | ||
415 | + qdev_init_nofail(dev); | ||
416 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); | ||
417 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irq]); | ||
418 | + | ||
419 | + sysahci = SYSBUS_AHCI(dev); | ||
420 | + ahci = &sysahci->ahci; | ||
421 | + ide_drive_get(hd, ARRAY_SIZE(hd)); | ||
422 | + for (i = 0; i < ahci->ports; i++) { | ||
423 | + if (hd[i] == NULL) { | ||
424 | + continue; | 217 | + continue; |
425 | + } | 218 | + } |
426 | + ide_create_drive(&ahci->dev[i].port, 0, hd[i]); | 219 | + |
427 | + } | 220 | if (irq_id) { |
428 | +} | 221 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
429 | + | 222 | splitter = DEVICE(&s->splitter[splitcount]); |
430 | +static void create_ehci(const SBSAMachineState *sms, qemu_irq *pic) | 223 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, |
431 | +{ | 224 | DeviceState *dev, int ext) |
432 | + hwaddr base = sbsa_ref_memmap[SBSA_EHCI].base; | ||
433 | + int irq = sbsa_ref_irqmap[SBSA_EHCI]; | ||
434 | + | ||
435 | + sysbus_create_simple("platform-ehci-usb", base, pic[irq]); | ||
436 | +} | ||
437 | + | ||
438 | +static void create_smmu(const SBSAMachineState *sms, qemu_irq *pic, | ||
439 | + PCIBus *bus) | ||
440 | +{ | ||
441 | + hwaddr base = sbsa_ref_memmap[SBSA_SMMU].base; | ||
442 | + int irq = sbsa_ref_irqmap[SBSA_SMMU]; | ||
443 | + DeviceState *dev; | ||
444 | + int i; | ||
445 | + | ||
446 | + dev = qdev_create(NULL, "arm-smmuv3"); | ||
447 | + | ||
448 | + object_property_set_link(OBJECT(dev), OBJECT(bus), "primary-bus", | ||
449 | + &error_abort); | ||
450 | + qdev_init_nofail(dev); | ||
451 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); | ||
452 | + for (i = 0; i < NUM_SMMU_IRQS; i++) { | ||
453 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]); | ||
454 | + } | ||
455 | +} | ||
456 | + | ||
457 | +static void create_pcie(SBSAMachineState *sms, qemu_irq *pic) | ||
458 | +{ | ||
459 | + hwaddr base_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].base; | ||
460 | + hwaddr size_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].size; | ||
461 | + hwaddr base_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].base; | ||
462 | + hwaddr size_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].size; | ||
463 | + hwaddr base_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].base; | ||
464 | + hwaddr size_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].size; | ||
465 | + hwaddr base_pio = sbsa_ref_memmap[SBSA_PCIE_PIO].base; | ||
466 | + int irq = sbsa_ref_irqmap[SBSA_PCIE]; | ||
467 | + MemoryRegion *mmio_alias, *mmio_alias_high, *mmio_reg; | ||
468 | + MemoryRegion *ecam_alias, *ecam_reg; | ||
469 | + DeviceState *dev; | ||
470 | + PCIHostState *pci; | ||
471 | + int i; | ||
472 | + | ||
473 | + dev = qdev_create(NULL, TYPE_GPEX_HOST); | ||
474 | + qdev_init_nofail(dev); | ||
475 | + | ||
476 | + /* Map ECAM space */ | ||
477 | + ecam_alias = g_new0(MemoryRegion, 1); | ||
478 | + ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
479 | + memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", | ||
480 | + ecam_reg, 0, size_ecam); | ||
481 | + memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias); | ||
482 | + | ||
483 | + /* Map the MMIO space */ | ||
484 | + mmio_alias = g_new0(MemoryRegion, 1); | ||
485 | + mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); | ||
486 | + memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", | ||
487 | + mmio_reg, base_mmio, size_mmio); | ||
488 | + memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias); | ||
489 | + | ||
490 | + /* Map the MMIO_HIGH space */ | ||
491 | + mmio_alias_high = g_new0(MemoryRegion, 1); | ||
492 | + memory_region_init_alias(mmio_alias_high, OBJECT(dev), "pcie-mmio-high", | ||
493 | + mmio_reg, base_mmio_high, size_mmio_high); | ||
494 | + memory_region_add_subregion(get_system_memory(), base_mmio_high, | ||
495 | + mmio_alias_high); | ||
496 | + | ||
497 | + /* Map IO port space */ | ||
498 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio); | ||
499 | + | ||
500 | + for (i = 0; i < GPEX_NUM_IRQS; i++) { | ||
501 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]); | ||
502 | + gpex_set_irq_num(GPEX_HOST(dev), i, irq + i); | ||
503 | + } | ||
504 | + | ||
505 | + pci = PCI_HOST_BRIDGE(dev); | ||
506 | + if (pci->bus) { | ||
507 | + for (i = 0; i < nb_nics; i++) { | ||
508 | + NICInfo *nd = &nd_table[i]; | ||
509 | + | ||
510 | + if (!nd->model) { | ||
511 | + nd->model = g_strdup("e1000e"); | ||
512 | + } | ||
513 | + | ||
514 | + pci_nic_init_nofail(nd, pci->bus, nd->model, NULL); | ||
515 | + } | ||
516 | + } | ||
517 | + | ||
518 | + pci_create_simple(pci->bus, -1, "VGA"); | ||
519 | + | ||
520 | + create_smmu(sms, pic, pci->bus); | ||
521 | +} | ||
522 | + | ||
523 | +static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size) | ||
524 | +{ | ||
525 | + const SBSAMachineState *board = container_of(binfo, SBSAMachineState, | ||
526 | + bootinfo); | ||
527 | + | ||
528 | + *fdt_size = board->fdt_size; | ||
529 | + return board->fdt; | ||
530 | +} | ||
531 | + | ||
532 | static void sbsa_ref_init(MachineState *machine) | ||
533 | { | 225 | { |
534 | SBSAMachineState *sms = SBSA_MACHINE(machine); | 226 | int n; |
535 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | 227 | - int bit; |
536 | MemoryRegion *sysmem = get_system_memory(); | 228 | int max; |
537 | MemoryRegion *secure_sysmem = NULL; | 229 | qemu_irq *irq; |
538 | MemoryRegion *ram = g_new(MemoryRegion, 1); | 230 | |
539 | + bool firmware_loaded; | 231 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, |
540 | const CPUArchIdList *possible_cpus; | 232 | EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
541 | int n, sbsa_max_cpus; | 233 | irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; |
542 | + qemu_irq pic[NUM_IRQS]; | 234 | |
543 | 235 | - /* | |
544 | if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a57"))) { | 236 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, |
545 | error_report("sbsa-ref: CPU type other than the built-in " | 237 | - * so let split them. |
546 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | 238 | - */ |
547 | exit(1); | 239 | for (n = 0; n < max; n++) { |
240 | - | ||
241 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
242 | - | ||
243 | - switch (n) { | ||
244 | - /* MDNIE_LCD1 INTG1 */ | ||
245 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
246 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
247 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
248 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
249 | - continue; | ||
250 | - | ||
251 | - /* TMU INTG3 */ | ||
252 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
253 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
254 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
255 | - continue; | ||
256 | - | ||
257 | - /* LCD1 INTG12 */ | ||
258 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
259 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
260 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
261 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
262 | - continue; | ||
263 | - | ||
264 | - /* Multi-Core Timer INTG12 */ | ||
265 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
266 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
267 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
268 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
269 | - continue; | ||
270 | - | ||
271 | - /* Multi-Core Timer INTG35 */ | ||
272 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
273 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
274 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
275 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
276 | - continue; | ||
277 | - | ||
278 | - /* Multi-Core Timer INTG51 */ | ||
279 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
280 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
281 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
282 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
283 | - continue; | ||
284 | - | ||
285 | - /* Multi-Core Timer INTG53 */ | ||
286 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
287 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
288 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
289 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
290 | - continue; | ||
291 | - } | ||
292 | - | ||
293 | irq[n] = qdev_get_gpio_in(dev, n); | ||
548 | } | 294 | } |
549 | |||
550 | + /* | ||
551 | + * The Secure view of the world is the same as the NonSecure, | ||
552 | + * but with a few extra devices. Create it as a container region | ||
553 | + * containing the system memory at low priority; any secure-only | ||
554 | + * devices go in at higher priority and take precedence. | ||
555 | + */ | ||
556 | + secure_sysmem = g_new(MemoryRegion, 1); | ||
557 | + memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory", | ||
558 | + UINT64_MAX); | ||
559 | + memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1); | ||
560 | + | ||
561 | + firmware_loaded = sbsa_firmware_init(sms, sysmem, | ||
562 | + secure_sysmem ?: sysmem); | ||
563 | + | ||
564 | + if (machine->kernel_filename && firmware_loaded) { | ||
565 | + error_report("sbsa-ref: No fw_cfg device on this machine, " | ||
566 | + "so -kernel option is not supported when firmware loaded, " | ||
567 | + "please load OS from hard disk instead"); | ||
568 | + exit(1); | ||
569 | + } | ||
570 | + | ||
571 | /* | ||
572 | * This machine has EL3 enabled, external firmware should supply PSCI | ||
573 | * implementation, so the QEMU's internal PSCI is disabled. | ||
574 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | ||
575 | machine->ram_size); | ||
576 | memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base, ram); | ||
577 | |||
578 | + create_fdt(sms); | ||
579 | + | ||
580 | + create_secure_ram(sms, secure_sysmem); | ||
581 | + | ||
582 | + create_gic(sms, pic); | ||
583 | + | ||
584 | + create_uart(sms, pic, SBSA_UART, sysmem, serial_hd(0)); | ||
585 | + create_uart(sms, pic, SBSA_SECURE_UART, secure_sysmem, serial_hd(1)); | ||
586 | + /* Second secure UART for RAS and MM from EL0 */ | ||
587 | + create_uart(sms, pic, SBSA_SECURE_UART_MM, secure_sysmem, serial_hd(2)); | ||
588 | + | ||
589 | + create_rtc(sms, pic); | ||
590 | + | ||
591 | + create_gpio(sms, pic); | ||
592 | + | ||
593 | + create_ahci(sms, pic); | ||
594 | + | ||
595 | + create_ehci(sms, pic); | ||
596 | + | ||
597 | + create_pcie(sms, pic); | ||
598 | + | ||
599 | sms->bootinfo.ram_size = machine->ram_size; | ||
600 | sms->bootinfo.kernel_filename = machine->kernel_filename; | ||
601 | sms->bootinfo.nb_cpus = smp_cpus; | ||
602 | sms->bootinfo.board_id = -1; | ||
603 | sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base; | ||
604 | + sms->bootinfo.get_dtb = sbsa_ref_dtb; | ||
605 | + sms->bootinfo.firmware_loaded = firmware_loaded; | ||
606 | arm_load_kernel(ARM_CPU(first_cpu), &sms->bootinfo); | ||
607 | } | 295 | } |
608 | |||
609 | @@ -XXX,XX +XXX,XX @@ sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx) | ||
610 | return idx % nb_numa_nodes; | ||
611 | } | ||
612 | |||
613 | +static void sbsa_ref_instance_init(Object *obj) | ||
614 | +{ | ||
615 | + SBSAMachineState *sms = SBSA_MACHINE(obj); | ||
616 | + | ||
617 | + sbsa_flash_create(sms); | ||
618 | +} | ||
619 | + | ||
620 | static void sbsa_ref_class_init(ObjectClass *oc, void *data) | ||
621 | { | ||
622 | MachineClass *mc = MACHINE_CLASS(oc); | ||
623 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_class_init(ObjectClass *oc, void *data) | ||
624 | static const TypeInfo sbsa_ref_info = { | ||
625 | .name = TYPE_SBSA_MACHINE, | ||
626 | .parent = TYPE_MACHINE, | ||
627 | + .instance_init = sbsa_ref_instance_init, | ||
628 | .class_init = sbsa_ref_class_init, | ||
629 | .instance_size = sizeof(SBSAMachineState), | ||
630 | }; | ||
631 | -- | 296 | -- |
632 | 2.20.1 | 297 | 2.25.1 |
633 | |||
634 | diff view generated by jsdifflib |
1 | From: Eddie James <eajames@linux.ibm.com> | 1 | Switch the creation of the combiner devices to the new-style |
---|---|---|---|
2 | "embedded in state struct" approach, so we can easily refer | ||
3 | to the object elsewhere during realize. | ||
2 | 4 | ||
3 | The XDMA engine embedded in the Aspeed SOCs performs PCI DMA operations | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | between the SOC (acting as a BMC) and a host processor in a server. | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220404154658.565020-18-peter.maydell@linaro.org | ||
8 | --- | ||
9 | include/hw/arm/exynos4210.h | 3 ++ | ||
10 | include/hw/intc/exynos4210_combiner.h | 57 +++++++++++++++++++++++++++ | ||
11 | hw/arm/exynos4210.c | 20 +++++----- | ||
12 | hw/intc/exynos4210_combiner.c | 31 +-------------- | ||
13 | 4 files changed, 72 insertions(+), 39 deletions(-) | ||
14 | create mode 100644 include/hw/intc/exynos4210_combiner.h | ||
5 | 15 | ||
6 | The XDMA engine exists on the AST2400, AST2500, and AST2600 SOCs, so | 16 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
7 | enable it for all of those. Add trace events on the important register | ||
8 | writes in the XDMA engine. | ||
9 | |||
10 | Signed-off-by: Eddie James <eajames@linux.ibm.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
13 | Message-id: 20190618165311.27066-21-clg@kaod.org | ||
14 | [clg: - changed title ] | ||
15 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/misc/Makefile.objs | 1 + | ||
19 | include/hw/arm/aspeed_soc.h | 3 + | ||
20 | include/hw/misc/aspeed_xdma.h | 30 +++++++ | ||
21 | hw/arm/aspeed_soc.c | 17 ++++ | ||
22 | hw/misc/aspeed_xdma.c | 165 ++++++++++++++++++++++++++++++++++ | ||
23 | hw/misc/trace-events | 3 + | ||
24 | 6 files changed, 219 insertions(+) | ||
25 | create mode 100644 include/hw/misc/aspeed_xdma.h | ||
26 | create mode 100644 hw/misc/aspeed_xdma.c | ||
27 | |||
28 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
29 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/misc/Makefile.objs | 18 | --- a/include/hw/arm/exynos4210.h |
31 | +++ b/hw/misc/Makefile.objs | 19 | +++ b/include/hw/arm/exynos4210.h |
32 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_ARMSSE_MHU) += armsse-mhu.o | ||
33 | |||
34 | obj-$(CONFIG_PVPANIC) += pvpanic.o | ||
35 | obj-$(CONFIG_AUX) += auxbus.o | ||
36 | +obj-$(CONFIG_ASPEED_SOC) += aspeed_xdma.o | ||
37 | obj-$(CONFIG_ASPEED_SOC) += aspeed_scu.o aspeed_sdmc.o | ||
38 | obj-$(CONFIG_MSF2) += msf2-sysreg.o | ||
39 | obj-$(CONFIG_NRF51_SOC) += nrf51_rng.o | ||
40 | diff --git a/include/hw/arm/aspeed_soc.h b/include/hw/arm/aspeed_soc.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/arm/aspeed_soc.h | ||
43 | +++ b/include/hw/arm/aspeed_soc.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
45 | #include "hw/intc/aspeed_vic.h" | 21 | #include "hw/sysbus.h" |
46 | #include "hw/misc/aspeed_scu.h" | 22 | #include "hw/cpu/a9mpcore.h" |
47 | #include "hw/misc/aspeed_sdmc.h" | 23 | #include "hw/intc/exynos4210_gic.h" |
48 | +#include "hw/misc/aspeed_xdma.h" | 24 | +#include "hw/intc/exynos4210_combiner.h" |
49 | #include "hw/timer/aspeed_timer.h" | 25 | #include "hw/core/split-irq.h" |
50 | #include "hw/timer/aspeed_rtc.h" | 26 | #include "target/arm/cpu-qom.h" |
51 | #include "hw/i2c/aspeed_i2c.h" | 27 | #include "qom/object.h" |
52 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSoCState { | 28 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
53 | AspeedTimerCtrlState timerctrl; | 29 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
54 | AspeedI2CState i2c; | 30 | A9MPPrivState a9mpcore; |
55 | AspeedSCUState scu; | 31 | Exynos4210GicState ext_gic; |
56 | + AspeedXDMAState xdma; | 32 | + Exynos4210CombinerState int_combiner; |
57 | AspeedSMCState fmc; | 33 | + Exynos4210CombinerState ext_combiner; |
58 | AspeedSMCState spi[ASPEED_SPIS_NUM]; | 34 | SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; |
59 | AspeedSDMCState sdmc; | ||
60 | @@ -XXX,XX +XXX,XX @@ enum { | ||
61 | ASPEED_ETH1, | ||
62 | ASPEED_ETH2, | ||
63 | ASPEED_SDRAM, | ||
64 | + ASPEED_XDMA, | ||
65 | }; | 35 | }; |
66 | 36 | ||
67 | #endif /* ASPEED_SOC_H */ | 37 | diff --git a/include/hw/intc/exynos4210_combiner.h b/include/hw/intc/exynos4210_combiner.h |
68 | diff --git a/include/hw/misc/aspeed_xdma.h b/include/hw/misc/aspeed_xdma.h | ||
69 | new file mode 100644 | 38 | new file mode 100644 |
70 | index XXXXXXX..XXXXXXX | 39 | index XXXXXXX..XXXXXXX |
71 | --- /dev/null | 40 | --- /dev/null |
72 | +++ b/include/hw/misc/aspeed_xdma.h | 41 | +++ b/include/hw/intc/exynos4210_combiner.h |
73 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
74 | +/* | 43 | +/* |
75 | + * ASPEED XDMA Controller | 44 | + * Samsung exynos4210 Interrupt Combiner |
76 | + * Eddie James <eajames@linux.ibm.com> | ||
77 | + * | 45 | + * |
78 | + * Copyright (C) 2019 IBM Corp. | 46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. |
79 | + * SPDX-License-Identifer: GPL-2.0-or-later | 47 | + * All rights reserved. |
48 | + * | ||
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | ||
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or modify it | ||
52 | + * under the terms of the GNU General Public License as published by the | ||
53 | + * Free Software Foundation; either version 2 of the License, or (at your | ||
54 | + * option) any later version. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | ||
59 | + * See the GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
80 | + */ | 63 | + */ |
81 | + | 64 | + |
82 | +#ifndef ASPEED_XDMA_H | 65 | +#ifndef HW_INTC_EXYNOS4210_COMBINER |
83 | +#define ASPEED_XDMA_H | 66 | +#define HW_INTC_EXYNOS4210_COMBINER |
84 | + | 67 | + |
85 | +#include "hw/sysbus.h" | 68 | +#include "hw/sysbus.h" |
86 | + | 69 | + |
87 | +#define TYPE_ASPEED_XDMA "aspeed.xdma" | 70 | +/* |
88 | +#define ASPEED_XDMA(obj) OBJECT_CHECK(AspeedXDMAState, (obj), TYPE_ASPEED_XDMA) | 71 | + * State for each output signal of internal combiner |
72 | + */ | ||
73 | +typedef struct CombinerGroupState { | ||
74 | + uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
75 | + uint8_t src_pending; /* Pending source interrupts before masking */ | ||
76 | +} CombinerGroupState; | ||
89 | + | 77 | + |
90 | +#define ASPEED_XDMA_NUM_REGS (ASPEED_XDMA_REG_SIZE / sizeof(uint32_t)) | 78 | +#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" |
91 | +#define ASPEED_XDMA_REG_SIZE 0x7C | 79 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) |
92 | + | 80 | + |
93 | +typedef struct AspeedXDMAState { | 81 | +/* Number of groups and total number of interrupts for the internal combiner */ |
94 | + SysBusDevice parent; | 82 | +#define IIC_NGRP 64 |
83 | +#define IIC_NIRQ (IIC_NGRP * 8) | ||
84 | +#define IIC_REGSET_SIZE 0x41 | ||
85 | + | ||
86 | +struct Exynos4210CombinerState { | ||
87 | + SysBusDevice parent_obj; | ||
95 | + | 88 | + |
96 | + MemoryRegion iomem; | 89 | + MemoryRegion iomem; |
97 | + qemu_irq irq; | ||
98 | + | 90 | + |
99 | + char bmc_cmdq_readp_set; | 91 | + struct CombinerGroupState group[IIC_NGRP]; |
100 | + uint32_t regs[ASPEED_XDMA_NUM_REGS]; | 92 | + uint32_t reg_set[IIC_REGSET_SIZE]; |
101 | +} AspeedXDMAState; | 93 | + uint32_t icipsr[2]; |
94 | + uint32_t external; /* 1 means that this combiner is external */ | ||
102 | + | 95 | + |
103 | +#endif /* ASPEED_XDMA_H */ | 96 | + qemu_irq output_irq[IIC_NGRP]; |
104 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/arm/aspeed_soc.c | ||
107 | +++ b/hw/arm/aspeed_soc.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2400_memmap[] = { | ||
109 | [ASPEED_VIC] = 0x1E6C0000, | ||
110 | [ASPEED_SDMC] = 0x1E6E0000, | ||
111 | [ASPEED_SCU] = 0x1E6E2000, | ||
112 | + [ASPEED_XDMA] = 0x1E6E7000, | ||
113 | [ASPEED_ADC] = 0x1E6E9000, | ||
114 | [ASPEED_SRAM] = 0x1E720000, | ||
115 | [ASPEED_GPIO] = 0x1E780000, | ||
116 | @@ -XXX,XX +XXX,XX @@ static const hwaddr aspeed_soc_ast2500_memmap[] = { | ||
117 | [ASPEED_VIC] = 0x1E6C0000, | ||
118 | [ASPEED_SDMC] = 0x1E6E0000, | ||
119 | [ASPEED_SCU] = 0x1E6E2000, | ||
120 | + [ASPEED_XDMA] = 0x1E6E7000, | ||
121 | [ASPEED_ADC] = 0x1E6E9000, | ||
122 | [ASPEED_SRAM] = 0x1E720000, | ||
123 | [ASPEED_GPIO] = 0x1E780000, | ||
124 | @@ -XXX,XX +XXX,XX @@ static const int aspeed_soc_ast2400_irqmap[] = { | ||
125 | [ASPEED_I2C] = 12, | ||
126 | [ASPEED_ETH1] = 2, | ||
127 | [ASPEED_ETH2] = 3, | ||
128 | + [ASPEED_XDMA] = 6, | ||
129 | }; | ||
130 | |||
131 | #define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap | ||
132 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
133 | sysbus_init_child_obj(obj, "ftgmac100[*]", OBJECT(&s->ftgmac100[i]), | ||
134 | sizeof(s->ftgmac100[i]), TYPE_FTGMAC100); | ||
135 | } | ||
136 | + | ||
137 | + sysbus_init_child_obj(obj, "xdma", OBJECT(&s->xdma), sizeof(s->xdma), | ||
138 | + TYPE_ASPEED_XDMA); | ||
139 | } | ||
140 | |||
141 | static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
142 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | ||
143 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, | ||
144 | aspeed_soc_get_irq(s, ASPEED_ETH1 + i)); | ||
145 | } | ||
146 | + | ||
147 | + /* XDMA */ | ||
148 | + object_property_set_bool(OBJECT(&s->xdma), true, "realized", &err); | ||
149 | + if (err) { | ||
150 | + error_propagate(errp, err); | ||
151 | + return; | ||
152 | + } | ||
153 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0, | ||
154 | + sc->info->memmap[ASPEED_XDMA]); | ||
155 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0, | ||
156 | + aspeed_soc_get_irq(s, ASPEED_XDMA)); | ||
157 | } | ||
158 | static Property aspeed_soc_properties[] = { | ||
159 | DEFINE_PROP_UINT32("num-cpus", AspeedSoCState, num_cpus, 0), | ||
160 | diff --git a/hw/misc/aspeed_xdma.c b/hw/misc/aspeed_xdma.c | ||
161 | new file mode 100644 | ||
162 | index XXXXXXX..XXXXXXX | ||
163 | --- /dev/null | ||
164 | +++ b/hw/misc/aspeed_xdma.c | ||
165 | @@ -XXX,XX +XXX,XX @@ | ||
166 | +/* | ||
167 | + * ASPEED XDMA Controller | ||
168 | + * Eddie James <eajames@linux.ibm.com> | ||
169 | + * | ||
170 | + * Copyright (C) 2019 IBM Corp | ||
171 | + * SPDX-License-Identifer: GPL-2.0-or-later | ||
172 | + */ | ||
173 | + | ||
174 | +#include "qemu/osdep.h" | ||
175 | +#include "qemu/log.h" | ||
176 | +#include "qemu/error-report.h" | ||
177 | +#include "hw/misc/aspeed_xdma.h" | ||
178 | +#include "qapi/error.h" | ||
179 | + | ||
180 | +#include "trace.h" | ||
181 | + | ||
182 | +#define XDMA_BMC_CMDQ_ADDR 0x10 | ||
183 | +#define XDMA_BMC_CMDQ_ENDP 0x14 | ||
184 | +#define XDMA_BMC_CMDQ_WRP 0x18 | ||
185 | +#define XDMA_BMC_CMDQ_W_MASK 0x0003FFFF | ||
186 | +#define XDMA_BMC_CMDQ_RDP 0x1C | ||
187 | +#define XDMA_BMC_CMDQ_RDP_MAGIC 0xEE882266 | ||
188 | +#define XDMA_IRQ_ENG_CTRL 0x20 | ||
189 | +#define XDMA_IRQ_ENG_CTRL_US_COMP BIT(4) | ||
190 | +#define XDMA_IRQ_ENG_CTRL_DS_COMP BIT(5) | ||
191 | +#define XDMA_IRQ_ENG_CTRL_W_MASK 0xBFEFF07F | ||
192 | +#define XDMA_IRQ_ENG_STAT 0x24 | ||
193 | +#define XDMA_IRQ_ENG_STAT_US_COMP BIT(4) | ||
194 | +#define XDMA_IRQ_ENG_STAT_DS_COMP BIT(5) | ||
195 | +#define XDMA_IRQ_ENG_STAT_RESET 0xF8000000 | ||
196 | +#define XDMA_MEM_SIZE 0x1000 | ||
197 | + | ||
198 | +#define TO_REG(addr) ((addr) / sizeof(uint32_t)) | ||
199 | + | ||
200 | +static uint64_t aspeed_xdma_read(void *opaque, hwaddr addr, unsigned int size) | ||
201 | +{ | ||
202 | + uint32_t val = 0; | ||
203 | + AspeedXDMAState *xdma = opaque; | ||
204 | + | ||
205 | + if (addr < ASPEED_XDMA_REG_SIZE) { | ||
206 | + val = xdma->regs[TO_REG(addr)]; | ||
207 | + } | ||
208 | + | ||
209 | + return (uint64_t)val; | ||
210 | +} | ||
211 | + | ||
212 | +static void aspeed_xdma_write(void *opaque, hwaddr addr, uint64_t val, | ||
213 | + unsigned int size) | ||
214 | +{ | ||
215 | + unsigned int idx; | ||
216 | + uint32_t val32 = (uint32_t)val; | ||
217 | + AspeedXDMAState *xdma = opaque; | ||
218 | + | ||
219 | + if (addr >= ASPEED_XDMA_REG_SIZE) { | ||
220 | + return; | ||
221 | + } | ||
222 | + | ||
223 | + switch (addr) { | ||
224 | + case XDMA_BMC_CMDQ_ENDP: | ||
225 | + xdma->regs[TO_REG(addr)] = val32 & XDMA_BMC_CMDQ_W_MASK; | ||
226 | + break; | ||
227 | + case XDMA_BMC_CMDQ_WRP: | ||
228 | + idx = TO_REG(addr); | ||
229 | + xdma->regs[idx] = val32 & XDMA_BMC_CMDQ_W_MASK; | ||
230 | + xdma->regs[TO_REG(XDMA_BMC_CMDQ_RDP)] = xdma->regs[idx]; | ||
231 | + | ||
232 | + trace_aspeed_xdma_write(addr, val); | ||
233 | + | ||
234 | + if (xdma->bmc_cmdq_readp_set) { | ||
235 | + xdma->bmc_cmdq_readp_set = 0; | ||
236 | + } else { | ||
237 | + xdma->regs[TO_REG(XDMA_IRQ_ENG_STAT)] |= | ||
238 | + XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP; | ||
239 | + | ||
240 | + if (xdma->regs[TO_REG(XDMA_IRQ_ENG_CTRL)] & | ||
241 | + (XDMA_IRQ_ENG_CTRL_US_COMP | XDMA_IRQ_ENG_CTRL_DS_COMP)) | ||
242 | + qemu_irq_raise(xdma->irq); | ||
243 | + } | ||
244 | + break; | ||
245 | + case XDMA_BMC_CMDQ_RDP: | ||
246 | + trace_aspeed_xdma_write(addr, val); | ||
247 | + | ||
248 | + if (val32 == XDMA_BMC_CMDQ_RDP_MAGIC) { | ||
249 | + xdma->bmc_cmdq_readp_set = 1; | ||
250 | + } | ||
251 | + break; | ||
252 | + case XDMA_IRQ_ENG_CTRL: | ||
253 | + xdma->regs[TO_REG(addr)] = val32 & XDMA_IRQ_ENG_CTRL_W_MASK; | ||
254 | + break; | ||
255 | + case XDMA_IRQ_ENG_STAT: | ||
256 | + trace_aspeed_xdma_write(addr, val); | ||
257 | + | ||
258 | + idx = TO_REG(addr); | ||
259 | + if (val32 & (XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP)) { | ||
260 | + xdma->regs[idx] &= | ||
261 | + ~(XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP); | ||
262 | + qemu_irq_lower(xdma->irq); | ||
263 | + } | ||
264 | + break; | ||
265 | + default: | ||
266 | + xdma->regs[TO_REG(addr)] = val32; | ||
267 | + break; | ||
268 | + } | ||
269 | +} | ||
270 | + | ||
271 | +static const MemoryRegionOps aspeed_xdma_ops = { | ||
272 | + .read = aspeed_xdma_read, | ||
273 | + .write = aspeed_xdma_write, | ||
274 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
275 | + .valid.min_access_size = 4, | ||
276 | + .valid.max_access_size = 4, | ||
277 | +}; | 97 | +}; |
278 | + | 98 | + |
279 | +static void aspeed_xdma_realize(DeviceState *dev, Error **errp) | 99 | +#endif |
280 | +{ | 100 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
281 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
282 | + AspeedXDMAState *xdma = ASPEED_XDMA(dev); | ||
283 | + | ||
284 | + sysbus_init_irq(sbd, &xdma->irq); | ||
285 | + memory_region_init_io(&xdma->iomem, OBJECT(xdma), &aspeed_xdma_ops, xdma, | ||
286 | + TYPE_ASPEED_XDMA, XDMA_MEM_SIZE); | ||
287 | + sysbus_init_mmio(sbd, &xdma->iomem); | ||
288 | +} | ||
289 | + | ||
290 | +static void aspeed_xdma_reset(DeviceState *dev) | ||
291 | +{ | ||
292 | + AspeedXDMAState *xdma = ASPEED_XDMA(dev); | ||
293 | + | ||
294 | + xdma->bmc_cmdq_readp_set = 0; | ||
295 | + memset(xdma->regs, 0, ASPEED_XDMA_REG_SIZE); | ||
296 | + xdma->regs[TO_REG(XDMA_IRQ_ENG_STAT)] = XDMA_IRQ_ENG_STAT_RESET; | ||
297 | + | ||
298 | + qemu_irq_lower(xdma->irq); | ||
299 | +} | ||
300 | + | ||
301 | +static const VMStateDescription aspeed_xdma_vmstate = { | ||
302 | + .name = TYPE_ASPEED_XDMA, | ||
303 | + .version_id = 1, | ||
304 | + .fields = (VMStateField[]) { | ||
305 | + VMSTATE_UINT32_ARRAY(regs, AspeedXDMAState, ASPEED_XDMA_NUM_REGS), | ||
306 | + VMSTATE_END_OF_LIST(), | ||
307 | + }, | ||
308 | +}; | ||
309 | + | ||
310 | +static void aspeed_xdma_class_init(ObjectClass *classp, void *data) | ||
311 | +{ | ||
312 | + DeviceClass *dc = DEVICE_CLASS(classp); | ||
313 | + | ||
314 | + dc->realize = aspeed_xdma_realize; | ||
315 | + dc->reset = aspeed_xdma_reset; | ||
316 | + dc->vmsd = &aspeed_xdma_vmstate; | ||
317 | +} | ||
318 | + | ||
319 | +static const TypeInfo aspeed_xdma_info = { | ||
320 | + .name = TYPE_ASPEED_XDMA, | ||
321 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
322 | + .instance_size = sizeof(AspeedXDMAState), | ||
323 | + .class_init = aspeed_xdma_class_init, | ||
324 | +}; | ||
325 | + | ||
326 | +static void aspeed_xdma_register_type(void) | ||
327 | +{ | ||
328 | + type_register_static(&aspeed_xdma_info); | ||
329 | +} | ||
330 | +type_init(aspeed_xdma_register_type); | ||
331 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
332 | index XXXXXXX..XXXXXXX 100644 | 101 | index XXXXXXX..XXXXXXX 100644 |
333 | --- a/hw/misc/trace-events | 102 | --- a/hw/arm/exynos4210.c |
334 | +++ b/hw/misc/trace-events | 103 | +++ b/hw/arm/exynos4210.c |
335 | @@ -XXX,XX +XXX,XX @@ armsse_cpuid_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 CPU_I | 104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
336 | # armsse-mhu.c | 105 | } |
337 | armsse_mhu_read(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 106 | |
338 | armsse_mhu_write(uint64_t offset, uint64_t data, unsigned size) "SSE-200 MHU write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | 107 | /* Internal Interrupt Combiner */ |
339 | + | 108 | - dev = qdev_new("exynos4210.combiner"); |
340 | +# aspeed_xdma.c | 109 | - busdev = SYS_BUS_DEVICE(dev); |
341 | +aspeed_xdma_write(uint64_t offset, uint64_t data) "XDMA write: offset 0x%" PRIx64 " data 0x%" PRIx64 | 110 | - sysbus_realize_and_unref(busdev, &error_fatal); |
111 | + busdev = SYS_BUS_DEVICE(&s->int_combiner); | ||
112 | + sysbus_realize(busdev, &error_fatal); | ||
113 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
114 | sysbus_connect_irq(busdev, n, | ||
115 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
116 | } | ||
117 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
118 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
119 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
120 | |||
121 | /* External Interrupt Combiner */ | ||
122 | - dev = qdev_new("exynos4210.combiner"); | ||
123 | - qdev_prop_set_uint32(dev, "external", 1); | ||
124 | - busdev = SYS_BUS_DEVICE(dev); | ||
125 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
126 | + qdev_prop_set_uint32(DEVICE(&s->ext_combiner), "external", 1); | ||
127 | + busdev = SYS_BUS_DEVICE(&s->ext_combiner); | ||
128 | + sysbus_realize(busdev, &error_fatal); | ||
129 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
130 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
131 | } | ||
132 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
133 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
134 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
135 | |||
136 | /* Initialize board IRQs. */ | ||
137 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
138 | |||
139 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
140 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
141 | + object_initialize_child(obj, "int-combiner", &s->int_combiner, | ||
142 | + TYPE_EXYNOS4210_COMBINER); | ||
143 | + object_initialize_child(obj, "ext-combiner", &s->ext_combiner, | ||
144 | + TYPE_EXYNOS4210_COMBINER); | ||
145 | } | ||
146 | |||
147 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
148 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | ||
149 | index XXXXXXX..XXXXXXX 100644 | ||
150 | --- a/hw/intc/exynos4210_combiner.c | ||
151 | +++ b/hw/intc/exynos4210_combiner.c | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | #include "hw/sysbus.h" | ||
154 | #include "migration/vmstate.h" | ||
155 | #include "qemu/module.h" | ||
156 | - | ||
157 | +#include "hw/intc/exynos4210_combiner.h" | ||
158 | #include "hw/arm/exynos4210.h" | ||
159 | #include "hw/hw.h" | ||
160 | #include "hw/irq.h" | ||
161 | @@ -XXX,XX +XXX,XX @@ | ||
162 | #define DPRINTF(fmt, ...) do {} while (0) | ||
163 | #endif | ||
164 | |||
165 | -#define IIC_NGRP 64 /* Internal Interrupt Combiner | ||
166 | - Groups number */ | ||
167 | -#define IIC_NIRQ (IIC_NGRP * 8)/* Internal Interrupt Combiner | ||
168 | - Interrupts number */ | ||
169 | #define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */ | ||
170 | -#define IIC_REGSET_SIZE 0x41 | ||
171 | - | ||
172 | -/* | ||
173 | - * State for each output signal of internal combiner | ||
174 | - */ | ||
175 | -typedef struct CombinerGroupState { | ||
176 | - uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
177 | - uint8_t src_pending; /* Pending source interrupts before masking */ | ||
178 | -} CombinerGroupState; | ||
179 | - | ||
180 | -#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | ||
181 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | ||
182 | - | ||
183 | -struct Exynos4210CombinerState { | ||
184 | - SysBusDevice parent_obj; | ||
185 | - | ||
186 | - MemoryRegion iomem; | ||
187 | - | ||
188 | - struct CombinerGroupState group[IIC_NGRP]; | ||
189 | - uint32_t reg_set[IIC_REGSET_SIZE]; | ||
190 | - uint32_t icipsr[2]; | ||
191 | - uint32_t external; /* 1 means that this combiner is external */ | ||
192 | - | ||
193 | - qemu_irq output_irq[IIC_NGRP]; | ||
194 | -}; | ||
195 | |||
196 | static const VMStateDescription vmstate_exynos4210_combiner_group_state = { | ||
197 | .name = "exynos4210.combiner.groupstate", | ||
342 | -- | 198 | -- |
343 | 2.20.1 | 199 | 2.25.1 |
344 | |||
345 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The only time we use the int_combiner_irq[] and ext_combiner_irq[] |
---|---|---|---|
2 | arrays in the Exynos4210Irq struct is during realize of the SoC -- we | ||
3 | initialize them with the input IRQs of the combiner devices, and then | ||
4 | connect those to outputs of other devices in | ||
5 | exynos4210_init_board_irqs(). Now that the combiner objects are | ||
6 | easily accessible as s->int_combiner and s->ext_combiner we can make | ||
7 | the connections directly from one device to the other without going | ||
8 | via these arrays. | ||
2 | 9 | ||
3 | This code is specific to the SoftFloat floating-point | 10 | Since these are the only two remaining elements of Exynos4210Irq, |
4 | implementation, which is only used by TCG. | 11 | we can remove that struct entirely. |
5 | 12 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190701132516.26392-18-philmd@redhat.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220404154658.565020-19-peter.maydell@linaro.org | ||
10 | --- | 16 | --- |
11 | target/arm/vfp_helper.c | 26 +++++++++++++++++++++++--- | 17 | include/hw/arm/exynos4210.h | 6 ------ |
12 | 1 file changed, 23 insertions(+), 3 deletions(-) | 18 | hw/arm/exynos4210.c | 34 ++++++++-------------------------- |
19 | 2 files changed, 8 insertions(+), 32 deletions(-) | ||
13 | 20 | ||
14 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | 21 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/vfp_helper.c | 23 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/target/arm/vfp_helper.c | 24 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
19 | */ | 26 | */ |
20 | 27 | #define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | |
21 | #include "qemu/osdep.h" | 28 | |
22 | -#include "qemu/log.h" | 29 | -typedef struct Exynos4210Irq { |
23 | #include "cpu.h" | 30 | - qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
24 | #include "exec/helper-proto.h" | 31 | - qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
25 | -#include "fpu/softfloat.h" | 32 | -} Exynos4210Irq; |
26 | #include "internals.h" | ||
27 | - | 33 | - |
28 | +#ifdef CONFIG_TCG | 34 | struct Exynos4210State { |
29 | +#include "qemu/log.h" | 35 | /*< private >*/ |
30 | +#include "fpu/softfloat.h" | 36 | SysBusDevice parent_obj; |
31 | +#endif | 37 | /*< public >*/ |
32 | 38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | |
33 | /* VFP support. We follow the convention used for VFP instructions: | 39 | - Exynos4210Irq irqs; |
34 | Single precision routines have a "s" suffix, double precision a | 40 | qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
35 | "d" suffix. */ | 41 | |
36 | 42 | MemoryRegion chipid_mem; | |
37 | +#ifdef CONFIG_TCG | 43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
38 | + | 44 | index XXXXXXX..XXXXXXX 100644 |
39 | /* Convert host exception flags to vfp form. */ | 45 | --- a/hw/arm/exynos4210.c |
40 | static inline int vfp_exceptbits_from_host(int host_bits) | 46 | +++ b/hw/arm/exynos4210.c |
47 | @@ -XXX,XX +XXX,XX @@ static int mapline_size(const int *mapline) | ||
48 | static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
41 | { | 49 | { |
42 | @@ -XXX,XX +XXX,XX @@ static void vfp_set_fpscr_to_host(CPUARMState *env, uint32_t val) | 50 | uint32_t grp, bit, irq_id, n; |
43 | set_float_exception_flags(0, &env->vfp.standard_fp_status); | 51 | - Exynos4210Irq *is = &s->irqs; |
52 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
53 | + DeviceState *intcdev = DEVICE(&s->int_combiner); | ||
54 | + DeviceState *extcdev = DEVICE(&s->ext_combiner); | ||
55 | int splitcount = 0; | ||
56 | DeviceState *splitter; | ||
57 | const int *mapline; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
59 | splitin = 0; | ||
60 | for (;;) { | ||
61 | s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
62 | - qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
63 | - qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
64 | + qdev_connect_gpio_out(splitter, splitin, | ||
65 | + qdev_get_gpio_in(intcdev, in)); | ||
66 | + qdev_connect_gpio_out(splitter, splitin + 1, | ||
67 | + qdev_get_gpio_in(extcdev, in)); | ||
68 | splitin += 2; | ||
69 | if (!mapline) { | ||
70 | break; | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
72 | qdev_realize(splitter, NULL, &error_abort); | ||
73 | splitcount++; | ||
74 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
75 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
76 | + qdev_connect_gpio_out(splitter, 0, qdev_get_gpio_in(intcdev, n)); | ||
77 | qdev_connect_gpio_out(splitter, 1, | ||
78 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
79 | } else { | ||
80 | - s->irq_table[n] = is->int_combiner_irq[n]; | ||
81 | + s->irq_table[n] = qdev_get_gpio_in(intcdev, n); | ||
82 | } | ||
83 | } | ||
84 | /* | ||
85 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
86 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
44 | } | 87 | } |
45 | 88 | ||
46 | +#else | 89 | -/* |
47 | + | 90 | - * Get Combiner input GPIO into irqs structure |
48 | +static uint32_t vfp_get_fpscr_from_host(CPUARMState *env) | 91 | - */ |
49 | +{ | 92 | -static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, |
50 | + return 0; | 93 | - DeviceState *dev, int ext) |
51 | +} | 94 | -{ |
52 | + | 95 | - int n; |
53 | +static void vfp_set_fpscr_to_host(CPUARMState *env, uint32_t val) | 96 | - int max; |
54 | +{ | 97 | - qemu_irq *irq; |
55 | +} | 98 | - |
56 | + | 99 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
57 | +#endif | 100 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
58 | + | 101 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; |
59 | uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 102 | - |
60 | { | 103 | - for (n = 0; n < max; n++) { |
61 | uint32_t i, fpscr; | 104 | - irq[n] = qdev_get_gpio_in(dev, n); |
62 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val) | 105 | - } |
63 | HELPER(vfp_set_fpscr)(env, val); | 106 | -} |
64 | } | 107 | - |
65 | 108 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | |
66 | +#ifdef CONFIG_TCG | 109 | 0x09, 0x00, 0x00, 0x00 }; |
67 | + | 110 | |
68 | #define VFP_HELPER(name, p) HELPER(glue(glue(vfp_,name),p)) | 111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
69 | 112 | sysbus_connect_irq(busdev, n, | |
70 | #define VFP_BINOP(name) \ | 113 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); |
71 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(frint64_d)(float64 f, void *fpst) | 114 | } |
72 | { | 115 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); |
73 | return frint_d(f, fpst, 64); | 116 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); |
74 | } | 117 | |
75 | + | 118 | /* External Interrupt Combiner */ |
76 | +#endif | 119 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
120 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
121 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
122 | } | ||
123 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
124 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
125 | |||
126 | /* Initialize board IRQs. */ | ||
77 | -- | 127 | -- |
78 | 2.20.1 | 128 | 2.25.1 |
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Andrew Jeffery <andrew@aj.id.au> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | If the match value exceeds reload then we don't want to include it in | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
4 | calculations for the next event. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | 5 | Message-id: 20220324181557.203805-2-zongyuan.li@smartx.com | |
6 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Message-id: 20190618165311.27066-10-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | hw/timer/aspeed_timer.c | 13 ++++++++++--- | 8 | hw/arm/realview.c | 33 ++++++++++++++++++++++++--------- |
12 | 1 file changed, 10 insertions(+), 3 deletions(-) | 9 | 1 file changed, 24 insertions(+), 9 deletions(-) |
13 | 10 | ||
14 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | 11 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/aspeed_timer.c | 13 | --- a/hw/arm/realview.c |
17 | +++ b/hw/timer/aspeed_timer.c | 14 | +++ b/hw/arm/realview.c |
18 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t calculate_time(struct AspeedTimer *t, uint32_t ticks) | 15 | @@ -XXX,XX +XXX,XX @@ |
19 | return t->start + delta_ns; | 16 | #include "hw/sysbus.h" |
20 | } | 17 | #include "hw/arm/boot.h" |
21 | 18 | #include "hw/arm/primecell.h" | |
22 | +static inline uint32_t calculate_match(struct AspeedTimer *t, int i) | 19 | +#include "hw/core/split-irq.h" |
23 | +{ | 20 | #include "hw/net/lan9118.h" |
24 | + return t->match[i] < t->reload ? t->match[i] : 0; | 21 | #include "hw/net/smc91c111.h" |
22 | #include "hw/pci/pci.h" | ||
23 | +#include "hw/qdev-core.h" | ||
24 | #include "net/net.h" | ||
25 | #include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const int realview_board_id[] = { | ||
28 | 0x76d | ||
29 | }; | ||
30 | |||
31 | +static void split_irq_from_named(DeviceState *src, const char* outname, | ||
32 | + qemu_irq out1, qemu_irq out2) { | ||
33 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); | ||
34 | + | ||
35 | + qdev_prop_set_uint32(splitter, "num-lines", 2); | ||
36 | + | ||
37 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); | ||
38 | + | ||
39 | + qdev_connect_gpio_out(splitter, 0, out1); | ||
40 | + qdev_connect_gpio_out(splitter, 1, out2); | ||
41 | + qdev_connect_gpio_out_named(src, outname, 0, | ||
42 | + qdev_get_gpio_in(splitter, 0)); | ||
25 | +} | 43 | +} |
26 | + | 44 | + |
27 | static uint64_t calculate_next(struct AspeedTimer *t) | 45 | static void realview_init(MachineState *machine, |
46 | enum realview_board_type board_type) | ||
28 | { | 47 | { |
29 | uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 48 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, |
30 | @@ -XXX,XX +XXX,XX @@ static uint64_t calculate_next(struct AspeedTimer *t) | 49 | DeviceState *dev, *sysctl, *gpio2, *pl041; |
31 | * the timer counts down to zero. | 50 | SysBusDevice *busdev; |
51 | qemu_irq pic[64]; | ||
52 | - qemu_irq mmc_irq[2]; | ||
53 | PCIBus *pci_bus = NULL; | ||
54 | NICInfo *nd; | ||
55 | DriveInfo *dinfo; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | ||
57 | * and the PL061 has them the other way about. Also the card | ||
58 | * detect line is inverted. | ||
32 | */ | 59 | */ |
33 | 60 | - mmc_irq[0] = qemu_irq_split( | |
34 | - next = calculate_time(t, MAX(t->match[0], t->match[1])); | 61 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), |
35 | + next = calculate_time(t, MAX(calculate_match(t, 0), calculate_match(t, 1))); | 62 | - qdev_get_gpio_in(gpio2, 1)); |
36 | if (now < next) { | 63 | - mmc_irq[1] = qemu_irq_split( |
37 | return next; | 64 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), |
38 | } | 65 | - qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); |
39 | 66 | - qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]); | |
40 | - next = calculate_time(t, MIN(t->match[0], t->match[1])); | 67 | - qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]); |
41 | + next = calculate_time(t, MIN(calculate_match(t, 0), calculate_match(t, 1))); | 68 | + split_irq_from_named(dev, "card-read-only", |
42 | if (now < next) { | 69 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), |
43 | return next; | 70 | + qdev_get_gpio_in(gpio2, 1)); |
44 | } | ||
45 | @@ -XXX,XX +XXX,XX @@ static uint64_t calculate_next(struct AspeedTimer *t) | ||
46 | qemu_set_irq(t->irq, t->level); | ||
47 | } | ||
48 | |||
49 | + next = MAX(MAX(calculate_match(t, 0), calculate_match(t, 1)), 0); | ||
50 | t->start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
51 | - return calculate_time(t, MAX(MAX(t->match[0], t->match[1]), 0)); | ||
52 | + | 71 | + |
53 | + return calculate_time(t, next); | 72 | + split_irq_from_named(dev, "card-inserted", |
54 | } | 73 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), |
55 | 74 | + qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | |
56 | static void aspeed_timer_mod(AspeedTimer *t) | 75 | + |
76 | dinfo = drive_get(IF_SD, 0, 0); | ||
77 | if (dinfo) { | ||
78 | DeviceState *card; | ||
57 | -- | 79 | -- |
58 | 2.20.1 | 80 | 2.25.1 |
59 | |||
60 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Christian Svensson <bluecmd@google.com> | ||
2 | 1 | ||
3 | If the host decrements the counter register that results in a negative | ||
4 | delta. This is then passed to muldiv64 which only handles unsigned | ||
5 | numbers resulting in bogus results. | ||
6 | |||
7 | This fix ensures the delta being operated on is positive. | ||
8 | |||
9 | Test case: kexec a kernel using aspeed_timer and it will freeze on the | ||
10 | second bootup when the kernel initializes the timer. With this patch | ||
11 | that no longer happens and the timer appears to run OK. | ||
12 | |||
13 | Signed-off-by: Christian Svensson <bluecmd@google.com> | ||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
16 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
17 | Message-id: 20190618165311.27066-12-clg@kaod.org | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | hw/timer/aspeed_timer.c | 6 +++++- | ||
21 | 1 file changed, 5 insertions(+), 1 deletion(-) | ||
22 | |||
23 | diff --git a/hw/timer/aspeed_timer.c b/hw/timer/aspeed_timer.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/timer/aspeed_timer.c | ||
26 | +++ b/hw/timer/aspeed_timer.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static void aspeed_timer_set_value(AspeedTimerCtrlState *s, int timer, int reg, | ||
28 | int64_t delta = (int64_t) value - (int64_t) calculate_ticks(t, now); | ||
29 | uint32_t rate = calculate_rate(t); | ||
30 | |||
31 | - t->start += muldiv64(delta, NANOSECONDS_PER_SECOND, rate); | ||
32 | + if (delta >= 0) { | ||
33 | + t->start += muldiv64(delta, NANOSECONDS_PER_SECOND, rate); | ||
34 | + } else { | ||
35 | + t->start -= muldiv64(-delta, NANOSECONDS_PER_SECOND, rate); | ||
36 | + } | ||
37 | aspeed_timer_mod(t); | ||
38 | } | ||
39 | break; | ||
40 | -- | ||
41 | 2.20.1 | ||
42 | |||
43 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | It has never been used as far as I can tell from the git history. | ||
4 | |||
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
6 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
7 | Message-id: 20190618165311.27066-13-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/aspeed.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/aspeed.c | ||
16 | +++ b/hw/arm/aspeed.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
18 | memory_region_allocate_system_memory(&bmc->ram, NULL, "ram", ram_size); | ||
19 | memory_region_add_subregion(get_system_memory(), | ||
20 | sc->info->memmap[ASPEED_SDRAM], &bmc->ram); | ||
21 | - object_property_add_const_link(OBJECT(&bmc->soc), "ram", OBJECT(&bmc->ram), | ||
22 | - &error_abort); | ||
23 | |||
24 | max_ram_size = object_property_get_uint(OBJECT(&bmc->soc), "max-ram-size", | ||
25 | &error_abort); | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | The RAM memory region is defined after the SoC is realized when the | ||
4 | SDMC controller has checked that the defined RAM size for the machine | ||
5 | is correct. This is problematic for controller models requiring a link | ||
6 | on the RAM region, for DMA support in the SMC controller for instance. | ||
7 | |||
8 | Introduce a container memory region for the RAM that we can link into | ||
9 | the controllers early, before the SoC is realized. It will be | ||
10 | populated with the RAM region after the checks have be done. | ||
11 | |||
12 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
13 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
14 | Message-id: 20190618165311.27066-14-clg@kaod.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | hw/arm/aspeed.c | 13 +++++++++---- | ||
18 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
19 | |||
20 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/aspeed.c | ||
23 | +++ b/hw/arm/aspeed.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info aspeed_board_binfo = { | ||
25 | |||
26 | struct AspeedBoardState { | ||
27 | AspeedSoCState soc; | ||
28 | + MemoryRegion ram_container; | ||
29 | MemoryRegion ram; | ||
30 | MemoryRegion max_ram; | ||
31 | }; | ||
32 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
33 | ram_addr_t max_ram_size; | ||
34 | |||
35 | bmc = g_new0(AspeedBoardState, 1); | ||
36 | + | ||
37 | + memory_region_init(&bmc->ram_container, NULL, "aspeed-ram-container", | ||
38 | + UINT32_MAX); | ||
39 | + | ||
40 | object_initialize_child(OBJECT(machine), "soc", &bmc->soc, | ||
41 | (sizeof(bmc->soc)), cfg->soc_name, &error_abort, | ||
42 | NULL); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
44 | &error_abort); | ||
45 | |||
46 | memory_region_allocate_system_memory(&bmc->ram, NULL, "ram", ram_size); | ||
47 | + memory_region_add_subregion(&bmc->ram_container, 0, &bmc->ram); | ||
48 | memory_region_add_subregion(get_system_memory(), | ||
49 | - sc->info->memmap[ASPEED_SDRAM], &bmc->ram); | ||
50 | + sc->info->memmap[ASPEED_SDRAM], | ||
51 | + &bmc->ram_container); | ||
52 | |||
53 | max_ram_size = object_property_get_uint(OBJECT(&bmc->soc), "max-ram-size", | ||
54 | &error_abort); | ||
55 | memory_region_init_io(&bmc->max_ram, NULL, &max_ram_ops, NULL, | ||
56 | "max_ram", max_ram_size - ram_size); | ||
57 | - memory_region_add_subregion(get_system_memory(), | ||
58 | - sc->info->memmap[ASPEED_SDRAM] + ram_size, | ||
59 | - &bmc->max_ram); | ||
60 | + memory_region_add_subregion(&bmc->ram_container, ram_size, &bmc->max_ram); | ||
61 | |||
62 | aspeed_board_init_flashes(&bmc->soc.fmc, cfg->fmc_model, &error_abort); | ||
63 | aspeed_board_init_flashes(&bmc->soc.spi[0], cfg->spi_model, &error_abort); | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Joel Stanley <joel@jms.id.au> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | The ast2500 uses the watchdog to reset the SDRAM controller. This | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
4 | operation is usually performed by u-boot's memory training procedure, | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | and it is enabled by setting a bit in the SCU and then causing the | 5 | Message-id: 20220324181557.203805-3-zongyuan.li@smartx.com |
6 | watchdog to expire. Therefore, we need the watchdog to be able to | ||
7 | access the SCU's register space. | ||
8 | |||
9 | This causes the watchdog to not perform a system reset when the bit is | ||
10 | set. In the future it could perform a reset of the SDMC model. | ||
11 | |||
12 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
16 | Message-id: 20190621065242.32535-1-joel@jms.id.au | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 7 | --- |
19 | include/hw/watchdog/wdt_aspeed.h | 1 + | 8 | hw/arm/stellaris.c | 15 +++++++++++++-- |
20 | hw/arm/aspeed_soc.c | 2 ++ | 9 | 1 file changed, 13 insertions(+), 2 deletions(-) |
21 | hw/watchdog/wdt_aspeed.c | 20 ++++++++++++++++++++ | ||
22 | 3 files changed, 23 insertions(+) | ||
23 | 10 | ||
24 | diff --git a/include/hw/watchdog/wdt_aspeed.h b/include/hw/watchdog/wdt_aspeed.h | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
25 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/watchdog/wdt_aspeed.h | 13 | --- a/hw/arm/stellaris.c |
27 | +++ b/include/hw/watchdog/wdt_aspeed.h | 14 | +++ b/hw/arm/stellaris.c |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedWDTState { | ||
29 | MemoryRegion iomem; | ||
30 | uint32_t regs[ASPEED_WDT_REGS_MAX]; | ||
31 | |||
32 | + AspeedSCUState *scu; | ||
33 | uint32_t pclk_freq; | ||
34 | uint32_t silicon_rev; | ||
35 | uint32_t ext_pulse_width_mask; | ||
36 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/arm/aspeed_soc.c | ||
39 | +++ b/hw/arm/aspeed_soc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_init(Object *obj) | ||
41 | sizeof(s->wdt[i]), TYPE_ASPEED_WDT); | ||
42 | qdev_prop_set_uint32(DEVICE(&s->wdt[i]), "silicon-rev", | ||
43 | sc->info->silicon_rev); | ||
44 | + object_property_add_const_link(OBJECT(&s->wdt[i]), "scu", | ||
45 | + OBJECT(&s->scu), &error_abort); | ||
46 | } | ||
47 | |||
48 | for (i = 0; i < ASPEED_MACS_NUM; i++) { | ||
49 | diff --git a/hw/watchdog/wdt_aspeed.c b/hw/watchdog/wdt_aspeed.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/watchdog/wdt_aspeed.c | ||
52 | +++ b/hw/watchdog/wdt_aspeed.c | ||
53 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ |
54 | 16 | ||
55 | #define WDT_RESTART_MAGIC 0x4755 | 17 | #include "qemu/osdep.h" |
56 | 18 | #include "qapi/error.h" | |
57 | +#define SCU_RESET_CONTROL1 (0x04 / 4) | 19 | +#include "hw/core/split-irq.h" |
58 | +#define SCU_RESET_SDRAM BIT(0) | 20 | #include "hw/sysbus.h" |
21 | #include "hw/sd/sd.h" | ||
22 | #include "hw/ssi/ssi.h" | ||
23 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
24 | DeviceState *ssddev; | ||
25 | DriveInfo *dinfo; | ||
26 | DeviceState *carddev; | ||
27 | + DeviceState *gpio_d_splitter; | ||
28 | BlockBackend *blk; | ||
29 | |||
30 | /* | ||
31 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
32 | &error_fatal); | ||
33 | |||
34 | ssddev = ssi_create_peripheral(bus, "ssd0323"); | ||
35 | - gpio_out[GPIO_D][0] = qemu_irq_split( | ||
36 | - qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), | ||
59 | + | 37 | + |
60 | static bool aspeed_wdt_is_enabled(const AspeedWDTState *s) | 38 | + gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); |
61 | { | 39 | + qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); |
62 | return s->regs[WDT_CTRL] & WDT_CTRL_ENABLE; | 40 | + qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); |
63 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_timer_expired(void *dev) | 41 | + qdev_connect_gpio_out( |
64 | { | 42 | + gpio_d_splitter, 0, |
65 | AspeedWDTState *s = ASPEED_WDT(dev); | 43 | + qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); |
66 | 44 | + qdev_connect_gpio_out( | |
67 | + /* Do not reset on SDRAM controller reset */ | 45 | + gpio_d_splitter, 1, |
68 | + if (s->scu->regs[SCU_RESET_CONTROL1] & SCU_RESET_SDRAM) { | 46 | qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); |
69 | + timer_del(s->timer); | 47 | + gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); |
70 | + s->regs[WDT_CTRL] = 0; | ||
71 | + return; | ||
72 | + } | ||
73 | + | 48 | + |
74 | qemu_log_mask(CPU_LOG_RESET, "Watchdog timer expired.\n"); | 49 | gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); |
75 | watchdog_perform_action(); | 50 | |
76 | timer_del(s->timer); | 51 | /* Make sure the select pin is high. */ |
77 | @@ -XXX,XX +XXX,XX @@ static void aspeed_wdt_realize(DeviceState *dev, Error **errp) | ||
78 | { | ||
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
80 | AspeedWDTState *s = ASPEED_WDT(dev); | ||
81 | + Error *err = NULL; | ||
82 | + Object *obj; | ||
83 | + | ||
84 | + obj = object_property_get_link(OBJECT(dev), "scu", &err); | ||
85 | + if (!obj) { | ||
86 | + error_propagate(errp, err); | ||
87 | + error_prepend(errp, "required link 'scu' not found: "); | ||
88 | + return; | ||
89 | + } | ||
90 | + s->scu = ASPEED_SCU(obj); | ||
91 | |||
92 | if (!is_supported_silicon_rev(s->silicon_rev)) { | ||
93 | error_setg(errp, "Unknown silicon revision: 0x%" PRIx32, | ||
94 | -- | 52 | -- |
95 | 2.20.1 | 53 | 2.25.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | To ease the review of the next commit, | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
4 | move the vfp_exceptbits_to_host() function directly after | ||
5 | vfp_exceptbits_from_host(). Amusingly the diff shows we | ||
6 | are moving vfp_get_fpscr(). | ||
7 | |||
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20190701132516.26392-15-philmd@redhat.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220324181557.203805-5-zongyuan.li@smartx.com | ||
6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/811 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 8 | --- |
13 | target/arm/vfp_helper.c | 52 ++++++++++++++++++++--------------------- | 9 | include/hw/irq.h | 5 ----- |
14 | 1 file changed, 26 insertions(+), 26 deletions(-) | 10 | hw/core/irq.c | 15 --------------- |
11 | 2 files changed, 20 deletions(-) | ||
15 | 12 | ||
16 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | 13 | diff --git a/include/hw/irq.h b/include/hw/irq.h |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/vfp_helper.c | 15 | --- a/include/hw/irq.h |
19 | +++ b/target/arm/vfp_helper.c | 16 | +++ b/include/hw/irq.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_from_host(int host_bits) | 17 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); |
21 | return target_bits; | 18 | /* Returns a new IRQ with opposite polarity. */ |
19 | qemu_irq qemu_irq_invert(qemu_irq irq); | ||
20 | |||
21 | -/* Returns a new IRQ which feeds into both the passed IRQs. | ||
22 | - * It's probably better to use the TYPE_SPLIT_IRQ device instead. | ||
23 | - */ | ||
24 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); | ||
25 | - | ||
26 | /* For internal use in qtest. Similar to qemu_irq_split, but operating | ||
27 | on an existing vector of qemu_irq. */ | ||
28 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n); | ||
29 | diff --git a/hw/core/irq.c b/hw/core/irq.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/core/irq.c | ||
32 | +++ b/hw/core/irq.c | ||
33 | @@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_invert(qemu_irq irq) | ||
34 | return qemu_allocate_irq(qemu_notirq, irq, 0); | ||
22 | } | 35 | } |
23 | 36 | ||
24 | -uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | 37 | -static void qemu_splitirq(void *opaque, int line, int level) |
25 | -{ | 38 | -{ |
26 | - uint32_t i, fpscr; | 39 | - struct IRQState **irq = opaque; |
27 | - | 40 | - irq[0]->handler(irq[0]->opaque, irq[0]->n, level); |
28 | - fpscr = env->vfp.xregs[ARM_VFP_FPSCR] | 41 | - irq[1]->handler(irq[1]->opaque, irq[1]->n, level); |
29 | - | (env->vfp.vec_len << 16) | ||
30 | - | (env->vfp.vec_stride << 20); | ||
31 | - | ||
32 | - i = get_float_exception_flags(&env->vfp.fp_status); | ||
33 | - i |= get_float_exception_flags(&env->vfp.standard_fp_status); | ||
34 | - /* FZ16 does not generate an input denormal exception. */ | ||
35 | - i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | ||
36 | - & ~float_flag_input_denormal); | ||
37 | - fpscr |= vfp_exceptbits_from_host(i); | ||
38 | - | ||
39 | - i = env->vfp.qc[0] | env->vfp.qc[1] | env->vfp.qc[2] | env->vfp.qc[3]; | ||
40 | - fpscr |= i ? FPCR_QC : 0; | ||
41 | - | ||
42 | - return fpscr; | ||
43 | -} | 42 | -} |
44 | - | 43 | - |
45 | -uint32_t vfp_get_fpscr(CPUARMState *env) | 44 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2) |
46 | -{ | 45 | -{ |
47 | - return HELPER(vfp_get_fpscr)(env); | 46 | - qemu_irq *s = g_new0(qemu_irq, 2); |
47 | - s[0] = irq1; | ||
48 | - s[1] = irq2; | ||
49 | - return qemu_allocate_irq(qemu_splitirq, s, 0); | ||
48 | -} | 50 | -} |
49 | - | 51 | - |
50 | /* Convert vfp exception flags to target form. */ | 52 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n) |
51 | static inline int vfp_exceptbits_to_host(int target_bits) | ||
52 | { | ||
53 | @@ -XXX,XX +XXX,XX @@ static inline int vfp_exceptbits_to_host(int target_bits) | ||
54 | return host_bits; | ||
55 | } | ||
56 | |||
57 | +uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env) | ||
58 | +{ | ||
59 | + uint32_t i, fpscr; | ||
60 | + | ||
61 | + fpscr = env->vfp.xregs[ARM_VFP_FPSCR] | ||
62 | + | (env->vfp.vec_len << 16) | ||
63 | + | (env->vfp.vec_stride << 20); | ||
64 | + | ||
65 | + i = get_float_exception_flags(&env->vfp.fp_status); | ||
66 | + i |= get_float_exception_flags(&env->vfp.standard_fp_status); | ||
67 | + /* FZ16 does not generate an input denormal exception. */ | ||
68 | + i |= (get_float_exception_flags(&env->vfp.fp_status_f16) | ||
69 | + & ~float_flag_input_denormal); | ||
70 | + fpscr |= vfp_exceptbits_from_host(i); | ||
71 | + | ||
72 | + i = env->vfp.qc[0] | env->vfp.qc[1] | env->vfp.qc[2] | env->vfp.qc[3]; | ||
73 | + fpscr |= i ? FPCR_QC : 0; | ||
74 | + | ||
75 | + return fpscr; | ||
76 | +} | ||
77 | + | ||
78 | +uint32_t vfp_get_fpscr(CPUARMState *env) | ||
79 | +{ | ||
80 | + return HELPER(vfp_get_fpscr)(env); | ||
81 | +} | ||
82 | + | ||
83 | void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
84 | { | 53 | { |
85 | int i; | 54 | int i; |
86 | -- | 55 | -- |
87 | 2.20.1 | 56 | 2.25.1 |
88 | |||
89 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
---|---|---|---|
2 | 2 | ||
3 | In the next commit we will split the TLB related routines of | 3 | Describe that the gic-version influences the maximum number of CPUs. |
4 | this file, and this function will also be called in the new | ||
5 | file. Declare it in the "internals.h" header. | ||
6 | 4 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
8 | Message-id: 20190701132516.26392-12-philmd@redhat.com | 6 | Message-id: 20220413231456.35811-1-heinrich.schuchardt@canonical.com |
7 | [PMM: minor punctuation tweaks] | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/internals.h | 16 ++++++++++++++++ | 11 | docs/system/arm/virt.rst | 4 ++-- |
13 | target/arm/helper.c | 21 +++++---------------- | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
14 | 2 files changed, 21 insertions(+), 16 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 14 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/internals.h | 16 | --- a/docs/system/arm/virt.rst |
19 | +++ b/target/arm/internals.h | 17 | +++ b/docs/system/arm/virt.rst |
20 | @@ -XXX,XX +XXX,XX @@ static inline int exception_target_el(CPUARMState *env) | 18 | @@ -XXX,XX +XXX,XX @@ gic-version |
21 | return target_el; | 19 | Valid values are: |
22 | } | 20 | |
23 | 21 | ``2`` | |
24 | +#ifndef CONFIG_USER_ONLY | 22 | - GICv2 |
25 | + | 23 | + GICv2. Note that this limits the number of CPUs to 8. |
26 | +/* Cacheability and shareability attributes for a memory access */ | 24 | ``3`` |
27 | +typedef struct ARMCacheAttrs { | 25 | - GICv3 |
28 | + unsigned int attrs:8; /* as in the MAIR register encoding */ | 26 | + GICv3. This allows up to 512 CPUs. |
29 | + unsigned int shareability:2; /* as in the SH field of the VMSAv8-64 PTEs */ | 27 | ``host`` |
30 | +} ARMCacheAttrs; | 28 | Use the same GIC version the host provides, when using KVM |
31 | + | 29 | ``max`` |
32 | +bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
33 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
34 | + hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
35 | + target_ulong *page_size, | ||
36 | + ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
37 | + | ||
38 | +#endif /* !CONFIG_USER_ONLY */ | ||
39 | + | ||
40 | #endif | ||
41 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/helper.c | ||
44 | +++ b/target/arm/helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | #define ARM_CPU_FREQ 1000000000 /* FIXME: 1 GHz, should be configurable */ | ||
47 | |||
48 | #ifndef CONFIG_USER_ONLY | ||
49 | -/* Cacheability and shareability attributes for a memory access */ | ||
50 | -typedef struct ARMCacheAttrs { | ||
51 | - unsigned int attrs:8; /* as in the MAIR register encoding */ | ||
52 | - unsigned int shareability:2; /* as in the SH field of the VMSAv8-64 PTEs */ | ||
53 | -} ARMCacheAttrs; | ||
54 | - | ||
55 | -static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
56 | - MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
57 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
58 | - target_ulong *page_size, | ||
59 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
60 | |||
61 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
62 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
63 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(ARMCacheAttrs s1, ARMCacheAttrs s2) | ||
64 | * @fi: set to fault info if the translation fails | ||
65 | * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
66 | */ | ||
67 | -static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
68 | - MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
69 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
70 | - target_ulong *page_size, | ||
71 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
72 | +bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
73 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
74 | + hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
75 | + target_ulong *page_size, | ||
76 | + ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
77 | { | ||
78 | if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
79 | /* Call ourselves recursively to do the stage 1 and then stage 2 | ||
80 | -- | 30 | -- |
81 | 2.20.1 | 31 | 2.25.1 |
82 | |||
83 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | Similar to the Aspeed code in include/misc/aspeed_scu.h, we define |
4 | Message-id: 20190701132516.26392-7-philmd@redhat.com | 4 | the PWRON STRAP fields in their corresponding module for NPCM7XX. |
5 | |||
6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
7 | Reviewed-by: Patrick Venture <venture@google.com> | ||
8 | Message-id: 20220411165842.3912945-2-wuhaotsh@google.com | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/helper.c | 2 -- | 12 | include/hw/misc/npcm7xx_gcr.h | 30 ++++++++++++++++++++++++++++++ |
9 | 1 file changed, 2 deletions(-) | 13 | 1 file changed, 30 insertions(+) |
10 | 14 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 17 | --- a/include/hw/misc/npcm7xx_gcr.h |
14 | +++ b/target/arm/helper.c | 18 | +++ b/include/hw/misc/npcm7xx_gcr.h |
15 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
16 | #include "exec/gdbstub.h" | 20 | #include "exec/memory.h" |
17 | #include "exec/helper-proto.h" | 21 | #include "hw/sysbus.h" |
18 | #include "qemu/host-utils.h" | 22 | |
19 | -#include "sysemu/arch_init.h" | 23 | +/* |
20 | #include "sysemu/sysemu.h" | 24 | + * NPCM7XX PWRON STRAP bit fields |
21 | #include "qemu/bitops.h" | 25 | + * 12: SPI0 powered by VSBV3 at 1.8V |
22 | #include "qemu/crc32c.h" | 26 | + * 11: System flash attached to BMC |
23 | @@ -XXX,XX +XXX,XX @@ | 27 | + * 10: BSP alternative pins. |
24 | #include "hw/semihosting/semihost.h" | 28 | + * 9:8: Flash UART command route enabled. |
25 | #include "sysemu/cpus.h" | 29 | + * 7: Security enabled. |
26 | #include "sysemu/kvm.h" | 30 | + * 6: HI-Z state control. |
27 | -#include "fpu/softfloat.h" | 31 | + * 5: ECC disabled. |
28 | #include "qemu/range.h" | 32 | + * 4: Reserved |
29 | #include "qapi/qapi-commands-target.h" | 33 | + * 3: JTAG2 enabled. |
30 | #include "qapi/error.h" | 34 | + * 2:0: CPU and DRAM clock frequency. |
35 | + */ | ||
36 | +#define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12) | ||
37 | +#define NPCM7XX_PWRON_STRAP_SFAB BIT(11) | ||
38 | +#define NPCM7XX_PWRON_STRAP_BSPA BIT(10) | ||
39 | +#define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8) | ||
40 | +#define FUP_NORM_UART2 3 | ||
41 | +#define FUP_PROG_UART3 2 | ||
42 | +#define FUP_PROG_UART2 1 | ||
43 | +#define FUP_NORM_UART3 0 | ||
44 | +#define NPCM7XX_PWRON_STRAP_SECEN BIT(7) | ||
45 | +#define NPCM7XX_PWRON_STRAP_HIZ BIT(6) | ||
46 | +#define NPCM7XX_PWRON_STRAP_ECC BIT(5) | ||
47 | +#define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4) | ||
48 | +#define NPCM7XX_PWRON_STRAP_J2EN BIT(3) | ||
49 | +#define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x) | ||
50 | +#define CKFRQ_SKIPINIT 0x000 | ||
51 | +#define CKFRQ_DEFAULT 0x111 | ||
52 | + | ||
53 | /* | ||
54 | * Number of registers in our device state structure. Don't change this without | ||
55 | * incrementing the version_id in the vmstate. | ||
31 | -- | 56 | -- |
32 | 2.20.1 | 57 | 2.25.1 |
33 | |||
34 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The DRAM address of a DMA transaction depends on the DRAM base address | 3 | This patch uses the defined fields to describe PWRON STRAPs for |
4 | of the SoC. Inform the SMC controller model with this value. | 4 | better readability. |
5 | 5 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
7 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 7 | Reviewed-by: Patrick Venture <venture@google.com> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20220411165842.3912945-3-wuhaotsh@google.com |
9 | Message-id: 20190618165311.27066-15-clg@kaod.org | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | include/hw/ssi/aspeed_smc.h | 3 +++ | 12 | hw/arm/npcm7xx_boards.c | 24 +++++++++++++++++++----- |
13 | hw/arm/aspeed_soc.c | 6 ++++++ | 13 | 1 file changed, 19 insertions(+), 5 deletions(-) |
14 | hw/ssi/aspeed_smc.c | 1 + | ||
15 | 3 files changed, 10 insertions(+) | ||
16 | 14 | ||
17 | diff --git a/include/hw/ssi/aspeed_smc.h b/include/hw/ssi/aspeed_smc.h | 15 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/ssi/aspeed_smc.h | 17 | --- a/hw/arm/npcm7xx_boards.c |
20 | +++ b/include/hw/ssi/aspeed_smc.h | 18 | +++ b/hw/arm/npcm7xx_boards.c |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedSMCState { | 19 | @@ -XXX,XX +XXX,XX @@ |
22 | uint8_t r_timings; | 20 | #include "sysemu/sysemu.h" |
23 | uint8_t conf_enable_w0; | 21 | #include "sysemu/block-backend.h" |
24 | 22 | ||
25 | + /* for DMA support */ | 23 | -#define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7 |
26 | + uint64_t sdram_base; | 24 | -#define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff |
25 | -#define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff | ||
26 | -#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff | ||
27 | -#define MORI_BMC_POWER_ON_STRAPS 0x00001fff | ||
28 | +#define NPCM7XX_POWER_ON_STRAPS_DEFAULT ( \ | ||
29 | + NPCM7XX_PWRON_STRAP_SPI0F18 | \ | ||
30 | + NPCM7XX_PWRON_STRAP_SFAB | \ | ||
31 | + NPCM7XX_PWRON_STRAP_BSPA | \ | ||
32 | + NPCM7XX_PWRON_STRAP_FUP(FUP_NORM_UART2) | \ | ||
33 | + NPCM7XX_PWRON_STRAP_SECEN | \ | ||
34 | + NPCM7XX_PWRON_STRAP_HIZ | \ | ||
35 | + NPCM7XX_PWRON_STRAP_ECC | \ | ||
36 | + NPCM7XX_PWRON_STRAP_RESERVE1 | \ | ||
37 | + NPCM7XX_PWRON_STRAP_J2EN | \ | ||
38 | + NPCM7XX_PWRON_STRAP_CKFRQ(CKFRQ_DEFAULT)) | ||
27 | + | 39 | + |
28 | AspeedSMCFlash *flashes; | 40 | +#define NPCM750_EVB_POWER_ON_STRAPS ( \ |
29 | 41 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_J2EN) | |
30 | uint8_t snoop_index; | 42 | +#define QUANTA_GSJ_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
31 | diff --git a/hw/arm/aspeed_soc.c b/hw/arm/aspeed_soc.c | 43 | +#define QUANTA_GBS_POWER_ON_STRAPS ( \ |
32 | index XXXXXXX..XXXXXXX 100644 | 44 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_SFAB) |
33 | --- a/hw/arm/aspeed_soc.c | 45 | +#define KUDO_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
34 | +++ b/hw/arm/aspeed_soc.c | 46 | +#define MORI_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
35 | @@ -XXX,XX +XXX,XX @@ static void aspeed_soc_realize(DeviceState *dev, Error **errp) | 47 | |
36 | aspeed_soc_get_irq(s, ASPEED_I2C)); | 48 | static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin"; |
37 | |||
38 | /* FMC, The number of CS is set at the board level */ | ||
39 | + object_property_set_int(OBJECT(&s->fmc), sc->info->memmap[ASPEED_SDRAM], | ||
40 | + "sdram-base", &err); | ||
41 | + if (err) { | ||
42 | + error_propagate(errp, err); | ||
43 | + return; | ||
44 | + } | ||
45 | object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err); | ||
46 | if (err) { | ||
47 | error_propagate(errp, err); | ||
48 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/hw/ssi/aspeed_smc.c | ||
51 | +++ b/hw/ssi/aspeed_smc.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_aspeed_smc = { | ||
53 | |||
54 | static Property aspeed_smc_properties[] = { | ||
55 | DEFINE_PROP_UINT32("num-cs", AspeedSMCState, num_cs, 1), | ||
56 | + DEFINE_PROP_UINT64("sdram-base", AspeedSMCState, sdram_base, 0), | ||
57 | DEFINE_PROP_END_OF_LIST(), | ||
58 | }; | ||
59 | 49 | ||
60 | -- | 50 | -- |
61 | 2.20.1 | 51 | 2.25.1 |
62 | |||
63 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Andrew Jeffery <andrew@aj.id.au> | ||
2 | 1 | ||
3 | The legacy interface only supported up to 32 IRQs, which became | ||
4 | restrictive around the AST2400 generation. QEMU support for the SoCs | ||
5 | started with the AST2400 along with an effort to reimplement and | ||
6 | upstream drivers for Linux, so up until this point the consumers of the | ||
7 | QEMU ASPEED support only required the 64 IRQ register interface. | ||
8 | |||
9 | In an effort to support older BMC firmware, add support for the 32 IRQ | ||
10 | interface. | ||
11 | |||
12 | Signed-off-by: Andrew Jeffery <andrew@aj.id.au> | ||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
15 | Message-id: 20190618165311.27066-22-clg@kaod.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/intc/aspeed_vic.c | 105 ++++++++++++++++++++++++++----------------- | ||
19 | 1 file changed, 63 insertions(+), 42 deletions(-) | ||
20 | |||
21 | diff --git a/hw/intc/aspeed_vic.c b/hw/intc/aspeed_vic.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/intc/aspeed_vic.c | ||
24 | +++ b/hw/intc/aspeed_vic.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aspeed_vic_set_irq(void *opaque, int irq, int level) | ||
26 | |||
27 | static uint64_t aspeed_vic_read(void *opaque, hwaddr offset, unsigned size) | ||
28 | { | ||
29 | - uint64_t val; | ||
30 | - const bool high = !!(offset & 0x4); | ||
31 | - hwaddr n_offset = (offset & ~0x4); | ||
32 | AspeedVICState *s = (AspeedVICState *)opaque; | ||
33 | + hwaddr n_offset; | ||
34 | + uint64_t val; | ||
35 | + bool high; | ||
36 | |||
37 | if (offset < AVIC_NEW_BASE_OFFSET) { | ||
38 | - qemu_log_mask(LOG_UNIMP, "%s: Ignoring read from legacy registers " | ||
39 | - "at 0x%" HWADDR_PRIx "[%u]\n", __func__, offset, size); | ||
40 | - return 0; | ||
41 | + high = false; | ||
42 | + n_offset = offset; | ||
43 | + } else { | ||
44 | + high = !!(offset & 0x4); | ||
45 | + n_offset = (offset & ~0x4); | ||
46 | } | ||
47 | |||
48 | - n_offset -= AVIC_NEW_BASE_OFFSET; | ||
49 | - | ||
50 | switch (n_offset) { | ||
51 | - case 0x0: /* IRQ Status */ | ||
52 | + case 0x80: /* IRQ Status */ | ||
53 | + case 0x00: | ||
54 | val = s->raw & ~s->select & s->enable; | ||
55 | break; | ||
56 | - case 0x08: /* FIQ Status */ | ||
57 | + case 0x88: /* FIQ Status */ | ||
58 | + case 0x04: | ||
59 | val = s->raw & s->select & s->enable; | ||
60 | break; | ||
61 | - case 0x10: /* Raw Interrupt Status */ | ||
62 | + case 0x90: /* Raw Interrupt Status */ | ||
63 | + case 0x08: | ||
64 | val = s->raw; | ||
65 | break; | ||
66 | - case 0x18: /* Interrupt Selection */ | ||
67 | + case 0x98: /* Interrupt Selection */ | ||
68 | + case 0x0c: | ||
69 | val = s->select; | ||
70 | break; | ||
71 | - case 0x20: /* Interrupt Enable */ | ||
72 | + case 0xa0: /* Interrupt Enable */ | ||
73 | + case 0x10: | ||
74 | val = s->enable; | ||
75 | break; | ||
76 | - case 0x30: /* Software Interrupt */ | ||
77 | + case 0xb0: /* Software Interrupt */ | ||
78 | + case 0x18: | ||
79 | val = s->trigger; | ||
80 | break; | ||
81 | - case 0x40: /* Interrupt Sensitivity */ | ||
82 | + case 0xc0: /* Interrupt Sensitivity */ | ||
83 | + case 0x24: | ||
84 | val = s->sense; | ||
85 | break; | ||
86 | - case 0x48: /* Interrupt Both Edge Trigger Control */ | ||
87 | + case 0xc8: /* Interrupt Both Edge Trigger Control */ | ||
88 | + case 0x28: | ||
89 | val = s->dual_edge; | ||
90 | break; | ||
91 | - case 0x50: /* Interrupt Event */ | ||
92 | + case 0xd0: /* Interrupt Event */ | ||
93 | + case 0x2c: | ||
94 | val = s->event; | ||
95 | break; | ||
96 | - case 0x60: /* Edge Triggered Interrupt Status */ | ||
97 | + case 0xe0: /* Edge Triggered Interrupt Status */ | ||
98 | val = s->raw & ~s->sense; | ||
99 | break; | ||
100 | /* Illegal */ | ||
101 | - case 0x28: /* Interrupt Enable Clear */ | ||
102 | - case 0x38: /* Software Interrupt Clear */ | ||
103 | - case 0x58: /* Edge Triggered Interrupt Clear */ | ||
104 | + case 0xa8: /* Interrupt Enable Clear */ | ||
105 | + case 0xb8: /* Software Interrupt Clear */ | ||
106 | + case 0xd8: /* Edge Triggered Interrupt Clear */ | ||
107 | qemu_log_mask(LOG_GUEST_ERROR, | ||
108 | "%s: Read of write-only register with offset 0x%" | ||
109 | HWADDR_PRIx "\n", __func__, offset); | ||
110 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_vic_read(void *opaque, hwaddr offset, unsigned size) | ||
111 | } | ||
112 | if (high) { | ||
113 | val = extract64(val, 32, 19); | ||
114 | + } else { | ||
115 | + val = extract64(val, 0, 32); | ||
116 | } | ||
117 | trace_aspeed_vic_read(offset, size, val); | ||
118 | return val; | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_vic_read(void *opaque, hwaddr offset, unsigned size) | ||
120 | static void aspeed_vic_write(void *opaque, hwaddr offset, uint64_t data, | ||
121 | unsigned size) | ||
122 | { | ||
123 | - const bool high = !!(offset & 0x4); | ||
124 | - hwaddr n_offset = (offset & ~0x4); | ||
125 | AspeedVICState *s = (AspeedVICState *)opaque; | ||
126 | + hwaddr n_offset; | ||
127 | + bool high; | ||
128 | |||
129 | if (offset < AVIC_NEW_BASE_OFFSET) { | ||
130 | - qemu_log_mask(LOG_UNIMP, | ||
131 | - "%s: Ignoring write to legacy registers at 0x%" | ||
132 | - HWADDR_PRIx "[%u] <- 0x%" PRIx64 "\n", __func__, offset, | ||
133 | - size, data); | ||
134 | - return; | ||
135 | + high = false; | ||
136 | + n_offset = offset; | ||
137 | + } else { | ||
138 | + high = !!(offset & 0x4); | ||
139 | + n_offset = (offset & ~0x4); | ||
140 | } | ||
141 | |||
142 | - n_offset -= AVIC_NEW_BASE_OFFSET; | ||
143 | trace_aspeed_vic_write(offset, size, data); | ||
144 | |||
145 | /* Given we have members using separate enable/clear registers, deposit64() | ||
146 | @@ -XXX,XX +XXX,XX @@ static void aspeed_vic_write(void *opaque, hwaddr offset, uint64_t data, | ||
147 | } | ||
148 | |||
149 | switch (n_offset) { | ||
150 | - case 0x18: /* Interrupt Selection */ | ||
151 | + case 0x98: /* Interrupt Selection */ | ||
152 | + case 0x0c: | ||
153 | /* Register has deposit64() semantics - overwrite requested 32 bits */ | ||
154 | if (high) { | ||
155 | s->select &= AVIC_L_MASK; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void aspeed_vic_write(void *opaque, hwaddr offset, uint64_t data, | ||
157 | } | ||
158 | s->select |= data; | ||
159 | break; | ||
160 | - case 0x20: /* Interrupt Enable */ | ||
161 | + case 0xa0: /* Interrupt Enable */ | ||
162 | + case 0x10: | ||
163 | s->enable |= data; | ||
164 | break; | ||
165 | - case 0x28: /* Interrupt Enable Clear */ | ||
166 | + case 0xa8: /* Interrupt Enable Clear */ | ||
167 | + case 0x14: | ||
168 | s->enable &= ~data; | ||
169 | break; | ||
170 | - case 0x30: /* Software Interrupt */ | ||
171 | + case 0xb0: /* Software Interrupt */ | ||
172 | + case 0x18: | ||
173 | qemu_log_mask(LOG_UNIMP, "%s: Software interrupts unavailable. " | ||
174 | "IRQs requested: 0x%016" PRIx64 "\n", __func__, data); | ||
175 | break; | ||
176 | - case 0x38: /* Software Interrupt Clear */ | ||
177 | + case 0xb8: /* Software Interrupt Clear */ | ||
178 | + case 0x1c: | ||
179 | qemu_log_mask(LOG_UNIMP, "%s: Software interrupts unavailable. " | ||
180 | "IRQs to be cleared: 0x%016" PRIx64 "\n", __func__, data); | ||
181 | break; | ||
182 | - case 0x50: /* Interrupt Event */ | ||
183 | + case 0xd0: /* Interrupt Event */ | ||
184 | /* Register has deposit64() semantics - overwrite the top four valid | ||
185 | * IRQ bits, as only the top four IRQs (GPIOs) can change their event | ||
186 | * type */ | ||
187 | @@ -XXX,XX +XXX,XX @@ static void aspeed_vic_write(void *opaque, hwaddr offset, uint64_t data, | ||
188 | "Ignoring invalid write to interrupt event register"); | ||
189 | } | ||
190 | break; | ||
191 | - case 0x58: /* Edge Triggered Interrupt Clear */ | ||
192 | + case 0xd8: /* Edge Triggered Interrupt Clear */ | ||
193 | + case 0x38: | ||
194 | s->raw &= ~(data & ~s->sense); | ||
195 | break; | ||
196 | - case 0x00: /* IRQ Status */ | ||
197 | - case 0x08: /* FIQ Status */ | ||
198 | - case 0x10: /* Raw Interrupt Status */ | ||
199 | - case 0x40: /* Interrupt Sensitivity */ | ||
200 | - case 0x48: /* Interrupt Both Edge Trigger Control */ | ||
201 | - case 0x60: /* Edge Triggered Interrupt Status */ | ||
202 | + case 0x80: /* IRQ Status */ | ||
203 | + case 0x00: | ||
204 | + case 0x88: /* FIQ Status */ | ||
205 | + case 0x04: | ||
206 | + case 0x90: /* Raw Interrupt Status */ | ||
207 | + case 0x08: | ||
208 | + case 0xc0: /* Interrupt Sensitivity */ | ||
209 | + case 0x24: | ||
210 | + case 0xc8: /* Interrupt Both Edge Trigger Control */ | ||
211 | + case 0x28: | ||
212 | + case 0xe0: /* Edge Triggered Interrupt Status */ | ||
213 | qemu_log_mask(LOG_GUEST_ERROR, | ||
214 | "%s: Write of read-only register with offset 0x%" | ||
215 | HWADDR_PRIx "\n", __func__, offset); | ||
216 | -- | ||
217 | 2.20.1 | ||
218 | |||
219 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Group Aarch64 rules together, TCG related ones at the bottom. | ||
4 | This will help when restricting TCG-only objects. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190701132516.26392-2-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/Makefile.objs | 5 +++-- | ||
12 | 1 file changed, 3 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/Makefile.objs | ||
17 | +++ b/target/arm/Makefile.objs | ||
18 | @@ -XXX,XX +XXX,XX @@ obj-$(call lnot,$(CONFIG_KVM)) += kvm-stub.o | ||
19 | obj-y += translate.o op_helper.o helper.o cpu.o | ||
20 | obj-y += neon_helper.o iwmmxt_helper.o vec_helper.o vfp_helper.o | ||
21 | obj-y += gdbstub.o | ||
22 | -obj-$(TARGET_AARCH64) += cpu64.o translate-a64.o helper-a64.o gdbstub64.o | ||
23 | -obj-$(TARGET_AARCH64) += pauth_helper.o | ||
24 | +obj-$(TARGET_AARCH64) += cpu64.o gdbstub64.o | ||
25 | obj-y += crypto_helper.o | ||
26 | obj-$(CONFIG_SOFTMMU) += arm-powerctl.o | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
29 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
30 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
31 | |||
32 | +obj-$(TARGET_AARCH64) += translate-a64.o helper-a64.o | ||
33 | obj-$(TARGET_AARCH64) += translate-sve.o sve_helper.o | ||
34 | +obj-$(TARGET_AARCH64) += pauth_helper.o | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Group ARM objects together, TCG related ones at the bottom. | ||
4 | This will help when restricting TCG-only objects. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Message-id: 20190701132516.26392-3-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/Makefile.objs | 10 ++++++---- | ||
12 | 1 file changed, 6 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/Makefile.objs | ||
17 | +++ b/target/arm/Makefile.objs | ||
18 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_KVM) += kvm.o | ||
19 | obj-$(call land,$(CONFIG_KVM),$(call lnot,$(TARGET_AARCH64))) += kvm32.o | ||
20 | obj-$(call land,$(CONFIG_KVM),$(TARGET_AARCH64)) += kvm64.o | ||
21 | obj-$(call lnot,$(CONFIG_KVM)) += kvm-stub.o | ||
22 | -obj-y += translate.o op_helper.o helper.o cpu.o | ||
23 | -obj-y += neon_helper.o iwmmxt_helper.o vec_helper.o vfp_helper.o | ||
24 | -obj-y += gdbstub.o | ||
25 | +obj-y += helper.o vfp_helper.o | ||
26 | +obj-y += cpu.o gdbstub.o | ||
27 | obj-$(TARGET_AARCH64) += cpu64.o gdbstub64.o | ||
28 | -obj-y += crypto_helper.o | ||
29 | obj-$(CONFIG_SOFTMMU) += arm-powerctl.o | ||
30 | |||
31 | DECODETREE = $(SRC_PATH)/scripts/decodetree.py | ||
32 | @@ -XXX,XX +XXX,XX @@ target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
33 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
34 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
35 | |||
36 | +obj-y += translate.o op_helper.o | ||
37 | +obj-y += crypto_helper.o | ||
38 | +obj-y += iwmmxt_helper.o vec_helper.o neon_helper.o | ||
39 | + | ||
40 | obj-$(TARGET_AARCH64) += translate-a64.o helper-a64.o | ||
41 | obj-$(TARGET_AARCH64) += translate-sve.o sve_helper.o | ||
42 | obj-$(TARGET_AARCH64) += pauth_helper.o | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Group KVM rules together. | ||
4 | |||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20190701132516.26392-4-philmd@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/Makefile.objs | 9 +++++---- | ||
11 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/Makefile.objs | ||
16 | +++ b/target/arm/Makefile.objs | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | obj-y += arm-semi.o | ||
19 | obj-$(CONFIG_SOFTMMU) += machine.o psci.o arch_dump.o monitor.o | ||
20 | -obj-$(CONFIG_KVM) += kvm.o | ||
21 | -obj-$(call land,$(CONFIG_KVM),$(call lnot,$(TARGET_AARCH64))) += kvm32.o | ||
22 | -obj-$(call land,$(CONFIG_KVM),$(TARGET_AARCH64)) += kvm64.o | ||
23 | -obj-$(call lnot,$(CONFIG_KVM)) += kvm-stub.o | ||
24 | obj-y += helper.o vfp_helper.o | ||
25 | obj-y += cpu.o gdbstub.o | ||
26 | obj-$(TARGET_AARCH64) += cpu64.o gdbstub64.o | ||
27 | obj-$(CONFIG_SOFTMMU) += arm-powerctl.o | ||
28 | |||
29 | +obj-$(CONFIG_KVM) += kvm.o | ||
30 | +obj-$(call land,$(CONFIG_KVM),$(call lnot,$(TARGET_AARCH64))) += kvm32.o | ||
31 | +obj-$(call land,$(CONFIG_KVM),$(TARGET_AARCH64)) += kvm64.o | ||
32 | +obj-$(call lnot,$(CONFIG_KVM)) += kvm-stub.o | ||
33 | + | ||
34 | DECODETREE = $(SRC_PATH)/scripts/decodetree.py | ||
35 | |||
36 | target/arm/decode-sve.inc.c: $(SRC_PATH)/target/arm/sve.decode $(DECODETREE) | ||
37 | -- | ||
38 | 2.20.1 | ||
39 | |||
40 | diff view generated by jsdifflib |