1 | A last arm pullreq before rc0. This is mostly bug fixes, | 1 | target-arm queue for rc1 -- these are all bug fixes. |
---|---|---|---|
2 | though you could call adding the missing local timer | ||
3 | support to bcm2836_control a new feature I suppose -- | ||
4 | in any case it's a small and localised change. | ||
5 | 2 | ||
6 | thanks | 3 | thanks |
7 | -- PMM | 4 | -- PMM |
8 | 5 | ||
9 | The following changes since commit 7074ab12c81a1b2b1e0e1c40983f56b2c5ccc494: | 6 | The following changes since commit b9404bf592e7ba74180e1a54ed7a266ec6ee67f2: |
10 | 7 | ||
11 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-pull-request' into staging (2019-03-14 16:19:37 +0000) | 8 | Merge remote-tracking branch 'remotes/dgilbert/tags/pull-hmp-20190715' into staging (2019-07-15 12:22:07 +0100) |
12 | 9 | ||
13 | are available in the Git repository at: | 10 | are available in the Git repository at: |
14 | 11 | ||
15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190315 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190715 |
16 | 13 | ||
17 | for you to fetch changes up to 5de56742a3c91de3d646326bec43a989bba83ca4: | 14 | for you to fetch changes up to 51c9122e92b776a3f16af0b9282f1dc5012e2a19: |
18 | 15 | ||
19 | target/arm: Check access permission to ADDVL/ADDPL/RDVL (2019-03-15 11:12:29 +0000) | 16 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault (2019-07-15 14:17:04 +0100) |
20 | 17 | ||
21 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
22 | target-arm queue: | 19 | target-arm queue: |
23 | * Add missing SVE-enabled check to ADDVL/ADDPL/RDVL | 20 | * report ARMv8-A FP support for AArch32 -cpu max |
24 | * virt-acpi-build: use PCIE_MMCFG_BUS to retrieve end_bus_number | 21 | * hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory |
25 | * virt-acpi-build: Fix SMMUv3 GSIV values | 22 | * hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] |
26 | * Allow EL0 to write to arch timer registers, not just read them | 23 | * hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO |
27 | * bcm2836_control: Implement local timer | 24 | * hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO |
25 | * hw/arm/virt: Fix non-secure flash mode | ||
26 | * pl031: Correctly migrate state when using -rtc clock=host | ||
27 | * fix regression that meant arm926 and arm1026 lost VFP | ||
28 | double-precision support | ||
29 | * v8M: NS BusFault on vector table fetch escalates to NS HardFault | ||
28 | 30 | ||
29 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
30 | Amir Charif (1): | 32 | Alex Bennée (1): |
31 | target/arm: Check access permission to ADDVL/ADDPL/RDVL | 33 | target/arm: report ARMv8-A FP support for AArch32 -cpu max |
32 | 34 | ||
33 | Dongjiu Geng (1): | 35 | David Engraf (1): |
34 | target/arm: change arch timer registers access permission | 36 | hw/arm/virt: Fix non-secure flash mode |
35 | 37 | ||
36 | Eric Auger (1): | 38 | Peter Maydell (3): |
37 | hw/arm/virt-acpi-build: Fix SMMUv3 GSIV values | 39 | pl031: Correctly migrate state when using -rtc clock=host |
40 | target/arm: Set VFP-related MVFR0 fields for arm926 and arm1026 | ||
41 | target/arm: NS BusFault on vector table fetch escalates to NS HardFault | ||
38 | 42 | ||
39 | Wei Yang (1): | 43 | Philippe Mathieu-Daudé (5): |
40 | hw/arm/virt-acpi-build: use PCIE_MMCFG_BUS to retrieve end_bus_number | 44 | hw/ssi/xilinx_spips: Convert lqspi_read() to read_with_attrs |
45 | hw/ssi/xilinx_spips: Avoid AXI writes to the LQSPI linear memory | ||
46 | hw/ssi/xilinx_spips: Avoid out-of-bound access to lqspi_buf[] | ||
47 | hw/ssi/mss-spi: Avoid crash when reading empty RX FIFO | ||
48 | hw/display/xlnx_dp: Avoid crash when reading empty RX FIFO | ||
41 | 49 | ||
42 | Zoltán Baldaszti (1): | 50 | include/hw/timer/pl031.h | 2 ++ |
43 | hw/intc/bcm2836_control: Implement local timer | 51 | hw/arm/virt.c | 2 +- |
52 | hw/core/machine.c | 1 + | ||
53 | hw/display/xlnx_dp.c | 15 +++++--- | ||
54 | hw/ssi/mss-spi.c | 8 ++++- | ||
55 | hw/ssi/xilinx_spips.c | 43 +++++++++++++++------- | ||
56 | hw/timer/pl031.c | 92 +++++++++++++++++++++++++++++++++++++++++++++--- | ||
57 | target/arm/cpu.c | 16 +++++++++ | ||
58 | target/arm/m_helper.c | 21 ++++++++--- | ||
59 | 9 files changed, 174 insertions(+), 26 deletions(-) | ||
44 | 60 | ||
45 | include/hw/intc/bcm2836_control.h | 9 ++++ | ||
46 | hw/arm/virt-acpi-build.c | 6 +-- | ||
47 | hw/intc/bcm2836_control.c | 101 +++++++++++++++++++++++++++++++++++++- | ||
48 | target/arm/helper.c | 30 +++++------ | ||
49 | target/arm/translate-sve.c | 22 ++++++--- | ||
50 | 5 files changed, 140 insertions(+), 28 deletions(-) | ||
51 | diff view generated by jsdifflib |
1 | From: Dongjiu Geng <gengdongjiu@huawei.com> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Some generic arch timer registers are Config-RW in the EL0, | 3 | When we converted to using feature bits in 602f6e42cfbf we missed out |
4 | which means the EL0 exception level can have write permission | 4 | the fact (dp && arm_dc_feature(s, ARM_FEATURE_V8)) was supported for |
5 | if it is appropriately configured. | 5 | -cpu max configurations. This caused a regression in the GCC test |
6 | suite. Fix this by setting the appropriate bits in mvfr1.FPHP to | ||
7 | report ARMv8-A with FP support (but not ARMv8.2-FP16). | ||
6 | 8 | ||
7 | When VM access registers, QEMU firstly checks whether they have RW | 9 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836078 |
8 | permission, then check whether it is appropriately configured. | 10 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> |
9 | If they are defined to read only in EL0, even though they have been | ||
10 | appropriately configured, they still do not have write permission. | ||
11 | So need to add the write permission according to ARMV8 spec when | ||
12 | define it. | ||
13 | |||
14 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> | ||
15 | Message-id: 1552395177-12608-1-git-send-email-gengdongjiu@huawei.com | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Message-id: 20190711103737.10017-1-alex.bennee@linaro.org |
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 14 | --- |
20 | target/arm/helper.c | 30 +++++++++++++++--------------- | 15 | target/arm/cpu.c | 4 ++++ |
21 | 1 file changed, 15 insertions(+), 15 deletions(-) | 16 | 1 file changed, 4 insertions(+) |
22 | 17 | ||
23 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
24 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/helper.c | 20 | --- a/target/arm/cpu.c |
26 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/cpu.c |
27 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | 22 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
28 | /* per-timer control */ | 23 | t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); |
29 | { .name = "CNTP_CTL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1, | 24 | cpu->isar.id_isar6 = t; |
30 | .secure = ARM_CP_SECSTATE_NS, | 25 | |
31 | - .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R, | 26 | + t = cpu->isar.mvfr1; |
32 | + .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL0_RW, | 27 | + t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ |
33 | .accessfn = gt_ptimer_access, | 28 | + cpu->isar.mvfr1 = t; |
34 | .fieldoffset = offsetoflow32(CPUARMState, | 29 | + |
35 | cp15.c14_timer[GTIMER_PHYS].ctl), | 30 | t = cpu->isar.mvfr2; |
36 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | 31 | t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ |
37 | { .name = "CNTP_CTL_S", | 32 | t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ |
38 | .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1, | ||
39 | .secure = ARM_CP_SECSTATE_S, | ||
40 | - .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R, | ||
41 | + .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL0_RW, | ||
42 | .accessfn = gt_ptimer_access, | ||
43 | .fieldoffset = offsetoflow32(CPUARMState, | ||
44 | cp15.c14_timer[GTIMER_SEC].ctl), | ||
45 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
46 | }, | ||
47 | { .name = "CNTP_CTL_EL0", .state = ARM_CP_STATE_AA64, | ||
48 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 1, | ||
49 | - .type = ARM_CP_IO, .access = PL1_RW | PL0_R, | ||
50 | + .type = ARM_CP_IO, .access = PL0_RW, | ||
51 | .accessfn = gt_ptimer_access, | ||
52 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl), | ||
53 | .resetvalue = 0, | ||
54 | .writefn = gt_phys_ctl_write, .raw_writefn = raw_write, | ||
55 | }, | ||
56 | { .name = "CNTV_CTL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 1, | ||
57 | - .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R, | ||
58 | + .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL0_RW, | ||
59 | .accessfn = gt_vtimer_access, | ||
60 | .fieldoffset = offsetoflow32(CPUARMState, | ||
61 | cp15.c14_timer[GTIMER_VIRT].ctl), | ||
62 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
63 | }, | ||
64 | { .name = "CNTV_CTL_EL0", .state = ARM_CP_STATE_AA64, | ||
65 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 1, | ||
66 | - .type = ARM_CP_IO, .access = PL1_RW | PL0_R, | ||
67 | + .type = ARM_CP_IO, .access = PL0_RW, | ||
68 | .accessfn = gt_vtimer_access, | ||
69 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl), | ||
70 | .resetvalue = 0, | ||
71 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
72 | /* TimerValue views: a 32 bit downcounting view of the underlying state */ | ||
73 | { .name = "CNTP_TVAL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0, | ||
74 | .secure = ARM_CP_SECSTATE_NS, | ||
75 | - .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R, | ||
76 | + .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
77 | .accessfn = gt_ptimer_access, | ||
78 | .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write, | ||
79 | }, | ||
80 | { .name = "CNTP_TVAL_S", | ||
81 | .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0, | ||
82 | .secure = ARM_CP_SECSTATE_S, | ||
83 | - .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R, | ||
84 | + .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
85 | .accessfn = gt_ptimer_access, | ||
86 | .readfn = gt_sec_tval_read, .writefn = gt_sec_tval_write, | ||
87 | }, | ||
88 | { .name = "CNTP_TVAL_EL0", .state = ARM_CP_STATE_AA64, | ||
89 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 0, | ||
90 | - .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R, | ||
91 | + .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
92 | .accessfn = gt_ptimer_access, .resetfn = gt_phys_timer_reset, | ||
93 | .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write, | ||
94 | }, | ||
95 | { .name = "CNTV_TVAL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 0, | ||
96 | - .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R, | ||
97 | + .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
98 | .accessfn = gt_vtimer_access, | ||
99 | .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write, | ||
100 | }, | ||
101 | { .name = "CNTV_TVAL_EL0", .state = ARM_CP_STATE_AA64, | ||
102 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 0, | ||
103 | - .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R, | ||
104 | + .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW, | ||
105 | .accessfn = gt_vtimer_access, .resetfn = gt_virt_timer_reset, | ||
106 | .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write, | ||
107 | }, | ||
108 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
109 | /* Comparison value, indicating when the timer goes off */ | ||
110 | { .name = "CNTP_CVAL", .cp = 15, .crm = 14, .opc1 = 2, | ||
111 | .secure = ARM_CP_SECSTATE_NS, | ||
112 | - .access = PL1_RW | PL0_R, | ||
113 | + .access = PL0_RW, | ||
114 | .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS, | ||
115 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval), | ||
116 | .accessfn = gt_ptimer_access, | ||
117 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
118 | }, | ||
119 | { .name = "CNTP_CVAL_S", .cp = 15, .crm = 14, .opc1 = 2, | ||
120 | .secure = ARM_CP_SECSTATE_S, | ||
121 | - .access = PL1_RW | PL0_R, | ||
122 | + .access = PL0_RW, | ||
123 | .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS, | ||
124 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval), | ||
125 | .accessfn = gt_ptimer_access, | ||
126 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
127 | }, | ||
128 | { .name = "CNTP_CVAL_EL0", .state = ARM_CP_STATE_AA64, | ||
129 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 2, | ||
130 | - .access = PL1_RW | PL0_R, | ||
131 | + .access = PL0_RW, | ||
132 | .type = ARM_CP_IO, | ||
133 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval), | ||
134 | .resetvalue = 0, .accessfn = gt_ptimer_access, | ||
135 | .writefn = gt_phys_cval_write, .raw_writefn = raw_write, | ||
136 | }, | ||
137 | { .name = "CNTV_CVAL", .cp = 15, .crm = 14, .opc1 = 3, | ||
138 | - .access = PL1_RW | PL0_R, | ||
139 | + .access = PL0_RW, | ||
140 | .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS, | ||
141 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval), | ||
142 | .accessfn = gt_vtimer_access, | ||
143 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
144 | }, | ||
145 | { .name = "CNTV_CVAL_EL0", .state = ARM_CP_STATE_AA64, | ||
146 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 2, | ||
147 | - .access = PL1_RW | PL0_R, | ||
148 | + .access = PL0_RW, | ||
149 | .type = ARM_CP_IO, | ||
150 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval), | ||
151 | .resetvalue = 0, .accessfn = gt_vtimer_access, | ||
152 | -- | 33 | -- |
153 | 2.20.1 | 34 | 2.20.1 |
154 | 35 | ||
155 | 36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | In the next commit we will implement the write_with_attrs() | ||
4 | handler. To avoid using different APIs, convert the read() | ||
5 | handler first. | ||
6 | |||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/ssi/xilinx_spips.c | 23 +++++++++++------------ | ||
13 | 1 file changed, 11 insertions(+), 12 deletions(-) | ||
14 | |||
15 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/ssi/xilinx_spips.c | ||
18 | +++ b/hw/ssi/xilinx_spips.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void lqspi_load_cache(void *opaque, hwaddr addr) | ||
20 | } | ||
21 | } | ||
22 | |||
23 | -static uint64_t | ||
24 | -lqspi_read(void *opaque, hwaddr addr, unsigned int size) | ||
25 | +static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, | ||
26 | + unsigned size, MemTxAttrs attrs) | ||
27 | { | ||
28 | - XilinxQSPIPS *q = opaque; | ||
29 | - uint32_t ret; | ||
30 | + XilinxQSPIPS *q = XILINX_QSPIPS(opaque); | ||
31 | |||
32 | if (addr >= q->lqspi_cached_addr && | ||
33 | addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { | ||
34 | uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; | ||
35 | - ret = cpu_to_le32(*(uint32_t *)retp); | ||
36 | - DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, | ||
37 | - (unsigned)ret); | ||
38 | - return ret; | ||
39 | - } else { | ||
40 | - lqspi_load_cache(opaque, addr); | ||
41 | - return lqspi_read(opaque, addr, size); | ||
42 | + *value = cpu_to_le32(*(uint32_t *)retp); | ||
43 | + DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n", | ||
44 | + addr, *value); | ||
45 | + return MEMTX_OK; | ||
46 | } | ||
47 | + | ||
48 | + lqspi_load_cache(opaque, addr); | ||
49 | + return lqspi_read(opaque, addr, value, size, attrs); | ||
50 | } | ||
51 | |||
52 | static const MemoryRegionOps lqspi_ops = { | ||
53 | - .read = lqspi_read, | ||
54 | + .read_with_attrs = lqspi_read, | ||
55 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
56 | .valid = { | ||
57 | .min_access_size = 1, | ||
58 | -- | ||
59 | 2.20.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Lei Sun found while auditing the code that a CPU write would | ||
4 | trigger a NULL pointer dereference. | ||
5 | |||
6 | >From UG1085 datasheet [*] AXI writes in this region are ignored | ||
7 | and generates an AXI Slave Error (SLVERR). | ||
8 | |||
9 | Fix by implementing the write_with_attrs() handler. | ||
10 | Return MEMTX_ERROR when the region is accessed (this error maps | ||
11 | to an AXI slave error). | ||
12 | |||
13 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
14 | |||
15 | Reported-by: Lei Sun <slei.casper@gmail.com> | ||
16 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
17 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
18 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | hw/ssi/xilinx_spips.c | 16 ++++++++++++++++ | ||
22 | 1 file changed, 16 insertions(+) | ||
23 | |||
24 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/ssi/xilinx_spips.c | ||
27 | +++ b/hw/ssi/xilinx_spips.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, | ||
29 | return lqspi_read(opaque, addr, value, size, attrs); | ||
30 | } | ||
31 | |||
32 | +static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value, | ||
33 | + unsigned size, MemTxAttrs attrs) | ||
34 | +{ | ||
35 | + /* | ||
36 | + * From UG1085, Chapter 24 (Quad-SPI controllers): | ||
37 | + * - Writes are ignored | ||
38 | + * - AXI writes generate an external AXI slave error (SLVERR) | ||
39 | + */ | ||
40 | + qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64 | ||
41 | + " (value: 0x%" PRIx64 "\n", | ||
42 | + __func__, size << 3, offset, value); | ||
43 | + | ||
44 | + return MEMTX_ERROR; | ||
45 | +} | ||
46 | + | ||
47 | static const MemoryRegionOps lqspi_ops = { | ||
48 | .read_with_attrs = lqspi_read, | ||
49 | + .write_with_attrs = lqspi_write, | ||
50 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
51 | .valid = { | ||
52 | .min_access_size = 1, | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Both lqspi_read() and lqspi_load_cache() expect a 32-bit | ||
4 | aligned address. | ||
5 | |||
6 | >From UG1085 datasheet [*] chapter on 'Quad-SPI Controller': | ||
7 | |||
8 | Transfer Size Limitations | ||
9 | |||
10 | Because of the 32-bit wide TX, RX, and generic FIFO, all | ||
11 | APB/AXI transfers must be an integer multiple of 4-bytes. | ||
12 | Shorter transfers are not possible. | ||
13 | |||
14 | Set MemoryRegionOps.impl values to force 32-bit accesses, | ||
15 | this way we are sure we do not access the lqspi_buf[] array | ||
16 | out of bound. | ||
17 | |||
18 | [*] https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
19 | |||
20 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
21 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
22 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | hw/ssi/xilinx_spips.c | 4 ++++ | ||
26 | 1 file changed, 4 insertions(+) | ||
27 | |||
28 | diff --git a/hw/ssi/xilinx_spips.c b/hw/ssi/xilinx_spips.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/ssi/xilinx_spips.c | ||
31 | +++ b/hw/ssi/xilinx_spips.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps lqspi_ops = { | ||
33 | .read_with_attrs = lqspi_read, | ||
34 | .write_with_attrs = lqspi_write, | ||
35 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
36 | + .impl = { | ||
37 | + .min_access_size = 4, | ||
38 | + .max_access_size = 4, | ||
39 | + }, | ||
40 | .valid = { | ||
41 | .min_access_size = 1, | ||
42 | .max_access_size = 4 | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
1 | From: Wei Yang <richardw.yang@linux.intel.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This is more proper to use PCIE_MMCFG_BUS to retrieve end_bus_number. | 3 | Reading the RX_DATA register when the RX_FIFO is empty triggers |
4 | an abort. This can be easily reproduced: | ||
4 | 5 | ||
5 | Signed-off-by: Wei Yang <richardw.yang@linux.intel.com> | 6 | $ qemu-system-arm -M emcraft-sf2 -monitor stdio -S |
6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 7 | QEMU 4.0.50 monitor - type 'help' for more information |
7 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 8 | (qemu) x 0x40001010 |
8 | Message-id: 20190312074953.16671-1-richardw.yang@linux.intel.com | 9 | Aborted (core dumped) |
10 | |||
11 | (gdb) bt | ||
12 | #1 0x00007f035874f895 in abort () at /lib64/libc.so.6 | ||
13 | #2 0x00005628686591ff in fifo8_pop (fifo=0x56286a9a4c68) at util/fifo8.c:66 | ||
14 | #3 0x00005628683e0b8e in fifo32_pop (fifo=0x56286a9a4c68) at include/qemu/fifo32.h:137 | ||
15 | #4 0x00005628683e0efb in spi_read (opaque=0x56286a9a4850, addr=4, size=4) at hw/ssi/mss-spi.c:168 | ||
16 | #5 0x0000562867f96801 in memory_region_read_accessor (mr=0x56286a9a4b60, addr=16, value=0x7ffeecb0c5c8, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
17 | #6 0x0000562867f96cdb in access_with_adjusted_size (addr=16, value=0x7ffeecb0c5c8, size=4, access_size_min=1, access_size_max=4, access_fn=0x562867f967c3 <memory_region_read_accessor>, mr=0x56286a9a4b60, attrs=...) at memory.c:569 | ||
18 | #7 0x0000562867f99940 in memory_region_dispatch_read1 (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1420 | ||
19 | #8 0x0000562867f99a08 in memory_region_dispatch_read (mr=0x56286a9a4b60, addr=16, pval=0x7ffeecb0c5c8, size=4, attrs=...) at memory.c:1447 | ||
20 | #9 0x0000562867f38721 in flatview_read_continue (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, addr1=16, l=4, mr=0x56286a9a4b60) at exec.c:3385 | ||
21 | #10 0x0000562867f38874 in flatview_read (fv=0x56286aec6360, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3423 | ||
22 | #11 0x0000562867f388ea in address_space_read_full (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4) at exec.c:3436 | ||
23 | #12 0x0000562867f389c5 in address_space_rw (as=0x56286aa3e890, addr=1073745936, attrs=..., buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=false) at exec.c:3466 | ||
24 | #13 0x0000562867f3bdd7 in cpu_memory_rw_debug (cpu=0x56286aa19d00, addr=1073745936, buf=0x7ffeecb0c7c0 "\340ǰ\354\376\177", len=4, is_write=0) at exec.c:3976 | ||
25 | #14 0x000056286811ed51 in memory_dump (mon=0x56286a8c32d0, count=1, format=120, wsize=4, addr=1073745936, is_physical=0) at monitor/misc.c:730 | ||
26 | #15 0x000056286811eff1 in hmp_memory_dump (mon=0x56286a8c32d0, qdict=0x56286b15c400) at monitor/misc.c:785 | ||
27 | #16 0x00005628684740ee in handle_hmp_command (mon=0x56286a8c32d0, cmdline=0x56286a8caeb2 "0x40001010") at monitor/hmp.c:1082 | ||
28 | |||
29 | From the datasheet "Actel SmartFusion Microcontroller Subsystem | ||
30 | User's Guide" Rev.1, Table 13-3 "SPI Register Summary", this | ||
31 | register has a reset value of 0. | ||
32 | |||
33 | Check the FIFO is not empty before accessing it, else log an | ||
34 | error message. | ||
35 | |||
36 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
37 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
38 | Message-id: 20190709113715.7761-3-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 40 | --- |
11 | hw/arm/virt-acpi-build.c | 4 ++-- | 41 | hw/ssi/mss-spi.c | 8 +++++++- |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 42 | 1 file changed, 7 insertions(+), 1 deletion(-) |
13 | 43 | ||
14 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 44 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c |
15 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt-acpi-build.c | 46 | --- a/hw/ssi/mss-spi.c |
17 | +++ b/hw/arm/virt-acpi-build.c | 47 | +++ b/hw/ssi/mss-spi.c |
18 | @@ -XXX,XX +XXX,XX @@ build_mcfg(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | 48 | @@ -XXX,XX +XXX,XX @@ spi_read(void *opaque, hwaddr addr, unsigned int size) |
19 | /* Only a single allocation so no need to play with segments */ | 49 | case R_SPI_RX: |
20 | mcfg->allocation[0].pci_segment = cpu_to_le16(0); | 50 | s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; |
21 | mcfg->allocation[0].start_bus_number = 0; | 51 | s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; |
22 | - mcfg->allocation[0].end_bus_number = (memmap[ecam_id].size | 52 | - ret = fifo32_pop(&s->rx_fifo); |
23 | - / PCIE_MMCFG_SIZE_MIN) - 1; | 53 | + if (fifo32_is_empty(&s->rx_fifo)) { |
24 | + mcfg->allocation[0].end_bus_number = | 54 | + qemu_log_mask(LOG_GUEST_ERROR, |
25 | + PCIE_MMCFG_BUS(memmap[ecam_id].size - 1); | 55 | + "%s: Reading empty RX_FIFO\n", |
26 | 56 | + __func__); | |
27 | build_header(linker, table_data, (void *)(table_data->data + mcfg_start), | 57 | + } else { |
28 | "MCFG", table_data->len - mcfg_start, 1, NULL, NULL); | 58 | + ret = fifo32_pop(&s->rx_fifo); |
59 | + } | ||
60 | if (fifo32_is_empty(&s->rx_fifo)) { | ||
61 | s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
62 | } | ||
29 | -- | 63 | -- |
30 | 2.20.1 | 64 | 2.20.1 |
31 | 65 | ||
32 | 66 | diff view generated by jsdifflib |
1 | From: Amir Charif <amir.charif@cea.fr> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | These instructions do not trap when SVE is disabled in EL0, | 3 | In the previous commit we fixed a crash when the guest read a |
4 | causing them to be executed with wrong size information. | 4 | register that pop from an empty FIFO. |
5 | By auditing the repository, we found another similar use with | ||
6 | an easy way to reproduce: | ||
5 | 7 | ||
6 | Signed-off-by: Amir Charif <amir.charif@cea.fr> | 8 | $ qemu-system-aarch64 -M xlnx-zcu102 -monitor stdio -S |
7 | Message-id: 1552579248-31025-1-git-send-email-amir.charif@cea.fr | 9 | QEMU 4.0.50 monitor - type 'help' for more information |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | (qemu) xp/b 0xfd4a0134 |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Aborted (core dumped) |
10 | [PMM: added 'target/arm' prefix to subject] | 12 | |
13 | (gdb) bt | ||
14 | #0 0x00007f6936dea57f in raise () at /lib64/libc.so.6 | ||
15 | #1 0x00007f6936dd4895 in abort () at /lib64/libc.so.6 | ||
16 | #2 0x0000561ad32975ec in xlnx_dp_aux_pop_rx_fifo (s=0x7f692babee70) at hw/display/xlnx_dp.c:431 | ||
17 | #3 0x0000561ad3297dc0 in xlnx_dp_read (opaque=0x7f692babee70, offset=77, size=4) at hw/display/xlnx_dp.c:667 | ||
18 | #4 0x0000561ad321b896 in memory_region_read_accessor (mr=0x7f692babf620, addr=308, value=0x7ffe05c1db88, size=4, shift=0, mask=4294967295, attrs=...) at memory.c:439 | ||
19 | #5 0x0000561ad321bd70 in access_with_adjusted_size (addr=308, value=0x7ffe05c1db88, size=1, access_size_min=4, access_size_max=4, access_fn=0x561ad321b858 <memory_region_read_accessor>, mr=0x7f692babf620, attrs=...) at memory.c:569 | ||
20 | #6 0x0000561ad321e9d5 in memory_region_dispatch_read1 (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1420 | ||
21 | #7 0x0000561ad321ea9d in memory_region_dispatch_read (mr=0x7f692babf620, addr=308, pval=0x7ffe05c1db88, size=1, attrs=...) at memory.c:1447 | ||
22 | #8 0x0000561ad31bd742 in flatview_read_continue (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1, addr1=308, l=1, mr=0x7f692babf620) at exec.c:3385 | ||
23 | #9 0x0000561ad31bd895 in flatview_read (fv=0x561ad69c04f0, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3423 | ||
24 | #10 0x0000561ad31bd90b in address_space_read_full (as=0x561ad5bb3020, addr=4249485620, attrs=..., buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", len=1) at exec.c:3436 | ||
25 | #11 0x0000561ad33b1c42 in address_space_read (len=1, buf=0x7ffe05c1dcf0 "\020\335\301\005\376\177", attrs=..., addr=4249485620, as=0x561ad5bb3020) at include/exec/memory.h:2131 | ||
26 | #12 0x0000561ad33b1c42 in memory_dump (mon=0x561ad59c4530, count=1, format=120, wsize=1, addr=4249485620, is_physical=1) at monitor/misc.c:723 | ||
27 | #13 0x0000561ad33b1fc1 in hmp_physical_memory_dump (mon=0x561ad59c4530, qdict=0x561ad6c6fd00) at monitor/misc.c:795 | ||
28 | #14 0x0000561ad37b4a9f in handle_hmp_command (mon=0x561ad59c4530, cmdline=0x561ad59d0f22 "/b 0x00000000fd4a0134") at monitor/hmp.c:1082 | ||
29 | |||
30 | Fix by checking the FIFO is not empty before popping from it. | ||
31 | |||
32 | The datasheet is not clear about the reset value of this register, | ||
33 | we choose to return '0'. | ||
34 | |||
35 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
36 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
37 | Message-id: 20190709113715.7761-4-philmd@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 39 | --- |
13 | target/arm/translate-sve.c | 22 ++++++++++++++-------- | 40 | hw/display/xlnx_dp.c | 15 +++++++++++---- |
14 | 1 file changed, 14 insertions(+), 8 deletions(-) | 41 | 1 file changed, 11 insertions(+), 4 deletions(-) |
15 | 42 | ||
16 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 43 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c |
17 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-sve.c | 45 | --- a/hw/display/xlnx_dp.c |
19 | +++ b/target/arm/translate-sve.c | 46 | +++ b/hw/display/xlnx_dp.c |
20 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_rr(DisasContext *s, arg_INDEX_rr *a) | 47 | @@ -XXX,XX +XXX,XX @@ static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s) |
21 | 48 | uint8_t ret; | |
22 | static bool trans_ADDVL(DisasContext *s, arg_ADDVL *a) | 49 | |
23 | { | 50 | if (fifo8_is_empty(&s->rx_fifo)) { |
24 | - TCGv_i64 rd = cpu_reg_sp(s, a->rd); | 51 | - DPRINTF("rx_fifo underflow..\n"); |
25 | - TCGv_i64 rn = cpu_reg_sp(s, a->rn); | 52 | - abort(); |
26 | - tcg_gen_addi_i64(rd, rn, a->imm * vec_full_reg_size(s)); | 53 | + qemu_log_mask(LOG_GUEST_ERROR, |
27 | + if (sve_access_check(s)) { | 54 | + "%s: Reading empty RX_FIFO\n", |
28 | + TCGv_i64 rd = cpu_reg_sp(s, a->rd); | 55 | + __func__); |
29 | + TCGv_i64 rn = cpu_reg_sp(s, a->rn); | 56 | + /* |
30 | + tcg_gen_addi_i64(rd, rn, a->imm * vec_full_reg_size(s)); | 57 | + * The datasheet is not clear about the reset value, it seems |
31 | + } | 58 | + * to be unspecified. We choose to return '0'. |
32 | return true; | 59 | + */ |
60 | + ret = 0; | ||
61 | + } else { | ||
62 | + ret = fifo8_pop(&s->rx_fifo); | ||
63 | + DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); | ||
64 | } | ||
65 | - ret = fifo8_pop(&s->rx_fifo); | ||
66 | - DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); | ||
67 | return ret; | ||
33 | } | 68 | } |
34 | |||
35 | static bool trans_ADDPL(DisasContext *s, arg_ADDPL *a) | ||
36 | { | ||
37 | - TCGv_i64 rd = cpu_reg_sp(s, a->rd); | ||
38 | - TCGv_i64 rn = cpu_reg_sp(s, a->rn); | ||
39 | - tcg_gen_addi_i64(rd, rn, a->imm * pred_full_reg_size(s)); | ||
40 | + if (sve_access_check(s)) { | ||
41 | + TCGv_i64 rd = cpu_reg_sp(s, a->rd); | ||
42 | + TCGv_i64 rn = cpu_reg_sp(s, a->rn); | ||
43 | + tcg_gen_addi_i64(rd, rn, a->imm * pred_full_reg_size(s)); | ||
44 | + } | ||
45 | return true; | ||
46 | } | ||
47 | |||
48 | static bool trans_RDVL(DisasContext *s, arg_RDVL *a) | ||
49 | { | ||
50 | - TCGv_i64 reg = cpu_reg(s, a->rd); | ||
51 | - tcg_gen_movi_i64(reg, a->imm * vec_full_reg_size(s)); | ||
52 | + if (sve_access_check(s)) { | ||
53 | + TCGv_i64 reg = cpu_reg(s, a->rd); | ||
54 | + tcg_gen_movi_i64(reg, a->imm * vec_full_reg_size(s)); | ||
55 | + } | ||
56 | return true; | ||
57 | } | ||
58 | 69 | ||
59 | -- | 70 | -- |
60 | 2.20.1 | 71 | 2.20.1 |
61 | 72 | ||
62 | 73 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: David Engraf <david.engraf@sysgo.com> |
---|---|---|---|
2 | 2 | ||
3 | The GSIV numbers of the SPI based interrupts is not correct as | 3 | Using the whole 128 MiB flash in non-secure mode is not working because |
4 | ARM_SPI_BASE was not added to the irqmap[VIRT_SMMU] value. So | 4 | virt_flash_fdt() expects the same address for secure_sysmem and sysmem. |
5 | this may collide with VIRTIO_MMIO irq window. | 5 | This is not correctly handled by caller because it forwards NULL for |
6 | secure_sysmem in non-secure flash mode. | ||
6 | 7 | ||
7 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 8 | Fixed by using sysmem when secure_sysmem is NULL. |
8 | Message-id: 20190312091031.5185-1-eric.auger@redhat.com | 9 | |
9 | Reviewed-by: Shannon Zhao <shannon.zhaosl@gmail.com> | 10 | Signed-off-by: David Engraf <david.engraf@sysgo.com> |
11 | Message-id: 20190712075002.14326-1-david.engraf@sysgo.com | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 14 | --- |
12 | hw/arm/virt-acpi-build.c | 2 +- | 15 | hw/arm/virt.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 17 | ||
15 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/virt-acpi-build.c | 20 | --- a/hw/arm/virt.c |
18 | +++ b/hw/arm/virt-acpi-build.c | 21 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ build_iort(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | 22 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
20 | its->identifiers[0] = 0; /* MADT translation_id */ | 23 | &machine->device_memory->mr); |
21 | 24 | } | |
22 | if (vms->iommu == VIRT_IOMMU_SMMUV3) { | 25 | |
23 | - int irq = vms->irqmap[VIRT_SMMU]; | 26 | - virt_flash_fdt(vms, sysmem, secure_sysmem); |
24 | + int irq = vms->irqmap[VIRT_SMMU] + ARM_SPI_BASE; | 27 | + virt_flash_fdt(vms, sysmem, secure_sysmem ?: sysmem); |
25 | 28 | ||
26 | /* SMMUv3 node */ | 29 | create_gic(vms, pic); |
27 | smmu_offset = iort_node_offset + node_size; | 30 | |
28 | -- | 31 | -- |
29 | 2.20.1 | 32 | 2.20.1 |
30 | 33 | ||
31 | 34 | diff view generated by jsdifflib |
1 | From: Zoltán Baldaszti <bztemail@gmail.com> | 1 | The PL031 RTC tracks the difference between the guest RTC |
---|---|---|---|
2 | 2 | and the host RTC using a tick_offset field. For migration, | |
3 | The BCM2836 control logic module includes a simple | 3 | however, we currently always migrate the offset between |
4 | "local timer" which is a programmable down-counter that | 4 | the guest and the vm_clock, even if the RTC clock is not |
5 | can generates an interrupt. Implement this functionality. | 5 | the same as the vm_clock; this was an attempt to retain |
6 | 6 | migration backwards compatibility. | |
7 | Signed-off-by: Zoltán Baldaszti <bztemail@gmail.com> | 7 | |
8 | [PMM: wrote commit message; wrapped long line; tweaked | 8 | Unfortunately this results in the RTC behaving oddly across |
9 | some comments to match the final version of the code] | 9 | a VM state save and restore -- since the VM clock stands still |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | across save-then-restore, regardless of how much real world |
11 | time has elapsed, the guest RTC ends up out of sync with the | ||
12 | host RTC in the restored VM. | ||
13 | |||
14 | Fix this by migrating the raw tick_offset. To retain migration | ||
15 | compatibility as far as possible, we have a new property | ||
16 | migrate-tick-offset; by default this is 'true' and we will | ||
17 | migrate the true tick offset in a new subsection; if the | ||
18 | incoming data has no subsection we fall back to the old | ||
19 | vm_clock-based offset information, so old->new migration | ||
20 | compatibility is preserved. For complete new->old migration | ||
21 | compatibility, the property is set to 'false' for 4.0 and | ||
22 | earlier machine types (this will only affect 'virt-4.0' | ||
23 | and below, as none of the other pl031-using machines are | ||
24 | versioned). | ||
25 | |||
26 | Reported-by: Russell King <rmk@armlinux.org.uk> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | Reviewed-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | ||
29 | Message-id: 20190709143912.28905-1-peter.maydell@linaro.org | ||
12 | --- | 30 | --- |
13 | include/hw/intc/bcm2836_control.h | 9 +++ | 31 | include/hw/timer/pl031.h | 2 + |
14 | hw/intc/bcm2836_control.c | 101 +++++++++++++++++++++++++++++- | 32 | hw/core/machine.c | 1 + |
15 | 2 files changed, 108 insertions(+), 2 deletions(-) | 33 | hw/timer/pl031.c | 92 ++++++++++++++++++++++++++++++++++++++-- |
16 | 34 | 3 files changed, 91 insertions(+), 4 deletions(-) | |
17 | diff --git a/include/hw/intc/bcm2836_control.h b/include/hw/intc/bcm2836_control.h | 35 | |
36 | diff --git a/include/hw/timer/pl031.h b/include/hw/timer/pl031.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/intc/bcm2836_control.h | 38 | --- a/include/hw/timer/pl031.h |
20 | +++ b/include/hw/intc/bcm2836_control.h | 39 | +++ b/include/hw/timer/pl031.h |
21 | @@ -XXX,XX +XXX,XX @@ | 40 | @@ -XXX,XX +XXX,XX @@ typedef struct PL031State { |
22 | * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft | 41 | */ |
23 | * Written by Andrew Baumann | 42 | uint32_t tick_offset_vmstate; |
24 | * | 43 | uint32_t tick_offset; |
25 | + * ARM Local Timer IRQ Copyright (c) 2019. Zoltán Baldaszti | 44 | + bool tick_offset_migrated; |
26 | + * Added basic IRQ_TIMER interrupt support | 45 | + bool migrate_tick_offset; |
27 | + * | 46 | |
28 | * This code is licensed under the GNU GPLv2 and later. | 47 | uint32_t mr; |
29 | */ | 48 | uint32_t lr; |
30 | 49 | diff --git a/hw/core/machine.c b/hw/core/machine.c | |
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | #define BCM2836_CONTROL_H | ||
33 | |||
34 | #include "hw/sysbus.h" | ||
35 | +#include "qemu/timer.h" | ||
36 | |||
37 | /* 4 mailboxes per core, for 16 total */ | ||
38 | #define BCM2836_NCORES 4 | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2836ControlState { | ||
40 | bool gpu_irq, gpu_fiq; | ||
41 | uint8_t timerirqs[BCM2836_NCORES]; | ||
42 | |||
43 | + /* local timer */ | ||
44 | + QEMUTimer timer; | ||
45 | + uint32_t local_timer_control; | ||
46 | + uint8_t route_localtimer; | ||
47 | + | ||
48 | /* interrupt source registers, post-routing (also input-derived; visible) */ | ||
49 | uint32_t irqsrc[BCM2836_NCORES]; | ||
50 | uint32_t fiqsrc[BCM2836_NCORES]; | ||
51 | diff --git a/hw/intc/bcm2836_control.c b/hw/intc/bcm2836_control.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/hw/intc/bcm2836_control.c | 51 | --- a/hw/core/machine.c |
54 | +++ b/hw/intc/bcm2836_control.c | 52 | +++ b/hw/core/machine.c |
55 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ GlobalProperty hw_compat_4_0[] = { |
56 | * This code is licensed under the GNU GPLv2 and later. | 54 | { "virtio-gpu-pci", "edid", "false" }, |
57 | * | 55 | { "virtio-device", "use-started", "false" }, |
58 | * At present, only implements interrupt routing, and mailboxes (i.e., | 56 | { "virtio-balloon-device", "qemu-4-0-config-size", "true" }, |
59 | - * not local timer, PMU interrupt, or AXI counters). | 57 | + { "pl031", "migrate-tick-offset", "false" }, |
60 | + * not PMU interrupt, or AXI counters). | 58 | }; |
61 | + * | 59 | const size_t hw_compat_4_0_len = G_N_ELEMENTS(hw_compat_4_0); |
62 | + * ARM Local Timer IRQ Copyright (c) 2019. Zoltán Baldaszti | 60 | |
63 | * | 61 | diff --git a/hw/timer/pl031.c b/hw/timer/pl031.c |
64 | * Ref: | 62 | index XXXXXXX..XXXXXXX 100644 |
65 | * https://www.raspberrypi.org/documentation/hardware/raspberrypi/bcm2836/QA7_rev3.4.pdf | 63 | --- a/hw/timer/pl031.c |
66 | @@ -XXX,XX +XXX,XX @@ | 64 | +++ b/hw/timer/pl031.c |
67 | #include "qemu/log.h" | 65 | @@ -XXX,XX +XXX,XX @@ static int pl031_pre_save(void *opaque) |
68 | |||
69 | #define REG_GPU_ROUTE 0x0c | ||
70 | +#define REG_LOCALTIMERROUTING 0x24 | ||
71 | +#define REG_LOCALTIMERCONTROL 0x34 | ||
72 | +#define REG_LOCALTIMERACK 0x38 | ||
73 | #define REG_TIMERCONTROL 0x40 | ||
74 | #define REG_MBOXCONTROL 0x50 | ||
75 | #define REG_IRQSRC 0x60 | ||
76 | @@ -XXX,XX +XXX,XX @@ | ||
77 | #define IRQ_TIMER 11 | ||
78 | #define IRQ_MAX IRQ_TIMER | ||
79 | |||
80 | +#define LOCALTIMER_FREQ 38400000 | ||
81 | +#define LOCALTIMER_INTFLAG (1 << 31) | ||
82 | +#define LOCALTIMER_RELOAD (1 << 30) | ||
83 | +#define LOCALTIMER_INTENABLE (1 << 29) | ||
84 | +#define LOCALTIMER_ENABLE (1 << 28) | ||
85 | +#define LOCALTIMER_VALUE(x) ((x) & 0xfffffff) | ||
86 | + | ||
87 | static void deliver_local(BCM2836ControlState *s, uint8_t core, uint8_t irq, | ||
88 | uint32_t controlreg, uint8_t controlidx) | ||
89 | { | 66 | { |
90 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_control_update(BCM2836ControlState *s) | 67 | PL031State *s = opaque; |
91 | s->fiqsrc[s->route_gpu_fiq] |= (uint32_t)1 << IRQ_GPU; | 68 | |
92 | } | 69 | - /* tick_offset is base_time - rtc_clock base time. Instead, we want to |
93 | 70 | - * store the base time relative to the QEMU_CLOCK_VIRTUAL for backwards-compatibility. */ | |
94 | + /* | 71 | + /* |
95 | + * handle the control module 'local timer' interrupt for one of the | 72 | + * The PL031 device model code uses the tick_offset field, which is |
96 | + * cores' IRQ/FIQ; this is distinct from the per-CPU timer | 73 | + * the offset between what the guest RTC should read and what the |
97 | + * interrupts handled below. | 74 | + * QEMU rtc_clock reads: |
75 | + * guest_rtc = rtc_clock + tick_offset | ||
76 | + * and so | ||
77 | + * tick_offset = guest_rtc - rtc_clock | ||
78 | + * | ||
79 | + * We want to migrate this offset, which sounds straightforward. | ||
80 | + * Unfortunately older versions of QEMU migrated a conversion of this | ||
81 | + * offset into an offset from the vm_clock. (This was in turn an | ||
82 | + * attempt to be compatible with even older QEMU versions, but it | ||
83 | + * has incorrect behaviour if the rtc_clock is not the same as the | ||
84 | + * vm_clock.) So we put the actual tick_offset into a migration | ||
85 | + * subsection, and the backwards-compatible time-relative-to-vm_clock | ||
86 | + * in the main migration state. | ||
87 | + * | ||
88 | + * Calculate base time relative to QEMU_CLOCK_VIRTUAL: | ||
98 | + */ | 89 | + */ |
99 | + if ((s->local_timer_control & LOCALTIMER_INTENABLE) && | 90 | int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
100 | + (s->local_timer_control & LOCALTIMER_INTFLAG)) { | 91 | s->tick_offset_vmstate = s->tick_offset + delta / NANOSECONDS_PER_SECOND; |
101 | + if (s->route_localtimer & 4) { | 92 | |
102 | + s->fiqsrc[(s->route_localtimer & 3)] |= (uint32_t)1 << IRQ_TIMER; | 93 | return 0; |
103 | + } else { | 94 | } |
104 | + s->irqsrc[(s->route_localtimer & 3)] |= (uint32_t)1 << IRQ_TIMER; | 95 | |
105 | + } | 96 | +static int pl031_pre_load(void *opaque) |
97 | +{ | ||
98 | + PL031State *s = opaque; | ||
99 | + | ||
100 | + s->tick_offset_migrated = false; | ||
101 | + return 0; | ||
102 | +} | ||
103 | + | ||
104 | static int pl031_post_load(void *opaque, int version_id) | ||
105 | { | ||
106 | PL031State *s = opaque; | ||
107 | |||
108 | - int64_t delta = qemu_clock_get_ns(rtc_clock) - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
109 | - s->tick_offset = s->tick_offset_vmstate - delta / NANOSECONDS_PER_SECOND; | ||
110 | + /* | ||
111 | + * If we got the tick_offset subsection, then we can just use | ||
112 | + * the value in that. Otherwise the source is an older QEMU and | ||
113 | + * has given us the offset from the vm_clock; convert it back to | ||
114 | + * an offset from the rtc_clock. This will cause time to incorrectly | ||
115 | + * go backwards compared to the host RTC, but this is unavoidable. | ||
116 | + */ | ||
117 | + | ||
118 | + if (!s->tick_offset_migrated) { | ||
119 | + int64_t delta = qemu_clock_get_ns(rtc_clock) - | ||
120 | + qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
121 | + s->tick_offset = s->tick_offset_vmstate - | ||
122 | + delta / NANOSECONDS_PER_SECOND; | ||
106 | + } | 123 | + } |
107 | + | 124 | pl031_set_alarm(s); |
108 | for (i = 0; i < BCM2836_NCORES; i++) { | 125 | return 0; |
109 | /* handle local timer interrupts for this core */ | ||
110 | if (s->timerirqs[i]) { | ||
111 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_control_set_gpu_fiq(void *opaque, int irq, int level) | ||
112 | bcm2836_control_update(s); | ||
113 | } | 126 | } |
114 | 127 | ||
115 | +static void bcm2836_control_local_timer_set_next(void *opaque) | 128 | +static int pl031_tick_offset_post_load(void *opaque, int version_id) |
116 | +{ | 129 | +{ |
117 | + BCM2836ControlState *s = opaque; | 130 | + PL031State *s = opaque; |
118 | + uint64_t next_event; | 131 | + |
119 | + | 132 | + s->tick_offset_migrated = true; |
120 | + assert(LOCALTIMER_VALUE(s->local_timer_control) > 0); | 133 | + return 0; |
121 | + | ||
122 | + next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + | ||
123 | + muldiv64(LOCALTIMER_VALUE(s->local_timer_control), | ||
124 | + NANOSECONDS_PER_SECOND, LOCALTIMER_FREQ); | ||
125 | + timer_mod(&s->timer, next_event); | ||
126 | +} | 134 | +} |
127 | + | 135 | + |
128 | +static void bcm2836_control_local_timer_tick(void *opaque) | 136 | +static bool pl031_tick_offset_needed(void *opaque) |
129 | +{ | 137 | +{ |
130 | + BCM2836ControlState *s = opaque; | 138 | + PL031State *s = opaque; |
131 | + | 139 | + |
132 | + bcm2836_control_local_timer_set_next(s); | 140 | + return s->migrate_tick_offset; |
133 | + | ||
134 | + s->local_timer_control |= LOCALTIMER_INTFLAG; | ||
135 | + bcm2836_control_update(s); | ||
136 | +} | 141 | +} |
137 | + | 142 | + |
138 | +static void bcm2836_control_local_timer_control(void *opaque, uint32_t val) | 143 | +static const VMStateDescription vmstate_pl031_tick_offset = { |
139 | +{ | 144 | + .name = "pl031/tick-offset", |
140 | + BCM2836ControlState *s = opaque; | 145 | + .version_id = 1, |
141 | + | 146 | + .minimum_version_id = 1, |
142 | + s->local_timer_control = val; | 147 | + .needed = pl031_tick_offset_needed, |
143 | + if (val & LOCALTIMER_ENABLE) { | 148 | + .post_load = pl031_tick_offset_post_load, |
144 | + bcm2836_control_local_timer_set_next(s); | 149 | + .fields = (VMStateField[]) { |
145 | + } else { | 150 | + VMSTATE_UINT32(tick_offset, PL031State), |
146 | + timer_del(&s->timer); | 151 | + VMSTATE_END_OF_LIST() |
147 | + } | 152 | + } |
148 | +} | 153 | +}; |
149 | + | 154 | + |
150 | +static void bcm2836_control_local_timer_ack(void *opaque, uint32_t val) | 155 | static const VMStateDescription vmstate_pl031 = { |
151 | +{ | 156 | .name = "pl031", |
152 | + BCM2836ControlState *s = opaque; | 157 | .version_id = 1, |
153 | + | ||
154 | + if (val & LOCALTIMER_INTFLAG) { | ||
155 | + s->local_timer_control &= ~LOCALTIMER_INTFLAG; | ||
156 | + } | ||
157 | + if ((val & LOCALTIMER_RELOAD) && | ||
158 | + (s->local_timer_control & LOCALTIMER_ENABLE)) { | ||
159 | + bcm2836_control_local_timer_set_next(s); | ||
160 | + } | ||
161 | +} | ||
162 | + | ||
163 | static uint64_t bcm2836_control_read(void *opaque, hwaddr offset, unsigned size) | ||
164 | { | ||
165 | BCM2836ControlState *s = opaque; | ||
166 | @@ -XXX,XX +XXX,XX @@ static uint64_t bcm2836_control_read(void *opaque, hwaddr offset, unsigned size) | ||
167 | assert(s->route_gpu_fiq < BCM2836_NCORES | ||
168 | && s->route_gpu_irq < BCM2836_NCORES); | ||
169 | return ((uint32_t)s->route_gpu_fiq << 2) | s->route_gpu_irq; | ||
170 | + } else if (offset == REG_LOCALTIMERROUTING) { | ||
171 | + return s->route_localtimer; | ||
172 | + } else if (offset == REG_LOCALTIMERCONTROL) { | ||
173 | + return s->local_timer_control; | ||
174 | + } else if (offset == REG_LOCALTIMERACK) { | ||
175 | + return 0; | ||
176 | } else if (offset >= REG_TIMERCONTROL && offset < REG_MBOXCONTROL) { | ||
177 | return s->timercontrol[(offset - REG_TIMERCONTROL) >> 2]; | ||
178 | } else if (offset >= REG_MBOXCONTROL && offset < REG_IRQSRC) { | ||
179 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_control_write(void *opaque, hwaddr offset, | ||
180 | if (offset == REG_GPU_ROUTE) { | ||
181 | s->route_gpu_irq = val & 0x3; | ||
182 | s->route_gpu_fiq = (val >> 2) & 0x3; | ||
183 | + } else if (offset == REG_LOCALTIMERROUTING) { | ||
184 | + s->route_localtimer = val & 7; | ||
185 | + } else if (offset == REG_LOCALTIMERCONTROL) { | ||
186 | + bcm2836_control_local_timer_control(s, val); | ||
187 | + } else if (offset == REG_LOCALTIMERACK) { | ||
188 | + bcm2836_control_local_timer_ack(s, val); | ||
189 | } else if (offset >= REG_TIMERCONTROL && offset < REG_MBOXCONTROL) { | ||
190 | s->timercontrol[(offset - REG_TIMERCONTROL) >> 2] = val & 0xff; | ||
191 | } else if (offset >= REG_MBOXCONTROL && offset < REG_IRQSRC) { | ||
192 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_control_reset(DeviceState *d) | ||
193 | |||
194 | s->route_gpu_irq = s->route_gpu_fiq = 0; | ||
195 | |||
196 | + timer_del(&s->timer); | ||
197 | + s->route_localtimer = 0; | ||
198 | + s->local_timer_control = 0; | ||
199 | + | ||
200 | for (i = 0; i < BCM2836_NCORES; i++) { | ||
201 | s->timercontrol[i] = 0; | ||
202 | s->mailboxcontrol[i] = 0; | ||
203 | @@ -XXX,XX +XXX,XX @@ static void bcm2836_control_init(Object *obj) | ||
204 | /* outputs to CPU cores */ | ||
205 | qdev_init_gpio_out_named(dev, s->irq, "irq", BCM2836_NCORES); | ||
206 | qdev_init_gpio_out_named(dev, s->fiq, "fiq", BCM2836_NCORES); | ||
207 | + | ||
208 | + /* create a qemu virtual timer */ | ||
209 | + timer_init_ns(&s->timer, QEMU_CLOCK_VIRTUAL, | ||
210 | + bcm2836_control_local_timer_tick, s); | ||
211 | } | ||
212 | |||
213 | static const VMStateDescription vmstate_bcm2836_control = { | ||
214 | .name = TYPE_BCM2836_CONTROL, | ||
215 | - .version_id = 1, | ||
216 | + .version_id = 2, | ||
217 | .minimum_version_id = 1, | 158 | .minimum_version_id = 1, |
159 | .pre_save = pl031_pre_save, | ||
160 | + .pre_load = pl031_pre_load, | ||
161 | .post_load = pl031_post_load, | ||
218 | .fields = (VMStateField[]) { | 162 | .fields = (VMStateField[]) { |
219 | VMSTATE_UINT32_ARRAY(mailboxes, BCM2836ControlState, | 163 | VMSTATE_UINT32(tick_offset_vmstate, PL031State), |
220 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_bcm2836_control = { | 164 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl031 = { |
221 | VMSTATE_UINT32_ARRAY(timercontrol, BCM2836ControlState, BCM2836_NCORES), | 165 | VMSTATE_UINT32(im, PL031State), |
222 | VMSTATE_UINT32_ARRAY(mailboxcontrol, BCM2836ControlState, | 166 | VMSTATE_UINT32(is, PL031State), |
223 | BCM2836_NCORES), | ||
224 | + VMSTATE_TIMER_V(timer, BCM2836ControlState, 2), | ||
225 | + VMSTATE_UINT32_V(local_timer_control, BCM2836ControlState, 2), | ||
226 | + VMSTATE_UINT8_V(route_localtimer, BCM2836ControlState, 2), | ||
227 | VMSTATE_END_OF_LIST() | 167 | VMSTATE_END_OF_LIST() |
168 | + }, | ||
169 | + .subsections = (const VMStateDescription*[]) { | ||
170 | + &vmstate_pl031_tick_offset, | ||
171 | + NULL | ||
228 | } | 172 | } |
229 | }; | 173 | }; |
174 | |||
175 | +static Property pl031_properties[] = { | ||
176 | + /* | ||
177 | + * True to correctly migrate the tick offset of the RTC. False to | ||
178 | + * obtain backward migration compatibility with older QEMU versions, | ||
179 | + * at the expense of the guest RTC going backwards compared with the | ||
180 | + * host RTC when the VM is saved/restored if using -rtc host. | ||
181 | + * (Even if set to 'true' older QEMU can migrate forward to newer QEMU; | ||
182 | + * 'false' also permits newer QEMU to migrate to older QEMU.) | ||
183 | + */ | ||
184 | + DEFINE_PROP_BOOL("migrate-tick-offset", | ||
185 | + PL031State, migrate_tick_offset, true), | ||
186 | + DEFINE_PROP_END_OF_LIST() | ||
187 | +}; | ||
188 | + | ||
189 | static void pl031_class_init(ObjectClass *klass, void *data) | ||
190 | { | ||
191 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
192 | |||
193 | dc->vmsd = &vmstate_pl031; | ||
194 | + dc->props = pl031_properties; | ||
195 | } | ||
196 | |||
197 | static const TypeInfo pl031_info = { | ||
230 | -- | 198 | -- |
231 | 2.20.1 | 199 | 2.20.1 |
232 | 200 | ||
233 | 201 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The ARMv5 architecture didn't specify detailed per-feature ID | ||
2 | registers. Now that we're using the MVFR0 register fields to | ||
3 | gate the existence of VFP instructions, we need to set up | ||
4 | the correct values in the cpu->isar structure so that we still | ||
5 | provide an FPU to the guest. | ||
1 | 6 | ||
7 | This fixes a regression in the arm926 and arm1026 CPUs, which | ||
8 | are the only ones that both have VFP and are ARMv5 or earlier. | ||
9 | This regression was introduced by the VFP refactoring, and more | ||
10 | specifically by commits 1120827fa182f0e76 and 266bd25c485597c, | ||
11 | which accidentally disabled VFP short-vector support and | ||
12 | double-precision support on these CPUs. | ||
13 | |||
14 | Fixes: 1120827fa182f0e | ||
15 | Fixes: 266bd25c485597c | ||
16 | Fixes: https://bugs.launchpad.net/qemu/+bug/1836192 | ||
17 | Reported-by: Christophe Lyon <christophe.lyon@linaro.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
21 | Tested-by: Christophe Lyon <christophe.lyon@linaro.org> | ||
22 | Message-id: 20190711131241.22231-1-peter.maydell@linaro.org | ||
23 | --- | ||
24 | target/arm/cpu.c | 12 ++++++++++++ | ||
25 | 1 file changed, 12 insertions(+) | ||
26 | |||
27 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu.c | ||
30 | +++ b/target/arm/cpu.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void arm926_initfn(Object *obj) | ||
32 | * set the field to indicate Jazelle support within QEMU. | ||
33 | */ | ||
34 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | ||
35 | + /* | ||
36 | + * Similarly, we need to set MVFR0 fields to enable double precision | ||
37 | + * and short vector support even though ARMv5 doesn't have this register. | ||
38 | + */ | ||
39 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
40 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); | ||
41 | } | ||
42 | |||
43 | static void arm946_initfn(Object *obj) | ||
44 | @@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj) | ||
45 | * set the field to indicate Jazelle support within QEMU. | ||
46 | */ | ||
47 | cpu->isar.id_isar1 = FIELD_DP32(cpu->isar.id_isar1, ID_ISAR1, JAZELLE, 1); | ||
48 | + /* | ||
49 | + * Similarly, we need to set MVFR0 fields to enable double precision | ||
50 | + * and short vector support even though ARMv5 doesn't have this register. | ||
51 | + */ | ||
52 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
53 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPDP, 1); | ||
54 | |||
55 | { | ||
56 | /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ | ||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In the M-profile architecture, when we do a vector table fetch and it | ||
2 | fails, we need to report a HardFault. Whether this is a Secure HF or | ||
3 | a NonSecure HF depends on several things. If AIRCR.BFHFNMINS is 0 | ||
4 | then HF is always Secure, because there is no NonSecure HardFault. | ||
5 | Otherwise, the answer depends on whether the 'underlying exception' | ||
6 | (MemManage, BusFault, SecureFault) targets Secure or NonSecure. (In | ||
7 | the pseudocode, this is handled in the Vector() function: the final | ||
8 | exc.isSecure is calculated by looking at the exc.isSecure from the | ||
9 | exception returned from the memory access, not the isSecure input | ||
10 | argument.) | ||
1 | 11 | ||
12 | We weren't doing this correctly, because we were looking at | ||
13 | the target security domain of the exception we were trying to | ||
14 | load the vector table entry for. This produces errors of two kinds: | ||
15 | * a load from the NS vector table which hits the "NS access | ||
16 | to S memory" SecureFault should end up as a Secure HardFault, | ||
17 | but we were raising an NS HardFault | ||
18 | * a load from the S vector table which causes a BusFault | ||
19 | should raise an NS HardFault if BFHFNMINS == 1 (because | ||
20 | in that case all BusFaults are NonSecure), but we were raising | ||
21 | a Secure HardFault | ||
22 | |||
23 | Correct the logic. | ||
24 | |||
25 | We also fix a comment error where we claimed that we might | ||
26 | be escalating MemManage to HardFault, and forgot about SecureFault. | ||
27 | (Vector loads can never hit MPU access faults, because they're | ||
28 | always aligned and always use the default address map.) | ||
29 | |||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Message-id: 20190705094823.28905-1-peter.maydell@linaro.org | ||
32 | --- | ||
33 | target/arm/m_helper.c | 21 +++++++++++++++++---- | ||
34 | 1 file changed, 17 insertions(+), 4 deletions(-) | ||
35 | |||
36 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/m_helper.c | ||
39 | +++ b/target/arm/m_helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
41 | if (sattrs.ns) { | ||
42 | attrs.secure = false; | ||
43 | } else if (!targets_secure) { | ||
44 | - /* NS access to S memory */ | ||
45 | + /* | ||
46 | + * NS access to S memory: the underlying exception which we escalate | ||
47 | + * to HardFault is SecureFault, which always targets Secure. | ||
48 | + */ | ||
49 | + exc_secure = true; | ||
50 | goto load_fail; | ||
51 | } | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
54 | vector_entry = address_space_ldl(arm_addressspace(cs, attrs), addr, | ||
55 | attrs, &result); | ||
56 | if (result != MEMTX_OK) { | ||
57 | + /* | ||
58 | + * Underlying exception is BusFault: its target security state | ||
59 | + * depends on BFHFNMINS. | ||
60 | + */ | ||
61 | + exc_secure = !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
62 | goto load_fail; | ||
63 | } | ||
64 | *pvec = vector_entry; | ||
65 | @@ -XXX,XX +XXX,XX @@ load_fail: | ||
66 | /* | ||
67 | * All vector table fetch fails are reported as HardFault, with | ||
68 | * HFSR.VECTTBL and .FORCED set. (FORCED is set because | ||
69 | - * technically the underlying exception is a MemManage or BusFault | ||
70 | + * technically the underlying exception is a SecureFault or BusFault | ||
71 | * that is escalated to HardFault.) This is a terminal exception, | ||
72 | * so we will either take the HardFault immediately or else enter | ||
73 | * lockup (the latter case is handled in armv7m_nvic_set_pending_derived()). | ||
74 | + * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are | ||
75 | + * secure); otherwise it targets the same security state as the | ||
76 | + * underlying exception. | ||
77 | */ | ||
78 | - exc_secure = targets_secure || | ||
79 | - !(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
80 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
81 | + exc_secure = true; | ||
82 | + } | ||
83 | env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
84 | armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
85 | return false; | ||
86 | -- | ||
87 | 2.20.1 | ||
88 | |||
89 | diff view generated by jsdifflib |