1 | target-arm queue for softfreeze: | 1 | Most of this is the Neon decodetree patches, followed by Edgar's versal cleanups. |
---|---|---|---|
2 | This has all the big stuff I want to get in for softfreeze; | ||
3 | there may be one or two smaller patches I pick up later in | ||
4 | the week. | ||
5 | 2 | ||
6 | thanks | 3 | thanks |
7 | -- PMM | 4 | -- PMM |
8 | 5 | ||
9 | The following changes since commit 0984a157c1c053394adbf64ed7de97f1aebe6a2d: | ||
10 | 6 | ||
11 | Merge remote-tracking branch 'remotes/jasowang/tags/net-pull-request' into staging (2019-03-05 09:33:20 +0000) | 7 | The following changes since commit 2ef486e76d64436be90f7359a3071fb2a56ce835: |
8 | |||
9 | Merge remote-tracking branch 'remotes/marcel/tags/rdma-pull-request' into staging (2020-05-03 14:12:56 +0100) | ||
12 | 10 | ||
13 | are available in the Git repository at: | 11 | are available in the Git repository at: |
14 | 12 | ||
15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190305 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200504 |
16 | 14 | ||
17 | for you to fetch changes up to 566528f823d1a2e9eb2d7b2ed839547cb31bfc34: | 15 | for you to fetch changes up to 9aefc6cf9b73f66062d2f914a0136756e7a28211: |
18 | 16 | ||
19 | hw/arm/stellaris: Implement watchdog timer (2019-03-05 15:55:09 +0000) | 17 | target/arm: Move gen_ function typedefs to translate.h (2020-05-04 12:59:26 +0100) |
20 | 18 | ||
21 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
22 | target-arm queue: | 20 | target-arm queue: |
23 | * Fix PC test for LDM (exception return) | 21 | * Start of conversion of Neon insns to decodetree |
24 | * Implement ARMv8.0-SB | 22 | * versal board: support SD and RTC |
25 | * Implement ARMv8.0-PredInv | 23 | * Implement ARMv8.2-TTS2UXN |
26 | * Implement ARMv8.4-CondM | 24 | * Make VQDMULL undefined when U=1 |
27 | * Implement ARMv8.5-CondM | 25 | * Some minor code cleanups |
28 | * Implement ARMv8.5-FRINT | ||
29 | * hw/arm/stellaris: Implement watchdog timer | ||
30 | * virt: support more than 255GB of RAM | ||
31 | 26 | ||
32 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
33 | Eric Auger (9): | 28 | Edgar E. Iglesias (11): |
34 | hw/arm/virt: Rename highmem IO regions | 29 | hw/arm: versal: Remove inclusion of arm_gicv3_common.h |
35 | hw/arm/virt: Split the memory map description | 30 | hw/arm: versal: Move misplaced comment |
36 | hw/boards: Add a MachineState parameter to kvm_type callback | 31 | hw/arm: versal-virt: Fix typo xlnx-ve -> xlnx-versal |
37 | kvm: add kvm_arm_get_max_vm_ipa_size | 32 | hw/arm: versal: Embed the UARTs into the SoC type |
38 | vl: Set machine ram_size, maxram_size and ram_slots earlier | 33 | hw/arm: versal: Embed the GEMs into the SoC type |
39 | hw/arm/virt: Dynamic memory map depending on RAM requirements | 34 | hw/arm: versal: Embed the ADMAs into the SoC type |
40 | hw/arm/virt: Implement kvm_type function for 4.0 machine | 35 | hw/arm: versal: Embed the APUs into the SoC type |
41 | hw/arm/virt: Check the VCPU PA range in TCG mode | 36 | hw/arm: versal: Add support for SD |
42 | hw/arm/virt: Bump the 255GB initial RAM limit | 37 | hw/arm: versal: Add support for the RTC |
38 | hw/arm: versal-virt: Add support for SD | ||
39 | hw/arm: versal-virt: Add support for the RTC | ||
43 | 40 | ||
44 | Michel Heily (1): | 41 | Fredrik Strupe (1): |
45 | hw/arm/stellaris: Implement watchdog timer | 42 | target/arm: Make VQDMULL undefined when U=1 |
46 | 43 | ||
47 | Richard Henderson (11): | 44 | Peter Maydell (25): |
48 | target/arm: Fix PC test for LDM (exception return) | 45 | target/arm: Don't use a TLB for ARMMMUIdx_Stage2 |
49 | target/arm: Split out arm_sctlr | 46 | target/arm: Use enum constant in get_phys_addr_lpae() call |
50 | target/arm: Implement ARMv8.0-SB | 47 | target/arm: Add new 's1_is_el0' argument to get_phys_addr_lpae() |
51 | target/arm: Implement ARMv8.0-PredInv | 48 | target/arm: Implement ARMv8.2-TTS2UXN |
52 | target/arm: Split helper_msr_i_pstate into 3 | 49 | target/arm: Use correct variable for setting 'max' cpu's ID_AA64DFR0 |
53 | target/arm: Add set/clear_pstate_bits, share gen_ss_advance | 50 | target/arm/translate-vfp.inc.c: Remove duplicate simd_r32 check |
54 | target/arm: Rearrange disas_data_proc_reg | 51 | target/arm: Don't allow Thumb Neon insns without FEATURE_NEON |
55 | target/arm: Implement ARMv8.4-CondM | 52 | target/arm: Add stubs for AArch32 Neon decodetree |
56 | target/arm: Implement ARMv8.5-CondM | 53 | target/arm: Convert VCMLA (vector) to decodetree |
57 | target/arm: Restructure handle_fp_1src_{single, double} | 54 | target/arm: Convert VCADD (vector) to decodetree |
58 | target/arm: Implement ARMv8.5-FRINT | 55 | target/arm: Convert V[US]DOT (vector) to decodetree |
56 | target/arm: Convert VFM[AS]L (vector) to decodetree | ||
57 | target/arm: Convert VCMLA (scalar) to decodetree | ||
58 | target/arm: Convert V[US]DOT (scalar) to decodetree | ||
59 | target/arm: Convert VFM[AS]L (scalar) to decodetree | ||
60 | target/arm: Convert Neon load/store multiple structures to decodetree | ||
61 | target/arm: Convert Neon 'load single structure to all lanes' to decodetree | ||
62 | target/arm: Convert Neon 'load/store single structure' to decodetree | ||
63 | target/arm: Convert Neon 3-reg-same VADD/VSUB to decodetree | ||
64 | target/arm: Convert Neon 3-reg-same logic ops to decodetree | ||
65 | target/arm: Convert Neon 3-reg-same VMAX/VMIN to decodetree | ||
66 | target/arm: Convert Neon 3-reg-same comparisons to decodetree | ||
67 | target/arm: Convert Neon 3-reg-same VQADD/VQSUB to decodetree | ||
68 | target/arm: Convert Neon 3-reg-same VMUL, VMLA, VMLS, VSHL to decodetree | ||
69 | target/arm: Move gen_ function typedefs to translate.h | ||
59 | 70 | ||
60 | Shameer Kolothum (1): | 71 | Philippe Mathieu-Daudé (2): |
61 | hw/arm/boot: introduce fdt_add_memory_node helper | 72 | hw/arm/mps2-tz: Use TYPE_IOTKIT instead of hardcoded string |
73 | target/arm: Use uint64_t for midr field in CPU state struct | ||
62 | 74 | ||
63 | include/hw/arm/virt.h | 16 +- | 75 | include/hw/arm/xlnx-versal.h | 31 +- |
64 | include/hw/boards.h | 5 +- | 76 | target/arm/cpu-param.h | 2 +- |
65 | include/hw/watchdog/cmsdk-apb-watchdog.h | 8 + | 77 | target/arm/cpu.h | 38 ++- |
66 | target/arm/cpu.h | 64 ++++- | 78 | target/arm/translate-a64.h | 9 - |
67 | target/arm/helper-a64.h | 3 + | 79 | target/arm/translate.h | 26 ++ |
68 | target/arm/helper.h | 8 +- | 80 | target/arm/neon-dp.decode | 86 +++++ |
69 | target/arm/internals.h | 15 + | 81 | target/arm/neon-ls.decode | 52 +++ |
70 | target/arm/kvm_arm.h | 13 + | 82 | target/arm/neon-shared.decode | 66 ++++ |
71 | target/arm/translate.h | 34 +++ | 83 | hw/arm/mps2-tz.c | 2 +- |
72 | accel/kvm/kvm-all.c | 2 +- | 84 | hw/arm/xlnx-versal-virt.c | 74 ++++- |
73 | hw/arm/boot.c | 54 ++-- | 85 | hw/arm/xlnx-versal.c | 115 +++++-- |
74 | hw/arm/stellaris.c | 22 +- | 86 | target/arm/cpu.c | 3 +- |
75 | hw/arm/virt-acpi-build.c | 10 +- | 87 | target/arm/cpu64.c | 8 +- |
76 | hw/arm/virt.c | 196 ++++++++++--- | 88 | target/arm/helper.c | 183 ++++------ |
77 | hw/ppc/mac_newworld.c | 3 +- | 89 | target/arm/translate-a64.c | 17 - |
78 | hw/ppc/mac_oldworld.c | 2 +- | 90 | target/arm/translate-neon.inc.c | 714 +++++++++++++++++++++++++++++++++++++++ |
79 | hw/ppc/spapr.c | 2 +- | 91 | target/arm/translate-vfp.inc.c | 6 - |
80 | hw/watchdog/cmsdk-apb-watchdog.c | 74 ++++- | 92 | target/arm/translate.c | 716 +++------------------------------------- |
81 | linux-user/elfload.c | 2 + | 93 | target/arm/Makefile.objs | 18 + |
82 | target/arm/cpu.c | 2 + | 94 | 19 files changed, 1302 insertions(+), 864 deletions(-) |
83 | target/arm/cpu64.c | 6 + | 95 | create mode 100644 target/arm/neon-dp.decode |
84 | target/arm/helper-a64.c | 30 ++ | 96 | create mode 100644 target/arm/neon-ls.decode |
85 | target/arm/helper.c | 63 +++- | 97 | create mode 100644 target/arm/neon-shared.decode |
86 | target/arm/kvm.c | 10 + | 98 | create mode 100644 target/arm/translate-neon.inc.c |
87 | target/arm/op_helper.c | 47 --- | ||
88 | target/arm/translate-a64.c | 478 +++++++++++++++++++++++-------- | ||
89 | target/arm/translate.c | 35 ++- | ||
90 | target/arm/vfp_helper.c | 96 +++++++ | ||
91 | vl.c | 6 +- | ||
92 | 29 files changed, 1032 insertions(+), 274 deletions(-) | ||
93 | 99 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fredrik Strupe <fredrik@strupe.net> |
---|---|---|---|
2 | 2 | ||
3 | Found by inspection: Rn is the base register against which the | 3 | According to Arm ARM, VQDMULL is only valid when U=0, while having |
4 | load began; I is the register within the mask being processed. | 4 | U=1 is unallocated. |
5 | The exception return should of course be processed from the loaded PC. | ||
6 | 5 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Fredrik Strupe <fredrik@strupe.net> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Fixes: 695272dcb976 ("target-arm: Handle UNDEF cases for Neon 3-regs-different-widths") |
9 | Message-id: 20190301202921.21209-1-richard.henderson@linaro.org | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/translate.c | 2 +- | 11 | target/arm/translate.c | 2 +- |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 13 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 16 | --- a/target/arm/translate.c |
18 | +++ b/target/arm/translate.c | 17 | +++ b/target/arm/translate.c |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | 18 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
20 | } else if (i == rn) { | 19 | {0, 0, 0, 0}, /* VMLSL */ |
21 | loaded_var = tmp; | 20 | {0, 0, 0, 9}, /* VQDMLSL */ |
22 | loaded_base = 1; | 21 | {0, 0, 0, 0}, /* Integer VMULL */ |
23 | - } else if (rn == 15 && exc_return) { | 22 | - {0, 0, 0, 1}, /* VQDMULL */ |
24 | + } else if (i == 15 && exc_return) { | 23 | + {0, 0, 0, 9}, /* VQDMULL */ |
25 | store_pc_exc_ret(s, tmp); | 24 | {0, 0, 0, 0xa}, /* Polynomial VMULL */ |
26 | } else { | 25 | {0, 0, 0, 7}, /* Reserved: always UNDEF */ |
27 | store_reg_from_load(s, i, tmp); | 26 | }; |
28 | -- | 27 | -- |
29 | 2.20.1 | 28 | 2.20.1 |
30 | 29 | ||
31 | 30 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | This will allow sharing code that adjusts rmode beyond | 3 | By using the TYPE_* definitions for devices, we can: |
4 | the existing users. | 4 | - quickly find where devices are used with 'git-grep' |
5 | - easily rename a device (one-line change). | ||
5 | 6 | ||
6 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20200428154650.21991-1-f4bug@amsat.org |
8 | Message-id: 20190301200501.16533-10-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/translate-a64.c | 90 +++++++++++++++++++++----------------- | 12 | hw/arm/mps2-tz.c | 2 +- |
13 | 1 file changed, 49 insertions(+), 41 deletions(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 14 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 17 | --- a/hw/arm/mps2-tz.c |
18 | +++ b/target/arm/translate-a64.c | 18 | +++ b/hw/arm/mps2-tz.c |
19 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) | 19 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
20 | /* Floating-point data-processing (1 source) - single precision */ | 20 | exit(EXIT_FAILURE); |
21 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
22 | { | ||
23 | + void (*gen_fpst)(TCGv_i32, TCGv_i32, TCGv_ptr); | ||
24 | + TCGv_i32 tcg_op, tcg_res; | ||
25 | TCGv_ptr fpst; | ||
26 | - TCGv_i32 tcg_op; | ||
27 | - TCGv_i32 tcg_res; | ||
28 | + int rmode = -1; | ||
29 | |||
30 | - fpst = get_fpstatus_ptr(false); | ||
31 | tcg_op = read_fp_sreg(s, rn); | ||
32 | tcg_res = tcg_temp_new_i32(); | ||
33 | |||
34 | switch (opcode) { | ||
35 | case 0x0: /* FMOV */ | ||
36 | tcg_gen_mov_i32(tcg_res, tcg_op); | ||
37 | - break; | ||
38 | + goto done; | ||
39 | case 0x1: /* FABS */ | ||
40 | gen_helper_vfp_abss(tcg_res, tcg_op); | ||
41 | - break; | ||
42 | + goto done; | ||
43 | case 0x2: /* FNEG */ | ||
44 | gen_helper_vfp_negs(tcg_res, tcg_op); | ||
45 | - break; | ||
46 | + goto done; | ||
47 | case 0x3: /* FSQRT */ | ||
48 | gen_helper_vfp_sqrts(tcg_res, tcg_op, cpu_env); | ||
49 | - break; | ||
50 | + goto done; | ||
51 | case 0x8: /* FRINTN */ | ||
52 | case 0x9: /* FRINTP */ | ||
53 | case 0xa: /* FRINTM */ | ||
54 | case 0xb: /* FRINTZ */ | ||
55 | case 0xc: /* FRINTA */ | ||
56 | - { | ||
57 | - TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
58 | - | ||
59 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
60 | - gen_helper_rints(tcg_res, tcg_op, fpst); | ||
61 | - | ||
62 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
63 | - tcg_temp_free_i32(tcg_rmode); | ||
64 | + rmode = arm_rmode_to_sf(opcode & 7); | ||
65 | + gen_fpst = gen_helper_rints; | ||
66 | break; | ||
67 | - } | ||
68 | case 0xe: /* FRINTX */ | ||
69 | - gen_helper_rints_exact(tcg_res, tcg_op, fpst); | ||
70 | + gen_fpst = gen_helper_rints_exact; | ||
71 | break; | ||
72 | case 0xf: /* FRINTI */ | ||
73 | - gen_helper_rints(tcg_res, tcg_op, fpst); | ||
74 | + gen_fpst = gen_helper_rints; | ||
75 | break; | ||
76 | default: | ||
77 | - abort(); | ||
78 | + g_assert_not_reached(); | ||
79 | } | 21 | } |
80 | 22 | ||
81 | - write_fp_sreg(s, rd, tcg_res); | 23 | - sysbus_init_child_obj(OBJECT(machine), "iotkit", &mms->iotkit, |
82 | - | 24 | + sysbus_init_child_obj(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, |
83 | + fpst = get_fpstatus_ptr(false); | 25 | sizeof(mms->iotkit), mmc->armsse_type); |
84 | + if (rmode >= 0) { | 26 | iotkitdev = DEVICE(&mms->iotkit); |
85 | + TCGv_i32 tcg_rmode = tcg_const_i32(rmode); | 27 | object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), |
86 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
87 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
88 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
89 | + tcg_temp_free_i32(tcg_rmode); | ||
90 | + } else { | ||
91 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
92 | + } | ||
93 | tcg_temp_free_ptr(fpst); | ||
94 | + | ||
95 | + done: | ||
96 | + write_fp_sreg(s, rd, tcg_res); | ||
97 | tcg_temp_free_i32(tcg_op); | ||
98 | tcg_temp_free_i32(tcg_res); | ||
99 | } | ||
100 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
101 | /* Floating-point data-processing (1 source) - double precision */ | ||
102 | static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
103 | { | ||
104 | + void (*gen_fpst)(TCGv_i64, TCGv_i64, TCGv_ptr); | ||
105 | + TCGv_i64 tcg_op, tcg_res; | ||
106 | TCGv_ptr fpst; | ||
107 | - TCGv_i64 tcg_op; | ||
108 | - TCGv_i64 tcg_res; | ||
109 | + int rmode = -1; | ||
110 | |||
111 | switch (opcode) { | ||
112 | case 0x0: /* FMOV */ | ||
113 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
114 | return; | ||
115 | } | ||
116 | |||
117 | - fpst = get_fpstatus_ptr(false); | ||
118 | tcg_op = read_fp_dreg(s, rn); | ||
119 | tcg_res = tcg_temp_new_i64(); | ||
120 | |||
121 | switch (opcode) { | ||
122 | case 0x1: /* FABS */ | ||
123 | gen_helper_vfp_absd(tcg_res, tcg_op); | ||
124 | - break; | ||
125 | + goto done; | ||
126 | case 0x2: /* FNEG */ | ||
127 | gen_helper_vfp_negd(tcg_res, tcg_op); | ||
128 | - break; | ||
129 | + goto done; | ||
130 | case 0x3: /* FSQRT */ | ||
131 | gen_helper_vfp_sqrtd(tcg_res, tcg_op, cpu_env); | ||
132 | - break; | ||
133 | + goto done; | ||
134 | case 0x8: /* FRINTN */ | ||
135 | case 0x9: /* FRINTP */ | ||
136 | case 0xa: /* FRINTM */ | ||
137 | case 0xb: /* FRINTZ */ | ||
138 | case 0xc: /* FRINTA */ | ||
139 | - { | ||
140 | - TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7)); | ||
141 | - | ||
142 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
143 | - gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
144 | - | ||
145 | - gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
146 | - tcg_temp_free_i32(tcg_rmode); | ||
147 | + rmode = arm_rmode_to_sf(opcode & 7); | ||
148 | + gen_fpst = gen_helper_rintd; | ||
149 | break; | ||
150 | - } | ||
151 | case 0xe: /* FRINTX */ | ||
152 | - gen_helper_rintd_exact(tcg_res, tcg_op, fpst); | ||
153 | + gen_fpst = gen_helper_rintd_exact; | ||
154 | break; | ||
155 | case 0xf: /* FRINTI */ | ||
156 | - gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
157 | + gen_fpst = gen_helper_rintd; | ||
158 | break; | ||
159 | default: | ||
160 | - abort(); | ||
161 | + g_assert_not_reached(); | ||
162 | } | ||
163 | |||
164 | - write_fp_dreg(s, rd, tcg_res); | ||
165 | - | ||
166 | + fpst = get_fpstatus_ptr(false); | ||
167 | + if (rmode >= 0) { | ||
168 | + TCGv_i32 tcg_rmode = tcg_const_i32(rmode); | ||
169 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
170 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
171 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
172 | + tcg_temp_free_i32(tcg_rmode); | ||
173 | + } else { | ||
174 | + gen_fpst(tcg_res, tcg_op, fpst); | ||
175 | + } | ||
176 | tcg_temp_free_ptr(fpst); | ||
177 | + | ||
178 | + done: | ||
179 | + write_fp_dreg(s, rd, tcg_res); | ||
180 | tcg_temp_free_i64(tcg_op); | ||
181 | tcg_temp_free_i64(tcg_res); | ||
182 | } | ||
183 | -- | 28 | -- |
184 | 2.20.1 | 29 | 2.20.1 |
185 | 30 | ||
186 | 31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | We define ARMMMUIdx_Stage2 as being an MMU index which uses a QEMU |
---|---|---|---|
2 | 2 | TLB. However we never actually use the TLB -- all stage 2 lookups | |
3 | Minimize the number of places that will need updating when | 3 | are done by direct calls to get_phys_addr_lpae() followed by a |
4 | the virtual host extensions are added. | 4 | physical address load via address_space_ld*(). |
5 | 5 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Remove Stage2 from the list of ARM MMU indexes which correspond to |
7 | Message-id: 20190301200501.16533-2-richard.henderson@linaro.org | 7 | real core MMU indexes, and instead put it in the set of "NOTLB" ARM |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | MMU indexes. |
9 | |||
10 | This allows us to drop NB_MMU_MODES to 11. It also means we can | ||
11 | safely add support for the ARMv8.3-TTS2UXN extension, which adds | ||
12 | permission bits to the stage 2 descriptors which define execute | ||
13 | permission separatel for EL0 and EL1; supporting that while keeping | ||
14 | Stage2 in a QEMU TLB would require us to use separate TLBs for | ||
15 | "Stage2 for an EL0 access" and "Stage2 for an EL1 access", which is a | ||
16 | lot of extra complication given we aren't even using the QEMU TLB. | ||
17 | |||
18 | In the process of updating the comment on our MMU index use, | ||
19 | fix a couple of other minor errors: | ||
20 | * NS EL2 EL2&0 was missing from the list in the comment | ||
21 | * some text hadn't been updated from when we bumped NB_MMU_MODES | ||
22 | above 8 | ||
23 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20200330210400.11724-2-peter.maydell@linaro.org | ||
10 | --- | 28 | --- |
11 | target/arm/cpu.h | 26 ++++++++++++++++---------- | 29 | target/arm/cpu-param.h | 2 +- |
12 | target/arm/helper.c | 8 ++------ | 30 | target/arm/cpu.h | 21 +++++--- |
13 | 2 files changed, 18 insertions(+), 16 deletions(-) | 31 | target/arm/helper.c | 112 ++++------------------------------------- |
14 | 32 | 3 files changed, 27 insertions(+), 108 deletions(-) | |
33 | |||
34 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/cpu-param.h | ||
37 | +++ b/target/arm/cpu-param.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | # define TARGET_PAGE_BITS_MIN 10 | ||
40 | #endif | ||
41 | |||
42 | -#define NB_MMU_MODES 12 | ||
43 | +#define NB_MMU_MODES 11 | ||
44 | |||
45 | #endif | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 46 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 48 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 49 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_sctlr_b(CPUARMState *env) | 50 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); |
20 | (env->cp15.sctlr_el[1] & SCTLR_B) != 0; | 51 | * handling via the TLB. The only way to do a stage 1 translation without |
21 | } | 52 | * the immediate stage 2 translation is via the ATS or AT system insns, |
22 | 53 | * which can be slow-pathed and always do a page table walk. | |
23 | +static inline uint64_t arm_sctlr(CPUARMState *env, int el) | 54 | + * The only use of stage 2 translations is either as part of an s1+2 |
24 | +{ | 55 | + * lookup or when loading the descriptors during a stage 1 page table walk, |
25 | + if (el == 0) { | 56 | + * and in both those cases we don't use the TLB. |
26 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 57 | * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3" |
27 | + return env->cp15.sctlr_el[1]; | 58 | * translation regimes, because they map reasonably well to each other |
28 | + } else { | 59 | * and they can't both be active at the same time. |
29 | + return env->cp15.sctlr_el[el]; | 60 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); |
30 | + } | 61 | * NS EL1 EL1&0 stage 1+2 (aka NS PL1) |
31 | +} | 62 | * NS EL1 EL1&0 stage 1+2 +PAN |
32 | + | 63 | * NS EL0 EL2&0 |
33 | + | 64 | + * NS EL2 EL2&0 |
34 | /* Return true if the processor is in big-endian mode. */ | 65 | * NS EL2 EL2&0 +PAN |
35 | static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 66 | * NS EL2 (aka NS PL2) |
36 | { | 67 | * S EL0 EL1&0 (aka S PL0) |
37 | - int cur_el; | 68 | * S EL1 EL1&0 (not used if EL3 is 32 bit) |
38 | - | 69 | * S EL1 EL1&0 +PAN |
39 | /* In 32bit endianness is determined by looking at CPSR's E bit */ | 70 | * S EL3 (aka S PL1) |
40 | if (!is_a64(env)) { | 71 | - * NS EL1&0 stage 2 |
41 | return | 72 | * |
42 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_cpu_data_is_big_endian(CPUARMState *env) | 73 | - * for a total of 12 different mmu_idx. |
43 | arm_sctlr_b(env) || | 74 | + * for a total of 11 different mmu_idx. |
44 | #endif | 75 | * |
45 | ((env->uncached_cpsr & CPSR_E) ? 1 : 0); | 76 | * R profile CPUs have an MPU, but can use the same set of MMU indexes |
46 | + } else { | 77 | * as A profile. They only need to distinguish NS EL0 and NS EL1 (and |
47 | + int cur_el = arm_current_el(env); | 78 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); |
48 | + uint64_t sctlr = arm_sctlr(env, cur_el); | 79 | * are not quite the same -- different CPU types (most notably M profile |
49 | + | 80 | * vs A/R profile) would like to use MMU indexes with different semantics, |
50 | + return (sctlr & (cur_el ? SCTLR_EE : SCTLR_E0E)) != 0; | 81 | * but since we don't ever need to use all of those in a single CPU we |
51 | } | 82 | - * can avoid setting NB_MMU_MODES to more than 8. The lower bits of |
52 | - | 83 | + * can avoid having to set NB_MMU_MODES to "total number of A profile MMU |
53 | - cur_el = arm_current_el(env); | 84 | + * modes + total number of M profile MMU modes". The lower bits of |
54 | - | 85 | * ARMMMUIdx are the core TLB mmu index, and the higher bits are always |
55 | - if (cur_el == 0) { | 86 | * the same for any particular CPU. |
56 | - return (env->cp15.sctlr_el[1] & SCTLR_E0E) != 0; | 87 | * Variables of type ARMMUIdx are always full values, and the core |
57 | - } | 88 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
58 | - | 89 | ARMMMUIdx_SE10_1_PAN = 9 | ARM_MMU_IDX_A, |
59 | - return (env->cp15.sctlr_el[cur_el] & SCTLR_EE) != 0; | 90 | ARMMMUIdx_SE3 = 10 | ARM_MMU_IDX_A, |
60 | } | 91 | |
61 | 92 | - ARMMMUIdx_Stage2 = 11 | ARM_MMU_IDX_A, | |
62 | #include "exec/cpu-all.h" | 93 | - |
94 | /* | ||
95 | * These are not allocated TLBs and are used only for AT system | ||
96 | * instructions or for the first stage of an S12 page table walk. | ||
97 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
98 | ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, | ||
99 | ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, | ||
100 | ARMMMUIdx_Stage1_E1_PAN = 2 | ARM_MMU_IDX_NOTLB, | ||
101 | + /* | ||
102 | + * Not allocated a TLB: used only for second stage of an S12 page | ||
103 | + * table walk, or for descriptor loads during first stage of an S1 | ||
104 | + * page table walk. Note that if we ever want to have a TLB for this | ||
105 | + * then various TLB flush insns which currently are no-ops or flush | ||
106 | + * only stage 1 MMU indexes will need to change to flush stage 2. | ||
107 | + */ | ||
108 | + ARMMMUIdx_Stage2 = 3 | ARM_MMU_IDX_NOTLB, | ||
109 | |||
110 | /* | ||
111 | * M-profile. | ||
112 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
113 | TO_CORE_BIT(SE10_1), | ||
114 | TO_CORE_BIT(SE10_1_PAN), | ||
115 | TO_CORE_BIT(SE3), | ||
116 | - TO_CORE_BIT(Stage2), | ||
117 | |||
118 | TO_CORE_BIT(MUser), | ||
119 | TO_CORE_BIT(MPriv), | ||
63 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 120 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
64 | index XXXXXXX..XXXXXXX 100644 | 121 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/target/arm/helper.c | 122 | --- a/target/arm/helper.c |
66 | +++ b/target/arm/helper.c | 123 | +++ b/target/arm/helper.c |
67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | 124 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, |
68 | flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | 125 | tlb_flush_by_mmuidx(cs, |
69 | } | 126 | ARMMMUIdxBit_E10_1 | |
70 | 127 | ARMMMUIdxBit_E10_1_PAN | | |
71 | - if (current_el == 0) { | 128 | - ARMMMUIdxBit_E10_0 | |
72 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 129 | - ARMMMUIdxBit_Stage2); |
73 | - sctlr = env->cp15.sctlr_el[1]; | 130 | + ARMMMUIdxBit_E10_0); |
74 | - } else { | 131 | } |
75 | - sctlr = env->cp15.sctlr_el[current_el]; | 132 | |
76 | - } | 133 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
77 | + sctlr = arm_sctlr(env, current_el); | 134 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
78 | + | 135 | tlb_flush_by_mmuidx_all_cpus_synced(cs, |
79 | if (cpu_isar_feature(aa64_pauth, cpu)) { | 136 | ARMMMUIdxBit_E10_1 | |
80 | /* | 137 | ARMMMUIdxBit_E10_1_PAN | |
81 | * In order to save space in flags, we record only whether | 138 | - ARMMMUIdxBit_E10_0 | |
139 | - ARMMMUIdxBit_Stage2); | ||
140 | + ARMMMUIdxBit_E10_0); | ||
141 | } | ||
142 | |||
143 | -static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
144 | - uint64_t value) | ||
145 | -{ | ||
146 | - /* Invalidate by IPA. This has to invalidate any structures that | ||
147 | - * contain only stage 2 translation information, but does not need | ||
148 | - * to apply to structures that contain combined stage 1 and stage 2 | ||
149 | - * translation information. | ||
150 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. | ||
151 | - */ | ||
152 | - CPUState *cs = env_cpu(env); | ||
153 | - uint64_t pageaddr; | ||
154 | - | ||
155 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
156 | - return; | ||
157 | - } | ||
158 | - | ||
159 | - pageaddr = sextract64(value << 12, 0, 40); | ||
160 | - | ||
161 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
162 | -} | ||
163 | - | ||
164 | -static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
165 | - uint64_t value) | ||
166 | -{ | ||
167 | - CPUState *cs = env_cpu(env); | ||
168 | - uint64_t pageaddr; | ||
169 | - | ||
170 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
171 | - return; | ||
172 | - } | ||
173 | - | ||
174 | - pageaddr = sextract64(value << 12, 0, 40); | ||
175 | - | ||
176 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
177 | - ARMMMUIdxBit_Stage2); | ||
178 | -} | ||
179 | |||
180 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
181 | uint64_t value) | ||
182 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
183 | tlb_flush_by_mmuidx(cs, | ||
184 | ARMMMUIdxBit_E10_1 | | ||
185 | ARMMMUIdxBit_E10_1_PAN | | ||
186 | - ARMMMUIdxBit_E10_0 | | ||
187 | - ARMMMUIdxBit_Stage2); | ||
188 | + ARMMMUIdxBit_E10_0); | ||
189 | raw_write(env, ri, value); | ||
190 | } | ||
191 | } | ||
192 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) | ||
193 | return ARMMMUIdxBit_SE10_1 | | ||
194 | ARMMMUIdxBit_SE10_1_PAN | | ||
195 | ARMMMUIdxBit_SE10_0; | ||
196 | - } else if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
197 | - return ARMMMUIdxBit_E10_1 | | ||
198 | - ARMMMUIdxBit_E10_1_PAN | | ||
199 | - ARMMMUIdxBit_E10_0 | | ||
200 | - ARMMMUIdxBit_Stage2; | ||
201 | } else { | ||
202 | return ARMMMUIdxBit_E10_1 | | ||
203 | ARMMMUIdxBit_E10_1_PAN | | ||
204 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
205 | ARMMMUIdxBit_SE3); | ||
206 | } | ||
207 | |||
208 | -static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
209 | - uint64_t value) | ||
210 | -{ | ||
211 | - /* Invalidate by IPA. This has to invalidate any structures that | ||
212 | - * contain only stage 2 translation information, but does not need | ||
213 | - * to apply to structures that contain combined stage 1 and stage 2 | ||
214 | - * translation information. | ||
215 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. | ||
216 | - */ | ||
217 | - ARMCPU *cpu = env_archcpu(env); | ||
218 | - CPUState *cs = CPU(cpu); | ||
219 | - uint64_t pageaddr; | ||
220 | - | ||
221 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
222 | - return; | ||
223 | - } | ||
224 | - | ||
225 | - pageaddr = sextract64(value << 12, 0, 48); | ||
226 | - | ||
227 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
228 | -} | ||
229 | - | ||
230 | -static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
231 | - uint64_t value) | ||
232 | -{ | ||
233 | - CPUState *cs = env_cpu(env); | ||
234 | - uint64_t pageaddr; | ||
235 | - | ||
236 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
237 | - return; | ||
238 | - } | ||
239 | - | ||
240 | - pageaddr = sextract64(value << 12, 0, 48); | ||
241 | - | ||
242 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
243 | - ARMMMUIdxBit_Stage2); | ||
244 | -} | ||
245 | - | ||
246 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
247 | bool isread) | ||
248 | { | ||
249 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
250 | .writefn = tlbi_aa64_vae1_write }, | ||
251 | { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64, | ||
252 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
253 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
254 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
255 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
256 | { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64, | ||
257 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
258 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
259 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
260 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
261 | { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64, | ||
262 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4, | ||
263 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
265 | .writefn = tlbi_aa64_alle1is_write }, | ||
266 | { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64, | ||
267 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
268 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
269 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
270 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
271 | { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64, | ||
272 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
273 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
274 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
275 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
276 | { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64, | ||
277 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4, | ||
278 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
279 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
280 | .writefn = tlbimva_hyp_is_write }, | ||
281 | { .name = "TLBIIPAS2", | ||
282 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
283 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
284 | - .writefn = tlbiipas2_write }, | ||
285 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
286 | { .name = "TLBIIPAS2IS", | ||
287 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
288 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
289 | - .writefn = tlbiipas2_is_write }, | ||
290 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
291 | { .name = "TLBIIPAS2L", | ||
292 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
293 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
294 | - .writefn = tlbiipas2_write }, | ||
295 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
296 | { .name = "TLBIIPAS2LIS", | ||
297 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
298 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
299 | - .writefn = tlbiipas2_is_write }, | ||
300 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
301 | /* 32 bit cache operations */ | ||
302 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | ||
303 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
82 | -- | 304 | -- |
83 | 2.20.1 | 305 | 2.20.1 |
84 | 306 | ||
85 | 307 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The access_type argument to get_phys_addr_lpae() is an MMUAccessType; | ||
2 | use the enum constant MMU_DATA_LOAD rather than a literal 0 when we | ||
3 | call it in S1_ptw_translate(). | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200330210400.11724-3-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 5 +++-- | ||
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
18 | pcacheattrs = &cacheattrs; | ||
19 | } | ||
20 | |||
21 | - ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_Stage2, &s2pa, | ||
22 | - &txattrs, &s2prot, &s2size, fi, pcacheattrs); | ||
23 | + ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, | ||
24 | + &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
25 | + pcacheattrs); | ||
26 | if (ret) { | ||
27 | assert(fi->type != ARMFault_None); | ||
28 | fi->s2addr = addr; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For ARMv8.2-TTS2UXN, the stage 2 page table walk wants to know | ||
2 | whether the stage 1 access is for EL0 or not, because whether | ||
3 | exec permission is given can depend on whether this is an EL0 | ||
4 | or EL1 access. Add a new argument to get_phys_addr_lpae() so | ||
5 | the call sites can pass this information in. | ||
1 | 6 | ||
7 | Since get_phys_addr_lpae() doesn't already have a doc comment, | ||
8 | add one so we have a place to put the documentation of the | ||
9 | semantics of the new s1_is_el0 argument. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20200330210400.11724-4-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/helper.c | 29 ++++++++++++++++++++++++++++- | ||
17 | 1 file changed, 28 insertions(+), 1 deletion(-) | ||
18 | |||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.c | ||
22 | +++ b/target/arm/helper.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | |||
25 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
26 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
27 | + bool s1_is_el0, | ||
28 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
29 | target_ulong *page_size_ptr, | ||
30 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
31 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
32 | } | ||
33 | |||
34 | ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, | ||
35 | + false, | ||
36 | &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
37 | pcacheattrs); | ||
38 | if (ret) { | ||
39 | @@ -XXX,XX +XXX,XX @@ static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, | ||
40 | }; | ||
41 | } | ||
42 | |||
43 | +/** | ||
44 | + * get_phys_addr_lpae: perform one stage of page table walk, LPAE format | ||
45 | + * | ||
46 | + * Returns false if the translation was successful. Otherwise, phys_ptr, attrs, | ||
47 | + * prot and page_size may not be filled in, and the populated fsr value provides | ||
48 | + * information on why the translation aborted, in the format of a long-format | ||
49 | + * DFSR/IFSR fault register, with the following caveats: | ||
50 | + * * the WnR bit is never set (the caller must do this). | ||
51 | + * | ||
52 | + * @env: CPUARMState | ||
53 | + * @address: virtual address to get physical address for | ||
54 | + * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH | ||
55 | + * @mmu_idx: MMU index indicating required translation regime | ||
56 | + * @s1_is_el0: if @mmu_idx is ARMMMUIdx_Stage2 (so this is a stage 2 page table | ||
57 | + * walk), must be true if this is stage 2 of a stage 1+2 walk for an | ||
58 | + * EL0 access). If @mmu_idx is anything else, @s1_is_el0 is ignored. | ||
59 | + * @phys_ptr: set to the physical address corresponding to the virtual address | ||
60 | + * @attrs: set to the memory transaction attributes to use | ||
61 | + * @prot: set to the permissions for the page containing phys_ptr | ||
62 | + * @page_size_ptr: set to the size of the page containing phys_ptr | ||
63 | + * @fi: set to fault info if the translation fails | ||
64 | + * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
65 | + */ | ||
66 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
67 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
68 | + bool s1_is_el0, | ||
69 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
70 | target_ulong *page_size_ptr, | ||
71 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
72 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
73 | |||
74 | /* S1 is done. Now do S2 translation. */ | ||
75 | ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
76 | + mmu_idx == ARMMMUIdx_E10_0, | ||
77 | phys_ptr, attrs, &s2_prot, | ||
78 | page_size, fi, | ||
79 | cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
80 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
81 | } | ||
82 | |||
83 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
84 | - return get_phys_addr_lpae(env, address, access_type, mmu_idx, | ||
85 | + return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
86 | phys_ptr, attrs, prot, page_size, | ||
87 | fi, cacheattrs); | ||
88 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The ARMv8.2-TTS2UXN feature extends the XN field in stage 2 |
---|---|---|---|
2 | translation table descriptors from just bit [54] to bits [54:53], | ||
3 | allowing stage 2 to control execution permissions separately for EL0 | ||
4 | and EL1. Implement the new semantics of the XN field and enable | ||
5 | the feature for our 'max' CPU. | ||
2 | 6 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Message-id: 20190301200501.16533-4-richard.henderson@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200330210400.11724-5-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | target/arm/cpu.h | 13 ++++++++++- | 12 | target/arm/cpu.h | 15 +++++++++++++++ |
9 | target/arm/cpu.c | 1 + | 13 | target/arm/cpu.c | 1 + |
10 | target/arm/cpu64.c | 2 ++ | 14 | target/arm/cpu64.c | 2 ++ |
11 | target/arm/helper.c | 55 +++++++++++++++++++++++++++++++++++++++++++++ | 15 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++------ |
12 | 4 files changed, 70 insertions(+), 1 deletion(-) | 16 | 4 files changed, 49 insertions(+), 6 deletions(-) |
13 | 17 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
17 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 22 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_ccidx(const ARMISARegisters *id) |
19 | #define SCTLR_R (1U << 9) /* up to v6; RAZ in v7 */ | 23 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, CCIDX) != 0; |
20 | #define SCTLR_UMA (1U << 9) /* v8 onward, AArch64 only */ | ||
21 | #define SCTLR_F (1U << 10) /* up to v6 */ | ||
22 | -#define SCTLR_SW (1U << 10) /* v7, RES0 in v8 */ | ||
23 | +#define SCTLR_SW (1U << 10) /* v7 */ | ||
24 | +#define SCTLR_EnRCTX (1U << 10) /* in v8.0-PredInv */ | ||
25 | #define SCTLR_Z (1U << 11) /* in v7, RES1 in v8 */ | ||
26 | #define SCTLR_EOS (1U << 11) /* v8.5-ExS */ | ||
27 | #define SCTLR_I (1U << 12) | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_sb(const ARMISARegisters *id) | ||
29 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SB) != 0; | ||
30 | } | 24 | } |
31 | 25 | ||
32 | +static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) | 26 | +static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) |
33 | +{ | 27 | +{ |
34 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; | 28 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; |
35 | +} | 29 | +} |
36 | + | 30 | + |
37 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | 31 | /* |
38 | { | 32 | * 64-bit feature tests via id registers. |
39 | /* | 33 | */ |
40 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sb(const ARMISARegisters *id) | 34 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) |
41 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SB) != 0; | 35 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; |
42 | } | 36 | } |
43 | 37 | ||
44 | +static inline bool isar_feature_aa64_predinv(const ARMISARegisters *id) | 38 | +static inline bool isar_feature_aa64_tts2uxn(const ARMISARegisters *id) |
45 | +{ | 39 | +{ |
46 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SPECRES) != 0; | 40 | + return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, XNX) != 0; |
47 | +} | 41 | +} |
48 | + | 42 | + |
49 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | 43 | /* |
50 | { | 44 | * Feature tests for "does this exist in either 32-bit or 64-bit?" |
51 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | 45 | */ |
46 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ccidx(const ARMISARegisters *id) | ||
47 | return isar_feature_aa64_ccidx(id) || isar_feature_aa32_ccidx(id); | ||
48 | } | ||
49 | |||
50 | +static inline bool isar_feature_any_tts2uxn(const ARMISARegisters *id) | ||
51 | +{ | ||
52 | + return isar_feature_aa64_tts2uxn(id) || isar_feature_aa32_tts2uxn(id); | ||
53 | +} | ||
54 | + | ||
55 | /* | ||
56 | * Forward to the above feature tests given an ARMCPU pointer. | ||
57 | */ | ||
52 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 58 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
53 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/target/arm/cpu.c | 60 | --- a/target/arm/cpu.c |
55 | +++ b/target/arm/cpu.c | 61 | +++ b/target/arm/cpu.c |
56 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 62 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
57 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | 63 | t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ |
58 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | 64 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
59 | t = FIELD_DP32(t, ID_ISAR6, SB, 1); | 65 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ |
60 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | 66 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
61 | cpu->isar.id_isar6 = t; | 67 | cpu->isar.id_mmfr4 = t; |
62 | 68 | } | |
63 | t = cpu->id_mmfr4; | 69 | #endif |
64 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 70 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
65 | index XXXXXXX..XXXXXXX 100644 | 71 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/target/arm/cpu64.c | 72 | --- a/target/arm/cpu64.c |
67 | +++ b/target/arm/cpu64.c | 73 | +++ b/target/arm/cpu64.c |
68 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 74 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
69 | t = FIELD_DP64(t, ID_AA64ISAR1, GPA, 1); | 75 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); |
70 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | 76 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ |
71 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | 77 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ |
72 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | 78 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ |
73 | cpu->isar.id_aa64isar1 = t; | 79 | cpu->isar.id_aa64mmfr1 = t; |
74 | 80 | ||
75 | t = cpu->isar.id_aa64pfr0; | 81 | t = cpu->isar.id_aa64mmfr2; |
76 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 82 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
77 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | 83 | u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ |
78 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | 84 | u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
79 | u = FIELD_DP32(u, ID_ISAR6, SB, 1); | 85 | u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ |
80 | + u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | 86 | + u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
81 | cpu->isar.id_isar6 = u; | 87 | cpu->isar.id_mmfr4 = u; |
82 | 88 | ||
83 | /* | 89 | u = cpu->isar.id_aa64dfr0; |
84 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 90 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
85 | index XXXXXXX..XXXXXXX 100644 | 91 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/target/arm/helper.c | 92 | --- a/target/arm/helper.c |
87 | +++ b/target/arm/helper.c | 93 | +++ b/target/arm/helper.c |
88 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | 94 | @@ -XXX,XX +XXX,XX @@ simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) |
89 | }; | 95 | * |
90 | #endif | 96 | * @env: CPUARMState |
91 | 97 | * @s2ap: The 2-bit stage2 access permissions (S2AP) | |
92 | +static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | 98 | - * @xn: XN (execute-never) bit |
93 | + bool isread) | 99 | + * @xn: XN (execute-never) bits |
94 | +{ | 100 | + * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0 |
95 | + int el = arm_current_el(env); | 101 | */ |
102 | -static int get_S2prot(CPUARMState *env, int s2ap, int xn) | ||
103 | +static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) | ||
104 | { | ||
105 | int prot = 0; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn) | ||
108 | if (s2ap & 2) { | ||
109 | prot |= PAGE_WRITE; | ||
110 | } | ||
111 | - if (!xn) { | ||
112 | - if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { | ||
96 | + | 113 | + |
97 | + if (el == 0) { | 114 | + if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) { |
98 | + uint64_t sctlr = arm_sctlr(env, el); | 115 | + switch (xn) { |
99 | + if (!(sctlr & SCTLR_EnRCTX)) { | 116 | + case 0: |
100 | + return CP_ACCESS_TRAP; | 117 | prot |= PAGE_EXEC; |
118 | + break; | ||
119 | + case 1: | ||
120 | + if (s1_is_el0) { | ||
121 | + prot |= PAGE_EXEC; | ||
122 | + } | ||
123 | + break; | ||
124 | + case 2: | ||
125 | + break; | ||
126 | + case 3: | ||
127 | + if (!s1_is_el0) { | ||
128 | + prot |= PAGE_EXEC; | ||
129 | + } | ||
130 | + break; | ||
131 | + default: | ||
132 | + g_assert_not_reached(); | ||
101 | + } | 133 | + } |
102 | + } else if (el == 1) { | 134 | + } else { |
103 | + uint64_t hcr = arm_hcr_el2_eff(env); | 135 | + if (!extract32(xn, 1, 1)) { |
104 | + if (hcr & HCR_NV) { | 136 | + if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { |
105 | + return CP_ACCESS_TRAP_EL2; | 137 | + prot |= PAGE_EXEC; |
106 | + } | 138 | + } |
107 | + } | 139 | } |
108 | + return CP_ACCESS_OK; | ||
109 | +} | ||
110 | + | ||
111 | +static const ARMCPRegInfo predinv_reginfo[] = { | ||
112 | + { .name = "CFP_RCTX", .state = ARM_CP_STATE_AA64, | ||
113 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 4, | ||
114 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
115 | + { .name = "DVP_RCTX", .state = ARM_CP_STATE_AA64, | ||
116 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 5, | ||
117 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
118 | + { .name = "CPP_RCTX", .state = ARM_CP_STATE_AA64, | ||
119 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 7, | ||
120 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
121 | + /* | ||
122 | + * Note the AArch32 opcodes have a different OPC1. | ||
123 | + */ | ||
124 | + { .name = "CFPRCTX", .state = ARM_CP_STATE_AA32, | ||
125 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 4, | ||
126 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
127 | + { .name = "DVPRCTX", .state = ARM_CP_STATE_AA32, | ||
128 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 5, | ||
129 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
130 | + { .name = "CPPRCTX", .state = ARM_CP_STATE_AA32, | ||
131 | + .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 7, | ||
132 | + .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
133 | + REGINFO_SENTINEL | ||
134 | +}; | ||
135 | + | ||
136 | void register_cp_regs_for_features(ARMCPU *cpu) | ||
137 | { | ||
138 | /* Register all the coprocessor registers based on feature bits */ | ||
139 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
140 | define_arm_cp_regs(cpu, pauth_reginfo); | ||
141 | } | 140 | } |
142 | #endif | 141 | return prot; |
143 | + | 142 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, |
144 | + /* | 143 | } |
145 | + * While all v8.0 cpus support aarch64, QEMU does have configurations | 144 | |
146 | + * that do not set ID_AA64ISAR1, e.g. user-only qemu-arm -cpu max, | 145 | ap = extract32(attrs, 4, 2); |
147 | + * which will set ID_ISAR6. | 146 | - xn = extract32(attrs, 12, 1); |
148 | + */ | 147 | |
149 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) | 148 | if (mmu_idx == ARMMMUIdx_Stage2) { |
150 | + ? cpu_isar_feature(aa64_predinv, cpu) | 149 | ns = true; |
151 | + : cpu_isar_feature(aa32_predinv, cpu)) { | 150 | - *prot = get_S2prot(env, ap, xn); |
152 | + define_arm_cp_regs(cpu, predinv_reginfo); | 151 | + xn = extract32(attrs, 11, 2); |
153 | + } | 152 | + *prot = get_S2prot(env, ap, xn, s1_is_el0); |
154 | } | 153 | } else { |
155 | 154 | ns = extract32(attrs, 3, 1); | |
156 | void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | 155 | + xn = extract32(attrs, 12, 1); |
156 | pxn = extract32(attrs, 11, 1); | ||
157 | *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
158 | } | ||
157 | -- | 159 | -- |
158 | 2.20.1 | 160 | 2.20.1 |
159 | 161 | ||
160 | 162 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | In aarch64_max_initfn() we update both 32-bit and 64-bit ID |
---|---|---|---|
2 | registers. The intended pattern is that for 64-bit ID registers we | ||
3 | use FIELD_DP64 and the uint64_t 't' register, while 32-bit ID | ||
4 | registers use FIELD_DP32 and the uint32_t 'u' register. For | ||
5 | ID_AA64DFR0 we accidentally used 'u', meaning that the top 32 bits of | ||
6 | this 64-bit ID register would end up always zero. Luckily at the | ||
7 | moment that's what they should be anyway, so this bug has no visible | ||
8 | effects. | ||
2 | 9 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 10 | Use the right-sized variable. |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | |
5 | Message-id: 20190301200501.16533-9-richard.henderson@linaro.org | 12 | Fixes: 3bec78447a958d481991 |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20200423110915.10527-1-peter.maydell@linaro.org | ||
8 | --- | 17 | --- |
9 | target/arm/cpu.h | 5 ++++ | 18 | target/arm/cpu64.c | 6 +++--- |
10 | target/arm/cpu64.c | 2 +- | 19 | 1 file changed, 3 insertions(+), 3 deletions(-) |
11 | target/arm/translate-a64.c | 58 ++++++++++++++++++++++++++++++++++++++ | ||
12 | 3 files changed, 64 insertions(+), 1 deletion(-) | ||
13 | 20 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.h | ||
17 | +++ b/target/arm/cpu.h | ||
18 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_condm_4(const ARMISARegisters *id) | ||
19 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) != 0; | ||
20 | } | ||
21 | |||
22 | +static inline bool isar_feature_aa64_condm_5(const ARMISARegisters *id) | ||
23 | +{ | ||
24 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) >= 2; | ||
25 | +} | ||
26 | + | ||
27 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) | ||
28 | { | ||
29 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; | ||
30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 21 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
31 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/cpu64.c | 23 | --- a/target/arm/cpu64.c |
33 | +++ b/target/arm/cpu64.c | 24 | +++ b/target/arm/cpu64.c |
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
35 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | 26 | u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
36 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | 27 | cpu->isar.id_mmfr4 = u; |
37 | t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | 28 | |
38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 1); | 29 | - u = cpu->isar.id_aa64dfr0; |
39 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ | 30 | - u = FIELD_DP64(u, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ |
40 | cpu->isar.id_aa64isar0 = t; | 31 | - cpu->isar.id_aa64dfr0 = u; |
41 | 32 | + t = cpu->isar.id_aa64dfr0; | |
42 | t = cpu->isar.id_aa64isar1; | 33 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ |
43 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 34 | + cpu->isar.id_aa64dfr0 = t; |
44 | index XXXXXXX..XXXXXXX 100644 | 35 | |
45 | --- a/target/arm/translate-a64.c | 36 | u = cpu->isar.id_dfr0; |
46 | +++ b/target/arm/translate-a64.c | 37 | u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ |
47 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
48 | } | ||
49 | } | ||
50 | |||
51 | +static void gen_xaflag(void) | ||
52 | +{ | ||
53 | + TCGv_i32 z = tcg_temp_new_i32(); | ||
54 | + | ||
55 | + tcg_gen_setcondi_i32(TCG_COND_EQ, z, cpu_ZF, 0); | ||
56 | + | ||
57 | + /* | ||
58 | + * (!C & !Z) << 31 | ||
59 | + * (!(C | Z)) << 31 | ||
60 | + * ~((C | Z) << 31) | ||
61 | + * ~-(C | Z) | ||
62 | + * (C | Z) - 1 | ||
63 | + */ | ||
64 | + tcg_gen_or_i32(cpu_NF, cpu_CF, z); | ||
65 | + tcg_gen_subi_i32(cpu_NF, cpu_NF, 1); | ||
66 | + | ||
67 | + /* !(Z & C) */ | ||
68 | + tcg_gen_and_i32(cpu_ZF, z, cpu_CF); | ||
69 | + tcg_gen_xori_i32(cpu_ZF, cpu_ZF, 1); | ||
70 | + | ||
71 | + /* (!C & Z) << 31 -> -(Z & ~C) */ | ||
72 | + tcg_gen_andc_i32(cpu_VF, z, cpu_CF); | ||
73 | + tcg_gen_neg_i32(cpu_VF, cpu_VF); | ||
74 | + | ||
75 | + /* C | Z */ | ||
76 | + tcg_gen_or_i32(cpu_CF, cpu_CF, z); | ||
77 | + | ||
78 | + tcg_temp_free_i32(z); | ||
79 | +} | ||
80 | + | ||
81 | +static void gen_axflag(void) | ||
82 | +{ | ||
83 | + tcg_gen_sari_i32(cpu_VF, cpu_VF, 31); /* V ? -1 : 0 */ | ||
84 | + tcg_gen_andc_i32(cpu_CF, cpu_CF, cpu_VF); /* C & !V */ | ||
85 | + | ||
86 | + /* !(Z | V) -> !(!ZF | V) -> ZF & !V -> ZF & ~VF */ | ||
87 | + tcg_gen_andc_i32(cpu_ZF, cpu_ZF, cpu_VF); | ||
88 | + | ||
89 | + tcg_gen_movi_i32(cpu_NF, 0); | ||
90 | + tcg_gen_movi_i32(cpu_VF, 0); | ||
91 | +} | ||
92 | + | ||
93 | /* MSR (immediate) - move immediate to processor state field */ | ||
94 | static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
95 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
96 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
97 | s->base.is_jmp = DISAS_NEXT; | ||
98 | break; | ||
99 | |||
100 | + case 0x01: /* XAFlag */ | ||
101 | + if (crm != 0 || !dc_isar_feature(aa64_condm_5, s)) { | ||
102 | + goto do_unallocated; | ||
103 | + } | ||
104 | + gen_xaflag(); | ||
105 | + s->base.is_jmp = DISAS_NEXT; | ||
106 | + break; | ||
107 | + | ||
108 | + case 0x02: /* AXFlag */ | ||
109 | + if (crm != 0 || !dc_isar_feature(aa64_condm_5, s)) { | ||
110 | + goto do_unallocated; | ||
111 | + } | ||
112 | + gen_axflag(); | ||
113 | + s->base.is_jmp = DISAS_NEXT; | ||
114 | + break; | ||
115 | + | ||
116 | case 0x05: /* SPSel */ | ||
117 | if (s->current_el == 0) { | ||
118 | goto do_unallocated; | ||
119 | -- | 38 | -- |
120 | 2.20.1 | 39 | 2.20.1 |
121 | 40 | ||
122 | 41 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | MIDR_EL1 is a 64-bit system register with the top 32-bit being RES0. |
4 | Message-id: 20190301200501.16533-3-richard.henderson@linaro.org | 4 | Represent it in QEMU's ARMCPU struct with a uint64_t, not a |
5 | uint32_t. | ||
6 | |||
7 | This fixes an error when compiling with -Werror=conversion | ||
8 | because we were manipulating the register value using a | ||
9 | local uint64_t variable: | ||
10 | |||
11 | target/arm/cpu64.c: In function ‘aarch64_max_initfn’: | ||
12 | target/arm/cpu64.c:628:21: error: conversion from ‘uint64_t’ {aka ‘long unsigned int’} to ‘uint32_t’ {aka ‘unsigned int’} may change value [-Werror=conversion] | ||
13 | 628 | cpu->midr = t; | ||
14 | | ^ | ||
15 | |||
16 | and future-proofs us against a possible future architecture | ||
17 | change using some of the top 32 bits. | ||
18 | |||
19 | Suggested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
20 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
23 | Message-id: 20200428172634.29707-1-f4bug@amsat.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 26 | --- |
8 | target/arm/cpu.h | 10 ++++++++++ | 27 | target/arm/cpu.h | 2 +- |
9 | linux-user/elfload.c | 1 + | 28 | target/arm/cpu.c | 2 +- |
10 | target/arm/cpu.c | 1 + | 29 | 2 files changed, 2 insertions(+), 2 deletions(-) |
11 | target/arm/cpu64.c | 2 ++ | ||
12 | target/arm/translate-a64.c | 14 ++++++++++++++ | ||
13 | target/arm/translate.c | 22 ++++++++++++++++++++++ | ||
14 | 6 files changed, 50 insertions(+) | ||
15 | 30 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 33 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 34 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fhm(const ARMISARegisters *id) | 35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
21 | return FIELD_EX32(id->id_isar6, ID_ISAR6, FHM) != 0; | 36 | uint64_t id_aa64dfr0; |
22 | } | 37 | uint64_t id_aa64dfr1; |
23 | 38 | } isar; | |
24 | +static inline bool isar_feature_aa32_sb(const ARMISARegisters *id) | 39 | - uint32_t midr; |
25 | +{ | 40 | + uint64_t midr; |
26 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, SB) != 0; | 41 | uint32_t revidr; |
27 | +} | 42 | uint32_t reset_fpsid; |
28 | + | 43 | uint32_t ctr; |
29 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
30 | { | ||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_pauth(const ARMISARegisters *id) | ||
33 | FIELD_DP64(0, ID_AA64ISAR1, GPI, 0xf))) != 0; | ||
34 | } | ||
35 | |||
36 | +static inline bool isar_feature_aa64_sb(const ARMISARegisters *id) | ||
37 | +{ | ||
38 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SB) != 0; | ||
39 | +} | ||
40 | + | ||
41 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | ||
42 | { | ||
43 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | ||
44 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/linux-user/elfload.c | ||
47 | +++ b/linux-user/elfload.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
49 | GET_FEATURE_ID(aa64_pauth, ARM_HWCAP_A64_PACA | ARM_HWCAP_A64_PACG); | ||
50 | GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | ||
51 | GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | ||
52 | + GET_FEATURE_ID(aa64_sb, ARM_HWCAP_A64_SB); | ||
53 | |||
54 | #undef GET_FEATURE_ID | ||
55 | |||
56 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
57 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/target/arm/cpu.c | 46 | --- a/target/arm/cpu.c |
59 | +++ b/target/arm/cpu.c | 47 | +++ b/target/arm/cpu.c |
60 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 48 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { |
61 | t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | 49 | static Property arm_cpu_properties[] = { |
62 | t = FIELD_DP32(t, ID_ISAR6, DP, 1); | 50 | DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), |
63 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | 51 | DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), |
64 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | 52 | - DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), |
65 | cpu->isar.id_isar6 = t; | 53 | + DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), |
66 | 54 | DEFINE_PROP_UINT64("mp-affinity", ARMCPU, | |
67 | t = cpu->id_mmfr4; | 55 | mp_affinity, ARM64_AFFINITY_INVALID), |
68 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 56 | DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), |
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/cpu64.c | ||
71 | +++ b/target/arm/cpu64.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
73 | t = FIELD_DP64(t, ID_AA64ISAR1, API, 0); | ||
74 | t = FIELD_DP64(t, ID_AA64ISAR1, GPA, 1); | ||
75 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | ||
76 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
77 | cpu->isar.id_aa64isar1 = t; | ||
78 | |||
79 | t = cpu->isar.id_aa64pfr0; | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
81 | u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
82 | u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
83 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
84 | + u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
85 | cpu->isar.id_isar6 = u; | ||
86 | |||
87 | /* | ||
88 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/translate-a64.c | ||
91 | +++ b/target/arm/translate-a64.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
93 | reset_btype(s); | ||
94 | gen_goto_tb(s, 0, s->pc); | ||
95 | return; | ||
96 | + | ||
97 | + case 7: /* SB */ | ||
98 | + if (crm != 0 || !dc_isar_feature(aa64_sb, s)) { | ||
99 | + goto do_unallocated; | ||
100 | + } | ||
101 | + /* | ||
102 | + * TODO: There is no speculation barrier opcode for TCG; | ||
103 | + * MB and end the TB instead. | ||
104 | + */ | ||
105 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
106 | + gen_goto_tb(s, 0, s->pc); | ||
107 | + return; | ||
108 | + | ||
109 | default: | ||
110 | + do_unallocated: | ||
111 | unallocated_encoding(s); | ||
112 | return; | ||
113 | } | ||
114 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/translate.c | ||
117 | +++ b/target/arm/translate.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
119 | */ | ||
120 | gen_goto_tb(s, 0, s->pc & ~1); | ||
121 | return; | ||
122 | + case 7: /* sb */ | ||
123 | + if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | ||
124 | + goto illegal_op; | ||
125 | + } | ||
126 | + /* | ||
127 | + * TODO: There is no speculation barrier opcode | ||
128 | + * for TCG; MB and end the TB instead. | ||
129 | + */ | ||
130 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
131 | + gen_goto_tb(s, 0, s->pc & ~1); | ||
132 | + return; | ||
133 | default: | ||
134 | goto illegal_op; | ||
135 | } | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
137 | */ | ||
138 | gen_goto_tb(s, 0, s->pc & ~1); | ||
139 | break; | ||
140 | + case 7: /* sb */ | ||
141 | + if ((insn & 0xf) || !dc_isar_feature(aa32_sb, s)) { | ||
142 | + goto illegal_op; | ||
143 | + } | ||
144 | + /* | ||
145 | + * TODO: There is no speculation barrier opcode | ||
146 | + * for TCG; MB and end the TB instead. | ||
147 | + */ | ||
148 | + tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); | ||
149 | + gen_goto_tb(s, 0, s->pc & ~1); | ||
150 | + break; | ||
151 | default: | ||
152 | goto illegal_op; | ||
153 | } | ||
154 | -- | 57 | -- |
155 | 2.20.1 | 58 | 2.20.1 |
156 | 59 | ||
157 | 60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Remove inclusion of arm_gicv3_common.h, this already gets | ||
4 | included via xlnx-versal.h. | ||
5 | |||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-2-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/xlnx-versal.c | 1 - | ||
13 | 1 file changed, 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/xlnx-versal.c | ||
18 | +++ b/hw/arm/xlnx-versal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/arm/boot.h" | ||
21 | #include "kvm_arm.h" | ||
22 | #include "hw/misc/unimp.h" | ||
23 | -#include "hw/intc/arm_gicv3_common.h" | ||
24 | #include "hw/arm/xlnx-versal.h" | ||
25 | #include "hw/char/pl011.h" | ||
26 | |||
27 | -- | ||
28 | 2.20.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Move misplaced comment. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-3-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/xlnx-versal.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/xlnx-versal.c | ||
18 | +++ b/hw/arm/xlnx-versal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
20 | |||
21 | obj = object_new(XLNX_VERSAL_ACPU_TYPE); | ||
22 | if (!obj) { | ||
23 | - /* Secondary CPUs start in PSCI powered-down state */ | ||
24 | error_report("Unable to create apu.cpu[%d] of type %s", | ||
25 | i, XLNX_VERSAL_ACPU_TYPE); | ||
26 | exit(EXIT_FAILURE); | ||
27 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
28 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
29 | "psci-conduit", &error_abort); | ||
30 | if (i) { | ||
31 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
32 | object_property_set_bool(obj, true, | ||
33 | "start-powered-off", &error_abort); | ||
34 | } | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Fix typo xlnx-ve -> xlnx-versal. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-4-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/xlnx-versal-virt.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/xlnx-versal-virt.c | ||
18 | +++ b/hw/arm/xlnx-versal-virt.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
20 | psci_conduit = QEMU_PSCI_CONDUIT_SMC; | ||
21 | } | ||
22 | |||
23 | - sysbus_init_child_obj(OBJECT(machine), "xlnx-ve", &s->soc, | ||
24 | + sysbus_init_child_obj(OBJECT(machine), "xlnx-versal", &s->soc, | ||
25 | sizeof(s->soc), TYPE_XLNX_VERSAL); | ||
26 | object_property_set_link(OBJECT(&s->soc), OBJECT(machine->ram), | ||
27 | "ddr", &error_abort); | ||
28 | -- | ||
29 | 2.20.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Embed the UARTs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-5-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 12 ++++++------ | ||
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/sysbus.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | #include "hw/intc/arm_gicv3.h" | ||
25 | +#include "hw/char/pl011.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | MemoryRegion mr_ocm; | ||
31 | |||
32 | struct { | ||
33 | - SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | ||
34 | + PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
35 | SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
36 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
37 | } iou; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "kvm_arm.h" | ||
44 | #include "hw/misc/unimp.h" | ||
45 | #include "hw/arm/xlnx-versal.h" | ||
46 | -#include "hw/char/pl011.h" | ||
47 | |||
48 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
49 | #define GEM_REVISION 0x40070106 | ||
50 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
51 | DeviceState *dev; | ||
52 | MemoryRegion *mr; | ||
53 | |||
54 | - dev = qdev_create(NULL, TYPE_PL011); | ||
55 | - s->lpd.iou.uart[i] = SYS_BUS_DEVICE(dev); | ||
56 | + sysbus_init_child_obj(OBJECT(s), name, | ||
57 | + &s->lpd.iou.uart[i], sizeof(s->lpd.iou.uart[i]), | ||
58 | + TYPE_PL011); | ||
59 | + dev = DEVICE(&s->lpd.iou.uart[i]); | ||
60 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
61 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
62 | qdev_init_nofail(dev); | ||
63 | |||
64 | - mr = sysbus_mmio_get_region(s->lpd.iou.uart[i], 0); | ||
65 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
66 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
67 | |||
68 | - sysbus_connect_irq(s->lpd.iou.uart[i], 0, pic[irqs[i]]); | ||
69 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
70 | g_free(name); | ||
71 | } | ||
72 | } | ||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Embed the GEMs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-6-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 15 ++++++++------- | ||
15 | 2 files changed, 10 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/intc/arm_gicv3.h" | ||
24 | #include "hw/char/pl011.h" | ||
25 | +#include "hw/net/cadence_gem.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | |||
31 | struct { | ||
32 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
33 | - SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
34 | + CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | ||
35 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
36 | } iou; | ||
37 | } lpd; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "cadence_gem"); | ||
47 | - s->lpd.iou.gem[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
49 | + sysbus_init_child_obj(OBJECT(s), name, | ||
50 | + &s->lpd.iou.gem[i], sizeof(s->lpd.iou.gem[i]), | ||
51 | + TYPE_CADENCE_GEM); | ||
52 | + dev = DEVICE(&s->lpd.iou.gem[i]); | ||
53 | if (nd->used) { | ||
54 | qemu_check_nic_model(nd, "cadence_gem"); | ||
55 | qdev_set_nic_properties(dev, nd); | ||
56 | } | ||
57 | - object_property_set_int(OBJECT(s->lpd.iou.gem[i]), | ||
58 | + object_property_set_int(OBJECT(dev), | ||
59 | 2, "num-priority-queues", | ||
60 | &error_abort); | ||
61 | - object_property_set_link(OBJECT(s->lpd.iou.gem[i]), | ||
62 | + object_property_set_link(OBJECT(dev), | ||
63 | OBJECT(&s->mr_ps), "dma", | ||
64 | &error_abort); | ||
65 | qdev_init_nofail(dev); | ||
66 | |||
67 | - mr = sysbus_mmio_get_region(s->lpd.iou.gem[i], 0); | ||
68 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
69 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
70 | |||
71 | - sysbus_connect_irq(s->lpd.iou.gem[i], 0, pic[irqs[i]]); | ||
72 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
73 | g_free(name); | ||
74 | } | ||
75 | } | ||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | The machine RAM attributes will need to be analyzed during the | 3 | Embed the ADMAs into the SoC type. |
4 | configure_accelerator() process. especially kvm_type() arm64 | ||
5 | machine callback will use them to know how many IPA/GPA bits are | ||
6 | needed to model the whole RAM range. So let's assign those machine | ||
7 | state fields before calling configure_accelerator. | ||
8 | 4 | ||
9 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
12 | Message-id: 20190304101339.25970-7-eric.auger@redhat.com | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-7-edgar.iglesias@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 12 | --- |
15 | vl.c | 6 +++--- | 13 | include/hw/arm/xlnx-versal.h | 3 ++- |
16 | 1 file changed, 3 insertions(+), 3 deletions(-) | 14 | hw/arm/xlnx-versal.c | 14 +++++++------- |
15 | 2 files changed, 9 insertions(+), 8 deletions(-) | ||
17 | 16 | ||
18 | diff --git a/vl.c b/vl.c | 17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/vl.c | 19 | --- a/include/hw/arm/xlnx-versal.h |
21 | +++ b/vl.c | 20 | +++ b/include/hw/arm/xlnx-versal.h |
22 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) | 21 | @@ -XXX,XX +XXX,XX @@ |
23 | machine_opts = qemu_get_machine_opts(); | 22 | #include "hw/arm/boot.h" |
24 | qemu_opt_foreach(machine_opts, machine_set_property, current_machine, | 23 | #include "hw/intc/arm_gicv3.h" |
25 | &error_fatal); | 24 | #include "hw/char/pl011.h" |
26 | + current_machine->ram_size = ram_size; | 25 | +#include "hw/dma/xlnx-zdma.h" |
27 | + current_machine->maxram_size = maxram_size; | 26 | #include "hw/net/cadence_gem.h" |
28 | + current_machine->ram_slots = ram_slots; | 27 | |
29 | 28 | #define TYPE_XLNX_VERSAL "xlnx-versal" | |
30 | configure_accelerator(current_machine, argv[0]); | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
31 | 30 | struct { | |
32 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) | 31 | PL011State uart[XLNX_VERSAL_NR_UARTS]; |
33 | replay_checkpoint(CHECKPOINT_INIT); | 32 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; |
34 | qdev_machine_init(); | 33 | - SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; |
35 | 34 | + XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; | |
36 | - current_machine->ram_size = ram_size; | 35 | } iou; |
37 | - current_machine->maxram_size = maxram_size; | 36 | } lpd; |
38 | - current_machine->ram_slots = ram_slots; | 37 | |
39 | current_machine->boot_order = boot_order; | 38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
40 | 39 | index XXXXXXX..XXXXXXX 100644 | |
41 | /* parse features once if machine provides default cpu_type */ | 40 | --- a/hw/arm/xlnx-versal.c |
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "xlnx.zdma"); | ||
47 | - s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_set_int(OBJECT(s->lpd.iou.adma[i]), 128, "bus-width", | ||
49 | - &error_abort); | ||
50 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
51 | + sysbus_init_child_obj(OBJECT(s), name, | ||
52 | + &s->lpd.iou.adma[i], sizeof(s->lpd.iou.adma[i]), | ||
53 | + TYPE_XLNX_ZDMA); | ||
54 | + dev = DEVICE(&s->lpd.iou.adma[i]); | ||
55 | + object_property_set_int(OBJECT(dev), 128, "bus-width", &error_abort); | ||
56 | qdev_init_nofail(dev); | ||
57 | |||
58 | - mr = sysbus_mmio_get_region(s->lpd.iou.adma[i], 0); | ||
59 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
60 | memory_region_add_subregion(&s->mr_ps, | ||
61 | MM_ADMA_CH0 + i * MM_ADMA_CH0_SIZE, mr); | ||
62 | |||
63 | - sysbus_connect_irq(s->lpd.iou.adma[i], 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
64 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
65 | g_free(name); | ||
66 | } | ||
67 | } | ||
42 | -- | 68 | -- |
43 | 2.20.1 | 69 | 2.20.1 |
44 | 70 | ||
45 | 71 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | On ARM, the kvm_type will be resolved by querying the KVMState. | 3 | Embed the APUs into the SoC type. |
4 | Let's add the MachineState handle to the callback so that we | ||
5 | can retrieve the KVMState handle. in kvm_init, when the callback | ||
6 | is called, the kvm_state variable is not yet set. | ||
7 | 4 | ||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Message-id: 20190304101339.25970-5-eric.auger@redhat.com | 9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
13 | [ppc parts] | 10 | Message-id: 20200427181649.26851-8-edgar.iglesias@gmail.com |
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | include/hw/boards.h | 5 ++++- | 13 | include/hw/arm/xlnx-versal.h | 2 +- |
19 | accel/kvm/kvm-all.c | 2 +- | 14 | hw/arm/xlnx-versal-virt.c | 4 ++-- |
20 | hw/ppc/mac_newworld.c | 3 +-- | 15 | hw/arm/xlnx-versal.c | 19 +++++-------------- |
21 | hw/ppc/mac_oldworld.c | 2 +- | 16 | 3 files changed, 8 insertions(+), 17 deletions(-) |
22 | hw/ppc/spapr.c | 2 +- | ||
23 | 5 files changed, 8 insertions(+), 6 deletions(-) | ||
24 | 17 | ||
25 | diff --git a/include/hw/boards.h b/include/hw/boards.h | 18 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
26 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/boards.h | 20 | --- a/include/hw/arm/xlnx-versal.h |
28 | +++ b/include/hw/boards.h | 21 | +++ b/include/hw/arm/xlnx-versal.h |
29 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
30 | * should instead use "unimplemented-device" for all memory ranges where | 23 | struct { |
31 | * the guest will attempt to probe for a device that QEMU doesn't | 24 | struct { |
32 | * implement and a stub device is required. | 25 | MemoryRegion mr; |
33 | + * @kvm_type: | 26 | - ARMCPU *cpu[XLNX_VERSAL_NR_ACPUS]; |
34 | + * Return the type of KVM corresponding to the kvm-type string option or | 27 | + ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; |
35 | + * computed based on other criteria such as the host kernel capabilities. | 28 | GICv3State gic; |
36 | */ | 29 | } apu; |
37 | struct MachineClass { | 30 | } fpd; |
38 | /*< private >*/ | 31 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
39 | @@ -XXX,XX +XXX,XX @@ struct MachineClass { | ||
40 | void (*init)(MachineState *state); | ||
41 | void (*reset)(void); | ||
42 | void (*hot_add_cpu)(const int64_t id, Error **errp); | ||
43 | - int (*kvm_type)(const char *arg); | ||
44 | + int (*kvm_type)(MachineState *machine, const char *arg); | ||
45 | |||
46 | BlockInterfaceType block_default_type; | ||
47 | int units_per_default_bus; | ||
48 | diff --git a/accel/kvm/kvm-all.c b/accel/kvm/kvm-all.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
50 | --- a/accel/kvm/kvm-all.c | 33 | --- a/hw/arm/xlnx-versal-virt.c |
51 | +++ b/accel/kvm/kvm-all.c | 34 | +++ b/hw/arm/xlnx-versal-virt.c |
52 | @@ -XXX,XX +XXX,XX @@ static int kvm_init(MachineState *ms) | 35 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
53 | 36 | s->binfo.get_dtb = versal_virt_get_dtb; | |
54 | kvm_type = qemu_opt_get(qemu_get_machine_opts(), "kvm-type"); | 37 | s->binfo.modify_dtb = versal_virt_modify_dtb; |
55 | if (mc->kvm_type) { | 38 | if (machine->kernel_filename) { |
56 | - type = mc->kvm_type(kvm_type); | 39 | - arm_load_kernel(s->soc.fpd.apu.cpu[0], machine, &s->binfo); |
57 | + type = mc->kvm_type(ms, kvm_type); | 40 | + arm_load_kernel(&s->soc.fpd.apu.cpu[0], machine, &s->binfo); |
58 | } else if (kvm_type) { | 41 | } else { |
59 | ret = -EINVAL; | 42 | - AddressSpace *as = arm_boot_address_space(s->soc.fpd.apu.cpu[0], |
60 | fprintf(stderr, "Invalid argument kvm-type=%s\n", kvm_type); | 43 | + AddressSpace *as = arm_boot_address_space(&s->soc.fpd.apu.cpu[0], |
61 | diff --git a/hw/ppc/mac_newworld.c b/hw/ppc/mac_newworld.c | 44 | &s->binfo); |
45 | /* Some boot-loaders (e.g u-boot) don't like blobs at address 0 (NULL). | ||
46 | * Offset things by 4K. */ | ||
47 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
63 | --- a/hw/ppc/mac_newworld.c | 49 | --- a/hw/arm/xlnx-versal.c |
64 | +++ b/hw/ppc/mac_newworld.c | 50 | +++ b/hw/arm/xlnx-versal.c |
65 | @@ -XXX,XX +XXX,XX @@ static char *core99_fw_dev_path(FWPathProvider *p, BusState *bus, | 51 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) |
66 | 52 | ||
67 | return NULL; | 53 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { |
68 | } | 54 | Object *obj; |
55 | - char *name; | ||
69 | - | 56 | - |
70 | -static int core99_kvm_type(const char *arg) | 57 | - obj = object_new(XLNX_VERSAL_ACPU_TYPE); |
71 | +static int core99_kvm_type(MachineState *machine, const char *arg) | 58 | - if (!obj) { |
72 | { | 59 | - error_report("Unable to create apu.cpu[%d] of type %s", |
73 | /* Always force PR KVM */ | 60 | - i, XLNX_VERSAL_ACPU_TYPE); |
74 | return 2; | 61 | - exit(EXIT_FAILURE); |
75 | diff --git a/hw/ppc/mac_oldworld.c b/hw/ppc/mac_oldworld.c | 62 | - } |
76 | index XXXXXXX..XXXXXXX 100644 | 63 | - |
77 | --- a/hw/ppc/mac_oldworld.c | 64 | - name = g_strdup_printf("apu-cpu[%d]", i); |
78 | +++ b/hw/ppc/mac_oldworld.c | 65 | - object_property_add_child(OBJECT(s), name, obj, &error_fatal); |
79 | @@ -XXX,XX +XXX,XX @@ static char *heathrow_fw_dev_path(FWPathProvider *p, BusState *bus, | 66 | - g_free(name); |
80 | return NULL; | 67 | |
81 | } | 68 | + object_initialize_child(OBJECT(s), "apu-cpu[*]", |
82 | 69 | + &s->fpd.apu.cpu[i], sizeof(s->fpd.apu.cpu[i]), | |
83 | -static int heathrow_kvm_type(const char *arg) | 70 | + XLNX_VERSAL_ACPU_TYPE, &error_abort, NULL); |
84 | +static int heathrow_kvm_type(MachineState *machine, const char *arg) | 71 | + obj = OBJECT(&s->fpd.apu.cpu[i]); |
85 | { | 72 | object_property_set_int(obj, s->cfg.psci_conduit, |
86 | /* Always force PR KVM */ | 73 | "psci-conduit", &error_abort); |
87 | return 2; | 74 | if (i) { |
88 | diff --git a/hw/ppc/spapr.c b/hw/ppc/spapr.c | 75 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) |
89 | index XXXXXXX..XXXXXXX 100644 | 76 | object_property_set_link(obj, OBJECT(&s->fpd.apu.mr), "memory", |
90 | --- a/hw/ppc/spapr.c | 77 | &error_abort); |
91 | +++ b/hw/ppc/spapr.c | 78 | object_property_set_bool(obj, true, "realized", &error_fatal); |
92 | @@ -XXX,XX +XXX,XX @@ static void spapr_machine_init(MachineState *machine) | 79 | - s->fpd.apu.cpu[i] = ARM_CPU(obj); |
93 | } | 80 | } |
94 | } | 81 | } |
95 | 82 | ||
96 | -static int spapr_kvm_type(const char *vm_type) | 83 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) |
97 | +static int spapr_kvm_type(MachineState *machine, const char *vm_type) | 84 | } |
98 | { | 85 | |
99 | if (!vm_type) { | 86 | for (i = 0; i < nr_apu_cpus; i++) { |
100 | return 0; | 87 | - DeviceState *cpudev = DEVICE(s->fpd.apu.cpu[i]); |
88 | + DeviceState *cpudev = DEVICE(&s->fpd.apu.cpu[i]); | ||
89 | int ppibase = XLNX_VERSAL_NR_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
90 | qemu_irq maint_irq; | ||
91 | int ti; | ||
101 | -- | 92 | -- |
102 | 2.20.1 | 93 | 2.20.1 |
103 | 94 | ||
104 | 95 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | In the prospect to introduce an extended memory map supporting more | 3 | Add support for SD. |
4 | RAM, let's split the memory map array into two parts: | ||
5 | 4 | ||
6 | - the former a15memmap, renamed base_memmap, contains regions below | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | and including the RAM. MemMapEntries initialized in this array | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | have a static size and base address. | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | - extended_memmap, only initialized with entries located after the | 8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
10 | RAM. MemMapEntries initialized in this array only get their size | 9 | Message-id: 20200427181649.26851-9-edgar.iglesias@gmail.com |
11 | initialized. Their base address is dynamically computed depending | ||
12 | on the the top of the RAM, with same alignment as their size. | ||
13 | |||
14 | Eventually base_memmap entries are copied into the extended_memmap | ||
15 | array. Using two separate arrays however clarifies which entries | ||
16 | are statically allocated and those which are dynamically allocated. | ||
17 | |||
18 | This new split will allow to grow the RAM size without changing the | ||
19 | description of the high IO entries. | ||
20 | |||
21 | We introduce a new virt_set_memmap() helper function which | ||
22 | "freezes" the memory map. We call it in machvirt_init as | ||
23 | memory attributes of the machine are not yet set when | ||
24 | virt_instance_init() gets called. | ||
25 | |||
26 | The memory map is unchanged (the top of the initial RAM still is | ||
27 | 256GiB). Then come the high IO regions with same layout as before. | ||
28 | |||
29 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
30 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
31 | Message-id: 20190304101339.25970-4-eric.auger@redhat.com | ||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | --- | 11 | --- |
34 | include/hw/arm/virt.h | 13 +++++++---- | 12 | include/hw/arm/xlnx-versal.h | 12 ++++++++++++ |
35 | hw/arm/virt.c | 50 +++++++++++++++++++++++++++++++++++++------ | 13 | hw/arm/xlnx-versal.c | 31 +++++++++++++++++++++++++++++++ |
36 | 2 files changed, 53 insertions(+), 10 deletions(-) | 14 | 2 files changed, 43 insertions(+) |
37 | 15 | ||
38 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
39 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/include/hw/arm/virt.h | 18 | --- a/include/hw/arm/xlnx-versal.h |
41 | +++ b/include/hw/arm/virt.h | 19 | +++ b/include/hw/arm/xlnx-versal.h |
42 | @@ -XXX,XX +XXX,XX @@ enum { | 20 | @@ -XXX,XX +XXX,XX @@ |
43 | VIRT_GIC_VCPU, | 21 | |
44 | VIRT_GIC_ITS, | 22 | #include "hw/sysbus.h" |
45 | VIRT_GIC_REDIST, | 23 | #include "hw/arm/boot.h" |
46 | - VIRT_HIGH_GIC_REDIST2, | 24 | +#include "hw/sd/sdhci.h" |
47 | VIRT_SMMU, | 25 | #include "hw/intc/arm_gicv3.h" |
48 | VIRT_UART, | 26 | #include "hw/char/pl011.h" |
49 | VIRT_MMIO, | 27 | #include "hw/dma/xlnx-zdma.h" |
50 | @@ -XXX,XX +XXX,XX @@ enum { | 28 | @@ -XXX,XX +XXX,XX @@ |
51 | VIRT_PCIE_MMIO, | 29 | #define XLNX_VERSAL_NR_UARTS 2 |
52 | VIRT_PCIE_PIO, | 30 | #define XLNX_VERSAL_NR_GEMS 2 |
53 | VIRT_PCIE_ECAM, | 31 | #define XLNX_VERSAL_NR_ADMAS 8 |
54 | - VIRT_HIGH_PCIE_ECAM, | 32 | +#define XLNX_VERSAL_NR_SDS 2 |
55 | VIRT_PLATFORM_BUS, | 33 | #define XLNX_VERSAL_NR_IRQS 192 |
56 | - VIRT_HIGH_PCIE_MMIO, | 34 | |
57 | VIRT_GPIO, | 35 | typedef struct Versal { |
58 | VIRT_SECURE_UART, | 36 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
59 | VIRT_SECURE_MEM, | 37 | } iou; |
60 | + VIRT_LOWMEMMAP_LAST, | 38 | } lpd; |
61 | +}; | 39 | |
40 | + /* The Platform Management Controller subsystem. */ | ||
41 | + struct { | ||
42 | + struct { | ||
43 | + SDHCIState sd[XLNX_VERSAL_NR_SDS]; | ||
44 | + } iou; | ||
45 | + } pmc; | ||
62 | + | 46 | + |
63 | +/* indices of IO regions located after the RAM */ | 47 | struct { |
64 | +enum { | 48 | MemoryRegion *mr_ddr; |
65 | + VIRT_HIGH_GIC_REDIST2 = VIRT_LOWMEMMAP_LAST, | 49 | uint32_t psci_conduit; |
66 | + VIRT_HIGH_PCIE_ECAM, | 50 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
67 | + VIRT_HIGH_PCIE_MMIO, | 51 | #define VERSAL_GEM1_IRQ_0 58 |
68 | }; | 52 | #define VERSAL_GEM1_WAKE_IRQ_0 59 |
69 | 53 | #define VERSAL_ADMA_IRQ_0 60 | |
70 | typedef enum VirtIOMMUType { | 54 | +#define VERSAL_SD0_IRQ_0 126 |
71 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 55 | |
72 | int32_t gic_version; | 56 | /* Architecturally reserved IRQs suitable for virtualization. */ |
73 | VirtIOMMUType iommu; | 57 | #define VERSAL_RSVD_IRQ_FIRST 111 |
74 | struct arm_boot_info bootinfo; | 58 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
75 | - const MemMapEntry *memmap; | 59 | #define MM_FPD_CRF 0xfd1a0000U |
76 | + MemMapEntry *memmap; | 60 | #define MM_FPD_CRF_SIZE 0x140000 |
77 | const int *irqmap; | 61 | |
78 | int smp_cpus; | 62 | +#define MM_PMC_SD0 0xf1040000U |
79 | void *fdt; | 63 | +#define MM_PMC_SD0_SIZE 0x10000 |
80 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 64 | #define MM_PMC_CRP 0xf1260000U |
65 | #define MM_PMC_CRP_SIZE 0x10000 | ||
66 | #endif | ||
67 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | 68 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/hw/arm/virt.c | 69 | --- a/hw/arm/xlnx-versal.c |
83 | +++ b/hw/arm/virt.c | 70 | +++ b/hw/arm/xlnx-versal.c |
84 | @@ -XXX,XX +XXX,XX @@ | 71 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) |
85 | */ | 72 | } |
86 | |||
87 | #include "qemu/osdep.h" | ||
88 | +#include "qemu/units.h" | ||
89 | #include "qapi/error.h" | ||
90 | #include "hw/sysbus.h" | ||
91 | #include "hw/arm/arm.h" | ||
92 | @@ -XXX,XX +XXX,XX @@ | ||
93 | * Note that devices should generally be placed at multiples of 0x10000, | ||
94 | * to accommodate guests using 64K pages. | ||
95 | */ | ||
96 | -static const MemMapEntry a15memmap[] = { | ||
97 | +static const MemMapEntry base_memmap[] = { | ||
98 | /* Space up to 0x8000000 is reserved for a boot ROM */ | ||
99 | [VIRT_FLASH] = { 0, 0x08000000 }, | ||
100 | [VIRT_CPUPERIPHS] = { 0x08000000, 0x00020000 }, | ||
101 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry a15memmap[] = { | ||
102 | [VIRT_PCIE_PIO] = { 0x3eff0000, 0x00010000 }, | ||
103 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | ||
104 | [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | ||
105 | +}; | ||
106 | + | ||
107 | +/* | ||
108 | + * Highmem IO Regions: This memory map is floating, located after the RAM. | ||
109 | + * Each MemMapEntry base (GPA) will be dynamically computed, depending on the | ||
110 | + * top of the RAM, so that its base get the same alignment as the size, | ||
111 | + * ie. a 512GiB entry will be aligned on a 512GiB boundary. If there is | ||
112 | + * less than 256GiB of RAM, the floating area starts at the 256GiB mark. | ||
113 | + * Note the extended_memmap is sized so that it eventually also includes the | ||
114 | + * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last | ||
115 | + * index of base_memmap). | ||
116 | + */ | ||
117 | +static MemMapEntry extended_memmap[] = { | ||
118 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | ||
119 | - [VIRT_HIGH_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, | ||
120 | - [VIRT_HIGH_PCIE_ECAM] = { 0x4010000000ULL, 0x10000000 }, | ||
121 | - /* Second PCIe window, 512GB wide at the 512GB boundary */ | ||
122 | - [VIRT_HIGH_PCIE_MMIO] = { 0x8000000000ULL, 0x8000000000ULL }, | ||
123 | + [VIRT_HIGH_GIC_REDIST2] = { 0x0, 64 * MiB }, | ||
124 | + [VIRT_HIGH_PCIE_ECAM] = { 0x0, 256 * MiB }, | ||
125 | + /* Second PCIe window */ | ||
126 | + [VIRT_HIGH_PCIE_MMIO] = { 0x0, 512 * GiB }, | ||
127 | }; | ||
128 | |||
129 | static const int a15irqmap[] = { | ||
130 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | ||
131 | return arm_cpu_mp_affinity(idx, clustersz); | ||
132 | } | 73 | } |
133 | 74 | ||
134 | +static void virt_set_memmap(VirtMachineState *vms) | 75 | +#define SDHCI_CAPABILITIES 0x280737ec6481 /* Same as on ZynqMP. */ |
76 | +static void versal_create_sds(Versal *s, qemu_irq *pic) | ||
135 | +{ | 77 | +{ |
136 | + hwaddr base; | ||
137 | + int i; | 78 | + int i; |
138 | + | 79 | + |
139 | + vms->memmap = extended_memmap; | 80 | + for (i = 0; i < ARRAY_SIZE(s->pmc.iou.sd); i++) { |
81 | + DeviceState *dev; | ||
82 | + MemoryRegion *mr; | ||
140 | + | 83 | + |
141 | + for (i = 0; i < ARRAY_SIZE(base_memmap); i++) { | 84 | + sysbus_init_child_obj(OBJECT(s), "sd[*]", |
142 | + vms->memmap[i] = base_memmap[i]; | 85 | + &s->pmc.iou.sd[i], sizeof(s->pmc.iou.sd[i]), |
143 | + } | 86 | + TYPE_SYSBUS_SDHCI); |
87 | + dev = DEVICE(&s->pmc.iou.sd[i]); | ||
144 | + | 88 | + |
145 | + base = 256 * GiB; /* Top of the legacy initial RAM region */ | 89 | + object_property_set_uint(OBJECT(dev), |
90 | + 3, "sd-spec-version", &error_fatal); | ||
91 | + object_property_set_uint(OBJECT(dev), SDHCI_CAPABILITIES, "capareg", | ||
92 | + &error_fatal); | ||
93 | + object_property_set_uint(OBJECT(dev), UHS_I, "uhs", &error_fatal); | ||
94 | + qdev_init_nofail(dev); | ||
146 | + | 95 | + |
147 | + for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 96 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); |
148 | + hwaddr size = extended_memmap[i].size; | 97 | + memory_region_add_subregion(&s->mr_ps, |
98 | + MM_PMC_SD0 + i * MM_PMC_SD0_SIZE, mr); | ||
149 | + | 99 | + |
150 | + base = ROUND_UP(base, size); | 100 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, |
151 | + vms->memmap[i].base = base; | 101 | + pic[VERSAL_SD0_IRQ_0 + i * 2]); |
152 | + vms->memmap[i].size = size; | ||
153 | + base += size; | ||
154 | + } | 102 | + } |
155 | +} | 103 | +} |
156 | + | 104 | + |
157 | static void machvirt_init(MachineState *machine) | 105 | /* This takes the board allocated linear DDR memory and creates aliases |
158 | { | 106 | * for each split DDR range/aperture on the Versal address map. |
159 | VirtMachineState *vms = VIRT_MACHINE(machine); | 107 | */ |
160 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 108 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
161 | bool firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0); | 109 | versal_create_uarts(s, pic); |
162 | bool aarch64 = true; | 110 | versal_create_gems(s, pic); |
163 | 111 | versal_create_admas(s, pic); | |
164 | + virt_set_memmap(vms); | 112 | + versal_create_sds(s, pic); |
165 | + | 113 | versal_map_ddr(s); |
166 | /* We can probe only here because during property set | 114 | versal_unimp(s); |
167 | * KVM is not available yet | ||
168 | */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
170 | "Valid values are none and smmuv3", | ||
171 | NULL); | ||
172 | |||
173 | - vms->memmap = a15memmap; | ||
174 | vms->irqmap = a15irqmap; | ||
175 | } | ||
176 | 115 | ||
177 | -- | 116 | -- |
178 | 2.20.1 | 117 | 2.20.1 |
179 | 118 | ||
180 | 119 | diff view generated by jsdifflib |
1 | From: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | We introduce an helper to create a memory node. | 3 | hw/arm: versal: Add support for the RTC. |
4 | 4 | ||
5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
6 | Signed-off-by: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
9 | Message-id: 20190304101339.25970-2-eric.auger@redhat.com | 9 | Message-id: 20200427181649.26851-10-edgar.iglesias@gmail.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/arm/boot.c | 54 ++++++++++++++++++++++++++++++++------------------- | 12 | include/hw/arm/xlnx-versal.h | 8 ++++++++ |
13 | 1 file changed, 34 insertions(+), 20 deletions(-) | 13 | hw/arm/xlnx-versal.c | 21 +++++++++++++++++++++ |
14 | 2 files changed, 29 insertions(+) | ||
14 | 15 | ||
15 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/boot.c | 18 | --- a/include/hw/arm/xlnx-versal.h |
18 | +++ b/hw/arm/boot.c | 19 | +++ b/include/hw/arm/xlnx-versal.h |
19 | @@ -XXX,XX +XXX,XX @@ static void set_kernel_args_old(const struct arm_boot_info *info, | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/char/pl011.h" | ||
22 | #include "hw/dma/xlnx-zdma.h" | ||
23 | #include "hw/net/cadence_gem.h" | ||
24 | +#include "hw/rtc/xlnx-zynqmp-rtc.h" | ||
25 | |||
26 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
27 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
29 | struct { | ||
30 | SDHCIState sd[XLNX_VERSAL_NR_SDS]; | ||
31 | } iou; | ||
32 | + | ||
33 | + XlnxZynqMPRTC rtc; | ||
34 | } pmc; | ||
35 | |||
36 | struct { | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
38 | #define VERSAL_GEM1_IRQ_0 58 | ||
39 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
40 | #define VERSAL_ADMA_IRQ_0 60 | ||
41 | +#define VERSAL_RTC_APB_ERR_IRQ 121 | ||
42 | #define VERSAL_SD0_IRQ_0 126 | ||
43 | +#define VERSAL_RTC_ALARM_IRQ 142 | ||
44 | +#define VERSAL_RTC_SECONDS_IRQ 143 | ||
45 | |||
46 | /* Architecturally reserved IRQs suitable for virtualization. */ | ||
47 | #define VERSAL_RSVD_IRQ_FIRST 111 | ||
48 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
49 | #define MM_PMC_SD0_SIZE 0x10000 | ||
50 | #define MM_PMC_CRP 0xf1260000U | ||
51 | #define MM_PMC_CRP_SIZE 0x10000 | ||
52 | +#define MM_PMC_RTC 0xf12a0000 | ||
53 | +#define MM_PMC_RTC_SIZE 0x10000 | ||
54 | #endif | ||
55 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/xlnx-versal.c | ||
58 | +++ b/hw/arm/xlnx-versal.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void versal_create_sds(Versal *s, qemu_irq *pic) | ||
20 | } | 60 | } |
21 | } | 61 | } |
22 | 62 | ||
23 | +static int fdt_add_memory_node(void *fdt, uint32_t acells, hwaddr mem_base, | 63 | +static void versal_create_rtc(Versal *s, qemu_irq *pic) |
24 | + uint32_t scells, hwaddr mem_len, | ||
25 | + int numa_node_id) | ||
26 | +{ | 64 | +{ |
27 | + char *nodename; | 65 | + SysBusDevice *sbd; |
28 | + int ret; | 66 | + MemoryRegion *mr; |
29 | + | 67 | + |
30 | + nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); | 68 | + sysbus_init_child_obj(OBJECT(s), "rtc", &s->pmc.rtc, sizeof(s->pmc.rtc), |
31 | + qemu_fdt_add_subnode(fdt, nodename); | 69 | + TYPE_XLNX_ZYNQMP_RTC); |
32 | + qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | 70 | + sbd = SYS_BUS_DEVICE(&s->pmc.rtc); |
33 | + ret = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", acells, mem_base, | 71 | + qdev_init_nofail(DEVICE(sbd)); |
34 | + scells, mem_len); | ||
35 | + if (ret < 0) { | ||
36 | + goto out; | ||
37 | + } | ||
38 | + | 72 | + |
39 | + /* only set the NUMA ID if it is specified */ | 73 | + mr = sysbus_mmio_get_region(sbd, 0); |
40 | + if (numa_node_id >= 0) { | 74 | + memory_region_add_subregion(&s->mr_ps, MM_PMC_RTC, mr); |
41 | + ret = qemu_fdt_setprop_cell(fdt, nodename, | 75 | + |
42 | + "numa-node-id", numa_node_id); | 76 | + /* |
43 | + } | 77 | + * TODO: Connect the ALARM and SECONDS interrupts once our RTC model |
44 | +out: | 78 | + * supports them. |
45 | + g_free(nodename); | 79 | + */ |
46 | + return ret; | 80 | + sysbus_connect_irq(sbd, 1, pic[VERSAL_RTC_APB_ERR_IRQ]); |
47 | +} | 81 | +} |
48 | + | 82 | + |
49 | static void fdt_add_psci_node(void *fdt) | 83 | /* This takes the board allocated linear DDR memory and creates aliases |
50 | { | 84 | * for each split DDR range/aperture on the Versal address map. |
51 | uint32_t cpu_suspend_fn; | 85 | */ |
52 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | 86 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
53 | void *fdt = NULL; | 87 | versal_create_gems(s, pic); |
54 | int size, rc, n = 0; | 88 | versal_create_admas(s, pic); |
55 | uint32_t acells, scells; | 89 | versal_create_sds(s, pic); |
56 | - char *nodename; | 90 | + versal_create_rtc(s, pic); |
57 | unsigned int i; | 91 | versal_map_ddr(s); |
58 | hwaddr mem_base, mem_len; | 92 | versal_unimp(s); |
59 | char **node_path; | 93 | |
60 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | ||
61 | mem_base = binfo->loader_start; | ||
62 | for (i = 0; i < nb_numa_nodes; i++) { | ||
63 | mem_len = numa_info[i].node_mem; | ||
64 | - nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); | ||
65 | - qemu_fdt_add_subnode(fdt, nodename); | ||
66 | - qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | ||
67 | - rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | ||
68 | - acells, mem_base, | ||
69 | - scells, mem_len); | ||
70 | + rc = fdt_add_memory_node(fdt, acells, mem_base, | ||
71 | + scells, mem_len, i); | ||
72 | if (rc < 0) { | ||
73 | - fprintf(stderr, "couldn't set %s/reg for node %d\n", nodename, | ||
74 | - i); | ||
75 | + fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n", | ||
76 | + mem_base); | ||
77 | goto fail; | ||
78 | } | ||
79 | |||
80 | - qemu_fdt_setprop_cell(fdt, nodename, "numa-node-id", i); | ||
81 | mem_base += mem_len; | ||
82 | - g_free(nodename); | ||
83 | } | ||
84 | } else { | ||
85 | - nodename = g_strdup_printf("/memory@%" PRIx64, binfo->loader_start); | ||
86 | - qemu_fdt_add_subnode(fdt, nodename); | ||
87 | - qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | ||
88 | - | ||
89 | - rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | ||
90 | - acells, binfo->loader_start, | ||
91 | - scells, binfo->ram_size); | ||
92 | + rc = fdt_add_memory_node(fdt, acells, binfo->loader_start, | ||
93 | + scells, binfo->ram_size, -1); | ||
94 | if (rc < 0) { | ||
95 | - fprintf(stderr, "couldn't set %s reg\n", nodename); | ||
96 | + fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n", | ||
97 | + binfo->loader_start); | ||
98 | goto fail; | ||
99 | } | ||
100 | - g_free(nodename); | ||
101 | } | ||
102 | |||
103 | rc = fdt_path_offset(fdt, "/chosen"); | ||
104 | -- | 94 | -- |
105 | 2.20.1 | 95 | 2.20.1 |
106 | 96 | ||
107 | 97 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | 3 | Add support for SD. |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | |
5 | Message-id: 20190301200501.16533-8-richard.henderson@linaro.org | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
7 | [PMM: fixed up block comment style] | 7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
8 | Message-id: 20200427181649.26851-11-edgar.iglesias@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 5 ++ | 11 | hw/arm/xlnx-versal-virt.c | 46 +++++++++++++++++++++++++++++++++++++++ |
11 | linux-user/elfload.c | 1 + | 12 | 1 file changed, 46 insertions(+) |
12 | target/arm/cpu64.c | 1 + | ||
13 | target/arm/translate-a64.c | 99 +++++++++++++++++++++++++++++++++++++- | ||
14 | 4 files changed, 105 insertions(+), 1 deletion(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 16 | --- a/hw/arm/xlnx-versal-virt.c |
19 | +++ b/target/arm/cpu.h | 17 | +++ b/hw/arm/xlnx-versal-virt.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_fhm(const ARMISARegisters *id) | 18 | @@ -XXX,XX +XXX,XX @@ |
21 | return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, FHM) != 0; | 19 | #include "hw/arm/sysbus-fdt.h" |
20 | #include "hw/arm/fdt.h" | ||
21 | #include "cpu.h" | ||
22 | +#include "hw/qdev-properties.h" | ||
23 | #include "hw/arm/xlnx-versal.h" | ||
24 | |||
25 | #define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") | ||
26 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_zdma_nodes(VersalVirt *s) | ||
27 | } | ||
22 | } | 28 | } |
23 | 29 | ||
24 | +static inline bool isar_feature_aa64_condm_4(const ARMISARegisters *id) | 30 | +static void fdt_add_sd_nodes(VersalVirt *s) |
25 | +{ | 31 | +{ |
26 | + return FIELD_EX64(id->id_aa64isar0, ID_AA64ISAR0, TS) != 0; | 32 | + const char clocknames[] = "clk_xin\0clk_ahb"; |
33 | + const char compat[] = "arasan,sdhci-8.9a"; | ||
34 | + int i; | ||
35 | + | ||
36 | + for (i = ARRAY_SIZE(s->soc.pmc.iou.sd) - 1; i >= 0; i--) { | ||
37 | + uint64_t addr = MM_PMC_SD0 + MM_PMC_SD0_SIZE * i; | ||
38 | + char *name = g_strdup_printf("/sdhci@%" PRIx64, addr); | ||
39 | + | ||
40 | + qemu_fdt_add_subnode(s->fdt, name); | ||
41 | + | ||
42 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | ||
43 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); | ||
44 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | ||
45 | + clocknames, sizeof(clocknames)); | ||
46 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
47 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_SD0_IRQ_0 + i * 2, | ||
48 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
49 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
50 | + 2, addr, 2, MM_PMC_SD0_SIZE); | ||
51 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
52 | + g_free(name); | ||
53 | + } | ||
27 | +} | 54 | +} |
28 | + | 55 | + |
29 | static inline bool isar_feature_aa64_jscvt(const ARMISARegisters *id) | 56 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) |
30 | { | 57 | { |
31 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, JSCVT) != 0; | 58 | Error *err = NULL; |
32 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 59 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/linux-user/elfload.c | ||
35 | +++ b/linux-user/elfload.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap(void) | ||
37 | GET_FEATURE_ID(aa64_fhm, ARM_HWCAP_A64_ASIMDFHM); | ||
38 | GET_FEATURE_ID(aa64_jscvt, ARM_HWCAP_A64_JSCVT); | ||
39 | GET_FEATURE_ID(aa64_sb, ARM_HWCAP_A64_SB); | ||
40 | + GET_FEATURE_ID(aa64_condm_4, ARM_HWCAP_A64_FLAGM); | ||
41 | |||
42 | #undef GET_FEATURE_ID | ||
43 | |||
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu64.c | ||
47 | +++ b/target/arm/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
49 | t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
50 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
51 | t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
52 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 1); | ||
53 | cpu->isar.id_aa64isar0 = t; | ||
54 | |||
55 | t = cpu->isar.id_aa64isar1; | ||
56 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-a64.c | ||
59 | +++ b/target/arm/translate-a64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
61 | s->base.is_jmp = DISAS_TOO_MANY; | ||
62 | |||
63 | switch (op) { | ||
64 | + case 0x00: /* CFINV */ | ||
65 | + if (crm != 0 || !dc_isar_feature(aa64_condm_4, s)) { | ||
66 | + goto do_unallocated; | ||
67 | + } | ||
68 | + tcg_gen_xori_i32(cpu_CF, cpu_CF, 1); | ||
69 | + s->base.is_jmp = DISAS_NEXT; | ||
70 | + break; | ||
71 | + | ||
72 | case 0x05: /* SPSel */ | ||
73 | if (s->current_el == 0) { | ||
74 | goto do_unallocated; | ||
75 | @@ -XXX,XX +XXX,XX @@ static void gen_get_nzcv(TCGv_i64 tcg_rt) | ||
76 | } | ||
77 | |||
78 | static void gen_set_nzcv(TCGv_i64 tcg_rt) | ||
79 | - | ||
80 | { | ||
81 | TCGv_i32 nzcv = tcg_temp_new_i32(); | ||
82 | |||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
84 | } | 60 | } |
85 | } | 61 | } |
86 | 62 | ||
87 | +/* | 63 | +static void sd_plugin_card(SDHCIState *sd, DriveInfo *di) |
88 | + * Rotate right into flags | ||
89 | + * 31 30 29 21 15 10 5 4 0 | ||
90 | + * +--+--+--+-----------------+--------+-----------+------+--+------+ | ||
91 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | imm6 | 0 0 0 0 1 | Rn |o2| mask | | ||
92 | + * +--+--+--+-----------------+--------+-----------+------+--+------+ | ||
93 | + */ | ||
94 | +static void disas_rotate_right_into_flags(DisasContext *s, uint32_t insn) | ||
95 | +{ | 64 | +{ |
96 | + int mask = extract32(insn, 0, 4); | 65 | + BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; |
97 | + int o2 = extract32(insn, 4, 1); | 66 | + DeviceState *card; |
98 | + int rn = extract32(insn, 5, 5); | ||
99 | + int imm6 = extract32(insn, 15, 6); | ||
100 | + int sf_op_s = extract32(insn, 29, 3); | ||
101 | + TCGv_i64 tcg_rn; | ||
102 | + TCGv_i32 nzcv; | ||
103 | + | 67 | + |
104 | + if (sf_op_s != 5 || o2 != 0 || !dc_isar_feature(aa64_condm_4, s)) { | 68 | + card = qdev_create(qdev_get_child_bus(DEVICE(sd), "sd-bus"), TYPE_SD_CARD); |
105 | + unallocated_encoding(s); | 69 | + object_property_add_child(OBJECT(sd), "card[*]", OBJECT(card), |
106 | + return; | 70 | + &error_fatal); |
71 | + qdev_prop_set_drive(card, "drive", blk, &error_fatal); | ||
72 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
73 | +} | ||
74 | + | ||
75 | static void versal_virt_init(MachineState *machine) | ||
76 | { | ||
77 | VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(machine); | ||
78 | int psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; | ||
79 | + int i; | ||
80 | |||
81 | /* | ||
82 | * If the user provides an Operating System to be loaded, we expect them | ||
83 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
84 | fdt_add_gic_nodes(s); | ||
85 | fdt_add_timer_nodes(s); | ||
86 | fdt_add_zdma_nodes(s); | ||
87 | + fdt_add_sd_nodes(s); | ||
88 | fdt_add_cpu_nodes(s, psci_conduit); | ||
89 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | ||
90 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
92 | memory_region_add_subregion_overlap(get_system_memory(), | ||
93 | 0, &s->soc.fpd.apu.mr, 0); | ||
94 | |||
95 | + /* Plugin SD cards. */ | ||
96 | + for (i = 0; i < ARRAY_SIZE(s->soc.pmc.iou.sd); i++) { | ||
97 | + sd_plugin_card(&s->soc.pmc.iou.sd[i], drive_get_next(IF_SD)); | ||
107 | + } | 98 | + } |
108 | + | 99 | + |
109 | + tcg_rn = read_cpu_reg(s, rn, 1); | 100 | s->binfo.ram_size = machine->ram_size; |
110 | + tcg_gen_rotri_i64(tcg_rn, tcg_rn, imm6); | 101 | s->binfo.loader_start = 0x0; |
111 | + | 102 | s->binfo.get_dtb = versal_virt_get_dtb; |
112 | + nzcv = tcg_temp_new_i32(); | ||
113 | + tcg_gen_extrl_i64_i32(nzcv, tcg_rn); | ||
114 | + | ||
115 | + if (mask & 8) { /* N */ | ||
116 | + tcg_gen_shli_i32(cpu_NF, nzcv, 31 - 3); | ||
117 | + } | ||
118 | + if (mask & 4) { /* Z */ | ||
119 | + tcg_gen_not_i32(cpu_ZF, nzcv); | ||
120 | + tcg_gen_andi_i32(cpu_ZF, cpu_ZF, 4); | ||
121 | + } | ||
122 | + if (mask & 2) { /* C */ | ||
123 | + tcg_gen_extract_i32(cpu_CF, nzcv, 1, 1); | ||
124 | + } | ||
125 | + if (mask & 1) { /* V */ | ||
126 | + tcg_gen_shli_i32(cpu_VF, nzcv, 31 - 0); | ||
127 | + } | ||
128 | + | ||
129 | + tcg_temp_free_i32(nzcv); | ||
130 | +} | ||
131 | + | ||
132 | +/* | ||
133 | + * Evaluate into flags | ||
134 | + * 31 30 29 21 15 14 10 5 4 0 | ||
135 | + * +--+--+--+-----------------+---------+----+---------+------+--+------+ | ||
136 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | opcode2 | sz | 0 0 1 0 | Rn |o3| mask | | ||
137 | + * +--+--+--+-----------------+---------+----+---------+------+--+------+ | ||
138 | + */ | ||
139 | +static void disas_evaluate_into_flags(DisasContext *s, uint32_t insn) | ||
140 | +{ | ||
141 | + int o3_mask = extract32(insn, 0, 5); | ||
142 | + int rn = extract32(insn, 5, 5); | ||
143 | + int o2 = extract32(insn, 15, 6); | ||
144 | + int sz = extract32(insn, 14, 1); | ||
145 | + int sf_op_s = extract32(insn, 29, 3); | ||
146 | + TCGv_i32 tmp; | ||
147 | + int shift; | ||
148 | + | ||
149 | + if (sf_op_s != 1 || o2 != 0 || o3_mask != 0xd || | ||
150 | + !dc_isar_feature(aa64_condm_4, s)) { | ||
151 | + unallocated_encoding(s); | ||
152 | + return; | ||
153 | + } | ||
154 | + shift = sz ? 16 : 24; /* SETF16 or SETF8 */ | ||
155 | + | ||
156 | + tmp = tcg_temp_new_i32(); | ||
157 | + tcg_gen_extrl_i64_i32(tmp, cpu_reg(s, rn)); | ||
158 | + tcg_gen_shli_i32(cpu_NF, tmp, shift); | ||
159 | + tcg_gen_shli_i32(cpu_VF, tmp, shift - 1); | ||
160 | + tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
161 | + tcg_gen_xor_i32(cpu_VF, cpu_VF, cpu_NF); | ||
162 | + tcg_temp_free_i32(tmp); | ||
163 | +} | ||
164 | + | ||
165 | /* Conditional compare (immediate / register) | ||
166 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
167 | * +--+--+--+------------------------+--------+------+----+--+------+--+-----+ | ||
168 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
169 | disas_adc_sbc(s, insn); | ||
170 | break; | ||
171 | |||
172 | + case 0x01: /* Rotate right into flags */ | ||
173 | + case 0x21: | ||
174 | + disas_rotate_right_into_flags(s, insn); | ||
175 | + break; | ||
176 | + | ||
177 | + case 0x02: /* Evaluate into flags */ | ||
178 | + case 0x12: | ||
179 | + case 0x22: | ||
180 | + case 0x32: | ||
181 | + disas_evaluate_into_flags(s, insn); | ||
182 | + break; | ||
183 | + | ||
184 | default: | ||
185 | goto do_unallocated; | ||
186 | } | ||
187 | -- | 103 | -- |
188 | 2.20.1 | 104 | 2.20.1 |
189 | 105 | ||
190 | 106 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch implements the machine class kvm_type() callback. | 3 | Add support for the RTC. |
4 | It returns the number of bits requested to implement the whole GPA | ||
5 | range including the RAM and IO regions located beyond. | ||
6 | The returned value is passed though the KVM_CREATE_VM ioctl and | ||
7 | this allows KVM to set the stage2 tables dynamically. | ||
8 | 4 | ||
9 | To compute the highest GPA used in the memory map, kvm_type() | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
10 | must freeze the memory map by calling virt_set_memmap(). | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
11 | 7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | |
12 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 8 | Message-id: 20200427181649.26851-12-edgar.iglesias@gmail.com |
13 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
14 | Message-id: 20190304101339.25970-9-eric.auger@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | hw/arm/virt.c | 39 ++++++++++++++++++++++++++++++++++++++- | 11 | hw/arm/xlnx-versal-virt.c | 22 ++++++++++++++++++++++ |
18 | 1 file changed, 38 insertions(+), 1 deletion(-) | 12 | 1 file changed, 22 insertions(+) |
19 | 13 | ||
20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt.c | 16 | --- a/hw/arm/xlnx-versal-virt.c |
23 | +++ b/hw/arm/virt.c | 17 | +++ b/hw/arm/xlnx-versal-virt.c |
24 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 18 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_sd_nodes(VersalVirt *s) |
25 | bool firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0); | 19 | } |
26 | bool aarch64 = true; | ||
27 | |||
28 | - virt_set_memmap(vms); | ||
29 | + /* | ||
30 | + * In accelerated mode, the memory map is computed earlier in kvm_type() | ||
31 | + * to create a VM with the right number of IPA bits. | ||
32 | + */ | ||
33 | + if (!vms->memmap) { | ||
34 | + virt_set_memmap(vms); | ||
35 | + } | ||
36 | |||
37 | /* We can probe only here because during property set | ||
38 | * KVM is not available yet | ||
39 | @@ -XXX,XX +XXX,XX @@ static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, | ||
40 | return NULL; | ||
41 | } | 20 | } |
42 | 21 | ||
43 | +/* | 22 | +static void fdt_add_rtc_node(VersalVirt *s) |
44 | + * for arm64 kvm_type [7-0] encodes the requested number of bits | ||
45 | + * in the IPA address space | ||
46 | + */ | ||
47 | +static int virt_kvm_type(MachineState *ms, const char *type_str) | ||
48 | +{ | 23 | +{ |
49 | + VirtMachineState *vms = VIRT_MACHINE(ms); | 24 | + const char compat[] = "xlnx,zynqmp-rtc"; |
50 | + int max_vm_pa_size = kvm_arm_get_max_vm_ipa_size(ms); | 25 | + const char interrupt_names[] = "alarm\0sec"; |
51 | + int requested_pa_size; | 26 | + char *name = g_strdup_printf("/rtc@%x", MM_PMC_RTC); |
52 | + | 27 | + |
53 | + /* we freeze the memory map to compute the highest gpa */ | 28 | + qemu_fdt_add_subnode(s->fdt, name); |
54 | + virt_set_memmap(vms); | ||
55 | + | 29 | + |
56 | + requested_pa_size = 64 - clz64(vms->highest_gpa); | 30 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", |
57 | + | 31 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_ALARM_IRQ, |
58 | + if (requested_pa_size > max_vm_pa_size) { | 32 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI, |
59 | + error_report("-m and ,maxmem option values " | 33 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_SECONDS_IRQ, |
60 | + "require an IPA range (%d bits) larger than " | 34 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); |
61 | + "the one supported by the host (%d bits)", | 35 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", |
62 | + requested_pa_size, max_vm_pa_size); | 36 | + interrupt_names, sizeof(interrupt_names)); |
63 | + exit(1); | 37 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", |
64 | + } | 38 | + 2, MM_PMC_RTC, 2, MM_PMC_RTC_SIZE); |
65 | + /* | 39 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); |
66 | + * By default we return 0 which corresponds to an implicit legacy | 40 | + g_free(name); |
67 | + * 40b IPA setting. Otherwise we return the actual requested PA | ||
68 | + * logsize | ||
69 | + */ | ||
70 | + return requested_pa_size > 40 ? requested_pa_size : 0; | ||
71 | +} | 41 | +} |
72 | + | 42 | + |
73 | static void virt_machine_class_init(ObjectClass *oc, void *data) | 43 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) |
74 | { | 44 | { |
75 | MachineClass *mc = MACHINE_CLASS(oc); | 45 | Error *err = NULL; |
76 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | 46 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
77 | mc->cpu_index_to_instance_props = virt_cpu_index_to_props; | 47 | fdt_add_timer_nodes(s); |
78 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); | 48 | fdt_add_zdma_nodes(s); |
79 | mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; | 49 | fdt_add_sd_nodes(s); |
80 | + mc->kvm_type = virt_kvm_type; | 50 | + fdt_add_rtc_node(s); |
81 | assert(!mc->get_hotplug_handler); | 51 | fdt_add_cpu_nodes(s, psci_conduit); |
82 | mc->get_hotplug_handler = virt_machine_get_hotplug_handler; | 52 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); |
83 | hc->plug = virt_machine_device_plug_cb; | 53 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); |
84 | -- | 54 | -- |
85 | 2.20.1 | 55 | 2.20.1 |
86 | 56 | ||
87 | 57 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Somewhere along theline we accidentally added a duplicate |
---|---|---|---|
2 | "using D16-D31 when they don't exist" check to do_vfm_dp() | ||
3 | (probably an artifact of a patchseries rebase). Remove it. | ||
2 | 4 | ||
3 | In preparation for a split of the memory map into a static | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | part and a dynamic part floating after the RAM, let's rename the | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | regions located after the RAM | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20200430181003.21682-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.inc.c | 6 ------ | ||
11 | 1 file changed, 6 deletions(-) | ||
6 | 12 | ||
7 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 13 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
10 | Message-id: 20190304101339.25970-3-eric.auger@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/virt.h | 8 ++++---- | ||
14 | hw/arm/virt-acpi-build.c | 10 ++++++---- | ||
15 | hw/arm/virt.c | 33 ++++++++++++++++++--------------- | ||
16 | 3 files changed, 28 insertions(+), 23 deletions(-) | ||
17 | |||
18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/virt.h | 15 | --- a/target/arm/translate-vfp.inc.c |
21 | +++ b/include/hw/arm/virt.h | 16 | +++ b/target/arm/translate-vfp.inc.c |
22 | @@ -XXX,XX +XXX,XX @@ enum { | 17 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) |
23 | VIRT_GIC_VCPU, | 18 | return false; |
24 | VIRT_GIC_ITS, | 19 | } |
25 | VIRT_GIC_REDIST, | 20 | |
26 | - VIRT_GIC_REDIST2, | 21 | - /* UNDEF accesses to D16-D31 if they don't exist. */ |
27 | + VIRT_HIGH_GIC_REDIST2, | 22 | - if (!dc_isar_feature(aa32_simd_r32, s) && |
28 | VIRT_SMMU, | 23 | - ((a->vd | a->vn | a->vm) & 0x10)) { |
29 | VIRT_UART, | 24 | - return false; |
30 | VIRT_MMIO, | 25 | - } |
31 | @@ -XXX,XX +XXX,XX @@ enum { | 26 | - |
32 | VIRT_PCIE_MMIO, | 27 | if (!vfp_access_check(s)) { |
33 | VIRT_PCIE_PIO, | 28 | return true; |
34 | VIRT_PCIE_ECAM, | ||
35 | - VIRT_PCIE_ECAM_HIGH, | ||
36 | + VIRT_HIGH_PCIE_ECAM, | ||
37 | VIRT_PLATFORM_BUS, | ||
38 | - VIRT_PCIE_MMIO_HIGH, | ||
39 | + VIRT_HIGH_PCIE_MMIO, | ||
40 | VIRT_GPIO, | ||
41 | VIRT_SECURE_UART, | ||
42 | VIRT_SECURE_MEM, | ||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
44 | int psci_conduit; | ||
45 | } VirtMachineState; | ||
46 | |||
47 | -#define VIRT_ECAM_ID(high) (high ? VIRT_PCIE_ECAM_HIGH : VIRT_PCIE_ECAM) | ||
48 | +#define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | ||
49 | |||
50 | #define TYPE_VIRT_MACHINE MACHINE_TYPE_NAME("virt") | ||
51 | #define VIRT_MACHINE(obj) \ | ||
52 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/hw/arm/virt-acpi-build.c | ||
55 | +++ b/hw/arm/virt-acpi-build.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void acpi_dsdt_add_pci(Aml *scope, const MemMapEntry *memmap, | ||
57 | size_pio)); | ||
58 | |||
59 | if (use_highmem) { | ||
60 | - hwaddr base_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].base; | ||
61 | - hwaddr size_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].size; | ||
62 | + hwaddr base_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].base; | ||
63 | + hwaddr size_mmio_high = memmap[VIRT_HIGH_PCIE_MMIO].size; | ||
64 | |||
65 | aml_append(rbuf, | ||
66 | aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, | ||
67 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
68 | gicr = acpi_data_push(table_data, sizeof(*gicr)); | ||
69 | gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR; | ||
70 | gicr->length = sizeof(*gicr); | ||
71 | - gicr->base_address = cpu_to_le64(memmap[VIRT_GIC_REDIST2].base); | ||
72 | - gicr->range_length = cpu_to_le32(memmap[VIRT_GIC_REDIST2].size); | ||
73 | + gicr->base_address = | ||
74 | + cpu_to_le64(memmap[VIRT_HIGH_GIC_REDIST2].base); | ||
75 | + gicr->range_length = | ||
76 | + cpu_to_le32(memmap[VIRT_HIGH_GIC_REDIST2].size); | ||
77 | } | ||
78 | |||
79 | if (its_class_name() && !vmc->no_its) { | ||
80 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/hw/arm/virt.c | ||
83 | +++ b/hw/arm/virt.c | ||
84 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry a15memmap[] = { | ||
85 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | ||
86 | [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | ||
87 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | ||
88 | - [VIRT_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, | ||
89 | - [VIRT_PCIE_ECAM_HIGH] = { 0x4010000000ULL, 0x10000000 }, | ||
90 | + [VIRT_HIGH_GIC_REDIST2] = { 0x4000000000ULL, 0x4000000 }, | ||
91 | + [VIRT_HIGH_PCIE_ECAM] = { 0x4010000000ULL, 0x10000000 }, | ||
92 | /* Second PCIe window, 512GB wide at the 512GB boundary */ | ||
93 | - [VIRT_PCIE_MMIO_HIGH] = { 0x8000000000ULL, 0x8000000000ULL }, | ||
94 | + [VIRT_HIGH_PCIE_MMIO] = { 0x8000000000ULL, 0x8000000000ULL }, | ||
95 | }; | ||
96 | |||
97 | static const int a15irqmap[] = { | ||
98 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) | ||
99 | 2, vms->memmap[VIRT_GIC_REDIST].size); | ||
100 | } else { | ||
101 | qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | ||
102 | - 2, vms->memmap[VIRT_GIC_DIST].base, | ||
103 | - 2, vms->memmap[VIRT_GIC_DIST].size, | ||
104 | - 2, vms->memmap[VIRT_GIC_REDIST].base, | ||
105 | - 2, vms->memmap[VIRT_GIC_REDIST].size, | ||
106 | - 2, vms->memmap[VIRT_GIC_REDIST2].base, | ||
107 | - 2, vms->memmap[VIRT_GIC_REDIST2].size); | ||
108 | + 2, vms->memmap[VIRT_GIC_DIST].base, | ||
109 | + 2, vms->memmap[VIRT_GIC_DIST].size, | ||
110 | + 2, vms->memmap[VIRT_GIC_REDIST].base, | ||
111 | + 2, vms->memmap[VIRT_GIC_REDIST].size, | ||
112 | + 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].base, | ||
113 | + 2, vms->memmap[VIRT_HIGH_GIC_REDIST2].size); | ||
114 | } | ||
115 | |||
116 | if (vms->virt) { | ||
117 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, qemu_irq *pic) | ||
118 | |||
119 | if (nb_redist_regions == 2) { | ||
120 | uint32_t redist1_capacity = | ||
121 | - vms->memmap[VIRT_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
122 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
123 | |||
124 | qdev_prop_set_uint32(gicdev, "redist-region-count[1]", | ||
125 | MIN(smp_cpus - redist0_count, redist1_capacity)); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, qemu_irq *pic) | ||
127 | if (type == 3) { | ||
128 | sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_REDIST].base); | ||
129 | if (nb_redist_regions == 2) { | ||
130 | - sysbus_mmio_map(gicbusdev, 2, vms->memmap[VIRT_GIC_REDIST2].base); | ||
131 | + sysbus_mmio_map(gicbusdev, 2, | ||
132 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].base); | ||
133 | } | ||
134 | } else { | ||
135 | sysbus_mmio_map(gicbusdev, 1, vms->memmap[VIRT_GIC_CPU].base); | ||
136 | @@ -XXX,XX +XXX,XX @@ static void create_pcie(VirtMachineState *vms, qemu_irq *pic) | ||
137 | { | ||
138 | hwaddr base_mmio = vms->memmap[VIRT_PCIE_MMIO].base; | ||
139 | hwaddr size_mmio = vms->memmap[VIRT_PCIE_MMIO].size; | ||
140 | - hwaddr base_mmio_high = vms->memmap[VIRT_PCIE_MMIO_HIGH].base; | ||
141 | - hwaddr size_mmio_high = vms->memmap[VIRT_PCIE_MMIO_HIGH].size; | ||
142 | + hwaddr base_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].base; | ||
143 | + hwaddr size_mmio_high = vms->memmap[VIRT_HIGH_PCIE_MMIO].size; | ||
144 | hwaddr base_pio = vms->memmap[VIRT_PCIE_PIO].base; | ||
145 | hwaddr size_pio = vms->memmap[VIRT_PCIE_PIO].size; | ||
146 | hwaddr base_ecam, size_ecam; | ||
147 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
148 | * many redistributors we can fit into the memory map. | ||
149 | */ | ||
150 | if (vms->gic_version == 3) { | ||
151 | - virt_max_cpus = vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
152 | - virt_max_cpus += vms->memmap[VIRT_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
153 | + virt_max_cpus = | ||
154 | + vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
155 | + virt_max_cpus += | ||
156 | + vms->memmap[VIRT_HIGH_GIC_REDIST2].size / GICV3_REDIST_SIZE; | ||
157 | } else { | ||
158 | virt_max_cpus = GIC_NCPU; | ||
159 | } | 29 | } |
160 | -- | 30 | -- |
161 | 2.20.1 | 31 | 2.20.1 |
162 | 32 | ||
163 | 33 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We were accidentally permitting decode of Thumb Neon insns even if | ||
2 | the CPU didn't have the FEATURE_NEON bit set, because the feature | ||
3 | check was being done before the call to disas_neon_data_insn() and | ||
4 | disas_neon_ls_insn() in the Arm decoder but was omitted from the | ||
5 | Thumb decoder. Push the feature bit check down into the called | ||
6 | functions so it is done for both Arm and Thumb encodings. | ||
1 | 7 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20200430181003.21682-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/translate.c | 16 ++++++++-------- | ||
14 | 1 file changed, 8 insertions(+), 8 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.c | ||
19 | +++ b/target/arm/translate.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
21 | TCGv_i32 tmp2; | ||
22 | TCGv_i64 tmp64; | ||
23 | |||
24 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
25 | + return 1; | ||
26 | + } | ||
27 | + | ||
28 | /* FIXME: this access check should not take precedence over UNDEF | ||
29 | * for invalid encodings; we will generate incorrect syndrome information | ||
30 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
31 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
32 | TCGv_ptr ptr1, ptr2, ptr3; | ||
33 | TCGv_i64 tmp64; | ||
34 | |||
35 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
36 | + return 1; | ||
37 | + } | ||
38 | + | ||
39 | /* FIXME: this access check should not take precedence over UNDEF | ||
40 | * for invalid encodings; we will generate incorrect syndrome information | ||
41 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
43 | |||
44 | if (((insn >> 25) & 7) == 1) { | ||
45 | /* NEON Data processing. */ | ||
46 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
47 | - goto illegal_op; | ||
48 | - } | ||
49 | - | ||
50 | if (disas_neon_data_insn(s, insn)) { | ||
51 | goto illegal_op; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
54 | } | ||
55 | if ((insn & 0x0f100000) == 0x04000000) { | ||
56 | /* NEON load/store. */ | ||
57 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
58 | - goto illegal_op; | ||
59 | - } | ||
60 | - | ||
61 | if (disas_neon_ls_insn(s, insn)) { | ||
62 | goto illegal_op; | ||
63 | } | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Add the infrastructure for building and invoking a decodetree decoder | |
2 | for the AArch32 Neon encodings. At the moment the new decoder covers | ||
3 | nothing, so we always fall back to the existing hand-written decode. | ||
4 | |||
5 | We follow the same pattern we did for the VFP decodetree conversion | ||
6 | (commit 78e138bc1f672c145ef6ace74617d and following): code that deals | ||
7 | with Neon will be moving gradually out to translate-neon.vfp.inc, | ||
8 | which we #include into translate.c. | ||
9 | |||
10 | In order to share the decode files between A32 and T32, we | ||
11 | split Neon into 3 parts: | ||
12 | * data-processing | ||
13 | * load-store | ||
14 | * 'shared' encodings | ||
15 | |||
16 | The first two groups of instructions have similar but not identical | ||
17 | A32 and T32 encodings, so we need to manually transform the T32 | ||
18 | encoding into the A32 one before calling the decoder; the third group | ||
19 | covers the Neon instructions which are identical in A32 and T32. | ||
20 | |||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20200430181003.21682-4-peter.maydell@linaro.org | ||
24 | --- | ||
25 | target/arm/neon-dp.decode | 29 ++++++++++++++++++++++++++ | ||
26 | target/arm/neon-ls.decode | 29 ++++++++++++++++++++++++++ | ||
27 | target/arm/neon-shared.decode | 27 +++++++++++++++++++++++++ | ||
28 | target/arm/translate-neon.inc.c | 32 +++++++++++++++++++++++++++++ | ||
29 | target/arm/translate.c | 36 +++++++++++++++++++++++++++++++-- | ||
30 | target/arm/Makefile.objs | 18 +++++++++++++++++ | ||
31 | 6 files changed, 169 insertions(+), 2 deletions(-) | ||
32 | create mode 100644 target/arm/neon-dp.decode | ||
33 | create mode 100644 target/arm/neon-ls.decode | ||
34 | create mode 100644 target/arm/neon-shared.decode | ||
35 | create mode 100644 target/arm/translate-neon.inc.c | ||
36 | |||
37 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/target/arm/neon-dp.decode | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +# AArch32 Neon data-processing instruction descriptions | ||
44 | +# | ||
45 | +# Copyright (c) 2020 Linaro, Ltd | ||
46 | +# | ||
47 | +# This library is free software; you can redistribute it and/or | ||
48 | +# modify it under the terms of the GNU Lesser General Public | ||
49 | +# License as published by the Free Software Foundation; either | ||
50 | +# version 2 of the License, or (at your option) any later version. | ||
51 | +# | ||
52 | +# This library is distributed in the hope that it will be useful, | ||
53 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
54 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
55 | +# Lesser General Public License for more details. | ||
56 | +# | ||
57 | +# You should have received a copy of the GNU Lesser General Public | ||
58 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
59 | + | ||
60 | +# | ||
61 | +# This file is processed by scripts/decodetree.py | ||
62 | +# | ||
63 | + | ||
64 | +# Encodings for Neon data processing instructions where the T32 encoding | ||
65 | +# is a simple transformation of the A32 encoding. | ||
66 | +# More specifically, this file covers instructions where the A32 encoding is | ||
67 | +# 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
68 | +# and the T32 encoding is | ||
69 | +# 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
70 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
71 | +# transform the insn into the A32 version first. | ||
72 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
73 | new file mode 100644 | ||
74 | index XXXXXXX..XXXXXXX | ||
75 | --- /dev/null | ||
76 | +++ b/target/arm/neon-ls.decode | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | +# AArch32 Neon load/store instruction descriptions | ||
79 | +# | ||
80 | +# Copyright (c) 2020 Linaro, Ltd | ||
81 | +# | ||
82 | +# This library is free software; you can redistribute it and/or | ||
83 | +# modify it under the terms of the GNU Lesser General Public | ||
84 | +# License as published by the Free Software Foundation; either | ||
85 | +# version 2 of the License, or (at your option) any later version. | ||
86 | +# | ||
87 | +# This library is distributed in the hope that it will be useful, | ||
88 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
89 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
90 | +# Lesser General Public License for more details. | ||
91 | +# | ||
92 | +# You should have received a copy of the GNU Lesser General Public | ||
93 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
94 | + | ||
95 | +# | ||
96 | +# This file is processed by scripts/decodetree.py | ||
97 | +# | ||
98 | + | ||
99 | +# Encodings for Neon load/store instructions where the T32 encoding | ||
100 | +# is a simple transformation of the A32 encoding. | ||
101 | +# More specifically, this file covers instructions where the A32 encoding is | ||
102 | +# 0b1111_0100_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
103 | +# and the T32 encoding is | ||
104 | +# 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
105 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
106 | +# transform the insn into the A32 version first. | ||
107 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
108 | new file mode 100644 | ||
109 | index XXXXXXX..XXXXXXX | ||
110 | --- /dev/null | ||
111 | +++ b/target/arm/neon-shared.decode | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | +# AArch32 Neon instruction descriptions | ||
114 | +# | ||
115 | +# Copyright (c) 2020 Linaro, Ltd | ||
116 | +# | ||
117 | +# This library is free software; you can redistribute it and/or | ||
118 | +# modify it under the terms of the GNU Lesser General Public | ||
119 | +# License as published by the Free Software Foundation; either | ||
120 | +# version 2 of the License, or (at your option) any later version. | ||
121 | +# | ||
122 | +# This library is distributed in the hope that it will be useful, | ||
123 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
124 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
125 | +# Lesser General Public License for more details. | ||
126 | +# | ||
127 | +# You should have received a copy of the GNU Lesser General Public | ||
128 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
129 | + | ||
130 | +# | ||
131 | +# This file is processed by scripts/decodetree.py | ||
132 | +# | ||
133 | + | ||
134 | +# Encodings for Neon instructions whose encoding is the same for | ||
135 | +# both A32 and T32. | ||
136 | + | ||
137 | +# More specifically, this covers: | ||
138 | +# 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
139 | +# 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
140 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
141 | new file mode 100644 | ||
142 | index XXXXXXX..XXXXXXX | ||
143 | --- /dev/null | ||
144 | +++ b/target/arm/translate-neon.inc.c | ||
145 | @@ -XXX,XX +XXX,XX @@ | ||
146 | +/* | ||
147 | + * ARM translation: AArch32 Neon instructions | ||
148 | + * | ||
149 | + * Copyright (c) 2003 Fabrice Bellard | ||
150 | + * Copyright (c) 2005-2007 CodeSourcery | ||
151 | + * Copyright (c) 2007 OpenedHand, Ltd. | ||
152 | + * Copyright (c) 2020 Linaro, Ltd. | ||
153 | + * | ||
154 | + * This library is free software; you can redistribute it and/or | ||
155 | + * modify it under the terms of the GNU Lesser General Public | ||
156 | + * License as published by the Free Software Foundation; either | ||
157 | + * version 2 of the License, or (at your option) any later version. | ||
158 | + * | ||
159 | + * This library is distributed in the hope that it will be useful, | ||
160 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
161 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
162 | + * Lesser General Public License for more details. | ||
163 | + * | ||
164 | + * You should have received a copy of the GNU Lesser General Public | ||
165 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
166 | + */ | ||
167 | + | ||
168 | +/* | ||
169 | + * This file is intended to be included from translate.c; it uses | ||
170 | + * some macros and definitions provided by that file. | ||
171 | + * It might be possible to convert it to a standalone .c file eventually. | ||
172 | + */ | ||
173 | + | ||
174 | +/* Include the generated Neon decoder */ | ||
175 | +#include "decode-neon-dp.inc.c" | ||
176 | +#include "decode-neon-ls.inc.c" | ||
177 | +#include "decode-neon-shared.inc.c" | ||
178 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
179 | index XXXXXXX..XXXXXXX 100644 | ||
180 | --- a/target/arm/translate.c | ||
181 | +++ b/target/arm/translate.c | ||
182 | @@ -XXX,XX +XXX,XX @@ static TCGv_ptr vfp_reg_ptr(bool dp, int reg) | ||
183 | |||
184 | #define ARM_CP_RW_BIT (1 << 20) | ||
185 | |||
186 | -/* Include the VFP decoder */ | ||
187 | +/* Include the VFP and Neon decoders */ | ||
188 | #include "translate-vfp.inc.c" | ||
189 | +#include "translate-neon.inc.c" | ||
190 | |||
191 | static inline void iwmmxt_load_reg(TCGv_i64 var, int reg) | ||
192 | { | ||
193 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
194 | /* Unconditional instructions. */ | ||
195 | /* TODO: Perhaps merge these into one decodetree output file. */ | ||
196 | if (disas_a32_uncond(s, insn) || | ||
197 | - disas_vfp_uncond(s, insn)) { | ||
198 | + disas_vfp_uncond(s, insn) || | ||
199 | + disas_neon_dp(s, insn) || | ||
200 | + disas_neon_ls(s, insn) || | ||
201 | + disas_neon_shared(s, insn)) { | ||
202 | return; | ||
203 | } | ||
204 | /* fall back to legacy decoder */ | ||
205 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
206 | ARCH(6T2); | ||
207 | } | ||
208 | |||
209 | + if ((insn & 0xef000000) == 0xef000000) { | ||
210 | + /* | ||
211 | + * T32 encodings 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
212 | + * transform into | ||
213 | + * A32 encodings 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
214 | + */ | ||
215 | + uint32_t a32_insn = (insn & 0xe2ffffff) | | ||
216 | + ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
217 | + | ||
218 | + if (disas_neon_dp(s, a32_insn)) { | ||
219 | + return; | ||
220 | + } | ||
221 | + } | ||
222 | + | ||
223 | + if ((insn & 0xff100000) == 0xf9000000) { | ||
224 | + /* | ||
225 | + * T32 encodings 0b1111_1001_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
226 | + * transform into | ||
227 | + * A32 encodings 0b1111_0100_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
228 | + */ | ||
229 | + uint32_t a32_insn = (insn & 0x00ffffff) | 0xf4000000; | ||
230 | + | ||
231 | + if (disas_neon_ls(s, a32_insn)) { | ||
232 | + return; | ||
233 | + } | ||
234 | + } | ||
235 | + | ||
236 | /* | ||
237 | * TODO: Perhaps merge these into one decodetree output file. | ||
238 | * Note disas_vfp is written for a32 with cond field in the | ||
239 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
240 | */ | ||
241 | if (disas_t32(s, insn) || | ||
242 | disas_vfp_uncond(s, insn) || | ||
243 | + disas_neon_shared(s, insn) || | ||
244 | ((insn >> 28) == 0xe && disas_vfp(s, insn))) { | ||
245 | return; | ||
246 | } | ||
247 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | ||
248 | index XXXXXXX..XXXXXXX 100644 | ||
249 | --- a/target/arm/Makefile.objs | ||
250 | +++ b/target/arm/Makefile.objs | ||
251 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-sve.inc.c: $(SRC_PATH)/target/arm/sve.decode $(DECODETREE) | ||
252 | $(PYTHON) $(DECODETREE) --decode disas_sve -o $@ $<,\ | ||
253 | "GEN", $(TARGET_DIR)$@) | ||
254 | |||
255 | +target/arm/decode-neon-shared.inc.c: $(SRC_PATH)/target/arm/neon-shared.decode $(DECODETREE) | ||
256 | + $(call quiet-command,\ | ||
257 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_shared -o $@ $<,\ | ||
258 | + "GEN", $(TARGET_DIR)$@) | ||
259 | + | ||
260 | +target/arm/decode-neon-dp.inc.c: $(SRC_PATH)/target/arm/neon-dp.decode $(DECODETREE) | ||
261 | + $(call quiet-command,\ | ||
262 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_dp -o $@ $<,\ | ||
263 | + "GEN", $(TARGET_DIR)$@) | ||
264 | + | ||
265 | +target/arm/decode-neon-ls.inc.c: $(SRC_PATH)/target/arm/neon-ls.decode $(DECODETREE) | ||
266 | + $(call quiet-command,\ | ||
267 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_ls -o $@ $<,\ | ||
268 | + "GEN", $(TARGET_DIR)$@) | ||
269 | + | ||
270 | target/arm/decode-vfp.inc.c: $(SRC_PATH)/target/arm/vfp.decode $(DECODETREE) | ||
271 | $(call quiet-command,\ | ||
272 | $(PYTHON) $(DECODETREE) --static-decode disas_vfp -o $@ $<,\ | ||
273 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-t16.inc.c: $(SRC_PATH)/target/arm/t16.decode $(DECODETREE) | ||
274 | "GEN", $(TARGET_DIR)$@) | ||
275 | |||
276 | target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
277 | +target/arm/translate.o: target/arm/decode-neon-shared.inc.c | ||
278 | +target/arm/translate.o: target/arm/decode-neon-dp.inc.c | ||
279 | +target/arm/translate.o: target/arm/decode-neon-ls.inc.c | ||
280 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
281 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
282 | target/arm/translate.o: target/arm/decode-a32.inc.c | ||
283 | -- | ||
284 | 2.20.1 | ||
285 | |||
286 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the VCMLA (vector) insns in the 3same extension group to | ||
2 | decodetree. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-5-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-shared.decode | 11 ++++++++++ | ||
9 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 11 +--------- | ||
11 | 3 files changed, 49 insertions(+), 10 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-shared.decode | ||
16 | +++ b/target/arm/neon-shared.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | # More specifically, this covers: | ||
19 | # 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
20 | # 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
21 | + | ||
22 | +# VFP/Neon register fields; same as vfp.decode | ||
23 | +%vm_dp 5:1 0:4 | ||
24 | +%vm_sp 0:4 5:1 | ||
25 | +%vn_dp 7:1 16:4 | ||
26 | +%vn_sp 16:4 7:1 | ||
27 | +%vd_dp 22:1 12:4 | ||
28 | +%vd_sp 12:4 22:1 | ||
29 | + | ||
30 | +VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
31 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
32 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-neon.inc.c | ||
35 | +++ b/target/arm/translate-neon.inc.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #include "decode-neon-dp.inc.c" | ||
38 | #include "decode-neon-ls.inc.c" | ||
39 | #include "decode-neon-shared.inc.c" | ||
40 | + | ||
41 | +static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
42 | +{ | ||
43 | + int opr_sz; | ||
44 | + TCGv_ptr fpst; | ||
45 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_vcma, s) | ||
48 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
53 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
54 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
59 | + return false; | ||
60 | + } | ||
61 | + | ||
62 | + if (!vfp_access_check(s)) { | ||
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | + opr_sz = (1 + a->q) * 8; | ||
67 | + fpst = get_fpstatus_ptr(1); | ||
68 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
69 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
70 | + vfp_reg_offset(1, a->vn), | ||
71 | + vfp_reg_offset(1, a->vm), | ||
72 | + fpst, opr_sz, opr_sz, a->rot, | ||
73 | + fn_gvec_ptr); | ||
74 | + tcg_temp_free_ptr(fpst); | ||
75 | + return true; | ||
76 | +} | ||
77 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/translate.c | ||
80 | +++ b/target/arm/translate.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
82 | bool is_long = false, q = extract32(insn, 6, 1); | ||
83 | bool ptr_is_env = false; | ||
84 | |||
85 | - if ((insn & 0xfe200f10) == 0xfc200800) { | ||
86 | - /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
87 | - int size = extract32(insn, 20, 1); | ||
88 | - data = extract32(insn, 23, 2); /* rot */ | ||
89 | - if (!dc_isar_feature(aa32_vcma, s) | ||
90 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
91 | - return 1; | ||
92 | - } | ||
93 | - fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
94 | - } else if ((insn & 0xfea00f10) == 0xfc800800) { | ||
95 | + if ((insn & 0xfea00f10) == 0xfc800800) { | ||
96 | /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
97 | int size = extract32(insn, 20, 1); | ||
98 | data = extract32(insn, 24, 1); /* rot */ | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the VCADD (vector) insns to decodetree. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-6-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 3 +++ | ||
8 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 11 +--------- | ||
10 | 3 files changed, 41 insertions(+), 10 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | |||
18 | VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | + | ||
21 | +VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
22 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
23 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/translate-neon.inc.c | ||
26 | +++ b/target/arm/translate-neon.inc.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
28 | tcg_temp_free_ptr(fpst); | ||
29 | return true; | ||
30 | } | ||
31 | + | ||
32 | +static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
33 | +{ | ||
34 | + int opr_sz; | ||
35 | + TCGv_ptr fpst; | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_vcma, s) | ||
39 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
40 | + return false; | ||
41 | + } | ||
42 | + | ||
43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
44 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
45 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!vfp_access_check(s)) { | ||
54 | + return true; | ||
55 | + } | ||
56 | + | ||
57 | + opr_sz = (1 + a->q) * 8; | ||
58 | + fpst = get_fpstatus_ptr(1); | ||
59 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
60 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
61 | + vfp_reg_offset(1, a->vn), | ||
62 | + vfp_reg_offset(1, a->vm), | ||
63 | + fpst, opr_sz, opr_sz, a->rot, | ||
64 | + fn_gvec_ptr); | ||
65 | + tcg_temp_free_ptr(fpst); | ||
66 | + return true; | ||
67 | +} | ||
68 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/translate.c | ||
71 | +++ b/target/arm/translate.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
73 | bool is_long = false, q = extract32(insn, 6, 1); | ||
74 | bool ptr_is_env = false; | ||
75 | |||
76 | - if ((insn & 0xfea00f10) == 0xfc800800) { | ||
77 | - /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
78 | - int size = extract32(insn, 20, 1); | ||
79 | - data = extract32(insn, 24, 1); /* rot */ | ||
80 | - if (!dc_isar_feature(aa32_vcma, s) | ||
81 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
82 | - return 1; | ||
83 | - } | ||
84 | - fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
85 | - } else if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
86 | + if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
87 | /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
88 | bool u = extract32(insn, 4, 1); | ||
89 | if (!dc_isar_feature(aa32_dp, s)) { | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the V[US]DOT (vector) insns to decodetree. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-7-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 4 ++++ | ||
8 | target/arm/translate-neon.inc.c | 32 ++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 9 +-------- | ||
10 | 3 files changed, 37 insertions(+), 8 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
17 | |||
18 | VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | + | ||
21 | +# VUDOT and VSDOT | ||
22 | +VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ | ||
23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate-neon.inc.c | ||
27 | +++ b/target/arm/translate-neon.inc.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
29 | tcg_temp_free_ptr(fpst); | ||
30 | return true; | ||
31 | } | ||
32 | + | ||
33 | +static bool trans_VDOT(DisasContext *s, arg_VDOT *a) | ||
34 | +{ | ||
35 | + int opr_sz; | ||
36 | + gen_helper_gvec_3 *fn_gvec; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
39 | + return false; | ||
40 | + } | ||
41 | + | ||
42 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
43 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
44 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + if (!vfp_access_check(s)) { | ||
53 | + return true; | ||
54 | + } | ||
55 | + | ||
56 | + opr_sz = (1 + a->q) * 8; | ||
57 | + fn_gvec = a->u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
58 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), | ||
59 | + vfp_reg_offset(1, a->vn), | ||
60 | + vfp_reg_offset(1, a->vm), | ||
61 | + opr_sz, opr_sz, 0, fn_gvec); | ||
62 | + return true; | ||
63 | +} | ||
64 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate.c | ||
67 | +++ b/target/arm/translate.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
69 | bool is_long = false, q = extract32(insn, 6, 1); | ||
70 | bool ptr_is_env = false; | ||
71 | |||
72 | - if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
73 | - /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
74 | - bool u = extract32(insn, 4, 1); | ||
75 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
76 | - return 1; | ||
77 | - } | ||
78 | - fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
79 | - } else if ((insn & 0xff300f10) == 0xfc200810) { | ||
80 | + if ((insn & 0xff300f10) == 0xfc200810) { | ||
81 | /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
82 | int is_s = extract32(insn, 23, 1); | ||
83 | if (!dc_isar_feature(aa32_fhm, s)) { | ||
84 | -- | ||
85 | 2.20.1 | ||
86 | |||
87 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the VFM[AS]L (vector) insns to decodetree. This is the last |
---|---|---|---|
2 | insn in the legacy decoder for the 3same_ext group, so we can | ||
3 | delete the legacy decoder function for the group entirely. | ||
2 | 4 | ||
3 | The EL0+UMA check is unique to DAIF. While SPSel had avoided the | 5 | Note that in disas_thumb2_insn() the parts of this encoding space |
4 | check by nature of already checking EL >= 1, the other post v8.0 | 6 | where the decodetree decoder returns false will correctly be directed |
5 | extensions to MSR (imm) allow EL0 and do not require UMA. Avoid | 7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall |
6 | the unconditional write to pc and use raise_exception_ra to unwind. | 8 | into disas_coproc_insn() by mistake. |
7 | 9 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20190301200501.16533-5-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200430181003.21682-8-peter.maydell@linaro.org | ||
12 | --- | 13 | --- |
13 | target/arm/helper-a64.h | 3 +++ | 14 | target/arm/neon-shared.decode | 6 +++ |
14 | target/arm/helper.h | 1 - | 15 | target/arm/translate-neon.inc.c | 31 +++++++++++ |
15 | target/arm/internals.h | 15 ++++++++++++++ | 16 | target/arm/translate.c | 92 +-------------------------------- |
16 | target/arm/helper-a64.c | 30 +++++++++++++++++++++++++++ | 17 | 3 files changed, 38 insertions(+), 91 deletions(-) |
17 | target/arm/op_helper.c | 42 -------------------------------------- | ||
18 | target/arm/translate-a64.c | 41 ++++++++++++++++++++++--------------- | ||
19 | 6 files changed, 73 insertions(+), 59 deletions(-) | ||
20 | 18 | ||
21 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
22 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper-a64.h | 21 | --- a/target/arm/neon-shared.decode |
24 | +++ b/target/arm/helper-a64.h | 22 | +++ b/target/arm/neon-shared.decode |
25 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ |
26 | DEF_HELPER_FLAGS_2(udiv64, TCG_CALL_NO_RWG_SE, i64, i64, i64) | 24 | # VUDOT and VSDOT |
27 | DEF_HELPER_FLAGS_2(sdiv64, TCG_CALL_NO_RWG_SE, s64, s64, s64) | 25 | VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ |
28 | DEF_HELPER_FLAGS_1(rbit64, TCG_CALL_NO_RWG_SE, i64, i64) | 26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp |
29 | +DEF_HELPER_2(msr_i_spsel, void, env, i32) | 27 | + |
30 | +DEF_HELPER_2(msr_i_daifset, void, env, i32) | 28 | +# VFM[AS]L |
31 | +DEF_HELPER_2(msr_i_daifclear, void, env, i32) | 29 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ |
32 | DEF_HELPER_3(vfp_cmph_a64, i64, f16, f16, ptr) | 30 | + vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 |
33 | DEF_HELPER_3(vfp_cmpeh_a64, i64, f16, f16, ptr) | 31 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ |
34 | DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | 32 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 |
35 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 33 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
36 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/target/arm/helper.h | 35 | --- a/target/arm/translate-neon.inc.c |
38 | +++ b/target/arm/helper.h | 36 | +++ b/target/arm/translate-neon.inc.c |
39 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(get_cp_reg, i32, env, ptr) | 37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT(DisasContext *s, arg_VDOT *a) |
40 | DEF_HELPER_3(set_cp_reg64, void, env, ptr, i64) | 38 | opr_sz, opr_sz, 0, fn_gvec); |
41 | DEF_HELPER_2(get_cp_reg64, i64, env, ptr) | 39 | return true; |
42 | 40 | } | |
43 | -DEF_HELPER_3(msr_i_pstate, void, env, i32, i32) | 41 | + |
44 | DEF_HELPER_1(clear_pstate_ss, void, env) | 42 | +static bool trans_VFML(DisasContext *s, arg_VFML *a) |
45 | |||
46 | DEF_HELPER_2(get_r13_banked, i32, env, i32) | ||
47 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/internals.h | ||
50 | +++ b/target/arm/internals.h | ||
51 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, | ||
52 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
53 | ARMMMUIdx mmu_idx, bool data); | ||
54 | |||
55 | +static inline int exception_target_el(CPUARMState *env) | ||
56 | +{ | 43 | +{ |
57 | + int target_el = MAX(1, arm_current_el(env)); | 44 | + int opr_sz; |
58 | + | 45 | + |
59 | + /* | 46 | + if (!dc_isar_feature(aa32_fhm, s)) { |
60 | + * No such thing as secure EL1 if EL3 is aarch32, | 47 | + return false; |
61 | + * so update the target EL to EL3 in this case. | ||
62 | + */ | ||
63 | + if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | ||
64 | + target_el = 3; | ||
65 | + } | 48 | + } |
66 | + | 49 | + |
67 | + return target_el; | 50 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
51 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
52 | + (a->vd & 0x10)) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + | ||
56 | + if (a->vd & a->q) { | ||
57 | + return false; | ||
58 | + } | ||
59 | + | ||
60 | + if (!vfp_access_check(s)) { | ||
61 | + return true; | ||
62 | + } | ||
63 | + | ||
64 | + opr_sz = (1 + a->q) * 8; | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(a->q, a->vn), | ||
67 | + vfp_reg_offset(a->q, a->vm), | ||
68 | + cpu_env, opr_sz, opr_sz, a->s, /* is_2 == 0 */ | ||
69 | + gen_helper_gvec_fmlal_a32); | ||
70 | + return true; | ||
68 | +} | 71 | +} |
69 | + | 72 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
70 | #endif | ||
71 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | 73 | index XXXXXXX..XXXXXXX 100644 |
73 | --- a/target/arm/helper-a64.c | 74 | --- a/target/arm/translate.c |
74 | +++ b/target/arm/helper-a64.c | 75 | +++ b/target/arm/translate.c |
75 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(rbit64)(uint64_t x) | 76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
76 | return revbit64(x); | 77 | return 0; |
77 | } | 78 | } |
78 | 79 | ||
79 | +void HELPER(msr_i_spsel)(CPUARMState *env, uint32_t imm) | 80 | -/* Advanced SIMD three registers of the same length extension. |
80 | +{ | 81 | - * 31 25 23 22 20 16 12 11 10 9 8 3 0 |
81 | + update_spsel(env, imm); | 82 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ |
82 | +} | 83 | - * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | |
83 | + | 84 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ |
84 | +static void daif_check(CPUARMState *env, uint32_t op, | 85 | - */ |
85 | + uint32_t imm, uintptr_t ra) | 86 | -static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) |
86 | +{ | ||
87 | + /* DAIF update to PSTATE. This is OK from EL0 only if UMA is set. */ | ||
88 | + if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { | ||
89 | + raise_exception_ra(env, EXCP_UDEF, | ||
90 | + syn_aa64_sysregtrap(0, extract32(op, 0, 3), | ||
91 | + extract32(op, 3, 3), 4, | ||
92 | + imm, 0x1f, 0), | ||
93 | + exception_target_el(env), ra); | ||
94 | + } | ||
95 | +} | ||
96 | + | ||
97 | +void HELPER(msr_i_daifset)(CPUARMState *env, uint32_t imm) | ||
98 | +{ | ||
99 | + daif_check(env, 0x1e, imm, GETPC()); | ||
100 | + env->daif |= (imm << 6) & PSTATE_DAIF; | ||
101 | +} | ||
102 | + | ||
103 | +void HELPER(msr_i_daifclear)(CPUARMState *env, uint32_t imm) | ||
104 | +{ | ||
105 | + daif_check(env, 0x1f, imm, GETPC()); | ||
106 | + env->daif &= ~((imm << 6) & PSTATE_DAIF); | ||
107 | +} | ||
108 | + | ||
109 | /* Convert a softfloat float_relation_ (as returned by | ||
110 | * the float*_compare functions) to the correct ARM | ||
111 | * NZCV flag state. | ||
112 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/op_helper.c | ||
115 | +++ b/target/arm/op_helper.c | ||
116 | @@ -XXX,XX +XXX,XX @@ void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome, | ||
117 | cpu_loop_exit_restore(cs, ra); | ||
118 | } | ||
119 | |||
120 | -static int exception_target_el(CPUARMState *env) | ||
121 | -{ | 87 | -{ |
122 | - int target_el = MAX(1, arm_current_el(env)); | 88 | - gen_helper_gvec_3 *fn_gvec = NULL; |
89 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
90 | - int rd, rn, rm, opr_sz; | ||
91 | - int data = 0; | ||
92 | - int off_rn, off_rm; | ||
93 | - bool is_long = false, q = extract32(insn, 6, 1); | ||
94 | - bool ptr_is_env = false; | ||
123 | - | 95 | - |
124 | - /* No such thing as secure EL1 if EL3 is aarch32, so update the target EL | 96 | - if ((insn & 0xff300f10) == 0xfc200810) { |
125 | - * to EL3 in this case. | 97 | - /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ |
126 | - */ | 98 | - int is_s = extract32(insn, 23, 1); |
127 | - if (arm_is_secure(env) && !arm_el_is_aa64(env, 3) && target_el == 1) { | 99 | - if (!dc_isar_feature(aa32_fhm, s)) { |
128 | - target_el = 3; | 100 | - return 1; |
101 | - } | ||
102 | - is_long = true; | ||
103 | - data = is_s; /* is_2 == 0 */ | ||
104 | - fn_gvec_ptr = gen_helper_gvec_fmlal_a32; | ||
105 | - ptr_is_env = true; | ||
106 | - } else { | ||
107 | - return 1; | ||
129 | - } | 108 | - } |
130 | - | 109 | - |
131 | - return target_el; | 110 | - VFP_DREG_D(rd, insn); |
111 | - if (rd & q) { | ||
112 | - return 1; | ||
113 | - } | ||
114 | - if (q || !is_long) { | ||
115 | - VFP_DREG_N(rn, insn); | ||
116 | - VFP_DREG_M(rm, insn); | ||
117 | - if ((rn | rm) & q & !is_long) { | ||
118 | - return 1; | ||
119 | - } | ||
120 | - off_rn = vfp_reg_offset(1, rn); | ||
121 | - off_rm = vfp_reg_offset(1, rm); | ||
122 | - } else { | ||
123 | - rn = VFP_SREG_N(insn); | ||
124 | - rm = VFP_SREG_M(insn); | ||
125 | - off_rn = vfp_reg_offset(0, rn); | ||
126 | - off_rm = vfp_reg_offset(0, rm); | ||
127 | - } | ||
128 | - | ||
129 | - if (s->fp_excp_el) { | ||
130 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
131 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
132 | - return 0; | ||
133 | - } | ||
134 | - if (!s->vfp_enabled) { | ||
135 | - return 1; | ||
136 | - } | ||
137 | - | ||
138 | - opr_sz = (1 + q) * 8; | ||
139 | - if (fn_gvec_ptr) { | ||
140 | - TCGv_ptr ptr; | ||
141 | - if (ptr_is_env) { | ||
142 | - ptr = cpu_env; | ||
143 | - } else { | ||
144 | - ptr = get_fpstatus_ptr(1); | ||
145 | - } | ||
146 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
147 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
148 | - if (!ptr_is_env) { | ||
149 | - tcg_temp_free_ptr(ptr); | ||
150 | - } | ||
151 | - } else { | ||
152 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
153 | - opr_sz, opr_sz, data, fn_gvec); | ||
154 | - } | ||
155 | - return 0; | ||
132 | -} | 156 | -} |
133 | - | 157 | - |
134 | uint32_t HELPER(neon_tbl)(uint32_t ireg, uint32_t def, void *vn, | 158 | /* Advanced SIMD two registers and a scalar extension. |
135 | uint32_t maxindex) | 159 | * 31 24 23 22 20 16 12 11 10 9 8 3 0 |
136 | { | 160 | * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ |
137 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(get_cp_reg64)(CPUARMState *env, void *rip) | 161 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) |
138 | return res; | 162 | } |
139 | } | 163 | } |
140 | 164 | } | |
141 | -void HELPER(msr_i_pstate)(CPUARMState *env, uint32_t op, uint32_t imm) | 165 | - } else if ((insn & 0x0e000a00) == 0x0c000800 |
142 | -{ | 166 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { |
143 | - /* MSR_i to update PSTATE. This is OK from EL0 only if UMA is set. | 167 | - if (disas_neon_insn_3same_ext(s, insn)) { |
144 | - * Note that SPSel is never OK from EL0; we rely on handle_msr_i() | 168 | - goto illegal_op; |
145 | - * to catch that case at translate time. | 169 | - } |
146 | - */ | ||
147 | - if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) { | ||
148 | - uint32_t syndrome = syn_aa64_sysregtrap(0, extract32(op, 0, 3), | ||
149 | - extract32(op, 3, 3), 4, | ||
150 | - imm, 0x1f, 0); | ||
151 | - raise_exception(env, EXCP_UDEF, syndrome, exception_target_el(env)); | ||
152 | - } | ||
153 | - | ||
154 | - switch (op) { | ||
155 | - case 0x05: /* SPSel */ | ||
156 | - update_spsel(env, imm); | ||
157 | - break; | ||
158 | - case 0x1e: /* DAIFSet */ | ||
159 | - env->daif |= (imm << 6) & PSTATE_DAIF; | ||
160 | - break; | ||
161 | - case 0x1f: /* DAIFClear */ | ||
162 | - env->daif &= ~((imm << 6) & PSTATE_DAIF); | ||
163 | - break; | ||
164 | - default: | ||
165 | - g_assert_not_reached(); | ||
166 | - } | ||
167 | -} | ||
168 | - | ||
169 | void HELPER(clear_pstate_ss)(CPUARMState *env) | ||
170 | { | ||
171 | env->pstate &= ~PSTATE_SS; | ||
172 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/target/arm/translate-a64.c | ||
175 | +++ b/target/arm/translate-a64.c | ||
176 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
177 | static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
178 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
179 | { | ||
180 | + TCGv_i32 t1; | ||
181 | int op = op1 << 3 | op2; | ||
182 | + | ||
183 | + /* End the TB by default, chaining is ok. */ | ||
184 | + s->base.is_jmp = DISAS_TOO_MANY; | ||
185 | + | ||
186 | switch (op) { | ||
187 | case 0x05: /* SPSel */ | ||
188 | if (s->current_el == 0) { | ||
189 | - unallocated_encoding(s); | ||
190 | - return; | 170 | - return; |
191 | + goto do_unallocated; | 171 | } else if ((insn & 0x0f000a00) == 0x0e000800 |
172 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
173 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
174 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
175 | } | ||
176 | break; | ||
192 | } | 177 | } |
193 | - /* fall through */ | 178 | - if ((insn & 0xfe000a00) == 0xfc000800 |
194 | - case 0x1e: /* DAIFSet */ | 179 | + if ((insn & 0xff000a00) == 0xfe000800 |
195 | - case 0x1f: /* DAIFClear */ | 180 | && arm_dc_feature(s, ARM_FEATURE_V8)) { |
196 | - { | 181 | /* The Thumb2 and ARM encodings are identical. */ |
197 | - TCGv_i32 tcg_imm = tcg_const_i32(crm); | 182 | - if (disas_neon_insn_3same_ext(s, insn)) { |
198 | - TCGv_i32 tcg_op = tcg_const_i32(op); | 183 | - goto illegal_op; |
199 | - gen_a64_set_pc_im(s->pc - 4); | 184 | - } |
200 | - gen_helper_msr_i_pstate(cpu_env, tcg_op, tcg_imm); | 185 | - } else if ((insn & 0xff000a00) == 0xfe000800 |
201 | - tcg_temp_free_i32(tcg_imm); | 186 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { |
202 | - tcg_temp_free_i32(tcg_op); | 187 | - /* The Thumb2 and ARM encodings are identical. */ |
203 | - /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | 188 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { |
204 | - gen_a64_set_pc_im(s->pc); | 189 | goto illegal_op; |
205 | - s->base.is_jmp = (op == 0x1f ? DISAS_EXIT : DISAS_JUMP); | 190 | } |
206 | + t1 = tcg_const_i32(crm & PSTATE_SP); | ||
207 | + gen_helper_msr_i_spsel(cpu_env, t1); | ||
208 | + tcg_temp_free_i32(t1); | ||
209 | break; | ||
210 | - } | ||
211 | + | ||
212 | + case 0x1e: /* DAIFSet */ | ||
213 | + t1 = tcg_const_i32(crm); | ||
214 | + gen_helper_msr_i_daifset(cpu_env, t1); | ||
215 | + tcg_temp_free_i32(t1); | ||
216 | + break; | ||
217 | + | ||
218 | + case 0x1f: /* DAIFClear */ | ||
219 | + t1 = tcg_const_i32(crm); | ||
220 | + gen_helper_msr_i_daifclear(cpu_env, t1); | ||
221 | + tcg_temp_free_i32(t1); | ||
222 | + /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
223 | + s->base.is_jmp = DISAS_UPDATE; | ||
224 | + break; | ||
225 | + | ||
226 | default: | ||
227 | + do_unallocated: | ||
228 | unallocated_encoding(s); | ||
229 | return; | ||
230 | } | ||
231 | -- | 191 | -- |
232 | 2.20.1 | 192 | 2.20.1 |
233 | 193 | ||
234 | 194 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert VCMLA (scalar) in the 2reg-scalar-ext group to decodetree. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-9-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 5 +++++ | ||
8 | target/arm/translate-neon.inc.c | 40 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 26 +-------------------- | ||
10 | 3 files changed, 46 insertions(+), 25 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ | ||
17 | vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 | ||
18 | VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 | ||
20 | + | ||
21 | +VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | ||
22 | + vn=%vn_dp vd=%vd_dp size=0 | ||
23 | +VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | ||
25 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-neon.inc.c | ||
28 | +++ b/target/arm/translate-neon.inc.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
30 | gen_helper_gvec_fmlal_a32); | ||
31 | return true; | ||
32 | } | ||
33 | + | ||
34 | +static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) | ||
35 | +{ | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
37 | + int opr_sz; | ||
38 | + TCGv_ptr fpst; | ||
39 | + | ||
40 | + if (!dc_isar_feature(aa32_vcma, s)) { | ||
41 | + return false; | ||
42 | + } | ||
43 | + if (a->size == 0 && !dc_isar_feature(aa32_fp16_arith, s)) { | ||
44 | + return false; | ||
45 | + } | ||
46 | + | ||
47 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
48 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
49 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if ((a->vd | a->vn) & a->q) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (!vfp_access_check(s)) { | ||
58 | + return true; | ||
59 | + } | ||
60 | + | ||
61 | + fn_gvec_ptr = (a->size ? gen_helper_gvec_fcmlas_idx | ||
62 | + : gen_helper_gvec_fcmlah_idx); | ||
63 | + opr_sz = (1 + a->q) * 8; | ||
64 | + fpst = get_fpstatus_ptr(1); | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(1, a->vn), | ||
67 | + vfp_reg_offset(1, a->vm), | ||
68 | + fpst, opr_sz, opr_sz, | ||
69 | + (a->index << 2) | a->rot, fn_gvec_ptr); | ||
70 | + tcg_temp_free_ptr(fpst); | ||
71 | + return true; | ||
72 | +} | ||
73 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/target/arm/translate.c | ||
76 | +++ b/target/arm/translate.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
78 | bool is_long = false, q = extract32(insn, 6, 1); | ||
79 | bool ptr_is_env = false; | ||
80 | |||
81 | - if ((insn & 0xff000f10) == 0xfe000800) { | ||
82 | - /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | ||
83 | - int rot = extract32(insn, 20, 2); | ||
84 | - int size = extract32(insn, 23, 1); | ||
85 | - int index; | ||
86 | - | ||
87 | - if (!dc_isar_feature(aa32_vcma, s)) { | ||
88 | - return 1; | ||
89 | - } | ||
90 | - if (size == 0) { | ||
91 | - if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
92 | - return 1; | ||
93 | - } | ||
94 | - /* For fp16, rm is just Vm, and index is M. */ | ||
95 | - rm = extract32(insn, 0, 4); | ||
96 | - index = extract32(insn, 5, 1); | ||
97 | - } else { | ||
98 | - /* For fp32, rm is the usual M:Vm, and index is 0. */ | ||
99 | - VFP_DREG_M(rm, insn); | ||
100 | - index = 0; | ||
101 | - } | ||
102 | - data = (index << 2) | rot; | ||
103 | - fn_gvec_ptr = (size ? gen_helper_gvec_fcmlas_idx | ||
104 | - : gen_helper_gvec_fcmlah_idx); | ||
105 | - } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
106 | + if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
107 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
108 | int u = extract32(insn, 4, 1); | ||
109 | |||
110 | -- | ||
111 | 2.20.1 | ||
112 | |||
113 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the V[US]DOT (scalar) insns in the 2reg-scalar-ext group |
---|---|---|---|
2 | to decodetree. | ||
2 | 3 | ||
3 | Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190301200501.16533-11-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-10-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | target/arm/cpu.h | 5 ++ | 8 | target/arm/neon-shared.decode | 3 +++ |
10 | target/arm/helper.h | 5 ++ | 9 | target/arm/translate-neon.inc.c | 35 +++++++++++++++++++++++++++++++++ |
11 | target/arm/cpu64.c | 1 + | 10 | target/arm/translate.c | 13 +----------- |
12 | target/arm/translate-a64.c | 71 ++++++++++++++++++++++++++-- | 11 | 3 files changed, 39 insertions(+), 12 deletions(-) |
13 | target/arm/vfp_helper.c | 96 ++++++++++++++++++++++++++++++++++++++ | ||
14 | 5 files changed, 173 insertions(+), 5 deletions(-) | ||
15 | 12 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/neon-shared.decode |
19 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/neon-shared.decode |
20 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_predinv(const ARMISARegisters *id) | 17 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ |
21 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, SPECRES) != 0; | 18 | vn=%vn_dp vd=%vd_dp size=0 |
22 | } | 19 | VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ |
23 | 20 | vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | |
24 | +static inline bool isar_feature_aa64_frint(const ARMISARegisters *id) | ||
25 | +{ | ||
26 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, FRINTTS) != 0; | ||
27 | +} | ||
28 | + | 21 | + |
29 | static inline bool isar_feature_aa64_fp16(const ARMISARegisters *id) | 22 | +VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ |
30 | { | 23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp |
31 | /* We always set the AdvSIMD and FP fields identically wrt FP16. */ | 24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
32 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.h | 26 | --- a/target/arm/translate-neon.inc.c |
35 | +++ b/target/arm/helper.h | 27 | +++ b/target/arm/translate-neon.inc.c |
36 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a32, TCG_CALL_NO_RWG, | 28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) |
37 | DEF_HELPER_FLAGS_5(gvec_fmlal_idx_a64, TCG_CALL_NO_RWG, | 29 | tcg_temp_free_ptr(fpst); |
38 | void, ptr, ptr, ptr, ptr, i32) | 30 | return true; |
39 | |||
40 | +DEF_HELPER_FLAGS_2(frint32_s, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
41 | +DEF_HELPER_FLAGS_2(frint64_s, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
42 | +DEF_HELPER_FLAGS_2(frint32_d, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
43 | +DEF_HELPER_FLAGS_2(frint64_d, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
44 | + | ||
45 | #ifdef TARGET_AARCH64 | ||
46 | #include "helper-a64.h" | ||
47 | #include "helper-sve.h" | ||
48 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/cpu64.c | ||
51 | +++ b/target/arm/cpu64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
53 | t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0); | ||
54 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
55 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | ||
56 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | ||
57 | cpu->isar.id_aa64isar1 = t; | ||
58 | |||
59 | t = cpu->isar.id_aa64pfr0; | ||
60 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate-a64.c | ||
63 | +++ b/target/arm/translate-a64.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
65 | case 0xf: /* FRINTI */ | ||
66 | gen_fpst = gen_helper_rints; | ||
67 | break; | ||
68 | + case 0x10: /* FRINT32Z */ | ||
69 | + rmode = float_round_to_zero; | ||
70 | + gen_fpst = gen_helper_frint32_s; | ||
71 | + break; | ||
72 | + case 0x11: /* FRINT32X */ | ||
73 | + gen_fpst = gen_helper_frint32_s; | ||
74 | + break; | ||
75 | + case 0x12: /* FRINT64Z */ | ||
76 | + rmode = float_round_to_zero; | ||
77 | + gen_fpst = gen_helper_frint64_s; | ||
78 | + break; | ||
79 | + case 0x13: /* FRINT64X */ | ||
80 | + gen_fpst = gen_helper_frint64_s; | ||
81 | + break; | ||
82 | default: | ||
83 | g_assert_not_reached(); | ||
84 | } | ||
85 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
86 | case 0xf: /* FRINTI */ | ||
87 | gen_fpst = gen_helper_rintd; | ||
88 | break; | ||
89 | + case 0x10: /* FRINT32Z */ | ||
90 | + rmode = float_round_to_zero; | ||
91 | + gen_fpst = gen_helper_frint32_d; | ||
92 | + break; | ||
93 | + case 0x11: /* FRINT32X */ | ||
94 | + gen_fpst = gen_helper_frint32_d; | ||
95 | + break; | ||
96 | + case 0x12: /* FRINT64Z */ | ||
97 | + rmode = float_round_to_zero; | ||
98 | + gen_fpst = gen_helper_frint64_d; | ||
99 | + break; | ||
100 | + case 0x13: /* FRINT64X */ | ||
101 | + gen_fpst = gen_helper_frint64_d; | ||
102 | + break; | ||
103 | default: | ||
104 | g_assert_not_reached(); | ||
105 | } | ||
106 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
107 | handle_fp_fcvt(s, opcode, rd, rn, dtype, type); | ||
108 | break; | ||
109 | } | ||
110 | + | ||
111 | + case 0x10 ... 0x13: /* FRINT{32,64}{X,Z} */ | ||
112 | + if (type > 1 || !dc_isar_feature(aa64_frint, s)) { | ||
113 | + unallocated_encoding(s); | ||
114 | + return; | ||
115 | + } | ||
116 | + /* fall through */ | ||
117 | case 0x0 ... 0x3: | ||
118 | case 0x8 ... 0xc: | ||
119 | case 0xe ... 0xf: | ||
120 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
121 | if (!fp_access_check(s)) { | ||
122 | return; | ||
123 | } | ||
124 | - | ||
125 | handle_fp_1src_single(s, opcode, rd, rn); | ||
126 | break; | ||
127 | case 1: | ||
128 | if (!fp_access_check(s)) { | ||
129 | return; | ||
130 | } | ||
131 | - | ||
132 | handle_fp_1src_double(s, opcode, rd, rn); | ||
133 | break; | ||
134 | case 3: | ||
135 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
136 | if (!fp_access_check(s)) { | ||
137 | return; | ||
138 | } | ||
139 | - | ||
140 | handle_fp_1src_half(s, opcode, rd, rn); | ||
141 | break; | ||
142 | default: | ||
143 | unallocated_encoding(s); | ||
144 | } | ||
145 | break; | ||
146 | + | ||
147 | default: | ||
148 | unallocated_encoding(s); | ||
149 | break; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_64(DisasContext *s, int opcode, bool u, | ||
151 | case 0x59: /* FRINTX */ | ||
152 | gen_helper_rintd_exact(tcg_rd, tcg_rn, tcg_fpstatus); | ||
153 | break; | ||
154 | + case 0x1e: /* FRINT32Z */ | ||
155 | + case 0x5e: /* FRINT32X */ | ||
156 | + gen_helper_frint32_d(tcg_rd, tcg_rn, tcg_fpstatus); | ||
157 | + break; | ||
158 | + case 0x1f: /* FRINT64Z */ | ||
159 | + case 0x5f: /* FRINT64X */ | ||
160 | + gen_helper_frint64_d(tcg_rd, tcg_rn, tcg_fpstatus); | ||
161 | + break; | ||
162 | default: | ||
163 | g_assert_not_reached(); | ||
164 | } | ||
165 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
166 | } | ||
167 | break; | ||
168 | case 0xc ... 0xf: | ||
169 | - case 0x16 ... 0x1d: | ||
170 | - case 0x1f: | ||
171 | + case 0x16 ... 0x1f: | ||
172 | { | ||
173 | /* Floating point: U, size[1] and opcode indicate operation; | ||
174 | * size[0] indicates single or double precision. | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
176 | } | ||
177 | need_fpstatus = true; | ||
178 | break; | ||
179 | + case 0x1e: /* FRINT32Z */ | ||
180 | + case 0x1f: /* FRINT64Z */ | ||
181 | + need_rmode = true; | ||
182 | + rmode = FPROUNDING_ZERO; | ||
183 | + /* fall through */ | ||
184 | + case 0x5e: /* FRINT32X */ | ||
185 | + case 0x5f: /* FRINT64X */ | ||
186 | + need_fpstatus = true; | ||
187 | + if ((size == 3 && !is_q) || !dc_isar_feature(aa64_frint, s)) { | ||
188 | + unallocated_encoding(s); | ||
189 | + return; | ||
190 | + } | ||
191 | + break; | ||
192 | default: | ||
193 | unallocated_encoding(s); | ||
194 | return; | ||
195 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
196 | case 0x7c: /* URSQRTE */ | ||
197 | gen_helper_rsqrte_u32(tcg_res, tcg_op, tcg_fpstatus); | ||
198 | break; | ||
199 | + case 0x1e: /* FRINT32Z */ | ||
200 | + case 0x5e: /* FRINT32X */ | ||
201 | + gen_helper_frint32_s(tcg_res, tcg_op, tcg_fpstatus); | ||
202 | + break; | ||
203 | + case 0x1f: /* FRINT64Z */ | ||
204 | + case 0x5f: /* FRINT64X */ | ||
205 | + gen_helper_frint64_s(tcg_res, tcg_op, tcg_fpstatus); | ||
206 | + break; | ||
207 | default: | ||
208 | g_assert_not_reached(); | ||
209 | } | ||
210 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
211 | index XXXXXXX..XXXXXXX 100644 | ||
212 | --- a/target/arm/vfp_helper.c | ||
213 | +++ b/target/arm/vfp_helper.c | ||
214 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vjcvt)(float64 value, CPUARMState *env) | ||
215 | |||
216 | return result; | ||
217 | } | 31 | } |
218 | + | 32 | + |
219 | +/* Round a float32 to an integer that fits in int32_t or int64_t. */ | 33 | +static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) |
220 | +static float32 frint_s(float32 f, float_status *fpst, int intsize) | ||
221 | +{ | 34 | +{ |
222 | + int old_flags = get_float_exception_flags(fpst); | 35 | + gen_helper_gvec_3 *fn_gvec; |
223 | + uint32_t exp = extract32(f, 23, 8); | 36 | + int opr_sz; |
37 | + TCGv_ptr fpst; | ||
224 | + | 38 | + |
225 | + if (unlikely(exp == 0xff)) { | 39 | + if (!dc_isar_feature(aa32_dp, s)) { |
226 | + /* NaN or Inf. */ | 40 | + return false; |
227 | + goto overflow; | ||
228 | + } | 41 | + } |
229 | + | 42 | + |
230 | + /* Round and re-extract the exponent. */ | 43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
231 | + f = float32_round_to_int(f, fpst); | 44 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
232 | + exp = extract32(f, 23, 8); | 45 | + ((a->vd | a->vn) & 0x10)) { |
233 | + | 46 | + return false; |
234 | + /* Validate the range of the result. */ | ||
235 | + if (exp < 126 + intsize) { | ||
236 | + /* abs(F) <= INT{N}_MAX */ | ||
237 | + return f; | ||
238 | + } | ||
239 | + if (exp == 126 + intsize) { | ||
240 | + uint32_t sign = extract32(f, 31, 1); | ||
241 | + uint32_t frac = extract32(f, 0, 23); | ||
242 | + if (sign && frac == 0) { | ||
243 | + /* F == INT{N}_MIN */ | ||
244 | + return f; | ||
245 | + } | ||
246 | + } | 47 | + } |
247 | + | 48 | + |
248 | + overflow: | 49 | + if ((a->vd | a->vn) & a->q) { |
249 | + /* | 50 | + return false; |
250 | + * Raise Invalid and return INT{N}_MIN as a float. Revert any | ||
251 | + * inexact exception float32_round_to_int may have raised. | ||
252 | + */ | ||
253 | + set_float_exception_flags(old_flags | float_flag_invalid, fpst); | ||
254 | + return (0x100u + 126u + intsize) << 23; | ||
255 | +} | ||
256 | + | ||
257 | +float32 HELPER(frint32_s)(float32 f, void *fpst) | ||
258 | +{ | ||
259 | + return frint_s(f, fpst, 32); | ||
260 | +} | ||
261 | + | ||
262 | +float32 HELPER(frint64_s)(float32 f, void *fpst) | ||
263 | +{ | ||
264 | + return frint_s(f, fpst, 64); | ||
265 | +} | ||
266 | + | ||
267 | +/* Round a float64 to an integer that fits in int32_t or int64_t. */ | ||
268 | +static float64 frint_d(float64 f, float_status *fpst, int intsize) | ||
269 | +{ | ||
270 | + int old_flags = get_float_exception_flags(fpst); | ||
271 | + uint32_t exp = extract64(f, 52, 11); | ||
272 | + | ||
273 | + if (unlikely(exp == 0x7ff)) { | ||
274 | + /* NaN or Inf. */ | ||
275 | + goto overflow; | ||
276 | + } | 51 | + } |
277 | + | 52 | + |
278 | + /* Round and re-extract the exponent. */ | 53 | + if (!vfp_access_check(s)) { |
279 | + f = float64_round_to_int(f, fpst); | 54 | + return true; |
280 | + exp = extract64(f, 52, 11); | ||
281 | + | ||
282 | + /* Validate the range of the result. */ | ||
283 | + if (exp < 1022 + intsize) { | ||
284 | + /* abs(F) <= INT{N}_MAX */ | ||
285 | + return f; | ||
286 | + } | ||
287 | + if (exp == 1022 + intsize) { | ||
288 | + uint64_t sign = extract64(f, 63, 1); | ||
289 | + uint64_t frac = extract64(f, 0, 52); | ||
290 | + if (sign && frac == 0) { | ||
291 | + /* F == INT{N}_MIN */ | ||
292 | + return f; | ||
293 | + } | ||
294 | + } | 55 | + } |
295 | + | 56 | + |
296 | + overflow: | 57 | + fn_gvec = a->u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; |
297 | + /* | 58 | + opr_sz = (1 + a->q) * 8; |
298 | + * Raise Invalid and return INT{N}_MIN as a float. Revert any | 59 | + fpst = get_fpstatus_ptr(1); |
299 | + * inexact exception float64_round_to_int may have raised. | 60 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), |
300 | + */ | 61 | + vfp_reg_offset(1, a->vn), |
301 | + set_float_exception_flags(old_flags | float_flag_invalid, fpst); | 62 | + vfp_reg_offset(1, a->rm), |
302 | + return (uint64_t)(0x800 + 1022 + intsize) << 52; | 63 | + opr_sz, opr_sz, a->index, fn_gvec); |
64 | + tcg_temp_free_ptr(fpst); | ||
65 | + return true; | ||
303 | +} | 66 | +} |
304 | + | 67 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
305 | +float64 HELPER(frint32_d)(float64 f, void *fpst) | 68 | index XXXXXXX..XXXXXXX 100644 |
306 | +{ | 69 | --- a/target/arm/translate.c |
307 | + return frint_d(f, fpst, 32); | 70 | +++ b/target/arm/translate.c |
308 | +} | 71 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) |
309 | + | 72 | bool is_long = false, q = extract32(insn, 6, 1); |
310 | +float64 HELPER(frint64_d)(float64 f, void *fpst) | 73 | bool ptr_is_env = false; |
311 | +{ | 74 | |
312 | + return frint_d(f, fpst, 64); | 75 | - if ((insn & 0xffb00f00) == 0xfe200d00) { |
313 | +} | 76 | - /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ |
77 | - int u = extract32(insn, 4, 1); | ||
78 | - | ||
79 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
80 | - return 1; | ||
81 | - } | ||
82 | - fn_gvec = u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
83 | - /* rm is just Vm, and index is M. */ | ||
84 | - data = extract32(insn, 5, 1); /* index */ | ||
85 | - rm = extract32(insn, 0, 4); | ||
86 | - } else if ((insn & 0xffa00f10) == 0xfe000810) { | ||
87 | + if ((insn & 0xffa00f10) == 0xfe000810) { | ||
88 | /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
89 | int is_s = extract32(insn, 20, 1); | ||
90 | int vm20 = extract32(insn, 0, 3); | ||
314 | -- | 91 | -- |
315 | 2.20.1 | 92 | 2.20.1 |
316 | 93 | ||
317 | 94 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the VFM[AS]L (scalar) insns in the 2reg-scalar-ext group | |
2 | to decodetree. These are the last ones in the group so we can remove | ||
3 | all the legacy decode for the group. | ||
4 | |||
5 | Note that in disas_thumb2_insn() the parts of this encoding space | ||
6 | where the decodetree decoder returns false will correctly be directed | ||
7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall | ||
8 | into disas_coproc_insn() by mistake. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200430181003.21682-11-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/neon-shared.decode | 7 +++ | ||
15 | target/arm/translate-neon.inc.c | 32 ++++++++++ | ||
16 | target/arm/translate.c | 107 +------------------------------- | ||
17 | 3 files changed, 40 insertions(+), 106 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/neon-shared.decode | ||
22 | +++ b/target/arm/neon-shared.decode | ||
23 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | |||
25 | VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ | ||
26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
27 | + | ||
28 | +%vfml_scalar_q0_rm 0:3 5:1 | ||
29 | +%vfml_scalar_q1_index 5:1 3:1 | ||
30 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 0 . 1 index:1 ... \ | ||
31 | + rm=%vfml_scalar_q0_rm vn=%vn_sp vd=%vd_dp q=0 | ||
32 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 1 . 1 . rm:3 \ | ||
33 | + index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp q=1 | ||
34 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-neon.inc.c | ||
37 | +++ b/target/arm/translate-neon.inc.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
39 | tcg_temp_free_ptr(fpst); | ||
40 | return true; | ||
41 | } | ||
42 | + | ||
43 | +static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | ||
44 | +{ | ||
45 | + int opr_sz; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
48 | + return false; | ||
49 | + } | ||
50 | + | ||
51 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
52 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
53 | + ((a->vd & 0x10) || (a->q && (a->vn & 0x10)))) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (a->vd & a->q) { | ||
58 | + return false; | ||
59 | + } | ||
60 | + | ||
61 | + if (!vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + opr_sz = (1 + a->q) * 8; | ||
66 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
67 | + vfp_reg_offset(a->q, a->vn), | ||
68 | + vfp_reg_offset(a->q, a->rm), | ||
69 | + cpu_env, opr_sz, opr_sz, | ||
70 | + (a->index << 2) | a->s, /* is_2 == 0 */ | ||
71 | + gen_helper_gvec_fmlal_idx_a32); | ||
72 | + return true; | ||
73 | +} | ||
74 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/translate.c | ||
77 | +++ b/target/arm/translate.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
79 | } | ||
80 | |||
81 | #define VFP_REG_SHR(x, n) (((n) > 0) ? (x) >> (n) : (x) << -(n)) | ||
82 | -#define VFP_SREG(insn, bigbit, smallbit) \ | ||
83 | - ((VFP_REG_SHR(insn, bigbit - 1) & 0x1e) | (((insn) >> (smallbit)) & 1)) | ||
84 | #define VFP_DREG(reg, insn, bigbit, smallbit) do { \ | ||
85 | if (dc_isar_feature(aa32_simd_r32, s)) { \ | ||
86 | reg = (((insn) >> (bigbit)) & 0x0f) \ | ||
87 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
88 | reg = ((insn) >> (bigbit)) & 0x0f; \ | ||
89 | }} while (0) | ||
90 | |||
91 | -#define VFP_SREG_D(insn) VFP_SREG(insn, 12, 22) | ||
92 | #define VFP_DREG_D(reg, insn) VFP_DREG(reg, insn, 12, 22) | ||
93 | -#define VFP_SREG_N(insn) VFP_SREG(insn, 16, 7) | ||
94 | #define VFP_DREG_N(reg, insn) VFP_DREG(reg, insn, 16, 7) | ||
95 | -#define VFP_SREG_M(insn) VFP_SREG(insn, 0, 5) | ||
96 | #define VFP_DREG_M(reg, insn) VFP_DREG(reg, insn, 0, 5) | ||
97 | |||
98 | static void gen_neon_dup_low16(TCGv_i32 var) | ||
99 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
100 | return 0; | ||
101 | } | ||
102 | |||
103 | -/* Advanced SIMD two registers and a scalar extension. | ||
104 | - * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
105 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
106 | - * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | ||
107 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
108 | - * | ||
109 | - */ | ||
110 | - | ||
111 | -static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
112 | -{ | ||
113 | - gen_helper_gvec_3 *fn_gvec = NULL; | ||
114 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
115 | - int rd, rn, rm, opr_sz, data; | ||
116 | - int off_rn, off_rm; | ||
117 | - bool is_long = false, q = extract32(insn, 6, 1); | ||
118 | - bool ptr_is_env = false; | ||
119 | - | ||
120 | - if ((insn & 0xffa00f10) == 0xfe000810) { | ||
121 | - /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
122 | - int is_s = extract32(insn, 20, 1); | ||
123 | - int vm20 = extract32(insn, 0, 3); | ||
124 | - int vm3 = extract32(insn, 3, 1); | ||
125 | - int m = extract32(insn, 5, 1); | ||
126 | - int index; | ||
127 | - | ||
128 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
129 | - return 1; | ||
130 | - } | ||
131 | - if (q) { | ||
132 | - rm = vm20; | ||
133 | - index = m * 2 + vm3; | ||
134 | - } else { | ||
135 | - rm = vm20 * 2 + m; | ||
136 | - index = vm3; | ||
137 | - } | ||
138 | - is_long = true; | ||
139 | - data = (index << 2) | is_s; /* is_2 == 0 */ | ||
140 | - fn_gvec_ptr = gen_helper_gvec_fmlal_idx_a32; | ||
141 | - ptr_is_env = true; | ||
142 | - } else { | ||
143 | - return 1; | ||
144 | - } | ||
145 | - | ||
146 | - VFP_DREG_D(rd, insn); | ||
147 | - if (rd & q) { | ||
148 | - return 1; | ||
149 | - } | ||
150 | - if (q || !is_long) { | ||
151 | - VFP_DREG_N(rn, insn); | ||
152 | - if (rn & q & !is_long) { | ||
153 | - return 1; | ||
154 | - } | ||
155 | - off_rn = vfp_reg_offset(1, rn); | ||
156 | - off_rm = vfp_reg_offset(1, rm); | ||
157 | - } else { | ||
158 | - rn = VFP_SREG_N(insn); | ||
159 | - off_rn = vfp_reg_offset(0, rn); | ||
160 | - off_rm = vfp_reg_offset(0, rm); | ||
161 | - } | ||
162 | - if (s->fp_excp_el) { | ||
163 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
164 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
165 | - return 0; | ||
166 | - } | ||
167 | - if (!s->vfp_enabled) { | ||
168 | - return 1; | ||
169 | - } | ||
170 | - | ||
171 | - opr_sz = (1 + q) * 8; | ||
172 | - if (fn_gvec_ptr) { | ||
173 | - TCGv_ptr ptr; | ||
174 | - if (ptr_is_env) { | ||
175 | - ptr = cpu_env; | ||
176 | - } else { | ||
177 | - ptr = get_fpstatus_ptr(1); | ||
178 | - } | ||
179 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
180 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
181 | - if (!ptr_is_env) { | ||
182 | - tcg_temp_free_ptr(ptr); | ||
183 | - } | ||
184 | - } else { | ||
185 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
186 | - opr_sz, opr_sz, data, fn_gvec); | ||
187 | - } | ||
188 | - return 0; | ||
189 | -} | ||
190 | - | ||
191 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
192 | { | ||
193 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
194 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
195 | } | ||
196 | } | ||
197 | } | ||
198 | - } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
199 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
200 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
201 | - goto illegal_op; | ||
202 | - } | ||
203 | - return; | ||
204 | } | ||
205 | goto illegal_op; | ||
206 | } | ||
207 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
208 | } | ||
209 | break; | ||
210 | } | ||
211 | - if ((insn & 0xff000a00) == 0xfe000800 | ||
212 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
213 | - /* The Thumb2 and ARM encodings are identical. */ | ||
214 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
215 | - goto illegal_op; | ||
216 | - } | ||
217 | - } else if (((insn >> 24) & 3) == 3) { | ||
218 | + if (((insn >> 24) & 3) == 3) { | ||
219 | /* Translate into the equivalent ARM encoding. */ | ||
220 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
221 | if (disas_neon_data_insn(s, insn)) { | ||
222 | -- | ||
223 | 2.20.1 | ||
224 | |||
225 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Convert the Neon "load/store multiple structures" insns to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | We are about to allow the memory map to grow beyond 1TB and | ||
4 | potentially overshoot the VCPU AA64MMFR0.PARANGE. | ||
5 | |||
6 | In aarch64 mode and when highmem is set, let's check the VCPU | ||
7 | PA range is sufficient to address the highest GPA of the memory | ||
8 | map. | ||
9 | |||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-10-eric.auger@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-12-peter.maydell@linaro.org | ||
14 | --- | 6 | --- |
15 | hw/arm/virt.c | 17 +++++++++++++++++ | 7 | target/arm/neon-ls.decode | 7 ++ |
16 | 1 file changed, 17 insertions(+) | 8 | target/arm/translate-neon.inc.c | 124 ++++++++++++++++++++++++++++++++ |
17 | 9 | target/arm/translate.c | 91 +---------------------- | |
18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 10 | 3 files changed, 133 insertions(+), 89 deletions(-) |
11 | |||
12 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
19 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/virt.c | 14 | --- a/target/arm/neon-ls.decode |
21 | +++ b/hw/arm/virt.c | 15 | +++ b/target/arm/neon-ls.decode |
22 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
23 | #include "standard-headers/linux/input.h" | 17 | # 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx |
24 | #include "hw/arm/smmuv3.h" | 18 | # This file works on the A32 encoding only; calling code for T32 has to |
25 | #include "hw/acpi/acpi.h" | 19 | # transform the insn into the A32 version first. |
26 | +#include "target/arm/internals.h" | 20 | + |
27 | 21 | +%vd_dp 22:1 12:4 | |
28 | #define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \ | 22 | + |
29 | static void virt_##major##_##minor##_class_init(ObjectClass *oc, \ | 23 | +# Neon load/store multiple structures |
30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 24 | + |
31 | fdt_add_timer_nodes(vms); | 25 | +VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ |
32 | fdt_add_cpu_nodes(vms); | 26 | + vd=%vd_dp |
33 | 27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | |
34 | + if (!kvm_enabled()) { | 28 | index XXXXXXX..XXXXXXX 100644 |
35 | + ARMCPU *cpu = ARM_CPU(first_cpu); | 29 | --- a/target/arm/translate-neon.inc.c |
36 | + bool aarch64 = object_property_get_bool(OBJECT(cpu), "aarch64", NULL); | 30 | +++ b/target/arm/translate-neon.inc.c |
37 | + | 31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) |
38 | + if (aarch64 && vms->highmem) { | 32 | gen_helper_gvec_fmlal_idx_a32); |
39 | + int requested_pa_size, pamax = arm_pamax(cpu); | 33 | return true; |
40 | + | 34 | } |
41 | + requested_pa_size = 64 - clz64(vms->highest_gpa); | 35 | + |
42 | + if (pamax < requested_pa_size) { | 36 | +static struct { |
43 | + error_report("VCPU supports less PA bits (%d) than requested " | 37 | + int nregs; |
44 | + "by the memory map (%d)", pamax, requested_pa_size); | 38 | + int interleave; |
45 | + exit(1); | 39 | + int spacing; |
40 | +} const neon_ls_element_type[11] = { | ||
41 | + {1, 4, 1}, | ||
42 | + {1, 4, 2}, | ||
43 | + {4, 1, 1}, | ||
44 | + {2, 2, 2}, | ||
45 | + {1, 3, 1}, | ||
46 | + {1, 3, 2}, | ||
47 | + {3, 1, 1}, | ||
48 | + {1, 1, 1}, | ||
49 | + {1, 2, 1}, | ||
50 | + {1, 2, 2}, | ||
51 | + {2, 1, 1} | ||
52 | +}; | ||
53 | + | ||
54 | +static void gen_neon_ldst_base_update(DisasContext *s, int rm, int rn, | ||
55 | + int stride) | ||
56 | +{ | ||
57 | + if (rm != 15) { | ||
58 | + TCGv_i32 base; | ||
59 | + | ||
60 | + base = load_reg(s, rn); | ||
61 | + if (rm == 13) { | ||
62 | + tcg_gen_addi_i32(base, base, stride); | ||
63 | + } else { | ||
64 | + TCGv_i32 index; | ||
65 | + index = load_reg(s, rm); | ||
66 | + tcg_gen_add_i32(base, base, index); | ||
67 | + tcg_temp_free_i32(index); | ||
68 | + } | ||
69 | + store_reg(s, rn, base); | ||
70 | + } | ||
71 | +} | ||
72 | + | ||
73 | +static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) | ||
74 | +{ | ||
75 | + /* Neon load/store multiple structures */ | ||
76 | + int nregs, interleave, spacing, reg, n; | ||
77 | + MemOp endian = s->be_data; | ||
78 | + int mmu_idx = get_mem_index(s); | ||
79 | + int size = a->size; | ||
80 | + TCGv_i64 tmp64; | ||
81 | + TCGv_i32 addr, tmp; | ||
82 | + | ||
83 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
84 | + return false; | ||
85 | + } | ||
86 | + | ||
87 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
88 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
89 | + return false; | ||
90 | + } | ||
91 | + if (a->itype > 10) { | ||
92 | + return false; | ||
93 | + } | ||
94 | + /* Catch UNDEF cases for bad values of align field */ | ||
95 | + switch (a->itype & 0xc) { | ||
96 | + case 4: | ||
97 | + if (a->align >= 2) { | ||
98 | + return false; | ||
99 | + } | ||
100 | + break; | ||
101 | + case 8: | ||
102 | + if (a->align == 3) { | ||
103 | + return false; | ||
104 | + } | ||
105 | + break; | ||
106 | + default: | ||
107 | + break; | ||
108 | + } | ||
109 | + nregs = neon_ls_element_type[a->itype].nregs; | ||
110 | + interleave = neon_ls_element_type[a->itype].interleave; | ||
111 | + spacing = neon_ls_element_type[a->itype].spacing; | ||
112 | + if (size == 3 && (interleave | spacing) != 1) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if (!vfp_access_check(s)) { | ||
117 | + return true; | ||
118 | + } | ||
119 | + | ||
120 | + /* For our purposes, bytes are always little-endian. */ | ||
121 | + if (size == 0) { | ||
122 | + endian = MO_LE; | ||
123 | + } | ||
124 | + /* | ||
125 | + * Consecutive little-endian elements from a single register | ||
126 | + * can be promoted to a larger little-endian operation. | ||
127 | + */ | ||
128 | + if (interleave == 1 && endian == MO_LE) { | ||
129 | + size = 3; | ||
130 | + } | ||
131 | + tmp64 = tcg_temp_new_i64(); | ||
132 | + addr = tcg_temp_new_i32(); | ||
133 | + tmp = tcg_const_i32(1 << size); | ||
134 | + load_reg_var(s, addr, a->rn); | ||
135 | + for (reg = 0; reg < nregs; reg++) { | ||
136 | + for (n = 0; n < 8 >> size; n++) { | ||
137 | + int xs; | ||
138 | + for (xs = 0; xs < interleave; xs++) { | ||
139 | + int tt = a->vd + reg + spacing * xs; | ||
140 | + | ||
141 | + if (a->l) { | ||
142 | + gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
143 | + neon_store_element64(tt, n, size, tmp64); | ||
144 | + } else { | ||
145 | + neon_load_element64(tmp64, tt, n, size); | ||
146 | + gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
147 | + } | ||
148 | + tcg_gen_add_i32(addr, addr, tmp); | ||
46 | + } | 149 | + } |
47 | + } | 150 | + } |
48 | + } | 151 | + } |
49 | + | 152 | + tcg_temp_free_i32(addr); |
50 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", | 153 | + tcg_temp_free_i32(tmp); |
51 | machine->ram_size); | 154 | + tcg_temp_free_i64(tmp64); |
52 | memory_region_add_subregion(sysmem, vms->memmap[VIRT_MEM].base, ram); | 155 | + |
156 | + gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
157 | + return true; | ||
158 | +} | ||
159 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/target/arm/translate.c | ||
162 | +++ b/target/arm/translate.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
164 | } | ||
165 | |||
166 | |||
167 | -static struct { | ||
168 | - int nregs; | ||
169 | - int interleave; | ||
170 | - int spacing; | ||
171 | -} const neon_ls_element_type[11] = { | ||
172 | - {1, 4, 1}, | ||
173 | - {1, 4, 2}, | ||
174 | - {4, 1, 1}, | ||
175 | - {2, 2, 2}, | ||
176 | - {1, 3, 1}, | ||
177 | - {1, 3, 2}, | ||
178 | - {3, 1, 1}, | ||
179 | - {1, 1, 1}, | ||
180 | - {1, 2, 1}, | ||
181 | - {1, 2, 2}, | ||
182 | - {2, 1, 1} | ||
183 | -}; | ||
184 | - | ||
185 | /* Translate a NEON load/store element instruction. Return nonzero if the | ||
186 | instruction is invalid. */ | ||
187 | static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
188 | { | ||
189 | int rd, rn, rm; | ||
190 | - int op; | ||
191 | int nregs; | ||
192 | - int interleave; | ||
193 | - int spacing; | ||
194 | int stride; | ||
195 | int size; | ||
196 | int reg; | ||
197 | int load; | ||
198 | - int n; | ||
199 | int vec_size; | ||
200 | - int mmu_idx; | ||
201 | - MemOp endian; | ||
202 | TCGv_i32 addr; | ||
203 | TCGv_i32 tmp; | ||
204 | - TCGv_i32 tmp2; | ||
205 | - TCGv_i64 tmp64; | ||
206 | |||
207 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
208 | return 1; | ||
209 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
210 | rn = (insn >> 16) & 0xf; | ||
211 | rm = insn & 0xf; | ||
212 | load = (insn & (1 << 21)) != 0; | ||
213 | - endian = s->be_data; | ||
214 | - mmu_idx = get_mem_index(s); | ||
215 | if ((insn & (1 << 23)) == 0) { | ||
216 | - /* Load store all elements. */ | ||
217 | - op = (insn >> 8) & 0xf; | ||
218 | - size = (insn >> 6) & 3; | ||
219 | - if (op > 10) | ||
220 | - return 1; | ||
221 | - /* Catch UNDEF cases for bad values of align field */ | ||
222 | - switch (op & 0xc) { | ||
223 | - case 4: | ||
224 | - if (((insn >> 5) & 1) == 1) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 8: | ||
229 | - if (((insn >> 4) & 3) == 3) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - break; | ||
235 | - } | ||
236 | - nregs = neon_ls_element_type[op].nregs; | ||
237 | - interleave = neon_ls_element_type[op].interleave; | ||
238 | - spacing = neon_ls_element_type[op].spacing; | ||
239 | - if (size == 3 && (interleave | spacing) != 1) { | ||
240 | - return 1; | ||
241 | - } | ||
242 | - /* For our purposes, bytes are always little-endian. */ | ||
243 | - if (size == 0) { | ||
244 | - endian = MO_LE; | ||
245 | - } | ||
246 | - /* Consecutive little-endian elements from a single register | ||
247 | - * can be promoted to a larger little-endian operation. | ||
248 | - */ | ||
249 | - if (interleave == 1 && endian == MO_LE) { | ||
250 | - size = 3; | ||
251 | - } | ||
252 | - tmp64 = tcg_temp_new_i64(); | ||
253 | - addr = tcg_temp_new_i32(); | ||
254 | - tmp2 = tcg_const_i32(1 << size); | ||
255 | - load_reg_var(s, addr, rn); | ||
256 | - for (reg = 0; reg < nregs; reg++) { | ||
257 | - for (n = 0; n < 8 >> size; n++) { | ||
258 | - int xs; | ||
259 | - for (xs = 0; xs < interleave; xs++) { | ||
260 | - int tt = rd + reg + spacing * xs; | ||
261 | - | ||
262 | - if (load) { | ||
263 | - gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
264 | - neon_store_element64(tt, n, size, tmp64); | ||
265 | - } else { | ||
266 | - neon_load_element64(tmp64, tt, n, size); | ||
267 | - gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
268 | - } | ||
269 | - tcg_gen_add_i32(addr, addr, tmp2); | ||
270 | - } | ||
271 | - } | ||
272 | - } | ||
273 | - tcg_temp_free_i32(addr); | ||
274 | - tcg_temp_free_i32(tmp2); | ||
275 | - tcg_temp_free_i64(tmp64); | ||
276 | - stride = nregs * interleave * 8; | ||
277 | + /* Load store all elements -- handled already by decodetree */ | ||
278 | + return 1; | ||
279 | } else { | ||
280 | size = (insn >> 10) & 3; | ||
281 | if (size == 3) { | ||
53 | -- | 282 | -- |
54 | 2.20.1 | 283 | 2.20.1 |
55 | 284 | ||
56 | 285 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Convert the Neon "load single structure to all lanes" insns to |
---|---|---|---|
2 | decodetree. | ||
2 | 3 | ||
3 | Up to now the memory map has been static and the high IO region | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | base has always been 256GiB. | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-13-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-ls.decode | 5 +++ | ||
9 | target/arm/translate-neon.inc.c | 73 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 55 +------------------------ | ||
11 | 3 files changed, 80 insertions(+), 53 deletions(-) | ||
5 | 12 | ||
6 | This patch modifies the virt_set_memmap() function, which freezes | 13 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode |
7 | the memory map, so that the high IO range base becomes floating, | ||
8 | located after the initial RAM and the device memory. | ||
9 | |||
10 | The function computes | ||
11 | - the base of the device memory, | ||
12 | - the size of the device memory, | ||
13 | - the high IO region base | ||
14 | - the highest GPA used in the memory map. | ||
15 | |||
16 | Entries of the high IO region are assigned a base address. The | ||
17 | device memory is initialized. | ||
18 | |||
19 | The highest GPA used in the memory map will be used at VM creation | ||
20 | to choose the requested IPA size. | ||
21 | |||
22 | Setting all the existing highmem IO regions beyond the RAM | ||
23 | allows to have a single contiguous RAM region (initial RAM and | ||
24 | possible hotpluggable device memory). That way we do not need | ||
25 | to do invasive changes in the EDK2 FW to support a dynamic | ||
26 | RAM base. | ||
27 | |||
28 | Still the user cannot request an initial RAM size greater than 255GB. | ||
29 | |||
30 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
31 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
32 | Message-id: 20190304101339.25970-8-eric.auger@redhat.com | ||
33 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
34 | --- | ||
35 | include/hw/arm/virt.h | 1 + | ||
36 | hw/arm/virt.c | 52 ++++++++++++++++++++++++++++++++++++++----- | ||
37 | 2 files changed, 47 insertions(+), 6 deletions(-) | ||
38 | |||
39 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
40 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/include/hw/arm/virt.h | 15 | --- a/target/arm/neon-ls.decode |
42 | +++ b/include/hw/arm/virt.h | 16 | +++ b/target/arm/neon-ls.decode |
43 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 17 | @@ -XXX,XX +XXX,XX @@ |
44 | uint32_t msi_phandle; | 18 | |
45 | uint32_t iommu_phandle; | 19 | VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ |
46 | int psci_conduit; | 20 | vd=%vd_dp |
47 | + hwaddr highest_gpa; | 21 | + |
48 | } VirtMachineState; | 22 | +# Neon load single element to all lanes |
49 | 23 | + | |
50 | #define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | 24 | +VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ |
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 25 | + vd=%vd_dp |
26 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/hw/arm/virt.c | 28 | --- a/target/arm/translate-neon.inc.c |
54 | +++ b/hw/arm/virt.c | 29 | +++ b/target/arm/translate-neon.inc.c |
55 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) |
56 | #include "qapi/visitor.h" | 31 | gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); |
57 | #include "standard-headers/linux/input.h" | 32 | return true; |
58 | #include "hw/arm/smmuv3.h" | 33 | } |
59 | +#include "hw/acpi/acpi.h" | 34 | + |
60 | 35 | +static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | |
61 | #define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \ | 36 | +{ |
62 | static void virt_##major##_##minor##_class_init(ObjectClass *oc, \ | 37 | + /* Neon load single structure to all lanes */ |
63 | @@ -XXX,XX +XXX,XX @@ | 38 | + int reg, stride, vec_size; |
64 | * of a terabyte of RAM will be doing it on a host with more than a | 39 | + int vd = a->vd; |
65 | * terabyte of physical address space.) | 40 | + int size = a->size; |
66 | */ | 41 | + int nregs = a->n + 1; |
67 | -#define RAMLIMIT_GB 255 | 42 | + TCGv_i32 addr, tmp; |
68 | -#define RAMLIMIT_BYTES (RAMLIMIT_GB * 1024ULL * 1024 * 1024) | 43 | + |
69 | +#define LEGACY_RAMLIMIT_GB 255 | 44 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
70 | +#define LEGACY_RAMLIMIT_BYTES (LEGACY_RAMLIMIT_GB * GiB) | 45 | + return false; |
71 | 46 | + } | |
72 | /* Addresses and sizes of our components. | 47 | + |
73 | * 0..128MB is space for a flash device so we can run bootrom code such as UEFI. | 48 | + /* UNDEF accesses to D16-D31 if they don't exist */ |
74 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | 49 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { |
75 | [VIRT_PCIE_MMIO] = { 0x10000000, 0x2eff0000 }, | 50 | + return false; |
76 | [VIRT_PCIE_PIO] = { 0x3eff0000, 0x00010000 }, | 51 | + } |
77 | [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 }, | 52 | + |
78 | - [VIRT_MEM] = { 0x40000000, RAMLIMIT_BYTES }, | 53 | + if (size == 3) { |
79 | + /* Actual RAM size depends on initial RAM and device memory settings */ | 54 | + if (nregs != 4 || a->a == 0) { |
80 | + [VIRT_MEM] = { GiB, LEGACY_RAMLIMIT_BYTES }, | 55 | + return false; |
81 | }; | 56 | + } |
82 | 57 | + /* For VLD4 size == 3 a == 1 means 32 bits at 16 byte alignment */ | |
83 | /* | 58 | + size = 2; |
84 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 59 | + } |
85 | 60 | + if (nregs == 1 && a->a == 1 && size == 0) { | |
86 | static void virt_set_memmap(VirtMachineState *vms) | 61 | + return false; |
87 | { | 62 | + } |
88 | - hwaddr base; | 63 | + if (nregs == 3 && a->a == 1) { |
89 | + MachineState *ms = MACHINE(vms); | 64 | + return false; |
90 | + hwaddr base, device_memory_base, device_memory_size; | 65 | + } |
91 | int i; | 66 | + |
92 | 67 | + if (!vfp_access_check(s)) { | |
93 | vms->memmap = extended_memmap; | 68 | + return true; |
94 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | ||
95 | vms->memmap[i] = base_memmap[i]; | ||
96 | } | ||
97 | |||
98 | - base = 256 * GiB; /* Top of the legacy initial RAM region */ | ||
99 | + if (ms->ram_slots > ACPI_MAX_RAM_SLOTS) { | ||
100 | + error_report("unsupported number of memory slots: %"PRIu64, | ||
101 | + ms->ram_slots); | ||
102 | + exit(EXIT_FAILURE); | ||
103 | + } | 69 | + } |
104 | + | 70 | + |
105 | + /* | 71 | + /* |
106 | + * We compute the base of the high IO region depending on the | 72 | + * VLD1 to all lanes: T bit indicates how many Dregs to write. |
107 | + * amount of initial and device memory. The device memory start/size | 73 | + * VLD2/3/4 to all lanes: T bit indicates register stride. |
108 | + * is aligned on 1GiB. We never put the high IO region below 256GiB | ||
109 | + * so that if maxram_size is < 255GiB we keep the legacy memory map. | ||
110 | + * The device region size assumes 1GiB page max alignment per slot. | ||
111 | + */ | 74 | + */ |
112 | + device_memory_base = | 75 | + stride = a->t ? 2 : 1; |
113 | + ROUND_UP(vms->memmap[VIRT_MEM].base + ms->ram_size, GiB); | 76 | + vec_size = nregs == 1 ? stride * 8 : 8; |
114 | + device_memory_size = ms->maxram_size - ms->ram_size + ms->ram_slots * GiB; | ||
115 | + | 77 | + |
116 | + /* Base address of the high IO region */ | 78 | + tmp = tcg_temp_new_i32(); |
117 | + base = device_memory_base + ROUND_UP(device_memory_size, GiB); | 79 | + addr = tcg_temp_new_i32(); |
118 | + if (base < device_memory_base) { | 80 | + load_reg_var(s, addr, a->rn); |
119 | + error_report("maxmem/slots too huge"); | 81 | + for (reg = 0; reg < nregs; reg++) { |
120 | + exit(EXIT_FAILURE); | 82 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), |
83 | + s->be_data | size); | ||
84 | + if ((vd & 1) && vec_size == 16) { | ||
85 | + /* | ||
86 | + * We cannot write 16 bytes at once because the | ||
87 | + * destination is unaligned. | ||
88 | + */ | ||
89 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
90 | + 8, 8, tmp); | ||
91 | + tcg_gen_gvec_mov(0, neon_reg_offset(vd + 1, 0), | ||
92 | + neon_reg_offset(vd, 0), 8, 8); | ||
93 | + } else { | ||
94 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
95 | + vec_size, vec_size, tmp); | ||
96 | + } | ||
97 | + tcg_gen_addi_i32(addr, addr, 1 << size); | ||
98 | + vd += stride; | ||
121 | + } | 99 | + } |
122 | + if (base < vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES) { | 100 | + tcg_temp_free_i32(tmp); |
123 | + base = vms->memmap[VIRT_MEM].base + LEGACY_RAMLIMIT_BYTES; | 101 | + tcg_temp_free_i32(addr); |
124 | + } | 102 | + |
125 | 103 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << size) * nregs); | |
126 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 104 | + |
127 | hwaddr size = extended_memmap[i].size; | 105 | + return true; |
128 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | 106 | +} |
129 | vms->memmap[i].size = size; | 107 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
130 | base += size; | 108 | index XXXXXXX..XXXXXXX 100644 |
131 | } | 109 | --- a/target/arm/translate.c |
132 | + vms->highest_gpa = base - 1; | 110 | +++ b/target/arm/translate.c |
133 | + if (device_memory_size > 0) { | 111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) |
134 | + ms->device_memory = g_malloc0(sizeof(*ms->device_memory)); | 112 | int size; |
135 | + ms->device_memory->base = device_memory_base; | 113 | int reg; |
136 | + memory_region_init(&ms->device_memory->mr, OBJECT(vms), | 114 | int load; |
137 | + "device-memory", device_memory_size); | 115 | - int vec_size; |
138 | + } | 116 | TCGv_i32 addr; |
139 | } | 117 | TCGv_i32 tmp; |
140 | 118 | ||
141 | static void machvirt_init(MachineState *machine) | 119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) |
142 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 120 | } else { |
143 | vms->smp_cpus = smp_cpus; | 121 | size = (insn >> 10) & 3; |
144 | 122 | if (size == 3) { | |
145 | if (machine->ram_size > vms->memmap[VIRT_MEM].size) { | 123 | - /* Load single element to all lanes. */ |
146 | - error_report("mach-virt: cannot model more than %dGB RAM", RAMLIMIT_GB); | 124 | - int a = (insn >> 4) & 1; |
147 | + error_report("mach-virt: cannot model more than %dGB RAM", | 125 | - if (!load) { |
148 | + LEGACY_RAMLIMIT_GB); | 126 | - return 1; |
149 | exit(1); | 127 | - } |
150 | } | 128 | - size = (insn >> 6) & 3; |
151 | 129 | - nregs = ((insn >> 8) & 3) + 1; | |
152 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 130 | - |
153 | memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram", | 131 | - if (size == 3) { |
154 | machine->ram_size); | 132 | - if (nregs != 4 || a == 0) { |
155 | memory_region_add_subregion(sysmem, vms->memmap[VIRT_MEM].base, ram); | 133 | - return 1; |
156 | + if (machine->device_memory) { | 134 | - } |
157 | + memory_region_add_subregion(sysmem, machine->device_memory->base, | 135 | - /* For VLD4 size==3 a == 1 means 32 bits at 16 byte alignment */ |
158 | + &machine->device_memory->mr); | 136 | - size = 2; |
159 | + } | 137 | - } |
160 | 138 | - if (nregs == 1 && a == 1 && size == 0) { | |
161 | create_flash(vms, sysmem, secure_sysmem ? secure_sysmem : sysmem); | 139 | - return 1; |
162 | 140 | - } | |
141 | - if (nregs == 3 && a == 1) { | ||
142 | - return 1; | ||
143 | - } | ||
144 | - addr = tcg_temp_new_i32(); | ||
145 | - load_reg_var(s, addr, rn); | ||
146 | - | ||
147 | - /* VLD1 to all lanes: bit 5 indicates how many Dregs to write. | ||
148 | - * VLD2/3/4 to all lanes: bit 5 indicates register stride. | ||
149 | - */ | ||
150 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
151 | - vec_size = nregs == 1 ? stride * 8 : 8; | ||
152 | - | ||
153 | - tmp = tcg_temp_new_i32(); | ||
154 | - for (reg = 0; reg < nregs; reg++) { | ||
155 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
156 | - s->be_data | size); | ||
157 | - if ((rd & 1) && vec_size == 16) { | ||
158 | - /* We cannot write 16 bytes at once because the | ||
159 | - * destination is unaligned. | ||
160 | - */ | ||
161 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
162 | - 8, 8, tmp); | ||
163 | - tcg_gen_gvec_mov(0, neon_reg_offset(rd + 1, 0), | ||
164 | - neon_reg_offset(rd, 0), 8, 8); | ||
165 | - } else { | ||
166 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
167 | - vec_size, vec_size, tmp); | ||
168 | - } | ||
169 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
170 | - rd += stride; | ||
171 | - } | ||
172 | - tcg_temp_free_i32(tmp); | ||
173 | - tcg_temp_free_i32(addr); | ||
174 | - stride = (1 << size) * nregs; | ||
175 | + /* Load single element to all lanes -- handled by decodetree */ | ||
176 | + return 1; | ||
177 | } else { | ||
178 | /* Single element. */ | ||
179 | int idx = (insn >> 4) & 0xf; | ||
163 | -- | 180 | -- |
164 | 2.20.1 | 181 | 2.20.1 |
165 | 182 | ||
166 | 183 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Convert the Neon "load/store single structure to one lane" insns to |
---|---|---|---|
2 | 2 | decodetree. | |
3 | Now we have the extended memory map (high IO regions beyond the | 3 | |
4 | scalable RAM) and dynamic IPA range support at KVM/ARM level | 4 | As this is the last set of insns in the neon load/store group, |
5 | we can bump the legacy 255GB initial RAM limit. The actual maximum | 5 | we can remove the whole disas_neon_ls_insn() function. |
6 | RAM size now depends on the physical CPU and host kernel, in | 6 | |
7 | accelerated mode. In TCG mode, it depends on the VCPU | ||
8 | AA64MMFR0.PARANGE. | ||
9 | |||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Message-id: 20190304101339.25970-11-eric.auger@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200430181003.21682-14-peter.maydell@linaro.org | ||
14 | --- | 10 | --- |
15 | hw/arm/virt.c | 21 +-------------------- | 11 | target/arm/neon-ls.decode | 11 +++ |
16 | 1 file changed, 1 insertion(+), 20 deletions(-) | 12 | target/arm/translate-neon.inc.c | 89 +++++++++++++++++++ |
17 | 13 | target/arm/translate.c | 147 -------------------------------- | |
18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | 3 files changed, 100 insertions(+), 147 deletions(-) |
15 | |||
16 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/virt.c | 18 | --- a/target/arm/neon-ls.decode |
21 | +++ b/hw/arm/virt.c | 19 | +++ b/target/arm/neon-ls.decode |
20 | @@ -XXX,XX +XXX,XX @@ VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | ||
21 | |||
22 | VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | ||
23 | vd=%vd_dp | ||
24 | + | ||
25 | +# Neon load/store single structure to one lane | ||
26 | +%imm1_5_p1 5:1 !function=plus1 | ||
27 | +%imm1_6_p1 6:1 !function=plus1 | ||
28 | + | ||
29 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 00 n:2 reg_idx:3 align:1 rm:4 \ | ||
30 | + vd=%vd_dp size=0 stride=1 | ||
31 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 01 n:2 reg_idx:2 align:2 rm:4 \ | ||
32 | + vd=%vd_dp size=1 stride=%imm1_5_p1 | ||
33 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 10 n:2 reg_idx:1 align:3 rm:4 \ | ||
34 | + vd=%vd_dp size=2 stride=%imm1_6_p1 | ||
35 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate-neon.inc.c | ||
38 | +++ b/target/arm/translate-neon.inc.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ |
23 | 40 | * It might be possible to convert it to a standalone .c file eventually. | |
24 | #define PLATFORM_BUS_NUM_IRQS 64 | 41 | */ |
25 | 42 | ||
26 | -/* RAM limit in GB. Since VIRT_MEM starts at the 1GB mark, this means | 43 | +static inline int plus1(DisasContext *s, int x) |
27 | - * RAM can go up to the 256GB mark, leaving 256GB of the physical | 44 | +{ |
28 | - * address space unallocated and free for future use between 256G and 512G. | 45 | + return x + 1; |
29 | - * If we need to provide more RAM to VMs in the future then we need to: | 46 | +} |
30 | - * * allocate a second bank of RAM starting at 2TB and working up | 47 | + |
31 | - * * fix the DT and ACPI table generation code in QEMU to correctly | 48 | /* Include the generated Neon decoder */ |
32 | - * report two split lumps of RAM to the guest | 49 | #include "decode-neon-dp.inc.c" |
33 | - * * fix KVM in the host kernel to allow guests with >40 bit address spaces | 50 | #include "decode-neon-ls.inc.c" |
34 | - * (We don't want to fill all the way up to 512GB with RAM because | 51 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) |
35 | - * we might want it for non-RAM purposes later. Conversely it seems | 52 | |
36 | - * reasonable to assume that anybody configuring a VM with a quarter | 53 | return true; |
37 | - * of a terabyte of RAM will be doing it on a host with more than a | 54 | } |
38 | - * terabyte of physical address space.) | 55 | + |
39 | - */ | 56 | +static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) |
40 | +/* Legacy RAM limit in GB (< version 4.0) */ | 57 | +{ |
41 | #define LEGACY_RAMLIMIT_GB 255 | 58 | + /* Neon load/store single structure to one lane */ |
42 | #define LEGACY_RAMLIMIT_BYTES (LEGACY_RAMLIMIT_GB * GiB) | 59 | + int reg; |
43 | 60 | + int nregs = a->n + 1; | |
44 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 61 | + int vd = a->vd; |
45 | 62 | + TCGv_i32 addr, tmp; | |
46 | vms->smp_cpus = smp_cpus; | 63 | + |
47 | 64 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | |
48 | - if (machine->ram_size > vms->memmap[VIRT_MEM].size) { | 65 | + return false; |
49 | - error_report("mach-virt: cannot model more than %dGB RAM", | 66 | + } |
50 | - LEGACY_RAMLIMIT_GB); | 67 | + |
51 | - exit(1); | 68 | + /* UNDEF accesses to D16-D31 if they don't exist */ |
69 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
70 | + return false; | ||
71 | + } | ||
72 | + | ||
73 | + /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
74 | + switch (nregs) { | ||
75 | + case 1: | ||
76 | + if (((a->align & (1 << a->size)) != 0) || | ||
77 | + (a->size == 2 && ((a->align & 3) == 1 || (a->align & 3) == 2))) { | ||
78 | + return false; | ||
79 | + } | ||
80 | + break; | ||
81 | + case 3: | ||
82 | + if ((a->align & 1) != 0) { | ||
83 | + return false; | ||
84 | + } | ||
85 | + /* fall through */ | ||
86 | + case 2: | ||
87 | + if (a->size == 2 && (a->align & 2) != 0) { | ||
88 | + return false; | ||
89 | + } | ||
90 | + break; | ||
91 | + case 4: | ||
92 | + if ((a->size == 2) && ((a->align & 3) == 3)) { | ||
93 | + return false; | ||
94 | + } | ||
95 | + break; | ||
96 | + default: | ||
97 | + abort(); | ||
98 | + } | ||
99 | + if ((vd + a->stride * (nregs - 1)) > 31) { | ||
100 | + /* | ||
101 | + * Attempts to write off the end of the register file are | ||
102 | + * UNPREDICTABLE; we choose to UNDEF because otherwise we would | ||
103 | + * access off the end of the array that holds the register data. | ||
104 | + */ | ||
105 | + return false; | ||
106 | + } | ||
107 | + | ||
108 | + if (!vfp_access_check(s)) { | ||
109 | + return true; | ||
110 | + } | ||
111 | + | ||
112 | + tmp = tcg_temp_new_i32(); | ||
113 | + addr = tcg_temp_new_i32(); | ||
114 | + load_reg_var(s, addr, a->rn); | ||
115 | + /* | ||
116 | + * TODO: if we implemented alignment exceptions, we should check | ||
117 | + * addr against the alignment encoded in a->align here. | ||
118 | + */ | ||
119 | + for (reg = 0; reg < nregs; reg++) { | ||
120 | + if (a->l) { | ||
121 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
122 | + s->be_data | a->size); | ||
123 | + neon_store_element(vd, a->reg_idx, a->size, tmp); | ||
124 | + } else { /* Store */ | ||
125 | + neon_load_element(tmp, vd, a->reg_idx, a->size); | ||
126 | + gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
127 | + s->be_data | a->size); | ||
128 | + } | ||
129 | + vd += a->stride; | ||
130 | + tcg_gen_addi_i32(addr, addr, 1 << a->size); | ||
131 | + } | ||
132 | + tcg_temp_free_i32(addr); | ||
133 | + tcg_temp_free_i32(tmp); | ||
134 | + | ||
135 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << a->size) * nregs); | ||
136 | + | ||
137 | + return true; | ||
138 | +} | ||
139 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/target/arm/translate.c | ||
142 | +++ b/target/arm/translate.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
144 | tcg_temp_free_i32(rd); | ||
145 | } | ||
146 | |||
147 | - | ||
148 | -/* Translate a NEON load/store element instruction. Return nonzero if the | ||
149 | - instruction is invalid. */ | ||
150 | -static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
151 | -{ | ||
152 | - int rd, rn, rm; | ||
153 | - int nregs; | ||
154 | - int stride; | ||
155 | - int size; | ||
156 | - int reg; | ||
157 | - int load; | ||
158 | - TCGv_i32 addr; | ||
159 | - TCGv_i32 tmp; | ||
160 | - | ||
161 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
162 | - return 1; | ||
52 | - } | 163 | - } |
53 | - | 164 | - |
54 | if (vms->virt && kvm_enabled()) { | 165 | - /* FIXME: this access check should not take precedence over UNDEF |
55 | error_report("mach-virt: KVM does not support providing " | 166 | - * for invalid encodings; we will generate incorrect syndrome information |
56 | "Virtualization extensions to the guest CPU"); | 167 | - * for attempts to execute invalid vfp/neon encodings with FP disabled. |
168 | - */ | ||
169 | - if (s->fp_excp_el) { | ||
170 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
171 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
172 | - return 0; | ||
173 | - } | ||
174 | - | ||
175 | - if (!s->vfp_enabled) | ||
176 | - return 1; | ||
177 | - VFP_DREG_D(rd, insn); | ||
178 | - rn = (insn >> 16) & 0xf; | ||
179 | - rm = insn & 0xf; | ||
180 | - load = (insn & (1 << 21)) != 0; | ||
181 | - if ((insn & (1 << 23)) == 0) { | ||
182 | - /* Load store all elements -- handled already by decodetree */ | ||
183 | - return 1; | ||
184 | - } else { | ||
185 | - size = (insn >> 10) & 3; | ||
186 | - if (size == 3) { | ||
187 | - /* Load single element to all lanes -- handled by decodetree */ | ||
188 | - return 1; | ||
189 | - } else { | ||
190 | - /* Single element. */ | ||
191 | - int idx = (insn >> 4) & 0xf; | ||
192 | - int reg_idx; | ||
193 | - switch (size) { | ||
194 | - case 0: | ||
195 | - reg_idx = (insn >> 5) & 7; | ||
196 | - stride = 1; | ||
197 | - break; | ||
198 | - case 1: | ||
199 | - reg_idx = (insn >> 6) & 3; | ||
200 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
201 | - break; | ||
202 | - case 2: | ||
203 | - reg_idx = (insn >> 7) & 1; | ||
204 | - stride = (insn & (1 << 6)) ? 2 : 1; | ||
205 | - break; | ||
206 | - default: | ||
207 | - abort(); | ||
208 | - } | ||
209 | - nregs = ((insn >> 8) & 3) + 1; | ||
210 | - /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
211 | - switch (nregs) { | ||
212 | - case 1: | ||
213 | - if (((idx & (1 << size)) != 0) || | ||
214 | - (size == 2 && ((idx & 3) == 1 || (idx & 3) == 2))) { | ||
215 | - return 1; | ||
216 | - } | ||
217 | - break; | ||
218 | - case 3: | ||
219 | - if ((idx & 1) != 0) { | ||
220 | - return 1; | ||
221 | - } | ||
222 | - /* fall through */ | ||
223 | - case 2: | ||
224 | - if (size == 2 && (idx & 2) != 0) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 4: | ||
229 | - if ((size == 2) && ((idx & 3) == 3)) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - abort(); | ||
235 | - } | ||
236 | - if ((rd + stride * (nregs - 1)) > 31) { | ||
237 | - /* Attempts to write off the end of the register file | ||
238 | - * are UNPREDICTABLE; we choose to UNDEF because otherwise | ||
239 | - * the neon_load_reg() would write off the end of the array. | ||
240 | - */ | ||
241 | - return 1; | ||
242 | - } | ||
243 | - tmp = tcg_temp_new_i32(); | ||
244 | - addr = tcg_temp_new_i32(); | ||
245 | - load_reg_var(s, addr, rn); | ||
246 | - for (reg = 0; reg < nregs; reg++) { | ||
247 | - if (load) { | ||
248 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
249 | - s->be_data | size); | ||
250 | - neon_store_element(rd, reg_idx, size, tmp); | ||
251 | - } else { /* Store */ | ||
252 | - neon_load_element(tmp, rd, reg_idx, size); | ||
253 | - gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
254 | - s->be_data | size); | ||
255 | - } | ||
256 | - rd += stride; | ||
257 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
258 | - } | ||
259 | - tcg_temp_free_i32(addr); | ||
260 | - tcg_temp_free_i32(tmp); | ||
261 | - stride = nregs * (1 << size); | ||
262 | - } | ||
263 | - } | ||
264 | - if (rm != 15) { | ||
265 | - TCGv_i32 base; | ||
266 | - | ||
267 | - base = load_reg(s, rn); | ||
268 | - if (rm == 13) { | ||
269 | - tcg_gen_addi_i32(base, base, stride); | ||
270 | - } else { | ||
271 | - TCGv_i32 index; | ||
272 | - index = load_reg(s, rm); | ||
273 | - tcg_gen_add_i32(base, base, index); | ||
274 | - tcg_temp_free_i32(index); | ||
275 | - } | ||
276 | - store_reg(s, rn, base); | ||
277 | - } | ||
278 | - return 0; | ||
279 | -} | ||
280 | - | ||
281 | static inline void gen_neon_narrow(int size, TCGv_i32 dest, TCGv_i64 src) | ||
282 | { | ||
283 | switch (size) { | ||
284 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
285 | } | ||
286 | return; | ||
287 | } | ||
288 | - if ((insn & 0x0f100000) == 0x04000000) { | ||
289 | - /* NEON load/store. */ | ||
290 | - if (disas_neon_ls_insn(s, insn)) { | ||
291 | - goto illegal_op; | ||
292 | - } | ||
293 | - return; | ||
294 | - } | ||
295 | if ((insn & 0x0e000f00) == 0x0c000100) { | ||
296 | if (arm_dc_feature(s, ARM_FEATURE_IWMMXT)) { | ||
297 | /* iWMMXt register transfer. */ | ||
298 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
299 | } | ||
300 | break; | ||
301 | case 12: | ||
302 | - if ((insn & 0x01100000) == 0x01000000) { | ||
303 | - if (disas_neon_ls_insn(s, insn)) { | ||
304 | - goto illegal_op; | ||
305 | - } | ||
306 | - break; | ||
307 | - } | ||
308 | goto illegal_op; | ||
309 | default: | ||
310 | illegal_op: | ||
57 | -- | 311 | -- |
58 | 2.20.1 | 312 | 2.20.1 |
59 | 313 | ||
60 | 314 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the Neon 3-reg-same VADD and VSUB insns to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | We do not need an out-of-line helper for manipulating bits in pstate. | 3 | Note that we don't need the neon_3r_sizes[op] check here because all |
4 | While changing things, share the implementation of gen_ss_advance. | 4 | size values are OK for VADD and VSUB; we'll add this when we convert |
5 | the first insn that has size restrictions. | ||
5 | 6 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | For this we need one of the GVecGen*Fn typedefs currently in |
7 | Message-id: 20190301200501.16533-6-richard.henderson@linaro.org | 8 | translate-a64.h; move them all to translate.h as a block so they |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | are visible to the 32-bit decoder. |
10 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200430181003.21682-15-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | target/arm/helper.h | 2 -- | 15 | target/arm/translate-a64.h | 9 -------- |
12 | target/arm/translate.h | 34 ++++++++++++++++++++++++++++++++++ | 16 | target/arm/translate.h | 9 ++++++++ |
13 | target/arm/op_helper.c | 5 ----- | 17 | target/arm/neon-dp.decode | 17 +++++++++++++++ |
14 | target/arm/translate-a64.c | 11 ----------- | 18 | target/arm/translate-neon.inc.c | 38 +++++++++++++++++++++++++++++++++ |
15 | target/arm/translate.c | 11 ----------- | 19 | target/arm/translate.c | 14 ++++-------- |
16 | 5 files changed, 34 insertions(+), 29 deletions(-) | 20 | 5 files changed, 68 insertions(+), 19 deletions(-) |
17 | 21 | ||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 22 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
19 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.h | 24 | --- a/target/arm/translate-a64.h |
21 | +++ b/target/arm/helper.h | 25 | +++ b/target/arm/translate-a64.h |
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(get_cp_reg, i32, env, ptr) | 26 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) |
23 | DEF_HELPER_3(set_cp_reg64, void, env, ptr, i64) | 27 | |
24 | DEF_HELPER_2(get_cp_reg64, i64, env, ptr) | 28 | bool disas_sve(DisasContext *, uint32_t); |
25 | 29 | ||
26 | -DEF_HELPER_1(clear_pstate_ss, void, env) | 30 | -/* Note that the gvec expanders operate on offsets + sizes. */ |
31 | -typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
32 | -typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
33 | - uint32_t, uint32_t); | ||
34 | -typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
35 | - uint32_t, uint32_t, uint32_t); | ||
36 | -typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
37 | - uint32_t, uint32_t, uint32_t); | ||
27 | - | 38 | - |
28 | DEF_HELPER_2(get_r13_banked, i32, env, i32) | 39 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ |
29 | DEF_HELPER_3(set_r13_banked, void, env, i32, i32) | ||
30 | |||
31 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 40 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
32 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/translate.h | 42 | --- a/target/arm/translate.h |
34 | +++ b/target/arm/translate.h | 43 | +++ b/target/arm/translate.h |
35 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 get_ahp_flag(void) | 44 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); |
36 | return ret; | 45 | #define dc_isar_feature(name, ctx) \ |
46 | ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); }) | ||
47 | |||
48 | +/* Note that the gvec expanders operate on offsets + sizes. */ | ||
49 | +typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
50 | +typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
51 | + uint32_t, uint32_t); | ||
52 | +typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
53 | + uint32_t, uint32_t, uint32_t); | ||
54 | +typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
55 | + uint32_t, uint32_t, uint32_t); | ||
56 | + | ||
57 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
58 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/neon-dp.decode | ||
61 | +++ b/target/arm/neon-dp.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | # | ||
64 | # This file is processed by scripts/decodetree.py | ||
65 | # | ||
66 | +# VFP/Neon register fields; same as vfp.decode | ||
67 | +%vm_dp 5:1 0:4 | ||
68 | +%vn_dp 7:1 16:4 | ||
69 | +%vd_dp 22:1 12:4 | ||
70 | |||
71 | # Encodings for Neon data processing instructions where the T32 encoding | ||
72 | # is a simple transformation of the A32 encoding. | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | # 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
75 | # This file works on the A32 encoding only; calling code for T32 has to | ||
76 | # transform the insn into the A32 version first. | ||
77 | + | ||
78 | +###################################################################### | ||
79 | +# 3-reg-same grouping: | ||
80 | +# 1111 001 U 0 D sz:2 Vn:4 Vd:4 opc:4 N Q M op Vm:4 | ||
81 | +###################################################################### | ||
82 | + | ||
83 | +&3same vm vn vd q size | ||
84 | + | ||
85 | +@3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
86 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
87 | + | ||
88 | +VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
89 | +VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
90 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/translate-neon.inc.c | ||
93 | +++ b/target/arm/translate-neon.inc.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
95 | |||
96 | return true; | ||
37 | } | 97 | } |
38 | 98 | + | |
39 | +/* Set bits within PSTATE. */ | 99 | +static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) |
40 | +static inline void set_pstate_bits(uint32_t bits) | ||
41 | +{ | 100 | +{ |
42 | + TCGv_i32 p = tcg_temp_new_i32(); | 101 | + int vec_size = a->q ? 16 : 8; |
102 | + int rd_ofs = neon_reg_offset(a->vd, 0); | ||
103 | + int rn_ofs = neon_reg_offset(a->vn, 0); | ||
104 | + int rm_ofs = neon_reg_offset(a->vm, 0); | ||
43 | + | 105 | + |
44 | + tcg_debug_assert(!(bits & CACHED_PSTATE_BITS)); | 106 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
107 | + return false; | ||
108 | + } | ||
45 | + | 109 | + |
46 | + tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | 110 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
47 | + tcg_gen_ori_i32(p, p, bits); | 111 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
48 | + tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | 112 | + ((a->vd | a->vn | a->vm) & 0x10)) { |
49 | + tcg_temp_free_i32(p); | 113 | + return false; |
114 | + } | ||
115 | + | ||
116 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + | ||
120 | + if (!vfp_access_check(s)) { | ||
121 | + return true; | ||
122 | + } | ||
123 | + | ||
124 | + fn(a->size, rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
125 | + return true; | ||
50 | +} | 126 | +} |
51 | + | 127 | + |
52 | +/* Clear bits within PSTATE. */ | 128 | +#define DO_3SAME(INSN, FUNC) \ |
53 | +static inline void clear_pstate_bits(uint32_t bits) | 129 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ |
54 | +{ | 130 | + { \ |
55 | + TCGv_i32 p = tcg_temp_new_i32(); | 131 | + return do_3same(s, a, FUNC); \ |
132 | + } | ||
56 | + | 133 | + |
57 | + tcg_debug_assert(!(bits & CACHED_PSTATE_BITS)); | 134 | +DO_3SAME(VADD, tcg_gen_gvec_add) |
58 | + | 135 | +DO_3SAME(VSUB, tcg_gen_gvec_sub) |
59 | + tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | ||
60 | + tcg_gen_andi_i32(p, p, ~bits); | ||
61 | + tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate)); | ||
62 | + tcg_temp_free_i32(p); | ||
63 | +} | ||
64 | + | ||
65 | +/* If the singlestep state is Active-not-pending, advance to Active-pending. */ | ||
66 | +static inline void gen_ss_advance(DisasContext *s) | ||
67 | +{ | ||
68 | + if (s->ss_active) { | ||
69 | + s->pstate_ss = 0; | ||
70 | + clear_pstate_bits(PSTATE_SS); | ||
71 | + } | ||
72 | +} | ||
73 | |||
74 | /* Vector operations shared between ARM and AArch64. */ | ||
75 | extern const GVecGen3 bsl_op; | ||
76 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/target/arm/op_helper.c | ||
79 | +++ b/target/arm/op_helper.c | ||
80 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(get_cp_reg64)(CPUARMState *env, void *rip) | ||
81 | return res; | ||
82 | } | ||
83 | |||
84 | -void HELPER(clear_pstate_ss)(CPUARMState *env) | ||
85 | -{ | ||
86 | - env->pstate &= ~PSTATE_SS; | ||
87 | -} | ||
88 | - | ||
89 | void HELPER(pre_hvc)(CPUARMState *env) | ||
90 | { | ||
91 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
92 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/translate-a64.c | ||
95 | +++ b/target/arm/translate-a64.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_bkpt_insn(DisasContext *s, int offset, | ||
97 | s->base.is_jmp = DISAS_NORETURN; | ||
98 | } | ||
99 | |||
100 | -static void gen_ss_advance(DisasContext *s) | ||
101 | -{ | ||
102 | - /* If the singlestep state is Active-not-pending, advance to | ||
103 | - * Active-pending. | ||
104 | - */ | ||
105 | - if (s->ss_active) { | ||
106 | - s->pstate_ss = 0; | ||
107 | - gen_helper_clear_pstate_ss(cpu_env); | ||
108 | - } | ||
109 | -} | ||
110 | - | ||
111 | static void gen_step_complete_exception(DisasContext *s) | ||
112 | { | ||
113 | /* We just completed step of an insn. Move from Active-not-pending | ||
114 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 136 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
115 | index XXXXXXX..XXXXXXX 100644 | 137 | index XXXXXXX..XXXXXXX 100644 |
116 | --- a/target/arm/translate.c | 138 | --- a/target/arm/translate.c |
117 | +++ b/target/arm/translate.c | 139 | +++ b/target/arm/translate.c |
118 | @@ -XXX,XX +XXX,XX @@ static void gen_exception(int excp, uint32_t syndrome, uint32_t target_el) | 140 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
119 | tcg_temp_free_i32(tcg_excp); | 141 | } |
120 | } | 142 | return 0; |
121 | 143 | ||
122 | -static void gen_ss_advance(DisasContext *s) | 144 | - case NEON_3R_VADD_VSUB: |
123 | -{ | 145 | - if (u) { |
124 | - /* If the singlestep state is Active-not-pending, advance to | 146 | - tcg_gen_gvec_sub(size, rd_ofs, rn_ofs, rm_ofs, |
125 | - * Active-pending. | 147 | - vec_size, vec_size); |
126 | - */ | 148 | - } else { |
127 | - if (s->ss_active) { | 149 | - tcg_gen_gvec_add(size, rd_ofs, rn_ofs, rm_ofs, |
128 | - s->pstate_ss = 0; | 150 | - vec_size, vec_size); |
129 | - gen_helper_clear_pstate_ss(cpu_env); | 151 | - } |
130 | - } | 152 | - return 0; |
131 | -} | ||
132 | - | 153 | - |
133 | static void gen_step_complete_exception(DisasContext *s) | 154 | case NEON_3R_VQADD: |
134 | { | 155 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), |
135 | /* We just completed step of an insn. Move from Active-not-pending | 156 | rn_ofs, rm_ofs, vec_size, vec_size, |
157 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
158 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
159 | u ? &ushl_op[size] : &sshl_op[size]); | ||
160 | return 0; | ||
161 | + | ||
162 | + case NEON_3R_VADD_VSUB: | ||
163 | + /* Already handled by decodetree */ | ||
164 | + return 1; | ||
165 | } | ||
166 | |||
167 | if (size == 3) { | ||
136 | -- | 168 | -- |
137 | 2.20.1 | 169 | 2.20.1 |
138 | 170 | ||
139 | 171 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon logic ops in the 3-reg-same grouping to decodetree. | ||
2 | Note that for the logic ops the 'size' field forms part of their | ||
3 | decode and the actual operations are always bitwise. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200430181003.21682-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 12 +++++++++++ | ||
10 | target/arm/translate-neon.inc.c | 19 +++++++++++++++++ | ||
11 | target/arm/translate.c | 38 +-------------------------------- | ||
12 | 3 files changed, 32 insertions(+), 37 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
20 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
21 | |||
22 | +@3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | ||
23 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | ||
24 | + | ||
25 | +VAND_3s 1111 001 0 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
26 | +VBIC_3s 1111 001 0 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
27 | +VORR_3s 1111 001 0 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
28 | +VORN_3s 1111 001 0 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
29 | +VEOR_3s 1111 001 1 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
30 | +VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
31 | +VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
32 | +VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
33 | + | ||
34 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
35 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
41 | |||
42 | DO_3SAME(VADD, tcg_gen_gvec_add) | ||
43 | DO_3SAME(VSUB, tcg_gen_gvec_sub) | ||
44 | +DO_3SAME(VAND, tcg_gen_gvec_and) | ||
45 | +DO_3SAME(VBIC, tcg_gen_gvec_andc) | ||
46 | +DO_3SAME(VORR, tcg_gen_gvec_or) | ||
47 | +DO_3SAME(VORN, tcg_gen_gvec_orc) | ||
48 | +DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
49 | + | ||
50 | +/* These insns are all gvec_bitsel but with the inputs in various orders. */ | ||
51 | +#define DO_3SAME_BITSEL(INSN, O1, O2, O3) \ | ||
52 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
53 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
54 | + uint32_t oprsz, uint32_t maxsz) \ | ||
55 | + { \ | ||
56 | + tcg_gen_gvec_bitsel(vece, rd_ofs, O1, O2, O3, oprsz, maxsz); \ | ||
57 | + } \ | ||
58 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
59 | + | ||
60 | +DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
61 | +DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
62 | +DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
63 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/translate.c | ||
66 | +++ b/target/arm/translate.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
68 | } | ||
69 | return 1; | ||
70 | |||
71 | - case NEON_3R_LOGIC: /* Logic ops. */ | ||
72 | - switch ((u << 2) | size) { | ||
73 | - case 0: /* VAND */ | ||
74 | - tcg_gen_gvec_and(0, rd_ofs, rn_ofs, rm_ofs, | ||
75 | - vec_size, vec_size); | ||
76 | - break; | ||
77 | - case 1: /* VBIC */ | ||
78 | - tcg_gen_gvec_andc(0, rd_ofs, rn_ofs, rm_ofs, | ||
79 | - vec_size, vec_size); | ||
80 | - break; | ||
81 | - case 2: /* VORR */ | ||
82 | - tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | ||
83 | - vec_size, vec_size); | ||
84 | - break; | ||
85 | - case 3: /* VORN */ | ||
86 | - tcg_gen_gvec_orc(0, rd_ofs, rn_ofs, rm_ofs, | ||
87 | - vec_size, vec_size); | ||
88 | - break; | ||
89 | - case 4: /* VEOR */ | ||
90 | - tcg_gen_gvec_xor(0, rd_ofs, rn_ofs, rm_ofs, | ||
91 | - vec_size, vec_size); | ||
92 | - break; | ||
93 | - case 5: /* VBSL */ | ||
94 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rd_ofs, rn_ofs, rm_ofs, | ||
95 | - vec_size, vec_size); | ||
96 | - break; | ||
97 | - case 6: /* VBIT */ | ||
98 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rn_ofs, rd_ofs, | ||
99 | - vec_size, vec_size); | ||
100 | - break; | ||
101 | - case 7: /* VBIF */ | ||
102 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rd_ofs, rn_ofs, | ||
103 | - vec_size, vec_size); | ||
104 | - break; | ||
105 | - } | ||
106 | - return 0; | ||
107 | - | ||
108 | case NEON_3R_VQADD: | ||
109 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
110 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | return 0; | ||
113 | |||
114 | case NEON_3R_VADD_VSUB: | ||
115 | + case NEON_3R_LOGIC: | ||
116 | /* Already handled by decodetree */ | ||
117 | return 1; | ||
118 | } | ||
119 | -- | ||
120 | 2.20.1 | ||
121 | |||
122 | diff view generated by jsdifflib |
1 | From: Michel Heily <michelheily@gmail.com> | 1 | Convert the Neon 3-reg-same VMAX and VMIN insns to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | Implement the watchdog timer for the stellaris boards. | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | This device is a close variant of the CMSDK APB watchdog | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | device, so we can model it by subclassing that device and | 5 | Message-id: 20200430181003.21682-17-peter.maydell@linaro.org |
6 | tweaking the behaviour of some of its registers. | 6 | --- |
7 | target/arm/neon-dp.decode | 5 +++++ | ||
8 | target/arm/translate-neon.inc.c | 14 ++++++++++++++ | ||
9 | target/arm/translate.c | 21 ++------------------- | ||
10 | 3 files changed, 21 insertions(+), 19 deletions(-) | ||
7 | 11 | ||
8 | Signed-off-by: Michel Heily <michelheily@gmail.com> | 12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
9 | Reviewed-by: Peter Maydell <petser.maydell@linaro.org> | ||
10 | [PMM: rewrote commit message, fixed a few checkpatch nits, | ||
11 | added comment giving the URL of the spec for the Stellaris | ||
12 | variant of the watchdog device] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 8 +++ | ||
16 | hw/arm/stellaris.c | 22 ++++++- | ||
17 | hw/watchdog/cmsdk-apb-watchdog.c | 74 +++++++++++++++++++++++- | ||
18 | 3 files changed, 100 insertions(+), 4 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | 14 | --- a/target/arm/neon-dp.decode |
23 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | 15 | +++ b/target/arm/neon-dp.decode |
24 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
25 | #define CMSDK_APB_WATCHDOG(obj) OBJECT_CHECK(CMSDKAPBWatchdog, (obj), \ | 17 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic |
26 | TYPE_CMSDK_APB_WATCHDOG) | 18 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic |
27 | 19 | ||
28 | +/* | 20 | +VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
29 | + * This shares the same struct (and cast macro) as the base | 21 | +VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
30 | + * cmsdk-apb-watchdog device. | 22 | +VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same |
31 | + */ | 23 | +VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same |
32 | +#define TYPE_LUMINARY_WATCHDOG "luminary-watchdog" | ||
33 | + | 24 | + |
34 | typedef struct CMSDKAPBWatchdog { | 25 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same |
35 | /*< private >*/ | 26 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same |
36 | SysBusDevice parent_obj; | 27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CMSDKAPBWatchdog { | ||
38 | MemoryRegion iomem; | ||
39 | qemu_irq wdogint; | ||
40 | uint32_t wdogclk_frq; | ||
41 | + bool is_luminary; | ||
42 | struct ptimer_state *timer; | ||
43 | |||
44 | uint32_t control; | ||
45 | @@ -XXX,XX +XXX,XX @@ typedef struct CMSDKAPBWatchdog { | ||
46 | uint32_t itcr; | ||
47 | uint32_t itop; | ||
48 | uint32_t resetstatus; | ||
49 | + const uint32_t *id; | ||
50 | } CMSDKAPBWatchdog; | ||
51 | |||
52 | #endif | ||
53 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/hw/arm/stellaris.c | 29 | --- a/target/arm/translate-neon.inc.c |
56 | +++ b/hw/arm/stellaris.c | 30 | +++ b/target/arm/translate-neon.inc.c |
57 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ DO_3SAME(VEOR, tcg_gen_gvec_xor) |
58 | #include "sysemu/sysemu.h" | 32 | DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) |
59 | #include "hw/arm/armv7m.h" | 33 | DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) |
60 | #include "hw/char/pl011.h" | 34 | DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) |
61 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
62 | #include "hw/misc/unimp.h" | ||
63 | #include "cpu.h" | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
66 | * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) | ||
67 | * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf | ||
68 | * | ||
69 | - * 40000000 wdtimer (unimplemented) | ||
70 | + * 40000000 wdtimer | ||
71 | * 40002000 i2c (unimplemented) | ||
72 | * 40004000 GPIO | ||
73 | * 40005000 GPIO | ||
74 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
75 | stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | ||
76 | board, nd_table[0].macaddr.a); | ||
77 | |||
78 | + | 35 | + |
79 | + if (board->dc1 & (1 << 3)) { /* watchdog present */ | 36 | +#define DO_3SAME_NO_SZ_3(INSN, FUNC) \ |
80 | + dev = qdev_create(NULL, TYPE_LUMINARY_WATCHDOG); | 37 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ |
81 | + | 38 | + { \ |
82 | + /* system_clock_scale is valid now */ | 39 | + if (a->size == 3) { \ |
83 | + uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | 40 | + return false; \ |
84 | + qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | 41 | + } \ |
85 | + | 42 | + return do_3same(s, a, FUNC); \ |
86 | + qdev_init_nofail(dev); | ||
87 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), | ||
88 | + 0, | ||
89 | + 0x40000000u); | ||
90 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), | ||
91 | + 0, | ||
92 | + qdev_get_gpio_in(nvic, 18)); | ||
93 | + } | 43 | + } |
94 | + | 44 | + |
95 | + | 45 | +DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) |
96 | for (i = 0; i < 7; i++) { | 46 | +DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) |
97 | if (board->dc4 & (1 << i)) { | 47 | +DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) |
98 | gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], | 48 | +DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) |
99 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 49 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
100 | /* Add dummy regions for the devices we don't implement yet, | ||
101 | * so guest accesses don't cause unlogged crashes. | ||
102 | */ | ||
103 | - create_unimplemented_device("wdtimer", 0x40000000, 0x1000); | ||
104 | create_unimplemented_device("i2c-0", 0x40002000, 0x1000); | ||
105 | create_unimplemented_device("i2c-2", 0x40021000, 0x1000); | ||
106 | create_unimplemented_device("PWM", 0x40028000, 0x1000); | ||
107 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
109 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 51 | --- a/target/arm/translate.c |
110 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 52 | +++ b/target/arm/translate.c |
111 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
112 | * System Design Kit (CMSDK) and documented in the Cortex-M System | 54 | rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); |
113 | * Design Kit Technical Reference Manual (ARM DDI0479C): | 55 | return 0; |
114 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | 56 | |
115 | + * | 57 | - case NEON_3R_VMAX: |
116 | + * We also support the variant of this device found in the TI | 58 | - if (u) { |
117 | + * Stellaris/Luminary boards and documented in: | 59 | - tcg_gen_gvec_umax(size, rd_ofs, rn_ofs, rm_ofs, |
118 | + * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf | 60 | - vec_size, vec_size); |
119 | */ | 61 | - } else { |
120 | 62 | - tcg_gen_gvec_smax(size, rd_ofs, rn_ofs, rm_ofs, | |
121 | #include "qemu/osdep.h" | 63 | - vec_size, vec_size); |
122 | @@ -XXX,XX +XXX,XX @@ REG32(WDOGINTCLR, 0xc) | 64 | - } |
123 | REG32(WDOGRIS, 0x10) | 65 | - return 0; |
124 | FIELD(WDOGRIS, INT, 0, 1) | 66 | - case NEON_3R_VMIN: |
125 | REG32(WDOGMIS, 0x14) | 67 | - if (u) { |
126 | +REG32(WDOGTEST, 0x418) /* only in Stellaris/Luminary version of the device */ | 68 | - tcg_gen_gvec_umin(size, rd_ofs, rn_ofs, rm_ofs, |
127 | REG32(WDOGLOCK, 0xc00) | 69 | - vec_size, vec_size); |
128 | #define WDOG_UNLOCK_VALUE 0x1ACCE551 | 70 | - } else { |
129 | REG32(WDOGITCR, 0xf00) | 71 | - tcg_gen_gvec_smin(size, rd_ofs, rn_ofs, rm_ofs, |
130 | @@ -XXX,XX +XXX,XX @@ REG32(CID2, 0xff8) | 72 | - vec_size, vec_size); |
131 | REG32(CID3, 0xffc) | 73 | - } |
132 | 74 | - return 0; | |
133 | /* PID/CID values */ | 75 | - |
134 | -static const int watchdog_id[] = { | 76 | case NEON_3R_VSHL: |
135 | +static const uint32_t cmsdk_apb_watchdog_id[] = { | 77 | /* Note the operation is vshl vd,vm,vn */ |
136 | 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */ | 78 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, |
137 | 0x24, 0xb8, 0x1b, 0x00, /* PID0..PID3 */ | 79 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
138 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | 80 | |
139 | }; | 81 | case NEON_3R_VADD_VSUB: |
140 | 82 | case NEON_3R_LOGIC: | |
141 | +static const uint32_t luminary_watchdog_id[] = { | 83 | + case NEON_3R_VMAX: |
142 | + 0x00, 0x00, 0x00, 0x00, /* PID4..PID7 */ | 84 | + case NEON_3R_VMIN: |
143 | + 0x05, 0x18, 0x18, 0x01, /* PID0..PID3 */ | 85 | /* Already handled by decodetree */ |
144 | + 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | 86 | return 1; |
145 | +}; | 87 | } |
146 | + | ||
147 | static bool cmsdk_apb_watchdog_intstatus(CMSDKAPBWatchdog *s) | ||
148 | { | ||
149 | /* Return masked interrupt status */ | ||
150 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_update(CMSDKAPBWatchdog *s) | ||
151 | bool wdogres; | ||
152 | |||
153 | if (s->itcr) { | ||
154 | + /* | ||
155 | + * Not checking that !s->is_luminary since s->itcr can't be written | ||
156 | + * when s->is_luminary in the first place. | ||
157 | + */ | ||
158 | wdogint = s->itop & R_WDOGITOP_WDOGINT_MASK; | ||
159 | wdogres = s->itop & R_WDOGITOP_WDOGRES_MASK; | ||
160 | } else { | ||
161 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_watchdog_read(void *opaque, hwaddr offset, | ||
162 | r = s->lock; | ||
163 | break; | ||
164 | case A_WDOGITCR: | ||
165 | + if (s->is_luminary) { | ||
166 | + goto bad_offset; | ||
167 | + } | ||
168 | r = s->itcr; | ||
169 | break; | ||
170 | case A_PID4 ... A_CID3: | ||
171 | - r = watchdog_id[(offset - A_PID4) / 4]; | ||
172 | + r = s->id[(offset - A_PID4) / 4]; | ||
173 | break; | ||
174 | case A_WDOGINTCLR: | ||
175 | case A_WDOGITOP: | ||
176 | + if (s->is_luminary) { | ||
177 | + goto bad_offset; | ||
178 | + } | ||
179 | qemu_log_mask(LOG_GUEST_ERROR, | ||
180 | "CMSDK APB watchdog read: read of WO offset %x\n", | ||
181 | (int)offset); | ||
182 | r = 0; | ||
183 | break; | ||
184 | + case A_WDOGTEST: | ||
185 | + if (!s->is_luminary) { | ||
186 | + goto bad_offset; | ||
187 | + } | ||
188 | + qemu_log_mask(LOG_UNIMP, | ||
189 | + "Luminary watchdog read: stall not implemented\n"); | ||
190 | + r = 0; | ||
191 | + break; | ||
192 | default: | ||
193 | +bad_offset: | ||
194 | qemu_log_mask(LOG_GUEST_ERROR, | ||
195 | "CMSDK APB watchdog read: bad offset %x\n", (int)offset); | ||
196 | r = 0; | ||
197 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
198 | ptimer_run(s->timer, 0); | ||
199 | break; | ||
200 | case A_WDOGCONTROL: | ||
201 | + if (s->is_luminary && 0 != (R_WDOGCONTROL_INTEN_MASK & s->control)) { | ||
202 | + /* | ||
203 | + * The Luminary version of this device ignores writes to | ||
204 | + * this register after the guest has enabled interrupts | ||
205 | + * (so they can only be disabled again via reset). | ||
206 | + */ | ||
207 | + break; | ||
208 | + } | ||
209 | s->control = value & R_WDOGCONTROL_VALID_MASK; | ||
210 | cmsdk_apb_watchdog_update(s); | ||
211 | break; | ||
212 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
213 | s->lock = (value != WDOG_UNLOCK_VALUE); | ||
214 | break; | ||
215 | case A_WDOGITCR: | ||
216 | + if (s->is_luminary) { | ||
217 | + goto bad_offset; | ||
218 | + } | ||
219 | s->itcr = value & R_WDOGITCR_VALID_MASK; | ||
220 | cmsdk_apb_watchdog_update(s); | ||
221 | break; | ||
222 | case A_WDOGITOP: | ||
223 | + if (s->is_luminary) { | ||
224 | + goto bad_offset; | ||
225 | + } | ||
226 | s->itop = value & R_WDOGITOP_VALID_MASK; | ||
227 | cmsdk_apb_watchdog_update(s); | ||
228 | break; | ||
229 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_write(void *opaque, hwaddr offset, | ||
230 | "CMSDK APB watchdog write: write to RO offset 0x%x\n", | ||
231 | (int)offset); | ||
232 | break; | ||
233 | + case A_WDOGTEST: | ||
234 | + if (!s->is_luminary) { | ||
235 | + goto bad_offset; | ||
236 | + } | ||
237 | + qemu_log_mask(LOG_UNIMP, | ||
238 | + "Luminary watchdog write: stall not implemented\n"); | ||
239 | + break; | ||
240 | default: | ||
241 | +bad_offset: | ||
242 | qemu_log_mask(LOG_GUEST_ERROR, | ||
243 | "CMSDK APB watchdog write: bad offset 0x%x\n", | ||
244 | (int)offset); | ||
245 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
246 | s, "cmsdk-apb-watchdog", 0x1000); | ||
247 | sysbus_init_mmio(sbd, &s->iomem); | ||
248 | sysbus_init_irq(sbd, &s->wdogint); | ||
249 | + | ||
250 | + s->is_luminary = false; | ||
251 | + s->id = cmsdk_apb_watchdog_id; | ||
252 | } | ||
253 | |||
254 | static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
255 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo cmsdk_apb_watchdog_info = { | ||
256 | .class_init = cmsdk_apb_watchdog_class_init, | ||
257 | }; | ||
258 | |||
259 | +static void luminary_watchdog_init(Object *obj) | ||
260 | +{ | ||
261 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(obj); | ||
262 | + | ||
263 | + s->is_luminary = true; | ||
264 | + s->id = luminary_watchdog_id; | ||
265 | +} | ||
266 | + | ||
267 | +static const TypeInfo luminary_watchdog_info = { | ||
268 | + .name = TYPE_LUMINARY_WATCHDOG, | ||
269 | + .parent = TYPE_CMSDK_APB_WATCHDOG, | ||
270 | + .instance_init = luminary_watchdog_init | ||
271 | +}; | ||
272 | + | ||
273 | static void cmsdk_apb_watchdog_register_types(void) | ||
274 | { | ||
275 | type_register_static(&cmsdk_apb_watchdog_info); | ||
276 | + type_register_static(&luminary_watchdog_info); | ||
277 | } | ||
278 | |||
279 | type_init(cmsdk_apb_watchdog_register_types); | ||
280 | -- | 88 | -- |
281 | 2.20.1 | 89 | 2.20.1 |
282 | 90 | ||
283 | 91 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon comparison ops in the 3-reg-same grouping | ||
2 | to decodetree. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-18-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 8 ++++++++ | ||
9 | target/arm/translate-neon.inc.c | 22 ++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 23 +++-------------------- | ||
11 | 3 files changed, 33 insertions(+), 20 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
18 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
19 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
20 | |||
21 | +VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same | ||
22 | +VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | ||
23 | +VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | ||
24 | +VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same | ||
25 | + | ||
26 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | ||
27 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
28 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
29 | @@ -XXX,XX +XXX,XX @@ VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same | ||
30 | |||
31 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
32 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
33 | + | ||
34 | +VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | ||
35 | +VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
41 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
42 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
44 | + | ||
45 | +#define DO_3SAME_CMP(INSN, COND) \ | ||
46 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
47 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
48 | + uint32_t oprsz, uint32_t maxsz) \ | ||
49 | + { \ | ||
50 | + tcg_gen_gvec_cmp(COND, vece, rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz); \ | ||
51 | + } \ | ||
52 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
53 | + | ||
54 | +DO_3SAME_CMP(VCGT_S, TCG_COND_GT) | ||
55 | +DO_3SAME_CMP(VCGT_U, TCG_COND_GTU) | ||
56 | +DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
57 | +DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
58 | +DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
59 | + | ||
60 | +static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
61 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
62 | +{ | ||
63 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
64 | +} | ||
65 | +DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate.c | ||
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
71 | u ? &mls_op[size] : &mla_op[size]); | ||
72 | return 0; | ||
73 | |||
74 | - case NEON_3R_VTST_VCEQ: | ||
75 | - if (u) { /* VCEQ */ | ||
76 | - tcg_gen_gvec_cmp(TCG_COND_EQ, size, rd_ofs, rn_ofs, rm_ofs, | ||
77 | - vec_size, vec_size); | ||
78 | - } else { /* VTST */ | ||
79 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
80 | - vec_size, vec_size, &cmtst_op[size]); | ||
81 | - } | ||
82 | - return 0; | ||
83 | - | ||
84 | - case NEON_3R_VCGT: | ||
85 | - tcg_gen_gvec_cmp(u ? TCG_COND_GTU : TCG_COND_GT, size, | ||
86 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
87 | - return 0; | ||
88 | - | ||
89 | - case NEON_3R_VCGE: | ||
90 | - tcg_gen_gvec_cmp(u ? TCG_COND_GEU : TCG_COND_GE, size, | ||
91 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
92 | - return 0; | ||
93 | - | ||
94 | case NEON_3R_VSHL: | ||
95 | /* Note the operation is vshl vd,vm,vn */ | ||
96 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
97 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
98 | case NEON_3R_LOGIC: | ||
99 | case NEON_3R_VMAX: | ||
100 | case NEON_3R_VMIN: | ||
101 | + case NEON_3R_VTST_VCEQ: | ||
102 | + case NEON_3R_VCGT: | ||
103 | + case NEON_3R_VCGE: | ||
104 | /* Already handled by decodetree */ | ||
105 | return 1; | ||
106 | } | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VQADD/VQSUB insns in the 3-reg-same grouping | ||
2 | to decodetree. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-19-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 6 ++++++ | ||
9 | target/arm/translate-neon.inc.c | 15 +++++++++++++++ | ||
10 | target/arm/translate.c | 14 ++------------ | ||
11 | 3 files changed, 23 insertions(+), 12 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
19 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | |||
21 | +VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same | ||
22 | +VQADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 1 .... @3same | ||
23 | + | ||
24 | @3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | ||
25 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
28 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
29 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
30 | |||
31 | +VQSUB_S_3s 1111 001 0 0 . .. .... .... 0010 . . . 1 .... @3same | ||
32 | +VQSUB_U_3s 1111 001 1 0 . .. .... .... 0010 . . . 1 .... @3same | ||
33 | + | ||
34 | VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same | ||
35 | VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | ||
36 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
42 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
43 | } | ||
44 | DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
45 | + | ||
46 | +#define DO_3SAME_GVEC4(INSN, OPARRAY) \ | ||
47 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
48 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
49 | + uint32_t oprsz, uint32_t maxsz) \ | ||
50 | + { \ | ||
51 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), \ | ||
52 | + rn_ofs, rm_ofs, oprsz, maxsz, &OPARRAY[vece]); \ | ||
53 | + } \ | ||
54 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
55 | + | ||
56 | +DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
57 | +DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
58 | +DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
59 | +DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
60 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate.c | ||
63 | +++ b/target/arm/translate.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
65 | } | ||
66 | return 1; | ||
67 | |||
68 | - case NEON_3R_VQADD: | ||
69 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
70 | - rn_ofs, rm_ofs, vec_size, vec_size, | ||
71 | - (u ? uqadd_op : sqadd_op) + size); | ||
72 | - return 0; | ||
73 | - | ||
74 | - case NEON_3R_VQSUB: | ||
75 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
76 | - rn_ofs, rm_ofs, vec_size, vec_size, | ||
77 | - (u ? uqsub_op : sqsub_op) + size); | ||
78 | - return 0; | ||
79 | - | ||
80 | case NEON_3R_VMUL: /* VMUL */ | ||
81 | if (u) { | ||
82 | /* Polynomial case allows only P8. */ | ||
83 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
84 | case NEON_3R_VTST_VCEQ: | ||
85 | case NEON_3R_VCGT: | ||
86 | case NEON_3R_VCGE: | ||
87 | + case NEON_3R_VQADD: | ||
88 | + case NEON_3R_VQSUB: | ||
89 | /* Already handled by decodetree */ | ||
90 | return 1; | ||
91 | } | ||
92 | -- | ||
93 | 2.20.1 | ||
94 | |||
95 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Convert the Neon VMUL, VMLA, VMLS and VSHL insns in the |
---|---|---|---|
2 | 3-reg-same grouping to decodetree. | ||
2 | 3 | ||
3 | Add the kvm_arm_get_max_vm_ipa_size() helper that returns the | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | number of bits in the IPA address space supported by KVM. | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-20-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 9 +++++++ | ||
9 | target/arm/translate-neon.inc.c | 44 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 28 +++------------------ | ||
11 | 3 files changed, 56 insertions(+), 25 deletions(-) | ||
5 | 12 | ||
6 | This capability needs to be known to create the VM with a | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
7 | specific IPA max size (kvm_type passed along KVM_CREATE_VM ioctl. | ||
8 | |||
9 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
11 | Message-id: 20190304101339.25970-6-eric.auger@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/kvm_arm.h | 13 +++++++++++++ | ||
15 | target/arm/kvm.c | 10 ++++++++++ | ||
16 | 2 files changed, 23 insertions(+) | ||
17 | |||
18 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/kvm_arm.h | 15 | --- a/target/arm/neon-dp.decode |
21 | +++ b/target/arm/kvm_arm.h | 16 | +++ b/target/arm/neon-dp.decode |
22 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf); | 17 | @@ -XXX,XX +XXX,XX @@ VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same |
23 | */ | 18 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same |
24 | void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu); | 19 | VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same |
25 | 20 | ||
26 | +/** | 21 | +VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same |
27 | + * kvm_arm_get_max_vm_ipa_size - Returns the number of bits in the | 22 | +VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same |
28 | + * IPA address space supported by KVM | ||
29 | + * | ||
30 | + * @ms: Machine state handle | ||
31 | + */ | ||
32 | +int kvm_arm_get_max_vm_ipa_size(MachineState *ms); | ||
33 | + | 23 | + |
34 | /** | 24 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
35 | * kvm_arm_sync_mpstate_to_kvm | 25 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
36 | * @cpu: ARMCPU | 26 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same |
37 | @@ -XXX,XX +XXX,XX @@ static inline void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | 27 | @@ -XXX,XX +XXX,XX @@ VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same |
38 | cpu->host_cpu_probe_failed = true; | 28 | |
39 | } | 29 | VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same |
40 | 30 | VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | |
41 | +static inline int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | 31 | + |
32 | +VMLA_3s 1111 001 0 0 . .. .... .... 1001 . . . 0 .... @3same | ||
33 | +VMLS_3s 1111 001 1 0 . .. .... .... 1001 . . . 0 .... @3same | ||
34 | + | ||
35 | +VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same | ||
36 | +VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
42 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
44 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
45 | +DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) | ||
46 | |||
47 | #define DO_3SAME_CMP(INSN, COND) \ | ||
48 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
50 | DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
51 | DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
52 | DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
53 | + | ||
54 | +static void gen_VMUL_p_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
55 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
42 | +{ | 56 | +{ |
43 | + return -ENOENT; | 57 | + tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, |
58 | + 0, gen_helper_gvec_pmul_b); | ||
44 | +} | 59 | +} |
45 | + | 60 | + |
46 | static inline int kvm_arm_vgic_probe(void) | 61 | +static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) |
47 | { | ||
48 | return 0; | ||
49 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/kvm.c | ||
52 | +++ b/target/arm/kvm.c | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | #include "qemu/error-report.h" | ||
55 | #include "sysemu/sysemu.h" | ||
56 | #include "sysemu/kvm.h" | ||
57 | +#include "sysemu/kvm_int.h" | ||
58 | #include "kvm_arm.h" | ||
59 | #include "cpu.h" | ||
60 | #include "trace.h" | ||
61 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_set_cpu_features_from_host(ARMCPU *cpu) | ||
62 | env->features = arm_host_cpu_features.features; | ||
63 | } | ||
64 | |||
65 | +int kvm_arm_get_max_vm_ipa_size(MachineState *ms) | ||
66 | +{ | 62 | +{ |
67 | + KVMState *s = KVM_STATE(ms->accelerator); | 63 | + if (a->size != 0) { |
68 | + int ret; | 64 | + return false; |
69 | + | 65 | + } |
70 | + ret = kvm_check_extension(s, KVM_CAP_ARM_VM_IPA_SIZE); | 66 | + return do_3same(s, a, gen_VMUL_p_3s); |
71 | + return ret > 0 ? ret : 40; | ||
72 | +} | 67 | +} |
73 | + | 68 | + |
74 | int kvm_arch_init(MachineState *ms, KVMState *s) | 69 | +#define DO_3SAME_GVEC3_NO_SZ_3(INSN, OPARRAY) \ |
75 | { | 70 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ |
76 | /* For ARM interrupt delivery is always asynchronous, | 71 | + uint32_t rn_ofs, uint32_t rm_ofs, \ |
72 | + uint32_t oprsz, uint32_t maxsz) \ | ||
73 | + { \ | ||
74 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ | ||
75 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
76 | + } \ | ||
77 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
78 | + | ||
79 | + | ||
80 | +DO_3SAME_GVEC3_NO_SZ_3(VMLA, mla_op) | ||
81 | +DO_3SAME_GVEC3_NO_SZ_3(VMLS, mls_op) | ||
82 | + | ||
83 | +#define DO_3SAME_GVEC3_SHIFT(INSN, OPARRAY) \ | ||
84 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
85 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
86 | + uint32_t oprsz, uint32_t maxsz) \ | ||
87 | + { \ | ||
88 | + /* Note the operation is vshl vd,vm,vn */ \ | ||
89 | + tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, \ | ||
90 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
91 | + } \ | ||
92 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
93 | + | ||
94 | +DO_3SAME_GVEC3_SHIFT(VSHL_S, sshl_op) | ||
95 | +DO_3SAME_GVEC3_SHIFT(VSHL_U, ushl_op) | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
101 | } | ||
102 | return 1; | ||
103 | |||
104 | - case NEON_3R_VMUL: /* VMUL */ | ||
105 | - if (u) { | ||
106 | - /* Polynomial case allows only P8. */ | ||
107 | - if (size != 0) { | ||
108 | - return 1; | ||
109 | - } | ||
110 | - tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | - 0, gen_helper_gvec_pmul_b); | ||
112 | - } else { | ||
113 | - tcg_gen_gvec_mul(size, rd_ofs, rn_ofs, rm_ofs, | ||
114 | - vec_size, vec_size); | ||
115 | - } | ||
116 | - return 0; | ||
117 | - | ||
118 | - case NEON_3R_VML: /* VMLA, VMLS */ | ||
119 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
120 | - u ? &mls_op[size] : &mla_op[size]); | ||
121 | - return 0; | ||
122 | - | ||
123 | - case NEON_3R_VSHL: | ||
124 | - /* Note the operation is vshl vd,vm,vn */ | ||
125 | - tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
126 | - u ? &ushl_op[size] : &sshl_op[size]); | ||
127 | - return 0; | ||
128 | - | ||
129 | case NEON_3R_VADD_VSUB: | ||
130 | case NEON_3R_LOGIC: | ||
131 | case NEON_3R_VMAX: | ||
132 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
133 | case NEON_3R_VCGE: | ||
134 | case NEON_3R_VQADD: | ||
135 | case NEON_3R_VQSUB: | ||
136 | + case NEON_3R_VMUL: | ||
137 | + case NEON_3R_VML: | ||
138 | + case NEON_3R_VSHL: | ||
139 | /* Already handled by decodetree */ | ||
140 | return 1; | ||
141 | } | ||
77 | -- | 142 | -- |
78 | 2.20.1 | 143 | 2.20.1 |
79 | 144 | ||
80 | 145 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | We're going to want at least some of the NeonGen* typedefs |
---|---|---|---|
2 | for the refactored 32-bit Neon decoder, so move them all | ||
3 | to translate.h since it makes more sense to keep them in | ||
4 | one group. | ||
2 | 5 | ||
3 | This decoding more closely matches the ARMv8.4 Table C4-6, | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Encoding table for Data Processing - Register Group. | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200430181003.21682-23-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate.h | 17 +++++++++++++++++ | ||
11 | target/arm/translate-a64.c | 17 ----------------- | ||
12 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
5 | 13 | ||
6 | In particular, op2 == 0 is now more than just Add/sub (with carry). | 14 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
7 | 15 | index XXXXXXX..XXXXXXX 100644 | |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 16 | --- a/target/arm/translate.h |
9 | Message-id: 20190301200501.16533-7-richard.henderson@linaro.org | 17 | +++ b/target/arm/translate.h |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | @@ -XXX,XX +XXX,XX @@ typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, |
12 | --- | 20 | uint32_t, uint32_t, uint32_t); |
13 | target/arm/translate-a64.c | 98 ++++++++++++++++++++++---------------- | 21 | |
14 | 1 file changed, 57 insertions(+), 41 deletions(-) | 22 | +/* Function prototype for gen_ functions for calling Neon helpers */ |
15 | 23 | +typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | |
24 | +typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | ||
25 | +typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
26 | +typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); | ||
27 | +typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | ||
28 | +typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | ||
29 | +typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | ||
30 | +typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | ||
31 | +typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
32 | +typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
33 | +typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | ||
34 | +typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
35 | +typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
36 | +typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
37 | +typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
38 | + | ||
39 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 40 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 42 | --- a/target/arm/translate-a64.c |
19 | +++ b/target/arm/translate-a64.c | 43 | +++ b/target/arm/translate-a64.c |
20 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | 44 | @@ -XXX,XX +XXX,XX @@ typedef struct AArch64DecodeTable { |
21 | } | 45 | AArch64DecodeFn *disas_fn; |
22 | 46 | } AArch64DecodeTable; | |
23 | /* Add/subtract (with carry) | 47 | |
24 | - * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | 48 | -/* Function prototype for gen_ functions for calling Neon helpers */ |
25 | - * +--+--+--+------------------------+------+---------+------+-----+ | 49 | -typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); |
26 | - * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd | | 50 | -typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); |
27 | - * +--+--+--+------------------------+------+---------+------+-----+ | 51 | -typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); |
28 | - * [000000] | 52 | -typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); |
29 | + * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | 53 | -typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); |
30 | + * +--+--+--+------------------------+------+-------------+------+-----+ | 54 | -typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); |
31 | + * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | 0 0 0 0 0 0 | Rn | Rd | | 55 | -typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); |
32 | + * +--+--+--+------------------------+------+-------------+------+-----+ | 56 | -typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); |
33 | */ | 57 | -typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); |
34 | 58 | -typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | |
35 | static void disas_adc_sbc(DisasContext *s, uint32_t insn) | 59 | -typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); |
36 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | 60 | -typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); |
37 | unsigned int sf, op, setflags, rm, rn, rd; | 61 | -typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); |
38 | TCGv_i64 tcg_y, tcg_rn, tcg_rd; | 62 | -typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); |
39 | 63 | -typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | |
40 | - if (extract32(insn, 10, 6) != 0) { | ||
41 | - unallocated_encoding(s); | ||
42 | - return; | ||
43 | - } | ||
44 | - | 64 | - |
45 | sf = extract32(insn, 31, 1); | 65 | /* initialize TCG globals. */ |
46 | op = extract32(insn, 30, 1); | 66 | void a64_translate_init(void) |
47 | setflags = extract32(insn, 29, 1); | ||
48 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
49 | } | ||
50 | } | ||
51 | |||
52 | -/* Data processing - register */ | ||
53 | +/* | ||
54 | + * Data processing - register | ||
55 | + * 31 30 29 28 25 21 20 16 10 0 | ||
56 | + * +--+---+--+---+-------+-----+-------+-------+---------+ | ||
57 | + * | |op0| |op1| 1 0 1 | op2 | | op3 | | | ||
58 | + * +--+---+--+---+-------+-----+-------+-------+---------+ | ||
59 | + */ | ||
60 | static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
61 | { | 67 | { |
62 | - switch (extract32(insn, 24, 5)) { | ||
63 | - case 0x0a: /* Logical (shifted register) */ | ||
64 | - disas_logic_reg(s, insn); | ||
65 | - break; | ||
66 | - case 0x0b: /* Add/subtract */ | ||
67 | - if (insn & (1 << 21)) { /* (extended register) */ | ||
68 | - disas_add_sub_ext_reg(s, insn); | ||
69 | + int op0 = extract32(insn, 30, 1); | ||
70 | + int op1 = extract32(insn, 28, 1); | ||
71 | + int op2 = extract32(insn, 21, 4); | ||
72 | + int op3 = extract32(insn, 10, 6); | ||
73 | + | ||
74 | + if (!op1) { | ||
75 | + if (op2 & 8) { | ||
76 | + if (op2 & 1) { | ||
77 | + /* Add/sub (extended register) */ | ||
78 | + disas_add_sub_ext_reg(s, insn); | ||
79 | + } else { | ||
80 | + /* Add/sub (shifted register) */ | ||
81 | + disas_add_sub_reg(s, insn); | ||
82 | + } | ||
83 | } else { | ||
84 | - disas_add_sub_reg(s, insn); | ||
85 | + /* Logical (shifted register) */ | ||
86 | + disas_logic_reg(s, insn); | ||
87 | } | ||
88 | - break; | ||
89 | - case 0x1b: /* Data-processing (3 source) */ | ||
90 | - disas_data_proc_3src(s, insn); | ||
91 | - break; | ||
92 | - case 0x1a: | ||
93 | - switch (extract32(insn, 21, 3)) { | ||
94 | - case 0x0: /* Add/subtract (with carry) */ | ||
95 | + return; | ||
96 | + } | ||
97 | + | ||
98 | + switch (op2) { | ||
99 | + case 0x0: | ||
100 | + switch (op3) { | ||
101 | + case 0x00: /* Add/subtract (with carry) */ | ||
102 | disas_adc_sbc(s, insn); | ||
103 | break; | ||
104 | - case 0x2: /* Conditional compare */ | ||
105 | - disas_cc(s, insn); /* both imm and reg forms */ | ||
106 | - break; | ||
107 | - case 0x4: /* Conditional select */ | ||
108 | - disas_cond_select(s, insn); | ||
109 | - break; | ||
110 | - case 0x6: /* Data-processing */ | ||
111 | - if (insn & (1 << 30)) { /* (1 source) */ | ||
112 | - disas_data_proc_1src(s, insn); | ||
113 | - } else { /* (2 source) */ | ||
114 | - disas_data_proc_2src(s, insn); | ||
115 | - } | ||
116 | - break; | ||
117 | + | ||
118 | default: | ||
119 | - unallocated_encoding(s); | ||
120 | - break; | ||
121 | + goto do_unallocated; | ||
122 | } | ||
123 | break; | ||
124 | + | ||
125 | + case 0x2: /* Conditional compare */ | ||
126 | + disas_cc(s, insn); /* both imm and reg forms */ | ||
127 | + break; | ||
128 | + | ||
129 | + case 0x4: /* Conditional select */ | ||
130 | + disas_cond_select(s, insn); | ||
131 | + break; | ||
132 | + | ||
133 | + case 0x6: /* Data-processing */ | ||
134 | + if (op0) { /* (1 source) */ | ||
135 | + disas_data_proc_1src(s, insn); | ||
136 | + } else { /* (2 source) */ | ||
137 | + disas_data_proc_2src(s, insn); | ||
138 | + } | ||
139 | + break; | ||
140 | + case 0x8 ... 0xf: /* (3 source) */ | ||
141 | + disas_data_proc_3src(s, insn); | ||
142 | + break; | ||
143 | + | ||
144 | default: | ||
145 | + do_unallocated: | ||
146 | unallocated_encoding(s); | ||
147 | break; | ||
148 | } | ||
149 | -- | 68 | -- |
150 | 2.20.1 | 69 | 2.20.1 |
151 | 70 | ||
152 | 71 | diff view generated by jsdifflib |