1 | Arm stuff, mostly patches from RTH. | 1 | First arm pullreq for 7.1. The bulk of this is the qemu_split_irq |
---|---|---|---|
2 | removal. | ||
3 | |||
4 | I have enough stuff in my to-review queue that I expect to do another | ||
5 | pullreq early next week, but 31 patches is enough to not hang on to. | ||
2 | 6 | ||
3 | thanks | 7 | thanks |
4 | -- PMM | 8 | -- PMM |
5 | 9 | ||
6 | The following changes since commit 01a9a51ffaf4699827ea6425cb2b834a356e159d: | 10 | The following changes since commit 9c125d17e9402c232c46610802e5931b3639d77b: |
7 | 11 | ||
8 | Merge remote-tracking branch 'remotes/kraxel/tags/ui-20190205-pull-request' into staging (2019-02-05 14:01:29 +0000) | 12 | Merge tag 'pull-tcg-20220420' of https://gitlab.com/rth7680/qemu into staging (2022-04-20 16:43:11 -0700) |
9 | 13 | ||
10 | are available in the Git repository at: | 14 | are available in the Git repository at: |
11 | 15 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20190205 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220421 |
13 | 17 | ||
14 | for you to fetch changes up to a15945d98d3a3390c3da344d1b47218e91e49d8b: | 18 | for you to fetch changes up to 5b415dd61bdbf61fb4be0e9f1a7172b8bce682c6: |
15 | 19 | ||
16 | target/arm: Make FPSCR/FPCR trapped-exception bits RAZ/WI (2019-02-05 16:52:42 +0000) | 20 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs (2022-04-21 11:37:05 +0100) |
17 | 21 | ||
18 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
19 | target-arm queue: | 23 | target-arm queue: |
20 | * Implement Armv8.5-BTI extension for system emulation mode | 24 | * hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF |
21 | * Implement the PR_PAC_RESET_KEYS prctl() for linux-user mode's Armv8.3-PAuth support | 25 | * versal: Add the Cortex-R5s in the Real-Time Processing Unit (RPU) subsystem |
22 | * Support TBI (top-byte-ignore) properly for linux-user mode | 26 | * versal: model enough of the Clock/Reset Low-power domain (CRL) to allow control of the Cortex-R5s |
23 | * gdbstub: allow killing QEMU via vKill command | 27 | * xlnx-zynqmp: Connect 4 TTC timers |
24 | * hw/arm/boot: Support DTB autoload for firmware-only boots | 28 | * exynos4210: Refactor GIC/combiner code to stop using qemu_split_irq |
25 | * target/arm: Make FPSCR/FPCR trapped-exception bits RAZ/WI | 29 | * realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' |
30 | * stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
31 | * hw/core/irq: remove unused 'qemu_irq_split' function | ||
32 | * npcm7xx: use symbolic constants for PWRON STRAP bit fields | ||
33 | * virt: document impact of gic-version on max CPUs | ||
26 | 34 | ||
27 | ---------------------------------------------------------------- | 35 | ---------------------------------------------------------------- |
28 | Max Filippov (1): | 36 | Edgar E. Iglesias (6): |
29 | gdbstub: allow killing QEMU via vKill command | 37 | timer: cadence_ttc: Break out header file to allow embedding |
38 | hw/arm/xlnx-zynqmp: Connect 4 TTC timers | ||
39 | hw/arm: versal: Create an APU CPU Cluster | ||
40 | hw/arm: versal: Add the Cortex-R5Fs | ||
41 | hw/misc: Add a model of the Xilinx Versal CRL | ||
42 | hw/arm: versal: Connect the CRL | ||
30 | 43 | ||
31 | Peter Maydell (7): | 44 | Hao Wu (2): |
32 | target/arm: Compute TB_FLAGS for TBI for user-only | 45 | hw/misc: Add PWRON STRAP bit fields in GCR module |
33 | hw/arm/boot: Fix block comment style in arm_load_kernel() | 46 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs |
34 | hw/arm/boot: Factor out "direct kernel boot" code into its own function | ||
35 | hw/arm/boot: Factor out "set up firmware boot" code | ||
36 | hw/arm/boot: Clarify why arm_setup_firmware_boot() doesn't set env->boot_info | ||
37 | hw/arm/boot: Support DTB autoload for firmware-only boots | ||
38 | target/arm: Make FPSCR/FPCR trapped-exception bits RAZ/WI | ||
39 | 47 | ||
40 | Richard Henderson (14): | 48 | Heinrich Schuchardt (1): |
41 | target/arm: Introduce isar_feature_aa64_bti | 49 | hw/arm/virt: impact of gic-version on max CPUs |
42 | target/arm: Add PSTATE.BTYPE | ||
43 | target/arm: Add BT and BTYPE to tb->flags | ||
44 | exec: Add target-specific tlb bits to MemTxAttrs | ||
45 | target/arm: Cache the GP bit for a page in MemTxAttrs | ||
46 | target/arm: Default handling of BTYPE during translation | ||
47 | target/arm: Reset btype for direct branches | ||
48 | target/arm: Set btype for indirect branches | ||
49 | target/arm: Enable BTI for -cpu max | ||
50 | linux-user: Implement PR_PAC_RESET_KEYS | ||
51 | tests/tcg/aarch64: Add pauth smoke test | ||
52 | target/arm: Add TBFLAG_A64_TBID, split out gen_top_byte_ignore | ||
53 | target/arm: Clean TBI for data operations in the translator | ||
54 | target/arm: Enable TBI for user-only | ||
55 | 50 | ||
56 | tests/tcg/aarch64/Makefile.target | 6 +- | 51 | Peter Maydell (19): |
57 | include/exec/memattrs.h | 10 + | 52 | hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF |
58 | linux-user/aarch64/target_syscall.h | 7 + | 53 | hw/arm/exynos4210: Use TYPE_OR_IRQ instead of custom OR-gate device |
59 | target/arm/cpu.h | 27 +- | 54 | hw/intc/exynos4210_gic: Remove unused TYPE_EXYNOS4210_IRQ_GATE |
60 | target/arm/internals.h | 27 +- | 55 | hw/arm/exynos4210: Put a9mpcore device into state struct |
61 | target/arm/translate.h | 12 +- | 56 | hw/arm/exynos4210: Drop int_gic_irq[] from Exynos4210Irq struct |
62 | gdbstub.c | 4 + | 57 | hw/arm/exynos4210: Coalesce board_irqs and irq_table |
63 | hw/arm/boot.c | 166 +++++++------ | 58 | hw/arm/exynos4210: Fix code style nit in combiner_grp_to_gic_id[] |
64 | linux-user/syscall.c | 36 +++ | 59 | hw/arm/exynos4210: Move exynos4210_init_board_irqs() into exynos4210.c |
65 | target/arm/cpu.c | 6 + | 60 | hw/arm/exynos4210: Put external GIC into state struct |
66 | target/arm/cpu64.c | 4 + | 61 | hw/arm/exynos4210: Drop ext_gic_irq[] from Exynos4210Irq struct |
67 | target/arm/helper.c | 80 +++--- | 62 | hw/arm/exynos4210: Move exynos4210_combiner_get_gpioin() into exynos4210.c |
68 | target/arm/translate-a64.c | 476 +++++++++++++++++++++++++----------- | 63 | hw/arm/exynos4210: Delete unused macro definitions |
69 | tests/tcg/aarch64/pauth-1.c | 23 ++ | 64 | hw/arm/exynos4210: Use TYPE_SPLIT_IRQ in exynos4210_init_board_irqs() |
70 | 14 files changed, 623 insertions(+), 261 deletions(-) | 65 | hw/arm/exynos4210: Fill in irq_table[] for internal-combiner-only IRQ lines |
71 | create mode 100644 tests/tcg/aarch64/pauth-1.c | 66 | hw/arm/exynos4210: Connect MCT_G0 and MCT_G1 to both combiners |
67 | hw/arm/exynos4210: Don't connect multiple lines to external GIC inputs | ||
68 | hw/arm/exynos4210: Fold combiner splits into exynos4210_init_board_irqs() | ||
69 | hw/arm/exynos4210: Put combiners into state struct | ||
70 | hw/arm/exynos4210: Drop Exynos4210Irq struct | ||
72 | 71 | ||
72 | Zongyuan Li (3): | ||
73 | hw/arm/realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
74 | hw/arm/stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
75 | hw/core/irq: remove unused 'qemu_irq_split' function | ||
76 | |||
77 | docs/system/arm/virt.rst | 4 +- | ||
78 | include/hw/arm/exynos4210.h | 50 ++-- | ||
79 | include/hw/arm/xlnx-versal.h | 16 ++ | ||
80 | include/hw/arm/xlnx-zynqmp.h | 4 + | ||
81 | include/hw/intc/exynos4210_combiner.h | 57 +++++ | ||
82 | include/hw/intc/exynos4210_gic.h | 43 ++++ | ||
83 | include/hw/irq.h | 5 - | ||
84 | include/hw/misc/npcm7xx_gcr.h | 30 +++ | ||
85 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++++ | ||
86 | include/hw/timer/cadence_ttc.h | 54 +++++ | ||
87 | hw/arm/exynos4210.c | 430 ++++++++++++++++++++++++++++++---- | ||
88 | hw/arm/npcm7xx_boards.c | 24 +- | ||
89 | hw/arm/realview.c | 33 ++- | ||
90 | hw/arm/stellaris.c | 15 +- | ||
91 | hw/arm/virt.c | 7 + | ||
92 | hw/arm/xlnx-versal-virt.c | 6 +- | ||
93 | hw/arm/xlnx-versal.c | 99 +++++++- | ||
94 | hw/arm/xlnx-zynqmp.c | 22 ++ | ||
95 | hw/core/irq.c | 15 -- | ||
96 | hw/intc/exynos4210_combiner.c | 108 +-------- | ||
97 | hw/intc/exynos4210_gic.c | 344 +-------------------------- | ||
98 | hw/misc/xlnx-versal-crl.c | 421 +++++++++++++++++++++++++++++++++ | ||
99 | hw/timer/cadence_ttc.c | 32 +-- | ||
100 | MAINTAINERS | 2 +- | ||
101 | hw/misc/meson.build | 1 + | ||
102 | 25 files changed, 1457 insertions(+), 600 deletions(-) | ||
103 | create mode 100644 include/hw/intc/exynos4210_combiner.h | ||
104 | create mode 100644 include/hw/intc/exynos4210_gic.h | ||
105 | create mode 100644 include/hw/misc/xlnx-versal-crl.h | ||
106 | create mode 100644 include/hw/timer/cadence_ttc.h | ||
107 | create mode 100644 hw/misc/xlnx-versal-crl.c | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | It's not possible to provide the guest with the Security extensions | ||
2 | (TrustZone) when using KVM or HVF, because the hardware | ||
3 | virtualization extensions don't permit running EL3 guest code. | ||
4 | However, we weren't checking for this combination, with the result | ||
5 | that QEMU would assert if you tried it: | ||
1 | 6 | ||
7 | $ qemu-system-aarch64 -enable-kvm -machine virt,secure=on -cpu host -display none | ||
8 | Unexpected error in object_property_find_err() at ../../qom/object.c:1304: | ||
9 | qemu-system-aarch64: Property 'host-arm-cpu.secure-memory' not found | ||
10 | Aborted | ||
11 | |||
12 | Check for this combination of options and report an error, in the | ||
13 | same way we already do for attempts to give a KVM or HVF guest the | ||
14 | Virtualization or MTE extensions. Now we will report: | ||
15 | |||
16 | qemu-system-aarch64: mach-virt: KVM does not support providing Security extensions (TrustZone) to the guest CPU | ||
17 | |||
18 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/961 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20220404155301.566542-1-peter.maydell@linaro.org | ||
22 | --- | ||
23 | hw/arm/virt.c | 7 +++++++ | ||
24 | 1 file changed, 7 insertions(+) | ||
25 | |||
26 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/arm/virt.c | ||
29 | +++ b/hw/arm/virt.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
31 | exit(1); | ||
32 | } | ||
33 | |||
34 | + if (vms->secure && (kvm_enabled() || hvf_enabled())) { | ||
35 | + error_report("mach-virt: %s does not support providing " | ||
36 | + "Security extensions (TrustZone) to the guest CPU", | ||
37 | + kvm_enabled() ? "KVM" : "HVF"); | ||
38 | + exit(1); | ||
39 | + } | ||
40 | + | ||
41 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { | ||
42 | error_report("mach-virt: %s does not support providing " | ||
43 | "Virtualization extensions to the guest CPU", | ||
44 | -- | ||
45 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> | ||
1 | 2 | ||
3 | Break out header file to allow embedding of the the TTC. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Message-id: 20220331222017.2914409-2-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/timer/cadence_ttc.h | 54 ++++++++++++++++++++++++++++++++++ | ||
13 | hw/timer/cadence_ttc.c | 32 ++------------------ | ||
14 | 2 files changed, 56 insertions(+), 30 deletions(-) | ||
15 | create mode 100644 include/hw/timer/cadence_ttc.h | ||
16 | |||
17 | diff --git a/include/hw/timer/cadence_ttc.h b/include/hw/timer/cadence_ttc.h | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/include/hw/timer/cadence_ttc.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * Xilinx Zynq cadence TTC model | ||
25 | + * | ||
26 | + * Copyright (c) 2011 Xilinx Inc. | ||
27 | + * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com) | ||
28 | + * Copyright (c) 2012 PetaLogix Pty Ltd. | ||
29 | + * Written By Haibing Ma | ||
30 | + * M. Habib | ||
31 | + * | ||
32 | + * This program is free software; you can redistribute it and/or | ||
33 | + * modify it under the terms of the GNU General Public License | ||
34 | + * as published by the Free Software Foundation; either version | ||
35 | + * 2 of the License, or (at your option) any later version. | ||
36 | + * | ||
37 | + * You should have received a copy of the GNU General Public License along | ||
38 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
39 | + */ | ||
40 | +#ifndef HW_TIMER_CADENCE_TTC_H | ||
41 | +#define HW_TIMER_CADENCE_TTC_H | ||
42 | + | ||
43 | +#include "hw/sysbus.h" | ||
44 | +#include "qemu/timer.h" | ||
45 | + | ||
46 | +typedef struct { | ||
47 | + QEMUTimer *timer; | ||
48 | + int freq; | ||
49 | + | ||
50 | + uint32_t reg_clock; | ||
51 | + uint32_t reg_count; | ||
52 | + uint32_t reg_value; | ||
53 | + uint16_t reg_interval; | ||
54 | + uint16_t reg_match[3]; | ||
55 | + uint32_t reg_intr; | ||
56 | + uint32_t reg_intr_en; | ||
57 | + uint32_t reg_event_ctrl; | ||
58 | + uint32_t reg_event; | ||
59 | + | ||
60 | + uint64_t cpu_time; | ||
61 | + unsigned int cpu_time_valid; | ||
62 | + | ||
63 | + qemu_irq irq; | ||
64 | +} CadenceTimerState; | ||
65 | + | ||
66 | +#define TYPE_CADENCE_TTC "cadence_ttc" | ||
67 | +OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | ||
68 | + | ||
69 | +struct CadenceTTCState { | ||
70 | + SysBusDevice parent_obj; | ||
71 | + | ||
72 | + MemoryRegion iomem; | ||
73 | + CadenceTimerState timer[3]; | ||
74 | +}; | ||
75 | + | ||
76 | +#endif | ||
77 | diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/hw/timer/cadence_ttc.c | ||
80 | +++ b/hw/timer/cadence_ttc.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu/timer.h" | ||
83 | #include "qom/object.h" | ||
84 | |||
85 | +#include "hw/timer/cadence_ttc.h" | ||
86 | + | ||
87 | #ifdef CADENCE_TTC_ERR_DEBUG | ||
88 | #define DB_PRINT(...) do { \ | ||
89 | fprintf(stderr, ": %s: ", __func__); \ | ||
90 | @@ -XXX,XX +XXX,XX @@ | ||
91 | #define CLOCK_CTRL_PS_EN 0x00000001 | ||
92 | #define CLOCK_CTRL_PS_V 0x0000001e | ||
93 | |||
94 | -typedef struct { | ||
95 | - QEMUTimer *timer; | ||
96 | - int freq; | ||
97 | - | ||
98 | - uint32_t reg_clock; | ||
99 | - uint32_t reg_count; | ||
100 | - uint32_t reg_value; | ||
101 | - uint16_t reg_interval; | ||
102 | - uint16_t reg_match[3]; | ||
103 | - uint32_t reg_intr; | ||
104 | - uint32_t reg_intr_en; | ||
105 | - uint32_t reg_event_ctrl; | ||
106 | - uint32_t reg_event; | ||
107 | - | ||
108 | - uint64_t cpu_time; | ||
109 | - unsigned int cpu_time_valid; | ||
110 | - | ||
111 | - qemu_irq irq; | ||
112 | -} CadenceTimerState; | ||
113 | - | ||
114 | -#define TYPE_CADENCE_TTC "cadence_ttc" | ||
115 | -OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) | ||
116 | - | ||
117 | -struct CadenceTTCState { | ||
118 | - SysBusDevice parent_obj; | ||
119 | - | ||
120 | - MemoryRegion iomem; | ||
121 | - CadenceTimerState timer[3]; | ||
122 | -}; | ||
123 | - | ||
124 | static void cadence_timer_update(CadenceTimerState *s) | ||
125 | { | ||
126 | qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en)); | ||
127 | -- | ||
128 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | The branch target exception for guarded pages has high priority, | 3 | Connect the 4 TTC timers on the ZynqMP. |
4 | and only 8 instructions are valid for that case. Perform this | ||
5 | check before doing any other decode. | ||
6 | 4 | ||
7 | Clear BTYPE after all insns that neither set BTYPE nor exit via | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | exception (DISAS_NORETURN). | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | |
10 | Not yet handled are insns that exit via DISAS_NORETURN for some | 8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
11 | other reason, like direct branches. | 9 | Message-id: 20220331222017.2914409-3-edgar.iglesias@gmail.com |
12 | |||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20190128223118.5255-7-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 11 | --- |
18 | target/arm/internals.h | 6 ++ | 12 | include/hw/arm/xlnx-zynqmp.h | 4 ++++ |
19 | target/arm/translate.h | 9 ++- | 13 | hw/arm/xlnx-zynqmp.c | 22 ++++++++++++++++++++++ |
20 | target/arm/translate-a64.c | 139 +++++++++++++++++++++++++++++++++++++ | 14 | 2 files changed, 26 insertions(+) |
21 | 3 files changed, 152 insertions(+), 2 deletions(-) | ||
22 | 15 | ||
23 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
24 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/internals.h | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
26 | +++ b/target/arm/internals.h | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
27 | @@ -XXX,XX +XXX,XX @@ enum arm_exception_class { | 20 | @@ -XXX,XX +XXX,XX @@ |
28 | EC_FPIDTRAP = 0x08, | 21 | #include "hw/or-irq.h" |
29 | EC_PACTRAP = 0x09, | 22 | #include "hw/misc/xlnx-zynqmp-apu-ctrl.h" |
30 | EC_CP14RRTTRAP = 0x0c, | 23 | #include "hw/misc/xlnx-zynqmp-crf.h" |
31 | + EC_BTITRAP = 0x0d, | 24 | +#include "hw/timer/cadence_ttc.h" |
32 | EC_ILLEGALSTATE = 0x0e, | 25 | |
33 | EC_AA32_SVC = 0x11, | 26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" |
34 | EC_AA32_HVC = 0x12, | 27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) |
35 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_pactrap(void) | 28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) |
36 | return EC_PACTRAP << ARM_EL_EC_SHIFT; | 29 | #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ |
30 | XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) | ||
31 | |||
32 | +#define XLNX_ZYNQMP_NUM_TTC 4 | ||
33 | + | ||
34 | /* | ||
35 | * Unimplemented mmio regions needed to boot some images. | ||
36 | */ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
38 | qemu_or_irq qspi_irq_orgate; | ||
39 | XlnxZynqMPAPUCtrl apu_ctrl; | ||
40 | XlnxZynqMPCRF crf; | ||
41 | + CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC]; | ||
42 | |||
43 | char *boot_cpu; | ||
44 | ARMCPU *boot_cpu_ptr; | ||
45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/xlnx-zynqmp.c | ||
48 | +++ b/hw/arm/xlnx-zynqmp.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define APU_ADDR 0xfd5c0000 | ||
51 | #define APU_IRQ 153 | ||
52 | |||
53 | +#define TTC0_ADDR 0xFF110000 | ||
54 | +#define TTC0_IRQ 36 | ||
55 | + | ||
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) | ||
60 | sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
37 | } | 61 | } |
38 | 62 | ||
39 | +static inline uint32_t syn_btitrap(int btype) | 63 | +static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic) |
40 | +{ | 64 | +{ |
41 | + return (EC_BTITRAP << ARM_EL_EC_SHIFT) | btype; | 65 | + SysBusDevice *sbd; |
42 | +} | 66 | + int i, irq; |
43 | + | 67 | + |
44 | static inline uint32_t syn_insn_abort(int same_el, int ea, int s1ptw, int fsc) | 68 | + for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) { |
45 | { | 69 | + object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i], |
46 | return (EC_INSNABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | 70 | + TYPE_CADENCE_TTC); |
47 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 71 | + sbd = SYS_BUS_DEVICE(&s->ttc[i]); |
48 | index XXXXXXX..XXXXXXX 100644 | 72 | + |
49 | --- a/target/arm/translate.h | 73 | + sysbus_realize(sbd, &error_fatal); |
50 | +++ b/target/arm/translate.h | 74 | + sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000); |
51 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 75 | + for (irq = 0; irq < 3; irq++) { |
52 | bool pauth_active; | 76 | + sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]); |
53 | /* True with v8.5-BTI and SCTLR_ELx.BT* set. */ | 77 | + } |
54 | bool bt; | ||
55 | - /* A copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. */ | ||
56 | - uint8_t btype; | ||
57 | + /* | ||
58 | + * >= 0, a copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. | ||
59 | + * < 0, set by the current instruction. | ||
60 | + */ | ||
61 | + int8_t btype; | ||
62 | + /* True if this page is guarded. */ | ||
63 | + bool guarded_page; | ||
64 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ | ||
65 | int c15_cpar; | ||
66 | /* TCG op of the current insn_start. */ | ||
67 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/translate-a64.c | ||
70 | +++ b/target/arm/translate-a64.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static inline int get_a64_user_mem_index(DisasContext *s) | ||
72 | return arm_to_core_mmu_idx(useridx); | ||
73 | } | ||
74 | |||
75 | +static void reset_btype(DisasContext *s) | ||
76 | +{ | ||
77 | + if (s->btype != 0) { | ||
78 | + TCGv_i32 zero = tcg_const_i32(0); | ||
79 | + tcg_gen_st_i32(zero, cpu_env, offsetof(CPUARMState, btype)); | ||
80 | + tcg_temp_free_i32(zero); | ||
81 | + s->btype = 0; | ||
82 | + } | 78 | + } |
83 | +} | 79 | +} |
84 | + | 80 | + |
85 | void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | 81 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) |
86 | fprintf_function cpu_fprintf, int flags) | ||
87 | { | 82 | { |
88 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn) | 83 | static const struct UnimpInfo { |
89 | } | 84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) |
90 | } | 85 | xlnx_zynqmp_create_efuse(s, gic_spi); |
91 | 86 | xlnx_zynqmp_create_apu_ctrl(s, gic_spi); | |
92 | +/** | 87 | xlnx_zynqmp_create_crf(s, gic_spi); |
93 | + * is_guarded_page: | 88 | + xlnx_zynqmp_create_ttc(s, gic_spi); |
94 | + * @env: The cpu environment | 89 | xlnx_zynqmp_create_unimp_mmio(s); |
95 | + * @s: The DisasContext | 90 | |
96 | + * | 91 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { |
97 | + * Return true if the page is guarded. | ||
98 | + */ | ||
99 | +static bool is_guarded_page(CPUARMState *env, DisasContext *s) | ||
100 | +{ | ||
101 | +#ifdef CONFIG_USER_ONLY | ||
102 | + return false; /* FIXME */ | ||
103 | +#else | ||
104 | + uint64_t addr = s->base.pc_first; | ||
105 | + int mmu_idx = arm_to_core_mmu_idx(s->mmu_idx); | ||
106 | + unsigned int index = tlb_index(env, mmu_idx, addr); | ||
107 | + CPUTLBEntry *entry = tlb_entry(env, mmu_idx, addr); | ||
108 | + | ||
109 | + /* | ||
110 | + * We test this immediately after reading an insn, which means | ||
111 | + * that any normal page must be in the TLB. The only exception | ||
112 | + * would be for executing from flash or device memory, which | ||
113 | + * does not retain the TLB entry. | ||
114 | + * | ||
115 | + * FIXME: Assume false for those, for now. We could use | ||
116 | + * arm_cpu_get_phys_page_attrs_debug to re-read the page | ||
117 | + * table entry even for that case. | ||
118 | + */ | ||
119 | + return (tlb_hit(entry->addr_code, addr) && | ||
120 | + env->iotlb[mmu_idx][index].attrs.target_tlb_bit0); | ||
121 | +#endif | ||
122 | +} | ||
123 | + | ||
124 | +/** | ||
125 | + * btype_destination_ok: | ||
126 | + * @insn: The instruction at the branch destination | ||
127 | + * @bt: SCTLR_ELx.BT | ||
128 | + * @btype: PSTATE.BTYPE, and is non-zero | ||
129 | + * | ||
130 | + * On a guarded page, there are a limited number of insns | ||
131 | + * that may be present at the branch target: | ||
132 | + * - branch target identifiers, | ||
133 | + * - paciasp, pacibsp, | ||
134 | + * - BRK insn | ||
135 | + * - HLT insn | ||
136 | + * Anything else causes a Branch Target Exception. | ||
137 | + * | ||
138 | + * Return true if the branch is compatible, false to raise BTITRAP. | ||
139 | + */ | ||
140 | +static bool btype_destination_ok(uint32_t insn, bool bt, int btype) | ||
141 | +{ | ||
142 | + if ((insn & 0xfffff01fu) == 0xd503201fu) { | ||
143 | + /* HINT space */ | ||
144 | + switch (extract32(insn, 5, 7)) { | ||
145 | + case 0b011001: /* PACIASP */ | ||
146 | + case 0b011011: /* PACIBSP */ | ||
147 | + /* | ||
148 | + * If SCTLR_ELx.BT, then PACI*SP are not compatible | ||
149 | + * with btype == 3. Otherwise all btype are ok. | ||
150 | + */ | ||
151 | + return !bt || btype != 3; | ||
152 | + case 0b100000: /* BTI */ | ||
153 | + /* Not compatible with any btype. */ | ||
154 | + return false; | ||
155 | + case 0b100010: /* BTI c */ | ||
156 | + /* Not compatible with btype == 3 */ | ||
157 | + return btype != 3; | ||
158 | + case 0b100100: /* BTI j */ | ||
159 | + /* Not compatible with btype == 2 */ | ||
160 | + return btype != 2; | ||
161 | + case 0b100110: /* BTI jc */ | ||
162 | + /* Compatible with any btype. */ | ||
163 | + return true; | ||
164 | + } | ||
165 | + } else { | ||
166 | + switch (insn & 0xffe0001fu) { | ||
167 | + case 0xd4200000u: /* BRK */ | ||
168 | + case 0xd4400000u: /* HLT */ | ||
169 | + /* Give priority to the breakpoint exception. */ | ||
170 | + return true; | ||
171 | + } | ||
172 | + } | ||
173 | + return false; | ||
174 | +} | ||
175 | + | ||
176 | /* C3.1 A64 instruction index by encoding */ | ||
177 | static void disas_a64_insn(CPUARMState *env, DisasContext *s) | ||
178 | { | ||
179 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | ||
180 | |||
181 | s->fp_access_checked = false; | ||
182 | |||
183 | + if (dc_isar_feature(aa64_bti, s)) { | ||
184 | + if (s->base.num_insns == 1) { | ||
185 | + /* | ||
186 | + * At the first insn of the TB, compute s->guarded_page. | ||
187 | + * We delayed computing this until successfully reading | ||
188 | + * the first insn of the TB, above. This (mostly) ensures | ||
189 | + * that the softmmu tlb entry has been populated, and the | ||
190 | + * page table GP bit is available. | ||
191 | + * | ||
192 | + * Note that we need to compute this even if btype == 0, | ||
193 | + * because this value is used for BR instructions later | ||
194 | + * where ENV is not available. | ||
195 | + */ | ||
196 | + s->guarded_page = is_guarded_page(env, s); | ||
197 | + | ||
198 | + /* First insn can have btype set to non-zero. */ | ||
199 | + tcg_debug_assert(s->btype >= 0); | ||
200 | + | ||
201 | + /* | ||
202 | + * Note that the Branch Target Exception has fairly high | ||
203 | + * priority -- below debugging exceptions but above most | ||
204 | + * everything else. This allows us to handle this now | ||
205 | + * instead of waiting until the insn is otherwise decoded. | ||
206 | + */ | ||
207 | + if (s->btype != 0 | ||
208 | + && s->guarded_page | ||
209 | + && !btype_destination_ok(insn, s->bt, s->btype)) { | ||
210 | + gen_exception_insn(s, 4, EXCP_UDEF, syn_btitrap(s->btype), | ||
211 | + default_exception_el(s)); | ||
212 | + return; | ||
213 | + } | ||
214 | + } else { | ||
215 | + /* Not the first insn: btype must be 0. */ | ||
216 | + tcg_debug_assert(s->btype == 0); | ||
217 | + } | ||
218 | + } | ||
219 | + | ||
220 | switch (extract32(insn, 25, 4)) { | ||
221 | case 0x0: case 0x1: case 0x3: /* UNALLOCATED */ | ||
222 | unallocated_encoding(s); | ||
223 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | ||
224 | |||
225 | /* if we allocated any temporaries, free them here */ | ||
226 | free_tmp_a64(s); | ||
227 | + | ||
228 | + /* | ||
229 | + * After execution of most insns, btype is reset to 0. | ||
230 | + * Note that we set btype == -1 when the insn sets btype. | ||
231 | + */ | ||
232 | + if (s->btype > 0 && s->base.is_jmp != DISAS_NORETURN) { | ||
233 | + reset_btype(s); | ||
234 | + } | ||
235 | } | ||
236 | |||
237 | static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
238 | -- | 92 | -- |
239 | 2.20.1 | 93 | 2.25.1 |
240 | |||
241 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | This has been enabled in the linux kernel since v3.11 | 3 | Create an APU CPU Cluster. This is in preparation to add the RPU. |
4 | (commit d50240a5f6cea, 2013-09-03, | ||
5 | "arm64: mm: permit use of tagged pointers at EL0"). | ||
6 | 4 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
9 | Message-id: 20190204132126.3255-5-richard.henderson@linaro.org | 7 | Message-id: 20220406174303.2022038-2-edgar.iglesias@xilinx.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/cpu.c | 6 ++++++ | 10 | include/hw/arm/xlnx-versal.h | 2 ++ |
13 | 1 file changed, 6 insertions(+) | 11 | hw/arm/xlnx-versal.c | 9 ++++++++- |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | ||
14 | 13 | ||
15 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.c | 16 | --- a/include/hw/arm/xlnx-versal.h |
18 | +++ b/target/arm/cpu.c | 17 | +++ b/include/hw/arm/xlnx-versal.h |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 18 | @@ -XXX,XX +XXX,XX @@ |
20 | env->vfp.zcr_el[1] = cpu->sve_max_vq - 1; | 19 | |
21 | env->vfp.zcr_el[2] = env->vfp.zcr_el[1]; | 20 | #include "hw/sysbus.h" |
22 | env->vfp.zcr_el[3] = env->vfp.zcr_el[1]; | 21 | #include "hw/arm/boot.h" |
23 | + /* | 22 | +#include "hw/cpu/cluster.h" |
24 | + * Enable TBI0 and TBI1. While the real kernel only enables TBI0, | 23 | #include "hw/or-irq.h" |
25 | + * turning on both here will produce smaller code and otherwise | 24 | #include "hw/sd/sdhci.h" |
26 | + * make no difference to the user-level emulation. | 25 | #include "hw/intc/arm_gicv3.h" |
27 | + */ | 26 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
28 | + env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); | 27 | struct { |
29 | #else | 28 | struct { |
30 | /* Reset into the highest available EL */ | 29 | MemoryRegion mr; |
31 | if (arm_feature(env, ARM_FEATURE_EL3)) { | 30 | + CPUClusterState cluster; |
31 | ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; | ||
32 | GICv3State gic; | ||
33 | } apu; | ||
34 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/arm/xlnx-versal.c | ||
37 | +++ b/hw/arm/xlnx-versal.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
39 | { | ||
40 | int i; | ||
41 | |||
42 | + object_initialize_child(OBJECT(s), "apu-cluster", &s->fpd.apu.cluster, | ||
43 | + TYPE_CPU_CLUSTER); | ||
44 | + qdev_prop_set_uint32(DEVICE(&s->fpd.apu.cluster), "cluster-id", 0); | ||
45 | + | ||
46 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | ||
47 | Object *obj; | ||
48 | |||
49 | - object_initialize_child(OBJECT(s), "apu-cpu[*]", &s->fpd.apu.cpu[i], | ||
50 | + object_initialize_child(OBJECT(&s->fpd.apu.cluster), | ||
51 | + "apu-cpu[*]", &s->fpd.apu.cpu[i], | ||
52 | XLNX_VERSAL_ACPU_TYPE); | ||
53 | obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
54 | if (i) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
56 | &error_abort); | ||
57 | qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
58 | } | ||
59 | + | ||
60 | + qdev_realize(DEVICE(&s->fpd.apu.cluster), NULL, &error_fatal); | ||
61 | } | ||
62 | |||
63 | static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
32 | -- | 64 | -- |
33 | 2.20.1 | 65 | 2.25.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Add the Cortex-R5Fs of the Versal RPU (Real-time Processing Unit) |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | subsystem. |
5 | Message-id: 20190128223118.5255-9-richard.henderson@linaro.org | 5 | |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20220406174303.2022038-3-edgar.iglesias@xilinx.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-a64.c | 37 ++++++++++++++++++++++++++++++++++++- | 11 | include/hw/arm/xlnx-versal.h | 10 ++++++++++ |
9 | 1 file changed, 36 insertions(+), 1 deletion(-) | 12 | hw/arm/xlnx-versal-virt.c | 6 +++--- |
13 | hw/arm/xlnx-versal.c | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 49 insertions(+), 3 deletions(-) | ||
10 | 15 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 18 | --- a/include/hw/arm/xlnx-versal.h |
14 | +++ b/target/arm/translate-a64.c | 19 | +++ b/include/hw/arm/xlnx-versal.h |
15 | @@ -XXX,XX +XXX,XX @@ static void reset_btype(DisasContext *s) | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | ||
22 | |||
23 | #define XLNX_VERSAL_NR_ACPUS 2 | ||
24 | +#define XLNX_VERSAL_NR_RCPUS 2 | ||
25 | #define XLNX_VERSAL_NR_UARTS 2 | ||
26 | #define XLNX_VERSAL_NR_GEMS 2 | ||
27 | #define XLNX_VERSAL_NR_ADMAS 8 | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
29 | VersalUsb2 usb; | ||
30 | } iou; | ||
31 | |||
32 | + /* Real-time Processing Unit. */ | ||
33 | + struct { | ||
34 | + MemoryRegion mr; | ||
35 | + MemoryRegion mr_ps_alias; | ||
36 | + | ||
37 | + CPUClusterState cluster; | ||
38 | + ARMCPU cpu[XLNX_VERSAL_NR_RCPUS]; | ||
39 | + } rpu; | ||
40 | + | ||
41 | struct { | ||
42 | qemu_or_irq irq_orgate; | ||
43 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
44 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal-virt.c | ||
47 | +++ b/hw/arm/xlnx-versal-virt.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | ||
49 | |||
50 | mc->desc = "Xilinx Versal Virtual development board"; | ||
51 | mc->init = versal_virt_init; | ||
52 | - mc->min_cpus = XLNX_VERSAL_NR_ACPUS; | ||
53 | - mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | ||
54 | - mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | ||
55 | + mc->min_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
56 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
57 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
58 | mc->no_cdrom = true; | ||
59 | mc->default_ram_id = "ddr"; | ||
60 | } | ||
61 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/xlnx-versal.c | ||
64 | +++ b/hw/arm/xlnx-versal.c | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | #include "hw/sysbus.h" | ||
67 | |||
68 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
69 | +#define XLNX_VERSAL_RCPU_TYPE ARM_CPU_TYPE_NAME("cortex-r5f") | ||
70 | #define GEM_REVISION 0x40070106 | ||
71 | |||
72 | #define VERSAL_NUM_PMC_APB_IRQS 3 | ||
73 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) | ||
16 | } | 74 | } |
17 | } | 75 | } |
18 | 76 | ||
19 | +static void set_btype(DisasContext *s, int val) | 77 | +static void versal_create_rpu_cpus(Versal *s) |
20 | +{ | 78 | +{ |
21 | + TCGv_i32 tcg_val; | 79 | + int i; |
22 | + | 80 | + |
23 | + /* BTYPE is a 2-bit field, and 0 should be done with reset_btype. */ | 81 | + object_initialize_child(OBJECT(s), "rpu-cluster", &s->lpd.rpu.cluster, |
24 | + tcg_debug_assert(val >= 1 && val <= 3); | 82 | + TYPE_CPU_CLUSTER); |
83 | + qdev_prop_set_uint32(DEVICE(&s->lpd.rpu.cluster), "cluster-id", 1); | ||
25 | + | 84 | + |
26 | + tcg_val = tcg_const_i32(val); | 85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { |
27 | + tcg_gen_st_i32(tcg_val, cpu_env, offsetof(CPUARMState, btype)); | 86 | + Object *obj; |
28 | + tcg_temp_free_i32(tcg_val); | 87 | + |
29 | + s->btype = -1; | 88 | + object_initialize_child(OBJECT(&s->lpd.rpu.cluster), |
89 | + "rpu-cpu[*]", &s->lpd.rpu.cpu[i], | ||
90 | + XLNX_VERSAL_RCPU_TYPE); | ||
91 | + obj = OBJECT(&s->lpd.rpu.cpu[i]); | ||
92 | + object_property_set_bool(obj, "start-powered-off", true, | ||
93 | + &error_abort); | ||
94 | + | ||
95 | + object_property_set_int(obj, "mp-affinity", 0x100 | i, &error_abort); | ||
96 | + object_property_set_int(obj, "core-count", ARRAY_SIZE(s->lpd.rpu.cpu), | ||
97 | + &error_abort); | ||
98 | + object_property_set_link(obj, "memory", OBJECT(&s->lpd.rpu.mr), | ||
99 | + &error_abort); | ||
100 | + qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
101 | + } | ||
102 | + | ||
103 | + qdev_realize(DEVICE(&s->lpd.rpu.cluster), NULL, &error_fatal); | ||
30 | +} | 104 | +} |
31 | + | 105 | + |
32 | void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | 106 | static void versal_create_uarts(Versal *s, qemu_irq *pic) |
33 | fprintf_function cpu_fprintf, int flags) | ||
34 | { | 107 | { |
35 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | 108 | int i; |
36 | static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | 109 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
37 | { | 110 | |
38 | unsigned int opc, op2, op3, rn, op4; | 111 | versal_create_apu_cpus(s); |
39 | + unsigned btype_mod = 2; /* 0: BR, 1: BLR, 2: other */ | 112 | versal_create_apu_gic(s, pic); |
40 | TCGv_i64 dst; | 113 | + versal_create_rpu_cpus(s); |
41 | TCGv_i64 modifier; | 114 | versal_create_uarts(s, pic); |
42 | 115 | versal_create_usbs(s, pic); | |
43 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | 116 | versal_create_gems(s, pic); |
44 | case 0: /* BR */ | 117 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
45 | case 1: /* BLR */ | 118 | |
46 | case 2: /* RET */ | 119 | memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); |
47 | + btype_mod = opc; | 120 | memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); |
48 | switch (op3) { | 121 | + memory_region_add_subregion_overlap(&s->lpd.rpu.mr, 0, |
49 | case 0: | 122 | + &s->lpd.rpu.mr_ps_alias, 0); |
50 | /* BR, BLR, RET */ | ||
51 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
52 | default: | ||
53 | goto do_unallocated; | ||
54 | } | ||
55 | - | ||
56 | gen_a64_set_pc(s, dst); | ||
57 | /* BLR also needs to load return address */ | ||
58 | if (opc == 1) { | ||
59 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
60 | if ((op3 & ~1) != 2) { | ||
61 | goto do_unallocated; | ||
62 | } | ||
63 | + btype_mod = opc & 1; | ||
64 | if (s->pauth_active) { | ||
65 | dst = new_tmp_a64(s); | ||
66 | modifier = cpu_reg_sp(s, op4); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
68 | return; | ||
69 | } | ||
70 | |||
71 | + switch (btype_mod) { | ||
72 | + case 0: /* BR */ | ||
73 | + if (dc_isar_feature(aa64_bti, s)) { | ||
74 | + /* BR to {x16,x17} or !guard -> 1, else 3. */ | ||
75 | + set_btype(s, rn == 16 || rn == 17 || !s->guarded_page ? 1 : 3); | ||
76 | + } | ||
77 | + break; | ||
78 | + | ||
79 | + case 1: /* BLR */ | ||
80 | + if (dc_isar_feature(aa64_bti, s)) { | ||
81 | + /* BLR sets BTYPE to 2, regardless of source guarded page. */ | ||
82 | + set_btype(s, 2); | ||
83 | + } | ||
84 | + break; | ||
85 | + | ||
86 | + default: /* RET or none of the above. */ | ||
87 | + /* BTYPE will be set to 0 by normal end-of-insn processing. */ | ||
88 | + break; | ||
89 | + } | ||
90 | + | ||
91 | s->base.is_jmp = DISAS_JUMP; | ||
92 | } | 123 | } |
93 | 124 | ||
125 | static void versal_init(Object *obj) | ||
126 | @@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj) | ||
127 | Versal *s = XLNX_VERSAL(obj); | ||
128 | |||
129 | memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); | ||
130 | + memory_region_init(&s->lpd.rpu.mr, obj, "mr-rpu", UINT64_MAX); | ||
131 | memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); | ||
132 | + memory_region_init_alias(&s->lpd.rpu.mr_ps_alias, OBJECT(s), | ||
133 | + "mr-rpu-ps-alias", &s->mr_ps, 0, UINT64_MAX); | ||
134 | } | ||
135 | |||
136 | static Property versal_properties[] = { | ||
94 | -- | 137 | -- |
95 | 2.20.1 | 138 | 2.25.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 3 | Add a model of the Xilinx Versal CRL. |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | |
5 | Message-id: 20190201195404.30486-3-richard.henderson@linaro.org | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20220406174303.2022038-4-edgar.iglesias@xilinx.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | tests/tcg/aarch64/Makefile.target | 6 +++++- | 11 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++ |
9 | tests/tcg/aarch64/pauth-1.c | 23 +++++++++++++++++++++++ | 12 | hw/misc/xlnx-versal-crl.c | 421 ++++++++++++++++++++++++++++++ |
10 | 2 files changed, 28 insertions(+), 1 deletion(-) | 13 | hw/misc/meson.build | 1 + |
11 | create mode 100644 tests/tcg/aarch64/pauth-1.c | 14 | 3 files changed, 657 insertions(+) |
15 | create mode 100644 include/hw/misc/xlnx-versal-crl.h | ||
16 | create mode 100644 hw/misc/xlnx-versal-crl.c | ||
12 | 17 | ||
13 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | 18 | diff --git a/include/hw/misc/xlnx-versal-crl.h b/include/hw/misc/xlnx-versal-crl.h |
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/tests/tcg/aarch64/Makefile.target | ||
16 | +++ b/tests/tcg/aarch64/Makefile.target | ||
17 | @@ -XXX,XX +XXX,XX @@ VPATH += $(AARCH64_SRC) | ||
18 | # we don't build any of the ARM tests | ||
19 | AARCH64_TESTS=$(filter-out $(ARM_TESTS), $(TESTS)) | ||
20 | AARCH64_TESTS+=fcvt | ||
21 | -TESTS:=$(AARCH64_TESTS) | ||
22 | |||
23 | fcvt: LDFLAGS+=-lm | ||
24 | |||
25 | run-fcvt: fcvt | ||
26 | $(call run-test,$<,$(QEMU) $<, "$< on $(TARGET_NAME)") | ||
27 | $(call diff-out,$<,$(AARCH64_SRC)/fcvt.ref) | ||
28 | + | ||
29 | +AARCH64_TESTS += pauth-1 | ||
30 | +run-pauth-%: QEMU += -cpu max | ||
31 | + | ||
32 | +TESTS:=$(AARCH64_TESTS) | ||
33 | diff --git a/tests/tcg/aarch64/pauth-1.c b/tests/tcg/aarch64/pauth-1.c | ||
34 | new file mode 100644 | 19 | new file mode 100644 |
35 | index XXXXXXX..XXXXXXX | 20 | index XXXXXXX..XXXXXXX |
36 | --- /dev/null | 21 | --- /dev/null |
37 | +++ b/tests/tcg/aarch64/pauth-1.c | 22 | +++ b/include/hw/misc/xlnx-versal-crl.h |
38 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
39 | +#include <assert.h> | 24 | +/* |
40 | +#include <sys/prctl.h> | 25 | + * QEMU model of the Clock-Reset-LPD (CRL). |
41 | + | 26 | + * |
42 | +asm(".arch armv8.4-a"); | 27 | + * Copyright (c) 2022 Xilinx Inc. |
43 | + | 28 | + * SPDX-License-Identifier: GPL-2.0-or-later |
44 | +#ifndef PR_PAC_RESET_KEYS | 29 | + * |
45 | +#define PR_PAC_RESET_KEYS 54 | 30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
46 | +#define PR_PAC_APDAKEY (1 << 2) | 31 | + */ |
32 | +#ifndef HW_MISC_XLNX_VERSAL_CRL_H | ||
33 | +#define HW_MISC_XLNX_VERSAL_CRL_H | ||
34 | + | ||
35 | +#include "hw/sysbus.h" | ||
36 | +#include "hw/register.h" | ||
37 | +#include "target/arm/cpu.h" | ||
38 | + | ||
39 | +#define TYPE_XLNX_VERSAL_CRL "xlnx,versal-crl" | ||
40 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCRL, XLNX_VERSAL_CRL) | ||
41 | + | ||
42 | +REG32(ERR_CTRL, 0x0) | ||
43 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) | ||
44 | +REG32(IR_STATUS, 0x4) | ||
45 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) | ||
46 | +REG32(IR_MASK, 0x8) | ||
47 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) | ||
48 | +REG32(IR_ENABLE, 0xc) | ||
49 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) | ||
50 | +REG32(IR_DISABLE, 0x10) | ||
51 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) | ||
52 | +REG32(WPROT, 0x1c) | ||
53 | + FIELD(WPROT, ACTIVE, 0, 1) | ||
54 | +REG32(PLL_CLK_OTHER_DMN, 0x20) | ||
55 | + FIELD(PLL_CLK_OTHER_DMN, APLL_BYPASS, 0, 1) | ||
56 | +REG32(RPLL_CTRL, 0x40) | ||
57 | + FIELD(RPLL_CTRL, POST_SRC, 24, 3) | ||
58 | + FIELD(RPLL_CTRL, PRE_SRC, 20, 3) | ||
59 | + FIELD(RPLL_CTRL, CLKOUTDIV, 16, 2) | ||
60 | + FIELD(RPLL_CTRL, FBDIV, 8, 8) | ||
61 | + FIELD(RPLL_CTRL, BYPASS, 3, 1) | ||
62 | + FIELD(RPLL_CTRL, RESET, 0, 1) | ||
63 | +REG32(RPLL_CFG, 0x44) | ||
64 | + FIELD(RPLL_CFG, LOCK_DLY, 25, 7) | ||
65 | + FIELD(RPLL_CFG, LOCK_CNT, 13, 10) | ||
66 | + FIELD(RPLL_CFG, LFHF, 10, 2) | ||
67 | + FIELD(RPLL_CFG, CP, 5, 4) | ||
68 | + FIELD(RPLL_CFG, RES, 0, 4) | ||
69 | +REG32(RPLL_FRAC_CFG, 0x48) | ||
70 | + FIELD(RPLL_FRAC_CFG, ENABLED, 31, 1) | ||
71 | + FIELD(RPLL_FRAC_CFG, SEED, 22, 3) | ||
72 | + FIELD(RPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
73 | + FIELD(RPLL_FRAC_CFG, ORDER, 18, 1) | ||
74 | + FIELD(RPLL_FRAC_CFG, DATA, 0, 16) | ||
75 | +REG32(PLL_STATUS, 0x50) | ||
76 | + FIELD(PLL_STATUS, RPLL_STABLE, 2, 1) | ||
77 | + FIELD(PLL_STATUS, RPLL_LOCK, 0, 1) | ||
78 | +REG32(RPLL_TO_XPD_CTRL, 0x100) | ||
79 | + FIELD(RPLL_TO_XPD_CTRL, CLKACT, 25, 1) | ||
80 | + FIELD(RPLL_TO_XPD_CTRL, DIVISOR0, 8, 10) | ||
81 | +REG32(LPD_TOP_SWITCH_CTRL, 0x104) | ||
82 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT_ADMA, 26, 1) | ||
83 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT, 25, 1) | ||
84 | + FIELD(LPD_TOP_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
85 | + FIELD(LPD_TOP_SWITCH_CTRL, SRCSEL, 0, 3) | ||
86 | +REG32(LPD_LSBUS_CTRL, 0x108) | ||
87 | + FIELD(LPD_LSBUS_CTRL, CLKACT, 25, 1) | ||
88 | + FIELD(LPD_LSBUS_CTRL, DIVISOR0, 8, 10) | ||
89 | + FIELD(LPD_LSBUS_CTRL, SRCSEL, 0, 3) | ||
90 | +REG32(CPU_R5_CTRL, 0x10c) | ||
91 | + FIELD(CPU_R5_CTRL, CLKACT_OCM2, 28, 1) | ||
92 | + FIELD(CPU_R5_CTRL, CLKACT_OCM, 27, 1) | ||
93 | + FIELD(CPU_R5_CTRL, CLKACT_CORE, 26, 1) | ||
94 | + FIELD(CPU_R5_CTRL, CLKACT, 25, 1) | ||
95 | + FIELD(CPU_R5_CTRL, DIVISOR0, 8, 10) | ||
96 | + FIELD(CPU_R5_CTRL, SRCSEL, 0, 3) | ||
97 | +REG32(IOU_SWITCH_CTRL, 0x114) | ||
98 | + FIELD(IOU_SWITCH_CTRL, CLKACT, 25, 1) | ||
99 | + FIELD(IOU_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
100 | + FIELD(IOU_SWITCH_CTRL, SRCSEL, 0, 3) | ||
101 | +REG32(GEM0_REF_CTRL, 0x118) | ||
102 | + FIELD(GEM0_REF_CTRL, CLKACT_RX, 27, 1) | ||
103 | + FIELD(GEM0_REF_CTRL, CLKACT_TX, 26, 1) | ||
104 | + FIELD(GEM0_REF_CTRL, CLKACT, 25, 1) | ||
105 | + FIELD(GEM0_REF_CTRL, DIVISOR0, 8, 10) | ||
106 | + FIELD(GEM0_REF_CTRL, SRCSEL, 0, 3) | ||
107 | +REG32(GEM1_REF_CTRL, 0x11c) | ||
108 | + FIELD(GEM1_REF_CTRL, CLKACT_RX, 27, 1) | ||
109 | + FIELD(GEM1_REF_CTRL, CLKACT_TX, 26, 1) | ||
110 | + FIELD(GEM1_REF_CTRL, CLKACT, 25, 1) | ||
111 | + FIELD(GEM1_REF_CTRL, DIVISOR0, 8, 10) | ||
112 | + FIELD(GEM1_REF_CTRL, SRCSEL, 0, 3) | ||
113 | +REG32(GEM_TSU_REF_CTRL, 0x120) | ||
114 | + FIELD(GEM_TSU_REF_CTRL, CLKACT, 25, 1) | ||
115 | + FIELD(GEM_TSU_REF_CTRL, DIVISOR0, 8, 10) | ||
116 | + FIELD(GEM_TSU_REF_CTRL, SRCSEL, 0, 3) | ||
117 | +REG32(USB0_BUS_REF_CTRL, 0x124) | ||
118 | + FIELD(USB0_BUS_REF_CTRL, CLKACT, 25, 1) | ||
119 | + FIELD(USB0_BUS_REF_CTRL, DIVISOR0, 8, 10) | ||
120 | + FIELD(USB0_BUS_REF_CTRL, SRCSEL, 0, 3) | ||
121 | +REG32(UART0_REF_CTRL, 0x128) | ||
122 | + FIELD(UART0_REF_CTRL, CLKACT, 25, 1) | ||
123 | + FIELD(UART0_REF_CTRL, DIVISOR0, 8, 10) | ||
124 | + FIELD(UART0_REF_CTRL, SRCSEL, 0, 3) | ||
125 | +REG32(UART1_REF_CTRL, 0x12c) | ||
126 | + FIELD(UART1_REF_CTRL, CLKACT, 25, 1) | ||
127 | + FIELD(UART1_REF_CTRL, DIVISOR0, 8, 10) | ||
128 | + FIELD(UART1_REF_CTRL, SRCSEL, 0, 3) | ||
129 | +REG32(SPI0_REF_CTRL, 0x130) | ||
130 | + FIELD(SPI0_REF_CTRL, CLKACT, 25, 1) | ||
131 | + FIELD(SPI0_REF_CTRL, DIVISOR0, 8, 10) | ||
132 | + FIELD(SPI0_REF_CTRL, SRCSEL, 0, 3) | ||
133 | +REG32(SPI1_REF_CTRL, 0x134) | ||
134 | + FIELD(SPI1_REF_CTRL, CLKACT, 25, 1) | ||
135 | + FIELD(SPI1_REF_CTRL, DIVISOR0, 8, 10) | ||
136 | + FIELD(SPI1_REF_CTRL, SRCSEL, 0, 3) | ||
137 | +REG32(CAN0_REF_CTRL, 0x138) | ||
138 | + FIELD(CAN0_REF_CTRL, CLKACT, 25, 1) | ||
139 | + FIELD(CAN0_REF_CTRL, DIVISOR0, 8, 10) | ||
140 | + FIELD(CAN0_REF_CTRL, SRCSEL, 0, 3) | ||
141 | +REG32(CAN1_REF_CTRL, 0x13c) | ||
142 | + FIELD(CAN1_REF_CTRL, CLKACT, 25, 1) | ||
143 | + FIELD(CAN1_REF_CTRL, DIVISOR0, 8, 10) | ||
144 | + FIELD(CAN1_REF_CTRL, SRCSEL, 0, 3) | ||
145 | +REG32(I2C0_REF_CTRL, 0x140) | ||
146 | + FIELD(I2C0_REF_CTRL, CLKACT, 25, 1) | ||
147 | + FIELD(I2C0_REF_CTRL, DIVISOR0, 8, 10) | ||
148 | + FIELD(I2C0_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(I2C1_REF_CTRL, 0x144) | ||
150 | + FIELD(I2C1_REF_CTRL, CLKACT, 25, 1) | ||
151 | + FIELD(I2C1_REF_CTRL, DIVISOR0, 8, 10) | ||
152 | + FIELD(I2C1_REF_CTRL, SRCSEL, 0, 3) | ||
153 | +REG32(DBG_LPD_CTRL, 0x148) | ||
154 | + FIELD(DBG_LPD_CTRL, CLKACT, 25, 1) | ||
155 | + FIELD(DBG_LPD_CTRL, DIVISOR0, 8, 10) | ||
156 | + FIELD(DBG_LPD_CTRL, SRCSEL, 0, 3) | ||
157 | +REG32(TIMESTAMP_REF_CTRL, 0x14c) | ||
158 | + FIELD(TIMESTAMP_REF_CTRL, CLKACT, 25, 1) | ||
159 | + FIELD(TIMESTAMP_REF_CTRL, DIVISOR0, 8, 10) | ||
160 | + FIELD(TIMESTAMP_REF_CTRL, SRCSEL, 0, 3) | ||
161 | +REG32(CRL_SAFETY_CHK, 0x150) | ||
162 | +REG32(PSM_REF_CTRL, 0x154) | ||
163 | + FIELD(PSM_REF_CTRL, DIVISOR0, 8, 10) | ||
164 | + FIELD(PSM_REF_CTRL, SRCSEL, 0, 3) | ||
165 | +REG32(DBG_TSTMP_CTRL, 0x158) | ||
166 | + FIELD(DBG_TSTMP_CTRL, CLKACT, 25, 1) | ||
167 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 10) | ||
168 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
169 | +REG32(CPM_TOPSW_REF_CTRL, 0x15c) | ||
170 | + FIELD(CPM_TOPSW_REF_CTRL, CLKACT, 25, 1) | ||
171 | + FIELD(CPM_TOPSW_REF_CTRL, DIVISOR0, 8, 10) | ||
172 | + FIELD(CPM_TOPSW_REF_CTRL, SRCSEL, 0, 3) | ||
173 | +REG32(USB3_DUAL_REF_CTRL, 0x160) | ||
174 | + FIELD(USB3_DUAL_REF_CTRL, CLKACT, 25, 1) | ||
175 | + FIELD(USB3_DUAL_REF_CTRL, DIVISOR0, 8, 10) | ||
176 | + FIELD(USB3_DUAL_REF_CTRL, SRCSEL, 0, 3) | ||
177 | +REG32(RST_CPU_R5, 0x300) | ||
178 | + FIELD(RST_CPU_R5, RESET_PGE, 4, 1) | ||
179 | + FIELD(RST_CPU_R5, RESET_AMBA, 2, 1) | ||
180 | + FIELD(RST_CPU_R5, RESET_CPU1, 1, 1) | ||
181 | + FIELD(RST_CPU_R5, RESET_CPU0, 0, 1) | ||
182 | +REG32(RST_ADMA, 0x304) | ||
183 | + FIELD(RST_ADMA, RESET, 0, 1) | ||
184 | +REG32(RST_GEM0, 0x308) | ||
185 | + FIELD(RST_GEM0, RESET, 0, 1) | ||
186 | +REG32(RST_GEM1, 0x30c) | ||
187 | + FIELD(RST_GEM1, RESET, 0, 1) | ||
188 | +REG32(RST_SPARE, 0x310) | ||
189 | + FIELD(RST_SPARE, RESET, 0, 1) | ||
190 | +REG32(RST_USB0, 0x314) | ||
191 | + FIELD(RST_USB0, RESET, 0, 1) | ||
192 | +REG32(RST_UART0, 0x318) | ||
193 | + FIELD(RST_UART0, RESET, 0, 1) | ||
194 | +REG32(RST_UART1, 0x31c) | ||
195 | + FIELD(RST_UART1, RESET, 0, 1) | ||
196 | +REG32(RST_SPI0, 0x320) | ||
197 | + FIELD(RST_SPI0, RESET, 0, 1) | ||
198 | +REG32(RST_SPI1, 0x324) | ||
199 | + FIELD(RST_SPI1, RESET, 0, 1) | ||
200 | +REG32(RST_CAN0, 0x328) | ||
201 | + FIELD(RST_CAN0, RESET, 0, 1) | ||
202 | +REG32(RST_CAN1, 0x32c) | ||
203 | + FIELD(RST_CAN1, RESET, 0, 1) | ||
204 | +REG32(RST_I2C0, 0x330) | ||
205 | + FIELD(RST_I2C0, RESET, 0, 1) | ||
206 | +REG32(RST_I2C1, 0x334) | ||
207 | + FIELD(RST_I2C1, RESET, 0, 1) | ||
208 | +REG32(RST_DBG_LPD, 0x338) | ||
209 | + FIELD(RST_DBG_LPD, RPU_DBG1_RESET, 5, 1) | ||
210 | + FIELD(RST_DBG_LPD, RPU_DBG0_RESET, 4, 1) | ||
211 | + FIELD(RST_DBG_LPD, RESET_HSDP, 1, 1) | ||
212 | + FIELD(RST_DBG_LPD, RESET, 0, 1) | ||
213 | +REG32(RST_GPIO, 0x33c) | ||
214 | + FIELD(RST_GPIO, RESET, 0, 1) | ||
215 | +REG32(RST_TTC, 0x344) | ||
216 | + FIELD(RST_TTC, TTC3_RESET, 3, 1) | ||
217 | + FIELD(RST_TTC, TTC2_RESET, 2, 1) | ||
218 | + FIELD(RST_TTC, TTC1_RESET, 1, 1) | ||
219 | + FIELD(RST_TTC, TTC0_RESET, 0, 1) | ||
220 | +REG32(RST_TIMESTAMP, 0x348) | ||
221 | + FIELD(RST_TIMESTAMP, RESET, 0, 1) | ||
222 | +REG32(RST_SWDT, 0x34c) | ||
223 | + FIELD(RST_SWDT, RESET, 0, 1) | ||
224 | +REG32(RST_OCM, 0x350) | ||
225 | + FIELD(RST_OCM, RESET, 0, 1) | ||
226 | +REG32(RST_IPI, 0x354) | ||
227 | + FIELD(RST_IPI, RESET, 0, 1) | ||
228 | +REG32(RST_SYSMON, 0x358) | ||
229 | + FIELD(RST_SYSMON, SEQ_RST, 1, 1) | ||
230 | + FIELD(RST_SYSMON, CFG_RST, 0, 1) | ||
231 | +REG32(RST_FPD, 0x360) | ||
232 | + FIELD(RST_FPD, SRST, 1, 1) | ||
233 | + FIELD(RST_FPD, POR, 0, 1) | ||
234 | +REG32(PSM_RST_MODE, 0x370) | ||
235 | + FIELD(PSM_RST_MODE, WAKEUP, 2, 1) | ||
236 | + FIELD(PSM_RST_MODE, RST_MODE, 0, 2) | ||
237 | + | ||
238 | +#define CRL_R_MAX (R_PSM_RST_MODE + 1) | ||
239 | + | ||
240 | +#define RPU_MAX_CPU 2 | ||
241 | + | ||
242 | +struct XlnxVersalCRL { | ||
243 | + SysBusDevice parent_obj; | ||
244 | + qemu_irq irq; | ||
245 | + | ||
246 | + struct { | ||
247 | + ARMCPU *cpu_r5[RPU_MAX_CPU]; | ||
248 | + DeviceState *adma[8]; | ||
249 | + DeviceState *uart[2]; | ||
250 | + DeviceState *gem[2]; | ||
251 | + DeviceState *usb; | ||
252 | + } cfg; | ||
253 | + | ||
254 | + RegisterInfoArray *reg_array; | ||
255 | + uint32_t regs[CRL_R_MAX]; | ||
256 | + RegisterInfo regs_info[CRL_R_MAX]; | ||
257 | +}; | ||
47 | +#endif | 258 | +#endif |
48 | + | 259 | diff --git a/hw/misc/xlnx-versal-crl.c b/hw/misc/xlnx-versal-crl.c |
49 | +int main() | 260 | new file mode 100644 |
50 | +{ | 261 | index XXXXXXX..XXXXXXX |
51 | + int x; | 262 | --- /dev/null |
52 | + void *p0 = &x, *p1, *p2; | 263 | +++ b/hw/misc/xlnx-versal-crl.c |
53 | + | 264 | @@ -XXX,XX +XXX,XX @@ |
54 | + asm volatile("pacdza %0" : "=r"(p1) : "0"(p0)); | 265 | +/* |
55 | + prctl(PR_PAC_RESET_KEYS, PR_PAC_APDAKEY, 0, 0, 0); | 266 | + * QEMU model of the Clock-Reset-LPD (CRL). |
56 | + asm volatile("pacdza %0" : "=r"(p2) : "0"(p0)); | 267 | + * |
57 | + | 268 | + * Copyright (c) 2022 Advanced Micro Devices, Inc. |
58 | + assert(p1 != p0); | 269 | + * SPDX-License-Identifier: GPL-2.0-or-later |
59 | + assert(p1 != p2); | 270 | + * |
271 | + * Written by Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
272 | + */ | ||
273 | + | ||
274 | +#include "qemu/osdep.h" | ||
275 | +#include "qapi/error.h" | ||
276 | +#include "qemu/log.h" | ||
277 | +#include "qemu/bitops.h" | ||
278 | +#include "migration/vmstate.h" | ||
279 | +#include "hw/qdev-properties.h" | ||
280 | +#include "hw/sysbus.h" | ||
281 | +#include "hw/irq.h" | ||
282 | +#include "hw/register.h" | ||
283 | +#include "hw/resettable.h" | ||
284 | + | ||
285 | +#include "target/arm/arm-powerctl.h" | ||
286 | +#include "hw/misc/xlnx-versal-crl.h" | ||
287 | + | ||
288 | +#ifndef XLNX_VERSAL_CRL_ERR_DEBUG | ||
289 | +#define XLNX_VERSAL_CRL_ERR_DEBUG 0 | ||
290 | +#endif | ||
291 | + | ||
292 | +static void crl_update_irq(XlnxVersalCRL *s) | ||
293 | +{ | ||
294 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; | ||
295 | + qemu_set_irq(s->irq, pending); | ||
296 | +} | ||
297 | + | ||
298 | +static void crl_status_postw(RegisterInfo *reg, uint64_t val64) | ||
299 | +{ | ||
300 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
301 | + crl_update_irq(s); | ||
302 | +} | ||
303 | + | ||
304 | +static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64) | ||
305 | +{ | ||
306 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
307 | + uint32_t val = val64; | ||
308 | + | ||
309 | + s->regs[R_IR_MASK] &= ~val; | ||
310 | + crl_update_irq(s); | ||
60 | + return 0; | 311 | + return 0; |
61 | +} | 312 | +} |
313 | + | ||
314 | +static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64) | ||
315 | +{ | ||
316 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
317 | + uint32_t val = val64; | ||
318 | + | ||
319 | + s->regs[R_IR_MASK] |= val; | ||
320 | + crl_update_irq(s); | ||
321 | + return 0; | ||
322 | +} | ||
323 | + | ||
324 | +static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev, | ||
325 | + bool rst_old, bool rst_new) | ||
326 | +{ | ||
327 | + device_cold_reset(dev); | ||
328 | +} | ||
329 | + | ||
330 | +static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu, | ||
331 | + bool rst_old, bool rst_new) | ||
332 | +{ | ||
333 | + if (rst_new) { | ||
334 | + arm_set_cpu_off(armcpu->mp_affinity); | ||
335 | + } else { | ||
336 | + arm_set_cpu_on_and_reset(armcpu->mp_affinity); | ||
337 | + } | ||
338 | +} | ||
339 | + | ||
340 | +#define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \ | ||
341 | + bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \ | ||
342 | + bool new_f = FIELD_EX32(new_val, reg, f); \ | ||
343 | + \ | ||
344 | + /* Detect edges. */ \ | ||
345 | + if (dev && old_f != new_f) { \ | ||
346 | + crl_reset_ ## type(s, dev, old_f, new_f); \ | ||
347 | + } \ | ||
348 | +} | ||
349 | + | ||
350 | +static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64) | ||
351 | +{ | ||
352 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
353 | + | ||
354 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]); | ||
355 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]); | ||
356 | + return val64; | ||
357 | +} | ||
358 | + | ||
359 | +static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64) | ||
360 | +{ | ||
361 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
362 | + int i; | ||
363 | + | ||
364 | + /* A single register fans out to all ADMA reset inputs. */ | ||
365 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) { | ||
366 | + REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]); | ||
367 | + } | ||
368 | + return val64; | ||
369 | +} | ||
370 | + | ||
371 | +static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64) | ||
372 | +{ | ||
373 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
374 | + | ||
375 | + REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]); | ||
376 | + return val64; | ||
377 | +} | ||
378 | + | ||
379 | +static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64) | ||
380 | +{ | ||
381 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
382 | + | ||
383 | + REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]); | ||
384 | + return val64; | ||
385 | +} | ||
386 | + | ||
387 | +static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64) | ||
388 | +{ | ||
389 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
390 | + | ||
391 | + REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]); | ||
392 | + return val64; | ||
393 | +} | ||
394 | + | ||
395 | +static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64) | ||
396 | +{ | ||
397 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
398 | + | ||
399 | + REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]); | ||
400 | + return val64; | ||
401 | +} | ||
402 | + | ||
403 | +static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64) | ||
404 | +{ | ||
405 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); | ||
406 | + | ||
407 | + REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb); | ||
408 | + return val64; | ||
409 | +} | ||
410 | + | ||
411 | +static const RegisterAccessInfo crl_regs_info[] = { | ||
412 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, | ||
413 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, | ||
414 | + .w1c = 0x1, | ||
415 | + .post_write = crl_status_postw, | ||
416 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, | ||
417 | + .reset = 0x1, | ||
418 | + .ro = 0x1, | ||
419 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, | ||
420 | + .pre_write = crl_enable_prew, | ||
421 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, | ||
422 | + .pre_write = crl_disable_prew, | ||
423 | + },{ .name = "WPROT", .addr = A_WPROT, | ||
424 | + },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN, | ||
425 | + .reset = 0x1, | ||
426 | + .rsvd = 0xe, | ||
427 | + },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL, | ||
428 | + .reset = 0x24809, | ||
429 | + .rsvd = 0xf88c00f6, | ||
430 | + },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG, | ||
431 | + .reset = 0x2000000, | ||
432 | + .rsvd = 0x1801210, | ||
433 | + },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG, | ||
434 | + .rsvd = 0x7e330000, | ||
435 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, | ||
436 | + .reset = R_PLL_STATUS_RPLL_STABLE_MASK | | ||
437 | + R_PLL_STATUS_RPLL_LOCK_MASK, | ||
438 | + .rsvd = 0xfa, | ||
439 | + .ro = 0x5, | ||
440 | + },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL, | ||
441 | + .reset = 0x2000100, | ||
442 | + .rsvd = 0xfdfc00ff, | ||
443 | + },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL, | ||
444 | + .reset = 0x6000300, | ||
445 | + .rsvd = 0xf9fc00f8, | ||
446 | + },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL, | ||
447 | + .reset = 0x2000800, | ||
448 | + .rsvd = 0xfdfc00f8, | ||
449 | + },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL, | ||
450 | + .reset = 0xe000300, | ||
451 | + .rsvd = 0xe1fc00f8, | ||
452 | + },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL, | ||
453 | + .reset = 0x2000500, | ||
454 | + .rsvd = 0xfdfc00f8, | ||
455 | + },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL, | ||
456 | + .reset = 0xe000a00, | ||
457 | + .rsvd = 0xf1fc00f8, | ||
458 | + },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL, | ||
459 | + .reset = 0xe000a00, | ||
460 | + .rsvd = 0xf1fc00f8, | ||
461 | + },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL, | ||
462 | + .reset = 0x300, | ||
463 | + .rsvd = 0xfdfc00f8, | ||
464 | + },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL, | ||
465 | + .reset = 0x2001900, | ||
466 | + .rsvd = 0xfdfc00f8, | ||
467 | + },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL, | ||
468 | + .reset = 0xc00, | ||
469 | + .rsvd = 0xfdfc00f8, | ||
470 | + },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL, | ||
471 | + .reset = 0xc00, | ||
472 | + .rsvd = 0xfdfc00f8, | ||
473 | + },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL, | ||
474 | + .reset = 0x600, | ||
475 | + .rsvd = 0xfdfc00f8, | ||
476 | + },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL, | ||
477 | + .reset = 0x600, | ||
478 | + .rsvd = 0xfdfc00f8, | ||
479 | + },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL, | ||
480 | + .reset = 0xc00, | ||
481 | + .rsvd = 0xfdfc00f8, | ||
482 | + },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL, | ||
483 | + .reset = 0xc00, | ||
484 | + .rsvd = 0xfdfc00f8, | ||
485 | + },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL, | ||
486 | + .reset = 0xc00, | ||
487 | + .rsvd = 0xfdfc00f8, | ||
488 | + },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL, | ||
489 | + .reset = 0xc00, | ||
490 | + .rsvd = 0xfdfc00f8, | ||
491 | + },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL, | ||
492 | + .reset = 0x300, | ||
493 | + .rsvd = 0xfdfc00f8, | ||
494 | + },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL, | ||
495 | + .reset = 0x2000c00, | ||
496 | + .rsvd = 0xfdfc00f8, | ||
497 | + },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK, | ||
498 | + },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL, | ||
499 | + .reset = 0xf04, | ||
500 | + .rsvd = 0xfffc00f8, | ||
501 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, | ||
502 | + .reset = 0x300, | ||
503 | + .rsvd = 0xfdfc00f8, | ||
504 | + },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL, | ||
505 | + .reset = 0x300, | ||
506 | + .rsvd = 0xfdfc00f8, | ||
507 | + },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL, | ||
508 | + .reset = 0x3c00, | ||
509 | + .rsvd = 0xfdfc00f8, | ||
510 | + },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5, | ||
511 | + .reset = 0x17, | ||
512 | + .rsvd = 0x8, | ||
513 | + .pre_write = crl_rst_r5_prew, | ||
514 | + },{ .name = "RST_ADMA", .addr = A_RST_ADMA, | ||
515 | + .reset = 0x1, | ||
516 | + .pre_write = crl_rst_adma_prew, | ||
517 | + },{ .name = "RST_GEM0", .addr = A_RST_GEM0, | ||
518 | + .reset = 0x1, | ||
519 | + .pre_write = crl_rst_gem0_prew, | ||
520 | + },{ .name = "RST_GEM1", .addr = A_RST_GEM1, | ||
521 | + .reset = 0x1, | ||
522 | + .pre_write = crl_rst_gem1_prew, | ||
523 | + },{ .name = "RST_SPARE", .addr = A_RST_SPARE, | ||
524 | + .reset = 0x1, | ||
525 | + },{ .name = "RST_USB0", .addr = A_RST_USB0, | ||
526 | + .reset = 0x1, | ||
527 | + .pre_write = crl_rst_usb_prew, | ||
528 | + },{ .name = "RST_UART0", .addr = A_RST_UART0, | ||
529 | + .reset = 0x1, | ||
530 | + .pre_write = crl_rst_uart0_prew, | ||
531 | + },{ .name = "RST_UART1", .addr = A_RST_UART1, | ||
532 | + .reset = 0x1, | ||
533 | + .pre_write = crl_rst_uart1_prew, | ||
534 | + },{ .name = "RST_SPI0", .addr = A_RST_SPI0, | ||
535 | + .reset = 0x1, | ||
536 | + },{ .name = "RST_SPI1", .addr = A_RST_SPI1, | ||
537 | + .reset = 0x1, | ||
538 | + },{ .name = "RST_CAN0", .addr = A_RST_CAN0, | ||
539 | + .reset = 0x1, | ||
540 | + },{ .name = "RST_CAN1", .addr = A_RST_CAN1, | ||
541 | + .reset = 0x1, | ||
542 | + },{ .name = "RST_I2C0", .addr = A_RST_I2C0, | ||
543 | + .reset = 0x1, | ||
544 | + },{ .name = "RST_I2C1", .addr = A_RST_I2C1, | ||
545 | + .reset = 0x1, | ||
546 | + },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD, | ||
547 | + .reset = 0x33, | ||
548 | + .rsvd = 0xcc, | ||
549 | + },{ .name = "RST_GPIO", .addr = A_RST_GPIO, | ||
550 | + .reset = 0x1, | ||
551 | + },{ .name = "RST_TTC", .addr = A_RST_TTC, | ||
552 | + .reset = 0xf, | ||
553 | + },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP, | ||
554 | + .reset = 0x1, | ||
555 | + },{ .name = "RST_SWDT", .addr = A_RST_SWDT, | ||
556 | + .reset = 0x1, | ||
557 | + },{ .name = "RST_OCM", .addr = A_RST_OCM, | ||
558 | + },{ .name = "RST_IPI", .addr = A_RST_IPI, | ||
559 | + },{ .name = "RST_FPD", .addr = A_RST_FPD, | ||
560 | + .reset = 0x3, | ||
561 | + },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE, | ||
562 | + .reset = 0x1, | ||
563 | + .rsvd = 0xf8, | ||
564 | + } | ||
565 | +}; | ||
566 | + | ||
567 | +static void crl_reset_enter(Object *obj, ResetType type) | ||
568 | +{ | ||
569 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
570 | + unsigned int i; | ||
571 | + | ||
572 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
573 | + register_reset(&s->regs_info[i]); | ||
574 | + } | ||
575 | +} | ||
576 | + | ||
577 | +static void crl_reset_hold(Object *obj) | ||
578 | +{ | ||
579 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
580 | + | ||
581 | + crl_update_irq(s); | ||
582 | +} | ||
583 | + | ||
584 | +static const MemoryRegionOps crl_ops = { | ||
585 | + .read = register_read_memory, | ||
586 | + .write = register_write_memory, | ||
587 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
588 | + .valid = { | ||
589 | + .min_access_size = 4, | ||
590 | + .max_access_size = 4, | ||
591 | + }, | ||
592 | +}; | ||
593 | + | ||
594 | +static void crl_init(Object *obj) | ||
595 | +{ | ||
596 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
597 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
598 | + int i; | ||
599 | + | ||
600 | + s->reg_array = | ||
601 | + register_init_block32(DEVICE(obj), crl_regs_info, | ||
602 | + ARRAY_SIZE(crl_regs_info), | ||
603 | + s->regs_info, s->regs, | ||
604 | + &crl_ops, | ||
605 | + XLNX_VERSAL_CRL_ERR_DEBUG, | ||
606 | + CRL_R_MAX * 4); | ||
607 | + sysbus_init_mmio(sbd, &s->reg_array->mem); | ||
608 | + sysbus_init_irq(sbd, &s->irq); | ||
609 | + | ||
610 | + for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) { | ||
611 | + object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU, | ||
612 | + (Object **)&s->cfg.cpu_r5[i], | ||
613 | + qdev_prop_allow_set_link_before_realize, | ||
614 | + OBJ_PROP_LINK_STRONG); | ||
615 | + } | ||
616 | + | ||
617 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) { | ||
618 | + object_property_add_link(obj, "adma[*]", TYPE_DEVICE, | ||
619 | + (Object **)&s->cfg.adma[i], | ||
620 | + qdev_prop_allow_set_link_before_realize, | ||
621 | + OBJ_PROP_LINK_STRONG); | ||
622 | + } | ||
623 | + | ||
624 | + for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) { | ||
625 | + object_property_add_link(obj, "uart[*]", TYPE_DEVICE, | ||
626 | + (Object **)&s->cfg.uart[i], | ||
627 | + qdev_prop_allow_set_link_before_realize, | ||
628 | + OBJ_PROP_LINK_STRONG); | ||
629 | + } | ||
630 | + | ||
631 | + for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) { | ||
632 | + object_property_add_link(obj, "gem[*]", TYPE_DEVICE, | ||
633 | + (Object **)&s->cfg.gem[i], | ||
634 | + qdev_prop_allow_set_link_before_realize, | ||
635 | + OBJ_PROP_LINK_STRONG); | ||
636 | + } | ||
637 | + | ||
638 | + object_property_add_link(obj, "usb", TYPE_DEVICE, | ||
639 | + (Object **)&s->cfg.gem[i], | ||
640 | + qdev_prop_allow_set_link_before_realize, | ||
641 | + OBJ_PROP_LINK_STRONG); | ||
642 | +} | ||
643 | + | ||
644 | +static void crl_finalize(Object *obj) | ||
645 | +{ | ||
646 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
647 | + register_finalize_block(s->reg_array); | ||
648 | +} | ||
649 | + | ||
650 | +static const VMStateDescription vmstate_crl = { | ||
651 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
652 | + .version_id = 1, | ||
653 | + .minimum_version_id = 1, | ||
654 | + .fields = (VMStateField[]) { | ||
655 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX), | ||
656 | + VMSTATE_END_OF_LIST(), | ||
657 | + } | ||
658 | +}; | ||
659 | + | ||
660 | +static void crl_class_init(ObjectClass *klass, void *data) | ||
661 | +{ | ||
662 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
663 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
664 | + | ||
665 | + dc->vmsd = &vmstate_crl; | ||
666 | + | ||
667 | + rc->phases.enter = crl_reset_enter; | ||
668 | + rc->phases.hold = crl_reset_hold; | ||
669 | +} | ||
670 | + | ||
671 | +static const TypeInfo crl_info = { | ||
672 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
673 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
674 | + .instance_size = sizeof(XlnxVersalCRL), | ||
675 | + .class_init = crl_class_init, | ||
676 | + .instance_init = crl_init, | ||
677 | + .instance_finalize = crl_finalize, | ||
678 | +}; | ||
679 | + | ||
680 | +static void crl_register_types(void) | ||
681 | +{ | ||
682 | + type_register_static(&crl_info); | ||
683 | +} | ||
684 | + | ||
685 | +type_init(crl_register_types) | ||
686 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
687 | index XXXXXXX..XXXXXXX 100644 | ||
688 | --- a/hw/misc/meson.build | ||
689 | +++ b/hw/misc/meson.build | ||
690 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
691 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
692 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
693 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
694 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | ||
695 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
696 | 'xlnx-versal-xramc.c', | ||
697 | 'xlnx-versal-pmc-iou-slcr.c', | ||
62 | -- | 698 | -- |
63 | 2.20.1 | 699 | 2.25.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Also create field definitions for id_aa64pfr1 from ARMv8.5. | 3 | Connect the CRL (Clock Reset LPD) to the Versal SoC. |
4 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> |
7 | Message-id: 20190128223118.5255-2-richard.henderson@linaro.org | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
8 | Message-id: 20220406174303.2022038-5-edgar.iglesias@xilinx.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 10 ++++++++++ | 11 | include/hw/arm/xlnx-versal.h | 4 +++ |
11 | 1 file changed, 10 insertions(+) | 12 | hw/arm/xlnx-versal.c | 54 ++++++++++++++++++++++++++++++++++-- |
13 | 2 files changed, 56 insertions(+), 2 deletions(-) | ||
12 | 14 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 17 | --- a/include/hw/arm/xlnx-versal.h |
16 | +++ b/target/arm/cpu.h | 18 | +++ b/include/hw/arm/xlnx-versal.h |
17 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64PFR0, GIC, 24, 4) | 19 | @@ -XXX,XX +XXX,XX @@ |
18 | FIELD(ID_AA64PFR0, RAS, 28, 4) | 20 | #include "hw/nvram/xlnx-versal-efuse.h" |
19 | FIELD(ID_AA64PFR0, SVE, 32, 4) | 21 | #include "hw/ssi/xlnx-versal-ospi.h" |
20 | 22 | #include "hw/dma/xlnx_csu_dma.h" | |
21 | +FIELD(ID_AA64PFR1, BT, 0, 4) | 23 | +#include "hw/misc/xlnx-versal-crl.h" |
22 | +FIELD(ID_AA64PFR1, SBSS, 4, 4) | 24 | #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" |
23 | +FIELD(ID_AA64PFR1, MTE, 8, 4) | 25 | |
24 | +FIELD(ID_AA64PFR1, RAS_FRAC, 12, 4) | 26 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
27 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
28 | qemu_or_irq irq_orgate; | ||
29 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
30 | } xram; | ||
25 | + | 31 | + |
26 | FIELD(ID_AA64MMFR0, PARANGE, 0, 4) | 32 | + XlnxVersalCRL crl; |
27 | FIELD(ID_AA64MMFR0, ASIDBITS, 4, 4) | 33 | } lpd; |
28 | FIELD(ID_AA64MMFR0, BIGEND, 8, 4) | 34 | |
29 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_lor(const ARMISARegisters *id) | 35 | /* The Platform Management Controller subsystem. */ |
30 | return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, LO) != 0; | 36 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
37 | #define VERSAL_TIMER_NS_EL1_IRQ 14 | ||
38 | #define VERSAL_TIMER_NS_EL2_IRQ 10 | ||
39 | |||
40 | +#define VERSAL_CRL_IRQ 10 | ||
41 | #define VERSAL_UART0_IRQ_0 18 | ||
42 | #define VERSAL_UART1_IRQ_0 19 | ||
43 | #define VERSAL_USB0_IRQ_0 22 | ||
44 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal.c | ||
47 | +++ b/hw/arm/xlnx-versal.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_create_ospi(Versal *s, qemu_irq *pic) | ||
49 | qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]); | ||
31 | } | 50 | } |
32 | 51 | ||
33 | +static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) | 52 | +static void versal_create_crl(Versal *s, qemu_irq *pic) |
34 | +{ | 53 | +{ |
35 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; | 54 | + SysBusDevice *sbd; |
55 | + int i; | ||
56 | + | ||
57 | + object_initialize_child(OBJECT(s), "crl", &s->lpd.crl, | ||
58 | + TYPE_XLNX_VERSAL_CRL); | ||
59 | + sbd = SYS_BUS_DEVICE(&s->lpd.crl); | ||
60 | + | ||
61 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
62 | + g_autofree gchar *name = g_strdup_printf("cpu_r5[%d]", i); | ||
63 | + | ||
64 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
65 | + name, OBJECT(&s->lpd.rpu.cpu[i]), | ||
66 | + &error_abort); | ||
67 | + } | ||
68 | + | ||
69 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { | ||
70 | + g_autofree gchar *name = g_strdup_printf("gem[%d]", i); | ||
71 | + | ||
72 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
73 | + name, OBJECT(&s->lpd.iou.gem[i]), | ||
74 | + &error_abort); | ||
75 | + } | ||
76 | + | ||
77 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) { | ||
78 | + g_autofree gchar *name = g_strdup_printf("adma[%d]", i); | ||
79 | + | ||
80 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
81 | + name, OBJECT(&s->lpd.iou.adma[i]), | ||
82 | + &error_abort); | ||
83 | + } | ||
84 | + | ||
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { | ||
86 | + g_autofree gchar *name = g_strdup_printf("uart[%d]", i); | ||
87 | + | ||
88 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
89 | + name, OBJECT(&s->lpd.iou.uart[i]), | ||
90 | + &error_abort); | ||
91 | + } | ||
92 | + | ||
93 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
94 | + "usb", OBJECT(&s->lpd.iou.usb), | ||
95 | + &error_abort); | ||
96 | + | ||
97 | + sysbus_realize(sbd, &error_fatal); | ||
98 | + memory_region_add_subregion(&s->mr_ps, MM_CRL, | ||
99 | + sysbus_mmio_get_region(sbd, 0)); | ||
100 | + sysbus_connect_irq(sbd, 0, pic[VERSAL_CRL_IRQ]); | ||
36 | +} | 101 | +} |
37 | + | 102 | + |
38 | /* | 103 | /* This takes the board allocated linear DDR memory and creates aliases |
39 | * Forward to the above feature tests given an ARMCPU pointer. | 104 | * for each split DDR range/aperture on the Versal address map. |
40 | */ | 105 | */ |
106 | @@ -XXX,XX +XXX,XX @@ static void versal_unimp(Versal *s) | ||
107 | |||
108 | versal_unimp_area(s, "psm", &s->mr_ps, | ||
109 | MM_PSM_START, MM_PSM_END - MM_PSM_START); | ||
110 | - versal_unimp_area(s, "crl", &s->mr_ps, | ||
111 | - MM_CRL, MM_CRL_SIZE); | ||
112 | versal_unimp_area(s, "crf", &s->mr_ps, | ||
113 | MM_FPD_CRF, MM_FPD_CRF_SIZE); | ||
114 | versal_unimp_area(s, "apu", &s->mr_ps, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
116 | versal_create_efuse(s, pic); | ||
117 | versal_create_pmc_iou_slcr(s, pic); | ||
118 | versal_create_ospi(s, pic); | ||
119 | + versal_create_crl(s, pic); | ||
120 | versal_map_ddr(s); | ||
121 | versal_unimp(s); | ||
122 | |||
41 | -- | 123 | -- |
42 | 2.20.1 | 124 | 2.25.1 |
43 | |||
44 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The Exynos4210 SoC device currently uses a custom device | ||
2 | "exynos4210.irq_gate" to model the OR gate that feeds each CPU's IRQ | ||
3 | line. We have a standard TYPE_OR_IRQ device for this now, so use | ||
4 | that instead. | ||
1 | 5 | ||
6 | (This is a migration compatibility break, but that is OK for this | ||
7 | machine type.) | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-2-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/arm/exynos4210.h | 1 + | ||
14 | hw/arm/exynos4210.c | 31 ++++++++++++++++--------------- | ||
15 | 2 files changed, 17 insertions(+), 15 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/exynos4210.h | ||
20 | +++ b/include/hw/arm/exynos4210.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
22 | MemoryRegion bootreg_mem; | ||
23 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; | ||
24 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | ||
25 | + qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
26 | }; | ||
27 | |||
28 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
34 | { | ||
35 | Exynos4210State *s = EXYNOS4210_SOC(socdev); | ||
36 | MemoryRegion *system_mem = get_system_memory(); | ||
37 | - qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | ||
38 | SysBusDevice *busdev; | ||
39 | DeviceState *dev, *uart[4], *pl330[3]; | ||
40 | int i, n; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
42 | |||
43 | /* IRQ Gate */ | ||
44 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
45 | - dev = qdev_new("exynos4210.irq_gate"); | ||
46 | - qdev_prop_set_uint32(dev, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS); | ||
47 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
48 | - /* Get IRQ Gate input in gate_irq */ | ||
49 | - for (n = 0; n < EXYNOS4210_IRQ_GATE_NINPUTS; n++) { | ||
50 | - gate_irq[i][n] = qdev_get_gpio_in(dev, n); | ||
51 | - } | ||
52 | - busdev = SYS_BUS_DEVICE(dev); | ||
53 | - | ||
54 | - /* Connect IRQ Gate output to CPU's IRQ line */ | ||
55 | - sysbus_connect_irq(busdev, 0, | ||
56 | - qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
57 | + DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
58 | + object_property_set_int(OBJECT(orgate), "num-lines", | ||
59 | + EXYNOS4210_IRQ_GATE_NINPUTS, | ||
60 | + &error_abort); | ||
61 | + qdev_realize(orgate, NULL, &error_abort); | ||
62 | + qdev_connect_gpio_out(orgate, 0, | ||
63 | + qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
64 | } | ||
65 | |||
66 | /* Private memory region and Internal GIC */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
68 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
69 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
70 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
71 | - sysbus_connect_irq(busdev, n, gate_irq[n][0]); | ||
72 | + sysbus_connect_irq(busdev, n, | ||
73 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
74 | } | ||
75 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
76 | s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
77 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
78 | /* Map Distributer interface */ | ||
79 | sysbus_mmio_map(busdev, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR); | ||
80 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
81 | - sysbus_connect_irq(busdev, n, gate_irq[n][1]); | ||
82 | + sysbus_connect_irq(busdev, n, | ||
83 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
84 | } | ||
85 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
86 | s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
87 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
88 | object_initialize_child(obj, name, orgate, TYPE_OR_IRQ); | ||
89 | g_free(name); | ||
90 | } | ||
91 | + | ||
92 | + for (i = 0; i < ARRAY_SIZE(s->cpu_irq_orgate); i++) { | ||
93 | + g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
94 | + object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
95 | + } | ||
96 | } | ||
97 | |||
98 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
99 | -- | ||
100 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Now we have removed the only use of TYPE_EXYNOS4210_IRQ_GATE we can |
---|---|---|---|
2 | delete the device entirely. | ||
2 | 3 | ||
3 | Split out gen_top_byte_ignore in preparation of handling these | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | data accesses; the new tbflags field is not yet honored. | 5 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
6 | Message-id: 20220404154658.565020-3-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/intc/exynos4210_gic.c | 107 --------------------------------------- | ||
9 | 1 file changed, 107 deletions(-) | ||
5 | 10 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20190204132126.3255-2-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.h | 1 + | ||
12 | target/arm/translate.h | 3 +- | ||
13 | target/arm/helper.c | 1 + | ||
14 | target/arm/translate-a64.c | 72 +++++++++++++++++++------------------- | ||
15 | 4 files changed, 40 insertions(+), 37 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 13 | --- a/hw/intc/exynos4210_gic.c |
20 | +++ b/target/arm/cpu.h | 14 | +++ b/hw/intc/exynos4210_gic.c |
21 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, ZCR_LEN, 4, 4) | 15 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_register_types(void) |
22 | FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1) | ||
23 | FIELD(TBFLAG_A64, BT, 9, 1) | ||
24 | FIELD(TBFLAG_A64, BTYPE, 10, 2) | ||
25 | +FIELD(TBFLAG_A64, TBID, 12, 2) | ||
26 | |||
27 | static inline bool bswap_code(bool sctlr_b) | ||
28 | { | ||
29 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate.h | ||
32 | +++ b/target/arm/translate.h | ||
33 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
34 | int user; | ||
35 | #endif | ||
36 | ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */ | ||
37 | - uint8_t tbii; /* TBI1|TBI0 for EL0/1 or TBI for EL2/3 */ | ||
38 | + uint8_t tbii; /* TBI1|TBI0 for insns */ | ||
39 | + uint8_t tbid; /* TBI1|TBI0 for data */ | ||
40 | bool ns; /* Use non-secure CPREG bank on access */ | ||
41 | int fp_excp_el; /* FP exception EL or 0 if enabled */ | ||
42 | int sve_excp_el; /* SVE exception EL or 0 if enabled */ | ||
43 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/helper.c | ||
46 | +++ b/target/arm/helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
48 | } | ||
49 | |||
50 | flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | ||
51 | + flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | ||
52 | } | ||
53 | #endif | ||
54 | |||
55 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/translate-a64.c | ||
58 | +++ b/target/arm/translate-a64.c | ||
59 | @@ -XXX,XX +XXX,XX @@ void gen_a64_set_pc_im(uint64_t val) | ||
60 | tcg_gen_movi_i64(cpu_pc, val); | ||
61 | } | 16 | } |
62 | 17 | ||
63 | -/* Load the PC from a generic TCG variable. | 18 | type_init(exynos4210_gic_register_types) |
64 | +/* | ||
65 | + * Handle Top Byte Ignore (TBI) bits. | ||
66 | * | ||
67 | - * If address tagging is enabled via the TCR TBI bits, then loading | ||
68 | - * an address into the PC will clear out any tag in it: | ||
69 | + * If address tagging is enabled via the TCR TBI bits: | ||
70 | * + for EL2 and EL3 there is only one TBI bit, and if it is set | ||
71 | * then the address is zero-extended, clearing bits [63:56] | ||
72 | * + for EL0 and EL1, TBI0 controls addresses with bit 55 == 0 | ||
73 | @@ -XXX,XX +XXX,XX @@ void gen_a64_set_pc_im(uint64_t val) | ||
74 | * If the appropriate TBI bit is set for the address then | ||
75 | * the address is sign-extended from bit 55 into bits [63:56] | ||
76 | * | ||
77 | - * We can avoid doing this for relative-branches, because the | ||
78 | - * PC + offset can never overflow into the tag bits (assuming | ||
79 | - * that virtual addresses are less than 56 bits wide, as they | ||
80 | - * are currently), but we must handle it for branch-to-register. | ||
81 | + * Here We have concatenated TBI{1,0} into tbi. | ||
82 | */ | ||
83 | -static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | ||
84 | +static void gen_top_byte_ignore(DisasContext *s, TCGv_i64 dst, | ||
85 | + TCGv_i64 src, int tbi) | ||
86 | { | ||
87 | - /* Note that TBII is TBI1:TBI0. */ | ||
88 | - int tbi = s->tbii; | ||
89 | - | 19 | - |
90 | - if (s->current_el <= 1) { | 20 | -/* IRQ OR Gate struct. |
91 | - if (tbi != 0) { | 21 | - * |
92 | - /* Sign-extend from bit 55. */ | 22 | - * This device models an OR gate. There are n_in input qdev gpio lines and one |
93 | - tcg_gen_sextract_i64(cpu_pc, src, 0, 56); | 23 | - * output sysbus IRQ line. The output IRQ level is formed as OR between all |
24 | - * gpio inputs. | ||
25 | - */ | ||
94 | - | 26 | - |
95 | - if (tbi != 3) { | 27 | -#define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate" |
96 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | 28 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210IRQGateState, EXYNOS4210_IRQ_GATE) |
97 | - | 29 | - |
98 | - /* | 30 | -struct Exynos4210IRQGateState { |
99 | - * The two TBI bits differ. | 31 | - SysBusDevice parent_obj; |
100 | - * If tbi0, then !tbi1: only use the extension if positive. | 32 | - |
101 | - * if !tbi0, then tbi1: only use the extension if negative. | 33 | - uint32_t n_in; /* inputs amount */ |
102 | - */ | 34 | - uint32_t *level; /* input levels */ |
103 | - tcg_gen_movcond_i64(tbi == 1 ? TCG_COND_GE : TCG_COND_LT, | 35 | - qemu_irq out; /* output IRQ */ |
104 | - cpu_pc, cpu_pc, tcg_zero, cpu_pc, src); | 36 | -}; |
105 | - tcg_temp_free_i64(tcg_zero); | 37 | - |
106 | - } | 38 | -static Property exynos4210_irq_gate_properties[] = { |
39 | - DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState, n_in, 1), | ||
40 | - DEFINE_PROP_END_OF_LIST(), | ||
41 | -}; | ||
42 | - | ||
43 | -static const VMStateDescription vmstate_exynos4210_irq_gate = { | ||
44 | - .name = "exynos4210.irq_gate", | ||
45 | - .version_id = 2, | ||
46 | - .minimum_version_id = 2, | ||
47 | - .fields = (VMStateField[]) { | ||
48 | - VMSTATE_VBUFFER_UINT32(level, Exynos4210IRQGateState, 1, NULL, n_in), | ||
49 | - VMSTATE_END_OF_LIST() | ||
50 | - } | ||
51 | -}; | ||
52 | - | ||
53 | -/* Process a change in IRQ input. */ | ||
54 | -static void exynos4210_irq_gate_handler(void *opaque, int irq, int level) | ||
55 | -{ | ||
56 | - Exynos4210IRQGateState *s = (Exynos4210IRQGateState *)opaque; | ||
57 | - uint32_t i; | ||
58 | - | ||
59 | - assert(irq < s->n_in); | ||
60 | - | ||
61 | - s->level[irq] = level; | ||
62 | - | ||
63 | - for (i = 0; i < s->n_in; i++) { | ||
64 | - if (s->level[i] >= 1) { | ||
65 | - qemu_irq_raise(s->out); | ||
107 | - return; | 66 | - return; |
108 | - } | 67 | - } |
109 | + if (tbi == 0) { | 68 | - } |
110 | + /* Load unmodified address */ | 69 | - |
111 | + tcg_gen_mov_i64(dst, src); | 70 | - qemu_irq_lower(s->out); |
112 | + } else if (s->current_el >= 2) { | 71 | -} |
113 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | 72 | - |
114 | + /* Force tag byte to all zero */ | 73 | -static void exynos4210_irq_gate_reset(DeviceState *d) |
115 | + tcg_gen_extract_i64(dst, src, 0, 56); | 74 | -{ |
116 | } else { | 75 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(d); |
117 | - if (tbi != 0) { | 76 | - |
118 | - /* Force tag byte to all zero */ | 77 | - memset(s->level, 0, s->n_in * sizeof(*s->level)); |
119 | - tcg_gen_extract_i64(cpu_pc, src, 0, 56); | 78 | -} |
120 | - return; | 79 | - |
121 | + /* Sign-extend from bit 55. */ | 80 | -/* |
122 | + tcg_gen_sextract_i64(dst, src, 0, 56); | 81 | - * IRQ Gate initialization. |
123 | + | 82 | - */ |
124 | + if (tbi != 3) { | 83 | -static void exynos4210_irq_gate_init(Object *obj) |
125 | + TCGv_i64 tcg_zero = tcg_const_i64(0); | 84 | -{ |
126 | + | 85 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(obj); |
127 | + /* | 86 | - SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
128 | + * The two TBI bits differ. | 87 | - |
129 | + * If tbi0, then !tbi1: only use the extension if positive. | 88 | - sysbus_init_irq(sbd, &s->out); |
130 | + * if !tbi0, then tbi1: only use the extension if negative. | 89 | -} |
131 | + */ | 90 | - |
132 | + tcg_gen_movcond_i64(tbi == 1 ? TCG_COND_GE : TCG_COND_LT, | 91 | -static void exynos4210_irq_gate_realize(DeviceState *dev, Error **errp) |
133 | + dst, dst, tcg_zero, dst, src); | 92 | -{ |
134 | + tcg_temp_free_i64(tcg_zero); | 93 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(dev); |
135 | } | 94 | - |
136 | } | 95 | - /* Allocate general purpose input signals and connect a handler to each of |
137 | +} | 96 | - * them */ |
138 | 97 | - qdev_init_gpio_in(dev, exynos4210_irq_gate_handler, s->n_in); | |
139 | - /* Load unmodified address */ | 98 | - |
140 | - tcg_gen_mov_i64(cpu_pc, src); | 99 | - s->level = g_malloc0(s->n_in * sizeof(*s->level)); |
141 | +static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | 100 | -} |
142 | +{ | 101 | - |
143 | + /* | 102 | -static void exynos4210_irq_gate_class_init(ObjectClass *klass, void *data) |
144 | + * If address tagging is enabled for instructions via the TCR TBI bits, | 103 | -{ |
145 | + * then loading an address into the PC will clear out any tag. | 104 | - DeviceClass *dc = DEVICE_CLASS(klass); |
146 | + */ | 105 | - |
147 | + gen_top_byte_ignore(s, cpu_pc, src, s->tbii); | 106 | - dc->reset = exynos4210_irq_gate_reset; |
148 | } | 107 | - dc->vmsd = &vmstate_exynos4210_irq_gate; |
149 | 108 | - device_class_set_props(dc, exynos4210_irq_gate_properties); | |
150 | typedef struct DisasCompare64 { | 109 | - dc->realize = exynos4210_irq_gate_realize; |
151 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | 110 | -} |
152 | core_mmu_idx = FIELD_EX32(tb_flags, TBFLAG_ANY, MMUIDX); | 111 | - |
153 | dc->mmu_idx = core_to_arm_mmu_idx(env, core_mmu_idx); | 112 | -static const TypeInfo exynos4210_irq_gate_info = { |
154 | dc->tbii = FIELD_EX32(tb_flags, TBFLAG_A64, TBII); | 113 | - .name = TYPE_EXYNOS4210_IRQ_GATE, |
155 | + dc->tbid = FIELD_EX32(tb_flags, TBFLAG_A64, TBID); | 114 | - .parent = TYPE_SYS_BUS_DEVICE, |
156 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | 115 | - .instance_size = sizeof(Exynos4210IRQGateState), |
157 | #if !defined(CONFIG_USER_ONLY) | 116 | - .instance_init = exynos4210_irq_gate_init, |
158 | dc->user = (dc->current_el == 0); | 117 | - .class_init = exynos4210_irq_gate_class_init, |
118 | -}; | ||
119 | - | ||
120 | -static void exynos4210_irq_gate_register_types(void) | ||
121 | -{ | ||
122 | - type_register_static(&exynos4210_irq_gate_info); | ||
123 | -} | ||
124 | - | ||
125 | -type_init(exynos4210_irq_gate_register_types) | ||
159 | -- | 126 | -- |
160 | 2.20.1 | 127 | 2.25.1 |
161 | |||
162 | diff view generated by jsdifflib |
1 | The {IOE, DZE, OFE, UFE, IXE, IDE} bits in the FPSCR/FPCR are for | 1 | The exynos4210 SoC mostly creates its child devices as if it were |
---|---|---|---|
2 | enabling trapped IEEE floating point exceptions (where IEEE exception | 2 | board code. This includes the a9mpcore object. Switch that to a |
3 | conditions cause a CPU exception rather than updating the FPSR status | 3 | new-style "embedded in the state struct" creation, because in the |
4 | bits). QEMU doesn't implement this (and nor does the hardware we're | 4 | next commit we're going to want to refer to the object again further |
5 | modelling), but for implementations which don't implement trapped | 5 | down in the exynos4210_realize() function. |
6 | exception handling these control bits are supposed to be RAZ/WI. | ||
7 | This allows guest code to test for whether the feature is present | ||
8 | by trying to write to the bit and checking whether it sticks. | ||
9 | 6 | ||
10 | QEMU is incorrectly making these bits read as written. Make them | ||
11 | RAZ/WI as the architecture requires. | ||
12 | |||
13 | In particular this was causing problems for the NetBSD automatic | ||
14 | test suite. | ||
15 | |||
16 | Reported-by: Martin Husemann <martin@netbsd.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 20190131130700.28392-1-peter.maydell@linaro.org | 9 | Message-id: 20220404154658.565020-4-peter.maydell@linaro.org |
20 | --- | 10 | --- |
21 | target/arm/cpu.h | 6 ++++++ | 11 | include/hw/arm/exynos4210.h | 2 ++ |
22 | target/arm/helper.c | 6 ++++++ | 12 | hw/arm/exynos4210.c | 11 ++++++----- |
23 | 2 files changed, 12 insertions(+) | 13 | 2 files changed, 8 insertions(+), 5 deletions(-) |
24 | 14 | ||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
26 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/cpu.h | 17 | --- a/include/hw/arm/exynos4210.h |
28 | +++ b/target/arm/cpu.h | 18 | +++ b/include/hw/arm/exynos4210.h |
29 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | 19 | @@ -XXX,XX +XXX,XX @@ |
30 | #define FPSR_MASK 0xf800009f | 20 | |
31 | #define FPCR_MASK 0x07ff9f00 | 21 | #include "hw/or-irq.h" |
32 | 22 | #include "hw/sysbus.h" | |
33 | +#define FPCR_IOE (1 << 8) /* Invalid Operation exception trap enable */ | 23 | +#include "hw/cpu/a9mpcore.h" |
34 | +#define FPCR_DZE (1 << 9) /* Divide by Zero exception trap enable */ | 24 | #include "target/arm/cpu-qom.h" |
35 | +#define FPCR_OFE (1 << 10) /* Overflow exception trap enable */ | 25 | #include "qom/object.h" |
36 | +#define FPCR_UFE (1 << 11) /* Underflow exception trap enable */ | 26 | |
37 | +#define FPCR_IXE (1 << 12) /* Inexact exception trap enable */ | 27 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
38 | +#define FPCR_IDE (1 << 15) /* Input Denormal exception trap enable */ | 28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; |
39 | #define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */ | 29 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; |
40 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | 30 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
41 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ | 31 | + A9MPPrivState a9mpcore; |
42 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 32 | }; |
33 | |||
34 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
35 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/target/arm/helper.c | 37 | --- a/hw/arm/exynos4210.c |
45 | +++ b/target/arm/helper.c | 38 | +++ b/hw/arm/exynos4210.c |
46 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | 39 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
47 | val &= ~FPCR_FZ16; | ||
48 | } | 40 | } |
49 | 41 | ||
50 | + /* | 42 | /* Private memory region and Internal GIC */ |
51 | + * We don't implement trapped exception handling, so the | 43 | - dev = qdev_new(TYPE_A9MPCORE_PRIV); |
52 | + * trap enable bits are all RAZ/WI (not RES0!) | 44 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); |
53 | + */ | 45 | - busdev = SYS_BUS_DEVICE(dev); |
54 | + val &= ~(FPCR_IDE | FPCR_IXE | FPCR_UFE | FPCR_OFE | FPCR_DZE | FPCR_IOE); | 46 | - sysbus_realize_and_unref(busdev, &error_fatal); |
47 | + qdev_prop_set_uint32(DEVICE(&s->a9mpcore), "num-cpu", EXYNOS4210_NCPUS); | ||
48 | + busdev = SYS_BUS_DEVICE(&s->a9mpcore); | ||
49 | + sysbus_realize(busdev, &error_fatal); | ||
50 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
51 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
52 | sysbus_connect_irq(busdev, n, | ||
53 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
54 | } | ||
55 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
56 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
57 | + s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
58 | } | ||
59 | |||
60 | /* Cache controller */ | ||
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
62 | g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
63 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
64 | } | ||
55 | + | 65 | + |
56 | changed = env->vfp.xregs[ARM_VFP_FPSCR]; | 66 | + object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
57 | env->vfp.xregs[ARM_VFP_FPSCR] = (val & 0xffc8ffff); | 67 | } |
58 | env->vfp.vec_len = (val >> 16) & 7; | 68 | |
69 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
59 | -- | 70 | -- |
60 | 2.20.1 | 71 | 2.25.1 |
61 | |||
62 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The only time we use the int_gic_irq[] array in the Exynos4210Irq | ||
2 | struct is in the exynos4210_realize() function: we initialize it with | ||
3 | the GPIO inputs of the a9mpcore device, and then a bit later on we | ||
4 | connect those to the outputs of the internal combiner. Now that the | ||
5 | a9mpcore object is easily accessible as s->a9mpcore we can make the | ||
6 | connection directly from one device to the other without going via | ||
7 | this array. | ||
1 | 8 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-5-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/arm/exynos4210.h | 1 - | ||
14 | hw/arm/exynos4210.c | 6 ++---- | ||
15 | 2 files changed, 2 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/exynos4210.h | ||
20 | +++ b/include/hw/arm/exynos4210.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | typedef struct Exynos4210Irq { | ||
23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
25 | - qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ]; | ||
26 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | ||
27 | qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
28 | } Exynos4210Irq; | ||
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
34 | sysbus_connect_irq(busdev, n, | ||
35 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
36 | } | ||
37 | - for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
38 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
39 | - } | ||
40 | |||
41 | /* Cache controller */ | ||
42 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
44 | busdev = SYS_BUS_DEVICE(dev); | ||
45 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
46 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
47 | - sysbus_connect_irq(busdev, n, s->irqs.int_gic_irq[n]); | ||
48 | + sysbus_connect_irq(busdev, n, | ||
49 | + qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
50 | } | ||
51 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
52 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
53 | -- | ||
54 | 2.25.1 | diff view generated by jsdifflib |
1 | Fix the block comment style in arm_load_kernel() to QEMU's | 1 | The exynos4210 code currently has two very similar arrays of IRQs: |
---|---|---|---|
2 | current style preferences. This will allow us to do some | 2 | |
3 | refactoring of this function without checkpatch complaining | 3 | * board_irqs is a field of the Exynos4210Irq struct which is filled |
4 | about the code-motion patches. | 4 | in by exynos4210_init_board_irqs() with the appropriate qemu_irqs |
5 | for each IRQ the board/SoC can assert | ||
6 | * irq_table is a set of qemu_irqs pointed to from the | ||
7 | Exynos4210State struct. It's allocated in exynos4210_init_irq, | ||
8 | and the only behaviour these irqs have is that they pass on the | ||
9 | level to the equivalent board_irqs[] irq | ||
10 | |||
11 | The extra indirection through irq_table is unnecessary, so coalesce | ||
12 | these into a single irq_table[] array as a direct field in | ||
13 | Exynos4210State which exynos4210_init_board_irqs() fills in. | ||
5 | 14 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 17 | Message-id: 20220404154658.565020-6-peter.maydell@linaro.org |
9 | Message-id: 20190131112240.8395-2-peter.maydell@linaro.org | ||
10 | --- | 18 | --- |
11 | hw/arm/boot.c | 30 ++++++++++++++++++++---------- | 19 | include/hw/arm/exynos4210.h | 8 ++------ |
12 | 1 file changed, 20 insertions(+), 10 deletions(-) | 20 | hw/arm/exynos4210.c | 6 +----- |
21 | hw/intc/exynos4210_gic.c | 32 ++++++++------------------------ | ||
22 | 3 files changed, 11 insertions(+), 35 deletions(-) | ||
13 | 23 | ||
14 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 24 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/boot.c | 26 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/hw/arm/boot.c | 27 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 28 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { |
19 | static const ARMInsnFixup *primary_loader; | 29 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
20 | AddressSpace *as = arm_boot_address_space(cpu, info); | 30 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
21 | 31 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | |
22 | - /* CPU objects (unlike devices) are not automatically reset on system | 32 | - qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
23 | + /* | 33 | } Exynos4210Irq; |
24 | + * CPU objects (unlike devices) are not automatically reset on system | 34 | |
25 | * reset, so we must always register a handler to do so. If we're | 35 | struct Exynos4210State { |
26 | * actually loading a kernel, the handler is also responsible for | 36 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
27 | * arranging that we start it correctly. | 37 | /*< public >*/ |
28 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; |
29 | qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); | 39 | Exynos4210Irq irqs; |
40 | - qemu_irq *irq_table; | ||
41 | + qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
42 | |||
43 | MemoryRegion chipid_mem; | ||
44 | MemoryRegion iram_mem; | ||
45 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) | ||
46 | void exynos4210_write_secondary(ARMCPU *cpu, | ||
47 | const struct arm_boot_info *info); | ||
48 | |||
49 | -/* Initialize exynos4210 IRQ subsystem stub */ | ||
50 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | ||
51 | - | ||
52 | /* Initialize board IRQs. | ||
53 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | ||
54 | -void exynos4210_init_board_irqs(Exynos4210Irq *s); | ||
55 | +void exynos4210_init_board_irqs(Exynos4210State *s); | ||
56 | |||
57 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
58 | * To identify IRQ source use internal combiner group and bit number | ||
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/exynos4210.c | ||
62 | +++ b/hw/arm/exynos4210.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
64 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
30 | } | 65 | } |
31 | 66 | ||
32 | - /* The board code is not supposed to set secure_board_setup unless | 67 | - /*** IRQs ***/ |
33 | + /* | 68 | - |
34 | + * The board code is not supposed to set secure_board_setup unless | 69 | - s->irq_table = exynos4210_init_irq(&s->irqs); |
35 | * running its code in secure mode is actually possible, and KVM | 70 | - |
36 | * doesn't support secure. | 71 | /* IRQ Gate */ |
37 | */ | 72 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { |
38 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 73 | DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); |
39 | if (!info->kernel_filename || info->firmware_loaded) { | 74 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
40 | 75 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | |
41 | if (have_dtb(info)) { | 76 | |
42 | - /* If we have a device tree blob, but no kernel to supply it to (or | 77 | /* Initialize board IRQs. */ |
43 | + /* | 78 | - exynos4210_init_board_irqs(&s->irqs); |
44 | + * If we have a device tree blob, but no kernel to supply it to (or | 79 | + exynos4210_init_board_irqs(s); |
45 | * the kernel is supposed to be loaded by the bootloader), copy the | 80 | |
46 | * DTB to the base of RAM for the bootloader to pick up. | 81 | /*** Memory ***/ |
47 | */ | 82 | |
48 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 83 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
49 | try_decompressing_kernel = arm_feature(&cpu->env, | 84 | index XXXXXXX..XXXXXXX 100644 |
50 | ARM_FEATURE_AARCH64); | 85 | --- a/hw/intc/exynos4210_gic.c |
51 | 86 | +++ b/hw/intc/exynos4210_gic.c | |
52 | - /* Expose the kernel, the command line, and the initrd in fw_cfg. | 87 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
53 | + /* | 88 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 |
54 | + * Expose the kernel, the command line, and the initrd in fw_cfg. | 89 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 |
55 | * We don't process them here at all, it's all left to the | 90 | |
56 | * firmware. | 91 | -static void exynos4210_irq_handler(void *opaque, int irq, int level) |
57 | */ | 92 | -{ |
58 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 93 | - Exynos4210Irq *s = (Exynos4210Irq *)opaque; |
59 | } | 94 | - |
95 | - /* Bypass */ | ||
96 | - qemu_set_irq(s->board_irqs[irq], level); | ||
97 | -} | ||
98 | - | ||
99 | -/* | ||
100 | - * Initialize exynos4210 IRQ subsystem stub. | ||
101 | - */ | ||
102 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *s) | ||
103 | -{ | ||
104 | - return qemu_allocate_irqs(exynos4210_irq_handler, s, | ||
105 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ); | ||
106 | -} | ||
107 | - | ||
108 | /* | ||
109 | * Initialize board IRQs. | ||
110 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
111 | */ | ||
112 | -void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
113 | +void exynos4210_init_board_irqs(Exynos4210State *s) | ||
114 | { | ||
115 | uint32_t grp, bit, irq_id, n; | ||
116 | + Exynos4210Irq *is = &s->irqs; | ||
117 | |||
118 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
119 | irq_id = 0; | ||
120 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
121 | irq_id = EXT_GIC_ID_MCT_G1; | ||
60 | } | 122 | } |
61 | 123 | if (irq_id) { | |
62 | - /* We will start from address 0 (typically a boot ROM image) in the | 124 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], |
63 | + /* | 125 | - s->ext_gic_irq[irq_id-32]); |
64 | + * We will start from address 0 (typically a boot ROM image) in the | 126 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
65 | * same way as hardware. | 127 | + is->ext_gic_irq[irq_id - 32]); |
66 | */ | 128 | } else { |
67 | return; | 129 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], |
68 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 130 | - s->ext_combiner_irq[n]); |
69 | if (info->nb_cpus == 0) | 131 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
70 | info->nb_cpus = 1; | 132 | + is->ext_combiner_irq[n]); |
71 | |||
72 | - /* We want to put the initrd far enough into RAM that when the | ||
73 | + /* | ||
74 | + * We want to put the initrd far enough into RAM that when the | ||
75 | * kernel is uncompressed it will not clobber the initrd. However | ||
76 | * on boards without much RAM we must ensure that we still leave | ||
77 | * enough room for a decent sized initrd, and on boards with large | ||
78 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | ||
79 | kernel_size = arm_load_elf(info, &elf_entry, &elf_low_addr, | ||
80 | &elf_high_addr, elf_machine, as); | ||
81 | if (kernel_size > 0 && have_dtb(info)) { | ||
82 | - /* If there is still some room left at the base of RAM, try and put | ||
83 | + /* | ||
84 | + * If there is still some room left at the base of RAM, try and put | ||
85 | * the DTB there like we do for images loaded with -bios or -pflash. | ||
86 | */ | ||
87 | if (elf_low_addr > info->loader_start | ||
88 | || elf_high_addr < info->loader_start) { | ||
89 | - /* Set elf_low_addr as address limit for arm_load_dtb if it may be | ||
90 | + /* | ||
91 | + * Set elf_low_addr as address limit for arm_load_dtb if it may be | ||
92 | * pointing into RAM, otherwise pass '0' (no limit) | ||
93 | */ | ||
94 | if (elf_low_addr < info->loader_start) { | ||
95 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | ||
96 | fixupcontext[FIXUP_BOARDID] = info->board_id; | ||
97 | fixupcontext[FIXUP_BOARD_SETUP] = info->board_setup_addr; | ||
98 | |||
99 | - /* for device tree boot, we pass the DTB directly in r2. Otherwise | ||
100 | + /* | ||
101 | + * for device tree boot, we pass the DTB directly in r2. Otherwise | ||
102 | * we point to the kernel args. | ||
103 | */ | ||
104 | if (have_dtb(info)) { | ||
105 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | ||
106 | info->write_board_setup(cpu, info); | ||
107 | } | 133 | } |
108 | 134 | } | |
109 | - /* Notify devices which need to fake up firmware initialization | 135 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
110 | + /* | 136 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) |
111 | + * Notify devices which need to fake up firmware initialization | 137 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
112 | * that we're doing a direct kernel boot. | 138 | |
113 | */ | 139 | if (irq_id) { |
114 | object_child_foreach_recursive(object_get_root(), | 140 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], |
141 | - s->ext_gic_irq[irq_id-32]); | ||
142 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
143 | + is->ext_gic_irq[irq_id - 32]); | ||
144 | } | ||
145 | } | ||
146 | } | ||
115 | -- | 147 | -- |
116 | 2.20.1 | 148 | 2.25.1 |
117 | |||
118 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Fix a missing set of spaces around '-' in the definition of | ||
2 | combiner_grp_to_gic_id[]. We're about to move this code, so | ||
3 | fix the style issue first to keep checkpatch happy with the | ||
4 | code-motion patch. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220404154658.565020-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/intc/exynos4210_gic.c | 2 +- | ||
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/intc/exynos4210_gic.c | ||
16 | +++ b/hw/intc/exynos4210_gic.c | ||
17 | @@ -XXX,XX +XXX,XX @@ enum ExtInt { | ||
18 | */ | ||
19 | |||
20 | static const uint32_t | ||
21 | -combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
22 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
23 | /* int combiner groups 16-19 */ | ||
24 | { }, { }, { }, { }, | ||
25 | /* int combiner group 20 */ | ||
26 | -- | ||
27 | 2.25.1 | diff view generated by jsdifflib |
1 | Factor out the "boot via firmware" code path from arm_load_kernel() | 1 | The function exynos4210_init_board_irqs() currently lives in |
---|---|---|---|
2 | into its own function. | 2 | exynos4210_gic.c, but it isn't really part of the exynos4210.gic |
3 | 3 | device -- it is a function that implements (some of) the wiring up of | |
4 | This commit only moves code around; no semantic changes. | 4 | interrupts between the SoC's GIC and combiner components. This means |
5 | it fits better in exynos4210.c, which is the SoC-level code. Move it | ||
6 | there. Similarly, exynos4210_git_irq() is used almost only in the | ||
7 | SoC-level code, so move it too. | ||
5 | 8 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 11 | Message-id: 20220404154658.565020-8-peter.maydell@linaro.org |
9 | Message-id: 20190131112240.8395-4-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | hw/arm/boot.c | 92 +++++++++++++++++++++++++++------------------------ | 13 | include/hw/arm/exynos4210.h | 4 - |
12 | 1 file changed, 49 insertions(+), 43 deletions(-) | 14 | hw/arm/exynos4210.c | 202 +++++++++++++++++++++++++++++++++++ |
15 | hw/intc/exynos4210_gic.c | 204 ------------------------------------ | ||
16 | 3 files changed, 202 insertions(+), 208 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/boot.c | 20 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/hw/arm/boot.c | 21 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_setup_direct_kernel_boot(ARMCPU *cpu, | 22 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) |
19 | } | 23 | void exynos4210_write_secondary(ARMCPU *cpu, |
20 | } | 24 | const struct arm_boot_info *info); |
21 | 25 | ||
22 | +static void arm_setup_firmware_boot(ARMCPU *cpu, struct arm_boot_info *info) | 26 | -/* Initialize board IRQs. |
27 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | ||
28 | -void exynos4210_init_board_irqs(Exynos4210State *s); | ||
29 | - | ||
30 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
31 | * To identify IRQ source use internal combiner group and bit number | ||
32 | * grp - group number | ||
33 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/exynos4210.c | ||
36 | +++ b/hw/arm/exynos4210.c | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | #define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 | ||
39 | #define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | ||
40 | |||
41 | +enum ExtGicId { | ||
42 | + EXT_GIC_ID_MDMA_LCD0 = 66, | ||
43 | + EXT_GIC_ID_PDMA0, | ||
44 | + EXT_GIC_ID_PDMA1, | ||
45 | + EXT_GIC_ID_TIMER0, | ||
46 | + EXT_GIC_ID_TIMER1, | ||
47 | + EXT_GIC_ID_TIMER2, | ||
48 | + EXT_GIC_ID_TIMER3, | ||
49 | + EXT_GIC_ID_TIMER4, | ||
50 | + EXT_GIC_ID_MCT_L0, | ||
51 | + EXT_GIC_ID_WDT, | ||
52 | + EXT_GIC_ID_RTC_ALARM, | ||
53 | + EXT_GIC_ID_RTC_TIC, | ||
54 | + EXT_GIC_ID_GPIO_XB, | ||
55 | + EXT_GIC_ID_GPIO_XA, | ||
56 | + EXT_GIC_ID_MCT_L1, | ||
57 | + EXT_GIC_ID_IEM_APC, | ||
58 | + EXT_GIC_ID_IEM_IEC, | ||
59 | + EXT_GIC_ID_NFC, | ||
60 | + EXT_GIC_ID_UART0, | ||
61 | + EXT_GIC_ID_UART1, | ||
62 | + EXT_GIC_ID_UART2, | ||
63 | + EXT_GIC_ID_UART3, | ||
64 | + EXT_GIC_ID_UART4, | ||
65 | + EXT_GIC_ID_MCT_G0, | ||
66 | + EXT_GIC_ID_I2C0, | ||
67 | + EXT_GIC_ID_I2C1, | ||
68 | + EXT_GIC_ID_I2C2, | ||
69 | + EXT_GIC_ID_I2C3, | ||
70 | + EXT_GIC_ID_I2C4, | ||
71 | + EXT_GIC_ID_I2C5, | ||
72 | + EXT_GIC_ID_I2C6, | ||
73 | + EXT_GIC_ID_I2C7, | ||
74 | + EXT_GIC_ID_SPI0, | ||
75 | + EXT_GIC_ID_SPI1, | ||
76 | + EXT_GIC_ID_SPI2, | ||
77 | + EXT_GIC_ID_MCT_G1, | ||
78 | + EXT_GIC_ID_USB_HOST, | ||
79 | + EXT_GIC_ID_USB_DEVICE, | ||
80 | + EXT_GIC_ID_MODEMIF, | ||
81 | + EXT_GIC_ID_HSMMC0, | ||
82 | + EXT_GIC_ID_HSMMC1, | ||
83 | + EXT_GIC_ID_HSMMC2, | ||
84 | + EXT_GIC_ID_HSMMC3, | ||
85 | + EXT_GIC_ID_SDMMC, | ||
86 | + EXT_GIC_ID_MIPI_CSI_4LANE, | ||
87 | + EXT_GIC_ID_MIPI_DSI_4LANE, | ||
88 | + EXT_GIC_ID_MIPI_CSI_2LANE, | ||
89 | + EXT_GIC_ID_MIPI_DSI_2LANE, | ||
90 | + EXT_GIC_ID_ONENAND_AUDI, | ||
91 | + EXT_GIC_ID_ROTATOR, | ||
92 | + EXT_GIC_ID_FIMC0, | ||
93 | + EXT_GIC_ID_FIMC1, | ||
94 | + EXT_GIC_ID_FIMC2, | ||
95 | + EXT_GIC_ID_FIMC3, | ||
96 | + EXT_GIC_ID_JPEG, | ||
97 | + EXT_GIC_ID_2D, | ||
98 | + EXT_GIC_ID_PCIe, | ||
99 | + EXT_GIC_ID_MIXER, | ||
100 | + EXT_GIC_ID_HDMI, | ||
101 | + EXT_GIC_ID_HDMI_I2C, | ||
102 | + EXT_GIC_ID_MFC, | ||
103 | + EXT_GIC_ID_TVENC, | ||
104 | +}; | ||
105 | + | ||
106 | +enum ExtInt { | ||
107 | + EXT_GIC_ID_EXTINT0 = 48, | ||
108 | + EXT_GIC_ID_EXTINT1, | ||
109 | + EXT_GIC_ID_EXTINT2, | ||
110 | + EXT_GIC_ID_EXTINT3, | ||
111 | + EXT_GIC_ID_EXTINT4, | ||
112 | + EXT_GIC_ID_EXTINT5, | ||
113 | + EXT_GIC_ID_EXTINT6, | ||
114 | + EXT_GIC_ID_EXTINT7, | ||
115 | + EXT_GIC_ID_EXTINT8, | ||
116 | + EXT_GIC_ID_EXTINT9, | ||
117 | + EXT_GIC_ID_EXTINT10, | ||
118 | + EXT_GIC_ID_EXTINT11, | ||
119 | + EXT_GIC_ID_EXTINT12, | ||
120 | + EXT_GIC_ID_EXTINT13, | ||
121 | + EXT_GIC_ID_EXTINT14, | ||
122 | + EXT_GIC_ID_EXTINT15 | ||
123 | +}; | ||
124 | + | ||
125 | +/* | ||
126 | + * External GIC sources which are not from External Interrupt Combiner or | ||
127 | + * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
128 | + * which is INTG16 in Internal Interrupt Combiner. | ||
129 | + */ | ||
130 | + | ||
131 | +static const uint32_t | ||
132 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
133 | + /* int combiner groups 16-19 */ | ||
134 | + { }, { }, { }, { }, | ||
135 | + /* int combiner group 20 */ | ||
136 | + { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
137 | + /* int combiner group 21 */ | ||
138 | + { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
139 | + /* int combiner group 22 */ | ||
140 | + { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
141 | + EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
142 | + /* int combiner group 23 */ | ||
143 | + { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
144 | + /* int combiner group 24 */ | ||
145 | + { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
146 | + /* int combiner group 25 */ | ||
147 | + { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
148 | + /* int combiner group 26 */ | ||
149 | + { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
150 | + EXT_GIC_ID_UART4 }, | ||
151 | + /* int combiner group 27 */ | ||
152 | + { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
153 | + EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
154 | + EXT_GIC_ID_I2C7 }, | ||
155 | + /* int combiner group 28 */ | ||
156 | + { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
157 | + /* int combiner group 29 */ | ||
158 | + { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
159 | + EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
160 | + /* int combiner group 30 */ | ||
161 | + { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
162 | + /* int combiner group 31 */ | ||
163 | + { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
164 | + /* int combiner group 32 */ | ||
165 | + { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
166 | + /* int combiner group 33 */ | ||
167 | + { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
168 | + /* int combiner group 34 */ | ||
169 | + { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
170 | + /* int combiner group 35 */ | ||
171 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
172 | + /* int combiner group 36 */ | ||
173 | + { EXT_GIC_ID_MIXER }, | ||
174 | + /* int combiner group 37 */ | ||
175 | + { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
176 | + EXT_GIC_ID_EXTINT7 }, | ||
177 | + /* groups 38-50 */ | ||
178 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
179 | + /* int combiner group 51 */ | ||
180 | + { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
181 | + /* group 52 */ | ||
182 | + { }, | ||
183 | + /* int combiner group 53 */ | ||
184 | + { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
185 | + /* groups 54-63 */ | ||
186 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
187 | +}; | ||
188 | + | ||
189 | +/* | ||
190 | + * Initialize board IRQs. | ||
191 | + * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
192 | + */ | ||
193 | +static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
23 | +{ | 194 | +{ |
24 | + /* Set up for booting firmware (which might load a kernel via fw_cfg) */ | 195 | + uint32_t grp, bit, irq_id, n; |
25 | + | 196 | + Exynos4210Irq *is = &s->irqs; |
26 | + if (have_dtb(info)) { | 197 | + |
27 | + /* | 198 | + for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
28 | + * If we have a device tree blob, but no kernel to supply it to (or | 199 | + irq_id = 0; |
29 | + * the kernel is supposed to be loaded by the bootloader), copy the | 200 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || |
30 | + * DTB to the base of RAM for the bootloader to pick up. | 201 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { |
31 | + */ | 202 | + /* MCT_G0 is passed to External GIC */ |
32 | + info->dtb_start = info->loader_start; | 203 | + irq_id = EXT_GIC_ID_MCT_G0; |
33 | + } | 204 | + } |
34 | + | 205 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || |
35 | + if (info->kernel_filename) { | 206 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { |
36 | + FWCfgState *fw_cfg; | 207 | + /* MCT_G1 is passed to External and GIC */ |
37 | + bool try_decompressing_kernel; | 208 | + irq_id = EXT_GIC_ID_MCT_G1; |
38 | + | 209 | + } |
39 | + fw_cfg = fw_cfg_find(); | 210 | + if (irq_id) { |
40 | + try_decompressing_kernel = arm_feature(&cpu->env, | 211 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
41 | + ARM_FEATURE_AARCH64); | 212 | + is->ext_gic_irq[irq_id - 32]); |
42 | + | 213 | + } else { |
43 | + /* | 214 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
44 | + * Expose the kernel, the command line, and the initrd in fw_cfg. | 215 | + is->ext_combiner_irq[n]); |
45 | + * We don't process them here at all, it's all left to the | ||
46 | + * firmware. | ||
47 | + */ | ||
48 | + load_image_to_fw_cfg(fw_cfg, | ||
49 | + FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA, | ||
50 | + info->kernel_filename, | ||
51 | + try_decompressing_kernel); | ||
52 | + load_image_to_fw_cfg(fw_cfg, | ||
53 | + FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA, | ||
54 | + info->initrd_filename, false); | ||
55 | + | ||
56 | + if (info->kernel_cmdline) { | ||
57 | + fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, | ||
58 | + strlen(info->kernel_cmdline) + 1); | ||
59 | + fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, | ||
60 | + info->kernel_cmdline); | ||
61 | + } | 216 | + } |
62 | + } | 217 | + } |
63 | + | 218 | + for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
64 | + /* | 219 | + /* these IDs are passed to Internal Combiner and External GIC */ |
65 | + * We will start from address 0 (typically a boot ROM image) in the | 220 | + grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); |
66 | + * same way as hardware. | 221 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); |
67 | + */ | 222 | + irq_id = combiner_grp_to_gic_id[grp - |
223 | + EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
224 | + | ||
225 | + if (irq_id) { | ||
226 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
227 | + is->ext_gic_irq[irq_id - 32]); | ||
228 | + } | ||
229 | + } | ||
68 | +} | 230 | +} |
69 | + | 231 | + |
70 | void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 232 | +/* |
71 | { | 233 | + * Get IRQ number from exynos4210 IRQ subsystem stub. |
72 | CPUState *cs; | 234 | + * To identify IRQ source use internal combiner group and bit number |
73 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 235 | + * grp - group number |
74 | 236 | + * bit - bit number inside group | |
75 | /* Load the kernel. */ | 237 | + */ |
76 | if (!info->kernel_filename || info->firmware_loaded) { | 238 | +uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) |
77 | - | 239 | +{ |
78 | - if (have_dtb(info)) { | 240 | + return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); |
79 | - /* | 241 | +} |
80 | - * If we have a device tree blob, but no kernel to supply it to (or | 242 | + |
81 | - * the kernel is supposed to be loaded by the bootloader), copy the | 243 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
82 | - * DTB to the base of RAM for the bootloader to pick up. | 244 | 0x09, 0x00, 0x00, 0x00 }; |
83 | - */ | 245 | |
84 | - info->dtb_start = info->loader_start; | 246 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
247 | index XXXXXXX..XXXXXXX 100644 | ||
248 | --- a/hw/intc/exynos4210_gic.c | ||
249 | +++ b/hw/intc/exynos4210_gic.c | ||
250 | @@ -XXX,XX +XXX,XX @@ | ||
251 | #include "hw/arm/exynos4210.h" | ||
252 | #include "qom/object.h" | ||
253 | |||
254 | -enum ExtGicId { | ||
255 | - EXT_GIC_ID_MDMA_LCD0 = 66, | ||
256 | - EXT_GIC_ID_PDMA0, | ||
257 | - EXT_GIC_ID_PDMA1, | ||
258 | - EXT_GIC_ID_TIMER0, | ||
259 | - EXT_GIC_ID_TIMER1, | ||
260 | - EXT_GIC_ID_TIMER2, | ||
261 | - EXT_GIC_ID_TIMER3, | ||
262 | - EXT_GIC_ID_TIMER4, | ||
263 | - EXT_GIC_ID_MCT_L0, | ||
264 | - EXT_GIC_ID_WDT, | ||
265 | - EXT_GIC_ID_RTC_ALARM, | ||
266 | - EXT_GIC_ID_RTC_TIC, | ||
267 | - EXT_GIC_ID_GPIO_XB, | ||
268 | - EXT_GIC_ID_GPIO_XA, | ||
269 | - EXT_GIC_ID_MCT_L1, | ||
270 | - EXT_GIC_ID_IEM_APC, | ||
271 | - EXT_GIC_ID_IEM_IEC, | ||
272 | - EXT_GIC_ID_NFC, | ||
273 | - EXT_GIC_ID_UART0, | ||
274 | - EXT_GIC_ID_UART1, | ||
275 | - EXT_GIC_ID_UART2, | ||
276 | - EXT_GIC_ID_UART3, | ||
277 | - EXT_GIC_ID_UART4, | ||
278 | - EXT_GIC_ID_MCT_G0, | ||
279 | - EXT_GIC_ID_I2C0, | ||
280 | - EXT_GIC_ID_I2C1, | ||
281 | - EXT_GIC_ID_I2C2, | ||
282 | - EXT_GIC_ID_I2C3, | ||
283 | - EXT_GIC_ID_I2C4, | ||
284 | - EXT_GIC_ID_I2C5, | ||
285 | - EXT_GIC_ID_I2C6, | ||
286 | - EXT_GIC_ID_I2C7, | ||
287 | - EXT_GIC_ID_SPI0, | ||
288 | - EXT_GIC_ID_SPI1, | ||
289 | - EXT_GIC_ID_SPI2, | ||
290 | - EXT_GIC_ID_MCT_G1, | ||
291 | - EXT_GIC_ID_USB_HOST, | ||
292 | - EXT_GIC_ID_USB_DEVICE, | ||
293 | - EXT_GIC_ID_MODEMIF, | ||
294 | - EXT_GIC_ID_HSMMC0, | ||
295 | - EXT_GIC_ID_HSMMC1, | ||
296 | - EXT_GIC_ID_HSMMC2, | ||
297 | - EXT_GIC_ID_HSMMC3, | ||
298 | - EXT_GIC_ID_SDMMC, | ||
299 | - EXT_GIC_ID_MIPI_CSI_4LANE, | ||
300 | - EXT_GIC_ID_MIPI_DSI_4LANE, | ||
301 | - EXT_GIC_ID_MIPI_CSI_2LANE, | ||
302 | - EXT_GIC_ID_MIPI_DSI_2LANE, | ||
303 | - EXT_GIC_ID_ONENAND_AUDI, | ||
304 | - EXT_GIC_ID_ROTATOR, | ||
305 | - EXT_GIC_ID_FIMC0, | ||
306 | - EXT_GIC_ID_FIMC1, | ||
307 | - EXT_GIC_ID_FIMC2, | ||
308 | - EXT_GIC_ID_FIMC3, | ||
309 | - EXT_GIC_ID_JPEG, | ||
310 | - EXT_GIC_ID_2D, | ||
311 | - EXT_GIC_ID_PCIe, | ||
312 | - EXT_GIC_ID_MIXER, | ||
313 | - EXT_GIC_ID_HDMI, | ||
314 | - EXT_GIC_ID_HDMI_I2C, | ||
315 | - EXT_GIC_ID_MFC, | ||
316 | - EXT_GIC_ID_TVENC, | ||
317 | -}; | ||
318 | - | ||
319 | -enum ExtInt { | ||
320 | - EXT_GIC_ID_EXTINT0 = 48, | ||
321 | - EXT_GIC_ID_EXTINT1, | ||
322 | - EXT_GIC_ID_EXTINT2, | ||
323 | - EXT_GIC_ID_EXTINT3, | ||
324 | - EXT_GIC_ID_EXTINT4, | ||
325 | - EXT_GIC_ID_EXTINT5, | ||
326 | - EXT_GIC_ID_EXTINT6, | ||
327 | - EXT_GIC_ID_EXTINT7, | ||
328 | - EXT_GIC_ID_EXTINT8, | ||
329 | - EXT_GIC_ID_EXTINT9, | ||
330 | - EXT_GIC_ID_EXTINT10, | ||
331 | - EXT_GIC_ID_EXTINT11, | ||
332 | - EXT_GIC_ID_EXTINT12, | ||
333 | - EXT_GIC_ID_EXTINT13, | ||
334 | - EXT_GIC_ID_EXTINT14, | ||
335 | - EXT_GIC_ID_EXTINT15 | ||
336 | -}; | ||
337 | - | ||
338 | -/* | ||
339 | - * External GIC sources which are not from External Interrupt Combiner or | ||
340 | - * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
341 | - * which is INTG16 in Internal Interrupt Combiner. | ||
342 | - */ | ||
343 | - | ||
344 | -static const uint32_t | ||
345 | -combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
346 | - /* int combiner groups 16-19 */ | ||
347 | - { }, { }, { }, { }, | ||
348 | - /* int combiner group 20 */ | ||
349 | - { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
350 | - /* int combiner group 21 */ | ||
351 | - { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
352 | - /* int combiner group 22 */ | ||
353 | - { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
354 | - EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
355 | - /* int combiner group 23 */ | ||
356 | - { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
357 | - /* int combiner group 24 */ | ||
358 | - { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
359 | - /* int combiner group 25 */ | ||
360 | - { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
361 | - /* int combiner group 26 */ | ||
362 | - { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
363 | - EXT_GIC_ID_UART4 }, | ||
364 | - /* int combiner group 27 */ | ||
365 | - { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
366 | - EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
367 | - EXT_GIC_ID_I2C7 }, | ||
368 | - /* int combiner group 28 */ | ||
369 | - { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
370 | - /* int combiner group 29 */ | ||
371 | - { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
372 | - EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
373 | - /* int combiner group 30 */ | ||
374 | - { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
375 | - /* int combiner group 31 */ | ||
376 | - { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
377 | - /* int combiner group 32 */ | ||
378 | - { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
379 | - /* int combiner group 33 */ | ||
380 | - { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
381 | - /* int combiner group 34 */ | ||
382 | - { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
383 | - /* int combiner group 35 */ | ||
384 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
385 | - /* int combiner group 36 */ | ||
386 | - { EXT_GIC_ID_MIXER }, | ||
387 | - /* int combiner group 37 */ | ||
388 | - { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
389 | - EXT_GIC_ID_EXTINT7 }, | ||
390 | - /* groups 38-50 */ | ||
391 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
392 | - /* int combiner group 51 */ | ||
393 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
394 | - /* group 52 */ | ||
395 | - { }, | ||
396 | - /* int combiner group 53 */ | ||
397 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
398 | - /* groups 54-63 */ | ||
399 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
400 | -}; | ||
401 | - | ||
402 | #define EXYNOS4210_GIC_NIRQ 160 | ||
403 | |||
404 | #define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000 | ||
405 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
406 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
407 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
408 | |||
409 | -/* | ||
410 | - * Initialize board IRQs. | ||
411 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
412 | - */ | ||
413 | -void exynos4210_init_board_irqs(Exynos4210State *s) | ||
414 | -{ | ||
415 | - uint32_t grp, bit, irq_id, n; | ||
416 | - Exynos4210Irq *is = &s->irqs; | ||
417 | - | ||
418 | - for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
419 | - irq_id = 0; | ||
420 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
421 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
422 | - /* MCT_G0 is passed to External GIC */ | ||
423 | - irq_id = EXT_GIC_ID_MCT_G0; | ||
85 | - } | 424 | - } |
86 | - | 425 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || |
87 | - if (info->kernel_filename) { | 426 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { |
88 | - FWCfgState *fw_cfg; | 427 | - /* MCT_G1 is passed to External and GIC */ |
89 | - bool try_decompressing_kernel; | 428 | - irq_id = EXT_GIC_ID_MCT_G1; |
90 | - | ||
91 | - fw_cfg = fw_cfg_find(); | ||
92 | - try_decompressing_kernel = arm_feature(&cpu->env, | ||
93 | - ARM_FEATURE_AARCH64); | ||
94 | - | ||
95 | - /* | ||
96 | - * Expose the kernel, the command line, and the initrd in fw_cfg. | ||
97 | - * We don't process them here at all, it's all left to the | ||
98 | - * firmware. | ||
99 | - */ | ||
100 | - load_image_to_fw_cfg(fw_cfg, | ||
101 | - FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA, | ||
102 | - info->kernel_filename, | ||
103 | - try_decompressing_kernel); | ||
104 | - load_image_to_fw_cfg(fw_cfg, | ||
105 | - FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA, | ||
106 | - info->initrd_filename, false); | ||
107 | - | ||
108 | - if (info->kernel_cmdline) { | ||
109 | - fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, | ||
110 | - strlen(info->kernel_cmdline) + 1); | ||
111 | - fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, | ||
112 | - info->kernel_cmdline); | ||
113 | - } | ||
114 | - } | 429 | - } |
115 | - | 430 | - if (irq_id) { |
116 | - /* | 431 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
117 | - * We will start from address 0 (typically a boot ROM image) in the | 432 | - is->ext_gic_irq[irq_id - 32]); |
118 | - * same way as hardware. | 433 | - } else { |
119 | - */ | 434 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
120 | + arm_setup_firmware_boot(cpu, info); | 435 | - is->ext_combiner_irq[n]); |
121 | return; | 436 | - } |
122 | } else { | 437 | - } |
123 | arm_setup_direct_kernel_boot(cpu, info); | 438 | - for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
439 | - /* these IDs are passed to Internal Combiner and External GIC */ | ||
440 | - grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
441 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
442 | - irq_id = combiner_grp_to_gic_id[grp - | ||
443 | - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
444 | - | ||
445 | - if (irq_id) { | ||
446 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
447 | - is->ext_gic_irq[irq_id - 32]); | ||
448 | - } | ||
449 | - } | ||
450 | -} | ||
451 | - | ||
452 | -/* | ||
453 | - * Get IRQ number from exynos4210 IRQ subsystem stub. | ||
454 | - * To identify IRQ source use internal combiner group and bit number | ||
455 | - * grp - group number | ||
456 | - * bit - bit number inside group | ||
457 | - */ | ||
458 | -uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
459 | -{ | ||
460 | - return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
461 | -} | ||
462 | - | ||
463 | -/********* GIC part *********/ | ||
464 | - | ||
465 | #define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
466 | OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
467 | |||
124 | -- | 468 | -- |
125 | 2.20.1 | 469 | 2.25.1 |
126 | |||
127 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Switch the creation of the external GIC to the new-style "embedded in | ||
2 | state struct" approach, so we can easily refer to the object | ||
3 | elsewhere during realize. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220404154658.565020-9-peter.maydell@linaro.org | ||
8 | --- | ||
9 | include/hw/arm/exynos4210.h | 2 ++ | ||
10 | include/hw/intc/exynos4210_gic.h | 43 ++++++++++++++++++++++++++++++++ | ||
11 | hw/arm/exynos4210.c | 10 ++++---- | ||
12 | hw/intc/exynos4210_gic.c | 17 ++----------- | ||
13 | MAINTAINERS | 2 +- | ||
14 | 5 files changed, 53 insertions(+), 21 deletions(-) | ||
15 | create mode 100644 include/hw/intc/exynos4210_gic.h | ||
16 | |||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/exynos4210.h | ||
20 | +++ b/include/hw/arm/exynos4210.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/or-irq.h" | ||
23 | #include "hw/sysbus.h" | ||
24 | #include "hw/cpu/a9mpcore.h" | ||
25 | +#include "hw/intc/exynos4210_gic.h" | ||
26 | #include "target/arm/cpu-qom.h" | ||
27 | #include "qom/object.h" | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
30 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | ||
31 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
32 | A9MPPrivState a9mpcore; | ||
33 | + Exynos4210GicState ext_gic; | ||
34 | }; | ||
35 | |||
36 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
37 | diff --git a/include/hw/intc/exynos4210_gic.h b/include/hw/intc/exynos4210_gic.h | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/include/hw/intc/exynos4210_gic.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +/* | ||
44 | + * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c | ||
45 | + * | ||
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | ||
47 | + * All rights reserved. | ||
48 | + * | ||
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | ||
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or modify it | ||
52 | + * under the terms of the GNU General Public License as published by the | ||
53 | + * Free Software Foundation; either version 2 of the License, or (at your | ||
54 | + * option) any later version. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | ||
59 | + * See the GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | ||
64 | +#ifndef HW_INTC_EXYNOS4210_GIC_H | ||
65 | +#define HW_INTC_EXYNOS4210_GIC_H | ||
66 | + | ||
67 | +#include "hw/sysbus.h" | ||
68 | + | ||
69 | +#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
70 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
71 | + | ||
72 | +#define EXYNOS4210_GIC_NCPUS 2 | ||
73 | + | ||
74 | +struct Exynos4210GicState { | ||
75 | + SysBusDevice parent_obj; | ||
76 | + | ||
77 | + MemoryRegion cpu_container; | ||
78 | + MemoryRegion dist_container; | ||
79 | + MemoryRegion cpu_alias[EXYNOS4210_GIC_NCPUS]; | ||
80 | + MemoryRegion dist_alias[EXYNOS4210_GIC_NCPUS]; | ||
81 | + uint32_t num_cpu; | ||
82 | + DeviceState *gic; | ||
83 | +}; | ||
84 | + | ||
85 | +#endif | ||
86 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/exynos4210.c | ||
89 | +++ b/hw/arm/exynos4210.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
91 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | ||
92 | |||
93 | /* External GIC */ | ||
94 | - dev = qdev_new("exynos4210.gic"); | ||
95 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | ||
96 | - busdev = SYS_BUS_DEVICE(dev); | ||
97 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
98 | + qdev_prop_set_uint32(DEVICE(&s->ext_gic), "num-cpu", EXYNOS4210_NCPUS); | ||
99 | + busdev = SYS_BUS_DEVICE(&s->ext_gic); | ||
100 | + sysbus_realize(busdev, &error_fatal); | ||
101 | /* Map CPU interface */ | ||
102 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR); | ||
103 | /* Map Distributer interface */ | ||
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
105 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
106 | } | ||
107 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
108 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
109 | + s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | ||
110 | } | ||
111 | |||
112 | /* Internal Interrupt Combiner */ | ||
113 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
114 | } | ||
115 | |||
116 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
117 | + object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
118 | } | ||
119 | |||
120 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
121 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/intc/exynos4210_gic.c | ||
124 | +++ b/hw/intc/exynos4210_gic.c | ||
125 | @@ -XXX,XX +XXX,XX @@ | ||
126 | #include "qemu/module.h" | ||
127 | #include "hw/irq.h" | ||
128 | #include "hw/qdev-properties.h" | ||
129 | +#include "hw/intc/exynos4210_gic.h" | ||
130 | #include "hw/arm/exynos4210.h" | ||
131 | #include "qom/object.h" | ||
132 | |||
133 | @@ -XXX,XX +XXX,XX @@ | ||
134 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
135 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
136 | |||
137 | -#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
138 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
139 | - | ||
140 | -struct Exynos4210GicState { | ||
141 | - SysBusDevice parent_obj; | ||
142 | - | ||
143 | - MemoryRegion cpu_container; | ||
144 | - MemoryRegion dist_container; | ||
145 | - MemoryRegion cpu_alias[EXYNOS4210_NCPUS]; | ||
146 | - MemoryRegion dist_alias[EXYNOS4210_NCPUS]; | ||
147 | - uint32_t num_cpu; | ||
148 | - DeviceState *gic; | ||
149 | -}; | ||
150 | - | ||
151 | static void exynos4210_gic_set_irq(void *opaque, int irq, int level) | ||
152 | { | ||
153 | Exynos4210GicState *s = (Exynos4210GicState *)opaque; | ||
154 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_realize(DeviceState *dev, Error **errp) | ||
155 | * enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86 | ||
156 | * doesn't figure this out, otherwise and gives spurious warnings. | ||
157 | */ | ||
158 | - assert(n <= EXYNOS4210_NCPUS); | ||
159 | + assert(n <= EXYNOS4210_GIC_NCPUS); | ||
160 | for (i = 0; i < n; i++) { | ||
161 | /* Map CPU interface per SMP Core */ | ||
162 | sprintf(cpu_alias_name, "%s%x", cpu_prefix, i); | ||
163 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/MAINTAINERS | ||
166 | +++ b/MAINTAINERS | ||
167 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
168 | L: qemu-arm@nongnu.org | ||
169 | S: Odd Fixes | ||
170 | F: hw/*/exynos* | ||
171 | -F: include/hw/arm/exynos4210.h | ||
172 | +F: include/hw/*/exynos* | ||
173 | |||
174 | Calxeda Highbank | ||
175 | M: Rob Herring <robh@kernel.org> | ||
176 | -- | ||
177 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The only time we use the ext_gic_irq[] array in the Exynos4210Irq | ||
2 | struct is during realize of the SoC -- we initialize it with the | ||
3 | input IRQs of the external GIC device, and then connect those to | ||
4 | outputs of other devices further on in realize (including in the | ||
5 | exynos4210_init_board_irqs() function). Now that the ext_gic object | ||
6 | is easily accessible as s->ext_gic we can make the connections | ||
7 | directly from one device to the other without going via this array. | ||
1 | 8 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-10-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/arm/exynos4210.h | 1 - | ||
14 | hw/arm/exynos4210.c | 12 ++++++------ | ||
15 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/exynos4210.h | ||
20 | +++ b/include/hw/arm/exynos4210.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | typedef struct Exynos4210Irq { | ||
23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
25 | - qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; | ||
26 | } Exynos4210Irq; | ||
27 | |||
28 | struct Exynos4210State { | ||
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
34 | { | ||
35 | uint32_t grp, bit, irq_id, n; | ||
36 | Exynos4210Irq *is = &s->irqs; | ||
37 | + DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
38 | |||
39 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
40 | irq_id = 0; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
42 | } | ||
43 | if (irq_id) { | ||
44 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
45 | - is->ext_gic_irq[irq_id - 32]); | ||
46 | + qdev_get_gpio_in(extgicdev, | ||
47 | + irq_id - 32)); | ||
48 | } else { | ||
49 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
50 | is->ext_combiner_irq[n]); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
52 | |||
53 | if (irq_id) { | ||
54 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
55 | - is->ext_gic_irq[irq_id - 32]); | ||
56 | + qdev_get_gpio_in(extgicdev, | ||
57 | + irq_id - 32)); | ||
58 | } | ||
59 | } | ||
60 | } | ||
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
62 | sysbus_connect_irq(busdev, n, | ||
63 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
64 | } | ||
65 | - for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
66 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); | ||
67 | - } | ||
68 | |||
69 | /* Internal Interrupt Combiner */ | ||
70 | dev = qdev_new("exynos4210.combiner"); | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
72 | busdev = SYS_BUS_DEVICE(dev); | ||
73 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
74 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
75 | - sysbus_connect_irq(busdev, n, s->irqs.ext_gic_irq[n]); | ||
76 | + sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
77 | } | ||
78 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
79 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
80 | -- | ||
81 | 2.25.1 | diff view generated by jsdifflib |
1 | Enables, but does not turn on, TBI for CONFIG_USER_ONLY. | 1 | The function exynos4210_combiner_get_gpioin() currently lives in |
---|---|---|---|
2 | exynos4210_combiner.c, but it isn't really part of the combiner | ||
3 | device itself -- it is a function that implements the wiring up of | ||
4 | some interrupt sources to multiple combiner inputs. Move it to live | ||
5 | with the other SoC-level code in exynos4210.c, along with a few | ||
6 | macros previously defined in exynos4210.h which are now used only | ||
7 | in exynos4210.c. | ||
2 | 8 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190204132126.3255-4-richard.henderson@linaro.org | ||
6 | [PMM: adjusted #ifdeffery to placate clang, which otherwise complains | ||
7 | about static functions that are unused in the CONFIG_USER_ONLY build] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220404154658.565020-11-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | target/arm/internals.h | 21 -------------------- | 13 | include/hw/arm/exynos4210.h | 11 ----- |
11 | target/arm/helper.c | 45 ++++++++++++++++++++++-------------------- | 14 | hw/arm/exynos4210.c | 82 +++++++++++++++++++++++++++++++++++ |
12 | 2 files changed, 24 insertions(+), 42 deletions(-) | 15 | hw/intc/exynos4210_combiner.c | 77 -------------------------------- |
16 | 3 files changed, 82 insertions(+), 88 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/internals.h | 20 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/target/arm/internals.h | 21 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMVAParameters { | 22 | @@ -XXX,XX +XXX,XX @@ |
19 | bool using64k : 1; | 23 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ |
20 | } ARMVAParameters; | 24 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) |
21 | 25 | ||
22 | -#ifdef CONFIG_USER_ONLY | 26 | -#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit)) |
23 | -static inline ARMVAParameters aa64_va_parameters_both(CPUARMState *env, | 27 | -#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) |
24 | - uint64_t va, | 28 | -#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ |
25 | - ARMMMUIdx mmu_idx) | 29 | - ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) |
26 | -{ | 30 | - |
27 | - return (ARMVAParameters) { | 31 | /* IRQs number for external and internal GIC */ |
28 | - /* 48-bit address space */ | 32 | #define EXYNOS4210_EXT_GIC_NIRQ (160-32) |
29 | - .tsz = 16, | 33 | #define EXYNOS4210_INT_GIC_NIRQ 64 |
30 | - /* We can't handle tagged addresses properly in user-only mode */ | 34 | @@ -XXX,XX +XXX,XX @@ void exynos4210_write_secondary(ARMCPU *cpu, |
31 | - .tbi = false, | 35 | * bit - bit number inside group */ |
32 | - }; | 36 | uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); |
33 | -} | 37 | |
34 | - | 38 | -/* |
35 | -static inline ARMVAParameters aa64_va_parameters(CPUARMState *env, | 39 | - * Get Combiner input GPIO into irqs structure |
36 | - uint64_t va, | 40 | - */ |
37 | - ARMMMUIdx mmu_idx, bool data) | 41 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, |
38 | -{ | 42 | - int ext); |
39 | - return aa64_va_parameters_both(env, va, mmu_idx); | 43 | - |
40 | -} | 44 | /* |
41 | -#else | 45 | * exynos4210 UART |
42 | ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, | 46 | */ |
43 | ARMMMUIdx mmu_idx); | 47 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
44 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
45 | ARMMMUIdx mmu_idx, bool data); | ||
46 | -#endif | ||
47 | |||
48 | #endif | ||
49 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/target/arm/helper.c | 49 | --- a/hw/arm/exynos4210.c |
52 | +++ b/target/arm/helper.c | 50 | +++ b/hw/arm/exynos4210.c |
53 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(rbit)(uint32_t x) | 51 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
54 | return revbit32(x); | 52 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } |
53 | }; | ||
54 | |||
55 | +#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp) * 8 + (bit)) | ||
56 | +#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | ||
57 | +#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
58 | + ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
59 | + | ||
60 | /* | ||
61 | * Initialize board IRQs. | ||
62 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
64 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
55 | } | 65 | } |
56 | 66 | ||
57 | -#if defined(CONFIG_USER_ONLY) | 67 | +/* |
58 | +#ifdef CONFIG_USER_ONLY | 68 | + * Get Combiner input GPIO into irqs structure |
59 | 69 | + */ | |
60 | /* These should probably raise undefined insn exceptions. */ | 70 | +static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, |
61 | void HELPER(v7m_msr)(CPUARMState *env, uint32_t reg, uint32_t val) | 71 | + DeviceState *dev, int ext) |
62 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
63 | cs->interrupt_request |= CPU_INTERRUPT_EXITTB; | ||
64 | } | ||
65 | } | ||
66 | +#endif /* !CONFIG_USER_ONLY */ | ||
67 | |||
68 | /* Return the exception level which controls this address translation regime */ | ||
69 | static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
70 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
71 | } | ||
72 | } | ||
73 | |||
74 | +#ifndef CONFIG_USER_ONLY | ||
75 | + | ||
76 | /* Return the SCTLR value which controls this address translation regime */ | ||
77 | static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
78 | { | ||
79 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_big_endian(CPUARMState *env, | ||
80 | return (regime_sctlr(env, mmu_idx) & SCTLR_EE) != 0; | ||
81 | } | ||
82 | |||
83 | +/* Return the TTBR associated with this translation regime */ | ||
84 | +static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
85 | + int ttbrn) | ||
86 | +{ | 72 | +{ |
87 | + if (mmu_idx == ARMMMUIdx_S2NS) { | 73 | + int n; |
88 | + return env->cp15.vttbr_el2; | 74 | + int bit; |
89 | + } | 75 | + int max; |
90 | + if (ttbrn == 0) { | 76 | + qemu_irq *irq; |
91 | + return env->cp15.ttbr0_el[regime_el(env, mmu_idx)]; | 77 | + |
92 | + } else { | 78 | + max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
93 | + return env->cp15.ttbr1_el[regime_el(env, mmu_idx)]; | 79 | + EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
80 | + irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
81 | + | ||
82 | + /* | ||
83 | + * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
84 | + * so let split them. | ||
85 | + */ | ||
86 | + for (n = 0; n < max; n++) { | ||
87 | + | ||
88 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
89 | + | ||
90 | + switch (n) { | ||
91 | + /* MDNIE_LCD1 INTG1 */ | ||
92 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
93 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
94 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
95 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
96 | + continue; | ||
97 | + | ||
98 | + /* TMU INTG3 */ | ||
99 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
100 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
101 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
102 | + continue; | ||
103 | + | ||
104 | + /* LCD1 INTG12 */ | ||
105 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
106 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
107 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
108 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
109 | + continue; | ||
110 | + | ||
111 | + /* Multi-Core Timer INTG12 */ | ||
112 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
113 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
114 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
115 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
116 | + continue; | ||
117 | + | ||
118 | + /* Multi-Core Timer INTG35 */ | ||
119 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
120 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
121 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
122 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
123 | + continue; | ||
124 | + | ||
125 | + /* Multi-Core Timer INTG51 */ | ||
126 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
127 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
128 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
129 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
130 | + continue; | ||
131 | + | ||
132 | + /* Multi-Core Timer INTG53 */ | ||
133 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
134 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
135 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
136 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
137 | + continue; | ||
138 | + } | ||
139 | + | ||
140 | + irq[n] = qdev_get_gpio_in(dev, n); | ||
94 | + } | 141 | + } |
95 | +} | 142 | +} |
96 | + | 143 | + |
97 | +#endif /* !CONFIG_USER_ONLY */ | 144 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
98 | + | 145 | 0x09, 0x00, 0x00, 0x00 }; |
99 | /* Return the TCR controlling this translation regime */ | 146 | |
100 | static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | 147 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c |
101 | { | 148 | index XXXXXXX..XXXXXXX 100644 |
102 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx) | 149 | --- a/hw/intc/exynos4210_combiner.c |
103 | return mmu_idx; | 150 | +++ b/hw/intc/exynos4210_combiner.c |
104 | } | 151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_combiner = { |
105 | 152 | } | |
106 | -/* Return the TTBR associated with this translation regime */ | 153 | }; |
107 | -static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx, | 154 | |
108 | - int ttbrn) | 155 | -/* |
156 | - * Get Combiner input GPIO into irqs structure | ||
157 | - */ | ||
158 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
159 | - int ext) | ||
109 | -{ | 160 | -{ |
110 | - if (mmu_idx == ARMMMUIdx_S2NS) { | 161 | - int n; |
111 | - return env->cp15.vttbr_el2; | 162 | - int bit; |
112 | - } | 163 | - int max; |
113 | - if (ttbrn == 0) { | 164 | - qemu_irq *irq; |
114 | - return env->cp15.ttbr0_el[regime_el(env, mmu_idx)]; | 165 | - |
115 | - } else { | 166 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
116 | - return env->cp15.ttbr1_el[regime_el(env, mmu_idx)]; | 167 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
168 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
169 | - | ||
170 | - /* | ||
171 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
172 | - * so let split them. | ||
173 | - */ | ||
174 | - for (n = 0; n < max; n++) { | ||
175 | - | ||
176 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
177 | - | ||
178 | - switch (n) { | ||
179 | - /* MDNIE_LCD1 INTG1 */ | ||
180 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
181 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
182 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
183 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
184 | - continue; | ||
185 | - | ||
186 | - /* TMU INTG3 */ | ||
187 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
188 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
189 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
190 | - continue; | ||
191 | - | ||
192 | - /* LCD1 INTG12 */ | ||
193 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
194 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
195 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
196 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
197 | - continue; | ||
198 | - | ||
199 | - /* Multi-Core Timer INTG12 */ | ||
200 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
201 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
202 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
203 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
204 | - continue; | ||
205 | - | ||
206 | - /* Multi-Core Timer INTG35 */ | ||
207 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
208 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
209 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
210 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
211 | - continue; | ||
212 | - | ||
213 | - /* Multi-Core Timer INTG51 */ | ||
214 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
215 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
216 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
217 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
218 | - continue; | ||
219 | - | ||
220 | - /* Multi-Core Timer INTG53 */ | ||
221 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
222 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
223 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
224 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
225 | - continue; | ||
226 | - } | ||
227 | - | ||
228 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
117 | - } | 229 | - } |
118 | -} | 230 | -} |
119 | - | 231 | - |
120 | /* Return true if the translation regime is using LPAE format page tables */ | 232 | static uint64_t |
121 | static inline bool regime_using_lpae_format(CPUARMState *env, | 233 | exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size) |
122 | ARMMMUIdx mmu_idx) | ||
123 | @@ -XXX,XX +XXX,XX @@ bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
124 | return regime_using_lpae_format(env, mmu_idx); | ||
125 | } | ||
126 | |||
127 | +#ifndef CONFIG_USER_ONLY | ||
128 | static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
129 | { | 234 | { |
130 | switch (mmu_idx) { | ||
131 | @@ -XXX,XX +XXX,XX @@ static uint8_t convert_stage2_attrs(CPUARMState *env, uint8_t s2attrs) | ||
132 | |||
133 | return (hiattr << 6) | (hihint << 4) | (loattr << 2) | lohint; | ||
134 | } | ||
135 | +#endif /* !CONFIG_USER_ONLY */ | ||
136 | |||
137 | ARMVAParameters aa64_va_parameters_both(CPUARMState *env, uint64_t va, | ||
138 | ARMMMUIdx mmu_idx) | ||
139 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
140 | return ret; | ||
141 | } | ||
142 | |||
143 | +#ifndef CONFIG_USER_ONLY | ||
144 | static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, | ||
145 | ARMMMUIdx mmu_idx) | ||
146 | { | ||
147 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
148 | *pc = env->pc; | ||
149 | flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | ||
150 | |||
151 | -#ifndef CONFIG_USER_ONLY | ||
152 | - /* | ||
153 | - * Get control bits for tagged addresses. Note that the | ||
154 | - * translator only uses this for instruction addresses. | ||
155 | - */ | ||
156 | + /* Get control bits for tagged addresses. */ | ||
157 | { | ||
158 | ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx); | ||
159 | ARMVAParameters p0 = aa64_va_parameters_both(env, 0, stage1); | ||
160 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
161 | flags = FIELD_DP32(flags, TBFLAG_A64, TBII, tbii); | ||
162 | flags = FIELD_DP32(flags, TBFLAG_A64, TBID, tbid); | ||
163 | } | ||
164 | -#endif | ||
165 | |||
166 | if (cpu_isar_feature(aa64_sve, cpu)) { | ||
167 | int sve_el = sve_exception_el(env, current_el); | ||
168 | -- | 235 | -- |
169 | 2.20.1 | 236 | 2.25.1 |
170 | |||
171 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Delete a couple of #defines which are never used. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220404154658.565020-12-peter.maydell@linaro.org | ||
6 | --- | ||
7 | include/hw/arm/exynos4210.h | 4 ---- | ||
8 | 1 file changed, 4 deletions(-) | ||
9 | |||
10 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/include/hw/arm/exynos4210.h | ||
13 | +++ b/include/hw/arm/exynos4210.h | ||
14 | @@ -XXX,XX +XXX,XX @@ | ||
15 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ | ||
16 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) | ||
17 | |||
18 | -/* IRQs number for external and internal GIC */ | ||
19 | -#define EXYNOS4210_EXT_GIC_NIRQ (160-32) | ||
20 | -#define EXYNOS4210_INT_GIC_NIRQ 64 | ||
21 | - | ||
22 | #define EXYNOS4210_I2C_NUMBER 9 | ||
23 | |||
24 | #define EXYNOS4210_NUM_DMA 3 | ||
25 | -- | ||
26 | 2.25.1 | diff view generated by jsdifflib |
1 | Factor out the "direct kernel boot" code path from arm_load_kernel() | 1 | In exynos4210_init_board_irqs(), use the TYPE_SPLIT_IRQ device |
---|---|---|---|
2 | into its own function; this function is getting long enough that | 2 | instead of qemu_irq_split(). |
3 | the code flow is a bit confusing. | ||
4 | |||
5 | This commit only moves code around; no semantic changes. | ||
6 | |||
7 | We leave the "load the dtb" code in arm_load_kernel() -- this | ||
8 | is currently only used by the "direct kernel boot" path, but | ||
9 | this is a bug which we will fix shortly. | ||
10 | 3 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 6 | Message-id: 20220404154658.565020-13-peter.maydell@linaro.org |
14 | Message-id: 20190131112240.8395-3-peter.maydell@linaro.org | ||
15 | --- | 7 | --- |
16 | hw/arm/boot.c | 150 +++++++++++++++++++++++++++----------------------- | 8 | include/hw/arm/exynos4210.h | 9 ++++++++ |
17 | 1 file changed, 80 insertions(+), 70 deletions(-) | 9 | hw/arm/exynos4210.c | 41 +++++++++++++++++++++++++++++-------- |
10 | 2 files changed, 42 insertions(+), 8 deletions(-) | ||
18 | 11 | ||
19 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 12 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
20 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/boot.c | 14 | --- a/include/hw/arm/exynos4210.h |
22 | +++ b/hw/arm/boot.c | 15 | +++ b/include/hw/arm/exynos4210.h |
23 | @@ -XXX,XX +XXX,XX @@ static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, | 16 | @@ -XXX,XX +XXX,XX @@ |
24 | return size; | 17 | #include "hw/sysbus.h" |
18 | #include "hw/cpu/a9mpcore.h" | ||
19 | #include "hw/intc/exynos4210_gic.h" | ||
20 | +#include "hw/core/split-irq.h" | ||
21 | #include "target/arm/cpu-qom.h" | ||
22 | #include "qom/object.h" | ||
23 | |||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | |||
26 | #define EXYNOS4210_NUM_DMA 3 | ||
27 | |||
28 | +/* | ||
29 | + * We need one splitter for every external combiner input, plus | ||
30 | + * one for every non-zero entry in combiner_grp_to_gic_id[]. | ||
31 | + * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
32 | + */ | ||
33 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) | ||
34 | + | ||
35 | typedef struct Exynos4210Irq { | ||
36 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
37 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
38 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
39 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
40 | A9MPPrivState a9mpcore; | ||
41 | Exynos4210GicState ext_gic; | ||
42 | + SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | ||
43 | }; | ||
44 | |||
45 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/exynos4210.c | ||
49 | +++ b/hw/arm/exynos4210.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
51 | uint32_t grp, bit, irq_id, n; | ||
52 | Exynos4210Irq *is = &s->irqs; | ||
53 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
54 | + int splitcount = 0; | ||
55 | + DeviceState *splitter; | ||
56 | |||
57 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
58 | irq_id = 0; | ||
59 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
60 | /* MCT_G1 is passed to External and GIC */ | ||
61 | irq_id = EXT_GIC_ID_MCT_G1; | ||
62 | } | ||
63 | + | ||
64 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
65 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
66 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
67 | + qdev_realize(splitter, NULL, &error_abort); | ||
68 | + splitcount++; | ||
69 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
70 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
71 | if (irq_id) { | ||
72 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
73 | - qdev_get_gpio_in(extgicdev, | ||
74 | - irq_id - 32)); | ||
75 | + qdev_connect_gpio_out(splitter, 1, | ||
76 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
77 | } else { | ||
78 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
79 | - is->ext_combiner_irq[n]); | ||
80 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
81 | } | ||
82 | } | ||
83 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
84 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
85 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
86 | |||
87 | if (irq_id) { | ||
88 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
89 | - qdev_get_gpio_in(extgicdev, | ||
90 | - irq_id - 32)); | ||
91 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
92 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
93 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
94 | + qdev_realize(splitter, NULL, &error_abort); | ||
95 | + splitcount++; | ||
96 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
97 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
98 | + qdev_connect_gpio_out(splitter, 1, | ||
99 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
100 | } | ||
101 | } | ||
102 | + /* | ||
103 | + * We check this here to avoid a more obscure assert later when | ||
104 | + * qdev_assert_realized_properly() checks that we realized every | ||
105 | + * child object we initialized. | ||
106 | + */ | ||
107 | + assert(splitcount == EXYNOS4210_NUM_SPLITTERS); | ||
25 | } | 108 | } |
26 | 109 | ||
27 | -void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 110 | /* |
28 | +static void arm_setup_direct_kernel_boot(ARMCPU *cpu, | 111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) |
29 | + struct arm_boot_info *info) | 112 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); |
30 | { | ||
31 | + /* Set up for a direct boot of a kernel image file. */ | ||
32 | CPUState *cs; | ||
33 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
34 | int kernel_size; | ||
35 | int initrd_size; | ||
36 | int is_linux = 0; | ||
37 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | ||
38 | int elf_machine; | ||
39 | hwaddr entry; | ||
40 | static const ARMInsnFixup *primary_loader; | ||
41 | - AddressSpace *as = arm_boot_address_space(cpu, info); | ||
42 | - | ||
43 | - /* | ||
44 | - * CPU objects (unlike devices) are not automatically reset on system | ||
45 | - * reset, so we must always register a handler to do so. If we're | ||
46 | - * actually loading a kernel, the handler is also responsible for | ||
47 | - * arranging that we start it correctly. | ||
48 | - */ | ||
49 | - for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | ||
50 | - qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); | ||
51 | - } | ||
52 | - | ||
53 | - /* | ||
54 | - * The board code is not supposed to set secure_board_setup unless | ||
55 | - * running its code in secure mode is actually possible, and KVM | ||
56 | - * doesn't support secure. | ||
57 | - */ | ||
58 | - assert(!(info->secure_board_setup && kvm_enabled())); | ||
59 | - | ||
60 | - info->dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb"); | ||
61 | - info->dtb_limit = 0; | ||
62 | - | ||
63 | - /* Load the kernel. */ | ||
64 | - if (!info->kernel_filename || info->firmware_loaded) { | ||
65 | - | ||
66 | - if (have_dtb(info)) { | ||
67 | - /* | ||
68 | - * If we have a device tree blob, but no kernel to supply it to (or | ||
69 | - * the kernel is supposed to be loaded by the bootloader), copy the | ||
70 | - * DTB to the base of RAM for the bootloader to pick up. | ||
71 | - */ | ||
72 | - info->dtb_start = info->loader_start; | ||
73 | - } | ||
74 | - | ||
75 | - if (info->kernel_filename) { | ||
76 | - FWCfgState *fw_cfg; | ||
77 | - bool try_decompressing_kernel; | ||
78 | - | ||
79 | - fw_cfg = fw_cfg_find(); | ||
80 | - try_decompressing_kernel = arm_feature(&cpu->env, | ||
81 | - ARM_FEATURE_AARCH64); | ||
82 | - | ||
83 | - /* | ||
84 | - * Expose the kernel, the command line, and the initrd in fw_cfg. | ||
85 | - * We don't process them here at all, it's all left to the | ||
86 | - * firmware. | ||
87 | - */ | ||
88 | - load_image_to_fw_cfg(fw_cfg, | ||
89 | - FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA, | ||
90 | - info->kernel_filename, | ||
91 | - try_decompressing_kernel); | ||
92 | - load_image_to_fw_cfg(fw_cfg, | ||
93 | - FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA, | ||
94 | - info->initrd_filename, false); | ||
95 | - | ||
96 | - if (info->kernel_cmdline) { | ||
97 | - fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, | ||
98 | - strlen(info->kernel_cmdline) + 1); | ||
99 | - fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, | ||
100 | - info->kernel_cmdline); | ||
101 | - } | ||
102 | - } | ||
103 | - | ||
104 | - /* | ||
105 | - * We will start from address 0 (typically a boot ROM image) in the | ||
106 | - * same way as hardware. | ||
107 | - */ | ||
108 | - return; | ||
109 | - } | ||
110 | |||
111 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
112 | primary_loader = bootloader_aarch64; | ||
113 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | ||
114 | for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | ||
115 | ARM_CPU(cs)->env.boot_info = info; | ||
116 | } | 113 | } |
117 | +} | 114 | |
118 | + | 115 | + for (i = 0; i < ARRAY_SIZE(s->splitter); i++) { |
119 | +void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 116 | + g_autofree char *name = g_strdup_printf("irq-splitter%d", i); |
120 | +{ | 117 | + object_initialize_child(obj, name, &s->splitter[i], TYPE_SPLIT_IRQ); |
121 | + CPUState *cs; | ||
122 | + AddressSpace *as = arm_boot_address_space(cpu, info); | ||
123 | + | ||
124 | + /* | ||
125 | + * CPU objects (unlike devices) are not automatically reset on system | ||
126 | + * reset, so we must always register a handler to do so. If we're | ||
127 | + * actually loading a kernel, the handler is also responsible for | ||
128 | + * arranging that we start it correctly. | ||
129 | + */ | ||
130 | + for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | ||
131 | + qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); | ||
132 | + } | 118 | + } |
133 | + | 119 | + |
134 | + /* | 120 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
135 | + * The board code is not supposed to set secure_board_setup unless | 121 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); |
136 | + * running its code in secure mode is actually possible, and KVM | 122 | } |
137 | + * doesn't support secure. | ||
138 | + */ | ||
139 | + assert(!(info->secure_board_setup && kvm_enabled())); | ||
140 | + | ||
141 | + info->dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb"); | ||
142 | + info->dtb_limit = 0; | ||
143 | + | ||
144 | + /* Load the kernel. */ | ||
145 | + if (!info->kernel_filename || info->firmware_loaded) { | ||
146 | + | ||
147 | + if (have_dtb(info)) { | ||
148 | + /* | ||
149 | + * If we have a device tree blob, but no kernel to supply it to (or | ||
150 | + * the kernel is supposed to be loaded by the bootloader), copy the | ||
151 | + * DTB to the base of RAM for the bootloader to pick up. | ||
152 | + */ | ||
153 | + info->dtb_start = info->loader_start; | ||
154 | + } | ||
155 | + | ||
156 | + if (info->kernel_filename) { | ||
157 | + FWCfgState *fw_cfg; | ||
158 | + bool try_decompressing_kernel; | ||
159 | + | ||
160 | + fw_cfg = fw_cfg_find(); | ||
161 | + try_decompressing_kernel = arm_feature(&cpu->env, | ||
162 | + ARM_FEATURE_AARCH64); | ||
163 | + | ||
164 | + /* | ||
165 | + * Expose the kernel, the command line, and the initrd in fw_cfg. | ||
166 | + * We don't process them here at all, it's all left to the | ||
167 | + * firmware. | ||
168 | + */ | ||
169 | + load_image_to_fw_cfg(fw_cfg, | ||
170 | + FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA, | ||
171 | + info->kernel_filename, | ||
172 | + try_decompressing_kernel); | ||
173 | + load_image_to_fw_cfg(fw_cfg, | ||
174 | + FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA, | ||
175 | + info->initrd_filename, false); | ||
176 | + | ||
177 | + if (info->kernel_cmdline) { | ||
178 | + fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, | ||
179 | + strlen(info->kernel_cmdline) + 1); | ||
180 | + fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, | ||
181 | + info->kernel_cmdline); | ||
182 | + } | ||
183 | + } | ||
184 | + | ||
185 | + /* | ||
186 | + * We will start from address 0 (typically a boot ROM image) in the | ||
187 | + * same way as hardware. | ||
188 | + */ | ||
189 | + return; | ||
190 | + } else { | ||
191 | + arm_setup_direct_kernel_boot(cpu, info); | ||
192 | + } | ||
193 | |||
194 | if (!info->skip_dtb_autoload && have_dtb(info)) { | ||
195 | if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) { | ||
196 | -- | 123 | -- |
197 | 2.20.1 | 124 | 2.25.1 |
198 | |||
199 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In exynos4210_init_board_irqs(), the loop that handles IRQ lines that | ||
2 | are in a range that applies to the internal combiner only creates a | ||
3 | splitter for those interrupts which go to both the internal combiner | ||
4 | and to the external GIC, but it does nothing at all for the | ||
5 | interrupts which don't go to the external GIC, leaving the | ||
6 | irq_table[] array element empty for those. (This will result in | ||
7 | those interrupts simply being lost, not in a QEMU crash.) | ||
1 | 8 | ||
9 | I don't have a reliable datasheet for this SoC, but since we do wire | ||
10 | up one interrupt line in this category (the HDMI I2C device on | ||
11 | interrupt 16,1), this seems like it must be a bug in the existing | ||
12 | QEMU code. Fill in the irq_table[] entries where we're not splitting | ||
13 | the IRQ to both the internal combiner and the external GIC with the | ||
14 | IRQ line of the internal combiner. (That is, these IRQ lines go to | ||
15 | just one device, not multiple.) | ||
16 | |||
17 | This bug didn't have any visible guest effects because the only | ||
18 | implemented device that was affected was the HDMI I2C controller, | ||
19 | and we never connect any I2C devices to that bus. | ||
20 | |||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20220404154658.565020-14-peter.maydell@linaro.org | ||
24 | --- | ||
25 | hw/arm/exynos4210.c | 2 ++ | ||
26 | 1 file changed, 2 insertions(+) | ||
27 | |||
28 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/exynos4210.c | ||
31 | +++ b/hw/arm/exynos4210.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
34 | qdev_connect_gpio_out(splitter, 1, | ||
35 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
36 | + } else { | ||
37 | + s->irq_table[n] = is->int_combiner_irq[n]; | ||
38 | } | ||
39 | } | ||
40 | /* | ||
41 | -- | ||
42 | 2.25.1 | diff view generated by jsdifflib |
1 | The arm_boot_info struct has a skip_dtb_autoload flag: if this is | 1 | Currently for the interrupts MCT_G0 and MCT_G1 which are |
---|---|---|---|
2 | set to true by the board code then arm_load_kernel() will not | 2 | the only ones in the input range of the external combiner |
3 | load the DTB itself, but will leave this for the board code to | 3 | and which are also wired to the external GIC, we connect |
4 | do itself later. However, the check for this is done in a | 4 | them only to the internal combiner and the external GIC. |
5 | code path which is only executed for the case where we load | 5 | This seems likely to be a bug, as all other interrupts |
6 | a kernel image file. If we're taking the "boot via firmware" | 6 | which are in the input range of both combiners are |
7 | code path then the flag isn't honoured and the DTB is never | 7 | connected to both combiners. (The fact that the code in |
8 | loaded. | 8 | exynos4210_combiner_get_gpioin() is also trying to wire |
9 | up these inputs on both combiners also suggests this.) | ||
9 | 10 | ||
10 | We didn't notice this because the only real user of "boot | 11 | Wire these interrupts up to both combiners, like the rest. |
11 | via firmware" that cares about the DTB is the virt board | ||
12 | (for UEFI boot), and that always wants skip_dtb_autoload | ||
13 | anyway. But the SBSA reference board model we're planning to | ||
14 | add will want the flag to behave correctly. | ||
15 | |||
16 | Now we've refactored the arm_load_kernel() function, the | ||
17 | fix is simple: drop the early 'return' so we fall into | ||
18 | the same "load the DTB" code the boot-direct-kernel path uses. | ||
19 | 12 | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
22 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 15 | Message-id: 20220404154658.565020-15-peter.maydell@linaro.org |
23 | Message-id: 20190131112240.8395-6-peter.maydell@linaro.org | ||
24 | --- | 16 | --- |
25 | hw/arm/boot.c | 1 - | 17 | hw/arm/exynos4210.c | 7 +++---- |
26 | 1 file changed, 1 deletion(-) | 18 | 1 file changed, 3 insertions(+), 4 deletions(-) |
27 | 19 | ||
28 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 20 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
29 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/boot.c | 22 | --- a/hw/arm/exynos4210.c |
31 | +++ b/hw/arm/boot.c | 23 | +++ b/hw/arm/exynos4210.c |
32 | @@ -XXX,XX +XXX,XX @@ void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) | 24 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
33 | /* Load the kernel. */ | 25 | |
34 | if (!info->kernel_filename || info->firmware_loaded) { | 26 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
35 | arm_setup_firmware_boot(cpu, info); | 27 | splitter = DEVICE(&s->splitter[splitcount]); |
36 | - return; | 28 | - qdev_prop_set_uint16(splitter, "num-lines", 2); |
37 | } else { | 29 | + qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); |
38 | arm_setup_direct_kernel_boot(cpu, info); | 30 | qdev_realize(splitter, NULL, &error_abort); |
31 | splitcount++; | ||
32 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
34 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
35 | if (irq_id) { | ||
36 | - qdev_connect_gpio_out(splitter, 1, | ||
37 | + qdev_connect_gpio_out(splitter, 2, | ||
38 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
39 | - } else { | ||
40 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
41 | } | ||
39 | } | 42 | } |
43 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
40 | -- | 44 | -- |
41 | 2.20.1 | 45 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Max Filippov <jcmvbkbc@gmail.com> | 1 | The combiner_grp_to_gic_id[] array includes the EXT_GIC_ID_MCT_G0 |
---|---|---|---|
2 | and EXT_GIC_ID_MCT_G1 multiple times. This means that we will | ||
3 | connect multiple IRQs up to the same external GIC input, which | ||
4 | is not permitted. We do the same thing in the code in | ||
5 | exynos4210_init_board_irqs() because the conditionals selecting | ||
6 | an irq_id in the first loop match multiple interrupt IDs. | ||
2 | 7 | ||
3 | With multiprocess extensions gdb uses 'vKill' packet instead of 'k' to | 8 | Overall we do this for interrupt IDs |
4 | kill the inferior. Handle 'vKill' the same way 'k' was handled in the | 9 | (1, 4), (12, 4), (35, 4), (51, 4), (53, 4) for EXT_GIC_ID_MCT_G0 |
5 | presence of single process. | 10 | and |
11 | (1, 5), (12, 5), (35, 5), (51, 5), (53, 5) for EXT_GIC_ID_MCT_G1 | ||
6 | 12 | ||
7 | Fixes: 7cf48f6752e5 ("gdbstub: add multiprocess support to | 13 | These correspond to the cases for the multi-core timer that we are |
8 | (f|s)ThreadInfo and ThreadExtraInfo") | 14 | wiring up to multiple inputs on the combiner in |
15 | exynos4210_combiner_get_gpioin(). That code already deals with all | ||
16 | these interrupt IDs being the same input source, so we don't need to | ||
17 | connect the external GIC interrupt for any of them except the first | ||
18 | (1, 4) and (1, 5). Remove the array entries and conditionals which | ||
19 | were incorrectly causing us to wire up extra lines. | ||
9 | 20 | ||
10 | Cc: Luc Michel <luc.michel@greensocs.com> | 21 | This bug didn't cause any visible effects, because we only connect |
11 | Signed-off-by: Max Filippov <jcmvbkbc@gmail.com> | 22 | up a device to the "primary" ID values (1, 4) and (1, 5), so the |
12 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 23 | extra lines would never be set to a level. |
13 | Reviewed-by: KONRAD Frederic <frederic.konrad@adacore.com> | 24 | |
14 | Tested-by: KONRAD Frederic <frederic.konrad@adacore.com> | ||
15 | Message-id: 20190130192403.13754-1-jcmvbkbc@gmail.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20220404154658.565020-16-peter.maydell@linaro.org | ||
17 | --- | 28 | --- |
18 | gdbstub.c | 4 ++++ | 29 | include/hw/arm/exynos4210.h | 2 +- |
19 | 1 file changed, 4 insertions(+) | 30 | hw/arm/exynos4210.c | 12 +++++------- |
31 | 2 files changed, 6 insertions(+), 8 deletions(-) | ||
20 | 32 | ||
21 | diff --git a/gdbstub.c b/gdbstub.c | 33 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
22 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/gdbstub.c | 35 | --- a/include/hw/arm/exynos4210.h |
24 | +++ b/gdbstub.c | 36 | +++ b/include/hw/arm/exynos4210.h |
25 | @@ -XXX,XX +XXX,XX @@ static int gdb_handle_packet(GDBState *s, const char *line_buf) | 37 | @@ -XXX,XX +XXX,XX @@ |
26 | 38 | * one for every non-zero entry in combiner_grp_to_gic_id[]. | |
27 | put_packet(s, buf); | 39 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. |
28 | break; | 40 | */ |
29 | + } else if (strncmp(p, "Kill;", 5) == 0) { | 41 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) |
30 | + /* Kill the target */ | 42 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) |
31 | + error_report("QEMU: Terminated via GDBstub"); | 43 | |
32 | + exit(0); | 44 | typedef struct Exynos4210Irq { |
33 | } else { | 45 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
34 | goto unknown_command; | 46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/exynos4210.c | ||
49 | +++ b/hw/arm/exynos4210.c | ||
50 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
51 | /* int combiner group 34 */ | ||
52 | { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
53 | /* int combiner group 35 */ | ||
54 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
55 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1 }, | ||
56 | /* int combiner group 36 */ | ||
57 | { EXT_GIC_ID_MIXER }, | ||
58 | /* int combiner group 37 */ | ||
59 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
60 | /* groups 38-50 */ | ||
61 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
62 | /* int combiner group 51 */ | ||
63 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
64 | + { EXT_GIC_ID_MCT_L0 }, | ||
65 | /* group 52 */ | ||
66 | { }, | ||
67 | /* int combiner group 53 */ | ||
68 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
69 | + { EXT_GIC_ID_WDT }, | ||
70 | /* groups 54-63 */ | ||
71 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
72 | }; | ||
73 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
74 | |||
75 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
76 | irq_id = 0; | ||
77 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
78 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
79 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4)) { | ||
80 | /* MCT_G0 is passed to External GIC */ | ||
81 | irq_id = EXT_GIC_ID_MCT_G0; | ||
82 | } | ||
83 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
84 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
85 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5)) { | ||
86 | /* MCT_G1 is passed to External and GIC */ | ||
87 | irq_id = EXT_GIC_ID_MCT_G1; | ||
35 | } | 88 | } |
36 | -- | 89 | -- |
37 | 2.20.1 | 90 | 2.25.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | At this point, the function exynos4210_init_board_irqs() splits input |
---|---|---|---|
2 | 2 | IRQ lines to connect them to the input combiner, output combiner and | |
3 | This will allow TBI to be used in user-only mode, as well as | 3 | external GIC. The function exynos4210_combiner_get_gpioin() splits |
4 | avoid ping-ponging the softmmu TLB when TBI is in use. It | 4 | some of the combiner input lines further to connect them to multiple |
5 | will also enable other armv8 extensions. | 5 | different inputs on the combiner. |
6 | 6 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Because (unlike qemu_irq_split()) the TYPE_SPLIT_IRQ device has a |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | configurable number of outputs, we can do all this in one place, by |
9 | Message-id: 20190204132126.3255-3-richard.henderson@linaro.org | 9 | making exynos4210_init_board_irqs() add extra outputs to the splitter |
10 | device when it must be connected to more than one input on each | ||
11 | combiner. | ||
12 | |||
13 | We do this with a new data structure, the combinermap, which is an | ||
14 | array each of whose elements is a list of the interrupt IDs on the | ||
15 | combiner which must be tied together. As we loop through each | ||
16 | interrupt ID, if we find that it is the first one in one of these | ||
17 | lists, we configure the splitter device with eonugh extra outputs and | ||
18 | wire them up to the other interrupt IDs in the list. | ||
19 | |||
20 | Conveniently, for all the cases where this is necessary, the | ||
21 | lowest-numbered interrupt ID in each group is in the range of the | ||
22 | external combiner, so we only need to code for this in the first of | ||
23 | the two loops in exynos4210_init_board_irqs(). | ||
24 | |||
25 | The old code in exynos4210_combiner_get_gpioin() which is being | ||
26 | deleted here had several problems which don't exist in the new code | ||
27 | in its handling of the multi-core timer interrupts: | ||
28 | (1) the case labels specified bits 4 ... 8, but bit '8' doesn't | ||
29 | exist; these should have been 4 ... 7 | ||
30 | (2) it used the input irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)] | ||
31 | multiple times as the input of several different splitters, | ||
32 | which isn't allowed | ||
33 | (3) in an apparent cut-and-paste error, the cases for all the | ||
34 | multi-core timer inputs used "bit + 4" even though the | ||
35 | bit range for the case was (intended to be) 4 ... 7, which | ||
36 | meant it was looking at non-existent bits 8 ... 11. | ||
37 | None of these exist in the new code. | ||
38 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
40 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
41 | Message-id: 20220404154658.565020-17-peter.maydell@linaro.org | ||
11 | --- | 42 | --- |
12 | target/arm/translate-a64.c | 217 ++++++++++++++++++++----------------- | 43 | include/hw/arm/exynos4210.h | 6 +- |
13 | 1 file changed, 116 insertions(+), 101 deletions(-) | 44 | hw/arm/exynos4210.c | 178 +++++++++++++++++++++++------------- |
14 | 45 | 2 files changed, 119 insertions(+), 65 deletions(-) | |
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 46 | |
47 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 49 | --- a/include/hw/arm/exynos4210.h |
18 | +++ b/target/arm/translate-a64.c | 50 | +++ b/include/hw/arm/exynos4210.h |
19 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | 51 | @@ -XXX,XX +XXX,XX @@ |
20 | gen_top_byte_ignore(s, cpu_pc, src, s->tbii); | 52 | |
21 | } | 53 | /* |
54 | * We need one splitter for every external combiner input, plus | ||
55 | - * one for every non-zero entry in combiner_grp_to_gic_id[]. | ||
56 | + * one for every non-zero entry in combiner_grp_to_gic_id[], | ||
57 | + * minus one for every external combiner ID in second or later | ||
58 | + * places in a combinermap[] line. | ||
59 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
60 | */ | ||
61 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | ||
62 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | ||
63 | |||
64 | typedef struct Exynos4210Irq { | ||
65 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
66 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/exynos4210.c | ||
69 | +++ b/hw/arm/exynos4210.c | ||
70 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
71 | #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
72 | ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
22 | 73 | ||
23 | +/* | 74 | +/* |
24 | + * Return a "clean" address for ADDR according to TBID. | 75 | + * Some interrupt lines go to multiple combiner inputs. |
25 | + * This is always a fresh temporary, as we need to be able to | 76 | + * This data structure defines those: each array element is |
26 | + * increment this independently of a dirty write-back address. | 77 | + * a list of combiner inputs which are connected together; |
78 | + * the one with the smallest interrupt ID value must be first. | ||
79 | + * As with combiner_grp_to_gic_id[], we rely on (0, 0) not being | ||
80 | + * wired to anything so we can use 0 as a terminator. | ||
27 | + */ | 81 | + */ |
28 | +static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | 82 | +#define IRQNO(G, B) EXYNOS4210_COMBINER_GET_IRQ_NUM(G, B) |
83 | +#define IRQNONE 0 | ||
84 | + | ||
85 | +#define COMBINERMAP_SIZE 16 | ||
86 | + | ||
87 | +static const int combinermap[COMBINERMAP_SIZE][6] = { | ||
88 | + /* MDNIE_LCD1 */ | ||
89 | + { IRQNO(0, 4), IRQNO(1, 0), IRQNONE }, | ||
90 | + { IRQNO(0, 5), IRQNO(1, 1), IRQNONE }, | ||
91 | + { IRQNO(0, 6), IRQNO(1, 2), IRQNONE }, | ||
92 | + { IRQNO(0, 7), IRQNO(1, 3), IRQNONE }, | ||
93 | + /* TMU */ | ||
94 | + { IRQNO(2, 4), IRQNO(3, 4), IRQNONE }, | ||
95 | + { IRQNO(2, 5), IRQNO(3, 5), IRQNONE }, | ||
96 | + { IRQNO(2, 6), IRQNO(3, 6), IRQNONE }, | ||
97 | + { IRQNO(2, 7), IRQNO(3, 7), IRQNONE }, | ||
98 | + /* LCD1 */ | ||
99 | + { IRQNO(11, 4), IRQNO(12, 0), IRQNONE }, | ||
100 | + { IRQNO(11, 5), IRQNO(12, 1), IRQNONE }, | ||
101 | + { IRQNO(11, 6), IRQNO(12, 2), IRQNONE }, | ||
102 | + { IRQNO(11, 7), IRQNO(12, 3), IRQNONE }, | ||
103 | + /* Multi-core timer */ | ||
104 | + { IRQNO(1, 4), IRQNO(12, 4), IRQNO(35, 4), IRQNO(51, 4), IRQNO(53, 4), IRQNONE }, | ||
105 | + { IRQNO(1, 5), IRQNO(12, 5), IRQNO(35, 5), IRQNO(51, 5), IRQNO(53, 5), IRQNONE }, | ||
106 | + { IRQNO(1, 6), IRQNO(12, 6), IRQNO(35, 6), IRQNO(51, 6), IRQNO(53, 6), IRQNONE }, | ||
107 | + { IRQNO(1, 7), IRQNO(12, 7), IRQNO(35, 7), IRQNO(51, 7), IRQNO(53, 7), IRQNONE }, | ||
108 | +}; | ||
109 | + | ||
110 | +#undef IRQNO | ||
111 | + | ||
112 | +static const int *combinermap_entry(int irq) | ||
29 | +{ | 113 | +{ |
30 | + TCGv_i64 clean = new_tmp_a64(s); | 114 | + /* |
31 | + gen_top_byte_ignore(s, clean, addr, s->tbid); | 115 | + * If the interrupt number passed in is the first entry in some |
32 | + return clean; | 116 | + * line of the combinermap, return a pointer to that line; |
117 | + * otherwise return NULL. | ||
118 | + */ | ||
119 | + int i; | ||
120 | + for (i = 0; i < COMBINERMAP_SIZE; i++) { | ||
121 | + if (combinermap[i][0] == irq) { | ||
122 | + return combinermap[i]; | ||
123 | + } | ||
124 | + } | ||
125 | + return NULL; | ||
33 | +} | 126 | +} |
34 | + | 127 | + |
35 | typedef struct DisasCompare64 { | 128 | +static int mapline_size(const int *mapline) |
36 | TCGCond cond; | 129 | +{ |
37 | TCGv_i64 value; | 130 | + /* Return number of entries in this mapline in total */ |
38 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap(DisasContext *s, int rs, int rt, | 131 | + int i = 0; |
39 | TCGv_i64 tcg_rs = cpu_reg(s, rs); | 132 | + |
40 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | 133 | + if (!mapline) { |
41 | int memidx = get_mem_index(s); | 134 | + /* Not in the map? IRQ goes to exactly one combiner input */ |
42 | - TCGv_i64 addr = cpu_reg_sp(s, rn); | 135 | + return 1; |
43 | + TCGv_i64 clean_addr; | 136 | + } |
44 | 137 | + while (*mapline != IRQNONE) { | |
45 | if (rn == 31) { | 138 | + mapline++; |
46 | gen_check_sp_alignment(s); | 139 | + i++; |
47 | } | 140 | + } |
48 | - tcg_gen_atomic_cmpxchg_i64(tcg_rs, addr, tcg_rs, tcg_rt, memidx, | 141 | + return i; |
49 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | 142 | +} |
50 | + tcg_gen_atomic_cmpxchg_i64(tcg_rs, clean_addr, tcg_rs, tcg_rt, memidx, | 143 | + |
51 | size | MO_ALIGN | s->be_data); | 144 | /* |
52 | } | 145 | * Initialize board IRQs. |
53 | 146 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | |
54 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | 147 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
55 | TCGv_i64 s2 = cpu_reg(s, rs + 1); | 148 | DeviceState *extgicdev = DEVICE(&s->ext_gic); |
56 | TCGv_i64 t1 = cpu_reg(s, rt); | 149 | int splitcount = 0; |
57 | TCGv_i64 t2 = cpu_reg(s, rt + 1); | 150 | DeviceState *splitter; |
58 | - TCGv_i64 addr = cpu_reg_sp(s, rn); | 151 | + const int *mapline; |
59 | + TCGv_i64 clean_addr; | 152 | + int numlines, splitin, in; |
60 | int memidx = get_mem_index(s); | 153 | |
61 | 154 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | |
62 | if (rn == 31) { | 155 | irq_id = 0; |
63 | gen_check_sp_alignment(s); | 156 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
64 | } | 157 | irq_id = EXT_GIC_ID_MCT_G1; |
65 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
66 | |||
67 | if (size == 2) { | ||
68 | TCGv_i64 cmp = tcg_temp_new_i64(); | ||
69 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
70 | tcg_gen_concat32_i64(cmp, s2, s1); | ||
71 | } | 158 | } |
72 | 159 | ||
73 | - tcg_gen_atomic_cmpxchg_i64(cmp, addr, cmp, val, memidx, | 160 | + if (s->irq_table[n]) { |
74 | + tcg_gen_atomic_cmpxchg_i64(cmp, clean_addr, cmp, val, memidx, | 161 | + /* |
75 | MO_64 | MO_ALIGN | s->be_data); | 162 | + * This must be some non-first entry in a combinermap line, |
76 | tcg_temp_free_i64(val); | 163 | + * and we've already filled it in. |
77 | 164 | + */ | |
78 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | 165 | + continue; |
79 | if (HAVE_CMPXCHG128) { | 166 | + } |
80 | TCGv_i32 tcg_rs = tcg_const_i32(rs); | 167 | + mapline = combinermap_entry(n); |
81 | if (s->be_data == MO_LE) { | 168 | + /* |
82 | - gen_helper_casp_le_parallel(cpu_env, tcg_rs, addr, t1, t2); | 169 | + * We need to connect the IRQ to multiple inputs on both combiners |
83 | + gen_helper_casp_le_parallel(cpu_env, tcg_rs, | 170 | + * and possibly also to the external GIC. |
84 | + clean_addr, t1, t2); | 171 | + */ |
85 | } else { | 172 | + numlines = 2 * mapline_size(mapline); |
86 | - gen_helper_casp_be_parallel(cpu_env, tcg_rs, addr, t1, t2); | 173 | + if (irq_id) { |
87 | + gen_helper_casp_be_parallel(cpu_env, tcg_rs, | 174 | + numlines++; |
88 | + clean_addr, t1, t2); | 175 | + } |
89 | } | 176 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
90 | tcg_temp_free_i32(tcg_rs); | 177 | splitter = DEVICE(&s->splitter[splitcount]); |
91 | } else { | 178 | - qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); |
92 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | 179 | + qdev_prop_set_uint16(splitter, "num-lines", numlines); |
93 | TCGv_i64 zero = tcg_const_i64(0); | 180 | qdev_realize(splitter, NULL, &error_abort); |
94 | 181 | splitcount++; | |
95 | /* Load the two words, in memory order. */ | 182 | - s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
96 | - tcg_gen_qemu_ld_i64(d1, addr, memidx, | 183 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
97 | + tcg_gen_qemu_ld_i64(d1, clean_addr, memidx, | 184 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
98 | MO_64 | MO_ALIGN_16 | s->be_data); | 185 | + |
99 | - tcg_gen_addi_i64(a2, addr, 8); | 186 | + in = n; |
100 | - tcg_gen_qemu_ld_i64(d2, addr, memidx, MO_64 | s->be_data); | 187 | + splitin = 0; |
101 | + tcg_gen_addi_i64(a2, clean_addr, 8); | 188 | + for (;;) { |
102 | + tcg_gen_qemu_ld_i64(d2, clean_addr, memidx, MO_64 | s->be_data); | 189 | + s->irq_table[in] = qdev_get_gpio_in(splitter, 0); |
103 | 190 | + qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | |
104 | /* Compare the two words, also in memory order. */ | 191 | + qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); |
105 | tcg_gen_setcond_i64(TCG_COND_EQ, c1, d1, s1); | 192 | + splitin += 2; |
106 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | 193 | + if (!mapline) { |
107 | /* If compare equal, write back new data, else write back old data. */ | 194 | + break; |
108 | tcg_gen_movcond_i64(TCG_COND_NE, c1, c2, zero, t1, d1); | 195 | + } |
109 | tcg_gen_movcond_i64(TCG_COND_NE, c2, c2, zero, t2, d2); | 196 | + mapline++; |
110 | - tcg_gen_qemu_st_i64(c1, addr, memidx, MO_64 | s->be_data); | 197 | + in = *mapline; |
111 | + tcg_gen_qemu_st_i64(c1, clean_addr, memidx, MO_64 | s->be_data); | 198 | + if (in == IRQNONE) { |
112 | tcg_gen_qemu_st_i64(c2, a2, memidx, MO_64 | s->be_data); | 199 | + break; |
113 | tcg_temp_free_i64(a2); | 200 | + } |
114 | tcg_temp_free_i64(c1); | 201 | + } |
115 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | 202 | if (irq_id) { |
116 | int is_lasr = extract32(insn, 15, 1); | 203 | - qdev_connect_gpio_out(splitter, 2, |
117 | int o2_L_o1_o0 = extract32(insn, 21, 3) * 2 | is_lasr; | 204 | + qdev_connect_gpio_out(splitter, splitin, |
118 | int size = extract32(insn, 30, 2); | 205 | qdev_get_gpio_in(extgicdev, irq_id - 32)); |
119 | - TCGv_i64 tcg_addr; | ||
120 | + TCGv_i64 clean_addr; | ||
121 | |||
122 | switch (o2_L_o1_o0) { | ||
123 | case 0x0: /* STXR */ | ||
124 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
125 | if (is_lasr) { | ||
126 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
127 | } | ||
128 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
129 | - gen_store_exclusive(s, rs, rt, rt2, tcg_addr, size, false); | ||
130 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
131 | + gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, false); | ||
132 | return; | ||
133 | |||
134 | case 0x4: /* LDXR */ | ||
135 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
136 | if (rn == 31) { | ||
137 | gen_check_sp_alignment(s); | ||
138 | } | ||
139 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
140 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
141 | s->is_ldex = true; | ||
142 | - gen_load_exclusive(s, rt, rt2, tcg_addr, size, false); | ||
143 | + gen_load_exclusive(s, rt, rt2, clean_addr, size, false); | ||
144 | if (is_lasr) { | ||
145 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
146 | } | ||
147 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
148 | gen_check_sp_alignment(s); | ||
149 | } | ||
150 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
151 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
152 | - do_gpr_st(s, cpu_reg(s, rt), tcg_addr, size, true, rt, | ||
153 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
154 | + do_gpr_st(s, cpu_reg(s, rt), clean_addr, size, true, rt, | ||
155 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
156 | return; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
159 | if (rn == 31) { | ||
160 | gen_check_sp_alignment(s); | ||
161 | } | ||
162 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
163 | - do_gpr_ld(s, cpu_reg(s, rt), tcg_addr, size, false, false, true, rt, | ||
164 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
165 | + do_gpr_ld(s, cpu_reg(s, rt), clean_addr, size, false, false, true, rt, | ||
166 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
167 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
168 | return; | ||
169 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
170 | if (is_lasr) { | ||
171 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
172 | } | ||
173 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
174 | - gen_store_exclusive(s, rs, rt, rt2, tcg_addr, size, true); | ||
175 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
176 | + gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, true); | ||
177 | return; | ||
178 | } | ||
179 | if (rt2 == 31 | ||
180 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
181 | if (rn == 31) { | ||
182 | gen_check_sp_alignment(s); | ||
183 | } | ||
184 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
185 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
186 | s->is_ldex = true; | ||
187 | - gen_load_exclusive(s, rt, rt2, tcg_addr, size, true); | ||
188 | + gen_load_exclusive(s, rt, rt2, clean_addr, size, true); | ||
189 | if (is_lasr) { | ||
190 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
191 | } | ||
192 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
193 | int opc = extract32(insn, 30, 2); | ||
194 | bool is_signed = false; | ||
195 | int size = 2; | ||
196 | - TCGv_i64 tcg_rt, tcg_addr; | ||
197 | + TCGv_i64 tcg_rt, clean_addr; | ||
198 | |||
199 | if (is_vector) { | ||
200 | if (opc == 3) { | ||
201 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
202 | |||
203 | tcg_rt = cpu_reg(s, rt); | ||
204 | |||
205 | - tcg_addr = tcg_const_i64((s->pc - 4) + imm); | ||
206 | + clean_addr = tcg_const_i64((s->pc - 4) + imm); | ||
207 | if (is_vector) { | ||
208 | - do_fp_ld(s, rt, tcg_addr, size); | ||
209 | + do_fp_ld(s, rt, clean_addr, size); | ||
210 | } else { | ||
211 | /* Only unsigned 32bit loads target 32bit registers. */ | ||
212 | bool iss_sf = opc != 0; | ||
213 | |||
214 | - do_gpr_ld(s, tcg_rt, tcg_addr, size, is_signed, false, | ||
215 | + do_gpr_ld(s, tcg_rt, clean_addr, size, is_signed, false, | ||
216 | true, rt, iss_sf, false); | ||
217 | } | ||
218 | - tcg_temp_free_i64(tcg_addr); | ||
219 | + tcg_temp_free_i64(clean_addr); | ||
220 | } | ||
221 | |||
222 | /* | ||
223 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
224 | bool postindex = false; | ||
225 | bool wback = false; | ||
226 | |||
227 | - TCGv_i64 tcg_addr; /* calculated address */ | ||
228 | + TCGv_i64 clean_addr, dirty_addr; | ||
229 | + | ||
230 | int size; | ||
231 | |||
232 | if (opc == 3) { | ||
233 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
234 | gen_check_sp_alignment(s); | ||
235 | } | ||
236 | |||
237 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
238 | - | ||
239 | + dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
240 | if (!postindex) { | ||
241 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, offset); | ||
242 | + tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
243 | } | ||
244 | + clean_addr = clean_data_tbi(s, dirty_addr); | ||
245 | |||
246 | if (is_vector) { | ||
247 | if (is_load) { | ||
248 | - do_fp_ld(s, rt, tcg_addr, size); | ||
249 | + do_fp_ld(s, rt, clean_addr, size); | ||
250 | } else { | ||
251 | - do_fp_st(s, rt, tcg_addr, size); | ||
252 | + do_fp_st(s, rt, clean_addr, size); | ||
253 | } | ||
254 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, 1 << size); | ||
255 | + tcg_gen_addi_i64(clean_addr, clean_addr, 1 << size); | ||
256 | if (is_load) { | ||
257 | - do_fp_ld(s, rt2, tcg_addr, size); | ||
258 | + do_fp_ld(s, rt2, clean_addr, size); | ||
259 | } else { | ||
260 | - do_fp_st(s, rt2, tcg_addr, size); | ||
261 | + do_fp_st(s, rt2, clean_addr, size); | ||
262 | } | ||
263 | } else { | ||
264 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
265 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
266 | /* Do not modify tcg_rt before recognizing any exception | ||
267 | * from the second load. | ||
268 | */ | ||
269 | - do_gpr_ld(s, tmp, tcg_addr, size, is_signed, false, | ||
270 | + do_gpr_ld(s, tmp, clean_addr, size, is_signed, false, | ||
271 | false, 0, false, false); | ||
272 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, 1 << size); | ||
273 | - do_gpr_ld(s, tcg_rt2, tcg_addr, size, is_signed, false, | ||
274 | + tcg_gen_addi_i64(clean_addr, clean_addr, 1 << size); | ||
275 | + do_gpr_ld(s, tcg_rt2, clean_addr, size, is_signed, false, | ||
276 | false, 0, false, false); | ||
277 | |||
278 | tcg_gen_mov_i64(tcg_rt, tmp); | ||
279 | tcg_temp_free_i64(tmp); | ||
280 | } else { | ||
281 | - do_gpr_st(s, tcg_rt, tcg_addr, size, | ||
282 | + do_gpr_st(s, tcg_rt, clean_addr, size, | ||
283 | false, 0, false, false); | ||
284 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, 1 << size); | ||
285 | - do_gpr_st(s, tcg_rt2, tcg_addr, size, | ||
286 | + tcg_gen_addi_i64(clean_addr, clean_addr, 1 << size); | ||
287 | + do_gpr_st(s, tcg_rt2, clean_addr, size, | ||
288 | false, 0, false, false); | ||
289 | } | 206 | } |
290 | } | 207 | } |
291 | 208 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | |
292 | if (wback) { | 209 | irq_id = combiner_grp_to_gic_id[grp - |
293 | if (postindex) { | 210 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
294 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, offset - (1 << size)); | 211 | |
295 | - } else { | 212 | + if (s->irq_table[n]) { |
296 | - tcg_gen_subi_i64(tcg_addr, tcg_addr, 1 << size); | 213 | + /* |
297 | + tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | 214 | + * This must be some non-first entry in a combinermap line, |
298 | } | 215 | + * and we've already filled it in. |
299 | - tcg_gen_mov_i64(cpu_reg_sp(s, rn), tcg_addr); | 216 | + */ |
300 | + tcg_gen_mov_i64(cpu_reg_sp(s, rn), dirty_addr); | 217 | + continue; |
218 | + } | ||
219 | + | ||
220 | if (irq_id) { | ||
221 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
222 | splitter = DEVICE(&s->splitter[splitcount]); | ||
223 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
224 | DeviceState *dev, int ext) | ||
225 | { | ||
226 | int n; | ||
227 | - int bit; | ||
228 | int max; | ||
229 | qemu_irq *irq; | ||
230 | |||
231 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
232 | EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
233 | irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
234 | |||
235 | - /* | ||
236 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
237 | - * so let split them. | ||
238 | - */ | ||
239 | for (n = 0; n < max; n++) { | ||
240 | - | ||
241 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
242 | - | ||
243 | - switch (n) { | ||
244 | - /* MDNIE_LCD1 INTG1 */ | ||
245 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
246 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
247 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
248 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
249 | - continue; | ||
250 | - | ||
251 | - /* TMU INTG3 */ | ||
252 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
253 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
254 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
255 | - continue; | ||
256 | - | ||
257 | - /* LCD1 INTG12 */ | ||
258 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
259 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
260 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
261 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
262 | - continue; | ||
263 | - | ||
264 | - /* Multi-Core Timer INTG12 */ | ||
265 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
266 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
267 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
268 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
269 | - continue; | ||
270 | - | ||
271 | - /* Multi-Core Timer INTG35 */ | ||
272 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
273 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
274 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
275 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
276 | - continue; | ||
277 | - | ||
278 | - /* Multi-Core Timer INTG51 */ | ||
279 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
280 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
281 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
282 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
283 | - continue; | ||
284 | - | ||
285 | - /* Multi-Core Timer INTG53 */ | ||
286 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
287 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
288 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
289 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
290 | - continue; | ||
291 | - } | ||
292 | - | ||
293 | irq[n] = qdev_get_gpio_in(dev, n); | ||
301 | } | 294 | } |
302 | } | 295 | } |
303 | |||
304 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
305 | bool post_index; | ||
306 | bool writeback; | ||
307 | |||
308 | - TCGv_i64 tcg_addr; | ||
309 | + TCGv_i64 clean_addr, dirty_addr; | ||
310 | |||
311 | if (is_vector) { | ||
312 | size |= (opc & 2) << 1; | ||
313 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
314 | if (rn == 31) { | ||
315 | gen_check_sp_alignment(s); | ||
316 | } | ||
317 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
318 | |||
319 | + dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
320 | if (!post_index) { | ||
321 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, imm9); | ||
322 | + tcg_gen_addi_i64(dirty_addr, dirty_addr, imm9); | ||
323 | } | ||
324 | + clean_addr = clean_data_tbi(s, dirty_addr); | ||
325 | |||
326 | if (is_vector) { | ||
327 | if (is_store) { | ||
328 | - do_fp_st(s, rt, tcg_addr, size); | ||
329 | + do_fp_st(s, rt, clean_addr, size); | ||
330 | } else { | ||
331 | - do_fp_ld(s, rt, tcg_addr, size); | ||
332 | + do_fp_ld(s, rt, clean_addr, size); | ||
333 | } | ||
334 | } else { | ||
335 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
336 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
337 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
338 | |||
339 | if (is_store) { | ||
340 | - do_gpr_st_memidx(s, tcg_rt, tcg_addr, size, memidx, | ||
341 | + do_gpr_st_memidx(s, tcg_rt, clean_addr, size, memidx, | ||
342 | iss_valid, rt, iss_sf, false); | ||
343 | } else { | ||
344 | - do_gpr_ld_memidx(s, tcg_rt, tcg_addr, size, | ||
345 | + do_gpr_ld_memidx(s, tcg_rt, clean_addr, size, | ||
346 | is_signed, is_extended, memidx, | ||
347 | iss_valid, rt, iss_sf, false); | ||
348 | } | ||
349 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
350 | if (writeback) { | ||
351 | TCGv_i64 tcg_rn = cpu_reg_sp(s, rn); | ||
352 | if (post_index) { | ||
353 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, imm9); | ||
354 | + tcg_gen_addi_i64(dirty_addr, dirty_addr, imm9); | ||
355 | } | ||
356 | - tcg_gen_mov_i64(tcg_rn, tcg_addr); | ||
357 | + tcg_gen_mov_i64(tcg_rn, dirty_addr); | ||
358 | } | ||
359 | } | ||
360 | |||
361 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
362 | bool is_store = false; | ||
363 | bool is_extended = false; | ||
364 | |||
365 | - TCGv_i64 tcg_rm; | ||
366 | - TCGv_i64 tcg_addr; | ||
367 | + TCGv_i64 tcg_rm, clean_addr, dirty_addr; | ||
368 | |||
369 | if (extract32(opt, 1, 1) == 0) { | ||
370 | unallocated_encoding(s); | ||
371 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
372 | if (rn == 31) { | ||
373 | gen_check_sp_alignment(s); | ||
374 | } | ||
375 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
376 | + dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
377 | |||
378 | tcg_rm = read_cpu_reg(s, rm, 1); | ||
379 | ext_and_shift_reg(tcg_rm, tcg_rm, opt, shift ? size : 0); | ||
380 | |||
381 | - tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_rm); | ||
382 | + tcg_gen_add_i64(dirty_addr, dirty_addr, tcg_rm); | ||
383 | + clean_addr = clean_data_tbi(s, dirty_addr); | ||
384 | |||
385 | if (is_vector) { | ||
386 | if (is_store) { | ||
387 | - do_fp_st(s, rt, tcg_addr, size); | ||
388 | + do_fp_st(s, rt, clean_addr, size); | ||
389 | } else { | ||
390 | - do_fp_ld(s, rt, tcg_addr, size); | ||
391 | + do_fp_ld(s, rt, clean_addr, size); | ||
392 | } | ||
393 | } else { | ||
394 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
395 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
396 | if (is_store) { | ||
397 | - do_gpr_st(s, tcg_rt, tcg_addr, size, | ||
398 | + do_gpr_st(s, tcg_rt, clean_addr, size, | ||
399 | true, rt, iss_sf, false); | ||
400 | } else { | ||
401 | - do_gpr_ld(s, tcg_rt, tcg_addr, size, | ||
402 | + do_gpr_ld(s, tcg_rt, clean_addr, size, | ||
403 | is_signed, is_extended, | ||
404 | true, rt, iss_sf, false); | ||
405 | } | ||
406 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
407 | unsigned int imm12 = extract32(insn, 10, 12); | ||
408 | unsigned int offset; | ||
409 | |||
410 | - TCGv_i64 tcg_addr; | ||
411 | + TCGv_i64 clean_addr, dirty_addr; | ||
412 | |||
413 | bool is_store; | ||
414 | bool is_signed = false; | ||
415 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
416 | if (rn == 31) { | ||
417 | gen_check_sp_alignment(s); | ||
418 | } | ||
419 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
420 | + dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
421 | offset = imm12 << size; | ||
422 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, offset); | ||
423 | + tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
424 | + clean_addr = clean_data_tbi(s, dirty_addr); | ||
425 | |||
426 | if (is_vector) { | ||
427 | if (is_store) { | ||
428 | - do_fp_st(s, rt, tcg_addr, size); | ||
429 | + do_fp_st(s, rt, clean_addr, size); | ||
430 | } else { | ||
431 | - do_fp_ld(s, rt, tcg_addr, size); | ||
432 | + do_fp_ld(s, rt, clean_addr, size); | ||
433 | } | ||
434 | } else { | ||
435 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
436 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
437 | if (is_store) { | ||
438 | - do_gpr_st(s, tcg_rt, tcg_addr, size, | ||
439 | + do_gpr_st(s, tcg_rt, clean_addr, size, | ||
440 | true, rt, iss_sf, false); | ||
441 | } else { | ||
442 | - do_gpr_ld(s, tcg_rt, tcg_addr, size, is_signed, is_extended, | ||
443 | + do_gpr_ld(s, tcg_rt, clean_addr, size, is_signed, is_extended, | ||
444 | true, rt, iss_sf, false); | ||
445 | } | ||
446 | } | ||
447 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
448 | int rs = extract32(insn, 16, 5); | ||
449 | int rn = extract32(insn, 5, 5); | ||
450 | int o3_opc = extract32(insn, 12, 4); | ||
451 | - TCGv_i64 tcg_rn, tcg_rs; | ||
452 | + TCGv_i64 tcg_rs, clean_addr; | ||
453 | AtomicThreeOpFn *fn; | ||
454 | |||
455 | if (is_vector || !dc_isar_feature(aa64_atomics, s)) { | ||
456 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
457 | if (rn == 31) { | ||
458 | gen_check_sp_alignment(s); | ||
459 | } | ||
460 | - tcg_rn = cpu_reg_sp(s, rn); | ||
461 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
462 | tcg_rs = read_cpu_reg(s, rs, true); | ||
463 | |||
464 | if (o3_opc == 1) { /* LDCLR */ | ||
465 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
466 | /* The tcg atomic primitives are all full barriers. Therefore we | ||
467 | * can ignore the Acquire and Release bits of this instruction. | ||
468 | */ | ||
469 | - fn(cpu_reg(s, rt), tcg_rn, tcg_rs, get_mem_index(s), | ||
470 | + fn(cpu_reg(s, rt), clean_addr, tcg_rs, get_mem_index(s), | ||
471 | s->be_data | size | MO_ALIGN); | ||
472 | } | ||
473 | |||
474 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pac(DisasContext *s, uint32_t insn, | ||
475 | bool is_wback = extract32(insn, 11, 1); | ||
476 | bool use_key_a = !extract32(insn, 23, 1); | ||
477 | int offset; | ||
478 | - TCGv_i64 tcg_addr, tcg_rt; | ||
479 | + TCGv_i64 clean_addr, dirty_addr, tcg_rt; | ||
480 | |||
481 | if (size != 3 || is_vector || !dc_isar_feature(aa64_pauth, s)) { | ||
482 | unallocated_encoding(s); | ||
483 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pac(DisasContext *s, uint32_t insn, | ||
484 | if (rn == 31) { | ||
485 | gen_check_sp_alignment(s); | ||
486 | } | ||
487 | - tcg_addr = read_cpu_reg_sp(s, rn, 1); | ||
488 | + dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
489 | |||
490 | if (s->pauth_active) { | ||
491 | if (use_key_a) { | ||
492 | - gen_helper_autda(tcg_addr, cpu_env, tcg_addr, cpu_X[31]); | ||
493 | + gen_helper_autda(dirty_addr, cpu_env, dirty_addr, cpu_X[31]); | ||
494 | } else { | ||
495 | - gen_helper_autdb(tcg_addr, cpu_env, tcg_addr, cpu_X[31]); | ||
496 | + gen_helper_autdb(dirty_addr, cpu_env, dirty_addr, cpu_X[31]); | ||
497 | } | ||
498 | } | ||
499 | |||
500 | /* Form the 10-bit signed, scaled offset. */ | ||
501 | offset = (extract32(insn, 22, 1) << 9) | extract32(insn, 12, 9); | ||
502 | offset = sextract32(offset << size, 0, 10 + size); | ||
503 | - tcg_gen_addi_i64(tcg_addr, tcg_addr, offset); | ||
504 | + tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
505 | + | ||
506 | + /* Note that "clean" and "dirty" here refer to TBI not PAC. */ | ||
507 | + clean_addr = clean_data_tbi(s, dirty_addr); | ||
508 | |||
509 | tcg_rt = cpu_reg(s, rt); | ||
510 | - | ||
511 | - do_gpr_ld(s, tcg_rt, tcg_addr, size, /* is_signed */ false, | ||
512 | + do_gpr_ld(s, tcg_rt, clean_addr, size, /* is_signed */ false, | ||
513 | /* extend */ false, /* iss_valid */ !is_wback, | ||
514 | /* iss_srt */ rt, /* iss_sf */ true, /* iss_ar */ false); | ||
515 | |||
516 | if (is_wback) { | ||
517 | - tcg_gen_mov_i64(cpu_reg_sp(s, rn), tcg_addr); | ||
518 | + tcg_gen_mov_i64(cpu_reg_sp(s, rn), dirty_addr); | ||
519 | } | ||
520 | } | ||
521 | |||
522 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
523 | bool is_store = !extract32(insn, 22, 1); | ||
524 | bool is_postidx = extract32(insn, 23, 1); | ||
525 | bool is_q = extract32(insn, 30, 1); | ||
526 | - TCGv_i64 tcg_addr, tcg_rn, tcg_ebytes; | ||
527 | + TCGv_i64 clean_addr, tcg_rn, tcg_ebytes; | ||
528 | TCGMemOp endian = s->be_data; | ||
529 | |||
530 | int ebytes; /* bytes per element */ | ||
531 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
532 | elements = (is_q ? 16 : 8) / ebytes; | ||
533 | |||
534 | tcg_rn = cpu_reg_sp(s, rn); | ||
535 | - tcg_addr = tcg_temp_new_i64(); | ||
536 | - tcg_gen_mov_i64(tcg_addr, tcg_rn); | ||
537 | + clean_addr = clean_data_tbi(s, tcg_rn); | ||
538 | tcg_ebytes = tcg_const_i64(ebytes); | ||
539 | |||
540 | for (r = 0; r < rpt; r++) { | ||
541 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
542 | for (xs = 0; xs < selem; xs++) { | ||
543 | int tt = (rt + r + xs) % 32; | ||
544 | if (is_store) { | ||
545 | - do_vec_st(s, tt, e, tcg_addr, size, endian); | ||
546 | + do_vec_st(s, tt, e, clean_addr, size, endian); | ||
547 | } else { | ||
548 | - do_vec_ld(s, tt, e, tcg_addr, size, endian); | ||
549 | + do_vec_ld(s, tt, e, clean_addr, size, endian); | ||
550 | } | ||
551 | - tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_ebytes); | ||
552 | + tcg_gen_add_i64(clean_addr, clean_addr, tcg_ebytes); | ||
553 | } | ||
554 | } | ||
555 | } | ||
556 | + tcg_temp_free_i64(tcg_ebytes); | ||
557 | |||
558 | if (!is_store) { | ||
559 | /* For non-quad operations, setting a slice of the low | ||
560 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
561 | |||
562 | if (is_postidx) { | ||
563 | if (rm == 31) { | ||
564 | - tcg_gen_mov_i64(tcg_rn, tcg_addr); | ||
565 | + tcg_gen_addi_i64(tcg_rn, tcg_rn, rpt * elements * selem * ebytes); | ||
566 | } else { | ||
567 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); | ||
568 | } | ||
569 | } | ||
570 | - tcg_temp_free_i64(tcg_ebytes); | ||
571 | - tcg_temp_free_i64(tcg_addr); | ||
572 | } | ||
573 | |||
574 | /* AdvSIMD load/store single structure | ||
575 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
576 | bool replicate = false; | ||
577 | int index = is_q << 3 | S << 2 | size; | ||
578 | int ebytes, xs; | ||
579 | - TCGv_i64 tcg_addr, tcg_rn, tcg_ebytes; | ||
580 | + TCGv_i64 clean_addr, tcg_rn, tcg_ebytes; | ||
581 | |||
582 | if (extract32(insn, 31, 1)) { | ||
583 | unallocated_encoding(s); | ||
584 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
585 | } | ||
586 | |||
587 | tcg_rn = cpu_reg_sp(s, rn); | ||
588 | - tcg_addr = tcg_temp_new_i64(); | ||
589 | - tcg_gen_mov_i64(tcg_addr, tcg_rn); | ||
590 | + clean_addr = clean_data_tbi(s, tcg_rn); | ||
591 | tcg_ebytes = tcg_const_i64(ebytes); | ||
592 | |||
593 | for (xs = 0; xs < selem; xs++) { | ||
594 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
595 | /* Load and replicate to all elements */ | ||
596 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | ||
597 | |||
598 | - tcg_gen_qemu_ld_i64(tcg_tmp, tcg_addr, | ||
599 | + tcg_gen_qemu_ld_i64(tcg_tmp, clean_addr, | ||
600 | get_mem_index(s), s->be_data + scale); | ||
601 | tcg_gen_gvec_dup_i64(scale, vec_full_reg_offset(s, rt), | ||
602 | (is_q + 1) * 8, vec_full_reg_size(s), | ||
603 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
604 | } else { | ||
605 | /* Load/store one element per register */ | ||
606 | if (is_load) { | ||
607 | - do_vec_ld(s, rt, index, tcg_addr, scale, s->be_data); | ||
608 | + do_vec_ld(s, rt, index, clean_addr, scale, s->be_data); | ||
609 | } else { | ||
610 | - do_vec_st(s, rt, index, tcg_addr, scale, s->be_data); | ||
611 | + do_vec_st(s, rt, index, clean_addr, scale, s->be_data); | ||
612 | } | ||
613 | } | ||
614 | - tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_ebytes); | ||
615 | + tcg_gen_add_i64(clean_addr, clean_addr, tcg_ebytes); | ||
616 | rt = (rt + 1) % 32; | ||
617 | } | ||
618 | + tcg_temp_free_i64(tcg_ebytes); | ||
619 | |||
620 | if (is_postidx) { | ||
621 | if (rm == 31) { | ||
622 | - tcg_gen_mov_i64(tcg_rn, tcg_addr); | ||
623 | + tcg_gen_addi_i64(tcg_rn, tcg_rn, selem * ebytes); | ||
624 | } else { | ||
625 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); | ||
626 | } | ||
627 | } | ||
628 | - tcg_temp_free_i64(tcg_ebytes); | ||
629 | - tcg_temp_free_i64(tcg_addr); | ||
630 | } | ||
631 | |||
632 | /* Loads and stores */ | ||
633 | -- | 296 | -- |
634 | 2.20.1 | 297 | 2.25.1 |
635 | |||
636 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Switch the creation of the combiner devices to the new-style |
---|---|---|---|
2 | "embedded in state struct" approach, so we can easily refer | ||
3 | to the object elsewhere during realize. | ||
2 | 4 | ||
3 | This is all of the non-exception cases of DISAS_NORETURN. | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220404154658.565020-18-peter.maydell@linaro.org | ||
8 | --- | ||
9 | include/hw/arm/exynos4210.h | 3 ++ | ||
10 | include/hw/intc/exynos4210_combiner.h | 57 +++++++++++++++++++++++++++ | ||
11 | hw/arm/exynos4210.c | 20 +++++----- | ||
12 | hw/intc/exynos4210_combiner.c | 31 +-------------- | ||
13 | 4 files changed, 72 insertions(+), 39 deletions(-) | ||
14 | create mode 100644 include/hw/intc/exynos4210_combiner.h | ||
4 | 15 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 16 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20190128223118.5255-8-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.c | 6 ++++++ | ||
11 | 1 file changed, 6 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 18 | --- a/include/hw/arm/exynos4210.h |
16 | +++ b/target/arm/translate-a64.c | 19 | +++ b/include/hw/arm/exynos4210.h |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/sysbus.h" | ||
22 | #include "hw/cpu/a9mpcore.h" | ||
23 | #include "hw/intc/exynos4210_gic.h" | ||
24 | +#include "hw/intc/exynos4210_combiner.h" | ||
25 | #include "hw/core/split-irq.h" | ||
26 | #include "target/arm/cpu-qom.h" | ||
27 | #include "qom/object.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
29 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
30 | A9MPPrivState a9mpcore; | ||
31 | Exynos4210GicState ext_gic; | ||
32 | + Exynos4210CombinerState int_combiner; | ||
33 | + Exynos4210CombinerState ext_combiner; | ||
34 | SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | ||
35 | }; | ||
36 | |||
37 | diff --git a/include/hw/intc/exynos4210_combiner.h b/include/hw/intc/exynos4210_combiner.h | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/include/hw/intc/exynos4210_combiner.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +/* | ||
44 | + * Samsung exynos4210 Interrupt Combiner | ||
45 | + * | ||
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | ||
47 | + * All rights reserved. | ||
48 | + * | ||
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | ||
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or modify it | ||
52 | + * under the terms of the GNU General Public License as published by the | ||
53 | + * Free Software Foundation; either version 2 of the License, or (at your | ||
54 | + * option) any later version. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | ||
59 | + * See the GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | ||
64 | + | ||
65 | +#ifndef HW_INTC_EXYNOS4210_COMBINER | ||
66 | +#define HW_INTC_EXYNOS4210_COMBINER | ||
67 | + | ||
68 | +#include "hw/sysbus.h" | ||
69 | + | ||
70 | +/* | ||
71 | + * State for each output signal of internal combiner | ||
72 | + */ | ||
73 | +typedef struct CombinerGroupState { | ||
74 | + uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
75 | + uint8_t src_pending; /* Pending source interrupts before masking */ | ||
76 | +} CombinerGroupState; | ||
77 | + | ||
78 | +#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | ||
79 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | ||
80 | + | ||
81 | +/* Number of groups and total number of interrupts for the internal combiner */ | ||
82 | +#define IIC_NGRP 64 | ||
83 | +#define IIC_NIRQ (IIC_NGRP * 8) | ||
84 | +#define IIC_REGSET_SIZE 0x41 | ||
85 | + | ||
86 | +struct Exynos4210CombinerState { | ||
87 | + SysBusDevice parent_obj; | ||
88 | + | ||
89 | + MemoryRegion iomem; | ||
90 | + | ||
91 | + struct CombinerGroupState group[IIC_NGRP]; | ||
92 | + uint32_t reg_set[IIC_REGSET_SIZE]; | ||
93 | + uint32_t icipsr[2]; | ||
94 | + uint32_t external; /* 1 means that this combiner is external */ | ||
95 | + | ||
96 | + qemu_irq output_irq[IIC_NGRP]; | ||
97 | +}; | ||
98 | + | ||
99 | +#endif | ||
100 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/hw/arm/exynos4210.c | ||
103 | +++ b/hw/arm/exynos4210.c | ||
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
18 | } | 105 | } |
19 | 106 | ||
20 | /* B Branch / BL Branch with link */ | 107 | /* Internal Interrupt Combiner */ |
21 | + reset_btype(s); | 108 | - dev = qdev_new("exynos4210.combiner"); |
22 | gen_goto_tb(s, 0, addr); | 109 | - busdev = SYS_BUS_DEVICE(dev); |
110 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
111 | + busdev = SYS_BUS_DEVICE(&s->int_combiner); | ||
112 | + sysbus_realize(busdev, &error_fatal); | ||
113 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
114 | sysbus_connect_irq(busdev, n, | ||
115 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
116 | } | ||
117 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
118 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
119 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
120 | |||
121 | /* External Interrupt Combiner */ | ||
122 | - dev = qdev_new("exynos4210.combiner"); | ||
123 | - qdev_prop_set_uint32(dev, "external", 1); | ||
124 | - busdev = SYS_BUS_DEVICE(dev); | ||
125 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
126 | + qdev_prop_set_uint32(DEVICE(&s->ext_combiner), "external", 1); | ||
127 | + busdev = SYS_BUS_DEVICE(&s->ext_combiner); | ||
128 | + sysbus_realize(busdev, &error_fatal); | ||
129 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
130 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
131 | } | ||
132 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
133 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
134 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
135 | |||
136 | /* Initialize board IRQs. */ | ||
137 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
138 | |||
139 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
140 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
141 | + object_initialize_child(obj, "int-combiner", &s->int_combiner, | ||
142 | + TYPE_EXYNOS4210_COMBINER); | ||
143 | + object_initialize_child(obj, "ext-combiner", &s->ext_combiner, | ||
144 | + TYPE_EXYNOS4210_COMBINER); | ||
23 | } | 145 | } |
24 | 146 | ||
25 | @@ -XXX,XX +XXX,XX @@ static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | 147 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
26 | tcg_cmp = read_cpu_reg(s, rt, sf); | 148 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c |
27 | label_match = gen_new_label(); | 149 | index XXXXXXX..XXXXXXX 100644 |
28 | 150 | --- a/hw/intc/exynos4210_combiner.c | |
29 | + reset_btype(s); | 151 | +++ b/hw/intc/exynos4210_combiner.c |
30 | tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, | 152 | @@ -XXX,XX +XXX,XX @@ |
31 | tcg_cmp, 0, label_match); | 153 | #include "hw/sysbus.h" |
32 | 154 | #include "migration/vmstate.h" | |
33 | @@ -XXX,XX +XXX,XX @@ static void disas_test_b_imm(DisasContext *s, uint32_t insn) | 155 | #include "qemu/module.h" |
34 | tcg_cmp = tcg_temp_new_i64(); | 156 | - |
35 | tcg_gen_andi_i64(tcg_cmp, cpu_reg(s, rt), (1ULL << bit_pos)); | 157 | +#include "hw/intc/exynos4210_combiner.h" |
36 | label_match = gen_new_label(); | 158 | #include "hw/arm/exynos4210.h" |
37 | + | 159 | #include "hw/hw.h" |
38 | + reset_btype(s); | 160 | #include "hw/irq.h" |
39 | tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, | 161 | @@ -XXX,XX +XXX,XX @@ |
40 | tcg_cmp, 0, label_match); | 162 | #define DPRINTF(fmt, ...) do {} while (0) |
41 | tcg_temp_free_i64(tcg_cmp); | 163 | #endif |
42 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | 164 | |
43 | addr = s->pc + sextract32(insn, 5, 19) * 4 - 4; | 165 | -#define IIC_NGRP 64 /* Internal Interrupt Combiner |
44 | cond = extract32(insn, 0, 4); | 166 | - Groups number */ |
45 | 167 | -#define IIC_NIRQ (IIC_NGRP * 8)/* Internal Interrupt Combiner | |
46 | + reset_btype(s); | 168 | - Interrupts number */ |
47 | if (cond < 0x0e) { | 169 | #define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */ |
48 | /* genuinely conditional branches */ | 170 | -#define IIC_REGSET_SIZE 0x41 |
49 | TCGLabel *label_match = gen_new_label(); | 171 | - |
50 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | 172 | -/* |
51 | * a self-modified code correctly and also to take | 173 | - * State for each output signal of internal combiner |
52 | * any pending interrupts immediately. | 174 | - */ |
53 | */ | 175 | -typedef struct CombinerGroupState { |
54 | + reset_btype(s); | 176 | - uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ |
55 | gen_goto_tb(s, 0, s->pc); | 177 | - uint8_t src_pending; /* Pending source interrupts before masking */ |
56 | return; | 178 | -} CombinerGroupState; |
57 | default: | 179 | - |
180 | -#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" | ||
181 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | ||
182 | - | ||
183 | -struct Exynos4210CombinerState { | ||
184 | - SysBusDevice parent_obj; | ||
185 | - | ||
186 | - MemoryRegion iomem; | ||
187 | - | ||
188 | - struct CombinerGroupState group[IIC_NGRP]; | ||
189 | - uint32_t reg_set[IIC_REGSET_SIZE]; | ||
190 | - uint32_t icipsr[2]; | ||
191 | - uint32_t external; /* 1 means that this combiner is external */ | ||
192 | - | ||
193 | - qemu_irq output_irq[IIC_NGRP]; | ||
194 | -}; | ||
195 | |||
196 | static const VMStateDescription vmstate_exynos4210_combiner_group_state = { | ||
197 | .name = "exynos4210.combiner.groupstate", | ||
58 | -- | 198 | -- |
59 | 2.20.1 | 199 | 2.25.1 |
60 | |||
61 | diff view generated by jsdifflib |
1 | The code path for booting firmware doesn't set env->boot_info. At | 1 | The only time we use the int_combiner_irq[] and ext_combiner_irq[] |
---|---|---|---|
2 | first sight this looks odd, so add a comment saying why we don't. | 2 | arrays in the Exynos4210Irq struct is during realize of the SoC -- we |
3 | initialize them with the input IRQs of the combiner devices, and then | ||
4 | connect those to outputs of other devices in | ||
5 | exynos4210_init_board_irqs(). Now that the combiner objects are | ||
6 | easily accessible as s->int_combiner and s->ext_combiner we can make | ||
7 | the connections directly from one device to the other without going | ||
8 | via these arrays. | ||
9 | |||
10 | Since these are the only two remaining elements of Exynos4210Irq, | ||
11 | we can remove that struct entirely. | ||
3 | 12 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 15 | Message-id: 20220404154658.565020-19-peter.maydell@linaro.org |
7 | Message-id: 20190131112240.8395-5-peter.maydell@linaro.org | ||
8 | --- | 16 | --- |
9 | hw/arm/boot.c | 3 ++- | 17 | include/hw/arm/exynos4210.h | 6 ------ |
10 | 1 file changed, 2 insertions(+), 1 deletion(-) | 18 | hw/arm/exynos4210.c | 34 ++++++++-------------------------- |
19 | 2 files changed, 8 insertions(+), 32 deletions(-) | ||
11 | 20 | ||
12 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 21 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
13 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/boot.c | 23 | --- a/include/hw/arm/exynos4210.h |
15 | +++ b/hw/arm/boot.c | 24 | +++ b/include/hw/arm/exynos4210.h |
16 | @@ -XXX,XX +XXX,XX @@ static void arm_setup_firmware_boot(ARMCPU *cpu, struct arm_boot_info *info) | 25 | @@ -XXX,XX +XXX,XX @@ |
17 | 26 | */ | |
27 | #define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | ||
28 | |||
29 | -typedef struct Exynos4210Irq { | ||
30 | - qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
31 | - qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
32 | -} Exynos4210Irq; | ||
33 | - | ||
34 | struct Exynos4210State { | ||
35 | /*< private >*/ | ||
36 | SysBusDevice parent_obj; | ||
37 | /*< public >*/ | ||
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | ||
39 | - Exynos4210Irq irqs; | ||
40 | qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
41 | |||
42 | MemoryRegion chipid_mem; | ||
43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/arm/exynos4210.c | ||
46 | +++ b/hw/arm/exynos4210.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static int mapline_size(const int *mapline) | ||
48 | static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
49 | { | ||
50 | uint32_t grp, bit, irq_id, n; | ||
51 | - Exynos4210Irq *is = &s->irqs; | ||
52 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
53 | + DeviceState *intcdev = DEVICE(&s->int_combiner); | ||
54 | + DeviceState *extcdev = DEVICE(&s->ext_combiner); | ||
55 | int splitcount = 0; | ||
56 | DeviceState *splitter; | ||
57 | const int *mapline; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
59 | splitin = 0; | ||
60 | for (;;) { | ||
61 | s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
62 | - qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
63 | - qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
64 | + qdev_connect_gpio_out(splitter, splitin, | ||
65 | + qdev_get_gpio_in(intcdev, in)); | ||
66 | + qdev_connect_gpio_out(splitter, splitin + 1, | ||
67 | + qdev_get_gpio_in(extcdev, in)); | ||
68 | splitin += 2; | ||
69 | if (!mapline) { | ||
70 | break; | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
72 | qdev_realize(splitter, NULL, &error_abort); | ||
73 | splitcount++; | ||
74 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
75 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
76 | + qdev_connect_gpio_out(splitter, 0, qdev_get_gpio_in(intcdev, n)); | ||
77 | qdev_connect_gpio_out(splitter, 1, | ||
78 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
79 | } else { | ||
80 | - s->irq_table[n] = is->int_combiner_irq[n]; | ||
81 | + s->irq_table[n] = qdev_get_gpio_in(intcdev, n); | ||
82 | } | ||
83 | } | ||
18 | /* | 84 | /* |
19 | * We will start from address 0 (typically a boot ROM image) in the | 85 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) |
20 | - * same way as hardware. | 86 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); |
21 | + * same way as hardware. Leave env->boot_info NULL, so that | ||
22 | + * do_cpu_reset() knows it does not need to alter the PC on reset. | ||
23 | */ | ||
24 | } | 87 | } |
25 | 88 | ||
89 | -/* | ||
90 | - * Get Combiner input GPIO into irqs structure | ||
91 | - */ | ||
92 | -static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
93 | - DeviceState *dev, int ext) | ||
94 | -{ | ||
95 | - int n; | ||
96 | - int max; | ||
97 | - qemu_irq *irq; | ||
98 | - | ||
99 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
100 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
101 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
102 | - | ||
103 | - for (n = 0; n < max; n++) { | ||
104 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
105 | - } | ||
106 | -} | ||
107 | - | ||
108 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, | ||
109 | 0x09, 0x00, 0x00, 0x00 }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
112 | sysbus_connect_irq(busdev, n, | ||
113 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
114 | } | ||
115 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
116 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
117 | |||
118 | /* External Interrupt Combiner */ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
120 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
121 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
122 | } | ||
123 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
124 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
125 | |||
126 | /* Initialize board IRQs. */ | ||
26 | -- | 127 | -- |
27 | 2.20.1 | 128 | 2.25.1 |
28 | |||
29 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20220324181557.203805-2-zongyuan.li@smartx.com |
5 | Message-id: 20190201195404.30486-2-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | linux-user/aarch64/target_syscall.h | 7 ++++++ | 8 | hw/arm/realview.c | 33 ++++++++++++++++++++++++--------- |
9 | linux-user/syscall.c | 36 +++++++++++++++++++++++++++++ | 9 | 1 file changed, 24 insertions(+), 9 deletions(-) |
10 | 2 files changed, 43 insertions(+) | ||
11 | 10 | ||
12 | diff --git a/linux-user/aarch64/target_syscall.h b/linux-user/aarch64/target_syscall.h | 11 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/linux-user/aarch64/target_syscall.h | 13 | --- a/hw/arm/realview.c |
15 | +++ b/linux-user/aarch64/target_syscall.h | 14 | +++ b/hw/arm/realview.c |
16 | @@ -XXX,XX +XXX,XX @@ struct target_pt_regs { | 15 | @@ -XXX,XX +XXX,XX @@ |
17 | #define TARGET_PR_SVE_SET_VL 50 | 16 | #include "hw/sysbus.h" |
18 | #define TARGET_PR_SVE_GET_VL 51 | 17 | #include "hw/arm/boot.h" |
19 | 18 | #include "hw/arm/primecell.h" | |
20 | +#define TARGET_PR_PAC_RESET_KEYS 54 | 19 | +#include "hw/core/split-irq.h" |
21 | +# define TARGET_PR_PAC_APIAKEY (1 << 0) | 20 | #include "hw/net/lan9118.h" |
22 | +# define TARGET_PR_PAC_APIBKEY (1 << 1) | 21 | #include "hw/net/smc91c111.h" |
23 | +# define TARGET_PR_PAC_APDAKEY (1 << 2) | 22 | #include "hw/pci/pci.h" |
24 | +# define TARGET_PR_PAC_APDBKEY (1 << 3) | 23 | +#include "hw/qdev-core.h" |
25 | +# define TARGET_PR_PAC_APGAKEY (1 << 4) | 24 | #include "net/net.h" |
25 | #include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const int realview_board_id[] = { | ||
28 | 0x76d | ||
29 | }; | ||
30 | |||
31 | +static void split_irq_from_named(DeviceState *src, const char* outname, | ||
32 | + qemu_irq out1, qemu_irq out2) { | ||
33 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); | ||
26 | + | 34 | + |
27 | void arm_init_pauth_key(ARMPACKey *key); | 35 | + qdev_prop_set_uint32(splitter, "num-lines", 2); |
28 | |||
29 | #endif /* AARCH64_TARGET_SYSCALL_H */ | ||
30 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/linux-user/syscall.c | ||
33 | +++ b/linux-user/syscall.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
35 | } | ||
36 | } | ||
37 | return ret; | ||
38 | + case TARGET_PR_PAC_RESET_KEYS: | ||
39 | + { | ||
40 | + CPUARMState *env = cpu_env; | ||
41 | + ARMCPU *cpu = arm_env_get_cpu(env); | ||
42 | + | 36 | + |
43 | + if (arg3 || arg4 || arg5) { | 37 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); |
44 | + return -TARGET_EINVAL; | 38 | + |
45 | + } | 39 | + qdev_connect_gpio_out(splitter, 0, out1); |
46 | + if (cpu_isar_feature(aa64_pauth, cpu)) { | 40 | + qdev_connect_gpio_out(splitter, 1, out2); |
47 | + int all = (TARGET_PR_PAC_APIAKEY | TARGET_PR_PAC_APIBKEY | | 41 | + qdev_connect_gpio_out_named(src, outname, 0, |
48 | + TARGET_PR_PAC_APDAKEY | TARGET_PR_PAC_APDBKEY | | 42 | + qdev_get_gpio_in(splitter, 0)); |
49 | + TARGET_PR_PAC_APGAKEY); | 43 | +} |
50 | + if (arg2 == 0) { | 44 | + |
51 | + arg2 = all; | 45 | static void realview_init(MachineState *machine, |
52 | + } else if (arg2 & ~all) { | 46 | enum realview_board_type board_type) |
53 | + return -TARGET_EINVAL; | 47 | { |
54 | + } | 48 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, |
55 | + if (arg2 & TARGET_PR_PAC_APIAKEY) { | 49 | DeviceState *dev, *sysctl, *gpio2, *pl041; |
56 | + arm_init_pauth_key(&env->apia_key); | 50 | SysBusDevice *busdev; |
57 | + } | 51 | qemu_irq pic[64]; |
58 | + if (arg2 & TARGET_PR_PAC_APIBKEY) { | 52 | - qemu_irq mmc_irq[2]; |
59 | + arm_init_pauth_key(&env->apib_key); | 53 | PCIBus *pci_bus = NULL; |
60 | + } | 54 | NICInfo *nd; |
61 | + if (arg2 & TARGET_PR_PAC_APDAKEY) { | 55 | DriveInfo *dinfo; |
62 | + arm_init_pauth_key(&env->apda_key); | 56 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, |
63 | + } | 57 | * and the PL061 has them the other way about. Also the card |
64 | + if (arg2 & TARGET_PR_PAC_APDBKEY) { | 58 | * detect line is inverted. |
65 | + arm_init_pauth_key(&env->apdb_key); | 59 | */ |
66 | + } | 60 | - mmc_irq[0] = qemu_irq_split( |
67 | + if (arg2 & TARGET_PR_PAC_APGAKEY) { | 61 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), |
68 | + arm_init_pauth_key(&env->apga_key); | 62 | - qdev_get_gpio_in(gpio2, 1)); |
69 | + } | 63 | - mmc_irq[1] = qemu_irq_split( |
70 | + return 0; | 64 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), |
71 | + } | 65 | - qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); |
72 | + } | 66 | - qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]); |
73 | + return -TARGET_EINVAL; | 67 | - qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]); |
74 | #endif /* AARCH64 */ | 68 | + split_irq_from_named(dev, "card-read-only", |
75 | case PR_GET_SECCOMP: | 69 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), |
76 | case PR_SET_SECCOMP: | 70 | + qdev_get_gpio_in(gpio2, 1)); |
71 | + | ||
72 | + split_irq_from_named(dev, "card-inserted", | ||
73 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | ||
74 | + qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | ||
75 | + | ||
76 | dinfo = drive_get(IF_SD, 0, 0); | ||
77 | if (dinfo) { | ||
78 | DeviceState *card; | ||
77 | -- | 79 | -- |
78 | 2.20.1 | 80 | 2.25.1 |
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20220324181557.203805-3-zongyuan.li@smartx.com |
5 | Message-id: 20190128223118.5255-11-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/cpu64.c | 4 ++++ | 8 | hw/arm/stellaris.c | 15 +++++++++++++-- |
9 | 1 file changed, 4 insertions(+) | 9 | 1 file changed, 13 insertions(+), 2 deletions(-) |
10 | 10 | ||
11 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/cpu64.c | 13 | --- a/hw/arm/stellaris.c |
14 | +++ b/target/arm/cpu64.c | 14 | +++ b/hw/arm/stellaris.c |
15 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 15 | @@ -XXX,XX +XXX,XX @@ |
16 | t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); | 16 | |
17 | cpu->isar.id_aa64pfr0 = t; | 17 | #include "qemu/osdep.h" |
18 | 18 | #include "qapi/error.h" | |
19 | + t = cpu->isar.id_aa64pfr1; | 19 | +#include "hw/core/split-irq.h" |
20 | + t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | 20 | #include "hw/sysbus.h" |
21 | + cpu->isar.id_aa64pfr1 = t; | 21 | #include "hw/sd/sd.h" |
22 | #include "hw/ssi/ssi.h" | ||
23 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
24 | DeviceState *ssddev; | ||
25 | DriveInfo *dinfo; | ||
26 | DeviceState *carddev; | ||
27 | + DeviceState *gpio_d_splitter; | ||
28 | BlockBackend *blk; | ||
29 | |||
30 | /* | ||
31 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
32 | &error_fatal); | ||
33 | |||
34 | ssddev = ssi_create_peripheral(bus, "ssd0323"); | ||
35 | - gpio_out[GPIO_D][0] = qemu_irq_split( | ||
36 | - qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), | ||
22 | + | 37 | + |
23 | t = cpu->isar.id_aa64mmfr1; | 38 | + gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); |
24 | t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | 39 | + qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); |
25 | t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | 40 | + qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); |
41 | + qdev_connect_gpio_out( | ||
42 | + gpio_d_splitter, 0, | ||
43 | + qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); | ||
44 | + qdev_connect_gpio_out( | ||
45 | + gpio_d_splitter, 1, | ||
46 | qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); | ||
47 | + gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); | ||
48 | + | ||
49 | gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); | ||
50 | |||
51 | /* Make sure the select pin is high. */ | ||
26 | -- | 52 | -- |
27 | 2.20.1 | 53 | 2.25.1 |
28 | |||
29 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | 2 | ||
3 | Place this in its own field within ENV, as that will | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
4 | make it easier to reset from within TCG generated code. | ||
5 | |||
6 | With the change to pstate_read/write, exception entry | ||
7 | and return are automatically handled. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20220324181557.203805-5-zongyuan.li@smartx.com |
11 | Message-id: 20190128223118.5255-3-richard.henderson@linaro.org | 6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/811 |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 8 | --- |
14 | target/arm/cpu.h | 8 ++++++-- | 9 | include/hw/irq.h | 5 ----- |
15 | target/arm/translate-a64.c | 3 +++ | 10 | hw/core/irq.c | 15 --------------- |
16 | 2 files changed, 9 insertions(+), 2 deletions(-) | 11 | 2 files changed, 20 deletions(-) |
17 | 12 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/include/hw/irq.h b/include/hw/irq.h |
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 15 | --- a/include/hw/irq.h |
21 | +++ b/target/arm/cpu.h | 16 | +++ b/include/hw/irq.h |
22 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 17 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); |
23 | * semantics as for AArch32, as described in the comments on each field) | 18 | /* Returns a new IRQ with opposite polarity. */ |
24 | * nRW (also known as M[4]) is kept, inverted, in env->aarch64 | 19 | qemu_irq qemu_irq_invert(qemu_irq irq); |
25 | * DAIF (exception masks) are kept in env->daif | 20 | |
26 | + * BTYPE is kept in env->btype | 21 | -/* Returns a new IRQ which feeds into both the passed IRQs. |
27 | * all other bits are stored in their correct places in env->pstate | 22 | - * It's probably better to use the TYPE_SPLIT_IRQ device instead. |
28 | */ | 23 | - */ |
29 | uint32_t pstate; | 24 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); |
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 25 | - |
31 | uint32_t GE; /* cpsr[19:16] */ | 26 | /* For internal use in qtest. Similar to qemu_irq_split, but operating |
32 | uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */ | 27 | on an existing vector of qemu_irq. */ |
33 | uint32_t condexec_bits; /* IT bits. cpsr[15:10,26:25]. */ | 28 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n); |
34 | + uint32_t btype; /* BTI branch type. spsr[11:10]. */ | 29 | diff --git a/hw/core/irq.c b/hw/core/irq.c |
35 | uint64_t daif; /* exception masks, in the bits they are in PSTATE */ | 30 | index XXXXXXX..XXXXXXX 100644 |
36 | 31 | --- a/hw/core/irq.c | |
37 | uint64_t elr_el[4]; /* AArch64 exception link regs */ | 32 | +++ b/hw/core/irq.c |
38 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 33 | @@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_invert(qemu_irq irq) |
39 | #define PSTATE_I (1U << 7) | 34 | return qemu_allocate_irq(qemu_notirq, irq, 0); |
40 | #define PSTATE_A (1U << 8) | ||
41 | #define PSTATE_D (1U << 9) | ||
42 | +#define PSTATE_BTYPE (3U << 10) | ||
43 | #define PSTATE_IL (1U << 20) | ||
44 | #define PSTATE_SS (1U << 21) | ||
45 | #define PSTATE_V (1U << 28) | ||
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
47 | #define PSTATE_N (1U << 31) | ||
48 | #define PSTATE_NZCV (PSTATE_N | PSTATE_Z | PSTATE_C | PSTATE_V) | ||
49 | #define PSTATE_DAIF (PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F) | ||
50 | -#define CACHED_PSTATE_BITS (PSTATE_NZCV | PSTATE_DAIF) | ||
51 | +#define CACHED_PSTATE_BITS (PSTATE_NZCV | PSTATE_DAIF | PSTATE_BTYPE) | ||
52 | /* Mode values for AArch64 */ | ||
53 | #define PSTATE_MODE_EL3h 13 | ||
54 | #define PSTATE_MODE_EL3t 12 | ||
55 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t pstate_read(CPUARMState *env) | ||
56 | ZF = (env->ZF == 0); | ||
57 | return (env->NF & 0x80000000) | (ZF << 30) | ||
58 | | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | ||
59 | - | env->pstate | env->daif; | ||
60 | + | env->pstate | env->daif | (env->btype << 10); | ||
61 | } | 35 | } |
62 | 36 | ||
63 | static inline void pstate_write(CPUARMState *env, uint32_t val) | 37 | -static void qemu_splitirq(void *opaque, int line, int level) |
64 | @@ -XXX,XX +XXX,XX @@ static inline void pstate_write(CPUARMState *env, uint32_t val) | 38 | -{ |
65 | env->CF = (val >> 29) & 1; | 39 | - struct IRQState **irq = opaque; |
66 | env->VF = (val << 3) & 0x80000000; | 40 | - irq[0]->handler(irq[0]->opaque, irq[0]->n, level); |
67 | env->daif = val & PSTATE_DAIF; | 41 | - irq[1]->handler(irq[1]->opaque, irq[1]->n, level); |
68 | + env->btype = (val >> 10) & 3; | 42 | -} |
69 | env->pstate = val & ~CACHED_PSTATE_BITS; | 43 | - |
70 | } | 44 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2) |
71 | 45 | -{ | |
72 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 46 | - qemu_irq *s = g_new0(qemu_irq, 2); |
73 | index XXXXXXX..XXXXXXX 100644 | 47 | - s[0] = irq1; |
74 | --- a/target/arm/translate-a64.c | 48 | - s[1] = irq2; |
75 | +++ b/target/arm/translate-a64.c | 49 | - return qemu_allocate_irq(qemu_splitirq, s, 0); |
76 | @@ -XXX,XX +XXX,XX @@ void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | 50 | -} |
77 | el, | 51 | - |
78 | psr & PSTATE_SP ? 'h' : 't'); | 52 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n) |
79 | 53 | { | |
80 | + if (cpu_isar_feature(aa64_bti, cpu)) { | 54 | int i; |
81 | + cpu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); | ||
82 | + } | ||
83 | if (!(flags & CPU_DUMP_FPU)) { | ||
84 | cpu_fprintf(f, "\n"); | ||
85 | return; | ||
86 | -- | 55 | -- |
87 | 2.20.1 | 56 | 2.25.1 |
88 | |||
89 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
---|---|---|---|
2 | 2 | ||
3 | Caching the bit means that we will not have to re-walk the | 3 | Describe that the gic-version influences the maximum number of CPUs. |
4 | page tables to look up the bit during translation. | ||
5 | 4 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
6 | Message-id: 20220413231456.35811-1-heinrich.schuchardt@canonical.com | ||
7 | [PMM: minor punctuation tweaks] | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20190128223118.5255-6-richard.henderson@linaro.org | ||
9 | [PMM: no need to OR in guarded bit status] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/helper.c | 6 ++++++ | 11 | docs/system/arm/virt.rst | 4 ++-- |
13 | 1 file changed, 6 insertions(+) | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
14 | 13 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 16 | --- a/docs/system/arm/virt.rst |
18 | +++ b/target/arm/helper.c | 17 | +++ b/docs/system/arm/virt.rst |
19 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 18 | @@ -XXX,XX +XXX,XX @@ gic-version |
20 | bool ttbr1_valid; | 19 | Valid values are: |
21 | uint64_t descaddrmask; | 20 | |
22 | bool aarch64 = arm_el_is_aa64(env, el); | 21 | ``2`` |
23 | + bool guarded = false; | 22 | - GICv2 |
24 | 23 | + GICv2. Note that this limits the number of CPUs to 8. | |
25 | /* TODO: | 24 | ``3`` |
26 | * This code does not handle the different format TCR for VTCR_EL2. | 25 | - GICv3 |
27 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | 26 | + GICv3. This allows up to 512 CPUs. |
28 | } | 27 | ``host`` |
29 | /* Merge in attributes from table descriptors */ | 28 | Use the same GIC version the host provides, when using KVM |
30 | attrs |= nstable << 3; /* NS */ | 29 | ``max`` |
31 | + guarded = extract64(descriptor, 50, 1); /* GP */ | ||
32 | if (param.hpd) { | ||
33 | /* HPD disables all the table attributes except NSTable. */ | ||
34 | break; | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
36 | */ | ||
37 | txattrs->secure = false; | ||
38 | } | ||
39 | + /* When in aarch64 mode, and BTI is enabled, remember GP in the IOTLB. */ | ||
40 | + if (aarch64 && guarded && cpu_isar_feature(aa64_bti, cpu)) { | ||
41 | + txattrs->target_tlb_bit0 = true; | ||
42 | + } | ||
43 | |||
44 | if (cacheattrs != NULL) { | ||
45 | if (mmu_idx == ARMMMUIdx_S2NS) { | ||
46 | -- | 30 | -- |
47 | 2.20.1 | 31 | 2.25.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | These bits can be used to cache target-specific data in cputlb | 3 | Similar to the Aspeed code in include/misc/aspeed_scu.h, we define |
4 | read from the page tables. | 4 | the PWRON STRAP fields in their corresponding module for NPCM7XX. |
5 | 5 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
7 | Reviewed-by: Patrick Venture <venture@google.com> | ||
8 | Message-id: 20220411165842.3912945-2-wuhaotsh@google.com | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20190128223118.5255-5-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | include/exec/memattrs.h | 10 ++++++++++ | 12 | include/hw/misc/npcm7xx_gcr.h | 30 ++++++++++++++++++++++++++++++ |
12 | 1 file changed, 10 insertions(+) | 13 | 1 file changed, 30 insertions(+) |
13 | 14 | ||
14 | diff --git a/include/exec/memattrs.h b/include/exec/memattrs.h | 15 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/exec/memattrs.h | 17 | --- a/include/hw/misc/npcm7xx_gcr.h |
17 | +++ b/include/exec/memattrs.h | 18 | +++ b/include/hw/misc/npcm7xx_gcr.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct MemTxAttrs { | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | unsigned int user:1; | 20 | #include "exec/memory.h" |
20 | /* Requester ID (for MSI for example) */ | 21 | #include "hw/sysbus.h" |
21 | unsigned int requester_id:16; | 22 | |
22 | + /* | 23 | +/* |
23 | + * The following are target-specific page-table bits. These are not | 24 | + * NPCM7XX PWRON STRAP bit fields |
24 | + * related to actual memory transactions at all. However, this structure | 25 | + * 12: SPI0 powered by VSBV3 at 1.8V |
25 | + * is part of the tlb_fill interface, cached in the cputlb structure, | 26 | + * 11: System flash attached to BMC |
26 | + * and has unused bits. These fields will be read by target-specific | 27 | + * 10: BSP alternative pins. |
27 | + * helpers using env->iotlb[mmu_idx][tlb_index()].attrs.target_tlb_bitN. | 28 | + * 9:8: Flash UART command route enabled. |
28 | + */ | 29 | + * 7: Security enabled. |
29 | + unsigned int target_tlb_bit0 : 1; | 30 | + * 6: HI-Z state control. |
30 | + unsigned int target_tlb_bit1 : 1; | 31 | + * 5: ECC disabled. |
31 | + unsigned int target_tlb_bit2 : 1; | 32 | + * 4: Reserved |
32 | } MemTxAttrs; | 33 | + * 3: JTAG2 enabled. |
33 | 34 | + * 2:0: CPU and DRAM clock frequency. | |
34 | /* Bus masters which don't specify any attributes will get this, | 35 | + */ |
36 | +#define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12) | ||
37 | +#define NPCM7XX_PWRON_STRAP_SFAB BIT(11) | ||
38 | +#define NPCM7XX_PWRON_STRAP_BSPA BIT(10) | ||
39 | +#define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8) | ||
40 | +#define FUP_NORM_UART2 3 | ||
41 | +#define FUP_PROG_UART3 2 | ||
42 | +#define FUP_PROG_UART2 1 | ||
43 | +#define FUP_NORM_UART3 0 | ||
44 | +#define NPCM7XX_PWRON_STRAP_SECEN BIT(7) | ||
45 | +#define NPCM7XX_PWRON_STRAP_HIZ BIT(6) | ||
46 | +#define NPCM7XX_PWRON_STRAP_ECC BIT(5) | ||
47 | +#define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4) | ||
48 | +#define NPCM7XX_PWRON_STRAP_J2EN BIT(3) | ||
49 | +#define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x) | ||
50 | +#define CKFRQ_SKIPINIT 0x000 | ||
51 | +#define CKFRQ_DEFAULT 0x111 | ||
52 | + | ||
53 | /* | ||
54 | * Number of registers in our device state structure. Don't change this without | ||
55 | * incrementing the version_id in the vmstate. | ||
35 | -- | 56 | -- |
36 | 2.20.1 | 57 | 2.25.1 |
37 | |||
38 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch uses the defined fields to describe PWRON STRAPs for | ||
4 | better readability. | ||
5 | |||
6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
7 | Reviewed-by: Patrick Venture <venture@google.com> | ||
8 | Message-id: 20220411165842.3912945-3-wuhaotsh@google.com | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20190128223118.5255-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/cpu.h | 2 ++ | 12 | hw/arm/npcm7xx_boards.c | 24 +++++++++++++++++++----- |
9 | target/arm/translate.h | 4 ++++ | 13 | 1 file changed, 19 insertions(+), 5 deletions(-) |
10 | target/arm/helper.c | 22 +++++++++++++++------- | ||
11 | target/arm/translate-a64.c | 2 ++ | ||
12 | 4 files changed, 23 insertions(+), 7 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 17 | --- a/hw/arm/npcm7xx_boards.c |
17 | +++ b/target/arm/cpu.h | 18 | +++ b/hw/arm/npcm7xx_boards.c |
18 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, TBII, 0, 2) | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | FIELD(TBFLAG_A64, SVEEXC_EL, 2, 2) | 20 | #include "sysemu/sysemu.h" |
20 | FIELD(TBFLAG_A64, ZCR_LEN, 4, 4) | 21 | #include "sysemu/block-backend.h" |
21 | FIELD(TBFLAG_A64, PAUTH_ACTIVE, 8, 1) | 22 | |
22 | +FIELD(TBFLAG_A64, BT, 9, 1) | 23 | -#define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7 |
23 | +FIELD(TBFLAG_A64, BTYPE, 10, 2) | 24 | -#define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff |
24 | 25 | -#define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff | |
25 | static inline bool bswap_code(bool sctlr_b) | 26 | -#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff |
26 | { | 27 | -#define MORI_BMC_POWER_ON_STRAPS 0x00001fff |
27 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 28 | +#define NPCM7XX_POWER_ON_STRAPS_DEFAULT ( \ |
28 | index XXXXXXX..XXXXXXX 100644 | 29 | + NPCM7XX_PWRON_STRAP_SPI0F18 | \ |
29 | --- a/target/arm/translate.h | 30 | + NPCM7XX_PWRON_STRAP_SFAB | \ |
30 | +++ b/target/arm/translate.h | 31 | + NPCM7XX_PWRON_STRAP_BSPA | \ |
31 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 32 | + NPCM7XX_PWRON_STRAP_FUP(FUP_NORM_UART2) | \ |
32 | bool ss_same_el; | 33 | + NPCM7XX_PWRON_STRAP_SECEN | \ |
33 | /* True if v8.3-PAuth is active. */ | 34 | + NPCM7XX_PWRON_STRAP_HIZ | \ |
34 | bool pauth_active; | 35 | + NPCM7XX_PWRON_STRAP_ECC | \ |
35 | + /* True with v8.5-BTI and SCTLR_ELx.BT* set. */ | 36 | + NPCM7XX_PWRON_STRAP_RESERVE1 | \ |
36 | + bool bt; | 37 | + NPCM7XX_PWRON_STRAP_J2EN | \ |
37 | + /* A copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. */ | 38 | + NPCM7XX_PWRON_STRAP_CKFRQ(CKFRQ_DEFAULT)) |
38 | + uint8_t btype; | ||
39 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ | ||
40 | int c15_cpar; | ||
41 | /* TCG op of the current insn_start. */ | ||
42 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/helper.c | ||
45 | +++ b/target/arm/helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
47 | |||
48 | if (is_a64(env)) { | ||
49 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
50 | + uint64_t sctlr; | ||
51 | |||
52 | *pc = env->pc; | ||
53 | flags = FIELD_DP32(flags, TBFLAG_ANY, AARCH64_STATE, 1); | ||
54 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
55 | flags = FIELD_DP32(flags, TBFLAG_A64, ZCR_LEN, zcr_len); | ||
56 | } | ||
57 | |||
58 | + if (current_el == 0) { | ||
59 | + /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
60 | + sctlr = env->cp15.sctlr_el[1]; | ||
61 | + } else { | ||
62 | + sctlr = env->cp15.sctlr_el[current_el]; | ||
63 | + } | ||
64 | if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
65 | /* | ||
66 | * In order to save space in flags, we record only whether | ||
67 | @@ -XXX,XX +XXX,XX @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
68 | * a nop, or "active" when some action must be performed. | ||
69 | * The decision of which action to take is left to a helper. | ||
70 | */ | ||
71 | - uint64_t sctlr; | ||
72 | - if (current_el == 0) { | ||
73 | - /* FIXME: ARMv8.1-VHE S2 translation regime. */ | ||
74 | - sctlr = env->cp15.sctlr_el[1]; | ||
75 | - } else { | ||
76 | - sctlr = env->cp15.sctlr_el[current_el]; | ||
77 | - } | ||
78 | if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) { | ||
79 | flags = FIELD_DP32(flags, TBFLAG_A64, PAUTH_ACTIVE, 1); | ||
80 | } | ||
81 | } | ||
82 | + | 39 | + |
83 | + if (cpu_isar_feature(aa64_bti, cpu)) { | 40 | +#define NPCM750_EVB_POWER_ON_STRAPS ( \ |
84 | + /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */ | 41 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_J2EN) |
85 | + if (sctlr & (current_el == 0 ? SCTLR_BT0 : SCTLR_BT1)) { | 42 | +#define QUANTA_GSJ_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
86 | + flags = FIELD_DP32(flags, TBFLAG_A64, BT, 1); | 43 | +#define QUANTA_GBS_POWER_ON_STRAPS ( \ |
87 | + } | 44 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_SFAB) |
88 | + flags = FIELD_DP32(flags, TBFLAG_A64, BTYPE, env->btype); | 45 | +#define KUDO_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
89 | + } | 46 | +#define MORI_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
90 | } else { | 47 | |
91 | *pc = env->regs[15]; | 48 | static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin"; |
92 | flags = FIELD_DP32(flags, TBFLAG_A32, THUMB, env->thumb); | 49 | |
93 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate-a64.c | ||
96 | +++ b/target/arm/translate-a64.c | ||
97 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
98 | dc->sve_excp_el = FIELD_EX32(tb_flags, TBFLAG_A64, SVEEXC_EL); | ||
99 | dc->sve_len = (FIELD_EX32(tb_flags, TBFLAG_A64, ZCR_LEN) + 1) * 16; | ||
100 | dc->pauth_active = FIELD_EX32(tb_flags, TBFLAG_A64, PAUTH_ACTIVE); | ||
101 | + dc->bt = FIELD_EX32(tb_flags, TBFLAG_A64, BT); | ||
102 | + dc->btype = FIELD_EX32(tb_flags, TBFLAG_A64, BTYPE); | ||
103 | dc->vec_len = 0; | ||
104 | dc->vec_stride = 0; | ||
105 | dc->cp_regs = arm_cpu->cp_regs; | ||
106 | -- | 50 | -- |
107 | 2.20.1 | 51 | 2.25.1 |
108 | |||
109 | diff view generated by jsdifflib |