1 | target-arm queue: aspeed patches from Cédric, and | 1 | Hi; here's the latest round of arm patches. I have included also |
---|---|---|---|
2 | cleanup and sd card patches from Philippe. | 2 | my patchset for the RTC devices to avoid keeping time_t and |
3 | time_t diffs in 32-bit variables. | ||
3 | 4 | ||
4 | thanks | 5 | thanks |
5 | -- PMM | 6 | -- PMM |
6 | 7 | ||
7 | The following changes since commit bac5ba3dc5da706f52c149fa6c0bd1dc96899bec: | 8 | The following changes since commit 156618d9ea67f2f2e31d9dedd97f2dcccbe6808c: |
8 | 9 | ||
9 | Merge remote-tracking branch 'remotes/thibault/tags/samuel-thibault' into staging (2018-06-08 10:26:16 +0100) | 10 | Merge tag 'block-pull-request' of https://gitlab.com/stefanha/qemu into staging (2023-08-30 09:20:27 -0400) |
10 | 11 | ||
11 | are available in the Git repository at: | 12 | are available in the Git repository at: |
12 | 13 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20180608 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230831 |
14 | 15 | ||
15 | for you to fetch changes up to 113f31c06c6bf16451892b2459d83c9b9c5e9844: | 16 | for you to fetch changes up to e73b8bb8a3e9a162f70e9ffbf922d4fafc96bbfb: |
16 | 17 | ||
17 | sdcard: Disable CMD19/CMD23 for Spec v2 (2018-06-08 13:15:34 +0100) | 18 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 (2023-08-31 11:07:02 +0100) |
18 | 19 | ||
19 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
20 | target-arm queue: | 21 | target-arm queue: |
21 | * arm_gicv3_kvm: fix migration of registers corresponding to | 22 | * Some of the preliminary patches for Cortex-A710 support |
22 | IRQs 992 to 1020 in the KVM GIC | 23 | * i.MX7 and i.MX6UL refactoring |
23 | * aspeed: remove ignore_memory_transaction_failures on all boards | 24 | * Implement SRC device for i.MX7 |
24 | * aspeed: add support for the witherspoon-bmc board | 25 | * Catch illegal-exception-return from EL3 with bad NSE/NS |
25 | * aspeed: add an I2C RTC device and EEPROM I2C devices | 26 | * Use 64-bit offsets for holding time_t differences in RTC devices |
26 | * aspeed: add the pc9552 chips to the witherspoon machine | 27 | * Model correct number of MPU regions for an505, an521, an524 boards |
27 | * ftgmac100: fix various bugs | ||
28 | * hw/arm: Remove the deprecated xlnx-ep108 machine | ||
29 | * hw/i2c: Add trace events | ||
30 | * add missing '\n' on various qemu_log() logging strings | ||
31 | * sdcard: clean up spec version support so we report the | ||
32 | right spec version to the guest and only implement the | ||
33 | commands that are supposed to be present in that version | ||
34 | 28 | ||
35 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
36 | Cédric Le Goater (11): | 30 | Alex Bennée (1): |
37 | aspeed: remove ignore_memory_transaction_failures on all boards | 31 | target/arm: properly document FEAT_CRC32 |
38 | aspeed: add support for the witherspoon-bmc board | ||
39 | aspeed: add an I2C RTC device to all machines | ||
40 | smbus: add a smbus_eeprom_init_one() routine | ||
41 | aspeed: Add EEPROM I2C devices | ||
42 | misc: add pca9552 LED blinker model | ||
43 | aspeed: add the pc9552 chips to the witherspoon machine | ||
44 | ftgmac100: compute maximum frame size depending on the protocol | ||
45 | ftgmac100: add IEEE 802.1Q VLAN support | ||
46 | ftgmac100: fix multicast hash routine | ||
47 | ftgmac100: remove check on runt messages | ||
48 | 32 | ||
49 | Philippe Mathieu-Daudé (18): | 33 | Jean-Christophe Dubois (6): |
50 | hw/i2c: Add trace events | 34 | Remove i.MX7 IOMUX GPR device from i.MX6UL |
51 | hw/sd/milkymist-memcard: Add trailing '\n' to qemu_log() call | 35 | Refactor i.MX6UL processor code |
52 | hw/digic: Add trailing '\n' to qemu_log() calls | 36 | Add i.MX6UL missing devices. |
53 | xilinx-dp: Add trailing '\n' to qemu_log() call | 37 | Refactor i.MX7 processor code |
54 | ppc/pnv: Add trailing '\n' to qemu_log() calls | 38 | Add i.MX7 missing TZ devices and memory regions |
55 | hw/core/register: Add trailing '\n' to qemu_log() call | 39 | Add i.MX7 SRC device implementation |
56 | hw/mips/boston: Add trailing '\n' to qemu_log() calls | ||
57 | stellaris: Add trailing '\n' to qemu_log() calls | ||
58 | target/arm: Add trailing '\n' to qemu_log() calls | ||
59 | target/m68k: Add trailing '\n' to qemu_log() call | ||
60 | RISC-V: Add trailing '\n' to qemu_log() calls | ||
61 | target/xtensa: Add trailing '\n' to qemu_log() calls | ||
62 | sdcard: Update the Configuration Register (SCR) to Spec Version 1.10 | ||
63 | sdcard: Allow commands valid in SPI mode | ||
64 | sdcard: Add a 'spec_version' property, default to Spec v2.00 | ||
65 | sdcard: Disable SEND_IF_COND (CMD8) for Spec v1 | ||
66 | sdcard: Reflect when the Spec v3 is supported in the Config Register (SCR) | ||
67 | sdcard: Disable CMD19/CMD23 for Spec v2 | ||
68 | 40 | ||
69 | Shannon Zhao (1): | 41 | Peter Maydell (8): |
70 | arm_gicv3_kvm: kvm_dist_get/put: skip the registers banked by GICR | 42 | target/arm: Catch illegal-exception-return from EL3 with bad NSE/NS |
43 | hw/rtc/m48t59: Use 64-bit arithmetic in set_alarm() | ||
44 | hw/rtc/twl92230: Use int64_t for sec_offset and alm_sec | ||
45 | hw/rtc/aspeed_rtc: Use 64-bit offset for holding time_t difference | ||
46 | rtc: Use time_t for passing and returning time offsets | ||
47 | target/arm: Do all "ARM_FEATURE_X implies Y" checks in post_init | ||
48 | hw/arm/armv7m: Add mpu-ns-regions and mpu-s-regions properties | ||
49 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 | ||
71 | 50 | ||
72 | Thomas Huth (1): | 51 | Richard Henderson (9): |
73 | hw/arm: Remove the deprecated xlnx-ep108 machine | 52 | target/arm: Reduce dcz_blocksize to uint8_t |
53 | target/arm: Allow cpu to configure GM blocksize | ||
54 | target/arm: Support more GM blocksizes | ||
55 | target/arm: When tag memory is not present, set MTE=1 | ||
56 | target/arm: Introduce make_ccsidr64 | ||
57 | target/arm: Apply access checks to neoverse-n1 special registers | ||
58 | target/arm: Apply access checks to neoverse-v1 special registers | ||
59 | target/arm: Suppress FEAT_TRBE (Trace Buffer Extension) | ||
60 | target/arm: Implement FEAT_HPDS2 as a no-op | ||
74 | 61 | ||
75 | Makefile.objs | 1 + | 62 | docs/system/arm/emulation.rst | 2 + |
76 | hw/misc/Makefile.objs | 1 + | 63 | include/hw/arm/armsse.h | 5 + |
77 | tests/Makefile.include | 2 + | 64 | include/hw/arm/armv7m.h | 8 + |
78 | include/hw/i2c/smbus.h | 1 + | 65 | include/hw/arm/fsl-imx6ul.h | 158 ++++++++++++++++--- |
79 | include/hw/intc/arm_gicv3_common.h | 1 + | 66 | include/hw/arm/fsl-imx7.h | 338 ++++++++++++++++++++++++++++++----------- |
80 | include/hw/misc/pca9552.h | 32 +++++ | 67 | include/hw/misc/imx7_src.h | 66 ++++++++ |
81 | include/hw/misc/pca9552_regs.h | 32 +++++ | 68 | include/hw/rtc/aspeed_rtc.h | 2 +- |
82 | include/hw/net/ftgmac100.h | 7 +- | 69 | include/sysemu/rtc.h | 4 +- |
83 | include/hw/sd/sd.h | 6 + | 70 | target/arm/cpregs.h | 2 + |
84 | tests/libqos/i2c.h | 2 + | 71 | target/arm/cpu.h | 5 +- |
85 | hw/arm/aspeed.c | 88 +++++++++++++- | 72 | target/arm/internals.h | 6 - |
86 | hw/arm/stellaris.c | 11 +- | 73 | target/arm/tcg/translate.h | 2 + |
87 | hw/arm/xlnx-zcu102.c | 62 +--------- | 74 | hw/arm/armsse.c | 16 ++ |
88 | hw/char/digic-uart.c | 4 +- | 75 | hw/arm/armv7m.c | 21 +++ |
89 | hw/core/register.c | 2 +- | 76 | hw/arm/fsl-imx6ul.c | 174 +++++++++++++-------- |
90 | hw/display/xlnx_dp.c | 4 +- | 77 | hw/arm/fsl-imx7.c | 201 +++++++++++++++++++----- |
91 | hw/i2c/core.c | 25 ++-- | 78 | hw/arm/mps2-tz.c | 29 ++++ |
92 | hw/i2c/smbus_eeprom.c | 16 ++- | 79 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++ |
93 | hw/intc/arm_gicv3_common.c | 79 ++++++++++++ | 80 | hw/rtc/aspeed_rtc.c | 5 +- |
94 | hw/intc/arm_gicv3_kvm.c | 38 ++++++ | 81 | hw/rtc/m48t59.c | 2 +- |
95 | hw/mips/boston.c | 8 +- | 82 | hw/rtc/twl92230.c | 4 +- |
96 | hw/misc/pca9552.c | 240 +++++++++++++++++++++++++++++++++++++ | 83 | softmmu/rtc.c | 4 +- |
97 | hw/net/ftgmac100.c | 64 ++++++---- | 84 | target/arm/cpu.c | 207 ++++++++++++++----------- |
98 | hw/ppc/pnv_core.c | 4 +- | 85 | target/arm/helper.c | 15 +- |
99 | hw/sd/milkymist-memcard.c | 2 +- | 86 | target/arm/tcg/cpu32.c | 2 +- |
100 | hw/sd/sd.c | 50 +++++--- | 87 | target/arm/tcg/cpu64.c | 102 +++++++++---- |
101 | hw/timer/digic-timer.c | 4 +- | 88 | target/arm/tcg/helper-a64.c | 9 ++ |
102 | target/arm/helper.c | 4 +- | 89 | target/arm/tcg/mte_helper.c | 90 ++++++++--- |
103 | target/m68k/translate.c | 2 +- | 90 | target/arm/tcg/translate-a64.c | 5 +- |
104 | target/riscv/op_helper.c | 6 +- | 91 | hw/misc/meson.build | 1 + |
105 | target/xtensa/translate.c | 6 +- | 92 | hw/misc/trace-events | 4 + |
106 | tests/pca9552-test.c | 116 ++++++++++++++++++ | 93 | 31 files changed, 1393 insertions(+), 372 deletions(-) |
107 | tests/tmp105-test.c | 2 - | 94 | create mode 100644 include/hw/misc/imx7_src.h |
108 | default-configs/arm-softmmu.mak | 1 + | 95 | create mode 100644 hw/misc/imx7_src.c |
109 | hw/i2c/trace-events | 7 ++ | ||
110 | qemu-doc.texi | 5 - | ||
111 | 36 files changed, 788 insertions(+), 147 deletions(-) | ||
112 | create mode 100644 include/hw/misc/pca9552.h | ||
113 | create mode 100644 include/hw/misc/pca9552_regs.h | ||
114 | create mode 100644 hw/misc/pca9552.c | ||
115 | create mode 100644 tests/pca9552-test.c | ||
116 | create mode 100644 hw/i2c/trace-events | ||
117 | 96 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These commands got introduced by Spec v3 | 3 | This value is only 4 bits wide. |
4 | (see 0c3fb03f7ec and 4481bbc79d2). | ||
5 | 4 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20180607180641.874-7-f4bug@amsat.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20230811214031.171020-2-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/sd/sd.c | 6 ++++++ | 11 | target/arm/cpu.h | 3 ++- |
12 | 1 file changed, 6 insertions(+) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 13 | ||
14 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/sd/sd.c | 16 | --- a/target/arm/cpu.h |
17 | +++ b/hw/sd/sd.c | 17 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 18 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
19 | break; | 19 | bool prop_lpa2; |
20 | 20 | ||
21 | case 19: /* CMD19: SEND_TUNING_BLOCK (SD) */ | 21 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ |
22 | + if (sd->spec_version < SD_PHY_SPECv3_01_VERS) { | 22 | - uint32_t dcz_blocksize; |
23 | + break; | 23 | + uint8_t dcz_blocksize; |
24 | + } | 24 | + |
25 | if (sd->state == sd_transfer_state) { | 25 | uint64_t rvbar_prop; /* Property/input signals. */ |
26 | sd->state = sd_sendingdata_state; | 26 | |
27 | sd->data_offset = 0; | 27 | /* Configurable aspects of GIC cpu interface (which is part of the CPU) */ |
28 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | ||
29 | break; | ||
30 | |||
31 | case 23: /* CMD23: SET_BLOCK_COUNT */ | ||
32 | + if (sd->spec_version < SD_PHY_SPECv3_01_VERS) { | ||
33 | + break; | ||
34 | + } | ||
35 | switch (sd->state) { | ||
36 | case sd_transfer_state: | ||
37 | sd->multi_blk_cnt = req.arg; | ||
38 | -- | 28 | -- |
39 | 2.17.1 | 29 | 2.34.1 |
40 | 30 | ||
41 | 31 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | It has been marked as deprecated since QEMU v2.11, so it is time to | 3 | Previously we hard-coded the blocksize with GMID_EL1_BS. |
4 | remove this now. The xlnx-zcu102 machine is very much the same and | 4 | But the value we choose for -cpu max does not match the |
5 | can be used as a replacement instead. | 5 | value that cortex-a710 uses. |
6 | 6 | ||
7 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 7 | Mirror the way we handle dcz_blocksize. |
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230811214031.171020-3-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | hw/arm/xlnx-zcu102.c | 62 ++------------------------------------------ | 14 | target/arm/cpu.h | 2 ++ |
12 | qemu-doc.texi | 5 ---- | 15 | target/arm/internals.h | 6 ----- |
13 | 2 files changed, 2 insertions(+), 65 deletions(-) | 16 | target/arm/tcg/translate.h | 2 ++ |
14 | 17 | target/arm/helper.c | 11 +++++--- | |
15 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 18 | target/arm/tcg/cpu64.c | 1 + |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | target/arm/tcg/mte_helper.c | 46 ++++++++++++++++++++++------------ |
17 | --- a/hw/arm/xlnx-zcu102.c | 20 | target/arm/tcg/translate-a64.c | 5 ++-- |
18 | +++ b/hw/arm/xlnx-zcu102.c | 21 | 7 files changed, 45 insertions(+), 28 deletions(-) |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZCU102 { | 22 | |
20 | #define ZCU102_MACHINE(obj) \ | 23 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | OBJECT_CHECK(XlnxZCU102, (obj), TYPE_ZCU102_MACHINE) | 24 | index XXXXXXX..XXXXXXX 100644 |
22 | 25 | --- a/target/arm/cpu.h | |
23 | -#define TYPE_EP108_MACHINE MACHINE_TYPE_NAME("xlnx-ep108") | 26 | +++ b/target/arm/cpu.h |
24 | -#define EP108_MACHINE(obj) \ | 27 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
25 | - OBJECT_CHECK(XlnxZCU102, (obj), TYPE_EP108_MACHINE) | 28 | |
29 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ | ||
30 | uint8_t dcz_blocksize; | ||
31 | + /* GM blocksize, in log_2(words), ie low 4 bits of GMID_EL0 */ | ||
32 | + uint8_t gm_blocksize; | ||
33 | |||
34 | uint64_t rvbar_prop; /* Property/input signals. */ | ||
35 | |||
36 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/internals.h | ||
39 | +++ b/target/arm/internals.h | ||
40 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs); | ||
41 | |||
42 | #endif /* !CONFIG_USER_ONLY */ | ||
43 | |||
44 | -/* | ||
45 | - * The log2 of the words in the tag block, for GMID_EL1.BS. | ||
46 | - * The is the maximum, 256 bytes, which manipulates 64-bits of tags. | ||
47 | - */ | ||
48 | -#define GMID_EL1_BS 6 | ||
26 | - | 49 | - |
27 | static struct arm_boot_info xlnx_zcu102_binfo; | 50 | /* |
28 | 51 | * SVE predicates are 1/8 the size of SVE vectors, and cannot use | |
29 | static bool zcu102_get_secure(Object *obj, Error **errp) | 52 | * the same simd_desc() encoding due to restrictions on size. |
30 | @@ -XXX,XX +XXX,XX @@ static void zcu102_set_virt(Object *obj, bool value, Error **errp) | 53 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
31 | s->virt = value; | 54 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/target/arm/tcg/translate.h | ||
56 | +++ b/target/arm/tcg/translate.h | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
58 | int8_t btype; | ||
59 | /* A copy of cpu->dcz_blocksize. */ | ||
60 | uint8_t dcz_blocksize; | ||
61 | + /* A copy of cpu->gm_blocksize. */ | ||
62 | + uint8_t gm_blocksize; | ||
63 | /* True if this page is guarded. */ | ||
64 | bool guarded_page; | ||
65 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ | ||
66 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/helper.c | ||
69 | +++ b/target/arm/helper.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { | ||
71 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6, | ||
72 | .access = PL1_RW, .accessfn = access_mte, | ||
73 | .fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) }, | ||
74 | - { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
75 | - .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
76 | - .access = PL1_R, .accessfn = access_aa64_tid5, | ||
77 | - .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS }, | ||
78 | { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
80 | .type = ARM_CP_NO_RAW, | ||
81 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
82 | * then define only a RAZ/WI version of PSTATE.TCO. | ||
83 | */ | ||
84 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
85 | + ARMCPRegInfo gmid_reginfo = { | ||
86 | + .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
87 | + .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
88 | + .access = PL1_R, .accessfn = access_aa64_tid5, | ||
89 | + .type = ARM_CP_CONST, .resetvalue = cpu->gm_blocksize, | ||
90 | + }; | ||
91 | + define_one_arm_cp_reg(cpu, &gmid_reginfo); | ||
92 | define_arm_cp_regs(cpu, mte_reginfo); | ||
93 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
94 | } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { | ||
95 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/target/arm/tcg/cpu64.c | ||
98 | +++ b/target/arm/tcg/cpu64.c | ||
99 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
100 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
101 | cpu->dcz_blocksize = 7; /* 512 bytes */ | ||
102 | #endif | ||
103 | + cpu->gm_blocksize = 6; /* 256 bytes */ | ||
104 | |||
105 | cpu->sve_vq.supported = MAKE_64BIT_MASK(0, ARM_MAX_VQ); | ||
106 | cpu->sme_vq.supported = SVE_VQ_POW2_MAP; | ||
107 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/tcg/mte_helper.c | ||
110 | +++ b/target/arm/tcg/mte_helper.c | ||
111 | @@ -XXX,XX +XXX,XX @@ void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) | ||
112 | } | ||
32 | } | 113 | } |
33 | 114 | ||
34 | -static void xlnx_zynqmp_init(XlnxZCU102 *s, MachineState *machine) | 115 | -#define LDGM_STGM_SIZE (4 << GMID_EL1_BS) |
35 | +static void xlnx_zcu102_init(MachineState *machine) | 116 | - |
117 | uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
36 | { | 118 | { |
37 | + XlnxZCU102 *s = ZCU102_MACHINE(machine); | 119 | int mmu_idx = cpu_mmu_index(env, false); |
38 | int i; | 120 | uintptr_t ra = GETPC(); |
39 | uint64_t ram_size = machine->ram_size; | 121 | + int gm_bs = env_archcpu(env)->gm_blocksize; |
40 | 122 | + int gm_bs_bytes = 4 << gm_bs; | |
41 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(XlnxZCU102 *s, MachineState *machine) | 123 | void *tag_mem; |
42 | arm_load_kernel(s->soc.boot_cpu_ptr, &xlnx_zcu102_binfo); | 124 | |
125 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
126 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
127 | |||
128 | /* Trap if accessing an invalid page. */ | ||
129 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, | ||
130 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
131 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
132 | + gm_bs_bytes, MMU_DATA_LOAD, | ||
133 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); | ||
134 | |||
135 | /* The tag is squashed to zero if the page does not support tags. */ | ||
136 | if (!tag_mem) { | ||
137 | return 0; | ||
138 | } | ||
139 | |||
140 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
141 | /* | ||
142 | - * We are loading 64-bits worth of tags. The ordering of elements | ||
143 | - * within the word corresponds to a 64-bit little-endian operation. | ||
144 | + * The ordering of elements within the word corresponds to | ||
145 | + * a little-endian operation. | ||
146 | */ | ||
147 | - return ldq_le_p(tag_mem); | ||
148 | + switch (gm_bs) { | ||
149 | + case 6: | ||
150 | + /* 256 bytes -> 16 tags -> 64 result bits */ | ||
151 | + return ldq_le_p(tag_mem); | ||
152 | + default: | ||
153 | + /* cpu configured with unsupported gm blocksize. */ | ||
154 | + g_assert_not_reached(); | ||
155 | + } | ||
43 | } | 156 | } |
44 | 157 | ||
45 | -static void xlnx_ep108_init(MachineState *machine) | 158 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
46 | -{ | ||
47 | - XlnxZCU102 *s = EP108_MACHINE(machine); | ||
48 | - | ||
49 | - if (!qtest_enabled()) { | ||
50 | - info_report("The Xilinx EP108 machine is deprecated, please use the " | ||
51 | - "ZCU102 machine (which has the same features) instead."); | ||
52 | - } | ||
53 | - | ||
54 | - xlnx_zynqmp_init(s, machine); | ||
55 | -} | ||
56 | - | ||
57 | -static void xlnx_ep108_machine_instance_init(Object *obj) | ||
58 | -{ | ||
59 | - XlnxZCU102 *s = EP108_MACHINE(obj); | ||
60 | - | ||
61 | - /* EP108, we don't support setting secure or virt */ | ||
62 | - s->secure = false; | ||
63 | - s->virt = false; | ||
64 | -} | ||
65 | - | ||
66 | -static void xlnx_ep108_machine_class_init(ObjectClass *oc, void *data) | ||
67 | -{ | ||
68 | - MachineClass *mc = MACHINE_CLASS(oc); | ||
69 | - | ||
70 | - mc->desc = "Xilinx ZynqMP EP108 board (Deprecated, please use xlnx-zcu102)"; | ||
71 | - mc->init = xlnx_ep108_init; | ||
72 | - mc->block_default_type = IF_IDE; | ||
73 | - mc->units_per_default_bus = 1; | ||
74 | - mc->ignore_memory_transaction_failures = true; | ||
75 | - mc->max_cpus = XLNX_ZYNQMP_NUM_APU_CPUS + XLNX_ZYNQMP_NUM_RPU_CPUS; | ||
76 | - mc->default_cpus = XLNX_ZYNQMP_NUM_APU_CPUS; | ||
77 | -} | ||
78 | - | ||
79 | -static const TypeInfo xlnx_ep108_machine_init_typeinfo = { | ||
80 | - .name = MACHINE_TYPE_NAME("xlnx-ep108"), | ||
81 | - .parent = TYPE_MACHINE, | ||
82 | - .class_init = xlnx_ep108_machine_class_init, | ||
83 | - .instance_init = xlnx_ep108_machine_instance_init, | ||
84 | - .instance_size = sizeof(XlnxZCU102), | ||
85 | -}; | ||
86 | - | ||
87 | -static void xlnx_ep108_machine_init_register_types(void) | ||
88 | -{ | ||
89 | - type_register_static(&xlnx_ep108_machine_init_typeinfo); | ||
90 | -} | ||
91 | - | ||
92 | -static void xlnx_zcu102_init(MachineState *machine) | ||
93 | -{ | ||
94 | - XlnxZCU102 *s = ZCU102_MACHINE(machine); | ||
95 | - | ||
96 | - xlnx_zynqmp_init(s, machine); | ||
97 | -} | ||
98 | - | ||
99 | static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
100 | { | 159 | { |
101 | XlnxZCU102 *s = ZCU102_MACHINE(obj); | 160 | int mmu_idx = cpu_mmu_index(env, false); |
102 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_init_register_types(void) | 161 | uintptr_t ra = GETPC(); |
162 | + int gm_bs = env_archcpu(env)->gm_blocksize; | ||
163 | + int gm_bs_bytes = 4 << gm_bs; | ||
164 | void *tag_mem; | ||
165 | |||
166 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
167 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
168 | |||
169 | /* Trap if accessing an invalid page. */ | ||
170 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
171 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
172 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
173 | + gm_bs_bytes, MMU_DATA_LOAD, | ||
174 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); | ||
175 | |||
176 | /* | ||
177 | * Tag store only happens if the page support tags, | ||
178 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
179 | return; | ||
180 | } | ||
181 | |||
182 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
183 | /* | ||
184 | - * We are storing 64-bits worth of tags. The ordering of elements | ||
185 | - * within the word corresponds to a 64-bit little-endian operation. | ||
186 | + * The ordering of elements within the word corresponds to | ||
187 | + * a little-endian operation. | ||
188 | */ | ||
189 | - stq_le_p(tag_mem, val); | ||
190 | + switch (gm_bs) { | ||
191 | + case 6: | ||
192 | + stq_le_p(tag_mem, val); | ||
193 | + break; | ||
194 | + default: | ||
195 | + /* cpu configured with unsupported gm blocksize. */ | ||
196 | + g_assert_not_reached(); | ||
197 | + } | ||
103 | } | 198 | } |
104 | 199 | ||
105 | type_init(xlnx_zcu102_machine_init_register_types) | 200 | void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) |
106 | -type_init(xlnx_ep108_machine_init_register_types) | 201 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
107 | diff --git a/qemu-doc.texi b/qemu-doc.texi | 202 | index XXXXXXX..XXXXXXX 100644 |
108 | index XXXXXXX..XXXXXXX 100644 | 203 | --- a/target/arm/tcg/translate-a64.c |
109 | --- a/qemu-doc.texi | 204 | +++ b/target/arm/tcg/translate-a64.c |
110 | +++ b/qemu-doc.texi | 205 | @@ -XXX,XX +XXX,XX @@ static bool trans_STGM(DisasContext *s, arg_ldst_tag *a) |
111 | @@ -XXX,XX +XXX,XX @@ support page sizes < 4096 any longer. | 206 | gen_helper_stgm(cpu_env, addr, tcg_rt); |
112 | 207 | } else { | |
113 | @section System emulator machines | 208 | MMUAccessType acc = MMU_DATA_STORE; |
114 | 209 | - int size = 4 << GMID_EL1_BS; | |
115 | -@subsection Xilinx EP108 (since 2.11.0) | 210 | + int size = 4 << s->gm_blocksize; |
116 | - | 211 | |
117 | -The ``xlnx-ep108'' machine has been replaced by the ``xlnx-zcu102'' machine. | 212 | clean_addr = clean_data_tbi(s, addr); |
118 | -The ``xlnx-zcu102'' machine has the same features and capabilites in QEMU. | 213 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); |
119 | - | 214 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDGM(DisasContext *s, arg_ldst_tag *a) |
120 | @section Block device options | 215 | gen_helper_ldgm(tcg_rt, cpu_env, addr); |
121 | 216 | } else { | |
122 | @subsection "backing": "" (since 2.12.0) | 217 | MMUAccessType acc = MMU_DATA_LOAD; |
218 | - int size = 4 << GMID_EL1_BS; | ||
219 | + int size = 4 << s->gm_blocksize; | ||
220 | |||
221 | clean_addr = clean_data_tbi(s, addr); | ||
222 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); | ||
223 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
224 | dc->cp_regs = arm_cpu->cp_regs; | ||
225 | dc->features = env->features; | ||
226 | dc->dcz_blocksize = arm_cpu->dcz_blocksize; | ||
227 | + dc->gm_blocksize = arm_cpu->gm_blocksize; | ||
228 | |||
229 | #ifdef CONFIG_USER_ONLY | ||
230 | /* In sve_probe_page, we assume TBI is enabled. */ | ||
123 | -- | 231 | -- |
124 | 2.17.1 | 232 | 2.34.1 |
125 | |||
126 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Support all of the easy GM block sizes. |
4 | Message-id: 20180606152128.449-7-f4bug@amsat.org | 4 | Use direct memory operations, since the pointers are aligned. |
5 | |||
6 | While BS=2 (16 bytes, 1 tag) is a legal setting, that requires | ||
7 | an atomic store of one nibble. This is not difficult, but there | ||
8 | is also no point in supporting it until required. | ||
9 | |||
10 | Note that cortex-a710 sets GM blocksize to match its cacheline | ||
11 | size of 64 bytes. I expect many implementations will also | ||
12 | match the cacheline, which makes 16 bytes very unlikely. | ||
13 | |||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Message-id: 20230811214031.171020-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 18 | --- |
8 | hw/mips/boston.c | 8 ++++---- | 19 | target/arm/cpu.c | 18 +++++++++--- |
9 | 1 file changed, 4 insertions(+), 4 deletions(-) | 20 | target/arm/tcg/mte_helper.c | 56 +++++++++++++++++++++++++++++++------ |
21 | 2 files changed, 62 insertions(+), 12 deletions(-) | ||
10 | 22 | ||
11 | diff --git a/hw/mips/boston.c b/hw/mips/boston.c | 23 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
12 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/mips/boston.c | 25 | --- a/target/arm/cpu.c |
14 | +++ b/hw/mips/boston.c | 26 | +++ b/target/arm/cpu.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t boston_platreg_read(void *opaque, hwaddr addr, | 27 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
16 | uint32_t gic_freq, val; | 28 | ID_PFR1, VIRTUALIZATION, 0); |
17 | |||
18 | if (size != 4) { | ||
19 | - qemu_log_mask(LOG_UNIMP, "%uB platform register read", size); | ||
20 | + qemu_log_mask(LOG_UNIMP, "%uB platform register read\n", size); | ||
21 | return 0; | ||
22 | } | 29 | } |
23 | 30 | ||
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t boston_platreg_read(void *opaque, hwaddr addr, | 31 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
25 | val |= PLAT_DDR_CFG_MHZ; | 32 | + /* |
26 | return val; | 33 | + * The architectural range of GM blocksize is 2-6, however qemu |
34 | + * doesn't support blocksize of 2 (see HELPER(ldgm)). | ||
35 | + */ | ||
36 | + if (tcg_enabled()) { | ||
37 | + assert(cpu->gm_blocksize >= 3 && cpu->gm_blocksize <= 6); | ||
38 | + } | ||
39 | + | ||
40 | #ifndef CONFIG_USER_ONLY | ||
41 | - if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { | ||
42 | /* | ||
43 | * Disable the MTE feature bits if we do not have tag-memory | ||
44 | * provided by the machine. | ||
45 | */ | ||
46 | - cpu->isar.id_aa64pfr1 = | ||
47 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
48 | - } | ||
49 | + if (cpu->tag_memory == NULL) { | ||
50 | + cpu->isar.id_aa64pfr1 = | ||
51 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
52 | + } | ||
53 | #endif | ||
54 | + } | ||
55 | |||
56 | if (tcg_enabled()) { | ||
57 | /* | ||
58 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/tcg/mte_helper.c | ||
61 | +++ b/target/arm/tcg/mte_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
63 | int gm_bs = env_archcpu(env)->gm_blocksize; | ||
64 | int gm_bs_bytes = 4 << gm_bs; | ||
65 | void *tag_mem; | ||
66 | + uint64_t ret; | ||
67 | + int shift; | ||
68 | |||
69 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
72 | |||
73 | /* | ||
74 | * The ordering of elements within the word corresponds to | ||
75 | - * a little-endian operation. | ||
76 | + * a little-endian operation. Computation of shift comes from | ||
77 | + * | ||
78 | + * index = address<LOG2_TAG_GRANULE+3:LOG2_TAG_GRANULE> | ||
79 | + * data<index*4+3:index*4> = tag | ||
80 | + * | ||
81 | + * Because of the alignment of ptr above, BS=6 has shift=0. | ||
82 | + * All memory operations are aligned. Defer support for BS=2, | ||
83 | + * requiring insertion or extraction of a nibble, until we | ||
84 | + * support a cpu that requires it. | ||
85 | */ | ||
86 | switch (gm_bs) { | ||
87 | + case 3: | ||
88 | + /* 32 bytes -> 2 tags -> 8 result bits */ | ||
89 | + ret = *(uint8_t *)tag_mem; | ||
90 | + break; | ||
91 | + case 4: | ||
92 | + /* 64 bytes -> 4 tags -> 16 result bits */ | ||
93 | + ret = cpu_to_le16(*(uint16_t *)tag_mem); | ||
94 | + break; | ||
95 | + case 5: | ||
96 | + /* 128 bytes -> 8 tags -> 32 result bits */ | ||
97 | + ret = cpu_to_le32(*(uint32_t *)tag_mem); | ||
98 | + break; | ||
99 | case 6: | ||
100 | /* 256 bytes -> 16 tags -> 64 result bits */ | ||
101 | - return ldq_le_p(tag_mem); | ||
102 | + return cpu_to_le64(*(uint64_t *)tag_mem); | ||
27 | default: | 103 | default: |
28 | - qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx, | 104 | - /* cpu configured with unsupported gm blocksize. */ |
29 | + qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx "\n", | 105 | + /* |
30 | addr & 0xffff); | 106 | + * CPU configured with unsupported/invalid gm blocksize. |
31 | return 0; | 107 | + * This is detected early in arm_cpu_realizefn. |
108 | + */ | ||
109 | g_assert_not_reached(); | ||
32 | } | 110 | } |
33 | @@ -XXX,XX +XXX,XX @@ static void boston_platreg_write(void *opaque, hwaddr addr, | 111 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; |
34 | uint64_t val, unsigned size) | 112 | + return ret << shift; |
35 | { | 113 | } |
36 | if (size != 4) { | 114 | |
37 | - qemu_log_mask(LOG_UNIMP, "%uB platform register write", size); | 115 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
38 | + qemu_log_mask(LOG_UNIMP, "%uB platform register write\n", size); | 116 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
117 | int gm_bs = env_archcpu(env)->gm_blocksize; | ||
118 | int gm_bs_bytes = 4 << gm_bs; | ||
119 | void *tag_mem; | ||
120 | + int shift; | ||
121 | |||
122 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
123 | |||
124 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
39 | return; | 125 | return; |
40 | } | 126 | } |
41 | 127 | ||
42 | @@ -XXX,XX +XXX,XX @@ static void boston_platreg_write(void *opaque, hwaddr addr, | 128 | - /* |
129 | - * The ordering of elements within the word corresponds to | ||
130 | - * a little-endian operation. | ||
131 | - */ | ||
132 | + /* See LDGM for comments on BS and on shift. */ | ||
133 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; | ||
134 | + val >>= shift; | ||
135 | switch (gm_bs) { | ||
136 | + case 3: | ||
137 | + /* 32 bytes -> 2 tags -> 8 result bits */ | ||
138 | + *(uint8_t *)tag_mem = val; | ||
139 | + break; | ||
140 | + case 4: | ||
141 | + /* 64 bytes -> 4 tags -> 16 result bits */ | ||
142 | + *(uint16_t *)tag_mem = cpu_to_le16(val); | ||
143 | + break; | ||
144 | + case 5: | ||
145 | + /* 128 bytes -> 8 tags -> 32 result bits */ | ||
146 | + *(uint32_t *)tag_mem = cpu_to_le32(val); | ||
147 | + break; | ||
148 | case 6: | ||
149 | - stq_le_p(tag_mem, val); | ||
150 | + /* 256 bytes -> 16 tags -> 64 result bits */ | ||
151 | + *(uint64_t *)tag_mem = cpu_to_le64(val); | ||
43 | break; | 152 | break; |
44 | default: | 153 | default: |
45 | qemu_log_mask(LOG_UNIMP, "Write platform register 0x%" HWADDR_PRIx | 154 | /* cpu configured with unsupported gm blocksize. */ |
46 | - " = 0x%" PRIx64, addr & 0xffff, val); | ||
47 | + " = 0x%" PRIx64 "\n", addr & 0xffff, val); | ||
48 | break; | ||
49 | } | ||
50 | } | ||
51 | -- | 155 | -- |
52 | 2.17.1 | 156 | 2.34.1 |
53 | |||
54 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | CMD8 is "Reserved" in Spec v1.10. | 3 | When the cpu support MTE, but the system does not, reduce cpu |
4 | support to user instructions at EL0 instead of completely | ||
5 | disabling MTE. If we encounter a cpu implementation which does | ||
6 | something else, we can revisit this setting. | ||
4 | 7 | ||
5 | Spec v2.00 introduces the SEND_IF_COND command: | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | |||
7 | 6.4.1 Power Up | ||
8 | |||
9 | CMD8 is newly added in the Physical Layer Specification Version | ||
10 | 2.00 to support multiple voltage ranges and used to check whether | ||
11 | the card supports supplied voltage. The version 2.00 or later host | ||
12 | shall issue CMD8 and verify voltage before card initialization. | ||
13 | The host that does not support CMD8 shall supply high voltage range. | ||
14 | |||
15 | Message-Id: 201204252110.20873.paul@codesourcery.com | ||
16 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20180607180641.874-5-f4bug@amsat.org | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20230811214031.171020-5-richard.henderson@linaro.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 12 | --- |
21 | hw/sd/sd.c | 4 +++- | 13 | target/arm/cpu.c | 7 ++++--- |
22 | 1 file changed, 3 insertions(+), 1 deletion(-) | 14 | 1 file changed, 4 insertions(+), 3 deletions(-) |
23 | 15 | ||
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 16 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
25 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/sd/sd.c | 18 | --- a/target/arm/cpu.c |
27 | +++ b/hw/sd/sd.c | 19 | +++ b/target/arm/cpu.c |
28 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 20 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
29 | break; | 21 | |
30 | 22 | #ifndef CONFIG_USER_ONLY | |
31 | case 8: /* CMD8: SEND_IF_COND */ | 23 | /* |
32 | - /* Physical Layer Specification Version 2.00 command */ | 24 | - * Disable the MTE feature bits if we do not have tag-memory |
33 | + if (sd->spec_version < SD_PHY_SPECv2_00_VERS) { | 25 | - * provided by the machine. |
34 | + break; | 26 | + * If we do not have tag-memory provided by the machine, |
35 | + } | 27 | + * reduce MTE support to instructions enabled at EL0. |
36 | if (sd->state != sd_idle_state) { | 28 | + * This matches Cortex-A710 BROADCASTMTE input being LOW. |
37 | break; | 29 | */ |
30 | if (cpu->tag_memory == NULL) { | ||
31 | cpu->isar.id_aa64pfr1 = | ||
32 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
33 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1); | ||
38 | } | 34 | } |
35 | #endif | ||
36 | } | ||
39 | -- | 37 | -- |
40 | 2.17.1 | 38 | 2.34.1 |
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is an helper routine to add a single EEPROM on an I2C bus. It can | 3 | Do not hard-code the constants for Neoverse V1. |
4 | be directly used by smbus_eeprom_init() which adds a certain number of | ||
5 | EEPROMs on mips and x86 machines. | ||
6 | 4 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20180530064049.27976-5-clg@kaod.org | 7 | Message-id: 20230811214031.171020-6-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | include/hw/i2c/smbus.h | 1 + | 10 | target/arm/tcg/cpu64.c | 48 ++++++++++++++++++++++++++++-------------- |
13 | hw/i2c/smbus_eeprom.c | 16 +++++++++++----- | 11 | 1 file changed, 32 insertions(+), 16 deletions(-) |
14 | 2 files changed, 12 insertions(+), 5 deletions(-) | ||
15 | 12 | ||
16 | diff --git a/include/hw/i2c/smbus.h b/include/hw/i2c/smbus.h | 13 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/i2c/smbus.h | 15 | --- a/target/arm/tcg/cpu64.c |
19 | +++ b/include/hw/i2c/smbus.h | 16 | +++ b/target/arm/tcg/cpu64.c |
20 | @@ -XXX,XX +XXX,XX @@ int smbus_read_block(I2CBus *bus, uint8_t addr, uint8_t command, uint8_t *data); | 17 | @@ -XXX,XX +XXX,XX @@ |
21 | int smbus_write_block(I2CBus *bus, uint8_t addr, uint8_t command, uint8_t *data, | 18 | #include "qemu/module.h" |
22 | int len); | 19 | #include "qapi/visitor.h" |
23 | 20 | #include "hw/qdev-properties.h" | |
24 | +void smbus_eeprom_init_one(I2CBus *smbus, uint8_t address, uint8_t *eeprom_buf); | 21 | +#include "qemu/units.h" |
25 | void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 22 | #include "internals.h" |
26 | const uint8_t *eeprom_spd, int size); | 23 | #include "cpregs.h" |
27 | 24 | ||
28 | diff --git a/hw/i2c/smbus_eeprom.c b/hw/i2c/smbus_eeprom.c | 25 | +static uint64_t make_ccsidr64(unsigned assoc, unsigned linesize, |
29 | index XXXXXXX..XXXXXXX 100644 | 26 | + unsigned cachesize) |
30 | --- a/hw/i2c/smbus_eeprom.c | ||
31 | +++ b/hw/i2c/smbus_eeprom.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void smbus_eeprom_register_types(void) | ||
33 | |||
34 | type_init(smbus_eeprom_register_types) | ||
35 | |||
36 | +void smbus_eeprom_init_one(I2CBus *smbus, uint8_t address, uint8_t *eeprom_buf) | ||
37 | +{ | 27 | +{ |
38 | + DeviceState *dev; | 28 | + unsigned lg_linesize = ctz32(linesize); |
29 | + unsigned sets; | ||
39 | + | 30 | + |
40 | + dev = qdev_create((BusState *) smbus, "smbus-eeprom"); | 31 | + /* |
41 | + qdev_prop_set_uint8(dev, "address", address); | 32 | + * The 64-bit CCSIDR_EL1 format is: |
42 | + qdev_prop_set_ptr(dev, "data", eeprom_buf); | 33 | + * [55:32] number of sets - 1 |
43 | + qdev_init_nofail(dev); | 34 | + * [23:3] associativity - 1 |
35 | + * [2:0] log2(linesize) - 4 | ||
36 | + * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc | ||
37 | + */ | ||
38 | + assert(assoc != 0); | ||
39 | + assert(is_power_of_2(linesize)); | ||
40 | + assert(lg_linesize >= 4 && lg_linesize <= 7 + 4); | ||
41 | + | ||
42 | + /* sets * associativity * linesize == cachesize. */ | ||
43 | + sets = cachesize / (assoc * linesize); | ||
44 | + assert(cachesize % (assoc * linesize) == 0); | ||
45 | + | ||
46 | + return ((uint64_t)(sets - 1) << 32) | ||
47 | + | ((assoc - 1) << 3) | ||
48 | + | (lg_linesize - 4); | ||
44 | +} | 49 | +} |
45 | + | 50 | + |
46 | void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 51 | static void aarch64_a35_initfn(Object *obj) |
47 | const uint8_t *eeprom_spd, int eeprom_spd_size) | ||
48 | { | 52 | { |
49 | @@ -XXX,XX +XXX,XX @@ void smbus_eeprom_init(I2CBus *smbus, int nb_eeprom, | 53 | ARMCPU *cpu = ARM_CPU(obj); |
50 | } | 54 | @@ -XXX,XX +XXX,XX @@ static void aarch64_neoverse_v1_initfn(Object *obj) |
51 | 55 | * The Neoverse-V1 r1p2 TRM lists 32-bit format CCSIDR_EL1 values, | |
52 | for (i = 0; i < nb_eeprom; i++) { | 56 | * but also says it implements CCIDX, which means they should be |
53 | - DeviceState *eeprom; | 57 | * 64-bit format. So we here use values which are based on the textual |
54 | - eeprom = qdev_create((BusState *)smbus, "smbus-eeprom"); | 58 | - * information in chapter 2 of the TRM (and on the fact that |
55 | - qdev_prop_set_uint8(eeprom, "address", 0x50 + i); | 59 | - * sets * associativity * linesize == cachesize). |
56 | - qdev_prop_set_ptr(eeprom, "data", eeprom_buf + (i * 256)); | 60 | - * |
57 | - qdev_init_nofail(eeprom); | 61 | - * The 64-bit CCSIDR_EL1 format is: |
58 | + smbus_eeprom_init_one(smbus, 0x50 + i, eeprom_buf + (i * 256)); | 62 | - * [55:32] number of sets - 1 |
59 | } | 63 | - * [23:3] associativity - 1 |
60 | } | 64 | - * [2:0] log2(linesize) - 4 |
65 | - * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc | ||
66 | - * | ||
67 | - * L1: 4-way set associative 64-byte line size, total size 64K, | ||
68 | - * so sets is 256. | ||
69 | + * information in chapter 2 of the TRM: | ||
70 | * | ||
71 | + * L1: 4-way set associative 64-byte line size, total size 64K. | ||
72 | * L2: 8-way set associative, 64 byte line size, either 512K or 1MB. | ||
73 | - * We pick 1MB, so this has 2048 sets. | ||
74 | - * | ||
75 | * L3: No L3 (this matches the CLIDR_EL1 value). | ||
76 | */ | ||
77 | - cpu->ccsidr[0] = 0x000000ff0000001aull; /* 64KB L1 dcache */ | ||
78 | - cpu->ccsidr[1] = 0x000000ff0000001aull; /* 64KB L1 icache */ | ||
79 | - cpu->ccsidr[2] = 0x000007ff0000003aull; /* 1MB L2 cache */ | ||
80 | + cpu->ccsidr[0] = make_ccsidr64(4, 64, 64 * KiB); /* L1 dcache */ | ||
81 | + cpu->ccsidr[1] = cpu->ccsidr[0]; /* L1 icache */ | ||
82 | + cpu->ccsidr[2] = make_ccsidr64(8, 64, 1 * MiB); /* L2 cache */ | ||
83 | |||
84 | /* From 3.2.115 SCTLR_EL3 */ | ||
85 | cpu->reset_sctlr = 0x30c50838; | ||
61 | -- | 86 | -- |
62 | 2.17.1 | 87 | 2.34.1 |
63 | |||
64 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Access to many of the special registers is enabled or disabled |
4 | Message-id: 20180606152128.449-9-f4bug@amsat.org | 4 | by ACTLR_EL[23], which we implement as constant 0, which means |
5 | that all writes outside EL3 should trap. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20230811214031.171020-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/helper.c | 4 ++-- | 12 | target/arm/cpregs.h | 2 ++ |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 13 | target/arm/helper.c | 4 ++-- |
14 | target/arm/tcg/cpu64.c | 46 +++++++++++++++++++++++++++++++++--------- | ||
15 | 3 files changed, 41 insertions(+), 11 deletions(-) | ||
10 | 16 | ||
17 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpregs.h | ||
20 | +++ b/target/arm/cpregs.h | ||
21 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | ||
22 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
23 | #endif | ||
24 | |||
25 | +CPAccessResult access_tvm_trvm(CPUARMState *, const ARMCPRegInfo *, bool); | ||
26 | + | ||
27 | #endif /* TARGET_ARM_CPREGS_H */ | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 28 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 30 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/helper.c | 31 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | 32 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, |
16 | case 4: /* unlinked address mismatch (reserved if AArch64) */ | 33 | } |
17 | case 5: /* linked address mismatch (reserved if AArch64) */ | 34 | |
18 | qemu_log_mask(LOG_UNIMP, | 35 | /* Check for traps from EL1 due to HCR_EL2.TVM and HCR_EL2.TRVM. */ |
19 | - "arm: address mismatch breakpoint types not implemented"); | 36 | -static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, |
20 | + "arm: address mismatch breakpoint types not implemented\n"); | 37 | - bool isread) |
21 | return; | 38 | +CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, |
22 | case 0: /* unlinked address match */ | 39 | + bool isread) |
23 | case 1: /* linked address match */ | 40 | { |
24 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | 41 | if (arm_current_el(env) == 1) { |
25 | case 8: /* unlinked VMID match (reserved if no EL2) */ | 42 | uint64_t trap = isread ? HCR_TRVM : HCR_TVM; |
26 | case 10: /* unlinked context ID and VMID match (reserved if no EL2) */ | 43 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
27 | qemu_log_mask(LOG_UNIMP, | 44 | index XXXXXXX..XXXXXXX 100644 |
28 | - "arm: unlinked context breakpoint types not implemented"); | 45 | --- a/target/arm/tcg/cpu64.c |
29 | + "arm: unlinked context breakpoint types not implemented\n"); | 46 | +++ b/target/arm/tcg/cpu64.c |
30 | return; | 47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a64fx_initfn(Object *obj) |
31 | case 9: /* linked VMID match (reserved if no EL2) */ | 48 | /* TODO: Add A64FX specific HPC extension registers */ |
32 | case 11: /* linked context ID and VMID match (reserved if no EL2) */ | 49 | } |
50 | |||
51 | +static CPAccessResult access_actlr_w(CPUARMState *env, const ARMCPRegInfo *r, | ||
52 | + bool read) | ||
53 | +{ | ||
54 | + if (!read) { | ||
55 | + int el = arm_current_el(env); | ||
56 | + | ||
57 | + /* Because ACTLR_EL2 is constant 0, writes below EL2 trap to EL2. */ | ||
58 | + if (el < 2 && arm_is_el2_enabled(env)) { | ||
59 | + return CP_ACCESS_TRAP_EL2; | ||
60 | + } | ||
61 | + /* Because ACTLR_EL3 is constant 0, writes below EL3 trap to EL3. */ | ||
62 | + if (el < 3 && arm_feature(env, ARM_FEATURE_EL3)) { | ||
63 | + return CP_ACCESS_TRAP_EL3; | ||
64 | + } | ||
65 | + } | ||
66 | + return CP_ACCESS_OK; | ||
67 | +} | ||
68 | + | ||
69 | static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { | ||
70 | { .name = "ATCR_EL1", .state = ARM_CP_STATE_AA64, | ||
71 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 7, .opc2 = 0, | ||
72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
73 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
74 | + /* Traps and enables are the same as for TCR_EL1. */ | ||
75 | + .accessfn = access_tvm_trvm, .fgt = FGT_TCR_EL1, }, | ||
76 | { .name = "ATCR_EL2", .state = ARM_CP_STATE_AA64, | ||
77 | .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 0, | ||
78 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { | ||
80 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
81 | { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
82 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 0, | ||
83 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
84 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
85 | + .accessfn = access_actlr_w }, | ||
86 | { .name = "CPUACTLR2_EL1", .state = ARM_CP_STATE_AA64, | ||
87 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 1, | ||
88 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
89 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
90 | + .accessfn = access_actlr_w }, | ||
91 | { .name = "CPUACTLR3_EL1", .state = ARM_CP_STATE_AA64, | ||
92 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 2, | ||
93 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
94 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
95 | + .accessfn = access_actlr_w }, | ||
96 | /* | ||
97 | * Report CPUCFR_EL1.SCU as 1, as we do not implement the DSU | ||
98 | * (and in particular its system registers). | ||
99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { | ||
100 | .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 4 }, | ||
101 | { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
102 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 4, | ||
103 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010 }, | ||
104 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010, | ||
105 | + .accessfn = access_actlr_w }, | ||
106 | { .name = "CPUPCR_EL3", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 1, | ||
108 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
109 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { | ||
110 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
111 | { .name = "CPUPWRCTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
112 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, | ||
113 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
114 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
115 | + .accessfn = access_actlr_w }, | ||
116 | { .name = "ERXPFGCDN_EL1", .state = ARM_CP_STATE_AA64, | ||
117 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 2, | ||
118 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
119 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
120 | + .accessfn = access_actlr_w }, | ||
121 | { .name = "ERXPFGCTL_EL1", .state = ARM_CP_STATE_AA64, | ||
122 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 1, | ||
123 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
124 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
125 | + .accessfn = access_actlr_w }, | ||
126 | { .name = "ERXPFGF_EL1", .state = ARM_CP_STATE_AA64, | ||
127 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, | ||
128 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
129 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
130 | + .accessfn = access_actlr_w }, | ||
131 | }; | ||
132 | |||
133 | static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) | ||
33 | -- | 134 | -- |
34 | 2.17.1 | 135 | 2.34.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | As of this commit, the Spec v1 is not working, and all controllers | 3 | There is only one additional EL1 register modeled, which |
4 | expect the cards to be conformant to Spec v2. | 4 | also needs to use access_actlr_w. |
5 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20180607180641.874-4-f4bug@amsat.org | 8 | Message-id: 20230811214031.171020-8-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | include/hw/sd/sd.h | 5 +++++ | 11 | target/arm/tcg/cpu64.c | 3 ++- |
12 | hw/sd/sd.c | 23 ++++++++++++++++++++--- | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 2 files changed, 25 insertions(+), 3 deletions(-) | ||
14 | 13 | ||
15 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 14 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/sd/sd.h | 16 | --- a/target/arm/tcg/cpu64.c |
18 | +++ b/include/hw/sd/sd.h | 17 | +++ b/target/arm/tcg/cpu64.c |
19 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) |
20 | #define APP_CMD (1 << 5) | 19 | static const ARMCPRegInfo neoverse_v1_cp_reginfo[] = { |
21 | #define AKE_SEQ_ERROR (1 << 3) | 20 | { .name = "CPUECTLR2_EL1", .state = ARM_CP_STATE_AA64, |
22 | 21 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 5, | |
23 | +enum SDPhySpecificationVersion { | 22 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
24 | + SD_PHY_SPECv1_10_VERS = 1, | 23 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
25 | + SD_PHY_SPECv2_00_VERS = 2, | 24 | + .accessfn = access_actlr_w }, |
26 | +}; | 25 | { .name = "CPUPPMCR_EL3", .state = ARM_CP_STATE_AA64, |
27 | + | 26 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 0, |
28 | typedef enum { | 27 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
29 | SD_VOLTAGE_0_4V = 400, /* currently not supported */ | ||
30 | SD_VOLTAGE_1_8V = 1800, | ||
31 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/sd/sd.c | ||
34 | +++ b/hw/sd/sd.c | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | /* | ||
37 | * SD Memory Card emulation as defined in the "SD Memory Card Physical | ||
38 | - * layer specification, Version 1.10." | ||
39 | + * layer specification, Version 2.00." | ||
40 | * | ||
41 | * Copyright (c) 2006 Andrzej Zaborowski <balrog@zabor.org> | ||
42 | * Copyright (c) 2007 CodeSourcery | ||
43 | + * Copyright (c) 2018 Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
44 | * | ||
45 | * Redistribution and use in source and binary forms, with or without | ||
46 | * modification, are permitted provided that the following conditions | ||
47 | @@ -XXX,XX +XXX,XX @@ struct SDState { | ||
48 | uint8_t sd_status[64]; | ||
49 | |||
50 | /* Configurable properties */ | ||
51 | + uint8_t spec_version; | ||
52 | BlockBackend *blk; | ||
53 | bool spi; | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | ||
56 | |||
57 | static void sd_set_scr(SDState *sd) | ||
58 | { | ||
59 | - sd->scr[0] = (0 << 4) /* SCR structure version 1.0 */ | ||
60 | - | 1; /* Spec Version 1.10 */ | ||
61 | + sd->scr[0] = 0 << 4; /* SCR structure version 1.0 */ | ||
62 | + if (sd->spec_version == SD_PHY_SPECv1_10_VERS) { | ||
63 | + sd->scr[0] |= 1; /* Spec Version 1.10 */ | ||
64 | + } else { | ||
65 | + sd->scr[0] |= 2; /* Spec Version 2.00 */ | ||
66 | + } | ||
67 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | ||
68 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | ||
69 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | ||
70 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | ||
71 | |||
72 | sd->proto_name = sd->spi ? "SPI" : "SD"; | ||
73 | |||
74 | + switch (sd->spec_version) { | ||
75 | + case SD_PHY_SPECv1_10_VERS | ||
76 | + ... SD_PHY_SPECv2_00_VERS: | ||
77 | + break; | ||
78 | + default: | ||
79 | + error_setg(errp, "Invalid SD card Spec version: %u", sd->spec_version); | ||
80 | + return; | ||
81 | + } | ||
82 | + | ||
83 | if (sd->blk && blk_is_read_only(sd->blk)) { | ||
84 | error_setg(errp, "Cannot use read-only drive as SD card"); | ||
85 | return; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | ||
87 | } | ||
88 | |||
89 | static Property sd_properties[] = { | ||
90 | + DEFINE_PROP_UINT8("spec_version", SDState, | ||
91 | + spec_version, SD_PHY_SPECv2_00_VERS), | ||
92 | DEFINE_PROP_DRIVE("drive", SDState, blk), | ||
93 | /* We do not model the chip select pin, so allow the board to select | ||
94 | * whether card should be in SSI or MMC/SD mode. It is also up to the | ||
95 | -- | 28 | -- |
96 | 2.17.1 | 29 | 2.34.1 |
97 | |||
98 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | From the "Physical Layer Simplified Specification Version 1.10" | 3 | Like FEAT_TRF (Self-hosted Trace Extension), suppress tracing |
4 | Chapter 7.3 "SPI Mode Transaction Packets" | 4 | external to the cpu, which is out of scope for QEMU. |
5 | Table 57: "Commands and arguments" | ||
6 | 5 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Acked-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Message-id: 20180607180641.874-3-f4bug@amsat.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230811214031.171020-10-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | hw/sd/sd.c | 14 -------------- | 11 | target/arm/cpu.c | 3 +++ |
14 | 1 file changed, 14 deletions(-) | 12 | 1 file changed, 3 insertions(+) |
15 | 13 | ||
16 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/sd/sd.c | 16 | --- a/target/arm/cpu.c |
19 | +++ b/hw/sd/sd.c | 17 | +++ b/target/arm/cpu.c |
20 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
21 | return sd_illegal; | 19 | /* FEAT_SPE (Statistical Profiling Extension) */ |
22 | 20 | cpu->isar.id_aa64dfr0 = | |
23 | case 6: /* CMD6: SWITCH_FUNCTION */ | 21 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0); |
24 | - if (sd->spi) | 22 | + /* FEAT_TRBE (Trace Buffer Extension) */ |
25 | - goto bad_cmd; | 23 | + cpu->isar.id_aa64dfr0 = |
26 | switch (sd->mode) { | 24 | + FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEBUFFER, 0); |
27 | case sd_data_transfer_mode: | 25 | /* FEAT_TRF (Self-hosted Trace Extension) */ |
28 | sd_function_switch(sd, req.arg); | 26 | cpu->isar.id_aa64dfr0 = |
29 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | 27 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEFILT, 0); |
30 | |||
31 | /* Block write commands (Class 4) */ | ||
32 | case 24: /* CMD24: WRITE_SINGLE_BLOCK */ | ||
33 | - if (sd->spi) { | ||
34 | - goto unimplemented_spi_cmd; | ||
35 | - } | ||
36 | switch (sd->state) { | ||
37 | case sd_transfer_state: | ||
38 | /* Writing in SPI mode not implemented. */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | ||
40 | break; | ||
41 | |||
42 | case 25: /* CMD25: WRITE_MULTIPLE_BLOCK */ | ||
43 | - if (sd->spi) { | ||
44 | - goto unimplemented_spi_cmd; | ||
45 | - } | ||
46 | switch (sd->state) { | ||
47 | case sd_transfer_state: | ||
48 | /* Writing in SPI mode not implemented. */ | ||
49 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | ||
50 | break; | ||
51 | |||
52 | case 27: /* CMD27: PROGRAM_CSD */ | ||
53 | - if (sd->spi) { | ||
54 | - goto unimplemented_spi_cmd; | ||
55 | - } | ||
56 | switch (sd->state) { | ||
57 | case sd_transfer_state: | ||
58 | sd->state = sd_receivingdata_state; | ||
59 | @@ -XXX,XX +XXX,XX @@ static sd_rsp_type_t sd_normal_command(SDState *sd, SDRequest req) | ||
60 | |||
61 | /* Lock card commands (Class 7) */ | ||
62 | case 42: /* CMD42: LOCK_UNLOCK */ | ||
63 | - if (sd->spi) { | ||
64 | - goto unimplemented_spi_cmd; | ||
65 | - } | ||
66 | switch (sd->state) { | ||
67 | case sd_transfer_state: | ||
68 | sd->state = sd_receivingdata_state; | ||
69 | -- | 28 | -- |
70 | 2.17.1 | 29 | 2.34.1 |
71 | |||
72 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The initial implementation is based on the Specs v1.10 (see a1bb27b1e98). | 3 | This feature allows the operating system to set TCR_ELx.HWU* |
4 | to allow the implementation to use the PBHA bits from the | ||
5 | block and page descriptors for for IMPLEMENTATION DEFINED | ||
6 | purposes. Since QEMU has no need to use these bits, we may | ||
7 | simply ignore them. | ||
4 | 8 | ||
5 | However the SCR is anouncing the card being v1.01. | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | |||
7 | The new chapters added in version 1.10 are: | ||
8 | |||
9 | 4.3.10 Switch function command | ||
10 | |||
11 | Switch function command (CMD6) 1 is used to switch or expand | ||
12 | memory card functions. [...] | ||
13 | This is a new feature, introduced in SD physical Layer | ||
14 | Specification Version 1.10. Therefore, cards that are | ||
15 | compatible with earlier versions of the spec do not support | ||
16 | it. The host shall check the "SD_SPEC" field in the SCR | ||
17 | register to recognize what version of the spec the card | ||
18 | complies with before using CMD6. It is mandatory for SD | ||
19 | memory card of Ver1.10 to support CMD6. | ||
20 | |||
21 | 4.3.11 High-Speed mode (25MB/sec interface speed) | ||
22 | |||
23 | Though the Rev 1.01 SD memory card supports up to 12.5MB/sec | ||
24 | interface speed, the speed of 25MB/sec is necessary to support | ||
25 | increasing performance needs of the host and because of memory | ||
26 | size which continues to grow. | ||
27 | To achieve 25MB/sec interface speed, clock rate is increased to | ||
28 | 50MHz and CLK/CMD/DAT signal timing and circuit conditions are | ||
29 | reconsidered and changed from Physical Layer Specification | ||
30 | Version 1.01. | ||
31 | |||
32 | 4.3.12 Command system (This chapter is newly added in version 1.10) | ||
33 | |||
34 | SD commands CMD34-37, CMD50, CMD57 are reserved for SD command | ||
35 | system expansion via the switch command. | ||
36 | [These commands] will be considered as illegal commands (as | ||
37 | defined in revision 1.01 of the SD physical layer specification). | ||
38 | |||
39 | The SWITCH_FUNCTION is implemented since the first commit, a1bb27b1e98. | ||
40 | |||
41 | The 25MB/sec High-Speed mode was already updated in d7ecb867529. | ||
42 | |||
43 | The current implementation does not implements CMD34-37, CMD50 and | ||
44 | CMD57, thus these commands already return ILLEGAL. | ||
45 | |||
46 | With this patch, the SCR register now matches the description of the header: | ||
47 | |||
48 | * SD Memory Card emulation as defined in the "SD Memory Card Physical | ||
49 | * layer specification, Version 1.10." | ||
50 | |||
51 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
52 | Message-id: 20180607180641.874-2-f4bug@amsat.org | ||
53 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20230811214031.171020-11-richard.henderson@linaro.org | ||
54 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
55 | --- | 13 | --- |
56 | hw/sd/sd.c | 4 ++-- | 14 | docs/system/arm/emulation.rst | 1 + |
57 | 1 file changed, 2 insertions(+), 2 deletions(-) | 15 | target/arm/tcg/cpu32.c | 2 +- |
16 | target/arm/tcg/cpu64.c | 2 +- | ||
17 | 3 files changed, 3 insertions(+), 2 deletions(-) | ||
58 | 18 | ||
59 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
60 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/hw/sd/sd.c | 21 | --- a/docs/system/arm/emulation.rst |
62 | +++ b/hw/sd/sd.c | 22 | +++ b/docs/system/arm/emulation.rst |
63 | @@ -XXX,XX +XXX,XX @@ static void sd_ocr_powerup(void *opaque) | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
64 | 24 | - FEAT_HAFDBS (Hardware management of the access flag and dirty bit state) | |
65 | static void sd_set_scr(SDState *sd) | 25 | - FEAT_HCX (Support for the HCRX_EL2 register) |
66 | { | 26 | - FEAT_HPDS (Hierarchical permission disables) |
67 | - sd->scr[0] = (0 << 4) /* SCR version 1.0 */ | 27 | +- FEAT_HPDS2 (Translation table page-based hardware attributes) |
68 | - | 0; /* Spec Versions 1.0 and 1.01 */ | 28 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) |
69 | + sd->scr[0] = (0 << 4) /* SCR structure version 1.0 */ | 29 | - FEAT_IDST (ID space trap handling) |
70 | + | 1; /* Spec Version 1.10 */ | 30 | - FEAT_IESB (Implicit error synchronization event) |
71 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | 31 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
72 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | 32 | index XXXXXXX..XXXXXXX 100644 |
73 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | 33 | --- a/target/arm/tcg/cpu32.c |
34 | +++ b/target/arm/tcg/cpu32.c | ||
35 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
36 | cpu->isar.id_mmfr3 = t; | ||
37 | |||
38 | t = cpu->isar.id_mmfr4; | ||
39 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | ||
40 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 2); /* FEAT_HPDS2 */ | ||
41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ | ||
44 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/tcg/cpu64.c | ||
47 | +++ b/target/arm/tcg/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
49 | t = FIELD_DP64(t, ID_AA64MMFR1, HAFDBS, 2); /* FEAT_HAFDBS */ | ||
50 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | ||
51 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | ||
52 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | ||
53 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 2); /* FEAT_HPDS2 */ | ||
54 | t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
55 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 3); /* FEAT_PAN3 */ | ||
56 | t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
74 | -- | 57 | -- |
75 | 2.17.1 | 58 | 2.34.1 |
76 | |||
77 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | This is a mandatory feature for Armv8.1 architectures but we don't |
4 | Acked-by: Max Filippov <jcmvbkbc@gmail.com> | 4 | state the feature clearly in our emulation list. Also include |
5 | Message-id: 20180606152128.449-12-f4bug@amsat.org | 5 | FEAT_CRC32 comment in aarch64_max_tcg_initfn for ease of grepping. |
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20230824075406.1515566-1-alex.bennee@linaro.org | ||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Message-Id: <20230222110104.3996971-1-alex.bennee@linaro.org> | ||
12 | [PMM: pluralize 'instructions' in docs] | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 14 | --- |
8 | target/xtensa/translate.c | 6 +++--- | 15 | docs/system/arm/emulation.rst | 1 + |
9 | 1 file changed, 3 insertions(+), 3 deletions(-) | 16 | target/arm/tcg/cpu64.c | 2 +- |
17 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
10 | 18 | ||
11 | diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/xtensa/translate.c | 21 | --- a/docs/system/arm/emulation.rst |
14 | +++ b/target/xtensa/translate.c | 22 | +++ b/docs/system/arm/emulation.rst |
15 | @@ -XXX,XX +XXX,XX @@ static void translate_rur(DisasContext *dc, const uint32_t arg[], | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
16 | if (uregnames[par[0]].name) { | 24 | - FEAT_BBM at level 2 (Translation table break-before-make levels) |
17 | tcg_gen_mov_i32(cpu_R[arg[0]], cpu_UR[par[0]]); | 25 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
18 | } else { | 26 | - FEAT_BTI (Branch Target Identification) |
19 | - qemu_log_mask(LOG_UNIMP, "RUR %d not implemented, ", par[0]); | 27 | +- FEAT_CRC32 (CRC32 instructions) |
20 | + qemu_log_mask(LOG_UNIMP, "RUR %d not implemented\n", par[0]); | 28 | - FEAT_CSV2 (Cache speculation variant 2) |
21 | } | 29 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
22 | } | 30 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
23 | } | 31 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
24 | @@ -XXX,XX +XXX,XX @@ static void translate_slli(DisasContext *dc, const uint32_t arg[], | 32 | index XXXXXXX..XXXXXXX 100644 |
25 | { | 33 | --- a/target/arm/tcg/cpu64.c |
26 | if (gen_window_check2(dc, arg[0], arg[1])) { | 34 | +++ b/target/arm/tcg/cpu64.c |
27 | if (arg[2] == 32) { | 35 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
28 | - qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined", | 36 | t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ |
29 | + qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined\n", | 37 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ |
30 | arg[0], arg[1]); | 38 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ |
31 | } | 39 | - t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); |
32 | tcg_gen_shli_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2] & 0x1f); | 40 | + t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); /* FEAT_CRC32 */ |
33 | @@ -XXX,XX +XXX,XX @@ static void translate_wur(DisasContext *dc, const uint32_t arg[], | 41 | t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ |
34 | if (uregnames[par[0]].name) { | 42 | t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ |
35 | gen_wur(par[0], cpu_R[arg[0]]); | 43 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ |
36 | } else { | ||
37 | - qemu_log_mask(LOG_UNIMP, "WUR %d not implemented, ", par[0]); | ||
38 | + qemu_log_mask(LOG_UNIMP, "WUR %d not implemented\n", par[0]); | ||
39 | } | ||
40 | } | ||
41 | } | ||
42 | -- | 44 | -- |
43 | 2.17.1 | 45 | 2.34.1 |
44 | 46 | ||
45 | 47 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | i.MX7 IOMUX GPR device is not equivalent to i.MX6UL IOMUXC GPR device. |
4 | Message-id: 20180606191801.6331-1-f4bug@amsat.org | 4 | In particular, register 22 is not present on i.MX6UL and this is actualy |
5 | The only register that is really emulated in the i.MX7 IOMUX GPR device. | ||
6 | |||
7 | Note: The i.MX6UL code is actually also implementing the IOMUX GPR device | ||
8 | as an unimplemented device at the same bus adress and the 2 instantiations | ||
9 | were actualy colliding. So we go back to the unimplemented device for now. | ||
10 | |||
11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
12 | Message-id: 48681bf51ee97646479bb261bee19abebbc8074e.1692964892.git.jcd@tribudubois.net | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | Makefile.objs | 1 + | 16 | include/hw/arm/fsl-imx6ul.h | 2 -- |
9 | hw/i2c/core.c | 25 ++++++++++++++++++------- | 17 | hw/arm/fsl-imx6ul.c | 11 ----------- |
10 | hw/i2c/trace-events | 7 +++++++ | 18 | 2 files changed, 13 deletions(-) |
11 | 3 files changed, 26 insertions(+), 7 deletions(-) | ||
12 | create mode 100644 hw/i2c/trace-events | ||
13 | 19 | ||
14 | diff --git a/Makefile.objs b/Makefile.objs | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/Makefile.objs | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
17 | +++ b/Makefile.objs | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
18 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/char | 24 | @@ -XXX,XX +XXX,XX @@ |
19 | trace-events-subdirs += hw/display | 25 | #include "hw/misc/imx6ul_ccm.h" |
20 | trace-events-subdirs += hw/dma | 26 | #include "hw/misc/imx6_src.h" |
21 | trace-events-subdirs += hw/hppa | 27 | #include "hw/misc/imx7_snvs.h" |
22 | +trace-events-subdirs += hw/i2c | 28 | -#include "hw/misc/imx7_gpr.h" |
23 | trace-events-subdirs += hw/i386 | 29 | #include "hw/intc/imx_gpcv2.h" |
24 | trace-events-subdirs += hw/i386/xen | 30 | #include "hw/watchdog/wdt_imx2.h" |
25 | trace-events-subdirs += hw/ide | 31 | #include "hw/gpio/imx_gpio.h" |
26 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c | 32 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { |
33 | IMX6SRCState src; | ||
34 | IMX7SNVSState snvs; | ||
35 | IMXGPCv2State gpcv2; | ||
36 | - IMX7GPRState gpr; | ||
37 | IMXSPIState spi[FSL_IMX6UL_NUM_ECSPIS]; | ||
38 | IMXI2CState i2c[FSL_IMX6UL_NUM_I2CS]; | ||
39 | IMXSerialState uart[FSL_IMX6UL_NUM_UARTS]; | ||
40 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/i2c/core.c | 42 | --- a/hw/arm/fsl-imx6ul.c |
29 | +++ b/hw/i2c/core.c | 43 | +++ b/hw/arm/fsl-imx6ul.c |
30 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) |
31 | 45 | */ | |
32 | #include "qemu/osdep.h" | 46 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); |
33 | #include "hw/i2c/i2c.h" | 47 | |
34 | +#include "trace.h" | 48 | - /* |
35 | 49 | - * GPR | |
36 | #define I2C_BROADCAST 0x00 | 50 | - */ |
37 | 51 | - object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); | |
38 | @@ -XXX,XX +XXX,XX @@ int i2c_start_transfer(I2CBus *bus, uint8_t address, int recv) | 52 | - |
53 | /* | ||
54 | * GPIOs 1 to 5 | ||
55 | */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
57 | FSL_IMX6UL_WDOGn_IRQ[i])); | ||
39 | } | 58 | } |
40 | 59 | ||
41 | QLIST_FOREACH(node, &bus->current_devs, next) { | 60 | - /* |
42 | + I2CSlave *s = node->elt; | 61 | - * GPR |
43 | int rv; | 62 | - */ |
44 | 63 | - sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | |
45 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | 64 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR); |
46 | + sc = I2C_SLAVE_GET_CLASS(s); | 65 | - |
47 | /* If the bus is already busy, assume this is a repeated | 66 | /* |
48 | start condition. */ | 67 | * SDMA |
49 | 68 | */ | |
50 | if (sc->event) { | ||
51 | - rv = sc->event(node->elt, recv ? I2C_START_RECV : I2C_START_SEND); | ||
52 | + trace_i2c_event("start", s->address); | ||
53 | + rv = sc->event(s, recv ? I2C_START_RECV : I2C_START_SEND); | ||
54 | if (rv && !bus->broadcast) { | ||
55 | if (bus_scanned) { | ||
56 | /* First call, terminate the transfer. */ | ||
57 | @@ -XXX,XX +XXX,XX @@ void i2c_end_transfer(I2CBus *bus) | ||
58 | I2CNode *node, *next; | ||
59 | |||
60 | QLIST_FOREACH_SAFE(node, &bus->current_devs, next, next) { | ||
61 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
62 | + I2CSlave *s = node->elt; | ||
63 | + sc = I2C_SLAVE_GET_CLASS(s); | ||
64 | if (sc->event) { | ||
65 | - sc->event(node->elt, I2C_FINISH); | ||
66 | + trace_i2c_event("finish", s->address); | ||
67 | + sc->event(s, I2C_FINISH); | ||
68 | } | ||
69 | QLIST_REMOVE(node, next); | ||
70 | g_free(node); | ||
71 | @@ -XXX,XX +XXX,XX @@ void i2c_end_transfer(I2CBus *bus) | ||
72 | int i2c_send_recv(I2CBus *bus, uint8_t *data, bool send) | ||
73 | { | ||
74 | I2CSlaveClass *sc; | ||
75 | + I2CSlave *s; | ||
76 | I2CNode *node; | ||
77 | int ret = 0; | ||
78 | |||
79 | if (send) { | ||
80 | QLIST_FOREACH(node, &bus->current_devs, next) { | ||
81 | - sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
82 | + s = node->elt; | ||
83 | + sc = I2C_SLAVE_GET_CLASS(s); | ||
84 | if (sc->send) { | ||
85 | - ret = ret || sc->send(node->elt, *data); | ||
86 | + trace_i2c_send(s->address, *data); | ||
87 | + ret = ret || sc->send(s, *data); | ||
88 | } else { | ||
89 | ret = -1; | ||
90 | } | ||
91 | @@ -XXX,XX +XXX,XX @@ int i2c_send_recv(I2CBus *bus, uint8_t *data, bool send) | ||
92 | |||
93 | sc = I2C_SLAVE_GET_CLASS(QLIST_FIRST(&bus->current_devs)->elt); | ||
94 | if (sc->recv) { | ||
95 | - ret = sc->recv(QLIST_FIRST(&bus->current_devs)->elt); | ||
96 | + s = QLIST_FIRST(&bus->current_devs)->elt; | ||
97 | + ret = sc->recv(s); | ||
98 | + trace_i2c_recv(s->address, ret); | ||
99 | if (ret < 0) { | ||
100 | return ret; | ||
101 | } else { | ||
102 | @@ -XXX,XX +XXX,XX @@ void i2c_nack(I2CBus *bus) | ||
103 | QLIST_FOREACH(node, &bus->current_devs, next) { | ||
104 | sc = I2C_SLAVE_GET_CLASS(node->elt); | ||
105 | if (sc->event) { | ||
106 | + trace_i2c_event("nack", node->elt->address); | ||
107 | sc->event(node->elt, I2C_NACK); | ||
108 | } | ||
109 | } | ||
110 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
111 | new file mode 100644 | ||
112 | index XXXXXXX..XXXXXXX | ||
113 | --- /dev/null | ||
114 | +++ b/hw/i2c/trace-events | ||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | +# See docs/devel/tracing.txt for syntax documentation. | ||
117 | + | ||
118 | +# hw/i2c/core.c | ||
119 | + | ||
120 | +i2c_event(const char *event, uint8_t address) "%s(addr:0x%02x)" | ||
121 | +i2c_send(uint8_t address, uint8_t data) "send(addr:0x%02x) data:0x%02x" | ||
122 | +i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
123 | -- | 69 | -- |
124 | 2.17.1 | 70 | 2.34.1 |
125 | |||
126 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | * Add Addr and size definition for most i.MX6UL devices in i.MX6UL header file. |
4 | Message-id: 20180606152128.449-8-f4bug@amsat.org | 4 | * Use those newly defined named constants whenever possible. |
5 | * Standardize the way we init a familly of unimplemented devices | ||
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
10 | |||
11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
12 | Message-id: d579043fbd4e4b490370783fda43fc02c8e9be75.1692964892.git.jcd@tribudubois.net | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 15 | --- |
8 | hw/arm/stellaris.c | 11 ++++++----- | 16 | include/hw/arm/fsl-imx6ul.h | 156 +++++++++++++++++++++++++++++++----- |
9 | 1 file changed, 6 insertions(+), 5 deletions(-) | 17 | hw/arm/fsl-imx6ul.c | 147 ++++++++++++++++++++++----------- |
18 | 2 files changed, 232 insertions(+), 71 deletions(-) | ||
10 | 19 | ||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
12 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/stellaris.c | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
14 | +++ b/hw/arm/stellaris.c | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t gptm_read(void *opaque, hwaddr offset, | 24 | @@ -XXX,XX +XXX,XX @@ |
16 | return s->rtc; | 25 | #include "exec/memory.h" |
17 | } | 26 | #include "cpu.h" |
18 | qemu_log_mask(LOG_UNIMP, | 27 | #include "qom/object.h" |
19 | - "GPTM: read of TAR but timer read not supported"); | 28 | +#include "qemu/units.h" |
20 | + "GPTM: read of TAR but timer read not supported\n"); | 29 | |
21 | return 0; | 30 | #define TYPE_FSL_IMX6UL "fsl-imx6ul" |
22 | case 0x4c: /* TBR */ | 31 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX6ULState, FSL_IMX6UL) |
23 | qemu_log_mask(LOG_UNIMP, | 32 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { |
24 | - "GPTM: read of TBR but timer read not supported"); | 33 | FSL_IMX6UL_NUM_ADCS = 2, |
25 | + "GPTM: read of TBR but timer read not supported\n"); | 34 | FSL_IMX6UL_NUM_USB_PHYS = 2, |
26 | return 0; | 35 | FSL_IMX6UL_NUM_USBS = 2, |
27 | default: | 36 | + FSL_IMX6UL_NUM_SAIS = 3, |
28 | qemu_log_mask(LOG_GUEST_ERROR, | 37 | + FSL_IMX6UL_NUM_CANS = 2, |
29 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | 38 | + FSL_IMX6UL_NUM_PWMS = 4, |
30 | break; | 39 | }; |
31 | case 0x20: /* MCR */ | 40 | |
32 | if (value & 1) { | 41 | struct FslIMX6ULState { |
33 | - qemu_log_mask(LOG_UNIMP, "stellaris_i2c: Loopback not implemented"); | 42 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { |
34 | + qemu_log_mask(LOG_UNIMP, | 43 | |
35 | + "stellaris_i2c: Loopback not implemented\n"); | 44 | enum FslIMX6ULMemoryMap { |
36 | } | 45 | FSL_IMX6UL_MMDC_ADDR = 0x80000000, |
37 | if (value & 0x20) { | 46 | - FSL_IMX6UL_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, |
38 | qemu_log_mask(LOG_UNIMP, | 47 | + FSL_IMX6UL_MMDC_SIZE = (2 * GiB), |
39 | - "stellaris_i2c: Slave mode not implemented"); | 48 | |
40 | + "stellaris_i2c: Slave mode not implemented\n"); | 49 | FSL_IMX6UL_QSPI1_MEM_ADDR = 0x60000000, |
41 | } | 50 | - FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, |
42 | s->mcr = value & 0x31; | 51 | - FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, |
43 | break; | 52 | - FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, |
44 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_write(void *opaque, hwaddr offset, | 53 | - FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, |
45 | s->sspri = value; | 54 | + FSL_IMX6UL_QSPI1_MEM_SIZE = (256 * MiB), |
46 | break; | 55 | |
47 | case 0x28: /* PSSI */ | 56 | - /* AIPS-2 */ |
48 | - qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented"); | 57 | + FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, |
49 | + qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n"); | 58 | + FSL_IMX6UL_EIM_ALIAS_SIZE = (128 * MiB), |
50 | break; | 59 | + |
51 | case 0x30: /* SAC */ | 60 | + FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, |
52 | s->sac = value; | 61 | + FSL_IMX6UL_EIM_CS_SIZE = (128 * MiB), |
62 | + | ||
63 | + FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, | ||
64 | + FSL_IMX6UL_AES_ENCRYPT_SIZE = (1 * MiB), | ||
65 | + | ||
66 | + FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, | ||
67 | + FSL_IMX6UL_QSPI1_RX_SIZE = (32 * MiB), | ||
68 | + | ||
69 | + /* AIPS-2 Begin */ | ||
70 | FSL_IMX6UL_UART6_ADDR = 0x021FC000, | ||
71 | + | ||
72 | FSL_IMX6UL_I2C4_ADDR = 0x021F8000, | ||
73 | + | ||
74 | FSL_IMX6UL_UART5_ADDR = 0x021F4000, | ||
75 | FSL_IMX6UL_UART4_ADDR = 0x021F0000, | ||
76 | FSL_IMX6UL_UART3_ADDR = 0x021EC000, | ||
77 | FSL_IMX6UL_UART2_ADDR = 0x021E8000, | ||
78 | + | ||
79 | FSL_IMX6UL_WDOG3_ADDR = 0x021E4000, | ||
80 | + | ||
81 | FSL_IMX6UL_QSPI_ADDR = 0x021E0000, | ||
82 | + FSL_IMX6UL_QSPI_SIZE = 0x500, | ||
83 | + | ||
84 | FSL_IMX6UL_SYS_CNT_CTRL_ADDR = 0x021DC000, | ||
85 | + FSL_IMX6UL_SYS_CNT_CTRL_SIZE = (16 * KiB), | ||
86 | + | ||
87 | FSL_IMX6UL_SYS_CNT_CMP_ADDR = 0x021D8000, | ||
88 | + FSL_IMX6UL_SYS_CNT_CMP_SIZE = (16 * KiB), | ||
89 | + | ||
90 | FSL_IMX6UL_SYS_CNT_RD_ADDR = 0x021D4000, | ||
91 | + FSL_IMX6UL_SYS_CNT_RD_SIZE = (16 * KiB), | ||
92 | + | ||
93 | FSL_IMX6UL_TZASC_ADDR = 0x021D0000, | ||
94 | + FSL_IMX6UL_TZASC_SIZE = (16 * KiB), | ||
95 | + | ||
96 | FSL_IMX6UL_PXP_ADDR = 0x021CC000, | ||
97 | + FSL_IMX6UL_PXP_SIZE = (16 * KiB), | ||
98 | + | ||
99 | FSL_IMX6UL_LCDIF_ADDR = 0x021C8000, | ||
100 | + FSL_IMX6UL_LCDIF_SIZE = 0x100, | ||
101 | + | ||
102 | FSL_IMX6UL_CSI_ADDR = 0x021C4000, | ||
103 | + FSL_IMX6UL_CSI_SIZE = 0x100, | ||
104 | + | ||
105 | FSL_IMX6UL_CSU_ADDR = 0x021C0000, | ||
106 | + FSL_IMX6UL_CSU_SIZE = (16 * KiB), | ||
107 | + | ||
108 | FSL_IMX6UL_OCOTP_CTRL_ADDR = 0x021BC000, | ||
109 | + FSL_IMX6UL_OCOTP_CTRL_SIZE = (4 * KiB), | ||
110 | + | ||
111 | FSL_IMX6UL_EIM_ADDR = 0x021B8000, | ||
112 | + FSL_IMX6UL_EIM_SIZE = 0x100, | ||
113 | + | ||
114 | FSL_IMX6UL_SIM2_ADDR = 0x021B4000, | ||
115 | + | ||
116 | FSL_IMX6UL_MMDC_CFG_ADDR = 0x021B0000, | ||
117 | + FSL_IMX6UL_MMDC_CFG_SIZE = (4 * KiB), | ||
118 | + | ||
119 | FSL_IMX6UL_ROMCP_ADDR = 0x021AC000, | ||
120 | + FSL_IMX6UL_ROMCP_SIZE = 0x300, | ||
121 | + | ||
122 | FSL_IMX6UL_I2C3_ADDR = 0x021A8000, | ||
123 | FSL_IMX6UL_I2C2_ADDR = 0x021A4000, | ||
124 | FSL_IMX6UL_I2C1_ADDR = 0x021A0000, | ||
125 | + | ||
126 | FSL_IMX6UL_ADC2_ADDR = 0x0219C000, | ||
127 | FSL_IMX6UL_ADC1_ADDR = 0x02198000, | ||
128 | + FSL_IMX6UL_ADCn_SIZE = 0x100, | ||
129 | + | ||
130 | FSL_IMX6UL_USDHC2_ADDR = 0x02194000, | ||
131 | FSL_IMX6UL_USDHC1_ADDR = 0x02190000, | ||
132 | - FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
133 | - FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
134 | - FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
135 | - FSL_IMX6UL_USBO2_USB_ADDR = 0x02184000, | ||
136 | - FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
137 | - FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
138 | - FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
139 | - FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
140 | |||
141 | - /* AIPS-1 */ | ||
142 | + FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
143 | + FSL_IMX6UL_SIMn_SIZE = (16 * KiB), | ||
144 | + | ||
145 | + FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
146 | + | ||
147 | + FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
148 | + FSL_IMX6UL_USBO2_USB1_ADDR = 0x02184000, | ||
149 | + FSL_IMX6UL_USBO2_USB2_ADDR = 0x02184200, | ||
150 | + | ||
151 | + FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
152 | + FSL_IMX6UL_USBO2_PL301_SIZE = (16 * KiB), | ||
153 | + | ||
154 | + FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
155 | + FSL_IMX6UL_AIPS2_CFG_SIZE = 0x100, | ||
156 | + | ||
157 | + FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
158 | + FSL_IMX6UL_CAAM_SIZE = (16 * KiB), | ||
159 | + | ||
160 | + FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
161 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE = (4 * KiB), | ||
162 | + /* AIPS-2 End */ | ||
163 | + | ||
164 | + /* AIPS-1 Begin */ | ||
165 | FSL_IMX6UL_PWM8_ADDR = 0x020FC000, | ||
166 | FSL_IMX6UL_PWM7_ADDR = 0x020F8000, | ||
167 | FSL_IMX6UL_PWM6_ADDR = 0x020F4000, | ||
168 | FSL_IMX6UL_PWM5_ADDR = 0x020F0000, | ||
169 | + | ||
170 | FSL_IMX6UL_SDMA_ADDR = 0x020EC000, | ||
171 | + FSL_IMX6UL_SDMA_SIZE = 0x300, | ||
172 | + | ||
173 | FSL_IMX6UL_GPT2_ADDR = 0x020E8000, | ||
174 | + | ||
175 | FSL_IMX6UL_IOMUXC_GPR_ADDR = 0x020E4000, | ||
176 | + FSL_IMX6UL_IOMUXC_GPR_SIZE = 0x40, | ||
177 | + | ||
178 | FSL_IMX6UL_IOMUXC_ADDR = 0x020E0000, | ||
179 | + FSL_IMX6UL_IOMUXC_SIZE = 0x700, | ||
180 | + | ||
181 | FSL_IMX6UL_GPC_ADDR = 0x020DC000, | ||
182 | + | ||
183 | FSL_IMX6UL_SRC_ADDR = 0x020D8000, | ||
184 | + | ||
185 | FSL_IMX6UL_EPIT2_ADDR = 0x020D4000, | ||
186 | FSL_IMX6UL_EPIT1_ADDR = 0x020D0000, | ||
187 | + | ||
188 | FSL_IMX6UL_SNVS_HP_ADDR = 0x020CC000, | ||
189 | + | ||
190 | FSL_IMX6UL_USBPHY2_ADDR = 0x020CA000, | ||
191 | - FSL_IMX6UL_USBPHY2_SIZE = (4 * 1024), | ||
192 | FSL_IMX6UL_USBPHY1_ADDR = 0x020C9000, | ||
193 | - FSL_IMX6UL_USBPHY1_SIZE = (4 * 1024), | ||
194 | + | ||
195 | FSL_IMX6UL_ANALOG_ADDR = 0x020C8000, | ||
196 | + FSL_IMX6UL_ANALOG_SIZE = 0x300, | ||
197 | + | ||
198 | FSL_IMX6UL_CCM_ADDR = 0x020C4000, | ||
199 | + | ||
200 | FSL_IMX6UL_WDOG2_ADDR = 0x020C0000, | ||
201 | FSL_IMX6UL_WDOG1_ADDR = 0x020BC000, | ||
202 | + | ||
203 | FSL_IMX6UL_KPP_ADDR = 0x020B8000, | ||
204 | + FSL_IMX6UL_KPP_SIZE = 0x10, | ||
205 | + | ||
206 | FSL_IMX6UL_ENET2_ADDR = 0x020B4000, | ||
207 | + | ||
208 | FSL_IMX6UL_SNVS_LP_ADDR = 0x020B0000, | ||
209 | + FSL_IMX6UL_SNVS_LP_SIZE = (16 * KiB), | ||
210 | + | ||
211 | FSL_IMX6UL_GPIO5_ADDR = 0x020AC000, | ||
212 | FSL_IMX6UL_GPIO4_ADDR = 0x020A8000, | ||
213 | FSL_IMX6UL_GPIO3_ADDR = 0x020A4000, | ||
214 | FSL_IMX6UL_GPIO2_ADDR = 0x020A0000, | ||
215 | FSL_IMX6UL_GPIO1_ADDR = 0x0209C000, | ||
216 | + | ||
217 | FSL_IMX6UL_GPT1_ADDR = 0x02098000, | ||
218 | + | ||
219 | FSL_IMX6UL_CAN2_ADDR = 0x02094000, | ||
220 | FSL_IMX6UL_CAN1_ADDR = 0x02090000, | ||
221 | + FSL_IMX6UL_CANn_SIZE = (4 * KiB), | ||
222 | + | ||
223 | FSL_IMX6UL_PWM4_ADDR = 0x0208C000, | ||
224 | FSL_IMX6UL_PWM3_ADDR = 0x02088000, | ||
225 | FSL_IMX6UL_PWM2_ADDR = 0x02084000, | ||
226 | FSL_IMX6UL_PWM1_ADDR = 0x02080000, | ||
227 | + FSL_IMX6UL_PWMn_SIZE = 0x20, | ||
228 | + | ||
229 | FSL_IMX6UL_AIPS1_CFG_ADDR = 0x0207C000, | ||
230 | + FSL_IMX6UL_AIPS1_CFG_SIZE = (16 * KiB), | ||
231 | + | ||
232 | FSL_IMX6UL_BEE_ADDR = 0x02044000, | ||
233 | + FSL_IMX6UL_BEE_SIZE = (16 * KiB), | ||
234 | + | ||
235 | FSL_IMX6UL_TOUCH_CTRL_ADDR = 0x02040000, | ||
236 | + FSL_IMX6UL_TOUCH_CTRL_SIZE = 0x100, | ||
237 | + | ||
238 | FSL_IMX6UL_SPBA_ADDR = 0x0203C000, | ||
239 | + FSL_IMX6UL_SPBA_SIZE = 0x100, | ||
240 | + | ||
241 | FSL_IMX6UL_ASRC_ADDR = 0x02034000, | ||
242 | + FSL_IMX6UL_ASRC_SIZE = 0x100, | ||
243 | + | ||
244 | FSL_IMX6UL_SAI3_ADDR = 0x02030000, | ||
245 | FSL_IMX6UL_SAI2_ADDR = 0x0202C000, | ||
246 | FSL_IMX6UL_SAI1_ADDR = 0x02028000, | ||
247 | + FSL_IMX6UL_SAIn_SIZE = 0x200, | ||
248 | + | ||
249 | FSL_IMX6UL_UART8_ADDR = 0x02024000, | ||
250 | FSL_IMX6UL_UART1_ADDR = 0x02020000, | ||
251 | FSL_IMX6UL_UART7_ADDR = 0x02018000, | ||
252 | + | ||
253 | FSL_IMX6UL_ECSPI4_ADDR = 0x02014000, | ||
254 | FSL_IMX6UL_ECSPI3_ADDR = 0x02010000, | ||
255 | FSL_IMX6UL_ECSPI2_ADDR = 0x0200C000, | ||
256 | FSL_IMX6UL_ECSPI1_ADDR = 0x02008000, | ||
257 | + | ||
258 | FSL_IMX6UL_SPDIF_ADDR = 0x02004000, | ||
259 | + FSL_IMX6UL_SPDIF_SIZE = 0x100, | ||
260 | + /* AIPS-1 End */ | ||
261 | + | ||
262 | + FSL_IMX6UL_BCH_ADDR = 0x01808000, | ||
263 | + FSL_IMX6UL_BCH_SIZE = 0x200, | ||
264 | + | ||
265 | + FSL_IMX6UL_GPMI_ADDR = 0x01806000, | ||
266 | + FSL_IMX6UL_GPMI_SIZE = 0x200, | ||
267 | |||
268 | FSL_IMX6UL_APBH_DMA_ADDR = 0x01804000, | ||
269 | - FSL_IMX6UL_APBH_DMA_SIZE = (32 * 1024), | ||
270 | + FSL_IMX6UL_APBH_DMA_SIZE = (4 * KiB), | ||
271 | |||
272 | FSL_IMX6UL_A7MPCORE_ADDR = 0x00A00000, | ||
273 | |||
274 | FSL_IMX6UL_OCRAM_ALIAS_ADDR = 0x00920000, | ||
275 | - FSL_IMX6UL_OCRAM_ALIAS_SIZE = 0x00060000, | ||
276 | + FSL_IMX6UL_OCRAM_ALIAS_SIZE = (384 * KiB), | ||
277 | + | ||
278 | FSL_IMX6UL_OCRAM_MEM_ADDR = 0x00900000, | ||
279 | - FSL_IMX6UL_OCRAM_MEM_SIZE = 0x00020000, | ||
280 | + FSL_IMX6UL_OCRAM_MEM_SIZE = (128 * KiB), | ||
281 | + | ||
282 | FSL_IMX6UL_CAAM_MEM_ADDR = 0x00100000, | ||
283 | - FSL_IMX6UL_CAAM_MEM_SIZE = 0x00008000, | ||
284 | + FSL_IMX6UL_CAAM_MEM_SIZE = (32 * KiB), | ||
285 | + | ||
286 | FSL_IMX6UL_ROM_ADDR = 0x00000000, | ||
287 | - FSL_IMX6UL_ROM_SIZE = 0x00018000, | ||
288 | + FSL_IMX6UL_ROM_SIZE = (96 * KiB), | ||
289 | }; | ||
290 | |||
291 | enum FslIMX6ULIRQs { | ||
292 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
293 | index XXXXXXX..XXXXXXX 100644 | ||
294 | --- a/hw/arm/fsl-imx6ul.c | ||
295 | +++ b/hw/arm/fsl-imx6ul.c | ||
296 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
297 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
298 | |||
299 | /* | ||
300 | - * GPIOs 1 to 5 | ||
301 | + * GPIOs | ||
302 | */ | ||
303 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
304 | snprintf(name, NAME_SIZE, "gpio%d", i); | ||
305 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
306 | } | ||
307 | |||
308 | /* | ||
309 | - * GPT 1, 2 | ||
310 | + * GPTs | ||
311 | */ | ||
312 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
313 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
314 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
315 | } | ||
316 | |||
317 | /* | ||
318 | - * EPIT 1, 2 | ||
319 | + * EPITs | ||
320 | */ | ||
321 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
322 | snprintf(name, NAME_SIZE, "epit%d", i + 1); | ||
323 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
324 | } | ||
325 | |||
326 | /* | ||
327 | - * eCSPI | ||
328 | + * eCSPIs | ||
329 | */ | ||
330 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
331 | snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
332 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
333 | } | ||
334 | |||
335 | /* | ||
336 | - * I2C | ||
337 | + * I2Cs | ||
338 | */ | ||
339 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
340 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
341 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
342 | } | ||
343 | |||
344 | /* | ||
345 | - * UART | ||
346 | + * UARTs | ||
347 | */ | ||
348 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
349 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
350 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
351 | } | ||
352 | |||
353 | /* | ||
354 | - * Ethernet | ||
355 | + * Ethernets | ||
356 | */ | ||
357 | for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) { | ||
358 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
359 | object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET); | ||
360 | } | ||
361 | |||
362 | - /* USB */ | ||
363 | + /* | ||
364 | + * USB PHYs | ||
365 | + */ | ||
366 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
367 | snprintf(name, NAME_SIZE, "usbphy%d", i); | ||
368 | object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY); | ||
369 | } | ||
370 | + | ||
371 | + /* | ||
372 | + * USBs | ||
373 | + */ | ||
374 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
375 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
376 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
377 | } | ||
378 | |||
379 | /* | ||
380 | - * SDHCI | ||
381 | + * SDHCIs | ||
382 | */ | ||
383 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
384 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
385 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
386 | } | ||
387 | |||
388 | /* | ||
389 | - * Watchdog | ||
390 | + * Watchdogs | ||
391 | */ | ||
392 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
393 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
394 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
395 | * A7MPCORE DAP | ||
396 | */ | ||
397 | create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR, | ||
398 | - 0x100000); | ||
399 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE); | ||
400 | |||
401 | /* | ||
402 | - * GPT 1, 2 | ||
403 | + * GPTs | ||
404 | */ | ||
405 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
406 | static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = { | ||
407 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
408 | } | ||
409 | |||
410 | /* | ||
411 | - * EPIT 1, 2 | ||
412 | + * EPITs | ||
413 | */ | ||
414 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
415 | static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = { | ||
416 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
417 | } | ||
418 | |||
419 | /* | ||
420 | - * GPIO | ||
421 | + * GPIOs | ||
422 | */ | ||
423 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
424 | static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = { | ||
425 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
426 | } | ||
427 | |||
428 | /* | ||
429 | - * IOMUXC and IOMUXC_GPR | ||
430 | + * IOMUXC | ||
431 | */ | ||
432 | - for (i = 0; i < 1; i++) { | ||
433 | - static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = { | ||
434 | - FSL_IMX6UL_IOMUXC_ADDR, | ||
435 | - FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
436 | - }; | ||
437 | - | ||
438 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
439 | - create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000); | ||
440 | - } | ||
441 | + create_unimplemented_device("iomuxc", FSL_IMX6UL_IOMUXC_ADDR, | ||
442 | + FSL_IMX6UL_IOMUXC_SIZE); | ||
443 | + create_unimplemented_device("iomuxc_gpr", FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
444 | + FSL_IMX6UL_IOMUXC_GPR_SIZE); | ||
445 | |||
446 | /* | ||
447 | * CCM | ||
448 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
449 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); | ||
450 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR); | ||
451 | |||
452 | - /* Initialize all ECSPI */ | ||
453 | + /* | ||
454 | + * ECSPIs | ||
455 | + */ | ||
456 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
457 | static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = { | ||
458 | FSL_IMX6UL_ECSPI1_ADDR, | ||
459 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
460 | } | ||
461 | |||
462 | /* | ||
463 | - * I2C | ||
464 | + * I2Cs | ||
465 | */ | ||
466 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
467 | static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = { | ||
468 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
469 | } | ||
470 | |||
471 | /* | ||
472 | - * UART | ||
473 | + * UARTs | ||
474 | */ | ||
475 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
476 | static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = { | ||
477 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
478 | } | ||
479 | |||
480 | /* | ||
481 | - * Ethernet | ||
482 | + * Ethernets | ||
483 | * | ||
484 | * We must use two loops since phy_connected affects the other interface | ||
485 | * and we have to set all properties before calling sysbus_realize(). | ||
486 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
487 | FSL_IMX6UL_ENETn_TIMER_IRQ[i])); | ||
488 | } | ||
489 | |||
490 | - /* USB */ | ||
491 | + /* | ||
492 | + * USB PHYs | ||
493 | + */ | ||
494 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
495 | + static const hwaddr | ||
496 | + FSL_IMX6UL_USB_PHYn_ADDR[FSL_IMX6UL_NUM_USB_PHYS] = { | ||
497 | + FSL_IMX6UL_USBPHY1_ADDR, | ||
498 | + FSL_IMX6UL_USBPHY2_ADDR, | ||
499 | + }; | ||
500 | + | ||
501 | sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort); | ||
502 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0, | ||
503 | - FSL_IMX6UL_USBPHY1_ADDR + i * 0x1000); | ||
504 | + FSL_IMX6UL_USB_PHYn_ADDR[i]); | ||
505 | } | ||
506 | |||
507 | + /* | ||
508 | + * USBs | ||
509 | + */ | ||
510 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
511 | + static const hwaddr FSL_IMX6UL_USB02_USBn_ADDR[FSL_IMX6UL_NUM_USBS] = { | ||
512 | + FSL_IMX6UL_USBO2_USB1_ADDR, | ||
513 | + FSL_IMX6UL_USBO2_USB2_ADDR, | ||
514 | + }; | ||
515 | + | ||
516 | static const int FSL_IMX6UL_USBn_IRQ[] = { | ||
517 | FSL_IMX6UL_USB1_IRQ, | ||
518 | FSL_IMX6UL_USB2_IRQ, | ||
519 | }; | ||
520 | + | ||
521 | sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort); | ||
522 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
523 | - FSL_IMX6UL_USBO2_USB_ADDR + i * 0x200); | ||
524 | + FSL_IMX6UL_USB02_USBn_ADDR[i]); | ||
525 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
526 | qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
527 | FSL_IMX6UL_USBn_IRQ[i])); | ||
528 | } | ||
529 | |||
530 | /* | ||
531 | - * USDHC | ||
532 | + * USDHCs | ||
533 | */ | ||
534 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
535 | static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = { | ||
536 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
537 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR); | ||
538 | |||
539 | /* | ||
540 | - * Watchdog | ||
541 | + * Watchdogs | ||
542 | */ | ||
543 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
544 | static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
546 | FSL_IMX6UL_WDOG2_ADDR, | ||
547 | FSL_IMX6UL_WDOG3_ADDR, | ||
548 | }; | ||
549 | + | ||
550 | static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = { | ||
551 | FSL_IMX6UL_WDOG1_IRQ, | ||
552 | FSL_IMX6UL_WDOG2_IRQ, | ||
553 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
554 | /* | ||
555 | * SDMA | ||
556 | */ | ||
557 | - create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000); | ||
558 | + create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, | ||
559 | + FSL_IMX6UL_SDMA_SIZE); | ||
560 | |||
561 | /* | ||
562 | - * SAI (Audio SSI (Synchronous Serial Interface)) | ||
563 | + * SAIs (Audio SSI (Synchronous Serial Interface)) | ||
564 | */ | ||
565 | - create_unimplemented_device("sai1", FSL_IMX6UL_SAI1_ADDR, 0x4000); | ||
566 | - create_unimplemented_device("sai2", FSL_IMX6UL_SAI2_ADDR, 0x4000); | ||
567 | - create_unimplemented_device("sai3", FSL_IMX6UL_SAI3_ADDR, 0x4000); | ||
568 | + for (i = 0; i < FSL_IMX6UL_NUM_SAIS; i++) { | ||
569 | + static const hwaddr FSL_IMX6UL_SAIn_ADDR[FSL_IMX6UL_NUM_SAIS] = { | ||
570 | + FSL_IMX6UL_SAI1_ADDR, | ||
571 | + FSL_IMX6UL_SAI2_ADDR, | ||
572 | + FSL_IMX6UL_SAI3_ADDR, | ||
573 | + }; | ||
574 | + | ||
575 | + snprintf(name, NAME_SIZE, "sai%d", i); | ||
576 | + create_unimplemented_device(name, FSL_IMX6UL_SAIn_ADDR[i], | ||
577 | + FSL_IMX6UL_SAIn_SIZE); | ||
578 | + } | ||
579 | |||
580 | /* | ||
581 | - * PWM | ||
582 | + * PWMs | ||
583 | */ | ||
584 | - create_unimplemented_device("pwm1", FSL_IMX6UL_PWM1_ADDR, 0x4000); | ||
585 | - create_unimplemented_device("pwm2", FSL_IMX6UL_PWM2_ADDR, 0x4000); | ||
586 | - create_unimplemented_device("pwm3", FSL_IMX6UL_PWM3_ADDR, 0x4000); | ||
587 | - create_unimplemented_device("pwm4", FSL_IMX6UL_PWM4_ADDR, 0x4000); | ||
588 | + for (i = 0; i < FSL_IMX6UL_NUM_PWMS; i++) { | ||
589 | + static const hwaddr FSL_IMX6UL_PWMn_ADDR[FSL_IMX6UL_NUM_PWMS] = { | ||
590 | + FSL_IMX6UL_PWM1_ADDR, | ||
591 | + FSL_IMX6UL_PWM2_ADDR, | ||
592 | + FSL_IMX6UL_PWM3_ADDR, | ||
593 | + FSL_IMX6UL_PWM4_ADDR, | ||
594 | + }; | ||
595 | + | ||
596 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
597 | + create_unimplemented_device(name, FSL_IMX6UL_PWMn_ADDR[i], | ||
598 | + FSL_IMX6UL_PWMn_SIZE); | ||
599 | + } | ||
600 | |||
601 | /* | ||
602 | * Audio ASRC (asynchronous sample rate converter) | ||
603 | */ | ||
604 | - create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, 0x4000); | ||
605 | + create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, | ||
606 | + FSL_IMX6UL_ASRC_SIZE); | ||
607 | |||
608 | /* | ||
609 | - * CAN | ||
610 | + * CANs | ||
611 | */ | ||
612 | - create_unimplemented_device("can1", FSL_IMX6UL_CAN1_ADDR, 0x4000); | ||
613 | - create_unimplemented_device("can2", FSL_IMX6UL_CAN2_ADDR, 0x4000); | ||
614 | + for (i = 0; i < FSL_IMX6UL_NUM_CANS; i++) { | ||
615 | + static const hwaddr FSL_IMX6UL_CANn_ADDR[FSL_IMX6UL_NUM_CANS] = { | ||
616 | + FSL_IMX6UL_CAN1_ADDR, | ||
617 | + FSL_IMX6UL_CAN2_ADDR, | ||
618 | + }; | ||
619 | + | ||
620 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
621 | + create_unimplemented_device(name, FSL_IMX6UL_CANn_ADDR[i], | ||
622 | + FSL_IMX6UL_CANn_SIZE); | ||
623 | + } | ||
624 | |||
625 | /* | ||
626 | * APHB_DMA | ||
627 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
628 | }; | ||
629 | |||
630 | snprintf(name, NAME_SIZE, "adc%d", i); | ||
631 | - create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000); | ||
632 | + create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], | ||
633 | + FSL_IMX6UL_ADCn_SIZE); | ||
634 | } | ||
635 | |||
636 | /* | ||
637 | * LCD | ||
638 | */ | ||
639 | - create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000); | ||
640 | + create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, | ||
641 | + FSL_IMX6UL_LCDIF_SIZE); | ||
642 | |||
643 | /* | ||
644 | * ROM memory | ||
53 | -- | 645 | -- |
54 | 2.17.1 | 646 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | * Add TZASC as unimplemented device. |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | Message-id: 20180607180641.874-6-f4bug@amsat.org | 5 | * Add CSU as unimplemented device. |
6 | - Allow bare metal application to access this (unimplemented) device | ||
7 | * Add 4 missing PWM devices | ||
8 | |||
9 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 59e4dc56e14eccfefd379275ec19048dff9c10b3.1692964892.git.jcd@tribudubois.net | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | include/hw/sd/sd.h | 1 + | 14 | include/hw/arm/fsl-imx6ul.h | 2 +- |
9 | hw/sd/sd.c | 7 +++++-- | 15 | hw/arm/fsl-imx6ul.c | 16 ++++++++++++++++ |
10 | 2 files changed, 6 insertions(+), 2 deletions(-) | 16 | 2 files changed, 17 insertions(+), 1 deletion(-) |
11 | 17 | ||
12 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 18 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/include/hw/sd/sd.h | 20 | --- a/include/hw/arm/fsl-imx6ul.h |
15 | +++ b/include/hw/sd/sd.h | 21 | +++ b/include/hw/arm/fsl-imx6ul.h |
16 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { |
17 | enum SDPhySpecificationVersion { | 23 | FSL_IMX6UL_NUM_USBS = 2, |
18 | SD_PHY_SPECv1_10_VERS = 1, | 24 | FSL_IMX6UL_NUM_SAIS = 3, |
19 | SD_PHY_SPECv2_00_VERS = 2, | 25 | FSL_IMX6UL_NUM_CANS = 2, |
20 | + SD_PHY_SPECv3_01_VERS = 3, | 26 | - FSL_IMX6UL_NUM_PWMS = 4, |
27 | + FSL_IMX6UL_NUM_PWMS = 8, | ||
21 | }; | 28 | }; |
22 | 29 | ||
23 | typedef enum { | 30 | struct FslIMX6ULState { |
24 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 31 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
25 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/sd/sd.c | 33 | --- a/hw/arm/fsl-imx6ul.c |
27 | +++ b/hw/sd/sd.c | 34 | +++ b/hw/arm/fsl-imx6ul.c |
28 | @@ -XXX,XX +XXX,XX @@ static void sd_set_scr(SDState *sd) | 35 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
29 | if (sd->spec_version == SD_PHY_SPECv1_10_VERS) { | 36 | FSL_IMX6UL_PWM2_ADDR, |
30 | sd->scr[0] |= 1; /* Spec Version 1.10 */ | 37 | FSL_IMX6UL_PWM3_ADDR, |
31 | } else { | 38 | FSL_IMX6UL_PWM4_ADDR, |
32 | - sd->scr[0] |= 2; /* Spec Version 2.00 */ | 39 | + FSL_IMX6UL_PWM5_ADDR, |
33 | + sd->scr[0] |= 2; /* Spec Version 2.00 or Version 3.0X */ | 40 | + FSL_IMX6UL_PWM6_ADDR, |
34 | } | 41 | + FSL_IMX6UL_PWM7_ADDR, |
35 | sd->scr[1] = (2 << 4) /* SDSC Card (Security Version 1.01) */ | 42 | + FSL_IMX6UL_PWM8_ADDR, |
36 | | 0b0101; /* 1-bit or 4-bit width bus modes */ | 43 | }; |
37 | sd->scr[2] = 0x00; /* Extended Security is not supported. */ | 44 | |
38 | + if (sd->spec_version >= SD_PHY_SPECv3_01_VERS) { | 45 | snprintf(name, NAME_SIZE, "pwm%d", i); |
39 | + sd->scr[2] |= 1 << 7; /* Spec Version 3.0X */ | 46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
40 | + } | 47 | create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, |
41 | sd->scr[3] = 0x00; | 48 | FSL_IMX6UL_LCDIF_SIZE); |
42 | /* reserved for manufacturer usage */ | 49 | |
43 | sd->scr[4] = 0x00; | 50 | + /* |
44 | @@ -XXX,XX +XXX,XX @@ static void sd_realize(DeviceState *dev, Error **errp) | 51 | + * CSU |
45 | 52 | + */ | |
46 | switch (sd->spec_version) { | 53 | + create_unimplemented_device("csu", FSL_IMX6UL_CSU_ADDR, |
47 | case SD_PHY_SPECv1_10_VERS | 54 | + FSL_IMX6UL_CSU_SIZE); |
48 | - ... SD_PHY_SPECv2_00_VERS: | 55 | + |
49 | + ... SD_PHY_SPECv3_01_VERS: | 56 | + /* |
50 | break; | 57 | + * TZASC |
51 | default: | 58 | + */ |
52 | error_setg(errp, "Invalid SD card Spec version: %u", sd->spec_version); | 59 | + create_unimplemented_device("tzasc", FSL_IMX6UL_TZASC_ADDR, |
60 | + FSL_IMX6UL_TZASC_SIZE); | ||
61 | + | ||
62 | /* | ||
63 | * ROM memory | ||
64 | */ | ||
53 | -- | 65 | -- |
54 | 2.17.1 | 66 | 2.34.1 |
55 | 67 | ||
56 | 68 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | The Witherspoon boards are OpenPOWER system hosting POWER9 Processors. | 3 | * Add Addr and size definition for all i.MX7 devices in i.MX7 header file. |
4 | Add support for their BMC including a couple of I2C devices as found | 4 | * Use those newly defined named constants whenever possible. |
5 | on real HW. | 5 | * Standardize the way we init a familly of unimplemented devices |
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
6 | 10 | ||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
8 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 12 | Message-id: 59e195d33e4d486a8d131392acd46633c8c10ed7.1692964892.git.jcd@tribudubois.net |
9 | Message-id: 20180530064049.27976-3-clg@kaod.org | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | hw/arm/aspeed.c | 49 +++++++++++++++++++++++++++++++++++++++++++++++++ | 16 | include/hw/arm/fsl-imx7.h | 330 ++++++++++++++++++++++++++++---------- |
13 | 1 file changed, 49 insertions(+) | 17 | hw/arm/fsl-imx7.c | 130 ++++++++++----- |
18 | 2 files changed, 335 insertions(+), 125 deletions(-) | ||
14 | 19 | ||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 20 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
16 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 22 | --- a/include/hw/arm/fsl-imx7.h |
18 | +++ b/hw/arm/aspeed.c | 23 | +++ b/include/hw/arm/fsl-imx7.h |
19 | @@ -XXX,XX +XXX,XX @@ enum { | 24 | @@ -XXX,XX +XXX,XX @@ |
20 | PALMETTO_BMC, | 25 | #include "hw/misc/imx7_ccm.h" |
21 | AST2500_EVB, | 26 | #include "hw/misc/imx7_snvs.h" |
22 | ROMULUS_BMC, | 27 | #include "hw/misc/imx7_gpr.h" |
23 | + WITHERSPOON_BMC, | 28 | -#include "hw/misc/imx6_src.h" |
29 | #include "hw/watchdog/wdt_imx2.h" | ||
30 | #include "hw/gpio/imx_gpio.h" | ||
31 | #include "hw/char/imx_serial.h" | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "hw/usb/chipidea.h" | ||
34 | #include "cpu.h" | ||
35 | #include "qom/object.h" | ||
36 | +#include "qemu/units.h" | ||
37 | |||
38 | #define TYPE_FSL_IMX7 "fsl-imx7" | ||
39 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX7State, FSL_IMX7) | ||
40 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7Configuration { | ||
41 | FSL_IMX7_NUM_ECSPIS = 4, | ||
42 | FSL_IMX7_NUM_USBS = 3, | ||
43 | FSL_IMX7_NUM_ADCS = 2, | ||
44 | + FSL_IMX7_NUM_SAIS = 3, | ||
45 | + FSL_IMX7_NUM_CANS = 2, | ||
46 | + FSL_IMX7_NUM_PWMS = 4, | ||
24 | }; | 47 | }; |
25 | 48 | ||
26 | /* Palmetto hardware value: 0x120CE416 */ | 49 | struct FslIMX7State { |
27 | @@ -XXX,XX +XXX,XX @@ enum { | 50 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
28 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | 51 | |
29 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | 52 | enum FslIMX7MemoryMap { |
30 | 53 | FSL_IMX7_MMDC_ADDR = 0x80000000, | |
31 | +/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */ | 54 | - FSL_IMX7_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, |
32 | +#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1 | 55 | + FSL_IMX7_MMDC_SIZE = (2 * GiB), |
33 | + | 56 | |
34 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | 57 | - FSL_IMX7_GPIO1_ADDR = 0x30200000, |
35 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | 58 | - FSL_IMX7_GPIO2_ADDR = 0x30210000, |
36 | +static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc); | 59 | - FSL_IMX7_GPIO3_ADDR = 0x30220000, |
37 | 60 | - FSL_IMX7_GPIO4_ADDR = 0x30230000, | |
38 | static const AspeedBoardConfig aspeed_boards[] = { | 61 | - FSL_IMX7_GPIO5_ADDR = 0x30240000, |
39 | [PALMETTO_BMC] = { | 62 | - FSL_IMX7_GPIO6_ADDR = 0x30250000, |
40 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | 63 | - FSL_IMX7_GPIO7_ADDR = 0x30260000, |
41 | .spi_model = "mx66l1g45g", | 64 | + FSL_IMX7_QSPI1_MEM_ADDR = 0x60000000, |
42 | .num_cs = 2, | 65 | + FSL_IMX7_QSPI1_MEM_SIZE = (256 * MiB), |
43 | }, | 66 | |
44 | + [WITHERSPOON_BMC] = { | 67 | - FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, |
45 | + .soc_name = "ast2500-a1", | 68 | + FSL_IMX7_PCIE1_MEM_ADDR = 0x40000000, |
46 | + .hw_strap1 = WITHERSPOON_BMC_HW_STRAP1, | 69 | + FSL_IMX7_PCIE1_MEM_SIZE = (256 * MiB), |
47 | + .fmc_model = "mx25l25635e", | 70 | |
48 | + .spi_model = "mx66l1g45g", | 71 | - FSL_IMX7_WDOG1_ADDR = 0x30280000, |
49 | + .num_cs = 2, | 72 | - FSL_IMX7_WDOG2_ADDR = 0x30290000, |
50 | + .i2c_init = witherspoon_bmc_i2c_init, | 73 | - FSL_IMX7_WDOG3_ADDR = 0x302A0000, |
51 | + }, | 74 | - FSL_IMX7_WDOG4_ADDR = 0x302B0000, |
75 | + FSL_IMX7_QSPI1_RX_BUF_ADDR = 0x34000000, | ||
76 | + FSL_IMX7_QSPI1_RX_BUF_SIZE = (32 * MiB), | ||
77 | |||
78 | - FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
79 | + /* PCIe Peripherals */ | ||
80 | + FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
81 | |||
82 | - FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
83 | - FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
84 | - FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
85 | - FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
86 | + /* MMAP Peripherals */ | ||
87 | + FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
88 | + FSL_IMX7_DMA_APBH_SIZE = 0x8000, | ||
89 | |||
90 | - FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
91 | - FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
92 | - FSL_IMX7_IOMUXCn_SIZE = 0x1000, | ||
93 | + /* GPV configuration */ | ||
94 | + FSL_IMX7_GPV6_ADDR = 0x32600000, | ||
95 | + FSL_IMX7_GPV5_ADDR = 0x32500000, | ||
96 | + FSL_IMX7_GPV4_ADDR = 0x32400000, | ||
97 | + FSL_IMX7_GPV3_ADDR = 0x32300000, | ||
98 | + FSL_IMX7_GPV2_ADDR = 0x32200000, | ||
99 | + FSL_IMX7_GPV1_ADDR = 0x32100000, | ||
100 | + FSL_IMX7_GPV0_ADDR = 0x32000000, | ||
101 | + FSL_IMX7_GPVn_SIZE = (1 * MiB), | ||
102 | |||
103 | - FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
104 | - FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
105 | + /* Arm Peripherals */ | ||
106 | + FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
107 | |||
108 | - FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
109 | - FSL_IMX7_SNVS_ADDR = 0x30370000, | ||
110 | - FSL_IMX7_CCM_ADDR = 0x30380000, | ||
111 | + /* AIPS-3 Begin */ | ||
112 | |||
113 | - FSL_IMX7_SRC_ADDR = 0x30390000, | ||
114 | - FSL_IMX7_SRC_SIZE = 0x1000, | ||
115 | + FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
116 | + FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
117 | |||
118 | - FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
119 | - FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
120 | - FSL_IMX7_ADCn_SIZE = 0x1000, | ||
121 | + FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
122 | + FSL_IMX7_SDMA_SIZE = (4 * KiB), | ||
123 | |||
124 | - FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
125 | - FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
126 | - FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
127 | - FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
128 | - FSL_IMX7_PWMn_SIZE = 0x10000, | ||
129 | + FSL_IMX7_EIM_ADDR = 0x30BC0000, | ||
130 | + FSL_IMX7_EIM_SIZE = (4 * KiB), | ||
131 | |||
132 | - FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
133 | - FSL_IMX7_PCIE_PHY_SIZE = 0x10000, | ||
134 | + FSL_IMX7_QSPI_ADDR = 0x30BB0000, | ||
135 | + FSL_IMX7_QSPI_SIZE = 0x8000, | ||
136 | |||
137 | - FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
138 | + FSL_IMX7_SIM2_ADDR = 0x30BA0000, | ||
139 | + FSL_IMX7_SIM1_ADDR = 0x30B90000, | ||
140 | + FSL_IMX7_SIMn_SIZE = (4 * KiB), | ||
141 | + | ||
142 | + FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
143 | + FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
144 | + FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
145 | + | ||
146 | + FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
147 | + FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
148 | + FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
149 | + FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
150 | + FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
151 | + FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
152 | + FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
153 | + | ||
154 | + FSL_IMX7_USB_PL301_ADDR = 0x30AD0000, | ||
155 | + FSL_IMX7_USB_PL301_SIZE = (64 * KiB), | ||
156 | + | ||
157 | + FSL_IMX7_SEMAPHORE_HS_ADDR = 0x30AC0000, | ||
158 | + FSL_IMX7_SEMAPHORE_HS_SIZE = (64 * KiB), | ||
159 | + | ||
160 | + FSL_IMX7_MUB_ADDR = 0x30AB0000, | ||
161 | + FSL_IMX7_MUA_ADDR = 0x30AA0000, | ||
162 | + FSL_IMX7_MUn_SIZE = (KiB), | ||
163 | + | ||
164 | + FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
165 | + FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
166 | + FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
167 | + FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
168 | + | ||
169 | + FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
170 | + FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
171 | + FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
172 | + FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
173 | + | ||
174 | + FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
175 | + FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
176 | + FSL_IMX7_CANn_SIZE = (4 * KiB), | ||
177 | + | ||
178 | + FSL_IMX7_AIPS3_CONF_ADDR = 0x309F0000, | ||
179 | + FSL_IMX7_AIPS3_CONF_SIZE = (64 * KiB), | ||
180 | |||
181 | FSL_IMX7_CAAM_ADDR = 0x30900000, | ||
182 | - FSL_IMX7_CAAM_SIZE = 0x40000, | ||
183 | + FSL_IMX7_CAAM_SIZE = (256 * KiB), | ||
184 | |||
185 | - FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
186 | - FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
187 | - FSL_IMX7_CANn_SIZE = 0x10000, | ||
188 | + FSL_IMX7_SPBA_ADDR = 0x308F0000, | ||
189 | + FSL_IMX7_SPBA_SIZE = (4 * KiB), | ||
190 | |||
191 | - FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
192 | - FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
193 | - FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
194 | - FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
195 | + FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
196 | + FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
197 | + FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
198 | + FSL_IMX7_SAIn_SIZE = (4 * KiB), | ||
199 | |||
200 | - FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
201 | - FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
202 | - FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
203 | - FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
204 | - | ||
205 | - FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
206 | - FSL_IMX7_LCDIF_SIZE = 0x1000, | ||
207 | - | ||
208 | - FSL_IMX7_UART1_ADDR = 0x30860000, | ||
209 | + FSL_IMX7_UART3_ADDR = 0x30880000, | ||
210 | /* | ||
211 | * Some versions of the reference manual claim that UART2 is @ | ||
212 | * 0x30870000, but experiments with HW + DT files in upstream | ||
213 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
214 | * actually located @ 0x30890000 | ||
215 | */ | ||
216 | FSL_IMX7_UART2_ADDR = 0x30890000, | ||
217 | - FSL_IMX7_UART3_ADDR = 0x30880000, | ||
218 | - FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
219 | - FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
220 | - FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
221 | - FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
222 | + FSL_IMX7_UART1_ADDR = 0x30860000, | ||
223 | |||
224 | - FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
225 | - FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
226 | - FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
227 | - FSL_IMX7_SAIn_SIZE = 0x10000, | ||
228 | + FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
229 | + FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
230 | + FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
231 | + FSL_IMX7_ECSPIn_SIZE = (4 * KiB), | ||
232 | |||
233 | - FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
234 | - FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
235 | + /* AIPS-3 End */ | ||
236 | |||
237 | - FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
238 | - FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
239 | - FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
240 | - FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
241 | - FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
242 | - FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
243 | - FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
244 | + /* AIPS-2 Begin */ | ||
245 | |||
246 | - FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
247 | - FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
248 | - FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
249 | + FSL_IMX7_AXI_DEBUG_MON_ADDR = 0x307E0000, | ||
250 | + FSL_IMX7_AXI_DEBUG_MON_SIZE = (64 * KiB), | ||
251 | |||
252 | - FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
253 | - FSL_IMX7_SDMA_SIZE = 0x1000, | ||
254 | + FSL_IMX7_PERFMON2_ADDR = 0x307D0000, | ||
255 | + FSL_IMX7_PERFMON1_ADDR = 0x307C0000, | ||
256 | + FSL_IMX7_PERFMONn_SIZE = (64 * KiB), | ||
257 | + | ||
258 | + FSL_IMX7_DDRC_ADDR = 0x307A0000, | ||
259 | + FSL_IMX7_DDRC_SIZE = (4 * KiB), | ||
260 | + | ||
261 | + FSL_IMX7_DDRC_PHY_ADDR = 0x30790000, | ||
262 | + FSL_IMX7_DDRC_PHY_SIZE = (4 * KiB), | ||
263 | + | ||
264 | + FSL_IMX7_TZASC_ADDR = 0x30780000, | ||
265 | + FSL_IMX7_TZASC_SIZE = (64 * KiB), | ||
266 | + | ||
267 | + FSL_IMX7_MIPI_DSI_ADDR = 0x30760000, | ||
268 | + FSL_IMX7_MIPI_DSI_SIZE = (4 * KiB), | ||
269 | + | ||
270 | + FSL_IMX7_MIPI_CSI_ADDR = 0x30750000, | ||
271 | + FSL_IMX7_MIPI_CSI_SIZE = 0x4000, | ||
272 | + | ||
273 | + FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
274 | + FSL_IMX7_LCDIF_SIZE = 0x8000, | ||
275 | + | ||
276 | + FSL_IMX7_CSI_ADDR = 0x30710000, | ||
277 | + FSL_IMX7_CSI_SIZE = (4 * KiB), | ||
278 | + | ||
279 | + FSL_IMX7_PXP_ADDR = 0x30700000, | ||
280 | + FSL_IMX7_PXP_SIZE = 0x4000, | ||
281 | + | ||
282 | + FSL_IMX7_EPDC_ADDR = 0x306F0000, | ||
283 | + FSL_IMX7_EPDC_SIZE = (4 * KiB), | ||
284 | + | ||
285 | + FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
286 | + FSL_IMX7_PCIE_PHY_SIZE = (4 * KiB), | ||
287 | + | ||
288 | + FSL_IMX7_SYSCNT_CTRL_ADDR = 0x306C0000, | ||
289 | + FSL_IMX7_SYSCNT_CMP_ADDR = 0x306B0000, | ||
290 | + FSL_IMX7_SYSCNT_RD_ADDR = 0x306A0000, | ||
291 | + | ||
292 | + FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
293 | + FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
294 | + FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
295 | + FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
296 | + FSL_IMX7_PWMn_SIZE = (4 * KiB), | ||
297 | + | ||
298 | + FSL_IMX7_FlEXTIMER2_ADDR = 0x30650000, | ||
299 | + FSL_IMX7_FlEXTIMER1_ADDR = 0x30640000, | ||
300 | + FSL_IMX7_FLEXTIMERn_SIZE = (4 * KiB), | ||
301 | + | ||
302 | + FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
303 | + | ||
304 | + FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
305 | + FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
306 | + FSL_IMX7_ADCn_SIZE = (4 * KiB), | ||
307 | + | ||
308 | + FSL_IMX7_AIPS2_CONF_ADDR = 0x305F0000, | ||
309 | + FSL_IMX7_AIPS2_CONF_SIZE = (64 * KiB), | ||
310 | + | ||
311 | + /* AIPS-2 End */ | ||
312 | + | ||
313 | + /* AIPS-1 Begin */ | ||
314 | + | ||
315 | + FSL_IMX7_CSU_ADDR = 0x303E0000, | ||
316 | + FSL_IMX7_CSU_SIZE = (64 * KiB), | ||
317 | + | ||
318 | + FSL_IMX7_RDC_ADDR = 0x303D0000, | ||
319 | + FSL_IMX7_RDC_SIZE = (4 * KiB), | ||
320 | + | ||
321 | + FSL_IMX7_SEMAPHORE2_ADDR = 0x303C0000, | ||
322 | + FSL_IMX7_SEMAPHORE1_ADDR = 0x303B0000, | ||
323 | + FSL_IMX7_SEMAPHOREn_SIZE = (4 * KiB), | ||
324 | + | ||
325 | + FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
326 | + | ||
327 | + FSL_IMX7_SRC_ADDR = 0x30390000, | ||
328 | + FSL_IMX7_SRC_SIZE = (4 * KiB), | ||
329 | + | ||
330 | + FSL_IMX7_CCM_ADDR = 0x30380000, | ||
331 | + | ||
332 | + FSL_IMX7_SNVS_HP_ADDR = 0x30370000, | ||
333 | + | ||
334 | + FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
335 | + | ||
336 | + FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
337 | + FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
338 | + | ||
339 | + FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
340 | + FSL_IMX7_IOMUXC_GPR_SIZE = (4 * KiB), | ||
341 | + | ||
342 | + FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
343 | + FSL_IMX7_IOMUXC_SIZE = (4 * KiB), | ||
344 | + | ||
345 | + FSL_IMX7_KPP_ADDR = 0x30320000, | ||
346 | + FSL_IMX7_KPP_SIZE = (4 * KiB), | ||
347 | + | ||
348 | + FSL_IMX7_ROMCP_ADDR = 0x30310000, | ||
349 | + FSL_IMX7_ROMCP_SIZE = (4 * KiB), | ||
350 | + | ||
351 | + FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
352 | + FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
353 | + FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
354 | + FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
355 | + | ||
356 | + FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
357 | + FSL_IMX7_IOMUXC_LPSR_SIZE = (4 * KiB), | ||
358 | + | ||
359 | + FSL_IMX7_WDOG4_ADDR = 0x302B0000, | ||
360 | + FSL_IMX7_WDOG3_ADDR = 0x302A0000, | ||
361 | + FSL_IMX7_WDOG2_ADDR = 0x30290000, | ||
362 | + FSL_IMX7_WDOG1_ADDR = 0x30280000, | ||
363 | + | ||
364 | + FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, | ||
365 | + | ||
366 | + FSL_IMX7_GPIO7_ADDR = 0x30260000, | ||
367 | + FSL_IMX7_GPIO6_ADDR = 0x30250000, | ||
368 | + FSL_IMX7_GPIO5_ADDR = 0x30240000, | ||
369 | + FSL_IMX7_GPIO4_ADDR = 0x30230000, | ||
370 | + FSL_IMX7_GPIO3_ADDR = 0x30220000, | ||
371 | + FSL_IMX7_GPIO2_ADDR = 0x30210000, | ||
372 | + FSL_IMX7_GPIO1_ADDR = 0x30200000, | ||
373 | + | ||
374 | + FSL_IMX7_AIPS1_CONF_ADDR = 0x301F0000, | ||
375 | + FSL_IMX7_AIPS1_CONF_SIZE = (64 * KiB), | ||
376 | |||
377 | - FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
378 | FSL_IMX7_A7MPCORE_DAP_ADDR = 0x30000000, | ||
379 | + FSL_IMX7_A7MPCORE_DAP_SIZE = (1 * MiB), | ||
380 | |||
381 | - FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
382 | - FSL_IMX7_PCIE_REG_SIZE = 16 * 1024, | ||
383 | + /* AIPS-1 End */ | ||
384 | |||
385 | - FSL_IMX7_GPR_ADDR = 0x30340000, | ||
386 | + FSL_IMX7_EIM_CS0_ADDR = 0x28000000, | ||
387 | + FSL_IMX7_EIM_CS0_SIZE = (128 * MiB), | ||
388 | |||
389 | - FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
390 | - FSL_IMX7_DMA_APBH_SIZE = 0x2000, | ||
391 | + FSL_IMX7_OCRAM_PXP_ADDR = 0x00940000, | ||
392 | + FSL_IMX7_OCRAM_PXP_SIZE = (32 * KiB), | ||
393 | + | ||
394 | + FSL_IMX7_OCRAM_EPDC_ADDR = 0x00920000, | ||
395 | + FSL_IMX7_OCRAM_EPDC_SIZE = (128 * KiB), | ||
396 | + | ||
397 | + FSL_IMX7_OCRAM_MEM_ADDR = 0x00900000, | ||
398 | + FSL_IMX7_OCRAM_MEM_SIZE = (128 * KiB), | ||
399 | + | ||
400 | + FSL_IMX7_TCMU_ADDR = 0x00800000, | ||
401 | + FSL_IMX7_TCMU_SIZE = (32 * KiB), | ||
402 | + | ||
403 | + FSL_IMX7_TCML_ADDR = 0x007F8000, | ||
404 | + FSL_IMX7_TCML_SIZE = (32 * KiB), | ||
405 | + | ||
406 | + FSL_IMX7_OCRAM_S_ADDR = 0x00180000, | ||
407 | + FSL_IMX7_OCRAM_S_SIZE = (32 * KiB), | ||
408 | + | ||
409 | + FSL_IMX7_CAAM_MEM_ADDR = 0x00100000, | ||
410 | + FSL_IMX7_CAAM_MEM_SIZE = (32 * KiB), | ||
411 | + | ||
412 | + FSL_IMX7_ROM_ADDR = 0x00000000, | ||
413 | + FSL_IMX7_ROM_SIZE = (96 * KiB), | ||
52 | }; | 414 | }; |
53 | 415 | ||
54 | #define FIRMWARE_ADDR 0x0 | 416 | enum FslIMX7IRQs { |
55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo romulus_bmc_type = { | 417 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c |
56 | .class_init = romulus_bmc_class_init, | 418 | index XXXXXXX..XXXXXXX 100644 |
57 | }; | 419 | --- a/hw/arm/fsl-imx7.c |
58 | 420 | +++ b/hw/arm/fsl-imx7.c | |
59 | +static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 421 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) |
60 | +{ | 422 | char name[NAME_SIZE]; |
61 | + AspeedSoCState *soc = &bmc->soc; | 423 | int i; |
62 | + | 424 | |
63 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | 425 | + /* |
64 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | 426 | + * CPUs |
65 | + | 427 | + */ |
66 | + /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | 428 | for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) { |
67 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | 429 | snprintf(name, NAME_SIZE, "cpu%d", i); |
68 | +} | 430 | object_initialize_child(obj, name, &s->cpu[i], |
69 | + | 431 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) |
70 | +static void witherspoon_bmc_init(MachineState *machine) | 432 | TYPE_A15MPCORE_PRIV); |
71 | +{ | 433 | |
72 | + aspeed_board_init(machine, &aspeed_boards[WITHERSPOON_BMC]); | 434 | /* |
73 | +} | 435 | - * GPIOs 1 to 7 |
74 | + | 436 | + * GPIOs |
75 | +static void witherspoon_bmc_class_init(ObjectClass *oc, void *data) | 437 | */ |
76 | +{ | 438 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { |
77 | + MachineClass *mc = MACHINE_CLASS(oc); | 439 | snprintf(name, NAME_SIZE, "gpio%d", i); |
78 | + | 440 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) |
79 | + mc->desc = "OpenPOWER Witherspoon BMC (ARM1176)"; | 441 | } |
80 | + mc->init = witherspoon_bmc_init; | 442 | |
81 | + mc->max_cpus = 1; | 443 | /* |
82 | + mc->no_sdcard = 1; | 444 | - * GPT1, 2, 3, 4 |
83 | + mc->no_floppy = 1; | 445 | + * GPTs |
84 | + mc->no_cdrom = 1; | 446 | */ |
85 | + mc->no_parallel = 1; | 447 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { |
86 | +} | 448 | snprintf(name, NAME_SIZE, "gpt%d", i); |
87 | + | 449 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) |
88 | +static const TypeInfo witherspoon_bmc_type = { | 450 | */ |
89 | + .name = MACHINE_TYPE_NAME("witherspoon-bmc"), | 451 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); |
90 | + .parent = TYPE_MACHINE, | 452 | |
91 | + .class_init = witherspoon_bmc_class_init, | 453 | + /* |
92 | +}; | 454 | + * ECSPIs |
93 | + | 455 | + */ |
94 | static void aspeed_machine_init(void) | 456 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { |
95 | { | 457 | snprintf(name, NAME_SIZE, "spi%d", i + 1); |
96 | type_register_static(&palmetto_bmc_type); | 458 | object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI); |
97 | type_register_static(&ast2500_evb_type); | 459 | } |
98 | type_register_static(&romulus_bmc_type); | 460 | |
99 | + type_register_static(&witherspoon_bmc_type); | 461 | - |
462 | + /* | ||
463 | + * I2Cs | ||
464 | + */ | ||
465 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
466 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
467 | object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C); | ||
468 | } | ||
469 | |||
470 | /* | ||
471 | - * UART | ||
472 | + * UARTs | ||
473 | */ | ||
474 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
475 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
476 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
477 | } | ||
478 | |||
479 | /* | ||
480 | - * Ethernet | ||
481 | + * Ethernets | ||
482 | */ | ||
483 | for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { | ||
484 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
485 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
486 | } | ||
487 | |||
488 | /* | ||
489 | - * SDHCI | ||
490 | + * SDHCIs | ||
491 | */ | ||
492 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
493 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
494 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
495 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
496 | |||
497 | /* | ||
498 | - * Watchdog | ||
499 | + * Watchdogs | ||
500 | */ | ||
501 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
502 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
503 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
504 | */ | ||
505 | object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); | ||
506 | |||
507 | + /* | ||
508 | + * PCIE | ||
509 | + */ | ||
510 | object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST); | ||
511 | |||
512 | + /* | ||
513 | + * USBs | ||
514 | + */ | ||
515 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
516 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
517 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
518 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
519 | return; | ||
520 | } | ||
521 | |||
522 | + /* | ||
523 | + * CPUs | ||
524 | + */ | ||
525 | for (i = 0; i < smp_cpus; i++) { | ||
526 | o = OBJECT(&s->cpu[i]); | ||
527 | |||
528 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
529 | * A7MPCORE DAP | ||
530 | */ | ||
531 | create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR, | ||
532 | - 0x100000); | ||
533 | + FSL_IMX7_A7MPCORE_DAP_SIZE); | ||
534 | |||
535 | /* | ||
536 | - * GPT1, 2, 3, 4 | ||
537 | + * GPTs | ||
538 | */ | ||
539 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { | ||
540 | static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = { | ||
541 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
542 | FSL_IMX7_GPTn_IRQ[i])); | ||
543 | } | ||
544 | |||
545 | + /* | ||
546 | + * GPIOs | ||
547 | + */ | ||
548 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
549 | static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = { | ||
550 | FSL_IMX7_GPIO1_ADDR, | ||
551 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
552 | /* | ||
553 | * IOMUXC and IOMUXC_LPSR | ||
554 | */ | ||
555 | - for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) { | ||
556 | - static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = { | ||
557 | - FSL_IMX7_IOMUXC_ADDR, | ||
558 | - FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
559 | - }; | ||
560 | - | ||
561 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
562 | - create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i], | ||
563 | - FSL_IMX7_IOMUXCn_SIZE); | ||
564 | - } | ||
565 | + create_unimplemented_device("iomuxc", FSL_IMX7_IOMUXC_ADDR, | ||
566 | + FSL_IMX7_IOMUXC_SIZE); | ||
567 | + create_unimplemented_device("iomuxc_lspr", FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
568 | + FSL_IMX7_IOMUXC_LPSR_SIZE); | ||
569 | |||
570 | /* | ||
571 | * CCM | ||
572 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
573 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); | ||
574 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR); | ||
575 | |||
576 | - /* Initialize all ECSPI */ | ||
577 | + /* | ||
578 | + * ECSPIs | ||
579 | + */ | ||
580 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { | ||
581 | static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = { | ||
582 | FSL_IMX7_ECSPI1_ADDR, | ||
583 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
584 | FSL_IMX7_SPIn_IRQ[i])); | ||
585 | } | ||
586 | |||
587 | + /* | ||
588 | + * I2Cs | ||
589 | + */ | ||
590 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
591 | static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = { | ||
592 | FSL_IMX7_I2C1_ADDR, | ||
593 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
594 | } | ||
595 | |||
596 | /* | ||
597 | - * UART | ||
598 | + * UARTs | ||
599 | */ | ||
600 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
601 | static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = { | ||
602 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
603 | } | ||
604 | |||
605 | /* | ||
606 | - * Ethernet | ||
607 | + * Ethernets | ||
608 | * | ||
609 | * We must use two loops since phy_connected affects the other interface | ||
610 | * and we have to set all properties before calling sysbus_realize(). | ||
611 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
612 | } | ||
613 | |||
614 | /* | ||
615 | - * USDHC | ||
616 | + * USDHCs | ||
617 | */ | ||
618 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
619 | static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = { | ||
620 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
621 | * SNVS | ||
622 | */ | ||
623 | sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort); | ||
624 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR); | ||
625 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_HP_ADDR); | ||
626 | |||
627 | /* | ||
628 | * SRC | ||
629 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
630 | create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | ||
631 | |||
632 | /* | ||
633 | - * Watchdog | ||
634 | + * Watchdogs | ||
635 | */ | ||
636 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
637 | static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = { | ||
638 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
639 | create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE); | ||
640 | |||
641 | /* | ||
642 | - * PWM | ||
643 | + * PWMs | ||
644 | */ | ||
645 | - create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE); | ||
646 | - create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE); | ||
647 | - create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE); | ||
648 | - create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE); | ||
649 | + for (i = 0; i < FSL_IMX7_NUM_PWMS; i++) { | ||
650 | + static const hwaddr FSL_IMX7_PWMn_ADDR[FSL_IMX7_NUM_PWMS] = { | ||
651 | + FSL_IMX7_PWM1_ADDR, | ||
652 | + FSL_IMX7_PWM2_ADDR, | ||
653 | + FSL_IMX7_PWM3_ADDR, | ||
654 | + FSL_IMX7_PWM4_ADDR, | ||
655 | + }; | ||
656 | + | ||
657 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
658 | + create_unimplemented_device(name, FSL_IMX7_PWMn_ADDR[i], | ||
659 | + FSL_IMX7_PWMn_SIZE); | ||
660 | + } | ||
661 | |||
662 | /* | ||
663 | - * CAN | ||
664 | + * CANs | ||
665 | */ | ||
666 | - create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); | ||
667 | - create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); | ||
668 | + for (i = 0; i < FSL_IMX7_NUM_CANS; i++) { | ||
669 | + static const hwaddr FSL_IMX7_CANn_ADDR[FSL_IMX7_NUM_CANS] = { | ||
670 | + FSL_IMX7_CAN1_ADDR, | ||
671 | + FSL_IMX7_CAN2_ADDR, | ||
672 | + }; | ||
673 | + | ||
674 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
675 | + create_unimplemented_device(name, FSL_IMX7_CANn_ADDR[i], | ||
676 | + FSL_IMX7_CANn_SIZE); | ||
677 | + } | ||
678 | |||
679 | /* | ||
680 | - * SAI (Audio SSI (Synchronous Serial Interface)) | ||
681 | + * SAIs (Audio SSI (Synchronous Serial Interface)) | ||
682 | */ | ||
683 | - create_unimplemented_device("sai1", FSL_IMX7_SAI1_ADDR, FSL_IMX7_SAIn_SIZE); | ||
684 | - create_unimplemented_device("sai2", FSL_IMX7_SAI2_ADDR, FSL_IMX7_SAIn_SIZE); | ||
685 | - create_unimplemented_device("sai2", FSL_IMX7_SAI3_ADDR, FSL_IMX7_SAIn_SIZE); | ||
686 | + for (i = 0; i < FSL_IMX7_NUM_SAIS; i++) { | ||
687 | + static const hwaddr FSL_IMX7_SAIn_ADDR[FSL_IMX7_NUM_SAIS] = { | ||
688 | + FSL_IMX7_SAI1_ADDR, | ||
689 | + FSL_IMX7_SAI2_ADDR, | ||
690 | + FSL_IMX7_SAI3_ADDR, | ||
691 | + }; | ||
692 | + | ||
693 | + snprintf(name, NAME_SIZE, "sai%d", i); | ||
694 | + create_unimplemented_device(name, FSL_IMX7_SAIn_ADDR[i], | ||
695 | + FSL_IMX7_SAIn_SIZE); | ||
696 | + } | ||
697 | |||
698 | /* | ||
699 | * OCOTP | ||
700 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
701 | create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR, | ||
702 | FSL_IMX7_OCOTP_SIZE); | ||
703 | |||
704 | + /* | ||
705 | + * GPR | ||
706 | + */ | ||
707 | sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | ||
708 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR); | ||
709 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_IOMUXC_GPR_ADDR); | ||
710 | |||
711 | + /* | ||
712 | + * PCIE | ||
713 | + */ | ||
714 | sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort); | ||
715 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); | ||
716 | |||
717 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
718 | irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); | ||
719 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); | ||
720 | |||
721 | - | ||
722 | + /* | ||
723 | + * USBs | ||
724 | + */ | ||
725 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
726 | static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = { | ||
727 | FSL_IMX7_USBMISC1_ADDR, | ||
728 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
729 | */ | ||
730 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, | ||
731 | FSL_IMX7_PCIE_PHY_SIZE); | ||
732 | + | ||
100 | } | 733 | } |
101 | 734 | ||
102 | type_init(aspeed_machine_init) | 735 | static Property fsl_imx7_properties[] = { |
103 | -- | 736 | -- |
104 | 2.17.1 | 737 | 2.34.1 |
105 | |||
106 | diff view generated by jsdifflib |
1 | From: Shannon Zhao <zhaoshenglong@huawei.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | While we skip the GIC_INTERNAL irqs, we don't change the register offset | 3 | * Add TZASC as unimplemented device. |
4 | accordingly. This will overlap the GICR registers value and leave the | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | last GIC_INTERNAL irq's registers out of update. | 5 | * Add CSU as unimplemented device. |
6 | - Allow bare metal application to access this (unimplemented) device | ||
7 | * Add various memory segments | ||
8 | - OCRAM | ||
9 | - OCRAM EPDC | ||
10 | - OCRAM PXP | ||
11 | - OCRAM S | ||
12 | - ROM | ||
13 | - CAAM | ||
6 | 14 | ||
7 | Fix this by skipping the registers banked by GICR. | 15 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
8 | 16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
9 | Also for migration compatibility if the migration source (old version | 17 | Message-id: f887a3483996ba06d40bd62ffdfb0ecf68621987.1692964892.git.jcd@tribudubois.net |
10 | qemu) doesn't send gicd_no_migration_shift_bug = 1 to destination, then | ||
11 | we shift the data of PPI to get the right data for SPI. | ||
12 | |||
13 | Fixes: 367b9f527becdd20ddf116e17a3c0c2bbc486920 | ||
14 | Cc: qemu-stable@nongnu.org | ||
15 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Shannon Zhao <zhaoshenglong@huawei.com> | ||
18 | Message-id: 1527816987-16108-1-git-send-email-zhaoshenglong@huawei.com | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 19 | --- |
21 | include/hw/intc/arm_gicv3_common.h | 1 + | 20 | include/hw/arm/fsl-imx7.h | 7 +++++ |
22 | hw/intc/arm_gicv3_common.c | 79 ++++++++++++++++++++++++++++++ | 21 | hw/arm/fsl-imx7.c | 63 +++++++++++++++++++++++++++++++++++++++ |
23 | hw/intc/arm_gicv3_kvm.c | 38 ++++++++++++++ | 22 | 2 files changed, 70 insertions(+) |
24 | 3 files changed, 118 insertions(+) | ||
25 | 23 | ||
26 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | 24 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
27 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/intc/arm_gicv3_common.h | 26 | --- a/include/hw/arm/fsl-imx7.h |
29 | +++ b/include/hw/intc/arm_gicv3_common.h | 27 | +++ b/include/hw/arm/fsl-imx7.h |
30 | @@ -XXX,XX +XXX,XX @@ struct GICv3State { | 28 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
31 | uint32_t revision; | 29 | IMX7GPRState gpr; |
32 | bool security_extn; | 30 | ChipideaState usb[FSL_IMX7_NUM_USBS]; |
33 | bool irq_reset_nonsecure; | 31 | DesignwarePCIEHost pcie; |
34 | + bool gicd_no_migration_shift_bug; | 32 | + MemoryRegion rom; |
35 | 33 | + MemoryRegion caam; | |
36 | int dev_fd; /* kvm device fd if backed by kvm vgic support */ | 34 | + MemoryRegion ocram; |
37 | Error *migration_blocker; | 35 | + MemoryRegion ocram_epdc; |
38 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 36 | + MemoryRegion ocram_pxp; |
37 | + MemoryRegion ocram_s; | ||
38 | + | ||
39 | uint32_t phy_num[FSL_IMX7_NUM_ETHS]; | ||
40 | bool phy_connected[FSL_IMX7_NUM_ETHS]; | ||
41 | }; | ||
42 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/intc/arm_gicv3_common.c | 44 | --- a/hw/arm/fsl-imx7.c |
41 | +++ b/hw/intc/arm_gicv3_common.c | 45 | +++ b/hw/arm/fsl-imx7.c |
42 | @@ -XXX,XX +XXX,XX @@ | 46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) |
43 | #include "hw/intc/arm_gicv3_common.h" | 47 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, |
44 | #include "gicv3_internal.h" | 48 | FSL_IMX7_PCIE_PHY_SIZE); |
45 | #include "hw/arm/linux-boot-if.h" | 49 | |
46 | +#include "sysemu/kvm.h" | 50 | + /* |
47 | 51 | + * CSU | |
48 | static int gicv3_pre_save(void *opaque) | ||
49 | { | ||
50 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3_cpu = { | ||
51 | } | ||
52 | }; | ||
53 | |||
54 | +static int gicv3_gicd_no_migration_shift_bug_pre_load(void *opaque) | ||
55 | +{ | ||
56 | + GICv3State *cs = opaque; | ||
57 | + | ||
58 | + /* | ||
59 | + * The gicd_no_migration_shift_bug flag is used for migration compatibility | ||
60 | + * for old version QEMU which may have the GICD bmp shift bug under KVM mode. | ||
61 | + * Strictly, what we want to know is whether the migration source is using | ||
62 | + * KVM. Since we don't have any way to determine that, we look at whether the | ||
63 | + * destination is using KVM; this is close enough because for the older QEMU | ||
64 | + * versions with this bug KVM -> TCG migration didn't work anyway. If the | ||
65 | + * source is a newer QEMU without this bug it will transmit the migration | ||
66 | + * subsection which sets the flag to true; otherwise it will remain set to | ||
67 | + * the value we select here. | ||
68 | + */ | ||
69 | + if (kvm_enabled()) { | ||
70 | + cs->gicd_no_migration_shift_bug = false; | ||
71 | + } | ||
72 | + | ||
73 | + return 0; | ||
74 | +} | ||
75 | + | ||
76 | +static int gicv3_gicd_no_migration_shift_bug_post_load(void *opaque, | ||
77 | + int version_id) | ||
78 | +{ | ||
79 | + GICv3State *cs = opaque; | ||
80 | + | ||
81 | + if (cs->gicd_no_migration_shift_bug) { | ||
82 | + return 0; | ||
83 | + } | ||
84 | + | ||
85 | + /* Older versions of QEMU had a bug in the handling of state save/restore | ||
86 | + * to the KVM GICv3: they got the offset in the bitmap arrays wrong, | ||
87 | + * so that instead of the data for external interrupts 32 and up | ||
88 | + * starting at bit position 32 in the bitmap, it started at bit | ||
89 | + * position 64. If we're receiving data from a QEMU with that bug, | ||
90 | + * we must move the data down into the right place. | ||
91 | + */ | 52 | + */ |
92 | + memmove(cs->group, (uint8_t *)cs->group + GIC_INTERNAL / 8, | 53 | + create_unimplemented_device("csu", FSL_IMX7_CSU_ADDR, |
93 | + sizeof(cs->group) - GIC_INTERNAL / 8); | 54 | + FSL_IMX7_CSU_SIZE); |
94 | + memmove(cs->grpmod, (uint8_t *)cs->grpmod + GIC_INTERNAL / 8, | ||
95 | + sizeof(cs->grpmod) - GIC_INTERNAL / 8); | ||
96 | + memmove(cs->enabled, (uint8_t *)cs->enabled + GIC_INTERNAL / 8, | ||
97 | + sizeof(cs->enabled) - GIC_INTERNAL / 8); | ||
98 | + memmove(cs->pending, (uint8_t *)cs->pending + GIC_INTERNAL / 8, | ||
99 | + sizeof(cs->pending) - GIC_INTERNAL / 8); | ||
100 | + memmove(cs->active, (uint8_t *)cs->active + GIC_INTERNAL / 8, | ||
101 | + sizeof(cs->active) - GIC_INTERNAL / 8); | ||
102 | + memmove(cs->edge_trigger, (uint8_t *)cs->edge_trigger + GIC_INTERNAL / 8, | ||
103 | + sizeof(cs->edge_trigger) - GIC_INTERNAL / 8); | ||
104 | + | 55 | + |
105 | + /* | 56 | + /* |
106 | + * While this new version QEMU doesn't have this kind of bug as we fix it, | 57 | + * TZASC |
107 | + * so it needs to set the flag to true to indicate that and it's necessary | ||
108 | + * for next migration to work from this new version QEMU. | ||
109 | + */ | 58 | + */ |
110 | + cs->gicd_no_migration_shift_bug = true; | 59 | + create_unimplemented_device("tzasc", FSL_IMX7_TZASC_ADDR, |
60 | + FSL_IMX7_TZASC_SIZE); | ||
111 | + | 61 | + |
112 | + return 0; | 62 | + /* |
113 | +} | 63 | + * OCRAM memory |
64 | + */ | ||
65 | + memory_region_init_ram(&s->ocram, NULL, "imx7.ocram", | ||
66 | + FSL_IMX7_OCRAM_MEM_SIZE, | ||
67 | + &error_abort); | ||
68 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_MEM_ADDR, | ||
69 | + &s->ocram); | ||
114 | + | 70 | + |
115 | +const VMStateDescription vmstate_gicv3_gicd_no_migration_shift_bug = { | 71 | + /* |
116 | + .name = "arm_gicv3/gicd_no_migration_shift_bug", | 72 | + * OCRAM EPDC memory |
117 | + .version_id = 1, | 73 | + */ |
118 | + .minimum_version_id = 1, | 74 | + memory_region_init_ram(&s->ocram_epdc, NULL, "imx7.ocram_epdc", |
119 | + .pre_load = gicv3_gicd_no_migration_shift_bug_pre_load, | 75 | + FSL_IMX7_OCRAM_EPDC_SIZE, |
120 | + .post_load = gicv3_gicd_no_migration_shift_bug_post_load, | 76 | + &error_abort); |
121 | + .fields = (VMStateField[]) { | 77 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_EPDC_ADDR, |
122 | + VMSTATE_BOOL(gicd_no_migration_shift_bug, GICv3State), | 78 | + &s->ocram_epdc); |
123 | + VMSTATE_END_OF_LIST() | ||
124 | + } | ||
125 | +}; | ||
126 | + | 79 | + |
127 | static const VMStateDescription vmstate_gicv3 = { | 80 | + /* |
128 | .name = "arm_gicv3", | 81 | + * OCRAM PXP memory |
129 | .version_id = 1, | 82 | + */ |
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3 = { | 83 | + memory_region_init_ram(&s->ocram_pxp, NULL, "imx7.ocram_pxp", |
131 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, GICv3State, num_cpu, | 84 | + FSL_IMX7_OCRAM_PXP_SIZE, |
132 | vmstate_gicv3_cpu, GICv3CPUState), | 85 | + &error_abort); |
133 | VMSTATE_END_OF_LIST() | 86 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_PXP_ADDR, |
134 | + }, | 87 | + &s->ocram_pxp); |
135 | + .subsections = (const VMStateDescription * []) { | 88 | + |
136 | + &vmstate_gicv3_gicd_no_migration_shift_bug, | 89 | + /* |
137 | + NULL | 90 | + * OCRAM_S memory |
138 | } | 91 | + */ |
139 | }; | 92 | + memory_region_init_ram(&s->ocram_s, NULL, "imx7.ocram_s", |
140 | 93 | + FSL_IMX7_OCRAM_S_SIZE, | |
141 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_reset(DeviceState *dev) | 94 | + &error_abort); |
142 | gicv3_gicd_group_set(s, i); | 95 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_S_ADDR, |
143 | } | 96 | + &s->ocram_s); |
144 | } | 97 | + |
145 | + s->gicd_no_migration_shift_bug = true; | 98 | + /* |
99 | + * ROM memory | ||
100 | + */ | ||
101 | + memory_region_init_rom(&s->rom, OBJECT(dev), "imx7.rom", | ||
102 | + FSL_IMX7_ROM_SIZE, &error_abort); | ||
103 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_ROM_ADDR, | ||
104 | + &s->rom); | ||
105 | + | ||
106 | + /* | ||
107 | + * CAAM memory | ||
108 | + */ | ||
109 | + memory_region_init_rom(&s->caam, OBJECT(dev), "imx7.caam", | ||
110 | + FSL_IMX7_CAAM_MEM_SIZE, &error_abort); | ||
111 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_CAAM_MEM_ADDR, | ||
112 | + &s->caam); | ||
146 | } | 113 | } |
147 | 114 | ||
148 | static void arm_gic_common_linux_init(ARMLinuxBootIf *obj, | 115 | static Property fsl_imx7_properties[] = { |
149 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/hw/intc/arm_gicv3_kvm.c | ||
152 | +++ b/hw/intc/arm_gicv3_kvm.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_get_edge_trigger(GICv3State *s, uint32_t offset, | ||
154 | uint32_t reg; | ||
155 | int irq; | ||
156 | |||
157 | + /* For the KVM GICv3, affinity routing is always enabled, and the first 2 | ||
158 | + * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding | ||
159 | + * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync | ||
160 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
161 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
162 | + * first GIC_INTERNAL irqs. | ||
163 | + */ | ||
164 | + offset += (GIC_INTERNAL * 2) / 8; | ||
165 | for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
166 | kvm_gicd_access(s, offset, ®, false); | ||
167 | reg = half_unshuffle32(reg >> 1); | ||
168 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_put_edge_trigger(GICv3State *s, uint32_t offset, | ||
169 | uint32_t reg; | ||
170 | int irq; | ||
171 | |||
172 | + /* For the KVM GICv3, affinity routing is always enabled, and the first 2 | ||
173 | + * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding | ||
174 | + * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync | ||
175 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
176 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
177 | + * first GIC_INTERNAL irqs. | ||
178 | + */ | ||
179 | + offset += (GIC_INTERNAL * 2) / 8; | ||
180 | for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
181 | reg = *gic_bmp_ptr32(bmp, irq); | ||
182 | if (irq % 32 != 0) { | ||
183 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_getbmp(GICv3State *s, uint32_t offset, uint32_t *bmp) | ||
184 | uint32_t reg; | ||
185 | int irq; | ||
186 | |||
187 | + /* For the KVM GICv3, affinity routing is always enabled, and the | ||
188 | + * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ | ||
189 | + * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding | ||
190 | + * functionality is replaced by the GICR registers. It doesn't need to sync | ||
191 | + * them. So it should increase the offset to skip GIC_INTERNAL irqs. | ||
192 | + * This matches the for_each_dist_irq_reg() macro which also skips the | ||
193 | + * first GIC_INTERNAL irqs. | ||
194 | + */ | ||
195 | + offset += (GIC_INTERNAL * 1) / 8; | ||
196 | for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
197 | kvm_gicd_access(s, offset, ®, false); | ||
198 | *gic_bmp_ptr32(bmp, irq) = reg; | ||
199 | @@ -XXX,XX +XXX,XX @@ static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, | ||
200 | uint32_t reg; | ||
201 | int irq; | ||
202 | |||
203 | + /* For the KVM GICv3, affinity routing is always enabled, and the | ||
204 | + * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ | ||
205 | + * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding | ||
206 | + * functionality is replaced by the GICR registers. It doesn't need to sync | ||
207 | + * them. So it should increase the offset and clroffset to skip GIC_INTERNAL | ||
208 | + * irqs. This matches the for_each_dist_irq_reg() macro which also skips the | ||
209 | + * first GIC_INTERNAL irqs. | ||
210 | + */ | ||
211 | + offset += (GIC_INTERNAL * 1) / 8; | ||
212 | + if (clroffset != 0) { | ||
213 | + clroffset += (GIC_INTERNAL * 1) / 8; | ||
214 | + } | ||
215 | + | ||
216 | for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
217 | /* If this bitmap is a set/clear register pair, first write to the | ||
218 | * clear-reg to clear all bits before using the set-reg to write | ||
219 | -- | 116 | -- |
220 | 2.17.1 | 117 | 2.34.1 |
221 | 118 | ||
222 | 119 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20180530064049.27976-2-clg@kaod.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/aspeed.c | 3 --- | ||
9 | 1 file changed, 3 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/aspeed.c | ||
14 | +++ b/hw/arm/aspeed.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_class_init(ObjectClass *oc, void *data) | ||
16 | mc->no_floppy = 1; | ||
17 | mc->no_cdrom = 1; | ||
18 | mc->no_parallel = 1; | ||
19 | - mc->ignore_memory_transaction_failures = true; | ||
20 | } | ||
21 | |||
22 | static const TypeInfo palmetto_bmc_type = { | ||
23 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_class_init(ObjectClass *oc, void *data) | ||
24 | mc->no_floppy = 1; | ||
25 | mc->no_cdrom = 1; | ||
26 | mc->no_parallel = 1; | ||
27 | - mc->ignore_memory_transaction_failures = true; | ||
28 | } | ||
29 | |||
30 | static const TypeInfo ast2500_evb_type = { | ||
31 | @@ -XXX,XX +XXX,XX @@ static void romulus_bmc_class_init(ObjectClass *oc, void *data) | ||
32 | mc->no_floppy = 1; | ||
33 | mc->no_cdrom = 1; | ||
34 | mc->no_parallel = 1; | ||
35 | - mc->ignore_memory_transaction_failures = true; | ||
36 | } | ||
37 | |||
38 | static const TypeInfo romulus_bmc_type = { | ||
39 | -- | ||
40 | 2.17.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Specs are available here : | 3 | The SRC device is normally used to start the secondary CPU. |
4 | 4 | ||
5 | https://www.nxp.com/docs/en/application-note/AN264.pdf | 5 | When running Linux directly, QEMU is emulating a PSCI interface that UBOOT |
6 | 6 | is installing at boot time and therefore the fact that the SRC device is | |
7 | This is a simple model supporting the basic registers for led and GPIO | 7 | unimplemented is hidden as Qemu respond directly to PSCI requets without |
8 | mode. The device also supports two blinking rates but not the model | 8 | using the SRC device. |
9 | yet. | 9 | |
10 | 10 | But if you try to run a more bare metal application (maybe uboot itself), | |
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 11 | then it is not possible to start the secondary CPU as the SRC is an |
12 | unimplemented device. | ||
13 | |||
14 | This patch adds the ability to start the secondary CPU through the SRC | ||
15 | device so that you can use this feature in bare metal applications. | ||
16 | |||
17 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 19 | Message-id: ce9a0162defd2acee5dc7f8a674743de0cded569.1692964892.git.jcd@tribudubois.net |
14 | Message-id: 20180530064049.27976-7-clg@kaod.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 21 | --- |
17 | hw/misc/Makefile.objs | 1 + | 22 | include/hw/arm/fsl-imx7.h | 3 +- |
18 | tests/Makefile.include | 2 + | 23 | include/hw/misc/imx7_src.h | 66 +++++++++ |
19 | include/hw/misc/pca9552.h | 32 +++++ | 24 | hw/arm/fsl-imx7.c | 8 +- |
20 | include/hw/misc/pca9552_regs.h | 32 +++++ | 25 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++++++ |
21 | tests/libqos/i2c.h | 2 + | 26 | hw/misc/meson.build | 1 + |
22 | hw/misc/pca9552.c | 240 ++++++++++++++++++++++++++++++++ | 27 | hw/misc/trace-events | 4 + |
23 | tests/pca9552-test.c | 116 +++++++++++++++ | 28 | 6 files changed, 356 insertions(+), 2 deletions(-) |
24 | tests/tmp105-test.c | 2 - | 29 | create mode 100644 include/hw/misc/imx7_src.h |
25 | default-configs/arm-softmmu.mak | 1 + | 30 | create mode 100644 hw/misc/imx7_src.c |
26 | 9 files changed, 426 insertions(+), 2 deletions(-) | 31 | |
27 | create mode 100644 include/hw/misc/pca9552.h | 32 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
28 | create mode 100644 include/hw/misc/pca9552_regs.h | ||
29 | create mode 100644 hw/misc/pca9552.c | ||
30 | create mode 100644 tests/pca9552-test.c | ||
31 | |||
32 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
33 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/misc/Makefile.objs | 34 | --- a/include/hw/arm/fsl-imx7.h |
35 | +++ b/hw/misc/Makefile.objs | 35 | +++ b/include/hw/arm/fsl-imx7.h |
36 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SGA) += sga.o | 36 | @@ -XXX,XX +XXX,XX @@ |
37 | common-obj-$(CONFIG_ISA_TESTDEV) += pc-testdev.o | 37 | #include "hw/misc/imx7_ccm.h" |
38 | common-obj-$(CONFIG_PCI_TESTDEV) += pci-testdev.o | 38 | #include "hw/misc/imx7_snvs.h" |
39 | common-obj-$(CONFIG_EDU) += edu.o | 39 | #include "hw/misc/imx7_gpr.h" |
40 | +common-obj-$(CONFIG_PCA9552) += pca9552.o | 40 | +#include "hw/misc/imx7_src.h" |
41 | 41 | #include "hw/watchdog/wdt_imx2.h" | |
42 | common-obj-y += unimp.o | 42 | #include "hw/gpio/imx_gpio.h" |
43 | common-obj-$(CONFIG_FW_CFG_DMA) += vmcoreinfo.o | 43 | #include "hw/char/imx_serial.h" |
44 | diff --git a/tests/Makefile.include b/tests/Makefile.include | 44 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
45 | index XXXXXXX..XXXXXXX 100644 | 45 | IMX7CCMState ccm; |
46 | --- a/tests/Makefile.include | 46 | IMX7AnalogState analog; |
47 | +++ b/tests/Makefile.include | 47 | IMX7SNVSState snvs; |
48 | @@ -XXX,XX +XXX,XX @@ check-qtest-sparc64-y += tests/prom-env-test$(EXESUF) | 48 | + IMX7SRCState src; |
49 | check-qtest-sparc64-y += tests/boot-serial-test$(EXESUF) | 49 | IMXGPCv2State gpcv2; |
50 | 50 | IMXSPIState spi[FSL_IMX7_NUM_ECSPIS]; | |
51 | check-qtest-arm-y = tests/tmp105-test$(EXESUF) | 51 | IMXI2CState i2c[FSL_IMX7_NUM_I2CS]; |
52 | +check-qtest-arm-y += tests/pca9552-test$(EXESUF) | 52 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { |
53 | check-qtest-arm-y += tests/ds1338-test$(EXESUF) | 53 | FSL_IMX7_GPC_ADDR = 0x303A0000, |
54 | check-qtest-arm-y += tests/m25p80-test$(EXESUF) | 54 | |
55 | gcov-files-arm-y += hw/misc/tmp105.c | 55 | FSL_IMX7_SRC_ADDR = 0x30390000, |
56 | @@ -XXX,XX +XXX,XX @@ tests/bios-tables-test$(EXESUF): tests/bios-tables-test.o \ | 56 | - FSL_IMX7_SRC_SIZE = (4 * KiB), |
57 | tests/boot-sector.o tests/acpi-utils.o $(libqos-obj-y) | 57 | |
58 | tests/pxe-test$(EXESUF): tests/pxe-test.o tests/boot-sector.o $(libqos-obj-y) | 58 | FSL_IMX7_CCM_ADDR = 0x30380000, |
59 | tests/tmp105-test$(EXESUF): tests/tmp105-test.o $(libqos-omap-obj-y) | 59 | |
60 | +tests/pca9552-test$(EXESUF): tests/pca9552-test.o $(libqos-omap-obj-y) | 60 | diff --git a/include/hw/misc/imx7_src.h b/include/hw/misc/imx7_src.h |
61 | tests/ds1338-test$(EXESUF): tests/ds1338-test.o $(libqos-imx-obj-y) | ||
62 | tests/m25p80-test$(EXESUF): tests/m25p80-test.o | ||
63 | tests/i440fx-test$(EXESUF): tests/i440fx-test.o $(libqos-pc-obj-y) | ||
64 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
65 | new file mode 100644 | 61 | new file mode 100644 |
66 | index XXXXXXX..XXXXXXX | 62 | index XXXXXXX..XXXXXXX |
67 | --- /dev/null | 63 | --- /dev/null |
68 | +++ b/include/hw/misc/pca9552.h | 64 | +++ b/include/hw/misc/imx7_src.h |
69 | @@ -XXX,XX +XXX,XX @@ | 65 | @@ -XXX,XX +XXX,XX @@ |
70 | +/* | 66 | +/* |
71 | + * PCA9552 I2C LED blinker | 67 | + * IMX7 System Reset Controller |
72 | + * | 68 | + * |
73 | + * Copyright (c) 2017-2018, IBM Corporation. | 69 | + * Copyright (C) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> |
74 | + * | ||
75 | + * This work is licensed under the terms of the GNU GPL, version 2 or | ||
76 | + * later. See the COPYING file in the top-level directory. | ||
77 | + */ | ||
78 | +#ifndef PCA9552_H | ||
79 | +#define PCA9552_H | ||
80 | + | ||
81 | +#include "hw/i2c/i2c.h" | ||
82 | + | ||
83 | +#define TYPE_PCA9552 "pca9552" | ||
84 | +#define PCA9552(obj) OBJECT_CHECK(PCA9552State, (obj), TYPE_PCA9552) | ||
85 | + | ||
86 | +#define PCA9552_NR_REGS 10 | ||
87 | + | ||
88 | +typedef struct PCA9552State { | ||
89 | + /*< private >*/ | ||
90 | + I2CSlave i2c; | ||
91 | + /*< public >*/ | ||
92 | + | ||
93 | + uint8_t len; | ||
94 | + uint8_t pointer; | ||
95 | + | ||
96 | + uint8_t regs[PCA9552_NR_REGS]; | ||
97 | + uint8_t max_reg; | ||
98 | + uint8_t nr_leds; | ||
99 | +} PCA9552State; | ||
100 | + | ||
101 | +#endif | ||
102 | diff --git a/include/hw/misc/pca9552_regs.h b/include/hw/misc/pca9552_regs.h | ||
103 | new file mode 100644 | ||
104 | index XXXXXXX..XXXXXXX | ||
105 | --- /dev/null | ||
106 | +++ b/include/hw/misc/pca9552_regs.h | ||
107 | @@ -XXX,XX +XXX,XX @@ | ||
108 | +/* | ||
109 | + * PCA9552 I2C LED blinker registers | ||
110 | + * | ||
111 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
112 | + * | ||
113 | + * This work is licensed under the terms of the GNU GPL, version 2 or | ||
114 | + * later. See the COPYING file in the top-level directory. | ||
115 | + */ | ||
116 | +#ifndef PCA9552_REGS_H | ||
117 | +#define PCA9552_REGS_H | ||
118 | + | ||
119 | +/* | ||
120 | + * Bits [0:3] are used to address a specific register. | ||
121 | + */ | ||
122 | +#define PCA9552_INPUT0 0 /* read only input register 0 */ | ||
123 | +#define PCA9552_INPUT1 1 /* read only input register 1 */ | ||
124 | +#define PCA9552_PSC0 2 /* read/write frequency prescaler 0 */ | ||
125 | +#define PCA9552_PWM0 3 /* read/write PWM register 0 */ | ||
126 | +#define PCA9552_PSC1 4 /* read/write frequency prescaler 1 */ | ||
127 | +#define PCA9552_PWM1 5 /* read/write PWM register 1 */ | ||
128 | +#define PCA9552_LS0 6 /* read/write LED0 to LED3 selector */ | ||
129 | +#define PCA9552_LS1 7 /* read/write LED4 to LED7 selector */ | ||
130 | +#define PCA9552_LS2 8 /* read/write LED8 to LED11 selector */ | ||
131 | +#define PCA9552_LS3 9 /* read/write LED12 to LED15 selector */ | ||
132 | + | ||
133 | +/* | ||
134 | + * Bit [4] is used to activate the Auto-Increment option of the | ||
135 | + * register address | ||
136 | + */ | ||
137 | +#define PCA9552_AUTOINC (1 << 4) | ||
138 | + | ||
139 | +#endif | ||
140 | diff --git a/tests/libqos/i2c.h b/tests/libqos/i2c.h | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/tests/libqos/i2c.h | ||
143 | +++ b/tests/libqos/i2c.h | ||
144 | @@ -XXX,XX +XXX,XX @@ struct I2CAdapter { | ||
145 | QTestState *qts; | ||
146 | }; | ||
147 | |||
148 | +#define OMAP2_I2C_1_BASE 0x48070000 | ||
149 | + | ||
150 | void i2c_send(I2CAdapter *i2c, uint8_t addr, | ||
151 | const uint8_t *buf, uint16_t len); | ||
152 | void i2c_recv(I2CAdapter *i2c, uint8_t addr, | ||
153 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c | ||
154 | new file mode 100644 | ||
155 | index XXXXXXX..XXXXXXX | ||
156 | --- /dev/null | ||
157 | +++ b/hw/misc/pca9552.c | ||
158 | @@ -XXX,XX +XXX,XX @@ | ||
159 | +/* | ||
160 | + * PCA9552 I2C LED blinker | ||
161 | + * | ||
162 | + * https://www.nxp.com/docs/en/application-note/AN264.pdf | ||
163 | + * | ||
164 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
165 | + * | ||
166 | + * This work is licensed under the terms of the GNU GPL, version 2 or | ||
167 | + * later. See the COPYING file in the top-level directory. | ||
168 | + */ | ||
169 | + | ||
170 | +#include "qemu/osdep.h" | ||
171 | +#include "qemu/log.h" | ||
172 | +#include "hw/hw.h" | ||
173 | +#include "hw/misc/pca9552.h" | ||
174 | +#include "hw/misc/pca9552_regs.h" | ||
175 | + | ||
176 | +#define PCA9552_LED_ON 0x0 | ||
177 | +#define PCA9552_LED_OFF 0x1 | ||
178 | +#define PCA9552_LED_PWM0 0x2 | ||
179 | +#define PCA9552_LED_PWM1 0x3 | ||
180 | + | ||
181 | +static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) | ||
182 | +{ | ||
183 | + uint8_t reg = PCA9552_LS0 + (pin / 4); | ||
184 | + uint8_t shift = (pin % 4) << 1; | ||
185 | + | ||
186 | + return extract32(s->regs[reg], shift, 2); | ||
187 | +} | ||
188 | + | ||
189 | +static void pca9552_update_pin_input(PCA9552State *s) | ||
190 | +{ | ||
191 | + int i; | ||
192 | + | ||
193 | + for (i = 0; i < s->nr_leds; i++) { | ||
194 | + uint8_t input_reg = PCA9552_INPUT0 + (i / 8); | ||
195 | + uint8_t input_shift = (i % 8); | ||
196 | + uint8_t config = pca9552_pin_get_config(s, i); | ||
197 | + | ||
198 | + switch (config) { | ||
199 | + case PCA9552_LED_ON: | ||
200 | + s->regs[input_reg] |= 1 << input_shift; | ||
201 | + break; | ||
202 | + case PCA9552_LED_OFF: | ||
203 | + s->regs[input_reg] &= ~(1 << input_shift); | ||
204 | + break; | ||
205 | + case PCA9552_LED_PWM0: | ||
206 | + case PCA9552_LED_PWM1: | ||
207 | + /* TODO */ | ||
208 | + default: | ||
209 | + break; | ||
210 | + } | ||
211 | + } | ||
212 | +} | ||
213 | + | ||
214 | +static uint8_t pca9552_read(PCA9552State *s, uint8_t reg) | ||
215 | +{ | ||
216 | + switch (reg) { | ||
217 | + case PCA9552_INPUT0: | ||
218 | + case PCA9552_INPUT1: | ||
219 | + case PCA9552_PSC0: | ||
220 | + case PCA9552_PWM0: | ||
221 | + case PCA9552_PSC1: | ||
222 | + case PCA9552_PWM1: | ||
223 | + case PCA9552_LS0: | ||
224 | + case PCA9552_LS1: | ||
225 | + case PCA9552_LS2: | ||
226 | + case PCA9552_LS3: | ||
227 | + return s->regs[reg]; | ||
228 | + default: | ||
229 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: unexpected read to register %d\n", | ||
230 | + __func__, reg); | ||
231 | + return 0xFF; | ||
232 | + } | ||
233 | +} | ||
234 | + | ||
235 | +static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
236 | +{ | ||
237 | + switch (reg) { | ||
238 | + case PCA9552_PSC0: | ||
239 | + case PCA9552_PWM0: | ||
240 | + case PCA9552_PSC1: | ||
241 | + case PCA9552_PWM1: | ||
242 | + s->regs[reg] = data; | ||
243 | + break; | ||
244 | + | ||
245 | + case PCA9552_LS0: | ||
246 | + case PCA9552_LS1: | ||
247 | + case PCA9552_LS2: | ||
248 | + case PCA9552_LS3: | ||
249 | + s->regs[reg] = data; | ||
250 | + pca9552_update_pin_input(s); | ||
251 | + break; | ||
252 | + | ||
253 | + case PCA9552_INPUT0: | ||
254 | + case PCA9552_INPUT1: | ||
255 | + default: | ||
256 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: unexpected write to register %d\n", | ||
257 | + __func__, reg); | ||
258 | + } | ||
259 | +} | ||
260 | + | ||
261 | +/* | ||
262 | + * When Auto-Increment is on, the register address is incremented | ||
263 | + * after each byte is sent to or received by the device. The index | ||
264 | + * rollovers to 0 when the maximum register address is reached. | ||
265 | + */ | ||
266 | +static void pca9552_autoinc(PCA9552State *s) | ||
267 | +{ | ||
268 | + if (s->pointer != 0xFF && s->pointer & PCA9552_AUTOINC) { | ||
269 | + uint8_t reg = s->pointer & 0xf; | ||
270 | + | ||
271 | + reg = (reg + 1) % (s->max_reg + 1); | ||
272 | + s->pointer = reg | PCA9552_AUTOINC; | ||
273 | + } | ||
274 | +} | ||
275 | + | ||
276 | +static int pca9552_recv(I2CSlave *i2c) | ||
277 | +{ | ||
278 | + PCA9552State *s = PCA9552(i2c); | ||
279 | + uint8_t ret; | ||
280 | + | ||
281 | + ret = pca9552_read(s, s->pointer & 0xf); | ||
282 | + | ||
283 | + /* | ||
284 | + * From the Specs: | ||
285 | + * | ||
286 | + * Important Note: When a Read sequence is initiated and the | ||
287 | + * AI bit is set to Logic Level 1, the Read Sequence MUST | ||
288 | + * start by a register different from 0. | ||
289 | + * | ||
290 | + * I don't know what should be done in this case, so throw an | ||
291 | + * error. | ||
292 | + */ | ||
293 | + if (s->pointer == PCA9552_AUTOINC) { | ||
294 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
295 | + "%s: Autoincrement read starting with register 0\n", | ||
296 | + __func__); | ||
297 | + } | ||
298 | + | ||
299 | + pca9552_autoinc(s); | ||
300 | + | ||
301 | + return ret; | ||
302 | +} | ||
303 | + | ||
304 | +static int pca9552_send(I2CSlave *i2c, uint8_t data) | ||
305 | +{ | ||
306 | + PCA9552State *s = PCA9552(i2c); | ||
307 | + | ||
308 | + /* First byte sent by is the register address */ | ||
309 | + if (s->len == 0) { | ||
310 | + s->pointer = data; | ||
311 | + s->len++; | ||
312 | + } else { | ||
313 | + pca9552_write(s, s->pointer & 0xf, data); | ||
314 | + | ||
315 | + pca9552_autoinc(s); | ||
316 | + } | ||
317 | + | ||
318 | + return 0; | ||
319 | +} | ||
320 | + | ||
321 | +static int pca9552_event(I2CSlave *i2c, enum i2c_event event) | ||
322 | +{ | ||
323 | + PCA9552State *s = PCA9552(i2c); | ||
324 | + | ||
325 | + s->len = 0; | ||
326 | + return 0; | ||
327 | +} | ||
328 | + | ||
329 | +static const VMStateDescription pca9552_vmstate = { | ||
330 | + .name = "PCA9552", | ||
331 | + .version_id = 0, | ||
332 | + .minimum_version_id = 0, | ||
333 | + .fields = (VMStateField[]) { | ||
334 | + VMSTATE_UINT8(len, PCA9552State), | ||
335 | + VMSTATE_UINT8(pointer, PCA9552State), | ||
336 | + VMSTATE_UINT8_ARRAY(regs, PCA9552State, PCA9552_NR_REGS), | ||
337 | + VMSTATE_I2C_SLAVE(i2c, PCA9552State), | ||
338 | + VMSTATE_END_OF_LIST() | ||
339 | + } | ||
340 | +}; | ||
341 | + | ||
342 | +static void pca9552_reset(DeviceState *dev) | ||
343 | +{ | ||
344 | + PCA9552State *s = PCA9552(dev); | ||
345 | + | ||
346 | + s->regs[PCA9552_PSC0] = 0xFF; | ||
347 | + s->regs[PCA9552_PWM0] = 0x80; | ||
348 | + s->regs[PCA9552_PSC1] = 0xFF; | ||
349 | + s->regs[PCA9552_PWM1] = 0x80; | ||
350 | + s->regs[PCA9552_LS0] = 0x55; /* all OFF */ | ||
351 | + s->regs[PCA9552_LS1] = 0x55; | ||
352 | + s->regs[PCA9552_LS2] = 0x55; | ||
353 | + s->regs[PCA9552_LS3] = 0x55; | ||
354 | + | ||
355 | + pca9552_update_pin_input(s); | ||
356 | + | ||
357 | + s->pointer = 0xFF; | ||
358 | + s->len = 0; | ||
359 | +} | ||
360 | + | ||
361 | +static void pca9552_initfn(Object *obj) | ||
362 | +{ | ||
363 | + PCA9552State *s = PCA9552(obj); | ||
364 | + | ||
365 | + /* If support for the other PCA955X devices are implemented, these | ||
366 | + * constant values might be part of class structure describing the | ||
367 | + * PCA955X device | ||
368 | + */ | ||
369 | + s->max_reg = PCA9552_LS3; | ||
370 | + s->nr_leds = 16; | ||
371 | +} | ||
372 | + | ||
373 | +static void pca9552_class_init(ObjectClass *klass, void *data) | ||
374 | +{ | ||
375 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
376 | + I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
377 | + | ||
378 | + k->event = pca9552_event; | ||
379 | + k->recv = pca9552_recv; | ||
380 | + k->send = pca9552_send; | ||
381 | + dc->reset = pca9552_reset; | ||
382 | + dc->vmsd = &pca9552_vmstate; | ||
383 | +} | ||
384 | + | ||
385 | +static const TypeInfo pca9552_info = { | ||
386 | + .name = TYPE_PCA9552, | ||
387 | + .parent = TYPE_I2C_SLAVE, | ||
388 | + .instance_init = pca9552_initfn, | ||
389 | + .instance_size = sizeof(PCA9552State), | ||
390 | + .class_init = pca9552_class_init, | ||
391 | +}; | ||
392 | + | ||
393 | +static void pca9552_register_types(void) | ||
394 | +{ | ||
395 | + type_register_static(&pca9552_info); | ||
396 | +} | ||
397 | + | ||
398 | +type_init(pca9552_register_types) | ||
399 | diff --git a/tests/pca9552-test.c b/tests/pca9552-test.c | ||
400 | new file mode 100644 | ||
401 | index XXXXXXX..XXXXXXX | ||
402 | --- /dev/null | ||
403 | +++ b/tests/pca9552-test.c | ||
404 | @@ -XXX,XX +XXX,XX @@ | ||
405 | +/* | ||
406 | + * QTest testcase for the PCA9552 LED blinker | ||
407 | + * | ||
408 | + * Copyright (c) 2017-2018, IBM Corporation. | ||
409 | + * | 70 | + * |
410 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 71 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
411 | + * See the COPYING file in the top-level directory. | 72 | + * See the COPYING file in the top-level directory. |
412 | + */ | 73 | + */ |
413 | + | 74 | + |
75 | +#ifndef IMX7_SRC_H | ||
76 | +#define IMX7_SRC_H | ||
77 | + | ||
78 | +#include "hw/sysbus.h" | ||
79 | +#include "qemu/bitops.h" | ||
80 | +#include "qom/object.h" | ||
81 | + | ||
82 | +#define SRC_SCR 0 | ||
83 | +#define SRC_A7RCR0 1 | ||
84 | +#define SRC_A7RCR1 2 | ||
85 | +#define SRC_M4RCR 3 | ||
86 | +#define SRC_ERCR 5 | ||
87 | +#define SRC_HSICPHY_RCR 7 | ||
88 | +#define SRC_USBOPHY1_RCR 8 | ||
89 | +#define SRC_USBOPHY2_RCR 9 | ||
90 | +#define SRC_MPIPHY_RCR 10 | ||
91 | +#define SRC_PCIEPHY_RCR 11 | ||
92 | +#define SRC_SBMR1 22 | ||
93 | +#define SRC_SRSR 23 | ||
94 | +#define SRC_SISR 26 | ||
95 | +#define SRC_SIMR 27 | ||
96 | +#define SRC_SBMR2 28 | ||
97 | +#define SRC_GPR1 29 | ||
98 | +#define SRC_GPR2 30 | ||
99 | +#define SRC_GPR3 31 | ||
100 | +#define SRC_GPR4 32 | ||
101 | +#define SRC_GPR5 33 | ||
102 | +#define SRC_GPR6 34 | ||
103 | +#define SRC_GPR7 35 | ||
104 | +#define SRC_GPR8 36 | ||
105 | +#define SRC_GPR9 37 | ||
106 | +#define SRC_GPR10 38 | ||
107 | +#define SRC_MAX 39 | ||
108 | + | ||
109 | +/* SRC_A7SCR1 */ | ||
110 | +#define R_CORE1_ENABLE_SHIFT 1 | ||
111 | +#define R_CORE1_ENABLE_LENGTH 1 | ||
112 | +/* SRC_A7SCR0 */ | ||
113 | +#define R_CORE1_RST_SHIFT 5 | ||
114 | +#define R_CORE1_RST_LENGTH 1 | ||
115 | +#define R_CORE0_RST_SHIFT 4 | ||
116 | +#define R_CORE0_RST_LENGTH 1 | ||
117 | + | ||
118 | +#define TYPE_IMX7_SRC "imx7.src" | ||
119 | +OBJECT_DECLARE_SIMPLE_TYPE(IMX7SRCState, IMX7_SRC) | ||
120 | + | ||
121 | +struct IMX7SRCState { | ||
122 | + /* <private> */ | ||
123 | + SysBusDevice parent_obj; | ||
124 | + | ||
125 | + /* <public> */ | ||
126 | + MemoryRegion iomem; | ||
127 | + | ||
128 | + uint32_t regs[SRC_MAX]; | ||
129 | +}; | ||
130 | + | ||
131 | +#endif /* IMX7_SRC_H */ | ||
132 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/fsl-imx7.c | ||
135 | +++ b/hw/arm/fsl-imx7.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
137 | */ | ||
138 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); | ||
139 | |||
140 | + /* | ||
141 | + * SRC | ||
142 | + */ | ||
143 | + object_initialize_child(obj, "src", &s->src, TYPE_IMX7_SRC); | ||
144 | + | ||
145 | /* | ||
146 | * ECSPIs | ||
147 | */ | ||
148 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
149 | /* | ||
150 | * SRC | ||
151 | */ | ||
152 | - create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | ||
153 | + sysbus_realize(SYS_BUS_DEVICE(&s->src), &error_abort); | ||
154 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX7_SRC_ADDR); | ||
155 | |||
156 | /* | ||
157 | * Watchdogs | ||
158 | diff --git a/hw/misc/imx7_src.c b/hw/misc/imx7_src.c | ||
159 | new file mode 100644 | ||
160 | index XXXXXXX..XXXXXXX | ||
161 | --- /dev/null | ||
162 | +++ b/hw/misc/imx7_src.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | +/* | ||
165 | + * IMX7 System Reset Controller | ||
166 | + * | ||
167 | + * Copyright (c) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> | ||
168 | + * | ||
169 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
170 | + * See the COPYING file in the top-level directory. | ||
171 | + * | ||
172 | + */ | ||
173 | + | ||
414 | +#include "qemu/osdep.h" | 174 | +#include "qemu/osdep.h" |
415 | + | 175 | +#include "hw/misc/imx7_src.h" |
416 | +#include "libqtest.h" | 176 | +#include "migration/vmstate.h" |
417 | +#include "libqos/i2c.h" | 177 | +#include "qemu/bitops.h" |
418 | +#include "hw/misc/pca9552_regs.h" | 178 | +#include "qemu/log.h" |
419 | + | 179 | +#include "qemu/main-loop.h" |
420 | +#define PCA9552_TEST_ID "pca9552-test" | 180 | +#include "qemu/module.h" |
421 | +#define PCA9552_TEST_ADDR 0x60 | 181 | +#include "target/arm/arm-powerctl.h" |
422 | + | 182 | +#include "hw/core/cpu.h" |
423 | +static I2CAdapter *i2c; | 183 | +#include "hw/registerfields.h" |
424 | + | 184 | + |
425 | +static uint8_t pca9552_get8(I2CAdapter *i2c, uint8_t addr, uint8_t reg) | 185 | +#include "trace.h" |
426 | +{ | 186 | + |
427 | + uint8_t resp[1]; | 187 | +static const char *imx7_src_reg_name(uint32_t reg) |
428 | + i2c_send(i2c, addr, ®, 1); | 188 | +{ |
429 | + i2c_recv(i2c, addr, resp, 1); | 189 | + static char unknown[20]; |
430 | + return resp[0]; | 190 | + |
431 | +} | 191 | + switch (reg) { |
432 | + | 192 | + case SRC_SCR: |
433 | +static void pca9552_set8(I2CAdapter *i2c, uint8_t addr, uint8_t reg, | 193 | + return "SRC_SCR"; |
434 | + uint8_t value) | 194 | + case SRC_A7RCR0: |
435 | +{ | 195 | + return "SRC_A7RCR0"; |
436 | + uint8_t cmd[2]; | 196 | + case SRC_A7RCR1: |
437 | + uint8_t resp[1]; | 197 | + return "SRC_A7RCR1"; |
438 | + | 198 | + case SRC_M4RCR: |
439 | + cmd[0] = reg; | 199 | + return "SRC_M4RCR"; |
440 | + cmd[1] = value; | 200 | + case SRC_ERCR: |
441 | + i2c_send(i2c, addr, cmd, 2); | 201 | + return "SRC_ERCR"; |
442 | + i2c_recv(i2c, addr, resp, 1); | 202 | + case SRC_HSICPHY_RCR: |
443 | + g_assert_cmphex(resp[0], ==, cmd[1]); | 203 | + return "SRC_HSICPHY_RCR"; |
444 | +} | 204 | + case SRC_USBOPHY1_RCR: |
445 | + | 205 | + return "SRC_USBOPHY1_RCR"; |
446 | +static void receive_autoinc(void) | 206 | + case SRC_USBOPHY2_RCR: |
447 | +{ | 207 | + return "SRC_USBOPHY2_RCR"; |
448 | + uint8_t resp; | 208 | + case SRC_PCIEPHY_RCR: |
449 | + uint8_t reg = PCA9552_LS0 | PCA9552_AUTOINC; | 209 | + return "SRC_PCIEPHY_RCR"; |
450 | + | 210 | + case SRC_SBMR1: |
451 | + i2c_send(i2c, PCA9552_TEST_ADDR, ®, 1); | 211 | + return "SRC_SBMR1"; |
452 | + | 212 | + case SRC_SRSR: |
453 | + /* PCA9552_LS0 */ | 213 | + return "SRC_SRSR"; |
454 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | 214 | + case SRC_SISR: |
455 | + g_assert_cmphex(resp, ==, 0x54); | 215 | + return "SRC_SISR"; |
456 | + | 216 | + case SRC_SIMR: |
457 | + /* PCA9552_LS1 */ | 217 | + return "SRC_SIMR"; |
458 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | 218 | + case SRC_SBMR2: |
459 | + g_assert_cmphex(resp, ==, 0x55); | 219 | + return "SRC_SBMR2"; |
460 | + | 220 | + case SRC_GPR1: |
461 | + /* PCA9552_LS2 */ | 221 | + return "SRC_GPR1"; |
462 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | 222 | + case SRC_GPR2: |
463 | + g_assert_cmphex(resp, ==, 0x55); | 223 | + return "SRC_GPR2"; |
464 | + | 224 | + case SRC_GPR3: |
465 | + /* PCA9552_LS3 */ | 225 | + return "SRC_GPR3"; |
466 | + i2c_recv(i2c, PCA9552_TEST_ADDR, &resp, 1); | 226 | + case SRC_GPR4: |
467 | + g_assert_cmphex(resp, ==, 0x54); | 227 | + return "SRC_GPR4"; |
468 | +} | 228 | + case SRC_GPR5: |
469 | + | 229 | + return "SRC_GPR5"; |
470 | +static void send_and_receive(void) | 230 | + case SRC_GPR6: |
471 | +{ | 231 | + return "SRC_GPR6"; |
472 | + uint8_t value; | 232 | + case SRC_GPR7: |
473 | + | 233 | + return "SRC_GPR7"; |
474 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0); | 234 | + case SRC_GPR8: |
475 | + g_assert_cmphex(value, ==, 0x55); | 235 | + return "SRC_GPR8"; |
476 | + | 236 | + case SRC_GPR9: |
477 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT0); | 237 | + return "SRC_GPR9"; |
478 | + g_assert_cmphex(value, ==, 0x0); | 238 | + case SRC_GPR10: |
479 | + | 239 | + return "SRC_GPR10"; |
480 | + /* Switch on LED 0 */ | 240 | + default: |
481 | + pca9552_set8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0, 0x54); | 241 | + sprintf(unknown, "%u ?", reg); |
482 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS0); | 242 | + return unknown; |
483 | + g_assert_cmphex(value, ==, 0x54); | ||
484 | + | ||
485 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT0); | ||
486 | + g_assert_cmphex(value, ==, 0x01); | ||
487 | + | ||
488 | + /* Switch on LED 12 */ | ||
489 | + pca9552_set8(i2c, PCA9552_TEST_ADDR, PCA9552_LS3, 0x54); | ||
490 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_LS3); | ||
491 | + g_assert_cmphex(value, ==, 0x54); | ||
492 | + | ||
493 | + value = pca9552_get8(i2c, PCA9552_TEST_ADDR, PCA9552_INPUT1); | ||
494 | + g_assert_cmphex(value, ==, 0x10); | ||
495 | +} | ||
496 | + | ||
497 | +int main(int argc, char **argv) | ||
498 | +{ | ||
499 | + QTestState *s = NULL; | ||
500 | + int ret; | ||
501 | + | ||
502 | + g_test_init(&argc, &argv, NULL); | ||
503 | + | ||
504 | + s = qtest_start("-machine n800 " | ||
505 | + "-device pca9552,bus=i2c-bus.0,id=" PCA9552_TEST_ID | ||
506 | + ",address=0x60"); | ||
507 | + i2c = omap_i2c_create(s, OMAP2_I2C_1_BASE); | ||
508 | + | ||
509 | + qtest_add_func("/pca9552/tx-rx", send_and_receive); | ||
510 | + qtest_add_func("/pca9552/rx-autoinc", receive_autoinc); | ||
511 | + | ||
512 | + ret = g_test_run(); | ||
513 | + | ||
514 | + if (s) { | ||
515 | + qtest_quit(s); | ||
516 | + } | 243 | + } |
517 | + g_free(i2c); | 244 | +} |
518 | + | 245 | + |
519 | + return ret; | 246 | +static const VMStateDescription vmstate_imx7_src = { |
520 | +} | 247 | + .name = TYPE_IMX7_SRC, |
521 | diff --git a/tests/tmp105-test.c b/tests/tmp105-test.c | 248 | + .version_id = 1, |
249 | + .minimum_version_id = 1, | ||
250 | + .fields = (VMStateField[]) { | ||
251 | + VMSTATE_UINT32_ARRAY(regs, IMX7SRCState, SRC_MAX), | ||
252 | + VMSTATE_END_OF_LIST() | ||
253 | + }, | ||
254 | +}; | ||
255 | + | ||
256 | +static void imx7_src_reset(DeviceState *dev) | ||
257 | +{ | ||
258 | + IMX7SRCState *s = IMX7_SRC(dev); | ||
259 | + | ||
260 | + memset(s->regs, 0, sizeof(s->regs)); | ||
261 | + | ||
262 | + /* Set reset values */ | ||
263 | + s->regs[SRC_SCR] = 0xA0; | ||
264 | + s->regs[SRC_SRSR] = 0x1; | ||
265 | + s->regs[SRC_SIMR] = 0x1F; | ||
266 | +} | ||
267 | + | ||
268 | +static uint64_t imx7_src_read(void *opaque, hwaddr offset, unsigned size) | ||
269 | +{ | ||
270 | + uint32_t value = 0; | ||
271 | + IMX7SRCState *s = (IMX7SRCState *)opaque; | ||
272 | + uint32_t index = offset >> 2; | ||
273 | + | ||
274 | + if (index < SRC_MAX) { | ||
275 | + value = s->regs[index]; | ||
276 | + } else { | ||
277 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
278 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); | ||
279 | + } | ||
280 | + | ||
281 | + trace_imx7_src_read(imx7_src_reg_name(index), value); | ||
282 | + | ||
283 | + return value; | ||
284 | +} | ||
285 | + | ||
286 | + | ||
287 | +/* | ||
288 | + * The reset is asynchronous so we need to defer clearing the reset | ||
289 | + * bit until the work is completed. | ||
290 | + */ | ||
291 | + | ||
292 | +struct SRCSCRResetInfo { | ||
293 | + IMX7SRCState *s; | ||
294 | + uint32_t reset_bit; | ||
295 | +}; | ||
296 | + | ||
297 | +static void imx7_clear_reset_bit(CPUState *cpu, run_on_cpu_data data) | ||
298 | +{ | ||
299 | + struct SRCSCRResetInfo *ri = data.host_ptr; | ||
300 | + IMX7SRCState *s = ri->s; | ||
301 | + | ||
302 | + assert(qemu_mutex_iothread_locked()); | ||
303 | + | ||
304 | + s->regs[SRC_A7RCR0] = deposit32(s->regs[SRC_A7RCR0], ri->reset_bit, 1, 0); | ||
305 | + | ||
306 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); | ||
307 | + | ||
308 | + g_free(ri); | ||
309 | +} | ||
310 | + | ||
311 | +static void imx7_defer_clear_reset_bit(uint32_t cpuid, | ||
312 | + IMX7SRCState *s, | ||
313 | + uint32_t reset_shift) | ||
314 | +{ | ||
315 | + struct SRCSCRResetInfo *ri; | ||
316 | + CPUState *cpu = arm_get_cpu_by_id(cpuid); | ||
317 | + | ||
318 | + if (!cpu) { | ||
319 | + return; | ||
320 | + } | ||
321 | + | ||
322 | + ri = g_new(struct SRCSCRResetInfo, 1); | ||
323 | + ri->s = s; | ||
324 | + ri->reset_bit = reset_shift; | ||
325 | + | ||
326 | + async_run_on_cpu(cpu, imx7_clear_reset_bit, RUN_ON_CPU_HOST_PTR(ri)); | ||
327 | +} | ||
328 | + | ||
329 | + | ||
330 | +static void imx7_src_write(void *opaque, hwaddr offset, uint64_t value, | ||
331 | + unsigned size) | ||
332 | +{ | ||
333 | + IMX7SRCState *s = (IMX7SRCState *)opaque; | ||
334 | + uint32_t index = offset >> 2; | ||
335 | + long unsigned int change_mask; | ||
336 | + uint32_t current_value = value; | ||
337 | + | ||
338 | + if (index >= SRC_MAX) { | ||
339 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
340 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); | ||
341 | + return; | ||
342 | + } | ||
343 | + | ||
344 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); | ||
345 | + | ||
346 | + change_mask = s->regs[index] ^ (uint32_t)current_value; | ||
347 | + | ||
348 | + switch (index) { | ||
349 | + case SRC_A7RCR0: | ||
350 | + if (FIELD_EX32(change_mask, CORE0, RST)) { | ||
351 | + arm_reset_cpu(0); | ||
352 | + imx7_defer_clear_reset_bit(0, s, R_CORE0_RST_SHIFT); | ||
353 | + } | ||
354 | + if (FIELD_EX32(change_mask, CORE1, RST)) { | ||
355 | + arm_reset_cpu(1); | ||
356 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); | ||
357 | + } | ||
358 | + s->regs[index] = current_value; | ||
359 | + break; | ||
360 | + case SRC_A7RCR1: | ||
361 | + /* | ||
362 | + * On real hardware when the system reset controller starts a | ||
363 | + * secondary CPU it runs through some boot ROM code which reads | ||
364 | + * the SRC_GPRX registers controlling the start address and branches | ||
365 | + * to it. | ||
366 | + * Here we are taking a short cut and branching directly to the | ||
367 | + * requested address (we don't want to run the boot ROM code inside | ||
368 | + * QEMU) | ||
369 | + */ | ||
370 | + if (FIELD_EX32(change_mask, CORE1, ENABLE)) { | ||
371 | + if (FIELD_EX32(current_value, CORE1, ENABLE)) { | ||
372 | + /* CORE 1 is brought up */ | ||
373 | + arm_set_cpu_on(1, s->regs[SRC_GPR3], s->regs[SRC_GPR4], | ||
374 | + 3, false); | ||
375 | + } else { | ||
376 | + /* CORE 1 is shut down */ | ||
377 | + arm_set_cpu_off(1); | ||
378 | + } | ||
379 | + /* We clear the reset bits as the processor changed state */ | ||
380 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); | ||
381 | + clear_bit(R_CORE1_RST_SHIFT, &change_mask); | ||
382 | + } | ||
383 | + s->regs[index] = current_value; | ||
384 | + break; | ||
385 | + default: | ||
386 | + s->regs[index] = current_value; | ||
387 | + break; | ||
388 | + } | ||
389 | +} | ||
390 | + | ||
391 | +static const struct MemoryRegionOps imx7_src_ops = { | ||
392 | + .read = imx7_src_read, | ||
393 | + .write = imx7_src_write, | ||
394 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
395 | + .valid = { | ||
396 | + /* | ||
397 | + * Our device would not work correctly if the guest was doing | ||
398 | + * unaligned access. This might not be a limitation on the real | ||
399 | + * device but in practice there is no reason for a guest to access | ||
400 | + * this device unaligned. | ||
401 | + */ | ||
402 | + .min_access_size = 4, | ||
403 | + .max_access_size = 4, | ||
404 | + .unaligned = false, | ||
405 | + }, | ||
406 | +}; | ||
407 | + | ||
408 | +static void imx7_src_realize(DeviceState *dev, Error **errp) | ||
409 | +{ | ||
410 | + IMX7SRCState *s = IMX7_SRC(dev); | ||
411 | + | ||
412 | + memory_region_init_io(&s->iomem, OBJECT(dev), &imx7_src_ops, s, | ||
413 | + TYPE_IMX7_SRC, 0x1000); | ||
414 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
415 | +} | ||
416 | + | ||
417 | +static void imx7_src_class_init(ObjectClass *klass, void *data) | ||
418 | +{ | ||
419 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
420 | + | ||
421 | + dc->realize = imx7_src_realize; | ||
422 | + dc->reset = imx7_src_reset; | ||
423 | + dc->vmsd = &vmstate_imx7_src; | ||
424 | + dc->desc = "i.MX6 System Reset Controller"; | ||
425 | +} | ||
426 | + | ||
427 | +static const TypeInfo imx7_src_info = { | ||
428 | + .name = TYPE_IMX7_SRC, | ||
429 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
430 | + .instance_size = sizeof(IMX7SRCState), | ||
431 | + .class_init = imx7_src_class_init, | ||
432 | +}; | ||
433 | + | ||
434 | +static void imx7_src_register_types(void) | ||
435 | +{ | ||
436 | + type_register_static(&imx7_src_info); | ||
437 | +} | ||
438 | + | ||
439 | +type_init(imx7_src_register_types) | ||
440 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
522 | index XXXXXXX..XXXXXXX 100644 | 441 | index XXXXXXX..XXXXXXX 100644 |
523 | --- a/tests/tmp105-test.c | 442 | --- a/hw/misc/meson.build |
524 | +++ b/tests/tmp105-test.c | 443 | +++ b/hw/misc/meson.build |
525 | @@ -XXX,XX +XXX,XX @@ | 444 | @@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_IMX', if_true: files( |
526 | #include "qapi/qmp/qdict.h" | 445 | 'imx6_src.c', |
527 | #include "hw/misc/tmp105_regs.h" | 446 | 'imx6ul_ccm.c', |
528 | 447 | 'imx7_ccm.c', | |
529 | -#define OMAP2_I2C_1_BASE 0x48070000 | 448 | + 'imx7_src.c', |
530 | - | 449 | 'imx7_gpr.c', |
531 | #define TMP105_TEST_ID "tmp105-test" | 450 | 'imx7_snvs.c', |
532 | #define TMP105_TEST_ADDR 0x49 | 451 | 'imx_ccm.c', |
533 | 452 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | |
534 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
535 | index XXXXXXX..XXXXXXX 100644 | 453 | index XXXXXXX..XXXXXXX 100644 |
536 | --- a/default-configs/arm-softmmu.mak | 454 | --- a/hw/misc/trace-events |
537 | +++ b/default-configs/arm-softmmu.mak | 455 | +++ b/hw/misc/trace-events |
538 | @@ -XXX,XX +XXX,XX @@ CONFIG_TSC2005=y | 456 | @@ -XXX,XX +XXX,XX @@ ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d" |
539 | CONFIG_LM832X=y | 457 | ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 |
540 | CONFIG_TMP105=y | 458 | ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 |
541 | CONFIG_TMP421=y | 459 | |
542 | +CONFIG_PCA9552=y | 460 | +# imx7_src.c |
543 | CONFIG_STELLARIS=y | 461 | +imx7_src_read(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 |
544 | CONFIG_STELLARIS_INPUT=y | 462 | +imx7_src_write(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 |
545 | CONFIG_STELLARIS_ENET=y | 463 | + |
464 | # iotkit-sysinfo.c | ||
465 | iotkit_sysinfo_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
466 | iotkit_sysinfo_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
546 | -- | 467 | -- |
547 | 2.17.1 | 468 | 2.34.1 |
548 | |||
549 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The architecture requires (R_TYTWB) that an attempt to return from EL3 |
---|---|---|---|
2 | when SCR_EL3.{NSE,NS} are {1,0} is an illegal exception return. (This | ||
3 | enforces that the CPU can't ever be executing below EL3 with the | ||
4 | NSE,NS bits indicating an invalid security state.) | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | We were missing this check; add it. |
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | |
5 | Message-id: 20180606152128.449-6-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230807150618.101357-1-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | hw/core/register.c | 2 +- | 12 | target/arm/tcg/helper-a64.c | 9 +++++++++ |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 9 insertions(+) |
10 | 14 | ||
11 | diff --git a/hw/core/register.c b/hw/core/register.c | 15 | diff --git a/target/arm/tcg/helper-a64.c b/target/arm/tcg/helper-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/core/register.c | 17 | --- a/target/arm/tcg/helper-a64.c |
14 | +++ b/hw/core/register.c | 18 | +++ b/target/arm/tcg/helper-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ void register_write(RegisterInfo *reg, uint64_t val, uint64_t we, | 19 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) |
16 | if (test) { | 20 | spsr &= ~PSTATE_SS; |
17 | qemu_log_mask(LOG_UNIMP, | ||
18 | "%s:%s writing %#" PRIx64 " to unimplemented bits:" \ | ||
19 | - " %#" PRIx64 "", | ||
20 | + " %#" PRIx64 "\n", | ||
21 | prefix, reg->access->name, val, ac->unimp); | ||
22 | } | 21 | } |
23 | 22 | ||
23 | + /* | ||
24 | + * FEAT_RME forbids return from EL3 with an invalid security state. | ||
25 | + * We don't need an explicit check for FEAT_RME here because we enforce | ||
26 | + * in scr_write() that you can't set the NSE bit without it. | ||
27 | + */ | ||
28 | + if (cur_el == 3 && (env->cp15.scr_el3 & (SCR_NS | SCR_NSE)) == SCR_NSE) { | ||
29 | + goto illegal_return; | ||
30 | + } | ||
31 | + | ||
32 | new_el = el_from_spsr(spsr); | ||
33 | if (new_el == -1) { | ||
34 | goto illegal_return; | ||
24 | -- | 35 | -- |
25 | 2.17.1 | 36 | 2.34.1 |
26 | |||
27 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | In the m48t59 device we almost always use 64-bit arithmetic when |
---|---|---|---|
2 | dealing with time_t deltas. The one exception is in set_alarm(), | ||
3 | which currently uses a plain 'int' to hold the difference between two | ||
4 | time_t values. Switch to int64_t instead to avoid any possible | ||
5 | overflow issues. | ||
2 | 6 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Laurent Vivier <laurent@vivier.eu> | ||
5 | Message-id: 20180606152128.449-10-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | --- | 9 | --- |
8 | target/m68k/translate.c | 2 +- | 10 | hw/rtc/m48t59.c | 2 +- |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | 12 | ||
11 | diff --git a/target/m68k/translate.c b/target/m68k/translate.c | 13 | diff --git a/hw/rtc/m48t59.c b/hw/rtc/m48t59.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/m68k/translate.c | 15 | --- a/hw/rtc/m48t59.c |
14 | +++ b/target/m68k/translate.c | 16 | +++ b/hw/rtc/m48t59.c |
15 | @@ -XXX,XX +XXX,XX @@ DISAS_INSN(undef) | 17 | @@ -XXX,XX +XXX,XX @@ static void alarm_cb (void *opaque) |
16 | /* ??? This is both instructions that are as yet unimplemented | 18 | |
17 | for the 680x0 series, as well as those that are implemented | 19 | static void set_alarm(M48t59State *NVRAM) |
18 | but actually illegal for CPU32 or pre-68020. */ | 20 | { |
19 | - qemu_log_mask(LOG_UNIMP, "Illegal instruction: %04x @ %08x", | 21 | - int diff; |
20 | + qemu_log_mask(LOG_UNIMP, "Illegal instruction: %04x @ %08x\n", | 22 | + int64_t diff; |
21 | insn, s->insn_pc); | 23 | if (NVRAM->alrm_timer != NULL) { |
22 | gen_exception(s, s->insn_pc, EXCP_UNSUPPORTED); | 24 | timer_del(NVRAM->alrm_timer); |
23 | } | 25 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; |
24 | -- | 26 | -- |
25 | 2.17.1 | 27 | 2.34.1 |
26 | 28 | ||
27 | 29 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | In the twl92230 device, use int64_t for the two state fields |
---|---|---|---|
2 | sec_offset and alm_sec, because we set these to values that | ||
3 | are either time_t or differences between two time_t values. | ||
2 | 4 | ||
3 | Based on the multicast hash calculation of the FTGMAC100 Linux driver. | 5 | These fields aren't saved in vmstate anywhere, so we can |
6 | safely widen them. | ||
4 | 7 | ||
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20180530061711.23673-4-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | --- | 10 | --- |
10 | hw/net/ftgmac100.c | 4 ++-- | 11 | hw/rtc/twl92230.c | 4 ++-- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
12 | 13 | ||
13 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | 14 | diff --git a/hw/rtc/twl92230.c b/hw/rtc/twl92230.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/net/ftgmac100.c | 16 | --- a/hw/rtc/twl92230.c |
16 | +++ b/hw/net/ftgmac100.c | 17 | +++ b/hw/rtc/twl92230.c |
17 | @@ -XXX,XX +XXX,XX @@ static int ftgmac100_filter(FTGMAC100State *s, const uint8_t *buf, size_t len) | 18 | @@ -XXX,XX +XXX,XX @@ struct MenelausState { |
18 | return 0; | 19 | struct tm tm; |
19 | } | 20 | struct tm new; |
20 | 21 | struct tm alm; | |
21 | - /* TODO: this does not seem to work for ftgmac100 */ | 22 | - int sec_offset; |
22 | - mcast_idx = net_crc32(buf, ETH_ALEN) >> 26; | 23 | - int alm_sec; |
23 | + mcast_idx = net_crc32_le(buf, ETH_ALEN); | 24 | + int64_t sec_offset; |
24 | + mcast_idx = (~(mcast_idx >> 2)) & 0x3f; | 25 | + int64_t alm_sec; |
25 | if (!(s->math[mcast_idx / 32] & (1 << (mcast_idx % 32)))) { | 26 | int next_comp; |
26 | return 0; | 27 | } rtc; |
27 | } | 28 | uint16_t rtc_next_vmstate; |
28 | -- | 29 | -- |
29 | 2.17.1 | 30 | 2.34.1 |
30 | 31 | ||
31 | 32 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | In the aspeed_rtc device we store a difference between two time_t |
---|---|---|---|
2 | values in an 'int'. This is not really correct when time_t could | ||
3 | be 64 bits. Enlarge the field to 'int64_t'. | ||
2 | 4 | ||
3 | The AST2500 EVB does not have an RTC but we can pretend that one is | 5 | This is a migration compatibility break for the aspeed boards. |
4 | plugged on the I2C bus header. | 6 | While we are changing the vmstate, remove the accidental |
7 | duplicate of the offset field. | ||
5 | 8 | ||
6 | The romulus and witherspoon boards expects an Epson RX8900 I2C RTC but | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | a ds1338 is good enough for the basic features we need. | 10 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
11 | --- | ||
12 | include/hw/rtc/aspeed_rtc.h | 2 +- | ||
13 | hw/rtc/aspeed_rtc.c | 5 ++--- | ||
14 | 2 files changed, 3 insertions(+), 4 deletions(-) | ||
8 | 15 | ||
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 16 | diff --git a/include/hw/rtc/aspeed_rtc.h b/include/hw/rtc/aspeed_rtc.h |
10 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
11 | Message-id: 20180530064049.27976-4-clg@kaod.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/aspeed.c | 19 +++++++++++++++++++ | ||
15 | 1 file changed, 19 insertions(+) | ||
16 | |||
17 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/aspeed.c | 18 | --- a/include/hw/rtc/aspeed_rtc.h |
20 | +++ b/hw/arm/aspeed.c | 19 | +++ b/include/hw/rtc/aspeed_rtc.h |
21 | @@ -XXX,XX +XXX,XX @@ enum { | 20 | @@ -XXX,XX +XXX,XX @@ struct AspeedRtcState { |
22 | 21 | qemu_irq irq; | |
23 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | 22 | |
24 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | 23 | uint32_t reg[0x18]; |
25 | +static void romulus_bmc_i2c_init(AspeedBoardState *bmc); | 24 | - int offset; |
26 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc); | 25 | + int64_t offset; |
27 | 26 | ||
28 | static const AspeedBoardConfig aspeed_boards[] = { | ||
29 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
30 | .fmc_model = "n25q256a", | ||
31 | .spi_model = "mx66l1g45g", | ||
32 | .num_cs = 2, | ||
33 | + .i2c_init = romulus_bmc_i2c_init, | ||
34 | }, | ||
35 | [WITHERSPOON_BMC] = { | ||
36 | .soc_name = "ast2500-a1", | ||
37 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
38 | |||
39 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
40 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
41 | + | ||
42 | + /* The AST2500 EVB does not have an RTC. Let's pretend that one is | ||
43 | + * plugged on the I2C bus header */ | ||
44 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
45 | } | ||
46 | |||
47 | static void ast2500_evb_init(MachineState *machine) | ||
48 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ast2500_evb_type = { | ||
49 | .class_init = ast2500_evb_class_init, | ||
50 | }; | 27 | }; |
51 | 28 | ||
52 | +static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | 29 | diff --git a/hw/rtc/aspeed_rtc.c b/hw/rtc/aspeed_rtc.c |
53 | +{ | 30 | index XXXXXXX..XXXXXXX 100644 |
54 | + AspeedSoCState *soc = &bmc->soc; | 31 | --- a/hw/rtc/aspeed_rtc.c |
55 | + | 32 | +++ b/hw/rtc/aspeed_rtc.c |
56 | + /* The romulus board expects Epson RX8900 I2C RTC but a ds1338 is | 33 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_rtc_ops = { |
57 | + * good enough */ | 34 | |
58 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | 35 | static const VMStateDescription vmstate_aspeed_rtc = { |
59 | +} | 36 | .name = TYPE_ASPEED_RTC, |
60 | + | 37 | - .version_id = 1, |
61 | static void romulus_bmc_init(MachineState *machine) | 38 | + .version_id = 2, |
62 | { | 39 | .fields = (VMStateField[]) { |
63 | aspeed_board_init(machine, &aspeed_boards[ROMULUS_BMC]); | 40 | VMSTATE_UINT32_ARRAY(reg, AspeedRtcState, 0x18), |
64 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | 41 | - VMSTATE_INT32(offset, AspeedRtcState), |
65 | 42 | - VMSTATE_INT32(offset, AspeedRtcState), | |
66 | /* The Witherspoon expects a TMP275 but a TMP105 is compatible */ | 43 | + VMSTATE_INT64(offset, AspeedRtcState), |
67 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp105", 0x4a); | 44 | VMSTATE_END_OF_LIST() |
68 | + | 45 | } |
69 | + /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | 46 | }; |
70 | + * good enough */ | ||
71 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
72 | } | ||
73 | |||
74 | static void witherspoon_bmc_init(MachineState *machine) | ||
75 | -- | 47 | -- |
76 | 2.17.1 | 48 | 2.34.1 |
77 | 49 | ||
78 | 50 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | The Aspeed boards have at least one EEPROM to hold the Vital Product | ||
4 | Data (VPD). | ||
5 | |||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
8 | Message-id: 20180530064049.27976-6-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/aspeed.c | 13 +++++++++++++ | ||
12 | 1 file changed, 13 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/aspeed.c | ||
17 | +++ b/hw/arm/aspeed.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/arm/arm.h" | ||
20 | #include "hw/arm/aspeed_soc.h" | ||
21 | #include "hw/boards.h" | ||
22 | +#include "hw/i2c/smbus.h" | ||
23 | #include "qemu/log.h" | ||
24 | #include "sysemu/block-backend.h" | ||
25 | #include "hw/loader.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | ||
27 | { | ||
28 | AspeedSoCState *soc = &bmc->soc; | ||
29 | DeviceState *dev; | ||
30 | + uint8_t *eeprom_buf = g_malloc0(32 * 1024); | ||
31 | |||
32 | /* The palmetto platform expects a ds3231 RTC but a ds1338 is | ||
33 | * enough to provide basic RTC features. Alarms will be missing */ | ||
34 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | ||
35 | |||
36 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), 0x50, | ||
37 | + eeprom_buf); | ||
38 | + | ||
39 | /* add a TMP423 temperature sensor */ | ||
40 | dev = i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), | ||
41 | "tmp423", 0x4c); | ||
42 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo palmetto_bmc_type = { | ||
43 | static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
44 | { | ||
45 | AspeedSoCState *soc = &bmc->soc; | ||
46 | + uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
47 | + | ||
48 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), 0x50, | ||
49 | + eeprom_buf); | ||
50 | |||
51 | /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | ||
52 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | ||
53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo romulus_bmc_type = { | ||
54 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
55 | { | ||
56 | AspeedSoCState *soc = &bmc->soc; | ||
57 | + uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
58 | |||
59 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
60 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
62 | /* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is | ||
63 | * good enough */ | ||
64 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); | ||
65 | + | ||
66 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
67 | + eeprom_buf); | ||
68 | } | ||
69 | |||
70 | static void witherspoon_bmc_init(MachineState *machine) | ||
71 | -- | ||
72 | 2.17.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | The pca9552 LED blinkers on the Witherspoon machine are used for leds | ||
4 | but also as GPIOs to control fans and GPUs. | ||
5 | |||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20180530064049.27976-8-clg@kaod.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/aspeed.c | 4 ++++ | ||
13 | 1 file changed, 4 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/aspeed.c | ||
18 | +++ b/hw/arm/aspeed.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
20 | AspeedSoCState *soc = &bmc->soc; | ||
21 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
22 | |||
23 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60); | ||
24 | + | ||
25 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); | ||
26 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) | ||
29 | |||
30 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, | ||
31 | eeprom_buf); | ||
32 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "pca9552", | ||
33 | + 0x60); | ||
34 | } | ||
35 | |||
36 | static void witherspoon_bmc_init(MachineState *machine) | ||
37 | -- | ||
38 | 2.17.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | The maximum frame size includes the CRC and depends if a VLAN tag is | ||
4 | inserted or not. Adjust the frame size limit in the transmit handler | ||
5 | using on the FTGMAC100State buffer size and in the receive handler use | ||
6 | the packet protocol. | ||
7 | |||
8 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20180530061711.23673-2-clg@kaod.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/net/ftgmac100.h | 7 ++++++- | ||
14 | hw/net/ftgmac100.c | 23 ++++++++++++----------- | ||
15 | 2 files changed, 18 insertions(+), 12 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/net/ftgmac100.h b/include/hw/net/ftgmac100.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/net/ftgmac100.h | ||
20 | +++ b/include/hw/net/ftgmac100.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/sysbus.h" | ||
23 | #include "net/net.h" | ||
24 | |||
25 | +/* | ||
26 | + * Max frame size for the receiving buffer | ||
27 | + */ | ||
28 | +#define FTGMAC100_MAX_FRAME_SIZE 9220 | ||
29 | + | ||
30 | typedef struct FTGMAC100State { | ||
31 | /*< private >*/ | ||
32 | SysBusDevice parent_obj; | ||
33 | @@ -XXX,XX +XXX,XX @@ typedef struct FTGMAC100State { | ||
34 | qemu_irq irq; | ||
35 | MemoryRegion iomem; | ||
36 | |||
37 | - uint8_t *frame; | ||
38 | + uint8_t frame[FTGMAC100_MAX_FRAME_SIZE]; | ||
39 | |||
40 | uint32_t irq_state; | ||
41 | uint32_t isr; | ||
42 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/net/ftgmac100.c | ||
45 | +++ b/hw/net/ftgmac100.c | ||
46 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
47 | /* | ||
48 | * Max frame size for the receiving buffer | ||
49 | */ | ||
50 | -#define FTGMAC100_MAX_FRAME_SIZE 10240 | ||
51 | +#define FTGMAC100_MAX_FRAME_SIZE 9220 | ||
52 | |||
53 | /* Limits depending on the type of the frame | ||
54 | * | ||
55 | * 9216 for Jumbo frames (+ 4 for VLAN) | ||
56 | * 1518 for other frames (+ 4 for VLAN) | ||
57 | */ | ||
58 | -static int ftgmac100_max_frame_size(FTGMAC100State *s) | ||
59 | +static int ftgmac100_max_frame_size(FTGMAC100State *s, uint16_t proto) | ||
60 | { | ||
61 | - return (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518) + 4; | ||
62 | + int max = (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518); | ||
63 | + | ||
64 | + return max + (proto == ETH_P_VLAN ? 4 : 0); | ||
65 | } | ||
66 | |||
67 | static void ftgmac100_update_irq(FTGMAC100State *s) | ||
68 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | ||
69 | uint8_t *ptr = s->frame; | ||
70 | uint32_t addr = tx_descriptor; | ||
71 | uint32_t flags = 0; | ||
72 | - int max_frame_size = ftgmac100_max_frame_size(s); | ||
73 | |||
74 | while (1) { | ||
75 | FTGMAC100Desc bd; | ||
76 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | ||
77 | flags = bd.des1; | ||
78 | } | ||
79 | |||
80 | - len = bd.des0 & 0x3FFF; | ||
81 | - if (frame_size + len > max_frame_size) { | ||
82 | + len = FTGMAC100_TXDES0_TXBUF_SIZE(bd.des0); | ||
83 | + if (frame_size + len > sizeof(s->frame)) { | ||
84 | qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n", | ||
85 | __func__, len); | ||
86 | - len = max_frame_size - frame_size; | ||
87 | + s->isr |= FTGMAC100_INT_XPKT_LOST; | ||
88 | + len = sizeof(s->frame) - frame_size; | ||
89 | } | ||
90 | |||
91 | if (dma_memory_read(&address_space_memory, bd.des3, ptr, len)) { | ||
92 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | ||
93 | uint32_t buf_len; | ||
94 | size_t size = len; | ||
95 | uint32_t first = FTGMAC100_RXDES0_FRS; | ||
96 | - int max_frame_size = ftgmac100_max_frame_size(s); | ||
97 | + uint16_t proto = be16_to_cpu(PKT_GET_ETH_HDR(buf)->h_proto); | ||
98 | + int max_frame_size = ftgmac100_max_frame_size(s, proto); | ||
99 | |||
100 | if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) | ||
101 | != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) { | ||
102 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | ||
103 | |||
104 | /* Huge frames are truncated. */ | ||
105 | if (size > max_frame_size) { | ||
106 | - size = max_frame_size; | ||
107 | qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %zd bytes\n", | ||
108 | __func__, size); | ||
109 | + size = max_frame_size; | ||
110 | flags |= FTGMAC100_RXDES0_FTL; | ||
111 | } | ||
112 | |||
113 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_realize(DeviceState *dev, Error **errp) | ||
114 | object_get_typename(OBJECT(dev)), DEVICE(dev)->id, | ||
115 | s); | ||
116 | qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
117 | - | ||
118 | - s->frame = g_malloc(FTGMAC100_MAX_FRAME_SIZE); | ||
119 | } | ||
120 | |||
121 | static const VMStateDescription vmstate_ftgmac100 = { | ||
122 | -- | ||
123 | 2.17.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Cédric Le Goater <clg@kaod.org> | ||
2 | 1 | ||
3 | The ftgmac100 NIC supports VLAN tag insertion and the MAC engine also | ||
4 | has a control to remove VLAN tags from received packets. | ||
5 | |||
6 | The VLAN control bits and VLAN tag information are contained in the | ||
7 | second word of the transmit and receive descriptors. The Insert VLAN | ||
8 | bit and the VLAN Tag available bit are only valid in the first segment | ||
9 | of the packet. | ||
10 | |||
11 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20180530061711.23673-3-clg@kaod.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/net/ftgmac100.c | 31 ++++++++++++++++++++++++++++++- | ||
17 | 1 file changed, 30 insertions(+), 1 deletion(-) | ||
18 | |||
19 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/net/ftgmac100.c | ||
22 | +++ b/hw/net/ftgmac100.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring, | ||
24 | break; | ||
25 | } | ||
26 | |||
27 | + /* Check for VLAN */ | ||
28 | + if (bd.des0 & FTGMAC100_TXDES0_FTS && | ||
29 | + bd.des1 & FTGMAC100_TXDES1_INS_VLANTAG && | ||
30 | + be16_to_cpu(PKT_GET_ETH_HDR(ptr)->h_proto) != ETH_P_VLAN) { | ||
31 | + if (frame_size + len + 4 > sizeof(s->frame)) { | ||
32 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n", | ||
33 | + __func__, len); | ||
34 | + s->isr |= FTGMAC100_INT_XPKT_LOST; | ||
35 | + len = sizeof(s->frame) - frame_size - 4; | ||
36 | + } | ||
37 | + memmove(ptr + 16, ptr + 12, len - 12); | ||
38 | + stw_be_p(ptr + 12, ETH_P_VLAN); | ||
39 | + stw_be_p(ptr + 14, bd.des1); | ||
40 | + len += 4; | ||
41 | + } | ||
42 | + | ||
43 | ptr += len; | ||
44 | frame_size += len; | ||
45 | if (bd.des0 & FTGMAC100_TXDES0_LTS) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | ||
47 | buf_len += size - 4; | ||
48 | } | ||
49 | buf_addr = bd.des3; | ||
50 | - dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
51 | + if (first && proto == ETH_P_VLAN && buf_len >= 18) { | ||
52 | + bd.des1 = lduw_be_p(buf + 14) | FTGMAC100_RXDES1_VLANTAG_AVAIL; | ||
53 | + | ||
54 | + if (s->maccr & FTGMAC100_MACCR_RM_VLAN) { | ||
55 | + dma_memory_write(&address_space_memory, buf_addr, buf, 12); | ||
56 | + dma_memory_write(&address_space_memory, buf_addr + 12, buf + 16, | ||
57 | + buf_len - 16); | ||
58 | + } else { | ||
59 | + dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
60 | + } | ||
61 | + } else { | ||
62 | + bd.des1 = 0; | ||
63 | + dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); | ||
64 | + } | ||
65 | buf += buf_len; | ||
66 | if (size < 4) { | ||
67 | dma_memory_write(&address_space_memory, buf_addr + buf_len, | ||
68 | -- | ||
69 | 2.17.1 | ||
70 | |||
71 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The functions qemu_get_timedate() and qemu_timedate_diff() take |
---|---|---|---|
2 | and return a time offset as an integer. Coverity points out that | ||
3 | means that when an RTC device implementation holds an offset | ||
4 | as a time_t, as the m48t59 does, the time_t will get truncated. | ||
5 | (CID 1507157, 1517772). | ||
2 | 6 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | The functions work with time_t internally, so make them use that type |
4 | Message-id: 20180606152128.449-3-f4bug@amsat.org | 8 | in their APIs. |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | |
10 | Note that this won't help any Y2038 issues where either the device | ||
11 | model itself is keeping the offset in a 32-bit integer, or where the | ||
12 | hardware under emulation has Y2038 or other rollover problems. If we | ||
13 | missed any cases of the former then hopefully Coverity will warn us | ||
14 | about them since after this patch we'd be truncating a time_t in | ||
15 | assignments from qemu_timedate_diff().) | ||
16 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | --- | 19 | --- |
8 | hw/char/digic-uart.c | 4 ++-- | 20 | include/sysemu/rtc.h | 4 ++-- |
9 | hw/timer/digic-timer.c | 4 ++-- | 21 | softmmu/rtc.c | 4 ++-- |
10 | 2 files changed, 4 insertions(+), 4 deletions(-) | 22 | 2 files changed, 4 insertions(+), 4 deletions(-) |
11 | 23 | ||
12 | diff --git a/hw/char/digic-uart.c b/hw/char/digic-uart.c | 24 | diff --git a/include/sysemu/rtc.h b/include/sysemu/rtc.h |
13 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/char/digic-uart.c | 26 | --- a/include/sysemu/rtc.h |
15 | +++ b/hw/char/digic-uart.c | 27 | +++ b/include/sysemu/rtc.h |
16 | @@ -XXX,XX +XXX,XX @@ static uint64_t digic_uart_read(void *opaque, hwaddr addr, | 28 | @@ -XXX,XX +XXX,XX @@ |
17 | default: | 29 | * The behaviour of the clock whose value this function returns will |
18 | qemu_log_mask(LOG_UNIMP, | 30 | * depend on the -rtc command line option passed by the user. |
19 | "digic-uart: read access to unknown register 0x" | 31 | */ |
20 | - TARGET_FMT_plx, addr << 2); | 32 | -void qemu_get_timedate(struct tm *tm, int offset); |
21 | + TARGET_FMT_plx "\n", addr << 2); | 33 | +void qemu_get_timedate(struct tm *tm, time_t offset); |
22 | } | 34 | |
23 | 35 | /** | |
24 | return ret; | 36 | * qemu_timedate_diff: Return difference between a struct tm and the RTC |
25 | @@ -XXX,XX +XXX,XX @@ static void digic_uart_write(void *opaque, hwaddr addr, uint64_t value, | 37 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset); |
26 | default: | 38 | * a timestamp one hour further ahead than the current RTC time |
27 | qemu_log_mask(LOG_UNIMP, | 39 | * then this function will return 3600. |
28 | "digic-uart: write access to unknown register 0x" | 40 | */ |
29 | - TARGET_FMT_plx, addr << 2); | 41 | -int qemu_timedate_diff(struct tm *tm); |
30 | + TARGET_FMT_plx "\n", addr << 2); | 42 | +time_t qemu_timedate_diff(struct tm *tm); |
43 | |||
44 | #endif | ||
45 | diff --git a/softmmu/rtc.c b/softmmu/rtc.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/softmmu/rtc.c | ||
48 | +++ b/softmmu/rtc.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static time_t qemu_ref_timedate(QEMUClockType clock) | ||
50 | return value; | ||
51 | } | ||
52 | |||
53 | -void qemu_get_timedate(struct tm *tm, int offset) | ||
54 | +void qemu_get_timedate(struct tm *tm, time_t offset) | ||
55 | { | ||
56 | time_t ti = qemu_ref_timedate(rtc_clock); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset) | ||
31 | } | 59 | } |
32 | } | 60 | } |
33 | 61 | ||
34 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | 62 | -int qemu_timedate_diff(struct tm *tm) |
35 | index XXXXXXX..XXXXXXX 100644 | 63 | +time_t qemu_timedate_diff(struct tm *tm) |
36 | --- a/hw/timer/digic-timer.c | 64 | { |
37 | +++ b/hw/timer/digic-timer.c | 65 | time_t seconds; |
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t digic_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
39 | default: | ||
40 | qemu_log_mask(LOG_UNIMP, | ||
41 | "digic-timer: read access to unknown register 0x" | ||
42 | - TARGET_FMT_plx, offset); | ||
43 | + TARGET_FMT_plx "\n", offset); | ||
44 | } | ||
45 | |||
46 | return ret; | ||
47 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_write(void *opaque, hwaddr offset, | ||
48 | default: | ||
49 | qemu_log_mask(LOG_UNIMP, | ||
50 | "digic-timer: read access to unknown register 0x" | ||
51 | - TARGET_FMT_plx, offset); | ||
52 | + TARGET_FMT_plx "\n", offset); | ||
53 | } | ||
54 | } | ||
55 | 66 | ||
56 | -- | 67 | -- |
57 | 2.17.1 | 68 | 2.34.1 |
58 | 69 | ||
59 | 70 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Where architecturally one ARM_FEATURE_X flag implies another |
---|---|---|---|
2 | 2 | ARM_FEATURE_Y, we allow the CPU init function to only set X, and then | |
3 | This is a ethernet wire limitation not needed in emulation. It breaks | 3 | set Y for it. Currently we do this in two places -- we set a few |
4 | U-Boot n/w stack also. | 4 | flags in arm_cpu_post_init() because we need them to decide which |
5 | 5 | properties to create on the CPU object, and then we do the rest in | |
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 6 | arm_cpu_realizefn(). However, this is fragile, because it's easy to |
7 | Message-id: 20180530061711.23673-5-clg@kaod.org | 7 | add a new property and not notice that this means that an X-implies-Y |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | check now has to move from realize to post-init. |
9 | |||
10 | As a specific example, the pmsav7-dregion property is conditional | ||
11 | on ARM_FEATURE_PMSA && ARM_FEATURE_V7, which means it won't appear | ||
12 | on the Cortex-M33 and -M55, because they set ARM_FEATURE_V8 and | ||
13 | rely on V8-implies-V7, which doesn't happen until the realizefn. | ||
14 | |||
15 | Move all of these X-implies-Y checks into a new function, which | ||
16 | we call at the top of arm_cpu_post_init(), so the feature bits | ||
17 | are available at that point. | ||
18 | |||
19 | This does now give us the reverse issue, that if there's a feature | ||
20 | bit which is enabled or disabled by the setting of a property then | ||
21 | then X-implies-Y features that are dependent on that property need to | ||
22 | be in realize, not in this new function. But the only one of those | ||
23 | is the "EL3 implies VBAR" which is already in the right place, so | ||
24 | putting things this way round seems better to me. | ||
25 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
28 | Message-id: 20230724174335.2150499-2-peter.maydell@linaro.org | ||
10 | --- | 29 | --- |
11 | hw/net/ftgmac100.c | 6 ------ | 30 | target/arm/cpu.c | 179 +++++++++++++++++++++++++---------------------- |
12 | 1 file changed, 6 deletions(-) | 31 | 1 file changed, 97 insertions(+), 82 deletions(-) |
13 | 32 | ||
14 | diff --git a/hw/net/ftgmac100.c b/hw/net/ftgmac100.c | 33 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/net/ftgmac100.c | 35 | --- a/target/arm/cpu.c |
17 | +++ b/hw/net/ftgmac100.c | 36 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, | 37 | @@ -XXX,XX +XXX,XX @@ unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) |
19 | return size; | 38 | NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; |
39 | } | ||
40 | |||
41 | +static void arm_cpu_propagate_feature_implications(ARMCPU *cpu) | ||
42 | +{ | ||
43 | + CPUARMState *env = &cpu->env; | ||
44 | + bool no_aa32 = false; | ||
45 | + | ||
46 | + /* | ||
47 | + * Some features automatically imply others: set the feature | ||
48 | + * bits explicitly for these cases. | ||
49 | + */ | ||
50 | + | ||
51 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
52 | + set_feature(env, ARM_FEATURE_PMSA); | ||
53 | + } | ||
54 | + | ||
55 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
56 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
57 | + set_feature(env, ARM_FEATURE_V7); | ||
58 | + } else { | ||
59 | + set_feature(env, ARM_FEATURE_V7VE); | ||
60 | + } | ||
61 | + } | ||
62 | + | ||
63 | + /* | ||
64 | + * There exist AArch64 cpus without AArch32 support. When KVM | ||
65 | + * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. | ||
66 | + * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. | ||
67 | + * As a general principle, we also do not make ID register | ||
68 | + * consistency checks anywhere unless using TCG, because only | ||
69 | + * for TCG would a consistency-check failure be a QEMU bug. | ||
70 | + */ | ||
71 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
72 | + no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); | ||
73 | + } | ||
74 | + | ||
75 | + if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
76 | + /* | ||
77 | + * v7 Virtualization Extensions. In real hardware this implies | ||
78 | + * EL2 and also the presence of the Security Extensions. | ||
79 | + * For QEMU, for backwards-compatibility we implement some | ||
80 | + * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
81 | + * include the various other features that V7VE implies. | ||
82 | + * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
83 | + * Security Extensions is ARM_FEATURE_EL3. | ||
84 | + */ | ||
85 | + assert(!tcg_enabled() || no_aa32 || | ||
86 | + cpu_isar_feature(aa32_arm_div, cpu)); | ||
87 | + set_feature(env, ARM_FEATURE_LPAE); | ||
88 | + set_feature(env, ARM_FEATURE_V7); | ||
89 | + } | ||
90 | + if (arm_feature(env, ARM_FEATURE_V7)) { | ||
91 | + set_feature(env, ARM_FEATURE_VAPA); | ||
92 | + set_feature(env, ARM_FEATURE_THUMB2); | ||
93 | + set_feature(env, ARM_FEATURE_MPIDR); | ||
94 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
95 | + set_feature(env, ARM_FEATURE_V6K); | ||
96 | + } else { | ||
97 | + set_feature(env, ARM_FEATURE_V6); | ||
98 | + } | ||
99 | + | ||
100 | + /* | ||
101 | + * Always define VBAR for V7 CPUs even if it doesn't exist in | ||
102 | + * non-EL3 configs. This is needed by some legacy boards. | ||
103 | + */ | ||
104 | + set_feature(env, ARM_FEATURE_VBAR); | ||
105 | + } | ||
106 | + if (arm_feature(env, ARM_FEATURE_V6K)) { | ||
107 | + set_feature(env, ARM_FEATURE_V6); | ||
108 | + set_feature(env, ARM_FEATURE_MVFR); | ||
109 | + } | ||
110 | + if (arm_feature(env, ARM_FEATURE_V6)) { | ||
111 | + set_feature(env, ARM_FEATURE_V5); | ||
112 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
113 | + assert(!tcg_enabled() || no_aa32 || | ||
114 | + cpu_isar_feature(aa32_jazelle, cpu)); | ||
115 | + set_feature(env, ARM_FEATURE_AUXCR); | ||
116 | + } | ||
117 | + } | ||
118 | + if (arm_feature(env, ARM_FEATURE_V5)) { | ||
119 | + set_feature(env, ARM_FEATURE_V4T); | ||
120 | + } | ||
121 | + if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
122 | + set_feature(env, ARM_FEATURE_V7MP); | ||
123 | + } | ||
124 | + if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { | ||
125 | + set_feature(env, ARM_FEATURE_CBAR); | ||
126 | + } | ||
127 | + if (arm_feature(env, ARM_FEATURE_THUMB2) && | ||
128 | + !arm_feature(env, ARM_FEATURE_M)) { | ||
129 | + set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
130 | + } | ||
131 | +} | ||
132 | + | ||
133 | void arm_cpu_post_init(Object *obj) | ||
134 | { | ||
135 | ARMCPU *cpu = ARM_CPU(obj); | ||
136 | |||
137 | - /* M profile implies PMSA. We have to do this here rather than | ||
138 | - * in realize with the other feature-implication checks because | ||
139 | - * we look at the PMSA bit to see if we should add some properties. | ||
140 | + /* | ||
141 | + * Some features imply others. Figure this out now, because we | ||
142 | + * are going to look at the feature bits in deciding which | ||
143 | + * properties to add. | ||
144 | */ | ||
145 | - if (arm_feature(&cpu->env, ARM_FEATURE_M)) { | ||
146 | - set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
147 | - } | ||
148 | + arm_cpu_propagate_feature_implications(cpu); | ||
149 | |||
150 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || | ||
151 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { | ||
152 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
153 | CPUARMState *env = &cpu->env; | ||
154 | int pagebits; | ||
155 | Error *local_err = NULL; | ||
156 | - bool no_aa32 = false; | ||
157 | |||
158 | /* Use pc-relative instructions in system-mode */ | ||
159 | #ifndef CONFIG_USER_ONLY | ||
160 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
161 | cpu->isar.id_isar3 = u; | ||
20 | } | 162 | } |
21 | 163 | ||
22 | - if (size < 64 && !(s->maccr & FTGMAC100_MACCR_RX_RUNT)) { | 164 | - /* Some features automatically imply others: */ |
23 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: dropped runt frame of %zd bytes\n", | 165 | - if (arm_feature(env, ARM_FEATURE_V8)) { |
24 | - __func__, size); | 166 | - if (arm_feature(env, ARM_FEATURE_M)) { |
25 | - return size; | 167 | - set_feature(env, ARM_FEATURE_V7); |
168 | - } else { | ||
169 | - set_feature(env, ARM_FEATURE_V7VE); | ||
170 | - } | ||
26 | - } | 171 | - } |
27 | - | 172 | - |
28 | if (!ftgmac100_filter(s, buf, size)) { | 173 | - /* |
29 | return size; | 174 | - * There exist AArch64 cpus without AArch32 support. When KVM |
30 | } | 175 | - * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. |
176 | - * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. | ||
177 | - * As a general principle, we also do not make ID register | ||
178 | - * consistency checks anywhere unless using TCG, because only | ||
179 | - * for TCG would a consistency-check failure be a QEMU bug. | ||
180 | - */ | ||
181 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
182 | - no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); | ||
183 | - } | ||
184 | - | ||
185 | - if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
186 | - /* v7 Virtualization Extensions. In real hardware this implies | ||
187 | - * EL2 and also the presence of the Security Extensions. | ||
188 | - * For QEMU, for backwards-compatibility we implement some | ||
189 | - * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
190 | - * include the various other features that V7VE implies. | ||
191 | - * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
192 | - * Security Extensions is ARM_FEATURE_EL3. | ||
193 | - */ | ||
194 | - assert(!tcg_enabled() || no_aa32 || | ||
195 | - cpu_isar_feature(aa32_arm_div, cpu)); | ||
196 | - set_feature(env, ARM_FEATURE_LPAE); | ||
197 | - set_feature(env, ARM_FEATURE_V7); | ||
198 | - } | ||
199 | - if (arm_feature(env, ARM_FEATURE_V7)) { | ||
200 | - set_feature(env, ARM_FEATURE_VAPA); | ||
201 | - set_feature(env, ARM_FEATURE_THUMB2); | ||
202 | - set_feature(env, ARM_FEATURE_MPIDR); | ||
203 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
204 | - set_feature(env, ARM_FEATURE_V6K); | ||
205 | - } else { | ||
206 | - set_feature(env, ARM_FEATURE_V6); | ||
207 | - } | ||
208 | - | ||
209 | - /* Always define VBAR for V7 CPUs even if it doesn't exist in | ||
210 | - * non-EL3 configs. This is needed by some legacy boards. | ||
211 | - */ | ||
212 | - set_feature(env, ARM_FEATURE_VBAR); | ||
213 | - } | ||
214 | - if (arm_feature(env, ARM_FEATURE_V6K)) { | ||
215 | - set_feature(env, ARM_FEATURE_V6); | ||
216 | - set_feature(env, ARM_FEATURE_MVFR); | ||
217 | - } | ||
218 | - if (arm_feature(env, ARM_FEATURE_V6)) { | ||
219 | - set_feature(env, ARM_FEATURE_V5); | ||
220 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
221 | - assert(!tcg_enabled() || no_aa32 || | ||
222 | - cpu_isar_feature(aa32_jazelle, cpu)); | ||
223 | - set_feature(env, ARM_FEATURE_AUXCR); | ||
224 | - } | ||
225 | - } | ||
226 | - if (arm_feature(env, ARM_FEATURE_V5)) { | ||
227 | - set_feature(env, ARM_FEATURE_V4T); | ||
228 | - } | ||
229 | - if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
230 | - set_feature(env, ARM_FEATURE_V7MP); | ||
231 | - } | ||
232 | - if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { | ||
233 | - set_feature(env, ARM_FEATURE_CBAR); | ||
234 | - } | ||
235 | - if (arm_feature(env, ARM_FEATURE_THUMB2) && | ||
236 | - !arm_feature(env, ARM_FEATURE_M)) { | ||
237 | - set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
238 | - } | ||
239 | |||
240 | /* | ||
241 | * We rely on no XScale CPU having VFP so we can use the same bits in the | ||
31 | -- | 242 | -- |
32 | 2.17.1 | 243 | 2.34.1 |
33 | |||
34 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | M-profile CPUs generally allow configuration of the number of MPU |
---|---|---|---|
2 | regions that they have. We don't currently model this, so our | ||
3 | implementations of some of the board models provide CPUs with the | ||
4 | wrong number of regions. RTOSes like Zephyr that hardcode the | ||
5 | expected number of regions may therefore not run on the model if they | ||
6 | are set up to run on real hardware. | ||
2 | 7 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Add properties mpu-ns-regions and mpu-s-regions to the ARMV7M object, |
4 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | 9 | matching the ability of hardware to configure the number of Secure |
5 | Message-id: 20180606152128.449-5-f4bug@amsat.org | 10 | and NonSecure regions separately. Our actual CPU implementation |
11 | doesn't currently support that, and it happens that none of the MPS | ||
12 | boards we model set the number of regions differently for Secure vs | ||
13 | NonSecure, so we provide an interface to the boards and SoCs that | ||
14 | won't need to change if we ever do add that functionality in future, | ||
15 | but make it an error to configure the two properties to different | ||
16 | values. | ||
17 | |||
18 | (The property name on the CPU is the somewhat misnamed-for-M-profile | ||
19 | "pmsav7-dregion", so we don't follow that naming convention for | ||
20 | the properties here. The TRM doesn't say what the CPU configuration | ||
21 | variable names are, so we pick something, and follow the lowercase | ||
22 | convention we already have for properties here.) | ||
23 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
26 | Message-id: 20230724174335.2150499-3-peter.maydell@linaro.org | ||
7 | --- | 27 | --- |
8 | hw/ppc/pnv_core.c | 4 ++-- | 28 | include/hw/arm/armv7m.h | 8 ++++++++ |
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | 29 | hw/arm/armv7m.c | 21 +++++++++++++++++++++ |
30 | 2 files changed, 29 insertions(+) | ||
10 | 31 | ||
11 | diff --git a/hw/ppc/pnv_core.c b/hw/ppc/pnv_core.c | 32 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h |
12 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/ppc/pnv_core.c | 34 | --- a/include/hw/arm/armv7m.h |
14 | +++ b/hw/ppc/pnv_core.c | 35 | +++ b/include/hw/arm/armv7m.h |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t pnv_core_xscom_read(void *opaque, hwaddr addr, | 36 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(ARMv7MState, ARMV7M) |
16 | val = 0x24f000000000000ull; | 37 | * + Property "vfp": enable VFP (forwarded to CPU object) |
17 | break; | 38 | * + Property "dsp": enable DSP (forwarded to CPU object) |
18 | default: | 39 | * + Property "enable-bitband": expose bitbanded IO |
19 | - qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx, | 40 | + * + Property "mpu-ns-regions": number of Non-Secure MPU regions (forwarded |
20 | + qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx "\n", | 41 | + * to CPU object pmsav7-dregion property; default is whatever the default |
21 | addr); | 42 | + * for the CPU is) |
43 | + * + Property "mpu-s-regions": number of Secure MPU regions (default is | ||
44 | + * whatever the default for the CPU is; must currently be set to the same | ||
45 | + * value as mpu-ns-regions if the CPU implements the Security Extension) | ||
46 | * + Clock input "refclk" is the external reference clock for the systick timers | ||
47 | * + Clock input "cpuclk" is the main CPU clock | ||
48 | */ | ||
49 | @@ -XXX,XX +XXX,XX @@ struct ARMv7MState { | ||
50 | Object *idau; | ||
51 | uint32_t init_svtor; | ||
52 | uint32_t init_nsvtor; | ||
53 | + uint32_t mpu_ns_regions; | ||
54 | + uint32_t mpu_s_regions; | ||
55 | bool enable_bitband; | ||
56 | bool start_powered_off; | ||
57 | bool vfp; | ||
58 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/hw/arm/armv7m.c | ||
61 | +++ b/hw/arm/armv7m.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
63 | } | ||
22 | } | 64 | } |
23 | 65 | ||
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t pnv_core_xscom_read(void *opaque, hwaddr addr, | 66 | + /* |
25 | static void pnv_core_xscom_write(void *opaque, hwaddr addr, uint64_t val, | 67 | + * Real M-profile hardware can be configured with a different number of |
26 | unsigned int width) | 68 | + * MPU regions for Secure vs NonSecure. QEMU's CPU implementation doesn't |
27 | { | 69 | + * support that yet, so catch attempts to select that. |
28 | - qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx, | 70 | + */ |
29 | + qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx "\n", | 71 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && |
30 | addr); | 72 | + s->mpu_ns_regions != s->mpu_s_regions) { |
31 | } | 73 | + error_setg(errp, |
74 | + "mpu-ns-regions and mpu-s-regions properties must have the same value"); | ||
75 | + return; | ||
76 | + } | ||
77 | + if (s->mpu_ns_regions != UINT_MAX && | ||
78 | + object_property_find(OBJECT(s->cpu), "pmsav7-dregion")) { | ||
79 | + if (!object_property_set_uint(OBJECT(s->cpu), "pmsav7-dregion", | ||
80 | + s->mpu_ns_regions, errp)) { | ||
81 | + return; | ||
82 | + } | ||
83 | + } | ||
84 | + | ||
85 | /* | ||
86 | * Tell the CPU where the NVIC is; it will fail realize if it doesn't | ||
87 | * have one. Similarly, tell the NVIC where its CPU is. | ||
88 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
89 | false), | ||
90 | DEFINE_PROP_BOOL("vfp", ARMv7MState, vfp, true), | ||
91 | DEFINE_PROP_BOOL("dsp", ARMv7MState, dsp, true), | ||
92 | + DEFINE_PROP_UINT32("mpu-ns-regions", ARMv7MState, mpu_ns_regions, UINT_MAX), | ||
93 | + DEFINE_PROP_UINT32("mpu-s-regions", ARMv7MState, mpu_s_regions, UINT_MAX), | ||
94 | DEFINE_PROP_END_OF_LIST(), | ||
95 | }; | ||
32 | 96 | ||
33 | -- | 97 | -- |
34 | 2.17.1 | 98 | 2.34.1 |
35 | 99 | ||
36 | 100 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The IoTKit, SSE200 and SSE300 all default to 8 MPU regions. The |
---|---|---|---|
2 | 2 | MPS2/MPS3 FPGA images don't override these except in the case of | |
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | AN547, which uses 16 MPU regions. |
4 | Message-id: 20180606152128.449-2-f4bug@amsat.org | 4 | |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Define properties on the ARMSSE object for the MPU regions (using the |
6 | same names as the documented RTL configuration settings, and | ||
7 | following the pattern we already have for this device of using | ||
8 | all-caps names as the RTL does), and set them in the board code. | ||
9 | |||
10 | We don't actually need to override the default except on AN547, | ||
11 | but it's simpler code to have the board code set them always | ||
12 | rather than tracking which board subtypes want to set them to | ||
13 | a non-default value separately from what that value is. | ||
14 | |||
15 | Tho overall effect is that for mps2-an505, mps2-an521 and mps3-an524 | ||
16 | we now correctly use 8 MPU regions, while mps3-an547 stays at its | ||
17 | current 16 regions. | ||
18 | |||
19 | It's possible some guest code wrongly depended on the previous | ||
20 | incorrectly modeled number of memory regions. (Such guest code | ||
21 | should ideally check the number of regions via the MPU_TYPE | ||
22 | register.) The old behaviour can be obtained with additional | ||
23 | -global arguments to QEMU: | ||
24 | |||
25 | For mps2-an521 and mps2-an524: | ||
26 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 -global sse-200.CPU1_MPU_NS=16 -global sse-200.CPU1_MPU_S=16 | ||
27 | |||
28 | For mps2-an505: | ||
29 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 | ||
30 | |||
31 | NB that the way the implementation allows this use of -global | ||
32 | is slightly fragile: if the board code explicitly sets the | ||
33 | properties on the sse-200 object, this overrides the -global | ||
34 | command line option. So we rely on: | ||
35 | - the boards that need fixing all happen to use the SSE defaults | ||
36 | - we can write the board code to only set the property if it | ||
37 | is different from the default, rather than having all boards | ||
38 | explicitly set the property | ||
39 | - the board that does need to use a non-default value happens | ||
40 | to need to set it to the same value (16) we previously used | ||
41 | This works, but there are some kinds of refactoring of the | ||
42 | mps2-tz.c code that would break the support for -global here. | ||
43 | |||
44 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1772 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 45 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
46 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
47 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
48 | Message-id: 20230724174335.2150499-4-peter.maydell@linaro.org | ||
7 | --- | 49 | --- |
8 | hw/sd/milkymist-memcard.c | 2 +- | 50 | include/hw/arm/armsse.h | 5 +++++ |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 51 | hw/arm/armsse.c | 16 ++++++++++++++++ |
10 | 52 | hw/arm/mps2-tz.c | 29 +++++++++++++++++++++++++++++ | |
11 | diff --git a/hw/sd/milkymist-memcard.c b/hw/sd/milkymist-memcard.c | 53 | 3 files changed, 50 insertions(+) |
54 | |||
55 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/sd/milkymist-memcard.c | 57 | --- a/include/hw/arm/armsse.h |
14 | +++ b/hw/sd/milkymist-memcard.c | 58 | +++ b/include/hw/arm/armsse.h |
15 | @@ -XXX,XX +XXX,XX @@ static uint64_t memcard_read(void *opaque, hwaddr addr, | 59 | @@ -XXX,XX +XXX,XX @@ |
16 | r = s->response[s->response_read_ptr++]; | 60 | * (matching the hardware) is that for CPU0 in an IoTKit and CPU1 in an |
17 | if (s->response_read_ptr > s->response_len) { | 61 | * SSE-200 both are present; CPU0 in an SSE-200 has neither. |
18 | qemu_log_mask(LOG_GUEST_ERROR, "milkymist_memcard: " | 62 | * Since the IoTKit has only one CPU, it does not have the CPU1_* properties. |
19 | - "read more cmd bytes than available. Clipping."); | 63 | + * + QOM properties "CPU0_MPU_NS", "CPU0_MPU_S", "CPU1_MPU_NS" and "CPU1_MPU_S" |
20 | + "read more cmd bytes than available: clipping\n"); | 64 | + * which set the number of MPU regions on the CPUs. If there is only one |
21 | s->response_read_ptr = 0; | 65 | + * CPU the CPU1 properties are not present. |
66 | * + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts for CPU 0, | ||
67 | * which are wired to its NVIC lines 32 .. n+32 | ||
68 | * + Named GPIO inputs "EXP_CPU1_IRQ" 0..n are the expansion interrupts for | ||
69 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
70 | uint32_t exp_numirq; | ||
71 | uint32_t sram_addr_width; | ||
72 | uint32_t init_svtor; | ||
73 | + uint32_t cpu_mpu_ns[SSE_MAX_CPUS]; | ||
74 | + uint32_t cpu_mpu_s[SSE_MAX_CPUS]; | ||
75 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
76 | bool cpu_dsp[SSE_MAX_CPUS]; | ||
77 | }; | ||
78 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/armsse.c | ||
81 | +++ b/hw/arm/armsse.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
83 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
84 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
85 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
86 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
87 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
88 | DEFINE_PROP_END_OF_LIST() | ||
89 | }; | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static Property sse200_properties[] = { | ||
92 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), | ||
93 | DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), | ||
94 | DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), | ||
95 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
96 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
97 | + DEFINE_PROP_UINT32("CPU1_MPU_NS", ARMSSE, cpu_mpu_ns[1], 8), | ||
98 | + DEFINE_PROP_UINT32("CPU1_MPU_S", ARMSSE, cpu_mpu_s[1], 8), | ||
99 | DEFINE_PROP_END_OF_LIST() | ||
100 | }; | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ static Property sse300_properties[] = { | ||
103 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
104 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
105 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
106 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
107 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
108 | DEFINE_PROP_END_OF_LIST() | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
112 | return; | ||
22 | } | 113 | } |
23 | } | 114 | } |
115 | + if (!object_property_set_uint(cpuobj, "mpu-ns-regions", | ||
116 | + s->cpu_mpu_ns[i], errp)) { | ||
117 | + return; | ||
118 | + } | ||
119 | + if (!object_property_set_uint(cpuobj, "mpu-s-regions", | ||
120 | + s->cpu_mpu_s[i], errp)) { | ||
121 | + return; | ||
122 | + } | ||
123 | |||
124 | if (i > 0) { | ||
125 | memory_region_add_subregion_overlap(&s->cpu_container[i], 0, | ||
126 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
127 | index XXXXXXX..XXXXXXX 100644 | ||
128 | --- a/hw/arm/mps2-tz.c | ||
129 | +++ b/hw/arm/mps2-tz.c | ||
130 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
131 | int uart_overflow_irq; /* number of the combined UART overflow IRQ */ | ||
132 | uint32_t init_svtor; /* init-svtor setting for SSE */ | ||
133 | uint32_t sram_addr_width; /* SRAM_ADDR_WIDTH setting for SSE */ | ||
134 | + uint32_t cpu0_mpu_ns; /* CPU0_MPU_NS setting for SSE */ | ||
135 | + uint32_t cpu0_mpu_s; /* CPU0_MPU_S setting for SSE */ | ||
136 | + uint32_t cpu1_mpu_ns; /* CPU1_MPU_NS setting for SSE */ | ||
137 | + uint32_t cpu1_mpu_s; /* CPU1_MPU_S setting for SSE */ | ||
138 | const RAMInfo *raminfo; | ||
139 | const char *armsse_type; | ||
140 | uint32_t boot_ram_size; /* size of ram at address 0; 0 == find in raminfo */ | ||
141 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
142 | #define MPS3_DDR_SIZE (2 * GiB) | ||
143 | #endif | ||
144 | |||
145 | +/* For cpu{0,1}_mpu_{ns,s}, means "leave at SSE's default value" */ | ||
146 | +#define MPU_REGION_DEFAULT UINT32_MAX | ||
147 | + | ||
148 | static const uint32_t an505_oscclk[] = { | ||
149 | 40000000, | ||
150 | 24580000, | ||
151 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
152 | OBJECT(system_memory), &error_abort); | ||
153 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); | ||
154 | qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor); | ||
155 | + if (mmc->cpu0_mpu_ns != MPU_REGION_DEFAULT) { | ||
156 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_NS", mmc->cpu0_mpu_ns); | ||
157 | + } | ||
158 | + if (mmc->cpu0_mpu_s != MPU_REGION_DEFAULT) { | ||
159 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_S", mmc->cpu0_mpu_s); | ||
160 | + } | ||
161 | + if (object_property_find(OBJECT(iotkitdev), "CPU1_MPU_NS")) { | ||
162 | + if (mmc->cpu1_mpu_ns != MPU_REGION_DEFAULT) { | ||
163 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_NS", mmc->cpu1_mpu_ns); | ||
164 | + } | ||
165 | + if (mmc->cpu1_mpu_s != MPU_REGION_DEFAULT) { | ||
166 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_S", mmc->cpu1_mpu_s); | ||
167 | + } | ||
168 | + } | ||
169 | qdev_prop_set_uint32(iotkitdev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
170 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
171 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
172 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) | ||
173 | { | ||
174 | MachineClass *mc = MACHINE_CLASS(oc); | ||
175 | IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); | ||
176 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | ||
177 | |||
178 | mc->init = mps2tz_common_init; | ||
179 | mc->reset = mps2_machine_reset; | ||
180 | iic->check = mps2_tz_idau_check; | ||
181 | + | ||
182 | + /* Most machines leave these at the SSE defaults */ | ||
183 | + mmc->cpu0_mpu_ns = MPU_REGION_DEFAULT; | ||
184 | + mmc->cpu0_mpu_s = MPU_REGION_DEFAULT; | ||
185 | + mmc->cpu1_mpu_ns = MPU_REGION_DEFAULT; | ||
186 | + mmc->cpu1_mpu_s = MPU_REGION_DEFAULT; | ||
187 | } | ||
188 | |||
189 | static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) | ||
190 | @@ -XXX,XX +XXX,XX @@ static void mps3tz_an547_class_init(ObjectClass *oc, void *data) | ||
191 | mmc->numirq = 96; | ||
192 | mmc->uart_overflow_irq = 48; | ||
193 | mmc->init_svtor = 0x00000000; | ||
194 | + mmc->cpu0_mpu_s = mmc->cpu0_mpu_ns = 16; | ||
195 | mmc->sram_addr_width = 21; | ||
196 | mmc->raminfo = an547_raminfo; | ||
197 | mmc->armsse_type = TYPE_SSE300; | ||
24 | -- | 198 | -- |
25 | 2.17.1 | 199 | 2.34.1 |
26 | 200 | ||
27 | 201 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
5 | Message-id: 20180606152128.449-4-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/display/xlnx_dp.c | 4 +++- | ||
9 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/hw/display/xlnx_dp.c b/hw/display/xlnx_dp.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/xlnx_dp.c | ||
14 | +++ b/hw/display/xlnx_dp.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void xlnx_dp_avbufm_write(void *opaque, hwaddr offset, uint64_t value, | ||
16 | case AV_BUF_STC_SNAPSHOT1: | ||
17 | case AV_BUF_HCOUNT_VCOUNT_INT0: | ||
18 | case AV_BUF_HCOUNT_VCOUNT_INT1: | ||
19 | - qemu_log_mask(LOG_UNIMP, "avbufm: unimplmented"); | ||
20 | + qemu_log_mask(LOG_UNIMP, "avbufm: unimplemented register 0x%04" | ||
21 | + PRIx64 "\n", | ||
22 | + offset << 2); | ||
23 | break; | ||
24 | default: | ||
25 | s->avbufm_registers[offset] = value; | ||
26 | -- | ||
27 | 2.17.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
4 | Message-id: 20180606152128.449-11-f4bug@amsat.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | --- | ||
7 | target/riscv/op_helper.c | 6 ++++-- | ||
8 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
9 | |||
10 | diff --git a/target/riscv/op_helper.c b/target/riscv/op_helper.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/target/riscv/op_helper.c | ||
13 | +++ b/target/riscv/op_helper.c | ||
14 | @@ -XXX,XX +XXX,XX @@ void csr_write_helper(CPURISCVState *env, target_ulong val_to_write, | ||
15 | if ((val_to_write & 3) == 0) { | ||
16 | env->stvec = val_to_write >> 2 << 2; | ||
17 | } else { | ||
18 | - qemu_log_mask(LOG_UNIMP, "CSR_STVEC: vectored traps not supported"); | ||
19 | + qemu_log_mask(LOG_UNIMP, | ||
20 | + "CSR_STVEC: vectored traps not supported\n"); | ||
21 | } | ||
22 | break; | ||
23 | case CSR_SCOUNTEREN: | ||
24 | @@ -XXX,XX +XXX,XX @@ void csr_write_helper(CPURISCVState *env, target_ulong val_to_write, | ||
25 | if ((val_to_write & 3) == 0) { | ||
26 | env->mtvec = val_to_write >> 2 << 2; | ||
27 | } else { | ||
28 | - qemu_log_mask(LOG_UNIMP, "CSR_MTVEC: vectored traps not supported"); | ||
29 | + qemu_log_mask(LOG_UNIMP, | ||
30 | + "CSR_MTVEC: vectored traps not supported\n"); | ||
31 | } | ||
32 | break; | ||
33 | case CSR_MCOUNTEREN: | ||
34 | -- | ||
35 | 2.17.1 | ||
36 | |||
37 | diff view generated by jsdifflib |