1 | ARM queue: mostly patches from me, but also the Smartfusion2 board. | 1 | First arm pullreq for 7.1. The bulk of this is the qemu_split_irq |
---|---|---|---|
2 | removal. | ||
3 | |||
4 | I have enough stuff in my to-review queue that I expect to do another | ||
5 | pullreq early next week, but 31 patches is enough to not hang on to. | ||
2 | 6 | ||
3 | thanks | 7 | thanks |
4 | -- PMM | 8 | -- PMM |
5 | 9 | ||
6 | The following changes since commit 9ee660e7c138595224b65ddc1c5712549f0a278c: | 10 | The following changes since commit 9c125d17e9402c232c46610802e5931b3639d77b: |
7 | 11 | ||
8 | Merge remote-tracking branch 'remotes/yongbok/tags/mips-20170921' into staging (2017-09-21 14:40:32 +0100) | 12 | Merge tag 'pull-tcg-20220420' of https://gitlab.com/rth7680/qemu into staging (2022-04-20 16:43:11 -0700) |
9 | 13 | ||
10 | are available in the git repository at: | 14 | are available in the Git repository at: |
11 | 15 | ||
12 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170921 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220421 |
13 | 17 | ||
14 | for you to fetch changes up to 6d262dcb7d108eda93813574c2061398084dc795: | 18 | for you to fetch changes up to 5b415dd61bdbf61fb4be0e9f1a7172b8bce682c6: |
15 | 19 | ||
16 | msf2: Add Emcraft's Smartfusion2 SOM kit (2017-09-21 16:36:56 +0100) | 20 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs (2022-04-21 11:37:05 +0100) |
17 | 21 | ||
18 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
19 | target-arm queue: | 23 | target-arm queue: |
20 | * more preparatory work for v8M support | 24 | * hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF |
21 | * convert some omap devices away from old_mmio | 25 | * versal: Add the Cortex-R5s in the Real-Time Processing Unit (RPU) subsystem |
22 | * remove out of date ARM ARM section references in comments | 26 | * versal: model enough of the Clock/Reset Low-power domain (CRL) to allow control of the Cortex-R5s |
23 | * add the Smartfusion2 board | 27 | * xlnx-zynqmp: Connect 4 TTC timers |
28 | * exynos4210: Refactor GIC/combiner code to stop using qemu_split_irq | ||
29 | * realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
30 | * stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
31 | * hw/core/irq: remove unused 'qemu_irq_split' function | ||
32 | * npcm7xx: use symbolic constants for PWRON STRAP bit fields | ||
33 | * virt: document impact of gic-version on max CPUs | ||
24 | 34 | ||
25 | ---------------------------------------------------------------- | 35 | ---------------------------------------------------------------- |
26 | Peter Maydell (26): | 36 | Edgar E. Iglesias (6): |
27 | target/arm: Implement MSR/MRS access to NS banked registers | 37 | timer: cadence_ttc: Break out header file to allow embedding |
28 | nvic: Add banked exception states | 38 | hw/arm/xlnx-zynqmp: Connect 4 TTC timers |
29 | nvic: Add cached vectpending_is_s_banked state | 39 | hw/arm: versal: Create an APU CPU Cluster |
30 | nvic: Add cached vectpending_prio state | 40 | hw/arm: versal: Add the Cortex-R5Fs |
31 | nvic: Implement AIRCR changes for v8M | 41 | hw/misc: Add a model of the Xilinx Versal CRL |
32 | nvic: Make ICSR.RETTOBASE handle banked exceptions | 42 | hw/arm: versal: Connect the CRL |
33 | nvic: Implement NVIC_ITNS<n> registers | ||
34 | nvic: Handle banked exceptions in nvic_recompute_state() | ||
35 | nvic: Make set_pending and clear_pending take a secure parameter | ||
36 | nvic: Make SHPR registers banked | ||
37 | nvic: Compare group priority for escalation to HF | ||
38 | nvic: In escalation to HardFault, support HF not being priority -1 | ||
39 | nvic: Implement v8M changes to fixed priority exceptions | ||
40 | nvic: Disable the non-secure HardFault if AIRCR.BFHFNMINS is clear | ||
41 | nvic: Handle v8M changes in nvic_exec_prio() | ||
42 | target/arm: Handle banking in negative-execution-priority check in cpu_mmu_index() | ||
43 | nvic: Make ICSR banked for v8M | ||
44 | nvic: Make SHCSR banked for v8M | ||
45 | nvic: Support banked exceptions in acknowledge and complete | ||
46 | target/arm: Remove out of date ARM ARM section references in A64 decoder | ||
47 | hw/arm/palm.c: Don't use old_mmio for static_ops | ||
48 | hw/gpio/omap_gpio.c: Don't use old_mmio | ||
49 | hw/timer/omap_synctimer.c: Don't use old_mmio | ||
50 | hw/timer/omap_gptimer: Don't use old_mmio | ||
51 | hw/i2c/omap_i2c.c: Don't use old_mmio | ||
52 | hw/arm/omap2.c: Don't use old_mmio | ||
53 | 43 | ||
54 | Subbaraya Sundeep (5): | 44 | Hao Wu (2): |
55 | msf2: Add Smartfusion2 System timer | 45 | hw/misc: Add PWRON STRAP bit fields in GCR module |
56 | msf2: Microsemi Smartfusion2 System Register block | 46 | hw/arm: Use bit fields for NPCM7XX PWRON STRAPs |
57 | msf2: Add Smartfusion2 SPI controller | ||
58 | msf2: Add Smartfusion2 SoC | ||
59 | msf2: Add Emcraft's Smartfusion2 SOM kit | ||
60 | 47 | ||
61 | hw/arm/Makefile.objs | 1 + | 48 | Heinrich Schuchardt (1): |
62 | hw/misc/Makefile.objs | 1 + | 49 | hw/arm/virt: impact of gic-version on max CPUs |
63 | hw/ssi/Makefile.objs | 1 + | ||
64 | hw/timer/Makefile.objs | 1 + | ||
65 | include/hw/arm/msf2-soc.h | 67 +++ | ||
66 | include/hw/intc/armv7m_nvic.h | 33 +- | ||
67 | include/hw/misc/msf2-sysreg.h | 77 ++++ | ||
68 | include/hw/ssi/mss-spi.h | 58 +++ | ||
69 | include/hw/timer/mss-timer.h | 64 +++ | ||
70 | target/arm/cpu.h | 62 ++- | ||
71 | hw/arm/msf2-soc.c | 238 +++++++++++ | ||
72 | hw/arm/msf2-som.c | 105 +++++ | ||
73 | hw/arm/omap2.c | 49 ++- | ||
74 | hw/arm/palm.c | 30 +- | ||
75 | hw/gpio/omap_gpio.c | 26 +- | ||
76 | hw/i2c/omap_i2c.c | 44 +- | ||
77 | hw/intc/armv7m_nvic.c | 913 ++++++++++++++++++++++++++++++++++------ | ||
78 | hw/misc/msf2-sysreg.c | 160 +++++++ | ||
79 | hw/ssi/mss-spi.c | 404 ++++++++++++++++++ | ||
80 | hw/timer/mss-timer.c | 289 +++++++++++++ | ||
81 | hw/timer/omap_gptimer.c | 49 ++- | ||
82 | hw/timer/omap_synctimer.c | 35 +- | ||
83 | target/arm/cpu.c | 7 + | ||
84 | target/arm/helper.c | 142 ++++++- | ||
85 | target/arm/translate-a64.c | 227 +++++----- | ||
86 | default-configs/arm-softmmu.mak | 1 + | ||
87 | hw/intc/trace-events | 13 +- | ||
88 | hw/misc/trace-events | 5 + | ||
89 | 28 files changed, 2735 insertions(+), 367 deletions(-) | ||
90 | create mode 100644 include/hw/arm/msf2-soc.h | ||
91 | create mode 100644 include/hw/misc/msf2-sysreg.h | ||
92 | create mode 100644 include/hw/ssi/mss-spi.h | ||
93 | create mode 100644 include/hw/timer/mss-timer.h | ||
94 | create mode 100644 hw/arm/msf2-soc.c | ||
95 | create mode 100644 hw/arm/msf2-som.c | ||
96 | create mode 100644 hw/misc/msf2-sysreg.c | ||
97 | create mode 100644 hw/ssi/mss-spi.c | ||
98 | create mode 100644 hw/timer/mss-timer.c | ||
99 | 50 | ||
51 | Peter Maydell (19): | ||
52 | hw/arm/virt: Check for attempt to use TrustZone with KVM or HVF | ||
53 | hw/arm/exynos4210: Use TYPE_OR_IRQ instead of custom OR-gate device | ||
54 | hw/intc/exynos4210_gic: Remove unused TYPE_EXYNOS4210_IRQ_GATE | ||
55 | hw/arm/exynos4210: Put a9mpcore device into state struct | ||
56 | hw/arm/exynos4210: Drop int_gic_irq[] from Exynos4210Irq struct | ||
57 | hw/arm/exynos4210: Coalesce board_irqs and irq_table | ||
58 | hw/arm/exynos4210: Fix code style nit in combiner_grp_to_gic_id[] | ||
59 | hw/arm/exynos4210: Move exynos4210_init_board_irqs() into exynos4210.c | ||
60 | hw/arm/exynos4210: Put external GIC into state struct | ||
61 | hw/arm/exynos4210: Drop ext_gic_irq[] from Exynos4210Irq struct | ||
62 | hw/arm/exynos4210: Move exynos4210_combiner_get_gpioin() into exynos4210.c | ||
63 | hw/arm/exynos4210: Delete unused macro definitions | ||
64 | hw/arm/exynos4210: Use TYPE_SPLIT_IRQ in exynos4210_init_board_irqs() | ||
65 | hw/arm/exynos4210: Fill in irq_table[] for internal-combiner-only IRQ lines | ||
66 | hw/arm/exynos4210: Connect MCT_G0 and MCT_G1 to both combiners | ||
67 | hw/arm/exynos4210: Don't connect multiple lines to external GIC inputs | ||
68 | hw/arm/exynos4210: Fold combiner splits into exynos4210_init_board_irqs() | ||
69 | hw/arm/exynos4210: Put combiners into state struct | ||
70 | hw/arm/exynos4210: Drop Exynos4210Irq struct | ||
71 | |||
72 | Zongyuan Li (3): | ||
73 | hw/arm/realview: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
74 | hw/arm/stellaris: replace 'qemu_split_irq' with 'TYPE_SPLIT_IRQ' | ||
75 | hw/core/irq: remove unused 'qemu_irq_split' function | ||
76 | |||
77 | docs/system/arm/virt.rst | 4 +- | ||
78 | include/hw/arm/exynos4210.h | 50 ++-- | ||
79 | include/hw/arm/xlnx-versal.h | 16 ++ | ||
80 | include/hw/arm/xlnx-zynqmp.h | 4 + | ||
81 | include/hw/intc/exynos4210_combiner.h | 57 +++++ | ||
82 | include/hw/intc/exynos4210_gic.h | 43 ++++ | ||
83 | include/hw/irq.h | 5 - | ||
84 | include/hw/misc/npcm7xx_gcr.h | 30 +++ | ||
85 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++++ | ||
86 | include/hw/timer/cadence_ttc.h | 54 +++++ | ||
87 | hw/arm/exynos4210.c | 430 ++++++++++++++++++++++++++++++---- | ||
88 | hw/arm/npcm7xx_boards.c | 24 +- | ||
89 | hw/arm/realview.c | 33 ++- | ||
90 | hw/arm/stellaris.c | 15 +- | ||
91 | hw/arm/virt.c | 7 + | ||
92 | hw/arm/xlnx-versal-virt.c | 6 +- | ||
93 | hw/arm/xlnx-versal.c | 99 +++++++- | ||
94 | hw/arm/xlnx-zynqmp.c | 22 ++ | ||
95 | hw/core/irq.c | 15 -- | ||
96 | hw/intc/exynos4210_combiner.c | 108 +-------- | ||
97 | hw/intc/exynos4210_gic.c | 344 +-------------------------- | ||
98 | hw/misc/xlnx-versal-crl.c | 421 +++++++++++++++++++++++++++++++++ | ||
99 | hw/timer/cadence_ttc.c | 32 +-- | ||
100 | MAINTAINERS | 2 +- | ||
101 | hw/misc/meson.build | 1 + | ||
102 | 25 files changed, 1457 insertions(+), 600 deletions(-) | ||
103 | create mode 100644 include/hw/intc/exynos4210_combiner.h | ||
104 | create mode 100644 include/hw/intc/exynos4210_gic.h | ||
105 | create mode 100644 include/hw/misc/xlnx-versal-crl.h | ||
106 | create mode 100644 include/hw/timer/cadence_ttc.h | ||
107 | create mode 100644 hw/misc/xlnx-versal-crl.c | diff view generated by jsdifflib |
1 | Drop the use of old_mmio in the omap2_gpio memory ops. | 1 | It's not possible to provide the guest with the Security extensions |
---|---|---|---|
2 | (TrustZone) when using KVM or HVF, because the hardware | ||
3 | virtualization extensions don't permit running EL3 guest code. | ||
4 | However, we weren't checking for this combination, with the result | ||
5 | that QEMU would assert if you tried it: | ||
2 | 6 | ||
7 | $ qemu-system-aarch64 -enable-kvm -machine virt,secure=on -cpu host -display none | ||
8 | Unexpected error in object_property_find_err() at ../../qom/object.c:1304: | ||
9 | qemu-system-aarch64: Property 'host-arm-cpu.secure-memory' not found | ||
10 | Aborted | ||
11 | |||
12 | Check for this combination of options and report an error, in the | ||
13 | same way we already do for attempts to give a KVM or HVF guest the | ||
14 | Virtualization or MTE extensions. Now we will report: | ||
15 | |||
16 | qemu-system-aarch64: mach-virt: KVM does not support providing Security extensions (TrustZone) to the guest CPU | ||
17 | |||
18 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/961 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-3-git-send-email-peter.maydell@linaro.org | 21 | Message-id: 20220404155301.566542-1-peter.maydell@linaro.org |
6 | --- | 22 | --- |
7 | hw/gpio/omap_gpio.c | 26 ++++++++++++-------------- | 23 | hw/arm/virt.c | 7 +++++++ |
8 | 1 file changed, 12 insertions(+), 14 deletions(-) | 24 | 1 file changed, 7 insertions(+) |
9 | 25 | ||
10 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | 26 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
11 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/gpio/omap_gpio.c | 28 | --- a/hw/arm/virt.c |
13 | +++ b/hw/gpio/omap_gpio.c | 29 | +++ b/hw/arm/virt.c |
14 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_write(void *opaque, hwaddr addr, | 30 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
31 | exit(1); | ||
15 | } | 32 | } |
16 | } | 33 | |
17 | 34 | + if (vms->secure && (kvm_enabled() || hvf_enabled())) { | |
18 | -static uint32_t omap2_gpio_module_readp(void *opaque, hwaddr addr) | 35 | + error_report("mach-virt: %s does not support providing " |
19 | +static uint64_t omap2_gpio_module_readp(void *opaque, hwaddr addr, | 36 | + "Security extensions (TrustZone) to the guest CPU", |
20 | + unsigned size) | 37 | + kvm_enabled() ? "KVM" : "HVF"); |
21 | { | 38 | + exit(1); |
22 | return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3); | ||
23 | } | ||
24 | |||
25 | static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | ||
26 | - uint32_t value) | ||
27 | + uint64_t value, unsigned size) | ||
28 | { | ||
29 | uint32_t cur = 0; | ||
30 | uint32_t mask = 0xffff; | ||
31 | |||
32 | + if (size == 4) { | ||
33 | + omap2_gpio_module_write(opaque, addr, value); | ||
34 | + return; | ||
35 | + } | 39 | + } |
36 | + | 40 | + |
37 | switch (addr & ~3) { | 41 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { |
38 | case 0x00: /* GPIO_REVISION */ | 42 | error_report("mach-virt: %s does not support providing " |
39 | case 0x14: /* GPIO_SYSSTATUS */ | 43 | "Virtualization extensions to the guest CPU", |
40 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | ||
41 | } | ||
42 | |||
43 | static const MemoryRegionOps omap2_gpio_module_ops = { | ||
44 | - .old_mmio = { | ||
45 | - .read = { | ||
46 | - omap2_gpio_module_readp, | ||
47 | - omap2_gpio_module_readp, | ||
48 | - omap2_gpio_module_read, | ||
49 | - }, | ||
50 | - .write = { | ||
51 | - omap2_gpio_module_writep, | ||
52 | - omap2_gpio_module_writep, | ||
53 | - omap2_gpio_module_write, | ||
54 | - }, | ||
55 | - }, | ||
56 | + .read = omap2_gpio_module_readp, | ||
57 | + .write = omap2_gpio_module_writep, | ||
58 | + .valid.min_access_size = 1, | ||
59 | + .valid.max_access_size = 4, | ||
60 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
61 | }; | ||
62 | |||
63 | -- | 44 | -- |
64 | 2.7.4 | 45 | 2.25.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Added Sytem register block of Smartfusion2. | 3 | Break out header file to allow embedding of the the TTC. |
4 | This block has PLL registers which are accessed by guest. | ||
5 | 4 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
10 | Message-id: 20170920201737.25723-3-f4bug@amsat.org | 9 | Message-id: 20220331222017.2914409-2-edgar.iglesias@gmail.com |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | hw/misc/Makefile.objs | 1 + | 12 | include/hw/timer/cadence_ttc.h | 54 ++++++++++++++++++++++++++++++++++ |
14 | include/hw/misc/msf2-sysreg.h | 77 ++++++++++++++++++++ | 13 | hw/timer/cadence_ttc.c | 32 ++------------------ |
15 | hw/misc/msf2-sysreg.c | 160 ++++++++++++++++++++++++++++++++++++++++++ | 14 | 2 files changed, 56 insertions(+), 30 deletions(-) |
16 | hw/misc/trace-events | 5 ++ | 15 | create mode 100644 include/hw/timer/cadence_ttc.h |
17 | 4 files changed, 243 insertions(+) | ||
18 | create mode 100644 include/hw/misc/msf2-sysreg.h | ||
19 | create mode 100644 hw/misc/msf2-sysreg.c | ||
20 | 16 | ||
21 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 17 | diff --git a/include/hw/timer/cadence_ttc.h b/include/hw/timer/cadence_ttc.h |
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/misc/Makefile.objs | ||
24 | +++ b/hw/misc/Makefile.objs | ||
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | ||
26 | obj-$(CONFIG_AUX) += auxbus.o | ||
27 | obj-$(CONFIG_ASPEED_SOC) += aspeed_scu.o aspeed_sdmc.o | ||
28 | obj-y += mmio_interface.o | ||
29 | +obj-$(CONFIG_MSF2) += msf2-sysreg.o | ||
30 | diff --git a/include/hw/misc/msf2-sysreg.h b/include/hw/misc/msf2-sysreg.h | ||
31 | new file mode 100644 | 18 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 19 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 20 | --- /dev/null |
34 | +++ b/include/hw/misc/msf2-sysreg.h | 21 | +++ b/include/hw/timer/cadence_ttc.h |
35 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 23 | +/* |
37 | + * Microsemi SmartFusion2 SYSREG | 24 | + * Xilinx Zynq cadence TTC model |
38 | + * | 25 | + * |
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 26 | + * Copyright (c) 2011 Xilinx Inc. |
40 | + * | 27 | + * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.crosthwaite@petalogix.com) |
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 28 | + * Copyright (c) 2012 PetaLogix Pty Ltd. |
42 | + * of this software and associated documentation files (the "Software"), to deal | 29 | + * Written By Haibing Ma |
43 | + * in the Software without restriction, including without limitation the rights | 30 | + * M. Habib |
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | ||
59 | + | ||
60 | +#ifndef HW_MSF2_SYSREG_H | ||
61 | +#define HW_MSF2_SYSREG_H | ||
62 | + | ||
63 | +#include "hw/sysbus.h" | ||
64 | + | ||
65 | +enum { | ||
66 | + ESRAM_CR = 0x00 / 4, | ||
67 | + ESRAM_MAX_LAT, | ||
68 | + DDR_CR, | ||
69 | + ENVM_CR, | ||
70 | + ENVM_REMAP_BASE_CR, | ||
71 | + ENVM_REMAP_FAB_CR, | ||
72 | + CC_CR, | ||
73 | + CC_REGION_CR, | ||
74 | + CC_LOCK_BASE_ADDR_CR, | ||
75 | + CC_FLUSH_INDX_CR, | ||
76 | + DDRB_BUF_TIMER_CR, | ||
77 | + DDRB_NB_ADDR_CR, | ||
78 | + DDRB_NB_SIZE_CR, | ||
79 | + DDRB_CR, | ||
80 | + | ||
81 | + SOFT_RESET_CR = 0x48 / 4, | ||
82 | + M3_CR, | ||
83 | + | ||
84 | + GPIO_SYSRESET_SEL_CR = 0x58 / 4, | ||
85 | + | ||
86 | + MDDR_CR = 0x60 / 4, | ||
87 | + | ||
88 | + MSSDDR_PLL_STATUS_LOW_CR = 0x90 / 4, | ||
89 | + MSSDDR_PLL_STATUS_HIGH_CR, | ||
90 | + MSSDDR_FACC1_CR, | ||
91 | + MSSDDR_FACC2_CR, | ||
92 | + | ||
93 | + MSSDDR_PLL_STATUS = 0x150 / 4, | ||
94 | +}; | ||
95 | + | ||
96 | +#define MSF2_SYSREG_MMIO_SIZE 0x300 | ||
97 | + | ||
98 | +#define TYPE_MSF2_SYSREG "msf2-sysreg" | ||
99 | +#define MSF2_SYSREG(obj) OBJECT_CHECK(MSF2SysregState, (obj), TYPE_MSF2_SYSREG) | ||
100 | + | ||
101 | +typedef struct MSF2SysregState { | ||
102 | + SysBusDevice parent_obj; | ||
103 | + | ||
104 | + MemoryRegion iomem; | ||
105 | + | ||
106 | + uint8_t apb0div; | ||
107 | + uint8_t apb1div; | ||
108 | + | ||
109 | + uint32_t regs[MSF2_SYSREG_MMIO_SIZE / 4]; | ||
110 | +} MSF2SysregState; | ||
111 | + | ||
112 | +#endif /* HW_MSF2_SYSREG_H */ | ||
113 | diff --git a/hw/misc/msf2-sysreg.c b/hw/misc/msf2-sysreg.c | ||
114 | new file mode 100644 | ||
115 | index XXXXXXX..XXXXXXX | ||
116 | --- /dev/null | ||
117 | +++ b/hw/misc/msf2-sysreg.c | ||
118 | @@ -XXX,XX +XXX,XX @@ | ||
119 | +/* | ||
120 | + * System Register block model of Microsemi SmartFusion2. | ||
121 | + * | ||
122 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
123 | + * | 31 | + * |
124 | + * This program is free software; you can redistribute it and/or | 32 | + * This program is free software; you can redistribute it and/or |
125 | + * modify it under the terms of the GNU General Public License | 33 | + * modify it under the terms of the GNU General Public License |
126 | + * as published by the Free Software Foundation; either version | 34 | + * as published by the Free Software Foundation; either version |
127 | + * 2 of the License, or (at your option) any later version. | 35 | + * 2 of the License, or (at your option) any later version. |
128 | + * | 36 | + * |
129 | + * You should have received a copy of the GNU General Public License along | 37 | + * You should have received a copy of the GNU General Public License along |
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | 38 | + * with this program; if not, see <http://www.gnu.org/licenses/>. |
131 | + */ | 39 | + */ |
40 | +#ifndef HW_TIMER_CADENCE_TTC_H | ||
41 | +#define HW_TIMER_CADENCE_TTC_H | ||
132 | + | 42 | + |
133 | +#include "qemu/osdep.h" | 43 | +#include "hw/sysbus.h" |
134 | +#include "qapi/error.h" | 44 | +#include "qemu/timer.h" |
135 | +#include "qemu/log.h" | ||
136 | +#include "hw/misc/msf2-sysreg.h" | ||
137 | +#include "qemu/error-report.h" | ||
138 | +#include "trace.h" | ||
139 | + | 45 | + |
140 | +static inline int msf2_divbits(uint32_t div) | 46 | +typedef struct { |
141 | +{ | 47 | + QEMUTimer *timer; |
142 | + int r = ctz32(div); | 48 | + int freq; |
143 | + | 49 | + |
144 | + return (div < 8) ? r : r + 1; | 50 | + uint32_t reg_clock; |
145 | +} | 51 | + uint32_t reg_count; |
52 | + uint32_t reg_value; | ||
53 | + uint16_t reg_interval; | ||
54 | + uint16_t reg_match[3]; | ||
55 | + uint32_t reg_intr; | ||
56 | + uint32_t reg_intr_en; | ||
57 | + uint32_t reg_event_ctrl; | ||
58 | + uint32_t reg_event; | ||
146 | + | 59 | + |
147 | +static void msf2_sysreg_reset(DeviceState *d) | 60 | + uint64_t cpu_time; |
148 | +{ | 61 | + unsigned int cpu_time_valid; |
149 | + MSF2SysregState *s = MSF2_SYSREG(d); | ||
150 | + | 62 | + |
151 | + s->regs[MSSDDR_PLL_STATUS_LOW_CR] = 0x021A2358; | 63 | + qemu_irq irq; |
152 | + s->regs[MSSDDR_PLL_STATUS] = 0x3; | 64 | +} CadenceTimerState; |
153 | + s->regs[MSSDDR_FACC1_CR] = msf2_divbits(s->apb0div) << 5 | | ||
154 | + msf2_divbits(s->apb1div) << 2; | ||
155 | +} | ||
156 | + | 65 | + |
157 | +static uint64_t msf2_sysreg_read(void *opaque, hwaddr offset, | 66 | +#define TYPE_CADENCE_TTC "cadence_ttc" |
158 | + unsigned size) | 67 | +OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) |
159 | +{ | ||
160 | + MSF2SysregState *s = opaque; | ||
161 | + uint32_t ret = 0; | ||
162 | + | 68 | + |
163 | + offset >>= 2; | 69 | +struct CadenceTTCState { |
164 | + if (offset < ARRAY_SIZE(s->regs)) { | 70 | + SysBusDevice parent_obj; |
165 | + ret = s->regs[offset]; | ||
166 | + trace_msf2_sysreg_read(offset << 2, ret); | ||
167 | + } else { | ||
168 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
169 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
170 | + offset << 2); | ||
171 | + } | ||
172 | + | 71 | + |
173 | + return ret; | 72 | + MemoryRegion iomem; |
174 | +} | 73 | + CadenceTimerState timer[3]; |
175 | + | ||
176 | +static void msf2_sysreg_write(void *opaque, hwaddr offset, | ||
177 | + uint64_t val, unsigned size) | ||
178 | +{ | ||
179 | + MSF2SysregState *s = opaque; | ||
180 | + uint32_t newval = val; | ||
181 | + | ||
182 | + offset >>= 2; | ||
183 | + | ||
184 | + switch (offset) { | ||
185 | + case MSSDDR_PLL_STATUS: | ||
186 | + trace_msf2_sysreg_write_pll_status(); | ||
187 | + break; | ||
188 | + | ||
189 | + case ESRAM_CR: | ||
190 | + case DDR_CR: | ||
191 | + case ENVM_REMAP_BASE_CR: | ||
192 | + if (newval != s->regs[offset]) { | ||
193 | + qemu_log_mask(LOG_UNIMP, | ||
194 | + TYPE_MSF2_SYSREG": remapping not supported\n"); | ||
195 | + } | ||
196 | + break; | ||
197 | + | ||
198 | + default: | ||
199 | + if (offset < ARRAY_SIZE(s->regs)) { | ||
200 | + trace_msf2_sysreg_write(offset << 2, newval, s->regs[offset]); | ||
201 | + s->regs[offset] = newval; | ||
202 | + } else { | ||
203 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
204 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
205 | + offset << 2); | ||
206 | + } | ||
207 | + break; | ||
208 | + } | ||
209 | +} | ||
210 | + | ||
211 | +static const MemoryRegionOps sysreg_ops = { | ||
212 | + .read = msf2_sysreg_read, | ||
213 | + .write = msf2_sysreg_write, | ||
214 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
215 | +}; | 74 | +}; |
216 | + | 75 | + |
217 | +static void msf2_sysreg_init(Object *obj) | 76 | +#endif |
218 | +{ | 77 | diff --git a/hw/timer/cadence_ttc.c b/hw/timer/cadence_ttc.c |
219 | + MSF2SysregState *s = MSF2_SYSREG(obj); | 78 | index XXXXXXX..XXXXXXX 100644 |
79 | --- a/hw/timer/cadence_ttc.c | ||
80 | +++ b/hw/timer/cadence_ttc.c | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "qemu/timer.h" | ||
83 | #include "qom/object.h" | ||
84 | |||
85 | +#include "hw/timer/cadence_ttc.h" | ||
220 | + | 86 | + |
221 | + memory_region_init_io(&s->iomem, obj, &sysreg_ops, s, TYPE_MSF2_SYSREG, | 87 | #ifdef CADENCE_TTC_ERR_DEBUG |
222 | + MSF2_SYSREG_MMIO_SIZE); | 88 | #define DB_PRINT(...) do { \ |
223 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | 89 | fprintf(stderr, ": %s: ", __func__); \ |
224 | +} | 90 | @@ -XXX,XX +XXX,XX @@ |
225 | + | 91 | #define CLOCK_CTRL_PS_EN 0x00000001 |
226 | +static const VMStateDescription vmstate_msf2_sysreg = { | 92 | #define CLOCK_CTRL_PS_V 0x0000001e |
227 | + .name = TYPE_MSF2_SYSREG, | 93 | |
228 | + .version_id = 1, | 94 | -typedef struct { |
229 | + .minimum_version_id = 1, | 95 | - QEMUTimer *timer; |
230 | + .fields = (VMStateField[]) { | 96 | - int freq; |
231 | + VMSTATE_UINT32_ARRAY(regs, MSF2SysregState, MSF2_SYSREG_MMIO_SIZE / 4), | 97 | - |
232 | + VMSTATE_END_OF_LIST() | 98 | - uint32_t reg_clock; |
233 | + } | 99 | - uint32_t reg_count; |
234 | +}; | 100 | - uint32_t reg_value; |
235 | + | 101 | - uint16_t reg_interval; |
236 | +static Property msf2_sysreg_properties[] = { | 102 | - uint16_t reg_match[3]; |
237 | + /* default divisors in Libero GUI */ | 103 | - uint32_t reg_intr; |
238 | + DEFINE_PROP_UINT8("apb0divisor", MSF2SysregState, apb0div, 2), | 104 | - uint32_t reg_intr_en; |
239 | + DEFINE_PROP_UINT8("apb1divisor", MSF2SysregState, apb1div, 2), | 105 | - uint32_t reg_event_ctrl; |
240 | + DEFINE_PROP_END_OF_LIST(), | 106 | - uint32_t reg_event; |
241 | +}; | 107 | - |
242 | + | 108 | - uint64_t cpu_time; |
243 | +static void msf2_sysreg_realize(DeviceState *dev, Error **errp) | 109 | - unsigned int cpu_time_valid; |
244 | +{ | 110 | - |
245 | + MSF2SysregState *s = MSF2_SYSREG(dev); | 111 | - qemu_irq irq; |
246 | + | 112 | -} CadenceTimerState; |
247 | + if ((s->apb0div > 32 || !is_power_of_2(s->apb0div)) | 113 | - |
248 | + || (s->apb1div > 32 || !is_power_of_2(s->apb1div))) { | 114 | -#define TYPE_CADENCE_TTC "cadence_ttc" |
249 | + error_setg(errp, "Invalid apb divisor value"); | 115 | -OBJECT_DECLARE_SIMPLE_TYPE(CadenceTTCState, CADENCE_TTC) |
250 | + error_append_hint(errp, "apb divisor must be a power of 2" | 116 | - |
251 | + " and maximum value is 32\n"); | 117 | -struct CadenceTTCState { |
252 | + } | 118 | - SysBusDevice parent_obj; |
253 | +} | 119 | - |
254 | + | 120 | - MemoryRegion iomem; |
255 | +static void msf2_sysreg_class_init(ObjectClass *klass, void *data) | 121 | - CadenceTimerState timer[3]; |
256 | +{ | 122 | -}; |
257 | + DeviceClass *dc = DEVICE_CLASS(klass); | 123 | - |
258 | + | 124 | static void cadence_timer_update(CadenceTimerState *s) |
259 | + dc->vmsd = &vmstate_msf2_sysreg; | 125 | { |
260 | + dc->reset = msf2_sysreg_reset; | 126 | qemu_set_irq(s->irq, !!(s->reg_intr & s->reg_intr_en)); |
261 | + dc->props = msf2_sysreg_properties; | ||
262 | + dc->realize = msf2_sysreg_realize; | ||
263 | +} | ||
264 | + | ||
265 | +static const TypeInfo msf2_sysreg_info = { | ||
266 | + .name = TYPE_MSF2_SYSREG, | ||
267 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
268 | + .class_init = msf2_sysreg_class_init, | ||
269 | + .instance_size = sizeof(MSF2SysregState), | ||
270 | + .instance_init = msf2_sysreg_init, | ||
271 | +}; | ||
272 | + | ||
273 | +static void msf2_sysreg_register_types(void) | ||
274 | +{ | ||
275 | + type_register_static(&msf2_sysreg_info); | ||
276 | +} | ||
277 | + | ||
278 | +type_init(msf2_sysreg_register_types) | ||
279 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
280 | index XXXXXXX..XXXXXXX 100644 | ||
281 | --- a/hw/misc/trace-events | ||
282 | +++ b/hw/misc/trace-events | ||
283 | @@ -XXX,XX +XXX,XX @@ mps2_scc_reset(void) "MPS2 SCC: reset" | ||
284 | mps2_scc_leds(char led7, char led6, char led5, char led4, char led3, char led2, char led1, char led0) "MPS2 SCC LEDs: %c%c%c%c%c%c%c%c" | ||
285 | mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32 | ||
286 | mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32 | ||
287 | + | ||
288 | +# hw/misc/msf2-sysreg.c | ||
289 | +msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | ||
290 | +msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | ||
291 | +msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register" | ||
292 | -- | 127 | -- |
293 | 2.7.4 | 128 | 2.25.1 |
294 | |||
295 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Connect the 4 TTC timers on the ZynqMP. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Message-id: 20220331222017.2914409-3-edgar.iglesias@gmail.com | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1505580378-9044-7-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 11 | --- |
7 | hw/arm/omap2.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 12 | include/hw/arm/xlnx-zynqmp.h | 4 ++++ |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 13 | hw/arm/xlnx-zynqmp.c | 22 ++++++++++++++++++++++ |
14 | 2 files changed, 26 insertions(+) | ||
9 | 15 | ||
10 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
11 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/arm/omap2.c | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
13 | +++ b/hw/arm/omap2.c | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write(void *opaque, hwaddr addr, | 20 | @@ -XXX,XX +XXX,XX @@ |
15 | } | 21 | #include "hw/or-irq.h" |
22 | #include "hw/misc/xlnx-zynqmp-apu-ctrl.h" | ||
23 | #include "hw/misc/xlnx-zynqmp-crf.h" | ||
24 | +#include "hw/timer/cadence_ttc.h" | ||
25 | |||
26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | ||
27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
29 | #define XLNX_ZYNQMP_MAX_RAM_SIZE (XLNX_ZYNQMP_MAX_LOW_RAM_SIZE + \ | ||
30 | XLNX_ZYNQMP_MAX_HIGH_RAM_SIZE) | ||
31 | |||
32 | +#define XLNX_ZYNQMP_NUM_TTC 4 | ||
33 | + | ||
34 | /* | ||
35 | * Unimplemented mmio regions needed to boot some images. | ||
36 | */ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
38 | qemu_or_irq qspi_irq_orgate; | ||
39 | XlnxZynqMPAPUCtrl apu_ctrl; | ||
40 | XlnxZynqMPCRF crf; | ||
41 | + CadenceTTCState ttc[XLNX_ZYNQMP_NUM_TTC]; | ||
42 | |||
43 | char *boot_cpu; | ||
44 | ARMCPU *boot_cpu_ptr; | ||
45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/xlnx-zynqmp.c | ||
48 | +++ b/hw/arm/xlnx-zynqmp.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define APU_ADDR 0xfd5c0000 | ||
51 | #define APU_IRQ 153 | ||
52 | |||
53 | +#define TTC0_ADDR 0xFF110000 | ||
54 | +#define TTC0_IRQ 36 | ||
55 | + | ||
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) | ||
60 | sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
16 | } | 61 | } |
17 | 62 | ||
18 | +static uint64_t omap_sysctl_readfn(void *opaque, hwaddr addr, | 63 | +static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic) |
19 | + unsigned size) | ||
20 | +{ | 64 | +{ |
21 | + switch (size) { | 65 | + SysBusDevice *sbd; |
22 | + case 1: | 66 | + int i, irq; |
23 | + return omap_sysctl_read8(opaque, addr); | 67 | + |
24 | + case 2: | 68 | + for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) { |
25 | + return omap_badwidth_read32(opaque, addr); /* TODO */ | 69 | + object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i], |
26 | + case 4: | 70 | + TYPE_CADENCE_TTC); |
27 | + return omap_sysctl_read(opaque, addr); | 71 | + sbd = SYS_BUS_DEVICE(&s->ttc[i]); |
28 | + default: | 72 | + |
29 | + g_assert_not_reached(); | 73 | + sysbus_realize(sbd, &error_fatal); |
74 | + sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000); | ||
75 | + for (irq = 0; irq < 3; irq++) { | ||
76 | + sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]); | ||
77 | + } | ||
30 | + } | 78 | + } |
31 | +} | 79 | +} |
32 | + | 80 | + |
33 | +static void omap_sysctl_writefn(void *opaque, hwaddr addr, | 81 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) |
34 | + uint64_t value, unsigned size) | 82 | { |
35 | +{ | 83 | static const struct UnimpInfo { |
36 | + switch (size) { | 84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) |
37 | + case 1: | 85 | xlnx_zynqmp_create_efuse(s, gic_spi); |
38 | + omap_sysctl_write8(opaque, addr, value); | 86 | xlnx_zynqmp_create_apu_ctrl(s, gic_spi); |
39 | + break; | 87 | xlnx_zynqmp_create_crf(s, gic_spi); |
40 | + case 2: | 88 | + xlnx_zynqmp_create_ttc(s, gic_spi); |
41 | + omap_badwidth_write32(opaque, addr, value); /* TODO */ | 89 | xlnx_zynqmp_create_unimp_mmio(s); |
42 | + break; | 90 | |
43 | + case 4: | 91 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { |
44 | + omap_sysctl_write(opaque, addr, value); | ||
45 | + break; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static const MemoryRegionOps omap_sysctl_ops = { | ||
52 | - .old_mmio = { | ||
53 | - .read = { | ||
54 | - omap_sysctl_read8, | ||
55 | - omap_badwidth_read32, /* TODO */ | ||
56 | - omap_sysctl_read, | ||
57 | - }, | ||
58 | - .write = { | ||
59 | - omap_sysctl_write8, | ||
60 | - omap_badwidth_write32, /* TODO */ | ||
61 | - omap_sysctl_write, | ||
62 | - }, | ||
63 | - }, | ||
64 | + .read = omap_sysctl_readfn, | ||
65 | + .write = omap_sysctl_writefn, | ||
66 | + .valid.min_access_size = 1, | ||
67 | + .valid.max_access_size = 4, | ||
68 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
69 | }; | ||
70 | |||
71 | -- | 92 | -- |
72 | 2.7.4 | 93 | 2.25.1 |
73 | |||
74 | diff view generated by jsdifflib |
1 | Don't use the old_mmio in the memory region ops struct. | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Create an APU CPU Cluster. This is in preparation to add the RPU. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
7 | Message-id: 20220406174303.2022038-2-edgar.iglesias@xilinx.com | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1505580378-9044-4-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 9 | --- |
7 | hw/timer/omap_synctimer.c | 35 +++++++++++++++++++++-------------- | 10 | include/hw/arm/xlnx-versal.h | 2 ++ |
8 | 1 file changed, 21 insertions(+), 14 deletions(-) | 11 | hw/arm/xlnx-versal.c | 9 ++++++++- |
12 | 2 files changed, 10 insertions(+), 1 deletion(-) | ||
9 | 13 | ||
10 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | 14 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
11 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/omap_synctimer.c | 16 | --- a/include/hw/arm/xlnx-versal.h |
13 | +++ b/hw/timer/omap_synctimer.c | 17 | +++ b/include/hw/arm/xlnx-versal.h |
14 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | 18 | @@ -XXX,XX +XXX,XX @@ |
19 | |||
20 | #include "hw/sysbus.h" | ||
21 | #include "hw/arm/boot.h" | ||
22 | +#include "hw/cpu/cluster.h" | ||
23 | #include "hw/or-irq.h" | ||
24 | #include "hw/sd/sdhci.h" | ||
25 | #include "hw/intc/arm_gicv3.h" | ||
26 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
27 | struct { | ||
28 | struct { | ||
29 | MemoryRegion mr; | ||
30 | + CPUClusterState cluster; | ||
31 | ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; | ||
32 | GICv3State gic; | ||
33 | } apu; | ||
34 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/arm/xlnx-versal.c | ||
37 | +++ b/hw/arm/xlnx-versal.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
39 | { | ||
40 | int i; | ||
41 | |||
42 | + object_initialize_child(OBJECT(s), "apu-cluster", &s->fpd.apu.cluster, | ||
43 | + TYPE_CPU_CLUSTER); | ||
44 | + qdev_prop_set_uint32(DEVICE(&s->fpd.apu.cluster), "cluster-id", 0); | ||
45 | + | ||
46 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | ||
47 | Object *obj; | ||
48 | |||
49 | - object_initialize_child(OBJECT(s), "apu-cpu[*]", &s->fpd.apu.cpu[i], | ||
50 | + object_initialize_child(OBJECT(&s->fpd.apu.cluster), | ||
51 | + "apu-cpu[*]", &s->fpd.apu.cpu[i], | ||
52 | XLNX_VERSAL_ACPU_TYPE); | ||
53 | obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
54 | if (i) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
56 | &error_abort); | ||
57 | qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
15 | } | 58 | } |
59 | + | ||
60 | + qdev_realize(DEVICE(&s->fpd.apu.cluster), NULL, &error_fatal); | ||
16 | } | 61 | } |
17 | 62 | ||
18 | -static void omap_synctimer_write(void *opaque, hwaddr addr, | 63 | static void versal_create_apu_gic(Versal *s, qemu_irq *pic) |
19 | - uint32_t value) | ||
20 | +static uint64_t omap_synctimer_readfn(void *opaque, hwaddr addr, | ||
21 | + unsigned size) | ||
22 | +{ | ||
23 | + switch (size) { | ||
24 | + case 1: | ||
25 | + return omap_badwidth_read32(opaque, addr); | ||
26 | + case 2: | ||
27 | + return omap_synctimer_readh(opaque, addr); | ||
28 | + case 4: | ||
29 | + return omap_synctimer_readw(opaque, addr); | ||
30 | + default: | ||
31 | + g_assert_not_reached(); | ||
32 | + } | ||
33 | +} | ||
34 | + | ||
35 | +static void omap_synctimer_writefn(void *opaque, hwaddr addr, | ||
36 | + uint64_t value, unsigned size) | ||
37 | { | ||
38 | OMAP_BAD_REG(addr); | ||
39 | } | ||
40 | |||
41 | static const MemoryRegionOps omap_synctimer_ops = { | ||
42 | - .old_mmio = { | ||
43 | - .read = { | ||
44 | - omap_badwidth_read32, | ||
45 | - omap_synctimer_readh, | ||
46 | - omap_synctimer_readw, | ||
47 | - }, | ||
48 | - .write = { | ||
49 | - omap_badwidth_write32, | ||
50 | - omap_synctimer_write, | ||
51 | - omap_synctimer_write, | ||
52 | - }, | ||
53 | - }, | ||
54 | + .read = omap_synctimer_readfn, | ||
55 | + .write = omap_synctimer_writefn, | ||
56 | + .valid.min_access_size = 1, | ||
57 | + .valid.max_access_size = 4, | ||
58 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
59 | }; | ||
60 | |||
61 | -- | 64 | -- |
62 | 2.7.4 | 65 | 2.25.1 |
63 | |||
64 | diff view generated by jsdifflib |
1 | In the A64 decoder, we have a lot of references to section numbers | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | from version A.a of the v8A ARM ARM (DDI0487). This version of the | ||
3 | document is now long obsolete (we are currently on revision B.a), | ||
4 | and various intervening versions renumbered all the sections. | ||
5 | 2 | ||
6 | The most recent B.a version of the document doesn't assign | 3 | Add the Cortex-R5Fs of the Versal RPU (Real-time Processing Unit) |
7 | section numbers at all to the individual instruction classes | 4 | subsystem. |
8 | in the way that the various A.x versions did. The simplest thing | ||
9 | to do is just to delete all the out of date C.x.x references. | ||
10 | 5 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20220406174303.2022038-3-edgar.iglesias@xilinx.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Message-id: 20170915150849.23557-1-peter.maydell@linaro.org | ||
14 | --- | 10 | --- |
15 | target/arm/translate-a64.c | 227 +++++++++++++++++++++++---------------------- | 11 | include/hw/arm/xlnx-versal.h | 10 ++++++++++ |
16 | 1 file changed, 114 insertions(+), 113 deletions(-) | 12 | hw/arm/xlnx-versal-virt.c | 6 +++--- |
13 | hw/arm/xlnx-versal.c | 36 ++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 49 insertions(+), 3 deletions(-) | ||
17 | 15 | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 18 | --- a/include/hw/arm/xlnx-versal.h |
21 | +++ b/target/arm/translate-a64.c | 19 | +++ b/include/hw/arm/xlnx-versal.h |
22 | @@ -XXX,XX +XXX,XX @@ static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table, | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | ||
22 | |||
23 | #define XLNX_VERSAL_NR_ACPUS 2 | ||
24 | +#define XLNX_VERSAL_NR_RCPUS 2 | ||
25 | #define XLNX_VERSAL_NR_UARTS 2 | ||
26 | #define XLNX_VERSAL_NR_GEMS 2 | ||
27 | #define XLNX_VERSAL_NR_ADMAS 8 | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
29 | VersalUsb2 usb; | ||
30 | } iou; | ||
31 | |||
32 | + /* Real-time Processing Unit. */ | ||
33 | + struct { | ||
34 | + MemoryRegion mr; | ||
35 | + MemoryRegion mr_ps_alias; | ||
36 | + | ||
37 | + CPUClusterState cluster; | ||
38 | + ARMCPU cpu[XLNX_VERSAL_NR_RCPUS]; | ||
39 | + } rpu; | ||
40 | + | ||
41 | struct { | ||
42 | qemu_or_irq irq_orgate; | ||
43 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; | ||
44 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal-virt.c | ||
47 | +++ b/hw/arm/xlnx-versal-virt.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_machine_class_init(ObjectClass *oc, void *data) | ||
49 | |||
50 | mc->desc = "Xilinx Versal Virtual development board"; | ||
51 | mc->init = versal_virt_init; | ||
52 | - mc->min_cpus = XLNX_VERSAL_NR_ACPUS; | ||
53 | - mc->max_cpus = XLNX_VERSAL_NR_ACPUS; | ||
54 | - mc->default_cpus = XLNX_VERSAL_NR_ACPUS; | ||
55 | + mc->min_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
56 | + mc->max_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
57 | + mc->default_cpus = XLNX_VERSAL_NR_ACPUS + XLNX_VERSAL_NR_RCPUS; | ||
58 | mc->no_cdrom = true; | ||
59 | mc->default_ram_id = "ddr"; | ||
23 | } | 60 | } |
24 | 61 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | |
25 | /* | 62 | index XXXXXXX..XXXXXXX 100644 |
26 | - * the instruction disassembly implemented here matches | 63 | --- a/hw/arm/xlnx-versal.c |
27 | - * the instruction encoding classifications in chapter 3 (C3) | 64 | +++ b/hw/arm/xlnx-versal.c |
28 | - * of the ARM Architecture Reference Manual (DDI0487A_a) | 65 | @@ -XXX,XX +XXX,XX @@ |
29 | + * The instruction disassembly implemented here matches | 66 | #include "hw/sysbus.h" |
30 | + * the instruction encoding classifications in chapter C4 | 67 | |
31 | + * of the ARM Architecture Reference Manual (DDI0487B_a); | 68 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") |
32 | + * classification names and decode diagrams here should generally | 69 | +#define XLNX_VERSAL_RCPU_TYPE ARM_CPU_TYPE_NAME("cortex-r5f") |
33 | + * match up with those in the manual. | 70 | #define GEM_REVISION 0x40070106 |
34 | */ | 71 | |
35 | 72 | #define VERSAL_NUM_PMC_APB_IRQS 3 | |
36 | -/* C3.2.7 Unconditional branch (immediate) | 73 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) |
37 | +/* Unconditional branch (immediate) | ||
38 | * 31 30 26 25 0 | ||
39 | * +----+-----------+-------------------------------------+ | ||
40 | * | op | 0 0 1 0 1 | imm26 | | ||
41 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) | ||
42 | uint64_t addr = s->pc + sextract32(insn, 0, 26) * 4 - 4; | ||
43 | |||
44 | if (insn & (1U << 31)) { | ||
45 | - /* C5.6.26 BL Branch with link */ | ||
46 | + /* BL Branch with link */ | ||
47 | tcg_gen_movi_i64(cpu_reg(s, 30), s->pc); | ||
48 | } | ||
49 | |||
50 | - /* C5.6.20 B Branch / C5.6.26 BL Branch with link */ | ||
51 | + /* B Branch / BL Branch with link */ | ||
52 | gen_goto_tb(s, 0, addr); | ||
53 | } | ||
54 | |||
55 | -/* C3.2.1 Compare & branch (immediate) | ||
56 | +/* Compare and branch (immediate) | ||
57 | * 31 30 25 24 23 5 4 0 | ||
58 | * +----+-------------+----+---------------------+--------+ | ||
59 | * | sf | 0 1 1 0 1 0 | op | imm19 | Rt | | ||
60 | @@ -XXX,XX +XXX,XX @@ static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | ||
61 | gen_goto_tb(s, 1, addr); | ||
62 | } | ||
63 | |||
64 | -/* C3.2.5 Test & branch (immediate) | ||
65 | +/* Test and branch (immediate) | ||
66 | * 31 30 25 24 23 19 18 5 4 0 | ||
67 | * +----+-------------+----+-------+-------------+------+ | ||
68 | * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt | | ||
69 | @@ -XXX,XX +XXX,XX @@ static void disas_test_b_imm(DisasContext *s, uint32_t insn) | ||
70 | gen_goto_tb(s, 1, addr); | ||
71 | } | ||
72 | |||
73 | -/* C3.2.2 / C5.6.19 Conditional branch (immediate) | ||
74 | +/* Conditional branch (immediate) | ||
75 | * 31 25 24 23 5 4 3 0 | ||
76 | * +---------------+----+---------------------+----+------+ | ||
77 | * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond | | ||
78 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | ||
79 | } | 74 | } |
80 | } | 75 | } |
81 | 76 | ||
82 | -/* C5.6.68 HINT */ | 77 | +static void versal_create_rpu_cpus(Versal *s) |
83 | +/* HINT instruction group, including various allocated HINTs */ | 78 | +{ |
84 | static void handle_hint(DisasContext *s, uint32_t insn, | 79 | + int i; |
85 | unsigned int op1, unsigned int op2, unsigned int crm) | 80 | + |
81 | + object_initialize_child(OBJECT(s), "rpu-cluster", &s->lpd.rpu.cluster, | ||
82 | + TYPE_CPU_CLUSTER); | ||
83 | + qdev_prop_set_uint32(DEVICE(&s->lpd.rpu.cluster), "cluster-id", 1); | ||
84 | + | ||
85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
86 | + Object *obj; | ||
87 | + | ||
88 | + object_initialize_child(OBJECT(&s->lpd.rpu.cluster), | ||
89 | + "rpu-cpu[*]", &s->lpd.rpu.cpu[i], | ||
90 | + XLNX_VERSAL_RCPU_TYPE); | ||
91 | + obj = OBJECT(&s->lpd.rpu.cpu[i]); | ||
92 | + object_property_set_bool(obj, "start-powered-off", true, | ||
93 | + &error_abort); | ||
94 | + | ||
95 | + object_property_set_int(obj, "mp-affinity", 0x100 | i, &error_abort); | ||
96 | + object_property_set_int(obj, "core-count", ARRAY_SIZE(s->lpd.rpu.cpu), | ||
97 | + &error_abort); | ||
98 | + object_property_set_link(obj, "memory", OBJECT(&s->lpd.rpu.mr), | ||
99 | + &error_abort); | ||
100 | + qdev_realize(DEVICE(obj), NULL, &error_fatal); | ||
101 | + } | ||
102 | + | ||
103 | + qdev_realize(DEVICE(&s->lpd.rpu.cluster), NULL, &error_fatal); | ||
104 | +} | ||
105 | + | ||
106 | static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
86 | { | 107 | { |
87 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | 108 | int i; |
88 | } | 109 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
110 | |||
111 | versal_create_apu_cpus(s); | ||
112 | versal_create_apu_gic(s, pic); | ||
113 | + versal_create_rpu_cpus(s); | ||
114 | versal_create_uarts(s, pic); | ||
115 | versal_create_usbs(s, pic); | ||
116 | versal_create_gems(s, pic); | ||
117 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
118 | |||
119 | memory_region_add_subregion_overlap(&s->mr_ps, MM_OCM, &s->lpd.mr_ocm, 0); | ||
120 | memory_region_add_subregion_overlap(&s->fpd.apu.mr, 0, &s->mr_ps, 0); | ||
121 | + memory_region_add_subregion_overlap(&s->lpd.rpu.mr, 0, | ||
122 | + &s->lpd.rpu.mr_ps_alias, 0); | ||
89 | } | 123 | } |
90 | 124 | ||
91 | -/* C5.6.130 MSR (immediate) - move immediate to processor state field */ | 125 | static void versal_init(Object *obj) |
92 | +/* MSR (immediate) - move immediate to processor state field */ | 126 | @@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj) |
93 | static void handle_msr_i(DisasContext *s, uint32_t insn, | 127 | Versal *s = XLNX_VERSAL(obj); |
94 | unsigned int op1, unsigned int op2, unsigned int crm) | 128 | |
95 | { | 129 | memory_region_init(&s->fpd.apu.mr, obj, "mr-apu", UINT64_MAX); |
96 | @@ -XXX,XX +XXX,XX @@ static void gen_set_nzcv(TCGv_i64 tcg_rt) | 130 | + memory_region_init(&s->lpd.rpu.mr, obj, "mr-rpu", UINT64_MAX); |
97 | tcg_temp_free_i32(nzcv); | 131 | memory_region_init(&s->mr_ps, obj, "mr-ps-switch", UINT64_MAX); |
132 | + memory_region_init_alias(&s->lpd.rpu.mr_ps_alias, OBJECT(s), | ||
133 | + "mr-rpu-ps-alias", &s->mr_ps, 0, UINT64_MAX); | ||
98 | } | 134 | } |
99 | 135 | ||
100 | -/* C5.6.129 MRS - move from system register | 136 | static Property versal_properties[] = { |
101 | - * C5.6.131 MSR (register) - move to system register | ||
102 | - * C5.6.204 SYS | ||
103 | - * C5.6.205 SYSL | ||
104 | +/* MRS - move from system register | ||
105 | + * MSR (register) - move to system register | ||
106 | + * SYS | ||
107 | + * SYSL | ||
108 | * These are all essentially the same insn in 'read' and 'write' | ||
109 | * versions, with varying op0 fields. | ||
110 | */ | ||
111 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
112 | } | ||
113 | } | ||
114 | |||
115 | -/* C3.2.4 System | ||
116 | +/* System | ||
117 | * 31 22 21 20 19 18 16 15 12 11 8 7 5 4 0 | ||
118 | * +---------------------+---+-----+-----+-------+-------+-----+------+ | ||
119 | * | 1 1 0 1 0 1 0 1 0 0 | L | op0 | op1 | CRn | CRm | op2 | Rt | | ||
120 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
121 | return; | ||
122 | } | ||
123 | switch (crn) { | ||
124 | - case 2: /* C5.6.68 HINT */ | ||
125 | + case 2: /* HINT (including allocated hints like NOP, YIELD, etc) */ | ||
126 | handle_hint(s, insn, op1, op2, crm); | ||
127 | break; | ||
128 | case 3: /* CLREX, DSB, DMB, ISB */ | ||
129 | handle_sync(s, insn, op1, op2, crm); | ||
130 | break; | ||
131 | - case 4: /* C5.6.130 MSR (immediate) */ | ||
132 | + case 4: /* MSR (immediate) */ | ||
133 | handle_msr_i(s, insn, op1, op2, crm); | ||
134 | break; | ||
135 | default: | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
137 | handle_sys(s, insn, l, op0, op1, op2, crn, crm, rt); | ||
138 | } | ||
139 | |||
140 | -/* C3.2.3 Exception generation | ||
141 | +/* Exception generation | ||
142 | * | ||
143 | * 31 24 23 21 20 5 4 2 1 0 | ||
144 | * +-----------------+-----+------------------------+-----+----+ | ||
145 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
146 | } | ||
147 | } | ||
148 | |||
149 | -/* C3.2.7 Unconditional branch (register) | ||
150 | +/* Unconditional branch (register) | ||
151 | * 31 25 24 21 20 16 15 10 9 5 4 0 | ||
152 | * +---------------+-------+-------+-------+------+-------+ | ||
153 | * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 | | ||
154 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
155 | s->base.is_jmp = DISAS_JUMP; | ||
156 | } | ||
157 | |||
158 | -/* C3.2 Branches, exception generating and system instructions */ | ||
159 | +/* Branches, exception generating and system instructions */ | ||
160 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
161 | { | ||
162 | switch (extract32(insn, 25, 7)) { | ||
163 | @@ -XXX,XX +XXX,XX @@ static bool disas_ldst_compute_iss_sf(int size, bool is_signed, int opc) | ||
164 | return regsize == 64; | ||
165 | } | ||
166 | |||
167 | -/* C3.3.6 Load/store exclusive | ||
168 | +/* Load/store exclusive | ||
169 | * | ||
170 | * 31 30 29 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
171 | * +-----+-------------+----+---+----+------+----+-------+------+------+ | ||
172 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
173 | } | ||
174 | |||
175 | /* | ||
176 | - * C3.3.5 Load register (literal) | ||
177 | + * Load register (literal) | ||
178 | * | ||
179 | * 31 30 29 27 26 25 24 23 5 4 0 | ||
180 | * +-----+-------+---+-----+-------------------+-------+ | ||
181 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
182 | } | ||
183 | |||
184 | /* | ||
185 | - * C5.6.80 LDNP (Load Pair - non-temporal hint) | ||
186 | - * C5.6.81 LDP (Load Pair - non vector) | ||
187 | - * C5.6.82 LDPSW (Load Pair Signed Word - non vector) | ||
188 | - * C5.6.176 STNP (Store Pair - non-temporal hint) | ||
189 | - * C5.6.177 STP (Store Pair - non vector) | ||
190 | - * C6.3.165 LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
191 | - * C6.3.165 LDP (Load Pair of SIMD&FP) | ||
192 | - * C6.3.284 STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
193 | - * C6.3.284 STP (Store Pair of SIMD&FP) | ||
194 | + * LDNP (Load Pair - non-temporal hint) | ||
195 | + * LDP (Load Pair - non vector) | ||
196 | + * LDPSW (Load Pair Signed Word - non vector) | ||
197 | + * STNP (Store Pair - non-temporal hint) | ||
198 | + * STP (Store Pair - non vector) | ||
199 | + * LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
200 | + * LDP (Load Pair of SIMD&FP) | ||
201 | + * STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
202 | + * STP (Store Pair of SIMD&FP) | ||
203 | * | ||
204 | * 31 30 29 27 26 25 24 23 22 21 15 14 10 9 5 4 0 | ||
205 | * +-----+-------+---+---+-------+---+-----------------------------+ | ||
206 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
207 | } | ||
208 | |||
209 | /* | ||
210 | - * C3.3.8 Load/store (immediate post-indexed) | ||
211 | - * C3.3.9 Load/store (immediate pre-indexed) | ||
212 | - * C3.3.12 Load/store (unscaled immediate) | ||
213 | + * Load/store (immediate post-indexed) | ||
214 | + * Load/store (immediate pre-indexed) | ||
215 | + * Load/store (unscaled immediate) | ||
216 | * | ||
217 | * 31 30 29 27 26 25 24 23 22 21 20 12 11 10 9 5 4 0 | ||
218 | * +----+-------+---+-----+-----+---+--------+-----+------+------+ | ||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
220 | } | ||
221 | |||
222 | /* | ||
223 | - * C3.3.10 Load/store (register offset) | ||
224 | + * Load/store (register offset) | ||
225 | * | ||
226 | * 31 30 29 27 26 25 24 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
227 | * +----+-------+---+-----+-----+---+------+-----+--+-----+----+----+ | ||
228 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
229 | } | ||
230 | |||
231 | /* | ||
232 | - * C3.3.13 Load/store (unsigned immediate) | ||
233 | + * Load/store (unsigned immediate) | ||
234 | * | ||
235 | * 31 30 29 27 26 25 24 23 22 21 10 9 5 | ||
236 | * +----+-------+---+-----+-----+------------+-------+------+ | ||
237 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg(DisasContext *s, uint32_t insn) | ||
238 | } | ||
239 | } | ||
240 | |||
241 | -/* C3.3.1 AdvSIMD load/store multiple structures | ||
242 | +/* AdvSIMD load/store multiple structures | ||
243 | * | ||
244 | * 31 30 29 23 22 21 16 15 12 11 10 9 5 4 0 | ||
245 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
246 | * | 0 | Q | 0 0 1 1 0 0 0 | L | 0 0 0 0 0 0 | opcode | size | Rn | Rt | | ||
247 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
248 | * | ||
249 | - * C3.3.2 AdvSIMD load/store multiple structures (post-indexed) | ||
250 | + * AdvSIMD load/store multiple structures (post-indexed) | ||
251 | * | ||
252 | * 31 30 29 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
253 | * +---+---+---------------+---+---+---------+--------+------+------+------+ | ||
254 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
255 | tcg_temp_free_i64(tcg_addr); | ||
256 | } | ||
257 | |||
258 | -/* C3.3.3 AdvSIMD load/store single structure | ||
259 | +/* AdvSIMD load/store single structure | ||
260 | * | ||
261 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
262 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
263 | * | 0 | Q | 0 0 1 1 0 1 0 | L R | 0 0 0 0 0 | opc | S | size | Rn | Rt | | ||
264 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
265 | * | ||
266 | - * C3.3.4 AdvSIMD load/store single structure (post-indexed) | ||
267 | + * AdvSIMD load/store single structure (post-indexed) | ||
268 | * | ||
269 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
270 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
271 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
272 | tcg_temp_free_i64(tcg_addr); | ||
273 | } | ||
274 | |||
275 | -/* C3.3 Loads and stores */ | ||
276 | +/* Loads and stores */ | ||
277 | static void disas_ldst(DisasContext *s, uint32_t insn) | ||
278 | { | ||
279 | switch (extract32(insn, 24, 6)) { | ||
280 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) | ||
281 | } | ||
282 | } | ||
283 | |||
284 | -/* C3.4.6 PC-rel. addressing | ||
285 | +/* PC-rel. addressing | ||
286 | * 31 30 29 28 24 23 5 4 0 | ||
287 | * +----+-------+-----------+-------------------+------+ | ||
288 | * | op | immlo | 1 0 0 0 0 | immhi | Rd | | ||
289 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
290 | } | ||
291 | |||
292 | /* | ||
293 | - * C3.4.1 Add/subtract (immediate) | ||
294 | + * Add/subtract (immediate) | ||
295 | * | ||
296 | * 31 30 29 28 24 23 22 21 10 9 5 4 0 | ||
297 | * +--+--+--+-----------+-----+-------------+-----+-----+ | ||
298 | @@ -XXX,XX +XXX,XX @@ static bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
299 | return true; | ||
300 | } | ||
301 | |||
302 | -/* C3.4.4 Logical (immediate) | ||
303 | +/* Logical (immediate) | ||
304 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
305 | * +----+-----+-------------+---+------+------+------+------+ | ||
306 | * | sf | opc | 1 0 0 1 0 0 | N | immr | imms | Rn | Rd | | ||
307 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_imm(DisasContext *s, uint32_t insn) | ||
308 | } | ||
309 | |||
310 | /* | ||
311 | - * C3.4.5 Move wide (immediate) | ||
312 | + * Move wide (immediate) | ||
313 | * | ||
314 | * 31 30 29 28 23 22 21 20 5 4 0 | ||
315 | * +--+-----+-------------+-----+----------------+------+ | ||
316 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
317 | } | ||
318 | } | ||
319 | |||
320 | -/* C3.4.2 Bitfield | ||
321 | +/* Bitfield | ||
322 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
323 | * +----+-----+-------------+---+------+------+------+------+ | ||
324 | * | sf | opc | 1 0 0 1 1 0 | N | immr | imms | Rn | Rd | | ||
325 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | ||
326 | } | ||
327 | } | ||
328 | |||
329 | -/* C3.4.3 Extract | ||
330 | +/* Extract | ||
331 | * 31 30 29 28 23 22 21 20 16 15 10 9 5 4 0 | ||
332 | * +----+------+-------------+---+----+------+--------+------+------+ | ||
333 | * | sf | op21 | 1 0 0 1 1 1 | N | o0 | Rm | imms | Rn | Rd | | ||
334 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
335 | } | ||
336 | } | ||
337 | |||
338 | -/* C3.4 Data processing - immediate */ | ||
339 | +/* Data processing - immediate */ | ||
340 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
341 | { | ||
342 | switch (extract32(insn, 23, 6)) { | ||
343 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, | ||
344 | } | ||
345 | } | ||
346 | |||
347 | -/* C3.5.10 Logical (shifted register) | ||
348 | +/* Logical (shifted register) | ||
349 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
350 | * +----+-----+-----------+-------+---+------+--------+------+------+ | ||
351 | * | sf | opc | 0 1 0 1 0 | shift | N | Rm | imm6 | Rn | Rd | | ||
352 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_reg(DisasContext *s, uint32_t insn) | ||
353 | } | ||
354 | |||
355 | /* | ||
356 | - * C3.5.1 Add/subtract (extended register) | ||
357 | + * Add/subtract (extended register) | ||
358 | * | ||
359 | * 31|30|29|28 24|23 22|21|20 16|15 13|12 10|9 5|4 0| | ||
360 | * +--+--+--+-----------+-----+--+-------+------+------+----+----+ | ||
361 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_ext_reg(DisasContext *s, uint32_t insn) | ||
362 | } | ||
363 | |||
364 | /* | ||
365 | - * C3.5.2 Add/subtract (shifted register) | ||
366 | + * Add/subtract (shifted register) | ||
367 | * | ||
368 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
369 | * +--+--+--+-----------+-----+--+-------+---------+------+------+ | ||
370 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_reg(DisasContext *s, uint32_t insn) | ||
371 | tcg_temp_free_i64(tcg_result); | ||
372 | } | ||
373 | |||
374 | -/* C3.5.9 Data-processing (3 source) | ||
375 | - | ||
376 | - 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
377 | - +--+------+-----------+------+------+----+------+------+------+ | ||
378 | - |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
379 | - +--+------+-----------+------+------+----+------+------+------+ | ||
380 | - | ||
381 | +/* Data-processing (3 source) | ||
382 | + * | ||
383 | + * 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
384 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
385 | + * |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
386 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
387 | */ | ||
388 | static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
389 | { | ||
390 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
391 | tcg_temp_free_i64(tcg_tmp); | ||
392 | } | ||
393 | |||
394 | -/* C3.5.3 - Add/subtract (with carry) | ||
395 | +/* Add/subtract (with carry) | ||
396 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | ||
397 | * +--+--+--+------------------------+------+---------+------+-----+ | ||
398 | * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd | | ||
399 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
400 | } | ||
401 | } | ||
402 | |||
403 | -/* C3.5.4 - C3.5.5 Conditional compare (immediate / register) | ||
404 | +/* Conditional compare (immediate / register) | ||
405 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
406 | * +--+--+--+------------------------+--------+------+----+--+------+--+-----+ | ||
407 | * |sf|op| S| 1 1 0 1 0 0 1 0 |imm5/rm | cond |i/r |o2| Rn |o3|nzcv | | ||
408 | @@ -XXX,XX +XXX,XX @@ static void disas_cc(DisasContext *s, uint32_t insn) | ||
409 | tcg_temp_free_i32(tcg_t2); | ||
410 | } | ||
411 | |||
412 | -/* C3.5.6 Conditional select | ||
413 | +/* Conditional select | ||
414 | * 31 30 29 28 21 20 16 15 12 11 10 9 5 4 0 | ||
415 | * +----+----+---+-----------------+------+------+-----+------+------+ | ||
416 | * | sf | op | S | 1 1 0 1 0 1 0 0 | Rm | cond | op2 | Rn | Rd | | ||
417 | @@ -XXX,XX +XXX,XX @@ static void handle_rbit(DisasContext *s, unsigned int sf, | ||
418 | } | ||
419 | } | ||
420 | |||
421 | -/* C5.6.149 REV with sf==1, opcode==3 ("REV64") */ | ||
422 | +/* REV with sf==1, opcode==3 ("REV64") */ | ||
423 | static void handle_rev64(DisasContext *s, unsigned int sf, | ||
424 | unsigned int rn, unsigned int rd) | ||
425 | { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void handle_rev64(DisasContext *s, unsigned int sf, | ||
427 | tcg_gen_bswap64_i64(cpu_reg(s, rd), cpu_reg(s, rn)); | ||
428 | } | ||
429 | |||
430 | -/* C5.6.149 REV with sf==0, opcode==2 | ||
431 | - * C5.6.151 REV32 (sf==1, opcode==2) | ||
432 | +/* REV with sf==0, opcode==2 | ||
433 | + * REV32 (sf==1, opcode==2) | ||
434 | */ | ||
435 | static void handle_rev32(DisasContext *s, unsigned int sf, | ||
436 | unsigned int rn, unsigned int rd) | ||
437 | @@ -XXX,XX +XXX,XX @@ static void handle_rev32(DisasContext *s, unsigned int sf, | ||
438 | } | ||
439 | } | ||
440 | |||
441 | -/* C5.6.150 REV16 (opcode==1) */ | ||
442 | +/* REV16 (opcode==1) */ | ||
443 | static void handle_rev16(DisasContext *s, unsigned int sf, | ||
444 | unsigned int rn, unsigned int rd) | ||
445 | { | ||
446 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
447 | tcg_temp_free_i64(tcg_tmp); | ||
448 | } | ||
449 | |||
450 | -/* C3.5.7 Data-processing (1 source) | ||
451 | +/* Data-processing (1 source) | ||
452 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
453 | * +----+---+---+-----------------+---------+--------+------+------+ | ||
454 | * | sf | 1 | S | 1 1 0 1 0 1 1 0 | opcode2 | opcode | Rn | Rd | | ||
455 | @@ -XXX,XX +XXX,XX @@ static void handle_div(DisasContext *s, bool is_signed, unsigned int sf, | ||
456 | } | ||
457 | } | ||
458 | |||
459 | -/* C5.6.115 LSLV, C5.6.118 LSRV, C5.6.17 ASRV, C5.6.154 RORV */ | ||
460 | +/* LSLV, LSRV, ASRV, RORV */ | ||
461 | static void handle_shift_reg(DisasContext *s, | ||
462 | enum a64_shift_type shift_type, unsigned int sf, | ||
463 | unsigned int rm, unsigned int rn, unsigned int rd) | ||
464 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
465 | tcg_temp_free_i32(tcg_bytes); | ||
466 | } | ||
467 | |||
468 | -/* C3.5.8 Data-processing (2 source) | ||
469 | +/* Data-processing (2 source) | ||
470 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
471 | * +----+---+---+-----------------+------+--------+------+------+ | ||
472 | * | sf | 0 | S | 1 1 0 1 0 1 1 0 | Rm | opcode | Rn | Rd | | ||
473 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
474 | } | ||
475 | } | ||
476 | |||
477 | -/* C3.5 Data processing - register */ | ||
478 | +/* Data processing - register */ | ||
479 | static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
480 | { | ||
481 | switch (extract32(insn, 24, 5)) { | ||
482 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, bool is_double, | ||
483 | tcg_temp_free_i64(tcg_flags); | ||
484 | } | ||
485 | |||
486 | -/* C3.6.22 Floating point compare | ||
487 | +/* Floating point compare | ||
488 | * 31 30 29 28 24 23 22 21 20 16 15 14 13 10 9 5 4 0 | ||
489 | * +---+---+---+-----------+------+---+------+-----+---------+------+-------+ | ||
490 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | op | 1 0 0 0 | Rn | op2 | | ||
491 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
492 | handle_fp_compare(s, type, rn, rm, opc & 1, opc & 2); | ||
493 | } | ||
494 | |||
495 | -/* C3.6.23 Floating point conditional compare | ||
496 | +/* Floating point conditional compare | ||
497 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
498 | * +---+---+---+-----------+------+---+------+------+-----+------+----+------+ | ||
499 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 0 1 | Rn | op | nzcv | | ||
500 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
501 | } | ||
502 | } | ||
503 | |||
504 | -/* C3.6.24 Floating point conditional select | ||
505 | +/* Floating point conditional select | ||
506 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
507 | * +---+---+---+-----------+------+---+------+------+-----+------+------+ | ||
508 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 1 1 | Rn | Rd | | ||
509 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
510 | tcg_temp_free_i64(t_true); | ||
511 | } | ||
512 | |||
513 | -/* C3.6.25 Floating-point data-processing (1 source) - single precision */ | ||
514 | +/* Floating-point data-processing (1 source) - single precision */ | ||
515 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
516 | { | ||
517 | TCGv_ptr fpst; | ||
518 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
519 | tcg_temp_free_i32(tcg_res); | ||
520 | } | ||
521 | |||
522 | -/* C3.6.25 Floating-point data-processing (1 source) - double precision */ | ||
523 | +/* Floating-point data-processing (1 source) - double precision */ | ||
524 | static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
525 | { | ||
526 | TCGv_ptr fpst; | ||
527 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_fcvt(DisasContext *s, int opcode, | ||
528 | } | ||
529 | } | ||
530 | |||
531 | -/* C3.6.25 Floating point data-processing (1 source) | ||
532 | +/* Floating point data-processing (1 source) | ||
533 | * 31 30 29 28 24 23 22 21 20 15 14 10 9 5 4 0 | ||
534 | * +---+---+---+-----------+------+---+--------+-----------+------+------+ | ||
535 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | opcode | 1 0 0 0 0 | Rn | Rd | | ||
536 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
537 | } | ||
538 | } | ||
539 | |||
540 | -/* C3.6.26 Floating-point data-processing (2 source) - single precision */ | ||
541 | +/* Floating-point data-processing (2 source) - single precision */ | ||
542 | static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
543 | int rd, int rn, int rm) | ||
544 | { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
546 | tcg_temp_free_i32(tcg_res); | ||
547 | } | ||
548 | |||
549 | -/* C3.6.26 Floating-point data-processing (2 source) - double precision */ | ||
550 | +/* Floating-point data-processing (2 source) - double precision */ | ||
551 | static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
552 | int rd, int rn, int rm) | ||
553 | { | ||
554 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
555 | tcg_temp_free_i64(tcg_res); | ||
556 | } | ||
557 | |||
558 | -/* C3.6.26 Floating point data-processing (2 source) | ||
559 | +/* Floating point data-processing (2 source) | ||
560 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
561 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
562 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | opcode | 1 0 | Rn | Rd | | ||
563 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_2src(DisasContext *s, uint32_t insn) | ||
564 | } | ||
565 | } | ||
566 | |||
567 | -/* C3.6.27 Floating-point data-processing (3 source) - single precision */ | ||
568 | +/* Floating-point data-processing (3 source) - single precision */ | ||
569 | static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
570 | int rd, int rn, int rm, int ra) | ||
571 | { | ||
572 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
573 | tcg_temp_free_i32(tcg_res); | ||
574 | } | ||
575 | |||
576 | -/* C3.6.27 Floating-point data-processing (3 source) - double precision */ | ||
577 | +/* Floating-point data-processing (3 source) - double precision */ | ||
578 | static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
579 | int rd, int rn, int rm, int ra) | ||
580 | { | ||
581 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
582 | tcg_temp_free_i64(tcg_res); | ||
583 | } | ||
584 | |||
585 | -/* C3.6.27 Floating point data-processing (3 source) | ||
586 | +/* Floating point data-processing (3 source) | ||
587 | * 31 30 29 28 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
588 | * +---+---+---+-----------+------+----+------+----+------+------+------+ | ||
589 | * | M | 0 | S | 1 1 1 1 1 | type | o1 | Rm | o0 | Ra | Rn | Rd | | ||
590 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_3src(DisasContext *s, uint32_t insn) | ||
591 | } | ||
592 | } | ||
593 | |||
594 | -/* C3.6.28 Floating point immediate | ||
595 | +/* Floating point immediate | ||
596 | * 31 30 29 28 24 23 22 21 20 13 12 10 9 5 4 0 | ||
597 | * +---+---+---+-----------+------+---+------------+-------+------+------+ | ||
598 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | imm8 | 1 0 0 | imm5 | Rd | | ||
599 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
600 | tcg_temp_free_i32(tcg_shift); | ||
601 | } | ||
602 | |||
603 | -/* C3.6.29 Floating point <-> fixed point conversions | ||
604 | +/* Floating point <-> fixed point conversions | ||
605 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
606 | * +----+---+---+-----------+------+---+-------+--------+-------+------+------+ | ||
607 | * | sf | 0 | S | 1 1 1 1 0 | type | 0 | rmode | opcode | scale | Rn | Rd | | ||
608 | @@ -XXX,XX +XXX,XX @@ static void handle_fmov(DisasContext *s, int rd, int rn, int type, bool itof) | ||
609 | } | ||
610 | } | ||
611 | |||
612 | -/* C3.6.30 Floating point <-> integer conversions | ||
613 | +/* Floating point <-> integer conversions | ||
614 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
615 | * +----+---+---+-----------+------+---+-------+-----+-------------+----+----+ | ||
616 | * | sf | 0 | S | 1 1 1 1 0 | type | 1 | rmode | opc | 0 0 0 0 0 0 | Rn | Rd | | ||
617 | @@ -XXX,XX +XXX,XX @@ static void do_ext64(DisasContext *s, TCGv_i64 tcg_left, TCGv_i64 tcg_right, | ||
618 | tcg_temp_free_i64(tcg_tmp); | ||
619 | } | ||
620 | |||
621 | -/* C3.6.1 EXT | ||
622 | +/* EXT | ||
623 | * 31 30 29 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | ||
624 | * +---+---+-------------+-----+---+------+---+------+---+------+------+ | ||
625 | * | 0 | Q | 1 0 1 1 1 0 | op2 | 0 | Rm | 0 | imm4 | 0 | Rn | Rd | | ||
626 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_ext(DisasContext *s, uint32_t insn) | ||
627 | tcg_temp_free_i64(tcg_resh); | ||
628 | } | ||
629 | |||
630 | -/* C3.6.2 TBL/TBX | ||
631 | +/* TBL/TBX | ||
632 | * 31 30 29 24 23 22 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
633 | * +---+---+-------------+-----+---+------+---+-----+----+-----+------+------+ | ||
634 | * | 0 | Q | 0 0 1 1 1 0 | op2 | 0 | Rm | 0 | len | op | 0 0 | Rn | Rd | | ||
635 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
636 | tcg_temp_free_i64(tcg_resh); | ||
637 | } | ||
638 | |||
639 | -/* C3.6.3 ZIP/UZP/TRN | ||
640 | +/* ZIP/UZP/TRN | ||
641 | * 31 30 29 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
642 | * +---+---+-------------+------+---+------+---+------------------+------+ | ||
643 | * | 0 | Q | 0 0 1 1 1 0 | size | 0 | Rm | 0 | opc | 1 0 | Rn | Rd | | ||
644 | @@ -XXX,XX +XXX,XX @@ static void do_minmaxop(DisasContext *s, TCGv_i32 tcg_elt1, TCGv_i32 tcg_elt2, | ||
645 | } | ||
646 | } | ||
647 | |||
648 | -/* C3.6.4 AdvSIMD across lanes | ||
649 | +/* AdvSIMD across lanes | ||
650 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
651 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
652 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
653 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
654 | tcg_temp_free_i64(tcg_res); | ||
655 | } | ||
656 | |||
657 | -/* C6.3.31 DUP (Element, Vector) | ||
658 | +/* DUP (Element, Vector) | ||
659 | * | ||
660 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
661 | * +---+---+-------------------+--------+-------------+------+------+ | ||
662 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupe(DisasContext *s, int is_q, int rd, int rn, | ||
663 | tcg_temp_free_i64(tmp); | ||
664 | } | ||
665 | |||
666 | -/* C6.3.31 DUP (element, scalar) | ||
667 | +/* DUP (element, scalar) | ||
668 | * 31 21 20 16 15 10 9 5 4 0 | ||
669 | * +-----------------------+--------+-------------+------+------+ | ||
670 | * | 0 1 0 1 1 1 1 0 0 0 0 | imm5 | 0 0 0 0 0 1 | Rn | Rd | | ||
671 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupes(DisasContext *s, int rd, int rn, | ||
672 | tcg_temp_free_i64(tmp); | ||
673 | } | ||
674 | |||
675 | -/* C6.3.32 DUP (General) | ||
676 | +/* DUP (General) | ||
677 | * | ||
678 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
679 | * +---+---+-------------------+--------+-------------+------+------+ | ||
680 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupg(DisasContext *s, int is_q, int rd, int rn, | ||
681 | } | ||
682 | } | ||
683 | |||
684 | -/* C6.3.150 INS (Element) | ||
685 | +/* INS (Element) | ||
686 | * | ||
687 | * 31 21 20 16 15 14 11 10 9 5 4 0 | ||
688 | * +-----------------------+--------+------------+---+------+------+ | ||
689 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_inse(DisasContext *s, int rd, int rn, | ||
690 | } | ||
691 | |||
692 | |||
693 | -/* C6.3.151 INS (General) | ||
694 | +/* INS (General) | ||
695 | * | ||
696 | * 31 21 20 16 15 10 9 5 4 0 | ||
697 | * +-----------------------+--------+-------------+------+------+ | ||
698 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_insg(DisasContext *s, int rd, int rn, int imm5) | ||
699 | } | ||
700 | |||
701 | /* | ||
702 | - * C6.3.321 UMOV (General) | ||
703 | - * C6.3.237 SMOV (General) | ||
704 | + * UMOV (General) | ||
705 | + * SMOV (General) | ||
706 | * | ||
707 | * 31 30 29 21 20 16 15 12 10 9 5 4 0 | ||
708 | * +---+---+-------------------+--------+-------------+------+------+ | ||
709 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_umov_smov(DisasContext *s, int is_q, int is_signed, | ||
710 | } | ||
711 | } | ||
712 | |||
713 | -/* C3.6.5 AdvSIMD copy | ||
714 | +/* AdvSIMD copy | ||
715 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
716 | * +---+---+----+-----------------+------+---+------+---+------+------+ | ||
717 | * | 0 | Q | op | 0 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
718 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_copy(DisasContext *s, uint32_t insn) | ||
719 | } | ||
720 | } | ||
721 | |||
722 | -/* C3.6.6 AdvSIMD modified immediate | ||
723 | +/* AdvSIMD modified immediate | ||
724 | * 31 30 29 28 19 18 16 15 12 11 10 9 5 4 0 | ||
725 | * +---+---+----+---------------------+-----+-------+----+---+-------+------+ | ||
726 | * | 0 | Q | op | 0 1 1 1 1 0 0 0 0 0 | abc | cmode | o2 | 1 | defgh | Rd | | ||
727 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | ||
728 | tcg_temp_free_i64(tcg_imm); | ||
729 | } | ||
730 | |||
731 | -/* C3.6.7 AdvSIMD scalar copy | ||
732 | +/* AdvSIMD scalar copy | ||
733 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
734 | * +-----+----+-----------------+------+---+------+---+------+------+ | ||
735 | * | 0 1 | op | 1 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
736 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_copy(DisasContext *s, uint32_t insn) | ||
737 | handle_simd_dupes(s, rd, rn, imm5); | ||
738 | } | ||
739 | |||
740 | -/* C3.6.8 AdvSIMD scalar pairwise | ||
741 | +/* AdvSIMD scalar pairwise | ||
742 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
743 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
744 | * | 0 1 | U | 1 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
745 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
746 | tcg_temp_free_i32(tcg_rmode); | ||
747 | } | ||
748 | |||
749 | -/* C3.6.9 AdvSIMD scalar shift by immediate | ||
750 | +/* AdvSIMD scalar shift by immediate | ||
751 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
752 | * +-----+---+-------------+------+------+--------+---+------+------+ | ||
753 | * | 0 1 | U | 1 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
754 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_shift_imm(DisasContext *s, uint32_t insn) | ||
755 | } | ||
756 | } | ||
757 | |||
758 | -/* C3.6.10 AdvSIMD scalar three different | ||
759 | +/* AdvSIMD scalar three different | ||
760 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
761 | * +-----+---+-----------+------+---+------+--------+-----+------+------+ | ||
762 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
763 | @@ -XXX,XX +XXX,XX @@ static void handle_3same_float(DisasContext *s, int size, int elements, | ||
764 | } | ||
765 | } | ||
766 | |||
767 | -/* C3.6.11 AdvSIMD scalar three same | ||
768 | +/* AdvSIMD scalar three same | ||
769 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
770 | * +-----+---+-----------+------+---+------+--------+---+------+------+ | ||
771 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
772 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | ||
773 | } | ||
774 | } | ||
775 | |||
776 | -/* C3.6.12 AdvSIMD scalar two reg misc | ||
777 | +/* AdvSIMD scalar two reg misc | ||
778 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
779 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
780 | * | 0 1 | U | 1 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
781 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
782 | } | ||
783 | |||
784 | |||
785 | -/* C3.6.14 AdvSIMD shift by immediate | ||
786 | +/* AdvSIMD shift by immediate | ||
787 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
788 | * +---+---+---+-------------+------+------+--------+---+------+------+ | ||
789 | * | 0 | Q | U | 0 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
790 | @@ -XXX,XX +XXX,XX @@ static void handle_pmull_64(DisasContext *s, int is_q, int rd, int rn, int rm) | ||
791 | tcg_temp_free_i64(tcg_res); | ||
792 | } | ||
793 | |||
794 | -/* C3.6.15 AdvSIMD three different | ||
795 | +/* AdvSIMD three different | ||
796 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
797 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
798 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
799 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
800 | } | ||
801 | } | ||
802 | |||
803 | -/* C3.6.16 AdvSIMD three same | ||
804 | +/* AdvSIMD three same | ||
805 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
806 | * +---+---+---+-----------+------+---+------+--------+---+------+------+ | ||
807 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
808 | @@ -XXX,XX +XXX,XX @@ static void handle_shll(DisasContext *s, bool is_q, int size, int rn, int rd) | ||
809 | } | ||
810 | } | ||
811 | |||
812 | -/* C3.6.17 AdvSIMD two reg misc | ||
813 | +/* AdvSIMD two reg misc | ||
814 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
815 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
816 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
817 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
818 | } | ||
819 | } | ||
820 | |||
821 | -/* C3.6.13 AdvSIMD scalar x indexed element | ||
822 | +/* AdvSIMD scalar x indexed element | ||
823 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
824 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
825 | * | 0 1 | U | 1 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
826 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
827 | - * C3.6.18 AdvSIMD vector x indexed element | ||
828 | + * AdvSIMD vector x indexed element | ||
829 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
830 | * +---+---+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
831 | * | 0 | Q | U | 0 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
832 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
833 | } | ||
834 | } | ||
835 | |||
836 | -/* C3.6.19 Crypto AES | ||
837 | +/* Crypto AES | ||
838 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
839 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
840 | * | 0 1 0 0 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
841 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
842 | tcg_temp_free_i32(tcg_decrypt); | ||
843 | } | ||
844 | |||
845 | -/* C3.6.20 Crypto three-reg SHA | ||
846 | +/* Crypto three-reg SHA | ||
847 | * 31 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
848 | * +-----------------+------+---+------+---+--------+-----+------+------+ | ||
849 | * | 0 1 0 1 1 1 1 0 | size | 0 | Rm | 0 | opcode | 0 0 | Rn | Rd | | ||
850 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
851 | tcg_temp_free_i32(tcg_rm_regno); | ||
852 | } | ||
853 | |||
854 | -/* C3.6.21 Crypto two-reg SHA | ||
855 | +/* Crypto two-reg SHA | ||
856 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
857 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
858 | * | 0 1 0 1 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
859 | -- | 137 | -- |
860 | 2.7.4 | 138 | 2.25.1 |
861 | |||
862 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Modelled Microsemi's Smartfusion2 SPI controller. | 3 | Add a model of the Xilinx Versal CRL. |
4 | 4 | ||
5 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> |
8 | Message-id: 20170920201737.25723-4-f4bug@amsat.org | 8 | Message-id: 20220406174303.2022038-4-edgar.iglesias@xilinx.com |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/ssi/Makefile.objs | 1 + | 11 | include/hw/misc/xlnx-versal-crl.h | 235 +++++++++++++++++ |
12 | include/hw/ssi/mss-spi.h | 58 +++++++ | 12 | hw/misc/xlnx-versal-crl.c | 421 ++++++++++++++++++++++++++++++ |
13 | hw/ssi/mss-spi.c | 404 +++++++++++++++++++++++++++++++++++++++++++++++ | 13 | hw/misc/meson.build | 1 + |
14 | 3 files changed, 463 insertions(+) | 14 | 3 files changed, 657 insertions(+) |
15 | create mode 100644 include/hw/ssi/mss-spi.h | 15 | create mode 100644 include/hw/misc/xlnx-versal-crl.h |
16 | create mode 100644 hw/ssi/mss-spi.c | 16 | create mode 100644 hw/misc/xlnx-versal-crl.c |
17 | 17 | ||
18 | diff --git a/hw/ssi/Makefile.objs b/hw/ssi/Makefile.objs | 18 | diff --git a/include/hw/misc/xlnx-versal-crl.h b/include/hw/misc/xlnx-versal-crl.h |
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/hw/ssi/Makefile.objs | ||
21 | +++ b/hw/ssi/Makefile.objs | ||
22 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX_SPI) += xilinx_spi.o | ||
23 | common-obj-$(CONFIG_XILINX_SPIPS) += xilinx_spips.o | ||
24 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_smc.o | ||
25 | common-obj-$(CONFIG_STM32F2XX_SPI) += stm32f2xx_spi.o | ||
26 | +common-obj-$(CONFIG_MSF2) += mss-spi.o | ||
27 | |||
28 | obj-$(CONFIG_OMAP) += omap_spi.o | ||
29 | obj-$(CONFIG_IMX) += imx_spi.o | ||
30 | diff --git a/include/hw/ssi/mss-spi.h b/include/hw/ssi/mss-spi.h | ||
31 | new file mode 100644 | 19 | new file mode 100644 |
32 | index XXXXXXX..XXXXXXX | 20 | index XXXXXXX..XXXXXXX |
33 | --- /dev/null | 21 | --- /dev/null |
34 | +++ b/include/hw/ssi/mss-spi.h | 22 | +++ b/include/hw/misc/xlnx-versal-crl.h |
35 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 24 | +/* |
37 | + * Microsemi SmartFusion2 SPI | 25 | + * QEMU model of the Clock-Reset-LPD (CRL). |
38 | + * | 26 | + * |
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 27 | + * Copyright (c) 2022 Xilinx Inc. |
28 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
40 | + * | 29 | + * |
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
42 | + * of this software and associated documentation files (the "Software"), to deal | ||
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | 31 | + */ |
59 | + | 32 | +#ifndef HW_MISC_XLNX_VERSAL_CRL_H |
60 | +#ifndef HW_MSS_SPI_H | 33 | +#define HW_MISC_XLNX_VERSAL_CRL_H |
61 | +#define HW_MSS_SPI_H | ||
62 | + | 34 | + |
63 | +#include "hw/sysbus.h" | 35 | +#include "hw/sysbus.h" |
64 | +#include "hw/ssi/ssi.h" | 36 | +#include "hw/register.h" |
65 | +#include "qemu/fifo32.h" | 37 | +#include "target/arm/cpu.h" |
66 | + | 38 | + |
67 | +#define TYPE_MSS_SPI "mss-spi" | 39 | +#define TYPE_XLNX_VERSAL_CRL "xlnx,versal-crl" |
68 | +#define MSS_SPI(obj) OBJECT_CHECK(MSSSpiState, (obj), TYPE_MSS_SPI) | 40 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCRL, XLNX_VERSAL_CRL) |
69 | + | 41 | + |
70 | +#define R_SPI_MAX 16 | 42 | +REG32(ERR_CTRL, 0x0) |
71 | + | 43 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) |
72 | +typedef struct MSSSpiState { | 44 | +REG32(IR_STATUS, 0x4) |
45 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) | ||
46 | +REG32(IR_MASK, 0x8) | ||
47 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) | ||
48 | +REG32(IR_ENABLE, 0xc) | ||
49 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) | ||
50 | +REG32(IR_DISABLE, 0x10) | ||
51 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) | ||
52 | +REG32(WPROT, 0x1c) | ||
53 | + FIELD(WPROT, ACTIVE, 0, 1) | ||
54 | +REG32(PLL_CLK_OTHER_DMN, 0x20) | ||
55 | + FIELD(PLL_CLK_OTHER_DMN, APLL_BYPASS, 0, 1) | ||
56 | +REG32(RPLL_CTRL, 0x40) | ||
57 | + FIELD(RPLL_CTRL, POST_SRC, 24, 3) | ||
58 | + FIELD(RPLL_CTRL, PRE_SRC, 20, 3) | ||
59 | + FIELD(RPLL_CTRL, CLKOUTDIV, 16, 2) | ||
60 | + FIELD(RPLL_CTRL, FBDIV, 8, 8) | ||
61 | + FIELD(RPLL_CTRL, BYPASS, 3, 1) | ||
62 | + FIELD(RPLL_CTRL, RESET, 0, 1) | ||
63 | +REG32(RPLL_CFG, 0x44) | ||
64 | + FIELD(RPLL_CFG, LOCK_DLY, 25, 7) | ||
65 | + FIELD(RPLL_CFG, LOCK_CNT, 13, 10) | ||
66 | + FIELD(RPLL_CFG, LFHF, 10, 2) | ||
67 | + FIELD(RPLL_CFG, CP, 5, 4) | ||
68 | + FIELD(RPLL_CFG, RES, 0, 4) | ||
69 | +REG32(RPLL_FRAC_CFG, 0x48) | ||
70 | + FIELD(RPLL_FRAC_CFG, ENABLED, 31, 1) | ||
71 | + FIELD(RPLL_FRAC_CFG, SEED, 22, 3) | ||
72 | + FIELD(RPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
73 | + FIELD(RPLL_FRAC_CFG, ORDER, 18, 1) | ||
74 | + FIELD(RPLL_FRAC_CFG, DATA, 0, 16) | ||
75 | +REG32(PLL_STATUS, 0x50) | ||
76 | + FIELD(PLL_STATUS, RPLL_STABLE, 2, 1) | ||
77 | + FIELD(PLL_STATUS, RPLL_LOCK, 0, 1) | ||
78 | +REG32(RPLL_TO_XPD_CTRL, 0x100) | ||
79 | + FIELD(RPLL_TO_XPD_CTRL, CLKACT, 25, 1) | ||
80 | + FIELD(RPLL_TO_XPD_CTRL, DIVISOR0, 8, 10) | ||
81 | +REG32(LPD_TOP_SWITCH_CTRL, 0x104) | ||
82 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT_ADMA, 26, 1) | ||
83 | + FIELD(LPD_TOP_SWITCH_CTRL, CLKACT, 25, 1) | ||
84 | + FIELD(LPD_TOP_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
85 | + FIELD(LPD_TOP_SWITCH_CTRL, SRCSEL, 0, 3) | ||
86 | +REG32(LPD_LSBUS_CTRL, 0x108) | ||
87 | + FIELD(LPD_LSBUS_CTRL, CLKACT, 25, 1) | ||
88 | + FIELD(LPD_LSBUS_CTRL, DIVISOR0, 8, 10) | ||
89 | + FIELD(LPD_LSBUS_CTRL, SRCSEL, 0, 3) | ||
90 | +REG32(CPU_R5_CTRL, 0x10c) | ||
91 | + FIELD(CPU_R5_CTRL, CLKACT_OCM2, 28, 1) | ||
92 | + FIELD(CPU_R5_CTRL, CLKACT_OCM, 27, 1) | ||
93 | + FIELD(CPU_R5_CTRL, CLKACT_CORE, 26, 1) | ||
94 | + FIELD(CPU_R5_CTRL, CLKACT, 25, 1) | ||
95 | + FIELD(CPU_R5_CTRL, DIVISOR0, 8, 10) | ||
96 | + FIELD(CPU_R5_CTRL, SRCSEL, 0, 3) | ||
97 | +REG32(IOU_SWITCH_CTRL, 0x114) | ||
98 | + FIELD(IOU_SWITCH_CTRL, CLKACT, 25, 1) | ||
99 | + FIELD(IOU_SWITCH_CTRL, DIVISOR0, 8, 10) | ||
100 | + FIELD(IOU_SWITCH_CTRL, SRCSEL, 0, 3) | ||
101 | +REG32(GEM0_REF_CTRL, 0x118) | ||
102 | + FIELD(GEM0_REF_CTRL, CLKACT_RX, 27, 1) | ||
103 | + FIELD(GEM0_REF_CTRL, CLKACT_TX, 26, 1) | ||
104 | + FIELD(GEM0_REF_CTRL, CLKACT, 25, 1) | ||
105 | + FIELD(GEM0_REF_CTRL, DIVISOR0, 8, 10) | ||
106 | + FIELD(GEM0_REF_CTRL, SRCSEL, 0, 3) | ||
107 | +REG32(GEM1_REF_CTRL, 0x11c) | ||
108 | + FIELD(GEM1_REF_CTRL, CLKACT_RX, 27, 1) | ||
109 | + FIELD(GEM1_REF_CTRL, CLKACT_TX, 26, 1) | ||
110 | + FIELD(GEM1_REF_CTRL, CLKACT, 25, 1) | ||
111 | + FIELD(GEM1_REF_CTRL, DIVISOR0, 8, 10) | ||
112 | + FIELD(GEM1_REF_CTRL, SRCSEL, 0, 3) | ||
113 | +REG32(GEM_TSU_REF_CTRL, 0x120) | ||
114 | + FIELD(GEM_TSU_REF_CTRL, CLKACT, 25, 1) | ||
115 | + FIELD(GEM_TSU_REF_CTRL, DIVISOR0, 8, 10) | ||
116 | + FIELD(GEM_TSU_REF_CTRL, SRCSEL, 0, 3) | ||
117 | +REG32(USB0_BUS_REF_CTRL, 0x124) | ||
118 | + FIELD(USB0_BUS_REF_CTRL, CLKACT, 25, 1) | ||
119 | + FIELD(USB0_BUS_REF_CTRL, DIVISOR0, 8, 10) | ||
120 | + FIELD(USB0_BUS_REF_CTRL, SRCSEL, 0, 3) | ||
121 | +REG32(UART0_REF_CTRL, 0x128) | ||
122 | + FIELD(UART0_REF_CTRL, CLKACT, 25, 1) | ||
123 | + FIELD(UART0_REF_CTRL, DIVISOR0, 8, 10) | ||
124 | + FIELD(UART0_REF_CTRL, SRCSEL, 0, 3) | ||
125 | +REG32(UART1_REF_CTRL, 0x12c) | ||
126 | + FIELD(UART1_REF_CTRL, CLKACT, 25, 1) | ||
127 | + FIELD(UART1_REF_CTRL, DIVISOR0, 8, 10) | ||
128 | + FIELD(UART1_REF_CTRL, SRCSEL, 0, 3) | ||
129 | +REG32(SPI0_REF_CTRL, 0x130) | ||
130 | + FIELD(SPI0_REF_CTRL, CLKACT, 25, 1) | ||
131 | + FIELD(SPI0_REF_CTRL, DIVISOR0, 8, 10) | ||
132 | + FIELD(SPI0_REF_CTRL, SRCSEL, 0, 3) | ||
133 | +REG32(SPI1_REF_CTRL, 0x134) | ||
134 | + FIELD(SPI1_REF_CTRL, CLKACT, 25, 1) | ||
135 | + FIELD(SPI1_REF_CTRL, DIVISOR0, 8, 10) | ||
136 | + FIELD(SPI1_REF_CTRL, SRCSEL, 0, 3) | ||
137 | +REG32(CAN0_REF_CTRL, 0x138) | ||
138 | + FIELD(CAN0_REF_CTRL, CLKACT, 25, 1) | ||
139 | + FIELD(CAN0_REF_CTRL, DIVISOR0, 8, 10) | ||
140 | + FIELD(CAN0_REF_CTRL, SRCSEL, 0, 3) | ||
141 | +REG32(CAN1_REF_CTRL, 0x13c) | ||
142 | + FIELD(CAN1_REF_CTRL, CLKACT, 25, 1) | ||
143 | + FIELD(CAN1_REF_CTRL, DIVISOR0, 8, 10) | ||
144 | + FIELD(CAN1_REF_CTRL, SRCSEL, 0, 3) | ||
145 | +REG32(I2C0_REF_CTRL, 0x140) | ||
146 | + FIELD(I2C0_REF_CTRL, CLKACT, 25, 1) | ||
147 | + FIELD(I2C0_REF_CTRL, DIVISOR0, 8, 10) | ||
148 | + FIELD(I2C0_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(I2C1_REF_CTRL, 0x144) | ||
150 | + FIELD(I2C1_REF_CTRL, CLKACT, 25, 1) | ||
151 | + FIELD(I2C1_REF_CTRL, DIVISOR0, 8, 10) | ||
152 | + FIELD(I2C1_REF_CTRL, SRCSEL, 0, 3) | ||
153 | +REG32(DBG_LPD_CTRL, 0x148) | ||
154 | + FIELD(DBG_LPD_CTRL, CLKACT, 25, 1) | ||
155 | + FIELD(DBG_LPD_CTRL, DIVISOR0, 8, 10) | ||
156 | + FIELD(DBG_LPD_CTRL, SRCSEL, 0, 3) | ||
157 | +REG32(TIMESTAMP_REF_CTRL, 0x14c) | ||
158 | + FIELD(TIMESTAMP_REF_CTRL, CLKACT, 25, 1) | ||
159 | + FIELD(TIMESTAMP_REF_CTRL, DIVISOR0, 8, 10) | ||
160 | + FIELD(TIMESTAMP_REF_CTRL, SRCSEL, 0, 3) | ||
161 | +REG32(CRL_SAFETY_CHK, 0x150) | ||
162 | +REG32(PSM_REF_CTRL, 0x154) | ||
163 | + FIELD(PSM_REF_CTRL, DIVISOR0, 8, 10) | ||
164 | + FIELD(PSM_REF_CTRL, SRCSEL, 0, 3) | ||
165 | +REG32(DBG_TSTMP_CTRL, 0x158) | ||
166 | + FIELD(DBG_TSTMP_CTRL, CLKACT, 25, 1) | ||
167 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 10) | ||
168 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
169 | +REG32(CPM_TOPSW_REF_CTRL, 0x15c) | ||
170 | + FIELD(CPM_TOPSW_REF_CTRL, CLKACT, 25, 1) | ||
171 | + FIELD(CPM_TOPSW_REF_CTRL, DIVISOR0, 8, 10) | ||
172 | + FIELD(CPM_TOPSW_REF_CTRL, SRCSEL, 0, 3) | ||
173 | +REG32(USB3_DUAL_REF_CTRL, 0x160) | ||
174 | + FIELD(USB3_DUAL_REF_CTRL, CLKACT, 25, 1) | ||
175 | + FIELD(USB3_DUAL_REF_CTRL, DIVISOR0, 8, 10) | ||
176 | + FIELD(USB3_DUAL_REF_CTRL, SRCSEL, 0, 3) | ||
177 | +REG32(RST_CPU_R5, 0x300) | ||
178 | + FIELD(RST_CPU_R5, RESET_PGE, 4, 1) | ||
179 | + FIELD(RST_CPU_R5, RESET_AMBA, 2, 1) | ||
180 | + FIELD(RST_CPU_R5, RESET_CPU1, 1, 1) | ||
181 | + FIELD(RST_CPU_R5, RESET_CPU0, 0, 1) | ||
182 | +REG32(RST_ADMA, 0x304) | ||
183 | + FIELD(RST_ADMA, RESET, 0, 1) | ||
184 | +REG32(RST_GEM0, 0x308) | ||
185 | + FIELD(RST_GEM0, RESET, 0, 1) | ||
186 | +REG32(RST_GEM1, 0x30c) | ||
187 | + FIELD(RST_GEM1, RESET, 0, 1) | ||
188 | +REG32(RST_SPARE, 0x310) | ||
189 | + FIELD(RST_SPARE, RESET, 0, 1) | ||
190 | +REG32(RST_USB0, 0x314) | ||
191 | + FIELD(RST_USB0, RESET, 0, 1) | ||
192 | +REG32(RST_UART0, 0x318) | ||
193 | + FIELD(RST_UART0, RESET, 0, 1) | ||
194 | +REG32(RST_UART1, 0x31c) | ||
195 | + FIELD(RST_UART1, RESET, 0, 1) | ||
196 | +REG32(RST_SPI0, 0x320) | ||
197 | + FIELD(RST_SPI0, RESET, 0, 1) | ||
198 | +REG32(RST_SPI1, 0x324) | ||
199 | + FIELD(RST_SPI1, RESET, 0, 1) | ||
200 | +REG32(RST_CAN0, 0x328) | ||
201 | + FIELD(RST_CAN0, RESET, 0, 1) | ||
202 | +REG32(RST_CAN1, 0x32c) | ||
203 | + FIELD(RST_CAN1, RESET, 0, 1) | ||
204 | +REG32(RST_I2C0, 0x330) | ||
205 | + FIELD(RST_I2C0, RESET, 0, 1) | ||
206 | +REG32(RST_I2C1, 0x334) | ||
207 | + FIELD(RST_I2C1, RESET, 0, 1) | ||
208 | +REG32(RST_DBG_LPD, 0x338) | ||
209 | + FIELD(RST_DBG_LPD, RPU_DBG1_RESET, 5, 1) | ||
210 | + FIELD(RST_DBG_LPD, RPU_DBG0_RESET, 4, 1) | ||
211 | + FIELD(RST_DBG_LPD, RESET_HSDP, 1, 1) | ||
212 | + FIELD(RST_DBG_LPD, RESET, 0, 1) | ||
213 | +REG32(RST_GPIO, 0x33c) | ||
214 | + FIELD(RST_GPIO, RESET, 0, 1) | ||
215 | +REG32(RST_TTC, 0x344) | ||
216 | + FIELD(RST_TTC, TTC3_RESET, 3, 1) | ||
217 | + FIELD(RST_TTC, TTC2_RESET, 2, 1) | ||
218 | + FIELD(RST_TTC, TTC1_RESET, 1, 1) | ||
219 | + FIELD(RST_TTC, TTC0_RESET, 0, 1) | ||
220 | +REG32(RST_TIMESTAMP, 0x348) | ||
221 | + FIELD(RST_TIMESTAMP, RESET, 0, 1) | ||
222 | +REG32(RST_SWDT, 0x34c) | ||
223 | + FIELD(RST_SWDT, RESET, 0, 1) | ||
224 | +REG32(RST_OCM, 0x350) | ||
225 | + FIELD(RST_OCM, RESET, 0, 1) | ||
226 | +REG32(RST_IPI, 0x354) | ||
227 | + FIELD(RST_IPI, RESET, 0, 1) | ||
228 | +REG32(RST_SYSMON, 0x358) | ||
229 | + FIELD(RST_SYSMON, SEQ_RST, 1, 1) | ||
230 | + FIELD(RST_SYSMON, CFG_RST, 0, 1) | ||
231 | +REG32(RST_FPD, 0x360) | ||
232 | + FIELD(RST_FPD, SRST, 1, 1) | ||
233 | + FIELD(RST_FPD, POR, 0, 1) | ||
234 | +REG32(PSM_RST_MODE, 0x370) | ||
235 | + FIELD(PSM_RST_MODE, WAKEUP, 2, 1) | ||
236 | + FIELD(PSM_RST_MODE, RST_MODE, 0, 2) | ||
237 | + | ||
238 | +#define CRL_R_MAX (R_PSM_RST_MODE + 1) | ||
239 | + | ||
240 | +#define RPU_MAX_CPU 2 | ||
241 | + | ||
242 | +struct XlnxVersalCRL { | ||
73 | + SysBusDevice parent_obj; | 243 | + SysBusDevice parent_obj; |
74 | + | ||
75 | + MemoryRegion mmio; | ||
76 | + | ||
77 | + qemu_irq irq; | 244 | + qemu_irq irq; |
78 | + | 245 | + |
79 | + qemu_irq cs_line; | 246 | + struct { |
80 | + | 247 | + ARMCPU *cpu_r5[RPU_MAX_CPU]; |
81 | + SSIBus *spi; | 248 | + DeviceState *adma[8]; |
82 | + | 249 | + DeviceState *uart[2]; |
83 | + Fifo32 rx_fifo; | 250 | + DeviceState *gem[2]; |
84 | + Fifo32 tx_fifo; | 251 | + DeviceState *usb; |
85 | + | 252 | + } cfg; |
86 | + int fifo_depth; | 253 | + |
87 | + uint32_t frame_count; | 254 | + RegisterInfoArray *reg_array; |
88 | + bool enabled; | 255 | + uint32_t regs[CRL_R_MAX]; |
89 | + | 256 | + RegisterInfo regs_info[CRL_R_MAX]; |
90 | + uint32_t regs[R_SPI_MAX]; | 257 | +}; |
91 | +} MSSSpiState; | 258 | +#endif |
92 | + | 259 | diff --git a/hw/misc/xlnx-versal-crl.c b/hw/misc/xlnx-versal-crl.c |
93 | +#endif /* HW_MSS_SPI_H */ | ||
94 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c | ||
95 | new file mode 100644 | 260 | new file mode 100644 |
96 | index XXXXXXX..XXXXXXX | 261 | index XXXXXXX..XXXXXXX |
97 | --- /dev/null | 262 | --- /dev/null |
98 | +++ b/hw/ssi/mss-spi.c | 263 | +++ b/hw/misc/xlnx-versal-crl.c |
99 | @@ -XXX,XX +XXX,XX @@ | 264 | @@ -XXX,XX +XXX,XX @@ |
100 | +/* | 265 | +/* |
101 | + * Block model of SPI controller present in | 266 | + * QEMU model of the Clock-Reset-LPD (CRL). |
102 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | ||
103 | + * | 267 | + * |
104 | + * Copyright (C) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 268 | + * Copyright (c) 2022 Advanced Micro Devices, Inc. |
269 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
105 | + * | 270 | + * |
106 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 271 | + * Written by Edgar E. Iglesias <edgar.iglesias@amd.com> |
107 | + * of this software and associated documentation files (the "Software"), to deal | ||
108 | + * in the Software without restriction, including without limitation the rights | ||
109 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
110 | + * copies of the Software, and to permit persons to whom the Software is | ||
111 | + * furnished to do so, subject to the following conditions: | ||
112 | + * | ||
113 | + * The above copyright notice and this permission notice shall be included in | ||
114 | + * all copies or substantial portions of the Software. | ||
115 | + * | ||
116 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
117 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
118 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
119 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
120 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
121 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
122 | + * THE SOFTWARE. | ||
123 | + */ | 272 | + */ |
124 | + | 273 | + |
125 | +#include "qemu/osdep.h" | 274 | +#include "qemu/osdep.h" |
126 | +#include "hw/ssi/mss-spi.h" | 275 | +#include "qapi/error.h" |
127 | +#include "qemu/log.h" | 276 | +#include "qemu/log.h" |
128 | + | 277 | +#include "qemu/bitops.h" |
129 | +#ifndef MSS_SPI_ERR_DEBUG | 278 | +#include "migration/vmstate.h" |
130 | +#define MSS_SPI_ERR_DEBUG 0 | 279 | +#include "hw/qdev-properties.h" |
280 | +#include "hw/sysbus.h" | ||
281 | +#include "hw/irq.h" | ||
282 | +#include "hw/register.h" | ||
283 | +#include "hw/resettable.h" | ||
284 | + | ||
285 | +#include "target/arm/arm-powerctl.h" | ||
286 | +#include "hw/misc/xlnx-versal-crl.h" | ||
287 | + | ||
288 | +#ifndef XLNX_VERSAL_CRL_ERR_DEBUG | ||
289 | +#define XLNX_VERSAL_CRL_ERR_DEBUG 0 | ||
131 | +#endif | 290 | +#endif |
132 | + | 291 | + |
133 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | 292 | +static void crl_update_irq(XlnxVersalCRL *s) |
134 | + if (MSS_SPI_ERR_DEBUG >= lvl) { \ | 293 | +{ |
135 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | 294 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; |
136 | + } \ | 295 | + qemu_set_irq(s->irq, pending); |
137 | +} while (0); | 296 | +} |
138 | + | 297 | + |
139 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | 298 | +static void crl_status_postw(RegisterInfo *reg, uint64_t val64) |
140 | + | 299 | +{ |
141 | +#define FIFO_CAPACITY 32 | 300 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
142 | + | 301 | + crl_update_irq(s); |
143 | +#define R_SPI_CONTROL 0 | 302 | +} |
144 | +#define R_SPI_DFSIZE 1 | 303 | + |
145 | +#define R_SPI_STATUS 2 | 304 | +static uint64_t crl_enable_prew(RegisterInfo *reg, uint64_t val64) |
146 | +#define R_SPI_INTCLR 3 | 305 | +{ |
147 | +#define R_SPI_RX 4 | 306 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
148 | +#define R_SPI_TX 5 | 307 | + uint32_t val = val64; |
149 | +#define R_SPI_CLKGEN 6 | 308 | + |
150 | +#define R_SPI_SS 7 | 309 | + s->regs[R_IR_MASK] &= ~val; |
151 | +#define R_SPI_MIS 8 | 310 | + crl_update_irq(s); |
152 | +#define R_SPI_RIS 9 | 311 | + return 0; |
153 | + | 312 | +} |
154 | +#define S_TXDONE (1 << 0) | 313 | + |
155 | +#define S_RXRDY (1 << 1) | 314 | +static uint64_t crl_disable_prew(RegisterInfo *reg, uint64_t val64) |
156 | +#define S_RXCHOVRF (1 << 2) | 315 | +{ |
157 | +#define S_RXFIFOFUL (1 << 4) | 316 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
158 | +#define S_RXFIFOFULNXT (1 << 5) | 317 | + uint32_t val = val64; |
159 | +#define S_RXFIFOEMP (1 << 6) | 318 | + |
160 | +#define S_RXFIFOEMPNXT (1 << 7) | 319 | + s->regs[R_IR_MASK] |= val; |
161 | +#define S_TXFIFOFUL (1 << 8) | 320 | + crl_update_irq(s); |
162 | +#define S_TXFIFOFULNXT (1 << 9) | 321 | + return 0; |
163 | +#define S_TXFIFOEMP (1 << 10) | 322 | +} |
164 | +#define S_TXFIFOEMPNXT (1 << 11) | 323 | + |
165 | +#define S_FRAMESTART (1 << 12) | 324 | +static void crl_reset_dev(XlnxVersalCRL *s, DeviceState *dev, |
166 | +#define S_SSEL (1 << 13) | 325 | + bool rst_old, bool rst_new) |
167 | +#define S_ACTIVE (1 << 14) | 326 | +{ |
168 | + | 327 | + device_cold_reset(dev); |
169 | +#define C_ENABLE (1 << 0) | 328 | +} |
170 | +#define C_MODE (1 << 1) | 329 | + |
171 | +#define C_INTRXDATA (1 << 4) | 330 | +static void crl_reset_cpu(XlnxVersalCRL *s, ARMCPU *armcpu, |
172 | +#define C_INTTXDATA (1 << 5) | 331 | + bool rst_old, bool rst_new) |
173 | +#define C_INTRXOVRFLO (1 << 6) | 332 | +{ |
174 | +#define C_SPS (1 << 26) | 333 | + if (rst_new) { |
175 | +#define C_BIGFIFO (1 << 29) | 334 | + arm_set_cpu_off(armcpu->mp_affinity); |
176 | +#define C_RESET (1 << 31) | ||
177 | + | ||
178 | +#define FRAMESZ_MASK 0x1F | ||
179 | +#define FMCOUNT_MASK 0x00FFFF00 | ||
180 | +#define FMCOUNT_SHIFT 8 | ||
181 | + | ||
182 | +static void txfifo_reset(MSSSpiState *s) | ||
183 | +{ | ||
184 | + fifo32_reset(&s->tx_fifo); | ||
185 | + | ||
186 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOFUL; | ||
187 | + s->regs[R_SPI_STATUS] |= S_TXFIFOEMP; | ||
188 | +} | ||
189 | + | ||
190 | +static void rxfifo_reset(MSSSpiState *s) | ||
191 | +{ | ||
192 | + fifo32_reset(&s->rx_fifo); | ||
193 | + | ||
194 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
195 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
196 | +} | ||
197 | + | ||
198 | +static void set_fifodepth(MSSSpiState *s) | ||
199 | +{ | ||
200 | + unsigned int size = s->regs[R_SPI_DFSIZE] & FRAMESZ_MASK; | ||
201 | + | ||
202 | + if (size <= 8) { | ||
203 | + s->fifo_depth = 32; | ||
204 | + } else if (size <= 16) { | ||
205 | + s->fifo_depth = 16; | ||
206 | + } else if (size <= 32) { | ||
207 | + s->fifo_depth = 8; | ||
208 | + } else { | 335 | + } else { |
209 | + s->fifo_depth = 4; | 336 | + arm_set_cpu_on_and_reset(armcpu->mp_affinity); |
210 | + } | 337 | + } |
211 | +} | 338 | +} |
212 | + | 339 | + |
213 | +static void update_mis(MSSSpiState *s) | 340 | +#define REGFIELD_RESET(type, s, reg, f, new_val, dev) { \ |
214 | +{ | 341 | + bool old_f = ARRAY_FIELD_EX32((s)->regs, reg, f); \ |
215 | + uint32_t reg = s->regs[R_SPI_CONTROL]; | 342 | + bool new_f = FIELD_EX32(new_val, reg, f); \ |
216 | + uint32_t tmp; | 343 | + \ |
217 | + | 344 | + /* Detect edges. */ \ |
218 | + /* | 345 | + if (dev && old_f != new_f) { \ |
219 | + * form the Control register interrupt enable bits | 346 | + crl_reset_ ## type(s, dev, old_f, new_f); \ |
220 | + * same as RIS, MIS and Interrupt clear registers for simplicity | 347 | + } \ |
221 | + */ | 348 | +} |
222 | + tmp = ((reg & C_INTRXOVRFLO) >> 4) | ((reg & C_INTRXDATA) >> 3) | | 349 | + |
223 | + ((reg & C_INTTXDATA) >> 5); | 350 | +static uint64_t crl_rst_r5_prew(RegisterInfo *reg, uint64_t val64) |
224 | + s->regs[R_SPI_MIS] |= tmp & s->regs[R_SPI_RIS]; | 351 | +{ |
225 | +} | 352 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
226 | + | 353 | + |
227 | +static void spi_update_irq(MSSSpiState *s) | 354 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU0, val64, s->cfg.cpu_r5[0]); |
228 | +{ | 355 | + REGFIELD_RESET(cpu, s, RST_CPU_R5, RESET_CPU1, val64, s->cfg.cpu_r5[1]); |
229 | + int irq; | 356 | + return val64; |
230 | + | 357 | +} |
231 | + update_mis(s); | 358 | + |
232 | + irq = !!(s->regs[R_SPI_MIS]); | 359 | +static uint64_t crl_rst_adma_prew(RegisterInfo *reg, uint64_t val64) |
233 | + | 360 | +{ |
234 | + qemu_set_irq(s->irq, irq); | 361 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
235 | +} | 362 | + int i; |
236 | + | 363 | + |
237 | +static void mss_spi_reset(DeviceState *d) | 364 | + /* A single register fans out to all ADMA reset inputs. */ |
238 | +{ | 365 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); i++) { |
239 | + MSSSpiState *s = MSS_SPI(d); | 366 | + REGFIELD_RESET(dev, s, RST_ADMA, RESET, val64, s->cfg.adma[i]); |
240 | + | 367 | + } |
241 | + memset(s->regs, 0, sizeof s->regs); | 368 | + return val64; |
242 | + s->regs[R_SPI_CONTROL] = 0x80000102; | 369 | +} |
243 | + s->regs[R_SPI_DFSIZE] = 0x4; | 370 | + |
244 | + s->regs[R_SPI_STATUS] = S_SSEL | S_TXFIFOEMP | S_RXFIFOEMP; | 371 | +static uint64_t crl_rst_uart0_prew(RegisterInfo *reg, uint64_t val64) |
245 | + s->regs[R_SPI_CLKGEN] = 0x7; | 372 | +{ |
246 | + s->regs[R_SPI_RIS] = 0x0; | 373 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
247 | + | 374 | + |
248 | + s->fifo_depth = 4; | 375 | + REGFIELD_RESET(dev, s, RST_UART0, RESET, val64, s->cfg.uart[0]); |
249 | + s->frame_count = 1; | 376 | + return val64; |
250 | + s->enabled = false; | 377 | +} |
251 | + | 378 | + |
252 | + rxfifo_reset(s); | 379 | +static uint64_t crl_rst_uart1_prew(RegisterInfo *reg, uint64_t val64) |
253 | + txfifo_reset(s); | 380 | +{ |
254 | +} | 381 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
255 | + | 382 | + |
256 | +static uint64_t | 383 | + REGFIELD_RESET(dev, s, RST_UART1, RESET, val64, s->cfg.uart[1]); |
257 | +spi_read(void *opaque, hwaddr addr, unsigned int size) | 384 | + return val64; |
258 | +{ | 385 | +} |
259 | + MSSSpiState *s = opaque; | 386 | + |
260 | + uint32_t ret = 0; | 387 | +static uint64_t crl_rst_gem0_prew(RegisterInfo *reg, uint64_t val64) |
261 | + | 388 | +{ |
262 | + addr >>= 2; | 389 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
263 | + switch (addr) { | 390 | + |
264 | + case R_SPI_RX: | 391 | + REGFIELD_RESET(dev, s, RST_GEM0, RESET, val64, s->cfg.gem[0]); |
265 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | 392 | + return val64; |
266 | + s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; | 393 | +} |
267 | + ret = fifo32_pop(&s->rx_fifo); | 394 | + |
268 | + if (fifo32_is_empty(&s->rx_fifo)) { | 395 | +static uint64_t crl_rst_gem1_prew(RegisterInfo *reg, uint64_t val64) |
269 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | 396 | +{ |
270 | + } | 397 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
271 | + break; | 398 | + |
272 | + | 399 | + REGFIELD_RESET(dev, s, RST_GEM1, RESET, val64, s->cfg.gem[1]); |
273 | + case R_SPI_MIS: | 400 | + return val64; |
274 | + update_mis(s); | 401 | +} |
275 | + ret = s->regs[R_SPI_MIS]; | 402 | + |
276 | + break; | 403 | +static uint64_t crl_rst_usb_prew(RegisterInfo *reg, uint64_t val64) |
277 | + | 404 | +{ |
278 | + default: | 405 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(reg->opaque); |
279 | + if (addr < ARRAY_SIZE(s->regs)) { | 406 | + |
280 | + ret = s->regs[addr]; | 407 | + REGFIELD_RESET(dev, s, RST_USB0, RESET, val64, s->cfg.usb); |
281 | + } else { | 408 | + return val64; |
282 | + qemu_log_mask(LOG_GUEST_ERROR, | 409 | +} |
283 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | 410 | + |
284 | + addr * 4); | 411 | +static const RegisterAccessInfo crl_regs_info[] = { |
285 | + return ret; | 412 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, |
286 | + } | 413 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, |
287 | + break; | 414 | + .w1c = 0x1, |
288 | + } | 415 | + .post_write = crl_status_postw, |
289 | + | 416 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, |
290 | + DB_PRINT("addr=0x%" HWADDR_PRIx " = 0x%" PRIx32, addr * 4, ret); | 417 | + .reset = 0x1, |
291 | + spi_update_irq(s); | 418 | + .ro = 0x1, |
292 | + return ret; | 419 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, |
293 | +} | 420 | + .pre_write = crl_enable_prew, |
294 | + | 421 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, |
295 | +static void assert_cs(MSSSpiState *s) | 422 | + .pre_write = crl_disable_prew, |
296 | +{ | 423 | + },{ .name = "WPROT", .addr = A_WPROT, |
297 | + qemu_set_irq(s->cs_line, 0); | 424 | + },{ .name = "PLL_CLK_OTHER_DMN", .addr = A_PLL_CLK_OTHER_DMN, |
298 | +} | 425 | + .reset = 0x1, |
299 | + | 426 | + .rsvd = 0xe, |
300 | +static void deassert_cs(MSSSpiState *s) | 427 | + },{ .name = "RPLL_CTRL", .addr = A_RPLL_CTRL, |
301 | +{ | 428 | + .reset = 0x24809, |
302 | + qemu_set_irq(s->cs_line, 1); | 429 | + .rsvd = 0xf88c00f6, |
303 | +} | 430 | + },{ .name = "RPLL_CFG", .addr = A_RPLL_CFG, |
304 | + | 431 | + .reset = 0x2000000, |
305 | +static void spi_flush_txfifo(MSSSpiState *s) | 432 | + .rsvd = 0x1801210, |
306 | +{ | 433 | + },{ .name = "RPLL_FRAC_CFG", .addr = A_RPLL_FRAC_CFG, |
307 | + uint32_t tx; | 434 | + .rsvd = 0x7e330000, |
308 | + uint32_t rx; | 435 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, |
309 | + bool sps = !!(s->regs[R_SPI_CONTROL] & C_SPS); | 436 | + .reset = R_PLL_STATUS_RPLL_STABLE_MASK | |
310 | + | 437 | + R_PLL_STATUS_RPLL_LOCK_MASK, |
311 | + /* | 438 | + .rsvd = 0xfa, |
312 | + * Chip Select(CS) is automatically controlled by this controller. | 439 | + .ro = 0x5, |
313 | + * If SPS bit is set in Control register then CS is asserted | 440 | + },{ .name = "RPLL_TO_XPD_CTRL", .addr = A_RPLL_TO_XPD_CTRL, |
314 | + * until all the frames set in frame count of Control register are | 441 | + .reset = 0x2000100, |
315 | + * transferred. If SPS is not set then CS pulses between frames. | 442 | + .rsvd = 0xfdfc00ff, |
316 | + * Note that Slave Select register specifies which of the CS line | 443 | + },{ .name = "LPD_TOP_SWITCH_CTRL", .addr = A_LPD_TOP_SWITCH_CTRL, |
317 | + * has to be controlled automatically by controller. Bits SS[7:1] are for | 444 | + .reset = 0x6000300, |
318 | + * masters in FPGA fabric since we model only Microcontroller subsystem | 445 | + .rsvd = 0xf9fc00f8, |
319 | + * of Smartfusion2 we control only one CS(SS[0]) line. | 446 | + },{ .name = "LPD_LSBUS_CTRL", .addr = A_LPD_LSBUS_CTRL, |
320 | + */ | 447 | + .reset = 0x2000800, |
321 | + while (!fifo32_is_empty(&s->tx_fifo) && s->frame_count) { | 448 | + .rsvd = 0xfdfc00f8, |
322 | + assert_cs(s); | 449 | + },{ .name = "CPU_R5_CTRL", .addr = A_CPU_R5_CTRL, |
323 | + | 450 | + .reset = 0xe000300, |
324 | + s->regs[R_SPI_STATUS] &= ~(S_TXDONE | S_RXRDY); | 451 | + .rsvd = 0xe1fc00f8, |
325 | + | 452 | + },{ .name = "IOU_SWITCH_CTRL", .addr = A_IOU_SWITCH_CTRL, |
326 | + tx = fifo32_pop(&s->tx_fifo); | 453 | + .reset = 0x2000500, |
327 | + DB_PRINT("data tx:0x%" PRIx32, tx); | 454 | + .rsvd = 0xfdfc00f8, |
328 | + rx = ssi_transfer(s->spi, tx); | 455 | + },{ .name = "GEM0_REF_CTRL", .addr = A_GEM0_REF_CTRL, |
329 | + DB_PRINT("data rx:0x%" PRIx32, rx); | 456 | + .reset = 0xe000a00, |
330 | + | 457 | + .rsvd = 0xf1fc00f8, |
331 | + if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | 458 | + },{ .name = "GEM1_REF_CTRL", .addr = A_GEM1_REF_CTRL, |
332 | + s->regs[R_SPI_STATUS] |= S_RXCHOVRF; | 459 | + .reset = 0xe000a00, |
333 | + s->regs[R_SPI_RIS] |= S_RXCHOVRF; | 460 | + .rsvd = 0xf1fc00f8, |
334 | + } else { | 461 | + },{ .name = "GEM_TSU_REF_CTRL", .addr = A_GEM_TSU_REF_CTRL, |
335 | + fifo32_push(&s->rx_fifo, rx); | 462 | + .reset = 0x300, |
336 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOEMP; | 463 | + .rsvd = 0xfdfc00f8, |
337 | + if (fifo32_num_used(&s->rx_fifo) == (s->fifo_depth - 1)) { | 464 | + },{ .name = "USB0_BUS_REF_CTRL", .addr = A_USB0_BUS_REF_CTRL, |
338 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFULNXT; | 465 | + .reset = 0x2001900, |
339 | + } else if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | 466 | + .rsvd = 0xfdfc00f8, |
340 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFUL; | 467 | + },{ .name = "UART0_REF_CTRL", .addr = A_UART0_REF_CTRL, |
341 | + } | 468 | + .reset = 0xc00, |
342 | + } | 469 | + .rsvd = 0xfdfc00f8, |
343 | + s->frame_count--; | 470 | + },{ .name = "UART1_REF_CTRL", .addr = A_UART1_REF_CTRL, |
344 | + if (!sps) { | 471 | + .reset = 0xc00, |
345 | + deassert_cs(s); | 472 | + .rsvd = 0xfdfc00f8, |
346 | + } | 473 | + },{ .name = "SPI0_REF_CTRL", .addr = A_SPI0_REF_CTRL, |
347 | + } | 474 | + .reset = 0x600, |
348 | + | 475 | + .rsvd = 0xfdfc00f8, |
349 | + if (!s->frame_count) { | 476 | + },{ .name = "SPI1_REF_CTRL", .addr = A_SPI1_REF_CTRL, |
350 | + s->frame_count = (s->regs[R_SPI_CONTROL] & FMCOUNT_MASK) >> | 477 | + .reset = 0x600, |
351 | + FMCOUNT_SHIFT; | 478 | + .rsvd = 0xfdfc00f8, |
352 | + deassert_cs(s); | 479 | + },{ .name = "CAN0_REF_CTRL", .addr = A_CAN0_REF_CTRL, |
353 | + s->regs[R_SPI_RIS] |= S_TXDONE | S_RXRDY; | 480 | + .reset = 0xc00, |
354 | + s->regs[R_SPI_STATUS] |= S_TXDONE | S_RXRDY; | 481 | + .rsvd = 0xfdfc00f8, |
355 | + } | 482 | + },{ .name = "CAN1_REF_CTRL", .addr = A_CAN1_REF_CTRL, |
356 | +} | 483 | + .reset = 0xc00, |
357 | + | 484 | + .rsvd = 0xfdfc00f8, |
358 | +static void spi_write(void *opaque, hwaddr addr, | 485 | + },{ .name = "I2C0_REF_CTRL", .addr = A_I2C0_REF_CTRL, |
359 | + uint64_t val64, unsigned int size) | 486 | + .reset = 0xc00, |
360 | +{ | 487 | + .rsvd = 0xfdfc00f8, |
361 | + MSSSpiState *s = opaque; | 488 | + },{ .name = "I2C1_REF_CTRL", .addr = A_I2C1_REF_CTRL, |
362 | + uint32_t value = val64; | 489 | + .reset = 0xc00, |
363 | + | 490 | + .rsvd = 0xfdfc00f8, |
364 | + DB_PRINT("addr=0x%" HWADDR_PRIx " =0x%" PRIx32, addr, value); | 491 | + },{ .name = "DBG_LPD_CTRL", .addr = A_DBG_LPD_CTRL, |
365 | + addr >>= 2; | 492 | + .reset = 0x300, |
366 | + | 493 | + .rsvd = 0xfdfc00f8, |
367 | + switch (addr) { | 494 | + },{ .name = "TIMESTAMP_REF_CTRL", .addr = A_TIMESTAMP_REF_CTRL, |
368 | + case R_SPI_TX: | 495 | + .reset = 0x2000c00, |
369 | + /* adding to already full FIFO */ | 496 | + .rsvd = 0xfdfc00f8, |
370 | + if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | 497 | + },{ .name = "CRL_SAFETY_CHK", .addr = A_CRL_SAFETY_CHK, |
371 | + break; | 498 | + },{ .name = "PSM_REF_CTRL", .addr = A_PSM_REF_CTRL, |
372 | + } | 499 | + .reset = 0xf04, |
373 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOEMP; | 500 | + .rsvd = 0xfffc00f8, |
374 | + fifo32_push(&s->tx_fifo, value); | 501 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, |
375 | + if (fifo32_num_used(&s->tx_fifo) == (s->fifo_depth - 1)) { | 502 | + .reset = 0x300, |
376 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFULNXT; | 503 | + .rsvd = 0xfdfc00f8, |
377 | + } else if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | 504 | + },{ .name = "CPM_TOPSW_REF_CTRL", .addr = A_CPM_TOPSW_REF_CTRL, |
378 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFUL; | 505 | + .reset = 0x300, |
379 | + } | 506 | + .rsvd = 0xfdfc00f8, |
380 | + if (s->enabled) { | 507 | + },{ .name = "USB3_DUAL_REF_CTRL", .addr = A_USB3_DUAL_REF_CTRL, |
381 | + spi_flush_txfifo(s); | 508 | + .reset = 0x3c00, |
382 | + } | 509 | + .rsvd = 0xfdfc00f8, |
383 | + break; | 510 | + },{ .name = "RST_CPU_R5", .addr = A_RST_CPU_R5, |
384 | + | 511 | + .reset = 0x17, |
385 | + case R_SPI_CONTROL: | 512 | + .rsvd = 0x8, |
386 | + s->regs[R_SPI_CONTROL] = value; | 513 | + .pre_write = crl_rst_r5_prew, |
387 | + if (value & C_BIGFIFO) { | 514 | + },{ .name = "RST_ADMA", .addr = A_RST_ADMA, |
388 | + set_fifodepth(s); | 515 | + .reset = 0x1, |
389 | + } else { | 516 | + .pre_write = crl_rst_adma_prew, |
390 | + s->fifo_depth = 4; | 517 | + },{ .name = "RST_GEM0", .addr = A_RST_GEM0, |
391 | + } | 518 | + .reset = 0x1, |
392 | + s->enabled = value & C_ENABLE; | 519 | + .pre_write = crl_rst_gem0_prew, |
393 | + s->frame_count = (value & FMCOUNT_MASK) >> FMCOUNT_SHIFT; | 520 | + },{ .name = "RST_GEM1", .addr = A_RST_GEM1, |
394 | + if (value & C_RESET) { | 521 | + .reset = 0x1, |
395 | + mss_spi_reset(DEVICE(s)); | 522 | + .pre_write = crl_rst_gem1_prew, |
396 | + } | 523 | + },{ .name = "RST_SPARE", .addr = A_RST_SPARE, |
397 | + break; | 524 | + .reset = 0x1, |
398 | + | 525 | + },{ .name = "RST_USB0", .addr = A_RST_USB0, |
399 | + case R_SPI_DFSIZE: | 526 | + .reset = 0x1, |
400 | + if (s->enabled) { | 527 | + .pre_write = crl_rst_usb_prew, |
401 | + break; | 528 | + },{ .name = "RST_UART0", .addr = A_RST_UART0, |
402 | + } | 529 | + .reset = 0x1, |
403 | + s->regs[R_SPI_DFSIZE] = value; | 530 | + .pre_write = crl_rst_uart0_prew, |
404 | + break; | 531 | + },{ .name = "RST_UART1", .addr = A_RST_UART1, |
405 | + | 532 | + .reset = 0x1, |
406 | + case R_SPI_INTCLR: | 533 | + .pre_write = crl_rst_uart1_prew, |
407 | + s->regs[R_SPI_INTCLR] = value; | 534 | + },{ .name = "RST_SPI0", .addr = A_RST_SPI0, |
408 | + if (value & S_TXDONE) { | 535 | + .reset = 0x1, |
409 | + s->regs[R_SPI_RIS] &= ~S_TXDONE; | 536 | + },{ .name = "RST_SPI1", .addr = A_RST_SPI1, |
410 | + } | 537 | + .reset = 0x1, |
411 | + if (value & S_RXRDY) { | 538 | + },{ .name = "RST_CAN0", .addr = A_RST_CAN0, |
412 | + s->regs[R_SPI_RIS] &= ~S_RXRDY; | 539 | + .reset = 0x1, |
413 | + } | 540 | + },{ .name = "RST_CAN1", .addr = A_RST_CAN1, |
414 | + if (value & S_RXCHOVRF) { | 541 | + .reset = 0x1, |
415 | + s->regs[R_SPI_RIS] &= ~S_RXCHOVRF; | 542 | + },{ .name = "RST_I2C0", .addr = A_RST_I2C0, |
416 | + } | 543 | + .reset = 0x1, |
417 | + break; | 544 | + },{ .name = "RST_I2C1", .addr = A_RST_I2C1, |
418 | + | 545 | + .reset = 0x1, |
419 | + case R_SPI_MIS: | 546 | + },{ .name = "RST_DBG_LPD", .addr = A_RST_DBG_LPD, |
420 | + case R_SPI_STATUS: | 547 | + .reset = 0x33, |
421 | + case R_SPI_RIS: | 548 | + .rsvd = 0xcc, |
422 | + qemu_log_mask(LOG_GUEST_ERROR, | 549 | + },{ .name = "RST_GPIO", .addr = A_RST_GPIO, |
423 | + "%s: Write to read only register 0x%" HWADDR_PRIx "\n", | 550 | + .reset = 0x1, |
424 | + __func__, addr * 4); | 551 | + },{ .name = "RST_TTC", .addr = A_RST_TTC, |
425 | + break; | 552 | + .reset = 0xf, |
426 | + | 553 | + },{ .name = "RST_TIMESTAMP", .addr = A_RST_TIMESTAMP, |
427 | + default: | 554 | + .reset = 0x1, |
428 | + if (addr < ARRAY_SIZE(s->regs)) { | 555 | + },{ .name = "RST_SWDT", .addr = A_RST_SWDT, |
429 | + s->regs[addr] = value; | 556 | + .reset = 0x1, |
430 | + } else { | 557 | + },{ .name = "RST_OCM", .addr = A_RST_OCM, |
431 | + qemu_log_mask(LOG_GUEST_ERROR, | 558 | + },{ .name = "RST_IPI", .addr = A_RST_IPI, |
432 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | 559 | + },{ .name = "RST_FPD", .addr = A_RST_FPD, |
433 | + addr * 4); | 560 | + .reset = 0x3, |
434 | + } | 561 | + },{ .name = "PSM_RST_MODE", .addr = A_PSM_RST_MODE, |
435 | + break; | 562 | + .reset = 0x1, |
436 | + } | 563 | + .rsvd = 0xf8, |
437 | + | 564 | + } |
438 | + spi_update_irq(s); | 565 | +}; |
439 | +} | 566 | + |
440 | + | 567 | +static void crl_reset_enter(Object *obj, ResetType type) |
441 | +static const MemoryRegionOps spi_ops = { | 568 | +{ |
442 | + .read = spi_read, | 569 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); |
443 | + .write = spi_write, | 570 | + unsigned int i; |
444 | + .endianness = DEVICE_NATIVE_ENDIAN, | 571 | + |
572 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
573 | + register_reset(&s->regs_info[i]); | ||
574 | + } | ||
575 | +} | ||
576 | + | ||
577 | +static void crl_reset_hold(Object *obj) | ||
578 | +{ | ||
579 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
580 | + | ||
581 | + crl_update_irq(s); | ||
582 | +} | ||
583 | + | ||
584 | +static const MemoryRegionOps crl_ops = { | ||
585 | + .read = register_read_memory, | ||
586 | + .write = register_write_memory, | ||
587 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
445 | + .valid = { | 588 | + .valid = { |
446 | + .min_access_size = 1, | 589 | + .min_access_size = 4, |
447 | + .max_access_size = 4 | 590 | + .max_access_size = 4, |
448 | + } | 591 | + }, |
449 | +}; | 592 | +}; |
450 | + | 593 | + |
451 | +static void mss_spi_realize(DeviceState *dev, Error **errp) | 594 | +static void crl_init(Object *obj) |
452 | +{ | 595 | +{ |
453 | + MSSSpiState *s = MSS_SPI(dev); | 596 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); |
454 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 597 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
455 | + | 598 | + int i; |
456 | + s->spi = ssi_create_bus(dev, "spi"); | 599 | + |
457 | + | 600 | + s->reg_array = |
601 | + register_init_block32(DEVICE(obj), crl_regs_info, | ||
602 | + ARRAY_SIZE(crl_regs_info), | ||
603 | + s->regs_info, s->regs, | ||
604 | + &crl_ops, | ||
605 | + XLNX_VERSAL_CRL_ERR_DEBUG, | ||
606 | + CRL_R_MAX * 4); | ||
607 | + sysbus_init_mmio(sbd, &s->reg_array->mem); | ||
458 | + sysbus_init_irq(sbd, &s->irq); | 608 | + sysbus_init_irq(sbd, &s->irq); |
459 | + ssi_auto_connect_slaves(dev, &s->cs_line, s->spi); | 609 | + |
460 | + sysbus_init_irq(sbd, &s->cs_line); | 610 | + for (i = 0; i < ARRAY_SIZE(s->cfg.cpu_r5); ++i) { |
461 | + | 611 | + object_property_add_link(obj, "cpu_r5[*]", TYPE_ARM_CPU, |
462 | + memory_region_init_io(&s->mmio, OBJECT(s), &spi_ops, s, | 612 | + (Object **)&s->cfg.cpu_r5[i], |
463 | + TYPE_MSS_SPI, R_SPI_MAX * 4); | 613 | + qdev_prop_allow_set_link_before_realize, |
464 | + sysbus_init_mmio(sbd, &s->mmio); | 614 | + OBJ_PROP_LINK_STRONG); |
465 | + | 615 | + } |
466 | + fifo32_create(&s->tx_fifo, FIFO_CAPACITY); | 616 | + |
467 | + fifo32_create(&s->rx_fifo, FIFO_CAPACITY); | 617 | + for (i = 0; i < ARRAY_SIZE(s->cfg.adma); ++i) { |
468 | +} | 618 | + object_property_add_link(obj, "adma[*]", TYPE_DEVICE, |
469 | + | 619 | + (Object **)&s->cfg.adma[i], |
470 | +static const VMStateDescription vmstate_mss_spi = { | 620 | + qdev_prop_allow_set_link_before_realize, |
471 | + .name = TYPE_MSS_SPI, | 621 | + OBJ_PROP_LINK_STRONG); |
622 | + } | ||
623 | + | ||
624 | + for (i = 0; i < ARRAY_SIZE(s->cfg.uart); ++i) { | ||
625 | + object_property_add_link(obj, "uart[*]", TYPE_DEVICE, | ||
626 | + (Object **)&s->cfg.uart[i], | ||
627 | + qdev_prop_allow_set_link_before_realize, | ||
628 | + OBJ_PROP_LINK_STRONG); | ||
629 | + } | ||
630 | + | ||
631 | + for (i = 0; i < ARRAY_SIZE(s->cfg.gem); ++i) { | ||
632 | + object_property_add_link(obj, "gem[*]", TYPE_DEVICE, | ||
633 | + (Object **)&s->cfg.gem[i], | ||
634 | + qdev_prop_allow_set_link_before_realize, | ||
635 | + OBJ_PROP_LINK_STRONG); | ||
636 | + } | ||
637 | + | ||
638 | + object_property_add_link(obj, "usb", TYPE_DEVICE, | ||
639 | + (Object **)&s->cfg.gem[i], | ||
640 | + qdev_prop_allow_set_link_before_realize, | ||
641 | + OBJ_PROP_LINK_STRONG); | ||
642 | +} | ||
643 | + | ||
644 | +static void crl_finalize(Object *obj) | ||
645 | +{ | ||
646 | + XlnxVersalCRL *s = XLNX_VERSAL_CRL(obj); | ||
647 | + register_finalize_block(s->reg_array); | ||
648 | +} | ||
649 | + | ||
650 | +static const VMStateDescription vmstate_crl = { | ||
651 | + .name = TYPE_XLNX_VERSAL_CRL, | ||
472 | + .version_id = 1, | 652 | + .version_id = 1, |
473 | + .minimum_version_id = 1, | 653 | + .minimum_version_id = 1, |
474 | + .fields = (VMStateField[]) { | 654 | + .fields = (VMStateField[]) { |
475 | + VMSTATE_FIFO32(tx_fifo, MSSSpiState), | 655 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalCRL, CRL_R_MAX), |
476 | + VMSTATE_FIFO32(rx_fifo, MSSSpiState), | 656 | + VMSTATE_END_OF_LIST(), |
477 | + VMSTATE_UINT32_ARRAY(regs, MSSSpiState, R_SPI_MAX), | ||
478 | + VMSTATE_END_OF_LIST() | ||
479 | + } | 657 | + } |
480 | +}; | 658 | +}; |
481 | + | 659 | + |
482 | +static void mss_spi_class_init(ObjectClass *klass, void *data) | 660 | +static void crl_class_init(ObjectClass *klass, void *data) |
483 | +{ | 661 | +{ |
662 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
484 | + DeviceClass *dc = DEVICE_CLASS(klass); | 663 | + DeviceClass *dc = DEVICE_CLASS(klass); |
485 | + | 664 | + |
486 | + dc->realize = mss_spi_realize; | 665 | + dc->vmsd = &vmstate_crl; |
487 | + dc->reset = mss_spi_reset; | 666 | + |
488 | + dc->vmsd = &vmstate_mss_spi; | 667 | + rc->phases.enter = crl_reset_enter; |
489 | +} | 668 | + rc->phases.hold = crl_reset_hold; |
490 | + | 669 | +} |
491 | +static const TypeInfo mss_spi_info = { | 670 | + |
492 | + .name = TYPE_MSS_SPI, | 671 | +static const TypeInfo crl_info = { |
493 | + .parent = TYPE_SYS_BUS_DEVICE, | 672 | + .name = TYPE_XLNX_VERSAL_CRL, |
494 | + .instance_size = sizeof(MSSSpiState), | 673 | + .parent = TYPE_SYS_BUS_DEVICE, |
495 | + .class_init = mss_spi_class_init, | 674 | + .instance_size = sizeof(XlnxVersalCRL), |
675 | + .class_init = crl_class_init, | ||
676 | + .instance_init = crl_init, | ||
677 | + .instance_finalize = crl_finalize, | ||
496 | +}; | 678 | +}; |
497 | + | 679 | + |
498 | +static void mss_spi_register_types(void) | 680 | +static void crl_register_types(void) |
499 | +{ | 681 | +{ |
500 | + type_register_static(&mss_spi_info); | 682 | + type_register_static(&crl_info); |
501 | +} | 683 | +} |
502 | + | 684 | + |
503 | +type_init(mss_spi_register_types) | 685 | +type_init(crl_register_types) |
686 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
687 | index XXXXXXX..XXXXXXX 100644 | ||
688 | --- a/hw/misc/meson.build | ||
689 | +++ b/hw/misc/meson.build | ||
690 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
691 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
692 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
693 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
694 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | ||
695 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
696 | 'xlnx-versal-xramc.c', | ||
697 | 'xlnx-versal-pmc-iou-slcr.c', | ||
504 | -- | 698 | -- |
505 | 2.7.4 | 699 | 2.25.1 |
506 | |||
507 | diff view generated by jsdifflib |
1 | Now that we have a banked FAULTMASK register and banked exceptions, | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@amd.com> |
---|---|---|---|
2 | we can implement the correct check in cpu_mmu_index() for whether | ||
3 | the MPU_CTRL.HFNMIENA bit's effect should apply. This bit causes | ||
4 | handlers which have requested a negative execution priority to run | ||
5 | with the MPU disabled. In v8M the test has to check this for the | ||
6 | current security state and so takes account of banking. | ||
7 | 2 | ||
3 | Connect the CRL (Clock Reset LPD) to the Versal SoC. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@amd.com> | ||
6 | Reviewed-by: Frederic Konrad <fkonrad@amd.com> | ||
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
8 | Message-id: 20220406174303.2022038-5-edgar.iglesias@xilinx.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 1505240046-11454-17-git-send-email-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | target/arm/cpu.h | 21 ++++++++++++++++----- | 11 | include/hw/arm/xlnx-versal.h | 4 +++ |
13 | hw/intc/armv7m_nvic.c | 29 +++++++++++++++++++++++++++++ | 12 | hw/arm/xlnx-versal.c | 54 ++++++++++++++++++++++++++++++++++-- |
14 | 2 files changed, 45 insertions(+), 5 deletions(-) | 13 | 2 files changed, 56 insertions(+), 2 deletions(-) |
15 | 14 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 17 | --- a/include/hw/arm/xlnx-versal.h |
19 | +++ b/target/arm/cpu.h | 18 | +++ b/include/hw/arm/xlnx-versal.h |
20 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq); | 19 | @@ -XXX,XX +XXX,XX @@ |
21 | * (v8M ARM ARM I_PKLD.) | 20 | #include "hw/nvram/xlnx-versal-efuse.h" |
22 | */ | 21 | #include "hw/ssi/xlnx-versal-ospi.h" |
23 | int armv7m_nvic_raw_execution_priority(void *opaque); | 22 | #include "hw/dma/xlnx_csu_dma.h" |
24 | +/** | 23 | +#include "hw/misc/xlnx-versal-crl.h" |
25 | + * armv7m_nvic_neg_prio_requested: return true if the requested execution | 24 | #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" |
26 | + * priority is negative for the specified security state. | 25 | |
27 | + * @opaque: the NVIC | 26 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
28 | + * @secure: the security state to test | 27 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
29 | + * This corresponds to the pseudocode IsReqExecPriNeg(). | 28 | qemu_or_irq irq_orgate; |
30 | + */ | 29 | XlnxXramCtrl ctrl[XLNX_VERSAL_NR_XRAM]; |
31 | +#ifndef CONFIG_USER_ONLY | 30 | } xram; |
32 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure); | 31 | + |
33 | +#else | 32 | + XlnxVersalCRL crl; |
34 | +static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | 33 | } lpd; |
34 | |||
35 | /* The Platform Management Controller subsystem. */ | ||
36 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
37 | #define VERSAL_TIMER_NS_EL1_IRQ 14 | ||
38 | #define VERSAL_TIMER_NS_EL2_IRQ 10 | ||
39 | |||
40 | +#define VERSAL_CRL_IRQ 10 | ||
41 | #define VERSAL_UART0_IRQ_0 18 | ||
42 | #define VERSAL_UART1_IRQ_0 19 | ||
43 | #define VERSAL_USB0_IRQ_0 22 | ||
44 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/xlnx-versal.c | ||
47 | +++ b/hw/arm/xlnx-versal.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void versal_create_ospi(Versal *s, qemu_irq *pic) | ||
49 | qdev_connect_gpio_out(orgate, 0, pic[VERSAL_OSPI_IRQ]); | ||
50 | } | ||
51 | |||
52 | +static void versal_create_crl(Versal *s, qemu_irq *pic) | ||
35 | +{ | 53 | +{ |
36 | + return false; | 54 | + SysBusDevice *sbd; |
37 | +} | 55 | + int i; |
38 | +#endif | ||
39 | |||
40 | /* Interface for defining coprocessor registers. | ||
41 | * Registers are defined in tables of arm_cp_reginfo structs | ||
42 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
43 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
44 | ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
45 | |||
46 | - /* Execution priority is negative if FAULTMASK is set or | ||
47 | - * we're in a HardFault or NMI handler. | ||
48 | - */ | ||
49 | - if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
50 | - || env->v7m.faultmask[env->v7m.secure]) { | ||
51 | + if (armv7m_nvic_neg_prio_requested(env->nvic, env->v7m.secure)) { | ||
52 | mmu_idx = ARMMMUIdx_MNegPri; | ||
53 | } | ||
54 | |||
55 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/intc/armv7m_nvic.c | ||
58 | +++ b/hw/intc/armv7m_nvic.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
60 | return MIN(running, s->exception_prio); | ||
61 | } | ||
62 | |||
63 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
64 | +{ | ||
65 | + /* Return true if the requested execution priority is negative | ||
66 | + * for the specified security state, ie that security state | ||
67 | + * has an active NMI or HardFault or has set its FAULTMASK. | ||
68 | + * Note that this is not the same as whether the execution | ||
69 | + * priority is actually negative (for instance AIRCR.PRIS may | ||
70 | + * mean we don't allow FAULTMASK_NS to actually make the execution | ||
71 | + * priority negative). Compare pseudocode IsReqExcPriNeg(). | ||
72 | + */ | ||
73 | + NVICState *s = opaque; | ||
74 | + | 56 | + |
75 | + if (s->cpu->env.v7m.faultmask[secure]) { | 57 | + object_initialize_child(OBJECT(s), "crl", &s->lpd.crl, |
76 | + return true; | 58 | + TYPE_XLNX_VERSAL_CRL); |
59 | + sbd = SYS_BUS_DEVICE(&s->lpd.crl); | ||
60 | + | ||
61 | + for (i = 0; i < ARRAY_SIZE(s->lpd.rpu.cpu); i++) { | ||
62 | + g_autofree gchar *name = g_strdup_printf("cpu_r5[%d]", i); | ||
63 | + | ||
64 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
65 | + name, OBJECT(&s->lpd.rpu.cpu[i]), | ||
66 | + &error_abort); | ||
77 | + } | 67 | + } |
78 | + | 68 | + |
79 | + if (secure ? s->sec_vectors[ARMV7M_EXCP_HARD].active : | 69 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.gem); i++) { |
80 | + s->vectors[ARMV7M_EXCP_HARD].active) { | 70 | + g_autofree gchar *name = g_strdup_printf("gem[%d]", i); |
81 | + return true; | 71 | + |
72 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
73 | + name, OBJECT(&s->lpd.iou.gem[i]), | ||
74 | + &error_abort); | ||
82 | + } | 75 | + } |
83 | + | 76 | + |
84 | + if (s->vectors[ARMV7M_EXCP_NMI].active && | 77 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.adma); i++) { |
85 | + exc_targets_secure(s, ARMV7M_EXCP_NMI) == secure) { | 78 | + g_autofree gchar *name = g_strdup_printf("adma[%d]", i); |
86 | + return true; | 79 | + |
80 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
81 | + name, OBJECT(&s->lpd.iou.adma[i]), | ||
82 | + &error_abort); | ||
87 | + } | 83 | + } |
88 | + | 84 | + |
89 | + return false; | 85 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.uart); i++) { |
86 | + g_autofree gchar *name = g_strdup_printf("uart[%d]", i); | ||
87 | + | ||
88 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
89 | + name, OBJECT(&s->lpd.iou.uart[i]), | ||
90 | + &error_abort); | ||
91 | + } | ||
92 | + | ||
93 | + object_property_set_link(OBJECT(&s->lpd.crl), | ||
94 | + "usb", OBJECT(&s->lpd.iou.usb), | ||
95 | + &error_abort); | ||
96 | + | ||
97 | + sysbus_realize(sbd, &error_fatal); | ||
98 | + memory_region_add_subregion(&s->mr_ps, MM_CRL, | ||
99 | + sysbus_mmio_get_region(sbd, 0)); | ||
100 | + sysbus_connect_irq(sbd, 0, pic[VERSAL_CRL_IRQ]); | ||
90 | +} | 101 | +} |
91 | + | 102 | + |
92 | bool armv7m_nvic_can_take_pending_exception(void *opaque) | 103 | /* This takes the board allocated linear DDR memory and creates aliases |
93 | { | 104 | * for each split DDR range/aperture on the Versal address map. |
94 | NVICState *s = opaque; | 105 | */ |
106 | @@ -XXX,XX +XXX,XX @@ static void versal_unimp(Versal *s) | ||
107 | |||
108 | versal_unimp_area(s, "psm", &s->mr_ps, | ||
109 | MM_PSM_START, MM_PSM_END - MM_PSM_START); | ||
110 | - versal_unimp_area(s, "crl", &s->mr_ps, | ||
111 | - MM_CRL, MM_CRL_SIZE); | ||
112 | versal_unimp_area(s, "crf", &s->mr_ps, | ||
113 | MM_FPD_CRF, MM_FPD_CRF_SIZE); | ||
114 | versal_unimp_area(s, "apu", &s->mr_ps, | ||
115 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
116 | versal_create_efuse(s, pic); | ||
117 | versal_create_pmc_iou_slcr(s, pic); | ||
118 | versal_create_ospi(s, pic); | ||
119 | + versal_create_crl(s, pic); | ||
120 | versal_map_ddr(s); | ||
121 | versal_unimp(s); | ||
122 | |||
95 | -- | 123 | -- |
96 | 2.7.4 | 124 | 2.25.1 |
97 | |||
98 | diff view generated by jsdifflib |
1 | For v8M, the NVIC has a new set of registers per interrupt, | 1 | The Exynos4210 SoC device currently uses a custom device |
---|---|---|---|
2 | NVIC_ITNS<n>. These determine whether the interrupt targets Secure | 2 | "exynos4210.irq_gate" to model the OR gate that feeds each CPU's IRQ |
3 | or Non-secure state. Implement the register read/write code for | 3 | line. We have a standard TYPE_OR_IRQ device for this now, so use |
4 | these, and make them cause NVIC_IABR, NVIC_ICER, NVIC_ISER, | 4 | that instead. |
5 | NVIC_ICPR, NVIC_IPR and NVIC_ISPR to RAZ/WI for non-secure | 5 | |
6 | accesses to fields corresponding to interrupts which are | 6 | (This is a migration compatibility break, but that is OK for this |
7 | configured to target secure state. | 7 | machine type.) |
8 | 8 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1505240046-11454-8-git-send-email-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-2-peter.maydell@linaro.org |
12 | --- | 12 | --- |
13 | include/hw/intc/armv7m_nvic.h | 3 ++ | 13 | include/hw/arm/exynos4210.h | 1 + |
14 | hw/intc/armv7m_nvic.c | 74 +++++++++++++++++++++++++++++++++++++++---- | 14 | hw/arm/exynos4210.c | 31 ++++++++++++++++--------------- |
15 | 2 files changed, 70 insertions(+), 7 deletions(-) | 15 | 2 files changed, 17 insertions(+), 15 deletions(-) |
16 | 16 | ||
17 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/intc/armv7m_nvic.h | 19 | --- a/include/hw/arm/exynos4210.h |
20 | +++ b/include/hw/intc/armv7m_nvic.h | 20 | +++ b/include/hw/arm/exynos4210.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 21 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
22 | /* The PRIGROUP field in AIRCR is banked */ | 22 | MemoryRegion bootreg_mem; |
23 | uint32_t prigroup[M_REG_NUM_BANKS]; | 23 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; |
24 | 24 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; | |
25 | + /* v8M NVIC_ITNS state (stored as a bool per bit) */ | 25 | + qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
26 | + bool itns[NVIC_MAX_VECTORS]; | 26 | }; |
27 | |||
28 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/exynos4210.c | ||
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
34 | { | ||
35 | Exynos4210State *s = EXYNOS4210_SOC(socdev); | ||
36 | MemoryRegion *system_mem = get_system_memory(); | ||
37 | - qemu_irq gate_irq[EXYNOS4210_NCPUS][EXYNOS4210_IRQ_GATE_NINPUTS]; | ||
38 | SysBusDevice *busdev; | ||
39 | DeviceState *dev, *uart[4], *pl330[3]; | ||
40 | int i, n; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
42 | |||
43 | /* IRQ Gate */ | ||
44 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { | ||
45 | - dev = qdev_new("exynos4210.irq_gate"); | ||
46 | - qdev_prop_set_uint32(dev, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS); | ||
47 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
48 | - /* Get IRQ Gate input in gate_irq */ | ||
49 | - for (n = 0; n < EXYNOS4210_IRQ_GATE_NINPUTS; n++) { | ||
50 | - gate_irq[i][n] = qdev_get_gpio_in(dev, n); | ||
51 | - } | ||
52 | - busdev = SYS_BUS_DEVICE(dev); | ||
53 | - | ||
54 | - /* Connect IRQ Gate output to CPU's IRQ line */ | ||
55 | - sysbus_connect_irq(busdev, 0, | ||
56 | - qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
57 | + DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); | ||
58 | + object_property_set_int(OBJECT(orgate), "num-lines", | ||
59 | + EXYNOS4210_IRQ_GATE_NINPUTS, | ||
60 | + &error_abort); | ||
61 | + qdev_realize(orgate, NULL, &error_abort); | ||
62 | + qdev_connect_gpio_out(orgate, 0, | ||
63 | + qdev_get_gpio_in(DEVICE(s->cpu[i]), ARM_CPU_IRQ)); | ||
64 | } | ||
65 | |||
66 | /* Private memory region and Internal GIC */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
68 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
69 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); | ||
70 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
71 | - sysbus_connect_irq(busdev, n, gate_irq[n][0]); | ||
72 | + sysbus_connect_irq(busdev, n, | ||
73 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); | ||
74 | } | ||
75 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { | ||
76 | s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
77 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
78 | /* Map Distributer interface */ | ||
79 | sysbus_mmio_map(busdev, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR); | ||
80 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { | ||
81 | - sysbus_connect_irq(busdev, n, gate_irq[n][1]); | ||
82 | + sysbus_connect_irq(busdev, n, | ||
83 | + qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
84 | } | ||
85 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | ||
86 | s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); | ||
87 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
88 | object_initialize_child(obj, name, orgate, TYPE_OR_IRQ); | ||
89 | g_free(name); | ||
90 | } | ||
27 | + | 91 | + |
28 | /* The following fields are all cached state that can be recalculated | 92 | + for (i = 0; i < ARRAY_SIZE(s->cpu_irq_orgate); i++) { |
29 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 93 | + g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); |
30 | * - vectpending | 94 | + object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); |
31 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/intc/armv7m_nvic.c | ||
34 | +++ b/hw/intc/armv7m_nvic.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
36 | switch (offset) { | ||
37 | case 4: /* Interrupt Control Type. */ | ||
38 | return ((s->num_irq - NVIC_FIRST_IRQ) / 32) - 1; | ||
39 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | ||
40 | + { | ||
41 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | ||
42 | + int i; | ||
43 | + | ||
44 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
45 | + goto bad_offset; | ||
46 | + } | ||
47 | + if (!attrs.secure) { | ||
48 | + return 0; | ||
49 | + } | ||
50 | + val = 0; | ||
51 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | ||
52 | + if (s->itns[startvec + i]) { | ||
53 | + val |= (1 << i); | ||
54 | + } | ||
55 | + } | ||
56 | + return val; | ||
57 | + } | ||
58 | case 0xd00: /* CPUID Base. */ | ||
59 | return cpu->midr; | ||
60 | case 0xd04: /* Interrupt Control State. */ | ||
61 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
62 | ARMCPU *cpu = s->cpu; | ||
63 | |||
64 | switch (offset) { | ||
65 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | ||
66 | + { | ||
67 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | ||
68 | + int i; | ||
69 | + | ||
70 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
71 | + goto bad_offset; | ||
72 | + } | ||
73 | + if (!attrs.secure) { | ||
74 | + break; | ||
75 | + } | ||
76 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | ||
77 | + s->itns[startvec + i] = (value >> i) & 1; | ||
78 | + } | ||
79 | + nvic_irq_update(s); | ||
80 | + break; | ||
81 | + } | ||
82 | case 0xd04: /* Interrupt Control State. */ | ||
83 | if (value & (1 << 31)) { | ||
84 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
85 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
86 | startvec = offset - 0x180 + NVIC_FIRST_IRQ; /* vector # */ | ||
87 | |||
88 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
89 | - if (s->vectors[startvec + i].enabled) { | ||
90 | + if (s->vectors[startvec + i].enabled && | ||
91 | + (attrs.secure || s->itns[startvec + i])) { | ||
92 | val |= (1 << i); | ||
93 | } | ||
94 | } | ||
95 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
96 | val = 0; | ||
97 | startvec = offset - 0x280 + NVIC_FIRST_IRQ; /* vector # */ | ||
98 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
99 | - if (s->vectors[startvec + i].pending) { | ||
100 | + if (s->vectors[startvec + i].pending && | ||
101 | + (attrs.secure || s->itns[startvec + i])) { | ||
102 | val |= (1 << i); | ||
103 | } | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
106 | startvec = offset - 0x300 + NVIC_FIRST_IRQ; /* vector # */ | ||
107 | |||
108 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
109 | - if (s->vectors[startvec + i].active) { | ||
110 | + if (s->vectors[startvec + i].active && | ||
111 | + (attrs.secure || s->itns[startvec + i])) { | ||
112 | val |= (1 << i); | ||
113 | } | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
116 | startvec = offset - 0x400 + NVIC_FIRST_IRQ; /* vector # */ | ||
117 | |||
118 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
119 | - val |= s->vectors[startvec + i].prio << (8 * i); | ||
120 | + if (attrs.secure || s->itns[startvec + i]) { | ||
121 | + val |= s->vectors[startvec + i].prio << (8 * i); | ||
122 | + } | ||
123 | } | ||
124 | break; | ||
125 | case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
126 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
127 | startvec = 8 * (offset - 0x180) + NVIC_FIRST_IRQ; | ||
128 | |||
129 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
130 | - if (value & (1 << i)) { | ||
131 | + if (value & (1 << i) && | ||
132 | + (attrs.secure || s->itns[startvec + i])) { | ||
133 | s->vectors[startvec + i].enabled = setval; | ||
134 | } | ||
135 | } | ||
136 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
137 | startvec = 8 * (offset - 0x280) + NVIC_FIRST_IRQ; /* vector # */ | ||
138 | |||
139 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
140 | - if (value & (1 << i)) { | ||
141 | + if (value & (1 << i) && | ||
142 | + (attrs.secure || s->itns[startvec + i])) { | ||
143 | s->vectors[startvec + i].pending = setval; | ||
144 | } | ||
145 | } | ||
146 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
147 | startvec = 8 * (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | ||
148 | |||
149 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
150 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
151 | + if (attrs.secure || s->itns[startvec + i]) { | ||
152 | + set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
153 | + } | ||
154 | } | ||
155 | nvic_irq_update(s); | ||
156 | return MEMTX_OK; | ||
157 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
158 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
159 | vmstate_VecInfo, VecInfo), | ||
160 | VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | ||
161 | + VMSTATE_BOOL_ARRAY(itns, NVICState, NVIC_MAX_VECTORS), | ||
162 | VMSTATE_END_OF_LIST() | ||
163 | } | ||
164 | }; | ||
165 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
166 | s->vectpending = 0; | ||
167 | s->vectpending_is_s_banked = false; | ||
168 | s->vectpending_prio = NVIC_NOEXC_PRIO; | ||
169 | + | ||
170 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
171 | + memset(s->itns, 0, sizeof(s->itns)); | ||
172 | + } else { | ||
173 | + /* This state is constant and not guest accessible in a non-security | ||
174 | + * NVIC; we set the bits to true to avoid having to do a feature | ||
175 | + * bit check in the NVIC enable/pend/etc register accessors. | ||
176 | + */ | ||
177 | + int i; | ||
178 | + | ||
179 | + for (i = NVIC_FIRST_IRQ; i < ARRAY_SIZE(s->itns); i++) { | ||
180 | + s->itns[i] = true; | ||
181 | + } | ||
182 | + } | 95 | + } |
183 | } | 96 | } |
184 | 97 | ||
185 | static void nvic_systick_trigger(void *opaque, int n, int level) | 98 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
186 | -- | 99 | -- |
187 | 2.7.4 | 100 | 2.25.1 |
188 | |||
189 | diff view generated by jsdifflib |
1 | Update the static_ops functions to use new-style mmio | 1 | Now we have removed the only use of TYPE_EXYNOS4210_IRQ_GATE we can |
---|---|---|---|
2 | rather than the legacy old_mmio functions. | 2 | delete the device entirely. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
6 | Message-id: 1505580378-9044-2-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20220404154658.565020-3-peter.maydell@linaro.org |
7 | --- | 7 | --- |
8 | hw/arm/palm.c | 30 ++++++++++-------------------- | 8 | hw/intc/exynos4210_gic.c | 107 --------------------------------------- |
9 | 1 file changed, 10 insertions(+), 20 deletions(-) | 9 | 1 file changed, 107 deletions(-) |
10 | 10 | ||
11 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | 11 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/palm.c | 13 | --- a/hw/intc/exynos4210_gic.c |
14 | +++ b/hw/arm/palm.c | 14 | +++ b/hw/intc/exynos4210_gic.c |
15 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_register_types(void) |
16 | #include "exec/address-spaces.h" | 16 | } |
17 | #include "cpu.h" | 17 | |
18 | 18 | type_init(exynos4210_gic_register_types) | |
19 | -static uint32_t static_readb(void *opaque, hwaddr offset) | 19 | - |
20 | +static uint64_t static_read(void *opaque, hwaddr offset, unsigned size) | 20 | -/* IRQ OR Gate struct. |
21 | { | 21 | - * |
22 | - uint32_t *val = (uint32_t *) opaque; | 22 | - * This device models an OR gate. There are n_in input qdev gpio lines and one |
23 | - return *val >> ((offset & 3) << 3); | 23 | - * output sysbus IRQ line. The output IRQ level is formed as OR between all |
24 | -} | 24 | - * gpio inputs. |
25 | + uint32_t *val = (uint32_t *)opaque; | 25 | - */ |
26 | + uint32_t sizemask = 7 >> size; | 26 | - |
27 | 27 | -#define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate" | |
28 | -static uint32_t static_readh(void *opaque, hwaddr offset) | 28 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210IRQGateState, EXYNOS4210_IRQ_GATE) |
29 | - | ||
30 | -struct Exynos4210IRQGateState { | ||
31 | - SysBusDevice parent_obj; | ||
32 | - | ||
33 | - uint32_t n_in; /* inputs amount */ | ||
34 | - uint32_t *level; /* input levels */ | ||
35 | - qemu_irq out; /* output IRQ */ | ||
36 | -}; | ||
37 | - | ||
38 | -static Property exynos4210_irq_gate_properties[] = { | ||
39 | - DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState, n_in, 1), | ||
40 | - DEFINE_PROP_END_OF_LIST(), | ||
41 | -}; | ||
42 | - | ||
43 | -static const VMStateDescription vmstate_exynos4210_irq_gate = { | ||
44 | - .name = "exynos4210.irq_gate", | ||
45 | - .version_id = 2, | ||
46 | - .minimum_version_id = 2, | ||
47 | - .fields = (VMStateField[]) { | ||
48 | - VMSTATE_VBUFFER_UINT32(level, Exynos4210IRQGateState, 1, NULL, n_in), | ||
49 | - VMSTATE_END_OF_LIST() | ||
50 | - } | ||
51 | -}; | ||
52 | - | ||
53 | -/* Process a change in IRQ input. */ | ||
54 | -static void exynos4210_irq_gate_handler(void *opaque, int irq, int level) | ||
29 | -{ | 55 | -{ |
30 | - uint32_t *val = (uint32_t *) opaque; | 56 | - Exynos4210IRQGateState *s = (Exynos4210IRQGateState *)opaque; |
31 | - return *val >> ((offset & 1) << 3); | 57 | - uint32_t i; |
58 | - | ||
59 | - assert(irq < s->n_in); | ||
60 | - | ||
61 | - s->level[irq] = level; | ||
62 | - | ||
63 | - for (i = 0; i < s->n_in; i++) { | ||
64 | - if (s->level[i] >= 1) { | ||
65 | - qemu_irq_raise(s->out); | ||
66 | - return; | ||
67 | - } | ||
68 | - } | ||
69 | - | ||
70 | - qemu_irq_lower(s->out); | ||
32 | -} | 71 | -} |
33 | - | 72 | - |
34 | -static uint32_t static_readw(void *opaque, hwaddr offset) | 73 | -static void exynos4210_irq_gate_reset(DeviceState *d) |
35 | -{ | 74 | -{ |
36 | - uint32_t *val = (uint32_t *) opaque; | 75 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(d); |
37 | - return *val >> ((offset & 0) << 3); | 76 | - |
38 | + return *val >> ((offset & sizemask) << 3); | 77 | - memset(s->level, 0, s->n_in * sizeof(*s->level)); |
39 | } | 78 | -} |
40 | 79 | - | |
41 | -static void static_write(void *opaque, hwaddr offset, | 80 | -/* |
42 | - uint32_t value) | 81 | - * IRQ Gate initialization. |
43 | +static void static_write(void *opaque, hwaddr offset, uint64_t value, | 82 | - */ |
44 | + unsigned size) | 83 | -static void exynos4210_irq_gate_init(Object *obj) |
45 | { | 84 | -{ |
46 | #ifdef SPY | 85 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(obj); |
47 | printf("%s: value %08lx written at " PA_FMT "\n", | 86 | - SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
48 | @@ -XXX,XX +XXX,XX @@ static void static_write(void *opaque, hwaddr offset, | 87 | - |
49 | } | 88 | - sysbus_init_irq(sbd, &s->out); |
50 | 89 | -} | |
51 | static const MemoryRegionOps static_ops = { | 90 | - |
52 | - .old_mmio = { | 91 | -static void exynos4210_irq_gate_realize(DeviceState *dev, Error **errp) |
53 | - .read = { static_readb, static_readh, static_readw, }, | 92 | -{ |
54 | - .write = { static_write, static_write, static_write, }, | 93 | - Exynos4210IRQGateState *s = EXYNOS4210_IRQ_GATE(dev); |
55 | - }, | 94 | - |
56 | + .read = static_read, | 95 | - /* Allocate general purpose input signals and connect a handler to each of |
57 | + .write = static_write, | 96 | - * them */ |
58 | + .valid.min_access_size = 1, | 97 | - qdev_init_gpio_in(dev, exynos4210_irq_gate_handler, s->n_in); |
59 | + .valid.max_access_size = 4, | 98 | - |
60 | .endianness = DEVICE_NATIVE_ENDIAN, | 99 | - s->level = g_malloc0(s->n_in * sizeof(*s->level)); |
61 | }; | 100 | -} |
62 | 101 | - | |
102 | -static void exynos4210_irq_gate_class_init(ObjectClass *klass, void *data) | ||
103 | -{ | ||
104 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
105 | - | ||
106 | - dc->reset = exynos4210_irq_gate_reset; | ||
107 | - dc->vmsd = &vmstate_exynos4210_irq_gate; | ||
108 | - device_class_set_props(dc, exynos4210_irq_gate_properties); | ||
109 | - dc->realize = exynos4210_irq_gate_realize; | ||
110 | -} | ||
111 | - | ||
112 | -static const TypeInfo exynos4210_irq_gate_info = { | ||
113 | - .name = TYPE_EXYNOS4210_IRQ_GATE, | ||
114 | - .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(Exynos4210IRQGateState), | ||
116 | - .instance_init = exynos4210_irq_gate_init, | ||
117 | - .class_init = exynos4210_irq_gate_class_init, | ||
118 | -}; | ||
119 | - | ||
120 | -static void exynos4210_irq_gate_register_types(void) | ||
121 | -{ | ||
122 | - type_register_static(&exynos4210_irq_gate_info); | ||
123 | -} | ||
124 | - | ||
125 | -type_init(exynos4210_irq_gate_register_types) | ||
63 | -- | 126 | -- |
64 | 2.7.4 | 127 | 2.25.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | Update nvic_exec_prio() to support the v8M changes: | 1 | The exynos4210 SoC mostly creates its child devices as if it were |
---|---|---|---|
2 | * BASEPRI, FAULTMASK and PRIMASK are all banked | 2 | board code. This includes the a9mpcore object. Switch that to a |
3 | * AIRCR.PRIS can affect NS priorities | 3 | new-style "embedded in the state struct" creation, because in the |
4 | * AIRCR.BFHFNMINS affects FAULTMASK behaviour | 4 | next commit we're going to want to refer to the object again further |
5 | 5 | down in the exynos4210_realize() function. | |
6 | These changes mean that it's no longer possible to | ||
7 | definitely say that if FAULTMASK is set it overrides | ||
8 | PRIMASK, and if PRIMASK is set it overrides BASEPRI | ||
9 | (since if PRIMASK_NS is set and AIRCR.PRIS is set then | ||
10 | whether that 0x80 priority should take effect or the | ||
11 | priority in BASEPRI_S depends on the value of BASEPRI_S, | ||
12 | for instance). So we switch to the same approach used | ||
13 | by the pseudocode of working through BASEPRI, PRIMASK | ||
14 | and FAULTMASK and overriding the previous values if | ||
15 | needed. | ||
16 | 6 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 1505240046-11454-16-git-send-email-peter.maydell@linaro.org | 9 | Message-id: 20220404154658.565020-4-peter.maydell@linaro.org |
20 | --- | 10 | --- |
21 | hw/intc/armv7m_nvic.c | 51 ++++++++++++++++++++++++++++++++++++++++++--------- | 11 | include/hw/arm/exynos4210.h | 2 ++ |
22 | 1 file changed, 42 insertions(+), 9 deletions(-) | 12 | hw/arm/exynos4210.c | 11 ++++++----- |
13 | 2 files changed, 8 insertions(+), 5 deletions(-) | ||
23 | 14 | ||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 15 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 17 | --- a/include/hw/arm/exynos4210.h |
27 | +++ b/hw/intc/armv7m_nvic.c | 18 | +++ b/include/hw/arm/exynos4210.h |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 19 | @@ -XXX,XX +XXX,XX @@ |
29 | static inline int nvic_exec_prio(NVICState *s) | 20 | |
30 | { | 21 | #include "hw/or-irq.h" |
31 | CPUARMState *env = &s->cpu->env; | 22 | #include "hw/sysbus.h" |
32 | - int running; | 23 | +#include "hw/cpu/a9mpcore.h" |
33 | + int running = NVIC_NOEXC_PRIO; | 24 | #include "target/arm/cpu-qom.h" |
34 | 25 | #include "qom/object.h" | |
35 | - if (env->v7m.faultmask[env->v7m.secure]) { | 26 | |
36 | - running = -1; | 27 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
37 | - } else if (env->v7m.primask[env->v7m.secure]) { | 28 | I2CBus *i2c_if[EXYNOS4210_I2C_NUMBER]; |
38 | + if (env->v7m.basepri[M_REG_NS] > 0) { | 29 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; |
39 | + running = exc_group_prio(s, env->v7m.basepri[M_REG_NS], M_REG_NS); | 30 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
40 | + } | 31 | + A9MPPrivState a9mpcore; |
41 | + | 32 | }; |
42 | + if (env->v7m.basepri[M_REG_S] > 0) { | 33 | |
43 | + int basepri = exc_group_prio(s, env->v7m.basepri[M_REG_S], M_REG_S); | 34 | #define TYPE_EXYNOS4210_SOC "exynos4210" |
44 | + if (running > basepri) { | 35 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
45 | + running = basepri; | 36 | index XXXXXXX..XXXXXXX 100644 |
46 | + } | 37 | --- a/hw/arm/exynos4210.c |
47 | + } | 38 | +++ b/hw/arm/exynos4210.c |
48 | + | 39 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
49 | + if (env->v7m.primask[M_REG_NS]) { | 40 | } |
50 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | 41 | |
51 | + if (running > NVIC_NS_PRIO_LIMIT) { | 42 | /* Private memory region and Internal GIC */ |
52 | + running = NVIC_NS_PRIO_LIMIT; | 43 | - dev = qdev_new(TYPE_A9MPCORE_PRIV); |
53 | + } | 44 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); |
54 | + } else { | 45 | - busdev = SYS_BUS_DEVICE(dev); |
55 | + running = 0; | 46 | - sysbus_realize_and_unref(busdev, &error_fatal); |
56 | + } | 47 | + qdev_prop_set_uint32(DEVICE(&s->a9mpcore), "num-cpu", EXYNOS4210_NCPUS); |
57 | + } | 48 | + busdev = SYS_BUS_DEVICE(&s->a9mpcore); |
58 | + | 49 | + sysbus_realize(busdev, &error_fatal); |
59 | + if (env->v7m.primask[M_REG_S]) { | 50 | sysbus_mmio_map(busdev, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR); |
60 | running = 0; | 51 | for (n = 0; n < EXYNOS4210_NCPUS; n++) { |
61 | - } else if (env->v7m.basepri[env->v7m.secure] > 0) { | 52 | sysbus_connect_irq(busdev, n, |
62 | - running = env->v7m.basepri[env->v7m.secure] & | 53 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); |
63 | - nvic_gprio_mask(s, env->v7m.secure); | 54 | } |
64 | - } else { | 55 | for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { |
65 | - running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | 56 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(dev, n); |
57 | + s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); | ||
58 | } | ||
59 | |||
60 | /* Cache controller */ | ||
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
62 | g_autofree char *name = g_strdup_printf("cpu-irq-orgate%d", i); | ||
63 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); | ||
66 | } | 64 | } |
67 | + | 65 | + |
68 | + if (env->v7m.faultmask[M_REG_NS]) { | 66 | + object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
69 | + if (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
70 | + running = -1; | ||
71 | + } else { | ||
72 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | ||
73 | + if (running > NVIC_NS_PRIO_LIMIT) { | ||
74 | + running = NVIC_NS_PRIO_LIMIT; | ||
75 | + } | ||
76 | + } else { | ||
77 | + running = 0; | ||
78 | + } | ||
79 | + } | ||
80 | + } | ||
81 | + | ||
82 | + if (env->v7m.faultmask[M_REG_S]) { | ||
83 | + running = (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) ? -3 : -1; | ||
84 | + } | ||
85 | + | ||
86 | /* consider priority of active handler */ | ||
87 | return MIN(running, s->exception_prio); | ||
88 | } | 67 | } |
68 | |||
69 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
89 | -- | 70 | -- |
90 | 2.7.4 | 71 | 2.25.1 |
91 | |||
92 | diff view generated by jsdifflib |
1 | Handle banking of SHCSR: some register bits are banked between | 1 | The only time we use the int_gic_irq[] array in the Exynos4210Irq |
---|---|---|---|
2 | Secure and Non-Secure, and some are only accessible to Secure. | 2 | struct is in the exynos4210_realize() function: we initialize it with |
3 | the GPIO inputs of the a9mpcore device, and then a bit later on we | ||
4 | connect those to the outputs of the internal combiner. Now that the | ||
5 | a9mpcore object is easily accessible as s->a9mpcore we can make the | ||
6 | connection directly from one device to the other without going via | ||
7 | this array. | ||
3 | 8 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 1505240046-11454-19-git-send-email-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-5-peter.maydell@linaro.org |
7 | --- | 12 | --- |
8 | hw/intc/armv7m_nvic.c | 221 ++++++++++++++++++++++++++++++++++++++------------ | 13 | include/hw/arm/exynos4210.h | 1 - |
9 | 1 file changed, 169 insertions(+), 52 deletions(-) | 14 | hw/arm/exynos4210.c | 6 ++---- |
15 | 2 files changed, 2 insertions(+), 5 deletions(-) | ||
10 | 16 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 19 | --- a/include/hw/arm/exynos4210.h |
14 | +++ b/hw/intc/armv7m_nvic.c | 20 | +++ b/include/hw/arm/exynos4210.h |
15 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 21 | @@ -XXX,XX +XXX,XX @@ |
16 | val = cpu->env.v7m.ccr[attrs.secure]; | 22 | typedef struct Exynos4210Irq { |
17 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | 23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
18 | return val; | 24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
19 | - case 0xd24: /* System Handler Status. */ | 25 | - qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ]; |
20 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | 26 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; |
21 | val = 0; | 27 | qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
22 | - if (s->vectors[ARMV7M_EXCP_MEM].active) { | 28 | } Exynos4210Irq; |
23 | - val |= (1 << 0); | 29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
24 | - } | 30 | index XXXXXXX..XXXXXXX 100644 |
25 | - if (s->vectors[ARMV7M_EXCP_BUS].active) { | 31 | --- a/hw/arm/exynos4210.c |
26 | - val |= (1 << 1); | 32 | +++ b/hw/arm/exynos4210.c |
27 | - } | 33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
28 | - if (s->vectors[ARMV7M_EXCP_USAGE].active) { | 34 | sysbus_connect_irq(busdev, n, |
29 | - val |= (1 << 3); | 35 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 0)); |
30 | + if (attrs.secure) { | 36 | } |
31 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].active) { | 37 | - for (n = 0; n < EXYNOS4210_INT_GIC_NIRQ; n++) { |
32 | + val |= (1 << 0); | 38 | - s->irqs.int_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->a9mpcore), n); |
33 | + } | 39 | - } |
34 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].active) { | 40 | |
35 | + val |= (1 << 2); | 41 | /* Cache controller */ |
36 | + } | 42 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); |
37 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].active) { | 43 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
38 | + val |= (1 << 3); | 44 | busdev = SYS_BUS_DEVICE(dev); |
39 | + } | 45 | sysbus_realize_and_unref(busdev, &error_fatal); |
40 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].active) { | 46 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { |
41 | + val |= (1 << 7); | 47 | - sysbus_connect_irq(busdev, n, s->irqs.int_gic_irq[n]); |
42 | + } | 48 | + sysbus_connect_irq(busdev, n, |
43 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].active) { | 49 | + qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); |
44 | + val |= (1 << 10); | 50 | } |
45 | + } | 51 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); |
46 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].active) { | 52 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); |
47 | + val |= (1 << 11); | ||
48 | + } | ||
49 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].pending) { | ||
50 | + val |= (1 << 12); | ||
51 | + } | ||
52 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].pending) { | ||
53 | + val |= (1 << 13); | ||
54 | + } | ||
55 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].pending) { | ||
56 | + val |= (1 << 15); | ||
57 | + } | ||
58 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].enabled) { | ||
59 | + val |= (1 << 16); | ||
60 | + } | ||
61 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
62 | + val |= (1 << 18); | ||
63 | + } | ||
64 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].pending) { | ||
65 | + val |= (1 << 21); | ||
66 | + } | ||
67 | + /* SecureFault is not banked but is always RAZ/WI to NS */ | ||
68 | + if (s->vectors[ARMV7M_EXCP_SECURE].active) { | ||
69 | + val |= (1 << 4); | ||
70 | + } | ||
71 | + if (s->vectors[ARMV7M_EXCP_SECURE].enabled) { | ||
72 | + val |= (1 << 19); | ||
73 | + } | ||
74 | + if (s->vectors[ARMV7M_EXCP_SECURE].pending) { | ||
75 | + val |= (1 << 20); | ||
76 | + } | ||
77 | + } else { | ||
78 | + if (s->vectors[ARMV7M_EXCP_MEM].active) { | ||
79 | + val |= (1 << 0); | ||
80 | + } | ||
81 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* HARDFAULTACT, HARDFAULTPENDED not present in v7M */ | ||
83 | + if (s->vectors[ARMV7M_EXCP_HARD].active) { | ||
84 | + val |= (1 << 2); | ||
85 | + } | ||
86 | + if (s->vectors[ARMV7M_EXCP_HARD].pending) { | ||
87 | + val |= (1 << 21); | ||
88 | + } | ||
89 | + } | ||
90 | + if (s->vectors[ARMV7M_EXCP_USAGE].active) { | ||
91 | + val |= (1 << 3); | ||
92 | + } | ||
93 | + if (s->vectors[ARMV7M_EXCP_SVC].active) { | ||
94 | + val |= (1 << 7); | ||
95 | + } | ||
96 | + if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
97 | + val |= (1 << 10); | ||
98 | + } | ||
99 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
100 | + val |= (1 << 11); | ||
101 | + } | ||
102 | + if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
103 | + val |= (1 << 12); | ||
104 | + } | ||
105 | + if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
106 | + val |= (1 << 13); | ||
107 | + } | ||
108 | + if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
109 | + val |= (1 << 15); | ||
110 | + } | ||
111 | + if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
112 | + val |= (1 << 16); | ||
113 | + } | ||
114 | + if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
115 | + val |= (1 << 18); | ||
116 | + } | ||
117 | } | ||
118 | - if (s->vectors[ARMV7M_EXCP_SVC].active) { | ||
119 | - val |= (1 << 7); | ||
120 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
121 | + if (s->vectors[ARMV7M_EXCP_BUS].active) { | ||
122 | + val |= (1 << 1); | ||
123 | + } | ||
124 | + if (s->vectors[ARMV7M_EXCP_BUS].pending) { | ||
125 | + val |= (1 << 14); | ||
126 | + } | ||
127 | + if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | ||
128 | + val |= (1 << 17); | ||
129 | + } | ||
130 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8) && | ||
131 | + s->vectors[ARMV7M_EXCP_NMI].active) { | ||
132 | + /* NMIACT is not present in v7M */ | ||
133 | + val |= (1 << 5); | ||
134 | + } | ||
135 | } | ||
136 | + | ||
137 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
138 | if (s->vectors[ARMV7M_EXCP_DEBUG].active) { | ||
139 | val |= (1 << 8); | ||
140 | } | ||
141 | - if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
142 | - val |= (1 << 10); | ||
143 | - } | ||
144 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
145 | - val |= (1 << 11); | ||
146 | - } | ||
147 | - if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
148 | - val |= (1 << 12); | ||
149 | - } | ||
150 | - if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
151 | - val |= (1 << 13); | ||
152 | - } | ||
153 | - if (s->vectors[ARMV7M_EXCP_BUS].pending) { | ||
154 | - val |= (1 << 14); | ||
155 | - } | ||
156 | - if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
157 | - val |= (1 << 15); | ||
158 | - } | ||
159 | - if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
160 | - val |= (1 << 16); | ||
161 | - } | ||
162 | - if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | ||
163 | - val |= (1 << 17); | ||
164 | - } | ||
165 | - if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
166 | - val |= (1 << 18); | ||
167 | - } | ||
168 | return val; | ||
169 | case 0xd28: /* Configurable Fault Status. */ | ||
170 | /* The BFSR bits [15:8] are shared between security states | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
172 | |||
173 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
174 | break; | ||
175 | - case 0xd24: /* System Handler Control. */ | ||
176 | - s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
177 | - s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
178 | - s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
179 | - s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
180 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
181 | + if (attrs.secure) { | ||
182 | + s->sec_vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
183 | + /* Secure HardFault active bit cannot be written */ | ||
184 | + s->sec_vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
185 | + s->sec_vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
186 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].active = | ||
187 | + (value & (1 << 10)) != 0; | ||
188 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].active = | ||
189 | + (value & (1 << 11)) != 0; | ||
190 | + s->sec_vectors[ARMV7M_EXCP_USAGE].pending = | ||
191 | + (value & (1 << 12)) != 0; | ||
192 | + s->sec_vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
193 | + s->sec_vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
194 | + s->sec_vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
195 | + s->sec_vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
196 | + s->sec_vectors[ARMV7M_EXCP_USAGE].enabled = | ||
197 | + (value & (1 << 18)) != 0; | ||
198 | + /* SecureFault not banked, but RAZ/WI to NS */ | ||
199 | + s->vectors[ARMV7M_EXCP_SECURE].active = (value & (1 << 4)) != 0; | ||
200 | + s->vectors[ARMV7M_EXCP_SECURE].enabled = (value & (1 << 19)) != 0; | ||
201 | + s->vectors[ARMV7M_EXCP_SECURE].pending = (value & (1 << 20)) != 0; | ||
202 | + } else { | ||
203 | + s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
204 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
205 | + /* HARDFAULTPENDED is not present in v7M */ | ||
206 | + s->vectors[ARMV7M_EXCP_HARD].pending = (value & (1 << 21)) != 0; | ||
207 | + } | ||
208 | + s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
209 | + s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
210 | + s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
211 | + s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
212 | + s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
213 | + s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
214 | + s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
215 | + s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
216 | + s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
217 | + } | ||
218 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
219 | + s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
220 | + s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
221 | + s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
222 | + } | ||
223 | + /* NMIACT can only be written if the write is of a zero, with | ||
224 | + * BFHFNMINS 1, and by the CPU in secure state via the NS alias. | ||
225 | + */ | ||
226 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
227 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
228 | + (value & (1 << 5)) == 0) { | ||
229 | + s->vectors[ARMV7M_EXCP_NMI].active = 0; | ||
230 | + } | ||
231 | + /* HARDFAULTACT can only be written if the write is of a zero | ||
232 | + * to the non-secure HardFault state by the CPU in secure state. | ||
233 | + * The only case where we can be targeting the non-secure HF state | ||
234 | + * when in secure state is if this is a write via the NS alias | ||
235 | + * and BFHFNMINS is 1. | ||
236 | + */ | ||
237 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
238 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
239 | + (value & (1 << 2)) == 0) { | ||
240 | + s->vectors[ARMV7M_EXCP_HARD].active = 0; | ||
241 | + } | ||
242 | + | ||
243 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
244 | s->vectors[ARMV7M_EXCP_DEBUG].active = (value & (1 << 8)) != 0; | ||
245 | - s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
246 | - s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
247 | - s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
248 | - s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
249 | - s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
250 | - s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
251 | - s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
252 | - s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
253 | - s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
254 | nvic_irq_update(s); | ||
255 | break; | ||
256 | case 0xd28: /* Configurable Fault Status. */ | ||
257 | -- | 53 | -- |
258 | 2.7.4 | 54 | 2.25.1 |
259 | |||
260 | diff view generated by jsdifflib |
1 | Make the armv7m_nvic_set_pending() and armv7m_nvic_clear_pending() | 1 | The exynos4210 code currently has two very similar arrays of IRQs: |
---|---|---|---|
2 | functions take a bool indicating whether to pend the secure | ||
3 | or non-secure version of a banked interrupt, and update the | ||
4 | callsites accordingly. | ||
5 | 2 | ||
6 | In most callsites we can simply pass the correct security | 3 | * board_irqs is a field of the Exynos4210Irq struct which is filled |
7 | state in; in a couple of cases we use TODO comments to indicate | 4 | in by exynos4210_init_board_irqs() with the appropriate qemu_irqs |
8 | that we will return the code in a subsequent commit. | 5 | for each IRQ the board/SoC can assert |
6 | * irq_table is a set of qemu_irqs pointed to from the | ||
7 | Exynos4210State struct. It's allocated in exynos4210_init_irq, | ||
8 | and the only behaviour these irqs have is that they pass on the | ||
9 | level to the equivalent board_irqs[] irq | ||
10 | |||
11 | The extra indirection through irq_table is unnecessary, so coalesce | ||
12 | these into a single irq_table[] array as a direct field in | ||
13 | Exynos4210State which exynos4210_init_board_irqs() fills in. | ||
9 | 14 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-10-git-send-email-peter.maydell@linaro.org | 17 | Message-id: 20220404154658.565020-6-peter.maydell@linaro.org |
13 | --- | 18 | --- |
14 | target/arm/cpu.h | 14 ++++++++++- | 19 | include/hw/arm/exynos4210.h | 8 ++------ |
15 | hw/intc/armv7m_nvic.c | 64 ++++++++++++++++++++++++++++++++++++++------------- | 20 | hw/arm/exynos4210.c | 6 +----- |
16 | target/arm/helper.c | 24 +++++++++++-------- | 21 | hw/intc/exynos4210_gic.c | 32 ++++++++------------------------ |
17 | hw/intc/trace-events | 4 ++-- | 22 | 3 files changed, 11 insertions(+), 35 deletions(-) |
18 | 4 files changed, 77 insertions(+), 29 deletions(-) | ||
19 | 23 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 24 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
21 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 26 | --- a/include/hw/arm/exynos4210.h |
23 | +++ b/target/arm/cpu.h | 27 | +++ b/include/hw/arm/exynos4210.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 28 | @@ -XXX,XX +XXX,XX @@ typedef struct Exynos4210Irq { |
25 | return true; | 29 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
26 | } | 30 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
27 | #endif | 31 | qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; |
28 | -void armv7m_nvic_set_pending(void *opaque, int irq); | 32 | - qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
29 | +/** | 33 | } Exynos4210Irq; |
30 | + * armv7m_nvic_set_pending: mark the specified exception as pending | 34 | |
31 | + * @opaque: the NVIC | 35 | struct Exynos4210State { |
32 | + * @irq: the exception number to mark pending | 36 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
33 | + * @secure: false for non-banked exceptions or for the nonsecure | 37 | /*< public >*/ |
34 | + * version of a banked exception, true for the secure version of a banked | 38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; |
35 | + * exception. | 39 | Exynos4210Irq irqs; |
36 | + * | 40 | - qemu_irq *irq_table; |
37 | + * Marks the specified exception as pending. Note that we will assert() | 41 | + qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
38 | + * if @secure is true and @irq does not specify one of the fixed set | 42 | |
39 | + * of architecturally banked exceptions. | 43 | MemoryRegion chipid_mem; |
40 | + */ | 44 | MemoryRegion iram_mem; |
41 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 45 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) |
42 | void armv7m_nvic_acknowledge_irq(void *opaque); | 46 | void exynos4210_write_secondary(ARMCPU *cpu, |
43 | /** | 47 | const struct arm_boot_info *info); |
44 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | 48 | |
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 49 | -/* Initialize exynos4210 IRQ subsystem stub */ |
50 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *env); | ||
51 | - | ||
52 | /* Initialize board IRQs. | ||
53 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ | ||
54 | -void exynos4210_init_board_irqs(Exynos4210Irq *s); | ||
55 | +void exynos4210_init_board_irqs(Exynos4210State *s); | ||
56 | |||
57 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
58 | * To identify IRQ source use internal combiner group and bit number | ||
59 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | 60 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/hw/intc/armv7m_nvic.c | 61 | --- a/hw/arm/exynos4210.c |
48 | +++ b/hw/intc/armv7m_nvic.c | 62 | +++ b/hw/arm/exynos4210.c |
49 | @@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s) | 63 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
50 | qemu_set_irq(s->excpout, lvl); | 64 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); |
51 | } | 65 | } |
52 | 66 | ||
53 | -static void armv7m_nvic_clear_pending(void *opaque, int irq) | 67 | - /*** IRQs ***/ |
54 | +/** | 68 | - |
55 | + * armv7m_nvic_clear_pending: mark the specified exception as not pending | 69 | - s->irq_table = exynos4210_init_irq(&s->irqs); |
56 | + * @opaque: the NVIC | 70 | - |
57 | + * @irq: the exception number to mark as not pending | 71 | /* IRQ Gate */ |
58 | + * @secure: false for non-banked exceptions or for the nonsecure | 72 | for (i = 0; i < EXYNOS4210_NCPUS; i++) { |
59 | + * version of a banked exception, true for the secure version of a banked | 73 | DeviceState *orgate = DEVICE(&s->cpu_irq_orgate[i]); |
60 | + * exception. | 74 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
61 | + * | 75 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); |
62 | + * Marks the specified exception as not pending. Note that we will assert() | 76 | |
63 | + * if @secure is true and @irq does not specify one of the fixed set | 77 | /* Initialize board IRQs. */ |
64 | + * of architecturally banked exceptions. | 78 | - exynos4210_init_board_irqs(&s->irqs); |
65 | + */ | 79 | + exynos4210_init_board_irqs(s); |
66 | +static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | 80 | |
81 | /*** Memory ***/ | ||
82 | |||
83 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/hw/intc/exynos4210_gic.c | ||
86 | +++ b/hw/intc/exynos4210_gic.c | ||
87 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
88 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
89 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
90 | |||
91 | -static void exynos4210_irq_handler(void *opaque, int irq, int level) | ||
92 | -{ | ||
93 | - Exynos4210Irq *s = (Exynos4210Irq *)opaque; | ||
94 | - | ||
95 | - /* Bypass */ | ||
96 | - qemu_set_irq(s->board_irqs[irq], level); | ||
97 | -} | ||
98 | - | ||
99 | -/* | ||
100 | - * Initialize exynos4210 IRQ subsystem stub. | ||
101 | - */ | ||
102 | -qemu_irq *exynos4210_init_irq(Exynos4210Irq *s) | ||
103 | -{ | ||
104 | - return qemu_allocate_irqs(exynos4210_irq_handler, s, | ||
105 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ); | ||
106 | -} | ||
107 | - | ||
108 | /* | ||
109 | * Initialize board IRQs. | ||
110 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
111 | */ | ||
112 | -void exynos4210_init_board_irqs(Exynos4210Irq *s) | ||
113 | +void exynos4210_init_board_irqs(Exynos4210State *s) | ||
67 | { | 114 | { |
68 | NVICState *s = (NVICState *)opaque; | 115 | uint32_t grp, bit, irq_id, n; |
69 | VecInfo *vec; | 116 | + Exynos4210Irq *is = &s->irqs; |
70 | 117 | ||
71 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 118 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
72 | 119 | irq_id = 0; | |
73 | - vec = &s->vectors[irq]; | 120 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) |
74 | - trace_nvic_clear_pending(irq, vec->enabled, vec->prio); | 121 | irq_id = EXT_GIC_ID_MCT_G1; |
75 | + if (secure) { | 122 | } |
76 | + assert(exc_is_banked(irq)); | 123 | if (irq_id) { |
77 | + vec = &s->sec_vectors[irq]; | 124 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], |
78 | + } else { | 125 | - s->ext_gic_irq[irq_id-32]); |
79 | + vec = &s->vectors[irq]; | 126 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
80 | + } | 127 | + is->ext_gic_irq[irq_id - 32]); |
81 | + trace_nvic_clear_pending(irq, secure, vec->enabled, vec->prio); | 128 | } else { |
82 | if (vec->pending) { | 129 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], |
83 | vec->pending = 0; | 130 | - s->ext_combiner_irq[n]); |
84 | nvic_irq_update(s); | 131 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
85 | } | 132 | + is->ext_combiner_irq[n]); |
86 | } | ||
87 | |||
88 | -void armv7m_nvic_set_pending(void *opaque, int irq) | ||
89 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
90 | { | ||
91 | NVICState *s = (NVICState *)opaque; | ||
92 | + bool banked = exc_is_banked(irq); | ||
93 | VecInfo *vec; | ||
94 | |||
95 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
96 | + assert(!secure || banked); | ||
97 | |||
98 | - vec = &s->vectors[irq]; | ||
99 | - trace_nvic_set_pending(irq, vec->enabled, vec->prio); | ||
100 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
101 | |||
102 | + trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio); | ||
103 | |||
104 | if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) { | ||
105 | /* If a synchronous exception is pending then it may be | ||
106 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq) | ||
107 | "(current priority %d)\n", irq, running); | ||
108 | } | ||
109 | |||
110 | - /* We can do the escalation, so we take HardFault instead */ | ||
111 | + /* We can do the escalation, so we take HardFault instead. | ||
112 | + * If BFHFNMINS is set then we escalate to the banked HF for | ||
113 | + * the target security state of the original exception; otherwise | ||
114 | + * we take a Secure HardFault. | ||
115 | + */ | ||
116 | irq = ARMV7M_EXCP_HARD; | ||
117 | - vec = &s->vectors[irq]; | ||
118 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
119 | + (secure || | ||
120 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | ||
121 | + vec = &s->sec_vectors[irq]; | ||
122 | + } else { | ||
123 | + vec = &s->vectors[irq]; | ||
124 | + } | ||
125 | + /* HF may be banked but there is only one shared HFSR */ | ||
126 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
127 | } | 133 | } |
128 | } | 134 | } |
129 | @@ -XXX,XX +XXX,XX @@ static void set_irq_level(void *opaque, int n, int level) | 135 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { |
130 | if (level != vec->level) { | 136 | @@ -XXX,XX +XXX,XX @@ void exynos4210_init_board_irqs(Exynos4210Irq *s) |
131 | vec->level = level; | 137 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
132 | if (level) { | 138 | |
133 | - armv7m_nvic_set_pending(s, n); | 139 | if (irq_id) { |
134 | + armv7m_nvic_set_pending(s, n, false); | 140 | - s->board_irqs[n] = qemu_irq_split(s->int_combiner_irq[n], |
141 | - s->ext_gic_irq[irq_id-32]); | ||
142 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
143 | + is->ext_gic_irq[irq_id - 32]); | ||
135 | } | 144 | } |
136 | } | 145 | } |
137 | } | 146 | } |
138 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
139 | } | ||
140 | case 0xd04: /* Interrupt Control State. */ | ||
141 | if (value & (1 << 31)) { | ||
142 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
143 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
144 | } | ||
145 | if (value & (1 << 28)) { | ||
146 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV); | ||
147 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
148 | } else if (value & (1 << 27)) { | ||
149 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV); | ||
150 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
151 | } | ||
152 | if (value & (1 << 26)) { | ||
153 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
154 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
155 | } else if (value & (1 << 25)) { | ||
156 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK); | ||
157 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
158 | } | ||
159 | break; | ||
160 | case 0xd08: /* Vector Table Offset. */ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
162 | { | ||
163 | int excnum = (value & 0x1ff) + NVIC_FIRST_IRQ; | ||
164 | if (excnum < s->num_irq) { | ||
165 | - armv7m_nvic_set_pending(s, excnum); | ||
166 | + armv7m_nvic_set_pending(s, excnum, false); | ||
167 | } | ||
168 | break; | ||
169 | } | ||
170 | @@ -XXX,XX +XXX,XX @@ static void nvic_systick_trigger(void *opaque, int n, int level) | ||
171 | /* SysTick just asked us to pend its exception. | ||
172 | * (This is different from an external interrupt line's | ||
173 | * behaviour.) | ||
174 | + * TODO: when we implement the banked systicks we must make | ||
175 | + * this pend the correct banked exception. | ||
176 | */ | ||
177 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
178 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, false); | ||
179 | } | ||
180 | } | ||
181 | |||
182 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
183 | index XXXXXXX..XXXXXXX 100644 | ||
184 | --- a/target/arm/helper.c | ||
185 | +++ b/target/arm/helper.c | ||
186 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
187 | * stack, directly take a usage fault on the current stack. | ||
188 | */ | ||
189 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
190 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
191 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
192 | v7m_exception_taken(cpu, excret); | ||
193 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
194 | "stackframe: failed exception return integrity check\n"); | ||
195 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
196 | * exception return excret specified then this is a UsageFault. | ||
197 | */ | ||
198 | if (return_to_handler != arm_v7m_is_handler_mode(env)) { | ||
199 | - /* Take an INVPC UsageFault by pushing the stack again. */ | ||
200 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
201 | + /* Take an INVPC UsageFault by pushing the stack again. | ||
202 | + * TODO: the v8M version of this code should target the | ||
203 | + * background state for this exception. | ||
204 | + */ | ||
205 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false); | ||
206 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | ||
207 | v7m_push_stack(cpu); | ||
208 | v7m_exception_taken(cpu, excret); | ||
209 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
210 | handle it. */ | ||
211 | switch (cs->exception_index) { | ||
212 | case EXCP_UDEF: | ||
213 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
214 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
215 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | ||
216 | break; | ||
217 | case EXCP_NOCP: | ||
218 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
219 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
220 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | ||
221 | break; | ||
222 | case EXCP_INVSTATE: | ||
223 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | ||
224 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | ||
225 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | ||
226 | break; | ||
227 | case EXCP_SWI: | ||
228 | /* The PC already points to the next instruction. */ | ||
229 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC); | ||
230 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | ||
231 | break; | ||
232 | case EXCP_PREFETCH_ABORT: | ||
233 | case EXCP_DATA_ABORT: | ||
234 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
235 | env->v7m.bfar); | ||
236 | break; | ||
237 | } | ||
238 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS); | ||
239 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
240 | break; | ||
241 | default: | ||
242 | /* All other FSR values are either MPU faults or "can't happen | ||
243 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
244 | env->v7m.mmfar[env->v7m.secure]); | ||
245 | break; | ||
246 | } | ||
247 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | ||
248 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, | ||
249 | + env->v7m.secure); | ||
250 | break; | ||
251 | } | ||
252 | break; | ||
253 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
254 | return; | ||
255 | } | ||
256 | } | ||
257 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG); | ||
258 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG, false); | ||
259 | break; | ||
260 | case EXCP_IRQ: | ||
261 | break; | ||
262 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
263 | index XXXXXXX..XXXXXXX 100644 | ||
264 | --- a/hw/intc/trace-events | ||
265 | +++ b/hw/intc/trace-events | ||
266 | @@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
267 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
268 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
269 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
270 | -nvic_set_pending(int irq, int en, int prio) "NVIC set pending irq %d (enabled: %d priority %d)" | ||
271 | -nvic_clear_pending(int irq, int en, int prio) "NVIC clear pending irq %d (enabled: %d priority %d)" | ||
272 | +nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
273 | +nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
274 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
275 | nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | ||
276 | nvic_complete_irq(int irq) "NVIC complete IRQ %d" | ||
277 | -- | 147 | -- |
278 | 2.7.4 | 148 | 2.25.1 |
279 | |||
280 | diff view generated by jsdifflib |
1 | In armv7m_nvic_set_pending() we have to compare the | 1 | Fix a missing set of spaces around '-' in the definition of |
---|---|---|---|
2 | priority of an exception against the execution priority | 2 | combiner_grp_to_gic_id[]. We're about to move this code, so |
3 | to decide whether it needs to be escalated to HardFault. | 3 | fix the style issue first to keep checkpatch happy with the |
4 | In the specification this is a comparison against the | 4 | code-motion patch. |
5 | exception's group priority; for v7M we implemented it | ||
6 | as a comparison against the raw exception priority | ||
7 | because the two comparisons will always give the | ||
8 | same answer. For v8M the existence of AIRCR.PRIS and | ||
9 | the possibility of different PRIGROUP values for secure | ||
10 | and nonsecure exceptions means we need to explicitly | ||
11 | calculate the vector's group priority for this check. | ||
12 | 5 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 1505240046-11454-12-git-send-email-peter.maydell@linaro.org | 8 | Message-id: 20220404154658.565020-7-peter.maydell@linaro.org |
16 | --- | 9 | --- |
17 | hw/intc/armv7m_nvic.c | 2 +- | 10 | hw/intc/exynos4210_gic.c | 2 +- |
18 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
19 | 12 | ||
20 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/hw/intc/exynos4210_gic.c |
23 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/hw/intc/exynos4210_gic.c |
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 17 | @@ -XXX,XX +XXX,XX @@ enum ExtInt { |
25 | int running = nvic_exec_prio(s); | 18 | */ |
26 | bool escalate = false; | 19 | |
27 | 20 | static const uint32_t | |
28 | - if (vec->prio >= running) { | 21 | -combiner_grp_to_gic_id[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
29 | + if (exc_group_prio(s, vec->prio, secure) >= running) { | 22 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
30 | trace_nvic_escalate_prio(irq, vec->prio, running); | 23 | /* int combiner groups 16-19 */ |
31 | escalate = true; | 24 | { }, { }, { }, { }, |
32 | } else if (!vec->enabled) { | 25 | /* int combiner group 20 */ |
33 | -- | 26 | -- |
34 | 2.7.4 | 27 | 2.25.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | The function exynos4210_init_board_irqs() currently lives in |
---|---|---|---|
2 | exynos4210_gic.c, but it isn't really part of the exynos4210.gic | ||
3 | device -- it is a function that implements (some of) the wiring up of | ||
4 | interrupts between the SoC's GIC and combiner components. This means | ||
5 | it fits better in exynos4210.c, which is the SoC-level code. Move it | ||
6 | there. Similarly, exynos4210_git_irq() is used almost only in the | ||
7 | SoC-level code, so move it too. | ||
2 | 8 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-6-git-send-email-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-8-peter.maydell@linaro.org |
6 | --- | 12 | --- |
7 | hw/i2c/omap_i2c.c | 44 ++++++++++++++++++++++++++++++++------------ | 13 | include/hw/arm/exynos4210.h | 4 - |
8 | 1 file changed, 32 insertions(+), 12 deletions(-) | 14 | hw/arm/exynos4210.c | 202 +++++++++++++++++++++++++++++++++++ |
15 | hw/intc/exynos4210_gic.c | 204 ------------------------------------ | ||
16 | 3 files changed, 202 insertions(+), 208 deletions(-) | ||
9 | 17 | ||
10 | diff --git a/hw/i2c/omap_i2c.c b/hw/i2c/omap_i2c.c | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
11 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/i2c/omap_i2c.c | 20 | --- a/include/hw/arm/exynos4210.h |
13 | +++ b/hw/i2c/omap_i2c.c | 21 | +++ b/include/hw/arm/exynos4210.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_i2c_writeb(void *opaque, hwaddr addr, | 22 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210State, EXYNOS4210_SOC) |
15 | } | 23 | void exynos4210_write_secondary(ARMCPU *cpu, |
16 | } | 24 | const struct arm_boot_info *info); |
17 | 25 | ||
18 | +static uint64_t omap_i2c_readfn(void *opaque, hwaddr addr, | 26 | -/* Initialize board IRQs. |
19 | + unsigned size) | 27 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs */ |
28 | -void exynos4210_init_board_irqs(Exynos4210State *s); | ||
29 | - | ||
30 | /* Get IRQ number from exynos4210 IRQ subsystem stub. | ||
31 | * To identify IRQ source use internal combiner group and bit number | ||
32 | * grp - group number | ||
33 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/exynos4210.c | ||
36 | +++ b/hw/arm/exynos4210.c | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | #define EXYNOS4210_PL330_BASE1_ADDR 0x12690000 | ||
39 | #define EXYNOS4210_PL330_BASE2_ADDR 0x12850000 | ||
40 | |||
41 | +enum ExtGicId { | ||
42 | + EXT_GIC_ID_MDMA_LCD0 = 66, | ||
43 | + EXT_GIC_ID_PDMA0, | ||
44 | + EXT_GIC_ID_PDMA1, | ||
45 | + EXT_GIC_ID_TIMER0, | ||
46 | + EXT_GIC_ID_TIMER1, | ||
47 | + EXT_GIC_ID_TIMER2, | ||
48 | + EXT_GIC_ID_TIMER3, | ||
49 | + EXT_GIC_ID_TIMER4, | ||
50 | + EXT_GIC_ID_MCT_L0, | ||
51 | + EXT_GIC_ID_WDT, | ||
52 | + EXT_GIC_ID_RTC_ALARM, | ||
53 | + EXT_GIC_ID_RTC_TIC, | ||
54 | + EXT_GIC_ID_GPIO_XB, | ||
55 | + EXT_GIC_ID_GPIO_XA, | ||
56 | + EXT_GIC_ID_MCT_L1, | ||
57 | + EXT_GIC_ID_IEM_APC, | ||
58 | + EXT_GIC_ID_IEM_IEC, | ||
59 | + EXT_GIC_ID_NFC, | ||
60 | + EXT_GIC_ID_UART0, | ||
61 | + EXT_GIC_ID_UART1, | ||
62 | + EXT_GIC_ID_UART2, | ||
63 | + EXT_GIC_ID_UART3, | ||
64 | + EXT_GIC_ID_UART4, | ||
65 | + EXT_GIC_ID_MCT_G0, | ||
66 | + EXT_GIC_ID_I2C0, | ||
67 | + EXT_GIC_ID_I2C1, | ||
68 | + EXT_GIC_ID_I2C2, | ||
69 | + EXT_GIC_ID_I2C3, | ||
70 | + EXT_GIC_ID_I2C4, | ||
71 | + EXT_GIC_ID_I2C5, | ||
72 | + EXT_GIC_ID_I2C6, | ||
73 | + EXT_GIC_ID_I2C7, | ||
74 | + EXT_GIC_ID_SPI0, | ||
75 | + EXT_GIC_ID_SPI1, | ||
76 | + EXT_GIC_ID_SPI2, | ||
77 | + EXT_GIC_ID_MCT_G1, | ||
78 | + EXT_GIC_ID_USB_HOST, | ||
79 | + EXT_GIC_ID_USB_DEVICE, | ||
80 | + EXT_GIC_ID_MODEMIF, | ||
81 | + EXT_GIC_ID_HSMMC0, | ||
82 | + EXT_GIC_ID_HSMMC1, | ||
83 | + EXT_GIC_ID_HSMMC2, | ||
84 | + EXT_GIC_ID_HSMMC3, | ||
85 | + EXT_GIC_ID_SDMMC, | ||
86 | + EXT_GIC_ID_MIPI_CSI_4LANE, | ||
87 | + EXT_GIC_ID_MIPI_DSI_4LANE, | ||
88 | + EXT_GIC_ID_MIPI_CSI_2LANE, | ||
89 | + EXT_GIC_ID_MIPI_DSI_2LANE, | ||
90 | + EXT_GIC_ID_ONENAND_AUDI, | ||
91 | + EXT_GIC_ID_ROTATOR, | ||
92 | + EXT_GIC_ID_FIMC0, | ||
93 | + EXT_GIC_ID_FIMC1, | ||
94 | + EXT_GIC_ID_FIMC2, | ||
95 | + EXT_GIC_ID_FIMC3, | ||
96 | + EXT_GIC_ID_JPEG, | ||
97 | + EXT_GIC_ID_2D, | ||
98 | + EXT_GIC_ID_PCIe, | ||
99 | + EXT_GIC_ID_MIXER, | ||
100 | + EXT_GIC_ID_HDMI, | ||
101 | + EXT_GIC_ID_HDMI_I2C, | ||
102 | + EXT_GIC_ID_MFC, | ||
103 | + EXT_GIC_ID_TVENC, | ||
104 | +}; | ||
105 | + | ||
106 | +enum ExtInt { | ||
107 | + EXT_GIC_ID_EXTINT0 = 48, | ||
108 | + EXT_GIC_ID_EXTINT1, | ||
109 | + EXT_GIC_ID_EXTINT2, | ||
110 | + EXT_GIC_ID_EXTINT3, | ||
111 | + EXT_GIC_ID_EXTINT4, | ||
112 | + EXT_GIC_ID_EXTINT5, | ||
113 | + EXT_GIC_ID_EXTINT6, | ||
114 | + EXT_GIC_ID_EXTINT7, | ||
115 | + EXT_GIC_ID_EXTINT8, | ||
116 | + EXT_GIC_ID_EXTINT9, | ||
117 | + EXT_GIC_ID_EXTINT10, | ||
118 | + EXT_GIC_ID_EXTINT11, | ||
119 | + EXT_GIC_ID_EXTINT12, | ||
120 | + EXT_GIC_ID_EXTINT13, | ||
121 | + EXT_GIC_ID_EXTINT14, | ||
122 | + EXT_GIC_ID_EXTINT15 | ||
123 | +}; | ||
124 | + | ||
125 | +/* | ||
126 | + * External GIC sources which are not from External Interrupt Combiner or | ||
127 | + * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
128 | + * which is INTG16 in Internal Interrupt Combiner. | ||
129 | + */ | ||
130 | + | ||
131 | +static const uint32_t | ||
132 | +combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
133 | + /* int combiner groups 16-19 */ | ||
134 | + { }, { }, { }, { }, | ||
135 | + /* int combiner group 20 */ | ||
136 | + { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
137 | + /* int combiner group 21 */ | ||
138 | + { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
139 | + /* int combiner group 22 */ | ||
140 | + { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
141 | + EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
142 | + /* int combiner group 23 */ | ||
143 | + { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
144 | + /* int combiner group 24 */ | ||
145 | + { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
146 | + /* int combiner group 25 */ | ||
147 | + { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
148 | + /* int combiner group 26 */ | ||
149 | + { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
150 | + EXT_GIC_ID_UART4 }, | ||
151 | + /* int combiner group 27 */ | ||
152 | + { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
153 | + EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
154 | + EXT_GIC_ID_I2C7 }, | ||
155 | + /* int combiner group 28 */ | ||
156 | + { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
157 | + /* int combiner group 29 */ | ||
158 | + { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
159 | + EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
160 | + /* int combiner group 30 */ | ||
161 | + { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
162 | + /* int combiner group 31 */ | ||
163 | + { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
164 | + /* int combiner group 32 */ | ||
165 | + { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
166 | + /* int combiner group 33 */ | ||
167 | + { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
168 | + /* int combiner group 34 */ | ||
169 | + { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
170 | + /* int combiner group 35 */ | ||
171 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
172 | + /* int combiner group 36 */ | ||
173 | + { EXT_GIC_ID_MIXER }, | ||
174 | + /* int combiner group 37 */ | ||
175 | + { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
176 | + EXT_GIC_ID_EXTINT7 }, | ||
177 | + /* groups 38-50 */ | ||
178 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
179 | + /* int combiner group 51 */ | ||
180 | + { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
181 | + /* group 52 */ | ||
182 | + { }, | ||
183 | + /* int combiner group 53 */ | ||
184 | + { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
185 | + /* groups 54-63 */ | ||
186 | + { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
187 | +}; | ||
188 | + | ||
189 | +/* | ||
190 | + * Initialize board IRQs. | ||
191 | + * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
192 | + */ | ||
193 | +static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
20 | +{ | 194 | +{ |
21 | + switch (size) { | 195 | + uint32_t grp, bit, irq_id, n; |
22 | + case 2: | 196 | + Exynos4210Irq *is = &s->irqs; |
23 | + return omap_i2c_read(opaque, addr); | 197 | + |
24 | + default: | 198 | + for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
25 | + return omap_badwidth_read16(opaque, addr); | 199 | + irq_id = 0; |
200 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
201 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
202 | + /* MCT_G0 is passed to External GIC */ | ||
203 | + irq_id = EXT_GIC_ID_MCT_G0; | ||
204 | + } | ||
205 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
206 | + n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
207 | + /* MCT_G1 is passed to External and GIC */ | ||
208 | + irq_id = EXT_GIC_ID_MCT_G1; | ||
209 | + } | ||
210 | + if (irq_id) { | ||
211 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
212 | + is->ext_gic_irq[irq_id - 32]); | ||
213 | + } else { | ||
214 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
215 | + is->ext_combiner_irq[n]); | ||
216 | + } | ||
217 | + } | ||
218 | + for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
219 | + /* these IDs are passed to Internal Combiner and External GIC */ | ||
220 | + grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
221 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
222 | + irq_id = combiner_grp_to_gic_id[grp - | ||
223 | + EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
224 | + | ||
225 | + if (irq_id) { | ||
226 | + s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
227 | + is->ext_gic_irq[irq_id - 32]); | ||
228 | + } | ||
26 | + } | 229 | + } |
27 | +} | 230 | +} |
28 | + | 231 | + |
29 | +static void omap_i2c_writefn(void *opaque, hwaddr addr, | 232 | +/* |
30 | + uint64_t value, unsigned size) | 233 | + * Get IRQ number from exynos4210 IRQ subsystem stub. |
234 | + * To identify IRQ source use internal combiner group and bit number | ||
235 | + * grp - group number | ||
236 | + * bit - bit number inside group | ||
237 | + */ | ||
238 | +uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
31 | +{ | 239 | +{ |
32 | + switch (size) { | 240 | + return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); |
33 | + case 1: | ||
34 | + /* Only the last fifo write can be 8 bit. */ | ||
35 | + omap_i2c_writeb(opaque, addr, value); | ||
36 | + break; | ||
37 | + case 2: | ||
38 | + omap_i2c_write(opaque, addr, value); | ||
39 | + break; | ||
40 | + default: | ||
41 | + omap_badwidth_write16(opaque, addr, value); | ||
42 | + break; | ||
43 | + } | ||
44 | +} | 241 | +} |
45 | + | 242 | + |
46 | static const MemoryRegionOps omap_i2c_ops = { | 243 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
47 | - .old_mmio = { | 244 | 0x09, 0x00, 0x00, 0x00 }; |
48 | - .read = { | 245 | |
49 | - omap_badwidth_read16, | 246 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
50 | - omap_i2c_read, | 247 | index XXXXXXX..XXXXXXX 100644 |
51 | - omap_badwidth_read16, | 248 | --- a/hw/intc/exynos4210_gic.c |
52 | - }, | 249 | +++ b/hw/intc/exynos4210_gic.c |
53 | - .write = { | 250 | @@ -XXX,XX +XXX,XX @@ |
54 | - omap_i2c_writeb, /* Only the last fifo write can be 8 bit. */ | 251 | #include "hw/arm/exynos4210.h" |
55 | - omap_i2c_write, | 252 | #include "qom/object.h" |
56 | - omap_badwidth_write16, | 253 | |
57 | - }, | 254 | -enum ExtGicId { |
58 | - }, | 255 | - EXT_GIC_ID_MDMA_LCD0 = 66, |
59 | + .read = omap_i2c_readfn, | 256 | - EXT_GIC_ID_PDMA0, |
60 | + .write = omap_i2c_writefn, | 257 | - EXT_GIC_ID_PDMA1, |
61 | + .valid.min_access_size = 1, | 258 | - EXT_GIC_ID_TIMER0, |
62 | + .valid.max_access_size = 4, | 259 | - EXT_GIC_ID_TIMER1, |
63 | .endianness = DEVICE_NATIVE_ENDIAN, | 260 | - EXT_GIC_ID_TIMER2, |
64 | }; | 261 | - EXT_GIC_ID_TIMER3, |
262 | - EXT_GIC_ID_TIMER4, | ||
263 | - EXT_GIC_ID_MCT_L0, | ||
264 | - EXT_GIC_ID_WDT, | ||
265 | - EXT_GIC_ID_RTC_ALARM, | ||
266 | - EXT_GIC_ID_RTC_TIC, | ||
267 | - EXT_GIC_ID_GPIO_XB, | ||
268 | - EXT_GIC_ID_GPIO_XA, | ||
269 | - EXT_GIC_ID_MCT_L1, | ||
270 | - EXT_GIC_ID_IEM_APC, | ||
271 | - EXT_GIC_ID_IEM_IEC, | ||
272 | - EXT_GIC_ID_NFC, | ||
273 | - EXT_GIC_ID_UART0, | ||
274 | - EXT_GIC_ID_UART1, | ||
275 | - EXT_GIC_ID_UART2, | ||
276 | - EXT_GIC_ID_UART3, | ||
277 | - EXT_GIC_ID_UART4, | ||
278 | - EXT_GIC_ID_MCT_G0, | ||
279 | - EXT_GIC_ID_I2C0, | ||
280 | - EXT_GIC_ID_I2C1, | ||
281 | - EXT_GIC_ID_I2C2, | ||
282 | - EXT_GIC_ID_I2C3, | ||
283 | - EXT_GIC_ID_I2C4, | ||
284 | - EXT_GIC_ID_I2C5, | ||
285 | - EXT_GIC_ID_I2C6, | ||
286 | - EXT_GIC_ID_I2C7, | ||
287 | - EXT_GIC_ID_SPI0, | ||
288 | - EXT_GIC_ID_SPI1, | ||
289 | - EXT_GIC_ID_SPI2, | ||
290 | - EXT_GIC_ID_MCT_G1, | ||
291 | - EXT_GIC_ID_USB_HOST, | ||
292 | - EXT_GIC_ID_USB_DEVICE, | ||
293 | - EXT_GIC_ID_MODEMIF, | ||
294 | - EXT_GIC_ID_HSMMC0, | ||
295 | - EXT_GIC_ID_HSMMC1, | ||
296 | - EXT_GIC_ID_HSMMC2, | ||
297 | - EXT_GIC_ID_HSMMC3, | ||
298 | - EXT_GIC_ID_SDMMC, | ||
299 | - EXT_GIC_ID_MIPI_CSI_4LANE, | ||
300 | - EXT_GIC_ID_MIPI_DSI_4LANE, | ||
301 | - EXT_GIC_ID_MIPI_CSI_2LANE, | ||
302 | - EXT_GIC_ID_MIPI_DSI_2LANE, | ||
303 | - EXT_GIC_ID_ONENAND_AUDI, | ||
304 | - EXT_GIC_ID_ROTATOR, | ||
305 | - EXT_GIC_ID_FIMC0, | ||
306 | - EXT_GIC_ID_FIMC1, | ||
307 | - EXT_GIC_ID_FIMC2, | ||
308 | - EXT_GIC_ID_FIMC3, | ||
309 | - EXT_GIC_ID_JPEG, | ||
310 | - EXT_GIC_ID_2D, | ||
311 | - EXT_GIC_ID_PCIe, | ||
312 | - EXT_GIC_ID_MIXER, | ||
313 | - EXT_GIC_ID_HDMI, | ||
314 | - EXT_GIC_ID_HDMI_I2C, | ||
315 | - EXT_GIC_ID_MFC, | ||
316 | - EXT_GIC_ID_TVENC, | ||
317 | -}; | ||
318 | - | ||
319 | -enum ExtInt { | ||
320 | - EXT_GIC_ID_EXTINT0 = 48, | ||
321 | - EXT_GIC_ID_EXTINT1, | ||
322 | - EXT_GIC_ID_EXTINT2, | ||
323 | - EXT_GIC_ID_EXTINT3, | ||
324 | - EXT_GIC_ID_EXTINT4, | ||
325 | - EXT_GIC_ID_EXTINT5, | ||
326 | - EXT_GIC_ID_EXTINT6, | ||
327 | - EXT_GIC_ID_EXTINT7, | ||
328 | - EXT_GIC_ID_EXTINT8, | ||
329 | - EXT_GIC_ID_EXTINT9, | ||
330 | - EXT_GIC_ID_EXTINT10, | ||
331 | - EXT_GIC_ID_EXTINT11, | ||
332 | - EXT_GIC_ID_EXTINT12, | ||
333 | - EXT_GIC_ID_EXTINT13, | ||
334 | - EXT_GIC_ID_EXTINT14, | ||
335 | - EXT_GIC_ID_EXTINT15 | ||
336 | -}; | ||
337 | - | ||
338 | -/* | ||
339 | - * External GIC sources which are not from External Interrupt Combiner or | ||
340 | - * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ, | ||
341 | - * which is INTG16 in Internal Interrupt Combiner. | ||
342 | - */ | ||
343 | - | ||
344 | -static const uint32_t | ||
345 | -combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
346 | - /* int combiner groups 16-19 */ | ||
347 | - { }, { }, { }, { }, | ||
348 | - /* int combiner group 20 */ | ||
349 | - { 0, EXT_GIC_ID_MDMA_LCD0 }, | ||
350 | - /* int combiner group 21 */ | ||
351 | - { EXT_GIC_ID_PDMA0, EXT_GIC_ID_PDMA1 }, | ||
352 | - /* int combiner group 22 */ | ||
353 | - { EXT_GIC_ID_TIMER0, EXT_GIC_ID_TIMER1, EXT_GIC_ID_TIMER2, | ||
354 | - EXT_GIC_ID_TIMER3, EXT_GIC_ID_TIMER4 }, | ||
355 | - /* int combiner group 23 */ | ||
356 | - { EXT_GIC_ID_RTC_ALARM, EXT_GIC_ID_RTC_TIC }, | ||
357 | - /* int combiner group 24 */ | ||
358 | - { EXT_GIC_ID_GPIO_XB, EXT_GIC_ID_GPIO_XA }, | ||
359 | - /* int combiner group 25 */ | ||
360 | - { EXT_GIC_ID_IEM_APC, EXT_GIC_ID_IEM_IEC }, | ||
361 | - /* int combiner group 26 */ | ||
362 | - { EXT_GIC_ID_UART0, EXT_GIC_ID_UART1, EXT_GIC_ID_UART2, EXT_GIC_ID_UART3, | ||
363 | - EXT_GIC_ID_UART4 }, | ||
364 | - /* int combiner group 27 */ | ||
365 | - { EXT_GIC_ID_I2C0, EXT_GIC_ID_I2C1, EXT_GIC_ID_I2C2, EXT_GIC_ID_I2C3, | ||
366 | - EXT_GIC_ID_I2C4, EXT_GIC_ID_I2C5, EXT_GIC_ID_I2C6, | ||
367 | - EXT_GIC_ID_I2C7 }, | ||
368 | - /* int combiner group 28 */ | ||
369 | - { EXT_GIC_ID_SPI0, EXT_GIC_ID_SPI1, EXT_GIC_ID_SPI2 , EXT_GIC_ID_USB_HOST}, | ||
370 | - /* int combiner group 29 */ | ||
371 | - { EXT_GIC_ID_HSMMC0, EXT_GIC_ID_HSMMC1, EXT_GIC_ID_HSMMC2, | ||
372 | - EXT_GIC_ID_HSMMC3, EXT_GIC_ID_SDMMC }, | ||
373 | - /* int combiner group 30 */ | ||
374 | - { EXT_GIC_ID_MIPI_CSI_4LANE, EXT_GIC_ID_MIPI_CSI_2LANE }, | ||
375 | - /* int combiner group 31 */ | ||
376 | - { EXT_GIC_ID_MIPI_DSI_4LANE, EXT_GIC_ID_MIPI_DSI_2LANE }, | ||
377 | - /* int combiner group 32 */ | ||
378 | - { EXT_GIC_ID_FIMC0, EXT_GIC_ID_FIMC1 }, | ||
379 | - /* int combiner group 33 */ | ||
380 | - { EXT_GIC_ID_FIMC2, EXT_GIC_ID_FIMC3 }, | ||
381 | - /* int combiner group 34 */ | ||
382 | - { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
383 | - /* int combiner group 35 */ | ||
384 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
385 | - /* int combiner group 36 */ | ||
386 | - { EXT_GIC_ID_MIXER }, | ||
387 | - /* int combiner group 37 */ | ||
388 | - { EXT_GIC_ID_EXTINT4, EXT_GIC_ID_EXTINT5, EXT_GIC_ID_EXTINT6, | ||
389 | - EXT_GIC_ID_EXTINT7 }, | ||
390 | - /* groups 38-50 */ | ||
391 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
392 | - /* int combiner group 51 */ | ||
393 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
394 | - /* group 52 */ | ||
395 | - { }, | ||
396 | - /* int combiner group 53 */ | ||
397 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
398 | - /* groups 54-63 */ | ||
399 | - { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
400 | -}; | ||
401 | - | ||
402 | #define EXYNOS4210_GIC_NIRQ 160 | ||
403 | |||
404 | #define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000 | ||
405 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
406 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 | ||
407 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 | ||
408 | |||
409 | -/* | ||
410 | - * Initialize board IRQs. | ||
411 | - * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
412 | - */ | ||
413 | -void exynos4210_init_board_irqs(Exynos4210State *s) | ||
414 | -{ | ||
415 | - uint32_t grp, bit, irq_id, n; | ||
416 | - Exynos4210Irq *is = &s->irqs; | ||
417 | - | ||
418 | - for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
419 | - irq_id = 0; | ||
420 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
421 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
422 | - /* MCT_G0 is passed to External GIC */ | ||
423 | - irq_id = EXT_GIC_ID_MCT_G0; | ||
424 | - } | ||
425 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | ||
426 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { | ||
427 | - /* MCT_G1 is passed to External and GIC */ | ||
428 | - irq_id = EXT_GIC_ID_MCT_G1; | ||
429 | - } | ||
430 | - if (irq_id) { | ||
431 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
432 | - is->ext_gic_irq[irq_id - 32]); | ||
433 | - } else { | ||
434 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
435 | - is->ext_combiner_irq[n]); | ||
436 | - } | ||
437 | - } | ||
438 | - for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
439 | - /* these IDs are passed to Internal Combiner and External GIC */ | ||
440 | - grp = EXYNOS4210_COMBINER_GET_GRP_NUM(n); | ||
441 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
442 | - irq_id = combiner_grp_to_gic_id[grp - | ||
443 | - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
444 | - | ||
445 | - if (irq_id) { | ||
446 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
447 | - is->ext_gic_irq[irq_id - 32]); | ||
448 | - } | ||
449 | - } | ||
450 | -} | ||
451 | - | ||
452 | -/* | ||
453 | - * Get IRQ number from exynos4210 IRQ subsystem stub. | ||
454 | - * To identify IRQ source use internal combiner group and bit number | ||
455 | - * grp - group number | ||
456 | - * bit - bit number inside group | ||
457 | - */ | ||
458 | -uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
459 | -{ | ||
460 | - return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
461 | -} | ||
462 | - | ||
463 | -/********* GIC part *********/ | ||
464 | - | ||
465 | #define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
466 | OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
65 | 467 | ||
66 | -- | 468 | -- |
67 | 2.7.4 | 469 | 2.25.1 |
68 | |||
69 | diff view generated by jsdifflib |
1 | In v8M the MSR and MRS instructions have extra register value | 1 | Switch the creation of the external GIC to the new-style "embedded in |
---|---|---|---|
2 | encodings to allow secure code to access the non-secure banked | 2 | state struct" approach, so we can easily refer to the object |
3 | version of various special registers. | 3 | elsewhere during realize. |
4 | |||
5 | (We don't implement the MSPLIM_NS or PSPLIM_NS aliases, because | ||
6 | we don't currently implement the stack limit registers at all.) | ||
7 | 4 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1505240046-11454-2-git-send-email-peter.maydell@linaro.org | 7 | Message-id: 20220404154658.565020-9-peter.maydell@linaro.org |
11 | --- | 8 | --- |
12 | target/arm/helper.c | 110 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 9 | include/hw/arm/exynos4210.h | 2 ++ |
13 | 1 file changed, 110 insertions(+) | 10 | include/hw/intc/exynos4210_gic.h | 43 ++++++++++++++++++++++++++++++++ |
11 | hw/arm/exynos4210.c | 10 ++++---- | ||
12 | hw/intc/exynos4210_gic.c | 17 ++----------- | ||
13 | MAINTAINERS | 2 +- | ||
14 | 5 files changed, 53 insertions(+), 21 deletions(-) | ||
15 | create mode 100644 include/hw/intc/exynos4210_gic.h | ||
14 | 16 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 19 | --- a/include/hw/arm/exynos4210.h |
18 | +++ b/target/arm/helper.c | 20 | +++ b/include/hw/arm/exynos4210.h |
19 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 21 | @@ -XXX,XX +XXX,XX @@ |
20 | break; | 22 | #include "hw/or-irq.h" |
21 | case 20: /* CONTROL */ | 23 | #include "hw/sysbus.h" |
22 | return env->v7m.control[env->v7m.secure]; | 24 | #include "hw/cpu/a9mpcore.h" |
23 | + case 0x94: /* CONTROL_NS */ | 25 | +#include "hw/intc/exynos4210_gic.h" |
24 | + /* We have to handle this here because unprivileged Secure code | 26 | #include "target/arm/cpu-qom.h" |
25 | + * can read the NS CONTROL register. | 27 | #include "qom/object.h" |
26 | + */ | 28 | |
27 | + if (!env->v7m.secure) { | 29 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { |
28 | + return 0; | 30 | qemu_or_irq pl330_irq_orgate[EXYNOS4210_NUM_DMA]; |
29 | + } | 31 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; |
30 | + return env->v7m.control[M_REG_NS]; | 32 | A9MPPrivState a9mpcore; |
33 | + Exynos4210GicState ext_gic; | ||
34 | }; | ||
35 | |||
36 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
37 | diff --git a/include/hw/intc/exynos4210_gic.h b/include/hw/intc/exynos4210_gic.h | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/include/hw/intc/exynos4210_gic.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +/* | ||
44 | + * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c | ||
45 | + * | ||
46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. | ||
47 | + * All rights reserved. | ||
48 | + * | ||
49 | + * Evgeny Voevodin <e.voevodin@samsung.com> | ||
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or modify it | ||
52 | + * under the terms of the GNU General Public License as published by the | ||
53 | + * Free Software Foundation; either version 2 of the License, or (at your | ||
54 | + * option) any later version. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. | ||
59 | + * See the GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | ||
64 | +#ifndef HW_INTC_EXYNOS4210_GIC_H | ||
65 | +#define HW_INTC_EXYNOS4210_GIC_H | ||
66 | + | ||
67 | +#include "hw/sysbus.h" | ||
68 | + | ||
69 | +#define TYPE_EXYNOS4210_GIC "exynos4210.gic" | ||
70 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) | ||
71 | + | ||
72 | +#define EXYNOS4210_GIC_NCPUS 2 | ||
73 | + | ||
74 | +struct Exynos4210GicState { | ||
75 | + SysBusDevice parent_obj; | ||
76 | + | ||
77 | + MemoryRegion cpu_container; | ||
78 | + MemoryRegion dist_container; | ||
79 | + MemoryRegion cpu_alias[EXYNOS4210_GIC_NCPUS]; | ||
80 | + MemoryRegion dist_alias[EXYNOS4210_GIC_NCPUS]; | ||
81 | + uint32_t num_cpu; | ||
82 | + DeviceState *gic; | ||
83 | +}; | ||
84 | + | ||
85 | +#endif | ||
86 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/exynos4210.c | ||
89 | +++ b/hw/arm/exynos4210.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
91 | sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR, NULL); | ||
92 | |||
93 | /* External GIC */ | ||
94 | - dev = qdev_new("exynos4210.gic"); | ||
95 | - qdev_prop_set_uint32(dev, "num-cpu", EXYNOS4210_NCPUS); | ||
96 | - busdev = SYS_BUS_DEVICE(dev); | ||
97 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
98 | + qdev_prop_set_uint32(DEVICE(&s->ext_gic), "num-cpu", EXYNOS4210_NCPUS); | ||
99 | + busdev = SYS_BUS_DEVICE(&s->ext_gic); | ||
100 | + sysbus_realize(busdev, &error_fatal); | ||
101 | /* Map CPU interface */ | ||
102 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR); | ||
103 | /* Map Distributer interface */ | ||
104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | ||
105 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); | ||
31 | } | 106 | } |
32 | 107 | for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { | |
33 | if (el == 0) { | 108 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(dev, n); |
34 | return 0; /* unprivileged reads others as zero */ | 109 | + s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); |
35 | } | 110 | } |
36 | 111 | ||
37 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 112 | /* Internal Interrupt Combiner */ |
38 | + switch (reg) { | 113 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) |
39 | + case 0x88: /* MSP_NS */ | ||
40 | + if (!env->v7m.secure) { | ||
41 | + return 0; | ||
42 | + } | ||
43 | + return env->v7m.other_ss_msp; | ||
44 | + case 0x89: /* PSP_NS */ | ||
45 | + if (!env->v7m.secure) { | ||
46 | + return 0; | ||
47 | + } | ||
48 | + return env->v7m.other_ss_psp; | ||
49 | + case 0x90: /* PRIMASK_NS */ | ||
50 | + if (!env->v7m.secure) { | ||
51 | + return 0; | ||
52 | + } | ||
53 | + return env->v7m.primask[M_REG_NS]; | ||
54 | + case 0x91: /* BASEPRI_NS */ | ||
55 | + if (!env->v7m.secure) { | ||
56 | + return 0; | ||
57 | + } | ||
58 | + return env->v7m.basepri[M_REG_NS]; | ||
59 | + case 0x93: /* FAULTMASK_NS */ | ||
60 | + if (!env->v7m.secure) { | ||
61 | + return 0; | ||
62 | + } | ||
63 | + return env->v7m.faultmask[M_REG_NS]; | ||
64 | + case 0x98: /* SP_NS */ | ||
65 | + { | ||
66 | + /* This gives the non-secure SP selected based on whether we're | ||
67 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
68 | + */ | ||
69 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
70 | + | ||
71 | + if (!env->v7m.secure) { | ||
72 | + return 0; | ||
73 | + } | ||
74 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | ||
75 | + return env->v7m.other_ss_psp; | ||
76 | + } else { | ||
77 | + return env->v7m.other_ss_msp; | ||
78 | + } | ||
79 | + } | ||
80 | + default: | ||
81 | + break; | ||
82 | + } | ||
83 | + } | ||
84 | + | ||
85 | switch (reg) { | ||
86 | case 8: /* MSP */ | ||
87 | return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ? | ||
88 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
89 | return; | ||
90 | } | 114 | } |
91 | 115 | ||
92 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 116 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
93 | + switch (reg) { | 117 | + object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); |
94 | + case 0x88: /* MSP_NS */ | 118 | } |
95 | + if (!env->v7m.secure) { | 119 | |
96 | + return; | 120 | static void exynos4210_class_init(ObjectClass *klass, void *data) |
97 | + } | 121 | diff --git a/hw/intc/exynos4210_gic.c b/hw/intc/exynos4210_gic.c |
98 | + env->v7m.other_ss_msp = val; | 122 | index XXXXXXX..XXXXXXX 100644 |
99 | + return; | 123 | --- a/hw/intc/exynos4210_gic.c |
100 | + case 0x89: /* PSP_NS */ | 124 | +++ b/hw/intc/exynos4210_gic.c |
101 | + if (!env->v7m.secure) { | 125 | @@ -XXX,XX +XXX,XX @@ |
102 | + return; | 126 | #include "qemu/module.h" |
103 | + } | 127 | #include "hw/irq.h" |
104 | + env->v7m.other_ss_psp = val; | 128 | #include "hw/qdev-properties.h" |
105 | + return; | 129 | +#include "hw/intc/exynos4210_gic.h" |
106 | + case 0x90: /* PRIMASK_NS */ | 130 | #include "hw/arm/exynos4210.h" |
107 | + if (!env->v7m.secure) { | 131 | #include "qom/object.h" |
108 | + return; | 132 | |
109 | + } | 133 | @@ -XXX,XX +XXX,XX @@ |
110 | + env->v7m.primask[M_REG_NS] = val & 1; | 134 | #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100 |
111 | + return; | 135 | #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000 |
112 | + case 0x91: /* BASEPRI_NS */ | 136 | |
113 | + if (!env->v7m.secure) { | 137 | -#define TYPE_EXYNOS4210_GIC "exynos4210.gic" |
114 | + return; | 138 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210GicState, EXYNOS4210_GIC) |
115 | + } | 139 | - |
116 | + env->v7m.basepri[M_REG_NS] = val & 0xff; | 140 | -struct Exynos4210GicState { |
117 | + return; | 141 | - SysBusDevice parent_obj; |
118 | + case 0x93: /* FAULTMASK_NS */ | 142 | - |
119 | + if (!env->v7m.secure) { | 143 | - MemoryRegion cpu_container; |
120 | + return; | 144 | - MemoryRegion dist_container; |
121 | + } | 145 | - MemoryRegion cpu_alias[EXYNOS4210_NCPUS]; |
122 | + env->v7m.faultmask[M_REG_NS] = val & 1; | 146 | - MemoryRegion dist_alias[EXYNOS4210_NCPUS]; |
123 | + return; | 147 | - uint32_t num_cpu; |
124 | + case 0x98: /* SP_NS */ | 148 | - DeviceState *gic; |
125 | + { | 149 | -}; |
126 | + /* This gives the non-secure SP selected based on whether we're | 150 | - |
127 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | 151 | static void exynos4210_gic_set_irq(void *opaque, int irq, int level) |
128 | + */ | 152 | { |
129 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | 153 | Exynos4210GicState *s = (Exynos4210GicState *)opaque; |
130 | + | 154 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_gic_realize(DeviceState *dev, Error **errp) |
131 | + if (!env->v7m.secure) { | 155 | * enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86 |
132 | + return; | 156 | * doesn't figure this out, otherwise and gives spurious warnings. |
133 | + } | 157 | */ |
134 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | 158 | - assert(n <= EXYNOS4210_NCPUS); |
135 | + env->v7m.other_ss_psp = val; | 159 | + assert(n <= EXYNOS4210_GIC_NCPUS); |
136 | + } else { | 160 | for (i = 0; i < n; i++) { |
137 | + env->v7m.other_ss_msp = val; | 161 | /* Map CPU interface per SMP Core */ |
138 | + } | 162 | sprintf(cpu_alias_name, "%s%x", cpu_prefix, i); |
139 | + return; | 163 | diff --git a/MAINTAINERS b/MAINTAINERS |
140 | + } | 164 | index XXXXXXX..XXXXXXX 100644 |
141 | + default: | 165 | --- a/MAINTAINERS |
142 | + break; | 166 | +++ b/MAINTAINERS |
143 | + } | 167 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> |
144 | + } | 168 | L: qemu-arm@nongnu.org |
145 | + | 169 | S: Odd Fixes |
146 | switch (reg) { | 170 | F: hw/*/exynos* |
147 | case 0 ... 7: /* xPSR sub-fields */ | 171 | -F: include/hw/arm/exynos4210.h |
148 | /* only APSR is actually writable */ | 172 | +F: include/hw/*/exynos* |
173 | |||
174 | Calxeda Highbank | ||
175 | M: Rob Herring <robh@kernel.org> | ||
149 | -- | 176 | -- |
150 | 2.7.4 | 177 | 2.25.1 |
151 | |||
152 | diff view generated by jsdifflib |
1 | Make the set_prio() function take a bool indicating | 1 | The only time we use the ext_gic_irq[] array in the Exynos4210Irq |
---|---|---|---|
2 | whether to pend the secure or non-secure version of a banked | 2 | struct is during realize of the SoC -- we initialize it with the |
3 | interrupt, and use this to implement the correct banking | 3 | input IRQs of the external GIC device, and then connect those to |
4 | semantics for the SHPR registers. | 4 | outputs of other devices further on in realize (including in the |
5 | exynos4210_init_board_irqs() function). Now that the ext_gic object | ||
6 | is easily accessible as s->ext_gic we can make the connections | ||
7 | directly from one device to the other without going via this array. | ||
5 | 8 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1505240046-11454-11-git-send-email-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-10-peter.maydell@linaro.org |
9 | --- | 12 | --- |
10 | hw/intc/armv7m_nvic.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++----- | 13 | include/hw/arm/exynos4210.h | 1 - |
11 | hw/intc/trace-events | 2 +- | 14 | hw/arm/exynos4210.c | 12 ++++++------ |
12 | 2 files changed, 88 insertions(+), 10 deletions(-) | 15 | 2 files changed, 6 insertions(+), 7 deletions(-) |
13 | 16 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 17 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 19 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/hw/intc/armv7m_nvic.c | 20 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_raw_execution_priority(void *opaque) | 21 | @@ -XXX,XX +XXX,XX @@ |
19 | return s->exception_prio; | 22 | typedef struct Exynos4210Irq { |
20 | } | 23 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
21 | 24 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | |
22 | -/* caller must call nvic_irq_update() after this */ | 25 | - qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ]; |
23 | -static void set_prio(NVICState *s, unsigned irq, uint8_t prio) | 26 | } Exynos4210Irq; |
24 | +/* caller must call nvic_irq_update() after this. | 27 | |
25 | + * secure indicates the bank to use for banked exceptions (we assert if | 28 | struct Exynos4210State { |
26 | + * we are passed secure=true for a non-banked exception). | 29 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
27 | + */ | 30 | index XXXXXXX..XXXXXXX 100644 |
28 | +static void set_prio(NVICState *s, unsigned irq, bool secure, uint8_t prio) | 31 | --- a/hw/arm/exynos4210.c |
32 | +++ b/hw/arm/exynos4210.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
29 | { | 34 | { |
30 | assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | 35 | uint32_t grp, bit, irq_id, n; |
31 | assert(irq < s->num_irq); | 36 | Exynos4210Irq *is = &s->irqs; |
32 | 37 | + DeviceState *extgicdev = DEVICE(&s->ext_gic); | |
33 | - s->vectors[irq].prio = prio; | 38 | |
34 | + if (secure) { | 39 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
35 | + assert(exc_is_banked(irq)); | 40 | irq_id = 0; |
36 | + s->sec_vectors[irq].prio = prio; | 41 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
37 | + } else { | 42 | } |
38 | + s->vectors[irq].prio = prio; | 43 | if (irq_id) { |
39 | + } | 44 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
40 | + | 45 | - is->ext_gic_irq[irq_id - 32]); |
41 | + trace_nvic_set_prio(irq, secure, prio); | 46 | + qdev_get_gpio_in(extgicdev, |
42 | +} | 47 | + irq_id - 32)); |
43 | + | 48 | } else { |
44 | +/* Return the current raw priority register value. | 49 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
45 | + * secure indicates the bank to use for banked exceptions (we assert if | 50 | is->ext_combiner_irq[n]); |
46 | + * we are passed secure=true for a non-banked exception). | 51 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
47 | + */ | 52 | |
48 | +static int get_prio(NVICState *s, unsigned irq, bool secure) | 53 | if (irq_id) { |
49 | +{ | 54 | s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], |
50 | + assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | 55 | - is->ext_gic_irq[irq_id - 32]); |
51 | + assert(irq < s->num_irq); | 56 | + qdev_get_gpio_in(extgicdev, |
52 | 57 | + irq_id - 32)); | |
53 | - trace_nvic_set_prio(irq, prio); | 58 | } |
54 | + if (secure) { | ||
55 | + assert(exc_is_banked(irq)); | ||
56 | + return s->sec_vectors[irq].prio; | ||
57 | + } else { | ||
58 | + return s->vectors[irq].prio; | ||
59 | + } | ||
60 | } | ||
61 | |||
62 | /* Recompute state and assert irq line accordingly. | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool nvic_user_access_ok(NVICState *s, hwaddr offset, MemTxAttrs attrs) | ||
64 | } | 59 | } |
65 | } | 60 | } |
66 | 61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) | |
67 | +static int shpr_bank(NVICState *s, int exc, MemTxAttrs attrs) | 62 | sysbus_connect_irq(busdev, n, |
68 | +{ | 63 | qdev_get_gpio_in(DEVICE(&s->cpu_irq_orgate[n]), 1)); |
69 | + /* Behaviour for the SHPR register field for this exception: | 64 | } |
70 | + * return M_REG_NS to use the nonsecure vector (including for | 65 | - for (n = 0; n < EXYNOS4210_EXT_GIC_NIRQ; n++) { |
71 | + * non-banked exceptions), M_REG_S for the secure version of | 66 | - s->irqs.ext_gic_irq[n] = qdev_get_gpio_in(DEVICE(&s->ext_gic), n); |
72 | + * a banked exception, and -1 if this field should RAZ/WI. | 67 | - } |
73 | + */ | 68 | |
74 | + switch (exc) { | 69 | /* Internal Interrupt Combiner */ |
75 | + case ARMV7M_EXCP_MEM: | 70 | dev = qdev_new("exynos4210.combiner"); |
76 | + case ARMV7M_EXCP_USAGE: | 71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
77 | + case ARMV7M_EXCP_SVC: | 72 | busdev = SYS_BUS_DEVICE(dev); |
78 | + case ARMV7M_EXCP_PENDSV: | 73 | sysbus_realize_and_unref(busdev, &error_fatal); |
79 | + case ARMV7M_EXCP_SYSTICK: | 74 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { |
80 | + /* Banked exceptions */ | 75 | - sysbus_connect_irq(busdev, n, s->irqs.ext_gic_irq[n]); |
81 | + return attrs.secure; | 76 | + sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); |
82 | + case ARMV7M_EXCP_BUS: | 77 | } |
83 | + /* Not banked, RAZ/WI from nonsecure if BFHFNMINS is zero */ | 78 | exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); |
84 | + if (!attrs.secure && | 79 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); |
85 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
86 | + return -1; | ||
87 | + } | ||
88 | + return M_REG_NS; | ||
89 | + case ARMV7M_EXCP_SECURE: | ||
90 | + /* Not banked, RAZ/WI from nonsecure */ | ||
91 | + if (!attrs.secure) { | ||
92 | + return -1; | ||
93 | + } | ||
94 | + return M_REG_NS; | ||
95 | + case ARMV7M_EXCP_DEBUG: | ||
96 | + /* Not banked. TODO should RAZ/WI if DEMCR.SDME is set */ | ||
97 | + return M_REG_NS; | ||
98 | + case 8 ... 10: | ||
99 | + case 13: | ||
100 | + /* RES0 */ | ||
101 | + return -1; | ||
102 | + default: | ||
103 | + /* Not reachable due to decode of SHPR register addresses */ | ||
104 | + g_assert_not_reached(); | ||
105 | + } | ||
106 | +} | ||
107 | + | ||
108 | static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
109 | uint64_t *data, unsigned size, | ||
110 | MemTxAttrs attrs) | ||
111 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
112 | } | ||
113 | } | ||
114 | break; | ||
115 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
116 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
117 | val = 0; | ||
118 | for (i = 0; i < size; i++) { | ||
119 | - val |= s->vectors[(offset - 0xd14) + i].prio << (i * 8); | ||
120 | + unsigned hdlidx = (offset - 0xd14) + i; | ||
121 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
122 | + | ||
123 | + if (sbank < 0) { | ||
124 | + continue; | ||
125 | + } | ||
126 | + val = deposit32(val, i * 8, 8, get_prio(s, hdlidx, sbank)); | ||
127 | } | ||
128 | break; | ||
129 | case 0xfe0 ... 0xfff: /* ID. */ | ||
130 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
131 | |||
132 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
133 | if (attrs.secure || s->itns[startvec + i]) { | ||
134 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
135 | + set_prio(s, startvec + i, false, (value >> (i * 8)) & 0xff); | ||
136 | } | ||
137 | } | ||
138 | nvic_irq_update(s); | ||
139 | return MEMTX_OK; | ||
140 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
141 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
142 | for (i = 0; i < size; i++) { | ||
143 | unsigned hdlidx = (offset - 0xd14) + i; | ||
144 | - set_prio(s, hdlidx, (value >> (i * 8)) & 0xff); | ||
145 | + int newprio = extract32(value, i * 8, 8); | ||
146 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
147 | + | ||
148 | + if (sbank < 0) { | ||
149 | + continue; | ||
150 | + } | ||
151 | + set_prio(s, hdlidx, sbank, newprio); | ||
152 | } | ||
153 | nvic_irq_update(s); | ||
154 | return MEMTX_OK; | ||
155 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/hw/intc/trace-events | ||
158 | +++ b/hw/intc/trace-events | ||
159 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
160 | # hw/intc/armv7m_nvic.c | ||
161 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
162 | nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
163 | -nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
164 | +nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank %d priority %d" | ||
165 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
166 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
167 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
168 | -- | 80 | -- |
169 | 2.7.4 | 81 | 2.25.1 |
170 | |||
171 | diff view generated by jsdifflib |
1 | Don't use the old_mmio struct in memory region ops. | 1 | The function exynos4210_combiner_get_gpioin() currently lives in |
---|---|---|---|
2 | exynos4210_combiner.c, but it isn't really part of the combiner | ||
3 | device itself -- it is a function that implements the wiring up of | ||
4 | some interrupt sources to multiple combiner inputs. Move it to live | ||
5 | with the other SoC-level code in exynos4210.c, along with a few | ||
6 | macros previously defined in exynos4210.h which are now used only | ||
7 | in exynos4210.c. | ||
2 | 8 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-5-git-send-email-peter.maydell@linaro.org | 11 | Message-id: 20220404154658.565020-11-peter.maydell@linaro.org |
6 | --- | 12 | --- |
7 | hw/timer/omap_gptimer.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 13 | include/hw/arm/exynos4210.h | 11 ----- |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 14 | hw/arm/exynos4210.c | 82 +++++++++++++++++++++++++++++++++++ |
15 | hw/intc/exynos4210_combiner.c | 77 -------------------------------- | ||
16 | 3 files changed, 82 insertions(+), 88 deletions(-) | ||
9 | 17 | ||
10 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | 18 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
11 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/omap_gptimer.c | 20 | --- a/include/hw/arm/exynos4210.h |
13 | +++ b/hw/timer/omap_gptimer.c | 21 | +++ b/include/hw/arm/exynos4210.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | 22 | @@ -XXX,XX +XXX,XX @@ |
15 | s->writeh = (uint16_t) value; | 23 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ |
24 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) | ||
25 | |||
26 | -#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit)) | ||
27 | -#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | ||
28 | -#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
29 | - ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
30 | - | ||
31 | /* IRQs number for external and internal GIC */ | ||
32 | #define EXYNOS4210_EXT_GIC_NIRQ (160-32) | ||
33 | #define EXYNOS4210_INT_GIC_NIRQ 64 | ||
34 | @@ -XXX,XX +XXX,XX @@ void exynos4210_write_secondary(ARMCPU *cpu, | ||
35 | * bit - bit number inside group */ | ||
36 | uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit); | ||
37 | |||
38 | -/* | ||
39 | - * Get Combiner input GPIO into irqs structure | ||
40 | - */ | ||
41 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
42 | - int ext); | ||
43 | - | ||
44 | /* | ||
45 | * exynos4210 UART | ||
46 | */ | ||
47 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/exynos4210.c | ||
50 | +++ b/hw/arm/exynos4210.c | ||
51 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
52 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
53 | }; | ||
54 | |||
55 | +#define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp) * 8 + (bit)) | ||
56 | +#define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8) | ||
57 | +#define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ | ||
58 | + ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) | ||
59 | + | ||
60 | /* | ||
61 | * Initialize board IRQs. | ||
62 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
64 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
16 | } | 65 | } |
17 | 66 | ||
18 | +static uint64_t omap_gp_timer_readfn(void *opaque, hwaddr addr, | 67 | +/* |
19 | + unsigned size) | 68 | + * Get Combiner input GPIO into irqs structure |
69 | + */ | ||
70 | +static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
71 | + DeviceState *dev, int ext) | ||
20 | +{ | 72 | +{ |
21 | + switch (size) { | 73 | + int n; |
22 | + case 1: | 74 | + int bit; |
23 | + return omap_badwidth_read32(opaque, addr); | 75 | + int max; |
24 | + case 2: | 76 | + qemu_irq *irq; |
25 | + return omap_gp_timer_readh(opaque, addr); | 77 | + |
26 | + case 4: | 78 | + max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
27 | + return omap_gp_timer_readw(opaque, addr); | 79 | + EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
28 | + default: | 80 | + irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; |
29 | + g_assert_not_reached(); | 81 | + |
82 | + /* | ||
83 | + * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
84 | + * so let split them. | ||
85 | + */ | ||
86 | + for (n = 0; n < max; n++) { | ||
87 | + | ||
88 | + bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
89 | + | ||
90 | + switch (n) { | ||
91 | + /* MDNIE_LCD1 INTG1 */ | ||
92 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
93 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
94 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
95 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
96 | + continue; | ||
97 | + | ||
98 | + /* TMU INTG3 */ | ||
99 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
100 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
101 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
102 | + continue; | ||
103 | + | ||
104 | + /* LCD1 INTG12 */ | ||
105 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
106 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
107 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
108 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
109 | + continue; | ||
110 | + | ||
111 | + /* Multi-Core Timer INTG12 */ | ||
112 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
113 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
114 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
115 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
116 | + continue; | ||
117 | + | ||
118 | + /* Multi-Core Timer INTG35 */ | ||
119 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
120 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
121 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
122 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
123 | + continue; | ||
124 | + | ||
125 | + /* Multi-Core Timer INTG51 */ | ||
126 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
127 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
128 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
129 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
130 | + continue; | ||
131 | + | ||
132 | + /* Multi-Core Timer INTG53 */ | ||
133 | + case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
134 | + EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
135 | + irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
136 | + irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
137 | + continue; | ||
138 | + } | ||
139 | + | ||
140 | + irq[n] = qdev_get_gpio_in(dev, n); | ||
30 | + } | 141 | + } |
31 | +} | 142 | +} |
32 | + | 143 | + |
33 | +static void omap_gp_timer_writefn(void *opaque, hwaddr addr, | 144 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
34 | + uint64_t value, unsigned size) | 145 | 0x09, 0x00, 0x00, 0x00 }; |
35 | +{ | 146 | |
36 | + switch (size) { | 147 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c |
37 | + case 1: | 148 | index XXXXXXX..XXXXXXX 100644 |
38 | + omap_badwidth_write32(opaque, addr, value); | 149 | --- a/hw/intc/exynos4210_combiner.c |
39 | + break; | 150 | +++ b/hw/intc/exynos4210_combiner.c |
40 | + case 2: | 151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_exynos4210_combiner = { |
41 | + omap_gp_timer_writeh(opaque, addr, value); | 152 | } |
42 | + break; | ||
43 | + case 4: | ||
44 | + omap_gp_timer_write(opaque, addr, value); | ||
45 | + break; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static const MemoryRegionOps omap_gp_timer_ops = { | ||
52 | - .old_mmio = { | ||
53 | - .read = { | ||
54 | - omap_badwidth_read32, | ||
55 | - omap_gp_timer_readh, | ||
56 | - omap_gp_timer_readw, | ||
57 | - }, | ||
58 | - .write = { | ||
59 | - omap_badwidth_write32, | ||
60 | - omap_gp_timer_writeh, | ||
61 | - omap_gp_timer_write, | ||
62 | - }, | ||
63 | - }, | ||
64 | + .read = omap_gp_timer_readfn, | ||
65 | + .write = omap_gp_timer_writefn, | ||
66 | + .valid.min_access_size = 1, | ||
67 | + .valid.max_access_size = 4, | ||
68 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
69 | }; | 153 | }; |
70 | 154 | ||
155 | -/* | ||
156 | - * Get Combiner input GPIO into irqs structure | ||
157 | - */ | ||
158 | -void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev, | ||
159 | - int ext) | ||
160 | -{ | ||
161 | - int n; | ||
162 | - int bit; | ||
163 | - int max; | ||
164 | - qemu_irq *irq; | ||
165 | - | ||
166 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : | ||
167 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
168 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
169 | - | ||
170 | - /* | ||
171 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
172 | - * so let split them. | ||
173 | - */ | ||
174 | - for (n = 0; n < max; n++) { | ||
175 | - | ||
176 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
177 | - | ||
178 | - switch (n) { | ||
179 | - /* MDNIE_LCD1 INTG1 */ | ||
180 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
181 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
182 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
183 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
184 | - continue; | ||
185 | - | ||
186 | - /* TMU INTG3 */ | ||
187 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
188 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
189 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
190 | - continue; | ||
191 | - | ||
192 | - /* LCD1 INTG12 */ | ||
193 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
194 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
195 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
196 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
197 | - continue; | ||
198 | - | ||
199 | - /* Multi-Core Timer INTG12 */ | ||
200 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
201 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
202 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
203 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
204 | - continue; | ||
205 | - | ||
206 | - /* Multi-Core Timer INTG35 */ | ||
207 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
208 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
209 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
210 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
211 | - continue; | ||
212 | - | ||
213 | - /* Multi-Core Timer INTG51 */ | ||
214 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
215 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
216 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
217 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
218 | - continue; | ||
219 | - | ||
220 | - /* Multi-Core Timer INTG53 */ | ||
221 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
222 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
223 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
224 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
225 | - continue; | ||
226 | - } | ||
227 | - | ||
228 | - irq[n] = qdev_get_gpio_in(dev, n); | ||
229 | - } | ||
230 | -} | ||
231 | - | ||
232 | static uint64_t | ||
233 | exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size) | ||
234 | { | ||
71 | -- | 235 | -- |
72 | 2.7.4 | 236 | 2.25.1 |
73 | |||
74 | diff view generated by jsdifflib |
1 | The ICSR NVIC register is banked for v8M. This doesn't | 1 | Delete a couple of #defines which are never used. |
---|---|---|---|
2 | require any new state, but it does mean that some bits | ||
3 | are controlled by BFHNFNMINS and some bits must work | ||
4 | with the correct banked exception. There is also a new | ||
5 | in v8M PENDNMICLR bit. | ||
6 | 2 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 1505240046-11454-18-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20220404154658.565020-12-peter.maydell@linaro.org |
10 | --- | 6 | --- |
11 | hw/intc/armv7m_nvic.c | 45 ++++++++++++++++++++++++++++++++------------- | 7 | include/hw/arm/exynos4210.h | 4 ---- |
12 | 1 file changed, 32 insertions(+), 13 deletions(-) | 8 | 1 file changed, 4 deletions(-) |
13 | 9 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 10 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
15 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 12 | --- a/include/hw/arm/exynos4210.h |
17 | +++ b/hw/intc/armv7m_nvic.c | 13 | +++ b/include/hw/arm/exynos4210.h |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 14 | @@ -XXX,XX +XXX,XX @@ |
19 | } | 15 | #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \ |
20 | case 0xd00: /* CPUID Base. */ | 16 | (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8) |
21 | return cpu->midr; | 17 | |
22 | - case 0xd04: /* Interrupt Control State. */ | 18 | -/* IRQs number for external and internal GIC */ |
23 | + case 0xd04: /* Interrupt Control State (ICSR) */ | 19 | -#define EXYNOS4210_EXT_GIC_NIRQ (160-32) |
24 | /* VECTACTIVE */ | 20 | -#define EXYNOS4210_INT_GIC_NIRQ 64 |
25 | val = cpu->env.v7m.exception; | 21 | - |
26 | /* VECTPENDING */ | 22 | #define EXYNOS4210_I2C_NUMBER 9 |
27 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 23 | |
28 | if (nvic_rettobase(s)) { | 24 | #define EXYNOS4210_NUM_DMA 3 |
29 | val |= (1 << 11); | ||
30 | } | ||
31 | - /* PENDSTSET */ | ||
32 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | ||
33 | - val |= (1 << 26); | ||
34 | - } | ||
35 | - /* PENDSVSET */ | ||
36 | - if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | ||
37 | - val |= (1 << 28); | ||
38 | + if (attrs.secure) { | ||
39 | + /* PENDSTSET */ | ||
40 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].pending) { | ||
41 | + val |= (1 << 26); | ||
42 | + } | ||
43 | + /* PENDSVSET */ | ||
44 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].pending) { | ||
45 | + val |= (1 << 28); | ||
46 | + } | ||
47 | + } else { | ||
48 | + /* PENDSTSET */ | ||
49 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | ||
50 | + val |= (1 << 26); | ||
51 | + } | ||
52 | + /* PENDSVSET */ | ||
53 | + if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | ||
54 | + val |= (1 << 28); | ||
55 | + } | ||
56 | } | ||
57 | /* NMIPENDSET */ | ||
58 | - if (s->vectors[ARMV7M_EXCP_NMI].pending) { | ||
59 | + if ((cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
60 | + s->vectors[ARMV7M_EXCP_NMI].pending) { | ||
61 | val |= (1 << 31); | ||
62 | } | ||
63 | - /* ISRPREEMPT not implemented */ | ||
64 | + /* ISRPREEMPT: RES0 when halting debug not implemented */ | ||
65 | + /* STTNS: RES0 for the Main Extension */ | ||
66 | return val; | ||
67 | case 0xd08: /* Vector Table Offset. */ | ||
68 | return cpu->env.v7m.vecbase[attrs.secure]; | ||
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
70 | nvic_irq_update(s); | ||
71 | break; | ||
72 | } | ||
73 | - case 0xd04: /* Interrupt Control State. */ | ||
74 | - if (value & (1 << 31)) { | ||
75 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
76 | + case 0xd04: /* Interrupt Control State (ICSR) */ | ||
77 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
78 | + if (value & (1 << 31)) { | ||
79 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
80 | + } else if (value & (1 << 30) && | ||
81 | + arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* PENDNMICLR didn't exist in v7M */ | ||
83 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_NMI, false); | ||
84 | + } | ||
85 | } | ||
86 | if (value & (1 << 28)) { | ||
87 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
88 | -- | 25 | -- |
89 | 2.7.4 | 26 | 2.25.1 |
90 | |||
91 | diff view generated by jsdifflib |
1 | Instead of looking up the pending priority | 1 | In exynos4210_init_board_irqs(), use the TYPE_SPLIT_IRQ device |
---|---|---|---|
2 | in nvic_pending_prio(), cache it in a new state struct | 2 | instead of qemu_irq_split(). |
3 | field. The calculation of the pending priority given | ||
4 | the interrupt number is more complicated in v8M with | ||
5 | the security extension, so the caching will be worthwhile. | ||
6 | |||
7 | This changes nvic_pending_prio() from returning a full | ||
8 | (group + subpriority) priority value to returning a group | ||
9 | priority. This doesn't require changes to its callsites | ||
10 | because we use it only in comparisons of the form | ||
11 | execution_prio > nvic_pending_prio() | ||
12 | and execution priority is always a group priority, so | ||
13 | a test (exec prio > full prio) is true if and only if | ||
14 | (execprio > group_prio). | ||
15 | |||
16 | (Architecturally the expected comparison is with the | ||
17 | group priority for this sort of "would we preempt" test; | ||
18 | we were only doing a test with a full priority as an | ||
19 | optimisation to avoid the mask, which is possible | ||
20 | precisely because the two comparisons always give the | ||
21 | same answer.) | ||
22 | 3 | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
25 | Message-id: 1505240046-11454-5-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20220404154658.565020-13-peter.maydell@linaro.org |
26 | --- | 7 | --- |
27 | include/hw/intc/armv7m_nvic.h | 2 ++ | 8 | include/hw/arm/exynos4210.h | 9 ++++++++ |
28 | hw/intc/armv7m_nvic.c | 23 +++++++++++++---------- | 9 | hw/arm/exynos4210.c | 41 +++++++++++++++++++++++++++++-------- |
29 | hw/intc/trace-events | 2 +- | 10 | 2 files changed, 42 insertions(+), 8 deletions(-) |
30 | 3 files changed, 16 insertions(+), 11 deletions(-) | ||
31 | 11 | ||
32 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 12 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
33 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/include/hw/intc/armv7m_nvic.h | 14 | --- a/include/hw/arm/exynos4210.h |
35 | +++ b/include/hw/intc/armv7m_nvic.h | 15 | +++ b/include/hw/arm/exynos4210.h |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 16 | @@ -XXX,XX +XXX,XX @@ |
37 | * - vectpending | 17 | #include "hw/sysbus.h" |
38 | * - vectpending_is_secure | 18 | #include "hw/cpu/a9mpcore.h" |
39 | * - exception_prio | 19 | #include "hw/intc/exynos4210_gic.h" |
40 | + * - vectpending_prio | 20 | +#include "hw/core/split-irq.h" |
41 | */ | 21 | #include "target/arm/cpu-qom.h" |
42 | unsigned int vectpending; /* highest prio pending enabled exception */ | 22 | #include "qom/object.h" |
43 | /* true if vectpending is a banked secure exception, ie it is in | 23 | |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 24 | @@ -XXX,XX +XXX,XX @@ |
45 | */ | 25 | |
46 | bool vectpending_is_s_banked; | 26 | #define EXYNOS4210_NUM_DMA 3 |
47 | int exception_prio; /* group prio of the highest prio active exception */ | 27 | |
48 | + int vectpending_prio; /* group prio of the exeception in vectpending */ | 28 | +/* |
49 | 29 | + * We need one splitter for every external combiner input, plus | |
50 | MemoryRegion sysregmem; | 30 | + * one for every non-zero entry in combiner_grp_to_gic_id[]. |
51 | MemoryRegion sysreg_ns_mem; | 31 | + * We'll assert in exynos4210_init_board_irqs() if this is wrong. |
52 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 32 | + */ |
33 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) | ||
34 | + | ||
35 | typedef struct Exynos4210Irq { | ||
36 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
37 | qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; | ||
38 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
39 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
40 | A9MPPrivState a9mpcore; | ||
41 | Exynos4210GicState ext_gic; | ||
42 | + SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | ||
43 | }; | ||
44 | |||
45 | #define TYPE_EXYNOS4210_SOC "exynos4210" | ||
46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/intc/armv7m_nvic.c | 48 | --- a/hw/arm/exynos4210.c |
55 | +++ b/hw/intc/armv7m_nvic.c | 49 | +++ b/hw/arm/exynos4210.c |
56 | @@ -XXX,XX +XXX,XX @@ static const uint8_t nvic_id[] = { | 50 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
57 | 51 | uint32_t grp, bit, irq_id, n; | |
58 | static int nvic_pending_prio(NVICState *s) | 52 | Exynos4210Irq *is = &s->irqs; |
59 | { | 53 | DeviceState *extgicdev = DEVICE(&s->ext_gic); |
60 | - /* return the priority of the current pending interrupt, | 54 | + int splitcount = 0; |
61 | + /* return the group priority of the current pending interrupt, | 55 | + DeviceState *splitter; |
62 | * or NVIC_NOEXC_PRIO if no interrupt is pending | 56 | |
63 | */ | 57 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
64 | - return s->vectpending ? s->vectors[s->vectpending].prio : NVIC_NOEXC_PRIO; | 58 | irq_id = 0; |
65 | + return s->vectpending_prio; | 59 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
60 | /* MCT_G1 is passed to External and GIC */ | ||
61 | irq_id = EXT_GIC_ID_MCT_G1; | ||
62 | } | ||
63 | + | ||
64 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
65 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
66 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
67 | + qdev_realize(splitter, NULL, &error_abort); | ||
68 | + splitcount++; | ||
69 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
70 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
71 | if (irq_id) { | ||
72 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
73 | - qdev_get_gpio_in(extgicdev, | ||
74 | - irq_id - 32)); | ||
75 | + qdev_connect_gpio_out(splitter, 1, | ||
76 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
77 | } else { | ||
78 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
79 | - is->ext_combiner_irq[n]); | ||
80 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
81 | } | ||
82 | } | ||
83 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | ||
84 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
85 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; | ||
86 | |||
87 | if (irq_id) { | ||
88 | - s->irq_table[n] = qemu_irq_split(is->int_combiner_irq[n], | ||
89 | - qdev_get_gpio_in(extgicdev, | ||
90 | - irq_id - 32)); | ||
91 | + assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
92 | + splitter = DEVICE(&s->splitter[splitcount]); | ||
93 | + qdev_prop_set_uint16(splitter, "num-lines", 2); | ||
94 | + qdev_realize(splitter, NULL, &error_abort); | ||
95 | + splitcount++; | ||
96 | + s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
97 | + qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
98 | + qdev_connect_gpio_out(splitter, 1, | ||
99 | + qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
100 | } | ||
101 | } | ||
102 | + /* | ||
103 | + * We check this here to avoid a more obscure assert later when | ||
104 | + * qdev_assert_realized_properly() checks that we realized every | ||
105 | + * child object we initialized. | ||
106 | + */ | ||
107 | + assert(splitcount == EXYNOS4210_NUM_SPLITTERS); | ||
66 | } | 108 | } |
67 | 109 | ||
68 | /* Return the value of the ISCR RETTOBASE bit: | 110 | /* |
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) |
70 | active_prio &= nvic_gprio_mask(s); | 112 | object_initialize_child(obj, name, &s->cpu_irq_orgate[i], TYPE_OR_IRQ); |
71 | } | 113 | } |
72 | 114 | ||
73 | + if (pend_prio > 0) { | 115 | + for (i = 0; i < ARRAY_SIZE(s->splitter); i++) { |
74 | + pend_prio &= nvic_gprio_mask(s); | 116 | + g_autofree char *name = g_strdup_printf("irq-splitter%d", i); |
117 | + object_initialize_child(obj, name, &s->splitter[i], TYPE_SPLIT_IRQ); | ||
75 | + } | 118 | + } |
76 | + | 119 | + |
77 | s->vectpending = pend_irq; | 120 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); |
78 | + s->vectpending_prio = pend_prio; | 121 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); |
79 | s->exception_prio = active_prio; | ||
80 | |||
81 | - trace_nvic_recompute_state(s->vectpending, s->exception_prio); | ||
82 | + trace_nvic_recompute_state(s->vectpending, | ||
83 | + s->vectpending_prio, | ||
84 | + s->exception_prio); | ||
85 | } | 122 | } |
86 | |||
87 | /* Return the current execution priority of the CPU | ||
88 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
89 | CPUARMState *env = &s->cpu->env; | ||
90 | const int pending = s->vectpending; | ||
91 | const int running = nvic_exec_prio(s); | ||
92 | - int pendgroupprio; | ||
93 | VecInfo *vec; | ||
94 | |||
95 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
97 | assert(vec->enabled); | ||
98 | assert(vec->pending); | ||
99 | |||
100 | - pendgroupprio = vec->prio; | ||
101 | - if (pendgroupprio > 0) { | ||
102 | - pendgroupprio &= nvic_gprio_mask(s); | ||
103 | - } | ||
104 | - assert(pendgroupprio < running); | ||
105 | + assert(s->vectpending_prio < running); | ||
106 | |||
107 | - trace_nvic_acknowledge_irq(pending, vec->prio); | ||
108 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | ||
109 | |||
110 | vec->active = 1; | ||
111 | vec->pending = 0; | ||
112 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
113 | s->exception_prio = NVIC_NOEXC_PRIO; | ||
114 | s->vectpending = 0; | ||
115 | s->vectpending_is_s_banked = false; | ||
116 | + s->vectpending_prio = NVIC_NOEXC_PRIO; | ||
117 | } | ||
118 | |||
119 | static void nvic_systick_trigger(void *opaque, int n, int level) | ||
120 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/intc/trace-events | ||
123 | +++ b/hw/intc/trace-events | ||
124 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor 0x%x | ||
125 | gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending SGI %d" | ||
126 | |||
127 | # hw/intc/armv7m_nvic.c | ||
128 | -nvic_recompute_state(int vectpending, int exception_prio) "NVIC state recomputed: vectpending %d exception_prio %d" | ||
129 | +nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
130 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
131 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
132 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
133 | -- | 123 | -- |
134 | 2.7.4 | 124 | 2.25.1 |
135 | |||
136 | diff view generated by jsdifflib |
1 | If AIRCR.BFHFNMINS is clear, then although NonSecure HardFault | 1 | In exynos4210_init_board_irqs(), the loop that handles IRQ lines that |
---|---|---|---|
2 | can still be pended via SHCSR.HARDFAULTPENDED it mustn't actually | 2 | are in a range that applies to the internal combiner only creates a |
3 | preempt execution. The simple way to achieve this is to clear the | 3 | splitter for those interrupts which go to both the internal combiner |
4 | enable bit for it, since the enable bit isn't guest visible. | 4 | and to the external GIC, but it does nothing at all for the |
5 | interrupts which don't go to the external GIC, leaving the | ||
6 | irq_table[] array element empty for those. (This will result in | ||
7 | those interrupts simply being lost, not in a QEMU crash.) | ||
8 | |||
9 | I don't have a reliable datasheet for this SoC, but since we do wire | ||
10 | up one interrupt line in this category (the HDMI I2C device on | ||
11 | interrupt 16,1), this seems like it must be a bug in the existing | ||
12 | QEMU code. Fill in the irq_table[] entries where we're not splitting | ||
13 | the IRQ to both the internal combiner and the external GIC with the | ||
14 | IRQ line of the internal combiner. (That is, these IRQ lines go to | ||
15 | just one device, not multiple.) | ||
16 | |||
17 | This bug didn't have any visible guest effects because the only | ||
18 | implemented device that was affected was the HDMI I2C controller, | ||
19 | and we never connect any I2C devices to that bus. | ||
5 | 20 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1505240046-11454-15-git-send-email-peter.maydell@linaro.org | 23 | Message-id: 20220404154658.565020-14-peter.maydell@linaro.org |
9 | --- | 24 | --- |
10 | hw/intc/armv7m_nvic.c | 12 ++++++++++-- | 25 | hw/arm/exynos4210.c | 2 ++ |
11 | 1 file changed, 10 insertions(+), 2 deletions(-) | 26 | 1 file changed, 2 insertions(+) |
12 | 27 | ||
13 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 28 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
14 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/intc/armv7m_nvic.c | 30 | --- a/hw/arm/exynos4210.c |
16 | +++ b/hw/intc/armv7m_nvic.c | 31 | +++ b/hw/arm/exynos4210.c |
17 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 32 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
18 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
19 | R_V7M_AIRCR_BFHFNMINS_MASK | | 34 | qdev_connect_gpio_out(splitter, 1, |
20 | R_V7M_AIRCR_PRIS_MASK); | 35 | qdev_get_gpio_in(extgicdev, irq_id - 32)); |
21 | - /* BFHFNMINS changes the priority of Secure HardFault */ | 36 | + } else { |
22 | + /* BFHFNMINS changes the priority of Secure HardFault, and | 37 | + s->irq_table[n] = is->int_combiner_irq[n]; |
23 | + * allows a pending Non-secure HardFault to preempt (which | 38 | } |
24 | + * we implement by marking it enabled). | ||
25 | + */ | ||
26 | if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
27 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | ||
28 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
29 | } else { | ||
30 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
31 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | ||
32 | } | ||
33 | } | ||
34 | nvic_irq_update(s); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
36 | NVICState *s = NVIC(dev); | ||
37 | |||
38 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | ||
39 | - s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
40 | /* MEM, BUS, and USAGE are enabled through | ||
41 | * the System Handler Control register | ||
42 | */ | ||
43 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
44 | |||
45 | /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | ||
46 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
47 | + /* If AIRCR.BFHFNMINS is 0 then NS HF is (effectively) disabled */ | ||
48 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | ||
49 | + } else { | ||
50 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
51 | } | 39 | } |
52 | 40 | /* | |
53 | /* Strictly speaking the reset handler should be enabled. | ||
54 | -- | 41 | -- |
55 | 2.7.4 | 42 | 2.25.1 |
56 | |||
57 | diff view generated by jsdifflib |
1 | Update armv7m_nvic_acknowledge_irq() and armv7m_nvic_complete_irq() | 1 | Currently for the interrupts MCT_G0 and MCT_G1 which are |
---|---|---|---|
2 | to handle banked exceptions: | 2 | the only ones in the input range of the external combiner |
3 | * acknowledge needs to use the correct vector, which may be | 3 | and which are also wired to the external GIC, we connect |
4 | in sec_vectors[] | 4 | them only to the internal combiner and the external GIC. |
5 | * acknowledge needs to return to its caller whether the | 5 | This seems likely to be a bug, as all other interrupts |
6 | exception should be taken to secure or non-secure state | 6 | which are in the input range of both combiners are |
7 | * complete needs its caller to tell it whether the exception | 7 | connected to both combiners. (The fact that the code in |
8 | being completed is a secure one or not | 8 | exynos4210_combiner_get_gpioin() is also trying to wire |
9 | up these inputs on both combiners also suggests this.) | ||
10 | |||
11 | Wire these interrupts up to both combiners, like the rest. | ||
9 | 12 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-20-git-send-email-peter.maydell@linaro.org | 15 | Message-id: 20220404154658.565020-15-peter.maydell@linaro.org |
13 | --- | 16 | --- |
14 | target/arm/cpu.h | 15 +++++++++++++-- | 17 | hw/arm/exynos4210.c | 7 +++---- |
15 | hw/intc/armv7m_nvic.c | 26 ++++++++++++++++++++------ | 18 | 1 file changed, 3 insertions(+), 4 deletions(-) |
16 | target/arm/helper.c | 8 +++++--- | ||
17 | hw/intc/trace-events | 4 ++-- | ||
18 | 4 files changed, 40 insertions(+), 13 deletions(-) | ||
19 | 19 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
21 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 22 | --- a/hw/arm/exynos4210.c |
23 | +++ b/target/arm/cpu.h | 23 | +++ b/hw/arm/exynos4210.c |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 24 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
25 | * of architecturally banked exceptions. | 25 | |
26 | */ | 26 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
27 | void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 27 | splitter = DEVICE(&s->splitter[splitcount]); |
28 | -void armv7m_nvic_acknowledge_irq(void *opaque); | 28 | - qdev_prop_set_uint16(splitter, "num-lines", 2); |
29 | +/** | 29 | + qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); |
30 | + * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 30 | qdev_realize(splitter, NULL, &error_abort); |
31 | + * @opaque: the NVIC | 31 | splitcount++; |
32 | + * | 32 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); |
33 | + * Move the current highest priority pending exception from the pending | 33 | qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); |
34 | + * state to the active state, and update v7m.exception to indicate that | 34 | + qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
35 | + * it is the exception currently being handled. | 35 | if (irq_id) { |
36 | + * | 36 | - qdev_connect_gpio_out(splitter, 1, |
37 | + * Returns: true if exception should be taken to Secure state, false for NS | 37 | + qdev_connect_gpio_out(splitter, 2, |
38 | + */ | 38 | qdev_get_gpio_in(extgicdev, irq_id - 32)); |
39 | +bool armv7m_nvic_acknowledge_irq(void *opaque); | 39 | - } else { |
40 | /** | 40 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); |
41 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
42 | * @opaque: the NVIC | ||
43 | * @irq: the exception number to complete | ||
44 | + * @secure: true if this exception was secure | ||
45 | * | ||
46 | * Returns: -1 if the irq was not active | ||
47 | * 1 if completing this irq brought us back to base (no active irqs) | ||
48 | * 0 if there is still an irq active after this one was completed | ||
49 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
50 | */ | ||
51 | -int armv7m_nvic_complete_irq(void *opaque, int irq); | ||
52 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | ||
53 | /** | ||
54 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
55 | * @opaque: the NVIC | ||
56 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/intc/armv7m_nvic.c | ||
59 | +++ b/hw/intc/armv7m_nvic.c | ||
60 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
61 | } | ||
62 | |||
63 | /* Make pending IRQ active. */ | ||
64 | -void armv7m_nvic_acknowledge_irq(void *opaque) | ||
65 | +bool armv7m_nvic_acknowledge_irq(void *opaque) | ||
66 | { | ||
67 | NVICState *s = (NVICState *)opaque; | ||
68 | CPUARMState *env = &s->cpu->env; | ||
69 | const int pending = s->vectpending; | ||
70 | const int running = nvic_exec_prio(s); | ||
71 | VecInfo *vec; | ||
72 | + bool targets_secure; | ||
73 | |||
74 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | ||
75 | |||
76 | - vec = &s->vectors[pending]; | ||
77 | + if (s->vectpending_is_s_banked) { | ||
78 | + vec = &s->sec_vectors[pending]; | ||
79 | + targets_secure = true; | ||
80 | + } else { | ||
81 | + vec = &s->vectors[pending]; | ||
82 | + targets_secure = !exc_is_banked(s->vectpending) && | ||
83 | + exc_targets_secure(s, s->vectpending); | ||
84 | + } | ||
85 | |||
86 | assert(vec->enabled); | ||
87 | assert(vec->pending); | ||
88 | |||
89 | assert(s->vectpending_prio < running); | ||
90 | |||
91 | - trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | ||
92 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure); | ||
93 | |||
94 | vec->active = 1; | ||
95 | vec->pending = 0; | ||
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
97 | env->v7m.exception = s->vectpending; | ||
98 | |||
99 | nvic_irq_update(s); | ||
100 | + | ||
101 | + return targets_secure; | ||
102 | } | ||
103 | |||
104 | -int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
105 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
106 | { | ||
107 | NVICState *s = (NVICState *)opaque; | ||
108 | VecInfo *vec; | ||
109 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
110 | |||
111 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
112 | |||
113 | - vec = &s->vectors[irq]; | ||
114 | + if (secure && exc_is_banked(irq)) { | ||
115 | + vec = &s->sec_vectors[irq]; | ||
116 | + } else { | ||
117 | + vec = &s->vectors[irq]; | ||
118 | + } | ||
119 | |||
120 | - trace_nvic_complete_irq(irq); | ||
121 | + trace_nvic_complete_irq(irq, secure); | ||
122 | |||
123 | if (!vec->active) { | ||
124 | /* Tell the caller this was an illegal exception return */ | ||
125 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/helper.c | ||
128 | +++ b/target/arm/helper.c | ||
129 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
130 | bool return_to_sp_process = false; | ||
131 | bool return_to_handler = false; | ||
132 | bool rettobase = false; | ||
133 | + bool exc_secure = false; | ||
134 | |||
135 | /* We can only get here from an EXCP_EXCEPTION_EXIT, and | ||
136 | * gen_bx_excret() enforces the architectural rule | ||
137 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
138 | * which security state's faultmask to clear. (v8M ARM ARM R_KBNF.) | ||
139 | */ | ||
140 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
141 | - int es = excret & R_V7M_EXCRET_ES_MASK; | ||
142 | + exc_secure = excret & R_V7M_EXCRET_ES_MASK; | ||
143 | if (armv7m_nvic_raw_execution_priority(env->nvic) >= 0) { | ||
144 | - env->v7m.faultmask[es] = 0; | ||
145 | + env->v7m.faultmask[exc_secure] = 0; | ||
146 | } | ||
147 | } else { | ||
148 | env->v7m.faultmask[M_REG_NS] = 0; | ||
149 | } | 41 | } |
150 | } | 42 | } |
151 | 43 | for (; n < EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; n++) { | |
152 | - switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception)) { | ||
153 | + switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception, | ||
154 | + exc_secure)) { | ||
155 | case -1: | ||
156 | /* attempt to exit an exception that isn't active */ | ||
157 | ufault = true; | ||
158 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/hw/intc/trace-events | ||
161 | +++ b/hw/intc/trace-events | ||
162 | @@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
163 | nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
164 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | ||
165 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | ||
166 | -nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | ||
167 | -nvic_complete_irq(int irq) "NVIC complete IRQ %d" | ||
168 | +nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | ||
169 | +nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" | ||
170 | nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" | ||
171 | nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
172 | nvic_sysreg_write(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
173 | -- | 44 | -- |
174 | 2.7.4 | 45 | 2.25.1 |
175 | |||
176 | diff view generated by jsdifflib |
1 | When escalating to HardFault, we must go into Lockup if we | 1 | The combiner_grp_to_gic_id[] array includes the EXT_GIC_ID_MCT_G0 |
---|---|---|---|
2 | can't take the synchronous HardFault because the current | 2 | and EXT_GIC_ID_MCT_G1 multiple times. This means that we will |
3 | execution priority is already at or below the priority of | 3 | connect multiple IRQs up to the same external GIC input, which |
4 | HardFault. In v7M HF is always priority -1 so a simple < 0 | 4 | is not permitted. We do the same thing in the code in |
5 | comparison sufficed; in v8M the priority of HardFault can | 5 | exynos4210_init_board_irqs() because the conditionals selecting |
6 | vary depending on whether it is a Secure or NonSecure | 6 | an irq_id in the first loop match multiple interrupt IDs. |
7 | HardFault, so we must check against the priority of the | 7 | |
8 | HardFault exception vector we're about to use. | 8 | Overall we do this for interrupt IDs |
9 | (1, 4), (12, 4), (35, 4), (51, 4), (53, 4) for EXT_GIC_ID_MCT_G0 | ||
10 | and | ||
11 | (1, 5), (12, 5), (35, 5), (51, 5), (53, 5) for EXT_GIC_ID_MCT_G1 | ||
12 | |||
13 | These correspond to the cases for the multi-core timer that we are | ||
14 | wiring up to multiple inputs on the combiner in | ||
15 | exynos4210_combiner_get_gpioin(). That code already deals with all | ||
16 | these interrupt IDs being the same input source, so we don't need to | ||
17 | connect the external GIC interrupt for any of them except the first | ||
18 | (1, 4) and (1, 5). Remove the array entries and conditionals which | ||
19 | were incorrectly causing us to wire up extra lines. | ||
20 | |||
21 | This bug didn't cause any visible effects, because we only connect | ||
22 | up a device to the "primary" ID values (1, 4) and (1, 5), so the | ||
23 | extra lines would never be set to a level. | ||
9 | 24 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-13-git-send-email-peter.maydell@linaro.org | 27 | Message-id: 20220404154658.565020-16-peter.maydell@linaro.org |
13 | --- | 28 | --- |
14 | hw/intc/armv7m_nvic.c | 23 ++++++++++++----------- | 29 | include/hw/arm/exynos4210.h | 2 +- |
15 | 1 file changed, 12 insertions(+), 11 deletions(-) | 30 | hw/arm/exynos4210.c | 12 +++++------- |
31 | 2 files changed, 6 insertions(+), 8 deletions(-) | ||
16 | 32 | ||
17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 33 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
18 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/armv7m_nvic.c | 35 | --- a/include/hw/arm/exynos4210.h |
20 | +++ b/hw/intc/armv7m_nvic.c | 36 | +++ b/include/hw/arm/exynos4210.h |
21 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 37 | @@ -XXX,XX +XXX,XX @@ |
38 | * one for every non-zero entry in combiner_grp_to_gic_id[]. | ||
39 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. | ||
40 | */ | ||
41 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 60) | ||
42 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) | ||
43 | |||
44 | typedef struct Exynos4210Irq { | ||
45 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
46 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/exynos4210.c | ||
49 | +++ b/hw/arm/exynos4210.c | ||
50 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
51 | /* int combiner group 34 */ | ||
52 | { EXT_GIC_ID_ONENAND_AUDI, EXT_GIC_ID_NFC }, | ||
53 | /* int combiner group 35 */ | ||
54 | - { 0, 0, 0, EXT_GIC_ID_MCT_L1, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
55 | + { 0, 0, 0, EXT_GIC_ID_MCT_L1 }, | ||
56 | /* int combiner group 36 */ | ||
57 | { EXT_GIC_ID_MIXER }, | ||
58 | /* int combiner group 37 */ | ||
59 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { | ||
60 | /* groups 38-50 */ | ||
61 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, | ||
62 | /* int combiner group 51 */ | ||
63 | - { EXT_GIC_ID_MCT_L0, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
64 | + { EXT_GIC_ID_MCT_L0 }, | ||
65 | /* group 52 */ | ||
66 | { }, | ||
67 | /* int combiner group 53 */ | ||
68 | - { EXT_GIC_ID_WDT, 0, 0, 0, EXT_GIC_ID_MCT_G0, EXT_GIC_ID_MCT_G1 }, | ||
69 | + { EXT_GIC_ID_WDT }, | ||
70 | /* groups 54-63 */ | ||
71 | { }, { }, { }, { }, { }, { }, { }, { }, { }, { } | ||
72 | }; | ||
73 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
74 | |||
75 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { | ||
76 | irq_id = 0; | ||
77 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) || | ||
78 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) { | ||
79 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4)) { | ||
80 | /* MCT_G0 is passed to External GIC */ | ||
81 | irq_id = EXT_GIC_ID_MCT_G0; | ||
22 | } | 82 | } |
23 | 83 | - if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) || | |
24 | if (escalate) { | 84 | - n == EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) { |
25 | - if (running < 0) { | 85 | + if (n == EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5)) { |
26 | - /* We want to escalate to HardFault but we can't take a | 86 | /* MCT_G1 is passed to External and GIC */ |
27 | - * synchronous HardFault at this point either. This is a | 87 | irq_id = EXT_GIC_ID_MCT_G1; |
28 | - * Lockup condition due to a guest bug. We don't model | ||
29 | - * Lockup, so report via cpu_abort() instead. | ||
30 | - */ | ||
31 | - cpu_abort(&s->cpu->parent_obj, | ||
32 | - "Lockup: can't escalate %d to HardFault " | ||
33 | - "(current priority %d)\n", irq, running); | ||
34 | - } | ||
35 | |||
36 | - /* We can do the escalation, so we take HardFault instead. | ||
37 | + /* We need to escalate this exception to a synchronous HardFault. | ||
38 | * If BFHFNMINS is set then we escalate to the banked HF for | ||
39 | * the target security state of the original exception; otherwise | ||
40 | * we take a Secure HardFault. | ||
41 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
42 | } else { | ||
43 | vec = &s->vectors[irq]; | ||
44 | } | ||
45 | + if (running <= vec->prio) { | ||
46 | + /* We want to escalate to HardFault but we can't take the | ||
47 | + * synchronous HardFault at this point either. This is a | ||
48 | + * Lockup condition due to a guest bug. We don't model | ||
49 | + * Lockup, so report via cpu_abort() instead. | ||
50 | + */ | ||
51 | + cpu_abort(&s->cpu->parent_obj, | ||
52 | + "Lockup: can't escalate %d to HardFault " | ||
53 | + "(current priority %d)\n", irq, running); | ||
54 | + } | ||
55 | + | ||
56 | /* HF may be banked but there is only one shared HFSR */ | ||
57 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
58 | } | 88 | } |
59 | -- | 89 | -- |
60 | 2.7.4 | 90 | 2.25.1 |
61 | |||
62 | diff view generated by jsdifflib |
1 | For the v8M security extension, some exceptions must be banked | 1 | At this point, the function exynos4210_init_board_irqs() splits input |
---|---|---|---|
2 | between security states. Add the new vecinfo array which holds | 2 | IRQ lines to connect them to the input combiner, output combiner and |
3 | the state for the banked exceptions and migrate it if the | 3 | external GIC. The function exynos4210_combiner_get_gpioin() splits |
4 | CPU the NVIC is attached to implements the security extension. | 4 | some of the combiner input lines further to connect them to multiple |
5 | different inputs on the combiner. | ||
6 | |||
7 | Because (unlike qemu_irq_split()) the TYPE_SPLIT_IRQ device has a | ||
8 | configurable number of outputs, we can do all this in one place, by | ||
9 | making exynos4210_init_board_irqs() add extra outputs to the splitter | ||
10 | device when it must be connected to more than one input on each | ||
11 | combiner. | ||
12 | |||
13 | We do this with a new data structure, the combinermap, which is an | ||
14 | array each of whose elements is a list of the interrupt IDs on the | ||
15 | combiner which must be tied together. As we loop through each | ||
16 | interrupt ID, if we find that it is the first one in one of these | ||
17 | lists, we configure the splitter device with eonugh extra outputs and | ||
18 | wire them up to the other interrupt IDs in the list. | ||
19 | |||
20 | Conveniently, for all the cases where this is necessary, the | ||
21 | lowest-numbered interrupt ID in each group is in the range of the | ||
22 | external combiner, so we only need to code for this in the first of | ||
23 | the two loops in exynos4210_init_board_irqs(). | ||
24 | |||
25 | The old code in exynos4210_combiner_get_gpioin() which is being | ||
26 | deleted here had several problems which don't exist in the new code | ||
27 | in its handling of the multi-core timer interrupts: | ||
28 | (1) the case labels specified bits 4 ... 8, but bit '8' doesn't | ||
29 | exist; these should have been 4 ... 7 | ||
30 | (2) it used the input irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)] | ||
31 | multiple times as the input of several different splitters, | ||
32 | which isn't allowed | ||
33 | (3) in an apparent cut-and-paste error, the cases for all the | ||
34 | multi-core timer inputs used "bit + 4" even though the | ||
35 | bit range for the case was (intended to be) 4 ... 7, which | ||
36 | meant it was looking at non-existent bits 8 ... 11. | ||
37 | None of these exist in the new code. | ||
5 | 38 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 40 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
41 | Message-id: 20220404154658.565020-17-peter.maydell@linaro.org | ||
8 | --- | 42 | --- |
9 | include/hw/intc/armv7m_nvic.h | 14 ++++++++++++ | 43 | include/hw/arm/exynos4210.h | 6 +- |
10 | hw/intc/armv7m_nvic.c | 53 ++++++++++++++++++++++++++++++++++++++++++- | 44 | hw/arm/exynos4210.c | 178 +++++++++++++++++++++++------------- |
11 | 2 files changed, 66 insertions(+), 1 deletion(-) | 45 | 2 files changed, 119 insertions(+), 65 deletions(-) |
12 | 46 | ||
13 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 47 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
14 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/intc/armv7m_nvic.h | 49 | --- a/include/hw/arm/exynos4210.h |
16 | +++ b/include/hw/intc/armv7m_nvic.h | 50 | +++ b/include/hw/arm/exynos4210.h |
17 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
18 | 52 | ||
19 | /* Highest permitted number of exceptions (architectural limit) */ | 53 | /* |
20 | #define NVIC_MAX_VECTORS 512 | 54 | * We need one splitter for every external combiner input, plus |
21 | +/* Number of internal exceptions */ | 55 | - * one for every non-zero entry in combiner_grp_to_gic_id[]. |
22 | +#define NVIC_INTERNAL_VECTORS 16 | 56 | + * one for every non-zero entry in combiner_grp_to_gic_id[], |
23 | 57 | + * minus one for every external combiner ID in second or later | |
24 | typedef struct VecInfo { | 58 | + * places in a combinermap[] line. |
25 | /* Exception priorities can range from -3 to 255; only the unmodifiable | 59 | * We'll assert in exynos4210_init_board_irqs() if this is wrong. |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 60 | */ |
27 | ARMCPU *cpu; | 61 | -#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 54) |
28 | 62 | +#define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) | |
29 | VecInfo vectors[NVIC_MAX_VECTORS]; | 63 | |
30 | + /* If the v8M security extension is implemented, some of the internal | 64 | typedef struct Exynos4210Irq { |
31 | + * exceptions are banked between security states (ie there exists both | 65 | qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
32 | + * a Secure and a NonSecure version of the exception and its state): | 66 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
33 | + * HardFault, MemManage, UsageFault, SVCall, PendSV, SysTick (R_PJHV) | 67 | index XXXXXXX..XXXXXXX 100644 |
34 | + * The rest (including all the external exceptions) are not banked, though | 68 | --- a/hw/arm/exynos4210.c |
35 | + * they may be configurable to target either Secure or NonSecure state. | 69 | +++ b/hw/arm/exynos4210.c |
36 | + * We store the secure exception state in sec_vectors[] for the banked | 70 | @@ -XXX,XX +XXX,XX @@ combiner_grp_to_gic_id[64 - EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][8] = { |
37 | + * exceptions, and otherwise use only vectors[] (including for exceptions | 71 | #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \ |
38 | + * like SecureFault that unconditionally target Secure state). | 72 | ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq)) |
39 | + * Entries in sec_vectors[] for non-banked exception numbers are unused. | 73 | |
74 | +/* | ||
75 | + * Some interrupt lines go to multiple combiner inputs. | ||
76 | + * This data structure defines those: each array element is | ||
77 | + * a list of combiner inputs which are connected together; | ||
78 | + * the one with the smallest interrupt ID value must be first. | ||
79 | + * As with combiner_grp_to_gic_id[], we rely on (0, 0) not being | ||
80 | + * wired to anything so we can use 0 as a terminator. | ||
81 | + */ | ||
82 | +#define IRQNO(G, B) EXYNOS4210_COMBINER_GET_IRQ_NUM(G, B) | ||
83 | +#define IRQNONE 0 | ||
84 | + | ||
85 | +#define COMBINERMAP_SIZE 16 | ||
86 | + | ||
87 | +static const int combinermap[COMBINERMAP_SIZE][6] = { | ||
88 | + /* MDNIE_LCD1 */ | ||
89 | + { IRQNO(0, 4), IRQNO(1, 0), IRQNONE }, | ||
90 | + { IRQNO(0, 5), IRQNO(1, 1), IRQNONE }, | ||
91 | + { IRQNO(0, 6), IRQNO(1, 2), IRQNONE }, | ||
92 | + { IRQNO(0, 7), IRQNO(1, 3), IRQNONE }, | ||
93 | + /* TMU */ | ||
94 | + { IRQNO(2, 4), IRQNO(3, 4), IRQNONE }, | ||
95 | + { IRQNO(2, 5), IRQNO(3, 5), IRQNONE }, | ||
96 | + { IRQNO(2, 6), IRQNO(3, 6), IRQNONE }, | ||
97 | + { IRQNO(2, 7), IRQNO(3, 7), IRQNONE }, | ||
98 | + /* LCD1 */ | ||
99 | + { IRQNO(11, 4), IRQNO(12, 0), IRQNONE }, | ||
100 | + { IRQNO(11, 5), IRQNO(12, 1), IRQNONE }, | ||
101 | + { IRQNO(11, 6), IRQNO(12, 2), IRQNONE }, | ||
102 | + { IRQNO(11, 7), IRQNO(12, 3), IRQNONE }, | ||
103 | + /* Multi-core timer */ | ||
104 | + { IRQNO(1, 4), IRQNO(12, 4), IRQNO(35, 4), IRQNO(51, 4), IRQNO(53, 4), IRQNONE }, | ||
105 | + { IRQNO(1, 5), IRQNO(12, 5), IRQNO(35, 5), IRQNO(51, 5), IRQNO(53, 5), IRQNONE }, | ||
106 | + { IRQNO(1, 6), IRQNO(12, 6), IRQNO(35, 6), IRQNO(51, 6), IRQNO(53, 6), IRQNONE }, | ||
107 | + { IRQNO(1, 7), IRQNO(12, 7), IRQNO(35, 7), IRQNO(51, 7), IRQNO(53, 7), IRQNONE }, | ||
108 | +}; | ||
109 | + | ||
110 | +#undef IRQNO | ||
111 | + | ||
112 | +static const int *combinermap_entry(int irq) | ||
113 | +{ | ||
114 | + /* | ||
115 | + * If the interrupt number passed in is the first entry in some | ||
116 | + * line of the combinermap, return a pointer to that line; | ||
117 | + * otherwise return NULL. | ||
40 | + */ | 118 | + */ |
41 | + VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 119 | + int i; |
42 | uint32_t prigroup; | 120 | + for (i = 0; i < COMBINERMAP_SIZE; i++) { |
43 | 121 | + if (combinermap[i][0] == irq) { | |
44 | /* vectpending and exception_prio are both cached state that can | 122 | + return combinermap[i]; |
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 123 | + } |
46 | index XXXXXXX..XXXXXXX 100644 | 124 | + } |
47 | --- a/hw/intc/armv7m_nvic.c | 125 | + return NULL; |
48 | +++ b/hw/intc/armv7m_nvic.c | 126 | +} |
49 | @@ -XXX,XX +XXX,XX @@ | 127 | + |
50 | * For historical reasons QEMU tends to use "interrupt" and | 128 | +static int mapline_size(const int *mapline) |
51 | * "exception" more or less interchangeably. | ||
52 | */ | ||
53 | -#define NVIC_FIRST_IRQ 16 | ||
54 | +#define NVIC_FIRST_IRQ NVIC_INTERNAL_VECTORS | ||
55 | #define NVIC_MAX_IRQ (NVIC_MAX_VECTORS - NVIC_FIRST_IRQ) | ||
56 | |||
57 | /* Effective running priority of the CPU when no exception is active | ||
58 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_VecInfo = { | ||
59 | } | ||
60 | }; | ||
61 | |||
62 | +static bool nvic_security_needed(void *opaque) | ||
63 | +{ | 129 | +{ |
64 | + NVICState *s = opaque; | 130 | + /* Return number of entries in this mapline in total */ |
65 | + | 131 | + int i = 0; |
66 | + return arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | 132 | + |
67 | +} | 133 | + if (!mapline) { |
68 | + | 134 | + /* Not in the map? IRQ goes to exactly one combiner input */ |
69 | +static int nvic_security_post_load(void *opaque, int version_id) | ||
70 | +{ | ||
71 | + NVICState *s = opaque; | ||
72 | + int i; | ||
73 | + | ||
74 | + /* Check for out of range priority settings */ | ||
75 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | ||
76 | + return 1; | 135 | + return 1; |
77 | + } | 136 | + } |
78 | + for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | 137 | + while (*mapline != IRQNONE) { |
79 | + if (s->sec_vectors[i].prio & ~0xff) { | 138 | + mapline++; |
80 | + return 1; | 139 | + i++; |
81 | + } | ||
82 | + } | 140 | + } |
83 | + return 0; | 141 | + return i; |
84 | +} | 142 | +} |
85 | + | 143 | + |
86 | +static const VMStateDescription vmstate_nvic_security = { | 144 | /* |
87 | + .name = "nvic/m-security", | 145 | * Initialize board IRQs. |
88 | + .version_id = 1, | 146 | * These IRQs contain splitted Int/External Combiner and External Gic IRQs. |
89 | + .minimum_version_id = 1, | 147 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
90 | + .needed = nvic_security_needed, | 148 | DeviceState *extgicdev = DEVICE(&s->ext_gic); |
91 | + .post_load = &nvic_security_post_load, | 149 | int splitcount = 0; |
92 | + .fields = (VMStateField[]) { | 150 | DeviceState *splitter; |
93 | + VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | 151 | + const int *mapline; |
94 | + vmstate_VecInfo, VecInfo), | 152 | + int numlines, splitin, in; |
95 | + VMSTATE_END_OF_LIST() | 153 | |
96 | + } | 154 | for (n = 0; n < EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ; n++) { |
97 | +}; | 155 | irq_id = 0; |
98 | + | 156 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
99 | static const VMStateDescription vmstate_nvic = { | 157 | irq_id = EXT_GIC_ID_MCT_G1; |
100 | .name = "armv7m_nvic", | 158 | } |
101 | .version_id = 4, | 159 | |
102 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | 160 | + if (s->irq_table[n]) { |
103 | vmstate_VecInfo, VecInfo), | 161 | + /* |
104 | VMSTATE_UINT32(prigroup, NVICState), | 162 | + * This must be some non-first entry in a combinermap line, |
105 | VMSTATE_END_OF_LIST() | 163 | + * and we've already filled it in. |
106 | + }, | 164 | + */ |
107 | + .subsections = (const VMStateDescription*[]) { | 165 | + continue; |
108 | + &vmstate_nvic_security, | 166 | + } |
109 | + NULL | 167 | + mapline = combinermap_entry(n); |
168 | + /* | ||
169 | + * We need to connect the IRQ to multiple inputs on both combiners | ||
170 | + * and possibly also to the external GIC. | ||
171 | + */ | ||
172 | + numlines = 2 * mapline_size(mapline); | ||
173 | + if (irq_id) { | ||
174 | + numlines++; | ||
175 | + } | ||
176 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); | ||
177 | splitter = DEVICE(&s->splitter[splitcount]); | ||
178 | - qdev_prop_set_uint16(splitter, "num-lines", irq_id ? 3 : 2); | ||
179 | + qdev_prop_set_uint16(splitter, "num-lines", numlines); | ||
180 | qdev_realize(splitter, NULL, &error_abort); | ||
181 | splitcount++; | ||
182 | - s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
183 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
184 | - qdev_connect_gpio_out(splitter, 1, is->ext_combiner_irq[n]); | ||
185 | + | ||
186 | + in = n; | ||
187 | + splitin = 0; | ||
188 | + for (;;) { | ||
189 | + s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
190 | + qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
191 | + qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
192 | + splitin += 2; | ||
193 | + if (!mapline) { | ||
194 | + break; | ||
195 | + } | ||
196 | + mapline++; | ||
197 | + in = *mapline; | ||
198 | + if (in == IRQNONE) { | ||
199 | + break; | ||
200 | + } | ||
201 | + } | ||
202 | if (irq_id) { | ||
203 | - qdev_connect_gpio_out(splitter, 2, | ||
204 | + qdev_connect_gpio_out(splitter, splitin, | ||
205 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
206 | } | ||
110 | } | 207 | } |
111 | }; | 208 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) |
112 | 209 | irq_id = combiner_grp_to_gic_id[grp - | |
113 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 210 | EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ][bit]; |
114 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | 211 | |
115 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | 212 | + if (s->irq_table[n]) { |
116 | 213 | + /* | |
117 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | 214 | + * This must be some non-first entry in a combinermap line, |
118 | + s->sec_vectors[ARMV7M_EXCP_HARD].enabled = 1; | 215 | + * and we've already filled it in. |
119 | + s->sec_vectors[ARMV7M_EXCP_SVC].enabled = 1; | 216 | + */ |
120 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | 217 | + continue; |
121 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | 218 | + } |
122 | + | 219 | + |
123 | + /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | 220 | if (irq_id) { |
124 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 221 | assert(splitcount < EXYNOS4210_NUM_SPLITTERS); |
125 | + } | 222 | splitter = DEVICE(&s->splitter[splitcount]); |
126 | + | 223 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, |
127 | /* Strictly speaking the reset handler should be enabled. | 224 | DeviceState *dev, int ext) |
128 | * However, we don't simulate soft resets through the NVIC, | 225 | { |
129 | * and the reset vector should never be pended. | 226 | int n; |
227 | - int bit; | ||
228 | int max; | ||
229 | qemu_irq *irq; | ||
230 | |||
231 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, | ||
232 | EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; | ||
233 | irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; | ||
234 | |||
235 | - /* | ||
236 | - * Some IRQs of Int/External Combiner are going to two Combiners groups, | ||
237 | - * so let split them. | ||
238 | - */ | ||
239 | for (n = 0; n < max; n++) { | ||
240 | - | ||
241 | - bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n); | ||
242 | - | ||
243 | - switch (n) { | ||
244 | - /* MDNIE_LCD1 INTG1 */ | ||
245 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ... | ||
246 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3): | ||
247 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
248 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]); | ||
249 | - continue; | ||
250 | - | ||
251 | - /* TMU INTG3 */ | ||
252 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4): | ||
253 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
254 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]); | ||
255 | - continue; | ||
256 | - | ||
257 | - /* LCD1 INTG12 */ | ||
258 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ... | ||
259 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3): | ||
260 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
261 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]); | ||
262 | - continue; | ||
263 | - | ||
264 | - /* Multi-Core Timer INTG12 */ | ||
265 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ... | ||
266 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8): | ||
267 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
268 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
269 | - continue; | ||
270 | - | ||
271 | - /* Multi-Core Timer INTG35 */ | ||
272 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ... | ||
273 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8): | ||
274 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
275 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
276 | - continue; | ||
277 | - | ||
278 | - /* Multi-Core Timer INTG51 */ | ||
279 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ... | ||
280 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8): | ||
281 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
282 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
283 | - continue; | ||
284 | - | ||
285 | - /* Multi-Core Timer INTG53 */ | ||
286 | - case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ... | ||
287 | - EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8): | ||
288 | - irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n), | ||
289 | - irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]); | ||
290 | - continue; | ||
291 | - } | ||
292 | - | ||
293 | irq[n] = qdev_get_gpio_in(dev, n); | ||
294 | } | ||
295 | } | ||
130 | -- | 296 | -- |
131 | 2.7.4 | 297 | 2.25.1 |
132 | |||
133 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | Switch the creation of the combiner devices to the new-style |
---|---|---|---|
2 | "embedded in state struct" approach, so we can easily refer | ||
3 | to the object elsewhere during realize. | ||
2 | 4 | ||
3 | Modelled System Timer in Microsemi's Smartfusion2 Soc. | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Timer has two 32bit down counters and two interrupts. | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220404154658.565020-18-peter.maydell@linaro.org | ||
8 | --- | ||
9 | include/hw/arm/exynos4210.h | 3 ++ | ||
10 | include/hw/intc/exynos4210_combiner.h | 57 +++++++++++++++++++++++++++ | ||
11 | hw/arm/exynos4210.c | 20 +++++----- | ||
12 | hw/intc/exynos4210_combiner.c | 31 +-------------- | ||
13 | 4 files changed, 72 insertions(+), 39 deletions(-) | ||
14 | create mode 100644 include/hw/intc/exynos4210_combiner.h | ||
5 | 15 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 16 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20170920201737.25723-2-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/timer/Makefile.objs | 1 + | ||
14 | include/hw/timer/mss-timer.h | 64 ++++++++++ | ||
15 | hw/timer/mss-timer.c | 289 +++++++++++++++++++++++++++++++++++++++++++ | ||
16 | 3 files changed, 354 insertions(+) | ||
17 | create mode 100644 include/hw/timer/mss-timer.h | ||
18 | create mode 100644 hw/timer/mss-timer.c | ||
19 | |||
20 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | ||
21 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/timer/Makefile.objs | 18 | --- a/include/hw/arm/exynos4210.h |
23 | +++ b/hw/timer/Makefile.objs | 19 | +++ b/include/hw/arm/exynos4210.h |
24 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ASPEED_SOC) += aspeed_timer.o | 20 | @@ -XXX,XX +XXX,XX @@ |
25 | 21 | #include "hw/sysbus.h" | |
26 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o | 22 | #include "hw/cpu/a9mpcore.h" |
27 | common-obj-$(CONFIG_CMSDK_APB_TIMER) += cmsdk-apb-timer.o | 23 | #include "hw/intc/exynos4210_gic.h" |
28 | +common-obj-$(CONFIG_MSF2) += mss-timer.o | 24 | +#include "hw/intc/exynos4210_combiner.h" |
29 | diff --git a/include/hw/timer/mss-timer.h b/include/hw/timer/mss-timer.h | 25 | #include "hw/core/split-irq.h" |
26 | #include "target/arm/cpu-qom.h" | ||
27 | #include "qom/object.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ struct Exynos4210State { | ||
29 | qemu_or_irq cpu_irq_orgate[EXYNOS4210_NCPUS]; | ||
30 | A9MPPrivState a9mpcore; | ||
31 | Exynos4210GicState ext_gic; | ||
32 | + Exynos4210CombinerState int_combiner; | ||
33 | + Exynos4210CombinerState ext_combiner; | ||
34 | SplitIRQ splitter[EXYNOS4210_NUM_SPLITTERS]; | ||
35 | }; | ||
36 | |||
37 | diff --git a/include/hw/intc/exynos4210_combiner.h b/include/hw/intc/exynos4210_combiner.h | ||
30 | new file mode 100644 | 38 | new file mode 100644 |
31 | index XXXXXXX..XXXXXXX | 39 | index XXXXXXX..XXXXXXX |
32 | --- /dev/null | 40 | --- /dev/null |
33 | +++ b/include/hw/timer/mss-timer.h | 41 | +++ b/include/hw/intc/exynos4210_combiner.h |
34 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
35 | +/* | 43 | +/* |
36 | + * Microsemi SmartFusion2 Timer. | 44 | + * Samsung exynos4210 Interrupt Combiner |
37 | + * | 45 | + * |
38 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 46 | + * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd. |
47 | + * All rights reserved. | ||
39 | + * | 48 | + * |
40 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 49 | + * Evgeny Voevodin <e.voevodin@samsung.com> |
41 | + * of this software and associated documentation files (the "Software"), to deal | ||
42 | + * in the Software without restriction, including without limitation the rights | ||
43 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
44 | + * copies of the Software, and to permit persons to whom the Software is | ||
45 | + * furnished to do so, subject to the following conditions: | ||
46 | + * | 50 | + * |
47 | + * The above copyright notice and this permission notice shall be included in | 51 | + * This program is free software; you can redistribute it and/or modify it |
48 | + * all copies or substantial portions of the Software. | 52 | + * under the terms of the GNU General Public License as published by the |
53 | + * Free Software Foundation; either version 2 of the License, or (at your | ||
54 | + * option) any later version. | ||
49 | + * | 55 | + * |
50 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 56 | + * This program is distributed in the hope that it will be useful, |
51 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
52 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. |
53 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 59 | + * See the GNU General Public License for more details. |
54 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 60 | + * |
55 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 61 | + * You should have received a copy of the GNU General Public License along |
56 | + * THE SOFTWARE. | 62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. |
57 | + */ | 63 | + */ |
58 | + | 64 | + |
59 | +#ifndef HW_MSS_TIMER_H | 65 | +#ifndef HW_INTC_EXYNOS4210_COMBINER |
60 | +#define HW_MSS_TIMER_H | 66 | +#define HW_INTC_EXYNOS4210_COMBINER |
61 | + | 67 | + |
62 | +#include "hw/sysbus.h" | 68 | +#include "hw/sysbus.h" |
63 | +#include "hw/ptimer.h" | ||
64 | + | ||
65 | +#define TYPE_MSS_TIMER "mss-timer" | ||
66 | +#define MSS_TIMER(obj) OBJECT_CHECK(MSSTimerState, \ | ||
67 | + (obj), TYPE_MSS_TIMER) | ||
68 | + | 69 | + |
69 | +/* | 70 | +/* |
70 | + * There are two 32-bit down counting timers. | 71 | + * State for each output signal of internal combiner |
71 | + * Timers 1 and 2 can be concatenated into a single 64-bit Timer | ||
72 | + * that operates either in Periodic mode or in One-shot mode. | ||
73 | + * Writing 1 to the TIM64_MODE register bit 0 sets the Timers in 64-bit mode. | ||
74 | + * In 64-bit mode, writing to the 32-bit registers has no effect. | ||
75 | + * Similarly, in 32-bit mode, writing to the 64-bit mode registers | ||
76 | + * has no effect. Only two 32-bit timers are supported currently. | ||
77 | + */ | 72 | + */ |
78 | +#define NUM_TIMERS 2 | 73 | +typedef struct CombinerGroupState { |
74 | + uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ | ||
75 | + uint8_t src_pending; /* Pending source interrupts before masking */ | ||
76 | +} CombinerGroupState; | ||
79 | + | 77 | + |
80 | +#define R_TIM1_MAX 6 | 78 | +#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" |
79 | +OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) | ||
81 | + | 80 | + |
82 | +struct Msf2Timer { | 81 | +/* Number of groups and total number of interrupts for the internal combiner */ |
83 | + QEMUBH *bh; | 82 | +#define IIC_NGRP 64 |
84 | + ptimer_state *ptimer; | 83 | +#define IIC_NIRQ (IIC_NGRP * 8) |
84 | +#define IIC_REGSET_SIZE 0x41 | ||
85 | + | 85 | + |
86 | + uint32_t regs[R_TIM1_MAX]; | 86 | +struct Exynos4210CombinerState { |
87 | + qemu_irq irq; | 87 | + SysBusDevice parent_obj; |
88 | + | ||
89 | + MemoryRegion iomem; | ||
90 | + | ||
91 | + struct CombinerGroupState group[IIC_NGRP]; | ||
92 | + uint32_t reg_set[IIC_REGSET_SIZE]; | ||
93 | + uint32_t icipsr[2]; | ||
94 | + uint32_t external; /* 1 means that this combiner is external */ | ||
95 | + | ||
96 | + qemu_irq output_irq[IIC_NGRP]; | ||
88 | +}; | 97 | +}; |
89 | + | 98 | + |
90 | +typedef struct MSSTimerState { | 99 | +#endif |
91 | + SysBusDevice parent_obj; | 100 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c |
92 | + | 101 | index XXXXXXX..XXXXXXX 100644 |
93 | + MemoryRegion mmio; | 102 | --- a/hw/arm/exynos4210.c |
94 | + uint32_t freq_hz; | 103 | +++ b/hw/arm/exynos4210.c |
95 | + struct Msf2Timer timers[NUM_TIMERS]; | 104 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
96 | +} MSSTimerState; | 105 | } |
97 | + | 106 | |
98 | +#endif /* HW_MSS_TIMER_H */ | 107 | /* Internal Interrupt Combiner */ |
99 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | 108 | - dev = qdev_new("exynos4210.combiner"); |
100 | new file mode 100644 | 109 | - busdev = SYS_BUS_DEVICE(dev); |
101 | index XXXXXXX..XXXXXXX | 110 | - sysbus_realize_and_unref(busdev, &error_fatal); |
102 | --- /dev/null | 111 | + busdev = SYS_BUS_DEVICE(&s->int_combiner); |
103 | +++ b/hw/timer/mss-timer.c | 112 | + sysbus_realize(busdev, &error_fatal); |
113 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
114 | sysbus_connect_irq(busdev, n, | ||
115 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); | ||
116 | } | ||
117 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 0); | ||
118 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); | ||
119 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); | ||
120 | |||
121 | /* External Interrupt Combiner */ | ||
122 | - dev = qdev_new("exynos4210.combiner"); | ||
123 | - qdev_prop_set_uint32(dev, "external", 1); | ||
124 | - busdev = SYS_BUS_DEVICE(dev); | ||
125 | - sysbus_realize_and_unref(busdev, &error_fatal); | ||
126 | + qdev_prop_set_uint32(DEVICE(&s->ext_combiner), "external", 1); | ||
127 | + busdev = SYS_BUS_DEVICE(&s->ext_combiner); | ||
128 | + sysbus_realize(busdev, &error_fatal); | ||
129 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { | ||
130 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); | ||
131 | } | ||
132 | - exynos4210_combiner_get_gpioin(&s->irqs, dev, 1); | ||
133 | + exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); | ||
134 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); | ||
135 | |||
136 | /* Initialize board IRQs. */ | ||
137 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init(Object *obj) | ||
138 | |||
139 | object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV); | ||
140 | object_initialize_child(obj, "ext-gic", &s->ext_gic, TYPE_EXYNOS4210_GIC); | ||
141 | + object_initialize_child(obj, "int-combiner", &s->int_combiner, | ||
142 | + TYPE_EXYNOS4210_COMBINER); | ||
143 | + object_initialize_child(obj, "ext-combiner", &s->ext_combiner, | ||
144 | + TYPE_EXYNOS4210_COMBINER); | ||
145 | } | ||
146 | |||
147 | static void exynos4210_class_init(ObjectClass *klass, void *data) | ||
148 | diff --git a/hw/intc/exynos4210_combiner.c b/hw/intc/exynos4210_combiner.c | ||
149 | index XXXXXXX..XXXXXXX 100644 | ||
150 | --- a/hw/intc/exynos4210_combiner.c | ||
151 | +++ b/hw/intc/exynos4210_combiner.c | ||
104 | @@ -XXX,XX +XXX,XX @@ | 152 | @@ -XXX,XX +XXX,XX @@ |
105 | +/* | 153 | #include "hw/sysbus.h" |
106 | + * Block model of System timer present in | 154 | #include "migration/vmstate.h" |
107 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | 155 | #include "qemu/module.h" |
108 | + * | 156 | - |
109 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>. | 157 | +#include "hw/intc/exynos4210_combiner.h" |
110 | + * | 158 | #include "hw/arm/exynos4210.h" |
111 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 159 | #include "hw/hw.h" |
112 | + * of this software and associated documentation files (the "Software"), to deal | 160 | #include "hw/irq.h" |
113 | + * in the Software without restriction, including without limitation the rights | 161 | @@ -XXX,XX +XXX,XX @@ |
114 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 162 | #define DPRINTF(fmt, ...) do {} while (0) |
115 | + * copies of the Software, and to permit persons to whom the Software is | 163 | #endif |
116 | + * furnished to do so, subject to the following conditions: | 164 | |
117 | + * | 165 | -#define IIC_NGRP 64 /* Internal Interrupt Combiner |
118 | + * The above copyright notice and this permission notice shall be included in | 166 | - Groups number */ |
119 | + * all copies or substantial portions of the Software. | 167 | -#define IIC_NIRQ (IIC_NGRP * 8)/* Internal Interrupt Combiner |
120 | + * | 168 | - Interrupts number */ |
121 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 169 | #define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */ |
122 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 170 | -#define IIC_REGSET_SIZE 0x41 |
123 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 171 | - |
124 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 172 | -/* |
125 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 173 | - * State for each output signal of internal combiner |
126 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 174 | - */ |
127 | + * THE SOFTWARE. | 175 | -typedef struct CombinerGroupState { |
128 | + */ | 176 | - uint8_t src_mask; /* 1 - source enabled, 0 - disabled */ |
129 | + | 177 | - uint8_t src_pending; /* Pending source interrupts before masking */ |
130 | +#include "qemu/osdep.h" | 178 | -} CombinerGroupState; |
131 | +#include "qemu/main-loop.h" | 179 | - |
132 | +#include "qemu/log.h" | 180 | -#define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner" |
133 | +#include "hw/timer/mss-timer.h" | 181 | -OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210CombinerState, EXYNOS4210_COMBINER) |
134 | + | 182 | - |
135 | +#ifndef MSS_TIMER_ERR_DEBUG | 183 | -struct Exynos4210CombinerState { |
136 | +#define MSS_TIMER_ERR_DEBUG 0 | 184 | - SysBusDevice parent_obj; |
137 | +#endif | 185 | - |
138 | + | 186 | - MemoryRegion iomem; |
139 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | 187 | - |
140 | + if (MSS_TIMER_ERR_DEBUG >= lvl) { \ | 188 | - struct CombinerGroupState group[IIC_NGRP]; |
141 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | 189 | - uint32_t reg_set[IIC_REGSET_SIZE]; |
142 | + } \ | 190 | - uint32_t icipsr[2]; |
143 | +} while (0); | 191 | - uint32_t external; /* 1 means that this combiner is external */ |
144 | + | 192 | - |
145 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | 193 | - qemu_irq output_irq[IIC_NGRP]; |
146 | + | 194 | -}; |
147 | +#define R_TIM_VAL 0 | 195 | |
148 | +#define R_TIM_LOADVAL 1 | 196 | static const VMStateDescription vmstate_exynos4210_combiner_group_state = { |
149 | +#define R_TIM_BGLOADVAL 2 | 197 | .name = "exynos4210.combiner.groupstate", |
150 | +#define R_TIM_CTRL 3 | ||
151 | +#define R_TIM_RIS 4 | ||
152 | +#define R_TIM_MIS 5 | ||
153 | + | ||
154 | +#define TIMER_CTRL_ENBL (1 << 0) | ||
155 | +#define TIMER_CTRL_ONESHOT (1 << 1) | ||
156 | +#define TIMER_CTRL_INTR (1 << 2) | ||
157 | +#define TIMER_RIS_ACK (1 << 0) | ||
158 | +#define TIMER_RST_CLR (1 << 6) | ||
159 | +#define TIMER_MODE (1 << 0) | ||
160 | + | ||
161 | +static void timer_update_irq(struct Msf2Timer *st) | ||
162 | +{ | ||
163 | + bool isr, ier; | ||
164 | + | ||
165 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | ||
166 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | ||
167 | + qemu_set_irq(st->irq, (ier && isr)); | ||
168 | +} | ||
169 | + | ||
170 | +static void timer_update(struct Msf2Timer *st) | ||
171 | +{ | ||
172 | + uint64_t count; | ||
173 | + | ||
174 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL)) { | ||
175 | + ptimer_stop(st->ptimer); | ||
176 | + return; | ||
177 | + } | ||
178 | + | ||
179 | + count = st->regs[R_TIM_LOADVAL]; | ||
180 | + ptimer_set_limit(st->ptimer, count, 1); | ||
181 | + ptimer_run(st->ptimer, 1); | ||
182 | +} | ||
183 | + | ||
184 | +static uint64_t | ||
185 | +timer_read(void *opaque, hwaddr offset, unsigned int size) | ||
186 | +{ | ||
187 | + MSSTimerState *t = opaque; | ||
188 | + hwaddr addr; | ||
189 | + struct Msf2Timer *st; | ||
190 | + uint32_t ret = 0; | ||
191 | + int timer = 0; | ||
192 | + int isr; | ||
193 | + int ier; | ||
194 | + | ||
195 | + addr = offset >> 2; | ||
196 | + /* | ||
197 | + * Two independent timers has same base address. | ||
198 | + * Based on address passed figure out which timer is being used. | ||
199 | + */ | ||
200 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
201 | + timer = 1; | ||
202 | + addr -= R_TIM1_MAX; | ||
203 | + } | ||
204 | + | ||
205 | + st = &t->timers[timer]; | ||
206 | + | ||
207 | + switch (addr) { | ||
208 | + case R_TIM_VAL: | ||
209 | + ret = ptimer_get_count(st->ptimer); | ||
210 | + break; | ||
211 | + | ||
212 | + case R_TIM_MIS: | ||
213 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | ||
214 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | ||
215 | + ret = ier & isr; | ||
216 | + break; | ||
217 | + | ||
218 | + default: | ||
219 | + if (addr < R_TIM1_MAX) { | ||
220 | + ret = st->regs[addr]; | ||
221 | + } else { | ||
222 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
223 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
224 | + return ret; | ||
225 | + } | ||
226 | + break; | ||
227 | + } | ||
228 | + | ||
229 | + DB_PRINT("timer=%d 0x%" HWADDR_PRIx "=0x%" PRIx32, timer, offset, | ||
230 | + ret); | ||
231 | + return ret; | ||
232 | +} | ||
233 | + | ||
234 | +static void | ||
235 | +timer_write(void *opaque, hwaddr offset, | ||
236 | + uint64_t val64, unsigned int size) | ||
237 | +{ | ||
238 | + MSSTimerState *t = opaque; | ||
239 | + hwaddr addr; | ||
240 | + struct Msf2Timer *st; | ||
241 | + int timer = 0; | ||
242 | + uint32_t value = val64; | ||
243 | + | ||
244 | + addr = offset >> 2; | ||
245 | + /* | ||
246 | + * Two independent timers has same base address. | ||
247 | + * Based on addr passed figure out which timer is being used. | ||
248 | + */ | ||
249 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
250 | + timer = 1; | ||
251 | + addr -= R_TIM1_MAX; | ||
252 | + } | ||
253 | + | ||
254 | + st = &t->timers[timer]; | ||
255 | + | ||
256 | + DB_PRINT("addr=0x%" HWADDR_PRIx " val=0x%" PRIx32 " (timer=%d)", offset, | ||
257 | + value, timer); | ||
258 | + | ||
259 | + switch (addr) { | ||
260 | + case R_TIM_CTRL: | ||
261 | + st->regs[R_TIM_CTRL] = value; | ||
262 | + timer_update(st); | ||
263 | + break; | ||
264 | + | ||
265 | + case R_TIM_RIS: | ||
266 | + if (value & TIMER_RIS_ACK) { | ||
267 | + st->regs[R_TIM_RIS] &= ~TIMER_RIS_ACK; | ||
268 | + } | ||
269 | + break; | ||
270 | + | ||
271 | + case R_TIM_LOADVAL: | ||
272 | + st->regs[R_TIM_LOADVAL] = value; | ||
273 | + if (st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL) { | ||
274 | + timer_update(st); | ||
275 | + } | ||
276 | + break; | ||
277 | + | ||
278 | + case R_TIM_BGLOADVAL: | ||
279 | + st->regs[R_TIM_BGLOADVAL] = value; | ||
280 | + st->regs[R_TIM_LOADVAL] = value; | ||
281 | + break; | ||
282 | + | ||
283 | + case R_TIM_VAL: | ||
284 | + case R_TIM_MIS: | ||
285 | + break; | ||
286 | + | ||
287 | + default: | ||
288 | + if (addr < R_TIM1_MAX) { | ||
289 | + st->regs[addr] = value; | ||
290 | + } else { | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
292 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
293 | + return; | ||
294 | + } | ||
295 | + break; | ||
296 | + } | ||
297 | + timer_update_irq(st); | ||
298 | +} | ||
299 | + | ||
300 | +static const MemoryRegionOps timer_ops = { | ||
301 | + .read = timer_read, | ||
302 | + .write = timer_write, | ||
303 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
304 | + .valid = { | ||
305 | + .min_access_size = 1, | ||
306 | + .max_access_size = 4 | ||
307 | + } | ||
308 | +}; | ||
309 | + | ||
310 | +static void timer_hit(void *opaque) | ||
311 | +{ | ||
312 | + struct Msf2Timer *st = opaque; | ||
313 | + | ||
314 | + st->regs[R_TIM_RIS] |= TIMER_RIS_ACK; | ||
315 | + | ||
316 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ONESHOT)) { | ||
317 | + timer_update(st); | ||
318 | + } | ||
319 | + timer_update_irq(st); | ||
320 | +} | ||
321 | + | ||
322 | +static void mss_timer_init(Object *obj) | ||
323 | +{ | ||
324 | + MSSTimerState *t = MSS_TIMER(obj); | ||
325 | + int i; | ||
326 | + | ||
327 | + /* Init all the ptimers. */ | ||
328 | + for (i = 0; i < NUM_TIMERS; i++) { | ||
329 | + struct Msf2Timer *st = &t->timers[i]; | ||
330 | + | ||
331 | + st->bh = qemu_bh_new(timer_hit, st); | ||
332 | + st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT); | ||
333 | + ptimer_set_freq(st->ptimer, t->freq_hz); | ||
334 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq); | ||
335 | + } | ||
336 | + | ||
337 | + memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, TYPE_MSS_TIMER, | ||
338 | + NUM_TIMERS * R_TIM1_MAX * 4); | ||
339 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); | ||
340 | +} | ||
341 | + | ||
342 | +static const VMStateDescription vmstate_timers = { | ||
343 | + .name = "mss-timer-block", | ||
344 | + .version_id = 1, | ||
345 | + .minimum_version_id = 1, | ||
346 | + .fields = (VMStateField[]) { | ||
347 | + VMSTATE_PTIMER(ptimer, struct Msf2Timer), | ||
348 | + VMSTATE_UINT32_ARRAY(regs, struct Msf2Timer, R_TIM1_MAX), | ||
349 | + VMSTATE_END_OF_LIST() | ||
350 | + } | ||
351 | +}; | ||
352 | + | ||
353 | +static const VMStateDescription vmstate_mss_timer = { | ||
354 | + .name = TYPE_MSS_TIMER, | ||
355 | + .version_id = 1, | ||
356 | + .minimum_version_id = 1, | ||
357 | + .fields = (VMStateField[]) { | ||
358 | + VMSTATE_UINT32(freq_hz, MSSTimerState), | ||
359 | + VMSTATE_STRUCT_ARRAY(timers, MSSTimerState, NUM_TIMERS, 0, | ||
360 | + vmstate_timers, struct Msf2Timer), | ||
361 | + VMSTATE_END_OF_LIST() | ||
362 | + } | ||
363 | +}; | ||
364 | + | ||
365 | +static Property mss_timer_properties[] = { | ||
366 | + /* Libero GUI shows 100Mhz as default for clocks */ | ||
367 | + DEFINE_PROP_UINT32("clock-frequency", MSSTimerState, freq_hz, | ||
368 | + 100 * 1000000), | ||
369 | + DEFINE_PROP_END_OF_LIST(), | ||
370 | +}; | ||
371 | + | ||
372 | +static void mss_timer_class_init(ObjectClass *klass, void *data) | ||
373 | +{ | ||
374 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
375 | + | ||
376 | + dc->props = mss_timer_properties; | ||
377 | + dc->vmsd = &vmstate_mss_timer; | ||
378 | +} | ||
379 | + | ||
380 | +static const TypeInfo mss_timer_info = { | ||
381 | + .name = TYPE_MSS_TIMER, | ||
382 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
383 | + .instance_size = sizeof(MSSTimerState), | ||
384 | + .instance_init = mss_timer_init, | ||
385 | + .class_init = mss_timer_class_init, | ||
386 | +}; | ||
387 | + | ||
388 | +static void mss_timer_register_types(void) | ||
389 | +{ | ||
390 | + type_register_static(&mss_timer_info); | ||
391 | +} | ||
392 | + | ||
393 | +type_init(mss_timer_register_types) | ||
394 | -- | 198 | -- |
395 | 2.7.4 | 199 | 2.25.1 |
396 | |||
397 | diff view generated by jsdifflib |
1 | The Application Interrupt and Reset Control Register has some changes | 1 | The only time we use the int_combiner_irq[] and ext_combiner_irq[] |
---|---|---|---|
2 | for v8M: | 2 | arrays in the Exynos4210Irq struct is during realize of the SoC -- we |
3 | * new bits SYSRESETREQS, BFHFNMINS and PRIS: these all have | 3 | initialize them with the input IRQs of the combiner devices, and then |
4 | real state if the security extension is implemented and otherwise | 4 | connect those to outputs of other devices in |
5 | are constant | 5 | exynos4210_init_board_irqs(). Now that the combiner objects are |
6 | * the PRIGROUP field is banked between security states | 6 | easily accessible as s->int_combiner and s->ext_combiner we can make |
7 | * non-secure code can be blocked from using the SYSRESET bit | 7 | the connections directly from one device to the other without going |
8 | to reset the system if SYSRESETREQS is set | 8 | via these arrays. |
9 | 9 | ||
10 | Implement the new state and the changes to register read and write. | 10 | Since these are the only two remaining elements of Exynos4210Irq, |
11 | For the moment we ignore the effects of the secure PRIGROUP. | 11 | we can remove that struct entirely. |
12 | We will implement the effects of PRIS and BFHFNMIS later. | ||
13 | 12 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 1505240046-11454-6-git-send-email-peter.maydell@linaro.org | 15 | Message-id: 20220404154658.565020-19-peter.maydell@linaro.org |
17 | --- | 16 | --- |
18 | include/hw/intc/armv7m_nvic.h | 3 ++- | 17 | include/hw/arm/exynos4210.h | 6 ------ |
19 | target/arm/cpu.h | 12 +++++++++++ | 18 | hw/arm/exynos4210.c | 34 ++++++++-------------------------- |
20 | hw/intc/armv7m_nvic.c | 49 +++++++++++++++++++++++++++++++++---------- | 19 | 2 files changed, 8 insertions(+), 32 deletions(-) |
21 | target/arm/cpu.c | 7 +++++++ | ||
22 | 4 files changed, 59 insertions(+), 12 deletions(-) | ||
23 | 20 | ||
24 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 21 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
25 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/intc/armv7m_nvic.h | 23 | --- a/include/hw/arm/exynos4210.h |
27 | +++ b/include/hw/intc/armv7m_nvic.h | 24 | +++ b/include/hw/arm/exynos4210.h |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 25 | @@ -XXX,XX +XXX,XX @@ |
29 | * Entries in sec_vectors[] for non-banked exception numbers are unused. | 26 | */ |
30 | */ | 27 | #define EXYNOS4210_NUM_SPLITTERS (EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ + 38) |
31 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 28 | |
32 | - uint32_t prigroup; | 29 | -typedef struct Exynos4210Irq { |
33 | + /* The PRIGROUP field in AIRCR is banked */ | 30 | - qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; |
34 | + uint32_t prigroup[M_REG_NUM_BANKS]; | 31 | - qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ]; |
35 | 32 | -} Exynos4210Irq; | |
36 | /* The following fields are all cached state that can be recalculated | 33 | - |
37 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 34 | struct Exynos4210State { |
38 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 35 | /*< private >*/ |
36 | SysBusDevice parent_obj; | ||
37 | /*< public >*/ | ||
38 | ARMCPU *cpu[EXYNOS4210_NCPUS]; | ||
39 | - Exynos4210Irq irqs; | ||
40 | qemu_irq irq_table[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ]; | ||
41 | |||
42 | MemoryRegion chipid_mem; | ||
43 | diff --git a/hw/arm/exynos4210.c b/hw/arm/exynos4210.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/cpu.h | 45 | --- a/hw/arm/exynos4210.c |
41 | +++ b/target/arm/cpu.h | 46 | +++ b/hw/arm/exynos4210.c |
42 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 47 | @@ -XXX,XX +XXX,XX @@ static int mapline_size(const int *mapline) |
43 | int exception; | 48 | static void exynos4210_init_board_irqs(Exynos4210State *s) |
44 | uint32_t primask[M_REG_NUM_BANKS]; | ||
45 | uint32_t faultmask[M_REG_NUM_BANKS]; | ||
46 | + uint32_t aircr; /* only holds r/w state if security extn implemented */ | ||
47 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | ||
48 | } v7m; | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKALIGN, 9, 1) | ||
51 | FIELD(V7M_CCR, DC, 16, 1) | ||
52 | FIELD(V7M_CCR, IC, 17, 1) | ||
53 | |||
54 | +/* V7M AIRCR bits */ | ||
55 | +FIELD(V7M_AIRCR, VECTRESET, 0, 1) | ||
56 | +FIELD(V7M_AIRCR, VECTCLRACTIVE, 1, 1) | ||
57 | +FIELD(V7M_AIRCR, SYSRESETREQ, 2, 1) | ||
58 | +FIELD(V7M_AIRCR, SYSRESETREQS, 3, 1) | ||
59 | +FIELD(V7M_AIRCR, PRIGROUP, 8, 3) | ||
60 | +FIELD(V7M_AIRCR, BFHFNMINS, 13, 1) | ||
61 | +FIELD(V7M_AIRCR, PRIS, 14, 1) | ||
62 | +FIELD(V7M_AIRCR, ENDIANNESS, 15, 1) | ||
63 | +FIELD(V7M_AIRCR, VECTKEY, 16, 16) | ||
64 | + | ||
65 | /* V7M CFSR bits for MMFSR */ | ||
66 | FIELD(V7M_CFSR, IACCVIOL, 0, 1) | ||
67 | FIELD(V7M_CFSR, DACCVIOL, 1, 1) | ||
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/intc/armv7m_nvic.c | ||
71 | +++ b/hw/intc/armv7m_nvic.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | ||
73 | */ | ||
74 | static inline uint32_t nvic_gprio_mask(NVICState *s) | ||
75 | { | 49 | { |
76 | - return ~0U << (s->prigroup + 1); | 50 | uint32_t grp, bit, irq_id, n; |
77 | + return ~0U << (s->prigroup[M_REG_NS] + 1); | 51 | - Exynos4210Irq *is = &s->irqs; |
52 | DeviceState *extgicdev = DEVICE(&s->ext_gic); | ||
53 | + DeviceState *intcdev = DEVICE(&s->int_combiner); | ||
54 | + DeviceState *extcdev = DEVICE(&s->ext_combiner); | ||
55 | int splitcount = 0; | ||
56 | DeviceState *splitter; | ||
57 | const int *mapline; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
59 | splitin = 0; | ||
60 | for (;;) { | ||
61 | s->irq_table[in] = qdev_get_gpio_in(splitter, 0); | ||
62 | - qdev_connect_gpio_out(splitter, splitin, is->int_combiner_irq[in]); | ||
63 | - qdev_connect_gpio_out(splitter, splitin + 1, is->ext_combiner_irq[in]); | ||
64 | + qdev_connect_gpio_out(splitter, splitin, | ||
65 | + qdev_get_gpio_in(intcdev, in)); | ||
66 | + qdev_connect_gpio_out(splitter, splitin + 1, | ||
67 | + qdev_get_gpio_in(extcdev, in)); | ||
68 | splitin += 2; | ||
69 | if (!mapline) { | ||
70 | break; | ||
71 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_init_board_irqs(Exynos4210State *s) | ||
72 | qdev_realize(splitter, NULL, &error_abort); | ||
73 | splitcount++; | ||
74 | s->irq_table[n] = qdev_get_gpio_in(splitter, 0); | ||
75 | - qdev_connect_gpio_out(splitter, 0, is->int_combiner_irq[n]); | ||
76 | + qdev_connect_gpio_out(splitter, 0, qdev_get_gpio_in(intcdev, n)); | ||
77 | qdev_connect_gpio_out(splitter, 1, | ||
78 | qdev_get_gpio_in(extgicdev, irq_id - 32)); | ||
79 | } else { | ||
80 | - s->irq_table[n] = is->int_combiner_irq[n]; | ||
81 | + s->irq_table[n] = qdev_get_gpio_in(intcdev, n); | ||
82 | } | ||
83 | } | ||
84 | /* | ||
85 | @@ -XXX,XX +XXX,XX @@ uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit) | ||
86 | return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit); | ||
78 | } | 87 | } |
79 | 88 | ||
80 | /* Recompute vectpending and exception_prio */ | 89 | -/* |
81 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 90 | - * Get Combiner input GPIO into irqs structure |
82 | return val; | 91 | - */ |
83 | case 0xd08: /* Vector Table Offset. */ | 92 | -static void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, |
84 | return cpu->env.v7m.vecbase[attrs.secure]; | 93 | - DeviceState *dev, int ext) |
85 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | 94 | -{ |
86 | - return 0xfa050000 | (s->prigroup << 8); | 95 | - int n; |
87 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | 96 | - int max; |
88 | + val = 0xfa050000 | (s->prigroup[attrs.secure] << 8); | 97 | - qemu_irq *irq; |
89 | + if (attrs.secure) { | 98 | - |
90 | + /* s->aircr stores PRIS, BFHFNMINS, SYSRESETREQS */ | 99 | - max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ : |
91 | + val |= cpu->env.v7m.aircr; | 100 | - EXYNOS4210_MAX_INT_COMBINER_IN_IRQ; |
92 | + } else { | 101 | - irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq; |
93 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 102 | - |
94 | + /* BFHFNMINS is R/O from NS; other bits are RAZ/WI. If | 103 | - for (n = 0; n < max; n++) { |
95 | + * security isn't supported then BFHFNMINS is RAO (and | 104 | - irq[n] = qdev_get_gpio_in(dev, n); |
96 | + * the bit in env.v7m.aircr is always set). | 105 | - } |
97 | + */ | 106 | -} |
98 | + val |= cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK; | 107 | - |
99 | + } | 108 | static uint8_t chipid_and_omr[] = { 0x11, 0x02, 0x21, 0x43, |
100 | + } | 109 | 0x09, 0x00, 0x00, 0x00 }; |
101 | + return val; | 110 | |
102 | case 0xd10: /* System Control. */ | 111 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
103 | /* TODO: Implement SLEEPONEXIT. */ | 112 | sysbus_connect_irq(busdev, n, |
104 | return 0; | 113 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), n)); |
105 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
106 | case 0xd08: /* Vector Table Offset. */ | ||
107 | cpu->env.v7m.vecbase[attrs.secure] = value & 0xffffff80; | ||
108 | break; | ||
109 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | ||
110 | - if ((value >> 16) == 0x05fa) { | ||
111 | - if (value & 4) { | ||
112 | - qemu_irq_pulse(s->sysresetreq); | ||
113 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | ||
114 | + if ((value >> R_V7M_AIRCR_VECTKEY_SHIFT) == 0x05fa) { | ||
115 | + if (value & R_V7M_AIRCR_SYSRESETREQ_MASK) { | ||
116 | + if (attrs.secure || | ||
117 | + !(cpu->env.v7m.aircr & R_V7M_AIRCR_SYSRESETREQS_MASK)) { | ||
118 | + qemu_irq_pulse(s->sysresetreq); | ||
119 | + } | ||
120 | } | ||
121 | - if (value & 2) { | ||
122 | + if (value & R_V7M_AIRCR_VECTCLRACTIVE_MASK) { | ||
123 | qemu_log_mask(LOG_GUEST_ERROR, | ||
124 | "Setting VECTCLRACTIVE when not in DEBUG mode " | ||
125 | "is UNPREDICTABLE\n"); | ||
126 | } | ||
127 | - if (value & 1) { | ||
128 | + if (value & R_V7M_AIRCR_VECTRESET_MASK) { | ||
129 | + /* NB: this bit is RES0 in v8M */ | ||
130 | qemu_log_mask(LOG_GUEST_ERROR, | ||
131 | "Setting VECTRESET when not in DEBUG mode " | ||
132 | "is UNPREDICTABLE\n"); | ||
133 | } | ||
134 | - s->prigroup = extract32(value, 8, 3); | ||
135 | + s->prigroup[attrs.secure] = extract32(value, | ||
136 | + R_V7M_AIRCR_PRIGROUP_SHIFT, | ||
137 | + R_V7M_AIRCR_PRIGROUP_LENGTH); | ||
138 | + if (attrs.secure) { | ||
139 | + /* These bits are only writable by secure */ | ||
140 | + cpu->env.v7m.aircr = value & | ||
141 | + (R_V7M_AIRCR_SYSRESETREQS_MASK | | ||
142 | + R_V7M_AIRCR_BFHFNMINS_MASK | | ||
143 | + R_V7M_AIRCR_PRIS_MASK); | ||
144 | + } | ||
145 | nvic_irq_update(s); | ||
146 | } | ||
147 | break; | ||
148 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
149 | .fields = (VMStateField[]) { | ||
150 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
151 | vmstate_VecInfo, VecInfo), | ||
152 | + VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | ||
153 | VMSTATE_END_OF_LIST() | ||
154 | } | 114 | } |
155 | }; | 115 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->int_combiner), 0); |
156 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | 116 | sysbus_mmio_map(busdev, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR); |
157 | .fields = (VMStateField[]) { | 117 | |
158 | VMSTATE_STRUCT_ARRAY(vectors, NVICState, NVIC_MAX_VECTORS, 1, | 118 | /* External Interrupt Combiner */ |
159 | vmstate_VecInfo, VecInfo), | 119 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_realize(DeviceState *socdev, Error **errp) |
160 | - VMSTATE_UINT32(prigroup, NVICState), | 120 | for (n = 0; n < EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ; n++) { |
161 | + VMSTATE_UINT32(prigroup[M_REG_NS], NVICState), | 121 | sysbus_connect_irq(busdev, n, qdev_get_gpio_in(DEVICE(&s->ext_gic), n)); |
162 | VMSTATE_END_OF_LIST() | 122 | } |
163 | }, | 123 | - exynos4210_combiner_get_gpioin(&s->irqs, DEVICE(&s->ext_combiner), 1); |
164 | .subsections = (const VMStateDescription*[]) { | 124 | sysbus_mmio_map(busdev, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR); |
165 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 125 | |
166 | index XXXXXXX..XXXXXXX 100644 | 126 | /* Initialize board IRQs. */ |
167 | --- a/target/arm/cpu.c | ||
168 | +++ b/target/arm/cpu.c | ||
169 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | ||
170 | |||
171 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
172 | env->v7m.secure = true; | ||
173 | + } else { | ||
174 | + /* This bit resets to 0 if security is supported, but 1 if | ||
175 | + * it is not. The bit is not present in v7M, but we set it | ||
176 | + * here so we can avoid having to make checks on it conditional | ||
177 | + * on ARM_FEATURE_V8 (we don't let the guest see the bit). | ||
178 | + */ | ||
179 | + env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; | ||
180 | } | ||
181 | |||
182 | /* In v7M the reset value of this bit is IMPDEF, but ARM recommends | ||
183 | -- | 127 | -- |
184 | 2.7.4 | 128 | 2.25.1 |
185 | |||
186 | diff view generated by jsdifflib |
1 | Update the nvic_recompute_state() code to handle the security | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | extension and its associated banked registers. | ||
3 | 2 | ||
4 | Code that uses the resulting cached state (ie the irq | 3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> |
5 | acknowledge and complete code) will be updated in a later | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | commit. | 5 | Message-id: 20220324181557.203805-2-zongyuan.li@smartx.com |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/realview.c | 33 ++++++++++++++++++++++++--------- | ||
9 | 1 file changed, 24 insertions(+), 9 deletions(-) | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/hw/arm/realview.c b/hw/arm/realview.c |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 1505240046-11454-9-git-send-email-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/intc/armv7m_nvic.c | 151 ++++++++++++++++++++++++++++++++++++++++++++++++-- | ||
13 | hw/intc/trace-events | 1 + | ||
14 | 2 files changed, 147 insertions(+), 5 deletions(-) | ||
15 | |||
16 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/intc/armv7m_nvic.c | 13 | --- a/hw/arm/realview.c |
19 | +++ b/hw/intc/armv7m_nvic.c | 14 | +++ b/hw/arm/realview.c |
20 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ |
21 | * (higher than the highest possible priority value) | 16 | #include "hw/sysbus.h" |
22 | */ | 17 | #include "hw/arm/boot.h" |
23 | #define NVIC_NOEXC_PRIO 0x100 | 18 | #include "hw/arm/primecell.h" |
24 | +/* Maximum priority of non-secure exceptions when AIRCR.PRIS is set */ | 19 | +#include "hw/core/split-irq.h" |
25 | +#define NVIC_NS_PRIO_LIMIT 0x80 | 20 | #include "hw/net/lan9118.h" |
26 | 21 | #include "hw/net/smc91c111.h" | |
27 | static const uint8_t nvic_id[] = { | 22 | #include "hw/pci/pci.h" |
28 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | 23 | +#include "hw/qdev-core.h" |
29 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | 24 | #include "net/net.h" |
30 | return false; | 25 | #include "sysemu/sysemu.h" |
31 | } | 26 | #include "hw/boards.h" |
32 | 27 | @@ -XXX,XX +XXX,XX @@ static const int realview_board_id[] = { | |
33 | +static bool exc_is_banked(int exc) | 28 | 0x76d |
34 | +{ | 29 | }; |
35 | + /* Return true if this is one of the limited set of exceptions which | 30 | |
36 | + * are banked (and thus have state in sec_vectors[]) | 31 | +static void split_irq_from_named(DeviceState *src, const char* outname, |
37 | + */ | 32 | + qemu_irq out1, qemu_irq out2) { |
38 | + return exc == ARMV7M_EXCP_HARD || | 33 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); |
39 | + exc == ARMV7M_EXCP_MEM || | 34 | + |
40 | + exc == ARMV7M_EXCP_USAGE || | 35 | + qdev_prop_set_uint32(splitter, "num-lines", 2); |
41 | + exc == ARMV7M_EXCP_SVC || | 36 | + |
42 | + exc == ARMV7M_EXCP_PENDSV || | 37 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); |
43 | + exc == ARMV7M_EXCP_SYSTICK; | 38 | + |
39 | + qdev_connect_gpio_out(splitter, 0, out1); | ||
40 | + qdev_connect_gpio_out(splitter, 1, out2); | ||
41 | + qdev_connect_gpio_out_named(src, outname, 0, | ||
42 | + qdev_get_gpio_in(splitter, 0)); | ||
44 | +} | 43 | +} |
45 | + | 44 | + |
46 | /* Return a mask word which clears the subpriority bits from | 45 | static void realview_init(MachineState *machine, |
47 | * a priority value for an M-profile exception, leaving only | 46 | enum realview_board_type board_type) |
48 | * the group priority. | 47 | { |
49 | */ | 48 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, |
50 | -static inline uint32_t nvic_gprio_mask(NVICState *s) | 49 | DeviceState *dev, *sysctl, *gpio2, *pl041; |
51 | +static inline uint32_t nvic_gprio_mask(NVICState *s, bool secure) | 50 | SysBusDevice *busdev; |
52 | +{ | 51 | qemu_irq pic[64]; |
53 | + return ~0U << (s->prigroup[secure] + 1); | 52 | - qemu_irq mmc_irq[2]; |
54 | +} | 53 | PCIBus *pci_bus = NULL; |
54 | NICInfo *nd; | ||
55 | DriveInfo *dinfo; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void realview_init(MachineState *machine, | ||
57 | * and the PL061 has them the other way about. Also the card | ||
58 | * detect line is inverted. | ||
59 | */ | ||
60 | - mmc_irq[0] = qemu_irq_split( | ||
61 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | ||
62 | - qdev_get_gpio_in(gpio2, 1)); | ||
63 | - mmc_irq[1] = qemu_irq_split( | ||
64 | - qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), | ||
65 | - qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); | ||
66 | - qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]); | ||
67 | - qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]); | ||
68 | + split_irq_from_named(dev, "card-read-only", | ||
69 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), | ||
70 | + qdev_get_gpio_in(gpio2, 1)); | ||
55 | + | 71 | + |
56 | +static bool exc_targets_secure(NVICState *s, int exc) | 72 | + split_irq_from_named(dev, "card-inserted", |
57 | +{ | 73 | + qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), |
58 | + /* Return true if this non-banked exception targets Secure state. */ | 74 | + qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); |
59 | + if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
60 | + return false; | ||
61 | + } | ||
62 | + | 75 | + |
63 | + if (exc >= NVIC_FIRST_IRQ) { | 76 | dinfo = drive_get(IF_SD, 0, 0); |
64 | + return !s->itns[exc]; | 77 | if (dinfo) { |
65 | + } | 78 | DeviceState *card; |
66 | + | ||
67 | + /* Function shouldn't be called for banked exceptions. */ | ||
68 | + assert(!exc_is_banked(exc)); | ||
69 | + | ||
70 | + switch (exc) { | ||
71 | + case ARMV7M_EXCP_NMI: | ||
72 | + case ARMV7M_EXCP_BUS: | ||
73 | + return !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
74 | + case ARMV7M_EXCP_SECURE: | ||
75 | + return true; | ||
76 | + case ARMV7M_EXCP_DEBUG: | ||
77 | + /* TODO: controlled by DEMCR.SDME, which we don't yet implement */ | ||
78 | + return false; | ||
79 | + default: | ||
80 | + /* reset, and reserved (unused) low exception numbers. | ||
81 | + * We'll get called by code that loops through all the exception | ||
82 | + * numbers, but it doesn't matter what we return here as these | ||
83 | + * non-existent exceptions will never be pended or active. | ||
84 | + */ | ||
85 | + return true; | ||
86 | + } | ||
87 | +} | ||
88 | + | ||
89 | +static int exc_group_prio(NVICState *s, int rawprio, bool targets_secure) | ||
90 | +{ | ||
91 | + /* Return the group priority for this exception, given its raw | ||
92 | + * (group-and-subgroup) priority value and whether it is targeting | ||
93 | + * secure state or not. | ||
94 | + */ | ||
95 | + if (rawprio < 0) { | ||
96 | + return rawprio; | ||
97 | + } | ||
98 | + rawprio &= nvic_gprio_mask(s, targets_secure); | ||
99 | + /* AIRCR.PRIS causes us to squash all NS priorities into the | ||
100 | + * lower half of the total range | ||
101 | + */ | ||
102 | + if (!targets_secure && | ||
103 | + (s->cpu->env.v7m.aircr & R_V7M_AIRCR_PRIS_MASK)) { | ||
104 | + rawprio = (rawprio >> 1) + NVIC_NS_PRIO_LIMIT; | ||
105 | + } | ||
106 | + return rawprio; | ||
107 | +} | ||
108 | + | ||
109 | +/* Recompute vectpending and exception_prio for a CPU which implements | ||
110 | + * the Security extension | ||
111 | + */ | ||
112 | +static void nvic_recompute_state_secure(NVICState *s) | ||
113 | { | ||
114 | - return ~0U << (s->prigroup[M_REG_NS] + 1); | ||
115 | + int i, bank; | ||
116 | + int pend_prio = NVIC_NOEXC_PRIO; | ||
117 | + int active_prio = NVIC_NOEXC_PRIO; | ||
118 | + int pend_irq = 0; | ||
119 | + bool pending_is_s_banked = false; | ||
120 | + | ||
121 | + /* R_CQRV: precedence is by: | ||
122 | + * - lowest group priority; if both the same then | ||
123 | + * - lowest subpriority; if both the same then | ||
124 | + * - lowest exception number; if both the same (ie banked) then | ||
125 | + * - secure exception takes precedence | ||
126 | + * Compare pseudocode RawExecutionPriority. | ||
127 | + * Annoyingly, now we have two prigroup values (for S and NS) | ||
128 | + * we can't do the loop comparison on raw priority values. | ||
129 | + */ | ||
130 | + for (i = 1; i < s->num_irq; i++) { | ||
131 | + for (bank = M_REG_S; bank >= M_REG_NS; bank--) { | ||
132 | + VecInfo *vec; | ||
133 | + int prio; | ||
134 | + bool targets_secure; | ||
135 | + | ||
136 | + if (bank == M_REG_S) { | ||
137 | + if (!exc_is_banked(i)) { | ||
138 | + continue; | ||
139 | + } | ||
140 | + vec = &s->sec_vectors[i]; | ||
141 | + targets_secure = true; | ||
142 | + } else { | ||
143 | + vec = &s->vectors[i]; | ||
144 | + targets_secure = !exc_is_banked(i) && exc_targets_secure(s, i); | ||
145 | + } | ||
146 | + | ||
147 | + prio = exc_group_prio(s, vec->prio, targets_secure); | ||
148 | + if (vec->enabled && vec->pending && prio < pend_prio) { | ||
149 | + pend_prio = prio; | ||
150 | + pend_irq = i; | ||
151 | + pending_is_s_banked = (bank == M_REG_S); | ||
152 | + } | ||
153 | + if (vec->active && prio < active_prio) { | ||
154 | + active_prio = prio; | ||
155 | + } | ||
156 | + } | ||
157 | + } | ||
158 | + | ||
159 | + s->vectpending_is_s_banked = pending_is_s_banked; | ||
160 | + s->vectpending = pend_irq; | ||
161 | + s->vectpending_prio = pend_prio; | ||
162 | + s->exception_prio = active_prio; | ||
163 | + | ||
164 | + trace_nvic_recompute_state_secure(s->vectpending, | ||
165 | + s->vectpending_is_s_banked, | ||
166 | + s->vectpending_prio, | ||
167 | + s->exception_prio); | ||
168 | } | ||
169 | |||
170 | /* Recompute vectpending and exception_prio */ | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
172 | int active_prio = NVIC_NOEXC_PRIO; | ||
173 | int pend_irq = 0; | ||
174 | |||
175 | + /* In theory we could write one function that handled both | ||
176 | + * the "security extension present" and "not present"; however | ||
177 | + * the security related changes significantly complicate the | ||
178 | + * recomputation just by themselves and mixing both cases together | ||
179 | + * would be even worse, so we retain a separate non-secure-only | ||
180 | + * version for CPUs which don't implement the security extension. | ||
181 | + */ | ||
182 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
183 | + nvic_recompute_state_secure(s); | ||
184 | + return; | ||
185 | + } | ||
186 | + | ||
187 | for (i = 1; i < s->num_irq; i++) { | ||
188 | VecInfo *vec = &s->vectors[i]; | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
191 | } | ||
192 | |||
193 | if (active_prio > 0) { | ||
194 | - active_prio &= nvic_gprio_mask(s); | ||
195 | + active_prio &= nvic_gprio_mask(s, false); | ||
196 | } | ||
197 | |||
198 | if (pend_prio > 0) { | ||
199 | - pend_prio &= nvic_gprio_mask(s); | ||
200 | + pend_prio &= nvic_gprio_mask(s, false); | ||
201 | } | ||
202 | |||
203 | s->vectpending = pend_irq; | ||
204 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
205 | } else if (env->v7m.primask[env->v7m.secure]) { | ||
206 | running = 0; | ||
207 | } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
208 | - running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s); | ||
209 | + running = env->v7m.basepri[env->v7m.secure] & | ||
210 | + nvic_gprio_mask(s, env->v7m.secure); | ||
211 | } else { | ||
212 | running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | ||
213 | } | ||
214 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/hw/intc/trace-events | ||
217 | +++ b/hw/intc/trace-events | ||
218 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
219 | |||
220 | # hw/intc/armv7m_nvic.c | ||
221 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
222 | +nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
223 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
224 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
225 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
226 | -- | 79 | -- |
227 | 2.7.4 | 80 | 2.25.1 |
228 | |||
229 | diff view generated by jsdifflib |
1 | Update the code in nvic_rettobase() so that it checks the | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | sec_vectors[] array as well as the vectors[] array if needed. | ||
3 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220324181557.203805-3-zongyuan.li@smartx.com | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1505240046-11454-7-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | hw/intc/armv7m_nvic.c | 5 ++++- | 8 | hw/arm/stellaris.c | 15 +++++++++++++-- |
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | 9 | 1 file changed, 13 insertions(+), 2 deletions(-) |
10 | 10 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 13 | --- a/hw/arm/stellaris.c |
14 | +++ b/hw/intc/armv7m_nvic.c | 14 | +++ b/hw/arm/stellaris.c |
15 | @@ -XXX,XX +XXX,XX @@ static int nvic_pending_prio(NVICState *s) | 15 | @@ -XXX,XX +XXX,XX @@ |
16 | static bool nvic_rettobase(NVICState *s) | 16 | |
17 | { | 17 | #include "qemu/osdep.h" |
18 | int irq, nhand = 0; | 18 | #include "qapi/error.h" |
19 | + bool check_sec = arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | 19 | +#include "hw/core/split-irq.h" |
20 | 20 | #include "hw/sysbus.h" | |
21 | for (irq = ARMV7M_EXCP_RESET; irq < s->num_irq; irq++) { | 21 | #include "hw/sd/sd.h" |
22 | - if (s->vectors[irq].active) { | 22 | #include "hw/ssi/ssi.h" |
23 | + if (s->vectors[irq].active || | 23 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
24 | + (check_sec && irq < NVIC_INTERNAL_VECTORS && | 24 | DeviceState *ssddev; |
25 | + s->sec_vectors[irq].active)) { | 25 | DriveInfo *dinfo; |
26 | nhand++; | 26 | DeviceState *carddev; |
27 | if (nhand == 2) { | 27 | + DeviceState *gpio_d_splitter; |
28 | return 0; | 28 | BlockBackend *blk; |
29 | |||
30 | /* | ||
31 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
32 | &error_fatal); | ||
33 | |||
34 | ssddev = ssi_create_peripheral(bus, "ssd0323"); | ||
35 | - gpio_out[GPIO_D][0] = qemu_irq_split( | ||
36 | - qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), | ||
37 | + | ||
38 | + gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); | ||
39 | + qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); | ||
40 | + qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); | ||
41 | + qdev_connect_gpio_out( | ||
42 | + gpio_d_splitter, 0, | ||
43 | + qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); | ||
44 | + qdev_connect_gpio_out( | ||
45 | + gpio_d_splitter, 1, | ||
46 | qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); | ||
47 | + gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); | ||
48 | + | ||
49 | gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); | ||
50 | |||
51 | /* Make sure the select pin is high. */ | ||
29 | -- | 52 | -- |
30 | 2.7.4 | 53 | 2.25.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | With banked exceptions, just the exception number in | 1 | From: Zongyuan Li <zongyuan.li@smartx.com> |
---|---|---|---|
2 | s->vectpending is no longer sufficient to uniquely identify | ||
3 | the pending exception. Add a vectpending_is_s_banked bool | ||
4 | which is true if the exception is using the sec_vectors[] | ||
5 | array. | ||
6 | 2 | ||
3 | Signed-off-by: Zongyuan Li <zongyuan.li@smartx.com> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220324181557.203805-5-zongyuan.li@smartx.com | ||
6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/811 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 1505240046-11454-4-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 8 | --- |
10 | include/hw/intc/armv7m_nvic.h | 11 +++++++++-- | 9 | include/hw/irq.h | 5 ----- |
11 | hw/intc/armv7m_nvic.c | 1 + | 10 | hw/core/irq.c | 15 --------------- |
12 | 2 files changed, 10 insertions(+), 2 deletions(-) | 11 | 2 files changed, 20 deletions(-) |
13 | 12 | ||
14 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 13 | diff --git a/include/hw/irq.h b/include/hw/irq.h |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/intc/armv7m_nvic.h | 15 | --- a/include/hw/irq.h |
17 | +++ b/include/hw/intc/armv7m_nvic.h | 16 | +++ b/include/hw/irq.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 17 | @@ -XXX,XX +XXX,XX @@ void qemu_free_irq(qemu_irq irq); |
19 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 18 | /* Returns a new IRQ with opposite polarity. */ |
20 | uint32_t prigroup; | 19 | qemu_irq qemu_irq_invert(qemu_irq irq); |
21 | 20 | ||
22 | - /* vectpending and exception_prio are both cached state that can | 21 | -/* Returns a new IRQ which feeds into both the passed IRQs. |
23 | - * be recalculated from the vectors[] array and the prigroup field. | 22 | - * It's probably better to use the TYPE_SPLIT_IRQ device instead. |
24 | + /* The following fields are all cached state that can be recalculated | 23 | - */ |
25 | + * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 24 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2); |
26 | + * - vectpending | 25 | - |
27 | + * - vectpending_is_secure | 26 | /* For internal use in qtest. Similar to qemu_irq_split, but operating |
28 | + * - exception_prio | 27 | on an existing vector of qemu_irq. */ |
29 | */ | 28 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n); |
30 | unsigned int vectpending; /* highest prio pending enabled exception */ | 29 | diff --git a/hw/core/irq.c b/hw/core/irq.c |
31 | + /* true if vectpending is a banked secure exception, ie it is in | ||
32 | + * sec_vectors[] rather than vectors[] | ||
33 | + */ | ||
34 | + bool vectpending_is_s_banked; | ||
35 | int exception_prio; /* group prio of the highest prio active exception */ | ||
36 | |||
37 | MemoryRegion sysregmem; | ||
38 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/intc/armv7m_nvic.c | 31 | --- a/hw/core/irq.c |
41 | +++ b/hw/intc/armv7m_nvic.c | 32 | +++ b/hw/core/irq.c |
42 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 33 | @@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_invert(qemu_irq irq) |
43 | 34 | return qemu_allocate_irq(qemu_notirq, irq, 0); | |
44 | s->exception_prio = NVIC_NOEXC_PRIO; | ||
45 | s->vectpending = 0; | ||
46 | + s->vectpending_is_s_banked = false; | ||
47 | } | 35 | } |
48 | 36 | ||
49 | static void nvic_systick_trigger(void *opaque, int n, int level) | 37 | -static void qemu_splitirq(void *opaque, int line, int level) |
38 | -{ | ||
39 | - struct IRQState **irq = opaque; | ||
40 | - irq[0]->handler(irq[0]->opaque, irq[0]->n, level); | ||
41 | - irq[1]->handler(irq[1]->opaque, irq[1]->n, level); | ||
42 | -} | ||
43 | - | ||
44 | -qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2) | ||
45 | -{ | ||
46 | - qemu_irq *s = g_new0(qemu_irq, 2); | ||
47 | - s[0] = irq1; | ||
48 | - s[1] = irq2; | ||
49 | - return qemu_allocate_irq(qemu_splitirq, s, 0); | ||
50 | -} | ||
51 | - | ||
52 | void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n) | ||
53 | { | ||
54 | int i; | ||
50 | -- | 55 | -- |
51 | 2.7.4 | 56 | 2.25.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
---|---|---|---|
2 | 2 | ||
3 | Emulated Emcraft's Smartfusion2 System On Module starter | 3 | Describe that the gic-version influences the maximum number of CPUs. |
4 | kit. | ||
5 | 4 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com> |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20220413231456.35811-1-heinrich.schuchardt@canonical.com |
8 | Message-id: 20170920201737.25723-6-f4bug@amsat.org | 7 | [PMM: minor punctuation tweaks] |
9 | [PMD: drop cpu_model to directly use cpu type] | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/arm/Makefile.objs | 2 +- | 11 | docs/system/arm/virt.rst | 4 ++-- |
13 | hw/arm/msf2-som.c | 105 +++++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
14 | 2 files changed, 106 insertions(+), 1 deletion(-) | ||
15 | create mode 100644 hw/arm/msf2-som.c | ||
16 | 13 | ||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 14 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 16 | --- a/docs/system/arm/virt.rst |
20 | +++ b/hw/arm/Makefile.objs | 17 | +++ b/docs/system/arm/virt.rst |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | 18 | @@ -XXX,XX +XXX,XX @@ gic-version |
22 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | 19 | Valid values are: |
23 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | 20 | |
24 | obj-$(CONFIG_MPS2) += mps2.o | 21 | ``2`` |
25 | -obj-$(CONFIG_MSF2) += msf2-soc.o | 22 | - GICv2 |
26 | +obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | 23 | + GICv2. Note that this limits the number of CPUs to 8. |
27 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c | 24 | ``3`` |
28 | new file mode 100644 | 25 | - GICv3 |
29 | index XXXXXXX..XXXXXXX | 26 | + GICv3. This allows up to 512 CPUs. |
30 | --- /dev/null | 27 | ``host`` |
31 | +++ b/hw/arm/msf2-som.c | 28 | Use the same GIC version the host provides, when using KVM |
32 | @@ -XXX,XX +XXX,XX @@ | 29 | ``max`` |
33 | +/* | ||
34 | + * SmartFusion2 SOM starter kit(from Emcraft) emulation. | ||
35 | + * | ||
36 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
37 | + * | ||
38 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
39 | + * of this software and associated documentation files (the "Software"), to deal | ||
40 | + * in the Software without restriction, including without limitation the rights | ||
41 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
42 | + * copies of the Software, and to permit persons to whom the Software is | ||
43 | + * furnished to do so, subject to the following conditions: | ||
44 | + * | ||
45 | + * The above copyright notice and this permission notice shall be included in | ||
46 | + * all copies or substantial portions of the Software. | ||
47 | + * | ||
48 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
49 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
50 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
51 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
52 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
53 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
54 | + * THE SOFTWARE. | ||
55 | + */ | ||
56 | + | ||
57 | +#include "qemu/osdep.h" | ||
58 | +#include "qapi/error.h" | ||
59 | +#include "qemu/error-report.h" | ||
60 | +#include "hw/boards.h" | ||
61 | +#include "hw/arm/arm.h" | ||
62 | +#include "exec/address-spaces.h" | ||
63 | +#include "qemu/cutils.h" | ||
64 | +#include "hw/arm/msf2-soc.h" | ||
65 | +#include "cpu.h" | ||
66 | + | ||
67 | +#define DDR_BASE_ADDRESS 0xA0000000 | ||
68 | +#define DDR_SIZE (64 * M_BYTE) | ||
69 | + | ||
70 | +#define M2S010_ENVM_SIZE (256 * K_BYTE) | ||
71 | +#define M2S010_ESRAM_SIZE (64 * K_BYTE) | ||
72 | + | ||
73 | +static void emcraft_sf2_s2s010_init(MachineState *machine) | ||
74 | +{ | ||
75 | + DeviceState *dev; | ||
76 | + DeviceState *spi_flash; | ||
77 | + MSF2State *soc; | ||
78 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
79 | + DriveInfo *dinfo = drive_get_next(IF_MTD); | ||
80 | + qemu_irq cs_line; | ||
81 | + SSIBus *spi_bus; | ||
82 | + MemoryRegion *sysmem = get_system_memory(); | ||
83 | + MemoryRegion *ddr = g_new(MemoryRegion, 1); | ||
84 | + | ||
85 | + if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
86 | + error_report("This board can only be used with CPU %s", | ||
87 | + mc->default_cpu_type); | ||
88 | + } | ||
89 | + | ||
90 | + memory_region_init_ram(ddr, NULL, "ddr-ram", DDR_SIZE, | ||
91 | + &error_fatal); | ||
92 | + memory_region_add_subregion(sysmem, DDR_BASE_ADDRESS, ddr); | ||
93 | + | ||
94 | + dev = qdev_create(NULL, TYPE_MSF2_SOC); | ||
95 | + qdev_prop_set_string(dev, "part-name", "M2S010"); | ||
96 | + qdev_prop_set_string(dev, "cpu-type", mc->default_cpu_type); | ||
97 | + | ||
98 | + qdev_prop_set_uint64(dev, "eNVM-size", M2S010_ENVM_SIZE); | ||
99 | + qdev_prop_set_uint64(dev, "eSRAM-size", M2S010_ESRAM_SIZE); | ||
100 | + | ||
101 | + /* | ||
102 | + * CPU clock and peripheral clocks(APB0, APB1)are configurable | ||
103 | + * in Libero. CPU clock is divided by APB0 and APB1 divisors for | ||
104 | + * peripherals. Emcraft's SoM kit comes with these settings by default. | ||
105 | + */ | ||
106 | + qdev_prop_set_uint32(dev, "m3clk", 142 * 1000000); | ||
107 | + qdev_prop_set_uint32(dev, "apb0div", 2); | ||
108 | + qdev_prop_set_uint32(dev, "apb1div", 2); | ||
109 | + | ||
110 | + object_property_set_bool(OBJECT(dev), true, "realized", &error_fatal); | ||
111 | + | ||
112 | + soc = MSF2_SOC(dev); | ||
113 | + | ||
114 | + /* Attach SPI flash to SPI0 controller */ | ||
115 | + spi_bus = (SSIBus *)qdev_get_child_bus(dev, "spi0"); | ||
116 | + spi_flash = ssi_create_slave_no_init(spi_bus, "s25sl12801"); | ||
117 | + qdev_prop_set_uint8(spi_flash, "spansion-cr2nv", 1); | ||
118 | + if (dinfo) { | ||
119 | + qdev_prop_set_drive(spi_flash, "drive", blk_by_legacy_dinfo(dinfo), | ||
120 | + &error_fatal); | ||
121 | + } | ||
122 | + qdev_init_nofail(spi_flash); | ||
123 | + cs_line = qdev_get_gpio_in_named(spi_flash, SSI_GPIO_CS, 0); | ||
124 | + sysbus_connect_irq(SYS_BUS_DEVICE(&soc->spi[0]), 1, cs_line); | ||
125 | + | ||
126 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
127 | + soc->envm_size); | ||
128 | +} | ||
129 | + | ||
130 | +static void emcraft_sf2_machine_init(MachineClass *mc) | ||
131 | +{ | ||
132 | + mc->desc = "SmartFusion2 SOM kit from Emcraft (M2S010)"; | ||
133 | + mc->init = emcraft_sf2_s2s010_init; | ||
134 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); | ||
135 | +} | ||
136 | + | ||
137 | +DEFINE_MACHINE("emcraft-sf2", emcraft_sf2_machine_init) | ||
138 | -- | 30 | -- |
139 | 2.7.4 | 31 | 2.25.1 |
140 | |||
141 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Smartfusion2 SoC has hardened Microcontroller subsystem | 3 | Similar to the Aspeed code in include/misc/aspeed_scu.h, we define |
4 | and flash based FPGA fabric. This patch adds support for | 4 | the PWRON STRAP fields in their corresponding module for NPCM7XX. |
5 | Microcontroller subsystem in the SoC. | ||
6 | 5 | ||
7 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
8 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | Reviewed-by: Patrick Venture <venture@google.com> |
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20220411165842.3912945-2-wuhaotsh@google.com |
10 | Message-id: 20170920201737.25723-5-f4bug@amsat.org | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | [PMD: drop cpu_model to directly use cpu type, check m3clk non null] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/arm/Makefile.objs | 1 + | 12 | include/hw/misc/npcm7xx_gcr.h | 30 ++++++++++++++++++++++++++++++ |
15 | include/hw/arm/msf2-soc.h | 67 +++++++++++ | 13 | 1 file changed, 30 insertions(+) |
16 | hw/arm/msf2-soc.c | 238 ++++++++++++++++++++++++++++++++++++++++ | ||
17 | default-configs/arm-softmmu.mak | 1 + | ||
18 | 4 files changed, 307 insertions(+) | ||
19 | create mode 100644 include/hw/arm/msf2-soc.h | ||
20 | create mode 100644 hw/arm/msf2-soc.c | ||
21 | 14 | ||
22 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 15 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/arm/Makefile.objs | 17 | --- a/include/hw/misc/npcm7xx_gcr.h |
25 | +++ b/hw/arm/Makefile.objs | 18 | +++ b/include/hw/misc/npcm7xx_gcr.h |
26 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
27 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
28 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | ||
29 | obj-$(CONFIG_MPS2) += mps2.o | ||
30 | +obj-$(CONFIG_MSF2) += msf2-soc.o | ||
31 | diff --git a/include/hw/arm/msf2-soc.h b/include/hw/arm/msf2-soc.h | ||
32 | new file mode 100644 | ||
33 | index XXXXXXX..XXXXXXX | ||
34 | --- /dev/null | ||
35 | +++ b/include/hw/arm/msf2-soc.h | ||
36 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "exec/memory.h" | ||
21 | #include "hw/sysbus.h" | ||
22 | |||
37 | +/* | 23 | +/* |
38 | + * Microsemi Smartfusion2 SoC | 24 | + * NPCM7XX PWRON STRAP bit fields |
39 | + * | 25 | + * 12: SPI0 powered by VSBV3 at 1.8V |
40 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 26 | + * 11: System flash attached to BMC |
41 | + * | 27 | + * 10: BSP alternative pins. |
42 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 28 | + * 9:8: Flash UART command route enabled. |
43 | + * of this software and associated documentation files (the "Software"), to deal | 29 | + * 7: Security enabled. |
44 | + * in the Software without restriction, including without limitation the rights | 30 | + * 6: HI-Z state control. |
45 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 31 | + * 5: ECC disabled. |
46 | + * copies of the Software, and to permit persons to whom the Software is | 32 | + * 4: Reserved |
47 | + * furnished to do so, subject to the following conditions: | 33 | + * 3: JTAG2 enabled. |
48 | + * | 34 | + * 2:0: CPU and DRAM clock frequency. |
49 | + * The above copyright notice and this permission notice shall be included in | ||
50 | + * all copies or substantial portions of the Software. | ||
51 | + * | ||
52 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
53 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
54 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
55 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
56 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
57 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
58 | + * THE SOFTWARE. | ||
59 | + */ | 35 | + */ |
36 | +#define NPCM7XX_PWRON_STRAP_SPI0F18 BIT(12) | ||
37 | +#define NPCM7XX_PWRON_STRAP_SFAB BIT(11) | ||
38 | +#define NPCM7XX_PWRON_STRAP_BSPA BIT(10) | ||
39 | +#define NPCM7XX_PWRON_STRAP_FUP(x) ((x) << 8) | ||
40 | +#define FUP_NORM_UART2 3 | ||
41 | +#define FUP_PROG_UART3 2 | ||
42 | +#define FUP_PROG_UART2 1 | ||
43 | +#define FUP_NORM_UART3 0 | ||
44 | +#define NPCM7XX_PWRON_STRAP_SECEN BIT(7) | ||
45 | +#define NPCM7XX_PWRON_STRAP_HIZ BIT(6) | ||
46 | +#define NPCM7XX_PWRON_STRAP_ECC BIT(5) | ||
47 | +#define NPCM7XX_PWRON_STRAP_RESERVE1 BIT(4) | ||
48 | +#define NPCM7XX_PWRON_STRAP_J2EN BIT(3) | ||
49 | +#define NPCM7XX_PWRON_STRAP_CKFRQ(x) (x) | ||
50 | +#define CKFRQ_SKIPINIT 0x000 | ||
51 | +#define CKFRQ_DEFAULT 0x111 | ||
60 | + | 52 | + |
61 | +#ifndef HW_ARM_MSF2_SOC_H | 53 | /* |
62 | +#define HW_ARM_MSF2_SOC_H | 54 | * Number of registers in our device state structure. Don't change this without |
63 | + | 55 | * incrementing the version_id in the vmstate. |
64 | +#include "hw/arm/armv7m.h" | ||
65 | +#include "hw/timer/mss-timer.h" | ||
66 | +#include "hw/misc/msf2-sysreg.h" | ||
67 | +#include "hw/ssi/mss-spi.h" | ||
68 | + | ||
69 | +#define TYPE_MSF2_SOC "msf2-soc" | ||
70 | +#define MSF2_SOC(obj) OBJECT_CHECK(MSF2State, (obj), TYPE_MSF2_SOC) | ||
71 | + | ||
72 | +#define MSF2_NUM_SPIS 2 | ||
73 | +#define MSF2_NUM_UARTS 2 | ||
74 | + | ||
75 | +/* | ||
76 | + * System timer consists of two programmable 32-bit | ||
77 | + * decrementing counters that generate individual interrupts to | ||
78 | + * the Cortex-M3 processor | ||
79 | + */ | ||
80 | +#define MSF2_NUM_TIMERS 2 | ||
81 | + | ||
82 | +typedef struct MSF2State { | ||
83 | + /*< private >*/ | ||
84 | + SysBusDevice parent_obj; | ||
85 | + /*< public >*/ | ||
86 | + | ||
87 | + ARMv7MState armv7m; | ||
88 | + | ||
89 | + char *cpu_type; | ||
90 | + char *part_name; | ||
91 | + uint64_t envm_size; | ||
92 | + uint64_t esram_size; | ||
93 | + | ||
94 | + uint32_t m3clk; | ||
95 | + uint8_t apb0div; | ||
96 | + uint8_t apb1div; | ||
97 | + | ||
98 | + MSF2SysregState sysreg; | ||
99 | + MSSTimerState timer; | ||
100 | + MSSSpiState spi[MSF2_NUM_SPIS]; | ||
101 | +} MSF2State; | ||
102 | + | ||
103 | +#endif | ||
104 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | ||
105 | new file mode 100644 | ||
106 | index XXXXXXX..XXXXXXX | ||
107 | --- /dev/null | ||
108 | +++ b/hw/arm/msf2-soc.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | ||
110 | +/* | ||
111 | + * SmartFusion2 SoC emulation. | ||
112 | + * | ||
113 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
114 | + * | ||
115 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
116 | + * of this software and associated documentation files (the "Software"), to deal | ||
117 | + * in the Software without restriction, including without limitation the rights | ||
118 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
119 | + * copies of the Software, and to permit persons to whom the Software is | ||
120 | + * furnished to do so, subject to the following conditions: | ||
121 | + * | ||
122 | + * The above copyright notice and this permission notice shall be included in | ||
123 | + * all copies or substantial portions of the Software. | ||
124 | + * | ||
125 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
126 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
127 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
128 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
129 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
130 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
131 | + * THE SOFTWARE. | ||
132 | + */ | ||
133 | + | ||
134 | +#include "qemu/osdep.h" | ||
135 | +#include "qapi/error.h" | ||
136 | +#include "qemu-common.h" | ||
137 | +#include "hw/arm/arm.h" | ||
138 | +#include "exec/address-spaces.h" | ||
139 | +#include "hw/char/serial.h" | ||
140 | +#include "hw/boards.h" | ||
141 | +#include "sysemu/block-backend.h" | ||
142 | +#include "qemu/cutils.h" | ||
143 | +#include "hw/arm/msf2-soc.h" | ||
144 | +#include "hw/misc/unimp.h" | ||
145 | + | ||
146 | +#define MSF2_TIMER_BASE 0x40004000 | ||
147 | +#define MSF2_SYSREG_BASE 0x40038000 | ||
148 | + | ||
149 | +#define ENVM_BASE_ADDRESS 0x60000000 | ||
150 | + | ||
151 | +#define SRAM_BASE_ADDRESS 0x20000000 | ||
152 | + | ||
153 | +#define MSF2_ENVM_MAX_SIZE (512 * K_BYTE) | ||
154 | + | ||
155 | +/* | ||
156 | + * eSRAM max size is 80k without SECDED(Single error correction and | ||
157 | + * dual error detection) feature and 64k with SECDED. | ||
158 | + * We do not support SECDED now. | ||
159 | + */ | ||
160 | +#define MSF2_ESRAM_MAX_SIZE (80 * K_BYTE) | ||
161 | + | ||
162 | +static const uint32_t spi_addr[MSF2_NUM_SPIS] = { 0x40001000 , 0x40011000 }; | ||
163 | +static const uint32_t uart_addr[MSF2_NUM_UARTS] = { 0x40000000 , 0x40010000 }; | ||
164 | + | ||
165 | +static const int spi_irq[MSF2_NUM_SPIS] = { 2, 3 }; | ||
166 | +static const int uart_irq[MSF2_NUM_UARTS] = { 10, 11 }; | ||
167 | +static const int timer_irq[MSF2_NUM_TIMERS] = { 14, 15 }; | ||
168 | + | ||
169 | +static void m2sxxx_soc_initfn(Object *obj) | ||
170 | +{ | ||
171 | + MSF2State *s = MSF2_SOC(obj); | ||
172 | + int i; | ||
173 | + | ||
174 | + object_initialize(&s->armv7m, sizeof(s->armv7m), TYPE_ARMV7M); | ||
175 | + qdev_set_parent_bus(DEVICE(&s->armv7m), sysbus_get_default()); | ||
176 | + | ||
177 | + object_initialize(&s->sysreg, sizeof(s->sysreg), TYPE_MSF2_SYSREG); | ||
178 | + qdev_set_parent_bus(DEVICE(&s->sysreg), sysbus_get_default()); | ||
179 | + | ||
180 | + object_initialize(&s->timer, sizeof(s->timer), TYPE_MSS_TIMER); | ||
181 | + qdev_set_parent_bus(DEVICE(&s->timer), sysbus_get_default()); | ||
182 | + | ||
183 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | ||
184 | + object_initialize(&s->spi[i], sizeof(s->spi[i]), | ||
185 | + TYPE_MSS_SPI); | ||
186 | + qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); | ||
187 | + } | ||
188 | +} | ||
189 | + | ||
190 | +static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | ||
191 | +{ | ||
192 | + MSF2State *s = MSF2_SOC(dev_soc); | ||
193 | + DeviceState *dev, *armv7m; | ||
194 | + SysBusDevice *busdev; | ||
195 | + Error *err = NULL; | ||
196 | + int i; | ||
197 | + | ||
198 | + MemoryRegion *system_memory = get_system_memory(); | ||
199 | + MemoryRegion *nvm = g_new(MemoryRegion, 1); | ||
200 | + MemoryRegion *nvm_alias = g_new(MemoryRegion, 1); | ||
201 | + MemoryRegion *sram = g_new(MemoryRegion, 1); | ||
202 | + | ||
203 | + memory_region_init_rom(nvm, NULL, "MSF2.eNVM", s->envm_size, | ||
204 | + &error_fatal); | ||
205 | + /* | ||
206 | + * On power-on, the eNVM region 0x60000000 is automatically | ||
207 | + * remapped to the Cortex-M3 processor executable region | ||
208 | + * start address (0x0). We do not support remapping other eNVM, | ||
209 | + * eSRAM and DDR regions by guest(via Sysreg) currently. | ||
210 | + */ | ||
211 | + memory_region_init_alias(nvm_alias, NULL, "MSF2.eNVM", | ||
212 | + nvm, 0, s->envm_size); | ||
213 | + | ||
214 | + memory_region_add_subregion(system_memory, ENVM_BASE_ADDRESS, nvm); | ||
215 | + memory_region_add_subregion(system_memory, 0, nvm_alias); | ||
216 | + | ||
217 | + memory_region_init_ram(sram, NULL, "MSF2.eSRAM", s->esram_size, | ||
218 | + &error_fatal); | ||
219 | + memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | ||
220 | + | ||
221 | + armv7m = DEVICE(&s->armv7m); | ||
222 | + qdev_prop_set_uint32(armv7m, "num-irq", 81); | ||
223 | + qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
224 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
225 | + "memory", &error_abort); | ||
226 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
227 | + if (err != NULL) { | ||
228 | + error_propagate(errp, err); | ||
229 | + return; | ||
230 | + } | ||
231 | + | ||
232 | + if (!s->m3clk) { | ||
233 | + error_setg(errp, "Invalid m3clk value"); | ||
234 | + error_append_hint(errp, "m3clk can not be zero\n"); | ||
235 | + return; | ||
236 | + } | ||
237 | + system_clock_scale = NANOSECONDS_PER_SECOND / s->m3clk; | ||
238 | + | ||
239 | + for (i = 0; i < MSF2_NUM_UARTS; i++) { | ||
240 | + if (serial_hds[i]) { | ||
241 | + serial_mm_init(get_system_memory(), uart_addr[i], 2, | ||
242 | + qdev_get_gpio_in(armv7m, uart_irq[i]), | ||
243 | + 115200, serial_hds[i], DEVICE_NATIVE_ENDIAN); | ||
244 | + } | ||
245 | + } | ||
246 | + | ||
247 | + dev = DEVICE(&s->timer); | ||
248 | + /* APB0 clock is the timer input clock */ | ||
249 | + qdev_prop_set_uint32(dev, "clock-frequency", s->m3clk / s->apb0div); | ||
250 | + object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); | ||
251 | + if (err != NULL) { | ||
252 | + error_propagate(errp, err); | ||
253 | + return; | ||
254 | + } | ||
255 | + busdev = SYS_BUS_DEVICE(dev); | ||
256 | + sysbus_mmio_map(busdev, 0, MSF2_TIMER_BASE); | ||
257 | + sysbus_connect_irq(busdev, 0, | ||
258 | + qdev_get_gpio_in(armv7m, timer_irq[0])); | ||
259 | + sysbus_connect_irq(busdev, 1, | ||
260 | + qdev_get_gpio_in(armv7m, timer_irq[1])); | ||
261 | + | ||
262 | + dev = DEVICE(&s->sysreg); | ||
263 | + qdev_prop_set_uint32(dev, "apb0divisor", s->apb0div); | ||
264 | + qdev_prop_set_uint32(dev, "apb1divisor", s->apb1div); | ||
265 | + object_property_set_bool(OBJECT(&s->sysreg), true, "realized", &err); | ||
266 | + if (err != NULL) { | ||
267 | + error_propagate(errp, err); | ||
268 | + return; | ||
269 | + } | ||
270 | + busdev = SYS_BUS_DEVICE(dev); | ||
271 | + sysbus_mmio_map(busdev, 0, MSF2_SYSREG_BASE); | ||
272 | + | ||
273 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | ||
274 | + gchar *bus_name; | ||
275 | + | ||
276 | + object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); | ||
277 | + if (err != NULL) { | ||
278 | + error_propagate(errp, err); | ||
279 | + return; | ||
280 | + } | ||
281 | + | ||
282 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); | ||
283 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
284 | + qdev_get_gpio_in(armv7m, spi_irq[i])); | ||
285 | + | ||
286 | + /* Alias controller SPI bus to the SoC itself */ | ||
287 | + bus_name = g_strdup_printf("spi%d", i); | ||
288 | + object_property_add_alias(OBJECT(s), bus_name, | ||
289 | + OBJECT(&s->spi[i]), "spi", | ||
290 | + &error_abort); | ||
291 | + g_free(bus_name); | ||
292 | + } | ||
293 | + | ||
294 | + /* Below devices are not modelled yet. */ | ||
295 | + create_unimplemented_device("i2c_0", 0x40002000, 0x1000); | ||
296 | + create_unimplemented_device("dma", 0x40003000, 0x1000); | ||
297 | + create_unimplemented_device("watchdog", 0x40005000, 0x1000); | ||
298 | + create_unimplemented_device("i2c_1", 0x40012000, 0x1000); | ||
299 | + create_unimplemented_device("gpio", 0x40013000, 0x1000); | ||
300 | + create_unimplemented_device("hs-dma", 0x40014000, 0x1000); | ||
301 | + create_unimplemented_device("can", 0x40015000, 0x1000); | ||
302 | + create_unimplemented_device("rtc", 0x40017000, 0x1000); | ||
303 | + create_unimplemented_device("apb_config", 0x40020000, 0x10000); | ||
304 | + create_unimplemented_device("emac", 0x40041000, 0x1000); | ||
305 | + create_unimplemented_device("usb", 0x40043000, 0x1000); | ||
306 | +} | ||
307 | + | ||
308 | +static Property m2sxxx_soc_properties[] = { | ||
309 | + /* | ||
310 | + * part name specifies the type of SmartFusion2 device variant(this | ||
311 | + * property is for information purpose only. | ||
312 | + */ | ||
313 | + DEFINE_PROP_STRING("cpu-type", MSF2State, cpu_type), | ||
314 | + DEFINE_PROP_STRING("part-name", MSF2State, part_name), | ||
315 | + DEFINE_PROP_UINT64("eNVM-size", MSF2State, envm_size, MSF2_ENVM_MAX_SIZE), | ||
316 | + DEFINE_PROP_UINT64("eSRAM-size", MSF2State, esram_size, | ||
317 | + MSF2_ESRAM_MAX_SIZE), | ||
318 | + /* Libero GUI shows 100Mhz as default for clocks */ | ||
319 | + DEFINE_PROP_UINT32("m3clk", MSF2State, m3clk, 100 * 1000000), | ||
320 | + /* default divisors in Libero GUI */ | ||
321 | + DEFINE_PROP_UINT8("apb0div", MSF2State, apb0div, 2), | ||
322 | + DEFINE_PROP_UINT8("apb1div", MSF2State, apb1div, 2), | ||
323 | + DEFINE_PROP_END_OF_LIST(), | ||
324 | +}; | ||
325 | + | ||
326 | +static void m2sxxx_soc_class_init(ObjectClass *klass, void *data) | ||
327 | +{ | ||
328 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
329 | + | ||
330 | + dc->realize = m2sxxx_soc_realize; | ||
331 | + dc->props = m2sxxx_soc_properties; | ||
332 | +} | ||
333 | + | ||
334 | +static const TypeInfo m2sxxx_soc_info = { | ||
335 | + .name = TYPE_MSF2_SOC, | ||
336 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
337 | + .instance_size = sizeof(MSF2State), | ||
338 | + .instance_init = m2sxxx_soc_initfn, | ||
339 | + .class_init = m2sxxx_soc_class_init, | ||
340 | +}; | ||
341 | + | ||
342 | +static void m2sxxx_soc_types(void) | ||
343 | +{ | ||
344 | + type_register_static(&m2sxxx_soc_info); | ||
345 | +} | ||
346 | + | ||
347 | +type_init(m2sxxx_soc_types) | ||
348 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
349 | index XXXXXXX..XXXXXXX 100644 | ||
350 | --- a/default-configs/arm-softmmu.mak | ||
351 | +++ b/default-configs/arm-softmmu.mak | ||
352 | @@ -XXX,XX +XXX,XX @@ CONFIG_ACPI=y | ||
353 | CONFIG_SMBIOS=y | ||
354 | CONFIG_ASPEED_SOC=y | ||
355 | CONFIG_GPIO_KEY=y | ||
356 | +CONFIG_MSF2=y | ||
357 | -- | 56 | -- |
358 | 2.7.4 | 57 | 2.25.1 |
359 | |||
360 | diff view generated by jsdifflib |
1 | In v7M, the fixed-priority exceptions are: | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | Reset: -3 | ||
3 | NMI: -2 | ||
4 | HardFault: -1 | ||
5 | 2 | ||
6 | In v8M, this changes because Secure HardFault may need | 3 | This patch uses the defined fields to describe PWRON STRAPs for |
7 | to be prioritised above NMI: | 4 | better readability. |
8 | Reset: -4 | ||
9 | Secure HardFault if AIRCR.BFHFNMINS == 1: -3 | ||
10 | NMI: -2 | ||
11 | Secure HardFault if AIRCR.BFHFNMINS == 0: -1 | ||
12 | NonSecure HardFault: -1 | ||
13 | 5 | ||
14 | Make these changes, including support for changing the | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
15 | priority of Secure HardFault as AIRCR.BFHFNMINS changes. | 7 | Reviewed-by: Patrick Venture <venture@google.com> |
8 | Message-id: 20220411165842.3912945-3-wuhaotsh@google.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/npcm7xx_boards.c | 24 +++++++++++++++++++----- | ||
13 | 1 file changed, 19 insertions(+), 5 deletions(-) | ||
16 | 14 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 1505240046-11454-14-git-send-email-peter.maydell@linaro.org | ||
20 | --- | ||
21 | hw/intc/armv7m_nvic.c | 22 +++++++++++++++++++--- | ||
22 | 1 file changed, 19 insertions(+), 3 deletions(-) | ||
23 | |||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 17 | --- a/hw/arm/npcm7xx_boards.c |
27 | +++ b/hw/intc/armv7m_nvic.c | 18 | +++ b/hw/arm/npcm7xx_boards.c |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 19 | @@ -XXX,XX +XXX,XX @@ |
29 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 20 | #include "sysemu/sysemu.h" |
30 | R_V7M_AIRCR_BFHFNMINS_MASK | | 21 | #include "sysemu/block-backend.h" |
31 | R_V7M_AIRCR_PRIS_MASK); | 22 | |
32 | + /* BFHFNMINS changes the priority of Secure HardFault */ | 23 | -#define NPCM750_EVB_POWER_ON_STRAPS 0x00001ff7 |
33 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 24 | -#define QUANTA_GSJ_POWER_ON_STRAPS 0x00001fff |
34 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | 25 | -#define QUANTA_GBS_POWER_ON_STRAPS 0x000017ff |
35 | + } else { | 26 | -#define KUDO_BMC_POWER_ON_STRAPS 0x00001fff |
36 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 27 | -#define MORI_BMC_POWER_ON_STRAPS 0x00001fff |
37 | + } | 28 | +#define NPCM7XX_POWER_ON_STRAPS_DEFAULT ( \ |
38 | } | 29 | + NPCM7XX_PWRON_STRAP_SPI0F18 | \ |
39 | nvic_irq_update(s); | 30 | + NPCM7XX_PWRON_STRAP_SFAB | \ |
40 | } | 31 | + NPCM7XX_PWRON_STRAP_BSPA | \ |
41 | @@ -XXX,XX +XXX,XX @@ static int nvic_post_load(void *opaque, int version_id) | 32 | + NPCM7XX_PWRON_STRAP_FUP(FUP_NORM_UART2) | \ |
42 | { | 33 | + NPCM7XX_PWRON_STRAP_SECEN | \ |
43 | NVICState *s = opaque; | 34 | + NPCM7XX_PWRON_STRAP_HIZ | \ |
44 | unsigned i; | 35 | + NPCM7XX_PWRON_STRAP_ECC | \ |
45 | + int resetprio; | 36 | + NPCM7XX_PWRON_STRAP_RESERVE1 | \ |
46 | 37 | + NPCM7XX_PWRON_STRAP_J2EN | \ | |
47 | /* Check for out of range priority settings */ | 38 | + NPCM7XX_PWRON_STRAP_CKFRQ(CKFRQ_DEFAULT)) |
48 | - if (s->vectors[ARMV7M_EXCP_RESET].prio != -3 || | ||
49 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | ||
50 | + | 39 | + |
51 | + if (s->vectors[ARMV7M_EXCP_RESET].prio != resetprio || | 40 | +#define NPCM750_EVB_POWER_ON_STRAPS ( \ |
52 | s->vectors[ARMV7M_EXCP_NMI].prio != -2 || | 41 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_J2EN) |
53 | s->vectors[ARMV7M_EXCP_HARD].prio != -1) { | 42 | +#define QUANTA_GSJ_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
54 | return 1; | 43 | +#define QUANTA_GBS_POWER_ON_STRAPS ( \ |
55 | @@ -XXX,XX +XXX,XX @@ static int nvic_security_post_load(void *opaque, int version_id) | 44 | + NPCM7XX_POWER_ON_STRAPS_DEFAULT & ~NPCM7XX_PWRON_STRAP_SFAB) |
56 | int i; | 45 | +#define KUDO_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT |
57 | 46 | +#define MORI_BMC_POWER_ON_STRAPS NPCM7XX_POWER_ON_STRAPS_DEFAULT | |
58 | /* Check for out of range priority settings */ | 47 | |
59 | - if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | 48 | static const char npcm7xx_default_bootrom[] = "npcm7xx_bootrom.bin"; |
60 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1 | ||
61 | + && s->sec_vectors[ARMV7M_EXCP_HARD].prio != -3) { | ||
62 | + /* We can't cross-check against AIRCR.BFHFNMINS as we don't know | ||
63 | + * if the CPU state has been migrated yet; a mismatch won't | ||
64 | + * cause the emulation to blow up, though. | ||
65 | + */ | ||
66 | return 1; | ||
67 | } | ||
68 | for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | ||
69 | @@ -XXX,XX +XXX,XX @@ static Property props_nvic[] = { | ||
70 | |||
71 | static void armv7m_nvic_reset(DeviceState *dev) | ||
72 | { | ||
73 | + int resetprio; | ||
74 | NVICState *s = NVIC(dev); | ||
75 | |||
76 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | ||
77 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
78 | s->vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | ||
79 | s->vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | ||
80 | |||
81 | - s->vectors[ARMV7M_EXCP_RESET].prio = -3; | ||
82 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | ||
83 | + s->vectors[ARMV7M_EXCP_RESET].prio = resetprio; | ||
84 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | ||
85 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
86 | 49 | ||
87 | -- | 50 | -- |
88 | 2.7.4 | 51 | 2.25.1 |
89 | |||
90 | diff view generated by jsdifflib |