1 | ARM queue: mostly patches from me, but also the Smartfusion2 board. | 1 | Most of this is the Neon decodetree patches, followed by Edgar's versal cleanups. |
---|---|---|---|
2 | 2 | ||
3 | thanks | 3 | thanks |
4 | -- PMM | 4 | -- PMM |
5 | 5 | ||
6 | The following changes since commit 9ee660e7c138595224b65ddc1c5712549f0a278c: | ||
7 | 6 | ||
8 | Merge remote-tracking branch 'remotes/yongbok/tags/mips-20170921' into staging (2017-09-21 14:40:32 +0100) | 7 | The following changes since commit 2ef486e76d64436be90f7359a3071fb2a56ce835: |
9 | 8 | ||
10 | are available in the git repository at: | 9 | Merge remote-tracking branch 'remotes/marcel/tags/rdma-pull-request' into staging (2020-05-03 14:12:56 +0100) |
11 | 10 | ||
12 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170921 | 11 | are available in the Git repository at: |
13 | 12 | ||
14 | for you to fetch changes up to 6d262dcb7d108eda93813574c2061398084dc795: | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200504 |
15 | 14 | ||
16 | msf2: Add Emcraft's Smartfusion2 SOM kit (2017-09-21 16:36:56 +0100) | 15 | for you to fetch changes up to 9aefc6cf9b73f66062d2f914a0136756e7a28211: |
16 | |||
17 | target/arm: Move gen_ function typedefs to translate.h (2020-05-04 12:59:26 +0100) | ||
17 | 18 | ||
18 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
19 | target-arm queue: | 20 | target-arm queue: |
20 | * more preparatory work for v8M support | 21 | * Start of conversion of Neon insns to decodetree |
21 | * convert some omap devices away from old_mmio | 22 | * versal board: support SD and RTC |
22 | * remove out of date ARM ARM section references in comments | 23 | * Implement ARMv8.2-TTS2UXN |
23 | * add the Smartfusion2 board | 24 | * Make VQDMULL undefined when U=1 |
25 | * Some minor code cleanups | ||
24 | 26 | ||
25 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
26 | Peter Maydell (26): | 28 | Edgar E. Iglesias (11): |
27 | target/arm: Implement MSR/MRS access to NS banked registers | 29 | hw/arm: versal: Remove inclusion of arm_gicv3_common.h |
28 | nvic: Add banked exception states | 30 | hw/arm: versal: Move misplaced comment |
29 | nvic: Add cached vectpending_is_s_banked state | 31 | hw/arm: versal-virt: Fix typo xlnx-ve -> xlnx-versal |
30 | nvic: Add cached vectpending_prio state | 32 | hw/arm: versal: Embed the UARTs into the SoC type |
31 | nvic: Implement AIRCR changes for v8M | 33 | hw/arm: versal: Embed the GEMs into the SoC type |
32 | nvic: Make ICSR.RETTOBASE handle banked exceptions | 34 | hw/arm: versal: Embed the ADMAs into the SoC type |
33 | nvic: Implement NVIC_ITNS<n> registers | 35 | hw/arm: versal: Embed the APUs into the SoC type |
34 | nvic: Handle banked exceptions in nvic_recompute_state() | 36 | hw/arm: versal: Add support for SD |
35 | nvic: Make set_pending and clear_pending take a secure parameter | 37 | hw/arm: versal: Add support for the RTC |
36 | nvic: Make SHPR registers banked | 38 | hw/arm: versal-virt: Add support for SD |
37 | nvic: Compare group priority for escalation to HF | 39 | hw/arm: versal-virt: Add support for the RTC |
38 | nvic: In escalation to HardFault, support HF not being priority -1 | ||
39 | nvic: Implement v8M changes to fixed priority exceptions | ||
40 | nvic: Disable the non-secure HardFault if AIRCR.BFHFNMINS is clear | ||
41 | nvic: Handle v8M changes in nvic_exec_prio() | ||
42 | target/arm: Handle banking in negative-execution-priority check in cpu_mmu_index() | ||
43 | nvic: Make ICSR banked for v8M | ||
44 | nvic: Make SHCSR banked for v8M | ||
45 | nvic: Support banked exceptions in acknowledge and complete | ||
46 | target/arm: Remove out of date ARM ARM section references in A64 decoder | ||
47 | hw/arm/palm.c: Don't use old_mmio for static_ops | ||
48 | hw/gpio/omap_gpio.c: Don't use old_mmio | ||
49 | hw/timer/omap_synctimer.c: Don't use old_mmio | ||
50 | hw/timer/omap_gptimer: Don't use old_mmio | ||
51 | hw/i2c/omap_i2c.c: Don't use old_mmio | ||
52 | hw/arm/omap2.c: Don't use old_mmio | ||
53 | 40 | ||
54 | Subbaraya Sundeep (5): | 41 | Fredrik Strupe (1): |
55 | msf2: Add Smartfusion2 System timer | 42 | target/arm: Make VQDMULL undefined when U=1 |
56 | msf2: Microsemi Smartfusion2 System Register block | ||
57 | msf2: Add Smartfusion2 SPI controller | ||
58 | msf2: Add Smartfusion2 SoC | ||
59 | msf2: Add Emcraft's Smartfusion2 SOM kit | ||
60 | 43 | ||
61 | hw/arm/Makefile.objs | 1 + | 44 | Peter Maydell (25): |
62 | hw/misc/Makefile.objs | 1 + | 45 | target/arm: Don't use a TLB for ARMMMUIdx_Stage2 |
63 | hw/ssi/Makefile.objs | 1 + | 46 | target/arm: Use enum constant in get_phys_addr_lpae() call |
64 | hw/timer/Makefile.objs | 1 + | 47 | target/arm: Add new 's1_is_el0' argument to get_phys_addr_lpae() |
65 | include/hw/arm/msf2-soc.h | 67 +++ | 48 | target/arm: Implement ARMv8.2-TTS2UXN |
66 | include/hw/intc/armv7m_nvic.h | 33 +- | 49 | target/arm: Use correct variable for setting 'max' cpu's ID_AA64DFR0 |
67 | include/hw/misc/msf2-sysreg.h | 77 ++++ | 50 | target/arm/translate-vfp.inc.c: Remove duplicate simd_r32 check |
68 | include/hw/ssi/mss-spi.h | 58 +++ | 51 | target/arm: Don't allow Thumb Neon insns without FEATURE_NEON |
69 | include/hw/timer/mss-timer.h | 64 +++ | 52 | target/arm: Add stubs for AArch32 Neon decodetree |
70 | target/arm/cpu.h | 62 ++- | 53 | target/arm: Convert VCMLA (vector) to decodetree |
71 | hw/arm/msf2-soc.c | 238 +++++++++++ | 54 | target/arm: Convert VCADD (vector) to decodetree |
72 | hw/arm/msf2-som.c | 105 +++++ | 55 | target/arm: Convert V[US]DOT (vector) to decodetree |
73 | hw/arm/omap2.c | 49 ++- | 56 | target/arm: Convert VFM[AS]L (vector) to decodetree |
74 | hw/arm/palm.c | 30 +- | 57 | target/arm: Convert VCMLA (scalar) to decodetree |
75 | hw/gpio/omap_gpio.c | 26 +- | 58 | target/arm: Convert V[US]DOT (scalar) to decodetree |
76 | hw/i2c/omap_i2c.c | 44 +- | 59 | target/arm: Convert VFM[AS]L (scalar) to decodetree |
77 | hw/intc/armv7m_nvic.c | 913 ++++++++++++++++++++++++++++++++++------ | 60 | target/arm: Convert Neon load/store multiple structures to decodetree |
78 | hw/misc/msf2-sysreg.c | 160 +++++++ | 61 | target/arm: Convert Neon 'load single structure to all lanes' to decodetree |
79 | hw/ssi/mss-spi.c | 404 ++++++++++++++++++ | 62 | target/arm: Convert Neon 'load/store single structure' to decodetree |
80 | hw/timer/mss-timer.c | 289 +++++++++++++ | 63 | target/arm: Convert Neon 3-reg-same VADD/VSUB to decodetree |
81 | hw/timer/omap_gptimer.c | 49 ++- | 64 | target/arm: Convert Neon 3-reg-same logic ops to decodetree |
82 | hw/timer/omap_synctimer.c | 35 +- | 65 | target/arm: Convert Neon 3-reg-same VMAX/VMIN to decodetree |
83 | target/arm/cpu.c | 7 + | 66 | target/arm: Convert Neon 3-reg-same comparisons to decodetree |
84 | target/arm/helper.c | 142 ++++++- | 67 | target/arm: Convert Neon 3-reg-same VQADD/VQSUB to decodetree |
85 | target/arm/translate-a64.c | 227 +++++----- | 68 | target/arm: Convert Neon 3-reg-same VMUL, VMLA, VMLS, VSHL to decodetree |
86 | default-configs/arm-softmmu.mak | 1 + | 69 | target/arm: Move gen_ function typedefs to translate.h |
87 | hw/intc/trace-events | 13 +- | ||
88 | hw/misc/trace-events | 5 + | ||
89 | 28 files changed, 2735 insertions(+), 367 deletions(-) | ||
90 | create mode 100644 include/hw/arm/msf2-soc.h | ||
91 | create mode 100644 include/hw/misc/msf2-sysreg.h | ||
92 | create mode 100644 include/hw/ssi/mss-spi.h | ||
93 | create mode 100644 include/hw/timer/mss-timer.h | ||
94 | create mode 100644 hw/arm/msf2-soc.c | ||
95 | create mode 100644 hw/arm/msf2-som.c | ||
96 | create mode 100644 hw/misc/msf2-sysreg.c | ||
97 | create mode 100644 hw/ssi/mss-spi.c | ||
98 | create mode 100644 hw/timer/mss-timer.c | ||
99 | 70 | ||
71 | Philippe Mathieu-Daudé (2): | ||
72 | hw/arm/mps2-tz: Use TYPE_IOTKIT instead of hardcoded string | ||
73 | target/arm: Use uint64_t for midr field in CPU state struct | ||
74 | |||
75 | include/hw/arm/xlnx-versal.h | 31 +- | ||
76 | target/arm/cpu-param.h | 2 +- | ||
77 | target/arm/cpu.h | 38 ++- | ||
78 | target/arm/translate-a64.h | 9 - | ||
79 | target/arm/translate.h | 26 ++ | ||
80 | target/arm/neon-dp.decode | 86 +++++ | ||
81 | target/arm/neon-ls.decode | 52 +++ | ||
82 | target/arm/neon-shared.decode | 66 ++++ | ||
83 | hw/arm/mps2-tz.c | 2 +- | ||
84 | hw/arm/xlnx-versal-virt.c | 74 ++++- | ||
85 | hw/arm/xlnx-versal.c | 115 +++++-- | ||
86 | target/arm/cpu.c | 3 +- | ||
87 | target/arm/cpu64.c | 8 +- | ||
88 | target/arm/helper.c | 183 ++++------ | ||
89 | target/arm/translate-a64.c | 17 - | ||
90 | target/arm/translate-neon.inc.c | 714 +++++++++++++++++++++++++++++++++++++++ | ||
91 | target/arm/translate-vfp.inc.c | 6 - | ||
92 | target/arm/translate.c | 716 +++------------------------------------- | ||
93 | target/arm/Makefile.objs | 18 + | ||
94 | 19 files changed, 1302 insertions(+), 864 deletions(-) | ||
95 | create mode 100644 target/arm/neon-dp.decode | ||
96 | create mode 100644 target/arm/neon-ls.decode | ||
97 | create mode 100644 target/arm/neon-shared.decode | ||
98 | create mode 100644 target/arm/translate-neon.inc.c | ||
99 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fredrik Strupe <fredrik@strupe.net> | ||
1 | 2 | ||
3 | According to Arm ARM, VQDMULL is only valid when U=0, while having | ||
4 | U=1 is unallocated. | ||
5 | |||
6 | Signed-off-by: Fredrik Strupe <fredrik@strupe.net> | ||
7 | Fixes: 695272dcb976 ("target-arm: Handle UNDEF cases for Neon 3-regs-different-widths") | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate.c | 2 +- | ||
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate.c | ||
17 | +++ b/target/arm/translate.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
19 | {0, 0, 0, 0}, /* VMLSL */ | ||
20 | {0, 0, 0, 9}, /* VQDMLSL */ | ||
21 | {0, 0, 0, 0}, /* Integer VMULL */ | ||
22 | - {0, 0, 0, 1}, /* VQDMULL */ | ||
23 | + {0, 0, 0, 9}, /* VQDMULL */ | ||
24 | {0, 0, 0, 0xa}, /* Polynomial VMULL */ | ||
25 | {0, 0, 0, 7}, /* Reserved: always UNDEF */ | ||
26 | }; | ||
27 | -- | ||
28 | 2.20.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | By using the TYPE_* definitions for devices, we can: | ||
4 | - quickly find where devices are used with 'git-grep' | ||
5 | - easily rename a device (one-line change). | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20200428154650.21991-1-f4bug@amsat.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/mps2-tz.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mps2-tz.c | ||
18 | +++ b/hw/arm/mps2-tz.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
20 | exit(EXIT_FAILURE); | ||
21 | } | ||
22 | |||
23 | - sysbus_init_child_obj(OBJECT(machine), "iotkit", &mms->iotkit, | ||
24 | + sysbus_init_child_obj(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | ||
25 | sizeof(mms->iotkit), mmc->armsse_type); | ||
26 | iotkitdev = DEVICE(&mms->iotkit); | ||
27 | object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | ||
28 | -- | ||
29 | 2.20.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
1 | Make the armv7m_nvic_set_pending() and armv7m_nvic_clear_pending() | 1 | We define ARMMMUIdx_Stage2 as being an MMU index which uses a QEMU |
---|---|---|---|
2 | functions take a bool indicating whether to pend the secure | 2 | TLB. However we never actually use the TLB -- all stage 2 lookups |
3 | or non-secure version of a banked interrupt, and update the | 3 | are done by direct calls to get_phys_addr_lpae() followed by a |
4 | callsites accordingly. | 4 | physical address load via address_space_ld*(). |
5 | 5 | ||
6 | In most callsites we can simply pass the correct security | 6 | Remove Stage2 from the list of ARM MMU indexes which correspond to |
7 | state in; in a couple of cases we use TODO comments to indicate | 7 | real core MMU indexes, and instead put it in the set of "NOTLB" ARM |
8 | that we will return the code in a subsequent commit. | 8 | MMU indexes. |
9 | |||
10 | This allows us to drop NB_MMU_MODES to 11. It also means we can | ||
11 | safely add support for the ARMv8.3-TTS2UXN extension, which adds | ||
12 | permission bits to the stage 2 descriptors which define execute | ||
13 | permission separatel for EL0 and EL1; supporting that while keeping | ||
14 | Stage2 in a QEMU TLB would require us to use separate TLBs for | ||
15 | "Stage2 for an EL0 access" and "Stage2 for an EL1 access", which is a | ||
16 | lot of extra complication given we aren't even using the QEMU TLB. | ||
17 | |||
18 | In the process of updating the comment on our MMU index use, | ||
19 | fix a couple of other minor errors: | ||
20 | * NS EL2 EL2&0 was missing from the list in the comment | ||
21 | * some text hadn't been updated from when we bumped NB_MMU_MODES | ||
22 | above 8 | ||
9 | 23 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-10-git-send-email-peter.maydell@linaro.org | 27 | Message-id: 20200330210400.11724-2-peter.maydell@linaro.org |
13 | --- | 28 | --- |
14 | target/arm/cpu.h | 14 ++++++++++- | 29 | target/arm/cpu-param.h | 2 +- |
15 | hw/intc/armv7m_nvic.c | 64 ++++++++++++++++++++++++++++++++++++++------------- | 30 | target/arm/cpu.h | 21 +++++--- |
16 | target/arm/helper.c | 24 +++++++++++-------- | 31 | target/arm/helper.c | 112 ++++------------------------------------- |
17 | hw/intc/trace-events | 4 ++-- | 32 | 3 files changed, 27 insertions(+), 108 deletions(-) |
18 | 4 files changed, 77 insertions(+), 29 deletions(-) | 33 | |
19 | 34 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | |
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/cpu-param.h | ||
37 | +++ b/target/arm/cpu-param.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | # define TARGET_PAGE_BITS_MIN 10 | ||
40 | #endif | ||
41 | |||
42 | -#define NB_MMU_MODES 12 | ||
43 | +#define NB_MMU_MODES 11 | ||
44 | |||
45 | #endif | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 46 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 48 | --- a/target/arm/cpu.h |
23 | +++ b/target/arm/cpu.h | 49 | +++ b/target/arm/cpu.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 50 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); |
25 | return true; | 51 | * handling via the TLB. The only way to do a stage 1 translation without |
26 | } | 52 | * the immediate stage 2 translation is via the ATS or AT system insns, |
27 | #endif | 53 | * which can be slow-pathed and always do a page table walk. |
28 | -void armv7m_nvic_set_pending(void *opaque, int irq); | 54 | + * The only use of stage 2 translations is either as part of an s1+2 |
29 | +/** | 55 | + * lookup or when loading the descriptors during a stage 1 page table walk, |
30 | + * armv7m_nvic_set_pending: mark the specified exception as pending | 56 | + * and in both those cases we don't use the TLB. |
31 | + * @opaque: the NVIC | 57 | * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3" |
32 | + * @irq: the exception number to mark pending | 58 | * translation regimes, because they map reasonably well to each other |
33 | + * @secure: false for non-banked exceptions or for the nonsecure | 59 | * and they can't both be active at the same time. |
34 | + * version of a banked exception, true for the secure version of a banked | 60 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); |
35 | + * exception. | 61 | * NS EL1 EL1&0 stage 1+2 (aka NS PL1) |
36 | + * | 62 | * NS EL1 EL1&0 stage 1+2 +PAN |
37 | + * Marks the specified exception as pending. Note that we will assert() | 63 | * NS EL0 EL2&0 |
38 | + * if @secure is true and @irq does not specify one of the fixed set | 64 | + * NS EL2 EL2&0 |
39 | + * of architecturally banked exceptions. | 65 | * NS EL2 EL2&0 +PAN |
40 | + */ | 66 | * NS EL2 (aka NS PL2) |
41 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 67 | * S EL0 EL1&0 (aka S PL0) |
42 | void armv7m_nvic_acknowledge_irq(void *opaque); | 68 | * S EL1 EL1&0 (not used if EL3 is 32 bit) |
43 | /** | 69 | * S EL1 EL1&0 +PAN |
44 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | 70 | * S EL3 (aka S PL1) |
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 71 | - * NS EL1&0 stage 2 |
46 | index XXXXXXX..XXXXXXX 100644 | 72 | * |
47 | --- a/hw/intc/armv7m_nvic.c | 73 | - * for a total of 12 different mmu_idx. |
48 | +++ b/hw/intc/armv7m_nvic.c | 74 | + * for a total of 11 different mmu_idx. |
49 | @@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s) | 75 | * |
50 | qemu_set_irq(s->excpout, lvl); | 76 | * R profile CPUs have an MPU, but can use the same set of MMU indexes |
51 | } | 77 | * as A profile. They only need to distinguish NS EL0 and NS EL1 (and |
52 | 78 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | |
53 | -static void armv7m_nvic_clear_pending(void *opaque, int irq) | 79 | * are not quite the same -- different CPU types (most notably M profile |
54 | +/** | 80 | * vs A/R profile) would like to use MMU indexes with different semantics, |
55 | + * armv7m_nvic_clear_pending: mark the specified exception as not pending | 81 | * but since we don't ever need to use all of those in a single CPU we |
56 | + * @opaque: the NVIC | 82 | - * can avoid setting NB_MMU_MODES to more than 8. The lower bits of |
57 | + * @irq: the exception number to mark as not pending | 83 | + * can avoid having to set NB_MMU_MODES to "total number of A profile MMU |
58 | + * @secure: false for non-banked exceptions or for the nonsecure | 84 | + * modes + total number of M profile MMU modes". The lower bits of |
59 | + * version of a banked exception, true for the secure version of a banked | 85 | * ARMMMUIdx are the core TLB mmu index, and the higher bits are always |
60 | + * exception. | 86 | * the same for any particular CPU. |
61 | + * | 87 | * Variables of type ARMMUIdx are always full values, and the core |
62 | + * Marks the specified exception as not pending. Note that we will assert() | 88 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
63 | + * if @secure is true and @irq does not specify one of the fixed set | 89 | ARMMMUIdx_SE10_1_PAN = 9 | ARM_MMU_IDX_A, |
64 | + * of architecturally banked exceptions. | 90 | ARMMMUIdx_SE3 = 10 | ARM_MMU_IDX_A, |
65 | + */ | 91 | |
66 | +static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | 92 | - ARMMMUIdx_Stage2 = 11 | ARM_MMU_IDX_A, |
67 | { | 93 | - |
68 | NVICState *s = (NVICState *)opaque; | 94 | /* |
69 | VecInfo *vec; | 95 | * These are not allocated TLBs and are used only for AT system |
70 | 96 | * instructions or for the first stage of an S12 page table walk. | |
71 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 97 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
72 | 98 | ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, | |
73 | - vec = &s->vectors[irq]; | 99 | ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, |
74 | - trace_nvic_clear_pending(irq, vec->enabled, vec->prio); | 100 | ARMMMUIdx_Stage1_E1_PAN = 2 | ARM_MMU_IDX_NOTLB, |
75 | + if (secure) { | 101 | + /* |
76 | + assert(exc_is_banked(irq)); | 102 | + * Not allocated a TLB: used only for second stage of an S12 page |
77 | + vec = &s->sec_vectors[irq]; | 103 | + * table walk, or for descriptor loads during first stage of an S1 |
78 | + } else { | 104 | + * page table walk. Note that if we ever want to have a TLB for this |
79 | + vec = &s->vectors[irq]; | 105 | + * then various TLB flush insns which currently are no-ops or flush |
80 | + } | 106 | + * only stage 1 MMU indexes will need to change to flush stage 2. |
81 | + trace_nvic_clear_pending(irq, secure, vec->enabled, vec->prio); | 107 | + */ |
82 | if (vec->pending) { | 108 | + ARMMMUIdx_Stage2 = 3 | ARM_MMU_IDX_NOTLB, |
83 | vec->pending = 0; | 109 | |
84 | nvic_irq_update(s); | 110 | /* |
85 | } | 111 | * M-profile. |
86 | } | 112 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { |
87 | 113 | TO_CORE_BIT(SE10_1), | |
88 | -void armv7m_nvic_set_pending(void *opaque, int irq) | 114 | TO_CORE_BIT(SE10_1_PAN), |
89 | +void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 115 | TO_CORE_BIT(SE3), |
90 | { | 116 | - TO_CORE_BIT(Stage2), |
91 | NVICState *s = (NVICState *)opaque; | 117 | |
92 | + bool banked = exc_is_banked(irq); | 118 | TO_CORE_BIT(MUser), |
93 | VecInfo *vec; | 119 | TO_CORE_BIT(MPriv), |
94 | |||
95 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
96 | + assert(!secure || banked); | ||
97 | |||
98 | - vec = &s->vectors[irq]; | ||
99 | - trace_nvic_set_pending(irq, vec->enabled, vec->prio); | ||
100 | + vec = (banked && secure) ? &s->sec_vectors[irq] : &s->vectors[irq]; | ||
101 | |||
102 | + trace_nvic_set_pending(irq, secure, vec->enabled, vec->prio); | ||
103 | |||
104 | if (irq >= ARMV7M_EXCP_HARD && irq < ARMV7M_EXCP_PENDSV) { | ||
105 | /* If a synchronous exception is pending then it may be | ||
106 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq) | ||
107 | "(current priority %d)\n", irq, running); | ||
108 | } | ||
109 | |||
110 | - /* We can do the escalation, so we take HardFault instead */ | ||
111 | + /* We can do the escalation, so we take HardFault instead. | ||
112 | + * If BFHFNMINS is set then we escalate to the banked HF for | ||
113 | + * the target security state of the original exception; otherwise | ||
114 | + * we take a Secure HardFault. | ||
115 | + */ | ||
116 | irq = ARMV7M_EXCP_HARD; | ||
117 | - vec = &s->vectors[irq]; | ||
118 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
119 | + (secure || | ||
120 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK))) { | ||
121 | + vec = &s->sec_vectors[irq]; | ||
122 | + } else { | ||
123 | + vec = &s->vectors[irq]; | ||
124 | + } | ||
125 | + /* HF may be banked but there is only one shared HFSR */ | ||
126 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
127 | } | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void set_irq_level(void *opaque, int n, int level) | ||
130 | if (level != vec->level) { | ||
131 | vec->level = level; | ||
132 | if (level) { | ||
133 | - armv7m_nvic_set_pending(s, n); | ||
134 | + armv7m_nvic_set_pending(s, n, false); | ||
135 | } | ||
136 | } | ||
137 | } | ||
138 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
139 | } | ||
140 | case 0xd04: /* Interrupt Control State. */ | ||
141 | if (value & (1 << 31)) { | ||
142 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
143 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
144 | } | ||
145 | if (value & (1 << 28)) { | ||
146 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV); | ||
147 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
148 | } else if (value & (1 << 27)) { | ||
149 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV); | ||
150 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
151 | } | ||
152 | if (value & (1 << 26)) { | ||
153 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
154 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
155 | } else if (value & (1 << 25)) { | ||
156 | - armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK); | ||
157 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_SYSTICK, attrs.secure); | ||
158 | } | ||
159 | break; | ||
160 | case 0xd08: /* Vector Table Offset. */ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
162 | { | ||
163 | int excnum = (value & 0x1ff) + NVIC_FIRST_IRQ; | ||
164 | if (excnum < s->num_irq) { | ||
165 | - armv7m_nvic_set_pending(s, excnum); | ||
166 | + armv7m_nvic_set_pending(s, excnum, false); | ||
167 | } | ||
168 | break; | ||
169 | } | ||
170 | @@ -XXX,XX +XXX,XX @@ static void nvic_systick_trigger(void *opaque, int n, int level) | ||
171 | /* SysTick just asked us to pend its exception. | ||
172 | * (This is different from an external interrupt line's | ||
173 | * behaviour.) | ||
174 | + * TODO: when we implement the banked systicks we must make | ||
175 | + * this pend the correct banked exception. | ||
176 | */ | ||
177 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
178 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK, false); | ||
179 | } | ||
180 | } | ||
181 | |||
182 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 120 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
183 | index XXXXXXX..XXXXXXX 100644 | 121 | index XXXXXXX..XXXXXXX 100644 |
184 | --- a/target/arm/helper.c | 122 | --- a/target/arm/helper.c |
185 | +++ b/target/arm/helper.c | 123 | +++ b/target/arm/helper.c |
186 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 124 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, |
187 | * stack, directly take a usage fault on the current stack. | 125 | tlb_flush_by_mmuidx(cs, |
188 | */ | 126 | ARMMMUIdxBit_E10_1 | |
189 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 127 | ARMMMUIdxBit_E10_1_PAN | |
190 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 128 | - ARMMMUIdxBit_E10_0 | |
191 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 129 | - ARMMMUIdxBit_Stage2); |
192 | v7m_exception_taken(cpu, excret); | 130 | + ARMMMUIdxBit_E10_0); |
193 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | 131 | } |
194 | "stackframe: failed exception return integrity check\n"); | 132 | |
195 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 133 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
196 | * exception return excret specified then this is a UsageFault. | 134 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
197 | */ | 135 | tlb_flush_by_mmuidx_all_cpus_synced(cs, |
198 | if (return_to_handler != arm_v7m_is_handler_mode(env)) { | 136 | ARMMMUIdxBit_E10_1 | |
199 | - /* Take an INVPC UsageFault by pushing the stack again. */ | 137 | ARMMMUIdxBit_E10_1_PAN | |
200 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 138 | - ARMMMUIdxBit_E10_0 | |
201 | + /* Take an INVPC UsageFault by pushing the stack again. | 139 | - ARMMMUIdxBit_Stage2); |
202 | + * TODO: the v8M version of this code should target the | 140 | + ARMMMUIdxBit_E10_0); |
203 | + * background state for this exception. | 141 | } |
204 | + */ | 142 | |
205 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, false); | 143 | -static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, |
206 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVPC_MASK; | 144 | - uint64_t value) |
207 | v7m_push_stack(cpu); | 145 | -{ |
208 | v7m_exception_taken(cpu, excret); | 146 | - /* Invalidate by IPA. This has to invalidate any structures that |
209 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 147 | - * contain only stage 2 translation information, but does not need |
210 | handle it. */ | 148 | - * to apply to structures that contain combined stage 1 and stage 2 |
211 | switch (cs->exception_index) { | 149 | - * translation information. |
212 | case EXCP_UDEF: | 150 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. |
213 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 151 | - */ |
214 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 152 | - CPUState *cs = env_cpu(env); |
215 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNDEFINSTR_MASK; | 153 | - uint64_t pageaddr; |
216 | break; | 154 | - |
217 | case EXCP_NOCP: | 155 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { |
218 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 156 | - return; |
219 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 157 | - } |
220 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_NOCP_MASK; | 158 | - |
221 | break; | 159 | - pageaddr = sextract64(value << 12, 0, 40); |
222 | case EXCP_INVSTATE: | 160 | - |
223 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE); | 161 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); |
224 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | 162 | -} |
225 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_INVSTATE_MASK; | 163 | - |
226 | break; | 164 | -static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
227 | case EXCP_SWI: | 165 | - uint64_t value) |
228 | /* The PC already points to the next instruction. */ | 166 | -{ |
229 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC); | 167 | - CPUState *cs = env_cpu(env); |
230 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC, env->v7m.secure); | 168 | - uint64_t pageaddr; |
231 | break; | 169 | - |
232 | case EXCP_PREFETCH_ABORT: | 170 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { |
233 | case EXCP_DATA_ABORT: | 171 | - return; |
234 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 172 | - } |
235 | env->v7m.bfar); | 173 | - |
236 | break; | 174 | - pageaddr = sextract64(value << 12, 0, 40); |
237 | } | 175 | - |
238 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS); | 176 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, |
239 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | 177 | - ARMMMUIdxBit_Stage2); |
240 | break; | 178 | -} |
241 | default: | 179 | |
242 | /* All other FSR values are either MPU faults or "can't happen | 180 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, |
243 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 181 | uint64_t value) |
244 | env->v7m.mmfar[env->v7m.secure]); | 182 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
245 | break; | 183 | tlb_flush_by_mmuidx(cs, |
246 | } | 184 | ARMMMUIdxBit_E10_1 | |
247 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | 185 | ARMMMUIdxBit_E10_1_PAN | |
248 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, | 186 | - ARMMMUIdxBit_E10_0 | |
249 | + env->v7m.secure); | 187 | - ARMMMUIdxBit_Stage2); |
250 | break; | 188 | + ARMMMUIdxBit_E10_0); |
251 | } | 189 | raw_write(env, ri, value); |
252 | break; | 190 | } |
253 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 191 | } |
254 | return; | 192 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) |
255 | } | 193 | return ARMMMUIdxBit_SE10_1 | |
256 | } | 194 | ARMMMUIdxBit_SE10_1_PAN | |
257 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG); | 195 | ARMMMUIdxBit_SE10_0; |
258 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG, false); | 196 | - } else if (arm_feature(env, ARM_FEATURE_EL2)) { |
259 | break; | 197 | - return ARMMMUIdxBit_E10_1 | |
260 | case EXCP_IRQ: | 198 | - ARMMMUIdxBit_E10_1_PAN | |
261 | break; | 199 | - ARMMMUIdxBit_E10_0 | |
262 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | 200 | - ARMMMUIdxBit_Stage2; |
263 | index XXXXXXX..XXXXXXX 100644 | 201 | } else { |
264 | --- a/hw/intc/trace-events | 202 | return ARMMMUIdxBit_E10_1 | |
265 | +++ b/hw/intc/trace-events | 203 | ARMMMUIdxBit_E10_1_PAN | |
266 | @@ -XXX,XX +XXX,XX @@ nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | 204 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
267 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | 205 | ARMMMUIdxBit_SE3); |
268 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | 206 | } |
269 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | 207 | |
270 | -nvic_set_pending(int irq, int en, int prio) "NVIC set pending irq %d (enabled: %d priority %d)" | 208 | -static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, |
271 | -nvic_clear_pending(int irq, int en, int prio) "NVIC clear pending irq %d (enabled: %d priority %d)" | 209 | - uint64_t value) |
272 | +nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | 210 | -{ |
273 | +nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | 211 | - /* Invalidate by IPA. This has to invalidate any structures that |
274 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | 212 | - * contain only stage 2 translation information, but does not need |
275 | nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | 213 | - * to apply to structures that contain combined stage 1 and stage 2 |
276 | nvic_complete_irq(int irq) "NVIC complete IRQ %d" | 214 | - * translation information. |
215 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. | ||
216 | - */ | ||
217 | - ARMCPU *cpu = env_archcpu(env); | ||
218 | - CPUState *cs = CPU(cpu); | ||
219 | - uint64_t pageaddr; | ||
220 | - | ||
221 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
222 | - return; | ||
223 | - } | ||
224 | - | ||
225 | - pageaddr = sextract64(value << 12, 0, 48); | ||
226 | - | ||
227 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
228 | -} | ||
229 | - | ||
230 | -static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
231 | - uint64_t value) | ||
232 | -{ | ||
233 | - CPUState *cs = env_cpu(env); | ||
234 | - uint64_t pageaddr; | ||
235 | - | ||
236 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
237 | - return; | ||
238 | - } | ||
239 | - | ||
240 | - pageaddr = sextract64(value << 12, 0, 48); | ||
241 | - | ||
242 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
243 | - ARMMMUIdxBit_Stage2); | ||
244 | -} | ||
245 | - | ||
246 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
247 | bool isread) | ||
248 | { | ||
249 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
250 | .writefn = tlbi_aa64_vae1_write }, | ||
251 | { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64, | ||
252 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
253 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
254 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
255 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
256 | { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64, | ||
257 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
258 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
259 | - .writefn = tlbi_aa64_ipas2e1is_write }, | ||
260 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
261 | { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64, | ||
262 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4, | ||
263 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
265 | .writefn = tlbi_aa64_alle1is_write }, | ||
266 | { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64, | ||
267 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
268 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
269 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
270 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
271 | { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64, | ||
272 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
273 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
274 | - .writefn = tlbi_aa64_ipas2e1_write }, | ||
275 | + .access = PL2_W, .type = ARM_CP_NOP }, | ||
276 | { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64, | ||
277 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4, | ||
278 | .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
279 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
280 | .writefn = tlbimva_hyp_is_write }, | ||
281 | { .name = "TLBIIPAS2", | ||
282 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, | ||
283 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
284 | - .writefn = tlbiipas2_write }, | ||
285 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
286 | { .name = "TLBIIPAS2IS", | ||
287 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
288 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
289 | - .writefn = tlbiipas2_is_write }, | ||
290 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
291 | { .name = "TLBIIPAS2L", | ||
292 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, | ||
293 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
294 | - .writefn = tlbiipas2_write }, | ||
295 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
296 | { .name = "TLBIIPAS2LIS", | ||
297 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, | ||
298 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
299 | - .writefn = tlbiipas2_is_write }, | ||
300 | + .type = ARM_CP_NOP, .access = PL2_W }, | ||
301 | /* 32 bit cache operations */ | ||
302 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | ||
303 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
277 | -- | 304 | -- |
278 | 2.7.4 | 305 | 2.20.1 |
279 | 306 | ||
280 | 307 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The access_type argument to get_phys_addr_lpae() is an MMUAccessType; | ||
2 | use the enum constant MMU_DATA_LOAD rather than a literal 0 when we | ||
3 | call it in S1_ptw_translate(). | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200330210400.11724-3-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/helper.c | 5 +++-- | ||
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.c | ||
16 | +++ b/target/arm/helper.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
18 | pcacheattrs = &cacheattrs; | ||
19 | } | ||
20 | |||
21 | - ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_Stage2, &s2pa, | ||
22 | - &txattrs, &s2prot, &s2size, fi, pcacheattrs); | ||
23 | + ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, | ||
24 | + &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
25 | + pcacheattrs); | ||
26 | if (ret) { | ||
27 | assert(fi->type != ARMFault_None); | ||
28 | fi->s2addr = addr; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
1 | In v8M the MSR and MRS instructions have extra register value | 1 | For ARMv8.2-TTS2UXN, the stage 2 page table walk wants to know |
---|---|---|---|
2 | encodings to allow secure code to access the non-secure banked | 2 | whether the stage 1 access is for EL0 or not, because whether |
3 | version of various special registers. | 3 | exec permission is given can depend on whether this is an EL0 |
4 | or EL1 access. Add a new argument to get_phys_addr_lpae() so | ||
5 | the call sites can pass this information in. | ||
4 | 6 | ||
5 | (We don't implement the MSPLIM_NS or PSPLIM_NS aliases, because | 7 | Since get_phys_addr_lpae() doesn't already have a doc comment, |
6 | we don't currently implement the stack limit registers at all.) | 8 | add one so we have a place to put the documentation of the |
9 | semantics of the new s1_is_el0 argument. | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1505240046-11454-2-git-send-email-peter.maydell@linaro.org | 14 | Message-id: 20200330210400.11724-4-peter.maydell@linaro.org |
11 | --- | 15 | --- |
12 | target/arm/helper.c | 110 ++++++++++++++++++++++++++++++++++++++++++++++++++++ | 16 | target/arm/helper.c | 29 ++++++++++++++++++++++++++++- |
13 | 1 file changed, 110 insertions(+) | 17 | 1 file changed, 28 insertions(+), 1 deletion(-) |
14 | 18 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 21 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 22 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) | 23 | @@ -XXX,XX +XXX,XX @@ |
20 | break; | 24 | |
21 | case 20: /* CONTROL */ | 25 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, |
22 | return env->v7m.control[env->v7m.secure]; | 26 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
23 | + case 0x94: /* CONTROL_NS */ | 27 | + bool s1_is_el0, |
24 | + /* We have to handle this here because unprivileged Secure code | 28 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, |
25 | + * can read the NS CONTROL register. | 29 | target_ulong *page_size_ptr, |
26 | + */ | 30 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); |
27 | + if (!env->v7m.secure) { | 31 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, |
28 | + return 0; | 32 | } |
29 | + } | 33 | |
30 | + return env->v7m.control[M_REG_NS]; | 34 | ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, |
35 | + false, | ||
36 | &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
37 | pcacheattrs); | ||
38 | if (ret) { | ||
39 | @@ -XXX,XX +XXX,XX @@ static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, | ||
40 | }; | ||
41 | } | ||
42 | |||
43 | +/** | ||
44 | + * get_phys_addr_lpae: perform one stage of page table walk, LPAE format | ||
45 | + * | ||
46 | + * Returns false if the translation was successful. Otherwise, phys_ptr, attrs, | ||
47 | + * prot and page_size may not be filled in, and the populated fsr value provides | ||
48 | + * information on why the translation aborted, in the format of a long-format | ||
49 | + * DFSR/IFSR fault register, with the following caveats: | ||
50 | + * * the WnR bit is never set (the caller must do this). | ||
51 | + * | ||
52 | + * @env: CPUARMState | ||
53 | + * @address: virtual address to get physical address for | ||
54 | + * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH | ||
55 | + * @mmu_idx: MMU index indicating required translation regime | ||
56 | + * @s1_is_el0: if @mmu_idx is ARMMMUIdx_Stage2 (so this is a stage 2 page table | ||
57 | + * walk), must be true if this is stage 2 of a stage 1+2 walk for an | ||
58 | + * EL0 access). If @mmu_idx is anything else, @s1_is_el0 is ignored. | ||
59 | + * @phys_ptr: set to the physical address corresponding to the virtual address | ||
60 | + * @attrs: set to the memory transaction attributes to use | ||
61 | + * @prot: set to the permissions for the page containing phys_ptr | ||
62 | + * @page_size_ptr: set to the size of the page containing phys_ptr | ||
63 | + * @fi: set to fault info if the translation fails | ||
64 | + * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
65 | + */ | ||
66 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
67 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
68 | + bool s1_is_el0, | ||
69 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
70 | target_ulong *page_size_ptr, | ||
71 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
72 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
73 | |||
74 | /* S1 is done. Now do S2 translation. */ | ||
75 | ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
76 | + mmu_idx == ARMMMUIdx_E10_0, | ||
77 | phys_ptr, attrs, &s2_prot, | ||
78 | page_size, fi, | ||
79 | cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
80 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
31 | } | 81 | } |
32 | 82 | ||
33 | if (el == 0) { | 83 | if (regime_using_lpae_format(env, mmu_idx)) { |
34 | return 0; /* unprivileged reads others as zero */ | 84 | - return get_phys_addr_lpae(env, address, access_type, mmu_idx, |
35 | } | 85 | + return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, |
36 | 86 | phys_ptr, attrs, prot, page_size, | |
37 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 87 | fi, cacheattrs); |
38 | + switch (reg) { | 88 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { |
39 | + case 0x88: /* MSP_NS */ | ||
40 | + if (!env->v7m.secure) { | ||
41 | + return 0; | ||
42 | + } | ||
43 | + return env->v7m.other_ss_msp; | ||
44 | + case 0x89: /* PSP_NS */ | ||
45 | + if (!env->v7m.secure) { | ||
46 | + return 0; | ||
47 | + } | ||
48 | + return env->v7m.other_ss_psp; | ||
49 | + case 0x90: /* PRIMASK_NS */ | ||
50 | + if (!env->v7m.secure) { | ||
51 | + return 0; | ||
52 | + } | ||
53 | + return env->v7m.primask[M_REG_NS]; | ||
54 | + case 0x91: /* BASEPRI_NS */ | ||
55 | + if (!env->v7m.secure) { | ||
56 | + return 0; | ||
57 | + } | ||
58 | + return env->v7m.basepri[M_REG_NS]; | ||
59 | + case 0x93: /* FAULTMASK_NS */ | ||
60 | + if (!env->v7m.secure) { | ||
61 | + return 0; | ||
62 | + } | ||
63 | + return env->v7m.faultmask[M_REG_NS]; | ||
64 | + case 0x98: /* SP_NS */ | ||
65 | + { | ||
66 | + /* This gives the non-secure SP selected based on whether we're | ||
67 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
68 | + */ | ||
69 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
70 | + | ||
71 | + if (!env->v7m.secure) { | ||
72 | + return 0; | ||
73 | + } | ||
74 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | ||
75 | + return env->v7m.other_ss_psp; | ||
76 | + } else { | ||
77 | + return env->v7m.other_ss_msp; | ||
78 | + } | ||
79 | + } | ||
80 | + default: | ||
81 | + break; | ||
82 | + } | ||
83 | + } | ||
84 | + | ||
85 | switch (reg) { | ||
86 | case 8: /* MSP */ | ||
87 | return (env->v7m.control[env->v7m.secure] & R_V7M_CONTROL_SPSEL_MASK) ? | ||
88 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
89 | return; | ||
90 | } | ||
91 | |||
92 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
93 | + switch (reg) { | ||
94 | + case 0x88: /* MSP_NS */ | ||
95 | + if (!env->v7m.secure) { | ||
96 | + return; | ||
97 | + } | ||
98 | + env->v7m.other_ss_msp = val; | ||
99 | + return; | ||
100 | + case 0x89: /* PSP_NS */ | ||
101 | + if (!env->v7m.secure) { | ||
102 | + return; | ||
103 | + } | ||
104 | + env->v7m.other_ss_psp = val; | ||
105 | + return; | ||
106 | + case 0x90: /* PRIMASK_NS */ | ||
107 | + if (!env->v7m.secure) { | ||
108 | + return; | ||
109 | + } | ||
110 | + env->v7m.primask[M_REG_NS] = val & 1; | ||
111 | + return; | ||
112 | + case 0x91: /* BASEPRI_NS */ | ||
113 | + if (!env->v7m.secure) { | ||
114 | + return; | ||
115 | + } | ||
116 | + env->v7m.basepri[M_REG_NS] = val & 0xff; | ||
117 | + return; | ||
118 | + case 0x93: /* FAULTMASK_NS */ | ||
119 | + if (!env->v7m.secure) { | ||
120 | + return; | ||
121 | + } | ||
122 | + env->v7m.faultmask[M_REG_NS] = val & 1; | ||
123 | + return; | ||
124 | + case 0x98: /* SP_NS */ | ||
125 | + { | ||
126 | + /* This gives the non-secure SP selected based on whether we're | ||
127 | + * currently in handler mode or not, using the NS CONTROL.SPSEL. | ||
128 | + */ | ||
129 | + bool spsel = env->v7m.control[M_REG_NS] & R_V7M_CONTROL_SPSEL_MASK; | ||
130 | + | ||
131 | + if (!env->v7m.secure) { | ||
132 | + return; | ||
133 | + } | ||
134 | + if (!arm_v7m_is_handler_mode(env) && spsel) { | ||
135 | + env->v7m.other_ss_psp = val; | ||
136 | + } else { | ||
137 | + env->v7m.other_ss_msp = val; | ||
138 | + } | ||
139 | + return; | ||
140 | + } | ||
141 | + default: | ||
142 | + break; | ||
143 | + } | ||
144 | + } | ||
145 | + | ||
146 | switch (reg) { | ||
147 | case 0 ... 7: /* xPSR sub-fields */ | ||
148 | /* only APSR is actually writable */ | ||
149 | -- | 89 | -- |
150 | 2.7.4 | 90 | 2.20.1 |
151 | 91 | ||
152 | 92 | diff view generated by jsdifflib |
1 | Update armv7m_nvic_acknowledge_irq() and armv7m_nvic_complete_irq() | 1 | The ARMv8.2-TTS2UXN feature extends the XN field in stage 2 |
---|---|---|---|
2 | to handle banked exceptions: | 2 | translation table descriptors from just bit [54] to bits [54:53], |
3 | * acknowledge needs to use the correct vector, which may be | 3 | allowing stage 2 to control execution permissions separately for EL0 |
4 | in sec_vectors[] | 4 | and EL1. Implement the new semantics of the XN field and enable |
5 | * acknowledge needs to return to its caller whether the | 5 | the feature for our 'max' CPU. |
6 | exception should be taken to secure or non-secure state | ||
7 | * complete needs its caller to tell it whether the exception | ||
8 | being completed is a secure one or not | ||
9 | 6 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-20-git-send-email-peter.maydell@linaro.org | 10 | Message-id: 20200330210400.11724-5-peter.maydell@linaro.org |
13 | --- | 11 | --- |
14 | target/arm/cpu.h | 15 +++++++++++++-- | 12 | target/arm/cpu.h | 15 +++++++++++++++ |
15 | hw/intc/armv7m_nvic.c | 26 ++++++++++++++++++++------ | 13 | target/arm/cpu.c | 1 + |
16 | target/arm/helper.c | 8 +++++--- | 14 | target/arm/cpu64.c | 2 ++ |
17 | hw/intc/trace-events | 4 ++-- | 15 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++------ |
18 | 4 files changed, 40 insertions(+), 13 deletions(-) | 16 | 4 files changed, 49 insertions(+), 6 deletions(-) |
19 | 17 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
23 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | 22 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_ccidx(const ARMISARegisters *id) |
25 | * of architecturally banked exceptions. | 23 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, CCIDX) != 0; |
24 | } | ||
25 | |||
26 | +static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) | ||
27 | +{ | ||
28 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; | ||
29 | +} | ||
30 | + | ||
31 | /* | ||
32 | * 64-bit feature tests via id registers. | ||
26 | */ | 33 | */ |
27 | void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | 34 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) |
28 | -void armv7m_nvic_acknowledge_irq(void *opaque); | 35 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; |
29 | +/** | 36 | } |
30 | + * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | 37 | |
31 | + * @opaque: the NVIC | 38 | +static inline bool isar_feature_aa64_tts2uxn(const ARMISARegisters *id) |
32 | + * | 39 | +{ |
33 | + * Move the current highest priority pending exception from the pending | 40 | + return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, XNX) != 0; |
34 | + * state to the active state, and update v7m.exception to indicate that | 41 | +} |
35 | + * it is the exception currently being handled. | 42 | + |
36 | + * | 43 | /* |
37 | + * Returns: true if exception should be taken to Secure state, false for NS | 44 | * Feature tests for "does this exist in either 32-bit or 64-bit?" |
38 | + */ | ||
39 | +bool armv7m_nvic_acknowledge_irq(void *opaque); | ||
40 | /** | ||
41 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
42 | * @opaque: the NVIC | ||
43 | * @irq: the exception number to complete | ||
44 | + * @secure: true if this exception was secure | ||
45 | * | ||
46 | * Returns: -1 if the irq was not active | ||
47 | * 1 if completing this irq brought us back to base (no active irqs) | ||
48 | * 0 if there is still an irq active after this one was completed | ||
49 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
50 | */ | 45 | */ |
51 | -int armv7m_nvic_complete_irq(void *opaque, int irq); | 46 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ccidx(const ARMISARegisters *id) |
52 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | 47 | return isar_feature_aa64_ccidx(id) || isar_feature_aa32_ccidx(id); |
53 | /** | 48 | } |
54 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | 49 | |
55 | * @opaque: the NVIC | 50 | +static inline bool isar_feature_any_tts2uxn(const ARMISARegisters *id) |
56 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 51 | +{ |
52 | + return isar_feature_aa64_tts2uxn(id) || isar_feature_aa32_tts2uxn(id); | ||
53 | +} | ||
54 | + | ||
55 | /* | ||
56 | * Forward to the above feature tests given an ARMCPU pointer. | ||
57 | */ | ||
58 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/intc/armv7m_nvic.c | 60 | --- a/target/arm/cpu.c |
59 | +++ b/hw/intc/armv7m_nvic.c | 61 | +++ b/target/arm/cpu.c |
60 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 62 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
61 | } | 63 | t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ |
62 | 64 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | |
63 | /* Make pending IRQ active. */ | 65 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ |
64 | -void armv7m_nvic_acknowledge_irq(void *opaque) | 66 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
65 | +bool armv7m_nvic_acknowledge_irq(void *opaque) | 67 | cpu->isar.id_mmfr4 = t; |
66 | { | 68 | } |
67 | NVICState *s = (NVICState *)opaque; | 69 | #endif |
68 | CPUARMState *env = &s->cpu->env; | 70 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
69 | const int pending = s->vectpending; | 71 | index XXXXXXX..XXXXXXX 100644 |
70 | const int running = nvic_exec_prio(s); | 72 | --- a/target/arm/cpu64.c |
71 | VecInfo *vec; | 73 | +++ b/target/arm/cpu64.c |
72 | + bool targets_secure; | 74 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
73 | 75 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | |
74 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | 76 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ |
75 | 77 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | |
76 | - vec = &s->vectors[pending]; | 78 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ |
77 | + if (s->vectpending_is_s_banked) { | 79 | cpu->isar.id_aa64mmfr1 = t; |
78 | + vec = &s->sec_vectors[pending]; | 80 | |
79 | + targets_secure = true; | 81 | t = cpu->isar.id_aa64mmfr2; |
80 | + } else { | 82 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
81 | + vec = &s->vectors[pending]; | 83 | u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ |
82 | + targets_secure = !exc_is_banked(s->vectpending) && | 84 | u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
83 | + exc_targets_secure(s, s->vectpending); | 85 | u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ |
84 | + } | 86 | + u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
85 | 87 | cpu->isar.id_mmfr4 = u; | |
86 | assert(vec->enabled); | 88 | |
87 | assert(vec->pending); | 89 | u = cpu->isar.id_aa64dfr0; |
88 | |||
89 | assert(s->vectpending_prio < running); | ||
90 | |||
91 | - trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | ||
92 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio, targets_secure); | ||
93 | |||
94 | vec->active = 1; | ||
95 | vec->pending = 0; | ||
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | ||
97 | env->v7m.exception = s->vectpending; | ||
98 | |||
99 | nvic_irq_update(s); | ||
100 | + | ||
101 | + return targets_secure; | ||
102 | } | ||
103 | |||
104 | -int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
105 | +int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
106 | { | ||
107 | NVICState *s = (NVICState *)opaque; | ||
108 | VecInfo *vec; | ||
109 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq) | ||
110 | |||
111 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
112 | |||
113 | - vec = &s->vectors[irq]; | ||
114 | + if (secure && exc_is_banked(irq)) { | ||
115 | + vec = &s->sec_vectors[irq]; | ||
116 | + } else { | ||
117 | + vec = &s->vectors[irq]; | ||
118 | + } | ||
119 | |||
120 | - trace_nvic_complete_irq(irq); | ||
121 | + trace_nvic_complete_irq(irq, secure); | ||
122 | |||
123 | if (!vec->active) { | ||
124 | /* Tell the caller this was an illegal exception return */ | ||
125 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 90 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
126 | index XXXXXXX..XXXXXXX 100644 | 91 | index XXXXXXX..XXXXXXX 100644 |
127 | --- a/target/arm/helper.c | 92 | --- a/target/arm/helper.c |
128 | +++ b/target/arm/helper.c | 93 | +++ b/target/arm/helper.c |
129 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 94 | @@ -XXX,XX +XXX,XX @@ simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) |
130 | bool return_to_sp_process = false; | 95 | * |
131 | bool return_to_handler = false; | 96 | * @env: CPUARMState |
132 | bool rettobase = false; | 97 | * @s2ap: The 2-bit stage2 access permissions (S2AP) |
133 | + bool exc_secure = false; | 98 | - * @xn: XN (execute-never) bit |
134 | 99 | + * @xn: XN (execute-never) bits | |
135 | /* We can only get here from an EXCP_EXCEPTION_EXIT, and | 100 | + * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0 |
136 | * gen_bx_excret() enforces the architectural rule | 101 | */ |
137 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 102 | -static int get_S2prot(CPUARMState *env, int s2ap, int xn) |
138 | * which security state's faultmask to clear. (v8M ARM ARM R_KBNF.) | 103 | +static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
139 | */ | 104 | { |
140 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 105 | int prot = 0; |
141 | - int es = excret & R_V7M_EXCRET_ES_MASK; | 106 | |
142 | + exc_secure = excret & R_V7M_EXCRET_ES_MASK; | 107 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn) |
143 | if (armv7m_nvic_raw_execution_priority(env->nvic) >= 0) { | 108 | if (s2ap & 2) { |
144 | - env->v7m.faultmask[es] = 0; | 109 | prot |= PAGE_WRITE; |
145 | + env->v7m.faultmask[exc_secure] = 0; | 110 | } |
146 | } | 111 | - if (!xn) { |
147 | } else { | 112 | - if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { |
148 | env->v7m.faultmask[M_REG_NS] = 0; | 113 | + |
114 | + if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) { | ||
115 | + switch (xn) { | ||
116 | + case 0: | ||
117 | prot |= PAGE_EXEC; | ||
118 | + break; | ||
119 | + case 1: | ||
120 | + if (s1_is_el0) { | ||
121 | + prot |= PAGE_EXEC; | ||
122 | + } | ||
123 | + break; | ||
124 | + case 2: | ||
125 | + break; | ||
126 | + case 3: | ||
127 | + if (!s1_is_el0) { | ||
128 | + prot |= PAGE_EXEC; | ||
129 | + } | ||
130 | + break; | ||
131 | + default: | ||
132 | + g_assert_not_reached(); | ||
133 | + } | ||
134 | + } else { | ||
135 | + if (!extract32(xn, 1, 1)) { | ||
136 | + if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { | ||
137 | + prot |= PAGE_EXEC; | ||
138 | + } | ||
149 | } | 139 | } |
150 | } | 140 | } |
151 | 141 | return prot; | |
152 | - switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception)) { | 142 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, |
153 | + switch (armv7m_nvic_complete_irq(env->nvic, env->v7m.exception, | 143 | } |
154 | + exc_secure)) { | 144 | |
155 | case -1: | 145 | ap = extract32(attrs, 4, 2); |
156 | /* attempt to exit an exception that isn't active */ | 146 | - xn = extract32(attrs, 12, 1); |
157 | ufault = true; | 147 | |
158 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | 148 | if (mmu_idx == ARMMMUIdx_Stage2) { |
159 | index XXXXXXX..XXXXXXX 100644 | 149 | ns = true; |
160 | --- a/hw/intc/trace-events | 150 | - *prot = get_S2prot(env, ap, xn); |
161 | +++ b/hw/intc/trace-events | 151 | + xn = extract32(attrs, 11, 2); |
162 | @@ -XXX,XX +XXX,XX @@ nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | 152 | + *prot = get_S2prot(env, ap, xn, s1_is_el0); |
163 | nvic_set_pending(int irq, bool secure, int en, int prio) "NVIC set pending irq %d secure-bank %d (enabled: %d priority %d)" | 153 | } else { |
164 | nvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" | 154 | ns = extract32(attrs, 3, 1); |
165 | nvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1" | 155 | + xn = extract32(attrs, 12, 1); |
166 | -nvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" | 156 | pxn = extract32(attrs, 11, 1); |
167 | -nvic_complete_irq(int irq) "NVIC complete IRQ %d" | 157 | *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); |
168 | +nvic_acknowledge_irq(int irq, int prio, bool targets_secure) "NVIC acknowledge IRQ: %d now active (prio %d targets_secure %d)" | 158 | } |
169 | +nvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" | ||
170 | nvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" | ||
171 | nvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
172 | nvic_sysreg_write(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
173 | -- | 159 | -- |
174 | 2.7.4 | 160 | 2.20.1 |
175 | 161 | ||
176 | 162 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In aarch64_max_initfn() we update both 32-bit and 64-bit ID | ||
2 | registers. The intended pattern is that for 64-bit ID registers we | ||
3 | use FIELD_DP64 and the uint64_t 't' register, while 32-bit ID | ||
4 | registers use FIELD_DP32 and the uint32_t 'u' register. For | ||
5 | ID_AA64DFR0 we accidentally used 'u', meaning that the top 32 bits of | ||
6 | this 64-bit ID register would end up always zero. Luckily at the | ||
7 | moment that's what they should be anyway, so this bug has no visible | ||
8 | effects. | ||
1 | 9 | ||
10 | Use the right-sized variable. | ||
11 | |||
12 | Fixes: 3bec78447a958d481991 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20200423110915.10527-1-peter.maydell@linaro.org | ||
17 | --- | ||
18 | target/arm/cpu64.c | 6 +++--- | ||
19 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/cpu64.c | ||
24 | +++ b/target/arm/cpu64.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
26 | u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
27 | cpu->isar.id_mmfr4 = u; | ||
28 | |||
29 | - u = cpu->isar.id_aa64dfr0; | ||
30 | - u = FIELD_DP64(u, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
31 | - cpu->isar.id_aa64dfr0 = u; | ||
32 | + t = cpu->isar.id_aa64dfr0; | ||
33 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
34 | + cpu->isar.id_aa64dfr0 = t; | ||
35 | |||
36 | u = cpu->isar.id_dfr0; | ||
37 | u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
38 | -- | ||
39 | 2.20.1 | ||
40 | |||
41 | diff view generated by jsdifflib |
1 | The Application Interrupt and Reset Control Register has some changes | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | for v8M: | ||
3 | * new bits SYSRESETREQS, BFHFNMINS and PRIS: these all have | ||
4 | real state if the security extension is implemented and otherwise | ||
5 | are constant | ||
6 | * the PRIGROUP field is banked between security states | ||
7 | * non-secure code can be blocked from using the SYSRESET bit | ||
8 | to reset the system if SYSRESETREQS is set | ||
9 | 2 | ||
10 | Implement the new state and the changes to register read and write. | 3 | MIDR_EL1 is a 64-bit system register with the top 32-bit being RES0. |
11 | For the moment we ignore the effects of the secure PRIGROUP. | 4 | Represent it in QEMU's ARMCPU struct with a uint64_t, not a |
12 | We will implement the effects of PRIS and BFHFNMIS later. | 5 | uint32_t. |
13 | 6 | ||
7 | This fixes an error when compiling with -Werror=conversion | ||
8 | because we were manipulating the register value using a | ||
9 | local uint64_t variable: | ||
10 | |||
11 | target/arm/cpu64.c: In function ‘aarch64_max_initfn’: | ||
12 | target/arm/cpu64.c:628:21: error: conversion from ‘uint64_t’ {aka ‘long unsigned int’} to ‘uint32_t’ {aka ‘unsigned int’} may change value [-Werror=conversion] | ||
13 | 628 | cpu->midr = t; | ||
14 | | ^ | ||
15 | |||
16 | and future-proofs us against a possible future architecture | ||
17 | change using some of the top 32 bits. | ||
18 | |||
19 | Suggested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
20 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
23 | Message-id: 20200428172634.29707-1-f4bug@amsat.org | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 1505240046-11454-6-git-send-email-peter.maydell@linaro.org | ||
17 | --- | 26 | --- |
18 | include/hw/intc/armv7m_nvic.h | 3 ++- | 27 | target/arm/cpu.h | 2 +- |
19 | target/arm/cpu.h | 12 +++++++++++ | 28 | target/arm/cpu.c | 2 +- |
20 | hw/intc/armv7m_nvic.c | 49 +++++++++++++++++++++++++++++++++---------- | 29 | 2 files changed, 2 insertions(+), 2 deletions(-) |
21 | target/arm/cpu.c | 7 +++++++ | ||
22 | 4 files changed, 59 insertions(+), 12 deletions(-) | ||
23 | 30 | ||
24 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/intc/armv7m_nvic.h | ||
27 | +++ b/include/hw/intc/armv7m_nvic.h | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | ||
29 | * Entries in sec_vectors[] for non-banked exception numbers are unused. | ||
30 | */ | ||
31 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | ||
32 | - uint32_t prigroup; | ||
33 | + /* The PRIGROUP field in AIRCR is banked */ | ||
34 | + uint32_t prigroup[M_REG_NUM_BANKS]; | ||
35 | |||
36 | /* The following fields are all cached state that can be recalculated | ||
37 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | ||
38 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
39 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/cpu.h | 33 | --- a/target/arm/cpu.h |
41 | +++ b/target/arm/cpu.h | 34 | +++ b/target/arm/cpu.h |
42 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
43 | int exception; | 36 | uint64_t id_aa64dfr0; |
44 | uint32_t primask[M_REG_NUM_BANKS]; | 37 | uint64_t id_aa64dfr1; |
45 | uint32_t faultmask[M_REG_NUM_BANKS]; | 38 | } isar; |
46 | + uint32_t aircr; /* only holds r/w state if security extn implemented */ | 39 | - uint32_t midr; |
47 | uint32_t secure; /* Is CPU in Secure state? (not guest visible) */ | 40 | + uint64_t midr; |
48 | } v7m; | 41 | uint32_t revidr; |
49 | 42 | uint32_t reset_fpsid; | |
50 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKALIGN, 9, 1) | 43 | uint32_t ctr; |
51 | FIELD(V7M_CCR, DC, 16, 1) | ||
52 | FIELD(V7M_CCR, IC, 17, 1) | ||
53 | |||
54 | +/* V7M AIRCR bits */ | ||
55 | +FIELD(V7M_AIRCR, VECTRESET, 0, 1) | ||
56 | +FIELD(V7M_AIRCR, VECTCLRACTIVE, 1, 1) | ||
57 | +FIELD(V7M_AIRCR, SYSRESETREQ, 2, 1) | ||
58 | +FIELD(V7M_AIRCR, SYSRESETREQS, 3, 1) | ||
59 | +FIELD(V7M_AIRCR, PRIGROUP, 8, 3) | ||
60 | +FIELD(V7M_AIRCR, BFHFNMINS, 13, 1) | ||
61 | +FIELD(V7M_AIRCR, PRIS, 14, 1) | ||
62 | +FIELD(V7M_AIRCR, ENDIANNESS, 15, 1) | ||
63 | +FIELD(V7M_AIRCR, VECTKEY, 16, 16) | ||
64 | + | ||
65 | /* V7M CFSR bits for MMFSR */ | ||
66 | FIELD(V7M_CFSR, IACCVIOL, 0, 1) | ||
67 | FIELD(V7M_CFSR, DACCVIOL, 1, 1) | ||
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/intc/armv7m_nvic.c | ||
71 | +++ b/hw/intc/armv7m_nvic.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | ||
73 | */ | ||
74 | static inline uint32_t nvic_gprio_mask(NVICState *s) | ||
75 | { | ||
76 | - return ~0U << (s->prigroup + 1); | ||
77 | + return ~0U << (s->prigroup[M_REG_NS] + 1); | ||
78 | } | ||
79 | |||
80 | /* Recompute vectpending and exception_prio */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
82 | return val; | ||
83 | case 0xd08: /* Vector Table Offset. */ | ||
84 | return cpu->env.v7m.vecbase[attrs.secure]; | ||
85 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | ||
86 | - return 0xfa050000 | (s->prigroup << 8); | ||
87 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | ||
88 | + val = 0xfa050000 | (s->prigroup[attrs.secure] << 8); | ||
89 | + if (attrs.secure) { | ||
90 | + /* s->aircr stores PRIS, BFHFNMINS, SYSRESETREQS */ | ||
91 | + val |= cpu->env.v7m.aircr; | ||
92 | + } else { | ||
93 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
94 | + /* BFHFNMINS is R/O from NS; other bits are RAZ/WI. If | ||
95 | + * security isn't supported then BFHFNMINS is RAO (and | ||
96 | + * the bit in env.v7m.aircr is always set). | ||
97 | + */ | ||
98 | + val |= cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK; | ||
99 | + } | ||
100 | + } | ||
101 | + return val; | ||
102 | case 0xd10: /* System Control. */ | ||
103 | /* TODO: Implement SLEEPONEXIT. */ | ||
104 | return 0; | ||
105 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
106 | case 0xd08: /* Vector Table Offset. */ | ||
107 | cpu->env.v7m.vecbase[attrs.secure] = value & 0xffffff80; | ||
108 | break; | ||
109 | - case 0xd0c: /* Application Interrupt/Reset Control. */ | ||
110 | - if ((value >> 16) == 0x05fa) { | ||
111 | - if (value & 4) { | ||
112 | - qemu_irq_pulse(s->sysresetreq); | ||
113 | + case 0xd0c: /* Application Interrupt/Reset Control (AIRCR) */ | ||
114 | + if ((value >> R_V7M_AIRCR_VECTKEY_SHIFT) == 0x05fa) { | ||
115 | + if (value & R_V7M_AIRCR_SYSRESETREQ_MASK) { | ||
116 | + if (attrs.secure || | ||
117 | + !(cpu->env.v7m.aircr & R_V7M_AIRCR_SYSRESETREQS_MASK)) { | ||
118 | + qemu_irq_pulse(s->sysresetreq); | ||
119 | + } | ||
120 | } | ||
121 | - if (value & 2) { | ||
122 | + if (value & R_V7M_AIRCR_VECTCLRACTIVE_MASK) { | ||
123 | qemu_log_mask(LOG_GUEST_ERROR, | ||
124 | "Setting VECTCLRACTIVE when not in DEBUG mode " | ||
125 | "is UNPREDICTABLE\n"); | ||
126 | } | ||
127 | - if (value & 1) { | ||
128 | + if (value & R_V7M_AIRCR_VECTRESET_MASK) { | ||
129 | + /* NB: this bit is RES0 in v8M */ | ||
130 | qemu_log_mask(LOG_GUEST_ERROR, | ||
131 | "Setting VECTRESET when not in DEBUG mode " | ||
132 | "is UNPREDICTABLE\n"); | ||
133 | } | ||
134 | - s->prigroup = extract32(value, 8, 3); | ||
135 | + s->prigroup[attrs.secure] = extract32(value, | ||
136 | + R_V7M_AIRCR_PRIGROUP_SHIFT, | ||
137 | + R_V7M_AIRCR_PRIGROUP_LENGTH); | ||
138 | + if (attrs.secure) { | ||
139 | + /* These bits are only writable by secure */ | ||
140 | + cpu->env.v7m.aircr = value & | ||
141 | + (R_V7M_AIRCR_SYSRESETREQS_MASK | | ||
142 | + R_V7M_AIRCR_BFHFNMINS_MASK | | ||
143 | + R_V7M_AIRCR_PRIS_MASK); | ||
144 | + } | ||
145 | nvic_irq_update(s); | ||
146 | } | ||
147 | break; | ||
148 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
149 | .fields = (VMStateField[]) { | ||
150 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
151 | vmstate_VecInfo, VecInfo), | ||
152 | + VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | ||
153 | VMSTATE_END_OF_LIST() | ||
154 | } | ||
155 | }; | ||
156 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | ||
157 | .fields = (VMStateField[]) { | ||
158 | VMSTATE_STRUCT_ARRAY(vectors, NVICState, NVIC_MAX_VECTORS, 1, | ||
159 | vmstate_VecInfo, VecInfo), | ||
160 | - VMSTATE_UINT32(prigroup, NVICState), | ||
161 | + VMSTATE_UINT32(prigroup[M_REG_NS], NVICState), | ||
162 | VMSTATE_END_OF_LIST() | ||
163 | }, | ||
164 | .subsections = (const VMStateDescription*[]) { | ||
165 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
166 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
167 | --- a/target/arm/cpu.c | 46 | --- a/target/arm/cpu.c |
168 | +++ b/target/arm/cpu.c | 47 | +++ b/target/arm/cpu.c |
169 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(CPUState *s) | 48 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { |
170 | 49 | static Property arm_cpu_properties[] = { | |
171 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 50 | DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), |
172 | env->v7m.secure = true; | 51 | DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), |
173 | + } else { | 52 | - DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), |
174 | + /* This bit resets to 0 if security is supported, but 1 if | 53 | + DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), |
175 | + * it is not. The bit is not present in v7M, but we set it | 54 | DEFINE_PROP_UINT64("mp-affinity", ARMCPU, |
176 | + * here so we can avoid having to make checks on it conditional | 55 | mp_affinity, ARM64_AFFINITY_INVALID), |
177 | + * on ARM_FEATURE_V8 (we don't let the guest see the bit). | 56 | DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), |
178 | + */ | ||
179 | + env->v7m.aircr = R_V7M_AIRCR_BFHFNMINS_MASK; | ||
180 | } | ||
181 | |||
182 | /* In v7M the reset value of this bit is IMPDEF, but ARM recommends | ||
183 | -- | 57 | -- |
184 | 2.7.4 | 58 | 2.20.1 |
185 | 59 | ||
186 | 60 | diff view generated by jsdifflib |
1 | Update the static_ops functions to use new-style mmio | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | rather than the legacy old_mmio functions. | ||
3 | 2 | ||
3 | Remove inclusion of arm_gicv3_common.h, this already gets | ||
4 | included via xlnx-versal.h. | ||
5 | |||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-2-edgar.iglesias@gmail.com | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 1505580378-9044-2-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | hw/arm/palm.c | 30 ++++++++++-------------------- | 12 | hw/arm/xlnx-versal.c | 1 - |
9 | 1 file changed, 10 insertions(+), 20 deletions(-) | 13 | 1 file changed, 1 deletion(-) |
10 | 14 | ||
11 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | 15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/palm.c | 17 | --- a/hw/arm/xlnx-versal.c |
14 | +++ b/hw/arm/palm.c | 18 | +++ b/hw/arm/xlnx-versal.c |
15 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
16 | #include "exec/address-spaces.h" | 20 | #include "hw/arm/boot.h" |
17 | #include "cpu.h" | 21 | #include "kvm_arm.h" |
18 | 22 | #include "hw/misc/unimp.h" | |
19 | -static uint32_t static_readb(void *opaque, hwaddr offset) | 23 | -#include "hw/intc/arm_gicv3_common.h" |
20 | +static uint64_t static_read(void *opaque, hwaddr offset, unsigned size) | 24 | #include "hw/arm/xlnx-versal.h" |
21 | { | 25 | #include "hw/char/pl011.h" |
22 | - uint32_t *val = (uint32_t *) opaque; | ||
23 | - return *val >> ((offset & 3) << 3); | ||
24 | -} | ||
25 | + uint32_t *val = (uint32_t *)opaque; | ||
26 | + uint32_t sizemask = 7 >> size; | ||
27 | |||
28 | -static uint32_t static_readh(void *opaque, hwaddr offset) | ||
29 | -{ | ||
30 | - uint32_t *val = (uint32_t *) opaque; | ||
31 | - return *val >> ((offset & 1) << 3); | ||
32 | -} | ||
33 | - | ||
34 | -static uint32_t static_readw(void *opaque, hwaddr offset) | ||
35 | -{ | ||
36 | - uint32_t *val = (uint32_t *) opaque; | ||
37 | - return *val >> ((offset & 0) << 3); | ||
38 | + return *val >> ((offset & sizemask) << 3); | ||
39 | } | ||
40 | |||
41 | -static void static_write(void *opaque, hwaddr offset, | ||
42 | - uint32_t value) | ||
43 | +static void static_write(void *opaque, hwaddr offset, uint64_t value, | ||
44 | + unsigned size) | ||
45 | { | ||
46 | #ifdef SPY | ||
47 | printf("%s: value %08lx written at " PA_FMT "\n", | ||
48 | @@ -XXX,XX +XXX,XX @@ static void static_write(void *opaque, hwaddr offset, | ||
49 | } | ||
50 | |||
51 | static const MemoryRegionOps static_ops = { | ||
52 | - .old_mmio = { | ||
53 | - .read = { static_readb, static_readh, static_readw, }, | ||
54 | - .write = { static_write, static_write, static_write, }, | ||
55 | - }, | ||
56 | + .read = static_read, | ||
57 | + .write = static_write, | ||
58 | + .valid.min_access_size = 1, | ||
59 | + .valid.max_access_size = 4, | ||
60 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
61 | }; | ||
62 | 26 | ||
63 | -- | 27 | -- |
64 | 2.7.4 | 28 | 2.20.1 |
65 | 29 | ||
66 | 30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Move misplaced comment. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-3-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/xlnx-versal.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/xlnx-versal.c | ||
18 | +++ b/hw/arm/xlnx-versal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
20 | |||
21 | obj = object_new(XLNX_VERSAL_ACPU_TYPE); | ||
22 | if (!obj) { | ||
23 | - /* Secondary CPUs start in PSCI powered-down state */ | ||
24 | error_report("Unable to create apu.cpu[%d] of type %s", | ||
25 | i, XLNX_VERSAL_ACPU_TYPE); | ||
26 | exit(EXIT_FAILURE); | ||
27 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
28 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
29 | "psci-conduit", &error_abort); | ||
30 | if (i) { | ||
31 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
32 | object_property_set_bool(obj, true, | ||
33 | "start-powered-off", &error_abort); | ||
34 | } | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
1 | In armv7m_nvic_set_pending() we have to compare the | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | priority of an exception against the execution priority | ||
3 | to decide whether it needs to be escalated to HardFault. | ||
4 | In the specification this is a comparison against the | ||
5 | exception's group priority; for v7M we implemented it | ||
6 | as a comparison against the raw exception priority | ||
7 | because the two comparisons will always give the | ||
8 | same answer. For v8M the existence of AIRCR.PRIS and | ||
9 | the possibility of different PRIGROUP values for secure | ||
10 | and nonsecure exceptions means we need to explicitly | ||
11 | calculate the vector's group priority for this check. | ||
12 | 2 | ||
3 | Fix typo xlnx-ve -> xlnx-versal. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-4-edgar.iglesias@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 1505240046-11454-12-git-send-email-peter.maydell@linaro.org | ||
16 | --- | 11 | --- |
17 | hw/intc/armv7m_nvic.c | 2 +- | 12 | hw/arm/xlnx-versal-virt.c | 2 +- |
18 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
19 | 14 | ||
20 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 15 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/armv7m_nvic.c | 17 | --- a/hw/arm/xlnx-versal-virt.c |
23 | +++ b/hw/intc/armv7m_nvic.c | 18 | +++ b/hw/arm/xlnx-versal-virt.c |
24 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 19 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
25 | int running = nvic_exec_prio(s); | 20 | psci_conduit = QEMU_PSCI_CONDUIT_SMC; |
26 | bool escalate = false; | 21 | } |
27 | 22 | ||
28 | - if (vec->prio >= running) { | 23 | - sysbus_init_child_obj(OBJECT(machine), "xlnx-ve", &s->soc, |
29 | + if (exc_group_prio(s, vec->prio, secure) >= running) { | 24 | + sysbus_init_child_obj(OBJECT(machine), "xlnx-versal", &s->soc, |
30 | trace_nvic_escalate_prio(irq, vec->prio, running); | 25 | sizeof(s->soc), TYPE_XLNX_VERSAL); |
31 | escalate = true; | 26 | object_property_set_link(OBJECT(&s->soc), OBJECT(machine->ram), |
32 | } else if (!vec->enabled) { | 27 | "ddr", &error_abort); |
33 | -- | 28 | -- |
34 | 2.7.4 | 29 | 2.20.1 |
35 | 30 | ||
36 | 31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Embed the UARTs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-5-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 12 ++++++------ | ||
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/sysbus.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | #include "hw/intc/arm_gicv3.h" | ||
25 | +#include "hw/char/pl011.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | MemoryRegion mr_ocm; | ||
31 | |||
32 | struct { | ||
33 | - SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | ||
34 | + PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
35 | SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
36 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
37 | } iou; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "kvm_arm.h" | ||
44 | #include "hw/misc/unimp.h" | ||
45 | #include "hw/arm/xlnx-versal.h" | ||
46 | -#include "hw/char/pl011.h" | ||
47 | |||
48 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
49 | #define GEM_REVISION 0x40070106 | ||
50 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
51 | DeviceState *dev; | ||
52 | MemoryRegion *mr; | ||
53 | |||
54 | - dev = qdev_create(NULL, TYPE_PL011); | ||
55 | - s->lpd.iou.uart[i] = SYS_BUS_DEVICE(dev); | ||
56 | + sysbus_init_child_obj(OBJECT(s), name, | ||
57 | + &s->lpd.iou.uart[i], sizeof(s->lpd.iou.uart[i]), | ||
58 | + TYPE_PL011); | ||
59 | + dev = DEVICE(&s->lpd.iou.uart[i]); | ||
60 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
61 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
62 | qdev_init_nofail(dev); | ||
63 | |||
64 | - mr = sysbus_mmio_get_region(s->lpd.iou.uart[i], 0); | ||
65 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
66 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
67 | |||
68 | - sysbus_connect_irq(s->lpd.iou.uart[i], 0, pic[irqs[i]]); | ||
69 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
70 | g_free(name); | ||
71 | } | ||
72 | } | ||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Embed the GEMs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-6-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 15 ++++++++------- | ||
15 | 2 files changed, 10 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/intc/arm_gicv3.h" | ||
24 | #include "hw/char/pl011.h" | ||
25 | +#include "hw/net/cadence_gem.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | |||
31 | struct { | ||
32 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
33 | - SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
34 | + CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | ||
35 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
36 | } iou; | ||
37 | } lpd; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "cadence_gem"); | ||
47 | - s->lpd.iou.gem[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
49 | + sysbus_init_child_obj(OBJECT(s), name, | ||
50 | + &s->lpd.iou.gem[i], sizeof(s->lpd.iou.gem[i]), | ||
51 | + TYPE_CADENCE_GEM); | ||
52 | + dev = DEVICE(&s->lpd.iou.gem[i]); | ||
53 | if (nd->used) { | ||
54 | qemu_check_nic_model(nd, "cadence_gem"); | ||
55 | qdev_set_nic_properties(dev, nd); | ||
56 | } | ||
57 | - object_property_set_int(OBJECT(s->lpd.iou.gem[i]), | ||
58 | + object_property_set_int(OBJECT(dev), | ||
59 | 2, "num-priority-queues", | ||
60 | &error_abort); | ||
61 | - object_property_set_link(OBJECT(s->lpd.iou.gem[i]), | ||
62 | + object_property_set_link(OBJECT(dev), | ||
63 | OBJECT(&s->mr_ps), "dma", | ||
64 | &error_abort); | ||
65 | qdev_init_nofail(dev); | ||
66 | |||
67 | - mr = sysbus_mmio_get_region(s->lpd.iou.gem[i], 0); | ||
68 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
69 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
70 | |||
71 | - sysbus_connect_irq(s->lpd.iou.gem[i], 0, pic[irqs[i]]); | ||
72 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
73 | g_free(name); | ||
74 | } | ||
75 | } | ||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Emulated Emcraft's Smartfusion2 System On Module starter | 3 | Embed the ADMAs into the SoC type. |
4 | kit. | ||
5 | 4 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
8 | Message-id: 20170920201737.25723-6-f4bug@amsat.org | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | [PMD: drop cpu_model to directly use cpu type] | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-7-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | hw/arm/Makefile.objs | 2 +- | 13 | include/hw/arm/xlnx-versal.h | 3 ++- |
13 | hw/arm/msf2-som.c | 105 +++++++++++++++++++++++++++++++++++++++++++++++++++ | 14 | hw/arm/xlnx-versal.c | 14 +++++++------- |
14 | 2 files changed, 106 insertions(+), 1 deletion(-) | 15 | 2 files changed, 9 insertions(+), 8 deletions(-) |
15 | create mode 100644 hw/arm/msf2-som.c | ||
16 | 16 | ||
17 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/Makefile.objs | 19 | --- a/include/hw/arm/xlnx-versal.h |
20 | +++ b/hw/arm/Makefile.objs | 20 | +++ b/include/hw/arm/xlnx-versal.h |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
22 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
23 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | ||
24 | obj-$(CONFIG_MPS2) += mps2.o | ||
25 | -obj-$(CONFIG_MSF2) += msf2-soc.o | ||
26 | +obj-$(CONFIG_MSF2) += msf2-soc.o msf2-som.o | ||
27 | diff --git a/hw/arm/msf2-som.c b/hw/arm/msf2-som.c | ||
28 | new file mode 100644 | ||
29 | index XXXXXXX..XXXXXXX | ||
30 | --- /dev/null | ||
31 | +++ b/hw/arm/msf2-som.c | ||
32 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
33 | +/* | 22 | #include "hw/arm/boot.h" |
34 | + * SmartFusion2 SOM starter kit(from Emcraft) emulation. | 23 | #include "hw/intc/arm_gicv3.h" |
35 | + * | 24 | #include "hw/char/pl011.h" |
36 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 25 | +#include "hw/dma/xlnx-zdma.h" |
37 | + * | 26 | #include "hw/net/cadence_gem.h" |
38 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 27 | |
39 | + * of this software and associated documentation files (the "Software"), to deal | 28 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
40 | + * in the Software without restriction, including without limitation the rights | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
41 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 30 | struct { |
42 | + * copies of the Software, and to permit persons to whom the Software is | 31 | PL011State uart[XLNX_VERSAL_NR_UARTS]; |
43 | + * furnished to do so, subject to the following conditions: | 32 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; |
44 | + * | 33 | - SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; |
45 | + * The above copyright notice and this permission notice shall be included in | 34 | + XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; |
46 | + * all copies or substantial portions of the Software. | 35 | } iou; |
47 | + * | 36 | } lpd; |
48 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 37 | |
49 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
50 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 39 | index XXXXXXX..XXXXXXX 100644 |
51 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 40 | --- a/hw/arm/xlnx-versal.c |
52 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 41 | +++ b/hw/arm/xlnx-versal.c |
53 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) |
54 | + * THE SOFTWARE. | 43 | DeviceState *dev; |
55 | + */ | 44 | MemoryRegion *mr; |
56 | + | 45 | |
57 | +#include "qemu/osdep.h" | 46 | - dev = qdev_create(NULL, "xlnx.zdma"); |
58 | +#include "qapi/error.h" | 47 | - s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev); |
59 | +#include "qemu/error-report.h" | 48 | - object_property_set_int(OBJECT(s->lpd.iou.adma[i]), 128, "bus-width", |
60 | +#include "hw/boards.h" | 49 | - &error_abort); |
61 | +#include "hw/arm/arm.h" | 50 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); |
62 | +#include "exec/address-spaces.h" | 51 | + sysbus_init_child_obj(OBJECT(s), name, |
63 | +#include "qemu/cutils.h" | 52 | + &s->lpd.iou.adma[i], sizeof(s->lpd.iou.adma[i]), |
64 | +#include "hw/arm/msf2-soc.h" | 53 | + TYPE_XLNX_ZDMA); |
65 | +#include "cpu.h" | 54 | + dev = DEVICE(&s->lpd.iou.adma[i]); |
66 | + | 55 | + object_property_set_int(OBJECT(dev), 128, "bus-width", &error_abort); |
67 | +#define DDR_BASE_ADDRESS 0xA0000000 | 56 | qdev_init_nofail(dev); |
68 | +#define DDR_SIZE (64 * M_BYTE) | 57 | |
69 | + | 58 | - mr = sysbus_mmio_get_region(s->lpd.iou.adma[i], 0); |
70 | +#define M2S010_ENVM_SIZE (256 * K_BYTE) | 59 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); |
71 | +#define M2S010_ESRAM_SIZE (64 * K_BYTE) | 60 | memory_region_add_subregion(&s->mr_ps, |
72 | + | 61 | MM_ADMA_CH0 + i * MM_ADMA_CH0_SIZE, mr); |
73 | +static void emcraft_sf2_s2s010_init(MachineState *machine) | 62 | |
74 | +{ | 63 | - sysbus_connect_irq(s->lpd.iou.adma[i], 0, pic[VERSAL_ADMA_IRQ_0 + i]); |
75 | + DeviceState *dev; | 64 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[VERSAL_ADMA_IRQ_0 + i]); |
76 | + DeviceState *spi_flash; | 65 | g_free(name); |
77 | + MSF2State *soc; | 66 | } |
78 | + MachineClass *mc = MACHINE_GET_CLASS(machine); | 67 | } |
79 | + DriveInfo *dinfo = drive_get_next(IF_MTD); | ||
80 | + qemu_irq cs_line; | ||
81 | + SSIBus *spi_bus; | ||
82 | + MemoryRegion *sysmem = get_system_memory(); | ||
83 | + MemoryRegion *ddr = g_new(MemoryRegion, 1); | ||
84 | + | ||
85 | + if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
86 | + error_report("This board can only be used with CPU %s", | ||
87 | + mc->default_cpu_type); | ||
88 | + } | ||
89 | + | ||
90 | + memory_region_init_ram(ddr, NULL, "ddr-ram", DDR_SIZE, | ||
91 | + &error_fatal); | ||
92 | + memory_region_add_subregion(sysmem, DDR_BASE_ADDRESS, ddr); | ||
93 | + | ||
94 | + dev = qdev_create(NULL, TYPE_MSF2_SOC); | ||
95 | + qdev_prop_set_string(dev, "part-name", "M2S010"); | ||
96 | + qdev_prop_set_string(dev, "cpu-type", mc->default_cpu_type); | ||
97 | + | ||
98 | + qdev_prop_set_uint64(dev, "eNVM-size", M2S010_ENVM_SIZE); | ||
99 | + qdev_prop_set_uint64(dev, "eSRAM-size", M2S010_ESRAM_SIZE); | ||
100 | + | ||
101 | + /* | ||
102 | + * CPU clock and peripheral clocks(APB0, APB1)are configurable | ||
103 | + * in Libero. CPU clock is divided by APB0 and APB1 divisors for | ||
104 | + * peripherals. Emcraft's SoM kit comes with these settings by default. | ||
105 | + */ | ||
106 | + qdev_prop_set_uint32(dev, "m3clk", 142 * 1000000); | ||
107 | + qdev_prop_set_uint32(dev, "apb0div", 2); | ||
108 | + qdev_prop_set_uint32(dev, "apb1div", 2); | ||
109 | + | ||
110 | + object_property_set_bool(OBJECT(dev), true, "realized", &error_fatal); | ||
111 | + | ||
112 | + soc = MSF2_SOC(dev); | ||
113 | + | ||
114 | + /* Attach SPI flash to SPI0 controller */ | ||
115 | + spi_bus = (SSIBus *)qdev_get_child_bus(dev, "spi0"); | ||
116 | + spi_flash = ssi_create_slave_no_init(spi_bus, "s25sl12801"); | ||
117 | + qdev_prop_set_uint8(spi_flash, "spansion-cr2nv", 1); | ||
118 | + if (dinfo) { | ||
119 | + qdev_prop_set_drive(spi_flash, "drive", blk_by_legacy_dinfo(dinfo), | ||
120 | + &error_fatal); | ||
121 | + } | ||
122 | + qdev_init_nofail(spi_flash); | ||
123 | + cs_line = qdev_get_gpio_in_named(spi_flash, SSI_GPIO_CS, 0); | ||
124 | + sysbus_connect_irq(SYS_BUS_DEVICE(&soc->spi[0]), 1, cs_line); | ||
125 | + | ||
126 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
127 | + soc->envm_size); | ||
128 | +} | ||
129 | + | ||
130 | +static void emcraft_sf2_machine_init(MachineClass *mc) | ||
131 | +{ | ||
132 | + mc->desc = "SmartFusion2 SOM kit from Emcraft (M2S010)"; | ||
133 | + mc->init = emcraft_sf2_s2s010_init; | ||
134 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); | ||
135 | +} | ||
136 | + | ||
137 | +DEFINE_MACHINE("emcraft-sf2", emcraft_sf2_machine_init) | ||
138 | -- | 68 | -- |
139 | 2.7.4 | 69 | 2.20.1 |
140 | 70 | ||
141 | 71 | diff view generated by jsdifflib |
1 | With banked exceptions, just the exception number in | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | s->vectpending is no longer sufficient to uniquely identify | ||
3 | the pending exception. Add a vectpending_is_s_banked bool | ||
4 | which is true if the exception is using the sec_vectors[] | ||
5 | array. | ||
6 | 2 | ||
3 | Embed the APUs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-8-edgar.iglesias@gmail.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 1505240046-11454-4-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | include/hw/intc/armv7m_nvic.h | 11 +++++++++-- | 13 | include/hw/arm/xlnx-versal.h | 2 +- |
11 | hw/intc/armv7m_nvic.c | 1 + | 14 | hw/arm/xlnx-versal-virt.c | 4 ++-- |
12 | 2 files changed, 10 insertions(+), 2 deletions(-) | 15 | hw/arm/xlnx-versal.c | 19 +++++-------------- |
16 | 3 files changed, 8 insertions(+), 17 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 18 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/intc/armv7m_nvic.h | 20 | --- a/include/hw/arm/xlnx-versal.h |
17 | +++ b/include/hw/intc/armv7m_nvic.h | 21 | +++ b/include/hw/arm/xlnx-versal.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
19 | VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | 23 | struct { |
20 | uint32_t prigroup; | 24 | struct { |
21 | 25 | MemoryRegion mr; | |
22 | - /* vectpending and exception_prio are both cached state that can | 26 | - ARMCPU *cpu[XLNX_VERSAL_NR_ACPUS]; |
23 | - * be recalculated from the vectors[] array and the prigroup field. | 27 | + ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; |
24 | + /* The following fields are all cached state that can be recalculated | 28 | GICv3State gic; |
25 | + * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 29 | } apu; |
26 | + * - vectpending | 30 | } fpd; |
27 | + * - vectpending_is_secure | 31 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
28 | + * - exception_prio | ||
29 | */ | ||
30 | unsigned int vectpending; /* highest prio pending enabled exception */ | ||
31 | + /* true if vectpending is a banked secure exception, ie it is in | ||
32 | + * sec_vectors[] rather than vectors[] | ||
33 | + */ | ||
34 | + bool vectpending_is_s_banked; | ||
35 | int exception_prio; /* group prio of the highest prio active exception */ | ||
36 | |||
37 | MemoryRegion sysregmem; | ||
38 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/intc/armv7m_nvic.c | 33 | --- a/hw/arm/xlnx-versal-virt.c |
41 | +++ b/hw/intc/armv7m_nvic.c | 34 | +++ b/hw/arm/xlnx-versal-virt.c |
42 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 35 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
43 | 36 | s->binfo.get_dtb = versal_virt_get_dtb; | |
44 | s->exception_prio = NVIC_NOEXC_PRIO; | 37 | s->binfo.modify_dtb = versal_virt_modify_dtb; |
45 | s->vectpending = 0; | 38 | if (machine->kernel_filename) { |
46 | + s->vectpending_is_s_banked = false; | 39 | - arm_load_kernel(s->soc.fpd.apu.cpu[0], machine, &s->binfo); |
40 | + arm_load_kernel(&s->soc.fpd.apu.cpu[0], machine, &s->binfo); | ||
41 | } else { | ||
42 | - AddressSpace *as = arm_boot_address_space(s->soc.fpd.apu.cpu[0], | ||
43 | + AddressSpace *as = arm_boot_address_space(&s->soc.fpd.apu.cpu[0], | ||
44 | &s->binfo); | ||
45 | /* Some boot-loaders (e.g u-boot) don't like blobs at address 0 (NULL). | ||
46 | * Offset things by 4K. */ | ||
47 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/xlnx-versal.c | ||
50 | +++ b/hw/arm/xlnx-versal.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
52 | |||
53 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | ||
54 | Object *obj; | ||
55 | - char *name; | ||
56 | - | ||
57 | - obj = object_new(XLNX_VERSAL_ACPU_TYPE); | ||
58 | - if (!obj) { | ||
59 | - error_report("Unable to create apu.cpu[%d] of type %s", | ||
60 | - i, XLNX_VERSAL_ACPU_TYPE); | ||
61 | - exit(EXIT_FAILURE); | ||
62 | - } | ||
63 | - | ||
64 | - name = g_strdup_printf("apu-cpu[%d]", i); | ||
65 | - object_property_add_child(OBJECT(s), name, obj, &error_fatal); | ||
66 | - g_free(name); | ||
67 | |||
68 | + object_initialize_child(OBJECT(s), "apu-cpu[*]", | ||
69 | + &s->fpd.apu.cpu[i], sizeof(s->fpd.apu.cpu[i]), | ||
70 | + XLNX_VERSAL_ACPU_TYPE, &error_abort, NULL); | ||
71 | + obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
72 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
73 | "psci-conduit", &error_abort); | ||
74 | if (i) { | ||
75 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
76 | object_property_set_link(obj, OBJECT(&s->fpd.apu.mr), "memory", | ||
77 | &error_abort); | ||
78 | object_property_set_bool(obj, true, "realized", &error_fatal); | ||
79 | - s->fpd.apu.cpu[i] = ARM_CPU(obj); | ||
80 | } | ||
47 | } | 81 | } |
48 | 82 | ||
49 | static void nvic_systick_trigger(void *opaque, int n, int level) | 83 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) |
84 | } | ||
85 | |||
86 | for (i = 0; i < nr_apu_cpus; i++) { | ||
87 | - DeviceState *cpudev = DEVICE(s->fpd.apu.cpu[i]); | ||
88 | + DeviceState *cpudev = DEVICE(&s->fpd.apu.cpu[i]); | ||
89 | int ppibase = XLNX_VERSAL_NR_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
90 | qemu_irq maint_irq; | ||
91 | int ti; | ||
50 | -- | 92 | -- |
51 | 2.7.4 | 93 | 2.20.1 |
52 | 94 | ||
53 | 95 | diff view generated by jsdifflib |
1 | Don't use the old_mmio in the memory region ops struct. | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for SD. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-9-edgar.iglesias@gmail.com | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1505580378-9044-4-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 11 | --- |
7 | hw/timer/omap_synctimer.c | 35 +++++++++++++++++++++-------------- | 12 | include/hw/arm/xlnx-versal.h | 12 ++++++++++++ |
8 | 1 file changed, 21 insertions(+), 14 deletions(-) | 13 | hw/arm/xlnx-versal.c | 31 +++++++++++++++++++++++++++++++ |
14 | 2 files changed, 43 insertions(+) | ||
9 | 15 | ||
10 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
11 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/omap_synctimer.c | 18 | --- a/include/hw/arm/xlnx-versal.h |
13 | +++ b/hw/timer/omap_synctimer.c | 19 | +++ b/include/hw/arm/xlnx-versal.h |
14 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | |||
22 | #include "hw/sysbus.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | +#include "hw/sd/sdhci.h" | ||
25 | #include "hw/intc/arm_gicv3.h" | ||
26 | #include "hw/char/pl011.h" | ||
27 | #include "hw/dma/xlnx-zdma.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #define XLNX_VERSAL_NR_UARTS 2 | ||
30 | #define XLNX_VERSAL_NR_GEMS 2 | ||
31 | #define XLNX_VERSAL_NR_ADMAS 8 | ||
32 | +#define XLNX_VERSAL_NR_SDS 2 | ||
33 | #define XLNX_VERSAL_NR_IRQS 192 | ||
34 | |||
35 | typedef struct Versal { | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
37 | } iou; | ||
38 | } lpd; | ||
39 | |||
40 | + /* The Platform Management Controller subsystem. */ | ||
41 | + struct { | ||
42 | + struct { | ||
43 | + SDHCIState sd[XLNX_VERSAL_NR_SDS]; | ||
44 | + } iou; | ||
45 | + } pmc; | ||
46 | + | ||
47 | struct { | ||
48 | MemoryRegion *mr_ddr; | ||
49 | uint32_t psci_conduit; | ||
50 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
51 | #define VERSAL_GEM1_IRQ_0 58 | ||
52 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
53 | #define VERSAL_ADMA_IRQ_0 60 | ||
54 | +#define VERSAL_SD0_IRQ_0 126 | ||
55 | |||
56 | /* Architecturally reserved IRQs suitable for virtualization. */ | ||
57 | #define VERSAL_RSVD_IRQ_FIRST 111 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
59 | #define MM_FPD_CRF 0xfd1a0000U | ||
60 | #define MM_FPD_CRF_SIZE 0x140000 | ||
61 | |||
62 | +#define MM_PMC_SD0 0xf1040000U | ||
63 | +#define MM_PMC_SD0_SIZE 0x10000 | ||
64 | #define MM_PMC_CRP 0xf1260000U | ||
65 | #define MM_PMC_CRP_SIZE 0x10000 | ||
66 | #endif | ||
67 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/hw/arm/xlnx-versal.c | ||
70 | +++ b/hw/arm/xlnx-versal.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | ||
15 | } | 72 | } |
16 | } | 73 | } |
17 | 74 | ||
18 | -static void omap_synctimer_write(void *opaque, hwaddr addr, | 75 | +#define SDHCI_CAPABILITIES 0x280737ec6481 /* Same as on ZynqMP. */ |
19 | - uint32_t value) | 76 | +static void versal_create_sds(Versal *s, qemu_irq *pic) |
20 | +static uint64_t omap_synctimer_readfn(void *opaque, hwaddr addr, | ||
21 | + unsigned size) | ||
22 | +{ | 77 | +{ |
23 | + switch (size) { | 78 | + int i; |
24 | + case 1: | 79 | + |
25 | + return omap_badwidth_read32(opaque, addr); | 80 | + for (i = 0; i < ARRAY_SIZE(s->pmc.iou.sd); i++) { |
26 | + case 2: | 81 | + DeviceState *dev; |
27 | + return omap_synctimer_readh(opaque, addr); | 82 | + MemoryRegion *mr; |
28 | + case 4: | 83 | + |
29 | + return omap_synctimer_readw(opaque, addr); | 84 | + sysbus_init_child_obj(OBJECT(s), "sd[*]", |
30 | + default: | 85 | + &s->pmc.iou.sd[i], sizeof(s->pmc.iou.sd[i]), |
31 | + g_assert_not_reached(); | 86 | + TYPE_SYSBUS_SDHCI); |
87 | + dev = DEVICE(&s->pmc.iou.sd[i]); | ||
88 | + | ||
89 | + object_property_set_uint(OBJECT(dev), | ||
90 | + 3, "sd-spec-version", &error_fatal); | ||
91 | + object_property_set_uint(OBJECT(dev), SDHCI_CAPABILITIES, "capareg", | ||
92 | + &error_fatal); | ||
93 | + object_property_set_uint(OBJECT(dev), UHS_I, "uhs", &error_fatal); | ||
94 | + qdev_init_nofail(dev); | ||
95 | + | ||
96 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
97 | + memory_region_add_subregion(&s->mr_ps, | ||
98 | + MM_PMC_SD0 + i * MM_PMC_SD0_SIZE, mr); | ||
99 | + | ||
100 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, | ||
101 | + pic[VERSAL_SD0_IRQ_0 + i * 2]); | ||
32 | + } | 102 | + } |
33 | +} | 103 | +} |
34 | + | 104 | + |
35 | +static void omap_synctimer_writefn(void *opaque, hwaddr addr, | 105 | /* This takes the board allocated linear DDR memory and creates aliases |
36 | + uint64_t value, unsigned size) | 106 | * for each split DDR range/aperture on the Versal address map. |
37 | { | 107 | */ |
38 | OMAP_BAD_REG(addr); | 108 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
39 | } | 109 | versal_create_uarts(s, pic); |
40 | 110 | versal_create_gems(s, pic); | |
41 | static const MemoryRegionOps omap_synctimer_ops = { | 111 | versal_create_admas(s, pic); |
42 | - .old_mmio = { | 112 | + versal_create_sds(s, pic); |
43 | - .read = { | 113 | versal_map_ddr(s); |
44 | - omap_badwidth_read32, | 114 | versal_unimp(s); |
45 | - omap_synctimer_readh, | ||
46 | - omap_synctimer_readw, | ||
47 | - }, | ||
48 | - .write = { | ||
49 | - omap_badwidth_write32, | ||
50 | - omap_synctimer_write, | ||
51 | - omap_synctimer_write, | ||
52 | - }, | ||
53 | - }, | ||
54 | + .read = omap_synctimer_readfn, | ||
55 | + .write = omap_synctimer_writefn, | ||
56 | + .valid.min_access_size = 1, | ||
57 | + .valid.max_access_size = 4, | ||
58 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
59 | }; | ||
60 | 115 | ||
61 | -- | 116 | -- |
62 | 2.7.4 | 117 | 2.20.1 |
63 | 118 | ||
64 | 119 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | hw/arm: versal: Add support for the RTC. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-10-edgar.iglesias@gmail.com | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 1505580378-9044-7-git-send-email-peter.maydell@linaro.org | ||
6 | --- | 11 | --- |
7 | hw/arm/omap2.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 12 | include/hw/arm/xlnx-versal.h | 8 ++++++++ |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 13 | hw/arm/xlnx-versal.c | 21 +++++++++++++++++++++ |
14 | 2 files changed, 29 insertions(+) | ||
9 | 15 | ||
10 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
11 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/arm/omap2.c | 18 | --- a/include/hw/arm/xlnx-versal.h |
13 | +++ b/hw/arm/omap2.c | 19 | +++ b/include/hw/arm/xlnx-versal.h |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write(void *opaque, hwaddr addr, | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/char/pl011.h" | ||
22 | #include "hw/dma/xlnx-zdma.h" | ||
23 | #include "hw/net/cadence_gem.h" | ||
24 | +#include "hw/rtc/xlnx-zynqmp-rtc.h" | ||
25 | |||
26 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
27 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
29 | struct { | ||
30 | SDHCIState sd[XLNX_VERSAL_NR_SDS]; | ||
31 | } iou; | ||
32 | + | ||
33 | + XlnxZynqMPRTC rtc; | ||
34 | } pmc; | ||
35 | |||
36 | struct { | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
38 | #define VERSAL_GEM1_IRQ_0 58 | ||
39 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
40 | #define VERSAL_ADMA_IRQ_0 60 | ||
41 | +#define VERSAL_RTC_APB_ERR_IRQ 121 | ||
42 | #define VERSAL_SD0_IRQ_0 126 | ||
43 | +#define VERSAL_RTC_ALARM_IRQ 142 | ||
44 | +#define VERSAL_RTC_SECONDS_IRQ 143 | ||
45 | |||
46 | /* Architecturally reserved IRQs suitable for virtualization. */ | ||
47 | #define VERSAL_RSVD_IRQ_FIRST 111 | ||
48 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
49 | #define MM_PMC_SD0_SIZE 0x10000 | ||
50 | #define MM_PMC_CRP 0xf1260000U | ||
51 | #define MM_PMC_CRP_SIZE 0x10000 | ||
52 | +#define MM_PMC_RTC 0xf12a0000 | ||
53 | +#define MM_PMC_RTC_SIZE 0x10000 | ||
54 | #endif | ||
55 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/xlnx-versal.c | ||
58 | +++ b/hw/arm/xlnx-versal.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void versal_create_sds(Versal *s, qemu_irq *pic) | ||
15 | } | 60 | } |
16 | } | 61 | } |
17 | 62 | ||
18 | +static uint64_t omap_sysctl_readfn(void *opaque, hwaddr addr, | 63 | +static void versal_create_rtc(Versal *s, qemu_irq *pic) |
19 | + unsigned size) | ||
20 | +{ | 64 | +{ |
21 | + switch (size) { | 65 | + SysBusDevice *sbd; |
22 | + case 1: | 66 | + MemoryRegion *mr; |
23 | + return omap_sysctl_read8(opaque, addr); | 67 | + |
24 | + case 2: | 68 | + sysbus_init_child_obj(OBJECT(s), "rtc", &s->pmc.rtc, sizeof(s->pmc.rtc), |
25 | + return omap_badwidth_read32(opaque, addr); /* TODO */ | 69 | + TYPE_XLNX_ZYNQMP_RTC); |
26 | + case 4: | 70 | + sbd = SYS_BUS_DEVICE(&s->pmc.rtc); |
27 | + return omap_sysctl_read(opaque, addr); | 71 | + qdev_init_nofail(DEVICE(sbd)); |
28 | + default: | 72 | + |
29 | + g_assert_not_reached(); | 73 | + mr = sysbus_mmio_get_region(sbd, 0); |
30 | + } | 74 | + memory_region_add_subregion(&s->mr_ps, MM_PMC_RTC, mr); |
75 | + | ||
76 | + /* | ||
77 | + * TODO: Connect the ALARM and SECONDS interrupts once our RTC model | ||
78 | + * supports them. | ||
79 | + */ | ||
80 | + sysbus_connect_irq(sbd, 1, pic[VERSAL_RTC_APB_ERR_IRQ]); | ||
31 | +} | 81 | +} |
32 | + | 82 | + |
33 | +static void omap_sysctl_writefn(void *opaque, hwaddr addr, | 83 | /* This takes the board allocated linear DDR memory and creates aliases |
34 | + uint64_t value, unsigned size) | 84 | * for each split DDR range/aperture on the Versal address map. |
35 | +{ | 85 | */ |
36 | + switch (size) { | 86 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
37 | + case 1: | 87 | versal_create_gems(s, pic); |
38 | + omap_sysctl_write8(opaque, addr, value); | 88 | versal_create_admas(s, pic); |
39 | + break; | 89 | versal_create_sds(s, pic); |
40 | + case 2: | 90 | + versal_create_rtc(s, pic); |
41 | + omap_badwidth_write32(opaque, addr, value); /* TODO */ | 91 | versal_map_ddr(s); |
42 | + break; | 92 | versal_unimp(s); |
43 | + case 4: | ||
44 | + omap_sysctl_write(opaque, addr, value); | ||
45 | + break; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static const MemoryRegionOps omap_sysctl_ops = { | ||
52 | - .old_mmio = { | ||
53 | - .read = { | ||
54 | - omap_sysctl_read8, | ||
55 | - omap_badwidth_read32, /* TODO */ | ||
56 | - omap_sysctl_read, | ||
57 | - }, | ||
58 | - .write = { | ||
59 | - omap_sysctl_write8, | ||
60 | - omap_badwidth_write32, /* TODO */ | ||
61 | - omap_sysctl_write, | ||
62 | - }, | ||
63 | - }, | ||
64 | + .read = omap_sysctl_readfn, | ||
65 | + .write = omap_sysctl_writefn, | ||
66 | + .valid.min_access_size = 1, | ||
67 | + .valid.max_access_size = 4, | ||
68 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
69 | }; | ||
70 | 93 | ||
71 | -- | 94 | -- |
72 | 2.7.4 | 95 | 2.20.1 |
73 | 96 | ||
74 | 97 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Smartfusion2 SoC has hardened Microcontroller subsystem | 3 | Add support for SD. |
4 | and flash based FPGA fabric. This patch adds support for | ||
5 | Microcontroller subsystem in the SoC. | ||
6 | 4 | ||
7 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
8 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
10 | Message-id: 20170920201737.25723-5-f4bug@amsat.org | 8 | Message-id: 20200427181649.26851-11-edgar.iglesias@gmail.com |
11 | [PMD: drop cpu_model to directly use cpu type, check m3clk non null] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | hw/arm/Makefile.objs | 1 + | 11 | hw/arm/xlnx-versal-virt.c | 46 +++++++++++++++++++++++++++++++++++++++ |
15 | include/hw/arm/msf2-soc.h | 67 +++++++++++ | 12 | 1 file changed, 46 insertions(+) |
16 | hw/arm/msf2-soc.c | 238 ++++++++++++++++++++++++++++++++++++++++ | ||
17 | default-configs/arm-softmmu.mak | 1 + | ||
18 | 4 files changed, 307 insertions(+) | ||
19 | create mode 100644 include/hw/arm/msf2-soc.h | ||
20 | create mode 100644 hw/arm/msf2-soc.c | ||
21 | 13 | ||
22 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/arm/Makefile.objs | 16 | --- a/hw/arm/xlnx-versal-virt.c |
25 | +++ b/hw/arm/Makefile.objs | 17 | +++ b/hw/arm/xlnx-versal-virt.c |
26 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_FSL_IMX31) += fsl-imx31.o kzm.o | ||
27 | obj-$(CONFIG_FSL_IMX6) += fsl-imx6.o sabrelite.o | ||
28 | obj-$(CONFIG_ASPEED_SOC) += aspeed_soc.o aspeed.o | ||
29 | obj-$(CONFIG_MPS2) += mps2.o | ||
30 | +obj-$(CONFIG_MSF2) += msf2-soc.o | ||
31 | diff --git a/include/hw/arm/msf2-soc.h b/include/hw/arm/msf2-soc.h | ||
32 | new file mode 100644 | ||
33 | index XXXXXXX..XXXXXXX | ||
34 | --- /dev/null | ||
35 | +++ b/include/hw/arm/msf2-soc.h | ||
36 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ |
37 | +/* | 19 | #include "hw/arm/sysbus-fdt.h" |
38 | + * Microsemi Smartfusion2 SoC | 20 | #include "hw/arm/fdt.h" |
39 | + * | 21 | #include "cpu.h" |
40 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | 22 | +#include "hw/qdev-properties.h" |
41 | + * | 23 | #include "hw/arm/xlnx-versal.h" |
42 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 24 | |
43 | + * of this software and associated documentation files (the "Software"), to deal | 25 | #define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") |
44 | + * in the Software without restriction, including without limitation the rights | 26 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_zdma_nodes(VersalVirt *s) |
45 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 27 | } |
46 | + * copies of the Software, and to permit persons to whom the Software is | 28 | } |
47 | + * furnished to do so, subject to the following conditions: | 29 | |
48 | + * | 30 | +static void fdt_add_sd_nodes(VersalVirt *s) |
49 | + * The above copyright notice and this permission notice shall be included in | ||
50 | + * all copies or substantial portions of the Software. | ||
51 | + * | ||
52 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
53 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
54 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
55 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
56 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
57 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
58 | + * THE SOFTWARE. | ||
59 | + */ | ||
60 | + | ||
61 | +#ifndef HW_ARM_MSF2_SOC_H | ||
62 | +#define HW_ARM_MSF2_SOC_H | ||
63 | + | ||
64 | +#include "hw/arm/armv7m.h" | ||
65 | +#include "hw/timer/mss-timer.h" | ||
66 | +#include "hw/misc/msf2-sysreg.h" | ||
67 | +#include "hw/ssi/mss-spi.h" | ||
68 | + | ||
69 | +#define TYPE_MSF2_SOC "msf2-soc" | ||
70 | +#define MSF2_SOC(obj) OBJECT_CHECK(MSF2State, (obj), TYPE_MSF2_SOC) | ||
71 | + | ||
72 | +#define MSF2_NUM_SPIS 2 | ||
73 | +#define MSF2_NUM_UARTS 2 | ||
74 | + | ||
75 | +/* | ||
76 | + * System timer consists of two programmable 32-bit | ||
77 | + * decrementing counters that generate individual interrupts to | ||
78 | + * the Cortex-M3 processor | ||
79 | + */ | ||
80 | +#define MSF2_NUM_TIMERS 2 | ||
81 | + | ||
82 | +typedef struct MSF2State { | ||
83 | + /*< private >*/ | ||
84 | + SysBusDevice parent_obj; | ||
85 | + /*< public >*/ | ||
86 | + | ||
87 | + ARMv7MState armv7m; | ||
88 | + | ||
89 | + char *cpu_type; | ||
90 | + char *part_name; | ||
91 | + uint64_t envm_size; | ||
92 | + uint64_t esram_size; | ||
93 | + | ||
94 | + uint32_t m3clk; | ||
95 | + uint8_t apb0div; | ||
96 | + uint8_t apb1div; | ||
97 | + | ||
98 | + MSF2SysregState sysreg; | ||
99 | + MSSTimerState timer; | ||
100 | + MSSSpiState spi[MSF2_NUM_SPIS]; | ||
101 | +} MSF2State; | ||
102 | + | ||
103 | +#endif | ||
104 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | ||
105 | new file mode 100644 | ||
106 | index XXXXXXX..XXXXXXX | ||
107 | --- /dev/null | ||
108 | +++ b/hw/arm/msf2-soc.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | ||
110 | +/* | ||
111 | + * SmartFusion2 SoC emulation. | ||
112 | + * | ||
113 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
114 | + * | ||
115 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
116 | + * of this software and associated documentation files (the "Software"), to deal | ||
117 | + * in the Software without restriction, including without limitation the rights | ||
118 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
119 | + * copies of the Software, and to permit persons to whom the Software is | ||
120 | + * furnished to do so, subject to the following conditions: | ||
121 | + * | ||
122 | + * The above copyright notice and this permission notice shall be included in | ||
123 | + * all copies or substantial portions of the Software. | ||
124 | + * | ||
125 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
126 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
127 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
128 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
129 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
130 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
131 | + * THE SOFTWARE. | ||
132 | + */ | ||
133 | + | ||
134 | +#include "qemu/osdep.h" | ||
135 | +#include "qapi/error.h" | ||
136 | +#include "qemu-common.h" | ||
137 | +#include "hw/arm/arm.h" | ||
138 | +#include "exec/address-spaces.h" | ||
139 | +#include "hw/char/serial.h" | ||
140 | +#include "hw/boards.h" | ||
141 | +#include "sysemu/block-backend.h" | ||
142 | +#include "qemu/cutils.h" | ||
143 | +#include "hw/arm/msf2-soc.h" | ||
144 | +#include "hw/misc/unimp.h" | ||
145 | + | ||
146 | +#define MSF2_TIMER_BASE 0x40004000 | ||
147 | +#define MSF2_SYSREG_BASE 0x40038000 | ||
148 | + | ||
149 | +#define ENVM_BASE_ADDRESS 0x60000000 | ||
150 | + | ||
151 | +#define SRAM_BASE_ADDRESS 0x20000000 | ||
152 | + | ||
153 | +#define MSF2_ENVM_MAX_SIZE (512 * K_BYTE) | ||
154 | + | ||
155 | +/* | ||
156 | + * eSRAM max size is 80k without SECDED(Single error correction and | ||
157 | + * dual error detection) feature and 64k with SECDED. | ||
158 | + * We do not support SECDED now. | ||
159 | + */ | ||
160 | +#define MSF2_ESRAM_MAX_SIZE (80 * K_BYTE) | ||
161 | + | ||
162 | +static const uint32_t spi_addr[MSF2_NUM_SPIS] = { 0x40001000 , 0x40011000 }; | ||
163 | +static const uint32_t uart_addr[MSF2_NUM_UARTS] = { 0x40000000 , 0x40010000 }; | ||
164 | + | ||
165 | +static const int spi_irq[MSF2_NUM_SPIS] = { 2, 3 }; | ||
166 | +static const int uart_irq[MSF2_NUM_UARTS] = { 10, 11 }; | ||
167 | +static const int timer_irq[MSF2_NUM_TIMERS] = { 14, 15 }; | ||
168 | + | ||
169 | +static void m2sxxx_soc_initfn(Object *obj) | ||
170 | +{ | 31 | +{ |
171 | + MSF2State *s = MSF2_SOC(obj); | 32 | + const char clocknames[] = "clk_xin\0clk_ahb"; |
33 | + const char compat[] = "arasan,sdhci-8.9a"; | ||
172 | + int i; | 34 | + int i; |
173 | + | 35 | + |
174 | + object_initialize(&s->armv7m, sizeof(s->armv7m), TYPE_ARMV7M); | 36 | + for (i = ARRAY_SIZE(s->soc.pmc.iou.sd) - 1; i >= 0; i--) { |
175 | + qdev_set_parent_bus(DEVICE(&s->armv7m), sysbus_get_default()); | 37 | + uint64_t addr = MM_PMC_SD0 + MM_PMC_SD0_SIZE * i; |
38 | + char *name = g_strdup_printf("/sdhci@%" PRIx64, addr); | ||
176 | + | 39 | + |
177 | + object_initialize(&s->sysreg, sizeof(s->sysreg), TYPE_MSF2_SYSREG); | 40 | + qemu_fdt_add_subnode(s->fdt, name); |
178 | + qdev_set_parent_bus(DEVICE(&s->sysreg), sysbus_get_default()); | ||
179 | + | 41 | + |
180 | + object_initialize(&s->timer, sizeof(s->timer), TYPE_MSS_TIMER); | 42 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", |
181 | + qdev_set_parent_bus(DEVICE(&s->timer), sysbus_get_default()); | 43 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); |
182 | + | 44 | + qemu_fdt_setprop(s->fdt, name, "clock-names", |
183 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | 45 | + clocknames, sizeof(clocknames)); |
184 | + object_initialize(&s->spi[i], sizeof(s->spi[i]), | 46 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", |
185 | + TYPE_MSS_SPI); | 47 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_SD0_IRQ_0 + i * 2, |
186 | + qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); | 48 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); |
49 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
50 | + 2, addr, 2, MM_PMC_SD0_SIZE); | ||
51 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
52 | + g_free(name); | ||
187 | + } | 53 | + } |
188 | +} | 54 | +} |
189 | + | 55 | + |
190 | +static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | 56 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) |
57 | { | ||
58 | Error *err = NULL; | ||
59 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | ||
60 | } | ||
61 | } | ||
62 | |||
63 | +static void sd_plugin_card(SDHCIState *sd, DriveInfo *di) | ||
191 | +{ | 64 | +{ |
192 | + MSF2State *s = MSF2_SOC(dev_soc); | 65 | + BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; |
193 | + DeviceState *dev, *armv7m; | 66 | + DeviceState *card; |
194 | + SysBusDevice *busdev; | 67 | + |
195 | + Error *err = NULL; | 68 | + card = qdev_create(qdev_get_child_bus(DEVICE(sd), "sd-bus"), TYPE_SD_CARD); |
69 | + object_property_add_child(OBJECT(sd), "card[*]", OBJECT(card), | ||
70 | + &error_fatal); | ||
71 | + qdev_prop_set_drive(card, "drive", blk, &error_fatal); | ||
72 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
73 | +} | ||
74 | + | ||
75 | static void versal_virt_init(MachineState *machine) | ||
76 | { | ||
77 | VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(machine); | ||
78 | int psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; | ||
196 | + int i; | 79 | + int i; |
197 | + | 80 | |
198 | + MemoryRegion *system_memory = get_system_memory(); | 81 | /* |
199 | + MemoryRegion *nvm = g_new(MemoryRegion, 1); | 82 | * If the user provides an Operating System to be loaded, we expect them |
200 | + MemoryRegion *nvm_alias = g_new(MemoryRegion, 1); | 83 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
201 | + MemoryRegion *sram = g_new(MemoryRegion, 1); | 84 | fdt_add_gic_nodes(s); |
202 | + | 85 | fdt_add_timer_nodes(s); |
203 | + memory_region_init_rom(nvm, NULL, "MSF2.eNVM", s->envm_size, | 86 | fdt_add_zdma_nodes(s); |
204 | + &error_fatal); | 87 | + fdt_add_sd_nodes(s); |
205 | + /* | 88 | fdt_add_cpu_nodes(s, psci_conduit); |
206 | + * On power-on, the eNVM region 0x60000000 is automatically | 89 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); |
207 | + * remapped to the Cortex-M3 processor executable region | 90 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); |
208 | + * start address (0x0). We do not support remapping other eNVM, | 91 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
209 | + * eSRAM and DDR regions by guest(via Sysreg) currently. | 92 | memory_region_add_subregion_overlap(get_system_memory(), |
210 | + */ | 93 | 0, &s->soc.fpd.apu.mr, 0); |
211 | + memory_region_init_alias(nvm_alias, NULL, "MSF2.eNVM", | 94 | |
212 | + nvm, 0, s->envm_size); | 95 | + /* Plugin SD cards. */ |
213 | + | 96 | + for (i = 0; i < ARRAY_SIZE(s->soc.pmc.iou.sd); i++) { |
214 | + memory_region_add_subregion(system_memory, ENVM_BASE_ADDRESS, nvm); | 97 | + sd_plugin_card(&s->soc.pmc.iou.sd[i], drive_get_next(IF_SD)); |
215 | + memory_region_add_subregion(system_memory, 0, nvm_alias); | ||
216 | + | ||
217 | + memory_region_init_ram(sram, NULL, "MSF2.eSRAM", s->esram_size, | ||
218 | + &error_fatal); | ||
219 | + memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | ||
220 | + | ||
221 | + armv7m = DEVICE(&s->armv7m); | ||
222 | + qdev_prop_set_uint32(armv7m, "num-irq", 81); | ||
223 | + qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
224 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
225 | + "memory", &error_abort); | ||
226 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
227 | + if (err != NULL) { | ||
228 | + error_propagate(errp, err); | ||
229 | + return; | ||
230 | + } | 98 | + } |
231 | + | 99 | + |
232 | + if (!s->m3clk) { | 100 | s->binfo.ram_size = machine->ram_size; |
233 | + error_setg(errp, "Invalid m3clk value"); | 101 | s->binfo.loader_start = 0x0; |
234 | + error_append_hint(errp, "m3clk can not be zero\n"); | 102 | s->binfo.get_dtb = versal_virt_get_dtb; |
235 | + return; | ||
236 | + } | ||
237 | + system_clock_scale = NANOSECONDS_PER_SECOND / s->m3clk; | ||
238 | + | ||
239 | + for (i = 0; i < MSF2_NUM_UARTS; i++) { | ||
240 | + if (serial_hds[i]) { | ||
241 | + serial_mm_init(get_system_memory(), uart_addr[i], 2, | ||
242 | + qdev_get_gpio_in(armv7m, uart_irq[i]), | ||
243 | + 115200, serial_hds[i], DEVICE_NATIVE_ENDIAN); | ||
244 | + } | ||
245 | + } | ||
246 | + | ||
247 | + dev = DEVICE(&s->timer); | ||
248 | + /* APB0 clock is the timer input clock */ | ||
249 | + qdev_prop_set_uint32(dev, "clock-frequency", s->m3clk / s->apb0div); | ||
250 | + object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); | ||
251 | + if (err != NULL) { | ||
252 | + error_propagate(errp, err); | ||
253 | + return; | ||
254 | + } | ||
255 | + busdev = SYS_BUS_DEVICE(dev); | ||
256 | + sysbus_mmio_map(busdev, 0, MSF2_TIMER_BASE); | ||
257 | + sysbus_connect_irq(busdev, 0, | ||
258 | + qdev_get_gpio_in(armv7m, timer_irq[0])); | ||
259 | + sysbus_connect_irq(busdev, 1, | ||
260 | + qdev_get_gpio_in(armv7m, timer_irq[1])); | ||
261 | + | ||
262 | + dev = DEVICE(&s->sysreg); | ||
263 | + qdev_prop_set_uint32(dev, "apb0divisor", s->apb0div); | ||
264 | + qdev_prop_set_uint32(dev, "apb1divisor", s->apb1div); | ||
265 | + object_property_set_bool(OBJECT(&s->sysreg), true, "realized", &err); | ||
266 | + if (err != NULL) { | ||
267 | + error_propagate(errp, err); | ||
268 | + return; | ||
269 | + } | ||
270 | + busdev = SYS_BUS_DEVICE(dev); | ||
271 | + sysbus_mmio_map(busdev, 0, MSF2_SYSREG_BASE); | ||
272 | + | ||
273 | + for (i = 0; i < MSF2_NUM_SPIS; i++) { | ||
274 | + gchar *bus_name; | ||
275 | + | ||
276 | + object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); | ||
277 | + if (err != NULL) { | ||
278 | + error_propagate(errp, err); | ||
279 | + return; | ||
280 | + } | ||
281 | + | ||
282 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); | ||
283 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, | ||
284 | + qdev_get_gpio_in(armv7m, spi_irq[i])); | ||
285 | + | ||
286 | + /* Alias controller SPI bus to the SoC itself */ | ||
287 | + bus_name = g_strdup_printf("spi%d", i); | ||
288 | + object_property_add_alias(OBJECT(s), bus_name, | ||
289 | + OBJECT(&s->spi[i]), "spi", | ||
290 | + &error_abort); | ||
291 | + g_free(bus_name); | ||
292 | + } | ||
293 | + | ||
294 | + /* Below devices are not modelled yet. */ | ||
295 | + create_unimplemented_device("i2c_0", 0x40002000, 0x1000); | ||
296 | + create_unimplemented_device("dma", 0x40003000, 0x1000); | ||
297 | + create_unimplemented_device("watchdog", 0x40005000, 0x1000); | ||
298 | + create_unimplemented_device("i2c_1", 0x40012000, 0x1000); | ||
299 | + create_unimplemented_device("gpio", 0x40013000, 0x1000); | ||
300 | + create_unimplemented_device("hs-dma", 0x40014000, 0x1000); | ||
301 | + create_unimplemented_device("can", 0x40015000, 0x1000); | ||
302 | + create_unimplemented_device("rtc", 0x40017000, 0x1000); | ||
303 | + create_unimplemented_device("apb_config", 0x40020000, 0x10000); | ||
304 | + create_unimplemented_device("emac", 0x40041000, 0x1000); | ||
305 | + create_unimplemented_device("usb", 0x40043000, 0x1000); | ||
306 | +} | ||
307 | + | ||
308 | +static Property m2sxxx_soc_properties[] = { | ||
309 | + /* | ||
310 | + * part name specifies the type of SmartFusion2 device variant(this | ||
311 | + * property is for information purpose only. | ||
312 | + */ | ||
313 | + DEFINE_PROP_STRING("cpu-type", MSF2State, cpu_type), | ||
314 | + DEFINE_PROP_STRING("part-name", MSF2State, part_name), | ||
315 | + DEFINE_PROP_UINT64("eNVM-size", MSF2State, envm_size, MSF2_ENVM_MAX_SIZE), | ||
316 | + DEFINE_PROP_UINT64("eSRAM-size", MSF2State, esram_size, | ||
317 | + MSF2_ESRAM_MAX_SIZE), | ||
318 | + /* Libero GUI shows 100Mhz as default for clocks */ | ||
319 | + DEFINE_PROP_UINT32("m3clk", MSF2State, m3clk, 100 * 1000000), | ||
320 | + /* default divisors in Libero GUI */ | ||
321 | + DEFINE_PROP_UINT8("apb0div", MSF2State, apb0div, 2), | ||
322 | + DEFINE_PROP_UINT8("apb1div", MSF2State, apb1div, 2), | ||
323 | + DEFINE_PROP_END_OF_LIST(), | ||
324 | +}; | ||
325 | + | ||
326 | +static void m2sxxx_soc_class_init(ObjectClass *klass, void *data) | ||
327 | +{ | ||
328 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
329 | + | ||
330 | + dc->realize = m2sxxx_soc_realize; | ||
331 | + dc->props = m2sxxx_soc_properties; | ||
332 | +} | ||
333 | + | ||
334 | +static const TypeInfo m2sxxx_soc_info = { | ||
335 | + .name = TYPE_MSF2_SOC, | ||
336 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
337 | + .instance_size = sizeof(MSF2State), | ||
338 | + .instance_init = m2sxxx_soc_initfn, | ||
339 | + .class_init = m2sxxx_soc_class_init, | ||
340 | +}; | ||
341 | + | ||
342 | +static void m2sxxx_soc_types(void) | ||
343 | +{ | ||
344 | + type_register_static(&m2sxxx_soc_info); | ||
345 | +} | ||
346 | + | ||
347 | +type_init(m2sxxx_soc_types) | ||
348 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
349 | index XXXXXXX..XXXXXXX 100644 | ||
350 | --- a/default-configs/arm-softmmu.mak | ||
351 | +++ b/default-configs/arm-softmmu.mak | ||
352 | @@ -XXX,XX +XXX,XX @@ CONFIG_ACPI=y | ||
353 | CONFIG_SMBIOS=y | ||
354 | CONFIG_ASPEED_SOC=y | ||
355 | CONFIG_GPIO_KEY=y | ||
356 | +CONFIG_MSF2=y | ||
357 | -- | 103 | -- |
358 | 2.7.4 | 104 | 2.20.1 |
359 | 105 | ||
360 | 106 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Added Sytem register block of Smartfusion2. | 3 | Add support for the RTC. |
4 | This block has PLL registers which are accessed by guest. | ||
5 | 4 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20200427181649.26851-12-edgar.iglesias@gmail.com |
10 | Message-id: 20170920201737.25723-3-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | hw/misc/Makefile.objs | 1 + | 11 | hw/arm/xlnx-versal-virt.c | 22 ++++++++++++++++++++++ |
14 | include/hw/misc/msf2-sysreg.h | 77 ++++++++++++++++++++ | 12 | 1 file changed, 22 insertions(+) |
15 | hw/misc/msf2-sysreg.c | 160 ++++++++++++++++++++++++++++++++++++++++++ | ||
16 | hw/misc/trace-events | 5 ++ | ||
17 | 4 files changed, 243 insertions(+) | ||
18 | create mode 100644 include/hw/misc/msf2-sysreg.h | ||
19 | create mode 100644 hw/misc/msf2-sysreg.c | ||
20 | 13 | ||
21 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
22 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/misc/Makefile.objs | 16 | --- a/hw/arm/xlnx-versal-virt.c |
24 | +++ b/hw/misc/Makefile.objs | 17 | +++ b/hw/arm/xlnx-versal-virt.c |
25 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_HYPERV_TESTDEV) += hyperv_testdev.o | 18 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_sd_nodes(VersalVirt *s) |
26 | obj-$(CONFIG_AUX) += auxbus.o | 19 | } |
27 | obj-$(CONFIG_ASPEED_SOC) += aspeed_scu.o aspeed_sdmc.o | 20 | } |
28 | obj-y += mmio_interface.o | 21 | |
29 | +obj-$(CONFIG_MSF2) += msf2-sysreg.o | 22 | +static void fdt_add_rtc_node(VersalVirt *s) |
30 | diff --git a/include/hw/misc/msf2-sysreg.h b/include/hw/misc/msf2-sysreg.h | 23 | +{ |
31 | new file mode 100644 | 24 | + const char compat[] = "xlnx,zynqmp-rtc"; |
32 | index XXXXXXX..XXXXXXX | 25 | + const char interrupt_names[] = "alarm\0sec"; |
33 | --- /dev/null | 26 | + char *name = g_strdup_printf("/rtc@%x", MM_PMC_RTC); |
34 | +++ b/include/hw/misc/msf2-sysreg.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | +/* | ||
37 | + * Microsemi SmartFusion2 SYSREG | ||
38 | + * | ||
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
40 | + * | ||
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
42 | + * of this software and associated documentation files (the "Software"), to deal | ||
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | ||
59 | + | 27 | + |
60 | +#ifndef HW_MSF2_SYSREG_H | 28 | + qemu_fdt_add_subnode(s->fdt, name); |
61 | +#define HW_MSF2_SYSREG_H | ||
62 | + | 29 | + |
63 | +#include "hw/sysbus.h" | 30 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", |
64 | + | 31 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_ALARM_IRQ, |
65 | +enum { | 32 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI, |
66 | + ESRAM_CR = 0x00 / 4, | 33 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_SECONDS_IRQ, |
67 | + ESRAM_MAX_LAT, | 34 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); |
68 | + DDR_CR, | 35 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", |
69 | + ENVM_CR, | 36 | + interrupt_names, sizeof(interrupt_names)); |
70 | + ENVM_REMAP_BASE_CR, | 37 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", |
71 | + ENVM_REMAP_FAB_CR, | 38 | + 2, MM_PMC_RTC, 2, MM_PMC_RTC_SIZE); |
72 | + CC_CR, | 39 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); |
73 | + CC_REGION_CR, | 40 | + g_free(name); |
74 | + CC_LOCK_BASE_ADDR_CR, | ||
75 | + CC_FLUSH_INDX_CR, | ||
76 | + DDRB_BUF_TIMER_CR, | ||
77 | + DDRB_NB_ADDR_CR, | ||
78 | + DDRB_NB_SIZE_CR, | ||
79 | + DDRB_CR, | ||
80 | + | ||
81 | + SOFT_RESET_CR = 0x48 / 4, | ||
82 | + M3_CR, | ||
83 | + | ||
84 | + GPIO_SYSRESET_SEL_CR = 0x58 / 4, | ||
85 | + | ||
86 | + MDDR_CR = 0x60 / 4, | ||
87 | + | ||
88 | + MSSDDR_PLL_STATUS_LOW_CR = 0x90 / 4, | ||
89 | + MSSDDR_PLL_STATUS_HIGH_CR, | ||
90 | + MSSDDR_FACC1_CR, | ||
91 | + MSSDDR_FACC2_CR, | ||
92 | + | ||
93 | + MSSDDR_PLL_STATUS = 0x150 / 4, | ||
94 | +}; | ||
95 | + | ||
96 | +#define MSF2_SYSREG_MMIO_SIZE 0x300 | ||
97 | + | ||
98 | +#define TYPE_MSF2_SYSREG "msf2-sysreg" | ||
99 | +#define MSF2_SYSREG(obj) OBJECT_CHECK(MSF2SysregState, (obj), TYPE_MSF2_SYSREG) | ||
100 | + | ||
101 | +typedef struct MSF2SysregState { | ||
102 | + SysBusDevice parent_obj; | ||
103 | + | ||
104 | + MemoryRegion iomem; | ||
105 | + | ||
106 | + uint8_t apb0div; | ||
107 | + uint8_t apb1div; | ||
108 | + | ||
109 | + uint32_t regs[MSF2_SYSREG_MMIO_SIZE / 4]; | ||
110 | +} MSF2SysregState; | ||
111 | + | ||
112 | +#endif /* HW_MSF2_SYSREG_H */ | ||
113 | diff --git a/hw/misc/msf2-sysreg.c b/hw/misc/msf2-sysreg.c | ||
114 | new file mode 100644 | ||
115 | index XXXXXXX..XXXXXXX | ||
116 | --- /dev/null | ||
117 | +++ b/hw/misc/msf2-sysreg.c | ||
118 | @@ -XXX,XX +XXX,XX @@ | ||
119 | +/* | ||
120 | + * System Register block model of Microsemi SmartFusion2. | ||
121 | + * | ||
122 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
123 | + * | ||
124 | + * This program is free software; you can redistribute it and/or | ||
125 | + * modify it under the terms of the GNU General Public License | ||
126 | + * as published by the Free Software Foundation; either version | ||
127 | + * 2 of the License, or (at your option) any later version. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + */ | ||
132 | + | ||
133 | +#include "qemu/osdep.h" | ||
134 | +#include "qapi/error.h" | ||
135 | +#include "qemu/log.h" | ||
136 | +#include "hw/misc/msf2-sysreg.h" | ||
137 | +#include "qemu/error-report.h" | ||
138 | +#include "trace.h" | ||
139 | + | ||
140 | +static inline int msf2_divbits(uint32_t div) | ||
141 | +{ | ||
142 | + int r = ctz32(div); | ||
143 | + | ||
144 | + return (div < 8) ? r : r + 1; | ||
145 | +} | 41 | +} |
146 | + | 42 | + |
147 | +static void msf2_sysreg_reset(DeviceState *d) | 43 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) |
148 | +{ | 44 | { |
149 | + MSF2SysregState *s = MSF2_SYSREG(d); | 45 | Error *err = NULL; |
150 | + | 46 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
151 | + s->regs[MSSDDR_PLL_STATUS_LOW_CR] = 0x021A2358; | 47 | fdt_add_timer_nodes(s); |
152 | + s->regs[MSSDDR_PLL_STATUS] = 0x3; | 48 | fdt_add_zdma_nodes(s); |
153 | + s->regs[MSSDDR_FACC1_CR] = msf2_divbits(s->apb0div) << 5 | | 49 | fdt_add_sd_nodes(s); |
154 | + msf2_divbits(s->apb1div) << 2; | 50 | + fdt_add_rtc_node(s); |
155 | +} | 51 | fdt_add_cpu_nodes(s, psci_conduit); |
156 | + | 52 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); |
157 | +static uint64_t msf2_sysreg_read(void *opaque, hwaddr offset, | 53 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); |
158 | + unsigned size) | ||
159 | +{ | ||
160 | + MSF2SysregState *s = opaque; | ||
161 | + uint32_t ret = 0; | ||
162 | + | ||
163 | + offset >>= 2; | ||
164 | + if (offset < ARRAY_SIZE(s->regs)) { | ||
165 | + ret = s->regs[offset]; | ||
166 | + trace_msf2_sysreg_read(offset << 2, ret); | ||
167 | + } else { | ||
168 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
169 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
170 | + offset << 2); | ||
171 | + } | ||
172 | + | ||
173 | + return ret; | ||
174 | +} | ||
175 | + | ||
176 | +static void msf2_sysreg_write(void *opaque, hwaddr offset, | ||
177 | + uint64_t val, unsigned size) | ||
178 | +{ | ||
179 | + MSF2SysregState *s = opaque; | ||
180 | + uint32_t newval = val; | ||
181 | + | ||
182 | + offset >>= 2; | ||
183 | + | ||
184 | + switch (offset) { | ||
185 | + case MSSDDR_PLL_STATUS: | ||
186 | + trace_msf2_sysreg_write_pll_status(); | ||
187 | + break; | ||
188 | + | ||
189 | + case ESRAM_CR: | ||
190 | + case DDR_CR: | ||
191 | + case ENVM_REMAP_BASE_CR: | ||
192 | + if (newval != s->regs[offset]) { | ||
193 | + qemu_log_mask(LOG_UNIMP, | ||
194 | + TYPE_MSF2_SYSREG": remapping not supported\n"); | ||
195 | + } | ||
196 | + break; | ||
197 | + | ||
198 | + default: | ||
199 | + if (offset < ARRAY_SIZE(s->regs)) { | ||
200 | + trace_msf2_sysreg_write(offset << 2, newval, s->regs[offset]); | ||
201 | + s->regs[offset] = newval; | ||
202 | + } else { | ||
203 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
204 | + "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__, | ||
205 | + offset << 2); | ||
206 | + } | ||
207 | + break; | ||
208 | + } | ||
209 | +} | ||
210 | + | ||
211 | +static const MemoryRegionOps sysreg_ops = { | ||
212 | + .read = msf2_sysreg_read, | ||
213 | + .write = msf2_sysreg_write, | ||
214 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
215 | +}; | ||
216 | + | ||
217 | +static void msf2_sysreg_init(Object *obj) | ||
218 | +{ | ||
219 | + MSF2SysregState *s = MSF2_SYSREG(obj); | ||
220 | + | ||
221 | + memory_region_init_io(&s->iomem, obj, &sysreg_ops, s, TYPE_MSF2_SYSREG, | ||
222 | + MSF2_SYSREG_MMIO_SIZE); | ||
223 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | ||
224 | +} | ||
225 | + | ||
226 | +static const VMStateDescription vmstate_msf2_sysreg = { | ||
227 | + .name = TYPE_MSF2_SYSREG, | ||
228 | + .version_id = 1, | ||
229 | + .minimum_version_id = 1, | ||
230 | + .fields = (VMStateField[]) { | ||
231 | + VMSTATE_UINT32_ARRAY(regs, MSF2SysregState, MSF2_SYSREG_MMIO_SIZE / 4), | ||
232 | + VMSTATE_END_OF_LIST() | ||
233 | + } | ||
234 | +}; | ||
235 | + | ||
236 | +static Property msf2_sysreg_properties[] = { | ||
237 | + /* default divisors in Libero GUI */ | ||
238 | + DEFINE_PROP_UINT8("apb0divisor", MSF2SysregState, apb0div, 2), | ||
239 | + DEFINE_PROP_UINT8("apb1divisor", MSF2SysregState, apb1div, 2), | ||
240 | + DEFINE_PROP_END_OF_LIST(), | ||
241 | +}; | ||
242 | + | ||
243 | +static void msf2_sysreg_realize(DeviceState *dev, Error **errp) | ||
244 | +{ | ||
245 | + MSF2SysregState *s = MSF2_SYSREG(dev); | ||
246 | + | ||
247 | + if ((s->apb0div > 32 || !is_power_of_2(s->apb0div)) | ||
248 | + || (s->apb1div > 32 || !is_power_of_2(s->apb1div))) { | ||
249 | + error_setg(errp, "Invalid apb divisor value"); | ||
250 | + error_append_hint(errp, "apb divisor must be a power of 2" | ||
251 | + " and maximum value is 32\n"); | ||
252 | + } | ||
253 | +} | ||
254 | + | ||
255 | +static void msf2_sysreg_class_init(ObjectClass *klass, void *data) | ||
256 | +{ | ||
257 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
258 | + | ||
259 | + dc->vmsd = &vmstate_msf2_sysreg; | ||
260 | + dc->reset = msf2_sysreg_reset; | ||
261 | + dc->props = msf2_sysreg_properties; | ||
262 | + dc->realize = msf2_sysreg_realize; | ||
263 | +} | ||
264 | + | ||
265 | +static const TypeInfo msf2_sysreg_info = { | ||
266 | + .name = TYPE_MSF2_SYSREG, | ||
267 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
268 | + .class_init = msf2_sysreg_class_init, | ||
269 | + .instance_size = sizeof(MSF2SysregState), | ||
270 | + .instance_init = msf2_sysreg_init, | ||
271 | +}; | ||
272 | + | ||
273 | +static void msf2_sysreg_register_types(void) | ||
274 | +{ | ||
275 | + type_register_static(&msf2_sysreg_info); | ||
276 | +} | ||
277 | + | ||
278 | +type_init(msf2_sysreg_register_types) | ||
279 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
280 | index XXXXXXX..XXXXXXX 100644 | ||
281 | --- a/hw/misc/trace-events | ||
282 | +++ b/hw/misc/trace-events | ||
283 | @@ -XXX,XX +XXX,XX @@ mps2_scc_reset(void) "MPS2 SCC: reset" | ||
284 | mps2_scc_leds(char led7, char led6, char led5, char led4, char led3, char led2, char led1, char led0) "MPS2 SCC LEDs: %c%c%c%c%c%c%c%c" | ||
285 | mps2_scc_cfg_write(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config write: function %d device %d data 0x%" PRIx32 | ||
286 | mps2_scc_cfg_read(unsigned function, unsigned device, uint32_t value) "MPS2 SCC config read: function %d device %d data 0x%" PRIx32 | ||
287 | + | ||
288 | +# hw/misc/msf2-sysreg.c | ||
289 | +msf2_sysreg_write(uint64_t offset, uint32_t val, uint32_t prev) "msf2-sysreg write: addr 0x%08" HWADDR_PRIx " data 0x%" PRIx32 " prev 0x%" PRIx32 | ||
290 | +msf2_sysreg_read(uint64_t offset, uint32_t val) "msf2-sysreg read: addr 0x%08" HWADDR_PRIx " data 0x%08" PRIx32 | ||
291 | +msf2_sysreg_write_pll_status(void) "Invalid write to read only PLL status register" | ||
292 | -- | 54 | -- |
293 | 2.7.4 | 55 | 2.20.1 |
294 | 56 | ||
295 | 57 | diff view generated by jsdifflib |
1 | If AIRCR.BFHFNMINS is clear, then although NonSecure HardFault | 1 | Somewhere along theline we accidentally added a duplicate |
---|---|---|---|
2 | can still be pended via SHCSR.HARDFAULTPENDED it mustn't actually | 2 | "using D16-D31 when they don't exist" check to do_vfm_dp() |
3 | preempt execution. The simple way to achieve this is to clear the | 3 | (probably an artifact of a patchseries rebase). Remove it. |
4 | enable bit for it, since the enable bit isn't guest visible. | ||
5 | 4 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1505240046-11454-15-git-send-email-peter.maydell@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20200430181003.21682-2-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | hw/intc/armv7m_nvic.c | 12 ++++++++++-- | 10 | target/arm/translate-vfp.inc.c | 6 ------ |
11 | 1 file changed, 10 insertions(+), 2 deletions(-) | 11 | 1 file changed, 6 deletions(-) |
12 | 12 | ||
13 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/translate-vfp.inc.c |
16 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/translate-vfp.inc.c |
17 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 17 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) |
18 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 18 | return false; |
19 | R_V7M_AIRCR_BFHFNMINS_MASK | | ||
20 | R_V7M_AIRCR_PRIS_MASK); | ||
21 | - /* BFHFNMINS changes the priority of Secure HardFault */ | ||
22 | + /* BFHFNMINS changes the priority of Secure HardFault, and | ||
23 | + * allows a pending Non-secure HardFault to preempt (which | ||
24 | + * we implement by marking it enabled). | ||
25 | + */ | ||
26 | if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
27 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | ||
28 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
29 | } else { | ||
30 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
31 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | ||
32 | } | ||
33 | } | ||
34 | nvic_irq_update(s); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
36 | NVICState *s = NVIC(dev); | ||
37 | |||
38 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | ||
39 | - s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
40 | /* MEM, BUS, and USAGE are enabled through | ||
41 | * the System Handler Control register | ||
42 | */ | ||
43 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
44 | |||
45 | /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | ||
46 | s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
47 | + /* If AIRCR.BFHFNMINS is 0 then NS HF is (effectively) disabled */ | ||
48 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 0; | ||
49 | + } else { | ||
50 | + s->vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
51 | } | 19 | } |
52 | 20 | ||
53 | /* Strictly speaking the reset handler should be enabled. | 21 | - /* UNDEF accesses to D16-D31 if they don't exist. */ |
22 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
23 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
24 | - return false; | ||
25 | - } | ||
26 | - | ||
27 | if (!vfp_access_check(s)) { | ||
28 | return true; | ||
29 | } | ||
54 | -- | 30 | -- |
55 | 2.7.4 | 31 | 2.20.1 |
56 | 32 | ||
57 | 33 | diff view generated by jsdifflib |
1 | Handle banking of SHCSR: some register bits are banked between | 1 | We were accidentally permitting decode of Thumb Neon insns even if |
---|---|---|---|
2 | Secure and Non-Secure, and some are only accessible to Secure. | 2 | the CPU didn't have the FEATURE_NEON bit set, because the feature |
3 | check was being done before the call to disas_neon_data_insn() and | ||
4 | disas_neon_ls_insn() in the Arm decoder but was omitted from the | ||
5 | Thumb decoder. Push the feature bit check down into the called | ||
6 | functions so it is done for both Arm and Thumb encodings. | ||
3 | 7 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 1505240046-11454-19-git-send-email-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Message-id: 20200430181003.21682-3-peter.maydell@linaro.org | ||
7 | --- | 12 | --- |
8 | hw/intc/armv7m_nvic.c | 221 ++++++++++++++++++++++++++++++++++++++------------ | 13 | target/arm/translate.c | 16 ++++++++-------- |
9 | 1 file changed, 169 insertions(+), 52 deletions(-) | 14 | 1 file changed, 8 insertions(+), 8 deletions(-) |
10 | 15 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 16 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 18 | --- a/target/arm/translate.c |
14 | +++ b/hw/intc/armv7m_nvic.c | 19 | +++ b/target/arm/translate.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 20 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) |
16 | val = cpu->env.v7m.ccr[attrs.secure]; | 21 | TCGv_i32 tmp2; |
17 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | 22 | TCGv_i64 tmp64; |
18 | return val; | 23 | |
19 | - case 0xd24: /* System Handler Status. */ | 24 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
20 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | 25 | + return 1; |
21 | val = 0; | 26 | + } |
22 | - if (s->vectors[ARMV7M_EXCP_MEM].active) { | 27 | + |
23 | - val |= (1 << 0); | 28 | /* FIXME: this access check should not take precedence over UNDEF |
24 | - } | 29 | * for invalid encodings; we will generate incorrect syndrome information |
25 | - if (s->vectors[ARMV7M_EXCP_BUS].active) { | 30 | * for attempts to execute invalid vfp/neon encodings with FP disabled. |
26 | - val |= (1 << 1); | 31 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
27 | - } | 32 | TCGv_ptr ptr1, ptr2, ptr3; |
28 | - if (s->vectors[ARMV7M_EXCP_USAGE].active) { | 33 | TCGv_i64 tmp64; |
29 | - val |= (1 << 3); | 34 | |
30 | + if (attrs.secure) { | 35 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
31 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].active) { | 36 | + return 1; |
32 | + val |= (1 << 0); | 37 | + } |
33 | + } | 38 | + |
34 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].active) { | 39 | /* FIXME: this access check should not take precedence over UNDEF |
35 | + val |= (1 << 2); | 40 | * for invalid encodings; we will generate incorrect syndrome information |
36 | + } | 41 | * for attempts to execute invalid vfp/neon encodings with FP disabled. |
37 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].active) { | 42 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) |
38 | + val |= (1 << 3); | 43 | |
39 | + } | 44 | if (((insn >> 25) & 7) == 1) { |
40 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].active) { | 45 | /* NEON Data processing. */ |
41 | + val |= (1 << 7); | 46 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
42 | + } | 47 | - goto illegal_op; |
43 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].active) { | 48 | - } |
44 | + val |= (1 << 10); | 49 | - |
45 | + } | 50 | if (disas_neon_data_insn(s, insn)) { |
46 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].active) { | 51 | goto illegal_op; |
47 | + val |= (1 << 11); | 52 | } |
48 | + } | 53 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) |
49 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].pending) { | ||
50 | + val |= (1 << 12); | ||
51 | + } | ||
52 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].pending) { | ||
53 | + val |= (1 << 13); | ||
54 | + } | ||
55 | + if (s->sec_vectors[ARMV7M_EXCP_SVC].pending) { | ||
56 | + val |= (1 << 15); | ||
57 | + } | ||
58 | + if (s->sec_vectors[ARMV7M_EXCP_MEM].enabled) { | ||
59 | + val |= (1 << 16); | ||
60 | + } | ||
61 | + if (s->sec_vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
62 | + val |= (1 << 18); | ||
63 | + } | ||
64 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].pending) { | ||
65 | + val |= (1 << 21); | ||
66 | + } | ||
67 | + /* SecureFault is not banked but is always RAZ/WI to NS */ | ||
68 | + if (s->vectors[ARMV7M_EXCP_SECURE].active) { | ||
69 | + val |= (1 << 4); | ||
70 | + } | ||
71 | + if (s->vectors[ARMV7M_EXCP_SECURE].enabled) { | ||
72 | + val |= (1 << 19); | ||
73 | + } | ||
74 | + if (s->vectors[ARMV7M_EXCP_SECURE].pending) { | ||
75 | + val |= (1 << 20); | ||
76 | + } | ||
77 | + } else { | ||
78 | + if (s->vectors[ARMV7M_EXCP_MEM].active) { | ||
79 | + val |= (1 << 0); | ||
80 | + } | ||
81 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* HARDFAULTACT, HARDFAULTPENDED not present in v7M */ | ||
83 | + if (s->vectors[ARMV7M_EXCP_HARD].active) { | ||
84 | + val |= (1 << 2); | ||
85 | + } | ||
86 | + if (s->vectors[ARMV7M_EXCP_HARD].pending) { | ||
87 | + val |= (1 << 21); | ||
88 | + } | ||
89 | + } | ||
90 | + if (s->vectors[ARMV7M_EXCP_USAGE].active) { | ||
91 | + val |= (1 << 3); | ||
92 | + } | ||
93 | + if (s->vectors[ARMV7M_EXCP_SVC].active) { | ||
94 | + val |= (1 << 7); | ||
95 | + } | ||
96 | + if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
97 | + val |= (1 << 10); | ||
98 | + } | ||
99 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
100 | + val |= (1 << 11); | ||
101 | + } | ||
102 | + if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
103 | + val |= (1 << 12); | ||
104 | + } | ||
105 | + if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
106 | + val |= (1 << 13); | ||
107 | + } | ||
108 | + if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
109 | + val |= (1 << 15); | ||
110 | + } | ||
111 | + if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
112 | + val |= (1 << 16); | ||
113 | + } | ||
114 | + if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
115 | + val |= (1 << 18); | ||
116 | + } | ||
117 | } | 54 | } |
118 | - if (s->vectors[ARMV7M_EXCP_SVC].active) { | 55 | if ((insn & 0x0f100000) == 0x04000000) { |
119 | - val |= (1 << 7); | 56 | /* NEON load/store. */ |
120 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | 57 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
121 | + if (s->vectors[ARMV7M_EXCP_BUS].active) { | 58 | - goto illegal_op; |
122 | + val |= (1 << 1); | 59 | - } |
123 | + } | 60 | - |
124 | + if (s->vectors[ARMV7M_EXCP_BUS].pending) { | 61 | if (disas_neon_ls_insn(s, insn)) { |
125 | + val |= (1 << 14); | 62 | goto illegal_op; |
126 | + } | 63 | } |
127 | + if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | ||
128 | + val |= (1 << 17); | ||
129 | + } | ||
130 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8) && | ||
131 | + s->vectors[ARMV7M_EXCP_NMI].active) { | ||
132 | + /* NMIACT is not present in v7M */ | ||
133 | + val |= (1 << 5); | ||
134 | + } | ||
135 | } | ||
136 | + | ||
137 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
138 | if (s->vectors[ARMV7M_EXCP_DEBUG].active) { | ||
139 | val |= (1 << 8); | ||
140 | } | ||
141 | - if (s->vectors[ARMV7M_EXCP_PENDSV].active) { | ||
142 | - val |= (1 << 10); | ||
143 | - } | ||
144 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].active) { | ||
145 | - val |= (1 << 11); | ||
146 | - } | ||
147 | - if (s->vectors[ARMV7M_EXCP_USAGE].pending) { | ||
148 | - val |= (1 << 12); | ||
149 | - } | ||
150 | - if (s->vectors[ARMV7M_EXCP_MEM].pending) { | ||
151 | - val |= (1 << 13); | ||
152 | - } | ||
153 | - if (s->vectors[ARMV7M_EXCP_BUS].pending) { | ||
154 | - val |= (1 << 14); | ||
155 | - } | ||
156 | - if (s->vectors[ARMV7M_EXCP_SVC].pending) { | ||
157 | - val |= (1 << 15); | ||
158 | - } | ||
159 | - if (s->vectors[ARMV7M_EXCP_MEM].enabled) { | ||
160 | - val |= (1 << 16); | ||
161 | - } | ||
162 | - if (s->vectors[ARMV7M_EXCP_BUS].enabled) { | ||
163 | - val |= (1 << 17); | ||
164 | - } | ||
165 | - if (s->vectors[ARMV7M_EXCP_USAGE].enabled) { | ||
166 | - val |= (1 << 18); | ||
167 | - } | ||
168 | return val; | ||
169 | case 0xd28: /* Configurable Fault Status. */ | ||
170 | /* The BFSR bits [15:8] are shared between security states | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
172 | |||
173 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
174 | break; | ||
175 | - case 0xd24: /* System Handler Control. */ | ||
176 | - s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
177 | - s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
178 | - s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
179 | - s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
180 | + case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
181 | + if (attrs.secure) { | ||
182 | + s->sec_vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
183 | + /* Secure HardFault active bit cannot be written */ | ||
184 | + s->sec_vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
185 | + s->sec_vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
186 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].active = | ||
187 | + (value & (1 << 10)) != 0; | ||
188 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].active = | ||
189 | + (value & (1 << 11)) != 0; | ||
190 | + s->sec_vectors[ARMV7M_EXCP_USAGE].pending = | ||
191 | + (value & (1 << 12)) != 0; | ||
192 | + s->sec_vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
193 | + s->sec_vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
194 | + s->sec_vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
195 | + s->sec_vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
196 | + s->sec_vectors[ARMV7M_EXCP_USAGE].enabled = | ||
197 | + (value & (1 << 18)) != 0; | ||
198 | + /* SecureFault not banked, but RAZ/WI to NS */ | ||
199 | + s->vectors[ARMV7M_EXCP_SECURE].active = (value & (1 << 4)) != 0; | ||
200 | + s->vectors[ARMV7M_EXCP_SECURE].enabled = (value & (1 << 19)) != 0; | ||
201 | + s->vectors[ARMV7M_EXCP_SECURE].pending = (value & (1 << 20)) != 0; | ||
202 | + } else { | ||
203 | + s->vectors[ARMV7M_EXCP_MEM].active = (value & (1 << 0)) != 0; | ||
204 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
205 | + /* HARDFAULTPENDED is not present in v7M */ | ||
206 | + s->vectors[ARMV7M_EXCP_HARD].pending = (value & (1 << 21)) != 0; | ||
207 | + } | ||
208 | + s->vectors[ARMV7M_EXCP_USAGE].active = (value & (1 << 3)) != 0; | ||
209 | + s->vectors[ARMV7M_EXCP_SVC].active = (value & (1 << 7)) != 0; | ||
210 | + s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
211 | + s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
212 | + s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
213 | + s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
214 | + s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
215 | + s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
216 | + s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
217 | + } | ||
218 | + if (attrs.secure || (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
219 | + s->vectors[ARMV7M_EXCP_BUS].active = (value & (1 << 1)) != 0; | ||
220 | + s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
221 | + s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
222 | + } | ||
223 | + /* NMIACT can only be written if the write is of a zero, with | ||
224 | + * BFHFNMINS 1, and by the CPU in secure state via the NS alias. | ||
225 | + */ | ||
226 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
227 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
228 | + (value & (1 << 5)) == 0) { | ||
229 | + s->vectors[ARMV7M_EXCP_NMI].active = 0; | ||
230 | + } | ||
231 | + /* HARDFAULTACT can only be written if the write is of a zero | ||
232 | + * to the non-secure HardFault state by the CPU in secure state. | ||
233 | + * The only case where we can be targeting the non-secure HF state | ||
234 | + * when in secure state is if this is a write via the NS alias | ||
235 | + * and BFHFNMINS is 1. | ||
236 | + */ | ||
237 | + if (!attrs.secure && cpu->env.v7m.secure && | ||
238 | + (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
239 | + (value & (1 << 2)) == 0) { | ||
240 | + s->vectors[ARMV7M_EXCP_HARD].active = 0; | ||
241 | + } | ||
242 | + | ||
243 | + /* TODO: this is RAZ/WI from NS if DEMCR.SDME is set */ | ||
244 | s->vectors[ARMV7M_EXCP_DEBUG].active = (value & (1 << 8)) != 0; | ||
245 | - s->vectors[ARMV7M_EXCP_PENDSV].active = (value & (1 << 10)) != 0; | ||
246 | - s->vectors[ARMV7M_EXCP_SYSTICK].active = (value & (1 << 11)) != 0; | ||
247 | - s->vectors[ARMV7M_EXCP_USAGE].pending = (value & (1 << 12)) != 0; | ||
248 | - s->vectors[ARMV7M_EXCP_MEM].pending = (value & (1 << 13)) != 0; | ||
249 | - s->vectors[ARMV7M_EXCP_BUS].pending = (value & (1 << 14)) != 0; | ||
250 | - s->vectors[ARMV7M_EXCP_SVC].pending = (value & (1 << 15)) != 0; | ||
251 | - s->vectors[ARMV7M_EXCP_MEM].enabled = (value & (1 << 16)) != 0; | ||
252 | - s->vectors[ARMV7M_EXCP_BUS].enabled = (value & (1 << 17)) != 0; | ||
253 | - s->vectors[ARMV7M_EXCP_USAGE].enabled = (value & (1 << 18)) != 0; | ||
254 | nvic_irq_update(s); | ||
255 | break; | ||
256 | case 0xd28: /* Configurable Fault Status. */ | ||
257 | -- | 64 | -- |
258 | 2.7.4 | 65 | 2.20.1 |
259 | 66 | ||
260 | 67 | diff view generated by jsdifflib |
1 | For v8M, the NVIC has a new set of registers per interrupt, | 1 | Add the infrastructure for building and invoking a decodetree decoder |
---|---|---|---|
2 | NVIC_ITNS<n>. These determine whether the interrupt targets Secure | 2 | for the AArch32 Neon encodings. At the moment the new decoder covers |
3 | or Non-secure state. Implement the register read/write code for | 3 | nothing, so we always fall back to the existing hand-written decode. |
4 | these, and make them cause NVIC_IABR, NVIC_ICER, NVIC_ISER, | 4 | |
5 | NVIC_ICPR, NVIC_IPR and NVIC_ISPR to RAZ/WI for non-secure | 5 | We follow the same pattern we did for the VFP decodetree conversion |
6 | accesses to fields corresponding to interrupts which are | 6 | (commit 78e138bc1f672c145ef6ace74617d and following): code that deals |
7 | configured to target secure state. | 7 | with Neon will be moving gradually out to translate-neon.vfp.inc, |
8 | which we #include into translate.c. | ||
9 | |||
10 | In order to share the decode files between A32 and T32, we | ||
11 | split Neon into 3 parts: | ||
12 | * data-processing | ||
13 | * load-store | ||
14 | * 'shared' encodings | ||
15 | |||
16 | The first two groups of instructions have similar but not identical | ||
17 | A32 and T32 encodings, so we need to manually transform the T32 | ||
18 | encoding into the A32 one before calling the decoder; the third group | ||
19 | covers the Neon instructions which are identical in A32 and T32. | ||
8 | 20 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1505240046-11454-8-git-send-email-peter.maydell@linaro.org | 23 | Message-id: 20200430181003.21682-4-peter.maydell@linaro.org |
12 | --- | 24 | --- |
13 | include/hw/intc/armv7m_nvic.h | 3 ++ | 25 | target/arm/neon-dp.decode | 29 ++++++++++++++++++++++++++ |
14 | hw/intc/armv7m_nvic.c | 74 +++++++++++++++++++++++++++++++++++++++---- | 26 | target/arm/neon-ls.decode | 29 ++++++++++++++++++++++++++ |
15 | 2 files changed, 70 insertions(+), 7 deletions(-) | 27 | target/arm/neon-shared.decode | 27 +++++++++++++++++++++++++ |
16 | 28 | target/arm/translate-neon.inc.c | 32 +++++++++++++++++++++++++++++ | |
17 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 29 | target/arm/translate.c | 36 +++++++++++++++++++++++++++++++-- |
30 | target/arm/Makefile.objs | 18 +++++++++++++++++ | ||
31 | 6 files changed, 169 insertions(+), 2 deletions(-) | ||
32 | create mode 100644 target/arm/neon-dp.decode | ||
33 | create mode 100644 target/arm/neon-ls.decode | ||
34 | create mode 100644 target/arm/neon-shared.decode | ||
35 | create mode 100644 target/arm/translate-neon.inc.c | ||
36 | |||
37 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/target/arm/neon-dp.decode | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +# AArch32 Neon data-processing instruction descriptions | ||
44 | +# | ||
45 | +# Copyright (c) 2020 Linaro, Ltd | ||
46 | +# | ||
47 | +# This library is free software; you can redistribute it and/or | ||
48 | +# modify it under the terms of the GNU Lesser General Public | ||
49 | +# License as published by the Free Software Foundation; either | ||
50 | +# version 2 of the License, or (at your option) any later version. | ||
51 | +# | ||
52 | +# This library is distributed in the hope that it will be useful, | ||
53 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
54 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
55 | +# Lesser General Public License for more details. | ||
56 | +# | ||
57 | +# You should have received a copy of the GNU Lesser General Public | ||
58 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
59 | + | ||
60 | +# | ||
61 | +# This file is processed by scripts/decodetree.py | ||
62 | +# | ||
63 | + | ||
64 | +# Encodings for Neon data processing instructions where the T32 encoding | ||
65 | +# is a simple transformation of the A32 encoding. | ||
66 | +# More specifically, this file covers instructions where the A32 encoding is | ||
67 | +# 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
68 | +# and the T32 encoding is | ||
69 | +# 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
70 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
71 | +# transform the insn into the A32 version first. | ||
72 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
73 | new file mode 100644 | ||
74 | index XXXXXXX..XXXXXXX | ||
75 | --- /dev/null | ||
76 | +++ b/target/arm/neon-ls.decode | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | +# AArch32 Neon load/store instruction descriptions | ||
79 | +# | ||
80 | +# Copyright (c) 2020 Linaro, Ltd | ||
81 | +# | ||
82 | +# This library is free software; you can redistribute it and/or | ||
83 | +# modify it under the terms of the GNU Lesser General Public | ||
84 | +# License as published by the Free Software Foundation; either | ||
85 | +# version 2 of the License, or (at your option) any later version. | ||
86 | +# | ||
87 | +# This library is distributed in the hope that it will be useful, | ||
88 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
89 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
90 | +# Lesser General Public License for more details. | ||
91 | +# | ||
92 | +# You should have received a copy of the GNU Lesser General Public | ||
93 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
94 | + | ||
95 | +# | ||
96 | +# This file is processed by scripts/decodetree.py | ||
97 | +# | ||
98 | + | ||
99 | +# Encodings for Neon load/store instructions where the T32 encoding | ||
100 | +# is a simple transformation of the A32 encoding. | ||
101 | +# More specifically, this file covers instructions where the A32 encoding is | ||
102 | +# 0b1111_0100_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
103 | +# and the T32 encoding is | ||
104 | +# 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
105 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
106 | +# transform the insn into the A32 version first. | ||
107 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
108 | new file mode 100644 | ||
109 | index XXXXXXX..XXXXXXX | ||
110 | --- /dev/null | ||
111 | +++ b/target/arm/neon-shared.decode | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | +# AArch32 Neon instruction descriptions | ||
114 | +# | ||
115 | +# Copyright (c) 2020 Linaro, Ltd | ||
116 | +# | ||
117 | +# This library is free software; you can redistribute it and/or | ||
118 | +# modify it under the terms of the GNU Lesser General Public | ||
119 | +# License as published by the Free Software Foundation; either | ||
120 | +# version 2 of the License, or (at your option) any later version. | ||
121 | +# | ||
122 | +# This library is distributed in the hope that it will be useful, | ||
123 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
124 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
125 | +# Lesser General Public License for more details. | ||
126 | +# | ||
127 | +# You should have received a copy of the GNU Lesser General Public | ||
128 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
129 | + | ||
130 | +# | ||
131 | +# This file is processed by scripts/decodetree.py | ||
132 | +# | ||
133 | + | ||
134 | +# Encodings for Neon instructions whose encoding is the same for | ||
135 | +# both A32 and T32. | ||
136 | + | ||
137 | +# More specifically, this covers: | ||
138 | +# 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
139 | +# 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
140 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
141 | new file mode 100644 | ||
142 | index XXXXXXX..XXXXXXX | ||
143 | --- /dev/null | ||
144 | +++ b/target/arm/translate-neon.inc.c | ||
145 | @@ -XXX,XX +XXX,XX @@ | ||
146 | +/* | ||
147 | + * ARM translation: AArch32 Neon instructions | ||
148 | + * | ||
149 | + * Copyright (c) 2003 Fabrice Bellard | ||
150 | + * Copyright (c) 2005-2007 CodeSourcery | ||
151 | + * Copyright (c) 2007 OpenedHand, Ltd. | ||
152 | + * Copyright (c) 2020 Linaro, Ltd. | ||
153 | + * | ||
154 | + * This library is free software; you can redistribute it and/or | ||
155 | + * modify it under the terms of the GNU Lesser General Public | ||
156 | + * License as published by the Free Software Foundation; either | ||
157 | + * version 2 of the License, or (at your option) any later version. | ||
158 | + * | ||
159 | + * This library is distributed in the hope that it will be useful, | ||
160 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
161 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
162 | + * Lesser General Public License for more details. | ||
163 | + * | ||
164 | + * You should have received a copy of the GNU Lesser General Public | ||
165 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
166 | + */ | ||
167 | + | ||
168 | +/* | ||
169 | + * This file is intended to be included from translate.c; it uses | ||
170 | + * some macros and definitions provided by that file. | ||
171 | + * It might be possible to convert it to a standalone .c file eventually. | ||
172 | + */ | ||
173 | + | ||
174 | +/* Include the generated Neon decoder */ | ||
175 | +#include "decode-neon-dp.inc.c" | ||
176 | +#include "decode-neon-ls.inc.c" | ||
177 | +#include "decode-neon-shared.inc.c" | ||
178 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 179 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/intc/armv7m_nvic.h | 180 | --- a/target/arm/translate.c |
20 | +++ b/include/hw/intc/armv7m_nvic.h | 181 | +++ b/target/arm/translate.c |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 182 | @@ -XXX,XX +XXX,XX @@ static TCGv_ptr vfp_reg_ptr(bool dp, int reg) |
22 | /* The PRIGROUP field in AIRCR is banked */ | 183 | |
23 | uint32_t prigroup[M_REG_NUM_BANKS]; | 184 | #define ARM_CP_RW_BIT (1 << 20) |
24 | 185 | ||
25 | + /* v8M NVIC_ITNS state (stored as a bool per bit) */ | 186 | -/* Include the VFP decoder */ |
26 | + bool itns[NVIC_MAX_VECTORS]; | 187 | +/* Include the VFP and Neon decoders */ |
27 | + | 188 | #include "translate-vfp.inc.c" |
28 | /* The following fields are all cached state that can be recalculated | 189 | +#include "translate-neon.inc.c" |
29 | * from the vectors[] and sec_vectors[] arrays and the prigroup field: | 190 | |
30 | * - vectpending | 191 | static inline void iwmmxt_load_reg(TCGv_i64 var, int reg) |
31 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 192 | { |
32 | index XXXXXXX..XXXXXXX 100644 | 193 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) |
33 | --- a/hw/intc/armv7m_nvic.c | 194 | /* Unconditional instructions. */ |
34 | +++ b/hw/intc/armv7m_nvic.c | 195 | /* TODO: Perhaps merge these into one decodetree output file. */ |
35 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 196 | if (disas_a32_uncond(s, insn) || |
36 | switch (offset) { | 197 | - disas_vfp_uncond(s, insn)) { |
37 | case 4: /* Interrupt Control Type. */ | 198 | + disas_vfp_uncond(s, insn) || |
38 | return ((s->num_irq - NVIC_FIRST_IRQ) / 32) - 1; | 199 | + disas_neon_dp(s, insn) || |
39 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | 200 | + disas_neon_ls(s, insn) || |
40 | + { | 201 | + disas_neon_shared(s, insn)) { |
41 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | 202 | return; |
42 | + int i; | ||
43 | + | ||
44 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
45 | + goto bad_offset; | ||
46 | + } | ||
47 | + if (!attrs.secure) { | ||
48 | + return 0; | ||
49 | + } | ||
50 | + val = 0; | ||
51 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | ||
52 | + if (s->itns[startvec + i]) { | ||
53 | + val |= (1 << i); | ||
54 | + } | ||
55 | + } | ||
56 | + return val; | ||
57 | + } | ||
58 | case 0xd00: /* CPUID Base. */ | ||
59 | return cpu->midr; | ||
60 | case 0xd04: /* Interrupt Control State. */ | ||
61 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
62 | ARMCPU *cpu = s->cpu; | ||
63 | |||
64 | switch (offset) { | ||
65 | + case 0x380 ... 0x3bf: /* NVIC_ITNS<n> */ | ||
66 | + { | ||
67 | + int startvec = 32 * (offset - 0x380) + NVIC_FIRST_IRQ; | ||
68 | + int i; | ||
69 | + | ||
70 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
71 | + goto bad_offset; | ||
72 | + } | ||
73 | + if (!attrs.secure) { | ||
74 | + break; | ||
75 | + } | ||
76 | + for (i = 0; i < 32 && startvec + i < s->num_irq; i++) { | ||
77 | + s->itns[startvec + i] = (value >> i) & 1; | ||
78 | + } | ||
79 | + nvic_irq_update(s); | ||
80 | + break; | ||
81 | + } | ||
82 | case 0xd04: /* Interrupt Control State. */ | ||
83 | if (value & (1 << 31)) { | ||
84 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
85 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
86 | startvec = offset - 0x180 + NVIC_FIRST_IRQ; /* vector # */ | ||
87 | |||
88 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
89 | - if (s->vectors[startvec + i].enabled) { | ||
90 | + if (s->vectors[startvec + i].enabled && | ||
91 | + (attrs.secure || s->itns[startvec + i])) { | ||
92 | val |= (1 << i); | ||
93 | } | ||
94 | } | 203 | } |
95 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 204 | /* fall back to legacy decoder */ |
96 | val = 0; | 205 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
97 | startvec = offset - 0x280 + NVIC_FIRST_IRQ; /* vector # */ | 206 | ARCH(6T2); |
98 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
99 | - if (s->vectors[startvec + i].pending) { | ||
100 | + if (s->vectors[startvec + i].pending && | ||
101 | + (attrs.secure || s->itns[startvec + i])) { | ||
102 | val |= (1 << i); | ||
103 | } | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
106 | startvec = offset - 0x300 + NVIC_FIRST_IRQ; /* vector # */ | ||
107 | |||
108 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
109 | - if (s->vectors[startvec + i].active) { | ||
110 | + if (s->vectors[startvec + i].active && | ||
111 | + (attrs.secure || s->itns[startvec + i])) { | ||
112 | val |= (1 << i); | ||
113 | } | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | ||
116 | startvec = offset - 0x400 + NVIC_FIRST_IRQ; /* vector # */ | ||
117 | |||
118 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
119 | - val |= s->vectors[startvec + i].prio << (8 * i); | ||
120 | + if (attrs.secure || s->itns[startvec + i]) { | ||
121 | + val |= s->vectors[startvec + i].prio << (8 * i); | ||
122 | + } | ||
123 | } | ||
124 | break; | ||
125 | case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
126 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
127 | startvec = 8 * (offset - 0x180) + NVIC_FIRST_IRQ; | ||
128 | |||
129 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
130 | - if (value & (1 << i)) { | ||
131 | + if (value & (1 << i) && | ||
132 | + (attrs.secure || s->itns[startvec + i])) { | ||
133 | s->vectors[startvec + i].enabled = setval; | ||
134 | } | ||
135 | } | ||
136 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
137 | startvec = 8 * (offset - 0x280) + NVIC_FIRST_IRQ; /* vector # */ | ||
138 | |||
139 | for (i = 0, end = size * 8; i < end && startvec + i < s->num_irq; i++) { | ||
140 | - if (value & (1 << i)) { | ||
141 | + if (value & (1 << i) && | ||
142 | + (attrs.secure || s->itns[startvec + i])) { | ||
143 | s->vectors[startvec + i].pending = setval; | ||
144 | } | ||
145 | } | ||
146 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
147 | startvec = 8 * (offset - 0x400) + NVIC_FIRST_IRQ; /* vector # */ | ||
148 | |||
149 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
150 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
151 | + if (attrs.secure || s->itns[startvec + i]) { | ||
152 | + set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
153 | + } | ||
154 | } | ||
155 | nvic_irq_update(s); | ||
156 | return MEMTX_OK; | ||
157 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic_security = { | ||
158 | VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
159 | vmstate_VecInfo, VecInfo), | ||
160 | VMSTATE_UINT32(prigroup[M_REG_S], NVICState), | ||
161 | + VMSTATE_BOOL_ARRAY(itns, NVICState, NVIC_MAX_VECTORS), | ||
162 | VMSTATE_END_OF_LIST() | ||
163 | } | 207 | } |
164 | }; | 208 | |
165 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 209 | + if ((insn & 0xef000000) == 0xef000000) { |
166 | s->vectpending = 0; | 210 | + /* |
167 | s->vectpending_is_s_banked = false; | 211 | + * T32 encodings 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq |
168 | s->vectpending_prio = NVIC_NOEXC_PRIO; | 212 | + * transform into |
169 | + | 213 | + * A32 encodings 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq |
170 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
171 | + memset(s->itns, 0, sizeof(s->itns)); | ||
172 | + } else { | ||
173 | + /* This state is constant and not guest accessible in a non-security | ||
174 | + * NVIC; we set the bits to true to avoid having to do a feature | ||
175 | + * bit check in the NVIC enable/pend/etc register accessors. | ||
176 | + */ | 214 | + */ |
177 | + int i; | 215 | + uint32_t a32_insn = (insn & 0xe2ffffff) | |
178 | + | 216 | + ((insn & (1 << 28)) >> 4) | (1 << 28); |
179 | + for (i = NVIC_FIRST_IRQ; i < ARRAY_SIZE(s->itns); i++) { | 217 | + |
180 | + s->itns[i] = true; | 218 | + if (disas_neon_dp(s, a32_insn)) { |
219 | + return; | ||
181 | + } | 220 | + } |
182 | + } | 221 | + } |
183 | } | 222 | + |
184 | 223 | + if ((insn & 0xff100000) == 0xf9000000) { | |
185 | static void nvic_systick_trigger(void *opaque, int n, int level) | 224 | + /* |
225 | + * T32 encodings 0b1111_1001_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
226 | + * transform into | ||
227 | + * A32 encodings 0b1111_0100_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq | ||
228 | + */ | ||
229 | + uint32_t a32_insn = (insn & 0x00ffffff) | 0xf4000000; | ||
230 | + | ||
231 | + if (disas_neon_ls(s, a32_insn)) { | ||
232 | + return; | ||
233 | + } | ||
234 | + } | ||
235 | + | ||
236 | /* | ||
237 | * TODO: Perhaps merge these into one decodetree output file. | ||
238 | * Note disas_vfp is written for a32 with cond field in the | ||
239 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
240 | */ | ||
241 | if (disas_t32(s, insn) || | ||
242 | disas_vfp_uncond(s, insn) || | ||
243 | + disas_neon_shared(s, insn) || | ||
244 | ((insn >> 28) == 0xe && disas_vfp(s, insn))) { | ||
245 | return; | ||
246 | } | ||
247 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | ||
248 | index XXXXXXX..XXXXXXX 100644 | ||
249 | --- a/target/arm/Makefile.objs | ||
250 | +++ b/target/arm/Makefile.objs | ||
251 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-sve.inc.c: $(SRC_PATH)/target/arm/sve.decode $(DECODETREE) | ||
252 | $(PYTHON) $(DECODETREE) --decode disas_sve -o $@ $<,\ | ||
253 | "GEN", $(TARGET_DIR)$@) | ||
254 | |||
255 | +target/arm/decode-neon-shared.inc.c: $(SRC_PATH)/target/arm/neon-shared.decode $(DECODETREE) | ||
256 | + $(call quiet-command,\ | ||
257 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_shared -o $@ $<,\ | ||
258 | + "GEN", $(TARGET_DIR)$@) | ||
259 | + | ||
260 | +target/arm/decode-neon-dp.inc.c: $(SRC_PATH)/target/arm/neon-dp.decode $(DECODETREE) | ||
261 | + $(call quiet-command,\ | ||
262 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_dp -o $@ $<,\ | ||
263 | + "GEN", $(TARGET_DIR)$@) | ||
264 | + | ||
265 | +target/arm/decode-neon-ls.inc.c: $(SRC_PATH)/target/arm/neon-ls.decode $(DECODETREE) | ||
266 | + $(call quiet-command,\ | ||
267 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_ls -o $@ $<,\ | ||
268 | + "GEN", $(TARGET_DIR)$@) | ||
269 | + | ||
270 | target/arm/decode-vfp.inc.c: $(SRC_PATH)/target/arm/vfp.decode $(DECODETREE) | ||
271 | $(call quiet-command,\ | ||
272 | $(PYTHON) $(DECODETREE) --static-decode disas_vfp -o $@ $<,\ | ||
273 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-t16.inc.c: $(SRC_PATH)/target/arm/t16.decode $(DECODETREE) | ||
274 | "GEN", $(TARGET_DIR)$@) | ||
275 | |||
276 | target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
277 | +target/arm/translate.o: target/arm/decode-neon-shared.inc.c | ||
278 | +target/arm/translate.o: target/arm/decode-neon-dp.inc.c | ||
279 | +target/arm/translate.o: target/arm/decode-neon-ls.inc.c | ||
280 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
281 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
282 | target/arm/translate.o: target/arm/decode-a32.inc.c | ||
186 | -- | 283 | -- |
187 | 2.7.4 | 284 | 2.20.1 |
188 | 285 | ||
189 | 286 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | Convert the VCMLA (vector) insns in the 3same extension group to |
---|---|---|---|
2 | decodetree. | ||
2 | 3 | ||
3 | Modelled Microsemi's Smartfusion2 SPI controller. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-5-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-shared.decode | 11 ++++++++++ | ||
9 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 11 +--------- | ||
11 | 3 files changed, 49 insertions(+), 10 deletions(-) | ||
4 | 12 | ||
5 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20170920201737.25723-4-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/ssi/Makefile.objs | 1 + | ||
12 | include/hw/ssi/mss-spi.h | 58 +++++++ | ||
13 | hw/ssi/mss-spi.c | 404 +++++++++++++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 463 insertions(+) | ||
15 | create mode 100644 include/hw/ssi/mss-spi.h | ||
16 | create mode 100644 hw/ssi/mss-spi.c | ||
17 | |||
18 | diff --git a/hw/ssi/Makefile.objs b/hw/ssi/Makefile.objs | ||
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/ssi/Makefile.objs | 15 | --- a/target/arm/neon-shared.decode |
21 | +++ b/hw/ssi/Makefile.objs | 16 | +++ b/target/arm/neon-shared.decode |
22 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XILINX_SPI) += xilinx_spi.o | ||
23 | common-obj-$(CONFIG_XILINX_SPIPS) += xilinx_spips.o | ||
24 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_smc.o | ||
25 | common-obj-$(CONFIG_STM32F2XX_SPI) += stm32f2xx_spi.o | ||
26 | +common-obj-$(CONFIG_MSF2) += mss-spi.o | ||
27 | |||
28 | obj-$(CONFIG_OMAP) += omap_spi.o | ||
29 | obj-$(CONFIG_IMX) += imx_spi.o | ||
30 | diff --git a/include/hw/ssi/mss-spi.h b/include/hw/ssi/mss-spi.h | ||
31 | new file mode 100644 | ||
32 | index XXXXXXX..XXXXXXX | ||
33 | --- /dev/null | ||
34 | +++ b/include/hw/ssi/mss-spi.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
36 | +/* | 18 | # More specifically, this covers: |
37 | + * Microsemi SmartFusion2 SPI | 19 | # 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx |
38 | + * | 20 | # 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx |
39 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
40 | + * | ||
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
42 | + * of this software and associated documentation files (the "Software"), to deal | ||
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | ||
59 | + | 21 | + |
60 | +#ifndef HW_MSS_SPI_H | 22 | +# VFP/Neon register fields; same as vfp.decode |
61 | +#define HW_MSS_SPI_H | 23 | +%vm_dp 5:1 0:4 |
24 | +%vm_sp 0:4 5:1 | ||
25 | +%vn_dp 7:1 16:4 | ||
26 | +%vn_sp 16:4 7:1 | ||
27 | +%vd_dp 22:1 12:4 | ||
28 | +%vd_sp 12:4 22:1 | ||
62 | + | 29 | + |
63 | +#include "hw/sysbus.h" | 30 | +VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ |
64 | +#include "hw/ssi/ssi.h" | 31 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp |
65 | +#include "qemu/fifo32.h" | 32 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-neon.inc.c | ||
35 | +++ b/target/arm/translate-neon.inc.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #include "decode-neon-dp.inc.c" | ||
38 | #include "decode-neon-ls.inc.c" | ||
39 | #include "decode-neon-shared.inc.c" | ||
66 | + | 40 | + |
67 | +#define TYPE_MSS_SPI "mss-spi" | 41 | +static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) |
68 | +#define MSS_SPI(obj) OBJECT_CHECK(MSSSpiState, (obj), TYPE_MSS_SPI) | 42 | +{ |
43 | + int opr_sz; | ||
44 | + TCGv_ptr fpst; | ||
45 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
69 | + | 46 | + |
70 | +#define R_SPI_MAX 16 | 47 | + if (!dc_isar_feature(aa32_vcma, s) |
71 | + | 48 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { |
72 | +typedef struct MSSSpiState { | 49 | + return false; |
73 | + SysBusDevice parent_obj; | ||
74 | + | ||
75 | + MemoryRegion mmio; | ||
76 | + | ||
77 | + qemu_irq irq; | ||
78 | + | ||
79 | + qemu_irq cs_line; | ||
80 | + | ||
81 | + SSIBus *spi; | ||
82 | + | ||
83 | + Fifo32 rx_fifo; | ||
84 | + Fifo32 tx_fifo; | ||
85 | + | ||
86 | + int fifo_depth; | ||
87 | + uint32_t frame_count; | ||
88 | + bool enabled; | ||
89 | + | ||
90 | + uint32_t regs[R_SPI_MAX]; | ||
91 | +} MSSSpiState; | ||
92 | + | ||
93 | +#endif /* HW_MSS_SPI_H */ | ||
94 | diff --git a/hw/ssi/mss-spi.c b/hw/ssi/mss-spi.c | ||
95 | new file mode 100644 | ||
96 | index XXXXXXX..XXXXXXX | ||
97 | --- /dev/null | ||
98 | +++ b/hw/ssi/mss-spi.c | ||
99 | @@ -XXX,XX +XXX,XX @@ | ||
100 | +/* | ||
101 | + * Block model of SPI controller present in | ||
102 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | ||
103 | + * | ||
104 | + * Copyright (C) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
105 | + * | ||
106 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
107 | + * of this software and associated documentation files (the "Software"), to deal | ||
108 | + * in the Software without restriction, including without limitation the rights | ||
109 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
110 | + * copies of the Software, and to permit persons to whom the Software is | ||
111 | + * furnished to do so, subject to the following conditions: | ||
112 | + * | ||
113 | + * The above copyright notice and this permission notice shall be included in | ||
114 | + * all copies or substantial portions of the Software. | ||
115 | + * | ||
116 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
117 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
118 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
119 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
120 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
121 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
122 | + * THE SOFTWARE. | ||
123 | + */ | ||
124 | + | ||
125 | +#include "qemu/osdep.h" | ||
126 | +#include "hw/ssi/mss-spi.h" | ||
127 | +#include "qemu/log.h" | ||
128 | + | ||
129 | +#ifndef MSS_SPI_ERR_DEBUG | ||
130 | +#define MSS_SPI_ERR_DEBUG 0 | ||
131 | +#endif | ||
132 | + | ||
133 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | ||
134 | + if (MSS_SPI_ERR_DEBUG >= lvl) { \ | ||
135 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | ||
136 | + } \ | ||
137 | +} while (0); | ||
138 | + | ||
139 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | ||
140 | + | ||
141 | +#define FIFO_CAPACITY 32 | ||
142 | + | ||
143 | +#define R_SPI_CONTROL 0 | ||
144 | +#define R_SPI_DFSIZE 1 | ||
145 | +#define R_SPI_STATUS 2 | ||
146 | +#define R_SPI_INTCLR 3 | ||
147 | +#define R_SPI_RX 4 | ||
148 | +#define R_SPI_TX 5 | ||
149 | +#define R_SPI_CLKGEN 6 | ||
150 | +#define R_SPI_SS 7 | ||
151 | +#define R_SPI_MIS 8 | ||
152 | +#define R_SPI_RIS 9 | ||
153 | + | ||
154 | +#define S_TXDONE (1 << 0) | ||
155 | +#define S_RXRDY (1 << 1) | ||
156 | +#define S_RXCHOVRF (1 << 2) | ||
157 | +#define S_RXFIFOFUL (1 << 4) | ||
158 | +#define S_RXFIFOFULNXT (1 << 5) | ||
159 | +#define S_RXFIFOEMP (1 << 6) | ||
160 | +#define S_RXFIFOEMPNXT (1 << 7) | ||
161 | +#define S_TXFIFOFUL (1 << 8) | ||
162 | +#define S_TXFIFOFULNXT (1 << 9) | ||
163 | +#define S_TXFIFOEMP (1 << 10) | ||
164 | +#define S_TXFIFOEMPNXT (1 << 11) | ||
165 | +#define S_FRAMESTART (1 << 12) | ||
166 | +#define S_SSEL (1 << 13) | ||
167 | +#define S_ACTIVE (1 << 14) | ||
168 | + | ||
169 | +#define C_ENABLE (1 << 0) | ||
170 | +#define C_MODE (1 << 1) | ||
171 | +#define C_INTRXDATA (1 << 4) | ||
172 | +#define C_INTTXDATA (1 << 5) | ||
173 | +#define C_INTRXOVRFLO (1 << 6) | ||
174 | +#define C_SPS (1 << 26) | ||
175 | +#define C_BIGFIFO (1 << 29) | ||
176 | +#define C_RESET (1 << 31) | ||
177 | + | ||
178 | +#define FRAMESZ_MASK 0x1F | ||
179 | +#define FMCOUNT_MASK 0x00FFFF00 | ||
180 | +#define FMCOUNT_SHIFT 8 | ||
181 | + | ||
182 | +static void txfifo_reset(MSSSpiState *s) | ||
183 | +{ | ||
184 | + fifo32_reset(&s->tx_fifo); | ||
185 | + | ||
186 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOFUL; | ||
187 | + s->regs[R_SPI_STATUS] |= S_TXFIFOEMP; | ||
188 | +} | ||
189 | + | ||
190 | +static void rxfifo_reset(MSSSpiState *s) | ||
191 | +{ | ||
192 | + fifo32_reset(&s->rx_fifo); | ||
193 | + | ||
194 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
195 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
196 | +} | ||
197 | + | ||
198 | +static void set_fifodepth(MSSSpiState *s) | ||
199 | +{ | ||
200 | + unsigned int size = s->regs[R_SPI_DFSIZE] & FRAMESZ_MASK; | ||
201 | + | ||
202 | + if (size <= 8) { | ||
203 | + s->fifo_depth = 32; | ||
204 | + } else if (size <= 16) { | ||
205 | + s->fifo_depth = 16; | ||
206 | + } else if (size <= 32) { | ||
207 | + s->fifo_depth = 8; | ||
208 | + } else { | ||
209 | + s->fifo_depth = 4; | ||
210 | + } | ||
211 | +} | ||
212 | + | ||
213 | +static void update_mis(MSSSpiState *s) | ||
214 | +{ | ||
215 | + uint32_t reg = s->regs[R_SPI_CONTROL]; | ||
216 | + uint32_t tmp; | ||
217 | + | ||
218 | + /* | ||
219 | + * form the Control register interrupt enable bits | ||
220 | + * same as RIS, MIS and Interrupt clear registers for simplicity | ||
221 | + */ | ||
222 | + tmp = ((reg & C_INTRXOVRFLO) >> 4) | ((reg & C_INTRXDATA) >> 3) | | ||
223 | + ((reg & C_INTTXDATA) >> 5); | ||
224 | + s->regs[R_SPI_MIS] |= tmp & s->regs[R_SPI_RIS]; | ||
225 | +} | ||
226 | + | ||
227 | +static void spi_update_irq(MSSSpiState *s) | ||
228 | +{ | ||
229 | + int irq; | ||
230 | + | ||
231 | + update_mis(s); | ||
232 | + irq = !!(s->regs[R_SPI_MIS]); | ||
233 | + | ||
234 | + qemu_set_irq(s->irq, irq); | ||
235 | +} | ||
236 | + | ||
237 | +static void mss_spi_reset(DeviceState *d) | ||
238 | +{ | ||
239 | + MSSSpiState *s = MSS_SPI(d); | ||
240 | + | ||
241 | + memset(s->regs, 0, sizeof s->regs); | ||
242 | + s->regs[R_SPI_CONTROL] = 0x80000102; | ||
243 | + s->regs[R_SPI_DFSIZE] = 0x4; | ||
244 | + s->regs[R_SPI_STATUS] = S_SSEL | S_TXFIFOEMP | S_RXFIFOEMP; | ||
245 | + s->regs[R_SPI_CLKGEN] = 0x7; | ||
246 | + s->regs[R_SPI_RIS] = 0x0; | ||
247 | + | ||
248 | + s->fifo_depth = 4; | ||
249 | + s->frame_count = 1; | ||
250 | + s->enabled = false; | ||
251 | + | ||
252 | + rxfifo_reset(s); | ||
253 | + txfifo_reset(s); | ||
254 | +} | ||
255 | + | ||
256 | +static uint64_t | ||
257 | +spi_read(void *opaque, hwaddr addr, unsigned int size) | ||
258 | +{ | ||
259 | + MSSSpiState *s = opaque; | ||
260 | + uint32_t ret = 0; | ||
261 | + | ||
262 | + addr >>= 2; | ||
263 | + switch (addr) { | ||
264 | + case R_SPI_RX: | ||
265 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOFUL; | ||
266 | + s->regs[R_SPI_STATUS] &= ~S_RXCHOVRF; | ||
267 | + ret = fifo32_pop(&s->rx_fifo); | ||
268 | + if (fifo32_is_empty(&s->rx_fifo)) { | ||
269 | + s->regs[R_SPI_STATUS] |= S_RXFIFOEMP; | ||
270 | + } | ||
271 | + break; | ||
272 | + | ||
273 | + case R_SPI_MIS: | ||
274 | + update_mis(s); | ||
275 | + ret = s->regs[R_SPI_MIS]; | ||
276 | + break; | ||
277 | + | ||
278 | + default: | ||
279 | + if (addr < ARRAY_SIZE(s->regs)) { | ||
280 | + ret = s->regs[addr]; | ||
281 | + } else { | ||
282 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
283 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
284 | + addr * 4); | ||
285 | + return ret; | ||
286 | + } | ||
287 | + break; | ||
288 | + } | 50 | + } |
289 | + | 51 | + |
290 | + DB_PRINT("addr=0x%" HWADDR_PRIx " = 0x%" PRIx32, addr * 4, ret); | 52 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
291 | + spi_update_irq(s); | 53 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
292 | + return ret; | 54 | + ((a->vd | a->vn | a->vm) & 0x10)) { |
293 | +} | 55 | + return false; |
294 | + | ||
295 | +static void assert_cs(MSSSpiState *s) | ||
296 | +{ | ||
297 | + qemu_set_irq(s->cs_line, 0); | ||
298 | +} | ||
299 | + | ||
300 | +static void deassert_cs(MSSSpiState *s) | ||
301 | +{ | ||
302 | + qemu_set_irq(s->cs_line, 1); | ||
303 | +} | ||
304 | + | ||
305 | +static void spi_flush_txfifo(MSSSpiState *s) | ||
306 | +{ | ||
307 | + uint32_t tx; | ||
308 | + uint32_t rx; | ||
309 | + bool sps = !!(s->regs[R_SPI_CONTROL] & C_SPS); | ||
310 | + | ||
311 | + /* | ||
312 | + * Chip Select(CS) is automatically controlled by this controller. | ||
313 | + * If SPS bit is set in Control register then CS is asserted | ||
314 | + * until all the frames set in frame count of Control register are | ||
315 | + * transferred. If SPS is not set then CS pulses between frames. | ||
316 | + * Note that Slave Select register specifies which of the CS line | ||
317 | + * has to be controlled automatically by controller. Bits SS[7:1] are for | ||
318 | + * masters in FPGA fabric since we model only Microcontroller subsystem | ||
319 | + * of Smartfusion2 we control only one CS(SS[0]) line. | ||
320 | + */ | ||
321 | + while (!fifo32_is_empty(&s->tx_fifo) && s->frame_count) { | ||
322 | + assert_cs(s); | ||
323 | + | ||
324 | + s->regs[R_SPI_STATUS] &= ~(S_TXDONE | S_RXRDY); | ||
325 | + | ||
326 | + tx = fifo32_pop(&s->tx_fifo); | ||
327 | + DB_PRINT("data tx:0x%" PRIx32, tx); | ||
328 | + rx = ssi_transfer(s->spi, tx); | ||
329 | + DB_PRINT("data rx:0x%" PRIx32, rx); | ||
330 | + | ||
331 | + if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | ||
332 | + s->regs[R_SPI_STATUS] |= S_RXCHOVRF; | ||
333 | + s->regs[R_SPI_RIS] |= S_RXCHOVRF; | ||
334 | + } else { | ||
335 | + fifo32_push(&s->rx_fifo, rx); | ||
336 | + s->regs[R_SPI_STATUS] &= ~S_RXFIFOEMP; | ||
337 | + if (fifo32_num_used(&s->rx_fifo) == (s->fifo_depth - 1)) { | ||
338 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFULNXT; | ||
339 | + } else if (fifo32_num_used(&s->rx_fifo) == s->fifo_depth) { | ||
340 | + s->regs[R_SPI_STATUS] |= S_RXFIFOFUL; | ||
341 | + } | ||
342 | + } | ||
343 | + s->frame_count--; | ||
344 | + if (!sps) { | ||
345 | + deassert_cs(s); | ||
346 | + } | ||
347 | + } | 56 | + } |
348 | + | 57 | + |
349 | + if (!s->frame_count) { | 58 | + if ((a->vn | a->vm | a->vd) & a->q) { |
350 | + s->frame_count = (s->regs[R_SPI_CONTROL] & FMCOUNT_MASK) >> | 59 | + return false; |
351 | + FMCOUNT_SHIFT; | ||
352 | + deassert_cs(s); | ||
353 | + s->regs[R_SPI_RIS] |= S_TXDONE | S_RXRDY; | ||
354 | + s->regs[R_SPI_STATUS] |= S_TXDONE | S_RXRDY; | ||
355 | + } | ||
356 | +} | ||
357 | + | ||
358 | +static void spi_write(void *opaque, hwaddr addr, | ||
359 | + uint64_t val64, unsigned int size) | ||
360 | +{ | ||
361 | + MSSSpiState *s = opaque; | ||
362 | + uint32_t value = val64; | ||
363 | + | ||
364 | + DB_PRINT("addr=0x%" HWADDR_PRIx " =0x%" PRIx32, addr, value); | ||
365 | + addr >>= 2; | ||
366 | + | ||
367 | + switch (addr) { | ||
368 | + case R_SPI_TX: | ||
369 | + /* adding to already full FIFO */ | ||
370 | + if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | ||
371 | + break; | ||
372 | + } | ||
373 | + s->regs[R_SPI_STATUS] &= ~S_TXFIFOEMP; | ||
374 | + fifo32_push(&s->tx_fifo, value); | ||
375 | + if (fifo32_num_used(&s->tx_fifo) == (s->fifo_depth - 1)) { | ||
376 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFULNXT; | ||
377 | + } else if (fifo32_num_used(&s->tx_fifo) == s->fifo_depth) { | ||
378 | + s->regs[R_SPI_STATUS] |= S_TXFIFOFUL; | ||
379 | + } | ||
380 | + if (s->enabled) { | ||
381 | + spi_flush_txfifo(s); | ||
382 | + } | ||
383 | + break; | ||
384 | + | ||
385 | + case R_SPI_CONTROL: | ||
386 | + s->regs[R_SPI_CONTROL] = value; | ||
387 | + if (value & C_BIGFIFO) { | ||
388 | + set_fifodepth(s); | ||
389 | + } else { | ||
390 | + s->fifo_depth = 4; | ||
391 | + } | ||
392 | + s->enabled = value & C_ENABLE; | ||
393 | + s->frame_count = (value & FMCOUNT_MASK) >> FMCOUNT_SHIFT; | ||
394 | + if (value & C_RESET) { | ||
395 | + mss_spi_reset(DEVICE(s)); | ||
396 | + } | ||
397 | + break; | ||
398 | + | ||
399 | + case R_SPI_DFSIZE: | ||
400 | + if (s->enabled) { | ||
401 | + break; | ||
402 | + } | ||
403 | + s->regs[R_SPI_DFSIZE] = value; | ||
404 | + break; | ||
405 | + | ||
406 | + case R_SPI_INTCLR: | ||
407 | + s->regs[R_SPI_INTCLR] = value; | ||
408 | + if (value & S_TXDONE) { | ||
409 | + s->regs[R_SPI_RIS] &= ~S_TXDONE; | ||
410 | + } | ||
411 | + if (value & S_RXRDY) { | ||
412 | + s->regs[R_SPI_RIS] &= ~S_RXRDY; | ||
413 | + } | ||
414 | + if (value & S_RXCHOVRF) { | ||
415 | + s->regs[R_SPI_RIS] &= ~S_RXCHOVRF; | ||
416 | + } | ||
417 | + break; | ||
418 | + | ||
419 | + case R_SPI_MIS: | ||
420 | + case R_SPI_STATUS: | ||
421 | + case R_SPI_RIS: | ||
422 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
423 | + "%s: Write to read only register 0x%" HWADDR_PRIx "\n", | ||
424 | + __func__, addr * 4); | ||
425 | + break; | ||
426 | + | ||
427 | + default: | ||
428 | + if (addr < ARRAY_SIZE(s->regs)) { | ||
429 | + s->regs[addr] = value; | ||
430 | + } else { | ||
431 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
432 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
433 | + addr * 4); | ||
434 | + } | ||
435 | + break; | ||
436 | + } | 60 | + } |
437 | + | 61 | + |
438 | + spi_update_irq(s); | 62 | + if (!vfp_access_check(s)) { |
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | + opr_sz = (1 + a->q) * 8; | ||
67 | + fpst = get_fpstatus_ptr(1); | ||
68 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
69 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
70 | + vfp_reg_offset(1, a->vn), | ||
71 | + vfp_reg_offset(1, a->vm), | ||
72 | + fpst, opr_sz, opr_sz, a->rot, | ||
73 | + fn_gvec_ptr); | ||
74 | + tcg_temp_free_ptr(fpst); | ||
75 | + return true; | ||
439 | +} | 76 | +} |
440 | + | 77 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
441 | +static const MemoryRegionOps spi_ops = { | 78 | index XXXXXXX..XXXXXXX 100644 |
442 | + .read = spi_read, | 79 | --- a/target/arm/translate.c |
443 | + .write = spi_write, | 80 | +++ b/target/arm/translate.c |
444 | + .endianness = DEVICE_NATIVE_ENDIAN, | 81 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) |
445 | + .valid = { | 82 | bool is_long = false, q = extract32(insn, 6, 1); |
446 | + .min_access_size = 1, | 83 | bool ptr_is_env = false; |
447 | + .max_access_size = 4 | 84 | |
448 | + } | 85 | - if ((insn & 0xfe200f10) == 0xfc200800) { |
449 | +}; | 86 | - /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ |
450 | + | 87 | - int size = extract32(insn, 20, 1); |
451 | +static void mss_spi_realize(DeviceState *dev, Error **errp) | 88 | - data = extract32(insn, 23, 2); /* rot */ |
452 | +{ | 89 | - if (!dc_isar_feature(aa32_vcma, s) |
453 | + MSSSpiState *s = MSS_SPI(dev); | 90 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { |
454 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 91 | - return 1; |
455 | + | 92 | - } |
456 | + s->spi = ssi_create_bus(dev, "spi"); | 93 | - fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; |
457 | + | 94 | - } else if ((insn & 0xfea00f10) == 0xfc800800) { |
458 | + sysbus_init_irq(sbd, &s->irq); | 95 | + if ((insn & 0xfea00f10) == 0xfc800800) { |
459 | + ssi_auto_connect_slaves(dev, &s->cs_line, s->spi); | 96 | /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ |
460 | + sysbus_init_irq(sbd, &s->cs_line); | 97 | int size = extract32(insn, 20, 1); |
461 | + | 98 | data = extract32(insn, 24, 1); /* rot */ |
462 | + memory_region_init_io(&s->mmio, OBJECT(s), &spi_ops, s, | ||
463 | + TYPE_MSS_SPI, R_SPI_MAX * 4); | ||
464 | + sysbus_init_mmio(sbd, &s->mmio); | ||
465 | + | ||
466 | + fifo32_create(&s->tx_fifo, FIFO_CAPACITY); | ||
467 | + fifo32_create(&s->rx_fifo, FIFO_CAPACITY); | ||
468 | +} | ||
469 | + | ||
470 | +static const VMStateDescription vmstate_mss_spi = { | ||
471 | + .name = TYPE_MSS_SPI, | ||
472 | + .version_id = 1, | ||
473 | + .minimum_version_id = 1, | ||
474 | + .fields = (VMStateField[]) { | ||
475 | + VMSTATE_FIFO32(tx_fifo, MSSSpiState), | ||
476 | + VMSTATE_FIFO32(rx_fifo, MSSSpiState), | ||
477 | + VMSTATE_UINT32_ARRAY(regs, MSSSpiState, R_SPI_MAX), | ||
478 | + VMSTATE_END_OF_LIST() | ||
479 | + } | ||
480 | +}; | ||
481 | + | ||
482 | +static void mss_spi_class_init(ObjectClass *klass, void *data) | ||
483 | +{ | ||
484 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
485 | + | ||
486 | + dc->realize = mss_spi_realize; | ||
487 | + dc->reset = mss_spi_reset; | ||
488 | + dc->vmsd = &vmstate_mss_spi; | ||
489 | +} | ||
490 | + | ||
491 | +static const TypeInfo mss_spi_info = { | ||
492 | + .name = TYPE_MSS_SPI, | ||
493 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
494 | + .instance_size = sizeof(MSSSpiState), | ||
495 | + .class_init = mss_spi_class_init, | ||
496 | +}; | ||
497 | + | ||
498 | +static void mss_spi_register_types(void) | ||
499 | +{ | ||
500 | + type_register_static(&mss_spi_info); | ||
501 | +} | ||
502 | + | ||
503 | +type_init(mss_spi_register_types) | ||
504 | -- | 99 | -- |
505 | 2.7.4 | 100 | 2.20.1 |
506 | 101 | ||
507 | 102 | diff view generated by jsdifflib |
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 1 | Convert the VCADD (vector) insns to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | Modelled System Timer in Microsemi's Smartfusion2 Soc. | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Timer has two 32bit down counters and two interrupts. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20200430181003.21682-6-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 3 +++ | ||
8 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 11 +--------- | ||
10 | 3 files changed, 41 insertions(+), 10 deletions(-) | ||
5 | 11 | ||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | 12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Acked-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20170920201737.25723-2-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/timer/Makefile.objs | 1 + | ||
14 | include/hw/timer/mss-timer.h | 64 ++++++++++ | ||
15 | hw/timer/mss-timer.c | 289 +++++++++++++++++++++++++++++++++++++++++++ | ||
16 | 3 files changed, 354 insertions(+) | ||
17 | create mode 100644 include/hw/timer/mss-timer.h | ||
18 | create mode 100644 hw/timer/mss-timer.c | ||
19 | |||
20 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | ||
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/timer/Makefile.objs | 14 | --- a/target/arm/neon-shared.decode |
23 | +++ b/hw/timer/Makefile.objs | 15 | +++ b/target/arm/neon-shared.decode |
24 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ASPEED_SOC) += aspeed_timer.o | ||
25 | |||
26 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o | ||
27 | common-obj-$(CONFIG_CMSDK_APB_TIMER) += cmsdk-apb-timer.o | ||
28 | +common-obj-$(CONFIG_MSF2) += mss-timer.o | ||
29 | diff --git a/include/hw/timer/mss-timer.h b/include/hw/timer/mss-timer.h | ||
30 | new file mode 100644 | ||
31 | index XXXXXXX..XXXXXXX | ||
32 | --- /dev/null | ||
33 | +++ b/include/hw/timer/mss-timer.h | ||
34 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
35 | +/* | 17 | |
36 | + * Microsemi SmartFusion2 Timer. | 18 | VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ |
37 | + * | 19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp |
38 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
39 | + * | ||
40 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
41 | + * of this software and associated documentation files (the "Software"), to deal | ||
42 | + * in the Software without restriction, including without limitation the rights | ||
43 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
44 | + * copies of the Software, and to permit persons to whom the Software is | ||
45 | + * furnished to do so, subject to the following conditions: | ||
46 | + * | ||
47 | + * The above copyright notice and this permission notice shall be included in | ||
48 | + * all copies or substantial portions of the Software. | ||
49 | + * | ||
50 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
51 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
52 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
53 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
54 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
55 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
56 | + * THE SOFTWARE. | ||
57 | + */ | ||
58 | + | 20 | + |
59 | +#ifndef HW_MSS_TIMER_H | 21 | +VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ |
60 | +#define HW_MSS_TIMER_H | 22 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp |
23 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/translate-neon.inc.c | ||
26 | +++ b/target/arm/translate-neon.inc.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
28 | tcg_temp_free_ptr(fpst); | ||
29 | return true; | ||
30 | } | ||
61 | + | 31 | + |
62 | +#include "hw/sysbus.h" | 32 | +static bool trans_VCADD(DisasContext *s, arg_VCADD *a) |
63 | +#include "hw/ptimer.h" | 33 | +{ |
34 | + int opr_sz; | ||
35 | + TCGv_ptr fpst; | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
64 | + | 37 | + |
65 | +#define TYPE_MSS_TIMER "mss-timer" | 38 | + if (!dc_isar_feature(aa32_vcma, s) |
66 | +#define MSS_TIMER(obj) OBJECT_CHECK(MSSTimerState, \ | 39 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { |
67 | + (obj), TYPE_MSS_TIMER) | 40 | + return false; |
68 | + | ||
69 | +/* | ||
70 | + * There are two 32-bit down counting timers. | ||
71 | + * Timers 1 and 2 can be concatenated into a single 64-bit Timer | ||
72 | + * that operates either in Periodic mode or in One-shot mode. | ||
73 | + * Writing 1 to the TIM64_MODE register bit 0 sets the Timers in 64-bit mode. | ||
74 | + * In 64-bit mode, writing to the 32-bit registers has no effect. | ||
75 | + * Similarly, in 32-bit mode, writing to the 64-bit mode registers | ||
76 | + * has no effect. Only two 32-bit timers are supported currently. | ||
77 | + */ | ||
78 | +#define NUM_TIMERS 2 | ||
79 | + | ||
80 | +#define R_TIM1_MAX 6 | ||
81 | + | ||
82 | +struct Msf2Timer { | ||
83 | + QEMUBH *bh; | ||
84 | + ptimer_state *ptimer; | ||
85 | + | ||
86 | + uint32_t regs[R_TIM1_MAX]; | ||
87 | + qemu_irq irq; | ||
88 | +}; | ||
89 | + | ||
90 | +typedef struct MSSTimerState { | ||
91 | + SysBusDevice parent_obj; | ||
92 | + | ||
93 | + MemoryRegion mmio; | ||
94 | + uint32_t freq_hz; | ||
95 | + struct Msf2Timer timers[NUM_TIMERS]; | ||
96 | +} MSSTimerState; | ||
97 | + | ||
98 | +#endif /* HW_MSS_TIMER_H */ | ||
99 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | ||
100 | new file mode 100644 | ||
101 | index XXXXXXX..XXXXXXX | ||
102 | --- /dev/null | ||
103 | +++ b/hw/timer/mss-timer.c | ||
104 | @@ -XXX,XX +XXX,XX @@ | ||
105 | +/* | ||
106 | + * Block model of System timer present in | ||
107 | + * Microsemi's SmartFusion2 and SmartFusion SoCs. | ||
108 | + * | ||
109 | + * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>. | ||
110 | + * | ||
111 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
112 | + * of this software and associated documentation files (the "Software"), to deal | ||
113 | + * in the Software without restriction, including without limitation the rights | ||
114 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
115 | + * copies of the Software, and to permit persons to whom the Software is | ||
116 | + * furnished to do so, subject to the following conditions: | ||
117 | + * | ||
118 | + * The above copyright notice and this permission notice shall be included in | ||
119 | + * all copies or substantial portions of the Software. | ||
120 | + * | ||
121 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
122 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
123 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
124 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
125 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
126 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
127 | + * THE SOFTWARE. | ||
128 | + */ | ||
129 | + | ||
130 | +#include "qemu/osdep.h" | ||
131 | +#include "qemu/main-loop.h" | ||
132 | +#include "qemu/log.h" | ||
133 | +#include "hw/timer/mss-timer.h" | ||
134 | + | ||
135 | +#ifndef MSS_TIMER_ERR_DEBUG | ||
136 | +#define MSS_TIMER_ERR_DEBUG 0 | ||
137 | +#endif | ||
138 | + | ||
139 | +#define DB_PRINT_L(lvl, fmt, args...) do { \ | ||
140 | + if (MSS_TIMER_ERR_DEBUG >= lvl) { \ | ||
141 | + qemu_log("%s: " fmt "\n", __func__, ## args); \ | ||
142 | + } \ | ||
143 | +} while (0); | ||
144 | + | ||
145 | +#define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args) | ||
146 | + | ||
147 | +#define R_TIM_VAL 0 | ||
148 | +#define R_TIM_LOADVAL 1 | ||
149 | +#define R_TIM_BGLOADVAL 2 | ||
150 | +#define R_TIM_CTRL 3 | ||
151 | +#define R_TIM_RIS 4 | ||
152 | +#define R_TIM_MIS 5 | ||
153 | + | ||
154 | +#define TIMER_CTRL_ENBL (1 << 0) | ||
155 | +#define TIMER_CTRL_ONESHOT (1 << 1) | ||
156 | +#define TIMER_CTRL_INTR (1 << 2) | ||
157 | +#define TIMER_RIS_ACK (1 << 0) | ||
158 | +#define TIMER_RST_CLR (1 << 6) | ||
159 | +#define TIMER_MODE (1 << 0) | ||
160 | + | ||
161 | +static void timer_update_irq(struct Msf2Timer *st) | ||
162 | +{ | ||
163 | + bool isr, ier; | ||
164 | + | ||
165 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | ||
166 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | ||
167 | + qemu_set_irq(st->irq, (ier && isr)); | ||
168 | +} | ||
169 | + | ||
170 | +static void timer_update(struct Msf2Timer *st) | ||
171 | +{ | ||
172 | + uint64_t count; | ||
173 | + | ||
174 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL)) { | ||
175 | + ptimer_stop(st->ptimer); | ||
176 | + return; | ||
177 | + } | 41 | + } |
178 | + | 42 | + |
179 | + count = st->regs[R_TIM_LOADVAL]; | 43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
180 | + ptimer_set_limit(st->ptimer, count, 1); | 44 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
181 | + ptimer_run(st->ptimer, 1); | 45 | + ((a->vd | a->vn | a->vm) & 0x10)) { |
182 | +} | 46 | + return false; |
183 | + | ||
184 | +static uint64_t | ||
185 | +timer_read(void *opaque, hwaddr offset, unsigned int size) | ||
186 | +{ | ||
187 | + MSSTimerState *t = opaque; | ||
188 | + hwaddr addr; | ||
189 | + struct Msf2Timer *st; | ||
190 | + uint32_t ret = 0; | ||
191 | + int timer = 0; | ||
192 | + int isr; | ||
193 | + int ier; | ||
194 | + | ||
195 | + addr = offset >> 2; | ||
196 | + /* | ||
197 | + * Two independent timers has same base address. | ||
198 | + * Based on address passed figure out which timer is being used. | ||
199 | + */ | ||
200 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
201 | + timer = 1; | ||
202 | + addr -= R_TIM1_MAX; | ||
203 | + } | 47 | + } |
204 | + | 48 | + |
205 | + st = &t->timers[timer]; | 49 | + if ((a->vn | a->vm | a->vd) & a->q) { |
206 | + | 50 | + return false; |
207 | + switch (addr) { | ||
208 | + case R_TIM_VAL: | ||
209 | + ret = ptimer_get_count(st->ptimer); | ||
210 | + break; | ||
211 | + | ||
212 | + case R_TIM_MIS: | ||
213 | + isr = !!(st->regs[R_TIM_RIS] & TIMER_RIS_ACK); | ||
214 | + ier = !!(st->regs[R_TIM_CTRL] & TIMER_CTRL_INTR); | ||
215 | + ret = ier & isr; | ||
216 | + break; | ||
217 | + | ||
218 | + default: | ||
219 | + if (addr < R_TIM1_MAX) { | ||
220 | + ret = st->regs[addr]; | ||
221 | + } else { | ||
222 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
223 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
224 | + return ret; | ||
225 | + } | ||
226 | + break; | ||
227 | + } | 51 | + } |
228 | + | 52 | + |
229 | + DB_PRINT("timer=%d 0x%" HWADDR_PRIx "=0x%" PRIx32, timer, offset, | 53 | + if (!vfp_access_check(s)) { |
230 | + ret); | 54 | + return true; |
231 | + return ret; | ||
232 | +} | ||
233 | + | ||
234 | +static void | ||
235 | +timer_write(void *opaque, hwaddr offset, | ||
236 | + uint64_t val64, unsigned int size) | ||
237 | +{ | ||
238 | + MSSTimerState *t = opaque; | ||
239 | + hwaddr addr; | ||
240 | + struct Msf2Timer *st; | ||
241 | + int timer = 0; | ||
242 | + uint32_t value = val64; | ||
243 | + | ||
244 | + addr = offset >> 2; | ||
245 | + /* | ||
246 | + * Two independent timers has same base address. | ||
247 | + * Based on addr passed figure out which timer is being used. | ||
248 | + */ | ||
249 | + if ((addr >= R_TIM1_MAX) && (addr < NUM_TIMERS * R_TIM1_MAX)) { | ||
250 | + timer = 1; | ||
251 | + addr -= R_TIM1_MAX; | ||
252 | + } | 55 | + } |
253 | + | 56 | + |
254 | + st = &t->timers[timer]; | 57 | + opr_sz = (1 + a->q) * 8; |
255 | + | 58 | + fpst = get_fpstatus_ptr(1); |
256 | + DB_PRINT("addr=0x%" HWADDR_PRIx " val=0x%" PRIx32 " (timer=%d)", offset, | 59 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; |
257 | + value, timer); | 60 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), |
258 | + | 61 | + vfp_reg_offset(1, a->vn), |
259 | + switch (addr) { | 62 | + vfp_reg_offset(1, a->vm), |
260 | + case R_TIM_CTRL: | 63 | + fpst, opr_sz, opr_sz, a->rot, |
261 | + st->regs[R_TIM_CTRL] = value; | 64 | + fn_gvec_ptr); |
262 | + timer_update(st); | 65 | + tcg_temp_free_ptr(fpst); |
263 | + break; | 66 | + return true; |
264 | + | ||
265 | + case R_TIM_RIS: | ||
266 | + if (value & TIMER_RIS_ACK) { | ||
267 | + st->regs[R_TIM_RIS] &= ~TIMER_RIS_ACK; | ||
268 | + } | ||
269 | + break; | ||
270 | + | ||
271 | + case R_TIM_LOADVAL: | ||
272 | + st->regs[R_TIM_LOADVAL] = value; | ||
273 | + if (st->regs[R_TIM_CTRL] & TIMER_CTRL_ENBL) { | ||
274 | + timer_update(st); | ||
275 | + } | ||
276 | + break; | ||
277 | + | ||
278 | + case R_TIM_BGLOADVAL: | ||
279 | + st->regs[R_TIM_BGLOADVAL] = value; | ||
280 | + st->regs[R_TIM_LOADVAL] = value; | ||
281 | + break; | ||
282 | + | ||
283 | + case R_TIM_VAL: | ||
284 | + case R_TIM_MIS: | ||
285 | + break; | ||
286 | + | ||
287 | + default: | ||
288 | + if (addr < R_TIM1_MAX) { | ||
289 | + st->regs[addr] = value; | ||
290 | + } else { | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
292 | + TYPE_MSS_TIMER": 64-bit mode not supported\n"); | ||
293 | + return; | ||
294 | + } | ||
295 | + break; | ||
296 | + } | ||
297 | + timer_update_irq(st); | ||
298 | +} | 67 | +} |
299 | + | 68 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
300 | +static const MemoryRegionOps timer_ops = { | 69 | index XXXXXXX..XXXXXXX 100644 |
301 | + .read = timer_read, | 70 | --- a/target/arm/translate.c |
302 | + .write = timer_write, | 71 | +++ b/target/arm/translate.c |
303 | + .endianness = DEVICE_NATIVE_ENDIAN, | 72 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) |
304 | + .valid = { | 73 | bool is_long = false, q = extract32(insn, 6, 1); |
305 | + .min_access_size = 1, | 74 | bool ptr_is_env = false; |
306 | + .max_access_size = 4 | 75 | |
307 | + } | 76 | - if ((insn & 0xfea00f10) == 0xfc800800) { |
308 | +}; | 77 | - /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ |
309 | + | 78 | - int size = extract32(insn, 20, 1); |
310 | +static void timer_hit(void *opaque) | 79 | - data = extract32(insn, 24, 1); /* rot */ |
311 | +{ | 80 | - if (!dc_isar_feature(aa32_vcma, s) |
312 | + struct Msf2Timer *st = opaque; | 81 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { |
313 | + | 82 | - return 1; |
314 | + st->regs[R_TIM_RIS] |= TIMER_RIS_ACK; | 83 | - } |
315 | + | 84 | - fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; |
316 | + if (!(st->regs[R_TIM_CTRL] & TIMER_CTRL_ONESHOT)) { | 85 | - } else if ((insn & 0xfeb00f00) == 0xfc200d00) { |
317 | + timer_update(st); | 86 | + if ((insn & 0xfeb00f00) == 0xfc200d00) { |
318 | + } | 87 | /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ |
319 | + timer_update_irq(st); | 88 | bool u = extract32(insn, 4, 1); |
320 | +} | 89 | if (!dc_isar_feature(aa32_dp, s)) { |
321 | + | ||
322 | +static void mss_timer_init(Object *obj) | ||
323 | +{ | ||
324 | + MSSTimerState *t = MSS_TIMER(obj); | ||
325 | + int i; | ||
326 | + | ||
327 | + /* Init all the ptimers. */ | ||
328 | + for (i = 0; i < NUM_TIMERS; i++) { | ||
329 | + struct Msf2Timer *st = &t->timers[i]; | ||
330 | + | ||
331 | + st->bh = qemu_bh_new(timer_hit, st); | ||
332 | + st->ptimer = ptimer_init(st->bh, PTIMER_POLICY_DEFAULT); | ||
333 | + ptimer_set_freq(st->ptimer, t->freq_hz); | ||
334 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &st->irq); | ||
335 | + } | ||
336 | + | ||
337 | + memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t, TYPE_MSS_TIMER, | ||
338 | + NUM_TIMERS * R_TIM1_MAX * 4); | ||
339 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); | ||
340 | +} | ||
341 | + | ||
342 | +static const VMStateDescription vmstate_timers = { | ||
343 | + .name = "mss-timer-block", | ||
344 | + .version_id = 1, | ||
345 | + .minimum_version_id = 1, | ||
346 | + .fields = (VMStateField[]) { | ||
347 | + VMSTATE_PTIMER(ptimer, struct Msf2Timer), | ||
348 | + VMSTATE_UINT32_ARRAY(regs, struct Msf2Timer, R_TIM1_MAX), | ||
349 | + VMSTATE_END_OF_LIST() | ||
350 | + } | ||
351 | +}; | ||
352 | + | ||
353 | +static const VMStateDescription vmstate_mss_timer = { | ||
354 | + .name = TYPE_MSS_TIMER, | ||
355 | + .version_id = 1, | ||
356 | + .minimum_version_id = 1, | ||
357 | + .fields = (VMStateField[]) { | ||
358 | + VMSTATE_UINT32(freq_hz, MSSTimerState), | ||
359 | + VMSTATE_STRUCT_ARRAY(timers, MSSTimerState, NUM_TIMERS, 0, | ||
360 | + vmstate_timers, struct Msf2Timer), | ||
361 | + VMSTATE_END_OF_LIST() | ||
362 | + } | ||
363 | +}; | ||
364 | + | ||
365 | +static Property mss_timer_properties[] = { | ||
366 | + /* Libero GUI shows 100Mhz as default for clocks */ | ||
367 | + DEFINE_PROP_UINT32("clock-frequency", MSSTimerState, freq_hz, | ||
368 | + 100 * 1000000), | ||
369 | + DEFINE_PROP_END_OF_LIST(), | ||
370 | +}; | ||
371 | + | ||
372 | +static void mss_timer_class_init(ObjectClass *klass, void *data) | ||
373 | +{ | ||
374 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
375 | + | ||
376 | + dc->props = mss_timer_properties; | ||
377 | + dc->vmsd = &vmstate_mss_timer; | ||
378 | +} | ||
379 | + | ||
380 | +static const TypeInfo mss_timer_info = { | ||
381 | + .name = TYPE_MSS_TIMER, | ||
382 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
383 | + .instance_size = sizeof(MSSTimerState), | ||
384 | + .instance_init = mss_timer_init, | ||
385 | + .class_init = mss_timer_class_init, | ||
386 | +}; | ||
387 | + | ||
388 | +static void mss_timer_register_types(void) | ||
389 | +{ | ||
390 | + type_register_static(&mss_timer_info); | ||
391 | +} | ||
392 | + | ||
393 | +type_init(mss_timer_register_types) | ||
394 | -- | 90 | -- |
395 | 2.7.4 | 91 | 2.20.1 |
396 | 92 | ||
397 | 93 | diff view generated by jsdifflib |
1 | Now that we have a banked FAULTMASK register and banked exceptions, | 1 | Convert the V[US]DOT (vector) insns to decodetree. |
---|---|---|---|
2 | we can implement the correct check in cpu_mmu_index() for whether | ||
3 | the MPU_CTRL.HFNMIENA bit's effect should apply. This bit causes | ||
4 | handlers which have requested a negative execution priority to run | ||
5 | with the MPU disabled. In v8M the test has to check this for the | ||
6 | current security state and so takes account of banking. | ||
7 | 2 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1505240046-11454-17-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20200430181003.21682-7-peter.maydell@linaro.org |
11 | --- | 6 | --- |
12 | target/arm/cpu.h | 21 ++++++++++++++++----- | 7 | target/arm/neon-shared.decode | 4 ++++ |
13 | hw/intc/armv7m_nvic.c | 29 +++++++++++++++++++++++++++++ | 8 | target/arm/translate-neon.inc.c | 32 ++++++++++++++++++++++++++++++++ |
14 | 2 files changed, 45 insertions(+), 5 deletions(-) | 9 | target/arm/translate.c | 9 +-------- |
10 | 3 files changed, 37 insertions(+), 8 deletions(-) | ||
15 | 11 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 14 | --- a/target/arm/neon-shared.decode |
19 | +++ b/target/arm/cpu.h | 15 | +++ b/target/arm/neon-shared.decode |
20 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq); | 16 | @@ -XXX,XX +XXX,XX @@ VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ |
21 | * (v8M ARM ARM I_PKLD.) | 17 | |
22 | */ | 18 | VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ |
23 | int armv7m_nvic_raw_execution_priority(void *opaque); | 19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp |
24 | +/** | 20 | + |
25 | + * armv7m_nvic_neg_prio_requested: return true if the requested execution | 21 | +# VUDOT and VSDOT |
26 | + * priority is negative for the specified security state. | 22 | +VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ |
27 | + * @opaque: the NVIC | 23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp |
28 | + * @secure: the security state to test | 24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
29 | + * This corresponds to the pseudocode IsReqExecPriNeg(). | 25 | index XXXXXXX..XXXXXXX 100644 |
30 | + */ | 26 | --- a/target/arm/translate-neon.inc.c |
31 | +#ifndef CONFIG_USER_ONLY | 27 | +++ b/target/arm/translate-neon.inc.c |
32 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure); | 28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCADD(DisasContext *s, arg_VCADD *a) |
33 | +#else | 29 | tcg_temp_free_ptr(fpst); |
34 | +static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | 30 | return true; |
31 | } | ||
32 | + | ||
33 | +static bool trans_VDOT(DisasContext *s, arg_VDOT *a) | ||
35 | +{ | 34 | +{ |
36 | + return false; | 35 | + int opr_sz; |
37 | +} | 36 | + gen_helper_gvec_3 *fn_gvec; |
38 | +#endif | ||
39 | |||
40 | /* Interface for defining coprocessor registers. | ||
41 | * Registers are defined in tables of arm_cp_reginfo structs | ||
42 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
43 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
44 | ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
45 | |||
46 | - /* Execution priority is negative if FAULTMASK is set or | ||
47 | - * we're in a HardFault or NMI handler. | ||
48 | - */ | ||
49 | - if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
50 | - || env->v7m.faultmask[env->v7m.secure]) { | ||
51 | + if (armv7m_nvic_neg_prio_requested(env->nvic, env->v7m.secure)) { | ||
52 | mmu_idx = ARMMMUIdx_MNegPri; | ||
53 | } | ||
54 | |||
55 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/intc/armv7m_nvic.c | ||
58 | +++ b/hw/intc/armv7m_nvic.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
60 | return MIN(running, s->exception_prio); | ||
61 | } | ||
62 | |||
63 | +bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
64 | +{ | ||
65 | + /* Return true if the requested execution priority is negative | ||
66 | + * for the specified security state, ie that security state | ||
67 | + * has an active NMI or HardFault or has set its FAULTMASK. | ||
68 | + * Note that this is not the same as whether the execution | ||
69 | + * priority is actually negative (for instance AIRCR.PRIS may | ||
70 | + * mean we don't allow FAULTMASK_NS to actually make the execution | ||
71 | + * priority negative). Compare pseudocode IsReqExcPriNeg(). | ||
72 | + */ | ||
73 | + NVICState *s = opaque; | ||
74 | + | 37 | + |
75 | + if (s->cpu->env.v7m.faultmask[secure]) { | 38 | + if (!dc_isar_feature(aa32_dp, s)) { |
39 | + return false; | ||
40 | + } | ||
41 | + | ||
42 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
43 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
44 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + if (!vfp_access_check(s)) { | ||
76 | + return true; | 53 | + return true; |
77 | + } | 54 | + } |
78 | + | 55 | + |
79 | + if (secure ? s->sec_vectors[ARMV7M_EXCP_HARD].active : | 56 | + opr_sz = (1 + a->q) * 8; |
80 | + s->vectors[ARMV7M_EXCP_HARD].active) { | 57 | + fn_gvec = a->u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; |
81 | + return true; | 58 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), |
82 | + } | 59 | + vfp_reg_offset(1, a->vn), |
83 | + | 60 | + vfp_reg_offset(1, a->vm), |
84 | + if (s->vectors[ARMV7M_EXCP_NMI].active && | 61 | + opr_sz, opr_sz, 0, fn_gvec); |
85 | + exc_targets_secure(s, ARMV7M_EXCP_NMI) == secure) { | 62 | + return true; |
86 | + return true; | ||
87 | + } | ||
88 | + | ||
89 | + return false; | ||
90 | +} | 63 | +} |
91 | + | 64 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
92 | bool armv7m_nvic_can_take_pending_exception(void *opaque) | 65 | index XXXXXXX..XXXXXXX 100644 |
93 | { | 66 | --- a/target/arm/translate.c |
94 | NVICState *s = opaque; | 67 | +++ b/target/arm/translate.c |
68 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
69 | bool is_long = false, q = extract32(insn, 6, 1); | ||
70 | bool ptr_is_env = false; | ||
71 | |||
72 | - if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
73 | - /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
74 | - bool u = extract32(insn, 4, 1); | ||
75 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
76 | - return 1; | ||
77 | - } | ||
78 | - fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
79 | - } else if ((insn & 0xff300f10) == 0xfc200810) { | ||
80 | + if ((insn & 0xff300f10) == 0xfc200810) { | ||
81 | /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
82 | int is_s = extract32(insn, 23, 1); | ||
83 | if (!dc_isar_feature(aa32_fhm, s)) { | ||
95 | -- | 84 | -- |
96 | 2.7.4 | 85 | 2.20.1 |
97 | 86 | ||
98 | 87 | diff view generated by jsdifflib |
1 | Instead of looking up the pending priority | 1 | Convert the VFM[AS]L (vector) insns to decodetree. This is the last |
---|---|---|---|
2 | in nvic_pending_prio(), cache it in a new state struct | 2 | insn in the legacy decoder for the 3same_ext group, so we can |
3 | field. The calculation of the pending priority given | 3 | delete the legacy decoder function for the group entirely. |
4 | the interrupt number is more complicated in v8M with | ||
5 | the security extension, so the caching will be worthwhile. | ||
6 | 4 | ||
7 | This changes nvic_pending_prio() from returning a full | 5 | Note that in disas_thumb2_insn() the parts of this encoding space |
8 | (group + subpriority) priority value to returning a group | 6 | where the decodetree decoder returns false will correctly be directed |
9 | priority. This doesn't require changes to its callsites | 7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall |
10 | because we use it only in comparisons of the form | 8 | into disas_coproc_insn() by mistake. |
11 | execution_prio > nvic_pending_prio() | ||
12 | and execution priority is always a group priority, so | ||
13 | a test (exec prio > full prio) is true if and only if | ||
14 | (execprio > group_prio). | ||
15 | |||
16 | (Architecturally the expected comparison is with the | ||
17 | group priority for this sort of "would we preempt" test; | ||
18 | we were only doing a test with a full priority as an | ||
19 | optimisation to avoid the mask, which is possible | ||
20 | precisely because the two comparisons always give the | ||
21 | same answer.) | ||
22 | 9 | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
25 | Message-id: 1505240046-11454-5-git-send-email-peter.maydell@linaro.org | 12 | Message-id: 20200430181003.21682-8-peter.maydell@linaro.org |
26 | --- | 13 | --- |
27 | include/hw/intc/armv7m_nvic.h | 2 ++ | 14 | target/arm/neon-shared.decode | 6 +++ |
28 | hw/intc/armv7m_nvic.c | 23 +++++++++++++---------- | 15 | target/arm/translate-neon.inc.c | 31 +++++++++++ |
29 | hw/intc/trace-events | 2 +- | 16 | target/arm/translate.c | 92 +-------------------------------- |
30 | 3 files changed, 16 insertions(+), 11 deletions(-) | 17 | 3 files changed, 38 insertions(+), 91 deletions(-) |
31 | 18 | ||
32 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
33 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/include/hw/intc/armv7m_nvic.h | 21 | --- a/target/arm/neon-shared.decode |
35 | +++ b/include/hw/intc/armv7m_nvic.h | 22 | +++ b/target/arm/neon-shared.decode |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 23 | @@ -XXX,XX +XXX,XX @@ VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ |
37 | * - vectpending | 24 | # VUDOT and VSDOT |
38 | * - vectpending_is_secure | 25 | VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ |
39 | * - exception_prio | 26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp |
40 | + * - vectpending_prio | 27 | + |
41 | */ | 28 | +# VFM[AS]L |
42 | unsigned int vectpending; /* highest prio pending enabled exception */ | 29 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ |
43 | /* true if vectpending is a banked secure exception, ie it is in | 30 | + vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 31 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ |
45 | */ | 32 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 |
46 | bool vectpending_is_s_banked; | 33 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
47 | int exception_prio; /* group prio of the highest prio active exception */ | ||
48 | + int vectpending_prio; /* group prio of the exeception in vectpending */ | ||
49 | |||
50 | MemoryRegion sysregmem; | ||
51 | MemoryRegion sysreg_ns_mem; | ||
52 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/hw/intc/armv7m_nvic.c | 35 | --- a/target/arm/translate-neon.inc.c |
55 | +++ b/hw/intc/armv7m_nvic.c | 36 | +++ b/target/arm/translate-neon.inc.c |
56 | @@ -XXX,XX +XXX,XX @@ static const uint8_t nvic_id[] = { | 37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT(DisasContext *s, arg_VDOT *a) |
57 | 38 | opr_sz, opr_sz, 0, fn_gvec); | |
58 | static int nvic_pending_prio(NVICState *s) | 39 | return true; |
59 | { | ||
60 | - /* return the priority of the current pending interrupt, | ||
61 | + /* return the group priority of the current pending interrupt, | ||
62 | * or NVIC_NOEXC_PRIO if no interrupt is pending | ||
63 | */ | ||
64 | - return s->vectpending ? s->vectors[s->vectpending].prio : NVIC_NOEXC_PRIO; | ||
65 | + return s->vectpending_prio; | ||
66 | } | 40 | } |
67 | 41 | + | |
68 | /* Return the value of the ISCR RETTOBASE bit: | 42 | +static bool trans_VFML(DisasContext *s, arg_VFML *a) |
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 43 | +{ |
70 | active_prio &= nvic_gprio_mask(s); | 44 | + int opr_sz; |
71 | } | 45 | + |
72 | 46 | + if (!dc_isar_feature(aa32_fhm, s)) { | |
73 | + if (pend_prio > 0) { | 47 | + return false; |
74 | + pend_prio &= nvic_gprio_mask(s); | ||
75 | + } | 48 | + } |
76 | + | 49 | + |
77 | s->vectpending = pend_irq; | 50 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
78 | + s->vectpending_prio = pend_prio; | 51 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
79 | s->exception_prio = active_prio; | 52 | + (a->vd & 0x10)) { |
80 | 53 | + return false; | |
81 | - trace_nvic_recompute_state(s->vectpending, s->exception_prio); | 54 | + } |
82 | + trace_nvic_recompute_state(s->vectpending, | 55 | + |
83 | + s->vectpending_prio, | 56 | + if (a->vd & a->q) { |
84 | + s->exception_prio); | 57 | + return false; |
58 | + } | ||
59 | + | ||
60 | + if (!vfp_access_check(s)) { | ||
61 | + return true; | ||
62 | + } | ||
63 | + | ||
64 | + opr_sz = (1 + a->q) * 8; | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(a->q, a->vn), | ||
67 | + vfp_reg_offset(a->q, a->vm), | ||
68 | + cpu_env, opr_sz, opr_sz, a->s, /* is_2 == 0 */ | ||
69 | + gen_helper_gvec_fmlal_a32); | ||
70 | + return true; | ||
71 | +} | ||
72 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/translate.c | ||
75 | +++ b/target/arm/translate.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
77 | return 0; | ||
85 | } | 78 | } |
86 | 79 | ||
87 | /* Return the current execution priority of the CPU | 80 | -/* Advanced SIMD three registers of the same length extension. |
88 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | 81 | - * 31 25 23 22 20 16 12 11 10 9 8 3 0 |
89 | CPUARMState *env = &s->cpu->env; | 82 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ |
90 | const int pending = s->vectpending; | 83 | - * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | |
91 | const int running = nvic_exec_prio(s); | 84 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ |
92 | - int pendgroupprio; | 85 | - */ |
93 | VecInfo *vec; | 86 | -static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) |
94 | 87 | -{ | |
95 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); | 88 | - gen_helper_gvec_3 *fn_gvec = NULL; |
96 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) | 89 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; |
97 | assert(vec->enabled); | 90 | - int rd, rn, rm, opr_sz; |
98 | assert(vec->pending); | 91 | - int data = 0; |
99 | 92 | - int off_rn, off_rm; | |
100 | - pendgroupprio = vec->prio; | 93 | - bool is_long = false, q = extract32(insn, 6, 1); |
101 | - if (pendgroupprio > 0) { | 94 | - bool ptr_is_env = false; |
102 | - pendgroupprio &= nvic_gprio_mask(s); | 95 | - |
96 | - if ((insn & 0xff300f10) == 0xfc200810) { | ||
97 | - /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
98 | - int is_s = extract32(insn, 23, 1); | ||
99 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
100 | - return 1; | ||
101 | - } | ||
102 | - is_long = true; | ||
103 | - data = is_s; /* is_2 == 0 */ | ||
104 | - fn_gvec_ptr = gen_helper_gvec_fmlal_a32; | ||
105 | - ptr_is_env = true; | ||
106 | - } else { | ||
107 | - return 1; | ||
103 | - } | 108 | - } |
104 | - assert(pendgroupprio < running); | 109 | - |
105 | + assert(s->vectpending_prio < running); | 110 | - VFP_DREG_D(rd, insn); |
106 | 111 | - if (rd & q) { | |
107 | - trace_nvic_acknowledge_irq(pending, vec->prio); | 112 | - return 1; |
108 | + trace_nvic_acknowledge_irq(pending, s->vectpending_prio); | 113 | - } |
109 | 114 | - if (q || !is_long) { | |
110 | vec->active = 1; | 115 | - VFP_DREG_N(rn, insn); |
111 | vec->pending = 0; | 116 | - VFP_DREG_M(rm, insn); |
112 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 117 | - if ((rn | rm) & q & !is_long) { |
113 | s->exception_prio = NVIC_NOEXC_PRIO; | 118 | - return 1; |
114 | s->vectpending = 0; | 119 | - } |
115 | s->vectpending_is_s_banked = false; | 120 | - off_rn = vfp_reg_offset(1, rn); |
116 | + s->vectpending_prio = NVIC_NOEXC_PRIO; | 121 | - off_rm = vfp_reg_offset(1, rm); |
117 | } | 122 | - } else { |
118 | 123 | - rn = VFP_SREG_N(insn); | |
119 | static void nvic_systick_trigger(void *opaque, int n, int level) | 124 | - rm = VFP_SREG_M(insn); |
120 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | 125 | - off_rn = vfp_reg_offset(0, rn); |
121 | index XXXXXXX..XXXXXXX 100644 | 126 | - off_rm = vfp_reg_offset(0, rm); |
122 | --- a/hw/intc/trace-events | 127 | - } |
123 | +++ b/hw/intc/trace-events | 128 | - |
124 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor 0x%x | 129 | - if (s->fp_excp_el) { |
125 | gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending SGI %d" | 130 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
126 | 131 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | |
127 | # hw/intc/armv7m_nvic.c | 132 | - return 0; |
128 | -nvic_recompute_state(int vectpending, int exception_prio) "NVIC state recomputed: vectpending %d exception_prio %d" | 133 | - } |
129 | +nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | 134 | - if (!s->vfp_enabled) { |
130 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | 135 | - return 1; |
131 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | 136 | - } |
132 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | 137 | - |
138 | - opr_sz = (1 + q) * 8; | ||
139 | - if (fn_gvec_ptr) { | ||
140 | - TCGv_ptr ptr; | ||
141 | - if (ptr_is_env) { | ||
142 | - ptr = cpu_env; | ||
143 | - } else { | ||
144 | - ptr = get_fpstatus_ptr(1); | ||
145 | - } | ||
146 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
147 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
148 | - if (!ptr_is_env) { | ||
149 | - tcg_temp_free_ptr(ptr); | ||
150 | - } | ||
151 | - } else { | ||
152 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
153 | - opr_sz, opr_sz, data, fn_gvec); | ||
154 | - } | ||
155 | - return 0; | ||
156 | -} | ||
157 | - | ||
158 | /* Advanced SIMD two registers and a scalar extension. | ||
159 | * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
160 | * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
162 | } | ||
163 | } | ||
164 | } | ||
165 | - } else if ((insn & 0x0e000a00) == 0x0c000800 | ||
166 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
167 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
168 | - goto illegal_op; | ||
169 | - } | ||
170 | - return; | ||
171 | } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
172 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
173 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
174 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
175 | } | ||
176 | break; | ||
177 | } | ||
178 | - if ((insn & 0xfe000a00) == 0xfc000800 | ||
179 | + if ((insn & 0xff000a00) == 0xfe000800 | ||
180 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
181 | /* The Thumb2 and ARM encodings are identical. */ | ||
182 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
183 | - goto illegal_op; | ||
184 | - } | ||
185 | - } else if ((insn & 0xff000a00) == 0xfe000800 | ||
186 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
187 | - /* The Thumb2 and ARM encodings are identical. */ | ||
188 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
189 | goto illegal_op; | ||
190 | } | ||
133 | -- | 191 | -- |
134 | 2.7.4 | 192 | 2.20.1 |
135 | 193 | ||
136 | 194 | diff view generated by jsdifflib |
1 | Drop the use of old_mmio in the omap2_gpio memory ops. | 1 | Convert VCMLA (scalar) in the 2reg-scalar-ext group to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-3-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20200430181003.21682-9-peter.maydell@linaro.org |
6 | --- | 6 | --- |
7 | hw/gpio/omap_gpio.c | 26 ++++++++++++-------------- | 7 | target/arm/neon-shared.decode | 5 +++++ |
8 | 1 file changed, 12 insertions(+), 14 deletions(-) | 8 | target/arm/translate-neon.inc.c | 40 +++++++++++++++++++++++++++++++++ |
9 | target/arm/translate.c | 26 +-------------------- | ||
10 | 3 files changed, 46 insertions(+), 25 deletions(-) | ||
9 | 11 | ||
10 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | 12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
11 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/gpio/omap_gpio.c | 14 | --- a/target/arm/neon-shared.decode |
13 | +++ b/hw/gpio/omap_gpio.c | 15 | +++ b/target/arm/neon-shared.decode |
14 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_write(void *opaque, hwaddr addr, | 16 | @@ -XXX,XX +XXX,XX @@ VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ |
15 | } | 17 | vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 |
18 | VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 | ||
20 | + | ||
21 | +VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | ||
22 | + vn=%vn_dp vd=%vd_dp size=0 | ||
23 | +VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | ||
25 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-neon.inc.c | ||
28 | +++ b/target/arm/translate-neon.inc.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
30 | gen_helper_gvec_fmlal_a32); | ||
31 | return true; | ||
16 | } | 32 | } |
17 | 33 | + | |
18 | -static uint32_t omap2_gpio_module_readp(void *opaque, hwaddr addr) | 34 | +static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) |
19 | +static uint64_t omap2_gpio_module_readp(void *opaque, hwaddr addr, | 35 | +{ |
20 | + unsigned size) | 36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; |
21 | { | 37 | + int opr_sz; |
22 | return omap2_gpio_module_read(opaque, addr & ~3) >> ((addr & 3) << 3); | 38 | + TCGv_ptr fpst; |
23 | } | 39 | + |
24 | 40 | + if (!dc_isar_feature(aa32_vcma, s)) { | |
25 | static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | 41 | + return false; |
26 | - uint32_t value) | 42 | + } |
27 | + uint64_t value, unsigned size) | 43 | + if (a->size == 0 && !dc_isar_feature(aa32_fp16_arith, s)) { |
28 | { | 44 | + return false; |
29 | uint32_t cur = 0; | ||
30 | uint32_t mask = 0xffff; | ||
31 | |||
32 | + if (size == 4) { | ||
33 | + omap2_gpio_module_write(opaque, addr, value); | ||
34 | + return; | ||
35 | + } | 45 | + } |
36 | + | 46 | + |
37 | switch (addr & ~3) { | 47 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
38 | case 0x00: /* GPIO_REVISION */ | 48 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
39 | case 0x14: /* GPIO_SYSSTATUS */ | 49 | + ((a->vd | a->vn | a->vm) & 0x10)) { |
40 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_writep(void *opaque, hwaddr addr, | 50 | + return false; |
41 | } | 51 | + } |
42 | 52 | + | |
43 | static const MemoryRegionOps omap2_gpio_module_ops = { | 53 | + if ((a->vd | a->vn) & a->q) { |
44 | - .old_mmio = { | 54 | + return false; |
45 | - .read = { | 55 | + } |
46 | - omap2_gpio_module_readp, | 56 | + |
47 | - omap2_gpio_module_readp, | 57 | + if (!vfp_access_check(s)) { |
48 | - omap2_gpio_module_read, | 58 | + return true; |
49 | - }, | 59 | + } |
50 | - .write = { | 60 | + |
51 | - omap2_gpio_module_writep, | 61 | + fn_gvec_ptr = (a->size ? gen_helper_gvec_fcmlas_idx |
52 | - omap2_gpio_module_writep, | 62 | + : gen_helper_gvec_fcmlah_idx); |
53 | - omap2_gpio_module_write, | 63 | + opr_sz = (1 + a->q) * 8; |
54 | - }, | 64 | + fpst = get_fpstatus_ptr(1); |
55 | - }, | 65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), |
56 | + .read = omap2_gpio_module_readp, | 66 | + vfp_reg_offset(1, a->vn), |
57 | + .write = omap2_gpio_module_writep, | 67 | + vfp_reg_offset(1, a->vm), |
58 | + .valid.min_access_size = 1, | 68 | + fpst, opr_sz, opr_sz, |
59 | + .valid.max_access_size = 4, | 69 | + (a->index << 2) | a->rot, fn_gvec_ptr); |
60 | .endianness = DEVICE_NATIVE_ENDIAN, | 70 | + tcg_temp_free_ptr(fpst); |
61 | }; | 71 | + return true; |
72 | +} | ||
73 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/target/arm/translate.c | ||
76 | +++ b/target/arm/translate.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
78 | bool is_long = false, q = extract32(insn, 6, 1); | ||
79 | bool ptr_is_env = false; | ||
80 | |||
81 | - if ((insn & 0xff000f10) == 0xfe000800) { | ||
82 | - /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | ||
83 | - int rot = extract32(insn, 20, 2); | ||
84 | - int size = extract32(insn, 23, 1); | ||
85 | - int index; | ||
86 | - | ||
87 | - if (!dc_isar_feature(aa32_vcma, s)) { | ||
88 | - return 1; | ||
89 | - } | ||
90 | - if (size == 0) { | ||
91 | - if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
92 | - return 1; | ||
93 | - } | ||
94 | - /* For fp16, rm is just Vm, and index is M. */ | ||
95 | - rm = extract32(insn, 0, 4); | ||
96 | - index = extract32(insn, 5, 1); | ||
97 | - } else { | ||
98 | - /* For fp32, rm is the usual M:Vm, and index is 0. */ | ||
99 | - VFP_DREG_M(rm, insn); | ||
100 | - index = 0; | ||
101 | - } | ||
102 | - data = (index << 2) | rot; | ||
103 | - fn_gvec_ptr = (size ? gen_helper_gvec_fcmlas_idx | ||
104 | - : gen_helper_gvec_fcmlah_idx); | ||
105 | - } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
106 | + if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
107 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
108 | int u = extract32(insn, 4, 1); | ||
62 | 109 | ||
63 | -- | 110 | -- |
64 | 2.7.4 | 111 | 2.20.1 |
65 | 112 | ||
66 | 113 | diff view generated by jsdifflib |
1 | Update nvic_exec_prio() to support the v8M changes: | 1 | Convert the V[US]DOT (scalar) insns in the 2reg-scalar-ext group |
---|---|---|---|
2 | * BASEPRI, FAULTMASK and PRIMASK are all banked | 2 | to decodetree. |
3 | * AIRCR.PRIS can affect NS priorities | ||
4 | * AIRCR.BFHFNMINS affects FAULTMASK behaviour | ||
5 | |||
6 | These changes mean that it's no longer possible to | ||
7 | definitely say that if FAULTMASK is set it overrides | ||
8 | PRIMASK, and if PRIMASK is set it overrides BASEPRI | ||
9 | (since if PRIMASK_NS is set and AIRCR.PRIS is set then | ||
10 | whether that 0x80 priority should take effect or the | ||
11 | priority in BASEPRI_S depends on the value of BASEPRI_S, | ||
12 | for instance). So we switch to the same approach used | ||
13 | by the pseudocode of working through BASEPRI, PRIMASK | ||
14 | and FAULTMASK and overriding the previous values if | ||
15 | needed. | ||
16 | 3 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 1505240046-11454-16-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20200430181003.21682-10-peter.maydell@linaro.org |
20 | --- | 7 | --- |
21 | hw/intc/armv7m_nvic.c | 51 ++++++++++++++++++++++++++++++++++++++++++--------- | 8 | target/arm/neon-shared.decode | 3 +++ |
22 | 1 file changed, 42 insertions(+), 9 deletions(-) | 9 | target/arm/translate-neon.inc.c | 35 +++++++++++++++++++++++++++++++++ |
10 | target/arm/translate.c | 13 +----------- | ||
11 | 3 files changed, 39 insertions(+), 12 deletions(-) | ||
23 | 12 | ||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
25 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/neon-shared.decode |
27 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/neon-shared.decode |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | 17 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ |
29 | static inline int nvic_exec_prio(NVICState *s) | 18 | vn=%vn_dp vd=%vd_dp size=0 |
30 | { | 19 | VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ |
31 | CPUARMState *env = &s->cpu->env; | 20 | vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 |
32 | - int running; | 21 | + |
33 | + int running = NVIC_NOEXC_PRIO; | 22 | +VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ |
34 | 23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | |
35 | - if (env->v7m.faultmask[env->v7m.secure]) { | 24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
36 | - running = -1; | 25 | index XXXXXXX..XXXXXXX 100644 |
37 | - } else if (env->v7m.primask[env->v7m.secure]) { | 26 | --- a/target/arm/translate-neon.inc.c |
38 | + if (env->v7m.basepri[M_REG_NS] > 0) { | 27 | +++ b/target/arm/translate-neon.inc.c |
39 | + running = exc_group_prio(s, env->v7m.basepri[M_REG_NS], M_REG_NS); | 28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) |
29 | tcg_temp_free_ptr(fpst); | ||
30 | return true; | ||
31 | } | ||
32 | + | ||
33 | +static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
34 | +{ | ||
35 | + gen_helper_gvec_3 *fn_gvec; | ||
36 | + int opr_sz; | ||
37 | + TCGv_ptr fpst; | ||
38 | + | ||
39 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
40 | + return false; | ||
40 | + } | 41 | + } |
41 | + | 42 | + |
42 | + if (env->v7m.basepri[M_REG_S] > 0) { | 43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
43 | + int basepri = exc_group_prio(s, env->v7m.basepri[M_REG_S], M_REG_S); | 44 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
44 | + if (running > basepri) { | 45 | + ((a->vd | a->vn) & 0x10)) { |
45 | + running = basepri; | 46 | + return false; |
46 | + } | ||
47 | + } | 47 | + } |
48 | + | 48 | + |
49 | + if (env->v7m.primask[M_REG_NS]) { | 49 | + if ((a->vd | a->vn) & a->q) { |
50 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | 50 | + return false; |
51 | + if (running > NVIC_NS_PRIO_LIMIT) { | ||
52 | + running = NVIC_NS_PRIO_LIMIT; | ||
53 | + } | ||
54 | + } else { | ||
55 | + running = 0; | ||
56 | + } | ||
57 | + } | 51 | + } |
58 | + | 52 | + |
59 | + if (env->v7m.primask[M_REG_S]) { | 53 | + if (!vfp_access_check(s)) { |
60 | running = 0; | 54 | + return true; |
61 | - } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
62 | - running = env->v7m.basepri[env->v7m.secure] & | ||
63 | - nvic_gprio_mask(s, env->v7m.secure); | ||
64 | - } else { | ||
65 | - running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | ||
66 | } | ||
67 | + | ||
68 | + if (env->v7m.faultmask[M_REG_NS]) { | ||
69 | + if (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
70 | + running = -1; | ||
71 | + } else { | ||
72 | + if (env->v7m.aircr & R_V7M_AIRCR_PRIS_MASK) { | ||
73 | + if (running > NVIC_NS_PRIO_LIMIT) { | ||
74 | + running = NVIC_NS_PRIO_LIMIT; | ||
75 | + } | ||
76 | + } else { | ||
77 | + running = 0; | ||
78 | + } | ||
79 | + } | ||
80 | + } | 55 | + } |
81 | + | 56 | + |
82 | + if (env->v7m.faultmask[M_REG_S]) { | 57 | + fn_gvec = a->u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; |
83 | + running = (env->v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) ? -3 : -1; | 58 | + opr_sz = (1 + a->q) * 8; |
84 | + } | 59 | + fpst = get_fpstatus_ptr(1); |
85 | + | 60 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), |
86 | /* consider priority of active handler */ | 61 | + vfp_reg_offset(1, a->vn), |
87 | return MIN(running, s->exception_prio); | 62 | + vfp_reg_offset(1, a->rm), |
88 | } | 63 | + opr_sz, opr_sz, a->index, fn_gvec); |
64 | + tcg_temp_free_ptr(fpst); | ||
65 | + return true; | ||
66 | +} | ||
67 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/translate.c | ||
70 | +++ b/target/arm/translate.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
72 | bool is_long = false, q = extract32(insn, 6, 1); | ||
73 | bool ptr_is_env = false; | ||
74 | |||
75 | - if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
76 | - /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
77 | - int u = extract32(insn, 4, 1); | ||
78 | - | ||
79 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
80 | - return 1; | ||
81 | - } | ||
82 | - fn_gvec = u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
83 | - /* rm is just Vm, and index is M. */ | ||
84 | - data = extract32(insn, 5, 1); /* index */ | ||
85 | - rm = extract32(insn, 0, 4); | ||
86 | - } else if ((insn & 0xffa00f10) == 0xfe000810) { | ||
87 | + if ((insn & 0xffa00f10) == 0xfe000810) { | ||
88 | /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
89 | int is_s = extract32(insn, 20, 1); | ||
90 | int vm20 = extract32(insn, 0, 3); | ||
89 | -- | 91 | -- |
90 | 2.7.4 | 92 | 2.20.1 |
91 | 93 | ||
92 | 94 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the VFM[AS]L (scalar) insns in the 2reg-scalar-ext group | |
2 | to decodetree. These are the last ones in the group so we can remove | ||
3 | all the legacy decode for the group. | ||
4 | |||
5 | Note that in disas_thumb2_insn() the parts of this encoding space | ||
6 | where the decodetree decoder returns false will correctly be directed | ||
7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall | ||
8 | into disas_coproc_insn() by mistake. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200430181003.21682-11-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/neon-shared.decode | 7 +++ | ||
15 | target/arm/translate-neon.inc.c | 32 ++++++++++ | ||
16 | target/arm/translate.c | 107 +------------------------------- | ||
17 | 3 files changed, 40 insertions(+), 106 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/neon-shared.decode | ||
22 | +++ b/target/arm/neon-shared.decode | ||
23 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | |||
25 | VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ | ||
26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
27 | + | ||
28 | +%vfml_scalar_q0_rm 0:3 5:1 | ||
29 | +%vfml_scalar_q1_index 5:1 3:1 | ||
30 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 0 . 1 index:1 ... \ | ||
31 | + rm=%vfml_scalar_q0_rm vn=%vn_sp vd=%vd_dp q=0 | ||
32 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 1 . 1 . rm:3 \ | ||
33 | + index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp q=1 | ||
34 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-neon.inc.c | ||
37 | +++ b/target/arm/translate-neon.inc.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
39 | tcg_temp_free_ptr(fpst); | ||
40 | return true; | ||
41 | } | ||
42 | + | ||
43 | +static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | ||
44 | +{ | ||
45 | + int opr_sz; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
48 | + return false; | ||
49 | + } | ||
50 | + | ||
51 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
52 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
53 | + ((a->vd & 0x10) || (a->q && (a->vn & 0x10)))) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (a->vd & a->q) { | ||
58 | + return false; | ||
59 | + } | ||
60 | + | ||
61 | + if (!vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + opr_sz = (1 + a->q) * 8; | ||
66 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
67 | + vfp_reg_offset(a->q, a->vn), | ||
68 | + vfp_reg_offset(a->q, a->rm), | ||
69 | + cpu_env, opr_sz, opr_sz, | ||
70 | + (a->index << 2) | a->s, /* is_2 == 0 */ | ||
71 | + gen_helper_gvec_fmlal_idx_a32); | ||
72 | + return true; | ||
73 | +} | ||
74 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/translate.c | ||
77 | +++ b/target/arm/translate.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
79 | } | ||
80 | |||
81 | #define VFP_REG_SHR(x, n) (((n) > 0) ? (x) >> (n) : (x) << -(n)) | ||
82 | -#define VFP_SREG(insn, bigbit, smallbit) \ | ||
83 | - ((VFP_REG_SHR(insn, bigbit - 1) & 0x1e) | (((insn) >> (smallbit)) & 1)) | ||
84 | #define VFP_DREG(reg, insn, bigbit, smallbit) do { \ | ||
85 | if (dc_isar_feature(aa32_simd_r32, s)) { \ | ||
86 | reg = (((insn) >> (bigbit)) & 0x0f) \ | ||
87 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
88 | reg = ((insn) >> (bigbit)) & 0x0f; \ | ||
89 | }} while (0) | ||
90 | |||
91 | -#define VFP_SREG_D(insn) VFP_SREG(insn, 12, 22) | ||
92 | #define VFP_DREG_D(reg, insn) VFP_DREG(reg, insn, 12, 22) | ||
93 | -#define VFP_SREG_N(insn) VFP_SREG(insn, 16, 7) | ||
94 | #define VFP_DREG_N(reg, insn) VFP_DREG(reg, insn, 16, 7) | ||
95 | -#define VFP_SREG_M(insn) VFP_SREG(insn, 0, 5) | ||
96 | #define VFP_DREG_M(reg, insn) VFP_DREG(reg, insn, 0, 5) | ||
97 | |||
98 | static void gen_neon_dup_low16(TCGv_i32 var) | ||
99 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
100 | return 0; | ||
101 | } | ||
102 | |||
103 | -/* Advanced SIMD two registers and a scalar extension. | ||
104 | - * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
105 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
106 | - * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | ||
107 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
108 | - * | ||
109 | - */ | ||
110 | - | ||
111 | -static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
112 | -{ | ||
113 | - gen_helper_gvec_3 *fn_gvec = NULL; | ||
114 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
115 | - int rd, rn, rm, opr_sz, data; | ||
116 | - int off_rn, off_rm; | ||
117 | - bool is_long = false, q = extract32(insn, 6, 1); | ||
118 | - bool ptr_is_env = false; | ||
119 | - | ||
120 | - if ((insn & 0xffa00f10) == 0xfe000810) { | ||
121 | - /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
122 | - int is_s = extract32(insn, 20, 1); | ||
123 | - int vm20 = extract32(insn, 0, 3); | ||
124 | - int vm3 = extract32(insn, 3, 1); | ||
125 | - int m = extract32(insn, 5, 1); | ||
126 | - int index; | ||
127 | - | ||
128 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
129 | - return 1; | ||
130 | - } | ||
131 | - if (q) { | ||
132 | - rm = vm20; | ||
133 | - index = m * 2 + vm3; | ||
134 | - } else { | ||
135 | - rm = vm20 * 2 + m; | ||
136 | - index = vm3; | ||
137 | - } | ||
138 | - is_long = true; | ||
139 | - data = (index << 2) | is_s; /* is_2 == 0 */ | ||
140 | - fn_gvec_ptr = gen_helper_gvec_fmlal_idx_a32; | ||
141 | - ptr_is_env = true; | ||
142 | - } else { | ||
143 | - return 1; | ||
144 | - } | ||
145 | - | ||
146 | - VFP_DREG_D(rd, insn); | ||
147 | - if (rd & q) { | ||
148 | - return 1; | ||
149 | - } | ||
150 | - if (q || !is_long) { | ||
151 | - VFP_DREG_N(rn, insn); | ||
152 | - if (rn & q & !is_long) { | ||
153 | - return 1; | ||
154 | - } | ||
155 | - off_rn = vfp_reg_offset(1, rn); | ||
156 | - off_rm = vfp_reg_offset(1, rm); | ||
157 | - } else { | ||
158 | - rn = VFP_SREG_N(insn); | ||
159 | - off_rn = vfp_reg_offset(0, rn); | ||
160 | - off_rm = vfp_reg_offset(0, rm); | ||
161 | - } | ||
162 | - if (s->fp_excp_el) { | ||
163 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
164 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
165 | - return 0; | ||
166 | - } | ||
167 | - if (!s->vfp_enabled) { | ||
168 | - return 1; | ||
169 | - } | ||
170 | - | ||
171 | - opr_sz = (1 + q) * 8; | ||
172 | - if (fn_gvec_ptr) { | ||
173 | - TCGv_ptr ptr; | ||
174 | - if (ptr_is_env) { | ||
175 | - ptr = cpu_env; | ||
176 | - } else { | ||
177 | - ptr = get_fpstatus_ptr(1); | ||
178 | - } | ||
179 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
180 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
181 | - if (!ptr_is_env) { | ||
182 | - tcg_temp_free_ptr(ptr); | ||
183 | - } | ||
184 | - } else { | ||
185 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
186 | - opr_sz, opr_sz, data, fn_gvec); | ||
187 | - } | ||
188 | - return 0; | ||
189 | -} | ||
190 | - | ||
191 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
192 | { | ||
193 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
194 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
195 | } | ||
196 | } | ||
197 | } | ||
198 | - } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
199 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
200 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
201 | - goto illegal_op; | ||
202 | - } | ||
203 | - return; | ||
204 | } | ||
205 | goto illegal_op; | ||
206 | } | ||
207 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
208 | } | ||
209 | break; | ||
210 | } | ||
211 | - if ((insn & 0xff000a00) == 0xfe000800 | ||
212 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
213 | - /* The Thumb2 and ARM encodings are identical. */ | ||
214 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
215 | - goto illegal_op; | ||
216 | - } | ||
217 | - } else if (((insn >> 24) & 3) == 3) { | ||
218 | + if (((insn >> 24) & 3) == 3) { | ||
219 | /* Translate into the equivalent ARM encoding. */ | ||
220 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
221 | if (disas_neon_data_insn(s, insn)) { | ||
222 | -- | ||
223 | 2.20.1 | ||
224 | |||
225 | diff view generated by jsdifflib |
1 | Don't use old_mmio in the memory region ops struct. | 1 | Convert the Neon "load/store multiple structures" insns to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-6-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20200430181003.21682-12-peter.maydell@linaro.org |
6 | --- | 6 | --- |
7 | hw/i2c/omap_i2c.c | 44 ++++++++++++++++++++++++++++++++------------ | 7 | target/arm/neon-ls.decode | 7 ++ |
8 | 1 file changed, 32 insertions(+), 12 deletions(-) | 8 | target/arm/translate-neon.inc.c | 124 ++++++++++++++++++++++++++++++++ |
9 | 9 | target/arm/translate.c | 91 +---------------------- | |
10 | diff --git a/hw/i2c/omap_i2c.c b/hw/i2c/omap_i2c.c | 10 | 3 files changed, 133 insertions(+), 89 deletions(-) |
11 | |||
12 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
11 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/i2c/omap_i2c.c | 14 | --- a/target/arm/neon-ls.decode |
13 | +++ b/hw/i2c/omap_i2c.c | 15 | +++ b/target/arm/neon-ls.decode |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_i2c_writeb(void *opaque, hwaddr addr, | 16 | @@ -XXX,XX +XXX,XX @@ |
15 | } | 17 | # 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx |
18 | # This file works on the A32 encoding only; calling code for T32 has to | ||
19 | # transform the insn into the A32 version first. | ||
20 | + | ||
21 | +%vd_dp 22:1 12:4 | ||
22 | + | ||
23 | +# Neon load/store multiple structures | ||
24 | + | ||
25 | +VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | ||
26 | + vd=%vd_dp | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | ||
32 | gen_helper_gvec_fmlal_idx_a32); | ||
33 | return true; | ||
16 | } | 34 | } |
17 | 35 | + | |
18 | +static uint64_t omap_i2c_readfn(void *opaque, hwaddr addr, | 36 | +static struct { |
19 | + unsigned size) | 37 | + int nregs; |
38 | + int interleave; | ||
39 | + int spacing; | ||
40 | +} const neon_ls_element_type[11] = { | ||
41 | + {1, 4, 1}, | ||
42 | + {1, 4, 2}, | ||
43 | + {4, 1, 1}, | ||
44 | + {2, 2, 2}, | ||
45 | + {1, 3, 1}, | ||
46 | + {1, 3, 2}, | ||
47 | + {3, 1, 1}, | ||
48 | + {1, 1, 1}, | ||
49 | + {1, 2, 1}, | ||
50 | + {1, 2, 2}, | ||
51 | + {2, 1, 1} | ||
52 | +}; | ||
53 | + | ||
54 | +static void gen_neon_ldst_base_update(DisasContext *s, int rm, int rn, | ||
55 | + int stride) | ||
20 | +{ | 56 | +{ |
21 | + switch (size) { | 57 | + if (rm != 15) { |
22 | + case 2: | 58 | + TCGv_i32 base; |
23 | + return omap_i2c_read(opaque, addr); | 59 | + |
24 | + default: | 60 | + base = load_reg(s, rn); |
25 | + return omap_badwidth_read16(opaque, addr); | 61 | + if (rm == 13) { |
62 | + tcg_gen_addi_i32(base, base, stride); | ||
63 | + } else { | ||
64 | + TCGv_i32 index; | ||
65 | + index = load_reg(s, rm); | ||
66 | + tcg_gen_add_i32(base, base, index); | ||
67 | + tcg_temp_free_i32(index); | ||
68 | + } | ||
69 | + store_reg(s, rn, base); | ||
26 | + } | 70 | + } |
27 | +} | 71 | +} |
28 | + | 72 | + |
29 | +static void omap_i2c_writefn(void *opaque, hwaddr addr, | 73 | +static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) |
30 | + uint64_t value, unsigned size) | ||
31 | +{ | 74 | +{ |
32 | + switch (size) { | 75 | + /* Neon load/store multiple structures */ |
33 | + case 1: | 76 | + int nregs, interleave, spacing, reg, n; |
34 | + /* Only the last fifo write can be 8 bit. */ | 77 | + MemOp endian = s->be_data; |
35 | + omap_i2c_writeb(opaque, addr, value); | 78 | + int mmu_idx = get_mem_index(s); |
79 | + int size = a->size; | ||
80 | + TCGv_i64 tmp64; | ||
81 | + TCGv_i32 addr, tmp; | ||
82 | + | ||
83 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
84 | + return false; | ||
85 | + } | ||
86 | + | ||
87 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
88 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
89 | + return false; | ||
90 | + } | ||
91 | + if (a->itype > 10) { | ||
92 | + return false; | ||
93 | + } | ||
94 | + /* Catch UNDEF cases for bad values of align field */ | ||
95 | + switch (a->itype & 0xc) { | ||
96 | + case 4: | ||
97 | + if (a->align >= 2) { | ||
98 | + return false; | ||
99 | + } | ||
36 | + break; | 100 | + break; |
37 | + case 2: | 101 | + case 8: |
38 | + omap_i2c_write(opaque, addr, value); | 102 | + if (a->align == 3) { |
103 | + return false; | ||
104 | + } | ||
39 | + break; | 105 | + break; |
40 | + default: | 106 | + default: |
41 | + omap_badwidth_write16(opaque, addr, value); | ||
42 | + break; | 107 | + break; |
43 | + } | 108 | + } |
109 | + nregs = neon_ls_element_type[a->itype].nregs; | ||
110 | + interleave = neon_ls_element_type[a->itype].interleave; | ||
111 | + spacing = neon_ls_element_type[a->itype].spacing; | ||
112 | + if (size == 3 && (interleave | spacing) != 1) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if (!vfp_access_check(s)) { | ||
117 | + return true; | ||
118 | + } | ||
119 | + | ||
120 | + /* For our purposes, bytes are always little-endian. */ | ||
121 | + if (size == 0) { | ||
122 | + endian = MO_LE; | ||
123 | + } | ||
124 | + /* | ||
125 | + * Consecutive little-endian elements from a single register | ||
126 | + * can be promoted to a larger little-endian operation. | ||
127 | + */ | ||
128 | + if (interleave == 1 && endian == MO_LE) { | ||
129 | + size = 3; | ||
130 | + } | ||
131 | + tmp64 = tcg_temp_new_i64(); | ||
132 | + addr = tcg_temp_new_i32(); | ||
133 | + tmp = tcg_const_i32(1 << size); | ||
134 | + load_reg_var(s, addr, a->rn); | ||
135 | + for (reg = 0; reg < nregs; reg++) { | ||
136 | + for (n = 0; n < 8 >> size; n++) { | ||
137 | + int xs; | ||
138 | + for (xs = 0; xs < interleave; xs++) { | ||
139 | + int tt = a->vd + reg + spacing * xs; | ||
140 | + | ||
141 | + if (a->l) { | ||
142 | + gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
143 | + neon_store_element64(tt, n, size, tmp64); | ||
144 | + } else { | ||
145 | + neon_load_element64(tmp64, tt, n, size); | ||
146 | + gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
147 | + } | ||
148 | + tcg_gen_add_i32(addr, addr, tmp); | ||
149 | + } | ||
150 | + } | ||
151 | + } | ||
152 | + tcg_temp_free_i32(addr); | ||
153 | + tcg_temp_free_i32(tmp); | ||
154 | + tcg_temp_free_i64(tmp64); | ||
155 | + | ||
156 | + gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
157 | + return true; | ||
44 | +} | 158 | +} |
45 | + | 159 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
46 | static const MemoryRegionOps omap_i2c_ops = { | 160 | index XXXXXXX..XXXXXXX 100644 |
47 | - .old_mmio = { | 161 | --- a/target/arm/translate.c |
48 | - .read = { | 162 | +++ b/target/arm/translate.c |
49 | - omap_badwidth_read16, | 163 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) |
50 | - omap_i2c_read, | 164 | } |
51 | - omap_badwidth_read16, | 165 | |
52 | - }, | 166 | |
53 | - .write = { | 167 | -static struct { |
54 | - omap_i2c_writeb, /* Only the last fifo write can be 8 bit. */ | 168 | - int nregs; |
55 | - omap_i2c_write, | 169 | - int interleave; |
56 | - omap_badwidth_write16, | 170 | - int spacing; |
57 | - }, | 171 | -} const neon_ls_element_type[11] = { |
58 | - }, | 172 | - {1, 4, 1}, |
59 | + .read = omap_i2c_readfn, | 173 | - {1, 4, 2}, |
60 | + .write = omap_i2c_writefn, | 174 | - {4, 1, 1}, |
61 | + .valid.min_access_size = 1, | 175 | - {2, 2, 2}, |
62 | + .valid.max_access_size = 4, | 176 | - {1, 3, 1}, |
63 | .endianness = DEVICE_NATIVE_ENDIAN, | 177 | - {1, 3, 2}, |
64 | }; | 178 | - {3, 1, 1}, |
65 | 179 | - {1, 1, 1}, | |
180 | - {1, 2, 1}, | ||
181 | - {1, 2, 2}, | ||
182 | - {2, 1, 1} | ||
183 | -}; | ||
184 | - | ||
185 | /* Translate a NEON load/store element instruction. Return nonzero if the | ||
186 | instruction is invalid. */ | ||
187 | static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
188 | { | ||
189 | int rd, rn, rm; | ||
190 | - int op; | ||
191 | int nregs; | ||
192 | - int interleave; | ||
193 | - int spacing; | ||
194 | int stride; | ||
195 | int size; | ||
196 | int reg; | ||
197 | int load; | ||
198 | - int n; | ||
199 | int vec_size; | ||
200 | - int mmu_idx; | ||
201 | - MemOp endian; | ||
202 | TCGv_i32 addr; | ||
203 | TCGv_i32 tmp; | ||
204 | - TCGv_i32 tmp2; | ||
205 | - TCGv_i64 tmp64; | ||
206 | |||
207 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
208 | return 1; | ||
209 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
210 | rn = (insn >> 16) & 0xf; | ||
211 | rm = insn & 0xf; | ||
212 | load = (insn & (1 << 21)) != 0; | ||
213 | - endian = s->be_data; | ||
214 | - mmu_idx = get_mem_index(s); | ||
215 | if ((insn & (1 << 23)) == 0) { | ||
216 | - /* Load store all elements. */ | ||
217 | - op = (insn >> 8) & 0xf; | ||
218 | - size = (insn >> 6) & 3; | ||
219 | - if (op > 10) | ||
220 | - return 1; | ||
221 | - /* Catch UNDEF cases for bad values of align field */ | ||
222 | - switch (op & 0xc) { | ||
223 | - case 4: | ||
224 | - if (((insn >> 5) & 1) == 1) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 8: | ||
229 | - if (((insn >> 4) & 3) == 3) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - break; | ||
235 | - } | ||
236 | - nregs = neon_ls_element_type[op].nregs; | ||
237 | - interleave = neon_ls_element_type[op].interleave; | ||
238 | - spacing = neon_ls_element_type[op].spacing; | ||
239 | - if (size == 3 && (interleave | spacing) != 1) { | ||
240 | - return 1; | ||
241 | - } | ||
242 | - /* For our purposes, bytes are always little-endian. */ | ||
243 | - if (size == 0) { | ||
244 | - endian = MO_LE; | ||
245 | - } | ||
246 | - /* Consecutive little-endian elements from a single register | ||
247 | - * can be promoted to a larger little-endian operation. | ||
248 | - */ | ||
249 | - if (interleave == 1 && endian == MO_LE) { | ||
250 | - size = 3; | ||
251 | - } | ||
252 | - tmp64 = tcg_temp_new_i64(); | ||
253 | - addr = tcg_temp_new_i32(); | ||
254 | - tmp2 = tcg_const_i32(1 << size); | ||
255 | - load_reg_var(s, addr, rn); | ||
256 | - for (reg = 0; reg < nregs; reg++) { | ||
257 | - for (n = 0; n < 8 >> size; n++) { | ||
258 | - int xs; | ||
259 | - for (xs = 0; xs < interleave; xs++) { | ||
260 | - int tt = rd + reg + spacing * xs; | ||
261 | - | ||
262 | - if (load) { | ||
263 | - gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
264 | - neon_store_element64(tt, n, size, tmp64); | ||
265 | - } else { | ||
266 | - neon_load_element64(tmp64, tt, n, size); | ||
267 | - gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
268 | - } | ||
269 | - tcg_gen_add_i32(addr, addr, tmp2); | ||
270 | - } | ||
271 | - } | ||
272 | - } | ||
273 | - tcg_temp_free_i32(addr); | ||
274 | - tcg_temp_free_i32(tmp2); | ||
275 | - tcg_temp_free_i64(tmp64); | ||
276 | - stride = nregs * interleave * 8; | ||
277 | + /* Load store all elements -- handled already by decodetree */ | ||
278 | + return 1; | ||
279 | } else { | ||
280 | size = (insn >> 10) & 3; | ||
281 | if (size == 3) { | ||
66 | -- | 282 | -- |
67 | 2.7.4 | 283 | 2.20.1 |
68 | 284 | ||
69 | 285 | diff view generated by jsdifflib |
1 | For the v8M security extension, some exceptions must be banked | 1 | Convert the Neon "load single structure to all lanes" insns to |
---|---|---|---|
2 | between security states. Add the new vecinfo array which holds | 2 | decodetree. |
3 | the state for the banked exceptions and migrate it if the | ||
4 | CPU the NVIC is attached to implements the security extension. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-13-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | include/hw/intc/armv7m_nvic.h | 14 ++++++++++++ | 8 | target/arm/neon-ls.decode | 5 +++ |
10 | hw/intc/armv7m_nvic.c | 53 ++++++++++++++++++++++++++++++++++++++++++- | 9 | target/arm/translate-neon.inc.c | 73 +++++++++++++++++++++++++++++++++ |
11 | 2 files changed, 66 insertions(+), 1 deletion(-) | 10 | target/arm/translate.c | 55 +------------------------ |
11 | 3 files changed, 80 insertions(+), 53 deletions(-) | ||
12 | 12 | ||
13 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 13 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/intc/armv7m_nvic.h | 15 | --- a/target/arm/neon-ls.decode |
16 | +++ b/include/hw/intc/armv7m_nvic.h | 16 | +++ b/target/arm/neon-ls.decode |
17 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
18 | 18 | ||
19 | /* Highest permitted number of exceptions (architectural limit) */ | 19 | VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ |
20 | #define NVIC_MAX_VECTORS 512 | 20 | vd=%vd_dp |
21 | +/* Number of internal exceptions */ | 21 | + |
22 | +#define NVIC_INTERNAL_VECTORS 16 | 22 | +# Neon load single element to all lanes |
23 | 23 | + | |
24 | typedef struct VecInfo { | 24 | +VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ |
25 | /* Exception priorities can range from -3 to 255; only the unmodifiable | 25 | + vd=%vd_dp |
26 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | 26 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
27 | ARMCPU *cpu; | ||
28 | |||
29 | VecInfo vectors[NVIC_MAX_VECTORS]; | ||
30 | + /* If the v8M security extension is implemented, some of the internal | ||
31 | + * exceptions are banked between security states (ie there exists both | ||
32 | + * a Secure and a NonSecure version of the exception and its state): | ||
33 | + * HardFault, MemManage, UsageFault, SVCall, PendSV, SysTick (R_PJHV) | ||
34 | + * The rest (including all the external exceptions) are not banked, though | ||
35 | + * they may be configurable to target either Secure or NonSecure state. | ||
36 | + * We store the secure exception state in sec_vectors[] for the banked | ||
37 | + * exceptions, and otherwise use only vectors[] (including for exceptions | ||
38 | + * like SecureFault that unconditionally target Secure state). | ||
39 | + * Entries in sec_vectors[] for non-banked exception numbers are unused. | ||
40 | + */ | ||
41 | + VecInfo sec_vectors[NVIC_INTERNAL_VECTORS]; | ||
42 | uint32_t prigroup; | ||
43 | |||
44 | /* vectpending and exception_prio are both cached state that can | ||
45 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/hw/intc/armv7m_nvic.c | 28 | --- a/target/arm/translate-neon.inc.c |
48 | +++ b/hw/intc/armv7m_nvic.c | 29 | +++ b/target/arm/translate-neon.inc.c |
49 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) |
50 | * For historical reasons QEMU tends to use "interrupt" and | 31 | gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); |
51 | * "exception" more or less interchangeably. | 32 | return true; |
52 | */ | 33 | } |
53 | -#define NVIC_FIRST_IRQ 16 | 34 | + |
54 | +#define NVIC_FIRST_IRQ NVIC_INTERNAL_VECTORS | 35 | +static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) |
55 | #define NVIC_MAX_IRQ (NVIC_MAX_VECTORS - NVIC_FIRST_IRQ) | ||
56 | |||
57 | /* Effective running priority of the CPU when no exception is active | ||
58 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_VecInfo = { | ||
59 | } | ||
60 | }; | ||
61 | |||
62 | +static bool nvic_security_needed(void *opaque) | ||
63 | +{ | 36 | +{ |
64 | + NVICState *s = opaque; | 37 | + /* Neon load single structure to all lanes */ |
38 | + int reg, stride, vec_size; | ||
39 | + int vd = a->vd; | ||
40 | + int size = a->size; | ||
41 | + int nregs = a->n + 1; | ||
42 | + TCGv_i32 addr, tmp; | ||
65 | + | 43 | + |
66 | + return arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | 44 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
67 | +} | 45 | + return false; |
68 | + | ||
69 | +static int nvic_security_post_load(void *opaque, int version_id) | ||
70 | +{ | ||
71 | + NVICState *s = opaque; | ||
72 | + int i; | ||
73 | + | ||
74 | + /* Check for out of range priority settings */ | ||
75 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | ||
76 | + return 1; | ||
77 | + } | ||
78 | + for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | ||
79 | + if (s->sec_vectors[i].prio & ~0xff) { | ||
80 | + return 1; | ||
81 | + } | ||
82 | + } | ||
83 | + return 0; | ||
84 | +} | ||
85 | + | ||
86 | +static const VMStateDescription vmstate_nvic_security = { | ||
87 | + .name = "nvic/m-security", | ||
88 | + .version_id = 1, | ||
89 | + .minimum_version_id = 1, | ||
90 | + .needed = nvic_security_needed, | ||
91 | + .post_load = &nvic_security_post_load, | ||
92 | + .fields = (VMStateField[]) { | ||
93 | + VMSTATE_STRUCT_ARRAY(sec_vectors, NVICState, NVIC_INTERNAL_VECTORS, 1, | ||
94 | + vmstate_VecInfo, VecInfo), | ||
95 | + VMSTATE_END_OF_LIST() | ||
96 | + } | ||
97 | +}; | ||
98 | + | ||
99 | static const VMStateDescription vmstate_nvic = { | ||
100 | .name = "armv7m_nvic", | ||
101 | .version_id = 4, | ||
102 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_nvic = { | ||
103 | vmstate_VecInfo, VecInfo), | ||
104 | VMSTATE_UINT32(prigroup, NVICState), | ||
105 | VMSTATE_END_OF_LIST() | ||
106 | + }, | ||
107 | + .subsections = (const VMStateDescription*[]) { | ||
108 | + &vmstate_nvic_security, | ||
109 | + NULL | ||
110 | } | ||
111 | }; | ||
112 | |||
113 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
114 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | ||
115 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
116 | |||
117 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
118 | + s->sec_vectors[ARMV7M_EXCP_HARD].enabled = 1; | ||
119 | + s->sec_vectors[ARMV7M_EXCP_SVC].enabled = 1; | ||
120 | + s->sec_vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | ||
121 | + s->sec_vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | ||
122 | + | ||
123 | + /* AIRCR.BFHFNMINS resets to 0 so Secure HF is priority -1 (R_CMTC) */ | ||
124 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
125 | + } | 46 | + } |
126 | + | 47 | + |
127 | /* Strictly speaking the reset handler should be enabled. | 48 | + /* UNDEF accesses to D16-D31 if they don't exist */ |
128 | * However, we don't simulate soft resets through the NVIC, | 49 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { |
129 | * and the reset vector should never be pended. | 50 | + return false; |
51 | + } | ||
52 | + | ||
53 | + if (size == 3) { | ||
54 | + if (nregs != 4 || a->a == 0) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + /* For VLD4 size == 3 a == 1 means 32 bits at 16 byte alignment */ | ||
58 | + size = 2; | ||
59 | + } | ||
60 | + if (nregs == 1 && a->a == 1 && size == 0) { | ||
61 | + return false; | ||
62 | + } | ||
63 | + if (nregs == 3 && a->a == 1) { | ||
64 | + return false; | ||
65 | + } | ||
66 | + | ||
67 | + if (!vfp_access_check(s)) { | ||
68 | + return true; | ||
69 | + } | ||
70 | + | ||
71 | + /* | ||
72 | + * VLD1 to all lanes: T bit indicates how many Dregs to write. | ||
73 | + * VLD2/3/4 to all lanes: T bit indicates register stride. | ||
74 | + */ | ||
75 | + stride = a->t ? 2 : 1; | ||
76 | + vec_size = nregs == 1 ? stride * 8 : 8; | ||
77 | + | ||
78 | + tmp = tcg_temp_new_i32(); | ||
79 | + addr = tcg_temp_new_i32(); | ||
80 | + load_reg_var(s, addr, a->rn); | ||
81 | + for (reg = 0; reg < nregs; reg++) { | ||
82 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
83 | + s->be_data | size); | ||
84 | + if ((vd & 1) && vec_size == 16) { | ||
85 | + /* | ||
86 | + * We cannot write 16 bytes at once because the | ||
87 | + * destination is unaligned. | ||
88 | + */ | ||
89 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
90 | + 8, 8, tmp); | ||
91 | + tcg_gen_gvec_mov(0, neon_reg_offset(vd + 1, 0), | ||
92 | + neon_reg_offset(vd, 0), 8, 8); | ||
93 | + } else { | ||
94 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
95 | + vec_size, vec_size, tmp); | ||
96 | + } | ||
97 | + tcg_gen_addi_i32(addr, addr, 1 << size); | ||
98 | + vd += stride; | ||
99 | + } | ||
100 | + tcg_temp_free_i32(tmp); | ||
101 | + tcg_temp_free_i32(addr); | ||
102 | + | ||
103 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << size) * nregs); | ||
104 | + | ||
105 | + return true; | ||
106 | +} | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
112 | int size; | ||
113 | int reg; | ||
114 | int load; | ||
115 | - int vec_size; | ||
116 | TCGv_i32 addr; | ||
117 | TCGv_i32 tmp; | ||
118 | |||
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
120 | } else { | ||
121 | size = (insn >> 10) & 3; | ||
122 | if (size == 3) { | ||
123 | - /* Load single element to all lanes. */ | ||
124 | - int a = (insn >> 4) & 1; | ||
125 | - if (!load) { | ||
126 | - return 1; | ||
127 | - } | ||
128 | - size = (insn >> 6) & 3; | ||
129 | - nregs = ((insn >> 8) & 3) + 1; | ||
130 | - | ||
131 | - if (size == 3) { | ||
132 | - if (nregs != 4 || a == 0) { | ||
133 | - return 1; | ||
134 | - } | ||
135 | - /* For VLD4 size==3 a == 1 means 32 bits at 16 byte alignment */ | ||
136 | - size = 2; | ||
137 | - } | ||
138 | - if (nregs == 1 && a == 1 && size == 0) { | ||
139 | - return 1; | ||
140 | - } | ||
141 | - if (nregs == 3 && a == 1) { | ||
142 | - return 1; | ||
143 | - } | ||
144 | - addr = tcg_temp_new_i32(); | ||
145 | - load_reg_var(s, addr, rn); | ||
146 | - | ||
147 | - /* VLD1 to all lanes: bit 5 indicates how many Dregs to write. | ||
148 | - * VLD2/3/4 to all lanes: bit 5 indicates register stride. | ||
149 | - */ | ||
150 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
151 | - vec_size = nregs == 1 ? stride * 8 : 8; | ||
152 | - | ||
153 | - tmp = tcg_temp_new_i32(); | ||
154 | - for (reg = 0; reg < nregs; reg++) { | ||
155 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
156 | - s->be_data | size); | ||
157 | - if ((rd & 1) && vec_size == 16) { | ||
158 | - /* We cannot write 16 bytes at once because the | ||
159 | - * destination is unaligned. | ||
160 | - */ | ||
161 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
162 | - 8, 8, tmp); | ||
163 | - tcg_gen_gvec_mov(0, neon_reg_offset(rd + 1, 0), | ||
164 | - neon_reg_offset(rd, 0), 8, 8); | ||
165 | - } else { | ||
166 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
167 | - vec_size, vec_size, tmp); | ||
168 | - } | ||
169 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
170 | - rd += stride; | ||
171 | - } | ||
172 | - tcg_temp_free_i32(tmp); | ||
173 | - tcg_temp_free_i32(addr); | ||
174 | - stride = (1 << size) * nregs; | ||
175 | + /* Load single element to all lanes -- handled by decodetree */ | ||
176 | + return 1; | ||
177 | } else { | ||
178 | /* Single element. */ | ||
179 | int idx = (insn >> 4) & 0xf; | ||
130 | -- | 180 | -- |
131 | 2.7.4 | 181 | 2.20.1 |
132 | 182 | ||
133 | 183 | diff view generated by jsdifflib |
1 | Don't use the old_mmio struct in memory region ops. | 1 | Convert the Neon "load/store single structure to one lane" insns to |
---|---|---|---|
2 | decodetree. | ||
3 | |||
4 | As this is the last set of insns in the neon load/store group, | ||
5 | we can remove the whole disas_neon_ls_insn() function. | ||
2 | 6 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 1505580378-9044-5-git-send-email-peter.maydell@linaro.org | 9 | Message-id: 20200430181003.21682-14-peter.maydell@linaro.org |
6 | --- | 10 | --- |
7 | hw/timer/omap_gptimer.c | 49 +++++++++++++++++++++++++++++++++++++------------ | 11 | target/arm/neon-ls.decode | 11 +++ |
8 | 1 file changed, 37 insertions(+), 12 deletions(-) | 12 | target/arm/translate-neon.inc.c | 89 +++++++++++++++++++ |
9 | 13 | target/arm/translate.c | 147 -------------------------------- | |
10 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | 14 | 3 files changed, 100 insertions(+), 147 deletions(-) |
15 | |||
16 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
11 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/omap_gptimer.c | 18 | --- a/target/arm/neon-ls.decode |
13 | +++ b/hw/timer/omap_gptimer.c | 19 | +++ b/target/arm/neon-ls.decode |
14 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | 20 | @@ -XXX,XX +XXX,XX @@ VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ |
15 | s->writeh = (uint16_t) value; | 21 | |
22 | VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | ||
23 | vd=%vd_dp | ||
24 | + | ||
25 | +# Neon load/store single structure to one lane | ||
26 | +%imm1_5_p1 5:1 !function=plus1 | ||
27 | +%imm1_6_p1 6:1 !function=plus1 | ||
28 | + | ||
29 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 00 n:2 reg_idx:3 align:1 rm:4 \ | ||
30 | + vd=%vd_dp size=0 stride=1 | ||
31 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 01 n:2 reg_idx:2 align:2 rm:4 \ | ||
32 | + vd=%vd_dp size=1 stride=%imm1_5_p1 | ||
33 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 10 n:2 reg_idx:1 align:3 rm:4 \ | ||
34 | + vd=%vd_dp size=2 stride=%imm1_6_p1 | ||
35 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate-neon.inc.c | ||
38 | +++ b/target/arm/translate-neon.inc.c | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | * It might be possible to convert it to a standalone .c file eventually. | ||
41 | */ | ||
42 | |||
43 | +static inline int plus1(DisasContext *s, int x) | ||
44 | +{ | ||
45 | + return x + 1; | ||
46 | +} | ||
47 | + | ||
48 | /* Include the generated Neon decoder */ | ||
49 | #include "decode-neon-dp.inc.c" | ||
50 | #include "decode-neon-ls.inc.c" | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | ||
52 | |||
53 | return true; | ||
16 | } | 54 | } |
17 | 55 | + | |
18 | +static uint64_t omap_gp_timer_readfn(void *opaque, hwaddr addr, | 56 | +static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) |
19 | + unsigned size) | ||
20 | +{ | 57 | +{ |
21 | + switch (size) { | 58 | + /* Neon load/store single structure to one lane */ |
59 | + int reg; | ||
60 | + int nregs = a->n + 1; | ||
61 | + int vd = a->vd; | ||
62 | + TCGv_i32 addr, tmp; | ||
63 | + | ||
64 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
65 | + return false; | ||
66 | + } | ||
67 | + | ||
68 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
69 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
70 | + return false; | ||
71 | + } | ||
72 | + | ||
73 | + /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
74 | + switch (nregs) { | ||
22 | + case 1: | 75 | + case 1: |
23 | + return omap_badwidth_read32(opaque, addr); | 76 | + if (((a->align & (1 << a->size)) != 0) || |
77 | + (a->size == 2 && ((a->align & 3) == 1 || (a->align & 3) == 2))) { | ||
78 | + return false; | ||
79 | + } | ||
80 | + break; | ||
81 | + case 3: | ||
82 | + if ((a->align & 1) != 0) { | ||
83 | + return false; | ||
84 | + } | ||
85 | + /* fall through */ | ||
24 | + case 2: | 86 | + case 2: |
25 | + return omap_gp_timer_readh(opaque, addr); | 87 | + if (a->size == 2 && (a->align & 2) != 0) { |
26 | + case 4: | 88 | + return false; |
27 | + return omap_gp_timer_readw(opaque, addr); | 89 | + } |
28 | + default: | ||
29 | + g_assert_not_reached(); | ||
30 | + } | ||
31 | +} | ||
32 | + | ||
33 | +static void omap_gp_timer_writefn(void *opaque, hwaddr addr, | ||
34 | + uint64_t value, unsigned size) | ||
35 | +{ | ||
36 | + switch (size) { | ||
37 | + case 1: | ||
38 | + omap_badwidth_write32(opaque, addr, value); | ||
39 | + break; | ||
40 | + case 2: | ||
41 | + omap_gp_timer_writeh(opaque, addr, value); | ||
42 | + break; | 90 | + break; |
43 | + case 4: | 91 | + case 4: |
44 | + omap_gp_timer_write(opaque, addr, value); | 92 | + if ((a->size == 2) && ((a->align & 3) == 3)) { |
93 | + return false; | ||
94 | + } | ||
45 | + break; | 95 | + break; |
46 | + default: | 96 | + default: |
47 | + g_assert_not_reached(); | 97 | + abort(); |
48 | + } | 98 | + } |
99 | + if ((vd + a->stride * (nregs - 1)) > 31) { | ||
100 | + /* | ||
101 | + * Attempts to write off the end of the register file are | ||
102 | + * UNPREDICTABLE; we choose to UNDEF because otherwise we would | ||
103 | + * access off the end of the array that holds the register data. | ||
104 | + */ | ||
105 | + return false; | ||
106 | + } | ||
107 | + | ||
108 | + if (!vfp_access_check(s)) { | ||
109 | + return true; | ||
110 | + } | ||
111 | + | ||
112 | + tmp = tcg_temp_new_i32(); | ||
113 | + addr = tcg_temp_new_i32(); | ||
114 | + load_reg_var(s, addr, a->rn); | ||
115 | + /* | ||
116 | + * TODO: if we implemented alignment exceptions, we should check | ||
117 | + * addr against the alignment encoded in a->align here. | ||
118 | + */ | ||
119 | + for (reg = 0; reg < nregs; reg++) { | ||
120 | + if (a->l) { | ||
121 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
122 | + s->be_data | a->size); | ||
123 | + neon_store_element(vd, a->reg_idx, a->size, tmp); | ||
124 | + } else { /* Store */ | ||
125 | + neon_load_element(tmp, vd, a->reg_idx, a->size); | ||
126 | + gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
127 | + s->be_data | a->size); | ||
128 | + } | ||
129 | + vd += a->stride; | ||
130 | + tcg_gen_addi_i32(addr, addr, 1 << a->size); | ||
131 | + } | ||
132 | + tcg_temp_free_i32(addr); | ||
133 | + tcg_temp_free_i32(tmp); | ||
134 | + | ||
135 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << a->size) * nregs); | ||
136 | + | ||
137 | + return true; | ||
49 | +} | 138 | +} |
50 | + | 139 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
51 | static const MemoryRegionOps omap_gp_timer_ops = { | 140 | index XXXXXXX..XXXXXXX 100644 |
52 | - .old_mmio = { | 141 | --- a/target/arm/translate.c |
53 | - .read = { | 142 | +++ b/target/arm/translate.c |
54 | - omap_badwidth_read32, | 143 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) |
55 | - omap_gp_timer_readh, | 144 | tcg_temp_free_i32(rd); |
56 | - omap_gp_timer_readw, | 145 | } |
57 | - }, | 146 | |
58 | - .write = { | 147 | - |
59 | - omap_badwidth_write32, | 148 | -/* Translate a NEON load/store element instruction. Return nonzero if the |
60 | - omap_gp_timer_writeh, | 149 | - instruction is invalid. */ |
61 | - omap_gp_timer_write, | 150 | -static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) |
62 | - }, | 151 | -{ |
63 | - }, | 152 | - int rd, rn, rm; |
64 | + .read = omap_gp_timer_readfn, | 153 | - int nregs; |
65 | + .write = omap_gp_timer_writefn, | 154 | - int stride; |
66 | + .valid.min_access_size = 1, | 155 | - int size; |
67 | + .valid.max_access_size = 4, | 156 | - int reg; |
68 | .endianness = DEVICE_NATIVE_ENDIAN, | 157 | - int load; |
69 | }; | 158 | - TCGv_i32 addr; |
70 | 159 | - TCGv_i32 tmp; | |
160 | - | ||
161 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
162 | - return 1; | ||
163 | - } | ||
164 | - | ||
165 | - /* FIXME: this access check should not take precedence over UNDEF | ||
166 | - * for invalid encodings; we will generate incorrect syndrome information | ||
167 | - * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
168 | - */ | ||
169 | - if (s->fp_excp_el) { | ||
170 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
171 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
172 | - return 0; | ||
173 | - } | ||
174 | - | ||
175 | - if (!s->vfp_enabled) | ||
176 | - return 1; | ||
177 | - VFP_DREG_D(rd, insn); | ||
178 | - rn = (insn >> 16) & 0xf; | ||
179 | - rm = insn & 0xf; | ||
180 | - load = (insn & (1 << 21)) != 0; | ||
181 | - if ((insn & (1 << 23)) == 0) { | ||
182 | - /* Load store all elements -- handled already by decodetree */ | ||
183 | - return 1; | ||
184 | - } else { | ||
185 | - size = (insn >> 10) & 3; | ||
186 | - if (size == 3) { | ||
187 | - /* Load single element to all lanes -- handled by decodetree */ | ||
188 | - return 1; | ||
189 | - } else { | ||
190 | - /* Single element. */ | ||
191 | - int idx = (insn >> 4) & 0xf; | ||
192 | - int reg_idx; | ||
193 | - switch (size) { | ||
194 | - case 0: | ||
195 | - reg_idx = (insn >> 5) & 7; | ||
196 | - stride = 1; | ||
197 | - break; | ||
198 | - case 1: | ||
199 | - reg_idx = (insn >> 6) & 3; | ||
200 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
201 | - break; | ||
202 | - case 2: | ||
203 | - reg_idx = (insn >> 7) & 1; | ||
204 | - stride = (insn & (1 << 6)) ? 2 : 1; | ||
205 | - break; | ||
206 | - default: | ||
207 | - abort(); | ||
208 | - } | ||
209 | - nregs = ((insn >> 8) & 3) + 1; | ||
210 | - /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
211 | - switch (nregs) { | ||
212 | - case 1: | ||
213 | - if (((idx & (1 << size)) != 0) || | ||
214 | - (size == 2 && ((idx & 3) == 1 || (idx & 3) == 2))) { | ||
215 | - return 1; | ||
216 | - } | ||
217 | - break; | ||
218 | - case 3: | ||
219 | - if ((idx & 1) != 0) { | ||
220 | - return 1; | ||
221 | - } | ||
222 | - /* fall through */ | ||
223 | - case 2: | ||
224 | - if (size == 2 && (idx & 2) != 0) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 4: | ||
229 | - if ((size == 2) && ((idx & 3) == 3)) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - abort(); | ||
235 | - } | ||
236 | - if ((rd + stride * (nregs - 1)) > 31) { | ||
237 | - /* Attempts to write off the end of the register file | ||
238 | - * are UNPREDICTABLE; we choose to UNDEF because otherwise | ||
239 | - * the neon_load_reg() would write off the end of the array. | ||
240 | - */ | ||
241 | - return 1; | ||
242 | - } | ||
243 | - tmp = tcg_temp_new_i32(); | ||
244 | - addr = tcg_temp_new_i32(); | ||
245 | - load_reg_var(s, addr, rn); | ||
246 | - for (reg = 0; reg < nregs; reg++) { | ||
247 | - if (load) { | ||
248 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
249 | - s->be_data | size); | ||
250 | - neon_store_element(rd, reg_idx, size, tmp); | ||
251 | - } else { /* Store */ | ||
252 | - neon_load_element(tmp, rd, reg_idx, size); | ||
253 | - gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
254 | - s->be_data | size); | ||
255 | - } | ||
256 | - rd += stride; | ||
257 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
258 | - } | ||
259 | - tcg_temp_free_i32(addr); | ||
260 | - tcg_temp_free_i32(tmp); | ||
261 | - stride = nregs * (1 << size); | ||
262 | - } | ||
263 | - } | ||
264 | - if (rm != 15) { | ||
265 | - TCGv_i32 base; | ||
266 | - | ||
267 | - base = load_reg(s, rn); | ||
268 | - if (rm == 13) { | ||
269 | - tcg_gen_addi_i32(base, base, stride); | ||
270 | - } else { | ||
271 | - TCGv_i32 index; | ||
272 | - index = load_reg(s, rm); | ||
273 | - tcg_gen_add_i32(base, base, index); | ||
274 | - tcg_temp_free_i32(index); | ||
275 | - } | ||
276 | - store_reg(s, rn, base); | ||
277 | - } | ||
278 | - return 0; | ||
279 | -} | ||
280 | - | ||
281 | static inline void gen_neon_narrow(int size, TCGv_i32 dest, TCGv_i64 src) | ||
282 | { | ||
283 | switch (size) { | ||
284 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
285 | } | ||
286 | return; | ||
287 | } | ||
288 | - if ((insn & 0x0f100000) == 0x04000000) { | ||
289 | - /* NEON load/store. */ | ||
290 | - if (disas_neon_ls_insn(s, insn)) { | ||
291 | - goto illegal_op; | ||
292 | - } | ||
293 | - return; | ||
294 | - } | ||
295 | if ((insn & 0x0e000f00) == 0x0c000100) { | ||
296 | if (arm_dc_feature(s, ARM_FEATURE_IWMMXT)) { | ||
297 | /* iWMMXt register transfer. */ | ||
298 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
299 | } | ||
300 | break; | ||
301 | case 12: | ||
302 | - if ((insn & 0x01100000) == 0x01000000) { | ||
303 | - if (disas_neon_ls_insn(s, insn)) { | ||
304 | - goto illegal_op; | ||
305 | - } | ||
306 | - break; | ||
307 | - } | ||
308 | goto illegal_op; | ||
309 | default: | ||
310 | illegal_op: | ||
71 | -- | 311 | -- |
72 | 2.7.4 | 312 | 2.20.1 |
73 | 313 | ||
74 | 314 | diff view generated by jsdifflib |
1 | Update the nvic_recompute_state() code to handle the security | 1 | Convert the Neon 3-reg-same VADD and VSUB insns to decodetree. |
---|---|---|---|
2 | extension and its associated banked registers. | ||
3 | 2 | ||
4 | Code that uses the resulting cached state (ie the irq | 3 | Note that we don't need the neon_3r_sizes[op] check here because all |
5 | acknowledge and complete code) will be updated in a later | 4 | size values are OK for VADD and VSUB; we'll add this when we convert |
6 | commit. | 5 | the first insn that has size restrictions. |
6 | |||
7 | For this we need one of the GVecGen*Fn typedefs currently in | ||
8 | translate-a64.h; move them all to translate.h as a block so they | ||
9 | are visible to the 32-bit decoder. | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1505240046-11454-9-git-send-email-peter.maydell@linaro.org | 13 | Message-id: 20200430181003.21682-15-peter.maydell@linaro.org |
11 | --- | 14 | --- |
12 | hw/intc/armv7m_nvic.c | 151 ++++++++++++++++++++++++++++++++++++++++++++++++-- | 15 | target/arm/translate-a64.h | 9 -------- |
13 | hw/intc/trace-events | 1 + | 16 | target/arm/translate.h | 9 ++++++++ |
14 | 2 files changed, 147 insertions(+), 5 deletions(-) | 17 | target/arm/neon-dp.decode | 17 +++++++++++++++ |
18 | target/arm/translate-neon.inc.c | 38 +++++++++++++++++++++++++++++++++ | ||
19 | target/arm/translate.c | 14 ++++-------- | ||
20 | 5 files changed, 68 insertions(+), 19 deletions(-) | ||
15 | 21 | ||
16 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 22 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
17 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/intc/armv7m_nvic.c | 24 | --- a/target/arm/translate-a64.h |
19 | +++ b/hw/intc/armv7m_nvic.c | 25 | +++ b/target/arm/translate-a64.h |
26 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) | ||
27 | |||
28 | bool disas_sve(DisasContext *, uint32_t); | ||
29 | |||
30 | -/* Note that the gvec expanders operate on offsets + sizes. */ | ||
31 | -typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
32 | -typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
33 | - uint32_t, uint32_t); | ||
34 | -typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
35 | - uint32_t, uint32_t, uint32_t); | ||
36 | -typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
37 | - uint32_t, uint32_t, uint32_t); | ||
38 | - | ||
39 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ | ||
40 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate.h | ||
43 | +++ b/target/arm/translate.h | ||
44 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | ||
45 | #define dc_isar_feature(name, ctx) \ | ||
46 | ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); }) | ||
47 | |||
48 | +/* Note that the gvec expanders operate on offsets + sizes. */ | ||
49 | +typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
50 | +typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
51 | + uint32_t, uint32_t); | ||
52 | +typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
53 | + uint32_t, uint32_t, uint32_t); | ||
54 | +typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
55 | + uint32_t, uint32_t, uint32_t); | ||
56 | + | ||
57 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
58 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/neon-dp.decode | ||
61 | +++ b/target/arm/neon-dp.decode | ||
20 | @@ -XXX,XX +XXX,XX @@ | 62 | @@ -XXX,XX +XXX,XX @@ |
21 | * (higher than the highest possible priority value) | 63 | # |
22 | */ | 64 | # This file is processed by scripts/decodetree.py |
23 | #define NVIC_NOEXC_PRIO 0x100 | 65 | # |
24 | +/* Maximum priority of non-secure exceptions when AIRCR.PRIS is set */ | 66 | +# VFP/Neon register fields; same as vfp.decode |
25 | +#define NVIC_NS_PRIO_LIMIT 0x80 | 67 | +%vm_dp 5:1 0:4 |
26 | 68 | +%vn_dp 7:1 16:4 | |
27 | static const uint8_t nvic_id[] = { | 69 | +%vd_dp 22:1 12:4 |
28 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | 70 | |
29 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | 71 | # Encodings for Neon data processing instructions where the T32 encoding |
30 | return false; | 72 | # is a simple transformation of the A32 encoding. |
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | # 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
75 | # This file works on the A32 encoding only; calling code for T32 has to | ||
76 | # transform the insn into the A32 version first. | ||
77 | + | ||
78 | +###################################################################### | ||
79 | +# 3-reg-same grouping: | ||
80 | +# 1111 001 U 0 D sz:2 Vn:4 Vd:4 opc:4 N Q M op Vm:4 | ||
81 | +###################################################################### | ||
82 | + | ||
83 | +&3same vm vn vd q size | ||
84 | + | ||
85 | +@3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
86 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
87 | + | ||
88 | +VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
89 | +VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
90 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/translate-neon.inc.c | ||
93 | +++ b/target/arm/translate-neon.inc.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
95 | |||
96 | return true; | ||
31 | } | 97 | } |
32 | 98 | + | |
33 | +static bool exc_is_banked(int exc) | 99 | +static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) |
34 | +{ | 100 | +{ |
35 | + /* Return true if this is one of the limited set of exceptions which | 101 | + int vec_size = a->q ? 16 : 8; |
36 | + * are banked (and thus have state in sec_vectors[]) | 102 | + int rd_ofs = neon_reg_offset(a->vd, 0); |
37 | + */ | 103 | + int rn_ofs = neon_reg_offset(a->vn, 0); |
38 | + return exc == ARMV7M_EXCP_HARD || | 104 | + int rm_ofs = neon_reg_offset(a->vm, 0); |
39 | + exc == ARMV7M_EXCP_MEM || | ||
40 | + exc == ARMV7M_EXCP_USAGE || | ||
41 | + exc == ARMV7M_EXCP_SVC || | ||
42 | + exc == ARMV7M_EXCP_PENDSV || | ||
43 | + exc == ARMV7M_EXCP_SYSTICK; | ||
44 | +} | ||
45 | + | 105 | + |
46 | /* Return a mask word which clears the subpriority bits from | 106 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
47 | * a priority value for an M-profile exception, leaving only | ||
48 | * the group priority. | ||
49 | */ | ||
50 | -static inline uint32_t nvic_gprio_mask(NVICState *s) | ||
51 | +static inline uint32_t nvic_gprio_mask(NVICState *s, bool secure) | ||
52 | +{ | ||
53 | + return ~0U << (s->prigroup[secure] + 1); | ||
54 | +} | ||
55 | + | ||
56 | +static bool exc_targets_secure(NVICState *s, int exc) | ||
57 | +{ | ||
58 | + /* Return true if this non-banked exception targets Secure state. */ | ||
59 | + if (!arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
60 | + return false; | 107 | + return false; |
61 | + } | 108 | + } |
62 | + | 109 | + |
63 | + if (exc >= NVIC_FIRST_IRQ) { | 110 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
64 | + return !s->itns[exc]; | 111 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
112 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
113 | + return false; | ||
65 | + } | 114 | + } |
66 | + | 115 | + |
67 | + /* Function shouldn't be called for banked exceptions. */ | 116 | + if ((a->vn | a->vm | a->vd) & a->q) { |
68 | + assert(!exc_is_banked(exc)); | 117 | + return false; |
118 | + } | ||
69 | + | 119 | + |
70 | + switch (exc) { | 120 | + if (!vfp_access_check(s)) { |
71 | + case ARMV7M_EXCP_NMI: | ||
72 | + case ARMV7M_EXCP_BUS: | ||
73 | + return !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK); | ||
74 | + case ARMV7M_EXCP_SECURE: | ||
75 | + return true; | ||
76 | + case ARMV7M_EXCP_DEBUG: | ||
77 | + /* TODO: controlled by DEMCR.SDME, which we don't yet implement */ | ||
78 | + return false; | ||
79 | + default: | ||
80 | + /* reset, and reserved (unused) low exception numbers. | ||
81 | + * We'll get called by code that loops through all the exception | ||
82 | + * numbers, but it doesn't matter what we return here as these | ||
83 | + * non-existent exceptions will never be pended or active. | ||
84 | + */ | ||
85 | + return true; | 121 | + return true; |
86 | + } | 122 | + } |
123 | + | ||
124 | + fn(a->size, rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
125 | + return true; | ||
87 | +} | 126 | +} |
88 | + | 127 | + |
89 | +static int exc_group_prio(NVICState *s, int rawprio, bool targets_secure) | 128 | +#define DO_3SAME(INSN, FUNC) \ |
90 | +{ | 129 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ |
91 | + /* Return the group priority for this exception, given its raw | 130 | + { \ |
92 | + * (group-and-subgroup) priority value and whether it is targeting | 131 | + return do_3same(s, a, FUNC); \ |
93 | + * secure state or not. | ||
94 | + */ | ||
95 | + if (rawprio < 0) { | ||
96 | + return rawprio; | ||
97 | + } | ||
98 | + rawprio &= nvic_gprio_mask(s, targets_secure); | ||
99 | + /* AIRCR.PRIS causes us to squash all NS priorities into the | ||
100 | + * lower half of the total range | ||
101 | + */ | ||
102 | + if (!targets_secure && | ||
103 | + (s->cpu->env.v7m.aircr & R_V7M_AIRCR_PRIS_MASK)) { | ||
104 | + rawprio = (rawprio >> 1) + NVIC_NS_PRIO_LIMIT; | ||
105 | + } | ||
106 | + return rawprio; | ||
107 | +} | ||
108 | + | ||
109 | +/* Recompute vectpending and exception_prio for a CPU which implements | ||
110 | + * the Security extension | ||
111 | + */ | ||
112 | +static void nvic_recompute_state_secure(NVICState *s) | ||
113 | { | ||
114 | - return ~0U << (s->prigroup[M_REG_NS] + 1); | ||
115 | + int i, bank; | ||
116 | + int pend_prio = NVIC_NOEXC_PRIO; | ||
117 | + int active_prio = NVIC_NOEXC_PRIO; | ||
118 | + int pend_irq = 0; | ||
119 | + bool pending_is_s_banked = false; | ||
120 | + | ||
121 | + /* R_CQRV: precedence is by: | ||
122 | + * - lowest group priority; if both the same then | ||
123 | + * - lowest subpriority; if both the same then | ||
124 | + * - lowest exception number; if both the same (ie banked) then | ||
125 | + * - secure exception takes precedence | ||
126 | + * Compare pseudocode RawExecutionPriority. | ||
127 | + * Annoyingly, now we have two prigroup values (for S and NS) | ||
128 | + * we can't do the loop comparison on raw priority values. | ||
129 | + */ | ||
130 | + for (i = 1; i < s->num_irq; i++) { | ||
131 | + for (bank = M_REG_S; bank >= M_REG_NS; bank--) { | ||
132 | + VecInfo *vec; | ||
133 | + int prio; | ||
134 | + bool targets_secure; | ||
135 | + | ||
136 | + if (bank == M_REG_S) { | ||
137 | + if (!exc_is_banked(i)) { | ||
138 | + continue; | ||
139 | + } | ||
140 | + vec = &s->sec_vectors[i]; | ||
141 | + targets_secure = true; | ||
142 | + } else { | ||
143 | + vec = &s->vectors[i]; | ||
144 | + targets_secure = !exc_is_banked(i) && exc_targets_secure(s, i); | ||
145 | + } | ||
146 | + | ||
147 | + prio = exc_group_prio(s, vec->prio, targets_secure); | ||
148 | + if (vec->enabled && vec->pending && prio < pend_prio) { | ||
149 | + pend_prio = prio; | ||
150 | + pend_irq = i; | ||
151 | + pending_is_s_banked = (bank == M_REG_S); | ||
152 | + } | ||
153 | + if (vec->active && prio < active_prio) { | ||
154 | + active_prio = prio; | ||
155 | + } | ||
156 | + } | ||
157 | + } | 132 | + } |
158 | + | 133 | + |
159 | + s->vectpending_is_s_banked = pending_is_s_banked; | 134 | +DO_3SAME(VADD, tcg_gen_gvec_add) |
160 | + s->vectpending = pend_irq; | 135 | +DO_3SAME(VSUB, tcg_gen_gvec_sub) |
161 | + s->vectpending_prio = pend_prio; | 136 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
162 | + s->exception_prio = active_prio; | 137 | index XXXXXXX..XXXXXXX 100644 |
138 | --- a/target/arm/translate.c | ||
139 | +++ b/target/arm/translate.c | ||
140 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
141 | } | ||
142 | return 0; | ||
143 | |||
144 | - case NEON_3R_VADD_VSUB: | ||
145 | - if (u) { | ||
146 | - tcg_gen_gvec_sub(size, rd_ofs, rn_ofs, rm_ofs, | ||
147 | - vec_size, vec_size); | ||
148 | - } else { | ||
149 | - tcg_gen_gvec_add(size, rd_ofs, rn_ofs, rm_ofs, | ||
150 | - vec_size, vec_size); | ||
151 | - } | ||
152 | - return 0; | ||
153 | - | ||
154 | case NEON_3R_VQADD: | ||
155 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
156 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
157 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
158 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
159 | u ? &ushl_op[size] : &sshl_op[size]); | ||
160 | return 0; | ||
163 | + | 161 | + |
164 | + trace_nvic_recompute_state_secure(s->vectpending, | 162 | + case NEON_3R_VADD_VSUB: |
165 | + s->vectpending_is_s_banked, | 163 | + /* Already handled by decodetree */ |
166 | + s->vectpending_prio, | 164 | + return 1; |
167 | + s->exception_prio); | 165 | } |
168 | } | 166 | |
169 | 167 | if (size == 3) { | |
170 | /* Recompute vectpending and exception_prio */ | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
172 | int active_prio = NVIC_NOEXC_PRIO; | ||
173 | int pend_irq = 0; | ||
174 | |||
175 | + /* In theory we could write one function that handled both | ||
176 | + * the "security extension present" and "not present"; however | ||
177 | + * the security related changes significantly complicate the | ||
178 | + * recomputation just by themselves and mixing both cases together | ||
179 | + * would be even worse, so we retain a separate non-secure-only | ||
180 | + * version for CPUs which don't implement the security extension. | ||
181 | + */ | ||
182 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY)) { | ||
183 | + nvic_recompute_state_secure(s); | ||
184 | + return; | ||
185 | + } | ||
186 | + | ||
187 | for (i = 1; i < s->num_irq; i++) { | ||
188 | VecInfo *vec = &s->vectors[i]; | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static void nvic_recompute_state(NVICState *s) | ||
191 | } | ||
192 | |||
193 | if (active_prio > 0) { | ||
194 | - active_prio &= nvic_gprio_mask(s); | ||
195 | + active_prio &= nvic_gprio_mask(s, false); | ||
196 | } | ||
197 | |||
198 | if (pend_prio > 0) { | ||
199 | - pend_prio &= nvic_gprio_mask(s); | ||
200 | + pend_prio &= nvic_gprio_mask(s, false); | ||
201 | } | ||
202 | |||
203 | s->vectpending = pend_irq; | ||
204 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
205 | } else if (env->v7m.primask[env->v7m.secure]) { | ||
206 | running = 0; | ||
207 | } else if (env->v7m.basepri[env->v7m.secure] > 0) { | ||
208 | - running = env->v7m.basepri[env->v7m.secure] & nvic_gprio_mask(s); | ||
209 | + running = env->v7m.basepri[env->v7m.secure] & | ||
210 | + nvic_gprio_mask(s, env->v7m.secure); | ||
211 | } else { | ||
212 | running = NVIC_NOEXC_PRIO; /* lower than any possible priority */ | ||
213 | } | ||
214 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/hw/intc/trace-events | ||
217 | +++ b/hw/intc/trace-events | ||
218 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
219 | |||
220 | # hw/intc/armv7m_nvic.c | ||
221 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
222 | +nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
223 | nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
224 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
225 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
226 | -- | 168 | -- |
227 | 2.7.4 | 169 | 2.20.1 |
228 | 170 | ||
229 | 171 | diff view generated by jsdifflib |
1 | The ICSR NVIC register is banked for v8M. This doesn't | 1 | Convert the Neon logic ops in the 3-reg-same grouping to decodetree. |
---|---|---|---|
2 | require any new state, but it does mean that some bits | 2 | Note that for the logic ops the 'size' field forms part of their |
3 | are controlled by BFHNFNMINS and some bits must work | 3 | decode and the actual operations are always bitwise. |
4 | with the correct banked exception. There is also a new | ||
5 | in v8M PENDNMICLR bit. | ||
6 | 4 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 1505240046-11454-18-git-send-email-peter.maydell@linaro.org | 7 | Message-id: 20200430181003.21682-16-peter.maydell@linaro.org |
10 | --- | 8 | --- |
11 | hw/intc/armv7m_nvic.c | 45 ++++++++++++++++++++++++++++++++------------- | 9 | target/arm/neon-dp.decode | 12 +++++++++++ |
12 | 1 file changed, 32 insertions(+), 13 deletions(-) | 10 | target/arm/translate-neon.inc.c | 19 +++++++++++++++++ |
11 | target/arm/translate.c | 38 +-------------------------------- | ||
12 | 3 files changed, 32 insertions(+), 37 deletions(-) | ||
13 | 13 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/target/arm/neon-dp.decode |
17 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/target/arm/neon-dp.decode |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 18 | @@ -XXX,XX +XXX,XX @@ |
19 | } | 19 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ |
20 | case 0xd00: /* CPUID Base. */ | 20 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp |
21 | return cpu->midr; | 21 | |
22 | - case 0xd04: /* Interrupt Control State. */ | 22 | +@3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ |
23 | + case 0xd04: /* Interrupt Control State (ICSR) */ | 23 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 |
24 | /* VECTACTIVE */ | 24 | + |
25 | val = cpu->env.v7m.exception; | 25 | +VAND_3s 1111 001 0 0 . 00 .... .... 0001 ... 1 .... @3same_logic |
26 | /* VECTPENDING */ | 26 | +VBIC_3s 1111 001 0 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
27 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 27 | +VORR_3s 1111 001 0 0 . 10 .... .... 0001 ... 1 .... @3same_logic |
28 | if (nvic_rettobase(s)) { | 28 | +VORN_3s 1111 001 0 0 . 11 .... .... 0001 ... 1 .... @3same_logic |
29 | val |= (1 << 11); | 29 | +VEOR_3s 1111 001 1 0 . 00 .... .... 0001 ... 1 .... @3same_logic |
30 | +VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
31 | +VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
32 | +VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
33 | + | ||
34 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
35 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
41 | |||
42 | DO_3SAME(VADD, tcg_gen_gvec_add) | ||
43 | DO_3SAME(VSUB, tcg_gen_gvec_sub) | ||
44 | +DO_3SAME(VAND, tcg_gen_gvec_and) | ||
45 | +DO_3SAME(VBIC, tcg_gen_gvec_andc) | ||
46 | +DO_3SAME(VORR, tcg_gen_gvec_or) | ||
47 | +DO_3SAME(VORN, tcg_gen_gvec_orc) | ||
48 | +DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
49 | + | ||
50 | +/* These insns are all gvec_bitsel but with the inputs in various orders. */ | ||
51 | +#define DO_3SAME_BITSEL(INSN, O1, O2, O3) \ | ||
52 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
53 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
54 | + uint32_t oprsz, uint32_t maxsz) \ | ||
55 | + { \ | ||
56 | + tcg_gen_gvec_bitsel(vece, rd_ofs, O1, O2, O3, oprsz, maxsz); \ | ||
57 | + } \ | ||
58 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
59 | + | ||
60 | +DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
61 | +DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
62 | +DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
63 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/translate.c | ||
66 | +++ b/target/arm/translate.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
68 | } | ||
69 | return 1; | ||
70 | |||
71 | - case NEON_3R_LOGIC: /* Logic ops. */ | ||
72 | - switch ((u << 2) | size) { | ||
73 | - case 0: /* VAND */ | ||
74 | - tcg_gen_gvec_and(0, rd_ofs, rn_ofs, rm_ofs, | ||
75 | - vec_size, vec_size); | ||
76 | - break; | ||
77 | - case 1: /* VBIC */ | ||
78 | - tcg_gen_gvec_andc(0, rd_ofs, rn_ofs, rm_ofs, | ||
79 | - vec_size, vec_size); | ||
80 | - break; | ||
81 | - case 2: /* VORR */ | ||
82 | - tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | ||
83 | - vec_size, vec_size); | ||
84 | - break; | ||
85 | - case 3: /* VORN */ | ||
86 | - tcg_gen_gvec_orc(0, rd_ofs, rn_ofs, rm_ofs, | ||
87 | - vec_size, vec_size); | ||
88 | - break; | ||
89 | - case 4: /* VEOR */ | ||
90 | - tcg_gen_gvec_xor(0, rd_ofs, rn_ofs, rm_ofs, | ||
91 | - vec_size, vec_size); | ||
92 | - break; | ||
93 | - case 5: /* VBSL */ | ||
94 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rd_ofs, rn_ofs, rm_ofs, | ||
95 | - vec_size, vec_size); | ||
96 | - break; | ||
97 | - case 6: /* VBIT */ | ||
98 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rn_ofs, rd_ofs, | ||
99 | - vec_size, vec_size); | ||
100 | - break; | ||
101 | - case 7: /* VBIF */ | ||
102 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rd_ofs, rn_ofs, | ||
103 | - vec_size, vec_size); | ||
104 | - break; | ||
105 | - } | ||
106 | - return 0; | ||
107 | - | ||
108 | case NEON_3R_VQADD: | ||
109 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
110 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | return 0; | ||
113 | |||
114 | case NEON_3R_VADD_VSUB: | ||
115 | + case NEON_3R_LOGIC: | ||
116 | /* Already handled by decodetree */ | ||
117 | return 1; | ||
30 | } | 118 | } |
31 | - /* PENDSTSET */ | ||
32 | - if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | ||
33 | - val |= (1 << 26); | ||
34 | - } | ||
35 | - /* PENDSVSET */ | ||
36 | - if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | ||
37 | - val |= (1 << 28); | ||
38 | + if (attrs.secure) { | ||
39 | + /* PENDSTSET */ | ||
40 | + if (s->sec_vectors[ARMV7M_EXCP_SYSTICK].pending) { | ||
41 | + val |= (1 << 26); | ||
42 | + } | ||
43 | + /* PENDSVSET */ | ||
44 | + if (s->sec_vectors[ARMV7M_EXCP_PENDSV].pending) { | ||
45 | + val |= (1 << 28); | ||
46 | + } | ||
47 | + } else { | ||
48 | + /* PENDSTSET */ | ||
49 | + if (s->vectors[ARMV7M_EXCP_SYSTICK].pending) { | ||
50 | + val |= (1 << 26); | ||
51 | + } | ||
52 | + /* PENDSVSET */ | ||
53 | + if (s->vectors[ARMV7M_EXCP_PENDSV].pending) { | ||
54 | + val |= (1 << 28); | ||
55 | + } | ||
56 | } | ||
57 | /* NMIPENDSET */ | ||
58 | - if (s->vectors[ARMV7M_EXCP_NMI].pending) { | ||
59 | + if ((cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) && | ||
60 | + s->vectors[ARMV7M_EXCP_NMI].pending) { | ||
61 | val |= (1 << 31); | ||
62 | } | ||
63 | - /* ISRPREEMPT not implemented */ | ||
64 | + /* ISRPREEMPT: RES0 when halting debug not implemented */ | ||
65 | + /* STTNS: RES0 for the Main Extension */ | ||
66 | return val; | ||
67 | case 0xd08: /* Vector Table Offset. */ | ||
68 | return cpu->env.v7m.vecbase[attrs.secure]; | ||
69 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
70 | nvic_irq_update(s); | ||
71 | break; | ||
72 | } | ||
73 | - case 0xd04: /* Interrupt Control State. */ | ||
74 | - if (value & (1 << 31)) { | ||
75 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
76 | + case 0xd04: /* Interrupt Control State (ICSR) */ | ||
77 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | ||
78 | + if (value & (1 << 31)) { | ||
79 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI, false); | ||
80 | + } else if (value & (1 << 30) && | ||
81 | + arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
82 | + /* PENDNMICLR didn't exist in v7M */ | ||
83 | + armv7m_nvic_clear_pending(s, ARMV7M_EXCP_NMI, false); | ||
84 | + } | ||
85 | } | ||
86 | if (value & (1 << 28)) { | ||
87 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_PENDSV, attrs.secure); | ||
88 | -- | 119 | -- |
89 | 2.7.4 | 120 | 2.20.1 |
90 | 121 | ||
91 | 122 | diff view generated by jsdifflib |
1 | In v7M, the fixed-priority exceptions are: | 1 | Convert the Neon 3-reg-same VMAX and VMIN insns to decodetree. |
---|---|---|---|
2 | Reset: -3 | ||
3 | NMI: -2 | ||
4 | HardFault: -1 | ||
5 | |||
6 | In v8M, this changes because Secure HardFault may need | ||
7 | to be prioritised above NMI: | ||
8 | Reset: -4 | ||
9 | Secure HardFault if AIRCR.BFHFNMINS == 1: -3 | ||
10 | NMI: -2 | ||
11 | Secure HardFault if AIRCR.BFHFNMINS == 0: -1 | ||
12 | NonSecure HardFault: -1 | ||
13 | |||
14 | Make these changes, including support for changing the | ||
15 | priority of Secure HardFault as AIRCR.BFHFNMINS changes. | ||
16 | 2 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 1505240046-11454-14-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20200430181003.21682-17-peter.maydell@linaro.org |
20 | --- | 6 | --- |
21 | hw/intc/armv7m_nvic.c | 22 +++++++++++++++++++--- | 7 | target/arm/neon-dp.decode | 5 +++++ |
22 | 1 file changed, 19 insertions(+), 3 deletions(-) | 8 | target/arm/translate-neon.inc.c | 14 ++++++++++++++ |
9 | target/arm/translate.c | 21 ++------------------- | ||
10 | 3 files changed, 21 insertions(+), 19 deletions(-) | ||
23 | 11 | ||
24 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
25 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/intc/armv7m_nvic.c | 14 | --- a/target/arm/neon-dp.decode |
27 | +++ b/hw/intc/armv7m_nvic.c | 15 | +++ b/target/arm/neon-dp.decode |
28 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 16 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
29 | (R_V7M_AIRCR_SYSRESETREQS_MASK | | 17 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic |
30 | R_V7M_AIRCR_BFHFNMINS_MASK | | 18 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic |
31 | R_V7M_AIRCR_PRIS_MASK); | 19 | |
32 | + /* BFHFNMINS changes the priority of Secure HardFault */ | 20 | +VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
33 | + if (cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK) { | 21 | +VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
34 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -3; | 22 | +VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same |
35 | + } else { | 23 | +VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same |
36 | + s->sec_vectors[ARMV7M_EXCP_HARD].prio = -1; | 24 | + |
37 | + } | 25 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same |
38 | } | 26 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same |
39 | nvic_irq_update(s); | 27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
32 | DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
33 | DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
34 | DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
35 | + | ||
36 | +#define DO_3SAME_NO_SZ_3(INSN, FUNC) \ | ||
37 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
38 | + { \ | ||
39 | + if (a->size == 3) { \ | ||
40 | + return false; \ | ||
41 | + } \ | ||
42 | + return do_3same(s, a, FUNC); \ | ||
43 | + } | ||
44 | + | ||
45 | +DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
46 | +DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
47 | +DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
48 | +DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
49 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/translate.c | ||
52 | +++ b/target/arm/translate.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
54 | rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
55 | return 0; | ||
56 | |||
57 | - case NEON_3R_VMAX: | ||
58 | - if (u) { | ||
59 | - tcg_gen_gvec_umax(size, rd_ofs, rn_ofs, rm_ofs, | ||
60 | - vec_size, vec_size); | ||
61 | - } else { | ||
62 | - tcg_gen_gvec_smax(size, rd_ofs, rn_ofs, rm_ofs, | ||
63 | - vec_size, vec_size); | ||
64 | - } | ||
65 | - return 0; | ||
66 | - case NEON_3R_VMIN: | ||
67 | - if (u) { | ||
68 | - tcg_gen_gvec_umin(size, rd_ofs, rn_ofs, rm_ofs, | ||
69 | - vec_size, vec_size); | ||
70 | - } else { | ||
71 | - tcg_gen_gvec_smin(size, rd_ofs, rn_ofs, rm_ofs, | ||
72 | - vec_size, vec_size); | ||
73 | - } | ||
74 | - return 0; | ||
75 | - | ||
76 | case NEON_3R_VSHL: | ||
77 | /* Note the operation is vshl vd,vm,vn */ | ||
78 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
79 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
80 | |||
81 | case NEON_3R_VADD_VSUB: | ||
82 | case NEON_3R_LOGIC: | ||
83 | + case NEON_3R_VMAX: | ||
84 | + case NEON_3R_VMIN: | ||
85 | /* Already handled by decodetree */ | ||
86 | return 1; | ||
40 | } | 87 | } |
41 | @@ -XXX,XX +XXX,XX @@ static int nvic_post_load(void *opaque, int version_id) | ||
42 | { | ||
43 | NVICState *s = opaque; | ||
44 | unsigned i; | ||
45 | + int resetprio; | ||
46 | |||
47 | /* Check for out of range priority settings */ | ||
48 | - if (s->vectors[ARMV7M_EXCP_RESET].prio != -3 || | ||
49 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | ||
50 | + | ||
51 | + if (s->vectors[ARMV7M_EXCP_RESET].prio != resetprio || | ||
52 | s->vectors[ARMV7M_EXCP_NMI].prio != -2 || | ||
53 | s->vectors[ARMV7M_EXCP_HARD].prio != -1) { | ||
54 | return 1; | ||
55 | @@ -XXX,XX +XXX,XX @@ static int nvic_security_post_load(void *opaque, int version_id) | ||
56 | int i; | ||
57 | |||
58 | /* Check for out of range priority settings */ | ||
59 | - if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1) { | ||
60 | + if (s->sec_vectors[ARMV7M_EXCP_HARD].prio != -1 | ||
61 | + && s->sec_vectors[ARMV7M_EXCP_HARD].prio != -3) { | ||
62 | + /* We can't cross-check against AIRCR.BFHFNMINS as we don't know | ||
63 | + * if the CPU state has been migrated yet; a mismatch won't | ||
64 | + * cause the emulation to blow up, though. | ||
65 | + */ | ||
66 | return 1; | ||
67 | } | ||
68 | for (i = ARMV7M_EXCP_MEM; i < ARRAY_SIZE(s->sec_vectors); i++) { | ||
69 | @@ -XXX,XX +XXX,XX @@ static Property props_nvic[] = { | ||
70 | |||
71 | static void armv7m_nvic_reset(DeviceState *dev) | ||
72 | { | ||
73 | + int resetprio; | ||
74 | NVICState *s = NVIC(dev); | ||
75 | |||
76 | s->vectors[ARMV7M_EXCP_NMI].enabled = 1; | ||
77 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
78 | s->vectors[ARMV7M_EXCP_PENDSV].enabled = 1; | ||
79 | s->vectors[ARMV7M_EXCP_SYSTICK].enabled = 1; | ||
80 | |||
81 | - s->vectors[ARMV7M_EXCP_RESET].prio = -3; | ||
82 | + resetprio = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? -4 : -3; | ||
83 | + s->vectors[ARMV7M_EXCP_RESET].prio = resetprio; | ||
84 | s->vectors[ARMV7M_EXCP_NMI].prio = -2; | ||
85 | s->vectors[ARMV7M_EXCP_HARD].prio = -1; | ||
86 | |||
87 | -- | 88 | -- |
88 | 2.7.4 | 89 | 2.20.1 |
89 | 90 | ||
90 | 91 | diff view generated by jsdifflib |
1 | Update the code in nvic_rettobase() so that it checks the | 1 | Convert the Neon comparison ops in the 3-reg-same grouping |
---|---|---|---|
2 | sec_vectors[] array as well as the vectors[] array if needed. | 2 | to decodetree. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 1505240046-11454-7-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20200430181003.21682-18-peter.maydell@linaro.org |
7 | --- | 7 | --- |
8 | hw/intc/armv7m_nvic.c | 5 ++++- | 8 | target/arm/neon-dp.decode | 8 ++++++++ |
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | 9 | target/arm/translate-neon.inc.c | 22 ++++++++++++++++++++++ |
10 | target/arm/translate.c | 23 +++-------------------- | ||
11 | 3 files changed, 33 insertions(+), 20 deletions(-) | ||
10 | 12 | ||
11 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/neon-dp.decode |
14 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/neon-dp.decode |
15 | @@ -XXX,XX +XXX,XX @@ static int nvic_pending_prio(NVICState *s) | 17 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
16 | static bool nvic_rettobase(NVICState *s) | 18 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic |
17 | { | 19 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic |
18 | int irq, nhand = 0; | 20 | |
19 | + bool check_sec = arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY); | 21 | +VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same |
20 | 22 | +VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | |
21 | for (irq = ARMV7M_EXCP_RESET; irq < s->num_irq; irq++) { | 23 | +VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same |
22 | - if (s->vectors[irq].active) { | 24 | +VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same |
23 | + if (s->vectors[irq].active || | 25 | + |
24 | + (check_sec && irq < NVIC_INTERNAL_VECTORS && | 26 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
25 | + s->sec_vectors[irq].active)) { | 27 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
26 | nhand++; | 28 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same |
27 | if (nhand == 2) { | 29 | @@ -XXX,XX +XXX,XX @@ VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same |
28 | return 0; | 30 | |
31 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
32 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
33 | + | ||
34 | +VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | ||
35 | +VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
41 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
42 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
44 | + | ||
45 | +#define DO_3SAME_CMP(INSN, COND) \ | ||
46 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
47 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
48 | + uint32_t oprsz, uint32_t maxsz) \ | ||
49 | + { \ | ||
50 | + tcg_gen_gvec_cmp(COND, vece, rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz); \ | ||
51 | + } \ | ||
52 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
53 | + | ||
54 | +DO_3SAME_CMP(VCGT_S, TCG_COND_GT) | ||
55 | +DO_3SAME_CMP(VCGT_U, TCG_COND_GTU) | ||
56 | +DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
57 | +DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
58 | +DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
59 | + | ||
60 | +static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
61 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
62 | +{ | ||
63 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
64 | +} | ||
65 | +DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate.c | ||
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
71 | u ? &mls_op[size] : &mla_op[size]); | ||
72 | return 0; | ||
73 | |||
74 | - case NEON_3R_VTST_VCEQ: | ||
75 | - if (u) { /* VCEQ */ | ||
76 | - tcg_gen_gvec_cmp(TCG_COND_EQ, size, rd_ofs, rn_ofs, rm_ofs, | ||
77 | - vec_size, vec_size); | ||
78 | - } else { /* VTST */ | ||
79 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
80 | - vec_size, vec_size, &cmtst_op[size]); | ||
81 | - } | ||
82 | - return 0; | ||
83 | - | ||
84 | - case NEON_3R_VCGT: | ||
85 | - tcg_gen_gvec_cmp(u ? TCG_COND_GTU : TCG_COND_GT, size, | ||
86 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
87 | - return 0; | ||
88 | - | ||
89 | - case NEON_3R_VCGE: | ||
90 | - tcg_gen_gvec_cmp(u ? TCG_COND_GEU : TCG_COND_GE, size, | ||
91 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
92 | - return 0; | ||
93 | - | ||
94 | case NEON_3R_VSHL: | ||
95 | /* Note the operation is vshl vd,vm,vn */ | ||
96 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
97 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
98 | case NEON_3R_LOGIC: | ||
99 | case NEON_3R_VMAX: | ||
100 | case NEON_3R_VMIN: | ||
101 | + case NEON_3R_VTST_VCEQ: | ||
102 | + case NEON_3R_VCGT: | ||
103 | + case NEON_3R_VCGE: | ||
104 | /* Already handled by decodetree */ | ||
105 | return 1; | ||
106 | } | ||
29 | -- | 107 | -- |
30 | 2.7.4 | 108 | 2.20.1 |
31 | 109 | ||
32 | 110 | diff view generated by jsdifflib |
1 | When escalating to HardFault, we must go into Lockup if we | 1 | Convert the Neon VQADD/VQSUB insns in the 3-reg-same grouping |
---|---|---|---|
2 | can't take the synchronous HardFault because the current | 2 | to decodetree. |
3 | execution priority is already at or below the priority of | ||
4 | HardFault. In v7M HF is always priority -1 so a simple < 0 | ||
5 | comparison sufficed; in v8M the priority of HardFault can | ||
6 | vary depending on whether it is a Secure or NonSecure | ||
7 | HardFault, so we must check against the priority of the | ||
8 | HardFault exception vector we're about to use. | ||
9 | 3 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 1505240046-11454-13-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20200430181003.21682-19-peter.maydell@linaro.org |
13 | --- | 7 | --- |
14 | hw/intc/armv7m_nvic.c | 23 ++++++++++++----------- | 8 | target/arm/neon-dp.decode | 6 ++++++ |
15 | 1 file changed, 12 insertions(+), 11 deletions(-) | 9 | target/arm/translate-neon.inc.c | 15 +++++++++++++++ |
10 | target/arm/translate.c | 14 ++------------ | ||
11 | 3 files changed, 23 insertions(+), 12 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/neon-dp.decode |
20 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/neon-dp.decode |
21 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 17 | @@ -XXX,XX +XXX,XX @@ |
22 | } | 18 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ |
23 | 19 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | |
24 | if (escalate) { | 20 | |
25 | - if (running < 0) { | 21 | +VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same |
26 | - /* We want to escalate to HardFault but we can't take a | 22 | +VQADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 1 .... @3same |
27 | - * synchronous HardFault at this point either. This is a | 23 | + |
28 | - * Lockup condition due to a guest bug. We don't model | 24 | @3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ |
29 | - * Lockup, so report via cpu_abort() instead. | 25 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 |
30 | - */ | 26 | |
31 | - cpu_abort(&s->cpu->parent_obj, | 27 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
32 | - "Lockup: can't escalate %d to HardFault " | 28 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic |
33 | - "(current priority %d)\n", irq, running); | 29 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic |
34 | - } | 30 | |
35 | 31 | +VQSUB_S_3s 1111 001 0 0 . .. .... .... 0010 . . . 1 .... @3same | |
36 | - /* We can do the escalation, so we take HardFault instead. | 32 | +VQSUB_U_3s 1111 001 1 0 . .. .... .... 0010 . . . 1 .... @3same |
37 | + /* We need to escalate this exception to a synchronous HardFault. | 33 | + |
38 | * If BFHFNMINS is set then we escalate to the banked HF for | 34 | VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same |
39 | * the target security state of the original exception; otherwise | 35 | VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same |
40 | * we take a Secure HardFault. | 36 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same |
41 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | 37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
42 | } else { | 38 | index XXXXXXX..XXXXXXX 100644 |
43 | vec = &s->vectors[irq]; | 39 | --- a/target/arm/translate-neon.inc.c |
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
42 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
43 | } | ||
44 | DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
45 | + | ||
46 | +#define DO_3SAME_GVEC4(INSN, OPARRAY) \ | ||
47 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
48 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
49 | + uint32_t oprsz, uint32_t maxsz) \ | ||
50 | + { \ | ||
51 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), \ | ||
52 | + rn_ofs, rm_ofs, oprsz, maxsz, &OPARRAY[vece]); \ | ||
53 | + } \ | ||
54 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
55 | + | ||
56 | +DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
57 | +DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
58 | +DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
59 | +DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
60 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate.c | ||
63 | +++ b/target/arm/translate.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
44 | } | 65 | } |
45 | + if (running <= vec->prio) { | 66 | return 1; |
46 | + /* We want to escalate to HardFault but we can't take the | 67 | |
47 | + * synchronous HardFault at this point either. This is a | 68 | - case NEON_3R_VQADD: |
48 | + * Lockup condition due to a guest bug. We don't model | 69 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), |
49 | + * Lockup, so report via cpu_abort() instead. | 70 | - rn_ofs, rm_ofs, vec_size, vec_size, |
50 | + */ | 71 | - (u ? uqadd_op : sqadd_op) + size); |
51 | + cpu_abort(&s->cpu->parent_obj, | 72 | - return 0; |
52 | + "Lockup: can't escalate %d to HardFault " | 73 | - |
53 | + "(current priority %d)\n", irq, running); | 74 | - case NEON_3R_VQSUB: |
54 | + } | 75 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), |
55 | + | 76 | - rn_ofs, rm_ofs, vec_size, vec_size, |
56 | /* HF may be banked but there is only one shared HFSR */ | 77 | - (u ? uqsub_op : sqsub_op) + size); |
57 | s->cpu->env.v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | 78 | - return 0; |
79 | - | ||
80 | case NEON_3R_VMUL: /* VMUL */ | ||
81 | if (u) { | ||
82 | /* Polynomial case allows only P8. */ | ||
83 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
84 | case NEON_3R_VTST_VCEQ: | ||
85 | case NEON_3R_VCGT: | ||
86 | case NEON_3R_VCGE: | ||
87 | + case NEON_3R_VQADD: | ||
88 | + case NEON_3R_VQSUB: | ||
89 | /* Already handled by decodetree */ | ||
90 | return 1; | ||
58 | } | 91 | } |
59 | -- | 92 | -- |
60 | 2.7.4 | 93 | 2.20.1 |
61 | 94 | ||
62 | 95 | diff view generated by jsdifflib |
1 | Make the set_prio() function take a bool indicating | 1 | Convert the Neon VMUL, VMLA, VMLS and VSHL insns in the |
---|---|---|---|
2 | whether to pend the secure or non-secure version of a banked | 2 | 3-reg-same grouping to decodetree. |
3 | interrupt, and use this to implement the correct banking | ||
4 | semantics for the SHPR registers. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1505240046-11454-11-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20200430181003.21682-20-peter.maydell@linaro.org |
9 | --- | 7 | --- |
10 | hw/intc/armv7m_nvic.c | 96 ++++++++++++++++++++++++++++++++++++++++++++++----- | 8 | target/arm/neon-dp.decode | 9 +++++++ |
11 | hw/intc/trace-events | 2 +- | 9 | target/arm/translate-neon.inc.c | 44 +++++++++++++++++++++++++++++++++ |
12 | 2 files changed, 88 insertions(+), 10 deletions(-) | 10 | target/arm/translate.c | 28 +++------------------ |
11 | 3 files changed, 56 insertions(+), 25 deletions(-) | ||
13 | 12 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/neon-dp.decode |
17 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/neon-dp.decode |
18 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_raw_execution_priority(void *opaque) | 17 | @@ -XXX,XX +XXX,XX @@ VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same |
19 | return s->exception_prio; | 18 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same |
20 | } | 19 | VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same |
21 | 20 | ||
22 | -/* caller must call nvic_irq_update() after this */ | 21 | +VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same |
23 | -static void set_prio(NVICState *s, unsigned irq, uint8_t prio) | 22 | +VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same |
24 | +/* caller must call nvic_irq_update() after this. | ||
25 | + * secure indicates the bank to use for banked exceptions (we assert if | ||
26 | + * we are passed secure=true for a non-banked exception). | ||
27 | + */ | ||
28 | +static void set_prio(NVICState *s, unsigned irq, bool secure, uint8_t prio) | ||
29 | { | ||
30 | assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | ||
31 | assert(irq < s->num_irq); | ||
32 | |||
33 | - s->vectors[irq].prio = prio; | ||
34 | + if (secure) { | ||
35 | + assert(exc_is_banked(irq)); | ||
36 | + s->sec_vectors[irq].prio = prio; | ||
37 | + } else { | ||
38 | + s->vectors[irq].prio = prio; | ||
39 | + } | ||
40 | + | 23 | + |
41 | + trace_nvic_set_prio(irq, secure, prio); | 24 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
25 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
26 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
27 | @@ -XXX,XX +XXX,XX @@ VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
28 | |||
29 | VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | ||
30 | VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same | ||
31 | + | ||
32 | +VMLA_3s 1111 001 0 0 . .. .... .... 1001 . . . 0 .... @3same | ||
33 | +VMLS_3s 1111 001 1 0 . .. .... .... 1001 . . . 0 .... @3same | ||
34 | + | ||
35 | +VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same | ||
36 | +VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
42 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
44 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
45 | +DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) | ||
46 | |||
47 | #define DO_3SAME_CMP(INSN, COND) \ | ||
48 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
50 | DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
51 | DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
52 | DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
53 | + | ||
54 | +static void gen_VMUL_p_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
55 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
56 | +{ | ||
57 | + tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, | ||
58 | + 0, gen_helper_gvec_pmul_b); | ||
42 | +} | 59 | +} |
43 | + | 60 | + |
44 | +/* Return the current raw priority register value. | 61 | +static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) |
45 | + * secure indicates the bank to use for banked exceptions (we assert if | ||
46 | + * we are passed secure=true for a non-banked exception). | ||
47 | + */ | ||
48 | +static int get_prio(NVICState *s, unsigned irq, bool secure) | ||
49 | +{ | 62 | +{ |
50 | + assert(irq > ARMV7M_EXCP_NMI); /* only use for configurable prios */ | 63 | + if (a->size != 0) { |
51 | + assert(irq < s->num_irq); | 64 | + return false; |
52 | |||
53 | - trace_nvic_set_prio(irq, prio); | ||
54 | + if (secure) { | ||
55 | + assert(exc_is_banked(irq)); | ||
56 | + return s->sec_vectors[irq].prio; | ||
57 | + } else { | ||
58 | + return s->vectors[irq].prio; | ||
59 | + } | 65 | + } |
60 | } | 66 | + return do_3same(s, a, gen_VMUL_p_3s); |
61 | |||
62 | /* Recompute state and assert irq line accordingly. | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool nvic_user_access_ok(NVICState *s, hwaddr offset, MemTxAttrs attrs) | ||
64 | } | ||
65 | } | ||
66 | |||
67 | +static int shpr_bank(NVICState *s, int exc, MemTxAttrs attrs) | ||
68 | +{ | ||
69 | + /* Behaviour for the SHPR register field for this exception: | ||
70 | + * return M_REG_NS to use the nonsecure vector (including for | ||
71 | + * non-banked exceptions), M_REG_S for the secure version of | ||
72 | + * a banked exception, and -1 if this field should RAZ/WI. | ||
73 | + */ | ||
74 | + switch (exc) { | ||
75 | + case ARMV7M_EXCP_MEM: | ||
76 | + case ARMV7M_EXCP_USAGE: | ||
77 | + case ARMV7M_EXCP_SVC: | ||
78 | + case ARMV7M_EXCP_PENDSV: | ||
79 | + case ARMV7M_EXCP_SYSTICK: | ||
80 | + /* Banked exceptions */ | ||
81 | + return attrs.secure; | ||
82 | + case ARMV7M_EXCP_BUS: | ||
83 | + /* Not banked, RAZ/WI from nonsecure if BFHFNMINS is zero */ | ||
84 | + if (!attrs.secure && | ||
85 | + !(s->cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
86 | + return -1; | ||
87 | + } | ||
88 | + return M_REG_NS; | ||
89 | + case ARMV7M_EXCP_SECURE: | ||
90 | + /* Not banked, RAZ/WI from nonsecure */ | ||
91 | + if (!attrs.secure) { | ||
92 | + return -1; | ||
93 | + } | ||
94 | + return M_REG_NS; | ||
95 | + case ARMV7M_EXCP_DEBUG: | ||
96 | + /* Not banked. TODO should RAZ/WI if DEMCR.SDME is set */ | ||
97 | + return M_REG_NS; | ||
98 | + case 8 ... 10: | ||
99 | + case 13: | ||
100 | + /* RES0 */ | ||
101 | + return -1; | ||
102 | + default: | ||
103 | + /* Not reachable due to decode of SHPR register addresses */ | ||
104 | + g_assert_not_reached(); | ||
105 | + } | ||
106 | +} | 67 | +} |
107 | + | 68 | + |
108 | static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 69 | +#define DO_3SAME_GVEC3_NO_SZ_3(INSN, OPARRAY) \ |
109 | uint64_t *data, unsigned size, | 70 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ |
110 | MemTxAttrs attrs) | 71 | + uint32_t rn_ofs, uint32_t rm_ofs, \ |
111 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_read(void *opaque, hwaddr addr, | 72 | + uint32_t oprsz, uint32_t maxsz) \ |
73 | + { \ | ||
74 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ | ||
75 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
76 | + } \ | ||
77 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
78 | + | ||
79 | + | ||
80 | +DO_3SAME_GVEC3_NO_SZ_3(VMLA, mla_op) | ||
81 | +DO_3SAME_GVEC3_NO_SZ_3(VMLS, mls_op) | ||
82 | + | ||
83 | +#define DO_3SAME_GVEC3_SHIFT(INSN, OPARRAY) \ | ||
84 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
85 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
86 | + uint32_t oprsz, uint32_t maxsz) \ | ||
87 | + { \ | ||
88 | + /* Note the operation is vshl vd,vm,vn */ \ | ||
89 | + tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, \ | ||
90 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
91 | + } \ | ||
92 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
93 | + | ||
94 | +DO_3SAME_GVEC3_SHIFT(VSHL_S, sshl_op) | ||
95 | +DO_3SAME_GVEC3_SHIFT(VSHL_U, ushl_op) | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | } | 101 | } |
102 | return 1; | ||
103 | |||
104 | - case NEON_3R_VMUL: /* VMUL */ | ||
105 | - if (u) { | ||
106 | - /* Polynomial case allows only P8. */ | ||
107 | - if (size != 0) { | ||
108 | - return 1; | ||
109 | - } | ||
110 | - tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | - 0, gen_helper_gvec_pmul_b); | ||
112 | - } else { | ||
113 | - tcg_gen_gvec_mul(size, rd_ofs, rn_ofs, rm_ofs, | ||
114 | - vec_size, vec_size); | ||
115 | - } | ||
116 | - return 0; | ||
117 | - | ||
118 | - case NEON_3R_VML: /* VMLA, VMLS */ | ||
119 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
120 | - u ? &mls_op[size] : &mla_op[size]); | ||
121 | - return 0; | ||
122 | - | ||
123 | - case NEON_3R_VSHL: | ||
124 | - /* Note the operation is vshl vd,vm,vn */ | ||
125 | - tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
126 | - u ? &ushl_op[size] : &sshl_op[size]); | ||
127 | - return 0; | ||
128 | - | ||
129 | case NEON_3R_VADD_VSUB: | ||
130 | case NEON_3R_LOGIC: | ||
131 | case NEON_3R_VMAX: | ||
132 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
133 | case NEON_3R_VCGE: | ||
134 | case NEON_3R_VQADD: | ||
135 | case NEON_3R_VQSUB: | ||
136 | + case NEON_3R_VMUL: | ||
137 | + case NEON_3R_VML: | ||
138 | + case NEON_3R_VSHL: | ||
139 | /* Already handled by decodetree */ | ||
140 | return 1; | ||
113 | } | 141 | } |
114 | break; | ||
115 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
116 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
117 | val = 0; | ||
118 | for (i = 0; i < size; i++) { | ||
119 | - val |= s->vectors[(offset - 0xd14) + i].prio << (i * 8); | ||
120 | + unsigned hdlidx = (offset - 0xd14) + i; | ||
121 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
122 | + | ||
123 | + if (sbank < 0) { | ||
124 | + continue; | ||
125 | + } | ||
126 | + val = deposit32(val, i * 8, 8, get_prio(s, hdlidx, sbank)); | ||
127 | } | ||
128 | break; | ||
129 | case 0xfe0 ... 0xfff: /* ID. */ | ||
130 | @@ -XXX,XX +XXX,XX @@ static MemTxResult nvic_sysreg_write(void *opaque, hwaddr addr, | ||
131 | |||
132 | for (i = 0; i < size && startvec + i < s->num_irq; i++) { | ||
133 | if (attrs.secure || s->itns[startvec + i]) { | ||
134 | - set_prio(s, startvec + i, (value >> (i * 8)) & 0xff); | ||
135 | + set_prio(s, startvec + i, false, (value >> (i * 8)) & 0xff); | ||
136 | } | ||
137 | } | ||
138 | nvic_irq_update(s); | ||
139 | return MEMTX_OK; | ||
140 | - case 0xd18 ... 0xd23: /* System Handler Priority. */ | ||
141 | + case 0xd18 ... 0xd23: /* System Handler Priority (SHPR1, SHPR2, SHPR3) */ | ||
142 | for (i = 0; i < size; i++) { | ||
143 | unsigned hdlidx = (offset - 0xd14) + i; | ||
144 | - set_prio(s, hdlidx, (value >> (i * 8)) & 0xff); | ||
145 | + int newprio = extract32(value, i * 8, 8); | ||
146 | + int sbank = shpr_bank(s, hdlidx, attrs); | ||
147 | + | ||
148 | + if (sbank < 0) { | ||
149 | + continue; | ||
150 | + } | ||
151 | + set_prio(s, hdlidx, sbank, newprio); | ||
152 | } | ||
153 | nvic_irq_update(s); | ||
154 | return MEMTX_OK; | ||
155 | diff --git a/hw/intc/trace-events b/hw/intc/trace-events | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/hw/intc/trace-events | ||
158 | +++ b/hw/intc/trace-events | ||
159 | @@ -XXX,XX +XXX,XX @@ gicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending S | ||
160 | # hw/intc/armv7m_nvic.c | ||
161 | nvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" | ||
162 | nvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" | ||
163 | -nvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d" | ||
164 | +nvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank %d priority %d" | ||
165 | nvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" | ||
166 | nvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" | ||
167 | nvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" | ||
168 | -- | 142 | -- |
169 | 2.7.4 | 143 | 2.20.1 |
170 | 144 | ||
171 | 145 | diff view generated by jsdifflib |
1 | In the A64 decoder, we have a lot of references to section numbers | 1 | We're going to want at least some of the NeonGen* typedefs |
---|---|---|---|
2 | from version A.a of the v8A ARM ARM (DDI0487). This version of the | 2 | for the refactored 32-bit Neon decoder, so move them all |
3 | document is now long obsolete (we are currently on revision B.a), | 3 | to translate.h since it makes more sense to keep them in |
4 | and various intervening versions renumbered all the sections. | 4 | one group. |
5 | |||
6 | The most recent B.a version of the document doesn't assign | ||
7 | section numbers at all to the individual instruction classes | ||
8 | in the way that the various A.x versions did. The simplest thing | ||
9 | to do is just to delete all the out of date C.x.x references. | ||
10 | 5 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20170915150849.23557-1-peter.maydell@linaro.org | 8 | Message-id: 20200430181003.21682-23-peter.maydell@linaro.org |
14 | --- | 9 | --- |
15 | target/arm/translate-a64.c | 227 +++++++++++++++++++++++---------------------- | 10 | target/arm/translate.h | 17 +++++++++++++++++ |
16 | 1 file changed, 114 insertions(+), 113 deletions(-) | 11 | target/arm/translate-a64.c | 17 ----------------- |
12 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
17 | 13 | ||
14 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/translate.h | ||
17 | +++ b/target/arm/translate.h | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
19 | typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
20 | uint32_t, uint32_t, uint32_t); | ||
21 | |||
22 | +/* Function prototype for gen_ functions for calling Neon helpers */ | ||
23 | +typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | ||
24 | +typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | ||
25 | +typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
26 | +typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); | ||
27 | +typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | ||
28 | +typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | ||
29 | +typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | ||
30 | +typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | ||
31 | +typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
32 | +typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
33 | +typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | ||
34 | +typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
35 | +typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
36 | +typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
37 | +typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
38 | + | ||
39 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 40 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
19 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/translate-a64.c | 42 | --- a/target/arm/translate-a64.c |
21 | +++ b/target/arm/translate-a64.c | 43 | +++ b/target/arm/translate-a64.c |
22 | @@ -XXX,XX +XXX,XX @@ static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table, | 44 | @@ -XXX,XX +XXX,XX @@ typedef struct AArch64DecodeTable { |
23 | } | 45 | AArch64DecodeFn *disas_fn; |
24 | 46 | } AArch64DecodeTable; | |
25 | /* | 47 | |
26 | - * the instruction disassembly implemented here matches | 48 | -/* Function prototype for gen_ functions for calling Neon helpers */ |
27 | - * the instruction encoding classifications in chapter 3 (C3) | 49 | -typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); |
28 | - * of the ARM Architecture Reference Manual (DDI0487A_a) | 50 | -typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); |
29 | + * The instruction disassembly implemented here matches | 51 | -typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); |
30 | + * the instruction encoding classifications in chapter C4 | 52 | -typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); |
31 | + * of the ARM Architecture Reference Manual (DDI0487B_a); | 53 | -typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); |
32 | + * classification names and decode diagrams here should generally | 54 | -typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); |
33 | + * match up with those in the manual. | 55 | -typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); |
34 | */ | 56 | -typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); |
35 | 57 | -typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | |
36 | -/* C3.2.7 Unconditional branch (immediate) | 58 | -typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); |
37 | +/* Unconditional branch (immediate) | 59 | -typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); |
38 | * 31 30 26 25 0 | 60 | -typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); |
39 | * +----+-----------+-------------------------------------+ | 61 | -typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); |
40 | * | op | 0 0 1 0 1 | imm26 | | 62 | -typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); |
41 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) | 63 | -typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); |
42 | uint64_t addr = s->pc + sextract32(insn, 0, 26) * 4 - 4; | 64 | - |
43 | 65 | /* initialize TCG globals. */ | |
44 | if (insn & (1U << 31)) { | 66 | void a64_translate_init(void) |
45 | - /* C5.6.26 BL Branch with link */ | ||
46 | + /* BL Branch with link */ | ||
47 | tcg_gen_movi_i64(cpu_reg(s, 30), s->pc); | ||
48 | } | ||
49 | |||
50 | - /* C5.6.20 B Branch / C5.6.26 BL Branch with link */ | ||
51 | + /* B Branch / BL Branch with link */ | ||
52 | gen_goto_tb(s, 0, addr); | ||
53 | } | ||
54 | |||
55 | -/* C3.2.1 Compare & branch (immediate) | ||
56 | +/* Compare and branch (immediate) | ||
57 | * 31 30 25 24 23 5 4 0 | ||
58 | * +----+-------------+----+---------------------+--------+ | ||
59 | * | sf | 0 1 1 0 1 0 | op | imm19 | Rt | | ||
60 | @@ -XXX,XX +XXX,XX @@ static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | ||
61 | gen_goto_tb(s, 1, addr); | ||
62 | } | ||
63 | |||
64 | -/* C3.2.5 Test & branch (immediate) | ||
65 | +/* Test and branch (immediate) | ||
66 | * 31 30 25 24 23 19 18 5 4 0 | ||
67 | * +----+-------------+----+-------+-------------+------+ | ||
68 | * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt | | ||
69 | @@ -XXX,XX +XXX,XX @@ static void disas_test_b_imm(DisasContext *s, uint32_t insn) | ||
70 | gen_goto_tb(s, 1, addr); | ||
71 | } | ||
72 | |||
73 | -/* C3.2.2 / C5.6.19 Conditional branch (immediate) | ||
74 | +/* Conditional branch (immediate) | ||
75 | * 31 25 24 23 5 4 3 0 | ||
76 | * +---------------+----+---------------------+----+------+ | ||
77 | * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond | | ||
78 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | ||
79 | } | ||
80 | } | ||
81 | |||
82 | -/* C5.6.68 HINT */ | ||
83 | +/* HINT instruction group, including various allocated HINTs */ | ||
84 | static void handle_hint(DisasContext *s, uint32_t insn, | ||
85 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
86 | { | 67 | { |
87 | @@ -XXX,XX +XXX,XX @@ static void handle_sync(DisasContext *s, uint32_t insn, | ||
88 | } | ||
89 | } | ||
90 | |||
91 | -/* C5.6.130 MSR (immediate) - move immediate to processor state field */ | ||
92 | +/* MSR (immediate) - move immediate to processor state field */ | ||
93 | static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
94 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
95 | { | ||
96 | @@ -XXX,XX +XXX,XX @@ static void gen_set_nzcv(TCGv_i64 tcg_rt) | ||
97 | tcg_temp_free_i32(nzcv); | ||
98 | } | ||
99 | |||
100 | -/* C5.6.129 MRS - move from system register | ||
101 | - * C5.6.131 MSR (register) - move to system register | ||
102 | - * C5.6.204 SYS | ||
103 | - * C5.6.205 SYSL | ||
104 | +/* MRS - move from system register | ||
105 | + * MSR (register) - move to system register | ||
106 | + * SYS | ||
107 | + * SYSL | ||
108 | * These are all essentially the same insn in 'read' and 'write' | ||
109 | * versions, with varying op0 fields. | ||
110 | */ | ||
111 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
112 | } | ||
113 | } | ||
114 | |||
115 | -/* C3.2.4 System | ||
116 | +/* System | ||
117 | * 31 22 21 20 19 18 16 15 12 11 8 7 5 4 0 | ||
118 | * +---------------------+---+-----+-----+-------+-------+-----+------+ | ||
119 | * | 1 1 0 1 0 1 0 1 0 0 | L | op0 | op1 | CRn | CRm | op2 | Rt | | ||
120 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
121 | return; | ||
122 | } | ||
123 | switch (crn) { | ||
124 | - case 2: /* C5.6.68 HINT */ | ||
125 | + case 2: /* HINT (including allocated hints like NOP, YIELD, etc) */ | ||
126 | handle_hint(s, insn, op1, op2, crm); | ||
127 | break; | ||
128 | case 3: /* CLREX, DSB, DMB, ISB */ | ||
129 | handle_sync(s, insn, op1, op2, crm); | ||
130 | break; | ||
131 | - case 4: /* C5.6.130 MSR (immediate) */ | ||
132 | + case 4: /* MSR (immediate) */ | ||
133 | handle_msr_i(s, insn, op1, op2, crm); | ||
134 | break; | ||
135 | default: | ||
136 | @@ -XXX,XX +XXX,XX @@ static void disas_system(DisasContext *s, uint32_t insn) | ||
137 | handle_sys(s, insn, l, op0, op1, op2, crn, crm, rt); | ||
138 | } | ||
139 | |||
140 | -/* C3.2.3 Exception generation | ||
141 | +/* Exception generation | ||
142 | * | ||
143 | * 31 24 23 21 20 5 4 2 1 0 | ||
144 | * +-----------------+-----+------------------------+-----+----+ | ||
145 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
146 | } | ||
147 | } | ||
148 | |||
149 | -/* C3.2.7 Unconditional branch (register) | ||
150 | +/* Unconditional branch (register) | ||
151 | * 31 25 24 21 20 16 15 10 9 5 4 0 | ||
152 | * +---------------+-------+-------+-------+------+-------+ | ||
153 | * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 | | ||
154 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
155 | s->base.is_jmp = DISAS_JUMP; | ||
156 | } | ||
157 | |||
158 | -/* C3.2 Branches, exception generating and system instructions */ | ||
159 | +/* Branches, exception generating and system instructions */ | ||
160 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
161 | { | ||
162 | switch (extract32(insn, 25, 7)) { | ||
163 | @@ -XXX,XX +XXX,XX @@ static bool disas_ldst_compute_iss_sf(int size, bool is_signed, int opc) | ||
164 | return regsize == 64; | ||
165 | } | ||
166 | |||
167 | -/* C3.3.6 Load/store exclusive | ||
168 | +/* Load/store exclusive | ||
169 | * | ||
170 | * 31 30 29 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
171 | * +-----+-------------+----+---+----+------+----+-------+------+------+ | ||
172 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
173 | } | ||
174 | |||
175 | /* | ||
176 | - * C3.3.5 Load register (literal) | ||
177 | + * Load register (literal) | ||
178 | * | ||
179 | * 31 30 29 27 26 25 24 23 5 4 0 | ||
180 | * +-----+-------+---+-----+-------------------+-------+ | ||
181 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
182 | } | ||
183 | |||
184 | /* | ||
185 | - * C5.6.80 LDNP (Load Pair - non-temporal hint) | ||
186 | - * C5.6.81 LDP (Load Pair - non vector) | ||
187 | - * C5.6.82 LDPSW (Load Pair Signed Word - non vector) | ||
188 | - * C5.6.176 STNP (Store Pair - non-temporal hint) | ||
189 | - * C5.6.177 STP (Store Pair - non vector) | ||
190 | - * C6.3.165 LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
191 | - * C6.3.165 LDP (Load Pair of SIMD&FP) | ||
192 | - * C6.3.284 STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
193 | - * C6.3.284 STP (Store Pair of SIMD&FP) | ||
194 | + * LDNP (Load Pair - non-temporal hint) | ||
195 | + * LDP (Load Pair - non vector) | ||
196 | + * LDPSW (Load Pair Signed Word - non vector) | ||
197 | + * STNP (Store Pair - non-temporal hint) | ||
198 | + * STP (Store Pair - non vector) | ||
199 | + * LDNP (Load Pair of SIMD&FP - non-temporal hint) | ||
200 | + * LDP (Load Pair of SIMD&FP) | ||
201 | + * STNP (Store Pair of SIMD&FP - non-temporal hint) | ||
202 | + * STP (Store Pair of SIMD&FP) | ||
203 | * | ||
204 | * 31 30 29 27 26 25 24 23 22 21 15 14 10 9 5 4 0 | ||
205 | * +-----+-------+---+---+-------+---+-----------------------------+ | ||
206 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
207 | } | ||
208 | |||
209 | /* | ||
210 | - * C3.3.8 Load/store (immediate post-indexed) | ||
211 | - * C3.3.9 Load/store (immediate pre-indexed) | ||
212 | - * C3.3.12 Load/store (unscaled immediate) | ||
213 | + * Load/store (immediate post-indexed) | ||
214 | + * Load/store (immediate pre-indexed) | ||
215 | + * Load/store (unscaled immediate) | ||
216 | * | ||
217 | * 31 30 29 27 26 25 24 23 22 21 20 12 11 10 9 5 4 0 | ||
218 | * +----+-------+---+-----+-----+---+--------+-----+------+------+ | ||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
220 | } | ||
221 | |||
222 | /* | ||
223 | - * C3.3.10 Load/store (register offset) | ||
224 | + * Load/store (register offset) | ||
225 | * | ||
226 | * 31 30 29 27 26 25 24 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
227 | * +----+-------+---+-----+-----+---+------+-----+--+-----+----+----+ | ||
228 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
229 | } | ||
230 | |||
231 | /* | ||
232 | - * C3.3.13 Load/store (unsigned immediate) | ||
233 | + * Load/store (unsigned immediate) | ||
234 | * | ||
235 | * 31 30 29 27 26 25 24 23 22 21 10 9 5 | ||
236 | * +----+-------+---+-----+-----+------------+-------+------+ | ||
237 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg(DisasContext *s, uint32_t insn) | ||
238 | } | ||
239 | } | ||
240 | |||
241 | -/* C3.3.1 AdvSIMD load/store multiple structures | ||
242 | +/* AdvSIMD load/store multiple structures | ||
243 | * | ||
244 | * 31 30 29 23 22 21 16 15 12 11 10 9 5 4 0 | ||
245 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
246 | * | 0 | Q | 0 0 1 1 0 0 0 | L | 0 0 0 0 0 0 | opcode | size | Rn | Rt | | ||
247 | * +---+---+---------------+---+-------------+--------+------+------+------+ | ||
248 | * | ||
249 | - * C3.3.2 AdvSIMD load/store multiple structures (post-indexed) | ||
250 | + * AdvSIMD load/store multiple structures (post-indexed) | ||
251 | * | ||
252 | * 31 30 29 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
253 | * +---+---+---------------+---+---+---------+--------+------+------+------+ | ||
254 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
255 | tcg_temp_free_i64(tcg_addr); | ||
256 | } | ||
257 | |||
258 | -/* C3.3.3 AdvSIMD load/store single structure | ||
259 | +/* AdvSIMD load/store single structure | ||
260 | * | ||
261 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
262 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
263 | * | 0 | Q | 0 0 1 1 0 1 0 | L R | 0 0 0 0 0 | opc | S | size | Rn | Rt | | ||
264 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
265 | * | ||
266 | - * C3.3.4 AdvSIMD load/store single structure (post-indexed) | ||
267 | + * AdvSIMD load/store single structure (post-indexed) | ||
268 | * | ||
269 | * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0 | ||
270 | * +---+---+---------------+-----+-----------+-----+---+------+------+------+ | ||
271 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
272 | tcg_temp_free_i64(tcg_addr); | ||
273 | } | ||
274 | |||
275 | -/* C3.3 Loads and stores */ | ||
276 | +/* Loads and stores */ | ||
277 | static void disas_ldst(DisasContext *s, uint32_t insn) | ||
278 | { | ||
279 | switch (extract32(insn, 24, 6)) { | ||
280 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) | ||
281 | } | ||
282 | } | ||
283 | |||
284 | -/* C3.4.6 PC-rel. addressing | ||
285 | +/* PC-rel. addressing | ||
286 | * 31 30 29 28 24 23 5 4 0 | ||
287 | * +----+-------+-----------+-------------------+------+ | ||
288 | * | op | immlo | 1 0 0 0 0 | immhi | Rd | | ||
289 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
290 | } | ||
291 | |||
292 | /* | ||
293 | - * C3.4.1 Add/subtract (immediate) | ||
294 | + * Add/subtract (immediate) | ||
295 | * | ||
296 | * 31 30 29 28 24 23 22 21 10 9 5 4 0 | ||
297 | * +--+--+--+-----------+-----+-------------+-----+-----+ | ||
298 | @@ -XXX,XX +XXX,XX @@ static bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
299 | return true; | ||
300 | } | ||
301 | |||
302 | -/* C3.4.4 Logical (immediate) | ||
303 | +/* Logical (immediate) | ||
304 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
305 | * +----+-----+-------------+---+------+------+------+------+ | ||
306 | * | sf | opc | 1 0 0 1 0 0 | N | immr | imms | Rn | Rd | | ||
307 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_imm(DisasContext *s, uint32_t insn) | ||
308 | } | ||
309 | |||
310 | /* | ||
311 | - * C3.4.5 Move wide (immediate) | ||
312 | + * Move wide (immediate) | ||
313 | * | ||
314 | * 31 30 29 28 23 22 21 20 5 4 0 | ||
315 | * +--+-----+-------------+-----+----------------+------+ | ||
316 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
317 | } | ||
318 | } | ||
319 | |||
320 | -/* C3.4.2 Bitfield | ||
321 | +/* Bitfield | ||
322 | * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
323 | * +----+-----+-------------+---+------+------+------+------+ | ||
324 | * | sf | opc | 1 0 0 1 1 0 | N | immr | imms | Rn | Rd | | ||
325 | @@ -XXX,XX +XXX,XX @@ static void disas_bitfield(DisasContext *s, uint32_t insn) | ||
326 | } | ||
327 | } | ||
328 | |||
329 | -/* C3.4.3 Extract | ||
330 | +/* Extract | ||
331 | * 31 30 29 28 23 22 21 20 16 15 10 9 5 4 0 | ||
332 | * +----+------+-------------+---+----+------+--------+------+------+ | ||
333 | * | sf | op21 | 1 0 0 1 1 1 | N | o0 | Rm | imms | Rn | Rd | | ||
334 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
335 | } | ||
336 | } | ||
337 | |||
338 | -/* C3.4 Data processing - immediate */ | ||
339 | +/* Data processing - immediate */ | ||
340 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
341 | { | ||
342 | switch (extract32(insn, 23, 6)) { | ||
343 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, | ||
344 | } | ||
345 | } | ||
346 | |||
347 | -/* C3.5.10 Logical (shifted register) | ||
348 | +/* Logical (shifted register) | ||
349 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
350 | * +----+-----+-----------+-------+---+------+--------+------+------+ | ||
351 | * | sf | opc | 0 1 0 1 0 | shift | N | Rm | imm6 | Rn | Rd | | ||
352 | @@ -XXX,XX +XXX,XX @@ static void disas_logic_reg(DisasContext *s, uint32_t insn) | ||
353 | } | ||
354 | |||
355 | /* | ||
356 | - * C3.5.1 Add/subtract (extended register) | ||
357 | + * Add/subtract (extended register) | ||
358 | * | ||
359 | * 31|30|29|28 24|23 22|21|20 16|15 13|12 10|9 5|4 0| | ||
360 | * +--+--+--+-----------+-----+--+-------+------+------+----+----+ | ||
361 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_ext_reg(DisasContext *s, uint32_t insn) | ||
362 | } | ||
363 | |||
364 | /* | ||
365 | - * C3.5.2 Add/subtract (shifted register) | ||
366 | + * Add/subtract (shifted register) | ||
367 | * | ||
368 | * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0 | ||
369 | * +--+--+--+-----------+-----+--+-------+---------+------+------+ | ||
370 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_reg(DisasContext *s, uint32_t insn) | ||
371 | tcg_temp_free_i64(tcg_result); | ||
372 | } | ||
373 | |||
374 | -/* C3.5.9 Data-processing (3 source) | ||
375 | - | ||
376 | - 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
377 | - +--+------+-----------+------+------+----+------+------+------+ | ||
378 | - |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
379 | - +--+------+-----------+------+------+----+------+------+------+ | ||
380 | - | ||
381 | +/* Data-processing (3 source) | ||
382 | + * | ||
383 | + * 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0 | ||
384 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
385 | + * |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd | | ||
386 | + * +--+------+-----------+------+------+----+------+------+------+ | ||
387 | */ | ||
388 | static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
389 | { | ||
390 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_3src(DisasContext *s, uint32_t insn) | ||
391 | tcg_temp_free_i64(tcg_tmp); | ||
392 | } | ||
393 | |||
394 | -/* C3.5.3 - Add/subtract (with carry) | ||
395 | +/* Add/subtract (with carry) | ||
396 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0 | ||
397 | * +--+--+--+------------------------+------+---------+------+-----+ | ||
398 | * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd | | ||
399 | @@ -XXX,XX +XXX,XX @@ static void disas_adc_sbc(DisasContext *s, uint32_t insn) | ||
400 | } | ||
401 | } | ||
402 | |||
403 | -/* C3.5.4 - C3.5.5 Conditional compare (immediate / register) | ||
404 | +/* Conditional compare (immediate / register) | ||
405 | * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
406 | * +--+--+--+------------------------+--------+------+----+--+------+--+-----+ | ||
407 | * |sf|op| S| 1 1 0 1 0 0 1 0 |imm5/rm | cond |i/r |o2| Rn |o3|nzcv | | ||
408 | @@ -XXX,XX +XXX,XX @@ static void disas_cc(DisasContext *s, uint32_t insn) | ||
409 | tcg_temp_free_i32(tcg_t2); | ||
410 | } | ||
411 | |||
412 | -/* C3.5.6 Conditional select | ||
413 | +/* Conditional select | ||
414 | * 31 30 29 28 21 20 16 15 12 11 10 9 5 4 0 | ||
415 | * +----+----+---+-----------------+------+------+-----+------+------+ | ||
416 | * | sf | op | S | 1 1 0 1 0 1 0 0 | Rm | cond | op2 | Rn | Rd | | ||
417 | @@ -XXX,XX +XXX,XX @@ static void handle_rbit(DisasContext *s, unsigned int sf, | ||
418 | } | ||
419 | } | ||
420 | |||
421 | -/* C5.6.149 REV with sf==1, opcode==3 ("REV64") */ | ||
422 | +/* REV with sf==1, opcode==3 ("REV64") */ | ||
423 | static void handle_rev64(DisasContext *s, unsigned int sf, | ||
424 | unsigned int rn, unsigned int rd) | ||
425 | { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void handle_rev64(DisasContext *s, unsigned int sf, | ||
427 | tcg_gen_bswap64_i64(cpu_reg(s, rd), cpu_reg(s, rn)); | ||
428 | } | ||
429 | |||
430 | -/* C5.6.149 REV with sf==0, opcode==2 | ||
431 | - * C5.6.151 REV32 (sf==1, opcode==2) | ||
432 | +/* REV with sf==0, opcode==2 | ||
433 | + * REV32 (sf==1, opcode==2) | ||
434 | */ | ||
435 | static void handle_rev32(DisasContext *s, unsigned int sf, | ||
436 | unsigned int rn, unsigned int rd) | ||
437 | @@ -XXX,XX +XXX,XX @@ static void handle_rev32(DisasContext *s, unsigned int sf, | ||
438 | } | ||
439 | } | ||
440 | |||
441 | -/* C5.6.150 REV16 (opcode==1) */ | ||
442 | +/* REV16 (opcode==1) */ | ||
443 | static void handle_rev16(DisasContext *s, unsigned int sf, | ||
444 | unsigned int rn, unsigned int rd) | ||
445 | { | ||
446 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
447 | tcg_temp_free_i64(tcg_tmp); | ||
448 | } | ||
449 | |||
450 | -/* C3.5.7 Data-processing (1 source) | ||
451 | +/* Data-processing (1 source) | ||
452 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
453 | * +----+---+---+-----------------+---------+--------+------+------+ | ||
454 | * | sf | 1 | S | 1 1 0 1 0 1 1 0 | opcode2 | opcode | Rn | Rd | | ||
455 | @@ -XXX,XX +XXX,XX @@ static void handle_div(DisasContext *s, bool is_signed, unsigned int sf, | ||
456 | } | ||
457 | } | ||
458 | |||
459 | -/* C5.6.115 LSLV, C5.6.118 LSRV, C5.6.17 ASRV, C5.6.154 RORV */ | ||
460 | +/* LSLV, LSRV, ASRV, RORV */ | ||
461 | static void handle_shift_reg(DisasContext *s, | ||
462 | enum a64_shift_type shift_type, unsigned int sf, | ||
463 | unsigned int rm, unsigned int rn, unsigned int rd) | ||
464 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
465 | tcg_temp_free_i32(tcg_bytes); | ||
466 | } | ||
467 | |||
468 | -/* C3.5.8 Data-processing (2 source) | ||
469 | +/* Data-processing (2 source) | ||
470 | * 31 30 29 28 21 20 16 15 10 9 5 4 0 | ||
471 | * +----+---+---+-----------------+------+--------+------+------+ | ||
472 | * | sf | 0 | S | 1 1 0 1 0 1 1 0 | Rm | opcode | Rn | Rd | | ||
473 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
474 | } | ||
475 | } | ||
476 | |||
477 | -/* C3.5 Data processing - register */ | ||
478 | +/* Data processing - register */ | ||
479 | static void disas_data_proc_reg(DisasContext *s, uint32_t insn) | ||
480 | { | ||
481 | switch (extract32(insn, 24, 5)) { | ||
482 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, bool is_double, | ||
483 | tcg_temp_free_i64(tcg_flags); | ||
484 | } | ||
485 | |||
486 | -/* C3.6.22 Floating point compare | ||
487 | +/* Floating point compare | ||
488 | * 31 30 29 28 24 23 22 21 20 16 15 14 13 10 9 5 4 0 | ||
489 | * +---+---+---+-----------+------+---+------+-----+---------+------+-------+ | ||
490 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | op | 1 0 0 0 | Rn | op2 | | ||
491 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
492 | handle_fp_compare(s, type, rn, rm, opc & 1, opc & 2); | ||
493 | } | ||
494 | |||
495 | -/* C3.6.23 Floating point conditional compare | ||
496 | +/* Floating point conditional compare | ||
497 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0 | ||
498 | * +---+---+---+-----------+------+---+------+------+-----+------+----+------+ | ||
499 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 0 1 | Rn | op | nzcv | | ||
500 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
501 | } | ||
502 | } | ||
503 | |||
504 | -/* C3.6.24 Floating point conditional select | ||
505 | +/* Floating point conditional select | ||
506 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
507 | * +---+---+---+-----------+------+---+------+------+-----+------+------+ | ||
508 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 1 1 | Rn | Rd | | ||
509 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
510 | tcg_temp_free_i64(t_true); | ||
511 | } | ||
512 | |||
513 | -/* C3.6.25 Floating-point data-processing (1 source) - single precision */ | ||
514 | +/* Floating-point data-processing (1 source) - single precision */ | ||
515 | static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
516 | { | ||
517 | TCGv_ptr fpst; | ||
518 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
519 | tcg_temp_free_i32(tcg_res); | ||
520 | } | ||
521 | |||
522 | -/* C3.6.25 Floating-point data-processing (1 source) - double precision */ | ||
523 | +/* Floating-point data-processing (1 source) - double precision */ | ||
524 | static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn) | ||
525 | { | ||
526 | TCGv_ptr fpst; | ||
527 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_fcvt(DisasContext *s, int opcode, | ||
528 | } | ||
529 | } | ||
530 | |||
531 | -/* C3.6.25 Floating point data-processing (1 source) | ||
532 | +/* Floating point data-processing (1 source) | ||
533 | * 31 30 29 28 24 23 22 21 20 15 14 10 9 5 4 0 | ||
534 | * +---+---+---+-----------+------+---+--------+-----------+------+------+ | ||
535 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | opcode | 1 0 0 0 0 | Rn | Rd | | ||
536 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
537 | } | ||
538 | } | ||
539 | |||
540 | -/* C3.6.26 Floating-point data-processing (2 source) - single precision */ | ||
541 | +/* Floating-point data-processing (2 source) - single precision */ | ||
542 | static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
543 | int rd, int rn, int rm) | ||
544 | { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_single(DisasContext *s, int opcode, | ||
546 | tcg_temp_free_i32(tcg_res); | ||
547 | } | ||
548 | |||
549 | -/* C3.6.26 Floating-point data-processing (2 source) - double precision */ | ||
550 | +/* Floating-point data-processing (2 source) - double precision */ | ||
551 | static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
552 | int rd, int rn, int rm) | ||
553 | { | ||
554 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_2src_double(DisasContext *s, int opcode, | ||
555 | tcg_temp_free_i64(tcg_res); | ||
556 | } | ||
557 | |||
558 | -/* C3.6.26 Floating point data-processing (2 source) | ||
559 | +/* Floating point data-processing (2 source) | ||
560 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
561 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
562 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | opcode | 1 0 | Rn | Rd | | ||
563 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_2src(DisasContext *s, uint32_t insn) | ||
564 | } | ||
565 | } | ||
566 | |||
567 | -/* C3.6.27 Floating-point data-processing (3 source) - single precision */ | ||
568 | +/* Floating-point data-processing (3 source) - single precision */ | ||
569 | static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
570 | int rd, int rn, int rm, int ra) | ||
571 | { | ||
572 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1, | ||
573 | tcg_temp_free_i32(tcg_res); | ||
574 | } | ||
575 | |||
576 | -/* C3.6.27 Floating-point data-processing (3 source) - double precision */ | ||
577 | +/* Floating-point data-processing (3 source) - double precision */ | ||
578 | static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
579 | int rd, int rn, int rm, int ra) | ||
580 | { | ||
581 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1, | ||
582 | tcg_temp_free_i64(tcg_res); | ||
583 | } | ||
584 | |||
585 | -/* C3.6.27 Floating point data-processing (3 source) | ||
586 | +/* Floating point data-processing (3 source) | ||
587 | * 31 30 29 28 24 23 22 21 20 16 15 14 10 9 5 4 0 | ||
588 | * +---+---+---+-----------+------+----+------+----+------+------+------+ | ||
589 | * | M | 0 | S | 1 1 1 1 1 | type | o1 | Rm | o0 | Ra | Rn | Rd | | ||
590 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_3src(DisasContext *s, uint32_t insn) | ||
591 | } | ||
592 | } | ||
593 | |||
594 | -/* C3.6.28 Floating point immediate | ||
595 | +/* Floating point immediate | ||
596 | * 31 30 29 28 24 23 22 21 20 13 12 10 9 5 4 0 | ||
597 | * +---+---+---+-----------+------+---+------------+-------+------+------+ | ||
598 | * | M | 0 | S | 1 1 1 1 0 | type | 1 | imm8 | 1 0 0 | imm5 | Rd | | ||
599 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
600 | tcg_temp_free_i32(tcg_shift); | ||
601 | } | ||
602 | |||
603 | -/* C3.6.29 Floating point <-> fixed point conversions | ||
604 | +/* Floating point <-> fixed point conversions | ||
605 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
606 | * +----+---+---+-----------+------+---+-------+--------+-------+------+------+ | ||
607 | * | sf | 0 | S | 1 1 1 1 0 | type | 0 | rmode | opcode | scale | Rn | Rd | | ||
608 | @@ -XXX,XX +XXX,XX @@ static void handle_fmov(DisasContext *s, int rd, int rn, int type, bool itof) | ||
609 | } | ||
610 | } | ||
611 | |||
612 | -/* C3.6.30 Floating point <-> integer conversions | ||
613 | +/* Floating point <-> integer conversions | ||
614 | * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0 | ||
615 | * +----+---+---+-----------+------+---+-------+-----+-------------+----+----+ | ||
616 | * | sf | 0 | S | 1 1 1 1 0 | type | 1 | rmode | opc | 0 0 0 0 0 0 | Rn | Rd | | ||
617 | @@ -XXX,XX +XXX,XX @@ static void do_ext64(DisasContext *s, TCGv_i64 tcg_left, TCGv_i64 tcg_right, | ||
618 | tcg_temp_free_i64(tcg_tmp); | ||
619 | } | ||
620 | |||
621 | -/* C3.6.1 EXT | ||
622 | +/* EXT | ||
623 | * 31 30 29 24 23 22 21 20 16 15 14 11 10 9 5 4 0 | ||
624 | * +---+---+-------------+-----+---+------+---+------+---+------+------+ | ||
625 | * | 0 | Q | 1 0 1 1 1 0 | op2 | 0 | Rm | 0 | imm4 | 0 | Rn | Rd | | ||
626 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_ext(DisasContext *s, uint32_t insn) | ||
627 | tcg_temp_free_i64(tcg_resh); | ||
628 | } | ||
629 | |||
630 | -/* C3.6.2 TBL/TBX | ||
631 | +/* TBL/TBX | ||
632 | * 31 30 29 24 23 22 21 20 16 15 14 13 12 11 10 9 5 4 0 | ||
633 | * +---+---+-------------+-----+---+------+---+-----+----+-----+------+------+ | ||
634 | * | 0 | Q | 0 0 1 1 1 0 | op2 | 0 | Rm | 0 | len | op | 0 0 | Rn | Rd | | ||
635 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
636 | tcg_temp_free_i64(tcg_resh); | ||
637 | } | ||
638 | |||
639 | -/* C3.6.3 ZIP/UZP/TRN | ||
640 | +/* ZIP/UZP/TRN | ||
641 | * 31 30 29 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
642 | * +---+---+-------------+------+---+------+---+------------------+------+ | ||
643 | * | 0 | Q | 0 0 1 1 1 0 | size | 0 | Rm | 0 | opc | 1 0 | Rn | Rd | | ||
644 | @@ -XXX,XX +XXX,XX @@ static void do_minmaxop(DisasContext *s, TCGv_i32 tcg_elt1, TCGv_i32 tcg_elt2, | ||
645 | } | ||
646 | } | ||
647 | |||
648 | -/* C3.6.4 AdvSIMD across lanes | ||
649 | +/* AdvSIMD across lanes | ||
650 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
651 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
652 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
653 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) | ||
654 | tcg_temp_free_i64(tcg_res); | ||
655 | } | ||
656 | |||
657 | -/* C6.3.31 DUP (Element, Vector) | ||
658 | +/* DUP (Element, Vector) | ||
659 | * | ||
660 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
661 | * +---+---+-------------------+--------+-------------+------+------+ | ||
662 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupe(DisasContext *s, int is_q, int rd, int rn, | ||
663 | tcg_temp_free_i64(tmp); | ||
664 | } | ||
665 | |||
666 | -/* C6.3.31 DUP (element, scalar) | ||
667 | +/* DUP (element, scalar) | ||
668 | * 31 21 20 16 15 10 9 5 4 0 | ||
669 | * +-----------------------+--------+-------------+------+------+ | ||
670 | * | 0 1 0 1 1 1 1 0 0 0 0 | imm5 | 0 0 0 0 0 1 | Rn | Rd | | ||
671 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupes(DisasContext *s, int rd, int rn, | ||
672 | tcg_temp_free_i64(tmp); | ||
673 | } | ||
674 | |||
675 | -/* C6.3.32 DUP (General) | ||
676 | +/* DUP (General) | ||
677 | * | ||
678 | * 31 30 29 21 20 16 15 10 9 5 4 0 | ||
679 | * +---+---+-------------------+--------+-------------+------+------+ | ||
680 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_dupg(DisasContext *s, int is_q, int rd, int rn, | ||
681 | } | ||
682 | } | ||
683 | |||
684 | -/* C6.3.150 INS (Element) | ||
685 | +/* INS (Element) | ||
686 | * | ||
687 | * 31 21 20 16 15 14 11 10 9 5 4 0 | ||
688 | * +-----------------------+--------+------------+---+------+------+ | ||
689 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_inse(DisasContext *s, int rd, int rn, | ||
690 | } | ||
691 | |||
692 | |||
693 | -/* C6.3.151 INS (General) | ||
694 | +/* INS (General) | ||
695 | * | ||
696 | * 31 21 20 16 15 10 9 5 4 0 | ||
697 | * +-----------------------+--------+-------------+------+------+ | ||
698 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_insg(DisasContext *s, int rd, int rn, int imm5) | ||
699 | } | ||
700 | |||
701 | /* | ||
702 | - * C6.3.321 UMOV (General) | ||
703 | - * C6.3.237 SMOV (General) | ||
704 | + * UMOV (General) | ||
705 | + * SMOV (General) | ||
706 | * | ||
707 | * 31 30 29 21 20 16 15 12 10 9 5 4 0 | ||
708 | * +---+---+-------------------+--------+-------------+------+------+ | ||
709 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_umov_smov(DisasContext *s, int is_q, int is_signed, | ||
710 | } | ||
711 | } | ||
712 | |||
713 | -/* C3.6.5 AdvSIMD copy | ||
714 | +/* AdvSIMD copy | ||
715 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
716 | * +---+---+----+-----------------+------+---+------+---+------+------+ | ||
717 | * | 0 | Q | op | 0 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
718 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_copy(DisasContext *s, uint32_t insn) | ||
719 | } | ||
720 | } | ||
721 | |||
722 | -/* C3.6.6 AdvSIMD modified immediate | ||
723 | +/* AdvSIMD modified immediate | ||
724 | * 31 30 29 28 19 18 16 15 12 11 10 9 5 4 0 | ||
725 | * +---+---+----+---------------------+-----+-------+----+---+-------+------+ | ||
726 | * | 0 | Q | op | 0 1 1 1 1 0 0 0 0 0 | abc | cmode | o2 | 1 | defgh | Rd | | ||
727 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) | ||
728 | tcg_temp_free_i64(tcg_imm); | ||
729 | } | ||
730 | |||
731 | -/* C3.6.7 AdvSIMD scalar copy | ||
732 | +/* AdvSIMD scalar copy | ||
733 | * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0 | ||
734 | * +-----+----+-----------------+------+---+------+---+------+------+ | ||
735 | * | 0 1 | op | 1 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd | | ||
736 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_copy(DisasContext *s, uint32_t insn) | ||
737 | handle_simd_dupes(s, rd, rn, imm5); | ||
738 | } | ||
739 | |||
740 | -/* C3.6.8 AdvSIMD scalar pairwise | ||
741 | +/* AdvSIMD scalar pairwise | ||
742 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
743 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
744 | * | 0 1 | U | 1 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
745 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | ||
746 | tcg_temp_free_i32(tcg_rmode); | ||
747 | } | ||
748 | |||
749 | -/* C3.6.9 AdvSIMD scalar shift by immediate | ||
750 | +/* AdvSIMD scalar shift by immediate | ||
751 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
752 | * +-----+---+-------------+------+------+--------+---+------+------+ | ||
753 | * | 0 1 | U | 1 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
754 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_shift_imm(DisasContext *s, uint32_t insn) | ||
755 | } | ||
756 | } | ||
757 | |||
758 | -/* C3.6.10 AdvSIMD scalar three different | ||
759 | +/* AdvSIMD scalar three different | ||
760 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
761 | * +-----+---+-----------+------+---+------+--------+-----+------+------+ | ||
762 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
763 | @@ -XXX,XX +XXX,XX @@ static void handle_3same_float(DisasContext *s, int size, int elements, | ||
764 | } | ||
765 | } | ||
766 | |||
767 | -/* C3.6.11 AdvSIMD scalar three same | ||
768 | +/* AdvSIMD scalar three same | ||
769 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
770 | * +-----+---+-----------+------+---+------+--------+---+------+------+ | ||
771 | * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
772 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | ||
773 | } | ||
774 | } | ||
775 | |||
776 | -/* C3.6.12 AdvSIMD scalar two reg misc | ||
777 | +/* AdvSIMD scalar two reg misc | ||
778 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
779 | * +-----+---+-----------+------+-----------+--------+-----+------+------+ | ||
780 | * | 0 1 | U | 1 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
781 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
782 | } | ||
783 | |||
784 | |||
785 | -/* C3.6.14 AdvSIMD shift by immediate | ||
786 | +/* AdvSIMD shift by immediate | ||
787 | * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0 | ||
788 | * +---+---+---+-------------+------+------+--------+---+------+------+ | ||
789 | * | 0 | Q | U | 0 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd | | ||
790 | @@ -XXX,XX +XXX,XX @@ static void handle_pmull_64(DisasContext *s, int is_q, int rd, int rn, int rm) | ||
791 | tcg_temp_free_i64(tcg_res); | ||
792 | } | ||
793 | |||
794 | -/* C3.6.15 AdvSIMD three different | ||
795 | +/* AdvSIMD three different | ||
796 | * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0 | ||
797 | * +---+---+---+-----------+------+---+------+--------+-----+------+------+ | ||
798 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd | | ||
799 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
800 | } | ||
801 | } | ||
802 | |||
803 | -/* C3.6.16 AdvSIMD three same | ||
804 | +/* AdvSIMD three same | ||
805 | * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0 | ||
806 | * +---+---+---+-----------+------+---+------+--------+---+------+------+ | ||
807 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd | | ||
808 | @@ -XXX,XX +XXX,XX @@ static void handle_shll(DisasContext *s, bool is_q, int size, int rn, int rd) | ||
809 | } | ||
810 | } | ||
811 | |||
812 | -/* C3.6.17 AdvSIMD two reg misc | ||
813 | +/* AdvSIMD two reg misc | ||
814 | * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
815 | * +---+---+---+-----------+------+-----------+--------+-----+------+------+ | ||
816 | * | 0 | Q | U | 0 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd | | ||
817 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
818 | } | ||
819 | } | ||
820 | |||
821 | -/* C3.6.13 AdvSIMD scalar x indexed element | ||
822 | +/* AdvSIMD scalar x indexed element | ||
823 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
824 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
825 | * | 0 1 | U | 1 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
826 | * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
827 | - * C3.6.18 AdvSIMD vector x indexed element | ||
828 | + * AdvSIMD vector x indexed element | ||
829 | * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0 | ||
830 | * +---+---+---+-----------+------+---+---+------+-----+---+---+------+------+ | ||
831 | * | 0 | Q | U | 0 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd | | ||
832 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
833 | } | ||
834 | } | ||
835 | |||
836 | -/* C3.6.19 Crypto AES | ||
837 | +/* Crypto AES | ||
838 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
839 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
840 | * | 0 1 0 0 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
841 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
842 | tcg_temp_free_i32(tcg_decrypt); | ||
843 | } | ||
844 | |||
845 | -/* C3.6.20 Crypto three-reg SHA | ||
846 | +/* Crypto three-reg SHA | ||
847 | * 31 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0 | ||
848 | * +-----------------+------+---+------+---+--------+-----+------+------+ | ||
849 | * | 0 1 0 1 1 1 1 0 | size | 0 | Rm | 0 | opcode | 0 0 | Rn | Rd | | ||
850 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
851 | tcg_temp_free_i32(tcg_rm_regno); | ||
852 | } | ||
853 | |||
854 | -/* C3.6.21 Crypto two-reg SHA | ||
855 | +/* Crypto two-reg SHA | ||
856 | * 31 24 23 22 21 17 16 12 11 10 9 5 4 0 | ||
857 | * +-----------------+------+-----------+--------+-----+------+------+ | ||
858 | * | 0 1 0 1 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd | | ||
859 | -- | 68 | -- |
860 | 2.7.4 | 69 | 2.20.1 |
861 | 70 | ||
862 | 71 | diff view generated by jsdifflib |