1 | ARM pullreq; contains some patches that arrived while I | 1 | Hi; here's the latest round of arm patches. I have included also |
---|---|---|---|
2 | was on holiday, plus the series I sent off before going | 2 | my patchset for the RTC devices to avoid keeping time_t and |
3 | away, which got reviewed while I was away. | 3 | time_t diffs in 32-bit variables. |
4 | 4 | ||
5 | thanks | 5 | thanks |
6 | -- PMM | 6 | -- PMM |
7 | 7 | ||
8 | The following changes since commit 156618d9ea67f2f2e31d9dedd97f2dcccbe6808c: | ||
8 | 9 | ||
9 | The following changes since commit c077a998eb3fcae2d048e3baeb5bc592d30fddde: | 10 | Merge tag 'block-pull-request' of https://gitlab.com/stefanha/qemu into staging (2023-08-30 09:20:27 -0400) |
10 | 11 | ||
11 | Merge remote-tracking branch 'remotes/riku/tags/pull-linux-user-20170531' into staging (2017-06-01 15:50:40 +0100) | 12 | are available in the Git repository at: |
12 | 13 | ||
13 | are available in the git repository at: | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230831 |
14 | 15 | ||
15 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170601 | 16 | for you to fetch changes up to e73b8bb8a3e9a162f70e9ffbf922d4fafc96bbfb: |
16 | 17 | ||
17 | for you to fetch changes up to cdc58be430b0bdeaef282e2e70f8135ae531616d: | 18 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 (2023-08-31 11:07:02 +0100) |
18 | |||
19 | hw/arm/virt: fdt: generate distance-map when needed (2017-06-01 17:27:07 +0100) | ||
20 | 19 | ||
21 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
22 | target-arm queue: | 21 | target-arm queue: |
23 | * virt: numa: provide ACPI distance info when needed | 22 | * Some of the preliminary patches for Cortex-A710 support |
24 | * aspeed: fix i2c controller bugs | 23 | * i.MX7 and i.MX6UL refactoring |
25 | * aspeed: add temperature sensor device | 24 | * Implement SRC device for i.MX7 |
26 | * M profile: support MPU | 25 | * Catch illegal-exception-return from EL3 with bad NSE/NS |
27 | * gicv3: fix mishandling of BPR1, VBPR1 | 26 | * Use 64-bit offsets for holding time_t differences in RTC devices |
28 | * load_uboot_image: don't assume a full header read | 27 | * Model correct number of MPU regions for an505, an521, an524 boards |
29 | * libvixl: Correct build failures on NetBSD | ||
30 | 28 | ||
31 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
32 | Andrew Jones (3): | 30 | Alex Bennée (1): |
33 | load_uboot_image: don't assume a full header read | 31 | target/arm: properly document FEAT_CRC32 |
34 | hw/arm/virt-acpi-build: build SLIT when needed | ||
35 | hw/arm/virt: fdt: generate distance-map when needed | ||
36 | 32 | ||
37 | Cédric Le Goater (6): | 33 | Jean-Christophe Dubois (6): |
38 | aspeed/i2c: improve command handling | 34 | Remove i.MX7 IOMUX GPR device from i.MX6UL |
39 | aspeed/i2c: handle LAST command under the RX command | 35 | Refactor i.MX6UL processor code |
40 | aspeed/i2c: introduce a state machine | 36 | Add i.MX6UL missing devices. |
41 | aspeed: add some I2C devices to the Aspeed machines | 37 | Refactor i.MX7 processor code |
42 | hw/misc: add a TMP42{1,2,3} device model | 38 | Add i.MX7 missing TZ devices and memory regions |
43 | aspeed: add a temp sensor device on I2C bus 3 | 39 | Add i.MX7 SRC device implementation |
44 | 40 | ||
45 | Kamil Rytarowski (1): | 41 | Peter Maydell (8): |
46 | libvixl: Correct build failures on NetBSD | 42 | target/arm: Catch illegal-exception-return from EL3 with bad NSE/NS |
43 | hw/rtc/m48t59: Use 64-bit arithmetic in set_alarm() | ||
44 | hw/rtc/twl92230: Use int64_t for sec_offset and alm_sec | ||
45 | hw/rtc/aspeed_rtc: Use 64-bit offset for holding time_t difference | ||
46 | rtc: Use time_t for passing and returning time offsets | ||
47 | target/arm: Do all "ARM_FEATURE_X implies Y" checks in post_init | ||
48 | hw/arm/armv7m: Add mpu-ns-regions and mpu-s-regions properties | ||
49 | hw/arm: Set number of MPU regions correctly for an505, an521, an524 | ||
47 | 50 | ||
48 | Michael Davidsaver (4): | 51 | Richard Henderson (9): |
49 | armv7m: Improve "-d mmu" tracing for PMSAv7 MPU | 52 | target/arm: Reduce dcz_blocksize to uint8_t |
50 | armv7m: Implement M profile default memory map | 53 | target/arm: Allow cpu to configure GM blocksize |
51 | armv7m: Classify faults as MemManage or BusFault | 54 | target/arm: Support more GM blocksizes |
52 | arm: add MPU support to M profile CPUs | 55 | target/arm: When tag memory is not present, set MTE=1 |
56 | target/arm: Introduce make_ccsidr64 | ||
57 | target/arm: Apply access checks to neoverse-n1 special registers | ||
58 | target/arm: Apply access checks to neoverse-v1 special registers | ||
59 | target/arm: Suppress FEAT_TRBE (Trace Buffer Extension) | ||
60 | target/arm: Implement FEAT_HPDS2 as a no-op | ||
53 | 61 | ||
54 | Peter Maydell (12): | 62 | docs/system/arm/emulation.rst | 2 + |
55 | hw/intc/arm_gicv3_cpuif: Fix reset value for VMCR_EL2.VBPR1 | 63 | include/hw/arm/armsse.h | 5 + |
56 | hw/intc/arm_gicv3_cpuif: Don't let BPR be set below its minimum | 64 | include/hw/arm/armv7m.h | 8 + |
57 | hw/intc/arm_gicv3_cpuif: Fix priority masking for NS BPR1 | 65 | include/hw/arm/fsl-imx6ul.h | 158 ++++++++++++++++--- |
58 | arm: Use the mmu_idx we're passed in arm_cpu_do_unaligned_access() | 66 | include/hw/arm/fsl-imx7.h | 338 ++++++++++++++++++++++++++++++----------- |
59 | arm: Add support for M profile CPUs having different MMU index semantics | 67 | include/hw/misc/imx7_src.h | 66 ++++++++ |
60 | arm: Use different ARMMMUIdx values for M profile | 68 | include/hw/rtc/aspeed_rtc.h | 2 +- |
61 | arm: Clean up handling of no-MPU PMSA CPUs | 69 | include/sysemu/rtc.h | 4 +- |
62 | arm: Don't clear ARM_FEATURE_PMSA for no-mpu configs | 70 | target/arm/cpregs.h | 2 + |
63 | arm: Don't let no-MPU PMSA cores write to SCTLR.M | 71 | target/arm/cpu.h | 5 +- |
64 | arm: Remove unnecessary check on cpu->pmsav7_dregion | 72 | target/arm/internals.h | 6 - |
65 | arm: All M profile cores are PMSA | 73 | target/arm/tcg/translate.h | 2 + |
66 | arm: Implement HFNMIENA support for M profile MPU | 74 | hw/arm/armsse.c | 16 ++ |
75 | hw/arm/armv7m.c | 21 +++ | ||
76 | hw/arm/fsl-imx6ul.c | 174 +++++++++++++-------- | ||
77 | hw/arm/fsl-imx7.c | 201 +++++++++++++++++++----- | ||
78 | hw/arm/mps2-tz.c | 29 ++++ | ||
79 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++ | ||
80 | hw/rtc/aspeed_rtc.c | 5 +- | ||
81 | hw/rtc/m48t59.c | 2 +- | ||
82 | hw/rtc/twl92230.c | 4 +- | ||
83 | softmmu/rtc.c | 4 +- | ||
84 | target/arm/cpu.c | 207 ++++++++++++++----------- | ||
85 | target/arm/helper.c | 15 +- | ||
86 | target/arm/tcg/cpu32.c | 2 +- | ||
87 | target/arm/tcg/cpu64.c | 102 +++++++++---- | ||
88 | target/arm/tcg/helper-a64.c | 9 ++ | ||
89 | target/arm/tcg/mte_helper.c | 90 ++++++++--- | ||
90 | target/arm/tcg/translate-a64.c | 5 +- | ||
91 | hw/misc/meson.build | 1 + | ||
92 | hw/misc/trace-events | 4 + | ||
93 | 31 files changed, 1393 insertions(+), 372 deletions(-) | ||
94 | create mode 100644 include/hw/misc/imx7_src.h | ||
95 | create mode 100644 hw/misc/imx7_src.c | ||
67 | 96 | ||
68 | Wei Huang (1): | ||
69 | target/arm: clear PMUVER field of AA64DFR0 when vPMU=off | ||
70 | |||
71 | disas/libvixl/Makefile.objs | 3 + | ||
72 | hw/misc/Makefile.objs | 1 + | ||
73 | target/arm/cpu.h | 118 ++++++++++-- | ||
74 | target/arm/translate.h | 2 +- | ||
75 | hw/arm/aspeed.c | 36 ++++ | ||
76 | hw/arm/virt-acpi-build.c | 4 + | ||
77 | hw/arm/virt.c | 21 +++ | ||
78 | hw/core/loader.c | 3 +- | ||
79 | hw/i2c/aspeed_i2c.c | 65 ++++++- | ||
80 | hw/intc/arm_gicv3_cpuif.c | 50 ++++- | ||
81 | hw/intc/armv7m_nvic.c | 104 +++++++++++ | ||
82 | hw/misc/tmp421.c | 401 ++++++++++++++++++++++++++++++++++++++++ | ||
83 | target/arm/cpu.c | 28 ++- | ||
84 | target/arm/helper.c | 338 ++++++++++++++++++++++----------- | ||
85 | target/arm/machine.c | 7 +- | ||
86 | target/arm/op_helper.c | 3 +- | ||
87 | target/arm/translate-a64.c | 18 +- | ||
88 | target/arm/translate.c | 14 +- | ||
89 | default-configs/arm-softmmu.mak | 1 + | ||
90 | 19 files changed, 1060 insertions(+), 157 deletions(-) | ||
91 | create mode 100644 hw/misc/tmp421.c | ||
92 | diff view generated by jsdifflib |
1 | Make M profile use completely separate ARMMMUIdx values from | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | those that A profile CPUs use. This is a prelude to adding | ||
3 | support for the MPU and for v8M, which together will require | ||
4 | 6 MMU indexes which don't map cleanly onto the A profile | ||
5 | uses: | ||
6 | non secure User | ||
7 | non secure Privileged | ||
8 | non secure Privileged, execution priority < 0 | ||
9 | secure User | ||
10 | secure Privileged | ||
11 | secure Privileged, execution priority < 0 | ||
12 | 2 | ||
3 | This value is only 4 bits wide. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20230811214031.171020-2-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Message-id: 1493122030-32191-4-git-send-email-peter.maydell@linaro.org | ||
15 | --- | 10 | --- |
16 | target/arm/cpu.h | 21 +++++++++++++++++++-- | 11 | target/arm/cpu.h | 3 ++- |
17 | target/arm/helper.c | 5 +++++ | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
18 | target/arm/translate.c | 3 +++ | ||
19 | 3 files changed, 27 insertions(+), 2 deletions(-) | ||
20 | 13 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
22 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
24 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
25 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 18 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
26 | * of the AT/ATS operations. | 19 | bool prop_lpa2; |
27 | * The values used are carefully arranged to make mmu_idx => EL lookup easy. | 20 | |
28 | */ | 21 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ |
29 | -#define ARM_MMU_IDX_A 0x10 /* A profile (and M profile, for the moment) */ | 22 | - uint32_t dcz_blocksize; |
30 | +#define ARM_MMU_IDX_A 0x10 /* A profile */ | 23 | + uint8_t dcz_blocksize; |
31 | #define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | ||
32 | +#define ARM_MMU_IDX_M 0x40 /* M profile */ | ||
33 | |||
34 | #define ARM_MMU_IDX_TYPE_MASK (~0x7) | ||
35 | #define ARM_MMU_IDX_COREIDX_MASK 0x7 | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
37 | ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
38 | ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
39 | ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
40 | + ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
41 | + ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
42 | /* Indexes below here don't have TLBs and are used only for AT system | ||
43 | * instructions or for the first stage of an S12 page table walk. | ||
44 | */ | ||
45 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
46 | ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
47 | ARMMMUIdxBit_S1SE1 = 1 << 5, | ||
48 | ARMMMUIdxBit_S2NS = 1 << 6, | ||
49 | + ARMMMUIdxBit_MUser = 1 << 0, | ||
50 | + ARMMMUIdxBit_MPriv = 1 << 1, | ||
51 | } ARMMMUIdxBit; | ||
52 | |||
53 | #define MMU_USER_IDX 0 | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
55 | |||
56 | static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
57 | { | ||
58 | - return mmu_idx | ARM_MMU_IDX_A; | ||
59 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
60 | + return mmu_idx | ARM_MMU_IDX_M; | ||
61 | + } else { | ||
62 | + return mmu_idx | ARM_MMU_IDX_A; | ||
63 | + } | ||
64 | } | ||
65 | |||
66 | /* Return the exception level we're running at if this is our mmu_idx */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
68 | switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) { | ||
69 | case ARM_MMU_IDX_A: | ||
70 | return mmu_idx & 3; | ||
71 | + case ARM_MMU_IDX_M: | ||
72 | + return mmu_idx & 1; | ||
73 | default: | ||
74 | g_assert_not_reached(); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
77 | { | ||
78 | int el = arm_current_el(env); | ||
79 | |||
80 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
81 | + ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
82 | + | 24 | + |
83 | + return arm_to_core_mmu_idx(mmu_idx); | 25 | uint64_t rvbar_prop; /* Property/input signals. */ |
84 | + } | 26 | |
85 | + | 27 | /* Configurable aspects of GIC cpu interface (which is part of the CPU) */ |
86 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
87 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0 + el); | ||
88 | } | ||
89 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/helper.c | ||
92 | +++ b/target/arm/helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
94 | case ARMMMUIdx_S1SE1: | ||
95 | case ARMMMUIdx_S1NSE0: | ||
96 | case ARMMMUIdx_S1NSE1: | ||
97 | + case ARMMMUIdx_MPriv: | ||
98 | + case ARMMMUIdx_MUser: | ||
99 | return 1; | ||
100 | default: | ||
101 | g_assert_not_reached(); | ||
102 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
103 | case ARMMMUIdx_S1NSE1: | ||
104 | case ARMMMUIdx_S1E2: | ||
105 | case ARMMMUIdx_S2NS: | ||
106 | + case ARMMMUIdx_MPriv: | ||
107 | + case ARMMMUIdx_MUser: | ||
108 | return false; | ||
109 | case ARMMMUIdx_S1E3: | ||
110 | case ARMMMUIdx_S1SE0: | ||
111 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
112 | switch (mmu_idx) { | ||
113 | case ARMMMUIdx_S1SE0: | ||
114 | case ARMMMUIdx_S1NSE0: | ||
115 | + case ARMMMUIdx_MUser: | ||
116 | return true; | ||
117 | default: | ||
118 | return false; | ||
119 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/arm/translate.c | ||
122 | +++ b/target/arm/translate.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
124 | case ARMMMUIdx_S1SE0: | ||
125 | case ARMMMUIdx_S1SE1: | ||
126 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
127 | + case ARMMMUIdx_MUser: | ||
128 | + case ARMMMUIdx_MPriv: | ||
129 | + return arm_to_core_mmu_idx(ARMMMUIdx_MUser); | ||
130 | case ARMMMUIdx_S2NS: | ||
131 | default: | ||
132 | g_assert_not_reached(); | ||
133 | -- | 28 | -- |
134 | 2.7.4 | 29 | 2.34.1 |
135 | 30 | ||
136 | 31 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The M series MPU is almost the same as the already implemented R | 3 | Previously we hard-coded the blocksize with GMID_EL1_BS. |
4 | profile MPU (v7 PMSA). So all we need to implement here is the MPU | 4 | But the value we choose for -cpu max does not match the |
5 | register interface in the system register space. | 5 | value that cortex-a710 uses. |
6 | 6 | ||
7 | This implementation has the same restriction as the R profile MPU | 7 | Mirror the way we handle dcz_blocksize. |
8 | that it doesn't permit regions to be sized down smaller than 1K. | 8 | |
9 | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
10 | We also do not yet implement support for MPU_CTRL.HFNMIENA; this | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | bit should if zero disable use of the MPU when running HardFault, | 11 | Message-id: 20230811214031.171020-3-richard.henderson@linaro.org |
12 | NMI or with FAULTMASK set to 1 (ie at an execution priority of | ||
13 | less than zero) -- if the MPU is enabled we don't treat these | ||
14 | cases any differently. | ||
15 | |||
16 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
17 | Message-id: 1493122030-32191-13-git-send-email-peter.maydell@linaro.org | ||
18 | [PMM: Keep all the bits in mpu_ctrl field, rather than | ||
19 | using SCTLR bits for them; drop broken HFNMIENA support; | ||
20 | various cleanup] | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 13 | --- |
23 | target/arm/cpu.h | 6 +++ | 14 | target/arm/cpu.h | 2 ++ |
24 | hw/intc/armv7m_nvic.c | 104 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 15 | target/arm/internals.h | 6 ----- |
25 | target/arm/helper.c | 25 +++++++++++- | 16 | target/arm/tcg/translate.h | 2 ++ |
26 | target/arm/machine.c | 5 ++- | 17 | target/arm/helper.c | 11 +++++--- |
27 | 4 files changed, 137 insertions(+), 3 deletions(-) | 18 | target/arm/tcg/cpu64.c | 1 + |
19 | target/arm/tcg/mte_helper.c | 46 ++++++++++++++++++++++------------ | ||
20 | target/arm/tcg/translate-a64.c | 5 ++-- | ||
21 | 7 files changed, 45 insertions(+), 28 deletions(-) | ||
28 | 22 | ||
29 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 23 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
30 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/cpu.h | 25 | --- a/target/arm/cpu.h |
32 | +++ b/target/arm/cpu.h | 26 | +++ b/target/arm/cpu.h |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 27 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
34 | uint32_t dfsr; /* Debug Fault Status Register */ | 28 | |
35 | uint32_t mmfar; /* MemManage Fault Address */ | 29 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ |
36 | uint32_t bfar; /* BusFault Address */ | 30 | uint8_t dcz_blocksize; |
37 | + unsigned mpu_ctrl; /* MPU_CTRL (some bits kept in sctlr_el[1]) */ | 31 | + /* GM blocksize, in log_2(words), ie low 4 bits of GMID_EL0 */ |
38 | int exception; | 32 | + uint8_t gm_blocksize; |
39 | } v7m; | 33 | |
40 | 34 | uint64_t rvbar_prop; /* Property/input signals. */ | |
41 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_DFSR, DWTTRAP, 2, 1) | 35 | |
42 | FIELD(V7M_DFSR, VCATCH, 3, 1) | 36 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
43 | FIELD(V7M_DFSR, EXTERNAL, 4, 1) | 37 | index XXXXXXX..XXXXXXX 100644 |
44 | 38 | --- a/target/arm/internals.h | |
45 | +/* v7M MPU_CTRL bits */ | 39 | +++ b/target/arm/internals.h |
46 | +FIELD(V7M_MPU_CTRL, ENABLE, 0, 1) | 40 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs); |
47 | +FIELD(V7M_MPU_CTRL, HFNMIENA, 1, 1) | 41 | |
48 | +FIELD(V7M_MPU_CTRL, PRIVDEFENA, 2, 1) | 42 | #endif /* !CONFIG_USER_ONLY */ |
49 | + | 43 | |
50 | /* If adding a feature bit which corresponds to a Linux ELF | 44 | -/* |
51 | * HWCAP bit, remember to update the feature-bit-to-hwcap | 45 | - * The log2 of the words in the tag block, for GMID_EL1.BS. |
52 | * mapping in linux-user/elfload.c:get_elf_hwcap(). | 46 | - * The is the maximum, 256 bytes, which manipulates 64-bits of tags. |
53 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 47 | - */ |
54 | index XXXXXXX..XXXXXXX 100644 | 48 | -#define GMID_EL1_BS 6 |
55 | --- a/hw/intc/armv7m_nvic.c | 49 | - |
56 | +++ b/hw/intc/armv7m_nvic.c | 50 | /* |
57 | @@ -XXX,XX +XXX,XX @@ | 51 | * SVE predicates are 1/8 the size of SVE vectors, and cannot use |
58 | #include "hw/arm/arm.h" | 52 | * the same simd_desc() encoding due to restrictions on size. |
59 | #include "hw/arm/armv7m_nvic.h" | 53 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
60 | #include "target/arm/cpu.h" | 54 | index XXXXXXX..XXXXXXX 100644 |
61 | +#include "exec/exec-all.h" | 55 | --- a/target/arm/tcg/translate.h |
62 | #include "qemu/log.h" | 56 | +++ b/target/arm/tcg/translate.h |
63 | #include "trace.h" | 57 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
64 | 58 | int8_t btype; | |
65 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | 59 | /* A copy of cpu->dcz_blocksize. */ |
66 | case 0xd70: /* ISAR4. */ | 60 | uint8_t dcz_blocksize; |
67 | return 0x01310102; | 61 | + /* A copy of cpu->gm_blocksize. */ |
68 | /* TODO: Implement debug registers. */ | 62 | + uint8_t gm_blocksize; |
69 | + case 0xd90: /* MPU_TYPE */ | 63 | /* True if this page is guarded. */ |
70 | + /* Unified MPU; if the MPU is not present this value is zero */ | 64 | bool guarded_page; |
71 | + return cpu->pmsav7_dregion << 8; | 65 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ |
72 | + break; | ||
73 | + case 0xd94: /* MPU_CTRL */ | ||
74 | + return cpu->env.v7m.mpu_ctrl; | ||
75 | + case 0xd98: /* MPU_RNR */ | ||
76 | + return cpu->env.cp15.c6_rgnr; | ||
77 | + case 0xd9c: /* MPU_RBAR */ | ||
78 | + case 0xda4: /* MPU_RBAR_A1 */ | ||
79 | + case 0xdac: /* MPU_RBAR_A2 */ | ||
80 | + case 0xdb4: /* MPU_RBAR_A3 */ | ||
81 | + { | ||
82 | + int region = cpu->env.cp15.c6_rgnr; | ||
83 | + | ||
84 | + if (region >= cpu->pmsav7_dregion) { | ||
85 | + return 0; | ||
86 | + } | ||
87 | + return (cpu->env.pmsav7.drbar[region] & 0x1f) | (region & 0xf); | ||
88 | + } | ||
89 | + case 0xda0: /* MPU_RASR */ | ||
90 | + case 0xda8: /* MPU_RASR_A1 */ | ||
91 | + case 0xdb0: /* MPU_RASR_A2 */ | ||
92 | + case 0xdb8: /* MPU_RASR_A3 */ | ||
93 | + { | ||
94 | + int region = cpu->env.cp15.c6_rgnr; | ||
95 | + | ||
96 | + if (region >= cpu->pmsav7_dregion) { | ||
97 | + return 0; | ||
98 | + } | ||
99 | + return ((cpu->env.pmsav7.dracr[region] & 0xffff) << 16) | | ||
100 | + (cpu->env.pmsav7.drsr[region] & 0xffff); | ||
101 | + } | ||
102 | default: | ||
103 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
104 | return 0; | ||
105 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
106 | qemu_log_mask(LOG_UNIMP, | ||
107 | "NVIC: Aux fault status registers unimplemented\n"); | ||
108 | break; | ||
109 | + case 0xd90: /* MPU_TYPE */ | ||
110 | + return; /* RO */ | ||
111 | + case 0xd94: /* MPU_CTRL */ | ||
112 | + if ((value & | ||
113 | + (R_V7M_MPU_CTRL_HFNMIENA_MASK | R_V7M_MPU_CTRL_ENABLE_MASK)) | ||
114 | + == R_V7M_MPU_CTRL_HFNMIENA_MASK) { | ||
115 | + qemu_log_mask(LOG_GUEST_ERROR, "MPU_CTRL: HFNMIENA and !ENABLE is " | ||
116 | + "UNPREDICTABLE\n"); | ||
117 | + } | ||
118 | + cpu->env.v7m.mpu_ctrl = value & (R_V7M_MPU_CTRL_ENABLE_MASK | | ||
119 | + R_V7M_MPU_CTRL_HFNMIENA_MASK | | ||
120 | + R_V7M_MPU_CTRL_PRIVDEFENA_MASK); | ||
121 | + tlb_flush(CPU(cpu)); | ||
122 | + break; | ||
123 | + case 0xd98: /* MPU_RNR */ | ||
124 | + if (value >= cpu->pmsav7_dregion) { | ||
125 | + qemu_log_mask(LOG_GUEST_ERROR, "MPU region out of range %" | ||
126 | + PRIu32 "/%" PRIu32 "\n", | ||
127 | + value, cpu->pmsav7_dregion); | ||
128 | + } else { | ||
129 | + cpu->env.cp15.c6_rgnr = value; | ||
130 | + } | ||
131 | + break; | ||
132 | + case 0xd9c: /* MPU_RBAR */ | ||
133 | + case 0xda4: /* MPU_RBAR_A1 */ | ||
134 | + case 0xdac: /* MPU_RBAR_A2 */ | ||
135 | + case 0xdb4: /* MPU_RBAR_A3 */ | ||
136 | + { | ||
137 | + int region; | ||
138 | + | ||
139 | + if (value & (1 << 4)) { | ||
140 | + /* VALID bit means use the region number specified in this | ||
141 | + * value and also update MPU_RNR.REGION with that value. | ||
142 | + */ | ||
143 | + region = extract32(value, 0, 4); | ||
144 | + if (region >= cpu->pmsav7_dregion) { | ||
145 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
146 | + "MPU region out of range %u/%" PRIu32 "\n", | ||
147 | + region, cpu->pmsav7_dregion); | ||
148 | + return; | ||
149 | + } | ||
150 | + cpu->env.cp15.c6_rgnr = region; | ||
151 | + } else { | ||
152 | + region = cpu->env.cp15.c6_rgnr; | ||
153 | + } | ||
154 | + | ||
155 | + if (region >= cpu->pmsav7_dregion) { | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + cpu->env.pmsav7.drbar[region] = value & ~0x1f; | ||
160 | + tlb_flush(CPU(cpu)); | ||
161 | + break; | ||
162 | + } | ||
163 | + case 0xda0: /* MPU_RASR */ | ||
164 | + case 0xda8: /* MPU_RASR_A1 */ | ||
165 | + case 0xdb0: /* MPU_RASR_A2 */ | ||
166 | + case 0xdb8: /* MPU_RASR_A3 */ | ||
167 | + { | ||
168 | + int region = cpu->env.cp15.c6_rgnr; | ||
169 | + | ||
170 | + if (region >= cpu->pmsav7_dregion) { | ||
171 | + return; | ||
172 | + } | ||
173 | + | ||
174 | + cpu->env.pmsav7.drsr[region] = value & 0xff3f; | ||
175 | + cpu->env.pmsav7.dracr[region] = (value >> 16) & 0x173f; | ||
176 | + tlb_flush(CPU(cpu)); | ||
177 | + break; | ||
178 | + } | ||
179 | case 0xf00: /* Software Triggered Interrupt Register */ | ||
180 | { | ||
181 | /* user mode can only write to STIR if CCR.USERSETMPEND permits it */ | ||
182 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 66 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
183 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
184 | --- a/target/arm/helper.c | 68 | --- a/target/arm/helper.c |
185 | +++ b/target/arm/helper.c | 69 | +++ b/target/arm/helper.c |
186 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx) | 70 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { |
187 | static inline bool regime_translation_disabled(CPUARMState *env, | 71 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6, |
188 | ARMMMUIdx mmu_idx) | 72 | .access = PL1_RW, .accessfn = access_mte, |
189 | { | 73 | .fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) }, |
190 | + if (arm_feature(env, ARM_FEATURE_M)) { | 74 | - { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, |
191 | + return !(env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_ENABLE_MASK); | 75 | - .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, |
192 | + } | 76 | - .access = PL1_R, .accessfn = access_aa64_tid5, |
193 | + | 77 | - .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS }, |
194 | if (mmu_idx == ARMMMUIdx_S2NS) { | 78 | { .name = "TCO", .state = ARM_CP_STATE_AA64, |
195 | return (env->cp15.hcr_el2 & HCR_VM) == 0; | 79 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, |
196 | } | 80 | .type = ARM_CP_NO_RAW, |
197 | @@ -XXX,XX +XXX,XX @@ static inline void get_phys_addr_pmsav7_default(CPUARMState *env, | 81 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
82 | * then define only a RAZ/WI version of PSTATE.TCO. | ||
83 | */ | ||
84 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
85 | + ARMCPRegInfo gmid_reginfo = { | ||
86 | + .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
87 | + .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
88 | + .access = PL1_R, .accessfn = access_aa64_tid5, | ||
89 | + .type = ARM_CP_CONST, .resetvalue = cpu->gm_blocksize, | ||
90 | + }; | ||
91 | + define_one_arm_cp_reg(cpu, &gmid_reginfo); | ||
92 | define_arm_cp_regs(cpu, mte_reginfo); | ||
93 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
94 | } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { | ||
95 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/target/arm/tcg/cpu64.c | ||
98 | +++ b/target/arm/tcg/cpu64.c | ||
99 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
100 | cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */ | ||
101 | cpu->dcz_blocksize = 7; /* 512 bytes */ | ||
102 | #endif | ||
103 | + cpu->gm_blocksize = 6; /* 256 bytes */ | ||
104 | |||
105 | cpu->sve_vq.supported = MAKE_64BIT_MASK(0, ARM_MAX_VQ); | ||
106 | cpu->sme_vq.supported = SVE_VQ_POW2_MAP; | ||
107 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/tcg/mte_helper.c | ||
110 | +++ b/target/arm/tcg/mte_helper.c | ||
111 | @@ -XXX,XX +XXX,XX @@ void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) | ||
198 | } | 112 | } |
199 | } | 113 | } |
200 | 114 | ||
201 | +static bool pmsav7_use_background_region(ARMCPU *cpu, | 115 | -#define LDGM_STGM_SIZE (4 << GMID_EL1_BS) |
202 | + ARMMMUIdx mmu_idx, bool is_user) | 116 | - |
203 | +{ | 117 | uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) |
204 | + /* Return true if we should use the default memory map as a | 118 | { |
205 | + * "background" region if there are no hits against any MPU regions. | 119 | int mmu_idx = cpu_mmu_index(env, false); |
206 | + */ | 120 | uintptr_t ra = GETPC(); |
207 | + CPUARMState *env = &cpu->env; | 121 | + int gm_bs = env_archcpu(env)->gm_blocksize; |
208 | + | 122 | + int gm_bs_bytes = 4 << gm_bs; |
209 | + if (is_user) { | 123 | void *tag_mem; |
210 | + return false; | 124 | |
125 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
126 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
127 | |||
128 | /* Trap if accessing an invalid page. */ | ||
129 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, | ||
130 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
131 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
132 | + gm_bs_bytes, MMU_DATA_LOAD, | ||
133 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); | ||
134 | |||
135 | /* The tag is squashed to zero if the page does not support tags. */ | ||
136 | if (!tag_mem) { | ||
137 | return 0; | ||
138 | } | ||
139 | |||
140 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
141 | /* | ||
142 | - * We are loading 64-bits worth of tags. The ordering of elements | ||
143 | - * within the word corresponds to a 64-bit little-endian operation. | ||
144 | + * The ordering of elements within the word corresponds to | ||
145 | + * a little-endian operation. | ||
146 | */ | ||
147 | - return ldq_le_p(tag_mem); | ||
148 | + switch (gm_bs) { | ||
149 | + case 6: | ||
150 | + /* 256 bytes -> 16 tags -> 64 result bits */ | ||
151 | + return ldq_le_p(tag_mem); | ||
152 | + default: | ||
153 | + /* cpu configured with unsupported gm blocksize. */ | ||
154 | + g_assert_not_reached(); | ||
211 | + } | 155 | + } |
212 | + | 156 | } |
213 | + if (arm_feature(env, ARM_FEATURE_M)) { | 157 | |
214 | + return env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | 158 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) |
215 | + } else { | 159 | { |
216 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; | 160 | int mmu_idx = cpu_mmu_index(env, false); |
161 | uintptr_t ra = GETPC(); | ||
162 | + int gm_bs = env_archcpu(env)->gm_blocksize; | ||
163 | + int gm_bs_bytes = 4 << gm_bs; | ||
164 | void *tag_mem; | ||
165 | |||
166 | - ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
167 | + ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
168 | |||
169 | /* Trap if accessing an invalid page. */ | ||
170 | tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
171 | - LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
172 | - LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
173 | + gm_bs_bytes, MMU_DATA_LOAD, | ||
174 | + gm_bs_bytes / (2 * TAG_GRANULE), ra); | ||
175 | |||
176 | /* | ||
177 | * Tag store only happens if the page support tags, | ||
178 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
179 | return; | ||
180 | } | ||
181 | |||
182 | - QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
183 | /* | ||
184 | - * We are storing 64-bits worth of tags. The ordering of elements | ||
185 | - * within the word corresponds to a 64-bit little-endian operation. | ||
186 | + * The ordering of elements within the word corresponds to | ||
187 | + * a little-endian operation. | ||
188 | */ | ||
189 | - stq_le_p(tag_mem, val); | ||
190 | + switch (gm_bs) { | ||
191 | + case 6: | ||
192 | + stq_le_p(tag_mem, val); | ||
193 | + break; | ||
194 | + default: | ||
195 | + /* cpu configured with unsupported gm blocksize. */ | ||
196 | + g_assert_not_reached(); | ||
217 | + } | 197 | + } |
218 | +} | 198 | } |
219 | + | 199 | |
220 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 200 | void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) |
221 | int access_type, ARMMMUIdx mmu_idx, | 201 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
222 | hwaddr *phys_ptr, int *prot, uint32_t *fsr) | 202 | index XXXXXXX..XXXXXXX 100644 |
223 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 203 | --- a/target/arm/tcg/translate-a64.c |
224 | } | 204 | +++ b/target/arm/tcg/translate-a64.c |
225 | 205 | @@ -XXX,XX +XXX,XX @@ static bool trans_STGM(DisasContext *s, arg_ldst_tag *a) | |
226 | if (n == -1) { /* no hits */ | 206 | gen_helper_stgm(cpu_env, addr, tcg_rt); |
227 | - if (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR)) { | 207 | } else { |
228 | + if (!pmsav7_use_background_region(cpu, mmu_idx, is_user)) { | 208 | MMUAccessType acc = MMU_DATA_STORE; |
229 | /* background fault */ | 209 | - int size = 4 << GMID_EL1_BS; |
230 | *fsr = 0; | 210 | + int size = 4 << s->gm_blocksize; |
231 | return true; | 211 | |
232 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 212 | clean_addr = clean_data_tbi(s, addr); |
233 | index XXXXXXX..XXXXXXX 100644 | 213 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); |
234 | --- a/target/arm/machine.c | 214 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDGM(DisasContext *s, arg_ldst_tag *a) |
235 | +++ b/target/arm/machine.c | 215 | gen_helper_ldgm(tcg_rt, cpu_env, addr); |
236 | @@ -XXX,XX +XXX,XX @@ static bool m_needed(void *opaque) | 216 | } else { |
237 | 217 | MMUAccessType acc = MMU_DATA_LOAD; | |
238 | static const VMStateDescription vmstate_m = { | 218 | - int size = 4 << GMID_EL1_BS; |
239 | .name = "cpu/m", | 219 | + int size = 4 << s->gm_blocksize; |
240 | - .version_id = 3, | 220 | |
241 | - .minimum_version_id = 3, | 221 | clean_addr = clean_data_tbi(s, addr); |
242 | + .version_id = 4, | 222 | tcg_gen_andi_i64(clean_addr, clean_addr, -size); |
243 | + .minimum_version_id = 4, | 223 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
244 | .needed = m_needed, | 224 | dc->cp_regs = arm_cpu->cp_regs; |
245 | .fields = (VMStateField[]) { | 225 | dc->features = env->features; |
246 | VMSTATE_UINT32(env.v7m.vecbase, ARMCPU), | 226 | dc->dcz_blocksize = arm_cpu->dcz_blocksize; |
247 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | 227 | + dc->gm_blocksize = arm_cpu->gm_blocksize; |
248 | VMSTATE_UINT32(env.v7m.dfsr, ARMCPU), | 228 | |
249 | VMSTATE_UINT32(env.v7m.mmfar, ARMCPU), | 229 | #ifdef CONFIG_USER_ONLY |
250 | VMSTATE_UINT32(env.v7m.bfar, ARMCPU), | 230 | /* In sve_probe_page, we assume TBI is enabled. */ |
251 | + VMSTATE_UINT32(env.v7m.mpu_ctrl, ARMCPU), | ||
252 | VMSTATE_INT32(env.v7m.exception, ARMCPU), | ||
253 | VMSTATE_END_OF_LIST() | ||
254 | } | ||
255 | -- | 231 | -- |
256 | 2.7.4 | 232 | 2.34.1 |
257 | |||
258 | diff view generated by jsdifflib |
1 | ARM CPUs come in two flavours: | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | * proper MMU ("VMSA") | ||
3 | * only an MPU ("PMSA") | ||
4 | For PMSA, the MPU may be implemented, or not (in which case there | ||
5 | is default "always acts the same" behaviour, but it isn't guest | ||
6 | programmable). | ||
7 | 2 | ||
8 | QEMU is a bit confused about how we indicate this: we have an | 3 | Support all of the easy GM block sizes. |
9 | ARM_FEATURE_MPU, but it's not clear whether this indicates | 4 | Use direct memory operations, since the pointers are aligned. |
10 | "PMSA, not VMSA" or "PMSA and MPU present" , and sometimes we | ||
11 | use it for one purpose and sometimes the other. | ||
12 | 5 | ||
13 | Currently trying to implement a PMSA-without-MPU core won't | 6 | While BS=2 (16 bytes, 1 tag) is a legal setting, that requires |
14 | work correctly because we turn off the ARM_FEATURE_MPU bit | 7 | an atomic store of one nibble. This is not difficult, but there |
15 | and then a lot of things which should still exist get | 8 | is also no point in supporting it until required. |
16 | turned off too. | ||
17 | 9 | ||
18 | As the first step in cleaning this up, rename the feature | 10 | Note that cortex-a710 sets GM blocksize to match its cacheline |
19 | bit to ARM_FEATURE_PMSA, which indicates a PMSA CPU (with | 11 | size of 64 bytes. I expect many implementations will also |
20 | or without MPU). | 12 | match the cacheline, which makes 16 bytes very unlikely. |
21 | 13 | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Message-id: 20230811214031.171020-4-richard.henderson@linaro.org | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
24 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
25 | Message-id: 1493122030-32191-5-git-send-email-peter.maydell@linaro.org | ||
26 | --- | 18 | --- |
27 | target/arm/cpu.h | 2 +- | 19 | target/arm/cpu.c | 18 +++++++++--- |
28 | target/arm/cpu.c | 12 ++++++------ | 20 | target/arm/tcg/mte_helper.c | 56 +++++++++++++++++++++++++++++++------ |
29 | target/arm/helper.c | 12 ++++++------ | 21 | 2 files changed, 62 insertions(+), 12 deletions(-) |
30 | target/arm/machine.c | 2 +- | ||
31 | 4 files changed, 14 insertions(+), 14 deletions(-) | ||
32 | 22 | ||
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/cpu.h | ||
36 | +++ b/target/arm/cpu.h | ||
37 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | ||
38 | ARM_FEATURE_V6K, | ||
39 | ARM_FEATURE_V7, | ||
40 | ARM_FEATURE_THUMB2, | ||
41 | - ARM_FEATURE_MPU, /* Only has Memory Protection Unit, not full MMU. */ | ||
42 | + ARM_FEATURE_PMSA, /* no MMU; may have Memory Protection Unit */ | ||
43 | ARM_FEATURE_VFP3, | ||
44 | ARM_FEATURE_VFP_FP16, | ||
45 | ARM_FEATURE_NEON, | ||
46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 23 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
47 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/cpu.c | 25 | --- a/target/arm/cpu.c |
49 | +++ b/target/arm/cpu.c | 26 | +++ b/target/arm/cpu.c |
50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 27 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
51 | &error_abort); | 28 | ID_PFR1, VIRTUALIZATION, 0); |
52 | } | 29 | } |
53 | 30 | ||
54 | - if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) { | 31 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
55 | + if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { | 32 | + /* |
56 | qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property, | 33 | + * The architectural range of GM blocksize is 2-6, however qemu |
57 | &error_abort); | 34 | + * doesn't support blocksize of 2 (see HELPER(ldgm)). |
58 | if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { | 35 | + */ |
59 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 36 | + if (tcg_enabled()) { |
60 | 37 | + assert(cpu->gm_blocksize >= 3 && cpu->gm_blocksize <= 6); | |
61 | if (arm_feature(env, ARM_FEATURE_V7) && | 38 | + } |
62 | !arm_feature(env, ARM_FEATURE_M) && | 39 | + |
63 | - !arm_feature(env, ARM_FEATURE_MPU)) { | 40 | #ifndef CONFIG_USER_ONLY |
64 | + !arm_feature(env, ARM_FEATURE_PMSA)) { | 41 | - if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { |
65 | /* v7VMSA drops support for the old ARMv5 tiny pages, so we | 42 | /* |
66 | * can use 4K pages. | 43 | * Disable the MTE feature bits if we do not have tag-memory |
44 | * provided by the machine. | ||
67 | */ | 45 | */ |
68 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 46 | - cpu->isar.id_aa64pfr1 = |
47 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
48 | - } | ||
49 | + if (cpu->tag_memory == NULL) { | ||
50 | + cpu->isar.id_aa64pfr1 = | ||
51 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
52 | + } | ||
53 | #endif | ||
54 | + } | ||
55 | |||
56 | if (tcg_enabled()) { | ||
57 | /* | ||
58 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/tcg/mte_helper.c | ||
61 | +++ b/target/arm/tcg/mte_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
63 | int gm_bs = env_archcpu(env)->gm_blocksize; | ||
64 | int gm_bs_bytes = 4 << gm_bs; | ||
65 | void *tag_mem; | ||
66 | + uint64_t ret; | ||
67 | + int shift; | ||
68 | |||
69 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) | ||
72 | |||
73 | /* | ||
74 | * The ordering of elements within the word corresponds to | ||
75 | - * a little-endian operation. | ||
76 | + * a little-endian operation. Computation of shift comes from | ||
77 | + * | ||
78 | + * index = address<LOG2_TAG_GRANULE+3:LOG2_TAG_GRANULE> | ||
79 | + * data<index*4+3:index*4> = tag | ||
80 | + * | ||
81 | + * Because of the alignment of ptr above, BS=6 has shift=0. | ||
82 | + * All memory operations are aligned. Defer support for BS=2, | ||
83 | + * requiring insertion or extraction of a nibble, until we | ||
84 | + * support a cpu that requires it. | ||
85 | */ | ||
86 | switch (gm_bs) { | ||
87 | + case 3: | ||
88 | + /* 32 bytes -> 2 tags -> 8 result bits */ | ||
89 | + ret = *(uint8_t *)tag_mem; | ||
90 | + break; | ||
91 | + case 4: | ||
92 | + /* 64 bytes -> 4 tags -> 16 result bits */ | ||
93 | + ret = cpu_to_le16(*(uint16_t *)tag_mem); | ||
94 | + break; | ||
95 | + case 5: | ||
96 | + /* 128 bytes -> 8 tags -> 32 result bits */ | ||
97 | + ret = cpu_to_le32(*(uint32_t *)tag_mem); | ||
98 | + break; | ||
99 | case 6: | ||
100 | /* 256 bytes -> 16 tags -> 64 result bits */ | ||
101 | - return ldq_le_p(tag_mem); | ||
102 | + return cpu_to_le64(*(uint64_t *)tag_mem); | ||
103 | default: | ||
104 | - /* cpu configured with unsupported gm blocksize. */ | ||
105 | + /* | ||
106 | + * CPU configured with unsupported/invalid gm blocksize. | ||
107 | + * This is detected early in arm_cpu_realizefn. | ||
108 | + */ | ||
109 | g_assert_not_reached(); | ||
69 | } | 110 | } |
70 | 111 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; | |
71 | if (!cpu->has_mpu) { | 112 | + return ret << shift; |
72 | - unset_feature(env, ARM_FEATURE_MPU); | 113 | } |
73 | + unset_feature(env, ARM_FEATURE_PMSA); | 114 | |
115 | void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
116 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
117 | int gm_bs = env_archcpu(env)->gm_blocksize; | ||
118 | int gm_bs_bytes = 4 << gm_bs; | ||
119 | void *tag_mem; | ||
120 | + int shift; | ||
121 | |||
122 | ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes); | ||
123 | |||
124 | @@ -XXX,XX +XXX,XX @@ void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
125 | return; | ||
74 | } | 126 | } |
75 | 127 | ||
76 | - if (arm_feature(env, ARM_FEATURE_MPU) && | 128 | - /* |
77 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | 129 | - * The ordering of elements within the word corresponds to |
78 | arm_feature(env, ARM_FEATURE_V7)) { | 130 | - * a little-endian operation. |
79 | uint32_t nr = cpu->pmsav7_dregion; | 131 | - */ |
80 | 132 | + /* See LDGM for comments on BS and on shift. */ | |
81 | @@ -XXX,XX +XXX,XX @@ static void arm946_initfn(Object *obj) | 133 | + shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4; |
82 | 134 | + val >>= shift; | |
83 | cpu->dtb_compatible = "arm,arm946"; | 135 | switch (gm_bs) { |
84 | set_feature(&cpu->env, ARM_FEATURE_V5); | 136 | + case 3: |
85 | - set_feature(&cpu->env, ARM_FEATURE_MPU); | 137 | + /* 32 bytes -> 2 tags -> 8 result bits */ |
86 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | 138 | + *(uint8_t *)tag_mem = val; |
87 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | 139 | + break; |
88 | cpu->midr = 0x41059461; | 140 | + case 4: |
89 | cpu->ctr = 0x0f004006; | 141 | + /* 64 bytes -> 4 tags -> 16 result bits */ |
90 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | 142 | + *(uint16_t *)tag_mem = cpu_to_le16(val); |
91 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV); | 143 | + break; |
92 | set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); | 144 | + case 5: |
93 | set_feature(&cpu->env, ARM_FEATURE_V7MP); | 145 | + /* 128 bytes -> 8 tags -> 32 result bits */ |
94 | - set_feature(&cpu->env, ARM_FEATURE_MPU); | 146 | + *(uint32_t *)tag_mem = cpu_to_le32(val); |
95 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | 147 | + break; |
96 | cpu->midr = 0x411fc153; /* r1p3 */ | 148 | case 6: |
97 | cpu->id_pfr0 = 0x0131; | 149 | - stq_le_p(tag_mem, val); |
98 | cpu->id_pfr1 = 0x001; | 150 | + /* 256 bytes -> 16 tags -> 64 result bits */ |
99 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 151 | + *(uint64_t *)tag_mem = cpu_to_le64(val); |
100 | index XXXXXXX..XXXXXXX 100644 | 152 | break; |
101 | --- a/target/arm/helper.c | 153 | default: |
102 | +++ b/target/arm/helper.c | 154 | /* cpu configured with unsupported gm blocksize. */ |
103 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
104 | { | ||
105 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
106 | |||
107 | - if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_MPU) | ||
108 | + if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | ||
109 | && !extended_addresses_enabled(env)) { | ||
110 | /* For VMSA (when not using the LPAE long descriptor page table | ||
111 | * format) this register includes the ASID, so do a TLB flush. | ||
112 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
113 | define_arm_cp_regs(cpu, v6k_cp_reginfo); | ||
114 | } | ||
115 | if (arm_feature(env, ARM_FEATURE_V7MP) && | ||
116 | - !arm_feature(env, ARM_FEATURE_MPU)) { | ||
117 | + !arm_feature(env, ARM_FEATURE_PMSA)) { | ||
118 | define_arm_cp_regs(cpu, v7mp_cp_reginfo); | ||
119 | } | ||
120 | if (arm_feature(env, ARM_FEATURE_V7)) { | ||
121 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
122 | } | ||
123 | } | ||
124 | |||
125 | - if (arm_feature(env, ARM_FEATURE_MPU)) { | ||
126 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
127 | if (arm_feature(env, ARM_FEATURE_V6)) { | ||
128 | /* PMSAv6 not implemented */ | ||
129 | assert(arm_feature(env, ARM_FEATURE_V7)); | ||
130 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
131 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); | ||
132 | } | ||
133 | define_arm_cp_regs(cpu, id_cp_reginfo); | ||
134 | - if (!arm_feature(env, ARM_FEATURE_MPU)) { | ||
135 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
136 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | ||
137 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
138 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
139 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
140 | /* pmsav7 has special handling for when MPU is disabled so call it before | ||
141 | * the common MMU/MPU disabled check below. | ||
142 | */ | ||
143 | - if (arm_feature(env, ARM_FEATURE_MPU) && | ||
144 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
145 | arm_feature(env, ARM_FEATURE_V7)) { | ||
146 | *page_size = TARGET_PAGE_SIZE; | ||
147 | return get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
148 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
149 | return 0; | ||
150 | } | ||
151 | |||
152 | - if (arm_feature(env, ARM_FEATURE_MPU)) { | ||
153 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
154 | /* Pre-v7 MPU */ | ||
155 | *page_size = TARGET_PAGE_SIZE; | ||
156 | return get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | ||
157 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/target/arm/machine.c | ||
160 | +++ b/target/arm/machine.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_needed(void *opaque) | ||
162 | ARMCPU *cpu = opaque; | ||
163 | CPUARMState *env = &cpu->env; | ||
164 | |||
165 | - return arm_feature(env, ARM_FEATURE_MPU) && | ||
166 | + return arm_feature(env, ARM_FEATURE_PMSA) && | ||
167 | arm_feature(env, ARM_FEATURE_V7); | ||
168 | } | ||
169 | |||
170 | -- | 155 | -- |
171 | 2.7.4 | 156 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | Fix the handling of QOM properties for PMSA CPUs with no MPU: | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Allow no-MPU to be specified by either: | 3 | When the cpu support MTE, but the system does not, reduce cpu |
4 | * has-mpu = false | 4 | support to user instructions at EL0 instead of completely |
5 | * pmsav7_dregion = 0 | 5 | disabling MTE. If we encounter a cpu implementation which does |
6 | and make setting one imply the other. Don't clear the PMSA | 6 | something else, we can revisit this setting. |
7 | feature bit in this situation. | ||
8 | 7 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20230811214031.171020-5-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 1493122030-32191-6-git-send-email-peter.maydell@linaro.org | ||
13 | --- | 12 | --- |
14 | target/arm/cpu.c | 8 +++++++- | 13 | target/arm/cpu.c | 7 ++++--- |
15 | 1 file changed, 7 insertions(+), 1 deletion(-) | 14 | 1 file changed, 4 insertions(+), 3 deletions(-) |
16 | 15 | ||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 16 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.c | 18 | --- a/target/arm/cpu.c |
20 | +++ b/target/arm/cpu.c | 19 | +++ b/target/arm/cpu.c |
21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 20 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
22 | cpu->id_pfr1 &= ~0xf000; | 21 | |
22 | #ifndef CONFIG_USER_ONLY | ||
23 | /* | ||
24 | - * Disable the MTE feature bits if we do not have tag-memory | ||
25 | - * provided by the machine. | ||
26 | + * If we do not have tag-memory provided by the machine, | ||
27 | + * reduce MTE support to instructions enabled at EL0. | ||
28 | + * This matches Cortex-A710 BROADCASTMTE input being LOW. | ||
29 | */ | ||
30 | if (cpu->tag_memory == NULL) { | ||
31 | cpu->isar.id_aa64pfr1 = | ||
32 | - FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
33 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1); | ||
34 | } | ||
35 | #endif | ||
23 | } | 36 | } |
24 | |||
25 | + /* MPU can be configured out of a PMSA CPU either by setting has-mpu | ||
26 | + * to false or by setting pmsav7-dregion to 0. | ||
27 | + */ | ||
28 | if (!cpu->has_mpu) { | ||
29 | - unset_feature(env, ARM_FEATURE_PMSA); | ||
30 | + cpu->pmsav7_dregion = 0; | ||
31 | + } | ||
32 | + if (cpu->pmsav7_dregion == 0) { | ||
33 | + cpu->has_mpu = false; | ||
34 | } | ||
35 | |||
36 | if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
37 | -- | 37 | -- |
38 | 2.7.4 | 38 | 2.34.1 |
39 | |||
40 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Aspeed I2C controller maintains a state machine in the command | 3 | Do not hard-code the constants for Neoverse V1. |
4 | register, which is mostly used for debug. | ||
5 | 4 | ||
6 | Let's start adding a few states to handle abnormal STOP | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | commands. Today, the model uses the busy status of the bus as a | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | condition to do so but it is not precise enough. | 7 | Message-id: 20230811214031.171020-6-richard.henderson@linaro.org |
9 | |||
10 | Also remove the ABNORMAL bit for failing TX commands. This is | ||
11 | incorrect with respect to the specs. | ||
12 | |||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Message-id: 1494827476-1487-4-git-send-email-clg@kaod.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 9 | --- |
17 | hw/i2c/aspeed_i2c.c | 36 +++++++++++++++++++++++++++++++++--- | 10 | target/arm/tcg/cpu64.c | 48 ++++++++++++++++++++++++++++-------------- |
18 | 1 file changed, 33 insertions(+), 3 deletions(-) | 11 | 1 file changed, 32 insertions(+), 16 deletions(-) |
19 | 12 | ||
20 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 13 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/i2c/aspeed_i2c.c | 15 | --- a/target/arm/tcg/cpu64.c |
23 | +++ b/hw/i2c/aspeed_i2c.c | 16 | +++ b/target/arm/tcg/cpu64.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset, | 17 | @@ -XXX,XX +XXX,XX @@ |
25 | } | 18 | #include "qemu/module.h" |
26 | } | 19 | #include "qapi/visitor.h" |
27 | 20 | #include "hw/qdev-properties.h" | |
28 | +static void aspeed_i2c_set_state(AspeedI2CBus *bus, uint8_t state) | 21 | +#include "qemu/units.h" |
22 | #include "internals.h" | ||
23 | #include "cpregs.h" | ||
24 | |||
25 | +static uint64_t make_ccsidr64(unsigned assoc, unsigned linesize, | ||
26 | + unsigned cachesize) | ||
29 | +{ | 27 | +{ |
30 | + bus->cmd &= ~(I2CD_TX_STATE_MASK << I2CD_TX_STATE_SHIFT); | 28 | + unsigned lg_linesize = ctz32(linesize); |
31 | + bus->cmd |= (state & I2CD_TX_STATE_MASK) << I2CD_TX_STATE_SHIFT; | 29 | + unsigned sets; |
30 | + | ||
31 | + /* | ||
32 | + * The 64-bit CCSIDR_EL1 format is: | ||
33 | + * [55:32] number of sets - 1 | ||
34 | + * [23:3] associativity - 1 | ||
35 | + * [2:0] log2(linesize) - 4 | ||
36 | + * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc | ||
37 | + */ | ||
38 | + assert(assoc != 0); | ||
39 | + assert(is_power_of_2(linesize)); | ||
40 | + assert(lg_linesize >= 4 && lg_linesize <= 7 + 4); | ||
41 | + | ||
42 | + /* sets * associativity * linesize == cachesize. */ | ||
43 | + sets = cachesize / (assoc * linesize); | ||
44 | + assert(cachesize % (assoc * linesize) == 0); | ||
45 | + | ||
46 | + return ((uint64_t)(sets - 1) << 32) | ||
47 | + | ((assoc - 1) << 3) | ||
48 | + | (lg_linesize - 4); | ||
32 | +} | 49 | +} |
33 | + | 50 | + |
34 | +static uint8_t aspeed_i2c_get_state(AspeedI2CBus *bus) | 51 | static void aarch64_a35_initfn(Object *obj) |
35 | +{ | ||
36 | + return (bus->cmd >> I2CD_TX_STATE_SHIFT) & I2CD_TX_STATE_MASK; | ||
37 | +} | ||
38 | + | ||
39 | +/* | ||
40 | + * The state machine needs some refinement. It is only used to track | ||
41 | + * invalid STOP commands for the moment. | ||
42 | + */ | ||
43 | static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
44 | { | 52 | { |
45 | bus->cmd &= ~0xFFFF; | 53 | ARMCPU *cpu = ARM_CPU(obj); |
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 54 | @@ -XXX,XX +XXX,XX @@ static void aarch64_neoverse_v1_initfn(Object *obj) |
47 | bus->intr_status = 0; | 55 | * The Neoverse-V1 r1p2 TRM lists 32-bit format CCSIDR_EL1 values, |
48 | 56 | * but also says it implements CCIDX, which means they should be | |
49 | if (bus->cmd & I2CD_M_START_CMD) { | 57 | * 64-bit format. So we here use values which are based on the textual |
50 | + uint8_t state = aspeed_i2c_get_state(bus) & I2CD_MACTIVE ? | 58 | - * information in chapter 2 of the TRM (and on the fact that |
51 | + I2CD_MSTARTR : I2CD_MSTART; | 59 | - * sets * associativity * linesize == cachesize). |
52 | + | 60 | - * |
53 | + aspeed_i2c_set_state(bus, state); | 61 | - * The 64-bit CCSIDR_EL1 format is: |
54 | + | 62 | - * [55:32] number of sets - 1 |
55 | if (i2c_start_transfer(bus->bus, extract32(bus->buf, 1, 7), | 63 | - * [23:3] associativity - 1 |
56 | extract32(bus->buf, 0, 1))) { | 64 | - * [2:0] log2(linesize) - 4 |
57 | bus->intr_status |= I2CD_INTR_TX_NAK; | 65 | - * so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc |
58 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 66 | - * |
59 | if (!i2c_bus_busy(bus->bus)) { | 67 | - * L1: 4-way set associative 64-byte line size, total size 64K, |
60 | return; | 68 | - * so sets is 256. |
61 | } | 69 | + * information in chapter 2 of the TRM: |
62 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | 70 | * |
63 | } | 71 | + * L1: 4-way set associative 64-byte line size, total size 64K. |
64 | 72 | * L2: 8-way set associative, 64 byte line size, either 512K or 1MB. | |
65 | if (bus->cmd & I2CD_M_TX_CMD) { | 73 | - * We pick 1MB, so this has 2048 sets. |
66 | + aspeed_i2c_set_state(bus, I2CD_MTXD); | 74 | - * |
67 | if (i2c_send(bus->bus, bus->buf)) { | 75 | * L3: No L3 (this matches the CLIDR_EL1 value). |
68 | - bus->intr_status |= (I2CD_INTR_TX_NAK | I2CD_INTR_ABNORMAL); | 76 | */ |
69 | + bus->intr_status |= (I2CD_INTR_TX_NAK); | 77 | - cpu->ccsidr[0] = 0x000000ff0000001aull; /* 64KB L1 dcache */ |
70 | i2c_end_transfer(bus->bus); | 78 | - cpu->ccsidr[1] = 0x000000ff0000001aull; /* 64KB L1 icache */ |
71 | } else { | 79 | - cpu->ccsidr[2] = 0x000007ff0000003aull; /* 1MB L2 cache */ |
72 | bus->intr_status |= I2CD_INTR_TX_ACK; | 80 | + cpu->ccsidr[0] = make_ccsidr64(4, 64, 64 * KiB); /* L1 dcache */ |
73 | } | 81 | + cpu->ccsidr[1] = cpu->ccsidr[0]; /* L1 icache */ |
74 | bus->cmd &= ~I2CD_M_TX_CMD; | 82 | + cpu->ccsidr[2] = make_ccsidr64(8, 64, 1 * MiB); /* L2 cache */ |
75 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | 83 | |
76 | } | 84 | /* From 3.2.115 SCTLR_EL3 */ |
77 | 85 | cpu->reset_sctlr = 0x30c50838; | |
78 | if (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST)) { | ||
79 | - int ret = i2c_recv(bus->bus); | ||
80 | + int ret; | ||
81 | + | ||
82 | + aspeed_i2c_set_state(bus, I2CD_MRXD); | ||
83 | + ret = i2c_recv(bus->bus); | ||
84 | if (ret < 0) { | ||
85 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | ||
86 | ret = 0xff; | ||
87 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
88 | i2c_nack(bus->bus); | ||
89 | } | ||
90 | bus->cmd &= ~(I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST); | ||
91 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | ||
92 | } | ||
93 | |||
94 | if (bus->cmd & I2CD_M_STOP_CMD) { | ||
95 | - if (!i2c_bus_busy(bus->bus)) { | ||
96 | + if (!(aspeed_i2c_get_state(bus) & I2CD_MACTIVE)) { | ||
97 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: abnormal stop\n", __func__); | ||
98 | bus->intr_status |= I2CD_INTR_ABNORMAL; | ||
99 | } else { | ||
100 | + aspeed_i2c_set_state(bus, I2CD_MSTOP); | ||
101 | i2c_end_transfer(bus->bus); | ||
102 | bus->intr_status |= I2CD_INTR_NORMAL_STOP; | ||
103 | } | ||
104 | bus->cmd &= ~I2CD_M_STOP_CMD; | ||
105 | + aspeed_i2c_set_state(bus, I2CD_IDLE); | ||
106 | } | ||
107 | } | ||
108 | |||
109 | -- | 86 | -- |
110 | 2.7.4 | 87 | 2.34.1 |
111 | |||
112 | diff view generated by jsdifflib |
1 | The M profile CPU's MPU has an awkward corner case which we | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | would like to implement with a different MMU index. | ||
3 | 2 | ||
4 | We can avoid having to bump the number of MMU modes ARM | 3 | Access to many of the special registers is enabled or disabled |
5 | uses, because some of our existing MMU indexes are only | 4 | by ACTLR_EL[23], which we implement as constant 0, which means |
6 | used by non-M-profile CPUs, so we can borrow one. | 5 | that all writes outside EL3 should trap. |
7 | To avoid that getting too confusing, clean up the code | ||
8 | to try to keep the two meanings of the index separate. | ||
9 | 6 | ||
10 | Instead of ARMMMUIdx enum values being identical to core QEMU | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | MMU index values, they are now the core index values with some | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | high bits set. Any particular CPU always uses the same high | 9 | Message-id: 20230811214031.171020-7-richard.henderson@linaro.org |
13 | bits (so eventually A profile cores and M profile cores will | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | use different bits). New functions arm_to_core_mmu_idx() | 11 | --- |
15 | and core_to_arm_mmu_idx() convert between the two. | 12 | target/arm/cpregs.h | 2 ++ |
13 | target/arm/helper.c | 4 ++-- | ||
14 | target/arm/tcg/cpu64.c | 46 +++++++++++++++++++++++++++++++++--------- | ||
15 | 3 files changed, 41 insertions(+), 11 deletions(-) | ||
16 | 16 | ||
17 | In general core index values are stored in 'int' types, and | 17 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
18 | ARM values are stored in ARMMMUIdx types. | ||
19 | |||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Message-id: 1493122030-32191-3-git-send-email-peter.maydell@linaro.org | ||
22 | --- | ||
23 | target/arm/cpu.h | 71 ++++++++++++++++----- | ||
24 | target/arm/translate.h | 2 +- | ||
25 | target/arm/helper.c | 151 ++++++++++++++++++++++++--------------------- | ||
26 | target/arm/op_helper.c | 3 +- | ||
27 | target/arm/translate-a64.c | 18 ++++-- | ||
28 | target/arm/translate.c | 10 +-- | ||
29 | 6 files changed, 156 insertions(+), 99 deletions(-) | ||
30 | |||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpregs.h |
34 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpregs.h |
35 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 21 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } |
36 | * for the accesses done as part of a stage 1 page table walk, rather than | 22 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); |
37 | * having to walk the stage 2 page table over and over.) | 23 | #endif |
38 | * | 24 | |
39 | + * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code | 25 | +CPAccessResult access_tvm_trvm(CPUARMState *, const ARMCPRegInfo *, bool); |
40 | + * are not quite the same -- different CPU types (most notably M profile | ||
41 | + * vs A/R profile) would like to use MMU indexes with different semantics, | ||
42 | + * but since we don't ever need to use all of those in a single CPU we | ||
43 | + * can avoid setting NB_MMU_MODES to more than 8. The lower bits of | ||
44 | + * ARMMMUIdx are the core TLB mmu index, and the higher bits are always | ||
45 | + * the same for any particular CPU. | ||
46 | + * Variables of type ARMMUIdx are always full values, and the core | ||
47 | + * index values are in variables of type 'int'. | ||
48 | + * | ||
49 | * Our enumeration includes at the end some entries which are not "true" | ||
50 | * mmu_idx values in that they don't have corresponding TLBs and are only | ||
51 | * valid for doing slow path page table walks. | ||
52 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
53 | * of the AT/ATS operations. | ||
54 | * The values used are carefully arranged to make mmu_idx => EL lookup easy. | ||
55 | */ | ||
56 | +#define ARM_MMU_IDX_A 0x10 /* A profile (and M profile, for the moment) */ | ||
57 | +#define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | ||
58 | + | 26 | + |
59 | +#define ARM_MMU_IDX_TYPE_MASK (~0x7) | 27 | #endif /* TARGET_ARM_CPREGS_H */ |
60 | +#define ARM_MMU_IDX_COREIDX_MASK 0x7 | ||
61 | + | ||
62 | typedef enum ARMMMUIdx { | ||
63 | - ARMMMUIdx_S12NSE0 = 0, | ||
64 | - ARMMMUIdx_S12NSE1 = 1, | ||
65 | - ARMMMUIdx_S1E2 = 2, | ||
66 | - ARMMMUIdx_S1E3 = 3, | ||
67 | - ARMMMUIdx_S1SE0 = 4, | ||
68 | - ARMMMUIdx_S1SE1 = 5, | ||
69 | - ARMMMUIdx_S2NS = 6, | ||
70 | + ARMMMUIdx_S12NSE0 = 0 | ARM_MMU_IDX_A, | ||
71 | + ARMMMUIdx_S12NSE1 = 1 | ARM_MMU_IDX_A, | ||
72 | + ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A, | ||
73 | + ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A, | ||
74 | + ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
75 | + ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
76 | + ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
77 | /* Indexes below here don't have TLBs and are used only for AT system | ||
78 | * instructions or for the first stage of an S12 page table walk. | ||
79 | */ | ||
80 | - ARMMMUIdx_S1NSE0 = 7, | ||
81 | - ARMMMUIdx_S1NSE1 = 8, | ||
82 | + ARMMMUIdx_S1NSE0 = 0 | ARM_MMU_IDX_NOTLB, | ||
83 | + ARMMMUIdx_S1NSE1 = 1 | ARM_MMU_IDX_NOTLB, | ||
84 | } ARMMMUIdx; | ||
85 | |||
86 | +/* Bit macros for the core-mmu-index values for each index, | ||
87 | + * for use when calling tlb_flush_by_mmuidx() and friends. | ||
88 | + */ | ||
89 | +typedef enum ARMMMUIdxBit { | ||
90 | + ARMMMUIdxBit_S12NSE0 = 1 << 0, | ||
91 | + ARMMMUIdxBit_S12NSE1 = 1 << 1, | ||
92 | + ARMMMUIdxBit_S1E2 = 1 << 2, | ||
93 | + ARMMMUIdxBit_S1E3 = 1 << 3, | ||
94 | + ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
95 | + ARMMMUIdxBit_S1SE1 = 1 << 5, | ||
96 | + ARMMMUIdxBit_S2NS = 1 << 6, | ||
97 | +} ARMMMUIdxBit; | ||
98 | + | ||
99 | #define MMU_USER_IDX 0 | ||
100 | |||
101 | +static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
102 | +{ | ||
103 | + return mmu_idx & ARM_MMU_IDX_COREIDX_MASK; | ||
104 | +} | ||
105 | + | ||
106 | +static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
107 | +{ | ||
108 | + return mmu_idx | ARM_MMU_IDX_A; | ||
109 | +} | ||
110 | + | ||
111 | /* Return the exception level we're running at if this is our mmu_idx */ | ||
112 | static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
113 | { | ||
114 | - assert(mmu_idx < ARMMMUIdx_S2NS); | ||
115 | - return mmu_idx & 3; | ||
116 | + switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) { | ||
117 | + case ARM_MMU_IDX_A: | ||
118 | + return mmu_idx & 3; | ||
119 | + default: | ||
120 | + g_assert_not_reached(); | ||
121 | + } | ||
122 | } | ||
123 | |||
124 | /* Determine the current mmu_idx to use for normal loads/stores */ | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
126 | int el = arm_current_el(env); | ||
127 | |||
128 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
129 | - return ARMMMUIdx_S1SE0 + el; | ||
130 | + return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0 + el); | ||
131 | } | ||
132 | return el; | ||
133 | } | ||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
135 | static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
136 | target_ulong *cs_base, uint32_t *flags) | ||
137 | { | ||
138 | - ARMMMUIdx mmu_idx = cpu_mmu_index(env, false); | ||
139 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
140 | if (is_a64(env)) { | ||
141 | *pc = env->pc; | ||
142 | *flags = ARM_TBFLAG_AARCH64_STATE_MASK; | ||
143 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
144 | << ARM_TBFLAG_XSCALE_CPAR_SHIFT); | ||
145 | } | ||
146 | |||
147 | - *flags |= (mmu_idx << ARM_TBFLAG_MMUIDX_SHIFT); | ||
148 | + *flags |= (arm_to_core_mmu_idx(mmu_idx) << ARM_TBFLAG_MMUIDX_SHIFT); | ||
149 | |||
150 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
151 | * states defined in the ARM ARM for software singlestep: | ||
152 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate.h | ||
155 | +++ b/target/arm/translate.h | ||
156 | @@ -XXX,XX +XXX,XX @@ static inline int arm_dc_feature(DisasContext *dc, int feature) | ||
157 | |||
158 | static inline int get_mem_index(DisasContext *s) | ||
159 | { | ||
160 | - return s->mmu_idx; | ||
161 | + return arm_to_core_mmu_idx(s->mmu_idx); | ||
162 | } | ||
163 | |||
164 | /* Function used to determine the target exception EL when otherwise not known | ||
165 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 28 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
166 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
167 | --- a/target/arm/helper.c | 30 | --- a/target/arm/helper.c |
168 | +++ b/target/arm/helper.c | 31 | +++ b/target/arm/helper.c |
169 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | 32 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, |
170 | CPUState *cs = ENV_GET_CPU(env); | ||
171 | |||
172 | tlb_flush_by_mmuidx(cs, | ||
173 | - (1 << ARMMMUIdx_S12NSE1) | | ||
174 | - (1 << ARMMMUIdx_S12NSE0) | | ||
175 | - (1 << ARMMMUIdx_S2NS)); | ||
176 | + ARMMMUIdxBit_S12NSE1 | | ||
177 | + ARMMMUIdxBit_S12NSE0 | | ||
178 | + ARMMMUIdxBit_S2NS); | ||
179 | } | 33 | } |
180 | 34 | ||
181 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 35 | /* Check for traps from EL1 due to HCR_EL2.TVM and HCR_EL2.TRVM. */ |
182 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 36 | -static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, |
183 | CPUState *cs = ENV_GET_CPU(env); | 37 | - bool isread) |
184 | 38 | +CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri, | |
185 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | 39 | + bool isread) |
186 | - (1 << ARMMMUIdx_S12NSE1) | | 40 | { |
187 | - (1 << ARMMMUIdx_S12NSE0) | | 41 | if (arm_current_el(env) == 1) { |
188 | - (1 << ARMMMUIdx_S2NS)); | 42 | uint64_t trap = isread ? HCR_TRVM : HCR_TVM; |
189 | + ARMMMUIdxBit_S12NSE1 | | 43 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
190 | + ARMMMUIdxBit_S12NSE0 | | 44 | index XXXXXXX..XXXXXXX 100644 |
191 | + ARMMMUIdxBit_S2NS); | 45 | --- a/target/arm/tcg/cpu64.c |
46 | +++ b/target/arm/tcg/cpu64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a64fx_initfn(Object *obj) | ||
48 | /* TODO: Add A64FX specific HPC extension registers */ | ||
192 | } | 49 | } |
193 | 50 | ||
194 | static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | 51 | +static CPAccessResult access_actlr_w(CPUARMState *env, const ARMCPRegInfo *r, |
195 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | 52 | + bool read) |
196 | |||
197 | pageaddr = sextract64(value << 12, 0, 40); | ||
198 | |||
199 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S2NS)); | ||
200 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | ||
201 | } | ||
202 | |||
203 | static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
204 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
205 | pageaddr = sextract64(value << 12, 0, 40); | ||
206 | |||
207 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
208 | - (1 << ARMMMUIdx_S2NS)); | ||
209 | + ARMMMUIdxBit_S2NS); | ||
210 | } | ||
211 | |||
212 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
213 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
214 | { | ||
215 | CPUState *cs = ENV_GET_CPU(env); | ||
216 | |||
217 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E2)); | ||
218 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
219 | } | ||
220 | |||
221 | static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
222 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
223 | { | ||
224 | CPUState *cs = ENV_GET_CPU(env); | ||
225 | |||
226 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E2)); | ||
227 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | ||
228 | } | ||
229 | |||
230 | static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
231 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
232 | CPUState *cs = ENV_GET_CPU(env); | ||
233 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
234 | |||
235 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E2)); | ||
236 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | ||
237 | } | ||
238 | |||
239 | static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
241 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
242 | |||
243 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
244 | - (1 << ARMMMUIdx_S1E2)); | ||
245 | + ARMMMUIdxBit_S1E2); | ||
246 | } | ||
247 | |||
248 | static const ARMCPRegInfo cp_reginfo[] = { | ||
249 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
250 | /* Accesses to VTTBR may change the VMID so we must flush the TLB. */ | ||
251 | if (raw_read(env, ri) != value) { | ||
252 | tlb_flush_by_mmuidx(cs, | ||
253 | - (1 << ARMMMUIdx_S12NSE1) | | ||
254 | - (1 << ARMMMUIdx_S12NSE0) | | ||
255 | - (1 << ARMMMUIdx_S2NS)); | ||
256 | + ARMMMUIdxBit_S12NSE1 | | ||
257 | + ARMMMUIdxBit_S12NSE0 | | ||
258 | + ARMMMUIdxBit_S2NS); | ||
259 | raw_write(env, ri, value); | ||
260 | } | ||
261 | } | ||
262 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
263 | |||
264 | if (arm_is_secure_below_el3(env)) { | ||
265 | tlb_flush_by_mmuidx(cs, | ||
266 | - (1 << ARMMMUIdx_S1SE1) | | ||
267 | - (1 << ARMMMUIdx_S1SE0)); | ||
268 | + ARMMMUIdxBit_S1SE1 | | ||
269 | + ARMMMUIdxBit_S1SE0); | ||
270 | } else { | ||
271 | tlb_flush_by_mmuidx(cs, | ||
272 | - (1 << ARMMMUIdx_S12NSE1) | | ||
273 | - (1 << ARMMMUIdx_S12NSE0)); | ||
274 | + ARMMMUIdxBit_S12NSE1 | | ||
275 | + ARMMMUIdxBit_S12NSE0); | ||
276 | } | ||
277 | } | ||
278 | |||
279 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
280 | |||
281 | if (sec) { | ||
282 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
283 | - (1 << ARMMMUIdx_S1SE1) | | ||
284 | - (1 << ARMMMUIdx_S1SE0)); | ||
285 | + ARMMMUIdxBit_S1SE1 | | ||
286 | + ARMMMUIdxBit_S1SE0); | ||
287 | } else { | ||
288 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
289 | - (1 << ARMMMUIdx_S12NSE1) | | ||
290 | - (1 << ARMMMUIdx_S12NSE0)); | ||
291 | + ARMMMUIdxBit_S12NSE1 | | ||
292 | + ARMMMUIdxBit_S12NSE0); | ||
293 | } | ||
294 | } | ||
295 | |||
296 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
297 | |||
298 | if (arm_is_secure_below_el3(env)) { | ||
299 | tlb_flush_by_mmuidx(cs, | ||
300 | - (1 << ARMMMUIdx_S1SE1) | | ||
301 | - (1 << ARMMMUIdx_S1SE0)); | ||
302 | + ARMMMUIdxBit_S1SE1 | | ||
303 | + ARMMMUIdxBit_S1SE0); | ||
304 | } else { | ||
305 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
306 | tlb_flush_by_mmuidx(cs, | ||
307 | - (1 << ARMMMUIdx_S12NSE1) | | ||
308 | - (1 << ARMMMUIdx_S12NSE0) | | ||
309 | - (1 << ARMMMUIdx_S2NS)); | ||
310 | + ARMMMUIdxBit_S12NSE1 | | ||
311 | + ARMMMUIdxBit_S12NSE0 | | ||
312 | + ARMMMUIdxBit_S2NS); | ||
313 | } else { | ||
314 | tlb_flush_by_mmuidx(cs, | ||
315 | - (1 << ARMMMUIdx_S12NSE1) | | ||
316 | - (1 << ARMMMUIdx_S12NSE0)); | ||
317 | + ARMMMUIdxBit_S12NSE1 | | ||
318 | + ARMMMUIdxBit_S12NSE0); | ||
319 | } | ||
320 | } | ||
321 | } | ||
322 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
323 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
324 | CPUState *cs = CPU(cpu); | ||
325 | |||
326 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E2)); | ||
327 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
328 | } | ||
329 | |||
330 | static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
331 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
332 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
333 | CPUState *cs = CPU(cpu); | ||
334 | |||
335 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E3)); | ||
336 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E3); | ||
337 | } | ||
338 | |||
339 | static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
340 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
341 | |||
342 | if (sec) { | ||
343 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
344 | - (1 << ARMMMUIdx_S1SE1) | | ||
345 | - (1 << ARMMMUIdx_S1SE0)); | ||
346 | + ARMMMUIdxBit_S1SE1 | | ||
347 | + ARMMMUIdxBit_S1SE0); | ||
348 | } else if (has_el2) { | ||
349 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
350 | - (1 << ARMMMUIdx_S12NSE1) | | ||
351 | - (1 << ARMMMUIdx_S12NSE0) | | ||
352 | - (1 << ARMMMUIdx_S2NS)); | ||
353 | + ARMMMUIdxBit_S12NSE1 | | ||
354 | + ARMMMUIdxBit_S12NSE0 | | ||
355 | + ARMMMUIdxBit_S2NS); | ||
356 | } else { | ||
357 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
358 | - (1 << ARMMMUIdx_S12NSE1) | | ||
359 | - (1 << ARMMMUIdx_S12NSE0)); | ||
360 | + ARMMMUIdxBit_S12NSE1 | | ||
361 | + ARMMMUIdxBit_S12NSE0); | ||
362 | } | ||
363 | } | ||
364 | |||
365 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
366 | { | ||
367 | CPUState *cs = ENV_GET_CPU(env); | ||
368 | |||
369 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E2)); | ||
370 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | ||
371 | } | ||
372 | |||
373 | static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
374 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
375 | { | ||
376 | CPUState *cs = ENV_GET_CPU(env); | ||
377 | |||
378 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E3)); | ||
379 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E3); | ||
380 | } | ||
381 | |||
382 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
383 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
384 | |||
385 | if (arm_is_secure_below_el3(env)) { | ||
386 | tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
387 | - (1 << ARMMMUIdx_S1SE1) | | ||
388 | - (1 << ARMMMUIdx_S1SE0)); | ||
389 | + ARMMMUIdxBit_S1SE1 | | ||
390 | + ARMMMUIdxBit_S1SE0); | ||
391 | } else { | ||
392 | tlb_flush_page_by_mmuidx(cs, pageaddr, | ||
393 | - (1 << ARMMMUIdx_S12NSE1) | | ||
394 | - (1 << ARMMMUIdx_S12NSE0)); | ||
395 | + ARMMMUIdxBit_S12NSE1 | | ||
396 | + ARMMMUIdxBit_S12NSE0); | ||
397 | } | ||
398 | } | ||
399 | |||
400 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
401 | CPUState *cs = CPU(cpu); | ||
402 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
403 | |||
404 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E2)); | ||
405 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | ||
406 | } | ||
407 | |||
408 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
409 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
410 | CPUState *cs = CPU(cpu); | ||
411 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
412 | |||
413 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E3)); | ||
414 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E3); | ||
415 | } | ||
416 | |||
417 | static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
418 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
419 | |||
420 | if (sec) { | ||
421 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
422 | - (1 << ARMMMUIdx_S1SE1) | | ||
423 | - (1 << ARMMMUIdx_S1SE0)); | ||
424 | + ARMMMUIdxBit_S1SE1 | | ||
425 | + ARMMMUIdxBit_S1SE0); | ||
426 | } else { | ||
427 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
428 | - (1 << ARMMMUIdx_S12NSE1) | | ||
429 | - (1 << ARMMMUIdx_S12NSE0)); | ||
430 | + ARMMMUIdxBit_S12NSE1 | | ||
431 | + ARMMMUIdxBit_S12NSE0); | ||
432 | } | ||
433 | } | ||
434 | |||
435 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
436 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
437 | |||
438 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
439 | - (1 << ARMMMUIdx_S1E2)); | ||
440 | + ARMMMUIdxBit_S1E2); | ||
441 | } | ||
442 | |||
443 | static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
444 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
445 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
446 | |||
447 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
448 | - (1 << ARMMMUIdx_S1E3)); | ||
449 | + ARMMMUIdxBit_S1E3); | ||
450 | } | ||
451 | |||
452 | static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
453 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
454 | |||
455 | pageaddr = sextract64(value << 12, 0, 48); | ||
456 | |||
457 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S2NS)); | ||
458 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | ||
459 | } | ||
460 | |||
461 | static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
462 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
463 | pageaddr = sextract64(value << 12, 0, 48); | ||
464 | |||
465 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
466 | - (1 << ARMMMUIdx_S2NS)); | ||
467 | + ARMMMUIdxBit_S2NS); | ||
468 | } | ||
469 | |||
470 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
471 | @@ -XXX,XX +XXX,XX @@ static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
472 | return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; | ||
473 | } | ||
474 | |||
475 | +/* Convert a possible stage1+2 MMU index into the appropriate | ||
476 | + * stage 1 MMU index | ||
477 | + */ | ||
478 | +static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx) | ||
479 | +{ | 53 | +{ |
480 | + if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | 54 | + if (!read) { |
481 | + mmu_idx += (ARMMMUIdx_S1NSE0 - ARMMMUIdx_S12NSE0); | 55 | + int el = arm_current_el(env); |
56 | + | ||
57 | + /* Because ACTLR_EL2 is constant 0, writes below EL2 trap to EL2. */ | ||
58 | + if (el < 2 && arm_is_el2_enabled(env)) { | ||
59 | + return CP_ACCESS_TRAP_EL2; | ||
60 | + } | ||
61 | + /* Because ACTLR_EL3 is constant 0, writes below EL3 trap to EL3. */ | ||
62 | + if (el < 3 && arm_feature(env, ARM_FEATURE_EL3)) { | ||
63 | + return CP_ACCESS_TRAP_EL3; | ||
64 | + } | ||
482 | + } | 65 | + } |
483 | + return mmu_idx; | 66 | + return CP_ACCESS_OK; |
484 | +} | 67 | +} |
485 | + | 68 | + |
486 | /* Returns TBI0 value for current regime el */ | 69 | static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
487 | uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx) | 70 | { .name = "ATCR_EL1", .state = ARM_CP_STATE_AA64, |
488 | { | 71 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 7, .opc2 = 0, |
489 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx) | 72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
490 | uint32_t el; | 73 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
491 | 74 | + /* Traps and enables are the same as for TCR_EL1. */ | |
492 | /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert | 75 | + .accessfn = access_tvm_trvm, .fgt = FGT_TCR_EL1, }, |
493 | - * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | 76 | { .name = "ATCR_EL2", .state = ARM_CP_STATE_AA64, |
494 | - */ | 77 | .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 0, |
495 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | 78 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
496 | - mmu_idx += ARMMMUIdx_S1NSE0; | 79 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
497 | - } | 80 | .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
498 | + * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | 81 | { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, |
499 | + */ | 82 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 0, |
500 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | 83 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
501 | 84 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | |
502 | tcr = regime_tcr(env, mmu_idx); | 85 | + .accessfn = access_actlr_w }, |
503 | el = regime_el(env, mmu_idx); | 86 | { .name = "CPUACTLR2_EL1", .state = ARM_CP_STATE_AA64, |
504 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx) | 87 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 1, |
505 | uint32_t el; | 88 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
506 | 89 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, | |
507 | /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert | 90 | + .accessfn = access_actlr_w }, |
508 | - * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | 91 | { .name = "CPUACTLR3_EL1", .state = ARM_CP_STATE_AA64, |
509 | - */ | 92 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 2, |
510 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | 93 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
511 | - mmu_idx += ARMMMUIdx_S1NSE0; | 94 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
512 | - } | 95 | + .accessfn = access_actlr_w }, |
513 | + * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | 96 | /* |
514 | + */ | 97 | * Report CPUCFR_EL1.SCU as 1, as we do not implement the DSU |
515 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | 98 | * (and in particular its system registers). |
516 | 99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { | |
517 | tcr = regime_tcr(env, mmu_idx); | 100 | .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 4 }, |
518 | el = regime_el(env, mmu_idx); | 101 | { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, |
519 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_using_lpae_format(CPUARMState *env, | 102 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 4, |
520 | * on whether the long or short descriptor format is in use. */ | 103 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010 }, |
521 | bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) | 104 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010, |
522 | { | 105 | + .accessfn = access_actlr_w }, |
523 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | 106 | { .name = "CPUPCR_EL3", .state = ARM_CP_STATE_AA64, |
524 | - mmu_idx += ARMMMUIdx_S1NSE0; | 107 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 1, |
525 | - } | 108 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
526 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | 109 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = { |
527 | 110 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | |
528 | return regime_using_lpae_format(env, mmu_idx); | 111 | { .name = "CPUPWRCTLR_EL1", .state = ARM_CP_STATE_AA64, |
529 | } | 112 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, |
530 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | 113 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
531 | int ret; | 114 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
532 | 115 | + .accessfn = access_actlr_w }, | |
533 | ret = get_phys_addr(env, address, access_type, | 116 | { .name = "ERXPFGCDN_EL1", .state = ARM_CP_STATE_AA64, |
534 | - mmu_idx + ARMMMUIdx_S1NSE0, &ipa, attrs, | 117 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 2, |
535 | + stage_1_mmu_idx(mmu_idx), &ipa, attrs, | 118 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
536 | prot, page_size, fsr, fi); | 119 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
537 | 120 | + .accessfn = access_actlr_w }, | |
538 | /* If S1 fails or S2 is disabled, return early. */ | 121 | { .name = "ERXPFGCTL_EL1", .state = ARM_CP_STATE_AA64, |
539 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | 122 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 1, |
540 | /* | 123 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
541 | * For non-EL2 CPUs a stage1+stage2 translation is just stage 1. | 124 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
542 | */ | 125 | + .accessfn = access_actlr_w }, |
543 | - mmu_idx += ARMMMUIdx_S1NSE0; | 126 | { .name = "ERXPFGF_EL1", .state = ARM_CP_STATE_AA64, |
544 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | 127 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, |
545 | } | 128 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
546 | } | 129 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
547 | 130 | + .accessfn = access_actlr_w }, | |
548 | @@ -XXX,XX +XXX,XX @@ bool arm_tlb_fill(CPUState *cs, vaddr address, | 131 | }; |
549 | int ret; | 132 | |
550 | MemTxAttrs attrs = {}; | 133 | static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) |
551 | |||
552 | - ret = get_phys_addr(env, address, access_type, mmu_idx, &phys_addr, | ||
553 | + ret = get_phys_addr(env, address, access_type, | ||
554 | + core_to_arm_mmu_idx(env, mmu_idx), &phys_addr, | ||
555 | &attrs, &prot, &page_size, fsr, fi); | ||
556 | if (!ret) { | ||
557 | /* Map a single [sub]page. */ | ||
558 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
559 | bool ret; | ||
560 | uint32_t fsr; | ||
561 | ARMMMUFaultInfo fi = {}; | ||
562 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
563 | |||
564 | *attrs = (MemTxAttrs) {}; | ||
565 | |||
566 | - ret = get_phys_addr(env, addr, 0, cpu_mmu_index(env, false), &phys_addr, | ||
567 | + ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | ||
568 | attrs, &prot, &page_size, &fsr, &fi); | ||
569 | |||
570 | if (ret) { | ||
571 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
572 | index XXXXXXX..XXXXXXX 100644 | ||
573 | --- a/target/arm/op_helper.c | ||
574 | +++ b/target/arm/op_helper.c | ||
575 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
576 | int target_el; | ||
577 | bool same_el; | ||
578 | uint32_t syn; | ||
579 | + ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); | ||
580 | |||
581 | if (retaddr) { | ||
582 | /* now we have a real cpu fault */ | ||
583 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
584 | /* the DFSR for an alignment fault depends on whether we're using | ||
585 | * the LPAE long descriptor format, or the short descriptor format | ||
586 | */ | ||
587 | - if (arm_s1_regime_using_lpae_format(env, mmu_idx)) { | ||
588 | + if (arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | ||
589 | env->exception.fsr = (1 << 9) | 0x21; | ||
590 | } else { | ||
591 | env->exception.fsr = 0x1; | ||
592 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
593 | index XXXXXXX..XXXXXXX 100644 | ||
594 | --- a/target/arm/translate-a64.c | ||
595 | +++ b/target/arm/translate-a64.c | ||
596 | @@ -XXX,XX +XXX,XX @@ void a64_translate_init(void) | ||
597 | offsetof(CPUARMState, exclusive_high), "exclusive_high"); | ||
598 | } | ||
599 | |||
600 | -static inline ARMMMUIdx get_a64_user_mem_index(DisasContext *s) | ||
601 | +static inline int get_a64_user_mem_index(DisasContext *s) | ||
602 | { | ||
603 | - /* Return the mmu_idx to use for A64 "unprivileged load/store" insns: | ||
604 | + /* Return the core mmu_idx to use for A64 "unprivileged load/store" insns: | ||
605 | * if EL1, access as if EL0; otherwise access at current EL | ||
606 | */ | ||
607 | + ARMMMUIdx useridx; | ||
608 | + | ||
609 | switch (s->mmu_idx) { | ||
610 | case ARMMMUIdx_S12NSE1: | ||
611 | - return ARMMMUIdx_S12NSE0; | ||
612 | + useridx = ARMMMUIdx_S12NSE0; | ||
613 | + break; | ||
614 | case ARMMMUIdx_S1SE1: | ||
615 | - return ARMMMUIdx_S1SE0; | ||
616 | + useridx = ARMMMUIdx_S1SE0; | ||
617 | + break; | ||
618 | case ARMMMUIdx_S2NS: | ||
619 | g_assert_not_reached(); | ||
620 | default: | ||
621 | - return s->mmu_idx; | ||
622 | + useridx = s->mmu_idx; | ||
623 | + break; | ||
624 | } | ||
625 | + return arm_to_core_mmu_idx(useridx); | ||
626 | } | ||
627 | |||
628 | void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | ||
629 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code_a64(ARMCPU *cpu, TranslationBlock *tb) | ||
630 | dc->be_data = ARM_TBFLAG_BE_DATA(tb->flags) ? MO_BE : MO_LE; | ||
631 | dc->condexec_mask = 0; | ||
632 | dc->condexec_cond = 0; | ||
633 | - dc->mmu_idx = ARM_TBFLAG_MMUIDX(tb->flags); | ||
634 | + dc->mmu_idx = core_to_arm_mmu_idx(env, ARM_TBFLAG_MMUIDX(tb->flags)); | ||
635 | dc->tbi0 = ARM_TBFLAG_TBI0(tb->flags); | ||
636 | dc->tbi1 = ARM_TBFLAG_TBI1(tb->flags); | ||
637 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | ||
638 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
639 | index XXXXXXX..XXXXXXX 100644 | ||
640 | --- a/target/arm/translate.c | ||
641 | +++ b/target/arm/translate.c | ||
642 | @@ -XXX,XX +XXX,XX @@ static void disas_set_da_iss(DisasContext *s, TCGMemOp memop, ISSInfo issinfo) | ||
643 | disas_set_insn_syndrome(s, syn); | ||
644 | } | ||
645 | |||
646 | -static inline ARMMMUIdx get_a32_user_mem_index(DisasContext *s) | ||
647 | +static inline int get_a32_user_mem_index(DisasContext *s) | ||
648 | { | ||
649 | - /* Return the mmu_idx to use for A32/T32 "unprivileged load/store" | ||
650 | + /* Return the core mmu_idx to use for A32/T32 "unprivileged load/store" | ||
651 | * insns: | ||
652 | * if PL2, UNPREDICTABLE (we choose to implement as if PL0) | ||
653 | * otherwise, access as if at PL0. | ||
654 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx get_a32_user_mem_index(DisasContext *s) | ||
655 | case ARMMMUIdx_S1E2: /* this one is UNPREDICTABLE */ | ||
656 | case ARMMMUIdx_S12NSE0: | ||
657 | case ARMMMUIdx_S12NSE1: | ||
658 | - return ARMMMUIdx_S12NSE0; | ||
659 | + return arm_to_core_mmu_idx(ARMMMUIdx_S12NSE0); | ||
660 | case ARMMMUIdx_S1E3: | ||
661 | case ARMMMUIdx_S1SE0: | ||
662 | case ARMMMUIdx_S1SE1: | ||
663 | - return ARMMMUIdx_S1SE0; | ||
664 | + return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
665 | case ARMMMUIdx_S2NS: | ||
666 | default: | ||
667 | g_assert_not_reached(); | ||
668 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
669 | dc->be_data = ARM_TBFLAG_BE_DATA(tb->flags) ? MO_BE : MO_LE; | ||
670 | dc->condexec_mask = (ARM_TBFLAG_CONDEXEC(tb->flags) & 0xf) << 1; | ||
671 | dc->condexec_cond = ARM_TBFLAG_CONDEXEC(tb->flags) >> 4; | ||
672 | - dc->mmu_idx = ARM_TBFLAG_MMUIDX(tb->flags); | ||
673 | + dc->mmu_idx = core_to_arm_mmu_idx(env, ARM_TBFLAG_MMUIDX(tb->flags)); | ||
674 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | ||
675 | #if !defined(CONFIG_USER_ONLY) | ||
676 | dc->user = (dc->current_el == 0); | ||
677 | -- | 134 | -- |
678 | 2.7.4 | 135 | 2.34.1 |
679 | |||
680 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is based on patch Shannon Zhao originally posted. | 3 | There is only one additional EL1 register modeled, which |
4 | also needs to use access_actlr_w. | ||
4 | 5 | ||
5 | Cc: Shannon Zhao <zhaoshenglong@huawei.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | 8 | Message-id: 20230811214031.171020-8-richard.henderson@linaro.org |
8 | Message-id: 20170529173751.3443-3-drjones@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/arm/virt.c | 21 +++++++++++++++++++++ | 11 | target/arm/tcg/cpu64.c | 3 ++- |
12 | 1 file changed, 21 insertions(+) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 13 | ||
14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt.c | 16 | --- a/target/arm/tcg/cpu64.c |
17 | +++ b/hw/arm/virt.c | 17 | +++ b/target/arm/tcg/cpu64.c |
18 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 18 | @@ -XXX,XX +XXX,XX @@ static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu) |
19 | "clk24mhz"); | 19 | static const ARMCPRegInfo neoverse_v1_cp_reginfo[] = { |
20 | qemu_fdt_setprop_cell(fdt, "/apb-pclk", "phandle", vms->clock_phandle); | 20 | { .name = "CPUECTLR2_EL1", .state = ARM_CP_STATE_AA64, |
21 | 21 | .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 5, | |
22 | + if (have_numa_distance) { | 22 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
23 | + int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | 23 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, |
24 | + uint32_t *matrix = g_malloc0(size); | 24 | + .accessfn = access_actlr_w }, |
25 | + int idx, i, j; | 25 | { .name = "CPUPPMCR_EL3", .state = ARM_CP_STATE_AA64, |
26 | + | 26 | .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 0, |
27 | + for (i = 0; i < nb_numa_nodes; i++) { | 27 | .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
28 | + for (j = 0; j < nb_numa_nodes; j++) { | ||
29 | + idx = (i * nb_numa_nodes + j) * 3; | ||
30 | + matrix[idx + 0] = cpu_to_be32(i); | ||
31 | + matrix[idx + 1] = cpu_to_be32(j); | ||
32 | + matrix[idx + 2] = cpu_to_be32(numa_info[i].distance[j]); | ||
33 | + } | ||
34 | + } | ||
35 | + | ||
36 | + qemu_fdt_add_subnode(fdt, "/distance-map"); | ||
37 | + qemu_fdt_setprop_string(fdt, "/distance-map", "compatible", | ||
38 | + "numa-distance-map-v1"); | ||
39 | + qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", | ||
40 | + matrix, size); | ||
41 | + g_free(matrix); | ||
42 | + } | ||
43 | } | ||
44 | |||
45 | static void fdt_add_psci_node(const VirtMachineState *vms) | ||
46 | -- | 28 | -- |
47 | 2.7.4 | 29 | 2.34.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | From: Wei Huang <wei@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The PMUv3 driver of linux kernel (in arch/arm64/kernel/perf_event.c) | 3 | Like FEAT_TRF (Self-hosted Trace Extension), suppress tracing |
4 | relies on the PMUVER field of id_aa64dfr0_el1 to decide if PMU support | 4 | external to the cpu, which is out of scope for QEMU. |
5 | is present or not. This patch clears the PMUVER field under TCG mode | ||
6 | when vPMU=off. Without it, PMUv3 will init insider guest VMs even | ||
7 | with vPMU=off. This patch also removes a redundant line inside the | ||
8 | if-statement. | ||
9 | 5 | ||
10 | Signed-off-by: Wei Huang <wei@redhat.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1495123889-32301-1-git-send-email-wei@redhat.com | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230811214031.171020-10-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | target/arm/cpu.c | 2 +- | 11 | target/arm/cpu.c | 3 +++ |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 3 insertions(+) |
17 | 13 | ||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/cpu.c |
21 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/cpu.c |
22 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
23 | } | 19 | /* FEAT_SPE (Statistical Profiling Extension) */ |
24 | 20 | cpu->isar.id_aa64dfr0 = | |
25 | if (!cpu->has_pmu) { | 21 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, PMSVER, 0); |
26 | - cpu->has_pmu = false; | 22 | + /* FEAT_TRBE (Trace Buffer Extension) */ |
27 | unset_feature(env, ARM_FEATURE_PMU); | 23 | + cpu->isar.id_aa64dfr0 = |
28 | + cpu->id_aa64dfr0 &= ~0xf00; | 24 | + FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEBUFFER, 0); |
29 | } | 25 | /* FEAT_TRF (Self-hosted Trace Extension) */ |
30 | 26 | cpu->isar.id_aa64dfr0 = | |
31 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | 27 | FIELD_DP64(cpu->isar.id_aa64dfr0, ID_AA64DFR0, TRACEFILT, 0); |
32 | -- | 28 | -- |
33 | 2.7.4 | 29 | 2.34.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Cc: Shannon Zhao <zhaoshenglong@huawei.com> | 3 | This feature allows the operating system to set TCR_ELx.HWU* |
4 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 4 | to allow the implementation to use the PBHA bits from the |
5 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 5 | block and page descriptors for for IMPLEMENTATION DEFINED |
6 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | 6 | purposes. Since QEMU has no need to use these bits, we may |
7 | Message-id: 20170529173751.3443-2-drjones@redhat.com | 7 | simply ignore them. |
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20230811214031.171020-11-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | hw/arm/virt-acpi-build.c | 4 ++++ | 14 | docs/system/arm/emulation.rst | 1 + |
11 | 1 file changed, 4 insertions(+) | 15 | target/arm/tcg/cpu32.c | 2 +- |
16 | target/arm/tcg/cpu64.c | 2 +- | ||
17 | 3 files changed, 3 insertions(+), 2 deletions(-) | ||
12 | 18 | ||
13 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt-acpi-build.c | 21 | --- a/docs/system/arm/emulation.rst |
16 | +++ b/hw/arm/virt-acpi-build.c | 22 | +++ b/docs/system/arm/emulation.rst |
17 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables) | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
18 | if (nb_numa_nodes > 0) { | 24 | - FEAT_HAFDBS (Hardware management of the access flag and dirty bit state) |
19 | acpi_add_table(table_offsets, tables_blob); | 25 | - FEAT_HCX (Support for the HCRX_EL2 register) |
20 | build_srat(tables_blob, tables->linker, vms); | 26 | - FEAT_HPDS (Hierarchical permission disables) |
21 | + if (have_numa_distance) { | 27 | +- FEAT_HPDS2 (Translation table page-based hardware attributes) |
22 | + acpi_add_table(table_offsets, tables_blob); | 28 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) |
23 | + build_slit(tables_blob, tables->linker); | 29 | - FEAT_IDST (ID space trap handling) |
24 | + } | 30 | - FEAT_IESB (Implicit error synchronization event) |
25 | } | 31 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
26 | 32 | index XXXXXXX..XXXXXXX 100644 | |
27 | if (its_class_name() && !vmc->no_its) { | 33 | --- a/target/arm/tcg/cpu32.c |
34 | +++ b/target/arm/tcg/cpu32.c | ||
35 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
36 | cpu->isar.id_mmfr3 = t; | ||
37 | |||
38 | t = cpu->isar.id_mmfr4; | ||
39 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | ||
40 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 2); /* FEAT_HPDS2 */ | ||
41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ | ||
44 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/tcg/cpu64.c | ||
47 | +++ b/target/arm/tcg/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
49 | t = FIELD_DP64(t, ID_AA64MMFR1, HAFDBS, 2); /* FEAT_HAFDBS */ | ||
50 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | ||
51 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | ||
52 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | ||
53 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 2); /* FEAT_HPDS2 */ | ||
54 | t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
55 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 3); /* FEAT_PAN3 */ | ||
56 | t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
28 | -- | 57 | -- |
29 | 2.7.4 | 58 | 2.34.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Today, the LAST command is handled with the STOP command but this is | 3 | This is a mandatory feature for Armv8.1 architectures but we don't |
4 | incorrect. Also nack the I2C bus when a LAST is issued. | 4 | state the feature clearly in our emulation list. Also include |
5 | FEAT_CRC32 comment in aarch64_max_tcg_initfn for ease of grepping. | ||
5 | 6 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Message-id: 1494827476-1487-3-git-send-email-clg@kaod.org | 8 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Message-id: 20230824075406.1515566-1-alex.bennee@linaro.org | ||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Message-Id: <20230222110104.3996971-1-alex.bennee@linaro.org> | ||
12 | [PMM: pluralize 'instructions' in docs] | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | hw/i2c/aspeed_i2c.c | 9 ++++++--- | 15 | docs/system/arm/emulation.rst | 1 + |
11 | 1 file changed, 6 insertions(+), 3 deletions(-) | 16 | target/arm/tcg/cpu64.c | 2 +- |
17 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
12 | 18 | ||
13 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/i2c/aspeed_i2c.c | 21 | --- a/docs/system/arm/emulation.rst |
16 | +++ b/hw/i2c/aspeed_i2c.c | 22 | +++ b/docs/system/arm/emulation.rst |
17 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
18 | bus->cmd &= ~I2CD_M_TX_CMD; | 24 | - FEAT_BBM at level 2 (Translation table break-before-make levels) |
19 | } | 25 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
20 | 26 | - FEAT_BTI (Branch Target Identification) | |
21 | - if (bus->cmd & I2CD_M_RX_CMD) { | 27 | +- FEAT_CRC32 (CRC32 instructions) |
22 | + if (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST)) { | 28 | - FEAT_CSV2 (Cache speculation variant 2) |
23 | int ret = i2c_recv(bus->bus); | 29 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) |
24 | if (ret < 0) { | 30 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) |
25 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | 31 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
26 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 32 | index XXXXXXX..XXXXXXX 100644 |
27 | bus->intr_status |= I2CD_INTR_RX_DONE; | 33 | --- a/target/arm/tcg/cpu64.c |
28 | } | 34 | +++ b/target/arm/tcg/cpu64.c |
29 | bus->buf = (ret & I2CD_BYTE_BUF_RX_MASK) << I2CD_BYTE_BUF_RX_SHIFT; | 35 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
30 | - bus->cmd &= ~I2CD_M_RX_CMD; | 36 | t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ |
31 | + if (bus->cmd & I2CD_M_S_RX_CMD_LAST) { | 37 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ |
32 | + i2c_nack(bus->bus); | 38 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ |
33 | + } | 39 | - t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); |
34 | + bus->cmd &= ~(I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST); | 40 | + t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); /* FEAT_CRC32 */ |
35 | } | 41 | t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ |
36 | 42 | t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ | |
37 | - if (bus->cmd & (I2CD_M_STOP_CMD | I2CD_M_S_RX_CMD_LAST)) { | 43 | t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ |
38 | + if (bus->cmd & I2CD_M_STOP_CMD) { | ||
39 | if (!i2c_bus_busy(bus->bus)) { | ||
40 | bus->intr_status |= I2CD_INTR_ABNORMAL; | ||
41 | } else { | ||
42 | -- | 44 | -- |
43 | 2.7.4 | 45 | 2.34.1 |
44 | 46 | ||
45 | 47 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Improve the "-d mmu" tracing for the PMSAv7 MPU translation | 3 | i.MX7 IOMUX GPR device is not equivalent to i.MX6UL IOMUXC GPR device. |
4 | process as an aid in debugging guest MPU configurations: | 4 | In particular, register 22 is not present on i.MX6UL and this is actualy |
5 | * fix a missing newline for a guest-error log | 5 | The only register that is really emulated in the i.MX7 IOMUX GPR device. |
6 | * report the region number with guest-error or unimp | ||
7 | logs of bad region register values | ||
8 | * add a log message for the overall result of the lookup | ||
9 | * print "0x" prefix for hex values | ||
10 | 6 | ||
11 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | 7 | Note: The i.MX6UL code is actually also implementing the IOMUX GPR device |
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | as an unimplemented device at the same bus adress and the 2 instantiations |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | were actualy colliding. So we go back to the unimplemented device for now. |
14 | Message-id: 1493122030-32191-9-git-send-email-peter.maydell@linaro.org | 10 | |
15 | [PMM: a little tidyup, report region number in all messages | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
16 | rather than just one] | 12 | Message-id: 48681bf51ee97646479bb261bee19abebbc8074e.1692964892.git.jcd@tribudubois.net |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 15 | --- |
19 | target/arm/helper.c | 39 +++++++++++++++++++++++++++------------ | 16 | include/hw/arm/fsl-imx6ul.h | 2 -- |
20 | 1 file changed, 27 insertions(+), 12 deletions(-) | 17 | hw/arm/fsl-imx6ul.c | 11 ----------- |
18 | 2 files changed, 13 deletions(-) | ||
21 | 19 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
23 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
25 | +++ b/target/arm/helper.c | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 24 | @@ -XXX,XX +XXX,XX @@ |
27 | } | 25 | #include "hw/misc/imx6ul_ccm.h" |
28 | 26 | #include "hw/misc/imx6_src.h" | |
29 | if (!rsize) { | 27 | #include "hw/misc/imx7_snvs.h" |
30 | - qemu_log_mask(LOG_GUEST_ERROR, "DRSR.Rsize field can not be 0"); | 28 | -#include "hw/misc/imx7_gpr.h" |
31 | + qemu_log_mask(LOG_GUEST_ERROR, | 29 | #include "hw/intc/imx_gpcv2.h" |
32 | + "DRSR[%d]: Rsize field cannot be 0\n", n); | 30 | #include "hw/watchdog/wdt_imx2.h" |
33 | continue; | 31 | #include "hw/gpio/imx_gpio.h" |
34 | } | 32 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { |
35 | rsize++; | 33 | IMX6SRCState src; |
36 | rmask = (1ull << rsize) - 1; | 34 | IMX7SNVSState snvs; |
37 | 35 | IMXGPCv2State gpcv2; | |
38 | if (base & rmask) { | 36 | - IMX7GPRState gpr; |
39 | - qemu_log_mask(LOG_GUEST_ERROR, "DRBAR %" PRIx32 " misaligned " | 37 | IMXSPIState spi[FSL_IMX6UL_NUM_ECSPIS]; |
40 | - "to DRSR region size, mask = %" PRIx32, | 38 | IMXI2CState i2c[FSL_IMX6UL_NUM_I2CS]; |
41 | - base, rmask); | 39 | IMXSerialState uart[FSL_IMX6UL_NUM_UARTS]; |
42 | + qemu_log_mask(LOG_GUEST_ERROR, | 40 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
43 | + "DRBAR[%d]: 0x%" PRIx32 " misaligned " | 41 | index XXXXXXX..XXXXXXX 100644 |
44 | + "to DRSR region size, mask = 0x%" PRIx32 "\n", | 42 | --- a/hw/arm/fsl-imx6ul.c |
45 | + n, base, rmask); | 43 | +++ b/hw/arm/fsl-imx6ul.c |
46 | continue; | 44 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) |
47 | } | ||
48 | |||
49 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
50 | } | ||
51 | } | ||
52 | if (rsize < TARGET_PAGE_BITS) { | ||
53 | - qemu_log_mask(LOG_UNIMP, "No support for MPU (sub)region" | ||
54 | + qemu_log_mask(LOG_UNIMP, | ||
55 | + "DRSR[%d]: No support for MPU (sub)region " | ||
56 | "alignment of %" PRIu32 " bits. Minimum is %d\n", | ||
57 | - rsize, TARGET_PAGE_BITS); | ||
58 | + n, rsize, TARGET_PAGE_BITS); | ||
59 | continue; | ||
60 | } | ||
61 | if (srdis) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
63 | break; | ||
64 | default: | ||
65 | qemu_log_mask(LOG_GUEST_ERROR, | ||
66 | - "Bad value for AP bits in DRACR %" | ||
67 | - PRIx32 "\n", ap); | ||
68 | + "DRACR[%d]: Bad value for AP bits: 0x%" | ||
69 | + PRIx32 "\n", n, ap); | ||
70 | } | ||
71 | } else { /* Priv. mode AP bits decoding */ | ||
72 | switch (ap) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
74 | break; | ||
75 | default: | ||
76 | qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | - "Bad value for AP bits in DRACR %" | ||
78 | - PRIx32 "\n", ap); | ||
79 | + "DRACR[%d]: Bad value for AP bits: 0x%" | ||
80 | + PRIx32 "\n", n, ap); | ||
81 | } | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
85 | */ | 45 | */ |
86 | if (arm_feature(env, ARM_FEATURE_PMSA) && | 46 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); |
87 | arm_feature(env, ARM_FEATURE_V7)) { | 47 | |
88 | + bool ret; | 48 | - /* |
89 | *page_size = TARGET_PAGE_SIZE; | 49 | - * GPR |
90 | - return get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | 50 | - */ |
91 | - phys_ptr, prot, fsr); | 51 | - object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); |
92 | + ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | 52 | - |
93 | + phys_ptr, prot, fsr); | 53 | /* |
94 | + qemu_log_mask(CPU_LOG_MMU, "PMSAv7 MPU lookup for %s at 0x%08" PRIx32 | 54 | * GPIOs 1 to 5 |
95 | + " mmu_idx %u -> %s (prot %c%c%c)\n", | 55 | */ |
96 | + access_type == 1 ? "reading" : | 56 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) |
97 | + (access_type == 2 ? "writing" : "execute"), | 57 | FSL_IMX6UL_WDOGn_IRQ[i])); |
98 | + (uint32_t)address, mmu_idx, | ||
99 | + ret ? "Miss" : "Hit", | ||
100 | + *prot & PAGE_READ ? 'r' : '-', | ||
101 | + *prot & PAGE_WRITE ? 'w' : '-', | ||
102 | + *prot & PAGE_EXEC ? 'x' : '-'); | ||
103 | + | ||
104 | + return ret; | ||
105 | } | 58 | } |
106 | 59 | ||
107 | if (regime_translation_disabled(env, mmu_idx)) { | 60 | - /* |
61 | - * GPR | ||
62 | - */ | ||
63 | - sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | ||
64 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR); | ||
65 | - | ||
66 | /* | ||
67 | * SDMA | ||
68 | */ | ||
108 | -- | 69 | -- |
109 | 2.7.4 | 70 | 2.34.1 |
110 | |||
111 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Don't allow load_uboot_image() to proceed when less bytes than | 3 | * Add Addr and size definition for most i.MX6UL devices in i.MX6UL header file. |
4 | header-size was read. | 4 | * Use those newly defined named constants whenever possible. |
5 | * Standardize the way we init a familly of unimplemented devices | ||
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
5 | 10 | ||
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | Message-id: 20170524091315.20284-1-drjones@redhat.com | 12 | Message-id: d579043fbd4e4b490370783fda43fc02c8e9be75.1692964892.git.jcd@tribudubois.net |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | hw/core/loader.c | 3 ++- | 16 | include/hw/arm/fsl-imx6ul.h | 156 +++++++++++++++++++++++++++++++----- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 17 | hw/arm/fsl-imx6ul.c | 147 ++++++++++++++++++++++----------- |
18 | 2 files changed, 232 insertions(+), 71 deletions(-) | ||
13 | 19 | ||
14 | diff --git a/hw/core/loader.c b/hw/core/loader.c | 20 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/core/loader.c | 22 | --- a/include/hw/arm/fsl-imx6ul.h |
17 | +++ b/hw/core/loader.c | 23 | +++ b/include/hw/arm/fsl-imx6ul.h |
18 | @@ -XXX,XX +XXX,XX @@ static int load_uboot_image(const char *filename, hwaddr *ep, hwaddr *loadaddr, | 24 | @@ -XXX,XX +XXX,XX @@ |
19 | return -1; | 25 | #include "exec/memory.h" |
20 | 26 | #include "cpu.h" | |
21 | size = read(fd, hdr, sizeof(uboot_image_header_t)); | 27 | #include "qom/object.h" |
22 | - if (size < 0) | 28 | +#include "qemu/units.h" |
23 | + if (size < sizeof(uboot_image_header_t)) { | 29 | |
24 | goto out; | 30 | #define TYPE_FSL_IMX6UL "fsl-imx6ul" |
31 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX6ULState, FSL_IMX6UL) | ||
32 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { | ||
33 | FSL_IMX6UL_NUM_ADCS = 2, | ||
34 | FSL_IMX6UL_NUM_USB_PHYS = 2, | ||
35 | FSL_IMX6UL_NUM_USBS = 2, | ||
36 | + FSL_IMX6UL_NUM_SAIS = 3, | ||
37 | + FSL_IMX6UL_NUM_CANS = 2, | ||
38 | + FSL_IMX6UL_NUM_PWMS = 4, | ||
39 | }; | ||
40 | |||
41 | struct FslIMX6ULState { | ||
42 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6ULState { | ||
43 | |||
44 | enum FslIMX6ULMemoryMap { | ||
45 | FSL_IMX6UL_MMDC_ADDR = 0x80000000, | ||
46 | - FSL_IMX6UL_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, | ||
47 | + FSL_IMX6UL_MMDC_SIZE = (2 * GiB), | ||
48 | |||
49 | FSL_IMX6UL_QSPI1_MEM_ADDR = 0x60000000, | ||
50 | - FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, | ||
51 | - FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, | ||
52 | - FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, | ||
53 | - FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, | ||
54 | + FSL_IMX6UL_QSPI1_MEM_SIZE = (256 * MiB), | ||
55 | |||
56 | - /* AIPS-2 */ | ||
57 | + FSL_IMX6UL_EIM_ALIAS_ADDR = 0x58000000, | ||
58 | + FSL_IMX6UL_EIM_ALIAS_SIZE = (128 * MiB), | ||
59 | + | ||
60 | + FSL_IMX6UL_EIM_CS_ADDR = 0x50000000, | ||
61 | + FSL_IMX6UL_EIM_CS_SIZE = (128 * MiB), | ||
62 | + | ||
63 | + FSL_IMX6UL_AES_ENCRYPT_ADDR = 0x10000000, | ||
64 | + FSL_IMX6UL_AES_ENCRYPT_SIZE = (1 * MiB), | ||
65 | + | ||
66 | + FSL_IMX6UL_QSPI1_RX_ADDR = 0x0C000000, | ||
67 | + FSL_IMX6UL_QSPI1_RX_SIZE = (32 * MiB), | ||
68 | + | ||
69 | + /* AIPS-2 Begin */ | ||
70 | FSL_IMX6UL_UART6_ADDR = 0x021FC000, | ||
71 | + | ||
72 | FSL_IMX6UL_I2C4_ADDR = 0x021F8000, | ||
73 | + | ||
74 | FSL_IMX6UL_UART5_ADDR = 0x021F4000, | ||
75 | FSL_IMX6UL_UART4_ADDR = 0x021F0000, | ||
76 | FSL_IMX6UL_UART3_ADDR = 0x021EC000, | ||
77 | FSL_IMX6UL_UART2_ADDR = 0x021E8000, | ||
78 | + | ||
79 | FSL_IMX6UL_WDOG3_ADDR = 0x021E4000, | ||
80 | + | ||
81 | FSL_IMX6UL_QSPI_ADDR = 0x021E0000, | ||
82 | + FSL_IMX6UL_QSPI_SIZE = 0x500, | ||
83 | + | ||
84 | FSL_IMX6UL_SYS_CNT_CTRL_ADDR = 0x021DC000, | ||
85 | + FSL_IMX6UL_SYS_CNT_CTRL_SIZE = (16 * KiB), | ||
86 | + | ||
87 | FSL_IMX6UL_SYS_CNT_CMP_ADDR = 0x021D8000, | ||
88 | + FSL_IMX6UL_SYS_CNT_CMP_SIZE = (16 * KiB), | ||
89 | + | ||
90 | FSL_IMX6UL_SYS_CNT_RD_ADDR = 0x021D4000, | ||
91 | + FSL_IMX6UL_SYS_CNT_RD_SIZE = (16 * KiB), | ||
92 | + | ||
93 | FSL_IMX6UL_TZASC_ADDR = 0x021D0000, | ||
94 | + FSL_IMX6UL_TZASC_SIZE = (16 * KiB), | ||
95 | + | ||
96 | FSL_IMX6UL_PXP_ADDR = 0x021CC000, | ||
97 | + FSL_IMX6UL_PXP_SIZE = (16 * KiB), | ||
98 | + | ||
99 | FSL_IMX6UL_LCDIF_ADDR = 0x021C8000, | ||
100 | + FSL_IMX6UL_LCDIF_SIZE = 0x100, | ||
101 | + | ||
102 | FSL_IMX6UL_CSI_ADDR = 0x021C4000, | ||
103 | + FSL_IMX6UL_CSI_SIZE = 0x100, | ||
104 | + | ||
105 | FSL_IMX6UL_CSU_ADDR = 0x021C0000, | ||
106 | + FSL_IMX6UL_CSU_SIZE = (16 * KiB), | ||
107 | + | ||
108 | FSL_IMX6UL_OCOTP_CTRL_ADDR = 0x021BC000, | ||
109 | + FSL_IMX6UL_OCOTP_CTRL_SIZE = (4 * KiB), | ||
110 | + | ||
111 | FSL_IMX6UL_EIM_ADDR = 0x021B8000, | ||
112 | + FSL_IMX6UL_EIM_SIZE = 0x100, | ||
113 | + | ||
114 | FSL_IMX6UL_SIM2_ADDR = 0x021B4000, | ||
115 | + | ||
116 | FSL_IMX6UL_MMDC_CFG_ADDR = 0x021B0000, | ||
117 | + FSL_IMX6UL_MMDC_CFG_SIZE = (4 * KiB), | ||
118 | + | ||
119 | FSL_IMX6UL_ROMCP_ADDR = 0x021AC000, | ||
120 | + FSL_IMX6UL_ROMCP_SIZE = 0x300, | ||
121 | + | ||
122 | FSL_IMX6UL_I2C3_ADDR = 0x021A8000, | ||
123 | FSL_IMX6UL_I2C2_ADDR = 0x021A4000, | ||
124 | FSL_IMX6UL_I2C1_ADDR = 0x021A0000, | ||
125 | + | ||
126 | FSL_IMX6UL_ADC2_ADDR = 0x0219C000, | ||
127 | FSL_IMX6UL_ADC1_ADDR = 0x02198000, | ||
128 | + FSL_IMX6UL_ADCn_SIZE = 0x100, | ||
129 | + | ||
130 | FSL_IMX6UL_USDHC2_ADDR = 0x02194000, | ||
131 | FSL_IMX6UL_USDHC1_ADDR = 0x02190000, | ||
132 | - FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
133 | - FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
134 | - FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
135 | - FSL_IMX6UL_USBO2_USB_ADDR = 0x02184000, | ||
136 | - FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
137 | - FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
138 | - FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
139 | - FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
140 | |||
141 | - /* AIPS-1 */ | ||
142 | + FSL_IMX6UL_SIM1_ADDR = 0x0218C000, | ||
143 | + FSL_IMX6UL_SIMn_SIZE = (16 * KiB), | ||
144 | + | ||
145 | + FSL_IMX6UL_ENET1_ADDR = 0x02188000, | ||
146 | + | ||
147 | + FSL_IMX6UL_USBO2_USBMISC_ADDR = 0x02184800, | ||
148 | + FSL_IMX6UL_USBO2_USB1_ADDR = 0x02184000, | ||
149 | + FSL_IMX6UL_USBO2_USB2_ADDR = 0x02184200, | ||
150 | + | ||
151 | + FSL_IMX6UL_USBO2_PL301_ADDR = 0x02180000, | ||
152 | + FSL_IMX6UL_USBO2_PL301_SIZE = (16 * KiB), | ||
153 | + | ||
154 | + FSL_IMX6UL_AIPS2_CFG_ADDR = 0x0217C000, | ||
155 | + FSL_IMX6UL_AIPS2_CFG_SIZE = 0x100, | ||
156 | + | ||
157 | + FSL_IMX6UL_CAAM_ADDR = 0x02140000, | ||
158 | + FSL_IMX6UL_CAAM_SIZE = (16 * KiB), | ||
159 | + | ||
160 | + FSL_IMX6UL_A7MPCORE_DAP_ADDR = 0x02100000, | ||
161 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE = (4 * KiB), | ||
162 | + /* AIPS-2 End */ | ||
163 | + | ||
164 | + /* AIPS-1 Begin */ | ||
165 | FSL_IMX6UL_PWM8_ADDR = 0x020FC000, | ||
166 | FSL_IMX6UL_PWM7_ADDR = 0x020F8000, | ||
167 | FSL_IMX6UL_PWM6_ADDR = 0x020F4000, | ||
168 | FSL_IMX6UL_PWM5_ADDR = 0x020F0000, | ||
169 | + | ||
170 | FSL_IMX6UL_SDMA_ADDR = 0x020EC000, | ||
171 | + FSL_IMX6UL_SDMA_SIZE = 0x300, | ||
172 | + | ||
173 | FSL_IMX6UL_GPT2_ADDR = 0x020E8000, | ||
174 | + | ||
175 | FSL_IMX6UL_IOMUXC_GPR_ADDR = 0x020E4000, | ||
176 | + FSL_IMX6UL_IOMUXC_GPR_SIZE = 0x40, | ||
177 | + | ||
178 | FSL_IMX6UL_IOMUXC_ADDR = 0x020E0000, | ||
179 | + FSL_IMX6UL_IOMUXC_SIZE = 0x700, | ||
180 | + | ||
181 | FSL_IMX6UL_GPC_ADDR = 0x020DC000, | ||
182 | + | ||
183 | FSL_IMX6UL_SRC_ADDR = 0x020D8000, | ||
184 | + | ||
185 | FSL_IMX6UL_EPIT2_ADDR = 0x020D4000, | ||
186 | FSL_IMX6UL_EPIT1_ADDR = 0x020D0000, | ||
187 | + | ||
188 | FSL_IMX6UL_SNVS_HP_ADDR = 0x020CC000, | ||
189 | + | ||
190 | FSL_IMX6UL_USBPHY2_ADDR = 0x020CA000, | ||
191 | - FSL_IMX6UL_USBPHY2_SIZE = (4 * 1024), | ||
192 | FSL_IMX6UL_USBPHY1_ADDR = 0x020C9000, | ||
193 | - FSL_IMX6UL_USBPHY1_SIZE = (4 * 1024), | ||
194 | + | ||
195 | FSL_IMX6UL_ANALOG_ADDR = 0x020C8000, | ||
196 | + FSL_IMX6UL_ANALOG_SIZE = 0x300, | ||
197 | + | ||
198 | FSL_IMX6UL_CCM_ADDR = 0x020C4000, | ||
199 | + | ||
200 | FSL_IMX6UL_WDOG2_ADDR = 0x020C0000, | ||
201 | FSL_IMX6UL_WDOG1_ADDR = 0x020BC000, | ||
202 | + | ||
203 | FSL_IMX6UL_KPP_ADDR = 0x020B8000, | ||
204 | + FSL_IMX6UL_KPP_SIZE = 0x10, | ||
205 | + | ||
206 | FSL_IMX6UL_ENET2_ADDR = 0x020B4000, | ||
207 | + | ||
208 | FSL_IMX6UL_SNVS_LP_ADDR = 0x020B0000, | ||
209 | + FSL_IMX6UL_SNVS_LP_SIZE = (16 * KiB), | ||
210 | + | ||
211 | FSL_IMX6UL_GPIO5_ADDR = 0x020AC000, | ||
212 | FSL_IMX6UL_GPIO4_ADDR = 0x020A8000, | ||
213 | FSL_IMX6UL_GPIO3_ADDR = 0x020A4000, | ||
214 | FSL_IMX6UL_GPIO2_ADDR = 0x020A0000, | ||
215 | FSL_IMX6UL_GPIO1_ADDR = 0x0209C000, | ||
216 | + | ||
217 | FSL_IMX6UL_GPT1_ADDR = 0x02098000, | ||
218 | + | ||
219 | FSL_IMX6UL_CAN2_ADDR = 0x02094000, | ||
220 | FSL_IMX6UL_CAN1_ADDR = 0x02090000, | ||
221 | + FSL_IMX6UL_CANn_SIZE = (4 * KiB), | ||
222 | + | ||
223 | FSL_IMX6UL_PWM4_ADDR = 0x0208C000, | ||
224 | FSL_IMX6UL_PWM3_ADDR = 0x02088000, | ||
225 | FSL_IMX6UL_PWM2_ADDR = 0x02084000, | ||
226 | FSL_IMX6UL_PWM1_ADDR = 0x02080000, | ||
227 | + FSL_IMX6UL_PWMn_SIZE = 0x20, | ||
228 | + | ||
229 | FSL_IMX6UL_AIPS1_CFG_ADDR = 0x0207C000, | ||
230 | + FSL_IMX6UL_AIPS1_CFG_SIZE = (16 * KiB), | ||
231 | + | ||
232 | FSL_IMX6UL_BEE_ADDR = 0x02044000, | ||
233 | + FSL_IMX6UL_BEE_SIZE = (16 * KiB), | ||
234 | + | ||
235 | FSL_IMX6UL_TOUCH_CTRL_ADDR = 0x02040000, | ||
236 | + FSL_IMX6UL_TOUCH_CTRL_SIZE = 0x100, | ||
237 | + | ||
238 | FSL_IMX6UL_SPBA_ADDR = 0x0203C000, | ||
239 | + FSL_IMX6UL_SPBA_SIZE = 0x100, | ||
240 | + | ||
241 | FSL_IMX6UL_ASRC_ADDR = 0x02034000, | ||
242 | + FSL_IMX6UL_ASRC_SIZE = 0x100, | ||
243 | + | ||
244 | FSL_IMX6UL_SAI3_ADDR = 0x02030000, | ||
245 | FSL_IMX6UL_SAI2_ADDR = 0x0202C000, | ||
246 | FSL_IMX6UL_SAI1_ADDR = 0x02028000, | ||
247 | + FSL_IMX6UL_SAIn_SIZE = 0x200, | ||
248 | + | ||
249 | FSL_IMX6UL_UART8_ADDR = 0x02024000, | ||
250 | FSL_IMX6UL_UART1_ADDR = 0x02020000, | ||
251 | FSL_IMX6UL_UART7_ADDR = 0x02018000, | ||
252 | + | ||
253 | FSL_IMX6UL_ECSPI4_ADDR = 0x02014000, | ||
254 | FSL_IMX6UL_ECSPI3_ADDR = 0x02010000, | ||
255 | FSL_IMX6UL_ECSPI2_ADDR = 0x0200C000, | ||
256 | FSL_IMX6UL_ECSPI1_ADDR = 0x02008000, | ||
257 | + | ||
258 | FSL_IMX6UL_SPDIF_ADDR = 0x02004000, | ||
259 | + FSL_IMX6UL_SPDIF_SIZE = 0x100, | ||
260 | + /* AIPS-1 End */ | ||
261 | + | ||
262 | + FSL_IMX6UL_BCH_ADDR = 0x01808000, | ||
263 | + FSL_IMX6UL_BCH_SIZE = 0x200, | ||
264 | + | ||
265 | + FSL_IMX6UL_GPMI_ADDR = 0x01806000, | ||
266 | + FSL_IMX6UL_GPMI_SIZE = 0x200, | ||
267 | |||
268 | FSL_IMX6UL_APBH_DMA_ADDR = 0x01804000, | ||
269 | - FSL_IMX6UL_APBH_DMA_SIZE = (32 * 1024), | ||
270 | + FSL_IMX6UL_APBH_DMA_SIZE = (4 * KiB), | ||
271 | |||
272 | FSL_IMX6UL_A7MPCORE_ADDR = 0x00A00000, | ||
273 | |||
274 | FSL_IMX6UL_OCRAM_ALIAS_ADDR = 0x00920000, | ||
275 | - FSL_IMX6UL_OCRAM_ALIAS_SIZE = 0x00060000, | ||
276 | + FSL_IMX6UL_OCRAM_ALIAS_SIZE = (384 * KiB), | ||
277 | + | ||
278 | FSL_IMX6UL_OCRAM_MEM_ADDR = 0x00900000, | ||
279 | - FSL_IMX6UL_OCRAM_MEM_SIZE = 0x00020000, | ||
280 | + FSL_IMX6UL_OCRAM_MEM_SIZE = (128 * KiB), | ||
281 | + | ||
282 | FSL_IMX6UL_CAAM_MEM_ADDR = 0x00100000, | ||
283 | - FSL_IMX6UL_CAAM_MEM_SIZE = 0x00008000, | ||
284 | + FSL_IMX6UL_CAAM_MEM_SIZE = (32 * KiB), | ||
285 | + | ||
286 | FSL_IMX6UL_ROM_ADDR = 0x00000000, | ||
287 | - FSL_IMX6UL_ROM_SIZE = 0x00018000, | ||
288 | + FSL_IMX6UL_ROM_SIZE = (96 * KiB), | ||
289 | }; | ||
290 | |||
291 | enum FslIMX6ULIRQs { | ||
292 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
293 | index XXXXXXX..XXXXXXX 100644 | ||
294 | --- a/hw/arm/fsl-imx6ul.c | ||
295 | +++ b/hw/arm/fsl-imx6ul.c | ||
296 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
297 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
298 | |||
299 | /* | ||
300 | - * GPIOs 1 to 5 | ||
301 | + * GPIOs | ||
302 | */ | ||
303 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
304 | snprintf(name, NAME_SIZE, "gpio%d", i); | ||
305 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
306 | } | ||
307 | |||
308 | /* | ||
309 | - * GPT 1, 2 | ||
310 | + * GPTs | ||
311 | */ | ||
312 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
313 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
314 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
315 | } | ||
316 | |||
317 | /* | ||
318 | - * EPIT 1, 2 | ||
319 | + * EPITs | ||
320 | */ | ||
321 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
322 | snprintf(name, NAME_SIZE, "epit%d", i + 1); | ||
323 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
324 | } | ||
325 | |||
326 | /* | ||
327 | - * eCSPI | ||
328 | + * eCSPIs | ||
329 | */ | ||
330 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
331 | snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
332 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
333 | } | ||
334 | |||
335 | /* | ||
336 | - * I2C | ||
337 | + * I2Cs | ||
338 | */ | ||
339 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
340 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
341 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
342 | } | ||
343 | |||
344 | /* | ||
345 | - * UART | ||
346 | + * UARTs | ||
347 | */ | ||
348 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
349 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
350 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
351 | } | ||
352 | |||
353 | /* | ||
354 | - * Ethernet | ||
355 | + * Ethernets | ||
356 | */ | ||
357 | for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) { | ||
358 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
359 | object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET); | ||
360 | } | ||
361 | |||
362 | - /* USB */ | ||
363 | + /* | ||
364 | + * USB PHYs | ||
365 | + */ | ||
366 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
367 | snprintf(name, NAME_SIZE, "usbphy%d", i); | ||
368 | object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY); | ||
369 | } | ||
370 | + | ||
371 | + /* | ||
372 | + * USBs | ||
373 | + */ | ||
374 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
375 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
376 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
377 | } | ||
378 | |||
379 | /* | ||
380 | - * SDHCI | ||
381 | + * SDHCIs | ||
382 | */ | ||
383 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
384 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
385 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
386 | } | ||
387 | |||
388 | /* | ||
389 | - * Watchdog | ||
390 | + * Watchdogs | ||
391 | */ | ||
392 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
393 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
394 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
395 | * A7MPCORE DAP | ||
396 | */ | ||
397 | create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR, | ||
398 | - 0x100000); | ||
399 | + FSL_IMX6UL_A7MPCORE_DAP_SIZE); | ||
400 | |||
401 | /* | ||
402 | - * GPT 1, 2 | ||
403 | + * GPTs | ||
404 | */ | ||
405 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
406 | static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = { | ||
407 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
408 | } | ||
409 | |||
410 | /* | ||
411 | - * EPIT 1, 2 | ||
412 | + * EPITs | ||
413 | */ | ||
414 | for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) { | ||
415 | static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = { | ||
416 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
417 | } | ||
418 | |||
419 | /* | ||
420 | - * GPIO | ||
421 | + * GPIOs | ||
422 | */ | ||
423 | for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) { | ||
424 | static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = { | ||
425 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
426 | } | ||
427 | |||
428 | /* | ||
429 | - * IOMUXC and IOMUXC_GPR | ||
430 | + * IOMUXC | ||
431 | */ | ||
432 | - for (i = 0; i < 1; i++) { | ||
433 | - static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = { | ||
434 | - FSL_IMX6UL_IOMUXC_ADDR, | ||
435 | - FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
436 | - }; | ||
437 | - | ||
438 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
439 | - create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000); | ||
440 | - } | ||
441 | + create_unimplemented_device("iomuxc", FSL_IMX6UL_IOMUXC_ADDR, | ||
442 | + FSL_IMX6UL_IOMUXC_SIZE); | ||
443 | + create_unimplemented_device("iomuxc_gpr", FSL_IMX6UL_IOMUXC_GPR_ADDR, | ||
444 | + FSL_IMX6UL_IOMUXC_GPR_SIZE); | ||
445 | |||
446 | /* | ||
447 | * CCM | ||
448 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
449 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); | ||
450 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR); | ||
451 | |||
452 | - /* Initialize all ECSPI */ | ||
453 | + /* | ||
454 | + * ECSPIs | ||
455 | + */ | ||
456 | for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) { | ||
457 | static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = { | ||
458 | FSL_IMX6UL_ECSPI1_ADDR, | ||
459 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
460 | } | ||
461 | |||
462 | /* | ||
463 | - * I2C | ||
464 | + * I2Cs | ||
465 | */ | ||
466 | for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) { | ||
467 | static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = { | ||
468 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
469 | } | ||
470 | |||
471 | /* | ||
472 | - * UART | ||
473 | + * UARTs | ||
474 | */ | ||
475 | for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) { | ||
476 | static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = { | ||
477 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
478 | } | ||
479 | |||
480 | /* | ||
481 | - * Ethernet | ||
482 | + * Ethernets | ||
483 | * | ||
484 | * We must use two loops since phy_connected affects the other interface | ||
485 | * and we have to set all properties before calling sysbus_realize(). | ||
486 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
487 | FSL_IMX6UL_ENETn_TIMER_IRQ[i])); | ||
488 | } | ||
489 | |||
490 | - /* USB */ | ||
491 | + /* | ||
492 | + * USB PHYs | ||
493 | + */ | ||
494 | for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) { | ||
495 | + static const hwaddr | ||
496 | + FSL_IMX6UL_USB_PHYn_ADDR[FSL_IMX6UL_NUM_USB_PHYS] = { | ||
497 | + FSL_IMX6UL_USBPHY1_ADDR, | ||
498 | + FSL_IMX6UL_USBPHY2_ADDR, | ||
499 | + }; | ||
500 | + | ||
501 | sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort); | ||
502 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0, | ||
503 | - FSL_IMX6UL_USBPHY1_ADDR + i * 0x1000); | ||
504 | + FSL_IMX6UL_USB_PHYn_ADDR[i]); | ||
505 | } | ||
506 | |||
507 | + /* | ||
508 | + * USBs | ||
509 | + */ | ||
510 | for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) { | ||
511 | + static const hwaddr FSL_IMX6UL_USB02_USBn_ADDR[FSL_IMX6UL_NUM_USBS] = { | ||
512 | + FSL_IMX6UL_USBO2_USB1_ADDR, | ||
513 | + FSL_IMX6UL_USBO2_USB2_ADDR, | ||
514 | + }; | ||
515 | + | ||
516 | static const int FSL_IMX6UL_USBn_IRQ[] = { | ||
517 | FSL_IMX6UL_USB1_IRQ, | ||
518 | FSL_IMX6UL_USB2_IRQ, | ||
519 | }; | ||
520 | + | ||
521 | sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort); | ||
522 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
523 | - FSL_IMX6UL_USBO2_USB_ADDR + i * 0x200); | ||
524 | + FSL_IMX6UL_USB02_USBn_ADDR[i]); | ||
525 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
526 | qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
527 | FSL_IMX6UL_USBn_IRQ[i])); | ||
528 | } | ||
529 | |||
530 | /* | ||
531 | - * USDHC | ||
532 | + * USDHCs | ||
533 | */ | ||
534 | for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) { | ||
535 | static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = { | ||
536 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
537 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR); | ||
538 | |||
539 | /* | ||
540 | - * Watchdog | ||
541 | + * Watchdogs | ||
542 | */ | ||
543 | for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) { | ||
544 | static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = { | ||
545 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
546 | FSL_IMX6UL_WDOG2_ADDR, | ||
547 | FSL_IMX6UL_WDOG3_ADDR, | ||
548 | }; | ||
549 | + | ||
550 | static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = { | ||
551 | FSL_IMX6UL_WDOG1_IRQ, | ||
552 | FSL_IMX6UL_WDOG2_IRQ, | ||
553 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
554 | /* | ||
555 | * SDMA | ||
556 | */ | ||
557 | - create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000); | ||
558 | + create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, | ||
559 | + FSL_IMX6UL_SDMA_SIZE); | ||
560 | |||
561 | /* | ||
562 | - * SAI (Audio SSI (Synchronous Serial Interface)) | ||
563 | + * SAIs (Audio SSI (Synchronous Serial Interface)) | ||
564 | */ | ||
565 | - create_unimplemented_device("sai1", FSL_IMX6UL_SAI1_ADDR, 0x4000); | ||
566 | - create_unimplemented_device("sai2", FSL_IMX6UL_SAI2_ADDR, 0x4000); | ||
567 | - create_unimplemented_device("sai3", FSL_IMX6UL_SAI3_ADDR, 0x4000); | ||
568 | + for (i = 0; i < FSL_IMX6UL_NUM_SAIS; i++) { | ||
569 | + static const hwaddr FSL_IMX6UL_SAIn_ADDR[FSL_IMX6UL_NUM_SAIS] = { | ||
570 | + FSL_IMX6UL_SAI1_ADDR, | ||
571 | + FSL_IMX6UL_SAI2_ADDR, | ||
572 | + FSL_IMX6UL_SAI3_ADDR, | ||
573 | + }; | ||
574 | + | ||
575 | + snprintf(name, NAME_SIZE, "sai%d", i); | ||
576 | + create_unimplemented_device(name, FSL_IMX6UL_SAIn_ADDR[i], | ||
577 | + FSL_IMX6UL_SAIn_SIZE); | ||
25 | + } | 578 | + } |
26 | 579 | ||
27 | bswap_uboot_header(hdr); | 580 | /* |
28 | 581 | - * PWM | |
582 | + * PWMs | ||
583 | */ | ||
584 | - create_unimplemented_device("pwm1", FSL_IMX6UL_PWM1_ADDR, 0x4000); | ||
585 | - create_unimplemented_device("pwm2", FSL_IMX6UL_PWM2_ADDR, 0x4000); | ||
586 | - create_unimplemented_device("pwm3", FSL_IMX6UL_PWM3_ADDR, 0x4000); | ||
587 | - create_unimplemented_device("pwm4", FSL_IMX6UL_PWM4_ADDR, 0x4000); | ||
588 | + for (i = 0; i < FSL_IMX6UL_NUM_PWMS; i++) { | ||
589 | + static const hwaddr FSL_IMX6UL_PWMn_ADDR[FSL_IMX6UL_NUM_PWMS] = { | ||
590 | + FSL_IMX6UL_PWM1_ADDR, | ||
591 | + FSL_IMX6UL_PWM2_ADDR, | ||
592 | + FSL_IMX6UL_PWM3_ADDR, | ||
593 | + FSL_IMX6UL_PWM4_ADDR, | ||
594 | + }; | ||
595 | + | ||
596 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
597 | + create_unimplemented_device(name, FSL_IMX6UL_PWMn_ADDR[i], | ||
598 | + FSL_IMX6UL_PWMn_SIZE); | ||
599 | + } | ||
600 | |||
601 | /* | ||
602 | * Audio ASRC (asynchronous sample rate converter) | ||
603 | */ | ||
604 | - create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, 0x4000); | ||
605 | + create_unimplemented_device("asrc", FSL_IMX6UL_ASRC_ADDR, | ||
606 | + FSL_IMX6UL_ASRC_SIZE); | ||
607 | |||
608 | /* | ||
609 | - * CAN | ||
610 | + * CANs | ||
611 | */ | ||
612 | - create_unimplemented_device("can1", FSL_IMX6UL_CAN1_ADDR, 0x4000); | ||
613 | - create_unimplemented_device("can2", FSL_IMX6UL_CAN2_ADDR, 0x4000); | ||
614 | + for (i = 0; i < FSL_IMX6UL_NUM_CANS; i++) { | ||
615 | + static const hwaddr FSL_IMX6UL_CANn_ADDR[FSL_IMX6UL_NUM_CANS] = { | ||
616 | + FSL_IMX6UL_CAN1_ADDR, | ||
617 | + FSL_IMX6UL_CAN2_ADDR, | ||
618 | + }; | ||
619 | + | ||
620 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
621 | + create_unimplemented_device(name, FSL_IMX6UL_CANn_ADDR[i], | ||
622 | + FSL_IMX6UL_CANn_SIZE); | ||
623 | + } | ||
624 | |||
625 | /* | ||
626 | * APHB_DMA | ||
627 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
628 | }; | ||
629 | |||
630 | snprintf(name, NAME_SIZE, "adc%d", i); | ||
631 | - create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000); | ||
632 | + create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], | ||
633 | + FSL_IMX6UL_ADCn_SIZE); | ||
634 | } | ||
635 | |||
636 | /* | ||
637 | * LCD | ||
638 | */ | ||
639 | - create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000); | ||
640 | + create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, | ||
641 | + FSL_IMX6UL_LCDIF_SIZE); | ||
642 | |||
643 | /* | ||
644 | * ROM memory | ||
29 | -- | 645 | -- |
30 | 2.7.4 | 646 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Kamil Rytarowski <n54@gmx.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Ensure that C99 macros are defined regardless of the inclusion order of | 3 | * Add TZASC as unimplemented device. |
4 | headers in vixl. This is required at least on NetBSD. | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | * Add CSU as unimplemented device. | ||
6 | - Allow bare metal application to access this (unimplemented) device | ||
7 | * Add 4 missing PWM devices | ||
5 | 8 | ||
6 | The vixl/globals.h headers defines __STDC_CONSTANT_MACROS and must be | 9 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | included before other system headers. | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | 11 | Message-id: 59e4dc56e14eccfefd379275ec19048dff9c10b3.1692964892.git.jcd@tribudubois.net | |
9 | This file defines unconditionally the following macros, without altering | ||
10 | the original sources: | ||
11 | - __STDC_CONSTANT_MACROS | ||
12 | - __STDC_LIMIT_MACROS | ||
13 | - __STDC_FORMAT_MACROS | ||
14 | |||
15 | Signed-off-by: Kamil Rytarowski <n54@gmx.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20170514051820.15985-1-n54@gmx.com | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 13 | --- |
21 | disas/libvixl/Makefile.objs | 3 +++ | 14 | include/hw/arm/fsl-imx6ul.h | 2 +- |
22 | 1 file changed, 3 insertions(+) | 15 | hw/arm/fsl-imx6ul.c | 16 ++++++++++++++++ |
16 | 2 files changed, 17 insertions(+), 1 deletion(-) | ||
23 | 17 | ||
24 | diff --git a/disas/libvixl/Makefile.objs b/disas/libvixl/Makefile.objs | 18 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
25 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/disas/libvixl/Makefile.objs | 20 | --- a/include/hw/arm/fsl-imx6ul.h |
27 | +++ b/disas/libvixl/Makefile.objs | 21 | +++ b/include/hw/arm/fsl-imx6ul.h |
28 | @@ -XXX,XX +XXX,XX @@ libvixl_OBJS = vixl/utils.o \ | 22 | @@ -XXX,XX +XXX,XX @@ enum FslIMX6ULConfiguration { |
29 | # The -Wno-sign-compare is needed only for gcc 4.6, which complains about | 23 | FSL_IMX6UL_NUM_USBS = 2, |
30 | # some signed-unsigned equality comparisons which later gcc versions do not. | 24 | FSL_IMX6UL_NUM_SAIS = 3, |
31 | $(addprefix $(obj)/,$(libvixl_OBJS)): QEMU_CFLAGS := -I$(SRC_PATH)/disas/libvixl $(QEMU_CFLAGS) -Wno-sign-compare | 25 | FSL_IMX6UL_NUM_CANS = 2, |
32 | +# Ensure that C99 macros are defined regardless of the inclusion order of | 26 | - FSL_IMX6UL_NUM_PWMS = 4, |
33 | +# headers in vixl. This is required at least on NetBSD. | 27 | + FSL_IMX6UL_NUM_PWMS = 8, |
34 | +$(addprefix $(obj)/,$(libvixl_OBJS)): QEMU_CFLAGS += -D__STDC_CONSTANT_MACROS -D__STDC_LIMIT_MACROS -D__STDC_FORMAT_MACROS | 28 | }; |
35 | 29 | ||
36 | common-obj-$(CONFIG_ARM_A64_DIS) += $(libvixl_OBJS) | 30 | struct FslIMX6ULState { |
31 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/hw/arm/fsl-imx6ul.c | ||
34 | +++ b/hw/arm/fsl-imx6ul.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
36 | FSL_IMX6UL_PWM2_ADDR, | ||
37 | FSL_IMX6UL_PWM3_ADDR, | ||
38 | FSL_IMX6UL_PWM4_ADDR, | ||
39 | + FSL_IMX6UL_PWM5_ADDR, | ||
40 | + FSL_IMX6UL_PWM6_ADDR, | ||
41 | + FSL_IMX6UL_PWM7_ADDR, | ||
42 | + FSL_IMX6UL_PWM8_ADDR, | ||
43 | }; | ||
44 | |||
45 | snprintf(name, NAME_SIZE, "pwm%d", i); | ||
46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
47 | create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, | ||
48 | FSL_IMX6UL_LCDIF_SIZE); | ||
49 | |||
50 | + /* | ||
51 | + * CSU | ||
52 | + */ | ||
53 | + create_unimplemented_device("csu", FSL_IMX6UL_CSU_ADDR, | ||
54 | + FSL_IMX6UL_CSU_SIZE); | ||
55 | + | ||
56 | + /* | ||
57 | + * TZASC | ||
58 | + */ | ||
59 | + create_unimplemented_device("tzasc", FSL_IMX6UL_TZASC_ADDR, | ||
60 | + FSL_IMX6UL_TZASC_SIZE); | ||
61 | + | ||
62 | /* | ||
63 | * ROM memory | ||
64 | */ | ||
37 | -- | 65 | -- |
38 | 2.7.4 | 66 | 2.34.1 |
39 | 67 | ||
40 | 68 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Multiple I2C commands can be fired simultaneously and the controller | 3 | * Add Addr and size definition for all i.MX7 devices in i.MX7 header file. |
4 | execute the commands following these priorities: | 4 | * Use those newly defined named constants whenever possible. |
5 | * Standardize the way we init a familly of unimplemented devices | ||
6 | - SAI | ||
7 | - PWM | ||
8 | - CAN | ||
9 | * Add/rework few comments | ||
5 | 10 | ||
6 | (1) Master Start Command | 11 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | (2) Master Transmit Command | 12 | Message-id: 59e195d33e4d486a8d131392acd46633c8c10ed7.1692964892.git.jcd@tribudubois.net |
8 | (3) Slave Transmit Command or Master Receive Command | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | (4) Master Stop Command | ||
10 | |||
11 | The current code is incorrect with respect to the above sequence and | ||
12 | needs to be reworked to handle each individual command. | ||
13 | |||
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Message-id: 1494827476-1487-2-git-send-email-clg@kaod.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 15 | --- |
18 | hw/i2c/aspeed_i2c.c | 24 ++++++++++++++++++------ | 16 | include/hw/arm/fsl-imx7.h | 330 ++++++++++++++++++++++++++++---------- |
19 | 1 file changed, 18 insertions(+), 6 deletions(-) | 17 | hw/arm/fsl-imx7.c | 130 ++++++++++----- |
18 | 2 files changed, 335 insertions(+), 125 deletions(-) | ||
20 | 19 | ||
21 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 20 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
22 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/i2c/aspeed_i2c.c | 22 | --- a/include/hw/arm/fsl-imx7.h |
24 | +++ b/hw/i2c/aspeed_i2c.c | 23 | +++ b/include/hw/arm/fsl-imx7.h |
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset, | 24 | @@ -XXX,XX +XXX,XX @@ |
26 | 25 | #include "hw/misc/imx7_ccm.h" | |
27 | static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 26 | #include "hw/misc/imx7_snvs.h" |
28 | { | 27 | #include "hw/misc/imx7_gpr.h" |
29 | + bus->cmd &= ~0xFFFF; | 28 | -#include "hw/misc/imx6_src.h" |
30 | bus->cmd |= value & 0xFFFF; | 29 | #include "hw/watchdog/wdt_imx2.h" |
31 | bus->intr_status = 0; | 30 | #include "hw/gpio/imx_gpio.h" |
32 | 31 | #include "hw/char/imx_serial.h" | |
33 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 32 | @@ -XXX,XX +XXX,XX @@ |
34 | bus->intr_status |= I2CD_INTR_TX_ACK; | 33 | #include "hw/usb/chipidea.h" |
35 | } | 34 | #include "cpu.h" |
36 | 35 | #include "qom/object.h" | |
37 | - } else if (bus->cmd & I2CD_M_TX_CMD) { | 36 | +#include "qemu/units.h" |
38 | + /* START command is also a TX command, as the slave address is | 37 | |
39 | + * sent on the bus */ | 38 | #define TYPE_FSL_IMX7 "fsl-imx7" |
40 | + bus->cmd &= ~(I2CD_M_START_CMD | I2CD_M_TX_CMD); | 39 | OBJECT_DECLARE_SIMPLE_TYPE(FslIMX7State, FSL_IMX7) |
41 | + | 40 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7Configuration { |
42 | + /* No slave found */ | 41 | FSL_IMX7_NUM_ECSPIS = 4, |
43 | + if (!i2c_bus_busy(bus->bus)) { | 42 | FSL_IMX7_NUM_USBS = 3, |
44 | + return; | 43 | FSL_IMX7_NUM_ADCS = 2, |
45 | + } | 44 | + FSL_IMX7_NUM_SAIS = 3, |
45 | + FSL_IMX7_NUM_CANS = 2, | ||
46 | + FSL_IMX7_NUM_PWMS = 4, | ||
47 | }; | ||
48 | |||
49 | struct FslIMX7State { | ||
50 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { | ||
51 | |||
52 | enum FslIMX7MemoryMap { | ||
53 | FSL_IMX7_MMDC_ADDR = 0x80000000, | ||
54 | - FSL_IMX7_MMDC_SIZE = 2 * 1024 * 1024 * 1024UL, | ||
55 | + FSL_IMX7_MMDC_SIZE = (2 * GiB), | ||
56 | |||
57 | - FSL_IMX7_GPIO1_ADDR = 0x30200000, | ||
58 | - FSL_IMX7_GPIO2_ADDR = 0x30210000, | ||
59 | - FSL_IMX7_GPIO3_ADDR = 0x30220000, | ||
60 | - FSL_IMX7_GPIO4_ADDR = 0x30230000, | ||
61 | - FSL_IMX7_GPIO5_ADDR = 0x30240000, | ||
62 | - FSL_IMX7_GPIO6_ADDR = 0x30250000, | ||
63 | - FSL_IMX7_GPIO7_ADDR = 0x30260000, | ||
64 | + FSL_IMX7_QSPI1_MEM_ADDR = 0x60000000, | ||
65 | + FSL_IMX7_QSPI1_MEM_SIZE = (256 * MiB), | ||
66 | |||
67 | - FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, | ||
68 | + FSL_IMX7_PCIE1_MEM_ADDR = 0x40000000, | ||
69 | + FSL_IMX7_PCIE1_MEM_SIZE = (256 * MiB), | ||
70 | |||
71 | - FSL_IMX7_WDOG1_ADDR = 0x30280000, | ||
72 | - FSL_IMX7_WDOG2_ADDR = 0x30290000, | ||
73 | - FSL_IMX7_WDOG3_ADDR = 0x302A0000, | ||
74 | - FSL_IMX7_WDOG4_ADDR = 0x302B0000, | ||
75 | + FSL_IMX7_QSPI1_RX_BUF_ADDR = 0x34000000, | ||
76 | + FSL_IMX7_QSPI1_RX_BUF_SIZE = (32 * MiB), | ||
77 | |||
78 | - FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
79 | + /* PCIe Peripherals */ | ||
80 | + FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
81 | |||
82 | - FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
83 | - FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
84 | - FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
85 | - FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
86 | + /* MMAP Peripherals */ | ||
87 | + FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
88 | + FSL_IMX7_DMA_APBH_SIZE = 0x8000, | ||
89 | |||
90 | - FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
91 | - FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
92 | - FSL_IMX7_IOMUXCn_SIZE = 0x1000, | ||
93 | + /* GPV configuration */ | ||
94 | + FSL_IMX7_GPV6_ADDR = 0x32600000, | ||
95 | + FSL_IMX7_GPV5_ADDR = 0x32500000, | ||
96 | + FSL_IMX7_GPV4_ADDR = 0x32400000, | ||
97 | + FSL_IMX7_GPV3_ADDR = 0x32300000, | ||
98 | + FSL_IMX7_GPV2_ADDR = 0x32200000, | ||
99 | + FSL_IMX7_GPV1_ADDR = 0x32100000, | ||
100 | + FSL_IMX7_GPV0_ADDR = 0x32000000, | ||
101 | + FSL_IMX7_GPVn_SIZE = (1 * MiB), | ||
102 | |||
103 | - FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
104 | - FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
105 | + /* Arm Peripherals */ | ||
106 | + FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
107 | |||
108 | - FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
109 | - FSL_IMX7_SNVS_ADDR = 0x30370000, | ||
110 | - FSL_IMX7_CCM_ADDR = 0x30380000, | ||
111 | + /* AIPS-3 Begin */ | ||
112 | |||
113 | - FSL_IMX7_SRC_ADDR = 0x30390000, | ||
114 | - FSL_IMX7_SRC_SIZE = 0x1000, | ||
115 | + FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
116 | + FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
117 | |||
118 | - FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
119 | - FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
120 | - FSL_IMX7_ADCn_SIZE = 0x1000, | ||
121 | + FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
122 | + FSL_IMX7_SDMA_SIZE = (4 * KiB), | ||
123 | |||
124 | - FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
125 | - FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
126 | - FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
127 | - FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
128 | - FSL_IMX7_PWMn_SIZE = 0x10000, | ||
129 | + FSL_IMX7_EIM_ADDR = 0x30BC0000, | ||
130 | + FSL_IMX7_EIM_SIZE = (4 * KiB), | ||
131 | |||
132 | - FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
133 | - FSL_IMX7_PCIE_PHY_SIZE = 0x10000, | ||
134 | + FSL_IMX7_QSPI_ADDR = 0x30BB0000, | ||
135 | + FSL_IMX7_QSPI_SIZE = 0x8000, | ||
136 | |||
137 | - FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
138 | + FSL_IMX7_SIM2_ADDR = 0x30BA0000, | ||
139 | + FSL_IMX7_SIM1_ADDR = 0x30B90000, | ||
140 | + FSL_IMX7_SIMn_SIZE = (4 * KiB), | ||
141 | + | ||
142 | + FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
143 | + FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
144 | + FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
145 | + | ||
146 | + FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
147 | + FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
148 | + FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
149 | + FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
150 | + FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
151 | + FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
152 | + FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
153 | + | ||
154 | + FSL_IMX7_USB_PL301_ADDR = 0x30AD0000, | ||
155 | + FSL_IMX7_USB_PL301_SIZE = (64 * KiB), | ||
156 | + | ||
157 | + FSL_IMX7_SEMAPHORE_HS_ADDR = 0x30AC0000, | ||
158 | + FSL_IMX7_SEMAPHORE_HS_SIZE = (64 * KiB), | ||
159 | + | ||
160 | + FSL_IMX7_MUB_ADDR = 0x30AB0000, | ||
161 | + FSL_IMX7_MUA_ADDR = 0x30AA0000, | ||
162 | + FSL_IMX7_MUn_SIZE = (KiB), | ||
163 | + | ||
164 | + FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
165 | + FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
166 | + FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
167 | + FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
168 | + | ||
169 | + FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
170 | + FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
171 | + FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
172 | + FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
173 | + | ||
174 | + FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
175 | + FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
176 | + FSL_IMX7_CANn_SIZE = (4 * KiB), | ||
177 | + | ||
178 | + FSL_IMX7_AIPS3_CONF_ADDR = 0x309F0000, | ||
179 | + FSL_IMX7_AIPS3_CONF_SIZE = (64 * KiB), | ||
180 | |||
181 | FSL_IMX7_CAAM_ADDR = 0x30900000, | ||
182 | - FSL_IMX7_CAAM_SIZE = 0x40000, | ||
183 | + FSL_IMX7_CAAM_SIZE = (256 * KiB), | ||
184 | |||
185 | - FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
186 | - FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
187 | - FSL_IMX7_CANn_SIZE = 0x10000, | ||
188 | + FSL_IMX7_SPBA_ADDR = 0x308F0000, | ||
189 | + FSL_IMX7_SPBA_SIZE = (4 * KiB), | ||
190 | |||
191 | - FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
192 | - FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
193 | - FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
194 | - FSL_IMX7_I2C4_ADDR = 0x30A50000, | ||
195 | + FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
196 | + FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
197 | + FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
198 | + FSL_IMX7_SAIn_SIZE = (4 * KiB), | ||
199 | |||
200 | - FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
201 | - FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
202 | - FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
203 | - FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
204 | - | ||
205 | - FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
206 | - FSL_IMX7_LCDIF_SIZE = 0x1000, | ||
207 | - | ||
208 | - FSL_IMX7_UART1_ADDR = 0x30860000, | ||
209 | + FSL_IMX7_UART3_ADDR = 0x30880000, | ||
210 | /* | ||
211 | * Some versions of the reference manual claim that UART2 is @ | ||
212 | * 0x30870000, but experiments with HW + DT files in upstream | ||
213 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
214 | * actually located @ 0x30890000 | ||
215 | */ | ||
216 | FSL_IMX7_UART2_ADDR = 0x30890000, | ||
217 | - FSL_IMX7_UART3_ADDR = 0x30880000, | ||
218 | - FSL_IMX7_UART4_ADDR = 0x30A60000, | ||
219 | - FSL_IMX7_UART5_ADDR = 0x30A70000, | ||
220 | - FSL_IMX7_UART6_ADDR = 0x30A80000, | ||
221 | - FSL_IMX7_UART7_ADDR = 0x30A90000, | ||
222 | + FSL_IMX7_UART1_ADDR = 0x30860000, | ||
223 | |||
224 | - FSL_IMX7_SAI1_ADDR = 0x308A0000, | ||
225 | - FSL_IMX7_SAI2_ADDR = 0x308B0000, | ||
226 | - FSL_IMX7_SAI3_ADDR = 0x308C0000, | ||
227 | - FSL_IMX7_SAIn_SIZE = 0x10000, | ||
228 | + FSL_IMX7_ECSPI3_ADDR = 0x30840000, | ||
229 | + FSL_IMX7_ECSPI2_ADDR = 0x30830000, | ||
230 | + FSL_IMX7_ECSPI1_ADDR = 0x30820000, | ||
231 | + FSL_IMX7_ECSPIn_SIZE = (4 * KiB), | ||
232 | |||
233 | - FSL_IMX7_ENET1_ADDR = 0x30BE0000, | ||
234 | - FSL_IMX7_ENET2_ADDR = 0x30BF0000, | ||
235 | + /* AIPS-3 End */ | ||
236 | |||
237 | - FSL_IMX7_USB1_ADDR = 0x30B10000, | ||
238 | - FSL_IMX7_USBMISC1_ADDR = 0x30B10200, | ||
239 | - FSL_IMX7_USB2_ADDR = 0x30B20000, | ||
240 | - FSL_IMX7_USBMISC2_ADDR = 0x30B20200, | ||
241 | - FSL_IMX7_USB3_ADDR = 0x30B30000, | ||
242 | - FSL_IMX7_USBMISC3_ADDR = 0x30B30200, | ||
243 | - FSL_IMX7_USBMISCn_SIZE = 0x200, | ||
244 | + /* AIPS-2 Begin */ | ||
245 | |||
246 | - FSL_IMX7_USDHC1_ADDR = 0x30B40000, | ||
247 | - FSL_IMX7_USDHC2_ADDR = 0x30B50000, | ||
248 | - FSL_IMX7_USDHC3_ADDR = 0x30B60000, | ||
249 | + FSL_IMX7_AXI_DEBUG_MON_ADDR = 0x307E0000, | ||
250 | + FSL_IMX7_AXI_DEBUG_MON_SIZE = (64 * KiB), | ||
251 | |||
252 | - FSL_IMX7_SDMA_ADDR = 0x30BD0000, | ||
253 | - FSL_IMX7_SDMA_SIZE = 0x1000, | ||
254 | + FSL_IMX7_PERFMON2_ADDR = 0x307D0000, | ||
255 | + FSL_IMX7_PERFMON1_ADDR = 0x307C0000, | ||
256 | + FSL_IMX7_PERFMONn_SIZE = (64 * KiB), | ||
257 | + | ||
258 | + FSL_IMX7_DDRC_ADDR = 0x307A0000, | ||
259 | + FSL_IMX7_DDRC_SIZE = (4 * KiB), | ||
260 | + | ||
261 | + FSL_IMX7_DDRC_PHY_ADDR = 0x30790000, | ||
262 | + FSL_IMX7_DDRC_PHY_SIZE = (4 * KiB), | ||
263 | + | ||
264 | + FSL_IMX7_TZASC_ADDR = 0x30780000, | ||
265 | + FSL_IMX7_TZASC_SIZE = (64 * KiB), | ||
266 | + | ||
267 | + FSL_IMX7_MIPI_DSI_ADDR = 0x30760000, | ||
268 | + FSL_IMX7_MIPI_DSI_SIZE = (4 * KiB), | ||
269 | + | ||
270 | + FSL_IMX7_MIPI_CSI_ADDR = 0x30750000, | ||
271 | + FSL_IMX7_MIPI_CSI_SIZE = 0x4000, | ||
272 | + | ||
273 | + FSL_IMX7_LCDIF_ADDR = 0x30730000, | ||
274 | + FSL_IMX7_LCDIF_SIZE = 0x8000, | ||
275 | + | ||
276 | + FSL_IMX7_CSI_ADDR = 0x30710000, | ||
277 | + FSL_IMX7_CSI_SIZE = (4 * KiB), | ||
278 | + | ||
279 | + FSL_IMX7_PXP_ADDR = 0x30700000, | ||
280 | + FSL_IMX7_PXP_SIZE = 0x4000, | ||
281 | + | ||
282 | + FSL_IMX7_EPDC_ADDR = 0x306F0000, | ||
283 | + FSL_IMX7_EPDC_SIZE = (4 * KiB), | ||
284 | + | ||
285 | + FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
286 | + FSL_IMX7_PCIE_PHY_SIZE = (4 * KiB), | ||
287 | + | ||
288 | + FSL_IMX7_SYSCNT_CTRL_ADDR = 0x306C0000, | ||
289 | + FSL_IMX7_SYSCNT_CMP_ADDR = 0x306B0000, | ||
290 | + FSL_IMX7_SYSCNT_RD_ADDR = 0x306A0000, | ||
291 | + | ||
292 | + FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
293 | + FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
294 | + FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
295 | + FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
296 | + FSL_IMX7_PWMn_SIZE = (4 * KiB), | ||
297 | + | ||
298 | + FSL_IMX7_FlEXTIMER2_ADDR = 0x30650000, | ||
299 | + FSL_IMX7_FlEXTIMER1_ADDR = 0x30640000, | ||
300 | + FSL_IMX7_FLEXTIMERn_SIZE = (4 * KiB), | ||
301 | + | ||
302 | + FSL_IMX7_ECSPI4_ADDR = 0x30630000, | ||
303 | + | ||
304 | + FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
305 | + FSL_IMX7_ADC1_ADDR = 0x30610000, | ||
306 | + FSL_IMX7_ADCn_SIZE = (4 * KiB), | ||
307 | + | ||
308 | + FSL_IMX7_AIPS2_CONF_ADDR = 0x305F0000, | ||
309 | + FSL_IMX7_AIPS2_CONF_SIZE = (64 * KiB), | ||
310 | + | ||
311 | + /* AIPS-2 End */ | ||
312 | + | ||
313 | + /* AIPS-1 Begin */ | ||
314 | + | ||
315 | + FSL_IMX7_CSU_ADDR = 0x303E0000, | ||
316 | + FSL_IMX7_CSU_SIZE = (64 * KiB), | ||
317 | + | ||
318 | + FSL_IMX7_RDC_ADDR = 0x303D0000, | ||
319 | + FSL_IMX7_RDC_SIZE = (4 * KiB), | ||
320 | + | ||
321 | + FSL_IMX7_SEMAPHORE2_ADDR = 0x303C0000, | ||
322 | + FSL_IMX7_SEMAPHORE1_ADDR = 0x303B0000, | ||
323 | + FSL_IMX7_SEMAPHOREn_SIZE = (4 * KiB), | ||
324 | + | ||
325 | + FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
326 | + | ||
327 | + FSL_IMX7_SRC_ADDR = 0x30390000, | ||
328 | + FSL_IMX7_SRC_SIZE = (4 * KiB), | ||
329 | + | ||
330 | + FSL_IMX7_CCM_ADDR = 0x30380000, | ||
331 | + | ||
332 | + FSL_IMX7_SNVS_HP_ADDR = 0x30370000, | ||
333 | + | ||
334 | + FSL_IMX7_ANALOG_ADDR = 0x30360000, | ||
335 | + | ||
336 | + FSL_IMX7_OCOTP_ADDR = 0x30350000, | ||
337 | + FSL_IMX7_OCOTP_SIZE = 0x10000, | ||
338 | + | ||
339 | + FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | ||
340 | + FSL_IMX7_IOMUXC_GPR_SIZE = (4 * KiB), | ||
341 | + | ||
342 | + FSL_IMX7_IOMUXC_ADDR = 0x30330000, | ||
343 | + FSL_IMX7_IOMUXC_SIZE = (4 * KiB), | ||
344 | + | ||
345 | + FSL_IMX7_KPP_ADDR = 0x30320000, | ||
346 | + FSL_IMX7_KPP_SIZE = (4 * KiB), | ||
347 | + | ||
348 | + FSL_IMX7_ROMCP_ADDR = 0x30310000, | ||
349 | + FSL_IMX7_ROMCP_SIZE = (4 * KiB), | ||
350 | + | ||
351 | + FSL_IMX7_GPT4_ADDR = 0x30300000, | ||
352 | + FSL_IMX7_GPT3_ADDR = 0x302F0000, | ||
353 | + FSL_IMX7_GPT2_ADDR = 0x302E0000, | ||
354 | + FSL_IMX7_GPT1_ADDR = 0x302D0000, | ||
355 | + | ||
356 | + FSL_IMX7_IOMUXC_LPSR_ADDR = 0x302C0000, | ||
357 | + FSL_IMX7_IOMUXC_LPSR_SIZE = (4 * KiB), | ||
358 | + | ||
359 | + FSL_IMX7_WDOG4_ADDR = 0x302B0000, | ||
360 | + FSL_IMX7_WDOG3_ADDR = 0x302A0000, | ||
361 | + FSL_IMX7_WDOG2_ADDR = 0x30290000, | ||
362 | + FSL_IMX7_WDOG1_ADDR = 0x30280000, | ||
363 | + | ||
364 | + FSL_IMX7_IOMUXC_LPSR_GPR_ADDR = 0x30270000, | ||
365 | + | ||
366 | + FSL_IMX7_GPIO7_ADDR = 0x30260000, | ||
367 | + FSL_IMX7_GPIO6_ADDR = 0x30250000, | ||
368 | + FSL_IMX7_GPIO5_ADDR = 0x30240000, | ||
369 | + FSL_IMX7_GPIO4_ADDR = 0x30230000, | ||
370 | + FSL_IMX7_GPIO3_ADDR = 0x30220000, | ||
371 | + FSL_IMX7_GPIO2_ADDR = 0x30210000, | ||
372 | + FSL_IMX7_GPIO1_ADDR = 0x30200000, | ||
373 | + | ||
374 | + FSL_IMX7_AIPS1_CONF_ADDR = 0x301F0000, | ||
375 | + FSL_IMX7_AIPS1_CONF_SIZE = (64 * KiB), | ||
376 | |||
377 | - FSL_IMX7_A7MPCORE_ADDR = 0x31000000, | ||
378 | FSL_IMX7_A7MPCORE_DAP_ADDR = 0x30000000, | ||
379 | + FSL_IMX7_A7MPCORE_DAP_SIZE = (1 * MiB), | ||
380 | |||
381 | - FSL_IMX7_PCIE_REG_ADDR = 0x33800000, | ||
382 | - FSL_IMX7_PCIE_REG_SIZE = 16 * 1024, | ||
383 | + /* AIPS-1 End */ | ||
384 | |||
385 | - FSL_IMX7_GPR_ADDR = 0x30340000, | ||
386 | + FSL_IMX7_EIM_CS0_ADDR = 0x28000000, | ||
387 | + FSL_IMX7_EIM_CS0_SIZE = (128 * MiB), | ||
388 | |||
389 | - FSL_IMX7_DMA_APBH_ADDR = 0x33000000, | ||
390 | - FSL_IMX7_DMA_APBH_SIZE = 0x2000, | ||
391 | + FSL_IMX7_OCRAM_PXP_ADDR = 0x00940000, | ||
392 | + FSL_IMX7_OCRAM_PXP_SIZE = (32 * KiB), | ||
393 | + | ||
394 | + FSL_IMX7_OCRAM_EPDC_ADDR = 0x00920000, | ||
395 | + FSL_IMX7_OCRAM_EPDC_SIZE = (128 * KiB), | ||
396 | + | ||
397 | + FSL_IMX7_OCRAM_MEM_ADDR = 0x00900000, | ||
398 | + FSL_IMX7_OCRAM_MEM_SIZE = (128 * KiB), | ||
399 | + | ||
400 | + FSL_IMX7_TCMU_ADDR = 0x00800000, | ||
401 | + FSL_IMX7_TCMU_SIZE = (32 * KiB), | ||
402 | + | ||
403 | + FSL_IMX7_TCML_ADDR = 0x007F8000, | ||
404 | + FSL_IMX7_TCML_SIZE = (32 * KiB), | ||
405 | + | ||
406 | + FSL_IMX7_OCRAM_S_ADDR = 0x00180000, | ||
407 | + FSL_IMX7_OCRAM_S_SIZE = (32 * KiB), | ||
408 | + | ||
409 | + FSL_IMX7_CAAM_MEM_ADDR = 0x00100000, | ||
410 | + FSL_IMX7_CAAM_MEM_SIZE = (32 * KiB), | ||
411 | + | ||
412 | + FSL_IMX7_ROM_ADDR = 0x00000000, | ||
413 | + FSL_IMX7_ROM_SIZE = (96 * KiB), | ||
414 | }; | ||
415 | |||
416 | enum FslIMX7IRQs { | ||
417 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
418 | index XXXXXXX..XXXXXXX 100644 | ||
419 | --- a/hw/arm/fsl-imx7.c | ||
420 | +++ b/hw/arm/fsl-imx7.c | ||
421 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
422 | char name[NAME_SIZE]; | ||
423 | int i; | ||
424 | |||
425 | + /* | ||
426 | + * CPUs | ||
427 | + */ | ||
428 | for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) { | ||
429 | snprintf(name, NAME_SIZE, "cpu%d", i); | ||
430 | object_initialize_child(obj, name, &s->cpu[i], | ||
431 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
432 | TYPE_A15MPCORE_PRIV); | ||
433 | |||
434 | /* | ||
435 | - * GPIOs 1 to 7 | ||
436 | + * GPIOs | ||
437 | */ | ||
438 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
439 | snprintf(name, NAME_SIZE, "gpio%d", i); | ||
440 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
441 | } | ||
442 | |||
443 | /* | ||
444 | - * GPT1, 2, 3, 4 | ||
445 | + * GPTs | ||
446 | */ | ||
447 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { | ||
448 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
449 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
450 | */ | ||
451 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); | ||
452 | |||
453 | + /* | ||
454 | + * ECSPIs | ||
455 | + */ | ||
456 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { | ||
457 | snprintf(name, NAME_SIZE, "spi%d", i + 1); | ||
458 | object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI); | ||
459 | } | ||
460 | |||
461 | - | ||
462 | + /* | ||
463 | + * I2Cs | ||
464 | + */ | ||
465 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
466 | snprintf(name, NAME_SIZE, "i2c%d", i + 1); | ||
467 | object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C); | ||
468 | } | ||
469 | |||
470 | /* | ||
471 | - * UART | ||
472 | + * UARTs | ||
473 | */ | ||
474 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
475 | snprintf(name, NAME_SIZE, "uart%d", i); | ||
476 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
477 | } | ||
478 | |||
479 | /* | ||
480 | - * Ethernet | ||
481 | + * Ethernets | ||
482 | */ | ||
483 | for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) { | ||
484 | snprintf(name, NAME_SIZE, "eth%d", i); | ||
485 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
486 | } | ||
487 | |||
488 | /* | ||
489 | - * SDHCI | ||
490 | + * SDHCIs | ||
491 | */ | ||
492 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
493 | snprintf(name, NAME_SIZE, "usdhc%d", i); | ||
494 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
495 | object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
496 | |||
497 | /* | ||
498 | - * Watchdog | ||
499 | + * Watchdogs | ||
500 | */ | ||
501 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
502 | snprintf(name, NAME_SIZE, "wdt%d", i); | ||
503 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
504 | */ | ||
505 | object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR); | ||
506 | |||
507 | + /* | ||
508 | + * PCIE | ||
509 | + */ | ||
510 | object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST); | ||
511 | |||
512 | + /* | ||
513 | + * USBs | ||
514 | + */ | ||
515 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
516 | snprintf(name, NAME_SIZE, "usb%d", i); | ||
517 | object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA); | ||
518 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
519 | return; | ||
520 | } | ||
521 | |||
522 | + /* | ||
523 | + * CPUs | ||
524 | + */ | ||
525 | for (i = 0; i < smp_cpus; i++) { | ||
526 | o = OBJECT(&s->cpu[i]); | ||
527 | |||
528 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
529 | * A7MPCORE DAP | ||
530 | */ | ||
531 | create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR, | ||
532 | - 0x100000); | ||
533 | + FSL_IMX7_A7MPCORE_DAP_SIZE); | ||
534 | |||
535 | /* | ||
536 | - * GPT1, 2, 3, 4 | ||
537 | + * GPTs | ||
538 | */ | ||
539 | for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) { | ||
540 | static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = { | ||
541 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
542 | FSL_IMX7_GPTn_IRQ[i])); | ||
543 | } | ||
544 | |||
545 | + /* | ||
546 | + * GPIOs | ||
547 | + */ | ||
548 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
549 | static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = { | ||
550 | FSL_IMX7_GPIO1_ADDR, | ||
551 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
552 | /* | ||
553 | * IOMUXC and IOMUXC_LPSR | ||
554 | */ | ||
555 | - for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) { | ||
556 | - static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = { | ||
557 | - FSL_IMX7_IOMUXC_ADDR, | ||
558 | - FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
559 | - }; | ||
560 | - | ||
561 | - snprintf(name, NAME_SIZE, "iomuxc%d", i); | ||
562 | - create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i], | ||
563 | - FSL_IMX7_IOMUXCn_SIZE); | ||
564 | - } | ||
565 | + create_unimplemented_device("iomuxc", FSL_IMX7_IOMUXC_ADDR, | ||
566 | + FSL_IMX7_IOMUXC_SIZE); | ||
567 | + create_unimplemented_device("iomuxc_lspr", FSL_IMX7_IOMUXC_LPSR_ADDR, | ||
568 | + FSL_IMX7_IOMUXC_LPSR_SIZE); | ||
569 | |||
570 | /* | ||
571 | * CCM | ||
572 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
573 | sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort); | ||
574 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR); | ||
575 | |||
576 | - /* Initialize all ECSPI */ | ||
577 | + /* | ||
578 | + * ECSPIs | ||
579 | + */ | ||
580 | for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) { | ||
581 | static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = { | ||
582 | FSL_IMX7_ECSPI1_ADDR, | ||
583 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
584 | FSL_IMX7_SPIn_IRQ[i])); | ||
585 | } | ||
586 | |||
587 | + /* | ||
588 | + * I2Cs | ||
589 | + */ | ||
590 | for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) { | ||
591 | static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = { | ||
592 | FSL_IMX7_I2C1_ADDR, | ||
593 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
594 | } | ||
595 | |||
596 | /* | ||
597 | - * UART | ||
598 | + * UARTs | ||
599 | */ | ||
600 | for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) { | ||
601 | static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = { | ||
602 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
603 | } | ||
604 | |||
605 | /* | ||
606 | - * Ethernet | ||
607 | + * Ethernets | ||
608 | * | ||
609 | * We must use two loops since phy_connected affects the other interface | ||
610 | * and we have to set all properties before calling sysbus_realize(). | ||
611 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
612 | } | ||
613 | |||
614 | /* | ||
615 | - * USDHC | ||
616 | + * USDHCs | ||
617 | */ | ||
618 | for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) { | ||
619 | static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = { | ||
620 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
621 | * SNVS | ||
622 | */ | ||
623 | sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort); | ||
624 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR); | ||
625 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_HP_ADDR); | ||
626 | |||
627 | /* | ||
628 | * SRC | ||
629 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
630 | create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | ||
631 | |||
632 | /* | ||
633 | - * Watchdog | ||
634 | + * Watchdogs | ||
635 | */ | ||
636 | for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) { | ||
637 | static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = { | ||
638 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
639 | create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE); | ||
640 | |||
641 | /* | ||
642 | - * PWM | ||
643 | + * PWMs | ||
644 | */ | ||
645 | - create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE); | ||
646 | - create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE); | ||
647 | - create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE); | ||
648 | - create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE); | ||
649 | + for (i = 0; i < FSL_IMX7_NUM_PWMS; i++) { | ||
650 | + static const hwaddr FSL_IMX7_PWMn_ADDR[FSL_IMX7_NUM_PWMS] = { | ||
651 | + FSL_IMX7_PWM1_ADDR, | ||
652 | + FSL_IMX7_PWM2_ADDR, | ||
653 | + FSL_IMX7_PWM3_ADDR, | ||
654 | + FSL_IMX7_PWM4_ADDR, | ||
655 | + }; | ||
656 | + | ||
657 | + snprintf(name, NAME_SIZE, "pwm%d", i); | ||
658 | + create_unimplemented_device(name, FSL_IMX7_PWMn_ADDR[i], | ||
659 | + FSL_IMX7_PWMn_SIZE); | ||
46 | + } | 660 | + } |
47 | + | 661 | |
48 | + if (bus->cmd & I2CD_M_TX_CMD) { | 662 | /* |
49 | if (i2c_send(bus->bus, bus->buf)) { | 663 | - * CAN |
50 | bus->intr_status |= (I2CD_INTR_TX_NAK | I2CD_INTR_ABNORMAL); | 664 | + * CANs |
51 | i2c_end_transfer(bus->bus); | 665 | */ |
52 | } else { | 666 | - create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); |
53 | bus->intr_status |= I2CD_INTR_TX_ACK; | 667 | - create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); |
54 | } | 668 | + for (i = 0; i < FSL_IMX7_NUM_CANS; i++) { |
55 | + bus->cmd &= ~I2CD_M_TX_CMD; | 669 | + static const hwaddr FSL_IMX7_CANn_ADDR[FSL_IMX7_NUM_CANS] = { |
670 | + FSL_IMX7_CAN1_ADDR, | ||
671 | + FSL_IMX7_CAN2_ADDR, | ||
672 | + }; | ||
673 | + | ||
674 | + snprintf(name, NAME_SIZE, "can%d", i); | ||
675 | + create_unimplemented_device(name, FSL_IMX7_CANn_ADDR[i], | ||
676 | + FSL_IMX7_CANn_SIZE); | ||
56 | + } | 677 | + } |
57 | 678 | ||
58 | - } else if (bus->cmd & I2CD_M_RX_CMD) { | 679 | /* |
59 | + if (bus->cmd & I2CD_M_RX_CMD) { | 680 | - * SAI (Audio SSI (Synchronous Serial Interface)) |
60 | int ret = i2c_recv(bus->bus); | 681 | + * SAIs (Audio SSI (Synchronous Serial Interface)) |
61 | if (ret < 0) { | 682 | */ |
62 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | 683 | - create_unimplemented_device("sai1", FSL_IMX7_SAI1_ADDR, FSL_IMX7_SAIn_SIZE); |
63 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 684 | - create_unimplemented_device("sai2", FSL_IMX7_SAI2_ADDR, FSL_IMX7_SAIn_SIZE); |
64 | bus->intr_status |= I2CD_INTR_RX_DONE; | 685 | - create_unimplemented_device("sai2", FSL_IMX7_SAI3_ADDR, FSL_IMX7_SAIn_SIZE); |
65 | } | 686 | + for (i = 0; i < FSL_IMX7_NUM_SAIS; i++) { |
66 | bus->buf = (ret & I2CD_BYTE_BUF_RX_MASK) << I2CD_BYTE_BUF_RX_SHIFT; | 687 | + static const hwaddr FSL_IMX7_SAIn_ADDR[FSL_IMX7_NUM_SAIS] = { |
67 | + bus->cmd &= ~I2CD_M_RX_CMD; | 688 | + FSL_IMX7_SAI1_ADDR, |
68 | } | 689 | + FSL_IMX7_SAI2_ADDR, |
69 | 690 | + FSL_IMX7_SAI3_ADDR, | |
70 | if (bus->cmd & (I2CD_M_STOP_CMD | I2CD_M_S_RX_CMD_LAST)) { | 691 | + }; |
71 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 692 | + |
72 | i2c_end_transfer(bus->bus); | 693 | + snprintf(name, NAME_SIZE, "sai%d", i); |
73 | bus->intr_status |= I2CD_INTR_NORMAL_STOP; | 694 | + create_unimplemented_device(name, FSL_IMX7_SAIn_ADDR[i], |
74 | } | 695 | + FSL_IMX7_SAIn_SIZE); |
75 | + bus->cmd &= ~I2CD_M_STOP_CMD; | 696 | + } |
76 | } | 697 | |
698 | /* | ||
699 | * OCOTP | ||
700 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
701 | create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR, | ||
702 | FSL_IMX7_OCOTP_SIZE); | ||
703 | |||
704 | + /* | ||
705 | + * GPR | ||
706 | + */ | ||
707 | sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort); | ||
708 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR); | ||
709 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_IOMUXC_GPR_ADDR); | ||
710 | |||
711 | + /* | ||
712 | + * PCIE | ||
713 | + */ | ||
714 | sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort); | ||
715 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR); | ||
716 | |||
717 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
718 | irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ); | ||
719 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq); | ||
720 | |||
77 | - | 721 | - |
78 | - /* command is handled, reset it and check for interrupts */ | 722 | + /* |
79 | - bus->cmd &= ~0xFFFF; | 723 | + * USBs |
80 | - aspeed_i2c_bus_raise_interrupt(bus); | 724 | + */ |
725 | for (i = 0; i < FSL_IMX7_NUM_USBS; i++) { | ||
726 | static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = { | ||
727 | FSL_IMX7_USBMISC1_ADDR, | ||
728 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
729 | */ | ||
730 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, | ||
731 | FSL_IMX7_PCIE_PHY_SIZE); | ||
732 | + | ||
81 | } | 733 | } |
82 | 734 | ||
83 | static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | 735 | static Property fsl_imx7_properties[] = { |
84 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | ||
85 | } | ||
86 | |||
87 | aspeed_i2c_bus_handle_cmd(bus, value); | ||
88 | + aspeed_i2c_bus_raise_interrupt(bus); | ||
89 | break; | ||
90 | |||
91 | default: | ||
92 | -- | 736 | -- |
93 | 2.7.4 | 737 | 2.34.1 |
94 | |||
95 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the M profile default memory map which is used | 3 | * Add TZASC as unimplemented device. |
4 | if the MPU is not present or disabled. | 4 | - Allow bare metal application to access this (unimplemented) device |
5 | * Add CSU as unimplemented device. | ||
6 | - Allow bare metal application to access this (unimplemented) device | ||
7 | * Add various memory segments | ||
8 | - OCRAM | ||
9 | - OCRAM EPDC | ||
10 | - OCRAM PXP | ||
11 | - OCRAM S | ||
12 | - ROM | ||
13 | - CAAM | ||
5 | 14 | ||
6 | The main differences in behaviour from implementing this | 15 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | correctly are that we set the PAGE_EXEC attribute on | 16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | the right regions of memory, such that device regions | 17 | Message-id: f887a3483996ba06d40bd62ffdfb0ecf68621987.1692964892.git.jcd@tribudubois.net |
9 | are not executable. | ||
10 | |||
11 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
12 | Message-id: 1493122030-32191-10-git-send-email-peter.maydell@linaro.org | ||
13 | [PMM: rephrased comment and commit message; don't mark | ||
14 | the flash memory region as not-writable; list all | ||
15 | the cases in the default map explicitly rather than | ||
16 | using a 'default' case for the non-executable regions] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 19 | --- |
19 | target/arm/helper.c | 41 ++++++++++++++++++++++++++++++++--------- | 20 | include/hw/arm/fsl-imx7.h | 7 +++++ |
20 | 1 file changed, 32 insertions(+), 9 deletions(-) | 21 | hw/arm/fsl-imx7.c | 63 +++++++++++++++++++++++++++++++++++++++ |
22 | 2 files changed, 70 insertions(+) | ||
21 | 23 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 24 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
23 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 26 | --- a/include/hw/arm/fsl-imx7.h |
25 | +++ b/target/arm/helper.c | 27 | +++ b/include/hw/arm/fsl-imx7.h |
26 | @@ -XXX,XX +XXX,XX @@ static inline void get_phys_addr_pmsav7_default(CPUARMState *env, | 28 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
27 | ARMMMUIdx mmu_idx, | 29 | IMX7GPRState gpr; |
28 | int32_t address, int *prot) | 30 | ChipideaState usb[FSL_IMX7_NUM_USBS]; |
29 | { | 31 | DesignwarePCIEHost pcie; |
30 | - *prot = PAGE_READ | PAGE_WRITE; | 32 | + MemoryRegion rom; |
31 | - switch (address) { | 33 | + MemoryRegion caam; |
32 | - case 0xF0000000 ... 0xFFFFFFFF: | 34 | + MemoryRegion ocram; |
33 | - if (regime_sctlr(env, mmu_idx) & SCTLR_V) { /* hivecs execing is ok */ | 35 | + MemoryRegion ocram_epdc; |
34 | + if (!arm_feature(env, ARM_FEATURE_M)) { | 36 | + MemoryRegion ocram_pxp; |
35 | + *prot = PAGE_READ | PAGE_WRITE; | 37 | + MemoryRegion ocram_s; |
36 | + switch (address) { | 38 | + |
37 | + case 0xF0000000 ... 0xFFFFFFFF: | 39 | uint32_t phy_num[FSL_IMX7_NUM_ETHS]; |
38 | + if (regime_sctlr(env, mmu_idx) & SCTLR_V) { | 40 | bool phy_connected[FSL_IMX7_NUM_ETHS]; |
39 | + /* hivecs execing is ok */ | 41 | }; |
40 | + *prot |= PAGE_EXEC; | 42 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c |
41 | + } | 43 | index XXXXXXX..XXXXXXX 100644 |
42 | + break; | 44 | --- a/hw/arm/fsl-imx7.c |
43 | + case 0x00000000 ... 0x7FFFFFFF: | 45 | +++ b/hw/arm/fsl-imx7.c |
44 | *prot |= PAGE_EXEC; | 46 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) |
45 | + break; | 47 | create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR, |
46 | + } | 48 | FSL_IMX7_PCIE_PHY_SIZE); |
47 | + } else { | 49 | |
48 | + /* Default system address map for M profile cores. | 50 | + /* |
49 | + * The architecture specifies which regions are execute-never; | 51 | + * CSU |
50 | + * at the MPU level no other checks are defined. | 52 | + */ |
51 | + */ | 53 | + create_unimplemented_device("csu", FSL_IMX7_CSU_ADDR, |
52 | + switch (address) { | 54 | + FSL_IMX7_CSU_SIZE); |
53 | + case 0x00000000 ... 0x1fffffff: /* ROM */ | 55 | + |
54 | + case 0x20000000 ... 0x3fffffff: /* SRAM */ | 56 | + /* |
55 | + case 0x60000000 ... 0x7fffffff: /* RAM */ | 57 | + * TZASC |
56 | + case 0x80000000 ... 0x9fffffff: /* RAM */ | 58 | + */ |
57 | + *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | 59 | + create_unimplemented_device("tzasc", FSL_IMX7_TZASC_ADDR, |
58 | + break; | 60 | + FSL_IMX7_TZASC_SIZE); |
59 | + case 0x40000000 ... 0x5fffffff: /* Peripheral */ | 61 | + |
60 | + case 0xa0000000 ... 0xbfffffff: /* Device */ | 62 | + /* |
61 | + case 0xc0000000 ... 0xdfffffff: /* Device */ | 63 | + * OCRAM memory |
62 | + case 0xe0000000 ... 0xffffffff: /* System */ | 64 | + */ |
63 | + *prot = PAGE_READ | PAGE_WRITE; | 65 | + memory_region_init_ram(&s->ocram, NULL, "imx7.ocram", |
64 | + break; | 66 | + FSL_IMX7_OCRAM_MEM_SIZE, |
65 | + default: | 67 | + &error_abort); |
66 | + g_assert_not_reached(); | 68 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_MEM_ADDR, |
67 | } | 69 | + &s->ocram); |
68 | - break; | 70 | + |
69 | - case 0x00000000 ... 0x7FFFFFFF: | 71 | + /* |
70 | - *prot |= PAGE_EXEC; | 72 | + * OCRAM EPDC memory |
71 | - break; | 73 | + */ |
72 | } | 74 | + memory_region_init_ram(&s->ocram_epdc, NULL, "imx7.ocram_epdc", |
73 | - | 75 | + FSL_IMX7_OCRAM_EPDC_SIZE, |
76 | + &error_abort); | ||
77 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_EPDC_ADDR, | ||
78 | + &s->ocram_epdc); | ||
79 | + | ||
80 | + /* | ||
81 | + * OCRAM PXP memory | ||
82 | + */ | ||
83 | + memory_region_init_ram(&s->ocram_pxp, NULL, "imx7.ocram_pxp", | ||
84 | + FSL_IMX7_OCRAM_PXP_SIZE, | ||
85 | + &error_abort); | ||
86 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_PXP_ADDR, | ||
87 | + &s->ocram_pxp); | ||
88 | + | ||
89 | + /* | ||
90 | + * OCRAM_S memory | ||
91 | + */ | ||
92 | + memory_region_init_ram(&s->ocram_s, NULL, "imx7.ocram_s", | ||
93 | + FSL_IMX7_OCRAM_S_SIZE, | ||
94 | + &error_abort); | ||
95 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_OCRAM_S_ADDR, | ||
96 | + &s->ocram_s); | ||
97 | + | ||
98 | + /* | ||
99 | + * ROM memory | ||
100 | + */ | ||
101 | + memory_region_init_rom(&s->rom, OBJECT(dev), "imx7.rom", | ||
102 | + FSL_IMX7_ROM_SIZE, &error_abort); | ||
103 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_ROM_ADDR, | ||
104 | + &s->rom); | ||
105 | + | ||
106 | + /* | ||
107 | + * CAAM memory | ||
108 | + */ | ||
109 | + memory_region_init_rom(&s->caam, OBJECT(dev), "imx7.caam", | ||
110 | + FSL_IMX7_CAAM_MEM_SIZE, &error_abort); | ||
111 | + memory_region_add_subregion(get_system_memory(), FSL_IMX7_CAAM_MEM_ADDR, | ||
112 | + &s->caam); | ||
74 | } | 113 | } |
75 | 114 | ||
76 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 115 | static Property fsl_imx7_properties[] = { |
77 | -- | 116 | -- |
78 | 2.7.4 | 117 | 2.34.1 |
79 | 118 | ||
80 | 119 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Largely inspired by the TMP105 temperature sensor, here is a model for | 3 | The SRC device is normally used to start the secondary CPU. |
4 | the TMP42{1,2,3} temperature sensors. | 4 | |
5 | 5 | When running Linux directly, QEMU is emulating a PSCI interface that UBOOT | |
6 | Specs can be found here : | 6 | is installing at boot time and therefore the fact that the SRC device is |
7 | 7 | unimplemented is hidden as Qemu respond directly to PSCI requets without | |
8 | http://www.ti.com/lit/gpn/tmp421 | 8 | using the SRC device. |
9 | 9 | ||
10 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 10 | But if you try to run a more bare metal application (maybe uboot itself), |
11 | Message-id: 1494827476-1487-6-git-send-email-clg@kaod.org | 11 | then it is not possible to start the secondary CPU as the SRC is an |
12 | unimplemented device. | ||
13 | |||
14 | This patch adds the ability to start the secondary CPU through the SRC | ||
15 | device so that you can use this feature in bare metal applications. | ||
16 | |||
17 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Message-id: ce9a0162defd2acee5dc7f8a674743de0cded569.1692964892.git.jcd@tribudubois.net | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | 21 | --- |
15 | hw/misc/Makefile.objs | 1 + | 22 | include/hw/arm/fsl-imx7.h | 3 +- |
16 | hw/misc/tmp421.c | 401 ++++++++++++++++++++++++++++++++++++++++ | 23 | include/hw/misc/imx7_src.h | 66 +++++++++ |
17 | default-configs/arm-softmmu.mak | 1 + | 24 | hw/arm/fsl-imx7.c | 8 +- |
18 | 3 files changed, 403 insertions(+) | 25 | hw/misc/imx7_src.c | 276 +++++++++++++++++++++++++++++++++++++ |
19 | create mode 100644 hw/misc/tmp421.c | 26 | hw/misc/meson.build | 1 + |
20 | 27 | hw/misc/trace-events | 4 + | |
21 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 28 | 6 files changed, 356 insertions(+), 2 deletions(-) |
29 | create mode 100644 include/hw/misc/imx7_src.h | ||
30 | create mode 100644 hw/misc/imx7_src.c | ||
31 | |||
32 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/misc/Makefile.objs | 34 | --- a/include/hw/arm/fsl-imx7.h |
24 | +++ b/hw/misc/Makefile.objs | 35 | +++ b/include/hw/arm/fsl-imx7.h |
25 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ |
26 | common-obj-$(CONFIG_APPLESMC) += applesmc.o | 37 | #include "hw/misc/imx7_ccm.h" |
27 | common-obj-$(CONFIG_MAX111X) += max111x.o | 38 | #include "hw/misc/imx7_snvs.h" |
28 | common-obj-$(CONFIG_TMP105) += tmp105.o | 39 | #include "hw/misc/imx7_gpr.h" |
29 | +common-obj-$(CONFIG_TMP421) += tmp421.o | 40 | +#include "hw/misc/imx7_src.h" |
30 | common-obj-$(CONFIG_ISA_DEBUG) += debugexit.o | 41 | #include "hw/watchdog/wdt_imx2.h" |
31 | common-obj-$(CONFIG_SGA) += sga.o | 42 | #include "hw/gpio/imx_gpio.h" |
32 | common-obj-$(CONFIG_ISA_TESTDEV) += pc-testdev.o | 43 | #include "hw/char/imx_serial.h" |
33 | diff --git a/hw/misc/tmp421.c b/hw/misc/tmp421.c | 44 | @@ -XXX,XX +XXX,XX @@ struct FslIMX7State { |
45 | IMX7CCMState ccm; | ||
46 | IMX7AnalogState analog; | ||
47 | IMX7SNVSState snvs; | ||
48 | + IMX7SRCState src; | ||
49 | IMXGPCv2State gpcv2; | ||
50 | IMXSPIState spi[FSL_IMX7_NUM_ECSPIS]; | ||
51 | IMXI2CState i2c[FSL_IMX7_NUM_I2CS]; | ||
52 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
53 | FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
54 | |||
55 | FSL_IMX7_SRC_ADDR = 0x30390000, | ||
56 | - FSL_IMX7_SRC_SIZE = (4 * KiB), | ||
57 | |||
58 | FSL_IMX7_CCM_ADDR = 0x30380000, | ||
59 | |||
60 | diff --git a/include/hw/misc/imx7_src.h b/include/hw/misc/imx7_src.h | ||
34 | new file mode 100644 | 61 | new file mode 100644 |
35 | index XXXXXXX..XXXXXXX | 62 | index XXXXXXX..XXXXXXX |
36 | --- /dev/null | 63 | --- /dev/null |
37 | +++ b/hw/misc/tmp421.c | 64 | +++ b/include/hw/misc/imx7_src.h |
38 | @@ -XXX,XX +XXX,XX @@ | 65 | @@ -XXX,XX +XXX,XX @@ |
39 | +/* | 66 | +/* |
40 | + * Texas Instruments TMP421 temperature sensor. | 67 | + * IMX7 System Reset Controller |
41 | + * | 68 | + * |
42 | + * Copyright (c) 2016 IBM Corporation. | 69 | + * Copyright (C) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> |
43 | + * | 70 | + * |
44 | + * Largely inspired by : | 71 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
72 | + * See the COPYING file in the top-level directory. | ||
73 | + */ | ||
74 | + | ||
75 | +#ifndef IMX7_SRC_H | ||
76 | +#define IMX7_SRC_H | ||
77 | + | ||
78 | +#include "hw/sysbus.h" | ||
79 | +#include "qemu/bitops.h" | ||
80 | +#include "qom/object.h" | ||
81 | + | ||
82 | +#define SRC_SCR 0 | ||
83 | +#define SRC_A7RCR0 1 | ||
84 | +#define SRC_A7RCR1 2 | ||
85 | +#define SRC_M4RCR 3 | ||
86 | +#define SRC_ERCR 5 | ||
87 | +#define SRC_HSICPHY_RCR 7 | ||
88 | +#define SRC_USBOPHY1_RCR 8 | ||
89 | +#define SRC_USBOPHY2_RCR 9 | ||
90 | +#define SRC_MPIPHY_RCR 10 | ||
91 | +#define SRC_PCIEPHY_RCR 11 | ||
92 | +#define SRC_SBMR1 22 | ||
93 | +#define SRC_SRSR 23 | ||
94 | +#define SRC_SISR 26 | ||
95 | +#define SRC_SIMR 27 | ||
96 | +#define SRC_SBMR2 28 | ||
97 | +#define SRC_GPR1 29 | ||
98 | +#define SRC_GPR2 30 | ||
99 | +#define SRC_GPR3 31 | ||
100 | +#define SRC_GPR4 32 | ||
101 | +#define SRC_GPR5 33 | ||
102 | +#define SRC_GPR6 34 | ||
103 | +#define SRC_GPR7 35 | ||
104 | +#define SRC_GPR8 36 | ||
105 | +#define SRC_GPR9 37 | ||
106 | +#define SRC_GPR10 38 | ||
107 | +#define SRC_MAX 39 | ||
108 | + | ||
109 | +/* SRC_A7SCR1 */ | ||
110 | +#define R_CORE1_ENABLE_SHIFT 1 | ||
111 | +#define R_CORE1_ENABLE_LENGTH 1 | ||
112 | +/* SRC_A7SCR0 */ | ||
113 | +#define R_CORE1_RST_SHIFT 5 | ||
114 | +#define R_CORE1_RST_LENGTH 1 | ||
115 | +#define R_CORE0_RST_SHIFT 4 | ||
116 | +#define R_CORE0_RST_LENGTH 1 | ||
117 | + | ||
118 | +#define TYPE_IMX7_SRC "imx7.src" | ||
119 | +OBJECT_DECLARE_SIMPLE_TYPE(IMX7SRCState, IMX7_SRC) | ||
120 | + | ||
121 | +struct IMX7SRCState { | ||
122 | + /* <private> */ | ||
123 | + SysBusDevice parent_obj; | ||
124 | + | ||
125 | + /* <public> */ | ||
126 | + MemoryRegion iomem; | ||
127 | + | ||
128 | + uint32_t regs[SRC_MAX]; | ||
129 | +}; | ||
130 | + | ||
131 | +#endif /* IMX7_SRC_H */ | ||
132 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/fsl-imx7.c | ||
135 | +++ b/hw/arm/fsl-imx7.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_init(Object *obj) | ||
137 | */ | ||
138 | object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2); | ||
139 | |||
140 | + /* | ||
141 | + * SRC | ||
142 | + */ | ||
143 | + object_initialize_child(obj, "src", &s->src, TYPE_IMX7_SRC); | ||
144 | + | ||
145 | /* | ||
146 | * ECSPIs | ||
147 | */ | ||
148 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
149 | /* | ||
150 | * SRC | ||
151 | */ | ||
152 | - create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE); | ||
153 | + sysbus_realize(SYS_BUS_DEVICE(&s->src), &error_abort); | ||
154 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX7_SRC_ADDR); | ||
155 | |||
156 | /* | ||
157 | * Watchdogs | ||
158 | diff --git a/hw/misc/imx7_src.c b/hw/misc/imx7_src.c | ||
159 | new file mode 100644 | ||
160 | index XXXXXXX..XXXXXXX | ||
161 | --- /dev/null | ||
162 | +++ b/hw/misc/imx7_src.c | ||
163 | @@ -XXX,XX +XXX,XX @@ | ||
164 | +/* | ||
165 | + * IMX7 System Reset Controller | ||
45 | + * | 166 | + * |
46 | + * Texas Instruments TMP105 temperature sensor. | 167 | + * Copyright (c) 2023 Jean-Christophe Dubois <jcd@tribudubois.net> |
47 | + * | 168 | + * |
48 | + * Copyright (C) 2008 Nokia Corporation | 169 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
49 | + * Written by Andrzej Zaborowski <andrew@openedhand.com> | 170 | + * See the COPYING file in the top-level directory. |
50 | + * | 171 | + * |
51 | + * This program is free software; you can redistribute it and/or | ||
52 | + * modify it under the terms of the GNU General Public License as | ||
53 | + * published by the Free Software Foundation; either version 2 or | ||
54 | + * (at your option) version 3 of the License. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
59 | + * GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | 172 | + */ |
64 | + | 173 | + |
65 | +#include "qemu/osdep.h" | 174 | +#include "qemu/osdep.h" |
66 | +#include "hw/hw.h" | 175 | +#include "hw/misc/imx7_src.h" |
67 | +#include "hw/i2c/i2c.h" | 176 | +#include "migration/vmstate.h" |
68 | +#include "qapi/error.h" | 177 | +#include "qemu/bitops.h" |
69 | +#include "qapi/visitor.h" | 178 | +#include "qemu/log.h" |
70 | + | 179 | +#include "qemu/main-loop.h" |
71 | +/* Manufacturer / Device ID's */ | 180 | +#include "qemu/module.h" |
72 | +#define TMP421_MANUFACTURER_ID 0x55 | 181 | +#include "target/arm/arm-powerctl.h" |
73 | +#define TMP421_DEVICE_ID 0x21 | 182 | +#include "hw/core/cpu.h" |
74 | +#define TMP422_DEVICE_ID 0x22 | 183 | +#include "hw/registerfields.h" |
75 | +#define TMP423_DEVICE_ID 0x23 | 184 | + |
76 | + | 185 | +#include "trace.h" |
77 | +typedef struct DeviceInfo { | 186 | + |
78 | + int model; | 187 | +static const char *imx7_src_reg_name(uint32_t reg) |
79 | + const char *name; | 188 | +{ |
80 | +} DeviceInfo; | 189 | + static char unknown[20]; |
81 | + | 190 | + |
82 | +static const DeviceInfo devices[] = { | 191 | + switch (reg) { |
83 | + { TMP421_DEVICE_ID, "tmp421" }, | 192 | + case SRC_SCR: |
84 | + { TMP422_DEVICE_ID, "tmp422" }, | 193 | + return "SRC_SCR"; |
85 | + { TMP423_DEVICE_ID, "tmp423" }, | 194 | + case SRC_A7RCR0: |
195 | + return "SRC_A7RCR0"; | ||
196 | + case SRC_A7RCR1: | ||
197 | + return "SRC_A7RCR1"; | ||
198 | + case SRC_M4RCR: | ||
199 | + return "SRC_M4RCR"; | ||
200 | + case SRC_ERCR: | ||
201 | + return "SRC_ERCR"; | ||
202 | + case SRC_HSICPHY_RCR: | ||
203 | + return "SRC_HSICPHY_RCR"; | ||
204 | + case SRC_USBOPHY1_RCR: | ||
205 | + return "SRC_USBOPHY1_RCR"; | ||
206 | + case SRC_USBOPHY2_RCR: | ||
207 | + return "SRC_USBOPHY2_RCR"; | ||
208 | + case SRC_PCIEPHY_RCR: | ||
209 | + return "SRC_PCIEPHY_RCR"; | ||
210 | + case SRC_SBMR1: | ||
211 | + return "SRC_SBMR1"; | ||
212 | + case SRC_SRSR: | ||
213 | + return "SRC_SRSR"; | ||
214 | + case SRC_SISR: | ||
215 | + return "SRC_SISR"; | ||
216 | + case SRC_SIMR: | ||
217 | + return "SRC_SIMR"; | ||
218 | + case SRC_SBMR2: | ||
219 | + return "SRC_SBMR2"; | ||
220 | + case SRC_GPR1: | ||
221 | + return "SRC_GPR1"; | ||
222 | + case SRC_GPR2: | ||
223 | + return "SRC_GPR2"; | ||
224 | + case SRC_GPR3: | ||
225 | + return "SRC_GPR3"; | ||
226 | + case SRC_GPR4: | ||
227 | + return "SRC_GPR4"; | ||
228 | + case SRC_GPR5: | ||
229 | + return "SRC_GPR5"; | ||
230 | + case SRC_GPR6: | ||
231 | + return "SRC_GPR6"; | ||
232 | + case SRC_GPR7: | ||
233 | + return "SRC_GPR7"; | ||
234 | + case SRC_GPR8: | ||
235 | + return "SRC_GPR8"; | ||
236 | + case SRC_GPR9: | ||
237 | + return "SRC_GPR9"; | ||
238 | + case SRC_GPR10: | ||
239 | + return "SRC_GPR10"; | ||
240 | + default: | ||
241 | + sprintf(unknown, "%u ?", reg); | ||
242 | + return unknown; | ||
243 | + } | ||
244 | +} | ||
245 | + | ||
246 | +static const VMStateDescription vmstate_imx7_src = { | ||
247 | + .name = TYPE_IMX7_SRC, | ||
248 | + .version_id = 1, | ||
249 | + .minimum_version_id = 1, | ||
250 | + .fields = (VMStateField[]) { | ||
251 | + VMSTATE_UINT32_ARRAY(regs, IMX7SRCState, SRC_MAX), | ||
252 | + VMSTATE_END_OF_LIST() | ||
253 | + }, | ||
86 | +}; | 254 | +}; |
87 | + | 255 | + |
88 | +typedef struct TMP421State { | 256 | +static void imx7_src_reset(DeviceState *dev) |
89 | + /*< private >*/ | 257 | +{ |
90 | + I2CSlave i2c; | 258 | + IMX7SRCState *s = IMX7_SRC(dev); |
91 | + /*< public >*/ | 259 | + |
92 | + | 260 | + memset(s->regs, 0, sizeof(s->regs)); |
93 | + int16_t temperature[4]; | 261 | + |
94 | + | 262 | + /* Set reset values */ |
95 | + uint8_t status; | 263 | + s->regs[SRC_SCR] = 0xA0; |
96 | + uint8_t config[2]; | 264 | + s->regs[SRC_SRSR] = 0x1; |
97 | + uint8_t rate; | 265 | + s->regs[SRC_SIMR] = 0x1F; |
98 | + | 266 | +} |
99 | + uint8_t len; | 267 | + |
100 | + uint8_t buf[2]; | 268 | +static uint64_t imx7_src_read(void *opaque, hwaddr offset, unsigned size) |
101 | + uint8_t pointer; | 269 | +{ |
102 | + | 270 | + uint32_t value = 0; |
103 | +} TMP421State; | 271 | + IMX7SRCState *s = (IMX7SRCState *)opaque; |
104 | + | 272 | + uint32_t index = offset >> 2; |
105 | +typedef struct TMP421Class { | 273 | + |
106 | + I2CSlaveClass parent_class; | 274 | + if (index < SRC_MAX) { |
107 | + DeviceInfo *dev; | 275 | + value = s->regs[index]; |
108 | +} TMP421Class; | 276 | + } else { |
109 | + | 277 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" |
110 | +#define TYPE_TMP421 "tmp421-generic" | 278 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); |
111 | +#define TMP421(obj) OBJECT_CHECK(TMP421State, (obj), TYPE_TMP421) | 279 | + } |
112 | + | 280 | + |
113 | +#define TMP421_CLASS(klass) \ | 281 | + trace_imx7_src_read(imx7_src_reg_name(index), value); |
114 | + OBJECT_CLASS_CHECK(TMP421Class, (klass), TYPE_TMP421) | 282 | + |
115 | +#define TMP421_GET_CLASS(obj) \ | 283 | + return value; |
116 | + OBJECT_GET_CLASS(TMP421Class, (obj), TYPE_TMP421) | 284 | +} |
117 | + | 285 | + |
118 | +/* the TMP421 registers */ | 286 | + |
119 | +#define TMP421_STATUS_REG 0x08 | 287 | +/* |
120 | +#define TMP421_STATUS_BUSY (1 << 7) | 288 | + * The reset is asynchronous so we need to defer clearing the reset |
121 | +#define TMP421_CONFIG_REG_1 0x09 | 289 | + * bit until the work is completed. |
122 | +#define TMP421_CONFIG_RANGE (1 << 2) | 290 | + */ |
123 | +#define TMP421_CONFIG_SHUTDOWN (1 << 6) | 291 | + |
124 | +#define TMP421_CONFIG_REG_2 0x0A | 292 | +struct SRCSCRResetInfo { |
125 | +#define TMP421_CONFIG_RC (1 << 2) | 293 | + IMX7SRCState *s; |
126 | +#define TMP421_CONFIG_LEN (1 << 3) | 294 | + uint32_t reset_bit; |
127 | +#define TMP421_CONFIG_REN (1 << 4) | 295 | +}; |
128 | +#define TMP421_CONFIG_REN2 (1 << 5) | 296 | + |
129 | +#define TMP421_CONFIG_REN3 (1 << 6) | 297 | +static void imx7_clear_reset_bit(CPUState *cpu, run_on_cpu_data data) |
130 | + | 298 | +{ |
131 | +#define TMP421_CONVERSION_RATE_REG 0x0B | 299 | + struct SRCSCRResetInfo *ri = data.host_ptr; |
132 | +#define TMP421_ONE_SHOT 0x0F | 300 | + IMX7SRCState *s = ri->s; |
133 | + | 301 | + |
134 | +#define TMP421_RESET 0xFC | 302 | + assert(qemu_mutex_iothread_locked()); |
135 | +#define TMP421_MANUFACTURER_ID_REG 0xFE | 303 | + |
136 | +#define TMP421_DEVICE_ID_REG 0xFF | 304 | + s->regs[SRC_A7RCR0] = deposit32(s->regs[SRC_A7RCR0], ri->reset_bit, 1, 0); |
137 | + | 305 | + |
138 | +#define TMP421_TEMP_MSB0 0x00 | 306 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); |
139 | +#define TMP421_TEMP_MSB1 0x01 | 307 | + |
140 | +#define TMP421_TEMP_MSB2 0x02 | 308 | + g_free(ri); |
141 | +#define TMP421_TEMP_MSB3 0x03 | 309 | +} |
142 | +#define TMP421_TEMP_LSB0 0x10 | 310 | + |
143 | +#define TMP421_TEMP_LSB1 0x11 | 311 | +static void imx7_defer_clear_reset_bit(uint32_t cpuid, |
144 | +#define TMP421_TEMP_LSB2 0x12 | 312 | + IMX7SRCState *s, |
145 | +#define TMP421_TEMP_LSB3 0x13 | 313 | + uint32_t reset_shift) |
146 | + | 314 | +{ |
147 | +static const int32_t mins[2] = { -40000, -55000 }; | 315 | + struct SRCSCRResetInfo *ri; |
148 | +static const int32_t maxs[2] = { 127000, 150000 }; | 316 | + CPUState *cpu = arm_get_cpu_by_id(cpuid); |
149 | + | 317 | + |
150 | +static void tmp421_get_temperature(Object *obj, Visitor *v, const char *name, | 318 | + if (!cpu) { |
151 | + void *opaque, Error **errp) | ||
152 | +{ | ||
153 | + TMP421State *s = TMP421(obj); | ||
154 | + bool ext_range = (s->config[0] & TMP421_CONFIG_RANGE); | ||
155 | + int offset = ext_range * 64 * 256; | ||
156 | + int64_t value; | ||
157 | + int tempid; | ||
158 | + | ||
159 | + if (sscanf(name, "temperature%d", &tempid) != 1) { | ||
160 | + error_setg(errp, "error reading %s: %m", name); | ||
161 | + return; | 319 | + return; |
162 | + } | 320 | + } |
163 | + | 321 | + |
164 | + if (tempid >= 4 || tempid < 0) { | 322 | + ri = g_new(struct SRCSCRResetInfo, 1); |
165 | + error_setg(errp, "error reading %s", name); | 323 | + ri->s = s; |
324 | + ri->reset_bit = reset_shift; | ||
325 | + | ||
326 | + async_run_on_cpu(cpu, imx7_clear_reset_bit, RUN_ON_CPU_HOST_PTR(ri)); | ||
327 | +} | ||
328 | + | ||
329 | + | ||
330 | +static void imx7_src_write(void *opaque, hwaddr offset, uint64_t value, | ||
331 | + unsigned size) | ||
332 | +{ | ||
333 | + IMX7SRCState *s = (IMX7SRCState *)opaque; | ||
334 | + uint32_t index = offset >> 2; | ||
335 | + long unsigned int change_mask; | ||
336 | + uint32_t current_value = value; | ||
337 | + | ||
338 | + if (index >= SRC_MAX) { | ||
339 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
340 | + HWADDR_PRIx "\n", TYPE_IMX7_SRC, __func__, offset); | ||
166 | + return; | 341 | + return; |
167 | + } | 342 | + } |
168 | + | 343 | + |
169 | + value = ((s->temperature[tempid] - offset) * 1000 + 128) / 256; | 344 | + trace_imx7_src_write(imx7_src_reg_name(SRC_A7RCR0), s->regs[SRC_A7RCR0]); |
170 | + | 345 | + |
171 | + visit_type_int(v, name, &value, errp); | 346 | + change_mask = s->regs[index] ^ (uint32_t)current_value; |
172 | +} | 347 | + |
173 | + | 348 | + switch (index) { |
174 | +/* Units are 0.001 centigrades relative to 0 C. s->temperature is 8.8 | 349 | + case SRC_A7RCR0: |
175 | + * fixed point, so units are 1/256 centigrades. A simple ratio will do. | 350 | + if (FIELD_EX32(change_mask, CORE0, RST)) { |
176 | + */ | 351 | + arm_reset_cpu(0); |
177 | +static void tmp421_set_temperature(Object *obj, Visitor *v, const char *name, | 352 | + imx7_defer_clear_reset_bit(0, s, R_CORE0_RST_SHIFT); |
178 | + void *opaque, Error **errp) | 353 | + } |
179 | +{ | 354 | + if (FIELD_EX32(change_mask, CORE1, RST)) { |
180 | + TMP421State *s = TMP421(obj); | 355 | + arm_reset_cpu(1); |
181 | + Error *local_err = NULL; | 356 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); |
182 | + int64_t temp; | 357 | + } |
183 | + bool ext_range = (s->config[0] & TMP421_CONFIG_RANGE); | 358 | + s->regs[index] = current_value; |
184 | + int offset = ext_range * 64 * 256; | ||
185 | + int tempid; | ||
186 | + | ||
187 | + visit_type_int(v, name, &temp, &local_err); | ||
188 | + if (local_err) { | ||
189 | + error_propagate(errp, local_err); | ||
190 | + return; | ||
191 | + } | ||
192 | + | ||
193 | + if (temp >= maxs[ext_range] || temp < mins[ext_range]) { | ||
194 | + error_setg(errp, "value %" PRId64 ".%03" PRIu64 " °C is out of range", | ||
195 | + temp / 1000, temp % 1000); | ||
196 | + return; | ||
197 | + } | ||
198 | + | ||
199 | + if (sscanf(name, "temperature%d", &tempid) != 1) { | ||
200 | + error_setg(errp, "error reading %s: %m", name); | ||
201 | + return; | ||
202 | + } | ||
203 | + | ||
204 | + if (tempid >= 4 || tempid < 0) { | ||
205 | + error_setg(errp, "error reading %s", name); | ||
206 | + return; | ||
207 | + } | ||
208 | + | ||
209 | + s->temperature[tempid] = (int16_t) ((temp * 256 - 128) / 1000) + offset; | ||
210 | +} | ||
211 | + | ||
212 | +static void tmp421_read(TMP421State *s) | ||
213 | +{ | ||
214 | + TMP421Class *sc = TMP421_GET_CLASS(s); | ||
215 | + | ||
216 | + s->len = 0; | ||
217 | + | ||
218 | + switch (s->pointer) { | ||
219 | + case TMP421_MANUFACTURER_ID_REG: | ||
220 | + s->buf[s->len++] = TMP421_MANUFACTURER_ID; | ||
221 | + break; | 359 | + break; |
222 | + case TMP421_DEVICE_ID_REG: | 360 | + case SRC_A7RCR1: |
223 | + s->buf[s->len++] = sc->dev->model; | 361 | + /* |
362 | + * On real hardware when the system reset controller starts a | ||
363 | + * secondary CPU it runs through some boot ROM code which reads | ||
364 | + * the SRC_GPRX registers controlling the start address and branches | ||
365 | + * to it. | ||
366 | + * Here we are taking a short cut and branching directly to the | ||
367 | + * requested address (we don't want to run the boot ROM code inside | ||
368 | + * QEMU) | ||
369 | + */ | ||
370 | + if (FIELD_EX32(change_mask, CORE1, ENABLE)) { | ||
371 | + if (FIELD_EX32(current_value, CORE1, ENABLE)) { | ||
372 | + /* CORE 1 is brought up */ | ||
373 | + arm_set_cpu_on(1, s->regs[SRC_GPR3], s->regs[SRC_GPR4], | ||
374 | + 3, false); | ||
375 | + } else { | ||
376 | + /* CORE 1 is shut down */ | ||
377 | + arm_set_cpu_off(1); | ||
378 | + } | ||
379 | + /* We clear the reset bits as the processor changed state */ | ||
380 | + imx7_defer_clear_reset_bit(1, s, R_CORE1_RST_SHIFT); | ||
381 | + clear_bit(R_CORE1_RST_SHIFT, &change_mask); | ||
382 | + } | ||
383 | + s->regs[index] = current_value; | ||
224 | + break; | 384 | + break; |
225 | + case TMP421_CONFIG_REG_1: | 385 | + default: |
226 | + s->buf[s->len++] = s->config[0]; | 386 | + s->regs[index] = current_value; |
227 | + break; | ||
228 | + case TMP421_CONFIG_REG_2: | ||
229 | + s->buf[s->len++] = s->config[1]; | ||
230 | + break; | ||
231 | + case TMP421_CONVERSION_RATE_REG: | ||
232 | + s->buf[s->len++] = s->rate; | ||
233 | + break; | ||
234 | + case TMP421_STATUS_REG: | ||
235 | + s->buf[s->len++] = s->status; | ||
236 | + break; | ||
237 | + | ||
238 | + /* FIXME: check for channel enablement in config registers */ | ||
239 | + case TMP421_TEMP_MSB0: | ||
240 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 8); | ||
241 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 0) & 0xf0; | ||
242 | + break; | ||
243 | + case TMP421_TEMP_MSB1: | ||
244 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 8); | ||
245 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 0) & 0xf0; | ||
246 | + break; | ||
247 | + case TMP421_TEMP_MSB2: | ||
248 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 8); | ||
249 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 0) & 0xf0; | ||
250 | + break; | ||
251 | + case TMP421_TEMP_MSB3: | ||
252 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 8); | ||
253 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 0) & 0xf0; | ||
254 | + break; | ||
255 | + case TMP421_TEMP_LSB0: | ||
256 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 0) & 0xf0; | ||
257 | + break; | ||
258 | + case TMP421_TEMP_LSB1: | ||
259 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 0) & 0xf0; | ||
260 | + break; | ||
261 | + case TMP421_TEMP_LSB2: | ||
262 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 0) & 0xf0; | ||
263 | + break; | ||
264 | + case TMP421_TEMP_LSB3: | ||
265 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 0) & 0xf0; | ||
266 | + break; | 387 | + break; |
267 | + } | 388 | + } |
268 | +} | 389 | +} |
269 | + | 390 | + |
270 | +static void tmp421_reset(I2CSlave *i2c); | 391 | +static const struct MemoryRegionOps imx7_src_ops = { |
271 | + | 392 | + .read = imx7_src_read, |
272 | +static void tmp421_write(TMP421State *s) | 393 | + .write = imx7_src_write, |
273 | +{ | 394 | + .endianness = DEVICE_NATIVE_ENDIAN, |
274 | + switch (s->pointer) { | 395 | + .valid = { |
275 | + case TMP421_CONVERSION_RATE_REG: | 396 | + /* |
276 | + s->rate = s->buf[0]; | 397 | + * Our device would not work correctly if the guest was doing |
277 | + break; | 398 | + * unaligned access. This might not be a limitation on the real |
278 | + case TMP421_CONFIG_REG_1: | 399 | + * device but in practice there is no reason for a guest to access |
279 | + s->config[0] = s->buf[0]; | 400 | + * this device unaligned. |
280 | + break; | 401 | + */ |
281 | + case TMP421_CONFIG_REG_2: | 402 | + .min_access_size = 4, |
282 | + s->config[1] = s->buf[0]; | 403 | + .max_access_size = 4, |
283 | + break; | 404 | + .unaligned = false, |
284 | + case TMP421_RESET: | 405 | + }, |
285 | + tmp421_reset(I2C_SLAVE(s)); | ||
286 | + break; | ||
287 | + } | ||
288 | +} | ||
289 | + | ||
290 | +static int tmp421_rx(I2CSlave *i2c) | ||
291 | +{ | ||
292 | + TMP421State *s = TMP421(i2c); | ||
293 | + | ||
294 | + if (s->len < 2) { | ||
295 | + return s->buf[s->len++]; | ||
296 | + } else { | ||
297 | + return 0xff; | ||
298 | + } | ||
299 | +} | ||
300 | + | ||
301 | +static int tmp421_tx(I2CSlave *i2c, uint8_t data) | ||
302 | +{ | ||
303 | + TMP421State *s = TMP421(i2c); | ||
304 | + | ||
305 | + if (s->len == 0) { | ||
306 | + /* first byte is the register pointer for a read or write | ||
307 | + * operation */ | ||
308 | + s->pointer = data; | ||
309 | + s->len++; | ||
310 | + } else if (s->len == 1) { | ||
311 | + /* second byte is the data to write. The device only supports | ||
312 | + * one byte writes */ | ||
313 | + s->buf[0] = data; | ||
314 | + tmp421_write(s); | ||
315 | + } | ||
316 | + | ||
317 | + return 0; | ||
318 | +} | ||
319 | + | ||
320 | +static int tmp421_event(I2CSlave *i2c, enum i2c_event event) | ||
321 | +{ | ||
322 | + TMP421State *s = TMP421(i2c); | ||
323 | + | ||
324 | + if (event == I2C_START_RECV) { | ||
325 | + tmp421_read(s); | ||
326 | + } | ||
327 | + | ||
328 | + s->len = 0; | ||
329 | + return 0; | ||
330 | +} | ||
331 | + | ||
332 | +static const VMStateDescription vmstate_tmp421 = { | ||
333 | + .name = "TMP421", | ||
334 | + .version_id = 0, | ||
335 | + .minimum_version_id = 0, | ||
336 | + .fields = (VMStateField[]) { | ||
337 | + VMSTATE_UINT8(len, TMP421State), | ||
338 | + VMSTATE_UINT8_ARRAY(buf, TMP421State, 2), | ||
339 | + VMSTATE_UINT8(pointer, TMP421State), | ||
340 | + VMSTATE_UINT8_ARRAY(config, TMP421State, 2), | ||
341 | + VMSTATE_UINT8(status, TMP421State), | ||
342 | + VMSTATE_UINT8(rate, TMP421State), | ||
343 | + VMSTATE_INT16_ARRAY(temperature, TMP421State, 4), | ||
344 | + VMSTATE_I2C_SLAVE(i2c, TMP421State), | ||
345 | + VMSTATE_END_OF_LIST() | ||
346 | + } | ||
347 | +}; | 406 | +}; |
348 | + | 407 | + |
349 | +static void tmp421_reset(I2CSlave *i2c) | 408 | +static void imx7_src_realize(DeviceState *dev, Error **errp) |
350 | +{ | 409 | +{ |
351 | + TMP421State *s = TMP421(i2c); | 410 | + IMX7SRCState *s = IMX7_SRC(dev); |
352 | + TMP421Class *sc = TMP421_GET_CLASS(s); | 411 | + |
353 | + | 412 | + memory_region_init_io(&s->iomem, OBJECT(dev), &imx7_src_ops, s, |
354 | + memset(s->temperature, 0, sizeof(s->temperature)); | 413 | + TYPE_IMX7_SRC, 0x1000); |
355 | + s->pointer = 0; | 414 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); |
356 | + | 415 | +} |
357 | + s->config[0] = 0; /* TMP421_CONFIG_RANGE */ | 416 | + |
358 | + | 417 | +static void imx7_src_class_init(ObjectClass *klass, void *data) |
359 | + /* resistance correction and channel enablement */ | ||
360 | + switch (sc->dev->model) { | ||
361 | + case TMP421_DEVICE_ID: | ||
362 | + s->config[1] = 0x1c; | ||
363 | + break; | ||
364 | + case TMP422_DEVICE_ID: | ||
365 | + s->config[1] = 0x3c; | ||
366 | + break; | ||
367 | + case TMP423_DEVICE_ID: | ||
368 | + s->config[1] = 0x7c; | ||
369 | + break; | ||
370 | + } | ||
371 | + | ||
372 | + s->rate = 0x7; /* 8Hz */ | ||
373 | + s->status = 0; | ||
374 | +} | ||
375 | + | ||
376 | +static int tmp421_init(I2CSlave *i2c) | ||
377 | +{ | ||
378 | + TMP421State *s = TMP421(i2c); | ||
379 | + | ||
380 | + tmp421_reset(&s->i2c); | ||
381 | + | ||
382 | + return 0; | ||
383 | +} | ||
384 | + | ||
385 | +static void tmp421_initfn(Object *obj) | ||
386 | +{ | ||
387 | + object_property_add(obj, "temperature0", "int", | ||
388 | + tmp421_get_temperature, | ||
389 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
390 | + object_property_add(obj, "temperature1", "int", | ||
391 | + tmp421_get_temperature, | ||
392 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
393 | + object_property_add(obj, "temperature2", "int", | ||
394 | + tmp421_get_temperature, | ||
395 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
396 | + object_property_add(obj, "temperature3", "int", | ||
397 | + tmp421_get_temperature, | ||
398 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
399 | +} | ||
400 | + | ||
401 | +static void tmp421_class_init(ObjectClass *klass, void *data) | ||
402 | +{ | 418 | +{ |
403 | + DeviceClass *dc = DEVICE_CLASS(klass); | 419 | + DeviceClass *dc = DEVICE_CLASS(klass); |
404 | + I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | 420 | + |
405 | + TMP421Class *sc = TMP421_CLASS(klass); | 421 | + dc->realize = imx7_src_realize; |
406 | + | 422 | + dc->reset = imx7_src_reset; |
407 | + k->init = tmp421_init; | 423 | + dc->vmsd = &vmstate_imx7_src; |
408 | + k->event = tmp421_event; | 424 | + dc->desc = "i.MX6 System Reset Controller"; |
409 | + k->recv = tmp421_rx; | 425 | +} |
410 | + k->send = tmp421_tx; | 426 | + |
411 | + dc->vmsd = &vmstate_tmp421; | 427 | +static const TypeInfo imx7_src_info = { |
412 | + sc->dev = (DeviceInfo *) data; | 428 | + .name = TYPE_IMX7_SRC, |
413 | +} | 429 | + .parent = TYPE_SYS_BUS_DEVICE, |
414 | + | 430 | + .instance_size = sizeof(IMX7SRCState), |
415 | +static const TypeInfo tmp421_info = { | 431 | + .class_init = imx7_src_class_init, |
416 | + .name = TYPE_TMP421, | ||
417 | + .parent = TYPE_I2C_SLAVE, | ||
418 | + .instance_size = sizeof(TMP421State), | ||
419 | + .instance_init = tmp421_initfn, | ||
420 | + .class_init = tmp421_class_init, | ||
421 | +}; | 432 | +}; |
422 | + | 433 | + |
423 | +static void tmp421_register_types(void) | 434 | +static void imx7_src_register_types(void) |
424 | +{ | 435 | +{ |
425 | + int i; | 436 | + type_register_static(&imx7_src_info); |
426 | + | 437 | +} |
427 | + type_register_static(&tmp421_info); | 438 | + |
428 | + for (i = 0; i < ARRAY_SIZE(devices); ++i) { | 439 | +type_init(imx7_src_register_types) |
429 | + TypeInfo ti = { | 440 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
430 | + .name = devices[i].name, | ||
431 | + .parent = TYPE_TMP421, | ||
432 | + .class_init = tmp421_class_init, | ||
433 | + .class_data = (void *) &devices[i], | ||
434 | + }; | ||
435 | + type_register(&ti); | ||
436 | + } | ||
437 | +} | ||
438 | + | ||
439 | +type_init(tmp421_register_types) | ||
440 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
441 | index XXXXXXX..XXXXXXX 100644 | 441 | index XXXXXXX..XXXXXXX 100644 |
442 | --- a/default-configs/arm-softmmu.mak | 442 | --- a/hw/misc/meson.build |
443 | +++ b/default-configs/arm-softmmu.mak | 443 | +++ b/hw/misc/meson.build |
444 | @@ -XXX,XX +XXX,XX @@ CONFIG_TWL92230=y | 444 | @@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_IMX', if_true: files( |
445 | CONFIG_TSC2005=y | 445 | 'imx6_src.c', |
446 | CONFIG_LM832X=y | 446 | 'imx6ul_ccm.c', |
447 | CONFIG_TMP105=y | 447 | 'imx7_ccm.c', |
448 | +CONFIG_TMP421=y | 448 | + 'imx7_src.c', |
449 | CONFIG_STELLARIS=y | 449 | 'imx7_gpr.c', |
450 | CONFIG_STELLARIS_INPUT=y | 450 | 'imx7_snvs.c', |
451 | CONFIG_STELLARIS_ENET=y | 451 | 'imx_ccm.c', |
452 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
453 | index XXXXXXX..XXXXXXX 100644 | ||
454 | --- a/hw/misc/trace-events | ||
455 | +++ b/hw/misc/trace-events | ||
456 | @@ -XXX,XX +XXX,XX @@ ccm_clock_freq(uint32_t clock, uint32_t freq) "(Clock = %d) = %d" | ||
457 | ccm_read_reg(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 | ||
458 | ccm_write_reg(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 | ||
459 | |||
460 | +# imx7_src.c | ||
461 | +imx7_src_read(const char *reg_name, uint32_t value) "reg[%s] => 0x%" PRIx32 | ||
462 | +imx7_src_write(const char *reg_name, uint32_t value) "reg[%s] <= 0x%" PRIx32 | ||
463 | + | ||
464 | # iotkit-sysinfo.c | ||
465 | iotkit_sysinfo_read(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
466 | iotkit_sysinfo_write(uint64_t offset, uint64_t data, unsigned size) "IoTKit SysInfo write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
452 | -- | 467 | -- |
453 | 2.7.4 | 468 | 2.34.1 |
454 | |||
455 | diff view generated by jsdifflib |
1 | If the CPU is a PMSA config with no MPU implemented, then the | 1 | The architecture requires (R_TYTWB) that an attempt to return from EL3 |
---|---|---|---|
2 | SCTLR.M bit should be RAZ/WI, so that the guest can never | 2 | when SCR_EL3.{NSE,NS} are {1,0} is an illegal exception return. (This |
3 | turn on the non-existent MPU. | 3 | enforces that the CPU can't ever be executing below EL3 with the |
4 | NSE,NS bits indicating an invalid security state.) | ||
5 | |||
6 | We were missing this check; add it. | ||
4 | 7 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Message-id: 20230807150618.101357-1-peter.maydell@linaro.org |
8 | Message-id: 1493122030-32191-7-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | target/arm/helper.c | 5 +++++ | 12 | target/arm/tcg/helper-a64.c | 9 +++++++++ |
11 | 1 file changed, 5 insertions(+) | 13 | 1 file changed, 9 insertions(+) |
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/tcg/helper-a64.c b/target/arm/tcg/helper-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/target/arm/tcg/helper-a64.c |
16 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/tcg/helper-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | @@ -XXX,XX +XXX,XX @@ void HELPER(exception_return)(CPUARMState *env, uint64_t new_pc) |
18 | return; | 20 | spsr &= ~PSTATE_SS; |
19 | } | 21 | } |
20 | 22 | ||
21 | + if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) { | 23 | + /* |
22 | + /* M bit is RAZ/WI for PMSA with no MPU implemented */ | 24 | + * FEAT_RME forbids return from EL3 with an invalid security state. |
23 | + value &= ~SCTLR_M; | 25 | + * We don't need an explicit check for FEAT_RME here because we enforce |
26 | + * in scr_write() that you can't set the NSE bit without it. | ||
27 | + */ | ||
28 | + if (cur_el == 3 && (env->cp15.scr_el3 & (SCR_NS | SCR_NSE)) == SCR_NSE) { | ||
29 | + goto illegal_return; | ||
24 | + } | 30 | + } |
25 | + | 31 | + |
26 | raw_write(env, ri, value); | 32 | new_el = el_from_spsr(spsr); |
27 | /* ??? Lots of these bits are not implemented. */ | 33 | if (new_el == -1) { |
28 | /* This may enable/disable the MMU, so do a TLB flush. */ | 34 | goto illegal_return; |
29 | -- | 35 | -- |
30 | 2.7.4 | 36 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | When identifying the DFSR format for an alignment fault, use | 1 | In the m48t59 device we almost always use 64-bit arithmetic when |
---|---|---|---|
2 | the mmu index that we are passed, rather than calling cpu_mmu_index() | 2 | dealing with time_t deltas. The one exception is in set_alarm(), |
3 | to get the mmu index for the current CPU state. This doesn't actually | 3 | which currently uses a plain 'int' to hold the difference between two |
4 | make any difference since the only cases where the current MMU index | 4 | time_t values. Switch to int64_t instead to avoid any possible |
5 | differs from the index used for the load are the "unprivileged | 5 | overflow issues. |
6 | load/store" instructions, and in that case the mmu index may | ||
7 | differ but the translation regime is the same (apart from the | ||
8 | "use from Hyp mode" case which is UNPREDICTABLE). | ||
9 | However it's the more logical thing to do. | ||
10 | 6 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 1493122030-32191-2-git-send-email-peter.maydell@linaro.org | ||
15 | --- | 9 | --- |
16 | target/arm/op_helper.c | 2 +- | 10 | hw/rtc/m48t59.c | 2 +- |
17 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
18 | 12 | ||
19 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 13 | diff --git a/hw/rtc/m48t59.c b/hw/rtc/m48t59.c |
20 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/op_helper.c | 15 | --- a/hw/rtc/m48t59.c |
22 | +++ b/target/arm/op_helper.c | 16 | +++ b/hw/rtc/m48t59.c |
23 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | 17 | @@ -XXX,XX +XXX,XX @@ static void alarm_cb (void *opaque) |
24 | /* the DFSR for an alignment fault depends on whether we're using | 18 | |
25 | * the LPAE long descriptor format, or the short descriptor format | 19 | static void set_alarm(M48t59State *NVRAM) |
26 | */ | 20 | { |
27 | - if (arm_s1_regime_using_lpae_format(env, cpu_mmu_index(env, false))) { | 21 | - int diff; |
28 | + if (arm_s1_regime_using_lpae_format(env, mmu_idx)) { | 22 | + int64_t diff; |
29 | env->exception.fsr = (1 << 9) | 0x21; | 23 | if (NVRAM->alrm_timer != NULL) { |
30 | } else { | 24 | timer_del(NVRAM->alrm_timer); |
31 | env->exception.fsr = 0x1; | 25 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; |
32 | -- | 26 | -- |
33 | 2.7.4 | 27 | 2.34.1 |
34 | 28 | ||
35 | 29 | diff view generated by jsdifflib |
1 | Implement HFNMIENA support for the M profile MPU. This bit controls | 1 | In the twl92230 device, use int64_t for the two state fields |
---|---|---|---|
2 | whether the MPU is treated as enabled when executing at execution | 2 | sec_offset and alm_sec, because we set these to values that |
3 | priorities of less than zero (in NMI, HardFault or with the FAULTMASK | 3 | are either time_t or differences between two time_t values. |
4 | bit set). | ||
5 | 4 | ||
6 | Doing this requires us to use a different MMU index for "running | 5 | These fields aren't saved in vmstate anywhere, so we can |
7 | at execution priority < 0", because we will have different | 6 | safely widen them. |
8 | access permissions for that case versus the normal case. | ||
9 | 7 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 1493122030-32191-14-git-send-email-peter.maydell@linaro.org | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/cpu.h | 24 +++++++++++++++++++++++- | 11 | hw/rtc/twl92230.c | 4 ++-- |
14 | target/arm/helper.c | 18 +++++++++++++++++- | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
15 | target/arm/translate.c | 1 + | ||
16 | 3 files changed, 41 insertions(+), 2 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/hw/rtc/twl92230.c b/hw/rtc/twl92230.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 16 | --- a/hw/rtc/twl92230.c |
21 | +++ b/target/arm/cpu.h | 17 | +++ b/hw/rtc/twl92230.c |
22 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 18 | @@ -XXX,XX +XXX,XX @@ struct MenelausState { |
23 | * for the accesses done as part of a stage 1 page table walk, rather than | 19 | struct tm tm; |
24 | * having to walk the stage 2 page table over and over.) | 20 | struct tm new; |
25 | * | 21 | struct tm alm; |
26 | + * R profile CPUs have an MPU, but can use the same set of MMU indexes | 22 | - int sec_offset; |
27 | + * as A profile. They only need to distinguish NS EL0 and NS EL1 (and | 23 | - int alm_sec; |
28 | + * NS EL2 if we ever model a Cortex-R52). | 24 | + int64_t sec_offset; |
29 | + * | 25 | + int64_t alm_sec; |
30 | + * M profile CPUs are rather different as they do not have a true MMU. | 26 | int next_comp; |
31 | + * They have the following different MMU indexes: | 27 | } rtc; |
32 | + * User | 28 | uint16_t rtc_next_vmstate; |
33 | + * Privileged | ||
34 | + * Execution priority negative (this is like privileged, but the | ||
35 | + * MPU HFNMIENA bit means that it may have different access permission | ||
36 | + * check results to normal privileged code, so can't share a TLB). | ||
37 | + * | ||
38 | * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code | ||
39 | * are not quite the same -- different CPU types (most notably M profile | ||
40 | * vs A/R profile) would like to use MMU indexes with different semantics, | ||
41 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
42 | ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
43 | ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
44 | ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
45 | + ARMMMUIdx_MNegPri = 2 | ARM_MMU_IDX_M, | ||
46 | /* Indexes below here don't have TLBs and are used only for AT system | ||
47 | * instructions or for the first stage of an S12 page table walk. | ||
48 | */ | ||
49 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
50 | ARMMMUIdxBit_S2NS = 1 << 6, | ||
51 | ARMMMUIdxBit_MUser = 1 << 0, | ||
52 | ARMMMUIdxBit_MPriv = 1 << 1, | ||
53 | + ARMMMUIdxBit_MNegPri = 1 << 2, | ||
54 | } ARMMMUIdxBit; | ||
55 | |||
56 | #define MMU_USER_IDX 0 | ||
57 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
58 | case ARM_MMU_IDX_A: | ||
59 | return mmu_idx & 3; | ||
60 | case ARM_MMU_IDX_M: | ||
61 | - return mmu_idx & 1; | ||
62 | + return mmu_idx == ARMMMUIdx_MUser ? 0 : 1; | ||
63 | default: | ||
64 | g_assert_not_reached(); | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
67 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
68 | ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
69 | |||
70 | + /* Execution priority is negative if FAULTMASK is set or | ||
71 | + * we're in a HardFault or NMI handler. | ||
72 | + */ | ||
73 | + if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
74 | + || env->daif & PSTATE_F) { | ||
75 | + return arm_to_core_mmu_idx(ARMMMUIdx_MNegPri); | ||
76 | + } | ||
77 | + | ||
78 | return arm_to_core_mmu_idx(mmu_idx); | ||
79 | } | ||
80 | |||
81 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/target/arm/helper.c | ||
84 | +++ b/target/arm/helper.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
86 | case ARMMMUIdx_S1NSE0: | ||
87 | case ARMMMUIdx_S1NSE1: | ||
88 | case ARMMMUIdx_MPriv: | ||
89 | + case ARMMMUIdx_MNegPri: | ||
90 | case ARMMMUIdx_MUser: | ||
91 | return 1; | ||
92 | default: | ||
93 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
94 | case ARMMMUIdx_S1E2: | ||
95 | case ARMMMUIdx_S2NS: | ||
96 | case ARMMMUIdx_MPriv: | ||
97 | + case ARMMMUIdx_MNegPri: | ||
98 | case ARMMMUIdx_MUser: | ||
99 | return false; | ||
100 | case ARMMMUIdx_S1E3: | ||
101 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | ||
102 | ARMMMUIdx mmu_idx) | ||
103 | { | ||
104 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
105 | - return !(env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_ENABLE_MASK); | ||
106 | + switch (env->v7m.mpu_ctrl & | ||
107 | + (R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) { | ||
108 | + case R_V7M_MPU_CTRL_ENABLE_MASK: | ||
109 | + /* Enabled, but not for HardFault and NMI */ | ||
110 | + return mmu_idx == ARMMMUIdx_MNegPri; | ||
111 | + case R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK: | ||
112 | + /* Enabled for all cases */ | ||
113 | + return false; | ||
114 | + case 0: | ||
115 | + default: | ||
116 | + /* HFNMIENA set and ENABLE clear is UNPREDICTABLE, but | ||
117 | + * we warned about that in armv7m_nvic.c when the guest set it. | ||
118 | + */ | ||
119 | + return true; | ||
120 | + } | ||
121 | } | ||
122 | |||
123 | if (mmu_idx == ARMMMUIdx_S2NS) { | ||
124 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/target/arm/translate.c | ||
127 | +++ b/target/arm/translate.c | ||
128 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | ||
129 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
130 | case ARMMMUIdx_MUser: | ||
131 | case ARMMMUIdx_MPriv: | ||
132 | + case ARMMMUIdx_MNegPri: | ||
133 | return arm_to_core_mmu_idx(ARMMMUIdx_MUser); | ||
134 | case ARMMMUIdx_S2NS: | ||
135 | default: | ||
136 | -- | 29 | -- |
137 | 2.7.4 | 30 | 2.34.1 |
138 | 31 | ||
139 | 32 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | In the aspeed_rtc device we store a difference between two time_t |
---|---|---|---|
2 | values in an 'int'. This is not really correct when time_t could | ||
3 | be 64 bits. Enlarge the field to 'int64_t'. | ||
2 | 4 | ||
3 | Let's add an RTC to the palmetto BMC and a LM75 temperature sensor to | 5 | This is a migration compatibility break for the aspeed boards. |
4 | the AST2500 EVB to start with. | 6 | While we are changing the vmstate, remove the accidental |
7 | duplicate of the offset field. | ||
5 | 8 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Message-id: 1494827476-1487-5-git-send-email-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
10 | --- | 11 | --- |
11 | hw/arm/aspeed.c | 27 +++++++++++++++++++++++++++ | 12 | include/hw/rtc/aspeed_rtc.h | 2 +- |
12 | 1 file changed, 27 insertions(+) | 13 | hw/rtc/aspeed_rtc.c | 5 ++--- |
14 | 2 files changed, 3 insertions(+), 4 deletions(-) | ||
13 | 15 | ||
14 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 16 | diff --git a/include/hw/rtc/aspeed_rtc.h b/include/hw/rtc/aspeed_rtc.h |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/aspeed.c | 18 | --- a/include/hw/rtc/aspeed_rtc.h |
17 | +++ b/hw/arm/aspeed.c | 19 | +++ b/include/hw/rtc/aspeed_rtc.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | 20 | @@ -XXX,XX +XXX,XX @@ struct AspeedRtcState { |
19 | const char *fmc_model; | 21 | qemu_irq irq; |
20 | const char *spi_model; | 22 | |
21 | uint32_t num_cs; | 23 | uint32_t reg[0x18]; |
22 | + void (*i2c_init)(AspeedBoardState *bmc); | 24 | - int offset; |
23 | } AspeedBoardConfig; | 25 | + int64_t offset; |
24 | 26 | ||
25 | enum { | ||
26 | @@ -XXX,XX +XXX,XX @@ enum { | ||
27 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | ||
28 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | ||
29 | |||
30 | +static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | ||
31 | +static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | ||
32 | + | ||
33 | static const AspeedBoardConfig aspeed_boards[] = { | ||
34 | [PALMETTO_BMC] = { | ||
35 | .soc_name = "ast2400-a1", | ||
36 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
37 | .fmc_model = "n25q256a", | ||
38 | .spi_model = "mx25l25635e", | ||
39 | .num_cs = 1, | ||
40 | + .i2c_init = palmetto_bmc_i2c_init, | ||
41 | }, | ||
42 | [AST2500_EVB] = { | ||
43 | .soc_name = "ast2500-a1", | ||
44 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
45 | .fmc_model = "n25q256a", | ||
46 | .spi_model = "mx25l25635e", | ||
47 | .num_cs = 1, | ||
48 | + .i2c_init = ast2500_evb_i2c_init, | ||
49 | }, | ||
50 | [ROMULUS_BMC] = { | ||
51 | .soc_name = "ast2500-a1", | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
53 | aspeed_board_binfo.ram_size = ram_size; | ||
54 | aspeed_board_binfo.loader_start = sc->info->sdram_base; | ||
55 | |||
56 | + if (cfg->i2c_init) { | ||
57 | + cfg->i2c_init(bmc); | ||
58 | + } | ||
59 | + | ||
60 | arm_load_kernel(ARM_CPU(first_cpu), &aspeed_board_binfo); | ||
61 | } | ||
62 | |||
63 | +static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | ||
64 | +{ | ||
65 | + AspeedSoCState *soc = &bmc->soc; | ||
66 | + | ||
67 | + /* The palmetto platform expects a ds3231 RTC but a ds1338 is | ||
68 | + * enough to provide basic RTC features. Alarms will be missing */ | ||
69 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | ||
70 | +} | ||
71 | + | ||
72 | static void palmetto_bmc_init(MachineState *machine) | ||
73 | { | ||
74 | aspeed_board_init(machine, &aspeed_boards[PALMETTO_BMC]); | ||
75 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo palmetto_bmc_type = { | ||
76 | .class_init = palmetto_bmc_class_init, | ||
77 | }; | 27 | }; |
78 | 28 | ||
79 | +static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | 29 | diff --git a/hw/rtc/aspeed_rtc.c b/hw/rtc/aspeed_rtc.c |
80 | +{ | 30 | index XXXXXXX..XXXXXXX 100644 |
81 | + AspeedSoCState *soc = &bmc->soc; | 31 | --- a/hw/rtc/aspeed_rtc.c |
82 | + | 32 | +++ b/hw/rtc/aspeed_rtc.c |
83 | + /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | 33 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_rtc_ops = { |
84 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | 34 | |
85 | +} | 35 | static const VMStateDescription vmstate_aspeed_rtc = { |
86 | + | 36 | .name = TYPE_ASPEED_RTC, |
87 | static void ast2500_evb_init(MachineState *machine) | 37 | - .version_id = 1, |
88 | { | 38 | + .version_id = 2, |
89 | aspeed_board_init(machine, &aspeed_boards[AST2500_EVB]); | 39 | .fields = (VMStateField[]) { |
40 | VMSTATE_UINT32_ARRAY(reg, AspeedRtcState, 0x18), | ||
41 | - VMSTATE_INT32(offset, AspeedRtcState), | ||
42 | - VMSTATE_INT32(offset, AspeedRtcState), | ||
43 | + VMSTATE_INT64(offset, AspeedRtcState), | ||
44 | VMSTATE_END_OF_LIST() | ||
45 | } | ||
46 | }; | ||
90 | -- | 47 | -- |
91 | 2.7.4 | 48 | 2.34.1 |
92 | 49 | ||
93 | 50 | diff view generated by jsdifflib |
1 | We were setting the VBPR1 field of VMCR_EL2 to icv_min_vbpr() | 1 | The functions qemu_get_timedate() and qemu_timedate_diff() take |
---|---|---|---|
2 | on reset, but this is not correct. The field should reset to | 2 | and return a time offset as an integer. Coverity points out that |
3 | the minimum value of ICV_BPR0_EL1 plus one. | 3 | means that when an RTC device implementation holds an offset |
4 | as a time_t, as the m48t59 does, the time_t will get truncated. | ||
5 | (CID 1507157, 1517772). | ||
6 | |||
7 | The functions work with time_t internally, so make them use that type | ||
8 | in their APIs. | ||
9 | |||
10 | Note that this won't help any Y2038 issues where either the device | ||
11 | model itself is keeping the offset in a 32-bit integer, or where the | ||
12 | hardware under emulation has Y2038 or other rollover problems. If we | ||
13 | missed any cases of the former then hopefully Coverity will warn us | ||
14 | about them since after this patch we'd be truncating a time_t in | ||
15 | assignments from qemu_timedate_diff().) | ||
4 | 16 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 18 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Message-id: 1493226792-3237-2-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 19 | --- |
9 | hw/intc/arm_gicv3_cpuif.c | 2 +- | 20 | include/sysemu/rtc.h | 4 ++-- |
10 | 1 file changed, 1 insertion(+), 1 deletion(-) | 21 | softmmu/rtc.c | 4 ++-- |
22 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
11 | 23 | ||
12 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 24 | diff --git a/include/sysemu/rtc.h b/include/sysemu/rtc.h |
13 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/arm_gicv3_cpuif.c | 26 | --- a/include/sysemu/rtc.h |
15 | +++ b/hw/intc/arm_gicv3_cpuif.c | 27 | +++ b/include/sysemu/rtc.h |
16 | @@ -XXX,XX +XXX,XX @@ static void icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 28 | @@ -XXX,XX +XXX,XX @@ |
17 | cs->ich_hcr_el2 = 0; | 29 | * The behaviour of the clock whose value this function returns will |
18 | memset(cs->ich_lr_el2, 0, sizeof(cs->ich_lr_el2)); | 30 | * depend on the -rtc command line option passed by the user. |
19 | cs->ich_vmcr_el2 = ICH_VMCR_EL2_VFIQEN | | 31 | */ |
20 | - (icv_min_vbpr(cs) << ICH_VMCR_EL2_VBPR1_SHIFT) | | 32 | -void qemu_get_timedate(struct tm *tm, int offset); |
21 | + ((icv_min_vbpr(cs) + 1) << ICH_VMCR_EL2_VBPR1_SHIFT) | | 33 | +void qemu_get_timedate(struct tm *tm, time_t offset); |
22 | (icv_min_vbpr(cs) << ICH_VMCR_EL2_VBPR0_SHIFT); | 34 | |
35 | /** | ||
36 | * qemu_timedate_diff: Return difference between a struct tm and the RTC | ||
37 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset); | ||
38 | * a timestamp one hour further ahead than the current RTC time | ||
39 | * then this function will return 3600. | ||
40 | */ | ||
41 | -int qemu_timedate_diff(struct tm *tm); | ||
42 | +time_t qemu_timedate_diff(struct tm *tm); | ||
43 | |||
44 | #endif | ||
45 | diff --git a/softmmu/rtc.c b/softmmu/rtc.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/softmmu/rtc.c | ||
48 | +++ b/softmmu/rtc.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static time_t qemu_ref_timedate(QEMUClockType clock) | ||
50 | return value; | ||
23 | } | 51 | } |
24 | 52 | ||
53 | -void qemu_get_timedate(struct tm *tm, int offset) | ||
54 | +void qemu_get_timedate(struct tm *tm, time_t offset) | ||
55 | { | ||
56 | time_t ti = qemu_ref_timedate(rtc_clock); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ void qemu_get_timedate(struct tm *tm, int offset) | ||
59 | } | ||
60 | } | ||
61 | |||
62 | -int qemu_timedate_diff(struct tm *tm) | ||
63 | +time_t qemu_timedate_diff(struct tm *tm) | ||
64 | { | ||
65 | time_t seconds; | ||
66 | |||
25 | -- | 67 | -- |
26 | 2.7.4 | 68 | 2.34.1 |
27 | 69 | ||
28 | 70 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | icc_bpr_write() was not enforcing that writing a value below the | ||
2 | minimum for the BPR should behave as if the BPR was set to the | ||
3 | minimum value. This doesn't make a difference for the secure | ||
4 | BPRs (since we define the minimum for the QEMU implementation | ||
5 | as zero) but did mean we were allowing the NS BPR1 to be set to | ||
6 | 0 when 1 should be the lowest value. | ||
7 | 1 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 1493226792-3237-3-git-send-email-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/intc/arm_gicv3_cpuif.c | 6 ++++++ | ||
13 | 1 file changed, 6 insertions(+) | ||
14 | |||
15 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
18 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void icc_bpr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
20 | { | ||
21 | GICv3CPUState *cs = icc_cs_from_env(env); | ||
22 | int grp = (ri->crm == 8) ? GICV3_G0 : GICV3_G1; | ||
23 | + uint64_t minval; | ||
24 | |||
25 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { | ||
26 | icv_bpr_write(env, ri, value); | ||
27 | @@ -XXX,XX +XXX,XX @@ static void icc_bpr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
28 | return; | ||
29 | } | ||
30 | |||
31 | + minval = (grp == GICV3_G1NS) ? GIC_MIN_BPR_NS : GIC_MIN_BPR; | ||
32 | + if (value < minval) { | ||
33 | + value = minval; | ||
34 | + } | ||
35 | + | ||
36 | cs->icc_bpr[grp] = value & 7; | ||
37 | gicv3_cpuif_update(cs); | ||
38 | } | ||
39 | -- | ||
40 | 2.7.4 | ||
41 | |||
42 | diff view generated by jsdifflib |
1 | All M profile CPUs are PMSA, so set the feature bit. | 1 | Where architecturally one ARM_FEATURE_X flag implies another |
---|---|---|---|
2 | (We haven't actually implemented the M profile MPU register | 2 | ARM_FEATURE_Y, we allow the CPU init function to only set X, and then |
3 | interface yet, but setting this feature bit gives us closer | 3 | set Y for it. Currently we do this in two places -- we set a few |
4 | to correct behaviour for the MPU-disabled case.) | 4 | flags in arm_cpu_post_init() because we need them to decide which |
5 | properties to create on the CPU object, and then we do the rest in | ||
6 | arm_cpu_realizefn(). However, this is fragile, because it's easy to | ||
7 | add a new property and not notice that this means that an X-implies-Y | ||
8 | check now has to move from realize to post-init. | ||
9 | |||
10 | As a specific example, the pmsav7-dregion property is conditional | ||
11 | on ARM_FEATURE_PMSA && ARM_FEATURE_V7, which means it won't appear | ||
12 | on the Cortex-M33 and -M55, because they set ARM_FEATURE_V8 and | ||
13 | rely on V8-implies-V7, which doesn't happen until the realizefn. | ||
14 | |||
15 | Move all of these X-implies-Y checks into a new function, which | ||
16 | we call at the top of arm_cpu_post_init(), so the feature bits | ||
17 | are available at that point. | ||
18 | |||
19 | This does now give us the reverse issue, that if there's a feature | ||
20 | bit which is enabled or disabled by the setting of a property then | ||
21 | then X-implies-Y features that are dependent on that property need to | ||
22 | be in realize, not in this new function. But the only one of those | ||
23 | is the "EL3 implies VBAR" which is already in the right place, so | ||
24 | putting things this way round seems better to me. | ||
5 | 25 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 27 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1493122030-32191-11-git-send-email-peter.maydell@linaro.org | 28 | Message-id: 20230724174335.2150499-2-peter.maydell@linaro.org |
9 | --- | 29 | --- |
10 | target/arm/cpu.c | 8 ++++++++ | 30 | target/arm/cpu.c | 179 +++++++++++++++++++++++++---------------------- |
11 | 1 file changed, 8 insertions(+) | 31 | 1 file changed, 97 insertions(+), 82 deletions(-) |
12 | 32 | ||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 33 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
14 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.c | 35 | --- a/target/arm/cpu.c |
16 | +++ b/target/arm/cpu.c | 36 | +++ b/target/arm/cpu.c |
17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 37 | @@ -XXX,XX +XXX,XX @@ unsigned int gt_cntfrq_period_ns(ARMCPU *cpu) |
38 | NANOSECONDS_PER_SECOND / cpu->gt_cntfrq_hz : 1; | ||
39 | } | ||
40 | |||
41 | +static void arm_cpu_propagate_feature_implications(ARMCPU *cpu) | ||
42 | +{ | ||
43 | + CPUARMState *env = &cpu->env; | ||
44 | + bool no_aa32 = false; | ||
45 | + | ||
46 | + /* | ||
47 | + * Some features automatically imply others: set the feature | ||
48 | + * bits explicitly for these cases. | ||
49 | + */ | ||
50 | + | ||
51 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
52 | + set_feature(env, ARM_FEATURE_PMSA); | ||
53 | + } | ||
54 | + | ||
55 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
56 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
57 | + set_feature(env, ARM_FEATURE_V7); | ||
58 | + } else { | ||
59 | + set_feature(env, ARM_FEATURE_V7VE); | ||
60 | + } | ||
61 | + } | ||
62 | + | ||
63 | + /* | ||
64 | + * There exist AArch64 cpus without AArch32 support. When KVM | ||
65 | + * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. | ||
66 | + * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. | ||
67 | + * As a general principle, we also do not make ID register | ||
68 | + * consistency checks anywhere unless using TCG, because only | ||
69 | + * for TCG would a consistency-check failure be a QEMU bug. | ||
70 | + */ | ||
71 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
72 | + no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); | ||
73 | + } | ||
74 | + | ||
75 | + if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
76 | + /* | ||
77 | + * v7 Virtualization Extensions. In real hardware this implies | ||
78 | + * EL2 and also the presence of the Security Extensions. | ||
79 | + * For QEMU, for backwards-compatibility we implement some | ||
80 | + * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
81 | + * include the various other features that V7VE implies. | ||
82 | + * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
83 | + * Security Extensions is ARM_FEATURE_EL3. | ||
84 | + */ | ||
85 | + assert(!tcg_enabled() || no_aa32 || | ||
86 | + cpu_isar_feature(aa32_arm_div, cpu)); | ||
87 | + set_feature(env, ARM_FEATURE_LPAE); | ||
88 | + set_feature(env, ARM_FEATURE_V7); | ||
89 | + } | ||
90 | + if (arm_feature(env, ARM_FEATURE_V7)) { | ||
91 | + set_feature(env, ARM_FEATURE_VAPA); | ||
92 | + set_feature(env, ARM_FEATURE_THUMB2); | ||
93 | + set_feature(env, ARM_FEATURE_MPIDR); | ||
94 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
95 | + set_feature(env, ARM_FEATURE_V6K); | ||
96 | + } else { | ||
97 | + set_feature(env, ARM_FEATURE_V6); | ||
98 | + } | ||
99 | + | ||
100 | + /* | ||
101 | + * Always define VBAR for V7 CPUs even if it doesn't exist in | ||
102 | + * non-EL3 configs. This is needed by some legacy boards. | ||
103 | + */ | ||
104 | + set_feature(env, ARM_FEATURE_VBAR); | ||
105 | + } | ||
106 | + if (arm_feature(env, ARM_FEATURE_V6K)) { | ||
107 | + set_feature(env, ARM_FEATURE_V6); | ||
108 | + set_feature(env, ARM_FEATURE_MVFR); | ||
109 | + } | ||
110 | + if (arm_feature(env, ARM_FEATURE_V6)) { | ||
111 | + set_feature(env, ARM_FEATURE_V5); | ||
112 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
113 | + assert(!tcg_enabled() || no_aa32 || | ||
114 | + cpu_isar_feature(aa32_jazelle, cpu)); | ||
115 | + set_feature(env, ARM_FEATURE_AUXCR); | ||
116 | + } | ||
117 | + } | ||
118 | + if (arm_feature(env, ARM_FEATURE_V5)) { | ||
119 | + set_feature(env, ARM_FEATURE_V4T); | ||
120 | + } | ||
121 | + if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
122 | + set_feature(env, ARM_FEATURE_V7MP); | ||
123 | + } | ||
124 | + if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { | ||
125 | + set_feature(env, ARM_FEATURE_CBAR); | ||
126 | + } | ||
127 | + if (arm_feature(env, ARM_FEATURE_THUMB2) && | ||
128 | + !arm_feature(env, ARM_FEATURE_M)) { | ||
129 | + set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
130 | + } | ||
131 | +} | ||
132 | + | ||
133 | void arm_cpu_post_init(Object *obj) | ||
18 | { | 134 | { |
19 | ARMCPU *cpu = ARM_CPU(obj); | 135 | ARMCPU *cpu = ARM_CPU(obj); |
20 | 136 | ||
21 | + /* M profile implies PMSA. We have to do this here rather than | 137 | - /* M profile implies PMSA. We have to do this here rather than |
22 | + * in realize with the other feature-implication checks because | 138 | - * in realize with the other feature-implication checks because |
23 | + * we look at the PMSA bit to see if we should add some properties. | 139 | - * we look at the PMSA bit to see if we should add some properties. |
24 | + */ | 140 | + /* |
25 | + if (arm_feature(&cpu->env, ARM_FEATURE_M)) { | 141 | + * Some features imply others. Figure this out now, because we |
26 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | 142 | + * are going to look at the feature bits in deciding which |
27 | + } | 143 | + * properties to add. |
28 | + | 144 | */ |
145 | - if (arm_feature(&cpu->env, ARM_FEATURE_M)) { | ||
146 | - set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
147 | - } | ||
148 | + arm_cpu_propagate_feature_implications(cpu); | ||
149 | |||
29 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || | 150 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || |
30 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { | 151 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { |
31 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, | 152 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
153 | CPUARMState *env = &cpu->env; | ||
154 | int pagebits; | ||
155 | Error *local_err = NULL; | ||
156 | - bool no_aa32 = false; | ||
157 | |||
158 | /* Use pc-relative instructions in system-mode */ | ||
159 | #ifndef CONFIG_USER_ONLY | ||
160 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
161 | cpu->isar.id_isar3 = u; | ||
162 | } | ||
163 | |||
164 | - /* Some features automatically imply others: */ | ||
165 | - if (arm_feature(env, ARM_FEATURE_V8)) { | ||
166 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
167 | - set_feature(env, ARM_FEATURE_V7); | ||
168 | - } else { | ||
169 | - set_feature(env, ARM_FEATURE_V7VE); | ||
170 | - } | ||
171 | - } | ||
172 | - | ||
173 | - /* | ||
174 | - * There exist AArch64 cpus without AArch32 support. When KVM | ||
175 | - * queries ID_ISAR0_EL1 on such a host, the value is UNKNOWN. | ||
176 | - * Similarly, we cannot check ID_AA64PFR0 without AArch64 support. | ||
177 | - * As a general principle, we also do not make ID register | ||
178 | - * consistency checks anywhere unless using TCG, because only | ||
179 | - * for TCG would a consistency-check failure be a QEMU bug. | ||
180 | - */ | ||
181 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
182 | - no_aa32 = !cpu_isar_feature(aa64_aa32, cpu); | ||
183 | - } | ||
184 | - | ||
185 | - if (arm_feature(env, ARM_FEATURE_V7VE)) { | ||
186 | - /* v7 Virtualization Extensions. In real hardware this implies | ||
187 | - * EL2 and also the presence of the Security Extensions. | ||
188 | - * For QEMU, for backwards-compatibility we implement some | ||
189 | - * CPUs or CPU configs which have no actual EL2 or EL3 but do | ||
190 | - * include the various other features that V7VE implies. | ||
191 | - * Presence of EL2 itself is ARM_FEATURE_EL2, and of the | ||
192 | - * Security Extensions is ARM_FEATURE_EL3. | ||
193 | - */ | ||
194 | - assert(!tcg_enabled() || no_aa32 || | ||
195 | - cpu_isar_feature(aa32_arm_div, cpu)); | ||
196 | - set_feature(env, ARM_FEATURE_LPAE); | ||
197 | - set_feature(env, ARM_FEATURE_V7); | ||
198 | - } | ||
199 | - if (arm_feature(env, ARM_FEATURE_V7)) { | ||
200 | - set_feature(env, ARM_FEATURE_VAPA); | ||
201 | - set_feature(env, ARM_FEATURE_THUMB2); | ||
202 | - set_feature(env, ARM_FEATURE_MPIDR); | ||
203 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
204 | - set_feature(env, ARM_FEATURE_V6K); | ||
205 | - } else { | ||
206 | - set_feature(env, ARM_FEATURE_V6); | ||
207 | - } | ||
208 | - | ||
209 | - /* Always define VBAR for V7 CPUs even if it doesn't exist in | ||
210 | - * non-EL3 configs. This is needed by some legacy boards. | ||
211 | - */ | ||
212 | - set_feature(env, ARM_FEATURE_VBAR); | ||
213 | - } | ||
214 | - if (arm_feature(env, ARM_FEATURE_V6K)) { | ||
215 | - set_feature(env, ARM_FEATURE_V6); | ||
216 | - set_feature(env, ARM_FEATURE_MVFR); | ||
217 | - } | ||
218 | - if (arm_feature(env, ARM_FEATURE_V6)) { | ||
219 | - set_feature(env, ARM_FEATURE_V5); | ||
220 | - if (!arm_feature(env, ARM_FEATURE_M)) { | ||
221 | - assert(!tcg_enabled() || no_aa32 || | ||
222 | - cpu_isar_feature(aa32_jazelle, cpu)); | ||
223 | - set_feature(env, ARM_FEATURE_AUXCR); | ||
224 | - } | ||
225 | - } | ||
226 | - if (arm_feature(env, ARM_FEATURE_V5)) { | ||
227 | - set_feature(env, ARM_FEATURE_V4T); | ||
228 | - } | ||
229 | - if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
230 | - set_feature(env, ARM_FEATURE_V7MP); | ||
231 | - } | ||
232 | - if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { | ||
233 | - set_feature(env, ARM_FEATURE_CBAR); | ||
234 | - } | ||
235 | - if (arm_feature(env, ARM_FEATURE_THUMB2) && | ||
236 | - !arm_feature(env, ARM_FEATURE_M)) { | ||
237 | - set_feature(env, ARM_FEATURE_THUMB_DSP); | ||
238 | - } | ||
239 | |||
240 | /* | ||
241 | * We rely on no XScale CPU having VFP so we can use the same bits in the | ||
32 | -- | 242 | -- |
33 | 2.7.4 | 243 | 2.34.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | When we calculate the mask to use to get the group priority from | 1 | M-profile CPUs generally allow configuration of the number of MPU |
---|---|---|---|
2 | an interrupt priority, the way that NS BPR1 is handled differs | 2 | regions that they have. We don't currently model this, so our |
3 | from how BPR0 and S BPR1 work -- a BPR1 value of 1 means | 3 | implementations of some of the board models provide CPUs with the |
4 | the group priority is in bits [7:1], whereas for BPR0 and S BPR1 | 4 | wrong number of regions. RTOSes like Zephyr that hardcode the |
5 | this is indicated by a 0 BPR value. | 5 | expected number of regions may therefore not run on the model if they |
6 | are set up to run on real hardware. | ||
6 | 7 | ||
7 | Subtract 1 from the BPR value before creating the mask if | 8 | Add properties mpu-ns-regions and mpu-s-regions to the ARMV7M object, |
8 | we're using the NS BPR value, for both hardware and virtual | 9 | matching the ability of hardware to configure the number of Secure |
9 | interrupts, as the GICv3 pseudocode does, and fix the comments | 10 | and NonSecure regions separately. Our actual CPU implementation |
10 | accordingly. | 11 | doesn't currently support that, and it happens that none of the MPS |
12 | boards we model set the number of regions differently for Secure vs | ||
13 | NonSecure, so we provide an interface to the boards and SoCs that | ||
14 | won't need to change if we ever do add that functionality in future, | ||
15 | but make it an error to configure the two properties to different | ||
16 | values. | ||
17 | |||
18 | (The property name on the CPU is the somewhat misnamed-for-M-profile | ||
19 | "pmsav7-dregion", so we don't follow that naming convention for | ||
20 | the properties here. The TRM doesn't say what the CPU configuration | ||
21 | variable names are, so we pick something, and follow the lowercase | ||
22 | convention we already have for properties here.) | ||
11 | 23 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 25 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | Message-id: 1493226792-3237-4-git-send-email-peter.maydell@linaro.org | 26 | Message-id: 20230724174335.2150499-3-peter.maydell@linaro.org |
15 | --- | 27 | --- |
16 | hw/intc/arm_gicv3_cpuif.c | 42 ++++++++++++++++++++++++++++++++++++++---- | 28 | include/hw/arm/armv7m.h | 8 ++++++++ |
17 | 1 file changed, 38 insertions(+), 4 deletions(-) | 29 | hw/arm/armv7m.c | 21 +++++++++++++++++++++ |
30 | 2 files changed, 29 insertions(+) | ||
18 | 31 | ||
19 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 32 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h |
20 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/intc/arm_gicv3_cpuif.c | 34 | --- a/include/hw/arm/armv7m.h |
22 | +++ b/hw/intc/arm_gicv3_cpuif.c | 35 | +++ b/include/hw/arm/armv7m.h |
23 | @@ -XXX,XX +XXX,XX @@ static uint32_t icv_gprio_mask(GICv3CPUState *cs, int group) | 36 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(ARMv7MState, ARMV7M) |
24 | { | 37 | * + Property "vfp": enable VFP (forwarded to CPU object) |
25 | /* Return a mask word which clears the subpriority bits from | 38 | * + Property "dsp": enable DSP (forwarded to CPU object) |
26 | * a priority value for a virtual interrupt in the specified group. | 39 | * + Property "enable-bitband": expose bitbanded IO |
27 | - * This depends on the VBPR value: | 40 | + * + Property "mpu-ns-regions": number of Non-Secure MPU regions (forwarded |
28 | + * This depends on the VBPR value. | 41 | + * to CPU object pmsav7-dregion property; default is whatever the default |
29 | + * If using VBPR0 then: | 42 | + * for the CPU is) |
30 | * a BPR of 0 means the group priority bits are [7:1]; | 43 | + * + Property "mpu-s-regions": number of Secure MPU regions (default is |
31 | * a BPR of 1 means they are [7:2], and so on down to | 44 | + * whatever the default for the CPU is; must currently be set to the same |
32 | * a BPR of 7 meaning no group priority bits at all. | 45 | + * value as mpu-ns-regions if the CPU implements the Security Extension) |
33 | + * If using VBPR1 then: | 46 | * + Clock input "refclk" is the external reference clock for the systick timers |
34 | + * a BPR of 0 is impossible (the minimum value is 1) | 47 | * + Clock input "cpuclk" is the main CPU clock |
35 | + * a BPR of 1 means the group priority bits are [7:1]; | 48 | */ |
36 | + * a BPR of 2 means they are [7:2], and so on down to | 49 | @@ -XXX,XX +XXX,XX @@ struct ARMv7MState { |
37 | + * a BPR of 7 meaning the group priority is [7]. | 50 | Object *idau; |
38 | + * | 51 | uint32_t init_svtor; |
39 | * Which BPR to use depends on the group of the interrupt and | 52 | uint32_t init_nsvtor; |
40 | * the current ICH_VMCR_EL2.VCBPR settings. | 53 | + uint32_t mpu_ns_regions; |
41 | + * | 54 | + uint32_t mpu_s_regions; |
42 | + * This corresponds to the VGroupBits() pseudocode. | 55 | bool enable_bitband; |
43 | */ | 56 | bool start_powered_off; |
44 | + int bpr; | 57 | bool vfp; |
45 | + | 58 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c |
46 | if (group == GICV3_G1NS && cs->ich_vmcr_el2 & ICH_VMCR_EL2_VCBPR) { | 59 | index XXXXXXX..XXXXXXX 100644 |
47 | group = GICV3_G0; | 60 | --- a/hw/arm/armv7m.c |
61 | +++ b/hw/arm/armv7m.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
63 | } | ||
48 | } | 64 | } |
49 | 65 | ||
50 | - return ~0U << (read_vbpr(cs, group) + 1); | 66 | + /* |
51 | + bpr = read_vbpr(cs, group); | 67 | + * Real M-profile hardware can be configured with a different number of |
52 | + if (group == GICV3_G1NS) { | 68 | + * MPU regions for Secure vs NonSecure. QEMU's CPU implementation doesn't |
53 | + assert(bpr > 0); | 69 | + * support that yet, so catch attempts to select that. |
54 | + bpr--; | 70 | + */ |
71 | + if (arm_feature(&s->cpu->env, ARM_FEATURE_M_SECURITY) && | ||
72 | + s->mpu_ns_regions != s->mpu_s_regions) { | ||
73 | + error_setg(errp, | ||
74 | + "mpu-ns-regions and mpu-s-regions properties must have the same value"); | ||
75 | + return; | ||
76 | + } | ||
77 | + if (s->mpu_ns_regions != UINT_MAX && | ||
78 | + object_property_find(OBJECT(s->cpu), "pmsav7-dregion")) { | ||
79 | + if (!object_property_set_uint(OBJECT(s->cpu), "pmsav7-dregion", | ||
80 | + s->mpu_ns_regions, errp)) { | ||
81 | + return; | ||
82 | + } | ||
55 | + } | 83 | + } |
56 | + | 84 | + |
57 | + return ~0U << (bpr + 1); | 85 | /* |
58 | } | 86 | * Tell the CPU where the NVIC is; it will fail realize if it doesn't |
59 | 87 | * have one. Similarly, tell the NVIC where its CPU is. | |
60 | static bool icv_hppi_can_preempt(GICv3CPUState *cs, uint64_t lr) | 88 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { |
61 | @@ -XXX,XX +XXX,XX @@ static uint32_t icc_gprio_mask(GICv3CPUState *cs, int group) | 89 | false), |
62 | { | 90 | DEFINE_PROP_BOOL("vfp", ARMv7MState, vfp, true), |
63 | /* Return a mask word which clears the subpriority bits from | 91 | DEFINE_PROP_BOOL("dsp", ARMv7MState, dsp, true), |
64 | * a priority value for an interrupt in the specified group. | 92 | + DEFINE_PROP_UINT32("mpu-ns-regions", ARMv7MState, mpu_ns_regions, UINT_MAX), |
65 | - * This depends on the BPR value: | 93 | + DEFINE_PROP_UINT32("mpu-s-regions", ARMv7MState, mpu_s_regions, UINT_MAX), |
66 | + * This depends on the BPR value. For CBPR0 (S or NS): | 94 | DEFINE_PROP_END_OF_LIST(), |
67 | * a BPR of 0 means the group priority bits are [7:1]; | 95 | }; |
68 | * a BPR of 1 means they are [7:2], and so on down to | 96 | |
69 | * a BPR of 7 meaning no group priority bits at all. | ||
70 | + * For CBPR1 NS: | ||
71 | + * a BPR of 0 is impossible (the minimum value is 1) | ||
72 | + * a BPR of 1 means the group priority bits are [7:1]; | ||
73 | + * a BPR of 2 means they are [7:2], and so on down to | ||
74 | + * a BPR of 7 meaning the group priority is [7]. | ||
75 | + * | ||
76 | * Which BPR to use depends on the group of the interrupt and | ||
77 | * the current ICC_CTLR.CBPR settings. | ||
78 | + * | ||
79 | + * This corresponds to the GroupBits() pseudocode. | ||
80 | */ | ||
81 | + int bpr; | ||
82 | + | ||
83 | if ((group == GICV3_G1 && cs->icc_ctlr_el1[GICV3_S] & ICC_CTLR_EL1_CBPR) || | ||
84 | (group == GICV3_G1NS && | ||
85 | cs->icc_ctlr_el1[GICV3_NS] & ICC_CTLR_EL1_CBPR)) { | ||
86 | group = GICV3_G0; | ||
87 | } | ||
88 | |||
89 | - return ~0U << ((cs->icc_bpr[group] & 7) + 1); | ||
90 | + bpr = cs->icc_bpr[group] & 7; | ||
91 | + | ||
92 | + if (group == GICV3_G1NS) { | ||
93 | + assert(bpr > 0); | ||
94 | + bpr--; | ||
95 | + } | ||
96 | + | ||
97 | + return ~0U << (bpr + 1); | ||
98 | } | ||
99 | |||
100 | static bool icc_no_enabled_hppi(GICv3CPUState *cs) | ||
101 | -- | 97 | -- |
102 | 2.7.4 | 98 | 2.34.1 |
103 | 99 | ||
104 | 100 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Now that we enforce both: | ||
2 | * pmsav7_dregion == 0 implies has_mpu == false | ||
3 | * PMSA with has_mpu == false means SCTLR.M cannot be set | ||
4 | we can remove a check on pmsav7_dregion from get_phys_addr_pmsav7(), | ||
5 | because we can only reach this code path if the MPU is enabled | ||
6 | (and so region_translation_disabled() returned false). | ||
7 | 1 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 1493122030-32191-8-git-send-email-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/helper.c | 3 +-- | ||
13 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
20 | } | ||
21 | |||
22 | if (n == -1) { /* no hits */ | ||
23 | - if (cpu->pmsav7_dregion && | ||
24 | - (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR))) { | ||
25 | + if (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR)) { | ||
26 | /* background fault */ | ||
27 | *fsr = 0; | ||
28 | return true; | ||
29 | -- | ||
30 | 2.7.4 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | ||
2 | 1 | ||
3 | General logic is that operations stopped by the MPU are MemManage, | ||
4 | and those which go through the MPU and are caught by the unassigned | ||
5 | handle are BusFault. Distinguish these by looking at the | ||
6 | exception.fsr values, and set the CFSR bits and (if appropriate) | ||
7 | fill in the BFAR or MMFAR with the exception address. | ||
8 | |||
9 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
10 | Message-id: 1493122030-32191-12-git-send-email-peter.maydell@linaro.org | ||
11 | [PMM: i-side faults do not set BFAR/MMFAR, only d-side; | ||
12 | added some CPU_LOG_INT logging] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | ||
16 | target/arm/helper.c | 45 ++++++++++++++++++++++++++++++++++++++++++--- | ||
17 | 1 file changed, 42 insertions(+), 3 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.c | ||
22 | +++ b/target/arm/helper.c | ||
23 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
24 | break; | ||
25 | case EXCP_PREFETCH_ABORT: | ||
26 | case EXCP_DATA_ABORT: | ||
27 | - /* TODO: if we implemented the MPU registers, this is where we | ||
28 | - * should set the MMFAR, etc from exception.fsr and exception.vaddress. | ||
29 | + /* Note that for M profile we don't have a guest facing FSR, but | ||
30 | + * the env->exception.fsr will be populated by the code that | ||
31 | + * raises the fault, in the A profile short-descriptor format. | ||
32 | */ | ||
33 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | ||
34 | + switch (env->exception.fsr & 0xf) { | ||
35 | + case 0x8: /* External Abort */ | ||
36 | + switch (cs->exception_index) { | ||
37 | + case EXCP_PREFETCH_ABORT: | ||
38 | + env->v7m.cfsr |= R_V7M_CFSR_PRECISERR_MASK; | ||
39 | + qemu_log_mask(CPU_LOG_INT, "...with CFSR.PRECISERR\n"); | ||
40 | + break; | ||
41 | + case EXCP_DATA_ABORT: | ||
42 | + env->v7m.cfsr |= | ||
43 | + (R_V7M_CFSR_IBUSERR_MASK | R_V7M_CFSR_BFARVALID_MASK); | ||
44 | + env->v7m.bfar = env->exception.vaddress; | ||
45 | + qemu_log_mask(CPU_LOG_INT, | ||
46 | + "...with CFSR.IBUSERR and BFAR 0x%x\n", | ||
47 | + env->v7m.bfar); | ||
48 | + break; | ||
49 | + } | ||
50 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS); | ||
51 | + break; | ||
52 | + default: | ||
53 | + /* All other FSR values are either MPU faults or "can't happen | ||
54 | + * for M profile" cases. | ||
55 | + */ | ||
56 | + switch (cs->exception_index) { | ||
57 | + case EXCP_PREFETCH_ABORT: | ||
58 | + env->v7m.cfsr |= R_V7M_CFSR_IACCVIOL_MASK; | ||
59 | + qemu_log_mask(CPU_LOG_INT, "...with CFSR.IACCVIOL\n"); | ||
60 | + break; | ||
61 | + case EXCP_DATA_ABORT: | ||
62 | + env->v7m.cfsr |= | ||
63 | + (R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK); | ||
64 | + env->v7m.mmfar = env->exception.vaddress; | ||
65 | + qemu_log_mask(CPU_LOG_INT, | ||
66 | + "...with CFSR.DACCVIOL and MMFAR 0x%x\n", | ||
67 | + env->v7m.mmfar); | ||
68 | + break; | ||
69 | + } | ||
70 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | ||
71 | + break; | ||
72 | + } | ||
73 | break; | ||
74 | case EXCP_BKPT: | ||
75 | if (semihosting_enabled()) { | ||
76 | -- | ||
77 | 2.7.4 | ||
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | The IoTKit, SSE200 and SSE300 all default to 8 MPU regions. The |
---|---|---|---|
2 | 2 | MPS2/MPS3 FPGA images don't override these except in the case of | |
3 | Temperatures can be changed from the monitor with : | 3 | AN547, which uses 16 MPU regions. |
4 | 4 | ||
5 | (qemu) qom-set /machine/unattached/device[2] temperature0 12000 | 5 | Define properties on the ARMSSE object for the MPU regions (using the |
6 | 6 | same names as the documented RTL configuration settings, and | |
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 7 | following the pattern we already have for this device of using |
8 | Message-id: 1494827476-1487-7-git-send-email-clg@kaod.org | 8 | all-caps names as the RTL does), and set them in the board code. |
9 | |||
10 | We don't actually need to override the default except on AN547, | ||
11 | but it's simpler code to have the board code set them always | ||
12 | rather than tracking which board subtypes want to set them to | ||
13 | a non-default value separately from what that value is. | ||
14 | |||
15 | Tho overall effect is that for mps2-an505, mps2-an521 and mps3-an524 | ||
16 | we now correctly use 8 MPU regions, while mps3-an547 stays at its | ||
17 | current 16 regions. | ||
18 | |||
19 | It's possible some guest code wrongly depended on the previous | ||
20 | incorrectly modeled number of memory regions. (Such guest code | ||
21 | should ideally check the number of regions via the MPU_TYPE | ||
22 | register.) The old behaviour can be obtained with additional | ||
23 | -global arguments to QEMU: | ||
24 | |||
25 | For mps2-an521 and mps2-an524: | ||
26 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 -global sse-200.CPU1_MPU_NS=16 -global sse-200.CPU1_MPU_S=16 | ||
27 | |||
28 | For mps2-an505: | ||
29 | -global sse-200.CPU0_MPU_NS=16 -global sse-200.CPU0_MPU_S=16 | ||
30 | |||
31 | NB that the way the implementation allows this use of -global | ||
32 | is slightly fragile: if the board code explicitly sets the | ||
33 | properties on the sse-200 object, this overrides the -global | ||
34 | command line option. So we rely on: | ||
35 | - the boards that need fixing all happen to use the SSE defaults | ||
36 | - we can write the board code to only set the property if it | ||
37 | is different from the default, rather than having all boards | ||
38 | explicitly set the property | ||
39 | - the board that does need to use a non-default value happens | ||
40 | to need to set it to the same value (16) we previously used | ||
41 | This works, but there are some kinds of refactoring of the | ||
42 | mps2-tz.c code that would break the support for -global here. | ||
43 | |||
44 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1772 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 45 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 46 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
47 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
48 | Message-id: 20230724174335.2150499-4-peter.maydell@linaro.org | ||
11 | --- | 49 | --- |
12 | hw/arm/aspeed.c | 9 +++++++++ | 50 | include/hw/arm/armsse.h | 5 +++++ |
13 | 1 file changed, 9 insertions(+) | 51 | hw/arm/armsse.c | 16 ++++++++++++++++ |
14 | 52 | hw/arm/mps2-tz.c | 29 +++++++++++++++++++++++++++++ | |
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 53 | 3 files changed, 50 insertions(+) |
54 | |||
55 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 57 | --- a/include/hw/arm/armsse.h |
18 | +++ b/hw/arm/aspeed.c | 58 | +++ b/include/hw/arm/armsse.h |
19 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 59 | @@ -XXX,XX +XXX,XX @@ |
20 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | 60 | * (matching the hardware) is that for CPU0 in an IoTKit and CPU1 in an |
61 | * SSE-200 both are present; CPU0 in an SSE-200 has neither. | ||
62 | * Since the IoTKit has only one CPU, it does not have the CPU1_* properties. | ||
63 | + * + QOM properties "CPU0_MPU_NS", "CPU0_MPU_S", "CPU1_MPU_NS" and "CPU1_MPU_S" | ||
64 | + * which set the number of MPU regions on the CPUs. If there is only one | ||
65 | + * CPU the CPU1 properties are not present. | ||
66 | * + Named GPIO inputs "EXP_IRQ" 0..n are the expansion interrupts for CPU 0, | ||
67 | * which are wired to its NVIC lines 32 .. n+32 | ||
68 | * + Named GPIO inputs "EXP_CPU1_IRQ" 0..n are the expansion interrupts for | ||
69 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
70 | uint32_t exp_numirq; | ||
71 | uint32_t sram_addr_width; | ||
72 | uint32_t init_svtor; | ||
73 | + uint32_t cpu_mpu_ns[SSE_MAX_CPUS]; | ||
74 | + uint32_t cpu_mpu_s[SSE_MAX_CPUS]; | ||
75 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
76 | bool cpu_dsp[SSE_MAX_CPUS]; | ||
77 | }; | ||
78 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/hw/arm/armsse.c | ||
81 | +++ b/hw/arm/armsse.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
83 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
84 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
85 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
86 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
87 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
88 | DEFINE_PROP_END_OF_LIST() | ||
89 | }; | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static Property sse200_properties[] = { | ||
92 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), | ||
93 | DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), | ||
94 | DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), | ||
95 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
96 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
97 | + DEFINE_PROP_UINT32("CPU1_MPU_NS", ARMSSE, cpu_mpu_ns[1], 8), | ||
98 | + DEFINE_PROP_UINT32("CPU1_MPU_S", ARMSSE, cpu_mpu_s[1], 8), | ||
99 | DEFINE_PROP_END_OF_LIST() | ||
100 | }; | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ static Property sse300_properties[] = { | ||
103 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
104 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
105 | DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), | ||
106 | + DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8), | ||
107 | + DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8), | ||
108 | DEFINE_PROP_END_OF_LIST() | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
112 | return; | ||
113 | } | ||
114 | } | ||
115 | + if (!object_property_set_uint(cpuobj, "mpu-ns-regions", | ||
116 | + s->cpu_mpu_ns[i], errp)) { | ||
117 | + return; | ||
118 | + } | ||
119 | + if (!object_property_set_uint(cpuobj, "mpu-s-regions", | ||
120 | + s->cpu_mpu_s[i], errp)) { | ||
121 | + return; | ||
122 | + } | ||
123 | |||
124 | if (i > 0) { | ||
125 | memory_region_add_subregion_overlap(&s->cpu_container[i], 0, | ||
126 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
127 | index XXXXXXX..XXXXXXX 100644 | ||
128 | --- a/hw/arm/mps2-tz.c | ||
129 | +++ b/hw/arm/mps2-tz.c | ||
130 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
131 | int uart_overflow_irq; /* number of the combined UART overflow IRQ */ | ||
132 | uint32_t init_svtor; /* init-svtor setting for SSE */ | ||
133 | uint32_t sram_addr_width; /* SRAM_ADDR_WIDTH setting for SSE */ | ||
134 | + uint32_t cpu0_mpu_ns; /* CPU0_MPU_NS setting for SSE */ | ||
135 | + uint32_t cpu0_mpu_s; /* CPU0_MPU_S setting for SSE */ | ||
136 | + uint32_t cpu1_mpu_ns; /* CPU1_MPU_NS setting for SSE */ | ||
137 | + uint32_t cpu1_mpu_s; /* CPU1_MPU_S setting for SSE */ | ||
138 | const RAMInfo *raminfo; | ||
139 | const char *armsse_type; | ||
140 | uint32_t boot_ram_size; /* size of ram at address 0; 0 == find in raminfo */ | ||
141 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
142 | #define MPS3_DDR_SIZE (2 * GiB) | ||
143 | #endif | ||
144 | |||
145 | +/* For cpu{0,1}_mpu_{ns,s}, means "leave at SSE's default value" */ | ||
146 | +#define MPU_REGION_DEFAULT UINT32_MAX | ||
147 | + | ||
148 | static const uint32_t an505_oscclk[] = { | ||
149 | 40000000, | ||
150 | 24580000, | ||
151 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
152 | OBJECT(system_memory), &error_abort); | ||
153 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); | ||
154 | qdev_prop_set_uint32(iotkitdev, "init-svtor", mmc->init_svtor); | ||
155 | + if (mmc->cpu0_mpu_ns != MPU_REGION_DEFAULT) { | ||
156 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_NS", mmc->cpu0_mpu_ns); | ||
157 | + } | ||
158 | + if (mmc->cpu0_mpu_s != MPU_REGION_DEFAULT) { | ||
159 | + qdev_prop_set_uint32(iotkitdev, "CPU0_MPU_S", mmc->cpu0_mpu_s); | ||
160 | + } | ||
161 | + if (object_property_find(OBJECT(iotkitdev), "CPU1_MPU_NS")) { | ||
162 | + if (mmc->cpu1_mpu_ns != MPU_REGION_DEFAULT) { | ||
163 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_NS", mmc->cpu1_mpu_ns); | ||
164 | + } | ||
165 | + if (mmc->cpu1_mpu_s != MPU_REGION_DEFAULT) { | ||
166 | + qdev_prop_set_uint32(iotkitdev, "CPU1_MPU_S", mmc->cpu1_mpu_s); | ||
167 | + } | ||
168 | + } | ||
169 | qdev_prop_set_uint32(iotkitdev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
170 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
171 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
172 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) | ||
21 | { | 173 | { |
22 | AspeedSoCState *soc = &bmc->soc; | 174 | MachineClass *mc = MACHINE_CLASS(oc); |
23 | + DeviceState *dev; | 175 | IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(oc); |
24 | 176 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | |
25 | /* The palmetto platform expects a ds3231 RTC but a ds1338 is | 177 | |
26 | * enough to provide basic RTC features. Alarms will be missing */ | 178 | mc->init = mps2tz_common_init; |
27 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | 179 | mc->reset = mps2_machine_reset; |
180 | iic->check = mps2_tz_idau_check; | ||
28 | + | 181 | + |
29 | + /* add a TMP423 temperature sensor */ | 182 | + /* Most machines leave these at the SSE defaults */ |
30 | + dev = i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), | 183 | + mmc->cpu0_mpu_ns = MPU_REGION_DEFAULT; |
31 | + "tmp423", 0x4c); | 184 | + mmc->cpu0_mpu_s = MPU_REGION_DEFAULT; |
32 | + object_property_set_int(OBJECT(dev), 31000, "temperature0", &error_abort); | 185 | + mmc->cpu1_mpu_ns = MPU_REGION_DEFAULT; |
33 | + object_property_set_int(OBJECT(dev), 28000, "temperature1", &error_abort); | 186 | + mmc->cpu1_mpu_s = MPU_REGION_DEFAULT; |
34 | + object_property_set_int(OBJECT(dev), 20000, "temperature2", &error_abort); | ||
35 | + object_property_set_int(OBJECT(dev), 110000, "temperature3", &error_abort); | ||
36 | } | 187 | } |
37 | 188 | ||
38 | static void palmetto_bmc_init(MachineState *machine) | 189 | static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) |
190 | @@ -XXX,XX +XXX,XX @@ static void mps3tz_an547_class_init(ObjectClass *oc, void *data) | ||
191 | mmc->numirq = 96; | ||
192 | mmc->uart_overflow_irq = 48; | ||
193 | mmc->init_svtor = 0x00000000; | ||
194 | + mmc->cpu0_mpu_s = mmc->cpu0_mpu_ns = 16; | ||
195 | mmc->sram_addr_width = 21; | ||
196 | mmc->raminfo = an547_raminfo; | ||
197 | mmc->armsse_type = TYPE_SSE300; | ||
39 | -- | 198 | -- |
40 | 2.7.4 | 199 | 2.34.1 |
41 | 200 | ||
42 | 201 | diff view generated by jsdifflib |