1 | ARM pullreq; contains some patches that arrived while I | 1 | Most of this is the Neon decodetree patches, followed by Edgar's versal cleanups. |
---|---|---|---|
2 | was on holiday, plus the series I sent off before going | ||
3 | away, which got reviewed while I was away. | ||
4 | 2 | ||
5 | thanks | 3 | thanks |
6 | -- PMM | 4 | -- PMM |
7 | 5 | ||
8 | 6 | ||
9 | The following changes since commit c077a998eb3fcae2d048e3baeb5bc592d30fddde: | 7 | The following changes since commit 2ef486e76d64436be90f7359a3071fb2a56ce835: |
10 | 8 | ||
11 | Merge remote-tracking branch 'remotes/riku/tags/pull-linux-user-20170531' into staging (2017-06-01 15:50:40 +0100) | 9 | Merge remote-tracking branch 'remotes/marcel/tags/rdma-pull-request' into staging (2020-05-03 14:12:56 +0100) |
12 | 10 | ||
13 | are available in the git repository at: | 11 | are available in the Git repository at: |
14 | 12 | ||
15 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170601 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200504 |
16 | 14 | ||
17 | for you to fetch changes up to cdc58be430b0bdeaef282e2e70f8135ae531616d: | 15 | for you to fetch changes up to 9aefc6cf9b73f66062d2f914a0136756e7a28211: |
18 | 16 | ||
19 | hw/arm/virt: fdt: generate distance-map when needed (2017-06-01 17:27:07 +0100) | 17 | target/arm: Move gen_ function typedefs to translate.h (2020-05-04 12:59:26 +0100) |
20 | 18 | ||
21 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
22 | target-arm queue: | 20 | target-arm queue: |
23 | * virt: numa: provide ACPI distance info when needed | 21 | * Start of conversion of Neon insns to decodetree |
24 | * aspeed: fix i2c controller bugs | 22 | * versal board: support SD and RTC |
25 | * aspeed: add temperature sensor device | 23 | * Implement ARMv8.2-TTS2UXN |
26 | * M profile: support MPU | 24 | * Make VQDMULL undefined when U=1 |
27 | * gicv3: fix mishandling of BPR1, VBPR1 | 25 | * Some minor code cleanups |
28 | * load_uboot_image: don't assume a full header read | ||
29 | * libvixl: Correct build failures on NetBSD | ||
30 | 26 | ||
31 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
32 | Andrew Jones (3): | 28 | Edgar E. Iglesias (11): |
33 | load_uboot_image: don't assume a full header read | 29 | hw/arm: versal: Remove inclusion of arm_gicv3_common.h |
34 | hw/arm/virt-acpi-build: build SLIT when needed | 30 | hw/arm: versal: Move misplaced comment |
35 | hw/arm/virt: fdt: generate distance-map when needed | 31 | hw/arm: versal-virt: Fix typo xlnx-ve -> xlnx-versal |
32 | hw/arm: versal: Embed the UARTs into the SoC type | ||
33 | hw/arm: versal: Embed the GEMs into the SoC type | ||
34 | hw/arm: versal: Embed the ADMAs into the SoC type | ||
35 | hw/arm: versal: Embed the APUs into the SoC type | ||
36 | hw/arm: versal: Add support for SD | ||
37 | hw/arm: versal: Add support for the RTC | ||
38 | hw/arm: versal-virt: Add support for SD | ||
39 | hw/arm: versal-virt: Add support for the RTC | ||
36 | 40 | ||
37 | Cédric Le Goater (6): | 41 | Fredrik Strupe (1): |
38 | aspeed/i2c: improve command handling | 42 | target/arm: Make VQDMULL undefined when U=1 |
39 | aspeed/i2c: handle LAST command under the RX command | ||
40 | aspeed/i2c: introduce a state machine | ||
41 | aspeed: add some I2C devices to the Aspeed machines | ||
42 | hw/misc: add a TMP42{1,2,3} device model | ||
43 | aspeed: add a temp sensor device on I2C bus 3 | ||
44 | 43 | ||
45 | Kamil Rytarowski (1): | 44 | Peter Maydell (25): |
46 | libvixl: Correct build failures on NetBSD | 45 | target/arm: Don't use a TLB for ARMMMUIdx_Stage2 |
46 | target/arm: Use enum constant in get_phys_addr_lpae() call | ||
47 | target/arm: Add new 's1_is_el0' argument to get_phys_addr_lpae() | ||
48 | target/arm: Implement ARMv8.2-TTS2UXN | ||
49 | target/arm: Use correct variable for setting 'max' cpu's ID_AA64DFR0 | ||
50 | target/arm/translate-vfp.inc.c: Remove duplicate simd_r32 check | ||
51 | target/arm: Don't allow Thumb Neon insns without FEATURE_NEON | ||
52 | target/arm: Add stubs for AArch32 Neon decodetree | ||
53 | target/arm: Convert VCMLA (vector) to decodetree | ||
54 | target/arm: Convert VCADD (vector) to decodetree | ||
55 | target/arm: Convert V[US]DOT (vector) to decodetree | ||
56 | target/arm: Convert VFM[AS]L (vector) to decodetree | ||
57 | target/arm: Convert VCMLA (scalar) to decodetree | ||
58 | target/arm: Convert V[US]DOT (scalar) to decodetree | ||
59 | target/arm: Convert VFM[AS]L (scalar) to decodetree | ||
60 | target/arm: Convert Neon load/store multiple structures to decodetree | ||
61 | target/arm: Convert Neon 'load single structure to all lanes' to decodetree | ||
62 | target/arm: Convert Neon 'load/store single structure' to decodetree | ||
63 | target/arm: Convert Neon 3-reg-same VADD/VSUB to decodetree | ||
64 | target/arm: Convert Neon 3-reg-same logic ops to decodetree | ||
65 | target/arm: Convert Neon 3-reg-same VMAX/VMIN to decodetree | ||
66 | target/arm: Convert Neon 3-reg-same comparisons to decodetree | ||
67 | target/arm: Convert Neon 3-reg-same VQADD/VQSUB to decodetree | ||
68 | target/arm: Convert Neon 3-reg-same VMUL, VMLA, VMLS, VSHL to decodetree | ||
69 | target/arm: Move gen_ function typedefs to translate.h | ||
47 | 70 | ||
48 | Michael Davidsaver (4): | 71 | Philippe Mathieu-Daudé (2): |
49 | armv7m: Improve "-d mmu" tracing for PMSAv7 MPU | 72 | hw/arm/mps2-tz: Use TYPE_IOTKIT instead of hardcoded string |
50 | armv7m: Implement M profile default memory map | 73 | target/arm: Use uint64_t for midr field in CPU state struct |
51 | armv7m: Classify faults as MemManage or BusFault | ||
52 | arm: add MPU support to M profile CPUs | ||
53 | 74 | ||
54 | Peter Maydell (12): | 75 | include/hw/arm/xlnx-versal.h | 31 +- |
55 | hw/intc/arm_gicv3_cpuif: Fix reset value for VMCR_EL2.VBPR1 | 76 | target/arm/cpu-param.h | 2 +- |
56 | hw/intc/arm_gicv3_cpuif: Don't let BPR be set below its minimum | 77 | target/arm/cpu.h | 38 ++- |
57 | hw/intc/arm_gicv3_cpuif: Fix priority masking for NS BPR1 | 78 | target/arm/translate-a64.h | 9 - |
58 | arm: Use the mmu_idx we're passed in arm_cpu_do_unaligned_access() | 79 | target/arm/translate.h | 26 ++ |
59 | arm: Add support for M profile CPUs having different MMU index semantics | 80 | target/arm/neon-dp.decode | 86 +++++ |
60 | arm: Use different ARMMMUIdx values for M profile | 81 | target/arm/neon-ls.decode | 52 +++ |
61 | arm: Clean up handling of no-MPU PMSA CPUs | 82 | target/arm/neon-shared.decode | 66 ++++ |
62 | arm: Don't clear ARM_FEATURE_PMSA for no-mpu configs | 83 | hw/arm/mps2-tz.c | 2 +- |
63 | arm: Don't let no-MPU PMSA cores write to SCTLR.M | 84 | hw/arm/xlnx-versal-virt.c | 74 ++++- |
64 | arm: Remove unnecessary check on cpu->pmsav7_dregion | 85 | hw/arm/xlnx-versal.c | 115 +++++-- |
65 | arm: All M profile cores are PMSA | 86 | target/arm/cpu.c | 3 +- |
66 | arm: Implement HFNMIENA support for M profile MPU | 87 | target/arm/cpu64.c | 8 +- |
88 | target/arm/helper.c | 183 ++++------ | ||
89 | target/arm/translate-a64.c | 17 - | ||
90 | target/arm/translate-neon.inc.c | 714 +++++++++++++++++++++++++++++++++++++++ | ||
91 | target/arm/translate-vfp.inc.c | 6 - | ||
92 | target/arm/translate.c | 716 +++------------------------------------- | ||
93 | target/arm/Makefile.objs | 18 + | ||
94 | 19 files changed, 1302 insertions(+), 864 deletions(-) | ||
95 | create mode 100644 target/arm/neon-dp.decode | ||
96 | create mode 100644 target/arm/neon-ls.decode | ||
97 | create mode 100644 target/arm/neon-shared.decode | ||
98 | create mode 100644 target/arm/translate-neon.inc.c | ||
67 | 99 | ||
68 | Wei Huang (1): | ||
69 | target/arm: clear PMUVER field of AA64DFR0 when vPMU=off | ||
70 | |||
71 | disas/libvixl/Makefile.objs | 3 + | ||
72 | hw/misc/Makefile.objs | 1 + | ||
73 | target/arm/cpu.h | 118 ++++++++++-- | ||
74 | target/arm/translate.h | 2 +- | ||
75 | hw/arm/aspeed.c | 36 ++++ | ||
76 | hw/arm/virt-acpi-build.c | 4 + | ||
77 | hw/arm/virt.c | 21 +++ | ||
78 | hw/core/loader.c | 3 +- | ||
79 | hw/i2c/aspeed_i2c.c | 65 ++++++- | ||
80 | hw/intc/arm_gicv3_cpuif.c | 50 ++++- | ||
81 | hw/intc/armv7m_nvic.c | 104 +++++++++++ | ||
82 | hw/misc/tmp421.c | 401 ++++++++++++++++++++++++++++++++++++++++ | ||
83 | target/arm/cpu.c | 28 ++- | ||
84 | target/arm/helper.c | 338 ++++++++++++++++++++++----------- | ||
85 | target/arm/machine.c | 7 +- | ||
86 | target/arm/op_helper.c | 3 +- | ||
87 | target/arm/translate-a64.c | 18 +- | ||
88 | target/arm/translate.c | 14 +- | ||
89 | default-configs/arm-softmmu.mak | 1 + | ||
90 | 19 files changed, 1060 insertions(+), 157 deletions(-) | ||
91 | create mode 100644 hw/misc/tmp421.c | ||
92 | diff view generated by jsdifflib |
1 | From: Kamil Rytarowski <n54@gmx.com> | 1 | From: Fredrik Strupe <fredrik@strupe.net> |
---|---|---|---|
2 | 2 | ||
3 | Ensure that C99 macros are defined regardless of the inclusion order of | 3 | According to Arm ARM, VQDMULL is only valid when U=0, while having |
4 | headers in vixl. This is required at least on NetBSD. | 4 | U=1 is unallocated. |
5 | 5 | ||
6 | The vixl/globals.h headers defines __STDC_CONSTANT_MACROS and must be | 6 | Signed-off-by: Fredrik Strupe <fredrik@strupe.net> |
7 | included before other system headers. | 7 | Fixes: 695272dcb976 ("target-arm: Handle UNDEF cases for Neon 3-regs-different-widths") |
8 | |||
9 | This file defines unconditionally the following macros, without altering | ||
10 | the original sources: | ||
11 | - __STDC_CONSTANT_MACROS | ||
12 | - __STDC_LIMIT_MACROS | ||
13 | - __STDC_FORMAT_MACROS | ||
14 | |||
15 | Signed-off-by: Kamil Rytarowski <n54@gmx.com> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20170514051820.15985-1-n54@gmx.com | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 10 | --- |
21 | disas/libvixl/Makefile.objs | 3 +++ | 11 | target/arm/translate.c | 2 +- |
22 | 1 file changed, 3 insertions(+) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
23 | 13 | ||
24 | diff --git a/disas/libvixl/Makefile.objs b/disas/libvixl/Makefile.objs | 14 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/disas/libvixl/Makefile.objs | 16 | --- a/target/arm/translate.c |
27 | +++ b/disas/libvixl/Makefile.objs | 17 | +++ b/target/arm/translate.c |
28 | @@ -XXX,XX +XXX,XX @@ libvixl_OBJS = vixl/utils.o \ | 18 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
29 | # The -Wno-sign-compare is needed only for gcc 4.6, which complains about | 19 | {0, 0, 0, 0}, /* VMLSL */ |
30 | # some signed-unsigned equality comparisons which later gcc versions do not. | 20 | {0, 0, 0, 9}, /* VQDMLSL */ |
31 | $(addprefix $(obj)/,$(libvixl_OBJS)): QEMU_CFLAGS := -I$(SRC_PATH)/disas/libvixl $(QEMU_CFLAGS) -Wno-sign-compare | 21 | {0, 0, 0, 0}, /* Integer VMULL */ |
32 | +# Ensure that C99 macros are defined regardless of the inclusion order of | 22 | - {0, 0, 0, 1}, /* VQDMULL */ |
33 | +# headers in vixl. This is required at least on NetBSD. | 23 | + {0, 0, 0, 9}, /* VQDMULL */ |
34 | +$(addprefix $(obj)/,$(libvixl_OBJS)): QEMU_CFLAGS += -D__STDC_CONSTANT_MACROS -D__STDC_LIMIT_MACROS -D__STDC_FORMAT_MACROS | 24 | {0, 0, 0, 0xa}, /* Polynomial VMULL */ |
35 | 25 | {0, 0, 0, 7}, /* Reserved: always UNDEF */ | |
36 | common-obj-$(CONFIG_ARM_A64_DIS) += $(libvixl_OBJS) | 26 | }; |
37 | -- | 27 | -- |
38 | 2.7.4 | 28 | 2.20.1 |
39 | 29 | ||
40 | 30 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Improve the "-d mmu" tracing for the PMSAv7 MPU translation | 3 | By using the TYPE_* definitions for devices, we can: |
4 | process as an aid in debugging guest MPU configurations: | 4 | - quickly find where devices are used with 'git-grep' |
5 | * fix a missing newline for a guest-error log | 5 | - easily rename a device (one-line change). |
6 | * report the region number with guest-error or unimp | ||
7 | logs of bad region register values | ||
8 | * add a log message for the overall result of the lookup | ||
9 | * print "0x" prefix for hex values | ||
10 | 6 | ||
11 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | Message-id: 20200428154650.21991-1-f4bug@amsat.org |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Message-id: 1493122030-32191-9-git-send-email-peter.maydell@linaro.org | ||
15 | [PMM: a little tidyup, report region number in all messages | ||
16 | rather than just one] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 11 | --- |
19 | target/arm/helper.c | 39 +++++++++++++++++++++++++++------------ | 12 | hw/arm/mps2-tz.c | 2 +- |
20 | 1 file changed, 27 insertions(+), 12 deletions(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
21 | 14 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 17 | --- a/hw/arm/mps2-tz.c |
25 | +++ b/target/arm/helper.c | 18 | +++ b/hw/arm/mps2-tz.c |
26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 19 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) |
27 | } | 20 | exit(EXIT_FAILURE); |
28 | |||
29 | if (!rsize) { | ||
30 | - qemu_log_mask(LOG_GUEST_ERROR, "DRSR.Rsize field can not be 0"); | ||
31 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
32 | + "DRSR[%d]: Rsize field cannot be 0\n", n); | ||
33 | continue; | ||
34 | } | ||
35 | rsize++; | ||
36 | rmask = (1ull << rsize) - 1; | ||
37 | |||
38 | if (base & rmask) { | ||
39 | - qemu_log_mask(LOG_GUEST_ERROR, "DRBAR %" PRIx32 " misaligned " | ||
40 | - "to DRSR region size, mask = %" PRIx32, | ||
41 | - base, rmask); | ||
42 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
43 | + "DRBAR[%d]: 0x%" PRIx32 " misaligned " | ||
44 | + "to DRSR region size, mask = 0x%" PRIx32 "\n", | ||
45 | + n, base, rmask); | ||
46 | continue; | ||
47 | } | ||
48 | |||
49 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
50 | } | ||
51 | } | ||
52 | if (rsize < TARGET_PAGE_BITS) { | ||
53 | - qemu_log_mask(LOG_UNIMP, "No support for MPU (sub)region" | ||
54 | + qemu_log_mask(LOG_UNIMP, | ||
55 | + "DRSR[%d]: No support for MPU (sub)region " | ||
56 | "alignment of %" PRIu32 " bits. Minimum is %d\n", | ||
57 | - rsize, TARGET_PAGE_BITS); | ||
58 | + n, rsize, TARGET_PAGE_BITS); | ||
59 | continue; | ||
60 | } | ||
61 | if (srdis) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
63 | break; | ||
64 | default: | ||
65 | qemu_log_mask(LOG_GUEST_ERROR, | ||
66 | - "Bad value for AP bits in DRACR %" | ||
67 | - PRIx32 "\n", ap); | ||
68 | + "DRACR[%d]: Bad value for AP bits: 0x%" | ||
69 | + PRIx32 "\n", n, ap); | ||
70 | } | ||
71 | } else { /* Priv. mode AP bits decoding */ | ||
72 | switch (ap) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
74 | break; | ||
75 | default: | ||
76 | qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | - "Bad value for AP bits in DRACR %" | ||
78 | - PRIx32 "\n", ap); | ||
79 | + "DRACR[%d]: Bad value for AP bits: 0x%" | ||
80 | + PRIx32 "\n", n, ap); | ||
81 | } | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
85 | */ | ||
86 | if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
87 | arm_feature(env, ARM_FEATURE_V7)) { | ||
88 | + bool ret; | ||
89 | *page_size = TARGET_PAGE_SIZE; | ||
90 | - return get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
91 | - phys_ptr, prot, fsr); | ||
92 | + ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
93 | + phys_ptr, prot, fsr); | ||
94 | + qemu_log_mask(CPU_LOG_MMU, "PMSAv7 MPU lookup for %s at 0x%08" PRIx32 | ||
95 | + " mmu_idx %u -> %s (prot %c%c%c)\n", | ||
96 | + access_type == 1 ? "reading" : | ||
97 | + (access_type == 2 ? "writing" : "execute"), | ||
98 | + (uint32_t)address, mmu_idx, | ||
99 | + ret ? "Miss" : "Hit", | ||
100 | + *prot & PAGE_READ ? 'r' : '-', | ||
101 | + *prot & PAGE_WRITE ? 'w' : '-', | ||
102 | + *prot & PAGE_EXEC ? 'x' : '-'); | ||
103 | + | ||
104 | + return ret; | ||
105 | } | 21 | } |
106 | 22 | ||
107 | if (regime_translation_disabled(env, mmu_idx)) { | 23 | - sysbus_init_child_obj(OBJECT(machine), "iotkit", &mms->iotkit, |
24 | + sysbus_init_child_obj(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | ||
25 | sizeof(mms->iotkit), mmc->armsse_type); | ||
26 | iotkitdev = DEVICE(&mms->iotkit); | ||
27 | object_property_set_link(OBJECT(&mms->iotkit), OBJECT(system_memory), | ||
108 | -- | 28 | -- |
109 | 2.7.4 | 29 | 2.20.1 |
110 | 30 | ||
111 | 31 | diff view generated by jsdifflib |
1 | The M profile CPU's MPU has an awkward corner case which we | 1 | We define ARMMMUIdx_Stage2 as being an MMU index which uses a QEMU |
---|---|---|---|
2 | would like to implement with a different MMU index. | 2 | TLB. However we never actually use the TLB -- all stage 2 lookups |
3 | 3 | are done by direct calls to get_phys_addr_lpae() followed by a | |
4 | We can avoid having to bump the number of MMU modes ARM | 4 | physical address load via address_space_ld*(). |
5 | uses, because some of our existing MMU indexes are only | 5 | |
6 | used by non-M-profile CPUs, so we can borrow one. | 6 | Remove Stage2 from the list of ARM MMU indexes which correspond to |
7 | To avoid that getting too confusing, clean up the code | 7 | real core MMU indexes, and instead put it in the set of "NOTLB" ARM |
8 | to try to keep the two meanings of the index separate. | 8 | MMU indexes. |
9 | 9 | ||
10 | Instead of ARMMMUIdx enum values being identical to core QEMU | 10 | This allows us to drop NB_MMU_MODES to 11. It also means we can |
11 | MMU index values, they are now the core index values with some | 11 | safely add support for the ARMv8.3-TTS2UXN extension, which adds |
12 | high bits set. Any particular CPU always uses the same high | 12 | permission bits to the stage 2 descriptors which define execute |
13 | bits (so eventually A profile cores and M profile cores will | 13 | permission separatel for EL0 and EL1; supporting that while keeping |
14 | use different bits). New functions arm_to_core_mmu_idx() | 14 | Stage2 in a QEMU TLB would require us to use separate TLBs for |
15 | and core_to_arm_mmu_idx() convert between the two. | 15 | "Stage2 for an EL0 access" and "Stage2 for an EL1 access", which is a |
16 | 16 | lot of extra complication given we aren't even using the QEMU TLB. | |
17 | In general core index values are stored in 'int' types, and | 17 | |
18 | ARM values are stored in ARMMMUIdx types. | 18 | In the process of updating the comment on our MMU index use, |
19 | fix a couple of other minor errors: | ||
20 | * NS EL2 EL2&0 was missing from the list in the comment | ||
21 | * some text hadn't been updated from when we bumped NB_MMU_MODES | ||
22 | above 8 | ||
19 | 23 | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | Message-id: 1493122030-32191-3-git-send-email-peter.maydell@linaro.org | 25 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
26 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
27 | Message-id: 20200330210400.11724-2-peter.maydell@linaro.org | ||
22 | --- | 28 | --- |
23 | target/arm/cpu.h | 71 ++++++++++++++++----- | 29 | target/arm/cpu-param.h | 2 +- |
24 | target/arm/translate.h | 2 +- | 30 | target/arm/cpu.h | 21 +++++--- |
25 | target/arm/helper.c | 151 ++++++++++++++++++++++++--------------------- | 31 | target/arm/helper.c | 112 ++++------------------------------------- |
26 | target/arm/op_helper.c | 3 +- | 32 | 3 files changed, 27 insertions(+), 108 deletions(-) |
27 | target/arm/translate-a64.c | 18 ++++-- | 33 | |
28 | target/arm/translate.c | 10 +-- | 34 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h |
29 | 6 files changed, 156 insertions(+), 99 deletions(-) | 35 | index XXXXXXX..XXXXXXX 100644 |
30 | 36 | --- a/target/arm/cpu-param.h | |
37 | +++ b/target/arm/cpu-param.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | # define TARGET_PAGE_BITS_MIN 10 | ||
40 | #endif | ||
41 | |||
42 | -#define NB_MMU_MODES 12 | ||
43 | +#define NB_MMU_MODES 11 | ||
44 | |||
45 | #endif | ||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 46 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
32 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.h | 48 | --- a/target/arm/cpu.h |
34 | +++ b/target/arm/cpu.h | 49 | +++ b/target/arm/cpu.h |
35 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 50 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); |
36 | * for the accesses done as part of a stage 1 page table walk, rather than | 51 | * handling via the TLB. The only way to do a stage 1 translation without |
37 | * having to walk the stage 2 page table over and over.) | 52 | * the immediate stage 2 translation is via the ATS or AT system insns, |
53 | * which can be slow-pathed and always do a page table walk. | ||
54 | + * The only use of stage 2 translations is either as part of an s1+2 | ||
55 | + * lookup or when loading the descriptors during a stage 1 page table walk, | ||
56 | + * and in both those cases we don't use the TLB. | ||
57 | * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3" | ||
58 | * translation regimes, because they map reasonably well to each other | ||
59 | * and they can't both be active at the same time. | ||
60 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); | ||
61 | * NS EL1 EL1&0 stage 1+2 (aka NS PL1) | ||
62 | * NS EL1 EL1&0 stage 1+2 +PAN | ||
63 | * NS EL0 EL2&0 | ||
64 | + * NS EL2 EL2&0 | ||
65 | * NS EL2 EL2&0 +PAN | ||
66 | * NS EL2 (aka NS PL2) | ||
67 | * S EL0 EL1&0 (aka S PL0) | ||
68 | * S EL1 EL1&0 (not used if EL3 is 32 bit) | ||
69 | * S EL1 EL1&0 +PAN | ||
70 | * S EL3 (aka S PL1) | ||
71 | - * NS EL1&0 stage 2 | ||
38 | * | 72 | * |
39 | + * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code | 73 | - * for a total of 12 different mmu_idx. |
40 | + * are not quite the same -- different CPU types (most notably M profile | 74 | + * for a total of 11 different mmu_idx. |
41 | + * vs A/R profile) would like to use MMU indexes with different semantics, | 75 | * |
42 | + * but since we don't ever need to use all of those in a single CPU we | 76 | * R profile CPUs have an MPU, but can use the same set of MMU indexes |
43 | + * can avoid setting NB_MMU_MODES to more than 8. The lower bits of | 77 | * as A profile. They only need to distinguish NS EL0 and NS EL1 (and |
44 | + * ARMMMUIdx are the core TLB mmu index, and the higher bits are always | 78 | @@ -XXX,XX +XXX,XX @@ bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync); |
45 | + * the same for any particular CPU. | 79 | * are not quite the same -- different CPU types (most notably M profile |
46 | + * Variables of type ARMMUIdx are always full values, and the core | 80 | * vs A/R profile) would like to use MMU indexes with different semantics, |
47 | + * index values are in variables of type 'int'. | 81 | * but since we don't ever need to use all of those in a single CPU we |
48 | + * | 82 | - * can avoid setting NB_MMU_MODES to more than 8. The lower bits of |
49 | * Our enumeration includes at the end some entries which are not "true" | 83 | + * can avoid having to set NB_MMU_MODES to "total number of A profile MMU |
50 | * mmu_idx values in that they don't have corresponding TLBs and are only | 84 | + * modes + total number of M profile MMU modes". The lower bits of |
51 | * valid for doing slow path page table walks. | 85 | * ARMMMUIdx are the core TLB mmu index, and the higher bits are always |
52 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 86 | * the same for any particular CPU. |
53 | * of the AT/ATS operations. | 87 | * Variables of type ARMMUIdx are always full values, and the core |
54 | * The values used are carefully arranged to make mmu_idx => EL lookup easy. | 88 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
55 | */ | 89 | ARMMMUIdx_SE10_1_PAN = 9 | ARM_MMU_IDX_A, |
56 | +#define ARM_MMU_IDX_A 0x10 /* A profile (and M profile, for the moment) */ | 90 | ARMMMUIdx_SE3 = 10 | ARM_MMU_IDX_A, |
57 | +#define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | 91 | |
58 | + | 92 | - ARMMMUIdx_Stage2 = 11 | ARM_MMU_IDX_A, |
59 | +#define ARM_MMU_IDX_TYPE_MASK (~0x7) | 93 | - |
60 | +#define ARM_MMU_IDX_COREIDX_MASK 0x7 | 94 | /* |
61 | + | 95 | * These are not allocated TLBs and are used only for AT system |
62 | typedef enum ARMMMUIdx { | ||
63 | - ARMMMUIdx_S12NSE0 = 0, | ||
64 | - ARMMMUIdx_S12NSE1 = 1, | ||
65 | - ARMMMUIdx_S1E2 = 2, | ||
66 | - ARMMMUIdx_S1E3 = 3, | ||
67 | - ARMMMUIdx_S1SE0 = 4, | ||
68 | - ARMMMUIdx_S1SE1 = 5, | ||
69 | - ARMMMUIdx_S2NS = 6, | ||
70 | + ARMMMUIdx_S12NSE0 = 0 | ARM_MMU_IDX_A, | ||
71 | + ARMMMUIdx_S12NSE1 = 1 | ARM_MMU_IDX_A, | ||
72 | + ARMMMUIdx_S1E2 = 2 | ARM_MMU_IDX_A, | ||
73 | + ARMMMUIdx_S1E3 = 3 | ARM_MMU_IDX_A, | ||
74 | + ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
75 | + ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
76 | + ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
77 | /* Indexes below here don't have TLBs and are used only for AT system | ||
78 | * instructions or for the first stage of an S12 page table walk. | 96 | * instructions or for the first stage of an S12 page table walk. |
79 | */ | 97 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
80 | - ARMMMUIdx_S1NSE0 = 7, | 98 | ARMMMUIdx_Stage1_E0 = 0 | ARM_MMU_IDX_NOTLB, |
81 | - ARMMMUIdx_S1NSE1 = 8, | 99 | ARMMMUIdx_Stage1_E1 = 1 | ARM_MMU_IDX_NOTLB, |
82 | + ARMMMUIdx_S1NSE0 = 0 | ARM_MMU_IDX_NOTLB, | 100 | ARMMMUIdx_Stage1_E1_PAN = 2 | ARM_MMU_IDX_NOTLB, |
83 | + ARMMMUIdx_S1NSE1 = 1 | ARM_MMU_IDX_NOTLB, | 101 | + /* |
84 | } ARMMMUIdx; | 102 | + * Not allocated a TLB: used only for second stage of an S12 page |
85 | 103 | + * table walk, or for descriptor loads during first stage of an S1 | |
86 | +/* Bit macros for the core-mmu-index values for each index, | 104 | + * page table walk. Note that if we ever want to have a TLB for this |
87 | + * for use when calling tlb_flush_by_mmuidx() and friends. | 105 | + * then various TLB flush insns which currently are no-ops or flush |
88 | + */ | 106 | + * only stage 1 MMU indexes will need to change to flush stage 2. |
89 | +typedef enum ARMMMUIdxBit { | 107 | + */ |
90 | + ARMMMUIdxBit_S12NSE0 = 1 << 0, | 108 | + ARMMMUIdx_Stage2 = 3 | ARM_MMU_IDX_NOTLB, |
91 | + ARMMMUIdxBit_S12NSE1 = 1 << 1, | 109 | |
92 | + ARMMMUIdxBit_S1E2 = 1 << 2, | 110 | /* |
93 | + ARMMMUIdxBit_S1E3 = 1 << 3, | 111 | * M-profile. |
94 | + ARMMMUIdxBit_S1SE0 = 1 << 4, | 112 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { |
95 | + ARMMMUIdxBit_S1SE1 = 1 << 5, | 113 | TO_CORE_BIT(SE10_1), |
96 | + ARMMMUIdxBit_S2NS = 1 << 6, | 114 | TO_CORE_BIT(SE10_1_PAN), |
97 | +} ARMMMUIdxBit; | 115 | TO_CORE_BIT(SE3), |
98 | + | 116 | - TO_CORE_BIT(Stage2), |
99 | #define MMU_USER_IDX 0 | 117 | |
100 | 118 | TO_CORE_BIT(MUser), | |
101 | +static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | 119 | TO_CORE_BIT(MPriv), |
102 | +{ | ||
103 | + return mmu_idx & ARM_MMU_IDX_COREIDX_MASK; | ||
104 | +} | ||
105 | + | ||
106 | +static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
107 | +{ | ||
108 | + return mmu_idx | ARM_MMU_IDX_A; | ||
109 | +} | ||
110 | + | ||
111 | /* Return the exception level we're running at if this is our mmu_idx */ | ||
112 | static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
113 | { | ||
114 | - assert(mmu_idx < ARMMMUIdx_S2NS); | ||
115 | - return mmu_idx & 3; | ||
116 | + switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) { | ||
117 | + case ARM_MMU_IDX_A: | ||
118 | + return mmu_idx & 3; | ||
119 | + default: | ||
120 | + g_assert_not_reached(); | ||
121 | + } | ||
122 | } | ||
123 | |||
124 | /* Determine the current mmu_idx to use for normal loads/stores */ | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
126 | int el = arm_current_el(env); | ||
127 | |||
128 | if (el < 2 && arm_is_secure_below_el3(env)) { | ||
129 | - return ARMMMUIdx_S1SE0 + el; | ||
130 | + return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0 + el); | ||
131 | } | ||
132 | return el; | ||
133 | } | ||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
135 | static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
136 | target_ulong *cs_base, uint32_t *flags) | ||
137 | { | ||
138 | - ARMMMUIdx mmu_idx = cpu_mmu_index(env, false); | ||
139 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
140 | if (is_a64(env)) { | ||
141 | *pc = env->pc; | ||
142 | *flags = ARM_TBFLAG_AARCH64_STATE_MASK; | ||
143 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc, | ||
144 | << ARM_TBFLAG_XSCALE_CPAR_SHIFT); | ||
145 | } | ||
146 | |||
147 | - *flags |= (mmu_idx << ARM_TBFLAG_MMUIDX_SHIFT); | ||
148 | + *flags |= (arm_to_core_mmu_idx(mmu_idx) << ARM_TBFLAG_MMUIDX_SHIFT); | ||
149 | |||
150 | /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine | ||
151 | * states defined in the ARM ARM for software singlestep: | ||
152 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate.h | ||
155 | +++ b/target/arm/translate.h | ||
156 | @@ -XXX,XX +XXX,XX @@ static inline int arm_dc_feature(DisasContext *dc, int feature) | ||
157 | |||
158 | static inline int get_mem_index(DisasContext *s) | ||
159 | { | ||
160 | - return s->mmu_idx; | ||
161 | + return arm_to_core_mmu_idx(s->mmu_idx); | ||
162 | } | ||
163 | |||
164 | /* Function used to determine the target exception EL when otherwise not known | ||
165 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 120 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
166 | index XXXXXXX..XXXXXXX 100644 | 121 | index XXXXXXX..XXXXXXX 100644 |
167 | --- a/target/arm/helper.c | 122 | --- a/target/arm/helper.c |
168 | +++ b/target/arm/helper.c | 123 | +++ b/target/arm/helper.c |
169 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, | 124 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri, |
170 | CPUState *cs = ENV_GET_CPU(env); | ||
171 | |||
172 | tlb_flush_by_mmuidx(cs, | 125 | tlb_flush_by_mmuidx(cs, |
173 | - (1 << ARMMMUIdx_S12NSE1) | | 126 | ARMMMUIdxBit_E10_1 | |
174 | - (1 << ARMMMUIdx_S12NSE0) | | 127 | ARMMMUIdxBit_E10_1_PAN | |
175 | - (1 << ARMMMUIdx_S2NS)); | 128 | - ARMMMUIdxBit_E10_0 | |
176 | + ARMMMUIdxBit_S12NSE1 | | 129 | - ARMMMUIdxBit_Stage2); |
177 | + ARMMMUIdxBit_S12NSE0 | | 130 | + ARMMMUIdxBit_E10_0); |
178 | + ARMMMUIdxBit_S2NS); | ||
179 | } | 131 | } |
180 | 132 | ||
181 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 133 | static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
182 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 134 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
183 | CPUState *cs = ENV_GET_CPU(env); | ||
184 | |||
185 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | 135 | tlb_flush_by_mmuidx_all_cpus_synced(cs, |
186 | - (1 << ARMMMUIdx_S12NSE1) | | 136 | ARMMMUIdxBit_E10_1 | |
187 | - (1 << ARMMMUIdx_S12NSE0) | | 137 | ARMMMUIdxBit_E10_1_PAN | |
188 | - (1 << ARMMMUIdx_S2NS)); | 138 | - ARMMMUIdxBit_E10_0 | |
189 | + ARMMMUIdxBit_S12NSE1 | | 139 | - ARMMMUIdxBit_Stage2); |
190 | + ARMMMUIdxBit_S12NSE0 | | 140 | + ARMMMUIdxBit_E10_0); |
191 | + ARMMMUIdxBit_S2NS); | ||
192 | } | 141 | } |
193 | 142 | ||
194 | static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | 143 | -static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, |
195 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_write(CPUARMState *env, const ARMCPRegInfo *ri, | 144 | - uint64_t value) |
196 | 145 | -{ | |
197 | pageaddr = sextract64(value << 12, 0, 40); | 146 | - /* Invalidate by IPA. This has to invalidate any structures that |
198 | 147 | - * contain only stage 2 translation information, but does not need | |
199 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S2NS)); | 148 | - * to apply to structures that contain combined stage 1 and stage 2 |
200 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | 149 | - * translation information. |
201 | } | 150 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. |
202 | 151 | - */ | |
203 | static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 152 | - CPUState *cs = env_cpu(env); |
204 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 153 | - uint64_t pageaddr; |
205 | pageaddr = sextract64(value << 12, 0, 40); | 154 | - |
206 | 155 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | |
207 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | 156 | - return; |
208 | - (1 << ARMMMUIdx_S2NS)); | 157 | - } |
209 | + ARMMMUIdxBit_S2NS); | 158 | - |
210 | } | 159 | - pageaddr = sextract64(value << 12, 0, 40); |
160 | - | ||
161 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); | ||
162 | -} | ||
163 | - | ||
164 | -static void tlbiipas2_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
165 | - uint64_t value) | ||
166 | -{ | ||
167 | - CPUState *cs = env_cpu(env); | ||
168 | - uint64_t pageaddr; | ||
169 | - | ||
170 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { | ||
171 | - return; | ||
172 | - } | ||
173 | - | ||
174 | - pageaddr = sextract64(value << 12, 0, 40); | ||
175 | - | ||
176 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
177 | - ARMMMUIdxBit_Stage2); | ||
178 | -} | ||
211 | 179 | ||
212 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | 180 | static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, |
213 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | 181 | uint64_t value) |
214 | { | ||
215 | CPUState *cs = ENV_GET_CPU(env); | ||
216 | |||
217 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E2)); | ||
218 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
219 | } | ||
220 | |||
221 | static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
222 | @@ -XXX,XX +XXX,XX @@ static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
223 | { | ||
224 | CPUState *cs = ENV_GET_CPU(env); | ||
225 | |||
226 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E2)); | ||
227 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | ||
228 | } | ||
229 | |||
230 | static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
231 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
232 | CPUState *cs = ENV_GET_CPU(env); | ||
233 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
234 | |||
235 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E2)); | ||
236 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | ||
237 | } | ||
238 | |||
239 | static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | @@ -XXX,XX +XXX,XX @@ static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
241 | uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12); | ||
242 | |||
243 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
244 | - (1 << ARMMMUIdx_S1E2)); | ||
245 | + ARMMMUIdxBit_S1E2); | ||
246 | } | ||
247 | |||
248 | static const ARMCPRegInfo cp_reginfo[] = { | ||
249 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 182 | @@ -XXX,XX +XXX,XX @@ static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
250 | /* Accesses to VTTBR may change the VMID so we must flush the TLB. */ | ||
251 | if (raw_read(env, ri) != value) { | ||
252 | tlb_flush_by_mmuidx(cs, | 183 | tlb_flush_by_mmuidx(cs, |
253 | - (1 << ARMMMUIdx_S12NSE1) | | 184 | ARMMMUIdxBit_E10_1 | |
254 | - (1 << ARMMMUIdx_S12NSE0) | | 185 | ARMMMUIdxBit_E10_1_PAN | |
255 | - (1 << ARMMMUIdx_S2NS)); | 186 | - ARMMMUIdxBit_E10_0 | |
256 | + ARMMMUIdxBit_S12NSE1 | | 187 | - ARMMMUIdxBit_Stage2); |
257 | + ARMMMUIdxBit_S12NSE0 | | 188 | + ARMMMUIdxBit_E10_0); |
258 | + ARMMMUIdxBit_S2NS); | ||
259 | raw_write(env, ri, value); | 189 | raw_write(env, ri, value); |
260 | } | 190 | } |
261 | } | 191 | } |
262 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | 192 | @@ -XXX,XX +XXX,XX @@ static int alle1_tlbmask(CPUARMState *env) |
263 | 193 | return ARMMMUIdxBit_SE10_1 | | |
264 | if (arm_is_secure_below_el3(env)) { | 194 | ARMMMUIdxBit_SE10_1_PAN | |
265 | tlb_flush_by_mmuidx(cs, | 195 | ARMMMUIdxBit_SE10_0; |
266 | - (1 << ARMMMUIdx_S1SE1) | | 196 | - } else if (arm_feature(env, ARM_FEATURE_EL2)) { |
267 | - (1 << ARMMMUIdx_S1SE0)); | 197 | - return ARMMMUIdxBit_E10_1 | |
268 | + ARMMMUIdxBit_S1SE1 | | 198 | - ARMMMUIdxBit_E10_1_PAN | |
269 | + ARMMMUIdxBit_S1SE0); | 199 | - ARMMMUIdxBit_E10_0 | |
200 | - ARMMMUIdxBit_Stage2; | ||
270 | } else { | 201 | } else { |
271 | tlb_flush_by_mmuidx(cs, | 202 | return ARMMMUIdxBit_E10_1 | |
272 | - (1 << ARMMMUIdx_S12NSE1) | | 203 | ARMMMUIdxBit_E10_1_PAN | |
273 | - (1 << ARMMMUIdx_S12NSE0)); | 204 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
274 | + ARMMMUIdxBit_S12NSE1 | | 205 | ARMMMUIdxBit_SE3); |
275 | + ARMMMUIdxBit_S12NSE0); | ||
276 | } | ||
277 | } | 206 | } |
278 | 207 | ||
279 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 208 | -static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, |
280 | 209 | - uint64_t value) | |
281 | if (sec) { | 210 | -{ |
282 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | 211 | - /* Invalidate by IPA. This has to invalidate any structures that |
283 | - (1 << ARMMMUIdx_S1SE1) | | 212 | - * contain only stage 2 translation information, but does not need |
284 | - (1 << ARMMMUIdx_S1SE0)); | 213 | - * to apply to structures that contain combined stage 1 and stage 2 |
285 | + ARMMMUIdxBit_S1SE1 | | 214 | - * translation information. |
286 | + ARMMMUIdxBit_S1SE0); | 215 | - * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero. |
287 | } else { | 216 | - */ |
288 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | 217 | - ARMCPU *cpu = env_archcpu(env); |
289 | - (1 << ARMMMUIdx_S12NSE1) | | 218 | - CPUState *cs = CPU(cpu); |
290 | - (1 << ARMMMUIdx_S12NSE0)); | 219 | - uint64_t pageaddr; |
291 | + ARMMMUIdxBit_S12NSE1 | | 220 | - |
292 | + ARMMMUIdxBit_S12NSE0); | 221 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { |
293 | } | 222 | - return; |
294 | } | 223 | - } |
295 | 224 | - | |
296 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri, | 225 | - pageaddr = sextract64(value << 12, 0, 48); |
297 | 226 | - | |
298 | if (arm_is_secure_below_el3(env)) { | 227 | - tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_Stage2); |
299 | tlb_flush_by_mmuidx(cs, | 228 | -} |
300 | - (1 << ARMMMUIdx_S1SE1) | | 229 | - |
301 | - (1 << ARMMMUIdx_S1SE0)); | 230 | -static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, |
302 | + ARMMMUIdxBit_S1SE1 | | 231 | - uint64_t value) |
303 | + ARMMMUIdxBit_S1SE0); | 232 | -{ |
304 | } else { | 233 | - CPUState *cs = env_cpu(env); |
305 | if (arm_feature(env, ARM_FEATURE_EL2)) { | 234 | - uint64_t pageaddr; |
306 | tlb_flush_by_mmuidx(cs, | 235 | - |
307 | - (1 << ARMMMUIdx_S12NSE1) | | 236 | - if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) { |
308 | - (1 << ARMMMUIdx_S12NSE0) | | 237 | - return; |
309 | - (1 << ARMMMUIdx_S2NS)); | 238 | - } |
310 | + ARMMMUIdxBit_S12NSE1 | | 239 | - |
311 | + ARMMMUIdxBit_S12NSE0 | | 240 | - pageaddr = sextract64(value << 12, 0, 48); |
312 | + ARMMMUIdxBit_S2NS); | 241 | - |
313 | } else { | 242 | - tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, |
314 | tlb_flush_by_mmuidx(cs, | 243 | - ARMMMUIdxBit_Stage2); |
315 | - (1 << ARMMMUIdx_S12NSE1) | | 244 | -} |
316 | - (1 << ARMMMUIdx_S12NSE0)); | 245 | - |
317 | + ARMMMUIdxBit_S12NSE1 | | 246 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, |
318 | + ARMMMUIdxBit_S12NSE0); | 247 | bool isread) |
319 | } | ||
320 | } | ||
321 | } | ||
322 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
323 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
324 | CPUState *cs = CPU(cpu); | ||
325 | |||
326 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E2)); | ||
327 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E2); | ||
328 | } | ||
329 | |||
330 | static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
331 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
332 | ARMCPU *cpu = arm_env_get_cpu(env); | ||
333 | CPUState *cs = CPU(cpu); | ||
334 | |||
335 | - tlb_flush_by_mmuidx(cs, (1 << ARMMMUIdx_S1E3)); | ||
336 | + tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_S1E3); | ||
337 | } | ||
338 | |||
339 | static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
340 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
341 | |||
342 | if (sec) { | ||
343 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
344 | - (1 << ARMMMUIdx_S1SE1) | | ||
345 | - (1 << ARMMMUIdx_S1SE0)); | ||
346 | + ARMMMUIdxBit_S1SE1 | | ||
347 | + ARMMMUIdxBit_S1SE0); | ||
348 | } else if (has_el2) { | ||
349 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
350 | - (1 << ARMMMUIdx_S12NSE1) | | ||
351 | - (1 << ARMMMUIdx_S12NSE0) | | ||
352 | - (1 << ARMMMUIdx_S2NS)); | ||
353 | + ARMMMUIdxBit_S12NSE1 | | ||
354 | + ARMMMUIdxBit_S12NSE0 | | ||
355 | + ARMMMUIdxBit_S2NS); | ||
356 | } else { | ||
357 | tlb_flush_by_mmuidx_all_cpus_synced(cs, | ||
358 | - (1 << ARMMMUIdx_S12NSE1) | | ||
359 | - (1 << ARMMMUIdx_S12NSE0)); | ||
360 | + ARMMMUIdxBit_S12NSE1 | | ||
361 | + ARMMMUIdxBit_S12NSE0); | ||
362 | } | ||
363 | } | ||
364 | |||
365 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
366 | { | 248 | { |
367 | CPUState *cs = ENV_GET_CPU(env); | 249 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
368 | 250 | .writefn = tlbi_aa64_vae1_write }, | |
369 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E2)); | 251 | { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64, |
370 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E2); | 252 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, |
371 | } | 253 | - .access = PL2_W, .type = ARM_CP_NO_RAW, |
372 | 254 | - .writefn = tlbi_aa64_ipas2e1is_write }, | |
373 | static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 255 | + .access = PL2_W, .type = ARM_CP_NOP }, |
374 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 256 | { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64, |
375 | { | 257 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, |
376 | CPUState *cs = ENV_GET_CPU(env); | 258 | - .access = PL2_W, .type = ARM_CP_NO_RAW, |
377 | 259 | - .writefn = tlbi_aa64_ipas2e1is_write }, | |
378 | - tlb_flush_by_mmuidx_all_cpus_synced(cs, (1 << ARMMMUIdx_S1E3)); | 260 | + .access = PL2_W, .type = ARM_CP_NOP }, |
379 | + tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_S1E3); | 261 | { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64, |
380 | } | 262 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4, |
381 | 263 | .access = PL2_W, .type = ARM_CP_NO_RAW, | |
382 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | 264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
383 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | 265 | .writefn = tlbi_aa64_alle1is_write }, |
384 | 266 | { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64, | |
385 | if (arm_is_secure_below_el3(env)) { | 267 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, |
386 | tlb_flush_page_by_mmuidx(cs, pageaddr, | 268 | - .access = PL2_W, .type = ARM_CP_NO_RAW, |
387 | - (1 << ARMMMUIdx_S1SE1) | | 269 | - .writefn = tlbi_aa64_ipas2e1_write }, |
388 | - (1 << ARMMMUIdx_S1SE0)); | 270 | + .access = PL2_W, .type = ARM_CP_NOP }, |
389 | + ARMMMUIdxBit_S1SE1 | | 271 | { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64, |
390 | + ARMMMUIdxBit_S1SE0); | 272 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, |
391 | } else { | 273 | - .access = PL2_W, .type = ARM_CP_NO_RAW, |
392 | tlb_flush_page_by_mmuidx(cs, pageaddr, | 274 | - .writefn = tlbi_aa64_ipas2e1_write }, |
393 | - (1 << ARMMMUIdx_S12NSE1) | | 275 | + .access = PL2_W, .type = ARM_CP_NOP }, |
394 | - (1 << ARMMMUIdx_S12NSE0)); | 276 | { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64, |
395 | + ARMMMUIdxBit_S12NSE1 | | 277 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4, |
396 | + ARMMMUIdxBit_S12NSE0); | 278 | .access = PL2_W, .type = ARM_CP_NO_RAW, |
397 | } | 279 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
398 | } | 280 | .writefn = tlbimva_hyp_is_write }, |
399 | 281 | { .name = "TLBIIPAS2", | |
400 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | 282 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1, |
401 | CPUState *cs = CPU(cpu); | 283 | - .type = ARM_CP_NO_RAW, .access = PL2_W, |
402 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | 284 | - .writefn = tlbiipas2_write }, |
403 | 285 | + .type = ARM_CP_NOP, .access = PL2_W }, | |
404 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E2)); | 286 | { .name = "TLBIIPAS2IS", |
405 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E2); | 287 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, |
406 | } | 288 | - .type = ARM_CP_NO_RAW, .access = PL2_W, |
407 | 289 | - .writefn = tlbiipas2_is_write }, | |
408 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | 290 | + .type = ARM_CP_NOP, .access = PL2_W }, |
409 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | 291 | { .name = "TLBIIPAS2L", |
410 | CPUState *cs = CPU(cpu); | 292 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5, |
411 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | 293 | - .type = ARM_CP_NO_RAW, .access = PL2_W, |
412 | 294 | - .writefn = tlbiipas2_write }, | |
413 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S1E3)); | 295 | + .type = ARM_CP_NOP, .access = PL2_W }, |
414 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S1E3); | 296 | { .name = "TLBIIPAS2LIS", |
415 | } | 297 | .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5, |
416 | 298 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | |
417 | static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 299 | - .writefn = tlbiipas2_is_write }, |
418 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 300 | + .type = ARM_CP_NOP, .access = PL2_W }, |
419 | 301 | /* 32 bit cache operations */ | |
420 | if (sec) { | 302 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, |
421 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | 303 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, |
422 | - (1 << ARMMMUIdx_S1SE1) | | ||
423 | - (1 << ARMMMUIdx_S1SE0)); | ||
424 | + ARMMMUIdxBit_S1SE1 | | ||
425 | + ARMMMUIdxBit_S1SE0); | ||
426 | } else { | ||
427 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
428 | - (1 << ARMMMUIdx_S12NSE1) | | ||
429 | - (1 << ARMMMUIdx_S12NSE0)); | ||
430 | + ARMMMUIdxBit_S12NSE1 | | ||
431 | + ARMMMUIdxBit_S12NSE0); | ||
432 | } | ||
433 | } | ||
434 | |||
435 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
436 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
437 | |||
438 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
439 | - (1 << ARMMMUIdx_S1E2)); | ||
440 | + ARMMMUIdxBit_S1E2); | ||
441 | } | ||
442 | |||
443 | static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
444 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
445 | uint64_t pageaddr = sextract64(value << 12, 0, 56); | ||
446 | |||
447 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
448 | - (1 << ARMMMUIdx_S1E3)); | ||
449 | + ARMMMUIdxBit_S1E3); | ||
450 | } | ||
451 | |||
452 | static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
453 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
454 | |||
455 | pageaddr = sextract64(value << 12, 0, 48); | ||
456 | |||
457 | - tlb_flush_page_by_mmuidx(cs, pageaddr, (1 << ARMMMUIdx_S2NS)); | ||
458 | + tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_S2NS); | ||
459 | } | ||
460 | |||
461 | static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
462 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
463 | pageaddr = sextract64(value << 12, 0, 48); | ||
464 | |||
465 | tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr, | ||
466 | - (1 << ARMMMUIdx_S2NS)); | ||
467 | + ARMMMUIdxBit_S2NS); | ||
468 | } | ||
469 | |||
470 | static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
471 | @@ -XXX,XX +XXX,XX @@ static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
472 | return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; | ||
473 | } | ||
474 | |||
475 | +/* Convert a possible stage1+2 MMU index into the appropriate | ||
476 | + * stage 1 MMU index | ||
477 | + */ | ||
478 | +static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx) | ||
479 | +{ | ||
480 | + if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
481 | + mmu_idx += (ARMMMUIdx_S1NSE0 - ARMMMUIdx_S12NSE0); | ||
482 | + } | ||
483 | + return mmu_idx; | ||
484 | +} | ||
485 | + | ||
486 | /* Returns TBI0 value for current regime el */ | ||
487 | uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
488 | { | ||
489 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_regime_tbi0(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
490 | uint32_t el; | ||
491 | |||
492 | /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert | ||
493 | - * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
494 | - */ | ||
495 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
496 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
497 | - } | ||
498 | + * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
499 | + */ | ||
500 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
501 | |||
502 | tcr = regime_tcr(env, mmu_idx); | ||
503 | el = regime_el(env, mmu_idx); | ||
504 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_regime_tbi1(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
505 | uint32_t el; | ||
506 | |||
507 | /* For EL0 and EL1, TBI is controlled by stage 1's TCR, so convert | ||
508 | - * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
509 | - */ | ||
510 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
511 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
512 | - } | ||
513 | + * a stage 1+2 mmu index into the appropriate stage 1 mmu index. | ||
514 | + */ | ||
515 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
516 | |||
517 | tcr = regime_tcr(env, mmu_idx); | ||
518 | el = regime_el(env, mmu_idx); | ||
519 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_using_lpae_format(CPUARMState *env, | ||
520 | * on whether the long or short descriptor format is in use. */ | ||
521 | bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
522 | { | ||
523 | - if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) { | ||
524 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
525 | - } | ||
526 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
527 | |||
528 | return regime_using_lpae_format(env, mmu_idx); | ||
529 | } | ||
530 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
531 | int ret; | ||
532 | |||
533 | ret = get_phys_addr(env, address, access_type, | ||
534 | - mmu_idx + ARMMMUIdx_S1NSE0, &ipa, attrs, | ||
535 | + stage_1_mmu_idx(mmu_idx), &ipa, attrs, | ||
536 | prot, page_size, fsr, fi); | ||
537 | |||
538 | /* If S1 fails or S2 is disabled, return early. */ | ||
539 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
540 | /* | ||
541 | * For non-EL2 CPUs a stage1+stage2 translation is just stage 1. | ||
542 | */ | ||
543 | - mmu_idx += ARMMMUIdx_S1NSE0; | ||
544 | + mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
545 | } | ||
546 | } | ||
547 | |||
548 | @@ -XXX,XX +XXX,XX @@ bool arm_tlb_fill(CPUState *cs, vaddr address, | ||
549 | int ret; | ||
550 | MemTxAttrs attrs = {}; | ||
551 | |||
552 | - ret = get_phys_addr(env, address, access_type, mmu_idx, &phys_addr, | ||
553 | + ret = get_phys_addr(env, address, access_type, | ||
554 | + core_to_arm_mmu_idx(env, mmu_idx), &phys_addr, | ||
555 | &attrs, &prot, &page_size, fsr, fi); | ||
556 | if (!ret) { | ||
557 | /* Map a single [sub]page. */ | ||
558 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
559 | bool ret; | ||
560 | uint32_t fsr; | ||
561 | ARMMMUFaultInfo fi = {}; | ||
562 | + ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false)); | ||
563 | |||
564 | *attrs = (MemTxAttrs) {}; | ||
565 | |||
566 | - ret = get_phys_addr(env, addr, 0, cpu_mmu_index(env, false), &phys_addr, | ||
567 | + ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | ||
568 | attrs, &prot, &page_size, &fsr, &fi); | ||
569 | |||
570 | if (ret) { | ||
571 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
572 | index XXXXXXX..XXXXXXX 100644 | ||
573 | --- a/target/arm/op_helper.c | ||
574 | +++ b/target/arm/op_helper.c | ||
575 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
576 | int target_el; | ||
577 | bool same_el; | ||
578 | uint32_t syn; | ||
579 | + ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); | ||
580 | |||
581 | if (retaddr) { | ||
582 | /* now we have a real cpu fault */ | ||
583 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
584 | /* the DFSR for an alignment fault depends on whether we're using | ||
585 | * the LPAE long descriptor format, or the short descriptor format | ||
586 | */ | ||
587 | - if (arm_s1_regime_using_lpae_format(env, mmu_idx)) { | ||
588 | + if (arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | ||
589 | env->exception.fsr = (1 << 9) | 0x21; | ||
590 | } else { | ||
591 | env->exception.fsr = 0x1; | ||
592 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
593 | index XXXXXXX..XXXXXXX 100644 | ||
594 | --- a/target/arm/translate-a64.c | ||
595 | +++ b/target/arm/translate-a64.c | ||
596 | @@ -XXX,XX +XXX,XX @@ void a64_translate_init(void) | ||
597 | offsetof(CPUARMState, exclusive_high), "exclusive_high"); | ||
598 | } | ||
599 | |||
600 | -static inline ARMMMUIdx get_a64_user_mem_index(DisasContext *s) | ||
601 | +static inline int get_a64_user_mem_index(DisasContext *s) | ||
602 | { | ||
603 | - /* Return the mmu_idx to use for A64 "unprivileged load/store" insns: | ||
604 | + /* Return the core mmu_idx to use for A64 "unprivileged load/store" insns: | ||
605 | * if EL1, access as if EL0; otherwise access at current EL | ||
606 | */ | ||
607 | + ARMMMUIdx useridx; | ||
608 | + | ||
609 | switch (s->mmu_idx) { | ||
610 | case ARMMMUIdx_S12NSE1: | ||
611 | - return ARMMMUIdx_S12NSE0; | ||
612 | + useridx = ARMMMUIdx_S12NSE0; | ||
613 | + break; | ||
614 | case ARMMMUIdx_S1SE1: | ||
615 | - return ARMMMUIdx_S1SE0; | ||
616 | + useridx = ARMMMUIdx_S1SE0; | ||
617 | + break; | ||
618 | case ARMMMUIdx_S2NS: | ||
619 | g_assert_not_reached(); | ||
620 | default: | ||
621 | - return s->mmu_idx; | ||
622 | + useridx = s->mmu_idx; | ||
623 | + break; | ||
624 | } | ||
625 | + return arm_to_core_mmu_idx(useridx); | ||
626 | } | ||
627 | |||
628 | void aarch64_cpu_dump_state(CPUState *cs, FILE *f, | ||
629 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code_a64(ARMCPU *cpu, TranslationBlock *tb) | ||
630 | dc->be_data = ARM_TBFLAG_BE_DATA(tb->flags) ? MO_BE : MO_LE; | ||
631 | dc->condexec_mask = 0; | ||
632 | dc->condexec_cond = 0; | ||
633 | - dc->mmu_idx = ARM_TBFLAG_MMUIDX(tb->flags); | ||
634 | + dc->mmu_idx = core_to_arm_mmu_idx(env, ARM_TBFLAG_MMUIDX(tb->flags)); | ||
635 | dc->tbi0 = ARM_TBFLAG_TBI0(tb->flags); | ||
636 | dc->tbi1 = ARM_TBFLAG_TBI1(tb->flags); | ||
637 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | ||
638 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
639 | index XXXXXXX..XXXXXXX 100644 | ||
640 | --- a/target/arm/translate.c | ||
641 | +++ b/target/arm/translate.c | ||
642 | @@ -XXX,XX +XXX,XX @@ static void disas_set_da_iss(DisasContext *s, TCGMemOp memop, ISSInfo issinfo) | ||
643 | disas_set_insn_syndrome(s, syn); | ||
644 | } | ||
645 | |||
646 | -static inline ARMMMUIdx get_a32_user_mem_index(DisasContext *s) | ||
647 | +static inline int get_a32_user_mem_index(DisasContext *s) | ||
648 | { | ||
649 | - /* Return the mmu_idx to use for A32/T32 "unprivileged load/store" | ||
650 | + /* Return the core mmu_idx to use for A32/T32 "unprivileged load/store" | ||
651 | * insns: | ||
652 | * if PL2, UNPREDICTABLE (we choose to implement as if PL0) | ||
653 | * otherwise, access as if at PL0. | ||
654 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx get_a32_user_mem_index(DisasContext *s) | ||
655 | case ARMMMUIdx_S1E2: /* this one is UNPREDICTABLE */ | ||
656 | case ARMMMUIdx_S12NSE0: | ||
657 | case ARMMMUIdx_S12NSE1: | ||
658 | - return ARMMMUIdx_S12NSE0; | ||
659 | + return arm_to_core_mmu_idx(ARMMMUIdx_S12NSE0); | ||
660 | case ARMMMUIdx_S1E3: | ||
661 | case ARMMMUIdx_S1SE0: | ||
662 | case ARMMMUIdx_S1SE1: | ||
663 | - return ARMMMUIdx_S1SE0; | ||
664 | + return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | ||
665 | case ARMMMUIdx_S2NS: | ||
666 | default: | ||
667 | g_assert_not_reached(); | ||
668 | @@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUARMState *env, TranslationBlock *tb) | ||
669 | dc->be_data = ARM_TBFLAG_BE_DATA(tb->flags) ? MO_BE : MO_LE; | ||
670 | dc->condexec_mask = (ARM_TBFLAG_CONDEXEC(tb->flags) & 0xf) << 1; | ||
671 | dc->condexec_cond = ARM_TBFLAG_CONDEXEC(tb->flags) >> 4; | ||
672 | - dc->mmu_idx = ARM_TBFLAG_MMUIDX(tb->flags); | ||
673 | + dc->mmu_idx = core_to_arm_mmu_idx(env, ARM_TBFLAG_MMUIDX(tb->flags)); | ||
674 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | ||
675 | #if !defined(CONFIG_USER_ONLY) | ||
676 | dc->user = (dc->current_el == 0); | ||
677 | -- | 304 | -- |
678 | 2.7.4 | 305 | 2.20.1 |
679 | 306 | ||
680 | 307 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | The access_type argument to get_phys_addr_lpae() is an MMUAccessType; |
---|---|---|---|
2 | use the enum constant MMU_DATA_LOAD rather than a literal 0 when we | ||
3 | call it in S1_ptw_translate(). | ||
2 | 4 | ||
3 | General logic is that operations stopped by the MPU are MemManage, | ||
4 | and those which go through the MPU and are caught by the unassigned | ||
5 | handle are BusFault. Distinguish these by looking at the | ||
6 | exception.fsr values, and set the CFSR bits and (if appropriate) | ||
7 | fill in the BFAR or MMFAR with the exception address. | ||
8 | |||
9 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
10 | Message-id: 1493122030-32191-12-git-send-email-peter.maydell@linaro.org | ||
11 | [PMM: i-side faults do not set BFAR/MMFAR, only d-side; | ||
12 | added some CPU_LOG_INT logging] | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200330210400.11724-3-peter.maydell@linaro.org | ||
15 | --- | 9 | --- |
16 | target/arm/helper.c | 45 ++++++++++++++++++++++++++++++++++++++++++--- | 10 | target/arm/helper.c | 5 +++-- |
17 | 1 file changed, 42 insertions(+), 3 deletions(-) | 11 | 1 file changed, 3 insertions(+), 2 deletions(-) |
18 | 12 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 15 | --- a/target/arm/helper.c |
22 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/helper.c |
23 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | 17 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, |
24 | break; | 18 | pcacheattrs = &cacheattrs; |
25 | case EXCP_PREFETCH_ABORT: | 19 | } |
26 | case EXCP_DATA_ABORT: | 20 | |
27 | - /* TODO: if we implemented the MPU registers, this is where we | 21 | - ret = get_phys_addr_lpae(env, addr, 0, ARMMMUIdx_Stage2, &s2pa, |
28 | - * should set the MMFAR, etc from exception.fsr and exception.vaddress. | 22 | - &txattrs, &s2prot, &s2size, fi, pcacheattrs); |
29 | + /* Note that for M profile we don't have a guest facing FSR, but | 23 | + ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, |
30 | + * the env->exception.fsr will be populated by the code that | 24 | + &s2pa, &txattrs, &s2prot, &s2size, fi, |
31 | + * raises the fault, in the A profile short-descriptor format. | 25 | + pcacheattrs); |
32 | */ | 26 | if (ret) { |
33 | - armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | 27 | assert(fi->type != ARMFault_None); |
34 | + switch (env->exception.fsr & 0xf) { | 28 | fi->s2addr = addr; |
35 | + case 0x8: /* External Abort */ | ||
36 | + switch (cs->exception_index) { | ||
37 | + case EXCP_PREFETCH_ABORT: | ||
38 | + env->v7m.cfsr |= R_V7M_CFSR_PRECISERR_MASK; | ||
39 | + qemu_log_mask(CPU_LOG_INT, "...with CFSR.PRECISERR\n"); | ||
40 | + break; | ||
41 | + case EXCP_DATA_ABORT: | ||
42 | + env->v7m.cfsr |= | ||
43 | + (R_V7M_CFSR_IBUSERR_MASK | R_V7M_CFSR_BFARVALID_MASK); | ||
44 | + env->v7m.bfar = env->exception.vaddress; | ||
45 | + qemu_log_mask(CPU_LOG_INT, | ||
46 | + "...with CFSR.IBUSERR and BFAR 0x%x\n", | ||
47 | + env->v7m.bfar); | ||
48 | + break; | ||
49 | + } | ||
50 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS); | ||
51 | + break; | ||
52 | + default: | ||
53 | + /* All other FSR values are either MPU faults or "can't happen | ||
54 | + * for M profile" cases. | ||
55 | + */ | ||
56 | + switch (cs->exception_index) { | ||
57 | + case EXCP_PREFETCH_ABORT: | ||
58 | + env->v7m.cfsr |= R_V7M_CFSR_IACCVIOL_MASK; | ||
59 | + qemu_log_mask(CPU_LOG_INT, "...with CFSR.IACCVIOL\n"); | ||
60 | + break; | ||
61 | + case EXCP_DATA_ABORT: | ||
62 | + env->v7m.cfsr |= | ||
63 | + (R_V7M_CFSR_DACCVIOL_MASK | R_V7M_CFSR_MMARVALID_MASK); | ||
64 | + env->v7m.mmfar = env->exception.vaddress; | ||
65 | + qemu_log_mask(CPU_LOG_INT, | ||
66 | + "...with CFSR.DACCVIOL and MMFAR 0x%x\n", | ||
67 | + env->v7m.mmfar); | ||
68 | + break; | ||
69 | + } | ||
70 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM); | ||
71 | + break; | ||
72 | + } | ||
73 | break; | ||
74 | case EXCP_BKPT: | ||
75 | if (semihosting_enabled()) { | ||
76 | -- | 29 | -- |
77 | 2.7.4 | 30 | 2.20.1 |
78 | 31 | ||
79 | 32 | diff view generated by jsdifflib |
1 | Now that we enforce both: | 1 | For ARMv8.2-TTS2UXN, the stage 2 page table walk wants to know |
---|---|---|---|
2 | * pmsav7_dregion == 0 implies has_mpu == false | 2 | whether the stage 1 access is for EL0 or not, because whether |
3 | * PMSA with has_mpu == false means SCTLR.M cannot be set | 3 | exec permission is given can depend on whether this is an EL0 |
4 | we can remove a check on pmsav7_dregion from get_phys_addr_pmsav7(), | 4 | or EL1 access. Add a new argument to get_phys_addr_lpae() so |
5 | because we can only reach this code path if the MPU is enabled | 5 | the call sites can pass this information in. |
6 | (and so region_translation_disabled() returned false). | 6 | |
7 | Since get_phys_addr_lpae() doesn't already have a doc comment, | ||
8 | add one so we have a place to put the documentation of the | ||
9 | semantics of the new s1_is_el0 argument. | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
10 | Message-id: 1493122030-32191-8-git-send-email-peter.maydell@linaro.org | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20200330210400.11724-4-peter.maydell@linaro.org | ||
11 | --- | 15 | --- |
12 | target/arm/helper.c | 3 +-- | 16 | target/arm/helper.c | 29 ++++++++++++++++++++++++++++- |
13 | 1 file changed, 1 insertion(+), 2 deletions(-) | 17 | 1 file changed, 28 insertions(+), 1 deletion(-) |
14 | 18 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 21 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 22 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 23 | @@ -XXX,XX +XXX,XX @@ |
24 | |||
25 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
26 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
27 | + bool s1_is_el0, | ||
28 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
29 | target_ulong *page_size_ptr, | ||
30 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
31 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
20 | } | 32 | } |
21 | 33 | ||
22 | if (n == -1) { /* no hits */ | 34 | ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, ARMMMUIdx_Stage2, |
23 | - if (cpu->pmsav7_dregion && | 35 | + false, |
24 | - (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR))) { | 36 | &s2pa, &txattrs, &s2prot, &s2size, fi, |
25 | + if (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR)) { | 37 | pcacheattrs); |
26 | /* background fault */ | 38 | if (ret) { |
27 | *fsr = 0; | 39 | @@ -XXX,XX +XXX,XX @@ static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, |
28 | return true; | 40 | }; |
41 | } | ||
42 | |||
43 | +/** | ||
44 | + * get_phys_addr_lpae: perform one stage of page table walk, LPAE format | ||
45 | + * | ||
46 | + * Returns false if the translation was successful. Otherwise, phys_ptr, attrs, | ||
47 | + * prot and page_size may not be filled in, and the populated fsr value provides | ||
48 | + * information on why the translation aborted, in the format of a long-format | ||
49 | + * DFSR/IFSR fault register, with the following caveats: | ||
50 | + * * the WnR bit is never set (the caller must do this). | ||
51 | + * | ||
52 | + * @env: CPUARMState | ||
53 | + * @address: virtual address to get physical address for | ||
54 | + * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH | ||
55 | + * @mmu_idx: MMU index indicating required translation regime | ||
56 | + * @s1_is_el0: if @mmu_idx is ARMMMUIdx_Stage2 (so this is a stage 2 page table | ||
57 | + * walk), must be true if this is stage 2 of a stage 1+2 walk for an | ||
58 | + * EL0 access). If @mmu_idx is anything else, @s1_is_el0 is ignored. | ||
59 | + * @phys_ptr: set to the physical address corresponding to the virtual address | ||
60 | + * @attrs: set to the memory transaction attributes to use | ||
61 | + * @prot: set to the permissions for the page containing phys_ptr | ||
62 | + * @page_size_ptr: set to the size of the page containing phys_ptr | ||
63 | + * @fi: set to fault info if the translation fails | ||
64 | + * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
65 | + */ | ||
66 | static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
67 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
68 | + bool s1_is_el0, | ||
69 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
70 | target_ulong *page_size_ptr, | ||
71 | ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
72 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
73 | |||
74 | /* S1 is done. Now do S2 translation. */ | ||
75 | ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
76 | + mmu_idx == ARMMMUIdx_E10_0, | ||
77 | phys_ptr, attrs, &s2_prot, | ||
78 | page_size, fi, | ||
79 | cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
80 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
81 | } | ||
82 | |||
83 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
84 | - return get_phys_addr_lpae(env, address, access_type, mmu_idx, | ||
85 | + return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
86 | phys_ptr, attrs, prot, page_size, | ||
87 | fi, cacheattrs); | ||
88 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
29 | -- | 89 | -- |
30 | 2.7.4 | 90 | 2.20.1 |
31 | 91 | ||
32 | 92 | diff view generated by jsdifflib |
1 | ARM CPUs come in two flavours: | 1 | The ARMv8.2-TTS2UXN feature extends the XN field in stage 2 |
---|---|---|---|
2 | * proper MMU ("VMSA") | 2 | translation table descriptors from just bit [54] to bits [54:53], |
3 | * only an MPU ("PMSA") | 3 | allowing stage 2 to control execution permissions separately for EL0 |
4 | For PMSA, the MPU may be implemented, or not (in which case there | 4 | and EL1. Implement the new semantics of the XN field and enable |
5 | is default "always acts the same" behaviour, but it isn't guest | 5 | the feature for our 'max' CPU. |
6 | programmable). | ||
7 | |||
8 | QEMU is a bit confused about how we indicate this: we have an | ||
9 | ARM_FEATURE_MPU, but it's not clear whether this indicates | ||
10 | "PMSA, not VMSA" or "PMSA and MPU present" , and sometimes we | ||
11 | use it for one purpose and sometimes the other. | ||
12 | |||
13 | Currently trying to implement a PMSA-without-MPU core won't | ||
14 | work correctly because we turn off the ARM_FEATURE_MPU bit | ||
15 | and then a lot of things which should still exist get | ||
16 | turned off too. | ||
17 | |||
18 | As the first step in cleaning this up, rename the feature | ||
19 | bit to ARM_FEATURE_PMSA, which indicates a PMSA CPU (with | ||
20 | or without MPU). | ||
21 | 6 | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
24 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
25 | Message-id: 1493122030-32191-5-git-send-email-peter.maydell@linaro.org | 10 | Message-id: 20200330210400.11724-5-peter.maydell@linaro.org |
26 | --- | 11 | --- |
27 | target/arm/cpu.h | 2 +- | 12 | target/arm/cpu.h | 15 +++++++++++++++ |
28 | target/arm/cpu.c | 12 ++++++------ | 13 | target/arm/cpu.c | 1 + |
29 | target/arm/helper.c | 12 ++++++------ | 14 | target/arm/cpu64.c | 2 ++ |
30 | target/arm/machine.c | 2 +- | 15 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++------ |
31 | 4 files changed, 14 insertions(+), 14 deletions(-) | 16 | 4 files changed, 49 insertions(+), 6 deletions(-) |
32 | 17 | ||
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
34 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
36 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
37 | @@ -XXX,XX +XXX,XX @@ enum arm_features { | 22 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_ccidx(const ARMISARegisters *id) |
38 | ARM_FEATURE_V6K, | 23 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, CCIDX) != 0; |
39 | ARM_FEATURE_V7, | 24 | } |
40 | ARM_FEATURE_THUMB2, | 25 | |
41 | - ARM_FEATURE_MPU, /* Only has Memory Protection Unit, not full MMU. */ | 26 | +static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) |
42 | + ARM_FEATURE_PMSA, /* no MMU; may have Memory Protection Unit */ | 27 | +{ |
43 | ARM_FEATURE_VFP3, | 28 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; |
44 | ARM_FEATURE_VFP_FP16, | 29 | +} |
45 | ARM_FEATURE_NEON, | 30 | + |
31 | /* | ||
32 | * 64-bit feature tests via id registers. | ||
33 | */ | ||
34 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) | ||
35 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; | ||
36 | } | ||
37 | |||
38 | +static inline bool isar_feature_aa64_tts2uxn(const ARMISARegisters *id) | ||
39 | +{ | ||
40 | + return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, XNX) != 0; | ||
41 | +} | ||
42 | + | ||
43 | /* | ||
44 | * Feature tests for "does this exist in either 32-bit or 64-bit?" | ||
45 | */ | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ccidx(const ARMISARegisters *id) | ||
47 | return isar_feature_aa64_ccidx(id) || isar_feature_aa32_ccidx(id); | ||
48 | } | ||
49 | |||
50 | +static inline bool isar_feature_any_tts2uxn(const ARMISARegisters *id) | ||
51 | +{ | ||
52 | + return isar_feature_aa64_tts2uxn(id) || isar_feature_aa32_tts2uxn(id); | ||
53 | +} | ||
54 | + | ||
55 | /* | ||
56 | * Forward to the above feature tests given an ARMCPU pointer. | ||
57 | */ | ||
46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 58 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
47 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/cpu.c | 60 | --- a/target/arm/cpu.c |
49 | +++ b/target/arm/cpu.c | 61 | +++ b/target/arm/cpu.c |
50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 62 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) |
51 | &error_abort); | 63 | t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ |
52 | } | 64 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
53 | 65 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | |
54 | - if (arm_feature(&cpu->env, ARM_FEATURE_MPU)) { | 66 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
55 | + if (arm_feature(&cpu->env, ARM_FEATURE_PMSA)) { | 67 | cpu->isar.id_mmfr4 = t; |
56 | qdev_property_add_static(DEVICE(obj), &arm_cpu_has_mpu_property, | 68 | } |
57 | &error_abort); | 69 | #endif |
58 | if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { | 70 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
59 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 71 | index XXXXXXX..XXXXXXX 100644 |
60 | 72 | --- a/target/arm/cpu64.c | |
61 | if (arm_feature(env, ARM_FEATURE_V7) && | 73 | +++ b/target/arm/cpu64.c |
62 | !arm_feature(env, ARM_FEATURE_M) && | 74 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
63 | - !arm_feature(env, ARM_FEATURE_MPU)) { | 75 | t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); |
64 | + !arm_feature(env, ARM_FEATURE_PMSA)) { | 76 | t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ |
65 | /* v7VMSA drops support for the old ARMv5 tiny pages, so we | 77 | t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ |
66 | * can use 4K pages. | 78 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ |
67 | */ | 79 | cpu->isar.id_aa64mmfr1 = t; |
68 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 80 | |
69 | } | 81 | t = cpu->isar.id_aa64mmfr2; |
70 | 82 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | |
71 | if (!cpu->has_mpu) { | 83 | u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ |
72 | - unset_feature(env, ARM_FEATURE_MPU); | 84 | u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
73 | + unset_feature(env, ARM_FEATURE_PMSA); | 85 | u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ |
74 | } | 86 | + u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ |
75 | 87 | cpu->isar.id_mmfr4 = u; | |
76 | - if (arm_feature(env, ARM_FEATURE_MPU) && | 88 | |
77 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | 89 | u = cpu->isar.id_aa64dfr0; |
78 | arm_feature(env, ARM_FEATURE_V7)) { | ||
79 | uint32_t nr = cpu->pmsav7_dregion; | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ static void arm946_initfn(Object *obj) | ||
82 | |||
83 | cpu->dtb_compatible = "arm,arm946"; | ||
84 | set_feature(&cpu->env, ARM_FEATURE_V5); | ||
85 | - set_feature(&cpu->env, ARM_FEATURE_MPU); | ||
86 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
87 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); | ||
88 | cpu->midr = 0x41059461; | ||
89 | cpu->ctr = 0x0f004006; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | ||
91 | set_feature(&cpu->env, ARM_FEATURE_THUMB_DIV); | ||
92 | set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); | ||
93 | set_feature(&cpu->env, ARM_FEATURE_V7MP); | ||
94 | - set_feature(&cpu->env, ARM_FEATURE_MPU); | ||
95 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
96 | cpu->midr = 0x411fc153; /* r1p3 */ | ||
97 | cpu->id_pfr0 = 0x0131; | ||
98 | cpu->id_pfr1 = 0x001; | ||
99 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 90 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
100 | index XXXXXXX..XXXXXXX 100644 | 91 | index XXXXXXX..XXXXXXX 100644 |
101 | --- a/target/arm/helper.c | 92 | --- a/target/arm/helper.c |
102 | +++ b/target/arm/helper.c | 93 | +++ b/target/arm/helper.c |
103 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 94 | @@ -XXX,XX +XXX,XX @@ simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) |
95 | * | ||
96 | * @env: CPUARMState | ||
97 | * @s2ap: The 2-bit stage2 access permissions (S2AP) | ||
98 | - * @xn: XN (execute-never) bit | ||
99 | + * @xn: XN (execute-never) bits | ||
100 | + * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0 | ||
101 | */ | ||
102 | -static int get_S2prot(CPUARMState *env, int s2ap, int xn) | ||
103 | +static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) | ||
104 | { | 104 | { |
105 | ARMCPU *cpu = arm_env_get_cpu(env); | 105 | int prot = 0; |
106 | 106 | ||
107 | - if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_MPU) | 107 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn) |
108 | + if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | 108 | if (s2ap & 2) { |
109 | && !extended_addresses_enabled(env)) { | 109 | prot |= PAGE_WRITE; |
110 | /* For VMSA (when not using the LPAE long descriptor page table | ||
111 | * format) this register includes the ASID, so do a TLB flush. | ||
112 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
113 | define_arm_cp_regs(cpu, v6k_cp_reginfo); | ||
114 | } | 110 | } |
115 | if (arm_feature(env, ARM_FEATURE_V7MP) && | 111 | - if (!xn) { |
116 | - !arm_feature(env, ARM_FEATURE_MPU)) { | 112 | - if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { |
117 | + !arm_feature(env, ARM_FEATURE_PMSA)) { | 113 | + |
118 | define_arm_cp_regs(cpu, v7mp_cp_reginfo); | 114 | + if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) { |
119 | } | 115 | + switch (xn) { |
120 | if (arm_feature(env, ARM_FEATURE_V7)) { | 116 | + case 0: |
121 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 117 | prot |= PAGE_EXEC; |
118 | + break; | ||
119 | + case 1: | ||
120 | + if (s1_is_el0) { | ||
121 | + prot |= PAGE_EXEC; | ||
122 | + } | ||
123 | + break; | ||
124 | + case 2: | ||
125 | + break; | ||
126 | + case 3: | ||
127 | + if (!s1_is_el0) { | ||
128 | + prot |= PAGE_EXEC; | ||
129 | + } | ||
130 | + break; | ||
131 | + default: | ||
132 | + g_assert_not_reached(); | ||
133 | + } | ||
134 | + } else { | ||
135 | + if (!extract32(xn, 1, 1)) { | ||
136 | + if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) { | ||
137 | + prot |= PAGE_EXEC; | ||
138 | + } | ||
122 | } | 139 | } |
123 | } | 140 | } |
124 | 141 | return prot; | |
125 | - if (arm_feature(env, ARM_FEATURE_MPU)) { | 142 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, |
126 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
127 | if (arm_feature(env, ARM_FEATURE_V6)) { | ||
128 | /* PMSAv6 not implemented */ | ||
129 | assert(arm_feature(env, ARM_FEATURE_V7)); | ||
130 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
131 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); | ||
132 | } | ||
133 | define_arm_cp_regs(cpu, id_cp_reginfo); | ||
134 | - if (!arm_feature(env, ARM_FEATURE_MPU)) { | ||
135 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
136 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | ||
137 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
138 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
139 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
140 | /* pmsav7 has special handling for when MPU is disabled so call it before | ||
141 | * the common MMU/MPU disabled check below. | ||
142 | */ | ||
143 | - if (arm_feature(env, ARM_FEATURE_MPU) && | ||
144 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
145 | arm_feature(env, ARM_FEATURE_V7)) { | ||
146 | *page_size = TARGET_PAGE_SIZE; | ||
147 | return get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
148 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
149 | return 0; | ||
150 | } | 143 | } |
151 | 144 | ||
152 | - if (arm_feature(env, ARM_FEATURE_MPU)) { | 145 | ap = extract32(attrs, 4, 2); |
153 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | 146 | - xn = extract32(attrs, 12, 1); |
154 | /* Pre-v7 MPU */ | 147 | |
155 | *page_size = TARGET_PAGE_SIZE; | 148 | if (mmu_idx == ARMMMUIdx_Stage2) { |
156 | return get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | 149 | ns = true; |
157 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 150 | - *prot = get_S2prot(env, ap, xn); |
158 | index XXXXXXX..XXXXXXX 100644 | 151 | + xn = extract32(attrs, 11, 2); |
159 | --- a/target/arm/machine.c | 152 | + *prot = get_S2prot(env, ap, xn, s1_is_el0); |
160 | +++ b/target/arm/machine.c | 153 | } else { |
161 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_needed(void *opaque) | 154 | ns = extract32(attrs, 3, 1); |
162 | ARMCPU *cpu = opaque; | 155 | + xn = extract32(attrs, 12, 1); |
163 | CPUARMState *env = &cpu->env; | 156 | pxn = extract32(attrs, 11, 1); |
164 | 157 | *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | |
165 | - return arm_feature(env, ARM_FEATURE_MPU) && | 158 | } |
166 | + return arm_feature(env, ARM_FEATURE_PMSA) && | ||
167 | arm_feature(env, ARM_FEATURE_V7); | ||
168 | } | ||
169 | |||
170 | -- | 159 | -- |
171 | 2.7.4 | 160 | 2.20.1 |
172 | 161 | ||
173 | 162 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In aarch64_max_initfn() we update both 32-bit and 64-bit ID | ||
2 | registers. The intended pattern is that for 64-bit ID registers we | ||
3 | use FIELD_DP64 and the uint64_t 't' register, while 32-bit ID | ||
4 | registers use FIELD_DP32 and the uint32_t 'u' register. For | ||
5 | ID_AA64DFR0 we accidentally used 'u', meaning that the top 32 bits of | ||
6 | this 64-bit ID register would end up always zero. Luckily at the | ||
7 | moment that's what they should be anyway, so this bug has no visible | ||
8 | effects. | ||
1 | 9 | ||
10 | Use the right-sized variable. | ||
11 | |||
12 | Fixes: 3bec78447a958d481991 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20200423110915.10527-1-peter.maydell@linaro.org | ||
17 | --- | ||
18 | target/arm/cpu64.c | 6 +++--- | ||
19 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
20 | |||
21 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/target/arm/cpu64.c | ||
24 | +++ b/target/arm/cpu64.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
26 | u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
27 | cpu->isar.id_mmfr4 = u; | ||
28 | |||
29 | - u = cpu->isar.id_aa64dfr0; | ||
30 | - u = FIELD_DP64(u, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
31 | - cpu->isar.id_aa64dfr0 = u; | ||
32 | + t = cpu->isar.id_aa64dfr0; | ||
33 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
34 | + cpu->isar.id_aa64dfr0 = t; | ||
35 | |||
36 | u = cpu->isar.id_dfr0; | ||
37 | u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
38 | -- | ||
39 | 2.20.1 | ||
40 | |||
41 | diff view generated by jsdifflib |
1 | From: Wei Huang <wei@redhat.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The PMUv3 driver of linux kernel (in arch/arm64/kernel/perf_event.c) | 3 | MIDR_EL1 is a 64-bit system register with the top 32-bit being RES0. |
4 | relies on the PMUVER field of id_aa64dfr0_el1 to decide if PMU support | 4 | Represent it in QEMU's ARMCPU struct with a uint64_t, not a |
5 | is present or not. This patch clears the PMUVER field under TCG mode | 5 | uint32_t. |
6 | when vPMU=off. Without it, PMUv3 will init insider guest VMs even | ||
7 | with vPMU=off. This patch also removes a redundant line inside the | ||
8 | if-statement. | ||
9 | 6 | ||
10 | Signed-off-by: Wei Huang <wei@redhat.com> | 7 | This fixes an error when compiling with -Werror=conversion |
11 | Message-id: 1495123889-32301-1-git-send-email-wei@redhat.com | 8 | because we were manipulating the register value using a |
9 | local uint64_t variable: | ||
10 | |||
11 | target/arm/cpu64.c: In function ‘aarch64_max_initfn’: | ||
12 | target/arm/cpu64.c:628:21: error: conversion from ‘uint64_t’ {aka ‘long unsigned int’} to ‘uint32_t’ {aka ‘unsigned int’} may change value [-Werror=conversion] | ||
13 | 628 | cpu->midr = t; | ||
14 | | ^ | ||
15 | |||
16 | and future-proofs us against a possible future architecture | ||
17 | change using some of the top 32 bits. | ||
18 | |||
19 | Suggested-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
20 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Reviewed-by: Laurent Desnogues <laurent.desnogues@gmail.com> | ||
23 | Message-id: 20200428172634.29707-1-f4bug@amsat.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 26 | --- |
27 | target/arm/cpu.h | 2 +- | ||
15 | target/arm/cpu.c | 2 +- | 28 | target/arm/cpu.c | 2 +- |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 29 | 2 files changed, 2 insertions(+), 2 deletions(-) |
17 | 30 | ||
31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/cpu.h | ||
34 | +++ b/target/arm/cpu.h | ||
35 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
36 | uint64_t id_aa64dfr0; | ||
37 | uint64_t id_aa64dfr1; | ||
38 | } isar; | ||
39 | - uint32_t midr; | ||
40 | + uint64_t midr; | ||
41 | uint32_t revidr; | ||
42 | uint32_t reset_fpsid; | ||
43 | uint32_t ctr; | ||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 44 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
19 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.c | 46 | --- a/target/arm/cpu.c |
21 | +++ b/target/arm/cpu.c | 47 | +++ b/target/arm/cpu.c |
22 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 48 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { |
23 | } | 49 | static Property arm_cpu_properties[] = { |
24 | 50 | DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), | |
25 | if (!cpu->has_pmu) { | 51 | DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), |
26 | - cpu->has_pmu = false; | 52 | - DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), |
27 | unset_feature(env, ARM_FEATURE_PMU); | 53 | + DEFINE_PROP_UINT64("midr", ARMCPU, midr, 0), |
28 | + cpu->id_aa64dfr0 &= ~0xf00; | 54 | DEFINE_PROP_UINT64("mp-affinity", ARMCPU, |
29 | } | 55 | mp_affinity, ARM64_AFFINITY_INVALID), |
30 | 56 | DEFINE_PROP_INT32("node-id", ARMCPU, node_id, CPU_UNSET_NUMA_NODE_ID), | |
31 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
32 | -- | 57 | -- |
33 | 2.7.4 | 58 | 2.20.1 |
34 | 59 | ||
35 | 60 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Don't allow load_uboot_image() to proceed when less bytes than | 3 | Remove inclusion of arm_gicv3_common.h, this already gets |
4 | header-size was read. | 4 | included via xlnx-versal.h. |
5 | 5 | ||
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | Message-id: 20170524091315.20284-1-drjones@redhat.com | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
9 | Message-id: 20200427181649.26851-2-edgar.iglesias@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | hw/core/loader.c | 3 ++- | 12 | hw/arm/xlnx-versal.c | 1 - |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 13 | 1 file changed, 1 deletion(-) |
13 | 14 | ||
14 | diff --git a/hw/core/loader.c b/hw/core/loader.c | 15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/core/loader.c | 17 | --- a/hw/arm/xlnx-versal.c |
17 | +++ b/hw/core/loader.c | 18 | +++ b/hw/arm/xlnx-versal.c |
18 | @@ -XXX,XX +XXX,XX @@ static int load_uboot_image(const char *filename, hwaddr *ep, hwaddr *loadaddr, | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | return -1; | 20 | #include "hw/arm/boot.h" |
20 | 21 | #include "kvm_arm.h" | |
21 | size = read(fd, hdr, sizeof(uboot_image_header_t)); | 22 | #include "hw/misc/unimp.h" |
22 | - if (size < 0) | 23 | -#include "hw/intc/arm_gicv3_common.h" |
23 | + if (size < sizeof(uboot_image_header_t)) { | 24 | #include "hw/arm/xlnx-versal.h" |
24 | goto out; | 25 | #include "hw/char/pl011.h" |
25 | + } | ||
26 | |||
27 | bswap_uboot_header(hdr); | ||
28 | 26 | ||
29 | -- | 27 | -- |
30 | 2.7.4 | 28 | 2.20.1 |
31 | 29 | ||
32 | 30 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Cc: Shannon Zhao <zhaoshenglong@huawei.com> | 3 | Move misplaced comment. |
4 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 4 | |
5 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
6 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
7 | Message-id: 20170529173751.3443-2-drjones@redhat.com | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-3-edgar.iglesias@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | hw/arm/virt-acpi-build.c | 4 ++++ | 12 | hw/arm/xlnx-versal.c | 2 +- |
11 | 1 file changed, 4 insertions(+) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 14 | ||
13 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt-acpi-build.c | 17 | --- a/hw/arm/xlnx-versal.c |
16 | +++ b/hw/arm/virt-acpi-build.c | 18 | +++ b/hw/arm/xlnx-versal.c |
17 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables) | 19 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) |
18 | if (nb_numa_nodes > 0) { | 20 | |
19 | acpi_add_table(table_offsets, tables_blob); | 21 | obj = object_new(XLNX_VERSAL_ACPU_TYPE); |
20 | build_srat(tables_blob, tables->linker, vms); | 22 | if (!obj) { |
21 | + if (have_numa_distance) { | 23 | - /* Secondary CPUs start in PSCI powered-down state */ |
22 | + acpi_add_table(table_offsets, tables_blob); | 24 | error_report("Unable to create apu.cpu[%d] of type %s", |
23 | + build_slit(tables_blob, tables->linker); | 25 | i, XLNX_VERSAL_ACPU_TYPE); |
24 | + } | 26 | exit(EXIT_FAILURE); |
25 | } | 27 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) |
26 | 28 | object_property_set_int(obj, s->cfg.psci_conduit, | |
27 | if (its_class_name() && !vmc->no_its) { | 29 | "psci-conduit", &error_abort); |
30 | if (i) { | ||
31 | + /* Secondary CPUs start in PSCI powered-down state */ | ||
32 | object_property_set_bool(obj, true, | ||
33 | "start-powered-off", &error_abort); | ||
34 | } | ||
28 | -- | 35 | -- |
29 | 2.7.4 | 36 | 2.20.1 |
30 | 37 | ||
31 | 38 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Today, the LAST command is handled with the STOP command but this is | 3 | Fix typo xlnx-ve -> xlnx-versal. |
4 | incorrect. Also nack the I2C bus when a LAST is issued. | ||
5 | 4 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | Message-id: 1494827476-1487-3-git-send-email-clg@kaod.org | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
9 | Message-id: 20200427181649.26851-4-edgar.iglesias@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | hw/i2c/aspeed_i2c.c | 9 ++++++--- | 12 | hw/arm/xlnx-versal-virt.c | 2 +- |
11 | 1 file changed, 6 insertions(+), 3 deletions(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 14 | ||
13 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 15 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/i2c/aspeed_i2c.c | 17 | --- a/hw/arm/xlnx-versal-virt.c |
16 | +++ b/hw/i2c/aspeed_i2c.c | 18 | +++ b/hw/arm/xlnx-versal-virt.c |
17 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 19 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
18 | bus->cmd &= ~I2CD_M_TX_CMD; | 20 | psci_conduit = QEMU_PSCI_CONDUIT_SMC; |
19 | } | 21 | } |
20 | 22 | ||
21 | - if (bus->cmd & I2CD_M_RX_CMD) { | 23 | - sysbus_init_child_obj(OBJECT(machine), "xlnx-ve", &s->soc, |
22 | + if (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST)) { | 24 | + sysbus_init_child_obj(OBJECT(machine), "xlnx-versal", &s->soc, |
23 | int ret = i2c_recv(bus->bus); | 25 | sizeof(s->soc), TYPE_XLNX_VERSAL); |
24 | if (ret < 0) { | 26 | object_property_set_link(OBJECT(&s->soc), OBJECT(machine->ram), |
25 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | 27 | "ddr", &error_abort); |
26 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
27 | bus->intr_status |= I2CD_INTR_RX_DONE; | ||
28 | } | ||
29 | bus->buf = (ret & I2CD_BYTE_BUF_RX_MASK) << I2CD_BYTE_BUF_RX_SHIFT; | ||
30 | - bus->cmd &= ~I2CD_M_RX_CMD; | ||
31 | + if (bus->cmd & I2CD_M_S_RX_CMD_LAST) { | ||
32 | + i2c_nack(bus->bus); | ||
33 | + } | ||
34 | + bus->cmd &= ~(I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST); | ||
35 | } | ||
36 | |||
37 | - if (bus->cmd & (I2CD_M_STOP_CMD | I2CD_M_S_RX_CMD_LAST)) { | ||
38 | + if (bus->cmd & I2CD_M_STOP_CMD) { | ||
39 | if (!i2c_bus_busy(bus->bus)) { | ||
40 | bus->intr_status |= I2CD_INTR_ABNORMAL; | ||
41 | } else { | ||
42 | -- | 28 | -- |
43 | 2.7.4 | 29 | 2.20.1 |
44 | 30 | ||
45 | 31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Embed the UARTs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-5-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 12 ++++++------ | ||
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/sysbus.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | #include "hw/intc/arm_gicv3.h" | ||
25 | +#include "hw/char/pl011.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | MemoryRegion mr_ocm; | ||
31 | |||
32 | struct { | ||
33 | - SysBusDevice *uart[XLNX_VERSAL_NR_UARTS]; | ||
34 | + PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
35 | SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
36 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
37 | } iou; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "kvm_arm.h" | ||
44 | #include "hw/misc/unimp.h" | ||
45 | #include "hw/arm/xlnx-versal.h" | ||
46 | -#include "hw/char/pl011.h" | ||
47 | |||
48 | #define XLNX_VERSAL_ACPU_TYPE ARM_CPU_TYPE_NAME("cortex-a72") | ||
49 | #define GEM_REVISION 0x40070106 | ||
50 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) | ||
51 | DeviceState *dev; | ||
52 | MemoryRegion *mr; | ||
53 | |||
54 | - dev = qdev_create(NULL, TYPE_PL011); | ||
55 | - s->lpd.iou.uart[i] = SYS_BUS_DEVICE(dev); | ||
56 | + sysbus_init_child_obj(OBJECT(s), name, | ||
57 | + &s->lpd.iou.uart[i], sizeof(s->lpd.iou.uart[i]), | ||
58 | + TYPE_PL011); | ||
59 | + dev = DEVICE(&s->lpd.iou.uart[i]); | ||
60 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
61 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
62 | qdev_init_nofail(dev); | ||
63 | |||
64 | - mr = sysbus_mmio_get_region(s->lpd.iou.uart[i], 0); | ||
65 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
66 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
67 | |||
68 | - sysbus_connect_irq(s->lpd.iou.uart[i], 0, pic[irqs[i]]); | ||
69 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
70 | g_free(name); | ||
71 | } | ||
72 | } | ||
73 | -- | ||
74 | 2.20.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Embed the GEMs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-6-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 15 ++++++++------- | ||
15 | 2 files changed, 10 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/intc/arm_gicv3.h" | ||
24 | #include "hw/char/pl011.h" | ||
25 | +#include "hw/net/cadence_gem.h" | ||
26 | |||
27 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
28 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | |||
31 | struct { | ||
32 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
33 | - SysBusDevice *gem[XLNX_VERSAL_NR_GEMS]; | ||
34 | + CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | ||
35 | SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
36 | } iou; | ||
37 | } lpd; | ||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "cadence_gem"); | ||
47 | - s->lpd.iou.gem[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
49 | + sysbus_init_child_obj(OBJECT(s), name, | ||
50 | + &s->lpd.iou.gem[i], sizeof(s->lpd.iou.gem[i]), | ||
51 | + TYPE_CADENCE_GEM); | ||
52 | + dev = DEVICE(&s->lpd.iou.gem[i]); | ||
53 | if (nd->used) { | ||
54 | qemu_check_nic_model(nd, "cadence_gem"); | ||
55 | qdev_set_nic_properties(dev, nd); | ||
56 | } | ||
57 | - object_property_set_int(OBJECT(s->lpd.iou.gem[i]), | ||
58 | + object_property_set_int(OBJECT(dev), | ||
59 | 2, "num-priority-queues", | ||
60 | &error_abort); | ||
61 | - object_property_set_link(OBJECT(s->lpd.iou.gem[i]), | ||
62 | + object_property_set_link(OBJECT(dev), | ||
63 | OBJECT(&s->mr_ps), "dma", | ||
64 | &error_abort); | ||
65 | qdev_init_nofail(dev); | ||
66 | |||
67 | - mr = sysbus_mmio_get_region(s->lpd.iou.gem[i], 0); | ||
68 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
69 | memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
70 | |||
71 | - sysbus_connect_irq(s->lpd.iou.gem[i], 0, pic[irqs[i]]); | ||
72 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irqs[i]]); | ||
73 | g_free(name); | ||
74 | } | ||
75 | } | ||
76 | -- | ||
77 | 2.20.1 | ||
78 | |||
79 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Embed the ADMAs into the SoC type. | ||
4 | |||
5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-7-edgar.iglesias@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/xlnx-versal.h | 3 ++- | ||
14 | hw/arm/xlnx-versal.c | 14 +++++++------- | ||
15 | 2 files changed, 9 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/xlnx-versal.h | ||
20 | +++ b/include/hw/arm/xlnx-versal.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/intc/arm_gicv3.h" | ||
24 | #include "hw/char/pl011.h" | ||
25 | +#include "hw/dma/xlnx-zdma.h" | ||
26 | #include "hw/net/cadence_gem.h" | ||
27 | |||
28 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
30 | struct { | ||
31 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | ||
32 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | ||
33 | - SysBusDevice *adma[XLNX_VERSAL_NR_ADMAS]; | ||
34 | + XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; | ||
35 | } iou; | ||
36 | } lpd; | ||
37 | |||
38 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/xlnx-versal.c | ||
41 | +++ b/hw/arm/xlnx-versal.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | ||
43 | DeviceState *dev; | ||
44 | MemoryRegion *mr; | ||
45 | |||
46 | - dev = qdev_create(NULL, "xlnx.zdma"); | ||
47 | - s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev); | ||
48 | - object_property_set_int(OBJECT(s->lpd.iou.adma[i]), 128, "bus-width", | ||
49 | - &error_abort); | ||
50 | - object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | ||
51 | + sysbus_init_child_obj(OBJECT(s), name, | ||
52 | + &s->lpd.iou.adma[i], sizeof(s->lpd.iou.adma[i]), | ||
53 | + TYPE_XLNX_ZDMA); | ||
54 | + dev = DEVICE(&s->lpd.iou.adma[i]); | ||
55 | + object_property_set_int(OBJECT(dev), 128, "bus-width", &error_abort); | ||
56 | qdev_init_nofail(dev); | ||
57 | |||
58 | - mr = sysbus_mmio_get_region(s->lpd.iou.adma[i], 0); | ||
59 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
60 | memory_region_add_subregion(&s->mr_ps, | ||
61 | MM_ADMA_CH0 + i * MM_ADMA_CH0_SIZE, mr); | ||
62 | |||
63 | - sysbus_connect_irq(s->lpd.iou.adma[i], 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
64 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[VERSAL_ADMA_IRQ_0 + i]); | ||
65 | g_free(name); | ||
66 | } | ||
67 | } | ||
68 | -- | ||
69 | 2.20.1 | ||
70 | |||
71 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | This is based on patch Shannon Zhao originally posted. | 3 | Embed the APUs into the SoC type. |
4 | 4 | ||
5 | Cc: Shannon Zhao <zhaoshenglong@huawei.com> | 5 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Message-id: 20170529173751.3443-3-drjones@redhat.com | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
10 | Message-id: 20200427181649.26851-8-edgar.iglesias@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | hw/arm/virt.c | 21 +++++++++++++++++++++ | 13 | include/hw/arm/xlnx-versal.h | 2 +- |
12 | 1 file changed, 21 insertions(+) | 14 | hw/arm/xlnx-versal-virt.c | 4 ++-- |
15 | hw/arm/xlnx-versal.c | 19 +++++-------------- | ||
16 | 3 files changed, 8 insertions(+), 17 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 18 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt.c | 20 | --- a/include/hw/arm/xlnx-versal.h |
17 | +++ b/hw/arm/virt.c | 21 | +++ b/include/hw/arm/xlnx-versal.h |
18 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
19 | "clk24mhz"); | 23 | struct { |
20 | qemu_fdt_setprop_cell(fdt, "/apb-pclk", "phandle", vms->clock_phandle); | 24 | struct { |
21 | 25 | MemoryRegion mr; | |
22 | + if (have_numa_distance) { | 26 | - ARMCPU *cpu[XLNX_VERSAL_NR_ACPUS]; |
23 | + int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | 27 | + ARMCPU cpu[XLNX_VERSAL_NR_ACPUS]; |
24 | + uint32_t *matrix = g_malloc0(size); | 28 | GICv3State gic; |
25 | + int idx, i, j; | 29 | } apu; |
26 | + | 30 | } fpd; |
27 | + for (i = 0; i < nb_numa_nodes; i++) { | 31 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
28 | + for (j = 0; j < nb_numa_nodes; j++) { | 32 | index XXXXXXX..XXXXXXX 100644 |
29 | + idx = (i * nb_numa_nodes + j) * 3; | 33 | --- a/hw/arm/xlnx-versal-virt.c |
30 | + matrix[idx + 0] = cpu_to_be32(i); | 34 | +++ b/hw/arm/xlnx-versal-virt.c |
31 | + matrix[idx + 1] = cpu_to_be32(j); | 35 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
32 | + matrix[idx + 2] = cpu_to_be32(numa_info[i].distance[j]); | 36 | s->binfo.get_dtb = versal_virt_get_dtb; |
33 | + } | 37 | s->binfo.modify_dtb = versal_virt_modify_dtb; |
34 | + } | 38 | if (machine->kernel_filename) { |
35 | + | 39 | - arm_load_kernel(s->soc.fpd.apu.cpu[0], machine, &s->binfo); |
36 | + qemu_fdt_add_subnode(fdt, "/distance-map"); | 40 | + arm_load_kernel(&s->soc.fpd.apu.cpu[0], machine, &s->binfo); |
37 | + qemu_fdt_setprop_string(fdt, "/distance-map", "compatible", | 41 | } else { |
38 | + "numa-distance-map-v1"); | 42 | - AddressSpace *as = arm_boot_address_space(s->soc.fpd.apu.cpu[0], |
39 | + qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", | 43 | + AddressSpace *as = arm_boot_address_space(&s->soc.fpd.apu.cpu[0], |
40 | + matrix, size); | 44 | &s->binfo); |
41 | + g_free(matrix); | 45 | /* Some boot-loaders (e.g u-boot) don't like blobs at address 0 (NULL). |
42 | + } | 46 | * Offset things by 4K. */ |
47 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/xlnx-versal.c | ||
50 | +++ b/hw/arm/xlnx-versal.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
52 | |||
53 | for (i = 0; i < ARRAY_SIZE(s->fpd.apu.cpu); i++) { | ||
54 | Object *obj; | ||
55 | - char *name; | ||
56 | - | ||
57 | - obj = object_new(XLNX_VERSAL_ACPU_TYPE); | ||
58 | - if (!obj) { | ||
59 | - error_report("Unable to create apu.cpu[%d] of type %s", | ||
60 | - i, XLNX_VERSAL_ACPU_TYPE); | ||
61 | - exit(EXIT_FAILURE); | ||
62 | - } | ||
63 | - | ||
64 | - name = g_strdup_printf("apu-cpu[%d]", i); | ||
65 | - object_property_add_child(OBJECT(s), name, obj, &error_fatal); | ||
66 | - g_free(name); | ||
67 | |||
68 | + object_initialize_child(OBJECT(s), "apu-cpu[*]", | ||
69 | + &s->fpd.apu.cpu[i], sizeof(s->fpd.apu.cpu[i]), | ||
70 | + XLNX_VERSAL_ACPU_TYPE, &error_abort, NULL); | ||
71 | + obj = OBJECT(&s->fpd.apu.cpu[i]); | ||
72 | object_property_set_int(obj, s->cfg.psci_conduit, | ||
73 | "psci-conduit", &error_abort); | ||
74 | if (i) { | ||
75 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_cpus(Versal *s) | ||
76 | object_property_set_link(obj, OBJECT(&s->fpd.apu.mr), "memory", | ||
77 | &error_abort); | ||
78 | object_property_set_bool(obj, true, "realized", &error_fatal); | ||
79 | - s->fpd.apu.cpu[i] = ARM_CPU(obj); | ||
80 | } | ||
43 | } | 81 | } |
44 | 82 | ||
45 | static void fdt_add_psci_node(const VirtMachineState *vms) | 83 | @@ -XXX,XX +XXX,XX @@ static void versal_create_apu_gic(Versal *s, qemu_irq *pic) |
84 | } | ||
85 | |||
86 | for (i = 0; i < nr_apu_cpus; i++) { | ||
87 | - DeviceState *cpudev = DEVICE(s->fpd.apu.cpu[i]); | ||
88 | + DeviceState *cpudev = DEVICE(&s->fpd.apu.cpu[i]); | ||
89 | int ppibase = XLNX_VERSAL_NR_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
90 | qemu_irq maint_irq; | ||
91 | int ti; | ||
46 | -- | 92 | -- |
47 | 2.7.4 | 93 | 2.20.1 |
48 | 94 | ||
49 | 95 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | The M series MPU is almost the same as the already implemented R | 3 | Add support for SD. |
4 | profile MPU (v7 PMSA). So all we need to implement here is the MPU | ||
5 | register interface in the system register space. | ||
6 | 4 | ||
7 | This implementation has the same restriction as the R profile MPU | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
8 | that it doesn't permit regions to be sized down smaller than 1K. | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
10 | We also do not yet implement support for MPU_CTRL.HFNMIENA; this | 8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
11 | bit should if zero disable use of the MPU when running HardFault, | 9 | Message-id: 20200427181649.26851-9-edgar.iglesias@gmail.com |
12 | NMI or with FAULTMASK set to 1 (ie at an execution priority of | ||
13 | less than zero) -- if the MPU is enabled we don't treat these | ||
14 | cases any differently. | ||
15 | |||
16 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
17 | Message-id: 1493122030-32191-13-git-send-email-peter.maydell@linaro.org | ||
18 | [PMM: Keep all the bits in mpu_ctrl field, rather than | ||
19 | using SCTLR bits for them; drop broken HFNMIENA support; | ||
20 | various cleanup] | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 11 | --- |
23 | target/arm/cpu.h | 6 +++ | 12 | include/hw/arm/xlnx-versal.h | 12 ++++++++++++ |
24 | hw/intc/armv7m_nvic.c | 104 ++++++++++++++++++++++++++++++++++++++++++++++++++ | 13 | hw/arm/xlnx-versal.c | 31 +++++++++++++++++++++++++++++++ |
25 | target/arm/helper.c | 25 +++++++++++- | 14 | 2 files changed, 43 insertions(+) |
26 | target/arm/machine.c | 5 ++- | ||
27 | 4 files changed, 137 insertions(+), 3 deletions(-) | ||
28 | 15 | ||
29 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
30 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/cpu.h | 18 | --- a/include/hw/arm/xlnx-versal.h |
32 | +++ b/target/arm/cpu.h | 19 | +++ b/include/hw/arm/xlnx-versal.h |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 20 | @@ -XXX,XX +XXX,XX @@ |
34 | uint32_t dfsr; /* Debug Fault Status Register */ | 21 | |
35 | uint32_t mmfar; /* MemManage Fault Address */ | 22 | #include "hw/sysbus.h" |
36 | uint32_t bfar; /* BusFault Address */ | 23 | #include "hw/arm/boot.h" |
37 | + unsigned mpu_ctrl; /* MPU_CTRL (some bits kept in sctlr_el[1]) */ | 24 | +#include "hw/sd/sdhci.h" |
38 | int exception; | 25 | #include "hw/intc/arm_gicv3.h" |
39 | } v7m; | 26 | #include "hw/char/pl011.h" |
40 | 27 | #include "hw/dma/xlnx-zdma.h" | |
41 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_DFSR, DWTTRAP, 2, 1) | 28 | @@ -XXX,XX +XXX,XX @@ |
42 | FIELD(V7M_DFSR, VCATCH, 3, 1) | 29 | #define XLNX_VERSAL_NR_UARTS 2 |
43 | FIELD(V7M_DFSR, EXTERNAL, 4, 1) | 30 | #define XLNX_VERSAL_NR_GEMS 2 |
44 | 31 | #define XLNX_VERSAL_NR_ADMAS 8 | |
45 | +/* v7M MPU_CTRL bits */ | 32 | +#define XLNX_VERSAL_NR_SDS 2 |
46 | +FIELD(V7M_MPU_CTRL, ENABLE, 0, 1) | 33 | #define XLNX_VERSAL_NR_IRQS 192 |
47 | +FIELD(V7M_MPU_CTRL, HFNMIENA, 1, 1) | 34 | |
48 | +FIELD(V7M_MPU_CTRL, PRIVDEFENA, 2, 1) | 35 | typedef struct Versal { |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
37 | } iou; | ||
38 | } lpd; | ||
39 | |||
40 | + /* The Platform Management Controller subsystem. */ | ||
41 | + struct { | ||
42 | + struct { | ||
43 | + SDHCIState sd[XLNX_VERSAL_NR_SDS]; | ||
44 | + } iou; | ||
45 | + } pmc; | ||
49 | + | 46 | + |
50 | /* If adding a feature bit which corresponds to a Linux ELF | 47 | struct { |
51 | * HWCAP bit, remember to update the feature-bit-to-hwcap | 48 | MemoryRegion *mr_ddr; |
52 | * mapping in linux-user/elfload.c:get_elf_hwcap(). | 49 | uint32_t psci_conduit; |
53 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 50 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
51 | #define VERSAL_GEM1_IRQ_0 58 | ||
52 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
53 | #define VERSAL_ADMA_IRQ_0 60 | ||
54 | +#define VERSAL_SD0_IRQ_0 126 | ||
55 | |||
56 | /* Architecturally reserved IRQs suitable for virtualization. */ | ||
57 | #define VERSAL_RSVD_IRQ_FIRST 111 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { | ||
59 | #define MM_FPD_CRF 0xfd1a0000U | ||
60 | #define MM_FPD_CRF_SIZE 0x140000 | ||
61 | |||
62 | +#define MM_PMC_SD0 0xf1040000U | ||
63 | +#define MM_PMC_SD0_SIZE 0x10000 | ||
64 | #define MM_PMC_CRP 0xf1260000U | ||
65 | #define MM_PMC_CRP_SIZE 0x10000 | ||
66 | #endif | ||
67 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | 68 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/hw/intc/armv7m_nvic.c | 69 | --- a/hw/arm/xlnx-versal.c |
56 | +++ b/hw/intc/armv7m_nvic.c | 70 | +++ b/hw/arm/xlnx-versal.c |
57 | @@ -XXX,XX +XXX,XX @@ | 71 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) |
58 | #include "hw/arm/arm.h" | ||
59 | #include "hw/arm/armv7m_nvic.h" | ||
60 | #include "target/arm/cpu.h" | ||
61 | +#include "exec/exec-all.h" | ||
62 | #include "qemu/log.h" | ||
63 | #include "trace.h" | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | ||
66 | case 0xd70: /* ISAR4. */ | ||
67 | return 0x01310102; | ||
68 | /* TODO: Implement debug registers. */ | ||
69 | + case 0xd90: /* MPU_TYPE */ | ||
70 | + /* Unified MPU; if the MPU is not present this value is zero */ | ||
71 | + return cpu->pmsav7_dregion << 8; | ||
72 | + break; | ||
73 | + case 0xd94: /* MPU_CTRL */ | ||
74 | + return cpu->env.v7m.mpu_ctrl; | ||
75 | + case 0xd98: /* MPU_RNR */ | ||
76 | + return cpu->env.cp15.c6_rgnr; | ||
77 | + case 0xd9c: /* MPU_RBAR */ | ||
78 | + case 0xda4: /* MPU_RBAR_A1 */ | ||
79 | + case 0xdac: /* MPU_RBAR_A2 */ | ||
80 | + case 0xdb4: /* MPU_RBAR_A3 */ | ||
81 | + { | ||
82 | + int region = cpu->env.cp15.c6_rgnr; | ||
83 | + | ||
84 | + if (region >= cpu->pmsav7_dregion) { | ||
85 | + return 0; | ||
86 | + } | ||
87 | + return (cpu->env.pmsav7.drbar[region] & 0x1f) | (region & 0xf); | ||
88 | + } | ||
89 | + case 0xda0: /* MPU_RASR */ | ||
90 | + case 0xda8: /* MPU_RASR_A1 */ | ||
91 | + case 0xdb0: /* MPU_RASR_A2 */ | ||
92 | + case 0xdb8: /* MPU_RASR_A3 */ | ||
93 | + { | ||
94 | + int region = cpu->env.cp15.c6_rgnr; | ||
95 | + | ||
96 | + if (region >= cpu->pmsav7_dregion) { | ||
97 | + return 0; | ||
98 | + } | ||
99 | + return ((cpu->env.pmsav7.dracr[region] & 0xffff) << 16) | | ||
100 | + (cpu->env.pmsav7.drsr[region] & 0xffff); | ||
101 | + } | ||
102 | default: | ||
103 | qemu_log_mask(LOG_GUEST_ERROR, "NVIC: Bad read offset 0x%x\n", offset); | ||
104 | return 0; | ||
105 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
106 | qemu_log_mask(LOG_UNIMP, | ||
107 | "NVIC: Aux fault status registers unimplemented\n"); | ||
108 | break; | ||
109 | + case 0xd90: /* MPU_TYPE */ | ||
110 | + return; /* RO */ | ||
111 | + case 0xd94: /* MPU_CTRL */ | ||
112 | + if ((value & | ||
113 | + (R_V7M_MPU_CTRL_HFNMIENA_MASK | R_V7M_MPU_CTRL_ENABLE_MASK)) | ||
114 | + == R_V7M_MPU_CTRL_HFNMIENA_MASK) { | ||
115 | + qemu_log_mask(LOG_GUEST_ERROR, "MPU_CTRL: HFNMIENA and !ENABLE is " | ||
116 | + "UNPREDICTABLE\n"); | ||
117 | + } | ||
118 | + cpu->env.v7m.mpu_ctrl = value & (R_V7M_MPU_CTRL_ENABLE_MASK | | ||
119 | + R_V7M_MPU_CTRL_HFNMIENA_MASK | | ||
120 | + R_V7M_MPU_CTRL_PRIVDEFENA_MASK); | ||
121 | + tlb_flush(CPU(cpu)); | ||
122 | + break; | ||
123 | + case 0xd98: /* MPU_RNR */ | ||
124 | + if (value >= cpu->pmsav7_dregion) { | ||
125 | + qemu_log_mask(LOG_GUEST_ERROR, "MPU region out of range %" | ||
126 | + PRIu32 "/%" PRIu32 "\n", | ||
127 | + value, cpu->pmsav7_dregion); | ||
128 | + } else { | ||
129 | + cpu->env.cp15.c6_rgnr = value; | ||
130 | + } | ||
131 | + break; | ||
132 | + case 0xd9c: /* MPU_RBAR */ | ||
133 | + case 0xda4: /* MPU_RBAR_A1 */ | ||
134 | + case 0xdac: /* MPU_RBAR_A2 */ | ||
135 | + case 0xdb4: /* MPU_RBAR_A3 */ | ||
136 | + { | ||
137 | + int region; | ||
138 | + | ||
139 | + if (value & (1 << 4)) { | ||
140 | + /* VALID bit means use the region number specified in this | ||
141 | + * value and also update MPU_RNR.REGION with that value. | ||
142 | + */ | ||
143 | + region = extract32(value, 0, 4); | ||
144 | + if (region >= cpu->pmsav7_dregion) { | ||
145 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
146 | + "MPU region out of range %u/%" PRIu32 "\n", | ||
147 | + region, cpu->pmsav7_dregion); | ||
148 | + return; | ||
149 | + } | ||
150 | + cpu->env.cp15.c6_rgnr = region; | ||
151 | + } else { | ||
152 | + region = cpu->env.cp15.c6_rgnr; | ||
153 | + } | ||
154 | + | ||
155 | + if (region >= cpu->pmsav7_dregion) { | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + cpu->env.pmsav7.drbar[region] = value & ~0x1f; | ||
160 | + tlb_flush(CPU(cpu)); | ||
161 | + break; | ||
162 | + } | ||
163 | + case 0xda0: /* MPU_RASR */ | ||
164 | + case 0xda8: /* MPU_RASR_A1 */ | ||
165 | + case 0xdb0: /* MPU_RASR_A2 */ | ||
166 | + case 0xdb8: /* MPU_RASR_A3 */ | ||
167 | + { | ||
168 | + int region = cpu->env.cp15.c6_rgnr; | ||
169 | + | ||
170 | + if (region >= cpu->pmsav7_dregion) { | ||
171 | + return; | ||
172 | + } | ||
173 | + | ||
174 | + cpu->env.pmsav7.drsr[region] = value & 0xff3f; | ||
175 | + cpu->env.pmsav7.dracr[region] = (value >> 16) & 0x173f; | ||
176 | + tlb_flush(CPU(cpu)); | ||
177 | + break; | ||
178 | + } | ||
179 | case 0xf00: /* Software Triggered Interrupt Register */ | ||
180 | { | ||
181 | /* user mode can only write to STIR if CCR.USERSETMPEND permits it */ | ||
182 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
183 | index XXXXXXX..XXXXXXX 100644 | ||
184 | --- a/target/arm/helper.c | ||
185 | +++ b/target/arm/helper.c | ||
186 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
187 | static inline bool regime_translation_disabled(CPUARMState *env, | ||
188 | ARMMMUIdx mmu_idx) | ||
189 | { | ||
190 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
191 | + return !(env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_ENABLE_MASK); | ||
192 | + } | ||
193 | + | ||
194 | if (mmu_idx == ARMMMUIdx_S2NS) { | ||
195 | return (env->cp15.hcr_el2 & HCR_VM) == 0; | ||
196 | } | ||
197 | @@ -XXX,XX +XXX,XX @@ static inline void get_phys_addr_pmsav7_default(CPUARMState *env, | ||
198 | } | 72 | } |
199 | } | 73 | } |
200 | 74 | ||
201 | +static bool pmsav7_use_background_region(ARMCPU *cpu, | 75 | +#define SDHCI_CAPABILITIES 0x280737ec6481 /* Same as on ZynqMP. */ |
202 | + ARMMMUIdx mmu_idx, bool is_user) | 76 | +static void versal_create_sds(Versal *s, qemu_irq *pic) |
203 | +{ | 77 | +{ |
204 | + /* Return true if we should use the default memory map as a | 78 | + int i; |
205 | + * "background" region if there are no hits against any MPU regions. | ||
206 | + */ | ||
207 | + CPUARMState *env = &cpu->env; | ||
208 | + | 79 | + |
209 | + if (is_user) { | 80 | + for (i = 0; i < ARRAY_SIZE(s->pmc.iou.sd); i++) { |
210 | + return false; | 81 | + DeviceState *dev; |
211 | + } | 82 | + MemoryRegion *mr; |
212 | + | 83 | + |
213 | + if (arm_feature(env, ARM_FEATURE_M)) { | 84 | + sysbus_init_child_obj(OBJECT(s), "sd[*]", |
214 | + return env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | 85 | + &s->pmc.iou.sd[i], sizeof(s->pmc.iou.sd[i]), |
215 | + } else { | 86 | + TYPE_SYSBUS_SDHCI); |
216 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; | 87 | + dev = DEVICE(&s->pmc.iou.sd[i]); |
88 | + | ||
89 | + object_property_set_uint(OBJECT(dev), | ||
90 | + 3, "sd-spec-version", &error_fatal); | ||
91 | + object_property_set_uint(OBJECT(dev), SDHCI_CAPABILITIES, "capareg", | ||
92 | + &error_fatal); | ||
93 | + object_property_set_uint(OBJECT(dev), UHS_I, "uhs", &error_fatal); | ||
94 | + qdev_init_nofail(dev); | ||
95 | + | ||
96 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
97 | + memory_region_add_subregion(&s->mr_ps, | ||
98 | + MM_PMC_SD0 + i * MM_PMC_SD0_SIZE, mr); | ||
99 | + | ||
100 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, | ||
101 | + pic[VERSAL_SD0_IRQ_0 + i * 2]); | ||
217 | + } | 102 | + } |
218 | +} | 103 | +} |
219 | + | 104 | + |
220 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 105 | /* This takes the board allocated linear DDR memory and creates aliases |
221 | int access_type, ARMMMUIdx mmu_idx, | 106 | * for each split DDR range/aperture on the Versal address map. |
222 | hwaddr *phys_ptr, int *prot, uint32_t *fsr) | 107 | */ |
223 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 108 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) |
224 | } | 109 | versal_create_uarts(s, pic); |
225 | 110 | versal_create_gems(s, pic); | |
226 | if (n == -1) { /* no hits */ | 111 | versal_create_admas(s, pic); |
227 | - if (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR)) { | 112 | + versal_create_sds(s, pic); |
228 | + if (!pmsav7_use_background_region(cpu, mmu_idx, is_user)) { | 113 | versal_map_ddr(s); |
229 | /* background fault */ | 114 | versal_unimp(s); |
230 | *fsr = 0; | 115 | |
231 | return true; | ||
232 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
233 | index XXXXXXX..XXXXXXX 100644 | ||
234 | --- a/target/arm/machine.c | ||
235 | +++ b/target/arm/machine.c | ||
236 | @@ -XXX,XX +XXX,XX @@ static bool m_needed(void *opaque) | ||
237 | |||
238 | static const VMStateDescription vmstate_m = { | ||
239 | .name = "cpu/m", | ||
240 | - .version_id = 3, | ||
241 | - .minimum_version_id = 3, | ||
242 | + .version_id = 4, | ||
243 | + .minimum_version_id = 4, | ||
244 | .needed = m_needed, | ||
245 | .fields = (VMStateField[]) { | ||
246 | VMSTATE_UINT32(env.v7m.vecbase, ARMCPU), | ||
247 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
248 | VMSTATE_UINT32(env.v7m.dfsr, ARMCPU), | ||
249 | VMSTATE_UINT32(env.v7m.mmfar, ARMCPU), | ||
250 | VMSTATE_UINT32(env.v7m.bfar, ARMCPU), | ||
251 | + VMSTATE_UINT32(env.v7m.mpu_ctrl, ARMCPU), | ||
252 | VMSTATE_INT32(env.v7m.exception, ARMCPU), | ||
253 | VMSTATE_END_OF_LIST() | ||
254 | } | ||
255 | -- | 116 | -- |
256 | 2.7.4 | 117 | 2.20.1 |
257 | 118 | ||
258 | 119 | diff view generated by jsdifflib |
1 | From: Michael Davidsaver <mdavidsaver@gmail.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Add support for the M profile default memory map which is used | 3 | hw/arm: versal: Add support for the RTC. |
4 | if the MPU is not present or disabled. | ||
5 | 4 | ||
6 | The main differences in behaviour from implementing this | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | correctly are that we set the PAGE_EXEC attribute on | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | the right regions of memory, such that device regions | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | are not executable. | 8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
10 | 9 | Message-id: 20200427181649.26851-10-edgar.iglesias@gmail.com | |
11 | Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> | ||
12 | Message-id: 1493122030-32191-10-git-send-email-peter.maydell@linaro.org | ||
13 | [PMM: rephrased comment and commit message; don't mark | ||
14 | the flash memory region as not-writable; list all | ||
15 | the cases in the default map explicitly rather than | ||
16 | using a 'default' case for the non-executable regions] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 11 | --- |
19 | target/arm/helper.c | 41 ++++++++++++++++++++++++++++++++--------- | 12 | include/hw/arm/xlnx-versal.h | 8 ++++++++ |
20 | 1 file changed, 32 insertions(+), 9 deletions(-) | 13 | hw/arm/xlnx-versal.c | 21 +++++++++++++++++++++ |
14 | 2 files changed, 29 insertions(+) | ||
21 | 15 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 18 | --- a/include/hw/arm/xlnx-versal.h |
25 | +++ b/target/arm/helper.c | 19 | +++ b/include/hw/arm/xlnx-versal.h |
26 | @@ -XXX,XX +XXX,XX @@ static inline void get_phys_addr_pmsav7_default(CPUARMState *env, | 20 | @@ -XXX,XX +XXX,XX @@ |
27 | ARMMMUIdx mmu_idx, | 21 | #include "hw/char/pl011.h" |
28 | int32_t address, int *prot) | 22 | #include "hw/dma/xlnx-zdma.h" |
29 | { | 23 | #include "hw/net/cadence_gem.h" |
30 | - *prot = PAGE_READ | PAGE_WRITE; | 24 | +#include "hw/rtc/xlnx-zynqmp-rtc.h" |
31 | - switch (address) { | 25 | |
32 | - case 0xF0000000 ... 0xFFFFFFFF: | 26 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
33 | - if (regime_sctlr(env, mmu_idx) & SCTLR_V) { /* hivecs execing is ok */ | 27 | #define XLNX_VERSAL(obj) OBJECT_CHECK(Versal, (obj), TYPE_XLNX_VERSAL) |
34 | + if (!arm_feature(env, ARM_FEATURE_M)) { | 28 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
35 | + *prot = PAGE_READ | PAGE_WRITE; | 29 | struct { |
36 | + switch (address) { | 30 | SDHCIState sd[XLNX_VERSAL_NR_SDS]; |
37 | + case 0xF0000000 ... 0xFFFFFFFF: | 31 | } iou; |
38 | + if (regime_sctlr(env, mmu_idx) & SCTLR_V) { | 32 | + |
39 | + /* hivecs execing is ok */ | 33 | + XlnxZynqMPRTC rtc; |
40 | + *prot |= PAGE_EXEC; | 34 | } pmc; |
41 | + } | 35 | |
42 | + break; | 36 | struct { |
43 | + case 0x00000000 ... 0x7FFFFFFF: | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
44 | *prot |= PAGE_EXEC; | 38 | #define VERSAL_GEM1_IRQ_0 58 |
45 | + break; | 39 | #define VERSAL_GEM1_WAKE_IRQ_0 59 |
46 | + } | 40 | #define VERSAL_ADMA_IRQ_0 60 |
47 | + } else { | 41 | +#define VERSAL_RTC_APB_ERR_IRQ 121 |
48 | + /* Default system address map for M profile cores. | 42 | #define VERSAL_SD0_IRQ_0 126 |
49 | + * The architecture specifies which regions are execute-never; | 43 | +#define VERSAL_RTC_ALARM_IRQ 142 |
50 | + * at the MPU level no other checks are defined. | 44 | +#define VERSAL_RTC_SECONDS_IRQ 143 |
51 | + */ | 45 | |
52 | + switch (address) { | 46 | /* Architecturally reserved IRQs suitable for virtualization. */ |
53 | + case 0x00000000 ... 0x1fffffff: /* ROM */ | 47 | #define VERSAL_RSVD_IRQ_FIRST 111 |
54 | + case 0x20000000 ... 0x3fffffff: /* SRAM */ | 48 | @@ -XXX,XX +XXX,XX @@ typedef struct Versal { |
55 | + case 0x60000000 ... 0x7fffffff: /* RAM */ | 49 | #define MM_PMC_SD0_SIZE 0x10000 |
56 | + case 0x80000000 ... 0x9fffffff: /* RAM */ | 50 | #define MM_PMC_CRP 0xf1260000U |
57 | + *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | 51 | #define MM_PMC_CRP_SIZE 0x10000 |
58 | + break; | 52 | +#define MM_PMC_RTC 0xf12a0000 |
59 | + case 0x40000000 ... 0x5fffffff: /* Peripheral */ | 53 | +#define MM_PMC_RTC_SIZE 0x10000 |
60 | + case 0xa0000000 ... 0xbfffffff: /* Device */ | 54 | #endif |
61 | + case 0xc0000000 ... 0xdfffffff: /* Device */ | 55 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
62 | + case 0xe0000000 ... 0xffffffff: /* System */ | 56 | index XXXXXXX..XXXXXXX 100644 |
63 | + *prot = PAGE_READ | PAGE_WRITE; | 57 | --- a/hw/arm/xlnx-versal.c |
64 | + break; | 58 | +++ b/hw/arm/xlnx-versal.c |
65 | + default: | 59 | @@ -XXX,XX +XXX,XX @@ static void versal_create_sds(Versal *s, qemu_irq *pic) |
66 | + g_assert_not_reached(); | ||
67 | } | ||
68 | - break; | ||
69 | - case 0x00000000 ... 0x7FFFFFFF: | ||
70 | - *prot |= PAGE_EXEC; | ||
71 | - break; | ||
72 | } | 60 | } |
73 | - | ||
74 | } | 61 | } |
75 | 62 | ||
76 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 63 | +static void versal_create_rtc(Versal *s, qemu_irq *pic) |
64 | +{ | ||
65 | + SysBusDevice *sbd; | ||
66 | + MemoryRegion *mr; | ||
67 | + | ||
68 | + sysbus_init_child_obj(OBJECT(s), "rtc", &s->pmc.rtc, sizeof(s->pmc.rtc), | ||
69 | + TYPE_XLNX_ZYNQMP_RTC); | ||
70 | + sbd = SYS_BUS_DEVICE(&s->pmc.rtc); | ||
71 | + qdev_init_nofail(DEVICE(sbd)); | ||
72 | + | ||
73 | + mr = sysbus_mmio_get_region(sbd, 0); | ||
74 | + memory_region_add_subregion(&s->mr_ps, MM_PMC_RTC, mr); | ||
75 | + | ||
76 | + /* | ||
77 | + * TODO: Connect the ALARM and SECONDS interrupts once our RTC model | ||
78 | + * supports them. | ||
79 | + */ | ||
80 | + sysbus_connect_irq(sbd, 1, pic[VERSAL_RTC_APB_ERR_IRQ]); | ||
81 | +} | ||
82 | + | ||
83 | /* This takes the board allocated linear DDR memory and creates aliases | ||
84 | * for each split DDR range/aperture on the Versal address map. | ||
85 | */ | ||
86 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
87 | versal_create_gems(s, pic); | ||
88 | versal_create_admas(s, pic); | ||
89 | versal_create_sds(s, pic); | ||
90 | + versal_create_rtc(s, pic); | ||
91 | versal_map_ddr(s); | ||
92 | versal_unimp(s); | ||
93 | |||
77 | -- | 94 | -- |
78 | 2.7.4 | 95 | 2.20.1 |
79 | 96 | ||
80 | 97 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | The Aspeed I2C controller maintains a state machine in the command | 3 | Add support for SD. |
4 | register, which is mostly used for debug. | ||
5 | 4 | ||
6 | Let's start adding a few states to handle abnormal STOP | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | commands. Today, the model uses the busy status of the bus as a | 6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | condition to do so but it is not precise enough. | 7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
9 | 8 | Message-id: 20200427181649.26851-11-edgar.iglesias@gmail.com | |
10 | Also remove the ABNORMAL bit for failing TX commands. This is | ||
11 | incorrect with respect to the specs. | ||
12 | |||
13 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
14 | Message-id: 1494827476-1487-4-git-send-email-clg@kaod.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | hw/i2c/aspeed_i2c.c | 36 +++++++++++++++++++++++++++++++++--- | 11 | hw/arm/xlnx-versal-virt.c | 46 +++++++++++++++++++++++++++++++++++++++ |
18 | 1 file changed, 33 insertions(+), 3 deletions(-) | 12 | 1 file changed, 46 insertions(+) |
19 | 13 | ||
20 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/i2c/aspeed_i2c.c | 16 | --- a/hw/arm/xlnx-versal-virt.c |
23 | +++ b/hw/i2c/aspeed_i2c.c | 17 | +++ b/hw/arm/xlnx-versal-virt.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset, | 18 | @@ -XXX,XX +XXX,XX @@ |
19 | #include "hw/arm/sysbus-fdt.h" | ||
20 | #include "hw/arm/fdt.h" | ||
21 | #include "cpu.h" | ||
22 | +#include "hw/qdev-properties.h" | ||
23 | #include "hw/arm/xlnx-versal.h" | ||
24 | |||
25 | #define TYPE_XLNX_VERSAL_VIRT_MACHINE MACHINE_TYPE_NAME("xlnx-versal-virt") | ||
26 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_zdma_nodes(VersalVirt *s) | ||
25 | } | 27 | } |
26 | } | 28 | } |
27 | 29 | ||
28 | +static void aspeed_i2c_set_state(AspeedI2CBus *bus, uint8_t state) | 30 | +static void fdt_add_sd_nodes(VersalVirt *s) |
29 | +{ | 31 | +{ |
30 | + bus->cmd &= ~(I2CD_TX_STATE_MASK << I2CD_TX_STATE_SHIFT); | 32 | + const char clocknames[] = "clk_xin\0clk_ahb"; |
31 | + bus->cmd |= (state & I2CD_TX_STATE_MASK) << I2CD_TX_STATE_SHIFT; | 33 | + const char compat[] = "arasan,sdhci-8.9a"; |
34 | + int i; | ||
35 | + | ||
36 | + for (i = ARRAY_SIZE(s->soc.pmc.iou.sd) - 1; i >= 0; i--) { | ||
37 | + uint64_t addr = MM_PMC_SD0 + MM_PMC_SD0_SIZE * i; | ||
38 | + char *name = g_strdup_printf("/sdhci@%" PRIx64, addr); | ||
39 | + | ||
40 | + qemu_fdt_add_subnode(s->fdt, name); | ||
41 | + | ||
42 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | ||
43 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); | ||
44 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | ||
45 | + clocknames, sizeof(clocknames)); | ||
46 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
47 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_SD0_IRQ_0 + i * 2, | ||
48 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
49 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
50 | + 2, addr, 2, MM_PMC_SD0_SIZE); | ||
51 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
52 | + g_free(name); | ||
53 | + } | ||
32 | +} | 54 | +} |
33 | + | 55 | + |
34 | +static uint8_t aspeed_i2c_get_state(AspeedI2CBus *bus) | 56 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) |
57 | { | ||
58 | Error *err = NULL; | ||
59 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | ||
60 | } | ||
61 | } | ||
62 | |||
63 | +static void sd_plugin_card(SDHCIState *sd, DriveInfo *di) | ||
35 | +{ | 64 | +{ |
36 | + return (bus->cmd >> I2CD_TX_STATE_SHIFT) & I2CD_TX_STATE_MASK; | 65 | + BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; |
66 | + DeviceState *card; | ||
67 | + | ||
68 | + card = qdev_create(qdev_get_child_bus(DEVICE(sd), "sd-bus"), TYPE_SD_CARD); | ||
69 | + object_property_add_child(OBJECT(sd), "card[*]", OBJECT(card), | ||
70 | + &error_fatal); | ||
71 | + qdev_prop_set_drive(card, "drive", blk, &error_fatal); | ||
72 | + object_property_set_bool(OBJECT(card), true, "realized", &error_fatal); | ||
37 | +} | 73 | +} |
38 | + | 74 | + |
39 | +/* | 75 | static void versal_virt_init(MachineState *machine) |
40 | + * The state machine needs some refinement. It is only used to track | ||
41 | + * invalid STOP commands for the moment. | ||
42 | + */ | ||
43 | static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
44 | { | 76 | { |
45 | bus->cmd &= ~0xFFFF; | 77 | VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(machine); |
46 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 78 | int psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; |
47 | bus->intr_status = 0; | 79 | + int i; |
48 | 80 | ||
49 | if (bus->cmd & I2CD_M_START_CMD) { | 81 | /* |
50 | + uint8_t state = aspeed_i2c_get_state(bus) & I2CD_MACTIVE ? | 82 | * If the user provides an Operating System to be loaded, we expect them |
51 | + I2CD_MSTARTR : I2CD_MSTART; | 83 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
84 | fdt_add_gic_nodes(s); | ||
85 | fdt_add_timer_nodes(s); | ||
86 | fdt_add_zdma_nodes(s); | ||
87 | + fdt_add_sd_nodes(s); | ||
88 | fdt_add_cpu_nodes(s, psci_conduit); | ||
89 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | ||
90 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
92 | memory_region_add_subregion_overlap(get_system_memory(), | ||
93 | 0, &s->soc.fpd.apu.mr, 0); | ||
94 | |||
95 | + /* Plugin SD cards. */ | ||
96 | + for (i = 0; i < ARRAY_SIZE(s->soc.pmc.iou.sd); i++) { | ||
97 | + sd_plugin_card(&s->soc.pmc.iou.sd[i], drive_get_next(IF_SD)); | ||
98 | + } | ||
52 | + | 99 | + |
53 | + aspeed_i2c_set_state(bus, state); | 100 | s->binfo.ram_size = machine->ram_size; |
54 | + | 101 | s->binfo.loader_start = 0x0; |
55 | if (i2c_start_transfer(bus->bus, extract32(bus->buf, 1, 7), | 102 | s->binfo.get_dtb = versal_virt_get_dtb; |
56 | extract32(bus->buf, 0, 1))) { | ||
57 | bus->intr_status |= I2CD_INTR_TX_NAK; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
59 | if (!i2c_bus_busy(bus->bus)) { | ||
60 | return; | ||
61 | } | ||
62 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | ||
63 | } | ||
64 | |||
65 | if (bus->cmd & I2CD_M_TX_CMD) { | ||
66 | + aspeed_i2c_set_state(bus, I2CD_MTXD); | ||
67 | if (i2c_send(bus->bus, bus->buf)) { | ||
68 | - bus->intr_status |= (I2CD_INTR_TX_NAK | I2CD_INTR_ABNORMAL); | ||
69 | + bus->intr_status |= (I2CD_INTR_TX_NAK); | ||
70 | i2c_end_transfer(bus->bus); | ||
71 | } else { | ||
72 | bus->intr_status |= I2CD_INTR_TX_ACK; | ||
73 | } | ||
74 | bus->cmd &= ~I2CD_M_TX_CMD; | ||
75 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | ||
76 | } | ||
77 | |||
78 | if (bus->cmd & (I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST)) { | ||
79 | - int ret = i2c_recv(bus->bus); | ||
80 | + int ret; | ||
81 | + | ||
82 | + aspeed_i2c_set_state(bus, I2CD_MRXD); | ||
83 | + ret = i2c_recv(bus->bus); | ||
84 | if (ret < 0) { | ||
85 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | ||
86 | ret = 0xff; | ||
87 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | ||
88 | i2c_nack(bus->bus); | ||
89 | } | ||
90 | bus->cmd &= ~(I2CD_M_RX_CMD | I2CD_M_S_RX_CMD_LAST); | ||
91 | + aspeed_i2c_set_state(bus, I2CD_MACTIVE); | ||
92 | } | ||
93 | |||
94 | if (bus->cmd & I2CD_M_STOP_CMD) { | ||
95 | - if (!i2c_bus_busy(bus->bus)) { | ||
96 | + if (!(aspeed_i2c_get_state(bus) & I2CD_MACTIVE)) { | ||
97 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: abnormal stop\n", __func__); | ||
98 | bus->intr_status |= I2CD_INTR_ABNORMAL; | ||
99 | } else { | ||
100 | + aspeed_i2c_set_state(bus, I2CD_MSTOP); | ||
101 | i2c_end_transfer(bus->bus); | ||
102 | bus->intr_status |= I2CD_INTR_NORMAL_STOP; | ||
103 | } | ||
104 | bus->cmd &= ~I2CD_M_STOP_CMD; | ||
105 | + aspeed_i2c_set_state(bus, I2CD_IDLE); | ||
106 | } | ||
107 | } | ||
108 | |||
109 | -- | 103 | -- |
110 | 2.7.4 | 104 | 2.20.1 |
111 | 105 | ||
112 | 106 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | ||
1 | 2 | ||
3 | Add support for the RTC. | ||
4 | |||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
8 | Message-id: 20200427181649.26851-12-edgar.iglesias@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/xlnx-versal-virt.c | 22 ++++++++++++++++++++++ | ||
12 | 1 file changed, 22 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/xlnx-versal-virt.c | ||
17 | +++ b/hw/arm/xlnx-versal-virt.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_sd_nodes(VersalVirt *s) | ||
19 | } | ||
20 | } | ||
21 | |||
22 | +static void fdt_add_rtc_node(VersalVirt *s) | ||
23 | +{ | ||
24 | + const char compat[] = "xlnx,zynqmp-rtc"; | ||
25 | + const char interrupt_names[] = "alarm\0sec"; | ||
26 | + char *name = g_strdup_printf("/rtc@%x", MM_PMC_RTC); | ||
27 | + | ||
28 | + qemu_fdt_add_subnode(s->fdt, name); | ||
29 | + | ||
30 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
31 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_ALARM_IRQ, | ||
32 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI, | ||
33 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_RTC_SECONDS_IRQ, | ||
34 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
35 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", | ||
36 | + interrupt_names, sizeof(interrupt_names)); | ||
37 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
38 | + 2, MM_PMC_RTC, 2, MM_PMC_RTC_SIZE); | ||
39 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
40 | + g_free(name); | ||
41 | +} | ||
42 | + | ||
43 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | ||
44 | { | ||
45 | Error *err = NULL; | ||
46 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
47 | fdt_add_timer_nodes(s); | ||
48 | fdt_add_zdma_nodes(s); | ||
49 | fdt_add_sd_nodes(s); | ||
50 | + fdt_add_rtc_node(s); | ||
51 | fdt_add_cpu_nodes(s, psci_conduit); | ||
52 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | ||
53 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
54 | -- | ||
55 | 2.20.1 | ||
56 | |||
57 | diff view generated by jsdifflib |
1 | Fix the handling of QOM properties for PMSA CPUs with no MPU: | 1 | Somewhere along theline we accidentally added a duplicate |
---|---|---|---|
2 | 2 | "using D16-D31 when they don't exist" check to do_vfm_dp() | |
3 | Allow no-MPU to be specified by either: | 3 | (probably an artifact of a patchseries rebase). Remove it. |
4 | * has-mpu = false | ||
5 | * pmsav7_dregion = 0 | ||
6 | and make setting one imply the other. Don't clear the PMSA | ||
7 | feature bit in this situation. | ||
8 | 4 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Message-id: 1493122030-32191-6-git-send-email-peter.maydell@linaro.org | 8 | Message-id: 20200430181003.21682-2-peter.maydell@linaro.org |
13 | --- | 9 | --- |
14 | target/arm/cpu.c | 8 +++++++- | 10 | target/arm/translate-vfp.inc.c | 6 ------ |
15 | 1 file changed, 7 insertions(+), 1 deletion(-) | 11 | 1 file changed, 6 deletions(-) |
16 | 12 | ||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 13 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.c | 15 | --- a/target/arm/translate-vfp.inc.c |
20 | +++ b/target/arm/cpu.c | 16 | +++ b/target/arm/translate-vfp.inc.c |
21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 17 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) |
22 | cpu->id_pfr1 &= ~0xf000; | 18 | return false; |
23 | } | 19 | } |
24 | 20 | ||
25 | + /* MPU can be configured out of a PMSA CPU either by setting has-mpu | 21 | - /* UNDEF accesses to D16-D31 if they don't exist. */ |
26 | + * to false or by setting pmsav7-dregion to 0. | 22 | - if (!dc_isar_feature(aa32_simd_r32, s) && |
27 | + */ | 23 | - ((a->vd | a->vn | a->vm) & 0x10)) { |
28 | if (!cpu->has_mpu) { | 24 | - return false; |
29 | - unset_feature(env, ARM_FEATURE_PMSA); | 25 | - } |
30 | + cpu->pmsav7_dregion = 0; | 26 | - |
31 | + } | 27 | if (!vfp_access_check(s)) { |
32 | + if (cpu->pmsav7_dregion == 0) { | 28 | return true; |
33 | + cpu->has_mpu = false; | ||
34 | } | 29 | } |
35 | |||
36 | if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
37 | -- | 30 | -- |
38 | 2.7.4 | 31 | 2.20.1 |
39 | 32 | ||
40 | 33 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We were accidentally permitting decode of Thumb Neon insns even if | ||
2 | the CPU didn't have the FEATURE_NEON bit set, because the feature | ||
3 | check was being done before the call to disas_neon_data_insn() and | ||
4 | disas_neon_ls_insn() in the Arm decoder but was omitted from the | ||
5 | Thumb decoder. Push the feature bit check down into the called | ||
6 | functions so it is done for both Arm and Thumb encodings. | ||
1 | 7 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20200430181003.21682-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | target/arm/translate.c | 16 ++++++++-------- | ||
14 | 1 file changed, 8 insertions(+), 8 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.c | ||
19 | +++ b/target/arm/translate.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
21 | TCGv_i32 tmp2; | ||
22 | TCGv_i64 tmp64; | ||
23 | |||
24 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
25 | + return 1; | ||
26 | + } | ||
27 | + | ||
28 | /* FIXME: this access check should not take precedence over UNDEF | ||
29 | * for invalid encodings; we will generate incorrect syndrome information | ||
30 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
31 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
32 | TCGv_ptr ptr1, ptr2, ptr3; | ||
33 | TCGv_i64 tmp64; | ||
34 | |||
35 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
36 | + return 1; | ||
37 | + } | ||
38 | + | ||
39 | /* FIXME: this access check should not take precedence over UNDEF | ||
40 | * for invalid encodings; we will generate incorrect syndrome information | ||
41 | * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
43 | |||
44 | if (((insn >> 25) & 7) == 1) { | ||
45 | /* NEON Data processing. */ | ||
46 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
47 | - goto illegal_op; | ||
48 | - } | ||
49 | - | ||
50 | if (disas_neon_data_insn(s, insn)) { | ||
51 | goto illegal_op; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
54 | } | ||
55 | if ((insn & 0x0f100000) == 0x04000000) { | ||
56 | /* NEON load/store. */ | ||
57 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
58 | - goto illegal_op; | ||
59 | - } | ||
60 | - | ||
61 | if (disas_neon_ls_insn(s, insn)) { | ||
62 | goto illegal_op; | ||
63 | } | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Add the infrastructure for building and invoking a decodetree decoder |
---|---|---|---|
2 | 2 | for the AArch32 Neon encodings. At the moment the new decoder covers | |
3 | Multiple I2C commands can be fired simultaneously and the controller | 3 | nothing, so we always fall back to the existing hand-written decode. |
4 | execute the commands following these priorities: | 4 | |
5 | 5 | We follow the same pattern we did for the VFP decodetree conversion | |
6 | (1) Master Start Command | 6 | (commit 78e138bc1f672c145ef6ace74617d and following): code that deals |
7 | (2) Master Transmit Command | 7 | with Neon will be moving gradually out to translate-neon.vfp.inc, |
8 | (3) Slave Transmit Command or Master Receive Command | 8 | which we #include into translate.c. |
9 | (4) Master Stop Command | 9 | |
10 | 10 | In order to share the decode files between A32 and T32, we | |
11 | The current code is incorrect with respect to the above sequence and | 11 | split Neon into 3 parts: |
12 | needs to be reworked to handle each individual command. | 12 | * data-processing |
13 | 13 | * load-store | |
14 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 14 | * 'shared' encodings |
15 | Message-id: 1494827476-1487-2-git-send-email-clg@kaod.org | 15 | |
16 | The first two groups of instructions have similar but not identical | ||
17 | A32 and T32 encodings, so we need to manually transform the T32 | ||
18 | encoding into the A32 one before calling the decoder; the third group | ||
19 | covers the Neon instructions which are identical in A32 and T32. | ||
20 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20200430181003.21682-4-peter.maydell@linaro.org | ||
17 | --- | 24 | --- |
18 | hw/i2c/aspeed_i2c.c | 24 ++++++++++++++++++------ | 25 | target/arm/neon-dp.decode | 29 ++++++++++++++++++++++++++ |
19 | 1 file changed, 18 insertions(+), 6 deletions(-) | 26 | target/arm/neon-ls.decode | 29 ++++++++++++++++++++++++++ |
20 | 27 | target/arm/neon-shared.decode | 27 +++++++++++++++++++++++++ | |
21 | diff --git a/hw/i2c/aspeed_i2c.c b/hw/i2c/aspeed_i2c.c | 28 | target/arm/translate-neon.inc.c | 32 +++++++++++++++++++++++++++++ |
29 | target/arm/translate.c | 36 +++++++++++++++++++++++++++++++-- | ||
30 | target/arm/Makefile.objs | 18 +++++++++++++++++ | ||
31 | 6 files changed, 169 insertions(+), 2 deletions(-) | ||
32 | create mode 100644 target/arm/neon-dp.decode | ||
33 | create mode 100644 target/arm/neon-ls.decode | ||
34 | create mode 100644 target/arm/neon-shared.decode | ||
35 | create mode 100644 target/arm/translate-neon.inc.c | ||
36 | |||
37 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
38 | new file mode 100644 | ||
39 | index XXXXXXX..XXXXXXX | ||
40 | --- /dev/null | ||
41 | +++ b/target/arm/neon-dp.decode | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | +# AArch32 Neon data-processing instruction descriptions | ||
44 | +# | ||
45 | +# Copyright (c) 2020 Linaro, Ltd | ||
46 | +# | ||
47 | +# This library is free software; you can redistribute it and/or | ||
48 | +# modify it under the terms of the GNU Lesser General Public | ||
49 | +# License as published by the Free Software Foundation; either | ||
50 | +# version 2 of the License, or (at your option) any later version. | ||
51 | +# | ||
52 | +# This library is distributed in the hope that it will be useful, | ||
53 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
54 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
55 | +# Lesser General Public License for more details. | ||
56 | +# | ||
57 | +# You should have received a copy of the GNU Lesser General Public | ||
58 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
59 | + | ||
60 | +# | ||
61 | +# This file is processed by scripts/decodetree.py | ||
62 | +# | ||
63 | + | ||
64 | +# Encodings for Neon data processing instructions where the T32 encoding | ||
65 | +# is a simple transformation of the A32 encoding. | ||
66 | +# More specifically, this file covers instructions where the A32 encoding is | ||
67 | +# 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
68 | +# and the T32 encoding is | ||
69 | +# 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
70 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
71 | +# transform the insn into the A32 version first. | ||
72 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
73 | new file mode 100644 | ||
74 | index XXXXXXX..XXXXXXX | ||
75 | --- /dev/null | ||
76 | +++ b/target/arm/neon-ls.decode | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | +# AArch32 Neon load/store instruction descriptions | ||
79 | +# | ||
80 | +# Copyright (c) 2020 Linaro, Ltd | ||
81 | +# | ||
82 | +# This library is free software; you can redistribute it and/or | ||
83 | +# modify it under the terms of the GNU Lesser General Public | ||
84 | +# License as published by the Free Software Foundation; either | ||
85 | +# version 2 of the License, or (at your option) any later version. | ||
86 | +# | ||
87 | +# This library is distributed in the hope that it will be useful, | ||
88 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
89 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
90 | +# Lesser General Public License for more details. | ||
91 | +# | ||
92 | +# You should have received a copy of the GNU Lesser General Public | ||
93 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
94 | + | ||
95 | +# | ||
96 | +# This file is processed by scripts/decodetree.py | ||
97 | +# | ||
98 | + | ||
99 | +# Encodings for Neon load/store instructions where the T32 encoding | ||
100 | +# is a simple transformation of the A32 encoding. | ||
101 | +# More specifically, this file covers instructions where the A32 encoding is | ||
102 | +# 0b1111_0100_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
103 | +# and the T32 encoding is | ||
104 | +# 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
105 | +# This file works on the A32 encoding only; calling code for T32 has to | ||
106 | +# transform the insn into the A32 version first. | ||
107 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
108 | new file mode 100644 | ||
109 | index XXXXXXX..XXXXXXX | ||
110 | --- /dev/null | ||
111 | +++ b/target/arm/neon-shared.decode | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | +# AArch32 Neon instruction descriptions | ||
114 | +# | ||
115 | +# Copyright (c) 2020 Linaro, Ltd | ||
116 | +# | ||
117 | +# This library is free software; you can redistribute it and/or | ||
118 | +# modify it under the terms of the GNU Lesser General Public | ||
119 | +# License as published by the Free Software Foundation; either | ||
120 | +# version 2 of the License, or (at your option) any later version. | ||
121 | +# | ||
122 | +# This library is distributed in the hope that it will be useful, | ||
123 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
124 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
125 | +# Lesser General Public License for more details. | ||
126 | +# | ||
127 | +# You should have received a copy of the GNU Lesser General Public | ||
128 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
129 | + | ||
130 | +# | ||
131 | +# This file is processed by scripts/decodetree.py | ||
132 | +# | ||
133 | + | ||
134 | +# Encodings for Neon instructions whose encoding is the same for | ||
135 | +# both A32 and T32. | ||
136 | + | ||
137 | +# More specifically, this covers: | ||
138 | +# 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
139 | +# 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
140 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
141 | new file mode 100644 | ||
142 | index XXXXXXX..XXXXXXX | ||
143 | --- /dev/null | ||
144 | +++ b/target/arm/translate-neon.inc.c | ||
145 | @@ -XXX,XX +XXX,XX @@ | ||
146 | +/* | ||
147 | + * ARM translation: AArch32 Neon instructions | ||
148 | + * | ||
149 | + * Copyright (c) 2003 Fabrice Bellard | ||
150 | + * Copyright (c) 2005-2007 CodeSourcery | ||
151 | + * Copyright (c) 2007 OpenedHand, Ltd. | ||
152 | + * Copyright (c) 2020 Linaro, Ltd. | ||
153 | + * | ||
154 | + * This library is free software; you can redistribute it and/or | ||
155 | + * modify it under the terms of the GNU Lesser General Public | ||
156 | + * License as published by the Free Software Foundation; either | ||
157 | + * version 2 of the License, or (at your option) any later version. | ||
158 | + * | ||
159 | + * This library is distributed in the hope that it will be useful, | ||
160 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
161 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
162 | + * Lesser General Public License for more details. | ||
163 | + * | ||
164 | + * You should have received a copy of the GNU Lesser General Public | ||
165 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
166 | + */ | ||
167 | + | ||
168 | +/* | ||
169 | + * This file is intended to be included from translate.c; it uses | ||
170 | + * some macros and definitions provided by that file. | ||
171 | + * It might be possible to convert it to a standalone .c file eventually. | ||
172 | + */ | ||
173 | + | ||
174 | +/* Include the generated Neon decoder */ | ||
175 | +#include "decode-neon-dp.inc.c" | ||
176 | +#include "decode-neon-ls.inc.c" | ||
177 | +#include "decode-neon-shared.inc.c" | ||
178 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | 179 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/i2c/aspeed_i2c.c | 180 | --- a/target/arm/translate.c |
24 | +++ b/hw/i2c/aspeed_i2c.c | 181 | +++ b/target/arm/translate.c |
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset, | 182 | @@ -XXX,XX +XXX,XX @@ static TCGv_ptr vfp_reg_ptr(bool dp, int reg) |
26 | 183 | ||
27 | static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 184 | #define ARM_CP_RW_BIT (1 << 20) |
185 | |||
186 | -/* Include the VFP decoder */ | ||
187 | +/* Include the VFP and Neon decoders */ | ||
188 | #include "translate-vfp.inc.c" | ||
189 | +#include "translate-neon.inc.c" | ||
190 | |||
191 | static inline void iwmmxt_load_reg(TCGv_i64 var, int reg) | ||
28 | { | 192 | { |
29 | + bus->cmd &= ~0xFFFF; | 193 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) |
30 | bus->cmd |= value & 0xFFFF; | 194 | /* Unconditional instructions. */ |
31 | bus->intr_status = 0; | 195 | /* TODO: Perhaps merge these into one decodetree output file. */ |
32 | 196 | if (disas_a32_uncond(s, insn) || | |
33 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 197 | - disas_vfp_uncond(s, insn)) { |
34 | bus->intr_status |= I2CD_INTR_TX_ACK; | 198 | + disas_vfp_uncond(s, insn) || |
199 | + disas_neon_dp(s, insn) || | ||
200 | + disas_neon_ls(s, insn) || | ||
201 | + disas_neon_shared(s, insn)) { | ||
202 | return; | ||
35 | } | 203 | } |
36 | 204 | /* fall back to legacy decoder */ | |
37 | - } else if (bus->cmd & I2CD_M_TX_CMD) { | 205 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
38 | + /* START command is also a TX command, as the slave address is | 206 | ARCH(6T2); |
39 | + * sent on the bus */ | 207 | } |
40 | + bus->cmd &= ~(I2CD_M_START_CMD | I2CD_M_TX_CMD); | 208 | |
41 | + | 209 | + if ((insn & 0xef000000) == 0xef000000) { |
42 | + /* No slave found */ | 210 | + /* |
43 | + if (!i2c_bus_busy(bus->bus)) { | 211 | + * T32 encodings 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq |
212 | + * transform into | ||
213 | + * A32 encodings 0b1111_001p_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
214 | + */ | ||
215 | + uint32_t a32_insn = (insn & 0xe2ffffff) | | ||
216 | + ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
217 | + | ||
218 | + if (disas_neon_dp(s, a32_insn)) { | ||
44 | + return; | 219 | + return; |
45 | + } | 220 | + } |
46 | + } | 221 | + } |
47 | + | 222 | + |
48 | + if (bus->cmd & I2CD_M_TX_CMD) { | 223 | + if ((insn & 0xff100000) == 0xf9000000) { |
49 | if (i2c_send(bus->bus, bus->buf)) { | 224 | + /* |
50 | bus->intr_status |= (I2CD_INTR_TX_NAK | I2CD_INTR_ABNORMAL); | 225 | + * T32 encodings 0b1111_1001_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq |
51 | i2c_end_transfer(bus->bus); | 226 | + * transform into |
52 | } else { | 227 | + * A32 encodings 0b1111_0100_ppp0_qqqq_qqqq_qqqq_qqqq_qqqq |
53 | bus->intr_status |= I2CD_INTR_TX_ACK; | 228 | + */ |
54 | } | 229 | + uint32_t a32_insn = (insn & 0x00ffffff) | 0xf4000000; |
55 | + bus->cmd &= ~I2CD_M_TX_CMD; | 230 | + |
231 | + if (disas_neon_ls(s, a32_insn)) { | ||
232 | + return; | ||
233 | + } | ||
56 | + } | 234 | + } |
57 | 235 | + | |
58 | - } else if (bus->cmd & I2CD_M_RX_CMD) { | 236 | /* |
59 | + if (bus->cmd & I2CD_M_RX_CMD) { | 237 | * TODO: Perhaps merge these into one decodetree output file. |
60 | int ret = i2c_recv(bus->bus); | 238 | * Note disas_vfp is written for a32 with cond field in the |
61 | if (ret < 0) { | 239 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) |
62 | qemu_log_mask(LOG_GUEST_ERROR, "%s: read failed\n", __func__); | 240 | */ |
63 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 241 | if (disas_t32(s, insn) || |
64 | bus->intr_status |= I2CD_INTR_RX_DONE; | 242 | disas_vfp_uncond(s, insn) || |
65 | } | 243 | + disas_neon_shared(s, insn) || |
66 | bus->buf = (ret & I2CD_BYTE_BUF_RX_MASK) << I2CD_BYTE_BUF_RX_SHIFT; | 244 | ((insn >> 28) == 0xe && disas_vfp(s, insn))) { |
67 | + bus->cmd &= ~I2CD_M_RX_CMD; | 245 | return; |
68 | } | 246 | } |
69 | 247 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs | |
70 | if (bus->cmd & (I2CD_M_STOP_CMD | I2CD_M_S_RX_CMD_LAST)) { | 248 | index XXXXXXX..XXXXXXX 100644 |
71 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value) | 249 | --- a/target/arm/Makefile.objs |
72 | i2c_end_transfer(bus->bus); | 250 | +++ b/target/arm/Makefile.objs |
73 | bus->intr_status |= I2CD_INTR_NORMAL_STOP; | 251 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-sve.inc.c: $(SRC_PATH)/target/arm/sve.decode $(DECODETREE) |
74 | } | 252 | $(PYTHON) $(DECODETREE) --decode disas_sve -o $@ $<,\ |
75 | + bus->cmd &= ~I2CD_M_STOP_CMD; | 253 | "GEN", $(TARGET_DIR)$@) |
76 | } | 254 | |
77 | - | 255 | +target/arm/decode-neon-shared.inc.c: $(SRC_PATH)/target/arm/neon-shared.decode $(DECODETREE) |
78 | - /* command is handled, reset it and check for interrupts */ | 256 | + $(call quiet-command,\ |
79 | - bus->cmd &= ~0xFFFF; | 257 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_shared -o $@ $<,\ |
80 | - aspeed_i2c_bus_raise_interrupt(bus); | 258 | + "GEN", $(TARGET_DIR)$@) |
81 | } | 259 | + |
82 | 260 | +target/arm/decode-neon-dp.inc.c: $(SRC_PATH)/target/arm/neon-dp.decode $(DECODETREE) | |
83 | static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | 261 | + $(call quiet-command,\ |
84 | @@ -XXX,XX +XXX,XX @@ static void aspeed_i2c_bus_write(void *opaque, hwaddr offset, | 262 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_dp -o $@ $<,\ |
85 | } | 263 | + "GEN", $(TARGET_DIR)$@) |
86 | 264 | + | |
87 | aspeed_i2c_bus_handle_cmd(bus, value); | 265 | +target/arm/decode-neon-ls.inc.c: $(SRC_PATH)/target/arm/neon-ls.decode $(DECODETREE) |
88 | + aspeed_i2c_bus_raise_interrupt(bus); | 266 | + $(call quiet-command,\ |
89 | break; | 267 | + $(PYTHON) $(DECODETREE) --static-decode disas_neon_ls -o $@ $<,\ |
90 | 268 | + "GEN", $(TARGET_DIR)$@) | |
91 | default: | 269 | + |
270 | target/arm/decode-vfp.inc.c: $(SRC_PATH)/target/arm/vfp.decode $(DECODETREE) | ||
271 | $(call quiet-command,\ | ||
272 | $(PYTHON) $(DECODETREE) --static-decode disas_vfp -o $@ $<,\ | ||
273 | @@ -XXX,XX +XXX,XX @@ target/arm/decode-t16.inc.c: $(SRC_PATH)/target/arm/t16.decode $(DECODETREE) | ||
274 | "GEN", $(TARGET_DIR)$@) | ||
275 | |||
276 | target/arm/translate-sve.o: target/arm/decode-sve.inc.c | ||
277 | +target/arm/translate.o: target/arm/decode-neon-shared.inc.c | ||
278 | +target/arm/translate.o: target/arm/decode-neon-dp.inc.c | ||
279 | +target/arm/translate.o: target/arm/decode-neon-ls.inc.c | ||
280 | target/arm/translate.o: target/arm/decode-vfp.inc.c | ||
281 | target/arm/translate.o: target/arm/decode-vfp-uncond.inc.c | ||
282 | target/arm/translate.o: target/arm/decode-a32.inc.c | ||
92 | -- | 283 | -- |
93 | 2.7.4 | 284 | 2.20.1 |
94 | 285 | ||
95 | 286 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the VCMLA (vector) insns in the 3same extension group to | ||
2 | decodetree. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-5-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-shared.decode | 11 ++++++++++ | ||
9 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 11 +--------- | ||
11 | 3 files changed, 49 insertions(+), 10 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-shared.decode | ||
16 | +++ b/target/arm/neon-shared.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | # More specifically, this covers: | ||
19 | # 2reg scalar ext: 0b1111_1110_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
20 | # 3same ext: 0b1111_110x_xxxx_xxxx_xxxx_1x0x_xxxx_xxxx | ||
21 | + | ||
22 | +# VFP/Neon register fields; same as vfp.decode | ||
23 | +%vm_dp 5:1 0:4 | ||
24 | +%vm_sp 0:4 5:1 | ||
25 | +%vn_dp 7:1 16:4 | ||
26 | +%vn_sp 16:4 7:1 | ||
27 | +%vd_dp 22:1 12:4 | ||
28 | +%vd_sp 12:4 22:1 | ||
29 | + | ||
30 | +VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
31 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
32 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-neon.inc.c | ||
35 | +++ b/target/arm/translate-neon.inc.c | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | #include "decode-neon-dp.inc.c" | ||
38 | #include "decode-neon-ls.inc.c" | ||
39 | #include "decode-neon-shared.inc.c" | ||
40 | + | ||
41 | +static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
42 | +{ | ||
43 | + int opr_sz; | ||
44 | + TCGv_ptr fpst; | ||
45 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_vcma, s) | ||
48 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
49 | + return false; | ||
50 | + } | ||
51 | + | ||
52 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
53 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
54 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
59 | + return false; | ||
60 | + } | ||
61 | + | ||
62 | + if (!vfp_access_check(s)) { | ||
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | + opr_sz = (1 + a->q) * 8; | ||
67 | + fpst = get_fpstatus_ptr(1); | ||
68 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
69 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
70 | + vfp_reg_offset(1, a->vn), | ||
71 | + vfp_reg_offset(1, a->vm), | ||
72 | + fpst, opr_sz, opr_sz, a->rot, | ||
73 | + fn_gvec_ptr); | ||
74 | + tcg_temp_free_ptr(fpst); | ||
75 | + return true; | ||
76 | +} | ||
77 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/translate.c | ||
80 | +++ b/target/arm/translate.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
82 | bool is_long = false, q = extract32(insn, 6, 1); | ||
83 | bool ptr_is_env = false; | ||
84 | |||
85 | - if ((insn & 0xfe200f10) == 0xfc200800) { | ||
86 | - /* VCMLA -- 1111 110R R.1S .... .... 1000 ...0 .... */ | ||
87 | - int size = extract32(insn, 20, 1); | ||
88 | - data = extract32(insn, 23, 2); /* rot */ | ||
89 | - if (!dc_isar_feature(aa32_vcma, s) | ||
90 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
91 | - return 1; | ||
92 | - } | ||
93 | - fn_gvec_ptr = size ? gen_helper_gvec_fcmlas : gen_helper_gvec_fcmlah; | ||
94 | - } else if ((insn & 0xfea00f10) == 0xfc800800) { | ||
95 | + if ((insn & 0xfea00f10) == 0xfc800800) { | ||
96 | /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
97 | int size = extract32(insn, 20, 1); | ||
98 | data = extract32(insn, 24, 1); /* rot */ | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the VCADD (vector) insns to decodetree. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-6-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 3 +++ | ||
8 | target/arm/translate-neon.inc.c | 37 +++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 11 +--------- | ||
10 | 3 files changed, 41 insertions(+), 10 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-shared.decode | ||
15 | +++ b/target/arm/neon-shared.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | |||
18 | VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
20 | + | ||
21 | +VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ | ||
22 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
23 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/translate-neon.inc.c | ||
26 | +++ b/target/arm/translate-neon.inc.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA(DisasContext *s, arg_VCMLA *a) | ||
28 | tcg_temp_free_ptr(fpst); | ||
29 | return true; | ||
30 | } | ||
31 | + | ||
32 | +static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
33 | +{ | ||
34 | + int opr_sz; | ||
35 | + TCGv_ptr fpst; | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_vcma, s) | ||
39 | + || (!a->size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
40 | + return false; | ||
41 | + } | ||
42 | + | ||
43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
44 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
45 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!vfp_access_check(s)) { | ||
54 | + return true; | ||
55 | + } | ||
56 | + | ||
57 | + opr_sz = (1 + a->q) * 8; | ||
58 | + fpst = get_fpstatus_ptr(1); | ||
59 | + fn_gvec_ptr = a->size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
60 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
61 | + vfp_reg_offset(1, a->vn), | ||
62 | + vfp_reg_offset(1, a->vm), | ||
63 | + fpst, opr_sz, opr_sz, a->rot, | ||
64 | + fn_gvec_ptr); | ||
65 | + tcg_temp_free_ptr(fpst); | ||
66 | + return true; | ||
67 | +} | ||
68 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/translate.c | ||
71 | +++ b/target/arm/translate.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
73 | bool is_long = false, q = extract32(insn, 6, 1); | ||
74 | bool ptr_is_env = false; | ||
75 | |||
76 | - if ((insn & 0xfea00f10) == 0xfc800800) { | ||
77 | - /* VCADD -- 1111 110R 1.0S .... .... 1000 ...0 .... */ | ||
78 | - int size = extract32(insn, 20, 1); | ||
79 | - data = extract32(insn, 24, 1); /* rot */ | ||
80 | - if (!dc_isar_feature(aa32_vcma, s) | ||
81 | - || (!size && !dc_isar_feature(aa32_fp16_arith, s))) { | ||
82 | - return 1; | ||
83 | - } | ||
84 | - fn_gvec_ptr = size ? gen_helper_gvec_fcadds : gen_helper_gvec_fcaddh; | ||
85 | - } else if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
86 | + if ((insn & 0xfeb00f00) == 0xfc200d00) { | ||
87 | /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ | ||
88 | bool u = extract32(insn, 4, 1); | ||
89 | if (!dc_isar_feature(aa32_dp, s)) { | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Convert the V[US]DOT (vector) insns to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | Largely inspired by the TMP105 temperature sensor, here is a model for | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | the TMP42{1,2,3} temperature sensors. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20200430181003.21682-7-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-shared.decode | 4 ++++ | ||
8 | target/arm/translate-neon.inc.c | 32 ++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 9 +-------- | ||
10 | 3 files changed, 37 insertions(+), 8 deletions(-) | ||
5 | 11 | ||
6 | Specs can be found here : | 12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
7 | |||
8 | http://www.ti.com/lit/gpn/tmp421 | ||
9 | |||
10 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
11 | Message-id: 1494827476-1487-6-git-send-email-clg@kaod.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/misc/Makefile.objs | 1 + | ||
16 | hw/misc/tmp421.c | 401 ++++++++++++++++++++++++++++++++++++++++ | ||
17 | default-configs/arm-softmmu.mak | 1 + | ||
18 | 3 files changed, 403 insertions(+) | ||
19 | create mode 100644 hw/misc/tmp421.c | ||
20 | |||
21 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
22 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/misc/Makefile.objs | 14 | --- a/target/arm/neon-shared.decode |
24 | +++ b/hw/misc/Makefile.objs | 15 | +++ b/target/arm/neon-shared.decode |
25 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ VCMLA 1111 110 rot:2 . 1 size:1 .... .... 1000 . q:1 . 0 .... \ |
26 | common-obj-$(CONFIG_APPLESMC) += applesmc.o | 17 | |
27 | common-obj-$(CONFIG_MAX111X) += max111x.o | 18 | VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ |
28 | common-obj-$(CONFIG_TMP105) += tmp105.o | 19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp |
29 | +common-obj-$(CONFIG_TMP421) += tmp421.o | ||
30 | common-obj-$(CONFIG_ISA_DEBUG) += debugexit.o | ||
31 | common-obj-$(CONFIG_SGA) += sga.o | ||
32 | common-obj-$(CONFIG_ISA_TESTDEV) += pc-testdev.o | ||
33 | diff --git a/hw/misc/tmp421.c b/hw/misc/tmp421.c | ||
34 | new file mode 100644 | ||
35 | index XXXXXXX..XXXXXXX | ||
36 | --- /dev/null | ||
37 | +++ b/hw/misc/tmp421.c | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | +/* | ||
40 | + * Texas Instruments TMP421 temperature sensor. | ||
41 | + * | ||
42 | + * Copyright (c) 2016 IBM Corporation. | ||
43 | + * | ||
44 | + * Largely inspired by : | ||
45 | + * | ||
46 | + * Texas Instruments TMP105 temperature sensor. | ||
47 | + * | ||
48 | + * Copyright (C) 2008 Nokia Corporation | ||
49 | + * Written by Andrzej Zaborowski <andrew@openedhand.com> | ||
50 | + * | ||
51 | + * This program is free software; you can redistribute it and/or | ||
52 | + * modify it under the terms of the GNU General Public License as | ||
53 | + * published by the Free Software Foundation; either version 2 or | ||
54 | + * (at your option) version 3 of the License. | ||
55 | + * | ||
56 | + * This program is distributed in the hope that it will be useful, | ||
57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
59 | + * GNU General Public License for more details. | ||
60 | + * | ||
61 | + * You should have received a copy of the GNU General Public License along | ||
62 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
63 | + */ | ||
64 | + | 20 | + |
65 | +#include "qemu/osdep.h" | 21 | +# VUDOT and VSDOT |
66 | +#include "hw/hw.h" | 22 | +VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ |
67 | +#include "hw/i2c/i2c.h" | 23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp |
68 | +#include "qapi/error.h" | 24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
69 | +#include "qapi/visitor.h" | 25 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/translate-neon.inc.c | ||
27 | +++ b/target/arm/translate-neon.inc.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCADD(DisasContext *s, arg_VCADD *a) | ||
29 | tcg_temp_free_ptr(fpst); | ||
30 | return true; | ||
31 | } | ||
70 | + | 32 | + |
71 | +/* Manufacturer / Device ID's */ | 33 | +static bool trans_VDOT(DisasContext *s, arg_VDOT *a) |
72 | +#define TMP421_MANUFACTURER_ID 0x55 | 34 | +{ |
73 | +#define TMP421_DEVICE_ID 0x21 | 35 | + int opr_sz; |
74 | +#define TMP422_DEVICE_ID 0x22 | 36 | + gen_helper_gvec_3 *fn_gvec; |
75 | +#define TMP423_DEVICE_ID 0x23 | ||
76 | + | 37 | + |
77 | +typedef struct DeviceInfo { | 38 | + if (!dc_isar_feature(aa32_dp, s)) { |
78 | + int model; | 39 | + return false; |
79 | + const char *name; | ||
80 | +} DeviceInfo; | ||
81 | + | ||
82 | +static const DeviceInfo devices[] = { | ||
83 | + { TMP421_DEVICE_ID, "tmp421" }, | ||
84 | + { TMP422_DEVICE_ID, "tmp422" }, | ||
85 | + { TMP423_DEVICE_ID, "tmp423" }, | ||
86 | +}; | ||
87 | + | ||
88 | +typedef struct TMP421State { | ||
89 | + /*< private >*/ | ||
90 | + I2CSlave i2c; | ||
91 | + /*< public >*/ | ||
92 | + | ||
93 | + int16_t temperature[4]; | ||
94 | + | ||
95 | + uint8_t status; | ||
96 | + uint8_t config[2]; | ||
97 | + uint8_t rate; | ||
98 | + | ||
99 | + uint8_t len; | ||
100 | + uint8_t buf[2]; | ||
101 | + uint8_t pointer; | ||
102 | + | ||
103 | +} TMP421State; | ||
104 | + | ||
105 | +typedef struct TMP421Class { | ||
106 | + I2CSlaveClass parent_class; | ||
107 | + DeviceInfo *dev; | ||
108 | +} TMP421Class; | ||
109 | + | ||
110 | +#define TYPE_TMP421 "tmp421-generic" | ||
111 | +#define TMP421(obj) OBJECT_CHECK(TMP421State, (obj), TYPE_TMP421) | ||
112 | + | ||
113 | +#define TMP421_CLASS(klass) \ | ||
114 | + OBJECT_CLASS_CHECK(TMP421Class, (klass), TYPE_TMP421) | ||
115 | +#define TMP421_GET_CLASS(obj) \ | ||
116 | + OBJECT_GET_CLASS(TMP421Class, (obj), TYPE_TMP421) | ||
117 | + | ||
118 | +/* the TMP421 registers */ | ||
119 | +#define TMP421_STATUS_REG 0x08 | ||
120 | +#define TMP421_STATUS_BUSY (1 << 7) | ||
121 | +#define TMP421_CONFIG_REG_1 0x09 | ||
122 | +#define TMP421_CONFIG_RANGE (1 << 2) | ||
123 | +#define TMP421_CONFIG_SHUTDOWN (1 << 6) | ||
124 | +#define TMP421_CONFIG_REG_2 0x0A | ||
125 | +#define TMP421_CONFIG_RC (1 << 2) | ||
126 | +#define TMP421_CONFIG_LEN (1 << 3) | ||
127 | +#define TMP421_CONFIG_REN (1 << 4) | ||
128 | +#define TMP421_CONFIG_REN2 (1 << 5) | ||
129 | +#define TMP421_CONFIG_REN3 (1 << 6) | ||
130 | + | ||
131 | +#define TMP421_CONVERSION_RATE_REG 0x0B | ||
132 | +#define TMP421_ONE_SHOT 0x0F | ||
133 | + | ||
134 | +#define TMP421_RESET 0xFC | ||
135 | +#define TMP421_MANUFACTURER_ID_REG 0xFE | ||
136 | +#define TMP421_DEVICE_ID_REG 0xFF | ||
137 | + | ||
138 | +#define TMP421_TEMP_MSB0 0x00 | ||
139 | +#define TMP421_TEMP_MSB1 0x01 | ||
140 | +#define TMP421_TEMP_MSB2 0x02 | ||
141 | +#define TMP421_TEMP_MSB3 0x03 | ||
142 | +#define TMP421_TEMP_LSB0 0x10 | ||
143 | +#define TMP421_TEMP_LSB1 0x11 | ||
144 | +#define TMP421_TEMP_LSB2 0x12 | ||
145 | +#define TMP421_TEMP_LSB3 0x13 | ||
146 | + | ||
147 | +static const int32_t mins[2] = { -40000, -55000 }; | ||
148 | +static const int32_t maxs[2] = { 127000, 150000 }; | ||
149 | + | ||
150 | +static void tmp421_get_temperature(Object *obj, Visitor *v, const char *name, | ||
151 | + void *opaque, Error **errp) | ||
152 | +{ | ||
153 | + TMP421State *s = TMP421(obj); | ||
154 | + bool ext_range = (s->config[0] & TMP421_CONFIG_RANGE); | ||
155 | + int offset = ext_range * 64 * 256; | ||
156 | + int64_t value; | ||
157 | + int tempid; | ||
158 | + | ||
159 | + if (sscanf(name, "temperature%d", &tempid) != 1) { | ||
160 | + error_setg(errp, "error reading %s: %m", name); | ||
161 | + return; | ||
162 | + } | 40 | + } |
163 | + | 41 | + |
164 | + if (tempid >= 4 || tempid < 0) { | 42 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
165 | + error_setg(errp, "error reading %s", name); | 43 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
166 | + return; | 44 | + ((a->vd | a->vn | a->vm) & 0x10)) { |
45 | + return false; | ||
167 | + } | 46 | + } |
168 | + | 47 | + |
169 | + value = ((s->temperature[tempid] - offset) * 1000 + 128) / 256; | 48 | + if ((a->vn | a->vm | a->vd) & a->q) { |
170 | + | 49 | + return false; |
171 | + visit_type_int(v, name, &value, errp); | ||
172 | +} | ||
173 | + | ||
174 | +/* Units are 0.001 centigrades relative to 0 C. s->temperature is 8.8 | ||
175 | + * fixed point, so units are 1/256 centigrades. A simple ratio will do. | ||
176 | + */ | ||
177 | +static void tmp421_set_temperature(Object *obj, Visitor *v, const char *name, | ||
178 | + void *opaque, Error **errp) | ||
179 | +{ | ||
180 | + TMP421State *s = TMP421(obj); | ||
181 | + Error *local_err = NULL; | ||
182 | + int64_t temp; | ||
183 | + bool ext_range = (s->config[0] & TMP421_CONFIG_RANGE); | ||
184 | + int offset = ext_range * 64 * 256; | ||
185 | + int tempid; | ||
186 | + | ||
187 | + visit_type_int(v, name, &temp, &local_err); | ||
188 | + if (local_err) { | ||
189 | + error_propagate(errp, local_err); | ||
190 | + return; | ||
191 | + } | 50 | + } |
192 | + | 51 | + |
193 | + if (temp >= maxs[ext_range] || temp < mins[ext_range]) { | 52 | + if (!vfp_access_check(s)) { |
194 | + error_setg(errp, "value %" PRId64 ".%03" PRIu64 " °C is out of range", | 53 | + return true; |
195 | + temp / 1000, temp % 1000); | ||
196 | + return; | ||
197 | + } | 54 | + } |
198 | + | 55 | + |
199 | + if (sscanf(name, "temperature%d", &tempid) != 1) { | 56 | + opr_sz = (1 + a->q) * 8; |
200 | + error_setg(errp, "error reading %s: %m", name); | 57 | + fn_gvec = a->u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; |
201 | + return; | 58 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), |
202 | + } | 59 | + vfp_reg_offset(1, a->vn), |
203 | + | 60 | + vfp_reg_offset(1, a->vm), |
204 | + if (tempid >= 4 || tempid < 0) { | 61 | + opr_sz, opr_sz, 0, fn_gvec); |
205 | + error_setg(errp, "error reading %s", name); | 62 | + return true; |
206 | + return; | ||
207 | + } | ||
208 | + | ||
209 | + s->temperature[tempid] = (int16_t) ((temp * 256 - 128) / 1000) + offset; | ||
210 | +} | 63 | +} |
211 | + | 64 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
212 | +static void tmp421_read(TMP421State *s) | ||
213 | +{ | ||
214 | + TMP421Class *sc = TMP421_GET_CLASS(s); | ||
215 | + | ||
216 | + s->len = 0; | ||
217 | + | ||
218 | + switch (s->pointer) { | ||
219 | + case TMP421_MANUFACTURER_ID_REG: | ||
220 | + s->buf[s->len++] = TMP421_MANUFACTURER_ID; | ||
221 | + break; | ||
222 | + case TMP421_DEVICE_ID_REG: | ||
223 | + s->buf[s->len++] = sc->dev->model; | ||
224 | + break; | ||
225 | + case TMP421_CONFIG_REG_1: | ||
226 | + s->buf[s->len++] = s->config[0]; | ||
227 | + break; | ||
228 | + case TMP421_CONFIG_REG_2: | ||
229 | + s->buf[s->len++] = s->config[1]; | ||
230 | + break; | ||
231 | + case TMP421_CONVERSION_RATE_REG: | ||
232 | + s->buf[s->len++] = s->rate; | ||
233 | + break; | ||
234 | + case TMP421_STATUS_REG: | ||
235 | + s->buf[s->len++] = s->status; | ||
236 | + break; | ||
237 | + | ||
238 | + /* FIXME: check for channel enablement in config registers */ | ||
239 | + case TMP421_TEMP_MSB0: | ||
240 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 8); | ||
241 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 0) & 0xf0; | ||
242 | + break; | ||
243 | + case TMP421_TEMP_MSB1: | ||
244 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 8); | ||
245 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 0) & 0xf0; | ||
246 | + break; | ||
247 | + case TMP421_TEMP_MSB2: | ||
248 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 8); | ||
249 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 0) & 0xf0; | ||
250 | + break; | ||
251 | + case TMP421_TEMP_MSB3: | ||
252 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 8); | ||
253 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 0) & 0xf0; | ||
254 | + break; | ||
255 | + case TMP421_TEMP_LSB0: | ||
256 | + s->buf[s->len++] = (((uint16_t) s->temperature[0]) >> 0) & 0xf0; | ||
257 | + break; | ||
258 | + case TMP421_TEMP_LSB1: | ||
259 | + s->buf[s->len++] = (((uint16_t) s->temperature[1]) >> 0) & 0xf0; | ||
260 | + break; | ||
261 | + case TMP421_TEMP_LSB2: | ||
262 | + s->buf[s->len++] = (((uint16_t) s->temperature[2]) >> 0) & 0xf0; | ||
263 | + break; | ||
264 | + case TMP421_TEMP_LSB3: | ||
265 | + s->buf[s->len++] = (((uint16_t) s->temperature[3]) >> 0) & 0xf0; | ||
266 | + break; | ||
267 | + } | ||
268 | +} | ||
269 | + | ||
270 | +static void tmp421_reset(I2CSlave *i2c); | ||
271 | + | ||
272 | +static void tmp421_write(TMP421State *s) | ||
273 | +{ | ||
274 | + switch (s->pointer) { | ||
275 | + case TMP421_CONVERSION_RATE_REG: | ||
276 | + s->rate = s->buf[0]; | ||
277 | + break; | ||
278 | + case TMP421_CONFIG_REG_1: | ||
279 | + s->config[0] = s->buf[0]; | ||
280 | + break; | ||
281 | + case TMP421_CONFIG_REG_2: | ||
282 | + s->config[1] = s->buf[0]; | ||
283 | + break; | ||
284 | + case TMP421_RESET: | ||
285 | + tmp421_reset(I2C_SLAVE(s)); | ||
286 | + break; | ||
287 | + } | ||
288 | +} | ||
289 | + | ||
290 | +static int tmp421_rx(I2CSlave *i2c) | ||
291 | +{ | ||
292 | + TMP421State *s = TMP421(i2c); | ||
293 | + | ||
294 | + if (s->len < 2) { | ||
295 | + return s->buf[s->len++]; | ||
296 | + } else { | ||
297 | + return 0xff; | ||
298 | + } | ||
299 | +} | ||
300 | + | ||
301 | +static int tmp421_tx(I2CSlave *i2c, uint8_t data) | ||
302 | +{ | ||
303 | + TMP421State *s = TMP421(i2c); | ||
304 | + | ||
305 | + if (s->len == 0) { | ||
306 | + /* first byte is the register pointer for a read or write | ||
307 | + * operation */ | ||
308 | + s->pointer = data; | ||
309 | + s->len++; | ||
310 | + } else if (s->len == 1) { | ||
311 | + /* second byte is the data to write. The device only supports | ||
312 | + * one byte writes */ | ||
313 | + s->buf[0] = data; | ||
314 | + tmp421_write(s); | ||
315 | + } | ||
316 | + | ||
317 | + return 0; | ||
318 | +} | ||
319 | + | ||
320 | +static int tmp421_event(I2CSlave *i2c, enum i2c_event event) | ||
321 | +{ | ||
322 | + TMP421State *s = TMP421(i2c); | ||
323 | + | ||
324 | + if (event == I2C_START_RECV) { | ||
325 | + tmp421_read(s); | ||
326 | + } | ||
327 | + | ||
328 | + s->len = 0; | ||
329 | + return 0; | ||
330 | +} | ||
331 | + | ||
332 | +static const VMStateDescription vmstate_tmp421 = { | ||
333 | + .name = "TMP421", | ||
334 | + .version_id = 0, | ||
335 | + .minimum_version_id = 0, | ||
336 | + .fields = (VMStateField[]) { | ||
337 | + VMSTATE_UINT8(len, TMP421State), | ||
338 | + VMSTATE_UINT8_ARRAY(buf, TMP421State, 2), | ||
339 | + VMSTATE_UINT8(pointer, TMP421State), | ||
340 | + VMSTATE_UINT8_ARRAY(config, TMP421State, 2), | ||
341 | + VMSTATE_UINT8(status, TMP421State), | ||
342 | + VMSTATE_UINT8(rate, TMP421State), | ||
343 | + VMSTATE_INT16_ARRAY(temperature, TMP421State, 4), | ||
344 | + VMSTATE_I2C_SLAVE(i2c, TMP421State), | ||
345 | + VMSTATE_END_OF_LIST() | ||
346 | + } | ||
347 | +}; | ||
348 | + | ||
349 | +static void tmp421_reset(I2CSlave *i2c) | ||
350 | +{ | ||
351 | + TMP421State *s = TMP421(i2c); | ||
352 | + TMP421Class *sc = TMP421_GET_CLASS(s); | ||
353 | + | ||
354 | + memset(s->temperature, 0, sizeof(s->temperature)); | ||
355 | + s->pointer = 0; | ||
356 | + | ||
357 | + s->config[0] = 0; /* TMP421_CONFIG_RANGE */ | ||
358 | + | ||
359 | + /* resistance correction and channel enablement */ | ||
360 | + switch (sc->dev->model) { | ||
361 | + case TMP421_DEVICE_ID: | ||
362 | + s->config[1] = 0x1c; | ||
363 | + break; | ||
364 | + case TMP422_DEVICE_ID: | ||
365 | + s->config[1] = 0x3c; | ||
366 | + break; | ||
367 | + case TMP423_DEVICE_ID: | ||
368 | + s->config[1] = 0x7c; | ||
369 | + break; | ||
370 | + } | ||
371 | + | ||
372 | + s->rate = 0x7; /* 8Hz */ | ||
373 | + s->status = 0; | ||
374 | +} | ||
375 | + | ||
376 | +static int tmp421_init(I2CSlave *i2c) | ||
377 | +{ | ||
378 | + TMP421State *s = TMP421(i2c); | ||
379 | + | ||
380 | + tmp421_reset(&s->i2c); | ||
381 | + | ||
382 | + return 0; | ||
383 | +} | ||
384 | + | ||
385 | +static void tmp421_initfn(Object *obj) | ||
386 | +{ | ||
387 | + object_property_add(obj, "temperature0", "int", | ||
388 | + tmp421_get_temperature, | ||
389 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
390 | + object_property_add(obj, "temperature1", "int", | ||
391 | + tmp421_get_temperature, | ||
392 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
393 | + object_property_add(obj, "temperature2", "int", | ||
394 | + tmp421_get_temperature, | ||
395 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
396 | + object_property_add(obj, "temperature3", "int", | ||
397 | + tmp421_get_temperature, | ||
398 | + tmp421_set_temperature, NULL, NULL, NULL); | ||
399 | +} | ||
400 | + | ||
401 | +static void tmp421_class_init(ObjectClass *klass, void *data) | ||
402 | +{ | ||
403 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
404 | + I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
405 | + TMP421Class *sc = TMP421_CLASS(klass); | ||
406 | + | ||
407 | + k->init = tmp421_init; | ||
408 | + k->event = tmp421_event; | ||
409 | + k->recv = tmp421_rx; | ||
410 | + k->send = tmp421_tx; | ||
411 | + dc->vmsd = &vmstate_tmp421; | ||
412 | + sc->dev = (DeviceInfo *) data; | ||
413 | +} | ||
414 | + | ||
415 | +static const TypeInfo tmp421_info = { | ||
416 | + .name = TYPE_TMP421, | ||
417 | + .parent = TYPE_I2C_SLAVE, | ||
418 | + .instance_size = sizeof(TMP421State), | ||
419 | + .instance_init = tmp421_initfn, | ||
420 | + .class_init = tmp421_class_init, | ||
421 | +}; | ||
422 | + | ||
423 | +static void tmp421_register_types(void) | ||
424 | +{ | ||
425 | + int i; | ||
426 | + | ||
427 | + type_register_static(&tmp421_info); | ||
428 | + for (i = 0; i < ARRAY_SIZE(devices); ++i) { | ||
429 | + TypeInfo ti = { | ||
430 | + .name = devices[i].name, | ||
431 | + .parent = TYPE_TMP421, | ||
432 | + .class_init = tmp421_class_init, | ||
433 | + .class_data = (void *) &devices[i], | ||
434 | + }; | ||
435 | + type_register(&ti); | ||
436 | + } | ||
437 | +} | ||
438 | + | ||
439 | +type_init(tmp421_register_types) | ||
440 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
441 | index XXXXXXX..XXXXXXX 100644 | 65 | index XXXXXXX..XXXXXXX 100644 |
442 | --- a/default-configs/arm-softmmu.mak | 66 | --- a/target/arm/translate.c |
443 | +++ b/default-configs/arm-softmmu.mak | 67 | +++ b/target/arm/translate.c |
444 | @@ -XXX,XX +XXX,XX @@ CONFIG_TWL92230=y | 68 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) |
445 | CONFIG_TSC2005=y | 69 | bool is_long = false, q = extract32(insn, 6, 1); |
446 | CONFIG_LM832X=y | 70 | bool ptr_is_env = false; |
447 | CONFIG_TMP105=y | 71 | |
448 | +CONFIG_TMP421=y | 72 | - if ((insn & 0xfeb00f00) == 0xfc200d00) { |
449 | CONFIG_STELLARIS=y | 73 | - /* V[US]DOT -- 1111 1100 0.10 .... .... 1101 .Q.U .... */ |
450 | CONFIG_STELLARIS_INPUT=y | 74 | - bool u = extract32(insn, 4, 1); |
451 | CONFIG_STELLARIS_ENET=y | 75 | - if (!dc_isar_feature(aa32_dp, s)) { |
76 | - return 1; | ||
77 | - } | ||
78 | - fn_gvec = u ? gen_helper_gvec_udot_b : gen_helper_gvec_sdot_b; | ||
79 | - } else if ((insn & 0xff300f10) == 0xfc200810) { | ||
80 | + if ((insn & 0xff300f10) == 0xfc200810) { | ||
81 | /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
82 | int is_s = extract32(insn, 23, 1); | ||
83 | if (!dc_isar_feature(aa32_fhm, s)) { | ||
452 | -- | 84 | -- |
453 | 2.7.4 | 85 | 2.20.1 |
454 | 86 | ||
455 | 87 | diff view generated by jsdifflib |
1 | When we calculate the mask to use to get the group priority from | 1 | Convert the VFM[AS]L (vector) insns to decodetree. This is the last |
---|---|---|---|
2 | an interrupt priority, the way that NS BPR1 is handled differs | 2 | insn in the legacy decoder for the 3same_ext group, so we can |
3 | from how BPR0 and S BPR1 work -- a BPR1 value of 1 means | 3 | delete the legacy decoder function for the group entirely. |
4 | the group priority is in bits [7:1], whereas for BPR0 and S BPR1 | ||
5 | this is indicated by a 0 BPR value. | ||
6 | 4 | ||
7 | Subtract 1 from the BPR value before creating the mask if | 5 | Note that in disas_thumb2_insn() the parts of this encoding space |
8 | we're using the NS BPR value, for both hardware and virtual | 6 | where the decodetree decoder returns false will correctly be directed |
9 | interrupts, as the GICv3 pseudocode does, and fix the comments | 7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall |
10 | accordingly. | 8 | into disas_coproc_insn() by mistake. |
11 | 9 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 1493226792-3237-4-git-send-email-peter.maydell@linaro.org | 12 | Message-id: 20200430181003.21682-8-peter.maydell@linaro.org |
15 | --- | 13 | --- |
16 | hw/intc/arm_gicv3_cpuif.c | 42 ++++++++++++++++++++++++++++++++++++++---- | 14 | target/arm/neon-shared.decode | 6 +++ |
17 | 1 file changed, 38 insertions(+), 4 deletions(-) | 15 | target/arm/translate-neon.inc.c | 31 +++++++++++ |
16 | target/arm/translate.c | 92 +-------------------------------- | ||
17 | 3 files changed, 38 insertions(+), 91 deletions(-) | ||
18 | 18 | ||
19 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
20 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/intc/arm_gicv3_cpuif.c | 21 | --- a/target/arm/neon-shared.decode |
22 | +++ b/hw/intc/arm_gicv3_cpuif.c | 22 | +++ b/target/arm/neon-shared.decode |
23 | @@ -XXX,XX +XXX,XX @@ static uint32_t icv_gprio_mask(GICv3CPUState *cs, int group) | 23 | @@ -XXX,XX +XXX,XX @@ VCADD 1111 110 rot:1 1 . 0 size:1 .... .... 1000 . q:1 . 0 .... \ |
24 | { | 24 | # VUDOT and VSDOT |
25 | /* Return a mask word which clears the subpriority bits from | 25 | VDOT 1111 110 00 . 10 .... .... 1101 . q:1 . u:1 .... \ |
26 | * a priority value for a virtual interrupt in the specified group. | 26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp |
27 | - * This depends on the VBPR value: | ||
28 | + * This depends on the VBPR value. | ||
29 | + * If using VBPR0 then: | ||
30 | * a BPR of 0 means the group priority bits are [7:1]; | ||
31 | * a BPR of 1 means they are [7:2], and so on down to | ||
32 | * a BPR of 7 meaning no group priority bits at all. | ||
33 | + * If using VBPR1 then: | ||
34 | + * a BPR of 0 is impossible (the minimum value is 1) | ||
35 | + * a BPR of 1 means the group priority bits are [7:1]; | ||
36 | + * a BPR of 2 means they are [7:2], and so on down to | ||
37 | + * a BPR of 7 meaning the group priority is [7]. | ||
38 | + * | ||
39 | * Which BPR to use depends on the group of the interrupt and | ||
40 | * the current ICH_VMCR_EL2.VCBPR settings. | ||
41 | + * | ||
42 | + * This corresponds to the VGroupBits() pseudocode. | ||
43 | */ | ||
44 | + int bpr; | ||
45 | + | 27 | + |
46 | if (group == GICV3_G1NS && cs->ich_vmcr_el2 & ICH_VMCR_EL2_VCBPR) { | 28 | +# VFM[AS]L |
47 | group = GICV3_G0; | 29 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ |
48 | } | 30 | + vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 |
49 | 31 | +VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ | |
50 | - return ~0U << (read_vbpr(cs, group) + 1); | 32 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 |
51 | + bpr = read_vbpr(cs, group); | 33 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
52 | + if (group == GICV3_G1NS) { | 34 | index XXXXXXX..XXXXXXX 100644 |
53 | + assert(bpr > 0); | 35 | --- a/target/arm/translate-neon.inc.c |
54 | + bpr--; | 36 | +++ b/target/arm/translate-neon.inc.c |
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT(DisasContext *s, arg_VDOT *a) | ||
38 | opr_sz, opr_sz, 0, fn_gvec); | ||
39 | return true; | ||
40 | } | ||
41 | + | ||
42 | +static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
43 | +{ | ||
44 | + int opr_sz; | ||
45 | + | ||
46 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
47 | + return false; | ||
55 | + } | 48 | + } |
56 | + | 49 | + |
57 | + return ~0U << (bpr + 1); | 50 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
58 | } | 51 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
59 | 52 | + (a->vd & 0x10)) { | |
60 | static bool icv_hppi_can_preempt(GICv3CPUState *cs, uint64_t lr) | 53 | + return false; |
61 | @@ -XXX,XX +XXX,XX @@ static uint32_t icc_gprio_mask(GICv3CPUState *cs, int group) | ||
62 | { | ||
63 | /* Return a mask word which clears the subpriority bits from | ||
64 | * a priority value for an interrupt in the specified group. | ||
65 | - * This depends on the BPR value: | ||
66 | + * This depends on the BPR value. For CBPR0 (S or NS): | ||
67 | * a BPR of 0 means the group priority bits are [7:1]; | ||
68 | * a BPR of 1 means they are [7:2], and so on down to | ||
69 | * a BPR of 7 meaning no group priority bits at all. | ||
70 | + * For CBPR1 NS: | ||
71 | + * a BPR of 0 is impossible (the minimum value is 1) | ||
72 | + * a BPR of 1 means the group priority bits are [7:1]; | ||
73 | + * a BPR of 2 means they are [7:2], and so on down to | ||
74 | + * a BPR of 7 meaning the group priority is [7]. | ||
75 | + * | ||
76 | * Which BPR to use depends on the group of the interrupt and | ||
77 | * the current ICC_CTLR.CBPR settings. | ||
78 | + * | ||
79 | + * This corresponds to the GroupBits() pseudocode. | ||
80 | */ | ||
81 | + int bpr; | ||
82 | + | ||
83 | if ((group == GICV3_G1 && cs->icc_ctlr_el1[GICV3_S] & ICC_CTLR_EL1_CBPR) || | ||
84 | (group == GICV3_G1NS && | ||
85 | cs->icc_ctlr_el1[GICV3_NS] & ICC_CTLR_EL1_CBPR)) { | ||
86 | group = GICV3_G0; | ||
87 | } | ||
88 | |||
89 | - return ~0U << ((cs->icc_bpr[group] & 7) + 1); | ||
90 | + bpr = cs->icc_bpr[group] & 7; | ||
91 | + | ||
92 | + if (group == GICV3_G1NS) { | ||
93 | + assert(bpr > 0); | ||
94 | + bpr--; | ||
95 | + } | 54 | + } |
96 | + | 55 | + |
97 | + return ~0U << (bpr + 1); | 56 | + if (a->vd & a->q) { |
57 | + return false; | ||
58 | + } | ||
59 | + | ||
60 | + if (!vfp_access_check(s)) { | ||
61 | + return true; | ||
62 | + } | ||
63 | + | ||
64 | + opr_sz = (1 + a->q) * 8; | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(a->q, a->vn), | ||
67 | + vfp_reg_offset(a->q, a->vm), | ||
68 | + cpu_env, opr_sz, opr_sz, a->s, /* is_2 == 0 */ | ||
69 | + gen_helper_gvec_fmlal_a32); | ||
70 | + return true; | ||
71 | +} | ||
72 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/target/arm/translate.c | ||
75 | +++ b/target/arm/translate.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
77 | return 0; | ||
98 | } | 78 | } |
99 | 79 | ||
100 | static bool icc_no_enabled_hppi(GICv3CPUState *cs) | 80 | -/* Advanced SIMD three registers of the same length extension. |
81 | - * 31 25 23 22 20 16 12 11 10 9 8 3 0 | ||
82 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | ||
83 | - * | 1 1 1 1 1 1 0 | op1 | D | op2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | ||
84 | - * +---------------+-----+---+-----+----+----+---+----+---+----+---------+----+ | ||
85 | - */ | ||
86 | -static int disas_neon_insn_3same_ext(DisasContext *s, uint32_t insn) | ||
87 | -{ | ||
88 | - gen_helper_gvec_3 *fn_gvec = NULL; | ||
89 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
90 | - int rd, rn, rm, opr_sz; | ||
91 | - int data = 0; | ||
92 | - int off_rn, off_rm; | ||
93 | - bool is_long = false, q = extract32(insn, 6, 1); | ||
94 | - bool ptr_is_env = false; | ||
95 | - | ||
96 | - if ((insn & 0xff300f10) == 0xfc200810) { | ||
97 | - /* VFM[AS]L -- 1111 1100 S.10 .... .... 1000 .Q.1 .... */ | ||
98 | - int is_s = extract32(insn, 23, 1); | ||
99 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
100 | - return 1; | ||
101 | - } | ||
102 | - is_long = true; | ||
103 | - data = is_s; /* is_2 == 0 */ | ||
104 | - fn_gvec_ptr = gen_helper_gvec_fmlal_a32; | ||
105 | - ptr_is_env = true; | ||
106 | - } else { | ||
107 | - return 1; | ||
108 | - } | ||
109 | - | ||
110 | - VFP_DREG_D(rd, insn); | ||
111 | - if (rd & q) { | ||
112 | - return 1; | ||
113 | - } | ||
114 | - if (q || !is_long) { | ||
115 | - VFP_DREG_N(rn, insn); | ||
116 | - VFP_DREG_M(rm, insn); | ||
117 | - if ((rn | rm) & q & !is_long) { | ||
118 | - return 1; | ||
119 | - } | ||
120 | - off_rn = vfp_reg_offset(1, rn); | ||
121 | - off_rm = vfp_reg_offset(1, rm); | ||
122 | - } else { | ||
123 | - rn = VFP_SREG_N(insn); | ||
124 | - rm = VFP_SREG_M(insn); | ||
125 | - off_rn = vfp_reg_offset(0, rn); | ||
126 | - off_rm = vfp_reg_offset(0, rm); | ||
127 | - } | ||
128 | - | ||
129 | - if (s->fp_excp_el) { | ||
130 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
131 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
132 | - return 0; | ||
133 | - } | ||
134 | - if (!s->vfp_enabled) { | ||
135 | - return 1; | ||
136 | - } | ||
137 | - | ||
138 | - opr_sz = (1 + q) * 8; | ||
139 | - if (fn_gvec_ptr) { | ||
140 | - TCGv_ptr ptr; | ||
141 | - if (ptr_is_env) { | ||
142 | - ptr = cpu_env; | ||
143 | - } else { | ||
144 | - ptr = get_fpstatus_ptr(1); | ||
145 | - } | ||
146 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
147 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
148 | - if (!ptr_is_env) { | ||
149 | - tcg_temp_free_ptr(ptr); | ||
150 | - } | ||
151 | - } else { | ||
152 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
153 | - opr_sz, opr_sz, data, fn_gvec); | ||
154 | - } | ||
155 | - return 0; | ||
156 | -} | ||
157 | - | ||
158 | /* Advanced SIMD two registers and a scalar extension. | ||
159 | * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
160 | * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
162 | } | ||
163 | } | ||
164 | } | ||
165 | - } else if ((insn & 0x0e000a00) == 0x0c000800 | ||
166 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
167 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
168 | - goto illegal_op; | ||
169 | - } | ||
170 | - return; | ||
171 | } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
172 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
173 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
174 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
175 | } | ||
176 | break; | ||
177 | } | ||
178 | - if ((insn & 0xfe000a00) == 0xfc000800 | ||
179 | + if ((insn & 0xff000a00) == 0xfe000800 | ||
180 | && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
181 | /* The Thumb2 and ARM encodings are identical. */ | ||
182 | - if (disas_neon_insn_3same_ext(s, insn)) { | ||
183 | - goto illegal_op; | ||
184 | - } | ||
185 | - } else if ((insn & 0xff000a00) == 0xfe000800 | ||
186 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
187 | - /* The Thumb2 and ARM encodings are identical. */ | ||
188 | if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
189 | goto illegal_op; | ||
190 | } | ||
101 | -- | 191 | -- |
102 | 2.7.4 | 192 | 2.20.1 |
103 | 193 | ||
104 | 194 | diff view generated by jsdifflib |
1 | We were setting the VBPR1 field of VMCR_EL2 to icv_min_vbpr() | 1 | Convert VCMLA (scalar) in the 2reg-scalar-ext group to decodetree. |
---|---|---|---|
2 | on reset, but this is not correct. The field should reset to | ||
3 | the minimum value of ICV_BPR0_EL1 plus one. | ||
4 | 2 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 1493226792-3237-2-git-send-email-peter.maydell@linaro.org | 5 | Message-id: 20200430181003.21682-9-peter.maydell@linaro.org |
8 | --- | 6 | --- |
9 | hw/intc/arm_gicv3_cpuif.c | 2 +- | 7 | target/arm/neon-shared.decode | 5 +++++ |
10 | 1 file changed, 1 insertion(+), 1 deletion(-) | 8 | target/arm/translate-neon.inc.c | 40 +++++++++++++++++++++++++++++++++ |
9 | target/arm/translate.c | 26 +-------------------- | ||
10 | 3 files changed, 46 insertions(+), 25 deletions(-) | ||
11 | 11 | ||
12 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 12 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
13 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/arm_gicv3_cpuif.c | 14 | --- a/target/arm/neon-shared.decode |
15 | +++ b/hw/intc/arm_gicv3_cpuif.c | 15 | +++ b/target/arm/neon-shared.decode |
16 | @@ -XXX,XX +XXX,XX @@ static void icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 16 | @@ -XXX,XX +XXX,XX @@ VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ |
17 | cs->ich_hcr_el2 = 0; | 17 | vm=%vm_sp vn=%vn_sp vd=%vd_dp q=0 |
18 | memset(cs->ich_lr_el2, 0, sizeof(cs->ich_lr_el2)); | 18 | VFML 1111 110 0 s:1 . 10 .... .... 1000 . 1 . 1 .... \ |
19 | cs->ich_vmcr_el2 = ICH_VMCR_EL2_VFIQEN | | 19 | vm=%vm_dp vn=%vn_dp vd=%vd_dp q=1 |
20 | - (icv_min_vbpr(cs) << ICH_VMCR_EL2_VBPR1_SHIFT) | | 20 | + |
21 | + ((icv_min_vbpr(cs) + 1) << ICH_VMCR_EL2_VBPR1_SHIFT) | | 21 | +VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ |
22 | (icv_min_vbpr(cs) << ICH_VMCR_EL2_VBPR0_SHIFT); | 22 | + vn=%vn_dp vd=%vd_dp size=0 |
23 | +VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | ||
25 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-neon.inc.c | ||
28 | +++ b/target/arm/translate-neon.inc.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
30 | gen_helper_gvec_fmlal_a32); | ||
31 | return true; | ||
23 | } | 32 | } |
33 | + | ||
34 | +static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) | ||
35 | +{ | ||
36 | + gen_helper_gvec_3_ptr *fn_gvec_ptr; | ||
37 | + int opr_sz; | ||
38 | + TCGv_ptr fpst; | ||
39 | + | ||
40 | + if (!dc_isar_feature(aa32_vcma, s)) { | ||
41 | + return false; | ||
42 | + } | ||
43 | + if (a->size == 0 && !dc_isar_feature(aa32_fp16_arith, s)) { | ||
44 | + return false; | ||
45 | + } | ||
46 | + | ||
47 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
48 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
49 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if ((a->vd | a->vn) & a->q) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (!vfp_access_check(s)) { | ||
58 | + return true; | ||
59 | + } | ||
60 | + | ||
61 | + fn_gvec_ptr = (a->size ? gen_helper_gvec_fcmlas_idx | ||
62 | + : gen_helper_gvec_fcmlah_idx); | ||
63 | + opr_sz = (1 + a->q) * 8; | ||
64 | + fpst = get_fpstatus_ptr(1); | ||
65 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
66 | + vfp_reg_offset(1, a->vn), | ||
67 | + vfp_reg_offset(1, a->vm), | ||
68 | + fpst, opr_sz, opr_sz, | ||
69 | + (a->index << 2) | a->rot, fn_gvec_ptr); | ||
70 | + tcg_temp_free_ptr(fpst); | ||
71 | + return true; | ||
72 | +} | ||
73 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/target/arm/translate.c | ||
76 | +++ b/target/arm/translate.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
78 | bool is_long = false, q = extract32(insn, 6, 1); | ||
79 | bool ptr_is_env = false; | ||
80 | |||
81 | - if ((insn & 0xff000f10) == 0xfe000800) { | ||
82 | - /* VCMLA (indexed) -- 1111 1110 S.RR .... .... 1000 ...0 .... */ | ||
83 | - int rot = extract32(insn, 20, 2); | ||
84 | - int size = extract32(insn, 23, 1); | ||
85 | - int index; | ||
86 | - | ||
87 | - if (!dc_isar_feature(aa32_vcma, s)) { | ||
88 | - return 1; | ||
89 | - } | ||
90 | - if (size == 0) { | ||
91 | - if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
92 | - return 1; | ||
93 | - } | ||
94 | - /* For fp16, rm is just Vm, and index is M. */ | ||
95 | - rm = extract32(insn, 0, 4); | ||
96 | - index = extract32(insn, 5, 1); | ||
97 | - } else { | ||
98 | - /* For fp32, rm is the usual M:Vm, and index is 0. */ | ||
99 | - VFP_DREG_M(rm, insn); | ||
100 | - index = 0; | ||
101 | - } | ||
102 | - data = (index << 2) | rot; | ||
103 | - fn_gvec_ptr = (size ? gen_helper_gvec_fcmlas_idx | ||
104 | - : gen_helper_gvec_fcmlah_idx); | ||
105 | - } else if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
106 | + if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
107 | /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
108 | int u = extract32(insn, 4, 1); | ||
24 | 109 | ||
25 | -- | 110 | -- |
26 | 2.7.4 | 111 | 2.20.1 |
27 | 112 | ||
28 | 113 | diff view generated by jsdifflib |
1 | All M profile CPUs are PMSA, so set the feature bit. | 1 | Convert the V[US]DOT (scalar) insns in the 2reg-scalar-ext group |
---|---|---|---|
2 | (We haven't actually implemented the M profile MPU register | 2 | to decodetree. |
3 | interface yet, but setting this feature bit gives us closer | ||
4 | to correct behaviour for the MPU-disabled case.) | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1493122030-32191-11-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20200430181003.21682-10-peter.maydell@linaro.org |
9 | --- | 7 | --- |
10 | target/arm/cpu.c | 8 ++++++++ | 8 | target/arm/neon-shared.decode | 3 +++ |
11 | 1 file changed, 8 insertions(+) | 9 | target/arm/translate-neon.inc.c | 35 +++++++++++++++++++++++++++++++++ |
10 | target/arm/translate.c | 13 +----------- | ||
11 | 3 files changed, 39 insertions(+), 12 deletions(-) | ||
12 | 12 | ||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 13 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.c | 15 | --- a/target/arm/neon-shared.decode |
16 | +++ b/target/arm/cpu.c | 16 | +++ b/target/arm/neon-shared.decode |
17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_post_init(Object *obj) | 17 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ |
18 | { | 18 | vn=%vn_dp vd=%vd_dp size=0 |
19 | ARMCPU *cpu = ARM_CPU(obj); | 19 | VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ |
20 | 20 | vm=%vm_dp vn=%vn_dp vd=%vd_dp size=1 index=0 | |
21 | + /* M profile implies PMSA. We have to do this here rather than | 21 | + |
22 | + * in realize with the other feature-implication checks because | 22 | +VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ |
23 | + * we look at the PMSA bit to see if we should add some properties. | 23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp |
24 | + */ | 24 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
25 | + if (arm_feature(&cpu->env, ARM_FEATURE_M)) { | 25 | index XXXXXXX..XXXXXXX 100644 |
26 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | 26 | --- a/target/arm/translate-neon.inc.c |
27 | +++ b/target/arm/translate-neon.inc.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMLA_scalar(DisasContext *s, arg_VCMLA_scalar *a) | ||
29 | tcg_temp_free_ptr(fpst); | ||
30 | return true; | ||
31 | } | ||
32 | + | ||
33 | +static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
34 | +{ | ||
35 | + gen_helper_gvec_3 *fn_gvec; | ||
36 | + int opr_sz; | ||
37 | + TCGv_ptr fpst; | ||
38 | + | ||
39 | + if (!dc_isar_feature(aa32_dp, s)) { | ||
40 | + return false; | ||
27 | + } | 41 | + } |
28 | + | 42 | + |
29 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || | 43 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
30 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { | 44 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
31 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, | 45 | + ((a->vd | a->vn) & 0x10)) { |
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if ((a->vd | a->vn) & a->q) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!vfp_access_check(s)) { | ||
54 | + return true; | ||
55 | + } | ||
56 | + | ||
57 | + fn_gvec = a->u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
58 | + opr_sz = (1 + a->q) * 8; | ||
59 | + fpst = get_fpstatus_ptr(1); | ||
60 | + tcg_gen_gvec_3_ool(vfp_reg_offset(1, a->vd), | ||
61 | + vfp_reg_offset(1, a->vn), | ||
62 | + vfp_reg_offset(1, a->rm), | ||
63 | + opr_sz, opr_sz, a->index, fn_gvec); | ||
64 | + tcg_temp_free_ptr(fpst); | ||
65 | + return true; | ||
66 | +} | ||
67 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/translate.c | ||
70 | +++ b/target/arm/translate.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
72 | bool is_long = false, q = extract32(insn, 6, 1); | ||
73 | bool ptr_is_env = false; | ||
74 | |||
75 | - if ((insn & 0xffb00f00) == 0xfe200d00) { | ||
76 | - /* V[US]DOT -- 1111 1110 0.10 .... .... 1101 .Q.U .... */ | ||
77 | - int u = extract32(insn, 4, 1); | ||
78 | - | ||
79 | - if (!dc_isar_feature(aa32_dp, s)) { | ||
80 | - return 1; | ||
81 | - } | ||
82 | - fn_gvec = u ? gen_helper_gvec_udot_idx_b : gen_helper_gvec_sdot_idx_b; | ||
83 | - /* rm is just Vm, and index is M. */ | ||
84 | - data = extract32(insn, 5, 1); /* index */ | ||
85 | - rm = extract32(insn, 0, 4); | ||
86 | - } else if ((insn & 0xffa00f10) == 0xfe000810) { | ||
87 | + if ((insn & 0xffa00f10) == 0xfe000810) { | ||
88 | /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
89 | int is_s = extract32(insn, 20, 1); | ||
90 | int vm20 = extract32(insn, 0, 3); | ||
32 | -- | 91 | -- |
33 | 2.7.4 | 92 | 2.20.1 |
34 | 93 | ||
35 | 94 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the VFM[AS]L (scalar) insns in the 2reg-scalar-ext group | |
2 | to decodetree. These are the last ones in the group so we can remove | ||
3 | all the legacy decode for the group. | ||
4 | |||
5 | Note that in disas_thumb2_insn() the parts of this encoding space | ||
6 | where the decodetree decoder returns false will correctly be directed | ||
7 | to illegal_op by the "(insn & (1 << 28))" check so they won't fall | ||
8 | into disas_coproc_insn() by mistake. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200430181003.21682-11-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/neon-shared.decode | 7 +++ | ||
15 | target/arm/translate-neon.inc.c | 32 ++++++++++ | ||
16 | target/arm/translate.c | 107 +------------------------------- | ||
17 | 3 files changed, 40 insertions(+), 106 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/neon-shared.decode | ||
22 | +++ b/target/arm/neon-shared.decode | ||
23 | @@ -XXX,XX +XXX,XX @@ VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
24 | |||
25 | VDOT_scalar 1111 1110 0 . 10 .... .... 1101 . q:1 index:1 u:1 rm:4 \ | ||
26 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
27 | + | ||
28 | +%vfml_scalar_q0_rm 0:3 5:1 | ||
29 | +%vfml_scalar_q1_index 5:1 3:1 | ||
30 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 0 . 1 index:1 ... \ | ||
31 | + rm=%vfml_scalar_q0_rm vn=%vn_sp vd=%vd_dp q=0 | ||
32 | +VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 1 . 1 . rm:3 \ | ||
33 | + index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp q=1 | ||
34 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-neon.inc.c | ||
37 | +++ b/target/arm/translate-neon.inc.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDOT_scalar(DisasContext *s, arg_VDOT_scalar *a) | ||
39 | tcg_temp_free_ptr(fpst); | ||
40 | return true; | ||
41 | } | ||
42 | + | ||
43 | +static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | ||
44 | +{ | ||
45 | + int opr_sz; | ||
46 | + | ||
47 | + if (!dc_isar_feature(aa32_fhm, s)) { | ||
48 | + return false; | ||
49 | + } | ||
50 | + | ||
51 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
52 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
53 | + ((a->vd & 0x10) || (a->q && (a->vn & 0x10)))) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if (a->vd & a->q) { | ||
58 | + return false; | ||
59 | + } | ||
60 | + | ||
61 | + if (!vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + opr_sz = (1 + a->q) * 8; | ||
66 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
67 | + vfp_reg_offset(a->q, a->vn), | ||
68 | + vfp_reg_offset(a->q, a->rm), | ||
69 | + cpu_env, opr_sz, opr_sz, | ||
70 | + (a->index << 2) | a->s, /* is_2 == 0 */ | ||
71 | + gen_helper_gvec_fmlal_idx_a32); | ||
72 | + return true; | ||
73 | +} | ||
74 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/translate.c | ||
77 | +++ b/target/arm/translate.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
79 | } | ||
80 | |||
81 | #define VFP_REG_SHR(x, n) (((n) > 0) ? (x) >> (n) : (x) << -(n)) | ||
82 | -#define VFP_SREG(insn, bigbit, smallbit) \ | ||
83 | - ((VFP_REG_SHR(insn, bigbit - 1) & 0x1e) | (((insn) >> (smallbit)) & 1)) | ||
84 | #define VFP_DREG(reg, insn, bigbit, smallbit) do { \ | ||
85 | if (dc_isar_feature(aa32_simd_r32, s)) { \ | ||
86 | reg = (((insn) >> (bigbit)) & 0x0f) \ | ||
87 | @@ -XXX,XX +XXX,XX @@ static int disas_dsp_insn(DisasContext *s, uint32_t insn) | ||
88 | reg = ((insn) >> (bigbit)) & 0x0f; \ | ||
89 | }} while (0) | ||
90 | |||
91 | -#define VFP_SREG_D(insn) VFP_SREG(insn, 12, 22) | ||
92 | #define VFP_DREG_D(reg, insn) VFP_DREG(reg, insn, 12, 22) | ||
93 | -#define VFP_SREG_N(insn) VFP_SREG(insn, 16, 7) | ||
94 | #define VFP_DREG_N(reg, insn) VFP_DREG(reg, insn, 16, 7) | ||
95 | -#define VFP_SREG_M(insn) VFP_SREG(insn, 0, 5) | ||
96 | #define VFP_DREG_M(reg, insn) VFP_DREG(reg, insn, 0, 5) | ||
97 | |||
98 | static void gen_neon_dup_low16(TCGv_i32 var) | ||
99 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
100 | return 0; | ||
101 | } | ||
102 | |||
103 | -/* Advanced SIMD two registers and a scalar extension. | ||
104 | - * 31 24 23 22 20 16 12 11 10 9 8 3 0 | ||
105 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
106 | - * | 1 1 1 1 1 1 1 0 | o1 | D | o2 | Vn | Vd | 1 | o3 | 0 | o4 | N Q M U | Vm | | ||
107 | - * +-----------------+----+---+----+----+----+---+----+---+----+---------+----+ | ||
108 | - * | ||
109 | - */ | ||
110 | - | ||
111 | -static int disas_neon_insn_2reg_scalar_ext(DisasContext *s, uint32_t insn) | ||
112 | -{ | ||
113 | - gen_helper_gvec_3 *fn_gvec = NULL; | ||
114 | - gen_helper_gvec_3_ptr *fn_gvec_ptr = NULL; | ||
115 | - int rd, rn, rm, opr_sz, data; | ||
116 | - int off_rn, off_rm; | ||
117 | - bool is_long = false, q = extract32(insn, 6, 1); | ||
118 | - bool ptr_is_env = false; | ||
119 | - | ||
120 | - if ((insn & 0xffa00f10) == 0xfe000810) { | ||
121 | - /* VFM[AS]L -- 1111 1110 0.0S .... .... 1000 .Q.1 .... */ | ||
122 | - int is_s = extract32(insn, 20, 1); | ||
123 | - int vm20 = extract32(insn, 0, 3); | ||
124 | - int vm3 = extract32(insn, 3, 1); | ||
125 | - int m = extract32(insn, 5, 1); | ||
126 | - int index; | ||
127 | - | ||
128 | - if (!dc_isar_feature(aa32_fhm, s)) { | ||
129 | - return 1; | ||
130 | - } | ||
131 | - if (q) { | ||
132 | - rm = vm20; | ||
133 | - index = m * 2 + vm3; | ||
134 | - } else { | ||
135 | - rm = vm20 * 2 + m; | ||
136 | - index = vm3; | ||
137 | - } | ||
138 | - is_long = true; | ||
139 | - data = (index << 2) | is_s; /* is_2 == 0 */ | ||
140 | - fn_gvec_ptr = gen_helper_gvec_fmlal_idx_a32; | ||
141 | - ptr_is_env = true; | ||
142 | - } else { | ||
143 | - return 1; | ||
144 | - } | ||
145 | - | ||
146 | - VFP_DREG_D(rd, insn); | ||
147 | - if (rd & q) { | ||
148 | - return 1; | ||
149 | - } | ||
150 | - if (q || !is_long) { | ||
151 | - VFP_DREG_N(rn, insn); | ||
152 | - if (rn & q & !is_long) { | ||
153 | - return 1; | ||
154 | - } | ||
155 | - off_rn = vfp_reg_offset(1, rn); | ||
156 | - off_rm = vfp_reg_offset(1, rm); | ||
157 | - } else { | ||
158 | - rn = VFP_SREG_N(insn); | ||
159 | - off_rn = vfp_reg_offset(0, rn); | ||
160 | - off_rm = vfp_reg_offset(0, rm); | ||
161 | - } | ||
162 | - if (s->fp_excp_el) { | ||
163 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
164 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
165 | - return 0; | ||
166 | - } | ||
167 | - if (!s->vfp_enabled) { | ||
168 | - return 1; | ||
169 | - } | ||
170 | - | ||
171 | - opr_sz = (1 + q) * 8; | ||
172 | - if (fn_gvec_ptr) { | ||
173 | - TCGv_ptr ptr; | ||
174 | - if (ptr_is_env) { | ||
175 | - ptr = cpu_env; | ||
176 | - } else { | ||
177 | - ptr = get_fpstatus_ptr(1); | ||
178 | - } | ||
179 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), off_rn, off_rm, ptr, | ||
180 | - opr_sz, opr_sz, data, fn_gvec_ptr); | ||
181 | - if (!ptr_is_env) { | ||
182 | - tcg_temp_free_ptr(ptr); | ||
183 | - } | ||
184 | - } else { | ||
185 | - tcg_gen_gvec_3_ool(vfp_reg_offset(1, rd), off_rn, off_rm, | ||
186 | - opr_sz, opr_sz, data, fn_gvec); | ||
187 | - } | ||
188 | - return 0; | ||
189 | -} | ||
190 | - | ||
191 | static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
192 | { | ||
193 | int cpnum, is64, crn, crm, opc1, opc2, isread, rt, rt2; | ||
194 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
195 | } | ||
196 | } | ||
197 | } | ||
198 | - } else if ((insn & 0x0f000a00) == 0x0e000800 | ||
199 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
200 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
201 | - goto illegal_op; | ||
202 | - } | ||
203 | - return; | ||
204 | } | ||
205 | goto illegal_op; | ||
206 | } | ||
207 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
208 | } | ||
209 | break; | ||
210 | } | ||
211 | - if ((insn & 0xff000a00) == 0xfe000800 | ||
212 | - && arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
213 | - /* The Thumb2 and ARM encodings are identical. */ | ||
214 | - if (disas_neon_insn_2reg_scalar_ext(s, insn)) { | ||
215 | - goto illegal_op; | ||
216 | - } | ||
217 | - } else if (((insn >> 24) & 3) == 3) { | ||
218 | + if (((insn >> 24) & 3) == 3) { | ||
219 | /* Translate into the equivalent ARM encoding. */ | ||
220 | insn = (insn & 0xe2ffffff) | ((insn & (1 << 28)) >> 4) | (1 << 28); | ||
221 | if (disas_neon_data_insn(s, insn)) { | ||
222 | -- | ||
223 | 2.20.1 | ||
224 | |||
225 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the Neon "load/store multiple structures" insns to decodetree. | |
2 | |||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200430181003.21682-12-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-ls.decode | 7 ++ | ||
8 | target/arm/translate-neon.inc.c | 124 ++++++++++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 91 +---------------------- | ||
10 | 3 files changed, 133 insertions(+), 89 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-ls.decode | ||
15 | +++ b/target/arm/neon-ls.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | # 0b1111_1001_xxx0_xxxx_xxxx_xxxx_xxxx_xxxx | ||
18 | # This file works on the A32 encoding only; calling code for T32 has to | ||
19 | # transform the insn into the A32 version first. | ||
20 | + | ||
21 | +%vd_dp 22:1 12:4 | ||
22 | + | ||
23 | +# Neon load/store multiple structures | ||
24 | + | ||
25 | +VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | ||
26 | + vd=%vd_dp | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | ||
32 | gen_helper_gvec_fmlal_idx_a32); | ||
33 | return true; | ||
34 | } | ||
35 | + | ||
36 | +static struct { | ||
37 | + int nregs; | ||
38 | + int interleave; | ||
39 | + int spacing; | ||
40 | +} const neon_ls_element_type[11] = { | ||
41 | + {1, 4, 1}, | ||
42 | + {1, 4, 2}, | ||
43 | + {4, 1, 1}, | ||
44 | + {2, 2, 2}, | ||
45 | + {1, 3, 1}, | ||
46 | + {1, 3, 2}, | ||
47 | + {3, 1, 1}, | ||
48 | + {1, 1, 1}, | ||
49 | + {1, 2, 1}, | ||
50 | + {1, 2, 2}, | ||
51 | + {2, 1, 1} | ||
52 | +}; | ||
53 | + | ||
54 | +static void gen_neon_ldst_base_update(DisasContext *s, int rm, int rn, | ||
55 | + int stride) | ||
56 | +{ | ||
57 | + if (rm != 15) { | ||
58 | + TCGv_i32 base; | ||
59 | + | ||
60 | + base = load_reg(s, rn); | ||
61 | + if (rm == 13) { | ||
62 | + tcg_gen_addi_i32(base, base, stride); | ||
63 | + } else { | ||
64 | + TCGv_i32 index; | ||
65 | + index = load_reg(s, rm); | ||
66 | + tcg_gen_add_i32(base, base, index); | ||
67 | + tcg_temp_free_i32(index); | ||
68 | + } | ||
69 | + store_reg(s, rn, base); | ||
70 | + } | ||
71 | +} | ||
72 | + | ||
73 | +static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) | ||
74 | +{ | ||
75 | + /* Neon load/store multiple structures */ | ||
76 | + int nregs, interleave, spacing, reg, n; | ||
77 | + MemOp endian = s->be_data; | ||
78 | + int mmu_idx = get_mem_index(s); | ||
79 | + int size = a->size; | ||
80 | + TCGv_i64 tmp64; | ||
81 | + TCGv_i32 addr, tmp; | ||
82 | + | ||
83 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
84 | + return false; | ||
85 | + } | ||
86 | + | ||
87 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
88 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
89 | + return false; | ||
90 | + } | ||
91 | + if (a->itype > 10) { | ||
92 | + return false; | ||
93 | + } | ||
94 | + /* Catch UNDEF cases for bad values of align field */ | ||
95 | + switch (a->itype & 0xc) { | ||
96 | + case 4: | ||
97 | + if (a->align >= 2) { | ||
98 | + return false; | ||
99 | + } | ||
100 | + break; | ||
101 | + case 8: | ||
102 | + if (a->align == 3) { | ||
103 | + return false; | ||
104 | + } | ||
105 | + break; | ||
106 | + default: | ||
107 | + break; | ||
108 | + } | ||
109 | + nregs = neon_ls_element_type[a->itype].nregs; | ||
110 | + interleave = neon_ls_element_type[a->itype].interleave; | ||
111 | + spacing = neon_ls_element_type[a->itype].spacing; | ||
112 | + if (size == 3 && (interleave | spacing) != 1) { | ||
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if (!vfp_access_check(s)) { | ||
117 | + return true; | ||
118 | + } | ||
119 | + | ||
120 | + /* For our purposes, bytes are always little-endian. */ | ||
121 | + if (size == 0) { | ||
122 | + endian = MO_LE; | ||
123 | + } | ||
124 | + /* | ||
125 | + * Consecutive little-endian elements from a single register | ||
126 | + * can be promoted to a larger little-endian operation. | ||
127 | + */ | ||
128 | + if (interleave == 1 && endian == MO_LE) { | ||
129 | + size = 3; | ||
130 | + } | ||
131 | + tmp64 = tcg_temp_new_i64(); | ||
132 | + addr = tcg_temp_new_i32(); | ||
133 | + tmp = tcg_const_i32(1 << size); | ||
134 | + load_reg_var(s, addr, a->rn); | ||
135 | + for (reg = 0; reg < nregs; reg++) { | ||
136 | + for (n = 0; n < 8 >> size; n++) { | ||
137 | + int xs; | ||
138 | + for (xs = 0; xs < interleave; xs++) { | ||
139 | + int tt = a->vd + reg + spacing * xs; | ||
140 | + | ||
141 | + if (a->l) { | ||
142 | + gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
143 | + neon_store_element64(tt, n, size, tmp64); | ||
144 | + } else { | ||
145 | + neon_load_element64(tmp64, tt, n, size); | ||
146 | + gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
147 | + } | ||
148 | + tcg_gen_add_i32(addr, addr, tmp); | ||
149 | + } | ||
150 | + } | ||
151 | + } | ||
152 | + tcg_temp_free_i32(addr); | ||
153 | + tcg_temp_free_i32(tmp); | ||
154 | + tcg_temp_free_i64(tmp64); | ||
155 | + | ||
156 | + gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
157 | + return true; | ||
158 | +} | ||
159 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/target/arm/translate.c | ||
162 | +++ b/target/arm/translate.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
164 | } | ||
165 | |||
166 | |||
167 | -static struct { | ||
168 | - int nregs; | ||
169 | - int interleave; | ||
170 | - int spacing; | ||
171 | -} const neon_ls_element_type[11] = { | ||
172 | - {1, 4, 1}, | ||
173 | - {1, 4, 2}, | ||
174 | - {4, 1, 1}, | ||
175 | - {2, 2, 2}, | ||
176 | - {1, 3, 1}, | ||
177 | - {1, 3, 2}, | ||
178 | - {3, 1, 1}, | ||
179 | - {1, 1, 1}, | ||
180 | - {1, 2, 1}, | ||
181 | - {1, 2, 2}, | ||
182 | - {2, 1, 1} | ||
183 | -}; | ||
184 | - | ||
185 | /* Translate a NEON load/store element instruction. Return nonzero if the | ||
186 | instruction is invalid. */ | ||
187 | static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
188 | { | ||
189 | int rd, rn, rm; | ||
190 | - int op; | ||
191 | int nregs; | ||
192 | - int interleave; | ||
193 | - int spacing; | ||
194 | int stride; | ||
195 | int size; | ||
196 | int reg; | ||
197 | int load; | ||
198 | - int n; | ||
199 | int vec_size; | ||
200 | - int mmu_idx; | ||
201 | - MemOp endian; | ||
202 | TCGv_i32 addr; | ||
203 | TCGv_i32 tmp; | ||
204 | - TCGv_i32 tmp2; | ||
205 | - TCGv_i64 tmp64; | ||
206 | |||
207 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
208 | return 1; | ||
209 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
210 | rn = (insn >> 16) & 0xf; | ||
211 | rm = insn & 0xf; | ||
212 | load = (insn & (1 << 21)) != 0; | ||
213 | - endian = s->be_data; | ||
214 | - mmu_idx = get_mem_index(s); | ||
215 | if ((insn & (1 << 23)) == 0) { | ||
216 | - /* Load store all elements. */ | ||
217 | - op = (insn >> 8) & 0xf; | ||
218 | - size = (insn >> 6) & 3; | ||
219 | - if (op > 10) | ||
220 | - return 1; | ||
221 | - /* Catch UNDEF cases for bad values of align field */ | ||
222 | - switch (op & 0xc) { | ||
223 | - case 4: | ||
224 | - if (((insn >> 5) & 1) == 1) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 8: | ||
229 | - if (((insn >> 4) & 3) == 3) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - break; | ||
235 | - } | ||
236 | - nregs = neon_ls_element_type[op].nregs; | ||
237 | - interleave = neon_ls_element_type[op].interleave; | ||
238 | - spacing = neon_ls_element_type[op].spacing; | ||
239 | - if (size == 3 && (interleave | spacing) != 1) { | ||
240 | - return 1; | ||
241 | - } | ||
242 | - /* For our purposes, bytes are always little-endian. */ | ||
243 | - if (size == 0) { | ||
244 | - endian = MO_LE; | ||
245 | - } | ||
246 | - /* Consecutive little-endian elements from a single register | ||
247 | - * can be promoted to a larger little-endian operation. | ||
248 | - */ | ||
249 | - if (interleave == 1 && endian == MO_LE) { | ||
250 | - size = 3; | ||
251 | - } | ||
252 | - tmp64 = tcg_temp_new_i64(); | ||
253 | - addr = tcg_temp_new_i32(); | ||
254 | - tmp2 = tcg_const_i32(1 << size); | ||
255 | - load_reg_var(s, addr, rn); | ||
256 | - for (reg = 0; reg < nregs; reg++) { | ||
257 | - for (n = 0; n < 8 >> size; n++) { | ||
258 | - int xs; | ||
259 | - for (xs = 0; xs < interleave; xs++) { | ||
260 | - int tt = rd + reg + spacing * xs; | ||
261 | - | ||
262 | - if (load) { | ||
263 | - gen_aa32_ld_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
264 | - neon_store_element64(tt, n, size, tmp64); | ||
265 | - } else { | ||
266 | - neon_load_element64(tmp64, tt, n, size); | ||
267 | - gen_aa32_st_i64(s, tmp64, addr, mmu_idx, endian | size); | ||
268 | - } | ||
269 | - tcg_gen_add_i32(addr, addr, tmp2); | ||
270 | - } | ||
271 | - } | ||
272 | - } | ||
273 | - tcg_temp_free_i32(addr); | ||
274 | - tcg_temp_free_i32(tmp2); | ||
275 | - tcg_temp_free_i64(tmp64); | ||
276 | - stride = nregs * interleave * 8; | ||
277 | + /* Load store all elements -- handled already by decodetree */ | ||
278 | + return 1; | ||
279 | } else { | ||
280 | size = (insn >> 10) & 3; | ||
281 | if (size == 3) { | ||
282 | -- | ||
283 | 2.20.1 | ||
284 | |||
285 | diff view generated by jsdifflib |
1 | If the CPU is a PMSA config with no MPU implemented, then the | 1 | Convert the Neon "load single structure to all lanes" insns to |
---|---|---|---|
2 | SCTLR.M bit should be RAZ/WI, so that the guest can never | 2 | decodetree. |
3 | turn on the non-existent MPU. | ||
4 | 3 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20200430181003.21682-13-peter.maydell@linaro.org |
8 | Message-id: 1493122030-32191-7-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | target/arm/helper.c | 5 +++++ | 8 | target/arm/neon-ls.decode | 5 +++ |
11 | 1 file changed, 5 insertions(+) | 9 | target/arm/translate-neon.inc.c | 73 +++++++++++++++++++++++++++++++++ |
10 | target/arm/translate.c | 55 +------------------------ | ||
11 | 3 files changed, 80 insertions(+), 53 deletions(-) | ||
12 | 12 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 15 | --- a/target/arm/neon-ls.decode |
16 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/neon-ls.decode |
17 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 17 | @@ -XXX,XX +XXX,XX @@ |
18 | return; | 18 | |
19 | } | 19 | VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ |
20 | 20 | vd=%vd_dp | |
21 | + if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) { | 21 | + |
22 | + /* M bit is RAZ/WI for PMSA with no MPU implemented */ | 22 | +# Neon load single element to all lanes |
23 | + value &= ~SCTLR_M; | 23 | + |
24 | +VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | ||
25 | + vd=%vd_dp | ||
26 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/translate-neon.inc.c | ||
29 | +++ b/target/arm/translate-neon.inc.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_multiple(DisasContext *s, arg_VLDST_multiple *a) | ||
31 | gen_neon_ldst_base_update(s, a->rm, a->rn, nregs * interleave * 8); | ||
32 | return true; | ||
33 | } | ||
34 | + | ||
35 | +static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | ||
36 | +{ | ||
37 | + /* Neon load single structure to all lanes */ | ||
38 | + int reg, stride, vec_size; | ||
39 | + int vd = a->vd; | ||
40 | + int size = a->size; | ||
41 | + int nregs = a->n + 1; | ||
42 | + TCGv_i32 addr, tmp; | ||
43 | + | ||
44 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
45 | + return false; | ||
24 | + } | 46 | + } |
25 | + | 47 | + |
26 | raw_write(env, ri, value); | 48 | + /* UNDEF accesses to D16-D31 if they don't exist */ |
27 | /* ??? Lots of these bits are not implemented. */ | 49 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { |
28 | /* This may enable/disable the MMU, so do a TLB flush. */ | 50 | + return false; |
51 | + } | ||
52 | + | ||
53 | + if (size == 3) { | ||
54 | + if (nregs != 4 || a->a == 0) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + /* For VLD4 size == 3 a == 1 means 32 bits at 16 byte alignment */ | ||
58 | + size = 2; | ||
59 | + } | ||
60 | + if (nregs == 1 && a->a == 1 && size == 0) { | ||
61 | + return false; | ||
62 | + } | ||
63 | + if (nregs == 3 && a->a == 1) { | ||
64 | + return false; | ||
65 | + } | ||
66 | + | ||
67 | + if (!vfp_access_check(s)) { | ||
68 | + return true; | ||
69 | + } | ||
70 | + | ||
71 | + /* | ||
72 | + * VLD1 to all lanes: T bit indicates how many Dregs to write. | ||
73 | + * VLD2/3/4 to all lanes: T bit indicates register stride. | ||
74 | + */ | ||
75 | + stride = a->t ? 2 : 1; | ||
76 | + vec_size = nregs == 1 ? stride * 8 : 8; | ||
77 | + | ||
78 | + tmp = tcg_temp_new_i32(); | ||
79 | + addr = tcg_temp_new_i32(); | ||
80 | + load_reg_var(s, addr, a->rn); | ||
81 | + for (reg = 0; reg < nregs; reg++) { | ||
82 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
83 | + s->be_data | size); | ||
84 | + if ((vd & 1) && vec_size == 16) { | ||
85 | + /* | ||
86 | + * We cannot write 16 bytes at once because the | ||
87 | + * destination is unaligned. | ||
88 | + */ | ||
89 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
90 | + 8, 8, tmp); | ||
91 | + tcg_gen_gvec_mov(0, neon_reg_offset(vd + 1, 0), | ||
92 | + neon_reg_offset(vd, 0), 8, 8); | ||
93 | + } else { | ||
94 | + tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
95 | + vec_size, vec_size, tmp); | ||
96 | + } | ||
97 | + tcg_gen_addi_i32(addr, addr, 1 << size); | ||
98 | + vd += stride; | ||
99 | + } | ||
100 | + tcg_temp_free_i32(tmp); | ||
101 | + tcg_temp_free_i32(addr); | ||
102 | + | ||
103 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << size) * nregs); | ||
104 | + | ||
105 | + return true; | ||
106 | +} | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
112 | int size; | ||
113 | int reg; | ||
114 | int load; | ||
115 | - int vec_size; | ||
116 | TCGv_i32 addr; | ||
117 | TCGv_i32 tmp; | ||
118 | |||
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
120 | } else { | ||
121 | size = (insn >> 10) & 3; | ||
122 | if (size == 3) { | ||
123 | - /* Load single element to all lanes. */ | ||
124 | - int a = (insn >> 4) & 1; | ||
125 | - if (!load) { | ||
126 | - return 1; | ||
127 | - } | ||
128 | - size = (insn >> 6) & 3; | ||
129 | - nregs = ((insn >> 8) & 3) + 1; | ||
130 | - | ||
131 | - if (size == 3) { | ||
132 | - if (nregs != 4 || a == 0) { | ||
133 | - return 1; | ||
134 | - } | ||
135 | - /* For VLD4 size==3 a == 1 means 32 bits at 16 byte alignment */ | ||
136 | - size = 2; | ||
137 | - } | ||
138 | - if (nregs == 1 && a == 1 && size == 0) { | ||
139 | - return 1; | ||
140 | - } | ||
141 | - if (nregs == 3 && a == 1) { | ||
142 | - return 1; | ||
143 | - } | ||
144 | - addr = tcg_temp_new_i32(); | ||
145 | - load_reg_var(s, addr, rn); | ||
146 | - | ||
147 | - /* VLD1 to all lanes: bit 5 indicates how many Dregs to write. | ||
148 | - * VLD2/3/4 to all lanes: bit 5 indicates register stride. | ||
149 | - */ | ||
150 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
151 | - vec_size = nregs == 1 ? stride * 8 : 8; | ||
152 | - | ||
153 | - tmp = tcg_temp_new_i32(); | ||
154 | - for (reg = 0; reg < nregs; reg++) { | ||
155 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
156 | - s->be_data | size); | ||
157 | - if ((rd & 1) && vec_size == 16) { | ||
158 | - /* We cannot write 16 bytes at once because the | ||
159 | - * destination is unaligned. | ||
160 | - */ | ||
161 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
162 | - 8, 8, tmp); | ||
163 | - tcg_gen_gvec_mov(0, neon_reg_offset(rd + 1, 0), | ||
164 | - neon_reg_offset(rd, 0), 8, 8); | ||
165 | - } else { | ||
166 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(rd, 0), | ||
167 | - vec_size, vec_size, tmp); | ||
168 | - } | ||
169 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
170 | - rd += stride; | ||
171 | - } | ||
172 | - tcg_temp_free_i32(tmp); | ||
173 | - tcg_temp_free_i32(addr); | ||
174 | - stride = (1 << size) * nregs; | ||
175 | + /* Load single element to all lanes -- handled by decodetree */ | ||
176 | + return 1; | ||
177 | } else { | ||
178 | /* Single element. */ | ||
179 | int idx = (insn >> 4) & 0xf; | ||
29 | -- | 180 | -- |
30 | 2.7.4 | 181 | 2.20.1 |
31 | 182 | ||
32 | 183 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the Neon "load/store single structure to one lane" insns to | |
2 | decodetree. | ||
3 | |||
4 | As this is the last set of insns in the neon load/store group, | ||
5 | we can remove the whole disas_neon_ls_insn() function. | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200430181003.21682-14-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/neon-ls.decode | 11 +++ | ||
12 | target/arm/translate-neon.inc.c | 89 +++++++++++++++++++ | ||
13 | target/arm/translate.c | 147 -------------------------------- | ||
14 | 3 files changed, 100 insertions(+), 147 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/neon-ls.decode b/target/arm/neon-ls.decode | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/neon-ls.decode | ||
19 | +++ b/target/arm/neon-ls.decode | ||
20 | @@ -XXX,XX +XXX,XX @@ VLDST_multiple 1111 0100 0 . l:1 0 rn:4 .... itype:4 size:2 align:2 rm:4 \ | ||
21 | |||
22 | VLD_all_lanes 1111 0100 1 . 1 0 rn:4 .... 11 n:2 size:2 t:1 a:1 rm:4 \ | ||
23 | vd=%vd_dp | ||
24 | + | ||
25 | +# Neon load/store single structure to one lane | ||
26 | +%imm1_5_p1 5:1 !function=plus1 | ||
27 | +%imm1_6_p1 6:1 !function=plus1 | ||
28 | + | ||
29 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 00 n:2 reg_idx:3 align:1 rm:4 \ | ||
30 | + vd=%vd_dp size=0 stride=1 | ||
31 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 01 n:2 reg_idx:2 align:2 rm:4 \ | ||
32 | + vd=%vd_dp size=1 stride=%imm1_5_p1 | ||
33 | +VLDST_single 1111 0100 1 . l:1 0 rn:4 .... 10 n:2 reg_idx:1 align:3 rm:4 \ | ||
34 | + vd=%vd_dp size=2 stride=%imm1_6_p1 | ||
35 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/translate-neon.inc.c | ||
38 | +++ b/target/arm/translate-neon.inc.c | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | * It might be possible to convert it to a standalone .c file eventually. | ||
41 | */ | ||
42 | |||
43 | +static inline int plus1(DisasContext *s, int x) | ||
44 | +{ | ||
45 | + return x + 1; | ||
46 | +} | ||
47 | + | ||
48 | /* Include the generated Neon decoder */ | ||
49 | #include "decode-neon-dp.inc.c" | ||
50 | #include "decode-neon-ls.inc.c" | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | ||
52 | |||
53 | return true; | ||
54 | } | ||
55 | + | ||
56 | +static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
57 | +{ | ||
58 | + /* Neon load/store single structure to one lane */ | ||
59 | + int reg; | ||
60 | + int nregs = a->n + 1; | ||
61 | + int vd = a->vd; | ||
62 | + TCGv_i32 addr, tmp; | ||
63 | + | ||
64 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
65 | + return false; | ||
66 | + } | ||
67 | + | ||
68 | + /* UNDEF accesses to D16-D31 if they don't exist */ | ||
69 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
70 | + return false; | ||
71 | + } | ||
72 | + | ||
73 | + /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
74 | + switch (nregs) { | ||
75 | + case 1: | ||
76 | + if (((a->align & (1 << a->size)) != 0) || | ||
77 | + (a->size == 2 && ((a->align & 3) == 1 || (a->align & 3) == 2))) { | ||
78 | + return false; | ||
79 | + } | ||
80 | + break; | ||
81 | + case 3: | ||
82 | + if ((a->align & 1) != 0) { | ||
83 | + return false; | ||
84 | + } | ||
85 | + /* fall through */ | ||
86 | + case 2: | ||
87 | + if (a->size == 2 && (a->align & 2) != 0) { | ||
88 | + return false; | ||
89 | + } | ||
90 | + break; | ||
91 | + case 4: | ||
92 | + if ((a->size == 2) && ((a->align & 3) == 3)) { | ||
93 | + return false; | ||
94 | + } | ||
95 | + break; | ||
96 | + default: | ||
97 | + abort(); | ||
98 | + } | ||
99 | + if ((vd + a->stride * (nregs - 1)) > 31) { | ||
100 | + /* | ||
101 | + * Attempts to write off the end of the register file are | ||
102 | + * UNPREDICTABLE; we choose to UNDEF because otherwise we would | ||
103 | + * access off the end of the array that holds the register data. | ||
104 | + */ | ||
105 | + return false; | ||
106 | + } | ||
107 | + | ||
108 | + if (!vfp_access_check(s)) { | ||
109 | + return true; | ||
110 | + } | ||
111 | + | ||
112 | + tmp = tcg_temp_new_i32(); | ||
113 | + addr = tcg_temp_new_i32(); | ||
114 | + load_reg_var(s, addr, a->rn); | ||
115 | + /* | ||
116 | + * TODO: if we implemented alignment exceptions, we should check | ||
117 | + * addr against the alignment encoded in a->align here. | ||
118 | + */ | ||
119 | + for (reg = 0; reg < nregs; reg++) { | ||
120 | + if (a->l) { | ||
121 | + gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
122 | + s->be_data | a->size); | ||
123 | + neon_store_element(vd, a->reg_idx, a->size, tmp); | ||
124 | + } else { /* Store */ | ||
125 | + neon_load_element(tmp, vd, a->reg_idx, a->size); | ||
126 | + gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
127 | + s->be_data | a->size); | ||
128 | + } | ||
129 | + vd += a->stride; | ||
130 | + tcg_gen_addi_i32(addr, addr, 1 << a->size); | ||
131 | + } | ||
132 | + tcg_temp_free_i32(addr); | ||
133 | + tcg_temp_free_i32(tmp); | ||
134 | + | ||
135 | + gen_neon_ldst_base_update(s, a->rm, a->rn, (1 << a->size) * nregs); | ||
136 | + | ||
137 | + return true; | ||
138 | +} | ||
139 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/target/arm/translate.c | ||
142 | +++ b/target/arm/translate.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_trn_u16(TCGv_i32 t0, TCGv_i32 t1) | ||
144 | tcg_temp_free_i32(rd); | ||
145 | } | ||
146 | |||
147 | - | ||
148 | -/* Translate a NEON load/store element instruction. Return nonzero if the | ||
149 | - instruction is invalid. */ | ||
150 | -static int disas_neon_ls_insn(DisasContext *s, uint32_t insn) | ||
151 | -{ | ||
152 | - int rd, rn, rm; | ||
153 | - int nregs; | ||
154 | - int stride; | ||
155 | - int size; | ||
156 | - int reg; | ||
157 | - int load; | ||
158 | - TCGv_i32 addr; | ||
159 | - TCGv_i32 tmp; | ||
160 | - | ||
161 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
162 | - return 1; | ||
163 | - } | ||
164 | - | ||
165 | - /* FIXME: this access check should not take precedence over UNDEF | ||
166 | - * for invalid encodings; we will generate incorrect syndrome information | ||
167 | - * for attempts to execute invalid vfp/neon encodings with FP disabled. | ||
168 | - */ | ||
169 | - if (s->fp_excp_el) { | ||
170 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
171 | - syn_simd_access_trap(1, 0xe, false), s->fp_excp_el); | ||
172 | - return 0; | ||
173 | - } | ||
174 | - | ||
175 | - if (!s->vfp_enabled) | ||
176 | - return 1; | ||
177 | - VFP_DREG_D(rd, insn); | ||
178 | - rn = (insn >> 16) & 0xf; | ||
179 | - rm = insn & 0xf; | ||
180 | - load = (insn & (1 << 21)) != 0; | ||
181 | - if ((insn & (1 << 23)) == 0) { | ||
182 | - /* Load store all elements -- handled already by decodetree */ | ||
183 | - return 1; | ||
184 | - } else { | ||
185 | - size = (insn >> 10) & 3; | ||
186 | - if (size == 3) { | ||
187 | - /* Load single element to all lanes -- handled by decodetree */ | ||
188 | - return 1; | ||
189 | - } else { | ||
190 | - /* Single element. */ | ||
191 | - int idx = (insn >> 4) & 0xf; | ||
192 | - int reg_idx; | ||
193 | - switch (size) { | ||
194 | - case 0: | ||
195 | - reg_idx = (insn >> 5) & 7; | ||
196 | - stride = 1; | ||
197 | - break; | ||
198 | - case 1: | ||
199 | - reg_idx = (insn >> 6) & 3; | ||
200 | - stride = (insn & (1 << 5)) ? 2 : 1; | ||
201 | - break; | ||
202 | - case 2: | ||
203 | - reg_idx = (insn >> 7) & 1; | ||
204 | - stride = (insn & (1 << 6)) ? 2 : 1; | ||
205 | - break; | ||
206 | - default: | ||
207 | - abort(); | ||
208 | - } | ||
209 | - nregs = ((insn >> 8) & 3) + 1; | ||
210 | - /* Catch the UNDEF cases. This is unavoidably a bit messy. */ | ||
211 | - switch (nregs) { | ||
212 | - case 1: | ||
213 | - if (((idx & (1 << size)) != 0) || | ||
214 | - (size == 2 && ((idx & 3) == 1 || (idx & 3) == 2))) { | ||
215 | - return 1; | ||
216 | - } | ||
217 | - break; | ||
218 | - case 3: | ||
219 | - if ((idx & 1) != 0) { | ||
220 | - return 1; | ||
221 | - } | ||
222 | - /* fall through */ | ||
223 | - case 2: | ||
224 | - if (size == 2 && (idx & 2) != 0) { | ||
225 | - return 1; | ||
226 | - } | ||
227 | - break; | ||
228 | - case 4: | ||
229 | - if ((size == 2) && ((idx & 3) == 3)) { | ||
230 | - return 1; | ||
231 | - } | ||
232 | - break; | ||
233 | - default: | ||
234 | - abort(); | ||
235 | - } | ||
236 | - if ((rd + stride * (nregs - 1)) > 31) { | ||
237 | - /* Attempts to write off the end of the register file | ||
238 | - * are UNPREDICTABLE; we choose to UNDEF because otherwise | ||
239 | - * the neon_load_reg() would write off the end of the array. | ||
240 | - */ | ||
241 | - return 1; | ||
242 | - } | ||
243 | - tmp = tcg_temp_new_i32(); | ||
244 | - addr = tcg_temp_new_i32(); | ||
245 | - load_reg_var(s, addr, rn); | ||
246 | - for (reg = 0; reg < nregs; reg++) { | ||
247 | - if (load) { | ||
248 | - gen_aa32_ld_i32(s, tmp, addr, get_mem_index(s), | ||
249 | - s->be_data | size); | ||
250 | - neon_store_element(rd, reg_idx, size, tmp); | ||
251 | - } else { /* Store */ | ||
252 | - neon_load_element(tmp, rd, reg_idx, size); | ||
253 | - gen_aa32_st_i32(s, tmp, addr, get_mem_index(s), | ||
254 | - s->be_data | size); | ||
255 | - } | ||
256 | - rd += stride; | ||
257 | - tcg_gen_addi_i32(addr, addr, 1 << size); | ||
258 | - } | ||
259 | - tcg_temp_free_i32(addr); | ||
260 | - tcg_temp_free_i32(tmp); | ||
261 | - stride = nregs * (1 << size); | ||
262 | - } | ||
263 | - } | ||
264 | - if (rm != 15) { | ||
265 | - TCGv_i32 base; | ||
266 | - | ||
267 | - base = load_reg(s, rn); | ||
268 | - if (rm == 13) { | ||
269 | - tcg_gen_addi_i32(base, base, stride); | ||
270 | - } else { | ||
271 | - TCGv_i32 index; | ||
272 | - index = load_reg(s, rm); | ||
273 | - tcg_gen_add_i32(base, base, index); | ||
274 | - tcg_temp_free_i32(index); | ||
275 | - } | ||
276 | - store_reg(s, rn, base); | ||
277 | - } | ||
278 | - return 0; | ||
279 | -} | ||
280 | - | ||
281 | static inline void gen_neon_narrow(int size, TCGv_i32 dest, TCGv_i64 src) | ||
282 | { | ||
283 | switch (size) { | ||
284 | @@ -XXX,XX +XXX,XX @@ static void disas_arm_insn(DisasContext *s, unsigned int insn) | ||
285 | } | ||
286 | return; | ||
287 | } | ||
288 | - if ((insn & 0x0f100000) == 0x04000000) { | ||
289 | - /* NEON load/store. */ | ||
290 | - if (disas_neon_ls_insn(s, insn)) { | ||
291 | - goto illegal_op; | ||
292 | - } | ||
293 | - return; | ||
294 | - } | ||
295 | if ((insn & 0x0e000f00) == 0x0c000100) { | ||
296 | if (arm_dc_feature(s, ARM_FEATURE_IWMMXT)) { | ||
297 | /* iWMMXt register transfer. */ | ||
298 | @@ -XXX,XX +XXX,XX @@ static void disas_thumb2_insn(DisasContext *s, uint32_t insn) | ||
299 | } | ||
300 | break; | ||
301 | case 12: | ||
302 | - if ((insn & 0x01100000) == 0x01000000) { | ||
303 | - if (disas_neon_ls_insn(s, insn)) { | ||
304 | - goto illegal_op; | ||
305 | - } | ||
306 | - break; | ||
307 | - } | ||
308 | goto illegal_op; | ||
309 | default: | ||
310 | illegal_op: | ||
311 | -- | ||
312 | 2.20.1 | ||
313 | |||
314 | diff view generated by jsdifflib |
1 | icc_bpr_write() was not enforcing that writing a value below the | 1 | Convert the Neon 3-reg-same VADD and VSUB insns to decodetree. |
---|---|---|---|
2 | minimum for the BPR should behave as if the BPR was set to the | 2 | |
3 | minimum value. This doesn't make a difference for the secure | 3 | Note that we don't need the neon_3r_sizes[op] check here because all |
4 | BPRs (since we define the minimum for the QEMU implementation | 4 | size values are OK for VADD and VSUB; we'll add this when we convert |
5 | as zero) but did mean we were allowing the NS BPR1 to be set to | 5 | the first insn that has size restrictions. |
6 | 0 when 1 should be the lowest value. | 6 | |
7 | For this we need one of the GVecGen*Fn typedefs currently in | ||
8 | translate-a64.h; move them all to translate.h as a block so they | ||
9 | are visible to the 32-bit decoder. | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 1493226792-3237-3-git-send-email-peter.maydell@linaro.org | 13 | Message-id: 20200430181003.21682-15-peter.maydell@linaro.org |
11 | --- | 14 | --- |
12 | hw/intc/arm_gicv3_cpuif.c | 6 ++++++ | 15 | target/arm/translate-a64.h | 9 -------- |
13 | 1 file changed, 6 insertions(+) | 16 | target/arm/translate.h | 9 ++++++++ |
17 | target/arm/neon-dp.decode | 17 +++++++++++++++ | ||
18 | target/arm/translate-neon.inc.c | 38 +++++++++++++++++++++++++++++++++ | ||
19 | target/arm/translate.c | 14 ++++-------- | ||
20 | 5 files changed, 68 insertions(+), 19 deletions(-) | ||
14 | 21 | ||
15 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 22 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/intc/arm_gicv3_cpuif.c | 24 | --- a/target/arm/translate-a64.h |
18 | +++ b/hw/intc/arm_gicv3_cpuif.c | 25 | +++ b/target/arm/translate-a64.h |
19 | @@ -XXX,XX +XXX,XX @@ static void icc_bpr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 26 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) |
20 | { | 27 | |
21 | GICv3CPUState *cs = icc_cs_from_env(env); | 28 | bool disas_sve(DisasContext *, uint32_t); |
22 | int grp = (ri->crm == 8) ? GICV3_G0 : GICV3_G1; | 29 | |
23 | + uint64_t minval; | 30 | -/* Note that the gvec expanders operate on offsets + sizes. */ |
24 | 31 | -typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | |
25 | if (icv_access(env, grp == GICV3_G0 ? HCR_FMO : HCR_IMO)) { | 32 | -typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, |
26 | icv_bpr_write(env, ri, value); | 33 | - uint32_t, uint32_t); |
27 | @@ -XXX,XX +XXX,XX @@ static void icc_bpr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 34 | -typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, |
28 | return; | 35 | - uint32_t, uint32_t, uint32_t); |
29 | } | 36 | -typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, |
30 | 37 | - uint32_t, uint32_t, uint32_t); | |
31 | + minval = (grp == GICV3_G1NS) ? GIC_MIN_BPR_NS : GIC_MIN_BPR; | 38 | - |
32 | + if (value < minval) { | 39 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ |
33 | + value = minval; | 40 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate.h | ||
43 | +++ b/target/arm/translate.h | ||
44 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | ||
45 | #define dc_isar_feature(name, ctx) \ | ||
46 | ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); }) | ||
47 | |||
48 | +/* Note that the gvec expanders operate on offsets + sizes. */ | ||
49 | +typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t); | ||
50 | +typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t, | ||
51 | + uint32_t, uint32_t); | ||
52 | +typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, | ||
53 | + uint32_t, uint32_t, uint32_t); | ||
54 | +typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, | ||
55 | + uint32_t, uint32_t, uint32_t); | ||
56 | + | ||
57 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
58 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/neon-dp.decode | ||
61 | +++ b/target/arm/neon-dp.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | # | ||
64 | # This file is processed by scripts/decodetree.py | ||
65 | # | ||
66 | +# VFP/Neon register fields; same as vfp.decode | ||
67 | +%vm_dp 5:1 0:4 | ||
68 | +%vn_dp 7:1 16:4 | ||
69 | +%vd_dp 22:1 12:4 | ||
70 | |||
71 | # Encodings for Neon data processing instructions where the T32 encoding | ||
72 | # is a simple transformation of the A32 encoding. | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | # 0b111p_1111_qqqq_qqqq_qqqq_qqqq_qqqq_qqqq | ||
75 | # This file works on the A32 encoding only; calling code for T32 has to | ||
76 | # transform the insn into the A32 version first. | ||
77 | + | ||
78 | +###################################################################### | ||
79 | +# 3-reg-same grouping: | ||
80 | +# 1111 001 U 0 D sz:2 Vn:4 Vd:4 opc:4 N Q M op Vm:4 | ||
81 | +###################################################################### | ||
82 | + | ||
83 | +&3same vm vn vd q size | ||
84 | + | ||
85 | +@3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
86 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
87 | + | ||
88 | +VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
89 | +VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
90 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/translate-neon.inc.c | ||
93 | +++ b/target/arm/translate-neon.inc.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
95 | |||
96 | return true; | ||
97 | } | ||
98 | + | ||
99 | +static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
100 | +{ | ||
101 | + int vec_size = a->q ? 16 : 8; | ||
102 | + int rd_ofs = neon_reg_offset(a->vd, 0); | ||
103 | + int rn_ofs = neon_reg_offset(a->vn, 0); | ||
104 | + int rm_ofs = neon_reg_offset(a->vm, 0); | ||
105 | + | ||
106 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
107 | + return false; | ||
34 | + } | 108 | + } |
35 | + | 109 | + |
36 | cs->icc_bpr[grp] = value & 7; | 110 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
37 | gicv3_cpuif_update(cs); | 111 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
38 | } | 112 | + ((a->vd | a->vn | a->vm) & 0x10)) { |
113 | + return false; | ||
114 | + } | ||
115 | + | ||
116 | + if ((a->vn | a->vm | a->vd) & a->q) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + | ||
120 | + if (!vfp_access_check(s)) { | ||
121 | + return true; | ||
122 | + } | ||
123 | + | ||
124 | + fn(a->size, rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
125 | + return true; | ||
126 | +} | ||
127 | + | ||
128 | +#define DO_3SAME(INSN, FUNC) \ | ||
129 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
130 | + { \ | ||
131 | + return do_3same(s, a, FUNC); \ | ||
132 | + } | ||
133 | + | ||
134 | +DO_3SAME(VADD, tcg_gen_gvec_add) | ||
135 | +DO_3SAME(VSUB, tcg_gen_gvec_sub) | ||
136 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
137 | index XXXXXXX..XXXXXXX 100644 | ||
138 | --- a/target/arm/translate.c | ||
139 | +++ b/target/arm/translate.c | ||
140 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
141 | } | ||
142 | return 0; | ||
143 | |||
144 | - case NEON_3R_VADD_VSUB: | ||
145 | - if (u) { | ||
146 | - tcg_gen_gvec_sub(size, rd_ofs, rn_ofs, rm_ofs, | ||
147 | - vec_size, vec_size); | ||
148 | - } else { | ||
149 | - tcg_gen_gvec_add(size, rd_ofs, rn_ofs, rm_ofs, | ||
150 | - vec_size, vec_size); | ||
151 | - } | ||
152 | - return 0; | ||
153 | - | ||
154 | case NEON_3R_VQADD: | ||
155 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
156 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
157 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
158 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
159 | u ? &ushl_op[size] : &sshl_op[size]); | ||
160 | return 0; | ||
161 | + | ||
162 | + case NEON_3R_VADD_VSUB: | ||
163 | + /* Already handled by decodetree */ | ||
164 | + return 1; | ||
165 | } | ||
166 | |||
167 | if (size == 3) { | ||
39 | -- | 168 | -- |
40 | 2.7.4 | 169 | 2.20.1 |
41 | 170 | ||
42 | 171 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon logic ops in the 3-reg-same grouping to decodetree. | ||
2 | Note that for the logic ops the 'size' field forms part of their | ||
3 | decode and the actual operations are always bitwise. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200430181003.21682-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 12 +++++++++++ | ||
10 | target/arm/translate-neon.inc.c | 19 +++++++++++++++++ | ||
11 | target/arm/translate.c | 38 +-------------------------------- | ||
12 | 3 files changed, 32 insertions(+), 37 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
20 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
21 | |||
22 | +@3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | ||
23 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | ||
24 | + | ||
25 | +VAND_3s 1111 001 0 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
26 | +VBIC_3s 1111 001 0 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
27 | +VORR_3s 1111 001 0 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
28 | +VORN_3s 1111 001 0 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
29 | +VEOR_3s 1111 001 1 0 . 00 .... .... 0001 ... 1 .... @3same_logic | ||
30 | +VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
31 | +VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
32 | +VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
33 | + | ||
34 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
35 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
41 | |||
42 | DO_3SAME(VADD, tcg_gen_gvec_add) | ||
43 | DO_3SAME(VSUB, tcg_gen_gvec_sub) | ||
44 | +DO_3SAME(VAND, tcg_gen_gvec_and) | ||
45 | +DO_3SAME(VBIC, tcg_gen_gvec_andc) | ||
46 | +DO_3SAME(VORR, tcg_gen_gvec_or) | ||
47 | +DO_3SAME(VORN, tcg_gen_gvec_orc) | ||
48 | +DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
49 | + | ||
50 | +/* These insns are all gvec_bitsel but with the inputs in various orders. */ | ||
51 | +#define DO_3SAME_BITSEL(INSN, O1, O2, O3) \ | ||
52 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
53 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
54 | + uint32_t oprsz, uint32_t maxsz) \ | ||
55 | + { \ | ||
56 | + tcg_gen_gvec_bitsel(vece, rd_ofs, O1, O2, O3, oprsz, maxsz); \ | ||
57 | + } \ | ||
58 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
59 | + | ||
60 | +DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
61 | +DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
62 | +DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
63 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/translate.c | ||
66 | +++ b/target/arm/translate.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
68 | } | ||
69 | return 1; | ||
70 | |||
71 | - case NEON_3R_LOGIC: /* Logic ops. */ | ||
72 | - switch ((u << 2) | size) { | ||
73 | - case 0: /* VAND */ | ||
74 | - tcg_gen_gvec_and(0, rd_ofs, rn_ofs, rm_ofs, | ||
75 | - vec_size, vec_size); | ||
76 | - break; | ||
77 | - case 1: /* VBIC */ | ||
78 | - tcg_gen_gvec_andc(0, rd_ofs, rn_ofs, rm_ofs, | ||
79 | - vec_size, vec_size); | ||
80 | - break; | ||
81 | - case 2: /* VORR */ | ||
82 | - tcg_gen_gvec_or(0, rd_ofs, rn_ofs, rm_ofs, | ||
83 | - vec_size, vec_size); | ||
84 | - break; | ||
85 | - case 3: /* VORN */ | ||
86 | - tcg_gen_gvec_orc(0, rd_ofs, rn_ofs, rm_ofs, | ||
87 | - vec_size, vec_size); | ||
88 | - break; | ||
89 | - case 4: /* VEOR */ | ||
90 | - tcg_gen_gvec_xor(0, rd_ofs, rn_ofs, rm_ofs, | ||
91 | - vec_size, vec_size); | ||
92 | - break; | ||
93 | - case 5: /* VBSL */ | ||
94 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rd_ofs, rn_ofs, rm_ofs, | ||
95 | - vec_size, vec_size); | ||
96 | - break; | ||
97 | - case 6: /* VBIT */ | ||
98 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rn_ofs, rd_ofs, | ||
99 | - vec_size, vec_size); | ||
100 | - break; | ||
101 | - case 7: /* VBIF */ | ||
102 | - tcg_gen_gvec_bitsel(MO_8, rd_ofs, rm_ofs, rd_ofs, rn_ofs, | ||
103 | - vec_size, vec_size); | ||
104 | - break; | ||
105 | - } | ||
106 | - return 0; | ||
107 | - | ||
108 | case NEON_3R_VQADD: | ||
109 | tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
110 | rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | return 0; | ||
113 | |||
114 | case NEON_3R_VADD_VSUB: | ||
115 | + case NEON_3R_LOGIC: | ||
116 | /* Already handled by decodetree */ | ||
117 | return 1; | ||
118 | } | ||
119 | -- | ||
120 | 2.20.1 | ||
121 | |||
122 | diff view generated by jsdifflib |
1 | Make M profile use completely separate ARMMMUIdx values from | 1 | Convert the Neon 3-reg-same VMAX and VMIN insns to decodetree. |
---|---|---|---|
2 | those that A profile CPUs use. This is a prelude to adding | ||
3 | support for the MPU and for v8M, which together will require | ||
4 | 6 MMU indexes which don't map cleanly onto the A profile | ||
5 | uses: | ||
6 | non secure User | ||
7 | non secure Privileged | ||
8 | non secure Privileged, execution priority < 0 | ||
9 | secure User | ||
10 | secure Privileged | ||
11 | secure Privileged, execution priority < 0 | ||
12 | 2 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Message-id: 1493122030-32191-4-git-send-email-peter.maydell@linaro.org | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20200430181003.21682-17-peter.maydell@linaro.org | ||
15 | --- | 6 | --- |
16 | target/arm/cpu.h | 21 +++++++++++++++++++-- | 7 | target/arm/neon-dp.decode | 5 +++++ |
17 | target/arm/helper.c | 5 +++++ | 8 | target/arm/translate-neon.inc.c | 14 ++++++++++++++ |
18 | target/arm/translate.c | 3 +++ | 9 | target/arm/translate.c | 21 ++------------------- |
19 | 3 files changed, 27 insertions(+), 2 deletions(-) | 10 | 3 files changed, 21 insertions(+), 19 deletions(-) |
20 | 11 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
22 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 14 | --- a/target/arm/neon-dp.decode |
24 | +++ b/target/arm/cpu.h | 15 | +++ b/target/arm/neon-dp.decode |
25 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 16 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
26 | * of the AT/ATS operations. | 17 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic |
27 | * The values used are carefully arranged to make mmu_idx => EL lookup easy. | 18 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic |
28 | */ | 19 | |
29 | -#define ARM_MMU_IDX_A 0x10 /* A profile (and M profile, for the moment) */ | 20 | +VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
30 | +#define ARM_MMU_IDX_A 0x10 /* A profile */ | 21 | +VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
31 | #define ARM_MMU_IDX_NOTLB 0x20 /* does not have a TLB */ | 22 | +VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same |
32 | +#define ARM_MMU_IDX_M 0x40 /* M profile */ | 23 | +VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same |
33 | |||
34 | #define ARM_MMU_IDX_TYPE_MASK (~0x7) | ||
35 | #define ARM_MMU_IDX_COREIDX_MASK 0x7 | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
37 | ARMMMUIdx_S1SE0 = 4 | ARM_MMU_IDX_A, | ||
38 | ARMMMUIdx_S1SE1 = 5 | ARM_MMU_IDX_A, | ||
39 | ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
40 | + ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
41 | + ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
42 | /* Indexes below here don't have TLBs and are used only for AT system | ||
43 | * instructions or for the first stage of an S12 page table walk. | ||
44 | */ | ||
45 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
46 | ARMMMUIdxBit_S1SE0 = 1 << 4, | ||
47 | ARMMMUIdxBit_S1SE1 = 1 << 5, | ||
48 | ARMMMUIdxBit_S2NS = 1 << 6, | ||
49 | + ARMMMUIdxBit_MUser = 1 << 0, | ||
50 | + ARMMMUIdxBit_MPriv = 1 << 1, | ||
51 | } ARMMMUIdxBit; | ||
52 | |||
53 | #define MMU_USER_IDX 0 | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline int arm_to_core_mmu_idx(ARMMMUIdx mmu_idx) | ||
55 | |||
56 | static inline ARMMMUIdx core_to_arm_mmu_idx(CPUARMState *env, int mmu_idx) | ||
57 | { | ||
58 | - return mmu_idx | ARM_MMU_IDX_A; | ||
59 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
60 | + return mmu_idx | ARM_MMU_IDX_M; | ||
61 | + } else { | ||
62 | + return mmu_idx | ARM_MMU_IDX_A; | ||
63 | + } | ||
64 | } | ||
65 | |||
66 | /* Return the exception level we're running at if this is our mmu_idx */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
68 | switch (mmu_idx & ARM_MMU_IDX_TYPE_MASK) { | ||
69 | case ARM_MMU_IDX_A: | ||
70 | return mmu_idx & 3; | ||
71 | + case ARM_MMU_IDX_M: | ||
72 | + return mmu_idx & 1; | ||
73 | default: | ||
74 | g_assert_not_reached(); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
77 | { | ||
78 | int el = arm_current_el(env); | ||
79 | |||
80 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
81 | + ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
82 | + | 24 | + |
83 | + return arm_to_core_mmu_idx(mmu_idx); | 25 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same |
26 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
32 | DO_3SAME_BITSEL(VBSL, rd_ofs, rn_ofs, rm_ofs) | ||
33 | DO_3SAME_BITSEL(VBIT, rm_ofs, rn_ofs, rd_ofs) | ||
34 | DO_3SAME_BITSEL(VBIF, rm_ofs, rd_ofs, rn_ofs) | ||
35 | + | ||
36 | +#define DO_3SAME_NO_SZ_3(INSN, FUNC) \ | ||
37 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
38 | + { \ | ||
39 | + if (a->size == 3) { \ | ||
40 | + return false; \ | ||
41 | + } \ | ||
42 | + return do_3same(s, a, FUNC); \ | ||
84 | + } | 43 | + } |
85 | + | 44 | + |
86 | if (el < 2 && arm_is_secure_below_el3(env)) { | 45 | +DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) |
87 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0 + el); | 46 | +DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) |
88 | } | 47 | +DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) |
89 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 48 | +DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) |
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/helper.c | ||
92 | +++ b/target/arm/helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
94 | case ARMMMUIdx_S1SE1: | ||
95 | case ARMMMUIdx_S1NSE0: | ||
96 | case ARMMMUIdx_S1NSE1: | ||
97 | + case ARMMMUIdx_MPriv: | ||
98 | + case ARMMMUIdx_MUser: | ||
99 | return 1; | ||
100 | default: | ||
101 | g_assert_not_reached(); | ||
102 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
103 | case ARMMMUIdx_S1NSE1: | ||
104 | case ARMMMUIdx_S1E2: | ||
105 | case ARMMMUIdx_S2NS: | ||
106 | + case ARMMMUIdx_MPriv: | ||
107 | + case ARMMMUIdx_MUser: | ||
108 | return false; | ||
109 | case ARMMMUIdx_S1E3: | ||
110 | case ARMMMUIdx_S1SE0: | ||
111 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
112 | switch (mmu_idx) { | ||
113 | case ARMMMUIdx_S1SE0: | ||
114 | case ARMMMUIdx_S1NSE0: | ||
115 | + case ARMMMUIdx_MUser: | ||
116 | return true; | ||
117 | default: | ||
118 | return false; | ||
119 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 49 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
120 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
121 | --- a/target/arm/translate.c | 51 | --- a/target/arm/translate.c |
122 | +++ b/target/arm/translate.c | 52 | +++ b/target/arm/translate.c |
123 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | 53 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
124 | case ARMMMUIdx_S1SE0: | 54 | rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); |
125 | case ARMMMUIdx_S1SE1: | 55 | return 0; |
126 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | 56 | |
127 | + case ARMMMUIdx_MUser: | 57 | - case NEON_3R_VMAX: |
128 | + case ARMMMUIdx_MPriv: | 58 | - if (u) { |
129 | + return arm_to_core_mmu_idx(ARMMMUIdx_MUser); | 59 | - tcg_gen_gvec_umax(size, rd_ofs, rn_ofs, rm_ofs, |
130 | case ARMMMUIdx_S2NS: | 60 | - vec_size, vec_size); |
131 | default: | 61 | - } else { |
132 | g_assert_not_reached(); | 62 | - tcg_gen_gvec_smax(size, rd_ofs, rn_ofs, rm_ofs, |
63 | - vec_size, vec_size); | ||
64 | - } | ||
65 | - return 0; | ||
66 | - case NEON_3R_VMIN: | ||
67 | - if (u) { | ||
68 | - tcg_gen_gvec_umin(size, rd_ofs, rn_ofs, rm_ofs, | ||
69 | - vec_size, vec_size); | ||
70 | - } else { | ||
71 | - tcg_gen_gvec_smin(size, rd_ofs, rn_ofs, rm_ofs, | ||
72 | - vec_size, vec_size); | ||
73 | - } | ||
74 | - return 0; | ||
75 | - | ||
76 | case NEON_3R_VSHL: | ||
77 | /* Note the operation is vshl vd,vm,vn */ | ||
78 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
79 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
80 | |||
81 | case NEON_3R_VADD_VSUB: | ||
82 | case NEON_3R_LOGIC: | ||
83 | + case NEON_3R_VMAX: | ||
84 | + case NEON_3R_VMIN: | ||
85 | /* Already handled by decodetree */ | ||
86 | return 1; | ||
87 | } | ||
133 | -- | 88 | -- |
134 | 2.7.4 | 89 | 2.20.1 |
135 | 90 | ||
136 | 91 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Convert the Neon comparison ops in the 3-reg-same grouping |
---|---|---|---|
2 | to decodetree. | ||
2 | 3 | ||
3 | Temperatures can be changed from the monitor with : | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200430181003.21682-18-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 8 ++++++++ | ||
9 | target/arm/translate-neon.inc.c | 22 ++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 23 +++-------------------- | ||
11 | 3 files changed, 33 insertions(+), 20 deletions(-) | ||
4 | 12 | ||
5 | (qemu) qom-set /machine/unattached/device[2] temperature0 12000 | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
6 | |||
7 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Message-id: 1494827476-1487-7-git-send-email-clg@kaod.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/aspeed.c | 9 +++++++++ | ||
13 | 1 file changed, 9 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/aspeed.c | 15 | --- a/target/arm/neon-dp.decode |
18 | +++ b/hw/arm/aspeed.c | 16 | +++ b/target/arm/neon-dp.decode |
19 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 17 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
20 | static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | 18 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic |
21 | { | 19 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic |
22 | AspeedSoCState *soc = &bmc->soc; | 20 | |
23 | + DeviceState *dev; | 21 | +VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same |
24 | 22 | +VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | |
25 | /* The palmetto platform expects a ds3231 RTC but a ds1338 is | 23 | +VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same |
26 | * enough to provide basic RTC features. Alarms will be missing */ | 24 | +VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same |
27 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | ||
28 | + | 25 | + |
29 | + /* add a TMP423 temperature sensor */ | 26 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
30 | + dev = i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), | 27 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
31 | + "tmp423", 0x4c); | 28 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same |
32 | + object_property_set_int(OBJECT(dev), 31000, "temperature0", &error_abort); | 29 | @@ -XXX,XX +XXX,XX @@ VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same |
33 | + object_property_set_int(OBJECT(dev), 28000, "temperature1", &error_abort); | 30 | |
34 | + object_property_set_int(OBJECT(dev), 20000, "temperature2", &error_abort); | 31 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same |
35 | + object_property_set_int(OBJECT(dev), 110000, "temperature3", &error_abort); | 32 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same |
36 | } | 33 | + |
37 | 34 | +VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same | |
38 | static void palmetto_bmc_init(MachineState *machine) | 35 | +VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same |
36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-neon.inc.c | ||
39 | +++ b/target/arm/translate-neon.inc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
41 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
42 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
44 | + | ||
45 | +#define DO_3SAME_CMP(INSN, COND) \ | ||
46 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
47 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
48 | + uint32_t oprsz, uint32_t maxsz) \ | ||
49 | + { \ | ||
50 | + tcg_gen_gvec_cmp(COND, vece, rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz); \ | ||
51 | + } \ | ||
52 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
53 | + | ||
54 | +DO_3SAME_CMP(VCGT_S, TCG_COND_GT) | ||
55 | +DO_3SAME_CMP(VCGT_U, TCG_COND_GTU) | ||
56 | +DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
57 | +DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
58 | +DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
59 | + | ||
60 | +static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
61 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
62 | +{ | ||
63 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
64 | +} | ||
65 | +DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
66 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/translate.c | ||
69 | +++ b/target/arm/translate.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
71 | u ? &mls_op[size] : &mla_op[size]); | ||
72 | return 0; | ||
73 | |||
74 | - case NEON_3R_VTST_VCEQ: | ||
75 | - if (u) { /* VCEQ */ | ||
76 | - tcg_gen_gvec_cmp(TCG_COND_EQ, size, rd_ofs, rn_ofs, rm_ofs, | ||
77 | - vec_size, vec_size); | ||
78 | - } else { /* VTST */ | ||
79 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, | ||
80 | - vec_size, vec_size, &cmtst_op[size]); | ||
81 | - } | ||
82 | - return 0; | ||
83 | - | ||
84 | - case NEON_3R_VCGT: | ||
85 | - tcg_gen_gvec_cmp(u ? TCG_COND_GTU : TCG_COND_GT, size, | ||
86 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
87 | - return 0; | ||
88 | - | ||
89 | - case NEON_3R_VCGE: | ||
90 | - tcg_gen_gvec_cmp(u ? TCG_COND_GEU : TCG_COND_GE, size, | ||
91 | - rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size); | ||
92 | - return 0; | ||
93 | - | ||
94 | case NEON_3R_VSHL: | ||
95 | /* Note the operation is vshl vd,vm,vn */ | ||
96 | tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
97 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
98 | case NEON_3R_LOGIC: | ||
99 | case NEON_3R_VMAX: | ||
100 | case NEON_3R_VMIN: | ||
101 | + case NEON_3R_VTST_VCEQ: | ||
102 | + case NEON_3R_VCGT: | ||
103 | + case NEON_3R_VCGE: | ||
104 | /* Already handled by decodetree */ | ||
105 | return 1; | ||
106 | } | ||
39 | -- | 107 | -- |
40 | 2.7.4 | 108 | 2.20.1 |
41 | 109 | ||
42 | 110 | diff view generated by jsdifflib |
1 | Implement HFNMIENA support for the M profile MPU. This bit controls | 1 | Convert the Neon VQADD/VQSUB insns in the 3-reg-same grouping |
---|---|---|---|
2 | whether the MPU is treated as enabled when executing at execution | 2 | to decodetree. |
3 | priorities of less than zero (in NMI, HardFault or with the FAULTMASK | ||
4 | bit set). | ||
5 | |||
6 | Doing this requires us to use a different MMU index for "running | ||
7 | at execution priority < 0", because we will have different | ||
8 | access permissions for that case versus the normal case. | ||
9 | 3 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 1493122030-32191-14-git-send-email-peter.maydell@linaro.org | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-19-peter.maydell@linaro.org | ||
12 | --- | 7 | --- |
13 | target/arm/cpu.h | 24 +++++++++++++++++++++++- | 8 | target/arm/neon-dp.decode | 6 ++++++ |
14 | target/arm/helper.c | 18 +++++++++++++++++- | 9 | target/arm/translate-neon.inc.c | 15 +++++++++++++++ |
15 | target/arm/translate.c | 1 + | 10 | target/arm/translate.c | 14 ++------------ |
16 | 3 files changed, 41 insertions(+), 2 deletions(-) | 11 | 3 files changed, 23 insertions(+), 12 deletions(-) |
17 | 12 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/neon-dp.decode |
21 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/neon-dp.decode |
22 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 17 | @@ -XXX,XX +XXX,XX @@ |
23 | * for the accesses done as part of a stage 1 page table walk, rather than | 18 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ |
24 | * having to walk the stage 2 page table over and over.) | 19 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp |
25 | * | 20 | |
26 | + * R profile CPUs have an MPU, but can use the same set of MMU indexes | 21 | +VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same |
27 | + * as A profile. They only need to distinguish NS EL0 and NS EL1 (and | 22 | +VQADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 1 .... @3same |
28 | + * NS EL2 if we ever model a Cortex-R52). | ||
29 | + * | ||
30 | + * M profile CPUs are rather different as they do not have a true MMU. | ||
31 | + * They have the following different MMU indexes: | ||
32 | + * User | ||
33 | + * Privileged | ||
34 | + * Execution priority negative (this is like privileged, but the | ||
35 | + * MPU HFNMIENA bit means that it may have different access permission | ||
36 | + * check results to normal privileged code, so can't share a TLB). | ||
37 | + * | ||
38 | * The ARMMMUIdx and the mmu index value used by the core QEMU TLB code | ||
39 | * are not quite the same -- different CPU types (most notably M profile | ||
40 | * vs A/R profile) would like to use MMU indexes with different semantics, | ||
41 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { | ||
42 | ARMMMUIdx_S2NS = 6 | ARM_MMU_IDX_A, | ||
43 | ARMMMUIdx_MUser = 0 | ARM_MMU_IDX_M, | ||
44 | ARMMMUIdx_MPriv = 1 | ARM_MMU_IDX_M, | ||
45 | + ARMMMUIdx_MNegPri = 2 | ARM_MMU_IDX_M, | ||
46 | /* Indexes below here don't have TLBs and are used only for AT system | ||
47 | * instructions or for the first stage of an S12 page table walk. | ||
48 | */ | ||
49 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
50 | ARMMMUIdxBit_S2NS = 1 << 6, | ||
51 | ARMMMUIdxBit_MUser = 1 << 0, | ||
52 | ARMMMUIdxBit_MPriv = 1 << 1, | ||
53 | + ARMMMUIdxBit_MNegPri = 1 << 2, | ||
54 | } ARMMMUIdxBit; | ||
55 | |||
56 | #define MMU_USER_IDX 0 | ||
57 | @@ -XXX,XX +XXX,XX @@ static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx) | ||
58 | case ARM_MMU_IDX_A: | ||
59 | return mmu_idx & 3; | ||
60 | case ARM_MMU_IDX_M: | ||
61 | - return mmu_idx & 1; | ||
62 | + return mmu_idx == ARMMMUIdx_MUser ? 0 : 1; | ||
63 | default: | ||
64 | g_assert_not_reached(); | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_mmu_index(CPUARMState *env, bool ifetch) | ||
67 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
68 | ARMMMUIdx mmu_idx = el == 0 ? ARMMMUIdx_MUser : ARMMMUIdx_MPriv; | ||
69 | |||
70 | + /* Execution priority is negative if FAULTMASK is set or | ||
71 | + * we're in a HardFault or NMI handler. | ||
72 | + */ | ||
73 | + if ((env->v7m.exception > 0 && env->v7m.exception <= 3) | ||
74 | + || env->daif & PSTATE_F) { | ||
75 | + return arm_to_core_mmu_idx(ARMMMUIdx_MNegPri); | ||
76 | + } | ||
77 | + | 23 | + |
78 | return arm_to_core_mmu_idx(mmu_idx); | 24 | @3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ |
79 | } | 25 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 |
80 | 26 | ||
81 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 27 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic |
28 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
29 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
30 | |||
31 | +VQSUB_S_3s 1111 001 0 0 . .. .... .... 0010 . . . 1 .... @3same | ||
32 | +VQSUB_U_3s 1111 001 1 0 . .. .... .... 0010 . . . 1 .... @3same | ||
33 | + | ||
34 | VCGT_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 0 .... @3same | ||
35 | VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same | ||
36 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
83 | --- a/target/arm/helper.c | 39 | --- a/target/arm/translate-neon.inc.c |
84 | +++ b/target/arm/helper.c | 40 | +++ b/target/arm/translate-neon.inc.c |
85 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | 41 | @@ -XXX,XX +XXX,XX @@ static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
86 | case ARMMMUIdx_S1NSE0: | 42 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); |
87 | case ARMMMUIdx_S1NSE1: | 43 | } |
88 | case ARMMMUIdx_MPriv: | 44 | DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) |
89 | + case ARMMMUIdx_MNegPri: | 45 | + |
90 | case ARMMMUIdx_MUser: | 46 | +#define DO_3SAME_GVEC4(INSN, OPARRAY) \ |
91 | return 1; | 47 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ |
92 | default: | 48 | + uint32_t rn_ofs, uint32_t rm_ofs, \ |
93 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx) | 49 | + uint32_t oprsz, uint32_t maxsz) \ |
94 | case ARMMMUIdx_S1E2: | 50 | + { \ |
95 | case ARMMMUIdx_S2NS: | 51 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), \ |
96 | case ARMMMUIdx_MPriv: | 52 | + rn_ofs, rm_ofs, oprsz, maxsz, &OPARRAY[vece]); \ |
97 | + case ARMMMUIdx_MNegPri: | 53 | + } \ |
98 | case ARMMMUIdx_MUser: | 54 | + DO_3SAME(INSN, gen_##INSN##_3s) |
99 | return false; | 55 | + |
100 | case ARMMMUIdx_S1E3: | 56 | +DO_3SAME_GVEC4(VQADD_S, sqadd_op) |
101 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_translation_disabled(CPUARMState *env, | 57 | +DO_3SAME_GVEC4(VQADD_U, uqadd_op) |
102 | ARMMMUIdx mmu_idx) | 58 | +DO_3SAME_GVEC4(VQSUB_S, sqsub_op) |
103 | { | 59 | +DO_3SAME_GVEC4(VQSUB_U, uqsub_op) |
104 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
105 | - return !(env->v7m.mpu_ctrl & R_V7M_MPU_CTRL_ENABLE_MASK); | ||
106 | + switch (env->v7m.mpu_ctrl & | ||
107 | + (R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) { | ||
108 | + case R_V7M_MPU_CTRL_ENABLE_MASK: | ||
109 | + /* Enabled, but not for HardFault and NMI */ | ||
110 | + return mmu_idx == ARMMMUIdx_MNegPri; | ||
111 | + case R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK: | ||
112 | + /* Enabled for all cases */ | ||
113 | + return false; | ||
114 | + case 0: | ||
115 | + default: | ||
116 | + /* HFNMIENA set and ENABLE clear is UNPREDICTABLE, but | ||
117 | + * we warned about that in armv7m_nvic.c when the guest set it. | ||
118 | + */ | ||
119 | + return true; | ||
120 | + } | ||
121 | } | ||
122 | |||
123 | if (mmu_idx == ARMMMUIdx_S2NS) { | ||
124 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 60 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
125 | index XXXXXXX..XXXXXXX 100644 | 61 | index XXXXXXX..XXXXXXX 100644 |
126 | --- a/target/arm/translate.c | 62 | --- a/target/arm/translate.c |
127 | +++ b/target/arm/translate.c | 63 | +++ b/target/arm/translate.c |
128 | @@ -XXX,XX +XXX,XX @@ static inline int get_a32_user_mem_index(DisasContext *s) | 64 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
129 | return arm_to_core_mmu_idx(ARMMMUIdx_S1SE0); | 65 | } |
130 | case ARMMMUIdx_MUser: | 66 | return 1; |
131 | case ARMMMUIdx_MPriv: | 67 | |
132 | + case ARMMMUIdx_MNegPri: | 68 | - case NEON_3R_VQADD: |
133 | return arm_to_core_mmu_idx(ARMMMUIdx_MUser); | 69 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), |
134 | case ARMMMUIdx_S2NS: | 70 | - rn_ofs, rm_ofs, vec_size, vec_size, |
135 | default: | 71 | - (u ? uqadd_op : sqadd_op) + size); |
72 | - return 0; | ||
73 | - | ||
74 | - case NEON_3R_VQSUB: | ||
75 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
76 | - rn_ofs, rm_ofs, vec_size, vec_size, | ||
77 | - (u ? uqsub_op : sqsub_op) + size); | ||
78 | - return 0; | ||
79 | - | ||
80 | case NEON_3R_VMUL: /* VMUL */ | ||
81 | if (u) { | ||
82 | /* Polynomial case allows only P8. */ | ||
83 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
84 | case NEON_3R_VTST_VCEQ: | ||
85 | case NEON_3R_VCGT: | ||
86 | case NEON_3R_VCGE: | ||
87 | + case NEON_3R_VQADD: | ||
88 | + case NEON_3R_VQSUB: | ||
89 | /* Already handled by decodetree */ | ||
90 | return 1; | ||
91 | } | ||
136 | -- | 92 | -- |
137 | 2.7.4 | 93 | 2.20.1 |
138 | 94 | ||
139 | 95 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | Convert the Neon VMUL, VMLA, VMLS and VSHL insns in the |
---|---|---|---|
2 | 3-reg-same grouping to decodetree. | ||
2 | 3 | ||
3 | Let's add an RTC to the palmetto BMC and a LM75 temperature sensor to | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | the AST2500 EVB to start with. | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200430181003.21682-20-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 9 +++++++ | ||
9 | target/arm/translate-neon.inc.c | 44 +++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 28 +++------------------ | ||
11 | 3 files changed, 56 insertions(+), 25 deletions(-) | ||
5 | 12 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
7 | Message-id: 1494827476-1487-5-git-send-email-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/aspeed.c | 27 +++++++++++++++++++++++++++ | ||
12 | 1 file changed, 27 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/aspeed.c | 15 | --- a/target/arm/neon-dp.decode |
17 | +++ b/hw/arm/aspeed.c | 16 | +++ b/target/arm/neon-dp.decode |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedBoardConfig { | 17 | @@ -XXX,XX +XXX,XX @@ VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same |
19 | const char *fmc_model; | 18 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same |
20 | const char *spi_model; | 19 | VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same |
21 | uint32_t num_cs; | 20 | |
22 | + void (*i2c_init)(AspeedBoardState *bmc); | 21 | +VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same |
23 | } AspeedBoardConfig; | 22 | +VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same |
24 | |||
25 | enum { | ||
26 | @@ -XXX,XX +XXX,XX @@ enum { | ||
27 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ | ||
28 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) | ||
29 | |||
30 | +static void palmetto_bmc_i2c_init(AspeedBoardState *bmc); | ||
31 | +static void ast2500_evb_i2c_init(AspeedBoardState *bmc); | ||
32 | + | 23 | + |
33 | static const AspeedBoardConfig aspeed_boards[] = { | 24 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
34 | [PALMETTO_BMC] = { | 25 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
35 | .soc_name = "ast2400-a1", | 26 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same |
36 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | 27 | @@ -XXX,XX +XXX,XX @@ VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same |
37 | .fmc_model = "n25q256a", | 28 | |
38 | .spi_model = "mx25l25635e", | 29 | VTST_3s 1111 001 0 0 . .. .... .... 1000 . . . 1 .... @3same |
39 | .num_cs = 1, | 30 | VCEQ_3s 1111 001 1 0 . .. .... .... 1000 . . . 1 .... @3same |
40 | + .i2c_init = palmetto_bmc_i2c_init, | ||
41 | }, | ||
42 | [AST2500_EVB] = { | ||
43 | .soc_name = "ast2500-a1", | ||
44 | @@ -XXX,XX +XXX,XX @@ static const AspeedBoardConfig aspeed_boards[] = { | ||
45 | .fmc_model = "n25q256a", | ||
46 | .spi_model = "mx25l25635e", | ||
47 | .num_cs = 1, | ||
48 | + .i2c_init = ast2500_evb_i2c_init, | ||
49 | }, | ||
50 | [ROMULUS_BMC] = { | ||
51 | .soc_name = "ast2500-a1", | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | ||
53 | aspeed_board_binfo.ram_size = ram_size; | ||
54 | aspeed_board_binfo.loader_start = sc->info->sdram_base; | ||
55 | |||
56 | + if (cfg->i2c_init) { | ||
57 | + cfg->i2c_init(bmc); | ||
58 | + } | ||
59 | + | 31 | + |
60 | arm_load_kernel(ARM_CPU(first_cpu), &aspeed_board_binfo); | 32 | +VMLA_3s 1111 001 0 0 . .. .... .... 1001 . . . 0 .... @3same |
61 | } | 33 | +VMLS_3s 1111 001 1 0 . .. .... .... 1001 . . . 0 .... @3same |
62 | 34 | + | |
63 | +static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | 35 | +VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same |
36 | +VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
37 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-neon.inc.c | ||
40 | +++ b/target/arm/translate-neon.inc.c | ||
41 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_S, tcg_gen_gvec_smax) | ||
42 | DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | ||
43 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) | ||
44 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
45 | +DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) | ||
46 | |||
47 | #define DO_3SAME_CMP(INSN, COND) \ | ||
48 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
50 | DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
51 | DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
52 | DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
53 | + | ||
54 | +static void gen_VMUL_p_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
55 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
64 | +{ | 56 | +{ |
65 | + AspeedSoCState *soc = &bmc->soc; | 57 | + tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, |
66 | + | 58 | + 0, gen_helper_gvec_pmul_b); |
67 | + /* The palmetto platform expects a ds3231 RTC but a ds1338 is | ||
68 | + * enough to provide basic RTC features. Alarms will be missing */ | ||
69 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68); | ||
70 | +} | 59 | +} |
71 | + | 60 | + |
72 | static void palmetto_bmc_init(MachineState *machine) | 61 | +static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) |
73 | { | ||
74 | aspeed_board_init(machine, &aspeed_boards[PALMETTO_BMC]); | ||
75 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo palmetto_bmc_type = { | ||
76 | .class_init = palmetto_bmc_class_init, | ||
77 | }; | ||
78 | |||
79 | +static void ast2500_evb_i2c_init(AspeedBoardState *bmc) | ||
80 | +{ | 62 | +{ |
81 | + AspeedSoCState *soc = &bmc->soc; | 63 | + if (a->size != 0) { |
82 | + | 64 | + return false; |
83 | + /* The AST2500 EVB expects a LM75 but a TMP105 is compatible */ | 65 | + } |
84 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x4d); | 66 | + return do_3same(s, a, gen_VMUL_p_3s); |
85 | +} | 67 | +} |
86 | + | 68 | + |
87 | static void ast2500_evb_init(MachineState *machine) | 69 | +#define DO_3SAME_GVEC3_NO_SZ_3(INSN, OPARRAY) \ |
88 | { | 70 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ |
89 | aspeed_board_init(machine, &aspeed_boards[AST2500_EVB]); | 71 | + uint32_t rn_ofs, uint32_t rm_ofs, \ |
72 | + uint32_t oprsz, uint32_t maxsz) \ | ||
73 | + { \ | ||
74 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ | ||
75 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
76 | + } \ | ||
77 | + DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
78 | + | ||
79 | + | ||
80 | +DO_3SAME_GVEC3_NO_SZ_3(VMLA, mla_op) | ||
81 | +DO_3SAME_GVEC3_NO_SZ_3(VMLS, mls_op) | ||
82 | + | ||
83 | +#define DO_3SAME_GVEC3_SHIFT(INSN, OPARRAY) \ | ||
84 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
85 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
86 | + uint32_t oprsz, uint32_t maxsz) \ | ||
87 | + { \ | ||
88 | + /* Note the operation is vshl vd,vm,vn */ \ | ||
89 | + tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, \ | ||
90 | + oprsz, maxsz, &OPARRAY[vece]); \ | ||
91 | + } \ | ||
92 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
93 | + | ||
94 | +DO_3SAME_GVEC3_SHIFT(VSHL_S, sshl_op) | ||
95 | +DO_3SAME_GVEC3_SHIFT(VSHL_U, ushl_op) | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
101 | } | ||
102 | return 1; | ||
103 | |||
104 | - case NEON_3R_VMUL: /* VMUL */ | ||
105 | - if (u) { | ||
106 | - /* Polynomial case allows only P8. */ | ||
107 | - if (size != 0) { | ||
108 | - return 1; | ||
109 | - } | ||
110 | - tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
111 | - 0, gen_helper_gvec_pmul_b); | ||
112 | - } else { | ||
113 | - tcg_gen_gvec_mul(size, rd_ofs, rn_ofs, rm_ofs, | ||
114 | - vec_size, vec_size); | ||
115 | - } | ||
116 | - return 0; | ||
117 | - | ||
118 | - case NEON_3R_VML: /* VMLA, VMLS */ | ||
119 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, vec_size, vec_size, | ||
120 | - u ? &mls_op[size] : &mla_op[size]); | ||
121 | - return 0; | ||
122 | - | ||
123 | - case NEON_3R_VSHL: | ||
124 | - /* Note the operation is vshl vd,vm,vn */ | ||
125 | - tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, vec_size, vec_size, | ||
126 | - u ? &ushl_op[size] : &sshl_op[size]); | ||
127 | - return 0; | ||
128 | - | ||
129 | case NEON_3R_VADD_VSUB: | ||
130 | case NEON_3R_LOGIC: | ||
131 | case NEON_3R_VMAX: | ||
132 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
133 | case NEON_3R_VCGE: | ||
134 | case NEON_3R_VQADD: | ||
135 | case NEON_3R_VQSUB: | ||
136 | + case NEON_3R_VMUL: | ||
137 | + case NEON_3R_VML: | ||
138 | + case NEON_3R_VSHL: | ||
139 | /* Already handled by decodetree */ | ||
140 | return 1; | ||
141 | } | ||
90 | -- | 142 | -- |
91 | 2.7.4 | 143 | 2.20.1 |
92 | 144 | ||
93 | 145 | diff view generated by jsdifflib |
1 | When identifying the DFSR format for an alignment fault, use | 1 | We're going to want at least some of the NeonGen* typedefs |
---|---|---|---|
2 | the mmu index that we are passed, rather than calling cpu_mmu_index() | 2 | for the refactored 32-bit Neon decoder, so move them all |
3 | to get the mmu index for the current CPU state. This doesn't actually | 3 | to translate.h since it makes more sense to keep them in |
4 | make any difference since the only cases where the current MMU index | 4 | one group. |
5 | differs from the index used for the load are the "unprivileged | ||
6 | load/store" instructions, and in that case the mmu index may | ||
7 | differ but the translation regime is the same (apart from the | ||
8 | "use from Hyp mode" case which is UNPREDICTABLE). | ||
9 | However it's the more logical thing to do. | ||
10 | 5 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20200430181003.21682-23-peter.maydell@linaro.org |
14 | Message-id: 1493122030-32191-2-git-send-email-peter.maydell@linaro.org | ||
15 | --- | 9 | --- |
16 | target/arm/op_helper.c | 2 +- | 10 | target/arm/translate.h | 17 +++++++++++++++++ |
17 | 1 file changed, 1 insertion(+), 1 deletion(-) | 11 | target/arm/translate-a64.c | 17 ----------------- |
12 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
18 | 13 | ||
19 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 14 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/op_helper.c | 16 | --- a/target/arm/translate.h |
22 | +++ b/target/arm/op_helper.c | 17 | +++ b/target/arm/translate.h |
23 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | 18 | @@ -XXX,XX +XXX,XX @@ typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t, |
24 | /* the DFSR for an alignment fault depends on whether we're using | 19 | typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t, |
25 | * the LPAE long descriptor format, or the short descriptor format | 20 | uint32_t, uint32_t, uint32_t); |
26 | */ | 21 | |
27 | - if (arm_s1_regime_using_lpae_format(env, cpu_mmu_index(env, false))) { | 22 | +/* Function prototype for gen_ functions for calling Neon helpers */ |
28 | + if (arm_s1_regime_using_lpae_format(env, mmu_idx)) { | 23 | +typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); |
29 | env->exception.fsr = (1 << 9) | 0x21; | 24 | +typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); |
30 | } else { | 25 | +typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); |
31 | env->exception.fsr = 0x1; | 26 | +typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); |
27 | +typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | ||
28 | +typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | ||
29 | +typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | ||
30 | +typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | ||
31 | +typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
32 | +typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
33 | +typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | ||
34 | +typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
35 | +typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
36 | +typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
37 | +typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
38 | + | ||
39 | #endif /* TARGET_ARM_TRANSLATE_H */ | ||
40 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate-a64.c | ||
43 | +++ b/target/arm/translate-a64.c | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct AArch64DecodeTable { | ||
45 | AArch64DecodeFn *disas_fn; | ||
46 | } AArch64DecodeTable; | ||
47 | |||
48 | -/* Function prototype for gen_ functions for calling Neon helpers */ | ||
49 | -typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32); | ||
50 | -typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32); | ||
51 | -typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32); | ||
52 | -typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64); | ||
53 | -typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64); | ||
54 | -typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64); | ||
55 | -typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64); | ||
56 | -typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32); | ||
57 | -typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr); | ||
58 | -typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr); | ||
59 | -typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64); | ||
60 | -typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr); | ||
61 | -typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32); | ||
62 | -typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr); | ||
63 | -typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp); | ||
64 | - | ||
65 | /* initialize TCG globals. */ | ||
66 | void a64_translate_init(void) | ||
67 | { | ||
32 | -- | 68 | -- |
33 | 2.7.4 | 69 | 2.20.1 |
34 | 70 | ||
35 | 71 | diff view generated by jsdifflib |