1
The following changes since commit 7489f7f3f81dcb776df8c1b9a9db281fc21bf05f:
1
First arm pullreq of the cycle; this is mostly my softfloat NaN
2
handling series. (Lots more in my to-review queue, but I don't
3
like pullreqs growing too close to a hundred patches at a time :-))
2
4
3
Merge tag 'hw-misc-20240309' of https://github.com/philmd/qemu into staging (2024-03-09 20:12:21 +0000)
5
thanks
6
-- PMM
7
8
The following changes since commit 97f2796a3736ed37a1b85dc1c76a6c45b829dd17:
9
10
Open 10.0 development tree (2024-12-10 17:41:17 +0000)
4
11
5
are available in the Git repository at:
12
are available in the Git repository at:
6
13
7
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20240311
14
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20241211
8
15
9
for you to fetch changes up to 5dd6bfd90d01e0cb27c349157208e5e4ce883846:
16
for you to fetch changes up to 1abe28d519239eea5cf9620bb13149423e5665f8:
10
17
11
docs: update copyright date to the year 2024 (2024-03-11 17:21:21 +0000)
18
MAINTAINERS: Add correct email address for Vikram Garhwal (2024-12-11 15:31:09 +0000)
12
19
13
----------------------------------------------------------------
20
----------------------------------------------------------------
14
target-arm queue:
21
target-arm queue:
15
* contrib/elf2dmp: Improve robustness to corrupt input files
22
* hw/net/lan9118: Extract PHY model, reuse with imx_fec, fix bugs
16
* docs: update copyright date to the year 2024
23
* fpu: Make muladd NaN handling runtime-selected, not compile-time
17
* hw/arm: Deprecate various old Arm machine types
24
* fpu: Make default NaN pattern runtime-selected, not compile-time
25
* fpu: Minor NaN-related cleanups
26
* MAINTAINERS: email address updates
18
27
19
----------------------------------------------------------------
28
----------------------------------------------------------------
20
Akihiko Odaki (18):
29
Bernhard Beschow (5):
21
contrib/elf2dmp: Remove unnecessary err flags
30
hw/net/lan9118: Extract lan9118_phy
22
contrib/elf2dmp: Assume error by default
31
hw/net/lan9118_phy: Reuse in imx_fec and consolidate implementations
23
contrib/elf2dmp: Continue even contexts are lacking
32
hw/net/lan9118_phy: Fix off-by-one error in MII_ANLPAR register
24
contrib/elf2dmp: Change pa_space_create() signature
33
hw/net/lan9118_phy: Reuse MII constants
25
contrib/elf2dmp: Fix error reporting style in addrspace.c
34
hw/net/lan9118_phy: Add missing 100 mbps full duplex advertisement
26
contrib/elf2dmp: Fix error reporting style in download.c
27
contrib/elf2dmp: Fix error reporting style in pdb.c
28
contrib/elf2dmp: Fix error reporting style in qemu_elf.c
29
contrib/elf2dmp: Fix error reporting style in main.c
30
contrib/elf2dmp: Always check for PA resolution failure
31
contrib/elf2dmp: Always destroy PA space
32
contrib/elf2dmp: Ensure segment fits in file
33
contrib/elf2dmp: Use lduw_le_p() to read PDB
34
contrib/elf2dmp: Use rol64() to decode
35
MAINTAINERS: Add Akihiko Odaki as a elf2dmp reviewer
36
contrib/elf2dmp: Use GPtrArray
37
contrib/elf2dmp: Clamp QEMU note to file size
38
contrib/elf2dmp: Ensure phdrs fit in file
39
35
40
Ani Sinha (1):
36
Leif Lindholm (1):
41
docs: update copyright date to the year 2024
37
MAINTAINERS: update email address for Leif Lindholm
42
38
43
Peter Maydell (1):
39
Peter Maydell (54):
44
hw/arm: Deprecate various old Arm machine types
40
fpu: handle raising Invalid for infzero in pick_nan_muladd
41
fpu: Check for default_nan_mode before calling pickNaNMulAdd
42
softfloat: Allow runtime choice of inf * 0 + NaN result
43
tests/fp: Explicitly set inf-zero-nan rule
44
target/arm: Set FloatInfZeroNaNRule explicitly
45
target/s390: Set FloatInfZeroNaNRule explicitly
46
target/ppc: Set FloatInfZeroNaNRule explicitly
47
target/mips: Set FloatInfZeroNaNRule explicitly
48
target/sparc: Set FloatInfZeroNaNRule explicitly
49
target/xtensa: Set FloatInfZeroNaNRule explicitly
50
target/x86: Set FloatInfZeroNaNRule explicitly
51
target/loongarch: Set FloatInfZeroNaNRule explicitly
52
target/hppa: Set FloatInfZeroNaNRule explicitly
53
softfloat: Pass have_snan to pickNaNMulAdd
54
softfloat: Allow runtime choice of NaN propagation for muladd
55
tests/fp: Explicitly set 3-NaN propagation rule
56
target/arm: Set Float3NaNPropRule explicitly
57
target/loongarch: Set Float3NaNPropRule explicitly
58
target/ppc: Set Float3NaNPropRule explicitly
59
target/s390x: Set Float3NaNPropRule explicitly
60
target/sparc: Set Float3NaNPropRule explicitly
61
target/mips: Set Float3NaNPropRule explicitly
62
target/xtensa: Set Float3NaNPropRule explicitly
63
target/i386: Set Float3NaNPropRule explicitly
64
target/hppa: Set Float3NaNPropRule explicitly
65
fpu: Remove use_first_nan field from float_status
66
target/m68k: Don't pass NULL float_status to floatx80_default_nan()
67
softfloat: Create floatx80 default NaN from parts64_default_nan
68
target/loongarch: Use normal float_status in fclass_s and fclass_d helpers
69
target/m68k: In frem helper, initialize local float_status from env->fp_status
70
target/m68k: Init local float_status from env fp_status in gdb get/set reg
71
target/sparc: Initialize local scratch float_status from env->fp_status
72
target/ppc: Use env->fp_status in helper_compute_fprf functions
73
fpu: Allow runtime choice of default NaN value
74
tests/fp: Set default NaN pattern explicitly
75
target/microblaze: Set default NaN pattern explicitly
76
target/i386: Set default NaN pattern explicitly
77
target/hppa: Set default NaN pattern explicitly
78
target/alpha: Set default NaN pattern explicitly
79
target/arm: Set default NaN pattern explicitly
80
target/loongarch: Set default NaN pattern explicitly
81
target/m68k: Set default NaN pattern explicitly
82
target/mips: Set default NaN pattern explicitly
83
target/openrisc: Set default NaN pattern explicitly
84
target/ppc: Set default NaN pattern explicitly
85
target/sh4: Set default NaN pattern explicitly
86
target/rx: Set default NaN pattern explicitly
87
target/s390x: Set default NaN pattern explicitly
88
target/sparc: Set default NaN pattern explicitly
89
target/xtensa: Set default NaN pattern explicitly
90
target/hexagon: Set default NaN pattern explicitly
91
target/riscv: Set default NaN pattern explicitly
92
target/tricore: Set default NaN pattern explicitly
93
fpu: Remove default handling for dnan_pattern
45
94
46
MAINTAINERS | 1 +
95
Richard Henderson (11):
47
docs/about/deprecated.rst | 15 ++++
96
target/arm: Copy entire float_status in is_ebf
48
docs/conf.py | 2 +-
97
softfloat: Inline pickNaNMulAdd
49
contrib/elf2dmp/addrspace.h | 6 +-
98
softfloat: Use goto for default nan case in pick_nan_muladd
50
contrib/elf2dmp/download.h | 2 +-
99
softfloat: Remove which from parts_pick_nan_muladd
51
contrib/elf2dmp/pdb.h | 2 +-
100
softfloat: Pad array size in pick_nan_muladd
52
contrib/elf2dmp/qemu_elf.h | 2 +-
101
softfloat: Move propagateFloatx80NaN to softfloat.c
53
include/qemu/help-texts.h | 2 +-
102
softfloat: Use parts_pick_nan in propagateFloatx80NaN
54
contrib/elf2dmp/addrspace.c | 63 ++++++++++-------
103
softfloat: Inline pickNaN
55
contrib/elf2dmp/download.c | 12 ++--
104
softfloat: Share code between parts_pick_nan cases
56
contrib/elf2dmp/main.c | 168 ++++++++++++++++++++------------------------
105
softfloat: Sink frac_cmp in parts_pick_nan until needed
57
contrib/elf2dmp/pdb.c | 61 +++++++---------
106
softfloat: Replace WHICH with RET in parts_pick_nan
58
contrib/elf2dmp/qemu_elf.c | 150 ++++++++++++++++++++++-----------------
107
59
hw/arm/gumstix.c | 2 +
108
Vikram Garhwal (1):
60
hw/arm/mainstone.c | 1 +
109
MAINTAINERS: Add correct email address for Vikram Garhwal
61
hw/arm/nseries.c | 2 +
110
62
hw/arm/palm.c | 1 +
111
MAINTAINERS | 4 +-
63
hw/arm/spitz.c | 1 +
112
include/fpu/softfloat-helpers.h | 38 +++-
64
hw/arm/tosa.c | 1 +
113
include/fpu/softfloat-types.h | 89 +++++++-
65
hw/arm/z2.c | 1 +
114
include/hw/net/imx_fec.h | 9 +-
66
20 files changed, 263 insertions(+), 232 deletions(-)
115
include/hw/net/lan9118_phy.h | 37 ++++
116
include/hw/net/mii.h | 6 +
117
target/mips/fpu_helper.h | 20 ++
118
target/sparc/helper.h | 4 +-
119
fpu/softfloat.c | 19 ++
120
hw/net/imx_fec.c | 146 ++------------
121
hw/net/lan9118.c | 137 ++-----------
122
hw/net/lan9118_phy.c | 222 ++++++++++++++++++++
123
linux-user/arm/nwfpe/fpa11.c | 5 +
124
target/alpha/cpu.c | 2 +
125
target/arm/cpu.c | 10 +
126
target/arm/tcg/vec_helper.c | 20 +-
127
target/hexagon/cpu.c | 2 +
128
target/hppa/fpu_helper.c | 12 ++
129
target/i386/tcg/fpu_helper.c | 12 ++
130
target/loongarch/tcg/fpu_helper.c | 14 +-
131
target/m68k/cpu.c | 14 +-
132
target/m68k/fpu_helper.c | 6 +-
133
target/m68k/helper.c | 6 +-
134
target/microblaze/cpu.c | 2 +
135
target/mips/msa.c | 10 +
136
target/openrisc/cpu.c | 2 +
137
target/ppc/cpu_init.c | 19 ++
138
target/ppc/fpu_helper.c | 3 +-
139
target/riscv/cpu.c | 2 +
140
target/rx/cpu.c | 2 +
141
target/s390x/cpu.c | 5 +
142
target/sh4/cpu.c | 2 +
143
target/sparc/cpu.c | 6 +
144
target/sparc/fop_helper.c | 8 +-
145
target/sparc/translate.c | 4 +-
146
target/tricore/helper.c | 2 +
147
target/xtensa/cpu.c | 4 +
148
target/xtensa/fpu_helper.c | 3 +-
149
tests/fp/fp-bench.c | 7 +
150
tests/fp/fp-test-log2.c | 1 +
151
tests/fp/fp-test.c | 7 +
152
fpu/softfloat-parts.c.inc | 152 +++++++++++---
153
fpu/softfloat-specialize.c.inc | 412 ++------------------------------------
154
.mailmap | 5 +-
155
hw/net/Kconfig | 5 +
156
hw/net/meson.build | 1 +
157
hw/net/trace-events | 10 +-
158
47 files changed, 778 insertions(+), 730 deletions(-)
159
create mode 100644 include/hw/net/lan9118_phy.h
160
create mode 100644 hw/net/lan9118_phy.c
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Bernhard Beschow <shentey@gmail.com>
2
2
3
include/qapi/error.h says:
3
A very similar implementation of the same device exists in imx_fec. Prepare for
4
> We recommend
4
a common implementation by extracting a device model into its own files.
5
> * bool-valued functions return true on success / false on failure,
6
> ...
7
5
8
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Some migration state has been moved into the new device model which breaks
9
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
7
migration compatibility for the following machines:
8
* smdkc210
9
* realview-*
10
* vexpress-*
11
* kzm
12
* mps2-*
13
14
While breaking migration ABI, fix the size of the MII registers to be 16 bit,
15
as defined by IEEE 802.3u.
16
17
Signed-off-by: Bernhard Beschow <shentey@gmail.com>
18
Tested-by: Guenter Roeck <linux@roeck-us.net>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Message-id: 20240307-elf2dmp-v4-9-4f324ad4d99d@daynix.com
20
Message-id: 20241102125724.532843-2-shentey@gmail.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
22
---
14
contrib/elf2dmp/main.c | 63 +++++++++++++++++++++---------------------
23
include/hw/net/lan9118_phy.h | 37 ++++++++
15
1 file changed, 32 insertions(+), 31 deletions(-)
24
hw/net/lan9118.c | 137 +++++-----------------------
25
hw/net/lan9118_phy.c | 169 +++++++++++++++++++++++++++++++++++
26
hw/net/Kconfig | 4 +
27
hw/net/meson.build | 1 +
28
5 files changed, 233 insertions(+), 115 deletions(-)
29
create mode 100644 include/hw/net/lan9118_phy.h
30
create mode 100644 hw/net/lan9118_phy.c
16
31
17
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
32
diff --git a/include/hw/net/lan9118_phy.h b/include/hw/net/lan9118_phy.h
33
new file mode 100644
34
index XXXXXXX..XXXXXXX
35
--- /dev/null
36
+++ b/include/hw/net/lan9118_phy.h
37
@@ -XXX,XX +XXX,XX @@
38
+/*
39
+ * SMSC LAN9118 PHY emulation
40
+ *
41
+ * Copyright (c) 2009 CodeSourcery, LLC.
42
+ * Written by Paul Brook
43
+ *
44
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
45
+ * See the COPYING file in the top-level directory.
46
+ */
47
+
48
+#ifndef HW_NET_LAN9118_PHY_H
49
+#define HW_NET_LAN9118_PHY_H
50
+
51
+#include "qom/object.h"
52
+#include "hw/sysbus.h"
53
+
54
+#define TYPE_LAN9118_PHY "lan9118-phy"
55
+OBJECT_DECLARE_SIMPLE_TYPE(Lan9118PhyState, LAN9118_PHY)
56
+
57
+typedef struct Lan9118PhyState {
58
+ SysBusDevice parent_obj;
59
+
60
+ uint16_t status;
61
+ uint16_t control;
62
+ uint16_t advertise;
63
+ uint16_t ints;
64
+ uint16_t int_mask;
65
+ qemu_irq irq;
66
+ bool link_down;
67
+} Lan9118PhyState;
68
+
69
+void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down);
70
+void lan9118_phy_reset(Lan9118PhyState *s);
71
+uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg);
72
+void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val);
73
+
74
+#endif
75
diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c
18
index XXXXXXX..XXXXXXX 100644
76
index XXXXXXX..XXXXXXX 100644
19
--- a/contrib/elf2dmp/main.c
77
--- a/hw/net/lan9118.c
20
+++ b/contrib/elf2dmp/main.c
78
+++ b/hw/net/lan9118.c
21
@@ -XXX,XX +XXX,XX @@ static void win_context_init_from_qemu_cpu_state(WinContext64 *ctx,
79
@@ -XXX,XX +XXX,XX @@
22
* Finds paging-structure hierarchy base,
80
#include "net/net.h"
23
* if previously set doesn't give access to kernel structures
81
#include "net/eth.h"
24
*/
82
#include "hw/irq.h"
25
-static int fix_dtb(struct va_space *vs, QEMU_Elf *qe)
83
+#include "hw/net/lan9118_phy.h"
26
+static bool fix_dtb(struct va_space *vs, QEMU_Elf *qe)
84
#include "hw/net/lan9118.h"
85
#include "hw/ptimer.h"
86
#include "hw/qdev-properties.h"
87
@@ -XXX,XX +XXX,XX @@ do { printf("lan9118: " fmt , ## __VA_ARGS__); } while (0)
88
#define MAC_CR_RXEN 0x00000004
89
#define MAC_CR_RESERVED 0x7f404213
90
91
-#define PHY_INT_ENERGYON 0x80
92
-#define PHY_INT_AUTONEG_COMPLETE 0x40
93
-#define PHY_INT_FAULT 0x20
94
-#define PHY_INT_DOWN 0x10
95
-#define PHY_INT_AUTONEG_LP 0x08
96
-#define PHY_INT_PARFAULT 0x04
97
-#define PHY_INT_AUTONEG_PAGE 0x02
98
-
99
#define GPT_TIMER_EN 0x20000000
100
101
/*
102
@@ -XXX,XX +XXX,XX @@ struct lan9118_state {
103
uint32_t mac_mii_data;
104
uint32_t mac_flow;
105
106
- uint32_t phy_status;
107
- uint32_t phy_control;
108
- uint32_t phy_advertise;
109
- uint32_t phy_int;
110
- uint32_t phy_int_mask;
111
+ Lan9118PhyState mii;
112
+ IRQState mii_irq;
113
114
int32_t eeprom_writable;
115
uint8_t eeprom[128];
116
@@ -XXX,XX +XXX,XX @@ struct lan9118_state {
117
118
static const VMStateDescription vmstate_lan9118 = {
119
.name = "lan9118",
120
- .version_id = 2,
121
- .minimum_version_id = 1,
122
+ .version_id = 3,
123
+ .minimum_version_id = 3,
124
.fields = (const VMStateField[]) {
125
VMSTATE_PTIMER(timer, lan9118_state),
126
VMSTATE_UINT32(irq_cfg, lan9118_state),
127
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118 = {
128
VMSTATE_UINT32(mac_mii_acc, lan9118_state),
129
VMSTATE_UINT32(mac_mii_data, lan9118_state),
130
VMSTATE_UINT32(mac_flow, lan9118_state),
131
- VMSTATE_UINT32(phy_status, lan9118_state),
132
- VMSTATE_UINT32(phy_control, lan9118_state),
133
- VMSTATE_UINT32(phy_advertise, lan9118_state),
134
- VMSTATE_UINT32(phy_int, lan9118_state),
135
- VMSTATE_UINT32(phy_int_mask, lan9118_state),
136
VMSTATE_INT32(eeprom_writable, lan9118_state),
137
VMSTATE_UINT8_ARRAY(eeprom, lan9118_state, 128),
138
VMSTATE_INT32(tx_fifo_size, lan9118_state),
139
@@ -XXX,XX +XXX,XX @@ static void lan9118_reload_eeprom(lan9118_state *s)
140
lan9118_mac_changed(s);
141
}
142
143
-static void phy_update_irq(lan9118_state *s)
144
+static void lan9118_update_irq(void *opaque, int n, int level)
27
{
145
{
28
/*
146
- if (s->phy_int & s->phy_int_mask) {
29
* Firstly, test previously set DTB.
147
+ lan9118_state *s = opaque;
30
*/
148
+
31
if (va_space_resolve(vs, SharedUserData)) {
149
+ if (level) {
32
- return 0;
150
s->int_sts |= PHY_INT;
33
+ return true;
151
} else {
34
}
152
s->int_sts &= ~PHY_INT;
35
153
@@ -XXX,XX +XXX,XX @@ static void phy_update_irq(lan9118_state *s)
36
/*
154
lan9118_update(s);
37
@@ -XXX,XX +XXX,XX @@ static int fix_dtb(struct va_space *vs, QEMU_Elf *qe)
38
va_space_set_dtb(vs, s->cr[3]);
39
printf("DTB 0x%016"PRIx64" has been found from CPU #%zu"
40
" as system task CR3\n", vs->dtb, i);
41
- return !(va_space_resolve(vs, SharedUserData));
42
+ return va_space_resolve(vs, SharedUserData);
43
}
44
}
45
46
@@ -XXX,XX +XXX,XX @@ static int fix_dtb(struct va_space *vs, QEMU_Elf *qe)
47
uint64_t *cr3 = va_space_resolve(vs, Prcb + 0x7000);
48
49
if (!cr3) {
50
- return 1;
51
+ return false;
52
}
53
54
va_space_set_dtb(vs, *cr3);
55
printf("DirectoryTableBase = 0x%016"PRIx64" has been found from CPU #0"
56
" as interrupt handling CR3\n", vs->dtb);
57
- return !(va_space_resolve(vs, SharedUserData));
58
+ return va_space_resolve(vs, SharedUserData);
59
}
60
61
- return 1;
62
+ return true;
63
}
155
}
64
156
65
static void try_merge_runs(struct pa_space *ps,
157
-static void phy_update_link(lan9118_state *s)
66
@@ -XXX,XX +XXX,XX @@ static void try_merge_runs(struct pa_space *ps,
158
-{
159
- /* Autonegotiation status mirrors link status. */
160
- if (qemu_get_queue(s->nic)->link_down) {
161
- s->phy_status &= ~0x0024;
162
- s->phy_int |= PHY_INT_DOWN;
163
- } else {
164
- s->phy_status |= 0x0024;
165
- s->phy_int |= PHY_INT_ENERGYON;
166
- s->phy_int |= PHY_INT_AUTONEG_COMPLETE;
167
- }
168
- phy_update_irq(s);
169
-}
170
-
171
static void lan9118_set_link(NetClientState *nc)
172
{
173
- phy_update_link(qemu_get_nic_opaque(nc));
174
-}
175
-
176
-static void phy_reset(lan9118_state *s)
177
-{
178
- s->phy_status = 0x7809;
179
- s->phy_control = 0x3000;
180
- s->phy_advertise = 0x01e1;
181
- s->phy_int_mask = 0;
182
- s->phy_int = 0;
183
- phy_update_link(s);
184
+ lan9118_phy_update_link(&LAN9118(qemu_get_nic_opaque(nc))->mii,
185
+ nc->link_down);
186
}
187
188
static void lan9118_reset(DeviceState *d)
189
@@ -XXX,XX +XXX,XX @@ static void lan9118_reset(DeviceState *d)
190
s->read_word_n = 0;
191
s->write_word_n = 0;
192
193
- phy_reset(s);
194
-
195
s->eeprom_writable = 0;
196
lan9118_reload_eeprom(s);
197
}
198
@@ -XXX,XX +XXX,XX @@ static void do_tx_packet(lan9118_state *s)
199
uint32_t status;
200
201
/* FIXME: Honor TX disable, and allow queueing of packets. */
202
- if (s->phy_control & 0x4000) {
203
+ if (s->mii.control & 0x4000) {
204
/* This assumes the receive routine doesn't touch the VLANClient. */
205
qemu_receive_packet(qemu_get_queue(s->nic), s->txp->data, s->txp->len);
206
} else {
207
@@ -XXX,XX +XXX,XX @@ static void tx_fifo_push(lan9118_state *s, uint32_t val)
67
}
208
}
68
}
209
}
69
210
70
-static int fill_header(WinDumpHeader64 *hdr, struct pa_space *ps,
211
-static uint32_t do_phy_read(lan9118_state *s, int reg)
71
- struct va_space *vs, uint64_t KdDebuggerDataBlock,
212
-{
72
- KDDEBUGGER_DATA64 *kdbg, uint64_t KdVersionBlock, int nr_cpus)
213
- uint32_t val;
73
+static bool fill_header(WinDumpHeader64 *hdr, struct pa_space *ps,
214
-
74
+ struct va_space *vs, uint64_t KdDebuggerDataBlock,
215
- switch (reg) {
75
+ KDDEBUGGER_DATA64 *kdbg, uint64_t KdVersionBlock,
216
- case 0: /* Basic Control */
76
+ int nr_cpus)
217
- return s->phy_control;
218
- case 1: /* Basic Status */
219
- return s->phy_status;
220
- case 2: /* ID1 */
221
- return 0x0007;
222
- case 3: /* ID2 */
223
- return 0xc0d1;
224
- case 4: /* Auto-neg advertisement */
225
- return s->phy_advertise;
226
- case 5: /* Auto-neg Link Partner Ability */
227
- return 0x0f71;
228
- case 6: /* Auto-neg Expansion */
229
- return 1;
230
- /* TODO 17, 18, 27, 29, 30, 31 */
231
- case 29: /* Interrupt source. */
232
- val = s->phy_int;
233
- s->phy_int = 0;
234
- phy_update_irq(s);
235
- return val;
236
- case 30: /* Interrupt mask */
237
- return s->phy_int_mask;
238
- default:
239
- qemu_log_mask(LOG_GUEST_ERROR,
240
- "do_phy_read: PHY read reg %d\n", reg);
241
- return 0;
242
- }
243
-}
244
-
245
-static void do_phy_write(lan9118_state *s, int reg, uint32_t val)
246
-{
247
- switch (reg) {
248
- case 0: /* Basic Control */
249
- if (val & 0x8000) {
250
- phy_reset(s);
251
- break;
252
- }
253
- s->phy_control = val & 0x7980;
254
- /* Complete autonegotiation immediately. */
255
- if (val & 0x1000) {
256
- s->phy_status |= 0x0020;
257
- }
258
- break;
259
- case 4: /* Auto-neg advertisement */
260
- s->phy_advertise = (val & 0x2d7f) | 0x80;
261
- break;
262
- /* TODO 17, 18, 27, 31 */
263
- case 30: /* Interrupt mask */
264
- s->phy_int_mask = val & 0xff;
265
- phy_update_irq(s);
266
- break;
267
- default:
268
- qemu_log_mask(LOG_GUEST_ERROR,
269
- "do_phy_write: PHY write reg %d = 0x%04x\n", reg, val);
270
- }
271
-}
272
-
273
static void do_mac_write(lan9118_state *s, int reg, uint32_t val)
77
{
274
{
78
uint32_t *suite_mask = va_space_resolve(vs, SharedUserData +
275
switch (reg) {
79
KUSD_OFFSET_SUITE_MASK);
276
@@ -XXX,XX +XXX,XX @@ static void do_mac_write(lan9118_state *s, int reg, uint32_t val)
80
@@ -XXX,XX +XXX,XX @@ static int fill_header(WinDumpHeader64 *hdr, struct pa_space *ps,
277
if (val & 2) {
81
QEMU_BUILD_BUG_ON(KUSD_OFFSET_PRODUCT_TYPE >= ELF2DMP_PAGE_SIZE);
278
DPRINTF("PHY write %d = 0x%04x\n",
82
279
(val >> 6) & 0x1f, s->mac_mii_data);
83
if (!suite_mask || !product_type) {
280
- do_phy_write(s, (val >> 6) & 0x1f, s->mac_mii_data);
84
- return 1;
281
+ lan9118_phy_write(&s->mii, (val >> 6) & 0x1f, s->mac_mii_data);
85
+ return false;
282
} else {
86
}
283
- s->mac_mii_data = do_phy_read(s, (val >> 6) & 0x1f);
87
284
+ s->mac_mii_data = lan9118_phy_read(&s->mii, (val >> 6) & 0x1f);
88
if (!va_space_rw(vs, KdVersionBlock, &kvb, sizeof(kvb), 0)) {
285
DPRINTF("PHY read %d = 0x%04x\n",
89
eprintf("Failed to extract KdVersionBlock\n");
286
(val >> 6) & 0x1f, s->mac_mii_data);
90
- return 1;
91
+ return false;
92
}
93
94
h = (WinDumpHeader64) {
95
@@ -XXX,XX +XXX,XX @@ static int fill_header(WinDumpHeader64 *hdr, struct pa_space *ps,
96
97
*hdr = h;
98
99
- return 0;
100
+ return true;
101
}
102
103
/*
104
@@ -XXX,XX +XXX,XX @@ static void fill_context(KDDEBUGGER_DATA64 *kdbg,
105
}
106
}
107
108
-static int pe_get_data_dir_entry(uint64_t base, void *start_addr, int idx,
109
- void *entry, size_t size, struct va_space *vs)
110
+static bool pe_get_data_dir_entry(uint64_t base, void *start_addr, int idx,
111
+ void *entry, size_t size, struct va_space *vs)
112
{
113
const char e_magic[2] = "MZ";
114
const char Signature[4] = "PE\0\0";
115
@@ -XXX,XX +XXX,XX @@ static int pe_get_data_dir_entry(uint64_t base, void *start_addr, int idx,
116
QEMU_BUILD_BUG_ON(sizeof(*dos_hdr) >= ELF2DMP_PAGE_SIZE);
117
118
if (memcmp(&dos_hdr->e_magic, e_magic, sizeof(e_magic))) {
119
- return 1;
120
+ return false;
121
}
122
123
if (!va_space_rw(vs, base + dos_hdr->e_lfanew,
124
&nt_hdrs, sizeof(nt_hdrs), 0)) {
125
- return 1;
126
+ return false;
127
}
128
129
if (memcmp(&nt_hdrs.Signature, Signature, sizeof(Signature)) ||
130
file_hdr->Machine != 0x8664 || opt_hdr->Magic != 0x020b) {
131
- return 1;
132
+ return false;
133
}
134
135
if (!va_space_rw(vs, base + data_dir[idx].VirtualAddress, entry, size, 0)) {
136
- return 1;
137
+ return false;
138
}
139
140
printf("Data directory entry #%d: RVA = 0x%08"PRIx32"\n", idx,
141
(uint32_t)data_dir[idx].VirtualAddress);
142
143
- return 0;
144
+ return true;
145
}
146
147
-static int write_dump(struct pa_space *ps,
148
- WinDumpHeader64 *hdr, const char *name)
149
+static bool write_dump(struct pa_space *ps,
150
+ WinDumpHeader64 *hdr, const char *name)
151
{
152
FILE *dmp_file = fopen(name, "wb");
153
size_t i;
154
155
if (!dmp_file) {
156
eprintf("Failed to open output file \'%s\'\n", name);
157
- return 1;
158
+ return false;
159
}
160
161
printf("Writing header to file...\n");
162
@@ -XXX,XX +XXX,XX @@ static int write_dump(struct pa_space *ps,
163
if (fwrite(hdr, sizeof(*hdr), 1, dmp_file) != 1) {
164
eprintf("Failed to write dump header\n");
165
fclose(dmp_file);
166
- return 1;
167
+ return false;
168
}
169
170
for (i = 0; i < ps->block_nr; i++) {
171
@@ -XXX,XX +XXX,XX @@ static int write_dump(struct pa_space *ps,
172
if (fwrite(b->addr, b->size, 1, dmp_file) != 1) {
173
eprintf("Failed to write block\n");
174
fclose(dmp_file);
175
- return 1;
176
+ return false;
177
}
287
}
178
}
288
@@ -XXX,XX +XXX,XX @@ static void lan9118_writel(void *opaque, hwaddr offset,
179
289
break;
180
- return fclose(dmp_file);
290
case CSR_PMT_CTRL:
181
+ return !fclose(dmp_file);
291
if (val & 0x400) {
182
}
292
- phy_reset(s);
183
293
+ lan9118_phy_reset(&s->mii);
184
static bool pe_check_pdb_name(uint64_t base, void *start_addr,
294
}
185
@@ -XXX,XX +XXX,XX @@ static bool pe_check_pdb_name(uint64_t base, void *start_addr,
295
s->pmt_ctrl &= ~0x34e;
186
IMAGE_DEBUG_DIRECTORY debug_dir;
296
s->pmt_ctrl |= (val & 0x34e);
187
char pdb_name[sizeof(PDB_NAME)];
297
@@ -XXX,XX +XXX,XX @@ static void lan9118_realize(DeviceState *dev, Error **errp)
188
298
const MemoryRegionOps *mem_ops =
189
- if (pe_get_data_dir_entry(base, start_addr, IMAGE_FILE_DEBUG_DIRECTORY,
299
s->mode_16bit ? &lan9118_16bit_mem_ops : &lan9118_mem_ops;
190
- &debug_dir, sizeof(debug_dir), vs)) {
300
191
+ if (!pe_get_data_dir_entry(base, start_addr, IMAGE_FILE_DEBUG_DIRECTORY,
301
+ qemu_init_irq(&s->mii_irq, lan9118_update_irq, s, 0);
192
+ &debug_dir, sizeof(debug_dir), vs)) {
302
+ object_initialize_child(OBJECT(s), "mii", &s->mii, TYPE_LAN9118_PHY);
193
eprintf("Failed to get Debug Directory\n");
303
+ if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(&s->mii), errp)) {
194
return false;
304
+ return;
195
}
305
+ }
196
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
306
+ qdev_connect_gpio_out(DEVICE(&s->mii), 0, &s->mii_irq);
197
printf("CPU #0 CR3 is 0x%016"PRIx64"\n", state->cr[3]);
307
+
198
308
memory_region_init_io(&s->mmio, OBJECT(dev), mem_ops, s,
199
va_space_create(&vs, &ps, state->cr[3]);
309
"lan9118-mmio", 0x100);
200
- if (fix_dtb(&vs, &qemu_elf)) {
310
sysbus_init_mmio(sbd, &s->mmio);
201
+ if (!fix_dtb(&vs, &qemu_elf)) {
311
diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c
202
eprintf("Failed to find paging base\n");
312
new file mode 100644
203
goto out_elf;
313
index XXXXXXX..XXXXXXX
204
}
314
--- /dev/null
205
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
315
+++ b/hw/net/lan9118_phy.c
206
goto out_pdb;
316
@@ -XXX,XX +XXX,XX @@
207
}
317
+/*
208
318
+ * SMSC LAN9118 PHY emulation
209
- if (fill_header(&header, &ps, &vs, KdDebuggerDataBlock, kdbg,
319
+ *
210
- KdVersionBlock, qemu_elf.state_nr)) {
320
+ * Copyright (c) 2009 CodeSourcery, LLC.
211
+ if (!fill_header(&header, &ps, &vs, KdDebuggerDataBlock, kdbg,
321
+ * Written by Paul Brook
212
+ KdVersionBlock, qemu_elf.state_nr)) {
322
+ *
213
goto out_kdbg;
323
+ * This code is licensed under the GNU GPL v2
214
}
324
+ *
215
325
+ * Contributions after 2012-01-13 are licensed under the terms of the
216
fill_context(kdbg, &vs, &qemu_elf);
326
+ * GNU GPL, version 2 or (at your option) any later version.
217
327
+ */
218
- if (write_dump(&ps, &header, argv[2])) {
328
+
219
+ if (!write_dump(&ps, &header, argv[2])) {
329
+#include "qemu/osdep.h"
220
eprintf("Failed to save dump\n");
330
+#include "hw/net/lan9118_phy.h"
221
goto out_kdbg;
331
+#include "hw/irq.h"
222
}
332
+#include "hw/resettable.h"
333
+#include "migration/vmstate.h"
334
+#include "qemu/log.h"
335
+
336
+#define PHY_INT_ENERGYON (1 << 7)
337
+#define PHY_INT_AUTONEG_COMPLETE (1 << 6)
338
+#define PHY_INT_FAULT (1 << 5)
339
+#define PHY_INT_DOWN (1 << 4)
340
+#define PHY_INT_AUTONEG_LP (1 << 3)
341
+#define PHY_INT_PARFAULT (1 << 2)
342
+#define PHY_INT_AUTONEG_PAGE (1 << 1)
343
+
344
+static void lan9118_phy_update_irq(Lan9118PhyState *s)
345
+{
346
+ qemu_set_irq(s->irq, !!(s->ints & s->int_mask));
347
+}
348
+
349
+uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg)
350
+{
351
+ uint16_t val;
352
+
353
+ switch (reg) {
354
+ case 0: /* Basic Control */
355
+ return s->control;
356
+ case 1: /* Basic Status */
357
+ return s->status;
358
+ case 2: /* ID1 */
359
+ return 0x0007;
360
+ case 3: /* ID2 */
361
+ return 0xc0d1;
362
+ case 4: /* Auto-neg advertisement */
363
+ return s->advertise;
364
+ case 5: /* Auto-neg Link Partner Ability */
365
+ return 0x0f71;
366
+ case 6: /* Auto-neg Expansion */
367
+ return 1;
368
+ /* TODO 17, 18, 27, 29, 30, 31 */
369
+ case 29: /* Interrupt source. */
370
+ val = s->ints;
371
+ s->ints = 0;
372
+ lan9118_phy_update_irq(s);
373
+ return val;
374
+ case 30: /* Interrupt mask */
375
+ return s->int_mask;
376
+ default:
377
+ qemu_log_mask(LOG_GUEST_ERROR,
378
+ "lan9118_phy_read: PHY read reg %d\n", reg);
379
+ return 0;
380
+ }
381
+}
382
+
383
+void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val)
384
+{
385
+ switch (reg) {
386
+ case 0: /* Basic Control */
387
+ if (val & 0x8000) {
388
+ lan9118_phy_reset(s);
389
+ break;
390
+ }
391
+ s->control = val & 0x7980;
392
+ /* Complete autonegotiation immediately. */
393
+ if (val & 0x1000) {
394
+ s->status |= 0x0020;
395
+ }
396
+ break;
397
+ case 4: /* Auto-neg advertisement */
398
+ s->advertise = (val & 0x2d7f) | 0x80;
399
+ break;
400
+ /* TODO 17, 18, 27, 31 */
401
+ case 30: /* Interrupt mask */
402
+ s->int_mask = val & 0xff;
403
+ lan9118_phy_update_irq(s);
404
+ break;
405
+ default:
406
+ qemu_log_mask(LOG_GUEST_ERROR,
407
+ "lan9118_phy_write: PHY write reg %d = 0x%04x\n", reg, val);
408
+ }
409
+}
410
+
411
+void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down)
412
+{
413
+ s->link_down = link_down;
414
+
415
+ /* Autonegotiation status mirrors link status. */
416
+ if (link_down) {
417
+ s->status &= ~0x0024;
418
+ s->ints |= PHY_INT_DOWN;
419
+ } else {
420
+ s->status |= 0x0024;
421
+ s->ints |= PHY_INT_ENERGYON;
422
+ s->ints |= PHY_INT_AUTONEG_COMPLETE;
423
+ }
424
+ lan9118_phy_update_irq(s);
425
+}
426
+
427
+void lan9118_phy_reset(Lan9118PhyState *s)
428
+{
429
+ s->control = 0x3000;
430
+ s->status = 0x7809;
431
+ s->advertise = 0x01e1;
432
+ s->int_mask = 0;
433
+ s->ints = 0;
434
+ lan9118_phy_update_link(s, s->link_down);
435
+}
436
+
437
+static void lan9118_phy_reset_hold(Object *obj, ResetType type)
438
+{
439
+ Lan9118PhyState *s = LAN9118_PHY(obj);
440
+
441
+ lan9118_phy_reset(s);
442
+}
443
+
444
+static void lan9118_phy_init(Object *obj)
445
+{
446
+ Lan9118PhyState *s = LAN9118_PHY(obj);
447
+
448
+ qdev_init_gpio_out(DEVICE(s), &s->irq, 1);
449
+}
450
+
451
+static const VMStateDescription vmstate_lan9118_phy = {
452
+ .name = "lan9118-phy",
453
+ .version_id = 1,
454
+ .minimum_version_id = 1,
455
+ .fields = (const VMStateField[]) {
456
+ VMSTATE_UINT16(control, Lan9118PhyState),
457
+ VMSTATE_UINT16(status, Lan9118PhyState),
458
+ VMSTATE_UINT16(advertise, Lan9118PhyState),
459
+ VMSTATE_UINT16(ints, Lan9118PhyState),
460
+ VMSTATE_UINT16(int_mask, Lan9118PhyState),
461
+ VMSTATE_BOOL(link_down, Lan9118PhyState),
462
+ VMSTATE_END_OF_LIST()
463
+ }
464
+};
465
+
466
+static void lan9118_phy_class_init(ObjectClass *klass, void *data)
467
+{
468
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
469
+ DeviceClass *dc = DEVICE_CLASS(klass);
470
+
471
+ rc->phases.hold = lan9118_phy_reset_hold;
472
+ dc->vmsd = &vmstate_lan9118_phy;
473
+}
474
+
475
+static const TypeInfo types[] = {
476
+ {
477
+ .name = TYPE_LAN9118_PHY,
478
+ .parent = TYPE_SYS_BUS_DEVICE,
479
+ .instance_size = sizeof(Lan9118PhyState),
480
+ .instance_init = lan9118_phy_init,
481
+ .class_init = lan9118_phy_class_init,
482
+ }
483
+};
484
+
485
+DEFINE_TYPES(types)
486
diff --git a/hw/net/Kconfig b/hw/net/Kconfig
487
index XXXXXXX..XXXXXXX 100644
488
--- a/hw/net/Kconfig
489
+++ b/hw/net/Kconfig
490
@@ -XXX,XX +XXX,XX @@ config VMXNET3_PCI
491
config SMC91C111
492
bool
493
494
+config LAN9118_PHY
495
+ bool
496
+
497
config LAN9118
498
bool
499
+ select LAN9118_PHY
500
select PTIMER
501
502
config NE2000_ISA
503
diff --git a/hw/net/meson.build b/hw/net/meson.build
504
index XXXXXXX..XXXXXXX 100644
505
--- a/hw/net/meson.build
506
+++ b/hw/net/meson.build
507
@@ -XXX,XX +XXX,XX @@ system_ss.add(when: 'CONFIG_VMXNET3_PCI', if_true: files('vmxnet3.c'))
508
509
system_ss.add(when: 'CONFIG_SMC91C111', if_true: files('smc91c111.c'))
510
system_ss.add(when: 'CONFIG_LAN9118', if_true: files('lan9118.c'))
511
+system_ss.add(when: 'CONFIG_LAN9118_PHY', if_true: files('lan9118_phy.c'))
512
system_ss.add(when: 'CONFIG_NE2000_ISA', if_true: files('ne2000-isa.c'))
513
system_ss.add(when: 'CONFIG_OPENCORES_ETH', if_true: files('opencores_eth.c'))
514
system_ss.add(when: 'CONFIG_XGMAC', if_true: files('xgmac.c'))
223
--
515
--
224
2.34.1
516
2.34.1
diff view generated by jsdifflib
New patch
1
From: Bernhard Beschow <shentey@gmail.com>
1
2
3
imx_fec models the same PHY as lan9118_phy. The code is almost the same with
4
imx_fec having more logging and tracing. Merge these improvements into
5
lan9118_phy and reuse in imx_fec to fix the code duplication.
6
7
Some migration state how resides in the new device model which breaks migration
8
compatibility for the following machines:
9
* imx25-pdk
10
* sabrelite
11
* mcimx7d-sabre
12
* mcimx6ul-evk
13
14
Signed-off-by: Bernhard Beschow <shentey@gmail.com>
15
Tested-by: Guenter Roeck <linux@roeck-us.net>
16
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
17
Message-id: 20241102125724.532843-3-shentey@gmail.com
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
---
20
include/hw/net/imx_fec.h | 9 ++-
21
hw/net/imx_fec.c | 146 ++++-----------------------------------
22
hw/net/lan9118_phy.c | 82 ++++++++++++++++------
23
hw/net/Kconfig | 1 +
24
hw/net/trace-events | 10 +--
25
5 files changed, 85 insertions(+), 163 deletions(-)
26
27
diff --git a/include/hw/net/imx_fec.h b/include/hw/net/imx_fec.h
28
index XXXXXXX..XXXXXXX 100644
29
--- a/include/hw/net/imx_fec.h
30
+++ b/include/hw/net/imx_fec.h
31
@@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(IMXFECState, IMX_FEC)
32
#define TYPE_IMX_ENET "imx.enet"
33
34
#include "hw/sysbus.h"
35
+#include "hw/net/lan9118_phy.h"
36
+#include "hw/irq.h"
37
#include "net/net.h"
38
39
#define ENET_EIR 1
40
@@ -XXX,XX +XXX,XX @@ struct IMXFECState {
41
uint32_t tx_descriptor[ENET_TX_RING_NUM];
42
uint32_t tx_ring_num;
43
44
- uint32_t phy_status;
45
- uint32_t phy_control;
46
- uint32_t phy_advertise;
47
- uint32_t phy_int;
48
- uint32_t phy_int_mask;
49
+ Lan9118PhyState mii;
50
+ IRQState mii_irq;
51
uint32_t phy_num;
52
bool phy_connected;
53
struct IMXFECState *phy_consumer;
54
diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c
55
index XXXXXXX..XXXXXXX 100644
56
--- a/hw/net/imx_fec.c
57
+++ b/hw/net/imx_fec.c
58
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_eth_txdescs = {
59
60
static const VMStateDescription vmstate_imx_eth = {
61
.name = TYPE_IMX_FEC,
62
- .version_id = 2,
63
- .minimum_version_id = 2,
64
+ .version_id = 3,
65
+ .minimum_version_id = 3,
66
.fields = (const VMStateField[]) {
67
VMSTATE_UINT32_ARRAY(regs, IMXFECState, ENET_MAX),
68
VMSTATE_UINT32(rx_descriptor, IMXFECState),
69
VMSTATE_UINT32(tx_descriptor[0], IMXFECState),
70
- VMSTATE_UINT32(phy_status, IMXFECState),
71
- VMSTATE_UINT32(phy_control, IMXFECState),
72
- VMSTATE_UINT32(phy_advertise, IMXFECState),
73
- VMSTATE_UINT32(phy_int, IMXFECState),
74
- VMSTATE_UINT32(phy_int_mask, IMXFECState),
75
VMSTATE_END_OF_LIST()
76
},
77
.subsections = (const VMStateDescription * const []) {
78
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx_eth = {
79
},
80
};
81
82
-#define PHY_INT_ENERGYON (1 << 7)
83
-#define PHY_INT_AUTONEG_COMPLETE (1 << 6)
84
-#define PHY_INT_FAULT (1 << 5)
85
-#define PHY_INT_DOWN (1 << 4)
86
-#define PHY_INT_AUTONEG_LP (1 << 3)
87
-#define PHY_INT_PARFAULT (1 << 2)
88
-#define PHY_INT_AUTONEG_PAGE (1 << 1)
89
-
90
static void imx_eth_update(IMXFECState *s);
91
92
/*
93
@@ -XXX,XX +XXX,XX @@ static void imx_eth_update(IMXFECState *s);
94
* For now we don't handle any GPIO/interrupt line, so the OS will
95
* have to poll for the PHY status.
96
*/
97
-static void imx_phy_update_irq(IMXFECState *s)
98
+static void imx_phy_update_irq(void *opaque, int n, int level)
99
{
100
- imx_eth_update(s);
101
-}
102
-
103
-static void imx_phy_update_link(IMXFECState *s)
104
-{
105
- /* Autonegotiation status mirrors link status. */
106
- if (qemu_get_queue(s->nic)->link_down) {
107
- trace_imx_phy_update_link("down");
108
- s->phy_status &= ~0x0024;
109
- s->phy_int |= PHY_INT_DOWN;
110
- } else {
111
- trace_imx_phy_update_link("up");
112
- s->phy_status |= 0x0024;
113
- s->phy_int |= PHY_INT_ENERGYON;
114
- s->phy_int |= PHY_INT_AUTONEG_COMPLETE;
115
- }
116
- imx_phy_update_irq(s);
117
+ imx_eth_update(opaque);
118
}
119
120
static void imx_eth_set_link(NetClientState *nc)
121
{
122
- imx_phy_update_link(IMX_FEC(qemu_get_nic_opaque(nc)));
123
-}
124
-
125
-static void imx_phy_reset(IMXFECState *s)
126
-{
127
- trace_imx_phy_reset();
128
-
129
- s->phy_status = 0x7809;
130
- s->phy_control = 0x3000;
131
- s->phy_advertise = 0x01e1;
132
- s->phy_int_mask = 0;
133
- s->phy_int = 0;
134
- imx_phy_update_link(s);
135
+ lan9118_phy_update_link(&IMX_FEC(qemu_get_nic_opaque(nc))->mii,
136
+ nc->link_down);
137
}
138
139
static uint32_t imx_phy_read(IMXFECState *s, int reg)
140
{
141
- uint32_t val;
142
uint32_t phy = reg / 32;
143
144
if (!s->phy_connected) {
145
@@ -XXX,XX +XXX,XX @@ static uint32_t imx_phy_read(IMXFECState *s, int reg)
146
147
reg %= 32;
148
149
- switch (reg) {
150
- case 0: /* Basic Control */
151
- val = s->phy_control;
152
- break;
153
- case 1: /* Basic Status */
154
- val = s->phy_status;
155
- break;
156
- case 2: /* ID1 */
157
- val = 0x0007;
158
- break;
159
- case 3: /* ID2 */
160
- val = 0xc0d1;
161
- break;
162
- case 4: /* Auto-neg advertisement */
163
- val = s->phy_advertise;
164
- break;
165
- case 5: /* Auto-neg Link Partner Ability */
166
- val = 0x0f71;
167
- break;
168
- case 6: /* Auto-neg Expansion */
169
- val = 1;
170
- break;
171
- case 29: /* Interrupt source. */
172
- val = s->phy_int;
173
- s->phy_int = 0;
174
- imx_phy_update_irq(s);
175
- break;
176
- case 30: /* Interrupt mask */
177
- val = s->phy_int_mask;
178
- break;
179
- case 17:
180
- case 18:
181
- case 27:
182
- case 31:
183
- qemu_log_mask(LOG_UNIMP, "[%s.phy]%s: reg %d not implemented\n",
184
- TYPE_IMX_FEC, __func__, reg);
185
- val = 0;
186
- break;
187
- default:
188
- qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n",
189
- TYPE_IMX_FEC, __func__, reg);
190
- val = 0;
191
- break;
192
- }
193
-
194
- trace_imx_phy_read(val, phy, reg);
195
-
196
- return val;
197
+ return lan9118_phy_read(&s->mii, reg);
198
}
199
200
static void imx_phy_write(IMXFECState *s, int reg, uint32_t val)
201
@@ -XXX,XX +XXX,XX @@ static void imx_phy_write(IMXFECState *s, int reg, uint32_t val)
202
203
reg %= 32;
204
205
- trace_imx_phy_write(val, phy, reg);
206
-
207
- switch (reg) {
208
- case 0: /* Basic Control */
209
- if (val & 0x8000) {
210
- imx_phy_reset(s);
211
- } else {
212
- s->phy_control = val & 0x7980;
213
- /* Complete autonegotiation immediately. */
214
- if (val & 0x1000) {
215
- s->phy_status |= 0x0020;
216
- }
217
- }
218
- break;
219
- case 4: /* Auto-neg advertisement */
220
- s->phy_advertise = (val & 0x2d7f) | 0x80;
221
- break;
222
- case 30: /* Interrupt mask */
223
- s->phy_int_mask = val & 0xff;
224
- imx_phy_update_irq(s);
225
- break;
226
- case 17:
227
- case 18:
228
- case 27:
229
- case 31:
230
- qemu_log_mask(LOG_UNIMP, "[%s.phy)%s: reg %d not implemented\n",
231
- TYPE_IMX_FEC, __func__, reg);
232
- break;
233
- default:
234
- qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n",
235
- TYPE_IMX_FEC, __func__, reg);
236
- break;
237
- }
238
+ lan9118_phy_write(&s->mii, reg, val);
239
}
240
241
static void imx_fec_read_bd(IMXFECBufDesc *bd, dma_addr_t addr)
242
@@ -XXX,XX +XXX,XX @@ static void imx_eth_reset(DeviceState *d)
243
244
s->rx_descriptor = 0;
245
memset(s->tx_descriptor, 0, sizeof(s->tx_descriptor));
246
-
247
- /* We also reset the PHY */
248
- imx_phy_reset(s);
249
}
250
251
static uint32_t imx_default_read(IMXFECState *s, uint32_t index)
252
@@ -XXX,XX +XXX,XX @@ static void imx_eth_realize(DeviceState *dev, Error **errp)
253
sysbus_init_irq(sbd, &s->irq[0]);
254
sysbus_init_irq(sbd, &s->irq[1]);
255
256
+ qemu_init_irq(&s->mii_irq, imx_phy_update_irq, s, 0);
257
+ object_initialize_child(OBJECT(s), "mii", &s->mii, TYPE_LAN9118_PHY);
258
+ if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(&s->mii), errp)) {
259
+ return;
260
+ }
261
+ qdev_connect_gpio_out(DEVICE(&s->mii), 0, &s->mii_irq);
262
+
263
qemu_macaddr_default_if_unset(&s->conf.macaddr);
264
265
s->nic = qemu_new_nic(&imx_eth_net_info, &s->conf,
266
diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c
267
index XXXXXXX..XXXXXXX 100644
268
--- a/hw/net/lan9118_phy.c
269
+++ b/hw/net/lan9118_phy.c
270
@@ -XXX,XX +XXX,XX @@
271
* Copyright (c) 2009 CodeSourcery, LLC.
272
* Written by Paul Brook
273
*
274
+ * Copyright (c) 2013 Jean-Christophe Dubois. <jcd@tribudubois.net>
275
+ *
276
* This code is licensed under the GNU GPL v2
277
*
278
* Contributions after 2012-01-13 are licensed under the terms of the
279
@@ -XXX,XX +XXX,XX @@
280
#include "hw/resettable.h"
281
#include "migration/vmstate.h"
282
#include "qemu/log.h"
283
+#include "trace.h"
284
285
#define PHY_INT_ENERGYON (1 << 7)
286
#define PHY_INT_AUTONEG_COMPLETE (1 << 6)
287
@@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg)
288
289
switch (reg) {
290
case 0: /* Basic Control */
291
- return s->control;
292
+ val = s->control;
293
+ break;
294
case 1: /* Basic Status */
295
- return s->status;
296
+ val = s->status;
297
+ break;
298
case 2: /* ID1 */
299
- return 0x0007;
300
+ val = 0x0007;
301
+ break;
302
case 3: /* ID2 */
303
- return 0xc0d1;
304
+ val = 0xc0d1;
305
+ break;
306
case 4: /* Auto-neg advertisement */
307
- return s->advertise;
308
+ val = s->advertise;
309
+ break;
310
case 5: /* Auto-neg Link Partner Ability */
311
- return 0x0f71;
312
+ val = 0x0f71;
313
+ break;
314
case 6: /* Auto-neg Expansion */
315
- return 1;
316
- /* TODO 17, 18, 27, 29, 30, 31 */
317
+ val = 1;
318
+ break;
319
case 29: /* Interrupt source. */
320
val = s->ints;
321
s->ints = 0;
322
lan9118_phy_update_irq(s);
323
- return val;
324
+ break;
325
case 30: /* Interrupt mask */
326
- return s->int_mask;
327
+ val = s->int_mask;
328
+ break;
329
+ case 17:
330
+ case 18:
331
+ case 27:
332
+ case 31:
333
+ qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
334
+ __func__, reg);
335
+ val = 0;
336
+ break;
337
default:
338
- qemu_log_mask(LOG_GUEST_ERROR,
339
- "lan9118_phy_read: PHY read reg %d\n", reg);
340
- return 0;
341
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
342
+ __func__, reg);
343
+ val = 0;
344
+ break;
345
}
346
+
347
+ trace_lan9118_phy_read(val, reg);
348
+
349
+ return val;
350
}
351
352
void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val)
353
{
354
+ trace_lan9118_phy_write(val, reg);
355
+
356
switch (reg) {
357
case 0: /* Basic Control */
358
if (val & 0x8000) {
359
lan9118_phy_reset(s);
360
- break;
361
- }
362
- s->control = val & 0x7980;
363
- /* Complete autonegotiation immediately. */
364
- if (val & 0x1000) {
365
- s->status |= 0x0020;
366
+ } else {
367
+ s->control = val & 0x7980;
368
+ /* Complete autonegotiation immediately. */
369
+ if (val & 0x1000) {
370
+ s->status |= 0x0020;
371
+ }
372
}
373
break;
374
case 4: /* Auto-neg advertisement */
375
s->advertise = (val & 0x2d7f) | 0x80;
376
break;
377
- /* TODO 17, 18, 27, 31 */
378
case 30: /* Interrupt mask */
379
s->int_mask = val & 0xff;
380
lan9118_phy_update_irq(s);
381
break;
382
+ case 17:
383
+ case 18:
384
+ case 27:
385
+ case 31:
386
+ qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
387
+ __func__, reg);
388
+ break;
389
default:
390
- qemu_log_mask(LOG_GUEST_ERROR,
391
- "lan9118_phy_write: PHY write reg %d = 0x%04x\n", reg, val);
392
+ qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
393
+ __func__, reg);
394
+ break;
395
}
396
}
397
398
@@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down)
399
400
/* Autonegotiation status mirrors link status. */
401
if (link_down) {
402
+ trace_lan9118_phy_update_link("down");
403
s->status &= ~0x0024;
404
s->ints |= PHY_INT_DOWN;
405
} else {
406
+ trace_lan9118_phy_update_link("up");
407
s->status |= 0x0024;
408
s->ints |= PHY_INT_ENERGYON;
409
s->ints |= PHY_INT_AUTONEG_COMPLETE;
410
@@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down)
411
412
void lan9118_phy_reset(Lan9118PhyState *s)
413
{
414
+ trace_lan9118_phy_reset();
415
+
416
s->control = 0x3000;
417
s->status = 0x7809;
418
s->advertise = 0x01e1;
419
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_lan9118_phy = {
420
.version_id = 1,
421
.minimum_version_id = 1,
422
.fields = (const VMStateField[]) {
423
- VMSTATE_UINT16(control, Lan9118PhyState),
424
VMSTATE_UINT16(status, Lan9118PhyState),
425
+ VMSTATE_UINT16(control, Lan9118PhyState),
426
VMSTATE_UINT16(advertise, Lan9118PhyState),
427
VMSTATE_UINT16(ints, Lan9118PhyState),
428
VMSTATE_UINT16(int_mask, Lan9118PhyState),
429
diff --git a/hw/net/Kconfig b/hw/net/Kconfig
430
index XXXXXXX..XXXXXXX 100644
431
--- a/hw/net/Kconfig
432
+++ b/hw/net/Kconfig
433
@@ -XXX,XX +XXX,XX @@ config ALLWINNER_SUN8I_EMAC
434
435
config IMX_FEC
436
bool
437
+ select LAN9118_PHY
438
439
config CADENCE
440
bool
441
diff --git a/hw/net/trace-events b/hw/net/trace-events
442
index XXXXXXX..XXXXXXX 100644
443
--- a/hw/net/trace-events
444
+++ b/hw/net/trace-events
445
@@ -XXX,XX +XXX,XX @@ allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u"
446
allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64
447
allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64
448
449
+# lan9118_phy.c
450
+lan9118_phy_read(uint16_t val, int reg) "[0x%02x] -> 0x%04" PRIx16
451
+lan9118_phy_write(uint16_t val, int reg) "[0x%02x] <- 0x%04" PRIx16
452
+lan9118_phy_update_link(const char *s) "%s"
453
+lan9118_phy_reset(void) ""
454
+
455
# lance.c
456
lance_mem_readw(uint64_t addr, uint32_t ret) "addr=0x%"PRIx64"val=0x%04x"
457
lance_mem_writew(uint64_t addr, uint32_t val) "addr=0x%"PRIx64"val=0x%04x"
458
@@ -XXX,XX +XXX,XX @@ i82596_set_multicast(uint16_t count) "Added %d multicast entries"
459
i82596_channel_attention(void *s) "%p: Received CHANNEL ATTENTION"
460
461
# imx_fec.c
462
-imx_phy_read(uint32_t val, int phy, int reg) "0x%04"PRIx32" <= phy[%d].reg[%d]"
463
imx_phy_read_num(int phy, int configured) "read request from unconfigured phy %d (configured %d)"
464
-imx_phy_write(uint32_t val, int phy, int reg) "0x%04"PRIx32" => phy[%d].reg[%d]"
465
imx_phy_write_num(int phy, int configured) "write request to unconfigured phy %d (configured %d)"
466
-imx_phy_update_link(const char *s) "%s"
467
-imx_phy_reset(void) ""
468
imx_fec_read_bd(uint64_t addr, int flags, int len, int data) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x"
469
imx_enet_read_bd(uint64_t addr, int flags, int len, int data, int options, int status) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x option 0x%04x status 0x%04x"
470
imx_eth_tx_bd_busy(void) "tx_bd ran out of descriptors to transmit"
471
--
472
2.34.1
diff view generated by jsdifflib
New patch
1
From: Bernhard Beschow <shentey@gmail.com>
1
2
3
Turns 0x70 into 0xe0 (== 0x70 << 1) which adds the missing MII_ANLPAR_TX and
4
fixes the MSB of selector field to be zero, as specified in the datasheet.
5
6
Fixes: 2a424990170b "LAN9118 emulation"
7
Signed-off-by: Bernhard Beschow <shentey@gmail.com>
8
Tested-by: Guenter Roeck <linux@roeck-us.net>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Message-id: 20241102125724.532843-4-shentey@gmail.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
hw/net/lan9118_phy.c | 2 +-
14
1 file changed, 1 insertion(+), 1 deletion(-)
15
16
diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c
17
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/net/lan9118_phy.c
19
+++ b/hw/net/lan9118_phy.c
20
@@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg)
21
val = s->advertise;
22
break;
23
case 5: /* Auto-neg Link Partner Ability */
24
- val = 0x0f71;
25
+ val = 0x0fe1;
26
break;
27
case 6: /* Auto-neg Expansion */
28
val = 1;
29
--
30
2.34.1
diff view generated by jsdifflib
New patch
1
From: Bernhard Beschow <shentey@gmail.com>
1
2
3
Prefer named constants over magic values for better readability.
4
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Bernhard Beschow <shentey@gmail.com>
7
Tested-by: Guenter Roeck <linux@roeck-us.net>
8
Message-id: 20241102125724.532843-5-shentey@gmail.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
include/hw/net/mii.h | 6 +++++
12
hw/net/lan9118_phy.c | 63 ++++++++++++++++++++++++++++----------------
13
2 files changed, 46 insertions(+), 23 deletions(-)
14
15
diff --git a/include/hw/net/mii.h b/include/hw/net/mii.h
16
index XXXXXXX..XXXXXXX 100644
17
--- a/include/hw/net/mii.h
18
+++ b/include/hw/net/mii.h
19
@@ -XXX,XX +XXX,XX @@
20
#define MII_BMSR_JABBER (1 << 1) /* Jabber detected */
21
#define MII_BMSR_EXTCAP (1 << 0) /* Ext-reg capability */
22
23
+#define MII_ANAR_RFAULT (1 << 13) /* Say we can detect faults */
24
#define MII_ANAR_PAUSE_ASYM (1 << 11) /* Try for asymmetric pause */
25
#define MII_ANAR_PAUSE (1 << 10) /* Try for pause */
26
#define MII_ANAR_TXFD (1 << 8)
27
@@ -XXX,XX +XXX,XX @@
28
#define MII_ANAR_10FD (1 << 6)
29
#define MII_ANAR_10 (1 << 5)
30
#define MII_ANAR_CSMACD (1 << 0)
31
+#define MII_ANAR_SELECT (0x001f) /* Selector bits */
32
33
#define MII_ANLPAR_ACK (1 << 14)
34
#define MII_ANLPAR_PAUSEASY (1 << 11) /* can pause asymmetrically */
35
@@ -XXX,XX +XXX,XX @@
36
#define RTL8201CP_PHYID1 0x0000
37
#define RTL8201CP_PHYID2 0x8201
38
39
+/* SMSC LAN9118 */
40
+#define SMSCLAN9118_PHYID1 0x0007
41
+#define SMSCLAN9118_PHYID2 0xc0d1
42
+
43
/* RealTek 8211E */
44
#define RTL8211E_PHYID1 0x001c
45
#define RTL8211E_PHYID2 0xc915
46
diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c
47
index XXXXXXX..XXXXXXX 100644
48
--- a/hw/net/lan9118_phy.c
49
+++ b/hw/net/lan9118_phy.c
50
@@ -XXX,XX +XXX,XX @@
51
52
#include "qemu/osdep.h"
53
#include "hw/net/lan9118_phy.h"
54
+#include "hw/net/mii.h"
55
#include "hw/irq.h"
56
#include "hw/resettable.h"
57
#include "migration/vmstate.h"
58
@@ -XXX,XX +XXX,XX @@ uint16_t lan9118_phy_read(Lan9118PhyState *s, int reg)
59
uint16_t val;
60
61
switch (reg) {
62
- case 0: /* Basic Control */
63
+ case MII_BMCR:
64
val = s->control;
65
break;
66
- case 1: /* Basic Status */
67
+ case MII_BMSR:
68
val = s->status;
69
break;
70
- case 2: /* ID1 */
71
- val = 0x0007;
72
+ case MII_PHYID1:
73
+ val = SMSCLAN9118_PHYID1;
74
break;
75
- case 3: /* ID2 */
76
- val = 0xc0d1;
77
+ case MII_PHYID2:
78
+ val = SMSCLAN9118_PHYID2;
79
break;
80
- case 4: /* Auto-neg advertisement */
81
+ case MII_ANAR:
82
val = s->advertise;
83
break;
84
- case 5: /* Auto-neg Link Partner Ability */
85
- val = 0x0fe1;
86
+ case MII_ANLPAR:
87
+ val = MII_ANLPAR_PAUSEASY | MII_ANLPAR_PAUSE | MII_ANLPAR_T4 |
88
+ MII_ANLPAR_TXFD | MII_ANLPAR_TX | MII_ANLPAR_10FD |
89
+ MII_ANLPAR_10 | MII_ANLPAR_CSMACD;
90
break;
91
- case 6: /* Auto-neg Expansion */
92
- val = 1;
93
+ case MII_ANER:
94
+ val = MII_ANER_NWAY;
95
break;
96
case 29: /* Interrupt source. */
97
val = s->ints;
98
@@ -XXX,XX +XXX,XX @@ void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val)
99
trace_lan9118_phy_write(val, reg);
100
101
switch (reg) {
102
- case 0: /* Basic Control */
103
- if (val & 0x8000) {
104
+ case MII_BMCR:
105
+ if (val & MII_BMCR_RESET) {
106
lan9118_phy_reset(s);
107
} else {
108
- s->control = val & 0x7980;
109
+ s->control = val & (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 |
110
+ MII_BMCR_AUTOEN | MII_BMCR_PDOWN | MII_BMCR_FD |
111
+ MII_BMCR_CTST);
112
/* Complete autonegotiation immediately. */
113
- if (val & 0x1000) {
114
- s->status |= 0x0020;
115
+ if (val & MII_BMCR_AUTOEN) {
116
+ s->status |= MII_BMSR_AN_COMP;
117
}
118
}
119
break;
120
- case 4: /* Auto-neg advertisement */
121
- s->advertise = (val & 0x2d7f) | 0x80;
122
+ case MII_ANAR:
123
+ s->advertise = (val & (MII_ANAR_RFAULT | MII_ANAR_PAUSE_ASYM |
124
+ MII_ANAR_PAUSE | MII_ANAR_10FD | MII_ANAR_10 |
125
+ MII_ANAR_SELECT))
126
+ | MII_ANAR_TX;
127
break;
128
case 30: /* Interrupt mask */
129
s->int_mask = val & 0xff;
130
@@ -XXX,XX +XXX,XX @@ void lan9118_phy_update_link(Lan9118PhyState *s, bool link_down)
131
/* Autonegotiation status mirrors link status. */
132
if (link_down) {
133
trace_lan9118_phy_update_link("down");
134
- s->status &= ~0x0024;
135
+ s->status &= ~(MII_BMSR_AN_COMP | MII_BMSR_LINK_ST);
136
s->ints |= PHY_INT_DOWN;
137
} else {
138
trace_lan9118_phy_update_link("up");
139
- s->status |= 0x0024;
140
+ s->status |= MII_BMSR_AN_COMP | MII_BMSR_LINK_ST;
141
s->ints |= PHY_INT_ENERGYON;
142
s->ints |= PHY_INT_AUTONEG_COMPLETE;
143
}
144
@@ -XXX,XX +XXX,XX @@ void lan9118_phy_reset(Lan9118PhyState *s)
145
{
146
trace_lan9118_phy_reset();
147
148
- s->control = 0x3000;
149
- s->status = 0x7809;
150
- s->advertise = 0x01e1;
151
+ s->control = MII_BMCR_AUTOEN | MII_BMCR_SPEED100;
152
+ s->status = MII_BMSR_100TX_FD
153
+ | MII_BMSR_100TX_HD
154
+ | MII_BMSR_10T_FD
155
+ | MII_BMSR_10T_HD
156
+ | MII_BMSR_AUTONEG
157
+ | MII_BMSR_EXTCAP;
158
+ s->advertise = MII_ANAR_TXFD
159
+ | MII_ANAR_TX
160
+ | MII_ANAR_10FD
161
+ | MII_ANAR_10
162
+ | MII_ANAR_CSMACD;
163
s->int_mask = 0;
164
s->ints = 0;
165
lan9118_phy_update_link(s, s->link_down);
166
--
167
2.34.1
diff view generated by jsdifflib
New patch
1
From: Bernhard Beschow <shentey@gmail.com>
1
2
3
The real device advertises this mode and the device model already advertises
4
100 mbps half duplex and 10 mbps full+half duplex. So advertise this mode to
5
make the model more realistic.
6
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Bernhard Beschow <shentey@gmail.com>
9
Tested-by: Guenter Roeck <linux@roeck-us.net>
10
Message-id: 20241102125724.532843-6-shentey@gmail.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
hw/net/lan9118_phy.c | 4 ++--
14
1 file changed, 2 insertions(+), 2 deletions(-)
15
16
diff --git a/hw/net/lan9118_phy.c b/hw/net/lan9118_phy.c
17
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/net/lan9118_phy.c
19
+++ b/hw/net/lan9118_phy.c
20
@@ -XXX,XX +XXX,XX @@ void lan9118_phy_write(Lan9118PhyState *s, int reg, uint16_t val)
21
break;
22
case MII_ANAR:
23
s->advertise = (val & (MII_ANAR_RFAULT | MII_ANAR_PAUSE_ASYM |
24
- MII_ANAR_PAUSE | MII_ANAR_10FD | MII_ANAR_10 |
25
- MII_ANAR_SELECT))
26
+ MII_ANAR_PAUSE | MII_ANAR_TXFD | MII_ANAR_10FD |
27
+ MII_ANAR_10 | MII_ANAR_SELECT))
28
| MII_ANAR_TX;
29
break;
30
case 30: /* Interrupt mask */
31
--
32
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
For IEEE fused multiply-add, the (0 * inf) + NaN case should raise
2
Invalid for the multiplication of 0 by infinity. Currently we handle
3
this in the per-architecture ifdef ladder in pickNaNMulAdd().
4
However, since this isn't really architecture specific we can hoist
5
it up to the generic code.
2
6
3
They are always evaluated to 1.
7
For the cases where the infzero test in pickNaNMulAdd was
8
returning 2, we can delete the check entirely and allow the
9
code to fall into the normal pick-a-NaN handling, because this
10
will return 2 anyway (input 'c' being the only NaN in this case).
11
For the cases where infzero was returning 3 to indicate "return
12
the default NaN", we must retain that "return 3".
4
13
5
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
14
For Arm, this looks like it might be a behaviour change because we
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
used to set float_flag_invalid | float_flag_invalid_imz only if C is
7
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
16
a quiet NaN. However, it is not, because Arm target code never looks
8
Message-id: 20240307-elf2dmp-v4-1-4f324ad4d99d@daynix.com
17
at float_flag_invalid_imz, and for the (0 * inf) + SNaN case we
18
already raised float_flag_invalid via the "abc_mask &
19
float_cmask_snan" check in pick_nan_muladd.
20
21
For any target architecture using the "default implementation" at the
22
bottom of the ifdef, this is a behaviour change but will be fixing a
23
bug (where we failed to raise the Invalid exception for (0 * inf +
24
QNaN). The architectures using the default case are:
25
* hppa
26
* i386
27
* sh4
28
* tricore
29
30
The x86, Tricore and SH4 CPU architecture manuals are clear that this
31
should have raised Invalid; HPPA is a bit vaguer but still seems
32
clear enough.
33
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
34
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
35
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
36
Message-id: 20241202131347.498124-2-peter.maydell@linaro.org
10
---
37
---
11
contrib/elf2dmp/pdb.c | 14 +++-----------
38
fpu/softfloat-parts.c.inc | 13 +++++++------
12
1 file changed, 3 insertions(+), 11 deletions(-)
39
fpu/softfloat-specialize.c.inc | 29 +----------------------------
40
2 files changed, 8 insertions(+), 34 deletions(-)
13
41
14
diff --git a/contrib/elf2dmp/pdb.c b/contrib/elf2dmp/pdb.c
42
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
15
index XXXXXXX..XXXXXXX 100644
43
index XXXXXXX..XXXXXXX 100644
16
--- a/contrib/elf2dmp/pdb.c
44
--- a/fpu/softfloat-parts.c.inc
17
+++ b/contrib/elf2dmp/pdb.c
45
+++ b/fpu/softfloat-parts.c.inc
18
@@ -XXX,XX +XXX,XX @@ static int pdb_init_segments(struct pdb_reader *r)
46
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
19
47
int ab_mask, int abc_mask)
20
static int pdb_init_symbols(struct pdb_reader *r)
21
{
48
{
22
- int err = 0;
49
int which;
23
PDB_SYMBOLS *symbols;
50
+ bool infzero = (ab_mask == float_cmask_infzero);
24
51
25
symbols = pdb_ds_read_file(r, 3);
52
if (unlikely(abc_mask & float_cmask_snan)) {
26
@@ -XXX,XX +XXX,XX @@ static int pdb_init_symbols(struct pdb_reader *r)
53
float_raise(float_flag_invalid | float_flag_invalid_snan, s);
27
/* Read global symbol table */
28
r->modimage = pdb_ds_read_file(r, symbols->gsym_file);
29
if (!r->modimage) {
30
- err = 1;
31
goto out_symbols;
32
}
54
}
33
55
34
@@ -XXX,XX +XXX,XX @@ static int pdb_init_symbols(struct pdb_reader *r)
56
- which = pickNaNMulAdd(a->cls, b->cls, c->cls,
35
out_symbols:
57
- ab_mask == float_cmask_infzero, s);
36
g_free(symbols);
58
+ if (infzero) {
37
59
+ /* This is (0 * inf) + NaN or (inf * 0) + NaN */
38
- return err;
60
+ float_raise(float_flag_invalid | float_flag_invalid_imz, s);
39
+ return 1;
61
+ }
40
}
62
+
41
63
+ which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s);
42
static int pdb_reader_ds_init(struct pdb_reader *r, PDB_DS_HEADER *hdr)
64
43
@@ -XXX,XX +XXX,XX @@ static int pdb_reader_ds_init(struct pdb_reader *r, PDB_DS_HEADER *hdr)
65
if (s->default_nan_mode || which == 3) {
44
66
- /*
45
static int pdb_reader_init(struct pdb_reader *r, void *data)
67
- * Note that this check is after pickNaNMulAdd so that function
46
{
68
- * has an opportunity to set the Invalid flag for infzero.
47
- int err = 0;
69
- */
48
const char pdb7[] = "Microsoft C/C++ MSF 7.00";
70
parts_default_nan(a, s);
49
71
return a;
50
if (memcmp(data, pdb7, sizeof(pdb7) - 1)) {
51
@@ -XXX,XX +XXX,XX @@ static int pdb_reader_init(struct pdb_reader *r, void *data)
52
53
r->ds.root = pdb_ds_read_file(r, 1);
54
if (!r->ds.root) {
55
- err = 1;
56
goto out_ds;
57
}
72
}
58
73
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
59
if (pdb_init_symbols(r)) {
74
index XXXXXXX..XXXXXXX 100644
60
- err = 1;
75
--- a/fpu/softfloat-specialize.c.inc
61
goto out_root;
76
+++ b/fpu/softfloat-specialize.c.inc
77
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
78
* the default NaN
79
*/
80
if (infzero && is_qnan(c_cls)) {
81
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
82
return 3;
62
}
83
}
63
84
64
if (pdb_init_segments(r)) {
85
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
65
- err = 1;
86
* case sets InvalidOp and returns the default NaN
66
goto out_sym;
87
*/
88
if (infzero) {
89
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
90
return 3;
91
}
92
/* Prefer sNaN over qNaN, in the a, b, c order. */
93
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
94
* For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan)
95
* case sets InvalidOp and returns the input value 'c'
96
*/
97
- if (infzero) {
98
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
99
- return 2;
100
- }
101
/* Prefer sNaN over qNaN, in the c, a, b order. */
102
if (is_snan(c_cls)) {
103
return 2;
104
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
105
* For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
106
* case sets InvalidOp and returns the input value 'c'
107
*/
108
- if (infzero) {
109
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
110
- return 2;
111
- }
112
+
113
/* Prefer sNaN over qNaN, in the c, a, b order. */
114
if (is_snan(c_cls)) {
115
return 2;
116
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
117
* to return an input NaN if we have one (ie c) rather than generating
118
* a default NaN
119
*/
120
- if (infzero) {
121
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
122
- return 2;
123
- }
124
125
/* If fRA is a NaN return it; otherwise if fRB is a NaN return it;
126
* otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB
127
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
128
return 1;
67
}
129
}
68
130
#elif defined(TARGET_RISCV)
69
@@ -XXX,XX +XXX,XX @@ out_root:
131
- /* For RISC-V, InvalidOp is set when multiplicands are Inf and zero */
70
out_ds:
132
- if (infzero) {
71
pdb_reader_ds_exit(r);
133
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
72
134
- }
73
- return err;
135
return 3; /* default NaN */
74
+ return 1;
136
#elif defined(TARGET_S390X)
75
}
137
if (infzero) {
76
138
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
77
static void pdb_reader_exit(struct pdb_reader *r)
139
return 3;
78
@@ -XXX,XX +XXX,XX @@ static void pdb_reader_exit(struct pdb_reader *r)
79
int pdb_init_from_file(const char *name, struct pdb_reader *reader)
80
{
81
GError *gerr = NULL;
82
- int err = 0;
83
void *map;
84
85
reader->gmf = g_mapped_file_new(name, TRUE, &gerr);
86
@@ -XXX,XX +XXX,XX @@ int pdb_init_from_file(const char *name, struct pdb_reader *reader)
87
reader->file_size = g_mapped_file_get_length(reader->gmf);
88
map = g_mapped_file_get_contents(reader->gmf);
89
if (pdb_reader_init(reader, map)) {
90
- err = 1;
91
goto out_unmap;
92
}
140
}
93
141
94
@@ -XXX,XX +XXX,XX @@ int pdb_init_from_file(const char *name, struct pdb_reader *reader)
142
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
95
out_unmap:
143
return 2;
96
g_mapped_file_unref(reader->gmf);
144
}
97
145
#elif defined(TARGET_SPARC)
98
- return err;
146
- /* For (inf,0,nan) return c. */
99
+ return 1;
147
- if (infzero) {
100
}
148
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
101
149
- return 2;
102
void pdb_exit(struct pdb_reader *reader)
150
- }
151
/* Prefer SNaN over QNaN, order C, B, A. */
152
if (is_snan(c_cls)) {
153
return 2;
154
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
155
* For Xtensa, the (inf,zero,nan) case sets InvalidOp and returns
156
* an input NaN if we have one (ie c).
157
*/
158
- if (infzero) {
159
- float_raise(float_flag_invalid | float_flag_invalid_imz, status);
160
- return 2;
161
- }
162
if (status->use_first_nan) {
163
if (is_nan(a_cls)) {
164
return 0;
103
--
165
--
104
2.34.1
166
2.34.1
diff view generated by jsdifflib
New patch
1
If the target sets default_nan_mode then we're always going to return
2
the default NaN, and pickNaNMulAdd() no longer has any side effects.
3
For consistency with pickNaN(), check for default_nan_mode before
4
calling pickNaNMulAdd().
1
5
6
When we convert pickNaNMulAdd() to allow runtime selection of the NaN
7
propagation rule, this means we won't have to make the targets which
8
use default_nan_mode also set a propagation rule.
9
10
Since RiscV always uses default_nan_mode, this allows us to remove
11
its ifdef case from pickNaNMulAdd().
12
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
15
Message-id: 20241202131347.498124-3-peter.maydell@linaro.org
16
---
17
fpu/softfloat-parts.c.inc | 8 ++++++--
18
fpu/softfloat-specialize.c.inc | 9 +++++++--
19
2 files changed, 13 insertions(+), 4 deletions(-)
20
21
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
22
index XXXXXXX..XXXXXXX 100644
23
--- a/fpu/softfloat-parts.c.inc
24
+++ b/fpu/softfloat-parts.c.inc
25
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
26
float_raise(float_flag_invalid | float_flag_invalid_imz, s);
27
}
28
29
- which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s);
30
+ if (s->default_nan_mode) {
31
+ which = 3;
32
+ } else {
33
+ which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s);
34
+ }
35
36
- if (s->default_nan_mode || which == 3) {
37
+ if (which == 3) {
38
parts_default_nan(a, s);
39
return a;
40
}
41
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
42
index XXXXXXX..XXXXXXX 100644
43
--- a/fpu/softfloat-specialize.c.inc
44
+++ b/fpu/softfloat-specialize.c.inc
45
@@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls,
46
static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
47
bool infzero, float_status *status)
48
{
49
+ /*
50
+ * We guarantee not to require the target to tell us how to
51
+ * pick a NaN if we're always returning the default NaN.
52
+ * But if we're not in default-NaN mode then the target must
53
+ * specify.
54
+ */
55
+ assert(!status->default_nan_mode);
56
#if defined(TARGET_ARM)
57
/* For ARM, the (inf,zero,qnan) case sets InvalidOp and returns
58
* the default NaN
59
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
60
} else {
61
return 1;
62
}
63
-#elif defined(TARGET_RISCV)
64
- return 3; /* default NaN */
65
#elif defined(TARGET_S390X)
66
if (infzero) {
67
return 3;
68
--
69
2.34.1
diff view generated by jsdifflib
New patch
1
1
IEEE 758 does not define a fixed rule for what NaN to return in
2
the case of a fused multiply-add of inf * 0 + NaN. Different
3
architectures thus do different things:
4
* some return the default NaN
5
* some return the input NaN
6
* Arm returns the default NaN if the input NaN is quiet,
7
and the input NaN if it is signalling
8
9
We want to make this logic be runtime selected rather than
10
hardcoded into the binary, because:
11
* this will let us have multiple targets in one QEMU binary
12
* the Arm FEAT_AFP architectural feature includes letting
13
the guest select a NaN propagation rule at runtime
14
15
In this commit we add an enum for the propagation rule, the field in
16
float_status, and the corresponding getters and setters. We change
17
pickNaNMulAdd to honour this, but because all targets still leave
18
this field at its default 0 value, the fallback logic will pick the
19
rule type with the old ifdef ladder.
20
21
Note that four architectures both use the muladd softfloat functions
22
and did not have a branch of the ifdef ladder to specify their
23
behaviour (and so were ending up with the "default" case, probably
24
wrongly): i386, HPPA, SH4 and Tricore. SH4 and Tricore both set
25
default_nan_mode, and so will never get into pickNaNMulAdd(). For
26
HPPA and i386 we retain the same behaviour as the old default-case,
27
which is to not ever return the default NaN. This might not be
28
correct but it is not a behaviour change.
29
30
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
31
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
32
Message-id: 20241202131347.498124-4-peter.maydell@linaro.org
33
---
34
include/fpu/softfloat-helpers.h | 11 ++++
35
include/fpu/softfloat-types.h | 23 +++++++++
36
fpu/softfloat-specialize.c.inc | 91 ++++++++++++++++++++++-----------
37
3 files changed, 95 insertions(+), 30 deletions(-)
38
39
diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h
40
index XXXXXXX..XXXXXXX 100644
41
--- a/include/fpu/softfloat-helpers.h
42
+++ b/include/fpu/softfloat-helpers.h
43
@@ -XXX,XX +XXX,XX @@ static inline void set_float_2nan_prop_rule(Float2NaNPropRule rule,
44
status->float_2nan_prop_rule = rule;
45
}
46
47
+static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule,
48
+ float_status *status)
49
+{
50
+ status->float_infzeronan_rule = rule;
51
+}
52
+
53
static inline void set_flush_to_zero(bool val, float_status *status)
54
{
55
status->flush_to_zero = val;
56
@@ -XXX,XX +XXX,XX @@ static inline Float2NaNPropRule get_float_2nan_prop_rule(float_status *status)
57
return status->float_2nan_prop_rule;
58
}
59
60
+static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status)
61
+{
62
+ return status->float_infzeronan_rule;
63
+}
64
+
65
static inline bool get_flush_to_zero(float_status *status)
66
{
67
return status->flush_to_zero;
68
diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h
69
index XXXXXXX..XXXXXXX 100644
70
--- a/include/fpu/softfloat-types.h
71
+++ b/include/fpu/softfloat-types.h
72
@@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) {
73
float_2nan_prop_x87,
74
} Float2NaNPropRule;
75
76
+/*
77
+ * Rule for result of fused multiply-add 0 * Inf + NaN.
78
+ * This must be a NaN, but implementations differ on whether this
79
+ * is the input NaN or the default NaN.
80
+ *
81
+ * You don't need to set this if default_nan_mode is enabled.
82
+ * When not in default-NaN mode, it is an error for the target
83
+ * not to set the rule in float_status if it uses muladd, and we
84
+ * will assert if we need to handle an input NaN and no rule was
85
+ * selected.
86
+ */
87
+typedef enum __attribute__((__packed__)) {
88
+ /* No propagation rule specified */
89
+ float_infzeronan_none = 0,
90
+ /* Result is never the default NaN (so always the input NaN) */
91
+ float_infzeronan_dnan_never,
92
+ /* Result is always the default NaN */
93
+ float_infzeronan_dnan_always,
94
+ /* Result is the default NaN if the input NaN is quiet */
95
+ float_infzeronan_dnan_if_qnan,
96
+} FloatInfZeroNaNRule;
97
+
98
/*
99
* Floating Point Status. Individual architectures may maintain
100
* several versions of float_status for different functions. The
101
@@ -XXX,XX +XXX,XX @@ typedef struct float_status {
102
FloatRoundMode float_rounding_mode;
103
FloatX80RoundPrec floatx80_rounding_precision;
104
Float2NaNPropRule float_2nan_prop_rule;
105
+ FloatInfZeroNaNRule float_infzeronan_rule;
106
bool tininess_before_rounding;
107
/* should denormalised results go to zero and set the inexact flag? */
108
bool flush_to_zero;
109
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
110
index XXXXXXX..XXXXXXX 100644
111
--- a/fpu/softfloat-specialize.c.inc
112
+++ b/fpu/softfloat-specialize.c.inc
113
@@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls,
114
static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
115
bool infzero, float_status *status)
116
{
117
+ FloatInfZeroNaNRule rule = status->float_infzeronan_rule;
118
+
119
/*
120
* We guarantee not to require the target to tell us how to
121
* pick a NaN if we're always returning the default NaN.
122
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
123
* specify.
124
*/
125
assert(!status->default_nan_mode);
126
+
127
+ if (rule == float_infzeronan_none) {
128
+ /*
129
+ * Temporarily fall back to ifdef ladder
130
+ */
131
#if defined(TARGET_ARM)
132
- /* For ARM, the (inf,zero,qnan) case sets InvalidOp and returns
133
- * the default NaN
134
- */
135
- if (infzero && is_qnan(c_cls)) {
136
- return 3;
137
+ /*
138
+ * For ARM, the (inf,zero,qnan) case returns the default NaN,
139
+ * but (inf,zero,snan) returns the input NaN.
140
+ */
141
+ rule = float_infzeronan_dnan_if_qnan;
142
+#elif defined(TARGET_MIPS)
143
+ if (snan_bit_is_one(status)) {
144
+ /*
145
+ * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan)
146
+ * case sets InvalidOp and returns the default NaN
147
+ */
148
+ rule = float_infzeronan_dnan_always;
149
+ } else {
150
+ /*
151
+ * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan)
152
+ * case sets InvalidOp and returns the input value 'c'
153
+ */
154
+ rule = float_infzeronan_dnan_never;
155
+ }
156
+#elif defined(TARGET_PPC) || defined(TARGET_SPARC) || \
157
+ defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \
158
+ defined(TARGET_I386) || defined(TARGET_LOONGARCH)
159
+ /*
160
+ * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
161
+ * case sets InvalidOp and returns the input value 'c'
162
+ */
163
+ /*
164
+ * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer
165
+ * to return an input NaN if we have one (ie c) rather than generating
166
+ * a default NaN
167
+ */
168
+ rule = float_infzeronan_dnan_never;
169
+#elif defined(TARGET_S390X)
170
+ rule = float_infzeronan_dnan_always;
171
+#endif
172
}
173
174
+ if (infzero) {
175
+ /*
176
+ * Inf * 0 + NaN -- some implementations return the default NaN here,
177
+ * and some return the input NaN.
178
+ */
179
+ switch (rule) {
180
+ case float_infzeronan_dnan_never:
181
+ return 2;
182
+ case float_infzeronan_dnan_always:
183
+ return 3;
184
+ case float_infzeronan_dnan_if_qnan:
185
+ return is_qnan(c_cls) ? 3 : 2;
186
+ default:
187
+ g_assert_not_reached();
188
+ }
189
+ }
190
+
191
+#if defined(TARGET_ARM)
192
+
193
/* This looks different from the ARM ARM pseudocode, because the ARM ARM
194
* puts the operands to a fused mac operation (a*b)+c in the order c,a,b.
195
*/
196
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
197
}
198
#elif defined(TARGET_MIPS)
199
if (snan_bit_is_one(status)) {
200
- /*
201
- * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan)
202
- * case sets InvalidOp and returns the default NaN
203
- */
204
- if (infzero) {
205
- return 3;
206
- }
207
/* Prefer sNaN over qNaN, in the a, b, c order. */
208
if (is_snan(a_cls)) {
209
return 0;
210
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
211
return 2;
212
}
213
} else {
214
- /*
215
- * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan)
216
- * case sets InvalidOp and returns the input value 'c'
217
- */
218
/* Prefer sNaN over qNaN, in the c, a, b order. */
219
if (is_snan(c_cls)) {
220
return 2;
221
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
222
}
223
}
224
#elif defined(TARGET_LOONGARCH64)
225
- /*
226
- * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
227
- * case sets InvalidOp and returns the input value 'c'
228
- */
229
-
230
/* Prefer sNaN over qNaN, in the c, a, b order. */
231
if (is_snan(c_cls)) {
232
return 2;
233
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
234
return 1;
235
}
236
#elif defined(TARGET_PPC)
237
- /* For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer
238
- * to return an input NaN if we have one (ie c) rather than generating
239
- * a default NaN
240
- */
241
-
242
/* If fRA is a NaN return it; otherwise if fRB is a NaN return it;
243
* otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB
244
*/
245
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
246
return 1;
247
}
248
#elif defined(TARGET_S390X)
249
- if (infzero) {
250
- return 3;
251
- }
252
-
253
if (is_snan(a_cls)) {
254
return 0;
255
} else if (is_snan(b_cls)) {
256
--
257
2.34.1
diff view generated by jsdifflib
New patch
1
Explicitly set a rule in the softfloat tests for the inf-zero-nan
2
muladd special case. In meson.build we put -DTARGET_ARM in fpcflags,
3
and so we should select here the Arm rule of
4
float_infzeronan_dnan_if_qnan.
1
5
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 20241202131347.498124-5-peter.maydell@linaro.org
9
---
10
tests/fp/fp-bench.c | 5 +++++
11
tests/fp/fp-test.c | 5 +++++
12
2 files changed, 10 insertions(+)
13
14
diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/tests/fp/fp-bench.c
17
+++ b/tests/fp/fp-bench.c
18
@@ -XXX,XX +XXX,XX @@ static void run_bench(void)
19
{
20
bench_func_t f;
21
22
+ /*
23
+ * These implementation-defined choices for various things IEEE
24
+ * doesn't specify match those used by the Arm architecture.
25
+ */
26
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status);
27
+ set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status);
28
29
f = bench_funcs[operation][precision];
30
g_assert(f);
31
diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c
32
index XXXXXXX..XXXXXXX 100644
33
--- a/tests/fp/fp-test.c
34
+++ b/tests/fp/fp-test.c
35
@@ -XXX,XX +XXX,XX @@ void run_test(void)
36
{
37
unsigned int i;
38
39
+ /*
40
+ * These implementation-defined choices for various things IEEE
41
+ * doesn't specify match those used by the Arm architecture.
42
+ */
43
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf);
44
+ set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf);
45
46
genCases_setLevel(test_level);
47
verCases_maxErrorCount = n_max_errors;
48
--
49
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the Arm target,
2
so we can remove the ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-6-peter.maydell@linaro.org
7
---
8
target/arm/cpu.c | 3 +++
9
fpu/softfloat-specialize.c.inc | 8 +-------
10
2 files changed, 4 insertions(+), 7 deletions(-)
11
12
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/cpu.c
15
+++ b/target/arm/cpu.c
16
@@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
17
* * tininess-before-rounding
18
* * 2-input NaN propagation prefers SNaN over QNaN, and then
19
* operand A over operand B (see FPProcessNaNs() pseudocode)
20
+ * * 0 * Inf + NaN returns the default NaN if the input NaN is quiet,
21
+ * and the input NaN if it is signalling
22
*/
23
static void arm_set_default_fp_behaviours(float_status *s)
24
{
25
set_float_detect_tininess(float_tininess_before_rounding, s);
26
set_float_2nan_prop_rule(float_2nan_prop_s_ab, s);
27
+ set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s);
28
}
29
30
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
31
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
32
index XXXXXXX..XXXXXXX 100644
33
--- a/fpu/softfloat-specialize.c.inc
34
+++ b/fpu/softfloat-specialize.c.inc
35
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
36
/*
37
* Temporarily fall back to ifdef ladder
38
*/
39
-#if defined(TARGET_ARM)
40
- /*
41
- * For ARM, the (inf,zero,qnan) case returns the default NaN,
42
- * but (inf,zero,snan) returns the input NaN.
43
- */
44
- rule = float_infzeronan_dnan_if_qnan;
45
-#elif defined(TARGET_MIPS)
46
+#if defined(TARGET_MIPS)
47
if (snan_bit_is_one(status)) {
48
/*
49
* For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan)
50
--
51
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for s390, so we
2
can remove the ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-7-peter.maydell@linaro.org
7
---
8
target/s390x/cpu.c | 2 ++
9
fpu/softfloat-specialize.c.inc | 2 --
10
2 files changed, 2 insertions(+), 2 deletions(-)
11
12
diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/s390x/cpu.c
15
+++ b/target/s390x/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type)
17
set_float_detect_tininess(float_tininess_before_rounding,
18
&env->fpu_status);
19
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fpu_status);
20
+ set_float_infzeronan_rule(float_infzeronan_dnan_always,
21
+ &env->fpu_status);
22
/* fall through */
23
case RESET_TYPE_S390_CPU_NORMAL:
24
env->psw.mask &= ~PSW_MASK_RI;
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
26
index XXXXXXX..XXXXXXX 100644
27
--- a/fpu/softfloat-specialize.c.inc
28
+++ b/fpu/softfloat-specialize.c.inc
29
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
30
* a default NaN
31
*/
32
rule = float_infzeronan_dnan_never;
33
-#elif defined(TARGET_S390X)
34
- rule = float_infzeronan_dnan_always;
35
#endif
36
}
37
38
--
39
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the PPC target,
2
so we can remove the ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-8-peter.maydell@linaro.org
7
---
8
target/ppc/cpu_init.c | 7 +++++++
9
fpu/softfloat-specialize.c.inc | 7 +------
10
2 files changed, 8 insertions(+), 6 deletions(-)
11
12
diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/ppc/cpu_init.c
15
+++ b/target/ppc/cpu_init.c
16
@@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type)
17
*/
18
set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status);
19
set_float_2nan_prop_rule(float_2nan_prop_ab, &env->vec_status);
20
+ /*
21
+ * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer
22
+ * to return an input NaN if we have one (ie c) rather than generating
23
+ * a default NaN
24
+ */
25
+ set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
26
+ set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->vec_status);
27
28
for (i = 0; i < ARRAY_SIZE(env->spr_cb); i++) {
29
ppc_spr_t *spr = &env->spr_cb[i];
30
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
31
index XXXXXXX..XXXXXXX 100644
32
--- a/fpu/softfloat-specialize.c.inc
33
+++ b/fpu/softfloat-specialize.c.inc
34
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
35
*/
36
rule = float_infzeronan_dnan_never;
37
}
38
-#elif defined(TARGET_PPC) || defined(TARGET_SPARC) || \
39
+#elif defined(TARGET_SPARC) || \
40
defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \
41
defined(TARGET_I386) || defined(TARGET_LOONGARCH)
42
/*
43
* For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
44
* case sets InvalidOp and returns the input value 'c'
45
*/
46
- /*
47
- * For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer
48
- * to return an input NaN if we have one (ie c) rather than generating
49
- * a default NaN
50
- */
51
rule = float_infzeronan_dnan_never;
52
#endif
53
}
54
--
55
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the MIPS target,
2
so we can remove the ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-9-peter.maydell@linaro.org
7
---
8
target/mips/fpu_helper.h | 9 +++++++++
9
target/mips/msa.c | 4 ++++
10
fpu/softfloat-specialize.c.inc | 16 +---------------
11
3 files changed, 14 insertions(+), 15 deletions(-)
12
13
diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/mips/fpu_helper.h
16
+++ b/target/mips/fpu_helper.h
17
@@ -XXX,XX +XXX,XX @@ static inline void restore_flush_mode(CPUMIPSState *env)
18
static inline void restore_snan_bit_mode(CPUMIPSState *env)
19
{
20
bool nan2008 = env->active_fpu.fcr31 & (1 << FCR31_NAN2008);
21
+ FloatInfZeroNaNRule izn_rule;
22
23
/*
24
* With nan2008, SNaNs are silenced in the usual way.
25
@@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env)
26
*/
27
set_snan_bit_is_one(!nan2008, &env->active_fpu.fp_status);
28
set_default_nan_mode(!nan2008, &env->active_fpu.fp_status);
29
+ /*
30
+ * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan)
31
+ * case sets InvalidOp and returns the default NaN.
32
+ * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan)
33
+ * case sets InvalidOp and returns the input value 'c'.
34
+ */
35
+ izn_rule = nan2008 ? float_infzeronan_dnan_never : float_infzeronan_dnan_always;
36
+ set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status);
37
}
38
39
static inline void restore_fp_status(CPUMIPSState *env)
40
diff --git a/target/mips/msa.c b/target/mips/msa.c
41
index XXXXXXX..XXXXXXX 100644
42
--- a/target/mips/msa.c
43
+++ b/target/mips/msa.c
44
@@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env)
45
46
/* set proper signanling bit meaning ("1" means "quiet") */
47
set_snan_bit_is_one(0, &env->active_tc.msa_fp_status);
48
+
49
+ /* Inf * 0 + NaN returns the input NaN */
50
+ set_float_infzeronan_rule(float_infzeronan_dnan_never,
51
+ &env->active_tc.msa_fp_status);
52
}
53
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
54
index XXXXXXX..XXXXXXX 100644
55
--- a/fpu/softfloat-specialize.c.inc
56
+++ b/fpu/softfloat-specialize.c.inc
57
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
58
/*
59
* Temporarily fall back to ifdef ladder
60
*/
61
-#if defined(TARGET_MIPS)
62
- if (snan_bit_is_one(status)) {
63
- /*
64
- * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan)
65
- * case sets InvalidOp and returns the default NaN
66
- */
67
- rule = float_infzeronan_dnan_always;
68
- } else {
69
- /*
70
- * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan)
71
- * case sets InvalidOp and returns the input value 'c'
72
- */
73
- rule = float_infzeronan_dnan_never;
74
- }
75
-#elif defined(TARGET_SPARC) || \
76
+#if defined(TARGET_SPARC) || \
77
defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \
78
defined(TARGET_I386) || defined(TARGET_LOONGARCH)
79
/*
80
--
81
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the SPARC target,
2
so we can remove the ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-10-peter.maydell@linaro.org
7
---
8
target/sparc/cpu.c | 2 ++
9
fpu/softfloat-specialize.c.inc | 3 +--
10
2 files changed, 3 insertions(+), 2 deletions(-)
11
12
diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/sparc/cpu.c
15
+++ b/target/sparc/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp)
17
* the CPU state struct so it won't get zeroed on reset.
18
*/
19
set_float_2nan_prop_rule(float_2nan_prop_s_ba, &env->fp_status);
20
+ /* For inf * 0 + NaN, return the input NaN */
21
+ set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
22
23
cpu_exec_realizefn(cs, &local_err);
24
if (local_err != NULL) {
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
26
index XXXXXXX..XXXXXXX 100644
27
--- a/fpu/softfloat-specialize.c.inc
28
+++ b/fpu/softfloat-specialize.c.inc
29
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
30
/*
31
* Temporarily fall back to ifdef ladder
32
*/
33
-#if defined(TARGET_SPARC) || \
34
- defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \
35
+#if defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \
36
defined(TARGET_I386) || defined(TARGET_LOONGARCH)
37
/*
38
* For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
39
--
40
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the xtensa target,
2
so we can remove the ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-11-peter.maydell@linaro.org
7
---
8
target/xtensa/cpu.c | 2 ++
9
fpu/softfloat-specialize.c.inc | 2 +-
10
2 files changed, 3 insertions(+), 1 deletion(-)
11
12
diff --git a/target/xtensa/cpu.c b/target/xtensa/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/xtensa/cpu.c
15
+++ b/target/xtensa/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void xtensa_cpu_reset_hold(Object *obj, ResetType type)
17
reset_mmu(env);
18
cs->halted = env->runstall;
19
#endif
20
+ /* For inf * 0 + NaN, return the input NaN */
21
+ set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
22
set_no_signaling_nans(!dfpu, &env->fp_status);
23
xtensa_use_first_nan(env, !dfpu);
24
}
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
26
index XXXXXXX..XXXXXXX 100644
27
--- a/fpu/softfloat-specialize.c.inc
28
+++ b/fpu/softfloat-specialize.c.inc
29
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
30
/*
31
* Temporarily fall back to ifdef ladder
32
*/
33
-#if defined(TARGET_XTENSA) || defined(TARGET_HPPA) || \
34
+#if defined(TARGET_HPPA) || \
35
defined(TARGET_I386) || defined(TARGET_LOONGARCH)
36
/*
37
* For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
38
--
39
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the x86 target.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-12-peter.maydell@linaro.org
6
---
7
target/i386/tcg/fpu_helper.c | 7 +++++++
8
fpu/softfloat-specialize.c.inc | 2 +-
9
2 files changed, 8 insertions(+), 1 deletion(-)
10
11
diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/target/i386/tcg/fpu_helper.c
14
+++ b/target/i386/tcg/fpu_helper.c
15
@@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env)
16
*/
17
set_float_2nan_prop_rule(float_2nan_prop_x87, &env->mmx_status);
18
set_float_2nan_prop_rule(float_2nan_prop_x87, &env->sse_status);
19
+ /*
20
+ * Only SSE has multiply-add instructions. In the SDM Section 14.5.2
21
+ * "Fused-Multiply-ADD (FMA) Numeric Behavior" the NaN handling is
22
+ * specified -- for 0 * inf + NaN the input NaN is selected, and if
23
+ * there are multiple input NaNs they are selected in the order a, b, c.
24
+ */
25
+ set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status);
26
}
27
28
static inline uint8_t save_exception_flags(CPUX86State *env)
29
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
30
index XXXXXXX..XXXXXXX 100644
31
--- a/fpu/softfloat-specialize.c.inc
32
+++ b/fpu/softfloat-specialize.c.inc
33
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
34
* Temporarily fall back to ifdef ladder
35
*/
36
#if defined(TARGET_HPPA) || \
37
- defined(TARGET_I386) || defined(TARGET_LOONGARCH)
38
+ defined(TARGET_LOONGARCH)
39
/*
40
* For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
41
* case sets InvalidOp and returns the input value 'c'
42
--
43
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the loongarch target.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-13-peter.maydell@linaro.org
6
---
7
target/loongarch/tcg/fpu_helper.c | 5 +++++
8
fpu/softfloat-specialize.c.inc | 7 +------
9
2 files changed, 6 insertions(+), 6 deletions(-)
10
11
diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/target/loongarch/tcg/fpu_helper.c
14
+++ b/target/loongarch/tcg/fpu_helper.c
15
@@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env)
16
&env->fp_status);
17
set_flush_to_zero(0, &env->fp_status);
18
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status);
19
+ /*
20
+ * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
21
+ * case sets InvalidOp and returns the input value 'c'
22
+ */
23
+ set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
24
}
25
26
int ieee_ex_to_loongarch(int xcpt)
27
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
28
index XXXXXXX..XXXXXXX 100644
29
--- a/fpu/softfloat-specialize.c.inc
30
+++ b/fpu/softfloat-specialize.c.inc
31
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
32
/*
33
* Temporarily fall back to ifdef ladder
34
*/
35
-#if defined(TARGET_HPPA) || \
36
- defined(TARGET_LOONGARCH)
37
- /*
38
- * For LoongArch systems that conform to IEEE754-2008, the (inf,zero,nan)
39
- * case sets InvalidOp and returns the input value 'c'
40
- */
41
+#if defined(TARGET_HPPA)
42
rule = float_infzeronan_dnan_never;
43
#endif
44
}
45
--
46
2.34.1
diff view generated by jsdifflib
New patch
1
Set the FloatInfZeroNaNRule explicitly for the HPPA target,
2
so we can remove the ifdef from pickNaNMulAdd().
1
3
4
As this is the last target to be converted to explicitly setting
5
the rule, we can remove the fallback code in pickNaNMulAdd()
6
entirely.
7
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Message-id: 20241202131347.498124-14-peter.maydell@linaro.org
11
---
12
target/hppa/fpu_helper.c | 2 ++
13
fpu/softfloat-specialize.c.inc | 13 +------------
14
2 files changed, 3 insertions(+), 12 deletions(-)
15
16
diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c
17
index XXXXXXX..XXXXXXX 100644
18
--- a/target/hppa/fpu_helper.c
19
+++ b/target/hppa/fpu_helper.c
20
@@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env)
21
* HPPA does note implement a CPU reset method at all...
22
*/
23
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status);
24
+ /* For inf * 0 + NaN, return the input NaN */
25
+ set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
26
}
27
28
void cpu_hppa_loaded_fr0(CPUHPPAState *env)
29
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
30
index XXXXXXX..XXXXXXX 100644
31
--- a/fpu/softfloat-specialize.c.inc
32
+++ b/fpu/softfloat-specialize.c.inc
33
@@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls,
34
static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
35
bool infzero, float_status *status)
36
{
37
- FloatInfZeroNaNRule rule = status->float_infzeronan_rule;
38
-
39
/*
40
* We guarantee not to require the target to tell us how to
41
* pick a NaN if we're always returning the default NaN.
42
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
43
*/
44
assert(!status->default_nan_mode);
45
46
- if (rule == float_infzeronan_none) {
47
- /*
48
- * Temporarily fall back to ifdef ladder
49
- */
50
-#if defined(TARGET_HPPA)
51
- rule = float_infzeronan_dnan_never;
52
-#endif
53
- }
54
-
55
if (infzero) {
56
/*
57
* Inf * 0 + NaN -- some implementations return the default NaN here,
58
* and some return the input NaN.
59
*/
60
- switch (rule) {
61
+ switch (status->float_infzeronan_rule) {
62
case float_infzeronan_dnan_never:
63
return 2;
64
case float_infzeronan_dnan_always:
65
--
66
2.34.1
diff view generated by jsdifflib
New patch
1
The new implementation of pickNaNMulAdd() will find it convenient
2
to know whether at least one of the three arguments to the muladd
3
was a signaling NaN. We already calculate that in the caller,
4
so pass it in as a new bool have_snan.
1
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20241202131347.498124-15-peter.maydell@linaro.org
9
---
10
fpu/softfloat-parts.c.inc | 5 +++--
11
fpu/softfloat-specialize.c.inc | 2 +-
12
2 files changed, 4 insertions(+), 3 deletions(-)
13
14
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
15
index XXXXXXX..XXXXXXX 100644
16
--- a/fpu/softfloat-parts.c.inc
17
+++ b/fpu/softfloat-parts.c.inc
18
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
19
{
20
int which;
21
bool infzero = (ab_mask == float_cmask_infzero);
22
+ bool have_snan = (abc_mask & float_cmask_snan);
23
24
- if (unlikely(abc_mask & float_cmask_snan)) {
25
+ if (unlikely(have_snan)) {
26
float_raise(float_flag_invalid | float_flag_invalid_snan, s);
27
}
28
29
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
30
if (s->default_nan_mode) {
31
which = 3;
32
} else {
33
- which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, s);
34
+ which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, have_snan, s);
35
}
36
37
if (which == 3) {
38
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
39
index XXXXXXX..XXXXXXX 100644
40
--- a/fpu/softfloat-specialize.c.inc
41
+++ b/fpu/softfloat-specialize.c.inc
42
@@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls,
43
| Return values : 0 : a; 1 : b; 2 : c; 3 : default-NaN
44
*----------------------------------------------------------------------------*/
45
static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
46
- bool infzero, float_status *status)
47
+ bool infzero, bool have_snan, float_status *status)
48
{
49
/*
50
* We guarantee not to require the target to tell us how to
51
--
52
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
IEEE 758 does not define a fixed rule for which NaN to pick as the
2
2
result if both operands of a 3-operand fused multiply-add operation
3
Let fill_context() continue even if it fails to fill contexts of some
3
are NaNs. As a result different architectures have ended up with
4
CPUs. A dump may still contain valuable information even if it lacks
4
different rules for propagating NaNs.
5
contexts of some CPUs due to dump corruption or a failure before
5
6
starting CPUs.
6
QEMU currently hardcodes the NaN propagation logic into the binary
7
7
because pickNaNMulAdd() has an ifdef ladder for different targets.
8
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
8
We want to make the propagation rule instead be selectable at
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
runtime, because:
10
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
10
* this will let us have multiple targets in one QEMU binary
11
Message-id: 20240307-elf2dmp-v4-3-4f324ad4d99d@daynix.com
11
* the Arm FEAT_AFP architectural feature includes letting
12
the guest select a NaN propagation rule at runtime
13
14
In this commit we add an enum for the propagation rule, the field in
15
float_status, and the corresponding getters and setters. We change
16
pickNaNMulAdd to honour this, but because all targets still leave
17
this field at its default 0 value, the fallback logic will pick the
18
rule type with the old ifdef ladder.
19
20
It's valid not to set a propagation rule if default_nan_mode is
21
enabled, because in that case there's no need to pick a NaN; all the
22
callers of pickNaNMulAdd() catch this case and skip calling it.
23
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
24
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
25
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
26
Message-id: 20241202131347.498124-16-peter.maydell@linaro.org
13
---
27
---
14
contrib/elf2dmp/main.c | 21 +++++++++++----------
28
include/fpu/softfloat-helpers.h | 11 +++
15
1 file changed, 11 insertions(+), 10 deletions(-)
29
include/fpu/softfloat-types.h | 55 +++++++++++
16
30
fpu/softfloat-specialize.c.inc | 167 ++++++++------------------------
17
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
31
3 files changed, 107 insertions(+), 126 deletions(-)
32
33
diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h
18
index XXXXXXX..XXXXXXX 100644
34
index XXXXXXX..XXXXXXX 100644
19
--- a/contrib/elf2dmp/main.c
35
--- a/include/fpu/softfloat-helpers.h
20
+++ b/contrib/elf2dmp/main.c
36
+++ b/include/fpu/softfloat-helpers.h
21
@@ -XXX,XX +XXX,XX @@ static int fill_header(WinDumpHeader64 *hdr, struct pa_space *ps,
37
@@ -XXX,XX +XXX,XX @@ static inline void set_float_2nan_prop_rule(Float2NaNPropRule rule,
22
return 0;
38
status->float_2nan_prop_rule = rule;
23
}
39
}
24
40
25
-static int fill_context(KDDEBUGGER_DATA64 *kdbg,
41
+static inline void set_float_3nan_prop_rule(Float3NaNPropRule rule,
26
- struct va_space *vs, QEMU_Elf *qe)
42
+ float_status *status)
43
+{
44
+ status->float_3nan_prop_rule = rule;
45
+}
46
+
47
static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule,
48
float_status *status)
49
{
50
@@ -XXX,XX +XXX,XX @@ static inline Float2NaNPropRule get_float_2nan_prop_rule(float_status *status)
51
return status->float_2nan_prop_rule;
52
}
53
54
+static inline Float3NaNPropRule get_float_3nan_prop_rule(float_status *status)
55
+{
56
+ return status->float_3nan_prop_rule;
57
+}
58
+
59
static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status)
60
{
61
return status->float_infzeronan_rule;
62
diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h
63
index XXXXXXX..XXXXXXX 100644
64
--- a/include/fpu/softfloat-types.h
65
+++ b/include/fpu/softfloat-types.h
66
@@ -XXX,XX +XXX,XX @@ this code that are retained.
67
#ifndef SOFTFLOAT_TYPES_H
68
#define SOFTFLOAT_TYPES_H
69
70
+#include "hw/registerfields.h"
71
+
72
/*
73
* Software IEC/IEEE floating-point types.
74
*/
75
@@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) {
76
float_2nan_prop_x87,
77
} Float2NaNPropRule;
78
27
+/*
79
+/*
28
+ * fill_context() continues even if it fails to fill contexts of some CPUs.
80
+ * 3-input NaN propagation rule, for fused multiply-add. Individual
29
+ * A dump may still contain valuable information even if it lacks contexts of
81
+ * architectures have different rules for which input NaN is
30
+ * some CPUs due to dump corruption or a failure before starting CPUs.
82
+ * propagated to the output when there is more than one NaN on the
83
+ * input.
84
+ *
85
+ * If default_nan_mode is enabled then it is valid not to set a NaN
86
+ * propagation rule, because the softfloat code guarantees not to try
87
+ * to pick a NaN to propagate in default NaN mode. When not in
88
+ * default-NaN mode, it is an error for the target not to set the rule
89
+ * in float_status if it uses a muladd, and we will assert if we need
90
+ * to handle an input NaN and no rule was selected.
91
+ *
92
+ * The naming scheme for Float3NaNPropRule values is:
93
+ * float_3nan_prop_s_abc:
94
+ * = "Prefer SNaN over QNaN, then operand A over B over C"
95
+ * float_3nan_prop_abc:
96
+ * = "Prefer A over B over C regardless of SNaN vs QNAN"
97
+ *
98
+ * For QEMU, the multiply-add operation is A * B + C.
31
+ */
99
+ */
32
+static void fill_context(KDDEBUGGER_DATA64 *kdbg,
100
+
33
+ struct va_space *vs, QEMU_Elf *qe)
101
+/*
102
+ * We set the Float3NaNPropRule enum values up so we can select the
103
+ * right value in pickNaNMulAdd in a data driven way.
104
+ */
105
+FIELD(3NAN, 1ST, 0, 2) /* which operand is most preferred ? */
106
+FIELD(3NAN, 2ND, 2, 2) /* which operand is next most preferred ? */
107
+FIELD(3NAN, 3RD, 4, 2) /* which operand is least preferred ? */
108
+FIELD(3NAN, SNAN, 6, 1) /* do we prefer SNaN over QNaN ? */
109
+
110
+#define PROPRULE(X, Y, Z) \
111
+ ((X << R_3NAN_1ST_SHIFT) | (Y << R_3NAN_2ND_SHIFT) | (Z << R_3NAN_3RD_SHIFT))
112
+
113
+typedef enum __attribute__((__packed__)) {
114
+ float_3nan_prop_none = 0, /* No propagation rule specified */
115
+ float_3nan_prop_abc = PROPRULE(0, 1, 2),
116
+ float_3nan_prop_acb = PROPRULE(0, 2, 1),
117
+ float_3nan_prop_bac = PROPRULE(1, 0, 2),
118
+ float_3nan_prop_bca = PROPRULE(1, 2, 0),
119
+ float_3nan_prop_cab = PROPRULE(2, 0, 1),
120
+ float_3nan_prop_cba = PROPRULE(2, 1, 0),
121
+ float_3nan_prop_s_abc = float_3nan_prop_abc | R_3NAN_SNAN_MASK,
122
+ float_3nan_prop_s_acb = float_3nan_prop_acb | R_3NAN_SNAN_MASK,
123
+ float_3nan_prop_s_bac = float_3nan_prop_bac | R_3NAN_SNAN_MASK,
124
+ float_3nan_prop_s_bca = float_3nan_prop_bca | R_3NAN_SNAN_MASK,
125
+ float_3nan_prop_s_cab = float_3nan_prop_cab | R_3NAN_SNAN_MASK,
126
+ float_3nan_prop_s_cba = float_3nan_prop_cba | R_3NAN_SNAN_MASK,
127
+} Float3NaNPropRule;
128
+
129
+#undef PROPRULE
130
+
131
/*
132
* Rule for result of fused multiply-add 0 * Inf + NaN.
133
* This must be a NaN, but implementations differ on whether this
134
@@ -XXX,XX +XXX,XX @@ typedef struct float_status {
135
FloatRoundMode float_rounding_mode;
136
FloatX80RoundPrec floatx80_rounding_precision;
137
Float2NaNPropRule float_2nan_prop_rule;
138
+ Float3NaNPropRule float_3nan_prop_rule;
139
FloatInfZeroNaNRule float_infzeronan_rule;
140
bool tininess_before_rounding;
141
/* should denormalised results go to zero and set the inexact flag? */
142
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
143
index XXXXXXX..XXXXXXX 100644
144
--- a/fpu/softfloat-specialize.c.inc
145
+++ b/fpu/softfloat-specialize.c.inc
146
@@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls,
147
static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
148
bool infzero, bool have_snan, float_status *status)
34
{
149
{
35
int i;
150
+ FloatClass cls[3] = { a_cls, b_cls, c_cls };
36
151
+ Float3NaNPropRule rule = status->float_3nan_prop_rule;
37
@@ -XXX,XX +XXX,XX @@ static int fill_context(KDDEBUGGER_DATA64 *kdbg,
152
+ int which;
38
if (va_space_rw(vs, kdbg->KiProcessorBlock + sizeof(Prcb) * i,
153
+
39
&Prcb, sizeof(Prcb), 0)) {
154
/*
40
eprintf("Failed to read CPU #%d PRCB location\n", i);
155
* We guarantee not to require the target to tell us how to
41
- return 1;
156
* pick a NaN if we're always returning the default NaN.
42
+ continue;
157
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
43
}
44
45
if (!Prcb) {
46
@@ -XXX,XX +XXX,XX @@ static int fill_context(KDDEBUGGER_DATA64 *kdbg,
47
if (va_space_rw(vs, Prcb + kdbg->OffsetPrcbContext,
48
&Context, sizeof(Context), 0)) {
49
eprintf("Failed to read CPU #%d ContextFrame location\n", i);
50
- return 1;
51
+ continue;
52
}
53
54
printf("Filling context for CPU #%d...\n", i);
55
@@ -XXX,XX +XXX,XX @@ static int fill_context(KDDEBUGGER_DATA64 *kdbg,
56
57
if (va_space_rw(vs, Context, &ctx, sizeof(ctx), 1)) {
58
eprintf("Failed to fill CPU #%d context\n", i);
59
- return 1;
60
+ continue;
61
}
158
}
62
}
159
}
160
161
+ if (rule == float_3nan_prop_none) {
162
#if defined(TARGET_ARM)
63
-
163
-
64
- return 0;
164
- /* This looks different from the ARM ARM pseudocode, because the ARM ARM
165
- * puts the operands to a fused mac operation (a*b)+c in the order c,a,b.
166
- */
167
- if (is_snan(c_cls)) {
168
- return 2;
169
- } else if (is_snan(a_cls)) {
170
- return 0;
171
- } else if (is_snan(b_cls)) {
172
- return 1;
173
- } else if (is_qnan(c_cls)) {
174
- return 2;
175
- } else if (is_qnan(a_cls)) {
176
- return 0;
177
- } else {
178
- return 1;
179
- }
180
+ /*
181
+ * This looks different from the ARM ARM pseudocode, because the ARM ARM
182
+ * puts the operands to a fused mac operation (a*b)+c in the order c,a,b
183
+ */
184
+ rule = float_3nan_prop_s_cab;
185
#elif defined(TARGET_MIPS)
186
- if (snan_bit_is_one(status)) {
187
- /* Prefer sNaN over qNaN, in the a, b, c order. */
188
- if (is_snan(a_cls)) {
189
- return 0;
190
- } else if (is_snan(b_cls)) {
191
- return 1;
192
- } else if (is_snan(c_cls)) {
193
- return 2;
194
- } else if (is_qnan(a_cls)) {
195
- return 0;
196
- } else if (is_qnan(b_cls)) {
197
- return 1;
198
+ if (snan_bit_is_one(status)) {
199
+ rule = float_3nan_prop_s_abc;
200
} else {
201
- return 2;
202
+ rule = float_3nan_prop_s_cab;
203
}
204
- } else {
205
- /* Prefer sNaN over qNaN, in the c, a, b order. */
206
- if (is_snan(c_cls)) {
207
- return 2;
208
- } else if (is_snan(a_cls)) {
209
- return 0;
210
- } else if (is_snan(b_cls)) {
211
- return 1;
212
- } else if (is_qnan(c_cls)) {
213
- return 2;
214
- } else if (is_qnan(a_cls)) {
215
- return 0;
216
- } else {
217
- return 1;
218
- }
219
- }
220
#elif defined(TARGET_LOONGARCH64)
221
- /* Prefer sNaN over qNaN, in the c, a, b order. */
222
- if (is_snan(c_cls)) {
223
- return 2;
224
- } else if (is_snan(a_cls)) {
225
- return 0;
226
- } else if (is_snan(b_cls)) {
227
- return 1;
228
- } else if (is_qnan(c_cls)) {
229
- return 2;
230
- } else if (is_qnan(a_cls)) {
231
- return 0;
232
- } else {
233
- return 1;
234
- }
235
+ rule = float_3nan_prop_s_cab;
236
#elif defined(TARGET_PPC)
237
- /* If fRA is a NaN return it; otherwise if fRB is a NaN return it;
238
- * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB
239
- */
240
- if (is_nan(a_cls)) {
241
- return 0;
242
- } else if (is_nan(c_cls)) {
243
- return 2;
244
- } else {
245
- return 1;
246
- }
247
+ /*
248
+ * If fRA is a NaN return it; otherwise if fRB is a NaN return it;
249
+ * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB
250
+ */
251
+ rule = float_3nan_prop_acb;
252
#elif defined(TARGET_S390X)
253
- if (is_snan(a_cls)) {
254
- return 0;
255
- } else if (is_snan(b_cls)) {
256
- return 1;
257
- } else if (is_snan(c_cls)) {
258
- return 2;
259
- } else if (is_qnan(a_cls)) {
260
- return 0;
261
- } else if (is_qnan(b_cls)) {
262
- return 1;
263
- } else {
264
- return 2;
265
- }
266
+ rule = float_3nan_prop_s_abc;
267
#elif defined(TARGET_SPARC)
268
- /* Prefer SNaN over QNaN, order C, B, A. */
269
- if (is_snan(c_cls)) {
270
- return 2;
271
- } else if (is_snan(b_cls)) {
272
- return 1;
273
- } else if (is_snan(a_cls)) {
274
- return 0;
275
- } else if (is_qnan(c_cls)) {
276
- return 2;
277
- } else if (is_qnan(b_cls)) {
278
- return 1;
279
- } else {
280
- return 0;
281
- }
282
+ rule = float_3nan_prop_s_cba;
283
#elif defined(TARGET_XTENSA)
284
- /*
285
- * For Xtensa, the (inf,zero,nan) case sets InvalidOp and returns
286
- * an input NaN if we have one (ie c).
287
- */
288
- if (status->use_first_nan) {
289
- if (is_nan(a_cls)) {
290
- return 0;
291
- } else if (is_nan(b_cls)) {
292
- return 1;
293
+ if (status->use_first_nan) {
294
+ rule = float_3nan_prop_abc;
295
} else {
296
- return 2;
297
+ rule = float_3nan_prop_cba;
298
}
299
- } else {
300
- if (is_nan(c_cls)) {
301
- return 2;
302
- } else if (is_nan(b_cls)) {
303
- return 1;
304
- } else {
305
- return 0;
306
- }
307
- }
308
#else
309
- /* A default implementation: prefer a to b to c.
310
- * This is unlikely to actually match any real implementation.
311
- */
312
- if (is_nan(a_cls)) {
313
- return 0;
314
- } else if (is_nan(b_cls)) {
315
- return 1;
316
- } else {
317
- return 2;
318
- }
319
+ rule = float_3nan_prop_abc;
320
#endif
321
+ }
322
+
323
+ assert(rule != float_3nan_prop_none);
324
+ if (have_snan && (rule & R_3NAN_SNAN_MASK)) {
325
+ /* We have at least one SNaN input and should prefer it */
326
+ do {
327
+ which = rule & R_3NAN_1ST_MASK;
328
+ rule >>= R_3NAN_1ST_LENGTH;
329
+ } while (!is_snan(cls[which]));
330
+ } else {
331
+ do {
332
+ which = rule & R_3NAN_1ST_MASK;
333
+ rule >>= R_3NAN_1ST_LENGTH;
334
+ } while (!is_nan(cls[which]));
335
+ }
336
+ return which;
65
}
337
}
66
338
67
static int pe_get_data_dir_entry(uint64_t base, void *start_addr, int idx,
339
/*----------------------------------------------------------------------------
68
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
69
goto out_kdbg;
70
}
71
72
- if (fill_context(kdbg, &vs, &qemu_elf)) {
73
- goto out_kdbg;
74
- }
75
+ fill_context(kdbg, &vs, &qemu_elf);
76
77
if (write_dump(&ps, &header, argv[2])) {
78
eprintf("Failed to save dump\n");
79
--
340
--
80
2.34.1
341
2.34.1
diff view generated by jsdifflib
New patch
1
Explicitly set a rule in the softfloat tests for propagating NaNs in
2
the muladd case. In meson.build we put -DTARGET_ARM in fpcflags, and
3
so we should select here the Arm rule of float_3nan_prop_s_cab.
1
4
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20241202131347.498124-17-peter.maydell@linaro.org
8
---
9
tests/fp/fp-bench.c | 1 +
10
tests/fp/fp-test.c | 1 +
11
2 files changed, 2 insertions(+)
12
13
diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/tests/fp/fp-bench.c
16
+++ b/tests/fp/fp-bench.c
17
@@ -XXX,XX +XXX,XX @@ static void run_bench(void)
18
* doesn't specify match those used by the Arm architecture.
19
*/
20
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status);
21
+ set_float_3nan_prop_rule(float_3nan_prop_s_cab, &soft_status);
22
set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status);
23
24
f = bench_funcs[operation][precision];
25
diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c
26
index XXXXXXX..XXXXXXX 100644
27
--- a/tests/fp/fp-test.c
28
+++ b/tests/fp/fp-test.c
29
@@ -XXX,XX +XXX,XX @@ void run_test(void)
30
* doesn't specify match those used by the Arm architecture.
31
*/
32
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf);
33
+ set_float_3nan_prop_rule(float_3nan_prop_s_cab, &qsf);
34
set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf);
35
36
genCases_setLevel(test_level);
37
--
38
2.34.1
diff view generated by jsdifflib
New patch
1
Set the Float3NaNPropRule explicitly for Arm, and remove the
2
ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-18-peter.maydell@linaro.org
7
---
8
target/arm/cpu.c | 5 +++++
9
fpu/softfloat-specialize.c.inc | 8 +-------
10
2 files changed, 6 insertions(+), 7 deletions(-)
11
12
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/arm/cpu.c
15
+++ b/target/arm/cpu.c
16
@@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
17
* * tininess-before-rounding
18
* * 2-input NaN propagation prefers SNaN over QNaN, and then
19
* operand A over operand B (see FPProcessNaNs() pseudocode)
20
+ * * 3-input NaN propagation prefers SNaN over QNaN, and then
21
+ * operand C over A over B (see FPProcessNaNs3() pseudocode,
22
+ * but note that for QEMU muladd is a * b + c, whereas for
23
+ * the pseudocode function the arguments are in the order c, a, b.
24
* * 0 * Inf + NaN returns the default NaN if the input NaN is quiet,
25
* and the input NaN if it is signalling
26
*/
27
@@ -XXX,XX +XXX,XX @@ static void arm_set_default_fp_behaviours(float_status *s)
28
{
29
set_float_detect_tininess(float_tininess_before_rounding, s);
30
set_float_2nan_prop_rule(float_2nan_prop_s_ab, s);
31
+ set_float_3nan_prop_rule(float_3nan_prop_s_cab, s);
32
set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s);
33
}
34
35
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
36
index XXXXXXX..XXXXXXX 100644
37
--- a/fpu/softfloat-specialize.c.inc
38
+++ b/fpu/softfloat-specialize.c.inc
39
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
40
}
41
42
if (rule == float_3nan_prop_none) {
43
-#if defined(TARGET_ARM)
44
- /*
45
- * This looks different from the ARM ARM pseudocode, because the ARM ARM
46
- * puts the operands to a fused mac operation (a*b)+c in the order c,a,b
47
- */
48
- rule = float_3nan_prop_s_cab;
49
-#elif defined(TARGET_MIPS)
50
+#if defined(TARGET_MIPS)
51
if (snan_bit_is_one(status)) {
52
rule = float_3nan_prop_s_abc;
53
} else {
54
--
55
2.34.1
diff view generated by jsdifflib
New patch
1
Set the Float3NaNPropRule explicitly for loongarch, and remove the
2
ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-19-peter.maydell@linaro.org
7
---
8
target/loongarch/tcg/fpu_helper.c | 1 +
9
fpu/softfloat-specialize.c.inc | 2 --
10
2 files changed, 1 insertion(+), 2 deletions(-)
11
12
diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/loongarch/tcg/fpu_helper.c
15
+++ b/target/loongarch/tcg/fpu_helper.c
16
@@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env)
17
* case sets InvalidOp and returns the input value 'c'
18
*/
19
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
20
+ set_float_3nan_prop_rule(float_3nan_prop_s_cab, &env->fp_status);
21
}
22
23
int ieee_ex_to_loongarch(int xcpt)
24
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
25
index XXXXXXX..XXXXXXX 100644
26
--- a/fpu/softfloat-specialize.c.inc
27
+++ b/fpu/softfloat-specialize.c.inc
28
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
29
} else {
30
rule = float_3nan_prop_s_cab;
31
}
32
-#elif defined(TARGET_LOONGARCH64)
33
- rule = float_3nan_prop_s_cab;
34
#elif defined(TARGET_PPC)
35
/*
36
* If fRA is a NaN return it; otherwise if fRB is a NaN return it;
37
--
38
2.34.1
diff view generated by jsdifflib
New patch
1
Set the Float3NaNPropRule explicitly for PPC, and remove the
2
ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-20-peter.maydell@linaro.org
7
---
8
target/ppc/cpu_init.c | 8 ++++++++
9
fpu/softfloat-specialize.c.inc | 6 ------
10
2 files changed, 8 insertions(+), 6 deletions(-)
11
12
diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/ppc/cpu_init.c
15
+++ b/target/ppc/cpu_init.c
16
@@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type)
17
*/
18
set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status);
19
set_float_2nan_prop_rule(float_2nan_prop_ab, &env->vec_status);
20
+ /*
21
+ * NaN propagation for fused multiply-add:
22
+ * if fRA is a NaN return it; otherwise if fRB is a NaN return it;
23
+ * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB
24
+ * whereas QEMU labels the operands as (a * b) + c.
25
+ */
26
+ set_float_3nan_prop_rule(float_3nan_prop_acb, &env->fp_status);
27
+ set_float_3nan_prop_rule(float_3nan_prop_acb, &env->vec_status);
28
/*
29
* For PPC, the (inf,zero,qnan) case sets InvalidOp, but we prefer
30
* to return an input NaN if we have one (ie c) rather than generating
31
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
32
index XXXXXXX..XXXXXXX 100644
33
--- a/fpu/softfloat-specialize.c.inc
34
+++ b/fpu/softfloat-specialize.c.inc
35
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
36
} else {
37
rule = float_3nan_prop_s_cab;
38
}
39
-#elif defined(TARGET_PPC)
40
- /*
41
- * If fRA is a NaN return it; otherwise if fRB is a NaN return it;
42
- * otherwise return fRC. Note that muladd on PPC is (fRA * fRC) + frB
43
- */
44
- rule = float_3nan_prop_acb;
45
#elif defined(TARGET_S390X)
46
rule = float_3nan_prop_s_abc;
47
#elif defined(TARGET_SPARC)
48
--
49
2.34.1
diff view generated by jsdifflib
New patch
1
Set the Float3NaNPropRule explicitly for s390x, and remove the
2
ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-21-peter.maydell@linaro.org
7
---
8
target/s390x/cpu.c | 1 +
9
fpu/softfloat-specialize.c.inc | 2 --
10
2 files changed, 1 insertion(+), 2 deletions(-)
11
12
diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/s390x/cpu.c
15
+++ b/target/s390x/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type)
17
set_float_detect_tininess(float_tininess_before_rounding,
18
&env->fpu_status);
19
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fpu_status);
20
+ set_float_3nan_prop_rule(float_3nan_prop_s_abc, &env->fpu_status);
21
set_float_infzeronan_rule(float_infzeronan_dnan_always,
22
&env->fpu_status);
23
/* fall through */
24
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
25
index XXXXXXX..XXXXXXX 100644
26
--- a/fpu/softfloat-specialize.c.inc
27
+++ b/fpu/softfloat-specialize.c.inc
28
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
29
} else {
30
rule = float_3nan_prop_s_cab;
31
}
32
-#elif defined(TARGET_S390X)
33
- rule = float_3nan_prop_s_abc;
34
#elif defined(TARGET_SPARC)
35
rule = float_3nan_prop_s_cba;
36
#elif defined(TARGET_XTENSA)
37
--
38
2.34.1
diff view generated by jsdifflib
1
From: Ani Sinha <anisinha@redhat.com>
1
Set the Float3NaNPropRule explicitly for SPARC, and remove the
2
ifdef from pickNaNMulAdd().
2
3
3
We are already in the third month of 2024 but the copyright notices still refer
4
to 2023. Update the date to 2024 in documentation and help texts.
5
6
Cc: peter.maydell@linaro.org
7
Cc: qemu-trivial@nongnu.org
8
Signed-off-by: Ani Sinha <anisinha@redhat.com>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Message-id: 20240311120346.9596-1-anisinha@redhat.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-22-peter.maydell@linaro.org
12
---
7
---
13
docs/conf.py | 2 +-
8
target/sparc/cpu.c | 2 ++
14
include/qemu/help-texts.h | 2 +-
9
fpu/softfloat-specialize.c.inc | 2 --
15
2 files changed, 2 insertions(+), 2 deletions(-)
10
2 files changed, 2 insertions(+), 2 deletions(-)
16
11
17
diff --git a/docs/conf.py b/docs/conf.py
12
diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c
18
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
19
--- a/docs/conf.py
14
--- a/target/sparc/cpu.c
20
+++ b/docs/conf.py
15
+++ b/target/sparc/cpu.c
21
@@ -XXX,XX +XXX,XX @@
16
@@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp)
22
17
* the CPU state struct so it won't get zeroed on reset.
23
# General information about the project.
18
*/
24
project = u'QEMU'
19
set_float_2nan_prop_rule(float_2nan_prop_s_ba, &env->fp_status);
25
-copyright = u'2023, The QEMU Project Developers'
20
+ /* For fused-multiply add, prefer SNaN over QNaN, then C->B->A */
26
+copyright = u'2024, The QEMU Project Developers'
21
+ set_float_3nan_prop_rule(float_3nan_prop_s_cba, &env->fp_status);
27
author = u'The QEMU Project Developers'
22
/* For inf * 0 + NaN, return the input NaN */
28
23
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
29
# The version info for the project you're documenting, acts as replacement for
24
30
diff --git a/include/qemu/help-texts.h b/include/qemu/help-texts.h
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
31
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
32
--- a/include/qemu/help-texts.h
27
--- a/fpu/softfloat-specialize.c.inc
33
+++ b/include/qemu/help-texts.h
28
+++ b/fpu/softfloat-specialize.c.inc
34
@@ -XXX,XX +XXX,XX @@
29
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
35
#define QEMU_HELP_TEXTS_H
30
} else {
36
31
rule = float_3nan_prop_s_cab;
37
/* Copyright string for -version arguments, About dialogs, etc */
32
}
38
-#define QEMU_COPYRIGHT "Copyright (c) 2003-2023 " \
33
-#elif defined(TARGET_SPARC)
39
+#define QEMU_COPYRIGHT "Copyright (c) 2003-2024 " \
34
- rule = float_3nan_prop_s_cba;
40
"Fabrice Bellard and the QEMU Project developers"
35
#elif defined(TARGET_XTENSA)
41
36
if (status->use_first_nan) {
42
/* Bug reporting information for --help arguments, About dialogs, etc */
37
rule = float_3nan_prop_abc;
43
--
38
--
44
2.34.1
39
2.34.1
diff view generated by jsdifflib
New patch
1
Set the Float3NaNPropRule explicitly for Arm, and remove the
2
ifdef from pickNaNMulAdd().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-23-peter.maydell@linaro.org
7
---
8
target/mips/fpu_helper.h | 4 ++++
9
target/mips/msa.c | 3 +++
10
fpu/softfloat-specialize.c.inc | 8 +-------
11
3 files changed, 8 insertions(+), 7 deletions(-)
12
13
diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/mips/fpu_helper.h
16
+++ b/target/mips/fpu_helper.h
17
@@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env)
18
{
19
bool nan2008 = env->active_fpu.fcr31 & (1 << FCR31_NAN2008);
20
FloatInfZeroNaNRule izn_rule;
21
+ Float3NaNPropRule nan3_rule;
22
23
/*
24
* With nan2008, SNaNs are silenced in the usual way.
25
@@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env)
26
*/
27
izn_rule = nan2008 ? float_infzeronan_dnan_never : float_infzeronan_dnan_always;
28
set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status);
29
+ nan3_rule = nan2008 ? float_3nan_prop_s_cab : float_3nan_prop_s_abc;
30
+ set_float_3nan_prop_rule(nan3_rule, &env->active_fpu.fp_status);
31
+
32
}
33
34
static inline void restore_fp_status(CPUMIPSState *env)
35
diff --git a/target/mips/msa.c b/target/mips/msa.c
36
index XXXXXXX..XXXXXXX 100644
37
--- a/target/mips/msa.c
38
+++ b/target/mips/msa.c
39
@@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env)
40
set_float_2nan_prop_rule(float_2nan_prop_s_ab,
41
&env->active_tc.msa_fp_status);
42
43
+ set_float_3nan_prop_rule(float_3nan_prop_s_cab,
44
+ &env->active_tc.msa_fp_status);
45
+
46
/* clear float_status exception flags */
47
set_float_exception_flags(0, &env->active_tc.msa_fp_status);
48
49
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
50
index XXXXXXX..XXXXXXX 100644
51
--- a/fpu/softfloat-specialize.c.inc
52
+++ b/fpu/softfloat-specialize.c.inc
53
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
54
}
55
56
if (rule == float_3nan_prop_none) {
57
-#if defined(TARGET_MIPS)
58
- if (snan_bit_is_one(status)) {
59
- rule = float_3nan_prop_s_abc;
60
- } else {
61
- rule = float_3nan_prop_s_cab;
62
- }
63
-#elif defined(TARGET_XTENSA)
64
+#if defined(TARGET_XTENSA)
65
if (status->use_first_nan) {
66
rule = float_3nan_prop_abc;
67
} else {
68
--
69
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
Set the Float3NaNPropRule explicitly for xtensa, and remove the
2
ifdef from pickNaNMulAdd().
2
3
3
include/qapi/error.h says:
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
> We recommend
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
> * bool-valued functions return true on success / false on failure,
6
Message-id: 20241202131347.498124-24-peter.maydell@linaro.org
6
> ...
7
---
8
target/xtensa/fpu_helper.c | 2 ++
9
fpu/softfloat-specialize.c.inc | 8 --------
10
2 files changed, 2 insertions(+), 8 deletions(-)
7
11
8
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
12
diff --git a/target/xtensa/fpu_helper.c b/target/xtensa/fpu_helper.c
9
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Message-id: 20240307-elf2dmp-v4-6-4f324ad4d99d@daynix.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
14
contrib/elf2dmp/download.h | 2 +-
15
contrib/elf2dmp/download.c | 10 +++++-----
16
contrib/elf2dmp/main.c | 2 +-
17
3 files changed, 7 insertions(+), 7 deletions(-)
18
19
diff --git a/contrib/elf2dmp/download.h b/contrib/elf2dmp/download.h
20
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
21
--- a/contrib/elf2dmp/download.h
14
--- a/target/xtensa/fpu_helper.c
22
+++ b/contrib/elf2dmp/download.h
15
+++ b/target/xtensa/fpu_helper.c
23
@@ -XXX,XX +XXX,XX @@
16
@@ -XXX,XX +XXX,XX @@ void xtensa_use_first_nan(CPUXtensaState *env, bool use_first)
24
#ifndef DOWNLOAD_H
17
set_use_first_nan(use_first, &env->fp_status);
25
#define DOWNLOAD_H
18
set_float_2nan_prop_rule(use_first ? float_2nan_prop_ab : float_2nan_prop_ba,
26
19
&env->fp_status);
27
-int download_url(const char *name, const char *url);
20
+ set_float_3nan_prop_rule(use_first ? float_3nan_prop_abc : float_3nan_prop_cba,
28
+bool download_url(const char *name, const char *url);
21
+ &env->fp_status);
29
22
}
30
#endif /* DOWNLOAD_H */
23
31
diff --git a/contrib/elf2dmp/download.c b/contrib/elf2dmp/download.c
24
void HELPER(wur_fpu2k_fcr)(CPUXtensaState *env, uint32_t v)
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
32
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
33
--- a/contrib/elf2dmp/download.c
27
--- a/fpu/softfloat-specialize.c.inc
34
+++ b/contrib/elf2dmp/download.c
28
+++ b/fpu/softfloat-specialize.c.inc
35
@@ -XXX,XX +XXX,XX @@
29
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
36
#include <curl/curl.h>
37
#include "download.h"
38
39
-int download_url(const char *name, const char *url)
40
+bool download_url(const char *name, const char *url)
41
{
42
- int err = 1;
43
+ bool success = false;
44
FILE *file;
45
CURL *curl = curl_easy_init();
46
47
if (!curl) {
48
- return 1;
49
+ return false;
50
}
30
}
51
31
52
file = fopen(name, "wb");
32
if (rule == float_3nan_prop_none) {
53
@@ -XXX,XX +XXX,XX @@ int download_url(const char *name, const char *url)
33
-#if defined(TARGET_XTENSA)
54
unlink(name);
34
- if (status->use_first_nan) {
55
fclose(file);
35
- rule = float_3nan_prop_abc;
56
} else {
36
- } else {
57
- err = fclose(file);
37
- rule = float_3nan_prop_cba;
58
+ success = !fclose(file);
38
- }
39
-#else
40
rule = float_3nan_prop_abc;
41
-#endif
59
}
42
}
60
43
61
out_curl:
44
assert(rule != float_3nan_prop_none);
62
curl_easy_cleanup(curl);
63
64
- return err;
65
+ return success;
66
}
67
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
68
index XXXXXXX..XXXXXXX 100644
69
--- a/contrib/elf2dmp/main.c
70
+++ b/contrib/elf2dmp/main.c
71
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
72
sprintf(pdb_url, "%s%s/%s/%s", SYM_URL_BASE, PDB_NAME, pdb_hash, PDB_NAME);
73
printf("PDB URL is %s\n", pdb_url);
74
75
- if (download_url(PDB_NAME, pdb_url)) {
76
+ if (!download_url(PDB_NAME, pdb_url)) {
77
eprintf("Failed to download PDB file\n");
78
goto out_ps;
79
}
80
--
45
--
81
2.34.1
46
2.34.1
diff view generated by jsdifflib
New patch
1
Set the Float3NaNPropRule explicitly for i386. We had no
2
i386-specific behaviour in the old ifdef ladder, so we were using the
3
default "prefer a then b then c" fallback; this is actually the
4
correct per-the-spec handling for i386.
1
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20241202131347.498124-25-peter.maydell@linaro.org
9
---
10
target/i386/tcg/fpu_helper.c | 1 +
11
1 file changed, 1 insertion(+)
12
13
diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/i386/tcg/fpu_helper.c
16
+++ b/target/i386/tcg/fpu_helper.c
17
@@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env)
18
* there are multiple input NaNs they are selected in the order a, b, c.
19
*/
20
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status);
21
+ set_float_3nan_prop_rule(float_3nan_prop_abc, &env->sse_status);
22
}
23
24
static inline uint8_t save_exception_flags(CPUX86State *env)
25
--
26
2.34.1
diff view generated by jsdifflib
New patch
1
Set the Float3NaNPropRule explicitly for HPPA, and remove the
2
ifdef from pickNaNMulAdd().
1
3
4
HPPA is the only target that was using the default branch of the
5
ifdef ladder (other targets either do not use muladd or set
6
default_nan_mode), so we can remove the ifdef fallback entirely now
7
(allowing the "rule not set" case to fall into the default of the
8
switch statement and assert).
9
10
We add a TODO note that the HPPA rule is probably wrong; this is
11
not a behavioural change for this refactoring.
12
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
15
Message-id: 20241202131347.498124-26-peter.maydell@linaro.org
16
---
17
target/hppa/fpu_helper.c | 8 ++++++++
18
fpu/softfloat-specialize.c.inc | 4 ----
19
2 files changed, 8 insertions(+), 4 deletions(-)
20
21
diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c
22
index XXXXXXX..XXXXXXX 100644
23
--- a/target/hppa/fpu_helper.c
24
+++ b/target/hppa/fpu_helper.c
25
@@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env)
26
* HPPA does note implement a CPU reset method at all...
27
*/
28
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &env->fp_status);
29
+ /*
30
+ * TODO: The HPPA architecture reference only documents its NaN
31
+ * propagation rule for 2-operand operations. Testing on real hardware
32
+ * might be necessary to confirm whether this order for muladd is correct.
33
+ * Not preferring the SNaN is almost certainly incorrect as it diverges
34
+ * from the documented rules for 2-operand operations.
35
+ */
36
+ set_float_3nan_prop_rule(float_3nan_prop_abc, &env->fp_status);
37
/* For inf * 0 + NaN, return the input NaN */
38
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
39
}
40
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
41
index XXXXXXX..XXXXXXX 100644
42
--- a/fpu/softfloat-specialize.c.inc
43
+++ b/fpu/softfloat-specialize.c.inc
44
@@ -XXX,XX +XXX,XX @@ static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
45
}
46
}
47
48
- if (rule == float_3nan_prop_none) {
49
- rule = float_3nan_prop_abc;
50
- }
51
-
52
assert(rule != float_3nan_prop_none);
53
if (have_snan && (rule & R_3NAN_SNAN_MASK)) {
54
/* We have at least one SNaN input and should prefer it */
55
--
56
2.34.1
diff view generated by jsdifflib
New patch
1
The use_first_nan field in float_status was an xtensa-specific way to
2
select at runtime from two different NaN propagation rules. Now that
3
xtensa is using the target-agnostic NaN propagation rule selection
4
that we've just added, we can remove use_first_nan, because there is
5
no longer any code that reads it.
1
6
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20241202131347.498124-27-peter.maydell@linaro.org
10
---
11
include/fpu/softfloat-helpers.h | 5 -----
12
include/fpu/softfloat-types.h | 1 -
13
target/xtensa/fpu_helper.c | 1 -
14
3 files changed, 7 deletions(-)
15
16
diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/include/fpu/softfloat-helpers.h
19
+++ b/include/fpu/softfloat-helpers.h
20
@@ -XXX,XX +XXX,XX @@ static inline void set_snan_bit_is_one(bool val, float_status *status)
21
status->snan_bit_is_one = val;
22
}
23
24
-static inline void set_use_first_nan(bool val, float_status *status)
25
-{
26
- status->use_first_nan = val;
27
-}
28
-
29
static inline void set_no_signaling_nans(bool val, float_status *status)
30
{
31
status->no_signaling_nans = val;
32
diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h
33
index XXXXXXX..XXXXXXX 100644
34
--- a/include/fpu/softfloat-types.h
35
+++ b/include/fpu/softfloat-types.h
36
@@ -XXX,XX +XXX,XX @@ typedef struct float_status {
37
* softfloat-specialize.inc.c)
38
*/
39
bool snan_bit_is_one;
40
- bool use_first_nan;
41
bool no_signaling_nans;
42
/* should overflowed results subtract re_bias to its exponent? */
43
bool rebias_overflow;
44
diff --git a/target/xtensa/fpu_helper.c b/target/xtensa/fpu_helper.c
45
index XXXXXXX..XXXXXXX 100644
46
--- a/target/xtensa/fpu_helper.c
47
+++ b/target/xtensa/fpu_helper.c
48
@@ -XXX,XX +XXX,XX @@ static const struct {
49
50
void xtensa_use_first_nan(CPUXtensaState *env, bool use_first)
51
{
52
- set_use_first_nan(use_first, &env->fp_status);
53
set_float_2nan_prop_rule(use_first ? float_2nan_prop_ab : float_2nan_prop_ba,
54
&env->fp_status);
55
set_float_3nan_prop_rule(use_first ? float_3nan_prop_abc : float_3nan_prop_cba,
56
--
57
2.34.1
diff view generated by jsdifflib
New patch
1
Currently m68k_cpu_reset_hold() calls floatx80_default_nan(NULL)
2
to get the NaN bit pattern to reset the FPU registers. This
3
works because it happens that our implementation of
4
floatx80_default_nan() doesn't actually look at the float_status
5
pointer except for TARGET_MIPS. However, this isn't guaranteed,
6
and to be able to remove the ifdef in floatx80_default_nan()
7
we're going to need a real float_status here.
1
8
9
Rearrange m68k_cpu_reset_hold() so that we initialize env->fp_status
10
earlier, and thus can pass it to floatx80_default_nan().
11
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Message-id: 20241202131347.498124-28-peter.maydell@linaro.org
15
---
16
target/m68k/cpu.c | 12 +++++++-----
17
1 file changed, 7 insertions(+), 5 deletions(-)
18
19
diff --git a/target/m68k/cpu.c b/target/m68k/cpu.c
20
index XXXXXXX..XXXXXXX 100644
21
--- a/target/m68k/cpu.c
22
+++ b/target/m68k/cpu.c
23
@@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type)
24
CPUState *cs = CPU(obj);
25
M68kCPUClass *mcc = M68K_CPU_GET_CLASS(obj);
26
CPUM68KState *env = cpu_env(cs);
27
- floatx80 nan = floatx80_default_nan(NULL);
28
+ floatx80 nan;
29
int i;
30
31
if (mcc->parent_phases.hold) {
32
@@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type)
33
#else
34
cpu_m68k_set_sr(env, SR_S | SR_I);
35
#endif
36
- for (i = 0; i < 8; i++) {
37
- env->fregs[i].d = nan;
38
- }
39
- cpu_m68k_set_fpcr(env, 0);
40
/*
41
* M68000 FAMILY PROGRAMMER'S REFERENCE MANUAL
42
* 3.4 FLOATING-POINT INSTRUCTION DETAILS
43
@@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type)
44
* preceding paragraph for nonsignaling NaNs.
45
*/
46
set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status);
47
+
48
+ nan = floatx80_default_nan(&env->fp_status);
49
+ for (i = 0; i < 8; i++) {
50
+ env->fregs[i].d = nan;
51
+ }
52
+ cpu_m68k_set_fpcr(env, 0);
53
env->fpsr = 0;
54
55
/* TODO: We should set PC from the interrupt vector. */
56
--
57
2.34.1
diff view generated by jsdifflib
New patch
1
We create our 128-bit default NaN by calling parts64_default_nan()
2
and then adjusting the result. We can do the same trick for creating
3
the floatx80 default NaN, which lets us drop a target ifdef.
1
4
5
floatx80 is used only by:
6
i386
7
m68k
8
arm nwfpe old floating-point emulation emulation support
9
(which is essentially dead, especially the parts involving floatx80)
10
PPC (only in the xsrqpxp instruction, which just rounds an input
11
value by converting to floatx80 and back, so will never generate
12
the default NaN)
13
14
The floatx80 default NaN as currently implemented is:
15
m68k: sign = 0, exp = 1...1, int = 1, frac = 1....1
16
i386: sign = 1, exp = 1...1, int = 1, frac = 10...0
17
18
These are the same as the parts64_default_nan for these architectures.
19
20
This is technically a possible behaviour change for arm linux-user
21
nwfpe emulation emulation, because the default NaN will now have the
22
sign bit clear. But we were already generating a different floatx80
23
default NaN from the real kernel emulation we are supposedly
24
following, which appears to use an all-bits-1 value:
25
https://elixir.bootlin.com/linux/v6.12/source/arch/arm/nwfpe/softfloat-specialize#L267
26
27
This won't affect the only "real" use of the nwfpe emulation, which
28
is ancient binaries that used it as part of the old floating point
29
calling convention; that only uses loads and stores of 32 and 64 bit
30
floats, not any of the floatx80 behaviour the original hardware had.
31
We also get the nwfpe float64 default NaN value wrong:
32
https://elixir.bootlin.com/linux/v6.12/source/arch/arm/nwfpe/softfloat-specialize#L166
33
so if we ever cared about this obscure corner the right fix would be
34
to correct that so nwfpe used its own default-NaN setting rather
35
than the Arm VFP one.
36
37
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
38
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
39
Message-id: 20241202131347.498124-29-peter.maydell@linaro.org
40
---
41
fpu/softfloat-specialize.c.inc | 20 ++++++++++----------
42
1 file changed, 10 insertions(+), 10 deletions(-)
43
44
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
45
index XXXXXXX..XXXXXXX 100644
46
--- a/fpu/softfloat-specialize.c.inc
47
+++ b/fpu/softfloat-specialize.c.inc
48
@@ -XXX,XX +XXX,XX @@ static void parts128_silence_nan(FloatParts128 *p, float_status *status)
49
floatx80 floatx80_default_nan(float_status *status)
50
{
51
floatx80 r;
52
+ /*
53
+ * Extrapolate from the choices made by parts64_default_nan to fill
54
+ * in the floatx80 format. We assume that floatx80's explicit
55
+ * integer bit is always set (this is true for i386 and m68k,
56
+ * which are the only real users of this format).
57
+ */
58
+ FloatParts64 p64;
59
+ parts64_default_nan(&p64, status);
60
61
- /* None of the targets that have snan_bit_is_one use floatx80. */
62
- assert(!snan_bit_is_one(status));
63
-#if defined(TARGET_M68K)
64
- r.low = UINT64_C(0xFFFFFFFFFFFFFFFF);
65
- r.high = 0x7FFF;
66
-#else
67
- /* X86 */
68
- r.low = UINT64_C(0xC000000000000000);
69
- r.high = 0xFFFF;
70
-#endif
71
+ r.high = 0x7FFF | (p64.sign << 15);
72
+ r.low = (1ULL << DECOMPOSED_BINARY_POINT) | p64.frac;
73
return r;
74
}
75
76
--
77
2.34.1
diff view generated by jsdifflib
New patch
1
In target/loongarch's helper_fclass_s() and helper_fclass_d() we pass
2
a zero-initialized float_status struct to float32_is_quiet_nan() and
3
float64_is_quiet_nan(), with the cryptic comment "for
4
snan_bit_is_one".
1
5
6
This pattern appears to have been copied from target/riscv, where it
7
is used because the functions there do not have ready access to the
8
CPU state struct. The comment presumably refers to the fact that the
9
main reason the is_quiet_nan() functions want the float_state is
10
because they want to know about the snan_bit_is_one config.
11
12
In the loongarch helpers, though, we have the CPU state struct
13
to hand. Use the usual env->fp_status here. This avoids our needing
14
to track that we need to update the initializer of the local
15
float_status structs when the core softfloat code adds new
16
options for targets to configure their behaviour.
17
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
20
Message-id: 20241202131347.498124-30-peter.maydell@linaro.org
21
---
22
target/loongarch/tcg/fpu_helper.c | 6 ++----
23
1 file changed, 2 insertions(+), 4 deletions(-)
24
25
diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c
26
index XXXXXXX..XXXXXXX 100644
27
--- a/target/loongarch/tcg/fpu_helper.c
28
+++ b/target/loongarch/tcg/fpu_helper.c
29
@@ -XXX,XX +XXX,XX @@ uint64_t helper_fclass_s(CPULoongArchState *env, uint64_t fj)
30
} else if (float32_is_zero_or_denormal(f)) {
31
return sign ? 1 << 4 : 1 << 8;
32
} else if (float32_is_any_nan(f)) {
33
- float_status s = { }; /* for snan_bit_is_one */
34
- return float32_is_quiet_nan(f, &s) ? 1 << 1 : 1 << 0;
35
+ return float32_is_quiet_nan(f, &env->fp_status) ? 1 << 1 : 1 << 0;
36
} else {
37
return sign ? 1 << 3 : 1 << 7;
38
}
39
@@ -XXX,XX +XXX,XX @@ uint64_t helper_fclass_d(CPULoongArchState *env, uint64_t fj)
40
} else if (float64_is_zero_or_denormal(f)) {
41
return sign ? 1 << 4 : 1 << 8;
42
} else if (float64_is_any_nan(f)) {
43
- float_status s = { }; /* for snan_bit_is_one */
44
- return float64_is_quiet_nan(f, &s) ? 1 << 1 : 1 << 0;
45
+ return float64_is_quiet_nan(f, &env->fp_status) ? 1 << 1 : 1 << 0;
46
} else {
47
return sign ? 1 << 3 : 1 << 7;
48
}
49
--
50
2.34.1
diff view generated by jsdifflib
New patch
1
In the frem helper, we have a local float_status because we want to
2
execute the floatx80_div() with a custom rounding mode. Instead of
3
zero-initializing the local float_status and then having to set it up
4
with the m68k standard behaviour (including the NaN propagation rule
5
and copying the rounding precision from env->fp_status), initialize
6
it as a complete copy of env->fp_status. This will avoid our having
7
to add new code in this function for every new config knob we add
8
to fp_status.
1
9
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Message-id: 20241202131347.498124-31-peter.maydell@linaro.org
13
---
14
target/m68k/fpu_helper.c | 6 ++----
15
1 file changed, 2 insertions(+), 4 deletions(-)
16
17
diff --git a/target/m68k/fpu_helper.c b/target/m68k/fpu_helper.c
18
index XXXXXXX..XXXXXXX 100644
19
--- a/target/m68k/fpu_helper.c
20
+++ b/target/m68k/fpu_helper.c
21
@@ -XXX,XX +XXX,XX @@ void HELPER(frem)(CPUM68KState *env, FPReg *res, FPReg *val0, FPReg *val1)
22
23
fp_rem = floatx80_rem(val1->d, val0->d, &env->fp_status);
24
if (!floatx80_is_any_nan(fp_rem)) {
25
- float_status fp_status = { };
26
+ /* Use local temporary fp_status to set different rounding mode */
27
+ float_status fp_status = env->fp_status;
28
uint32_t quotient;
29
int sign;
30
31
/* Calculate quotient directly using round to nearest mode */
32
- set_float_2nan_prop_rule(float_2nan_prop_ab, &fp_status);
33
set_float_rounding_mode(float_round_nearest_even, &fp_status);
34
- set_floatx80_rounding_precision(
35
- get_floatx80_rounding_precision(&env->fp_status), &fp_status);
36
fp_quot.d = floatx80_div(val1->d, val0->d, &fp_status);
37
38
sign = extractFloatx80Sign(fp_quot.d);
39
--
40
2.34.1
diff view generated by jsdifflib
New patch
1
In cf_fpu_gdb_get_reg() and cf_fpu_gdb_set_reg() we do the conversion
2
from float64 to floatx80 using a scratch float_status, because we
3
don't want the conversion to affect the CPU's floating point exception
4
status. Currently we use a zero-initialized float_status. This will
5
get steadily more awkward as we add config knobs to float_status
6
that the target must initialize. Avoid having to add any of that
7
configuration here by instead initializing our local float_status
8
from the env->fp_status.
1
9
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Message-id: 20241202131347.498124-32-peter.maydell@linaro.org
13
---
14
target/m68k/helper.c | 6 ++++--
15
1 file changed, 4 insertions(+), 2 deletions(-)
16
17
diff --git a/target/m68k/helper.c b/target/m68k/helper.c
18
index XXXXXXX..XXXXXXX 100644
19
--- a/target/m68k/helper.c
20
+++ b/target/m68k/helper.c
21
@@ -XXX,XX +XXX,XX @@ static int cf_fpu_gdb_get_reg(CPUState *cs, GByteArray *mem_buf, int n)
22
CPUM68KState *env = &cpu->env;
23
24
if (n < 8) {
25
- float_status s = {};
26
+ /* Use scratch float_status so any exceptions don't change CPU state */
27
+ float_status s = env->fp_status;
28
return gdb_get_reg64(mem_buf, floatx80_to_float64(env->fregs[n].d, &s));
29
}
30
switch (n) {
31
@@ -XXX,XX +XXX,XX @@ static int cf_fpu_gdb_set_reg(CPUState *cs, uint8_t *mem_buf, int n)
32
CPUM68KState *env = &cpu->env;
33
34
if (n < 8) {
35
- float_status s = {};
36
+ /* Use scratch float_status so any exceptions don't change CPU state */
37
+ float_status s = env->fp_status;
38
env->fregs[n].d = float64_to_floatx80(ldq_be_p(mem_buf), &s);
39
return 8;
40
}
41
--
42
2.34.1
diff view generated by jsdifflib
1
QEMU includes some models of old Arm machine types which are
1
In the helper functions flcmps and flcmpd we use a scratch float_status
2
a bit problematic for us because:
2
so that we don't change the CPU state if the comparison raises any
3
* they're written in a very old way that uses numerous APIs that we
3
floating point exception flags. Instead of zero-initializing this
4
would like to get away from (eg they don't use qdev, they use
4
scratch float_status, initialize it as a copy of env->fp_status. This
5
qemu_system_reset_request(), they use vmstate_register(), etc)
5
avoids the need to explicitly initialize settings like the NaN
6
* they've been that way for a decade plus and nobody particularly has
6
propagation rule or others we might add to softfloat in future.
7
stepped up to try to modernise the code (beyond some occasional
8
work here and there)
9
* we often don't have test cases for them, which means that if we
10
do try to do the necessary refactoring work on them we have no
11
idea if they even still work at all afterwards
12
7
13
All these machine types are also of hardware that has largely passed
8
To do this we need to pass the CPU env pointer in to the helper.
14
away into history and where I would not be surprised to find that
15
e.g. the Linux kernel support was never tested on real hardware
16
any more.
17
18
After some consultation with the Linux kernel developers, we
19
are going to deprecate:
20
21
All PXA2xx machines:
22
23
akita Sharp SL-C1000 (Akita) PDA (PXA270)
24
borzoi Sharp SL-C3100 (Borzoi) PDA (PXA270)
25
connex Gumstix Connex (PXA255)
26
mainstone Mainstone II (PXA27x)
27
spitz Sharp SL-C3000 (Spitz) PDA (PXA270)
28
terrier Sharp SL-C3200 (Terrier) PDA (PXA270)
29
tosa Sharp SL-6000 (Tosa) PDA (PXA255)
30
verdex Gumstix Verdex Pro XL6P COMs (PXA270)
31
z2 Zipit Z2 (PXA27x)
32
33
All OMAP2 machines:
34
35
n800 Nokia N800 tablet aka. RX-34 (OMAP2420)
36
n810 Nokia N810 tablet aka. RX-44 (OMAP2420)
37
38
One of the OMAP1 machines:
39
40
cheetah Palm Tungsten|E aka. Cheetah PDA (OMAP310)
41
42
Rationale:
43
* for QEMU dropping individual machines is much less beneficial
44
than if we can drop support for an entire SoC
45
* the OMAP2 QEMU code in particular is large, old and unmaintained,
46
and none of the OMAP2 kernel maintainers said they were using
47
QEMU in any of their testing/development
48
* although there is a setup that is booting test kernels on some
49
of the PXA2xx machines, nobody seemed to be using them as part
50
of their active kernel development and my impression from the
51
email thread is that PXA is the closest of all these SoC families
52
to being dropped from the kernel soon
53
* nobody said they were using cheetah, so it's entirely
54
untested and quite probably broken
55
* on the other hand the OMAP1 sx1 model does seem to be being
56
used as part of kernel development, and there was interest
57
in keeping collie around
58
59
In particular, the mainstone, tosa and z2 machine types have
60
already been dropped from Linux.
61
62
Mark all these machine types as deprecated.
63
9
64
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
65
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
11
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
66
Reviewed-by: Thomas Huth <thuth@redhat.com>
12
Message-id: 20241202131347.498124-33-peter.maydell@linaro.org
67
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
68
Message-id: 20240308171621.3749894-1-peter.maydell@linaro.org
69
---
13
---
70
docs/about/deprecated.rst | 15 +++++++++++++++
14
target/sparc/helper.h | 4 ++--
71
hw/arm/gumstix.c | 2 ++
15
target/sparc/fop_helper.c | 8 ++++----
72
hw/arm/mainstone.c | 1 +
16
target/sparc/translate.c | 4 ++--
73
hw/arm/nseries.c | 2 ++
17
3 files changed, 8 insertions(+), 8 deletions(-)
74
hw/arm/palm.c | 1 +
75
hw/arm/spitz.c | 1 +
76
hw/arm/tosa.c | 1 +
77
hw/arm/z2.c | 1 +
78
8 files changed, 24 insertions(+)
79
18
80
diff --git a/docs/about/deprecated.rst b/docs/about/deprecated.rst
19
diff --git a/target/sparc/helper.h b/target/sparc/helper.h
81
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
82
--- a/docs/about/deprecated.rst
21
--- a/target/sparc/helper.h
83
+++ b/docs/about/deprecated.rst
22
+++ b/target/sparc/helper.h
84
@@ -XXX,XX +XXX,XX @@ to correct issues, mostly regarding migration compatibility. These are
23
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(fcmpd, TCG_CALL_NO_WG, i32, env, f64, f64)
85
no longer maintained and removing them will make the code easier to
24
DEF_HELPER_FLAGS_3(fcmped, TCG_CALL_NO_WG, i32, env, f64, f64)
86
read and maintain. Use versions 2.12 and above as a replacement.
25
DEF_HELPER_FLAGS_3(fcmpq, TCG_CALL_NO_WG, i32, env, i128, i128)
87
26
DEF_HELPER_FLAGS_3(fcmpeq, TCG_CALL_NO_WG, i32, env, i128, i128)
88
+Arm machines ``akita``, ``borzoi``, ``cheetah``, ``connex``, ``mainstone``, ``n800``, ``n810``, ``spitz``, ``terrier``, ``tosa``, ``verdex``, ``z2`` (since 9.0)
27
-DEF_HELPER_FLAGS_2(flcmps, TCG_CALL_NO_RWG_SE, i32, f32, f32)
89
+''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''''
28
-DEF_HELPER_FLAGS_2(flcmpd, TCG_CALL_NO_RWG_SE, i32, f64, f64)
90
+
29
+DEF_HELPER_FLAGS_3(flcmps, TCG_CALL_NO_RWG_SE, i32, env, f32, f32)
91
+QEMU includes models of some machine types where the QEMU code that
30
+DEF_HELPER_FLAGS_3(flcmpd, TCG_CALL_NO_RWG_SE, i32, env, f64, f64)
92
+emulates their SoCs is very old and unmaintained. This code is now
31
DEF_HELPER_2(raise_exception, noreturn, env, int)
93
+blocking our ability to move forward with various changes across
32
94
+the codebase, and over many years nobody has been interested in
33
DEF_HELPER_FLAGS_3(faddd, TCG_CALL_NO_WG, f64, env, f64, f64)
95
+trying to modernise it. We don't expect any of these machines to have
34
diff --git a/target/sparc/fop_helper.c b/target/sparc/fop_helper.c
96
+a large number of users, because they're all modelling hardware that
97
+has now passed away into history. We are therefore dropping support
98
+for all machine types using the PXA2xx and OMAP2 SoCs. We are also
99
+dropping the ``cheetah`` OMAP1 board, because we don't have any
100
+test images for it and don't know of anybody who does; the ``sx1``
101
+and ``sx1-v1`` OMAP1 machines remain supported for now.
102
+
103
Backend options
104
---------------
105
106
diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c
107
index XXXXXXX..XXXXXXX 100644
35
index XXXXXXX..XXXXXXX 100644
108
--- a/hw/arm/gumstix.c
36
--- a/target/sparc/fop_helper.c
109
+++ b/hw/arm/gumstix.c
37
+++ b/target/sparc/fop_helper.c
110
@@ -XXX,XX +XXX,XX @@ static void connex_class_init(ObjectClass *oc, void *data)
38
@@ -XXX,XX +XXX,XX @@ uint32_t helper_fcmpeq(CPUSPARCState *env, Int128 src1, Int128 src2)
111
mc->desc = "Gumstix Connex (PXA255)";
39
return finish_fcmp(env, r, GETPC());
112
mc->init = connex_init;
113
mc->ignore_memory_transaction_failures = true;
114
+ mc->deprecation_reason = "machine is old and unmaintained";
115
}
40
}
116
41
117
static const TypeInfo connex_type = {
42
-uint32_t helper_flcmps(float32 src1, float32 src2)
118
@@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data)
43
+uint32_t helper_flcmps(CPUSPARCState *env, float32 src1, float32 src2)
119
mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)";
44
{
120
mc->init = verdex_init;
45
/*
121
mc->ignore_memory_transaction_failures = true;
46
* FLCMP never raises an exception nor modifies any FSR fields.
122
+ mc->deprecation_reason = "machine is old and unmaintained";
47
* Perform the comparison with a dummy fp environment.
123
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0");
48
*/
49
- float_status discard = { };
50
+ float_status discard = env->fp_status;
51
FloatRelation r;
52
53
set_float_2nan_prop_rule(float_2nan_prop_s_ba, &discard);
54
@@ -XXX,XX +XXX,XX @@ uint32_t helper_flcmps(float32 src1, float32 src2)
55
g_assert_not_reached();
124
}
56
}
125
57
126
diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c
58
-uint32_t helper_flcmpd(float64 src1, float64 src2)
59
+uint32_t helper_flcmpd(CPUSPARCState *env, float64 src1, float64 src2)
60
{
61
- float_status discard = { };
62
+ float_status discard = env->fp_status;
63
FloatRelation r;
64
65
set_float_2nan_prop_rule(float_2nan_prop_s_ba, &discard);
66
diff --git a/target/sparc/translate.c b/target/sparc/translate.c
127
index XXXXXXX..XXXXXXX 100644
67
index XXXXXXX..XXXXXXX 100644
128
--- a/hw/arm/mainstone.c
68
--- a/target/sparc/translate.c
129
+++ b/hw/arm/mainstone.c
69
+++ b/target/sparc/translate.c
130
@@ -XXX,XX +XXX,XX @@ static void mainstone2_machine_init(MachineClass *mc)
70
@@ -XXX,XX +XXX,XX @@ static bool trans_FLCMPs(DisasContext *dc, arg_FLCMPs *a)
131
mc->init = mainstone_init;
71
132
mc->ignore_memory_transaction_failures = true;
72
src1 = gen_load_fpr_F(dc, a->rs1);
133
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c5");
73
src2 = gen_load_fpr_F(dc, a->rs2);
134
+ mc->deprecation_reason = "machine is old and unmaintained";
74
- gen_helper_flcmps(cpu_fcc[a->cc], src1, src2);
75
+ gen_helper_flcmps(cpu_fcc[a->cc], tcg_env, src1, src2);
76
return advance_pc(dc);
135
}
77
}
136
78
137
DEFINE_MACHINE("mainstone", mainstone2_machine_init)
79
@@ -XXX,XX +XXX,XX @@ static bool trans_FLCMPd(DisasContext *dc, arg_FLCMPd *a)
138
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
80
139
index XXXXXXX..XXXXXXX 100644
81
src1 = gen_load_fpr_D(dc, a->rs1);
140
--- a/hw/arm/nseries.c
82
src2 = gen_load_fpr_D(dc, a->rs2);
141
+++ b/hw/arm/nseries.c
83
- gen_helper_flcmpd(cpu_fcc[a->cc], src1, src2);
142
@@ -XXX,XX +XXX,XX @@ static void n800_class_init(ObjectClass *oc, void *data)
84
+ gen_helper_flcmpd(cpu_fcc[a->cc], tcg_env, src1, src2);
143
/* Actually two chips of 0x4000000 bytes each */
85
return advance_pc(dc);
144
mc->default_ram_size = 0x08000000;
145
mc->default_ram_id = "omap2.dram";
146
+ mc->deprecation_reason = "machine is old and unmaintained";
147
148
machine_add_audiodev_property(mc);
149
}
86
}
150
@@ -XXX,XX +XXX,XX @@ static void n810_class_init(ObjectClass *oc, void *data)
87
151
/* Actually two chips of 0x4000000 bytes each */
152
mc->default_ram_size = 0x08000000;
153
mc->default_ram_id = "omap2.dram";
154
+ mc->deprecation_reason = "machine is old and unmaintained";
155
156
machine_add_audiodev_property(mc);
157
}
158
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
159
index XXXXXXX..XXXXXXX 100644
160
--- a/hw/arm/palm.c
161
+++ b/hw/arm/palm.c
162
@@ -XXX,XX +XXX,XX @@ static void palmte_machine_init(MachineClass *mc)
163
mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t");
164
mc->default_ram_size = 0x02000000;
165
mc->default_ram_id = "omap1.dram";
166
+ mc->deprecation_reason = "machine is old and unmaintained";
167
168
machine_add_audiodev_property(mc);
169
}
170
diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c
171
index XXXXXXX..XXXXXXX 100644
172
--- a/hw/arm/spitz.c
173
+++ b/hw/arm/spitz.c
174
@@ -XXX,XX +XXX,XX @@ static void spitz_common_class_init(ObjectClass *oc, void *data)
175
mc->block_default_type = IF_IDE;
176
mc->ignore_memory_transaction_failures = true;
177
mc->init = spitz_common_init;
178
+ mc->deprecation_reason = "machine is old and unmaintained";
179
180
machine_add_audiodev_property(mc);
181
}
182
diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c
183
index XXXXXXX..XXXXXXX 100644
184
--- a/hw/arm/tosa.c
185
+++ b/hw/arm/tosa.c
186
@@ -XXX,XX +XXX,XX @@ static void tosapda_machine_init(MachineClass *mc)
187
mc->init = tosa_init;
188
mc->block_default_type = IF_IDE;
189
mc->ignore_memory_transaction_failures = true;
190
+ mc->deprecation_reason = "machine is old and unmaintained";
191
}
192
193
DEFINE_MACHINE("tosa", tosapda_machine_init)
194
diff --git a/hw/arm/z2.c b/hw/arm/z2.c
195
index XXXXXXX..XXXXXXX 100644
196
--- a/hw/arm/z2.c
197
+++ b/hw/arm/z2.c
198
@@ -XXX,XX +XXX,XX @@ static void z2_machine_init(MachineClass *mc)
199
mc->init = z2_init;
200
mc->ignore_memory_transaction_failures = true;
201
mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c5");
202
+ mc->deprecation_reason = "machine is old and unmaintained";
203
204
machine_add_audiodev_property(mc);
205
}
206
--
88
--
207
2.34.1
89
2.34.1
208
209
diff view generated by jsdifflib
New patch
1
In the helper_compute_fprf functions, we pass a dummy float_status
2
in to the is_signaling_nan() function. This is unnecessary, because
3
we have convenient access to the CPU env pointer here and that
4
is already set up with the correct values for the snan_bit_is_one
5
and no_signaling_nans config settings. is_signaling_nan() doesn't
6
ever update the fp_status with any exception flags, so there is
7
no reason not to use env->fp_status here.
1
8
9
Use env->fp_status instead of the dummy fp_status.
10
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Message-id: 20241202131347.498124-34-peter.maydell@linaro.org
14
---
15
target/ppc/fpu_helper.c | 3 +--
16
1 file changed, 1 insertion(+), 2 deletions(-)
17
18
diff --git a/target/ppc/fpu_helper.c b/target/ppc/fpu_helper.c
19
index XXXXXXX..XXXXXXX 100644
20
--- a/target/ppc/fpu_helper.c
21
+++ b/target/ppc/fpu_helper.c
22
@@ -XXX,XX +XXX,XX @@ void helper_compute_fprf_##tp(CPUPPCState *env, tp arg) \
23
} else if (tp##_is_infinity(arg)) { \
24
fprf = neg ? 0x09 << FPSCR_FPRF : 0x05 << FPSCR_FPRF; \
25
} else { \
26
- float_status dummy = { }; /* snan_bit_is_one = 0 */ \
27
- if (tp##_is_signaling_nan(arg, &dummy)) { \
28
+ if (tp##_is_signaling_nan(arg, &env->fp_status)) { \
29
fprf = 0x00 << FPSCR_FPRF; \
30
} else { \
31
fprf = 0x11 << FPSCR_FPRF; \
32
--
33
2.34.1
diff view generated by jsdifflib
New patch
1
From: Richard Henderson <richard.henderson@linaro.org>
1
2
3
Now that float_status has a bunch of fp parameters,
4
it is easier to copy an existing structure than create
5
one from scratch. Begin by copying the structure that
6
corresponds to the FPSR and make only the adjustments
7
required for BFloat16 semantics.
8
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Message-id: 20241203203949.483774-2-richard.henderson@linaro.org
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
15
target/arm/tcg/vec_helper.c | 20 +++++++-------------
16
1 file changed, 7 insertions(+), 13 deletions(-)
17
18
diff --git a/target/arm/tcg/vec_helper.c b/target/arm/tcg/vec_helper.c
19
index XXXXXXX..XXXXXXX 100644
20
--- a/target/arm/tcg/vec_helper.c
21
+++ b/target/arm/tcg/vec_helper.c
22
@@ -XXX,XX +XXX,XX @@ bool is_ebf(CPUARMState *env, float_status *statusp, float_status *oddstatusp)
23
* no effect on AArch32 instructions.
24
*/
25
bool ebf = is_a64(env) && env->vfp.fpcr & FPCR_EBF;
26
- *statusp = (float_status){
27
- .tininess_before_rounding = float_tininess_before_rounding,
28
- .float_rounding_mode = float_round_to_odd_inf,
29
- .flush_to_zero = true,
30
- .flush_inputs_to_zero = true,
31
- .default_nan_mode = true,
32
- };
33
+
34
+ *statusp = env->vfp.fp_status;
35
+ set_default_nan_mode(true, statusp);
36
37
if (ebf) {
38
- float_status *fpst = &env->vfp.fp_status;
39
- set_flush_to_zero(get_flush_to_zero(fpst), statusp);
40
- set_flush_inputs_to_zero(get_flush_inputs_to_zero(fpst), statusp);
41
- set_float_rounding_mode(get_float_rounding_mode(fpst), statusp);
42
-
43
/* EBF=1 needs to do a step with round-to-odd semantics */
44
*oddstatusp = *statusp;
45
set_float_rounding_mode(float_round_to_odd, oddstatusp);
46
+ } else {
47
+ set_flush_to_zero(true, statusp);
48
+ set_flush_inputs_to_zero(true, statusp);
49
+ set_float_rounding_mode(float_round_to_odd_inf, statusp);
50
}
51
-
52
return ebf;
53
}
54
55
--
56
2.34.1
57
58
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
Currently we hardcode the default NaN value in parts64_default_nan()
2
using a compile-time ifdef ladder. This is awkward for two cases:
3
* for single-QEMU-binary we can't hard-code target-specifics like this
4
* for Arm FEAT_AFP the default NaN value depends on FPCR.AH
5
(specifically the sign bit is different)
2
6
3
This fixes crashes with truncated dumps.
7
Add a field to float_status to specify the default NaN value; fall
8
back to the old ifdef behaviour if these are not set.
4
9
5
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
10
The default NaN value is specified by setting a uint8_t to a
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
pattern corresponding to the sign and upper fraction parts of
7
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
12
the NaN; the lower bits of the fraction are set from bit 0 of
8
Message-id: 20240307-elf2dmp-v4-18-4f324ad4d99d@daynix.com
13
the pattern.
14
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
17
Message-id: 20241202131347.498124-35-peter.maydell@linaro.org
10
---
18
---
11
contrib/elf2dmp/qemu_elf.c | 87 ++++++++++++++++++++++++--------------
19
include/fpu/softfloat-helpers.h | 11 +++++++
12
1 file changed, 55 insertions(+), 32 deletions(-)
20
include/fpu/softfloat-types.h | 10 ++++++
21
fpu/softfloat-specialize.c.inc | 55 ++++++++++++++++++++-------------
22
3 files changed, 54 insertions(+), 22 deletions(-)
13
23
14
diff --git a/contrib/elf2dmp/qemu_elf.c b/contrib/elf2dmp/qemu_elf.c
24
diff --git a/include/fpu/softfloat-helpers.h b/include/fpu/softfloat-helpers.h
15
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
16
--- a/contrib/elf2dmp/qemu_elf.c
26
--- a/include/fpu/softfloat-helpers.h
17
+++ b/contrib/elf2dmp/qemu_elf.c
27
+++ b/include/fpu/softfloat-helpers.h
18
@@ -XXX,XX +XXX,XX @@
28
@@ -XXX,XX +XXX,XX @@ static inline void set_float_infzeronan_rule(FloatInfZeroNaNRule rule,
19
*/
29
status->float_infzeronan_rule = rule;
20
21
#include "qemu/osdep.h"
22
+#include "qemu/host-utils.h"
23
#include "err.h"
24
#include "qemu_elf.h"
25
26
@@ -XXX,XX +XXX,XX @@
27
#define ROUND_UP(n, d) (((n) + (d) - 1) & -(0 ? (n) : (d)))
28
#endif
29
30
-#ifndef DIV_ROUND_UP
31
-#define DIV_ROUND_UP(n, d) (((n) + (d) - 1) / (d))
32
-#endif
33
-
34
-#define ELF_NOTE_SIZE(hdr_size, name_size, desc_size) \
35
- ((DIV_ROUND_UP((hdr_size), 4) + \
36
- DIV_ROUND_UP((name_size), 4) + \
37
- DIV_ROUND_UP((desc_size), 4)) * 4)
38
-
39
int is_system(QEMUCPUState *s)
40
{
41
return s->gs.base >> 63;
42
}
30
}
43
31
44
-static char *nhdr_get_name(Elf64_Nhdr *nhdr)
32
+static inline void set_float_default_nan_pattern(uint8_t dnan_pattern,
45
-{
33
+ float_status *status)
46
- return (char *)nhdr + ROUND_UP(sizeof(*nhdr), 4);
47
-}
48
-
49
-static void *nhdr_get_desc(Elf64_Nhdr *nhdr)
50
-{
51
- return nhdr_get_name(nhdr) + ROUND_UP(nhdr->n_namesz, 4);
52
-}
53
-
54
-static Elf64_Nhdr *nhdr_get_next(Elf64_Nhdr *nhdr)
55
-{
56
- return (void *)((uint8_t *)nhdr + ELF_NOTE_SIZE(sizeof(*nhdr),
57
- nhdr->n_namesz, nhdr->n_descsz));
58
-}
59
-
60
Elf64_Phdr *elf64_getphdr(void *map)
61
{
62
Elf64_Ehdr *ehdr = map;
63
@@ -XXX,XX +XXX,XX @@ Elf64_Half elf_getphdrnum(void *map)
64
return ehdr->e_phnum;
65
}
66
67
+static bool advance_note_offset(uint64_t *offsetp, uint64_t size, uint64_t end)
68
+{
34
+{
69
+ uint64_t offset = *offsetp;
35
+ status->default_nan_pattern = dnan_pattern;
70
+
71
+ if (uadd64_overflow(offset, size, &offset) || offset > UINT64_MAX - 3) {
72
+ return false;
73
+ }
74
+
75
+ offset = ROUND_UP(offset, 4);
76
+
77
+ if (offset > end) {
78
+ return false;
79
+ }
80
+
81
+ *offsetp = offset;
82
+
83
+ return true;
84
+}
36
+}
85
+
37
+
86
static bool init_states(QEMU_Elf *qe)
38
static inline void set_flush_to_zero(bool val, float_status *status)
87
{
39
{
88
Elf64_Phdr *phdr = elf64_getphdr(qe->map);
40
status->flush_to_zero = val;
89
- Elf64_Nhdr *start = (void *)((uint8_t *)qe->map + phdr[0].p_offset);
41
@@ -XXX,XX +XXX,XX @@ static inline FloatInfZeroNaNRule get_float_infzeronan_rule(float_status *status
90
- Elf64_Nhdr *end = (void *)((uint8_t *)start + phdr[0].p_memsz);
42
return status->float_infzeronan_rule;
91
Elf64_Nhdr *nhdr;
43
}
92
GPtrArray *states;
44
93
+ QEMUCPUState *state;
45
+static inline uint8_t get_float_default_nan_pattern(float_status *status)
94
+ uint32_t state_size;
46
+{
95
+ uint64_t offset;
47
+ return status->default_nan_pattern;
96
+ uint64_t end_offset;
48
+}
97
+ char *name;
49
+
98
50
static inline bool get_flush_to_zero(float_status *status)
99
if (phdr[0].p_type != PT_NOTE) {
51
{
100
eprintf("Failed to find PT_NOTE\n");
52
return status->flush_to_zero;
101
@@ -XXX,XX +XXX,XX @@ static bool init_states(QEMU_Elf *qe)
53
diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h
102
}
54
index XXXXXXX..XXXXXXX 100644
103
55
--- a/include/fpu/softfloat-types.h
104
qe->has_kernel_gs_base = 1;
56
+++ b/include/fpu/softfloat-types.h
105
+ offset = phdr[0].p_offset;
57
@@ -XXX,XX +XXX,XX @@ typedef struct float_status {
106
states = g_ptr_array_new();
58
/* should denormalised inputs go to zero and set the input_denormal flag? */
107
59
bool flush_inputs_to_zero;
108
- for (nhdr = start; nhdr < end; nhdr = nhdr_get_next(nhdr)) {
60
bool default_nan_mode;
109
- if (!strcmp(nhdr_get_name(nhdr), QEMU_NOTE_NAME)) {
61
+ /*
110
- QEMUCPUState *state = nhdr_get_desc(nhdr);
62
+ * The pattern to use for the default NaN. Here the high bit specifies
111
+ if (uadd64_overflow(offset, phdr[0].p_memsz, &end_offset) ||
63
+ * the default NaN's sign bit, and bits 6..0 specify the high bits of the
112
+ end_offset > qe->size) {
64
+ * fractional part. The low bits of the fractional part are copies of bit 0.
113
+ end_offset = qe->size;
65
+ * The exponent of the default NaN is (as for any NaN) always all 1s.
66
+ * Note that a value of 0 here is not a valid NaN. The target must set
67
+ * this to the correct non-zero value, or we will assert when trying to
68
+ * create a default NaN.
69
+ */
70
+ uint8_t default_nan_pattern;
71
/*
72
* The flags below are not used on all specializations and may
73
* constant fold away (see snan_bit_is_one()/no_signalling_nans() in
74
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
75
index XXXXXXX..XXXXXXX 100644
76
--- a/fpu/softfloat-specialize.c.inc
77
+++ b/fpu/softfloat-specialize.c.inc
78
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
79
{
80
bool sign = 0;
81
uint64_t frac;
82
+ uint8_t dnan_pattern = status->default_nan_pattern;
83
84
+ if (dnan_pattern == 0) {
85
#if defined(TARGET_SPARC) || defined(TARGET_M68K)
86
- /* !snan_bit_is_one, set all bits */
87
- frac = (1ULL << DECOMPOSED_BINARY_POINT) - 1;
88
-#elif defined(TARGET_I386) || defined(TARGET_X86_64) \
89
+ /* Sign bit clear, all frac bits set */
90
+ dnan_pattern = 0b01111111;
91
+#elif defined(TARGET_I386) || defined(TARGET_X86_64) \
92
|| defined(TARGET_MICROBLAZE)
93
- /* !snan_bit_is_one, set sign and msb */
94
- frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1);
95
- sign = 1;
96
+ /* Sign bit set, most significant frac bit set */
97
+ dnan_pattern = 0b11000000;
98
#elif defined(TARGET_HPPA)
99
- /* snan_bit_is_one, set msb-1. */
100
- frac = 1ULL << (DECOMPOSED_BINARY_POINT - 2);
101
+ /* Sign bit clear, msb-1 frac bit set */
102
+ dnan_pattern = 0b00100000;
103
#elif defined(TARGET_HEXAGON)
104
- sign = 1;
105
- frac = ~0ULL;
106
+ /* Sign bit set, all frac bits set. */
107
+ dnan_pattern = 0b11111111;
108
#else
109
- /*
110
- * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V,
111
- * S390, SH4, TriCore, and Xtensa. Our other supported targets
112
- * do not have floating-point.
113
- */
114
- if (snan_bit_is_one(status)) {
115
- /* set all bits other than msb */
116
- frac = (1ULL << (DECOMPOSED_BINARY_POINT - 1)) - 1;
117
- } else {
118
- /* set msb */
119
- frac = 1ULL << (DECOMPOSED_BINARY_POINT - 1);
120
- }
121
+ /*
122
+ * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V,
123
+ * S390, SH4, TriCore, and Xtensa. Our other supported targets
124
+ * do not have floating-point.
125
+ */
126
+ if (snan_bit_is_one(status)) {
127
+ /* sign bit clear, set all frac bits other than msb */
128
+ dnan_pattern = 0b00111111;
129
+ } else {
130
+ /* sign bit clear, set frac msb */
131
+ dnan_pattern = 0b01000000;
132
+ }
133
#endif
114
+ }
134
+ }
115
135
+ assert(dnan_pattern != 0);
116
- if (state->size < sizeof(*state)) {
117
+ while (offset < end_offset) {
118
+ nhdr = (void *)((uint8_t *)qe->map + offset);
119
+
136
+
120
+ if (!advance_note_offset(&offset, sizeof(*nhdr), end_offset)) {
137
+ sign = dnan_pattern >> 7;
121
+ break;
138
+ /*
122
+ }
139
+ * Place default_nan_pattern [6:0] into bits [62:56],
123
+
140
+ * and replecate bit [0] down into [55:0]
124
+ name = (char *)qe->map + offset;
141
+ */
125
+
142
+ frac = deposit64(0, DECOMPOSED_BINARY_POINT - 7, 7, dnan_pattern);
126
+ if (!advance_note_offset(&offset, nhdr->n_namesz, end_offset)) {
143
+ frac = deposit64(frac, 0, DECOMPOSED_BINARY_POINT - 7, -(dnan_pattern & 1));
127
+ break;
144
128
+ }
145
*p = (FloatParts64) {
129
+
146
.cls = float_class_qnan,
130
+ state = (void *)((uint8_t *)qe->map + offset);
131
+
132
+ if (!advance_note_offset(&offset, nhdr->n_descsz, end_offset)) {
133
+ break;
134
+ }
135
+
136
+ if (!strcmp(name, QEMU_NOTE_NAME) &&
137
+ nhdr->n_descsz >= offsetof(QEMUCPUState, kernel_gs_base)) {
138
+ state_size = MIN(state->size, nhdr->n_descsz);
139
+
140
+ if (state_size < sizeof(*state)) {
141
eprintf("CPU #%u: QEMU CPU state size %u doesn't match\n",
142
- states->len, state->size);
143
+ states->len, state_size);
144
/*
145
* We assume either every QEMU CPU state has KERNEL_GS_BASE or
146
* no one has.
147
--
147
--
148
2.34.1
148
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for the tests/fp code.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-36-peter.maydell@linaro.org
6
---
7
tests/fp/fp-bench.c | 1 +
8
tests/fp/fp-test-log2.c | 1 +
9
tests/fp/fp-test.c | 1 +
10
3 files changed, 3 insertions(+)
11
12
diff --git a/tests/fp/fp-bench.c b/tests/fp/fp-bench.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/tests/fp/fp-bench.c
15
+++ b/tests/fp/fp-bench.c
16
@@ -XXX,XX +XXX,XX @@ static void run_bench(void)
17
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &soft_status);
18
set_float_3nan_prop_rule(float_3nan_prop_s_cab, &soft_status);
19
set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &soft_status);
20
+ set_float_default_nan_pattern(0b01000000, &soft_status);
21
22
f = bench_funcs[operation][precision];
23
g_assert(f);
24
diff --git a/tests/fp/fp-test-log2.c b/tests/fp/fp-test-log2.c
25
index XXXXXXX..XXXXXXX 100644
26
--- a/tests/fp/fp-test-log2.c
27
+++ b/tests/fp/fp-test-log2.c
28
@@ -XXX,XX +XXX,XX @@ int main(int ac, char **av)
29
int i;
30
31
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf);
32
+ set_float_default_nan_pattern(0b01000000, &qsf);
33
set_float_rounding_mode(float_round_nearest_even, &qsf);
34
35
test.d = 0.0;
36
diff --git a/tests/fp/fp-test.c b/tests/fp/fp-test.c
37
index XXXXXXX..XXXXXXX 100644
38
--- a/tests/fp/fp-test.c
39
+++ b/tests/fp/fp-test.c
40
@@ -XXX,XX +XXX,XX @@ void run_test(void)
41
*/
42
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &qsf);
43
set_float_3nan_prop_rule(float_3nan_prop_s_cab, &qsf);
44
+ set_float_default_nan_pattern(0b01000000, &qsf);
45
set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, &qsf);
46
47
genCases_setLevel(test_level);
48
--
49
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly, and remove the ifdef from
2
parts64_default_nan().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-37-peter.maydell@linaro.org
7
---
8
target/microblaze/cpu.c | 2 ++
9
fpu/softfloat-specialize.c.inc | 3 +--
10
2 files changed, 3 insertions(+), 2 deletions(-)
11
12
diff --git a/target/microblaze/cpu.c b/target/microblaze/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/microblaze/cpu.c
15
+++ b/target/microblaze/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void mb_cpu_reset_hold(Object *obj, ResetType type)
17
* this architecture.
18
*/
19
set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status);
20
+ /* Default NaN: sign bit set, most significant frac bit set */
21
+ set_float_default_nan_pattern(0b11000000, &env->fp_status);
22
23
#if defined(CONFIG_USER_ONLY)
24
/* start in user mode with interrupts enabled. */
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
26
index XXXXXXX..XXXXXXX 100644
27
--- a/fpu/softfloat-specialize.c.inc
28
+++ b/fpu/softfloat-specialize.c.inc
29
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
30
#if defined(TARGET_SPARC) || defined(TARGET_M68K)
31
/* Sign bit clear, all frac bits set */
32
dnan_pattern = 0b01111111;
33
-#elif defined(TARGET_I386) || defined(TARGET_X86_64) \
34
- || defined(TARGET_MICROBLAZE)
35
+#elif defined(TARGET_I386) || defined(TARGET_X86_64)
36
/* Sign bit set, most significant frac bit set */
37
dnan_pattern = 0b11000000;
38
#elif defined(TARGET_HPPA)
39
--
40
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly, and remove the ifdef from
2
parts64_default_nan().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-38-peter.maydell@linaro.org
7
---
8
target/i386/tcg/fpu_helper.c | 4 ++++
9
fpu/softfloat-specialize.c.inc | 3 ---
10
2 files changed, 4 insertions(+), 3 deletions(-)
11
12
diff --git a/target/i386/tcg/fpu_helper.c b/target/i386/tcg/fpu_helper.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/i386/tcg/fpu_helper.c
15
+++ b/target/i386/tcg/fpu_helper.c
16
@@ -XXX,XX +XXX,XX @@ void cpu_init_fp_statuses(CPUX86State *env)
17
*/
18
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->sse_status);
19
set_float_3nan_prop_rule(float_3nan_prop_abc, &env->sse_status);
20
+ /* Default NaN: sign bit set, most significant frac bit set */
21
+ set_float_default_nan_pattern(0b11000000, &env->fp_status);
22
+ set_float_default_nan_pattern(0b11000000, &env->mmx_status);
23
+ set_float_default_nan_pattern(0b11000000, &env->sse_status);
24
}
25
26
static inline uint8_t save_exception_flags(CPUX86State *env)
27
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
28
index XXXXXXX..XXXXXXX 100644
29
--- a/fpu/softfloat-specialize.c.inc
30
+++ b/fpu/softfloat-specialize.c.inc
31
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
32
#if defined(TARGET_SPARC) || defined(TARGET_M68K)
33
/* Sign bit clear, all frac bits set */
34
dnan_pattern = 0b01111111;
35
-#elif defined(TARGET_I386) || defined(TARGET_X86_64)
36
- /* Sign bit set, most significant frac bit set */
37
- dnan_pattern = 0b11000000;
38
#elif defined(TARGET_HPPA)
39
/* Sign bit clear, msb-1 frac bit set */
40
dnan_pattern = 0b00100000;
41
--
42
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly, and remove the ifdef from
2
parts64_default_nan().
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-39-peter.maydell@linaro.org
7
---
8
target/hppa/fpu_helper.c | 2 ++
9
fpu/softfloat-specialize.c.inc | 3 ---
10
2 files changed, 2 insertions(+), 3 deletions(-)
11
12
diff --git a/target/hppa/fpu_helper.c b/target/hppa/fpu_helper.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/hppa/fpu_helper.c
15
+++ b/target/hppa/fpu_helper.c
16
@@ -XXX,XX +XXX,XX @@ void HELPER(loaded_fr0)(CPUHPPAState *env)
17
set_float_3nan_prop_rule(float_3nan_prop_abc, &env->fp_status);
18
/* For inf * 0 + NaN, return the input NaN */
19
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
20
+ /* Default NaN: sign bit clear, msb-1 frac bit set */
21
+ set_float_default_nan_pattern(0b00100000, &env->fp_status);
22
}
23
24
void cpu_hppa_loaded_fr0(CPUHPPAState *env)
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
26
index XXXXXXX..XXXXXXX 100644
27
--- a/fpu/softfloat-specialize.c.inc
28
+++ b/fpu/softfloat-specialize.c.inc
29
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
30
#if defined(TARGET_SPARC) || defined(TARGET_M68K)
31
/* Sign bit clear, all frac bits set */
32
dnan_pattern = 0b01111111;
33
-#elif defined(TARGET_HPPA)
34
- /* Sign bit clear, msb-1 frac bit set */
35
- dnan_pattern = 0b00100000;
36
#elif defined(TARGET_HEXAGON)
37
/* Sign bit set, all frac bits set. */
38
dnan_pattern = 0b11111111;
39
--
40
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for the alpha target.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-40-peter.maydell@linaro.org
6
---
7
target/alpha/cpu.c | 2 ++
8
1 file changed, 2 insertions(+)
9
10
diff --git a/target/alpha/cpu.c b/target/alpha/cpu.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/alpha/cpu.c
13
+++ b/target/alpha/cpu.c
14
@@ -XXX,XX +XXX,XX @@ static void alpha_cpu_initfn(Object *obj)
15
* operand in Fa. That is float_2nan_prop_ba.
16
*/
17
set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status);
18
+ /* Default NaN: sign bit clear, msb frac bit set */
19
+ set_float_default_nan_pattern(0b01000000, &env->fp_status);
20
#if defined(CONFIG_USER_ONLY)
21
env->flags = ENV_FLAG_PS_USER | ENV_FLAG_FEN;
22
cpu_alpha_store_fpcr(env, (uint64_t)(FPCR_INVD | FPCR_DZED | FPCR_OVFD
23
--
24
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for the arm target.
2
This includes setting it for the old linux-user nwfpe emulation.
3
For nwfpe, our default doesn't match the real kernel, but we
4
avoid making a behaviour change in this commit.
1
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20241202131347.498124-41-peter.maydell@linaro.org
9
---
10
linux-user/arm/nwfpe/fpa11.c | 5 +++++
11
target/arm/cpu.c | 2 ++
12
2 files changed, 7 insertions(+)
13
14
diff --git a/linux-user/arm/nwfpe/fpa11.c b/linux-user/arm/nwfpe/fpa11.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/linux-user/arm/nwfpe/fpa11.c
17
+++ b/linux-user/arm/nwfpe/fpa11.c
18
@@ -XXX,XX +XXX,XX @@ void resetFPA11(void)
19
* this late date.
20
*/
21
set_float_2nan_prop_rule(float_2nan_prop_s_ab, &fpa11->fp_status);
22
+ /*
23
+ * Use the same default NaN value as Arm VFP. This doesn't match
24
+ * the Linux kernel's nwfpe emulation, which uses an all-1s value.
25
+ */
26
+ set_float_default_nan_pattern(0b01000000, &fpa11->fp_status);
27
}
28
29
void SetRoundingMode(const unsigned int opcode)
30
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
31
index XXXXXXX..XXXXXXX 100644
32
--- a/target/arm/cpu.c
33
+++ b/target/arm/cpu.c
34
@@ -XXX,XX +XXX,XX @@ void arm_register_el_change_hook(ARMCPU *cpu, ARMELChangeHookFn *hook,
35
* the pseudocode function the arguments are in the order c, a, b.
36
* * 0 * Inf + NaN returns the default NaN if the input NaN is quiet,
37
* and the input NaN if it is signalling
38
+ * * Default NaN has sign bit clear, msb frac bit set
39
*/
40
static void arm_set_default_fp_behaviours(float_status *s)
41
{
42
@@ -XXX,XX +XXX,XX @@ static void arm_set_default_fp_behaviours(float_status *s)
43
set_float_2nan_prop_rule(float_2nan_prop_s_ab, s);
44
set_float_3nan_prop_rule(float_3nan_prop_s_cab, s);
45
set_float_infzeronan_rule(float_infzeronan_dnan_if_qnan, s);
46
+ set_float_default_nan_pattern(0b01000000, s);
47
}
48
49
static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque)
50
--
51
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for loongarch.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-42-peter.maydell@linaro.org
6
---
7
target/loongarch/tcg/fpu_helper.c | 2 ++
8
1 file changed, 2 insertions(+)
9
10
diff --git a/target/loongarch/tcg/fpu_helper.c b/target/loongarch/tcg/fpu_helper.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/loongarch/tcg/fpu_helper.c
13
+++ b/target/loongarch/tcg/fpu_helper.c
14
@@ -XXX,XX +XXX,XX @@ void restore_fp_status(CPULoongArchState *env)
15
*/
16
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
17
set_float_3nan_prop_rule(float_3nan_prop_s_cab, &env->fp_status);
18
+ /* Default NaN: sign bit clear, msb frac bit set */
19
+ set_float_default_nan_pattern(0b01000000, &env->fp_status);
20
}
21
22
int ieee_ex_to_loongarch(int xcpt)
23
--
24
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for m68k.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-43-peter.maydell@linaro.org
6
---
7
target/m68k/cpu.c | 2 ++
8
fpu/softfloat-specialize.c.inc | 2 +-
9
2 files changed, 3 insertions(+), 1 deletion(-)
10
11
diff --git a/target/m68k/cpu.c b/target/m68k/cpu.c
12
index XXXXXXX..XXXXXXX 100644
13
--- a/target/m68k/cpu.c
14
+++ b/target/m68k/cpu.c
15
@@ -XXX,XX +XXX,XX @@ static void m68k_cpu_reset_hold(Object *obj, ResetType type)
16
* preceding paragraph for nonsignaling NaNs.
17
*/
18
set_float_2nan_prop_rule(float_2nan_prop_ab, &env->fp_status);
19
+ /* Default NaN: sign bit clear, all frac bits set */
20
+ set_float_default_nan_pattern(0b01111111, &env->fp_status);
21
22
nan = floatx80_default_nan(&env->fp_status);
23
for (i = 0; i < 8; i++) {
24
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
25
index XXXXXXX..XXXXXXX 100644
26
--- a/fpu/softfloat-specialize.c.inc
27
+++ b/fpu/softfloat-specialize.c.inc
28
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
29
uint8_t dnan_pattern = status->default_nan_pattern;
30
31
if (dnan_pattern == 0) {
32
-#if defined(TARGET_SPARC) || defined(TARGET_M68K)
33
+#if defined(TARGET_SPARC)
34
/* Sign bit clear, all frac bits set */
35
dnan_pattern = 0b01111111;
36
#elif defined(TARGET_HEXAGON)
37
--
38
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for MIPS. Note that this
2
is our only target which currently changes the default NaN
3
at runtime (which it was previously doing indirectly when it
4
changed the snan_bit_is_one setting).
1
5
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
8
Message-id: 20241202131347.498124-44-peter.maydell@linaro.org
9
---
10
target/mips/fpu_helper.h | 7 +++++++
11
target/mips/msa.c | 3 +++
12
2 files changed, 10 insertions(+)
13
14
diff --git a/target/mips/fpu_helper.h b/target/mips/fpu_helper.h
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/mips/fpu_helper.h
17
+++ b/target/mips/fpu_helper.h
18
@@ -XXX,XX +XXX,XX @@ static inline void restore_snan_bit_mode(CPUMIPSState *env)
19
set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status);
20
nan3_rule = nan2008 ? float_3nan_prop_s_cab : float_3nan_prop_s_abc;
21
set_float_3nan_prop_rule(nan3_rule, &env->active_fpu.fp_status);
22
+ /*
23
+ * With nan2008, the default NaN value has the sign bit clear and the
24
+ * frac msb set; with the older mode, the sign bit is clear, and all
25
+ * frac bits except the msb are set.
26
+ */
27
+ set_float_default_nan_pattern(nan2008 ? 0b01000000 : 0b00111111,
28
+ &env->active_fpu.fp_status);
29
30
}
31
32
diff --git a/target/mips/msa.c b/target/mips/msa.c
33
index XXXXXXX..XXXXXXX 100644
34
--- a/target/mips/msa.c
35
+++ b/target/mips/msa.c
36
@@ -XXX,XX +XXX,XX @@ void msa_reset(CPUMIPSState *env)
37
/* Inf * 0 + NaN returns the input NaN */
38
set_float_infzeronan_rule(float_infzeronan_dnan_never,
39
&env->active_tc.msa_fp_status);
40
+ /* Default NaN: sign bit clear, frac msb set */
41
+ set_float_default_nan_pattern(0b01000000,
42
+ &env->active_tc.msa_fp_status);
43
}
44
--
45
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for openrisc.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-45-peter.maydell@linaro.org
6
---
7
target/openrisc/cpu.c | 2 ++
8
1 file changed, 2 insertions(+)
9
10
diff --git a/target/openrisc/cpu.c b/target/openrisc/cpu.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/openrisc/cpu.c
13
+++ b/target/openrisc/cpu.c
14
@@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_reset_hold(Object *obj, ResetType type)
15
*/
16
set_float_2nan_prop_rule(float_2nan_prop_x87, &cpu->env.fp_status);
17
18
+ /* Default NaN: sign bit clear, frac msb set */
19
+ set_float_default_nan_pattern(0b01000000, &cpu->env.fp_status);
20
21
#ifndef CONFIG_USER_ONLY
22
cpu->env.picmr = 0x00000000;
23
--
24
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for ppc.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-46-peter.maydell@linaro.org
6
---
7
target/ppc/cpu_init.c | 4 ++++
8
1 file changed, 4 insertions(+)
9
10
diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/ppc/cpu_init.c
13
+++ b/target/ppc/cpu_init.c
14
@@ -XXX,XX +XXX,XX @@ static void ppc_cpu_reset_hold(Object *obj, ResetType type)
15
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
16
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->vec_status);
17
18
+ /* Default NaN: sign bit clear, set frac msb */
19
+ set_float_default_nan_pattern(0b01000000, &env->fp_status);
20
+ set_float_default_nan_pattern(0b01000000, &env->vec_status);
21
+
22
for (i = 0; i < ARRAY_SIZE(env->spr_cb); i++) {
23
ppc_spr_t *spr = &env->spr_cb[i];
24
25
--
26
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for sh4. Note that sh4
2
is one of the only three targets (the others being HPPA and
3
sometimes MIPS) that has snan_bit_is_one set.
1
4
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20241202131347.498124-47-peter.maydell@linaro.org
8
---
9
target/sh4/cpu.c | 2 ++
10
1 file changed, 2 insertions(+)
11
12
diff --git a/target/sh4/cpu.c b/target/sh4/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/sh4/cpu.c
15
+++ b/target/sh4/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void superh_cpu_reset_hold(Object *obj, ResetType type)
17
set_flush_to_zero(1, &env->fp_status);
18
#endif
19
set_default_nan_mode(1, &env->fp_status);
20
+ /* sign bit clear, set all frac bits other than msb */
21
+ set_float_default_nan_pattern(0b00111111, &env->fp_status);
22
}
23
24
static void superh_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
25
--
26
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for rx.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-48-peter.maydell@linaro.org
6
---
7
target/rx/cpu.c | 2 ++
8
1 file changed, 2 insertions(+)
9
10
diff --git a/target/rx/cpu.c b/target/rx/cpu.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/rx/cpu.c
13
+++ b/target/rx/cpu.c
14
@@ -XXX,XX +XXX,XX @@ static void rx_cpu_reset_hold(Object *obj, ResetType type)
15
* then prefer dest over source", which is float_2nan_prop_s_ab.
16
*/
17
set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status);
18
+ /* Default NaN value: sign bit clear, set frac msb */
19
+ set_float_default_nan_pattern(0b01000000, &env->fp_status);
20
}
21
22
static ObjectClass *rx_cpu_class_by_name(const char *cpu_model)
23
--
24
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for s390x.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-49-peter.maydell@linaro.org
6
---
7
target/s390x/cpu.c | 2 ++
8
1 file changed, 2 insertions(+)
9
10
diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/s390x/cpu.c
13
+++ b/target/s390x/cpu.c
14
@@ -XXX,XX +XXX,XX @@ static void s390_cpu_reset_hold(Object *obj, ResetType type)
15
set_float_3nan_prop_rule(float_3nan_prop_s_abc, &env->fpu_status);
16
set_float_infzeronan_rule(float_infzeronan_dnan_always,
17
&env->fpu_status);
18
+ /* Default NaN value: sign bit clear, frac msb set */
19
+ set_float_default_nan_pattern(0b01000000, &env->fpu_status);
20
/* fall through */
21
case RESET_TYPE_S390_CPU_NORMAL:
22
env->psw.mask &= ~PSW_MASK_RI;
23
--
24
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for SPARC, and remove
2
the ifdef from parts64_default_nan.
1
3
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20241202131347.498124-50-peter.maydell@linaro.org
7
---
8
target/sparc/cpu.c | 2 ++
9
fpu/softfloat-specialize.c.inc | 5 +----
10
2 files changed, 3 insertions(+), 4 deletions(-)
11
12
diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c
13
index XXXXXXX..XXXXXXX 100644
14
--- a/target/sparc/cpu.c
15
+++ b/target/sparc/cpu.c
16
@@ -XXX,XX +XXX,XX @@ static void sparc_cpu_realizefn(DeviceState *dev, Error **errp)
17
set_float_3nan_prop_rule(float_3nan_prop_s_cba, &env->fp_status);
18
/* For inf * 0 + NaN, return the input NaN */
19
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
20
+ /* Default NaN value: sign bit clear, all frac bits set */
21
+ set_float_default_nan_pattern(0b01111111, &env->fp_status);
22
23
cpu_exec_realizefn(cs, &local_err);
24
if (local_err != NULL) {
25
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
26
index XXXXXXX..XXXXXXX 100644
27
--- a/fpu/softfloat-specialize.c.inc
28
+++ b/fpu/softfloat-specialize.c.inc
29
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
30
uint8_t dnan_pattern = status->default_nan_pattern;
31
32
if (dnan_pattern == 0) {
33
-#if defined(TARGET_SPARC)
34
- /* Sign bit clear, all frac bits set */
35
- dnan_pattern = 0b01111111;
36
-#elif defined(TARGET_HEXAGON)
37
+#if defined(TARGET_HEXAGON)
38
/* Sign bit set, all frac bits set. */
39
dnan_pattern = 0b11111111;
40
#else
41
--
42
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
Set the default NaN pattern explicitly for xtensa.
2
2
3
Callers of elf64_getphdr() and elf_getphdrnum() assume phdrs are
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
accessible.
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-51-peter.maydell@linaro.org
6
---
7
target/xtensa/cpu.c | 2 ++
8
1 file changed, 2 insertions(+)
5
9
6
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/2202
10
diff --git a/target/xtensa/cpu.c b/target/xtensa/cpu.c
7
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
8
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Message-id: 20240307-elf2dmp-v4-19-4f324ad4d99d@daynix.com
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
contrib/elf2dmp/qemu_elf.c | 8 ++++++++
14
1 file changed, 8 insertions(+)
15
16
diff --git a/contrib/elf2dmp/qemu_elf.c b/contrib/elf2dmp/qemu_elf.c
17
index XXXXXXX..XXXXXXX 100644
11
index XXXXXXX..XXXXXXX 100644
18
--- a/contrib/elf2dmp/qemu_elf.c
12
--- a/target/xtensa/cpu.c
19
+++ b/contrib/elf2dmp/qemu_elf.c
13
+++ b/target/xtensa/cpu.c
20
@@ -XXX,XX +XXX,XX @@ static void exit_states(QEMU_Elf *qe)
14
@@ -XXX,XX +XXX,XX @@ static void xtensa_cpu_reset_hold(Object *obj, ResetType type)
21
static bool check_ehdr(QEMU_Elf *qe)
15
/* For inf * 0 + NaN, return the input NaN */
22
{
16
set_float_infzeronan_rule(float_infzeronan_dnan_never, &env->fp_status);
23
Elf64_Ehdr *ehdr = qe->map;
17
set_no_signaling_nans(!dfpu, &env->fp_status);
24
+ uint64_t phendoff;
18
+ /* Default NaN value: sign bit clear, set frac msb */
25
19
+ set_float_default_nan_pattern(0b01000000, &env->fp_status);
26
if (sizeof(Elf64_Ehdr) > qe->size) {
20
xtensa_use_first_nan(env, !dfpu);
27
eprintf("Invalid input dump file size\n");
28
@@ -XXX,XX +XXX,XX @@ static bool check_ehdr(QEMU_Elf *qe)
29
return false;
30
}
31
32
+ if (umul64_overflow(ehdr->e_phnum, sizeof(Elf64_Phdr), &phendoff) ||
33
+ uadd64_overflow(phendoff, ehdr->e_phoff, &phendoff) ||
34
+ phendoff > qe->size) {
35
+ eprintf("phdrs do not fit in file\n");
36
+ return false;
37
+ }
38
+
39
return true;
40
}
21
}
41
22
42
--
23
--
43
2.34.1
24
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for hexagon.
2
Remove the ifdef from parts64_default_nan(); the only
3
remaining unconverted targets all use the default case.
1
4
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20241202131347.498124-52-peter.maydell@linaro.org
8
---
9
target/hexagon/cpu.c | 2 ++
10
fpu/softfloat-specialize.c.inc | 5 -----
11
2 files changed, 2 insertions(+), 5 deletions(-)
12
13
diff --git a/target/hexagon/cpu.c b/target/hexagon/cpu.c
14
index XXXXXXX..XXXXXXX 100644
15
--- a/target/hexagon/cpu.c
16
+++ b/target/hexagon/cpu.c
17
@@ -XXX,XX +XXX,XX @@ static void hexagon_cpu_reset_hold(Object *obj, ResetType type)
18
19
set_default_nan_mode(1, &env->fp_status);
20
set_float_detect_tininess(float_tininess_before_rounding, &env->fp_status);
21
+ /* Default NaN value: sign bit set, all frac bits set */
22
+ set_float_default_nan_pattern(0b11111111, &env->fp_status);
23
}
24
25
static void hexagon_cpu_disas_set_info(CPUState *s, disassemble_info *info)
26
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
27
index XXXXXXX..XXXXXXX 100644
28
--- a/fpu/softfloat-specialize.c.inc
29
+++ b/fpu/softfloat-specialize.c.inc
30
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
31
uint8_t dnan_pattern = status->default_nan_pattern;
32
33
if (dnan_pattern == 0) {
34
-#if defined(TARGET_HEXAGON)
35
- /* Sign bit set, all frac bits set. */
36
- dnan_pattern = 0b11111111;
37
-#else
38
/*
39
* This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V,
40
* S390, SH4, TriCore, and Xtensa. Our other supported targets
41
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
42
/* sign bit clear, set frac msb */
43
dnan_pattern = 0b01000000;
44
}
45
-#endif
46
}
47
assert(dnan_pattern != 0);
48
49
--
50
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for riscv.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-53-peter.maydell@linaro.org
6
---
7
target/riscv/cpu.c | 2 ++
8
1 file changed, 2 insertions(+)
9
10
diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/riscv/cpu.c
13
+++ b/target/riscv/cpu.c
14
@@ -XXX,XX +XXX,XX @@ static void riscv_cpu_reset_hold(Object *obj, ResetType type)
15
cs->exception_index = RISCV_EXCP_NONE;
16
env->load_res = -1;
17
set_default_nan_mode(1, &env->fp_status);
18
+ /* Default NaN value: sign bit clear, frac msb set */
19
+ set_float_default_nan_pattern(0b01000000, &env->fp_status);
20
env->vill = true;
21
22
#ifndef CONFIG_USER_ONLY
23
--
24
2.34.1
diff view generated by jsdifflib
New patch
1
Set the default NaN pattern explicitly for tricore.
1
2
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
Message-id: 20241202131347.498124-54-peter.maydell@linaro.org
6
---
7
target/tricore/helper.c | 2 ++
8
1 file changed, 2 insertions(+)
9
10
diff --git a/target/tricore/helper.c b/target/tricore/helper.c
11
index XXXXXXX..XXXXXXX 100644
12
--- a/target/tricore/helper.c
13
+++ b/target/tricore/helper.c
14
@@ -XXX,XX +XXX,XX @@ void fpu_set_state(CPUTriCoreState *env)
15
set_flush_to_zero(1, &env->fp_status);
16
set_float_detect_tininess(float_tininess_before_rounding, &env->fp_status);
17
set_default_nan_mode(1, &env->fp_status);
18
+ /* Default NaN pattern: sign bit clear, frac msb set */
19
+ set_float_default_nan_pattern(0b01000000, &env->fp_status);
20
}
21
22
uint32_t psw_read(CPUTriCoreState *env)
23
--
24
2.34.1
diff view generated by jsdifflib
New patch
1
Now that all our targets have bene converted to explicitly specify
2
their pattern for the default NaN value we can remove the remaining
3
fallback code in parts64_default_nan().
1
4
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20241202131347.498124-55-peter.maydell@linaro.org
8
---
9
fpu/softfloat-specialize.c.inc | 14 --------------
10
1 file changed, 14 deletions(-)
11
12
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
13
index XXXXXXX..XXXXXXX 100644
14
--- a/fpu/softfloat-specialize.c.inc
15
+++ b/fpu/softfloat-specialize.c.inc
16
@@ -XXX,XX +XXX,XX @@ static void parts64_default_nan(FloatParts64 *p, float_status *status)
17
uint64_t frac;
18
uint8_t dnan_pattern = status->default_nan_pattern;
19
20
- if (dnan_pattern == 0) {
21
- /*
22
- * This case is true for Alpha, ARM, MIPS, OpenRISC, PPC, RISC-V,
23
- * S390, SH4, TriCore, and Xtensa. Our other supported targets
24
- * do not have floating-point.
25
- */
26
- if (snan_bit_is_one(status)) {
27
- /* sign bit clear, set all frac bits other than msb */
28
- dnan_pattern = 0b00111111;
29
- } else {
30
- /* sign bit clear, set frac msb */
31
- dnan_pattern = 0b01000000;
32
- }
33
- }
34
assert(dnan_pattern != 0);
35
36
sign = dnan_pattern >> 7;
37
--
38
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
This removes the need to enumarate QEMUCPUState twice and saves code.
3
Inline pickNaNMulAdd into its only caller. This makes
4
one assert redundant with the immediately preceding IF.
4
5
5
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
8
Message-id: 20241203203949.483774-3-richard.henderson@linaro.org
8
Message-id: 20240307-elf2dmp-v4-17-4f324ad4d99d@daynix.com
9
[PMM: keep comment from old code in new location]
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
---
11
contrib/elf2dmp/qemu_elf.c | 25 ++++++++-----------------
12
fpu/softfloat-parts.c.inc | 41 +++++++++++++++++++++++++-
12
1 file changed, 8 insertions(+), 17 deletions(-)
13
fpu/softfloat-specialize.c.inc | 54 ----------------------------------
14
2 files changed, 40 insertions(+), 55 deletions(-)
13
15
14
diff --git a/contrib/elf2dmp/qemu_elf.c b/contrib/elf2dmp/qemu_elf.c
16
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
15
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
16
--- a/contrib/elf2dmp/qemu_elf.c
18
--- a/fpu/softfloat-parts.c.inc
17
+++ b/contrib/elf2dmp/qemu_elf.c
19
+++ b/fpu/softfloat-parts.c.inc
18
@@ -XXX,XX +XXX,XX @@ static bool init_states(QEMU_Elf *qe)
20
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
19
Elf64_Nhdr *start = (void *)((uint8_t *)qe->map + phdr[0].p_offset);
20
Elf64_Nhdr *end = (void *)((uint8_t *)start + phdr[0].p_memsz);
21
Elf64_Nhdr *nhdr;
22
- size_t cpu_nr = 0;
23
+ GPtrArray *states;
24
25
if (phdr[0].p_type != PT_NOTE) {
26
eprintf("Failed to find PT_NOTE\n");
27
@@ -XXX,XX +XXX,XX @@ static bool init_states(QEMU_Elf *qe)
28
}
21
}
29
22
30
qe->has_kernel_gs_base = 1;
23
if (s->default_nan_mode) {
31
+ states = g_ptr_array_new();
24
+ /*
32
25
+ * We guarantee not to require the target to tell us how to
33
for (nhdr = start; nhdr < end; nhdr = nhdr_get_next(nhdr)) {
26
+ * pick a NaN if we're always returning the default NaN.
34
if (!strcmp(nhdr_get_name(nhdr), QEMU_NOTE_NAME)) {
27
+ * But if we're not in default-NaN mode then the target must
35
QEMUCPUState *state = nhdr_get_desc(nhdr);
28
+ * specify.
36
29
+ */
37
if (state->size < sizeof(*state)) {
30
which = 3;
38
- eprintf("CPU #%zu: QEMU CPU state size %u doesn't match\n",
31
+ } else if (infzero) {
39
- cpu_nr, state->size);
32
+ /*
40
+ eprintf("CPU #%u: QEMU CPU state size %u doesn't match\n",
33
+ * Inf * 0 + NaN -- some implementations return the
41
+ states->len, state->size);
34
+ * default NaN here, and some return the input NaN.
42
/*
35
+ */
43
* We assume either every QEMU CPU state has KERNEL_GS_BASE or
36
+ switch (s->float_infzeronan_rule) {
44
* no one has.
37
+ case float_infzeronan_dnan_never:
45
*/
38
+ which = 2;
46
qe->has_kernel_gs_base = 0;
39
+ break;
47
}
40
+ case float_infzeronan_dnan_always:
48
- cpu_nr++;
41
+ which = 3;
49
+ g_ptr_array_add(states, state);
42
+ break;
50
}
43
+ case float_infzeronan_dnan_if_qnan:
44
+ which = is_qnan(c->cls) ? 3 : 2;
45
+ break;
46
+ default:
47
+ g_assert_not_reached();
48
+ }
49
} else {
50
- which = pickNaNMulAdd(a->cls, b->cls, c->cls, infzero, have_snan, s);
51
+ FloatClass cls[3] = { a->cls, b->cls, c->cls };
52
+ Float3NaNPropRule rule = s->float_3nan_prop_rule;
53
+
54
+ assert(rule != float_3nan_prop_none);
55
+ if (have_snan && (rule & R_3NAN_SNAN_MASK)) {
56
+ /* We have at least one SNaN input and should prefer it */
57
+ do {
58
+ which = rule & R_3NAN_1ST_MASK;
59
+ rule >>= R_3NAN_1ST_LENGTH;
60
+ } while (!is_snan(cls[which]));
61
+ } else {
62
+ do {
63
+ which = rule & R_3NAN_1ST_MASK;
64
+ rule >>= R_3NAN_1ST_LENGTH;
65
+ } while (!is_nan(cls[which]));
66
+ }
51
}
67
}
52
68
53
- printf("%zu CPU states has been found\n", cpu_nr);
69
if (which == 3) {
54
+ printf("%u CPU states has been found\n", states->len);
70
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
55
71
index XXXXXXX..XXXXXXX 100644
56
- qe->state = g_new(QEMUCPUState*, cpu_nr);
72
--- a/fpu/softfloat-specialize.c.inc
73
+++ b/fpu/softfloat-specialize.c.inc
74
@@ -XXX,XX +XXX,XX @@ static int pickNaN(FloatClass a_cls, FloatClass b_cls,
75
}
76
}
77
78
-/*----------------------------------------------------------------------------
79
-| Select which NaN to propagate for a three-input operation.
80
-| For the moment we assume that no CPU needs the 'larger significand'
81
-| information.
82
-| Return values : 0 : a; 1 : b; 2 : c; 3 : default-NaN
83
-*----------------------------------------------------------------------------*/
84
-static int pickNaNMulAdd(FloatClass a_cls, FloatClass b_cls, FloatClass c_cls,
85
- bool infzero, bool have_snan, float_status *status)
86
-{
87
- FloatClass cls[3] = { a_cls, b_cls, c_cls };
88
- Float3NaNPropRule rule = status->float_3nan_prop_rule;
89
- int which;
57
-
90
-
58
- cpu_nr = 0;
91
- /*
92
- * We guarantee not to require the target to tell us how to
93
- * pick a NaN if we're always returning the default NaN.
94
- * But if we're not in default-NaN mode then the target must
95
- * specify.
96
- */
97
- assert(!status->default_nan_mode);
59
-
98
-
60
- for (nhdr = start; nhdr < end; nhdr = nhdr_get_next(nhdr)) {
99
- if (infzero) {
61
- if (!strcmp(nhdr_get_name(nhdr), QEMU_NOTE_NAME)) {
100
- /*
62
- qe->state[cpu_nr] = nhdr_get_desc(nhdr);
101
- * Inf * 0 + NaN -- some implementations return the default NaN here,
63
- cpu_nr++;
102
- * and some return the input NaN.
103
- */
104
- switch (status->float_infzeronan_rule) {
105
- case float_infzeronan_dnan_never:
106
- return 2;
107
- case float_infzeronan_dnan_always:
108
- return 3;
109
- case float_infzeronan_dnan_if_qnan:
110
- return is_qnan(c_cls) ? 3 : 2;
111
- default:
112
- g_assert_not_reached();
64
- }
113
- }
65
- }
114
- }
66
-
115
-
67
- qe->state_nr = cpu_nr;
116
- assert(rule != float_3nan_prop_none);
68
+ qe->state_nr = states->len;
117
- if (have_snan && (rule & R_3NAN_SNAN_MASK)) {
69
+ qe->state = (void *)g_ptr_array_free(states, FALSE);
118
- /* We have at least one SNaN input and should prefer it */
70
119
- do {
71
return true;
120
- which = rule & R_3NAN_1ST_MASK;
72
}
121
- rule >>= R_3NAN_1ST_LENGTH;
122
- } while (!is_snan(cls[which]));
123
- } else {
124
- do {
125
- which = rule & R_3NAN_1ST_MASK;
126
- rule >>= R_3NAN_1ST_LENGTH;
127
- } while (!is_nan(cls[which]));
128
- }
129
- return which;
130
-}
131
-
132
/*----------------------------------------------------------------------------
133
| Returns 1 if the double-precision floating-point value `a' is a quiet
134
| NaN; otherwise returns 0.
73
--
135
--
74
2.34.1
136
2.34.1
137
138
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
pa_space_create() used to return an integer to propagate error, but
3
Remove "3" as a special case for which and simply
4
it never fails so let it return void.
4
branch to return the desired value.
5
5
6
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
9
Message-id: 20240307-elf2dmp-v4-4-4f324ad4d99d@daynix.com
8
Message-id: 20241203203949.483774-4-richard.henderson@linaro.org
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
10
---
12
contrib/elf2dmp/addrspace.h | 2 +-
11
fpu/softfloat-parts.c.inc | 20 ++++++++++----------
13
contrib/elf2dmp/addrspace.c | 4 +---
12
1 file changed, 10 insertions(+), 10 deletions(-)
14
contrib/elf2dmp/main.c | 5 +----
15
3 files changed, 3 insertions(+), 8 deletions(-)
16
13
17
diff --git a/contrib/elf2dmp/addrspace.h b/contrib/elf2dmp/addrspace.h
14
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
18
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
19
--- a/contrib/elf2dmp/addrspace.h
16
--- a/fpu/softfloat-parts.c.inc
20
+++ b/contrib/elf2dmp/addrspace.h
17
+++ b/fpu/softfloat-parts.c.inc
21
@@ -XXX,XX +XXX,XX @@ struct va_space {
18
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
22
struct pa_space *ps;
19
* But if we're not in default-NaN mode then the target must
23
};
20
* specify.
24
21
*/
25
-int pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf);
22
- which = 3;
26
+void pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf);
23
+ goto default_nan;
27
void pa_space_destroy(struct pa_space *ps);
24
} else if (infzero) {
28
25
/*
29
void va_space_create(struct va_space *vs, struct pa_space *ps, uint64_t dtb);
26
* Inf * 0 + NaN -- some implementations return the
30
diff --git a/contrib/elf2dmp/addrspace.c b/contrib/elf2dmp/addrspace.c
27
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
31
index XXXXXXX..XXXXXXX 100644
28
*/
32
--- a/contrib/elf2dmp/addrspace.c
29
switch (s->float_infzeronan_rule) {
33
+++ b/contrib/elf2dmp/addrspace.c
30
case float_infzeronan_dnan_never:
34
@@ -XXX,XX +XXX,XX @@ static void pa_block_align(struct pa_block *b)
31
- which = 2;
35
b->paddr += low_align;
32
break;
33
case float_infzeronan_dnan_always:
34
- which = 3;
35
- break;
36
+ goto default_nan;
37
case float_infzeronan_dnan_if_qnan:
38
- which = is_qnan(c->cls) ? 3 : 2;
39
+ if (is_qnan(c->cls)) {
40
+ goto default_nan;
41
+ }
42
break;
43
default:
44
g_assert_not_reached();
45
}
46
+ which = 2;
47
} else {
48
FloatClass cls[3] = { a->cls, b->cls, c->cls };
49
Float3NaNPropRule rule = s->float_3nan_prop_rule;
50
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
51
}
52
}
53
54
- if (which == 3) {
55
- parts_default_nan(a, s);
56
- return a;
57
- }
58
-
59
switch (which) {
60
case 0:
61
break;
62
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
63
parts_silence_nan(a, s);
64
}
65
return a;
66
+
67
+ default_nan:
68
+ parts_default_nan(a, s);
69
+ return a;
36
}
70
}
37
71
38
-int pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf)
72
/*
39
+void pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf)
40
{
41
Elf64_Half phdr_nr = elf_getphdrnum(qemu_elf->map);
42
Elf64_Phdr *phdr = elf64_getphdr(qemu_elf->map);
43
@@ -XXX,XX +XXX,XX @@ int pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf)
44
}
45
46
ps->block_nr = block_i;
47
-
48
- return 0;
49
}
50
51
void pa_space_destroy(struct pa_space *ps)
52
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
53
index XXXXXXX..XXXXXXX 100644
54
--- a/contrib/elf2dmp/main.c
55
+++ b/contrib/elf2dmp/main.c
56
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
57
return 1;
58
}
59
60
- if (pa_space_create(&ps, &qemu_elf)) {
61
- eprintf("Failed to initialize physical address space\n");
62
- goto out_elf;
63
- }
64
+ pa_space_create(&ps, &qemu_elf);
65
66
state = qemu_elf.state[0];
67
printf("CPU #0 CR3 is 0x%016"PRIx64"\n", state->cr[3]);
68
--
73
--
69
2.34.1
74
2.34.1
70
75
71
76
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
include/qapi/error.h says:
3
Assign the pointer return value to 'a' directly,
4
> We recommend
4
rather than going through an intermediary index.
5
> * bool-valued functions return true on success / false on failure,
6
> ...
7
5
8
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
10
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
Message-id: 20240307-elf2dmp-v4-5-4f324ad4d99d@daynix.com
8
Message-id: 20241203203949.483774-5-richard.henderson@linaro.org
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
10
---
14
contrib/elf2dmp/addrspace.h | 4 ++--
11
fpu/softfloat-parts.c.inc | 32 ++++++++++----------------------
15
contrib/elf2dmp/addrspace.c | 8 +++----
12
1 file changed, 10 insertions(+), 22 deletions(-)
16
contrib/elf2dmp/main.c | 47 +++++++++++++++++--------------------
17
3 files changed, 28 insertions(+), 31 deletions(-)
18
13
19
diff --git a/contrib/elf2dmp/addrspace.h b/contrib/elf2dmp/addrspace.h
14
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
20
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
21
--- a/contrib/elf2dmp/addrspace.h
16
--- a/fpu/softfloat-parts.c.inc
22
+++ b/contrib/elf2dmp/addrspace.h
17
+++ b/fpu/softfloat-parts.c.inc
23
@@ -XXX,XX +XXX,XX @@ void pa_space_destroy(struct pa_space *ps);
18
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
24
void va_space_create(struct va_space *vs, struct pa_space *ps, uint64_t dtb);
19
FloatPartsN *c, float_status *s,
25
void va_space_set_dtb(struct va_space *vs, uint64_t dtb);
20
int ab_mask, int abc_mask)
26
void *va_space_resolve(struct va_space *vs, uint64_t va);
27
-int va_space_rw(struct va_space *vs, uint64_t addr,
28
- void *buf, size_t size, int is_write);
29
+bool va_space_rw(struct va_space *vs, uint64_t addr,
30
+ void *buf, size_t size, int is_write);
31
32
#endif /* ADDRSPACE_H */
33
diff --git a/contrib/elf2dmp/addrspace.c b/contrib/elf2dmp/addrspace.c
34
index XXXXXXX..XXXXXXX 100644
35
--- a/contrib/elf2dmp/addrspace.c
36
+++ b/contrib/elf2dmp/addrspace.c
37
@@ -XXX,XX +XXX,XX @@ void *va_space_resolve(struct va_space *vs, uint64_t va)
38
return pa_space_resolve(vs->ps, pa);
39
}
40
41
-int va_space_rw(struct va_space *vs, uint64_t addr,
42
- void *buf, size_t size, int is_write)
43
+bool va_space_rw(struct va_space *vs, uint64_t addr,
44
+ void *buf, size_t size, int is_write)
45
{
21
{
46
while (size) {
22
- int which;
47
uint64_t page = addr & ELF2DMP_PFN_MASK;
23
bool infzero = (ab_mask == float_cmask_infzero);
48
@@ -XXX,XX +XXX,XX @@ int va_space_rw(struct va_space *vs, uint64_t addr,
24
bool have_snan = (abc_mask & float_cmask_snan);
49
25
+ FloatPartsN *ret;
50
ptr = va_space_resolve(vs, addr);
26
51
if (!ptr) {
27
if (unlikely(have_snan)) {
52
- return 1;
28
float_raise(float_flag_invalid | float_flag_invalid_snan, s);
53
+ return false;
29
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
30
default:
31
g_assert_not_reached();
54
}
32
}
55
33
- which = 2;
56
if (is_write) {
34
+ ret = c;
57
@@ -XXX,XX +XXX,XX @@ int va_space_rw(struct va_space *vs, uint64_t addr,
35
} else {
58
addr += s;
36
- FloatClass cls[3] = { a->cls, b->cls, c->cls };
37
+ FloatPartsN *val[3] = { a, b, c };
38
Float3NaNPropRule rule = s->float_3nan_prop_rule;
39
40
assert(rule != float_3nan_prop_none);
41
if (have_snan && (rule & R_3NAN_SNAN_MASK)) {
42
/* We have at least one SNaN input and should prefer it */
43
do {
44
- which = rule & R_3NAN_1ST_MASK;
45
+ ret = val[rule & R_3NAN_1ST_MASK];
46
rule >>= R_3NAN_1ST_LENGTH;
47
- } while (!is_snan(cls[which]));
48
+ } while (!is_snan(ret->cls));
49
} else {
50
do {
51
- which = rule & R_3NAN_1ST_MASK;
52
+ ret = val[rule & R_3NAN_1ST_MASK];
53
rule >>= R_3NAN_1ST_LENGTH;
54
- } while (!is_nan(cls[which]));
55
+ } while (!is_nan(ret->cls));
56
}
59
}
57
}
60
58
61
- return 0;
59
- switch (which) {
62
+ return true;
60
- case 0:
63
}
61
- break;
64
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
62
- case 1:
65
index XXXXXXX..XXXXXXX 100644
63
- a = b;
66
--- a/contrib/elf2dmp/main.c
64
- break;
67
+++ b/contrib/elf2dmp/main.c
65
- case 2:
68
@@ -XXX,XX +XXX,XX @@ static KDDEBUGGER_DATA64 *get_kdbg(uint64_t KernBase, struct pdb_reader *pdb,
66
- a = c;
69
bool decode = false;
67
- break;
70
uint64_t kwn, kwa, KdpDataBlockEncoded;
68
- default:
71
69
- g_assert_not_reached();
72
- if (va_space_rw(vs,
70
+ if (is_snan(ret->cls)) {
73
- KdDebuggerDataBlock + offsetof(KDDEBUGGER_DATA64, Header),
71
+ parts_silence_nan(ret, s);
74
- &kdbg_hdr, sizeof(kdbg_hdr), 0)) {
75
+ if (!va_space_rw(vs,
76
+ KdDebuggerDataBlock + offsetof(KDDEBUGGER_DATA64, Header),
77
+ &kdbg_hdr, sizeof(kdbg_hdr), 0)) {
78
eprintf("Failed to extract KDBG header\n");
79
return NULL;
80
}
72
}
81
@@ -XXX,XX +XXX,XX @@ static KDDEBUGGER_DATA64 *get_kdbg(uint64_t KernBase, struct pdb_reader *pdb,
73
- if (is_snan(a->cls)) {
82
return NULL;
74
- parts_silence_nan(a, s);
83
}
75
- }
84
76
- return a;
85
- if (va_space_rw(vs, KiWaitNever, &kwn, sizeof(kwn), 0) ||
77
+ return ret;
86
- va_space_rw(vs, KiWaitAlways, &kwa, sizeof(kwa), 0)) {
78
87
+ if (!va_space_rw(vs, KiWaitNever, &kwn, sizeof(kwn), 0) ||
79
default_nan:
88
+ !va_space_rw(vs, KiWaitAlways, &kwa, sizeof(kwa), 0)) {
80
parts_default_nan(a, s);
89
return NULL;
90
}
91
92
@@ -XXX,XX +XXX,XX @@ static KDDEBUGGER_DATA64 *get_kdbg(uint64_t KernBase, struct pdb_reader *pdb,
93
94
kdbg = g_malloc(kdbg_hdr.Size);
95
96
- if (va_space_rw(vs, KdDebuggerDataBlock, kdbg, kdbg_hdr.Size, 0)) {
97
+ if (!va_space_rw(vs, KdDebuggerDataBlock, kdbg, kdbg_hdr.Size, 0)) {
98
eprintf("Failed to extract entire KDBG\n");
99
g_free(kdbg);
100
return NULL;
101
@@ -XXX,XX +XXX,XX @@ static int fill_header(WinDumpHeader64 *hdr, struct pa_space *ps,
102
return 1;
103
}
104
105
- if (va_space_rw(vs, KdVersionBlock, &kvb, sizeof(kvb), 0)) {
106
+ if (!va_space_rw(vs, KdVersionBlock, &kvb, sizeof(kvb), 0)) {
107
eprintf("Failed to extract KdVersionBlock\n");
108
return 1;
109
}
110
@@ -XXX,XX +XXX,XX @@ static void fill_context(KDDEBUGGER_DATA64 *kdbg,
111
WinContext64 ctx;
112
QEMUCPUState *s = qe->state[i];
113
114
- if (va_space_rw(vs, kdbg->KiProcessorBlock + sizeof(Prcb) * i,
115
- &Prcb, sizeof(Prcb), 0)) {
116
+ if (!va_space_rw(vs, kdbg->KiProcessorBlock + sizeof(Prcb) * i,
117
+ &Prcb, sizeof(Prcb), 0)) {
118
eprintf("Failed to read CPU #%d PRCB location\n", i);
119
continue;
120
}
121
@@ -XXX,XX +XXX,XX @@ static void fill_context(KDDEBUGGER_DATA64 *kdbg,
122
continue;
123
}
124
125
- if (va_space_rw(vs, Prcb + kdbg->OffsetPrcbContext,
126
- &Context, sizeof(Context), 0)) {
127
+ if (!va_space_rw(vs, Prcb + kdbg->OffsetPrcbContext,
128
+ &Context, sizeof(Context), 0)) {
129
eprintf("Failed to read CPU #%d ContextFrame location\n", i);
130
continue;
131
}
132
@@ -XXX,XX +XXX,XX @@ static void fill_context(KDDEBUGGER_DATA64 *kdbg,
133
printf("Filling context for CPU #%d...\n", i);
134
win_context_init_from_qemu_cpu_state(&ctx, s);
135
136
- if (va_space_rw(vs, Context, &ctx, sizeof(ctx), 1)) {
137
+ if (!va_space_rw(vs, Context, &ctx, sizeof(ctx), 1)) {
138
eprintf("Failed to fill CPU #%d context\n", i);
139
continue;
140
}
141
@@ -XXX,XX +XXX,XX @@ static int pe_get_data_dir_entry(uint64_t base, void *start_addr, int idx,
142
return 1;
143
}
144
145
- if (va_space_rw(vs, base + dos_hdr->e_lfanew,
146
- &nt_hdrs, sizeof(nt_hdrs), 0)) {
147
+ if (!va_space_rw(vs, base + dos_hdr->e_lfanew,
148
+ &nt_hdrs, sizeof(nt_hdrs), 0)) {
149
return 1;
150
}
151
152
@@ -XXX,XX +XXX,XX @@ static int pe_get_data_dir_entry(uint64_t base, void *start_addr, int idx,
153
return 1;
154
}
155
156
- if (va_space_rw(vs,
157
- base + data_dir[idx].VirtualAddress,
158
- entry, size, 0)) {
159
+ if (!va_space_rw(vs, base + data_dir[idx].VirtualAddress, entry, size, 0)) {
160
return 1;
161
}
162
163
@@ -XXX,XX +XXX,XX @@ static bool pe_check_pdb_name(uint64_t base, void *start_addr,
164
return false;
165
}
166
167
- if (va_space_rw(vs,
168
- base + debug_dir.AddressOfRawData,
169
- rsds, sizeof(*rsds), 0)) {
170
+ if (!va_space_rw(vs, base + debug_dir.AddressOfRawData,
171
+ rsds, sizeof(*rsds), 0)) {
172
eprintf("Failed to resolve OMFSignatureRSDS\n");
173
return false;
174
}
175
@@ -XXX,XX +XXX,XX @@ static bool pe_check_pdb_name(uint64_t base, void *start_addr,
176
return false;
177
}
178
179
- if (va_space_rw(vs, base + debug_dir.AddressOfRawData +
180
- offsetof(OMFSignatureRSDS, name), pdb_name, sizeof(PDB_NAME),
181
- 0)) {
182
+ if (!va_space_rw(vs, base + debug_dir.AddressOfRawData +
183
+ offsetof(OMFSignatureRSDS, name),
184
+ pdb_name, sizeof(PDB_NAME), 0)) {
185
eprintf("Failed to resolve PDB name\n");
186
return false;
187
}
188
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
189
190
printf("CPU #0 IDT is at 0x%016"PRIx64"\n", state->idt.base);
191
192
- if (va_space_rw(&vs, state->idt.base,
193
- &first_idt_desc, sizeof(first_idt_desc), 0)) {
194
+ if (!va_space_rw(&vs, state->idt.base,
195
+ &first_idt_desc, sizeof(first_idt_desc), 0)) {
196
eprintf("Failed to get CPU #0 IDT[0]\n");
197
goto out_ps;
198
}
199
--
81
--
200
2.34.1
82
2.34.1
201
83
202
84
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
The relevant value may be unaligned and is little-endian.
3
While all indices into val[] should be in [0-2], the mask
4
applied is two bits. To help static analysis see there is
5
no possibility of read beyond the end of the array, pad the
6
array to 4 entries, with the final being (implicitly) NULL.
4
7
5
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
8
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Message-id: 20240307-elf2dmp-v4-13-4f324ad4d99d@daynix.com
10
Message-id: 20241203203949.483774-6-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
12
---
11
contrib/elf2dmp/pdb.c | 3 ++-
13
fpu/softfloat-parts.c.inc | 2 +-
12
1 file changed, 2 insertions(+), 1 deletion(-)
14
1 file changed, 1 insertion(+), 1 deletion(-)
13
15
14
diff --git a/contrib/elf2dmp/pdb.c b/contrib/elf2dmp/pdb.c
16
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
15
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
16
--- a/contrib/elf2dmp/pdb.c
18
--- a/fpu/softfloat-parts.c.inc
17
+++ b/contrib/elf2dmp/pdb.c
19
+++ b/fpu/softfloat-parts.c.inc
18
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
19
*/
21
}
20
22
ret = c;
21
#include "qemu/osdep.h"
23
} else {
22
+#include "qemu/bswap.h"
24
- FloatPartsN *val[3] = { a, b, c };
23
25
+ FloatPartsN *val[R_3NAN_1ST_MASK + 1] = { a, b, c };
24
#include "pdb.h"
26
Float3NaNPropRule rule = s->float_3nan_prop_rule;
25
#include "err.h"
27
26
@@ -XXX,XX +XXX,XX @@ static bool pdb_init_symbols(struct pdb_reader *r)
28
assert(rule != float_3nan_prop_none);
27
28
r->symbols = symbols;
29
30
- r->segments = *(uint16_t *)((const char *)symbols + sizeof(PDB_SYMBOLS) +
31
+ r->segments = lduw_le_p((const char *)symbols + sizeof(PDB_SYMBOLS) +
32
symbols->module_size + symbols->offset_size +
33
symbols->hash_size + symbols->srcmodule_size +
34
symbols->pdbimport_size + symbols->unknown2_size +
35
--
29
--
36
2.34.1
30
2.34.1
37
31
38
32
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Not checking PA resolution failure can result in NULL deference.
3
This function is part of the public interface and
4
is not "specialized" to any target in any way.
4
5
5
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
8
Message-id: 20241203203949.483774-7-richard.henderson@linaro.org
8
Message-id: 20240307-elf2dmp-v4-10-4f324ad4d99d@daynix.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
10
---
11
contrib/elf2dmp/addrspace.c | 46 +++++++++++++++++++++++--------------
11
fpu/softfloat.c | 52 ++++++++++++++++++++++++++++++++++
12
1 file changed, 29 insertions(+), 17 deletions(-)
12
fpu/softfloat-specialize.c.inc | 52 ----------------------------------
13
2 files changed, 52 insertions(+), 52 deletions(-)
13
14
14
diff --git a/contrib/elf2dmp/addrspace.c b/contrib/elf2dmp/addrspace.c
15
diff --git a/fpu/softfloat.c b/fpu/softfloat.c
15
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
16
--- a/contrib/elf2dmp/addrspace.c
17
--- a/fpu/softfloat.c
17
+++ b/contrib/elf2dmp/addrspace.c
18
+++ b/fpu/softfloat.c
18
@@ -XXX,XX +XXX,XX @@ static struct pa_block *pa_space_find_block(struct pa_space *ps, uint64_t pa)
19
@@ -XXX,XX +XXX,XX @@ void normalizeFloatx80Subnormal(uint64_t aSig, int32_t *zExpPtr,
19
return NULL;
20
*zExpPtr = 1 - shiftCount;
20
}
21
}
21
22
22
-static uint8_t *pa_space_resolve(struct pa_space *ps, uint64_t pa)
23
+/*----------------------------------------------------------------------------
23
+static void *pa_space_resolve(struct pa_space *ps, uint64_t pa)
24
+| Takes two extended double-precision floating-point values `a' and `b', one
24
{
25
+| of which is a NaN, and returns the appropriate NaN result. If either `a' or
25
struct pa_block *block = pa_space_find_block(ps, pa);
26
+| `b' is a signaling NaN, the invalid exception is raised.
26
27
+*----------------------------------------------------------------------------*/
27
@@ -XXX,XX +XXX,XX @@ static uint8_t *pa_space_resolve(struct pa_space *ps, uint64_t pa)
28
+
28
return block->addr + (pa - block->paddr);
29
+floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status)
29
}
30
31
+static bool pa_space_read64(struct pa_space *ps, uint64_t pa, uint64_t *value)
32
+{
30
+{
33
+ uint64_t *resolved = pa_space_resolve(ps, pa);
31
+ bool aIsLargerSignificand;
32
+ FloatClass a_cls, b_cls;
34
+
33
+
35
+ if (!resolved) {
34
+ /* This is not complete, but is good enough for pickNaN. */
36
+ return false;
35
+ a_cls = (!floatx80_is_any_nan(a)
36
+ ? float_class_normal
37
+ : floatx80_is_signaling_nan(a, status)
38
+ ? float_class_snan
39
+ : float_class_qnan);
40
+ b_cls = (!floatx80_is_any_nan(b)
41
+ ? float_class_normal
42
+ : floatx80_is_signaling_nan(b, status)
43
+ ? float_class_snan
44
+ : float_class_qnan);
45
+
46
+ if (is_snan(a_cls) || is_snan(b_cls)) {
47
+ float_raise(float_flag_invalid, status);
37
+ }
48
+ }
38
+
49
+
39
+ *value = *resolved;
50
+ if (status->default_nan_mode) {
51
+ return floatx80_default_nan(status);
52
+ }
40
+
53
+
41
+ return true;
54
+ if (a.low < b.low) {
55
+ aIsLargerSignificand = 0;
56
+ } else if (b.low < a.low) {
57
+ aIsLargerSignificand = 1;
58
+ } else {
59
+ aIsLargerSignificand = (a.high < b.high) ? 1 : 0;
60
+ }
61
+
62
+ if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) {
63
+ if (is_snan(b_cls)) {
64
+ return floatx80_silence_nan(b, status);
65
+ }
66
+ return b;
67
+ } else {
68
+ if (is_snan(a_cls)) {
69
+ return floatx80_silence_nan(a, status);
70
+ }
71
+ return a;
72
+ }
42
+}
73
+}
43
+
74
+
44
static void pa_block_align(struct pa_block *b)
75
/*----------------------------------------------------------------------------
45
{
76
| Takes an abstract floating-point value having sign `zSign', exponent `zExp',
46
uint64_t low_align = ((b->paddr - 1) | ELF2DMP_PAGE_MASK) + 1 - b->paddr;
77
| and extended significand formed by the concatenation of `zSig0' and `zSig1',
47
@@ -XXX,XX +XXX,XX @@ void va_space_create(struct va_space *vs, struct pa_space *ps, uint64_t dtb)
78
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
48
va_space_set_dtb(vs, dtb);
79
index XXXXXXX..XXXXXXX 100644
80
--- a/fpu/softfloat-specialize.c.inc
81
+++ b/fpu/softfloat-specialize.c.inc
82
@@ -XXX,XX +XXX,XX @@ floatx80 floatx80_silence_nan(floatx80 a, float_status *status)
83
return a;
49
}
84
}
50
85
51
-static uint64_t get_pml4e(struct va_space *vs, uint64_t va)
86
-/*----------------------------------------------------------------------------
52
+static bool get_pml4e(struct va_space *vs, uint64_t va, uint64_t *value)
87
-| Takes two extended double-precision floating-point values `a' and `b', one
53
{
88
-| of which is a NaN, and returns the appropriate NaN result. If either `a' or
54
uint64_t pa = (vs->dtb & 0xffffffffff000) | ((va & 0xff8000000000) >> 36);
89
-| `b' is a signaling NaN, the invalid exception is raised.
55
90
-*----------------------------------------------------------------------------*/
56
- return *(uint64_t *)pa_space_resolve(vs->ps, pa);
91
-
57
+ return pa_space_read64(vs->ps, pa, value);
92
-floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status)
58
}
93
-{
59
94
- bool aIsLargerSignificand;
60
-static uint64_t get_pdpi(struct va_space *vs, uint64_t va, uint64_t pml4e)
95
- FloatClass a_cls, b_cls;
61
+static bool get_pdpi(struct va_space *vs, uint64_t va, uint64_t pml4e,
96
-
62
+ uint64_t *value)
97
- /* This is not complete, but is good enough for pickNaN. */
63
{
98
- a_cls = (!floatx80_is_any_nan(a)
64
uint64_t pdpte_paddr = (pml4e & 0xffffffffff000) |
99
- ? float_class_normal
65
((va & 0x7FC0000000) >> 27);
100
- : floatx80_is_signaling_nan(a, status)
66
101
- ? float_class_snan
67
- return *(uint64_t *)pa_space_resolve(vs->ps, pdpte_paddr);
102
- : float_class_qnan);
68
+ return pa_space_read64(vs->ps, pdpte_paddr, value);
103
- b_cls = (!floatx80_is_any_nan(b)
69
}
104
- ? float_class_normal
70
105
- : floatx80_is_signaling_nan(b, status)
71
static uint64_t pde_index(uint64_t va)
106
- ? float_class_snan
72
@@ -XXX,XX +XXX,XX @@ static uint64_t pdba_base(uint64_t pdpe)
107
- : float_class_qnan);
73
return pdpe & 0xFFFFFFFFFF000;
108
-
74
}
109
- if (is_snan(a_cls) || is_snan(b_cls)) {
75
110
- float_raise(float_flag_invalid, status);
76
-static uint64_t get_pgd(struct va_space *vs, uint64_t va, uint64_t pdpe)
111
- }
77
+static bool get_pgd(struct va_space *vs, uint64_t va, uint64_t pdpe,
112
-
78
+ uint64_t *value)
113
- if (status->default_nan_mode) {
79
{
114
- return floatx80_default_nan(status);
80
uint64_t pgd_entry = pdba_base(pdpe) + pde_index(va) * 8;
115
- }
81
116
-
82
- return *(uint64_t *)pa_space_resolve(vs->ps, pgd_entry);
117
- if (a.low < b.low) {
83
+ return pa_space_read64(vs->ps, pgd_entry, value);
118
- aIsLargerSignificand = 0;
84
}
119
- } else if (b.low < a.low) {
85
120
- aIsLargerSignificand = 1;
86
static uint64_t pte_index(uint64_t va)
121
- } else {
87
@@ -XXX,XX +XXX,XX @@ static uint64_t ptba_base(uint64_t pde)
122
- aIsLargerSignificand = (a.high < b.high) ? 1 : 0;
88
return pde & 0xFFFFFFFFFF000;
123
- }
89
}
124
-
90
125
- if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) {
91
-static uint64_t get_pte(struct va_space *vs, uint64_t va, uint64_t pgd)
126
- if (is_snan(b_cls)) {
92
+static bool get_pte(struct va_space *vs, uint64_t va, uint64_t pgd,
127
- return floatx80_silence_nan(b, status);
93
+ uint64_t *value)
128
- }
94
{
129
- return b;
95
uint64_t pgd_val = ptba_base(pgd) + pte_index(va) * 8;
130
- } else {
96
131
- if (is_snan(a_cls)) {
97
- return *(uint64_t *)pa_space_resolve(vs->ps, pgd_val);
132
- return floatx80_silence_nan(a, status);
98
+ return pa_space_read64(vs->ps, pgd_val, value);
133
- }
99
}
134
- return a;
100
135
- }
101
static uint64_t get_paddr(uint64_t va, uint64_t pte)
136
-}
102
@@ -XXX,XX +XXX,XX @@ static uint64_t va_space_va2pa(struct va_space *vs, uint64_t va)
137
-
103
{
138
/*----------------------------------------------------------------------------
104
uint64_t pml4e, pdpe, pgd, pte;
139
| Returns 1 if the quadruple-precision floating-point value `a' is a quiet
105
140
| NaN; otherwise returns 0.
106
- pml4e = get_pml4e(vs, va);
107
- if (!is_present(pml4e)) {
108
+ if (!get_pml4e(vs, va, &pml4e) || !is_present(pml4e)) {
109
return INVALID_PA;
110
}
111
112
- pdpe = get_pdpi(vs, va, pml4e);
113
- if (!is_present(pdpe)) {
114
+ if (!get_pdpi(vs, va, pml4e, &pdpe) || !is_present(pdpe)) {
115
return INVALID_PA;
116
}
117
118
@@ -XXX,XX +XXX,XX @@ static uint64_t va_space_va2pa(struct va_space *vs, uint64_t va)
119
return get_1GB_paddr(va, pdpe);
120
}
121
122
- pgd = get_pgd(vs, va, pdpe);
123
- if (!is_present(pgd)) {
124
+ if (!get_pgd(vs, va, pdpe, &pgd) || !is_present(pgd)) {
125
return INVALID_PA;
126
}
127
128
@@ -XXX,XX +XXX,XX @@ static uint64_t va_space_va2pa(struct va_space *vs, uint64_t va)
129
return get_2MB_paddr(va, pgd);
130
}
131
132
- pte = get_pte(vs, va, pgd);
133
- if (!is_present(pte)) {
134
+ if (!get_pte(vs, va, pgd, &pte) || !is_present(pte)) {
135
return INVALID_PA;
136
}
137
138
--
141
--
139
2.34.1
142
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
include/qapi/error.h says:
3
Unpacking and repacking the parts may be slightly more work
4
> We recommend
4
than we did before, but we get to reuse more code. For a
5
> * bool-valued functions return true on success / false on failure,
5
code path handling exceptional values, this is an improvement.
6
> ...
7
6
8
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
8
Message-id: 20241203203949.483774-8-richard.henderson@linaro.org
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Message-id: 20240307-elf2dmp-v4-8-4f324ad4d99d@daynix.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
11
---
14
contrib/elf2dmp/qemu_elf.h | 2 +-
12
fpu/softfloat.c | 43 +++++--------------------------------------
15
contrib/elf2dmp/main.c | 2 +-
13
1 file changed, 5 insertions(+), 38 deletions(-)
16
contrib/elf2dmp/qemu_elf.c | 32 ++++++++++++++++----------------
17
3 files changed, 18 insertions(+), 18 deletions(-)
18
14
19
diff --git a/contrib/elf2dmp/qemu_elf.h b/contrib/elf2dmp/qemu_elf.h
15
diff --git a/fpu/softfloat.c b/fpu/softfloat.c
20
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
21
--- a/contrib/elf2dmp/qemu_elf.h
17
--- a/fpu/softfloat.c
22
+++ b/contrib/elf2dmp/qemu_elf.h
18
+++ b/fpu/softfloat.c
23
@@ -XXX,XX +XXX,XX @@ typedef struct QEMU_Elf {
19
@@ -XXX,XX +XXX,XX @@ void normalizeFloatx80Subnormal(uint64_t aSig, int32_t *zExpPtr,
24
int has_kernel_gs_base;
20
25
} QEMU_Elf;
21
floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status)
26
22
{
27
-int QEMU_Elf_init(QEMU_Elf *qe, const char *filename);
23
- bool aIsLargerSignificand;
28
+bool QEMU_Elf_init(QEMU_Elf *qe, const char *filename);
24
- FloatClass a_cls, b_cls;
29
void QEMU_Elf_exit(QEMU_Elf *qe);
25
+ FloatParts128 pa, pb, *pr;
30
26
31
Elf64_Phdr *elf64_getphdr(void *map);
27
- /* This is not complete, but is good enough for pickNaN. */
32
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
28
- a_cls = (!floatx80_is_any_nan(a)
33
index XXXXXXX..XXXXXXX 100644
29
- ? float_class_normal
34
--- a/contrib/elf2dmp/main.c
30
- : floatx80_is_signaling_nan(a, status)
35
+++ b/contrib/elf2dmp/main.c
31
- ? float_class_snan
36
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
32
- : float_class_qnan);
37
return 1;
33
- b_cls = (!floatx80_is_any_nan(b)
34
- ? float_class_normal
35
- : floatx80_is_signaling_nan(b, status)
36
- ? float_class_snan
37
- : float_class_qnan);
38
-
39
- if (is_snan(a_cls) || is_snan(b_cls)) {
40
- float_raise(float_flag_invalid, status);
41
- }
42
-
43
- if (status->default_nan_mode) {
44
+ if (!floatx80_unpack_canonical(&pa, a, status) ||
45
+ !floatx80_unpack_canonical(&pb, b, status)) {
46
return floatx80_default_nan(status);
38
}
47
}
39
48
40
- if (QEMU_Elf_init(&qemu_elf, argv[1])) {
49
- if (a.low < b.low) {
41
+ if (!QEMU_Elf_init(&qemu_elf, argv[1])) {
50
- aIsLargerSignificand = 0;
42
eprintf("Failed to initialize QEMU ELF dump\n");
51
- } else if (b.low < a.low) {
43
return 1;
52
- aIsLargerSignificand = 1;
44
}
53
- } else {
45
diff --git a/contrib/elf2dmp/qemu_elf.c b/contrib/elf2dmp/qemu_elf.c
54
- aIsLargerSignificand = (a.high < b.high) ? 1 : 0;
46
index XXXXXXX..XXXXXXX 100644
55
- }
47
--- a/contrib/elf2dmp/qemu_elf.c
56
-
48
+++ b/contrib/elf2dmp/qemu_elf.c
57
- if (pickNaN(a_cls, b_cls, aIsLargerSignificand, status)) {
49
@@ -XXX,XX +XXX,XX @@ Elf64_Half elf_getphdrnum(void *map)
58
- if (is_snan(b_cls)) {
50
return ehdr->e_phnum;
59
- return floatx80_silence_nan(b, status);
60
- }
61
- return b;
62
- } else {
63
- if (is_snan(a_cls)) {
64
- return floatx80_silence_nan(a, status);
65
- }
66
- return a;
67
- }
68
+ pr = parts_pick_nan(&pa, &pb, status);
69
+ return floatx80_round_pack_canonical(pr, status);
51
}
70
}
52
71
53
-static int init_states(QEMU_Elf *qe)
72
/*----------------------------------------------------------------------------
54
+static bool init_states(QEMU_Elf *qe)
55
{
56
Elf64_Phdr *phdr = elf64_getphdr(qe->map);
57
Elf64_Nhdr *start = (void *)((uint8_t *)qe->map + phdr[0].p_offset);
58
@@ -XXX,XX +XXX,XX @@ static int init_states(QEMU_Elf *qe)
59
60
if (phdr[0].p_type != PT_NOTE) {
61
eprintf("Failed to find PT_NOTE\n");
62
- return 1;
63
+ return false;
64
}
65
66
qe->has_kernel_gs_base = 1;
67
@@ -XXX,XX +XXX,XX @@ static int init_states(QEMU_Elf *qe)
68
69
qe->state_nr = cpu_nr;
70
71
- return 0;
72
+ return true;
73
}
74
75
static void exit_states(QEMU_Elf *qe)
76
@@ -XXX,XX +XXX,XX @@ static bool check_ehdr(QEMU_Elf *qe)
77
return true;
78
}
79
80
-static int QEMU_Elf_map(QEMU_Elf *qe, const char *filename)
81
+static bool QEMU_Elf_map(QEMU_Elf *qe, const char *filename)
82
{
83
#ifdef CONFIG_LINUX
84
struct stat st;
85
@@ -XXX,XX +XXX,XX @@ static int QEMU_Elf_map(QEMU_Elf *qe, const char *filename)
86
fd = open(filename, O_RDONLY, 0);
87
if (fd == -1) {
88
eprintf("Failed to open ELF dump file \'%s\'\n", filename);
89
- return 1;
90
+ return false;
91
}
92
93
if (fstat(fd, &st)) {
94
eprintf("Failed to get size of ELF dump file\n");
95
close(fd);
96
- return 1;
97
+ return false;
98
}
99
qe->size = st.st_size;
100
101
@@ -XXX,XX +XXX,XX @@ static int QEMU_Elf_map(QEMU_Elf *qe, const char *filename)
102
if (qe->map == MAP_FAILED) {
103
eprintf("Failed to map ELF file\n");
104
close(fd);
105
- return 1;
106
+ return false;
107
}
108
109
close(fd);
110
@@ -XXX,XX +XXX,XX @@ static int QEMU_Elf_map(QEMU_Elf *qe, const char *filename)
111
if (gerr) {
112
eprintf("Failed to map ELF dump file \'%s\'\n", filename);
113
g_error_free(gerr);
114
- return 1;
115
+ return false;
116
}
117
118
qe->map = g_mapped_file_get_contents(qe->gmf);
119
qe->size = g_mapped_file_get_length(qe->gmf);
120
#endif
121
122
- return 0;
123
+ return true;
124
}
125
126
static void QEMU_Elf_unmap(QEMU_Elf *qe)
127
@@ -XXX,XX +XXX,XX @@ static void QEMU_Elf_unmap(QEMU_Elf *qe)
128
#endif
129
}
130
131
-int QEMU_Elf_init(QEMU_Elf *qe, const char *filename)
132
+bool QEMU_Elf_init(QEMU_Elf *qe, const char *filename)
133
{
134
- if (QEMU_Elf_map(qe, filename)) {
135
- return 1;
136
+ if (!QEMU_Elf_map(qe, filename)) {
137
+ return false;
138
}
139
140
if (!check_ehdr(qe)) {
141
eprintf("Input file has the wrong format\n");
142
QEMU_Elf_unmap(qe);
143
- return 1;
144
+ return false;
145
}
146
147
- if (init_states(qe)) {
148
+ if (!init_states(qe)) {
149
eprintf("Failed to extract QEMU CPU states\n");
150
QEMU_Elf_unmap(qe);
151
- return 1;
152
+ return false;
153
}
154
155
- return 0;
156
+ return true;
157
}
158
159
void QEMU_Elf_exit(QEMU_Elf *qe)
160
--
73
--
161
2.34.1
74
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
rol64() is roubust against too large shift values and fixes UBSan
3
Inline pickNaN into its only caller. This makes one assert
4
warnings.
4
redundant with the immediately preceding IF.
5
5
6
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
10
Message-id: 20240307-elf2dmp-v4-14-4f324ad4d99d@daynix.com
8
Message-id: 20241203203949.483774-9-richard.henderson@linaro.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
10
---
13
contrib/elf2dmp/main.c | 8 ++------
11
fpu/softfloat-parts.c.inc | 82 +++++++++++++++++++++++++----
14
1 file changed, 2 insertions(+), 6 deletions(-)
12
fpu/softfloat-specialize.c.inc | 96 ----------------------------------
15
13
2 files changed, 73 insertions(+), 105 deletions(-)
16
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
14
15
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
17
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
18
--- a/contrib/elf2dmp/main.c
17
--- a/fpu/softfloat-parts.c.inc
19
+++ b/contrib/elf2dmp/main.c
18
+++ b/fpu/softfloat-parts.c.inc
20
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@ static void partsN(return_nan)(FloatPartsN *a, float_status *s)
21
*/
20
static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
22
21
float_status *s)
23
#include "qemu/osdep.h"
22
{
24
+#include "qemu/bitops.h"
23
+ int cmp, which;
25
24
+
26
#include "err.h"
25
if (is_snan(a->cls) || is_snan(b->cls)) {
27
#include "addrspace.h"
26
float_raise(float_flag_invalid | float_flag_invalid_snan, s);
28
@@ -XXX,XX +XXX,XX @@ static const uint64_t SharedUserData = 0xfffff78000000000;
27
}
29
s ? printf(#s" = 0x%016"PRIx64"\n", s) :\
28
30
eprintf("Failed to resolve "#s"\n"), s)
29
if (s->default_nan_mode) {
31
30
parts_default_nan(a, s);
32
-static uint64_t rol(uint64_t x, uint64_t y)
31
- } else {
32
- int cmp = frac_cmp(a, b);
33
- if (cmp == 0) {
34
- cmp = a->sign < b->sign;
35
- }
36
+ return a;
37
+ }
38
39
- if (pickNaN(a->cls, b->cls, cmp > 0, s)) {
40
- a = b;
41
- }
42
+ cmp = frac_cmp(a, b);
43
+ if (cmp == 0) {
44
+ cmp = a->sign < b->sign;
45
+ }
46
+
47
+ switch (s->float_2nan_prop_rule) {
48
+ case float_2nan_prop_s_ab:
49
if (is_snan(a->cls)) {
50
- parts_silence_nan(a, s);
51
+ which = 0;
52
+ } else if (is_snan(b->cls)) {
53
+ which = 1;
54
+ } else if (is_qnan(a->cls)) {
55
+ which = 0;
56
+ } else {
57
+ which = 1;
58
}
59
+ break;
60
+ case float_2nan_prop_s_ba:
61
+ if (is_snan(b->cls)) {
62
+ which = 1;
63
+ } else if (is_snan(a->cls)) {
64
+ which = 0;
65
+ } else if (is_qnan(b->cls)) {
66
+ which = 1;
67
+ } else {
68
+ which = 0;
69
+ }
70
+ break;
71
+ case float_2nan_prop_ab:
72
+ which = is_nan(a->cls) ? 0 : 1;
73
+ break;
74
+ case float_2nan_prop_ba:
75
+ which = is_nan(b->cls) ? 1 : 0;
76
+ break;
77
+ case float_2nan_prop_x87:
78
+ /*
79
+ * This implements x87 NaN propagation rules:
80
+ * SNaN + QNaN => return the QNaN
81
+ * two SNaNs => return the one with the larger significand, silenced
82
+ * two QNaNs => return the one with the larger significand
83
+ * SNaN and a non-NaN => return the SNaN, silenced
84
+ * QNaN and a non-NaN => return the QNaN
85
+ *
86
+ * If we get down to comparing significands and they are the same,
87
+ * return the NaN with the positive sign bit (if any).
88
+ */
89
+ if (is_snan(a->cls)) {
90
+ if (is_snan(b->cls)) {
91
+ which = cmp > 0 ? 0 : 1;
92
+ } else {
93
+ which = is_qnan(b->cls) ? 1 : 0;
94
+ }
95
+ } else if (is_qnan(a->cls)) {
96
+ if (is_snan(b->cls) || !is_qnan(b->cls)) {
97
+ which = 0;
98
+ } else {
99
+ which = cmp > 0 ? 0 : 1;
100
+ }
101
+ } else {
102
+ which = 1;
103
+ }
104
+ break;
105
+ default:
106
+ g_assert_not_reached();
107
+ }
108
+
109
+ if (which) {
110
+ a = b;
111
+ }
112
+ if (is_snan(a->cls)) {
113
+ parts_silence_nan(a, s);
114
}
115
return a;
116
}
117
diff --git a/fpu/softfloat-specialize.c.inc b/fpu/softfloat-specialize.c.inc
118
index XXXXXXX..XXXXXXX 100644
119
--- a/fpu/softfloat-specialize.c.inc
120
+++ b/fpu/softfloat-specialize.c.inc
121
@@ -XXX,XX +XXX,XX @@ bool float32_is_signaling_nan(float32 a_, float_status *status)
122
}
123
}
124
125
-/*----------------------------------------------------------------------------
126
-| Select which NaN to propagate for a two-input operation.
127
-| IEEE754 doesn't specify all the details of this, so the
128
-| algorithm is target-specific.
129
-| The routine is passed various bits of information about the
130
-| two NaNs and should return 0 to select NaN a and 1 for NaN b.
131
-| Note that signalling NaNs are always squashed to quiet NaNs
132
-| by the caller, by calling floatXX_silence_nan() before
133
-| returning them.
134
-|
135
-| aIsLargerSignificand is only valid if both a and b are NaNs
136
-| of some kind, and is true if a has the larger significand,
137
-| or if both a and b have the same significand but a is
138
-| positive but b is negative. It is only needed for the x87
139
-| tie-break rule.
140
-*----------------------------------------------------------------------------*/
141
-
142
-static int pickNaN(FloatClass a_cls, FloatClass b_cls,
143
- bool aIsLargerSignificand, float_status *status)
33
-{
144
-{
34
- return (x << y) | (x >> (64 - y));
145
- /*
146
- * We guarantee not to require the target to tell us how to
147
- * pick a NaN if we're always returning the default NaN.
148
- * But if we're not in default-NaN mode then the target must
149
- * specify via set_float_2nan_prop_rule().
150
- */
151
- assert(!status->default_nan_mode);
152
-
153
- switch (status->float_2nan_prop_rule) {
154
- case float_2nan_prop_s_ab:
155
- if (is_snan(a_cls)) {
156
- return 0;
157
- } else if (is_snan(b_cls)) {
158
- return 1;
159
- } else if (is_qnan(a_cls)) {
160
- return 0;
161
- } else {
162
- return 1;
163
- }
164
- break;
165
- case float_2nan_prop_s_ba:
166
- if (is_snan(b_cls)) {
167
- return 1;
168
- } else if (is_snan(a_cls)) {
169
- return 0;
170
- } else if (is_qnan(b_cls)) {
171
- return 1;
172
- } else {
173
- return 0;
174
- }
175
- break;
176
- case float_2nan_prop_ab:
177
- if (is_nan(a_cls)) {
178
- return 0;
179
- } else {
180
- return 1;
181
- }
182
- break;
183
- case float_2nan_prop_ba:
184
- if (is_nan(b_cls)) {
185
- return 1;
186
- } else {
187
- return 0;
188
- }
189
- break;
190
- case float_2nan_prop_x87:
191
- /*
192
- * This implements x87 NaN propagation rules:
193
- * SNaN + QNaN => return the QNaN
194
- * two SNaNs => return the one with the larger significand, silenced
195
- * two QNaNs => return the one with the larger significand
196
- * SNaN and a non-NaN => return the SNaN, silenced
197
- * QNaN and a non-NaN => return the QNaN
198
- *
199
- * If we get down to comparing significands and they are the same,
200
- * return the NaN with the positive sign bit (if any).
201
- */
202
- if (is_snan(a_cls)) {
203
- if (is_snan(b_cls)) {
204
- return aIsLargerSignificand ? 0 : 1;
205
- }
206
- return is_qnan(b_cls) ? 1 : 0;
207
- } else if (is_qnan(a_cls)) {
208
- if (is_snan(b_cls) || !is_qnan(b_cls)) {
209
- return 0;
210
- } else {
211
- return aIsLargerSignificand ? 0 : 1;
212
- }
213
- } else {
214
- return 1;
215
- }
216
- default:
217
- g_assert_not_reached();
218
- }
35
-}
219
-}
36
-
220
-
37
/*
221
/*----------------------------------------------------------------------------
38
* Decoding algorithm can be found in Volatility project
222
| Returns 1 if the double-precision floating-point value `a' is a quiet
39
*/
223
| NaN; otherwise returns 0.
40
@@ -XXX,XX +XXX,XX @@ static void kdbg_decode(uint64_t *dst, uint64_t *src, size_t size,
41
uint64_t block;
42
43
block = src[i];
44
- block = rol(block ^ kwn, (uint8_t)kwn);
45
+ block = rol64(block ^ kwn, kwn);
46
block = __builtin_bswap64(block ^ kdbe) ^ kwa;
47
dst[i] = block;
48
}
49
--
224
--
50
2.34.1
225
2.34.1
51
226
52
227
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Destroy PA space even if paging base couldn't be found, fixing memory
3
Remember if there was an SNaN, and use that to simplify
4
leak.
4
float_2nan_prop_s_{ab,ba} to only the snan component.
5
Then, fall through to the corresponding
6
float_2nan_prop_{ab,ba} case to handle any remaining
7
nans, which must be quiet.
5
8
6
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
11
Message-id: 20241203203949.483774-10-richard.henderson@linaro.org
9
Message-id: 20240307-elf2dmp-v4-11-4f324ad4d99d@daynix.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
13
---
12
contrib/elf2dmp/main.c | 3 +--
14
fpu/softfloat-parts.c.inc | 32 ++++++++++++--------------------
13
1 file changed, 1 insertion(+), 2 deletions(-)
15
1 file changed, 12 insertions(+), 20 deletions(-)
14
16
15
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
17
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
16
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
17
--- a/contrib/elf2dmp/main.c
19
--- a/fpu/softfloat-parts.c.inc
18
+++ b/contrib/elf2dmp/main.c
20
+++ b/fpu/softfloat-parts.c.inc
19
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
21
@@ -XXX,XX +XXX,XX @@ static void partsN(return_nan)(FloatPartsN *a, float_status *s)
20
va_space_create(&vs, &ps, state->cr[3]);
22
static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
21
if (!fix_dtb(&vs, &qemu_elf)) {
23
float_status *s)
22
eprintf("Failed to find paging base\n");
24
{
23
- goto out_elf;
25
+ bool have_snan = false;
24
+ goto out_ps;
26
int cmp, which;
27
28
if (is_snan(a->cls) || is_snan(b->cls)) {
29
float_raise(float_flag_invalid | float_flag_invalid_snan, s);
30
+ have_snan = true;
25
}
31
}
26
32
27
printf("CPU #0 IDT is at 0x%016"PRIx64"\n", state->idt.base);
33
if (s->default_nan_mode) {
28
@@ -XXX,XX +XXX,XX @@ out_pdb_file:
34
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
29
unlink(PDB_NAME);
35
30
out_ps:
36
switch (s->float_2nan_prop_rule) {
31
pa_space_destroy(&ps);
37
case float_2nan_prop_s_ab:
32
-out_elf:
38
- if (is_snan(a->cls)) {
33
QEMU_Elf_exit(&qemu_elf);
39
- which = 0;
34
40
- } else if (is_snan(b->cls)) {
35
return err;
41
- which = 1;
42
- } else if (is_qnan(a->cls)) {
43
- which = 0;
44
- } else {
45
- which = 1;
46
+ if (have_snan) {
47
+ which = is_snan(a->cls) ? 0 : 1;
48
+ break;
49
}
50
- break;
51
- case float_2nan_prop_s_ba:
52
- if (is_snan(b->cls)) {
53
- which = 1;
54
- } else if (is_snan(a->cls)) {
55
- which = 0;
56
- } else if (is_qnan(b->cls)) {
57
- which = 1;
58
- } else {
59
- which = 0;
60
- }
61
- break;
62
+ /* fall through */
63
case float_2nan_prop_ab:
64
which = is_nan(a->cls) ? 0 : 1;
65
break;
66
+ case float_2nan_prop_s_ba:
67
+ if (have_snan) {
68
+ which = is_snan(b->cls) ? 1 : 0;
69
+ break;
70
+ }
71
+ /* fall through */
72
case float_2nan_prop_ba:
73
which = is_nan(b->cls) ? 1 : 0;
74
break;
36
--
75
--
37
2.34.1
76
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
A common construct in contrib/elf2dmp is to set "err" flag and goto
3
Move the fractional comparison to the end of the
4
in error paths. In such a construct, there is only one successful path
4
float_2nan_prop_x87 case. This is not required for
5
while there are several error paths, so it will be more simpler to
5
any other 2nan propagation rule. Reorganize the
6
initialize "err" flag set, and clear it in the successful path.
6
x87 case itself to break out of the switch when the
7
fractional comparison is not required.
7
8
8
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
9
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
11
Message-id: 20241203203949.483774-11-richard.henderson@linaro.org
11
Message-id: 20240307-elf2dmp-v4-2-4f324ad4d99d@daynix.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
13
---
14
contrib/elf2dmp/download.c | 4 +---
14
fpu/softfloat-parts.c.inc | 19 +++++++++----------
15
contrib/elf2dmp/main.c | 15 +++------------
15
1 file changed, 9 insertions(+), 10 deletions(-)
16
2 files changed, 4 insertions(+), 15 deletions(-)
17
16
18
diff --git a/contrib/elf2dmp/download.c b/contrib/elf2dmp/download.c
17
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
19
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
20
--- a/contrib/elf2dmp/download.c
19
--- a/fpu/softfloat-parts.c.inc
21
+++ b/contrib/elf2dmp/download.c
20
+++ b/fpu/softfloat-parts.c.inc
22
@@ -XXX,XX +XXX,XX @@
21
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
23
22
return a;
24
int download_url(const char *name, const char *url)
25
{
26
- int err = 0;
27
+ int err = 1;
28
FILE *file;
29
CURL *curl = curl_easy_init();
30
31
@@ -XXX,XX +XXX,XX @@ int download_url(const char *name, const char *url)
32
33
file = fopen(name, "wb");
34
if (!file) {
35
- err = 1;
36
goto out_curl;
37
}
23
}
38
24
39
@@ -XXX,XX +XXX,XX @@ int download_url(const char *name, const char *url)
25
- cmp = frac_cmp(a, b);
40
|| curl_easy_perform(curl) != CURLE_OK) {
26
- if (cmp == 0) {
41
unlink(name);
27
- cmp = a->sign < b->sign;
42
fclose(file);
28
- }
43
- err = 1;
29
-
44
} else {
30
switch (s->float_2nan_prop_rule) {
45
err = fclose(file);
31
case float_2nan_prop_s_ab:
46
}
32
if (have_snan) {
47
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
33
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
48
index XXXXXXX..XXXXXXX 100644
34
* return the NaN with the positive sign bit (if any).
49
--- a/contrib/elf2dmp/main.c
35
*/
50
+++ b/contrib/elf2dmp/main.c
36
if (is_snan(a->cls)) {
51
@@ -XXX,XX +XXX,XX @@ static void pe_get_pdb_symstore_hash(OMFSignatureRSDS *rsds, char *hash)
37
- if (is_snan(b->cls)) {
52
38
- which = cmp > 0 ? 0 : 1;
53
int main(int argc, char *argv[])
39
- } else {
54
{
40
+ if (!is_snan(b->cls)) {
55
- int err = 0;
41
which = is_qnan(b->cls) ? 1 : 0;
56
+ int err = 1;
42
+ break;
57
QEMU_Elf qemu_elf;
43
}
58
struct pa_space ps;
44
} else if (is_qnan(a->cls)) {
59
struct va_space vs;
45
if (is_snan(b->cls) || !is_qnan(b->cls)) {
60
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
46
which = 0;
61
47
- } else {
62
if (pa_space_create(&ps, &qemu_elf)) {
48
- which = cmp > 0 ? 0 : 1;
63
eprintf("Failed to initialize physical address space\n");
49
+ break;
64
- err = 1;
50
}
65
goto out_elf;
51
} else {
66
}
52
which = 1;
67
53
+ break;
68
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
54
}
69
va_space_create(&vs, &ps, state->cr[3]);
55
+ cmp = frac_cmp(a, b);
70
if (fix_dtb(&vs, &qemu_elf)) {
56
+ if (cmp == 0) {
71
eprintf("Failed to find paging base\n");
57
+ cmp = a->sign < b->sign;
72
- err = 1;
58
+ }
73
goto out_elf;
59
+ which = cmp > 0 ? 0 : 1;
74
}
60
break;
75
61
default:
76
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
62
g_assert_not_reached();
77
if (va_space_rw(&vs, state->idt.base,
78
&first_idt_desc, sizeof(first_idt_desc), 0)) {
79
eprintf("Failed to get CPU #0 IDT[0]\n");
80
- err = 1;
81
goto out_ps;
82
}
83
printf("CPU #0 IDT[0] -> 0x%016"PRIx64"\n", idt_desc_addr(first_idt_desc));
84
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
85
86
if (!kernel_found) {
87
eprintf("Failed to find NT kernel image\n");
88
- err = 1;
89
goto out_ps;
90
}
91
92
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
93
94
if (download_url(PDB_NAME, pdb_url)) {
95
eprintf("Failed to download PDB file\n");
96
- err = 1;
97
goto out_ps;
98
}
99
100
if (pdb_init_from_file(PDB_NAME, &pdb)) {
101
eprintf("Failed to initialize PDB reader\n");
102
- err = 1;
103
goto out_pdb_file;
104
}
105
106
if (!SYM_RESOLVE(KernBase, &pdb, KdDebuggerDataBlock) ||
107
!SYM_RESOLVE(KernBase, &pdb, KdVersionBlock)) {
108
- err = 1;
109
goto out_pdb;
110
}
111
112
kdbg = get_kdbg(KernBase, &pdb, &vs, KdDebuggerDataBlock);
113
if (!kdbg) {
114
- err = 1;
115
goto out_pdb;
116
}
117
118
if (fill_header(&header, &ps, &vs, KdDebuggerDataBlock, kdbg,
119
KdVersionBlock, qemu_elf.state_nr)) {
120
- err = 1;
121
goto out_kdbg;
122
}
123
124
if (fill_context(kdbg, &vs, &qemu_elf)) {
125
- err = 1;
126
goto out_kdbg;
127
}
128
129
if (write_dump(&ps, &header, argv[2])) {
130
eprintf("Failed to save dump\n");
131
- err = 1;
132
goto out_kdbg;
133
}
134
135
+ err = 0;
136
+
137
out_kdbg:
138
g_free(kdbg);
139
out_pdb:
140
--
63
--
141
2.34.1
64
2.34.1
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
include/qapi/error.h says:
3
Replace the "index" selecting between A and B with a result variable
4
> We recommend
4
of the proper type. This improves clarity within the function.
5
> * bool-valued functions return true on success / false on failure,
6
> ...
7
5
8
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
9
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 20241203203949.483774-12-richard.henderson@linaro.org
11
Message-id: 20240307-elf2dmp-v4-7-4f324ad4d99d@daynix.com
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
10
---
14
contrib/elf2dmp/pdb.h | 2 +-
11
fpu/softfloat-parts.c.inc | 28 +++++++++++++---------------
15
contrib/elf2dmp/main.c | 2 +-
12
1 file changed, 13 insertions(+), 15 deletions(-)
16
contrib/elf2dmp/pdb.c | 50 +++++++++++++++++++++---------------------
17
3 files changed, 27 insertions(+), 27 deletions(-)
18
13
19
diff --git a/contrib/elf2dmp/pdb.h b/contrib/elf2dmp/pdb.h
14
diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc
20
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
21
--- a/contrib/elf2dmp/pdb.h
16
--- a/fpu/softfloat-parts.c.inc
22
+++ b/contrib/elf2dmp/pdb.h
17
+++ b/fpu/softfloat-parts.c.inc
23
@@ -XXX,XX +XXX,XX @@ struct pdb_reader {
18
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
24
size_t segs_size;
19
float_status *s)
25
};
20
{
26
21
bool have_snan = false;
27
-int pdb_init_from_file(const char *name, struct pdb_reader *reader);
22
- int cmp, which;
28
+bool pdb_init_from_file(const char *name, struct pdb_reader *reader);
23
+ FloatPartsN *ret;
29
void pdb_exit(struct pdb_reader *reader);
24
+ int cmp;
30
uint64_t pdb_resolve(uint64_t img_base, struct pdb_reader *r, const char *name);
25
31
uint64_t pdb_find_public_v3_symbol(struct pdb_reader *reader, const char *name);
26
if (is_snan(a->cls) || is_snan(b->cls)) {
32
diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c
27
float_raise(float_flag_invalid | float_flag_invalid_snan, s);
33
index XXXXXXX..XXXXXXX 100644
28
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
34
--- a/contrib/elf2dmp/main.c
29
switch (s->float_2nan_prop_rule) {
35
+++ b/contrib/elf2dmp/main.c
30
case float_2nan_prop_s_ab:
36
@@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[])
31
if (have_snan) {
37
goto out_ps;
32
- which = is_snan(a->cls) ? 0 : 1;
33
+ ret = is_snan(a->cls) ? a : b;
34
break;
35
}
36
/* fall through */
37
case float_2nan_prop_ab:
38
- which = is_nan(a->cls) ? 0 : 1;
39
+ ret = is_nan(a->cls) ? a : b;
40
break;
41
case float_2nan_prop_s_ba:
42
if (have_snan) {
43
- which = is_snan(b->cls) ? 1 : 0;
44
+ ret = is_snan(b->cls) ? b : a;
45
break;
46
}
47
/* fall through */
48
case float_2nan_prop_ba:
49
- which = is_nan(b->cls) ? 1 : 0;
50
+ ret = is_nan(b->cls) ? b : a;
51
break;
52
case float_2nan_prop_x87:
53
/*
54
@@ -XXX,XX +XXX,XX @@ static FloatPartsN *partsN(pick_nan)(FloatPartsN *a, FloatPartsN *b,
55
*/
56
if (is_snan(a->cls)) {
57
if (!is_snan(b->cls)) {
58
- which = is_qnan(b->cls) ? 1 : 0;
59
+ ret = is_qnan(b->cls) ? b : a;
60
break;
61
}
62
} else if (is_qnan(a->cls)) {
63
if (is_snan(b->cls) || !is_qnan(b->cls)) {
64
- which = 0;
65
+ ret = a;
66
break;
67
}
68
} else {
69
- which = 1;
70
+ ret = b;
71
break;
72
}
73
cmp = frac_cmp(a, b);
74
if (cmp == 0) {
75
cmp = a->sign < b->sign;
76
}
77
- which = cmp > 0 ? 0 : 1;
78
+ ret = cmp > 0 ? a : b;
79
break;
80
default:
81
g_assert_not_reached();
38
}
82
}
39
83
40
- if (pdb_init_from_file(PDB_NAME, &pdb)) {
84
- if (which) {
41
+ if (!pdb_init_from_file(PDB_NAME, &pdb)) {
85
- a = b;
42
eprintf("Failed to initialize PDB reader\n");
86
+ if (is_snan(ret->cls)) {
43
goto out_pdb_file;
87
+ parts_silence_nan(ret, s);
44
}
88
}
45
diff --git a/contrib/elf2dmp/pdb.c b/contrib/elf2dmp/pdb.c
89
- if (is_snan(a->cls)) {
46
index XXXXXXX..XXXXXXX 100644
90
- parts_silence_nan(a, s);
47
--- a/contrib/elf2dmp/pdb.c
91
- }
48
+++ b/contrib/elf2dmp/pdb.c
92
- return a;
49
@@ -XXX,XX +XXX,XX @@ static void *pdb_ds_read_file(struct pdb_reader* r, uint32_t file_number)
93
+ return ret;
50
return pdb_ds_read(r->ds.header, block_list, file_size[file_number]);
51
}
94
}
52
95
53
-static int pdb_init_segments(struct pdb_reader *r)
96
static FloatPartsN *partsN(pick_nan_muladd)(FloatPartsN *a, FloatPartsN *b,
54
+static bool pdb_init_segments(struct pdb_reader *r)
55
{
56
unsigned stream_idx = r->segments;
57
58
r->segs = pdb_ds_read_file(r, stream_idx);
59
if (!r->segs) {
60
- return 1;
61
+ return false;
62
}
63
64
r->segs_size = pdb_get_file_size(r, stream_idx);
65
if (!r->segs_size) {
66
- return 1;
67
+ return false;
68
}
69
70
- return 0;
71
+ return true;
72
}
73
74
-static int pdb_init_symbols(struct pdb_reader *r)
75
+static bool pdb_init_symbols(struct pdb_reader *r)
76
{
77
PDB_SYMBOLS *symbols;
78
79
symbols = pdb_ds_read_file(r, 3);
80
if (!symbols) {
81
- return 1;
82
+ return false;
83
}
84
85
r->symbols = symbols;
86
@@ -XXX,XX +XXX,XX @@ static int pdb_init_symbols(struct pdb_reader *r)
87
goto out_symbols;
88
}
89
90
- return 0;
91
+ return true;
92
93
out_symbols:
94
g_free(symbols);
95
96
- return 1;
97
+ return false;
98
}
99
100
-static int pdb_reader_ds_init(struct pdb_reader *r, PDB_DS_HEADER *hdr)
101
+static bool pdb_reader_ds_init(struct pdb_reader *r, PDB_DS_HEADER *hdr)
102
{
103
if (hdr->block_size == 0) {
104
- return 1;
105
+ return false;
106
}
107
108
memset(r->file_used, 0, sizeof(r->file_used));
109
@@ -XXX,XX +XXX,XX @@ static int pdb_reader_ds_init(struct pdb_reader *r, PDB_DS_HEADER *hdr)
110
hdr->toc_page * hdr->block_size), hdr->toc_size);
111
112
if (!r->ds.toc) {
113
- return 1;
114
+ return false;
115
}
116
117
- return 0;
118
+ return true;
119
}
120
121
-static int pdb_reader_init(struct pdb_reader *r, void *data)
122
+static bool pdb_reader_init(struct pdb_reader *r, void *data)
123
{
124
const char pdb7[] = "Microsoft C/C++ MSF 7.00";
125
126
if (memcmp(data, pdb7, sizeof(pdb7) - 1)) {
127
- return 1;
128
+ return false;
129
}
130
131
- if (pdb_reader_ds_init(r, data)) {
132
- return 1;
133
+ if (!pdb_reader_ds_init(r, data)) {
134
+ return false;
135
}
136
137
r->ds.root = pdb_ds_read_file(r, 1);
138
@@ -XXX,XX +XXX,XX @@ static int pdb_reader_init(struct pdb_reader *r, void *data)
139
goto out_ds;
140
}
141
142
- if (pdb_init_symbols(r)) {
143
+ if (!pdb_init_symbols(r)) {
144
goto out_root;
145
}
146
147
- if (pdb_init_segments(r)) {
148
+ if (!pdb_init_segments(r)) {
149
goto out_sym;
150
}
151
152
- return 0;
153
+ return true;
154
155
out_sym:
156
pdb_exit_symbols(r);
157
@@ -XXX,XX +XXX,XX @@ out_root:
158
out_ds:
159
pdb_reader_ds_exit(r);
160
161
- return 1;
162
+ return false;
163
}
164
165
static void pdb_reader_exit(struct pdb_reader *r)
166
@@ -XXX,XX +XXX,XX @@ static void pdb_reader_exit(struct pdb_reader *r)
167
pdb_reader_ds_exit(r);
168
}
169
170
-int pdb_init_from_file(const char *name, struct pdb_reader *reader)
171
+bool pdb_init_from_file(const char *name, struct pdb_reader *reader)
172
{
173
GError *gerr = NULL;
174
void *map;
175
@@ -XXX,XX +XXX,XX @@ int pdb_init_from_file(const char *name, struct pdb_reader *reader)
176
if (gerr) {
177
eprintf("Failed to map PDB file \'%s\'\n", name);
178
g_error_free(gerr);
179
- return 1;
180
+ return false;
181
}
182
183
reader->file_size = g_mapped_file_get_length(reader->gmf);
184
map = g_mapped_file_get_contents(reader->gmf);
185
- if (pdb_reader_init(reader, map)) {
186
+ if (!pdb_reader_init(reader, map)) {
187
goto out_unmap;
188
}
189
190
- return 0;
191
+ return true;
192
193
out_unmap:
194
g_mapped_file_unref(reader->gmf);
195
196
- return 1;
197
+ return false;
198
}
199
200
void pdb_exit(struct pdb_reader *reader)
201
--
97
--
202
2.34.1
98
2.34.1
99
100
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Leif Lindholm <quic_llindhol@quicinc.com>
2
2
3
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
3
I'm migrating to Qualcomm's new open source email infrastructure, so
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
4
update my email address, and update the mailmap to match.
5
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
5
6
Reviewed-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
6
Signed-off-by: Leif Lindholm <leif.lindholm@oss.qualcomm.com>
7
Reviewed-by: Leif Lindholm <quic_llindhol@quicinc.com>
8
Reviewed-by: Brian Cain <brian.cain@oss.qualcomm.com>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org>
8
Message-id: 20240307-elf2dmp-v4-15-4f324ad4d99d@daynix.com
10
Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org>
11
Message-id: 20241205114047.1125842-1-leif.lindholm@oss.qualcomm.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
13
---
11
MAINTAINERS | 1 +
14
MAINTAINERS | 2 +-
12
1 file changed, 1 insertion(+)
15
.mailmap | 5 +++--
16
2 files changed, 4 insertions(+), 3 deletions(-)
13
17
14
diff --git a/MAINTAINERS b/MAINTAINERS
18
diff --git a/MAINTAINERS b/MAINTAINERS
15
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
16
--- a/MAINTAINERS
20
--- a/MAINTAINERS
17
+++ b/MAINTAINERS
21
+++ b/MAINTAINERS
18
@@ -XXX,XX +XXX,XX @@ F: util/iova-tree.c
22
@@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h
19
23
SBSA-REF
20
elf2dmp
24
M: Radoslaw Biernacki <rad@semihalf.com>
21
M: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
25
M: Peter Maydell <peter.maydell@linaro.org>
22
+R: Akihiko Odaki <akihiko.odaki@daynix.com>
26
-R: Leif Lindholm <quic_llindhol@quicinc.com>
27
+R: Leif Lindholm <leif.lindholm@oss.qualcomm.com>
28
R: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org>
29
L: qemu-arm@nongnu.org
23
S: Maintained
30
S: Maintained
24
F: contrib/elf2dmp/
31
diff --git a/.mailmap b/.mailmap
25
32
index XXXXXXX..XXXXXXX 100644
33
--- a/.mailmap
34
+++ b/.mailmap
35
@@ -XXX,XX +XXX,XX @@ Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com>
36
Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn>
37
James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com>
38
Juan Quintela <quintela@trasno.org> <quintela@redhat.com>
39
-Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org>
40
-Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com>
41
+Leif Lindholm <leif.lindholm@oss.qualcomm.com> <quic_llindhol@quicinc.com>
42
+Leif Lindholm <leif.lindholm@oss.qualcomm.com> <leif.lindholm@linaro.org>
43
+Leif Lindholm <leif.lindholm@oss.qualcomm.com> <leif@nuviainc.com>
44
Luc Michel <luc@lmichel.fr> <luc.michel@git.antfield.fr>
45
Luc Michel <luc@lmichel.fr> <luc.michel@greensocs.com>
46
Luc Michel <luc@lmichel.fr> <lmichel@kalray.eu>
26
--
47
--
27
2.34.1
48
2.34.1
28
49
29
50
diff view generated by jsdifflib
1
From: Akihiko Odaki <akihiko.odaki@daynix.com>
1
From: Vikram Garhwal <vikram.garhwal@bytedance.com>
2
2
3
This makes elf2dmp more robust against corrupted inputs.
3
Previously, maintainer role was paused due to inactive email id. Commit id:
4
c009d715721861984c4987bcc78b7ee183e86d75.
4
5
5
Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com>
6
Signed-off-by: Vikram Garhwal <vikram.garhwal@bytedance.com>
6
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com>
7
Tested-by: Viktor Prutyanov <viktor.prutyanov@phystech.edu>
8
Message-id: 20241204184205.12952-1-vikram.garhwal@bytedance.com
8
Message-id: 20240307-elf2dmp-v4-12-4f324ad4d99d@daynix.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
10
---
11
contrib/elf2dmp/addrspace.c | 5 +++--
11
MAINTAINERS | 2 ++
12
1 file changed, 3 insertions(+), 2 deletions(-)
12
1 file changed, 2 insertions(+)
13
13
14
diff --git a/contrib/elf2dmp/addrspace.c b/contrib/elf2dmp/addrspace.c
14
diff --git a/MAINTAINERS b/MAINTAINERS
15
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
16
--- a/contrib/elf2dmp/addrspace.c
16
--- a/MAINTAINERS
17
+++ b/contrib/elf2dmp/addrspace.c
17
+++ b/MAINTAINERS
18
@@ -XXX,XX +XXX,XX @@ void pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf)
18
@@ -XXX,XX +XXX,XX @@ F: tests/qtest/fuzz-sb16-test.c
19
ps->block = g_new(struct pa_block, ps->block_nr);
19
20
20
Xilinx CAN
21
for (i = 0; i < phdr_nr; i++) {
21
M: Francisco Iglesias <francisco.iglesias@amd.com>
22
- if (phdr[i].p_type == PT_LOAD) {
22
+M: Vikram Garhwal <vikram.garhwal@bytedance.com>
23
+ if (phdr[i].p_type == PT_LOAD && phdr[i].p_offset < qemu_elf->size) {
23
S: Maintained
24
ps->block[block_i] = (struct pa_block) {
24
F: hw/net/can/xlnx-*
25
.addr = (uint8_t *)qemu_elf->map + phdr[i].p_offset,
25
F: include/hw/net/xlnx-*
26
.paddr = phdr[i].p_paddr,
26
@@ -XXX,XX +XXX,XX @@ F: include/hw/rx/
27
- .size = phdr[i].p_filesz,
27
CAN bus subsystem and hardware
28
+ .size = MIN(phdr[i].p_filesz,
28
M: Pavel Pisa <pisa@cmp.felk.cvut.cz>
29
+ qemu_elf->size - phdr[i].p_offset),
29
M: Francisco Iglesias <francisco.iglesias@amd.com>
30
};
30
+M: Vikram Garhwal <vikram.garhwal@bytedance.com>
31
pa_block_align(&ps->block[block_i]);
31
S: Maintained
32
block_i = ps->block[block_i].size ? (block_i + 1) : block_i;
32
W: https://canbus.pages.fel.cvut.cz/
33
F: net/can/*
33
--
34
--
34
2.34.1
35
2.34.1
diff view generated by jsdifflib