1 | The following changes since commit 003ba52a8b327180e284630b289c6ece5a3e08b9: | 1 | Hi; here's a target-arm pullreq. Mostly this is RTH's FEAT_RME |
---|---|---|---|
2 | series; there are also a handful of bug fixes including some | ||
3 | which aren't arm-specific but which it's convenient to include | ||
4 | here. | ||
2 | 5 | ||
3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-02-16 11:16:39 +0000) | 6 | thanks |
7 | -- PMM | ||
8 | |||
9 | The following changes since commit b455ce4c2f300c8ba47cba7232dd03261368a4cb: | ||
10 | |||
11 | Merge tag 'q800-for-8.1-pull-request' of https://github.com/vivier/qemu-m68k into staging (2023-06-22 10:18:32 +0200) | ||
4 | 12 | ||
5 | are available in the Git repository at: | 13 | are available in the Git repository at: |
6 | 14 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230216 | 15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230623 |
8 | 16 | ||
9 | for you to fetch changes up to caf01d6a435d9f4a95aeae2f9fc6cb8b889b1fb8: | 17 | for you to fetch changes up to 497fad38979c16b6412388927401e577eba43d26: |
10 | 18 | ||
11 | tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG (2023-02-16 16:28:53 +0000) | 19 | pc-bios/keymaps: Use the official xkb name for Arabic layout, not the legacy synonym (2023-06-23 11:46:02 +0100) |
12 | 20 | ||
13 | ---------------------------------------------------------------- | 21 | ---------------------------------------------------------------- |
14 | target-arm queue: | 22 | target-arm queue: |
15 | * Some mostly M-profile-related code cleanups | 23 | * Add (experimental) support for FEAT_RME |
16 | * avocado: Retire the boot_linux.py AArch64 TCG tests | 24 | * host-utils: Avoid using __builtin_subcll on buggy versions of Apple Clang |
17 | * hw/arm/smmuv3: Add GBPA register | 25 | * target/arm: Restructure has_vfp_d32 test |
18 | * arm/virt: don't try to spell out the accelerator | 26 | * hw/arm/sbsa-ref: add ITS support in SBSA GIC |
19 | * hw/arm: Attach PSPI module to NPCM7XX SoC | 27 | * target/arm: Fix sve predicate store, 8 <= VQ <= 15 |
20 | * Some cleanup/refactoring patches aiming towards | 28 | * pc-bios/keymaps: Use the official xkb name for Arabic layout, not the legacy synonym |
21 | allowing building Arm targets without CONFIG_TCG | ||
22 | 29 | ||
23 | ---------------------------------------------------------------- | 30 | ---------------------------------------------------------------- |
24 | Alex Bennée (1): | 31 | Peter Maydell (2): |
25 | tests/avocado: retire the Aarch64 TCG tests from boot_linux.py | 32 | host-utils: Avoid using __builtin_subcll on buggy versions of Apple Clang |
33 | pc-bios/keymaps: Use the official xkb name for Arabic layout, not the legacy synonym | ||
26 | 34 | ||
27 | Claudio Fontana (3): | 35 | Richard Henderson (23): |
28 | target/arm: rename handle_semihosting to tcg_handle_semihosting | 36 | target/arm: Add isar_feature_aa64_rme |
29 | target/arm: wrap psci call with tcg_enabled | 37 | target/arm: Update SCR and HCR for RME |
30 | target/arm: wrap call to aarch64_sve_change_el in tcg_enabled() | 38 | target/arm: SCR_EL3.NS may be RES1 |
39 | target/arm: Add RME cpregs | ||
40 | target/arm: Introduce ARMSecuritySpace | ||
41 | include/exec/memattrs: Add two bits of space to MemTxAttrs | ||
42 | target/arm: Adjust the order of Phys and Stage2 ARMMMUIdx | ||
43 | target/arm: Introduce ARMMMUIdx_Phys_{Realm,Root} | ||
44 | target/arm: Remove __attribute__((nonnull)) from ptw.c | ||
45 | target/arm: Pipe ARMSecuritySpace through ptw.c | ||
46 | target/arm: NSTable is RES0 for the RME EL3 regime | ||
47 | target/arm: Handle Block and Page bits for security space | ||
48 | target/arm: Handle no-execute for Realm and Root regimes | ||
49 | target/arm: Use get_phys_addr_with_struct in S1_ptw_translate | ||
50 | target/arm: Move s1_is_el0 into S1Translate | ||
51 | target/arm: Use get_phys_addr_with_struct for stage2 | ||
52 | target/arm: Add GPC syndrome | ||
53 | target/arm: Implement GPC exceptions | ||
54 | target/arm: Implement the granule protection check | ||
55 | target/arm: Add cpu properties for enabling FEAT_RME | ||
56 | docs/system/arm: Document FEAT_RME | ||
57 | target/arm: Restructure has_vfp_d32 test | ||
58 | target/arm: Fix sve predicate store, 8 <= VQ <= 15 | ||
31 | 59 | ||
32 | Cornelia Huck (1): | 60 | Shashi Mallela (1): |
33 | arm/virt: don't try to spell out the accelerator | 61 | hw/arm/sbsa-ref: add ITS support in SBSA GIC |
34 | 62 | ||
35 | Fabiano Rosas (7): | 63 | docs/system/arm/cpu-features.rst | 23 ++ |
36 | target/arm: Move PC alignment check | 64 | docs/system/arm/emulation.rst | 1 + |
37 | target/arm: Move cpregs code out of cpu.h | 65 | docs/system/arm/sbsa.rst | 14 + |
38 | tests/avocado: Skip tests that require a missing accelerator | 66 | include/exec/memattrs.h | 9 +- |
39 | tests/avocado: Tag TCG tests with accel:tcg | 67 | include/qemu/compiler.h | 13 + |
40 | target/arm: Use "max" as default cpu for the virt machine with KVM | 68 | include/qemu/host-utils.h | 2 +- |
41 | tests/qtest: arm-cpu-features: Match tests to required accelerators | 69 | target/arm/cpu.h | 151 ++++++++--- |
42 | tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG | 70 | target/arm/internals.h | 27 ++ |
43 | 71 | target/arm/syndrome.h | 10 + | |
44 | Hao Wu (3): | 72 | hw/arm/sbsa-ref.c | 33 ++- |
45 | MAINTAINERS: Add myself to maintainers and remove Havard | 73 | target/arm/cpu.c | 32 ++- |
46 | hw/ssi: Add Nuvoton PSPI Module | 74 | target/arm/helper.c | 162 ++++++++++- |
47 | hw/arm: Attach PSPI module to NPCM7XX SoC | 75 | target/arm/ptw.c | 570 +++++++++++++++++++++++++++++++-------- |
48 | 76 | target/arm/tcg/cpu64.c | 53 ++++ | |
49 | Jean-Philippe Brucker (2): | 77 | target/arm/tcg/tlb_helper.c | 96 ++++++- |
50 | hw/arm/smmu-common: Support 64-bit addresses | 78 | target/arm/tcg/translate-sve.c | 2 +- |
51 | hw/arm/smmu-common: Fix TTB1 handling | 79 | pc-bios/keymaps/meson.build | 2 +- |
52 | 80 | 17 files changed, 1034 insertions(+), 166 deletions(-) | |
53 | Mostafa Saleh (1): | ||
54 | hw/arm/smmuv3: Add GBPA register | ||
55 | |||
56 | Philippe Mathieu-Daudé (12): | ||
57 | hw/intc/armv7m_nvic: Use OBJECT_DECLARE_SIMPLE_TYPE() macro | ||
58 | target/arm: Simplify arm_v7m_mmu_idx_for_secstate() for user emulation | ||
59 | target/arm: Reduce arm_v7m_mmu_idx_[all/for_secstate_and_priv]() scope | ||
60 | target/arm: Constify ID_PFR1 on user emulation | ||
61 | target/arm: Convert CPUARMState::eabi to boolean | ||
62 | target/arm: Avoid resetting CPUARMState::eabi field | ||
63 | target/arm: Restrict CPUARMState::gicv3state to sysemu | ||
64 | target/arm: Restrict CPUARMState::arm_boot_info to sysemu | ||
65 | target/arm: Restrict CPUARMState::nvic to sysemu | ||
66 | target/arm: Store CPUARMState::nvic as NVICState* | ||
67 | target/arm: Declare CPU <-> NVIC helpers in 'hw/intc/armv7m_nvic.h' | ||
68 | hw/arm: Add missing XLNX_ZYNQMP_ARM -> USB_DWC3 Kconfig dependency | ||
69 | |||
70 | MAINTAINERS | 8 +- | ||
71 | docs/system/arm/nuvoton.rst | 2 +- | ||
72 | hw/arm/smmuv3-internal.h | 7 + | ||
73 | include/hw/arm/npcm7xx.h | 2 + | ||
74 | include/hw/arm/smmu-common.h | 2 - | ||
75 | include/hw/arm/smmuv3.h | 1 + | ||
76 | include/hw/intc/armv7m_nvic.h | 128 +++++++++++++++++- | ||
77 | include/hw/ssi/npcm_pspi.h | 53 ++++++++ | ||
78 | linux-user/user-internals.h | 2 +- | ||
79 | target/arm/cpregs.h | 98 ++++++++++++++ | ||
80 | target/arm/cpu.h | 228 ++------------------------------- | ||
81 | target/arm/internals.h | 14 -- | ||
82 | hw/arm/npcm7xx.c | 25 +++- | ||
83 | hw/arm/smmu-common.c | 4 +- | ||
84 | hw/arm/smmuv3.c | 43 ++++++- | ||
85 | hw/arm/virt.c | 10 +- | ||
86 | hw/intc/armv7m_nvic.c | 38 ++---- | ||
87 | hw/ssi/npcm_pspi.c | 221 ++++++++++++++++++++++++++++++++ | ||
88 | linux-user/arm/cpu_loop.c | 4 +- | ||
89 | target/arm/cpu.c | 5 +- | ||
90 | target/arm/cpu_tcg.c | 3 + | ||
91 | target/arm/helper.c | 31 +++-- | ||
92 | target/arm/m_helper.c | 86 +++++++------ | ||
93 | target/arm/machine.c | 18 +-- | ||
94 | tests/qtest/arm-cpu-features.c | 28 ++-- | ||
95 | hw/arm/Kconfig | 1 + | ||
96 | hw/ssi/meson.build | 2 +- | ||
97 | hw/ssi/trace-events | 5 + | ||
98 | tests/avocado/avocado_qemu/__init__.py | 4 + | ||
99 | tests/avocado/boot_linux.py | 48 ++----- | ||
100 | tests/avocado/boot_linux_console.py | 1 + | ||
101 | tests/avocado/machine_aarch64_virt.py | 63 ++++++++- | ||
102 | tests/avocado/reverse_debugging.py | 8 ++ | ||
103 | tests/qtest/meson.build | 4 +- | ||
104 | 34 files changed, 798 insertions(+), 399 deletions(-) | ||
105 | create mode 100644 include/hw/ssi/npcm_pspi.h | ||
106 | create mode 100644 hw/ssi/npcm_pspi.c | ||
107 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Manually convert to OBJECT_DECLARE_SIMPLE_TYPE() macro, | ||
4 | similarly to automatic conversion from commit 8063396bf3 | ||
5 | ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230206223502.25122-2-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/intc/armv7m_nvic.h | 5 +---- | ||
13 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/intc/armv7m_nvic.h | ||
18 | +++ b/include/hw/intc/armv7m_nvic.h | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "qom/object.h" | ||
21 | |||
22 | #define TYPE_NVIC "armv7m_nvic" | ||
23 | - | ||
24 | -typedef struct NVICState NVICState; | ||
25 | -DECLARE_INSTANCE_CHECKER(NVICState, NVIC, | ||
26 | - TYPE_NVIC) | ||
27 | +OBJECT_DECLARE_SIMPLE_TYPE(NVICState, NVIC) | ||
28 | |||
29 | /* Highest permitted number of exceptions (architectural limit) */ | ||
30 | #define NVIC_MAX_VECTORS 512 | ||
31 | -- | ||
32 | 2.34.1 | ||
33 | |||
34 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | There is no point in using a void pointer to access the NVIC. | 3 | Add the missing field for ID_AA64PFR0, and the predicate. |
4 | Use the real type to avoid casting it while debugging. | 4 | Disable it if EL3 is forced off by the board or command-line. |
5 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230206223502.25122-11-philmd@linaro.org | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230620124418.805717-2-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/cpu.h | 46 ++++++++++++++++++++++--------------------- | 12 | target/arm/cpu.h | 6 ++++++ |
12 | hw/intc/armv7m_nvic.c | 38 ++++++++++++----------------------- | 13 | target/arm/cpu.c | 4 ++++ |
13 | target/arm/cpu.c | 1 + | 14 | 2 files changed, 10 insertions(+) |
14 | target/arm/m_helper.c | 2 +- | ||
15 | 4 files changed, 39 insertions(+), 48 deletions(-) | ||
16 | 15 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMTBFlags { | 20 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64PFR0, SEL2, 36, 4) |
22 | 21 | FIELD(ID_AA64PFR0, MPAM, 40, 4) | |
23 | typedef struct ARMMMUFaultInfo ARMMMUFaultInfo; | 22 | FIELD(ID_AA64PFR0, AMU, 44, 4) |
24 | 23 | FIELD(ID_AA64PFR0, DIT, 48, 4) | |
25 | +typedef struct NVICState NVICState; | 24 | +FIELD(ID_AA64PFR0, RME, 52, 4) |
25 | FIELD(ID_AA64PFR0, CSV2, 56, 4) | ||
26 | FIELD(ID_AA64PFR0, CSV3, 60, 4) | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sel2(const ARMISARegisters *id) | ||
29 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SEL2) != 0; | ||
30 | } | ||
31 | |||
32 | +static inline bool isar_feature_aa64_rme(const ARMISARegisters *id) | ||
33 | +{ | ||
34 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, RME) != 0; | ||
35 | +} | ||
26 | + | 36 | + |
27 | typedef struct CPUArchState { | 37 | static inline bool isar_feature_aa64_vh(const ARMISARegisters *id) |
28 | /* Regs for current mode. */ | ||
29 | uint32_t regs[16]; | ||
30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
31 | } sau; | ||
32 | |||
33 | #if !defined(CONFIG_USER_ONLY) | ||
34 | - void *nvic; | ||
35 | + NVICState *nvic; | ||
36 | const struct arm_boot_info *boot_info; | ||
37 | /* Store GICv3CPUState to access from this struct */ | ||
38 | void *gicv3state; | ||
39 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
40 | |||
41 | /* Interface between CPU and Interrupt controller. */ | ||
42 | #ifndef CONFIG_USER_ONLY | ||
43 | -bool armv7m_nvic_can_take_pending_exception(void *opaque); | ||
44 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
45 | #else | ||
46 | -static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
47 | +static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
48 | { | 38 | { |
49 | return true; | 39 | return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, VH) != 0; |
50 | } | ||
51 | #endif | ||
52 | /** | ||
53 | * armv7m_nvic_set_pending: mark the specified exception as pending | ||
54 | - * @opaque: the NVIC | ||
55 | + * @s: the NVIC | ||
56 | * @irq: the exception number to mark pending | ||
57 | * @secure: false for non-banked exceptions or for the nonsecure | ||
58 | * version of a banked exception, true for the secure version of a banked | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
60 | * if @secure is true and @irq does not specify one of the fixed set | ||
61 | * of architecturally banked exceptions. | ||
62 | */ | ||
63 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | ||
64 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | ||
65 | /** | ||
66 | * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
67 | - * @opaque: the NVIC | ||
68 | + * @s: the NVIC | ||
69 | * @irq: the exception number to mark pending | ||
70 | * @secure: false for non-banked exceptions or for the nonsecure | ||
71 | * version of a banked exception, true for the secure version of a banked | ||
72 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | ||
73 | * exceptions (exceptions generated in the course of trying to take | ||
74 | * a different exception). | ||
75 | */ | ||
76 | -void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
77 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); | ||
78 | /** | ||
79 | * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
80 | - * @opaque: the NVIC | ||
81 | + * @s: the NVIC | ||
82 | * @irq: the exception number to mark pending | ||
83 | * @secure: false for non-banked exceptions or for the nonsecure | ||
84 | * version of a banked exception, true for the secure version of a banked | ||
85 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); | ||
86 | * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
87 | * generated in the course of lazy stacking of FP registers. | ||
88 | */ | ||
89 | -void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
90 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | ||
91 | /** | ||
92 | * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
93 | * exception, and whether it targets Secure state | ||
94 | - * @opaque: the NVIC | ||
95 | + * @s: the NVIC | ||
96 | * @pirq: set to pending exception number | ||
97 | * @ptargets_secure: set to whether pending exception targets Secure | ||
98 | * | ||
99 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); | ||
100 | * to true if the current highest priority pending exception should | ||
101 | * be taken to Secure state, false for NS. | ||
102 | */ | ||
103 | -void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq, | ||
104 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, | ||
105 | bool *ptargets_secure); | ||
106 | /** | ||
107 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
108 | - * @opaque: the NVIC | ||
109 | + * @s: the NVIC | ||
110 | * | ||
111 | * Move the current highest priority pending exception from the pending | ||
112 | * state to the active state, and update v7m.exception to indicate that | ||
113 | * it is the exception currently being handled. | ||
114 | */ | ||
115 | -void armv7m_nvic_acknowledge_irq(void *opaque); | ||
116 | +void armv7m_nvic_acknowledge_irq(NVICState *s); | ||
117 | /** | ||
118 | * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
119 | - * @opaque: the NVIC | ||
120 | + * @s: the NVIC | ||
121 | * @irq: the exception number to complete | ||
122 | * @secure: true if this exception was secure | ||
123 | * | ||
124 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); | ||
125 | * 0 if there is still an irq active after this one was completed | ||
126 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
127 | */ | ||
128 | -int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | ||
129 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
130 | /** | ||
131 | * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
132 | - * @opaque: the NVIC | ||
133 | + * @s: the NVIC | ||
134 | * @irq: the exception number to mark pending | ||
135 | * @secure: false for non-banked exceptions or for the nonsecure | ||
136 | * version of a banked exception, true for the secure version of a banked | ||
137 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); | ||
138 | * interrupt the current execution priority. This controls whether the | ||
139 | * RDY bit for it in the FPCCR is set. | ||
140 | */ | ||
141 | -bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); | ||
142 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
143 | /** | ||
144 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
145 | - * @opaque: the NVIC | ||
146 | + * @s: the NVIC | ||
147 | * | ||
148 | * Returns: the raw execution priority as defined by the v8M architecture. | ||
149 | * This is the execution priority minus the effects of AIRCR.PRIS, | ||
150 | * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
151 | * (v8M ARM ARM I_PKLD.) | ||
152 | */ | ||
153 | -int armv7m_nvic_raw_execution_priority(void *opaque); | ||
154 | +int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
155 | /** | ||
156 | * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
157 | * priority is negative for the specified security state. | ||
158 | - * @opaque: the NVIC | ||
159 | + * @s: the NVIC | ||
160 | * @secure: the security state to test | ||
161 | * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
162 | */ | ||
163 | #ifndef CONFIG_USER_ONLY | ||
164 | -bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure); | ||
165 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
166 | #else | ||
167 | -static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
168 | +static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
169 | { | ||
170 | return false; | ||
171 | } | ||
172 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/hw/intc/armv7m_nvic.c | ||
175 | +++ b/hw/intc/armv7m_nvic.c | ||
176 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) | ||
177 | return MIN(running, s->exception_prio); | ||
178 | } | ||
179 | |||
180 | -bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
181 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
182 | { | ||
183 | /* Return true if the requested execution priority is negative | ||
184 | * for the specified security state, ie that security state | ||
185 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
186 | * mean we don't allow FAULTMASK_NS to actually make the execution | ||
187 | * priority negative). Compare pseudocode IsReqExcPriNeg(). | ||
188 | */ | ||
189 | - NVICState *s = opaque; | ||
190 | - | ||
191 | if (s->cpu->env.v7m.faultmask[secure]) { | ||
192 | return true; | ||
193 | } | ||
194 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) | ||
195 | return false; | ||
196 | } | ||
197 | |||
198 | -bool armv7m_nvic_can_take_pending_exception(void *opaque) | ||
199 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
200 | { | ||
201 | - NVICState *s = opaque; | ||
202 | - | ||
203 | return nvic_exec_prio(s) > nvic_pending_prio(s); | ||
204 | } | ||
205 | |||
206 | -int armv7m_nvic_raw_execution_priority(void *opaque) | ||
207 | +int armv7m_nvic_raw_execution_priority(NVICState *s) | ||
208 | { | ||
209 | - NVICState *s = opaque; | ||
210 | - | ||
211 | return s->exception_prio; | ||
212 | } | ||
213 | |||
214 | @@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s) | ||
215 | * if @secure is true and @irq does not specify one of the fixed set | ||
216 | * of architecturally banked exceptions. | ||
217 | */ | ||
218 | -static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | ||
219 | +static void armv7m_nvic_clear_pending(NVICState *s, int irq, bool secure) | ||
220 | { | ||
221 | - NVICState *s = (NVICState *)opaque; | ||
222 | VecInfo *vec; | ||
223 | |||
224 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
225 | @@ -XXX,XX +XXX,XX @@ static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, | ||
226 | } | ||
227 | } | ||
228 | |||
229 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) | ||
230 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure) | ||
231 | { | ||
232 | - do_armv7m_nvic_set_pending(opaque, irq, secure, false); | ||
233 | + do_armv7m_nvic_set_pending(s, irq, secure, false); | ||
234 | } | ||
235 | |||
236 | -void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | ||
237 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure) | ||
238 | { | ||
239 | - do_armv7m_nvic_set_pending(opaque, irq, secure, true); | ||
240 | + do_armv7m_nvic_set_pending(s, irq, secure, true); | ||
241 | } | ||
242 | |||
243 | -void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | ||
244 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure) | ||
245 | { | ||
246 | /* | ||
247 | * Pend an exception during lazy FP stacking. This differs | ||
248 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | ||
249 | * whether we should escalate depends on the saved context | ||
250 | * in the FPCCR register, not on the current state of the CPU/NVIC. | ||
251 | */ | ||
252 | - NVICState *s = (NVICState *)opaque; | ||
253 | bool banked = exc_is_banked(irq); | ||
254 | VecInfo *vec; | ||
255 | bool targets_secure; | ||
256 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | ||
257 | } | ||
258 | |||
259 | /* Make pending IRQ active. */ | ||
260 | -void armv7m_nvic_acknowledge_irq(void *opaque) | ||
261 | +void armv7m_nvic_acknowledge_irq(NVICState *s) | ||
262 | { | ||
263 | - NVICState *s = (NVICState *)opaque; | ||
264 | CPUARMState *env = &s->cpu->env; | ||
265 | const int pending = s->vectpending; | ||
266 | const int running = nvic_exec_prio(s); | ||
267 | @@ -XXX,XX +XXX,XX @@ static bool vectpending_targets_secure(NVICState *s) | ||
268 | exc_targets_secure(s, s->vectpending); | ||
269 | } | ||
270 | |||
271 | -void armv7m_nvic_get_pending_irq_info(void *opaque, | ||
272 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, | ||
273 | int *pirq, bool *ptargets_secure) | ||
274 | { | ||
275 | - NVICState *s = (NVICState *)opaque; | ||
276 | const int pending = s->vectpending; | ||
277 | bool targets_secure; | ||
278 | |||
279 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_get_pending_irq_info(void *opaque, | ||
280 | *pirq = pending; | ||
281 | } | ||
282 | |||
283 | -int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
284 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure) | ||
285 | { | ||
286 | - NVICState *s = (NVICState *)opaque; | ||
287 | VecInfo *vec = NULL; | ||
288 | int ret = 0; | ||
289 | |||
290 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
291 | return ret; | ||
292 | } | ||
293 | |||
294 | -bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
295 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure) | ||
296 | { | ||
297 | /* | ||
298 | * Return whether an exception is "ready", i.e. it is enabled and is | ||
299 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
300 | * for non-banked exceptions secure is always false; for banked exceptions | ||
301 | * it indicates which of the exceptions is required. | ||
302 | */ | ||
303 | - NVICState *s = (NVICState *)opaque; | ||
304 | bool banked = exc_is_banked(irq); | ||
305 | VecInfo *vec; | ||
306 | int running = nvic_exec_prio(s); | ||
307 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 40 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
308 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
309 | --- a/target/arm/cpu.c | 42 | --- a/target/arm/cpu.c |
310 | +++ b/target/arm/cpu.c | 43 | +++ b/target/arm/cpu.c |
311 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
312 | #if !defined(CONFIG_USER_ONLY) | 45 | cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); |
313 | #include "hw/loader.h" | 46 | cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
314 | #include "hw/boards.h" | 47 | ID_AA64PFR0, EL3, 0); |
315 | +#include "hw/intc/armv7m_nvic.h" | 48 | + |
316 | #endif | 49 | + /* Disable the realm management extension, which requires EL3. */ |
317 | #include "sysemu/tcg.h" | 50 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
318 | #include "sysemu/qtest.h" | 51 | + ID_AA64PFR0, RME, 0); |
319 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 52 | } |
320 | index XXXXXXX..XXXXXXX 100644 | 53 | |
321 | --- a/target/arm/m_helper.c | 54 | if (!cpu->has_el2) { |
322 | +++ b/target/arm/m_helper.c | ||
323 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, | ||
324 | * that we will need later in order to do lazy FP reg stacking. | ||
325 | */ | ||
326 | bool is_secure = env->v7m.secure; | ||
327 | - void *nvic = env->nvic; | ||
328 | + NVICState *nvic = env->nvic; | ||
329 | /* | ||
330 | * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits | ||
331 | * are banked and we want to update the bit in the bank for the | ||
332 | -- | 55 | -- |
333 | 2.34.1 | 56 | 2.34.1 |
334 | 57 | ||
335 | 58 | diff view generated by jsdifflib |
1 | From: Claudio Fontana <cfontana@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | for "all" builds (tcg + kvm), we want to avoid doing | 3 | Define the missing SCR and HCR bits, allow SCR_NSE and {SCR,HCR}_GPF |
4 | the psci check if tcg is built-in, but not enabled. | 4 | to be set, and invalidate TLBs when NSE changes. |
5 | 5 | ||
6 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 8 | Message-id: 20230620124418.805717-3-richard.henderson@linaro.org |
9 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/helper.c | 3 ++- | 11 | target/arm/cpu.h | 5 +++-- |
13 | 1 file changed, 2 insertions(+), 1 deletion(-) | 12 | target/arm/helper.c | 10 ++++++++-- |
13 | 2 files changed, 11 insertions(+), 4 deletions(-) | ||
14 | 14 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
20 | #define HCR_TERR (1ULL << 36) | ||
21 | #define HCR_TEA (1ULL << 37) | ||
22 | #define HCR_MIOCNCE (1ULL << 38) | ||
23 | -/* RES0 bit 39 */ | ||
24 | +#define HCR_TME (1ULL << 39) | ||
25 | #define HCR_APK (1ULL << 40) | ||
26 | #define HCR_API (1ULL << 41) | ||
27 | #define HCR_NV (1ULL << 42) | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
29 | #define HCR_NV2 (1ULL << 45) | ||
30 | #define HCR_FWB (1ULL << 46) | ||
31 | #define HCR_FIEN (1ULL << 47) | ||
32 | -/* RES0 bit 48 */ | ||
33 | +#define HCR_GPF (1ULL << 48) | ||
34 | #define HCR_TID4 (1ULL << 49) | ||
35 | #define HCR_TICAB (1ULL << 50) | ||
36 | #define HCR_AMVOFFEN (1ULL << 51) | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
38 | #define SCR_TRNDR (1ULL << 40) | ||
39 | #define SCR_ENTP2 (1ULL << 41) | ||
40 | #define SCR_GPF (1ULL << 48) | ||
41 | +#define SCR_NSE (1ULL << 62) | ||
42 | |||
43 | #define HSTR_TTEE (1 << 16) | ||
44 | #define HSTR_TJDBX (1 << 17) | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 45 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 47 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 48 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ | 49 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
20 | #include "hw/irq.h" | 50 | if (cpu_isar_feature(aa64_fgt, cpu)) { |
21 | #include "sysemu/cpu-timers.h" | 51 | valid_mask |= SCR_FGTEN; |
22 | #include "sysemu/kvm.h" | 52 | } |
23 | +#include "sysemu/tcg.h" | 53 | + if (cpu_isar_feature(aa64_rme, cpu)) { |
24 | #include "qapi/qapi-commands-machine-target.h" | 54 | + valid_mask |= SCR_NSE | SCR_GPF; |
25 | #include "qapi/error.h" | 55 | + } |
26 | #include "qemu/guest-random.h" | 56 | } else { |
27 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | 57 | valid_mask &= ~(SCR_RW | SCR_ST); |
28 | env->exception.syndrome); | 58 | if (cpu_isar_feature(aa32_ras, cpu)) { |
59 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
60 | env->cp15.scr_el3 = value; | ||
61 | |||
62 | /* | ||
63 | - * If SCR_EL3.NS changes, i.e. arm_is_secure_below_el3, then | ||
64 | + * If SCR_EL3.{NS,NSE} changes, i.e. change of security state, | ||
65 | * we must invalidate all TLBs below EL3. | ||
66 | */ | ||
67 | - if (changed & SCR_NS) { | ||
68 | + if (changed & (SCR_NS | SCR_NSE)) { | ||
69 | tlb_flush_by_mmuidx(env_cpu(env), (ARMMMUIdxBit_E10_0 | | ||
70 | ARMMMUIdxBit_E20_0 | | ||
71 | ARMMMUIdxBit_E10_1 | | ||
72 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
73 | if (cpu_isar_feature(aa64_fwb, cpu)) { | ||
74 | valid_mask |= HCR_FWB; | ||
75 | } | ||
76 | + if (cpu_isar_feature(aa64_rme, cpu)) { | ||
77 | + valid_mask |= HCR_GPF; | ||
78 | + } | ||
29 | } | 79 | } |
30 | 80 | ||
31 | - if (arm_is_psci_call(cpu, cs->exception_index)) { | 81 | if (cpu_isar_feature(any_evt, cpu)) { |
32 | + if (tcg_enabled() && arm_is_psci_call(cpu, cs->exception_index)) { | ||
33 | arm_handle_psci_call(cpu); | ||
34 | qemu_log_mask(CPU_LOG_INT, "...handled as PSCI call\n"); | ||
35 | return; | ||
36 | -- | 82 | -- |
37 | 2.34.1 | 83 | 2.34.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Claudio Fontana <cfontana@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | 3 | With RME, SEL2 must also be present to support secure state. |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | The NS bit is RES1 if SEL2 is not present. |
5 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 5 | |
6 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230620124418.805717-4-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 10 | --- |
9 | target/arm/helper.c | 12 +++++++----- | 11 | target/arm/helper.c | 3 +++ |
10 | 1 file changed, 7 insertions(+), 5 deletions(-) | 12 | 1 file changed, 3 insertions(+) |
11 | 13 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
15 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
16 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | 18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
17 | unsigned int cur_el = arm_current_el(env); | 19 | } |
18 | int rt; | 20 | if (cpu_isar_feature(aa64_sel2, cpu)) { |
19 | 21 | valid_mask |= SCR_EEL2; | |
20 | - /* | 22 | + } else if (cpu_isar_feature(aa64_rme, cpu)) { |
21 | - * Note that new_el can never be 0. If cur_el is 0, then | 23 | + /* With RME and without SEL2, NS is RES1 (R_GSWWH, I_DJJQJ). */ |
22 | - * el0_a64 is is_a64(), else el0_a64 is ignored. | 24 | + value |= SCR_NS; |
23 | - */ | 25 | } |
24 | - aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | 26 | if (cpu_isar_feature(aa64_mte, cpu)) { |
25 | + if (tcg_enabled()) { | 27 | valid_mask |= SCR_ATA; |
26 | + /* | ||
27 | + * Note that new_el can never be 0. If cur_el is 0, then | ||
28 | + * el0_a64 is is_a64(), else el0_a64 is ignored. | ||
29 | + */ | ||
30 | + aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | ||
31 | + } | ||
32 | |||
33 | if (cur_el < new_el) { | ||
34 | /* | ||
35 | -- | 28 | -- |
36 | 2.34.1 | 29 | 2.34.1 |
37 | |||
38 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Although the 'eabi' field is only used in user emulation where | 3 | This includes GPCCR, GPTBR, MFAR, the TLB flush insns PAALL, PAALLOS, |
4 | CPU reset doesn't occur, it doesn't belong to the area to reset. | 4 | RPALOS, RPAOS, and the cache flush insns CIPAPA and CIGDPAPA. |
5 | Move it after the 'end_reset_fields' for consistency. | ||
6 | 5 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230206223502.25122-7-philmd@linaro.org | 8 | Message-id: 20230620124418.805717-5-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/cpu.h | 9 ++++----- | 11 | target/arm/cpu.h | 19 ++++++++++ |
13 | 1 file changed, 4 insertions(+), 5 deletions(-) | 12 | target/arm/helper.c | 84 +++++++++++++++++++++++++++++++++++++++++++++ |
13 | 2 files changed, 103 insertions(+) | ||
14 | 14 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
20 | ARMVectorReg zarray[ARM_MAX_VQ * 16]; | 20 | uint64_t fgt_read[2]; /* HFGRTR, HDFGRTR */ |
21 | uint64_t fgt_write[2]; /* HFGWTR, HDFGWTR */ | ||
22 | uint64_t fgt_exec[1]; /* HFGITR */ | ||
23 | + | ||
24 | + /* RME registers */ | ||
25 | + uint64_t gpccr_el3; | ||
26 | + uint64_t gptbr_el3; | ||
27 | + uint64_t mfar_el3; | ||
28 | } cp15; | ||
29 | |||
30 | struct { | ||
31 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | ||
32 | uint64_t reset_cbar; | ||
33 | uint32_t reset_auxcr; | ||
34 | bool reset_hivecs; | ||
35 | + uint8_t reset_l0gptsz; | ||
36 | |||
37 | /* | ||
38 | * Intermediate values used during property parsing. | ||
39 | @@ -XXX,XX +XXX,XX @@ FIELD(MVFR1, SIMDFMAC, 28, 4) | ||
40 | FIELD(MVFR2, SIMDMISC, 0, 4) | ||
41 | FIELD(MVFR2, FPMISC, 4, 4) | ||
42 | |||
43 | +FIELD(GPCCR, PPS, 0, 3) | ||
44 | +FIELD(GPCCR, IRGN, 8, 2) | ||
45 | +FIELD(GPCCR, ORGN, 10, 2) | ||
46 | +FIELD(GPCCR, SH, 12, 2) | ||
47 | +FIELD(GPCCR, PGS, 14, 2) | ||
48 | +FIELD(GPCCR, GPC, 16, 1) | ||
49 | +FIELD(GPCCR, GPCP, 17, 1) | ||
50 | +FIELD(GPCCR, L0GPTSZ, 20, 4) | ||
51 | + | ||
52 | +FIELD(MFAR, FPA, 12, 40) | ||
53 | +FIELD(MFAR, NSE, 62, 1) | ||
54 | +FIELD(MFAR, NS, 63, 1) | ||
55 | + | ||
56 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | ||
57 | |||
58 | /* If adding a feature bit which corresponds to a Linux ELF | ||
59 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/helper.c | ||
62 | +++ b/target/arm/helper.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo sme_reginfo[] = { | ||
64 | .access = PL2_RW, .accessfn = access_esm, | ||
65 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
66 | }; | ||
67 | + | ||
68 | +static void tlbi_aa64_paall_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
69 | + uint64_t value) | ||
70 | +{ | ||
71 | + CPUState *cs = env_cpu(env); | ||
72 | + | ||
73 | + tlb_flush(cs); | ||
74 | +} | ||
75 | + | ||
76 | +static void gpccr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
77 | + uint64_t value) | ||
78 | +{ | ||
79 | + /* L0GPTSZ is RO; other bits not mentioned are RES0. */ | ||
80 | + uint64_t rw_mask = R_GPCCR_PPS_MASK | R_GPCCR_IRGN_MASK | | ||
81 | + R_GPCCR_ORGN_MASK | R_GPCCR_SH_MASK | R_GPCCR_PGS_MASK | | ||
82 | + R_GPCCR_GPC_MASK | R_GPCCR_GPCP_MASK; | ||
83 | + | ||
84 | + env->cp15.gpccr_el3 = (value & rw_mask) | (env->cp15.gpccr_el3 & ~rw_mask); | ||
85 | +} | ||
86 | + | ||
87 | +static void gpccr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
88 | +{ | ||
89 | + env->cp15.gpccr_el3 = FIELD_DP64(0, GPCCR, L0GPTSZ, | ||
90 | + env_archcpu(env)->reset_l0gptsz); | ||
91 | +} | ||
92 | + | ||
93 | +static void tlbi_aa64_paallos_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
94 | + uint64_t value) | ||
95 | +{ | ||
96 | + CPUState *cs = env_cpu(env); | ||
97 | + | ||
98 | + tlb_flush_all_cpus_synced(cs); | ||
99 | +} | ||
100 | + | ||
101 | +static const ARMCPRegInfo rme_reginfo[] = { | ||
102 | + { .name = "GPCCR_EL3", .state = ARM_CP_STATE_AA64, | ||
103 | + .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 1, .opc2 = 6, | ||
104 | + .access = PL3_RW, .writefn = gpccr_write, .resetfn = gpccr_reset, | ||
105 | + .fieldoffset = offsetof(CPUARMState, cp15.gpccr_el3) }, | ||
106 | + { .name = "GPTBR_EL3", .state = ARM_CP_STATE_AA64, | ||
107 | + .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 1, .opc2 = 4, | ||
108 | + .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.gptbr_el3) }, | ||
109 | + { .name = "MFAR_EL3", .state = ARM_CP_STATE_AA64, | ||
110 | + .opc0 = 3, .opc1 = 6, .crn = 6, .crm = 0, .opc2 = 5, | ||
111 | + .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mfar_el3) }, | ||
112 | + { .name = "TLBI_PAALL", .state = ARM_CP_STATE_AA64, | ||
113 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 4, | ||
114 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
115 | + .writefn = tlbi_aa64_paall_write }, | ||
116 | + { .name = "TLBI_PAALLOS", .state = ARM_CP_STATE_AA64, | ||
117 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 1, .opc2 = 4, | ||
118 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
119 | + .writefn = tlbi_aa64_paallos_write }, | ||
120 | + /* | ||
121 | + * QEMU does not have a way to invalidate by physical address, thus | ||
122 | + * invalidating a range of physical addresses is accomplished by | ||
123 | + * flushing all tlb entries in the outer sharable domain, | ||
124 | + * just like PAALLOS. | ||
125 | + */ | ||
126 | + { .name = "TLBI_RPALOS", .state = ARM_CP_STATE_AA64, | ||
127 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 4, .opc2 = 7, | ||
128 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
129 | + .writefn = tlbi_aa64_paallos_write }, | ||
130 | + { .name = "TLBI_RPAOS", .state = ARM_CP_STATE_AA64, | ||
131 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 4, .opc2 = 3, | ||
132 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
133 | + .writefn = tlbi_aa64_paallos_write }, | ||
134 | + { .name = "DC_CIPAPA", .state = ARM_CP_STATE_AA64, | ||
135 | + .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 14, .opc2 = 1, | ||
136 | + .access = PL3_W, .type = ARM_CP_NOP }, | ||
137 | +}; | ||
138 | + | ||
139 | +static const ARMCPRegInfo rme_mte_reginfo[] = { | ||
140 | + { .name = "DC_CIGDPAPA", .state = ARM_CP_STATE_AA64, | ||
141 | + .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 14, .opc2 = 5, | ||
142 | + .access = PL3_W, .type = ARM_CP_NOP }, | ||
143 | +}; | ||
144 | #endif /* TARGET_AARCH64 */ | ||
145 | |||
146 | static void define_pmu_regs(ARMCPU *cpu) | ||
147 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
148 | if (cpu_isar_feature(aa64_fgt, cpu)) { | ||
149 | define_arm_cp_regs(cpu, fgt_reginfo); | ||
150 | } | ||
151 | + | ||
152 | + if (cpu_isar_feature(aa64_rme, cpu)) { | ||
153 | + define_arm_cp_regs(cpu, rme_reginfo); | ||
154 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
155 | + define_arm_cp_regs(cpu, rme_mte_reginfo); | ||
156 | + } | ||
157 | + } | ||
21 | #endif | 158 | #endif |
22 | 159 | ||
23 | -#if defined(CONFIG_USER_ONLY) | 160 | if (cpu_isar_feature(any_predinv, cpu)) { |
24 | - /* For usermode syscall translation. */ | ||
25 | - bool eabi; | ||
26 | -#endif | ||
27 | - | ||
28 | struct CPUBreakpoint *cpu_breakpoint[16]; | ||
29 | struct CPUWatchpoint *cpu_watchpoint[16]; | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
32 | const struct arm_boot_info *boot_info; | ||
33 | /* Store GICv3CPUState to access from this struct */ | ||
34 | void *gicv3state; | ||
35 | +#if defined(CONFIG_USER_ONLY) | ||
36 | + /* For usermode syscall translation. */ | ||
37 | + bool eabi; | ||
38 | +#endif /* CONFIG_USER_ONLY */ | ||
39 | |||
40 | #ifdef TARGET_TAGGED_ADDRESSES | ||
41 | /* Linux syscall tagged address support */ | ||
42 | -- | 161 | -- |
43 | 2.34.1 | 162 | 2.34.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Introduce both the enumeration and functions to retrieve |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | the current state, and state outside of EL3. |
5 | Message-id: 20230206223502.25122-5-philmd@linaro.org | 5 | |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230620124418.805717-6-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/helper.c | 12 ++++++++++-- | 11 | target/arm/cpu.h | 89 ++++++++++++++++++++++++++++++++++----------- |
9 | 1 file changed, 10 insertions(+), 2 deletions(-) | 12 | target/arm/helper.c | 60 ++++++++++++++++++++++++++++++ |
13 | 2 files changed, 127 insertions(+), 22 deletions(-) | ||
10 | 14 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline int arm_feature(CPUARMState *env, int feature) | ||
20 | |||
21 | void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp); | ||
22 | |||
23 | -#if !defined(CONFIG_USER_ONLY) | ||
24 | /* | ||
25 | + * ARM v9 security states. | ||
26 | + * The ordering of the enumeration corresponds to the low 2 bits | ||
27 | + * of the GPI value, and (except for Root) the concat of NSE:NS. | ||
28 | + */ | ||
29 | + | ||
30 | +typedef enum ARMSecuritySpace { | ||
31 | + ARMSS_Secure = 0, | ||
32 | + ARMSS_NonSecure = 1, | ||
33 | + ARMSS_Root = 2, | ||
34 | + ARMSS_Realm = 3, | ||
35 | +} ARMSecuritySpace; | ||
36 | + | ||
37 | +/* Return true if @space is secure, in the pre-v9 sense. */ | ||
38 | +static inline bool arm_space_is_secure(ARMSecuritySpace space) | ||
39 | +{ | ||
40 | + return space == ARMSS_Secure || space == ARMSS_Root; | ||
41 | +} | ||
42 | + | ||
43 | +/* Return the ARMSecuritySpace for @secure, assuming !RME or EL[0-2]. */ | ||
44 | +static inline ARMSecuritySpace arm_secure_to_space(bool secure) | ||
45 | +{ | ||
46 | + return secure ? ARMSS_Secure : ARMSS_NonSecure; | ||
47 | +} | ||
48 | + | ||
49 | +#if !defined(CONFIG_USER_ONLY) | ||
50 | +/** | ||
51 | + * arm_security_space_below_el3: | ||
52 | + * @env: cpu context | ||
53 | + * | ||
54 | + * Return the security space of exception levels below EL3, following | ||
55 | + * an exception return to those levels. Unlike arm_security_space, | ||
56 | + * this doesn't care about the current EL. | ||
57 | + */ | ||
58 | +ARMSecuritySpace arm_security_space_below_el3(CPUARMState *env); | ||
59 | + | ||
60 | +/** | ||
61 | + * arm_is_secure_below_el3: | ||
62 | + * @env: cpu context | ||
63 | + * | ||
64 | * Return true if exception levels below EL3 are in secure state, | ||
65 | - * or would be following an exception return to that level. | ||
66 | - * Unlike arm_is_secure() (which is always a question about the | ||
67 | - * _current_ state of the CPU) this doesn't care about the current | ||
68 | - * EL or mode. | ||
69 | + * or would be following an exception return to those levels. | ||
70 | */ | ||
71 | static inline bool arm_is_secure_below_el3(CPUARMState *env) | ||
72 | { | ||
73 | - assert(!arm_feature(env, ARM_FEATURE_M)); | ||
74 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
75 | - return !(env->cp15.scr_el3 & SCR_NS); | ||
76 | - } else { | ||
77 | - /* If EL3 is not supported then the secure state is implementation | ||
78 | - * defined, in which case QEMU defaults to non-secure. | ||
79 | - */ | ||
80 | - return false; | ||
81 | - } | ||
82 | + ARMSecuritySpace ss = arm_security_space_below_el3(env); | ||
83 | + return ss == ARMSS_Secure; | ||
84 | } | ||
85 | |||
86 | /* Return true if the CPU is AArch64 EL3 or AArch32 Mon */ | ||
87 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_is_el3_or_mon(CPUARMState *env) | ||
88 | return false; | ||
89 | } | ||
90 | |||
91 | -/* Return true if the processor is in secure state */ | ||
92 | +/** | ||
93 | + * arm_security_space: | ||
94 | + * @env: cpu context | ||
95 | + * | ||
96 | + * Return the current security space of the cpu. | ||
97 | + */ | ||
98 | +ARMSecuritySpace arm_security_space(CPUARMState *env); | ||
99 | + | ||
100 | +/** | ||
101 | + * arm_is_secure: | ||
102 | + * @env: cpu context | ||
103 | + * | ||
104 | + * Return true if the processor is in secure state. | ||
105 | + */ | ||
106 | static inline bool arm_is_secure(CPUARMState *env) | ||
107 | { | ||
108 | - if (arm_feature(env, ARM_FEATURE_M)) { | ||
109 | - return env->v7m.secure; | ||
110 | - } | ||
111 | - if (arm_is_el3_or_mon(env)) { | ||
112 | - return true; | ||
113 | - } | ||
114 | - return arm_is_secure_below_el3(env); | ||
115 | + return arm_space_is_secure(arm_security_space(env)); | ||
116 | } | ||
117 | |||
118 | /* | ||
119 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_is_el2_enabled(CPUARMState *env) | ||
120 | } | ||
121 | |||
122 | #else | ||
123 | +static inline ARMSecuritySpace arm_security_space_below_el3(CPUARMState *env) | ||
124 | +{ | ||
125 | + return ARMSS_NonSecure; | ||
126 | +} | ||
127 | + | ||
128 | static inline bool arm_is_secure_below_el3(CPUARMState *env) | ||
129 | { | ||
130 | return false; | ||
131 | } | ||
132 | |||
133 | +static inline ARMSecuritySpace arm_security_space(CPUARMState *env) | ||
134 | +{ | ||
135 | + return ARMSS_NonSecure; | ||
136 | +} | ||
137 | + | ||
138 | static inline bool arm_is_secure(CPUARMState *env) | ||
139 | { | ||
140 | return false; | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 141 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 142 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 143 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/helper.c | 144 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | 145 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, |
16 | } | 146 | } |
17 | } | 147 | } |
18 | 148 | #endif | |
149 | + | ||
19 | +#ifndef CONFIG_USER_ONLY | 150 | +#ifndef CONFIG_USER_ONLY |
20 | /* | 151 | +ARMSecuritySpace arm_security_space(CPUARMState *env) |
21 | * We don't know until after realize whether there's a GICv3 | 152 | +{ |
22 | * attached, and that is what registers the gicv3 sysregs. | 153 | + if (arm_feature(env, ARM_FEATURE_M)) { |
23 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_pfr1_read(CPUARMState *env, const ARMCPRegInfo *ri) | 154 | + return arm_secure_to_space(env->v7m.secure); |
24 | return pfr1; | 155 | + } |
25 | } | 156 | + |
26 | 157 | + /* | |
27 | -#ifndef CONFIG_USER_ONLY | 158 | + * If EL3 is not supported then the secure state is implementation |
28 | static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | 159 | + * defined, in which case QEMU defaults to non-secure. |
29 | { | 160 | + */ |
30 | ARMCPU *cpu = env_archcpu(env); | 161 | + if (!arm_feature(env, ARM_FEATURE_EL3)) { |
31 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 162 | + return ARMSS_NonSecure; |
32 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 1, | 163 | + } |
33 | .access = PL1_R, .type = ARM_CP_NO_RAW, | 164 | + |
34 | .accessfn = access_aa32_tid3, | 165 | + /* Check for AArch64 EL3 or AArch32 Mon. */ |
35 | +#ifdef CONFIG_USER_ONLY | 166 | + if (is_a64(env)) { |
36 | + .type = ARM_CP_CONST, | 167 | + if (extract32(env->pstate, 2, 2) == 3) { |
37 | + .resetvalue = cpu->isar.id_pfr1, | 168 | + if (cpu_isar_feature(aa64_rme, env_archcpu(env))) { |
38 | +#else | 169 | + return ARMSS_Root; |
39 | + .type = ARM_CP_NO_RAW, | 170 | + } else { |
40 | + .accessfn = access_aa32_tid3, | 171 | + return ARMSS_Secure; |
41 | .readfn = id_pfr1_read, | 172 | + } |
42 | - .writefn = arm_cp_write_ignore }, | 173 | + } |
43 | + .writefn = arm_cp_write_ignore | 174 | + } else { |
44 | +#endif | 175 | + if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) { |
45 | + }, | 176 | + return ARMSS_Secure; |
46 | { .name = "ID_DFR0", .state = ARM_CP_STATE_BOTH, | 177 | + } |
47 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 2, | 178 | + } |
48 | .access = PL1_R, .type = ARM_CP_CONST, | 179 | + |
180 | + return arm_security_space_below_el3(env); | ||
181 | +} | ||
182 | + | ||
183 | +ARMSecuritySpace arm_security_space_below_el3(CPUARMState *env) | ||
184 | +{ | ||
185 | + assert(!arm_feature(env, ARM_FEATURE_M)); | ||
186 | + | ||
187 | + /* | ||
188 | + * If EL3 is not supported then the secure state is implementation | ||
189 | + * defined, in which case QEMU defaults to non-secure. | ||
190 | + */ | ||
191 | + if (!arm_feature(env, ARM_FEATURE_EL3)) { | ||
192 | + return ARMSS_NonSecure; | ||
193 | + } | ||
194 | + | ||
195 | + /* | ||
196 | + * Note NSE cannot be set without RME, and NSE & !NS is Reserved. | ||
197 | + * Ignoring NSE when !NS retains consistency without having to | ||
198 | + * modify other predicates. | ||
199 | + */ | ||
200 | + if (!(env->cp15.scr_el3 & SCR_NS)) { | ||
201 | + return ARMSS_Secure; | ||
202 | + } else if (env->cp15.scr_el3 & SCR_NSE) { | ||
203 | + return ARMSS_Realm; | ||
204 | + } else { | ||
205 | + return ARMSS_NonSecure; | ||
206 | + } | ||
207 | +} | ||
208 | +#endif /* !CONFIG_USER_ONLY */ | ||
49 | -- | 209 | -- |
50 | 2.34.1 | 210 | 2.34.1 |
51 | |||
52 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These tests set -accel tcg, so restrict them to when TCG is present. | 3 | We will need 2 bits to represent ARMSecurityState. |
4 | 4 | ||
5 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 5 | Do not attempt to replace or widen secure, even though it |
6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | 6 | logically overlaps the new field -- there are uses within |
7 | Reviewed-by: Thomas Huth <thuth@redhat.com> | 7 | e.g. hw/block/pflash_cfi01.c, which don't know anything |
8 | specific about ARM. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20230620124418.805717-7-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | tests/qtest/meson.build | 4 ++-- | 15 | include/exec/memattrs.h | 9 ++++++++- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 16 | 1 file changed, 8 insertions(+), 1 deletion(-) |
12 | 17 | ||
13 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 18 | diff --git a/include/exec/memattrs.h b/include/exec/memattrs.h |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/tests/qtest/meson.build | 20 | --- a/include/exec/memattrs.h |
16 | +++ b/tests/qtest/meson.build | 21 | +++ b/include/exec/memattrs.h |
17 | @@ -XXX,XX +XXX,XX @@ qtests_arm = \ | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct MemTxAttrs { |
18 | # TODO: once aarch64 TCG is fixed on ARM 32 bit host, make bios-tables-test unconditional | 23 | * "didn't specify" if necessary. |
19 | qtests_aarch64 = \ | 24 | */ |
20 | (cpu != 'arm' and unpack_edk2_blobs ? ['bios-tables-test'] : []) + \ | 25 | unsigned int unspecified:1; |
21 | - (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-test'] : []) + \ | 26 | - /* ARM/AMBA: TrustZone Secure access |
22 | - (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-swtpm-test'] : []) + \ | 27 | + /* |
23 | + (config_all.has_key('CONFIG_TCG') and config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? \ | 28 | + * ARM/AMBA: TrustZone Secure access |
24 | + ['tpm-tis-device-test', 'tpm-tis-device-swtpm-test'] : []) + \ | 29 | * x86: System Management Mode access |
25 | (config_all_devices.has_key('CONFIG_XLNX_ZYNQMP_ARM') ? ['xlnx-can-test', 'fuzz-xlnx-dp-test'] : []) + \ | 30 | */ |
26 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ | 31 | unsigned int secure:1; |
27 | ['arm-cpu-features', | 32 | + /* |
33 | + * ARM: ArmSecuritySpace. This partially overlaps secure, but it is | ||
34 | + * easier to have both fields to assist code that does not understand | ||
35 | + * ARMv9 RME, or no specific knowledge of ARM at all (e.g. pflash). | ||
36 | + */ | ||
37 | + unsigned int space:2; | ||
38 | /* Memory access is usermode (unprivileged) */ | ||
39 | unsigned int user:1; | ||
40 | /* | ||
28 | -- | 41 | -- |
29 | 2.34.1 | 42 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 3 | It will be helpful to have ARMMMUIdx_Phys_* to be in the same |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | relative order as ARMSecuritySpace enumerators. This requires |
5 | Message-id: 20230206223502.25122-9-philmd@linaro.org | 5 | the adjustment to the nstable check. While there, check for being |
6 | in secure state rather than rely on clearing the low bit making | ||
7 | no change to non-secure state. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230620124418.805717-8-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | target/arm/cpu.h | 2 +- | 14 | target/arm/cpu.h | 12 ++++++------ |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | target/arm/ptw.c | 12 +++++------- |
16 | 2 files changed, 11 insertions(+), 13 deletions(-) | ||
10 | 17 | ||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
12 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
14 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | 22 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
16 | } sau; | 23 | ARMMMUIdx_E2 = 6 | ARM_MMU_IDX_A, |
17 | 24 | ARMMMUIdx_E3 = 7 | ARM_MMU_IDX_A, | |
18 | void *nvic; | 25 | |
19 | - const struct arm_boot_info *boot_info; | 26 | - /* TLBs with 1-1 mapping to the physical address spaces. */ |
20 | #if !defined(CONFIG_USER_ONLY) | 27 | - ARMMMUIdx_Phys_NS = 8 | ARM_MMU_IDX_A, |
21 | + const struct arm_boot_info *boot_info; | 28 | - ARMMMUIdx_Phys_S = 9 | ARM_MMU_IDX_A, |
22 | /* Store GICv3CPUState to access from this struct */ | 29 | - |
23 | void *gicv3state; | 30 | /* |
24 | #else /* CONFIG_USER_ONLY */ | 31 | * Used for second stage of an S12 page table walk, or for descriptor |
32 | * loads during first stage of an S1 page table walk. Note that both | ||
33 | * are in use simultaneously for SecureEL2: the security state for | ||
34 | * the S2 ptw is selected by the NS bit from the S1 ptw. | ||
35 | */ | ||
36 | - ARMMMUIdx_Stage2 = 10 | ARM_MMU_IDX_A, | ||
37 | - ARMMMUIdx_Stage2_S = 11 | ARM_MMU_IDX_A, | ||
38 | + ARMMMUIdx_Stage2_S = 8 | ARM_MMU_IDX_A, | ||
39 | + ARMMMUIdx_Stage2 = 9 | ARM_MMU_IDX_A, | ||
40 | + | ||
41 | + /* TLBs with 1-1 mapping to the physical address spaces. */ | ||
42 | + ARMMMUIdx_Phys_S = 10 | ARM_MMU_IDX_A, | ||
43 | + ARMMMUIdx_Phys_NS = 11 | ARM_MMU_IDX_A, | ||
44 | |||
45 | /* | ||
46 | * These are not allocated TLBs and are used only for AT system | ||
47 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/ptw.c | ||
50 | +++ b/target/arm/ptw.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
52 | descaddr |= (address >> (stride * (4 - level))) & indexmask; | ||
53 | descaddr &= ~7ULL; | ||
54 | nstable = !regime_is_stage2(mmu_idx) && extract32(tableattrs, 4, 1); | ||
55 | - if (nstable) { | ||
56 | + if (nstable && ptw->in_secure) { | ||
57 | /* | ||
58 | * Stage2_S -> Stage2 or Phys_S -> Phys_NS | ||
59 | - * Assert that the non-secure idx are even, and relative order. | ||
60 | + * Assert the relative order of the secure/non-secure indexes. | ||
61 | */ | ||
62 | - QEMU_BUILD_BUG_ON((ARMMMUIdx_Phys_NS & 1) != 0); | ||
63 | - QEMU_BUILD_BUG_ON((ARMMMUIdx_Stage2 & 1) != 0); | ||
64 | - QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_NS + 1 != ARMMMUIdx_Phys_S); | ||
65 | - QEMU_BUILD_BUG_ON(ARMMMUIdx_Stage2 + 1 != ARMMMUIdx_Stage2_S); | ||
66 | - ptw->in_ptw_idx &= ~1; | ||
67 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_S + 1 != ARMMMUIdx_Phys_NS); | ||
68 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Stage2_S + 1 != ARMMMUIdx_Stage2); | ||
69 | + ptw->in_ptw_idx += 1; | ||
70 | ptw->in_secure = false; | ||
71 | } | ||
72 | if (!S1_ptw_translate(env, ptw, descaddr, fi)) { | ||
25 | -- | 73 | -- |
26 | 2.34.1 | 74 | 2.34.1 |
27 | |||
28 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 3 | With FEAT_RME, there are four physical address spaces. |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | For now, just define the symbols, and mention them in |
5 | Message-id: 20230206223502.25122-8-philmd@linaro.org | 5 | the same spots as the other Phys indexes in ptw.c. |
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230620124418.805717-9-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 12 | --- |
8 | target/arm/cpu.h | 3 ++- | 13 | target/arm/cpu.h | 23 +++++++++++++++++++++-- |
9 | 1 file changed, 2 insertions(+), 1 deletion(-) | 14 | target/arm/ptw.c | 10 ++++++++-- |
15 | 2 files changed, 29 insertions(+), 4 deletions(-) | ||
10 | 16 | ||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
14 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | 21 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
16 | 22 | ARMMMUIdx_Stage2 = 9 | ARM_MMU_IDX_A, | |
17 | void *nvic; | 23 | |
18 | const struct arm_boot_info *boot_info; | 24 | /* TLBs with 1-1 mapping to the physical address spaces. */ |
19 | +#if !defined(CONFIG_USER_ONLY) | 25 | - ARMMMUIdx_Phys_S = 10 | ARM_MMU_IDX_A, |
20 | /* Store GICv3CPUState to access from this struct */ | 26 | - ARMMMUIdx_Phys_NS = 11 | ARM_MMU_IDX_A, |
21 | void *gicv3state; | 27 | + ARMMMUIdx_Phys_S = 10 | ARM_MMU_IDX_A, |
22 | -#if defined(CONFIG_USER_ONLY) | 28 | + ARMMMUIdx_Phys_NS = 11 | ARM_MMU_IDX_A, |
23 | +#else /* CONFIG_USER_ONLY */ | 29 | + ARMMMUIdx_Phys_Root = 12 | ARM_MMU_IDX_A, |
24 | /* For usermode syscall translation. */ | 30 | + ARMMMUIdx_Phys_Realm = 13 | ARM_MMU_IDX_A, |
25 | bool eabi; | 31 | |
26 | #endif /* CONFIG_USER_ONLY */ | 32 | /* |
33 | * These are not allocated TLBs and are used only for AT system | ||
34 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMASIdx { | ||
35 | ARMASIdx_TagS = 3, | ||
36 | } ARMASIdx; | ||
37 | |||
38 | +static inline ARMMMUIdx arm_space_to_phys(ARMSecuritySpace space) | ||
39 | +{ | ||
40 | + /* Assert the relative order of the physical mmu indexes. */ | ||
41 | + QEMU_BUILD_BUG_ON(ARMSS_Secure != 0); | ||
42 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_NS != ARMMMUIdx_Phys_S + ARMSS_NonSecure); | ||
43 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_Root != ARMMMUIdx_Phys_S + ARMSS_Root); | ||
44 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_Realm != ARMMMUIdx_Phys_S + ARMSS_Realm); | ||
45 | + | ||
46 | + return ARMMMUIdx_Phys_S + space; | ||
47 | +} | ||
48 | + | ||
49 | +static inline ARMSecuritySpace arm_phys_to_space(ARMMMUIdx idx) | ||
50 | +{ | ||
51 | + assert(idx >= ARMMMUIdx_Phys_S && idx <= ARMMMUIdx_Phys_Realm); | ||
52 | + return idx - ARMMMUIdx_Phys_S; | ||
53 | +} | ||
54 | + | ||
55 | static inline bool arm_v7m_csselr_razwi(ARMCPU *cpu) | ||
56 | { | ||
57 | /* If all the CLIDR.Ctypem bits are 0 there are no caches, and | ||
58 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/ptw.c | ||
61 | +++ b/target/arm/ptw.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool regime_translation_disabled(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
63 | case ARMMMUIdx_E3: | ||
64 | break; | ||
65 | |||
66 | - case ARMMMUIdx_Phys_NS: | ||
67 | case ARMMMUIdx_Phys_S: | ||
68 | + case ARMMMUIdx_Phys_NS: | ||
69 | + case ARMMMUIdx_Phys_Root: | ||
70 | + case ARMMMUIdx_Phys_Realm: | ||
71 | /* No translation for physical address spaces. */ | ||
72 | return true; | ||
73 | |||
74 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_disabled(CPUARMState *env, target_ulong address, | ||
75 | switch (mmu_idx) { | ||
76 | case ARMMMUIdx_Stage2: | ||
77 | case ARMMMUIdx_Stage2_S: | ||
78 | - case ARMMMUIdx_Phys_NS: | ||
79 | case ARMMMUIdx_Phys_S: | ||
80 | + case ARMMMUIdx_Phys_NS: | ||
81 | + case ARMMMUIdx_Phys_Root: | ||
82 | + case ARMMMUIdx_Phys_Realm: | ||
83 | break; | ||
84 | |||
85 | default: | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
87 | switch (mmu_idx) { | ||
88 | case ARMMMUIdx_Phys_S: | ||
89 | case ARMMMUIdx_Phys_NS: | ||
90 | + case ARMMMUIdx_Phys_Root: | ||
91 | + case ARMMMUIdx_Phys_Realm: | ||
92 | /* Checking Phys early avoids special casing later vs regime_el. */ | ||
93 | return get_phys_addr_disabled(env, address, access_type, mmu_idx, | ||
94 | is_secure, result, fi); | ||
27 | -- | 95 | -- |
28 | 2.34.1 | 96 | 2.34.1 |
29 | 97 | ||
30 | 98 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This allows the test to be skipped when TCG is not present in the QEMU | 3 | This was added in 7e98e21c098 as part of a reorg in which |
4 | binary. | 4 | one of the argument had been legally NULL, and this caught |
5 | actual instances. Now that the reorg is complete, this | ||
6 | serves little purpose. | ||
5 | 7 | ||
6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20230620124418.805717-10-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | tests/avocado/boot_linux_console.py | 1 + | 14 | target/arm/ptw.c | 6 ++---- |
12 | tests/avocado/reverse_debugging.py | 8 ++++++++ | 15 | 1 file changed, 2 insertions(+), 4 deletions(-) |
13 | 2 files changed, 9 insertions(+) | ||
14 | 16 | ||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | 17 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/tests/avocado/boot_linux_console.py | 19 | --- a/target/arm/ptw.c |
18 | +++ b/tests/avocado/boot_linux_console.py | 20 | +++ b/target/arm/ptw.c |
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_orangepi_uboot_netbsd9(self): | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
20 | 22 | static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | |
21 | def test_aarch64_raspi3_atf(self): | 23 | uint64_t address, |
22 | """ | 24 | MMUAccessType access_type, bool s1_is_el0, |
23 | + :avocado: tags=accel:tcg | 25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
24 | :avocado: tags=arch:aarch64 | 26 | - __attribute__((nonnull)); |
25 | :avocado: tags=machine:raspi3b | 27 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi); |
26 | :avocado: tags=cpu:cortex-a53 | 28 | |
27 | diff --git a/tests/avocado/reverse_debugging.py b/tests/avocado/reverse_debugging.py | 29 | static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
28 | index XXXXXXX..XXXXXXX 100644 | 30 | target_ulong address, |
29 | --- a/tests/avocado/reverse_debugging.py | 31 | MMUAccessType access_type, |
30 | +++ b/tests/avocado/reverse_debugging.py | 32 | GetPhysAddrResult *result, |
31 | @@ -XXX,XX +XXX,XX @@ def reverse_debugging(self, shift=7, args=None): | 33 | - ARMMMUFaultInfo *fi) |
32 | vm.shutdown() | 34 | - __attribute__((nonnull)); |
33 | 35 | + ARMMMUFaultInfo *fi); | |
34 | class ReverseDebugging_X86_64(ReverseDebugging): | 36 | |
35 | + """ | 37 | /* This mapping is common between ID_AA64MMFR0.PARANGE and TCR_ELx.{I}PS. */ |
36 | + :avocado: tags=accel:tcg | 38 | static const uint8_t pamax_map[] = { |
37 | + """ | ||
38 | + | ||
39 | REG_PC = 0x10 | ||
40 | REG_CS = 0x12 | ||
41 | def get_pc(self, g): | ||
42 | @@ -XXX,XX +XXX,XX @@ def test_x86_64_pc(self): | ||
43 | self.reverse_debugging() | ||
44 | |||
45 | class ReverseDebugging_AArch64(ReverseDebugging): | ||
46 | + """ | ||
47 | + :avocado: tags=accel:tcg | ||
48 | + """ | ||
49 | + | ||
50 | REG_PC = 32 | ||
51 | |||
52 | # unidentified gitlab timeout problem | ||
53 | -- | 39 | -- |
54 | 2.34.1 | 40 | 2.34.1 |
55 | 41 | ||
56 | 42 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | 3 | Add input and output space members to S1Translate. Set and adjust |
4 | Reviewed-by: Titus Rwantare <titusr@google.com> | 4 | them in S1_ptw_translate, and the various points at which we drop |
5 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> | 5 | secure state. Initialize the space in get_phys_addr; for now leave |
6 | Message-id: 20230208235433.3989937-4-wuhaotsh@google.com | 6 | get_phys_addr_with_secure considering only secure vs non-secure spaces. |
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230620124418.805717-11-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | docs/system/arm/nuvoton.rst | 2 +- | 13 | target/arm/ptw.c | 86 +++++++++++++++++++++++++++++++++++++++--------- |
10 | include/hw/arm/npcm7xx.h | 2 ++ | 14 | 1 file changed, 71 insertions(+), 15 deletions(-) |
11 | hw/arm/npcm7xx.c | 25 +++++++++++++++++++++++-- | ||
12 | 3 files changed, 26 insertions(+), 3 deletions(-) | ||
13 | 15 | ||
14 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | 16 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/docs/system/arm/nuvoton.rst | 18 | --- a/target/arm/ptw.c |
17 | +++ b/docs/system/arm/nuvoton.rst | 19 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ Supported devices | ||
19 | * SMBus controller (SMBF) | ||
20 | * Ethernet controller (EMC) | ||
21 | * Tachometer | ||
22 | + * Peripheral SPI controller (PSPI) | ||
23 | |||
24 | Missing devices | ||
25 | --------------- | ||
26 | @@ -XXX,XX +XXX,XX @@ Missing devices | ||
27 | |||
28 | * Ethernet controller (GMAC) | ||
29 | * USB device (USBD) | ||
30 | - * Peripheral SPI controller (PSPI) | ||
31 | * SD/MMC host | ||
32 | * PECI interface | ||
33 | * PCI and PCIe root complex and bridges | ||
34 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/include/hw/arm/npcm7xx.h | ||
37 | +++ b/include/hw/arm/npcm7xx.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
39 | #include "hw/nvram/npcm7xx_otp.h" | 21 | typedef struct S1Translate { |
40 | #include "hw/timer/npcm7xx_timer.h" | 22 | ARMMMUIdx in_mmu_idx; |
41 | #include "hw/ssi/npcm7xx_fiu.h" | 23 | ARMMMUIdx in_ptw_idx; |
42 | +#include "hw/ssi/npcm_pspi.h" | 24 | + ARMSecuritySpace in_space; |
43 | #include "hw/usb/hcd-ehci.h" | 25 | bool in_secure; |
44 | #include "hw/usb/hcd-ohci.h" | 26 | bool in_debug; |
45 | #include "target/arm/cpu.h" | 27 | bool out_secure; |
46 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxState { | 28 | bool out_rw; |
47 | NPCM7xxFIUState fiu[2]; | 29 | bool out_be; |
48 | NPCM7xxEMCState emc[2]; | 30 | + ARMSecuritySpace out_space; |
49 | NPCM7xxSDHCIState mmc; | 31 | hwaddr out_virt; |
50 | + NPCMPSPIState pspi[2]; | 32 | hwaddr out_phys; |
51 | }; | 33 | void *out_host; |
52 | 34 | @@ -XXX,XX +XXX,XX @@ static bool S2_attrs_are_device(uint64_t hcr, uint8_t attrs) | |
53 | #define TYPE_NPCM7XX "npcm7xx" | 35 | static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
54 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | 36 | hwaddr addr, ARMMMUFaultInfo *fi) |
55 | index XXXXXXX..XXXXXXX 100644 | 37 | { |
56 | --- a/hw/arm/npcm7xx.c | 38 | + ARMSecuritySpace space = ptw->in_space; |
57 | +++ b/hw/arm/npcm7xx.c | 39 | bool is_secure = ptw->in_secure; |
58 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | 40 | ARMMMUIdx mmu_idx = ptw->in_mmu_idx; |
59 | NPCM7XX_EMC1RX_IRQ = 15, | 41 | ARMMMUIdx s2_mmu_idx = ptw->in_ptw_idx; |
60 | NPCM7XX_EMC1TX_IRQ, | 42 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
61 | NPCM7XX_MMC_IRQ = 26, | 43 | .in_mmu_idx = s2_mmu_idx, |
62 | + NPCM7XX_PSPI2_IRQ = 28, | 44 | .in_ptw_idx = ptw_idx_for_stage_2(env, s2_mmu_idx), |
63 | + NPCM7XX_PSPI1_IRQ = 31, | 45 | .in_secure = s2_mmu_idx == ARMMMUIdx_Stage2_S, |
64 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ | 46 | + .in_space = (s2_mmu_idx == ARMMMUIdx_Stage2_S ? ARMSS_Secure |
65 | NPCM7XX_TIMER1_IRQ, | 47 | + : space == ARMSS_Realm ? ARMSS_Realm |
66 | NPCM7XX_TIMER2_IRQ, | 48 | + : ARMSS_NonSecure), |
67 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_emc_addr[] = { | 49 | .in_debug = true, |
68 | 0xf0826000, | 50 | }; |
69 | }; | 51 | GetPhysAddrResult s2 = { }; |
70 | 52 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | |
71 | +/* Register base address for each PSPI Module */ | 53 | ptw->out_phys = s2.f.phys_addr; |
72 | +static const hwaddr npcm7xx_pspi_addr[] = { | 54 | pte_attrs = s2.cacheattrs.attrs; |
73 | + 0xf0200000, | 55 | ptw->out_secure = s2.f.attrs.secure; |
74 | + 0xf0201000, | 56 | + ptw->out_space = s2.f.attrs.space; |
75 | +}; | 57 | } else { |
58 | /* Regime is physical. */ | ||
59 | ptw->out_phys = addr; | ||
60 | pte_attrs = 0; | ||
61 | ptw->out_secure = s2_mmu_idx == ARMMMUIdx_Phys_S; | ||
62 | + ptw->out_space = (s2_mmu_idx == ARMMMUIdx_Phys_S ? ARMSS_Secure | ||
63 | + : space == ARMSS_Realm ? ARMSS_Realm | ||
64 | + : ARMSS_NonSecure); | ||
65 | } | ||
66 | ptw->out_host = NULL; | ||
67 | ptw->out_rw = false; | ||
68 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
69 | ptw->out_rw = full->prot & PAGE_WRITE; | ||
70 | pte_attrs = full->pte_attrs; | ||
71 | ptw->out_secure = full->attrs.secure; | ||
72 | + ptw->out_space = full->attrs.space; | ||
73 | #else | ||
74 | g_assert_not_reached(); | ||
75 | #endif | ||
76 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_ldl_ptw(CPUARMState *env, S1Translate *ptw, | ||
77 | } | ||
78 | } else { | ||
79 | /* Page tables are in MMIO. */ | ||
80 | - MemTxAttrs attrs = { .secure = ptw->out_secure }; | ||
81 | + MemTxAttrs attrs = { | ||
82 | + .secure = ptw->out_secure, | ||
83 | + .space = ptw->out_space, | ||
84 | + }; | ||
85 | AddressSpace *as = arm_addressspace(cs, attrs); | ||
86 | MemTxResult result = MEMTX_OK; | ||
87 | |||
88 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_ldq_ptw(CPUARMState *env, S1Translate *ptw, | ||
89 | #endif | ||
90 | } else { | ||
91 | /* Page tables are in MMIO. */ | ||
92 | - MemTxAttrs attrs = { .secure = ptw->out_secure }; | ||
93 | + MemTxAttrs attrs = { | ||
94 | + .secure = ptw->out_secure, | ||
95 | + .space = ptw->out_space, | ||
96 | + }; | ||
97 | AddressSpace *as = arm_addressspace(cs, attrs); | ||
98 | MemTxResult result = MEMTX_OK; | ||
99 | |||
100 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, S1Translate *ptw, | ||
101 | * regime, because the attribute will already be non-secure. | ||
102 | */ | ||
103 | result->f.attrs.secure = false; | ||
104 | + result->f.attrs.space = ARMSS_NonSecure; | ||
105 | } | ||
106 | result->f.phys_addr = phys_addr; | ||
107 | return false; | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
109 | * regime, because the attribute will already be non-secure. | ||
110 | */ | ||
111 | result->f.attrs.secure = false; | ||
112 | + result->f.attrs.space = ARMSS_NonSecure; | ||
113 | } | ||
114 | |||
115 | if (regime_is_stage2(mmu_idx)) { | ||
116 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
117 | */ | ||
118 | if (sattrs.ns) { | ||
119 | result->f.attrs.secure = false; | ||
120 | + result->f.attrs.space = ARMSS_NonSecure; | ||
121 | } else if (!secure) { | ||
122 | /* | ||
123 | * NS access to S memory must fault. | ||
124 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
125 | bool is_secure = ptw->in_secure; | ||
126 | bool ret, ipa_secure; | ||
127 | ARMCacheAttrs cacheattrs1; | ||
128 | + ARMSecuritySpace ipa_space; | ||
129 | bool is_el0; | ||
130 | uint64_t hcr; | ||
131 | |||
132 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
133 | |||
134 | ipa = result->f.phys_addr; | ||
135 | ipa_secure = result->f.attrs.secure; | ||
136 | + ipa_space = result->f.attrs.space; | ||
137 | |||
138 | is_el0 = ptw->in_mmu_idx == ARMMMUIdx_Stage1_E0; | ||
139 | ptw->in_mmu_idx = ipa_secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2; | ||
140 | ptw->in_secure = ipa_secure; | ||
141 | + ptw->in_space = ipa_space; | ||
142 | ptw->in_ptw_idx = ptw_idx_for_stage_2(env, ptw->in_mmu_idx); | ||
143 | |||
144 | /* | ||
145 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
146 | ARMMMUIdx s1_mmu_idx; | ||
147 | |||
148 | /* | ||
149 | - * The page table entries may downgrade secure to non-secure, but | ||
150 | - * cannot upgrade an non-secure translation regime's attributes | ||
151 | - * to secure. | ||
152 | + * The page table entries may downgrade Secure to NonSecure, but | ||
153 | + * cannot upgrade a NonSecure translation regime's attributes | ||
154 | + * to Secure or Realm. | ||
155 | */ | ||
156 | result->f.attrs.secure = is_secure; | ||
157 | + result->f.attrs.space = ptw->in_space; | ||
158 | |||
159 | switch (mmu_idx) { | ||
160 | case ARMMMUIdx_Phys_S: | ||
161 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
162 | |||
163 | default: | ||
164 | /* Single stage uses physical for ptw. */ | ||
165 | - ptw->in_ptw_idx = is_secure ? ARMMMUIdx_Phys_S : ARMMMUIdx_Phys_NS; | ||
166 | + ptw->in_ptw_idx = arm_space_to_phys(ptw->in_space); | ||
167 | break; | ||
168 | } | ||
169 | |||
170 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr_with_secure(CPUARMState *env, target_ulong address, | ||
171 | S1Translate ptw = { | ||
172 | .in_mmu_idx = mmu_idx, | ||
173 | .in_secure = is_secure, | ||
174 | + .in_space = arm_secure_to_space(is_secure), | ||
175 | }; | ||
176 | return get_phys_addr_with_struct(env, &ptw, address, access_type, | ||
177 | result, fi); | ||
178 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
179 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
180 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
181 | { | ||
182 | - bool is_secure; | ||
183 | + S1Translate ptw = { | ||
184 | + .in_mmu_idx = mmu_idx, | ||
185 | + }; | ||
186 | + ARMSecuritySpace ss; | ||
187 | |||
188 | switch (mmu_idx) { | ||
189 | case ARMMMUIdx_E10_0: | ||
190 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
191 | case ARMMMUIdx_Stage1_E1: | ||
192 | case ARMMMUIdx_Stage1_E1_PAN: | ||
193 | case ARMMMUIdx_E2: | ||
194 | - is_secure = arm_is_secure_below_el3(env); | ||
195 | + ss = arm_security_space_below_el3(env); | ||
196 | break; | ||
197 | case ARMMMUIdx_Stage2: | ||
198 | + /* | ||
199 | + * For Secure EL2, we need this index to be NonSecure; | ||
200 | + * otherwise this will already be NonSecure or Realm. | ||
201 | + */ | ||
202 | + ss = arm_security_space_below_el3(env); | ||
203 | + if (ss == ARMSS_Secure) { | ||
204 | + ss = ARMSS_NonSecure; | ||
205 | + } | ||
206 | + break; | ||
207 | case ARMMMUIdx_Phys_NS: | ||
208 | case ARMMMUIdx_MPrivNegPri: | ||
209 | case ARMMMUIdx_MUserNegPri: | ||
210 | case ARMMMUIdx_MPriv: | ||
211 | case ARMMMUIdx_MUser: | ||
212 | - is_secure = false; | ||
213 | + ss = ARMSS_NonSecure; | ||
214 | break; | ||
215 | - case ARMMMUIdx_E3: | ||
216 | case ARMMMUIdx_Stage2_S: | ||
217 | case ARMMMUIdx_Phys_S: | ||
218 | case ARMMMUIdx_MSPrivNegPri: | ||
219 | case ARMMMUIdx_MSUserNegPri: | ||
220 | case ARMMMUIdx_MSPriv: | ||
221 | case ARMMMUIdx_MSUser: | ||
222 | - is_secure = true; | ||
223 | + ss = ARMSS_Secure; | ||
224 | + break; | ||
225 | + case ARMMMUIdx_E3: | ||
226 | + if (arm_feature(env, ARM_FEATURE_AARCH64) && | ||
227 | + cpu_isar_feature(aa64_rme, env_archcpu(env))) { | ||
228 | + ss = ARMSS_Root; | ||
229 | + } else { | ||
230 | + ss = ARMSS_Secure; | ||
231 | + } | ||
232 | + break; | ||
233 | + case ARMMMUIdx_Phys_Root: | ||
234 | + ss = ARMSS_Root; | ||
235 | + break; | ||
236 | + case ARMMMUIdx_Phys_Realm: | ||
237 | + ss = ARMSS_Realm; | ||
238 | break; | ||
239 | default: | ||
240 | g_assert_not_reached(); | ||
241 | } | ||
242 | - return get_phys_addr_with_secure(env, address, access_type, mmu_idx, | ||
243 | - is_secure, result, fi); | ||
76 | + | 244 | + |
77 | static const struct { | 245 | + ptw.in_space = ss; |
78 | hwaddr regs_addr; | 246 | + ptw.in_secure = arm_space_is_secure(ss); |
79 | uint32_t unconnected_pins; | 247 | + return get_phys_addr_with_struct(env, &ptw, address, access_type, |
80 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | 248 | + result, fi); |
81 | object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); | ||
82 | } | ||
83 | |||
84 | + for (i = 0; i < ARRAY_SIZE(s->pspi); i++) { | ||
85 | + object_initialize_child(obj, "pspi[*]", &s->pspi[i], TYPE_NPCM_PSPI); | ||
86 | + } | ||
87 | + | ||
88 | object_initialize_child(obj, "mmc", &s->mmc, TYPE_NPCM7XX_SDHCI); | ||
89 | } | 249 | } |
90 | 250 | ||
91 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | 251 | hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, |
92 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc), 0, | 252 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, |
93 | npcm7xx_irq(s, NPCM7XX_MMC_IRQ)); | 253 | { |
94 | 254 | ARMCPU *cpu = ARM_CPU(cs); | |
95 | + /* PSPI */ | 255 | CPUARMState *env = &cpu->env; |
96 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_pspi_addr) != ARRAY_SIZE(s->pspi)); | 256 | + ARMMMUIdx mmu_idx = arm_mmu_idx(env); |
97 | + for (i = 0; i < ARRAY_SIZE(s->pspi); i++) { | 257 | + ARMSecuritySpace ss = arm_security_space(env); |
98 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->pspi[i]); | 258 | S1Translate ptw = { |
99 | + int irq = (i == 0) ? NPCM7XX_PSPI1_IRQ : NPCM7XX_PSPI2_IRQ; | 259 | - .in_mmu_idx = arm_mmu_idx(env), |
100 | + | 260 | - .in_secure = arm_is_secure(env), |
101 | + sysbus_realize(sbd, &error_abort); | 261 | + .in_mmu_idx = mmu_idx, |
102 | + sysbus_mmio_map(sbd, 0, npcm7xx_pspi_addr[i]); | 262 | + .in_space = ss, |
103 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, irq)); | 263 | + .in_secure = arm_space_is_secure(ss), |
104 | + } | 264 | .in_debug = true, |
105 | + | 265 | }; |
106 | create_unimplemented_device("npcm7xx.shm", 0xc0001000, 4 * KiB); | 266 | GetPhysAddrResult res = {}; |
107 | create_unimplemented_device("npcm7xx.vdmx", 0xe0800000, 4 * KiB); | ||
108 | create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB); | ||
109 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
110 | create_unimplemented_device("npcm7xx.peci", 0xf0100000, 4 * KiB); | ||
111 | create_unimplemented_device("npcm7xx.siox[1]", 0xf0101000, 4 * KiB); | ||
112 | create_unimplemented_device("npcm7xx.siox[2]", 0xf0102000, 4 * KiB); | ||
113 | - create_unimplemented_device("npcm7xx.pspi1", 0xf0200000, 4 * KiB); | ||
114 | - create_unimplemented_device("npcm7xx.pspi2", 0xf0201000, 4 * KiB); | ||
115 | create_unimplemented_device("npcm7xx.ahbpci", 0xf0400000, 1 * MiB); | ||
116 | create_unimplemented_device("npcm7xx.mcphy", 0xf05f0000, 64 * KiB); | ||
117 | create_unimplemented_device("npcm7xx.gmac1", 0xf0802000, 8 * KiB); | ||
118 | -- | 267 | -- |
119 | 2.34.1 | 268 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 3 | Test in_space instead of in_secure so that we don't |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | switch out of Root space. |
5 | Acked-by: Thomas Huth <thuth@redhat.com> | 5 | |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230620124418.805717-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | tests/qtest/arm-cpu-features.c | 28 ++++++++++++++++++---------- | 11 | target/arm/ptw.c | 28 ++++++++++++++-------------- |
9 | 1 file changed, 18 insertions(+), 10 deletions(-) | 12 | 1 file changed, 14 insertions(+), 14 deletions(-) |
10 | 13 | ||
11 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/tests/qtest/arm-cpu-features.c | 16 | --- a/target/arm/ptw.c |
14 | +++ b/tests/qtest/arm-cpu-features.c | 17 | +++ b/target/arm/ptw.c |
15 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
16 | #define SVE_MAX_VQ 16 | ||
17 | |||
18 | #define MACHINE "-machine virt,gic-version=max -accel tcg " | ||
19 | -#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm -accel tcg " | ||
20 | +#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm " | ||
21 | #define QUERY_HEAD "{ 'execute': 'query-cpu-model-expansion', " \ | ||
22 | " 'arguments': { 'type': 'full', " | ||
23 | #define QUERY_TAIL "}}" | ||
24 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | ||
25 | { | 19 | { |
26 | g_test_init(&argc, &argv, NULL); | 20 | ARMCPU *cpu = env_archcpu(env); |
27 | 21 | ARMMMUIdx mmu_idx = ptw->in_mmu_idx; | |
28 | - qtest_add_data_func("/arm/query-cpu-model-expansion", | 22 | - bool is_secure = ptw->in_secure; |
29 | - NULL, test_query_cpu_model_expansion); | 23 | int32_t level; |
30 | + if (qtest_has_accel("tcg")) { | 24 | ARMVAParameters param; |
31 | + qtest_add_data_func("/arm/query-cpu-model-expansion", | 25 | uint64_t ttbr; |
32 | + NULL, test_query_cpu_model_expansion); | 26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
33 | + } | 27 | uint64_t descaddrmask; |
28 | bool aarch64 = arm_el_is_aa64(env, el); | ||
29 | uint64_t descriptor, new_descriptor; | ||
30 | - bool nstable; | ||
31 | |||
32 | /* TODO: This code does not support shareability levels. */ | ||
33 | if (aarch64) { | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
35 | descaddrmask = MAKE_64BIT_MASK(0, 40); | ||
36 | } | ||
37 | descaddrmask &= ~indexmask_grainsize; | ||
38 | - | ||
39 | - /* | ||
40 | - * Secure stage 1 accesses start with the page table in secure memory and | ||
41 | - * can be downgraded to non-secure at any step. Non-secure accesses | ||
42 | - * remain non-secure. We implement this by just ORing in the NSTable/NS | ||
43 | - * bits at each step. | ||
44 | - * Stage 2 never gets this kind of downgrade. | ||
45 | - */ | ||
46 | - tableattrs = is_secure ? 0 : (1 << 4); | ||
47 | + tableattrs = 0; | ||
48 | |||
49 | next_level: | ||
50 | descaddr |= (address >> (stride * (4 - level))) & indexmask; | ||
51 | descaddr &= ~7ULL; | ||
52 | - nstable = !regime_is_stage2(mmu_idx) && extract32(tableattrs, 4, 1); | ||
53 | - if (nstable && ptw->in_secure) { | ||
34 | + | 54 | + |
35 | + if (!g_str_equal(qtest_get_arch(), "aarch64")) { | 55 | + /* |
36 | + goto out; | 56 | + * Process the NSTable bit from the previous level. This changes |
37 | + } | 57 | + * the table address space and the output space from Secure to |
38 | 58 | + * NonSecure. With RME, the EL3 translation regime does not change | |
39 | /* | 59 | + * from Root to NonSecure. |
40 | * For now we only run KVM specific tests with AArch64 QEMU in | 60 | + */ |
41 | * order avoid attempting to run an AArch32 QEMU with KVM on | 61 | + if (ptw->in_space == ARMSS_Secure |
42 | * AArch64 hosts. That won't work and isn't easy to detect. | 62 | + && !regime_is_stage2(mmu_idx) |
63 | + && extract32(tableattrs, 4, 1)) { | ||
64 | /* | ||
65 | * Stage2_S -> Stage2 or Phys_S -> Phys_NS | ||
66 | * Assert the relative order of the secure/non-secure indexes. | ||
67 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
68 | QEMU_BUILD_BUG_ON(ARMMMUIdx_Stage2_S + 1 != ARMMMUIdx_Stage2); | ||
69 | ptw->in_ptw_idx += 1; | ||
70 | ptw->in_secure = false; | ||
71 | + ptw->in_space = ARMSS_NonSecure; | ||
72 | } | ||
73 | + | ||
74 | if (!S1_ptw_translate(env, ptw, descaddr, fi)) { | ||
75 | goto do_fault; | ||
76 | } | ||
77 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
43 | */ | 78 | */ |
44 | - if (g_str_equal(qtest_get_arch(), "aarch64") && qtest_has_accel("kvm")) { | 79 | attrs = new_descriptor & (MAKE_64BIT_MASK(2, 10) | MAKE_64BIT_MASK(50, 14)); |
45 | + if (qtest_has_accel("kvm")) { | 80 | if (!regime_is_stage2(mmu_idx)) { |
46 | /* | 81 | - attrs |= nstable << 5; /* NS */ |
47 | * This tests target the 'host' CPU type, so register it only if | 82 | + attrs |= !ptw->in_secure << 5; /* NS */ |
48 | * KVM is available. | 83 | if (!param.hpd) { |
49 | */ | 84 | attrs |= extract64(tableattrs, 0, 2) << 53; /* XN, PXN */ |
50 | qtest_add_data_func("/arm/kvm/query-cpu-model-expansion", | 85 | /* |
51 | NULL, test_query_cpu_model_expansion_kvm); | ||
52 | - } | ||
53 | |||
54 | - if (g_str_equal(qtest_get_arch(), "aarch64")) { | ||
55 | - qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8", | ||
56 | - NULL, sve_tests_sve_max_vq_8); | ||
57 | - qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off", | ||
58 | - NULL, sve_tests_sve_off); | ||
59 | qtest_add_data_func("/arm/kvm/query-cpu-model-expansion/sve-off", | ||
60 | NULL, sve_tests_sve_off_kvm); | ||
61 | } | ||
62 | |||
63 | + if (qtest_has_accel("tcg")) { | ||
64 | + qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8", | ||
65 | + NULL, sve_tests_sve_max_vq_8); | ||
66 | + qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off", | ||
67 | + NULL, sve_tests_sve_off); | ||
68 | + } | ||
69 | + | ||
70 | +out: | ||
71 | return g_test_run(); | ||
72 | } | ||
73 | -- | 86 | -- |
74 | 2.34.1 | 87 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Move this earlier to make the next patch diff cleaner. While here | 3 | With Realm security state, bit 55 of a block or page descriptor during |
4 | update the comment slightly to not give the impression that the | 4 | the stage2 walk becomes the NS bit; during the stage1 walk the bit 5 |
5 | misalignment affects only TCG. | 5 | NS bit is RES0. With Root security state, bit 11 of the block or page |
6 | descriptor during the stage1 walk becomes the NSE bit. | ||
6 | 7 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Rather than collecting an NS bit and applying it later, compute the |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 9 | output pa space from the input pa space and unconditionally assign. |
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 10 | This means that we no longer need to adjust the output space earlier |
10 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 11 | for the NSTable bit. |
12 | |||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230620124418.805717-13-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 17 | --- |
13 | target/arm/machine.c | 18 +++++++++--------- | 18 | target/arm/ptw.c | 89 +++++++++++++++++++++++++++++++++++++++--------- |
14 | 1 file changed, 9 insertions(+), 9 deletions(-) | 19 | 1 file changed, 73 insertions(+), 16 deletions(-) |
15 | 20 | ||
16 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 21 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/machine.c | 23 | --- a/target/arm/ptw.c |
19 | +++ b/target/arm/machine.c | 24 | +++ b/target/arm/ptw.c |
20 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | 25 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
26 | * @mmu_idx: MMU index indicating required translation regime | ||
27 | * @is_aa64: TRUE if AArch64 | ||
28 | * @ap: The 2-bit simple AP (AP[2:1]) | ||
29 | - * @ns: NS (non-secure) bit | ||
30 | * @xn: XN (execute-never) bit | ||
31 | * @pxn: PXN (privileged execute-never) bit | ||
32 | + * @in_pa: The original input pa space | ||
33 | + * @out_pa: The output pa space, modified by NSTable, NS, and NSE | ||
34 | */ | ||
35 | static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, | ||
36 | - int ap, int ns, int xn, int pxn) | ||
37 | + int ap, int xn, int pxn, | ||
38 | + ARMSecuritySpace in_pa, ARMSecuritySpace out_pa) | ||
39 | { | ||
40 | ARMCPU *cpu = env_archcpu(env); | ||
41 | bool is_user = regime_is_user(env, mmu_idx); | ||
42 | @@ -XXX,XX +XXX,XX @@ static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, | ||
21 | } | 43 | } |
22 | } | 44 | } |
23 | 45 | ||
24 | + /* | 46 | - if (ns && arm_is_secure(env) && (env->cp15.scr_el3 & SCR_SIF)) { |
25 | + * Misaligned thumb pc is architecturally impossible. Fail the | 47 | + if (out_pa == ARMSS_NonSecure && in_pa == ARMSS_Secure && |
26 | + * incoming migration. For TCG it would trigger the assert in | 48 | + (env->cp15.scr_el3 & SCR_SIF)) { |
27 | + * thumb_tr_translate_insn(). | 49 | return prot_rw; |
28 | + */ | 50 | } |
29 | + if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) { | 51 | |
30 | + return -1; | 52 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
31 | + } | 53 | int32_t stride; |
54 | int addrsize, inputsize, outputsize; | ||
55 | uint64_t tcr = regime_tcr(env, mmu_idx); | ||
56 | - int ap, ns, xn, pxn; | ||
57 | + int ap, xn, pxn; | ||
58 | uint32_t el = regime_el(env, mmu_idx); | ||
59 | uint64_t descaddrmask; | ||
60 | bool aarch64 = arm_el_is_aa64(env, el); | ||
61 | uint64_t descriptor, new_descriptor; | ||
62 | + ARMSecuritySpace out_space; | ||
63 | |||
64 | /* TODO: This code does not support shareability levels. */ | ||
65 | if (aarch64) { | ||
66 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
67 | } | ||
68 | |||
69 | ap = extract32(attrs, 6, 2); | ||
70 | + out_space = ptw->in_space; | ||
71 | if (regime_is_stage2(mmu_idx)) { | ||
72 | - ns = mmu_idx == ARMMMUIdx_Stage2; | ||
73 | + /* | ||
74 | + * R_GYNXY: For stage2 in Realm security state, bit 55 is NS. | ||
75 | + * The bit remains ignored for other security states. | ||
76 | + */ | ||
77 | + if (out_space == ARMSS_Realm && extract64(attrs, 55, 1)) { | ||
78 | + out_space = ARMSS_NonSecure; | ||
79 | + } | ||
80 | xn = extract64(attrs, 53, 2); | ||
81 | result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
82 | } else { | ||
83 | - ns = extract32(attrs, 5, 1); | ||
84 | + int nse, ns = extract32(attrs, 5, 1); | ||
85 | + switch (out_space) { | ||
86 | + case ARMSS_Root: | ||
87 | + /* | ||
88 | + * R_GVZML: Bit 11 becomes the NSE field in the EL3 regime. | ||
89 | + * R_XTYPW: NSE and NS together select the output pa space. | ||
90 | + */ | ||
91 | + nse = extract32(attrs, 11, 1); | ||
92 | + out_space = (nse << 1) | ns; | ||
93 | + if (out_space == ARMSS_Secure && | ||
94 | + !cpu_isar_feature(aa64_sel2, cpu)) { | ||
95 | + out_space = ARMSS_NonSecure; | ||
96 | + } | ||
97 | + break; | ||
98 | + case ARMSS_Secure: | ||
99 | + if (ns) { | ||
100 | + out_space = ARMSS_NonSecure; | ||
101 | + } | ||
102 | + break; | ||
103 | + case ARMSS_Realm: | ||
104 | + switch (mmu_idx) { | ||
105 | + case ARMMMUIdx_Stage1_E0: | ||
106 | + case ARMMMUIdx_Stage1_E1: | ||
107 | + case ARMMMUIdx_Stage1_E1_PAN: | ||
108 | + /* I_CZPRF: For Realm EL1&0 stage1, NS bit is RES0. */ | ||
109 | + break; | ||
110 | + case ARMMMUIdx_E2: | ||
111 | + case ARMMMUIdx_E20_0: | ||
112 | + case ARMMMUIdx_E20_2: | ||
113 | + case ARMMMUIdx_E20_2_PAN: | ||
114 | + /* | ||
115 | + * R_LYKFZ, R_WGRZN: For Realm EL2 and EL2&1, | ||
116 | + * NS changes the output to non-secure space. | ||
117 | + */ | ||
118 | + if (ns) { | ||
119 | + out_space = ARMSS_NonSecure; | ||
120 | + } | ||
121 | + break; | ||
122 | + default: | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + break; | ||
126 | + case ARMSS_NonSecure: | ||
127 | + /* R_QRMFF: For NonSecure state, the NS bit is RES0. */ | ||
128 | + break; | ||
129 | + default: | ||
130 | + g_assert_not_reached(); | ||
131 | + } | ||
132 | xn = extract64(attrs, 54, 1); | ||
133 | pxn = extract64(attrs, 53, 1); | ||
134 | - result->f.prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
32 | + | 135 | + |
33 | hw_breakpoint_update_all(cpu); | 136 | + /* |
34 | hw_watchpoint_update_all(cpu); | 137 | + * Note that we modified ptw->in_space earlier for NSTable, but |
35 | 138 | + * result->f.attrs retains a copy of the original security space. | |
36 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | 139 | + */ |
140 | + result->f.prot = get_S1prot(env, mmu_idx, aarch64, ap, xn, pxn, | ||
141 | + result->f.attrs.space, out_space); | ||
142 | } | ||
143 | |||
144 | if (!(result->f.prot & (1 << access_type))) { | ||
145 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
37 | } | 146 | } |
38 | } | 147 | } |
39 | 148 | ||
40 | - /* | 149 | - if (ns) { |
41 | - * Misaligned thumb pc is architecturally impossible. | 150 | - /* |
42 | - * We have an assert in thumb_tr_translate_insn to verify this. | 151 | - * The NS bit will (as required by the architecture) have no effect if |
43 | - * Fail an incoming migrate to avoid this assert. | 152 | - * the CPU doesn't support TZ or this is a non-secure translation |
44 | - */ | 153 | - * regime, because the attribute will already be non-secure. |
45 | - if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) { | 154 | - */ |
46 | - return -1; | 155 | - result->f.attrs.secure = false; |
156 | - result->f.attrs.space = ARMSS_NonSecure; | ||
47 | - } | 157 | - } |
48 | - | 158 | + result->f.attrs.space = out_space; |
49 | if (!kvm_enabled()) { | 159 | + result->f.attrs.secure = arm_space_is_secure(out_space); |
50 | pmu_op_finish(&cpu->env); | 160 | |
51 | } | 161 | if (regime_is_stage2(mmu_idx)) { |
162 | result->cacheattrs.is_s2_format = true; | ||
52 | -- | 163 | -- |
53 | 2.34.1 | 164 | 2.34.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | From: Cornelia Huck <cohuck@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Just use current_accel_name() directly. | 3 | While Root and Realm may read and write data from other spaces, |
4 | neither may execute from other pa spaces. | ||
4 | 5 | ||
5 | Signed-off-by: Cornelia Huck <cohuck@redhat.com> | 6 | This happens for Stage1 EL3, EL2, EL2&0, and Stage2 EL1&0. |
6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 7 | |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230620124418.805717-14-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | hw/arm/virt.c | 6 +++--- | 13 | target/arm/ptw.c | 52 ++++++++++++++++++++++++++++++++++++++++++------ |
11 | 1 file changed, 3 insertions(+), 3 deletions(-) | 14 | 1 file changed, 46 insertions(+), 6 deletions(-) |
12 | 15 | ||
13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 16 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt.c | 18 | --- a/target/arm/ptw.c |
16 | +++ b/hw/arm/virt.c | 19 | +++ b/target/arm/ptw.c |
17 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 20 | @@ -XXX,XX +XXX,XX @@ do_fault: |
18 | if (vms->secure && (kvm_enabled() || hvf_enabled())) { | 21 | * @xn: XN (execute-never) bits |
19 | error_report("mach-virt: %s does not support providing " | 22 | * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0 |
20 | "Security extensions (TrustZone) to the guest CPU", | 23 | */ |
21 | - kvm_enabled() ? "KVM" : "HVF"); | 24 | -static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
22 | + current_accel_name()); | 25 | +static int get_S2prot_noexecute(int s2ap) |
23 | exit(1); | 26 | { |
27 | int prot = 0; | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) | ||
30 | if (s2ap & 2) { | ||
31 | prot |= PAGE_WRITE; | ||
24 | } | 32 | } |
25 | 33 | + return prot; | |
26 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { | 34 | +} |
27 | error_report("mach-virt: %s does not support providing " | 35 | + |
28 | "Virtualization extensions to the guest CPU", | 36 | +static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
29 | - kvm_enabled() ? "KVM" : "HVF"); | 37 | +{ |
30 | + current_accel_name()); | 38 | + int prot = get_S2prot_noexecute(s2ap); |
31 | exit(1); | 39 | |
40 | if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) { | ||
41 | switch (xn) { | ||
42 | @@ -XXX,XX +XXX,XX @@ static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, | ||
43 | } | ||
32 | } | 44 | } |
33 | 45 | ||
34 | if (vms->mte && (kvm_enabled() || hvf_enabled())) { | 46 | - if (out_pa == ARMSS_NonSecure && in_pa == ARMSS_Secure && |
35 | error_report("mach-virt: %s does not support providing " | 47 | - (env->cp15.scr_el3 & SCR_SIF)) { |
36 | "MTE to the guest CPU", | 48 | - return prot_rw; |
37 | - kvm_enabled() ? "KVM" : "HVF"); | 49 | + if (in_pa != out_pa) { |
38 | + current_accel_name()); | 50 | + switch (in_pa) { |
39 | exit(1); | 51 | + case ARMSS_Root: |
52 | + /* | ||
53 | + * R_ZWRVD: permission fault for insn fetched from non-Root, | ||
54 | + * I_WWBFB: SIF has no effect in EL3. | ||
55 | + */ | ||
56 | + return prot_rw; | ||
57 | + case ARMSS_Realm: | ||
58 | + /* | ||
59 | + * R_PKTDS: permission fault for insn fetched from non-Realm, | ||
60 | + * for Realm EL2 or EL2&0. The corresponding fault for EL1&0 | ||
61 | + * happens during any stage2 translation. | ||
62 | + */ | ||
63 | + switch (mmu_idx) { | ||
64 | + case ARMMMUIdx_E2: | ||
65 | + case ARMMMUIdx_E20_0: | ||
66 | + case ARMMMUIdx_E20_2: | ||
67 | + case ARMMMUIdx_E20_2_PAN: | ||
68 | + return prot_rw; | ||
69 | + default: | ||
70 | + break; | ||
71 | + } | ||
72 | + break; | ||
73 | + case ARMSS_Secure: | ||
74 | + if (env->cp15.scr_el3 & SCR_SIF) { | ||
75 | + return prot_rw; | ||
76 | + } | ||
77 | + break; | ||
78 | + default: | ||
79 | + /* Input NonSecure must have output NonSecure. */ | ||
80 | + g_assert_not_reached(); | ||
81 | + } | ||
40 | } | 82 | } |
41 | 83 | ||
84 | /* TODO have_wxn should be replaced with | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
86 | /* | ||
87 | * R_GYNXY: For stage2 in Realm security state, bit 55 is NS. | ||
88 | * The bit remains ignored for other security states. | ||
89 | + * R_YMCSL: Executing an insn fetched from non-Realm causes | ||
90 | + * a stage2 permission fault. | ||
91 | */ | ||
92 | if (out_space == ARMSS_Realm && extract64(attrs, 55, 1)) { | ||
93 | out_space = ARMSS_NonSecure; | ||
94 | + result->f.prot = get_S2prot_noexecute(ap); | ||
95 | + } else { | ||
96 | + xn = extract64(attrs, 53, 2); | ||
97 | + result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
98 | } | ||
99 | - xn = extract64(attrs, 53, 2); | ||
100 | - result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
101 | } else { | ||
102 | int nse, ns = extract32(attrs, 5, 1); | ||
103 | switch (out_space) { | ||
42 | -- | 104 | -- |
43 | 2.34.1 | 105 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Now that the cortex-a15 is under CONFIG_TCG, use as default CPU for a | 3 | Do not provide a fast-path for physical addresses, |
4 | KVM-only build the 'max' cpu. | 4 | as those will need to be validated for GPC. |
5 | 5 | ||
6 | Note that we cannot use 'host' here because the qtests can run without | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | any other accelerator (than qtest) and 'host' depends on KVM being | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | enabled. | 8 | Message-id: 20230620124418.805717-15-richard.henderson@linaro.org |
9 | |||
10 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
11 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | hw/arm/virt.c | 4 ++++ | 11 | target/arm/ptw.c | 44 +++++++++++++++++--------------------------- |
16 | 1 file changed, 4 insertions(+) | 12 | 1 file changed, 17 insertions(+), 27 deletions(-) |
17 | 13 | ||
18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/virt.c | 16 | --- a/target/arm/ptw.c |
21 | +++ b/hw/arm/virt.c | 17 | +++ b/target/arm/ptw.c |
22 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | 18 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
23 | mc->minimum_page_bits = 12; | 19 | * From gdbstub, do not use softmmu so that we don't modify the |
24 | mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; | 20 | * state of the cpu at all, including softmmu tlb contents. |
25 | mc->cpu_index_to_instance_props = virt_cpu_index_to_props; | 21 | */ |
26 | +#ifdef CONFIG_TCG | 22 | - if (regime_is_stage2(s2_mmu_idx)) { |
27 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); | 23 | - S1Translate s2ptw = { |
28 | +#else | 24 | - .in_mmu_idx = s2_mmu_idx, |
29 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("max"); | 25 | - .in_ptw_idx = ptw_idx_for_stage_2(env, s2_mmu_idx), |
30 | +#endif | 26 | - .in_secure = s2_mmu_idx == ARMMMUIdx_Stage2_S, |
31 | mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; | 27 | - .in_space = (s2_mmu_idx == ARMMMUIdx_Stage2_S ? ARMSS_Secure |
32 | mc->kvm_type = virt_kvm_type; | 28 | - : space == ARMSS_Realm ? ARMSS_Realm |
33 | assert(!mc->get_hotplug_handler); | 29 | - : ARMSS_NonSecure), |
30 | - .in_debug = true, | ||
31 | - }; | ||
32 | - GetPhysAddrResult s2 = { }; | ||
33 | + S1Translate s2ptw = { | ||
34 | + .in_mmu_idx = s2_mmu_idx, | ||
35 | + .in_ptw_idx = ptw_idx_for_stage_2(env, s2_mmu_idx), | ||
36 | + .in_secure = s2_mmu_idx == ARMMMUIdx_Stage2_S, | ||
37 | + .in_space = (s2_mmu_idx == ARMMMUIdx_Stage2_S ? ARMSS_Secure | ||
38 | + : space == ARMSS_Realm ? ARMSS_Realm | ||
39 | + : ARMSS_NonSecure), | ||
40 | + .in_debug = true, | ||
41 | + }; | ||
42 | + GetPhysAddrResult s2 = { }; | ||
43 | |||
44 | - if (get_phys_addr_lpae(env, &s2ptw, addr, MMU_DATA_LOAD, | ||
45 | - false, &s2, fi)) { | ||
46 | - goto fail; | ||
47 | - } | ||
48 | - ptw->out_phys = s2.f.phys_addr; | ||
49 | - pte_attrs = s2.cacheattrs.attrs; | ||
50 | - ptw->out_secure = s2.f.attrs.secure; | ||
51 | - ptw->out_space = s2.f.attrs.space; | ||
52 | - } else { | ||
53 | - /* Regime is physical. */ | ||
54 | - ptw->out_phys = addr; | ||
55 | - pte_attrs = 0; | ||
56 | - ptw->out_secure = s2_mmu_idx == ARMMMUIdx_Phys_S; | ||
57 | - ptw->out_space = (s2_mmu_idx == ARMMMUIdx_Phys_S ? ARMSS_Secure | ||
58 | - : space == ARMSS_Realm ? ARMSS_Realm | ||
59 | - : ARMSS_NonSecure); | ||
60 | + if (get_phys_addr_with_struct(env, &s2ptw, addr, | ||
61 | + MMU_DATA_LOAD, &s2, fi)) { | ||
62 | + goto fail; | ||
63 | } | ||
64 | + ptw->out_phys = s2.f.phys_addr; | ||
65 | + pte_attrs = s2.cacheattrs.attrs; | ||
66 | ptw->out_host = NULL; | ||
67 | ptw->out_rw = false; | ||
68 | + ptw->out_secure = s2.f.attrs.secure; | ||
69 | + ptw->out_space = s2.f.attrs.space; | ||
70 | } else { | ||
71 | #ifdef CONFIG_TCG | ||
72 | CPUTLBEntryFull *full; | ||
34 | -- | 73 | -- |
35 | 2.34.1 | 74 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | If a test was tagged with the "accel" tag and the specified | 3 | Instead of passing this to get_phys_addr_lpae, stash it |
4 | accelerator it not present in the qemu binary, cancel the test. | 4 | in the S1Translate structure. |
5 | 5 | ||
6 | We can now write tests without explicit calls to require_accelerator, | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | just the tag is enough. | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 9 | Message-id: 20230620124418.805717-16-richard.henderson@linaro.org |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | tests/avocado/avocado_qemu/__init__.py | 4 ++++ | 12 | target/arm/ptw.c | 27 ++++++++++++--------------- |
15 | 1 file changed, 4 insertions(+) | 13 | 1 file changed, 12 insertions(+), 15 deletions(-) |
16 | 14 | ||
17 | diff --git a/tests/avocado/avocado_qemu/__init__.py b/tests/avocado/avocado_qemu/__init__.py | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/avocado/avocado_qemu/__init__.py | 17 | --- a/target/arm/ptw.c |
20 | +++ b/tests/avocado/avocado_qemu/__init__.py | 18 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ def setUp(self): | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
22 | 20 | ARMSecuritySpace in_space; | |
23 | super().setUp('qemu-system-') | 21 | bool in_secure; |
24 | 22 | bool in_debug; | |
25 | + accel_required = self._get_unique_tag_val('accel') | 23 | + /* |
26 | + if accel_required: | 24 | + * If this is stage 2 of a stage 1+2 page table walk, then this must |
27 | + self.require_accelerator(accel_required) | 25 | + * be true if stage 1 is an EL0 access; otherwise this is ignored. |
28 | + | 26 | + * Stage 2 is indicated by in_mmu_idx set to ARMMMUIdx_Stage2{,_S}. |
29 | self.machine = self.params.get('machine', | 27 | + */ |
30 | default=self._get_unique_tag_val('machine')) | 28 | + bool in_s1_is_el0; |
31 | 29 | bool out_secure; | |
30 | bool out_rw; | ||
31 | bool out_be; | ||
32 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { | ||
33 | } S1Translate; | ||
34 | |||
35 | static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
36 | - uint64_t address, | ||
37 | - MMUAccessType access_type, bool s1_is_el0, | ||
38 | + uint64_t address, MMUAccessType access_type, | ||
39 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi); | ||
40 | |||
41 | static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
42 | @@ -XXX,XX +XXX,XX @@ static int check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, uint64_t tcr, | ||
43 | * @ptw: Current and next stage parameters for the walk. | ||
44 | * @address: virtual address to get physical address for | ||
45 | * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH | ||
46 | - * @s1_is_el0: if @ptw->in_mmu_idx is ARMMMUIdx_Stage2 | ||
47 | - * (so this is a stage 2 page table walk), | ||
48 | - * must be true if this is stage 2 of a stage 1+2 | ||
49 | - * walk for an EL0 access. If @mmu_idx is anything else, | ||
50 | - * @s1_is_el0 is ignored. | ||
51 | * @result: set on translation success, | ||
52 | * @fi: set to fault info if the translation fails | ||
53 | */ | ||
54 | static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
55 | uint64_t address, | ||
56 | - MMUAccessType access_type, bool s1_is_el0, | ||
57 | + MMUAccessType access_type, | ||
58 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
59 | { | ||
60 | ARMCPU *cpu = env_archcpu(env); | ||
61 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
62 | result->f.prot = get_S2prot_noexecute(ap); | ||
63 | } else { | ||
64 | xn = extract64(attrs, 53, 2); | ||
65 | - result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
66 | + result->f.prot = get_S2prot(env, ap, xn, ptw->in_s1_is_el0); | ||
67 | } | ||
68 | } else { | ||
69 | int nse, ns = extract32(attrs, 5, 1); | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
71 | bool ret, ipa_secure; | ||
72 | ARMCacheAttrs cacheattrs1; | ||
73 | ARMSecuritySpace ipa_space; | ||
74 | - bool is_el0; | ||
75 | uint64_t hcr; | ||
76 | |||
77 | ret = get_phys_addr_with_struct(env, ptw, address, access_type, result, fi); | ||
78 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
79 | ipa_secure = result->f.attrs.secure; | ||
80 | ipa_space = result->f.attrs.space; | ||
81 | |||
82 | - is_el0 = ptw->in_mmu_idx == ARMMMUIdx_Stage1_E0; | ||
83 | + ptw->in_s1_is_el0 = ptw->in_mmu_idx == ARMMMUIdx_Stage1_E0; | ||
84 | ptw->in_mmu_idx = ipa_secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2; | ||
85 | ptw->in_secure = ipa_secure; | ||
86 | ptw->in_space = ipa_space; | ||
87 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
88 | ret = get_phys_addr_pmsav8(env, ipa, access_type, | ||
89 | ptw->in_mmu_idx, is_secure, result, fi); | ||
90 | } else { | ||
91 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, | ||
92 | - is_el0, result, fi); | ||
93 | + ret = get_phys_addr_lpae(env, ptw, ipa, access_type, result, fi); | ||
94 | } | ||
95 | fi->s2addr = ipa; | ||
96 | |||
97 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
98 | } | ||
99 | |||
100 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
101 | - return get_phys_addr_lpae(env, ptw, address, access_type, false, | ||
102 | - result, fi); | ||
103 | + return get_phys_addr_lpae(env, ptw, address, access_type, result, fi); | ||
104 | } else if (arm_feature(env, ARM_FEATURE_V7) || | ||
105 | regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
106 | return get_phys_addr_v6(env, ptw, address, access_type, result, fi); | ||
32 | -- | 107 | -- |
33 | 2.34.1 | 108 | 2.34.1 |
34 | 109 | ||
35 | 110 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Since commit acc0b8b05a when running the ZynqMP ZCU102 board with | 3 | This fixes a bug in which we failed to initialize |
4 | a QEMU configured using --without-default-devices, we get: | 4 | the result attributes properly after the memset. |
5 | 5 | ||
6 | $ qemu-system-aarch64 -M xlnx-zcu102 | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | qemu-system-aarch64: missing object type 'usb_dwc3' | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Abort trap: 6 | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | 9 | Message-id: 20230620124418.805717-17-richard.henderson@linaro.org | |
10 | Fix by adding the missing Kconfig dependency. | ||
11 | |||
12 | Fixes: acc0b8b05a ("hw/arm/xlnx-zynqmp: Connect ZynqMP's USB controllers") | ||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Message-id: 20230216092327.2203-1-philmd@linaro.org | ||
15 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 11 | --- |
18 | hw/arm/Kconfig | 1 + | 12 | target/arm/ptw.c | 11 +---------- |
19 | 1 file changed, 1 insertion(+) | 13 | 1 file changed, 1 insertion(+), 10 deletions(-) |
20 | 14 | ||
21 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/Kconfig | 17 | --- a/target/arm/ptw.c |
24 | +++ b/hw/arm/Kconfig | 18 | +++ b/target/arm/ptw.c |
25 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP_ARM | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
26 | select XLNX_CSU_DMA | 20 | void *out_host; |
27 | select XLNX_ZYNQMP | 21 | } S1Translate; |
28 | select XLNX_ZDMA | 22 | |
29 | + select USB_DWC3 | 23 | -static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
30 | 24 | - uint64_t address, MMUAccessType access_type, | |
31 | config XLNX_VERSAL | 25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi); |
32 | bool | 26 | - |
27 | static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
28 | target_ulong address, | ||
29 | MMUAccessType access_type, | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
31 | cacheattrs1 = result->cacheattrs; | ||
32 | memset(result, 0, sizeof(*result)); | ||
33 | |||
34 | - if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
35 | - ret = get_phys_addr_pmsav8(env, ipa, access_type, | ||
36 | - ptw->in_mmu_idx, is_secure, result, fi); | ||
37 | - } else { | ||
38 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, result, fi); | ||
39 | - } | ||
40 | + ret = get_phys_addr_with_struct(env, ptw, ipa, access_type, result, fi); | ||
41 | fi->s2addr = ipa; | ||
42 | |||
43 | /* Combine the S1 and S2 perms. */ | ||
33 | -- | 44 | -- |
34 | 2.34.1 | 45 | 2.34.1 |
35 | 46 | ||
36 | 47 | diff view generated by jsdifflib |
1 | From: Mostafa Saleh <smostafa@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | GBPA register can be used to globally abort all | 3 | The function takes the fields as filled in by |
4 | transactions. | 4 | the Arm ARM pseudocode for TakeGPCException. |
5 | 5 | ||
6 | It is described in the SMMU manual in "6.3.14 SMMU_GBPA". | ||
7 | ABORT reset value is IMPLEMENTATION DEFINED, it is chosen to | ||
8 | be zero(Do not abort incoming transactions). | ||
9 | |||
10 | Other fields have default values of Use Incoming. | ||
11 | |||
12 | If UPDATE is not set, the write is ignored. This is the only permitted | ||
13 | behavior in SMMUv3.2 and later.(6.3.14.1 Update procedure) | ||
14 | |||
15 | As this patch adds a new state to the SMMU (GBPA), it is added | ||
16 | in a new subsection for forward migration compatibility. | ||
17 | GBPA is only migrated if its value is different from the reset value. | ||
18 | It does this to be backward migration compatible if SW didn't write | ||
19 | the register. | ||
20 | |||
21 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Message-id: 20230214094009.2445653-1-smostafa@google.com | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230620124418.805717-18-richard.henderson@linaro.org | ||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 10 | --- |
28 | hw/arm/smmuv3-internal.h | 7 +++++++ | 11 | target/arm/syndrome.h | 10 ++++++++++ |
29 | include/hw/arm/smmuv3.h | 1 + | 12 | 1 file changed, 10 insertions(+) |
30 | hw/arm/smmuv3.c | 43 +++++++++++++++++++++++++++++++++++++++- | ||
31 | 3 files changed, 50 insertions(+), 1 deletion(-) | ||
32 | 13 | ||
33 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h | 14 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h |
34 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/hw/arm/smmuv3-internal.h | 16 | --- a/target/arm/syndrome.h |
36 | +++ b/hw/arm/smmuv3-internal.h | 17 | +++ b/target/arm/syndrome.h |
37 | @@ -XXX,XX +XXX,XX @@ REG32(CR0ACK, 0x24) | 18 | @@ -XXX,XX +XXX,XX @@ enum arm_exception_class { |
38 | REG32(CR1, 0x28) | 19 | EC_SVEACCESSTRAP = 0x19, |
39 | REG32(CR2, 0x2c) | 20 | EC_ERETTRAP = 0x1a, |
40 | REG32(STATUSR, 0x40) | 21 | EC_SMETRAP = 0x1d, |
41 | +REG32(GBPA, 0x44) | 22 | + EC_GPC = 0x1e, |
42 | + FIELD(GBPA, ABORT, 20, 1) | 23 | EC_INSNABORT = 0x20, |
43 | + FIELD(GBPA, UPDATE, 31, 1) | 24 | EC_INSNABORT_SAME_EL = 0x21, |
44 | + | 25 | EC_PCALIGNMENT = 0x22, |
45 | +/* Use incoming. */ | 26 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_bxjtrap(int cv, int cond, int rm) |
46 | +#define SMMU_GBPA_RESET_VAL 0x1000 | 27 | (cv << 24) | (cond << 20) | rm; |
47 | + | ||
48 | REG32(IRQ_CTRL, 0x50) | ||
49 | FIELD(IRQ_CTRL, GERROR_IRQEN, 0, 1) | ||
50 | FIELD(IRQ_CTRL, PRI_IRQEN, 1, 1) | ||
51 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/include/hw/arm/smmuv3.h | ||
54 | +++ b/include/hw/arm/smmuv3.h | ||
55 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3State { | ||
56 | uint32_t cr[3]; | ||
57 | uint32_t cr0ack; | ||
58 | uint32_t statusr; | ||
59 | + uint32_t gbpa; | ||
60 | uint32_t irq_ctrl; | ||
61 | uint32_t gerror; | ||
62 | uint32_t gerrorn; | ||
63 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/arm/smmuv3.c | ||
66 | +++ b/hw/arm/smmuv3.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) | ||
68 | s->gerror = 0; | ||
69 | s->gerrorn = 0; | ||
70 | s->statusr = 0; | ||
71 | + s->gbpa = SMMU_GBPA_RESET_VAL; | ||
72 | } | 28 | } |
73 | 29 | ||
74 | static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf, | 30 | +static inline uint32_t syn_gpc(int s2ptw, int ind, int gpcsc, |
75 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | 31 | + int cm, int s1ptw, int wnr, int fsc) |
76 | qemu_mutex_lock(&s->mutex); | ||
77 | |||
78 | if (!smmu_enabled(s)) { | ||
79 | - status = SMMU_TRANS_DISABLE; | ||
80 | + if (FIELD_EX32(s->gbpa, GBPA, ABORT)) { | ||
81 | + status = SMMU_TRANS_ABORT; | ||
82 | + } else { | ||
83 | + status = SMMU_TRANS_DISABLE; | ||
84 | + } | ||
85 | goto epilogue; | ||
86 | } | ||
87 | |||
88 | @@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset, | ||
89 | case A_GERROR_IRQ_CFG2: | ||
90 | s->gerror_irq_cfg2 = data; | ||
91 | return MEMTX_OK; | ||
92 | + case A_GBPA: | ||
93 | + /* | ||
94 | + * If UPDATE is not set, the write is ignored. This is the only | ||
95 | + * permitted behavior in SMMUv3.2 and later. | ||
96 | + */ | ||
97 | + if (data & R_GBPA_UPDATE_MASK) { | ||
98 | + /* Ignore update bit as write is synchronous. */ | ||
99 | + s->gbpa = data & ~R_GBPA_UPDATE_MASK; | ||
100 | + } | ||
101 | + return MEMTX_OK; | ||
102 | case A_STRTAB_BASE: /* 64b */ | ||
103 | s->strtab_base = deposit64(s->strtab_base, 0, 32, data); | ||
104 | return MEMTX_OK; | ||
105 | @@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset, | ||
106 | case A_STATUSR: | ||
107 | *data = s->statusr; | ||
108 | return MEMTX_OK; | ||
109 | + case A_GBPA: | ||
110 | + *data = s->gbpa; | ||
111 | + return MEMTX_OK; | ||
112 | case A_IRQ_CTRL: | ||
113 | case A_IRQ_CTRL_ACK: | ||
114 | *data = s->irq_ctrl; | ||
115 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3_queue = { | ||
116 | }, | ||
117 | }; | ||
118 | |||
119 | +static bool smmuv3_gbpa_needed(void *opaque) | ||
120 | +{ | 32 | +{ |
121 | + SMMUv3State *s = opaque; | 33 | + /* TODO: FEAT_NV2 adds VNCR */ |
122 | + | 34 | + return (EC_GPC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (s2ptw << 21) |
123 | + /* Only migrate GBPA if it has different reset value. */ | 35 | + | (ind << 20) | (gpcsc << 14) | (cm << 8) | (s1ptw << 7) |
124 | + return s->gbpa != SMMU_GBPA_RESET_VAL; | 36 | + | (wnr << 6) | fsc; |
125 | +} | 37 | +} |
126 | + | 38 | + |
127 | +static const VMStateDescription vmstate_gbpa = { | 39 | static inline uint32_t syn_insn_abort(int same_el, int ea, int s1ptw, int fsc) |
128 | + .name = "smmuv3/gbpa", | 40 | { |
129 | + .version_id = 1, | 41 | return (EC_INSNABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
130 | + .minimum_version_id = 1, | ||
131 | + .needed = smmuv3_gbpa_needed, | ||
132 | + .fields = (VMStateField[]) { | ||
133 | + VMSTATE_UINT32(gbpa, SMMUv3State), | ||
134 | + VMSTATE_END_OF_LIST() | ||
135 | + } | ||
136 | +}; | ||
137 | + | ||
138 | static const VMStateDescription vmstate_smmuv3 = { | ||
139 | .name = "smmuv3", | ||
140 | .version_id = 1, | ||
141 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3 = { | ||
142 | |||
143 | VMSTATE_END_OF_LIST(), | ||
144 | }, | ||
145 | + .subsections = (const VMStateDescription * []) { | ||
146 | + &vmstate_gbpa, | ||
147 | + NULL | ||
148 | + } | ||
149 | }; | ||
150 | |||
151 | static void smmuv3_instance_init(Object *obj) | ||
152 | -- | 42 | -- |
153 | 2.34.1 | 43 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | arm_v7m_mmu_idx_all() and arm_v7m_mmu_idx_for_secstate_and_priv() | 3 | Handle GPC Fault types in arm_deliver_fault, reporting as |
4 | are only used for system emulation in m_helper.c. | 4 | either a GPC exception at EL3, or falling through to insn |
5 | Move the definitions to avoid prototype forward declarations. | 5 | or data aborts at various exception levels. |
6 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230206223502.25122-4-philmd@linaro.org | 9 | Message-id: 20230620124418.805717-19-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/internals.h | 14 -------- | 12 | target/arm/cpu.h | 1 + |
13 | target/arm/m_helper.c | 74 +++++++++++++++++++++--------------------- | 13 | target/arm/internals.h | 27 +++++++++++ |
14 | 2 files changed, 37 insertions(+), 51 deletions(-) | 14 | target/arm/helper.c | 5 ++ |
15 | target/arm/tcg/tlb_helper.c | 96 +++++++++++++++++++++++++++++++++++-- | ||
16 | 4 files changed, 126 insertions(+), 3 deletions(-) | ||
15 | 17 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | ||
24 | #define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ | ||
25 | #define EXCP_VSERR 24 | ||
26 | +#define EXCP_GPC 25 /* v9 Granule Protection Check Fault */ | ||
27 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
28 | |||
29 | #define ARMV7M_EXCP_RESET 1 | ||
16 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 30 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
17 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/internals.h | 32 | --- a/target/arm/internals.h |
19 | +++ b/target/arm/internals.h | 33 | +++ b/target/arm/internals.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx core_to_aa64_mmu_idx(int mmu_idx) | 34 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFaultType { |
21 | 35 | ARMFault_ICacheMaint, | |
22 | int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx); | 36 | ARMFault_QEMU_NSCExec, /* v8M: NS executing in S&NSC memory */ |
23 | 37 | ARMFault_QEMU_SFault, /* v8M: SecureFault INVTRAN, INVEP or AUVIOL */ | |
24 | -/* | 38 | + ARMFault_GPCFOnWalk, |
25 | - * Return the MMU index for a v7M CPU with all relevant information | 39 | + ARMFault_GPCFOnOutput, |
26 | - * manually specified. | 40 | } ARMFaultType; |
27 | - */ | 41 | |
28 | -ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | 42 | +typedef enum ARMGPCF { |
29 | - bool secstate, bool priv, bool negpri); | 43 | + GPCF_None, |
30 | - | 44 | + GPCF_AddressSize, |
31 | -/* | 45 | + GPCF_Walk, |
32 | - * Return the MMU index for a v7M CPU in the specified security and | 46 | + GPCF_EABT, |
33 | - * privilege state. | 47 | + GPCF_Fail, |
34 | - */ | 48 | +} ARMGPCF; |
35 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 49 | + |
36 | - bool secstate, bool priv); | 50 | /** |
37 | - | 51 | * ARMMMUFaultInfo: Information describing an ARM MMU Fault |
38 | /* Return the MMU index for a v7M CPU in the specified security state */ | 52 | * @type: Type of fault |
39 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate); | 53 | + * @gpcf: Subtype of ARMFault_GPCFOn{Walk,Output}. |
40 | 54 | * @level: Table walk level (for translation, access flag and permission faults) | |
41 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 55 | * @domain: Domain of the fault address (for non-LPAE CPUs only) |
42 | index XXXXXXX..XXXXXXX 100644 | 56 | * @s2addr: Address that caused a fault at stage 2 |
43 | --- a/target/arm/m_helper.c | 57 | + * @paddr: physical address that caused a fault for gpc |
44 | +++ b/target/arm/m_helper.c | 58 | + * @paddr_space: physical address space that caused a fault for gpc |
45 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 59 | * @stage2: True if we faulted at stage 2 |
46 | 60 | * @s1ptw: True if we faulted at stage 2 while doing a stage 1 page-table walk | |
47 | #else /* !CONFIG_USER_ONLY */ | 61 | * @s1ns: True if we faulted on a non-secure IPA while in secure state |
48 | 62 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFaultType { | |
49 | +static ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | 63 | typedef struct ARMMMUFaultInfo ARMMMUFaultInfo; |
50 | + bool secstate, bool priv, bool negpri) | 64 | struct ARMMMUFaultInfo { |
65 | ARMFaultType type; | ||
66 | + ARMGPCF gpcf; | ||
67 | target_ulong s2addr; | ||
68 | + target_ulong paddr; | ||
69 | + ARMSecuritySpace paddr_space; | ||
70 | int level; | ||
71 | int domain; | ||
72 | bool stage2; | ||
73 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t arm_fi_to_lfsc(ARMMMUFaultInfo *fi) | ||
74 | case ARMFault_Exclusive: | ||
75 | fsc = 0x35; | ||
76 | break; | ||
77 | + case ARMFault_GPCFOnWalk: | ||
78 | + assert(fi->level >= -1 && fi->level <= 3); | ||
79 | + if (fi->level < 0) { | ||
80 | + fsc = 0b100011; | ||
81 | + } else { | ||
82 | + fsc = 0b100100 | fi->level; | ||
83 | + } | ||
84 | + break; | ||
85 | + case ARMFault_GPCFOnOutput: | ||
86 | + fsc = 0b101000; | ||
87 | + break; | ||
88 | default: | ||
89 | /* Other faults can't occur in a context that requires a | ||
90 | * long-format status code. | ||
91 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/target/arm/helper.c | ||
94 | +++ b/target/arm/helper.c | ||
95 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs) | ||
96 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
97 | [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", | ||
98 | [EXCP_VSERR] = "Virtual SERR", | ||
99 | + [EXCP_GPC] = "Granule Protection Check", | ||
100 | }; | ||
101 | |||
102 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
103 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
104 | } | ||
105 | |||
106 | switch (cs->exception_index) { | ||
107 | + case EXCP_GPC: | ||
108 | + qemu_log_mask(CPU_LOG_INT, "...with MFAR 0x%" PRIx64 "\n", | ||
109 | + env->cp15.mfar_el3); | ||
110 | + /* fall through */ | ||
111 | case EXCP_PREFETCH_ABORT: | ||
112 | case EXCP_DATA_ABORT: | ||
113 | /* | ||
114 | diff --git a/target/arm/tcg/tlb_helper.c b/target/arm/tcg/tlb_helper.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/tcg/tlb_helper.c | ||
117 | +++ b/target/arm/tcg/tlb_helper.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static uint32_t compute_fsr_fsc(CPUARMState *env, ARMMMUFaultInfo *fi, | ||
119 | return fsr; | ||
120 | } | ||
121 | |||
122 | +static bool report_as_gpc_exception(ARMCPU *cpu, int current_el, | ||
123 | + ARMMMUFaultInfo *fi) | ||
51 | +{ | 124 | +{ |
52 | + ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | 125 | + bool ret; |
53 | + | 126 | + |
54 | + if (priv) { | 127 | + switch (fi->gpcf) { |
55 | + mmu_idx |= ARM_MMU_IDX_M_PRIV; | 128 | + case GPCF_None: |
56 | + } | 129 | + return false; |
57 | + | 130 | + case GPCF_AddressSize: |
58 | + if (negpri) { | 131 | + case GPCF_Walk: |
59 | + mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | 132 | + case GPCF_EABT: |
60 | + } | 133 | + /* R_PYTGX: GPT faults are reported as GPC. */ |
61 | + | 134 | + ret = true; |
62 | + if (secstate) { | 135 | + break; |
63 | + mmu_idx |= ARM_MMU_IDX_M_S; | 136 | + case GPCF_Fail: |
64 | + } | 137 | + /* |
65 | + | 138 | + * R_BLYPM: A GPF at EL3 is reported as insn or data abort. |
66 | + return mmu_idx; | 139 | + * R_VBZMW, R_LXHQR: A GPF at EL[0-2] is reported as a GPC |
140 | + * if SCR_EL3.GPF is set, otherwise an insn or data abort. | ||
141 | + */ | ||
142 | + ret = (cpu->env.cp15.scr_el3 & SCR_GPF) && current_el != 3; | ||
143 | + break; | ||
144 | + default: | ||
145 | + g_assert_not_reached(); | ||
146 | + } | ||
147 | + | ||
148 | + assert(cpu_isar_feature(aa64_rme, cpu)); | ||
149 | + assert(fi->type == ARMFault_GPCFOnWalk || | ||
150 | + fi->type == ARMFault_GPCFOnOutput); | ||
151 | + if (fi->gpcf == GPCF_AddressSize) { | ||
152 | + assert(fi->level == 0); | ||
153 | + } else { | ||
154 | + assert(fi->level >= 0 && fi->level <= 1); | ||
155 | + } | ||
156 | + | ||
157 | + return ret; | ||
67 | +} | 158 | +} |
68 | + | 159 | + |
69 | +static ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 160 | +static unsigned encode_gpcsc(ARMMMUFaultInfo *fi) |
70 | + bool secstate, bool priv) | ||
71 | +{ | 161 | +{ |
72 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); | 162 | + static uint8_t const gpcsc[] = { |
73 | + | 163 | + [GPCF_AddressSize] = 0b000000, |
74 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | 164 | + [GPCF_Walk] = 0b000100, |
165 | + [GPCF_Fail] = 0b001100, | ||
166 | + [GPCF_EABT] = 0b010100, | ||
167 | + }; | ||
168 | + | ||
169 | + /* Note that we've validated fi->gpcf and fi->level above. */ | ||
170 | + return gpcsc[fi->gpcf] | fi->level; | ||
75 | +} | 171 | +} |
76 | + | 172 | + |
77 | +/* Return the MMU index for a v7M CPU in the specified security state */ | 173 | static G_NORETURN |
78 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 174 | void arm_deliver_fault(ARMCPU *cpu, vaddr addr, |
79 | +{ | 175 | MMUAccessType access_type, |
80 | + bool priv = arm_v7m_is_handler_mode(env) || | 176 | int mmu_idx, ARMMMUFaultInfo *fi) |
81 | + !(env->v7m.control[secstate] & 1); | 177 | { |
82 | + | 178 | CPUARMState *env = &cpu->env; |
83 | + return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | 179 | - int target_el; |
84 | +} | 180 | + int target_el = exception_target_el(env); |
85 | + | 181 | + int current_el = arm_current_el(env); |
86 | /* | 182 | bool same_el; |
87 | * What kind of stack write are we doing? This affects how exceptions | 183 | uint32_t syn, exc, fsr, fsc; |
88 | * generated during the stacking are treated. | 184 | |
89 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 185 | - target_el = exception_target_el(env); |
90 | return tt_resp; | 186 | + if (report_as_gpc_exception(cpu, current_el, fi)) { |
91 | } | 187 | + target_el = 3; |
92 | 188 | + | |
93 | -ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | 189 | + fsr = compute_fsr_fsc(env, fi, target_el, mmu_idx, &fsc); |
94 | - bool secstate, bool priv, bool negpri) | 190 | + |
95 | -{ | 191 | + syn = syn_gpc(fi->stage2 && fi->type == ARMFault_GPCFOnWalk, |
96 | - ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | 192 | + access_type == MMU_INST_FETCH, |
97 | - | 193 | + encode_gpcsc(fi), 0, fi->s1ptw, |
98 | - if (priv) { | 194 | + access_type == MMU_DATA_STORE, fsc); |
99 | - mmu_idx |= ARM_MMU_IDX_M_PRIV; | 195 | + |
100 | - } | 196 | + env->cp15.mfar_el3 = fi->paddr; |
101 | - | 197 | + switch (fi->paddr_space) { |
102 | - if (negpri) { | 198 | + case ARMSS_Secure: |
103 | - mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | 199 | + break; |
104 | - } | 200 | + case ARMSS_NonSecure: |
105 | - | 201 | + env->cp15.mfar_el3 |= R_MFAR_NS_MASK; |
106 | - if (secstate) { | 202 | + break; |
107 | - mmu_idx |= ARM_MMU_IDX_M_S; | 203 | + case ARMSS_Root: |
108 | - } | 204 | + env->cp15.mfar_el3 |= R_MFAR_NSE_MASK; |
109 | - | 205 | + break; |
110 | - return mmu_idx; | 206 | + case ARMSS_Realm: |
111 | -} | 207 | + env->cp15.mfar_el3 |= R_MFAR_NSE_MASK | R_MFAR_NS_MASK; |
112 | - | 208 | + break; |
113 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 209 | + default: |
114 | - bool secstate, bool priv) | 210 | + g_assert_not_reached(); |
115 | -{ | 211 | + } |
116 | - bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); | 212 | + |
117 | - | 213 | + exc = EXCP_GPC; |
118 | - return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | 214 | + goto do_raise; |
119 | -} | 215 | + } |
120 | - | 216 | + |
121 | -/* Return the MMU index for a v7M CPU in the specified security state */ | 217 | + /* If SCR_EL3.GPF is unset, GPF may still be routed to EL2. */ |
122 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 218 | + if (fi->gpcf == GPCF_Fail && target_el < 2) { |
123 | -{ | 219 | + if (arm_hcr_el2_eff(env) & HCR_GPF) { |
124 | - bool priv = arm_v7m_is_handler_mode(env) || | 220 | + target_el = 2; |
125 | - !(env->v7m.control[secstate] & 1); | 221 | + } |
126 | - | 222 | + } |
127 | - return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | 223 | + |
128 | -} | 224 | if (fi->stage2) { |
129 | - | 225 | target_el = 2; |
130 | #endif /* !CONFIG_USER_ONLY */ | 226 | env->cp15.hpfar_el2 = extract64(fi->s2addr, 12, 47) << 4; |
227 | @@ -XXX,XX +XXX,XX @@ void arm_deliver_fault(ARMCPU *cpu, vaddr addr, | ||
228 | env->cp15.hpfar_el2 |= HPFAR_NS; | ||
229 | } | ||
230 | } | ||
231 | - same_el = (arm_current_el(env) == target_el); | ||
232 | |||
233 | + same_el = current_el == target_el; | ||
234 | fsr = compute_fsr_fsc(env, fi, target_el, mmu_idx, &fsc); | ||
235 | |||
236 | if (access_type == MMU_INST_FETCH) { | ||
237 | @@ -XXX,XX +XXX,XX @@ void arm_deliver_fault(ARMCPU *cpu, vaddr addr, | ||
238 | exc = EXCP_DATA_ABORT; | ||
239 | } | ||
240 | |||
241 | + do_raise: | ||
242 | env->exception.vaddress = addr; | ||
243 | env->exception.fsr = fsr; | ||
244 | raise_exception(env, exc, syn, target_el); | ||
131 | -- | 245 | -- |
132 | 2.34.1 | 246 | 2.34.1 |
133 | |||
134 | diff view generated by jsdifflib |
1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Addresses targeting the second translation table (TTB1) in the SMMU have | 3 | Place the check at the end of get_phys_addr_with_struct, |
4 | all upper bits set (except for the top byte when TBI is enabled). Fix | 4 | so that we check all physical results. |
5 | the TTB1 check. | ||
6 | 5 | ||
7 | Reported-by: Ola Hugosson <ola.hugosson@arm.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20230620124418.805717-20-richard.henderson@linaro.org |
10 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
11 | Message-id: 20230214171921.1917916-3-jean-philippe@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | hw/arm/smmu-common.c | 2 +- | 11 | target/arm/ptw.c | 249 +++++++++++++++++++++++++++++++++++++++++++---- |
15 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 232 insertions(+), 17 deletions(-) |
16 | 13 | ||
17 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/smmu-common.c | 16 | --- a/target/arm/ptw.c |
20 | +++ b/hw/arm/smmu-common.c | 17 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova) | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
22 | /* there is a ttbr0 region and we are in it (high bits all zero) */ | 19 | void *out_host; |
23 | return &cfg->tt[0]; | 20 | } S1Translate; |
24 | } else if (cfg->tt[1].tsz && | 21 | |
25 | - !extract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte)) { | 22 | -static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
26 | + sextract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte) == -1) { | 23 | - target_ulong address, |
27 | /* there is a ttbr1 region and we are in it (high bits all one) */ | 24 | - MMUAccessType access_type, |
28 | return &cfg->tt[1]; | 25 | - GetPhysAddrResult *result, |
29 | } else if (!cfg->tt[0].tsz) { | 26 | - ARMMMUFaultInfo *fi); |
27 | +static bool get_phys_addr_nogpc(CPUARMState *env, S1Translate *ptw, | ||
28 | + target_ulong address, | ||
29 | + MMUAccessType access_type, | ||
30 | + GetPhysAddrResult *result, | ||
31 | + ARMMMUFaultInfo *fi); | ||
32 | + | ||
33 | +static bool get_phys_addr_gpc(CPUARMState *env, S1Translate *ptw, | ||
34 | + target_ulong address, | ||
35 | + MMUAccessType access_type, | ||
36 | + GetPhysAddrResult *result, | ||
37 | + ARMMMUFaultInfo *fi); | ||
38 | |||
39 | /* This mapping is common between ID_AA64MMFR0.PARANGE and TCR_ELx.{I}PS. */ | ||
40 | static const uint8_t pamax_map[] = { | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool regime_translation_disabled(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
42 | return (regime_sctlr(env, mmu_idx) & SCTLR_M) == 0; | ||
43 | } | ||
44 | |||
45 | +static bool granule_protection_check(CPUARMState *env, uint64_t paddress, | ||
46 | + ARMSecuritySpace pspace, | ||
47 | + ARMMMUFaultInfo *fi) | ||
48 | +{ | ||
49 | + MemTxAttrs attrs = { | ||
50 | + .secure = true, | ||
51 | + .space = ARMSS_Root, | ||
52 | + }; | ||
53 | + ARMCPU *cpu = env_archcpu(env); | ||
54 | + uint64_t gpccr = env->cp15.gpccr_el3; | ||
55 | + unsigned pps, pgs, l0gptsz, level = 0; | ||
56 | + uint64_t tableaddr, pps_mask, align, entry, index; | ||
57 | + AddressSpace *as; | ||
58 | + MemTxResult result; | ||
59 | + int gpi; | ||
60 | + | ||
61 | + if (!FIELD_EX64(gpccr, GPCCR, GPC)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + /* | ||
66 | + * GPC Priority 1 (R_GMGRR): | ||
67 | + * R_JWCSM: If the configuration of GPCCR_EL3 is invalid, | ||
68 | + * the access fails as GPT walk fault at level 0. | ||
69 | + */ | ||
70 | + | ||
71 | + /* | ||
72 | + * Configuration of PPS to a value exceeding the implemented | ||
73 | + * physical address size is invalid. | ||
74 | + */ | ||
75 | + pps = FIELD_EX64(gpccr, GPCCR, PPS); | ||
76 | + if (pps > FIELD_EX64(cpu->isar.id_aa64mmfr0, ID_AA64MMFR0, PARANGE)) { | ||
77 | + goto fault_walk; | ||
78 | + } | ||
79 | + pps = pamax_map[pps]; | ||
80 | + pps_mask = MAKE_64BIT_MASK(0, pps); | ||
81 | + | ||
82 | + switch (FIELD_EX64(gpccr, GPCCR, SH)) { | ||
83 | + case 0b10: /* outer shareable */ | ||
84 | + break; | ||
85 | + case 0b00: /* non-shareable */ | ||
86 | + case 0b11: /* inner shareable */ | ||
87 | + /* Inner and Outer non-cacheable requires Outer shareable. */ | ||
88 | + if (FIELD_EX64(gpccr, GPCCR, ORGN) == 0 && | ||
89 | + FIELD_EX64(gpccr, GPCCR, IRGN) == 0) { | ||
90 | + goto fault_walk; | ||
91 | + } | ||
92 | + break; | ||
93 | + default: /* reserved */ | ||
94 | + goto fault_walk; | ||
95 | + } | ||
96 | + | ||
97 | + switch (FIELD_EX64(gpccr, GPCCR, PGS)) { | ||
98 | + case 0b00: /* 4KB */ | ||
99 | + pgs = 12; | ||
100 | + break; | ||
101 | + case 0b01: /* 64KB */ | ||
102 | + pgs = 16; | ||
103 | + break; | ||
104 | + case 0b10: /* 16KB */ | ||
105 | + pgs = 14; | ||
106 | + break; | ||
107 | + default: /* reserved */ | ||
108 | + goto fault_walk; | ||
109 | + } | ||
110 | + | ||
111 | + /* Note this field is read-only and fixed at reset. */ | ||
112 | + l0gptsz = 30 + FIELD_EX64(gpccr, GPCCR, L0GPTSZ); | ||
113 | + | ||
114 | + /* | ||
115 | + * GPC Priority 2: Secure, Realm or Root address exceeds PPS. | ||
116 | + * R_CPDSB: A NonSecure physical address input exceeding PPS | ||
117 | + * does not experience any fault. | ||
118 | + */ | ||
119 | + if (paddress & ~pps_mask) { | ||
120 | + if (pspace == ARMSS_NonSecure) { | ||
121 | + return true; | ||
122 | + } | ||
123 | + goto fault_size; | ||
124 | + } | ||
125 | + | ||
126 | + /* GPC Priority 3: the base address of GPTBR_EL3 exceeds PPS. */ | ||
127 | + tableaddr = env->cp15.gptbr_el3 << 12; | ||
128 | + if (tableaddr & ~pps_mask) { | ||
129 | + goto fault_size; | ||
130 | + } | ||
131 | + | ||
132 | + /* | ||
133 | + * BADDR is aligned per a function of PPS and L0GPTSZ. | ||
134 | + * These bits of GPTBR_EL3 are RES0, but are not a configuration error, | ||
135 | + * unlike the RES0 bits of the GPT entries (R_XNKFZ). | ||
136 | + */ | ||
137 | + align = MAX(pps - l0gptsz + 3, 12); | ||
138 | + align = MAKE_64BIT_MASK(0, align); | ||
139 | + tableaddr &= ~align; | ||
140 | + | ||
141 | + as = arm_addressspace(env_cpu(env), attrs); | ||
142 | + | ||
143 | + /* Level 0 lookup. */ | ||
144 | + index = extract64(paddress, l0gptsz, pps - l0gptsz); | ||
145 | + tableaddr += index * 8; | ||
146 | + entry = address_space_ldq_le(as, tableaddr, attrs, &result); | ||
147 | + if (result != MEMTX_OK) { | ||
148 | + goto fault_eabt; | ||
149 | + } | ||
150 | + | ||
151 | + switch (extract32(entry, 0, 4)) { | ||
152 | + case 1: /* block descriptor */ | ||
153 | + if (entry >> 8) { | ||
154 | + goto fault_walk; /* RES0 bits not 0 */ | ||
155 | + } | ||
156 | + gpi = extract32(entry, 4, 4); | ||
157 | + goto found; | ||
158 | + case 3: /* table descriptor */ | ||
159 | + tableaddr = entry & ~0xf; | ||
160 | + align = MAX(l0gptsz - pgs - 1, 12); | ||
161 | + align = MAKE_64BIT_MASK(0, align); | ||
162 | + if (tableaddr & (~pps_mask | align)) { | ||
163 | + goto fault_walk; /* RES0 bits not 0 */ | ||
164 | + } | ||
165 | + break; | ||
166 | + default: /* invalid */ | ||
167 | + goto fault_walk; | ||
168 | + } | ||
169 | + | ||
170 | + /* Level 1 lookup */ | ||
171 | + level = 1; | ||
172 | + index = extract64(paddress, pgs + 4, l0gptsz - pgs - 4); | ||
173 | + tableaddr += index * 8; | ||
174 | + entry = address_space_ldq_le(as, tableaddr, attrs, &result); | ||
175 | + if (result != MEMTX_OK) { | ||
176 | + goto fault_eabt; | ||
177 | + } | ||
178 | + | ||
179 | + switch (extract32(entry, 0, 4)) { | ||
180 | + case 1: /* contiguous descriptor */ | ||
181 | + if (entry >> 10) { | ||
182 | + goto fault_walk; /* RES0 bits not 0 */ | ||
183 | + } | ||
184 | + /* | ||
185 | + * Because the softmmu tlb only works on units of TARGET_PAGE_SIZE, | ||
186 | + * and because we cannot invalidate by pa, and thus will always | ||
187 | + * flush entire tlbs, we don't actually care about the range here | ||
188 | + * and can simply extract the GPI as the result. | ||
189 | + */ | ||
190 | + if (extract32(entry, 8, 2) == 0) { | ||
191 | + goto fault_walk; /* reserved contig */ | ||
192 | + } | ||
193 | + gpi = extract32(entry, 4, 4); | ||
194 | + break; | ||
195 | + default: | ||
196 | + index = extract64(paddress, pgs, 4); | ||
197 | + gpi = extract64(entry, index * 4, 4); | ||
198 | + break; | ||
199 | + } | ||
200 | + | ||
201 | + found: | ||
202 | + switch (gpi) { | ||
203 | + case 0b0000: /* no access */ | ||
204 | + break; | ||
205 | + case 0b1111: /* all access */ | ||
206 | + return true; | ||
207 | + case 0b1000: | ||
208 | + case 0b1001: | ||
209 | + case 0b1010: | ||
210 | + case 0b1011: | ||
211 | + if (pspace == (gpi & 3)) { | ||
212 | + return true; | ||
213 | + } | ||
214 | + break; | ||
215 | + default: | ||
216 | + goto fault_walk; /* reserved */ | ||
217 | + } | ||
218 | + | ||
219 | + fi->gpcf = GPCF_Fail; | ||
220 | + goto fault_common; | ||
221 | + fault_eabt: | ||
222 | + fi->gpcf = GPCF_EABT; | ||
223 | + goto fault_common; | ||
224 | + fault_size: | ||
225 | + fi->gpcf = GPCF_AddressSize; | ||
226 | + goto fault_common; | ||
227 | + fault_walk: | ||
228 | + fi->gpcf = GPCF_Walk; | ||
229 | + fault_common: | ||
230 | + fi->level = level; | ||
231 | + fi->paddr = paddress; | ||
232 | + fi->paddr_space = pspace; | ||
233 | + return false; | ||
234 | +} | ||
235 | + | ||
236 | static bool S2_attrs_are_device(uint64_t hcr, uint8_t attrs) | ||
237 | { | ||
238 | /* | ||
239 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
240 | }; | ||
241 | GetPhysAddrResult s2 = { }; | ||
242 | |||
243 | - if (get_phys_addr_with_struct(env, &s2ptw, addr, | ||
244 | - MMU_DATA_LOAD, &s2, fi)) { | ||
245 | + if (get_phys_addr_gpc(env, &s2ptw, addr, MMU_DATA_LOAD, &s2, fi)) { | ||
246 | goto fail; | ||
247 | } | ||
248 | + | ||
249 | ptw->out_phys = s2.f.phys_addr; | ||
250 | pte_attrs = s2.cacheattrs.attrs; | ||
251 | ptw->out_host = NULL; | ||
252 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
253 | |||
254 | fail: | ||
255 | assert(fi->type != ARMFault_None); | ||
256 | + if (fi->type == ARMFault_GPCFOnOutput) { | ||
257 | + fi->type = ARMFault_GPCFOnWalk; | ||
258 | + } | ||
259 | fi->s2addr = addr; | ||
260 | fi->stage2 = true; | ||
261 | fi->s1ptw = true; | ||
262 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_disabled(CPUARMState *env, target_ulong address, | ||
263 | ARMMMUFaultInfo *fi) | ||
264 | { | ||
265 | uint8_t memattr = 0x00; /* Device nGnRnE */ | ||
266 | - uint8_t shareability = 0; /* non-sharable */ | ||
267 | + uint8_t shareability = 0; /* non-shareable */ | ||
268 | int r_el; | ||
269 | |||
270 | switch (mmu_idx) { | ||
271 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_disabled(CPUARMState *env, target_ulong address, | ||
272 | } else { | ||
273 | memattr = 0x44; /* Normal, NC, No */ | ||
274 | } | ||
275 | - shareability = 2; /* outer sharable */ | ||
276 | + shareability = 2; /* outer shareable */ | ||
277 | } | ||
278 | result->cacheattrs.is_s2_format = false; | ||
279 | break; | ||
280 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
281 | ARMSecuritySpace ipa_space; | ||
282 | uint64_t hcr; | ||
283 | |||
284 | - ret = get_phys_addr_with_struct(env, ptw, address, access_type, result, fi); | ||
285 | + ret = get_phys_addr_nogpc(env, ptw, address, access_type, result, fi); | ||
286 | |||
287 | /* If S1 fails, return early. */ | ||
288 | if (ret) { | ||
289 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
290 | cacheattrs1 = result->cacheattrs; | ||
291 | memset(result, 0, sizeof(*result)); | ||
292 | |||
293 | - ret = get_phys_addr_with_struct(env, ptw, ipa, access_type, result, fi); | ||
294 | + ret = get_phys_addr_nogpc(env, ptw, ipa, access_type, result, fi); | ||
295 | fi->s2addr = ipa; | ||
296 | |||
297 | /* Combine the S1 and S2 perms. */ | ||
298 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
299 | return false; | ||
300 | } | ||
301 | |||
302 | -static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
303 | +static bool get_phys_addr_nogpc(CPUARMState *env, S1Translate *ptw, | ||
304 | target_ulong address, | ||
305 | MMUAccessType access_type, | ||
306 | GetPhysAddrResult *result, | ||
307 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
308 | } | ||
309 | } | ||
310 | |||
311 | +static bool get_phys_addr_gpc(CPUARMState *env, S1Translate *ptw, | ||
312 | + target_ulong address, | ||
313 | + MMUAccessType access_type, | ||
314 | + GetPhysAddrResult *result, | ||
315 | + ARMMMUFaultInfo *fi) | ||
316 | +{ | ||
317 | + if (get_phys_addr_nogpc(env, ptw, address, access_type, result, fi)) { | ||
318 | + return true; | ||
319 | + } | ||
320 | + if (!granule_protection_check(env, result->f.phys_addr, | ||
321 | + result->f.attrs.space, fi)) { | ||
322 | + fi->type = ARMFault_GPCFOnOutput; | ||
323 | + return true; | ||
324 | + } | ||
325 | + return false; | ||
326 | +} | ||
327 | + | ||
328 | bool get_phys_addr_with_secure(CPUARMState *env, target_ulong address, | ||
329 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
330 | bool is_secure, GetPhysAddrResult *result, | ||
331 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr_with_secure(CPUARMState *env, target_ulong address, | ||
332 | .in_secure = is_secure, | ||
333 | .in_space = arm_secure_to_space(is_secure), | ||
334 | }; | ||
335 | - return get_phys_addr_with_struct(env, &ptw, address, access_type, | ||
336 | - result, fi); | ||
337 | + return get_phys_addr_gpc(env, &ptw, address, access_type, result, fi); | ||
338 | } | ||
339 | |||
340 | bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
341 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
342 | |||
343 | ptw.in_space = ss; | ||
344 | ptw.in_secure = arm_space_is_secure(ss); | ||
345 | - return get_phys_addr_with_struct(env, &ptw, address, access_type, | ||
346 | - result, fi); | ||
347 | + return get_phys_addr_gpc(env, &ptw, address, access_type, result, fi); | ||
348 | } | ||
349 | |||
350 | hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
351 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
352 | ARMMMUFaultInfo fi = {}; | ||
353 | bool ret; | ||
354 | |||
355 | - ret = get_phys_addr_with_struct(env, &ptw, addr, MMU_DATA_LOAD, &res, &fi); | ||
356 | + ret = get_phys_addr_gpc(env, &ptw, addr, MMU_DATA_LOAD, &res, &fi); | ||
357 | *attrs = res.f.attrs; | ||
358 | |||
359 | if (ret) { | ||
30 | -- | 360 | -- |
31 | 2.34.1 | 361 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Nuvoton's PSPI is a general purpose SPI module which enables | 3 | Add an x-rme cpu property to enable FEAT_RME. |
4 | connections to SPI-based peripheral devices. | 4 | Add an x-l0gptsz property to set GPCCR_EL3.L0GPTSZ, |
5 | for testing various possible configurations. | ||
5 | 6 | ||
6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | 7 | We're not currently completely sure whether FEAT_RME will |
7 | Reviewed-by: Chris Rauer <crauer@google.com> | 8 | be OK to enable purely as a CPU-level property, or if it will |
8 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> | 9 | need board co-operation, so we're making these experimental |
9 | Message-id: 20230208235433.3989937-3-wuhaotsh@google.com | 10 | x- properties, so that the people developing the system |
11 | level software for RME can try to start using this and let | ||
12 | us know how it goes. The command line syntax for enabling | ||
13 | this will change in future, without backwards-compatibility. | ||
14 | |||
15 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20230620124418.805717-21-richard.henderson@linaro.org | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 19 | --- |
12 | MAINTAINERS | 6 +- | 20 | target/arm/tcg/cpu64.c | 53 ++++++++++++++++++++++++++++++++++++++++++ |
13 | include/hw/ssi/npcm_pspi.h | 53 +++++++++ | 21 | 1 file changed, 53 insertions(+) |
14 | hw/ssi/npcm_pspi.c | 221 +++++++++++++++++++++++++++++++++++++ | ||
15 | hw/ssi/meson.build | 2 +- | ||
16 | hw/ssi/trace-events | 5 + | ||
17 | 5 files changed, 283 insertions(+), 4 deletions(-) | ||
18 | create mode 100644 include/hw/ssi/npcm_pspi.h | ||
19 | create mode 100644 hw/ssi/npcm_pspi.c | ||
20 | 22 | ||
21 | diff --git a/MAINTAINERS b/MAINTAINERS | 23 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
22 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/MAINTAINERS | 25 | --- a/target/arm/tcg/cpu64.c |
24 | +++ b/MAINTAINERS | 26 | +++ b/target/arm/tcg/cpu64.c |
25 | @@ -XXX,XX +XXX,XX @@ M: Tyrone Ting <kfting@nuvoton.com> | 27 | @@ -XXX,XX +XXX,XX @@ static void cpu_max_set_sve_max_vq(Object *obj, Visitor *v, const char *name, |
26 | M: Hao Wu <wuhaotsh@google.com> | 28 | cpu->sve_max_vq = max_vq; |
27 | L: qemu-arm@nongnu.org | 29 | } |
28 | S: Supported | 30 | |
29 | -F: hw/*/npcm7xx* | 31 | +static bool cpu_arm_get_rme(Object *obj, Error **errp) |
30 | -F: include/hw/*/npcm7xx* | ||
31 | -F: tests/qtest/npcm7xx* | ||
32 | +F: hw/*/npcm* | ||
33 | +F: include/hw/*/npcm* | ||
34 | +F: tests/qtest/npcm* | ||
35 | F: pc-bios/npcm7xx_bootrom.bin | ||
36 | F: roms/vbootrom | ||
37 | F: docs/system/arm/nuvoton.rst | ||
38 | diff --git a/include/hw/ssi/npcm_pspi.h b/include/hw/ssi/npcm_pspi.h | ||
39 | new file mode 100644 | ||
40 | index XXXXXXX..XXXXXXX | ||
41 | --- /dev/null | ||
42 | +++ b/include/hw/ssi/npcm_pspi.h | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | +/* | ||
45 | + * Nuvoton Peripheral SPI Module | ||
46 | + * | ||
47 | + * Copyright 2023 Google LLC | ||
48 | + * | ||
49 | + * This program is free software; you can redistribute it and/or modify it | ||
50 | + * under the terms of the GNU General Public License as published by the | ||
51 | + * Free Software Foundation; either version 2 of the License, or | ||
52 | + * (at your option) any later version. | ||
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
55 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
56 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
57 | + * for more details. | ||
58 | + */ | ||
59 | +#ifndef NPCM_PSPI_H | ||
60 | +#define NPCM_PSPI_H | ||
61 | + | ||
62 | +#include "hw/ssi/ssi.h" | ||
63 | +#include "hw/sysbus.h" | ||
64 | + | ||
65 | +/* | ||
66 | + * Number of registers in our device state structure. Don't change this without | ||
67 | + * incrementing the version_id in the vmstate. | ||
68 | + */ | ||
69 | +#define NPCM_PSPI_NR_REGS 3 | ||
70 | + | ||
71 | +/** | ||
72 | + * NPCMPSPIState - Device state for one Flash Interface Unit. | ||
73 | + * @parent: System bus device. | ||
74 | + * @mmio: Memory region for register access. | ||
75 | + * @spi: The SPI bus mastered by this controller. | ||
76 | + * @regs: Register contents. | ||
77 | + * @irq: The interrupt request queue for this module. | ||
78 | + * | ||
79 | + * Each PSPI has a shared bank of registers, and controls up to four chip | ||
80 | + * selects. Each chip select has a dedicated memory region which may be used to | ||
81 | + * read and write the flash connected to that chip select as if it were memory. | ||
82 | + */ | ||
83 | +typedef struct NPCMPSPIState { | ||
84 | + SysBusDevice parent; | ||
85 | + | ||
86 | + MemoryRegion mmio; | ||
87 | + | ||
88 | + SSIBus *spi; | ||
89 | + uint16_t regs[NPCM_PSPI_NR_REGS]; | ||
90 | + qemu_irq irq; | ||
91 | +} NPCMPSPIState; | ||
92 | + | ||
93 | +#define TYPE_NPCM_PSPI "npcm-pspi" | ||
94 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCMPSPIState, NPCM_PSPI) | ||
95 | + | ||
96 | +#endif /* NPCM_PSPI_H */ | ||
97 | diff --git a/hw/ssi/npcm_pspi.c b/hw/ssi/npcm_pspi.c | ||
98 | new file mode 100644 | ||
99 | index XXXXXXX..XXXXXXX | ||
100 | --- /dev/null | ||
101 | +++ b/hw/ssi/npcm_pspi.c | ||
102 | @@ -XXX,XX +XXX,XX @@ | ||
103 | +/* | ||
104 | + * Nuvoton NPCM Peripheral SPI Module (PSPI) | ||
105 | + * | ||
106 | + * Copyright 2023 Google LLC | ||
107 | + * | ||
108 | + * This program is free software; you can redistribute it and/or modify it | ||
109 | + * under the terms of the GNU General Public License as published by the | ||
110 | + * Free Software Foundation; either version 2 of the License, or | ||
111 | + * (at your option) any later version. | ||
112 | + * | ||
113 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
114 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
115 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
116 | + * for more details. | ||
117 | + */ | ||
118 | + | ||
119 | +#include "qemu/osdep.h" | ||
120 | + | ||
121 | +#include "hw/irq.h" | ||
122 | +#include "hw/registerfields.h" | ||
123 | +#include "hw/ssi/npcm_pspi.h" | ||
124 | +#include "migration/vmstate.h" | ||
125 | +#include "qapi/error.h" | ||
126 | +#include "qemu/error-report.h" | ||
127 | +#include "qemu/log.h" | ||
128 | +#include "qemu/module.h" | ||
129 | +#include "qemu/units.h" | ||
130 | + | ||
131 | +#include "trace.h" | ||
132 | + | ||
133 | +REG16(PSPI_DATA, 0x0) | ||
134 | +REG16(PSPI_CTL1, 0x2) | ||
135 | + FIELD(PSPI_CTL1, SPIEN, 0, 1) | ||
136 | + FIELD(PSPI_CTL1, MOD, 2, 1) | ||
137 | + FIELD(PSPI_CTL1, EIR, 5, 1) | ||
138 | + FIELD(PSPI_CTL1, EIW, 6, 1) | ||
139 | + FIELD(PSPI_CTL1, SCM, 7, 1) | ||
140 | + FIELD(PSPI_CTL1, SCIDL, 8, 1) | ||
141 | + FIELD(PSPI_CTL1, SCDV, 9, 7) | ||
142 | +REG16(PSPI_STAT, 0x4) | ||
143 | + FIELD(PSPI_STAT, BSY, 0, 1) | ||
144 | + FIELD(PSPI_STAT, RBF, 1, 1) | ||
145 | + | ||
146 | +static void npcm_pspi_update_irq(NPCMPSPIState *s) | ||
147 | +{ | 32 | +{ |
148 | + int level = 0; | 33 | + ARMCPU *cpu = ARM_CPU(obj); |
149 | + | 34 | + return cpu_isar_feature(aa64_rme, cpu); |
150 | + /* Only fire IRQ when the module is enabled. */ | ||
151 | + if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, SPIEN)) { | ||
152 | + /* Update interrupt as BSY is cleared. */ | ||
153 | + if ((!FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, BSY)) && | ||
154 | + FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIW)) { | ||
155 | + level = 1; | ||
156 | + } | ||
157 | + | ||
158 | + /* Update interrupt as RBF is set. */ | ||
159 | + if (FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, RBF) && | ||
160 | + FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIR)) { | ||
161 | + level = 1; | ||
162 | + } | ||
163 | + } | ||
164 | + qemu_set_irq(s->irq, level); | ||
165 | +} | 35 | +} |
166 | + | 36 | + |
167 | +static uint16_t npcm_pspi_read_data(NPCMPSPIState *s) | 37 | +static void cpu_arm_set_rme(Object *obj, bool value, Error **errp) |
168 | +{ | 38 | +{ |
169 | + uint16_t value = s->regs[R_PSPI_DATA]; | 39 | + ARMCPU *cpu = ARM_CPU(obj); |
40 | + uint64_t t; | ||
170 | + | 41 | + |
171 | + /* Clear stat bits as the value are read out. */ | 42 | + t = cpu->isar.id_aa64pfr0; |
172 | + s->regs[R_PSPI_STAT] = 0; | 43 | + t = FIELD_DP64(t, ID_AA64PFR0, RME, value); |
173 | + | 44 | + cpu->isar.id_aa64pfr0 = t; |
174 | + return value; | ||
175 | +} | 45 | +} |
176 | + | 46 | + |
177 | +static void npcm_pspi_write_data(NPCMPSPIState *s, uint16_t data) | 47 | +static void cpu_max_set_l0gptsz(Object *obj, Visitor *v, const char *name, |
48 | + void *opaque, Error **errp) | ||
178 | +{ | 49 | +{ |
179 | + uint16_t value = 0; | 50 | + ARMCPU *cpu = ARM_CPU(obj); |
51 | + uint32_t value; | ||
180 | + | 52 | + |
181 | + if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, MOD)) { | 53 | + if (!visit_type_uint32(v, name, &value, errp)) { |
182 | + value = ssi_transfer(s->spi, extract16(data, 8, 8)) << 8; | 54 | + return; |
183 | + } | 55 | + } |
184 | + value |= ssi_transfer(s->spi, extract16(data, 0, 8)); | ||
185 | + s->regs[R_PSPI_DATA] = value; | ||
186 | + | 56 | + |
187 | + /* Mark data as available */ | 57 | + /* Encode the value for the GPCCR_EL3 field. */ |
188 | + s->regs[R_PSPI_STAT] = R_PSPI_STAT_BSY_MASK | R_PSPI_STAT_RBF_MASK; | 58 | + switch (value) { |
59 | + case 30: | ||
60 | + case 34: | ||
61 | + case 36: | ||
62 | + case 39: | ||
63 | + cpu->reset_l0gptsz = value - 30; | ||
64 | + break; | ||
65 | + default: | ||
66 | + error_setg(errp, "invalid value for l0gptsz"); | ||
67 | + error_append_hint(errp, "valid values are 30, 34, 36, 39\n"); | ||
68 | + break; | ||
69 | + } | ||
189 | +} | 70 | +} |
190 | + | 71 | + |
191 | +/* Control register read handler. */ | 72 | +static void cpu_max_get_l0gptsz(Object *obj, Visitor *v, const char *name, |
192 | +static uint64_t npcm_pspi_ctrl_read(void *opaque, hwaddr addr, | 73 | + void *opaque, Error **errp) |
193 | + unsigned int size) | ||
194 | +{ | 74 | +{ |
195 | + NPCMPSPIState *s = opaque; | 75 | + ARMCPU *cpu = ARM_CPU(obj); |
196 | + uint16_t value; | 76 | + uint32_t value = cpu->reset_l0gptsz + 30; |
197 | + | 77 | + |
198 | + switch (addr) { | 78 | + visit_type_uint32(v, name, &value, errp); |
199 | + case A_PSPI_DATA: | ||
200 | + value = npcm_pspi_read_data(s); | ||
201 | + break; | ||
202 | + | ||
203 | + case A_PSPI_CTL1: | ||
204 | + value = s->regs[R_PSPI_CTL1]; | ||
205 | + break; | ||
206 | + | ||
207 | + case A_PSPI_STAT: | ||
208 | + value = s->regs[R_PSPI_STAT]; | ||
209 | + break; | ||
210 | + | ||
211 | + default: | ||
212 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
213 | + "%s: write to invalid offset 0x%" PRIx64 "\n", | ||
214 | + DEVICE(s)->canonical_path, addr); | ||
215 | + return 0; | ||
216 | + } | ||
217 | + trace_npcm_pspi_ctrl_read(DEVICE(s)->canonical_path, addr, value); | ||
218 | + npcm_pspi_update_irq(s); | ||
219 | + | ||
220 | + return value; | ||
221 | +} | 79 | +} |
222 | + | 80 | + |
223 | +/* Control register write handler. */ | 81 | static Property arm_cpu_lpa2_property = |
224 | +static void npcm_pspi_ctrl_write(void *opaque, hwaddr addr, uint64_t v, | 82 | DEFINE_PROP_BOOL("lpa2", ARMCPU, prop_lpa2, true); |
225 | + unsigned int size) | 83 | |
226 | +{ | 84 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
227 | + NPCMPSPIState *s = opaque; | 85 | aarch64_add_sme_properties(obj); |
228 | + uint16_t value = v; | 86 | object_property_add(obj, "sve-max-vq", "uint32", cpu_max_get_sve_max_vq, |
229 | + | 87 | cpu_max_set_sve_max_vq, NULL, NULL); |
230 | + trace_npcm_pspi_ctrl_write(DEVICE(s)->canonical_path, addr, value); | 88 | + object_property_add_bool(obj, "x-rme", cpu_arm_get_rme, cpu_arm_set_rme); |
231 | + | 89 | + object_property_add(obj, "x-l0gptsz", "uint32", cpu_max_get_l0gptsz, |
232 | + switch (addr) { | 90 | + cpu_max_set_l0gptsz, NULL, NULL); |
233 | + case A_PSPI_DATA: | 91 | qdev_property_add_static(DEVICE(obj), &arm_cpu_lpa2_property); |
234 | + npcm_pspi_write_data(s, value); | 92 | } |
235 | + break; | 93 | |
236 | + | ||
237 | + case A_PSPI_CTL1: | ||
238 | + s->regs[R_PSPI_CTL1] = value; | ||
239 | + break; | ||
240 | + | ||
241 | + case A_PSPI_STAT: | ||
242 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
243 | + "%s: write to read-only register PSPI_STAT: 0x%08" | ||
244 | + PRIx64 "\n", DEVICE(s)->canonical_path, v); | ||
245 | + break; | ||
246 | + | ||
247 | + default: | ||
248 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
249 | + "%s: write to invalid offset 0x%" PRIx64 "\n", | ||
250 | + DEVICE(s)->canonical_path, addr); | ||
251 | + return; | ||
252 | + } | ||
253 | + npcm_pspi_update_irq(s); | ||
254 | +} | ||
255 | + | ||
256 | +static const MemoryRegionOps npcm_pspi_ctrl_ops = { | ||
257 | + .read = npcm_pspi_ctrl_read, | ||
258 | + .write = npcm_pspi_ctrl_write, | ||
259 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
260 | + .valid = { | ||
261 | + .min_access_size = 1, | ||
262 | + .max_access_size = 2, | ||
263 | + .unaligned = false, | ||
264 | + }, | ||
265 | + .impl = { | ||
266 | + .min_access_size = 2, | ||
267 | + .max_access_size = 2, | ||
268 | + .unaligned = false, | ||
269 | + }, | ||
270 | +}; | ||
271 | + | ||
272 | +static void npcm_pspi_enter_reset(Object *obj, ResetType type) | ||
273 | +{ | ||
274 | + NPCMPSPIState *s = NPCM_PSPI(obj); | ||
275 | + | ||
276 | + trace_npcm_pspi_enter_reset(DEVICE(obj)->canonical_path, type); | ||
277 | + memset(s->regs, 0, sizeof(s->regs)); | ||
278 | +} | ||
279 | + | ||
280 | +static void npcm_pspi_realize(DeviceState *dev, Error **errp) | ||
281 | +{ | ||
282 | + NPCMPSPIState *s = NPCM_PSPI(dev); | ||
283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
284 | + Object *obj = OBJECT(dev); | ||
285 | + | ||
286 | + s->spi = ssi_create_bus(dev, "pspi"); | ||
287 | + memory_region_init_io(&s->mmio, obj, &npcm_pspi_ctrl_ops, s, | ||
288 | + "mmio", 4 * KiB); | ||
289 | + sysbus_init_mmio(sbd, &s->mmio); | ||
290 | + sysbus_init_irq(sbd, &s->irq); | ||
291 | +} | ||
292 | + | ||
293 | +static const VMStateDescription vmstate_npcm_pspi = { | ||
294 | + .name = "npcm-pspi", | ||
295 | + .version_id = 0, | ||
296 | + .minimum_version_id = 0, | ||
297 | + .fields = (VMStateField[]) { | ||
298 | + VMSTATE_UINT16_ARRAY(regs, NPCMPSPIState, NPCM_PSPI_NR_REGS), | ||
299 | + VMSTATE_END_OF_LIST(), | ||
300 | + }, | ||
301 | +}; | ||
302 | + | ||
303 | + | ||
304 | +static void npcm_pspi_class_init(ObjectClass *klass, void *data) | ||
305 | +{ | ||
306 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
307 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
308 | + | ||
309 | + dc->desc = "NPCM Peripheral SPI Module"; | ||
310 | + dc->realize = npcm_pspi_realize; | ||
311 | + dc->vmsd = &vmstate_npcm_pspi; | ||
312 | + rc->phases.enter = npcm_pspi_enter_reset; | ||
313 | +} | ||
314 | + | ||
315 | +static const TypeInfo npcm_pspi_types[] = { | ||
316 | + { | ||
317 | + .name = TYPE_NPCM_PSPI, | ||
318 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
319 | + .instance_size = sizeof(NPCMPSPIState), | ||
320 | + .class_init = npcm_pspi_class_init, | ||
321 | + }, | ||
322 | +}; | ||
323 | +DEFINE_TYPES(npcm_pspi_types); | ||
324 | diff --git a/hw/ssi/meson.build b/hw/ssi/meson.build | ||
325 | index XXXXXXX..XXXXXXX 100644 | ||
326 | --- a/hw/ssi/meson.build | ||
327 | +++ b/hw/ssi/meson.build | ||
328 | @@ -XXX,XX +XXX,XX @@ | ||
329 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_smc.c')) | ||
330 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('mss-spi.c')) | ||
331 | -softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c')) | ||
332 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c', 'npcm_pspi.c')) | ||
333 | softmmu_ss.add(when: 'CONFIG_PL022', if_true: files('pl022.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_SIFIVE_SPI', if_true: files('sifive_spi.c')) | ||
335 | softmmu_ss.add(when: 'CONFIG_SSI', if_true: files('ssi.c')) | ||
336 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | ||
337 | index XXXXXXX..XXXXXXX 100644 | ||
338 | --- a/hw/ssi/trace-events | ||
339 | +++ b/hw/ssi/trace-events | ||
340 | @@ -XXX,XX +XXX,XX @@ npcm7xx_fiu_ctrl_write(const char *id, uint64_t addr, uint32_t data) "%s offset: | ||
341 | npcm7xx_fiu_flash_read(const char *id, int cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64 | ||
342 | npcm7xx_fiu_flash_write(const char *id, unsigned cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64 | ||
343 | |||
344 | +# npcm_pspi.c | ||
345 | +npcm_pspi_enter_reset(const char *id, int reset_type) "%s reset type: %d" | ||
346 | +npcm_pspi_ctrl_read(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16 | ||
347 | +npcm_pspi_ctrl_write(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16 | ||
348 | + | ||
349 | # ibex_spi_host.c | ||
350 | |||
351 | ibex_spi_host_reset(const char *msg) "%s" | ||
352 | -- | 94 | -- |
353 | 2.34.1 | 95 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The two TCG tests for GICv2 and GICv3 are very heavy weight distros | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | that take a long time to boot up, especially for an --enable-debug | 4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
5 | build. The total code coverage they give is: | 5 | Message-id: 20230622143046.1578160-1-richard.henderson@linaro.org |
6 | 6 | [PMM: fixed typo; note experimental status in emulation.rst too] | |
7 | Overall coverage rate: | ||
8 | lines......: 11.2% (59584 of 530123 lines) | ||
9 | functions..: 15.0% (7436 of 49443 functions) | ||
10 | branches...: 6.3% (19273 of 303933 branches) | ||
11 | |||
12 | We already get pretty close to that with the machine_aarch64_virt | ||
13 | tests which only does one full boot (~120s vs ~600s) of alpine. We | ||
14 | expand the kernel+initrd boot (~8s) to test both GICs and also add an | ||
15 | RNG device and a block device to generate a few IRQs and exercise the | ||
16 | storage layer. With that we get to a coverage of: | ||
17 | |||
18 | Overall coverage rate: | ||
19 | lines......: 11.0% (58121 of 530123 lines) | ||
20 | functions..: 14.9% (7343 of 49443 functions) | ||
21 | branches...: 6.0% (18269 of 303933 branches) | ||
22 | |||
23 | which I feel is close enough given the massive time saving. If we want | ||
24 | to target any more sub-systems we can use lighter weight more directed | ||
25 | tests. | ||
26 | |||
27 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
28 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | ||
29 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
30 | Message-id: 20230203181632.2919715-1-alex.bennee@linaro.org | ||
31 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | --- | 8 | --- |
34 | tests/avocado/boot_linux.py | 48 ++++---------------- | 9 | docs/system/arm/cpu-features.rst | 23 +++++++++++++++++++++++ |
35 | tests/avocado/machine_aarch64_virt.py | 63 ++++++++++++++++++++++++--- | 10 | docs/system/arm/emulation.rst | 1 + |
36 | 2 files changed, 65 insertions(+), 46 deletions(-) | 11 | 2 files changed, 24 insertions(+) |
37 | 12 | ||
38 | diff --git a/tests/avocado/boot_linux.py b/tests/avocado/boot_linux.py | 13 | diff --git a/docs/system/arm/cpu-features.rst b/docs/system/arm/cpu-features.rst |
39 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/tests/avocado/boot_linux.py | 15 | --- a/docs/system/arm/cpu-features.rst |
41 | +++ b/tests/avocado/boot_linux.py | 16 | +++ b/docs/system/arm/cpu-features.rst |
42 | @@ -XXX,XX +XXX,XX @@ def test_pc_q35_kvm(self): | 17 | @@ -XXX,XX +XXX,XX @@ As with ``sve-default-vector-length``, if the default length is larger |
43 | self.launch_and_wait(set_up_ssh_connection=False) | 18 | than the maximum vector length enabled, the actual vector length will |
44 | 19 | be reduced. If this property is set to ``-1`` then the default vector | |
45 | 20 | length is set to the maximum possible length. | |
46 | -# For Aarch64 we only boot KVM tests in CI as the TCG tests are very | 21 | + |
47 | -# heavyweight. There are lighter weight distros which we use in the | 22 | +RME CPU Properties |
48 | -# machine_aarch64_virt.py tests. | 23 | +================== |
49 | +# For Aarch64 we only boot KVM tests in CI as booting the current | 24 | + |
50 | +# Fedora OS in TCG tests is very heavyweight. There are lighter weight | 25 | +The status of RME support with QEMU is experimental. At this time we |
51 | +# distros which we use in the machine_aarch64_virt.py tests. | 26 | +only support RME within the CPU proper, not within the SMMU or GIC. |
52 | class BootLinuxAarch64(LinuxTest): | 27 | +The feature is enabled by the CPU property ``x-rme``, with the ``x-`` |
53 | """ | 28 | +prefix present as a reminder of the experimental status, and defaults off. |
54 | :avocado: tags=arch:aarch64 | 29 | + |
55 | :avocado: tags=machine:virt | 30 | +The method for enabling RME will change in some future QEMU release |
56 | - :avocado: tags=machine:gic-version=2 | 31 | +without notice or backward compatibility. |
57 | """ | 32 | + |
58 | timeout = 720 | 33 | +RME Level 0 GPT Size Property |
59 | 34 | +----------------------------- | |
60 | - def add_common_args(self): | 35 | + |
61 | - self.vm.add_args('-bios', | 36 | +To aid firmware developers in testing different possible CPU |
62 | - os.path.join(BUILD_DIR, 'pc-bios', | 37 | +configurations, ``x-l0gptsz=S`` may be used to specify the value |
63 | - 'edk2-aarch64-code.fd')) | 38 | +to encode into ``GPCCR_EL3.L0GPTSZ``, a read-only field that |
64 | - self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | 39 | +specifies the size of the Level 0 Granule Protection Table. |
65 | - self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom') | 40 | +Legal values for ``S`` are 30, 34, 36, and 39; the default is 30. |
66 | - | 41 | + |
67 | - @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab') | 42 | +As with ``x-rme``, the ``x-l0gptsz`` property may be renamed or |
68 | - def test_fedora_cloud_tcg_gicv2(self): | 43 | +removed in some future QEMU release. |
69 | - """ | 44 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
70 | - :avocado: tags=accel:tcg | ||
71 | - :avocado: tags=cpu:max | ||
72 | - :avocado: tags=device:gicv2 | ||
73 | - """ | ||
74 | - self.require_accelerator("tcg") | ||
75 | - self.vm.add_args("-accel", "tcg") | ||
76 | - self.vm.add_args("-cpu", "max,lpa2=off") | ||
77 | - self.vm.add_args("-machine", "virt,gic-version=2") | ||
78 | - self.add_common_args() | ||
79 | - self.launch_and_wait(set_up_ssh_connection=False) | ||
80 | - | ||
81 | - @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab') | ||
82 | - def test_fedora_cloud_tcg_gicv3(self): | ||
83 | - """ | ||
84 | - :avocado: tags=accel:tcg | ||
85 | - :avocado: tags=cpu:max | ||
86 | - :avocado: tags=device:gicv3 | ||
87 | - """ | ||
88 | - self.require_accelerator("tcg") | ||
89 | - self.vm.add_args("-accel", "tcg") | ||
90 | - self.vm.add_args("-cpu", "max,lpa2=off") | ||
91 | - self.vm.add_args("-machine", "virt,gic-version=3") | ||
92 | - self.add_common_args() | ||
93 | - self.launch_and_wait(set_up_ssh_connection=False) | ||
94 | - | ||
95 | def test_virt_kvm(self): | ||
96 | """ | ||
97 | :avocado: tags=accel:kvm | ||
98 | @@ -XXX,XX +XXX,XX @@ def test_virt_kvm(self): | ||
99 | self.require_accelerator("kvm") | ||
100 | self.vm.add_args("-accel", "kvm") | ||
101 | self.vm.add_args("-machine", "virt,gic-version=host") | ||
102 | - self.add_common_args() | ||
103 | + self.vm.add_args('-bios', | ||
104 | + os.path.join(BUILD_DIR, 'pc-bios', | ||
105 | + 'edk2-aarch64-code.fd')) | ||
106 | + self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | ||
107 | + self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom') | ||
108 | self.launch_and_wait(set_up_ssh_connection=False) | ||
109 | |||
110 | |||
111 | diff --git a/tests/avocado/machine_aarch64_virt.py b/tests/avocado/machine_aarch64_virt.py | ||
112 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
113 | --- a/tests/avocado/machine_aarch64_virt.py | 46 | --- a/docs/system/arm/emulation.rst |
114 | +++ b/tests/avocado/machine_aarch64_virt.py | 47 | +++ b/docs/system/arm/emulation.rst |
115 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
116 | 49 | - FEAT_RAS (Reliability, availability, and serviceability) | |
117 | import time | 50 | - FEAT_RASv1p1 (RAS Extension v1.1) |
118 | import os | 51 | - FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) |
119 | +import logging | 52 | +- FEAT_RME (Realm Management Extension) (NB: support status in QEMU is experimental) |
120 | 53 | - FEAT_RNG (Random number generator) | |
121 | from avocado_qemu import QemuSystemTest | 54 | - FEAT_S2FWB (Stage 2 forced Write-Back) |
122 | from avocado_qemu import wait_for_console_pattern | 55 | - FEAT_SB (Speculation Barrier) |
123 | from avocado_qemu import exec_command | ||
124 | from avocado_qemu import BUILD_DIR | ||
125 | +from avocado.utils import process | ||
126 | +from avocado.utils.path import find_command | ||
127 | |||
128 | class Aarch64VirtMachine(QemuSystemTest): | ||
129 | KERNEL_COMMON_COMMAND_LINE = 'printk.time=0 ' | ||
130 | @@ -XXX,XX +XXX,XX @@ def test_alpine_virt_tcg_gic_max(self): | ||
131 | self.wait_for_console_pattern('Welcome to Alpine Linux 3.16') | ||
132 | |||
133 | |||
134 | - def test_aarch64_virt(self): | ||
135 | + def common_aarch64_virt(self, machine): | ||
136 | """ | ||
137 | - :avocado: tags=arch:aarch64 | ||
138 | - :avocado: tags=machine:virt | ||
139 | - :avocado: tags=accel:tcg | ||
140 | - :avocado: tags=cpu:max | ||
141 | + Common code to launch basic virt machine with kernel+initrd | ||
142 | + and a scratch disk. | ||
143 | """ | ||
144 | + logger = logging.getLogger('aarch64_virt') | ||
145 | + | ||
146 | kernel_url = ('https://fileserver.linaro.org/s/' | ||
147 | 'z6B2ARM7DQT3HWN/download') | ||
148 | - | ||
149 | kernel_hash = 'ed11daab50c151dde0e1e9c9cb8b2d9bd3215347' | ||
150 | kernel_path = self.fetch_asset(kernel_url, asset_hash=kernel_hash) | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ def test_aarch64_virt(self): | ||
153 | 'console=ttyAMA0') | ||
154 | self.require_accelerator("tcg") | ||
155 | self.vm.add_args('-cpu', 'max,pauth-impdef=on', | ||
156 | + '-machine', machine, | ||
157 | '-accel', 'tcg', | ||
158 | '-kernel', kernel_path, | ||
159 | '-append', kernel_command_line) | ||
160 | + | ||
161 | + # A RNG offers an easy way to generate a few IRQs | ||
162 | + self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | ||
163 | + self.vm.add_args('-object', | ||
164 | + 'rng-random,id=rng0,filename=/dev/urandom') | ||
165 | + | ||
166 | + # Also add a scratch block device | ||
167 | + logger.info('creating scratch qcow2 image') | ||
168 | + image_path = os.path.join(self.workdir, 'scratch.qcow2') | ||
169 | + qemu_img = os.path.join(BUILD_DIR, 'qemu-img') | ||
170 | + if not os.path.exists(qemu_img): | ||
171 | + qemu_img = find_command('qemu-img', False) | ||
172 | + if qemu_img is False: | ||
173 | + self.cancel('Could not find "qemu-img", which is required to ' | ||
174 | + 'create the temporary qcow2 image') | ||
175 | + cmd = '%s create -f qcow2 %s 8M' % (qemu_img, image_path) | ||
176 | + process.run(cmd) | ||
177 | + | ||
178 | + # Add the device | ||
179 | + self.vm.add_args('-blockdev', | ||
180 | + f"driver=qcow2,file.driver=file,file.filename={image_path},node-name=scratch") | ||
181 | + self.vm.add_args('-device', | ||
182 | + 'virtio-blk-device,drive=scratch') | ||
183 | + | ||
184 | self.vm.launch() | ||
185 | self.wait_for_console_pattern('Welcome to Buildroot') | ||
186 | time.sleep(0.1) | ||
187 | exec_command(self, 'root') | ||
188 | time.sleep(0.1) | ||
189 | + exec_command(self, 'dd if=/dev/hwrng of=/dev/vda bs=512 count=4') | ||
190 | + time.sleep(0.1) | ||
191 | + exec_command(self, 'md5sum /dev/vda') | ||
192 | + time.sleep(0.1) | ||
193 | + exec_command(self, 'cat /proc/interrupts') | ||
194 | + time.sleep(0.1) | ||
195 | exec_command(self, 'cat /proc/self/maps') | ||
196 | time.sleep(0.1) | ||
197 | + | ||
198 | + def test_aarch64_virt_gicv3(self): | ||
199 | + """ | ||
200 | + :avocado: tags=arch:aarch64 | ||
201 | + :avocado: tags=machine:virt | ||
202 | + :avocado: tags=accel:tcg | ||
203 | + :avocado: tags=cpu:max | ||
204 | + """ | ||
205 | + self.common_aarch64_virt("virt,gic_version=3") | ||
206 | + | ||
207 | + def test_aarch64_virt_gicv2(self): | ||
208 | + """ | ||
209 | + :avocado: tags=arch:aarch64 | ||
210 | + :avocado: tags=machine:virt | ||
211 | + :avocado: tags=accel:tcg | ||
212 | + :avocado: tags=cpu:max | ||
213 | + """ | ||
214 | + self.common_aarch64_virt("virt,gic-version=2") | ||
215 | -- | 56 | -- |
216 | 2.34.1 | 57 | 2.34.1 |
217 | 58 | ||
218 | 59 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | We use __builtin_subcll() to do a 64-bit subtract with borrow-in and |
---|---|---|---|
2 | borrow-out when the host compiler supports it. Unfortunately some | ||
3 | versions of Apple Clang have a bug in their implementation of this | ||
4 | intrinsic which means it returns the wrong value. The effect is that | ||
5 | a QEMU built with the affected compiler will hang when emulating x86 | ||
6 | or m68k float80 division. | ||
2 | 7 | ||
3 | Since commit cf7c6d1004 ("target/arm: Split out cpregs.h") we now have | 8 | The upstream LLVM issue is: |
4 | a cpregs.h header which is more suitable for this code. | 9 | https://github.com/llvm/llvm-project/issues/55253 |
5 | 10 | ||
6 | Code moved verbatim. | 11 | The commit that introduced the bug apparently never made it into an |
12 | upstream LLVM release without the subsequent fix | ||
13 | https://github.com/llvm/llvm-project/commit/fffb6e6afdbaba563189c1f715058ed401fbc88d | ||
14 | but unfortunately it did make it into Apple Clang 14.0, as shipped | ||
15 | in Xcode 14.3 (14.2 is reported to be OK). The Apple bug number is | ||
16 | FB12210478. | ||
7 | 17 | ||
8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 18 | Add ifdefs to avoid use of __builtin_subcll() on Apple Clang version |
19 | 14 or greater. There is not currently a version of Apple Clang which | ||
20 | has the bug fix -- when one appears we should be able to add an upper | ||
21 | bound to the ifdef condition so we can start using the builtin again. | ||
22 | We make the lower bound a conservative "any Apple clang with major | ||
23 | version 14 or greater" because the consequences of incorrectly | ||
24 | disabling the builtin when it would work are pretty small and the | ||
25 | consequences of not disabling it when we should are pretty bad. | ||
26 | |||
27 | Many thanks to those users who both reported this bug and also | ||
28 | did a lot of work in identifying the root cause; in particular | ||
29 | to Daniel Bertalan and osy. | ||
30 | |||
31 | Cc: qemu-stable@nongnu.org | ||
32 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1631 | ||
33 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1659 | ||
34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 35 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 36 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> |
11 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 37 | Tested-by: Daniel Bertalan <dani@danielbertalan.dev> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Tested-by: Tested-By: Solra Bizna <solra@bizna.name> |
39 | Message-id: 20230622130823.1631719-1-peter.maydell@linaro.org | ||
13 | --- | 40 | --- |
14 | target/arm/cpregs.h | 98 +++++++++++++++++++++++++++++++++++++++++++++ | 41 | include/qemu/compiler.h | 13 +++++++++++++ |
15 | target/arm/cpu.h | 91 ----------------------------------------- | 42 | include/qemu/host-utils.h | 2 +- |
16 | 2 files changed, 98 insertions(+), 91 deletions(-) | 43 | 2 files changed, 14 insertions(+), 1 deletion(-) |
17 | 44 | ||
18 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 45 | diff --git a/include/qemu/compiler.h b/include/qemu/compiler.h |
19 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpregs.h | 47 | --- a/include/qemu/compiler.h |
21 | +++ b/target/arm/cpregs.h | 48 | +++ b/include/qemu/compiler.h |
22 | @@ -XXX,XX +XXX,XX @@ enum { | 49 | @@ -XXX,XX +XXX,XX @@ |
23 | ARM_CP_SME = 1 << 19, | 50 | #define QEMU_DISABLE_CFI |
24 | }; | 51 | #endif |
25 | 52 | ||
26 | +/* | 53 | +/* |
27 | + * Interface for defining coprocessor registers. | 54 | + * Apple clang version 14 has a bug in its __builtin_subcll(); define |
28 | + * Registers are defined in tables of arm_cp_reginfo structs | 55 | + * BUILTIN_SUBCLL_BROKEN for the offending versions so we can avoid it. |
29 | + * which are passed to define_arm_cp_regs(). | 56 | + * When a version of Apple clang which has this bug fixed is released |
57 | + * we can add an upper bound to this check. | ||
58 | + * See https://gitlab.com/qemu-project/qemu/-/issues/1631 | ||
59 | + * and https://gitlab.com/qemu-project/qemu/-/issues/1659 for details. | ||
60 | + * The bug never made it into any upstream LLVM releases, only Apple ones. | ||
30 | + */ | 61 | + */ |
62 | +#if defined(__apple_build_version__) && __clang_major__ >= 14 | ||
63 | +#define BUILTIN_SUBCLL_BROKEN | ||
64 | +#endif | ||
31 | + | 65 | + |
32 | +/* | 66 | #endif /* COMPILER_H */ |
33 | + * When looking up a coprocessor register we look for it | 67 | diff --git a/include/qemu/host-utils.h b/include/qemu/host-utils.h |
34 | + * via an integer which encodes all of: | ||
35 | + * coprocessor number | ||
36 | + * Crn, Crm, opc1, opc2 fields | ||
37 | + * 32 or 64 bit register (ie is it accessed via MRC/MCR | ||
38 | + * or via MRRC/MCRR?) | ||
39 | + * non-secure/secure bank (AArch32 only) | ||
40 | + * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field. | ||
41 | + * (In this case crn and opc2 should be zero.) | ||
42 | + * For AArch64, there is no 32/64 bit size distinction; | ||
43 | + * instead all registers have a 2 bit op0, 3 bit op1 and op2, | ||
44 | + * and 4 bit CRn and CRm. The encoding patterns are chosen | ||
45 | + * to be easy to convert to and from the KVM encodings, and also | ||
46 | + * so that the hashtable can contain both AArch32 and AArch64 | ||
47 | + * registers (to allow for interprocessing where we might run | ||
48 | + * 32 bit code on a 64 bit core). | ||
49 | + */ | ||
50 | +/* | ||
51 | + * This bit is private to our hashtable cpreg; in KVM register | ||
52 | + * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64 | ||
53 | + * in the upper bits of the 64 bit ID. | ||
54 | + */ | ||
55 | +#define CP_REG_AA64_SHIFT 28 | ||
56 | +#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT) | ||
57 | + | ||
58 | +/* | ||
59 | + * To enable banking of coprocessor registers depending on ns-bit we | ||
60 | + * add a bit to distinguish between secure and non-secure cpregs in the | ||
61 | + * hashtable. | ||
62 | + */ | ||
63 | +#define CP_REG_NS_SHIFT 29 | ||
64 | +#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT) | ||
65 | + | ||
66 | +#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \ | ||
67 | + ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \ | ||
68 | + ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2)) | ||
69 | + | ||
70 | +#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \ | ||
71 | + (CP_REG_AA64_MASK | \ | ||
72 | + ((cp) << CP_REG_ARM_COPROC_SHIFT) | \ | ||
73 | + ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \ | ||
74 | + ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \ | ||
75 | + ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \ | ||
76 | + ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \ | ||
77 | + ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT)) | ||
78 | + | ||
79 | +/* | ||
80 | + * Convert a full 64 bit KVM register ID to the truncated 32 bit | ||
81 | + * version used as a key for the coprocessor register hashtable | ||
82 | + */ | ||
83 | +static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid) | ||
84 | +{ | ||
85 | + uint32_t cpregid = kvmid; | ||
86 | + if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) { | ||
87 | + cpregid |= CP_REG_AA64_MASK; | ||
88 | + } else { | ||
89 | + if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) { | ||
90 | + cpregid |= (1 << 15); | ||
91 | + } | ||
92 | + | ||
93 | + /* | ||
94 | + * KVM is always non-secure so add the NS flag on AArch32 register | ||
95 | + * entries. | ||
96 | + */ | ||
97 | + cpregid |= 1 << CP_REG_NS_SHIFT; | ||
98 | + } | ||
99 | + return cpregid; | ||
100 | +} | ||
101 | + | ||
102 | +/* | ||
103 | + * Convert a truncated 32 bit hashtable key into the full | ||
104 | + * 64 bit KVM register ID. | ||
105 | + */ | ||
106 | +static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
107 | +{ | ||
108 | + uint64_t kvmid; | ||
109 | + | ||
110 | + if (cpregid & CP_REG_AA64_MASK) { | ||
111 | + kvmid = cpregid & ~CP_REG_AA64_MASK; | ||
112 | + kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64; | ||
113 | + } else { | ||
114 | + kvmid = cpregid & ~(1 << 15); | ||
115 | + if (cpregid & (1 << 15)) { | ||
116 | + kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM; | ||
117 | + } else { | ||
118 | + kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM; | ||
119 | + } | ||
120 | + } | ||
121 | + return kvmid; | ||
122 | +} | ||
123 | + | ||
124 | /* | ||
125 | * Valid values for ARMCPRegInfo state field, indicating which of | ||
126 | * the AArch32 and AArch64 execution states this register is visible in. | ||
127 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
128 | index XXXXXXX..XXXXXXX 100644 | 68 | index XXXXXXX..XXXXXXX 100644 |
129 | --- a/target/arm/cpu.h | 69 | --- a/include/qemu/host-utils.h |
130 | +++ b/target/arm/cpu.h | 70 | +++ b/include/qemu/host-utils.h |
131 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void); | 71 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t uadd64_carry(uint64_t x, uint64_t y, bool *pcarry) |
132 | uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | 72 | */ |
133 | uint32_t cur_el, bool secure); | 73 | static inline uint64_t usub64_borrow(uint64_t x, uint64_t y, bool *pborrow) |
134 | |||
135 | -/* Interface for defining coprocessor registers. | ||
136 | - * Registers are defined in tables of arm_cp_reginfo structs | ||
137 | - * which are passed to define_arm_cp_regs(). | ||
138 | - */ | ||
139 | - | ||
140 | -/* When looking up a coprocessor register we look for it | ||
141 | - * via an integer which encodes all of: | ||
142 | - * coprocessor number | ||
143 | - * Crn, Crm, opc1, opc2 fields | ||
144 | - * 32 or 64 bit register (ie is it accessed via MRC/MCR | ||
145 | - * or via MRRC/MCRR?) | ||
146 | - * non-secure/secure bank (AArch32 only) | ||
147 | - * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field. | ||
148 | - * (In this case crn and opc2 should be zero.) | ||
149 | - * For AArch64, there is no 32/64 bit size distinction; | ||
150 | - * instead all registers have a 2 bit op0, 3 bit op1 and op2, | ||
151 | - * and 4 bit CRn and CRm. The encoding patterns are chosen | ||
152 | - * to be easy to convert to and from the KVM encodings, and also | ||
153 | - * so that the hashtable can contain both AArch32 and AArch64 | ||
154 | - * registers (to allow for interprocessing where we might run | ||
155 | - * 32 bit code on a 64 bit core). | ||
156 | - */ | ||
157 | -/* This bit is private to our hashtable cpreg; in KVM register | ||
158 | - * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64 | ||
159 | - * in the upper bits of the 64 bit ID. | ||
160 | - */ | ||
161 | -#define CP_REG_AA64_SHIFT 28 | ||
162 | -#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT) | ||
163 | - | ||
164 | -/* To enable banking of coprocessor registers depending on ns-bit we | ||
165 | - * add a bit to distinguish between secure and non-secure cpregs in the | ||
166 | - * hashtable. | ||
167 | - */ | ||
168 | -#define CP_REG_NS_SHIFT 29 | ||
169 | -#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT) | ||
170 | - | ||
171 | -#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \ | ||
172 | - ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \ | ||
173 | - ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2)) | ||
174 | - | ||
175 | -#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \ | ||
176 | - (CP_REG_AA64_MASK | \ | ||
177 | - ((cp) << CP_REG_ARM_COPROC_SHIFT) | \ | ||
178 | - ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \ | ||
179 | - ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \ | ||
180 | - ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \ | ||
181 | - ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \ | ||
182 | - ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT)) | ||
183 | - | ||
184 | -/* Convert a full 64 bit KVM register ID to the truncated 32 bit | ||
185 | - * version used as a key for the coprocessor register hashtable | ||
186 | - */ | ||
187 | -static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid) | ||
188 | -{ | ||
189 | - uint32_t cpregid = kvmid; | ||
190 | - if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) { | ||
191 | - cpregid |= CP_REG_AA64_MASK; | ||
192 | - } else { | ||
193 | - if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) { | ||
194 | - cpregid |= (1 << 15); | ||
195 | - } | ||
196 | - | ||
197 | - /* KVM is always non-secure so add the NS flag on AArch32 register | ||
198 | - * entries. | ||
199 | - */ | ||
200 | - cpregid |= 1 << CP_REG_NS_SHIFT; | ||
201 | - } | ||
202 | - return cpregid; | ||
203 | -} | ||
204 | - | ||
205 | -/* Convert a truncated 32 bit hashtable key into the full | ||
206 | - * 64 bit KVM register ID. | ||
207 | - */ | ||
208 | -static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
209 | -{ | ||
210 | - uint64_t kvmid; | ||
211 | - | ||
212 | - if (cpregid & CP_REG_AA64_MASK) { | ||
213 | - kvmid = cpregid & ~CP_REG_AA64_MASK; | ||
214 | - kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64; | ||
215 | - } else { | ||
216 | - kvmid = cpregid & ~(1 << 15); | ||
217 | - if (cpregid & (1 << 15)) { | ||
218 | - kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM; | ||
219 | - } else { | ||
220 | - kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM; | ||
221 | - } | ||
222 | - } | ||
223 | - return kvmid; | ||
224 | -} | ||
225 | - | ||
226 | /* Return the highest implemented Exception Level */ | ||
227 | static inline int arm_highest_el(CPUARMState *env) | ||
228 | { | 74 | { |
75 | -#if __has_builtin(__builtin_subcll) | ||
76 | +#if __has_builtin(__builtin_subcll) && !defined(BUILTIN_SUBCLL_BROKEN) | ||
77 | unsigned long long b = *pborrow; | ||
78 | x = __builtin_subcll(x, y, b, &b); | ||
79 | *pborrow = b & 1; | ||
229 | -- | 80 | -- |
230 | 2.34.1 | 81 | 2.34.1 |
231 | 82 | ||
232 | 83 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | While dozens of files include "cpu.h", only 3 files require | 3 | One cannot test for feature aa32_simd_r32 without first |
4 | these NVIC helper declarations. | 4 | testing if AArch32 mode is supported at all. This leads to |
5 | 5 | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | qemu-system-aarch64: ARM CPUs must have both VFP-D32 and Neon or neither |
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | |
8 | Message-id: 20230206223502.25122-12-philmd@linaro.org | 8 | for Apple M1 cpus. |
9 | |||
10 | We already have a check for ARMv8-A never setting vfp-d32 true, | ||
11 | so restructure the code so that AArch64 avoids the test entirely. | ||
12 | |||
13 | Reported-by: Mads Ynddal <mads@ynddal.dk> | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
16 | Tested-by: Mads Ynddal <m.ynddal@samsung.com> | ||
17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
18 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
19 | Reviewed-by: Mads Ynddal <m.ynddal@samsung.com> | ||
20 | Message-id: 20230619140216.402530-1-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 22 | --- |
11 | include/hw/intc/armv7m_nvic.h | 123 ++++++++++++++++++++++++++++++++++ | 23 | target/arm/cpu.c | 28 +++++++++++++++------------- |
12 | target/arm/cpu.h | 123 ---------------------------------- | 24 | 1 file changed, 15 insertions(+), 13 deletions(-) |
13 | target/arm/cpu.c | 4 +- | ||
14 | target/arm/cpu_tcg.c | 3 + | ||
15 | target/arm/m_helper.c | 3 + | ||
16 | 5 files changed, 132 insertions(+), 124 deletions(-) | ||
17 | 25 | ||
18 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/include/hw/intc/armv7m_nvic.h | ||
21 | +++ b/include/hw/intc/armv7m_nvic.h | ||
22 | @@ -XXX,XX +XXX,XX @@ struct NVICState { | ||
23 | qemu_irq sysresetreq; | ||
24 | }; | ||
25 | |||
26 | +/* Interface between CPU and Interrupt controller. */ | ||
27 | +/** | ||
28 | + * armv7m_nvic_set_pending: mark the specified exception as pending | ||
29 | + * @s: the NVIC | ||
30 | + * @irq: the exception number to mark pending | ||
31 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
32 | + * version of a banked exception, true for the secure version of a banked | ||
33 | + * exception. | ||
34 | + * | ||
35 | + * Marks the specified exception as pending. Note that we will assert() | ||
36 | + * if @secure is true and @irq does not specify one of the fixed set | ||
37 | + * of architecturally banked exceptions. | ||
38 | + */ | ||
39 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | ||
40 | +/** | ||
41 | + * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
42 | + * @s: the NVIC | ||
43 | + * @irq: the exception number to mark pending | ||
44 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
45 | + * version of a banked exception, true for the secure version of a banked | ||
46 | + * exception. | ||
47 | + * | ||
48 | + * Similar to armv7m_nvic_set_pending(), but specifically for derived | ||
49 | + * exceptions (exceptions generated in the course of trying to take | ||
50 | + * a different exception). | ||
51 | + */ | ||
52 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); | ||
53 | +/** | ||
54 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
55 | + * @s: the NVIC | ||
56 | + * @irq: the exception number to mark pending | ||
57 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
58 | + * version of a banked exception, true for the secure version of a banked | ||
59 | + * exception. | ||
60 | + * | ||
61 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
62 | + * generated in the course of lazy stacking of FP registers. | ||
63 | + */ | ||
64 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | ||
65 | +/** | ||
66 | + * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
67 | + * exception, and whether it targets Secure state | ||
68 | + * @s: the NVIC | ||
69 | + * @pirq: set to pending exception number | ||
70 | + * @ptargets_secure: set to whether pending exception targets Secure | ||
71 | + * | ||
72 | + * This function writes the number of the highest priority pending | ||
73 | + * exception (the one which would be made active by | ||
74 | + * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | ||
75 | + * to true if the current highest priority pending exception should | ||
76 | + * be taken to Secure state, false for NS. | ||
77 | + */ | ||
78 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, | ||
79 | + bool *ptargets_secure); | ||
80 | +/** | ||
81 | + * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
82 | + * @s: the NVIC | ||
83 | + * | ||
84 | + * Move the current highest priority pending exception from the pending | ||
85 | + * state to the active state, and update v7m.exception to indicate that | ||
86 | + * it is the exception currently being handled. | ||
87 | + */ | ||
88 | +void armv7m_nvic_acknowledge_irq(NVICState *s); | ||
89 | +/** | ||
90 | + * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
91 | + * @s: the NVIC | ||
92 | + * @irq: the exception number to complete | ||
93 | + * @secure: true if this exception was secure | ||
94 | + * | ||
95 | + * Returns: -1 if the irq was not active | ||
96 | + * 1 if completing this irq brought us back to base (no active irqs) | ||
97 | + * 0 if there is still an irq active after this one was completed | ||
98 | + * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
99 | + */ | ||
100 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
101 | +/** | ||
102 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
103 | + * @s: the NVIC | ||
104 | + * @irq: the exception number to mark pending | ||
105 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
106 | + * version of a banked exception, true for the secure version of a banked | ||
107 | + * exception. | ||
108 | + * | ||
109 | + * Return whether an exception is "ready", i.e. whether the exception is | ||
110 | + * enabled and is configured at a priority which would allow it to | ||
111 | + * interrupt the current execution priority. This controls whether the | ||
112 | + * RDY bit for it in the FPCCR is set. | ||
113 | + */ | ||
114 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
115 | +/** | ||
116 | + * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
117 | + * @s: the NVIC | ||
118 | + * | ||
119 | + * Returns: the raw execution priority as defined by the v8M architecture. | ||
120 | + * This is the execution priority minus the effects of AIRCR.PRIS, | ||
121 | + * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
122 | + * (v8M ARM ARM I_PKLD.) | ||
123 | + */ | ||
124 | +int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
125 | +/** | ||
126 | + * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
127 | + * priority is negative for the specified security state. | ||
128 | + * @s: the NVIC | ||
129 | + * @secure: the security state to test | ||
130 | + * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
131 | + */ | ||
132 | +#ifndef CONFIG_USER_ONLY | ||
133 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
134 | +#else | ||
135 | +static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
136 | +{ | ||
137 | + return false; | ||
138 | +} | ||
139 | +#endif | ||
140 | +#ifndef CONFIG_USER_ONLY | ||
141 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
142 | +#else | ||
143 | +static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
144 | +{ | ||
145 | + return true; | ||
146 | +} | ||
147 | +#endif | ||
148 | + | ||
149 | #endif | ||
150 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/target/arm/cpu.h | ||
153 | +++ b/target/arm/cpu.h | ||
154 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void); | ||
155 | uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
156 | uint32_t cur_el, bool secure); | ||
157 | |||
158 | -/* Interface between CPU and Interrupt controller. */ | ||
159 | -#ifndef CONFIG_USER_ONLY | ||
160 | -bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
161 | -#else | ||
162 | -static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
163 | -{ | ||
164 | - return true; | ||
165 | -} | ||
166 | -#endif | ||
167 | -/** | ||
168 | - * armv7m_nvic_set_pending: mark the specified exception as pending | ||
169 | - * @s: the NVIC | ||
170 | - * @irq: the exception number to mark pending | ||
171 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
172 | - * version of a banked exception, true for the secure version of a banked | ||
173 | - * exception. | ||
174 | - * | ||
175 | - * Marks the specified exception as pending. Note that we will assert() | ||
176 | - * if @secure is true and @irq does not specify one of the fixed set | ||
177 | - * of architecturally banked exceptions. | ||
178 | - */ | ||
179 | -void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | ||
180 | -/** | ||
181 | - * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
182 | - * @s: the NVIC | ||
183 | - * @irq: the exception number to mark pending | ||
184 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
185 | - * version of a banked exception, true for the secure version of a banked | ||
186 | - * exception. | ||
187 | - * | ||
188 | - * Similar to armv7m_nvic_set_pending(), but specifically for derived | ||
189 | - * exceptions (exceptions generated in the course of trying to take | ||
190 | - * a different exception). | ||
191 | - */ | ||
192 | -void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); | ||
193 | -/** | ||
194 | - * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
195 | - * @s: the NVIC | ||
196 | - * @irq: the exception number to mark pending | ||
197 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
198 | - * version of a banked exception, true for the secure version of a banked | ||
199 | - * exception. | ||
200 | - * | ||
201 | - * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
202 | - * generated in the course of lazy stacking of FP registers. | ||
203 | - */ | ||
204 | -void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | ||
205 | -/** | ||
206 | - * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
207 | - * exception, and whether it targets Secure state | ||
208 | - * @s: the NVIC | ||
209 | - * @pirq: set to pending exception number | ||
210 | - * @ptargets_secure: set to whether pending exception targets Secure | ||
211 | - * | ||
212 | - * This function writes the number of the highest priority pending | ||
213 | - * exception (the one which would be made active by | ||
214 | - * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | ||
215 | - * to true if the current highest priority pending exception should | ||
216 | - * be taken to Secure state, false for NS. | ||
217 | - */ | ||
218 | -void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, | ||
219 | - bool *ptargets_secure); | ||
220 | -/** | ||
221 | - * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
222 | - * @s: the NVIC | ||
223 | - * | ||
224 | - * Move the current highest priority pending exception from the pending | ||
225 | - * state to the active state, and update v7m.exception to indicate that | ||
226 | - * it is the exception currently being handled. | ||
227 | - */ | ||
228 | -void armv7m_nvic_acknowledge_irq(NVICState *s); | ||
229 | -/** | ||
230 | - * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
231 | - * @s: the NVIC | ||
232 | - * @irq: the exception number to complete | ||
233 | - * @secure: true if this exception was secure | ||
234 | - * | ||
235 | - * Returns: -1 if the irq was not active | ||
236 | - * 1 if completing this irq brought us back to base (no active irqs) | ||
237 | - * 0 if there is still an irq active after this one was completed | ||
238 | - * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
239 | - */ | ||
240 | -int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
241 | -/** | ||
242 | - * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
243 | - * @s: the NVIC | ||
244 | - * @irq: the exception number to mark pending | ||
245 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
246 | - * version of a banked exception, true for the secure version of a banked | ||
247 | - * exception. | ||
248 | - * | ||
249 | - * Return whether an exception is "ready", i.e. whether the exception is | ||
250 | - * enabled and is configured at a priority which would allow it to | ||
251 | - * interrupt the current execution priority. This controls whether the | ||
252 | - * RDY bit for it in the FPCCR is set. | ||
253 | - */ | ||
254 | -bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
255 | -/** | ||
256 | - * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
257 | - * @s: the NVIC | ||
258 | - * | ||
259 | - * Returns: the raw execution priority as defined by the v8M architecture. | ||
260 | - * This is the execution priority minus the effects of AIRCR.PRIS, | ||
261 | - * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
262 | - * (v8M ARM ARM I_PKLD.) | ||
263 | - */ | ||
264 | -int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
265 | -/** | ||
266 | - * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
267 | - * priority is negative for the specified security state. | ||
268 | - * @s: the NVIC | ||
269 | - * @secure: the security state to test | ||
270 | - * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
271 | - */ | ||
272 | -#ifndef CONFIG_USER_ONLY | ||
273 | -bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
274 | -#else | ||
275 | -static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
276 | -{ | ||
277 | - return false; | ||
278 | -} | ||
279 | -#endif | ||
280 | - | ||
281 | /* Interface for defining coprocessor registers. | ||
282 | * Registers are defined in tables of arm_cp_reginfo structs | ||
283 | * which are passed to define_arm_cp_regs(). | ||
284 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 26 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
285 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
286 | --- a/target/arm/cpu.c | 28 | --- a/target/arm/cpu.c |
287 | +++ b/target/arm/cpu.c | 29 | +++ b/target/arm/cpu.c |
288 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) |
289 | #if !defined(CONFIG_USER_ONLY) | 31 | * KVM does not currently allow us to lie to the guest about its |
290 | #include "hw/loader.h" | 32 | * ID/feature registers, so the guest always sees what the host has. |
291 | #include "hw/boards.h" | 33 | */ |
292 | +#ifdef CONFIG_TCG | 34 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) |
293 | #include "hw/intc/armv7m_nvic.h" | 35 | - ? cpu_isar_feature(aa64_fp_simd, cpu) |
294 | -#endif | 36 | - : cpu_isar_feature(aa32_vfp, cpu)) { |
295 | +#endif /* CONFIG_TCG */ | 37 | - cpu->has_vfp = true; |
296 | +#endif /* !CONFIG_USER_ONLY */ | 38 | - if (!kvm_enabled()) { |
297 | #include "sysemu/tcg.h" | 39 | - qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); |
298 | #include "sysemu/qtest.h" | 40 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
299 | #include "sysemu/hw_accel.h" | 41 | + if (cpu_isar_feature(aa64_fp_simd, cpu)) { |
300 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 42 | + cpu->has_vfp = true; |
301 | index XXXXXXX..XXXXXXX 100644 | 43 | + cpu->has_vfp_d32 = true; |
302 | --- a/target/arm/cpu_tcg.c | 44 | + if (tcg_enabled() || qtest_enabled()) { |
303 | +++ b/target/arm/cpu_tcg.c | 45 | + qdev_property_add_static(DEVICE(obj), |
304 | @@ -XXX,XX +XXX,XX @@ | 46 | + &arm_cpu_has_vfp_property); |
305 | #include "hw/boards.h" | 47 | + } |
306 | #endif | 48 | } |
307 | #include "cpregs.h" | 49 | - } |
308 | +#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) | 50 | - |
309 | +#include "hw/intc/armv7m_nvic.h" | 51 | - if (cpu->has_vfp && cpu_isar_feature(aa32_simd_r32, cpu)) { |
310 | +#endif | 52 | - cpu->has_vfp_d32 = true; |
311 | 53 | - if (!kvm_enabled()) { | |
312 | 54 | + } else if (cpu_isar_feature(aa32_vfp, cpu)) { | |
313 | /* Share AArch32 -cpu max features with AArch64. */ | 55 | + cpu->has_vfp = true; |
314 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 56 | + if (cpu_isar_feature(aa32_simd_r32, cpu)) { |
315 | index XXXXXXX..XXXXXXX 100644 | 57 | + cpu->has_vfp_d32 = true; |
316 | --- a/target/arm/m_helper.c | 58 | /* |
317 | +++ b/target/arm/m_helper.c | 59 | * The permitted values of the SIMDReg bits [3:0] on |
318 | @@ -XXX,XX +XXX,XX @@ | 60 | * Armv8-A are either 0b0000 and 0b0010. On such CPUs, |
319 | #include "exec/cpu_ldst.h" | 61 | * make sure that has_vfp_d32 can not be set to false. |
320 | #include "semihosting/common-semi.h" | 62 | */ |
321 | #endif | 63 | - if (!(arm_feature(&cpu->env, ARM_FEATURE_V8) && |
322 | +#if !defined(CONFIG_USER_ONLY) | 64 | - !arm_feature(&cpu->env, ARM_FEATURE_M))) { |
323 | +#include "hw/intc/armv7m_nvic.h" | 65 | + if ((tcg_enabled() || qtest_enabled()) |
324 | +#endif | 66 | + && !(arm_feature(&cpu->env, ARM_FEATURE_V8) |
325 | 67 | + && !arm_feature(&cpu->env, ARM_FEATURE_M))) { | |
326 | static void v7m_msr_xpsr(CPUARMState *env, uint32_t mask, | 68 | qdev_property_add_static(DEVICE(obj), |
327 | uint32_t reg, uint32_t val) | 69 | &arm_cpu_has_vfp_d32_property); |
70 | } | ||
328 | -- | 71 | -- |
329 | 2.34.1 | 72 | 2.34.1 |
330 | 73 | ||
331 | 74 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Shashi Mallela <shashi.mallela@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Create ITS as part of SBSA platform GIC initialization. |
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | GIC ITS information is in DeviceTree so TF-A can pass it to EDK2. |
6 | Message-id: 20230206223502.25122-3-philmd@linaro.org | 6 | |
7 | Bumping platform version to 0.2 as this is important hardware change. | ||
8 | |||
9 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | ||
10 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
11 | Message-id: 20230619170913.517373-2-marcin.juszkiewicz@linaro.org | ||
12 | Co-authored-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
13 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 16 | --- |
9 | target/arm/m_helper.c | 11 ++++++++--- | 17 | docs/system/arm/sbsa.rst | 14 ++++++++++++++ |
10 | 1 file changed, 8 insertions(+), 3 deletions(-) | 18 | hw/arm/sbsa-ref.c | 33 ++++++++++++++++++++++++++++++--- |
19 | 2 files changed, 44 insertions(+), 3 deletions(-) | ||
11 | 20 | ||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 21 | diff --git a/docs/system/arm/sbsa.rst b/docs/system/arm/sbsa.rst |
13 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/m_helper.c | 23 | --- a/docs/system/arm/sbsa.rst |
15 | +++ b/target/arm/m_helper.c | 24 | +++ b/docs/system/arm/sbsa.rst |
16 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 25 | @@ -XXX,XX +XXX,XX @@ to be a complete compliant DT. It currently reports: |
17 | return 0; | 26 | - platform version |
27 | - GIC addresses | ||
28 | |||
29 | +Platform version | ||
30 | +'''''''''''''''' | ||
31 | + | ||
32 | The platform version is only for informing platform firmware about | ||
33 | what kind of ``sbsa-ref`` board it is running on. It is neither | ||
34 | a QEMU versioned machine type nor a reflection of the level of the | ||
35 | @@ -XXX,XX +XXX,XX @@ SBSA/SystemReady SR support provided. | ||
36 | The ``machine-version-major`` value is updated when changes breaking | ||
37 | fw compatibility are introduced. The ``machine-version-minor`` value | ||
38 | is updated when features are added that don't break fw compatibility. | ||
39 | + | ||
40 | +Platform version changes: | ||
41 | + | ||
42 | +0.0 | ||
43 | + Devicetree holds information about CPUs, memory and platform version. | ||
44 | + | ||
45 | +0.1 | ||
46 | + GIC information is present in devicetree. | ||
47 | + | ||
48 | +0.2 | ||
49 | + GIC ITS information is present in devicetree. | ||
50 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/sbsa-ref.c | ||
53 | +++ b/hw/arm/sbsa-ref.c | ||
54 | @@ -XXX,XX +XXX,XX @@ enum { | ||
55 | SBSA_CPUPERIPHS, | ||
56 | SBSA_GIC_DIST, | ||
57 | SBSA_GIC_REDIST, | ||
58 | + SBSA_GIC_ITS, | ||
59 | SBSA_SECURE_EC, | ||
60 | SBSA_GWDT_WS0, | ||
61 | SBSA_GWDT_REFRESH, | ||
62 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry sbsa_ref_memmap[] = { | ||
63 | [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, | ||
64 | [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, | ||
65 | [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, | ||
66 | + [SBSA_GIC_ITS] = { 0x44081000, 0x00020000 }, | ||
67 | [SBSA_SECURE_EC] = { 0x50000000, 0x00001000 }, | ||
68 | [SBSA_GWDT_REFRESH] = { 0x50010000, 0x00001000 }, | ||
69 | [SBSA_GWDT_CONTROL] = { 0x50011000, 0x00001000 }, | ||
70 | @@ -XXX,XX +XXX,XX @@ static void sbsa_fdt_add_gic_node(SBSAMachineState *sms) | ||
71 | 2, sbsa_ref_memmap[SBSA_GIC_REDIST].base, | ||
72 | 2, sbsa_ref_memmap[SBSA_GIC_REDIST].size); | ||
73 | |||
74 | + nodename = g_strdup_printf("/intc/its"); | ||
75 | + qemu_fdt_add_subnode(sms->fdt, nodename); | ||
76 | + qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg", | ||
77 | + 2, sbsa_ref_memmap[SBSA_GIC_ITS].base, | ||
78 | + 2, sbsa_ref_memmap[SBSA_GIC_ITS].size); | ||
79 | + | ||
80 | g_free(nodename); | ||
18 | } | 81 | } |
19 | 82 | + | |
20 | -#else | 83 | /* |
21 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 84 | * Firmware on this machine only uses ACPI table to load OS, these limited |
85 | * device tree nodes are just to let firmware know the info which varies from | ||
86 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) | ||
87 | * fw compatibility. | ||
88 | */ | ||
89 | qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); | ||
90 | - qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 1); | ||
91 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 2); | ||
92 | |||
93 | if (ms->numa_state->have_numa_distance) { | ||
94 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | ||
95 | @@ -XXX,XX +XXX,XX @@ static void create_secure_ram(SBSAMachineState *sms, | ||
96 | memory_region_add_subregion(secure_sysmem, base, secram); | ||
97 | } | ||
98 | |||
99 | -static void create_gic(SBSAMachineState *sms) | ||
100 | +static void create_its(SBSAMachineState *sms) | ||
22 | +{ | 101 | +{ |
23 | + return ARMMMUIdx_MUser; | 102 | + const char *itsclass = its_class_name(); |
103 | + DeviceState *dev; | ||
104 | + | ||
105 | + dev = qdev_new(itsclass); | ||
106 | + | ||
107 | + object_property_set_link(OBJECT(dev), "parent-gicv3", OBJECT(sms->gic), | ||
108 | + &error_abort); | ||
109 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
110 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, sbsa_ref_memmap[SBSA_GIC_ITS].base); | ||
24 | +} | 111 | +} |
25 | + | 112 | + |
26 | +#else /* !CONFIG_USER_ONLY */ | 113 | +static void create_gic(SBSAMachineState *sms, MemoryRegion *mem) |
27 | 114 | { | |
28 | /* | 115 | unsigned int smp_cpus = MACHINE(sms)->smp.cpus; |
29 | * What kind of stack write are we doing? This affects how exceptions | 116 | SysBusDevice *gicbusdev; |
30 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | 117 | @@ -XXX,XX +XXX,XX @@ static void create_gic(SBSAMachineState *sms) |
31 | return tt_resp; | 118 | qdev_prop_set_uint32(sms->gic, "len-redist-region-count", 1); |
119 | qdev_prop_set_uint32(sms->gic, "redist-region-count[0]", redist0_count); | ||
120 | |||
121 | + object_property_set_link(OBJECT(sms->gic), "sysmem", | ||
122 | + OBJECT(mem), &error_fatal); | ||
123 | + qdev_prop_set_bit(sms->gic, "has-lpi", true); | ||
124 | + | ||
125 | gicbusdev = SYS_BUS_DEVICE(sms->gic); | ||
126 | sysbus_realize_and_unref(gicbusdev, &error_fatal); | ||
127 | sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base); | ||
128 | @@ -XXX,XX +XXX,XX @@ static void create_gic(SBSAMachineState *sms) | ||
129 | sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus, | ||
130 | qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
131 | } | ||
132 | + create_its(sms); | ||
32 | } | 133 | } |
33 | 134 | ||
34 | -#endif /* !CONFIG_USER_ONLY */ | 135 | static void create_uart(const SBSAMachineState *sms, int uart, |
35 | - | 136 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) |
36 | ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | 137 | |
37 | bool secstate, bool priv, bool negpri) | 138 | create_secure_ram(sms, secure_sysmem); |
38 | { | 139 | |
39 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 140 | - create_gic(sms); |
40 | 141 | + create_gic(sms, sysmem); | |
41 | return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | 142 | |
42 | } | 143 | create_uart(sms, SBSA_UART, sysmem, serial_hd(0)); |
43 | + | 144 | create_uart(sms, SBSA_SECURE_UART, secure_sysmem, serial_hd(1)); |
44 | +#endif /* !CONFIG_USER_ONLY */ | ||
45 | -- | 145 | -- |
46 | 2.34.1 | 146 | 2.34.1 |
47 | |||
48 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20230206223502.25122-6-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | linux-user/user-internals.h | 2 +- | ||
10 | target/arm/cpu.h | 2 +- | ||
11 | linux-user/arm/cpu_loop.c | 4 ++-- | ||
12 | 3 files changed, 4 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/linux-user/user-internals.h b/linux-user/user-internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/linux-user/user-internals.h | ||
17 | +++ b/linux-user/user-internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ void print_termios(void *arg); | ||
19 | #ifdef TARGET_ARM | ||
20 | static inline int regpairs_aligned(CPUArchState *cpu_env, int num) | ||
21 | { | ||
22 | - return cpu_env->eabi == 1; | ||
23 | + return cpu_env->eabi; | ||
24 | } | ||
25 | #elif defined(TARGET_MIPS) && defined(TARGET_ABI_MIPSO32) | ||
26 | static inline int regpairs_aligned(CPUArchState *cpu_env, int num) { return 1; } | ||
27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu.h | ||
30 | +++ b/target/arm/cpu.h | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
32 | |||
33 | #if defined(CONFIG_USER_ONLY) | ||
34 | /* For usermode syscall translation. */ | ||
35 | - int eabi; | ||
36 | + bool eabi; | ||
37 | #endif | ||
38 | |||
39 | struct CPUBreakpoint *cpu_breakpoint[16]; | ||
40 | diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/linux-user/arm/cpu_loop.c | ||
43 | +++ b/linux-user/arm/cpu_loop.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | ||
45 | break; | ||
46 | case EXCP_SWI: | ||
47 | { | ||
48 | - env->eabi = 1; | ||
49 | + env->eabi = true; | ||
50 | /* system call */ | ||
51 | if (env->thumb) { | ||
52 | /* Thumb is always EABI style with syscall number in r7 */ | ||
53 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | ||
54 | * > 0xfffff and are handled below as out-of-range. | ||
55 | */ | ||
56 | n ^= ARM_SYSCALL_BASE; | ||
57 | - env->eabi = 0; | ||
58 | + env->eabi = false; | ||
59 | } | ||
60 | } | ||
61 | |||
62 | -- | ||
63 | 2.34.1 | ||
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 3 | Brown bag time: store instead of load results in uninitialized temp. |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | |
5 | Message-id: 20230206223502.25122-10-philmd@linaro.org | 5 | |
6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1704 | ||
7 | Reported-by: Mark Rutland <mark.rutland@arm.com> | ||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230620134659.817559-1-richard.henderson@linaro.org | ||
11 | Fixes: e6dd5e782be ("target/arm: Use tcg_gen_qemu_{ld, st}_i128 in gen_sve_{ld, st}r") | ||
12 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 16 | --- |
8 | target/arm/cpu.h | 2 +- | 17 | target/arm/tcg/translate-sve.c | 2 +- |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 18 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | 19 | ||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/cpu.h | 22 | --- a/target/arm/tcg/translate-sve.c |
14 | +++ b/target/arm/cpu.h | 23 | +++ b/target/arm/tcg/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | 24 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, |
16 | uint32_t ctrl; | 25 | /* Predicate register stores can be any multiple of 2. */ |
17 | } sau; | 26 | if (len_remain >= 8) { |
18 | 27 | t0 = tcg_temp_new_i64(); | |
19 | - void *nvic; | 28 | - tcg_gen_st_i64(t0, base, vofs + len_align); |
20 | #if !defined(CONFIG_USER_ONLY) | 29 | + tcg_gen_ld_i64(t0, base, vofs + len_align); |
21 | + void *nvic; | 30 | tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUQ | MO_ATOM_NONE); |
22 | const struct arm_boot_info *boot_info; | 31 | len_remain -= 8; |
23 | /* Store GICv3CPUState to access from this struct */ | 32 | len_align += 8; |
24 | void *gicv3state; | ||
25 | -- | 33 | -- |
26 | 2.34.1 | 34 | 2.34.1 |
27 | 35 | ||
28 | 36 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Hao Wu <wuhaotsh@google.com> | ||
2 | 1 | ||
3 | Havard is no longer working on the Nuvoton systems for a while | ||
4 | and won't be able to do any work on it in the future. So I'll | ||
5 | take over maintaining the Nuvoton system from him. | ||
6 | |||
7 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
8 | Acked-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
9 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> | ||
10 | Message-id: 20230208235433.3989937-2-wuhaotsh@google.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | MAINTAINERS | 2 +- | ||
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/MAINTAINERS | ||
19 | +++ b/MAINTAINERS | ||
20 | @@ -XXX,XX +XXX,XX @@ F: include/hw/net/mv88w8618_eth.h | ||
21 | F: docs/system/arm/musicpal.rst | ||
22 | |||
23 | Nuvoton NPCM7xx | ||
24 | -M: Havard Skinnemoen <hskinnemoen@google.com> | ||
25 | M: Tyrone Ting <kfting@nuvoton.com> | ||
26 | +M: Hao Wu <wuhaotsh@google.com> | ||
27 | L: qemu-arm@nongnu.org | ||
28 | S: Supported | ||
29 | F: hw/*/npcm7xx* | ||
30 | -- | ||
31 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
2 | 1 | ||
3 | Addresses targeting the second translation table (TTB1) in the SMMU have | ||
4 | all upper bits set. Ensure the IOMMU region covers all 64 bits. | ||
5 | |||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Message-id: 20230214171921.1917916-2-jean-philippe@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/smmu-common.h | 2 -- | ||
13 | hw/arm/smmu-common.c | 2 +- | ||
14 | 2 files changed, 1 insertion(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/smmu-common.h | ||
19 | +++ b/include/hw/arm/smmu-common.h | ||
20 | @@ -XXX,XX +XXX,XX @@ | ||
21 | #define SMMU_PCI_DEVFN_MAX 256 | ||
22 | #define SMMU_PCI_DEVFN(sid) (sid & 0xFF) | ||
23 | |||
24 | -#define SMMU_MAX_VA_BITS 48 | ||
25 | - | ||
26 | /* | ||
27 | * Page table walk error types | ||
28 | */ | ||
29 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/smmu-common.c | ||
32 | +++ b/hw/arm/smmu-common.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static AddressSpace *smmu_find_add_as(PCIBus *bus, void *opaque, int devfn) | ||
34 | |||
35 | memory_region_init_iommu(&sdev->iommu, sizeof(sdev->iommu), | ||
36 | s->mrtypename, | ||
37 | - OBJECT(s), name, 1ULL << SMMU_MAX_VA_BITS); | ||
38 | + OBJECT(s), name, UINT64_MAX); | ||
39 | address_space_init(&sdev->as, | ||
40 | MEMORY_REGION(&sdev->iommu), name); | ||
41 | trace_smmu_add_mr(name); | ||
42 | -- | ||
43 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Claudio Fontana <cfontana@suse.de> | 1 | The xkb official name for the Arabic keyboard layout is 'ara'. |
---|---|---|---|
2 | However xkb has for at least the past 15 years also permitted it to | ||
3 | be named via the legacy synonym 'ar'. In xkeyboard-config 2.39 this | ||
4 | synoynm was removed, which breaks compilation of QEMU: | ||
2 | 5 | ||
3 | make it clearer from the name that this is a tcg-only function. | 6 | FAILED: pc-bios/keymaps/ar |
7 | /home/fred/qemu-git/src/qemu/build-full/qemu-keymap -f pc-bios/keymaps/ar -l ar | ||
8 | xkbcommon: ERROR: Couldn't find file "symbols/ar" in include paths | ||
9 | xkbcommon: ERROR: 1 include paths searched: | ||
10 | xkbcommon: ERROR: /usr/share/X11/xkb | ||
11 | xkbcommon: ERROR: 3 include paths could not be added: | ||
12 | xkbcommon: ERROR: /home/fred/.config/xkb | ||
13 | xkbcommon: ERROR: /home/fred/.xkb | ||
14 | xkbcommon: ERROR: /etc/xkb | ||
15 | xkbcommon: ERROR: Abandoning symbols file "(unnamed)" | ||
16 | xkbcommon: ERROR: Failed to compile xkb_symbols | ||
17 | xkbcommon: ERROR: Failed to compile keymap | ||
4 | 18 | ||
5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | 19 | The upstream xkeyboard-config change removing the compat |
6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 20 | mapping is: |
21 | https://gitlab.freedesktop.org/xkeyboard-config/xkeyboard-config/-/commit/470ad2cd8fea84d7210377161d86b31999bb5ea6 | ||
22 | |||
23 | Make QEMU always ask for the 'ara' xkb layout, which should work on | ||
24 | both older and newer xkeyboard-config. We leave the QEMU name for | ||
25 | this keyboard layout as 'ar'; it is not the only one where our name | ||
26 | for it deviates from the xkb standard name. | ||
27 | |||
28 | Cc: qemu-stable@nongnu.org | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 31 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 32 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 33 | Message-id: 20230620162024.1132013-1-peter.maydell@linaro.org |
34 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1709 | ||
11 | --- | 35 | --- |
12 | target/arm/helper.c | 4 ++-- | 36 | pc-bios/keymaps/meson.build | 2 +- |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 37 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 38 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 39 | diff --git a/pc-bios/keymaps/meson.build b/pc-bios/keymaps/meson.build |
16 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 41 | --- a/pc-bios/keymaps/meson.build |
18 | +++ b/target/arm/helper.c | 42 | +++ b/pc-bios/keymaps/meson.build |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | 43 | @@ -XXX,XX +XXX,XX @@ |
20 | * trapped to the hypervisor in KVM. | 44 | keymaps = { |
21 | */ | 45 | - 'ar': '-l ar', |
22 | #ifdef CONFIG_TCG | 46 | + 'ar': '-l ara', |
23 | -static void handle_semihosting(CPUState *cs) | 47 | 'bepo': '-l fr -v dvorak', |
24 | +static void tcg_handle_semihosting(CPUState *cs) | 48 | 'cz': '-l cz', |
25 | { | 49 | 'da': '-l dk', |
26 | ARMCPU *cpu = ARM_CPU(cs); | ||
27 | CPUARMState *env = &cpu->env; | ||
28 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
29 | */ | ||
30 | #ifdef CONFIG_TCG | ||
31 | if (cs->exception_index == EXCP_SEMIHOST) { | ||
32 | - handle_semihosting(cs); | ||
33 | + tcg_handle_semihosting(cs); | ||
34 | return; | ||
35 | } | ||
36 | #endif | ||
37 | -- | 50 | -- |
38 | 2.34.1 | 51 | 2.34.1 |
39 | 52 | ||
40 | 53 | diff view generated by jsdifflib |