1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: | 1 | Hi; here's the latest batch of arm changes. The big thing |
---|---|---|---|
2 | in here is the SMMUv3 changes to add stage-2 translation support. | ||
2 | 3 | ||
3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) | 4 | thanks |
5 | -- PMM | ||
6 | |||
7 | The following changes since commit aa9bbd865502ed517624ab6fe7d4b5d89ca95e43: | ||
8 | |||
9 | Merge tag 'pull-ppc-20230528' of https://gitlab.com/danielhb/qemu into staging (2023-05-29 14:31:52 -0700) | ||
4 | 10 | ||
5 | are available in the Git repository at: | 11 | are available in the Git repository at: |
6 | 12 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230530 |
8 | 14 | ||
9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: | 15 | for you to fetch changes up to b03d0d4f531a8b867e0aac1fab0b876903015680: |
10 | 16 | ||
11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) | 17 | docs: sbsa: correct graphics card name (2023-05-30 13:32:46 +0100) |
12 | 18 | ||
13 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
14 | target-arm queue: | 20 | target-arm queue: |
15 | hw/arm/stm32f405: correctly describe the memory layout | 21 | * fsl-imx6: Add SNVS support for i.MX6 boards |
16 | hw/arm: Add Olimex H405 board | 22 | * smmuv3: Add support for stage 2 translations |
17 | cubieboard: Support booting from an SD card image with u-boot on it | 23 | * hw/dma/xilinx_axidma: Check DMASR.HALTED to prevent infinite loop |
18 | target/arm: Fix sve_probe_page | 24 | * hw/arm/xlnx-zynqmp: fix unsigned error when checking the RPUs number |
19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled | 25 | * cleanups for recent Kconfig changes |
20 | various code cleanups | 26 | * target/arm: Explicitly select short-format FSR for M-profile |
27 | * tests/qtest: Run arm-specific tests only if the required machine is available | ||
28 | * hw/arm/sbsa-ref: add GIC node into DT | ||
29 | * docs: sbsa: correct graphics card name | ||
30 | * Update copyright dates to 2023 | ||
21 | 31 | ||
22 | ---------------------------------------------------------------- | 32 | ---------------------------------------------------------------- |
23 | Evgeny Iakovlev (1): | 33 | Clément Chigot (1): |
24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled | 34 | hw/arm/xlnx-zynqmp: fix unsigned error when checking the RPUs number |
25 | 35 | ||
26 | Felipe Balbi (2): | 36 | Enze Li (1): |
27 | hw/arm/stm32f405: correctly describe the memory layout | 37 | Update copyright dates to 2023 |
28 | hw/arm: Add Olimex H405 | ||
29 | 38 | ||
30 | Philippe Mathieu-Daudé (27): | 39 | Fabiano Rosas (3): |
31 | hw/arm/pxa2xx: Simplify pxa255_init() | 40 | target/arm: Explain why we need to select ARM_V7M |
32 | hw/arm/pxa2xx: Simplify pxa270_init() | 41 | arm/Kconfig: Keep Kconfig default entries in default.mak as documentation |
33 | hw/arm/collie: Use the IEC binary prefix definitions | 42 | arm/Kconfig: Make TCG dependence explicit |
34 | hw/arm/collie: Simplify flash creation using for() loop | ||
35 | hw/arm/gumstix: Improve documentation | ||
36 | hw/arm/gumstix: Use the IEC binary prefix definitions | ||
37 | hw/arm/mainstone: Use the IEC binary prefix definitions | ||
38 | hw/arm/musicpal: Use the IEC binary prefix definitions | ||
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
58 | 43 | ||
59 | Richard Henderson (1): | 44 | Marcin Juszkiewicz (2): |
60 | target/arm: Fix sve_probe_page | 45 | hw/arm/sbsa-ref: add GIC node into DT |
46 | docs: sbsa: correct graphics card name | ||
61 | 47 | ||
62 | Strahinja Jankovic (7): | 48 | Mostafa Saleh (10): |
63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation | 49 | hw/arm/smmuv3: Add missing fields for IDR0 |
64 | hw/misc: Allwinner A10 DRAM Controller Emulation | 50 | hw/arm/smmuv3: Update translation config to hold stage-2 |
65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation | 51 | hw/arm/smmuv3: Refactor stage-1 PTW |
66 | hw/misc: AXP209 PMU Emulation | 52 | hw/arm/smmuv3: Add page table walk for stage-2 |
67 | hw/arm: Add AXP209 to Cubieboard | 53 | hw/arm/smmuv3: Parse STE config for stage-2 |
68 | hw/arm: Allwinner A10 enable SPL load from MMC | 54 | hw/arm/smmuv3: Make TLB lookup work for stage-2 |
69 | tests/avocado: Add SD boot test to Cubieboard | 55 | hw/arm/smmuv3: Add VMID to TLB tagging |
56 | hw/arm/smmuv3: Add CMDs related to stage-2 | ||
57 | hw/arm/smmuv3: Add stage-2 support in iova notifier | ||
58 | hw/arm/smmuv3: Add knob to choose translation stage and enable stage-2 | ||
70 | 59 | ||
71 | docs/system/arm/cubieboard.rst | 1 + | 60 | Peter Maydell (1): |
72 | docs/system/arm/orangepi.rst | 1 + | 61 | target/arm: Explicitly select short-format FSR for M-profile |
73 | docs/system/arm/stm32.rst | 1 + | ||
74 | configs/devices/arm-softmmu/default.mak | 1 + | ||
75 | include/hw/adc/npcm7xx_adc.h | 7 +- | ||
76 | include/hw/arm/allwinner-a10.h | 27 ++ | ||
77 | include/hw/arm/allwinner-h3.h | 3 + | ||
78 | include/hw/arm/npcm7xx.h | 18 +- | ||
79 | include/hw/arm/omap.h | 24 +- | ||
80 | include/hw/arm/pxa.h | 11 +- | ||
81 | include/hw/arm/stm32f405_soc.h | 5 +- | ||
82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- | ||
84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ | ||
85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ | ||
86 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
87 | include/hw/misc/npcm7xx_gcr.h | 6 +- | ||
88 | include/hw/misc/npcm7xx_mft.h | 7 +- | ||
89 | include/hw/misc/npcm7xx_pwm.h | 3 +- | ||
90 | include/hw/misc/npcm7xx_rng.h | 6 +- | ||
91 | include/hw/net/npcm7xx_emc.h | 5 +- | ||
92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- | ||
93 | hw/arm/allwinner-a10.c | 40 +++ | ||
94 | hw/arm/allwinner-h3.c | 11 +- | ||
95 | hw/arm/bcm2836.c | 9 +- | ||
96 | hw/arm/collie.c | 25 +- | ||
97 | hw/arm/cubieboard.c | 11 + | ||
98 | hw/arm/gumstix.c | 45 ++-- | ||
99 | hw/arm/mainstone.c | 37 ++- | ||
100 | hw/arm/musicpal.c | 9 +- | ||
101 | hw/arm/olimex-stm32-h405.c | 69 +++++ | ||
102 | hw/arm/omap1.c | 115 ++++---- | ||
103 | hw/arm/omap2.c | 40 ++- | ||
104 | hw/arm/omap_sx1.c | 53 ++-- | ||
105 | hw/arm/palm.c | 2 +- | ||
106 | hw/arm/pxa2xx.c | 8 +- | ||
107 | hw/arm/spitz.c | 6 +- | ||
108 | hw/arm/stellaris.c | 73 +++-- | ||
109 | hw/arm/stm32f405_soc.c | 8 + | ||
110 | hw/arm/tosa.c | 2 +- | ||
111 | hw/arm/versatilepb.c | 6 +- | ||
112 | hw/arm/vexpress.c | 10 +- | ||
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
156 | 62 | ||
63 | Thomas Huth (1): | ||
64 | tests/qtest: Run arm-specific tests only if the required machine is available | ||
65 | |||
66 | Tommy Wu (1): | ||
67 | hw/dma/xilinx_axidma: Check DMASR.HALTED to prevent infinite loop. | ||
68 | |||
69 | Vitaly Cheptsov (1): | ||
70 | fsl-imx6: Add SNVS support for i.MX6 boards | ||
71 | |||
72 | docs/conf.py | 2 +- | ||
73 | docs/system/arm/sbsa.rst | 2 +- | ||
74 | configs/devices/aarch64-softmmu/default.mak | 6 + | ||
75 | configs/devices/arm-softmmu/default.mak | 40 ++++ | ||
76 | hw/arm/smmu-internal.h | 37 +++ | ||
77 | hw/arm/smmuv3-internal.h | 12 +- | ||
78 | include/hw/arm/fsl-imx6.h | 2 + | ||
79 | include/hw/arm/smmu-common.h | 45 +++- | ||
80 | include/hw/arm/smmuv3.h | 4 + | ||
81 | include/qemu/help-texts.h | 2 +- | ||
82 | hw/arm/fsl-imx6.c | 8 + | ||
83 | hw/arm/sbsa-ref.c | 19 +- | ||
84 | hw/arm/smmu-common.c | 209 ++++++++++++++-- | ||
85 | hw/arm/smmuv3.c | 357 ++++++++++++++++++++++++---- | ||
86 | hw/arm/xlnx-zynqmp.c | 2 +- | ||
87 | hw/dma/xilinx_axidma.c | 11 +- | ||
88 | target/arm/tcg/tlb_helper.c | 13 +- | ||
89 | hw/arm/Kconfig | 123 ++++++---- | ||
90 | hw/arm/trace-events | 14 +- | ||
91 | target/arm/Kconfig | 3 + | ||
92 | tests/qtest/meson.build | 7 +- | ||
93 | 21 files changed, 773 insertions(+), 145 deletions(-) | ||
94 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
2 | 1 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | 1 | From: Vitaly Cheptsov <cheptsov@ispras.ru> |
---|---|---|---|
2 | 2 | ||
3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit | 3 | SNVS is supported on both i.MX6 and i.MX6UL and is needed |
4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu | 4 | to support shutdown on the board. |
5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 | ||
6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is | ||
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
9 | 5 | ||
10 | Cc: qemu-stable@nongnu.org | 6 | Cc: Peter Maydell <peter.maydell@linaro.org> (odd fixer:SABRELITE / i.MX6) |
11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | 7 | Cc: Jean-Christophe Dubois <jcd@tribudubois.net> (reviewer:SABRELITE / i.MX6) |
12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | 8 | Cc: qemu-arm@nongnu.org (open list:SABRELITE / i.MX6) |
9 | Cc: qemu-devel@nongnu.org (open list:All patches CC here) | ||
10 | Signed-off-by: Vitaly Cheptsov <cheptsov@ispras.ru> | ||
11 | Message-id: 20230515095015.66860-1-cheptsov@ispras.ru | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 14 | --- |
16 | target/arm/helper.c | 3 +++ | 15 | include/hw/arm/fsl-imx6.h | 2 ++ |
17 | 1 file changed, 3 insertions(+) | 16 | hw/arm/fsl-imx6.c | 8 ++++++++ |
17 | 2 files changed, 10 insertions(+) | ||
18 | 18 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/include/hw/arm/fsl-imx6.h b/include/hw/arm/fsl-imx6.h |
20 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 21 | --- a/include/hw/arm/fsl-imx6.h |
22 | +++ b/target/arm/helper.c | 22 | +++ b/include/hw/arm/fsl-imx6.h |
23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 23 | @@ -XXX,XX +XXX,XX @@ |
24 | if (cpu_isar_feature(aa64_sme, cpu)) { | 24 | #include "hw/cpu/a9mpcore.h" |
25 | valid_mask |= SCR_ENTP2; | 25 | #include "hw/misc/imx6_ccm.h" |
26 | } | 26 | #include "hw/misc/imx6_src.h" |
27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { | 27 | +#include "hw/misc/imx7_snvs.h" |
28 | + valid_mask |= SCR_HXEN; | 28 | #include "hw/watchdog/wdt_imx2.h" |
29 | + } | 29 | #include "hw/char/imx_serial.h" |
30 | } else { | 30 | #include "hw/timer/imx_gpt.h" |
31 | valid_mask &= ~(SCR_RW | SCR_ST); | 31 | @@ -XXX,XX +XXX,XX @@ struct FslIMX6State { |
32 | if (cpu_isar_feature(aa32_ras, cpu)) { | 32 | A9MPPrivState a9mpcore; |
33 | IMX6CCMState ccm; | ||
34 | IMX6SRCState src; | ||
35 | + IMX7SNVSState snvs; | ||
36 | IMXSerialState uart[FSL_IMX6_NUM_UARTS]; | ||
37 | IMXGPTState gpt; | ||
38 | IMXEPITState epit[FSL_IMX6_NUM_EPITS]; | ||
39 | diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/arm/fsl-imx6.c | ||
42 | +++ b/hw/arm/fsl-imx6.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_init(Object *obj) | ||
44 | |||
45 | object_initialize_child(obj, "src", &s->src, TYPE_IMX6_SRC); | ||
46 | |||
47 | + object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS); | ||
48 | + | ||
49 | for (i = 0; i < FSL_IMX6_NUM_UARTS; i++) { | ||
50 | snprintf(name, NAME_SIZE, "uart%d", i + 1); | ||
51 | object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL); | ||
52 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_realize(DeviceState *dev, Error **errp) | ||
53 | qdev_get_gpio_in(DEVICE(&s->a9mpcore), | ||
54 | FSL_IMX6_ENET_MAC_1588_IRQ)); | ||
55 | |||
56 | + /* | ||
57 | + * SNVS | ||
58 | + */ | ||
59 | + sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort); | ||
60 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6_SNVSHP_ADDR); | ||
61 | + | ||
62 | /* | ||
63 | * Watchdog | ||
64 | */ | ||
33 | -- | 65 | -- |
34 | 2.34.1 | 66 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | 3 | In preparation for adding stage-2 support. |
4 | macro call, to avoid after a QOM refactor: | 4 | Add IDR0 fields related to stage-2. |
5 | 5 | ||
6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition | 6 | VMID16: 16-bit VMID supported. |
7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | 7 | S2P: Stage-2 translation supported. |
8 | ^ | ||
9 | 8 | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 9 | They are described in 6.3.1 SMMU_IDR0. |
10 | |||
11 | No functional change intended. | ||
12 | |||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | 14 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
13 | Message-id: 20230109140306.23161-15-philmd@linaro.org | 15 | Signed-off-by: Mostafa Saleh <smostafa@google.com> |
16 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
17 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
18 | Message-id: 20230516203327.2051088-2-smostafa@google.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 20 | --- |
16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- | 21 | hw/arm/smmuv3-internal.h | 2 ++ |
17 | 1 file changed, 13 insertions(+), 14 deletions(-) | 22 | 1 file changed, 2 insertions(+) |
18 | 23 | ||
19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c | 24 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
20 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/timer/xilinx_timer.c | 26 | --- a/hw/arm/smmuv3-internal.h |
22 | +++ b/hw/timer/xilinx_timer.c | 27 | +++ b/hw/arm/smmuv3-internal.h |
23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer | 28 | @@ -XXX,XX +XXX,XX @@ typedef enum SMMUTranslationStatus { |
24 | }; | 29 | /* MMIO Registers */ |
25 | 30 | ||
26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" | 31 | REG32(IDR0, 0x0) |
27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | 32 | + FIELD(IDR0, S2P, 0 , 1) |
28 | - TYPE_XILINX_TIMER) | 33 | FIELD(IDR0, S1P, 1 , 1) |
29 | +typedef struct XpsTimerState XpsTimerState; | 34 | FIELD(IDR0, TTF, 2 , 2) |
30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) | 35 | FIELD(IDR0, COHACC, 4 , 1) |
31 | 36 | FIELD(IDR0, ASID16, 12, 1) | |
32 | -struct timerblock | 37 | + FIELD(IDR0, VMID16, 18, 1) |
33 | +struct XpsTimerState | 38 | FIELD(IDR0, TTENDIAN, 21, 2) |
34 | { | 39 | FIELD(IDR0, STALL_MODEL, 24, 2) |
35 | SysBusDevice parent_obj; | 40 | FIELD(IDR0, TERM_MODEL, 26, 1) |
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ struct timerblock | ||
38 | struct xlx_timer *timers; | ||
39 | }; | ||
40 | |||
41 | -static inline unsigned int num_timers(struct timerblock *t) | ||
42 | +static inline unsigned int num_timers(XpsTimerState *t) | ||
43 | { | ||
44 | return 2 - t->one_timer_only; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) | ||
47 | return addr >> 2; | ||
48 | } | ||
49 | |||
50 | -static void timer_update_irq(struct timerblock *t) | ||
51 | +static void timer_update_irq(XpsTimerState *t) | ||
52 | { | ||
53 | unsigned int i, irq = 0; | ||
54 | uint32_t csr; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) | ||
56 | static uint64_t | ||
57 | timer_read(void *opaque, hwaddr addr, unsigned int size) | ||
58 | { | ||
59 | - struct timerblock *t = opaque; | ||
60 | + XpsTimerState *t = opaque; | ||
61 | struct xlx_timer *xt; | ||
62 | uint32_t r = 0; | ||
63 | unsigned int timer; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void | ||
65 | timer_write(void *opaque, hwaddr addr, | ||
66 | uint64_t val64, unsigned int size) | ||
67 | { | ||
68 | - struct timerblock *t = opaque; | ||
69 | + XpsTimerState *t = opaque; | ||
70 | struct xlx_timer *xt; | ||
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
100 | } | ||
101 | |||
102 | static Property xilinx_timer_properties[] = { | ||
103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, | ||
104 | - 62 * 1000000), | ||
105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), | ||
106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), | ||
107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), | ||
108 | DEFINE_PROP_END_OF_LIST(), | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) | ||
112 | static const TypeInfo xilinx_timer_info = { | ||
113 | .name = TYPE_XILINX_TIMER, | ||
114 | .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(struct timerblock), | ||
116 | + .instance_size = sizeof(XpsTimerState), | ||
117 | .instance_init = xilinx_timer_init, | ||
118 | .class_init = xilinx_timer_class_init, | ||
119 | }; | ||
120 | -- | 41 | -- |
121 | 2.34.1 | 42 | 2.34.1 |
122 | |||
123 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | 3 | In preparation for adding stage-2 support, add a S2 config |
4 | macro call, to avoid after a QOM refactor: | 4 | struct(SMMUS2Cfg), composed of the following fields and embedded in |
5 | the main SMMUTransCfg: | ||
6 | -tsz: Size of IPA input region (S2T0SZ) | ||
7 | -sl0: Start level of translation (S2SL0) | ||
8 | -affd: AF Fault Disable (S2AFFD) | ||
9 | -record_faults: Record fault events (S2R) | ||
10 | -granule_sz: Granule page shift (based on S2TG) | ||
11 | -vmid: Virtual Machine ID (S2VMID) | ||
12 | -vttb: Address of translation table base (S2TTB) | ||
13 | -eff_ps: Effective PA output range (based on S2PS) | ||
5 | 14 | ||
6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition | 15 | They will be used in the next patches in stage-2 address translation. |
7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
8 | ^ | ||
9 | 16 | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 17 | The fields in SMMUS2Cfg, are reordered to make the shared and stage-1 |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 18 | fields next to each other, this reordering didn't change the struct |
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | 19 | size (104 bytes before and after). |
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | 20 | |
21 | Stage-1 only fields: aa64, asid, tt, ttb, tbi, record_faults, oas. | ||
22 | oas is stage-1 output address size. However, it is used to check | ||
23 | input address in case stage-1 is unimplemented or bypassed according | ||
24 | to SMMUv3 manual IHI0070.E "3.4. Address sizes" | ||
25 | |||
26 | Shared fields: stage, disabled, bypassed, aborted, iotlb_*. | ||
27 | |||
28 | No functional change intended. | ||
29 | |||
30 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
31 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
32 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
33 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
34 | Message-id: 20230516203327.2051088-3-smostafa@google.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 36 | --- |
16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- | 37 | include/hw/arm/smmu-common.h | 22 +++++++++++++++++++--- |
17 | 1 file changed, 13 insertions(+), 15 deletions(-) | 38 | 1 file changed, 19 insertions(+), 3 deletions(-) |
18 | 39 | ||
19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c | 40 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
20 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/intc/xilinx_intc.c | 42 | --- a/include/hw/arm/smmu-common.h |
22 | +++ b/hw/intc/xilinx_intc.c | 43 | +++ b/include/hw/arm/smmu-common.h |
23 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTLBEntry { |
24 | #define R_MAX 8 | 45 | uint8_t granule; |
25 | 46 | } SMMUTLBEntry; | |
26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" | 47 | |
27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | 48 | +/* Stage-2 configuration. */ |
28 | - TYPE_XILINX_INTC) | 49 | +typedef struct SMMUS2Cfg { |
29 | +typedef struct XpsIntc XpsIntc; | 50 | + uint8_t tsz; /* Size of IPA input region (S2T0SZ) */ |
30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) | 51 | + uint8_t sl0; /* Start level of translation (S2SL0) */ |
31 | 52 | + bool affd; /* AF Fault Disable (S2AFFD) */ | |
32 | -struct xlx_pic | 53 | + bool record_faults; /* Record fault events (S2R) */ |
33 | +struct XpsIntc | 54 | + uint8_t granule_sz; /* Granule page shift (based on S2TG) */ |
34 | { | 55 | + uint8_t eff_ps; /* Effective PA output range (based on S2PS) */ |
35 | SysBusDevice parent_obj; | 56 | + uint16_t vmid; /* Virtual Machine ID (S2VMID) */ |
36 | 57 | + uint64_t vttb; /* Address of translation table base (S2TTB) */ | |
37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic | 58 | +} SMMUS2Cfg; |
38 | uint32_t irq_pin_state; | 59 | + |
39 | }; | 60 | /* |
40 | 61 | * Generic structure populated by derived SMMU devices | |
41 | -static void update_irq(struct xlx_pic *p) | 62 | * after decoding the configuration information and used as |
42 | +static void update_irq(XpsIntc *p) | 63 | * input to the page table walk |
43 | { | 64 | */ |
44 | uint32_t i; | 65 | typedef struct SMMUTransCfg { |
45 | 66 | + /* Shared fields between stage-1 and stage-2. */ | |
46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) | 67 | int stage; /* translation stage */ |
47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); | 68 | - bool aa64; /* arch64 or aarch32 translation table */ |
48 | } | 69 | bool disabled; /* smmu is disabled */ |
49 | 70 | bool bypassed; /* translation is bypassed */ | |
50 | -static uint64_t | 71 | bool aborted; /* translation is aborted */ |
51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) | 72 | + uint32_t iotlb_hits; /* counts IOTLB hits */ |
52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) | 73 | + uint32_t iotlb_misses; /* counts IOTLB misses*/ |
53 | { | 74 | + /* Used by stage-1 only. */ |
54 | - struct xlx_pic *p = opaque; | 75 | + bool aa64; /* arch64 or aarch32 translation table */ |
55 | + XpsIntc *p = opaque; | 76 | bool record_faults; /* record fault events */ |
56 | uint32_t r = 0; | 77 | uint64_t ttb; /* TT base address */ |
57 | 78 | uint8_t oas; /* output address width */ | |
58 | addr >>= 2; | 79 | uint8_t tbi; /* Top Byte Ignore */ |
59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) | 80 | uint16_t asid; |
60 | return r; | 81 | SMMUTransTableInfo tt[2]; |
61 | } | 82 | - uint32_t iotlb_hits; /* counts IOTLB hits for this asid */ |
62 | 83 | - uint32_t iotlb_misses; /* counts IOTLB misses for this asid */ | |
63 | -static void | 84 | + /* Used by stage-2 only. */ |
64 | -pic_write(void *opaque, hwaddr addr, | 85 | + struct SMMUS2Cfg s2cfg; |
65 | - uint64_t val64, unsigned int size) | 86 | } SMMUTransCfg; |
66 | +static void pic_write(void *opaque, hwaddr addr, | 87 | |
67 | + uint64_t val64, unsigned int size) | 88 | typedef struct SMMUDevice { |
68 | { | ||
69 | - struct xlx_pic *p = opaque; | ||
70 | + XpsIntc *p = opaque; | ||
71 | uint32_t value = val64; | ||
72 | |||
73 | addr >>= 2; | ||
74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { | ||
75 | |||
76 | static void irq_handler(void *opaque, int irq, int level) | ||
77 | { | ||
78 | - struct xlx_pic *p = opaque; | ||
79 | + XpsIntc *p = opaque; | ||
80 | |||
81 | /* edge triggered interrupt */ | ||
82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) | ||
84 | |||
85 | static void xilinx_intc_init(Object *obj) | ||
86 | { | ||
87 | - struct xlx_pic *p = XILINX_INTC(obj); | ||
88 | + XpsIntc *p = XILINX_INTC(obj); | ||
89 | |||
90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); | ||
91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) | ||
93 | } | ||
94 | |||
95 | static Property xilinx_intc_properties[] = { | ||
96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), | ||
97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), | ||
98 | DEFINE_PROP_END_OF_LIST(), | ||
99 | }; | ||
100 | |||
101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) | ||
102 | static const TypeInfo xilinx_intc_info = { | ||
103 | .name = TYPE_XILINX_INTC, | ||
104 | .parent = TYPE_SYS_BUS_DEVICE, | ||
105 | - .instance_size = sizeof(struct xlx_pic), | ||
106 | + .instance_size = sizeof(XpsIntc), | ||
107 | .instance_init = xilinx_intc_init, | ||
108 | .class_init = xilinx_intc_class_init, | ||
109 | }; | ||
110 | -- | 89 | -- |
111 | 2.34.1 | 90 | 2.34.1 |
112 | |||
113 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The structure is named SECUREECState. Rename the type accordingly. | 3 | In preparation for adding stage-2 support, rename smmu_ptw_64 to |
4 | smmu_ptw_64_s1 and refactor some of the code so it can be reused in | ||
5 | stage-2 page table walk. | ||
4 | 6 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Remove AA64 check from PTW as decode_cd already ensures that AA64 is |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | used, otherwise it faults with C_BAD_CD. |
7 | Message-id: 20230109140306.23161-12-philmd@linaro.org | 9 | |
10 | A stage member is added to SMMUPTWEventInfo to differentiate | ||
11 | between stage-1 and stage-2 ptw faults. | ||
12 | |||
13 | Add stage argument to trace_smmu_ptw_level be consistent with other | ||
14 | trace events. | ||
15 | |||
16 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
17 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
18 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
19 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
20 | Message-id: 20230516203327.2051088-4-smostafa@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 22 | --- |
10 | hw/misc/sbsa_ec.c | 13 +++++++------ | 23 | include/hw/arm/smmu-common.h | 16 +++++++++++++--- |
11 | 1 file changed, 7 insertions(+), 6 deletions(-) | 24 | hw/arm/smmu-common.c | 27 ++++++++++----------------- |
25 | hw/arm/smmuv3.c | 2 ++ | ||
26 | hw/arm/trace-events | 2 +- | ||
27 | 4 files changed, 26 insertions(+), 21 deletions(-) | ||
12 | 28 | ||
13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c | 29 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
14 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/misc/sbsa_ec.c | 31 | --- a/include/hw/arm/smmu-common.h |
16 | +++ b/hw/misc/sbsa_ec.c | 32 | +++ b/include/hw/arm/smmu-common.h |
17 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ |
18 | #include "hw/sysbus.h" | 34 | #include "hw/pci/pci.h" |
19 | #include "sysemu/runstate.h" | 35 | #include "qom/object.h" |
20 | 36 | ||
21 | -typedef struct { | 37 | -#define SMMU_PCI_BUS_MAX 256 |
22 | +typedef struct SECUREECState { | 38 | -#define SMMU_PCI_DEVFN_MAX 256 |
23 | SysBusDevice parent_obj; | 39 | -#define SMMU_PCI_DEVFN(sid) (sid & 0xFF) |
24 | MemoryRegion iomem; | 40 | +#define SMMU_PCI_BUS_MAX 256 |
25 | } SECUREECState; | 41 | +#define SMMU_PCI_DEVFN_MAX 256 |
26 | 42 | +#define SMMU_PCI_DEVFN(sid) (sid & 0xFF) | |
27 | -#define TYPE_SBSA_EC "sbsa-ec" | 43 | + |
28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) | 44 | +/* VMSAv8-64 Translation constants and functions */ |
29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" | 45 | +#define VMSA_LEVELS 4 |
30 | +#define SBSA_SECURE_EC(obj) \ | 46 | + |
31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | 47 | +#define VMSA_STRIDE(gran) ((gran) - VMSA_LEVELS + 1) |
32 | 48 | +#define VMSA_BIT_LVL(isz, strd, lvl) ((isz) - (strd) * \ | |
33 | enum sbsa_ec_powerstates { | 49 | + (VMSA_LEVELS - (lvl))) |
34 | SBSA_EC_CMD_POWEROFF = 0x01, | 50 | +#define VMSA_IDXMSK(isz, strd, lvl) ((1ULL << \ |
35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) | 51 | + VMSA_BIT_LVL(isz, strd, lvl)) - 1) |
52 | |||
53 | /* | ||
54 | * Page table walk error types | ||
55 | @@ -XXX,XX +XXX,XX @@ typedef enum { | ||
56 | } SMMUPTWEventType; | ||
57 | |||
58 | typedef struct SMMUPTWEventInfo { | ||
59 | + int stage; | ||
60 | SMMUPTWEventType type; | ||
61 | dma_addr_t addr; /* fetched address that induced an abort, if any */ | ||
62 | } SMMUPTWEventInfo; | ||
63 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/arm/smmu-common.c | ||
66 | +++ b/hw/arm/smmu-common.c | ||
67 | @@ -XXX,XX +XXX,XX @@ SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova) | ||
36 | } | 68 | } |
37 | 69 | ||
38 | static void sbsa_ec_write(void *opaque, hwaddr offset, | 70 | /** |
39 | - uint64_t value, unsigned size) | 71 | - * smmu_ptw_64 - VMSAv8-64 Walk of the page tables for a given IOVA |
40 | + uint64_t value, unsigned size) | 72 | + * smmu_ptw_64_s1 - VMSAv8-64 Walk of the page tables for a given IOVA |
73 | * @cfg: translation config | ||
74 | * @iova: iova to translate | ||
75 | * @perm: access type | ||
76 | @@ -XXX,XX +XXX,XX @@ SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova) | ||
77 | * Upon success, @tlbe is filled with translated_addr and entry | ||
78 | * permission rights. | ||
79 | */ | ||
80 | -static int smmu_ptw_64(SMMUTransCfg *cfg, | ||
81 | - dma_addr_t iova, IOMMUAccessFlags perm, | ||
82 | - SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
83 | +static int smmu_ptw_64_s1(SMMUTransCfg *cfg, | ||
84 | + dma_addr_t iova, IOMMUAccessFlags perm, | ||
85 | + SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
41 | { | 86 | { |
42 | if (offset == 0) { /* PSCI machine power command register */ | 87 | dma_addr_t baseaddr, indexmask; |
43 | switch (value) { | 88 | int stage = cfg->stage; |
44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { | 89 | @@ -XXX,XX +XXX,XX @@ static int smmu_ptw_64(SMMUTransCfg *cfg, |
45 | 90 | } | |
46 | static void sbsa_ec_init(Object *obj) | 91 | |
92 | granule_sz = tt->granule_sz; | ||
93 | - stride = granule_sz - 3; | ||
94 | + stride = VMSA_STRIDE(granule_sz); | ||
95 | inputsize = 64 - tt->tsz; | ||
96 | level = 4 - (inputsize - 4) / stride; | ||
97 | - indexmask = (1ULL << (inputsize - (stride * (4 - level)))) - 1; | ||
98 | + indexmask = VMSA_IDXMSK(inputsize, stride, level); | ||
99 | baseaddr = extract64(tt->ttb, 0, 48); | ||
100 | baseaddr &= ~indexmask; | ||
101 | |||
102 | - while (level <= 3) { | ||
103 | + while (level < VMSA_LEVELS) { | ||
104 | uint64_t subpage_size = 1ULL << level_shift(level, granule_sz); | ||
105 | uint64_t mask = subpage_size - 1; | ||
106 | uint32_t offset = iova_level_offset(iova, inputsize, level, granule_sz); | ||
107 | @@ -XXX,XX +XXX,XX @@ static int smmu_ptw_64(SMMUTransCfg *cfg, | ||
108 | if (get_pte(baseaddr, offset, &pte, info)) { | ||
109 | goto error; | ||
110 | } | ||
111 | - trace_smmu_ptw_level(level, iova, subpage_size, | ||
112 | + trace_smmu_ptw_level(stage, level, iova, subpage_size, | ||
113 | baseaddr, offset, pte); | ||
114 | |||
115 | if (is_invalid_pte(pte) || is_reserved_pte(pte, level)) { | ||
116 | @@ -XXX,XX +XXX,XX @@ static int smmu_ptw_64(SMMUTransCfg *cfg, | ||
117 | info->type = SMMU_PTW_ERR_TRANSLATION; | ||
118 | |||
119 | error: | ||
120 | + info->stage = 1; | ||
121 | tlbe->entry.perm = IOMMU_NONE; | ||
122 | return -EINVAL; | ||
123 | } | ||
124 | @@ -XXX,XX +XXX,XX @@ error: | ||
125 | int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
126 | SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
47 | { | 127 | { |
48 | - SECUREECState *s = SECURE_EC(obj); | 128 | - if (!cfg->aa64) { |
49 | + SECUREECState *s = SBSA_SECURE_EC(obj); | 129 | - /* |
50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 130 | - * This code path is not entered as we check this while decoding |
51 | 131 | - * the configuration data in the derived SMMU model. | |
52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", | 132 | - */ |
53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) | 133 | - g_assert_not_reached(); |
134 | - } | ||
135 | - | ||
136 | - return smmu_ptw_64(cfg, iova, perm, tlbe, info); | ||
137 | + return smmu_ptw_64_s1(cfg, iova, perm, tlbe, info); | ||
54 | } | 138 | } |
55 | 139 | ||
56 | static const TypeInfo sbsa_ec_info = { | 140 | /** |
57 | - .name = TYPE_SBSA_EC, | 141 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
58 | + .name = TYPE_SBSA_SECURE_EC, | 142 | index XXXXXXX..XXXXXXX 100644 |
59 | .parent = TYPE_SYS_BUS_DEVICE, | 143 | --- a/hw/arm/smmuv3.c |
60 | .instance_size = sizeof(SECUREECState), | 144 | +++ b/hw/arm/smmuv3.c |
61 | .instance_init = sbsa_ec_init, | 145 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
146 | cached_entry = g_new0(SMMUTLBEntry, 1); | ||
147 | |||
148 | if (smmu_ptw(cfg, aligned_addr, flag, cached_entry, &ptw_info)) { | ||
149 | + /* All faults from PTW has S2 field. */ | ||
150 | + event.u.f_walk_eabt.s2 = (ptw_info.stage == 2); | ||
151 | g_free(cached_entry); | ||
152 | switch (ptw_info.type) { | ||
153 | case SMMU_PTW_ERR_WALK_EABT: | ||
154 | diff --git a/hw/arm/trace-events b/hw/arm/trace-events | ||
155 | index XXXXXXX..XXXXXXX 100644 | ||
156 | --- a/hw/arm/trace-events | ||
157 | +++ b/hw/arm/trace-events | ||
158 | @@ -XXX,XX +XXX,XX @@ virt_acpi_setup(void) "No fw cfg or ACPI disabled. Bailing out." | ||
159 | |||
160 | # smmu-common.c | ||
161 | smmu_add_mr(const char *name) "%s" | ||
162 | -smmu_ptw_level(int level, uint64_t iova, size_t subpage_size, uint64_t baseaddr, uint32_t offset, uint64_t pte) "level=%d iova=0x%"PRIx64" subpage_sz=0x%zx baseaddr=0x%"PRIx64" offset=%d => pte=0x%"PRIx64 | ||
163 | +smmu_ptw_level(int stage, int level, uint64_t iova, size_t subpage_size, uint64_t baseaddr, uint32_t offset, uint64_t pte) "stage=%d level=%d iova=0x%"PRIx64" subpage_sz=0x%zx baseaddr=0x%"PRIx64" offset=%d => pte=0x%"PRIx64 | ||
164 | smmu_ptw_invalid_pte(int stage, int level, uint64_t baseaddr, uint64_t pteaddr, uint32_t offset, uint64_t pte) "stage=%d level=%d base@=0x%"PRIx64" pte@=0x%"PRIx64" offset=%d pte=0x%"PRIx64 | ||
165 | smmu_ptw_page_pte(int stage, int level, uint64_t iova, uint64_t baseaddr, uint64_t pteaddr, uint64_t pte, uint64_t address) "stage=%d level=%d iova=0x%"PRIx64" base@=0x%"PRIx64" pte@=0x%"PRIx64" pte=0x%"PRIx64" page address = 0x%"PRIx64 | ||
166 | smmu_ptw_block_pte(int stage, int level, uint64_t baseaddr, uint64_t pteaddr, uint64_t pte, uint64_t iova, uint64_t gpa, int bsize_mb) "stage=%d level=%d base@=0x%"PRIx64" pte@=0x%"PRIx64" pte=0x%"PRIx64" iova=0x%"PRIx64" block address = 0x%"PRIx64" block size = %d MiB" | ||
62 | -- | 167 | -- |
63 | 2.34.1 | 168 | 2.34.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not | 3 | In preparation for adding stage-2 support, add Stage-2 PTW code. |
4 | passed when starting QEMU. SPL is copied to SRAM_A. | 4 | Only Aarch64 format is supported as stage-1. |
5 | 5 | ||
6 | The approach is reused from Allwinner H3 implementation. | 6 | Nesting stage-1 and stage-2 is not supported right now. |
7 | 7 | ||
8 | Tested with Armbian and custom Yocto image. | 8 | HTTU is not supported, SW is expected to maintain the Access flag. |
9 | 9 | This is described in the SMMUv3 manual(IHI 0070.E.a) | |
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 10 | "5.2. Stream Table Entry" in "[181] S2AFFD". |
11 | 11 | This flag determines the behavior on access of a stage-2 page whose | |
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 12 | descriptor has AF == 0: |
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | 13 | - 0b0: An Access flag fault occurs (stall not supported). |
14 | - 0b1: An Access flag fault never occurs. | ||
15 | An Access fault takes priority over a Permission fault. | ||
16 | |||
17 | There are 3 address size checks for stage-2 according to | ||
18 | (IHI 0070.E.a) in "3.4. Address sizes". | ||
19 | - As nesting is not supported, input address is passed directly to | ||
20 | stage-2, and is checked against IAS. | ||
21 | We use cfg->oas to hold the OAS when stage-1 is not used, this is set | ||
22 | in the next patch. | ||
23 | This check is done outside of smmu_ptw_64_s2 as it is not part of | ||
24 | stage-2(it throws stage-1 fault), and the stage-2 function shouldn't | ||
25 | change it's behavior when nesting is supported. | ||
26 | When nesting is supported and we figure out how to combine TLB for | ||
27 | stage-1 and stage-2 we can move this check into the stage-1 function | ||
28 | as described in ARM DDI0487I.a in pseudocode | ||
29 | aarch64/translation/vmsa_translation/AArch64.S1Translate | ||
30 | aarch64/translation/vmsa_translation/AArch64.S1DisabledOutput | ||
31 | |||
32 | - Input to stage-2 is checked against s2t0sz, and throws stage-2 | ||
33 | transaltion fault if exceeds it. | ||
34 | |||
35 | - Output of stage-2 is checked against effective PA output range. | ||
36 | |||
37 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
38 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
39 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
40 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
41 | Message-id: 20230516203327.2051088-5-smostafa@google.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 42 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 43 | --- |
16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ | 44 | hw/arm/smmu-internal.h | 35 ++++++++++ |
17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ | 45 | hw/arm/smmu-common.c | 142 ++++++++++++++++++++++++++++++++++++++++- |
18 | hw/arm/cubieboard.c | 5 +++++ | 46 | 2 files changed, 176 insertions(+), 1 deletion(-) |
19 | 3 files changed, 44 insertions(+) | 47 | |
20 | 48 | diff --git a/hw/arm/smmu-internal.h b/hw/arm/smmu-internal.h | |
21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | 49 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/allwinner-a10.h | 50 | --- a/hw/arm/smmu-internal.h |
24 | +++ b/include/hw/arm/allwinner-a10.h | 51 | +++ b/hw/arm/smmu-internal.h |
25 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
26 | #include "hw/misc/allwinner-a10-ccm.h" | 53 | #define PTE_APTABLE(pte) \ |
27 | #include "hw/misc/allwinner-a10-dramc.h" | 54 | (extract64(pte, 61, 2)) |
28 | #include "hw/i2c/allwinner-i2c.h" | 55 | |
29 | +#include "sysemu/block-backend.h" | 56 | +#define PTE_AF(pte) \ |
30 | 57 | + (extract64(pte, 10, 1)) | |
31 | #include "target/arm/cpu.h" | 58 | /* |
32 | #include "qom/object.h" | 59 | * TODO: At the moment all transactions are considered as privileged (EL1) |
33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | 60 | * as IOMMU translation callback does not pass user/priv attributes. |
34 | OHCISysBusState ohci[AW_A10_NUM_USB]; | 61 | @@ -XXX,XX +XXX,XX @@ |
35 | }; | 62 | #define is_permission_fault(ap, perm) \ |
63 | (((perm) & IOMMU_WO) && ((ap) & 0x2)) | ||
64 | |||
65 | +#define is_permission_fault_s2(s2ap, perm) \ | ||
66 | + (!(((s2ap) & (perm)) == (perm))) | ||
67 | + | ||
68 | #define PTE_AP_TO_PERM(ap) \ | ||
69 | (IOMMU_ACCESS_FLAG(true, !((ap) & 0x2))) | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ uint64_t iova_level_offset(uint64_t iova, int inputsize, | ||
72 | MAKE_64BIT_MASK(0, gsz - 3); | ||
73 | } | ||
74 | |||
75 | +/* FEAT_LPA2 and FEAT_TTST are not implemented. */ | ||
76 | +static inline int get_start_level(int sl0 , int granule_sz) | ||
77 | +{ | ||
78 | + /* ARM DDI0487I.a: Table D8-12. */ | ||
79 | + if (granule_sz == 12) { | ||
80 | + return 2 - sl0; | ||
81 | + } | ||
82 | + /* ARM DDI0487I.a: Table D8-22 and Table D8-31. */ | ||
83 | + return 3 - sl0; | ||
84 | +} | ||
85 | + | ||
86 | +/* | ||
87 | + * Index in a concatenated first level stage-2 page table. | ||
88 | + * ARM DDI0487I.a: D8.2.2 Concatenated translation tables. | ||
89 | + */ | ||
90 | +static inline int pgd_concat_idx(int start_level, int granule_sz, | ||
91 | + dma_addr_t ipa) | ||
92 | +{ | ||
93 | + uint64_t ret; | ||
94 | + /* | ||
95 | + * Get the number of bits handled by next levels, then any extra bits in | ||
96 | + * the address should index the concatenated tables. This relation can be | ||
97 | + * deduced from tables in ARM DDI0487I.a: D8.2.7-9 | ||
98 | + */ | ||
99 | + int shift = level_shift(start_level - 1, granule_sz); | ||
100 | + | ||
101 | + ret = ipa >> shift; | ||
102 | + return ret; | ||
103 | +} | ||
104 | + | ||
105 | #define SMMU_IOTLB_ASID(key) ((key).asid) | ||
106 | |||
107 | typedef struct SMMUIOTLBPageInvInfo { | ||
108 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/hw/arm/smmu-common.c | ||
111 | +++ b/hw/arm/smmu-common.c | ||
112 | @@ -XXX,XX +XXX,XX @@ error: | ||
113 | return -EINVAL; | ||
114 | } | ||
36 | 115 | ||
37 | +/** | 116 | +/** |
38 | + * Emulate Boot ROM firmware setup functionality. | 117 | + * smmu_ptw_64_s2 - VMSAv8-64 Walk of the page tables for a given ipa |
118 | + * for stage-2. | ||
119 | + * @cfg: translation config | ||
120 | + * @ipa: ipa to translate | ||
121 | + * @perm: access type | ||
122 | + * @tlbe: SMMUTLBEntry (out) | ||
123 | + * @info: handle to an error info | ||
39 | + * | 124 | + * |
40 | + * A real Allwinner A10 SoC contains a Boot ROM | 125 | + * Return 0 on success, < 0 on error. In case of error, @info is filled |
41 | + * which is the first code that runs right after | 126 | + * and tlbe->perm is set to IOMMU_NONE. |
42 | + * the SoC is powered on. The Boot ROM is responsible | 127 | + * Upon success, @tlbe is filled with translated_addr and entry |
43 | + * for loading user code (e.g. a bootloader) from any | 128 | + * permission rights. |
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | 129 | + */ |
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | 130 | +static int smmu_ptw_64_s2(SMMUTransCfg *cfg, |
56 | + | 131 | + dma_addr_t ipa, IOMMUAccessFlags perm, |
57 | #endif | 132 | + SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) |
58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/hw/arm/allwinner-a10.c | ||
61 | +++ b/hw/arm/allwinner-a10.c | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | #include "sysemu/sysemu.h" | ||
64 | #include "hw/boards.h" | ||
65 | #include "hw/usb/hcd-ohci.h" | ||
66 | +#include "hw/loader.h" | ||
67 | |||
68 | +#define AW_A10_SRAM_A_BASE 0x00000000 | ||
69 | #define AW_A10_DRAMC_BASE 0x01c01000 | ||
70 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
71 | #define AW_A10_CCM_BASE 0x01c20000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
74 | #define AW_A10_I2C0_BASE 0x01c2ac00 | ||
75 | |||
76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) | ||
77 | +{ | 133 | +{ |
78 | + const int64_t rom_size = 32 * KiB; | 134 | + const int stage = 2; |
79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | 135 | + int granule_sz = cfg->s2cfg.granule_sz; |
80 | + | 136 | + /* ARM DDI0487I.a: Table D8-7. */ |
81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { | 137 | + int inputsize = 64 - cfg->s2cfg.tsz; |
82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | 138 | + int level = get_start_level(cfg->s2cfg.sl0, granule_sz); |
83 | + __func__); | 139 | + int stride = VMSA_STRIDE(granule_sz); |
84 | + return; | 140 | + int idx = pgd_concat_idx(level, granule_sz, ipa); |
85 | + } | 141 | + /* |
86 | + | 142 | + * Get the ttb from concatenated structure. |
87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, | 143 | + * The offset is the idx * size of each ttb(number of ptes * (sizeof(pte)) |
88 | + rom_size, AW_A10_SRAM_A_BASE, | 144 | + */ |
89 | + NULL, NULL, NULL, NULL, false); | 145 | + uint64_t baseaddr = extract64(cfg->s2cfg.vttb, 0, 48) + (1 << stride) * |
146 | + idx * sizeof(uint64_t); | ||
147 | + dma_addr_t indexmask = VMSA_IDXMSK(inputsize, stride, level); | ||
148 | + | ||
149 | + baseaddr &= ~indexmask; | ||
150 | + | ||
151 | + /* | ||
152 | + * On input, a stage 2 Translation fault occurs if the IPA is outside the | ||
153 | + * range configured by the relevant S2T0SZ field of the STE. | ||
154 | + */ | ||
155 | + if (ipa >= (1ULL << inputsize)) { | ||
156 | + info->type = SMMU_PTW_ERR_TRANSLATION; | ||
157 | + goto error; | ||
158 | + } | ||
159 | + | ||
160 | + while (level < VMSA_LEVELS) { | ||
161 | + uint64_t subpage_size = 1ULL << level_shift(level, granule_sz); | ||
162 | + uint64_t mask = subpage_size - 1; | ||
163 | + uint32_t offset = iova_level_offset(ipa, inputsize, level, granule_sz); | ||
164 | + uint64_t pte, gpa; | ||
165 | + dma_addr_t pte_addr = baseaddr + offset * sizeof(pte); | ||
166 | + uint8_t s2ap; | ||
167 | + | ||
168 | + if (get_pte(baseaddr, offset, &pte, info)) { | ||
169 | + goto error; | ||
170 | + } | ||
171 | + trace_smmu_ptw_level(stage, level, ipa, subpage_size, | ||
172 | + baseaddr, offset, pte); | ||
173 | + if (is_invalid_pte(pte) || is_reserved_pte(pte, level)) { | ||
174 | + trace_smmu_ptw_invalid_pte(stage, level, baseaddr, | ||
175 | + pte_addr, offset, pte); | ||
176 | + break; | ||
177 | + } | ||
178 | + | ||
179 | + if (is_table_pte(pte, level)) { | ||
180 | + baseaddr = get_table_pte_address(pte, granule_sz); | ||
181 | + level++; | ||
182 | + continue; | ||
183 | + } else if (is_page_pte(pte, level)) { | ||
184 | + gpa = get_page_pte_address(pte, granule_sz); | ||
185 | + trace_smmu_ptw_page_pte(stage, level, ipa, | ||
186 | + baseaddr, pte_addr, pte, gpa); | ||
187 | + } else { | ||
188 | + uint64_t block_size; | ||
189 | + | ||
190 | + gpa = get_block_pte_address(pte, level, granule_sz, | ||
191 | + &block_size); | ||
192 | + trace_smmu_ptw_block_pte(stage, level, baseaddr, | ||
193 | + pte_addr, pte, ipa, gpa, | ||
194 | + block_size >> 20); | ||
195 | + } | ||
196 | + | ||
197 | + /* | ||
198 | + * If S2AFFD and PTE.AF are 0 => fault. (5.2. Stream Table Entry) | ||
199 | + * An Access fault takes priority over a Permission fault. | ||
200 | + */ | ||
201 | + if (!PTE_AF(pte) && !cfg->s2cfg.affd) { | ||
202 | + info->type = SMMU_PTW_ERR_ACCESS; | ||
203 | + goto error; | ||
204 | + } | ||
205 | + | ||
206 | + s2ap = PTE_AP(pte); | ||
207 | + if (is_permission_fault_s2(s2ap, perm)) { | ||
208 | + info->type = SMMU_PTW_ERR_PERMISSION; | ||
209 | + goto error; | ||
210 | + } | ||
211 | + | ||
212 | + /* | ||
213 | + * The address output from the translation causes a stage 2 Address | ||
214 | + * Size fault if it exceeds the effective PA output range. | ||
215 | + */ | ||
216 | + if (gpa >= (1ULL << cfg->s2cfg.eff_ps)) { | ||
217 | + info->type = SMMU_PTW_ERR_ADDR_SIZE; | ||
218 | + goto error; | ||
219 | + } | ||
220 | + | ||
221 | + tlbe->entry.translated_addr = gpa; | ||
222 | + tlbe->entry.iova = ipa & ~mask; | ||
223 | + tlbe->entry.addr_mask = mask; | ||
224 | + tlbe->entry.perm = s2ap; | ||
225 | + tlbe->level = level; | ||
226 | + tlbe->granule = granule_sz; | ||
227 | + return 0; | ||
228 | + } | ||
229 | + info->type = SMMU_PTW_ERR_TRANSLATION; | ||
230 | + | ||
231 | +error: | ||
232 | + info->stage = 2; | ||
233 | + tlbe->entry.perm = IOMMU_NONE; | ||
234 | + return -EINVAL; | ||
90 | +} | 235 | +} |
91 | + | 236 | + |
92 | static void aw_a10_init(Object *obj) | 237 | /** |
238 | * smmu_ptw - Walk the page tables for an IOVA, according to @cfg | ||
239 | * | ||
240 | @@ -XXX,XX +XXX,XX @@ error: | ||
241 | int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
242 | SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
93 | { | 243 | { |
94 | AwA10State *s = AW_A10(obj); | 244 | - return smmu_ptw_64_s1(cfg, iova, perm, tlbe, info); |
95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 245 | + if (cfg->stage == 1) { |
96 | index XXXXXXX..XXXXXXX 100644 | 246 | + return smmu_ptw_64_s1(cfg, iova, perm, tlbe, info); |
97 | --- a/hw/arm/cubieboard.c | 247 | + } else if (cfg->stage == 2) { |
98 | +++ b/hw/arm/cubieboard.c | 248 | + /* |
99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | 249 | + * If bypassing stage 1(or unimplemented), the input address is passed |
100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | 250 | + * directly to stage 2 as IPA. If the input address of a transaction |
101 | machine->ram); | 251 | + * exceeds the size of the IAS, a stage 1 Address Size fault occurs. |
102 | 252 | + * For AA64, IAS = OAS according to (IHI 0070.E.a) "3.4 Address sizes" | |
103 | + /* Load target kernel or start using BootROM */ | 253 | + */ |
104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { | 254 | + if (iova >= (1ULL << cfg->oas)) { |
105 | + /* Use Boot ROM to copy data from SD card to SRAM */ | 255 | + info->type = SMMU_PTW_ERR_ADDR_SIZE; |
106 | + allwinner_a10_bootrom_setup(a10, blk); | 256 | + info->stage = 1; |
107 | + } | 257 | + tlbe->entry.perm = IOMMU_NONE; |
108 | /* TODO create and connect IDE devices for ide_drive_get() */ | 258 | + return -EINVAL; |
109 | 259 | + } | |
110 | cubieboard_binfo.ram_size = machine->ram_size; | 260 | + |
261 | + return smmu_ptw_64_s2(cfg, iova, perm, tlbe, info); | ||
262 | + } | ||
263 | + | ||
264 | + g_assert_not_reached(); | ||
265 | } | ||
266 | |||
267 | /** | ||
111 | -- | 268 | -- |
112 | 2.34.1 | 269 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds minimal support for AXP-209 PMU. | 3 | Parse stage-2 configuration from STE and populate it in SMMUS2Cfg. |
4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides | 4 | Validity of field values are checked when possible. |
5 | the chip ID register, reset values for two more registers used by A10 | 5 | |
6 | U-Boot SPL are covered. | 6 | Only AA64 tables are supported and Small Translation Tables (STT) are |
7 | 7 | not supported. | |
8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 8 | |
9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com | 9 | According to SMMUv3 UM(IHI0070E) "5.2 Stream Table Entry": All fields |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | with an S2 prefix (with the exception of S2VMID) are IGNORED when |
11 | stage-2 bypasses translation (Config[1] == 0). | ||
12 | |||
13 | Which means that VMID can be used(for TLB tagging) even if stage-2 is | ||
14 | bypassed, so we parse it unconditionally when S2P exists. Otherwise | ||
15 | it is set to -1.(only S1P) | ||
16 | |||
17 | As stall is not supported, if S2S is set the translation would abort. | ||
18 | For S2R, we reuse the same code used for stage-1 with flag | ||
19 | record_faults. However when nested translation is supported we would | ||
20 | need to separate stage-1 and stage-2 faults. | ||
21 | |||
22 | Fix wrong shift in STE_S2HD, STE_S2HA, STE_S2S. | ||
23 | |||
24 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
25 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
26 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
27 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
28 | Message-id: 20230516203327.2051088-6-smostafa@google.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 30 | --- |
13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ | 31 | hw/arm/smmuv3-internal.h | 10 +- |
14 | MAINTAINERS | 2 + | 32 | include/hw/arm/smmu-common.h | 1 + |
15 | hw/misc/Kconfig | 4 + | 33 | include/hw/arm/smmuv3.h | 3 + |
16 | hw/misc/meson.build | 1 + | 34 | hw/arm/smmuv3.c | 181 +++++++++++++++++++++++++++++++++-- |
17 | hw/misc/trace-events | 5 + | 35 | 4 files changed, 185 insertions(+), 10 deletions(-) |
18 | 5 files changed, 250 insertions(+) | 36 | |
19 | create mode 100644 hw/misc/axp209.c | 37 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
20 | 38 | index XXXXXXX..XXXXXXX 100644 | |
21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c | 39 | --- a/hw/arm/smmuv3-internal.h |
22 | new file mode 100644 | 40 | +++ b/hw/arm/smmuv3-internal.h |
23 | index XXXXXXX..XXXXXXX | 41 | @@ -XXX,XX +XXX,XX @@ typedef struct CD { |
24 | --- /dev/null | 42 | #define STE_S2TG(x) extract32((x)->word[5], 14, 2) |
25 | +++ b/hw/misc/axp209.c | 43 | #define STE_S2PS(x) extract32((x)->word[5], 16, 3) |
44 | #define STE_S2AA64(x) extract32((x)->word[5], 19, 1) | ||
45 | -#define STE_S2HD(x) extract32((x)->word[5], 24, 1) | ||
46 | -#define STE_S2HA(x) extract32((x)->word[5], 25, 1) | ||
47 | -#define STE_S2S(x) extract32((x)->word[5], 26, 1) | ||
48 | +#define STE_S2ENDI(x) extract32((x)->word[5], 20, 1) | ||
49 | +#define STE_S2AFFD(x) extract32((x)->word[5], 21, 1) | ||
50 | +#define STE_S2HD(x) extract32((x)->word[5], 23, 1) | ||
51 | +#define STE_S2HA(x) extract32((x)->word[5], 24, 1) | ||
52 | +#define STE_S2S(x) extract32((x)->word[5], 25, 1) | ||
53 | +#define STE_S2R(x) extract32((x)->word[5], 26, 1) | ||
54 | + | ||
55 | #define STE_CTXPTR(x) \ | ||
56 | ({ \ | ||
57 | unsigned long addr; \ | ||
58 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/include/hw/arm/smmu-common.h | ||
61 | +++ b/include/hw/arm/smmu-common.h | ||
26 | @@ -XXX,XX +XXX,XX @@ | 62 | @@ -XXX,XX +XXX,XX @@ |
63 | |||
64 | /* VMSAv8-64 Translation constants and functions */ | ||
65 | #define VMSA_LEVELS 4 | ||
66 | +#define VMSA_MAX_S2_CONCAT 16 | ||
67 | |||
68 | #define VMSA_STRIDE(gran) ((gran) - VMSA_LEVELS + 1) | ||
69 | #define VMSA_BIT_LVL(isz, strd, lvl) ((isz) - (strd) * \ | ||
70 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/include/hw/arm/smmuv3.h | ||
73 | +++ b/include/hw/arm/smmuv3.h | ||
74 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3Class { | ||
75 | #define TYPE_ARM_SMMUV3 "arm-smmuv3" | ||
76 | OBJECT_DECLARE_TYPE(SMMUv3State, SMMUv3Class, ARM_SMMUV3) | ||
77 | |||
78 | +#define STAGE1_SUPPORTED(s) FIELD_EX32(s->idr[0], IDR0, S1P) | ||
79 | +#define STAGE2_SUPPORTED(s) FIELD_EX32(s->idr[0], IDR0, S2P) | ||
80 | + | ||
81 | #endif | ||
82 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/arm/smmuv3.c | ||
85 | +++ b/hw/arm/smmuv3.c | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | #include "smmuv3-internal.h" | ||
88 | #include "smmu-internal.h" | ||
89 | |||
90 | +#define PTW_RECORD_FAULT(cfg) (((cfg)->stage == 1) ? (cfg)->record_faults : \ | ||
91 | + (cfg)->s2cfg.record_faults) | ||
92 | + | ||
93 | /** | ||
94 | * smmuv3_trigger_irq - pulse @irq if enabled and update | ||
95 | * GERROR register in case of GERROR interrupt | ||
96 | @@ -XXX,XX +XXX,XX @@ static int smmu_get_cd(SMMUv3State *s, STE *ste, uint32_t ssid, | ||
97 | return 0; | ||
98 | } | ||
99 | |||
27 | +/* | 100 | +/* |
28 | + * AXP-209 PMU Emulation | 101 | + * Max valid value is 39 when SMMU_IDR3.STT == 0. |
29 | + * | 102 | + * In architectures after SMMUv3.0: |
30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 103 | + * - If STE.S2TG selects a 4KB or 16KB granule, the minimum valid value for this |
31 | + * | 104 | + * field is MAX(16, 64-IAS) |
32 | + * Permission is hereby granted, free of charge, to any person obtaining a | 105 | + * - If STE.S2TG selects a 64KB granule, the minimum valid value for this field |
33 | + * copy of this software and associated documentation files (the "Software"), | 106 | + * is (64-IAS). |
34 | + * to deal in the Software without restriction, including without limitation | 107 | + * As we only support AA64, IAS = OAS. |
35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
36 | + * and/or sell copies of the Software, and to permit persons to whom the | ||
37 | + * Software is furnished to do so, subject to the following conditions: | ||
38 | + * | ||
39 | + * The above copyright notice and this permission notice shall be included in | ||
40 | + * all copies or substantial portions of the Software. | ||
41 | + * | ||
42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE | ||
45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
48 | + * DEALINGS IN THE SOFTWARE. | ||
49 | + * | ||
50 | + * SPDX-License-Identifier: MIT | ||
51 | + */ | 108 | + */ |
52 | + | 109 | +static bool s2t0sz_valid(SMMUTransCfg *cfg) |
53 | +#include "qemu/osdep.h" | ||
54 | +#include "qemu/log.h" | ||
55 | +#include "trace.h" | ||
56 | +#include "hw/i2c/i2c.h" | ||
57 | +#include "migration/vmstate.h" | ||
58 | + | ||
59 | +#define TYPE_AXP209_PMU "axp209_pmu" | ||
60 | + | ||
61 | +#define AXP209(obj) \ | ||
62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) | ||
63 | + | ||
64 | +/* registers */ | ||
65 | +enum { | ||
66 | + REG_POWER_STATUS = 0x0u, | ||
67 | + REG_OPERATING_MODE, | ||
68 | + REG_OTG_VBUS_STATUS, | ||
69 | + REG_CHIP_VERSION, | ||
70 | + REG_DATA_CACHE_0, | ||
71 | + REG_DATA_CACHE_1, | ||
72 | + REG_DATA_CACHE_2, | ||
73 | + REG_DATA_CACHE_3, | ||
74 | + REG_DATA_CACHE_4, | ||
75 | + REG_DATA_CACHE_5, | ||
76 | + REG_DATA_CACHE_6, | ||
77 | + REG_DATA_CACHE_7, | ||
78 | + REG_DATA_CACHE_8, | ||
79 | + REG_DATA_CACHE_9, | ||
80 | + REG_DATA_CACHE_A, | ||
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
151 | +}; | ||
152 | + | ||
153 | +#define AXP209_CHIP_VERSION_ID (0x01) | ||
154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) | ||
156 | + | ||
157 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
158 | +typedef struct AXP209I2CState { | ||
159 | + /*< private >*/ | ||
160 | + I2CSlave i2c; | ||
161 | + /*< public >*/ | ||
162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
163 | + uint8_t ptr; /* current register index */ | ||
164 | + uint8_t count; /* counter used for tx/rx */ | ||
165 | +} AXP209I2CState; | ||
166 | + | ||
167 | +/* Reset all counters and load ID register */ | ||
168 | +static void axp209_reset_enter(Object *obj, ResetType type) | ||
169 | +{ | 110 | +{ |
170 | + AXP209I2CState *s = AXP209(obj); | 111 | + if (cfg->s2cfg.tsz > 39) { |
171 | + | 112 | + return false; |
172 | + memset(s->regs, 0, NR_REGS); | 113 | + } |
173 | + s->ptr = 0; | 114 | + |
174 | + s->count = 0; | 115 | + if (cfg->s2cfg.granule_sz == 16) { |
175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; | 116 | + return (cfg->s2cfg.tsz >= 64 - oas2bits(SMMU_IDR5_OAS)); |
176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | 117 | + } |
177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; | 118 | + |
119 | + return (cfg->s2cfg.tsz >= MAX(64 - oas2bits(SMMU_IDR5_OAS), 16)); | ||
178 | +} | 120 | +} |
179 | + | 121 | + |
180 | +/* Handle events from master. */ | 122 | +/* |
181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) | 123 | + * Return true if s2 page table config is valid. |
124 | + * This checks with the configured start level, ias_bits and granularity we can | ||
125 | + * have a valid page table as described in ARM ARM D8.2 Translation process. | ||
126 | + * The idea here is to see for the highest possible number of IPA bits, how | ||
127 | + * many concatenated tables we would need, if it is more than 16, then this is | ||
128 | + * not possible. | ||
129 | + */ | ||
130 | +static bool s2_pgtable_config_valid(uint8_t sl0, uint8_t t0sz, uint8_t gran) | ||
182 | +{ | 131 | +{ |
183 | + AXP209I2CState *s = AXP209(i2c); | 132 | + int level = get_start_level(sl0, gran); |
184 | + | 133 | + uint64_t ipa_bits = 64 - t0sz; |
185 | + s->count = 0; | 134 | + uint64_t max_ipa = (1ULL << ipa_bits) - 1; |
135 | + int nr_concat = pgd_concat_idx(level, gran, max_ipa) + 1; | ||
136 | + | ||
137 | + return nr_concat <= VMSA_MAX_S2_CONCAT; | ||
138 | +} | ||
139 | + | ||
140 | +static int decode_ste_s2_cfg(SMMUTransCfg *cfg, STE *ste) | ||
141 | +{ | ||
142 | + cfg->stage = 2; | ||
143 | + | ||
144 | + if (STE_S2AA64(ste) == 0x0) { | ||
145 | + qemu_log_mask(LOG_UNIMP, | ||
146 | + "SMMUv3 AArch32 tables not supported\n"); | ||
147 | + g_assert_not_reached(); | ||
148 | + } | ||
149 | + | ||
150 | + switch (STE_S2TG(ste)) { | ||
151 | + case 0x0: /* 4KB */ | ||
152 | + cfg->s2cfg.granule_sz = 12; | ||
153 | + break; | ||
154 | + case 0x1: /* 64KB */ | ||
155 | + cfg->s2cfg.granule_sz = 16; | ||
156 | + break; | ||
157 | + case 0x2: /* 16KB */ | ||
158 | + cfg->s2cfg.granule_sz = 14; | ||
159 | + break; | ||
160 | + default: | ||
161 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
162 | + "SMMUv3 bad STE S2TG: %x\n", STE_S2TG(ste)); | ||
163 | + goto bad_ste; | ||
164 | + } | ||
165 | + | ||
166 | + cfg->s2cfg.vttb = STE_S2TTB(ste); | ||
167 | + | ||
168 | + cfg->s2cfg.sl0 = STE_S2SL0(ste); | ||
169 | + /* FEAT_TTST not supported. */ | ||
170 | + if (cfg->s2cfg.sl0 == 0x3) { | ||
171 | + qemu_log_mask(LOG_UNIMP, "SMMUv3 S2SL0 = 0x3 has no meaning!\n"); | ||
172 | + goto bad_ste; | ||
173 | + } | ||
174 | + | ||
175 | + /* For AA64, The effective S2PS size is capped to the OAS. */ | ||
176 | + cfg->s2cfg.eff_ps = oas2bits(MIN(STE_S2PS(ste), SMMU_IDR5_OAS)); | ||
177 | + /* | ||
178 | + * It is ILLEGAL for the address in S2TTB to be outside the range | ||
179 | + * described by the effective S2PS value. | ||
180 | + */ | ||
181 | + if (cfg->s2cfg.vttb & ~(MAKE_64BIT_MASK(0, cfg->s2cfg.eff_ps))) { | ||
182 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
183 | + "SMMUv3 S2TTB too large 0x%lx, effective PS %d bits\n", | ||
184 | + cfg->s2cfg.vttb, cfg->s2cfg.eff_ps); | ||
185 | + goto bad_ste; | ||
186 | + } | ||
187 | + | ||
188 | + cfg->s2cfg.tsz = STE_S2T0SZ(ste); | ||
189 | + | ||
190 | + if (!s2t0sz_valid(cfg)) { | ||
191 | + qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 bad STE S2T0SZ = %d\n", | ||
192 | + cfg->s2cfg.tsz); | ||
193 | + goto bad_ste; | ||
194 | + } | ||
195 | + | ||
196 | + if (!s2_pgtable_config_valid(cfg->s2cfg.sl0, cfg->s2cfg.tsz, | ||
197 | + cfg->s2cfg.granule_sz)) { | ||
198 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
199 | + "SMMUv3 STE stage 2 config not valid!\n"); | ||
200 | + goto bad_ste; | ||
201 | + } | ||
202 | + | ||
203 | + /* Only LE supported(IDR0.TTENDIAN). */ | ||
204 | + if (STE_S2ENDI(ste)) { | ||
205 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
206 | + "SMMUv3 STE_S2ENDI only supports LE!\n"); | ||
207 | + goto bad_ste; | ||
208 | + } | ||
209 | + | ||
210 | + cfg->s2cfg.affd = STE_S2AFFD(ste); | ||
211 | + | ||
212 | + cfg->s2cfg.record_faults = STE_S2R(ste); | ||
213 | + /* As stall is not supported. */ | ||
214 | + if (STE_S2S(ste)) { | ||
215 | + qemu_log_mask(LOG_UNIMP, "SMMUv3 Stall not implemented!\n"); | ||
216 | + goto bad_ste; | ||
217 | + } | ||
218 | + | ||
219 | + /* This is still here as stage 2 has not been fully enabled yet. */ | ||
220 | + qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n"); | ||
221 | + goto bad_ste; | ||
186 | + | 222 | + |
187 | + return 0; | 223 | + return 0; |
224 | + | ||
225 | +bad_ste: | ||
226 | + return -EINVAL; | ||
188 | +} | 227 | +} |
189 | + | 228 | + |
190 | +/* Called when master requests read */ | 229 | /* Returns < 0 in case of invalid STE, 0 otherwise */ |
191 | +static uint8_t axp209_rx(I2CSlave *i2c) | 230 | static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg, |
192 | +{ | 231 | STE *ste, SMMUEventInfo *event) |
193 | + AXP209I2CState *s = AXP209(i2c); | 232 | { |
194 | + uint8_t ret = 0xff; | 233 | uint32_t config; |
195 | + | 234 | + int ret; |
196 | + if (s->ptr < NR_REGS) { | 235 | |
197 | + ret = s->regs[s->ptr++]; | 236 | if (!STE_VALID(ste)) { |
198 | + } | 237 | if (!event->inval_ste_allowed) { |
199 | + | 238 | @@ -XXX,XX +XXX,XX @@ static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg, |
200 | + trace_axp209_rx(s->ptr - 1, ret); | 239 | return 0; |
201 | + | 240 | } |
202 | + return ret; | 241 | |
203 | +} | 242 | - if (STE_CFG_S2_ENABLED(config)) { |
204 | + | 243 | - qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n"); |
205 | +/* | 244 | + /* |
206 | + * Called when master sends write. | 245 | + * If a stage is enabled in SW while not advertised, throw bad ste |
207 | + * Update ptr with byte 0, then perform write with second byte. | 246 | + * according to user manual(IHI0070E) "5.2 Stream Table Entry". |
208 | + */ | 247 | + */ |
209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) | 248 | + if (!STAGE1_SUPPORTED(s) && STE_CFG_S1_ENABLED(config)) { |
210 | +{ | 249 | + qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 S1 used but not supported.\n"); |
211 | + AXP209I2CState *s = AXP209(i2c); | 250 | goto bad_ste; |
212 | + | 251 | } |
213 | + if (s->count == 0) { | 252 | + if (!STAGE2_SUPPORTED(s) && STE_CFG_S2_ENABLED(config)) { |
214 | + /* Store register address */ | 253 | + qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 S2 used but not supported.\n"); |
215 | + s->ptr = data; | 254 | + goto bad_ste; |
216 | + s->count++; | 255 | + } |
217 | + trace_axp209_select(data); | 256 | + |
257 | + if (STAGE2_SUPPORTED(s)) { | ||
258 | + /* VMID is considered even if s2 is disabled. */ | ||
259 | + cfg->s2cfg.vmid = STE_S2VMID(ste); | ||
218 | + } else { | 260 | + } else { |
219 | + trace_axp209_tx(s->ptr, data); | 261 | + /* Default to -1 */ |
220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | 262 | + cfg->s2cfg.vmid = -1; |
221 | + s->regs[s->ptr++] = data; | 263 | + } |
264 | + | ||
265 | + if (STE_CFG_S2_ENABLED(config)) { | ||
266 | + /* | ||
267 | + * Stage-1 OAS defaults to OAS even if not enabled as it would be used | ||
268 | + * in input address check for stage-2. | ||
269 | + */ | ||
270 | + cfg->oas = oas2bits(SMMU_IDR5_OAS); | ||
271 | + ret = decode_ste_s2_cfg(cfg, ste); | ||
272 | + if (ret) { | ||
273 | + goto bad_ste; | ||
222 | + } | 274 | + } |
223 | + } | 275 | + } |
224 | + | 276 | |
225 | + return 0; | 277 | if (STE_S1CDMAX(ste) != 0) { |
226 | +} | 278 | qemu_log_mask(LOG_UNIMP, |
227 | + | 279 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
228 | +static const VMStateDescription vmstate_axp209 = { | 280 | if (cached_entry) { |
229 | + .name = TYPE_AXP209_PMU, | 281 | if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { |
230 | + .version_id = 1, | 282 | status = SMMU_TRANS_ERROR; |
231 | + .fields = (VMStateField[]) { | 283 | - if (cfg->record_faults) { |
232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | 284 | + /* |
233 | + VMSTATE_UINT8(count, AXP209I2CState), | 285 | + * We know that the TLB only contains either stage-1 or stage-2 as |
234 | + VMSTATE_UINT8(ptr, AXP209I2CState), | 286 | + * nesting is not supported. So it is sufficient to check the |
235 | + VMSTATE_END_OF_LIST() | 287 | + * translation stage to know the TLB stage for now. |
236 | + } | 288 | + */ |
237 | +}; | 289 | + event.u.f_walk_eabt.s2 = (cfg->stage == 2); |
238 | + | 290 | + if (PTW_RECORD_FAULT(cfg)) { |
239 | +static void axp209_class_init(ObjectClass *oc, void *data) | 291 | event.type = SMMU_EVT_F_PERMISSION; |
240 | +{ | 292 | event.u.f_permission.addr = addr; |
241 | + DeviceClass *dc = DEVICE_CLASS(oc); | 293 | event.u.f_permission.rnw = flag & 0x1; |
242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | 294 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); | 295 | event.u.f_walk_eabt.addr2 = ptw_info.addr; |
244 | + | 296 | break; |
245 | + rc->phases.enter = axp209_reset_enter; | 297 | case SMMU_PTW_ERR_TRANSLATION: |
246 | + dc->vmsd = &vmstate_axp209; | 298 | - if (cfg->record_faults) { |
247 | + isc->event = axp209_event; | 299 | + if (PTW_RECORD_FAULT(cfg)) { |
248 | + isc->recv = axp209_rx; | 300 | event.type = SMMU_EVT_F_TRANSLATION; |
249 | + isc->send = axp209_tx; | 301 | event.u.f_translation.addr = addr; |
250 | +} | 302 | event.u.f_translation.rnw = flag & 0x1; |
251 | + | 303 | } |
252 | +static const TypeInfo axp209_info = { | 304 | break; |
253 | + .name = TYPE_AXP209_PMU, | 305 | case SMMU_PTW_ERR_ADDR_SIZE: |
254 | + .parent = TYPE_I2C_SLAVE, | 306 | - if (cfg->record_faults) { |
255 | + .instance_size = sizeof(AXP209I2CState), | 307 | + if (PTW_RECORD_FAULT(cfg)) { |
256 | + .class_init = axp209_class_init | 308 | event.type = SMMU_EVT_F_ADDR_SIZE; |
257 | +}; | 309 | event.u.f_addr_size.addr = addr; |
258 | + | 310 | event.u.f_addr_size.rnw = flag & 0x1; |
259 | +static void axp209_register_devices(void) | 311 | } |
260 | +{ | 312 | break; |
261 | + type_register_static(&axp209_info); | 313 | case SMMU_PTW_ERR_ACCESS: |
262 | +} | 314 | - if (cfg->record_faults) { |
263 | + | 315 | + if (PTW_RECORD_FAULT(cfg)) { |
264 | +type_init(axp209_register_devices); | 316 | event.type = SMMU_EVT_F_ACCESS; |
265 | diff --git a/MAINTAINERS b/MAINTAINERS | 317 | event.u.f_access.addr = addr; |
266 | index XXXXXXX..XXXXXXX 100644 | 318 | event.u.f_access.rnw = flag & 0x1; |
267 | --- a/MAINTAINERS | 319 | } |
268 | +++ b/MAINTAINERS | 320 | break; |
269 | @@ -XXX,XX +XXX,XX @@ ARM Machines | 321 | case SMMU_PTW_ERR_PERMISSION: |
270 | Allwinner-a10 | 322 | - if (cfg->record_faults) { |
271 | M: Beniamino Galvani <b.galvani@gmail.com> | 323 | + if (PTW_RECORD_FAULT(cfg)) { |
272 | M: Peter Maydell <peter.maydell@linaro.org> | 324 | event.type = SMMU_EVT_F_PERMISSION; |
273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 325 | event.u.f_permission.addr = addr; |
274 | L: qemu-arm@nongnu.org | 326 | event.u.f_permission.rnw = flag & 0x1; |
275 | S: Odd Fixes | ||
276 | F: hw/*/allwinner* | ||
277 | F: include/hw/*/allwinner* | ||
278 | F: hw/arm/cubieboard.c | ||
279 | F: docs/system/arm/cubieboard.rst | ||
280 | +F: hw/misc/axp209.c | ||
281 | |||
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/misc/Kconfig | ||
287 | +++ b/hw/misc/Kconfig | ||
288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM | ||
289 | config ALLWINNER_A10_DRAMC | ||
290 | bool | ||
291 | |||
292 | +config AXP209_PMU | ||
293 | + bool | ||
294 | + depends on I2C | ||
295 | + | ||
296 | source macio/Kconfig | ||
297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
310 | index XXXXXXX..XXXXXXX 100644 | ||
311 | --- a/hw/misc/trace-events | ||
312 | +++ b/hw/misc/trace-events | ||
313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
314 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
315 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
316 | |||
317 | +# axp209.c | ||
318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
321 | + | ||
322 | # eccmemctl.c | ||
323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
325 | -- | 327 | -- |
326 | 2.34.1 | 328 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | Right now, either stage-1 or stage-2 are supported, this simplifies |
4 | how we can deal with TLBs. | ||
5 | This patch makes TLB lookup work if stage-2 is enabled instead of | ||
6 | stage-1. | ||
7 | TLB lookup is done before a PTW, if a valid entry is found we won't | ||
8 | do the PTW. | ||
9 | To be able to do TLB lookup, we need the correct tagging info, as | ||
10 | granularity and input size, so we get this based on the supported | ||
11 | translation stage. The TLB entries are added correctly from each | ||
12 | stage PTW. | ||
4 | 13 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 14 | When nested translation is supported, this would need to change, for |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 15 | example if we go with a combined TLB implementation, we would need to |
7 | Message-id: 20230109115316.2235-11-philmd@linaro.org | 16 | use the min of the granularities in TLB. |
17 | |||
18 | As stage-2 shouldn't be tagged by ASID, it will be set to -1 if S1P | ||
19 | is not enabled. | ||
20 | |||
21 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
22 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
23 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
25 | Message-id: 20230516203327.2051088-7-smostafa@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 27 | --- |
10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- | 28 | hw/arm/smmuv3.c | 44 +++++++++++++++++++++++++++++++++----------- |
11 | 1 file changed, 17 insertions(+), 16 deletions(-) | 29 | 1 file changed, 33 insertions(+), 11 deletions(-) |
12 | 30 | ||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | 31 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
14 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/omap_sx1.c | 33 | --- a/hw/arm/smmuv3.c |
16 | +++ b/hw/arm/omap_sx1.c | 34 | +++ b/hw/arm/smmuv3.c |
17 | @@ -XXX,XX +XXX,XX @@ | 35 | @@ -XXX,XX +XXX,XX @@ static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg, |
18 | * with this program; if not, see <http://www.gnu.org/licenses/>. | 36 | STE ste; |
19 | */ | 37 | CD cd; |
20 | #include "qemu/osdep.h" | 38 | |
21 | +#include "qemu/units.h" | 39 | + /* ASID defaults to -1 (if s1 is not supported). */ |
22 | #include "qapi/error.h" | 40 | + cfg->asid = -1; |
23 | #include "ui/console.h" | 41 | + |
24 | #include "hw/arm/omap.h" | 42 | ret = smmu_find_ste(s, sid, &ste, event); |
25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | 43 | if (ret) { |
26 | .endianness = DEVICE_NATIVE_ENDIAN, | 44 | return ret; |
27 | }; | 45 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
28 | 46 | .addr_mask = ~(hwaddr)0, | |
29 | -#define sdram_size 0x02000000 | 47 | .perm = IOMMU_NONE, |
30 | -#define sector_size (128 * 1024) | 48 | }; |
31 | -#define flash0_size (16 * 1024 * 1024) | 49 | + /* |
32 | -#define flash1_size ( 8 * 1024 * 1024) | 50 | + * Combined attributes used for TLB lookup, as only one stage is supported, |
33 | -#define flash2_size (32 * 1024 * 1024) | 51 | + * it will hold attributes based on the enabled stage. |
34 | +#define SDRAM_SIZE (32 * MiB) | 52 | + */ |
35 | +#define SECTOR_SIZE (128 * KiB) | 53 | + SMMUTransTableInfo tt_combined; |
36 | +#define FLASH0_SIZE (16 * MiB) | 54 | |
37 | +#define FLASH1_SIZE (8 * MiB) | 55 | qemu_mutex_lock(&s->mutex); |
38 | +#define FLASH2_SIZE (32 * MiB) | 56 | |
39 | 57 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | |
40 | static struct arm_boot_info sx1_binfo = { | 58 | goto epilogue; |
41 | .loader_start = OMAP_EMIFF_BASE, | ||
42 | - .ram_size = sdram_size, | ||
43 | + .ram_size = SDRAM_SIZE, | ||
44 | .board_id = 0x265, | ||
45 | }; | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
48 | static uint32_t cs3val = 0x00001139; | ||
49 | DriveInfo *dinfo; | ||
50 | int fl_idx; | ||
51 | - uint32_t flash_size = flash0_size; | ||
52 | + uint32_t flash_size = FLASH0_SIZE; | ||
53 | |||
54 | if (machine->ram_size != mc->default_ram_size) { | ||
55 | char *sz = size_to_str(mc->default_ram_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
57 | } | 59 | } |
58 | 60 | ||
59 | if (version == 2) { | 61 | - tt = select_tt(cfg, addr); |
60 | - flash_size = flash2_size; | 62 | - if (!tt) { |
61 | + flash_size = FLASH2_SIZE; | 63 | - if (cfg->record_faults) { |
62 | } | 64 | - event.type = SMMU_EVT_F_TRANSLATION; |
63 | 65 | - event.u.f_translation.addr = addr; | |
64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); | 66 | - event.u.f_translation.rnw = flag & 0x1; |
65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | 67 | + if (cfg->stage == 1) { |
66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | 68 | + /* Select stage1 translation table. */ |
67 | "omap_sx1.flash0-1", flash_size, | 69 | + tt = select_tt(cfg, addr); |
68 | blk_by_legacy_dinfo(dinfo), | 70 | + if (!tt) { |
69 | - sector_size, 4, 0, 0, 0, 0, 0)) { | 71 | + if (cfg->record_faults) { |
70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | 72 | + event.type = SMMU_EVT_F_TRANSLATION; |
71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | 73 | + event.u.f_translation.addr = addr; |
72 | fl_idx); | 74 | + event.u.f_translation.rnw = flag & 0x1; |
75 | + } | ||
76 | + status = SMMU_TRANS_ERROR; | ||
77 | + goto epilogue; | ||
73 | } | 78 | } |
74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | 79 | - status = SMMU_TRANS_ERROR; |
75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | 80 | - goto epilogue; |
76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | 81 | - } |
77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", | 82 | + tt_combined.granule_sz = tt->granule_sz; |
78 | - flash1_size, &error_fatal); | 83 | + tt_combined.tsz = tt->tsz; |
79 | + FLASH1_SIZE, &error_fatal); | 84 | |
80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | 85 | - page_mask = (1ULL << (tt->granule_sz)) - 1; |
81 | 86 | + } else { | |
82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | 87 | + /* Stage2. */ |
83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); | 88 | + tt_combined.granule_sz = cfg->s2cfg.granule_sz; |
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | 89 | + tt_combined.tsz = cfg->s2cfg.tsz; |
85 | memory_region_add_subregion(address_space, | 90 | + } |
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | 91 | + /* |
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | 92 | + * TLB lookup looks for granule and input size for a translation stage, |
88 | 93 | + * as only one stage is supported right now, choose the right values | |
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | 94 | + * from the configuration. |
90 | - "omap_sx1.flash1-1", flash1_size, | 95 | + */ |
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | 96 | + page_mask = (1ULL << tt_combined.granule_sz) - 1; |
92 | blk_by_legacy_dinfo(dinfo), | 97 | aligned_addr = addr & ~page_mask; |
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | 98 | |
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | 99 | - cached_entry = smmu_iotlb_lookup(bs, cfg, tt, aligned_addr); |
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | 100 | + cached_entry = smmu_iotlb_lookup(bs, cfg, &tt_combined, aligned_addr); |
96 | fl_idx); | 101 | if (cached_entry) { |
97 | } | 102 | if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { |
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | 103 | status = SMMU_TRANS_ERROR; |
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
105 | } | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) | ||
108 | mc->init = sx1_init_v1; | ||
109 | mc->ignore_memory_transaction_failures = true; | ||
110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
111 | - mc->default_ram_size = sdram_size; | ||
112 | + mc->default_ram_size = SDRAM_SIZE; | ||
113 | mc->default_ram_id = "omap1.dram"; | ||
114 | } | ||
115 | |||
116 | -- | 104 | -- |
117 | 2.34.1 | 105 | 2.34.1 |
118 | |||
119 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Don't dereference CPUTLBEntryFull until we verify that | 3 | Allow TLB to be tagged with VMID. |
4 | the page is valid. Move the other user-only info field | 4 | |
5 | updates after the valid check to match. | 5 | If stage-1 is only supported, VMID is set to -1 and ignored from STE |
6 | 6 | and CMD_TLBI_NH* cmds. | |
7 | Cc: qemu-stable@nongnu.org | 7 | |
8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 | 8 | Update smmu_iotlb_insert trace event to have vmid. |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 10 | Signed-off-by: Mostafa Saleh <smostafa@google.com> |
11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org | 11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
12 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
13 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
14 | Message-id: 20230516203327.2051088-8-smostafa@google.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 16 | --- |
14 | target/arm/sve_helper.c | 14 +++++++++----- | 17 | hw/arm/smmu-internal.h | 2 ++ |
15 | 1 file changed, 9 insertions(+), 5 deletions(-) | 18 | include/hw/arm/smmu-common.h | 5 +++-- |
16 | 19 | hw/arm/smmu-common.c | 36 ++++++++++++++++++++++-------------- | |
17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | 20 | hw/arm/smmuv3.c | 12 +++++++++--- |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | hw/arm/trace-events | 6 +++--- |
19 | --- a/target/arm/sve_helper.c | 22 | 5 files changed, 39 insertions(+), 22 deletions(-) |
20 | +++ b/target/arm/sve_helper.c | 23 | |
21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | 24 | diff --git a/hw/arm/smmu-internal.h b/hw/arm/smmu-internal.h |
22 | #ifdef CONFIG_USER_ONLY | 25 | index XXXXXXX..XXXXXXX 100644 |
23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, | 26 | --- a/hw/arm/smmu-internal.h |
24 | &info->host, retaddr); | 27 | +++ b/hw/arm/smmu-internal.h |
25 | - memset(&info->attrs, 0, sizeof(info->attrs)); | 28 | @@ -XXX,XX +XXX,XX @@ static inline int pgd_concat_idx(int start_level, int granule_sz, |
26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ | 29 | } |
27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | 30 | |
28 | #else | 31 | #define SMMU_IOTLB_ASID(key) ((key).asid) |
29 | CPUTLBEntryFull *full; | 32 | +#define SMMU_IOTLB_VMID(key) ((key).vmid) |
30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | 33 | |
31 | &info->host, &full, retaddr); | 34 | typedef struct SMMUIOTLBPageInvInfo { |
32 | - info->attrs = full->attrs; | 35 | int asid; |
33 | - info->tagged = full->pte_attrs == 0xf0; | 36 | + int vmid; |
34 | #endif | 37 | uint64_t iova; |
35 | info->flags = flags; | 38 | uint64_t mask; |
36 | 39 | } SMMUIOTLBPageInvInfo; | |
37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | 40 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/arm/smmu-common.h | ||
43 | +++ b/include/hw/arm/smmu-common.h | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUPciBus { | ||
45 | typedef struct SMMUIOTLBKey { | ||
46 | uint64_t iova; | ||
47 | uint16_t asid; | ||
48 | + uint16_t vmid; | ||
49 | uint8_t tg; | ||
50 | uint8_t level; | ||
51 | } SMMUIOTLBKey; | ||
52 | @@ -XXX,XX +XXX,XX @@ IOMMUMemoryRegion *smmu_iommu_mr(SMMUState *s, uint32_t sid); | ||
53 | SMMUTLBEntry *smmu_iotlb_lookup(SMMUState *bs, SMMUTransCfg *cfg, | ||
54 | SMMUTransTableInfo *tt, hwaddr iova); | ||
55 | void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *entry); | ||
56 | -SMMUIOTLBKey smmu_get_iotlb_key(uint16_t asid, uint64_t iova, | ||
57 | +SMMUIOTLBKey smmu_get_iotlb_key(uint16_t asid, uint16_t vmid, uint64_t iova, | ||
58 | uint8_t tg, uint8_t level); | ||
59 | void smmu_iotlb_inv_all(SMMUState *s); | ||
60 | void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid); | ||
61 | -void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
62 | +void smmu_iotlb_inv_iova(SMMUState *s, int asid, int vmid, dma_addr_t iova, | ||
63 | uint8_t tg, uint64_t num_pages, uint8_t ttl); | ||
64 | |||
65 | /* Unmap the range of all the notifiers registered to any IOMMU mr */ | ||
66 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/smmu-common.c | ||
69 | +++ b/hw/arm/smmu-common.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static guint smmu_iotlb_key_hash(gconstpointer v) | ||
71 | |||
72 | /* Jenkins hash */ | ||
73 | a = b = c = JHASH_INITVAL + sizeof(*key); | ||
74 | - a += key->asid + key->level + key->tg; | ||
75 | + a += key->asid + key->vmid + key->level + key->tg; | ||
76 | b += extract64(key->iova, 0, 32); | ||
77 | c += extract64(key->iova, 32, 32); | ||
78 | |||
79 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_iotlb_key_equal(gconstpointer v1, gconstpointer v2) | ||
80 | SMMUIOTLBKey *k1 = (SMMUIOTLBKey *)v1, *k2 = (SMMUIOTLBKey *)v2; | ||
81 | |||
82 | return (k1->asid == k2->asid) && (k1->iova == k2->iova) && | ||
83 | - (k1->level == k2->level) && (k1->tg == k2->tg); | ||
84 | + (k1->level == k2->level) && (k1->tg == k2->tg) && | ||
85 | + (k1->vmid == k2->vmid); | ||
86 | } | ||
87 | |||
88 | -SMMUIOTLBKey smmu_get_iotlb_key(uint16_t asid, uint64_t iova, | ||
89 | +SMMUIOTLBKey smmu_get_iotlb_key(uint16_t asid, uint16_t vmid, uint64_t iova, | ||
90 | uint8_t tg, uint8_t level) | ||
91 | { | ||
92 | - SMMUIOTLBKey key = {.asid = asid, .iova = iova, .tg = tg, .level = level}; | ||
93 | + SMMUIOTLBKey key = {.asid = asid, .vmid = vmid, .iova = iova, | ||
94 | + .tg = tg, .level = level}; | ||
95 | |||
96 | return key; | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ SMMUTLBEntry *smmu_iotlb_lookup(SMMUState *bs, SMMUTransCfg *cfg, | ||
99 | uint64_t mask = subpage_size - 1; | ||
100 | SMMUIOTLBKey key; | ||
101 | |||
102 | - key = smmu_get_iotlb_key(cfg->asid, iova & ~mask, tg, level); | ||
103 | + key = smmu_get_iotlb_key(cfg->asid, cfg->s2cfg.vmid, | ||
104 | + iova & ~mask, tg, level); | ||
105 | entry = g_hash_table_lookup(bs->iotlb, &key); | ||
106 | if (entry) { | ||
107 | break; | ||
108 | @@ -XXX,XX +XXX,XX @@ SMMUTLBEntry *smmu_iotlb_lookup(SMMUState *bs, SMMUTransCfg *cfg, | ||
109 | |||
110 | if (entry) { | ||
111 | cfg->iotlb_hits++; | ||
112 | - trace_smmu_iotlb_lookup_hit(cfg->asid, iova, | ||
113 | + trace_smmu_iotlb_lookup_hit(cfg->asid, cfg->s2cfg.vmid, iova, | ||
114 | cfg->iotlb_hits, cfg->iotlb_misses, | ||
115 | 100 * cfg->iotlb_hits / | ||
116 | (cfg->iotlb_hits + cfg->iotlb_misses)); | ||
117 | } else { | ||
118 | cfg->iotlb_misses++; | ||
119 | - trace_smmu_iotlb_lookup_miss(cfg->asid, iova, | ||
120 | + trace_smmu_iotlb_lookup_miss(cfg->asid, cfg->s2cfg.vmid, iova, | ||
121 | cfg->iotlb_hits, cfg->iotlb_misses, | ||
122 | 100 * cfg->iotlb_hits / | ||
123 | (cfg->iotlb_hits + cfg->iotlb_misses)); | ||
124 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new) | ||
125 | smmu_iotlb_inv_all(bs); | ||
126 | } | ||
127 | |||
128 | - *key = smmu_get_iotlb_key(cfg->asid, new->entry.iova, tg, new->level); | ||
129 | - trace_smmu_iotlb_insert(cfg->asid, new->entry.iova, tg, new->level); | ||
130 | + *key = smmu_get_iotlb_key(cfg->asid, cfg->s2cfg.vmid, new->entry.iova, | ||
131 | + tg, new->level); | ||
132 | + trace_smmu_iotlb_insert(cfg->asid, cfg->s2cfg.vmid, new->entry.iova, | ||
133 | + tg, new->level); | ||
134 | g_hash_table_insert(bs->iotlb, key, new); | ||
135 | } | ||
136 | |||
137 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid(gpointer key, gpointer value, | ||
138 | |||
139 | return SMMU_IOTLB_ASID(*iotlb_key) == asid; | ||
140 | } | ||
141 | - | ||
142 | -static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value, | ||
143 | +static gboolean smmu_hash_remove_by_asid_vmid_iova(gpointer key, gpointer value, | ||
144 | gpointer user_data) | ||
145 | { | ||
146 | SMMUTLBEntry *iter = (SMMUTLBEntry *)value; | ||
147 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value, | ||
148 | if (info->asid >= 0 && info->asid != SMMU_IOTLB_ASID(iotlb_key)) { | ||
38 | return false; | 149 | return false; |
39 | } | 150 | } |
40 | 151 | + if (info->vmid >= 0 && info->vmid != SMMU_IOTLB_VMID(iotlb_key)) { | |
41 | +#ifdef CONFIG_USER_ONLY | 152 | + return false; |
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | 153 | + } |
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | 154 | return ((info->iova & ~entry->addr_mask) == entry->iova) || |
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | 155 | ((entry->iova & ~info->mask) == info->iova); |
45 | +#else | 156 | } |
46 | + info->attrs = full->attrs; | 157 | |
47 | + info->tagged = full->pte_attrs == 0xf0; | 158 | -void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
48 | +#endif | 159 | +void smmu_iotlb_inv_iova(SMMUState *s, int asid, int vmid, dma_addr_t iova, |
160 | uint8_t tg, uint64_t num_pages, uint8_t ttl) | ||
161 | { | ||
162 | /* if tg is not set we use 4KB range invalidation */ | ||
163 | uint8_t granule = tg ? tg * 2 + 10 : 12; | ||
164 | |||
165 | if (ttl && (num_pages == 1) && (asid >= 0)) { | ||
166 | - SMMUIOTLBKey key = smmu_get_iotlb_key(asid, iova, tg, ttl); | ||
167 | + SMMUIOTLBKey key = smmu_get_iotlb_key(asid, vmid, iova, tg, ttl); | ||
168 | |||
169 | if (g_hash_table_remove(s->iotlb, &key)) { | ||
170 | return; | ||
171 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
172 | |||
173 | SMMUIOTLBPageInvInfo info = { | ||
174 | .asid = asid, .iova = iova, | ||
175 | + .vmid = vmid, | ||
176 | .mask = (num_pages * 1 << granule) - 1}; | ||
177 | |||
178 | g_hash_table_foreach_remove(s->iotlb, | ||
179 | - smmu_hash_remove_by_asid_iova, | ||
180 | + smmu_hash_remove_by_asid_vmid_iova, | ||
181 | &info); | ||
182 | } | ||
183 | |||
184 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
185 | index XXXXXXX..XXXXXXX 100644 | ||
186 | --- a/hw/arm/smmuv3.c | ||
187 | +++ b/hw/arm/smmuv3.c | ||
188 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) | ||
189 | { | ||
190 | dma_addr_t end, addr = CMD_ADDR(cmd); | ||
191 | uint8_t type = CMD_TYPE(cmd); | ||
192 | - uint16_t vmid = CMD_VMID(cmd); | ||
193 | + int vmid = -1; | ||
194 | uint8_t scale = CMD_SCALE(cmd); | ||
195 | uint8_t num = CMD_NUM(cmd); | ||
196 | uint8_t ttl = CMD_TTL(cmd); | ||
197 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) | ||
198 | uint64_t num_pages; | ||
199 | uint8_t granule; | ||
200 | int asid = -1; | ||
201 | + SMMUv3State *smmuv3 = ARM_SMMUV3(s); | ||
49 | + | 202 | + |
50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ | 203 | + /* Only consider VMID if stage-2 is supported. */ |
51 | info->host -= mem_off; | 204 | + if (STAGE2_SUPPORTED(smmuv3)) { |
52 | return true; | 205 | + vmid = CMD_VMID(cmd); |
206 | + } | ||
207 | |||
208 | if (type == SMMU_CMD_TLBI_NH_VA) { | ||
209 | asid = CMD_ASID(cmd); | ||
210 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) | ||
211 | if (!tg) { | ||
212 | trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, 1, ttl, leaf); | ||
213 | smmuv3_inv_notifiers_iova(s, asid, addr, tg, 1); | ||
214 | - smmu_iotlb_inv_iova(s, asid, addr, tg, 1, ttl); | ||
215 | + smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, 1, ttl); | ||
216 | return; | ||
217 | } | ||
218 | |||
219 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) | ||
220 | num_pages = (mask + 1) >> granule; | ||
221 | trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, num_pages, ttl, leaf); | ||
222 | smmuv3_inv_notifiers_iova(s, asid, addr, tg, num_pages); | ||
223 | - smmu_iotlb_inv_iova(s, asid, addr, tg, num_pages, ttl); | ||
224 | + smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, num_pages, ttl); | ||
225 | addr += mask + 1; | ||
226 | } | ||
227 | } | ||
228 | diff --git a/hw/arm/trace-events b/hw/arm/trace-events | ||
229 | index XXXXXXX..XXXXXXX 100644 | ||
230 | --- a/hw/arm/trace-events | ||
231 | +++ b/hw/arm/trace-events | ||
232 | @@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_all(void) "IOTLB invalidate all" | ||
233 | smmu_iotlb_inv_asid(uint16_t asid) "IOTLB invalidate asid=%d" | ||
234 | smmu_iotlb_inv_iova(uint16_t asid, uint64_t addr) "IOTLB invalidate asid=%d addr=0x%"PRIx64 | ||
235 | smmu_inv_notifiers_mr(const char *name) "iommu mr=%s" | ||
236 | -smmu_iotlb_lookup_hit(uint16_t asid, uint64_t addr, uint32_t hit, uint32_t miss, uint32_t p) "IOTLB cache HIT asid=%d addr=0x%"PRIx64" hit=%d miss=%d hit rate=%d" | ||
237 | -smmu_iotlb_lookup_miss(uint16_t asid, uint64_t addr, uint32_t hit, uint32_t miss, uint32_t p) "IOTLB cache MISS asid=%d addr=0x%"PRIx64" hit=%d miss=%d hit rate=%d" | ||
238 | -smmu_iotlb_insert(uint16_t asid, uint64_t addr, uint8_t tg, uint8_t level) "IOTLB ++ asid=%d addr=0x%"PRIx64" tg=%d level=%d" | ||
239 | +smmu_iotlb_lookup_hit(uint16_t asid, uint16_t vmid, uint64_t addr, uint32_t hit, uint32_t miss, uint32_t p) "IOTLB cache HIT asid=%d vmid=%d addr=0x%"PRIx64" hit=%d miss=%d hit rate=%d" | ||
240 | +smmu_iotlb_lookup_miss(uint16_t asid, uint16_t vmid, uint64_t addr, uint32_t hit, uint32_t miss, uint32_t p) "IOTLB cache MISS asid=%d vmid=%d addr=0x%"PRIx64" hit=%d miss=%d hit rate=%d" | ||
241 | +smmu_iotlb_insert(uint16_t asid, uint16_t vmid, uint64_t addr, uint8_t tg, uint8_t level) "IOTLB ++ asid=%d vmid=%d addr=0x%"PRIx64" tg=%d level=%d" | ||
242 | |||
243 | # smmuv3.c | ||
244 | smmuv3_read_mmio(uint64_t addr, uint64_t val, unsigned size, uint32_t r) "addr: 0x%"PRIx64" val:0x%"PRIx64" size: 0x%x(%d)" | ||
53 | -- | 245 | -- |
54 | 2.34.1 | 246 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch implements Allwinner TWI/I2C controller emulation. Only | 3 | CMD_TLBI_S2_IPA: As S1+S2 is not enabled, for now this can be the |
4 | master-mode functionality is implemented. | 4 | same as CMD_TLBI_NH_VAA. |
5 | 5 | ||
6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is | 6 | CMD_TLBI_S12_VMALL: Added new function to invalidate TLB by VMID. |
7 | first part enabling the TWI/I2C bus operation. | 7 | |
8 | 8 | For stage-1 only commands, add a check to throw CERROR_ILL if used | |
9 | Since both Allwinner A10 and H3 use the same module, it is added for | 9 | when stage-1 is not supported. |
10 | both boards. | 10 | |
11 | 11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | |
12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate | 12 | Signed-off-by: Mostafa Saleh <smostafa@google.com> |
13 | I2C availability. | 13 | Tested-by: Eric Auger <eric.auger@redhat.com> |
14 | 14 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | |
15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 15 | Message-id: 20230516203327.2051088-9-smostafa@google.com |
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 17 | --- |
20 | docs/system/arm/cubieboard.rst | 1 + | 18 | include/hw/arm/smmu-common.h | 1 + |
21 | docs/system/arm/orangepi.rst | 1 + | 19 | hw/arm/smmu-common.c | 16 +++++++++++ |
22 | include/hw/arm/allwinner-a10.h | 2 + | 20 | hw/arm/smmuv3.c | 55 ++++++++++++++++++++++++++++++------ |
23 | include/hw/arm/allwinner-h3.h | 3 + | 21 | hw/arm/trace-events | 4 ++- |
24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | 22 | 4 files changed, 67 insertions(+), 9 deletions(-) |
25 | hw/arm/allwinner-a10.c | 8 + | 23 | |
26 | hw/arm/allwinner-h3.c | 11 +- | 24 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ | 25 | index XXXXXXX..XXXXXXX 100644 |
28 | hw/arm/Kconfig | 2 + | 26 | --- a/include/hw/arm/smmu-common.h |
29 | hw/i2c/Kconfig | 4 + | 27 | +++ b/include/hw/arm/smmu-common.h |
30 | hw/i2c/meson.build | 1 + | 28 | @@ -XXX,XX +XXX,XX @@ SMMUIOTLBKey smmu_get_iotlb_key(uint16_t asid, uint16_t vmid, uint64_t iova, |
31 | hw/i2c/trace-events | 5 + | 29 | uint8_t tg, uint8_t level); |
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | 30 | void smmu_iotlb_inv_all(SMMUState *s); |
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | 31 | void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid); |
34 | create mode 100644 hw/i2c/allwinner-i2c.c | 32 | +void smmu_iotlb_inv_vmid(SMMUState *s, uint16_t vmid); |
35 | 33 | void smmu_iotlb_inv_iova(SMMUState *s, int asid, int vmid, dma_addr_t iova, | |
36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst | 34 | uint8_t tg, uint64_t num_pages, uint8_t ttl); |
37 | index XXXXXXX..XXXXXXX 100644 | 35 | |
38 | --- a/docs/system/arm/cubieboard.rst | 36 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
39 | +++ b/docs/system/arm/cubieboard.rst | 37 | index XXXXXXX..XXXXXXX 100644 |
40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: | 38 | --- a/hw/arm/smmu-common.c |
41 | - SDHCI | 39 | +++ b/hw/arm/smmu-common.c |
42 | - USB controller | 40 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid(gpointer key, gpointer value, |
43 | - SATA controller | 41 | |
44 | +- TWI (I2C) controller | 42 | return SMMU_IOTLB_ASID(*iotlb_key) == asid; |
45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | 43 | } |
46 | index XXXXXXX..XXXXXXX 100644 | 44 | + |
47 | --- a/docs/system/arm/orangepi.rst | 45 | +static gboolean smmu_hash_remove_by_vmid(gpointer key, gpointer value, |
48 | +++ b/docs/system/arm/orangepi.rst | 46 | + gpointer user_data) |
49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: | 47 | +{ |
50 | * Clock Control Unit | 48 | + uint16_t vmid = *(uint16_t *)user_data; |
51 | * System Control module | 49 | + SMMUIOTLBKey *iotlb_key = (SMMUIOTLBKey *)key; |
52 | * Security Identifier device | 50 | + |
53 | + * TWI (I2C) | 51 | + return SMMU_IOTLB_VMID(*iotlb_key) == vmid; |
54 | 52 | +} | |
55 | Limitations | 53 | + |
56 | """"""""""" | 54 | static gboolean smmu_hash_remove_by_asid_vmid_iova(gpointer key, gpointer value, |
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 55 | gpointer user_data) |
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #include "hw/rtc/allwinner-rtc.h" | ||
63 | #include "hw/misc/allwinner-a10-ccm.h" | ||
64 | #include "hw/misc/allwinner-a10-dramc.h" | ||
65 | +#include "hw/i2c/allwinner-i2c.h" | ||
66 | |||
67 | #include "target/arm/cpu.h" | ||
68 | #include "qom/object.h" | ||
69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
70 | AwEmacState emac; | ||
71 | AllwinnerAHCIState sata; | ||
72 | AwSdHostState mmc0; | ||
73 | + AWI2CState i2c0; | ||
74 | AwRtcState rtc; | ||
75 | MemoryRegion sram_a; | ||
76 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/include/hw/arm/allwinner-h3.h | ||
80 | +++ b/include/hw/arm/allwinner-h3.h | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "hw/sd/allwinner-sdhost.h" | ||
83 | #include "hw/net/allwinner-sun8i-emac.h" | ||
84 | #include "hw/rtc/allwinner-rtc.h" | ||
85 | +#include "hw/i2c/allwinner-i2c.h" | ||
86 | #include "target/arm/cpu.h" | ||
87 | #include "sysemu/block-backend.h" | ||
88 | |||
89 | @@ -XXX,XX +XXX,XX @@ enum { | ||
90 | AW_H3_DEV_UART2, | ||
91 | AW_H3_DEV_UART3, | ||
92 | AW_H3_DEV_EMAC, | ||
93 | + AW_H3_DEV_TWI0, | ||
94 | AW_H3_DEV_DRAMCOM, | ||
95 | AW_H3_DEV_DRAMCTL, | ||
96 | AW_H3_DEV_DRAMPHY, | ||
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/include/hw/i2c/allwinner-i2c.h | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +/* | ||
112 | + * Allwinner I2C Bus Serial Interface registers definition | ||
113 | + * | ||
114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> | ||
115 | + * | ||
116 | + * This file is derived from IMX I2C controller, | ||
117 | + * by Jean-Christophe DUBOIS . | ||
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
132 | + */ | ||
133 | + | ||
134 | +#ifndef ALLWINNER_I2C_H | ||
135 | +#define ALLWINNER_I2C_H | ||
136 | + | ||
137 | +#include "hw/sysbus.h" | ||
138 | +#include "qom/object.h" | ||
139 | + | ||
140 | +#define TYPE_AW_I2C "allwinner.i2c" | ||
141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) | ||
142 | + | ||
143 | +#define AW_I2C_MEM_SIZE 0x24 | ||
144 | + | ||
145 | +struct AWI2CState { | ||
146 | + /*< private >*/ | ||
147 | + SysBusDevice parent_obj; | ||
148 | + | ||
149 | + /*< public >*/ | ||
150 | + MemoryRegion iomem; | ||
151 | + I2CBus *bus; | ||
152 | + qemu_irq irq; | ||
153 | + | ||
154 | + uint8_t addr; | ||
155 | + uint8_t xaddr; | ||
156 | + uint8_t data; | ||
157 | + uint8_t cntr; | ||
158 | + uint8_t stat; | ||
159 | + uint8_t ccr; | ||
160 | + uint8_t srst; | ||
161 | + uint8_t efr; | ||
162 | + uint8_t lcr; | ||
163 | +}; | ||
164 | + | ||
165 | +#endif /* ALLWINNER_I2C_H */ | ||
166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/arm/allwinner-a10.c | ||
169 | +++ b/hw/arm/allwinner-a10.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
172 | #define AW_A10_SATA_BASE 0x01c18000 | ||
173 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 | ||
175 | |||
176 | static void aw_a10_init(Object *obj) | ||
177 | { | 56 | { |
178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | 57 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
179 | 58 | g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid); | |
180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
181 | |||
182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | ||
183 | + | ||
184 | if (machine_usb(current_machine)) { | ||
185 | int i; | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
196 | } | 59 | } |
197 | 60 | ||
198 | static void aw_a10_class_init(ObjectClass *oc, void *data) | 61 | +inline void smmu_iotlb_inv_vmid(SMMUState *s, uint16_t vmid) |
199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | 62 | +{ |
200 | index XXXXXXX..XXXXXXX 100644 | 63 | + trace_smmu_iotlb_inv_vmid(vmid); |
201 | --- a/hw/arm/allwinner-h3.c | 64 | + g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_vmid, &vmid); |
202 | +++ b/hw/arm/allwinner-h3.c | 65 | +} |
203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | 66 | + |
204 | [AW_H3_DEV_UART1] = 0x01c28400, | 67 | /* VMSAv8-64 Translation */ |
205 | [AW_H3_DEV_UART2] = 0x01c28800, | 68 | |
206 | [AW_H3_DEV_UART3] = 0x01c28c00, | 69 | /** |
207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, | 70 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
208 | [AW_H3_DEV_EMAC] = 0x01c30000, | 71 | index XXXXXXX..XXXXXXX 100644 |
209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | 72 | --- a/hw/arm/smmuv3.c |
210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | 73 | +++ b/hw/arm/smmuv3.c |
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | 74 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova, |
212 | { "uart1", 0x01c28400, 1 * KiB }, | 75 | } |
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | 76 | } |
234 | 77 | ||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 78 | -static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) |
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 79 | +static void smmuv3_range_inval(SMMUState *s, Cmd *cmd) |
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | 80 | { |
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | 81 | dma_addr_t end, addr = CMD_ADDR(cmd); |
239 | 82 | uint8_t type = CMD_TYPE(cmd); | |
240 | + /* I2C */ | 83 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) |
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | 84 | } |
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | 85 | |
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | 86 | if (!tg) { |
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | 87 | - trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, 1, ttl, leaf); |
245 | + | 88 | + trace_smmuv3_range_inval(vmid, asid, addr, tg, 1, ttl, leaf); |
246 | /* Unimplemented devices */ | 89 | smmuv3_inv_notifiers_iova(s, asid, addr, tg, 1); |
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | 90 | smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, 1, ttl); |
248 | create_unimplemented_device(unimplemented[i].device_name, | 91 | return; |
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | 92 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) |
250 | new file mode 100644 | 93 | uint64_t mask = dma_aligned_pow2_mask(addr, end, 64); |
251 | index XXXXXXX..XXXXXXX | 94 | |
252 | --- /dev/null | 95 | num_pages = (mask + 1) >> granule; |
253 | +++ b/hw/i2c/allwinner-i2c.c | 96 | - trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, num_pages, ttl, leaf); |
254 | @@ -XXX,XX +XXX,XX @@ | 97 | + trace_smmuv3_range_inval(vmid, asid, addr, tg, num_pages, ttl, leaf); |
255 | +/* | 98 | smmuv3_inv_notifiers_iova(s, asid, addr, tg, num_pages); |
256 | + * Allwinner I2C Bus Serial Interface Emulation | 99 | smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, num_pages, ttl); |
257 | + * | 100 | addr += mask + 1; |
258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 101 | @@ -XXX,XX +XXX,XX @@ static int smmuv3_cmdq_consume(SMMUv3State *s) |
259 | + * | 102 | { |
260 | + * This file is derived from IMX I2C controller, | 103 | uint16_t asid = CMD_ASID(&cmd); |
261 | + * by Jean-Christophe DUBOIS . | 104 | |
262 | + * | 105 | + if (!STAGE1_SUPPORTED(s)) { |
263 | + * This program is free software; you can redistribute it and/or modify it | 106 | + cmd_error = SMMU_CERROR_ILL; |
264 | + * under the terms of the GNU General Public License as published by the | 107 | + break; |
265 | + * Free Software Foundation; either version 2 of the License, or | 108 | + } |
266 | + * (at your option) any later version. | 109 | + |
267 | + * | 110 | trace_smmuv3_cmdq_tlbi_nh_asid(asid); |
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 111 | smmu_inv_notifiers_all(&s->smmu_state); |
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 112 | smmu_iotlb_inv_asid(bs, asid); |
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | 113 | break; |
271 | + * for more details. | 114 | } |
272 | + * | 115 | case SMMU_CMD_TLBI_NH_ALL: |
273 | + * You should have received a copy of the GNU General Public License along | 116 | + if (!STAGE1_SUPPORTED(s)) { |
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | 117 | + cmd_error = SMMU_CERROR_ILL; |
275 | + * | 118 | + break; |
276 | + * SPDX-License-Identifier: MIT | 119 | + } |
277 | + */ | 120 | + QEMU_FALLTHROUGH; |
278 | + | 121 | case SMMU_CMD_TLBI_NSNH_ALL: |
279 | +#include "qemu/osdep.h" | 122 | trace_smmuv3_cmdq_tlbi_nh(); |
280 | +#include "hw/i2c/allwinner-i2c.h" | 123 | smmu_inv_notifiers_all(&s->smmu_state); |
281 | +#include "hw/irq.h" | 124 | @@ -XXX,XX +XXX,XX @@ static int smmuv3_cmdq_consume(SMMUv3State *s) |
282 | +#include "migration/vmstate.h" | 125 | break; |
283 | +#include "hw/i2c/i2c.h" | 126 | case SMMU_CMD_TLBI_NH_VAA: |
284 | +#include "qemu/log.h" | 127 | case SMMU_CMD_TLBI_NH_VA: |
285 | +#include "trace.h" | 128 | - smmuv3_s1_range_inval(bs, &cmd); |
286 | +#include "qemu/module.h" | 129 | + if (!STAGE1_SUPPORTED(s)) { |
287 | + | 130 | + cmd_error = SMMU_CERROR_ILL; |
288 | +/* Allwinner I2C memory map */ | 131 | + break; |
289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ | 132 | + } |
290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ | 133 | + smmuv3_range_inval(bs, &cmd); |
291 | +#define TWI_DATA_REG 0x08 /* data register */ | 134 | + break; |
292 | +#define TWI_CNTR_REG 0x0c /* control register */ | 135 | + case SMMU_CMD_TLBI_S12_VMALL: |
293 | +#define TWI_STAT_REG 0x10 /* status register */ | 136 | + { |
294 | +#define TWI_CCR_REG 0x14 /* clock control register */ | 137 | + uint16_t vmid = CMD_VMID(&cmd); |
295 | +#define TWI_SRST_REG 0x18 /* software reset register */ | 138 | + |
296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ | 139 | + if (!STAGE2_SUPPORTED(s)) { |
297 | +#define TWI_LCR_REG 0x20 /* line control register */ | 140 | + cmd_error = SMMU_CERROR_ILL; |
298 | + | 141 | + break; |
299 | +/* Used only in slave mode, do not set */ | 142 | + } |
300 | +#define TWI_ADDR_RESET 0 | 143 | + |
301 | +#define TWI_XADDR_RESET 0 | 144 | + trace_smmuv3_cmdq_tlbi_s12_vmid(vmid); |
302 | + | 145 | + smmu_inv_notifiers_all(&s->smmu_state); |
303 | +/* Data register */ | 146 | + smmu_iotlb_inv_vmid(bs, vmid); |
304 | +#define TWI_DATA_MASK 0xFF | ||
305 | +#define TWI_DATA_RESET 0 | ||
306 | + | ||
307 | +/* Control register */ | ||
308 | +#define TWI_CNTR_INT_EN (1 << 7) | ||
309 | +#define TWI_CNTR_BUS_EN (1 << 6) | ||
310 | +#define TWI_CNTR_M_STA (1 << 5) | ||
311 | +#define TWI_CNTR_M_STP (1 << 4) | ||
312 | +#define TWI_CNTR_INT_FLAG (1 << 3) | ||
313 | +#define TWI_CNTR_A_ACK (1 << 2) | ||
314 | +#define TWI_CNTR_MASK 0xFC | ||
315 | +#define TWI_CNTR_RESET 0 | ||
316 | + | ||
317 | +/* Status register */ | ||
318 | +#define TWI_STAT_MASK 0xF8 | ||
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
409 | + } | ||
410 | +} | ||
411 | + | ||
412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) | ||
413 | +{ | ||
414 | + return s->srst & TWI_SRST_MASK; | ||
415 | +} | ||
416 | + | ||
417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) | ||
418 | +{ | ||
419 | + return s->cntr & TWI_CNTR_BUS_EN; | ||
420 | +} | ||
421 | + | ||
422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) | ||
423 | +{ | ||
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
433 | + } | ||
434 | + | ||
435 | + s->addr = TWI_ADDR_RESET; | ||
436 | + s->xaddr = TWI_XADDR_RESET; | ||
437 | + s->data = TWI_DATA_RESET; | ||
438 | + s->cntr = TWI_CNTR_RESET; | ||
439 | + s->stat = TWI_STAT_RESET; | ||
440 | + s->ccr = TWI_CCR_RESET; | ||
441 | + s->srst = TWI_SRST_RESET; | ||
442 | + s->efr = TWI_EFR_RESET; | ||
443 | + s->lcr = TWI_LCR_RESET; | ||
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
448 | + /* | ||
449 | + * Raise an interrupt if the device is not reset and it is configured | ||
450 | + * to generate some interrupts. | ||
451 | + */ | ||
452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { | ||
453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
454 | + s->cntr |= TWI_CNTR_INT_FLAG; | ||
455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { | ||
456 | + qemu_irq_raise(s->irq); | ||
457 | + } | ||
458 | + } | ||
459 | + } | ||
460 | +} | ||
461 | + | ||
462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, | ||
463 | + unsigned size) | ||
464 | +{ | ||
465 | + uint16_t value; | ||
466 | + AWI2CState *s = AW_I2C(opaque); | ||
467 | + | ||
468 | + switch (offset) { | ||
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
488 | + } | ||
489 | + value = s->data; | ||
490 | + break; | ||
491 | + case TWI_CNTR_REG: | ||
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
496 | + /* | ||
497 | + * If polling when reading then change state to indicate data | ||
498 | + * is available | ||
499 | + */ | ||
500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { | ||
501 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
507 | + } | ||
508 | + break; | ||
509 | + case TWI_CCR_REG: | ||
510 | + value = s->ccr; | ||
511 | + break; | ||
512 | + case TWI_SRST_REG: | ||
513 | + value = s->srst; | ||
514 | + break; | ||
515 | + case TWI_EFR_REG: | ||
516 | + value = s->efr; | ||
517 | + break; | ||
518 | + case TWI_LCR_REG: | ||
519 | + value = s->lcr; | ||
520 | + break; | ||
521 | + default: | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
524 | + value = 0; | ||
525 | + break; | ||
526 | + } | ||
527 | + | ||
528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); | ||
529 | + | ||
530 | + return (uint64_t)value; | ||
531 | +} | ||
532 | + | ||
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | 147 | + break; |
553 | + } | 148 | + } |
554 | + | 149 | + case SMMU_CMD_TLBI_S2_IPA: |
555 | + s->data = value & TWI_DATA_MASK; | 150 | + if (!STAGE2_SUPPORTED(s)) { |
556 | + | 151 | + cmd_error = SMMU_CERROR_ILL; |
557 | + switch (STAT_TO_STA(s->stat)) { | 152 | + break; |
558 | + case STAT_M_STA_TX: | 153 | + } |
559 | + case STAT_M_RSTA_TX: | 154 | + /* |
560 | + /* Send address */ | 155 | + * As currently only either s1 or s2 are supported |
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | 156 | + * we can reuse same function for s2. |
562 | + extract32(s->data, 0, 1))) { | 157 | + */ |
563 | + /* If non zero is returned, the address is not valid */ | 158 | + smmuv3_range_inval(bs, &cmd); |
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | 159 | break; |
565 | + } else { | 160 | case SMMU_CMD_TLBI_EL3_ALL: |
566 | + /* Determine if read of write */ | 161 | case SMMU_CMD_TLBI_EL3_VA: |
567 | + if (extract32(s->data, 0, 1)) { | 162 | @@ -XXX,XX +XXX,XX @@ static int smmuv3_cmdq_consume(SMMUv3State *s) |
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | 163 | case SMMU_CMD_TLBI_EL2_ASID: |
569 | + } else { | 164 | case SMMU_CMD_TLBI_EL2_VA: |
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | 165 | case SMMU_CMD_TLBI_EL2_VAA: |
571 | + } | 166 | - case SMMU_CMD_TLBI_S12_VMALL: |
572 | + allwinner_i2c_raise_interrupt(s); | 167 | - case SMMU_CMD_TLBI_S2_IPA: |
573 | + } | 168 | case SMMU_CMD_ATC_INV: |
574 | + break; | 169 | case SMMU_CMD_PRI_RESP: |
575 | + case STAT_M_ADDR_WR_ACK: | 170 | case SMMU_CMD_RESUME: |
576 | + case STAT_M_DATA_TX_ACK: | 171 | @@ -XXX,XX +XXX,XX @@ static int smmuv3_cmdq_consume(SMMUv3State *s) |
577 | + if (i2c_send(s->bus, s->data)) { | 172 | break; |
578 | + /* If the target return non zero then end the transfer */ | 173 | default: |
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | 174 | cmd_error = SMMU_CERROR_ILL; |
580 | + i2c_end_transfer(s->bus); | 175 | - qemu_log_mask(LOG_GUEST_ERROR, |
581 | + } else { | 176 | - "Illegal command type: %d\n", CMD_TYPE(&cmd)); |
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | 177 | break; |
583 | + allwinner_i2c_raise_interrupt(s); | 178 | } |
584 | + } | 179 | qemu_mutex_unlock(&s->mutex); |
585 | + break; | 180 | if (cmd_error) { |
586 | + default: | 181 | + if (cmd_error == SMMU_CERROR_ILL) { |
587 | + break; | 182 | + qemu_log_mask(LOG_GUEST_ERROR, |
588 | + } | 183 | + "Illegal command type: %d\n", CMD_TYPE(&cmd)); |
589 | + break; | 184 | + } |
590 | + case TWI_CNTR_REG: | 185 | break; |
591 | + if (!allwinner_i2c_is_reset(s)) { | 186 | } |
592 | + /* Do something only if not in software reset */ | 187 | /* |
593 | + s->cntr = value & TWI_CNTR_MASK; | 188 | diff --git a/hw/arm/trace-events b/hw/arm/trace-events |
594 | + | 189 | index XXXXXXX..XXXXXXX 100644 |
595 | + /* Check if start condition should be sent */ | 190 | --- a/hw/arm/trace-events |
596 | + if (s->cntr & TWI_CNTR_M_STA) { | 191 | +++ b/hw/arm/trace-events |
597 | + /* Update status */ | 192 | @@ -XXX,XX +XXX,XX @@ smmu_ptw_block_pte(int stage, int level, uint64_t baseaddr, uint64_t pteaddr, ui |
598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { | 193 | smmu_get_pte(uint64_t baseaddr, int index, uint64_t pteaddr, uint64_t pte) "baseaddr=0x%"PRIx64" index=0x%x, pteaddr=0x%"PRIx64", pte=0x%"PRIx64 |
599 | + /* Send start condition */ | 194 | smmu_iotlb_inv_all(void) "IOTLB invalidate all" |
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | 195 | smmu_iotlb_inv_asid(uint16_t asid) "IOTLB invalidate asid=%d" |
601 | + } else { | 196 | +smmu_iotlb_inv_vmid(uint16_t vmid) "IOTLB invalidate vmid=%d" |
602 | + /* Send repeated start condition */ | 197 | smmu_iotlb_inv_iova(uint16_t asid, uint64_t addr) "IOTLB invalidate asid=%d addr=0x%"PRIx64 |
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | 198 | smmu_inv_notifiers_mr(const char *name) "iommu mr=%s" |
604 | + } | 199 | smmu_iotlb_lookup_hit(uint16_t asid, uint16_t vmid, uint64_t addr, uint32_t hit, uint32_t miss, uint32_t p) "IOTLB cache HIT asid=%d vmid=%d addr=0x%"PRIx64" hit=%d miss=%d hit rate=%d" |
605 | + /* Clear start condition */ | 200 | @@ -XXX,XX +XXX,XX @@ smmuv3_cmdq_cfgi_ste_range(int start, int end) "start=0x%x - end=0x%x" |
606 | + s->cntr &= ~TWI_CNTR_M_STA; | 201 | smmuv3_cmdq_cfgi_cd(uint32_t sid) "sid=0x%x" |
607 | + } | 202 | smmuv3_config_cache_hit(uint32_t sid, uint32_t hits, uint32_t misses, uint32_t perc) "Config cache HIT for sid=0x%x (hits=%d, misses=%d, hit rate=%d)" |
608 | + if (s->cntr & TWI_CNTR_M_STP) { | 203 | smmuv3_config_cache_miss(uint32_t sid, uint32_t hits, uint32_t misses, uint32_t perc) "Config cache MISS for sid=0x%x (hits=%d, misses=%d, hit rate=%d)" |
609 | + /* Update status */ | 204 | -smmuv3_s1_range_inval(int vmid, int asid, uint64_t addr, uint8_t tg, uint64_t num_pages, uint8_t ttl, bool leaf) "vmid=%d asid=%d addr=0x%"PRIx64" tg=%d num_pages=0x%"PRIx64" ttl=%d leaf=%d" |
610 | + i2c_end_transfer(s->bus); | 205 | +smmuv3_range_inval(int vmid, int asid, uint64_t addr, uint8_t tg, uint64_t num_pages, uint8_t ttl, bool leaf) "vmid=%d asid=%d addr=0x%"PRIx64" tg=%d num_pages=0x%"PRIx64" ttl=%d leaf=%d" |
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | 206 | smmuv3_cmdq_tlbi_nh(void) "" |
612 | + s->cntr &= ~TWI_CNTR_M_STP; | 207 | smmuv3_cmdq_tlbi_nh_asid(uint16_t asid) "asid=%d" |
613 | + } | 208 | +smmuv3_cmdq_tlbi_s12_vmid(uint16_t vmid) "vmid=%d" |
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | 209 | smmuv3_config_cache_inv(uint32_t sid) "Config cache INV for sid=0x%x" |
615 | + /* Interrupt flag cleared */ | 210 | smmuv3_notify_flag_add(const char *iommu) "ADD SMMUNotifier node for iommu mr=%s" |
616 | + qemu_irq_lower(s->irq); | 211 | smmuv3_notify_flag_del(const char *iommu) "DEL SMMUNotifier node for iommu mr=%s" |
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
629 | + } | ||
630 | + break; | ||
631 | + case TWI_CCR_REG: | ||
632 | + s->ccr = value & TWI_CCR_MASK; | ||
633 | + break; | ||
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
650 | + break; | ||
651 | + } | ||
652 | +} | ||
653 | + | ||
654 | +static const MemoryRegionOps allwinner_i2c_ops = { | ||
655 | + .read = allwinner_i2c_read, | ||
656 | + .write = allwinner_i2c_write, | ||
657 | + .valid.min_access_size = 1, | ||
658 | + .valid.max_access_size = 4, | ||
659 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
660 | +}; | ||
661 | + | ||
662 | +static const VMStateDescription allwinner_i2c_vmstate = { | ||
663 | + .name = TYPE_AW_I2C, | ||
664 | + .version_id = 1, | ||
665 | + .minimum_version_id = 1, | ||
666 | + .fields = (VMStateField[]) { | ||
667 | + VMSTATE_UINT8(addr, AWI2CState), | ||
668 | + VMSTATE_UINT8(xaddr, AWI2CState), | ||
669 | + VMSTATE_UINT8(data, AWI2CState), | ||
670 | + VMSTATE_UINT8(cntr, AWI2CState), | ||
671 | + VMSTATE_UINT8(ccr, AWI2CState), | ||
672 | + VMSTATE_UINT8(srst, AWI2CState), | ||
673 | + VMSTATE_UINT8(efr, AWI2CState), | ||
674 | + VMSTATE_UINT8(lcr, AWI2CState), | ||
675 | + VMSTATE_END_OF_LIST() | ||
676 | + } | ||
677 | +}; | ||
678 | + | ||
679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) | ||
680 | +{ | ||
681 | + AWI2CState *s = AW_I2C(dev); | ||
682 | + | ||
683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, | ||
684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); | ||
685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); | ||
687 | + s->bus = i2c_init_bus(dev, "i2c"); | ||
688 | +} | ||
689 | + | ||
690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) | ||
691 | +{ | ||
692 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
694 | + | ||
695 | + rc->phases.hold = allwinner_i2c_reset_hold; | ||
696 | + dc->vmsd = &allwinner_i2c_vmstate; | ||
697 | + dc->realize = allwinner_i2c_realize; | ||
698 | + dc->desc = "Allwinner I2C Controller"; | ||
699 | +} | ||
700 | + | ||
701 | +static const TypeInfo allwinner_i2c_type_info = { | ||
702 | + .name = TYPE_AW_I2C, | ||
703 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
704 | + .instance_size = sizeof(AWI2CState), | ||
705 | + .class_init = allwinner_i2c_class_init, | ||
706 | +}; | ||
707 | + | ||
708 | +static void allwinner_i2c_register_types(void) | ||
709 | +{ | ||
710 | + type_register_static(&allwinner_i2c_type_info); | ||
711 | +} | ||
712 | + | ||
713 | +type_init(allwinner_i2c_register_types) | ||
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
777 | -- | 212 | -- |
778 | 2.34.1 | 213 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | 3 | In smmuv3_notify_iova, read the granule based on translation stage |
4 | omap_intr_handler_s -> OMAPIntcState. This also remove a | 4 | and use VMID if valid value is sent. |
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | 5 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 6 | Signed-off-by: Mostafa Saleh <smostafa@google.com> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
9 | Message-id: 20230109140306.23161-7-philmd@linaro.org | 8 | Tested-by: Eric Auger <eric.auger@redhat.com> |
9 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
10 | Message-id: 20230516203327.2051088-10-smostafa@google.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | include/hw/arm/omap.h | 9 ++++----- | 13 | hw/arm/smmuv3.c | 39 ++++++++++++++++++++++++++------------- |
13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- | 14 | hw/arm/trace-events | 2 +- |
14 | 2 files changed, 23 insertions(+), 24 deletions(-) | 15 | 2 files changed, 27 insertions(+), 14 deletions(-) |
15 | 16 | ||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 17 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/omap.h | 19 | --- a/hw/arm/smmuv3.c |
19 | +++ b/include/hw/arm/omap.h | 20 | +++ b/hw/arm/smmuv3.c |
20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); | 21 | @@ -XXX,XX +XXX,XX @@ epilogue: |
21 | 22 | * @mr: IOMMU mr region handle | |
22 | /* omap_intc.c */ | 23 | * @n: notifier to be called |
23 | #define TYPE_OMAP_INTC "common-omap-intc" | 24 | * @asid: address space ID or negative value if we don't care |
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | 25 | + * @vmid: virtual machine ID or negative value if we don't care |
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | 26 | * @iova: iova |
26 | - TYPE_OMAP_INTC) | 27 | * @tg: translation granule (if communicated through range invalidation) |
27 | +typedef struct OMAPIntcState OMAPIntcState; | 28 | * @num_pages: number of @granule sized pages (if tg != 0), otherwise 1 |
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
30 | |||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer | ||
34 | * translation.) | ||
35 | */ | 29 | */ |
36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); | 30 | static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, |
37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); | 31 | IOMMUNotifier *n, |
38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | 32 | - int asid, dma_addr_t iova, |
39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | 33 | - uint8_t tg, uint64_t num_pages) |
40 | 34 | + int asid, int vmid, | |
41 | /* omap_i2c.c */ | 35 | + dma_addr_t iova, uint8_t tg, |
42 | #define TYPE_OMAP_I2C "omap_i2c" | 36 | + uint64_t num_pages) |
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/omap_intc.c | ||
46 | +++ b/hw/intc/omap_intc.c | ||
47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | ||
48 | unsigned char priority[32]; | ||
49 | }; | ||
50 | |||
51 | -struct omap_intr_handler_s { | ||
52 | +struct OMAPIntcState { | ||
53 | SysBusDevice parent_obj; | ||
54 | |||
55 | qemu_irq *pins; | ||
56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | ||
57 | struct omap_intr_handler_bank_s bank[3]; | ||
58 | }; | ||
59 | |||
60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) | ||
62 | { | 37 | { |
63 | int i, j, sir_intr, p_intr, p; | 38 | SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); |
64 | uint32_t level; | 39 | IOMMUTLBEvent event; |
65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | 40 | uint8_t granule; |
66 | s->sir_intr[is_fiq] = sir_intr; | 41 | + SMMUv3State *s = sdev->smmu; |
42 | |||
43 | if (!tg) { | ||
44 | SMMUEventInfo event = {.inval_ste_allowed = true}; | ||
45 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, | ||
46 | return; | ||
47 | } | ||
48 | |||
49 | - tt = select_tt(cfg, iova); | ||
50 | - if (!tt) { | ||
51 | + if (vmid >= 0 && cfg->s2cfg.vmid != vmid) { | ||
52 | return; | ||
53 | } | ||
54 | - granule = tt->granule_sz; | ||
55 | + | ||
56 | + if (STAGE1_SUPPORTED(s)) { | ||
57 | + tt = select_tt(cfg, iova); | ||
58 | + if (!tt) { | ||
59 | + return; | ||
60 | + } | ||
61 | + granule = tt->granule_sz; | ||
62 | + } else { | ||
63 | + granule = cfg->s2cfg.granule_sz; | ||
64 | + } | ||
65 | + | ||
66 | } else { | ||
67 | granule = tg * 2 + 10; | ||
68 | } | ||
69 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, | ||
70 | memory_region_notify_iommu_one(n, &event); | ||
67 | } | 71 | } |
68 | 72 | ||
69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | 73 | -/* invalidate an asid/iova range tuple in all mr's */ |
70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) | 74 | -static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova, |
75 | - uint8_t tg, uint64_t num_pages) | ||
76 | +/* invalidate an asid/vmid/iova range tuple in all mr's */ | ||
77 | +static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, int vmid, | ||
78 | + dma_addr_t iova, uint8_t tg, | ||
79 | + uint64_t num_pages) | ||
71 | { | 80 | { |
72 | int i; | 81 | SMMUDevice *sdev; |
73 | uint32_t has_intr = 0; | 82 | |
74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | 83 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova, |
75 | 84 | IOMMUMemoryRegion *mr = &sdev->iommu; | |
76 | static void omap_set_intr(void *opaque, int irq, int req) | 85 | IOMMUNotifier *n; |
77 | { | 86 | |
78 | - struct omap_intr_handler_s *ih = opaque; | 87 | - trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova, |
79 | + OMAPIntcState *ih = opaque; | 88 | - tg, num_pages); |
80 | uint32_t rise; | 89 | + trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, vmid, |
81 | 90 | + iova, tg, num_pages); | |
82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | 91 | |
83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | 92 | IOMMU_NOTIFIER_FOREACH(n, mr) { |
84 | /* Simplified version with no edge detection */ | 93 | - smmuv3_notify_iova(mr, n, asid, iova, tg, num_pages); |
85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | 94 | + smmuv3_notify_iova(mr, n, asid, vmid, iova, tg, num_pages); |
86 | { | 95 | } |
87 | - struct omap_intr_handler_s *ih = opaque; | ||
88 | + OMAPIntcState *ih = opaque; | ||
89 | uint32_t rise; | ||
90 | |||
91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
94 | unsigned size) | ||
95 | { | ||
96 | - struct omap_intr_handler_s *s = opaque; | ||
97 | + OMAPIntcState *s = opaque; | ||
98 | int i, offset = addr; | ||
99 | int bank_no = offset >> 8; | ||
100 | int line_no; | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
102 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
103 | uint64_t value, unsigned size) | ||
104 | { | ||
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
137 | } | 96 | } |
138 | } | 97 | } |
139 | 98 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_range_inval(SMMUState *s, Cmd *cmd) | |
140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) | 99 | |
141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | 100 | if (!tg) { |
142 | { | 101 | trace_smmuv3_range_inval(vmid, asid, addr, tg, 1, ttl, leaf); |
143 | intc->iclk = clk; | 102 | - smmuv3_inv_notifiers_iova(s, asid, addr, tg, 1); |
144 | } | 103 | + smmuv3_inv_notifiers_iova(s, asid, vmid, addr, tg, 1); |
145 | 104 | smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, 1, ttl); | |
146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) | 105 | return; |
147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | 106 | } |
148 | { | 107 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_range_inval(SMMUState *s, Cmd *cmd) |
149 | intc->fclk = clk; | 108 | |
150 | } | 109 | num_pages = (mask + 1) >> granule; |
151 | 110 | trace_smmuv3_range_inval(vmid, asid, addr, tg, num_pages, ttl, leaf); | |
152 | static Property omap_intc_properties[] = { | 111 | - smmuv3_inv_notifiers_iova(s, asid, addr, tg, num_pages); |
153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), | 112 | + smmuv3_inv_notifiers_iova(s, asid, vmid, addr, tg, num_pages); |
154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), | 113 | smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, num_pages, ttl); |
155 | DEFINE_PROP_END_OF_LIST(), | 114 | addr += mask + 1; |
156 | }; | 115 | } |
157 | 116 | diff --git a/hw/arm/trace-events b/hw/arm/trace-events | |
158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | 117 | index XXXXXXX..XXXXXXX 100644 |
159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | 118 | --- a/hw/arm/trace-events |
160 | unsigned size) | 119 | +++ b/hw/arm/trace-events |
161 | { | 120 | @@ -XXX,XX +XXX,XX @@ smmuv3_cmdq_tlbi_s12_vmid(uint16_t vmid) "vmid=%d" |
162 | - struct omap_intr_handler_s *s = opaque; | 121 | smmuv3_config_cache_inv(uint32_t sid) "Config cache INV for sid=0x%x" |
163 | + OMAPIntcState *s = opaque; | 122 | smmuv3_notify_flag_add(const char *iommu) "ADD SMMUNotifier node for iommu mr=%s" |
164 | int offset = addr; | 123 | smmuv3_notify_flag_del(const char *iommu) "DEL SMMUNotifier node for iommu mr=%s" |
165 | int bank_no, line_no; | 124 | -smmuv3_inv_notifiers_iova(const char *name, uint16_t asid, uint64_t iova, uint8_t tg, uint64_t num_pages) "iommu mr=%s asid=%d iova=0x%"PRIx64" tg=%d num_pages=0x%"PRIx64 |
166 | struct omap_intr_handler_bank_s *bank = NULL; | 125 | +smmuv3_inv_notifiers_iova(const char *name, uint16_t asid, uint16_t vmid, uint64_t iova, uint8_t tg, uint64_t num_pages) "iommu mr=%s asid=%d vmid=%d iova=0x%"PRIx64" tg=%d num_pages=0x%"PRIx64 |
167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
168 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
169 | uint64_t value, unsigned size) | ||
170 | { | ||
171 | - struct omap_intr_handler_s *s = opaque; | ||
172 | + OMAPIntcState *s = opaque; | ||
173 | int offset = addr; | ||
174 | int bank_no, line_no; | ||
175 | struct omap_intr_handler_bank_s *bank = NULL; | ||
176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { | ||
177 | static void omap2_intc_init(Object *obj) | ||
178 | { | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
211 | 126 | ||
212 | -- | 127 | -- |
213 | 2.34.1 | 128 | 2.34.1 |
214 | |||
215 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: | 3 | As everything is in place, we can use a new system property to |
4 | QOMified") the pflash_cfi01_register() function does not fail. | 4 | advertise which stage is supported and remove bad_ste from STE |
5 | stage2 config. | ||
5 | 6 | ||
6 | This call was later converted with a script to use &error_fatal, | 7 | The property added arm-smmuv3.stage can have 3 values: |
7 | still unable to fail. Remove the unreachable code. | 8 | - "1": Stage-1 only is advertised. |
9 | - "2": Stage-2 only is advertised. | ||
8 | 10 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 11 | If not passed or an unsupported value is passed, it will default to |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | stage-1. |
11 | Message-id: 20230109115316.2235-14-philmd@linaro.org | 13 | |
14 | Advertise VMID16. | ||
15 | |||
16 | Don't try to decode CD, if stage-2 is configured. | ||
17 | |||
18 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
19 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
20 | Tested-by: Eric Auger <eric.auger@redhat.com> | ||
21 | Tested-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
22 | Message-id: 20230516203327.2051088-11-smostafa@google.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 24 | --- |
14 | hw/arm/gumstix.c | 18 ++++++------------ | 25 | include/hw/arm/smmuv3.h | 1 + |
15 | hw/arm/mainstone.c | 13 +++++-------- | 26 | hw/arm/smmuv3.c | 32 ++++++++++++++++++++++---------- |
16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- | 27 | 2 files changed, 23 insertions(+), 10 deletions(-) |
17 | hw/arm/versatilepb.c | 6 ++---- | ||
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
20 | 28 | ||
21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | 29 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h |
22 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/gumstix.c | 31 | --- a/include/hw/arm/smmuv3.h |
24 | +++ b/hw/arm/gumstix.c | 32 | +++ b/include/hw/arm/smmuv3.h |
25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | 33 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3State { |
34 | |||
35 | qemu_irq irq[4]; | ||
36 | QemuMutex mutex; | ||
37 | + char *stage; | ||
38 | }; | ||
39 | |||
40 | typedef enum { | ||
41 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/arm/smmuv3.c | ||
44 | +++ b/hw/arm/smmuv3.c | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | #include "hw/irq.h" | ||
47 | #include "hw/sysbus.h" | ||
48 | #include "migration/vmstate.h" | ||
49 | +#include "hw/qdev-properties.h" | ||
50 | #include "hw/qdev-core.h" | ||
51 | #include "hw/pci/pci.h" | ||
52 | #include "cpu.h" | ||
53 | @@ -XXX,XX +XXX,XX @@ void smmuv3_record_event(SMMUv3State *s, SMMUEventInfo *info) | ||
54 | |||
55 | static void smmuv3_init_regs(SMMUv3State *s) | ||
56 | { | ||
57 | - /** | ||
58 | - * IDR0: stage1 only, AArch64 only, coherent access, 16b ASID, | ||
59 | - * multi-level stream table | ||
60 | - */ | ||
61 | - s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1); /* stage 1 supported */ | ||
62 | + /* Based on sys property, the stages supported in smmu will be advertised.*/ | ||
63 | + if (s->stage && !strcmp("2", s->stage)) { | ||
64 | + s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S2P, 1); | ||
65 | + } else { | ||
66 | + s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1); | ||
67 | + } | ||
68 | + | ||
69 | s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTF, 2); /* AArch64 PTW only */ | ||
70 | s->idr[0] = FIELD_DP32(s->idr[0], IDR0, COHACC, 1); /* IO coherent */ | ||
71 | s->idr[0] = FIELD_DP32(s->idr[0], IDR0, ASID16, 1); /* 16-bit ASID */ | ||
72 | + s->idr[0] = FIELD_DP32(s->idr[0], IDR0, VMID16, 1); /* 16-bit VMID */ | ||
73 | s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTENDIAN, 2); /* little endian */ | ||
74 | s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STALL_MODEL, 1); /* No stall */ | ||
75 | /* terminated transaction will always be aborted/error returned */ | ||
76 | @@ -XXX,XX +XXX,XX @@ static int decode_ste_s2_cfg(SMMUTransCfg *cfg, STE *ste) | ||
77 | goto bad_ste; | ||
26 | } | 78 | } |
27 | 79 | ||
28 | /* Numonyx RC28F128J3F75 */ | 80 | - /* This is still here as stage 2 has not been fully enabled yet. */ |
29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | 81 | - qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n"); |
30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 82 | - goto bad_ste; |
31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | 83 | - |
32 | - error_report("Error registering flash memory"); | 84 | return 0; |
33 | - exit(1); | 85 | |
34 | - } | 86 | bad_ste: |
35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | 87 | @@ -XXX,XX +XXX,XX @@ static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg, |
36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 88 | return ret; |
37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
38 | |||
39 | /* Interrupt line of NIC is connected to GPIO line 36 */ | ||
40 | smc91c111_init(&nd_table[0], 0x04000300, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
42 | } | 89 | } |
43 | 90 | ||
44 | /* Micron RC28F256P30TFA */ | 91 | - if (cfg->aborted || cfg->bypassed) { |
45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | 92 | + if (cfg->aborted || cfg->bypassed || (cfg->stage == 2)) { |
46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 93 | return 0; |
47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
48 | - error_report("Error registering flash memory"); | ||
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/mainstone.c | ||
60 | +++ b/hw/arm/mainstone.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
62 | /* There are two 32MiB flash devices on the board */ | ||
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
78 | } | 94 | } |
79 | 95 | ||
80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, | 96 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3 = { |
81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/omap_sx1.c | ||
84 | +++ b/hw/arm/omap_sx1.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
86 | |||
87 | fl_idx = 0; | ||
88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
90 | - "omap_sx1.flash0-1", flash_size, | ||
91 | - blk_by_legacy_dinfo(dinfo), | ||
92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
94 | - fl_idx); | ||
95 | - } | ||
96 | + pflash_cfi01_register(OMAP_CS0_BASE, | ||
97 | + "omap_sx1.flash0-1", flash_size, | ||
98 | + blk_by_legacy_dinfo(dinfo), | ||
99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
100 | fl_idx++; | ||
101 | } | 97 | } |
102 | 98 | }; | |
103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | 99 | |
104 | memory_region_add_subregion(address_space, | 100 | +static Property smmuv3_properties[] = { |
105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | 101 | + /* |
106 | 102 | + * Stages of translation advertised. | |
107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, | 103 | + * "1": Stage 1 |
108 | - "omap_sx1.flash1-1", FLASH1_SIZE, | 104 | + * "2": Stage 2 |
109 | - blk_by_legacy_dinfo(dinfo), | 105 | + * Defaults to stage 1 |
110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | 106 | + */ |
111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | 107 | + DEFINE_PROP_STRING("stage", SMMUv3State, stage), |
112 | - fl_idx); | 108 | + DEFINE_PROP_END_OF_LIST() |
113 | - } | 109 | +}; |
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | 110 | + |
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | 111 | static void smmuv3_instance_init(Object *obj) |
116 | + blk_by_legacy_dinfo(dinfo), | 112 | { |
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | 113 | /* Nothing much to do here as of now */ |
118 | fl_idx++; | 114 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_class_init(ObjectClass *klass, void *data) |
119 | } else { | 115 | &c->parent_phases); |
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | 116 | c->parent_realize = dc->realize; |
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | 117 | dc->realize = smmu_realize; |
122 | index XXXXXXX..XXXXXXX 100644 | 118 | + device_class_set_props(dc, smmuv3_properties); |
123 | --- a/hw/arm/versatilepb.c | 119 | } |
124 | +++ b/hw/arm/versatilepb.c | 120 | |
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | 121 | static int smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, |
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
161 | -- | 122 | -- |
162 | 2.34.1 | 123 | 2.34.1 |
163 | |||
164 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Tommy Wu <tommy.wu@sifive.com> |
---|---|---|---|
2 | 2 | ||
3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 | 3 | When we receive a packet from the xilinx_axienet and then try to s2mem |
4 | flash, and the Verdex uses a Micron RC28F256P30TFA. | 4 | through the xilinx_axidma, if the descriptor ring buffer is full in the |
5 | xilinx axidma driver, we’ll assert the DMASR.HALTED in the | ||
6 | function : stream_process_s2mem and return 0. In the end, we’ll be stuck in | ||
7 | an infinite loop in axienet_eth_rx_notify. | ||
5 | 8 | ||
6 | Correct the Verdex machine description (we model the 'Pro' board). | 9 | This patch checks the DMASR.HALTED state when we try to push data |
10 | from xilinx axi-enet to xilinx axi-dma. When the DMASR.HALTED is asserted, | ||
11 | we will not keep pushing the data and then prevent the infinte loop. | ||
7 | 12 | ||
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Signed-off-by: Tommy Wu <tommy.wu@sifive.com> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> |
10 | Message-id: 20230109115316.2235-6-philmd@linaro.org | 15 | Reviewed-by: Frank Chang <frank.chang@sifive.com> |
11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | 16 | Message-id: 20230519062137.1251741-1-tommy.wu@sifive.com |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 18 | --- |
14 | hw/arm/gumstix.c | 6 ++++-- | 19 | hw/dma/xilinx_axidma.c | 11 ++++++++--- |
15 | 1 file changed, 4 insertions(+), 2 deletions(-) | 20 | 1 file changed, 8 insertions(+), 3 deletions(-) |
16 | 21 | ||
17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | 22 | diff --git a/hw/dma/xilinx_axidma.c b/hw/dma/xilinx_axidma.c |
18 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/gumstix.c | 24 | --- a/hw/dma/xilinx_axidma.c |
20 | +++ b/hw/arm/gumstix.c | 25 | +++ b/hw/dma/xilinx_axidma.c |
21 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ static inline int stream_idle(struct Stream *s) |
22 | * Contributions after 2012-01-13 are licensed under the terms of the | 27 | return !!(s->regs[R_DMASR] & DMASR_IDLE); |
23 | * GNU GPL, version 2 or (at your option) any later version. | 28 | } |
24 | */ | 29 | |
25 | - | 30 | +static inline int stream_halted(struct Stream *s) |
31 | +{ | ||
32 | + return !!(s->regs[R_DMASR] & DMASR_HALTED); | ||
33 | +} | ||
26 | + | 34 | + |
27 | /* | 35 | static void stream_reset(struct Stream *s) |
28 | * Example usage: | 36 | { |
29 | * | 37 | s->regs[R_DMASR] = DMASR_HALTED; /* starts up halted. */ |
30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | 38 | @@ -XXX,XX +XXX,XX @@ static void stream_process_mem2s(struct Stream *s, StreamSink *tx_data_dev, |
31 | exit(1); | 39 | uint64_t addr; |
40 | bool eop; | ||
41 | |||
42 | - if (!stream_running(s) || stream_idle(s)) { | ||
43 | + if (!stream_running(s) || stream_idle(s) || stream_halted(s)) { | ||
44 | return; | ||
32 | } | 45 | } |
33 | 46 | ||
34 | + /* Numonyx RC28F128J3F75 */ | 47 | @@ -XXX,XX +XXX,XX @@ static size_t stream_process_s2mem(struct Stream *s, unsigned char *buf, |
35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | 48 | unsigned int rxlen; |
36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 49 | size_t pos = 0; |
37 | sector_len, 2, 0, 0, 0, 0, 0)) { | 50 | |
38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | 51 | - if (!stream_running(s) || stream_idle(s)) { |
39 | exit(1); | 52 | + if (!stream_running(s) || stream_idle(s) || stream_halted(s)) { |
53 | return 0; | ||
40 | } | 54 | } |
41 | 55 | ||
42 | + /* Micron RC28F256P30TFA */ | 56 | @@ -XXX,XX +XXX,XX @@ xilinx_axidma_data_stream_can_push(StreamSink *obj, |
43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | 57 | XilinxAXIDMAStreamSink *ds = XILINX_AXI_DMA_DATA_STREAM(obj); |
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 58 | struct Stream *s = &ds->dma->streams[1]; |
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | 59 | |
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | 60 | - if (!stream_running(s) || stream_idle(s)) { |
47 | { | 61 | + if (!stream_running(s) || stream_idle(s) || stream_halted(s)) { |
48 | MachineClass *mc = MACHINE_CLASS(oc); | 62 | ds->dma->notify = notify; |
49 | 63 | ds->dma->notify_opaque = notify_opaque; | |
50 | - mc->desc = "Gumstix Verdex (PXA270)"; | 64 | return false; |
51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; | ||
52 | mc->init = verdex_init; | ||
53 | mc->ignore_memory_transaction_failures = true; | ||
54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
55 | -- | 65 | -- |
56 | 2.34.1 | 66 | 2.34.1 |
57 | 67 | ||
58 | 68 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Clément Chigot <chigot@adacore.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 3 | When passing --smp with a number lower than XLNX_ZYNQMP_NUM_APU_CPUS, |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | the expression (ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS) will result |
5 | Message-id: 20230109140306.23161-4-philmd@linaro.org | 5 | in a positive number as ms->smp.cpus is a unsigned int. |
6 | This will raise the following error afterwards, as Qemu will try to | ||
7 | instantiate some additional RPUs. | ||
8 | | $ qemu-system-aarch64 --smp 1 -M xlnx-zcu102 | ||
9 | | ** | ||
10 | | ERROR:../src/tcg/tcg.c:777:tcg_register_thread: | ||
11 | | assertion failed: (n < tcg_max_ctxs) | ||
12 | |||
13 | Signed-off-by: Clément Chigot <chigot@adacore.com> | ||
14 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
15 | Tested-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
16 | Message-id: 20230524143714.565792-1-chigot@adacore.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 18 | --- |
8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- | 19 | hw/arm/xlnx-zynqmp.c | 2 +- |
9 | hw/arm/omap2.c | 40 ++++++------- | 20 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | hw/arm/omap_sx1.c | 2 +- | ||
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
27 | 21 | ||
28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | 22 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c |
29 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/omap1.c | 24 | --- a/hw/arm/xlnx-zynqmp.c |
31 | +++ b/hw/arm/omap1.c | 25 | +++ b/hw/arm/xlnx-zynqmp.c |
32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) | 26 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s, |
33 | 27 | const char *boot_cpu, Error **errp) | |
34 | static void omap_timer_tick(void *opaque) | ||
35 | { | ||
36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
37 | + struct omap_mpu_timer_s *timer = opaque; | ||
38 | |||
39 | omap_timer_sync(timer); | ||
40 | omap_timer_fire(timer); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | ||
42 | |||
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | ||
44 | { | ||
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
46 | + struct omap_mpu_timer_s *timer = opaque; | ||
47 | |||
48 | omap_timer_sync(timer); | ||
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | ||
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
52 | unsigned size) | ||
53 | { | ||
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
55 | + struct omap_mpu_timer_s *s = opaque; | ||
56 | |||
57 | if (size != 4) { | ||
58 | return omap_badwidth_read32(opaque, addr); | ||
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | ||
61 | uint64_t value, unsigned size) | ||
62 | { | ||
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
64 | + struct omap_mpu_timer_s *s = opaque; | ||
65 | |||
66 | if (size != 4) { | ||
67 | omap_badwidth_write32(opaque, addr, value); | ||
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | ||
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
70 | unsigned size) | ||
71 | { | ||
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
294 | } | ||
295 | } | ||
296 | |||
297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
298 | - unsigned size) | ||
299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) | ||
300 | { | ||
301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
302 | + struct omap_uwire_s *s = opaque; | ||
303 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
304 | |||
305 | if (size != 2) { | ||
306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
307 | static void omap_uwire_write(void *opaque, hwaddr addr, | ||
308 | uint64_t value, unsigned size) | ||
309 | { | ||
310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
311 | + struct omap_uwire_s *s = opaque; | ||
312 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
313 | |||
314 | if (size != 2) { | ||
315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) | ||
316 | } | ||
317 | } | ||
318 | |||
319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
320 | - unsigned size) | ||
321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) | ||
322 | { | ||
323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
324 | + struct omap_pwl_s *s = opaque; | ||
325 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
326 | |||
327 | if (size != 1) { | ||
328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
329 | static void omap_pwl_write(void *opaque, hwaddr addr, | ||
330 | uint64_t value, unsigned size) | ||
331 | { | ||
332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
333 | + struct omap_pwl_s *s = opaque; | ||
334 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
335 | |||
336 | if (size != 1) { | ||
337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) | ||
338 | |||
339 | static void omap_pwl_clk_update(void *opaque, int line, int on) | ||
340 | { | ||
341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
342 | + struct omap_pwl_s *s = opaque; | ||
343 | |||
344 | s->clk = on; | ||
345 | omap_pwl_update(s); | ||
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | ||
347 | omap_clk clk; | ||
348 | }; | ||
349 | |||
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
658 | @@ -XXX,XX +XXX,XX @@ | ||
659 | static uint64_t static_read(void *opaque, hwaddr offset, | ||
660 | unsigned size) | ||
661 | { | ||
662 | - uint32_t *val = (uint32_t *) opaque; | ||
663 | + uint32_t *val = opaque; | ||
664 | uint32_t mask = (4 / size) - 1; | ||
665 | |||
666 | return *val >> ((offset & mask) << 3); | ||
667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
668 | index XXXXXXX..XXXXXXX 100644 | ||
669 | --- a/hw/arm/palm.c | ||
670 | +++ b/hw/arm/palm.c | ||
671 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
672 | |||
673 | static void palmte_button_event(void *opaque, int keycode) | ||
674 | { | ||
675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | ||
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
782 | } | ||
783 | } | ||
784 | |||
785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
786 | - unsigned size) | ||
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
844 | int i; | ||
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | 28 | { |
1133 | int i; | 29 | int i; |
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | 30 | - int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS, |
1135 | + struct omap_mmc_s *s = opaque; | 31 | + int num_rpus = MIN((int)(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS), |
1136 | 32 | XLNX_ZYNQMP_NUM_RPU_CPUS); | |
1137 | if (size != 2) { | 33 | |
1138 | omap_badwidth_write16(opaque, offset, value); | 34 | if (num_rpus <= 0) { |
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1233 | } | ||
1234 | } | ||
1235 | |||
1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1237 | - uint32_t value) | ||
1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) | ||
1239 | { | ||
1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1241 | + struct omap_gp_timer_s *s = opaque; | ||
1242 | |||
1243 | switch (addr) { | ||
1244 | case 0x00: /* TIDR */ | ||
1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1246 | } | ||
1247 | } | ||
1248 | |||
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
1280 | -- | 35 | -- |
1281 | 2.34.1 | 36 | 2.34.1 |
1282 | 37 | ||
1283 | 38 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Cubieboard now can boot directly from SD card, without the need to pass | 3 | pflash-cfi02-test.c always uses the "musicpal" machine for testing, |
4 | `-kernel` parameter. Update Avocado tests to cover this functionality. | 4 | test-arm-mptimer.c always uses the "vexpress-a9" machine, and |
5 | microbit-test.c requires the "microbit" machine, so we should only | ||
6 | run these tests if the machines have been enabled in the configuration. | ||
5 | 7 | ||
6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 8 | Signed-off-by: Thomas Huth <thuth@redhat.com> |
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 9 | Reviewed-by: Fabiano Rosas <farosas@suse.de> |
8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 10 | Message-id: 20230524080600.1618137-1-thuth@redhat.com |
9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ | 13 | tests/qtest/meson.build | 7 ++++--- |
13 | 1 file changed, 47 insertions(+) | 14 | 1 file changed, 4 insertions(+), 3 deletions(-) |
14 | 15 | ||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | 16 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/tests/avocado/boot_linux_console.py | 18 | --- a/tests/qtest/meson.build |
18 | +++ b/tests/avocado/boot_linux_console.py | 19 | +++ b/tests/qtest/meson.build |
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): | 20 | @@ -XXX,XX +XXX,XX @@ qtests_arm = \ |
20 | 'sda') | 21 | (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ |
21 | # cubieboard's reboot is not functioning; omit reboot test. | 22 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ |
22 | 23 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | |
23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | 24 | - (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ |
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | 25 | + (config_all_devices.has_key('CONFIG_PFLASH_CFI02') and |
25 | + """ | 26 | + config_all_devices.has_key('CONFIG_MUSICPAL') ? ['pflash-cfi02-test'] : []) + \ |
26 | + :avocado: tags=arch:arm | 27 | (config_all_devices.has_key('CONFIG_ASPEED_SOC') ? qtests_aspeed : []) + \ |
27 | + :avocado: tags=machine:cubieboard | 28 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ |
28 | + :avocado: tags=device:sd | 29 | (config_all_devices.has_key('CONFIG_GENERIC_LOADER') ? ['hexloader-test'] : []) + \ |
29 | + """ | 30 | (config_all_devices.has_key('CONFIG_TPM_TIS_I2C') ? ['tpm-tis-i2c-test'] : []) + \ |
30 | + | 31 | + (config_all_devices.has_key('CONFIG_VEXPRESS') ? ['test-arm-mptimer'] : []) + \ |
31 | + # This test download a 7.5 MiB compressed image and expand it | 32 | + (config_all_devices.has_key('CONFIG_MICROBIT') ? ['microbit-test'] : []) + \ |
32 | + # to 126 MiB. | 33 | ['arm-cpu-features', |
33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' | 34 | - 'microbit-test', |
34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' | 35 | - 'test-arm-mptimer', |
35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') | 36 | 'boot-serial-test'] |
36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' | 37 | |
37 | + '2ac5dc2d08733d6705af9f144f39f554') | 38 | # TODO: once aarch64 TCG is fixed on ARM 32 bit host, make bios-tables-test unconditional |
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
42 | + | ||
43 | + self.vm.set_console() | ||
44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
45 | + '-nic', 'user', | ||
46 | + '-no-reboot') | ||
47 | + self.vm.launch() | ||
48 | + | ||
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
73 | -- | 39 | -- |
74 | 2.34.1 | 40 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | For M-profile, there is no guest-facing A-profile format FSR, but we |
---|---|---|---|
2 | still use the env->exception.fsr field to pass fault information from | ||
3 | the point where a fault is raised to the code in | ||
4 | arm_v7m_cpu_do_interrupt() which interprets it and sets the M-profile | ||
5 | specific fault status registers. So it doesn't matter whether we | ||
6 | fill in env->exception.fsr in the short format or the LPAE format, as | ||
7 | long as both sides agree. As it happens arm_v7m_cpu_do_interrupt() | ||
8 | assumes short-form. | ||
2 | 9 | ||
3 | During SPL boot several DRAM Controller registers are used. Most | 10 | In compute_fsr_fsc() we weren't explicitly choosing short-form for |
4 | important registers are those related to DRAM initialization and | 11 | M-profile, but instead relied on it falling out in the wash because |
5 | calibration, where SPL initiates process and waits until certain bit is | 12 | arm_s1_regime_using_lpae_format() would be false. This was broken in |
6 | set/cleared. | 13 | commit 452c67a4 when we added v8R support, because we said "PMSAv8 is |
14 | always LPAE format" (as it is for v8R), forgetting that we were | ||
15 | implicitly using this code path on M-profile. At that point we would | ||
16 | hit a g_assert_not_reached(): | ||
17 | ERROR:../../target/arm/internals.h:549:arm_fi_to_lfsc: code should not be reached | ||
7 | 18 | ||
8 | This patch adds these registers, initializes reset values from user's | 19 | #7 0x0000555555e055f7 in arm_fi_to_lfsc (fi=0x7fffecff9a90) at ../../target/arm/internals.h:549 |
9 | guide and updates state of registers as SPL expects it. | 20 | #8 0x0000555555e05a27 in compute_fsr_fsc (env=0x555557356670, fi=0x7fffecff9a90, target_el=1, mmu_idx=1, ret_fsc=0x7fffecff9a1c) |
21 | at ../../target/arm/tlb_helper.c:95 | ||
22 | #9 0x0000555555e05b62 in arm_deliver_fault (cpu=0x555557354800, addr=268961344, access_type=MMU_INST_FETCH, mmu_idx=1, fi=0x7fffecff9a90) | ||
23 | at ../../target/arm/tlb_helper.c:132 | ||
24 | #10 0x0000555555e06095 in arm_cpu_tlb_fill (cs=0x555557354800, address=268961344, size=1, access_type=MMU_INST_FETCH, mmu_idx=1, probe=false, retaddr=0) | ||
25 | at ../../target/arm/tlb_helper.c:260 | ||
10 | 26 | ||
11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 27 | The specific assertion changed when commit fcc7404eff24b4c added |
28 | "assert not M-profile" to arm_is_secure_below_el3(), because the | ||
29 | conditions being checked in compute_fsr_fsc() include | ||
30 | arm_el_is_aa64(), which will end up calling arm_is_secure_below_el3() | ||
31 | and asserting before we try to call arm_fi_to_lfsc(): | ||
12 | 32 | ||
13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 33 | #7 0x0000555555efaf43 in arm_is_secure_below_el3 (env=0x5555574665a0) at ../../target/arm/cpu.h:2396 |
14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com | 34 | #8 0x0000555555efb103 in arm_is_el2_enabled (env=0x5555574665a0) at ../../target/arm/cpu.h:2448 |
35 | #9 0x0000555555efb204 in arm_el_is_aa64 (env=0x5555574665a0, el=1) at ../../target/arm/cpu.h:2509 | ||
36 | #10 0x0000555555efbdfd in compute_fsr_fsc (env=0x5555574665a0, fi=0x7fffecff99e0, target_el=1, mmu_idx=1, ret_fsc=0x7fffecff996c) | ||
37 | |||
38 | Avoid the assertion and the incorrect FSR format selection by | ||
39 | explicitly making M-profile use the short-format in this function. | ||
40 | |||
41 | Fixes: 452c67a42704 ("target/arm: Enable TTBCR_EAE for ARMv8-R AArch32")a | ||
42 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1658 | ||
43 | Cc: qemu-stable@nongnu.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
45 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
46 | Message-id: 20230523131726.866635-1-peter.maydell@linaro.org | ||
16 | --- | 47 | --- |
17 | include/hw/arm/allwinner-a10.h | 2 + | 48 | target/arm/tcg/tlb_helper.c | 13 +++++++++++-- |
18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ | 49 | 1 file changed, 11 insertions(+), 2 deletions(-) |
19 | hw/arm/allwinner-a10.c | 7 + | ||
20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ | ||
21 | hw/arm/Kconfig | 1 + | ||
22 | hw/misc/Kconfig | 3 + | ||
23 | hw/misc/meson.build | 1 + | ||
24 | 7 files changed, 261 insertions(+) | ||
25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
26 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
27 | 50 | ||
28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 51 | diff --git a/target/arm/tcg/tlb_helper.c b/target/arm/tcg/tlb_helper.c |
29 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/allwinner-a10.h | 53 | --- a/target/arm/tcg/tlb_helper.c |
31 | +++ b/include/hw/arm/allwinner-a10.h | 54 | +++ b/target/arm/tcg/tlb_helper.c |
32 | @@ -XXX,XX +XXX,XX @@ | 55 | @@ -XXX,XX +XXX,XX @@ static uint32_t compute_fsr_fsc(CPUARMState *env, ARMMMUFaultInfo *fi, |
33 | #include "hw/usb/hcd-ehci.h" | 56 | ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); |
34 | #include "hw/rtc/allwinner-rtc.h" | 57 | uint32_t fsr, fsc; |
35 | #include "hw/misc/allwinner-a10-ccm.h" | 58 | |
36 | +#include "hw/misc/allwinner-a10-dramc.h" | 59 | - if (target_el == 2 || arm_el_is_aa64(env, target_el) || |
37 | 60 | - arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { | |
38 | #include "target/arm/cpu.h" | 61 | + /* |
39 | #include "qom/object.h" | 62 | + * For M-profile there is no guest-facing FSR. We compute a |
40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | 63 | + * short-form value for env->exception.fsr which we will then |
41 | 64 | + * examine in arm_v7m_cpu_do_interrupt(). In theory we could | |
42 | ARMCPU cpu; | 65 | + * use the LPAE format instead as long as both bits of code agree |
43 | AwA10ClockCtlState ccm; | 66 | + * (and arm_fi_to_lfsc() handled the M-profile specific |
44 | + AwA10DramControllerState dramc; | 67 | + * ARMFault_QEMU_NSCExec and ARMFault_QEMU_SFault cases). |
45 | AwA10PITState timer; | 68 | + */ |
46 | AwA10PICState intc; | 69 | + if (!arm_feature(env, ARM_FEATURE_M) && |
47 | AwEmacState emac; | 70 | + (target_el == 2 || arm_el_is_aa64(env, target_el) || |
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | 71 | + arm_s1_regime_using_lpae_format(env, arm_mmu_idx))) { |
49 | new file mode 100644 | 72 | /* |
50 | index XXXXXXX..XXXXXXX | 73 | * LPAE format fault status register : bottom 6 bits are |
51 | --- /dev/null | 74 | * status code in the same form as needed for syndrome |
52 | +++ b/include/hw/misc/allwinner-a10-dramc.h | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | +/* | ||
55 | + * Allwinner A10 DRAM Controller emulation | ||
56 | + * | ||
57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
58 | + * | ||
59 | + * This file is derived from Allwinner H3 DRAMC, | ||
60 | + * by Niek Linnenbank. | ||
61 | + * | ||
62 | + * This program is free software: you can redistribute it and/or modify | ||
63 | + * it under the terms of the GNU General Public License as published by | ||
64 | + * the Free Software Foundation, either version 2 of the License, or | ||
65 | + * (at your option) any later version. | ||
66 | + * | ||
67 | + * This program is distributed in the hope that it will be useful, | ||
68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
70 | + * GNU General Public License for more details. | ||
71 | + * | ||
72 | + * You should have received a copy of the GNU General Public License | ||
73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
74 | + */ | ||
75 | + | ||
76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H | ||
77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H | ||
78 | + | ||
79 | +#include "qom/object.h" | ||
80 | +#include "hw/sysbus.h" | ||
81 | +#include "hw/register.h" | ||
82 | + | ||
83 | +/** | ||
84 | + * @name Constants | ||
85 | + * @{ | ||
86 | + */ | ||
87 | + | ||
88 | +/** Size of register I/O address space used by DRAMC device */ | ||
89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) | ||
90 | + | ||
91 | +/** Total number of known registers */ | ||
92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) | ||
93 | + | ||
94 | +/** @} */ | ||
95 | + | ||
96 | +/** | ||
97 | + * @name Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" | ||
102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) | ||
103 | + | ||
104 | +/** @} */ | ||
105 | + | ||
106 | +/** | ||
107 | + * Allwinner A10 DRAMC object instance state. | ||
108 | + */ | ||
109 | +struct AwA10DramControllerState { | ||
110 | + /*< private >*/ | ||
111 | + SysBusDevice parent_obj; | ||
112 | + /*< public >*/ | ||
113 | + | ||
114 | + /** Maps I/O registers in physical memory */ | ||
115 | + MemoryRegion iomem; | ||
116 | + | ||
117 | + /** Array of hardware registers */ | ||
118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; | ||
119 | +}; | ||
120 | + | ||
121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ | ||
122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/allwinner-a10.c | ||
125 | +++ b/hw/arm/allwinner-a10.c | ||
126 | @@ -XXX,XX +XXX,XX @@ | ||
127 | #include "hw/boards.h" | ||
128 | #include "hw/usb/hcd-ohci.h" | ||
129 | |||
130 | +#define AW_A10_DRAMC_BASE 0x01c01000 | ||
131 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
132 | #define AW_A10_CCM_BASE 0x01c20000 | ||
133 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
135 | |||
136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
137 | |||
138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); | ||
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
155 | new file mode 100644 | ||
156 | index XXXXXXX..XXXXXXX | ||
157 | --- /dev/null | ||
158 | +++ b/hw/misc/allwinner-a10-dramc.c | ||
159 | @@ -XXX,XX +XXX,XX @@ | ||
160 | +/* | ||
161 | + * Allwinner A10 DRAM Controller emulation | ||
162 | + * | ||
163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
164 | + * | ||
165 | + * This file is derived from Allwinner H3 DRAMC, | ||
166 | + * by Niek Linnenbank. | ||
167 | + * | ||
168 | + * This program is free software: you can redistribute it and/or modify | ||
169 | + * it under the terms of the GNU General Public License as published by | ||
170 | + * the Free Software Foundation, either version 2 of the License, or | ||
171 | + * (at your option) any later version. | ||
172 | + * | ||
173 | + * This program is distributed in the hope that it will be useful, | ||
174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
176 | + * GNU General Public License for more details. | ||
177 | + * | ||
178 | + * You should have received a copy of the GNU General Public License | ||
179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
180 | + */ | ||
181 | + | ||
182 | +#include "qemu/osdep.h" | ||
183 | +#include "qemu/units.h" | ||
184 | +#include "hw/sysbus.h" | ||
185 | +#include "migration/vmstate.h" | ||
186 | +#include "qemu/log.h" | ||
187 | +#include "qemu/module.h" | ||
188 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
189 | + | ||
190 | +/* DRAMC register offsets */ | ||
191 | +enum { | ||
192 | + REG_SDR_CCR = 0x0000, | ||
193 | + REG_SDR_ZQCR0 = 0x00a8, | ||
194 | + REG_SDR_ZQSR = 0x00b0 | ||
195 | +}; | ||
196 | + | ||
197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
198 | + | ||
199 | +/* DRAMC register flags */ | ||
200 | +enum { | ||
201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), | ||
202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), | ||
203 | +}; | ||
204 | +enum { | ||
205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), | ||
206 | +}; | ||
207 | + | ||
208 | +/* DRAMC register reset values */ | ||
209 | +enum { | ||
210 | + REG_SDR_CCR_RESET = 0x80020000, | ||
211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, | ||
212 | + REG_SDR_ZQSR_RESET = 0x80000000 | ||
213 | +}; | ||
214 | + | ||
215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, | ||
216 | + unsigned size) | ||
217 | +{ | ||
218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
219 | + const uint32_t idx = REG_INDEX(offset); | ||
220 | + | ||
221 | + switch (offset) { | ||
222 | + case REG_SDR_CCR: | ||
223 | + case REG_SDR_ZQCR0: | ||
224 | + case REG_SDR_ZQSR: | ||
225 | + break; | ||
226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
228 | + __func__, (uint32_t)offset); | ||
229 | + return 0; | ||
230 | + default: | ||
231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
232 | + __func__, (uint32_t)offset); | ||
233 | + return 0; | ||
234 | + } | ||
235 | + | ||
236 | + return s->regs[idx]; | ||
237 | +} | ||
238 | + | ||
239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, | ||
240 | + uint64_t val, unsigned size) | ||
241 | +{ | ||
242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
243 | + const uint32_t idx = REG_INDEX(offset); | ||
244 | + | ||
245 | + switch (offset) { | ||
246 | + case REG_SDR_CCR: | ||
247 | + if (val & REG_SDR_CCR_DRAM_INIT) { | ||
248 | + /* Clear DRAM_INIT to indicate process is done. */ | ||
249 | + val &= ~REG_SDR_CCR_DRAM_INIT; | ||
250 | + } | ||
251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { | ||
252 | + /* Clear DATA_TRAINING to indicate process is done. */ | ||
253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; | ||
254 | + } | ||
255 | + break; | ||
256 | + case REG_SDR_ZQCR0: | ||
257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ | ||
258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; | ||
259 | + break; | ||
260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
262 | + __func__, (uint32_t)offset); | ||
263 | + break; | ||
264 | + default: | ||
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
266 | + __func__, (uint32_t)offset); | ||
267 | + break; | ||
268 | + } | ||
269 | + | ||
270 | + s->regs[idx] = (uint32_t) val; | ||
271 | +} | ||
272 | + | ||
273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { | ||
274 | + .read = allwinner_a10_dramc_read, | ||
275 | + .write = allwinner_a10_dramc_write, | ||
276 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
277 | + .valid = { | ||
278 | + .min_access_size = 4, | ||
279 | + .max_access_size = 4, | ||
280 | + }, | ||
281 | + .impl.min_access_size = 4, | ||
282 | +}; | ||
283 | + | ||
284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) | ||
285 | +{ | ||
286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
287 | + | ||
288 | + /* Set default values for registers */ | ||
289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; | ||
290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; | ||
291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; | ||
292 | +} | ||
293 | + | ||
294 | +static void allwinner_a10_dramc_init(Object *obj) | ||
295 | +{ | ||
296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
298 | + | ||
299 | + /* Memory mapping */ | ||
300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, | ||
301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); | ||
302 | + sysbus_init_mmio(sbd, &s->iomem); | ||
303 | +} | ||
304 | + | ||
305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { | ||
306 | + .name = "allwinner-a10-dramc", | ||
307 | + .version_id = 1, | ||
308 | + .minimum_version_id = 1, | ||
309 | + .fields = (VMStateField[]) { | ||
310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, | ||
311 | + AW_A10_DRAMC_REGS_NUM), | ||
312 | + VMSTATE_END_OF_LIST() | ||
313 | + } | ||
314 | +}; | ||
315 | + | ||
316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) | ||
317 | +{ | ||
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
320 | + | ||
321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; | ||
322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; | ||
323 | +} | ||
324 | + | ||
325 | +static const TypeInfo allwinner_a10_dramc_info = { | ||
326 | + .name = TYPE_AW_A10_DRAMC, | ||
327 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
328 | + .instance_init = allwinner_a10_dramc_init, | ||
329 | + .instance_size = sizeof(AwA10DramControllerState), | ||
330 | + .class_init = allwinner_a10_dramc_class_init, | ||
331 | +}; | ||
332 | + | ||
333 | +static void allwinner_a10_dramc_register(void) | ||
334 | +{ | ||
335 | + type_register_static(&allwinner_a10_dramc_info); | ||
336 | +} | ||
337 | + | ||
338 | +type_init(allwinner_a10_dramc_register) | ||
339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
340 | index XXXXXXX..XXXXXXX 100644 | ||
341 | --- a/hw/arm/Kconfig | ||
342 | +++ b/hw/arm/Kconfig | ||
343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
357 | bool | ||
358 | |||
359 | +config ALLWINNER_A10_DRAMC | ||
360 | + bool | ||
361 | + | ||
362 | source macio/Kconfig | ||
363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
364 | index XXXXXXX..XXXXXXX 100644 | ||
365 | --- a/hw/misc/meson.build | ||
366 | +++ b/hw/misc/meson.build | ||
367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
369 | |||
370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) | ||
372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
375 | -- | 75 | -- |
376 | 2.34.1 | 76 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | This model was merged few days before the QOM cleanup from | 3 | We currently need to select ARM_V7M unconditionally when TCG is |
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") | 4 | present in the build because some translate.c helpers and the whole of |
5 | was pulled and merged. Manually adapt. | 5 | m_helpers.c are not yet under CONFIG_ARM_V7M. |
6 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Suggested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
9 | Message-id: 20230109140306.23161-13-philmd@linaro.org | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Message-id: 20230523180525.29994-2-farosas@suse.de | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | hw/misc/sbsa_ec.c | 3 +-- | 13 | target/arm/Kconfig | 3 +++ |
13 | 1 file changed, 1 insertion(+), 2 deletions(-) | 14 | 1 file changed, 3 insertions(+) |
14 | 15 | ||
15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c | 16 | diff --git a/target/arm/Kconfig b/target/arm/Kconfig |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/sbsa_ec.c | 18 | --- a/target/arm/Kconfig |
18 | +++ b/hw/misc/sbsa_ec.c | 19 | +++ b/target/arm/Kconfig |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | } SECUREECState; | 21 | config ARM |
21 | 22 | bool | |
22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" | 23 | select ARM_COMPATIBLE_SEMIHOSTING if TCG |
23 | -#define SBSA_SECURE_EC(obj) \ | 24 | + |
24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | 25 | + # We need to select this until we move m_helper.c and the |
25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) | 26 | + # translate.c v7m helpers under ARM_V7M. |
26 | 27 | select ARM_V7M if TCG | |
27 | enum sbsa_ec_powerstates { | 28 | |
28 | SBSA_EC_CMD_POWEROFF = 0x01, | 29 | config AARCH64 |
29 | -- | 30 | -- |
30 | 2.34.1 | 31 | 2.34.1 |
31 | 32 | ||
32 | 33 | diff view generated by jsdifflib |
1 | From: Felipe Balbi <balbi@kernel.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Olimex makes a series of low-cost STM32 boards. This commit introduces | 3 | When we moved the arm default CONFIGs into Kconfig and removed them |
4 | the minimum setup to support SMT32-H405. See [1] for details | 4 | from default.mak, we made it harder to identify which CONFIGs are |
5 | selected by default in case users want to disable them. | ||
5 | 6 | ||
6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ | 7 | Bring back the default entries into default.mak, but keep them |
8 | commented out. This way users can keep their workflows of editing | ||
9 | default.mak to remove build options without needing to search through | ||
10 | Kconfig. | ||
7 | 11 | ||
8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | 12 | Reported-by: Thomas Huth <thuth@redhat.com> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 13 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 14 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | 15 | Message-id: 20230523180525.29994-3-farosas@suse.de |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 17 | --- |
14 | docs/system/arm/stm32.rst | 1 + | 18 | configs/devices/aarch64-softmmu/default.mak | 6 ++++ |
15 | configs/devices/arm-softmmu/default.mak | 1 + | 19 | configs/devices/arm-softmmu/default.mak | 40 +++++++++++++++++++++ |
16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ | 20 | 2 files changed, 46 insertions(+) |
17 | MAINTAINERS | 6 +++ | ||
18 | hw/arm/Kconfig | 4 ++ | ||
19 | hw/arm/meson.build | 1 + | ||
20 | 6 files changed, 82 insertions(+) | ||
21 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
22 | 21 | ||
23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst | 22 | diff --git a/configs/devices/aarch64-softmmu/default.mak b/configs/devices/aarch64-softmmu/default.mak |
24 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/docs/system/arm/stm32.rst | 24 | --- a/configs/devices/aarch64-softmmu/default.mak |
26 | +++ b/docs/system/arm/stm32.rst | 25 | +++ b/configs/devices/aarch64-softmmu/default.mak |
27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin | 26 | @@ -XXX,XX +XXX,XX @@ |
28 | compatible with STM32F2 series. The following machines are based on this chip : | 27 | |
29 | 28 | # We support all the 32 bit boards so need all their config | |
30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller | 29 | include ../arm-softmmu/default.mak |
31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller | 30 | + |
32 | 31 | +# These are selected by default when TCG is enabled, uncomment them to | |
33 | There are many other STM32 series that are currently not supported by QEMU. | 32 | +# keep out of the build. |
34 | 33 | +# CONFIG_XLNX_ZYNQMP_ARM=n | |
34 | +# CONFIG_XLNX_VERSAL=n | ||
35 | +# CONFIG_SBSA_REF=n | ||
35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak | 36 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak |
36 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/configs/devices/arm-softmmu/default.mak | 38 | --- a/configs/devices/arm-softmmu/default.mak |
38 | +++ b/configs/devices/arm-softmmu/default.mak | 39 | +++ b/configs/devices/arm-softmmu/default.mak |
39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y | ||
40 | CONFIG_ASPEED_SOC=y | ||
41 | CONFIG_NETDUINO2=y | ||
42 | CONFIG_NETDUINOPLUS2=y | ||
43 | +CONFIG_OLIMEX_STM32_H405=y | ||
44 | CONFIG_MPS2=y | ||
45 | CONFIG_RASPI=y | ||
46 | CONFIG_DIGIC=y | ||
47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
48 | new file mode 100644 | ||
49 | index XXXXXXX..XXXXXXX | ||
50 | --- /dev/null | ||
51 | +++ b/hw/arm/olimex-stm32-h405.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | 40 | @@ -XXX,XX +XXX,XX @@ |
53 | +/* | 41 | # CONFIG_TEST_DEVICES=n |
54 | + * ST STM32VLDISCOVERY machine | 42 | |
55 | + * Olimex STM32-H405 machine | 43 | CONFIG_ARM_VIRT=y |
56 | + * | ||
57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> | ||
58 | + * | ||
59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
60 | + * of this software and associated documentation files (the "Software"), to deal | ||
61 | + * in the Software without restriction, including without limitation the rights | ||
62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
63 | + * copies of the Software, and to permit persons to whom the Software is | ||
64 | + * furnished to do so, subject to the following conditions: | ||
65 | + * | ||
66 | + * The above copyright notice and this permission notice shall be included in | ||
67 | + * all copies or substantial portions of the Software. | ||
68 | + * | ||
69 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
70 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
71 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
72 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
73 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
75 | + * THE SOFTWARE. | ||
76 | + */ | ||
77 | + | 44 | + |
78 | +#include "qemu/osdep.h" | 45 | +# These are selected by default when TCG is enabled, uncomment them to |
79 | +#include "qapi/error.h" | 46 | +# keep out of the build. |
80 | +#include "hw/boards.h" | 47 | +# CONFIG_CUBIEBOARD=n |
81 | +#include "hw/qdev-properties.h" | 48 | +# CONFIG_EXYNOS4=n |
82 | +#include "hw/qdev-clock.h" | 49 | +# CONFIG_HIGHBANK=n |
83 | +#include "qemu/error-report.h" | 50 | +# CONFIG_INTEGRATOR=n |
84 | +#include "hw/arm/stm32f405_soc.h" | 51 | +# CONFIG_FSL_IMX31=n |
85 | +#include "hw/arm/boot.h" | 52 | +# CONFIG_MUSICPAL=n |
86 | + | 53 | +# CONFIG_MUSCA=n |
87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ | 54 | +# CONFIG_CHEETAH=n |
88 | + | 55 | +# CONFIG_SX1=n |
89 | +/* Main SYSCLK frequency in Hz (168MHz) */ | 56 | +# CONFIG_NSERIES=n |
90 | +#define SYSCLK_FRQ 168000000ULL | 57 | +# CONFIG_STELLARIS=n |
91 | + | 58 | +# CONFIG_STM32VLDISCOVERY=n |
92 | +static void olimex_stm32_h405_init(MachineState *machine) | 59 | +# CONFIG_REALVIEW=n |
93 | +{ | 60 | +# CONFIG_VERSATILE=n |
94 | + DeviceState *dev; | 61 | +# CONFIG_VEXPRESS=n |
95 | + Clock *sysclk; | 62 | +# CONFIG_ZYNQ=n |
96 | + | 63 | +# CONFIG_MAINSTONE=n |
97 | + /* This clock doesn't need migration because it is fixed-frequency */ | 64 | +# CONFIG_GUMSTIX=n |
98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 65 | +# CONFIG_SPITZ=n |
99 | + clock_set_hz(sysclk, SYSCLK_FRQ); | 66 | +# CONFIG_TOSA=n |
100 | + | 67 | +# CONFIG_Z2=n |
101 | + dev = qdev_new(TYPE_STM32F405_SOC); | 68 | +# CONFIG_NPCM7XX=n |
102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); | 69 | +# CONFIG_COLLIE=n |
103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); | 70 | +# CONFIG_ASPEED_SOC=n |
104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | 71 | +# CONFIG_NETDUINO2=n |
105 | + | 72 | +# CONFIG_NETDUINOPLUS2=n |
106 | + armv7m_load_kernel(ARM_CPU(first_cpu), | 73 | +# CONFIG_OLIMEX_STM32_H405=n |
107 | + machine->kernel_filename, | 74 | +# CONFIG_MPS2=n |
108 | + 0, FLASH_SIZE); | 75 | +# CONFIG_RASPI=n |
109 | +} | 76 | +# CONFIG_DIGIC=n |
110 | + | 77 | +# CONFIG_SABRELITE=n |
111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) | 78 | +# CONFIG_EMCRAFT_SF2=n |
112 | +{ | 79 | +# CONFIG_MICROBIT=n |
113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; | 80 | +# CONFIG_FSL_IMX25=n |
114 | + mc->init = olimex_stm32_h405_init; | 81 | +# CONFIG_FSL_IMX7=n |
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | 82 | +# CONFIG_FSL_IMX6UL=n |
116 | + | 83 | +# CONFIG_ALLWINNER_H3=n |
117 | + /* SRAM pre-allocated as part of the SoC instantiation */ | ||
118 | + mc->default_ram_size = 0; | ||
119 | +} | ||
120 | + | ||
121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) | ||
122 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/MAINTAINERS | ||
125 | +++ b/MAINTAINERS | ||
126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
127 | S: Maintained | ||
128 | F: hw/arm/netduinoplus2.c | ||
129 | |||
130 | +Olimex STM32 H405 | ||
131 | +M: Felipe Balbi <balbi@kernel.org> | ||
132 | +L: qemu-arm@nongnu.org | ||
133 | +S: Maintained | ||
134 | +F: hw/arm/olimex-stm32-h405.c | ||
135 | + | ||
136 | SmartFusion2 | ||
137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
138 | M: Peter Maydell <peter.maydell@linaro.org> | ||
139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/hw/arm/Kconfig | ||
142 | +++ b/hw/arm/Kconfig | ||
143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 | ||
144 | bool | ||
145 | select STM32F405_SOC | ||
146 | |||
147 | +config OLIMEX_STM32_H405 | ||
148 | + bool | ||
149 | + select STM32F405_SOC | ||
150 | + | ||
151 | config NSERIES | ||
152 | bool | ||
153 | select OMAP | ||
154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build | ||
155 | index XXXXXXX..XXXXXXX 100644 | ||
156 | --- a/hw/arm/meson.build | ||
157 | +++ b/hw/arm/meson.build | ||
158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) | ||
159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) | ||
160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) | ||
161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) | ||
162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) | ||
163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) | ||
164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) | ||
165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) | ||
166 | -- | 84 | -- |
167 | 2.34.1 | 85 | 2.34.1 |
168 | |||
169 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. | 3 | Replace the 'default y if TCG' pattern with 'default y; depends on |
4 | 4 | TCG'. | |
5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 5 | |
6 | 6 | That makes explict that there is a dependence on TCG and enabling | |
7 | these CONFIGs via .mak files without TCG present will fail earlier. | ||
8 | |||
9 | Suggested-by: Paolo Bonzini <pbonzini@redhat.com> | ||
10 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
11 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | 13 | Message-id: 20230523180525.29994-4-farosas@suse.de |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | hw/arm/cubieboard.c | 6 ++++++ | 16 | hw/arm/Kconfig | 123 ++++++++++++++++++++++++++++++++----------------- |
12 | hw/arm/Kconfig | 1 + | 17 | 1 file changed, 82 insertions(+), 41 deletions(-) |
13 | 2 files changed, 7 insertions(+) | 18 | |
14 | |||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/cubieboard.c | ||
18 | +++ b/hw/arm/cubieboard.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/boards.h" | ||
21 | #include "hw/qdev-properties.h" | ||
22 | #include "hw/arm/allwinner-a10.h" | ||
23 | +#include "hw/i2c/i2c.h" | ||
24 | |||
25 | static struct arm_boot_info cubieboard_binfo = { | ||
26 | .loader_start = AW_A10_SDRAM_BASE, | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
28 | BlockBackend *blk; | ||
29 | BusState *bus; | ||
30 | DeviceState *carddev; | ||
31 | + I2CBus *i2c; | ||
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | ||
43 | /* Retrieve SD bus */ | ||
44 | di = drive_get(IF_SD, 0, 0); | ||
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 19 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
47 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/hw/arm/Kconfig | 21 | --- a/hw/arm/Kconfig |
49 | +++ b/hw/arm/Kconfig | 22 | +++ b/hw/arm/Kconfig |
23 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT | ||
24 | |||
25 | config CHEETAH | ||
26 | bool | ||
27 | - default y if TCG && ARM | ||
28 | + default y | ||
29 | + depends on TCG && ARM | ||
30 | select OMAP | ||
31 | select TSC210X | ||
32 | |||
33 | config CUBIEBOARD | ||
34 | bool | ||
35 | - default y if TCG && ARM | ||
36 | + default y | ||
37 | + depends on TCG && ARM | ||
38 | select ALLWINNER_A10 | ||
39 | |||
40 | config DIGIC | ||
41 | bool | ||
42 | - default y if TCG && ARM | ||
43 | + default y | ||
44 | + depends on TCG && ARM | ||
45 | select PTIMER | ||
46 | select PFLASH_CFI02 | ||
47 | |||
48 | config EXYNOS4 | ||
49 | bool | ||
50 | - default y if TCG && ARM | ||
51 | + default y | ||
52 | + depends on TCG && ARM | ||
53 | imply I2C_DEVICES | ||
54 | select A9MPCORE | ||
55 | select I2C | ||
56 | @@ -XXX,XX +XXX,XX @@ config EXYNOS4 | ||
57 | |||
58 | config HIGHBANK | ||
59 | bool | ||
60 | - default y if TCG && ARM | ||
61 | + default y | ||
62 | + depends on TCG && ARM | ||
63 | select A9MPCORE | ||
64 | select A15MPCORE | ||
65 | select AHCI | ||
66 | @@ -XXX,XX +XXX,XX @@ config HIGHBANK | ||
67 | |||
68 | config INTEGRATOR | ||
69 | bool | ||
70 | - default y if TCG && ARM | ||
71 | + default y | ||
72 | + depends on TCG && ARM | ||
73 | select ARM_TIMER | ||
74 | select INTEGRATOR_DEBUG | ||
75 | select PL011 # UART | ||
76 | @@ -XXX,XX +XXX,XX @@ config INTEGRATOR | ||
77 | |||
78 | config MAINSTONE | ||
79 | bool | ||
80 | - default y if TCG && ARM | ||
81 | + default y | ||
82 | + depends on TCG && ARM | ||
83 | select PXA2XX | ||
84 | select PFLASH_CFI01 | ||
85 | select SMC91C111 | ||
86 | |||
87 | config MUSCA | ||
88 | bool | ||
89 | - default y if TCG && ARM | ||
90 | + default y | ||
91 | + depends on TCG && ARM | ||
92 | select ARMSSE | ||
93 | select PL011 | ||
94 | select PL031 | ||
95 | @@ -XXX,XX +XXX,XX @@ config MARVELL_88W8618 | ||
96 | |||
97 | config MUSICPAL | ||
98 | bool | ||
99 | - default y if TCG && ARM | ||
100 | + default y | ||
101 | + depends on TCG && ARM | ||
102 | select OR_IRQ | ||
103 | select BITBANG_I2C | ||
104 | select MARVELL_88W8618 | ||
105 | @@ -XXX,XX +XXX,XX @@ config MUSICPAL | ||
106 | |||
107 | config NETDUINO2 | ||
108 | bool | ||
109 | - default y if TCG && ARM | ||
110 | + default y | ||
111 | + depends on TCG && ARM | ||
112 | select STM32F205_SOC | ||
113 | |||
114 | config NETDUINOPLUS2 | ||
115 | bool | ||
116 | - default y if TCG && ARM | ||
117 | + default y | ||
118 | + depends on TCG && ARM | ||
119 | select STM32F405_SOC | ||
120 | |||
121 | config OLIMEX_STM32_H405 | ||
122 | bool | ||
123 | - default y if TCG && ARM | ||
124 | + default y | ||
125 | + depends on TCG && ARM | ||
126 | select STM32F405_SOC | ||
127 | |||
128 | config NSERIES | ||
129 | bool | ||
130 | - default y if TCG && ARM | ||
131 | + default y | ||
132 | + depends on TCG && ARM | ||
133 | select OMAP | ||
134 | select TMP105 # temperature sensor | ||
135 | select BLIZZARD # LCD/TV controller | ||
136 | @@ -XXX,XX +XXX,XX @@ config PXA2XX | ||
137 | |||
138 | config GUMSTIX | ||
139 | bool | ||
140 | - default y if TCG && ARM | ||
141 | + default y | ||
142 | + depends on TCG && ARM | ||
143 | select PFLASH_CFI01 | ||
144 | select SMC91C111 | ||
145 | select PXA2XX | ||
146 | |||
147 | config TOSA | ||
148 | bool | ||
149 | - default y if TCG && ARM | ||
150 | + default y | ||
151 | + depends on TCG && ARM | ||
152 | select ZAURUS # scoop | ||
153 | select MICRODRIVE | ||
154 | select PXA2XX | ||
155 | @@ -XXX,XX +XXX,XX @@ config TOSA | ||
156 | |||
157 | config SPITZ | ||
158 | bool | ||
159 | - default y if TCG && ARM | ||
160 | + default y | ||
161 | + depends on TCG && ARM | ||
162 | select ADS7846 # touch-screen controller | ||
163 | select MAX111X # A/D converter | ||
164 | select WM8750 # audio codec | ||
165 | @@ -XXX,XX +XXX,XX @@ config SPITZ | ||
166 | |||
167 | config Z2 | ||
168 | bool | ||
169 | - default y if TCG && ARM | ||
170 | + default y | ||
171 | + depends on TCG && ARM | ||
172 | select PFLASH_CFI01 | ||
173 | select WM8750 | ||
174 | select PL011 # UART | ||
175 | @@ -XXX,XX +XXX,XX @@ config Z2 | ||
176 | |||
177 | config REALVIEW | ||
178 | bool | ||
179 | - default y if TCG && ARM | ||
180 | + default y | ||
181 | + depends on TCG && ARM | ||
182 | imply PCI_DEVICES | ||
183 | imply PCI_TESTDEV | ||
184 | imply I2C_DEVICES | ||
185 | @@ -XXX,XX +XXX,XX @@ config REALVIEW | ||
186 | |||
187 | config SBSA_REF | ||
188 | bool | ||
189 | - default y if TCG && AARCH64 | ||
190 | + default y | ||
191 | + depends on TCG && AARCH64 | ||
192 | imply PCI_DEVICES | ||
193 | select AHCI | ||
194 | select ARM_SMMUV3 | ||
195 | @@ -XXX,XX +XXX,XX @@ config SBSA_REF | ||
196 | |||
197 | config SABRELITE | ||
198 | bool | ||
199 | - default y if TCG && ARM | ||
200 | + default y | ||
201 | + depends on TCG && ARM | ||
202 | select FSL_IMX6 | ||
203 | select SSI_M25P80 | ||
204 | |||
205 | config STELLARIS | ||
206 | bool | ||
207 | - default y if TCG && ARM | ||
208 | + default y | ||
209 | + depends on TCG && ARM | ||
210 | imply I2C_DEVICES | ||
211 | select ARM_V7M | ||
212 | select CMSDK_APB_WATCHDOG | ||
213 | @@ -XXX,XX +XXX,XX @@ config STELLARIS | ||
214 | |||
215 | config STM32VLDISCOVERY | ||
216 | bool | ||
217 | - default y if TCG && ARM | ||
218 | + default y | ||
219 | + depends on TCG && ARM | ||
220 | select STM32F100_SOC | ||
221 | |||
222 | config STRONGARM | ||
223 | @@ -XXX,XX +XXX,XX @@ config STRONGARM | ||
224 | |||
225 | config COLLIE | ||
226 | bool | ||
227 | - default y if TCG && ARM | ||
228 | + default y | ||
229 | + depends on TCG && ARM | ||
230 | select PFLASH_CFI01 | ||
231 | select ZAURUS # scoop | ||
232 | select STRONGARM | ||
233 | |||
234 | config SX1 | ||
235 | bool | ||
236 | - default y if TCG && ARM | ||
237 | + default y | ||
238 | + depends on TCG && ARM | ||
239 | select OMAP | ||
240 | |||
241 | config VERSATILE | ||
242 | bool | ||
243 | - default y if TCG && ARM | ||
244 | + default y | ||
245 | + depends on TCG && ARM | ||
246 | select ARM_TIMER # sp804 | ||
247 | select PFLASH_CFI01 | ||
248 | select LSI_SCSI_PCI | ||
249 | @@ -XXX,XX +XXX,XX @@ config VERSATILE | ||
250 | |||
251 | config VEXPRESS | ||
252 | bool | ||
253 | - default y if TCG && ARM | ||
254 | + default y | ||
255 | + depends on TCG && ARM | ||
256 | select A9MPCORE | ||
257 | select A15MPCORE | ||
258 | select ARM_MPTIMER | ||
259 | @@ -XXX,XX +XXX,XX @@ config VEXPRESS | ||
260 | |||
261 | config ZYNQ | ||
262 | bool | ||
263 | - default y if TCG && ARM | ||
264 | + default y | ||
265 | + depends on TCG && ARM | ||
266 | select A9MPCORE | ||
267 | select CADENCE # UART | ||
268 | select PFLASH_CFI02 | ||
269 | @@ -XXX,XX +XXX,XX @@ config ZYNQ | ||
270 | config ARM_V7M | ||
271 | bool | ||
272 | # currently v7M must be included in a TCG build due to translate.c | ||
273 | - default y if TCG && ARM | ||
274 | + default y | ||
275 | + depends on TCG && ARM | ||
276 | select PTIMER | ||
277 | |||
278 | config ALLWINNER_A10 | ||
50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | 279 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
51 | select ALLWINNER_A10_DRAMC | 280 | |
52 | select ALLWINNER_EMAC | 281 | config ALLWINNER_H3 |
282 | bool | ||
283 | - default y if TCG && ARM | ||
284 | + default y | ||
285 | + depends on TCG && ARM | ||
286 | select ALLWINNER_A10_PIT | ||
287 | select ALLWINNER_SUN8I_EMAC | ||
53 | select ALLWINNER_I2C | 288 | select ALLWINNER_I2C |
54 | + select AXP209_PMU | 289 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 |
290 | |||
291 | config RASPI | ||
292 | bool | ||
293 | - default y if TCG && ARM | ||
294 | + default y | ||
295 | + depends on TCG && ARM | ||
296 | select FRAMEBUFFER | ||
297 | select PL011 # UART | ||
298 | select SDHCI | ||
299 | @@ -XXX,XX +XXX,XX @@ config STM32F405_SOC | ||
300 | |||
301 | config XLNX_ZYNQMP_ARM | ||
302 | bool | ||
303 | - default y if TCG && AARCH64 | ||
304 | + default y | ||
305 | + depends on TCG && AARCH64 | ||
306 | select AHCI | ||
307 | select ARM_GIC | ||
308 | select CADENCE | ||
309 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP_ARM | ||
310 | |||
311 | config XLNX_VERSAL | ||
312 | bool | ||
313 | - default y if TCG && AARCH64 | ||
314 | + default y | ||
315 | + depends on TCG && AARCH64 | ||
316 | select ARM_GIC | ||
317 | select PL011 | ||
318 | select CADENCE | ||
319 | @@ -XXX,XX +XXX,XX @@ config XLNX_VERSAL | ||
320 | |||
321 | config NPCM7XX | ||
322 | bool | ||
323 | - default y if TCG && ARM | ||
324 | + default y | ||
325 | + depends on TCG && ARM | ||
326 | select A9MPCORE | ||
327 | select ADM1272 | ||
328 | select ARM_GIC | ||
329 | @@ -XXX,XX +XXX,XX @@ config NPCM7XX | ||
330 | |||
331 | config FSL_IMX25 | ||
332 | bool | ||
333 | - default y if TCG && ARM | ||
334 | + default y | ||
335 | + depends on TCG && ARM | ||
336 | imply I2C_DEVICES | ||
337 | select IMX | ||
338 | select IMX_FEC | ||
339 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX25 | ||
340 | |||
341 | config FSL_IMX31 | ||
342 | bool | ||
343 | - default y if TCG && ARM | ||
344 | + default y | ||
345 | + depends on TCG && ARM | ||
346 | imply I2C_DEVICES | ||
55 | select SERIAL | 347 | select SERIAL |
56 | select UNIMP | 348 | select IMX |
349 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX6 | ||
350 | |||
351 | config ASPEED_SOC | ||
352 | bool | ||
353 | - default y if TCG && ARM | ||
354 | + default y | ||
355 | + depends on TCG && ARM | ||
356 | select DS1338 | ||
357 | select FTGMAC100 | ||
358 | select I2C | ||
359 | @@ -XXX,XX +XXX,XX @@ config ASPEED_SOC | ||
360 | |||
361 | config MPS2 | ||
362 | bool | ||
363 | - default y if TCG && ARM | ||
364 | + default y | ||
365 | + depends on TCG && ARM | ||
366 | imply I2C_DEVICES | ||
367 | select ARMSSE | ||
368 | select LAN9118 | ||
369 | @@ -XXX,XX +XXX,XX @@ config MPS2 | ||
370 | |||
371 | config FSL_IMX7 | ||
372 | bool | ||
373 | - default y if TCG && ARM | ||
374 | + default y | ||
375 | + depends on TCG && ARM | ||
376 | imply PCI_DEVICES | ||
377 | imply TEST_DEVICES | ||
378 | imply I2C_DEVICES | ||
379 | @@ -XXX,XX +XXX,XX @@ config ARM_SMMUV3 | ||
380 | |||
381 | config FSL_IMX6UL | ||
382 | bool | ||
383 | - default y if TCG && ARM | ||
384 | + default y | ||
385 | + depends on TCG && ARM | ||
386 | imply I2C_DEVICES | ||
387 | select A15MPCORE | ||
388 | select IMX | ||
389 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX6UL | ||
390 | |||
391 | config MICROBIT | ||
392 | bool | ||
393 | - default y if TCG && ARM | ||
394 | + default y | ||
395 | + depends on TCG && ARM | ||
396 | select NRF51_SOC | ||
397 | |||
398 | config NRF51_SOC | ||
399 | @@ -XXX,XX +XXX,XX @@ config NRF51_SOC | ||
400 | |||
401 | config EMCRAFT_SF2 | ||
402 | bool | ||
403 | - default y if TCG && ARM | ||
404 | + default y | ||
405 | + depends on TCG && ARM | ||
406 | select MSF2 | ||
407 | select SSI_M25P80 | ||
57 | 408 | ||
58 | -- | 409 | -- |
59 | 2.34.1 | 410 | 2.34.1 |
60 | 411 | ||
61 | 412 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Enze Li <lienze@kylinos.cn> |
---|---|---|---|
2 | 2 | ||
3 | During SPL boot several Clock Controller Module (CCM) registers are | 3 | I noticed that in the latest version, the copyright string is still |
4 | read, most important are PLL and Tuning, as well as divisor registers. | 4 | 2022, even though 2023 is halfway through. This patch fixes that and |
5 | fixes the documentation along with it. | ||
5 | 6 | ||
6 | This patch adds these registers and initializes reset values from user's | 7 | Signed-off-by: Enze Li <lienze@kylinos.cn> |
7 | guide. | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | 9 | Message-id: 20230525064345.1152801-1-lienze@kylinos.cn | |
9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
10 | |||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | include/hw/arm/allwinner-a10.h | 2 + | 12 | docs/conf.py | 2 +- |
16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ | 13 | include/qemu/help-texts.h | 2 +- |
17 | hw/arm/allwinner-a10.c | 7 + | 14 | 2 files changed, 2 insertions(+), 2 deletions(-) |
18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ | ||
19 | hw/arm/Kconfig | 1 + | ||
20 | hw/misc/Kconfig | 3 + | ||
21 | hw/misc/meson.build | 1 + | ||
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
25 | 15 | ||
26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 16 | diff --git a/docs/conf.py b/docs/conf.py |
27 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/arm/allwinner-a10.h | 18 | --- a/docs/conf.py |
29 | +++ b/include/hw/arm/allwinner-a10.h | 19 | +++ b/docs/conf.py |
30 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
31 | #include "hw/usb/hcd-ohci.h" | 21 | |
32 | #include "hw/usb/hcd-ehci.h" | 22 | # General information about the project. |
33 | #include "hw/rtc/allwinner-rtc.h" | 23 | project = u'QEMU' |
34 | +#include "hw/misc/allwinner-a10-ccm.h" | 24 | -copyright = u'2022, The QEMU Project Developers' |
35 | 25 | +copyright = u'2023, The QEMU Project Developers' | |
36 | #include "target/arm/cpu.h" | 26 | author = u'The QEMU Project Developers' |
37 | #include "qom/object.h" | 27 | |
38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | 28 | # The version info for the project you're documenting, acts as replacement for |
39 | /*< public >*/ | 29 | diff --git a/include/qemu/help-texts.h b/include/qemu/help-texts.h |
40 | 30 | index XXXXXXX..XXXXXXX 100644 | |
41 | ARMCPU cpu; | 31 | --- a/include/qemu/help-texts.h |
42 | + AwA10ClockCtlState ccm; | 32 | +++ b/include/qemu/help-texts.h |
43 | AwA10PITState timer; | ||
44 | AwA10PICState intc; | ||
45 | AwEmacState emac; | ||
46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | ||
47 | new file mode 100644 | ||
48 | index XXXXXXX..XXXXXXX | ||
49 | --- /dev/null | ||
50 | +++ b/include/hw/misc/allwinner-a10-ccm.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ |
52 | +/* | 34 | #define QEMU_HELP_TEXTS_H |
53 | + * Allwinner A10 Clock Control Module emulation | 35 | |
54 | + * | 36 | /* Copyright string for -version arguments, About dialogs, etc */ |
55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 37 | -#define QEMU_COPYRIGHT "Copyright (c) 2003-2022 " \ |
56 | + * | 38 | +#define QEMU_COPYRIGHT "Copyright (c) 2003-2023 " \ |
57 | + * This file is derived from Allwinner H3 CCU, | 39 | "Fabrice Bellard and the QEMU Project developers" |
58 | + * by Niek Linnenbank. | 40 | |
59 | + * | 41 | /* Bug reporting information for --help arguments, About dialogs, etc */ |
60 | + * This program is free software: you can redistribute it and/or modify | ||
61 | + * it under the terms of the GNU General Public License as published by | ||
62 | + * the Free Software Foundation, either version 2 of the License, or | ||
63 | + * (at your option) any later version. | ||
64 | + * | ||
65 | + * This program is distributed in the hope that it will be useful, | ||
66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
68 | + * GNU General Public License for more details. | ||
69 | + * | ||
70 | + * You should have received a copy of the GNU General Public License | ||
71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
72 | + */ | ||
73 | + | ||
74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H | ||
75 | +#define HW_MISC_ALLWINNER_A10_CCM_H | ||
76 | + | ||
77 | +#include "qom/object.h" | ||
78 | +#include "hw/sysbus.h" | ||
79 | + | ||
80 | +/** | ||
81 | + * @name Constants | ||
82 | + * @{ | ||
83 | + */ | ||
84 | + | ||
85 | +/** Size of register I/O address space used by CCM device */ | ||
86 | +#define AW_A10_CCM_IOSIZE (0x400) | ||
87 | + | ||
88 | +/** Total number of known registers */ | ||
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | ||
90 | + | ||
91 | +/** @} */ | ||
92 | + | ||
93 | +/** | ||
94 | + * @name Object model | ||
95 | + * @{ | ||
96 | + */ | ||
97 | + | ||
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
107 | + /*< private >*/ | ||
108 | + SysBusDevice parent_obj; | ||
109 | + /*< public >*/ | ||
110 | + | ||
111 | + /** Maps I/O registers in physical memory */ | ||
112 | + MemoryRegion iomem; | ||
113 | + | ||
114 | + /** Array of hardware registers */ | ||
115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; | ||
116 | +}; | ||
117 | + | ||
118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/hw/arm/allwinner-a10.c | ||
122 | +++ b/hw/arm/allwinner-a10.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #include "hw/usb/hcd-ohci.h" | ||
125 | |||
126 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
127 | +#define AW_A10_CCM_BASE 0x01c20000 | ||
128 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
152 | new file mode 100644 | ||
153 | index XXXXXXX..XXXXXXX | ||
154 | --- /dev/null | ||
155 | +++ b/hw/misc/allwinner-a10-ccm.c | ||
156 | @@ -XXX,XX +XXX,XX @@ | ||
157 | +/* | ||
158 | + * Allwinner A10 Clock Control Module emulation | ||
159 | + * | ||
160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
161 | + * | ||
162 | + * This file is derived from Allwinner H3 CCU, | ||
163 | + * by Niek Linnenbank. | ||
164 | + * | ||
165 | + * This program is free software: you can redistribute it and/or modify | ||
166 | + * it under the terms of the GNU General Public License as published by | ||
167 | + * the Free Software Foundation, either version 2 of the License, or | ||
168 | + * (at your option) any later version. | ||
169 | + * | ||
170 | + * This program is distributed in the hope that it will be useful, | ||
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
173 | + * GNU General Public License for more details. | ||
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
177 | + */ | ||
178 | + | ||
179 | +#include "qemu/osdep.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/sysbus.h" | ||
182 | +#include "migration/vmstate.h" | ||
183 | +#include "qemu/log.h" | ||
184 | +#include "qemu/module.h" | ||
185 | +#include "hw/misc/allwinner-a10-ccm.h" | ||
186 | + | ||
187 | +/* CCM register offsets */ | ||
188 | +enum { | ||
189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ | ||
190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ | ||
191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ | ||
192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ | ||
193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ | ||
194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ | ||
195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ | ||
196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ | ||
197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ | ||
198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ | ||
199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ | ||
200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ | ||
201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ | ||
202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ | ||
203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ | ||
204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ | ||
205 | +}; | ||
206 | + | ||
207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
208 | + | ||
209 | +/* CCM register reset values */ | ||
210 | +enum { | ||
211 | + REG_PLL1_CFG_RST = 0x21005000, | ||
212 | + REG_PLL1_TUN_RST = 0x0A101000, | ||
213 | + REG_PLL2_CFG_RST = 0x08100010, | ||
214 | + REG_PLL2_TUN_RST = 0x00000000, | ||
215 | + REG_PLL3_CFG_RST = 0x0010D063, | ||
216 | + REG_PLL4_CFG_RST = 0x21009911, | ||
217 | + REG_PLL5_CFG_RST = 0x11049280, | ||
218 | + REG_PLL5_TUN_RST = 0x14888000, | ||
219 | + REG_PLL6_CFG_RST = 0x21009911, | ||
220 | + REG_PLL6_TUN_RST = 0x00000000, | ||
221 | + REG_PLL7_CFG_RST = 0x0010D063, | ||
222 | + REG_PLL1_TUN2_RST = 0x00000000, | ||
223 | + REG_PLL5_TUN2_RST = 0x00000000, | ||
224 | + REG_PLL8_CFG_RST = 0x21009911, | ||
225 | + REG_OSC24M_CFG_RST = 0x00138013, | ||
226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, | ||
227 | +}; | ||
228 | + | ||
229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, | ||
230 | + unsigned size) | ||
231 | +{ | ||
232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
233 | + const uint32_t idx = REG_INDEX(offset); | ||
234 | + | ||
235 | + switch (offset) { | ||
236 | + case REG_PLL1_CFG: | ||
237 | + case REG_PLL1_TUN: | ||
238 | + case REG_PLL2_CFG: | ||
239 | + case REG_PLL2_TUN: | ||
240 | + case REG_PLL3_CFG: | ||
241 | + case REG_PLL4_CFG: | ||
242 | + case REG_PLL5_CFG: | ||
243 | + case REG_PLL5_TUN: | ||
244 | + case REG_PLL6_CFG: | ||
245 | + case REG_PLL6_TUN: | ||
246 | + case REG_PLL7_CFG: | ||
247 | + case REG_PLL1_TUN2: | ||
248 | + case REG_PLL5_TUN2: | ||
249 | + case REG_PLL8_CFG: | ||
250 | + case REG_OSC24M_CFG: | ||
251 | + case REG_CPU_AHB_APB0_CFG: | ||
252 | + break; | ||
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
255 | + __func__, (uint32_t)offset); | ||
256 | + return 0; | ||
257 | + default: | ||
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
259 | + __func__, (uint32_t)offset); | ||
260 | + return 0; | ||
261 | + } | ||
262 | + | ||
263 | + return s->regs[idx]; | ||
264 | +} | ||
265 | + | ||
266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, | ||
267 | + uint64_t val, unsigned size) | ||
268 | +{ | ||
269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
270 | + const uint32_t idx = REG_INDEX(offset); | ||
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PLL1_CFG: | ||
274 | + case REG_PLL1_TUN: | ||
275 | + case REG_PLL2_CFG: | ||
276 | + case REG_PLL2_TUN: | ||
277 | + case REG_PLL3_CFG: | ||
278 | + case REG_PLL4_CFG: | ||
279 | + case REG_PLL5_CFG: | ||
280 | + case REG_PLL5_TUN: | ||
281 | + case REG_PLL6_CFG: | ||
282 | + case REG_PLL6_TUN: | ||
283 | + case REG_PLL7_CFG: | ||
284 | + case REG_PLL1_TUN2: | ||
285 | + case REG_PLL5_TUN2: | ||
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
289 | + break; | ||
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
296 | + __func__, (uint32_t)offset); | ||
297 | + break; | ||
298 | + } | ||
299 | + | ||
300 | + s->regs[idx] = (uint32_t) val; | ||
301 | +} | ||
302 | + | ||
303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { | ||
304 | + .read = allwinner_a10_ccm_read, | ||
305 | + .write = allwinner_a10_ccm_write, | ||
306 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
307 | + .valid = { | ||
308 | + .min_access_size = 4, | ||
309 | + .max_access_size = 4, | ||
310 | + }, | ||
311 | + .impl.min_access_size = 4, | ||
312 | +}; | ||
313 | + | ||
314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) | ||
315 | +{ | ||
316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
317 | + | ||
318 | + /* Set default values for registers */ | ||
319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; | ||
320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; | ||
321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; | ||
322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; | ||
323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; | ||
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | ||
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | ||
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | ||
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | ||
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | ||
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | ||
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | ||
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | ||
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | ||
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | ||
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | ||
335 | +} | ||
336 | + | ||
337 | +static void allwinner_a10_ccm_init(Object *obj) | ||
338 | +{ | ||
339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
341 | + | ||
342 | + /* Memory mapping */ | ||
343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, | ||
344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); | ||
345 | + sysbus_init_mmio(sbd, &s->iomem); | ||
346 | +} | ||
347 | + | ||
348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { | ||
349 | + .name = "allwinner-a10-ccm", | ||
350 | + .version_id = 1, | ||
351 | + .minimum_version_id = 1, | ||
352 | + .fields = (VMStateField[]) { | ||
353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), | ||
354 | + VMSTATE_END_OF_LIST() | ||
355 | + } | ||
356 | +}; | ||
357 | + | ||
358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) | ||
359 | +{ | ||
360 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
362 | + | ||
363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; | ||
364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; | ||
365 | +} | ||
366 | + | ||
367 | +static const TypeInfo allwinner_a10_ccm_info = { | ||
368 | + .name = TYPE_AW_A10_CCM, | ||
369 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
370 | + .instance_init = allwinner_a10_ccm_init, | ||
371 | + .instance_size = sizeof(AwA10ClockCtlState), | ||
372 | + .class_init = allwinner_a10_ccm_class_init, | ||
373 | +}; | ||
374 | + | ||
375 | +static void allwinner_a10_ccm_register(void) | ||
376 | +{ | ||
377 | + type_register_static(&allwinner_a10_ccm_info); | ||
378 | +} | ||
379 | + | ||
380 | +type_init(allwinner_a10_ccm_register) | ||
381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
382 | index XXXXXXX..XXXXXXX 100644 | ||
383 | --- a/hw/arm/Kconfig | ||
384 | +++ b/hw/arm/Kconfig | ||
385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
386 | select AHCI | ||
387 | select ALLWINNER_A10_PIT | ||
388 | select ALLWINNER_A10_PIC | ||
389 | + select ALLWINNER_A10_CCM | ||
390 | select ALLWINNER_EMAC | ||
391 | select SERIAL | ||
392 | select UNIMP | ||
393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/misc/Kconfig | ||
396 | +++ b/hw/misc/Kconfig | ||
397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | ||
398 | config LASI | ||
399 | bool | ||
400 | |||
401 | +config ALLWINNER_A10_CCM | ||
402 | + bool | ||
403 | + | ||
404 | source macio/Kconfig | ||
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/misc/meson.build | ||
408 | +++ b/hw/misc/meson.build | ||
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
417 | -- | 42 | -- |
418 | 2.34.1 | 43 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Since pxa255_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 2 +- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/pxa.h | ||
20 | +++ b/include/hw/arm/pxa.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
60 | } | ||
61 | |||
62 | /* Initialise a PXA255 integrated chip (ARM based core). */ | ||
63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | ||
65 | { | ||
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
83 | -- | ||
84 | 2.34.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Since pxa270_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-3-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 3 +-- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/mainstone.c | 10 ++++------ | ||
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
18 | |||
19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/arm/pxa.h | ||
22 | +++ b/include/hw/arm/pxa.h | ||
23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
24 | |||
25 | # define PA_FMT "0x%08lx" | ||
26 | |||
27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
28 | - const char *revision); | ||
29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); | ||
30 | PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
31 | |||
32 | #endif /* PXA_H */ | ||
33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/gumstix.c | ||
36 | +++ b/hw/arm/gumstix.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
38 | { | ||
39 | PXA2xxState *cpu; | ||
40 | DriveInfo *dinfo; | ||
41 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
42 | |||
43 | uint32_t verdex_rom = 0x02000000; | ||
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
85 | } | ||
86 | |||
87 | static void mainstone2_machine_init(MachineClass *mc) | ||
88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/hw/arm/pxa2xx.c | ||
91 | +++ b/hw/arm/pxa2xx.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) | ||
93 | } | ||
94 | |||
95 | /* Initialise a PXA270 integrated chip (ARM based core). */ | ||
96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
97 | - unsigned int sdram_size, const char *cpu_type) | ||
98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) | ||
99 | { | ||
100 | + MemoryRegion *address_space = get_system_memory(); | ||
101 | PXA2xxState *s; | ||
102 | int i; | ||
103 | DriveInfo *dinfo; | ||
104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/arm/spitz.c | ||
107 | +++ b/hw/arm/spitz.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
110 | enum spitz_model_e model = smc->model; | ||
111 | PXA2xxState *mpu; | ||
112 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
136 | { | ||
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | -- | ||
151 | 2.34.1 | ||
152 | |||
153 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/collie.c | 16 ++++++++++------ | ||
13 | 1 file changed, 10 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/collie.c | ||
18 | +++ b/hw/arm/collie.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "cpu.h" | ||
21 | #include "qom/object.h" | ||
22 | |||
23 | +#define RAM_SIZE (512 * MiB) | ||
24 | +#define FLASH_SIZE (32 * MiB) | ||
25 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
26 | + | ||
27 | struct CollieMachineState { | ||
28 | MachineState parent; | ||
29 | |||
30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) | ||
31 | |||
32 | static struct arm_boot_info collie_binfo = { | ||
33 | .loader_start = SA_SDCS0, | ||
34 | - .ram_size = 0x20000000, | ||
35 | + .ram_size = RAM_SIZE, | ||
36 | }; | ||
37 | |||
38 | static void collie_init(MachineState *machine) | ||
39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
41 | |||
42 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | ||
44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, | ||
51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
55 | |||
56 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) | ||
59 | mc->init = collie_init; | ||
60 | mc->ignore_memory_transaction_failures = true; | ||
61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); | ||
62 | - mc->default_ram_size = 0x20000000; | ||
63 | + mc->default_ram_size = RAM_SIZE; | ||
64 | mc->default_ram_id = "strongarm.sdram"; | ||
65 | } | ||
66 | |||
67 | -- | ||
68 | 2.34.1 | ||
69 | |||
70 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/collie.c | 17 +++++++---------- | ||
9 | 1 file changed, 7 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/collie.c | ||
14 | +++ b/hw/arm/collie.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { | ||
16 | |||
17 | static void collie_init(MachineState *machine) | ||
18 | { | ||
19 | - DriveInfo *dinfo; | ||
20 | MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
21 | CollieMachineState *cms = COLLIE_MACHINE(machine); | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
24 | |||
25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
26 | |||
27 | - dinfo = drive_get(IF_PFLASH, 0, 0); | ||
28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
31 | - | ||
32 | - dinfo = drive_get(IF_PFLASH, 0, 1); | ||
33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
36 | + for (unsigned i = 0; i < 2; i++) { | ||
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
42 | + } | ||
43 | |||
44 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
45 | |||
46 | -- | ||
47 | 2.34.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-7-philmd@linaro.org | ||
10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- | ||
14 | 1 file changed, 14 insertions(+), 13 deletions(-) | ||
15 | |||
16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/gumstix.c | ||
19 | +++ b/hw/arm/gumstix.c | ||
20 | @@ -XXX,XX +XXX,XX @@ | ||
21 | */ | ||
22 | |||
23 | #include "qemu/osdep.h" | ||
24 | +#include "qemu/units.h" | ||
25 | #include "qemu/error-report.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | #include "net/net.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "sysemu/qtest.h" | ||
30 | #include "cpu.h" | ||
31 | |||
32 | -static const int sector_len = 128 * 1024; | ||
33 | +#define CONNEX_FLASH_SIZE (16 * MiB) | ||
34 | +#define CONNEX_RAM_SIZE (64 * MiB) | ||
35 | + | ||
36 | +#define VERDEX_FLASH_SIZE (32 * MiB) | ||
37 | +#define VERDEX_RAM_SIZE (256 * MiB) | ||
38 | + | ||
39 | +#define FLASH_SECTOR_SIZE (128 * KiB) | ||
40 | |||
41 | static void connex_init(MachineState *machine) | ||
42 | { | ||
43 | PXA2xxState *cpu; | ||
44 | DriveInfo *dinfo; | ||
45 | |||
46 | - uint32_t connex_rom = 0x01000000; | ||
47 | - uint32_t connex_ram = 0x04000000; | ||
48 | - | ||
49 | - cpu = pxa255_init(connex_ram); | ||
50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); | ||
51 | |||
52 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
53 | if (!dinfo && !qtest_enabled()) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
55 | } | ||
56 | |||
57 | /* Numonyx RC28F128J3F75 */ | ||
58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | ||
59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
61 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
63 | error_report("Error registering flash memory"); | ||
64 | exit(1); | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
67 | PXA2xxState *cpu; | ||
68 | DriveInfo *dinfo; | ||
69 | |||
70 | - uint32_t verdex_rom = 0x02000000; | ||
71 | - uint32_t verdex_ram = 0x10000000; | ||
72 | - | ||
73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); | ||
75 | |||
76 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
77 | if (!dinfo && !qtest_enabled()) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
79 | } | ||
80 | |||
81 | /* Micron RC28F256P30TFA */ | ||
82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
85 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
87 | error_report("Error registering flash memory"); | ||
88 | exit(1); | ||
89 | } | ||
90 | -- | ||
91 | 2.34.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-8-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/mainstone.c | 18 ++++++++++-------- | ||
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mainstone.c | ||
18 | +++ b/hw/arm/mainstone.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | * GNU GPL, version 2 or (at your option) any later version. | ||
21 | */ | ||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qemu/error-report.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | ||
28 | |||
29 | enum mainstone_model_e { mainstone }; | ||
30 | |||
31 | -#define MAINSTONE_RAM 0x04000000 | ||
32 | -#define MAINSTONE_ROM 0x00800000 | ||
33 | -#define MAINSTONE_FLASH 0x02000000 | ||
34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) | ||
35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) | ||
36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) | ||
37 | |||
38 | static struct arm_boot_info mainstone_binfo = { | ||
39 | .loader_start = PXA2XX_SDRAM_BASE, | ||
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
42 | }; | ||
43 | |||
44 | +#define FLASH_SECTOR_SIZE (256 * KiB) | ||
45 | + | ||
46 | static void mainstone_common_init(MachineState *machine, | ||
47 | enum mainstone_model_e model, int arm_id) | ||
48 | { | ||
49 | - uint32_t sector_len = 256 * 1024; | ||
50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; | ||
51 | PXA2xxState *mpu; | ||
52 | DeviceState *mst_irq; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
54 | |||
55 | /* Setup CPU & memory */ | ||
56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
74 | -- | ||
75 | 2.34.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/musicpal.c | 9 ++++++--- | ||
13 | 1 file changed, 6 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/musicpal.c | ||
18 | +++ b/hw/arm/musicpal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "cpu.h" | ||
26 | #include "hw/sysbus.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { | ||
28 | .class_init = musicpal_key_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static struct arm_boot_info musicpal_binfo = { | ||
34 | .loader_start = 0x0, | ||
35 | .board_id = 0x20e, | ||
36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); | ||
38 | |||
39 | flash_size = blk_getlength(blk); | ||
40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && | ||
41 | - flash_size != 32*1024*1024) { | ||
42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && | ||
43 | + flash_size != 32 * MiB) { | ||
44 | error_report("Invalid flash image size"); | ||
45 | exit(1); | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
48 | */ | ||
49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | ||
50 | "musicpal.flash", flash_size, | ||
51 | - blk, 0x10000, | ||
52 | + blk, FLASH_SECTOR_SIZE, | ||
53 | MP_FLASH_SIZE_MAX / flash_size, | ||
54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | ||
55 | 0x5555, 0x2AAA, 0); | ||
56 | -- | ||
57 | 2.34.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | The total_ram_v1/total_ram_v2 definitions were never used. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
18 | #define flash0_size (16 * 1024 * 1024) | ||
19 | #define flash1_size ( 8 * 1024 * 1024) | ||
20 | #define flash2_size (32 * 1024 * 1024) | ||
21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | ||
22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | ||
23 | |||
24 | static struct arm_boot_info sx1_binfo = { | ||
25 | .loader_start = OMAP_EMIFF_BASE, | ||
26 | -- | ||
27 | 2.34.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-12-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/z2.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/z2.c | ||
18 | +++ b/hw/arm/z2.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "hw/arm/pxa.h" | ||
25 | #include "hw/arm/boot.h" | ||
26 | #include "hw/i2c/i2c.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
28 | .class_init = aer915_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static void z2_init(MachineState *machine) | ||
34 | { | ||
35 | - uint32_t sector_len = 0x10000; | ||
36 | PXA2xxState *mpu; | ||
37 | DriveInfo *dinfo; | ||
38 | void *z2_lcd; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
40 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
43 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
45 | error_report("Error registering flash memory"); | ||
46 | exit(1); | ||
47 | } | ||
48 | -- | ||
49 | 2.34.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Upon introduction in commit b8433303fb ("Set proper device-width | ||
4 | for vexpress flash"), ve_pflash_cfi01_register() was calling | ||
5 | qdev_init_nofail() which can not fail. This call was later | ||
6 | converted with a script to use &error_fatal, still unable to | ||
7 | fail. Remove the unreachable code. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-13-philmd@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/vexpress.c | 10 +--------- | ||
15 | 1 file changed, 1 insertion(+), 9 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/vexpress.c | ||
20 | +++ b/hw/arm/vexpress.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
22 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", | ||
24 | dinfo); | ||
25 | - if (!pflash0) { | ||
26 | - error_report("vexpress: error registering flash 0"); | ||
27 | - exit(1); | ||
28 | - } | ||
29 | |||
30 | if (map[VE_NORFLASHALIAS] != -1) { | ||
31 | /* Map flash 0 as an alias into low memory */ | ||
32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
33 | } | ||
34 | |||
35 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", | ||
37 | - dinfo)) { | ||
38 | - error_report("vexpress: error registering flash 1"); | ||
39 | - exit(1); | ||
40 | - } | ||
41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); | ||
42 | |||
43 | sram_size = 0x2000000; | ||
44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, | ||
45 | -- | ||
46 | 2.34.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | To avoid forward-declaring PXA2xxI2CState, declare | ||
4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 6 +++--- | ||
12 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/hw/arm/pxa.h | ||
17 | +++ b/include/hw/arm/pxa.h | ||
18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, | ||
19 | const struct keymap *map, int size); | ||
20 | |||
21 | /* pxa2xx.c */ | ||
22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; | ||
23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" | ||
24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) | ||
25 | + | ||
26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, | ||
27 | qemu_irq irq, uint32_t page_size); | ||
28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); | ||
29 | |||
30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" | ||
31 | typedef struct PXA2xxI2SState PXA2xxI2SState; | ||
32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) | ||
33 | |||
34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" | ||
35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) | ||
36 | -- | ||
37 | 2.34.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Add a local 'struct omap_gpif_s *' variable to improve readability. | ||
4 | (This also eases next commit conversion). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/gpio/omap_gpio.c | 3 ++- | ||
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/gpio/omap_gpio.c | ||
17 | +++ b/hw/gpio/omap_gpio.c | ||
18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | ||
19 | /* General-Purpose I/O of OMAP1 */ | ||
20 | static void omap_gpio_set(void *opaque, int line, int level) | ||
21 | { | ||
22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; | ||
23 | + struct omap_gpif_s *p = opaque; | ||
24 | + struct omap_gpio_s *s = &p->omap1; | ||
25 | uint16_t prev = s->inputs; | ||
26 | |||
27 | if (level) | ||
28 | -- | ||
29 | 2.34.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> | ||
4 | Omap1GpioState. This also remove a use of 'struct' in the | ||
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-5-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 6 +++--- | ||
13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- | ||
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/omap.h | ||
19 | +++ b/include/hw/arm/omap.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); | ||
21 | |||
22 | /* omap_gpio.c */ | ||
23 | #define TYPE_OMAP1_GPIO "omap-gpio" | ||
24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, | ||
25 | +typedef struct Omap1GpioState Omap1GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | ||
27 | TYPE_OMAP1_GPIO) | ||
28 | |||
29 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
31 | TYPE_OMAP2_GPIO) | ||
32 | |||
33 | -typedef struct omap_gpif_s omap_gpif; | ||
34 | typedef struct omap2_gpif_s omap2_gpif; | ||
35 | |||
36 | /* TODO: clock framework (see above) */ | ||
37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); | ||
38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
39 | |||
40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/gpio/omap_gpio.c | ||
45 | +++ b/hw/gpio/omap_gpio.c | ||
46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { | ||
47 | uint16_t pins; | ||
48 | }; | ||
49 | |||
50 | -struct omap_gpif_s { | ||
51 | +struct Omap1GpioState { | ||
52 | SysBusDevice parent_obj; | ||
53 | |||
54 | MemoryRegion iomem; | ||
55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | ||
56 | /* General-Purpose I/O of OMAP1 */ | ||
57 | static void omap_gpio_set(void *opaque, int line, int level) | ||
58 | { | ||
59 | - struct omap_gpif_s *p = opaque; | ||
60 | + Omap1GpioState *p = opaque; | ||
61 | struct omap_gpio_s *s = &p->omap1; | ||
62 | uint16_t prev = s->inputs; | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | ||
65 | |||
66 | static void omap_gpif_reset(DeviceState *dev) | ||
67 | { | ||
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
70 | |||
71 | omap_gpio_reset(&s->omap1); | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { | ||
74 | static void omap_gpio_init(Object *obj) | ||
75 | { | ||
76 | DeviceState *dev = DEVICE(obj); | ||
77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); | ||
78 | + Omap1GpioState *s = OMAP1_GPIO(obj); | ||
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
80 | |||
81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) | ||
83 | |||
84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
88 | |||
89 | if (!s->clk) { | ||
90 | error_setg(errp, "omap-gpio: clk not connected"); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
92 | } | ||
93 | } | ||
94 | |||
95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) | ||
96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) | ||
97 | { | ||
98 | gpio->clk = clk; | ||
99 | } | ||
100 | |||
101 | static Property omap_gpio_properties[] = { | ||
102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), | ||
103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), | ||
104 | DEFINE_PROP_END_OF_LIST(), | ||
105 | }; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) | ||
108 | static const TypeInfo omap_gpio_info = { | ||
109 | .name = TYPE_OMAP1_GPIO, | ||
110 | .parent = TYPE_SYS_BUS_DEVICE, | ||
111 | - .instance_size = sizeof(struct omap_gpif_s), | ||
112 | + .instance_size = sizeof(Omap1GpioState), | ||
113 | .instance_init = omap_gpio_init, | ||
114 | .class_init = omap_gpio_class_init, | ||
115 | }; | ||
116 | -- | ||
117 | 2.34.1 | ||
118 | |||
119 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | 3 | Let add GIC information into DeviceTree as part of SBSA-REF versioning. |
4 | stellaris_adc_state -> StellarisADCState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | 4 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 5 | Trusted Firmware will read it and provide to next firmware level. |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | |
9 | Message-id: 20230109140306.23161-9-philmd@linaro.org | 7 | Bumps platform version to 0.1 one so we can check is node is present. |
8 | |||
9 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- | 13 | hw/arm/sbsa-ref.c | 19 ++++++++++++++++++- |
13 | 1 file changed, 36 insertions(+), 37 deletions(-) | 14 | 1 file changed, 18 insertions(+), 1 deletion(-) |
14 | 15 | ||
15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 16 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/stellaris.c | 18 | --- a/hw/arm/sbsa-ref.c |
18 | +++ b/hw/arm/stellaris.c | 19 | +++ b/hw/arm/sbsa-ref.c |
19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 | 21 | #include "exec/hwaddr.h" |
21 | 22 | #include "kvm_arm.h" | |
22 | #define TYPE_STELLARIS_ADC "stellaris-adc" | 23 | #include "hw/arm/boot.h" |
23 | -typedef struct StellarisADCState stellaris_adc_state; | 24 | +#include "hw/arm/fdt.h" |
24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, | 25 | #include "hw/arm/smmuv3.h" |
25 | - TYPE_STELLARIS_ADC) | 26 | #include "hw/block/flash.h" |
26 | +typedef struct StellarisADCState StellarisADCState; | 27 | #include "hw/boards.h" |
27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) | 28 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) |
28 | 29 | return arm_cpu_mp_affinity(idx, clustersz); | |
29 | struct StellarisADCState { | ||
30 | SysBusDevice parent_obj; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { | ||
32 | qemu_irq irq[4]; | ||
33 | }; | ||
34 | |||
35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) | ||
37 | { | ||
38 | int tail; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
41 | return s->fifo[n].data[tail]; | ||
42 | } | 30 | } |
43 | 31 | ||
44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | 32 | +static void sbsa_fdt_add_gic_node(SBSAMachineState *sms) |
45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, | 33 | +{ |
46 | uint32_t value) | 34 | + char *nodename; |
47 | { | 35 | + |
48 | int head; | 36 | + nodename = g_strdup_printf("/intc"); |
49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | 37 | + qemu_fdt_add_subnode(sms->fdt, nodename); |
50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; | 38 | + qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg", |
39 | + 2, sbsa_ref_memmap[SBSA_GIC_DIST].base, | ||
40 | + 2, sbsa_ref_memmap[SBSA_GIC_DIST].size, | ||
41 | + 2, sbsa_ref_memmap[SBSA_GIC_REDIST].base, | ||
42 | + 2, sbsa_ref_memmap[SBSA_GIC_REDIST].size); | ||
43 | + | ||
44 | + g_free(nodename); | ||
45 | +} | ||
46 | /* | ||
47 | * Firmware on this machine only uses ACPI table to load OS, these limited | ||
48 | * device tree nodes are just to let firmware know the info which varies from | ||
49 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) | ||
50 | * fw compatibility. | ||
51 | */ | ||
52 | qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); | ||
53 | - qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 0); | ||
54 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 1); | ||
55 | |||
56 | if (ms->numa_state->have_numa_distance) { | ||
57 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | ||
58 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) | ||
59 | |||
60 | g_free(nodename); | ||
61 | } | ||
62 | + | ||
63 | + sbsa_fdt_add_gic_node(sms); | ||
51 | } | 64 | } |
52 | 65 | ||
53 | -static void stellaris_adc_update(stellaris_adc_state *s) | 66 | #define SBSA_FLASH_SECTOR_SIZE (256 * KiB) |
54 | +static void stellaris_adc_update(StellarisADCState *s) | ||
55 | { | ||
56 | int level; | ||
57 | int n; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) | ||
59 | |||
60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
61 | { | ||
62 | - stellaris_adc_state *s = opaque; | ||
63 | + StellarisADCState *s = opaque; | ||
64 | int n; | ||
65 | |||
66 | for (n = 0; n < 4; n++) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
68 | } | ||
69 | } | ||
70 | |||
71 | -static void stellaris_adc_reset(stellaris_adc_state *s) | ||
72 | +static void stellaris_adc_reset(StellarisADCState *s) | ||
73 | { | ||
74 | int n; | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) | ||
77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
78 | unsigned size) | ||
79 | { | ||
80 | - stellaris_adc_state *s = opaque; | ||
81 | + StellarisADCState *s = opaque; | ||
82 | |||
83 | /* TODO: Implement this. */ | ||
84 | if (offset >= 0x40 && offset < 0xc0) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
86 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
87 | uint64_t value, unsigned size) | ||
88 | { | ||
89 | - stellaris_adc_state *s = opaque; | ||
90 | + StellarisADCState *s = opaque; | ||
91 | |||
92 | /* TODO: Implement this. */ | ||
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
149 | } | ||
150 | }; | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
169 | -- | 67 | -- |
170 | 2.34.1 | 68 | 2.34.1 |
171 | |||
172 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> | 3 | We moved from VGA to Bochs to have PCIe card. |
4 | Omap2GpioState. This also remove a use of 'struct' in the | ||
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | 4 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 5 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20230109140306.23161-6-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | include/hw/arm/omap.h | 9 ++++----- | 9 | docs/system/arm/sbsa.rst | 2 +- |
13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- | 10 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 2 files changed, 14 insertions(+), 15 deletions(-) | ||
15 | 11 | ||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 12 | diff --git a/docs/system/arm/sbsa.rst b/docs/system/arm/sbsa.rst |
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/omap.h | 14 | --- a/docs/system/arm/sbsa.rst |
19 | +++ b/include/hw/arm/omap.h | 15 | +++ b/docs/system/arm/sbsa.rst |
20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | 16 | @@ -XXX,XX +XXX,XX @@ The sbsa-ref board supports: |
21 | TYPE_OMAP1_GPIO) | 17 | - System bus EHCI controller |
22 | 18 | - CDROM and hard disc on AHCI bus | |
23 | #define TYPE_OMAP2_GPIO "omap2-gpio" | 19 | - E1000E ethernet card on PCIe bus |
24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | 20 | - - VGA display adaptor on PCIe bus |
25 | +typedef struct Omap2GpioState Omap2GpioState; | 21 | + - Bochs display adapter on PCIe bus |
26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, | 22 | - A generic SBSA watchdog device |
27 | TYPE_OMAP2_GPIO) | ||
28 | |||
29 | -typedef struct omap2_gpif_s omap2_gpif; | ||
30 | - | ||
31 | /* TODO: clock framework (see above) */ | ||
32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
33 | |||
34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); | ||
37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); | ||
38 | |||
39 | /* OMAP2 l4 Interconnect */ | ||
40 | struct omap_l4_s; | ||
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/gpio/omap_gpio.c | ||
44 | +++ b/hw/gpio/omap_gpio.c | ||
45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { | ||
46 | uint8_t delay; | ||
47 | }; | ||
48 | |||
49 | -struct omap2_gpif_s { | ||
50 | +struct Omap2GpioState { | ||
51 | SysBusDevice parent_obj; | ||
52 | |||
53 | MemoryRegion iomem; | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) | ||
55 | |||
56 | static void omap2_gpio_set(void *opaque, int line, int level) | ||
57 | { | ||
58 | - struct omap2_gpif_s *p = opaque; | ||
59 | + Omap2GpioState *p = opaque; | ||
60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; | ||
61 | |||
62 | line &= 31; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) | ||
64 | |||
65 | static void omap2_gpif_reset(DeviceState *dev) | ||
66 | { | ||
67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
68 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
69 | int i; | ||
70 | |||
71 | for (i = 0; i < s->modulecount; i++) { | ||
72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
73 | |||
74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
75 | { | ||
76 | - struct omap2_gpif_s *s = opaque; | ||
77 | + Omap2GpioState *s = opaque; | ||
78 | |||
79 | switch (addr) { | ||
80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
83 | uint64_t value, unsigned size) | ||
84 | { | ||
85 | - struct omap2_gpif_s *s = opaque; | ||
86 | + Omap2GpioState *s = opaque; | ||
87 | |||
88 | switch (addr) { | ||
89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
93 | { | ||
94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
95 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
97 | int i; | ||
98 | |||
99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { | ||
100 | .class_init = omap_gpio_class_init, | ||
101 | }; | ||
102 | |||
103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) | ||
104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) | ||
105 | { | ||
106 | gpio->iclk = clk; | ||
107 | } | ||
108 | |||
109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) | ||
110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) | ||
111 | { | ||
112 | assert(i <= 5); | ||
113 | gpio->fclk[i] = clk; | ||
114 | } | ||
115 | |||
116 | static Property omap2_gpio_properties[] = { | ||
117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), | ||
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
120 | }; | ||
121 | |||
122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) | ||
123 | static const TypeInfo omap2_gpio_info = { | ||
124 | .name = TYPE_OMAP2_GPIO, | ||
125 | .parent = TYPE_SYS_BUS_DEVICE, | ||
126 | - .instance_size = sizeof(struct omap2_gpif_s), | ||
127 | + .instance_size = sizeof(Omap2GpioState), | ||
128 | .class_init = omap2_gpio_class_init, | ||
129 | }; | ||
130 | 23 | ||
131 | -- | 24 | -- |
132 | 2.34.1 | 25 | 2.34.1 |
133 | |||
134 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109140306.23161-8-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/stellaris.c | 6 +++--- | ||
9 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/stellaris.c | ||
14 | +++ b/hw/arm/stellaris.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) | ||
16 | |||
17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
18 | { | ||
19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
20 | + stellaris_adc_state *s = opaque; | ||
21 | int n; | ||
22 | |||
23 | for (n = 0; n < 4; n++) { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) | ||
25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
26 | unsigned size) | ||
27 | { | ||
28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
29 | + stellaris_adc_state *s = opaque; | ||
30 | |||
31 | /* TODO: Implement this. */ | ||
32 | if (offset >= 0x40 && offset < 0xc0) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
35 | uint64_t value, unsigned size) | ||
36 | { | ||
37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
38 | + stellaris_adc_state *s = opaque; | ||
39 | |||
40 | /* TODO: Implement this. */ | ||
41 | if (offset >= 0x40 && offset < 0xc0) { | ||
42 | -- | ||
43 | 2.34.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE | ||
4 | macro in "hw/arm/bcm2836.h": | ||
5 | |||
6 | 20 #define TYPE_BCM283X "bcm283x" | ||
7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) | ||
8 | |||
9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when | ||
10 | possible") missed them because they are declared in a different | ||
11 | file unit. Remove them. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/arm/bcm2836.c | 9 ++------- | ||
19 | 1 file changed, 2 insertions(+), 7 deletions(-) | ||
20 | |||
21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/arm/bcm2836.c | ||
24 | +++ b/hw/arm/bcm2836.c | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | #include "hw/arm/raspi_platform.h" | ||
27 | #include "hw/sysbus.h" | ||
28 | |||
29 | -typedef struct BCM283XClass { | ||
30 | +struct BCM283XClass { | ||
31 | /*< private >*/ | ||
32 | DeviceClass parent_class; | ||
33 | /*< public >*/ | ||
34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { | ||
35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | ||
36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | ||
37 | int clusterid; | ||
38 | -} BCM283XClass; | ||
39 | - | ||
40 | -#define BCM283X_CLASS(klass) \ | ||
41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | ||
42 | -#define BCM283X_GET_CLASS(obj) \ | ||
43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
44 | +}; | ||
45 | |||
46 | static Property bcm2836_enabled_cores_property = | ||
47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); | ||
48 | -- | ||
49 | 2.34.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | NPCM7XX models have been commited after the conversion from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | ||
5 | Manually convert them. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-11-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- | ||
13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ | ||
14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | ||
15 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- | ||
17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- | ||
18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- | ||
19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- | ||
20 | include/hw/net/npcm7xx_emc.h | 5 +---- | ||
21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- | ||
22 | 10 files changed, 26 insertions(+), 39 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/adc/npcm7xx_adc.h | ||
27 | +++ b/include/hw/adc/npcm7xx_adc.h | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | * @iref: The internal reference voltage, initialized at launch time. | ||
30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | ||
31 | */ | ||
32 | -typedef struct { | ||
33 | +struct NPCM7xxADCState { | ||
34 | SysBusDevice parent; | ||
35 | |||
36 | MemoryRegion iomem; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | uint32_t iref; | ||
39 | |||
40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | ||
41 | -} NPCM7xxADCState; | ||
42 | +}; | ||
43 | |||
44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
45 | -#define NPCM7XX_ADC(obj) \ | ||
46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) | ||
48 | |||
49 | #endif /* NPCM7XX_ADC_H */ | ||
50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/hw/arm/npcm7xx.h | ||
53 | +++ b/include/hw/arm/npcm7xx.h | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | |||
56 | #define NPCM7XX_NR_PWM_MODULES 2 | ||
57 | |||
58 | -typedef struct NPCM7xxMachine { | ||
59 | +struct NPCM7xxMachine { | ||
60 | MachineState parent; | ||
61 | /* | ||
62 | * PWM fan splitter. each splitter connects to one PWM output and | ||
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
142 | }; | ||
143 | |||
144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) | ||
147 | |||
148 | #endif /* NPCM7XX_CLK_H */ | ||
149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/include/hw/misc/npcm7xx_gcr.h | ||
152 | +++ b/include/hw/misc/npcm7xx_gcr.h | ||
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | */ | ||
155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) | ||
156 | |||
157 | -typedef struct NPCM7xxGCRState { | ||
158 | +struct NPCM7xxGCRState { | ||
159 | SysBusDevice parent; | ||
160 | |||
161 | MemoryRegion iomem; | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { | ||
163 | uint32_t reset_pwron; | ||
164 | uint32_t reset_mdlr; | ||
165 | uint32_t reset_intcr3; | ||
166 | -} NPCM7xxGCRState; | ||
167 | +}; | ||
168 | |||
169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" | ||
170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) | ||
171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) | ||
172 | |||
173 | #endif /* NPCM7XX_GCR_H */ | ||
174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/include/hw/misc/npcm7xx_mft.h | ||
177 | +++ b/include/hw/misc/npcm7xx_mft.h | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. | ||
180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. | ||
181 | */ | ||
182 | -typedef struct NPCM7xxMFTState { | ||
183 | +struct NPCM7xxMFTState { | ||
184 | SysBusDevice parent; | ||
185 | |||
186 | MemoryRegion iomem; | ||
187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { | ||
188 | |||
189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; | ||
190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; | ||
191 | -} NPCM7xxMFTState; | ||
192 | +}; | ||
193 | |||
194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" | ||
195 | -#define NPCM7XX_MFT(obj) \ | ||
196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) | ||
197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) | ||
198 | |||
199 | #endif /* NPCM7XX_MFT_H */ | ||
200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/include/hw/misc/npcm7xx_pwm.h | ||
203 | +++ b/include/hw/misc/npcm7xx_pwm.h | ||
204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { | ||
205 | }; | ||
206 | |||
207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" | ||
208 | -#define NPCM7XX_PWM(obj) \ | ||
209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) | ||
210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) | ||
211 | |||
212 | #endif /* NPCM7XX_PWM_H */ | ||
213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
219 | #include "hw/sysbus.h" | ||
220 | |||
221 | -typedef struct NPCM7xxRNGState { | ||
222 | +struct NPCM7xxRNGState { | ||
223 | SysBusDevice parent; | ||
224 | |||
225 | MemoryRegion iomem; | ||
226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { | ||
227 | uint8_t rngcs; | ||
228 | uint8_t rngd; | ||
229 | uint8_t rngmode; | ||
230 | -} NPCM7xxRNGState; | ||
231 | +}; | ||
232 | |||
233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) | ||
236 | |||
237 | #endif /* NPCM7XX_RNG_H */ | ||
238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/include/hw/net/npcm7xx_emc.h | ||
241 | +++ b/include/hw/net/npcm7xx_emc.h | ||
242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { | ||
243 | bool rx_active; | ||
244 | }; | ||
245 | |||
246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
247 | - | ||
248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
249 | -#define NPCM7XX_EMC(obj) \ | ||
250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) | ||
252 | |||
253 | #endif /* NPCM7XX_EMC_H */ | ||
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
275 | -- | ||
276 | 2.34.1 | ||
277 | |||
278 | diff view generated by jsdifflib |