1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: | 1 | The following changes since commit 003ba52a8b327180e284630b289c6ece5a3e08b9: |
---|---|---|---|
2 | 2 | ||
3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-02-16 11:16:39 +0000) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230216 |
8 | 8 | ||
9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: | 9 | for you to fetch changes up to caf01d6a435d9f4a95aeae2f9fc6cb8b889b1fb8: |
10 | 10 | ||
11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) | 11 | tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG (2023-02-16 16:28:53 +0000) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | target-arm queue: | 14 | target-arm queue: |
15 | hw/arm/stm32f405: correctly describe the memory layout | 15 | * Some mostly M-profile-related code cleanups |
16 | hw/arm: Add Olimex H405 board | 16 | * avocado: Retire the boot_linux.py AArch64 TCG tests |
17 | cubieboard: Support booting from an SD card image with u-boot on it | 17 | * hw/arm/smmuv3: Add GBPA register |
18 | target/arm: Fix sve_probe_page | 18 | * arm/virt: don't try to spell out the accelerator |
19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled | 19 | * hw/arm: Attach PSPI module to NPCM7XX SoC |
20 | various code cleanups | 20 | * Some cleanup/refactoring patches aiming towards |
21 | allowing building Arm targets without CONFIG_TCG | ||
21 | 22 | ||
22 | ---------------------------------------------------------------- | 23 | ---------------------------------------------------------------- |
23 | Evgeny Iakovlev (1): | 24 | Alex Bennée (1): |
24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled | 25 | tests/avocado: retire the Aarch64 TCG tests from boot_linux.py |
25 | 26 | ||
26 | Felipe Balbi (2): | 27 | Claudio Fontana (3): |
27 | hw/arm/stm32f405: correctly describe the memory layout | 28 | target/arm: rename handle_semihosting to tcg_handle_semihosting |
28 | hw/arm: Add Olimex H405 | 29 | target/arm: wrap psci call with tcg_enabled |
30 | target/arm: wrap call to aarch64_sve_change_el in tcg_enabled() | ||
29 | 31 | ||
30 | Philippe Mathieu-Daudé (27): | 32 | Cornelia Huck (1): |
31 | hw/arm/pxa2xx: Simplify pxa255_init() | 33 | arm/virt: don't try to spell out the accelerator |
32 | hw/arm/pxa2xx: Simplify pxa270_init() | ||
33 | hw/arm/collie: Use the IEC binary prefix definitions | ||
34 | hw/arm/collie: Simplify flash creation using for() loop | ||
35 | hw/arm/gumstix: Improve documentation | ||
36 | hw/arm/gumstix: Use the IEC binary prefix definitions | ||
37 | hw/arm/mainstone: Use the IEC binary prefix definitions | ||
38 | hw/arm/musicpal: Use the IEC binary prefix definitions | ||
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
58 | 34 | ||
59 | Richard Henderson (1): | 35 | Fabiano Rosas (7): |
60 | target/arm: Fix sve_probe_page | 36 | target/arm: Move PC alignment check |
37 | target/arm: Move cpregs code out of cpu.h | ||
38 | tests/avocado: Skip tests that require a missing accelerator | ||
39 | tests/avocado: Tag TCG tests with accel:tcg | ||
40 | target/arm: Use "max" as default cpu for the virt machine with KVM | ||
41 | tests/qtest: arm-cpu-features: Match tests to required accelerators | ||
42 | tests/qtest: Restrict tpm-tis-devices-{swtpm}-test to CONFIG_TCG | ||
61 | 43 | ||
62 | Strahinja Jankovic (7): | 44 | Hao Wu (3): |
63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation | 45 | MAINTAINERS: Add myself to maintainers and remove Havard |
64 | hw/misc: Allwinner A10 DRAM Controller Emulation | 46 | hw/ssi: Add Nuvoton PSPI Module |
65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation | 47 | hw/arm: Attach PSPI module to NPCM7XX SoC |
66 | hw/misc: AXP209 PMU Emulation | ||
67 | hw/arm: Add AXP209 to Cubieboard | ||
68 | hw/arm: Allwinner A10 enable SPL load from MMC | ||
69 | tests/avocado: Add SD boot test to Cubieboard | ||
70 | 48 | ||
71 | docs/system/arm/cubieboard.rst | 1 + | 49 | Jean-Philippe Brucker (2): |
72 | docs/system/arm/orangepi.rst | 1 + | 50 | hw/arm/smmu-common: Support 64-bit addresses |
73 | docs/system/arm/stm32.rst | 1 + | 51 | hw/arm/smmu-common: Fix TTB1 handling |
74 | configs/devices/arm-softmmu/default.mak | 1 + | ||
75 | include/hw/adc/npcm7xx_adc.h | 7 +- | ||
76 | include/hw/arm/allwinner-a10.h | 27 ++ | ||
77 | include/hw/arm/allwinner-h3.h | 3 + | ||
78 | include/hw/arm/npcm7xx.h | 18 +- | ||
79 | include/hw/arm/omap.h | 24 +- | ||
80 | include/hw/arm/pxa.h | 11 +- | ||
81 | include/hw/arm/stm32f405_soc.h | 5 +- | ||
82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- | ||
84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ | ||
85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ | ||
86 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
87 | include/hw/misc/npcm7xx_gcr.h | 6 +- | ||
88 | include/hw/misc/npcm7xx_mft.h | 7 +- | ||
89 | include/hw/misc/npcm7xx_pwm.h | 3 +- | ||
90 | include/hw/misc/npcm7xx_rng.h | 6 +- | ||
91 | include/hw/net/npcm7xx_emc.h | 5 +- | ||
92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- | ||
93 | hw/arm/allwinner-a10.c | 40 +++ | ||
94 | hw/arm/allwinner-h3.c | 11 +- | ||
95 | hw/arm/bcm2836.c | 9 +- | ||
96 | hw/arm/collie.c | 25 +- | ||
97 | hw/arm/cubieboard.c | 11 + | ||
98 | hw/arm/gumstix.c | 45 ++-- | ||
99 | hw/arm/mainstone.c | 37 ++- | ||
100 | hw/arm/musicpal.c | 9 +- | ||
101 | hw/arm/olimex-stm32-h405.c | 69 +++++ | ||
102 | hw/arm/omap1.c | 115 ++++---- | ||
103 | hw/arm/omap2.c | 40 ++- | ||
104 | hw/arm/omap_sx1.c | 53 ++-- | ||
105 | hw/arm/palm.c | 2 +- | ||
106 | hw/arm/pxa2xx.c | 8 +- | ||
107 | hw/arm/spitz.c | 6 +- | ||
108 | hw/arm/stellaris.c | 73 +++-- | ||
109 | hw/arm/stm32f405_soc.c | 8 + | ||
110 | hw/arm/tosa.c | 2 +- | ||
111 | hw/arm/versatilepb.c | 6 +- | ||
112 | hw/arm/vexpress.c | 10 +- | ||
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
156 | 52 | ||
53 | Mostafa Saleh (1): | ||
54 | hw/arm/smmuv3: Add GBPA register | ||
55 | |||
56 | Philippe Mathieu-Daudé (12): | ||
57 | hw/intc/armv7m_nvic: Use OBJECT_DECLARE_SIMPLE_TYPE() macro | ||
58 | target/arm: Simplify arm_v7m_mmu_idx_for_secstate() for user emulation | ||
59 | target/arm: Reduce arm_v7m_mmu_idx_[all/for_secstate_and_priv]() scope | ||
60 | target/arm: Constify ID_PFR1 on user emulation | ||
61 | target/arm: Convert CPUARMState::eabi to boolean | ||
62 | target/arm: Avoid resetting CPUARMState::eabi field | ||
63 | target/arm: Restrict CPUARMState::gicv3state to sysemu | ||
64 | target/arm: Restrict CPUARMState::arm_boot_info to sysemu | ||
65 | target/arm: Restrict CPUARMState::nvic to sysemu | ||
66 | target/arm: Store CPUARMState::nvic as NVICState* | ||
67 | target/arm: Declare CPU <-> NVIC helpers in 'hw/intc/armv7m_nvic.h' | ||
68 | hw/arm: Add missing XLNX_ZYNQMP_ARM -> USB_DWC3 Kconfig dependency | ||
69 | |||
70 | MAINTAINERS | 8 +- | ||
71 | docs/system/arm/nuvoton.rst | 2 +- | ||
72 | hw/arm/smmuv3-internal.h | 7 + | ||
73 | include/hw/arm/npcm7xx.h | 2 + | ||
74 | include/hw/arm/smmu-common.h | 2 - | ||
75 | include/hw/arm/smmuv3.h | 1 + | ||
76 | include/hw/intc/armv7m_nvic.h | 128 +++++++++++++++++- | ||
77 | include/hw/ssi/npcm_pspi.h | 53 ++++++++ | ||
78 | linux-user/user-internals.h | 2 +- | ||
79 | target/arm/cpregs.h | 98 ++++++++++++++ | ||
80 | target/arm/cpu.h | 228 ++------------------------------- | ||
81 | target/arm/internals.h | 14 -- | ||
82 | hw/arm/npcm7xx.c | 25 +++- | ||
83 | hw/arm/smmu-common.c | 4 +- | ||
84 | hw/arm/smmuv3.c | 43 ++++++- | ||
85 | hw/arm/virt.c | 10 +- | ||
86 | hw/intc/armv7m_nvic.c | 38 ++---- | ||
87 | hw/ssi/npcm_pspi.c | 221 ++++++++++++++++++++++++++++++++ | ||
88 | linux-user/arm/cpu_loop.c | 4 +- | ||
89 | target/arm/cpu.c | 5 +- | ||
90 | target/arm/cpu_tcg.c | 3 + | ||
91 | target/arm/helper.c | 31 +++-- | ||
92 | target/arm/m_helper.c | 86 +++++++------ | ||
93 | target/arm/machine.c | 18 +-- | ||
94 | tests/qtest/arm-cpu-features.c | 28 ++-- | ||
95 | hw/arm/Kconfig | 1 + | ||
96 | hw/ssi/meson.build | 2 +- | ||
97 | hw/ssi/trace-events | 5 + | ||
98 | tests/avocado/avocado_qemu/__init__.py | 4 + | ||
99 | tests/avocado/boot_linux.py | 48 ++----- | ||
100 | tests/avocado/boot_linux_console.py | 1 + | ||
101 | tests/avocado/machine_aarch64_virt.py | 63 ++++++++- | ||
102 | tests/avocado/reverse_debugging.py | 8 ++ | ||
103 | tests/qtest/meson.build | 4 +- | ||
104 | 34 files changed, 798 insertions(+), 399 deletions(-) | ||
105 | create mode 100644 include/hw/ssi/npcm_pspi.h | ||
106 | create mode 100644 hw/ssi/npcm_pspi.c | ||
107 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
2 | 1 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | Manually convert to OBJECT_DECLARE_SIMPLE_TYPE() macro, |
4 | 4 | similarly to automatic conversion from commit 8063396bf3 | |
5 | Add definitions for RAM / Flash / Flash blocksize. | 5 | ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). |
6 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | 9 | Message-id: 20230206223502.25122-2-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/arm/collie.c | 16 ++++++++++------ | 12 | include/hw/intc/armv7m_nvic.h | 5 +---- |
13 | 1 file changed, 10 insertions(+), 6 deletions(-) | 13 | 1 file changed, 1 insertion(+), 4 deletions(-) |
14 | 14 | ||
15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | 15 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/collie.c | 17 | --- a/include/hw/intc/armv7m_nvic.h |
18 | +++ b/hw/arm/collie.c | 18 | +++ b/include/hw/intc/armv7m_nvic.h |
19 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "cpu.h" | ||
21 | #include "qom/object.h" | 20 | #include "qom/object.h" |
22 | 21 | ||
23 | +#define RAM_SIZE (512 * MiB) | 22 | #define TYPE_NVIC "armv7m_nvic" |
24 | +#define FLASH_SIZE (32 * MiB) | 23 | - |
25 | +#define FLASH_SECTOR_SIZE (64 * KiB) | 24 | -typedef struct NVICState NVICState; |
26 | + | 25 | -DECLARE_INSTANCE_CHECKER(NVICState, NVIC, |
27 | struct CollieMachineState { | 26 | - TYPE_NVIC) |
28 | MachineState parent; | 27 | +OBJECT_DECLARE_SIMPLE_TYPE(NVICState, NVIC) |
29 | 28 | ||
30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) | 29 | /* Highest permitted number of exceptions (architectural limit) */ |
31 | 30 | #define NVIC_MAX_VECTORS 512 | |
32 | static struct arm_boot_info collie_binfo = { | ||
33 | .loader_start = SA_SDCS0, | ||
34 | - .ram_size = 0x20000000, | ||
35 | + .ram_size = RAM_SIZE, | ||
36 | }; | ||
37 | |||
38 | static void collie_init(MachineState *machine) | ||
39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
41 | |||
42 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | ||
44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, | ||
51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
55 | |||
56 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) | ||
59 | mc->init = collie_init; | ||
60 | mc->ignore_memory_transaction_failures = true; | ||
61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); | ||
62 | - mc->default_ram_size = 0x20000000; | ||
63 | + mc->default_ram_size = RAM_SIZE; | ||
64 | mc->default_ram_id = "strongarm.sdram"; | ||
65 | } | ||
66 | |||
67 | -- | 31 | -- |
68 | 2.34.1 | 32 | 2.34.1 |
69 | 33 | ||
70 | 34 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The structure is named SECUREECState. Rename the type accordingly. | 3 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20230109140306.23161-12-philmd@linaro.org | 6 | Message-id: 20230206223502.25122-3-philmd@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | hw/misc/sbsa_ec.c | 13 +++++++------ | 9 | target/arm/m_helper.c | 11 ++++++++--- |
11 | 1 file changed, 7 insertions(+), 6 deletions(-) | 10 | 1 file changed, 8 insertions(+), 3 deletions(-) |
12 | 11 | ||
13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c | 12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/misc/sbsa_ec.c | 14 | --- a/target/arm/m_helper.c |
16 | +++ b/hw/misc/sbsa_ec.c | 15 | +++ b/target/arm/m_helper.c |
17 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) |
18 | #include "hw/sysbus.h" | 17 | return 0; |
19 | #include "sysemu/runstate.h" | ||
20 | |||
21 | -typedef struct { | ||
22 | +typedef struct SECUREECState { | ||
23 | SysBusDevice parent_obj; | ||
24 | MemoryRegion iomem; | ||
25 | } SECUREECState; | ||
26 | |||
27 | -#define TYPE_SBSA_EC "sbsa-ec" | ||
28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) | ||
29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" | ||
30 | +#define SBSA_SECURE_EC(obj) \ | ||
31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | ||
32 | |||
33 | enum sbsa_ec_powerstates { | ||
34 | SBSA_EC_CMD_POWEROFF = 0x01, | ||
35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) | ||
36 | } | 18 | } |
37 | 19 | ||
38 | static void sbsa_ec_write(void *opaque, hwaddr offset, | 20 | -#else |
39 | - uint64_t value, unsigned size) | 21 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
40 | + uint64_t value, unsigned size) | 22 | +{ |
23 | + return ARMMMUIdx_MUser; | ||
24 | +} | ||
25 | + | ||
26 | +#else /* !CONFIG_USER_ONLY */ | ||
27 | |||
28 | /* | ||
29 | * What kind of stack write are we doing? This affects how exceptions | ||
30 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
31 | return tt_resp; | ||
32 | } | ||
33 | |||
34 | -#endif /* !CONFIG_USER_ONLY */ | ||
35 | - | ||
36 | ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
37 | bool secstate, bool priv, bool negpri) | ||
41 | { | 38 | { |
42 | if (offset == 0) { /* PSCI machine power command register */ | 39 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
43 | switch (value) { | 40 | |
44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { | 41 | return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); |
45 | |||
46 | static void sbsa_ec_init(Object *obj) | ||
47 | { | ||
48 | - SECUREECState *s = SECURE_EC(obj); | ||
49 | + SECUREECState *s = SBSA_SECURE_EC(obj); | ||
50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
51 | |||
52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", | ||
53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) | ||
54 | } | 42 | } |
55 | 43 | + | |
56 | static const TypeInfo sbsa_ec_info = { | 44 | +#endif /* !CONFIG_USER_ONLY */ |
57 | - .name = TYPE_SBSA_EC, | ||
58 | + .name = TYPE_SBSA_SECURE_EC, | ||
59 | .parent = TYPE_SYS_BUS_DEVICE, | ||
60 | .instance_size = sizeof(SECUREECState), | ||
61 | .instance_init = sbsa_ec_init, | ||
62 | -- | 45 | -- |
63 | 2.34.1 | 46 | 2.34.1 |
64 | 47 | ||
65 | 48 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | 3 | arm_v7m_mmu_idx_all() and arm_v7m_mmu_idx_for_secstate_and_priv() |
4 | macro call, to avoid after a QOM refactor: | 4 | are only used for system emulation in m_helper.c. |
5 | 5 | Move the definitions to avoid prototype forward declarations. | |
6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition | ||
7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
8 | ^ | ||
9 | 6 | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | 9 | Message-id: 20230206223502.25122-4-philmd@linaro.org |
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- | 12 | target/arm/internals.h | 14 -------- |
17 | 1 file changed, 13 insertions(+), 15 deletions(-) | 13 | target/arm/m_helper.c | 74 +++++++++++++++++++++--------------------- |
14 | 2 files changed, 37 insertions(+), 51 deletions(-) | ||
18 | 15 | ||
19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c | 16 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
20 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/intc/xilinx_intc.c | 18 | --- a/target/arm/internals.h |
22 | +++ b/hw/intc/xilinx_intc.c | 19 | +++ b/target/arm/internals.h |
23 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline ARMMMUIdx core_to_aa64_mmu_idx(int mmu_idx) |
24 | #define R_MAX 8 | 21 | |
25 | 22 | int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx); | |
26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" | 23 | |
27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | 24 | -/* |
28 | - TYPE_XILINX_INTC) | 25 | - * Return the MMU index for a v7M CPU with all relevant information |
29 | +typedef struct XpsIntc XpsIntc; | 26 | - * manually specified. |
30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) | 27 | - */ |
31 | 28 | -ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | |
32 | -struct xlx_pic | 29 | - bool secstate, bool priv, bool negpri); |
33 | +struct XpsIntc | 30 | - |
34 | { | 31 | -/* |
35 | SysBusDevice parent_obj; | 32 | - * Return the MMU index for a v7M CPU in the specified security and |
36 | 33 | - * privilege state. | |
37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic | 34 | - */ |
38 | uint32_t irq_pin_state; | 35 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, |
39 | }; | 36 | - bool secstate, bool priv); |
40 | 37 | - | |
41 | -static void update_irq(struct xlx_pic *p) | 38 | /* Return the MMU index for a v7M CPU in the specified security state */ |
42 | +static void update_irq(XpsIntc *p) | 39 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate); |
43 | { | 40 | |
44 | uint32_t i; | 41 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
45 | 42 | index XXXXXXX..XXXXXXX 100644 | |
46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) | 43 | --- a/target/arm/m_helper.c |
47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); | 44 | +++ b/target/arm/m_helper.c |
45 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
46 | |||
47 | #else /* !CONFIG_USER_ONLY */ | ||
48 | |||
49 | +static ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, | ||
50 | + bool secstate, bool priv, bool negpri) | ||
51 | +{ | ||
52 | + ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; | ||
53 | + | ||
54 | + if (priv) { | ||
55 | + mmu_idx |= ARM_MMU_IDX_M_PRIV; | ||
56 | + } | ||
57 | + | ||
58 | + if (negpri) { | ||
59 | + mmu_idx |= ARM_MMU_IDX_M_NEGPRI; | ||
60 | + } | ||
61 | + | ||
62 | + if (secstate) { | ||
63 | + mmu_idx |= ARM_MMU_IDX_M_S; | ||
64 | + } | ||
65 | + | ||
66 | + return mmu_idx; | ||
67 | +} | ||
68 | + | ||
69 | +static ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | ||
70 | + bool secstate, bool priv) | ||
71 | +{ | ||
72 | + bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); | ||
73 | + | ||
74 | + return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | ||
75 | +} | ||
76 | + | ||
77 | +/* Return the MMU index for a v7M CPU in the specified security state */ | ||
78 | +ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | ||
79 | +{ | ||
80 | + bool priv = arm_v7m_is_handler_mode(env) || | ||
81 | + !(env->v7m.control[secstate] & 1); | ||
82 | + | ||
83 | + return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | ||
84 | +} | ||
85 | + | ||
86 | /* | ||
87 | * What kind of stack write are we doing? This affects how exceptions | ||
88 | * generated during the stacking are treated. | ||
89 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
90 | return tt_resp; | ||
48 | } | 91 | } |
49 | 92 | ||
50 | -static uint64_t | 93 | -ARMMMUIdx arm_v7m_mmu_idx_all(CPUARMState *env, |
51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) | 94 | - bool secstate, bool priv, bool negpri) |
52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) | 95 | -{ |
53 | { | 96 | - ARMMMUIdx mmu_idx = ARM_MMU_IDX_M; |
54 | - struct xlx_pic *p = opaque; | 97 | - |
55 | + XpsIntc *p = opaque; | 98 | - if (priv) { |
56 | uint32_t r = 0; | 99 | - mmu_idx |= ARM_MMU_IDX_M_PRIV; |
57 | 100 | - } | |
58 | addr >>= 2; | 101 | - |
59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) | 102 | - if (negpri) { |
60 | return r; | 103 | - mmu_idx |= ARM_MMU_IDX_M_NEGPRI; |
61 | } | 104 | - } |
62 | 105 | - | |
63 | -static void | 106 | - if (secstate) { |
64 | -pic_write(void *opaque, hwaddr addr, | 107 | - mmu_idx |= ARM_MMU_IDX_M_S; |
65 | - uint64_t val64, unsigned int size) | 108 | - } |
66 | +static void pic_write(void *opaque, hwaddr addr, | 109 | - |
67 | + uint64_t val64, unsigned int size) | 110 | - return mmu_idx; |
68 | { | 111 | -} |
69 | - struct xlx_pic *p = opaque; | 112 | - |
70 | + XpsIntc *p = opaque; | 113 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, |
71 | uint32_t value = val64; | 114 | - bool secstate, bool priv) |
72 | 115 | -{ | |
73 | addr >>= 2; | 116 | - bool negpri = armv7m_nvic_neg_prio_requested(env->nvic, secstate); |
74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { | 117 | - |
75 | 118 | - return arm_v7m_mmu_idx_all(env, secstate, priv, negpri); | |
76 | static void irq_handler(void *opaque, int irq, int level) | 119 | -} |
77 | { | 120 | - |
78 | - struct xlx_pic *p = opaque; | 121 | -/* Return the MMU index for a v7M CPU in the specified security state */ |
79 | + XpsIntc *p = opaque; | 122 | -ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) |
80 | 123 | -{ | |
81 | /* edge triggered interrupt */ | 124 | - bool priv = arm_v7m_is_handler_mode(env) || |
82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { | 125 | - !(env->v7m.control[secstate] & 1); |
83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) | 126 | - |
84 | 127 | - return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | |
85 | static void xilinx_intc_init(Object *obj) | 128 | -} |
86 | { | 129 | - |
87 | - struct xlx_pic *p = XILINX_INTC(obj); | 130 | #endif /* !CONFIG_USER_ONLY */ |
88 | + XpsIntc *p = XILINX_INTC(obj); | ||
89 | |||
90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); | ||
91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) | ||
93 | } | ||
94 | |||
95 | static Property xilinx_intc_properties[] = { | ||
96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), | ||
97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), | ||
98 | DEFINE_PROP_END_OF_LIST(), | ||
99 | }; | ||
100 | |||
101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) | ||
102 | static const TypeInfo xilinx_intc_info = { | ||
103 | .name = TYPE_XILINX_INTC, | ||
104 | .parent = TYPE_SYS_BUS_DEVICE, | ||
105 | - .instance_size = sizeof(struct xlx_pic), | ||
106 | + .instance_size = sizeof(XpsIntc), | ||
107 | .instance_init = xilinx_intc_init, | ||
108 | .class_init = xilinx_intc_class_init, | ||
109 | }; | ||
110 | -- | 131 | -- |
111 | 2.34.1 | 132 | 2.34.1 |
112 | 133 | ||
113 | 134 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | 3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
4 | stellaris_adc_state -> StellarisADCState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20230206223502.25122-5-philmd@linaro.org |
9 | Message-id: 20230109140306.23161-9-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- | 8 | target/arm/helper.c | 12 ++++++++++-- |
13 | 1 file changed, 36 insertions(+), 37 deletions(-) | 9 | 1 file changed, 10 insertions(+), 2 deletions(-) |
14 | 10 | ||
15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 11 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/stellaris.c | 13 | --- a/target/arm/helper.c |
18 | +++ b/hw/arm/stellaris.c | 14 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) | 15 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) |
20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 | ||
21 | |||
22 | #define TYPE_STELLARIS_ADC "stellaris-adc" | ||
23 | -typedef struct StellarisADCState stellaris_adc_state; | ||
24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, | ||
25 | - TYPE_STELLARIS_ADC) | ||
26 | +typedef struct StellarisADCState StellarisADCState; | ||
27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) | ||
28 | |||
29 | struct StellarisADCState { | ||
30 | SysBusDevice parent_obj; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { | ||
32 | qemu_irq irq[4]; | ||
33 | }; | ||
34 | |||
35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) | ||
37 | { | ||
38 | int tail; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) | ||
41 | return s->fifo[n].data[tail]; | ||
42 | } | ||
43 | |||
44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | ||
45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, | ||
46 | uint32_t value) | ||
47 | { | ||
48 | int head; | ||
49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | ||
50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; | ||
51 | } | ||
52 | |||
53 | -static void stellaris_adc_update(stellaris_adc_state *s) | ||
54 | +static void stellaris_adc_update(StellarisADCState *s) | ||
55 | { | ||
56 | int level; | ||
57 | int n; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) | ||
59 | |||
60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
61 | { | ||
62 | - stellaris_adc_state *s = opaque; | ||
63 | + StellarisADCState *s = opaque; | ||
64 | int n; | ||
65 | |||
66 | for (n = 0; n < 4; n++) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
68 | } | 16 | } |
69 | } | 17 | } |
70 | 18 | ||
71 | -static void stellaris_adc_reset(stellaris_adc_state *s) | 19 | +#ifndef CONFIG_USER_ONLY |
72 | +static void stellaris_adc_reset(StellarisADCState *s) | 20 | /* |
21 | * We don't know until after realize whether there's a GICv3 | ||
22 | * attached, and that is what registers the gicv3 sysregs. | ||
23 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_pfr1_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
24 | return pfr1; | ||
25 | } | ||
26 | |||
27 | -#ifndef CONFIG_USER_ONLY | ||
28 | static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
73 | { | 29 | { |
74 | int n; | 30 | ARMCPU *cpu = env_archcpu(env); |
75 | 31 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | |
76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) | 32 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 1, |
77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | 33 | .access = PL1_R, .type = ARM_CP_NO_RAW, |
78 | unsigned size) | 34 | .accessfn = access_aa32_tid3, |
79 | { | 35 | +#ifdef CONFIG_USER_ONLY |
80 | - stellaris_adc_state *s = opaque; | 36 | + .type = ARM_CP_CONST, |
81 | + StellarisADCState *s = opaque; | 37 | + .resetvalue = cpu->isar.id_pfr1, |
82 | 38 | +#else | |
83 | /* TODO: Implement this. */ | 39 | + .type = ARM_CP_NO_RAW, |
84 | if (offset >= 0x40 && offset < 0xc0) { | 40 | + .accessfn = access_aa32_tid3, |
85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | 41 | .readfn = id_pfr1_read, |
86 | static void stellaris_adc_write(void *opaque, hwaddr offset, | 42 | - .writefn = arm_cp_write_ignore }, |
87 | uint64_t value, unsigned size) | 43 | + .writefn = arm_cp_write_ignore |
88 | { | 44 | +#endif |
89 | - stellaris_adc_state *s = opaque; | 45 | + }, |
90 | + StellarisADCState *s = opaque; | 46 | { .name = "ID_DFR0", .state = ARM_CP_STATE_BOTH, |
91 | 47 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 2, | |
92 | /* TODO: Implement this. */ | 48 | .access = PL1_R, .type = ARM_CP_CONST, |
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
149 | } | ||
150 | }; | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
169 | -- | 49 | -- |
170 | 2.34.1 | 50 | 2.34.1 |
171 | 51 | ||
172 | 52 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | 3 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> |
4 | omap_intr_handler_s -> OMAPIntcState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230109140306.23161-7-philmd@linaro.org | 6 | Message-id: 20230206223502.25122-6-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | include/hw/arm/omap.h | 9 ++++----- | 9 | linux-user/user-internals.h | 2 +- |
13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- | 10 | target/arm/cpu.h | 2 +- |
14 | 2 files changed, 23 insertions(+), 24 deletions(-) | 11 | linux-user/arm/cpu_loop.c | 4 ++-- |
12 | 3 files changed, 4 insertions(+), 4 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 14 | diff --git a/linux-user/user-internals.h b/linux-user/user-internals.h |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/omap.h | 16 | --- a/linux-user/user-internals.h |
19 | +++ b/include/hw/arm/omap.h | 17 | +++ b/linux-user/user-internals.h |
20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); | 18 | @@ -XXX,XX +XXX,XX @@ void print_termios(void *arg); |
21 | 19 | #ifdef TARGET_ARM | |
22 | /* omap_intc.c */ | 20 | static inline int regpairs_aligned(CPUArchState *cpu_env, int num) |
23 | #define TYPE_OMAP_INTC "common-omap-intc" | 21 | { |
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | 22 | - return cpu_env->eabi == 1; |
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | 23 | + return cpu_env->eabi; |
26 | - TYPE_OMAP_INTC) | 24 | } |
27 | +typedef struct OMAPIntcState OMAPIntcState; | 25 | #elif defined(TARGET_MIPS) && defined(TARGET_ABI_MIPSO32) |
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | 26 | static inline int regpairs_aligned(CPUArchState *cpu_env, int num) { return 1; } |
29 | 27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | |
30 | |||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer | ||
34 | * translation.) | ||
35 | */ | ||
36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); | ||
37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); | ||
38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | ||
39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | ||
40 | |||
41 | /* omap_i2c.c */ | ||
42 | #define TYPE_OMAP_I2C "omap_i2c" | ||
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/hw/intc/omap_intc.c | 29 | --- a/target/arm/cpu.h |
46 | +++ b/hw/intc/omap_intc.c | 30 | +++ b/target/arm/cpu.h |
47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | 31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
48 | unsigned char priority[32]; | 32 | |
49 | }; | 33 | #if defined(CONFIG_USER_ONLY) |
50 | 34 | /* For usermode syscall translation. */ | |
51 | -struct omap_intr_handler_s { | 35 | - int eabi; |
52 | +struct OMAPIntcState { | 36 | + bool eabi; |
53 | SysBusDevice parent_obj; | 37 | #endif |
54 | 38 | ||
55 | qemu_irq *pins; | 39 | struct CPUBreakpoint *cpu_breakpoint[16]; |
56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | 40 | diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c |
57 | struct omap_intr_handler_bank_s bank[3]; | 41 | index XXXXXXX..XXXXXXX 100644 |
58 | }; | 42 | --- a/linux-user/arm/cpu_loop.c |
59 | 43 | +++ b/linux-user/arm/cpu_loop.c | |
60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | 44 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) |
61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) | 45 | break; |
62 | { | 46 | case EXCP_SWI: |
63 | int i, j, sir_intr, p_intr, p; | 47 | { |
64 | uint32_t level; | 48 | - env->eabi = 1; |
65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | 49 | + env->eabi = true; |
66 | s->sir_intr[is_fiq] = sir_intr; | 50 | /* system call */ |
67 | } | 51 | if (env->thumb) { |
68 | 52 | /* Thumb is always EABI style with syscall number in r7 */ | |
69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | 53 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) |
70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) | 54 | * > 0xfffff and are handled below as out-of-range. |
71 | { | 55 | */ |
72 | int i; | 56 | n ^= ARM_SYSCALL_BASE; |
73 | uint32_t has_intr = 0; | 57 | - env->eabi = 0; |
74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | 58 | + env->eabi = false; |
75 | 59 | } | |
76 | static void omap_set_intr(void *opaque, int irq, int req) | 60 | } |
77 | { | ||
78 | - struct omap_intr_handler_s *ih = opaque; | ||
79 | + OMAPIntcState *ih = opaque; | ||
80 | uint32_t rise; | ||
81 | |||
82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
84 | /* Simplified version with no edge detection */ | ||
85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
86 | { | ||
87 | - struct omap_intr_handler_s *ih = opaque; | ||
88 | + OMAPIntcState *ih = opaque; | ||
89 | uint32_t rise; | ||
90 | |||
91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
94 | unsigned size) | ||
95 | { | ||
96 | - struct omap_intr_handler_s *s = opaque; | ||
97 | + OMAPIntcState *s = opaque; | ||
98 | int i, offset = addr; | ||
99 | int bank_no = offset >> 8; | ||
100 | int line_no; | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
102 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
103 | uint64_t value, unsigned size) | ||
104 | { | ||
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
137 | } | ||
138 | } | ||
139 | |||
140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) | ||
141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | ||
142 | { | ||
143 | intc->iclk = clk; | ||
144 | } | ||
145 | |||
146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) | ||
147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | ||
148 | { | ||
149 | intc->fclk = clk; | ||
150 | } | ||
151 | |||
152 | static Property omap_intc_properties[] = { | ||
153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), | ||
154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), | ||
155 | DEFINE_PROP_END_OF_LIST(), | ||
156 | }; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
160 | unsigned size) | ||
161 | { | ||
162 | - struct omap_intr_handler_s *s = opaque; | ||
163 | + OMAPIntcState *s = opaque; | ||
164 | int offset = addr; | ||
165 | int bank_no, line_no; | ||
166 | struct omap_intr_handler_bank_s *bank = NULL; | ||
167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
168 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
169 | uint64_t value, unsigned size) | ||
170 | { | ||
171 | - struct omap_intr_handler_s *s = opaque; | ||
172 | + OMAPIntcState *s = opaque; | ||
173 | int offset = addr; | ||
174 | int bank_no, line_no; | ||
175 | struct omap_intr_handler_bank_s *bank = NULL; | ||
176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { | ||
177 | static void omap2_intc_init(Object *obj) | ||
178 | { | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
211 | 61 | ||
212 | -- | 62 | -- |
213 | 2.34.1 | 63 | 2.34.1 |
214 | 64 | ||
215 | 65 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | 3 | Although the 'eabi' field is only used in user emulation where |
4 | macro call, to avoid after a QOM refactor: | 4 | CPU reset doesn't occur, it doesn't belong to the area to reset. |
5 | Move it after the 'end_reset_fields' for consistency. | ||
5 | 6 | ||
6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | ||
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20230206223502.25122-7-philmd@linaro.org |
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-15-philmd@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- | 12 | target/arm/cpu.h | 9 ++++----- |
17 | 1 file changed, 13 insertions(+), 14 deletions(-) | 13 | 1 file changed, 4 insertions(+), 5 deletions(-) |
18 | 14 | ||
19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/timer/xilinx_timer.c | 17 | --- a/target/arm/cpu.h |
22 | +++ b/hw/timer/xilinx_timer.c | 18 | +++ b/target/arm/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
24 | }; | 20 | ARMVectorReg zarray[ARM_MAX_VQ * 16]; |
25 | 21 | #endif | |
26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" | 22 | |
27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | 23 | -#if defined(CONFIG_USER_ONLY) |
28 | - TYPE_XILINX_TIMER) | 24 | - /* For usermode syscall translation. */ |
29 | +typedef struct XpsTimerState XpsTimerState; | 25 | - bool eabi; |
30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) | 26 | -#endif |
31 | 27 | - | |
32 | -struct timerblock | 28 | struct CPUBreakpoint *cpu_breakpoint[16]; |
33 | +struct XpsTimerState | 29 | struct CPUWatchpoint *cpu_watchpoint[16]; |
34 | { | 30 | |
35 | SysBusDevice parent_obj; | 31 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
36 | 32 | const struct arm_boot_info *boot_info; | |
37 | @@ -XXX,XX +XXX,XX @@ struct timerblock | 33 | /* Store GICv3CPUState to access from this struct */ |
38 | struct xlx_timer *timers; | 34 | void *gicv3state; |
39 | }; | 35 | +#if defined(CONFIG_USER_ONLY) |
40 | 36 | + /* For usermode syscall translation. */ | |
41 | -static inline unsigned int num_timers(struct timerblock *t) | 37 | + bool eabi; |
42 | +static inline unsigned int num_timers(XpsTimerState *t) | 38 | +#endif /* CONFIG_USER_ONLY */ |
43 | { | 39 | |
44 | return 2 - t->one_timer_only; | 40 | #ifdef TARGET_TAGGED_ADDRESSES |
45 | } | 41 | /* Linux syscall tagged address support */ |
46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) | ||
47 | return addr >> 2; | ||
48 | } | ||
49 | |||
50 | -static void timer_update_irq(struct timerblock *t) | ||
51 | +static void timer_update_irq(XpsTimerState *t) | ||
52 | { | ||
53 | unsigned int i, irq = 0; | ||
54 | uint32_t csr; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) | ||
56 | static uint64_t | ||
57 | timer_read(void *opaque, hwaddr addr, unsigned int size) | ||
58 | { | ||
59 | - struct timerblock *t = opaque; | ||
60 | + XpsTimerState *t = opaque; | ||
61 | struct xlx_timer *xt; | ||
62 | uint32_t r = 0; | ||
63 | unsigned int timer; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void | ||
65 | timer_write(void *opaque, hwaddr addr, | ||
66 | uint64_t val64, unsigned int size) | ||
67 | { | ||
68 | - struct timerblock *t = opaque; | ||
69 | + XpsTimerState *t = opaque; | ||
70 | struct xlx_timer *xt; | ||
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
100 | } | ||
101 | |||
102 | static Property xilinx_timer_properties[] = { | ||
103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, | ||
104 | - 62 * 1000000), | ||
105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), | ||
106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), | ||
107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), | ||
108 | DEFINE_PROP_END_OF_LIST(), | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) | ||
112 | static const TypeInfo xilinx_timer_info = { | ||
113 | .name = TYPE_XILINX_TIMER, | ||
114 | .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(struct timerblock), | ||
116 | + .instance_size = sizeof(XpsTimerState), | ||
117 | .instance_init = xilinx_timer_init, | ||
118 | .class_init = xilinx_timer_class_init, | ||
119 | }; | ||
120 | -- | 42 | -- |
121 | 2.34.1 | 43 | 2.34.1 |
122 | 44 | ||
123 | 45 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a local 'struct omap_gpif_s *' variable to improve readability. | 3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
4 | (This also eases next commit conversion). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20230206223502.25122-8-philmd@linaro.org |
8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | hw/gpio/omap_gpio.c | 3 ++- | 8 | target/arm/cpu.h | 3 ++- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 9 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 10 | ||
14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/gpio/omap_gpio.c | 13 | --- a/target/arm/cpu.h |
17 | +++ b/hw/gpio/omap_gpio.c | 14 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
19 | /* General-Purpose I/O of OMAP1 */ | 16 | |
20 | static void omap_gpio_set(void *opaque, int line, int level) | 17 | void *nvic; |
21 | { | 18 | const struct arm_boot_info *boot_info; |
22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; | 19 | +#if !defined(CONFIG_USER_ONLY) |
23 | + struct omap_gpif_s *p = opaque; | 20 | /* Store GICv3CPUState to access from this struct */ |
24 | + struct omap_gpio_s *s = &p->omap1; | 21 | void *gicv3state; |
25 | uint16_t prev = s->inputs; | 22 | -#if defined(CONFIG_USER_ONLY) |
26 | 23 | +#else /* CONFIG_USER_ONLY */ | |
27 | if (level) | 24 | /* For usermode syscall translation. */ |
25 | bool eabi; | ||
26 | #endif /* CONFIG_USER_ONLY */ | ||
28 | -- | 27 | -- |
29 | 2.34.1 | 28 | 2.34.1 |
30 | 29 | ||
31 | 30 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This model was merged few days before the QOM cleanup from | 3 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") | ||
5 | was pulled and merged. Manually adapt. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20230206223502.25122-9-philmd@linaro.org |
9 | Message-id: 20230109140306.23161-13-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | hw/misc/sbsa_ec.c | 3 +-- | 8 | target/arm/cpu.h | 2 +- |
13 | 1 file changed, 1 insertion(+), 2 deletions(-) | 9 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 10 | ||
15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/sbsa_ec.c | 13 | --- a/target/arm/cpu.h |
18 | +++ b/hw/misc/sbsa_ec.c | 14 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
20 | } SECUREECState; | 16 | } sau; |
21 | 17 | ||
22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" | 18 | void *nvic; |
23 | -#define SBSA_SECURE_EC(obj) \ | 19 | - const struct arm_boot_info *boot_info; |
24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | 20 | #if !defined(CONFIG_USER_ONLY) |
25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) | 21 | + const struct arm_boot_info *boot_info; |
26 | 22 | /* Store GICv3CPUState to access from this struct */ | |
27 | enum sbsa_ec_powerstates { | 23 | void *gicv3state; |
28 | SBSA_EC_CMD_POWEROFF = 0x01, | 24 | #else /* CONFIG_USER_ONLY */ |
29 | -- | 25 | -- |
30 | 2.34.1 | 26 | 2.34.1 |
31 | 27 | ||
32 | 28 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20230109140306.23161-8-philmd@linaro.org | 5 | Message-id: 20230206223502.25122-10-philmd@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | hw/arm/stellaris.c | 6 +++--- | 8 | target/arm/cpu.h | 2 +- |
9 | 1 file changed, 3 insertions(+), 3 deletions(-) | 9 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | 10 | ||
11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/stellaris.c | 13 | --- a/target/arm/cpu.h |
14 | +++ b/hw/arm/stellaris.c | 14 | +++ b/target/arm/cpu.h |
15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) | 15 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
16 | 16 | uint32_t ctrl; | |
17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) | 17 | } sau; |
18 | { | 18 | |
19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | 19 | - void *nvic; |
20 | + stellaris_adc_state *s = opaque; | 20 | #if !defined(CONFIG_USER_ONLY) |
21 | int n; | 21 | + void *nvic; |
22 | 22 | const struct arm_boot_info *boot_info; | |
23 | for (n = 0; n < 4; n++) { | 23 | /* Store GICv3CPUState to access from this struct */ |
24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) | 24 | void *gicv3state; |
25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
26 | unsigned size) | ||
27 | { | ||
28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
29 | + stellaris_adc_state *s = opaque; | ||
30 | |||
31 | /* TODO: Implement this. */ | ||
32 | if (offset >= 0x40 && offset < 0xc0) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
35 | uint64_t value, unsigned size) | ||
36 | { | ||
37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
38 | + stellaris_adc_state *s = opaque; | ||
39 | |||
40 | /* TODO: Implement this. */ | ||
41 | if (offset >= 0x40 && offset < 0xc0) { | ||
42 | -- | 25 | -- |
43 | 2.34.1 | 26 | 2.34.1 |
44 | 27 | ||
45 | 28 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | |||
3 | There is no point in using a void pointer to access the NVIC. | ||
4 | Use the real type to avoid casting it while debugging. | ||
2 | 5 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20230109140306.23161-4-philmd@linaro.org | 8 | Message-id: 20230206223502.25122-11-philmd@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- | 11 | target/arm/cpu.h | 46 ++++++++++++++++++++++--------------------- |
9 | hw/arm/omap2.c | 40 ++++++------- | 12 | hw/intc/armv7m_nvic.c | 38 ++++++++++++----------------------- |
10 | hw/arm/omap_sx1.c | 2 +- | 13 | target/arm/cpu.c | 1 + |
11 | hw/arm/palm.c | 2 +- | 14 | target/arm/m_helper.c | 2 +- |
12 | hw/char/omap_uart.c | 7 +-- | 15 | 4 files changed, 39 insertions(+), 48 deletions(-) |
13 | hw/display/omap_dss.c | 15 +++-- | 16 | |
14 | hw/display/omap_lcdc.c | 9 ++- | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
27 | |||
28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/omap1.c | 19 | --- a/target/arm/cpu.h |
31 | +++ b/hw/arm/omap1.c | 20 | +++ b/target/arm/cpu.h |
32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMTBFlags { |
33 | 22 | ||
34 | static void omap_timer_tick(void *opaque) | 23 | typedef struct ARMMMUFaultInfo ARMMMUFaultInfo; |
35 | { | 24 | |
36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | 25 | +typedef struct NVICState NVICState; |
37 | + struct omap_mpu_timer_s *timer = opaque; | 26 | + |
38 | 27 | typedef struct CPUArchState { | |
39 | omap_timer_sync(timer); | 28 | /* Regs for current mode. */ |
40 | omap_timer_fire(timer); | 29 | uint32_t regs[16]; |
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | 30 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
42 | 31 | } sau; | |
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | 32 | |
44 | { | 33 | #if !defined(CONFIG_USER_ONLY) |
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | 34 | - void *nvic; |
46 | + struct omap_mpu_timer_s *timer = opaque; | 35 | + NVICState *nvic; |
47 | 36 | const struct arm_boot_info *boot_info; | |
48 | omap_timer_sync(timer); | 37 | /* Store GICv3CPUState to access from this struct */ |
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | 38 | void *gicv3state; |
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | 39 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, |
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | 40 | |
52 | unsigned size) | 41 | /* Interface between CPU and Interrupt controller. */ |
53 | { | 42 | #ifndef CONFIG_USER_ONLY |
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | 43 | -bool armv7m_nvic_can_take_pending_exception(void *opaque); |
55 | + struct omap_mpu_timer_s *s = opaque; | 44 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s); |
56 | 45 | #else | |
57 | if (size != 4) { | 46 | -static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) |
58 | return omap_badwidth_read32(opaque, addr); | 47 | +static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) |
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | 48 | { |
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | 49 | return true; |
61 | uint64_t value, unsigned size) | 50 | } |
62 | { | 51 | #endif |
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | 52 | /** |
64 | + struct omap_mpu_timer_s *s = opaque; | 53 | * armv7m_nvic_set_pending: mark the specified exception as pending |
65 | 54 | - * @opaque: the NVIC | |
66 | if (size != 4) { | 55 | + * @s: the NVIC |
67 | omap_badwidth_write32(opaque, addr, value); | 56 | * @irq: the exception number to mark pending |
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | 57 | * @secure: false for non-banked exceptions or for the nonsecure |
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | 58 | * version of a banked exception, true for the secure version of a banked |
70 | unsigned size) | 59 | @@ -XXX,XX +XXX,XX @@ static inline bool armv7m_nvic_can_take_pending_exception(void *opaque) |
71 | { | 60 | * if @secure is true and @irq does not specify one of the fixed set |
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | 61 | * of architecturally banked exceptions. |
73 | + struct omap_watchdog_timer_s *s = opaque; | 62 | */ |
74 | 63 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | |
75 | if (size != 2) { | 64 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); |
76 | return omap_badwidth_read16(opaque, addr); | 65 | /** |
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | 66 | * armv7m_nvic_set_pending_derived: mark this derived exception as pending |
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | 67 | - * @opaque: the NVIC |
79 | uint64_t value, unsigned size) | 68 | + * @s: the NVIC |
80 | { | 69 | * @irq: the exception number to mark pending |
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | 70 | * @secure: false for non-banked exceptions or for the nonsecure |
82 | + struct omap_watchdog_timer_s *s = opaque; | 71 | * version of a banked exception, true for the secure version of a banked |
83 | 72 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending(void *opaque, int irq, bool secure); | |
84 | if (size != 2) { | 73 | * exceptions (exceptions generated in the course of trying to take |
85 | omap_badwidth_write16(opaque, addr, value); | 74 | * a different exception). |
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | 75 | */ |
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | 76 | -void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); |
88 | unsigned size) | 77 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); |
89 | { | 78 | /** |
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | 79 | * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending |
91 | + struct omap_32khz_timer_s *s = opaque; | 80 | - * @opaque: the NVIC |
92 | int offset = addr & OMAP_MPUI_REG_MASK; | 81 | + * @s: the NVIC |
93 | 82 | * @irq: the exception number to mark pending | |
94 | if (size != 4) { | 83 | * @secure: false for non-banked exceptions or for the nonsecure |
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | 84 | * version of a banked exception, true for the secure version of a banked |
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | 85 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure); |
97 | uint64_t value, unsigned size) | 86 | * Similar to armv7m_nvic_set_pending(), but specifically for exceptions |
98 | { | 87 | * generated in the course of lazy stacking of FP registers. |
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | 88 | */ |
100 | + struct omap_32khz_timer_s *s = opaque; | 89 | -void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); |
101 | int offset = addr & OMAP_MPUI_REG_MASK; | 90 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); |
102 | 91 | /** | |
103 | if (size != 4) { | 92 | * armv7m_nvic_get_pending_irq_info: return highest priority pending |
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | 93 | * exception, and whether it targets Secure state |
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | 94 | - * @opaque: the NVIC |
106 | unsigned size) | 95 | + * @s: the NVIC |
107 | { | 96 | * @pirq: set to pending exception number |
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 97 | * @ptargets_secure: set to whether pending exception targets Secure |
109 | + struct omap_mpu_state_s *s = opaque; | 98 | * |
110 | uint16_t ret; | 99 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure); |
111 | 100 | * to true if the current highest priority pending exception should | |
112 | if (size != 2) { | 101 | * be taken to Secure state, false for NS. |
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | 102 | */ |
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | 103 | -void armv7m_nvic_get_pending_irq_info(void *opaque, int *pirq, |
115 | uint64_t value, unsigned size) | 104 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, |
116 | { | 105 | bool *ptargets_secure); |
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 106 | /** |
118 | + struct omap_mpu_state_s *s = opaque; | 107 | * armv7m_nvic_acknowledge_irq: make highest priority pending exception active |
119 | int64_t now, ticks; | 108 | - * @opaque: the NVIC |
120 | int div, mult; | 109 | + * @s: the NVIC |
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | 110 | * |
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | 111 | * Move the current highest priority pending exception from the pending |
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | 112 | * state to the active state, and update v7m.exception to indicate that |
124 | unsigned size) | 113 | * it is the exception currently being handled. |
125 | { | 114 | */ |
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 115 | -void armv7m_nvic_acknowledge_irq(void *opaque); |
127 | + struct omap_mpu_state_s *s = opaque; | 116 | +void armv7m_nvic_acknowledge_irq(NVICState *s); |
128 | 117 | /** | |
129 | if (size != 4) { | 118 | * armv7m_nvic_complete_irq: complete specified interrupt or exception |
130 | return omap_badwidth_read32(opaque, addr); | 119 | - * @opaque: the NVIC |
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | 120 | + * @s: the NVIC |
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | 121 | * @irq: the exception number to complete |
133 | uint64_t value, unsigned size) | 122 | * @secure: true if this exception was secure |
134 | { | 123 | * |
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 124 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque); |
136 | + struct omap_mpu_state_s *s = opaque; | 125 | * 0 if there is still an irq active after this one was completed |
137 | uint32_t diff; | 126 | * (Ignoring -1, this is the same as the RETTOBASE value before completion.) |
138 | 127 | */ | |
139 | if (size != 4) { | 128 | -int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); |
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | 129 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); |
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | 130 | /** |
142 | unsigned size) | 131 | * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
143 | { | 132 | - * @opaque: the NVIC |
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 133 | + * @s: the NVIC |
145 | + struct omap_mpu_state_s *s = opaque; | 134 | * @irq: the exception number to mark pending |
146 | 135 | * @secure: false for non-banked exceptions or for the nonsecure | |
147 | if (size != 4) { | 136 | * version of a banked exception, true for the secure version of a banked |
148 | return omap_badwidth_read32(opaque, addr); | 137 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure); |
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | 138 | * interrupt the current execution priority. This controls whether the |
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | 139 | * RDY bit for it in the FPCCR is set. |
151 | unsigned size) | 140 | */ |
152 | { | 141 | -bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure); |
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 142 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); |
154 | + struct omap_mpu_state_s *s = opaque; | 143 | /** |
155 | 144 | * armv7m_nvic_raw_execution_priority: return the raw execution priority | |
156 | if (size != 4) { | 145 | - * @opaque: the NVIC |
157 | return omap_badwidth_read32(opaque, addr); | 146 | + * @s: the NVIC |
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | 147 | * |
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | 148 | * Returns: the raw execution priority as defined by the v8M architecture. |
160 | uint64_t value, unsigned size) | 149 | * This is the execution priority minus the effects of AIRCR.PRIS, |
161 | { | 150 | * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. |
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 151 | * (v8M ARM ARM I_PKLD.) |
163 | + struct omap_mpu_state_s *s = opaque; | 152 | */ |
164 | 153 | -int armv7m_nvic_raw_execution_priority(void *opaque); | |
165 | if (size != 4) { | 154 | +int armv7m_nvic_raw_execution_priority(NVICState *s); |
166 | omap_badwidth_write32(opaque, addr, value); | 155 | /** |
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | 156 | * armv7m_nvic_neg_prio_requested: return true if the requested execution |
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | 157 | * priority is negative for the specified security state. |
169 | unsigned size) | 158 | - * @opaque: the NVIC |
170 | { | 159 | + * @s: the NVIC |
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | 160 | * @secure: the security state to test |
172 | + struct omap_tipb_bridge_s *s = opaque; | 161 | * This corresponds to the pseudocode IsReqExecPriNeg(). |
173 | 162 | */ | |
174 | if (size < 2) { | 163 | #ifndef CONFIG_USER_ONLY |
175 | return omap_badwidth_read16(opaque, addr); | 164 | -bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure); |
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | 165 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); |
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | 166 | #else |
178 | uint64_t value, unsigned size) | 167 | -static inline bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) |
179 | { | 168 | +static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) |
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | 169 | { |
181 | + struct omap_tipb_bridge_s *s = opaque; | 170 | return false; |
182 | 171 | } | |
183 | if (size < 2) { | 172 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
184 | omap_badwidth_write16(opaque, addr, value); | 173 | index XXXXXXX..XXXXXXX 100644 |
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | 174 | --- a/hw/intc/armv7m_nvic.c |
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | 175 | +++ b/hw/intc/armv7m_nvic.c |
187 | unsigned size) | 176 | @@ -XXX,XX +XXX,XX @@ static inline int nvic_exec_prio(NVICState *s) |
188 | { | 177 | return MIN(running, s->exception_prio); |
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 178 | } |
190 | + struct omap_mpu_state_s *s = opaque; | 179 | |
191 | uint32_t ret; | 180 | -bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) |
192 | 181 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | |
193 | if (size != 4) { | 182 | { |
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | 183 | /* Return true if the requested execution priority is negative |
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | 184 | * for the specified security state, ie that security state |
196 | uint64_t value, unsigned size) | 185 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) |
197 | { | 186 | * mean we don't allow FAULTMASK_NS to actually make the execution |
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | 187 | * priority negative). Compare pseudocode IsReqExcPriNeg(). |
199 | + struct omap_mpu_state_s *s = opaque; | 188 | */ |
200 | 189 | - NVICState *s = opaque; | |
201 | if (size != 4) { | 190 | - |
202 | omap_badwidth_write32(opaque, addr, value); | 191 | if (s->cpu->env.v7m.faultmask[secure]) { |
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | 192 | return true; |
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
294 | } | 193 | } |
295 | } | 194 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_neg_prio_requested(void *opaque, bool secure) |
296 | 195 | return false; | |
297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | 196 | } |
298 | - unsigned size) | 197 | |
299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) | 198 | -bool armv7m_nvic_can_take_pending_exception(void *opaque) |
300 | { | 199 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s) |
301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | 200 | { |
302 | + struct omap_uwire_s *s = opaque; | 201 | - NVICState *s = opaque; |
303 | int offset = addr & OMAP_MPUI_REG_MASK; | 202 | - |
304 | 203 | return nvic_exec_prio(s) > nvic_pending_prio(s); | |
305 | if (size != 2) { | 204 | } |
306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | 205 | |
307 | static void omap_uwire_write(void *opaque, hwaddr addr, | 206 | -int armv7m_nvic_raw_execution_priority(void *opaque) |
308 | uint64_t value, unsigned size) | 207 | +int armv7m_nvic_raw_execution_priority(NVICState *s) |
309 | { | 208 | { |
310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | 209 | - NVICState *s = opaque; |
311 | + struct omap_uwire_s *s = opaque; | 210 | - |
312 | int offset = addr & OMAP_MPUI_REG_MASK; | 211 | return s->exception_prio; |
313 | 212 | } | |
314 | if (size != 2) { | 213 | |
315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) | 214 | @@ -XXX,XX +XXX,XX @@ static void nvic_irq_update(NVICState *s) |
215 | * if @secure is true and @irq does not specify one of the fixed set | ||
216 | * of architecturally banked exceptions. | ||
217 | */ | ||
218 | -static void armv7m_nvic_clear_pending(void *opaque, int irq, bool secure) | ||
219 | +static void armv7m_nvic_clear_pending(NVICState *s, int irq, bool secure) | ||
220 | { | ||
221 | - NVICState *s = (NVICState *)opaque; | ||
222 | VecInfo *vec; | ||
223 | |||
224 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
225 | @@ -XXX,XX +XXX,XX @@ static void do_armv7m_nvic_set_pending(void *opaque, int irq, bool secure, | ||
316 | } | 226 | } |
317 | } | 227 | } |
318 | 228 | ||
319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | 229 | -void armv7m_nvic_set_pending(void *opaque, int irq, bool secure) |
320 | - unsigned size) | 230 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure) |
321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) | 231 | { |
322 | { | 232 | - do_armv7m_nvic_set_pending(opaque, irq, secure, false); |
323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | 233 | + do_armv7m_nvic_set_pending(s, irq, secure, false); |
324 | + struct omap_pwl_s *s = opaque; | 234 | } |
325 | int offset = addr & OMAP_MPUI_REG_MASK; | 235 | |
326 | 236 | -void armv7m_nvic_set_pending_derived(void *opaque, int irq, bool secure) | |
327 | if (size != 1) { | 237 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure) |
328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | 238 | { |
329 | static void omap_pwl_write(void *opaque, hwaddr addr, | 239 | - do_armv7m_nvic_set_pending(opaque, irq, secure, true); |
330 | uint64_t value, unsigned size) | 240 | + do_armv7m_nvic_set_pending(s, irq, secure, true); |
331 | { | 241 | } |
332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | 242 | |
333 | + struct omap_pwl_s *s = opaque; | 243 | -void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) |
334 | int offset = addr & OMAP_MPUI_REG_MASK; | 244 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure) |
335 | 245 | { | |
336 | if (size != 1) { | 246 | /* |
337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) | 247 | * Pend an exception during lazy FP stacking. This differs |
338 | 248 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) | |
339 | static void omap_pwl_clk_update(void *opaque, int line, int on) | 249 | * whether we should escalate depends on the saved context |
340 | { | 250 | * in the FPCCR register, not on the current state of the CPU/NVIC. |
341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | 251 | */ |
342 | + struct omap_pwl_s *s = opaque; | 252 | - NVICState *s = (NVICState *)opaque; |
343 | 253 | bool banked = exc_is_banked(irq); | |
344 | s->clk = on; | 254 | VecInfo *vec; |
345 | omap_pwl_update(s); | 255 | bool targets_secure; |
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | 256 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_set_pending_lazyfp(void *opaque, int irq, bool secure) |
347 | omap_clk clk; | 257 | } |
348 | }; | 258 | |
349 | 259 | /* Make pending IRQ active. */ | |
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | 260 | -void armv7m_nvic_acknowledge_irq(void *opaque) |
351 | - unsigned size) | 261 | +void armv7m_nvic_acknowledge_irq(NVICState *s) |
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | 262 | { |
353 | { | 263 | - NVICState *s = (NVICState *)opaque; |
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | 264 | CPUARMState *env = &s->cpu->env; |
355 | + struct omap_pwt_s *s = opaque; | 265 | const int pending = s->vectpending; |
356 | int offset = addr & OMAP_MPUI_REG_MASK; | 266 | const int running = nvic_exec_prio(s); |
357 | 267 | @@ -XXX,XX +XXX,XX @@ static bool vectpending_targets_secure(NVICState *s) | |
358 | if (size != 1) { | 268 | exc_targets_secure(s, s->vectpending); |
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | 269 | } |
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | 270 | |
361 | uint64_t value, unsigned size) | 271 | -void armv7m_nvic_get_pending_irq_info(void *opaque, |
362 | { | 272 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, |
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | 273 | int *pirq, bool *ptargets_secure) |
364 | + struct omap_pwt_s *s = opaque; | 274 | { |
365 | int offset = addr & OMAP_MPUI_REG_MASK; | 275 | - NVICState *s = (NVICState *)opaque; |
366 | 276 | const int pending = s->vectpending; | |
367 | if (size != 1) { | 277 | bool targets_secure; |
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | 278 | |
369 | printf("%s: conversion failed\n", __func__); | 279 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_get_pending_irq_info(void *opaque, |
370 | } | 280 | *pirq = pending; |
371 | 281 | } | |
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | 282 | |
373 | - unsigned size) | 283 | -int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) |
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | 284 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure) |
375 | { | 285 | { |
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | 286 | - NVICState *s = (NVICState *)opaque; |
377 | + struct omap_rtc_s *s = opaque; | 287 | VecInfo *vec = NULL; |
378 | int offset = addr & OMAP_MPUI_REG_MASK; | 288 | int ret = 0; |
379 | uint8_t i; | 289 | |
380 | 290 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | |
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | 291 | return ret; |
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | 292 | } |
383 | uint64_t value, unsigned size) | 293 | |
384 | { | 294 | -bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | 295 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure) |
386 | + struct omap_rtc_s *s = opaque; | 296 | { |
387 | int offset = addr & OMAP_MPUI_REG_MASK; | 297 | /* |
388 | struct tm new_tm; | 298 | * Return whether an exception is "ready", i.e. it is enabled and is |
389 | time_t ti[2]; | 299 | @@ -XXX,XX +XXX,XX @@ bool armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) |
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | 300 | * for non-banked exceptions secure is always false; for banked exceptions |
391 | 301 | * it indicates which of the exceptions is required. | |
392 | static void omap_mcbsp_source_tick(void *opaque) | 302 | */ |
393 | { | 303 | - NVICState *s = (NVICState *)opaque; |
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | 304 | bool banked = exc_is_banked(irq); |
395 | + struct omap_mcbsp_s *s = opaque; | 305 | VecInfo *vec; |
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | 306 | int running = nvic_exec_prio(s); |
397 | 307 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | |
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | 308 | index XXXXXXX..XXXXXXX 100644 |
504 | --- a/hw/arm/omap2.c | 309 | --- a/target/arm/cpu.c |
505 | +++ b/hw/arm/omap2.c | 310 | +++ b/target/arm/cpu.c |
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | 311 | @@ -XXX,XX +XXX,XX @@ |
507 | 312 | #if !defined(CONFIG_USER_ONLY) | |
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | 313 | #include "hw/loader.h" |
509 | { | 314 | #include "hw/boards.h" |
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | 315 | +#include "hw/intc/armv7m_nvic.h" |
511 | + struct omap_eac_s *s = opaque; | 316 | #endif |
512 | 317 | #include "sysemu/tcg.h" | |
513 | s->codec.rxavail = avail_b >> 2; | 318 | #include "sysemu/qtest.h" |
514 | omap_eac_in_refill(s); | 319 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | 320 | index XXXXXXX..XXXXXXX 100644 |
656 | --- a/hw/arm/omap_sx1.c | 321 | --- a/target/arm/m_helper.c |
657 | +++ b/hw/arm/omap_sx1.c | 322 | +++ b/target/arm/m_helper.c |
658 | @@ -XXX,XX +XXX,XX @@ | 323 | @@ -XXX,XX +XXX,XX @@ static void v7m_update_fpccr(CPUARMState *env, uint32_t frameptr, |
659 | static uint64_t static_read(void *opaque, hwaddr offset, | 324 | * that we will need later in order to do lazy FP reg stacking. |
660 | unsigned size) | 325 | */ |
661 | { | 326 | bool is_secure = env->v7m.secure; |
662 | - uint32_t *val = (uint32_t *) opaque; | 327 | - void *nvic = env->nvic; |
663 | + uint32_t *val = opaque; | 328 | + NVICState *nvic = env->nvic; |
664 | uint32_t mask = (4 / size) - 1; | 329 | /* |
665 | 330 | * Some bits are unbanked and live always in fpccr[M_REG_S]; some bits | |
666 | return *val >> ((offset & mask) << 3); | 331 | * are banked and we want to update the bit in the bank for the |
667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
668 | index XXXXXXX..XXXXXXX 100644 | ||
669 | --- a/hw/arm/palm.c | ||
670 | +++ b/hw/arm/palm.c | ||
671 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
672 | |||
673 | static void palmte_button_event(void *opaque, int keycode) | ||
674 | { | ||
675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | ||
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
782 | } | ||
783 | } | ||
784 | |||
785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
786 | - unsigned size) | ||
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
844 | int i; | ||
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1233 | } | ||
1234 | } | ||
1235 | |||
1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1237 | - uint32_t value) | ||
1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) | ||
1239 | { | ||
1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1241 | + struct omap_gp_timer_s *s = opaque; | ||
1242 | |||
1243 | switch (addr) { | ||
1244 | case 0x00: /* TIDR */ | ||
1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1246 | } | ||
1247 | } | ||
1248 | |||
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
1280 | -- | 332 | -- |
1281 | 2.34.1 | 333 | 2.34.1 |
1282 | 334 | ||
1283 | 335 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> | 3 | While dozens of files include "cpu.h", only 3 files require |
4 | Omap1GpioState. This also remove a use of 'struct' in the | 4 | these NVIC helper declarations. |
5 | DECLARE_INSTANCE_CHECKER() macro call. | 5 | |
6 | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20230206223502.25122-12-philmd@linaro.org |
9 | Message-id: 20230109140306.23161-5-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | include/hw/arm/omap.h | 6 +++--- | 11 | include/hw/intc/armv7m_nvic.h | 123 ++++++++++++++++++++++++++++++++++ |
13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- | 12 | target/arm/cpu.h | 123 ---------------------------------- |
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | 13 | target/arm/cpu.c | 4 +- |
15 | 14 | target/arm/cpu_tcg.c | 3 + | |
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 15 | target/arm/m_helper.c | 3 + |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | 5 files changed, 132 insertions(+), 124 deletions(-) |
18 | --- a/include/hw/arm/omap.h | 17 | |
19 | +++ b/include/hw/arm/omap.h | 18 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h |
20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); | 19 | index XXXXXXX..XXXXXXX 100644 |
21 | 20 | --- a/include/hw/intc/armv7m_nvic.h | |
22 | /* omap_gpio.c */ | 21 | +++ b/include/hw/intc/armv7m_nvic.h |
23 | #define TYPE_OMAP1_GPIO "omap-gpio" | 22 | @@ -XXX,XX +XXX,XX @@ struct NVICState { |
24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, | 23 | qemu_irq sysresetreq; |
25 | +typedef struct Omap1GpioState Omap1GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | ||
27 | TYPE_OMAP1_GPIO) | ||
28 | |||
29 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
31 | TYPE_OMAP2_GPIO) | ||
32 | |||
33 | -typedef struct omap_gpif_s omap_gpif; | ||
34 | typedef struct omap2_gpif_s omap2_gpif; | ||
35 | |||
36 | /* TODO: clock framework (see above) */ | ||
37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); | ||
38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
39 | |||
40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/gpio/omap_gpio.c | ||
45 | +++ b/hw/gpio/omap_gpio.c | ||
46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { | ||
47 | uint16_t pins; | ||
48 | }; | 24 | }; |
49 | 25 | ||
50 | -struct omap_gpif_s { | 26 | +/* Interface between CPU and Interrupt controller. */ |
51 | +struct Omap1GpioState { | 27 | +/** |
52 | SysBusDevice parent_obj; | 28 | + * armv7m_nvic_set_pending: mark the specified exception as pending |
53 | 29 | + * @s: the NVIC | |
54 | MemoryRegion iomem; | 30 | + * @irq: the exception number to mark pending |
55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | 31 | + * @secure: false for non-banked exceptions or for the nonsecure |
56 | /* General-Purpose I/O of OMAP1 */ | 32 | + * version of a banked exception, true for the secure version of a banked |
57 | static void omap_gpio_set(void *opaque, int line, int level) | 33 | + * exception. |
58 | { | 34 | + * |
59 | - struct omap_gpif_s *p = opaque; | 35 | + * Marks the specified exception as pending. Note that we will assert() |
60 | + Omap1GpioState *p = opaque; | 36 | + * if @secure is true and @irq does not specify one of the fixed set |
61 | struct omap_gpio_s *s = &p->omap1; | 37 | + * of architecturally banked exceptions. |
62 | uint16_t prev = s->inputs; | 38 | + */ |
63 | 39 | +void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | |
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | 40 | +/** |
65 | 41 | + * armv7m_nvic_set_pending_derived: mark this derived exception as pending | |
66 | static void omap_gpif_reset(DeviceState *dev) | 42 | + * @s: the NVIC |
67 | { | 43 | + * @irq: the exception number to mark pending |
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | 44 | + * @secure: false for non-banked exceptions or for the nonsecure |
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | 45 | + * version of a banked exception, true for the secure version of a banked |
70 | 46 | + * exception. | |
71 | omap_gpio_reset(&s->omap1); | 47 | + * |
72 | } | 48 | + * Similar to armv7m_nvic_set_pending(), but specifically for derived |
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { | 49 | + * exceptions (exceptions generated in the course of trying to take |
74 | static void omap_gpio_init(Object *obj) | 50 | + * a different exception). |
75 | { | 51 | + */ |
76 | DeviceState *dev = DEVICE(obj); | 52 | +void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); |
77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); | 53 | +/** |
78 | + Omap1GpioState *s = OMAP1_GPIO(obj); | 54 | + * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending |
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 55 | + * @s: the NVIC |
80 | 56 | + * @irq: the exception number to mark pending | |
81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); | 57 | + * @secure: false for non-banked exceptions or for the nonsecure |
82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) | 58 | + * version of a banked exception, true for the secure version of a banked |
83 | 59 | + * exception. | |
84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) | 60 | + * |
85 | { | 61 | + * Similar to armv7m_nvic_set_pending(), but specifically for exceptions |
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | 62 | + * generated in the course of lazy stacking of FP registers. |
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | 63 | + */ |
88 | 64 | +void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | |
89 | if (!s->clk) { | 65 | +/** |
90 | error_setg(errp, "omap-gpio: clk not connected"); | 66 | + * armv7m_nvic_get_pending_irq_info: return highest priority pending |
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | 67 | + * exception, and whether it targets Secure state |
92 | } | 68 | + * @s: the NVIC |
93 | } | 69 | + * @pirq: set to pending exception number |
94 | 70 | + * @ptargets_secure: set to whether pending exception targets Secure | |
95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) | 71 | + * |
96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) | 72 | + * This function writes the number of the highest priority pending |
97 | { | 73 | + * exception (the one which would be made active by |
98 | gpio->clk = clk; | 74 | + * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure |
99 | } | 75 | + * to true if the current highest priority pending exception should |
100 | 76 | + * be taken to Secure state, false for NS. | |
101 | static Property omap_gpio_properties[] = { | 77 | + */ |
102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), | 78 | +void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, |
103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), | 79 | + bool *ptargets_secure); |
104 | DEFINE_PROP_END_OF_LIST(), | 80 | +/** |
105 | }; | 81 | + * armv7m_nvic_acknowledge_irq: make highest priority pending exception active |
106 | 82 | + * @s: the NVIC | |
107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) | 83 | + * |
108 | static const TypeInfo omap_gpio_info = { | 84 | + * Move the current highest priority pending exception from the pending |
109 | .name = TYPE_OMAP1_GPIO, | 85 | + * state to the active state, and update v7m.exception to indicate that |
110 | .parent = TYPE_SYS_BUS_DEVICE, | 86 | + * it is the exception currently being handled. |
111 | - .instance_size = sizeof(struct omap_gpif_s), | 87 | + */ |
112 | + .instance_size = sizeof(Omap1GpioState), | 88 | +void armv7m_nvic_acknowledge_irq(NVICState *s); |
113 | .instance_init = omap_gpio_init, | 89 | +/** |
114 | .class_init = omap_gpio_class_init, | 90 | + * armv7m_nvic_complete_irq: complete specified interrupt or exception |
115 | }; | 91 | + * @s: the NVIC |
92 | + * @irq: the exception number to complete | ||
93 | + * @secure: true if this exception was secure | ||
94 | + * | ||
95 | + * Returns: -1 if the irq was not active | ||
96 | + * 1 if completing this irq brought us back to base (no active irqs) | ||
97 | + * 0 if there is still an irq active after this one was completed | ||
98 | + * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
99 | + */ | ||
100 | +int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
101 | +/** | ||
102 | + * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
103 | + * @s: the NVIC | ||
104 | + * @irq: the exception number to mark pending | ||
105 | + * @secure: false for non-banked exceptions or for the nonsecure | ||
106 | + * version of a banked exception, true for the secure version of a banked | ||
107 | + * exception. | ||
108 | + * | ||
109 | + * Return whether an exception is "ready", i.e. whether the exception is | ||
110 | + * enabled and is configured at a priority which would allow it to | ||
111 | + * interrupt the current execution priority. This controls whether the | ||
112 | + * RDY bit for it in the FPCCR is set. | ||
113 | + */ | ||
114 | +bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
115 | +/** | ||
116 | + * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
117 | + * @s: the NVIC | ||
118 | + * | ||
119 | + * Returns: the raw execution priority as defined by the v8M architecture. | ||
120 | + * This is the execution priority minus the effects of AIRCR.PRIS, | ||
121 | + * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
122 | + * (v8M ARM ARM I_PKLD.) | ||
123 | + */ | ||
124 | +int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
125 | +/** | ||
126 | + * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
127 | + * priority is negative for the specified security state. | ||
128 | + * @s: the NVIC | ||
129 | + * @secure: the security state to test | ||
130 | + * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
131 | + */ | ||
132 | +#ifndef CONFIG_USER_ONLY | ||
133 | +bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
134 | +#else | ||
135 | +static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
136 | +{ | ||
137 | + return false; | ||
138 | +} | ||
139 | +#endif | ||
140 | +#ifndef CONFIG_USER_ONLY | ||
141 | +bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
142 | +#else | ||
143 | +static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
144 | +{ | ||
145 | + return true; | ||
146 | +} | ||
147 | +#endif | ||
148 | + | ||
149 | #endif | ||
150 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
151 | index XXXXXXX..XXXXXXX 100644 | ||
152 | --- a/target/arm/cpu.h | ||
153 | +++ b/target/arm/cpu.h | ||
154 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void); | ||
155 | uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
156 | uint32_t cur_el, bool secure); | ||
157 | |||
158 | -/* Interface between CPU and Interrupt controller. */ | ||
159 | -#ifndef CONFIG_USER_ONLY | ||
160 | -bool armv7m_nvic_can_take_pending_exception(NVICState *s); | ||
161 | -#else | ||
162 | -static inline bool armv7m_nvic_can_take_pending_exception(NVICState *s) | ||
163 | -{ | ||
164 | - return true; | ||
165 | -} | ||
166 | -#endif | ||
167 | -/** | ||
168 | - * armv7m_nvic_set_pending: mark the specified exception as pending | ||
169 | - * @s: the NVIC | ||
170 | - * @irq: the exception number to mark pending | ||
171 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
172 | - * version of a banked exception, true for the secure version of a banked | ||
173 | - * exception. | ||
174 | - * | ||
175 | - * Marks the specified exception as pending. Note that we will assert() | ||
176 | - * if @secure is true and @irq does not specify one of the fixed set | ||
177 | - * of architecturally banked exceptions. | ||
178 | - */ | ||
179 | -void armv7m_nvic_set_pending(NVICState *s, int irq, bool secure); | ||
180 | -/** | ||
181 | - * armv7m_nvic_set_pending_derived: mark this derived exception as pending | ||
182 | - * @s: the NVIC | ||
183 | - * @irq: the exception number to mark pending | ||
184 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
185 | - * version of a banked exception, true for the secure version of a banked | ||
186 | - * exception. | ||
187 | - * | ||
188 | - * Similar to armv7m_nvic_set_pending(), but specifically for derived | ||
189 | - * exceptions (exceptions generated in the course of trying to take | ||
190 | - * a different exception). | ||
191 | - */ | ||
192 | -void armv7m_nvic_set_pending_derived(NVICState *s, int irq, bool secure); | ||
193 | -/** | ||
194 | - * armv7m_nvic_set_pending_lazyfp: mark this lazy FP exception as pending | ||
195 | - * @s: the NVIC | ||
196 | - * @irq: the exception number to mark pending | ||
197 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
198 | - * version of a banked exception, true for the secure version of a banked | ||
199 | - * exception. | ||
200 | - * | ||
201 | - * Similar to armv7m_nvic_set_pending(), but specifically for exceptions | ||
202 | - * generated in the course of lazy stacking of FP registers. | ||
203 | - */ | ||
204 | -void armv7m_nvic_set_pending_lazyfp(NVICState *s, int irq, bool secure); | ||
205 | -/** | ||
206 | - * armv7m_nvic_get_pending_irq_info: return highest priority pending | ||
207 | - * exception, and whether it targets Secure state | ||
208 | - * @s: the NVIC | ||
209 | - * @pirq: set to pending exception number | ||
210 | - * @ptargets_secure: set to whether pending exception targets Secure | ||
211 | - * | ||
212 | - * This function writes the number of the highest priority pending | ||
213 | - * exception (the one which would be made active by | ||
214 | - * armv7m_nvic_acknowledge_irq()) to @pirq, and sets @ptargets_secure | ||
215 | - * to true if the current highest priority pending exception should | ||
216 | - * be taken to Secure state, false for NS. | ||
217 | - */ | ||
218 | -void armv7m_nvic_get_pending_irq_info(NVICState *s, int *pirq, | ||
219 | - bool *ptargets_secure); | ||
220 | -/** | ||
221 | - * armv7m_nvic_acknowledge_irq: make highest priority pending exception active | ||
222 | - * @s: the NVIC | ||
223 | - * | ||
224 | - * Move the current highest priority pending exception from the pending | ||
225 | - * state to the active state, and update v7m.exception to indicate that | ||
226 | - * it is the exception currently being handled. | ||
227 | - */ | ||
228 | -void armv7m_nvic_acknowledge_irq(NVICState *s); | ||
229 | -/** | ||
230 | - * armv7m_nvic_complete_irq: complete specified interrupt or exception | ||
231 | - * @s: the NVIC | ||
232 | - * @irq: the exception number to complete | ||
233 | - * @secure: true if this exception was secure | ||
234 | - * | ||
235 | - * Returns: -1 if the irq was not active | ||
236 | - * 1 if completing this irq brought us back to base (no active irqs) | ||
237 | - * 0 if there is still an irq active after this one was completed | ||
238 | - * (Ignoring -1, this is the same as the RETTOBASE value before completion.) | ||
239 | - */ | ||
240 | -int armv7m_nvic_complete_irq(NVICState *s, int irq, bool secure); | ||
241 | -/** | ||
242 | - * armv7m_nvic_get_ready_status(void *opaque, int irq, bool secure) | ||
243 | - * @s: the NVIC | ||
244 | - * @irq: the exception number to mark pending | ||
245 | - * @secure: false for non-banked exceptions or for the nonsecure | ||
246 | - * version of a banked exception, true for the secure version of a banked | ||
247 | - * exception. | ||
248 | - * | ||
249 | - * Return whether an exception is "ready", i.e. whether the exception is | ||
250 | - * enabled and is configured at a priority which would allow it to | ||
251 | - * interrupt the current execution priority. This controls whether the | ||
252 | - * RDY bit for it in the FPCCR is set. | ||
253 | - */ | ||
254 | -bool armv7m_nvic_get_ready_status(NVICState *s, int irq, bool secure); | ||
255 | -/** | ||
256 | - * armv7m_nvic_raw_execution_priority: return the raw execution priority | ||
257 | - * @s: the NVIC | ||
258 | - * | ||
259 | - * Returns: the raw execution priority as defined by the v8M architecture. | ||
260 | - * This is the execution priority minus the effects of AIRCR.PRIS, | ||
261 | - * and minus any PRIMASK/FAULTMASK/BASEPRI priority boosting. | ||
262 | - * (v8M ARM ARM I_PKLD.) | ||
263 | - */ | ||
264 | -int armv7m_nvic_raw_execution_priority(NVICState *s); | ||
265 | -/** | ||
266 | - * armv7m_nvic_neg_prio_requested: return true if the requested execution | ||
267 | - * priority is negative for the specified security state. | ||
268 | - * @s: the NVIC | ||
269 | - * @secure: the security state to test | ||
270 | - * This corresponds to the pseudocode IsReqExecPriNeg(). | ||
271 | - */ | ||
272 | -#ifndef CONFIG_USER_ONLY | ||
273 | -bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure); | ||
274 | -#else | ||
275 | -static inline bool armv7m_nvic_neg_prio_requested(NVICState *s, bool secure) | ||
276 | -{ | ||
277 | - return false; | ||
278 | -} | ||
279 | -#endif | ||
280 | - | ||
281 | /* Interface for defining coprocessor registers. | ||
282 | * Registers are defined in tables of arm_cp_reginfo structs | ||
283 | * which are passed to define_arm_cp_regs(). | ||
284 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/target/arm/cpu.c | ||
287 | +++ b/target/arm/cpu.c | ||
288 | @@ -XXX,XX +XXX,XX @@ | ||
289 | #if !defined(CONFIG_USER_ONLY) | ||
290 | #include "hw/loader.h" | ||
291 | #include "hw/boards.h" | ||
292 | +#ifdef CONFIG_TCG | ||
293 | #include "hw/intc/armv7m_nvic.h" | ||
294 | -#endif | ||
295 | +#endif /* CONFIG_TCG */ | ||
296 | +#endif /* !CONFIG_USER_ONLY */ | ||
297 | #include "sysemu/tcg.h" | ||
298 | #include "sysemu/qtest.h" | ||
299 | #include "sysemu/hw_accel.h" | ||
300 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
301 | index XXXXXXX..XXXXXXX 100644 | ||
302 | --- a/target/arm/cpu_tcg.c | ||
303 | +++ b/target/arm/cpu_tcg.c | ||
304 | @@ -XXX,XX +XXX,XX @@ | ||
305 | #include "hw/boards.h" | ||
306 | #endif | ||
307 | #include "cpregs.h" | ||
308 | +#if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) | ||
309 | +#include "hw/intc/armv7m_nvic.h" | ||
310 | +#endif | ||
311 | |||
312 | |||
313 | /* Share AArch32 -cpu max features with AArch64. */ | ||
314 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
315 | index XXXXXXX..XXXXXXX 100644 | ||
316 | --- a/target/arm/m_helper.c | ||
317 | +++ b/target/arm/m_helper.c | ||
318 | @@ -XXX,XX +XXX,XX @@ | ||
319 | #include "exec/cpu_ldst.h" | ||
320 | #include "semihosting/common-semi.h" | ||
321 | #endif | ||
322 | +#if !defined(CONFIG_USER_ONLY) | ||
323 | +#include "hw/intc/armv7m_nvic.h" | ||
324 | +#endif | ||
325 | |||
326 | static void v7m_msr_xpsr(CPUARMState *env, uint32_t mask, | ||
327 | uint32_t reg, uint32_t val) | ||
116 | -- | 328 | -- |
117 | 2.34.1 | 329 | 2.34.1 |
118 | 330 | ||
119 | 331 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE | 3 | The two TCG tests for GICv2 and GICv3 are very heavy weight distros |
4 | macro in "hw/arm/bcm2836.h": | 4 | that take a long time to boot up, especially for an --enable-debug |
5 | 5 | build. The total code coverage they give is: | |
6 | 20 #define TYPE_BCM283X "bcm283x" | 6 | |
7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) | 7 | Overall coverage rate: |
8 | 8 | lines......: 11.2% (59584 of 530123 lines) | |
9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when | 9 | functions..: 15.0% (7436 of 49443 functions) |
10 | possible") missed them because they are declared in a different | 10 | branches...: 6.3% (19273 of 303933 branches) |
11 | file unit. Remove them. | 11 | |
12 | 12 | We already get pretty close to that with the machine_aarch64_virt | |
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 13 | tests which only does one full boot (~120s vs ~600s) of alpine. We |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | expand the kernel+initrd boot (~8s) to test both GICs and also add an |
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | 15 | RNG device and a block device to generate a few IRQs and exercise the |
16 | storage layer. With that we get to a coverage of: | ||
17 | |||
18 | Overall coverage rate: | ||
19 | lines......: 11.0% (58121 of 530123 lines) | ||
20 | functions..: 14.9% (7343 of 49443 functions) | ||
21 | branches...: 6.0% (18269 of 303933 branches) | ||
22 | |||
23 | which I feel is close enough given the massive time saving. If we want | ||
24 | to target any more sub-systems we can use lighter weight more directed | ||
25 | tests. | ||
26 | |||
27 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
28 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | ||
29 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
30 | Message-id: 20230203181632.2919715-1-alex.bennee@linaro.org | ||
31 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 33 | --- |
18 | hw/arm/bcm2836.c | 9 ++------- | 34 | tests/avocado/boot_linux.py | 48 ++++---------------- |
19 | 1 file changed, 2 insertions(+), 7 deletions(-) | 35 | tests/avocado/machine_aarch64_virt.py | 63 ++++++++++++++++++++++++--- |
20 | 36 | 2 files changed, 65 insertions(+), 46 deletions(-) | |
21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c | 37 | |
38 | diff --git a/tests/avocado/boot_linux.py b/tests/avocado/boot_linux.py | ||
22 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/bcm2836.c | 40 | --- a/tests/avocado/boot_linux.py |
24 | +++ b/hw/arm/bcm2836.c | 41 | +++ b/tests/avocado/boot_linux.py |
42 | @@ -XXX,XX +XXX,XX @@ def test_pc_q35_kvm(self): | ||
43 | self.launch_and_wait(set_up_ssh_connection=False) | ||
44 | |||
45 | |||
46 | -# For Aarch64 we only boot KVM tests in CI as the TCG tests are very | ||
47 | -# heavyweight. There are lighter weight distros which we use in the | ||
48 | -# machine_aarch64_virt.py tests. | ||
49 | +# For Aarch64 we only boot KVM tests in CI as booting the current | ||
50 | +# Fedora OS in TCG tests is very heavyweight. There are lighter weight | ||
51 | +# distros which we use in the machine_aarch64_virt.py tests. | ||
52 | class BootLinuxAarch64(LinuxTest): | ||
53 | """ | ||
54 | :avocado: tags=arch:aarch64 | ||
55 | :avocado: tags=machine:virt | ||
56 | - :avocado: tags=machine:gic-version=2 | ||
57 | """ | ||
58 | timeout = 720 | ||
59 | |||
60 | - def add_common_args(self): | ||
61 | - self.vm.add_args('-bios', | ||
62 | - os.path.join(BUILD_DIR, 'pc-bios', | ||
63 | - 'edk2-aarch64-code.fd')) | ||
64 | - self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | ||
65 | - self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom') | ||
66 | - | ||
67 | - @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab') | ||
68 | - def test_fedora_cloud_tcg_gicv2(self): | ||
69 | - """ | ||
70 | - :avocado: tags=accel:tcg | ||
71 | - :avocado: tags=cpu:max | ||
72 | - :avocado: tags=device:gicv2 | ||
73 | - """ | ||
74 | - self.require_accelerator("tcg") | ||
75 | - self.vm.add_args("-accel", "tcg") | ||
76 | - self.vm.add_args("-cpu", "max,lpa2=off") | ||
77 | - self.vm.add_args("-machine", "virt,gic-version=2") | ||
78 | - self.add_common_args() | ||
79 | - self.launch_and_wait(set_up_ssh_connection=False) | ||
80 | - | ||
81 | - @skipIf(os.getenv('GITLAB_CI'), 'Running on GitLab') | ||
82 | - def test_fedora_cloud_tcg_gicv3(self): | ||
83 | - """ | ||
84 | - :avocado: tags=accel:tcg | ||
85 | - :avocado: tags=cpu:max | ||
86 | - :avocado: tags=device:gicv3 | ||
87 | - """ | ||
88 | - self.require_accelerator("tcg") | ||
89 | - self.vm.add_args("-accel", "tcg") | ||
90 | - self.vm.add_args("-cpu", "max,lpa2=off") | ||
91 | - self.vm.add_args("-machine", "virt,gic-version=3") | ||
92 | - self.add_common_args() | ||
93 | - self.launch_and_wait(set_up_ssh_connection=False) | ||
94 | - | ||
95 | def test_virt_kvm(self): | ||
96 | """ | ||
97 | :avocado: tags=accel:kvm | ||
98 | @@ -XXX,XX +XXX,XX @@ def test_virt_kvm(self): | ||
99 | self.require_accelerator("kvm") | ||
100 | self.vm.add_args("-accel", "kvm") | ||
101 | self.vm.add_args("-machine", "virt,gic-version=host") | ||
102 | - self.add_common_args() | ||
103 | + self.vm.add_args('-bios', | ||
104 | + os.path.join(BUILD_DIR, 'pc-bios', | ||
105 | + 'edk2-aarch64-code.fd')) | ||
106 | + self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | ||
107 | + self.vm.add_args('-object', 'rng-random,id=rng0,filename=/dev/urandom') | ||
108 | self.launch_and_wait(set_up_ssh_connection=False) | ||
109 | |||
110 | |||
111 | diff --git a/tests/avocado/machine_aarch64_virt.py b/tests/avocado/machine_aarch64_virt.py | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/tests/avocado/machine_aarch64_virt.py | ||
114 | +++ b/tests/avocado/machine_aarch64_virt.py | ||
25 | @@ -XXX,XX +XXX,XX @@ | 115 | @@ -XXX,XX +XXX,XX @@ |
26 | #include "hw/arm/raspi_platform.h" | 116 | |
27 | #include "hw/sysbus.h" | 117 | import time |
28 | 118 | import os | |
29 | -typedef struct BCM283XClass { | 119 | +import logging |
30 | +struct BCM283XClass { | 120 | |
31 | /*< private >*/ | 121 | from avocado_qemu import QemuSystemTest |
32 | DeviceClass parent_class; | 122 | from avocado_qemu import wait_for_console_pattern |
33 | /*< public >*/ | 123 | from avocado_qemu import exec_command |
34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { | 124 | from avocado_qemu import BUILD_DIR |
35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | 125 | +from avocado.utils import process |
36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | 126 | +from avocado.utils.path import find_command |
37 | int clusterid; | 127 | |
38 | -} BCM283XClass; | 128 | class Aarch64VirtMachine(QemuSystemTest): |
39 | - | 129 | KERNEL_COMMON_COMMAND_LINE = 'printk.time=0 ' |
40 | -#define BCM283X_CLASS(klass) \ | 130 | @@ -XXX,XX +XXX,XX @@ def test_alpine_virt_tcg_gic_max(self): |
41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | 131 | self.wait_for_console_pattern('Welcome to Alpine Linux 3.16') |
42 | -#define BCM283X_GET_CLASS(obj) \ | 132 | |
43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | 133 | |
44 | +}; | 134 | - def test_aarch64_virt(self): |
45 | 135 | + def common_aarch64_virt(self, machine): | |
46 | static Property bcm2836_enabled_cores_property = | 136 | """ |
47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); | 137 | - :avocado: tags=arch:aarch64 |
138 | - :avocado: tags=machine:virt | ||
139 | - :avocado: tags=accel:tcg | ||
140 | - :avocado: tags=cpu:max | ||
141 | + Common code to launch basic virt machine with kernel+initrd | ||
142 | + and a scratch disk. | ||
143 | """ | ||
144 | + logger = logging.getLogger('aarch64_virt') | ||
145 | + | ||
146 | kernel_url = ('https://fileserver.linaro.org/s/' | ||
147 | 'z6B2ARM7DQT3HWN/download') | ||
148 | - | ||
149 | kernel_hash = 'ed11daab50c151dde0e1e9c9cb8b2d9bd3215347' | ||
150 | kernel_path = self.fetch_asset(kernel_url, asset_hash=kernel_hash) | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ def test_aarch64_virt(self): | ||
153 | 'console=ttyAMA0') | ||
154 | self.require_accelerator("tcg") | ||
155 | self.vm.add_args('-cpu', 'max,pauth-impdef=on', | ||
156 | + '-machine', machine, | ||
157 | '-accel', 'tcg', | ||
158 | '-kernel', kernel_path, | ||
159 | '-append', kernel_command_line) | ||
160 | + | ||
161 | + # A RNG offers an easy way to generate a few IRQs | ||
162 | + self.vm.add_args('-device', 'virtio-rng-pci,rng=rng0') | ||
163 | + self.vm.add_args('-object', | ||
164 | + 'rng-random,id=rng0,filename=/dev/urandom') | ||
165 | + | ||
166 | + # Also add a scratch block device | ||
167 | + logger.info('creating scratch qcow2 image') | ||
168 | + image_path = os.path.join(self.workdir, 'scratch.qcow2') | ||
169 | + qemu_img = os.path.join(BUILD_DIR, 'qemu-img') | ||
170 | + if not os.path.exists(qemu_img): | ||
171 | + qemu_img = find_command('qemu-img', False) | ||
172 | + if qemu_img is False: | ||
173 | + self.cancel('Could not find "qemu-img", which is required to ' | ||
174 | + 'create the temporary qcow2 image') | ||
175 | + cmd = '%s create -f qcow2 %s 8M' % (qemu_img, image_path) | ||
176 | + process.run(cmd) | ||
177 | + | ||
178 | + # Add the device | ||
179 | + self.vm.add_args('-blockdev', | ||
180 | + f"driver=qcow2,file.driver=file,file.filename={image_path},node-name=scratch") | ||
181 | + self.vm.add_args('-device', | ||
182 | + 'virtio-blk-device,drive=scratch') | ||
183 | + | ||
184 | self.vm.launch() | ||
185 | self.wait_for_console_pattern('Welcome to Buildroot') | ||
186 | time.sleep(0.1) | ||
187 | exec_command(self, 'root') | ||
188 | time.sleep(0.1) | ||
189 | + exec_command(self, 'dd if=/dev/hwrng of=/dev/vda bs=512 count=4') | ||
190 | + time.sleep(0.1) | ||
191 | + exec_command(self, 'md5sum /dev/vda') | ||
192 | + time.sleep(0.1) | ||
193 | + exec_command(self, 'cat /proc/interrupts') | ||
194 | + time.sleep(0.1) | ||
195 | exec_command(self, 'cat /proc/self/maps') | ||
196 | time.sleep(0.1) | ||
197 | + | ||
198 | + def test_aarch64_virt_gicv3(self): | ||
199 | + """ | ||
200 | + :avocado: tags=arch:aarch64 | ||
201 | + :avocado: tags=machine:virt | ||
202 | + :avocado: tags=accel:tcg | ||
203 | + :avocado: tags=cpu:max | ||
204 | + """ | ||
205 | + self.common_aarch64_virt("virt,gic_version=3") | ||
206 | + | ||
207 | + def test_aarch64_virt_gicv2(self): | ||
208 | + """ | ||
209 | + :avocado: tags=arch:aarch64 | ||
210 | + :avocado: tags=machine:virt | ||
211 | + :avocado: tags=accel:tcg | ||
212 | + :avocado: tags=cpu:max | ||
213 | + """ | ||
214 | + self.common_aarch64_virt("virt,gic-version=2") | ||
48 | -- | 215 | -- |
49 | 2.34.1 | 216 | 2.34.1 |
50 | 217 | ||
51 | 218 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Mostafa Saleh <smostafa@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch implements Allwinner TWI/I2C controller emulation. Only | 3 | GBPA register can be used to globally abort all |
4 | master-mode functionality is implemented. | 4 | transactions. |
5 | 5 | ||
6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is | 6 | It is described in the SMMU manual in "6.3.14 SMMU_GBPA". |
7 | first part enabling the TWI/I2C bus operation. | 7 | ABORT reset value is IMPLEMENTATION DEFINED, it is chosen to |
8 | be zero(Do not abort incoming transactions). | ||
8 | 9 | ||
9 | Since both Allwinner A10 and H3 use the same module, it is added for | 10 | Other fields have default values of Use Incoming. |
10 | both boards. | ||
11 | 11 | ||
12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate | 12 | If UPDATE is not set, the write is ignored. This is the only permitted |
13 | I2C availability. | 13 | behavior in SMMUv3.2 and later.(6.3.14.1 Update procedure) |
14 | 14 | ||
15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 15 | As this patch adds a new state to the SMMU (GBPA), it is added |
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 16 | in a new subsection for forward migration compatibility. |
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | 17 | GBPA is only migrated if its value is different from the reset value. |
18 | It does this to be backward migration compatible if SW didn't write | ||
19 | the register. | ||
20 | |||
21 | Signed-off-by: Mostafa Saleh <smostafa@google.com> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Message-id: 20230214094009.2445653-1-smostafa@google.com | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 27 | --- |
20 | docs/system/arm/cubieboard.rst | 1 + | 28 | hw/arm/smmuv3-internal.h | 7 +++++++ |
21 | docs/system/arm/orangepi.rst | 1 + | 29 | include/hw/arm/smmuv3.h | 1 + |
22 | include/hw/arm/allwinner-a10.h | 2 + | 30 | hw/arm/smmuv3.c | 43 +++++++++++++++++++++++++++++++++++++++- |
23 | include/hw/arm/allwinner-h3.h | 3 + | 31 | 3 files changed, 50 insertions(+), 1 deletion(-) |
24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
25 | hw/arm/allwinner-a10.c | 8 + | ||
26 | hw/arm/allwinner-h3.c | 11 +- | ||
27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ | ||
28 | hw/arm/Kconfig | 2 + | ||
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
35 | 32 | ||
36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst | 33 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
37 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/docs/system/arm/cubieboard.rst | 35 | --- a/hw/arm/smmuv3-internal.h |
39 | +++ b/docs/system/arm/cubieboard.rst | 36 | +++ b/hw/arm/smmuv3-internal.h |
40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: | 37 | @@ -XXX,XX +XXX,XX @@ REG32(CR0ACK, 0x24) |
41 | - SDHCI | 38 | REG32(CR1, 0x28) |
42 | - USB controller | 39 | REG32(CR2, 0x2c) |
43 | - SATA controller | 40 | REG32(STATUSR, 0x40) |
44 | +- TWI (I2C) controller | 41 | +REG32(GBPA, 0x44) |
45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | 42 | + FIELD(GBPA, ABORT, 20, 1) |
43 | + FIELD(GBPA, UPDATE, 31, 1) | ||
44 | + | ||
45 | +/* Use incoming. */ | ||
46 | +#define SMMU_GBPA_RESET_VAL 0x1000 | ||
47 | + | ||
48 | REG32(IRQ_CTRL, 0x50) | ||
49 | FIELD(IRQ_CTRL, GERROR_IRQEN, 0, 1) | ||
50 | FIELD(IRQ_CTRL, PRI_IRQEN, 1, 1) | ||
51 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h | ||
46 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/docs/system/arm/orangepi.rst | 53 | --- a/include/hw/arm/smmuv3.h |
48 | +++ b/docs/system/arm/orangepi.rst | 54 | +++ b/include/hw/arm/smmuv3.h |
49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: | 55 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3State { |
50 | * Clock Control Unit | 56 | uint32_t cr[3]; |
51 | * System Control module | 57 | uint32_t cr0ack; |
52 | * Security Identifier device | 58 | uint32_t statusr; |
53 | + * TWI (I2C) | 59 | + uint32_t gbpa; |
54 | 60 | uint32_t irq_ctrl; | |
55 | Limitations | 61 | uint32_t gerror; |
56 | """"""""""" | 62 | uint32_t gerrorn; |
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 63 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
58 | index XXXXXXX..XXXXXXX 100644 | 64 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/include/hw/arm/allwinner-a10.h | 65 | --- a/hw/arm/smmuv3.c |
60 | +++ b/include/hw/arm/allwinner-a10.h | 66 | +++ b/hw/arm/smmuv3.c |
61 | @@ -XXX,XX +XXX,XX @@ | 67 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) |
62 | #include "hw/rtc/allwinner-rtc.h" | 68 | s->gerror = 0; |
63 | #include "hw/misc/allwinner-a10-ccm.h" | 69 | s->gerrorn = 0; |
64 | #include "hw/misc/allwinner-a10-dramc.h" | 70 | s->statusr = 0; |
65 | +#include "hw/i2c/allwinner-i2c.h" | 71 | + s->gbpa = SMMU_GBPA_RESET_VAL; |
66 | 72 | } | |
67 | #include "target/arm/cpu.h" | 73 | |
68 | #include "qom/object.h" | 74 | static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf, |
69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | 75 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
70 | AwEmacState emac; | 76 | qemu_mutex_lock(&s->mutex); |
71 | AllwinnerAHCIState sata; | 77 | |
72 | AwSdHostState mmc0; | 78 | if (!smmu_enabled(s)) { |
73 | + AWI2CState i2c0; | 79 | - status = SMMU_TRANS_DISABLE; |
74 | AwRtcState rtc; | 80 | + if (FIELD_EX32(s->gbpa, GBPA, ABORT)) { |
75 | MemoryRegion sram_a; | 81 | + status = SMMU_TRANS_ABORT; |
76 | EHCISysBusState ehci[AW_A10_NUM_USB]; | 82 | + } else { |
77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 83 | + status = SMMU_TRANS_DISABLE; |
78 | index XXXXXXX..XXXXXXX 100644 | 84 | + } |
79 | --- a/include/hw/arm/allwinner-h3.h | 85 | goto epilogue; |
80 | +++ b/include/hw/arm/allwinner-h3.h | 86 | } |
81 | @@ -XXX,XX +XXX,XX @@ | 87 | |
82 | #include "hw/sd/allwinner-sdhost.h" | 88 | @@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset, |
83 | #include "hw/net/allwinner-sun8i-emac.h" | 89 | case A_GERROR_IRQ_CFG2: |
84 | #include "hw/rtc/allwinner-rtc.h" | 90 | s->gerror_irq_cfg2 = data; |
85 | +#include "hw/i2c/allwinner-i2c.h" | 91 | return MEMTX_OK; |
86 | #include "target/arm/cpu.h" | 92 | + case A_GBPA: |
87 | #include "sysemu/block-backend.h" | 93 | + /* |
88 | 94 | + * If UPDATE is not set, the write is ignored. This is the only | |
89 | @@ -XXX,XX +XXX,XX @@ enum { | 95 | + * permitted behavior in SMMUv3.2 and later. |
90 | AW_H3_DEV_UART2, | 96 | + */ |
91 | AW_H3_DEV_UART3, | 97 | + if (data & R_GBPA_UPDATE_MASK) { |
92 | AW_H3_DEV_EMAC, | 98 | + /* Ignore update bit as write is synchronous. */ |
93 | + AW_H3_DEV_TWI0, | 99 | + s->gbpa = data & ~R_GBPA_UPDATE_MASK; |
94 | AW_H3_DEV_DRAMCOM, | 100 | + } |
95 | AW_H3_DEV_DRAMCTL, | 101 | + return MEMTX_OK; |
96 | AW_H3_DEV_DRAMPHY, | 102 | case A_STRTAB_BASE: /* 64b */ |
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | 103 | s->strtab_base = deposit64(s->strtab_base, 0, 32, data); |
98 | AwH3SysCtrlState sysctrl; | 104 | return MEMTX_OK; |
99 | AwSidState sid; | 105 | @@ -XXX,XX +XXX,XX @@ static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset, |
100 | AwSdHostState mmc0; | 106 | case A_STATUSR: |
101 | + AWI2CState i2c0; | 107 | *data = s->statusr; |
102 | AwSun8iEmacState emac; | 108 | return MEMTX_OK; |
103 | AwRtcState rtc; | 109 | + case A_GBPA: |
104 | GICState gic; | 110 | + *data = s->gbpa; |
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | 111 | + return MEMTX_OK; |
106 | new file mode 100644 | 112 | case A_IRQ_CTRL: |
107 | index XXXXXXX..XXXXXXX | 113 | case A_IRQ_CTRL_ACK: |
108 | --- /dev/null | 114 | *data = s->irq_ctrl; |
109 | +++ b/include/hw/i2c/allwinner-i2c.h | 115 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3_queue = { |
110 | @@ -XXX,XX +XXX,XX @@ | 116 | }, |
111 | +/* | 117 | }; |
112 | + * Allwinner I2C Bus Serial Interface registers definition | 118 | |
113 | + * | 119 | +static bool smmuv3_gbpa_needed(void *opaque) |
114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> | 120 | +{ |
115 | + * | 121 | + SMMUv3State *s = opaque; |
116 | + * This file is derived from IMX I2C controller, | ||
117 | + * by Jean-Christophe DUBOIS . | ||
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
132 | + */ | ||
133 | + | 122 | + |
134 | +#ifndef ALLWINNER_I2C_H | 123 | + /* Only migrate GBPA if it has different reset value. */ |
135 | +#define ALLWINNER_I2C_H | 124 | + return s->gbpa != SMMU_GBPA_RESET_VAL; |
136 | + | ||
137 | +#include "hw/sysbus.h" | ||
138 | +#include "qom/object.h" | ||
139 | + | ||
140 | +#define TYPE_AW_I2C "allwinner.i2c" | ||
141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) | ||
142 | + | ||
143 | +#define AW_I2C_MEM_SIZE 0x24 | ||
144 | + | ||
145 | +struct AWI2CState { | ||
146 | + /*< private >*/ | ||
147 | + SysBusDevice parent_obj; | ||
148 | + | ||
149 | + /*< public >*/ | ||
150 | + MemoryRegion iomem; | ||
151 | + I2CBus *bus; | ||
152 | + qemu_irq irq; | ||
153 | + | ||
154 | + uint8_t addr; | ||
155 | + uint8_t xaddr; | ||
156 | + uint8_t data; | ||
157 | + uint8_t cntr; | ||
158 | + uint8_t stat; | ||
159 | + uint8_t ccr; | ||
160 | + uint8_t srst; | ||
161 | + uint8_t efr; | ||
162 | + uint8_t lcr; | ||
163 | +}; | ||
164 | + | ||
165 | +#endif /* ALLWINNER_I2C_H */ | ||
166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/arm/allwinner-a10.c | ||
169 | +++ b/hw/arm/allwinner-a10.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
172 | #define AW_A10_SATA_BASE 0x01c18000 | ||
173 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 | ||
175 | |||
176 | static void aw_a10_init(Object *obj) | ||
177 | { | ||
178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
179 | |||
180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
181 | |||
182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | ||
183 | + | ||
184 | if (machine_usb(current_machine)) { | ||
185 | int i; | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
196 | } | ||
197 | |||
198 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/arm/allwinner-h3.c | ||
202 | +++ b/hw/arm/allwinner-h3.c | ||
203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
204 | [AW_H3_DEV_UART1] = 0x01c28400, | ||
205 | [AW_H3_DEV_UART2] = 0x01c28800, | ||
206 | [AW_H3_DEV_UART3] = 0x01c28c00, | ||
207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, | ||
208 | [AW_H3_DEV_EMAC] = 0x01c30000, | ||
209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | ||
210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | ||
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
212 | { "uart1", 0x01c28400, 1 * KiB }, | ||
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | ||
234 | |||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | ||
239 | |||
240 | + /* I2C */ | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
245 | + | ||
246 | /* Unimplemented devices */ | ||
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
248 | create_unimplemented_device(unimplemented[i].device_name, | ||
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
250 | new file mode 100644 | ||
251 | index XXXXXXX..XXXXXXX | ||
252 | --- /dev/null | ||
253 | +++ b/hw/i2c/allwinner-i2c.c | ||
254 | @@ -XXX,XX +XXX,XX @@ | ||
255 | +/* | ||
256 | + * Allwinner I2C Bus Serial Interface Emulation | ||
257 | + * | ||
258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
259 | + * | ||
260 | + * This file is derived from IMX I2C controller, | ||
261 | + * by Jean-Christophe DUBOIS . | ||
262 | + * | ||
263 | + * This program is free software; you can redistribute it and/or modify it | ||
264 | + * under the terms of the GNU General Public License as published by the | ||
265 | + * Free Software Foundation; either version 2 of the License, or | ||
266 | + * (at your option) any later version. | ||
267 | + * | ||
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
271 | + * for more details. | ||
272 | + * | ||
273 | + * You should have received a copy of the GNU General Public License along | ||
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
275 | + * | ||
276 | + * SPDX-License-Identifier: MIT | ||
277 | + */ | ||
278 | + | ||
279 | +#include "qemu/osdep.h" | ||
280 | +#include "hw/i2c/allwinner-i2c.h" | ||
281 | +#include "hw/irq.h" | ||
282 | +#include "migration/vmstate.h" | ||
283 | +#include "hw/i2c/i2c.h" | ||
284 | +#include "qemu/log.h" | ||
285 | +#include "trace.h" | ||
286 | +#include "qemu/module.h" | ||
287 | + | ||
288 | +/* Allwinner I2C memory map */ | ||
289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ | ||
290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ | ||
291 | +#define TWI_DATA_REG 0x08 /* data register */ | ||
292 | +#define TWI_CNTR_REG 0x0c /* control register */ | ||
293 | +#define TWI_STAT_REG 0x10 /* status register */ | ||
294 | +#define TWI_CCR_REG 0x14 /* clock control register */ | ||
295 | +#define TWI_SRST_REG 0x18 /* software reset register */ | ||
296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ | ||
297 | +#define TWI_LCR_REG 0x20 /* line control register */ | ||
298 | + | ||
299 | +/* Used only in slave mode, do not set */ | ||
300 | +#define TWI_ADDR_RESET 0 | ||
301 | +#define TWI_XADDR_RESET 0 | ||
302 | + | ||
303 | +/* Data register */ | ||
304 | +#define TWI_DATA_MASK 0xFF | ||
305 | +#define TWI_DATA_RESET 0 | ||
306 | + | ||
307 | +/* Control register */ | ||
308 | +#define TWI_CNTR_INT_EN (1 << 7) | ||
309 | +#define TWI_CNTR_BUS_EN (1 << 6) | ||
310 | +#define TWI_CNTR_M_STA (1 << 5) | ||
311 | +#define TWI_CNTR_M_STP (1 << 4) | ||
312 | +#define TWI_CNTR_INT_FLAG (1 << 3) | ||
313 | +#define TWI_CNTR_A_ACK (1 << 2) | ||
314 | +#define TWI_CNTR_MASK 0xFC | ||
315 | +#define TWI_CNTR_RESET 0 | ||
316 | + | ||
317 | +/* Status register */ | ||
318 | +#define TWI_STAT_MASK 0xF8 | ||
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
409 | + } | ||
410 | +} | 125 | +} |
411 | + | 126 | + |
412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) | 127 | +static const VMStateDescription vmstate_gbpa = { |
413 | +{ | 128 | + .name = "smmuv3/gbpa", |
414 | + return s->srst & TWI_SRST_MASK; | ||
415 | +} | ||
416 | + | ||
417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) | ||
418 | +{ | ||
419 | + return s->cntr & TWI_CNTR_BUS_EN; | ||
420 | +} | ||
421 | + | ||
422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) | ||
423 | +{ | ||
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
433 | + } | ||
434 | + | ||
435 | + s->addr = TWI_ADDR_RESET; | ||
436 | + s->xaddr = TWI_XADDR_RESET; | ||
437 | + s->data = TWI_DATA_RESET; | ||
438 | + s->cntr = TWI_CNTR_RESET; | ||
439 | + s->stat = TWI_STAT_RESET; | ||
440 | + s->ccr = TWI_CCR_RESET; | ||
441 | + s->srst = TWI_SRST_RESET; | ||
442 | + s->efr = TWI_EFR_RESET; | ||
443 | + s->lcr = TWI_LCR_RESET; | ||
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
448 | + /* | ||
449 | + * Raise an interrupt if the device is not reset and it is configured | ||
450 | + * to generate some interrupts. | ||
451 | + */ | ||
452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { | ||
453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
454 | + s->cntr |= TWI_CNTR_INT_FLAG; | ||
455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { | ||
456 | + qemu_irq_raise(s->irq); | ||
457 | + } | ||
458 | + } | ||
459 | + } | ||
460 | +} | ||
461 | + | ||
462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, | ||
463 | + unsigned size) | ||
464 | +{ | ||
465 | + uint16_t value; | ||
466 | + AWI2CState *s = AW_I2C(opaque); | ||
467 | + | ||
468 | + switch (offset) { | ||
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
488 | + } | ||
489 | + value = s->data; | ||
490 | + break; | ||
491 | + case TWI_CNTR_REG: | ||
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
496 | + /* | ||
497 | + * If polling when reading then change state to indicate data | ||
498 | + * is available | ||
499 | + */ | ||
500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { | ||
501 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
507 | + } | ||
508 | + break; | ||
509 | + case TWI_CCR_REG: | ||
510 | + value = s->ccr; | ||
511 | + break; | ||
512 | + case TWI_SRST_REG: | ||
513 | + value = s->srst; | ||
514 | + break; | ||
515 | + case TWI_EFR_REG: | ||
516 | + value = s->efr; | ||
517 | + break; | ||
518 | + case TWI_LCR_REG: | ||
519 | + value = s->lcr; | ||
520 | + break; | ||
521 | + default: | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
524 | + value = 0; | ||
525 | + break; | ||
526 | + } | ||
527 | + | ||
528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); | ||
529 | + | ||
530 | + return (uint64_t)value; | ||
531 | +} | ||
532 | + | ||
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | ||
553 | + } | ||
554 | + | ||
555 | + s->data = value & TWI_DATA_MASK; | ||
556 | + | ||
557 | + switch (STAT_TO_STA(s->stat)) { | ||
558 | + case STAT_M_STA_TX: | ||
559 | + case STAT_M_RSTA_TX: | ||
560 | + /* Send address */ | ||
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | ||
562 | + extract32(s->data, 0, 1))) { | ||
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
588 | + } | ||
589 | + break; | ||
590 | + case TWI_CNTR_REG: | ||
591 | + if (!allwinner_i2c_is_reset(s)) { | ||
592 | + /* Do something only if not in software reset */ | ||
593 | + s->cntr = value & TWI_CNTR_MASK; | ||
594 | + | ||
595 | + /* Check if start condition should be sent */ | ||
596 | + if (s->cntr & TWI_CNTR_M_STA) { | ||
597 | + /* Update status */ | ||
598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { | ||
599 | + /* Send start condition */ | ||
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | ||
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
629 | + } | ||
630 | + break; | ||
631 | + case TWI_CCR_REG: | ||
632 | + s->ccr = value & TWI_CCR_MASK; | ||
633 | + break; | ||
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
650 | + break; | ||
651 | + } | ||
652 | +} | ||
653 | + | ||
654 | +static const MemoryRegionOps allwinner_i2c_ops = { | ||
655 | + .read = allwinner_i2c_read, | ||
656 | + .write = allwinner_i2c_write, | ||
657 | + .valid.min_access_size = 1, | ||
658 | + .valid.max_access_size = 4, | ||
659 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
660 | +}; | ||
661 | + | ||
662 | +static const VMStateDescription allwinner_i2c_vmstate = { | ||
663 | + .name = TYPE_AW_I2C, | ||
664 | + .version_id = 1, | 129 | + .version_id = 1, |
665 | + .minimum_version_id = 1, | 130 | + .minimum_version_id = 1, |
131 | + .needed = smmuv3_gbpa_needed, | ||
666 | + .fields = (VMStateField[]) { | 132 | + .fields = (VMStateField[]) { |
667 | + VMSTATE_UINT8(addr, AWI2CState), | 133 | + VMSTATE_UINT32(gbpa, SMMUv3State), |
668 | + VMSTATE_UINT8(xaddr, AWI2CState), | ||
669 | + VMSTATE_UINT8(data, AWI2CState), | ||
670 | + VMSTATE_UINT8(cntr, AWI2CState), | ||
671 | + VMSTATE_UINT8(ccr, AWI2CState), | ||
672 | + VMSTATE_UINT8(srst, AWI2CState), | ||
673 | + VMSTATE_UINT8(efr, AWI2CState), | ||
674 | + VMSTATE_UINT8(lcr, AWI2CState), | ||
675 | + VMSTATE_END_OF_LIST() | 134 | + VMSTATE_END_OF_LIST() |
676 | + } | 135 | + } |
677 | +}; | 136 | +}; |
678 | + | 137 | + |
679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) | 138 | static const VMStateDescription vmstate_smmuv3 = { |
680 | +{ | 139 | .name = "smmuv3", |
681 | + AWI2CState *s = AW_I2C(dev); | 140 | .version_id = 1, |
682 | + | 141 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_smmuv3 = { |
683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, | 142 | |
684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); | 143 | VMSTATE_END_OF_LIST(), |
685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | 144 | }, |
686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); | 145 | + .subsections = (const VMStateDescription * []) { |
687 | + s->bus = i2c_init_bus(dev, "i2c"); | 146 | + &vmstate_gbpa, |
688 | +} | 147 | + NULL |
689 | + | 148 | + } |
690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) | 149 | }; |
691 | +{ | 150 | |
692 | + DeviceClass *dc = DEVICE_CLASS(klass); | 151 | static void smmuv3_instance_init(Object *obj) |
693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
694 | + | ||
695 | + rc->phases.hold = allwinner_i2c_reset_hold; | ||
696 | + dc->vmsd = &allwinner_i2c_vmstate; | ||
697 | + dc->realize = allwinner_i2c_realize; | ||
698 | + dc->desc = "Allwinner I2C Controller"; | ||
699 | +} | ||
700 | + | ||
701 | +static const TypeInfo allwinner_i2c_type_info = { | ||
702 | + .name = TYPE_AW_I2C, | ||
703 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
704 | + .instance_size = sizeof(AWI2CState), | ||
705 | + .class_init = allwinner_i2c_class_init, | ||
706 | +}; | ||
707 | + | ||
708 | +static void allwinner_i2c_register_types(void) | ||
709 | +{ | ||
710 | + type_register_static(&allwinner_i2c_type_info); | ||
711 | +} | ||
712 | + | ||
713 | +type_init(allwinner_i2c_register_types) | ||
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
777 | -- | 152 | -- |
778 | 2.34.1 | 153 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Felipe Balbi <balbi@kernel.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Olimex makes a series of low-cost STM32 boards. This commit introduces | 3 | Since commit acc0b8b05a when running the ZynqMP ZCU102 board with |
4 | the minimum setup to support SMT32-H405. See [1] for details | 4 | a QEMU configured using --without-default-devices, we get: |
5 | 5 | ||
6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ | 6 | $ qemu-system-aarch64 -M xlnx-zcu102 |
7 | qemu-system-aarch64: missing object type 'usb_dwc3' | ||
8 | Abort trap: 6 | ||
7 | 9 | ||
8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | 10 | Fix by adding the missing Kconfig dependency. |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 11 | |
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 12 | Fixes: acc0b8b05a ("hw/arm/xlnx-zynqmp: Connect ZynqMP's USB controllers") |
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | 13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | Message-id: 20230216092327.2203-1-philmd@linaro.org | ||
15 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 17 | --- |
14 | docs/system/arm/stm32.rst | 1 + | 18 | hw/arm/Kconfig | 1 + |
15 | configs/devices/arm-softmmu/default.mak | 1 + | 19 | 1 file changed, 1 insertion(+) |
16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ | ||
17 | MAINTAINERS | 6 +++ | ||
18 | hw/arm/Kconfig | 4 ++ | ||
19 | hw/arm/meson.build | 1 + | ||
20 | 6 files changed, 82 insertions(+) | ||
21 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
22 | 20 | ||
23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/docs/system/arm/stm32.rst | ||
26 | +++ b/docs/system/arm/stm32.rst | ||
27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin | ||
28 | compatible with STM32F2 series. The following machines are based on this chip : | ||
29 | |||
30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller | ||
31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller | ||
32 | |||
33 | There are many other STM32 series that are currently not supported by QEMU. | ||
34 | |||
35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/configs/devices/arm-softmmu/default.mak | ||
38 | +++ b/configs/devices/arm-softmmu/default.mak | ||
39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y | ||
40 | CONFIG_ASPEED_SOC=y | ||
41 | CONFIG_NETDUINO2=y | ||
42 | CONFIG_NETDUINOPLUS2=y | ||
43 | +CONFIG_OLIMEX_STM32_H405=y | ||
44 | CONFIG_MPS2=y | ||
45 | CONFIG_RASPI=y | ||
46 | CONFIG_DIGIC=y | ||
47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
48 | new file mode 100644 | ||
49 | index XXXXXXX..XXXXXXX | ||
50 | --- /dev/null | ||
51 | +++ b/hw/arm/olimex-stm32-h405.c | ||
52 | @@ -XXX,XX +XXX,XX @@ | ||
53 | +/* | ||
54 | + * ST STM32VLDISCOVERY machine | ||
55 | + * Olimex STM32-H405 machine | ||
56 | + * | ||
57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> | ||
58 | + * | ||
59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
60 | + * of this software and associated documentation files (the "Software"), to deal | ||
61 | + * in the Software without restriction, including without limitation the rights | ||
62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
63 | + * copies of the Software, and to permit persons to whom the Software is | ||
64 | + * furnished to do so, subject to the following conditions: | ||
65 | + * | ||
66 | + * The above copyright notice and this permission notice shall be included in | ||
67 | + * all copies or substantial portions of the Software. | ||
68 | + * | ||
69 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
70 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
71 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
72 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
73 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
75 | + * THE SOFTWARE. | ||
76 | + */ | ||
77 | + | ||
78 | +#include "qemu/osdep.h" | ||
79 | +#include "qapi/error.h" | ||
80 | +#include "hw/boards.h" | ||
81 | +#include "hw/qdev-properties.h" | ||
82 | +#include "hw/qdev-clock.h" | ||
83 | +#include "qemu/error-report.h" | ||
84 | +#include "hw/arm/stm32f405_soc.h" | ||
85 | +#include "hw/arm/boot.h" | ||
86 | + | ||
87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ | ||
88 | + | ||
89 | +/* Main SYSCLK frequency in Hz (168MHz) */ | ||
90 | +#define SYSCLK_FRQ 168000000ULL | ||
91 | + | ||
92 | +static void olimex_stm32_h405_init(MachineState *machine) | ||
93 | +{ | ||
94 | + DeviceState *dev; | ||
95 | + Clock *sysclk; | ||
96 | + | ||
97 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
99 | + clock_set_hz(sysclk, SYSCLK_FRQ); | ||
100 | + | ||
101 | + dev = qdev_new(TYPE_STM32F405_SOC); | ||
102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); | ||
103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
105 | + | ||
106 | + armv7m_load_kernel(ARM_CPU(first_cpu), | ||
107 | + machine->kernel_filename, | ||
108 | + 0, FLASH_SIZE); | ||
109 | +} | ||
110 | + | ||
111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) | ||
112 | +{ | ||
113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; | ||
114 | + mc->init = olimex_stm32_h405_init; | ||
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
116 | + | ||
117 | + /* SRAM pre-allocated as part of the SoC instantiation */ | ||
118 | + mc->default_ram_size = 0; | ||
119 | +} | ||
120 | + | ||
121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) | ||
122 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/MAINTAINERS | ||
125 | +++ b/MAINTAINERS | ||
126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
127 | S: Maintained | ||
128 | F: hw/arm/netduinoplus2.c | ||
129 | |||
130 | +Olimex STM32 H405 | ||
131 | +M: Felipe Balbi <balbi@kernel.org> | ||
132 | +L: qemu-arm@nongnu.org | ||
133 | +S: Maintained | ||
134 | +F: hw/arm/olimex-stm32-h405.c | ||
135 | + | ||
136 | SmartFusion2 | ||
137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
138 | M: Peter Maydell <peter.maydell@linaro.org> | ||
139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 21 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
140 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
141 | --- a/hw/arm/Kconfig | 23 | --- a/hw/arm/Kconfig |
142 | +++ b/hw/arm/Kconfig | 24 | +++ b/hw/arm/Kconfig |
143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 | 25 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP_ARM |
26 | select XLNX_CSU_DMA | ||
27 | select XLNX_ZYNQMP | ||
28 | select XLNX_ZDMA | ||
29 | + select USB_DWC3 | ||
30 | |||
31 | config XLNX_VERSAL | ||
144 | bool | 32 | bool |
145 | select STM32F405_SOC | ||
146 | |||
147 | +config OLIMEX_STM32_H405 | ||
148 | + bool | ||
149 | + select STM32F405_SOC | ||
150 | + | ||
151 | config NSERIES | ||
152 | bool | ||
153 | select OMAP | ||
154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build | ||
155 | index XXXXXXX..XXXXXXX 100644 | ||
156 | --- a/hw/arm/meson.build | ||
157 | +++ b/hw/arm/meson.build | ||
158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) | ||
159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) | ||
160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) | ||
161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) | ||
162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) | ||
163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) | ||
164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) | ||
165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) | ||
166 | -- | 33 | -- |
167 | 2.34.1 | 34 | 2.34.1 |
168 | 35 | ||
169 | 36 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Cornelia Huck <cohuck@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 | 3 | Just use current_accel_name() directly. |
4 | flash, and the Verdex uses a Micron RC28F256P30TFA. | ||
5 | 4 | ||
6 | Correct the Verdex machine description (we model the 'Pro' board). | 5 | Signed-off-by: Cornelia Huck <cohuck@redhat.com> |
7 | 6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | |
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20230109115316.2235-6-philmd@linaro.org | ||
11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | hw/arm/gumstix.c | 6 ++++-- | 10 | hw/arm/virt.c | 6 +++--- |
15 | 1 file changed, 4 insertions(+), 2 deletions(-) | 11 | 1 file changed, 3 insertions(+), 3 deletions(-) |
16 | 12 | ||
17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | 13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/gumstix.c | 15 | --- a/hw/arm/virt.c |
20 | +++ b/hw/arm/gumstix.c | 16 | +++ b/hw/arm/virt.c |
21 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
22 | * Contributions after 2012-01-13 are licensed under the terms of the | 18 | if (vms->secure && (kvm_enabled() || hvf_enabled())) { |
23 | * GNU GPL, version 2 or (at your option) any later version. | 19 | error_report("mach-virt: %s does not support providing " |
24 | */ | 20 | "Security extensions (TrustZone) to the guest CPU", |
25 | - | 21 | - kvm_enabled() ? "KVM" : "HVF"); |
26 | + | 22 | + current_accel_name()); |
27 | /* | ||
28 | * Example usage: | ||
29 | * | ||
30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
31 | exit(1); | 23 | exit(1); |
32 | } | 24 | } |
33 | 25 | ||
34 | + /* Numonyx RC28F128J3F75 */ | 26 | if (vms->virt && (kvm_enabled() || hvf_enabled())) { |
35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | 27 | error_report("mach-virt: %s does not support providing " |
36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 28 | "Virtualization extensions to the guest CPU", |
37 | sector_len, 2, 0, 0, 0, 0, 0)) { | 29 | - kvm_enabled() ? "KVM" : "HVF"); |
38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | 30 | + current_accel_name()); |
39 | exit(1); | 31 | exit(1); |
40 | } | 32 | } |
41 | 33 | ||
42 | + /* Micron RC28F256P30TFA */ | 34 | if (vms->mte && (kvm_enabled() || hvf_enabled())) { |
43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | 35 | error_report("mach-virt: %s does not support providing " |
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 36 | "MTE to the guest CPU", |
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | 37 | - kvm_enabled() ? "KVM" : "HVF"); |
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | 38 | + current_accel_name()); |
47 | { | 39 | exit(1); |
48 | MachineClass *mc = MACHINE_CLASS(oc); | 40 | } |
49 | 41 | ||
50 | - mc->desc = "Gumstix Verdex (PXA270)"; | ||
51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; | ||
52 | mc->init = verdex_init; | ||
53 | mc->ignore_memory_transaction_failures = true; | ||
54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
55 | -- | 42 | -- |
56 | 2.34.1 | 43 | 2.34.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds minimal support for AXP-209 PMU. | 3 | Havard is no longer working on the Nuvoton systems for a while |
4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides | 4 | and won't be able to do any work on it in the future. So I'll |
5 | the chip ID register, reset values for two more registers used by A10 | 5 | take over maintaining the Nuvoton system from him. |
6 | U-Boot SPL are covered. | ||
7 | 6 | ||
8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 7 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com | 8 | Acked-by: Havard Skinnemoen <hskinnemoen@google.com> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> |
10 | Message-id: 20230208235433.3989937-2-wuhaotsh@google.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ | 13 | MAINTAINERS | 2 +- |
14 | MAINTAINERS | 2 + | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | hw/misc/Kconfig | 4 + | ||
16 | hw/misc/meson.build | 1 + | ||
17 | hw/misc/trace-events | 5 + | ||
18 | 5 files changed, 250 insertions(+) | ||
19 | create mode 100644 hw/misc/axp209.c | ||
20 | 15 | ||
21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c | ||
22 | new file mode 100644 | ||
23 | index XXXXXXX..XXXXXXX | ||
24 | --- /dev/null | ||
25 | +++ b/hw/misc/axp209.c | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | +/* | ||
28 | + * AXP-209 PMU Emulation | ||
29 | + * | ||
30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
31 | + * | ||
32 | + * Permission is hereby granted, free of charge, to any person obtaining a | ||
33 | + * copy of this software and associated documentation files (the "Software"), | ||
34 | + * to deal in the Software without restriction, including without limitation | ||
35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
36 | + * and/or sell copies of the Software, and to permit persons to whom the | ||
37 | + * Software is furnished to do so, subject to the following conditions: | ||
38 | + * | ||
39 | + * The above copyright notice and this permission notice shall be included in | ||
40 | + * all copies or substantial portions of the Software. | ||
41 | + * | ||
42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE | ||
45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
48 | + * DEALINGS IN THE SOFTWARE. | ||
49 | + * | ||
50 | + * SPDX-License-Identifier: MIT | ||
51 | + */ | ||
52 | + | ||
53 | +#include "qemu/osdep.h" | ||
54 | +#include "qemu/log.h" | ||
55 | +#include "trace.h" | ||
56 | +#include "hw/i2c/i2c.h" | ||
57 | +#include "migration/vmstate.h" | ||
58 | + | ||
59 | +#define TYPE_AXP209_PMU "axp209_pmu" | ||
60 | + | ||
61 | +#define AXP209(obj) \ | ||
62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) | ||
63 | + | ||
64 | +/* registers */ | ||
65 | +enum { | ||
66 | + REG_POWER_STATUS = 0x0u, | ||
67 | + REG_OPERATING_MODE, | ||
68 | + REG_OTG_VBUS_STATUS, | ||
69 | + REG_CHIP_VERSION, | ||
70 | + REG_DATA_CACHE_0, | ||
71 | + REG_DATA_CACHE_1, | ||
72 | + REG_DATA_CACHE_2, | ||
73 | + REG_DATA_CACHE_3, | ||
74 | + REG_DATA_CACHE_4, | ||
75 | + REG_DATA_CACHE_5, | ||
76 | + REG_DATA_CACHE_6, | ||
77 | + REG_DATA_CACHE_7, | ||
78 | + REG_DATA_CACHE_8, | ||
79 | + REG_DATA_CACHE_9, | ||
80 | + REG_DATA_CACHE_A, | ||
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
151 | +}; | ||
152 | + | ||
153 | +#define AXP209_CHIP_VERSION_ID (0x01) | ||
154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) | ||
156 | + | ||
157 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
158 | +typedef struct AXP209I2CState { | ||
159 | + /*< private >*/ | ||
160 | + I2CSlave i2c; | ||
161 | + /*< public >*/ | ||
162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
163 | + uint8_t ptr; /* current register index */ | ||
164 | + uint8_t count; /* counter used for tx/rx */ | ||
165 | +} AXP209I2CState; | ||
166 | + | ||
167 | +/* Reset all counters and load ID register */ | ||
168 | +static void axp209_reset_enter(Object *obj, ResetType type) | ||
169 | +{ | ||
170 | + AXP209I2CState *s = AXP209(obj); | ||
171 | + | ||
172 | + memset(s->regs, 0, NR_REGS); | ||
173 | + s->ptr = 0; | ||
174 | + s->count = 0; | ||
175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; | ||
176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | ||
177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; | ||
178 | +} | ||
179 | + | ||
180 | +/* Handle events from master. */ | ||
181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) | ||
182 | +{ | ||
183 | + AXP209I2CState *s = AXP209(i2c); | ||
184 | + | ||
185 | + s->count = 0; | ||
186 | + | ||
187 | + return 0; | ||
188 | +} | ||
189 | + | ||
190 | +/* Called when master requests read */ | ||
191 | +static uint8_t axp209_rx(I2CSlave *i2c) | ||
192 | +{ | ||
193 | + AXP209I2CState *s = AXP209(i2c); | ||
194 | + uint8_t ret = 0xff; | ||
195 | + | ||
196 | + if (s->ptr < NR_REGS) { | ||
197 | + ret = s->regs[s->ptr++]; | ||
198 | + } | ||
199 | + | ||
200 | + trace_axp209_rx(s->ptr - 1, ret); | ||
201 | + | ||
202 | + return ret; | ||
203 | +} | ||
204 | + | ||
205 | +/* | ||
206 | + * Called when master sends write. | ||
207 | + * Update ptr with byte 0, then perform write with second byte. | ||
208 | + */ | ||
209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) | ||
210 | +{ | ||
211 | + AXP209I2CState *s = AXP209(i2c); | ||
212 | + | ||
213 | + if (s->count == 0) { | ||
214 | + /* Store register address */ | ||
215 | + s->ptr = data; | ||
216 | + s->count++; | ||
217 | + trace_axp209_select(data); | ||
218 | + } else { | ||
219 | + trace_axp209_tx(s->ptr, data); | ||
220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | ||
221 | + s->regs[s->ptr++] = data; | ||
222 | + } | ||
223 | + } | ||
224 | + | ||
225 | + return 0; | ||
226 | +} | ||
227 | + | ||
228 | +static const VMStateDescription vmstate_axp209 = { | ||
229 | + .name = TYPE_AXP209_PMU, | ||
230 | + .version_id = 1, | ||
231 | + .fields = (VMStateField[]) { | ||
232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | ||
233 | + VMSTATE_UINT8(count, AXP209I2CState), | ||
234 | + VMSTATE_UINT8(ptr, AXP209I2CState), | ||
235 | + VMSTATE_END_OF_LIST() | ||
236 | + } | ||
237 | +}; | ||
238 | + | ||
239 | +static void axp209_class_init(ObjectClass *oc, void *data) | ||
240 | +{ | ||
241 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | ||
243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); | ||
244 | + | ||
245 | + rc->phases.enter = axp209_reset_enter; | ||
246 | + dc->vmsd = &vmstate_axp209; | ||
247 | + isc->event = axp209_event; | ||
248 | + isc->recv = axp209_rx; | ||
249 | + isc->send = axp209_tx; | ||
250 | +} | ||
251 | + | ||
252 | +static const TypeInfo axp209_info = { | ||
253 | + .name = TYPE_AXP209_PMU, | ||
254 | + .parent = TYPE_I2C_SLAVE, | ||
255 | + .instance_size = sizeof(AXP209I2CState), | ||
256 | + .class_init = axp209_class_init | ||
257 | +}; | ||
258 | + | ||
259 | +static void axp209_register_devices(void) | ||
260 | +{ | ||
261 | + type_register_static(&axp209_info); | ||
262 | +} | ||
263 | + | ||
264 | +type_init(axp209_register_devices); | ||
265 | diff --git a/MAINTAINERS b/MAINTAINERS | 16 | diff --git a/MAINTAINERS b/MAINTAINERS |
266 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
267 | --- a/MAINTAINERS | 18 | --- a/MAINTAINERS |
268 | +++ b/MAINTAINERS | 19 | +++ b/MAINTAINERS |
269 | @@ -XXX,XX +XXX,XX @@ ARM Machines | 20 | @@ -XXX,XX +XXX,XX @@ F: include/hw/net/mv88w8618_eth.h |
270 | Allwinner-a10 | 21 | F: docs/system/arm/musicpal.rst |
271 | M: Beniamino Galvani <b.galvani@gmail.com> | 22 | |
272 | M: Peter Maydell <peter.maydell@linaro.org> | 23 | Nuvoton NPCM7xx |
273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 24 | -M: Havard Skinnemoen <hskinnemoen@google.com> |
25 | M: Tyrone Ting <kfting@nuvoton.com> | ||
26 | +M: Hao Wu <wuhaotsh@google.com> | ||
274 | L: qemu-arm@nongnu.org | 27 | L: qemu-arm@nongnu.org |
275 | S: Odd Fixes | 28 | S: Supported |
276 | F: hw/*/allwinner* | 29 | F: hw/*/npcm7xx* |
277 | F: include/hw/*/allwinner* | ||
278 | F: hw/arm/cubieboard.c | ||
279 | F: docs/system/arm/cubieboard.rst | ||
280 | +F: hw/misc/axp209.c | ||
281 | |||
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/misc/Kconfig | ||
287 | +++ b/hw/misc/Kconfig | ||
288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM | ||
289 | config ALLWINNER_A10_DRAMC | ||
290 | bool | ||
291 | |||
292 | +config AXP209_PMU | ||
293 | + bool | ||
294 | + depends on I2C | ||
295 | + | ||
296 | source macio/Kconfig | ||
297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
310 | index XXXXXXX..XXXXXXX 100644 | ||
311 | --- a/hw/misc/trace-events | ||
312 | +++ b/hw/misc/trace-events | ||
313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
314 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
315 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
316 | |||
317 | +# axp209.c | ||
318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
321 | + | ||
322 | # eccmemctl.c | ||
323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
325 | -- | 30 | -- |
326 | 2.34.1 | 31 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | During SPL boot several Clock Controller Module (CCM) registers are | 3 | Nuvoton's PSPI is a general purpose SPI module which enables |
4 | read, most important are PLL and Tuning, as well as divisor registers. | 4 | connections to SPI-based peripheral devices. |
5 | 5 | ||
6 | This patch adds these registers and initializes reset values from user's | 6 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
7 | guide. | 7 | Reviewed-by: Chris Rauer <crauer@google.com> |
8 | 8 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> | |
9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 9 | Message-id: 20230208235433.3989937-3-wuhaotsh@google.com |
10 | |||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | include/hw/arm/allwinner-a10.h | 2 + | 12 | MAINTAINERS | 6 +- |
16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ | 13 | include/hw/ssi/npcm_pspi.h | 53 +++++++++ |
17 | hw/arm/allwinner-a10.c | 7 + | 14 | hw/ssi/npcm_pspi.c | 221 +++++++++++++++++++++++++++++++++++++ |
18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ | 15 | hw/ssi/meson.build | 2 +- |
19 | hw/arm/Kconfig | 1 + | 16 | hw/ssi/trace-events | 5 + |
20 | hw/misc/Kconfig | 3 + | 17 | 5 files changed, 283 insertions(+), 4 deletions(-) |
21 | hw/misc/meson.build | 1 + | 18 | create mode 100644 include/hw/ssi/npcm_pspi.h |
22 | 7 files changed, 305 insertions(+) | 19 | create mode 100644 hw/ssi/npcm_pspi.c |
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
25 | 20 | ||
26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 21 | diff --git a/MAINTAINERS b/MAINTAINERS |
27 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/arm/allwinner-a10.h | 23 | --- a/MAINTAINERS |
29 | +++ b/include/hw/arm/allwinner-a10.h | 24 | +++ b/MAINTAINERS |
30 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ M: Tyrone Ting <kfting@nuvoton.com> |
31 | #include "hw/usb/hcd-ohci.h" | 26 | M: Hao Wu <wuhaotsh@google.com> |
32 | #include "hw/usb/hcd-ehci.h" | 27 | L: qemu-arm@nongnu.org |
33 | #include "hw/rtc/allwinner-rtc.h" | 28 | S: Supported |
34 | +#include "hw/misc/allwinner-a10-ccm.h" | 29 | -F: hw/*/npcm7xx* |
35 | 30 | -F: include/hw/*/npcm7xx* | |
36 | #include "target/arm/cpu.h" | 31 | -F: tests/qtest/npcm7xx* |
37 | #include "qom/object.h" | 32 | +F: hw/*/npcm* |
38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | 33 | +F: include/hw/*/npcm* |
39 | /*< public >*/ | 34 | +F: tests/qtest/npcm* |
40 | 35 | F: pc-bios/npcm7xx_bootrom.bin | |
41 | ARMCPU cpu; | 36 | F: roms/vbootrom |
42 | + AwA10ClockCtlState ccm; | 37 | F: docs/system/arm/nuvoton.rst |
43 | AwA10PITState timer; | 38 | diff --git a/include/hw/ssi/npcm_pspi.h b/include/hw/ssi/npcm_pspi.h |
44 | AwA10PICState intc; | ||
45 | AwEmacState emac; | ||
46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | ||
47 | new file mode 100644 | 39 | new file mode 100644 |
48 | index XXXXXXX..XXXXXXX | 40 | index XXXXXXX..XXXXXXX |
49 | --- /dev/null | 41 | --- /dev/null |
50 | +++ b/include/hw/misc/allwinner-a10-ccm.h | 42 | +++ b/include/hw/ssi/npcm_pspi.h |
51 | @@ -XXX,XX +XXX,XX @@ | 43 | @@ -XXX,XX +XXX,XX @@ |
52 | +/* | 44 | +/* |
53 | + * Allwinner A10 Clock Control Module emulation | 45 | + * Nuvoton Peripheral SPI Module |
54 | + * | 46 | + * |
55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 47 | + * Copyright 2023 Google LLC |
56 | + * | 48 | + * |
57 | + * This file is derived from Allwinner H3 CCU, | 49 | + * This program is free software; you can redistribute it and/or modify it |
58 | + * by Niek Linnenbank. | 50 | + * under the terms of the GNU General Public License as published by the |
59 | + * | 51 | + * Free Software Foundation; either version 2 of the License, or |
60 | + * This program is free software: you can redistribute it and/or modify | ||
61 | + * it under the terms of the GNU General Public License as published by | ||
62 | + * the Free Software Foundation, either version 2 of the License, or | ||
63 | + * (at your option) any later version. | 52 | + * (at your option) any later version. |
64 | + * | 53 | + * |
65 | + * This program is distributed in the hope that it will be useful, | 54 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 55 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 56 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
68 | + * GNU General Public License for more details. | 57 | + * for more details. |
69 | + * | ||
70 | + * You should have received a copy of the GNU General Public License | ||
71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
72 | + */ | 58 | + */ |
73 | + | 59 | +#ifndef NPCM_PSPI_H |
74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H | 60 | +#define NPCM_PSPI_H |
75 | +#define HW_MISC_ALLWINNER_A10_CCM_H | 61 | + |
76 | + | 62 | +#include "hw/ssi/ssi.h" |
77 | +#include "qom/object.h" | ||
78 | +#include "hw/sysbus.h" | 63 | +#include "hw/sysbus.h" |
79 | + | 64 | + |
65 | +/* | ||
66 | + * Number of registers in our device state structure. Don't change this without | ||
67 | + * incrementing the version_id in the vmstate. | ||
68 | + */ | ||
69 | +#define NPCM_PSPI_NR_REGS 3 | ||
70 | + | ||
80 | +/** | 71 | +/** |
81 | + * @name Constants | 72 | + * NPCMPSPIState - Device state for one Flash Interface Unit. |
82 | + * @{ | 73 | + * @parent: System bus device. |
74 | + * @mmio: Memory region for register access. | ||
75 | + * @spi: The SPI bus mastered by this controller. | ||
76 | + * @regs: Register contents. | ||
77 | + * @irq: The interrupt request queue for this module. | ||
78 | + * | ||
79 | + * Each PSPI has a shared bank of registers, and controls up to four chip | ||
80 | + * selects. Each chip select has a dedicated memory region which may be used to | ||
81 | + * read and write the flash connected to that chip select as if it were memory. | ||
83 | + */ | 82 | + */ |
84 | + | 83 | +typedef struct NPCMPSPIState { |
85 | +/** Size of register I/O address space used by CCM device */ | 84 | + SysBusDevice parent; |
86 | +#define AW_A10_CCM_IOSIZE (0x400) | 85 | + |
87 | + | 86 | + MemoryRegion mmio; |
88 | +/** Total number of known registers */ | 87 | + |
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | 88 | + SSIBus *spi; |
90 | + | 89 | + uint16_t regs[NPCM_PSPI_NR_REGS]; |
91 | +/** @} */ | 90 | + qemu_irq irq; |
92 | + | 91 | +} NPCMPSPIState; |
93 | +/** | 92 | + |
94 | + * @name Object model | 93 | +#define TYPE_NPCM_PSPI "npcm-pspi" |
95 | + * @{ | 94 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCMPSPIState, NPCM_PSPI) |
96 | + */ | 95 | + |
97 | + | 96 | +#endif /* NPCM_PSPI_H */ |
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | 97 | diff --git a/hw/ssi/npcm_pspi.c b/hw/ssi/npcm_pspi.c |
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
107 | + /*< private >*/ | ||
108 | + SysBusDevice parent_obj; | ||
109 | + /*< public >*/ | ||
110 | + | ||
111 | + /** Maps I/O registers in physical memory */ | ||
112 | + MemoryRegion iomem; | ||
113 | + | ||
114 | + /** Array of hardware registers */ | ||
115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; | ||
116 | +}; | ||
117 | + | ||
118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/hw/arm/allwinner-a10.c | ||
122 | +++ b/hw/arm/allwinner-a10.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #include "hw/usb/hcd-ohci.h" | ||
125 | |||
126 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
127 | +#define AW_A10_CCM_BASE 0x01c20000 | ||
128 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
152 | new file mode 100644 | 98 | new file mode 100644 |
153 | index XXXXXXX..XXXXXXX | 99 | index XXXXXXX..XXXXXXX |
154 | --- /dev/null | 100 | --- /dev/null |
155 | +++ b/hw/misc/allwinner-a10-ccm.c | 101 | +++ b/hw/ssi/npcm_pspi.c |
156 | @@ -XXX,XX +XXX,XX @@ | 102 | @@ -XXX,XX +XXX,XX @@ |
157 | +/* | 103 | +/* |
158 | + * Allwinner A10 Clock Control Module emulation | 104 | + * Nuvoton NPCM Peripheral SPI Module (PSPI) |
159 | + * | 105 | + * |
160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 106 | + * Copyright 2023 Google LLC |
161 | + * | 107 | + * |
162 | + * This file is derived from Allwinner H3 CCU, | 108 | + * This program is free software; you can redistribute it and/or modify it |
163 | + * by Niek Linnenbank. | 109 | + * under the terms of the GNU General Public License as published by the |
164 | + * | 110 | + * Free Software Foundation; either version 2 of the License, or |
165 | + * This program is free software: you can redistribute it and/or modify | ||
166 | + * it under the terms of the GNU General Public License as published by | ||
167 | + * the Free Software Foundation, either version 2 of the License, or | ||
168 | + * (at your option) any later version. | 111 | + * (at your option) any later version. |
169 | + * | 112 | + * |
170 | + * This program is distributed in the hope that it will be useful, | 113 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 114 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 115 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
173 | + * GNU General Public License for more details. | 116 | + * for more details. |
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
177 | + */ | 117 | + */ |
178 | + | 118 | + |
179 | +#include "qemu/osdep.h" | 119 | +#include "qemu/osdep.h" |
180 | +#include "qemu/units.h" | 120 | + |
181 | +#include "hw/sysbus.h" | 121 | +#include "hw/irq.h" |
122 | +#include "hw/registerfields.h" | ||
123 | +#include "hw/ssi/npcm_pspi.h" | ||
182 | +#include "migration/vmstate.h" | 124 | +#include "migration/vmstate.h" |
125 | +#include "qapi/error.h" | ||
126 | +#include "qemu/error-report.h" | ||
183 | +#include "qemu/log.h" | 127 | +#include "qemu/log.h" |
184 | +#include "qemu/module.h" | 128 | +#include "qemu/module.h" |
185 | +#include "hw/misc/allwinner-a10-ccm.h" | 129 | +#include "qemu/units.h" |
186 | + | 130 | + |
187 | +/* CCM register offsets */ | 131 | +#include "trace.h" |
188 | +enum { | 132 | + |
189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ | 133 | +REG16(PSPI_DATA, 0x0) |
190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ | 134 | +REG16(PSPI_CTL1, 0x2) |
191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ | 135 | + FIELD(PSPI_CTL1, SPIEN, 0, 1) |
192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ | 136 | + FIELD(PSPI_CTL1, MOD, 2, 1) |
193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ | 137 | + FIELD(PSPI_CTL1, EIR, 5, 1) |
194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ | 138 | + FIELD(PSPI_CTL1, EIW, 6, 1) |
195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ | 139 | + FIELD(PSPI_CTL1, SCM, 7, 1) |
196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ | 140 | + FIELD(PSPI_CTL1, SCIDL, 8, 1) |
197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ | 141 | + FIELD(PSPI_CTL1, SCDV, 9, 7) |
198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ | 142 | +REG16(PSPI_STAT, 0x4) |
199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ | 143 | + FIELD(PSPI_STAT, BSY, 0, 1) |
200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ | 144 | + FIELD(PSPI_STAT, RBF, 1, 1) |
201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ | 145 | + |
202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ | 146 | +static void npcm_pspi_update_irq(NPCMPSPIState *s) |
203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ | 147 | +{ |
204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ | 148 | + int level = 0; |
205 | +}; | 149 | + |
206 | + | 150 | + /* Only fire IRQ when the module is enabled. */ |
207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | 151 | + if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, SPIEN)) { |
208 | + | 152 | + /* Update interrupt as BSY is cleared. */ |
209 | +/* CCM register reset values */ | 153 | + if ((!FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, BSY)) && |
210 | +enum { | 154 | + FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIW)) { |
211 | + REG_PLL1_CFG_RST = 0x21005000, | 155 | + level = 1; |
212 | + REG_PLL1_TUN_RST = 0x0A101000, | 156 | + } |
213 | + REG_PLL2_CFG_RST = 0x08100010, | 157 | + |
214 | + REG_PLL2_TUN_RST = 0x00000000, | 158 | + /* Update interrupt as RBF is set. */ |
215 | + REG_PLL3_CFG_RST = 0x0010D063, | 159 | + if (FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, RBF) && |
216 | + REG_PLL4_CFG_RST = 0x21009911, | 160 | + FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIR)) { |
217 | + REG_PLL5_CFG_RST = 0x11049280, | 161 | + level = 1; |
218 | + REG_PLL5_TUN_RST = 0x14888000, | 162 | + } |
219 | + REG_PLL6_CFG_RST = 0x21009911, | 163 | + } |
220 | + REG_PLL6_TUN_RST = 0x00000000, | 164 | + qemu_set_irq(s->irq, level); |
221 | + REG_PLL7_CFG_RST = 0x0010D063, | 165 | +} |
222 | + REG_PLL1_TUN2_RST = 0x00000000, | 166 | + |
223 | + REG_PLL5_TUN2_RST = 0x00000000, | 167 | +static uint16_t npcm_pspi_read_data(NPCMPSPIState *s) |
224 | + REG_PLL8_CFG_RST = 0x21009911, | 168 | +{ |
225 | + REG_OSC24M_CFG_RST = 0x00138013, | 169 | + uint16_t value = s->regs[R_PSPI_DATA]; |
226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, | 170 | + |
227 | +}; | 171 | + /* Clear stat bits as the value are read out. */ |
228 | + | 172 | + s->regs[R_PSPI_STAT] = 0; |
229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, | 173 | + |
230 | + unsigned size) | 174 | + return value; |
231 | +{ | 175 | +} |
232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); | 176 | + |
233 | + const uint32_t idx = REG_INDEX(offset); | 177 | +static void npcm_pspi_write_data(NPCMPSPIState *s, uint16_t data) |
234 | + | 178 | +{ |
235 | + switch (offset) { | 179 | + uint16_t value = 0; |
236 | + case REG_PLL1_CFG: | 180 | + |
237 | + case REG_PLL1_TUN: | 181 | + if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, MOD)) { |
238 | + case REG_PLL2_CFG: | 182 | + value = ssi_transfer(s->spi, extract16(data, 8, 8)) << 8; |
239 | + case REG_PLL2_TUN: | 183 | + } |
240 | + case REG_PLL3_CFG: | 184 | + value |= ssi_transfer(s->spi, extract16(data, 0, 8)); |
241 | + case REG_PLL4_CFG: | 185 | + s->regs[R_PSPI_DATA] = value; |
242 | + case REG_PLL5_CFG: | 186 | + |
243 | + case REG_PLL5_TUN: | 187 | + /* Mark data as available */ |
244 | + case REG_PLL6_CFG: | 188 | + s->regs[R_PSPI_STAT] = R_PSPI_STAT_BSY_MASK | R_PSPI_STAT_RBF_MASK; |
245 | + case REG_PLL6_TUN: | 189 | +} |
246 | + case REG_PLL7_CFG: | 190 | + |
247 | + case REG_PLL1_TUN2: | 191 | +/* Control register read handler. */ |
248 | + case REG_PLL5_TUN2: | 192 | +static uint64_t npcm_pspi_ctrl_read(void *opaque, hwaddr addr, |
249 | + case REG_PLL8_CFG: | 193 | + unsigned int size) |
250 | + case REG_OSC24M_CFG: | 194 | +{ |
251 | + case REG_CPU_AHB_APB0_CFG: | 195 | + NPCMPSPIState *s = opaque; |
252 | + break; | 196 | + uint16_t value; |
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | 197 | + |
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 198 | + switch (addr) { |
255 | + __func__, (uint32_t)offset); | 199 | + case A_PSPI_DATA: |
256 | + return 0; | 200 | + value = npcm_pspi_read_data(s); |
201 | + break; | ||
202 | + | ||
203 | + case A_PSPI_CTL1: | ||
204 | + value = s->regs[R_PSPI_CTL1]; | ||
205 | + break; | ||
206 | + | ||
207 | + case A_PSPI_STAT: | ||
208 | + value = s->regs[R_PSPI_STAT]; | ||
209 | + break; | ||
210 | + | ||
257 | + default: | 211 | + default: |
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | 212 | + qemu_log_mask(LOG_GUEST_ERROR, |
259 | + __func__, (uint32_t)offset); | 213 | + "%s: write to invalid offset 0x%" PRIx64 "\n", |
214 | + DEVICE(s)->canonical_path, addr); | ||
260 | + return 0; | 215 | + return 0; |
261 | + } | 216 | + } |
262 | + | 217 | + trace_npcm_pspi_ctrl_read(DEVICE(s)->canonical_path, addr, value); |
263 | + return s->regs[idx]; | 218 | + npcm_pspi_update_irq(s); |
264 | +} | 219 | + |
265 | + | 220 | + return value; |
266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, | 221 | +} |
267 | + uint64_t val, unsigned size) | 222 | + |
268 | +{ | 223 | +/* Control register write handler. */ |
269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); | 224 | +static void npcm_pspi_ctrl_write(void *opaque, hwaddr addr, uint64_t v, |
270 | + const uint32_t idx = REG_INDEX(offset); | 225 | + unsigned int size) |
271 | + | 226 | +{ |
272 | + switch (offset) { | 227 | + NPCMPSPIState *s = opaque; |
273 | + case REG_PLL1_CFG: | 228 | + uint16_t value = v; |
274 | + case REG_PLL1_TUN: | 229 | + |
275 | + case REG_PLL2_CFG: | 230 | + trace_npcm_pspi_ctrl_write(DEVICE(s)->canonical_path, addr, value); |
276 | + case REG_PLL2_TUN: | 231 | + |
277 | + case REG_PLL3_CFG: | 232 | + switch (addr) { |
278 | + case REG_PLL4_CFG: | 233 | + case A_PSPI_DATA: |
279 | + case REG_PLL5_CFG: | 234 | + npcm_pspi_write_data(s, value); |
280 | + case REG_PLL5_TUN: | 235 | + break; |
281 | + case REG_PLL6_CFG: | 236 | + |
282 | + case REG_PLL6_TUN: | 237 | + case A_PSPI_CTL1: |
283 | + case REG_PLL7_CFG: | 238 | + s->regs[R_PSPI_CTL1] = value; |
284 | + case REG_PLL1_TUN2: | 239 | + break; |
285 | + case REG_PLL5_TUN2: | 240 | + |
286 | + case REG_PLL8_CFG: | 241 | + case A_PSPI_STAT: |
287 | + case REG_OSC24M_CFG: | 242 | + qemu_log_mask(LOG_GUEST_ERROR, |
288 | + case REG_CPU_AHB_APB0_CFG: | 243 | + "%s: write to read-only register PSPI_STAT: 0x%08" |
289 | + break; | 244 | + PRIx64 "\n", DEVICE(s)->canonical_path, v); |
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | 245 | + break; |
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 246 | + |
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | 247 | + default: |
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | 248 | + qemu_log_mask(LOG_GUEST_ERROR, |
296 | + __func__, (uint32_t)offset); | 249 | + "%s: write to invalid offset 0x%" PRIx64 "\n", |
297 | + break; | 250 | + DEVICE(s)->canonical_path, addr); |
251 | + return; | ||
298 | + } | 252 | + } |
299 | + | 253 | + npcm_pspi_update_irq(s); |
300 | + s->regs[idx] = (uint32_t) val; | 254 | +} |
301 | +} | 255 | + |
302 | + | 256 | +static const MemoryRegionOps npcm_pspi_ctrl_ops = { |
303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { | 257 | + .read = npcm_pspi_ctrl_read, |
304 | + .read = allwinner_a10_ccm_read, | 258 | + .write = npcm_pspi_ctrl_write, |
305 | + .write = allwinner_a10_ccm_write, | 259 | + .endianness = DEVICE_LITTLE_ENDIAN, |
306 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
307 | + .valid = { | 260 | + .valid = { |
308 | + .min_access_size = 4, | 261 | + .min_access_size = 1, |
309 | + .max_access_size = 4, | 262 | + .max_access_size = 2, |
263 | + .unaligned = false, | ||
310 | + }, | 264 | + }, |
311 | + .impl.min_access_size = 4, | 265 | + .impl = { |
266 | + .min_access_size = 2, | ||
267 | + .max_access_size = 2, | ||
268 | + .unaligned = false, | ||
269 | + }, | ||
312 | +}; | 270 | +}; |
313 | + | 271 | + |
314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) | 272 | +static void npcm_pspi_enter_reset(Object *obj, ResetType type) |
315 | +{ | 273 | +{ |
316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | 274 | + NPCMPSPIState *s = NPCM_PSPI(obj); |
317 | + | 275 | + |
318 | + /* Set default values for registers */ | 276 | + trace_npcm_pspi_enter_reset(DEVICE(obj)->canonical_path, type); |
319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; | 277 | + memset(s->regs, 0, sizeof(s->regs)); |
320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; | 278 | +} |
321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; | 279 | + |
322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; | 280 | +static void npcm_pspi_realize(DeviceState *dev, Error **errp) |
323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; | 281 | +{ |
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | 282 | + NPCMPSPIState *s = NPCM_PSPI(dev); |
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | 283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | 284 | + Object *obj = OBJECT(dev); |
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | 285 | + |
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | 286 | + s->spi = ssi_create_bus(dev, "pspi"); |
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | 287 | + memory_region_init_io(&s->mmio, obj, &npcm_pspi_ctrl_ops, s, |
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | 288 | + "mmio", 4 * KiB); |
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | 289 | + sysbus_init_mmio(sbd, &s->mmio); |
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | 290 | + sysbus_init_irq(sbd, &s->irq); |
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | 291 | +} |
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | 292 | + |
335 | +} | 293 | +static const VMStateDescription vmstate_npcm_pspi = { |
336 | + | 294 | + .name = "npcm-pspi", |
337 | +static void allwinner_a10_ccm_init(Object *obj) | 295 | + .version_id = 0, |
338 | +{ | 296 | + .minimum_version_id = 0, |
339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
341 | + | ||
342 | + /* Memory mapping */ | ||
343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, | ||
344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); | ||
345 | + sysbus_init_mmio(sbd, &s->iomem); | ||
346 | +} | ||
347 | + | ||
348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { | ||
349 | + .name = "allwinner-a10-ccm", | ||
350 | + .version_id = 1, | ||
351 | + .minimum_version_id = 1, | ||
352 | + .fields = (VMStateField[]) { | 297 | + .fields = (VMStateField[]) { |
353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), | 298 | + VMSTATE_UINT16_ARRAY(regs, NPCMPSPIState, NPCM_PSPI_NR_REGS), |
354 | + VMSTATE_END_OF_LIST() | 299 | + VMSTATE_END_OF_LIST(), |
355 | + } | 300 | + }, |
356 | +}; | 301 | +}; |
357 | + | 302 | + |
358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) | 303 | + |
359 | +{ | 304 | +static void npcm_pspi_class_init(ObjectClass *klass, void *data) |
305 | +{ | ||
306 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
360 | + DeviceClass *dc = DEVICE_CLASS(klass); | 307 | + DeviceClass *dc = DEVICE_CLASS(klass); |
361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 308 | + |
362 | + | 309 | + dc->desc = "NPCM Peripheral SPI Module"; |
363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; | 310 | + dc->realize = npcm_pspi_realize; |
364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; | 311 | + dc->vmsd = &vmstate_npcm_pspi; |
365 | +} | 312 | + rc->phases.enter = npcm_pspi_enter_reset; |
366 | + | 313 | +} |
367 | +static const TypeInfo allwinner_a10_ccm_info = { | 314 | + |
368 | + .name = TYPE_AW_A10_CCM, | 315 | +static const TypeInfo npcm_pspi_types[] = { |
369 | + .parent = TYPE_SYS_BUS_DEVICE, | 316 | + { |
370 | + .instance_init = allwinner_a10_ccm_init, | 317 | + .name = TYPE_NPCM_PSPI, |
371 | + .instance_size = sizeof(AwA10ClockCtlState), | 318 | + .parent = TYPE_SYS_BUS_DEVICE, |
372 | + .class_init = allwinner_a10_ccm_class_init, | 319 | + .instance_size = sizeof(NPCMPSPIState), |
320 | + .class_init = npcm_pspi_class_init, | ||
321 | + }, | ||
373 | +}; | 322 | +}; |
374 | + | 323 | +DEFINE_TYPES(npcm_pspi_types); |
375 | +static void allwinner_a10_ccm_register(void) | 324 | diff --git a/hw/ssi/meson.build b/hw/ssi/meson.build |
376 | +{ | ||
377 | + type_register_static(&allwinner_a10_ccm_info); | ||
378 | +} | ||
379 | + | ||
380 | +type_init(allwinner_a10_ccm_register) | ||
381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
382 | index XXXXXXX..XXXXXXX 100644 | 325 | index XXXXXXX..XXXXXXX 100644 |
383 | --- a/hw/arm/Kconfig | 326 | --- a/hw/ssi/meson.build |
384 | +++ b/hw/arm/Kconfig | 327 | +++ b/hw/ssi/meson.build |
385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | 328 | @@ -XXX,XX +XXX,XX @@ |
386 | select AHCI | 329 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_smc.c')) |
387 | select ALLWINNER_A10_PIT | 330 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('mss-spi.c')) |
388 | select ALLWINNER_A10_PIC | 331 | -softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c')) |
389 | + select ALLWINNER_A10_CCM | 332 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_fiu.c', 'npcm_pspi.c')) |
390 | select ALLWINNER_EMAC | 333 | softmmu_ss.add(when: 'CONFIG_PL022', if_true: files('pl022.c')) |
391 | select SERIAL | 334 | softmmu_ss.add(when: 'CONFIG_SIFIVE_SPI', if_true: files('sifive_spi.c')) |
392 | select UNIMP | 335 | softmmu_ss.add(when: 'CONFIG_SSI', if_true: files('ssi.c')) |
393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | 336 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events |
394 | index XXXXXXX..XXXXXXX 100644 | 337 | index XXXXXXX..XXXXXXX 100644 |
395 | --- a/hw/misc/Kconfig | 338 | --- a/hw/ssi/trace-events |
396 | +++ b/hw/misc/Kconfig | 339 | +++ b/hw/ssi/trace-events |
397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | 340 | @@ -XXX,XX +XXX,XX @@ npcm7xx_fiu_ctrl_write(const char *id, uint64_t addr, uint32_t data) "%s offset: |
398 | config LASI | 341 | npcm7xx_fiu_flash_read(const char *id, int cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64 |
399 | bool | 342 | npcm7xx_fiu_flash_write(const char *id, unsigned cs, uint64_t addr, unsigned int size, uint64_t value) "%s[%d] offset: 0x%08" PRIx64 " size: %u value: 0x%" PRIx64 |
400 | 343 | ||
401 | +config ALLWINNER_A10_CCM | 344 | +# npcm_pspi.c |
402 | + bool | 345 | +npcm_pspi_enter_reset(const char *id, int reset_type) "%s reset type: %d" |
403 | + | 346 | +npcm_pspi_ctrl_read(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16 |
404 | source macio/Kconfig | 347 | +npcm_pspi_ctrl_write(const char *id, uint64_t addr, uint16_t data) "%s offset: 0x%03" PRIx64 " value: 0x%04" PRIx16 |
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | 348 | + |
406 | index XXXXXXX..XXXXXXX 100644 | 349 | # ibex_spi_host.c |
407 | --- a/hw/misc/meson.build | 350 | |
408 | +++ b/hw/misc/meson.build | 351 | ibex_spi_host_reset(const char *msg) "%s" |
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
417 | -- | 352 | -- |
418 | 2.34.1 | 353 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | NPCM7XX models have been commited after the conversion from | 3 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | 4 | Reviewed-by: Titus Rwantare <titusr@google.com> |
5 | Manually convert them. | 5 | Reviewed-by: Philippe Mathieu-Daude <philmd@linaro.org> |
6 | 6 | Message-id: 20230208235433.3989937-4-wuhaotsh@google.com | |
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-11-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- | 9 | docs/system/arm/nuvoton.rst | 2 +- |
13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ | 10 | include/hw/arm/npcm7xx.h | 2 ++ |
14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | 11 | hw/arm/npcm7xx.c | 25 +++++++++++++++++++++++-- |
15 | include/hw/misc/npcm7xx_clk.h | 2 +- | 12 | 3 files changed, 26 insertions(+), 3 deletions(-) |
16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- | ||
17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- | ||
18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- | ||
19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- | ||
20 | include/hw/net/npcm7xx_emc.h | 5 +---- | ||
21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- | ||
22 | 10 files changed, 26 insertions(+), 39 deletions(-) | ||
23 | 13 | ||
24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h | 14 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/adc/npcm7xx_adc.h | 16 | --- a/docs/system/arm/nuvoton.rst |
27 | +++ b/include/hw/adc/npcm7xx_adc.h | 17 | +++ b/docs/system/arm/nuvoton.rst |
28 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ Supported devices |
29 | * @iref: The internal reference voltage, initialized at launch time. | 19 | * SMBus controller (SMBF) |
30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | 20 | * Ethernet controller (EMC) |
31 | */ | 21 | * Tachometer |
32 | -typedef struct { | 22 | + * Peripheral SPI controller (PSPI) |
33 | +struct NPCM7xxADCState { | 23 | |
34 | SysBusDevice parent; | 24 | Missing devices |
35 | 25 | --------------- | |
36 | MemoryRegion iomem; | 26 | @@ -XXX,XX +XXX,XX @@ Missing devices |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 27 | |
38 | uint32_t iref; | 28 | * Ethernet controller (GMAC) |
39 | 29 | * USB device (USBD) | |
40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | 30 | - * Peripheral SPI controller (PSPI) |
41 | -} NPCM7xxADCState; | 31 | * SD/MMC host |
42 | +}; | 32 | * PECI interface |
43 | 33 | * PCI and PCIe root complex and bridges | |
44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
45 | -#define NPCM7XX_ADC(obj) \ | ||
46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) | ||
48 | |||
49 | #endif /* NPCM7XX_ADC_H */ | ||
50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | 34 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h |
51 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/include/hw/arm/npcm7xx.h | 36 | --- a/include/hw/arm/npcm7xx.h |
53 | +++ b/include/hw/arm/npcm7xx.h | 37 | +++ b/include/hw/arm/npcm7xx.h |
54 | @@ -XXX,XX +XXX,XX @@ | 38 | @@ -XXX,XX +XXX,XX @@ |
55 | 39 | #include "hw/nvram/npcm7xx_otp.h" | |
56 | #define NPCM7XX_NR_PWM_MODULES 2 | 40 | #include "hw/timer/npcm7xx_timer.h" |
57 | 41 | #include "hw/ssi/npcm7xx_fiu.h" | |
58 | -typedef struct NPCM7xxMachine { | 42 | +#include "hw/ssi/npcm_pspi.h" |
59 | +struct NPCM7xxMachine { | 43 | #include "hw/usb/hcd-ehci.h" |
60 | MachineState parent; | 44 | #include "hw/usb/hcd-ohci.h" |
61 | /* | 45 | #include "target/arm/cpu.h" |
62 | * PWM fan splitter. each splitter connects to one PWM output and | 46 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxState { |
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | 47 | NPCM7xxFIUState fiu[2]; |
88 | NPCM7xxEMCState emc[2]; | 48 | NPCM7xxEMCState emc[2]; |
89 | NPCM7xxSDHCIState mmc; | 49 | NPCM7xxSDHCIState mmc; |
90 | -} NPCM7xxState; | 50 | + NPCMPSPIState pspi[2]; |
51 | }; | ||
52 | |||
53 | #define TYPE_NPCM7XX "npcm7xx" | ||
54 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/npcm7xx.c | ||
57 | +++ b/hw/arm/npcm7xx.c | ||
58 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
59 | NPCM7XX_EMC1RX_IRQ = 15, | ||
60 | NPCM7XX_EMC1TX_IRQ, | ||
61 | NPCM7XX_MMC_IRQ = 26, | ||
62 | + NPCM7XX_PSPI2_IRQ = 28, | ||
63 | + NPCM7XX_PSPI1_IRQ = 31, | ||
64 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ | ||
65 | NPCM7XX_TIMER1_IRQ, | ||
66 | NPCM7XX_TIMER2_IRQ, | ||
67 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_emc_addr[] = { | ||
68 | 0xf0826000, | ||
69 | }; | ||
70 | |||
71 | +/* Register base address for each PSPI Module */ | ||
72 | +static const hwaddr npcm7xx_pspi_addr[] = { | ||
73 | + 0xf0200000, | ||
74 | + 0xf0201000, | ||
91 | +}; | 75 | +}; |
92 | 76 | + | |
93 | #define TYPE_NPCM7XX "npcm7xx" | 77 | static const struct { |
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | 78 | hwaddr regs_addr; |
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | 79 | uint32_t unconnected_pins; |
96 | 80 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | |
97 | #define TYPE_NPCM730 "npcm730" | 81 | object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); |
98 | #define TYPE_NPCM750 "npcm750" | 82 | } |
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | 83 | |
100 | uint32_t num_cpus; | 84 | + for (i = 0; i < ARRAY_SIZE(s->pspi); i++) { |
101 | } NPCM7xxClass; | 85 | + object_initialize_child(obj, "pspi[*]", &s->pspi[i], TYPE_NPCM_PSPI); |
102 | 86 | + } | |
103 | -#define NPCM7XX_CLASS(klass) \ | 87 | + |
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | 88 | object_initialize_child(obj, "mmc", &s->mmc, TYPE_NPCM7XX_SDHCI); |
105 | -#define NPCM7XX_GET_CLASS(obj) \ | 89 | } |
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | 90 | |
107 | - | 91 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) |
108 | /** | 92 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc), 0, |
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | 93 | npcm7xx_irq(s, NPCM7XX_MMC_IRQ)); |
110 | * @machine - The machine containing the SoC to be booted. | 94 | |
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | 95 | + /* PSPI */ |
112 | index XXXXXXX..XXXXXXX 100644 | 96 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_pspi_addr) != ARRAY_SIZE(s->pspi)); |
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | 97 | + for (i = 0; i < ARRAY_SIZE(s->pspi); i++) { |
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | 98 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->pspi[i]); |
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | 99 | + int irq = (i == 0) ? NPCM7XX_PSPI1_IRQ : NPCM7XX_PSPI2_IRQ; |
116 | * @rx_cur: The current position of rx_fifo. | 100 | + |
117 | * @status: The current status of the SMBus. | 101 | + sysbus_realize(sbd, &error_abort); |
118 | */ | 102 | + sysbus_mmio_map(sbd, 0, npcm7xx_pspi_addr[i]); |
119 | -typedef struct NPCM7xxSMBusState { | 103 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, irq)); |
120 | +struct NPCM7xxSMBusState { | 104 | + } |
121 | SysBusDevice parent; | 105 | + |
122 | 106 | create_unimplemented_device("npcm7xx.shm", 0xc0001000, 4 * KiB); | |
123 | MemoryRegion iomem; | 107 | create_unimplemented_device("npcm7xx.vdmx", 0xe0800000, 4 * KiB); |
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | 108 | create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB); |
125 | uint8_t rx_cur; | 109 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) |
126 | 110 | create_unimplemented_device("npcm7xx.peci", 0xf0100000, 4 * KiB); | |
127 | NPCM7xxSMBusStatus status; | 111 | create_unimplemented_device("npcm7xx.siox[1]", 0xf0101000, 4 * KiB); |
128 | -} NPCM7xxSMBusState; | 112 | create_unimplemented_device("npcm7xx.siox[2]", 0xf0102000, 4 * KiB); |
129 | +}; | 113 | - create_unimplemented_device("npcm7xx.pspi1", 0xf0200000, 4 * KiB); |
130 | 114 | - create_unimplemented_device("npcm7xx.pspi2", 0xf0201000, 4 * KiB); | |
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | 115 | create_unimplemented_device("npcm7xx.ahbpci", 0xf0400000, 1 * MiB); |
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | 116 | create_unimplemented_device("npcm7xx.mcphy", 0xf05f0000, 64 * KiB); |
133 | - TYPE_NPCM7XX_SMBUS) | 117 | create_unimplemented_device("npcm7xx.gmac1", 0xf0802000, 8 * KiB); |
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
142 | }; | ||
143 | |||
144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) | ||
147 | |||
148 | #endif /* NPCM7XX_CLK_H */ | ||
149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/include/hw/misc/npcm7xx_gcr.h | ||
152 | +++ b/include/hw/misc/npcm7xx_gcr.h | ||
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | */ | ||
155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) | ||
156 | |||
157 | -typedef struct NPCM7xxGCRState { | ||
158 | +struct NPCM7xxGCRState { | ||
159 | SysBusDevice parent; | ||
160 | |||
161 | MemoryRegion iomem; | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { | ||
163 | uint32_t reset_pwron; | ||
164 | uint32_t reset_mdlr; | ||
165 | uint32_t reset_intcr3; | ||
166 | -} NPCM7xxGCRState; | ||
167 | +}; | ||
168 | |||
169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" | ||
170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) | ||
171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) | ||
172 | |||
173 | #endif /* NPCM7XX_GCR_H */ | ||
174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/include/hw/misc/npcm7xx_mft.h | ||
177 | +++ b/include/hw/misc/npcm7xx_mft.h | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. | ||
180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. | ||
181 | */ | ||
182 | -typedef struct NPCM7xxMFTState { | ||
183 | +struct NPCM7xxMFTState { | ||
184 | SysBusDevice parent; | ||
185 | |||
186 | MemoryRegion iomem; | ||
187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { | ||
188 | |||
189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; | ||
190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; | ||
191 | -} NPCM7xxMFTState; | ||
192 | +}; | ||
193 | |||
194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" | ||
195 | -#define NPCM7XX_MFT(obj) \ | ||
196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) | ||
197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) | ||
198 | |||
199 | #endif /* NPCM7XX_MFT_H */ | ||
200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/include/hw/misc/npcm7xx_pwm.h | ||
203 | +++ b/include/hw/misc/npcm7xx_pwm.h | ||
204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { | ||
205 | }; | ||
206 | |||
207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" | ||
208 | -#define NPCM7XX_PWM(obj) \ | ||
209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) | ||
210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) | ||
211 | |||
212 | #endif /* NPCM7XX_PWM_H */ | ||
213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
219 | #include "hw/sysbus.h" | ||
220 | |||
221 | -typedef struct NPCM7xxRNGState { | ||
222 | +struct NPCM7xxRNGState { | ||
223 | SysBusDevice parent; | ||
224 | |||
225 | MemoryRegion iomem; | ||
226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { | ||
227 | uint8_t rngcs; | ||
228 | uint8_t rngd; | ||
229 | uint8_t rngmode; | ||
230 | -} NPCM7xxRNGState; | ||
231 | +}; | ||
232 | |||
233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) | ||
236 | |||
237 | #endif /* NPCM7XX_RNG_H */ | ||
238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/include/hw/net/npcm7xx_emc.h | ||
241 | +++ b/include/hw/net/npcm7xx_emc.h | ||
242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { | ||
243 | bool rx_active; | ||
244 | }; | ||
245 | |||
246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
247 | - | ||
248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
249 | -#define NPCM7XX_EMC(obj) \ | ||
250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) | ||
252 | |||
253 | #endif /* NPCM7XX_EMC_H */ | ||
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
275 | -- | 118 | -- |
276 | 2.34.1 | 119 | 2.34.1 |
277 | |||
278 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> | 3 | Addresses targeting the second translation table (TTB1) in the SMMU have |
4 | Omap2GpioState. This also remove a use of 'struct' in the | 4 | all upper bits set. Ensure the IOMMU region covers all 64 bits. |
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | 5 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230109140306.23161-6-philmd@linaro.org | 7 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Message-id: 20230214171921.1917916-2-jean-philippe@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | include/hw/arm/omap.h | 9 ++++----- | 12 | include/hw/arm/smmu-common.h | 2 -- |
13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- | 13 | hw/arm/smmu-common.c | 2 +- |
14 | 2 files changed, 14 insertions(+), 15 deletions(-) | 14 | 2 files changed, 1 insertion(+), 3 deletions(-) |
15 | 15 | ||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | 16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/omap.h | 18 | --- a/include/hw/arm/smmu-common.h |
19 | +++ b/include/hw/arm/omap.h | 19 | +++ b/include/hw/arm/smmu-common.h |
20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | TYPE_OMAP1_GPIO) | 21 | #define SMMU_PCI_DEVFN_MAX 256 |
22 | 22 | #define SMMU_PCI_DEVFN(sid) (sid & 0xFF) | |
23 | #define TYPE_OMAP2_GPIO "omap2-gpio" | 23 | |
24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | 24 | -#define SMMU_MAX_VA_BITS 48 |
25 | +typedef struct Omap2GpioState Omap2GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, | ||
27 | TYPE_OMAP2_GPIO) | ||
28 | |||
29 | -typedef struct omap2_gpif_s omap2_gpif; | ||
30 | - | 25 | - |
31 | /* TODO: clock framework (see above) */ | 26 | /* |
32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | 27 | * Page table walk error types |
33 | 28 | */ | |
34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | 29 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); | ||
37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); | ||
38 | |||
39 | /* OMAP2 l4 Interconnect */ | ||
40 | struct omap_l4_s; | ||
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/hw/gpio/omap_gpio.c | 31 | --- a/hw/arm/smmu-common.c |
44 | +++ b/hw/gpio/omap_gpio.c | 32 | +++ b/hw/arm/smmu-common.c |
45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { | 33 | @@ -XXX,XX +XXX,XX @@ static AddressSpace *smmu_find_add_as(PCIBus *bus, void *opaque, int devfn) |
46 | uint8_t delay; | 34 | |
47 | }; | 35 | memory_region_init_iommu(&sdev->iommu, sizeof(sdev->iommu), |
48 | 36 | s->mrtypename, | |
49 | -struct omap2_gpif_s { | 37 | - OBJECT(s), name, 1ULL << SMMU_MAX_VA_BITS); |
50 | +struct Omap2GpioState { | 38 | + OBJECT(s), name, UINT64_MAX); |
51 | SysBusDevice parent_obj; | 39 | address_space_init(&sdev->as, |
52 | 40 | MEMORY_REGION(&sdev->iommu), name); | |
53 | MemoryRegion iomem; | 41 | trace_smmu_add_mr(name); |
54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) | ||
55 | |||
56 | static void omap2_gpio_set(void *opaque, int line, int level) | ||
57 | { | ||
58 | - struct omap2_gpif_s *p = opaque; | ||
59 | + Omap2GpioState *p = opaque; | ||
60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; | ||
61 | |||
62 | line &= 31; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) | ||
64 | |||
65 | static void omap2_gpif_reset(DeviceState *dev) | ||
66 | { | ||
67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
68 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
69 | int i; | ||
70 | |||
71 | for (i = 0; i < s->modulecount; i++) { | ||
72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
73 | |||
74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
75 | { | ||
76 | - struct omap2_gpif_s *s = opaque; | ||
77 | + Omap2GpioState *s = opaque; | ||
78 | |||
79 | switch (addr) { | ||
80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
83 | uint64_t value, unsigned size) | ||
84 | { | ||
85 | - struct omap2_gpif_s *s = opaque; | ||
86 | + Omap2GpioState *s = opaque; | ||
87 | |||
88 | switch (addr) { | ||
89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
93 | { | ||
94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
95 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
97 | int i; | ||
98 | |||
99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { | ||
100 | .class_init = omap_gpio_class_init, | ||
101 | }; | ||
102 | |||
103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) | ||
104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) | ||
105 | { | ||
106 | gpio->iclk = clk; | ||
107 | } | ||
108 | |||
109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) | ||
110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) | ||
111 | { | ||
112 | assert(i <= 5); | ||
113 | gpio->fclk[i] = clk; | ||
114 | } | ||
115 | |||
116 | static Property omap2_gpio_properties[] = { | ||
117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), | ||
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
120 | }; | ||
121 | |||
122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) | ||
123 | static const TypeInfo omap2_gpio_info = { | ||
124 | .name = TYPE_OMAP2_GPIO, | ||
125 | .parent = TYPE_SYS_BUS_DEVICE, | ||
126 | - .instance_size = sizeof(struct omap2_gpif_s), | ||
127 | + .instance_size = sizeof(Omap2GpioState), | ||
128 | .class_init = omap2_gpio_class_init, | ||
129 | }; | ||
130 | |||
131 | -- | 42 | -- |
132 | 2.34.1 | 43 | 2.34.1 |
133 | |||
134 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | To avoid forward-declaring PXA2xxI2CState, declare | 3 | Addresses targeting the second translation table (TTB1) in the SMMU have |
4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. | 4 | all upper bits set (except for the top byte when TBI is enabled). Fix |
5 | the TTB1 check. | ||
5 | 6 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Reported-by: Ola Hugosson <ola.hugosson@arm.com> |
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20230109140306.23161-2-philmd@linaro.org | 10 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
11 | Message-id: 20230214171921.1917916-3-jean-philippe@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | include/hw/arm/pxa.h | 6 +++--- | 14 | hw/arm/smmu-common.c | 2 +- |
12 | 1 file changed, 3 insertions(+), 3 deletions(-) | 15 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 16 | ||
14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | 17 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/arm/pxa.h | 19 | --- a/hw/arm/smmu-common.c |
17 | +++ b/include/hw/arm/pxa.h | 20 | +++ b/hw/arm/smmu-common.c |
18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, | 21 | @@ -XXX,XX +XXX,XX @@ SMMUTransTableInfo *select_tt(SMMUTransCfg *cfg, dma_addr_t iova) |
19 | const struct keymap *map, int size); | 22 | /* there is a ttbr0 region and we are in it (high bits all zero) */ |
20 | 23 | return &cfg->tt[0]; | |
21 | /* pxa2xx.c */ | 24 | } else if (cfg->tt[1].tsz && |
22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; | 25 | - !extract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte)) { |
23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" | 26 | + sextract64(iova, 64 - cfg->tt[1].tsz, cfg->tt[1].tsz - tbi_byte) == -1) { |
24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) | 27 | /* there is a ttbr1 region and we are in it (high bits all one) */ |
25 | + | 28 | return &cfg->tt[1]; |
26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, | 29 | } else if (!cfg->tt[0].tsz) { |
27 | qemu_irq irq, uint32_t page_size); | ||
28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); | ||
29 | |||
30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" | ||
31 | typedef struct PXA2xxI2SState PXA2xxI2SState; | ||
32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) | ||
33 | |||
34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" | ||
35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) | ||
36 | -- | 30 | -- |
37 | 2.34.1 | 31 | 2.34.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit | 3 | make it clearer from the name that this is a tcg-only function. |
4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu | ||
5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 | ||
6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is | ||
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
9 | 4 | ||
10 | Cc: qemu-stable@nongnu.org | 5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | target/arm/helper.c | 3 +++ | 12 | target/arm/helper.c | 4 ++-- |
17 | 1 file changed, 3 insertions(+) | 13 | 1 file changed, 2 insertions(+), 2 deletions(-) |
18 | 14 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
22 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
24 | if (cpu_isar_feature(aa64_sme, cpu)) { | 20 | * trapped to the hypervisor in KVM. |
25 | valid_mask |= SCR_ENTP2; | 21 | */ |
26 | } | 22 | #ifdef CONFIG_TCG |
27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { | 23 | -static void handle_semihosting(CPUState *cs) |
28 | + valid_mask |= SCR_HXEN; | 24 | +static void tcg_handle_semihosting(CPUState *cs) |
29 | + } | 25 | { |
30 | } else { | 26 | ARMCPU *cpu = ARM_CPU(cs); |
31 | valid_mask &= ~(SCR_RW | SCR_ST); | 27 | CPUARMState *env = &cpu->env; |
32 | if (cpu_isar_feature(aa32_ras, cpu)) { | 28 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) |
29 | */ | ||
30 | #ifdef CONFIG_TCG | ||
31 | if (cs->exception_index == EXCP_SEMIHOST) { | ||
32 | - handle_semihosting(cs); | ||
33 | + tcg_handle_semihosting(cs); | ||
34 | return; | ||
35 | } | ||
36 | #endif | ||
33 | -- | 37 | -- |
34 | 2.34.1 | 38 | 2.34.1 |
39 | |||
40 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: | 3 | for "all" builds (tcg + kvm), we want to avoid doing |
4 | QOMified") the pflash_cfi01_register() function does not fail. | 4 | the psci check if tcg is built-in, but not enabled. |
5 | 5 | ||
6 | This call was later converted with a script to use &error_fatal, | 6 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
7 | still unable to fail. Remove the unreachable code. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20230109115316.2235-14-philmd@linaro.org | 8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
9 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/arm/gumstix.c | 18 ++++++------------ | 12 | target/arm/helper.c | 3 ++- |
15 | hw/arm/mainstone.c | 13 +++++-------- | 13 | 1 file changed, 2 insertions(+), 1 deletion(-) |
16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- | ||
17 | hw/arm/versatilepb.c | 6 ++---- | ||
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
20 | 14 | ||
21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/gumstix.c | 17 | --- a/target/arm/helper.c |
24 | +++ b/hw/arm/gumstix.c | 18 | +++ b/target/arm/helper.c |
25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "hw/irq.h" | ||
21 | #include "sysemu/cpu-timers.h" | ||
22 | #include "sysemu/kvm.h" | ||
23 | +#include "sysemu/tcg.h" | ||
24 | #include "qapi/qapi-commands-machine-target.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "qemu/guest-random.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
28 | env->exception.syndrome); | ||
26 | } | 29 | } |
27 | 30 | ||
28 | /* Numonyx RC28F128J3F75 */ | 31 | - if (arm_is_psci_call(cpu, cs->exception_index)) { |
29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | 32 | + if (tcg_enabled() && arm_is_psci_call(cpu, cs->exception_index)) { |
30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 33 | arm_handle_psci_call(cpu); |
31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | 34 | qemu_log_mask(CPU_LOG_INT, "...handled as PSCI call\n"); |
32 | - error_report("Error registering flash memory"); | 35 | return; |
33 | - exit(1); | ||
34 | - } | ||
35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
38 | |||
39 | /* Interrupt line of NIC is connected to GPIO line 36 */ | ||
40 | smc91c111_init(&nd_table[0], 0x04000300, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
42 | } | ||
43 | |||
44 | /* Micron RC28F256P30TFA */ | ||
45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
48 | - error_report("Error registering flash memory"); | ||
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/mainstone.c | ||
60 | +++ b/hw/arm/mainstone.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
62 | /* There are two 32MiB flash devices on the board */ | ||
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
78 | } | ||
79 | |||
80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, | ||
81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/omap_sx1.c | ||
84 | +++ b/hw/arm/omap_sx1.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
86 | |||
87 | fl_idx = 0; | ||
88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
90 | - "omap_sx1.flash0-1", flash_size, | ||
91 | - blk_by_legacy_dinfo(dinfo), | ||
92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
94 | - fl_idx); | ||
95 | - } | ||
96 | + pflash_cfi01_register(OMAP_CS0_BASE, | ||
97 | + "omap_sx1.flash0-1", flash_size, | ||
98 | + blk_by_legacy_dinfo(dinfo), | ||
99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
100 | fl_idx++; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
104 | memory_region_add_subregion(address_space, | ||
105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
106 | |||
107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
108 | - "omap_sx1.flash1-1", FLASH1_SIZE, | ||
109 | - blk_by_legacy_dinfo(dinfo), | ||
110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
112 | - fl_idx); | ||
113 | - } | ||
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | ||
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
116 | + blk_by_legacy_dinfo(dinfo), | ||
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
118 | fl_idx++; | ||
119 | } else { | ||
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/arm/versatilepb.c | ||
124 | +++ b/hw/arm/versatilepb.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | ||
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
161 | -- | 36 | -- |
162 | 2.34.1 | 37 | 2.34.1 |
163 | 38 | ||
164 | 39 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 3 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | 5 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
6 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 8 | --- |
8 | hw/arm/collie.c | 17 +++++++---------- | 9 | target/arm/helper.c | 12 +++++++----- |
9 | 1 file changed, 7 insertions(+), 10 deletions(-) | 10 | 1 file changed, 7 insertions(+), 5 deletions(-) |
10 | 11 | ||
11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/collie.c | 14 | --- a/target/arm/helper.c |
14 | +++ b/hw/arm/collie.c | 15 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { | 16 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
16 | 17 | unsigned int cur_el = arm_current_el(env); | |
17 | static void collie_init(MachineState *machine) | 18 | int rt; |
18 | { | 19 | |
19 | - DriveInfo *dinfo; | 20 | - /* |
20 | MachineClass *mc = MACHINE_GET_CLASS(machine); | 21 | - * Note that new_el can never be 0. If cur_el is 0, then |
21 | CollieMachineState *cms = COLLIE_MACHINE(machine); | 22 | - * el0_a64 is is_a64(), else el0_a64 is ignored. |
22 | 23 | - */ | |
23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | 24 | - aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); |
24 | 25 | + if (tcg_enabled()) { | |
25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | 26 | + /* |
26 | 27 | + * Note that new_el can never be 0. If cur_el is 0, then | |
27 | - dinfo = drive_get(IF_PFLASH, 0, 0); | 28 | + * el0_a64 is is_a64(), else el0_a64 is ignored. |
28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | 29 | + */ |
29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | 30 | + aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); |
30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
31 | - | ||
32 | - dinfo = drive_get(IF_PFLASH, 0, 1); | ||
33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
36 | + for (unsigned i = 0; i < 2; i++) { | ||
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
42 | + } | 31 | + } |
43 | 32 | ||
44 | sysbus_create_simple("scoop", 0x40800000, NULL); | 33 | if (cur_el < new_el) { |
45 | 34 | /* | |
46 | -- | 35 | -- |
47 | 2.34.1 | 36 | 2.34.1 |
48 | 37 | ||
49 | 38 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | Move this earlier to make the next patch diff cleaner. While here |
4 | update the comment slightly to not give the impression that the | ||
5 | misalignment affects only TCG. | ||
4 | 6 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20230109115316.2235-11-philmd@linaro.org | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- | 13 | target/arm/machine.c | 18 +++++++++--------- |
11 | 1 file changed, 17 insertions(+), 16 deletions(-) | 14 | 1 file changed, 9 insertions(+), 9 deletions(-) |
12 | 15 | ||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | 16 | diff --git a/target/arm/machine.c b/target/arm/machine.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/omap_sx1.c | 18 | --- a/target/arm/machine.c |
16 | +++ b/hw/arm/omap_sx1.c | 19 | +++ b/target/arm/machine.c |
17 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) |
18 | * with this program; if not, see <http://www.gnu.org/licenses/>. | 21 | } |
19 | */ | ||
20 | #include "qemu/osdep.h" | ||
21 | +#include "qemu/units.h" | ||
22 | #include "qapi/error.h" | ||
23 | #include "ui/console.h" | ||
24 | #include "hw/arm/omap.h" | ||
25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
26 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
27 | }; | ||
28 | |||
29 | -#define sdram_size 0x02000000 | ||
30 | -#define sector_size (128 * 1024) | ||
31 | -#define flash0_size (16 * 1024 * 1024) | ||
32 | -#define flash1_size ( 8 * 1024 * 1024) | ||
33 | -#define flash2_size (32 * 1024 * 1024) | ||
34 | +#define SDRAM_SIZE (32 * MiB) | ||
35 | +#define SECTOR_SIZE (128 * KiB) | ||
36 | +#define FLASH0_SIZE (16 * MiB) | ||
37 | +#define FLASH1_SIZE (8 * MiB) | ||
38 | +#define FLASH2_SIZE (32 * MiB) | ||
39 | |||
40 | static struct arm_boot_info sx1_binfo = { | ||
41 | .loader_start = OMAP_EMIFF_BASE, | ||
42 | - .ram_size = sdram_size, | ||
43 | + .ram_size = SDRAM_SIZE, | ||
44 | .board_id = 0x265, | ||
45 | }; | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
48 | static uint32_t cs3val = 0x00001139; | ||
49 | DriveInfo *dinfo; | ||
50 | int fl_idx; | ||
51 | - uint32_t flash_size = flash0_size; | ||
52 | + uint32_t flash_size = FLASH0_SIZE; | ||
53 | |||
54 | if (machine->ram_size != mc->default_ram_size) { | ||
55 | char *sz = size_to_str(mc->default_ram_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
57 | } | 22 | } |
58 | 23 | ||
59 | if (version == 2) { | 24 | + /* |
60 | - flash_size = flash2_size; | 25 | + * Misaligned thumb pc is architecturally impossible. Fail the |
61 | + flash_size = FLASH2_SIZE; | 26 | + * incoming migration. For TCG it would trigger the assert in |
27 | + * thumb_tr_translate_insn(). | ||
28 | + */ | ||
29 | + if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) { | ||
30 | + return -1; | ||
31 | + } | ||
32 | + | ||
33 | hw_breakpoint_update_all(cpu); | ||
34 | hw_watchpoint_update_all(cpu); | ||
35 | |||
36 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) | ||
37 | } | ||
62 | } | 38 | } |
63 | 39 | ||
64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); | 40 | - /* |
65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | 41 | - * Misaligned thumb pc is architecturally impossible. |
66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | 42 | - * We have an assert in thumb_tr_translate_insn to verify this. |
67 | "omap_sx1.flash0-1", flash_size, | 43 | - * Fail an incoming migrate to avoid this assert. |
68 | blk_by_legacy_dinfo(dinfo), | 44 | - */ |
69 | - sector_size, 4, 0, 0, 0, 0, 0)) { | 45 | - if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) { |
70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | 46 | - return -1; |
71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | 47 | - } |
72 | fl_idx); | 48 | - |
73 | } | 49 | if (!kvm_enabled()) { |
74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | 50 | pmu_op_finish(&cpu->env); |
75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | 51 | } |
76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | ||
77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", | ||
78 | - flash1_size, &error_fatal); | ||
79 | + FLASH1_SIZE, &error_fatal); | ||
80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | ||
81 | |||
82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); | ||
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | ||
85 | memory_region_add_subregion(address_space, | ||
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | ||
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
88 | |||
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
90 | - "omap_sx1.flash1-1", flash1_size, | ||
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
92 | blk_by_legacy_dinfo(dinfo), | ||
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
96 | fl_idx); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | ||
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
105 | } | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) | ||
108 | mc->init = sx1_init_v1; | ||
109 | mc->ignore_memory_transaction_failures = true; | ||
110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
111 | - mc->default_ram_size = sdram_size; | ||
112 | + mc->default_ram_size = SDRAM_SIZE; | ||
113 | mc->default_ram_id = "omap1.dram"; | ||
114 | } | ||
115 | |||
116 | -- | 52 | -- |
117 | 2.34.1 | 53 | 2.34.1 |
118 | 54 | ||
119 | 55 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | 3 | Since commit cf7c6d1004 ("target/arm: Split out cpregs.h") we now have |
4 | 4 | a cpregs.h header which is more suitable for this code. | |
5 | Add the FLASH_SECTOR_SIZE definition. | 5 | |
6 | 6 | Code moved verbatim. | |
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | |
8 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230109115316.2235-8-philmd@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | hw/arm/mainstone.c | 18 ++++++++++-------- | 14 | target/arm/cpregs.h | 98 +++++++++++++++++++++++++++++++++++++++++++++ |
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | 15 | target/arm/cpu.h | 91 ----------------------------------------- |
14 | 16 | 2 files changed, 98 insertions(+), 91 deletions(-) | |
15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | 17 | |
18 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mainstone.c | 20 | --- a/target/arm/cpregs.h |
18 | +++ b/hw/arm/mainstone.c | 21 | +++ b/target/arm/cpregs.h |
19 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ enum { |
20 | * GNU GPL, version 2 or (at your option) any later version. | 23 | ARM_CP_SME = 1 << 19, |
21 | */ | ||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qemu/error-report.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | ||
28 | |||
29 | enum mainstone_model_e { mainstone }; | ||
30 | |||
31 | -#define MAINSTONE_RAM 0x04000000 | ||
32 | -#define MAINSTONE_ROM 0x00800000 | ||
33 | -#define MAINSTONE_FLASH 0x02000000 | ||
34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) | ||
35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) | ||
36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) | ||
37 | |||
38 | static struct arm_boot_info mainstone_binfo = { | ||
39 | .loader_start = PXA2XX_SDRAM_BASE, | ||
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
42 | }; | 24 | }; |
43 | 25 | ||
44 | +#define FLASH_SECTOR_SIZE (256 * KiB) | 26 | +/* |
45 | + | 27 | + * Interface for defining coprocessor registers. |
46 | static void mainstone_common_init(MachineState *machine, | 28 | + * Registers are defined in tables of arm_cp_reginfo structs |
47 | enum mainstone_model_e model, int arm_id) | 29 | + * which are passed to define_arm_cp_regs(). |
30 | + */ | ||
31 | + | ||
32 | +/* | ||
33 | + * When looking up a coprocessor register we look for it | ||
34 | + * via an integer which encodes all of: | ||
35 | + * coprocessor number | ||
36 | + * Crn, Crm, opc1, opc2 fields | ||
37 | + * 32 or 64 bit register (ie is it accessed via MRC/MCR | ||
38 | + * or via MRRC/MCRR?) | ||
39 | + * non-secure/secure bank (AArch32 only) | ||
40 | + * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field. | ||
41 | + * (In this case crn and opc2 should be zero.) | ||
42 | + * For AArch64, there is no 32/64 bit size distinction; | ||
43 | + * instead all registers have a 2 bit op0, 3 bit op1 and op2, | ||
44 | + * and 4 bit CRn and CRm. The encoding patterns are chosen | ||
45 | + * to be easy to convert to and from the KVM encodings, and also | ||
46 | + * so that the hashtable can contain both AArch32 and AArch64 | ||
47 | + * registers (to allow for interprocessing where we might run | ||
48 | + * 32 bit code on a 64 bit core). | ||
49 | + */ | ||
50 | +/* | ||
51 | + * This bit is private to our hashtable cpreg; in KVM register | ||
52 | + * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64 | ||
53 | + * in the upper bits of the 64 bit ID. | ||
54 | + */ | ||
55 | +#define CP_REG_AA64_SHIFT 28 | ||
56 | +#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT) | ||
57 | + | ||
58 | +/* | ||
59 | + * To enable banking of coprocessor registers depending on ns-bit we | ||
60 | + * add a bit to distinguish between secure and non-secure cpregs in the | ||
61 | + * hashtable. | ||
62 | + */ | ||
63 | +#define CP_REG_NS_SHIFT 29 | ||
64 | +#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT) | ||
65 | + | ||
66 | +#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \ | ||
67 | + ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \ | ||
68 | + ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2)) | ||
69 | + | ||
70 | +#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \ | ||
71 | + (CP_REG_AA64_MASK | \ | ||
72 | + ((cp) << CP_REG_ARM_COPROC_SHIFT) | \ | ||
73 | + ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \ | ||
74 | + ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \ | ||
75 | + ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \ | ||
76 | + ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \ | ||
77 | + ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT)) | ||
78 | + | ||
79 | +/* | ||
80 | + * Convert a full 64 bit KVM register ID to the truncated 32 bit | ||
81 | + * version used as a key for the coprocessor register hashtable | ||
82 | + */ | ||
83 | +static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid) | ||
84 | +{ | ||
85 | + uint32_t cpregid = kvmid; | ||
86 | + if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) { | ||
87 | + cpregid |= CP_REG_AA64_MASK; | ||
88 | + } else { | ||
89 | + if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) { | ||
90 | + cpregid |= (1 << 15); | ||
91 | + } | ||
92 | + | ||
93 | + /* | ||
94 | + * KVM is always non-secure so add the NS flag on AArch32 register | ||
95 | + * entries. | ||
96 | + */ | ||
97 | + cpregid |= 1 << CP_REG_NS_SHIFT; | ||
98 | + } | ||
99 | + return cpregid; | ||
100 | +} | ||
101 | + | ||
102 | +/* | ||
103 | + * Convert a truncated 32 bit hashtable key into the full | ||
104 | + * 64 bit KVM register ID. | ||
105 | + */ | ||
106 | +static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
107 | +{ | ||
108 | + uint64_t kvmid; | ||
109 | + | ||
110 | + if (cpregid & CP_REG_AA64_MASK) { | ||
111 | + kvmid = cpregid & ~CP_REG_AA64_MASK; | ||
112 | + kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64; | ||
113 | + } else { | ||
114 | + kvmid = cpregid & ~(1 << 15); | ||
115 | + if (cpregid & (1 << 15)) { | ||
116 | + kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM; | ||
117 | + } else { | ||
118 | + kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM; | ||
119 | + } | ||
120 | + } | ||
121 | + return kvmid; | ||
122 | +} | ||
123 | + | ||
124 | /* | ||
125 | * Valid values for ARMCPRegInfo state field, indicating which of | ||
126 | * the AArch32 and AArch64 execution states this register is visible in. | ||
127 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
128 | index XXXXXXX..XXXXXXX 100644 | ||
129 | --- a/target/arm/cpu.h | ||
130 | +++ b/target/arm/cpu.h | ||
131 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_list(void); | ||
132 | uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
133 | uint32_t cur_el, bool secure); | ||
134 | |||
135 | -/* Interface for defining coprocessor registers. | ||
136 | - * Registers are defined in tables of arm_cp_reginfo structs | ||
137 | - * which are passed to define_arm_cp_regs(). | ||
138 | - */ | ||
139 | - | ||
140 | -/* When looking up a coprocessor register we look for it | ||
141 | - * via an integer which encodes all of: | ||
142 | - * coprocessor number | ||
143 | - * Crn, Crm, opc1, opc2 fields | ||
144 | - * 32 or 64 bit register (ie is it accessed via MRC/MCR | ||
145 | - * or via MRRC/MCRR?) | ||
146 | - * non-secure/secure bank (AArch32 only) | ||
147 | - * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field. | ||
148 | - * (In this case crn and opc2 should be zero.) | ||
149 | - * For AArch64, there is no 32/64 bit size distinction; | ||
150 | - * instead all registers have a 2 bit op0, 3 bit op1 and op2, | ||
151 | - * and 4 bit CRn and CRm. The encoding patterns are chosen | ||
152 | - * to be easy to convert to and from the KVM encodings, and also | ||
153 | - * so that the hashtable can contain both AArch32 and AArch64 | ||
154 | - * registers (to allow for interprocessing where we might run | ||
155 | - * 32 bit code on a 64 bit core). | ||
156 | - */ | ||
157 | -/* This bit is private to our hashtable cpreg; in KVM register | ||
158 | - * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64 | ||
159 | - * in the upper bits of the 64 bit ID. | ||
160 | - */ | ||
161 | -#define CP_REG_AA64_SHIFT 28 | ||
162 | -#define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT) | ||
163 | - | ||
164 | -/* To enable banking of coprocessor registers depending on ns-bit we | ||
165 | - * add a bit to distinguish between secure and non-secure cpregs in the | ||
166 | - * hashtable. | ||
167 | - */ | ||
168 | -#define CP_REG_NS_SHIFT 29 | ||
169 | -#define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT) | ||
170 | - | ||
171 | -#define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \ | ||
172 | - ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \ | ||
173 | - ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2)) | ||
174 | - | ||
175 | -#define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \ | ||
176 | - (CP_REG_AA64_MASK | \ | ||
177 | - ((cp) << CP_REG_ARM_COPROC_SHIFT) | \ | ||
178 | - ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \ | ||
179 | - ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \ | ||
180 | - ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \ | ||
181 | - ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \ | ||
182 | - ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT)) | ||
183 | - | ||
184 | -/* Convert a full 64 bit KVM register ID to the truncated 32 bit | ||
185 | - * version used as a key for the coprocessor register hashtable | ||
186 | - */ | ||
187 | -static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid) | ||
188 | -{ | ||
189 | - uint32_t cpregid = kvmid; | ||
190 | - if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) { | ||
191 | - cpregid |= CP_REG_AA64_MASK; | ||
192 | - } else { | ||
193 | - if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) { | ||
194 | - cpregid |= (1 << 15); | ||
195 | - } | ||
196 | - | ||
197 | - /* KVM is always non-secure so add the NS flag on AArch32 register | ||
198 | - * entries. | ||
199 | - */ | ||
200 | - cpregid |= 1 << CP_REG_NS_SHIFT; | ||
201 | - } | ||
202 | - return cpregid; | ||
203 | -} | ||
204 | - | ||
205 | -/* Convert a truncated 32 bit hashtable key into the full | ||
206 | - * 64 bit KVM register ID. | ||
207 | - */ | ||
208 | -static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
209 | -{ | ||
210 | - uint64_t kvmid; | ||
211 | - | ||
212 | - if (cpregid & CP_REG_AA64_MASK) { | ||
213 | - kvmid = cpregid & ~CP_REG_AA64_MASK; | ||
214 | - kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64; | ||
215 | - } else { | ||
216 | - kvmid = cpregid & ~(1 << 15); | ||
217 | - if (cpregid & (1 << 15)) { | ||
218 | - kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM; | ||
219 | - } else { | ||
220 | - kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM; | ||
221 | - } | ||
222 | - } | ||
223 | - return kvmid; | ||
224 | -} | ||
225 | - | ||
226 | /* Return the highest implemented Exception Level */ | ||
227 | static inline int arm_highest_el(CPUARMState *env) | ||
48 | { | 228 | { |
49 | - uint32_t sector_len = 256 * 1024; | ||
50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; | ||
51 | PXA2xxState *mpu; | ||
52 | DeviceState *mst_irq; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
54 | |||
55 | /* Setup CPU & memory */ | ||
56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
74 | -- | 229 | -- |
75 | 2.34.1 | 230 | 2.34.1 |
76 | 231 | ||
77 | 232 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. | 3 | If a test was tagged with the "accel" tag and the specified |
4 | accelerator it not present in the qemu binary, cancel the test. | ||
4 | 5 | ||
5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 6 | We can now write tests without explicit calls to require_accelerator, |
7 | just the tag is enough. | ||
6 | 8 | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | hw/arm/cubieboard.c | 6 ++++++ | 14 | tests/avocado/avocado_qemu/__init__.py | 4 ++++ |
12 | hw/arm/Kconfig | 1 + | 15 | 1 file changed, 4 insertions(+) |
13 | 2 files changed, 7 insertions(+) | ||
14 | 16 | ||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 17 | diff --git a/tests/avocado/avocado_qemu/__init__.py b/tests/avocado/avocado_qemu/__init__.py |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/cubieboard.c | 19 | --- a/tests/avocado/avocado_qemu/__init__.py |
18 | +++ b/hw/arm/cubieboard.c | 20 | +++ b/tests/avocado/avocado_qemu/__init__.py |
19 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ def setUp(self): |
20 | #include "hw/boards.h" | 22 | |
21 | #include "hw/qdev-properties.h" | 23 | super().setUp('qemu-system-') |
22 | #include "hw/arm/allwinner-a10.h" | 24 | |
23 | +#include "hw/i2c/i2c.h" | 25 | + accel_required = self._get_unique_tag_val('accel') |
24 | 26 | + if accel_required: | |
25 | static struct arm_boot_info cubieboard_binfo = { | 27 | + self.require_accelerator(accel_required) |
26 | .loader_start = AW_A10_SDRAM_BASE, | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
28 | BlockBackend *blk; | ||
29 | BusState *bus; | ||
30 | DeviceState *carddev; | ||
31 | + I2CBus *i2c; | ||
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | 28 | + |
43 | /* Retrieve SD bus */ | 29 | self.machine = self.params.get('machine', |
44 | di = drive_get(IF_SD, 0, 0); | 30 | default=self._get_unique_tag_val('machine')) |
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/Kconfig | ||
49 | +++ b/hw/arm/Kconfig | ||
50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
51 | select ALLWINNER_A10_DRAMC | ||
52 | select ALLWINNER_EMAC | ||
53 | select ALLWINNER_I2C | ||
54 | + select AXP209_PMU | ||
55 | select SERIAL | ||
56 | select UNIMP | ||
57 | 31 | ||
58 | -- | 32 | -- |
59 | 2.34.1 | 33 | 2.34.1 |
60 | 34 | ||
61 | 35 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Upon introduction in commit b8433303fb ("Set proper device-width | 3 | This allows the test to be skipped when TCG is not present in the QEMU |
4 | for vexpress flash"), ve_pflash_cfi01_register() was calling | 4 | binary. |
5 | qdev_init_nofail() which can not fail. This call was later | ||
6 | converted with a script to use &error_fatal, still unable to | ||
7 | fail. Remove the unreachable code. | ||
8 | 5 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20230109115316.2235-13-philmd@linaro.org | 8 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | hw/arm/vexpress.c | 10 +--------- | 11 | tests/avocado/boot_linux_console.py | 1 + |
15 | 1 file changed, 1 insertion(+), 9 deletions(-) | 12 | tests/avocado/reverse_debugging.py | 8 ++++++++ |
13 | 2 files changed, 9 insertions(+) | ||
16 | 14 | ||
17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | 15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/vexpress.c | 17 | --- a/tests/avocado/boot_linux_console.py |
20 | +++ b/hw/arm/vexpress.c | 18 | +++ b/tests/avocado/boot_linux_console.py |
21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | 19 | @@ -XXX,XX +XXX,XX @@ def test_arm_orangepi_uboot_netbsd9(self): |
22 | dinfo = drive_get(IF_PFLASH, 0, 0); | 20 | |
23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", | 21 | def test_aarch64_raspi3_atf(self): |
24 | dinfo); | 22 | """ |
25 | - if (!pflash0) { | 23 | + :avocado: tags=accel:tcg |
26 | - error_report("vexpress: error registering flash 0"); | 24 | :avocado: tags=arch:aarch64 |
27 | - exit(1); | 25 | :avocado: tags=machine:raspi3b |
28 | - } | 26 | :avocado: tags=cpu:cortex-a53 |
29 | 27 | diff --git a/tests/avocado/reverse_debugging.py b/tests/avocado/reverse_debugging.py | |
30 | if (map[VE_NORFLASHALIAS] != -1) { | 28 | index XXXXXXX..XXXXXXX 100644 |
31 | /* Map flash 0 as an alias into low memory */ | 29 | --- a/tests/avocado/reverse_debugging.py |
32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | 30 | +++ b/tests/avocado/reverse_debugging.py |
33 | } | 31 | @@ -XXX,XX +XXX,XX @@ def reverse_debugging(self, shift=7, args=None): |
34 | 32 | vm.shutdown() | |
35 | dinfo = drive_get(IF_PFLASH, 0, 1); | 33 | |
36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", | 34 | class ReverseDebugging_X86_64(ReverseDebugging): |
37 | - dinfo)) { | 35 | + """ |
38 | - error_report("vexpress: error registering flash 1"); | 36 | + :avocado: tags=accel:tcg |
39 | - exit(1); | 37 | + """ |
40 | - } | 38 | + |
41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); | 39 | REG_PC = 0x10 |
42 | 40 | REG_CS = 0x12 | |
43 | sram_size = 0x2000000; | 41 | def get_pc(self, g): |
44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, | 42 | @@ -XXX,XX +XXX,XX @@ def test_x86_64_pc(self): |
43 | self.reverse_debugging() | ||
44 | |||
45 | class ReverseDebugging_AArch64(ReverseDebugging): | ||
46 | + """ | ||
47 | + :avocado: tags=accel:tcg | ||
48 | + """ | ||
49 | + | ||
50 | REG_PC = 32 | ||
51 | |||
52 | # unidentified gitlab timeout problem | ||
45 | -- | 53 | -- |
46 | 2.34.1 | 54 | 2.34.1 |
47 | 55 | ||
48 | 56 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Cubieboard now can boot directly from SD card, without the need to pass | 3 | Now that the cortex-a15 is under CONFIG_TCG, use as default CPU for a |
4 | `-kernel` parameter. Update Avocado tests to cover this functionality. | 4 | KVM-only build the 'max' cpu. |
5 | 5 | ||
6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | 6 | Note that we cannot use 'host' here because the qtests can run without |
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 7 | any other accelerator (than qtest) and 'host' depends on KVM being |
8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 8 | enabled. |
9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com | 9 | |
10 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
11 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 14 | --- |
12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ | 15 | hw/arm/virt.c | 4 ++++ |
13 | 1 file changed, 47 insertions(+) | 16 | 1 file changed, 4 insertions(+) |
14 | 17 | ||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | 18 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/tests/avocado/boot_linux_console.py | 20 | --- a/hw/arm/virt.c |
18 | +++ b/tests/avocado/boot_linux_console.py | 21 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): | 22 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) |
20 | 'sda') | 23 | mc->minimum_page_bits = 12; |
21 | # cubieboard's reboot is not functioning; omit reboot test. | 24 | mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; |
22 | 25 | mc->cpu_index_to_instance_props = virt_cpu_index_to_props; | |
23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | 26 | +#ifdef CONFIG_TCG |
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | 27 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); |
25 | + """ | 28 | +#else |
26 | + :avocado: tags=arch:arm | 29 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("max"); |
27 | + :avocado: tags=machine:cubieboard | 30 | +#endif |
28 | + :avocado: tags=device:sd | 31 | mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; |
29 | + """ | 32 | mc->kvm_type = virt_kvm_type; |
30 | + | 33 | assert(!mc->get_hotplug_handler); |
31 | + # This test download a 7.5 MiB compressed image and expand it | ||
32 | + # to 126 MiB. | ||
33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' | ||
34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' | ||
35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') | ||
36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' | ||
37 | + '2ac5dc2d08733d6705af9f144f39f554') | ||
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
42 | + | ||
43 | + self.vm.set_console() | ||
44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
45 | + '-nic', 'user', | ||
46 | + '-no-reboot') | ||
47 | + self.vm.launch() | ||
48 | + | ||
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
73 | -- | 34 | -- |
74 | 2.34.1 | 35 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | During SPL boot several DRAM Controller registers are used. Most | 3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
4 | important registers are those related to DRAM initialization and | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | calibration, where SPL initiates process and waits until certain bit is | 5 | Acked-by: Thomas Huth <thuth@redhat.com> |
6 | set/cleared. | ||
7 | |||
8 | This patch adds these registers, initializes reset values from user's | ||
9 | guide and updates state of registers as SPL expects it. | ||
10 | |||
11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
12 | |||
13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 7 | --- |
17 | include/hw/arm/allwinner-a10.h | 2 + | 8 | tests/qtest/arm-cpu-features.c | 28 ++++++++++++++++++---------- |
18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ | 9 | 1 file changed, 18 insertions(+), 10 deletions(-) |
19 | hw/arm/allwinner-a10.c | 7 + | ||
20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ | ||
21 | hw/arm/Kconfig | 1 + | ||
22 | hw/misc/Kconfig | 3 + | ||
23 | hw/misc/meson.build | 1 + | ||
24 | 7 files changed, 261 insertions(+) | ||
25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
26 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
27 | 10 | ||
28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 11 | diff --git a/tests/qtest/arm-cpu-features.c b/tests/qtest/arm-cpu-features.c |
29 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/allwinner-a10.h | 13 | --- a/tests/qtest/arm-cpu-features.c |
31 | +++ b/include/hw/arm/allwinner-a10.h | 14 | +++ b/tests/qtest/arm-cpu-features.c |
32 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ |
33 | #include "hw/usb/hcd-ehci.h" | 16 | #define SVE_MAX_VQ 16 |
34 | #include "hw/rtc/allwinner-rtc.h" | 17 | |
35 | #include "hw/misc/allwinner-a10-ccm.h" | 18 | #define MACHINE "-machine virt,gic-version=max -accel tcg " |
36 | +#include "hw/misc/allwinner-a10-dramc.h" | 19 | -#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm -accel tcg " |
37 | 20 | +#define MACHINE_KVM "-machine virt,gic-version=max -accel kvm " | |
38 | #include "target/arm/cpu.h" | 21 | #define QUERY_HEAD "{ 'execute': 'query-cpu-model-expansion', " \ |
39 | #include "qom/object.h" | 22 | " 'arguments': { 'type': 'full', " |
40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | 23 | #define QUERY_TAIL "}}" |
41 | 24 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | |
42 | ARMCPU cpu; | 25 | { |
43 | AwA10ClockCtlState ccm; | 26 | g_test_init(&argc, &argv, NULL); |
44 | + AwA10DramControllerState dramc; | 27 | |
45 | AwA10PITState timer; | 28 | - qtest_add_data_func("/arm/query-cpu-model-expansion", |
46 | AwA10PICState intc; | 29 | - NULL, test_query_cpu_model_expansion); |
47 | AwEmacState emac; | 30 | + if (qtest_has_accel("tcg")) { |
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | 31 | + qtest_add_data_func("/arm/query-cpu-model-expansion", |
49 | new file mode 100644 | 32 | + NULL, test_query_cpu_model_expansion); |
50 | index XXXXXXX..XXXXXXX | ||
51 | --- /dev/null | ||
52 | +++ b/include/hw/misc/allwinner-a10-dramc.h | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | +/* | ||
55 | + * Allwinner A10 DRAM Controller emulation | ||
56 | + * | ||
57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
58 | + * | ||
59 | + * This file is derived from Allwinner H3 DRAMC, | ||
60 | + * by Niek Linnenbank. | ||
61 | + * | ||
62 | + * This program is free software: you can redistribute it and/or modify | ||
63 | + * it under the terms of the GNU General Public License as published by | ||
64 | + * the Free Software Foundation, either version 2 of the License, or | ||
65 | + * (at your option) any later version. | ||
66 | + * | ||
67 | + * This program is distributed in the hope that it will be useful, | ||
68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
70 | + * GNU General Public License for more details. | ||
71 | + * | ||
72 | + * You should have received a copy of the GNU General Public License | ||
73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
74 | + */ | ||
75 | + | ||
76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H | ||
77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H | ||
78 | + | ||
79 | +#include "qom/object.h" | ||
80 | +#include "hw/sysbus.h" | ||
81 | +#include "hw/register.h" | ||
82 | + | ||
83 | +/** | ||
84 | + * @name Constants | ||
85 | + * @{ | ||
86 | + */ | ||
87 | + | ||
88 | +/** Size of register I/O address space used by DRAMC device */ | ||
89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) | ||
90 | + | ||
91 | +/** Total number of known registers */ | ||
92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) | ||
93 | + | ||
94 | +/** @} */ | ||
95 | + | ||
96 | +/** | ||
97 | + * @name Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" | ||
102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) | ||
103 | + | ||
104 | +/** @} */ | ||
105 | + | ||
106 | +/** | ||
107 | + * Allwinner A10 DRAMC object instance state. | ||
108 | + */ | ||
109 | +struct AwA10DramControllerState { | ||
110 | + /*< private >*/ | ||
111 | + SysBusDevice parent_obj; | ||
112 | + /*< public >*/ | ||
113 | + | ||
114 | + /** Maps I/O registers in physical memory */ | ||
115 | + MemoryRegion iomem; | ||
116 | + | ||
117 | + /** Array of hardware registers */ | ||
118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; | ||
119 | +}; | ||
120 | + | ||
121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ | ||
122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/allwinner-a10.c | ||
125 | +++ b/hw/arm/allwinner-a10.c | ||
126 | @@ -XXX,XX +XXX,XX @@ | ||
127 | #include "hw/boards.h" | ||
128 | #include "hw/usb/hcd-ohci.h" | ||
129 | |||
130 | +#define AW_A10_DRAMC_BASE 0x01c01000 | ||
131 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
132 | #define AW_A10_CCM_BASE 0x01c20000 | ||
133 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
135 | |||
136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
137 | |||
138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); | ||
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
155 | new file mode 100644 | ||
156 | index XXXXXXX..XXXXXXX | ||
157 | --- /dev/null | ||
158 | +++ b/hw/misc/allwinner-a10-dramc.c | ||
159 | @@ -XXX,XX +XXX,XX @@ | ||
160 | +/* | ||
161 | + * Allwinner A10 DRAM Controller emulation | ||
162 | + * | ||
163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
164 | + * | ||
165 | + * This file is derived from Allwinner H3 DRAMC, | ||
166 | + * by Niek Linnenbank. | ||
167 | + * | ||
168 | + * This program is free software: you can redistribute it and/or modify | ||
169 | + * it under the terms of the GNU General Public License as published by | ||
170 | + * the Free Software Foundation, either version 2 of the License, or | ||
171 | + * (at your option) any later version. | ||
172 | + * | ||
173 | + * This program is distributed in the hope that it will be useful, | ||
174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
176 | + * GNU General Public License for more details. | ||
177 | + * | ||
178 | + * You should have received a copy of the GNU General Public License | ||
179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
180 | + */ | ||
181 | + | ||
182 | +#include "qemu/osdep.h" | ||
183 | +#include "qemu/units.h" | ||
184 | +#include "hw/sysbus.h" | ||
185 | +#include "migration/vmstate.h" | ||
186 | +#include "qemu/log.h" | ||
187 | +#include "qemu/module.h" | ||
188 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
189 | + | ||
190 | +/* DRAMC register offsets */ | ||
191 | +enum { | ||
192 | + REG_SDR_CCR = 0x0000, | ||
193 | + REG_SDR_ZQCR0 = 0x00a8, | ||
194 | + REG_SDR_ZQSR = 0x00b0 | ||
195 | +}; | ||
196 | + | ||
197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
198 | + | ||
199 | +/* DRAMC register flags */ | ||
200 | +enum { | ||
201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), | ||
202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), | ||
203 | +}; | ||
204 | +enum { | ||
205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), | ||
206 | +}; | ||
207 | + | ||
208 | +/* DRAMC register reset values */ | ||
209 | +enum { | ||
210 | + REG_SDR_CCR_RESET = 0x80020000, | ||
211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, | ||
212 | + REG_SDR_ZQSR_RESET = 0x80000000 | ||
213 | +}; | ||
214 | + | ||
215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, | ||
216 | + unsigned size) | ||
217 | +{ | ||
218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
219 | + const uint32_t idx = REG_INDEX(offset); | ||
220 | + | ||
221 | + switch (offset) { | ||
222 | + case REG_SDR_CCR: | ||
223 | + case REG_SDR_ZQCR0: | ||
224 | + case REG_SDR_ZQSR: | ||
225 | + break; | ||
226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
228 | + __func__, (uint32_t)offset); | ||
229 | + return 0; | ||
230 | + default: | ||
231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
232 | + __func__, (uint32_t)offset); | ||
233 | + return 0; | ||
234 | + } | 33 | + } |
235 | + | 34 | + |
236 | + return s->regs[idx]; | 35 | + if (!g_str_equal(qtest_get_arch(), "aarch64")) { |
237 | +} | 36 | + goto out; |
238 | + | 37 | + } |
239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, | 38 | |
240 | + uint64_t val, unsigned size) | 39 | /* |
241 | +{ | 40 | * For now we only run KVM specific tests with AArch64 QEMU in |
242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | 41 | * order avoid attempting to run an AArch32 QEMU with KVM on |
243 | + const uint32_t idx = REG_INDEX(offset); | 42 | * AArch64 hosts. That won't work and isn't easy to detect. |
244 | + | 43 | */ |
245 | + switch (offset) { | 44 | - if (g_str_equal(qtest_get_arch(), "aarch64") && qtest_has_accel("kvm")) { |
246 | + case REG_SDR_CCR: | 45 | + if (qtest_has_accel("kvm")) { |
247 | + if (val & REG_SDR_CCR_DRAM_INIT) { | 46 | /* |
248 | + /* Clear DRAM_INIT to indicate process is done. */ | 47 | * This tests target the 'host' CPU type, so register it only if |
249 | + val &= ~REG_SDR_CCR_DRAM_INIT; | 48 | * KVM is available. |
250 | + } | 49 | */ |
251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { | 50 | qtest_add_data_func("/arm/kvm/query-cpu-model-expansion", |
252 | + /* Clear DATA_TRAINING to indicate process is done. */ | 51 | NULL, test_query_cpu_model_expansion_kvm); |
253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; | 52 | - } |
254 | + } | 53 | |
255 | + break; | 54 | - if (g_str_equal(qtest_get_arch(), "aarch64")) { |
256 | + case REG_SDR_ZQCR0: | 55 | - qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8", |
257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ | 56 | - NULL, sve_tests_sve_max_vq_8); |
258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; | 57 | - qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off", |
259 | + break; | 58 | - NULL, sve_tests_sve_off); |
260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | 59 | qtest_add_data_func("/arm/kvm/query-cpu-model-expansion/sve-off", |
261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 60 | NULL, sve_tests_sve_off_kvm); |
262 | + __func__, (uint32_t)offset); | 61 | } |
263 | + break; | 62 | |
264 | + default: | 63 | + if (qtest_has_accel("tcg")) { |
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | 64 | + qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-max-vq-8", |
266 | + __func__, (uint32_t)offset); | 65 | + NULL, sve_tests_sve_max_vq_8); |
267 | + break; | 66 | + qtest_add_data_func("/arm/max/query-cpu-model-expansion/sve-off", |
67 | + NULL, sve_tests_sve_off); | ||
268 | + } | 68 | + } |
269 | + | 69 | + |
270 | + s->regs[idx] = (uint32_t) val; | 70 | +out: |
271 | +} | 71 | return g_test_run(); |
272 | + | 72 | } |
273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { | ||
274 | + .read = allwinner_a10_dramc_read, | ||
275 | + .write = allwinner_a10_dramc_write, | ||
276 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
277 | + .valid = { | ||
278 | + .min_access_size = 4, | ||
279 | + .max_access_size = 4, | ||
280 | + }, | ||
281 | + .impl.min_access_size = 4, | ||
282 | +}; | ||
283 | + | ||
284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) | ||
285 | +{ | ||
286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
287 | + | ||
288 | + /* Set default values for registers */ | ||
289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; | ||
290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; | ||
291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; | ||
292 | +} | ||
293 | + | ||
294 | +static void allwinner_a10_dramc_init(Object *obj) | ||
295 | +{ | ||
296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
298 | + | ||
299 | + /* Memory mapping */ | ||
300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, | ||
301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); | ||
302 | + sysbus_init_mmio(sbd, &s->iomem); | ||
303 | +} | ||
304 | + | ||
305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { | ||
306 | + .name = "allwinner-a10-dramc", | ||
307 | + .version_id = 1, | ||
308 | + .minimum_version_id = 1, | ||
309 | + .fields = (VMStateField[]) { | ||
310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, | ||
311 | + AW_A10_DRAMC_REGS_NUM), | ||
312 | + VMSTATE_END_OF_LIST() | ||
313 | + } | ||
314 | +}; | ||
315 | + | ||
316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) | ||
317 | +{ | ||
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
320 | + | ||
321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; | ||
322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; | ||
323 | +} | ||
324 | + | ||
325 | +static const TypeInfo allwinner_a10_dramc_info = { | ||
326 | + .name = TYPE_AW_A10_DRAMC, | ||
327 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
328 | + .instance_init = allwinner_a10_dramc_init, | ||
329 | + .instance_size = sizeof(AwA10DramControllerState), | ||
330 | + .class_init = allwinner_a10_dramc_class_init, | ||
331 | +}; | ||
332 | + | ||
333 | +static void allwinner_a10_dramc_register(void) | ||
334 | +{ | ||
335 | + type_register_static(&allwinner_a10_dramc_info); | ||
336 | +} | ||
337 | + | ||
338 | +type_init(allwinner_a10_dramc_register) | ||
339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
340 | index XXXXXXX..XXXXXXX 100644 | ||
341 | --- a/hw/arm/Kconfig | ||
342 | +++ b/hw/arm/Kconfig | ||
343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
357 | bool | ||
358 | |||
359 | +config ALLWINNER_A10_DRAMC | ||
360 | + bool | ||
361 | + | ||
362 | source macio/Kconfig | ||
363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
364 | index XXXXXXX..XXXXXXX 100644 | ||
365 | --- a/hw/misc/meson.build | ||
366 | +++ b/hw/misc/meson.build | ||
367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
369 | |||
370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) | ||
372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
375 | -- | 73 | -- |
376 | 2.34.1 | 74 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not | 3 | These tests set -accel tcg, so restrict them to when TCG is present. |
4 | passed when starting QEMU. SPL is copied to SRAM_A. | ||
5 | 4 | ||
6 | The approach is reused from Allwinner H3 implementation. | 5 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
7 | 6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | |
8 | Tested with Armbian and custom Yocto image. | 7 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
9 | |||
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
11 | |||
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 9 | --- |
16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ | 10 | tests/qtest/meson.build | 4 ++-- |
17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ | 11 | 1 file changed, 2 insertions(+), 2 deletions(-) |
18 | hw/arm/cubieboard.c | 5 +++++ | ||
19 | 3 files changed, 44 insertions(+) | ||
20 | 12 | ||
21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 13 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
22 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/allwinner-a10.h | 15 | --- a/tests/qtest/meson.build |
24 | +++ b/include/hw/arm/allwinner-a10.h | 16 | +++ b/tests/qtest/meson.build |
25 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ qtests_arm = \ |
26 | #include "hw/misc/allwinner-a10-ccm.h" | 18 | # TODO: once aarch64 TCG is fixed on ARM 32 bit host, make bios-tables-test unconditional |
27 | #include "hw/misc/allwinner-a10-dramc.h" | 19 | qtests_aarch64 = \ |
28 | #include "hw/i2c/allwinner-i2c.h" | 20 | (cpu != 'arm' and unpack_edk2_blobs ? ['bios-tables-test'] : []) + \ |
29 | +#include "sysemu/block-backend.h" | 21 | - (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-test'] : []) + \ |
30 | 22 | - (config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? ['tpm-tis-device-swtpm-test'] : []) + \ | |
31 | #include "target/arm/cpu.h" | 23 | + (config_all.has_key('CONFIG_TCG') and config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? \ |
32 | #include "qom/object.h" | 24 | + ['tpm-tis-device-test', 'tpm-tis-device-swtpm-test'] : []) + \ |
33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | 25 | (config_all_devices.has_key('CONFIG_XLNX_ZYNQMP_ARM') ? ['xlnx-can-test', 'fuzz-xlnx-dp-test'] : []) + \ |
34 | OHCISysBusState ohci[AW_A10_NUM_USB]; | 26 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ |
35 | }; | 27 | ['arm-cpu-features', |
36 | |||
37 | +/** | ||
38 | + * Emulate Boot ROM firmware setup functionality. | ||
39 | + * | ||
40 | + * A real Allwinner A10 SoC contains a Boot ROM | ||
41 | + * which is the first code that runs right after | ||
42 | + * the SoC is powered on. The Boot ROM is responsible | ||
43 | + * for loading user code (e.g. a bootloader) from any | ||
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | ||
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | ||
56 | + | ||
57 | #endif | ||
58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/hw/arm/allwinner-a10.c | ||
61 | +++ b/hw/arm/allwinner-a10.c | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | #include "sysemu/sysemu.h" | ||
64 | #include "hw/boards.h" | ||
65 | #include "hw/usb/hcd-ohci.h" | ||
66 | +#include "hw/loader.h" | ||
67 | |||
68 | +#define AW_A10_SRAM_A_BASE 0x00000000 | ||
69 | #define AW_A10_DRAMC_BASE 0x01c01000 | ||
70 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
71 | #define AW_A10_CCM_BASE 0x01c20000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
74 | #define AW_A10_I2C0_BASE 0x01c2ac00 | ||
75 | |||
76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) | ||
77 | +{ | ||
78 | + const int64_t rom_size = 32 * KiB; | ||
79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | ||
80 | + | ||
81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { | ||
82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | ||
83 | + __func__); | ||
84 | + return; | ||
85 | + } | ||
86 | + | ||
87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, | ||
88 | + rom_size, AW_A10_SRAM_A_BASE, | ||
89 | + NULL, NULL, NULL, NULL, false); | ||
90 | +} | ||
91 | + | ||
92 | static void aw_a10_init(Object *obj) | ||
93 | { | ||
94 | AwA10State *s = AW_A10(obj); | ||
95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/hw/arm/cubieboard.c | ||
98 | +++ b/hw/arm/cubieboard.c | ||
99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
101 | machine->ram); | ||
102 | |||
103 | + /* Load target kernel or start using BootROM */ | ||
104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { | ||
105 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
106 | + allwinner_a10_bootrom_setup(a10, blk); | ||
107 | + } | ||
108 | /* TODO create and connect IDE devices for ide_drive_get() */ | ||
109 | |||
110 | cubieboard_binfo.ram_size = machine->ram_size; | ||
111 | -- | 28 | -- |
112 | 2.34.1 | 29 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Don't dereference CPUTLBEntryFull until we verify that | ||
4 | the page is valid. Move the other user-only info field | ||
5 | updates after the valid check to match. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/sve_helper.c | 14 +++++++++----- | ||
15 | 1 file changed, 9 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/sve_helper.c | ||
20 | +++ b/target/arm/sve_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
22 | #ifdef CONFIG_USER_ONLY | ||
23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, | ||
24 | &info->host, retaddr); | ||
25 | - memset(&info->attrs, 0, sizeof(info->attrs)); | ||
26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
28 | #else | ||
29 | CPUTLBEntryFull *full; | ||
30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | ||
31 | &info->host, &full, retaddr); | ||
32 | - info->attrs = full->attrs; | ||
33 | - info->tagged = full->pte_attrs == 0xf0; | ||
34 | #endif | ||
35 | info->flags = flags; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
38 | return false; | ||
39 | } | ||
40 | |||
41 | +#ifdef CONFIG_USER_ONLY | ||
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | ||
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
45 | +#else | ||
46 | + info->attrs = full->attrs; | ||
47 | + info->tagged = full->pte_attrs == 0xf0; | ||
48 | +#endif | ||
49 | + | ||
50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ | ||
51 | info->host -= mem_off; | ||
52 | return true; | ||
53 | -- | ||
54 | 2.34.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Since pxa255_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 2 +- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/pxa.h | ||
20 | +++ b/include/hw/arm/pxa.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
60 | } | ||
61 | |||
62 | /* Initialise a PXA255 integrated chip (ARM based core). */ | ||
63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | ||
65 | { | ||
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
83 | -- | ||
84 | 2.34.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | Since pxa270_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-3-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 3 +-- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/mainstone.c | 10 ++++------ | ||
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
18 | |||
19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/arm/pxa.h | ||
22 | +++ b/include/hw/arm/pxa.h | ||
23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
24 | |||
25 | # define PA_FMT "0x%08lx" | ||
26 | |||
27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
28 | - const char *revision); | ||
29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); | ||
30 | PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
31 | |||
32 | #endif /* PXA_H */ | ||
33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/gumstix.c | ||
36 | +++ b/hw/arm/gumstix.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
38 | { | ||
39 | PXA2xxState *cpu; | ||
40 | DriveInfo *dinfo; | ||
41 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
42 | |||
43 | uint32_t verdex_rom = 0x02000000; | ||
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
85 | } | ||
86 | |||
87 | static void mainstone2_machine_init(MachineClass *mc) | ||
88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/hw/arm/pxa2xx.c | ||
91 | +++ b/hw/arm/pxa2xx.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) | ||
93 | } | ||
94 | |||
95 | /* Initialise a PXA270 integrated chip (ARM based core). */ | ||
96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
97 | - unsigned int sdram_size, const char *cpu_type) | ||
98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) | ||
99 | { | ||
100 | + MemoryRegion *address_space = get_system_memory(); | ||
101 | PXA2xxState *s; | ||
102 | int i; | ||
103 | DriveInfo *dinfo; | ||
104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/arm/spitz.c | ||
107 | +++ b/hw/arm/spitz.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
110 | enum spitz_model_e model = smc->model; | ||
111 | PXA2xxState *mpu; | ||
112 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
136 | { | ||
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | -- | ||
151 | 2.34.1 | ||
152 | |||
153 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-7-philmd@linaro.org | ||
10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- | ||
14 | 1 file changed, 14 insertions(+), 13 deletions(-) | ||
15 | |||
16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/gumstix.c | ||
19 | +++ b/hw/arm/gumstix.c | ||
20 | @@ -XXX,XX +XXX,XX @@ | ||
21 | */ | ||
22 | |||
23 | #include "qemu/osdep.h" | ||
24 | +#include "qemu/units.h" | ||
25 | #include "qemu/error-report.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | #include "net/net.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "sysemu/qtest.h" | ||
30 | #include "cpu.h" | ||
31 | |||
32 | -static const int sector_len = 128 * 1024; | ||
33 | +#define CONNEX_FLASH_SIZE (16 * MiB) | ||
34 | +#define CONNEX_RAM_SIZE (64 * MiB) | ||
35 | + | ||
36 | +#define VERDEX_FLASH_SIZE (32 * MiB) | ||
37 | +#define VERDEX_RAM_SIZE (256 * MiB) | ||
38 | + | ||
39 | +#define FLASH_SECTOR_SIZE (128 * KiB) | ||
40 | |||
41 | static void connex_init(MachineState *machine) | ||
42 | { | ||
43 | PXA2xxState *cpu; | ||
44 | DriveInfo *dinfo; | ||
45 | |||
46 | - uint32_t connex_rom = 0x01000000; | ||
47 | - uint32_t connex_ram = 0x04000000; | ||
48 | - | ||
49 | - cpu = pxa255_init(connex_ram); | ||
50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); | ||
51 | |||
52 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
53 | if (!dinfo && !qtest_enabled()) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
55 | } | ||
56 | |||
57 | /* Numonyx RC28F128J3F75 */ | ||
58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | ||
59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
61 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
63 | error_report("Error registering flash memory"); | ||
64 | exit(1); | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
67 | PXA2xxState *cpu; | ||
68 | DriveInfo *dinfo; | ||
69 | |||
70 | - uint32_t verdex_rom = 0x02000000; | ||
71 | - uint32_t verdex_ram = 0x10000000; | ||
72 | - | ||
73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); | ||
75 | |||
76 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
77 | if (!dinfo && !qtest_enabled()) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
79 | } | ||
80 | |||
81 | /* Micron RC28F256P30TFA */ | ||
82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
85 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
87 | error_report("Error registering flash memory"); | ||
88 | exit(1); | ||
89 | } | ||
90 | -- | ||
91 | 2.34.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/musicpal.c | 9 ++++++--- | ||
13 | 1 file changed, 6 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/musicpal.c | ||
18 | +++ b/hw/arm/musicpal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "cpu.h" | ||
26 | #include "hw/sysbus.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { | ||
28 | .class_init = musicpal_key_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static struct arm_boot_info musicpal_binfo = { | ||
34 | .loader_start = 0x0, | ||
35 | .board_id = 0x20e, | ||
36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); | ||
38 | |||
39 | flash_size = blk_getlength(blk); | ||
40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && | ||
41 | - flash_size != 32*1024*1024) { | ||
42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && | ||
43 | + flash_size != 32 * MiB) { | ||
44 | error_report("Invalid flash image size"); | ||
45 | exit(1); | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
48 | */ | ||
49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | ||
50 | "musicpal.flash", flash_size, | ||
51 | - blk, 0x10000, | ||
52 | + blk, FLASH_SECTOR_SIZE, | ||
53 | MP_FLASH_SIZE_MAX / flash_size, | ||
54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | ||
55 | 0x5555, 0x2AAA, 0); | ||
56 | -- | ||
57 | 2.34.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | The total_ram_v1/total_ram_v2 definitions were never used. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
18 | #define flash0_size (16 * 1024 * 1024) | ||
19 | #define flash1_size ( 8 * 1024 * 1024) | ||
20 | #define flash2_size (32 * 1024 * 1024) | ||
21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | ||
22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | ||
23 | |||
24 | static struct arm_boot_info sx1_binfo = { | ||
25 | .loader_start = OMAP_EMIFF_BASE, | ||
26 | -- | ||
27 | 2.34.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | 1 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-12-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/z2.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/z2.c | ||
18 | +++ b/hw/arm/z2.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "hw/arm/pxa.h" | ||
25 | #include "hw/arm/boot.h" | ||
26 | #include "hw/i2c/i2c.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
28 | .class_init = aer915_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static void z2_init(MachineState *machine) | ||
34 | { | ||
35 | - uint32_t sector_len = 0x10000; | ||
36 | PXA2xxState *mpu; | ||
37 | DriveInfo *dinfo; | ||
38 | void *z2_lcd; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
40 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
43 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
45 | error_report("Error registering flash memory"); | ||
46 | exit(1); | ||
47 | } | ||
48 | -- | ||
49 | 2.34.1 | ||
50 | |||
51 | diff view generated by jsdifflib |