1 | Some arm patches; my to-review queue is by no means empty, but | 1 | Hi; this mostly contains the first slice of A64 decodetree |
---|---|---|---|
2 | this is a big enough set of patches to be getting on with... | 2 | patches, plus some other minor pieces. It also has the |
3 | enablement of MTE for KVM guests. | ||
3 | 4 | ||
5 | thanks | ||
4 | -- PMM | 6 | -- PMM |
5 | 7 | ||
6 | The following changes since commit cb9c6a8e5ad6a1f0ce164d352e3102df46986e22: | 8 | The following changes since commit d27e7c359330ba7020bdbed7ed2316cb4cf6ffc1: |
7 | 9 | ||
8 | .gitlab-ci.d/windows: Work-around timeout and OpenGL problems of the MSYS2 jobs (2023-01-04 18:58:33 +0000) | 10 | qapi/parser: Drop two bad type hints for now (2023-05-17 10:18:33 -0700) |
9 | 11 | ||
10 | are available in the Git repository at: | 12 | are available in the Git repository at: |
11 | 13 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230105 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230518 |
13 | 15 | ||
14 | for you to fetch changes up to 93c9678de9dc7d2e68f9e8477da072bac30ef132: | 16 | for you to fetch changes up to 91608e2a44f36e79cb83f863b8a7bb57d2c98061: |
15 | 17 | ||
16 | hw/net: Fix read of uninitialized memory in imx_fec. (2023-01-05 15:33:00 +0000) | 18 | docs: Convert u2f.txt to rST (2023-05-18 11:40:32 +0100) |
17 | 19 | ||
18 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
19 | target-arm queue: | 21 | target-arm queue: |
20 | * Implement AArch32 ARMv8-R support | 22 | * Fix vd == vm overlap in sve_ldff1_z |
21 | * Add Cortex-R52 CPU | 23 | * Add support for MTE with KVM guests |
22 | * fix handling of HLT semihosting in system mode | 24 | * Add RAZ/WI handling for DBGDTR[TX|RX] |
23 | * hw/timer/ixm_epit: cleanup and fix bug in compare handling | 25 | * Start of conversion of A64 decoder to decodetree |
24 | * target/arm: Coding style fixes | 26 | * Saturate L2CTLR_EL1 core count field rather than overflowing |
25 | * target/arm: Clean up includes | 27 | * vexpress: Avoid trivial memory leak of 'flashalias' |
26 | * nseries: minor code cleanups | 28 | * sbsa-ref: switch default cpu core to Neoverse-N1 |
27 | * target/arm: align exposed ID registers with Linux | 29 | * sbsa-ref: use Bochs graphics card instead of VGA |
28 | * hw/arm/smmu-common: remove unnecessary inlines | 30 | * MAINTAINERS: Add Marcin Juszkiewicz to sbsa-ref reviewer list |
29 | * i.MX7D: Handle GPT timers | 31 | * docs: Convert u2f.txt to rST |
30 | * i.MX7D: Connect IRQs to GPIO devices | ||
31 | * i.MX6UL: Add a specific GPT timer instance | ||
32 | * hw/net: Fix read of uninitialized memory in imx_fec | ||
33 | 32 | ||
34 | ---------------------------------------------------------------- | 33 | ---------------------------------------------------------------- |
35 | Alex Bennée (1): | 34 | Alex Bennée (1): |
36 | target/arm: fix handling of HLT semihosting in system mode | 35 | target/arm: add RAZ/WI handling for DBGDTR[TX|RX] |
37 | 36 | ||
38 | Axel Heider (8): | 37 | Cornelia Huck (1): |
39 | hw/timer/imx_epit: improve comments | 38 | arm/kvm: add support for MTE |
40 | hw/timer/imx_epit: cleanup CR defines | ||
41 | hw/timer/imx_epit: define SR_OCIF | ||
42 | hw/timer/imx_epit: update interrupt state on CR write access | ||
43 | hw/timer/imx_epit: hard reset initializes CR with 0 | ||
44 | hw/timer/imx_epit: factor out register write handlers | ||
45 | hw/timer/imx_epit: remove explicit fields cnt and freq | ||
46 | hw/timer/imx_epit: fix compare timer handling | ||
47 | 39 | ||
48 | Claudio Fontana (1): | 40 | Marcin Juszkiewicz (3): |
49 | target/arm: cleanup cpu includes | 41 | sbsa-ref: switch default cpu core to Neoverse-N1 |
42 | Maintainers: add myself as reviewer for sbsa-ref | ||
43 | sbsa-ref: use Bochs graphics card instead of VGA | ||
50 | 44 | ||
51 | Fabiano Rosas (5): | 45 | Peter Maydell (14): |
52 | target/arm: Fix checkpatch comment style warnings in helper.c | 46 | target/arm: Create decodetree skeleton for A64 |
53 | target/arm: Fix checkpatch space errors in helper.c | 47 | target/arm: Pull calls to disas_sve() and disas_sme() out of legacy decoder |
54 | target/arm: Fix checkpatch brace errors in helper.c | 48 | target/arm: Convert Extract instructions to decodetree |
55 | target/arm: Remove unused includes from m_helper.c | 49 | target/arm: Convert unconditional branch immediate to decodetree |
56 | target/arm: Remove unused includes from helper.c | 50 | target/arm: Convert CBZ, CBNZ to decodetree |
51 | target/arm: Convert TBZ, TBNZ to decodetree | ||
52 | target/arm: Convert conditional branch insns to decodetree | ||
53 | target/arm: Convert BR, BLR, RET to decodetree | ||
54 | target/arm: Convert BRA[AB]Z, BLR[AB]Z, RETA[AB] to decodetree | ||
55 | target/arm: Convert BRAA, BRAB, BLRAA, BLRAB to decodetree | ||
56 | target/arm: Convert ERET, ERETAA, ERETAB to decodetree | ||
57 | target/arm: Saturate L2CTLR_EL1 core count field rather than overflowing | ||
58 | hw/arm/vexpress: Avoid trivial memory leak of 'flashalias' | ||
59 | docs: Convert u2f.txt to rST | ||
57 | 60 | ||
58 | Jean-Christophe Dubois (4): | 61 | Richard Henderson (10): |
59 | i.MX7D: Connect GPT timers to IRQ | 62 | target/arm: Fix vd == vm overlap in sve_ldff1_z |
60 | i.MX7D: Compute clock frequency for the fixed frequency clocks. | 63 | target/arm: Split out disas_a64_legacy |
61 | i.MX6UL: Add a specific GPT timer instance for the i.MX6UL | 64 | target/arm: Convert PC-rel addressing to decodetree |
62 | i.MX7D: Connect IRQs to GPIO devices. | 65 | target/arm: Split gen_add_CC and gen_sub_CC |
66 | target/arm: Convert Add/subtract (immediate) to decodetree | ||
67 | target/arm: Convert Add/subtract (immediate with tags) to decodetree | ||
68 | target/arm: Replace bitmask64 with MAKE_64BIT_MASK | ||
69 | target/arm: Convert Logical (immediate) to decodetree | ||
70 | target/arm: Convert Move wide (immediate) to decodetree | ||
71 | target/arm: Convert Bitfield to decodetree | ||
63 | 72 | ||
64 | Peter Maydell (1): | 73 | MAINTAINERS | 1 + |
65 | target/arm:Set lg_page_size to 0 if either S1 or S2 asks for it | 74 | docs/system/device-emulation.rst | 1 + |
75 | docs/system/devices/usb-u2f.rst | 93 +++ | ||
76 | docs/system/devices/usb.rst | 2 +- | ||
77 | docs/u2f.txt | 110 ---- | ||
78 | target/arm/cpu.h | 4 + | ||
79 | target/arm/kvm_arm.h | 19 + | ||
80 | target/arm/tcg/translate.h | 5 + | ||
81 | target/arm/tcg/a64.decode | 152 +++++ | ||
82 | hw/arm/sbsa-ref.c | 4 +- | ||
83 | hw/arm/vexpress.c | 40 +- | ||
84 | hw/arm/virt.c | 73 ++- | ||
85 | target/arm/cortex-regs.c | 11 +- | ||
86 | target/arm/cpu.c | 9 +- | ||
87 | target/arm/debug_helper.c | 11 +- | ||
88 | target/arm/kvm.c | 35 + | ||
89 | target/arm/kvm64.c | 5 + | ||
90 | target/arm/tcg/sve_helper.c | 6 + | ||
91 | target/arm/tcg/translate-a64.c | 1321 ++++++++++++++++---------------------- | ||
92 | target/arm/tcg/meson.build | 1 + | ||
93 | 20 files changed, 979 insertions(+), 924 deletions(-) | ||
94 | create mode 100644 docs/system/devices/usb-u2f.rst | ||
95 | delete mode 100644 docs/u2f.txt | ||
96 | create mode 100644 target/arm/tcg/a64.decode | ||
66 | 97 | ||
67 | Philippe Mathieu-Daudé (5): | ||
68 | hw/input/tsc2xxx: Constify set_transform()'s MouseTransformInfo arg | ||
69 | hw/arm/nseries: Constify various read-only arrays | ||
70 | hw/arm/nseries: Silent -Wmissing-field-initializers warning | ||
71 | hw/arm/smmu-common: Reduce smmu_inv_notifiers_mr() scope | ||
72 | hw/arm/smmu-common: Avoid using inlined functions with external linkage | ||
73 | |||
74 | Stephen Longfield (1): | ||
75 | hw/net: Fix read of uninitialized memory in imx_fec. | ||
76 | |||
77 | Tobias Röhmel (7): | ||
78 | target/arm: Don't add all MIDR aliases for cores that implement PMSA | ||
79 | target/arm: Make RVBAR available for all ARMv8 CPUs | ||
80 | target/arm: Make stage_2_format for cache attributes optional | ||
81 | target/arm: Enable TTBCR_EAE for ARMv8-R AArch32 | ||
82 | target/arm: Add PMSAv8r registers | ||
83 | target/arm: Add PMSAv8r functionality | ||
84 | target/arm: Add ARM Cortex-R52 CPU | ||
85 | |||
86 | Zhuojia Shen (1): | ||
87 | target/arm: align exposed ID registers with Linux | ||
88 | |||
89 | include/hw/arm/fsl-imx7.h | 20 + | ||
90 | include/hw/arm/smmu-common.h | 3 - | ||
91 | include/hw/input/tsc2xxx.h | 4 +- | ||
92 | include/hw/timer/imx_epit.h | 8 +- | ||
93 | include/hw/timer/imx_gpt.h | 1 + | ||
94 | target/arm/cpu.h | 6 + | ||
95 | target/arm/internals.h | 4 + | ||
96 | hw/arm/fsl-imx6ul.c | 2 +- | ||
97 | hw/arm/fsl-imx7.c | 41 +- | ||
98 | hw/arm/nseries.c | 28 +- | ||
99 | hw/arm/smmu-common.c | 15 +- | ||
100 | hw/input/tsc2005.c | 2 +- | ||
101 | hw/input/tsc210x.c | 3 +- | ||
102 | hw/misc/imx6ul_ccm.c | 6 - | ||
103 | hw/misc/imx7_ccm.c | 49 ++- | ||
104 | hw/net/imx_fec.c | 8 +- | ||
105 | hw/timer/imx_epit.c | 376 +++++++++------- | ||
106 | hw/timer/imx_gpt.c | 25 ++ | ||
107 | target/arm/cpu.c | 35 +- | ||
108 | target/arm/cpu64.c | 6 - | ||
109 | target/arm/cpu_tcg.c | 42 ++ | ||
110 | target/arm/debug_helper.c | 3 + | ||
111 | target/arm/helper.c | 871 +++++++++++++++++++++++++++++--------- | ||
112 | target/arm/m_helper.c | 16 - | ||
113 | target/arm/machine.c | 28 ++ | ||
114 | target/arm/ptw.c | 152 +++++-- | ||
115 | target/arm/tlb_helper.c | 4 + | ||
116 | target/arm/translate.c | 2 +- | ||
117 | tests/tcg/aarch64/sysregs.c | 24 +- | ||
118 | tests/tcg/aarch64/Makefile.target | 7 +- | ||
119 | 30 files changed, 1330 insertions(+), 461 deletions(-) | ||
120 | diff view generated by jsdifflib |
1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In CPUID registers exposed to userspace, some registers were missing | 3 | The world outside moves to newer and newer cpu cores. Let move SBSA |
4 | and some fields were not exposed. This patch aligns exposed ID | 4 | Reference Platform to something newer as well. |
5 | registers and their fields with what the upstream kernel currently | ||
6 | exposes. | ||
7 | 5 | ||
8 | Specifically, the following new ID registers/fields are exposed to | 6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
9 | userspace: | 7 | Reviewed-by: Leif Lindholm <quic_llindhol@quicinc.com> |
10 | 8 | Message-id: 20230506183417.1360427-1-marcin.juszkiewicz@linaro.org | |
11 | ID_AA64PFR1_EL1.BT: bits 3-0 | ||
12 | ID_AA64PFR1_EL1.MTE: bits 11-8 | ||
13 | ID_AA64PFR1_EL1.SME: bits 27-24 | ||
14 | |||
15 | ID_AA64ZFR0_EL1.SVEver: bits 3-0 | ||
16 | ID_AA64ZFR0_EL1.AES: bits 7-4 | ||
17 | ID_AA64ZFR0_EL1.BitPerm: bits 19-16 | ||
18 | ID_AA64ZFR0_EL1.BF16: bits 23-20 | ||
19 | ID_AA64ZFR0_EL1.SHA3: bits 35-32 | ||
20 | ID_AA64ZFR0_EL1.SM4: bits 43-40 | ||
21 | ID_AA64ZFR0_EL1.I8MM: bits 47-44 | ||
22 | ID_AA64ZFR0_EL1.F32MM: bits 55-52 | ||
23 | ID_AA64ZFR0_EL1.F64MM: bits 59-56 | ||
24 | |||
25 | ID_AA64SMFR0_EL1.F32F32: bit 32 | ||
26 | ID_AA64SMFR0_EL1.B16F32: bit 34 | ||
27 | ID_AA64SMFR0_EL1.F16F32: bit 35 | ||
28 | ID_AA64SMFR0_EL1.I8I32: bits 39-36 | ||
29 | ID_AA64SMFR0_EL1.F64F64: bit 48 | ||
30 | ID_AA64SMFR0_EL1.I16I64: bits 55-52 | ||
31 | ID_AA64SMFR0_EL1.FA64: bit 63 | ||
32 | |||
33 | ID_AA64MMFR0_EL1.ECV: bits 63-60 | ||
34 | |||
35 | ID_AA64MMFR1_EL1.AFP: bits 47-44 | ||
36 | |||
37 | ID_AA64MMFR2_EL1.AT: bits 35-32 | ||
38 | |||
39 | ID_AA64ISAR0_EL1.RNDR: bits 63-60 | ||
40 | |||
41 | ID_AA64ISAR1_EL1.FRINTTS: bits 35-32 | ||
42 | ID_AA64ISAR1_EL1.BF16: bits 47-44 | ||
43 | ID_AA64ISAR1_EL1.DGH: bits 51-48 | ||
44 | ID_AA64ISAR1_EL1.I8MM: bits 55-52 | ||
45 | |||
46 | ID_AA64ISAR2_EL1.WFxT: bits 3-0 | ||
47 | ID_AA64ISAR2_EL1.RPRES: bits 7-4 | ||
48 | ID_AA64ISAR2_EL1.GPA3: bits 11-8 | ||
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | ||
50 | |||
51 | The code is also refactored to use symbolic names for ID register fields | ||
52 | for better readability and maintainability. | ||
53 | |||
54 | The test case in tests/tcg/aarch64/sysregs.c is also updated to match | ||
55 | the intended behavior. | ||
56 | |||
57 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
58 | Message-id: DS7PR12MB6309FB585E10772928F14271ACE79@DS7PR12MB6309.namprd12.prod.outlook.com | ||
59 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
60 | [PMM: use Sn_n_Cn_Cn_n syntax to work with older assemblers | ||
61 | that don't recognize id_aa64isar2_el1 and id_aa64mmfr2_el1] | ||
62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
63 | --- | 10 | --- |
64 | target/arm/helper.c | 96 +++++++++++++++++++++++++------ | 11 | hw/arm/sbsa-ref.c | 2 +- |
65 | tests/tcg/aarch64/sysregs.c | 24 ++++++-- | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
66 | tests/tcg/aarch64/Makefile.target | 7 ++- | ||
67 | 3 files changed, 103 insertions(+), 24 deletions(-) | ||
68 | 13 | ||
69 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
70 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
71 | --- a/target/arm/helper.c | 16 | --- a/hw/arm/sbsa-ref.c |
72 | +++ b/target/arm/helper.c | 17 | +++ b/hw/arm/sbsa-ref.c |
73 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 18 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_class_init(ObjectClass *oc, void *data) |
74 | #ifdef CONFIG_USER_ONLY | 19 | |
75 | static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { | 20 | mc->init = sbsa_ref_init; |
76 | { .name = "ID_AA64PFR0_EL1", | 21 | mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine"; |
77 | - .exported_bits = 0x000f000f00ff0000, | 22 | - mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a57"); |
78 | - .fixed_bits = 0x0000000000000011 }, | 23 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("neoverse-n1"); |
79 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | | 24 | mc->max_cpus = 512; |
80 | + R_ID_AA64PFR0_ADVSIMD_MASK | | 25 | mc->pci_allow_0_address = true; |
81 | + R_ID_AA64PFR0_SVE_MASK | | 26 | mc->minimum_page_bits = 12; |
82 | + R_ID_AA64PFR0_DIT_MASK, | ||
83 | + .fixed_bits = (0x1u << R_ID_AA64PFR0_EL0_SHIFT) | | ||
84 | + (0x1u << R_ID_AA64PFR0_EL1_SHIFT) }, | ||
85 | { .name = "ID_AA64PFR1_EL1", | ||
86 | - .exported_bits = 0x00000000000000f0 }, | ||
87 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | | ||
88 | + R_ID_AA64PFR1_SSBS_MASK | | ||
89 | + R_ID_AA64PFR1_MTE_MASK | | ||
90 | + R_ID_AA64PFR1_SME_MASK }, | ||
91 | { .name = "ID_AA64PFR*_EL1_RESERVED", | ||
92 | - .is_glob = true }, | ||
93 | - { .name = "ID_AA64ZFR0_EL1" }, | ||
94 | + .is_glob = true }, | ||
95 | + { .name = "ID_AA64ZFR0_EL1", | ||
96 | + .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK | | ||
97 | + R_ID_AA64ZFR0_AES_MASK | | ||
98 | + R_ID_AA64ZFR0_BITPERM_MASK | | ||
99 | + R_ID_AA64ZFR0_BFLOAT16_MASK | | ||
100 | + R_ID_AA64ZFR0_SHA3_MASK | | ||
101 | + R_ID_AA64ZFR0_SM4_MASK | | ||
102 | + R_ID_AA64ZFR0_I8MM_MASK | | ||
103 | + R_ID_AA64ZFR0_F32MM_MASK | | ||
104 | + R_ID_AA64ZFR0_F64MM_MASK }, | ||
105 | + { .name = "ID_AA64SMFR0_EL1", | ||
106 | + .exported_bits = R_ID_AA64SMFR0_F32F32_MASK | | ||
107 | + R_ID_AA64SMFR0_B16F32_MASK | | ||
108 | + R_ID_AA64SMFR0_F16F32_MASK | | ||
109 | + R_ID_AA64SMFR0_I8I32_MASK | | ||
110 | + R_ID_AA64SMFR0_F64F64_MASK | | ||
111 | + R_ID_AA64SMFR0_I16I64_MASK | | ||
112 | + R_ID_AA64SMFR0_FA64_MASK }, | ||
113 | { .name = "ID_AA64MMFR0_EL1", | ||
114 | - .fixed_bits = 0x00000000ff000000 }, | ||
115 | - { .name = "ID_AA64MMFR1_EL1" }, | ||
116 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | ||
117 | + .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | ||
118 | + (0xfu << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | ||
119 | + { .name = "ID_AA64MMFR1_EL1", | ||
120 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | ||
121 | + { .name = "ID_AA64MMFR2_EL1", | ||
122 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | ||
123 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
124 | - .is_glob = true }, | ||
125 | + .is_glob = true }, | ||
126 | { .name = "ID_AA64DFR0_EL1", | ||
127 | - .fixed_bits = 0x0000000000000006 }, | ||
128 | - { .name = "ID_AA64DFR1_EL1" }, | ||
129 | + .fixed_bits = (0x6u << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | ||
130 | + { .name = "ID_AA64DFR1_EL1" }, | ||
131 | { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
132 | - .is_glob = true }, | ||
133 | + .is_glob = true }, | ||
134 | { .name = "ID_AA64AFR*", | ||
135 | - .is_glob = true }, | ||
136 | + .is_glob = true }, | ||
137 | { .name = "ID_AA64ISAR0_EL1", | ||
138 | - .exported_bits = 0x00fffffff0fffff0 }, | ||
139 | + .exported_bits = R_ID_AA64ISAR0_AES_MASK | | ||
140 | + R_ID_AA64ISAR0_SHA1_MASK | | ||
141 | + R_ID_AA64ISAR0_SHA2_MASK | | ||
142 | + R_ID_AA64ISAR0_CRC32_MASK | | ||
143 | + R_ID_AA64ISAR0_ATOMIC_MASK | | ||
144 | + R_ID_AA64ISAR0_RDM_MASK | | ||
145 | + R_ID_AA64ISAR0_SHA3_MASK | | ||
146 | + R_ID_AA64ISAR0_SM3_MASK | | ||
147 | + R_ID_AA64ISAR0_SM4_MASK | | ||
148 | + R_ID_AA64ISAR0_DP_MASK | | ||
149 | + R_ID_AA64ISAR0_FHM_MASK | | ||
150 | + R_ID_AA64ISAR0_TS_MASK | | ||
151 | + R_ID_AA64ISAR0_RNDR_MASK }, | ||
152 | { .name = "ID_AA64ISAR1_EL1", | ||
153 | - .exported_bits = 0x000000f0ffffffff }, | ||
154 | + .exported_bits = R_ID_AA64ISAR1_DPB_MASK | | ||
155 | + R_ID_AA64ISAR1_APA_MASK | | ||
156 | + R_ID_AA64ISAR1_API_MASK | | ||
157 | + R_ID_AA64ISAR1_JSCVT_MASK | | ||
158 | + R_ID_AA64ISAR1_FCMA_MASK | | ||
159 | + R_ID_AA64ISAR1_LRCPC_MASK | | ||
160 | + R_ID_AA64ISAR1_GPA_MASK | | ||
161 | + R_ID_AA64ISAR1_GPI_MASK | | ||
162 | + R_ID_AA64ISAR1_FRINTTS_MASK | | ||
163 | + R_ID_AA64ISAR1_SB_MASK | | ||
164 | + R_ID_AA64ISAR1_BF16_MASK | | ||
165 | + R_ID_AA64ISAR1_DGH_MASK | | ||
166 | + R_ID_AA64ISAR1_I8MM_MASK }, | ||
167 | + { .name = "ID_AA64ISAR2_EL1", | ||
168 | + .exported_bits = R_ID_AA64ISAR2_WFXT_MASK | | ||
169 | + R_ID_AA64ISAR2_RPRES_MASK | | ||
170 | + R_ID_AA64ISAR2_GPA3_MASK | | ||
171 | + R_ID_AA64ISAR2_APA3_MASK }, | ||
172 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
173 | - .is_glob = true }, | ||
174 | + .is_glob = true }, | ||
175 | }; | ||
176 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
177 | #endif | ||
178 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
179 | #ifdef CONFIG_USER_ONLY | ||
180 | static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
181 | { .name = "MIDR_EL1", | ||
182 | - .exported_bits = 0x00000000ffffffff }, | ||
183 | - { .name = "REVIDR_EL1" }, | ||
184 | + .exported_bits = R_MIDR_EL1_REVISION_MASK | | ||
185 | + R_MIDR_EL1_PARTNUM_MASK | | ||
186 | + R_MIDR_EL1_ARCHITECTURE_MASK | | ||
187 | + R_MIDR_EL1_VARIANT_MASK | | ||
188 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | ||
189 | + { .name = "REVIDR_EL1" }, | ||
190 | }; | ||
191 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
192 | #endif | ||
193 | diff --git a/tests/tcg/aarch64/sysregs.c b/tests/tcg/aarch64/sysregs.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/tests/tcg/aarch64/sysregs.c | ||
196 | +++ b/tests/tcg/aarch64/sysregs.c | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | #define HWCAP_CPUID (1 << 11) | ||
199 | #endif | ||
200 | |||
201 | +/* | ||
202 | + * Older assemblers don't recognize newer system register names, | ||
203 | + * but we can still access them by the Sn_n_Cn_Cn_n syntax. | ||
204 | + */ | ||
205 | +#define SYS_ID_AA64ISAR2_EL1 S3_0_C0_C6_2 | ||
206 | +#define SYS_ID_AA64MMFR2_EL1 S3_0_C0_C7_2 | ||
207 | + | ||
208 | int failed_bit_count; | ||
209 | |||
210 | /* Read and print system register `id' value */ | ||
211 | @@ -XXX,XX +XXX,XX @@ int main(void) | ||
212 | * minimum valid fields - for the purposes of this check allowed | ||
213 | * to have non-zero values. | ||
214 | */ | ||
215 | - get_cpu_reg_check_mask(id_aa64isar0_el1, _m(00ff,ffff,f0ff,fff0)); | ||
216 | - get_cpu_reg_check_mask(id_aa64isar1_el1, _m(0000,00f0,ffff,ffff)); | ||
217 | + get_cpu_reg_check_mask(id_aa64isar0_el1, _m(f0ff,ffff,f0ff,fff0)); | ||
218 | + get_cpu_reg_check_mask(id_aa64isar1_el1, _m(00ff,f0ff,ffff,ffff)); | ||
219 | + get_cpu_reg_check_mask(SYS_ID_AA64ISAR2_EL1, _m(0000,0000,0000,ffff)); | ||
220 | /* TGran4 & TGran64 as pegged to -1 */ | ||
221 | - get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(0000,0000,ff00,0000)); | ||
222 | - get_cpu_reg_check_zero(id_aa64mmfr1_el1); | ||
223 | + get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(f000,0000,ff00,0000)); | ||
224 | + get_cpu_reg_check_mask(id_aa64mmfr1_el1, _m(0000,f000,0000,0000)); | ||
225 | + get_cpu_reg_check_mask(SYS_ID_AA64MMFR2_EL1, _m(0000,000f,0000,0000)); | ||
226 | /* EL1/EL0 reported as AA64 only */ | ||
227 | get_cpu_reg_check_mask(id_aa64pfr0_el1, _m(000f,000f,00ff,0011)); | ||
228 | - get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0000,00f0)); | ||
229 | + get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0f00,0fff)); | ||
230 | /* all hidden, DebugVer fixed to 0x6 (ARMv8 debug architecture) */ | ||
231 | get_cpu_reg_check_mask(id_aa64dfr0_el1, _m(0000,0000,0000,0006)); | ||
232 | get_cpu_reg_check_zero(id_aa64dfr1_el1); | ||
233 | - get_cpu_reg_check_zero(id_aa64zfr0_el1); | ||
234 | + get_cpu_reg_check_mask(id_aa64zfr0_el1, _m(0ff0,ff0f,00ff,00ff)); | ||
235 | +#ifdef HAS_ARMV9_SME | ||
236 | + get_cpu_reg_check_mask(id_aa64smfr0_el1, _m(80f1,00fd,0000,0000)); | ||
237 | +#endif | ||
238 | |||
239 | get_cpu_reg_check_zero(id_aa64afr0_el1); | ||
240 | get_cpu_reg_check_zero(id_aa64afr1_el1); | ||
241 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/tests/tcg/aarch64/Makefile.target | ||
244 | +++ b/tests/tcg/aarch64/Makefile.target | ||
245 | @@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile | ||
246 | $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \ | ||
247 | $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \ | ||
248 | $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \ | ||
249 | - $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE)) 3> config-cc.mak | ||
250 | + $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \ | ||
251 | + $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak | ||
252 | -include config-cc.mak | ||
253 | |||
254 | # Pauth Tests | ||
255 | @@ -XXX,XX +XXX,XX @@ endif | ||
256 | ifneq ($(CROSS_CC_HAS_SVE),) | ||
257 | # System Registers Tests | ||
258 | AARCH64_TESTS += sysregs | ||
259 | +ifneq ($(CROSS_CC_HAS_ARMV9_SME),) | ||
260 | +sysregs: CFLAGS+=-march=armv9-a+sme -DHAS_ARMV9_SME | ||
261 | +else | ||
262 | sysregs: CFLAGS+=-march=armv8.1-a+sve | ||
263 | +endif | ||
264 | |||
265 | # SVE ioctl test | ||
266 | AARCH64_TESTS += sve-ioctls | ||
267 | -- | 27 | -- |
268 | 2.25.1 | 28 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Stephen Longfield <slongfield@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Size is used at lines 1088/1188 for the loop, which reads the last 4 | 3 | If vd == vm, copy vm to scratch, so that we can pre-zero |
4 | bytes from the crc_ptr so it does need to get increased, however it | 4 | the output and still access the gather indicies. |
5 | shouldn't be increased before the buffer is passed to CRC computation, | ||
6 | or the crc32 function will access uninitialized memory. | ||
7 | 5 | ||
8 | This was pointed out to me by clg@kaod.org during the code review of | 6 | Cc: qemu-stable@nongnu.org |
9 | a similar patch to hw/net/ftgmac100.c | 7 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1612 |
10 | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
11 | Change-Id: Ib0464303b191af1e28abeb2f5105eb25aadb5e9b | 9 | Message-id: 20230504104232.1877774-1-richard.henderson@linaro.org |
12 | Signed-off-by: Stephen Longfield <slongfield@google.com> | ||
13 | Reviewed-by: Patrick Venture <venture@google.com> | ||
14 | Message-id: 20221221183202.3788132-1-slongfield@google.com | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | hw/net/imx_fec.c | 8 ++++---- | 13 | target/arm/tcg/sve_helper.c | 6 ++++++ |
19 | 1 file changed, 4 insertions(+), 4 deletions(-) | 14 | 1 file changed, 6 insertions(+) |
20 | 15 | ||
21 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c | 16 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c |
22 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/net/imx_fec.c | 18 | --- a/target/arm/tcg/sve_helper.c |
24 | +++ b/hw/net/imx_fec.c | 19 | +++ b/target/arm/tcg/sve_helper.c |
25 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf, | 20 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
26 | return 0; | 21 | intptr_t reg_off; |
22 | SVEHostPage info; | ||
23 | target_ulong addr, in_page; | ||
24 | + ARMVectorReg scratch; | ||
25 | |||
26 | /* Skip to the first true predicate. */ | ||
27 | reg_off = find_next_active(vg, 0, reg_max, esz); | ||
28 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
29 | return; | ||
27 | } | 30 | } |
28 | 31 | ||
29 | - /* 4 bytes for the CRC. */ | 32 | + /* Protect against overlap between vd and vm. */ |
30 | - size += 4; | 33 | + if (unlikely(vd == vm)) { |
31 | crc = cpu_to_be32(crc32(~0, buf, size)); | 34 | + vm = memcpy(&scratch, vm, reg_max); |
32 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ | 35 | + } |
33 | + size += 4; | 36 | + |
34 | crc_ptr = (uint8_t *) &crc; | 37 | /* |
35 | 38 | * Probe the first element, allowing faults. | |
36 | /* Huge frames are truncated. */ | 39 | */ |
37 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf, | ||
38 | return 0; | ||
39 | } | ||
40 | |||
41 | - /* 4 bytes for the CRC. */ | ||
42 | - size += 4; | ||
43 | crc = cpu_to_be32(crc32(~0, buf, size)); | ||
44 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ | ||
45 | + size += 4; | ||
46 | crc_ptr = (uint8_t *) &crc; | ||
47 | |||
48 | if (shift16) { | ||
49 | -- | 40 | -- |
50 | 2.25.1 | 41 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Silent when compiling with -Wextra: | 3 | At Linaro I work on sbsa-ref, know direction it goes. |
4 | 4 | ||
5 | ../hw/arm/nseries.c:1081:12: warning: missing field 'line' initializer [-Wmissing-field-initializers] | 5 | May not get code details each time. |
6 | { NULL } | ||
7 | ^ | ||
8 | 6 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
10 | Message-id: 20221220142520.24094-4-philmd@linaro.org | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20230515143753.365591-1-marcin.juszkiewicz@linaro.org |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/arm/nseries.c | 10 ++++------ | 12 | MAINTAINERS | 1 + |
15 | 1 file changed, 4 insertions(+), 6 deletions(-) | 13 | 1 file changed, 1 insertion(+) |
16 | 14 | ||
17 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 15 | diff --git a/MAINTAINERS b/MAINTAINERS |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/nseries.c | 17 | --- a/MAINTAINERS |
20 | +++ b/hw/arm/nseries.c | 18 | +++ b/MAINTAINERS |
21 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { | 19 | @@ -XXX,XX +XXX,XX @@ SBSA-REF |
22 | "headphone", N8X0_HEADPHONE_GPIO, | 20 | M: Radoslaw Biernacki <rad@semihalf.com> |
23 | OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED, | 21 | M: Peter Maydell <peter.maydell@linaro.org> |
24 | }, | 22 | R: Leif Lindholm <quic_llindhol@quicinc.com> |
25 | - { NULL } | 23 | +R: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
26 | + { /* end of list */ } | 24 | L: qemu-arm@nongnu.org |
27 | }, n810_gpiosw_info[] = { | 25 | S: Maintained |
28 | { | 26 | F: hw/arm/sbsa-ref.c |
29 | "gps_reset", N810_GPS_RESET_GPIO, | ||
30 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { | ||
31 | "slide", N810_SLIDE_GPIO, | ||
32 | OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED, | ||
33 | }, | ||
34 | - { NULL } | ||
35 | + { /* end of list */ } | ||
36 | }; | ||
37 | |||
38 | static const struct omap_partition_info_s { | ||
39 | @@ -XXX,XX +XXX,XX @@ static const struct omap_partition_info_s { | ||
40 | { 0x00080000, 0x00200000, 0x0, "kernel" }, | ||
41 | { 0x00280000, 0x00200000, 0x3, "initfs" }, | ||
42 | { 0x00480000, 0x0fb80000, 0x3, "rootfs" }, | ||
43 | - | ||
44 | - { 0, 0, 0, NULL } | ||
45 | + { /* end of list */ } | ||
46 | }, n810_part_info[] = { | ||
47 | { 0x00000000, 0x00020000, 0x3, "bootloader" }, | ||
48 | { 0x00020000, 0x00060000, 0x0, "config" }, | ||
49 | { 0x00080000, 0x00220000, 0x0, "kernel" }, | ||
50 | { 0x002a0000, 0x00400000, 0x0, "initfs" }, | ||
51 | { 0x006a0000, 0x0f960000, 0x0, "rootfs" }, | ||
52 | - | ||
53 | - { 0, 0, 0, NULL } | ||
54 | + { /* end of list */ } | ||
55 | }; | ||
56 | |||
57 | static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
58 | -- | 27 | -- |
59 | 2.25.1 | 28 | 2.34.1 |
60 | 29 | ||
61 | 30 | diff view generated by jsdifflib |
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 1 | From: Cornelia Huck <cohuck@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 3 | Extend the 'mte' property for the virt machine to cover KVM as |
4 | Message-id: 20221206102504.165775-6-tobias.roehmel@rwth-aachen.de | 4 | well. For KVM, we don't allocate tag memory, but instead enable the |
5 | capability. | ||
6 | |||
7 | If MTE has been enabled, we need to disable migration, as we do not | ||
8 | yet have a way to migrate the tags as well. Therefore, MTE will stay | ||
9 | off with KVM unless requested explicitly. | ||
10 | |||
11 | Signed-off-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20230428095533.21747-2-cohuck@redhat.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | --- | 16 | --- |
7 | target/arm/cpu.h | 6 + | 17 | target/arm/cpu.h | 4 +++ |
8 | target/arm/cpu.c | 28 +++- | 18 | target/arm/kvm_arm.h | 19 ++++++++++++ |
9 | target/arm/helper.c | 302 +++++++++++++++++++++++++++++++++++++++++++ | 19 | hw/arm/virt.c | 73 +++++++++++++++++++++++++------------------- |
10 | target/arm/machine.c | 28 ++++ | 20 | target/arm/cpu.c | 9 +++--- |
11 | 4 files changed, 360 insertions(+), 4 deletions(-) | 21 | target/arm/kvm.c | 35 +++++++++++++++++++++ |
22 | target/arm/kvm64.c | 5 +++ | ||
23 | 6 files changed, 109 insertions(+), 36 deletions(-) | ||
12 | 24 | ||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
14 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu.h | 27 | --- a/target/arm/cpu.h |
16 | +++ b/target/arm/cpu.h | 28 | +++ b/target/arm/cpu.h |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
18 | }; | ||
19 | uint64_t sctlr_el[4]; | ||
20 | }; | ||
21 | + uint64_t vsctlr; /* Virtualization System control register. */ | ||
22 | uint64_t cpacr_el1; /* Architectural feature access control register */ | ||
23 | uint64_t cptr_el[4]; /* ARMv8 feature trap registers */ | ||
24 | uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */ | ||
25 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
26 | */ | ||
27 | uint32_t *rbar[M_REG_NUM_BANKS]; | ||
28 | uint32_t *rlar[M_REG_NUM_BANKS]; | ||
29 | + uint32_t *hprbar; | ||
30 | + uint32_t *hprlar; | ||
31 | uint32_t mair0[M_REG_NUM_BANKS]; | ||
32 | uint32_t mair1[M_REG_NUM_BANKS]; | ||
33 | + uint32_t hprselr; | ||
34 | } pmsav8; | ||
35 | |||
36 | /* v8M SAU */ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | 29 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
38 | bool has_mpu; | 30 | */ |
39 | /* PMSAv7 MPU number of supported regions */ | 31 | uint32_t psci_conduit; |
40 | uint32_t pmsav7_dregion; | 32 | |
41 | + /* PMSAv8 MPU number of supported hyp regions */ | 33 | + /* CPU has Memory Tag Extension */ |
42 | + uint32_t pmsav8r_hdregion; | 34 | + bool has_mte; |
43 | /* v8M SAU number of supported regions */ | 35 | + |
44 | uint32_t sau_sregion; | 36 | /* For v8M, initial value of the Secure VTOR */ |
37 | uint32_t init_svtor; | ||
38 | /* For v8M, initial value of the Non-secure VTOR */ | ||
39 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | ||
40 | bool prop_pauth; | ||
41 | bool prop_pauth_impdef; | ||
42 | bool prop_lpa2; | ||
43 | + OnOffAuto prop_mte; | ||
44 | |||
45 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ | ||
46 | uint32_t dcz_blocksize; | ||
47 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/kvm_arm.h | ||
50 | +++ b/target/arm/kvm_arm.h | ||
51 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_pmu_supported(void); | ||
52 | */ | ||
53 | bool kvm_arm_sve_supported(void); | ||
54 | |||
55 | +/** | ||
56 | + * kvm_arm_mte_supported: | ||
57 | + * | ||
58 | + * Returns: true if KVM can enable MTE, and false otherwise. | ||
59 | + */ | ||
60 | +bool kvm_arm_mte_supported(void); | ||
61 | + | ||
62 | /** | ||
63 | * kvm_arm_get_max_vm_ipa_size: | ||
64 | * @ms: Machine state handle | ||
65 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_pvtime_init(CPUState *cs, uint64_t ipa); | ||
66 | |||
67 | int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level); | ||
68 | |||
69 | +void kvm_arm_enable_mte(Object *cpuobj, Error **errp); | ||
70 | + | ||
71 | #else | ||
72 | |||
73 | /* | ||
74 | @@ -XXX,XX +XXX,XX @@ static inline bool kvm_arm_steal_time_supported(void) | ||
75 | return false; | ||
76 | } | ||
77 | |||
78 | +static inline bool kvm_arm_mte_supported(void) | ||
79 | +{ | ||
80 | + return false; | ||
81 | +} | ||
82 | + | ||
83 | /* | ||
84 | * These functions should never actually be called without KVM support. | ||
85 | */ | ||
86 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t kvm_arm_sve_get_vls(CPUState *cs) | ||
87 | g_assert_not_reached(); | ||
88 | } | ||
89 | |||
90 | +static inline void kvm_arm_enable_mte(Object *cpuobj, Error **errp) | ||
91 | +{ | ||
92 | + g_assert_not_reached(); | ||
93 | +} | ||
94 | + | ||
95 | #endif | ||
96 | |||
97 | static inline const char *gic_class_name(void) | ||
98 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/hw/arm/virt.c | ||
101 | +++ b/hw/arm/virt.c | ||
102 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
103 | exit(1); | ||
104 | } | ||
105 | |||
106 | - if (vms->mte && (kvm_enabled() || hvf_enabled())) { | ||
107 | + if (vms->mte && hvf_enabled()) { | ||
108 | error_report("mach-virt: %s does not support providing " | ||
109 | "MTE to the guest CPU", | ||
110 | current_accel_name()); | ||
111 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
112 | } | ||
113 | |||
114 | if (vms->mte) { | ||
115 | - /* Create the memory region only once, but link to all cpus. */ | ||
116 | - if (!tag_sysmem) { | ||
117 | - /* | ||
118 | - * The property exists only if MemTag is supported. | ||
119 | - * If it is, we must allocate the ram to back that up. | ||
120 | - */ | ||
121 | - if (!object_property_find(cpuobj, "tag-memory")) { | ||
122 | - error_report("MTE requested, but not supported " | ||
123 | - "by the guest CPU"); | ||
124 | + if (tcg_enabled()) { | ||
125 | + /* Create the memory region only once, but link to all cpus. */ | ||
126 | + if (!tag_sysmem) { | ||
127 | + /* | ||
128 | + * The property exists only if MemTag is supported. | ||
129 | + * If it is, we must allocate the ram to back that up. | ||
130 | + */ | ||
131 | + if (!object_property_find(cpuobj, "tag-memory")) { | ||
132 | + error_report("MTE requested, but not supported " | ||
133 | + "by the guest CPU"); | ||
134 | + exit(1); | ||
135 | + } | ||
136 | + | ||
137 | + tag_sysmem = g_new(MemoryRegion, 1); | ||
138 | + memory_region_init(tag_sysmem, OBJECT(machine), | ||
139 | + "tag-memory", UINT64_MAX / 32); | ||
140 | + | ||
141 | + if (vms->secure) { | ||
142 | + secure_tag_sysmem = g_new(MemoryRegion, 1); | ||
143 | + memory_region_init(secure_tag_sysmem, OBJECT(machine), | ||
144 | + "secure-tag-memory", | ||
145 | + UINT64_MAX / 32); | ||
146 | + | ||
147 | + /* As with ram, secure-tag takes precedence over tag. */ | ||
148 | + memory_region_add_subregion_overlap(secure_tag_sysmem, | ||
149 | + 0, tag_sysmem, -1); | ||
150 | + } | ||
151 | + } | ||
152 | + | ||
153 | + object_property_set_link(cpuobj, "tag-memory", | ||
154 | + OBJECT(tag_sysmem), &error_abort); | ||
155 | + if (vms->secure) { | ||
156 | + object_property_set_link(cpuobj, "secure-tag-memory", | ||
157 | + OBJECT(secure_tag_sysmem), | ||
158 | + &error_abort); | ||
159 | + } | ||
160 | + } else if (kvm_enabled()) { | ||
161 | + if (!kvm_arm_mte_supported()) { | ||
162 | + error_report("MTE requested, but not supported by KVM"); | ||
163 | exit(1); | ||
164 | } | ||
165 | - | ||
166 | - tag_sysmem = g_new(MemoryRegion, 1); | ||
167 | - memory_region_init(tag_sysmem, OBJECT(machine), | ||
168 | - "tag-memory", UINT64_MAX / 32); | ||
169 | - | ||
170 | - if (vms->secure) { | ||
171 | - secure_tag_sysmem = g_new(MemoryRegion, 1); | ||
172 | - memory_region_init(secure_tag_sysmem, OBJECT(machine), | ||
173 | - "secure-tag-memory", UINT64_MAX / 32); | ||
174 | - | ||
175 | - /* As with ram, secure-tag takes precedence over tag. */ | ||
176 | - memory_region_add_subregion_overlap(secure_tag_sysmem, 0, | ||
177 | - tag_sysmem, -1); | ||
178 | - } | ||
179 | - } | ||
180 | - | ||
181 | - object_property_set_link(cpuobj, "tag-memory", OBJECT(tag_sysmem), | ||
182 | - &error_abort); | ||
183 | - if (vms->secure) { | ||
184 | - object_property_set_link(cpuobj, "secure-tag-memory", | ||
185 | - OBJECT(secure_tag_sysmem), | ||
186 | - &error_abort); | ||
187 | + kvm_arm_enable_mte(cpuobj, &error_abort); | ||
188 | } | ||
189 | } | ||
45 | 190 | ||
46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 191 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
47 | index XXXXXXX..XXXXXXX 100644 | 192 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/cpu.c | 193 | --- a/target/arm/cpu.c |
49 | +++ b/target/arm/cpu.c | 194 | +++ b/target/arm/cpu.c |
50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) | 195 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) |
51 | sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); | 196 | qdev_prop_allow_set_link_before_realize, |
52 | } | 197 | OBJ_PROP_LINK_STRONG); |
53 | } | 198 | } |
54 | + | 199 | + cpu->has_mte = true; |
55 | + if (cpu->pmsav8r_hdregion > 0) { | 200 | } |
56 | + memset(env->pmsav8.hprbar, 0, | 201 | #endif |
57 | + sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion); | 202 | } |
58 | + memset(env->pmsav8.hprlar, 0, | ||
59 | + sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion); | ||
60 | + } | ||
61 | + | ||
62 | env->pmsav7.rnr[M_REG_NS] = 0; | ||
63 | env->pmsav7.rnr[M_REG_S] = 0; | ||
64 | env->pmsav8.mair0[M_REG_NS] = 0; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 203 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
66 | /* MPU can be configured out of a PMSA CPU either by setting has-mpu | 204 | } |
67 | * to false or by setting pmsav7-dregion to 0. | 205 | if (cpu->tag_memory) { |
68 | */ | 206 | error_setg(errp, |
69 | - if (!cpu->has_mpu) { | 207 | - "Cannot enable %s when guest CPUs has MTE enabled", |
70 | - cpu->pmsav7_dregion = 0; | 208 | + "Cannot enable %s when guest CPUs has tag memory enabled", |
71 | - } | 209 | current_accel_name()); |
72 | - if (cpu->pmsav7_dregion == 0) { | 210 | return; |
73 | + if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) { | 211 | } |
74 | cpu->has_mpu = false; | 212 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
75 | + cpu->pmsav7_dregion = 0; | ||
76 | + cpu->pmsav8r_hdregion = 0; | ||
77 | } | 213 | } |
78 | 214 | ||
79 | if (arm_feature(env, ARM_FEATURE_PMSA) && | 215 | #ifndef CONFIG_USER_ONLY |
80 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 216 | - if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { |
81 | env->pmsav7.dracr = g_new0(uint32_t, nr); | 217 | + if (!cpu->has_mte && cpu_isar_feature(aa64_mte, cpu)) { |
82 | } | 218 | /* |
83 | } | 219 | - * Disable the MTE feature bits if we do not have tag-memory |
84 | + | 220 | - * provided by the machine. |
85 | + if (cpu->pmsav8r_hdregion > 0xff) { | 221 | + * Disable the MTE feature bits if we do not have the feature |
86 | + error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32, | 222 | + * setup by the machine. |
87 | + cpu->pmsav8r_hdregion); | 223 | */ |
224 | cpu->isar.id_aa64pfr1 = | ||
225 | FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
226 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
227 | index XXXXXXX..XXXXXXX 100644 | ||
228 | --- a/target/arm/kvm.c | ||
229 | +++ b/target/arm/kvm.c | ||
230 | @@ -XXX,XX +XXX,XX @@ | ||
231 | #include "hw/boards.h" | ||
232 | #include "hw/irq.h" | ||
233 | #include "qemu/log.h" | ||
234 | +#include "migration/blocker.h" | ||
235 | |||
236 | const KVMCapabilityInfo kvm_arch_required_capabilities[] = { | ||
237 | KVM_CAP_LAST_INFO | ||
238 | @@ -XXX,XX +XXX,XX @@ bool kvm_arch_cpu_check_are_resettable(void) | ||
239 | void kvm_arch_accel_class_init(ObjectClass *oc) | ||
240 | { | ||
241 | } | ||
242 | + | ||
243 | +void kvm_arm_enable_mte(Object *cpuobj, Error **errp) | ||
244 | +{ | ||
245 | + static bool tried_to_enable; | ||
246 | + static bool succeeded_to_enable; | ||
247 | + Error *mte_migration_blocker = NULL; | ||
248 | + int ret; | ||
249 | + | ||
250 | + if (!tried_to_enable) { | ||
251 | + /* | ||
252 | + * MTE on KVM is enabled on a per-VM basis (and retrying doesn't make | ||
253 | + * sense), and we only want a single migration blocker as well. | ||
254 | + */ | ||
255 | + tried_to_enable = true; | ||
256 | + | ||
257 | + ret = kvm_vm_enable_cap(kvm_state, KVM_CAP_ARM_MTE, 0); | ||
258 | + if (ret) { | ||
259 | + error_setg_errno(errp, -ret, "Failed to enable KVM_CAP_ARM_MTE"); | ||
88 | + return; | 260 | + return; |
89 | + } | 261 | + } |
90 | + | 262 | + |
91 | + if (cpu->pmsav8r_hdregion) { | 263 | + /* TODO: add proper migration support with MTE enabled */ |
92 | + env->pmsav8.hprbar = g_new0(uint32_t, | 264 | + error_setg(&mte_migration_blocker, |
93 | + cpu->pmsav8r_hdregion); | 265 | + "Live migration disabled due to MTE enabled"); |
94 | + env->pmsav8.hprlar = g_new0(uint32_t, | 266 | + if (migrate_add_blocker(mte_migration_blocker, errp)) { |
95 | + cpu->pmsav8r_hdregion); | 267 | + error_free(mte_migration_blocker); |
96 | + } | ||
97 | } | ||
98 | |||
99 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
100 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/target/arm/helper.c | ||
103 | +++ b/target/arm/helper.c | ||
104 | @@ -XXX,XX +XXX,XX @@ static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
105 | raw_write(env, ri, value); | ||
106 | } | ||
107 | |||
108 | +static void prbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
109 | + uint64_t value) | ||
110 | +{ | ||
111 | + ARMCPU *cpu = env_archcpu(env); | ||
112 | + | ||
113 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
114 | + env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
115 | +} | ||
116 | + | ||
117 | +static uint64_t prbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
118 | +{ | ||
119 | + return env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
120 | +} | ||
121 | + | ||
122 | +static void prlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
123 | + uint64_t value) | ||
124 | +{ | ||
125 | + ARMCPU *cpu = env_archcpu(env); | ||
126 | + | ||
127 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
128 | + env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
129 | +} | ||
130 | + | ||
131 | +static uint64_t prlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
132 | +{ | ||
133 | + return env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
134 | +} | ||
135 | + | ||
136 | +static void prselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
137 | + uint64_t value) | ||
138 | +{ | ||
139 | + ARMCPU *cpu = env_archcpu(env); | ||
140 | + | ||
141 | + /* | ||
142 | + * Ignore writes that would select not implemented region. | ||
143 | + * This is architecturally UNPREDICTABLE. | ||
144 | + */ | ||
145 | + if (value >= cpu->pmsav7_dregion) { | ||
146 | + return; | ||
147 | + } | ||
148 | + | ||
149 | + env->pmsav7.rnr[M_REG_NS] = value; | ||
150 | +} | ||
151 | + | ||
152 | +static void hprbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
153 | + uint64_t value) | ||
154 | +{ | ||
155 | + ARMCPU *cpu = env_archcpu(env); | ||
156 | + | ||
157 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
158 | + env->pmsav8.hprbar[env->pmsav8.hprselr] = value; | ||
159 | +} | ||
160 | + | ||
161 | +static uint64_t hprbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
162 | +{ | ||
163 | + return env->pmsav8.hprbar[env->pmsav8.hprselr]; | ||
164 | +} | ||
165 | + | ||
166 | +static void hprlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
167 | + uint64_t value) | ||
168 | +{ | ||
169 | + ARMCPU *cpu = env_archcpu(env); | ||
170 | + | ||
171 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
172 | + env->pmsav8.hprlar[env->pmsav8.hprselr] = value; | ||
173 | +} | ||
174 | + | ||
175 | +static uint64_t hprlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
176 | +{ | ||
177 | + return env->pmsav8.hprlar[env->pmsav8.hprselr]; | ||
178 | +} | ||
179 | + | ||
180 | +static void hprenr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
181 | + uint64_t value) | ||
182 | +{ | ||
183 | + uint32_t n; | ||
184 | + uint32_t bit; | ||
185 | + ARMCPU *cpu = env_archcpu(env); | ||
186 | + | ||
187 | + /* Ignore writes to unimplemented regions */ | ||
188 | + int rmax = MIN(cpu->pmsav8r_hdregion, 32); | ||
189 | + value &= MAKE_64BIT_MASK(0, rmax); | ||
190 | + | ||
191 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
192 | + | ||
193 | + /* Register alias is only valid for first 32 indexes */ | ||
194 | + for (n = 0; n < rmax; ++n) { | ||
195 | + bit = extract32(value, n, 1); | ||
196 | + env->pmsav8.hprlar[n] = deposit32( | ||
197 | + env->pmsav8.hprlar[n], 0, 1, bit); | ||
198 | + } | ||
199 | +} | ||
200 | + | ||
201 | +static uint64_t hprenr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
202 | +{ | ||
203 | + uint32_t n; | ||
204 | + uint32_t result = 0x0; | ||
205 | + ARMCPU *cpu = env_archcpu(env); | ||
206 | + | ||
207 | + /* Register alias is only valid for first 32 indexes */ | ||
208 | + for (n = 0; n < MIN(cpu->pmsav8r_hdregion, 32); ++n) { | ||
209 | + if (env->pmsav8.hprlar[n] & 0x1) { | ||
210 | + result |= (0x1 << n); | ||
211 | + } | ||
212 | + } | ||
213 | + return result; | ||
214 | +} | ||
215 | + | ||
216 | +static void hprselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
217 | + uint64_t value) | ||
218 | +{ | ||
219 | + ARMCPU *cpu = env_archcpu(env); | ||
220 | + | ||
221 | + /* | ||
222 | + * Ignore writes that would select not implemented region. | ||
223 | + * This is architecturally UNPREDICTABLE. | ||
224 | + */ | ||
225 | + if (value >= cpu->pmsav8r_hdregion) { | ||
226 | + return; | ||
227 | + } | ||
228 | + | ||
229 | + env->pmsav8.hprselr = value; | ||
230 | +} | ||
231 | + | ||
232 | +static void pmsav8r_regn_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
233 | + uint64_t value) | ||
234 | +{ | ||
235 | + ARMCPU *cpu = env_archcpu(env); | ||
236 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
237 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
238 | + | ||
239 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
240 | + | ||
241 | + if (ri->opc1 & 4) { | ||
242 | + if (index >= cpu->pmsav8r_hdregion) { | ||
243 | + return; | 268 | + return; |
244 | + } | 269 | + } |
245 | + if (ri->opc2 & 0x1) { | 270 | + succeeded_to_enable = true; |
246 | + env->pmsav8.hprlar[index] = value; | ||
247 | + } else { | ||
248 | + env->pmsav8.hprbar[index] = value; | ||
249 | + } | ||
250 | + } else { | ||
251 | + if (index >= cpu->pmsav7_dregion) { | ||
252 | + return; | ||
253 | + } | ||
254 | + if (ri->opc2 & 0x1) { | ||
255 | + env->pmsav8.rlar[M_REG_NS][index] = value; | ||
256 | + } else { | ||
257 | + env->pmsav8.rbar[M_REG_NS][index] = value; | ||
258 | + } | ||
259 | + } | 271 | + } |
260 | +} | 272 | + if (succeeded_to_enable) { |
261 | + | 273 | + object_property_set_bool(cpuobj, "has_mte", true, NULL); |
262 | +static uint64_t pmsav8r_regn_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
263 | +{ | ||
264 | + ARMCPU *cpu = env_archcpu(env); | ||
265 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
266 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
267 | + | ||
268 | + if (ri->opc1 & 4) { | ||
269 | + if (index >= cpu->pmsav8r_hdregion) { | ||
270 | + return 0x0; | ||
271 | + } | ||
272 | + if (ri->opc2 & 0x1) { | ||
273 | + return env->pmsav8.hprlar[index]; | ||
274 | + } else { | ||
275 | + return env->pmsav8.hprbar[index]; | ||
276 | + } | ||
277 | + } else { | ||
278 | + if (index >= cpu->pmsav7_dregion) { | ||
279 | + return 0x0; | ||
280 | + } | ||
281 | + if (ri->opc2 & 0x1) { | ||
282 | + return env->pmsav8.rlar[M_REG_NS][index]; | ||
283 | + } else { | ||
284 | + return env->pmsav8.rbar[M_REG_NS][index]; | ||
285 | + } | ||
286 | + } | 274 | + } |
287 | +} | 275 | +} |
288 | + | 276 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
289 | +static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | 277 | index XXXXXXX..XXXXXXX 100644 |
290 | + { .name = "PRBAR", | 278 | --- a/target/arm/kvm64.c |
291 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 0, | 279 | +++ b/target/arm/kvm64.c |
292 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | 280 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_steal_time_supported(void) |
293 | + .accessfn = access_tvm_trvm, | 281 | return kvm_check_extension(kvm_state, KVM_CAP_STEAL_TIME); |
294 | + .readfn = prbar_read, .writefn = prbar_write }, | 282 | } |
295 | + { .name = "PRLAR", | 283 | |
296 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 1, | 284 | +bool kvm_arm_mte_supported(void) |
297 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | 285 | +{ |
298 | + .accessfn = access_tvm_trvm, | 286 | + return kvm_check_extension(kvm_state, KVM_CAP_ARM_MTE); |
299 | + .readfn = prlar_read, .writefn = prlar_write }, | 287 | +} |
300 | + { .name = "PRSELR", .resetvalue = 0, | 288 | + |
301 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 2, .opc2 = 1, | 289 | QEMU_BUILD_BUG_ON(KVM_ARM64_SVE_VQ_MIN != 1); |
302 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | 290 | |
303 | + .writefn = prselr_write, | 291 | uint32_t kvm_arm_sve_get_vls(CPUState *cs) |
304 | + .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]) }, | ||
305 | + { .name = "HPRBAR", .resetvalue = 0, | ||
306 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 0, | ||
307 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
308 | + .readfn = hprbar_read, .writefn = hprbar_write }, | ||
309 | + { .name = "HPRLAR", | ||
310 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 1, | ||
311 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
312 | + .readfn = hprlar_read, .writefn = hprlar_write }, | ||
313 | + { .name = "HPRSELR", .resetvalue = 0, | ||
314 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 2, .opc2 = 1, | ||
315 | + .access = PL2_RW, | ||
316 | + .writefn = hprselr_write, | ||
317 | + .fieldoffset = offsetof(CPUARMState, pmsav8.hprselr) }, | ||
318 | + { .name = "HPRENR", | ||
319 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 1, .opc2 = 1, | ||
320 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
321 | + .readfn = hprenr_read, .writefn = hprenr_write }, | ||
322 | +}; | ||
323 | + | ||
324 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
325 | /* Reset for all these registers is handled in arm_cpu_reset(), | ||
326 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
327 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
328 | .access = PL1_R, .type = ARM_CP_CONST, | ||
329 | .resetvalue = cpu->pmsav7_dregion << 8 | ||
330 | }; | ||
331 | + /* HMPUIR is specific to PMSA V8 */ | ||
332 | + ARMCPRegInfo id_hmpuir_reginfo = { | ||
333 | + .name = "HMPUIR", | ||
334 | + .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 4, | ||
335 | + .access = PL2_R, .type = ARM_CP_CONST, | ||
336 | + .resetvalue = cpu->pmsav8r_hdregion | ||
337 | + }; | ||
338 | static const ARMCPRegInfo crn0_wi_reginfo = { | ||
339 | .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY, | ||
340 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, | ||
341 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
342 | define_arm_cp_regs(cpu, id_cp_reginfo); | ||
343 | if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
344 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | ||
345 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
346 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
347 | + uint32_t i = 0; | ||
348 | + char *tmp_string; | ||
349 | + | ||
350 | + define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
351 | + define_one_arm_cp_reg(cpu, &id_hmpuir_reginfo); | ||
352 | + define_arm_cp_regs(cpu, pmsav8r_cp_reginfo); | ||
353 | + | ||
354 | + /* Register alias is only valid for first 32 indexes */ | ||
355 | + for (i = 0; i < MIN(cpu->pmsav7_dregion, 32); ++i) { | ||
356 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
357 | + uint8_t opc1 = extract32(i, 4, 1); | ||
358 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
359 | + | ||
360 | + tmp_string = g_strdup_printf("PRBAR%u", i); | ||
361 | + ARMCPRegInfo tmp_prbarn_reginfo = { | ||
362 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
363 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
364 | + .access = PL1_RW, .resetvalue = 0, | ||
365 | + .accessfn = access_tvm_trvm, | ||
366 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
367 | + }; | ||
368 | + define_one_arm_cp_reg(cpu, &tmp_prbarn_reginfo); | ||
369 | + g_free(tmp_string); | ||
370 | + | ||
371 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
372 | + tmp_string = g_strdup_printf("PRLAR%u", i); | ||
373 | + ARMCPRegInfo tmp_prlarn_reginfo = { | ||
374 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
375 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
376 | + .access = PL1_RW, .resetvalue = 0, | ||
377 | + .accessfn = access_tvm_trvm, | ||
378 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
379 | + }; | ||
380 | + define_one_arm_cp_reg(cpu, &tmp_prlarn_reginfo); | ||
381 | + g_free(tmp_string); | ||
382 | + } | ||
383 | + | ||
384 | + /* Register alias is only valid for first 32 indexes */ | ||
385 | + for (i = 0; i < MIN(cpu->pmsav8r_hdregion, 32); ++i) { | ||
386 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
387 | + uint8_t opc1 = 0b100 | extract32(i, 4, 1); | ||
388 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
389 | + | ||
390 | + tmp_string = g_strdup_printf("HPRBAR%u", i); | ||
391 | + ARMCPRegInfo tmp_hprbarn_reginfo = { | ||
392 | + .name = tmp_string, | ||
393 | + .type = ARM_CP_NO_RAW, | ||
394 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
395 | + .access = PL2_RW, .resetvalue = 0, | ||
396 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
397 | + }; | ||
398 | + define_one_arm_cp_reg(cpu, &tmp_hprbarn_reginfo); | ||
399 | + g_free(tmp_string); | ||
400 | + | ||
401 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
402 | + tmp_string = g_strdup_printf("HPRLAR%u", i); | ||
403 | + ARMCPRegInfo tmp_hprlarn_reginfo = { | ||
404 | + .name = tmp_string, | ||
405 | + .type = ARM_CP_NO_RAW, | ||
406 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
407 | + .access = PL2_RW, .resetvalue = 0, | ||
408 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
409 | + }; | ||
410 | + define_one_arm_cp_reg(cpu, &tmp_hprlarn_reginfo); | ||
411 | + g_free(tmp_string); | ||
412 | + } | ||
413 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
414 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
415 | } | ||
416 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
417 | sctlr.type |= ARM_CP_SUPPRESS_TB_END; | ||
418 | } | ||
419 | define_one_arm_cp_reg(cpu, &sctlr); | ||
420 | + | ||
421 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
422 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
423 | + ARMCPRegInfo vsctlr = { | ||
424 | + .name = "VSCTLR", .state = ARM_CP_STATE_AA32, | ||
425 | + .cp = 15, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
426 | + .access = PL2_RW, .resetvalue = 0x0, | ||
427 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.vsctlr), | ||
428 | + }; | ||
429 | + define_one_arm_cp_reg(cpu, &vsctlr); | ||
430 | + } | ||
431 | } | ||
432 | |||
433 | if (cpu_isar_feature(aa64_lor, cpu)) { | ||
434 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
435 | index XXXXXXX..XXXXXXX 100644 | ||
436 | --- a/target/arm/machine.c | ||
437 | +++ b/target/arm/machine.c | ||
438 | @@ -XXX,XX +XXX,XX @@ static bool pmsav8_needed(void *opaque) | ||
439 | arm_feature(env, ARM_FEATURE_V8); | ||
440 | } | ||
441 | |||
442 | +static bool pmsav8r_needed(void *opaque) | ||
443 | +{ | ||
444 | + ARMCPU *cpu = opaque; | ||
445 | + CPUARMState *env = &cpu->env; | ||
446 | + | ||
447 | + return arm_feature(env, ARM_FEATURE_PMSA) && | ||
448 | + arm_feature(env, ARM_FEATURE_V8) && | ||
449 | + !arm_feature(env, ARM_FEATURE_M); | ||
450 | +} | ||
451 | + | ||
452 | +static const VMStateDescription vmstate_pmsav8r = { | ||
453 | + .name = "cpu/pmsav8/pmsav8r", | ||
454 | + .version_id = 1, | ||
455 | + .minimum_version_id = 1, | ||
456 | + .needed = pmsav8r_needed, | ||
457 | + .fields = (VMStateField[]) { | ||
458 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprbar, ARMCPU, | ||
459 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
460 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprlar, ARMCPU, | ||
461 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
462 | + VMSTATE_END_OF_LIST() | ||
463 | + }, | ||
464 | +}; | ||
465 | + | ||
466 | static const VMStateDescription vmstate_pmsav8 = { | ||
467 | .name = "cpu/pmsav8", | ||
468 | .version_id = 1, | ||
469 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { | ||
470 | VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU), | ||
471 | VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU), | ||
472 | VMSTATE_END_OF_LIST() | ||
473 | + }, | ||
474 | + .subsections = (const VMStateDescription * []) { | ||
475 | + &vmstate_pmsav8r, | ||
476 | + NULL | ||
477 | } | ||
478 | }; | ||
479 | |||
480 | -- | 292 | -- |
481 | 2.25.1 | 293 | 2.34.1 |
482 | |||
483 | diff view generated by jsdifflib |
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | ARMv8-R AArch32 CPUs behave as if TTBCR.EAE is always 1 even | 3 | The commit b3aa2f2128 (target/arm: provide stubs for more external |
4 | tough they don't have the TTBCR register. | 4 | debug registers) was added to handle HyperV's unconditional usage of |
5 | See ARM Architecture Reference Manual Supplement - ARMv8, for the ARMv8-R | 5 | Debug Communications Channel. It turns out that Linux will similarly |
6 | AArch32 architecture profile Version:A.c section C1.2. | 6 | break if you enable CONFIG_HVC_DCC "ARM JTAG DCC console". |
7 | 7 | ||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 8 | Extend the registers we RAZ/WI set to avoid this. |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | |
10 | Message-id: 20221206102504.165775-5-tobias.roehmel@rwth-aachen.de | 10 | Cc: Anders Roxell <anders.roxell@linaro.org> |
11 | Cc: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
12 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20230516104420.407912-1-alex.bennee@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 16 | --- |
13 | target/arm/internals.h | 4 ++++ | 17 | target/arm/debug_helper.c | 11 +++++++++-- |
14 | target/arm/debug_helper.c | 3 +++ | 18 | 1 file changed, 9 insertions(+), 2 deletions(-) |
15 | target/arm/tlb_helper.c | 4 ++++ | ||
16 | 3 files changed, 11 insertions(+) | ||
17 | 19 | ||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/internals.h | ||
21 | +++ b/target/arm/internals.h | ||
22 | @@ -XXX,XX +XXX,XX @@ unsigned int arm_pamax(ARMCPU *cpu); | ||
23 | static inline bool extended_addresses_enabled(CPUARMState *env) | ||
24 | { | ||
25 | uint64_t tcr = env->cp15.tcr_el[arm_is_secure(env) ? 3 : 1]; | ||
26 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
27 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
28 | + return true; | ||
29 | + } | ||
30 | return arm_el_is_aa64(env, 1) || | ||
31 | (arm_feature(env, ARM_FEATURE_LPAE) && (tcr & TTBCR_EAE)); | ||
32 | } | ||
33 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | 20 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
34 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/debug_helper.c | 22 | --- a/target/arm/debug_helper.c |
36 | +++ b/target/arm/debug_helper.c | 23 | +++ b/target/arm/debug_helper.c |
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_debug_exception_fsr(CPUARMState *env) | 24 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
38 | 25 | .access = PL0_R, .accessfn = access_tdcc, | |
39 | if (target_el == 2 || arm_el_is_aa64(env, target_el)) { | 26 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
40 | using_lpae = true; | 27 | /* |
41 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && | 28 | - * OSDTRRX_EL1/OSDTRTX_EL1 are used for save and restore of DBGDTRRX_EL0. |
42 | + arm_feature(env, ARM_FEATURE_V8)) { | 29 | - * It is a component of the Debug Communications Channel, which is not implemented. |
43 | + using_lpae = true; | 30 | + * These registers belong to the Debug Communications Channel, |
44 | } else { | 31 | + * which is not implemented. However we implement RAZ/WI behaviour |
45 | if (arm_feature(env, ARM_FEATURE_LPAE) && | 32 | + * with trapping to prevent spurious SIGILLs if the guest OS does |
46 | (env->cp15.tcr_el[target_el] & TTBCR_EAE)) { | 33 | + * access them as the support cannot be probed for. |
47 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | 34 | */ |
48 | index XXXXXXX..XXXXXXX 100644 | 35 | { .name = "OSDTRRX_EL1", .state = ARM_CP_STATE_BOTH, .cp = 14, |
49 | --- a/target/arm/tlb_helper.c | 36 | .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 2, |
50 | +++ b/target/arm/tlb_helper.c | 37 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
51 | @@ -XXX,XX +XXX,XX @@ bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) | 38 | .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 2, |
52 | if (el == 2 || arm_el_is_aa64(env, el)) { | 39 | .access = PL1_RW, .accessfn = access_tdcc, |
53 | return true; | 40 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
54 | } | 41 | + /* DBGDTRTX_EL0/DBGDTRRX_EL0 depend on direction */ |
55 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | 42 | + { .name = "DBGDTR_EL0", .state = ARM_CP_STATE_BOTH, .cp = 14, |
56 | + arm_feature(env, ARM_FEATURE_V8)) { | 43 | + .opc0 = 2, .opc1 = 3, .crn = 0, .crm = 5, .opc2 = 0, |
57 | + return true; | 44 | + .access = PL0_RW, .accessfn = access_tdcc, |
58 | + } | 45 | + .type = ARM_CP_CONST, .resetvalue = 0 }, |
59 | if (arm_feature(env, ARM_FEATURE_LPAE) | 46 | /* |
60 | && (regime_tcr(env, mmu_idx) & TTBCR_EAE)) { | 47 | * OSECCR_EL1 provides a mechanism for an operating system |
61 | return true; | 48 | * to access the contents of EDECCR. EDECCR is not implemented though, |
62 | -- | 49 | -- |
63 | 2.25.1 | 50 | 2.34.1 |
64 | 51 | ||
65 | 52 | diff view generated by jsdifflib |
1 | From: Alex Bennée <alex.bennee@linaro.org> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The check semihosting_enabled() wants to know if the guest is | 3 | Bochs card is normal PCI Express card so it fits better in system with |
4 | currently in user mode. Unlike the other cases the test was inverted | 4 | PCI Express bus. VGA is simple legacy PCI card. |
5 | causing us to block semihosting calls in non-EL0 modes. | ||
6 | 5 | ||
7 | Cc: qemu-stable@nongnu.org | 6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
8 | Fixes: 19b26317e9 (target/arm: Honour -semihosting-config userspace=on) | 7 | Reviewed-by: Leif Lindholm <quic_llindhol@quicinc.com> |
9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Message-id: 20230505120936.1097060-1-marcin.juszkiewicz@linaro.org |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | target/arm/translate.c | 2 +- | 11 | hw/arm/sbsa-ref.c | 2 +- |
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | 13 | ||
16 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate.c | 16 | --- a/hw/arm/sbsa-ref.c |
19 | +++ b/target/arm/translate.c | 17 | +++ b/hw/arm/sbsa-ref.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) | 18 | @@ -XXX,XX +XXX,XX @@ static void create_pcie(SBSAMachineState *sms) |
21 | * semihosting, to provide some semblance of security | 19 | } |
22 | * (and for consistency with our 32-bit semihosting). | 20 | } |
23 | */ | 21 | |
24 | - if (semihosting_enabled(s->current_el != 0) && | 22 | - pci_create_simple(pci->bus, -1, "VGA"); |
25 | + if (semihosting_enabled(s->current_el == 0) && | 23 | + pci_create_simple(pci->bus, -1, "bochs-display"); |
26 | (imm == (s->thumb ? 0x3c : 0xf000))) { | 24 | |
27 | gen_exception_internal_insn(s, EXCP_SEMIHOST); | 25 | create_smmu(sms, pci->bus); |
28 | return; | 26 | } |
29 | -- | 27 | -- |
30 | 2.25.1 | 28 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | CCM derived clocks will have to be added later. | 3 | Split out all of the decode stuff from aarch64_tr_translate_insn. |
4 | Call it disas_a64_legacy to indicate it will be replaced. | ||
4 | 5 | ||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20230512144106.3608981-2-peter.maydell@linaro.org | ||
10 | [PMM: Rebased] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 13 | --- |
9 | hw/misc/imx7_ccm.c | 49 +++++++++++++++++++++++++++++++++++++--------- | 14 | target/arm/tcg/translate-a64.c | 82 ++++++++++++++++++---------------- |
10 | 1 file changed, 40 insertions(+), 9 deletions(-) | 15 | 1 file changed, 44 insertions(+), 38 deletions(-) |
11 | 16 | ||
12 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c | 17 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/misc/imx7_ccm.c | 19 | --- a/target/arm/tcg/translate-a64.c |
15 | +++ b/hw/misc/imx7_ccm.c | 20 | +++ b/target/arm/tcg/translate-a64.c |
16 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static bool btype_destination_ok(uint32_t insn, bool bt, int btype) |
17 | #include "hw/misc/imx7_ccm.h" | 22 | return false; |
18 | #include "migration/vmstate.h" | 23 | } |
19 | 24 | ||
20 | +#include "trace.h" | 25 | +/* C3.1 A64 instruction index by encoding */ |
21 | + | 26 | +static void disas_a64_legacy(DisasContext *s, uint32_t insn) |
22 | +#define CKIH_FREQ 24000000 /* 24MHz crystal input */ | 27 | +{ |
23 | + | 28 | + switch (extract32(insn, 25, 4)) { |
24 | static void imx7_analog_reset(DeviceState *dev) | 29 | + case 0x0: |
25 | { | 30 | + if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { |
26 | IMX7AnalogState *s = IMX7_ANALOG(dev); | 31 | + unallocated_encoding(s); |
27 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx7_ccm = { | 32 | + } |
28 | static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
29 | { | ||
30 | /* | ||
31 | - * This function is "consumed" by GPT emulation code, however on | ||
32 | - * i.MX7 each GPT block can have their own clock root. This means | ||
33 | - * that this functions needs somehow to know requester's identity | ||
34 | - * and the way to pass it: be it via additional IMXClk constants | ||
35 | - * or by adding another argument to this method needs to be | ||
36 | - * figured out | ||
37 | + * This function is "consumed" by GPT emulation code. Some clocks | ||
38 | + * have fixed frequencies and we can provide requested frequency | ||
39 | + * easily. However for CCM provided clocks (like IPG) each GPT | ||
40 | + * timer can have its own clock root. | ||
41 | + * This means we need additionnal information when calling this | ||
42 | + * function to know the requester's identity. | ||
43 | */ | ||
44 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | ||
45 | - TYPE_IMX7_CCM, __func__); | ||
46 | - return 0; | ||
47 | + uint32_t freq = 0; | ||
48 | + | ||
49 | + switch (clock) { | ||
50 | + case CLK_NONE: | ||
51 | + break; | 33 | + break; |
52 | + case CLK_32k: | 34 | + case 0x1: case 0x3: /* UNALLOCATED */ |
53 | + freq = CKIL_FREQ; | 35 | + unallocated_encoding(s); |
54 | + break; | 36 | + break; |
55 | + case CLK_HIGH: | 37 | + case 0x2: |
56 | + freq = CKIH_FREQ; | 38 | + if (!disas_sve(s, insn)) { |
39 | + unallocated_encoding(s); | ||
40 | + } | ||
57 | + break; | 41 | + break; |
58 | + case CLK_IPG: | 42 | + case 0x8: case 0x9: /* Data processing - immediate */ |
59 | + case CLK_IPG_HIGH: | 43 | + disas_data_proc_imm(s, insn); |
60 | + /* | 44 | + break; |
61 | + * For now we don't have a way to figure out the device this | 45 | + case 0xa: case 0xb: /* Branch, exception generation and system insns */ |
62 | + * function is called for. Until then the IPG derived clocks | 46 | + disas_b_exc_sys(s, insn); |
63 | + * are left unimplemented. | 47 | + break; |
64 | + */ | 48 | + case 0x4: |
65 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Clock %d Not implemented\n", | 49 | + case 0x6: |
66 | + TYPE_IMX7_CCM, __func__, clock); | 50 | + case 0xc: |
51 | + case 0xe: /* Loads and stores */ | ||
52 | + disas_ldst(s, insn); | ||
53 | + break; | ||
54 | + case 0x5: | ||
55 | + case 0xd: /* Data processing - register */ | ||
56 | + disas_data_proc_reg(s, insn); | ||
57 | + break; | ||
58 | + case 0x7: | ||
59 | + case 0xf: /* Data processing - SIMD and floating point */ | ||
60 | + disas_data_proc_simd_fp(s, insn); | ||
67 | + break; | 61 | + break; |
68 | + default: | 62 | + default: |
69 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | 63 | + assert(FALSE); /* all 15 cases should be handled above */ |
70 | + TYPE_IMX7_CCM, __func__, clock); | ||
71 | + break; | 64 | + break; |
72 | + } | 65 | + } |
66 | +} | ||
73 | + | 67 | + |
74 | + trace_ccm_clock_freq(clock, freq); | 68 | static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
75 | + | 69 | CPUState *cpu) |
76 | + return freq; | 70 | { |
77 | } | 71 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
78 | 72 | disas_sme_fa64(s, insn); | |
79 | static void imx7_ccm_class_init(ObjectClass *klass, void *data) | 73 | } |
74 | |||
75 | - switch (extract32(insn, 25, 4)) { | ||
76 | - case 0x0: | ||
77 | - if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { | ||
78 | - unallocated_encoding(s); | ||
79 | - } | ||
80 | - break; | ||
81 | - case 0x1: case 0x3: /* UNALLOCATED */ | ||
82 | - unallocated_encoding(s); | ||
83 | - break; | ||
84 | - case 0x2: | ||
85 | - if (!disas_sve(s, insn)) { | ||
86 | - unallocated_encoding(s); | ||
87 | - } | ||
88 | - break; | ||
89 | - case 0x8: case 0x9: /* Data processing - immediate */ | ||
90 | - disas_data_proc_imm(s, insn); | ||
91 | - break; | ||
92 | - case 0xa: case 0xb: /* Branch, exception generation and system insns */ | ||
93 | - disas_b_exc_sys(s, insn); | ||
94 | - break; | ||
95 | - case 0x4: | ||
96 | - case 0x6: | ||
97 | - case 0xc: | ||
98 | - case 0xe: /* Loads and stores */ | ||
99 | - disas_ldst(s, insn); | ||
100 | - break; | ||
101 | - case 0x5: | ||
102 | - case 0xd: /* Data processing - register */ | ||
103 | - disas_data_proc_reg(s, insn); | ||
104 | - break; | ||
105 | - case 0x7: | ||
106 | - case 0xf: /* Data processing - SIMD and floating point */ | ||
107 | - disas_data_proc_simd_fp(s, insn); | ||
108 | - break; | ||
109 | - default: | ||
110 | - assert(FALSE); /* all 15 cases should be handled above */ | ||
111 | - break; | ||
112 | - } | ||
113 | + disas_a64_legacy(s, insn); | ||
114 | |||
115 | /* | ||
116 | * After execution of most insns, btype is reset to 0. | ||
80 | -- | 117 | -- |
81 | 2.25.1 | 118 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | The A64 translator uses a hand-written decoder for everything except |
---|---|---|---|
2 | SVE or SME. It's fairly well structured, but it's becoming obvious | ||
3 | that it's still more painful to add instructions to than the A32 | ||
4 | translator, because putting a new instruction into the right place in | ||
5 | a hand-written decoder is much harder than adding new instruction | ||
6 | patterns to a decodetree file. | ||
2 | 7 | ||
3 | Fix the following: | 8 | As the first step in conversion to decodetree, create the skeleton of |
9 | the decodetree decoder; where it does not handle instructions we will | ||
10 | fall back to the legacy decoder (which will be for everything at the | ||
11 | moment, since there are no patterns in a64.decode). | ||
4 | 12 | ||
5 | ERROR: spaces required around that '|' (ctx:VxV) | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | ERROR: space required before the open parenthesis '(' | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | ERROR: spaces required around that '+' (ctx:VxB) | 15 | Message-id: 20230512144106.3608981-3-peter.maydell@linaro.org |
8 | ERROR: space prohibited between function name and open parenthesis '(' | 16 | --- |
17 | target/arm/tcg/a64.decode | 20 ++++++++++++++++++++ | ||
18 | target/arm/tcg/translate-a64.c | 18 +++++++++++------- | ||
19 | target/arm/tcg/meson.build | 1 + | ||
20 | 3 files changed, 32 insertions(+), 7 deletions(-) | ||
21 | create mode 100644 target/arm/tcg/a64.decode | ||
9 | 22 | ||
10 | (the last two still have some occurrences in macros which I left | 23 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
11 | behind because it might impact readability) | 24 | new file mode 100644 |
12 | 25 | index XXXXXXX..XXXXXXX | |
13 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | 26 | --- /dev/null |
14 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | 27 | +++ b/target/arm/tcg/a64.decode |
15 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | 28 | @@ -XXX,XX +XXX,XX @@ |
16 | Message-id: 20221213190537.511-3-farosas@suse.de | 29 | +# AArch64 A64 allowed instruction decoding |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 30 | +# |
18 | --- | 31 | +# Copyright (c) 2023 Linaro, Ltd |
19 | target/arm/helper.c | 42 +++++++++++++++++++++--------------------- | 32 | +# |
20 | 1 file changed, 21 insertions(+), 21 deletions(-) | 33 | +# This library is free software; you can redistribute it and/or |
21 | 34 | +# modify it under the terms of the GNU Lesser General Public | |
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 35 | +# License as published by the Free Software Foundation; either |
36 | +# version 2.1 of the License, or (at your option) any later version. | ||
37 | +# | ||
38 | +# This library is distributed in the hope that it will be useful, | ||
39 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
40 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
41 | +# Lesser General Public License for more details. | ||
42 | +# | ||
43 | +# You should have received a copy of the GNU Lesser General Public | ||
44 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
45 | + | ||
46 | +# | ||
47 | +# This file is processed by scripts/decodetree.py | ||
48 | +# | ||
49 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 51 | --- a/target/arm/tcg/translate-a64.c |
25 | +++ b/target/arm/helper.c | 52 | +++ b/target/arm/tcg/translate-a64.c |
26 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque) | 53 | @@ -XXX,XX +XXX,XX @@ enum a64_shift_type { |
27 | uint32_t regidx = (uintptr_t)key; | 54 | A64_SHIFT_TYPE_ROR = 3 |
28 | const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | 55 | }; |
29 | 56 | ||
30 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | 57 | +/* |
31 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { | 58 | + * Include the generated decoders. |
32 | cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx); | 59 | + */ |
33 | /* The value array need not be initialized at this point */ | 60 | + |
34 | cpu->cpreg_array_len++; | 61 | +#include "decode-sme-fa64.c.inc" |
35 | @@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque) | 62 | +#include "decode-a64.c.inc" |
36 | 63 | + | |
37 | ri = g_hash_table_lookup(cpu->cp_regs, key); | 64 | /* Table based decoder typedefs - used when the relevant bits for decode |
38 | 65 | * are too awkwardly scattered across the instruction (eg SIMD). | |
39 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | 66 | */ |
40 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { | 67 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn) |
41 | cpu->cpreg_array_len++; | ||
42 | } | 68 | } |
43 | } | 69 | } |
44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | 70 | |
45 | .resetfn = arm_cp_reset_ignore }, | 71 | -/* |
46 | { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, | 72 | - * Include the generated SME FA64 decoder. |
47 | .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, | 73 | - */ |
48 | - .access = PL0_R|PL1_W, | 74 | - |
49 | + .access = PL0_R | PL1_W, | 75 | -#include "decode-sme-fa64.c.inc" |
50 | .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]), | 76 | - |
51 | .resetvalue = 0}, | 77 | static bool trans_OK(DisasContext *s, arg_OK *a) |
52 | { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3, | 78 | { |
53 | - .access = PL0_R|PL1_W, | 79 | return true; |
54 | + .access = PL0_R | PL1_W, | 80 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
55 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), | 81 | disas_sme_fa64(s, insn); |
56 | offsetoflow32(CPUARMState, cp15.tpidruro_ns) }, | ||
57 | .resetfn = arm_cp_reset_ignore }, | ||
58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
59 | .resetvalue = 0 }, | ||
60 | /* The cache ops themselves: these all NOP for QEMU */ | ||
61 | { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0, | ||
62 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
63 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
64 | { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0, | ||
65 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
66 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
67 | { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0, | ||
68 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
69 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
70 | { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1, | ||
71 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
72 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
73 | { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2, | ||
74 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
75 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
76 | { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0, | ||
77 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
78 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
79 | }; | ||
80 | |||
81 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
82 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
83 | ARMCPRegInfo cbar = { | ||
84 | .name = "CBAR", | ||
85 | .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0, | ||
86 | - .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar, | ||
87 | + .access = PL1_R | PL3_W, .resetvalue = cpu->reset_cbar, | ||
88 | .fieldoffset = offsetof(CPUARMState, | ||
89 | cp15.c15_config_base_address) | ||
90 | }; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
92 | return; | ||
93 | |||
94 | if (old_mode == ARM_CPU_MODE_FIQ) { | ||
95 | - memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
96 | - memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); | ||
97 | + memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
98 | + memcpy(env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); | ||
99 | } else if (mode == ARM_CPU_MODE_FIQ) { | ||
100 | - memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
101 | - memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
102 | + memcpy(env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
103 | + memcpy(env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
104 | } | 82 | } |
105 | 83 | ||
106 | i = bank_number(old_mode); | 84 | - disas_a64_legacy(s, insn); |
107 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | 85 | + |
108 | RESULT(sum, n, 16); \ | 86 | + if (!disas_a64(s, insn)) { |
109 | if (sum >= 0) \ | 87 | + disas_a64_legacy(s, insn); |
110 | ge |= 3 << (n * 2); \ | 88 | + } |
111 | - } while(0) | 89 | |
112 | + } while (0) | 90 | /* |
113 | 91 | * After execution of most insns, btype is reset to 0. | |
114 | #define SARITH8(a, b, n, op) do { \ | 92 | diff --git a/target/arm/tcg/meson.build b/target/arm/tcg/meson.build |
115 | int32_t sum; \ | 93 | index XXXXXXX..XXXXXXX 100644 |
116 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | 94 | --- a/target/arm/tcg/meson.build |
117 | RESULT(sum, n, 8); \ | 95 | +++ b/target/arm/tcg/meson.build |
118 | if (sum >= 0) \ | 96 | @@ -XXX,XX +XXX,XX @@ gen = [ |
119 | ge |= 1 << n; \ | 97 | decodetree.process('a32-uncond.decode', extra_args: '--static-decode=disas_a32_uncond'), |
120 | - } while(0) | 98 | decodetree.process('t32.decode', extra_args: '--static-decode=disas_t32'), |
121 | + } while (0) | 99 | decodetree.process('t16.decode', extra_args: ['-w', '16', '--static-decode=disas_t16']), |
122 | 100 | + decodetree.process('a64.decode', extra_args: ['--static-decode=disas_a64']), | |
123 | 101 | ] | |
124 | #define ADD16(a, b, n) SARITH16(a, b, n, +) | 102 | |
125 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | 103 | arm_ss.add(gen) |
126 | RESULT(sum, n, 16); \ | ||
127 | if ((sum >> 16) == 1) \ | ||
128 | ge |= 3 << (n * 2); \ | ||
129 | - } while(0) | ||
130 | + } while (0) | ||
131 | |||
132 | #define ADD8(a, b, n) do { \ | ||
133 | uint32_t sum; \ | ||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
135 | RESULT(sum, n, 8); \ | ||
136 | if ((sum >> 8) == 1) \ | ||
137 | ge |= 1 << n; \ | ||
138 | - } while(0) | ||
139 | + } while (0) | ||
140 | |||
141 | #define SUB16(a, b, n) do { \ | ||
142 | uint32_t sum; \ | ||
143 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
144 | RESULT(sum, n, 16); \ | ||
145 | if ((sum >> 16) == 0) \ | ||
146 | ge |= 3 << (n * 2); \ | ||
147 | - } while(0) | ||
148 | + } while (0) | ||
149 | |||
150 | #define SUB8(a, b, n) do { \ | ||
151 | uint32_t sum; \ | ||
152 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
153 | RESULT(sum, n, 8); \ | ||
154 | if ((sum >> 8) == 0) \ | ||
155 | ge |= 1 << n; \ | ||
156 | - } while(0) | ||
157 | + } while (0) | ||
158 | |||
159 | #define PFX u | ||
160 | #define ARITH_GE | ||
161 | -- | 104 | -- |
162 | 2.25.1 | 105 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 1 | The SVE and SME decode is already done by decodetree. Pull the calls |
---|---|---|---|
2 | to these decoders out of the legacy decoder. This doesn't change | ||
3 | behaviour because all the patterns in sve.decode and sme.decode | ||
4 | already require the bits that the legacy decoder is decoding to have | ||
5 | the correct values. | ||
2 | 6 | ||
3 | RVBAR shadows RVBAR_ELx where x is the highest exception | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | level if the highest EL is not EL3. This patch also allows | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | ARMv8 CPUs to change the reset address with | 9 | Message-id: 20230512144106.3608981-4-peter.maydell@linaro.org |
6 | the rvbar property. | 10 | --- |
11 | target/arm/tcg/translate-a64.c | 20 ++++---------------- | ||
12 | 1 file changed, 4 insertions(+), 16 deletions(-) | ||
7 | 13 | ||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 14 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20221206102504.165775-3-tobias.roehmel@rwth-aachen.de | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.c | 6 +++++- | ||
14 | target/arm/helper.c | 21 ++++++++++++++------- | ||
15 | 2 files changed, 19 insertions(+), 8 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/tcg/translate-a64.c |
20 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/tcg/translate-a64.c |
21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ static bool btype_destination_ok(uint32_t insn, bool bt, int btype) |
22 | env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, | 19 | static void disas_a64_legacy(DisasContext *s, uint32_t insn) |
23 | CPACR, CP11, 3); | 20 | { |
24 | #endif | 21 | switch (extract32(insn, 25, 4)) { |
25 | + if (arm_feature(env, ARM_FEATURE_V8)) { | 22 | - case 0x0: |
26 | + env->cp15.rvbar = cpu->rvbar_prop; | 23 | - if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { |
27 | + env->regs[15] = cpu->rvbar_prop; | 24 | - unallocated_encoding(s); |
28 | + } | 25 | - } |
26 | - break; | ||
27 | - case 0x1: case 0x3: /* UNALLOCATED */ | ||
28 | - unallocated_encoding(s); | ||
29 | - break; | ||
30 | - case 0x2: | ||
31 | - if (!disas_sve(s, insn)) { | ||
32 | - unallocated_encoding(s); | ||
33 | - } | ||
34 | - break; | ||
35 | case 0x8: case 0x9: /* Data processing - immediate */ | ||
36 | disas_data_proc_imm(s, insn); | ||
37 | break; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_legacy(DisasContext *s, uint32_t insn) | ||
39 | disas_data_proc_simd_fp(s, insn); | ||
40 | break; | ||
41 | default: | ||
42 | - assert(FALSE); /* all 15 cases should be handled above */ | ||
43 | + unallocated_encoding(s); | ||
44 | break; | ||
29 | } | 45 | } |
30 | 46 | } | |
31 | #if defined(CONFIG_USER_ONLY) | 47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
32 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | 48 | disas_sme_fa64(s, insn); |
33 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); | ||
34 | } | 49 | } |
35 | 50 | ||
36 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | 51 | - |
37 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | 52 | - if (!disas_a64(s, insn)) { |
38 | object_property_add_uint64_ptr(obj, "rvbar", | 53 | + if (!disas_a64(s, insn) && |
39 | &cpu->rvbar_prop, | 54 | + !disas_sme(s, insn) && |
40 | OBJ_PROP_FLAG_READWRITE); | 55 | + !disas_sve(s, insn)) { |
41 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 56 | disas_a64_legacy(s, insn); |
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/helper.c | ||
44 | +++ b/target/arm/helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
46 | if (!arm_feature(env, ARM_FEATURE_EL3) && | ||
47 | !arm_feature(env, ARM_FEATURE_EL2)) { | ||
48 | ARMCPRegInfo rvbar = { | ||
49 | - .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64, | ||
50 | + .name = "RVBAR_EL1", .state = ARM_CP_STATE_BOTH, | ||
51 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
52 | .access = PL1_R, | ||
53 | .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
55 | } | ||
56 | /* RVBAR_EL2 is only implemented if EL2 is the highest EL */ | ||
57 | if (!arm_feature(env, ARM_FEATURE_EL3)) { | ||
58 | - ARMCPRegInfo rvbar = { | ||
59 | - .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
60 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
61 | - .access = PL2_R, | ||
62 | - .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
63 | + ARMCPRegInfo rvbar[] = { | ||
64 | + { | ||
65 | + .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
66 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
67 | + .access = PL2_R, | ||
68 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
69 | + }, | ||
70 | + { .name = "RVBAR", .type = ARM_CP_ALIAS, | ||
71 | + .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
72 | + .access = PL2_R, | ||
73 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
74 | + }, | ||
75 | }; | ||
76 | - define_one_arm_cp_reg(cpu, &rvbar); | ||
77 | + define_arm_cp_regs(cpu, rvbar); | ||
78 | } | ||
79 | } | 57 | } |
80 | 58 | ||
81 | -- | 59 | -- |
82 | 2.25.1 | 60 | 2.34.1 |
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Axel Heider <axel.heider@hensoldt.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The CNT register is a read-only register. There is no need to | 3 | Convert the ADR and ADRP instructions. |
4 | store it's value, it can be calculated on demand. | ||
5 | The calculated frequency is needed temporarily only. | ||
6 | 4 | ||
7 | Note that this is a migration compatibility break for all boards | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | types that use the EPIT peripheral. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
10 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | 8 | Message-id: 20230512144106.3608981-5-peter.maydell@linaro.org |
9 | [PMM: Rebased] | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 12 | --- |
14 | include/hw/timer/imx_epit.h | 2 - | 13 | target/arm/tcg/a64.decode | 13 ++++++++++++ |
15 | hw/timer/imx_epit.c | 73 ++++++++++++++----------------------- | 14 | target/arm/tcg/translate-a64.c | 38 +++++++++++++--------------------- |
16 | 2 files changed, 28 insertions(+), 47 deletions(-) | 15 | 2 files changed, 27 insertions(+), 24 deletions(-) |
17 | 16 | ||
18 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h | 17 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/timer/imx_epit.h | 19 | --- a/target/arm/tcg/a64.decode |
21 | +++ b/include/hw/timer/imx_epit.h | 20 | +++ b/target/arm/tcg/a64.decode |
22 | @@ -XXX,XX +XXX,XX @@ struct IMXEPITState { | 21 | @@ -XXX,XX +XXX,XX @@ |
23 | uint32_t sr; | 22 | # |
24 | uint32_t lr; | 23 | # This file is processed by scripts/decodetree.py |
25 | uint32_t cmp; | 24 | # |
26 | - uint32_t cnt; | 25 | + |
27 | 26 | +&ri rd imm | |
28 | - uint32_t freq; | 27 | + |
29 | qemu_irq irq; | 28 | + |
30 | }; | 29 | +### Data Processing - Immediate |
31 | 30 | + | |
32 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | 31 | +# PC-rel addressing |
32 | + | ||
33 | +%imm_pcrel 5:s19 29:2 | ||
34 | +@pcrel . .. ..... ................... rd:5 &ri imm=%imm_pcrel | ||
35 | + | ||
36 | +ADR 0 .. 10000 ................... ..... @pcrel | ||
37 | +ADRP 1 .. 10000 ................... ..... @pcrel | ||
38 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/imx_epit.c | 40 | --- a/target/arm/tcg/translate-a64.c |
35 | +++ b/hw/timer/imx_epit.c | 41 | +++ b/target/arm/tcg/translate-a64.c |
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s) | 42 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) |
37 | } | 43 | } |
38 | } | 44 | } |
39 | 45 | ||
40 | -/* | 46 | -/* PC-rel. addressing |
41 | - * Must be called from within a ptimer_transaction_begin/commit block | 47 | - * 31 30 29 28 24 23 5 4 0 |
42 | - * for both s->timer_cmp and s->timer_reload. | 48 | - * +----+-------+-----------+-------------------+------+ |
43 | - */ | 49 | - * | op | immlo | 1 0 0 0 0 | immhi | Rd | |
44 | -static void imx_epit_set_freq(IMXEPITState *s) | 50 | - * +----+-------+-----------+-------------------+------+ |
45 | +static uint32_t imx_epit_get_freq(IMXEPITState *s) | 51 | +/* |
52 | + * PC-rel. addressing | ||
53 | */ | ||
54 | -static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
55 | + | ||
56 | +static bool trans_ADR(DisasContext *s, arg_ri *a) | ||
46 | { | 57 | { |
47 | - uint32_t clksrc; | 58 | - unsigned int page, rd; |
48 | - uint32_t prescaler; | 59 | - int64_t offset; |
60 | + gen_pc_plus_diff(s, cpu_reg(s, a->rd), a->imm); | ||
61 | + return true; | ||
62 | +} | ||
63 | |||
64 | - page = extract32(insn, 31, 1); | ||
65 | - /* SignExtend(immhi:immlo) -> offset */ | ||
66 | - offset = sextract64(insn, 5, 19); | ||
67 | - offset = offset << 2 | extract32(insn, 29, 2); | ||
68 | - rd = extract32(insn, 0, 5); | ||
69 | +static bool trans_ADRP(DisasContext *s, arg_ri *a) | ||
70 | +{ | ||
71 | + int64_t offset = (int64_t)a->imm << 12; | ||
72 | |||
73 | - if (page) { | ||
74 | - /* ADRP (page based) */ | ||
75 | - offset <<= 12; | ||
76 | - /* The page offset is ok for CF_PCREL. */ | ||
77 | - offset -= s->pc_curr & 0xfff; | ||
78 | - } | ||
49 | - | 79 | - |
50 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | 80 | - gen_pc_plus_diff(s, cpu_reg(s, rd), offset); |
51 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | 81 | + /* The page offset is ok for CF_PCREL. */ |
52 | - | 82 | + offset -= s->pc_curr & 0xfff; |
53 | - s->freq = imx_ccm_get_clock_frequency(s->ccm, | 83 | + gen_pc_plus_diff(s, cpu_reg(s, a->rd), offset); |
54 | - imx_epit_clocks[clksrc]) / prescaler; | 84 | + return true; |
55 | - | ||
56 | - DPRINTF("Setting ptimer frequency to %u\n", s->freq); | ||
57 | - | ||
58 | - if (s->freq) { | ||
59 | - ptimer_set_freq(s->timer_reload, s->freq); | ||
60 | - ptimer_set_freq(s->timer_cmp, s->freq); | ||
61 | - } | ||
62 | + uint32_t clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
63 | + uint32_t prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
64 | + uint32_t f_in = imx_ccm_get_clock_frequency(s->ccm, imx_epit_clocks[clksrc]); | ||
65 | + uint32_t freq = f_in / prescaler; | ||
66 | + DPRINTF("ptimer frequency is %u\n", freq); | ||
67 | + return freq; | ||
68 | } | 85 | } |
69 | 86 | ||
70 | /* | 87 | /* |
71 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) | 88 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) |
72 | s->sr = 0; | 89 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) |
73 | s->lr = EPIT_TIMER_MAX; | ||
74 | s->cmp = 0; | ||
75 | - s->cnt = 0; | ||
76 | ptimer_transaction_begin(s->timer_cmp); | ||
77 | ptimer_transaction_begin(s->timer_reload); | ||
78 | - /* stop both timers */ | ||
79 | + | ||
80 | + /* | ||
81 | + * The reset switches off the input clock, so even if the CR.EN is still | ||
82 | + * set, the timers are no longer running. | ||
83 | + */ | ||
84 | + assert(imx_epit_get_freq(s) == 0); | ||
85 | ptimer_stop(s->timer_cmp); | ||
86 | ptimer_stop(s->timer_reload); | ||
87 | - /* compute new frequency */ | ||
88 | - imx_epit_set_freq(s); | ||
89 | /* init both timers to EPIT_TIMER_MAX */ | ||
90 | ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
91 | ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
92 | - if (s->freq && (s->cr & CR_EN)) { | ||
93 | - /* if the timer is still enabled, restart it */ | ||
94 | - ptimer_run(s->timer_reload, 0); | ||
95 | - } | ||
96 | ptimer_transaction_commit(s->timer_cmp); | ||
97 | ptimer_transaction_commit(s->timer_reload); | ||
98 | } | ||
99 | |||
100 | -static uint32_t imx_epit_update_count(IMXEPITState *s) | ||
101 | -{ | ||
102 | - s->cnt = ptimer_get_count(s->timer_reload); | ||
103 | - | ||
104 | - return s->cnt; | ||
105 | -} | ||
106 | - | ||
107 | static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
108 | { | 90 | { |
109 | IMXEPITState *s = IMX_EPIT(opaque); | 91 | switch (extract32(insn, 23, 6)) { |
110 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | 92 | - case 0x20: case 0x21: /* PC-rel. addressing */ |
93 | - disas_pc_rel_adr(s, insn); | ||
94 | - break; | ||
95 | case 0x22: /* Add/subtract (immediate) */ | ||
96 | disas_add_sub_imm(s, insn); | ||
111 | break; | 97 | break; |
112 | |||
113 | case 4: /* CNT */ | ||
114 | - imx_epit_update_count(s); | ||
115 | - reg_value = s->cnt; | ||
116 | + reg_value = ptimer_get_count(s->timer_reload); | ||
117 | break; | ||
118 | |||
119 | default: | ||
120 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
121 | { | ||
122 | if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
123 | /* if the compare feature is on and timers are running */ | ||
124 | - uint32_t tmp = imx_epit_update_count(s); | ||
125 | + uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
126 | uint64_t next; | ||
127 | if (tmp > s->cmp) { | ||
128 | /* It'll fire in this round of the timer */ | ||
129 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
130 | |||
131 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
132 | { | ||
133 | + uint32_t freq = 0; | ||
134 | uint32_t oldcr = s->cr; | ||
135 | |||
136 | s->cr = value & 0x03ffffff; | ||
137 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
138 | ptimer_transaction_begin(s->timer_cmp); | ||
139 | ptimer_transaction_begin(s->timer_reload); | ||
140 | |||
141 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
142 | + /* | ||
143 | + * Update the frequency. In case of a reset the input clock was | ||
144 | + * switched off, so this can be skipped. | ||
145 | + */ | ||
146 | if (!(s->cr & CR_SWR)) { | ||
147 | - imx_epit_set_freq(s); | ||
148 | + freq = imx_epit_get_freq(s); | ||
149 | + if (freq) { | ||
150 | + ptimer_set_freq(s->timer_reload, freq); | ||
151 | + ptimer_set_freq(s->timer_cmp, freq); | ||
152 | + } | ||
153 | } | ||
154 | |||
155 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
156 | + if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
157 | if (s->cr & CR_ENMOD) { | ||
158 | if (s->cr & CR_RLD) { | ||
159 | ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
160 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx_epit_ops = { | ||
161 | |||
162 | static const VMStateDescription vmstate_imx_timer_epit = { | ||
163 | .name = TYPE_IMX_EPIT, | ||
164 | - .version_id = 2, | ||
165 | - .minimum_version_id = 2, | ||
166 | + .version_id = 3, | ||
167 | + .minimum_version_id = 3, | ||
168 | .fields = (VMStateField[]) { | ||
169 | VMSTATE_UINT32(cr, IMXEPITState), | ||
170 | VMSTATE_UINT32(sr, IMXEPITState), | ||
171 | VMSTATE_UINT32(lr, IMXEPITState), | ||
172 | VMSTATE_UINT32(cmp, IMXEPITState), | ||
173 | - VMSTATE_UINT32(cnt, IMXEPITState), | ||
174 | - VMSTATE_UINT32(freq, IMXEPITState), | ||
175 | VMSTATE_PTIMER(timer_reload, IMXEPITState), | ||
176 | VMSTATE_PTIMER(timer_cmp, IMXEPITState), | ||
177 | VMSTATE_END_OF_LIST() | ||
178 | -- | 98 | -- |
179 | 2.25.1 | 99 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Axel Heider <axel.heider@hensoldt.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Fix typos, add background information | 3 | Split out specific 32-bit and 64-bit functions. |
4 | These carry the same signature as tcg_gen_add_i64, | ||
5 | and so will be easier to pass as callbacks. | ||
4 | 6 | ||
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | 7 | Retain gen_add_CC and gen_sub_CC during conversion. |
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Message-id: 20230512144106.3608981-6-peter.maydell@linaro.org | ||
13 | [PMM: rebased] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 16 | --- |
9 | hw/timer/imx_epit.c | 20 ++++++++++++++++---- | 17 | target/arm/tcg/translate-a64.c | 149 +++++++++++++++++++-------------- |
10 | 1 file changed, 16 insertions(+), 4 deletions(-) | 18 | 1 file changed, 84 insertions(+), 65 deletions(-) |
11 | 19 | ||
12 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | 20 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
13 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/timer/imx_epit.c | 22 | --- a/target/arm/tcg/translate-a64.c |
15 | +++ b/hw/timer/imx_epit.c | 23 | +++ b/target/arm/tcg/translate-a64.c |
16 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | 24 | @@ -XXX,XX +XXX,XX @@ static inline void gen_logic_CC(int sf, TCGv_i64 result) |
25 | } | ||
26 | |||
27 | /* dest = T0 + T1; compute C, N, V and Z flags */ | ||
28 | +static void gen_add64_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
29 | +{ | ||
30 | + TCGv_i64 result, flag, tmp; | ||
31 | + result = tcg_temp_new_i64(); | ||
32 | + flag = tcg_temp_new_i64(); | ||
33 | + tmp = tcg_temp_new_i64(); | ||
34 | + | ||
35 | + tcg_gen_movi_i64(tmp, 0); | ||
36 | + tcg_gen_add2_i64(result, flag, t0, tmp, t1, tmp); | ||
37 | + | ||
38 | + tcg_gen_extrl_i64_i32(cpu_CF, flag); | ||
39 | + | ||
40 | + gen_set_NZ64(result); | ||
41 | + | ||
42 | + tcg_gen_xor_i64(flag, result, t0); | ||
43 | + tcg_gen_xor_i64(tmp, t0, t1); | ||
44 | + tcg_gen_andc_i64(flag, flag, tmp); | ||
45 | + tcg_gen_extrh_i64_i32(cpu_VF, flag); | ||
46 | + | ||
47 | + tcg_gen_mov_i64(dest, result); | ||
48 | +} | ||
49 | + | ||
50 | +static void gen_add32_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
51 | +{ | ||
52 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
53 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
54 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
55 | + | ||
56 | + tcg_gen_movi_i32(tmp, 0); | ||
57 | + tcg_gen_extrl_i64_i32(t0_32, t0); | ||
58 | + tcg_gen_extrl_i64_i32(t1_32, t1); | ||
59 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, t1_32, tmp); | ||
60 | + tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
61 | + tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
62 | + tcg_gen_xor_i32(tmp, t0_32, t1_32); | ||
63 | + tcg_gen_andc_i32(cpu_VF, cpu_VF, tmp); | ||
64 | + tcg_gen_extu_i32_i64(dest, cpu_NF); | ||
65 | +} | ||
66 | + | ||
67 | static void gen_add_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
68 | { | ||
69 | if (sf) { | ||
70 | - TCGv_i64 result, flag, tmp; | ||
71 | - result = tcg_temp_new_i64(); | ||
72 | - flag = tcg_temp_new_i64(); | ||
73 | - tmp = tcg_temp_new_i64(); | ||
74 | - | ||
75 | - tcg_gen_movi_i64(tmp, 0); | ||
76 | - tcg_gen_add2_i64(result, flag, t0, tmp, t1, tmp); | ||
77 | - | ||
78 | - tcg_gen_extrl_i64_i32(cpu_CF, flag); | ||
79 | - | ||
80 | - gen_set_NZ64(result); | ||
81 | - | ||
82 | - tcg_gen_xor_i64(flag, result, t0); | ||
83 | - tcg_gen_xor_i64(tmp, t0, t1); | ||
84 | - tcg_gen_andc_i64(flag, flag, tmp); | ||
85 | - tcg_gen_extrh_i64_i32(cpu_VF, flag); | ||
86 | - | ||
87 | - tcg_gen_mov_i64(dest, result); | ||
88 | + gen_add64_CC(dest, t0, t1); | ||
89 | } else { | ||
90 | - /* 32 bit arithmetic */ | ||
91 | - TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
92 | - TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
93 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
94 | - | ||
95 | - tcg_gen_movi_i32(tmp, 0); | ||
96 | - tcg_gen_extrl_i64_i32(t0_32, t0); | ||
97 | - tcg_gen_extrl_i64_i32(t1_32, t1); | ||
98 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, t1_32, tmp); | ||
99 | - tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
100 | - tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
101 | - tcg_gen_xor_i32(tmp, t0_32, t1_32); | ||
102 | - tcg_gen_andc_i32(cpu_VF, cpu_VF, tmp); | ||
103 | - tcg_gen_extu_i32_i64(dest, cpu_NF); | ||
104 | + gen_add32_CC(dest, t0, t1); | ||
17 | } | 105 | } |
18 | } | 106 | } |
19 | 107 | ||
20 | +/* | 108 | /* dest = T0 - T1; compute C, N, V and Z flags */ |
21 | + * This is called both on hardware (device) reset and software reset. | 109 | +static void gen_sub64_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) |
22 | + */ | 110 | +{ |
23 | static void imx_epit_reset(DeviceState *dev) | 111 | + /* 64 bit arithmetic */ |
112 | + TCGv_i64 result, flag, tmp; | ||
113 | + | ||
114 | + result = tcg_temp_new_i64(); | ||
115 | + flag = tcg_temp_new_i64(); | ||
116 | + tcg_gen_sub_i64(result, t0, t1); | ||
117 | + | ||
118 | + gen_set_NZ64(result); | ||
119 | + | ||
120 | + tcg_gen_setcond_i64(TCG_COND_GEU, flag, t0, t1); | ||
121 | + tcg_gen_extrl_i64_i32(cpu_CF, flag); | ||
122 | + | ||
123 | + tcg_gen_xor_i64(flag, result, t0); | ||
124 | + tmp = tcg_temp_new_i64(); | ||
125 | + tcg_gen_xor_i64(tmp, t0, t1); | ||
126 | + tcg_gen_and_i64(flag, flag, tmp); | ||
127 | + tcg_gen_extrh_i64_i32(cpu_VF, flag); | ||
128 | + tcg_gen_mov_i64(dest, result); | ||
129 | +} | ||
130 | + | ||
131 | +static void gen_sub32_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
132 | +{ | ||
133 | + /* 32 bit arithmetic */ | ||
134 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
135 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
136 | + TCGv_i32 tmp; | ||
137 | + | ||
138 | + tcg_gen_extrl_i64_i32(t0_32, t0); | ||
139 | + tcg_gen_extrl_i64_i32(t1_32, t1); | ||
140 | + tcg_gen_sub_i32(cpu_NF, t0_32, t1_32); | ||
141 | + tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
142 | + tcg_gen_setcond_i32(TCG_COND_GEU, cpu_CF, t0_32, t1_32); | ||
143 | + tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
144 | + tmp = tcg_temp_new_i32(); | ||
145 | + tcg_gen_xor_i32(tmp, t0_32, t1_32); | ||
146 | + tcg_gen_and_i32(cpu_VF, cpu_VF, tmp); | ||
147 | + tcg_gen_extu_i32_i64(dest, cpu_NF); | ||
148 | +} | ||
149 | + | ||
150 | static void gen_sub_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
24 | { | 151 | { |
25 | IMXEPITState *s = IMX_EPIT(dev); | 152 | if (sf) { |
26 | 153 | - /* 64 bit arithmetic */ | |
27 | - /* | 154 | - TCGv_i64 result, flag, tmp; |
28 | - * Soft reset doesn't touch some bits; hard reset clears them | 155 | - |
29 | - */ | 156 | - result = tcg_temp_new_i64(); |
30 | + /* Soft reset doesn't touch some bits; hard reset clears them */ | 157 | - flag = tcg_temp_new_i64(); |
31 | s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | 158 | - tcg_gen_sub_i64(result, t0, t1); |
32 | s->sr = 0; | 159 | - |
33 | s->lr = EPIT_TIMER_MAX; | 160 | - gen_set_NZ64(result); |
34 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | 161 | - |
35 | ptimer_transaction_begin(s->timer_cmp); | 162 | - tcg_gen_setcond_i64(TCG_COND_GEU, flag, t0, t1); |
36 | ptimer_transaction_begin(s->timer_reload); | 163 | - tcg_gen_extrl_i64_i32(cpu_CF, flag); |
37 | 164 | - | |
38 | + /* Update the frequency. Has been done already in case of a reset. */ | 165 | - tcg_gen_xor_i64(flag, result, t0); |
39 | if (!(s->cr & CR_SWR)) { | 166 | - tmp = tcg_temp_new_i64(); |
40 | imx_epit_set_freq(s); | 167 | - tcg_gen_xor_i64(tmp, t0, t1); |
41 | } | 168 | - tcg_gen_and_i64(flag, flag, tmp); |
42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | 169 | - tcg_gen_extrh_i64_i32(cpu_VF, flag); |
43 | break; | 170 | - tcg_gen_mov_i64(dest, result); |
44 | 171 | + gen_sub64_CC(dest, t0, t1); | |
45 | case 1: /* SR - ACK*/ | 172 | } else { |
46 | - /* writing 1 to OCIF clear the OCIF bit */ | 173 | - /* 32 bit arithmetic */ |
47 | + /* writing 1 to OCIF clears the OCIF bit */ | 174 | - TCGv_i32 t0_32 = tcg_temp_new_i32(); |
48 | if (value & 0x01) { | 175 | - TCGv_i32 t1_32 = tcg_temp_new_i32(); |
49 | s->sr = 0; | 176 | - TCGv_i32 tmp; |
50 | imx_epit_update_int(s); | 177 | - |
51 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | 178 | - tcg_gen_extrl_i64_i32(t0_32, t0); |
52 | 0x00001000); | 179 | - tcg_gen_extrl_i64_i32(t1_32, t1); |
53 | sysbus_init_mmio(sbd, &s->iomem); | 180 | - tcg_gen_sub_i32(cpu_NF, t0_32, t1_32); |
54 | 181 | - tcg_gen_mov_i32(cpu_ZF, cpu_NF); | |
55 | + /* | 182 | - tcg_gen_setcond_i32(TCG_COND_GEU, cpu_CF, t0_32, t1_32); |
56 | + * The reload timer keeps running when the peripheral is enabled. It is a | 183 | - tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); |
57 | + * kind of wall clock that does not generate any interrupts. The callback | 184 | - tmp = tcg_temp_new_i32(); |
58 | + * needs to be provided, but it does nothing as the ptimer already supports | 185 | - tcg_gen_xor_i32(tmp, t0_32, t1_32); |
59 | + * all necessary reloading functionality. | 186 | - tcg_gen_and_i32(cpu_VF, cpu_VF, tmp); |
60 | + */ | 187 | - tcg_gen_extu_i32_i64(dest, cpu_NF); |
61 | s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_LEGACY); | 188 | + gen_sub32_CC(dest, t0, t1); |
62 | 189 | } | |
63 | + /* | ||
64 | + * The compare timer is running only when the peripheral configuration is | ||
65 | + * in a state that will generate compare interrupts. | ||
66 | + */ | ||
67 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
68 | } | 190 | } |
69 | 191 | ||
70 | -- | 192 | -- |
71 | 2.25.1 | 193 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The i.MX6UL doesn't support CLK_HIGH ou CLK_HIGH_DIV clock source. | 3 | Convert the ADD and SUB (immediate) instructions. |
4 | 4 | ||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230512144106.3608981-7-peter.maydell@linaro.org | ||
9 | [PMM: Rebased; adjusted to use translate.h's TRANS macro] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | include/hw/timer/imx_gpt.h | 1 + | 13 | target/arm/tcg/translate.h | 5 +++ |
10 | hw/arm/fsl-imx6ul.c | 2 +- | 14 | target/arm/tcg/a64.decode | 17 ++++++++ |
11 | hw/misc/imx6ul_ccm.c | 6 ------ | 15 | target/arm/tcg/translate-a64.c | 73 ++++++++++------------------------ |
12 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ | 16 | 3 files changed, 42 insertions(+), 53 deletions(-) |
13 | 4 files changed, 27 insertions(+), 7 deletions(-) | ||
14 | 17 | ||
15 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h | 18 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/timer/imx_gpt.h | 20 | --- a/target/arm/tcg/translate.h |
18 | +++ b/include/hw/timer/imx_gpt.h | 21 | +++ b/target/arm/tcg/translate.h |
19 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ static inline int rsub_8(DisasContext *s, int x) |
20 | #define TYPE_IMX25_GPT "imx25.gpt" | 23 | return 8 - x; |
21 | #define TYPE_IMX31_GPT "imx31.gpt" | ||
22 | #define TYPE_IMX6_GPT "imx6.gpt" | ||
23 | +#define TYPE_IMX6UL_GPT "imx6ul.gpt" | ||
24 | #define TYPE_IMX7_GPT "imx7.gpt" | ||
25 | |||
26 | #define TYPE_IMX_GPT TYPE_IMX25_GPT | ||
27 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/arm/fsl-imx6ul.c | ||
30 | +++ b/hw/arm/fsl-imx6ul.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
32 | */ | ||
33 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
34 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
35 | - object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT); | ||
36 | + object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT); | ||
37 | } | ||
38 | |||
39 | /* | ||
40 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/misc/imx6ul_ccm.c | ||
43 | +++ b/hw/misc/imx6ul_ccm.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
45 | case CLK_32k: | ||
46 | freq = CKIL_FREQ; | ||
47 | break; | ||
48 | - case CLK_HIGH: | ||
49 | - freq = CKIH_FREQ; | ||
50 | - break; | ||
51 | - case CLK_HIGH_DIV: | ||
52 | - freq = CKIH_FREQ / 8; | ||
53 | - break; | ||
54 | default: | ||
55 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | ||
56 | TYPE_IMX6UL_CCM, __func__, clock); | ||
57 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/timer/imx_gpt.c | ||
60 | +++ b/hw/timer/imx_gpt.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { | ||
62 | CLK_HIGH, /* 111 reference clock */ | ||
63 | }; | ||
64 | |||
65 | +static const IMXClk imx6ul_gpt_clocks[] = { | ||
66 | + CLK_NONE, /* 000 No clock source */ | ||
67 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ | ||
68 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ | ||
69 | + CLK_EXT, /* 011 External clock */ | ||
70 | + CLK_32k, /* 100 ipg_clk_32k */ | ||
71 | + CLK_NONE, /* 101 not defined */ | ||
72 | + CLK_NONE, /* 110 not defined */ | ||
73 | + CLK_NONE, /* 111 not defined */ | ||
74 | +}; | ||
75 | + | ||
76 | static const IMXClk imx7_gpt_clocks[] = { | ||
77 | CLK_NONE, /* 000 No clock source */ | ||
78 | CLK_IPG, /* 001 ipg_clk, 532MHz*/ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) | ||
80 | s->clocks = imx6_gpt_clocks; | ||
81 | } | 24 | } |
82 | 25 | ||
83 | +static void imx6ul_gpt_init(Object *obj) | 26 | +static inline int shl_12(DisasContext *s, int x) |
84 | +{ | 27 | +{ |
85 | + IMXGPTState *s = IMX_GPT(obj); | 28 | + return x << 12; |
86 | + | ||
87 | + s->clocks = imx6ul_gpt_clocks; | ||
88 | +} | 29 | +} |
89 | + | 30 | + |
90 | static void imx7_gpt_init(Object *obj) | 31 | static inline int neon_3same_fp_size(DisasContext *s, int x) |
91 | { | 32 | { |
92 | IMXGPTState *s = IMX_GPT(obj); | 33 | /* Convert 0==fp32, 1==fp16 into a MO_* value */ |
93 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { | 34 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
94 | .instance_init = imx6_gpt_init, | 35 | index XXXXXXX..XXXXXXX 100644 |
95 | }; | 36 | --- a/target/arm/tcg/a64.decode |
96 | 37 | +++ b/target/arm/tcg/a64.decode | |
97 | +static const TypeInfo imx6ul_gpt_info = { | 38 | @@ -XXX,XX +XXX,XX @@ |
98 | + .name = TYPE_IMX6UL_GPT, | 39 | # |
99 | + .parent = TYPE_IMX25_GPT, | 40 | |
100 | + .instance_init = imx6ul_gpt_init, | 41 | &ri rd imm |
101 | +}; | 42 | +&rri_sf rd rn imm sf |
43 | |||
44 | |||
45 | ### Data Processing - Immediate | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | |||
48 | ADR 0 .. 10000 ................... ..... @pcrel | ||
49 | ADRP 1 .. 10000 ................... ..... @pcrel | ||
102 | + | 50 | + |
103 | static const TypeInfo imx7_gpt_info = { | 51 | +# Add/subtract (immediate) |
104 | .name = TYPE_IMX7_GPT, | 52 | + |
105 | .parent = TYPE_IMX25_GPT, | 53 | +%imm12_sh12 10:12 !function=shl_12 |
106 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_register_types(void) | 54 | +@addsub_imm sf:1 .. ...... . imm:12 rn:5 rd:5 |
107 | type_register_static(&imx25_gpt_info); | 55 | +@addsub_imm12 sf:1 .. ...... . ............ rn:5 rd:5 imm=%imm12_sh12 |
108 | type_register_static(&imx31_gpt_info); | 56 | + |
109 | type_register_static(&imx6_gpt_info); | 57 | +ADD_i . 00 100010 0 ............ ..... ..... @addsub_imm |
110 | + type_register_static(&imx6ul_gpt_info); | 58 | +ADD_i . 00 100010 1 ............ ..... ..... @addsub_imm12 |
111 | type_register_static(&imx7_gpt_info); | 59 | +ADDS_i . 01 100010 0 ............ ..... ..... @addsub_imm |
60 | +ADDS_i . 01 100010 1 ............ ..... ..... @addsub_imm12 | ||
61 | + | ||
62 | +SUB_i . 10 100010 0 ............ ..... ..... @addsub_imm | ||
63 | +SUB_i . 10 100010 1 ............ ..... ..... @addsub_imm12 | ||
64 | +SUBS_i . 11 100010 0 ............ ..... ..... @addsub_imm | ||
65 | +SUBS_i . 11 100010 1 ............ ..... ..... @addsub_imm12 | ||
66 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/tcg/translate-a64.c | ||
69 | +++ b/target/arm/tcg/translate-a64.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) | ||
71 | } | ||
112 | } | 72 | } |
113 | 73 | ||
74 | +typedef void ArithTwoOp(TCGv_i64, TCGv_i64, TCGv_i64); | ||
75 | + | ||
76 | +static bool gen_rri(DisasContext *s, arg_rri_sf *a, | ||
77 | + bool rd_sp, bool rn_sp, ArithTwoOp *fn) | ||
78 | +{ | ||
79 | + TCGv_i64 tcg_rn = rn_sp ? cpu_reg_sp(s, a->rn) : cpu_reg(s, a->rn); | ||
80 | + TCGv_i64 tcg_rd = rd_sp ? cpu_reg_sp(s, a->rd) : cpu_reg(s, a->rd); | ||
81 | + TCGv_i64 tcg_imm = tcg_constant_i64(a->imm); | ||
82 | + | ||
83 | + fn(tcg_rd, tcg_rn, tcg_imm); | ||
84 | + if (!a->sf) { | ||
85 | + tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
86 | + } | ||
87 | + return true; | ||
88 | +} | ||
89 | + | ||
90 | /* | ||
91 | * PC-rel. addressing | ||
92 | */ | ||
93 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADRP(DisasContext *s, arg_ri *a) | ||
94 | |||
95 | /* | ||
96 | * Add/subtract (immediate) | ||
97 | - * | ||
98 | - * 31 30 29 28 23 22 21 10 9 5 4 0 | ||
99 | - * +--+--+--+-------------+--+-------------+-----+-----+ | ||
100 | - * |sf|op| S| 1 0 0 0 1 0 |sh| imm12 | Rn | Rd | | ||
101 | - * +--+--+--+-------------+--+-------------+-----+-----+ | ||
102 | - * | ||
103 | - * sf: 0 -> 32bit, 1 -> 64bit | ||
104 | - * op: 0 -> add , 1 -> sub | ||
105 | - * S: 1 -> set flags | ||
106 | - * sh: 1 -> LSL imm by 12 | ||
107 | */ | ||
108 | -static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
109 | -{ | ||
110 | - int rd = extract32(insn, 0, 5); | ||
111 | - int rn = extract32(insn, 5, 5); | ||
112 | - uint64_t imm = extract32(insn, 10, 12); | ||
113 | - bool shift = extract32(insn, 22, 1); | ||
114 | - bool setflags = extract32(insn, 29, 1); | ||
115 | - bool sub_op = extract32(insn, 30, 1); | ||
116 | - bool is_64bit = extract32(insn, 31, 1); | ||
117 | - | ||
118 | - TCGv_i64 tcg_rn = cpu_reg_sp(s, rn); | ||
119 | - TCGv_i64 tcg_rd = setflags ? cpu_reg(s, rd) : cpu_reg_sp(s, rd); | ||
120 | - TCGv_i64 tcg_result; | ||
121 | - | ||
122 | - if (shift) { | ||
123 | - imm <<= 12; | ||
124 | - } | ||
125 | - | ||
126 | - tcg_result = tcg_temp_new_i64(); | ||
127 | - if (!setflags) { | ||
128 | - if (sub_op) { | ||
129 | - tcg_gen_subi_i64(tcg_result, tcg_rn, imm); | ||
130 | - } else { | ||
131 | - tcg_gen_addi_i64(tcg_result, tcg_rn, imm); | ||
132 | - } | ||
133 | - } else { | ||
134 | - TCGv_i64 tcg_imm = tcg_constant_i64(imm); | ||
135 | - if (sub_op) { | ||
136 | - gen_sub_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
137 | - } else { | ||
138 | - gen_add_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
139 | - } | ||
140 | - } | ||
141 | - | ||
142 | - if (is_64bit) { | ||
143 | - tcg_gen_mov_i64(tcg_rd, tcg_result); | ||
144 | - } else { | ||
145 | - tcg_gen_ext32u_i64(tcg_rd, tcg_result); | ||
146 | - } | ||
147 | -} | ||
148 | +TRANS(ADD_i, gen_rri, a, 1, 1, tcg_gen_add_i64) | ||
149 | +TRANS(SUB_i, gen_rri, a, 1, 1, tcg_gen_sub_i64) | ||
150 | +TRANS(ADDS_i, gen_rri, a, 0, 1, a->sf ? gen_add64_CC : gen_add32_CC) | ||
151 | +TRANS(SUBS_i, gen_rri, a, 0, 1, a->sf ? gen_sub64_CC : gen_sub32_CC) | ||
152 | |||
153 | /* | ||
154 | * Add/subtract (immediate, with tags) | ||
155 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
156 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
157 | { | ||
158 | switch (extract32(insn, 23, 6)) { | ||
159 | - case 0x22: /* Add/subtract (immediate) */ | ||
160 | - disas_add_sub_imm(s, insn); | ||
161 | - break; | ||
162 | case 0x23: /* Add/subtract (immediate, with tags) */ | ||
163 | disas_add_sub_imm_with_tags(s, insn); | ||
164 | break; | ||
114 | -- | 165 | -- |
115 | 2.25.1 | 166 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | So far the GPT timers were unable to raise IRQs to the processor. | 3 | Convert the ADDG and SUBG (immediate) instructions. |
4 | 4 | ||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230512144106.3608981-8-peter.maydell@linaro.org | ||
9 | [PMM: Rebased; use TRANS_FEAT()] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | include/hw/arm/fsl-imx7.h | 5 +++++ | 13 | target/arm/tcg/a64.decode | 8 +++++++ |
10 | hw/arm/fsl-imx7.c | 10 ++++++++++ | 14 | target/arm/tcg/translate-a64.c | 38 ++++++++++------------------------ |
11 | 2 files changed, 15 insertions(+) | 15 | 2 files changed, 19 insertions(+), 27 deletions(-) |
12 | 16 | ||
13 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | 17 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/arm/fsl-imx7.h | 19 | --- a/target/arm/tcg/a64.decode |
16 | +++ b/include/hw/arm/fsl-imx7.h | 20 | +++ b/target/arm/tcg/a64.decode |
17 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | 21 | @@ -XXX,XX +XXX,XX @@ SUB_i . 10 100010 0 ............ ..... ..... @addsub_imm |
18 | FSL_IMX7_USB2_IRQ = 42, | 22 | SUB_i . 10 100010 1 ............ ..... ..... @addsub_imm12 |
19 | FSL_IMX7_USB3_IRQ = 40, | 23 | SUBS_i . 11 100010 0 ............ ..... ..... @addsub_imm |
20 | 24 | SUBS_i . 11 100010 1 ............ ..... ..... @addsub_imm12 | |
21 | + FSL_IMX7_GPT1_IRQ = 55, | ||
22 | + FSL_IMX7_GPT2_IRQ = 54, | ||
23 | + FSL_IMX7_GPT3_IRQ = 53, | ||
24 | + FSL_IMX7_GPT4_IRQ = 52, | ||
25 | + | 25 | + |
26 | FSL_IMX7_WDOG1_IRQ = 78, | 26 | +# Add/subtract (immediate with tags) |
27 | FSL_IMX7_WDOG2_IRQ = 79, | 27 | + |
28 | FSL_IMX7_WDOG3_IRQ = 10, | 28 | +&rri_tag rd rn uimm6 uimm4 |
29 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | 29 | +@addsub_imm_tag . .. ...... . uimm6:6 .. uimm4:4 rn:5 rd:5 &rri_tag |
30 | + | ||
31 | +ADDG_i 1 00 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag | ||
32 | +SUBG_i 1 10 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag | ||
33 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/hw/arm/fsl-imx7.c | 35 | --- a/target/arm/tcg/translate-a64.c |
32 | +++ b/hw/arm/fsl-imx7.c | 36 | +++ b/target/arm/tcg/translate-a64.c |
33 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | 37 | @@ -XXX,XX +XXX,XX @@ TRANS(SUBS_i, gen_rri, a, 0, 1, a->sf ? gen_sub64_CC : gen_sub32_CC) |
34 | FSL_IMX7_GPT4_ADDR, | 38 | |
35 | }; | 39 | /* |
36 | 40 | * Add/subtract (immediate, with tags) | |
37 | + static const int FSL_IMX7_GPTn_IRQ[FSL_IMX7_NUM_GPTS] = { | 41 | - * |
38 | + FSL_IMX7_GPT1_IRQ, | 42 | - * 31 30 29 28 23 22 21 16 14 10 9 5 4 0 |
39 | + FSL_IMX7_GPT2_IRQ, | 43 | - * +--+--+--+-------------+--+---------+--+-------+-----+-----+ |
40 | + FSL_IMX7_GPT3_IRQ, | 44 | - * |sf|op| S| 1 0 0 0 1 1 |o2| uimm6 |o3| uimm4 | Rn | Rd | |
41 | + FSL_IMX7_GPT4_IRQ, | 45 | - * +--+--+--+-------------+--+---------+--+-------+-----+-----+ |
42 | + }; | 46 | - * |
47 | - * op: 0 -> add, 1 -> sub | ||
48 | */ | ||
49 | -static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) | ||
43 | + | 50 | + |
44 | s->gpt[i].ccm = IMX_CCM(&s->ccm); | 51 | +static bool gen_add_sub_imm_with_tags(DisasContext *s, arg_rri_tag *a, |
45 | sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort); | 52 | + bool sub_op) |
46 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); | 53 | { |
47 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0, | 54 | - int rd = extract32(insn, 0, 5); |
48 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | 55 | - int rn = extract32(insn, 5, 5); |
49 | + FSL_IMX7_GPTn_IRQ[i])); | 56 | - int uimm4 = extract32(insn, 10, 4); |
57 | - int uimm6 = extract32(insn, 16, 6); | ||
58 | - bool sub_op = extract32(insn, 30, 1); | ||
59 | TCGv_i64 tcg_rn, tcg_rd; | ||
60 | int imm; | ||
61 | |||
62 | - /* Test all of sf=1, S=0, o2=0, o3=0. */ | ||
63 | - if ((insn & 0xa040c000u) != 0x80000000u || | ||
64 | - !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
65 | - unallocated_encoding(s); | ||
66 | - return; | ||
67 | - } | ||
68 | - | ||
69 | - imm = uimm6 << LOG2_TAG_GRANULE; | ||
70 | + imm = a->uimm6 << LOG2_TAG_GRANULE; | ||
71 | if (sub_op) { | ||
72 | imm = -imm; | ||
50 | } | 73 | } |
51 | 74 | ||
52 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | 75 | - tcg_rn = cpu_reg_sp(s, rn); |
76 | - tcg_rd = cpu_reg_sp(s, rd); | ||
77 | + tcg_rn = cpu_reg_sp(s, a->rn); | ||
78 | + tcg_rd = cpu_reg_sp(s, a->rd); | ||
79 | |||
80 | if (s->ata) { | ||
81 | gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, | ||
82 | tcg_constant_i32(imm), | ||
83 | - tcg_constant_i32(uimm4)); | ||
84 | + tcg_constant_i32(a->uimm4)); | ||
85 | } else { | ||
86 | tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); | ||
87 | gen_address_with_allocation_tag0(tcg_rd, tcg_rd); | ||
88 | } | ||
89 | + return true; | ||
90 | } | ||
91 | |||
92 | +TRANS_FEAT(ADDG_i, aa64_mte_insn_reg, gen_add_sub_imm_with_tags, a, false) | ||
93 | +TRANS_FEAT(SUBG_i, aa64_mte_insn_reg, gen_add_sub_imm_with_tags, a, true) | ||
94 | + | ||
95 | /* The input should be a value in the bottom e bits (with higher | ||
96 | * bits zero); returns that value replicated into every element | ||
97 | * of size e in a 64 bit integer. | ||
98 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
99 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
100 | { | ||
101 | switch (extract32(insn, 23, 6)) { | ||
102 | - case 0x23: /* Add/subtract (immediate, with tags) */ | ||
103 | - disas_add_sub_imm_with_tags(s, insn); | ||
104 | - break; | ||
105 | case 0x24: /* Logical (immediate) */ | ||
106 | disas_logic_imm(s, insn); | ||
107 | break; | ||
53 | -- | 108 | -- |
54 | 2.25.1 | 109 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Axel Heider <axel.heider@hensoldt.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The interrupt state can change due to: | 3 | Use the bitops.h macro rather than rolling our own here. |
4 | - reset clears both SR.OCIF and CR.OCIE | ||
5 | - write to CR.EN or CR.OCIE | ||
6 | 4 | ||
7 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230512144106.3608981-9-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | hw/timer/imx_epit.c | 16 ++++++++++++---- | 10 | target/arm/tcg/translate-a64.c | 11 ++--------- |
12 | 1 file changed, 12 insertions(+), 4 deletions(-) | 11 | 1 file changed, 2 insertions(+), 9 deletions(-) |
13 | 12 | ||
14 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | 13 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/imx_epit.c | 15 | --- a/target/arm/tcg/translate-a64.c |
17 | +++ b/hw/timer/imx_epit.c | 16 | +++ b/target/arm/tcg/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | 17 | @@ -XXX,XX +XXX,XX @@ static uint64_t bitfield_replicate(uint64_t mask, unsigned int e) |
19 | if (s->cr & CR_SWR) { | 18 | return mask; |
20 | /* handle the reset */ | 19 | } |
21 | imx_epit_reset(DEVICE(s)); | 20 | |
22 | - /* | 21 | -/* Return a value with the bottom len bits set (where 0 < len <= 64) */ |
23 | - * TODO: could we 'break' here? following operations appear | 22 | -static inline uint64_t bitmask64(unsigned int length) |
24 | - * to duplicate the work imx_epit_reset() already did. | 23 | -{ |
25 | - */ | 24 | - assert(length > 0 && length <= 64); |
26 | } | 25 | - return ~0ULL >> (64 - length); |
27 | 26 | -} | |
28 | + /* | 27 | - |
29 | + * The interrupt state can change due to: | 28 | /* Simplified variant of pseudocode DecodeBitMasks() for the case where we |
30 | + * - reset clears both SR.OCIF and CR.OCIE | 29 | * only require the wmask. Returns false if the imms/immr/immn are a reserved |
31 | + * - write to CR.EN or CR.OCIE | 30 | * value (ie should cause a guest UNDEF exception), and true if they are |
32 | + */ | 31 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
33 | + imx_epit_update_int(s); | 32 | /* Create the value of one element: s+1 set bits rotated |
34 | + | 33 | * by r within the element (which is e bits wide)... |
35 | + /* | 34 | */ |
36 | + * TODO: could we 'break' here for reset? following operations appear | 35 | - mask = bitmask64(s + 1); |
37 | + * to duplicate the work imx_epit_reset() already did. | 36 | + mask = MAKE_64BIT_MASK(0, s + 1); |
38 | + */ | 37 | if (r) { |
39 | + | 38 | mask = (mask >> r) | (mask << (e - r)); |
40 | ptimer_transaction_begin(s->timer_cmp); | 39 | - mask &= bitmask64(e); |
41 | ptimer_transaction_begin(s->timer_reload); | 40 | + mask &= MAKE_64BIT_MASK(0, e); |
42 | 41 | } | |
42 | /* ...then replicate the element over the whole 64 bit value */ | ||
43 | mask = bitfield_replicate(mask, e); | ||
43 | -- | 44 | -- |
44 | 2.25.1 | 45 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Axel Heider <axel.heider@hensoldt.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | - fix #1263 for CR writes | 3 | Convert the ADD, ORR, EOR, ANDS (immediate) instructions. |
4 | - rework compare time handling | ||
5 | - The compare timer has to run even if CR.OCIEN is not set, | ||
6 | as SR.OCIF must be updated. | ||
7 | - The compare timer fires exactly once when the | ||
8 | compare value is less than the current value, but the | ||
9 | reload values is less than the compare value. | ||
10 | - The compare timer will never fire if the reload value is | ||
11 | less than the compare value. Disable it in this case. | ||
12 | 4 | ||
13 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | [PMM: fixed minor style nits] | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230512144106.3608981-10-peter.maydell@linaro.org | ||
9 | [PMM: rebased] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | 11 | --- |
18 | hw/timer/imx_epit.c | 192 ++++++++++++++++++++++++++------------------ | 12 | target/arm/tcg/a64.decode | 15 ++++++ |
19 | 1 file changed, 116 insertions(+), 76 deletions(-) | 13 | target/arm/tcg/translate-a64.c | 94 +++++++++++----------------------- |
14 | 2 files changed, 44 insertions(+), 65 deletions(-) | ||
20 | 15 | ||
21 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | 16 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
22 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/timer/imx_epit.c | 18 | --- a/target/arm/tcg/a64.decode |
24 | +++ b/hw/timer/imx_epit.c | 19 | +++ b/target/arm/tcg/a64.decode |
25 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ SUBS_i . 11 100010 1 ............ ..... ..... @addsub_imm12 |
26 | * Originally written by Hans Jiang | 21 | |
27 | * Updated by Peter Chubb | 22 | ADDG_i 1 00 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag |
28 | * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> | 23 | SUBG_i 1 10 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag |
29 | + * Updated by Axel Heider | 24 | + |
30 | * | 25 | +# Logical (immediate) |
31 | * This code is licensed under GPL version 2 or later. See | 26 | + |
32 | * the COPYING file in the top-level directory. | 27 | +&rri_log rd rn sf dbm |
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | 28 | +@logic_imm_64 1 .. ...... dbm:13 rn:5 rd:5 &rri_log sf=1 |
34 | return reg_value; | 29 | +@logic_imm_32 0 .. ...... 0 dbm:12 rn:5 rd:5 &rri_log sf=0 |
30 | + | ||
31 | +AND_i . 00 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
32 | +AND_i . 00 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
33 | +ORR_i . 01 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
34 | +ORR_i . 01 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
35 | +EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
36 | +EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
37 | +ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
38 | +ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
39 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/tcg/translate-a64.c | ||
42 | +++ b/target/arm/tcg/translate-a64.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static uint64_t bitfield_replicate(uint64_t mask, unsigned int e) | ||
44 | return mask; | ||
35 | } | 45 | } |
36 | 46 | ||
37 | -/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */ | 47 | -/* Simplified variant of pseudocode DecodeBitMasks() for the case where we |
38 | -static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
39 | +/* | 48 | +/* |
40 | + * Must be called from a ptimer_transaction_begin/commit block for | 49 | + * Logical (immediate) |
41 | + * s->timer_cmp, but outside of a transaction block of s->timer_reload, | ||
42 | + * so the proper counter value is read. | ||
43 | + */ | 50 | + */ |
44 | +static void imx_epit_update_compare_timer(IMXEPITState *s) | 51 | + |
52 | +/* | ||
53 | + * Simplified variant of pseudocode DecodeBitMasks() for the case where we | ||
54 | * only require the wmask. Returns false if the imms/immr/immn are a reserved | ||
55 | * value (ie should cause a guest UNDEF exception), and true if they are | ||
56 | * valid, in which case the decoded bit pattern is written to result. | ||
57 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
58 | return true; | ||
59 | } | ||
60 | |||
61 | -/* Logical (immediate) | ||
62 | - * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
63 | - * +----+-----+-------------+---+------+------+------+------+ | ||
64 | - * | sf | opc | 1 0 0 1 0 0 | N | immr | imms | Rn | Rd | | ||
65 | - * +----+-----+-------------+---+------+------+------+------+ | ||
66 | - */ | ||
67 | -static void disas_logic_imm(DisasContext *s, uint32_t insn) | ||
68 | +static bool gen_rri_log(DisasContext *s, arg_rri_log *a, bool set_cc, | ||
69 | + void (*fn)(TCGv_i64, TCGv_i64, int64_t)) | ||
45 | { | 70 | { |
46 | - if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | 71 | - unsigned int sf, opc, is_n, immr, imms, rn, rd; |
47 | - /* if the compare feature is on and timers are running */ | 72 | TCGv_i64 tcg_rd, tcg_rn; |
48 | - uint32_t tmp = ptimer_get_count(s->timer_reload); | 73 | - uint64_t wmask; |
49 | - uint64_t next; | 74 | - bool is_and = false; |
50 | - if (tmp > s->cmp) { | 75 | + uint64_t imm; |
51 | - /* It'll fire in this round of the timer */ | 76 | |
52 | - next = tmp - s->cmp; | 77 | - sf = extract32(insn, 31, 1); |
53 | - } else { /* catch it next time around */ | 78 | - opc = extract32(insn, 29, 2); |
54 | - next = tmp - s->cmp + ((s->cr & CR_RLD) ? EPIT_TIMER_MAX : s->lr); | 79 | - is_n = extract32(insn, 22, 1); |
55 | + uint64_t counter = 0; | 80 | - immr = extract32(insn, 16, 6); |
56 | + bool is_oneshot = false; | 81 | - imms = extract32(insn, 10, 6); |
57 | + /* | 82 | - rn = extract32(insn, 5, 5); |
58 | + * The compare timer only has to run if the timer peripheral is active | 83 | - rd = extract32(insn, 0, 5); |
59 | + * and there is an input clock, Otherwise it can be switched off. | 84 | - |
60 | + */ | 85 | - if (!sf && is_n) { |
61 | + bool is_active = (s->cr & CR_EN) && imx_epit_get_freq(s); | 86 | - unallocated_encoding(s); |
62 | + if (is_active) { | 87 | - return; |
63 | + /* | 88 | + /* Some immediate field values are reserved. */ |
64 | + * Calculate next timeout for compare timer. Reading the reload | 89 | + if (!logic_imm_decode_wmask(&imm, extract32(a->dbm, 12, 1), |
65 | + * counter returns proper results only if pending transactions | 90 | + extract32(a->dbm, 0, 6), |
66 | + * on it are committed here. Otherwise stale values are be read. | 91 | + extract32(a->dbm, 6, 6))) { |
67 | + */ | 92 | + return false; |
68 | + counter = ptimer_get_count(s->timer_reload); | 93 | + } |
69 | + uint64_t limit = ptimer_get_limit(s->timer_cmp); | 94 | + if (!a->sf) { |
70 | + /* | 95 | + imm &= 0xffffffffull; |
71 | + * The compare timer is a periodic timer if the limit is at least | ||
72 | + * the compare value. Otherwise it may fire at most once in the | ||
73 | + * current round. | ||
74 | + */ | ||
75 | + bool is_oneshot = (limit >= s->cmp); | ||
76 | + if (counter >= s->cmp) { | ||
77 | + /* The compare timer fires in the current round. */ | ||
78 | + counter -= s->cmp; | ||
79 | + } else if (!is_oneshot) { | ||
80 | + /* | ||
81 | + * The compare timer fires after a reload, as it is below the | ||
82 | + * compare value already in this round. Note that the counter | ||
83 | + * value calculated below can be above the 32-bit limit, which | ||
84 | + * is legal here because the compare timer is an internal | ||
85 | + * helper ptimer only. | ||
86 | + */ | ||
87 | + counter += limit - s->cmp; | ||
88 | + } else { | ||
89 | + /* | ||
90 | + * The compare timer won't fire in this round, and the limit is | ||
91 | + * set to a value below the compare value. This practically means | ||
92 | + * it will never fire, so it can be switched off. | ||
93 | + */ | ||
94 | + is_active = false; | ||
95 | } | ||
96 | - ptimer_set_count(s->timer_cmp, next); | ||
97 | } | 96 | } |
98 | + | 97 | |
99 | + /* | 98 | - if (opc == 0x3) { /* ANDS */ |
100 | + * Set the compare timer and let it run, or stop it. This is agnostic | 99 | - tcg_rd = cpu_reg(s, rd); |
101 | + * of CR.OCIEN bit, as this bit affects interrupt generation only. The | 100 | - } else { |
102 | + * compare timer needs to run even if no interrupts are to be generated, | 101 | - tcg_rd = cpu_reg_sp(s, rd); |
103 | + * because the SR.OCIF bit must be updated also. | 102 | - } |
104 | + * Note that the timer might already be stopped or be running with | 103 | - tcg_rn = cpu_reg(s, rn); |
105 | + * counter values. However, finding out when an update is needed and | 104 | + tcg_rd = set_cc ? cpu_reg(s, a->rd) : cpu_reg_sp(s, a->rd); |
106 | + * when not is not trivial. It's much easier applying the setting again, | 105 | + tcg_rn = cpu_reg(s, a->rn); |
107 | + * as this does not harm either and the overhead is negligible. | 106 | |
108 | + */ | 107 | - if (!logic_imm_decode_wmask(&wmask, is_n, imms, immr)) { |
109 | + if (is_active) { | 108 | - /* some immediate field values are reserved */ |
110 | + ptimer_set_count(s->timer_cmp, counter); | 109 | - unallocated_encoding(s); |
111 | + ptimer_run(s->timer_cmp, is_oneshot ? 1 : 0); | 110 | - return; |
112 | + } else { | 111 | + fn(tcg_rd, tcg_rn, imm); |
113 | + ptimer_stop(s->timer_cmp); | 112 | + if (set_cc) { |
114 | + } | 113 | + gen_logic_CC(a->sf, tcg_rd); |
115 | + | ||
116 | } | ||
117 | |||
118 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
119 | { | ||
120 | - uint32_t freq = 0; | ||
121 | uint32_t oldcr = s->cr; | ||
122 | |||
123 | s->cr = value & 0x03ffffff; | ||
124 | |||
125 | if (s->cr & CR_SWR) { | ||
126 | - /* handle the reset */ | ||
127 | + /* | ||
128 | + * Reset clears CR.SWR again. It does not touch CR.EN, but the timers | ||
129 | + * are still stopped because the input clock is disabled. | ||
130 | + */ | ||
131 | imx_epit_reset(s, false); | ||
132 | + } else { | ||
133 | + uint32_t freq; | ||
134 | + uint32_t toggled_cr_bits = oldcr ^ s->cr; | ||
135 | + /* re-initialize the limits if CR.RLD has changed */ | ||
136 | + bool set_limit = toggled_cr_bits & CR_RLD; | ||
137 | + /* set the counter if the timer got just enabled and CR.ENMOD is set */ | ||
138 | + bool is_switched_on = (toggled_cr_bits & s->cr) & CR_EN; | ||
139 | + bool set_counter = is_switched_on && (s->cr & CR_ENMOD); | ||
140 | + | ||
141 | + ptimer_transaction_begin(s->timer_cmp); | ||
142 | + ptimer_transaction_begin(s->timer_reload); | ||
143 | + freq = imx_epit_get_freq(s); | ||
144 | + if (freq) { | ||
145 | + ptimer_set_freq(s->timer_reload, freq); | ||
146 | + ptimer_set_freq(s->timer_cmp, freq); | ||
147 | + } | ||
148 | + | ||
149 | + if (set_limit || set_counter) { | ||
150 | + uint64_t limit = (s->cr & CR_RLD) ? s->lr : EPIT_TIMER_MAX; | ||
151 | + ptimer_set_limit(s->timer_reload, limit, set_counter ? 1 : 0); | ||
152 | + if (set_limit) { | ||
153 | + ptimer_set_limit(s->timer_cmp, limit, 0); | ||
154 | + } | ||
155 | + } | ||
156 | + /* | ||
157 | + * If there is an input clock and the peripheral is enabled, then | ||
158 | + * ensure the wall clock timer is ticking. Otherwise stop the timers. | ||
159 | + * The compare timer will be updated later. | ||
160 | + */ | ||
161 | + if (freq && (s->cr & CR_EN)) { | ||
162 | + ptimer_run(s->timer_reload, 0); | ||
163 | + } else { | ||
164 | + ptimer_stop(s->timer_reload); | ||
165 | + } | ||
166 | + /* Commit changes to reload timer, so they can propagate. */ | ||
167 | + ptimer_transaction_commit(s->timer_reload); | ||
168 | + /* Update compare timer based on the committed reload timer value. */ | ||
169 | + imx_epit_update_compare_timer(s); | ||
170 | + ptimer_transaction_commit(s->timer_cmp); | ||
171 | } | 114 | } |
172 | |||
173 | /* | ||
174 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
175 | * - write to CR.EN or CR.OCIE | ||
176 | */ | ||
177 | imx_epit_update_int(s); | ||
178 | - | 115 | - |
179 | - /* | 116 | - if (!sf) { |
180 | - * TODO: could we 'break' here for reset? following operations appear | 117 | - wmask &= 0xffffffff; |
181 | - * to duplicate the work imx_epit_reset() already did. | ||
182 | - */ | ||
183 | - | ||
184 | - ptimer_transaction_begin(s->timer_cmp); | ||
185 | - ptimer_transaction_begin(s->timer_reload); | ||
186 | - | ||
187 | - /* | ||
188 | - * Update the frequency. In case of a reset the input clock was | ||
189 | - * switched off, so this can be skipped. | ||
190 | - */ | ||
191 | - if (!(s->cr & CR_SWR)) { | ||
192 | - freq = imx_epit_get_freq(s); | ||
193 | - if (freq) { | ||
194 | - ptimer_set_freq(s->timer_reload, freq); | ||
195 | - ptimer_set_freq(s->timer_cmp, freq); | ||
196 | - } | ||
197 | - } | 118 | - } |
198 | - | 119 | - |
199 | - if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | 120 | - switch (opc) { |
200 | - if (s->cr & CR_ENMOD) { | 121 | - case 0x3: /* ANDS */ |
201 | - if (s->cr & CR_RLD) { | 122 | - case 0x0: /* AND */ |
202 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | 123 | - tcg_gen_andi_i64(tcg_rd, tcg_rn, wmask); |
203 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | 124 | - is_and = true; |
204 | - } else { | 125 | - break; |
205 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | 126 | - case 0x1: /* ORR */ |
206 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | 127 | - tcg_gen_ori_i64(tcg_rd, tcg_rn, wmask); |
207 | - } | 128 | - break; |
208 | - } | 129 | - case 0x2: /* EOR */ |
209 | - | 130 | - tcg_gen_xori_i64(tcg_rd, tcg_rn, wmask); |
210 | - imx_epit_reload_compare_timer(s); | 131 | - break; |
211 | - ptimer_run(s->timer_reload, 0); | 132 | - default: |
212 | - if (s->cr & CR_OCIEN) { | 133 | - assert(FALSE); /* must handle all above */ |
213 | - ptimer_run(s->timer_cmp, 0); | 134 | - break; |
214 | - } else { | ||
215 | - ptimer_stop(s->timer_cmp); | ||
216 | - } | ||
217 | - } else if (!(s->cr & CR_EN)) { | ||
218 | - /* stop both timers */ | ||
219 | - ptimer_stop(s->timer_reload); | ||
220 | - ptimer_stop(s->timer_cmp); | ||
221 | - } else if (s->cr & CR_OCIEN) { | ||
222 | - if (!(oldcr & CR_OCIEN)) { | ||
223 | - imx_epit_reload_compare_timer(s); | ||
224 | - ptimer_run(s->timer_cmp, 0); | ||
225 | - } | ||
226 | - } else { | ||
227 | - ptimer_stop(s->timer_cmp); | ||
228 | - } | 135 | - } |
229 | - | 136 | - |
230 | - ptimer_transaction_commit(s->timer_cmp); | 137 | - if (!sf && !is_and) { |
231 | - ptimer_transaction_commit(s->timer_reload); | 138 | - /* zero extend final result; we know we can skip this for AND |
139 | - * since the immediate had the high 32 bits clear. | ||
140 | - */ | ||
141 | + if (!a->sf) { | ||
142 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
143 | } | ||
144 | - | ||
145 | - if (opc == 3) { /* ANDS */ | ||
146 | - gen_logic_CC(sf, tcg_rd); | ||
147 | - } | ||
148 | + return true; | ||
232 | } | 149 | } |
233 | 150 | ||
234 | static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | 151 | +TRANS(AND_i, gen_rri_log, a, false, tcg_gen_andi_i64) |
235 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | 152 | +TRANS(ORR_i, gen_rri_log, a, false, tcg_gen_ori_i64) |
236 | /* If IOVW bit is set then set the timer value */ | 153 | +TRANS(EOR_i, gen_rri_log, a, false, tcg_gen_xori_i64) |
237 | ptimer_set_count(s->timer_reload, s->lr); | 154 | +TRANS(ANDS_i, gen_rri_log, a, true, tcg_gen_andi_i64) |
238 | } | 155 | + |
239 | - /* | 156 | /* |
240 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | 157 | * Move wide (immediate) |
241 | - * the timer interrupt may not fire properly. The commit must happen | 158 | * |
242 | - * before calling imx_epit_reload_compare_timer(), which reads | 159 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) |
243 | - * s->timer_reload internally again. | 160 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) |
244 | - */ | ||
245 | + /* Commit the changes to s->timer_reload, so they can propagate. */ | ||
246 | ptimer_transaction_commit(s->timer_reload); | ||
247 | - imx_epit_reload_compare_timer(s); | ||
248 | + /* Update the compare timer based on the committed reload timer value. */ | ||
249 | + imx_epit_update_compare_timer(s); | ||
250 | ptimer_transaction_commit(s->timer_cmp); | ||
251 | } | ||
252 | |||
253 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
254 | { | 161 | { |
255 | s->cmp = value; | 162 | switch (extract32(insn, 23, 6)) { |
256 | 163 | - case 0x24: /* Logical (immediate) */ | |
257 | + /* Update the compare timer based on the committed reload timer value. */ | 164 | - disas_logic_imm(s, insn); |
258 | ptimer_transaction_begin(s->timer_cmp); | 165 | - break; |
259 | - imx_epit_reload_compare_timer(s); | 166 | case 0x25: /* Move wide (immediate) */ |
260 | + imx_epit_update_compare_timer(s); | 167 | disas_movw_imm(s, insn); |
261 | ptimer_transaction_commit(s->timer_cmp); | 168 | break; |
262 | } | ||
263 | |||
264 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
265 | { | ||
266 | IMXEPITState *s = IMX_EPIT(opaque); | ||
267 | |||
268 | + /* The cmp ptimer can't be running when the peripheral is disabled */ | ||
269 | + assert(s->cr & CR_EN); | ||
270 | + | ||
271 | DPRINTF("sr was %d\n", s->sr); | ||
272 | /* Set interrupt status bit SR.OCIF and update the interrupt state */ | ||
273 | s->sr |= SR_OCIF; | ||
274 | -- | 169 | -- |
275 | 2.25.1 | 170 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Axel Heider <axel.heider@hensoldt.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | 3 | Convert the MON, MOVZ, MOVK instructions. |
4 | |||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230512144106.3608981-11-peter.maydell@linaro.org | ||
9 | [PMM: Rebased] | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | --- | 12 | --- |
7 | hw/timer/imx_epit.c | 20 ++++++++++++++------ | 13 | target/arm/tcg/a64.decode | 13 ++++++ |
8 | 1 file changed, 14 insertions(+), 6 deletions(-) | 14 | target/arm/tcg/translate-a64.c | 73 ++++++++++++++-------------------- |
15 | 2 files changed, 42 insertions(+), 44 deletions(-) | ||
9 | 16 | ||
10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | 17 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
11 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/imx_epit.c | 19 | --- a/target/arm/tcg/a64.decode |
13 | +++ b/hw/timer/imx_epit.c | 20 | +++ b/target/arm/tcg/a64.decode |
14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | 21 | @@ -XXX,XX +XXX,XX @@ EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_64 |
22 | EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
23 | ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
24 | ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
25 | + | ||
26 | +# Move wide (immediate) | ||
27 | + | ||
28 | +&movw rd sf imm hw | ||
29 | +@movw_64 1 .. ...... hw:2 imm:16 rd:5 &movw sf=1 | ||
30 | +@movw_32 0 .. ...... 0 hw:1 imm:16 rd:5 &movw sf=0 | ||
31 | + | ||
32 | +MOVN . 00 100101 .. ................ ..... @movw_64 | ||
33 | +MOVN . 00 100101 .. ................ ..... @movw_32 | ||
34 | +MOVZ . 10 100101 .. ................ ..... @movw_64 | ||
35 | +MOVZ . 10 100101 .. ................ ..... @movw_32 | ||
36 | +MOVK . 11 100101 .. ................ ..... @movw_64 | ||
37 | +MOVK . 11 100101 .. ................ ..... @movw_32 | ||
38 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/tcg/translate-a64.c | ||
41 | +++ b/target/arm/tcg/translate-a64.c | ||
42 | @@ -XXX,XX +XXX,XX @@ TRANS(ANDS_i, gen_rri_log, a, true, tcg_gen_andi_i64) | ||
43 | |||
15 | /* | 44 | /* |
16 | * This is called both on hardware (device) reset and software reset. | 45 | * Move wide (immediate) |
46 | - * | ||
47 | - * 31 30 29 28 23 22 21 20 5 4 0 | ||
48 | - * +--+-----+-------------+-----+----------------+------+ | ||
49 | - * |sf| opc | 1 0 0 1 0 1 | hw | imm16 | Rd | | ||
50 | - * +--+-----+-------------+-----+----------------+------+ | ||
51 | - * | ||
52 | - * sf: 0 -> 32 bit, 1 -> 64 bit | ||
53 | - * opc: 00 -> N, 10 -> Z, 11 -> K | ||
54 | - * hw: shift/16 (0,16, and sf only 32, 48) | ||
17 | */ | 55 | */ |
18 | -static void imx_epit_reset(DeviceState *dev) | 56 | -static void disas_movw_imm(DisasContext *s, uint32_t insn) |
19 | +static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) | 57 | + |
58 | +static bool trans_MOVZ(DisasContext *s, arg_movw *a) | ||
20 | { | 59 | { |
21 | - IMXEPITState *s = IMX_EPIT(dev); | 60 | - int rd = extract32(insn, 0, 5); |
22 | - | 61 | - uint64_t imm = extract32(insn, 5, 16); |
23 | /* Soft reset doesn't touch some bits; hard reset clears them */ | 62 | - int sf = extract32(insn, 31, 1); |
24 | - s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | 63 | - int opc = extract32(insn, 29, 2); |
25 | + if (is_hard_reset) { | 64 | - int pos = extract32(insn, 21, 2) << 4; |
26 | + s->cr = 0; | 65 | - TCGv_i64 tcg_rd = cpu_reg(s, rd); |
27 | + } else { | 66 | + int pos = a->hw << 4; |
28 | + s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | 67 | + tcg_gen_movi_i64(cpu_reg(s, a->rd), (uint64_t)a->imm << pos); |
29 | + } | 68 | + return true; |
30 | s->sr = 0; | 69 | +} |
31 | s->lr = EPIT_TIMER_MAX; | 70 | |
32 | s->cmp = 0; | 71 | - if (!sf && (pos >= 32)) { |
33 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | 72 | - unallocated_encoding(s); |
34 | s->cr = value & 0x03ffffff; | 73 | - return; |
35 | if (s->cr & CR_SWR) { | 74 | - } |
36 | /* handle the reset */ | 75 | +static bool trans_MOVN(DisasContext *s, arg_movw *a) |
37 | - imx_epit_reset(DEVICE(s)); | ||
38 | + imx_epit_reset(s, false); | ||
39 | } | ||
40 | |||
41 | /* | ||
42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
43 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
44 | } | ||
45 | |||
46 | +static void imx_epit_dev_reset(DeviceState *dev) | ||
47 | +{ | 76 | +{ |
48 | + IMXEPITState *s = IMX_EPIT(dev); | 77 | + int pos = a->hw << 4; |
49 | + imx_epit_reset(s, true); | 78 | + uint64_t imm = a->imm; |
79 | |||
80 | - switch (opc) { | ||
81 | - case 0: /* MOVN */ | ||
82 | - case 2: /* MOVZ */ | ||
83 | - imm <<= pos; | ||
84 | - if (opc == 0) { | ||
85 | - imm = ~imm; | ||
86 | - } | ||
87 | - if (!sf) { | ||
88 | - imm &= 0xffffffffu; | ||
89 | - } | ||
90 | - tcg_gen_movi_i64(tcg_rd, imm); | ||
91 | - break; | ||
92 | - case 3: /* MOVK */ | ||
93 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_constant_i64(imm), pos, 16); | ||
94 | - if (!sf) { | ||
95 | - tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
96 | - } | ||
97 | - break; | ||
98 | - default: | ||
99 | - unallocated_encoding(s); | ||
100 | - break; | ||
101 | + imm = ~(imm << pos); | ||
102 | + if (!a->sf) { | ||
103 | + imm = (uint32_t)imm; | ||
104 | } | ||
105 | + tcg_gen_movi_i64(cpu_reg(s, a->rd), imm); | ||
106 | + return true; | ||
50 | +} | 107 | +} |
51 | + | 108 | + |
52 | static void imx_epit_class_init(ObjectClass *klass, void *data) | 109 | +static bool trans_MOVK(DisasContext *s, arg_movw *a) |
110 | +{ | ||
111 | + int pos = a->hw << 4; | ||
112 | + TCGv_i64 tcg_rd, tcg_im; | ||
113 | + | ||
114 | + tcg_rd = cpu_reg(s, a->rd); | ||
115 | + tcg_im = tcg_constant_i64(a->imm); | ||
116 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_im, pos, 16); | ||
117 | + if (!a->sf) { | ||
118 | + tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
119 | + } | ||
120 | + return true; | ||
121 | } | ||
122 | |||
123 | /* Bitfield | ||
124 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
125 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
53 | { | 126 | { |
54 | DeviceClass *dc = DEVICE_CLASS(klass); | 127 | switch (extract32(insn, 23, 6)) { |
55 | 128 | - case 0x25: /* Move wide (immediate) */ | |
56 | dc->realize = imx_epit_realize; | 129 | - disas_movw_imm(s, insn); |
57 | - dc->reset = imx_epit_reset; | 130 | - break; |
58 | + dc->reset = imx_epit_dev_reset; | 131 | case 0x26: /* Bitfield */ |
59 | dc->vmsd = &vmstate_imx_timer_epit; | 132 | disas_bitfield(s, insn); |
60 | dc->desc = "i.MX periodic timer"; | 133 | break; |
61 | } | ||
62 | -- | 134 | -- |
63 | 2.25.1 | 135 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IRQs were not associated to the various GPIO devices inside i.MX7D. | 3 | Convert the BFM, SBFM, UBFM instructions. |
4 | This patch brings the i.MX7D on par with i.MX6. | ||
5 | 4 | ||
6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20221226101418.415170-1-jcd@tribudubois.net | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230512144106.3608981-12-peter.maydell@linaro.org | ||
9 | [PMM: Rebased] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | 11 | --- |
11 | include/hw/arm/fsl-imx7.h | 15 +++++++++++++++ | 12 | target/arm/tcg/a64.decode | 13 +++ |
12 | hw/arm/fsl-imx7.c | 31 ++++++++++++++++++++++++++++++- | 13 | target/arm/tcg/translate-a64.c | 144 ++++++++++++++++++--------------- |
13 | 2 files changed, 45 insertions(+), 1 deletion(-) | 14 | 2 files changed, 94 insertions(+), 63 deletions(-) |
14 | 15 | ||
15 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | 16 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/fsl-imx7.h | 18 | --- a/target/arm/tcg/a64.decode |
18 | +++ b/include/hw/arm/fsl-imx7.h | 19 | +++ b/target/arm/tcg/a64.decode |
19 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | 20 | @@ -XXX,XX +XXX,XX @@ MOVZ . 10 100101 .. ................ ..... @movw_64 |
20 | FSL_IMX7_GPT3_IRQ = 53, | 21 | MOVZ . 10 100101 .. ................ ..... @movw_32 |
21 | FSL_IMX7_GPT4_IRQ = 52, | 22 | MOVK . 11 100101 .. ................ ..... @movw_64 |
22 | 23 | MOVK . 11 100101 .. ................ ..... @movw_32 | |
23 | + FSL_IMX7_GPIO1_LOW_IRQ = 64, | 24 | + |
24 | + FSL_IMX7_GPIO1_HIGH_IRQ = 65, | 25 | +# Bitfield |
25 | + FSL_IMX7_GPIO2_LOW_IRQ = 66, | 26 | + |
26 | + FSL_IMX7_GPIO2_HIGH_IRQ = 67, | 27 | +&bitfield rd rn sf immr imms |
27 | + FSL_IMX7_GPIO3_LOW_IRQ = 68, | 28 | +@bitfield_64 1 .. ...... 1 immr:6 imms:6 rn:5 rd:5 &bitfield sf=1 |
28 | + FSL_IMX7_GPIO3_HIGH_IRQ = 69, | 29 | +@bitfield_32 0 .. ...... 0 0 immr:5 0 imms:5 rn:5 rd:5 &bitfield sf=0 |
29 | + FSL_IMX7_GPIO4_LOW_IRQ = 70, | 30 | + |
30 | + FSL_IMX7_GPIO4_HIGH_IRQ = 71, | 31 | +SBFM . 00 100110 . ...... ...... ..... ..... @bitfield_64 |
31 | + FSL_IMX7_GPIO5_LOW_IRQ = 72, | 32 | +SBFM . 00 100110 . ...... ...... ..... ..... @bitfield_32 |
32 | + FSL_IMX7_GPIO5_HIGH_IRQ = 73, | 33 | +BFM . 01 100110 . ...... ...... ..... ..... @bitfield_64 |
33 | + FSL_IMX7_GPIO6_LOW_IRQ = 74, | 34 | +BFM . 01 100110 . ...... ...... ..... ..... @bitfield_32 |
34 | + FSL_IMX7_GPIO6_HIGH_IRQ = 75, | 35 | +UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_64 |
35 | + FSL_IMX7_GPIO7_LOW_IRQ = 76, | 36 | +UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_32 |
36 | + FSL_IMX7_GPIO7_HIGH_IRQ = 77, | 37 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
37 | + | ||
38 | FSL_IMX7_WDOG1_IRQ = 78, | ||
39 | FSL_IMX7_WDOG2_IRQ = 79, | ||
40 | FSL_IMX7_WDOG3_IRQ = 10, | ||
41 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/hw/arm/fsl-imx7.c | 39 | --- a/target/arm/tcg/translate-a64.c |
44 | +++ b/hw/arm/fsl-imx7.c | 40 | +++ b/target/arm/tcg/translate-a64.c |
45 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | 41 | @@ -XXX,XX +XXX,XX @@ static bool trans_MOVK(DisasContext *s, arg_movw *a) |
46 | FSL_IMX7_GPIO7_ADDR, | 42 | return true; |
47 | }; | 43 | } |
48 | 44 | ||
49 | + static const int FSL_IMX7_GPIOn_LOW_IRQ[FSL_IMX7_NUM_GPIOS] = { | 45 | -/* Bitfield |
50 | + FSL_IMX7_GPIO1_LOW_IRQ, | 46 | - * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 |
51 | + FSL_IMX7_GPIO2_LOW_IRQ, | 47 | - * +----+-----+-------------+---+------+------+------+------+ |
52 | + FSL_IMX7_GPIO3_LOW_IRQ, | 48 | - * | sf | opc | 1 0 0 1 1 0 | N | immr | imms | Rn | Rd | |
53 | + FSL_IMX7_GPIO4_LOW_IRQ, | 49 | - * +----+-----+-------------+---+------+------+------+------+ |
54 | + FSL_IMX7_GPIO5_LOW_IRQ, | 50 | +/* |
55 | + FSL_IMX7_GPIO6_LOW_IRQ, | 51 | + * Bitfield |
56 | + FSL_IMX7_GPIO7_LOW_IRQ, | 52 | */ |
57 | + }; | 53 | -static void disas_bitfield(DisasContext *s, uint32_t insn) |
58 | + | 54 | + |
59 | + static const int FSL_IMX7_GPIOn_HIGH_IRQ[FSL_IMX7_NUM_GPIOS] = { | 55 | +static bool trans_SBFM(DisasContext *s, arg_SBFM *a) |
60 | + FSL_IMX7_GPIO1_HIGH_IRQ, | 56 | { |
61 | + FSL_IMX7_GPIO2_HIGH_IRQ, | 57 | - unsigned int sf, n, opc, ri, si, rn, rd, bitsize, pos, len; |
62 | + FSL_IMX7_GPIO3_HIGH_IRQ, | 58 | - TCGv_i64 tcg_rd, tcg_tmp; |
63 | + FSL_IMX7_GPIO4_HIGH_IRQ, | 59 | + TCGv_i64 tcg_rd = cpu_reg(s, a->rd); |
64 | + FSL_IMX7_GPIO5_HIGH_IRQ, | 60 | + TCGv_i64 tcg_tmp = read_cpu_reg(s, a->rn, 1); |
65 | + FSL_IMX7_GPIO6_HIGH_IRQ, | 61 | + unsigned int bitsize = a->sf ? 64 : 32; |
66 | + FSL_IMX7_GPIO7_HIGH_IRQ, | 62 | + unsigned int ri = a->immr; |
67 | + }; | 63 | + unsigned int si = a->imms; |
68 | + | 64 | + unsigned int pos, len; |
69 | sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort); | 65 | |
70 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); | 66 | - sf = extract32(insn, 31, 1); |
71 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, | 67 | - opc = extract32(insn, 29, 2); |
72 | + FSL_IMX7_GPIOn_ADDR[i]); | 68 | - n = extract32(insn, 22, 1); |
73 | + | 69 | - ri = extract32(insn, 16, 6); |
74 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0, | 70 | - si = extract32(insn, 10, 6); |
75 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | 71 | - rn = extract32(insn, 5, 5); |
76 | + FSL_IMX7_GPIOn_LOW_IRQ[i])); | 72 | - rd = extract32(insn, 0, 5); |
77 | + | 73 | - bitsize = sf ? 64 : 32; |
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1, | 74 | - |
79 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | 75 | - if (sf != n || ri >= bitsize || si >= bitsize || opc > 2) { |
80 | + FSL_IMX7_GPIOn_HIGH_IRQ[i])); | 76 | - unallocated_encoding(s); |
77 | - return; | ||
78 | - } | ||
79 | - | ||
80 | - tcg_rd = cpu_reg(s, rd); | ||
81 | - | ||
82 | - /* Suppress the zero-extend for !sf. Since RI and SI are constrained | ||
83 | - to be smaller than bitsize, we'll never reference data outside the | ||
84 | - low 32-bits anyway. */ | ||
85 | - tcg_tmp = read_cpu_reg(s, rn, 1); | ||
86 | - | ||
87 | - /* Recognize simple(r) extractions. */ | ||
88 | if (si >= ri) { | ||
89 | /* Wd<s-r:0> = Wn<s:r> */ | ||
90 | len = (si - ri) + 1; | ||
91 | - if (opc == 0) { /* SBFM: ASR, SBFX, SXTB, SXTH, SXTW */ | ||
92 | - tcg_gen_sextract_i64(tcg_rd, tcg_tmp, ri, len); | ||
93 | - goto done; | ||
94 | - } else if (opc == 2) { /* UBFM: UBFX, LSR, UXTB, UXTH */ | ||
95 | - tcg_gen_extract_i64(tcg_rd, tcg_tmp, ri, len); | ||
96 | - return; | ||
97 | + tcg_gen_sextract_i64(tcg_rd, tcg_tmp, ri, len); | ||
98 | + if (!a->sf) { | ||
99 | + tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
100 | } | ||
101 | - /* opc == 1, BFXIL fall through to deposit */ | ||
102 | + } else { | ||
103 | + /* Wd<32+s-r,32-r> = Wn<s:0> */ | ||
104 | + len = si + 1; | ||
105 | + pos = (bitsize - ri) & (bitsize - 1); | ||
106 | + | ||
107 | + if (len < ri) { | ||
108 | + /* | ||
109 | + * Sign extend the destination field from len to fill the | ||
110 | + * balance of the word. Let the deposit below insert all | ||
111 | + * of those sign bits. | ||
112 | + */ | ||
113 | + tcg_gen_sextract_i64(tcg_tmp, tcg_tmp, 0, len); | ||
114 | + len = ri; | ||
115 | + } | ||
116 | + | ||
117 | + /* | ||
118 | + * We start with zero, and we haven't modified any bits outside | ||
119 | + * bitsize, therefore no final zero-extension is unneeded for !sf. | ||
120 | + */ | ||
121 | + tcg_gen_deposit_z_i64(tcg_rd, tcg_tmp, pos, len); | ||
122 | + } | ||
123 | + return true; | ||
124 | +} | ||
125 | + | ||
126 | +static bool trans_UBFM(DisasContext *s, arg_UBFM *a) | ||
127 | +{ | ||
128 | + TCGv_i64 tcg_rd = cpu_reg(s, a->rd); | ||
129 | + TCGv_i64 tcg_tmp = read_cpu_reg(s, a->rn, 1); | ||
130 | + unsigned int bitsize = a->sf ? 64 : 32; | ||
131 | + unsigned int ri = a->immr; | ||
132 | + unsigned int si = a->imms; | ||
133 | + unsigned int pos, len; | ||
134 | + | ||
135 | + tcg_rd = cpu_reg(s, a->rd); | ||
136 | + tcg_tmp = read_cpu_reg(s, a->rn, 1); | ||
137 | + | ||
138 | + if (si >= ri) { | ||
139 | + /* Wd<s-r:0> = Wn<s:r> */ | ||
140 | + len = (si - ri) + 1; | ||
141 | + tcg_gen_extract_i64(tcg_rd, tcg_tmp, ri, len); | ||
142 | + } else { | ||
143 | + /* Wd<32+s-r,32-r> = Wn<s:0> */ | ||
144 | + len = si + 1; | ||
145 | + pos = (bitsize - ri) & (bitsize - 1); | ||
146 | + tcg_gen_deposit_z_i64(tcg_rd, tcg_tmp, pos, len); | ||
147 | + } | ||
148 | + return true; | ||
149 | +} | ||
150 | + | ||
151 | +static bool trans_BFM(DisasContext *s, arg_BFM *a) | ||
152 | +{ | ||
153 | + TCGv_i64 tcg_rd = cpu_reg(s, a->rd); | ||
154 | + TCGv_i64 tcg_tmp = read_cpu_reg(s, a->rn, 1); | ||
155 | + unsigned int bitsize = a->sf ? 64 : 32; | ||
156 | + unsigned int ri = a->immr; | ||
157 | + unsigned int si = a->imms; | ||
158 | + unsigned int pos, len; | ||
159 | + | ||
160 | + tcg_rd = cpu_reg(s, a->rd); | ||
161 | + tcg_tmp = read_cpu_reg(s, a->rn, 1); | ||
162 | + | ||
163 | + if (si >= ri) { | ||
164 | + /* Wd<s-r:0> = Wn<s:r> */ | ||
165 | tcg_gen_shri_i64(tcg_tmp, tcg_tmp, ri); | ||
166 | + len = (si - ri) + 1; | ||
167 | pos = 0; | ||
168 | } else { | ||
169 | - /* Handle the ri > si case with a deposit | ||
170 | - * Wd<32+s-r,32-r> = Wn<s:0> | ||
171 | - */ | ||
172 | + /* Wd<32+s-r,32-r> = Wn<s:0> */ | ||
173 | len = si + 1; | ||
174 | pos = (bitsize - ri) & (bitsize - 1); | ||
81 | } | 175 | } |
82 | 176 | ||
83 | /* | 177 | - if (opc == 0 && len < ri) { |
178 | - /* SBFM: sign extend the destination field from len to fill | ||
179 | - the balance of the word. Let the deposit below insert all | ||
180 | - of those sign bits. */ | ||
181 | - tcg_gen_sextract_i64(tcg_tmp, tcg_tmp, 0, len); | ||
182 | - len = ri; | ||
183 | - } | ||
184 | - | ||
185 | - if (opc == 1) { /* BFM, BFXIL */ | ||
186 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, pos, len); | ||
187 | - } else { | ||
188 | - /* SBFM or UBFM: We start with zero, and we haven't modified | ||
189 | - any bits outside bitsize, therefore the zero-extension | ||
190 | - below is unneeded. */ | ||
191 | - tcg_gen_deposit_z_i64(tcg_rd, tcg_tmp, pos, len); | ||
192 | - return; | ||
193 | - } | ||
194 | - | ||
195 | - done: | ||
196 | - if (!sf) { /* zero extend final result */ | ||
197 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, pos, len); | ||
198 | + if (!a->sf) { | ||
199 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
200 | } | ||
201 | + return true; | ||
202 | } | ||
203 | |||
204 | /* Extract | ||
205 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
206 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
207 | { | ||
208 | switch (extract32(insn, 23, 6)) { | ||
209 | - case 0x26: /* Bitfield */ | ||
210 | - disas_bitfield(s, insn); | ||
211 | - break; | ||
212 | case 0x27: /* Extract */ | ||
213 | disas_extract(s, insn); | ||
214 | break; | ||
84 | -- | 215 | -- |
85 | 2.25.1 | 216 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | Convert the EXTR instruction to decodetree (this is the |
---|---|---|---|
2 | only one in the 'Extract" class). This is the last of | ||
3 | the dp-immediate insns in the legacy decoder, so we | ||
4 | can now remove disas_data_proc_imm(). | ||
2 | 5 | ||
3 | This function is not used anywhere outside this file, | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | so we can make the function "static void". | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20230512144106.3608981-13-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/tcg/a64.decode | 7 +++ | ||
11 | target/arm/tcg/translate-a64.c | 94 +++++++++++----------------------- | ||
12 | 2 files changed, 36 insertions(+), 65 deletions(-) | ||
5 | 13 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 14 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Message-id: 20221216214924.4711-2-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/smmu-common.h | 3 --- | ||
13 | hw/arm/smmu-common.c | 2 +- | ||
14 | 2 files changed, 1 insertion(+), 4 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/smmu-common.h | 16 | --- a/target/arm/tcg/a64.decode |
19 | +++ b/include/hw/arm/smmu-common.h | 17 | +++ b/target/arm/tcg/a64.decode |
20 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | 18 | @@ -XXX,XX +XXX,XX @@ BFM . 01 100110 . ...... ...... ..... ..... @bitfield_64 |
21 | /* Unmap the range of all the notifiers registered to any IOMMU mr */ | 19 | BFM . 01 100110 . ...... ...... ..... ..... @bitfield_32 |
22 | void smmu_inv_notifiers_all(SMMUState *s); | 20 | UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_64 |
23 | 21 | UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_32 | |
24 | -/* Unmap the range of all the notifiers registered to @mr */ | 22 | + |
25 | -void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr); | 23 | +# Extract |
24 | + | ||
25 | +&extract rd rn rm imm sf | ||
26 | + | ||
27 | +EXTR 1 00 100111 1 0 rm:5 imm:6 rn:5 rd:5 &extract sf=1 | ||
28 | +EXTR 0 00 100111 0 0 rm:5 0 imm:5 rn:5 rd:5 &extract sf=0 | ||
29 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/tcg/translate-a64.c | ||
32 | +++ b/target/arm/tcg/translate-a64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFM(DisasContext *s, arg_BFM *a) | ||
34 | return true; | ||
35 | } | ||
36 | |||
37 | -/* Extract | ||
38 | - * 31 30 29 28 23 22 21 20 16 15 10 9 5 4 0 | ||
39 | - * +----+------+-------------+---+----+------+--------+------+------+ | ||
40 | - * | sf | op21 | 1 0 0 1 1 1 | N | o0 | Rm | imms | Rn | Rd | | ||
41 | - * +----+------+-------------+---+----+------+--------+------+------+ | ||
42 | - */ | ||
43 | -static void disas_extract(DisasContext *s, uint32_t insn) | ||
44 | +static bool trans_EXTR(DisasContext *s, arg_extract *a) | ||
45 | { | ||
46 | - unsigned int sf, n, rm, imm, rn, rd, bitsize, op21, op0; | ||
47 | + TCGv_i64 tcg_rd, tcg_rm, tcg_rn; | ||
48 | |||
49 | - sf = extract32(insn, 31, 1); | ||
50 | - n = extract32(insn, 22, 1); | ||
51 | - rm = extract32(insn, 16, 5); | ||
52 | - imm = extract32(insn, 10, 6); | ||
53 | - rn = extract32(insn, 5, 5); | ||
54 | - rd = extract32(insn, 0, 5); | ||
55 | - op21 = extract32(insn, 29, 2); | ||
56 | - op0 = extract32(insn, 21, 1); | ||
57 | - bitsize = sf ? 64 : 32; | ||
58 | + tcg_rd = cpu_reg(s, a->rd); | ||
59 | |||
60 | - if (sf != n || op21 || op0 || imm >= bitsize) { | ||
61 | - unallocated_encoding(s); | ||
62 | - } else { | ||
63 | - TCGv_i64 tcg_rd, tcg_rm, tcg_rn; | ||
26 | - | 64 | - |
27 | #endif /* HW_ARM_SMMU_COMMON_H */ | 65 | - tcg_rd = cpu_reg(s, rd); |
28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | 66 | - |
29 | index XXXXXXX..XXXXXXX 100644 | 67 | - if (unlikely(imm == 0)) { |
30 | --- a/hw/arm/smmu-common.c | 68 | - /* tcg shl_i32/shl_i64 is undefined for 32/64 bit shifts, |
31 | +++ b/hw/arm/smmu-common.c | 69 | - * so an extract from bit 0 is a special case. |
32 | @@ -XXX,XX +XXX,XX @@ static void smmu_unmap_notifier_range(IOMMUNotifier *n) | 70 | - */ |
71 | - if (sf) { | ||
72 | - tcg_gen_mov_i64(tcg_rd, cpu_reg(s, rm)); | ||
73 | - } else { | ||
74 | - tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, rm)); | ||
75 | - } | ||
76 | + if (unlikely(a->imm == 0)) { | ||
77 | + /* | ||
78 | + * tcg shl_i32/shl_i64 is undefined for 32/64 bit shifts, | ||
79 | + * so an extract from bit 0 is a special case. | ||
80 | + */ | ||
81 | + if (a->sf) { | ||
82 | + tcg_gen_mov_i64(tcg_rd, cpu_reg(s, a->rm)); | ||
83 | } else { | ||
84 | - tcg_rm = cpu_reg(s, rm); | ||
85 | - tcg_rn = cpu_reg(s, rn); | ||
86 | + tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, a->rm)); | ||
87 | + } | ||
88 | + } else { | ||
89 | + tcg_rm = cpu_reg(s, a->rm); | ||
90 | + tcg_rn = cpu_reg(s, a->rn); | ||
91 | |||
92 | - if (sf) { | ||
93 | - /* Specialization to ROR happens in EXTRACT2. */ | ||
94 | - tcg_gen_extract2_i64(tcg_rd, tcg_rm, tcg_rn, imm); | ||
95 | + if (a->sf) { | ||
96 | + /* Specialization to ROR happens in EXTRACT2. */ | ||
97 | + tcg_gen_extract2_i64(tcg_rd, tcg_rm, tcg_rn, a->imm); | ||
98 | + } else { | ||
99 | + TCGv_i32 t0 = tcg_temp_new_i32(); | ||
100 | + | ||
101 | + tcg_gen_extrl_i64_i32(t0, tcg_rm); | ||
102 | + if (a->rm == a->rn) { | ||
103 | + tcg_gen_rotri_i32(t0, t0, a->imm); | ||
104 | } else { | ||
105 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
106 | - | ||
107 | - tcg_gen_extrl_i64_i32(t0, tcg_rm); | ||
108 | - if (rm == rn) { | ||
109 | - tcg_gen_rotri_i32(t0, t0, imm); | ||
110 | - } else { | ||
111 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
112 | - tcg_gen_extrl_i64_i32(t1, tcg_rn); | ||
113 | - tcg_gen_extract2_i32(t0, t0, t1, imm); | ||
114 | - } | ||
115 | - tcg_gen_extu_i32_i64(tcg_rd, t0); | ||
116 | + TCGv_i32 t1 = tcg_temp_new_i32(); | ||
117 | + tcg_gen_extrl_i64_i32(t1, tcg_rn); | ||
118 | + tcg_gen_extract2_i32(t0, t0, t1, a->imm); | ||
119 | } | ||
120 | + tcg_gen_extu_i32_i64(tcg_rd, t0); | ||
121 | } | ||
122 | } | ||
123 | -} | ||
124 | - | ||
125 | -/* Data processing - immediate */ | ||
126 | -static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
127 | -{ | ||
128 | - switch (extract32(insn, 23, 6)) { | ||
129 | - case 0x27: /* Extract */ | ||
130 | - disas_extract(s, insn); | ||
131 | - break; | ||
132 | - default: | ||
133 | - unallocated_encoding(s); | ||
134 | - break; | ||
135 | - } | ||
136 | + return true; | ||
33 | } | 137 | } |
34 | 138 | ||
35 | /* Unmap all notifiers attached to @mr */ | 139 | /* Shift a TCGv src by TCGv shift_amount, put result in dst. |
36 | -inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | 140 | @@ -XXX,XX +XXX,XX @@ static bool btype_destination_ok(uint32_t insn, bool bt, int btype) |
37 | +static void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | 141 | static void disas_a64_legacy(DisasContext *s, uint32_t insn) |
38 | { | 142 | { |
39 | IOMMUNotifier *n; | 143 | switch (extract32(insn, 25, 4)) { |
40 | 144 | - case 0x8: case 0x9: /* Data processing - immediate */ | |
145 | - disas_data_proc_imm(s, insn); | ||
146 | - break; | ||
147 | case 0xa: case 0xb: /* Branch, exception generation and system insns */ | ||
148 | disas_b_exc_sys(s, insn); | ||
149 | break; | ||
41 | -- | 150 | -- |
42 | 2.25.1 | 151 | 2.34.1 |
43 | |||
44 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | Convert the unconditional branch immediate insns B and BL to |
---|---|---|---|
2 | decodetree. | ||
2 | 3 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-6-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20230512144106.3608981-14-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | target/arm/helper.c | 7 ------- | 8 | target/arm/tcg/a64.decode | 9 +++++++++ |
10 | 1 file changed, 7 deletions(-) | 9 | target/arm/tcg/translate-a64.c | 31 +++++++++++-------------------- |
10 | 2 files changed, 20 insertions(+), 20 deletions(-) | ||
11 | 11 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
13 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 14 | --- a/target/arm/tcg/a64.decode |
15 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/tcg/a64.decode |
16 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
17 | |||
18 | &ri rd imm | ||
19 | &rri_sf rd rn imm sf | ||
20 | +&i imm | ||
21 | |||
22 | |||
23 | ### Data Processing - Immediate | ||
24 | @@ -XXX,XX +XXX,XX @@ UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_32 | ||
25 | |||
26 | EXTR 1 00 100111 1 0 rm:5 imm:6 rn:5 rd:5 &extract sf=1 | ||
27 | EXTR 0 00 100111 0 0 rm:5 0 imm:5 rn:5 rd:5 &extract sf=0 | ||
28 | + | ||
29 | +# Branches | ||
30 | + | ||
31 | +%imm26 0:s26 !function=times_4 | ||
32 | +@branch . ..... .......................... &i imm=%imm26 | ||
33 | + | ||
34 | +B 0 00101 .......................... @branch | ||
35 | +BL 1 00101 .......................... @branch | ||
36 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/tcg/translate-a64.c | ||
39 | +++ b/target/arm/tcg/translate-a64.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table, | ||
41 | * match up with those in the manual. | ||
17 | */ | 42 | */ |
18 | 43 | ||
19 | #include "qemu/osdep.h" | 44 | -/* Unconditional branch (immediate) |
20 | -#include "qemu/units.h" | 45 | - * 31 30 26 25 0 |
21 | #include "qemu/log.h" | 46 | - * +----+-----------+-------------------------------------+ |
22 | #include "trace.h" | 47 | - * | op | 0 0 1 0 1 | imm26 | |
23 | #include "cpu.h" | 48 | - * +----+-----------+-------------------------------------+ |
24 | #include "internals.h" | 49 | - */ |
25 | #include "exec/helper-proto.h" | 50 | -static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) |
26 | -#include "qemu/host-utils.h" | 51 | +static bool trans_B(DisasContext *s, arg_i *a) |
27 | #include "qemu/main-loop.h" | 52 | { |
28 | #include "qemu/timer.h" | 53 | - int64_t diff = sextract32(insn, 0, 26) * 4; |
29 | #include "qemu/bitops.h" | 54 | - |
30 | @@ -XXX,XX +XXX,XX @@ | 55 | - if (insn & (1U << 31)) { |
31 | #include "exec/exec-all.h" | 56 | - /* BL Branch with link */ |
32 | #include <zlib.h> /* For crc32 */ | 57 | - gen_pc_plus_diff(s, cpu_reg(s, 30), curr_insn_len(s)); |
33 | #include "hw/irq.h" | 58 | - } |
34 | -#include "semihosting/semihost.h" | 59 | - |
35 | -#include "sysemu/cpus.h" | 60 | - /* B Branch / BL Branch with link */ |
36 | #include "sysemu/cpu-timers.h" | 61 | reset_btype(s); |
37 | #include "sysemu/kvm.h" | 62 | - gen_goto_tb(s, 0, diff); |
38 | -#include "qemu/range.h" | 63 | + gen_goto_tb(s, 0, a->imm); |
39 | #include "qapi/qapi-commands-machine-target.h" | 64 | + return true; |
40 | #include "qapi/error.h" | 65 | +} |
41 | #include "qemu/guest-random.h" | 66 | + |
42 | #ifdef CONFIG_TCG | 67 | +static bool trans_BL(DisasContext *s, arg_i *a) |
43 | -#include "arm_ldst.h" | 68 | +{ |
44 | -#include "exec/cpu_ldst.h" | 69 | + gen_pc_plus_diff(s, cpu_reg(s, 30), curr_insn_len(s)); |
45 | #include "semihosting/common-semi.h" | 70 | + reset_btype(s); |
46 | #endif | 71 | + gen_goto_tb(s, 0, a->imm); |
47 | #include "cpregs.h" | 72 | + return true; |
73 | } | ||
74 | |||
75 | /* Compare and branch (immediate) | ||
76 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
77 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
78 | { | ||
79 | switch (extract32(insn, 25, 7)) { | ||
80 | - case 0x0a: case 0x0b: | ||
81 | - case 0x4a: case 0x4b: /* Unconditional branch (immediate) */ | ||
82 | - disas_uncond_b_imm(s, insn); | ||
83 | - break; | ||
84 | case 0x1a: case 0x5a: /* Compare & branch (immediate) */ | ||
85 | disas_comp_b_imm(s, insn); | ||
86 | break; | ||
48 | -- | 87 | -- |
49 | 2.25.1 | 88 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | Convert the compare-and-branch-immediate insns CBZ and CBNZ |
---|---|---|---|
2 | to decodetree. | ||
2 | 3 | ||
3 | When using Clang ("Apple clang version 14.0.0 (clang-1400.0.29.202)") | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | and building with -Wall we get: | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20230512144106.3608981-15-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/tcg/a64.decode | 5 +++++ | ||
9 | target/arm/tcg/translate-a64.c | 26 ++++++-------------------- | ||
10 | 2 files changed, 11 insertions(+), 20 deletions(-) | ||
5 | 11 | ||
6 | hw/arm/smmu-common.c:173:33: warning: static function 'smmu_hash_remove_by_asid_iova' is used in an inline function with external linkage [-Wstatic-in-inline] | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
7 | hw/arm/smmu-common.h:170:1: note: use 'static' to give inline function 'smmu_iotlb_inv_iova' internal linkage | ||
8 | void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
9 | ^ | ||
10 | static | ||
11 | |||
12 | None of our code base require / use inlined functions with external | ||
13 | linkage. Some places use internal inlining in the hot path. These | ||
14 | two functions are certainly not in any hot path and don't justify | ||
15 | any inlining, so these are likely oversights rather than intentional. | ||
16 | |||
17 | Reported-by: Stefan Weil <sw@weilnetz.de> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
22 | Message-id: 20221216214924.4711-3-philmd@linaro.org | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | --- | ||
25 | hw/arm/smmu-common.c | 13 ++++++------- | ||
26 | 1 file changed, 6 insertions(+), 7 deletions(-) | ||
27 | |||
28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/smmu-common.c | 14 | --- a/target/arm/tcg/a64.decode |
31 | +++ b/hw/arm/smmu-common.c | 15 | +++ b/target/arm/tcg/a64.decode |
32 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new) | 16 | @@ -XXX,XX +XXX,XX @@ EXTR 0 00 100111 0 0 rm:5 0 imm:5 rn:5 rd:5 &extract sf=0 |
33 | g_hash_table_insert(bs->iotlb, key, new); | 17 | |
18 | B 0 00101 .......................... @branch | ||
19 | BL 1 00101 .......................... @branch | ||
20 | + | ||
21 | +%imm19 5:s19 !function=times_4 | ||
22 | +&cbz rt imm sf nz | ||
23 | + | ||
24 | +CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 | ||
25 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/tcg/translate-a64.c | ||
28 | +++ b/target/arm/tcg/translate-a64.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_BL(DisasContext *s, arg_i *a) | ||
30 | return true; | ||
34 | } | 31 | } |
35 | 32 | ||
36 | -inline void smmu_iotlb_inv_all(SMMUState *s) | 33 | -/* Compare and branch (immediate) |
37 | +void smmu_iotlb_inv_all(SMMUState *s) | 34 | - * 31 30 25 24 23 5 4 0 |
35 | - * +----+-------------+----+---------------------+--------+ | ||
36 | - * | sf | 0 1 1 0 1 0 | op | imm19 | Rt | | ||
37 | - * +----+-------------+----+---------------------+--------+ | ||
38 | - */ | ||
39 | -static void disas_comp_b_imm(DisasContext *s, uint32_t insn) | ||
40 | + | ||
41 | +static bool trans_CBZ(DisasContext *s, arg_cbz *a) | ||
38 | { | 42 | { |
39 | trace_smmu_iotlb_inv_all(); | 43 | - unsigned int sf, op, rt; |
40 | g_hash_table_remove_all(s->iotlb); | 44 | - int64_t diff; |
41 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value, | 45 | DisasLabel match; |
42 | ((entry->iova & ~info->mask) == info->iova); | 46 | TCGv_i64 tcg_cmp; |
47 | |||
48 | - sf = extract32(insn, 31, 1); | ||
49 | - op = extract32(insn, 24, 1); /* 0: CBZ; 1: CBNZ */ | ||
50 | - rt = extract32(insn, 0, 5); | ||
51 | - diff = sextract32(insn, 5, 19) * 4; | ||
52 | - | ||
53 | - tcg_cmp = read_cpu_reg(s, rt, sf); | ||
54 | + tcg_cmp = read_cpu_reg(s, a->rt, a->sf); | ||
55 | reset_btype(s); | ||
56 | |||
57 | match = gen_disas_label(s); | ||
58 | - tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, | ||
59 | + tcg_gen_brcondi_i64(a->nz ? TCG_COND_NE : TCG_COND_EQ, | ||
60 | tcg_cmp, 0, match.label); | ||
61 | gen_goto_tb(s, 0, 4); | ||
62 | set_disas_label(s, match); | ||
63 | - gen_goto_tb(s, 1, diff); | ||
64 | + gen_goto_tb(s, 1, a->imm); | ||
65 | + return true; | ||
43 | } | 66 | } |
44 | 67 | ||
45 | -inline void | 68 | /* Test and branch (immediate) |
46 | -smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | 69 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
47 | - uint8_t tg, uint64_t num_pages, uint8_t ttl) | 70 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) |
48 | +void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
49 | + uint8_t tg, uint64_t num_pages, uint8_t ttl) | ||
50 | { | 71 | { |
51 | /* if tg is not set we use 4KB range invalidation */ | 72 | switch (extract32(insn, 25, 7)) { |
52 | uint8_t granule = tg ? tg * 2 + 10 : 12; | 73 | - case 0x1a: case 0x5a: /* Compare & branch (immediate) */ |
53 | @@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | 74 | - disas_comp_b_imm(s, insn); |
54 | &info); | 75 | - break; |
55 | } | 76 | case 0x1b: case 0x5b: /* Test & branch (immediate) */ |
56 | 77 | disas_test_b_imm(s, insn); | |
57 | -inline void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) | 78 | break; |
58 | +void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) | ||
59 | { | ||
60 | trace_smmu_iotlb_inv_asid(asid); | ||
61 | g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid); | ||
62 | @@ -XXX,XX +XXX,XX @@ error: | ||
63 | * | ||
64 | * return 0 on success | ||
65 | */ | ||
66 | -inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
67 | - SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
68 | +int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
69 | + SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
70 | { | ||
71 | if (!cfg->aa64) { | ||
72 | /* | ||
73 | -- | 79 | -- |
74 | 2.25.1 | 80 | 2.34.1 |
75 | |||
76 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | Convert the test-and-branch-immediate insns TBZ and TBNZ |
---|---|---|---|
2 | to decodetree. | ||
2 | 3 | ||
3 | The pointed MouseTransformInfo structure is accessed read-only. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20230512144106.3608981-16-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/tcg/a64.decode | 6 ++++++ | ||
9 | target/arm/tcg/translate-a64.c | 25 +++++-------------------- | ||
10 | 2 files changed, 11 insertions(+), 20 deletions(-) | ||
4 | 11 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20221220142520.24094-2-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | include/hw/input/tsc2xxx.h | 4 ++-- | ||
11 | hw/input/tsc2005.c | 2 +- | ||
12 | hw/input/tsc210x.c | 3 +-- | ||
13 | 3 files changed, 4 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/input/tsc2xxx.h | 14 | --- a/target/arm/tcg/a64.decode |
18 | +++ b/include/hw/input/tsc2xxx.h | 15 | +++ b/target/arm/tcg/a64.decode |
19 | @@ -XXX,XX +XXX,XX @@ uWireSlave *tsc2102_init(qemu_irq pint); | 16 | @@ -XXX,XX +XXX,XX @@ BL 1 00101 .......................... @branch |
20 | uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); | 17 | &cbz rt imm sf nz |
21 | I2SCodec *tsc210x_codec(uWireSlave *chip); | 18 | |
22 | uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | 19 | CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 |
23 | -void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | 20 | + |
24 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info); | 21 | +%imm14 5:s14 !function=times_4 |
25 | void tsc210x_key_event(uWireSlave *chip, int key, int down); | 22 | +%imm31_19 31:1 19:5 |
26 | 23 | +&tbz rt imm nz bitpos | |
27 | /* tsc2005.c */ | 24 | + |
28 | void *tsc2005_init(qemu_irq pintdav); | 25 | +TBZ . 011011 nz:1 ..... .............. rt:5 &tbz imm=%imm14 bitpos=%imm31_19 |
29 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | 26 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
30 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
31 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info); | ||
32 | |||
33 | #endif | ||
34 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/input/tsc2005.c | 28 | --- a/target/arm/tcg/translate-a64.c |
37 | +++ b/hw/input/tsc2005.c | 29 | +++ b/target/arm/tcg/translate-a64.c |
38 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav) | 30 | @@ -XXX,XX +XXX,XX @@ static bool trans_CBZ(DisasContext *s, arg_cbz *a) |
39 | * from the touchscreen. Assuming 12-bit precision was used during | 31 | return true; |
40 | * tslib calibration. | 32 | } |
41 | */ | 33 | |
42 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info) | 34 | -/* Test and branch (immediate) |
43 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info) | 35 | - * 31 30 25 24 23 19 18 5 4 0 |
36 | - * +----+-------------+----+-------+-------------+------+ | ||
37 | - * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt | | ||
38 | - * +----+-------------+----+-------+-------------+------+ | ||
39 | - */ | ||
40 | -static void disas_test_b_imm(DisasContext *s, uint32_t insn) | ||
41 | +static bool trans_TBZ(DisasContext *s, arg_tbz *a) | ||
44 | { | 42 | { |
45 | TSC2005State *s = (TSC2005State *) opaque; | 43 | - unsigned int bit_pos, op, rt; |
46 | 44 | - int64_t diff; | |
47 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c | 45 | DisasLabel match; |
48 | index XXXXXXX..XXXXXXX 100644 | 46 | TCGv_i64 tcg_cmp; |
49 | --- a/hw/input/tsc210x.c | 47 | |
50 | +++ b/hw/input/tsc210x.c | 48 | - bit_pos = (extract32(insn, 31, 1) << 5) | extract32(insn, 19, 5); |
51 | @@ -XXX,XX +XXX,XX @@ I2SCodec *tsc210x_codec(uWireSlave *chip) | 49 | - op = extract32(insn, 24, 1); /* 0: TBZ; 1: TBNZ */ |
52 | * from the touchscreen. Assuming 12-bit precision was used during | 50 | - diff = sextract32(insn, 5, 14) * 4; |
53 | * tslib calibration. | 51 | - rt = extract32(insn, 0, 5); |
54 | */ | 52 | - |
55 | -void tsc210x_set_transform(uWireSlave *chip, | 53 | tcg_cmp = tcg_temp_new_i64(); |
56 | - MouseTransformInfo *info) | 54 | - tcg_gen_andi_i64(tcg_cmp, cpu_reg(s, rt), (1ULL << bit_pos)); |
57 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info) | 55 | + tcg_gen_andi_i64(tcg_cmp, cpu_reg(s, a->rt), 1ULL << a->bitpos); |
56 | |||
57 | reset_btype(s); | ||
58 | |||
59 | match = gen_disas_label(s); | ||
60 | - tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, | ||
61 | + tcg_gen_brcondi_i64(a->nz ? TCG_COND_NE : TCG_COND_EQ, | ||
62 | tcg_cmp, 0, match.label); | ||
63 | gen_goto_tb(s, 0, 4); | ||
64 | set_disas_label(s, match); | ||
65 | - gen_goto_tb(s, 1, diff); | ||
66 | + gen_goto_tb(s, 1, a->imm); | ||
67 | + return true; | ||
68 | } | ||
69 | |||
70 | /* Conditional branch (immediate) | ||
71 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
72 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
58 | { | 73 | { |
59 | TSC210xState *s = (TSC210xState *) chip->opaque; | 74 | switch (extract32(insn, 25, 7)) { |
60 | #if 0 | 75 | - case 0x1b: case 0x5b: /* Test & branch (immediate) */ |
76 | - disas_test_b_imm(s, insn); | ||
77 | - break; | ||
78 | case 0x2a: /* Conditional branch (immediate) */ | ||
79 | disas_cond_b_imm(s, insn); | ||
80 | break; | ||
61 | -- | 81 | -- |
62 | 2.25.1 | 82 | 2.34.1 |
63 | |||
64 | diff view generated by jsdifflib |
1 | From: Axel Heider <axel.heider@hensoldt.net> | 1 | Convert the immediate conditional branch insn B.cond to |
---|---|---|---|
2 | decodetree. | ||
2 | 3 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20230512144106.3608981-17-peter.maydell@linaro.org | ||
5 | --- | 7 | --- |
6 | include/hw/timer/imx_epit.h | 2 ++ | 8 | target/arm/tcg/a64.decode | 2 ++ |
7 | hw/timer/imx_epit.c | 12 ++++++------ | 9 | target/arm/tcg/translate-a64.c | 30 ++++++------------------------ |
8 | 2 files changed, 8 insertions(+), 6 deletions(-) | 10 | 2 files changed, 8 insertions(+), 24 deletions(-) |
9 | 11 | ||
10 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
11 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/include/hw/timer/imx_epit.h | 14 | --- a/target/arm/tcg/a64.decode |
13 | +++ b/include/hw/timer/imx_epit.h | 15 | +++ b/target/arm/tcg/a64.decode |
14 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 |
15 | #define CR_CLKSRC_SHIFT (24) | 17 | &tbz rt imm nz bitpos |
16 | #define CR_CLKSRC_BITS (2) | 18 | |
17 | 19 | TBZ . 011011 nz:1 ..... .............. rt:5 &tbz imm=%imm14 bitpos=%imm31_19 | |
18 | +#define SR_OCIF (1 << 0) | ||
19 | + | 20 | + |
20 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL | 21 | +B_cond 0101010 0 ................... 0 cond:4 imm=%imm19 |
21 | 22 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | |
22 | #define TYPE_IMX_EPIT "imx.epit" | ||
23 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/timer/imx_epit.c | 24 | --- a/target/arm/tcg/translate-a64.c |
26 | +++ b/hw/timer/imx_epit.c | 25 | +++ b/target/arm/tcg/translate-a64.c |
27 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx_epit_clocks[] = { | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_TBZ(DisasContext *s, arg_tbz *a) |
28 | */ | 27 | return true; |
29 | static void imx_epit_update_int(IMXEPITState *s) | 28 | } |
29 | |||
30 | -/* Conditional branch (immediate) | ||
31 | - * 31 25 24 23 5 4 3 0 | ||
32 | - * +---------------+----+---------------------+----+------+ | ||
33 | - * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond | | ||
34 | - * +---------------+----+---------------------+----+------+ | ||
35 | - */ | ||
36 | -static void disas_cond_b_imm(DisasContext *s, uint32_t insn) | ||
37 | +static bool trans_B_cond(DisasContext *s, arg_B_cond *a) | ||
30 | { | 38 | { |
31 | - if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { | 39 | - unsigned int cond; |
32 | + if ((s->sr & SR_OCIF) && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { | 40 | - int64_t diff; |
33 | qemu_irq_raise(s->irq); | 41 | - |
42 | - if ((insn & (1 << 4)) || (insn & (1 << 24))) { | ||
43 | - unallocated_encoding(s); | ||
44 | - return; | ||
45 | - } | ||
46 | - diff = sextract32(insn, 5, 19) * 4; | ||
47 | - cond = extract32(insn, 0, 4); | ||
48 | - | ||
49 | reset_btype(s); | ||
50 | - if (cond < 0x0e) { | ||
51 | + if (a->cond < 0x0e) { | ||
52 | /* genuinely conditional branches */ | ||
53 | DisasLabel match = gen_disas_label(s); | ||
54 | - arm_gen_test_cc(cond, match.label); | ||
55 | + arm_gen_test_cc(a->cond, match.label); | ||
56 | gen_goto_tb(s, 0, 4); | ||
57 | set_disas_label(s, match); | ||
58 | - gen_goto_tb(s, 1, diff); | ||
59 | + gen_goto_tb(s, 1, a->imm); | ||
34 | } else { | 60 | } else { |
35 | qemu_irq_lower(s->irq); | 61 | /* 0xe and 0xf are both "always" conditions */ |
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | 62 | - gen_goto_tb(s, 0, diff); |
37 | break; | 63 | + gen_goto_tb(s, 0, a->imm); |
38 | 64 | } | |
39 | case 1: /* SR - ACK*/ | 65 | + return true; |
40 | - /* writing 1 to OCIF clears the OCIF bit */ | ||
41 | - if (value & 0x01) { | ||
42 | - s->sr = 0; | ||
43 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
44 | + if (value & SR_OCIF) { | ||
45 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
46 | imx_epit_update_int(s); | ||
47 | } | ||
48 | break; | ||
49 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
50 | IMXEPITState *s = IMX_EPIT(opaque); | ||
51 | |||
52 | DPRINTF("sr was %d\n", s->sr); | ||
53 | - | ||
54 | - s->sr = 1; | ||
55 | + /* Set interrupt status bit SR.OCIF and update the interrupt state */ | ||
56 | + s->sr |= SR_OCIF; | ||
57 | imx_epit_update_int(s); | ||
58 | } | 66 | } |
59 | 67 | ||
68 | /* HINT instruction group, including various allocated HINTs */ | ||
69 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
70 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
71 | { | ||
72 | switch (extract32(insn, 25, 7)) { | ||
73 | - case 0x2a: /* Conditional branch (immediate) */ | ||
74 | - disas_cond_b_imm(s, insn); | ||
75 | - break; | ||
76 | case 0x6a: /* Exception generation / System */ | ||
77 | if (insn & (1 << 24)) { | ||
78 | if (extract32(insn, 22, 2) == 0) { | ||
60 | -- | 79 | -- |
61 | 2.25.1 | 80 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 1 | Convert the simple (non-pointer-auth) BR, BLR and RET insns |
---|---|---|---|
2 | to decodetree. | ||
2 | 3 | ||
3 | Add PMSAv8r translation. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20230512144106.3608981-18-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/tcg/a64.decode | 5 ++++ | ||
9 | target/arm/tcg/translate-a64.c | 55 ++++++++++++++++++++++++++++++---- | ||
10 | 2 files changed, 54 insertions(+), 6 deletions(-) | ||
4 | 11 | ||
5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20221206102504.165775-7-tobias.roehmel@rwth-aachen.de | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/ptw.c | 126 ++++++++++++++++++++++++++++++++++++++--------- | ||
11 | 1 file changed, 104 insertions(+), 22 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/ptw.c | 14 | --- a/target/arm/tcg/a64.decode |
16 | +++ b/target/arm/ptw.c | 15 | +++ b/target/arm/tcg/a64.decode |
17 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, | 16 | @@ -XXX,XX +XXX,XX @@ |
18 | 17 | # This file is processed by scripts/decodetree.py | |
19 | if (arm_feature(env, ARM_FEATURE_M)) { | 18 | # |
20 | return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | 19 | |
21 | - } else { | 20 | +&r rn |
22 | - return regime_sctlr(env, mmu_idx) & SCTLR_BR; | 21 | &ri rd imm |
23 | } | 22 | &rri_sf rd rn imm sf |
23 | &i imm | ||
24 | @@ -XXX,XX +XXX,XX @@ CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 | ||
25 | TBZ . 011011 nz:1 ..... .............. rt:5 &tbz imm=%imm14 bitpos=%imm31_19 | ||
26 | |||
27 | B_cond 0101010 0 ................... 0 cond:4 imm=%imm19 | ||
24 | + | 28 | + |
25 | + if (mmu_idx == ARMMMUIdx_Stage2) { | 29 | +BR 1101011 0000 11111 000000 rn:5 00000 &r |
26 | + return false; | 30 | +BLR 1101011 0001 11111 000000 rn:5 00000 &r |
27 | + } | 31 | +RET 1101011 0010 11111 000000 rn:5 00000 &r |
28 | + | 32 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
29 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; | 33 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/tcg/translate-a64.c | ||
35 | +++ b/target/arm/tcg/translate-a64.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool trans_B_cond(DisasContext *s, arg_B_cond *a) | ||
37 | return true; | ||
30 | } | 38 | } |
31 | 39 | ||
32 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | 40 | +static void set_btype_for_br(DisasContext *s, int rn) |
33 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
34 | return !(result->f.prot & (1 << access_type)); | ||
35 | } | ||
36 | |||
37 | +static uint32_t *regime_rbar(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
38 | + uint32_t secure) | ||
39 | +{ | 41 | +{ |
40 | + if (regime_el(env, mmu_idx) == 2) { | 42 | + if (dc_isar_feature(aa64_bti, s)) { |
41 | + return env->pmsav8.hprbar; | 43 | + /* BR to {x16,x17} or !guard -> 1, else 3. */ |
42 | + } else { | 44 | + set_btype(s, rn == 16 || rn == 17 || !s->guarded_page ? 1 : 3); |
43 | + return env->pmsav8.rbar[secure]; | ||
44 | + } | 45 | + } |
45 | +} | 46 | +} |
46 | + | 47 | + |
47 | +static uint32_t *regime_rlar(CPUARMState *env, ARMMMUIdx mmu_idx, | 48 | +static void set_btype_for_blr(DisasContext *s) |
48 | + uint32_t secure) | ||
49 | +{ | 49 | +{ |
50 | + if (regime_el(env, mmu_idx) == 2) { | 50 | + if (dc_isar_feature(aa64_bti, s)) { |
51 | + return env->pmsav8.hprlar; | 51 | + /* BLR sets BTYPE to 2, regardless of source guarded page. */ |
52 | + } else { | 52 | + set_btype(s, 2); |
53 | + return env->pmsav8.rlar[secure]; | ||
54 | + } | 53 | + } |
55 | +} | 54 | +} |
56 | + | 55 | + |
57 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | 56 | +static bool trans_BR(DisasContext *s, arg_r *a) |
58 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | 57 | +{ |
59 | bool secure, GetPhysAddrResult *result, | 58 | + gen_a64_set_pc(s, cpu_reg(s, a->rn)); |
60 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | 59 | + set_btype_for_br(s, a->rn); |
61 | bool hit = false; | 60 | + s->base.is_jmp = DISAS_JUMP; |
62 | uint32_t addr_page_base = address & TARGET_PAGE_MASK; | 61 | + return true; |
63 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); | 62 | +} |
64 | + int region_counter; | ||
65 | + | 63 | + |
66 | + if (regime_el(env, mmu_idx) == 2) { | 64 | +static bool trans_BLR(DisasContext *s, arg_r *a) |
67 | + region_counter = cpu->pmsav8r_hdregion; | 65 | +{ |
68 | + } else { | 66 | + TCGv_i64 dst = cpu_reg(s, a->rn); |
69 | + region_counter = cpu->pmsav7_dregion; | 67 | + TCGv_i64 lr = cpu_reg(s, 30); |
68 | + if (dst == lr) { | ||
69 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
70 | + tcg_gen_mov_i64(tmp, dst); | ||
71 | + dst = tmp; | ||
70 | + } | 72 | + } |
71 | 73 | + gen_pc_plus_diff(s, lr, curr_insn_len(s)); | |
72 | result->f.lg_page_size = TARGET_PAGE_BITS; | 74 | + gen_a64_set_pc(s, dst); |
73 | result->f.phys_addr = address; | 75 | + set_btype_for_blr(s); |
74 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | 76 | + s->base.is_jmp = DISAS_JUMP; |
75 | *mregion = -1; | 77 | + return true; |
76 | } | 78 | +} |
77 | |||
78 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
79 | + fi->stage2 = true; | ||
80 | + } | ||
81 | + | 79 | + |
82 | /* | 80 | +static bool trans_RET(DisasContext *s, arg_r *a) |
83 | * Unlike the ARM ARM pseudocode, we don't need to check whether this | 81 | +{ |
84 | * was an exception vector read from the vector table (which is always | 82 | + gen_a64_set_pc(s, cpu_reg(s, a->rn)); |
85 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | 83 | + s->base.is_jmp = DISAS_JUMP; |
86 | hit = true; | 84 | + return true; |
87 | } | 85 | +} |
88 | |||
89 | - for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { | ||
90 | + uint32_t bitmask; | ||
91 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
92 | + bitmask = 0x1f; | ||
93 | + } else { | ||
94 | + bitmask = 0x3f; | ||
95 | + fi->level = 0; | ||
96 | + } | ||
97 | + | 86 | + |
98 | + for (n = region_counter - 1; n >= 0; n--) { | 87 | /* HINT instruction group, including various allocated HINTs */ |
99 | /* region search */ | 88 | static void handle_hint(DisasContext *s, uint32_t insn, |
100 | /* | 89 | unsigned int op1, unsigned int op2, unsigned int crm) |
101 | - * Note that the base address is bits [31:5] from the register | 90 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
102 | - * with bits [4:0] all zeroes, but the limit address is bits | 91 | btype_mod = opc; |
103 | - * [31:5] from the register with bits [4:0] all ones. | 92 | switch (op3) { |
104 | + * Note that the base address is bits [31:x] from the register | 93 | case 0: |
105 | + * with bits [x-1:0] all zeroes, but the limit address is bits | 94 | - /* BR, BLR, RET */ |
106 | + * [31:x] from the register with bits [x:0] all ones. Where x is | 95 | - if (op4 != 0) { |
107 | + * 5 for Cortex-M and 6 for Cortex-R | 96 | - goto do_unallocated; |
108 | */ | 97 | - } |
109 | - uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f; | 98 | - dst = cpu_reg(s, rn); |
110 | - uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f; | 99 | - break; |
111 | + uint32_t base = regime_rbar(env, mmu_idx, secure)[n] & ~bitmask; | 100 | + /* BR, BLR, RET : handled in decodetree */ |
112 | + uint32_t limit = regime_rlar(env, mmu_idx, secure)[n] | bitmask; | 101 | + goto do_unallocated; |
113 | 102 | ||
114 | - if (!(env->pmsav8.rlar[secure][n] & 0x1)) { | 103 | case 2: |
115 | + if (!(regime_rlar(env, mmu_idx, secure)[n] & 0x1)) { | 104 | case 3: |
116 | /* Region disabled */ | ||
117 | continue; | ||
118 | } | ||
119 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
120 | * PMSAv7 where highest-numbered-region wins) | ||
121 | */ | ||
122 | fi->type = ARMFault_Permission; | ||
123 | - fi->level = 1; | ||
124 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
125 | + fi->level = 1; | ||
126 | + } | ||
127 | return true; | ||
128 | } | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
131 | } | ||
132 | |||
133 | if (!hit) { | ||
134 | - /* background fault */ | ||
135 | - fi->type = ARMFault_Background; | ||
136 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
137 | + fi->type = ARMFault_Background; | ||
138 | + } else { | ||
139 | + fi->type = ARMFault_Permission; | ||
140 | + } | ||
141 | return true; | ||
142 | } | ||
143 | |||
144 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
145 | /* hit using the background region */ | ||
146 | get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->f.prot); | ||
147 | } else { | ||
148 | - uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | ||
149 | - uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | ||
150 | + uint32_t matched_rbar = regime_rbar(env, mmu_idx, secure)[matchregion]; | ||
151 | + uint32_t matched_rlar = regime_rlar(env, mmu_idx, secure)[matchregion]; | ||
152 | + uint32_t ap = extract32(matched_rbar, 1, 2); | ||
153 | + uint32_t xn = extract32(matched_rbar, 0, 1); | ||
154 | bool pxn = false; | ||
155 | |||
156 | if (arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
157 | - pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); | ||
158 | + pxn = extract32(matched_rlar, 4, 1); | ||
159 | } | ||
160 | |||
161 | if (m_is_system_region(env, address)) { | ||
162 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
163 | xn = 1; | ||
164 | } | ||
165 | |||
166 | - result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
167 | + if (regime_el(env, mmu_idx) == 2) { | ||
168 | + result->f.prot = simple_ap_to_rw_prot_is_user(ap, | ||
169 | + mmu_idx != ARMMMUIdx_E2); | ||
170 | + } else { | ||
171 | + result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
172 | + } | ||
173 | + | ||
174 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
175 | + uint8_t attrindx = extract32(matched_rlar, 1, 3); | ||
176 | + uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
177 | + uint8_t sh = extract32(matched_rlar, 3, 2); | ||
178 | + | ||
179 | + if (regime_sctlr(env, mmu_idx) & SCTLR_WXN && | ||
180 | + result->f.prot & PAGE_WRITE && mmu_idx != ARMMMUIdx_Stage2) { | ||
181 | + xn = 0x1; | ||
182 | + } | ||
183 | + | ||
184 | + if ((regime_el(env, mmu_idx) == 1) && | ||
185 | + regime_sctlr(env, mmu_idx) & SCTLR_UWXN && ap == 0x1) { | ||
186 | + pxn = 0x1; | ||
187 | + } | ||
188 | + | ||
189 | + result->cacheattrs.is_s2_format = false; | ||
190 | + result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8); | ||
191 | + result->cacheattrs.shareability = sh; | ||
192 | + } | ||
193 | + | ||
194 | if (result->f.prot && !xn && !(pxn && !is_user)) { | ||
195 | result->f.prot |= PAGE_EXEC; | ||
196 | } | ||
197 | - /* | ||
198 | - * We don't need to look the attribute up in the MAIR0/MAIR1 | ||
199 | - * registers because that only tells us about cacheability. | ||
200 | - */ | ||
201 | + | ||
202 | if (mregion) { | ||
203 | *mregion = matchregion; | ||
204 | } | ||
205 | } | ||
206 | |||
207 | fi->type = ARMFault_Permission; | ||
208 | - fi->level = 1; | ||
209 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
210 | + fi->level = 1; | ||
211 | + } | ||
212 | return !(result->f.prot & (1 << access_type)); | ||
213 | } | ||
214 | |||
215 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
216 | cacheattrs1 = result->cacheattrs; | ||
217 | memset(result, 0, sizeof(*result)); | ||
218 | |||
219 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, is_el0, result, fi); | ||
220 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
221 | + ret = get_phys_addr_pmsav8(env, ipa, access_type, | ||
222 | + ptw->in_mmu_idx, is_secure, result, fi); | ||
223 | + } else { | ||
224 | + ret = get_phys_addr_lpae(env, ptw, ipa, access_type, | ||
225 | + is_el0, result, fi); | ||
226 | + } | ||
227 | fi->s2addr = ipa; | ||
228 | |||
229 | /* Combine the S1 and S2 perms. */ | ||
230 | -- | 105 | -- |
231 | 2.25.1 | 106 | 2.34.1 |
232 | |||
233 | diff view generated by jsdifflib |
1 | From: Axel Heider <axel.heider@hensoldt.net> | 1 | Convert the single-register pointer-authentication variants of BR, |
---|---|---|---|
2 | BLR, RET to decodetree. (BRAA/BLRAA are in a different branch of | ||
3 | the legacy decoder and will be dealt with in the next commit.) | ||
2 | 4 | ||
3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230512144106.3608981-19-peter.maydell@linaro.org | ||
6 | --- | 8 | --- |
7 | hw/timer/imx_epit.c | 215 ++++++++++++++++++++++++-------------------- | 9 | target/arm/tcg/a64.decode | 7 ++ |
8 | 1 file changed, 117 insertions(+), 98 deletions(-) | 10 | target/arm/tcg/translate-a64.c | 132 +++++++++++++++++++-------------- |
11 | 2 files changed, 84 insertions(+), 55 deletions(-) | ||
9 | 12 | ||
10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | 13 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
11 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/hw/timer/imx_epit.c | 15 | --- a/target/arm/tcg/a64.decode |
13 | +++ b/hw/timer/imx_epit.c | 16 | +++ b/target/arm/tcg/a64.decode |
14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | 17 | @@ -XXX,XX +XXX,XX @@ B_cond 0101010 0 ................... 0 cond:4 imm=%imm19 |
15 | } | 18 | BR 1101011 0000 11111 000000 rn:5 00000 &r |
19 | BLR 1101011 0001 11111 000000 rn:5 00000 &r | ||
20 | RET 1101011 0010 11111 000000 rn:5 00000 &r | ||
21 | + | ||
22 | +&braz rn m | ||
23 | +BRAZ 1101011 0000 11111 00001 m:1 rn:5 11111 &braz # BRAAZ, BRABZ | ||
24 | +BLRAZ 1101011 0001 11111 00001 m:1 rn:5 11111 &braz # BLRAAZ, BLRABZ | ||
25 | + | ||
26 | +&reta m | ||
27 | +RETA 1101011 0010 11111 00001 m:1 11111 11111 &reta # RETAA, RETAB | ||
28 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/tcg/translate-a64.c | ||
31 | +++ b/target/arm/tcg/translate-a64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool trans_RET(DisasContext *s, arg_r *a) | ||
33 | return true; | ||
16 | } | 34 | } |
17 | 35 | ||
18 | +static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | 36 | +static TCGv_i64 auth_branch_target(DisasContext *s, TCGv_i64 dst, |
37 | + TCGv_i64 modifier, bool use_key_a) | ||
19 | +{ | 38 | +{ |
20 | + uint32_t oldcr = s->cr; | 39 | + TCGv_i64 truedst; |
21 | + | 40 | + /* |
22 | + s->cr = value & 0x03ffffff; | 41 | + * Return the branch target for a BRAA/RETA/etc, which is either |
23 | + | 42 | + * just the destination dst, or that value with the pauth check |
24 | + if (s->cr & CR_SWR) { | 43 | + * done and the code removed from the high bits. |
25 | + /* handle the reset */ | 44 | + */ |
26 | + imx_epit_reset(s, false); | 45 | + if (!s->pauth_active) { |
46 | + return dst; | ||
27 | + } | 47 | + } |
28 | + | 48 | + |
29 | + /* | 49 | + truedst = tcg_temp_new_i64(); |
30 | + * The interrupt state can change due to: | 50 | + if (use_key_a) { |
31 | + * - reset clears both SR.OCIF and CR.OCIE | 51 | + gen_helper_autia(truedst, cpu_env, dst, modifier); |
32 | + * - write to CR.EN or CR.OCIE | 52 | + } else { |
33 | + */ | 53 | + gen_helper_autib(truedst, cpu_env, dst, modifier); |
34 | + imx_epit_update_int(s); | 54 | + } |
55 | + return truedst; | ||
56 | +} | ||
35 | + | 57 | + |
36 | + /* | 58 | +static bool trans_BRAZ(DisasContext *s, arg_braz *a) |
37 | + * TODO: could we 'break' here for reset? following operations appear | 59 | +{ |
38 | + * to duplicate the work imx_epit_reset() already did. | 60 | + TCGv_i64 dst; |
39 | + */ | ||
40 | + | 61 | + |
41 | + ptimer_transaction_begin(s->timer_cmp); | 62 | + if (!dc_isar_feature(aa64_pauth, s)) { |
42 | + ptimer_transaction_begin(s->timer_reload); | 63 | + return false; |
43 | + | ||
44 | + /* Update the frequency. Has been done already in case of a reset. */ | ||
45 | + if (!(s->cr & CR_SWR)) { | ||
46 | + imx_epit_set_freq(s); | ||
47 | + } | 64 | + } |
48 | + | 65 | + |
49 | + if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | 66 | + dst = auth_branch_target(s, cpu_reg(s, a->rn), tcg_constant_i64(0), !a->m); |
50 | + if (s->cr & CR_ENMOD) { | 67 | + gen_a64_set_pc(s, dst); |
51 | + if (s->cr & CR_RLD) { | 68 | + set_btype_for_br(s, a->rn); |
52 | + ptimer_set_limit(s->timer_reload, s->lr, 1); | 69 | + s->base.is_jmp = DISAS_JUMP; |
53 | + ptimer_set_limit(s->timer_cmp, s->lr, 1); | 70 | + return true; |
54 | + } else { | 71 | +} |
55 | + ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
56 | + ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
57 | + } | ||
58 | + } | ||
59 | + | 72 | + |
60 | + imx_epit_reload_compare_timer(s); | 73 | +static bool trans_BLRAZ(DisasContext *s, arg_braz *a) |
61 | + ptimer_run(s->timer_reload, 0); | 74 | +{ |
62 | + if (s->cr & CR_OCIEN) { | 75 | + TCGv_i64 dst, lr; |
63 | + ptimer_run(s->timer_cmp, 0); | 76 | + |
64 | + } else { | 77 | + if (!dc_isar_feature(aa64_pauth, s)) { |
65 | + ptimer_stop(s->timer_cmp); | 78 | + return false; |
66 | + } | ||
67 | + } else if (!(s->cr & CR_EN)) { | ||
68 | + /* stop both timers */ | ||
69 | + ptimer_stop(s->timer_reload); | ||
70 | + ptimer_stop(s->timer_cmp); | ||
71 | + } else if (s->cr & CR_OCIEN) { | ||
72 | + if (!(oldcr & CR_OCIEN)) { | ||
73 | + imx_epit_reload_compare_timer(s); | ||
74 | + ptimer_run(s->timer_cmp, 0); | ||
75 | + } | ||
76 | + } else { | ||
77 | + ptimer_stop(s->timer_cmp); | ||
78 | + } | 79 | + } |
79 | + | 80 | + |
80 | + ptimer_transaction_commit(s->timer_cmp); | 81 | + dst = auth_branch_target(s, cpu_reg(s, a->rn), tcg_constant_i64(0), !a->m); |
81 | + ptimer_transaction_commit(s->timer_reload); | 82 | + lr = cpu_reg(s, 30); |
83 | + if (dst == lr) { | ||
84 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
85 | + tcg_gen_mov_i64(tmp, dst); | ||
86 | + dst = tmp; | ||
87 | + } | ||
88 | + gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
89 | + gen_a64_set_pc(s, dst); | ||
90 | + set_btype_for_blr(s); | ||
91 | + s->base.is_jmp = DISAS_JUMP; | ||
92 | + return true; | ||
82 | +} | 93 | +} |
83 | + | 94 | + |
84 | +static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | 95 | +static bool trans_RETA(DisasContext *s, arg_reta *a) |
85 | +{ | 96 | +{ |
86 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | 97 | + TCGv_i64 dst; |
87 | + if (value & SR_OCIF) { | 98 | + |
88 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | 99 | + dst = auth_branch_target(s, cpu_reg(s, 30), cpu_X[31], !a->m); |
89 | + imx_epit_update_int(s); | 100 | + gen_a64_set_pc(s, dst); |
90 | + } | 101 | + s->base.is_jmp = DISAS_JUMP; |
102 | + return true; | ||
91 | +} | 103 | +} |
92 | + | 104 | + |
93 | +static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | 105 | /* HINT instruction group, including various allocated HINTs */ |
94 | +{ | 106 | static void handle_hint(DisasContext *s, uint32_t insn, |
95 | + s->lr = value; | 107 | unsigned int op1, unsigned int op2, unsigned int crm) |
96 | + | 108 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
97 | + ptimer_transaction_begin(s->timer_cmp); | 109 | } |
98 | + ptimer_transaction_begin(s->timer_reload); | 110 | |
99 | + if (s->cr & CR_RLD) { | 111 | switch (opc) { |
100 | + /* Also set the limit if the LRD bit is set */ | 112 | - case 0: /* BR */ |
101 | + /* If IOVW bit is set then set the timer value */ | 113 | - case 1: /* BLR */ |
102 | + ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | 114 | - case 2: /* RET */ |
103 | + ptimer_set_limit(s->timer_cmp, s->lr, 0); | 115 | - btype_mod = opc; |
104 | + } else if (s->cr & CR_IOVW) { | 116 | - switch (op3) { |
105 | + /* If IOVW bit is set then set the timer value */ | 117 | - case 0: |
106 | + ptimer_set_count(s->timer_reload, s->lr); | 118 | - /* BR, BLR, RET : handled in decodetree */ |
107 | + } | 119 | - goto do_unallocated; |
108 | + /* | ||
109 | + * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
110 | + * the timer interrupt may not fire properly. The commit must happen | ||
111 | + * before calling imx_epit_reload_compare_timer(), which reads | ||
112 | + * s->timer_reload internally again. | ||
113 | + */ | ||
114 | + ptimer_transaction_commit(s->timer_reload); | ||
115 | + imx_epit_reload_compare_timer(s); | ||
116 | + ptimer_transaction_commit(s->timer_cmp); | ||
117 | +} | ||
118 | + | ||
119 | +static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
120 | +{ | ||
121 | + s->cmp = value; | ||
122 | + | ||
123 | + ptimer_transaction_begin(s->timer_cmp); | ||
124 | + imx_epit_reload_compare_timer(s); | ||
125 | + ptimer_transaction_commit(s->timer_cmp); | ||
126 | +} | ||
127 | + | ||
128 | static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
129 | unsigned size) | ||
130 | { | ||
131 | IMXEPITState *s = IMX_EPIT(opaque); | ||
132 | - uint64_t oldcr; | ||
133 | |||
134 | DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(offset >> 2), | ||
135 | (uint32_t)value); | ||
136 | |||
137 | switch (offset >> 2) { | ||
138 | case 0: /* CR */ | ||
139 | - | 120 | - |
140 | - oldcr = s->cr; | 121 | - case 2: |
141 | - s->cr = value & 0x03ffffff; | 122 | - case 3: |
142 | - if (s->cr & CR_SWR) { | 123 | - if (!dc_isar_feature(aa64_pauth, s)) { |
143 | - /* handle the reset */ | 124 | - goto do_unallocated; |
144 | - imx_epit_reset(s, false); | 125 | - } |
126 | - if (opc == 2) { | ||
127 | - /* RETAA, RETAB */ | ||
128 | - if (rn != 0x1f || op4 != 0x1f) { | ||
129 | - goto do_unallocated; | ||
130 | - } | ||
131 | - rn = 30; | ||
132 | - modifier = cpu_X[31]; | ||
133 | - } else { | ||
134 | - /* BRAAZ, BRABZ, BLRAAZ, BLRABZ */ | ||
135 | - if (op4 != 0x1f) { | ||
136 | - goto do_unallocated; | ||
137 | - } | ||
138 | - modifier = tcg_constant_i64(0); | ||
139 | - } | ||
140 | - if (s->pauth_active) { | ||
141 | - dst = tcg_temp_new_i64(); | ||
142 | - if (op3 == 2) { | ||
143 | - gen_helper_autia(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
144 | - } else { | ||
145 | - gen_helper_autib(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
146 | - } | ||
147 | - } else { | ||
148 | - dst = cpu_reg(s, rn); | ||
149 | - } | ||
150 | - break; | ||
151 | - | ||
152 | - default: | ||
153 | - goto do_unallocated; | ||
145 | - } | 154 | - } |
146 | - | 155 | - /* BLR also needs to load return address */ |
147 | - /* | 156 | - if (opc == 1) { |
148 | - * The interrupt state can change due to: | 157 | - TCGv_i64 lr = cpu_reg(s, 30); |
149 | - * - reset clears both SR.OCIF and CR.OCIE | 158 | - if (dst == lr) { |
150 | - * - write to CR.EN or CR.OCIE | 159 | - TCGv_i64 tmp = tcg_temp_new_i64(); |
151 | - */ | 160 | - tcg_gen_mov_i64(tmp, dst); |
152 | - imx_epit_update_int(s); | 161 | - dst = tmp; |
153 | - | 162 | - } |
154 | - /* | 163 | - gen_pc_plus_diff(s, lr, curr_insn_len(s)); |
155 | - * TODO: could we 'break' here for reset? following operations appear | ||
156 | - * to duplicate the work imx_epit_reset() already did. | ||
157 | - */ | ||
158 | - | ||
159 | - ptimer_transaction_begin(s->timer_cmp); | ||
160 | - ptimer_transaction_begin(s->timer_reload); | ||
161 | - | ||
162 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
163 | - if (!(s->cr & CR_SWR)) { | ||
164 | - imx_epit_set_freq(s); | ||
165 | - } | 164 | - } |
166 | - | 165 | - gen_a64_set_pc(s, dst); |
167 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | 166 | - break; |
168 | - if (s->cr & CR_ENMOD) { | 167 | + case 0: |
169 | - if (s->cr & CR_RLD) { | 168 | + case 1: |
170 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | 169 | + case 2: |
171 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | 170 | + /* |
172 | - } else { | 171 | + * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ: |
173 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | 172 | + * handled in decodetree |
174 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | 173 | + */ |
175 | - } | 174 | + goto do_unallocated; |
176 | - } | 175 | |
177 | - | 176 | case 8: /* BRAA */ |
178 | - imx_epit_reload_compare_timer(s); | 177 | case 9: /* BLRAA */ |
179 | - ptimer_run(s->timer_reload, 0); | ||
180 | - if (s->cr & CR_OCIEN) { | ||
181 | - ptimer_run(s->timer_cmp, 0); | ||
182 | - } else { | ||
183 | - ptimer_stop(s->timer_cmp); | ||
184 | - } | ||
185 | - } else if (!(s->cr & CR_EN)) { | ||
186 | - /* stop both timers */ | ||
187 | - ptimer_stop(s->timer_reload); | ||
188 | - ptimer_stop(s->timer_cmp); | ||
189 | - } else if (s->cr & CR_OCIEN) { | ||
190 | - if (!(oldcr & CR_OCIEN)) { | ||
191 | - imx_epit_reload_compare_timer(s); | ||
192 | - ptimer_run(s->timer_cmp, 0); | ||
193 | - } | ||
194 | - } else { | ||
195 | - ptimer_stop(s->timer_cmp); | ||
196 | - } | ||
197 | - | ||
198 | - ptimer_transaction_commit(s->timer_cmp); | ||
199 | - ptimer_transaction_commit(s->timer_reload); | ||
200 | + imx_epit_write_cr(s, (uint32_t)value); | ||
201 | break; | ||
202 | |||
203 | - case 1: /* SR - ACK*/ | ||
204 | - /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
205 | - if (value & SR_OCIF) { | ||
206 | - s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
207 | - imx_epit_update_int(s); | ||
208 | - } | ||
209 | + case 1: /* SR */ | ||
210 | + imx_epit_write_sr(s, (uint32_t)value); | ||
211 | break; | ||
212 | |||
213 | - case 2: /* LR - set ticks */ | ||
214 | - s->lr = value; | ||
215 | - | ||
216 | - ptimer_transaction_begin(s->timer_cmp); | ||
217 | - ptimer_transaction_begin(s->timer_reload); | ||
218 | - if (s->cr & CR_RLD) { | ||
219 | - /* Also set the limit if the LRD bit is set */ | ||
220 | - /* If IOVW bit is set then set the timer value */ | ||
221 | - ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
222 | - ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
223 | - } else if (s->cr & CR_IOVW) { | ||
224 | - /* If IOVW bit is set then set the timer value */ | ||
225 | - ptimer_set_count(s->timer_reload, s->lr); | ||
226 | - } | ||
227 | - /* | ||
228 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
229 | - * the timer interrupt may not fire properly. The commit must happen | ||
230 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
231 | - * s->timer_reload internally again. | ||
232 | - */ | ||
233 | - ptimer_transaction_commit(s->timer_reload); | ||
234 | - imx_epit_reload_compare_timer(s); | ||
235 | - ptimer_transaction_commit(s->timer_cmp); | ||
236 | + case 2: /* LR */ | ||
237 | + imx_epit_write_lr(s, (uint32_t)value); | ||
238 | break; | ||
239 | |||
240 | case 3: /* CMP */ | ||
241 | - s->cmp = value; | ||
242 | - | ||
243 | - ptimer_transaction_begin(s->timer_cmp); | ||
244 | - imx_epit_reload_compare_timer(s); | ||
245 | - ptimer_transaction_commit(s->timer_cmp); | ||
246 | - | ||
247 | + imx_epit_write_cmp(s, (uint32_t)value); | ||
248 | break; | ||
249 | |||
250 | default: | ||
251 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
252 | HWADDR_PRIx "\n", TYPE_IMX_EPIT, __func__, offset); | ||
253 | - | ||
254 | break; | ||
255 | } | ||
256 | } | ||
257 | + | ||
258 | static void imx_epit_cmp(void *opaque) | ||
259 | { | ||
260 | IMXEPITState *s = IMX_EPIT(opaque); | ||
261 | -- | 178 | -- |
262 | 2.25.1 | 179 | 2.34.1 | diff view generated by jsdifflib |
1 | In get_phys_addr_twostage() we set the lg_page_size of the result to | 1 | Convert the last four BR-with-pointer-auth insns to decodetree. |
---|---|---|---|
2 | the maximum of the stage 1 and stage 2 page sizes. This works for | 2 | The remaining cases in the outer switch in disas_uncond_b_reg() |
3 | the case where we do want to create a TLB entry, because we know the | 3 | all return early rather than leaving the case statement, so we |
4 | common TLB code only creates entries of the TARGET_PAGE_SIZE and | 4 | can delete the now-unused code at the end of that function. |
5 | asking for a size larger than that only means that invalidations | ||
6 | invalidate the whole larger area. However, if lg_page_size is | ||
7 | smaller than TARGET_PAGE_SIZE this effectively means "don't create a | ||
8 | TLB entry"; in this case if either S1 or S2 said "this covers less | ||
9 | than a page and can't go in a TLB" then the final result also should | ||
10 | be marked that way. Set the resulting page size to 0 if either | ||
11 | stage asked for a less-than-a-page entry, and expand the comment | ||
12 | to explain what's going on. | ||
13 | |||
14 | This has no effect for VMSA because currently the VMSA lookup always | ||
15 | returns results that cover at least TARGET_PAGE_SIZE; however when we | ||
16 | add v8R support it will reuse this code path, and for v8R the S1 and | ||
17 | S2 results can be smaller than TARGET_PAGE_SIZE. | ||
18 | 5 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
21 | Message-id: 20221212142708.610090-1-peter.maydell@linaro.org | 8 | Message-id: 20230512144106.3608981-20-peter.maydell@linaro.org |
22 | --- | 9 | --- |
23 | target/arm/ptw.c | 16 +++++++++++++--- | 10 | target/arm/tcg/a64.decode | 4 ++ |
24 | 1 file changed, 13 insertions(+), 3 deletions(-) | 11 | target/arm/tcg/translate-a64.c | 97 ++++++++++++++-------------------- |
12 | 2 files changed, 43 insertions(+), 58 deletions(-) | ||
25 | 13 | ||
26 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | 14 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
27 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/target/arm/ptw.c | 16 | --- a/target/arm/tcg/a64.decode |
29 | +++ b/target/arm/ptw.c | 17 | +++ b/target/arm/tcg/a64.decode |
30 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | 18 | @@ -XXX,XX +XXX,XX @@ BLRAZ 1101011 0001 11111 00001 m:1 rn:5 11111 &braz # BLRAAZ, BLRABZ |
19 | |||
20 | &reta m | ||
21 | RETA 1101011 0010 11111 00001 m:1 11111 11111 &reta # RETAA, RETAB | ||
22 | + | ||
23 | +&bra rn rm m | ||
24 | +BRA 1101011 1000 11111 00001 m:1 rn:5 rm:5 &bra # BRAA, BRAB | ||
25 | +BLRA 1101011 1001 11111 00001 m:1 rn:5 rm:5 &bra # BLRAA, BLRAB | ||
26 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/tcg/translate-a64.c | ||
29 | +++ b/target/arm/tcg/translate-a64.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_RETA(DisasContext *s, arg_reta *a) | ||
31 | return true; | ||
32 | } | ||
33 | |||
34 | +static bool trans_BRA(DisasContext *s, arg_bra *a) | ||
35 | +{ | ||
36 | + TCGv_i64 dst; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa64_pauth, s)) { | ||
39 | + return false; | ||
40 | + } | ||
41 | + dst = auth_branch_target(s, cpu_reg(s,a->rn), cpu_reg_sp(s, a->rm), !a->m); | ||
42 | + gen_a64_set_pc(s, dst); | ||
43 | + set_btype_for_br(s, a->rn); | ||
44 | + s->base.is_jmp = DISAS_JUMP; | ||
45 | + return true; | ||
46 | +} | ||
47 | + | ||
48 | +static bool trans_BLRA(DisasContext *s, arg_bra *a) | ||
49 | +{ | ||
50 | + TCGv_i64 dst, lr; | ||
51 | + | ||
52 | + if (!dc_isar_feature(aa64_pauth, s)) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + dst = auth_branch_target(s, cpu_reg(s, a->rn), cpu_reg_sp(s, a->rm), !a->m); | ||
56 | + lr = cpu_reg(s, 30); | ||
57 | + if (dst == lr) { | ||
58 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
59 | + tcg_gen_mov_i64(tmp, dst); | ||
60 | + dst = tmp; | ||
61 | + } | ||
62 | + gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
63 | + gen_a64_set_pc(s, dst); | ||
64 | + set_btype_for_blr(s); | ||
65 | + s->base.is_jmp = DISAS_JUMP; | ||
66 | + return true; | ||
67 | +} | ||
68 | + | ||
69 | /* HINT instruction group, including various allocated HINTs */ | ||
70 | static void handle_hint(DisasContext *s, uint32_t insn, | ||
71 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
72 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
73 | static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
74 | { | ||
75 | unsigned int opc, op2, op3, rn, op4; | ||
76 | - unsigned btype_mod = 2; /* 0: BR, 1: BLR, 2: other */ | ||
77 | TCGv_i64 dst; | ||
78 | TCGv_i64 modifier; | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
81 | case 0: | ||
82 | case 1: | ||
83 | case 2: | ||
84 | + case 8: | ||
85 | + case 9: | ||
86 | /* | ||
87 | - * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ: | ||
88 | - * handled in decodetree | ||
89 | + * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ, | ||
90 | + * BRAA, BLRAA: handled in decodetree | ||
91 | */ | ||
92 | goto do_unallocated; | ||
93 | |||
94 | - case 8: /* BRAA */ | ||
95 | - case 9: /* BLRAA */ | ||
96 | - if (!dc_isar_feature(aa64_pauth, s)) { | ||
97 | - goto do_unallocated; | ||
98 | - } | ||
99 | - if ((op3 & ~1) != 2) { | ||
100 | - goto do_unallocated; | ||
101 | - } | ||
102 | - btype_mod = opc & 1; | ||
103 | - if (s->pauth_active) { | ||
104 | - dst = tcg_temp_new_i64(); | ||
105 | - modifier = cpu_reg_sp(s, op4); | ||
106 | - if (op3 == 2) { | ||
107 | - gen_helper_autia(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
108 | - } else { | ||
109 | - gen_helper_autib(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
110 | - } | ||
111 | - } else { | ||
112 | - dst = cpu_reg(s, rn); | ||
113 | - } | ||
114 | - /* BLRAA also needs to load return address */ | ||
115 | - if (opc == 9) { | ||
116 | - TCGv_i64 lr = cpu_reg(s, 30); | ||
117 | - if (dst == lr) { | ||
118 | - TCGv_i64 tmp = tcg_temp_new_i64(); | ||
119 | - tcg_gen_mov_i64(tmp, dst); | ||
120 | - dst = tmp; | ||
121 | - } | ||
122 | - gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
123 | - } | ||
124 | - gen_a64_set_pc(s, dst); | ||
125 | - break; | ||
126 | - | ||
127 | case 4: /* ERET */ | ||
128 | if (s->current_el == 0) { | ||
129 | goto do_unallocated; | ||
130 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
131 | unallocated_encoding(s); | ||
132 | return; | ||
31 | } | 133 | } |
32 | 134 | - | |
33 | /* | 135 | - switch (btype_mod) { |
34 | - * Use the maximum of the S1 & S2 page size, so that invalidation | 136 | - case 0: /* BR */ |
35 | - * of pages > TARGET_PAGE_SIZE works correctly. | 137 | - if (dc_isar_feature(aa64_bti, s)) { |
36 | + * If either S1 or S2 returned a result smaller than TARGET_PAGE_SIZE, | 138 | - /* BR to {x16,x17} or !guard -> 1, else 3. */ |
37 | + * this means "don't put this in the TLB"; in this case, return a | 139 | - set_btype(s, rn == 16 || rn == 17 || !s->guarded_page ? 1 : 3); |
38 | + * result with lg_page_size == 0 to achieve that. Otherwise, | 140 | - } |
39 | + * use the maximum of the S1 & S2 page size, so that invalidation | 141 | - break; |
40 | + * of pages > TARGET_PAGE_SIZE works correctly. (This works even though | 142 | - |
41 | + * we know the combined result permissions etc only cover the minimum | 143 | - case 1: /* BLR */ |
42 | + * of the S1 and S2 page size, because we know that the common TLB code | 144 | - if (dc_isar_feature(aa64_bti, s)) { |
43 | + * never actually creates TLB entries bigger than TARGET_PAGE_SIZE, | 145 | - /* BLR sets BTYPE to 2, regardless of source guarded page. */ |
44 | + * and passing a larger page size value only affects invalidations.) | 146 | - set_btype(s, 2); |
45 | */ | 147 | - } |
46 | - if (result->f.lg_page_size < s1_lgpgsz) { | 148 | - break; |
47 | + if (result->f.lg_page_size < TARGET_PAGE_BITS || | 149 | - |
48 | + s1_lgpgsz < TARGET_PAGE_BITS) { | 150 | - default: /* RET or none of the above. */ |
49 | + result->f.lg_page_size = 0; | 151 | - /* BTYPE will be set to 0 by normal end-of-insn processing. */ |
50 | + } else if (result->f.lg_page_size < s1_lgpgsz) { | 152 | - break; |
51 | result->f.lg_page_size = s1_lgpgsz; | 153 | - } |
52 | } | 154 | - |
53 | 155 | - s->base.is_jmp = DISAS_JUMP; | |
156 | } | ||
157 | |||
158 | /* Branches, exception generating and system instructions */ | ||
54 | -- | 159 | -- |
55 | 2.25.1 | 160 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
2 | 1 | ||
3 | Cores with PMSA have the MPUIR register which has the | ||
4 | same encoding as the MIDR alias with opc2=4. So we only | ||
5 | add that alias if we are not realizing a core that | ||
6 | implements PMSA. | ||
7 | |||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20221206102504.165775-2-tobias.roehmel@rwth-aachen.de | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/helper.c | 13 +++++++++---- | ||
15 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper.c | ||
20 | +++ b/target/arm/helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
22 | .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr, | ||
23 | .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid), | ||
24 | .readfn = midr_read }, | ||
25 | - /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */ | ||
26 | - { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, | ||
27 | - .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
28 | - .access = PL1_R, .resetvalue = cpu->midr }, | ||
29 | + /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */ | ||
30 | { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, | ||
31 | .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7, | ||
32 | .access = PL1_R, .resetvalue = cpu->midr }, | ||
33 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
34 | .accessfn = access_aa64_tid1, | ||
35 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, | ||
36 | }; | ||
37 | + ARMCPRegInfo id_v8_midr_alias_cp_reginfo = { | ||
38 | + .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, | ||
39 | + .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
40 | + .access = PL1_R, .resetvalue = cpu->midr | ||
41 | + }; | ||
42 | ARMCPRegInfo id_cp_reginfo[] = { | ||
43 | /* These are common to v8 and pre-v8 */ | ||
44 | { .name = "CTR", | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
46 | } | ||
47 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
48 | define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo); | ||
49 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
50 | + define_one_arm_cp_reg(cpu, &id_v8_midr_alias_cp_reginfo); | ||
51 | + } | ||
52 | } else { | ||
53 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); | ||
54 | } | ||
55 | -- | ||
56 | 2.25.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 1 | Convert the exception-return insns ERET, ERETA and ERETB to |
---|---|---|---|
2 | decodetree. These were the last insns left in the legacy | ||
3 | decoder function disas_uncond_reg_b(), which allows us to | ||
4 | remove it. | ||
2 | 5 | ||
3 | All constants are taken from the ARM Cortex-R52 Processor TRM Revision: r1p3 | 6 | The old decoder explicitly decoded the DRPS instruction, |
7 | only in order to call unallocated_encoding() on it, exactly | ||
8 | as would have happened if it hadn't decoded it. This is | ||
9 | because this insn always UNDEFs unless the CPU is in | ||
10 | halting-debug state, which we don't emulate. So we list | ||
11 | the pattern in a comment in a64.decode, but don't actively | ||
12 | decode it. | ||
4 | 13 | ||
5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20221206102504.165775-8-tobias.roehmel@rwth-aachen.de | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20230512144106.3608981-21-peter.maydell@linaro.org | ||
9 | --- | 17 | --- |
10 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ | 18 | target/arm/tcg/a64.decode | 8 ++ |
11 | 1 file changed, 42 insertions(+) | 19 | target/arm/tcg/translate-a64.c | 163 +++++++++++---------------------- |
20 | 2 files changed, 63 insertions(+), 108 deletions(-) | ||
12 | 21 | ||
13 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 22 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu_tcg.c | 24 | --- a/target/arm/tcg/a64.decode |
16 | +++ b/target/arm/cpu_tcg.c | 25 | +++ b/target/arm/tcg/a64.decode |
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | 26 | @@ -XXX,XX +XXX,XX @@ RETA 1101011 0010 11111 00001 m:1 11111 11111 &reta # RETAA, RETAB |
18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); | 27 | &bra rn rm m |
28 | BRA 1101011 1000 11111 00001 m:1 rn:5 rm:5 &bra # BRAA, BRAB | ||
29 | BLRA 1101011 1001 11111 00001 m:1 rn:5 rm:5 &bra # BLRAA, BLRAB | ||
30 | + | ||
31 | +ERET 1101011 0100 11111 000000 11111 00000 | ||
32 | +ERETA 1101011 0100 11111 00001 m:1 11111 11111 &reta # ERETAA, ERETAB | ||
33 | + | ||
34 | +# We don't need to decode DRPS because it always UNDEFs except when | ||
35 | +# the processor is in halting debug state (which we don't implement). | ||
36 | +# The pattern is listed here as documentation. | ||
37 | +# DRPS 1101011 0101 11111 000000 11111 00000 | ||
38 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/tcg/translate-a64.c | ||
41 | +++ b/target/arm/tcg/translate-a64.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool trans_BLRA(DisasContext *s, arg_bra *a) | ||
43 | return true; | ||
19 | } | 44 | } |
20 | 45 | ||
21 | +static void cortex_r52_initfn(Object *obj) | 46 | +static bool trans_ERET(DisasContext *s, arg_ERET *a) |
22 | +{ | 47 | +{ |
23 | + ARMCPU *cpu = ARM_CPU(obj); | 48 | + TCGv_i64 dst; |
24 | + | 49 | + |
25 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 50 | + if (s->current_el == 0) { |
26 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | 51 | + return false; |
27 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | 52 | + } |
28 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 53 | + if (s->fgt_eret) { |
29 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 54 | + gen_exception_insn_el(s, 0, EXCP_UDEF, 0, 2); |
30 | + cpu->midr = 0x411fd133; /* r1p3 */ | 55 | + return true; |
31 | + cpu->revidr = 0x00000000; | 56 | + } |
32 | + cpu->reset_fpsid = 0x41034023; | 57 | + dst = tcg_temp_new_i64(); |
33 | + cpu->isar.mvfr0 = 0x10110222; | 58 | + tcg_gen_ld_i64(dst, cpu_env, |
34 | + cpu->isar.mvfr1 = 0x12111111; | 59 | + offsetof(CPUARMState, elr_el[s->current_el])); |
35 | + cpu->isar.mvfr2 = 0x00000043; | 60 | + |
36 | + cpu->ctr = 0x8144c004; | 61 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { |
37 | + cpu->reset_sctlr = 0x30c50838; | 62 | + gen_io_start(); |
38 | + cpu->isar.id_pfr0 = 0x00000131; | 63 | + } |
39 | + cpu->isar.id_pfr1 = 0x10111001; | 64 | + |
40 | + cpu->isar.id_dfr0 = 0x03010006; | 65 | + gen_helper_exception_return(cpu_env, dst); |
41 | + cpu->id_afr0 = 0x00000000; | 66 | + /* Must exit loop to check un-masked IRQs */ |
42 | + cpu->isar.id_mmfr0 = 0x00211040; | 67 | + s->base.is_jmp = DISAS_EXIT; |
43 | + cpu->isar.id_mmfr1 = 0x40000000; | 68 | + return true; |
44 | + cpu->isar.id_mmfr2 = 0x01200000; | ||
45 | + cpu->isar.id_mmfr3 = 0xf0102211; | ||
46 | + cpu->isar.id_mmfr4 = 0x00000010; | ||
47 | + cpu->isar.id_isar0 = 0x02101110; | ||
48 | + cpu->isar.id_isar1 = 0x13112111; | ||
49 | + cpu->isar.id_isar2 = 0x21232142; | ||
50 | + cpu->isar.id_isar3 = 0x01112131; | ||
51 | + cpu->isar.id_isar4 = 0x00010142; | ||
52 | + cpu->isar.id_isar5 = 0x00010001; | ||
53 | + cpu->isar.dbgdidr = 0x77168000; | ||
54 | + cpu->clidr = (1 << 27) | (1 << 24) | 0x3; | ||
55 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | ||
56 | + cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */ | ||
57 | + | ||
58 | + cpu->pmsav7_dregion = 16; | ||
59 | + cpu->pmsav8r_hdregion = 16; | ||
60 | +} | 69 | +} |
61 | + | 70 | + |
62 | static void cortex_r5f_initfn(Object *obj) | 71 | +static bool trans_ERETA(DisasContext *s, arg_reta *a) |
72 | +{ | ||
73 | + TCGv_i64 dst; | ||
74 | + | ||
75 | + if (!dc_isar_feature(aa64_pauth, s)) { | ||
76 | + return false; | ||
77 | + } | ||
78 | + if (s->current_el == 0) { | ||
79 | + return false; | ||
80 | + } | ||
81 | + /* The FGT trap takes precedence over an auth trap. */ | ||
82 | + if (s->fgt_eret) { | ||
83 | + gen_exception_insn_el(s, 0, EXCP_UDEF, a->m ? 3 : 2, 2); | ||
84 | + return true; | ||
85 | + } | ||
86 | + dst = tcg_temp_new_i64(); | ||
87 | + tcg_gen_ld_i64(dst, cpu_env, | ||
88 | + offsetof(CPUARMState, elr_el[s->current_el])); | ||
89 | + | ||
90 | + dst = auth_branch_target(s, dst, cpu_X[31], !a->m); | ||
91 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
92 | + gen_io_start(); | ||
93 | + } | ||
94 | + | ||
95 | + gen_helper_exception_return(cpu_env, dst); | ||
96 | + /* Must exit loop to check un-masked IRQs */ | ||
97 | + s->base.is_jmp = DISAS_EXIT; | ||
98 | + return true; | ||
99 | +} | ||
100 | + | ||
101 | /* HINT instruction group, including various allocated HINTs */ | ||
102 | static void handle_hint(DisasContext *s, uint32_t insn, | ||
103 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
104 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
105 | } | ||
106 | } | ||
107 | |||
108 | -/* Unconditional branch (register) | ||
109 | - * 31 25 24 21 20 16 15 10 9 5 4 0 | ||
110 | - * +---------------+-------+-------+-------+------+-------+ | ||
111 | - * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 | | ||
112 | - * +---------------+-------+-------+-------+------+-------+ | ||
113 | - */ | ||
114 | -static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
115 | -{ | ||
116 | - unsigned int opc, op2, op3, rn, op4; | ||
117 | - TCGv_i64 dst; | ||
118 | - TCGv_i64 modifier; | ||
119 | - | ||
120 | - opc = extract32(insn, 21, 4); | ||
121 | - op2 = extract32(insn, 16, 5); | ||
122 | - op3 = extract32(insn, 10, 6); | ||
123 | - rn = extract32(insn, 5, 5); | ||
124 | - op4 = extract32(insn, 0, 5); | ||
125 | - | ||
126 | - if (op2 != 0x1f) { | ||
127 | - goto do_unallocated; | ||
128 | - } | ||
129 | - | ||
130 | - switch (opc) { | ||
131 | - case 0: | ||
132 | - case 1: | ||
133 | - case 2: | ||
134 | - case 8: | ||
135 | - case 9: | ||
136 | - /* | ||
137 | - * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ, | ||
138 | - * BRAA, BLRAA: handled in decodetree | ||
139 | - */ | ||
140 | - goto do_unallocated; | ||
141 | - | ||
142 | - case 4: /* ERET */ | ||
143 | - if (s->current_el == 0) { | ||
144 | - goto do_unallocated; | ||
145 | - } | ||
146 | - switch (op3) { | ||
147 | - case 0: /* ERET */ | ||
148 | - if (op4 != 0) { | ||
149 | - goto do_unallocated; | ||
150 | - } | ||
151 | - if (s->fgt_eret) { | ||
152 | - gen_exception_insn_el(s, 0, EXCP_UDEF, syn_erettrap(op3), 2); | ||
153 | - return; | ||
154 | - } | ||
155 | - dst = tcg_temp_new_i64(); | ||
156 | - tcg_gen_ld_i64(dst, cpu_env, | ||
157 | - offsetof(CPUARMState, elr_el[s->current_el])); | ||
158 | - break; | ||
159 | - | ||
160 | - case 2: /* ERETAA */ | ||
161 | - case 3: /* ERETAB */ | ||
162 | - if (!dc_isar_feature(aa64_pauth, s)) { | ||
163 | - goto do_unallocated; | ||
164 | - } | ||
165 | - if (rn != 0x1f || op4 != 0x1f) { | ||
166 | - goto do_unallocated; | ||
167 | - } | ||
168 | - /* The FGT trap takes precedence over an auth trap. */ | ||
169 | - if (s->fgt_eret) { | ||
170 | - gen_exception_insn_el(s, 0, EXCP_UDEF, syn_erettrap(op3), 2); | ||
171 | - return; | ||
172 | - } | ||
173 | - dst = tcg_temp_new_i64(); | ||
174 | - tcg_gen_ld_i64(dst, cpu_env, | ||
175 | - offsetof(CPUARMState, elr_el[s->current_el])); | ||
176 | - if (s->pauth_active) { | ||
177 | - modifier = cpu_X[31]; | ||
178 | - if (op3 == 2) { | ||
179 | - gen_helper_autia(dst, cpu_env, dst, modifier); | ||
180 | - } else { | ||
181 | - gen_helper_autib(dst, cpu_env, dst, modifier); | ||
182 | - } | ||
183 | - } | ||
184 | - break; | ||
185 | - | ||
186 | - default: | ||
187 | - goto do_unallocated; | ||
188 | - } | ||
189 | - if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
190 | - gen_io_start(); | ||
191 | - } | ||
192 | - | ||
193 | - gen_helper_exception_return(cpu_env, dst); | ||
194 | - /* Must exit loop to check un-masked IRQs */ | ||
195 | - s->base.is_jmp = DISAS_EXIT; | ||
196 | - return; | ||
197 | - | ||
198 | - case 5: /* DRPS */ | ||
199 | - if (op3 != 0 || op4 != 0 || rn != 0x1f) { | ||
200 | - goto do_unallocated; | ||
201 | - } else { | ||
202 | - unallocated_encoding(s); | ||
203 | - } | ||
204 | - return; | ||
205 | - | ||
206 | - default: | ||
207 | - do_unallocated: | ||
208 | - unallocated_encoding(s); | ||
209 | - return; | ||
210 | - } | ||
211 | -} | ||
212 | - | ||
213 | /* Branches, exception generating and system instructions */ | ||
214 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
63 | { | 215 | { |
64 | ARMCPU *cpu = ARM_CPU(obj); | 216 | @@ -XXX,XX +XXX,XX @@ static void disas_b_exc_sys(DisasContext *s, uint32_t insn) |
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | 217 | disas_exc(s, insn); |
66 | .class_init = arm_v7m_class_init }, | 218 | } |
67 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | 219 | break; |
68 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | 220 | - case 0x6b: /* Unconditional branch (register) */ |
69 | + { .name = "cortex-r52", .initfn = cortex_r52_initfn }, | 221 | - disas_uncond_b_reg(s, insn); |
70 | { .name = "ti925t", .initfn = ti925t_initfn }, | 222 | - break; |
71 | { .name = "sa1100", .initfn = sa1100_initfn }, | 223 | default: |
72 | { .name = "sa1110", .initfn = sa1110_initfn }, | 224 | unallocated_encoding(s); |
225 | break; | ||
73 | -- | 226 | -- |
74 | 2.25.1 | 227 | 2.34.1 |
75 | |||
76 | diff view generated by jsdifflib |
1 | From: Fabiano Rosas <farosas@suse.de> | 1 | The IMPDEF sysreg L2CTLR_EL1 found on the Cortex-A35, A53, A57, A72 |
---|---|---|---|
2 | and which we (arguably dubiously) also provide in '-cpu max' has a | ||
3 | 2 bit field for the number of processors in the cluster. On real | ||
4 | hardware this must be sufficient because it can only be configured | ||
5 | with up to 4 CPUs in the cluster. However on QEMU if the board code | ||
6 | does not explicitly configure the code into clusters with the right | ||
7 | CPU count we default to "give the value assuming that all CPUs in | ||
8 | the system are in a single cluster", which might be too big to fit | ||
9 | in the field. | ||
2 | 10 | ||
3 | Fix these: | 11 | Instead of just overflowing this 2-bit field, saturate to 3 (meaning |
12 | "4 CPUs", so at least we don't overwrite other fields in the register. | ||
13 | It's unlikely that any guest code really cares about the value in | ||
14 | this field; at least, if it does it probably also wants the system | ||
15 | to be more closely matching real hardware, i.e. not to have more | ||
16 | than 4 CPUs. | ||
4 | 17 | ||
5 | WARNING: Block comments use a leading /* on a separate line | 18 | This issue has been present since the L2CTLR was first added in |
6 | WARNING: Block comments use * on subsequent lines | 19 | commit 377a44ec8f2fac5b back in 2014. It was only noticed because |
7 | WARNING: Block comments use a trailing */ on a separate line | 20 | Coverity complains (CID 1509227) that the shift might overflow 32 bits |
21 | and inadvertently sign extend into the top half of the 64 bit value. | ||
8 | 22 | ||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Message-id: 20221213190537.511-2-farosas@suse.de | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 20230512170223.3801643-2-peter.maydell@linaro.org | ||
14 | --- | 26 | --- |
15 | target/arm/helper.c | 323 +++++++++++++++++++++++++++++--------------- | 27 | target/arm/cortex-regs.c | 11 +++++++++-- |
16 | 1 file changed, 215 insertions(+), 108 deletions(-) | 28 | 1 file changed, 9 insertions(+), 2 deletions(-) |
17 | 29 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 30 | diff --git a/target/arm/cortex-regs.c b/target/arm/cortex-regs.c |
19 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 32 | --- a/target/arm/cortex-regs.c |
21 | +++ b/target/arm/helper.c | 33 | +++ b/target/arm/cortex-regs.c |
22 | @@ -XXX,XX +XXX,XX @@ uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri) | 34 | @@ -XXX,XX +XXX,XX @@ static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
23 | static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
24 | uint64_t v) | ||
25 | { | ||
26 | - /* Raw write of a coprocessor register (as needed for migration, etc). | ||
27 | + /* | ||
28 | + * Raw write of a coprocessor register (as needed for migration, etc). | ||
29 | * Note that constant registers are treated as write-ignored; the | ||
30 | * caller should check for success by whether a readback gives the | ||
31 | * value written. | ||
32 | @@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
33 | |||
34 | static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | ||
35 | { | ||
36 | - /* Return true if the regdef would cause an assertion if you called | ||
37 | + /* | ||
38 | + * Return true if the regdef would cause an assertion if you called | ||
39 | * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a | ||
40 | * program bug for it not to have the NO_RAW flag). | ||
41 | * NB that returning false here doesn't necessarily mean that calling | ||
42 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu) | ||
43 | if (ri->type & ARM_CP_NO_RAW) { | ||
44 | continue; | ||
45 | } | ||
46 | - /* Write value and confirm it reads back as written | ||
47 | + /* | ||
48 | + * Write value and confirm it reads back as written | ||
49 | * (to catch read-only registers and partially read-only | ||
50 | * registers where the incoming migration value doesn't match) | ||
51 | */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static gint cpreg_key_compare(gconstpointer a, gconstpointer b) | ||
53 | |||
54 | void init_cpreg_list(ARMCPU *cpu) | ||
55 | { | ||
56 | - /* Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
57 | + /* | ||
58 | + * Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
59 | * Note that we require cpreg_tuples[] to be sorted by key ID. | ||
60 | */ | ||
61 | GList *keys; | ||
62 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_el3_aa32ns(CPUARMState *env, | ||
63 | return CP_ACCESS_OK; | ||
64 | } | ||
65 | |||
66 | -/* Some secure-only AArch32 registers trap to EL3 if used from | ||
67 | +/* | ||
68 | + * Some secure-only AArch32 registers trap to EL3 if used from | ||
69 | * Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts). | ||
70 | * Note that an access from Secure EL1 can only happen if EL3 is AArch64. | ||
71 | * We assume that the .access field is set to PL1_RW. | ||
72 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_trap_aa32s_el1(CPUARMState *env, | ||
73 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
74 | } | ||
75 | |||
76 | -/* Check for traps to performance monitor registers, which are controlled | ||
77 | +/* | ||
78 | + * Check for traps to performance monitor registers, which are controlled | ||
79 | * by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3. | ||
80 | */ | ||
81 | static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
82 | @@ -XXX,XX +XXX,XX @@ static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
83 | ARMCPU *cpu = env_archcpu(env); | ||
84 | |||
85 | if (raw_read(env, ri) != value) { | ||
86 | - /* Unlike real hardware the qemu TLB uses virtual addresses, | ||
87 | + /* | ||
88 | + * Unlike real hardware the qemu TLB uses virtual addresses, | ||
89 | * not modified virtual addresses, so this causes a TLB flush. | ||
90 | */ | ||
91 | tlb_flush(CPU(cpu)); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | |||
94 | if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | ||
95 | && !extended_addresses_enabled(env)) { | ||
96 | - /* For VMSA (when not using the LPAE long descriptor page table | ||
97 | + /* | ||
98 | + * For VMSA (when not using the LPAE long descriptor page table | ||
99 | * format) this register includes the ASID, so do a TLB flush. | ||
100 | * For PMSA it is purely a process ID and no action is needed. | ||
101 | */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2is_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | } | ||
104 | |||
105 | static const ARMCPRegInfo cp_reginfo[] = { | ||
106 | - /* Define the secure and non-secure FCSE identifier CP registers | ||
107 | + /* | ||
108 | + * Define the secure and non-secure FCSE identifier CP registers | ||
109 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
110 | * the secure register to be properly reset and migrated. There is also no | ||
111 | * v8 EL1 version of the register so the non-secure instance stands alone. | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
113 | .access = PL1_RW, .secure = ARM_CP_SECSTATE_S, | ||
114 | .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s), | ||
115 | .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, }, | ||
116 | - /* Define the secure and non-secure context identifier CP registers | ||
117 | + /* | ||
118 | + * Define the secure and non-secure context identifier CP registers | ||
119 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
120 | * the secure register to be properly reset and migrated. In the | ||
121 | * non-secure case, the 32-bit register will have reset and migration | ||
122 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
123 | }; | ||
124 | |||
125 | static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
126 | - /* NB: Some of these registers exist in v8 but with more precise | ||
127 | + /* | ||
128 | + * NB: Some of these registers exist in v8 but with more precise | ||
129 | * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]). | ||
130 | */ | ||
131 | /* MMU Domain access control / MPU write buffer control */ | ||
132 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
133 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
134 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s), | ||
135 | offsetoflow32(CPUARMState, cp15.dacr_ns) } }, | ||
136 | - /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
137 | + /* | ||
138 | + * ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
139 | * For v6 and v5, these mappings are overly broad. | ||
140 | */ | ||
141 | { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0, | ||
142 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
143 | }; | ||
144 | |||
145 | static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
146 | - /* Not all pre-v6 cores implemented this WFI, so this is slightly | ||
147 | + /* | ||
148 | + * Not all pre-v6 cores implemented this WFI, so this is slightly | ||
149 | * over-broad. | ||
150 | */ | ||
151 | { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2, | ||
152 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
153 | }; | ||
154 | |||
155 | static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
156 | - /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
157 | + /* | ||
158 | + * Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
159 | * is UNPREDICTABLE; we choose to NOP as most implementations do). | ||
160 | */ | ||
161 | { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
162 | .access = PL1_W, .type = ARM_CP_WFI }, | ||
163 | - /* L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
164 | + /* | ||
165 | + * L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
166 | * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and | ||
167 | * OMAPCP will override this space. | ||
168 | */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
170 | { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY, | ||
171 | .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
172 | .resetvalue = 0 }, | ||
173 | - /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
174 | + /* | ||
175 | + * We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
176 | * implementing it as RAZ means the "debug architecture version" bits | ||
177 | * will read as a reserved value, which should cause Linux to not try | ||
178 | * to use the debug hardware. | ||
179 | */ | ||
180 | { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
181 | .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | - /* MMU TLB control. Note that the wildcarding means we cover not just | ||
183 | + /* | ||
184 | + * MMU TLB control. Note that the wildcarding means we cover not just | ||
185 | * the unified TLB ops but also the dside/iside/inner-shareable variants. | ||
186 | */ | ||
187 | { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY, | ||
188 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
189 | |||
190 | /* In ARMv8 most bits of CPACR_EL1 are RES0. */ | ||
191 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
192 | - /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
193 | + /* | ||
194 | + * ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
195 | * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP. | ||
196 | * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell. | ||
197 | */ | ||
198 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | value |= R_CPACR_ASEDIS_MASK; | ||
200 | } | ||
201 | |||
202 | - /* VFPv3 and upwards with NEON implement 32 double precision | ||
203 | + /* | ||
204 | + * VFPv3 and upwards with NEON implement 32 double precision | ||
205 | * registers (D0-D31). | ||
206 | */ | ||
207 | if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) { | ||
208 | @@ -XXX,XX +XXX,XX @@ static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
209 | |||
210 | static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
211 | { | ||
212 | - /* Call cpacr_write() so that we reset with the correct RAO bits set | ||
213 | + /* | ||
214 | + * Call cpacr_write() so that we reset with the correct RAO bits set | ||
215 | * for our CPU features. | ||
216 | */ | ||
217 | cpacr_write(env, ri, 0); | ||
218 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
219 | { .name = "MVA_prefetch", | ||
220 | .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1, | ||
221 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
222 | - /* We need to break the TB after ISB to execute self-modifying code | ||
223 | + /* | ||
224 | + * We need to break the TB after ISB to execute self-modifying code | ||
225 | * correctly and also to take any pending interrupts immediately. | ||
226 | * So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag. | ||
227 | */ | ||
228 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
229 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s), | ||
230 | offsetof(CPUARMState, cp15.ifar_ns) }, | ||
231 | .resetvalue = 0, }, | ||
232 | - /* Watchpoint Fault Address Register : should actually only be present | ||
233 | + /* | ||
234 | + * Watchpoint Fault Address Register : should actually only be present | ||
235 | * for 1136, 1176, 11MPCore. | ||
236 | */ | ||
237 | { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, | ||
238 | @@ -XXX,XX +XXX,XX @@ static bool event_supported(uint16_t number) | ||
239 | static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | bool isread) | ||
241 | { | ||
242 | - /* Performance monitor registers user accessibility is controlled | ||
243 | + /* | ||
244 | + * Performance monitor registers user accessibility is controlled | ||
245 | * by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable | ||
246 | * trapping to EL2 or EL3 for other accesses. | ||
247 | */ | ||
248 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult pmreg_access_ccntr(CPUARMState *env, | ||
249 | (MDCR_HPME | MDCR_HPMD | MDCR_HPMN | MDCR_HCCD | MDCR_HLP) | ||
250 | #define MDCR_EL3_PMU_ENABLE_BITS (MDCR_SPME | MDCR_SCCD) | ||
251 | |||
252 | -/* Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
253 | +/* | ||
254 | + * Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
255 | * the current EL, security state, and register configuration. | ||
256 | */ | ||
257 | static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) | ||
258 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
259 | static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
260 | uint64_t value) | ||
261 | { | ||
262 | - /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
263 | + /* | ||
264 | + * The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
265 | * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the | ||
266 | * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are | ||
267 | * accessed. | ||
268 | @@ -XXX,XX +XXX,XX @@ static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
269 | env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK; | ||
270 | pmevcntr_op_finish(env, counter); | ||
271 | } | ||
272 | - /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
273 | + /* | ||
274 | + * Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
275 | * PMSELR value is equal to or greater than the number of implemented | ||
276 | * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI. | ||
277 | */ | ||
278 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
279 | } | ||
280 | return ret; | ||
281 | } else { | ||
282 | - /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
283 | - * are CONSTRAINED UNPREDICTABLE. */ | ||
284 | + /* | ||
285 | + * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
286 | + * are CONSTRAINED UNPREDICTABLE. | ||
287 | + */ | ||
288 | return 0; | ||
289 | } | ||
290 | } | ||
291 | @@ -XXX,XX +XXX,XX @@ static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
292 | static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
293 | uint64_t value) | ||
294 | { | ||
295 | - /* Note that even though the AArch64 view of this register has bits | ||
296 | + /* | ||
297 | + * Note that even though the AArch64 view of this register has bits | ||
298 | * [10:0] all RES0 we can only mask the bottom 5, to comply with the | ||
299 | * architectural requirements for bits which are RES0 only in some | ||
300 | * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7 | ||
301 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
302 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
303 | valid_mask &= ~SCR_HCE; | ||
304 | |||
305 | - /* On ARMv7, SMD (or SCD as it is called in v7) is only | ||
306 | + /* | ||
307 | + * On ARMv7, SMD (or SCD as it is called in v7) is only | ||
308 | * supported if EL2 exists. The bit is UNK/SBZP when | ||
309 | * EL2 is unavailable. In QEMU ARMv7, we force it to always zero | ||
310 | * when EL2 is unavailable. | ||
311 | @@ -XXX,XX +XXX,XX @@ static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
312 | { | 35 | { |
313 | ARMCPU *cpu = env_archcpu(env); | 36 | ARMCPU *cpu = env_archcpu(env); |
314 | 37 | ||
315 | - /* Acquire the CSSELR index from the bank corresponding to the CCSIDR | 38 | - /* Number of cores is in [25:24]; otherwise we RAZ */ |
39 | - return (cpu->core_count - 1) << 24; | ||
316 | + /* | 40 | + /* |
317 | + * Acquire the CSSELR index from the bank corresponding to the CCSIDR | 41 | + * Number of cores is in [25:24]; otherwise we RAZ. |
318 | * bank | 42 | + * If the board didn't configure the CPUs into clusters, |
319 | */ | 43 | + * we default to "all CPUs in one cluster", which might be |
320 | uint32_t index = A32_BANKED_REG_GET(env, csselr, | 44 | + * more than the 4 that the hardware permits and which is |
321 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 45 | + * all you can report in this two-bit field. Saturate to |
322 | /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */ | 46 | + * 0b11 (== 4 CPUs) rather than overflowing the field. |
323 | { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | 47 | + */ |
324 | .access = PL1_W, .type = ARM_CP_NOP }, | 48 | + return MIN(cpu->core_count - 1, 3) << 24; |
325 | - /* Performance monitors are implementation defined in v7, | ||
326 | + /* | ||
327 | + * Performance monitors are implementation defined in v7, | ||
328 | * but with an ARM recommended set of registers, which we | ||
329 | * follow. | ||
330 | * | ||
331 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
332 | .writefn = csselr_write, .resetvalue = 0, | ||
333 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), | ||
334 | offsetof(CPUARMState, cp15.csselr_ns) } }, | ||
335 | - /* Auxiliary ID register: this actually has an IMPDEF value but for now | ||
336 | + /* | ||
337 | + * Auxiliary ID register: this actually has an IMPDEF value but for now | ||
338 | * just RAZ for all cores: | ||
339 | */ | ||
340 | { .name = "AIDR", .state = ARM_CP_STATE_BOTH, | ||
341 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
342 | .access = PL1_R, .type = ARM_CP_CONST, | ||
343 | .accessfn = access_aa64_tid1, | ||
344 | .resetvalue = 0 }, | ||
345 | - /* Auxiliary fault status registers: these also are IMPDEF, and we | ||
346 | + /* | ||
347 | + * Auxiliary fault status registers: these also are IMPDEF, and we | ||
348 | * choose to RAZ/WI for all cores. | ||
349 | */ | ||
350 | { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
351 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
352 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1, | ||
353 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
354 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
355 | - /* MAIR can just read-as-written because we don't implement caches | ||
356 | + /* | ||
357 | + * MAIR can just read-as-written because we don't implement caches | ||
358 | * and so don't need to care about memory attributes. | ||
359 | */ | ||
360 | { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64, | ||
361 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
362 | .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0, | ||
363 | .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]), | ||
364 | .resetvalue = 0 }, | ||
365 | - /* For non-long-descriptor page tables these are PRRR and NMRR; | ||
366 | + /* | ||
367 | + * For non-long-descriptor page tables these are PRRR and NMRR; | ||
368 | * regardless they still act as reads-as-written for QEMU. | ||
369 | */ | ||
370 | - /* MAIR0/1 are defined separately from their 64-bit counterpart which | ||
371 | + /* | ||
372 | + * MAIR0/1 are defined separately from their 64-bit counterpart which | ||
373 | * allows them to assign the correct fieldoffset based on the endianness | ||
374 | * handled in the field definitions. | ||
375 | */ | ||
376 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
377 | static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
378 | bool isread) | ||
379 | { | ||
380 | - /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
381 | + /* | ||
382 | + * CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
383 | * Writable only at the highest implemented exception level. | ||
384 | */ | ||
385 | int el = arm_current_el(env); | ||
386 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_stimer_access(CPUARMState *env, | ||
387 | const ARMCPRegInfo *ri, | ||
388 | bool isread) | ||
389 | { | ||
390 | - /* The AArch64 register view of the secure physical timer is | ||
391 | + /* | ||
392 | + * The AArch64 register view of the secure physical timer is | ||
393 | * always accessible from EL3, and configurably accessible from | ||
394 | * Secure EL1. | ||
395 | */ | ||
396 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
397 | ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx]; | ||
398 | |||
399 | if (gt->ctl & 1) { | ||
400 | - /* Timer enabled: calculate and set current ISTATUS, irq, and | ||
401 | + /* | ||
402 | + * Timer enabled: calculate and set current ISTATUS, irq, and | ||
403 | * reset timer to when ISTATUS next has to change | ||
404 | */ | ||
405 | uint64_t offset = timeridx == GTIMER_VIRT ? | ||
406 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
407 | /* Next transition is when we hit cval */ | ||
408 | nexttick = gt->cval + offset; | ||
409 | } | ||
410 | - /* Note that the desired next expiry time might be beyond the | ||
411 | + /* | ||
412 | + * Note that the desired next expiry time might be beyond the | ||
413 | * signed-64-bit range of a QEMUTimer -- in this case we just | ||
414 | * set the timer for as far in the future as possible. When the | ||
415 | * timer expires we will reset the timer for any remaining period. | ||
416 | @@ -XXX,XX +XXX,XX @@ static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
417 | /* Enable toggled */ | ||
418 | gt_recalc_timer(cpu, timeridx); | ||
419 | } else if ((oldval ^ value) & 2) { | ||
420 | - /* IMASK toggled: don't need to recalculate, | ||
421 | + /* | ||
422 | + * IMASK toggled: don't need to recalculate, | ||
423 | * just set the interrupt line based on ISTATUS | ||
424 | */ | ||
425 | int irqstate = (oldval & 4) && !(value & 2); | ||
426 | @@ -XXX,XX +XXX,XX @@ static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
427 | } | 49 | } |
428 | 50 | ||
429 | static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | 51 | static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { |
430 | - /* Note that CNTFRQ is purely reads-as-written for the benefit | ||
431 | + /* | ||
432 | + * Note that CNTFRQ is purely reads-as-written for the benefit | ||
433 | * of software; writing it doesn't actually change the timer frequency. | ||
434 | * Our reset value matches the fixed frequency we implement the timer at. | ||
435 | */ | ||
436 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
437 | .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read, | ||
438 | .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write, | ||
439 | }, | ||
440 | - /* Secure timer -- this is actually restricted to only EL3 | ||
441 | + /* | ||
442 | + * Secure timer -- this is actually restricted to only EL3 | ||
443 | * and configurably Secure-EL1 via the accessfn. | ||
444 | */ | ||
445 | { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64, | ||
446 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
447 | |||
448 | #else | ||
449 | |||
450 | -/* In user-mode most of the generic timer registers are inaccessible | ||
451 | +/* | ||
452 | + * In user-mode most of the generic timer registers are inaccessible | ||
453 | * however modern kernels (4.12+) allow access to cntvct_el0 | ||
454 | */ | ||
455 | |||
456 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
457 | { | ||
458 | ARMCPU *cpu = env_archcpu(env); | ||
459 | |||
460 | - /* Currently we have no support for QEMUTimer in linux-user so we | ||
461 | + /* | ||
462 | + * Currently we have no support for QEMUTimer in linux-user so we | ||
463 | * can't call gt_get_countervalue(env), instead we directly | ||
464 | * call the lower level functions. | ||
465 | */ | ||
466 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
467 | bool isread) | ||
468 | { | ||
469 | if (ri->opc2 & 4) { | ||
470 | - /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
471 | + /* | ||
472 | + * The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
473 | * Secure EL1 (which can only happen if EL3 is AArch64). | ||
474 | * They are simply UNDEF if executed from NS EL1. | ||
475 | * They function normally from EL2 or EL3. | ||
476 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
477 | } | ||
478 | } | ||
479 | } else { | ||
480 | - /* fsr is a DFSR/IFSR value for the short descriptor | ||
481 | + /* | ||
482 | + * fsr is a DFSR/IFSR value for the short descriptor | ||
483 | * translation table format (with WnR always clear). | ||
484 | * Convert it to a 32-bit PAR. | ||
485 | */ | ||
486 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
487 | }; | ||
488 | |||
489 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
490 | - /* Reset for all these registers is handled in arm_cpu_reset(), | ||
491 | + /* | ||
492 | + * Reset for all these registers is handled in arm_cpu_reset(), | ||
493 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
494 | * not register cpregs but still need the state to be reset. | ||
495 | */ | ||
496 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
497 | } | ||
498 | |||
499 | if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
500 | - /* With LPAE the TTBCR could result in a change of ASID | ||
501 | + /* | ||
502 | + * With LPAE the TTBCR could result in a change of ASID | ||
503 | * via the TTBCR.A1 bit, so do a TLB flush. | ||
504 | */ | ||
505 | tlb_flush(CPU(cpu)); | ||
506 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
507 | offsetoflow32(CPUARMState, cp15.tcr_el[1])} }, | ||
508 | }; | ||
509 | |||
510 | -/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
511 | +/* | ||
512 | + * Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
513 | * qemu tlbs nor adjusting cached masks. | ||
514 | */ | ||
515 | static const ARMCPRegInfo ttbcr2_reginfo = { | ||
516 | @@ -XXX,XX +XXX,XX @@ static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
517 | static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
518 | uint64_t value) | ||
519 | { | ||
520 | - /* On OMAP there are registers indicating the max/min index of dcache lines | ||
521 | + /* | ||
522 | + * On OMAP there are registers indicating the max/min index of dcache lines | ||
523 | * containing a dirty line; cache flush operations have to reset these. | ||
524 | */ | ||
525 | env->cp15.c15_i_max = 0x000; | ||
526 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = { | ||
527 | .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW, | ||
528 | .type = ARM_CP_NO_RAW, | ||
529 | .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, }, | ||
530 | - /* TODO: Peripheral port remap register: | ||
531 | + /* | ||
532 | + * TODO: Peripheral port remap register: | ||
533 | * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller | ||
534 | * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff), | ||
535 | * when MMU is off. | ||
536 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
537 | .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW, | ||
538 | .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr), | ||
539 | .resetvalue = 0, }, | ||
540 | - /* XScale specific cache-lockdown: since we have no cache we NOP these | ||
541 | + /* | ||
542 | + * XScale specific cache-lockdown: since we have no cache we NOP these | ||
543 | * and hope the guest does not really rely on cache behaviour. | ||
544 | */ | ||
545 | { .name = "XSCALE_LOCK_ICACHE_LINE", | ||
546 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
547 | }; | ||
548 | |||
549 | static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
550 | - /* RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
551 | + /* | ||
552 | + * RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
553 | * implementation of this implementation-defined space. | ||
554 | * Ideally this should eventually disappear in favour of actually | ||
555 | * implementing the correct behaviour for all cores. | ||
556 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
557 | }; | ||
558 | |||
559 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
560 | - /* The cache test-and-clean instructions always return (1 << 30) | ||
561 | + /* | ||
562 | + * The cache test-and-clean instructions always return (1 << 30) | ||
563 | * to indicate that there are no dirty cache lines. | ||
564 | */ | ||
565 | { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3, | ||
566 | @@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read_val(CPUARMState *env) | ||
567 | |||
568 | if (arm_feature(env, ARM_FEATURE_V7MP)) { | ||
569 | mpidr |= (1U << 31); | ||
570 | - /* Cores which are uniprocessor (non-coherent) | ||
571 | + /* | ||
572 | + * Cores which are uniprocessor (non-coherent) | ||
573 | * but still implement the MP extensions set | ||
574 | * bit 30. (For instance, Cortex-R5). | ||
575 | */ | ||
576 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, | ||
577 | return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); | ||
578 | } | ||
579 | |||
580 | -/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
581 | +/* | ||
582 | + * See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
583 | * Page D4-1736 (DDI0487A.b) | ||
584 | */ | ||
585 | |||
586 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
587 | static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
588 | uint64_t value) | ||
589 | { | ||
590 | - /* Invalidate by VA, EL2 | ||
591 | + /* | ||
592 | + * Invalidate by VA, EL2 | ||
593 | * Currently handles both VAE2 and VALE2, since we don't support | ||
594 | * flush-last-level-only. | ||
595 | */ | ||
596 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
597 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
598 | uint64_t value) | ||
599 | { | ||
600 | - /* Invalidate by VA, EL3 | ||
601 | + /* | ||
602 | + * Invalidate by VA, EL3 | ||
603 | * Currently handles both VAE3 and VALE3, since we don't support | ||
604 | * flush-last-level-only. | ||
605 | */ | ||
606 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
607 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
608 | uint64_t value) | ||
609 | { | ||
610 | - /* Invalidate by VA, EL1&0 (AArch64 version). | ||
611 | + /* | ||
612 | + * Invalidate by VA, EL1&0 (AArch64 version). | ||
613 | * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1, | ||
614 | * since we don't support flush-for-specific-ASID-only or | ||
615 | * flush-last-level-only. | ||
616 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
617 | bool isread) | ||
618 | { | ||
619 | if (!(env->pstate & PSTATE_SP)) { | ||
620 | - /* Access to SP_EL0 is undefined if it's being used as | ||
621 | + /* | ||
622 | + * Access to SP_EL0 is undefined if it's being used as | ||
623 | * the stack pointer. | ||
624 | */ | ||
625 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
626 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
627 | } | ||
628 | |||
629 | if (raw_read(env, ri) == value) { | ||
630 | - /* Skip the TLB flush if nothing actually changed; Linux likes | ||
631 | + /* | ||
632 | + * Skip the TLB flush if nothing actually changed; Linux likes | ||
633 | * to do a lot of pointless SCTLR writes. | ||
634 | */ | ||
635 | return; | ||
636 | @@ -XXX,XX +XXX,XX @@ static void mdcr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
637 | } | ||
638 | |||
639 | static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
640 | - /* Minimal set of EL0-visible registers. This will need to be expanded | ||
641 | + /* | ||
642 | + * Minimal set of EL0-visible registers. This will need to be expanded | ||
643 | * significantly for system emulation of AArch64 CPUs. | ||
644 | */ | ||
645 | { .name = "NZCV", .state = ARM_CP_STATE_AA64, | ||
646 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
647 | .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0, | ||
648 | .access = PL1_RW, | ||
649 | .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) }, | ||
650 | - /* We rely on the access checks not allowing the guest to write to the | ||
651 | + /* | ||
652 | + * We rely on the access checks not allowing the guest to write to the | ||
653 | * state field when SPSel indicates that it's being used as the stack | ||
654 | * pointer. | ||
655 | */ | ||
656 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
657 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
658 | valid_mask &= ~HCR_HCD; | ||
659 | } else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) { | ||
660 | - /* Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
661 | + /* | ||
662 | + * Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
663 | * However, if we're using the SMC PSCI conduit then QEMU is | ||
664 | * effectively acting like EL3 firmware and so the guest at | ||
665 | * EL2 should retain the ability to prevent EL1 from being | ||
666 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
667 | .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
668 | .writefn = tlbi_aa64_vae2is_write }, | ||
669 | #ifndef CONFIG_USER_ONLY | ||
670 | - /* Unlike the other EL2-related AT operations, these must | ||
671 | + /* | ||
672 | + * Unlike the other EL2-related AT operations, these must | ||
673 | * UNDEF from EL3 if EL2 is not implemented, which is why we | ||
674 | * define them here rather than with the rest of the AT ops. | ||
675 | */ | ||
676 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
677 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
678 | .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
679 | .writefn = ats_write64 }, | ||
680 | - /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
681 | + /* | ||
682 | + * The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
683 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
684 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
685 | * to behave as if SCR.NS was 1. | ||
686 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
687 | .writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC }, | ||
688 | { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
689 | .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
690 | - /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
691 | + /* | ||
692 | + * ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
693 | * reset values as IMPDEF. We choose to reset to 3 to comply with | ||
694 | * both ARMv7 and ARMv8. | ||
695 | */ | ||
696 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = { | ||
697 | static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
698 | bool isread) | ||
699 | { | ||
700 | - /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
701 | + /* | ||
702 | + * The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
703 | * At Secure EL1 it traps to EL3 or EL2. | ||
704 | */ | ||
705 | if (arm_current_el(env) == 3) { | ||
706 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
707 | } | ||
708 | } | ||
709 | |||
710 | -/* We don't know until after realize whether there's a GICv3 | ||
711 | +/* | ||
712 | + * We don't know until after realize whether there's a GICv3 | ||
713 | * attached, and that is what registers the gicv3 sysregs. | ||
714 | * So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1 | ||
715 | * at runtime. | ||
716 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
717 | } | ||
718 | #endif | ||
719 | |||
720 | -/* Shared logic between LORID and the rest of the LOR* registers. | ||
721 | +/* | ||
722 | + * Shared logic between LORID and the rest of the LOR* registers. | ||
723 | * Secure state exclusion has already been dealt with. | ||
724 | */ | ||
725 | static CPAccessResult access_lor_ns(CPUARMState *env, | ||
726 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
727 | |||
728 | define_arm_cp_regs(cpu, cp_reginfo); | ||
729 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
730 | - /* Must go early as it is full of wildcards that may be | ||
731 | + /* | ||
732 | + * Must go early as it is full of wildcards that may be | ||
733 | * overridden by later definitions. | ||
734 | */ | ||
735 | define_arm_cp_regs(cpu, not_v8_cp_reginfo); | ||
736 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
737 | .access = PL1_R, .type = ARM_CP_CONST, | ||
738 | .accessfn = access_aa32_tid3, | ||
739 | .resetvalue = cpu->isar.id_pfr0 }, | ||
740 | - /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
741 | + /* | ||
742 | + * ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
743 | * the value of the GIC field until after we define these regs. | ||
744 | */ | ||
745 | { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH, | ||
746 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
747 | |||
748 | define_arm_cp_regs(cpu, el3_regs); | ||
749 | } | ||
750 | - /* The behaviour of NSACR is sufficiently various that we don't | ||
751 | + /* | ||
752 | + * The behaviour of NSACR is sufficiently various that we don't | ||
753 | * try to describe it in a single reginfo: | ||
754 | * if EL3 is 64 bit, then trap to EL3 from S EL1, | ||
755 | * reads as constant 0xc00 from NS EL1 and NS EL2 | ||
756 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
757 | if (cpu_isar_feature(aa32_jazelle, cpu)) { | ||
758 | define_arm_cp_regs(cpu, jazelle_regs); | ||
759 | } | ||
760 | - /* Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
761 | + /* | ||
762 | + * Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
763 | * cp15 crn=0 to be writes-ignored, whereas for other cores they should | ||
764 | * be read-only (ie write causes UNDEF exception). | ||
765 | */ | ||
766 | { | ||
767 | ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = { | ||
768 | - /* Pre-v8 MIDR space. | ||
769 | + /* | ||
770 | + * Pre-v8 MIDR space. | ||
771 | * Note that the MIDR isn't a simple constant register because | ||
772 | * of the TI925 behaviour where writes to another register can | ||
773 | * cause the MIDR value to change. | ||
774 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
775 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
776 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
777 | size_t i; | ||
778 | - /* Register the blanket "writes ignored" value first to cover the | ||
779 | + /* | ||
780 | + * Register the blanket "writes ignored" value first to cover the | ||
781 | * whole space. Then update the specific ID registers to allow write | ||
782 | * access, so that they ignore writes rather than causing them to | ||
783 | * UNDEF. | ||
784 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
785 | .raw_writefn = raw_write, | ||
786 | }; | ||
787 | if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
788 | - /* Normally we would always end the TB on an SCTLR write, but Linux | ||
789 | + /* | ||
790 | + * Normally we would always end the TB on an SCTLR write, but Linux | ||
791 | * arch/arm/mach-pxa/sleep.S expects two instructions following | ||
792 | * an MMU enable to execute from cache. Imitate this behaviour. | ||
793 | */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
795 | void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
796 | const ARMCPRegInfo *r, void *opaque) | ||
797 | { | ||
798 | - /* Define implementations of coprocessor registers. | ||
799 | + /* | ||
800 | + * Define implementations of coprocessor registers. | ||
801 | * We store these in a hashtable because typically | ||
802 | * there are less than 150 registers in a space which | ||
803 | * is 16*16*16*8*8 = 262144 in size. | ||
804 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
805 | default: | ||
806 | g_assert_not_reached(); | ||
807 | } | ||
808 | - /* The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
809 | + /* | ||
810 | + * The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
811 | * encodes a minimum access level for the register. We roll this | ||
812 | * runtime check into our general permission check code, so check | ||
813 | * here that the reginfo's specified permissions are strict enough | ||
814 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
815 | assert((r->access & ~mask) == 0); | ||
816 | } | ||
817 | |||
818 | - /* Check that the register definition has enough info to handle | ||
819 | + /* | ||
820 | + * Check that the register definition has enough info to handle | ||
821 | * reads and writes if they are permitted. | ||
822 | */ | ||
823 | if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) { | ||
824 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
825 | continue; | ||
826 | } | ||
827 | if (state == ARM_CP_STATE_AA32) { | ||
828 | - /* Under AArch32 CP registers can be common | ||
829 | + /* | ||
830 | + * Under AArch32 CP registers can be common | ||
831 | * (same for secure and non-secure world) or banked. | ||
832 | */ | ||
833 | char *name; | ||
834 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
835 | g_assert_not_reached(); | ||
836 | } | ||
837 | } else { | ||
838 | - /* AArch64 registers get mapped to non-secure instance | ||
839 | - * of AArch32 */ | ||
840 | + /* | ||
841 | + * AArch64 registers get mapped to non-secure instance | ||
842 | + * of AArch32 | ||
843 | + */ | ||
844 | add_cpreg_to_hashtable(cpu, r, opaque, state, | ||
845 | ARM_CP_SECSTATE_NS, | ||
846 | crm, opc1, opc2, r->name); | ||
847 | @@ -XXX,XX +XXX,XX @@ void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
848 | |||
849 | static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
850 | { | ||
851 | - /* Return true if it is not valid for us to switch to | ||
852 | + /* | ||
853 | + * Return true if it is not valid for us to switch to | ||
854 | * this CPU mode (ie all the UNPREDICTABLE cases in | ||
855 | * the ARM ARM CPSRWriteByInstr pseudocode). | ||
856 | */ | ||
857 | @@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
858 | case ARM_CPU_MODE_UND: | ||
859 | case ARM_CPU_MODE_IRQ: | ||
860 | case ARM_CPU_MODE_FIQ: | ||
861 | - /* Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
862 | + /* | ||
863 | + * Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
864 | * allows FIQ mode to be Secure-only. (In v8 this doesn't exist.) | ||
865 | */ | ||
866 | - /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
867 | + /* | ||
868 | + * If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
869 | * and CPS are treated as illegal mode changes. | ||
870 | */ | ||
871 | if (write_type == CPSRWriteByInstr && | ||
872 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
873 | env->GE = (val >> 16) & 0xf; | ||
874 | } | ||
875 | |||
876 | - /* In a V7 implementation that includes the security extensions but does | ||
877 | + /* | ||
878 | + * In a V7 implementation that includes the security extensions but does | ||
879 | * not include Virtualization Extensions the SCR.FW and SCR.AW bits control | ||
880 | * whether non-secure software is allowed to change the CPSR_F and CPSR_A | ||
881 | * bits respectively. | ||
882 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
883 | changed_daif = (env->daif ^ val) & mask; | ||
884 | |||
885 | if (changed_daif & CPSR_A) { | ||
886 | - /* Check to see if we are allowed to change the masking of async | ||
887 | + /* | ||
888 | + * Check to see if we are allowed to change the masking of async | ||
889 | * abort exceptions from a non-secure state. | ||
890 | */ | ||
891 | if (!(env->cp15.scr_el3 & SCR_AW)) { | ||
892 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
893 | } | ||
894 | |||
895 | if (changed_daif & CPSR_F) { | ||
896 | - /* Check to see if we are allowed to change the masking of FIQ | ||
897 | + /* | ||
898 | + * Check to see if we are allowed to change the masking of FIQ | ||
899 | * exceptions from a non-secure state. | ||
900 | */ | ||
901 | if (!(env->cp15.scr_el3 & SCR_FW)) { | ||
902 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
903 | mask &= ~CPSR_F; | ||
904 | } | ||
905 | |||
906 | - /* Check whether non-maskable FIQ (NMFI) support is enabled. | ||
907 | + /* | ||
908 | + * Check whether non-maskable FIQ (NMFI) support is enabled. | ||
909 | * If this bit is set software is not allowed to mask | ||
910 | * FIQs, but is allowed to set CPSR_F to 0. | ||
911 | */ | ||
912 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
913 | if (write_type != CPSRWriteRaw && | ||
914 | ((env->uncached_cpsr ^ val) & mask & CPSR_M)) { | ||
915 | if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) { | ||
916 | - /* Note that we can only get here in USR mode if this is a | ||
917 | + /* | ||
918 | + * Note that we can only get here in USR mode if this is a | ||
919 | * gdb stub write; for this case we follow the architectural | ||
920 | * behaviour for guest writes in USR mode of ignoring an attempt | ||
921 | * to switch mode. (Those are caught by translate.c for writes | ||
922 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
923 | */ | ||
924 | mask &= ~CPSR_M; | ||
925 | } else if (bad_mode_switch(env, val & CPSR_M, write_type)) { | ||
926 | - /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
927 | + /* | ||
928 | + * Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
929 | * v7, and has defined behaviour in v8: | ||
930 | * + leave CPSR.M untouched | ||
931 | * + allow changes to the other CPSR fields | ||
932 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
933 | env->regs[14] = env->banked_r14[r14_bank_number(mode)]; | ||
934 | } | ||
935 | |||
936 | -/* Physical Interrupt Target EL Lookup Table | ||
937 | +/* | ||
938 | + * Physical Interrupt Target EL Lookup Table | ||
939 | * | ||
940 | * [ From ARM ARM section G1.13.4 (Table G1-15) ] | ||
941 | * | ||
942 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
943 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
944 | rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW); | ||
945 | } else { | ||
946 | - /* Either EL2 is the highest EL (and so the EL2 register width | ||
947 | + /* | ||
948 | + * Either EL2 is the highest EL (and so the EL2 register width | ||
949 | * is given by is64); or there is no EL2 or EL3, in which case | ||
950 | * the value of 'rw' does not affect the table lookup anyway. | ||
951 | */ | ||
952 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
953 | env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23]; | ||
954 | } | ||
955 | |||
956 | - /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
957 | + /* | ||
958 | + * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
959 | * mode, then we can copy to r8-r14. Otherwise, we copy to the | ||
960 | * FIQ bank for r8-r14. | ||
961 | */ | ||
962 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
963 | /* High vectors. When enabled, base address cannot be remapped. */ | ||
964 | addr += 0xffff0000; | ||
965 | } else { | ||
966 | - /* ARM v7 architectures provide a vector base address register to remap | ||
967 | + /* | ||
968 | + * ARM v7 architectures provide a vector base address register to remap | ||
969 | * the interrupt vector table. | ||
970 | * This register is only followed in non-monitor mode, and is banked. | ||
971 | * Note: only bits 31:5 are valid. | ||
972 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
973 | aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | ||
974 | |||
975 | if (cur_el < new_el) { | ||
976 | - /* Entry vector offset depends on whether the implemented EL | ||
977 | + /* | ||
978 | + * Entry vector offset depends on whether the implemented EL | ||
979 | * immediately lower than the target level is using AArch32 or AArch64 | ||
980 | */ | ||
981 | bool is_aa64; | ||
982 | @@ -XXX,XX +XXX,XX @@ static void handle_semihosting(CPUState *cs) | ||
983 | } | ||
984 | #endif | ||
985 | |||
986 | -/* Handle a CPU exception for A and R profile CPUs. | ||
987 | +/* | ||
988 | + * Handle a CPU exception for A and R profile CPUs. | ||
989 | * Do any appropriate logging, handle PSCI calls, and then hand off | ||
990 | * to the AArch64-entry or AArch32-entry function depending on the | ||
991 | * target exception level's register width. | ||
992 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
993 | } | ||
994 | #endif | ||
995 | |||
996 | - /* Hooks may change global state so BQL should be held, also the | ||
997 | + /* | ||
998 | + * Hooks may change global state so BQL should be held, also the | ||
999 | * BQL needs to be held for any modification of | ||
1000 | * cs->interrupt_request. | ||
1001 | */ | ||
1002 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
1003 | }; | ||
1004 | } | ||
1005 | |||
1006 | -/* Note that signed overflow is undefined in C. The following routines are | ||
1007 | - careful to use unsigned types where modulo arithmetic is required. | ||
1008 | - Failure to do so _will_ break on newer gcc. */ | ||
1009 | +/* | ||
1010 | + * Note that signed overflow is undefined in C. The following routines are | ||
1011 | + * careful to use unsigned types where modulo arithmetic is required. | ||
1012 | + * Failure to do so _will_ break on newer gcc. | ||
1013 | + */ | ||
1014 | |||
1015 | /* Signed saturating arithmetic. */ | ||
1016 | |||
1017 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
1018 | return (a & mask) | (b & ~mask); | ||
1019 | } | ||
1020 | |||
1021 | -/* CRC helpers. | ||
1022 | +/* | ||
1023 | + * CRC helpers. | ||
1024 | * The upper bytes of val (above the number specified by 'bytes') must have | ||
1025 | * been zeroed out by the caller. | ||
1026 | */ | ||
1027 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes) | ||
1028 | return crc32c(acc, buf, bytes) ^ 0xffffffff; | ||
1029 | } | ||
1030 | |||
1031 | -/* Return the exception level to which FP-disabled exceptions should | ||
1032 | +/* | ||
1033 | + * Return the exception level to which FP-disabled exceptions should | ||
1034 | * be taken, or 0 if FP is enabled. | ||
1035 | */ | ||
1036 | int fp_exception_el(CPUARMState *env, int cur_el) | ||
1037 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1038 | #ifndef CONFIG_USER_ONLY | ||
1039 | uint64_t hcr_el2; | ||
1040 | |||
1041 | - /* CPACR and the CPTR registers don't exist before v6, so FP is | ||
1042 | + /* | ||
1043 | + * CPACR and the CPTR registers don't exist before v6, so FP is | ||
1044 | * always accessible | ||
1045 | */ | ||
1046 | if (!arm_feature(env, ARM_FEATURE_V6)) { | ||
1047 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1048 | |||
1049 | hcr_el2 = arm_hcr_el2_eff(env); | ||
1050 | |||
1051 | - /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1052 | + /* | ||
1053 | + * The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1054 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
1055 | * 1 : trap only EL0 accesses | ||
1056 | * 3 : trap no accesses | ||
1057 | -- | 52 | -- |
1058 | 2.25.1 | 53 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | In the vexpress board code, we allocate a new MemoryRegion at the top |
---|---|---|---|
2 | of vexpress_common_init() but only set it up and use it inside the | ||
3 | "if (map[VE_NORFLASHALIAS] != -1)" conditional, so we leak it if not. | ||
4 | This isn't a very interesting leak as it's a tiny amount of memory | ||
5 | once at startup, but it's easy to fix. | ||
2 | 6 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | We could silence Coverity simply by moving the g_new() into the |
8 | if() block, but this use of g_new(MemoryRegion, 1) is a legacy from | ||
9 | when this board model was originally written; we wouldn't do that | ||
10 | if we wrote it today. The MemoryRegions are conceptually a part of | ||
11 | the board and must not go away until the whole board is done with | ||
12 | (at the end of the simulation), so they belong in its state struct. | ||
13 | |||
14 | This machine already has a VexpressMachineState struct that extends | ||
15 | MachineState, so statically put the MemoryRegions in there instead of | ||
16 | dynamically allocating them separately at runtime. | ||
17 | |||
18 | Spotted by Coverity (CID 1509083). | ||
19 | |||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20221220142520.24094-3-philmd@linaro.org | 22 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Message-id: 20230512170223.3801643-3-peter.maydell@linaro.org |
7 | --- | 24 | --- |
8 | hw/arm/nseries.c | 18 +++++++++--------- | 25 | hw/arm/vexpress.c | 40 ++++++++++++++++++++-------------------- |
9 | 1 file changed, 9 insertions(+), 9 deletions(-) | 26 | 1 file changed, 20 insertions(+), 20 deletions(-) |
10 | 27 | ||
11 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | 28 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
12 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/nseries.c | 30 | --- a/hw/arm/vexpress.c |
14 | +++ b/hw/arm/nseries.c | 31 | +++ b/hw/arm/vexpress.c |
15 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) | 32 | @@ -XXX,XX +XXX,XX @@ struct VexpressMachineClass { |
33 | |||
34 | struct VexpressMachineState { | ||
35 | MachineState parent; | ||
36 | + MemoryRegion vram; | ||
37 | + MemoryRegion sram; | ||
38 | + MemoryRegion flashalias; | ||
39 | + MemoryRegion lowram; | ||
40 | + MemoryRegion a15sram; | ||
41 | bool secure; | ||
42 | bool virt; | ||
43 | }; | ||
44 | @@ -XXX,XX +XXX,XX @@ struct VexpressMachineState { | ||
45 | #define TYPE_VEXPRESS_A15_MACHINE MACHINE_TYPE_NAME("vexpress-a15") | ||
46 | OBJECT_DECLARE_TYPE(VexpressMachineState, VexpressMachineClass, VEXPRESS_MACHINE) | ||
47 | |||
48 | -typedef void DBoardInitFn(const VexpressMachineState *machine, | ||
49 | +typedef void DBoardInitFn(VexpressMachineState *machine, | ||
50 | ram_addr_t ram_size, | ||
51 | const char *cpu_type, | ||
52 | qemu_irq *pic); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void init_cpus(MachineState *ms, const char *cpu_type, | ||
54 | } | ||
16 | } | 55 | } |
17 | 56 | ||
18 | /* Touchscreen and keypad controller */ | 57 | -static void a9_daughterboard_init(const VexpressMachineState *vms, |
19 | -static MouseTransformInfo n800_pointercal = { | 58 | +static void a9_daughterboard_init(VexpressMachineState *vms, |
20 | +static const MouseTransformInfo n800_pointercal = { | 59 | ram_addr_t ram_size, |
21 | .x = 800, | 60 | const char *cpu_type, |
22 | .y = 480, | 61 | qemu_irq *pic) |
23 | .a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 }, | 62 | { |
63 | MachineState *machine = MACHINE(vms); | ||
64 | MemoryRegion *sysmem = get_system_memory(); | ||
65 | - MemoryRegion *lowram = g_new(MemoryRegion, 1); | ||
66 | ram_addr_t low_ram_size; | ||
67 | |||
68 | if (ram_size > 0x40000000) { | ||
69 | @@ -XXX,XX +XXX,XX @@ static void a9_daughterboard_init(const VexpressMachineState *vms, | ||
70 | * address space should in theory be remappable to various | ||
71 | * things including ROM or RAM; we always map the RAM there. | ||
72 | */ | ||
73 | - memory_region_init_alias(lowram, NULL, "vexpress.lowmem", machine->ram, | ||
74 | - 0, low_ram_size); | ||
75 | - memory_region_add_subregion(sysmem, 0x0, lowram); | ||
76 | + memory_region_init_alias(&vms->lowram, NULL, "vexpress.lowmem", | ||
77 | + machine->ram, 0, low_ram_size); | ||
78 | + memory_region_add_subregion(sysmem, 0x0, &vms->lowram); | ||
79 | memory_region_add_subregion(sysmem, 0x60000000, machine->ram); | ||
80 | |||
81 | /* 0x1e000000 A9MPCore (SCU) private memory region */ | ||
82 | @@ -XXX,XX +XXX,XX @@ static VEDBoardInfo a9_daughterboard = { | ||
83 | .init = a9_daughterboard_init, | ||
24 | }; | 84 | }; |
25 | 85 | ||
26 | -static MouseTransformInfo n810_pointercal = { | 86 | -static void a15_daughterboard_init(const VexpressMachineState *vms, |
27 | +static const MouseTransformInfo n810_pointercal = { | 87 | +static void a15_daughterboard_init(VexpressMachineState *vms, |
28 | .x = 800, | 88 | ram_addr_t ram_size, |
29 | .y = 480, | 89 | const char *cpu_type, |
30 | .a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 }, | 90 | qemu_irq *pic) |
31 | @@ -XXX,XX +XXX,XX @@ static void n810_key_event(void *opaque, int keycode) | ||
32 | |||
33 | #define M 0 | ||
34 | |||
35 | -static int n810_keys[0x80] = { | ||
36 | +static const int n810_keys[0x80] = { | ||
37 | [0x01] = 16, /* Q */ | ||
38 | [0x02] = 37, /* K */ | ||
39 | [0x03] = 24, /* O */ | ||
40 | @@ -XXX,XX +XXX,XX @@ static void n8x0_usb_setup(struct n800_s *s) | ||
41 | /* Setup done before the main bootloader starts by some early setup code | ||
42 | * - used when we want to run the main bootloader in emulation. This | ||
43 | * isn't documented. */ | ||
44 | -static uint32_t n800_pinout[104] = { | ||
45 | +static const uint32_t n800_pinout[104] = { | ||
46 | 0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0, | ||
47 | 0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808, | ||
48 | 0x08080808, 0x180800c4, 0x00b80000, 0x08080808, | ||
49 | @@ -XXX,XX +XXX,XX @@ static void n8x0_boot_init(void *opaque) | ||
50 | #define OMAP_TAG_CBUS 0x4e03 | ||
51 | #define OMAP_TAG_EM_ASIC_BB5 0x4e04 | ||
52 | |||
53 | -static struct omap_gpiosw_info_s { | ||
54 | +static const struct omap_gpiosw_info_s { | ||
55 | const char *name; | ||
56 | int line; | ||
57 | int type; | ||
58 | @@ -XXX,XX +XXX,XX @@ static struct omap_gpiosw_info_s { | ||
59 | { NULL } | ||
60 | }; | ||
61 | |||
62 | -static struct omap_partition_info_s { | ||
63 | +static const struct omap_partition_info_s { | ||
64 | uint32_t offset; | ||
65 | uint32_t size; | ||
66 | int mask; | ||
67 | @@ -XXX,XX +XXX,XX @@ static struct omap_partition_info_s { | ||
68 | { 0, 0, 0, NULL } | ||
69 | }; | ||
70 | |||
71 | -static uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
72 | +static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
73 | |||
74 | static int n8x0_atag_setup(void *p, int model) | ||
75 | { | 91 | { |
76 | uint8_t *b; | 92 | MachineState *machine = MACHINE(vms); |
77 | uint16_t *w; | 93 | MemoryRegion *sysmem = get_system_memory(); |
78 | uint32_t *l; | 94 | - MemoryRegion *sram = g_new(MemoryRegion, 1); |
79 | - struct omap_gpiosw_info_s *gpiosw; | 95 | |
80 | - struct omap_partition_info_s *partition; | 96 | { |
81 | + const struct omap_gpiosw_info_s *gpiosw; | 97 | /* We have to use a separate 64 bit variable here to avoid the gcc |
82 | + const struct omap_partition_info_s *partition; | 98 | @@ -XXX,XX +XXX,XX @@ static void a15_daughterboard_init(const VexpressMachineState *vms, |
83 | const char *tag; | 99 | /* 0x2b060000: SP805 watchdog: not modelled */ |
84 | 100 | /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ | |
85 | w = p; | 101 | /* 0x2e000000: system SRAM */ |
102 | - memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000, | ||
103 | + memory_region_init_ram(&vms->a15sram, NULL, "vexpress.a15sram", 0x10000, | ||
104 | &error_fatal); | ||
105 | - memory_region_add_subregion(sysmem, 0x2e000000, sram); | ||
106 | + memory_region_add_subregion(sysmem, 0x2e000000, &vms->a15sram); | ||
107 | |||
108 | /* 0x7ffb0000: DMA330 DMA controller: not modelled */ | ||
109 | /* 0x7ffd0000: PL354 static memory controller: not modelled */ | ||
110 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
111 | I2CBus *i2c; | ||
112 | ram_addr_t vram_size, sram_size; | ||
113 | MemoryRegion *sysmem = get_system_memory(); | ||
114 | - MemoryRegion *vram = g_new(MemoryRegion, 1); | ||
115 | - MemoryRegion *sram = g_new(MemoryRegion, 1); | ||
116 | - MemoryRegion *flashalias = g_new(MemoryRegion, 1); | ||
117 | - MemoryRegion *flash0mem; | ||
118 | const hwaddr *map = daughterboard->motherboard_map; | ||
119 | int i; | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
122 | |||
123 | if (map[VE_NORFLASHALIAS] != -1) { | ||
124 | /* Map flash 0 as an alias into low memory */ | ||
125 | + MemoryRegion *flash0mem; | ||
126 | flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0); | ||
127 | - memory_region_init_alias(flashalias, NULL, "vexpress.flashalias", | ||
128 | + memory_region_init_alias(&vms->flashalias, NULL, "vexpress.flashalias", | ||
129 | flash0mem, 0, VEXPRESS_FLASH_SIZE); | ||
130 | - memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias); | ||
131 | + memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], &vms->flashalias); | ||
132 | } | ||
133 | |||
134 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
135 | ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); | ||
136 | |||
137 | sram_size = 0x2000000; | ||
138 | - memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, | ||
139 | + memory_region_init_ram(&vms->sram, NULL, "vexpress.sram", sram_size, | ||
140 | &error_fatal); | ||
141 | - memory_region_add_subregion(sysmem, map[VE_SRAM], sram); | ||
142 | + memory_region_add_subregion(sysmem, map[VE_SRAM], &vms->sram); | ||
143 | |||
144 | vram_size = 0x800000; | ||
145 | - memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size, | ||
146 | + memory_region_init_ram(&vms->vram, NULL, "vexpress.vram", vram_size, | ||
147 | &error_fatal); | ||
148 | - memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram); | ||
149 | + memory_region_add_subregion(sysmem, map[VE_VIDEORAM], &vms->vram); | ||
150 | |||
151 | /* 0x4e000000 LAN9118 Ethernet */ | ||
152 | if (nd_table[0].used) { | ||
86 | -- | 153 | -- |
87 | 2.25.1 | 154 | 2.34.1 |
88 | 155 | ||
89 | 156 | diff view generated by jsdifflib |
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 1 | Convert the u2f.txt file to rST, and place it in the right place |
---|---|---|---|
2 | 2 | in our manual layout. The old text didn't fit very well into our | |
3 | The v8R PMSAv8 has a two-stage MPU translation process, but, unlike | 3 | manual style, so the new version ends up looking like a rewrite, |
4 | VMSAv8, the stage 2 attributes are in the same format as the stage 1 | 4 | although some of the original text is preserved: |
5 | attributes (8-bit MAIR format). Rather than converting the MAIR | 5 | |
6 | format to the format used for VMSA stage 2 (bits [5:2] of a VMSA | 6 | * the 'building' section of the old file is removed, since we |
7 | stage 2 descriptor) and then converting back to do the attribute | 7 | generally assume that users have already built QEMU |
8 | combination, allow combined_attrs_nofwb() to accept s2 attributes | 8 | * some rather verbose text has been cut back |
9 | that are already in the MAIR format. | 9 | * document the passthrough device first, on the assumption |
10 | 10 | that's most likely to be of interest to users | |
11 | We move the assert() to combined_attrs_fwb(), because that function | 11 | * cut back on the duplication of text between sections |
12 | really does require a VMSA stage 2 attribute format. (We will never | 12 | * format example command lines etc with rST |
13 | get there for v8R, because PMSAv8 does not implement FEAT_S2FWB.) | 13 | |
14 | 14 | As it's a short document it seemed simplest to do this all | |
15 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | 15 | in one go rather than try to do a minimal syntactic conversion |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | and then clean up the wording and layout. |
17 | Message-id: 20221206102504.165775-4-tobias.roehmel@rwth-aachen.de | 17 | |
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
20 | Message-id: 20230421163734.1152076-1-peter.maydell@linaro.org | ||
19 | --- | 21 | --- |
20 | target/arm/ptw.c | 10 ++++++++-- | 22 | docs/system/device-emulation.rst | 1 + |
21 | 1 file changed, 8 insertions(+), 2 deletions(-) | 23 | docs/system/devices/usb-u2f.rst | 93 ++++++++++++++++++++++++++ |
22 | 24 | docs/system/devices/usb.rst | 2 +- | |
23 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | 25 | docs/u2f.txt | 110 ------------------------------- |
26 | 4 files changed, 95 insertions(+), 111 deletions(-) | ||
27 | create mode 100644 docs/system/devices/usb-u2f.rst | ||
28 | delete mode 100644 docs/u2f.txt | ||
29 | |||
30 | diff --git a/docs/system/device-emulation.rst b/docs/system/device-emulation.rst | ||
24 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/ptw.c | 32 | --- a/docs/system/device-emulation.rst |
26 | +++ b/target/arm/ptw.c | 33 | +++ b/docs/system/device-emulation.rst |
27 | @@ -XXX,XX +XXX,XX @@ static uint8_t combined_attrs_nofwb(uint64_t hcr, | 34 | @@ -XXX,XX +XXX,XX @@ Emulated Devices |
28 | { | 35 | devices/virtio-pmem.rst |
29 | uint8_t s1lo, s2lo, s1hi, s2hi, s2_mair_attrs, ret_attrs; | 36 | devices/vhost-user-rng.rst |
30 | 37 | devices/canokey.rst | |
31 | - s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); | 38 | + devices/usb-u2f.rst |
32 | + if (s2.is_s2_format) { | 39 | devices/igb.rst |
33 | + s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); | 40 | diff --git a/docs/system/devices/usb-u2f.rst b/docs/system/devices/usb-u2f.rst |
34 | + } else { | 41 | new file mode 100644 |
35 | + s2_mair_attrs = s2.attrs; | 42 | index XXXXXXX..XXXXXXX |
36 | + } | 43 | --- /dev/null |
37 | 44 | +++ b/docs/system/devices/usb-u2f.rst | |
38 | s1lo = extract32(s1.attrs, 0, 4); | 45 | @@ -XXX,XX +XXX,XX @@ |
39 | s2lo = extract32(s2_mair_attrs, 0, 4); | 46 | +Universal Second Factor (U2F) USB Key Device |
40 | @@ -XXX,XX +XXX,XX @@ static uint8_t force_cacheattr_nibble_wb(uint8_t attr) | 47 | +============================================ |
41 | */ | 48 | + |
42 | static uint8_t combined_attrs_fwb(ARMCacheAttrs s1, ARMCacheAttrs s2) | 49 | +U2F is an open authentication standard that enables relying parties |
43 | { | 50 | +exposed to the internet to offer a strong second factor option for end |
44 | + assert(s2.is_s2_format && !s1.is_s2_format); | 51 | +user authentication. |
45 | + | 52 | + |
46 | switch (s2.attrs) { | 53 | +The second factor is provided by a device implementing the U2F |
47 | case 7: | 54 | +protocol. In case of a USB U2F security key, it is a USB HID device |
48 | /* Use stage 1 attributes */ | 55 | +that implements the U2F protocol. |
49 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(uint64_t hcr, | 56 | + |
50 | ARMCacheAttrs ret; | 57 | +QEMU supports both pass-through of a host U2F key device to a VM, |
51 | bool tagged = false; | 58 | +and software emulation of a U2F key. |
52 | 59 | + | |
53 | - assert(s2.is_s2_format && !s1.is_s2_format); | 60 | +``u2f-passthru`` |
54 | + assert(!s1.is_s2_format); | 61 | +---------------- |
55 | ret.is_s2_format = false; | 62 | + |
56 | 63 | +The ``u2f-passthru`` device allows you to connect a real hardware | |
57 | if (s1.attrs == 0xf0) { | 64 | +U2F key on your host to a guest VM. All requests made from the guest |
65 | +are passed through to the physical security key connected to the | ||
66 | +host machine and vice versa. | ||
67 | + | ||
68 | +In addition, the dedicated pass-through allows you to share a single | ||
69 | +U2F security key with several guest VMs, which is not possible with a | ||
70 | +simple host device assignment pass-through. | ||
71 | + | ||
72 | +You can specify the host U2F key to use with the ``hidraw`` | ||
73 | +option, which takes the host path to a Linux ``/dev/hidrawN`` device: | ||
74 | + | ||
75 | +.. parsed-literal:: | ||
76 | + |qemu_system| -usb -device u2f-passthru,hidraw=/dev/hidraw0 | ||
77 | + | ||
78 | +If you don't specify the device, the ``u2f-passthru`` device will | ||
79 | +autoscan to take the first U2F device it finds on the host (this | ||
80 | +requires a working libudev): | ||
81 | + | ||
82 | +.. parsed-literal:: | ||
83 | + |qemu_system| -usb -device u2f-passthru | ||
84 | + | ||
85 | +``u2f-emulated`` | ||
86 | +---------------- | ||
87 | + | ||
88 | +``u2f-emulated`` is a completely software emulated U2F device. | ||
89 | +It uses `libu2f-emu <https://github.com/MattGorko/libu2f-emu>`__ | ||
90 | +for the U2F key emulation. libu2f-emu | ||
91 | +provides a complete implementation of the U2F protocol device part for | ||
92 | +all specified transports given by the FIDO Alliance. | ||
93 | + | ||
94 | +To work, an emulated U2F device must have four elements: | ||
95 | + | ||
96 | + * ec x509 certificate | ||
97 | + * ec private key | ||
98 | + * counter (four bytes value) | ||
99 | + * 48 bytes of entropy (random bits) | ||
100 | + | ||
101 | +To use this type of device, these have to be configured, and these | ||
102 | +four elements must be passed one way or another. | ||
103 | + | ||
104 | +Assuming that you have a working libu2f-emu installed on the host, | ||
105 | +there are three possible ways to configure the ``u2f-emulated`` device: | ||
106 | + | ||
107 | + * ephemeral | ||
108 | + * setup directory | ||
109 | + * manual | ||
110 | + | ||
111 | +Ephemeral is the simplest way to configure; it lets the device generate | ||
112 | +all the elements it needs for a single use of the lifetime of the device. | ||
113 | +It is the default if you do not pass any other options to the device. | ||
114 | + | ||
115 | +.. parsed-literal:: | ||
116 | + |qemu_system| -usb -device u2f-emulated | ||
117 | + | ||
118 | +You can pass the device the path of a setup directory on the host | ||
119 | +using the ``dir`` option; the directory must contain these four files: | ||
120 | + | ||
121 | + * ``certificate.pem``: ec x509 certificate | ||
122 | + * ``private-key.pem``: ec private key | ||
123 | + * ``counter``: counter value | ||
124 | + * ``entropy``: 48 bytes of entropy | ||
125 | + | ||
126 | +.. parsed-literal:: | ||
127 | + |qemu_system| -usb -device u2f-emulated,dir=$dir | ||
128 | + | ||
129 | +You can also manually pass the device the paths to each of these files, | ||
130 | +if you don't want them all to be in the same directory, using the options | ||
131 | + | ||
132 | + * ``cert`` | ||
133 | + * ``priv`` | ||
134 | + * ``counter`` | ||
135 | + * ``entropy`` | ||
136 | + | ||
137 | +.. parsed-literal:: | ||
138 | + |qemu_system| -usb -device u2f-emulated,cert=$DIR1/$FILE1,priv=$DIR2/$FILE2,counter=$DIR3/$FILE3,entropy=$DIR4/$FILE4 | ||
139 | diff --git a/docs/system/devices/usb.rst b/docs/system/devices/usb.rst | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/docs/system/devices/usb.rst | ||
142 | +++ b/docs/system/devices/usb.rst | ||
143 | @@ -XXX,XX +XXX,XX @@ option or the ``device_add`` monitor command. Available devices are: | ||
144 | USB audio device | ||
145 | |||
146 | ``u2f-{emulated,passthru}`` | ||
147 | - Universal Second Factor device | ||
148 | + :doc:`usb-u2f` | ||
149 | |||
150 | ``canokey`` | ||
151 | An Open-source Secure Key implementing FIDO2, OpenPGP, PIV and more. | ||
152 | diff --git a/docs/u2f.txt b/docs/u2f.txt | ||
153 | deleted file mode 100644 | ||
154 | index XXXXXXX..XXXXXXX | ||
155 | --- a/docs/u2f.txt | ||
156 | +++ /dev/null | ||
157 | @@ -XXX,XX +XXX,XX @@ | ||
158 | -QEMU U2F Key Device Documentation. | ||
159 | - | ||
160 | -Contents | ||
161 | -1. USB U2F key device | ||
162 | -2. Building | ||
163 | -3. Using u2f-emulated | ||
164 | -4. Using u2f-passthru | ||
165 | -5. Libu2f-emu | ||
166 | - | ||
167 | -1. USB U2F key device | ||
168 | - | ||
169 | -U2F is an open authentication standard that enables relying parties | ||
170 | -exposed to the internet to offer a strong second factor option for end | ||
171 | -user authentication. | ||
172 | - | ||
173 | -The standard brings many advantages to both parties, client and server, | ||
174 | -allowing to reduce over-reliance on passwords, it increases authentication | ||
175 | -security and simplifies passwords. | ||
176 | - | ||
177 | -The second factor is materialized by a device implementing the U2F | ||
178 | -protocol. In case of a USB U2F security key, it is a USB HID device | ||
179 | -that implements the U2F protocol. | ||
180 | - | ||
181 | -In QEMU, the USB U2F key device offers a dedicated support of U2F, allowing | ||
182 | -guest USB FIDO/U2F security keys operating in two possible modes: | ||
183 | -pass-through and emulated. | ||
184 | - | ||
185 | -The pass-through mode consists of passing all requests made from the guest | ||
186 | -to the physical security key connected to the host machine and vice versa. | ||
187 | -In addition, the dedicated pass-through allows to have a U2F security key | ||
188 | -shared on several guests which is not possible with a simple host device | ||
189 | -assignment pass-through. | ||
190 | - | ||
191 | -The emulated mode consists of completely emulating the behavior of an | ||
192 | -U2F device through software part. Libu2f-emu is used for that. | ||
193 | - | ||
194 | - | ||
195 | -2. Building | ||
196 | - | ||
197 | -To ensure the build of the u2f-emulated device variant which depends | ||
198 | -on libu2f-emu: configuring and building: | ||
199 | - | ||
200 | - ./configure --enable-u2f && make | ||
201 | - | ||
202 | -The pass-through mode is built by default on Linux. To take advantage | ||
203 | -of the autoscan option it provides, make sure you have a working libudev | ||
204 | -installed on the host. | ||
205 | - | ||
206 | - | ||
207 | -3. Using u2f-emulated | ||
208 | - | ||
209 | -To work, an emulated U2F device must have four elements: | ||
210 | - * ec x509 certificate | ||
211 | - * ec private key | ||
212 | - * counter (four bytes value) | ||
213 | - * 48 bytes of entropy (random bits) | ||
214 | - | ||
215 | -To use this type of device, this one has to be configured, and these | ||
216 | -four elements must be passed one way or another. | ||
217 | - | ||
218 | -Assuming that you have a working libu2f-emu installed on the host. | ||
219 | -There are three possible ways of configurations: | ||
220 | - * ephemeral | ||
221 | - * setup directory | ||
222 | - * manual | ||
223 | - | ||
224 | -Ephemeral is the simplest way to configure, it lets the device generate | ||
225 | -all the elements it needs for a single use of the lifetime of the device. | ||
226 | - | ||
227 | - qemu -usb -device u2f-emulated | ||
228 | - | ||
229 | -Setup directory allows to configure the device from a directory containing | ||
230 | -four files: | ||
231 | - * certificate.pem: ec x509 certificate | ||
232 | - * private-key.pem: ec private key | ||
233 | - * counter: counter value | ||
234 | - * entropy: 48 bytes of entropy | ||
235 | - | ||
236 | - qemu -usb -device u2f-emulated,dir=$dir | ||
237 | - | ||
238 | -Manual allows to configure the device more finely by specifying each | ||
239 | -of the elements necessary for the device: | ||
240 | - * cert | ||
241 | - * priv | ||
242 | - * counter | ||
243 | - * entropy | ||
244 | - | ||
245 | - qemu -usb -device u2f-emulated,cert=$DIR1/$FILE1,priv=$DIR2/$FILE2,counter=$DIR3/$FILE3,entropy=$DIR4/$FILE4 | ||
246 | - | ||
247 | - | ||
248 | -4. Using u2f-passthru | ||
249 | - | ||
250 | -On the host specify the u2f-passthru device with a suitable hidraw: | ||
251 | - | ||
252 | - qemu -usb -device u2f-passthru,hidraw=/dev/hidraw0 | ||
253 | - | ||
254 | -Alternately, the u2f-passthru device can autoscan to take the first | ||
255 | -U2F device it finds on the host (this requires a working libudev): | ||
256 | - | ||
257 | - qemu -usb -device u2f-passthru | ||
258 | - | ||
259 | - | ||
260 | -5. Libu2f-emu | ||
261 | - | ||
262 | -The u2f-emulated device uses libu2f-emu for the U2F key emulation. Libu2f-emu | ||
263 | -implements completely the U2F protocol device part for all specified | ||
264 | -transport given by the FIDO Alliance. | ||
265 | - | ||
266 | -For more information about libu2f-emu see this page: | ||
267 | -https://github.com/MattGorko/libu2f-emu. | ||
58 | -- | 268 | -- |
59 | 2.25.1 | 269 | 2.34.1 |
60 | |||
61 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
2 | 1 | ||
3 | remove unused defines, add needed defines | ||
4 | |||
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/timer/imx_epit.h | 4 ++-- | ||
10 | hw/timer/imx_epit.c | 4 ++-- | ||
11 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/timer/imx_epit.h | ||
16 | +++ b/include/hw/timer/imx_epit.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #define CR_OCIEN (1 << 2) | ||
19 | #define CR_RLD (1 << 3) | ||
20 | #define CR_PRESCALE_SHIFT (4) | ||
21 | -#define CR_PRESCALE_MASK (0xfff) | ||
22 | +#define CR_PRESCALE_BITS (12) | ||
23 | #define CR_SWR (1 << 16) | ||
24 | #define CR_IOVW (1 << 17) | ||
25 | #define CR_DBGEN (1 << 18) | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | #define CR_DOZEN (1 << 20) | ||
28 | #define CR_STOPEN (1 << 21) | ||
29 | #define CR_CLKSRC_SHIFT (24) | ||
30 | -#define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT) | ||
31 | +#define CR_CLKSRC_BITS (2) | ||
32 | |||
33 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL | ||
34 | |||
35 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/timer/imx_epit.c | ||
38 | +++ b/hw/timer/imx_epit.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | ||
40 | uint32_t clksrc; | ||
41 | uint32_t prescaler; | ||
42 | |||
43 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2); | ||
44 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12); | ||
45 | + clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
46 | + prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
47 | |||
48 | s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
49 | imx_epit_clocks[clksrc]) / prescaler; | ||
50 | -- | ||
51 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
2 | 1 | ||
3 | Fix this: | ||
4 | ERROR: braces {} are necessary for all arms of this statement | ||
5 | |||
6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Message-id: 20221213190537.511-4-farosas@suse.de | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++----------------- | ||
13 | 1 file changed, 42 insertions(+), 25 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
20 | env->CF = (val >> 29) & 1; | ||
21 | env->VF = (val << 3) & 0x80000000; | ||
22 | } | ||
23 | - if (mask & CPSR_Q) | ||
24 | + if (mask & CPSR_Q) { | ||
25 | env->QF = ((val & CPSR_Q) != 0); | ||
26 | - if (mask & CPSR_T) | ||
27 | + } | ||
28 | + if (mask & CPSR_T) { | ||
29 | env->thumb = ((val & CPSR_T) != 0); | ||
30 | + } | ||
31 | if (mask & CPSR_IT_0_1) { | ||
32 | env->condexec_bits &= ~3; | ||
33 | env->condexec_bits |= (val >> 25) & 3; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
35 | int i; | ||
36 | |||
37 | old_mode = env->uncached_cpsr & CPSR_M; | ||
38 | - if (mode == old_mode) | ||
39 | + if (mode == old_mode) { | ||
40 | return; | ||
41 | + } | ||
42 | |||
43 | if (old_mode == ARM_CPU_MODE_FIQ) { | ||
44 | memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
46 | new_mode = ARM_CPU_MODE_UND; | ||
47 | addr = 0x04; | ||
48 | mask = CPSR_I; | ||
49 | - if (env->thumb) | ||
50 | + if (env->thumb) { | ||
51 | offset = 2; | ||
52 | - else | ||
53 | + } else { | ||
54 | offset = 4; | ||
55 | + } | ||
56 | break; | ||
57 | case EXCP_SWI: | ||
58 | new_mode = ARM_CPU_MODE_SVC; | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_sat(uint16_t a, uint16_t b) | ||
60 | |||
61 | res = a + b; | ||
62 | if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) { | ||
63 | - if (a & 0x8000) | ||
64 | + if (a & 0x8000) { | ||
65 | res = 0x8000; | ||
66 | - else | ||
67 | + } else { | ||
68 | res = 0x7fff; | ||
69 | + } | ||
70 | } | ||
71 | return res; | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t add8_sat(uint8_t a, uint8_t b) | ||
74 | |||
75 | res = a + b; | ||
76 | if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) { | ||
77 | - if (a & 0x80) | ||
78 | + if (a & 0x80) { | ||
79 | res = 0x80; | ||
80 | - else | ||
81 | + } else { | ||
82 | res = 0x7f; | ||
83 | + } | ||
84 | } | ||
85 | return res; | ||
86 | } | ||
87 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t sub16_sat(uint16_t a, uint16_t b) | ||
88 | |||
89 | res = a - b; | ||
90 | if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) { | ||
91 | - if (a & 0x8000) | ||
92 | + if (a & 0x8000) { | ||
93 | res = 0x8000; | ||
94 | - else | ||
95 | + } else { | ||
96 | res = 0x7fff; | ||
97 | + } | ||
98 | } | ||
99 | return res; | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_sat(uint8_t a, uint8_t b) | ||
102 | |||
103 | res = a - b; | ||
104 | if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) { | ||
105 | - if (a & 0x80) | ||
106 | + if (a & 0x80) { | ||
107 | res = 0x80; | ||
108 | - else | ||
109 | + } else { | ||
110 | res = 0x7f; | ||
111 | + } | ||
112 | } | ||
113 | return res; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_usat(uint16_t a, uint16_t b) | ||
116 | { | ||
117 | uint16_t res; | ||
118 | res = a + b; | ||
119 | - if (res < a) | ||
120 | + if (res < a) { | ||
121 | res = 0xffff; | ||
122 | + } | ||
123 | return res; | ||
124 | } | ||
125 | |||
126 | static inline uint16_t sub16_usat(uint16_t a, uint16_t b) | ||
127 | { | ||
128 | - if (a > b) | ||
129 | + if (a > b) { | ||
130 | return a - b; | ||
131 | - else | ||
132 | + } else { | ||
133 | return 0; | ||
134 | + } | ||
135 | } | ||
136 | |||
137 | static inline uint8_t add8_usat(uint8_t a, uint8_t b) | ||
138 | { | ||
139 | uint8_t res; | ||
140 | res = a + b; | ||
141 | - if (res < a) | ||
142 | + if (res < a) { | ||
143 | res = 0xff; | ||
144 | + } | ||
145 | return res; | ||
146 | } | ||
147 | |||
148 | static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
149 | { | ||
150 | - if (a > b) | ||
151 | + if (a > b) { | ||
152 | return a - b; | ||
153 | - else | ||
154 | + } else { | ||
155 | return 0; | ||
156 | + } | ||
157 | } | ||
158 | |||
159 | #define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16); | ||
160 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
161 | |||
162 | static inline uint8_t do_usad(uint8_t a, uint8_t b) | ||
163 | { | ||
164 | - if (a > b) | ||
165 | + if (a > b) { | ||
166 | return a - b; | ||
167 | - else | ||
168 | + } else { | ||
169 | return b - a; | ||
170 | + } | ||
171 | } | ||
172 | |||
173 | /* Unsigned sum of absolute byte differences. */ | ||
174 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
175 | uint32_t mask; | ||
176 | |||
177 | mask = 0; | ||
178 | - if (flags & 1) | ||
179 | + if (flags & 1) { | ||
180 | mask |= 0xff; | ||
181 | - if (flags & 2) | ||
182 | + } | ||
183 | + if (flags & 2) { | ||
184 | mask |= 0xff00; | ||
185 | - if (flags & 4) | ||
186 | + } | ||
187 | + if (flags & 4) { | ||
188 | mask |= 0xff0000; | ||
189 | - if (flags & 8) | ||
190 | + } | ||
191 | + if (flags & 8) { | ||
192 | mask |= 0xff000000; | ||
193 | + } | ||
194 | return (a & mask) | (b & ~mask); | ||
195 | } | ||
196 | |||
197 | -- | ||
198 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
2 | 1 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-5-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/m_helper.c | 16 ---------------- | ||
10 | 1 file changed, 16 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/m_helper.c | ||
15 | +++ b/target/arm/m_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | */ | ||
18 | |||
19 | #include "qemu/osdep.h" | ||
20 | -#include "qemu/units.h" | ||
21 | -#include "target/arm/idau.h" | ||
22 | -#include "trace.h" | ||
23 | #include "cpu.h" | ||
24 | #include "internals.h" | ||
25 | -#include "exec/gdbstub.h" | ||
26 | #include "exec/helper-proto.h" | ||
27 | -#include "qemu/host-utils.h" | ||
28 | #include "qemu/main-loop.h" | ||
29 | #include "qemu/bitops.h" | ||
30 | -#include "qemu/crc32c.h" | ||
31 | -#include "qemu/qemu-print.h" | ||
32 | #include "qemu/log.h" | ||
33 | #include "exec/exec-all.h" | ||
34 | -#include <zlib.h> /* For crc32 */ | ||
35 | -#include "semihosting/semihost.h" | ||
36 | -#include "sysemu/cpus.h" | ||
37 | -#include "sysemu/kvm.h" | ||
38 | -#include "qemu/range.h" | ||
39 | -#include "qapi/qapi-commands-machine-target.h" | ||
40 | -#include "qapi/error.h" | ||
41 | -#include "qemu/guest-random.h" | ||
42 | #ifdef CONFIG_TCG | ||
43 | -#include "arm_ldst.h" | ||
44 | #include "exec/cpu_ldst.h" | ||
45 | #include "semihosting/common-semi.h" | ||
46 | #endif | ||
47 | -- | ||
48 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Claudio Fontana <cfontana@suse.de> | ||
2 | 1 | ||
3 | Remove some unused headers. | ||
4 | |||
5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | ||
6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Message-id: 20221213190537.511-7-farosas@suse.de | ||
11 | [added back some includes that are still needed at this point] | ||
12 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/cpu.c | 1 - | ||
16 | target/arm/cpu64.c | 6 ------ | ||
17 | 2 files changed, 7 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.c | ||
22 | +++ b/target/arm/cpu.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | #include "target/arm/idau.h" | ||
25 | #include "qemu/module.h" | ||
26 | #include "qapi/error.h" | ||
27 | -#include "qapi/visitor.h" | ||
28 | #include "cpu.h" | ||
29 | #ifdef CONFIG_TCG | ||
30 | #include "hw/core/tcg-cpu-ops.h" | ||
31 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/cpu64.c | ||
34 | +++ b/target/arm/cpu64.c | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | #include "qemu/osdep.h" | ||
37 | #include "qapi/error.h" | ||
38 | #include "cpu.h" | ||
39 | -#ifdef CONFIG_TCG | ||
40 | -#include "hw/core/tcg-cpu-ops.h" | ||
41 | -#endif /* CONFIG_TCG */ | ||
42 | #include "qemu/module.h" | ||
43 | -#if !defined(CONFIG_USER_ONLY) | ||
44 | -#include "hw/loader.h" | ||
45 | -#endif | ||
46 | #include "sysemu/kvm.h" | ||
47 | #include "sysemu/hvf.h" | ||
48 | #include "kvm_arm.h" | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |