1 | First arm pullreq of the 8.0 series... | 1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: |
---|---|---|---|
2 | 2 | ||
3 | The following changes since commit ae2b87341b5ddb0dcb1b3f2d4f586ef18de75873: | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) |
4 | |||
5 | Merge tag 'pull-qapi-2022-12-14-v2' of https://repo.or.cz/qemu/armbru into staging (2022-12-14 22:42:14 +0000) | ||
6 | 4 | ||
7 | are available in the Git repository at: | 5 | are available in the Git repository at: |
8 | 6 | ||
9 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20221215 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 |
10 | 8 | ||
11 | for you to fetch changes up to 4f3ebdc33618e7c163f769047859d6f34373e3af: | 9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: |
12 | 10 | ||
13 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator (2022-12-15 11:18:20 +0000) | 11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) |
14 | 12 | ||
15 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
16 | target-arm queue: | 14 | target-arm queue: |
17 | * hw/arm/virt: Add properties to allow more granular | 15 | hw/arm/stm32f405: correctly describe the memory layout |
18 | configuration of use of highmem space | 16 | hw/arm: Add Olimex H405 board |
19 | * target/arm: Add Cortex-A55 CPU | 17 | cubieboard: Support booting from an SD card image with u-boot on it |
20 | * hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement | 18 | target/arm: Fix sve_probe_page |
21 | * Implement FEAT_EVT | 19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
22 | * Some 3-phase-reset conversions for Arm GIC, SMMU | 20 | various code cleanups |
23 | * hw/arm/boot: set initrd with #address-cells type in fdt | ||
24 | * align user-mode exposed ID registers with Linux | ||
25 | * hw/misc: Move some arm-related files from specific_ss into softmmu_ss | ||
26 | * Restrict arm_cpu_exec_interrupt() to TCG accelerator | ||
27 | 21 | ||
28 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
29 | Gavin Shan (7): | 23 | Evgeny Iakovlev (1): |
30 | hw/arm/virt: Introduce virt_set_high_memmap() helper | 24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
31 | hw/arm/virt: Rename variable size to region_size in virt_set_high_memmap() | ||
32 | hw/arm/virt: Introduce variable region_base in virt_set_high_memmap() | ||
33 | hw/arm/virt: Introduce virt_get_high_memmap_enabled() helper | ||
34 | hw/arm/virt: Improve high memory region address assignment | ||
35 | hw/arm/virt: Add 'compact-highmem' property | ||
36 | hw/arm/virt: Add properties to disable high memory regions | ||
37 | 25 | ||
38 | Luke Starrett (1): | 26 | Felipe Balbi (2): |
39 | hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement | 27 | hw/arm/stm32f405: correctly describe the memory layout |
28 | hw/arm: Add Olimex H405 | ||
40 | 29 | ||
41 | Mihai Carabas (1): | 30 | Philippe Mathieu-Daudé (27): |
42 | hw/arm/virt: build SMBIOS 19 table | 31 | hw/arm/pxa2xx: Simplify pxa255_init() |
32 | hw/arm/pxa2xx: Simplify pxa270_init() | ||
33 | hw/arm/collie: Use the IEC binary prefix definitions | ||
34 | hw/arm/collie: Simplify flash creation using for() loop | ||
35 | hw/arm/gumstix: Improve documentation | ||
36 | hw/arm/gumstix: Use the IEC binary prefix definitions | ||
37 | hw/arm/mainstone: Use the IEC binary prefix definitions | ||
38 | hw/arm/musicpal: Use the IEC binary prefix definitions | ||
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
43 | 58 | ||
44 | Peter Maydell (15): | 59 | Richard Henderson (1): |
45 | target/arm: Allow relevant HCR bits to be written for FEAT_EVT | 60 | target/arm: Fix sve_probe_page |
46 | target/arm: Implement HCR_EL2.TTLBIS traps | ||
47 | target/arm: Implement HCR_EL2.TTLBOS traps | ||
48 | target/arm: Implement HCR_EL2.TICAB,TOCU traps | ||
49 | target/arm: Implement HCR_EL2.TID4 traps | ||
50 | target/arm: Report FEAT_EVT for TCG '-cpu max' | ||
51 | hw/arm: Convert TYPE_ARM_SMMU to 3-phase reset | ||
52 | hw/arm: Convert TYPE_ARM_SMMUV3 to 3-phase reset | ||
53 | hw/intc: Convert TYPE_ARM_GIC_COMMON to 3-phase reset | ||
54 | hw/intc: Convert TYPE_ARM_GIC_KVM to 3-phase reset | ||
55 | hw/intc: Convert TYPE_ARM_GICV3_COMMON to 3-phase reset | ||
56 | hw/intc: Convert TYPE_KVM_ARM_GICV3 to 3-phase reset | ||
57 | hw/intc: Convert TYPE_ARM_GICV3_ITS_COMMON to 3-phase reset | ||
58 | hw/intc: Convert TYPE_ARM_GICV3_ITS to 3-phase reset | ||
59 | hw/intc: Convert TYPE_KVM_ARM_ITS to 3-phase reset | ||
60 | 61 | ||
61 | Philippe Mathieu-Daudé (1): | 62 | Strahinja Jankovic (7): |
62 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator | 63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation |
64 | hw/misc: Allwinner A10 DRAM Controller Emulation | ||
65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation | ||
66 | hw/misc: AXP209 PMU Emulation | ||
67 | hw/arm: Add AXP209 to Cubieboard | ||
68 | hw/arm: Allwinner A10 enable SPL load from MMC | ||
69 | tests/avocado: Add SD boot test to Cubieboard | ||
63 | 70 | ||
64 | Schspa Shi (1): | 71 | docs/system/arm/cubieboard.rst | 1 + |
65 | hw/arm/boot: set initrd with #address-cells type in fdt | 72 | docs/system/arm/orangepi.rst | 1 + |
73 | docs/system/arm/stm32.rst | 1 + | ||
74 | configs/devices/arm-softmmu/default.mak | 1 + | ||
75 | include/hw/adc/npcm7xx_adc.h | 7 +- | ||
76 | include/hw/arm/allwinner-a10.h | 27 ++ | ||
77 | include/hw/arm/allwinner-h3.h | 3 + | ||
78 | include/hw/arm/npcm7xx.h | 18 +- | ||
79 | include/hw/arm/omap.h | 24 +- | ||
80 | include/hw/arm/pxa.h | 11 +- | ||
81 | include/hw/arm/stm32f405_soc.h | 5 +- | ||
82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- | ||
84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ | ||
85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ | ||
86 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
87 | include/hw/misc/npcm7xx_gcr.h | 6 +- | ||
88 | include/hw/misc/npcm7xx_mft.h | 7 +- | ||
89 | include/hw/misc/npcm7xx_pwm.h | 3 +- | ||
90 | include/hw/misc/npcm7xx_rng.h | 6 +- | ||
91 | include/hw/net/npcm7xx_emc.h | 5 +- | ||
92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- | ||
93 | hw/arm/allwinner-a10.c | 40 +++ | ||
94 | hw/arm/allwinner-h3.c | 11 +- | ||
95 | hw/arm/bcm2836.c | 9 +- | ||
96 | hw/arm/collie.c | 25 +- | ||
97 | hw/arm/cubieboard.c | 11 + | ||
98 | hw/arm/gumstix.c | 45 ++-- | ||
99 | hw/arm/mainstone.c | 37 ++- | ||
100 | hw/arm/musicpal.c | 9 +- | ||
101 | hw/arm/olimex-stm32-h405.c | 69 +++++ | ||
102 | hw/arm/omap1.c | 115 ++++---- | ||
103 | hw/arm/omap2.c | 40 ++- | ||
104 | hw/arm/omap_sx1.c | 53 ++-- | ||
105 | hw/arm/palm.c | 2 +- | ||
106 | hw/arm/pxa2xx.c | 8 +- | ||
107 | hw/arm/spitz.c | 6 +- | ||
108 | hw/arm/stellaris.c | 73 +++-- | ||
109 | hw/arm/stm32f405_soc.c | 8 + | ||
110 | hw/arm/tosa.c | 2 +- | ||
111 | hw/arm/versatilepb.c | 6 +- | ||
112 | hw/arm/vexpress.c | 10 +- | ||
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
66 | 156 | ||
67 | Thomas Huth (1): | ||
68 | hw/misc: Move some arm-related files from specific_ss into softmmu_ss | ||
69 | |||
70 | Timofey Kutergin (1): | ||
71 | target/arm: Add Cortex-A55 CPU | ||
72 | |||
73 | Zhuojia Shen (1): | ||
74 | target/arm: align exposed ID registers with Linux | ||
75 | |||
76 | docs/system/arm/emulation.rst | 1 + | ||
77 | docs/system/arm/virt.rst | 18 +++ | ||
78 | include/hw/arm/smmuv3.h | 2 +- | ||
79 | include/hw/arm/virt.h | 2 + | ||
80 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- | ||
81 | target/arm/cpu.h | 30 +++++ | ||
82 | target/arm/kvm-consts.h | 8 +- | ||
83 | hw/arm/boot.c | 10 +- | ||
84 | hw/arm/smmu-common.c | 7 +- | ||
85 | hw/arm/smmuv3.c | 12 +- | ||
86 | hw/arm/virt.c | 202 +++++++++++++++++++++++----- | ||
87 | hw/intc/arm_gic_common.c | 7 +- | ||
88 | hw/intc/arm_gic_kvm.c | 14 +- | ||
89 | hw/intc/arm_gicv3_common.c | 7 +- | ||
90 | hw/intc/arm_gicv3_dist.c | 4 +- | ||
91 | hw/intc/arm_gicv3_its.c | 14 +- | ||
92 | hw/intc/arm_gicv3_its_common.c | 7 +- | ||
93 | hw/intc/arm_gicv3_its_kvm.c | 14 +- | ||
94 | hw/intc/arm_gicv3_kvm.c | 14 +- | ||
95 | hw/misc/imx6_src.c | 2 +- | ||
96 | hw/misc/iotkit-sysctl.c | 1 - | ||
97 | target/arm/cpu.c | 5 +- | ||
98 | target/arm/cpu64.c | 70 ++++++++++ | ||
99 | target/arm/cpu_tcg.c | 1 + | ||
100 | target/arm/helper.c | 231 ++++++++++++++++++++++++--------- | ||
101 | hw/misc/meson.build | 11 +- | ||
102 | 26 files changed, 538 insertions(+), 158 deletions(-) | ||
103 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
1 | 2 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TICAB bit allows trapping of the ICIALLUIS | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | and IC IALLUIS cache maintenance instructions. | ||
3 | 2 | ||
4 | The HCR_EL2.TOCU bit traps all the other cache maintenance | 3 | Olimex makes a series of low-cost STM32 boards. This commit introduces |
5 | instructions that operate to the point of unification: | 4 | the minimum setup to support SMT32-H405. See [1] for details |
6 | AArch64 IC IVAU, IC IALLU, DC CVAU | ||
7 | AArch32 ICIMVAU, ICIALLU, DCCMVAU | ||
8 | 5 | ||
9 | The two trap bits between them cover all of the cache maintenance | 6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ |
10 | instructions which must also check the HCR_TPU flag. Turn the old | ||
11 | aa64_cacheop_pou_access() function into a helper function which takes | ||
12 | the set of HCR_EL2 flags to check as an argument, and call it from | ||
13 | new access_ticab() and access_tocu() functions as appropriate for | ||
14 | each cache op. | ||
15 | 7 | ||
8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | --- | 13 | --- |
19 | target/arm/helper.c | 36 +++++++++++++++++++++++------------- | 14 | docs/system/arm/stm32.rst | 1 + |
20 | 1 file changed, 23 insertions(+), 13 deletions(-) | 15 | configs/devices/arm-softmmu/default.mak | 1 + |
16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ | ||
17 | MAINTAINERS | 6 +++ | ||
18 | hw/arm/Kconfig | 4 ++ | ||
19 | hw/arm/meson.build | 1 + | ||
20 | 6 files changed, 82 insertions(+) | ||
21 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
21 | 22 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst |
23 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 25 | --- a/docs/system/arm/stm32.rst |
25 | +++ b/target/arm/helper.c | 26 | +++ b/docs/system/arm/stm32.rst |
26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | 27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin |
27 | return CP_ACCESS_OK; | 28 | compatible with STM32F2 series. The following machines are based on this chip : |
28 | } | 29 | |
29 | 30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller | |
30 | -static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | 31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller |
31 | - const ARMCPRegInfo *ri, | 32 | |
32 | - bool isread) | 33 | There are many other STM32 series that are currently not supported by QEMU. |
33 | +static CPAccessResult do_cacheop_pou_access(CPUARMState *env, uint64_t hcrflags) | 34 | |
34 | { | 35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak |
35 | /* Cache invalidate/clean to Point of Unification... */ | 36 | index XXXXXXX..XXXXXXX 100644 |
36 | switch (arm_current_el(env)) { | 37 | --- a/configs/devices/arm-softmmu/default.mak |
37 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | 38 | +++ b/configs/devices/arm-softmmu/default.mak |
38 | } | 39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y |
39 | /* fall through */ | 40 | CONFIG_ASPEED_SOC=y |
40 | case 1: | 41 | CONFIG_NETDUINO2=y |
41 | - /* ... EL1 must trap to EL2 if HCR_EL2.TPU is set. */ | 42 | CONFIG_NETDUINOPLUS2=y |
42 | - if (arm_hcr_el2_eff(env) & HCR_TPU) { | 43 | +CONFIG_OLIMEX_STM32_H405=y |
43 | + /* ... EL1 must trap to EL2 if relevant HCR_EL2 flags are set. */ | 44 | CONFIG_MPS2=y |
44 | + if (arm_hcr_el2_eff(env) & hcrflags) { | 45 | CONFIG_RASPI=y |
45 | return CP_ACCESS_TRAP_EL2; | 46 | CONFIG_DIGIC=y |
46 | } | 47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c |
47 | break; | 48 | new file mode 100644 |
48 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | 49 | index XXXXXXX..XXXXXXX |
49 | return CP_ACCESS_OK; | 50 | --- /dev/null |
50 | } | 51 | +++ b/hw/arm/olimex-stm32-h405.c |
51 | 52 | @@ -XXX,XX +XXX,XX @@ | |
52 | +static CPAccessResult access_ticab(CPUARMState *env, const ARMCPRegInfo *ri, | 53 | +/* |
53 | + bool isread) | 54 | + * ST STM32VLDISCOVERY machine |
55 | + * Olimex STM32-H405 machine | ||
56 | + * | ||
57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> | ||
58 | + * | ||
59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
60 | + * of this software and associated documentation files (the "Software"), to deal | ||
61 | + * in the Software without restriction, including without limitation the rights | ||
62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
63 | + * copies of the Software, and to permit persons to whom the Software is | ||
64 | + * furnished to do so, subject to the following conditions: | ||
65 | + * | ||
66 | + * The above copyright notice and this permission notice shall be included in | ||
67 | + * all copies or substantial portions of the Software. | ||
68 | + * | ||
69 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
70 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
71 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
72 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
73 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
75 | + * THE SOFTWARE. | ||
76 | + */ | ||
77 | + | ||
78 | +#include "qemu/osdep.h" | ||
79 | +#include "qapi/error.h" | ||
80 | +#include "hw/boards.h" | ||
81 | +#include "hw/qdev-properties.h" | ||
82 | +#include "hw/qdev-clock.h" | ||
83 | +#include "qemu/error-report.h" | ||
84 | +#include "hw/arm/stm32f405_soc.h" | ||
85 | +#include "hw/arm/boot.h" | ||
86 | + | ||
87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ | ||
88 | + | ||
89 | +/* Main SYSCLK frequency in Hz (168MHz) */ | ||
90 | +#define SYSCLK_FRQ 168000000ULL | ||
91 | + | ||
92 | +static void olimex_stm32_h405_init(MachineState *machine) | ||
54 | +{ | 93 | +{ |
55 | + return do_cacheop_pou_access(env, HCR_TICAB | HCR_TPU); | 94 | + DeviceState *dev; |
95 | + Clock *sysclk; | ||
96 | + | ||
97 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
99 | + clock_set_hz(sysclk, SYSCLK_FRQ); | ||
100 | + | ||
101 | + dev = qdev_new(TYPE_STM32F405_SOC); | ||
102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); | ||
103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); | ||
104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
105 | + | ||
106 | + armv7m_load_kernel(ARM_CPU(first_cpu), | ||
107 | + machine->kernel_filename, | ||
108 | + 0, FLASH_SIZE); | ||
56 | +} | 109 | +} |
57 | + | 110 | + |
58 | +static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, | 111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) |
59 | + bool isread) | ||
60 | +{ | 112 | +{ |
61 | + return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); | 113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; |
114 | + mc->init = olimex_stm32_h405_init; | ||
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
116 | + | ||
117 | + /* SRAM pre-allocated as part of the SoC instantiation */ | ||
118 | + mc->default_ram_size = 0; | ||
62 | +} | 119 | +} |
63 | + | 120 | + |
64 | /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | 121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) |
65 | * Page D4-1736 (DDI0487A.b) | 122 | diff --git a/MAINTAINERS b/MAINTAINERS |
66 | */ | 123 | index XXXXXXX..XXXXXXX 100644 |
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 124 | --- a/MAINTAINERS |
68 | { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64, | 125 | +++ b/MAINTAINERS |
69 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | 126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
70 | .access = PL1_W, .type = ARM_CP_NOP, | 127 | S: Maintained |
71 | - .accessfn = aa64_cacheop_pou_access }, | 128 | F: hw/arm/netduinoplus2.c |
72 | + .accessfn = access_ticab }, | 129 | |
73 | { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64, | 130 | +Olimex STM32 H405 |
74 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | 131 | +M: Felipe Balbi <balbi@kernel.org> |
75 | .access = PL1_W, .type = ARM_CP_NOP, | 132 | +L: qemu-arm@nongnu.org |
76 | - .accessfn = aa64_cacheop_pou_access }, | 133 | +S: Maintained |
77 | + .accessfn = access_tocu }, | 134 | +F: hw/arm/olimex-stm32-h405.c |
78 | { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64, | 135 | + |
79 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1, | 136 | SmartFusion2 |
80 | .access = PL0_W, .type = ARM_CP_NOP, | 137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> |
81 | - .accessfn = aa64_cacheop_pou_access }, | 138 | M: Peter Maydell <peter.maydell@linaro.org> |
82 | + .accessfn = access_tocu }, | 139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
83 | { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64, | 140 | index XXXXXXX..XXXXXXX 100644 |
84 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | 141 | --- a/hw/arm/Kconfig |
85 | .access = PL1_W, .accessfn = aa64_cacheop_poc_access, | 142 | +++ b/hw/arm/Kconfig |
86 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 |
87 | { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64, | 144 | bool |
88 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1, | 145 | select STM32F405_SOC |
89 | .access = PL0_W, .type = ARM_CP_NOP, | 146 | |
90 | - .accessfn = aa64_cacheop_pou_access }, | 147 | +config OLIMEX_STM32_H405 |
91 | + .accessfn = access_tocu }, | 148 | + bool |
92 | { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64, | 149 | + select STM32F405_SOC |
93 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1, | 150 | + |
94 | .access = PL0_W, .type = ARM_CP_NOP, | 151 | config NSERIES |
95 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 152 | bool |
96 | .writefn = tlbiipas2is_hyp_write }, | 153 | select OMAP |
97 | /* 32 bit cache operations */ | 154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
98 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | 155 | index XXXXXXX..XXXXXXX 100644 |
99 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | 156 | --- a/hw/arm/meson.build |
100 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_ticab }, | 157 | +++ b/hw/arm/meson.build |
101 | { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6, | 158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
102 | .type = ARM_CP_NOP, .access = PL1_W }, | 159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) |
103 | { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | 160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) |
104 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | 161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
105 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | 162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
106 | { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1, | 163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) |
107 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | 164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) |
108 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | 165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) |
109 | { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6, | ||
110 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
111 | { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7, | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
113 | { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | ||
114 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
115 | { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1, | ||
116 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
117 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | ||
118 | { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1, | ||
119 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | ||
120 | { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | ||
121 | -- | 166 | -- |
122 | 2.25.1 | 167 | 2.34.1 |
168 | |||
169 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | During SPL boot several Clock Controller Module (CCM) registers are | ||
4 | read, most important are PLL and Tuning, as well as divisor registers. | ||
5 | |||
6 | This patch adds these registers and initializes reset values from user's | ||
7 | guide. | ||
8 | |||
9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
10 | |||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | include/hw/arm/allwinner-a10.h | 2 + | ||
16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ | ||
17 | hw/arm/allwinner-a10.c | 7 + | ||
18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ | ||
19 | hw/arm/Kconfig | 1 + | ||
20 | hw/misc/Kconfig | 3 + | ||
21 | hw/misc/meson.build | 1 + | ||
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
25 | |||
26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/include/hw/arm/allwinner-a10.h | ||
29 | +++ b/include/hw/arm/allwinner-a10.h | ||
30 | @@ -XXX,XX +XXX,XX @@ | ||
31 | #include "hw/usb/hcd-ohci.h" | ||
32 | #include "hw/usb/hcd-ehci.h" | ||
33 | #include "hw/rtc/allwinner-rtc.h" | ||
34 | +#include "hw/misc/allwinner-a10-ccm.h" | ||
35 | |||
36 | #include "target/arm/cpu.h" | ||
37 | #include "qom/object.h" | ||
38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
39 | /*< public >*/ | ||
40 | |||
41 | ARMCPU cpu; | ||
42 | + AwA10ClockCtlState ccm; | ||
43 | AwA10PITState timer; | ||
44 | AwA10PICState intc; | ||
45 | AwEmacState emac; | ||
46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | ||
47 | new file mode 100644 | ||
48 | index XXXXXXX..XXXXXXX | ||
49 | --- /dev/null | ||
50 | +++ b/include/hw/misc/allwinner-a10-ccm.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | +/* | ||
53 | + * Allwinner A10 Clock Control Module emulation | ||
54 | + * | ||
55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
56 | + * | ||
57 | + * This file is derived from Allwinner H3 CCU, | ||
58 | + * by Niek Linnenbank. | ||
59 | + * | ||
60 | + * This program is free software: you can redistribute it and/or modify | ||
61 | + * it under the terms of the GNU General Public License as published by | ||
62 | + * the Free Software Foundation, either version 2 of the License, or | ||
63 | + * (at your option) any later version. | ||
64 | + * | ||
65 | + * This program is distributed in the hope that it will be useful, | ||
66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
68 | + * GNU General Public License for more details. | ||
69 | + * | ||
70 | + * You should have received a copy of the GNU General Public License | ||
71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
72 | + */ | ||
73 | + | ||
74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H | ||
75 | +#define HW_MISC_ALLWINNER_A10_CCM_H | ||
76 | + | ||
77 | +#include "qom/object.h" | ||
78 | +#include "hw/sysbus.h" | ||
79 | + | ||
80 | +/** | ||
81 | + * @name Constants | ||
82 | + * @{ | ||
83 | + */ | ||
84 | + | ||
85 | +/** Size of register I/O address space used by CCM device */ | ||
86 | +#define AW_A10_CCM_IOSIZE (0x400) | ||
87 | + | ||
88 | +/** Total number of known registers */ | ||
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | ||
90 | + | ||
91 | +/** @} */ | ||
92 | + | ||
93 | +/** | ||
94 | + * @name Object model | ||
95 | + * @{ | ||
96 | + */ | ||
97 | + | ||
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
107 | + /*< private >*/ | ||
108 | + SysBusDevice parent_obj; | ||
109 | + /*< public >*/ | ||
110 | + | ||
111 | + /** Maps I/O registers in physical memory */ | ||
112 | + MemoryRegion iomem; | ||
113 | + | ||
114 | + /** Array of hardware registers */ | ||
115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; | ||
116 | +}; | ||
117 | + | ||
118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/hw/arm/allwinner-a10.c | ||
122 | +++ b/hw/arm/allwinner-a10.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #include "hw/usb/hcd-ohci.h" | ||
125 | |||
126 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
127 | +#define AW_A10_CCM_BASE 0x01c20000 | ||
128 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
152 | new file mode 100644 | ||
153 | index XXXXXXX..XXXXXXX | ||
154 | --- /dev/null | ||
155 | +++ b/hw/misc/allwinner-a10-ccm.c | ||
156 | @@ -XXX,XX +XXX,XX @@ | ||
157 | +/* | ||
158 | + * Allwinner A10 Clock Control Module emulation | ||
159 | + * | ||
160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
161 | + * | ||
162 | + * This file is derived from Allwinner H3 CCU, | ||
163 | + * by Niek Linnenbank. | ||
164 | + * | ||
165 | + * This program is free software: you can redistribute it and/or modify | ||
166 | + * it under the terms of the GNU General Public License as published by | ||
167 | + * the Free Software Foundation, either version 2 of the License, or | ||
168 | + * (at your option) any later version. | ||
169 | + * | ||
170 | + * This program is distributed in the hope that it will be useful, | ||
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
173 | + * GNU General Public License for more details. | ||
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
177 | + */ | ||
178 | + | ||
179 | +#include "qemu/osdep.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/sysbus.h" | ||
182 | +#include "migration/vmstate.h" | ||
183 | +#include "qemu/log.h" | ||
184 | +#include "qemu/module.h" | ||
185 | +#include "hw/misc/allwinner-a10-ccm.h" | ||
186 | + | ||
187 | +/* CCM register offsets */ | ||
188 | +enum { | ||
189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ | ||
190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ | ||
191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ | ||
192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ | ||
193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ | ||
194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ | ||
195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ | ||
196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ | ||
197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ | ||
198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ | ||
199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ | ||
200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ | ||
201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ | ||
202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ | ||
203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ | ||
204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ | ||
205 | +}; | ||
206 | + | ||
207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
208 | + | ||
209 | +/* CCM register reset values */ | ||
210 | +enum { | ||
211 | + REG_PLL1_CFG_RST = 0x21005000, | ||
212 | + REG_PLL1_TUN_RST = 0x0A101000, | ||
213 | + REG_PLL2_CFG_RST = 0x08100010, | ||
214 | + REG_PLL2_TUN_RST = 0x00000000, | ||
215 | + REG_PLL3_CFG_RST = 0x0010D063, | ||
216 | + REG_PLL4_CFG_RST = 0x21009911, | ||
217 | + REG_PLL5_CFG_RST = 0x11049280, | ||
218 | + REG_PLL5_TUN_RST = 0x14888000, | ||
219 | + REG_PLL6_CFG_RST = 0x21009911, | ||
220 | + REG_PLL6_TUN_RST = 0x00000000, | ||
221 | + REG_PLL7_CFG_RST = 0x0010D063, | ||
222 | + REG_PLL1_TUN2_RST = 0x00000000, | ||
223 | + REG_PLL5_TUN2_RST = 0x00000000, | ||
224 | + REG_PLL8_CFG_RST = 0x21009911, | ||
225 | + REG_OSC24M_CFG_RST = 0x00138013, | ||
226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, | ||
227 | +}; | ||
228 | + | ||
229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, | ||
230 | + unsigned size) | ||
231 | +{ | ||
232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
233 | + const uint32_t idx = REG_INDEX(offset); | ||
234 | + | ||
235 | + switch (offset) { | ||
236 | + case REG_PLL1_CFG: | ||
237 | + case REG_PLL1_TUN: | ||
238 | + case REG_PLL2_CFG: | ||
239 | + case REG_PLL2_TUN: | ||
240 | + case REG_PLL3_CFG: | ||
241 | + case REG_PLL4_CFG: | ||
242 | + case REG_PLL5_CFG: | ||
243 | + case REG_PLL5_TUN: | ||
244 | + case REG_PLL6_CFG: | ||
245 | + case REG_PLL6_TUN: | ||
246 | + case REG_PLL7_CFG: | ||
247 | + case REG_PLL1_TUN2: | ||
248 | + case REG_PLL5_TUN2: | ||
249 | + case REG_PLL8_CFG: | ||
250 | + case REG_OSC24M_CFG: | ||
251 | + case REG_CPU_AHB_APB0_CFG: | ||
252 | + break; | ||
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
255 | + __func__, (uint32_t)offset); | ||
256 | + return 0; | ||
257 | + default: | ||
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
259 | + __func__, (uint32_t)offset); | ||
260 | + return 0; | ||
261 | + } | ||
262 | + | ||
263 | + return s->regs[idx]; | ||
264 | +} | ||
265 | + | ||
266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, | ||
267 | + uint64_t val, unsigned size) | ||
268 | +{ | ||
269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
270 | + const uint32_t idx = REG_INDEX(offset); | ||
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PLL1_CFG: | ||
274 | + case REG_PLL1_TUN: | ||
275 | + case REG_PLL2_CFG: | ||
276 | + case REG_PLL2_TUN: | ||
277 | + case REG_PLL3_CFG: | ||
278 | + case REG_PLL4_CFG: | ||
279 | + case REG_PLL5_CFG: | ||
280 | + case REG_PLL5_TUN: | ||
281 | + case REG_PLL6_CFG: | ||
282 | + case REG_PLL6_TUN: | ||
283 | + case REG_PLL7_CFG: | ||
284 | + case REG_PLL1_TUN2: | ||
285 | + case REG_PLL5_TUN2: | ||
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
289 | + break; | ||
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
296 | + __func__, (uint32_t)offset); | ||
297 | + break; | ||
298 | + } | ||
299 | + | ||
300 | + s->regs[idx] = (uint32_t) val; | ||
301 | +} | ||
302 | + | ||
303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { | ||
304 | + .read = allwinner_a10_ccm_read, | ||
305 | + .write = allwinner_a10_ccm_write, | ||
306 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
307 | + .valid = { | ||
308 | + .min_access_size = 4, | ||
309 | + .max_access_size = 4, | ||
310 | + }, | ||
311 | + .impl.min_access_size = 4, | ||
312 | +}; | ||
313 | + | ||
314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) | ||
315 | +{ | ||
316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
317 | + | ||
318 | + /* Set default values for registers */ | ||
319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; | ||
320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; | ||
321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; | ||
322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; | ||
323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; | ||
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | ||
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | ||
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | ||
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | ||
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | ||
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | ||
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | ||
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | ||
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | ||
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | ||
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | ||
335 | +} | ||
336 | + | ||
337 | +static void allwinner_a10_ccm_init(Object *obj) | ||
338 | +{ | ||
339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
341 | + | ||
342 | + /* Memory mapping */ | ||
343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, | ||
344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); | ||
345 | + sysbus_init_mmio(sbd, &s->iomem); | ||
346 | +} | ||
347 | + | ||
348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { | ||
349 | + .name = "allwinner-a10-ccm", | ||
350 | + .version_id = 1, | ||
351 | + .minimum_version_id = 1, | ||
352 | + .fields = (VMStateField[]) { | ||
353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), | ||
354 | + VMSTATE_END_OF_LIST() | ||
355 | + } | ||
356 | +}; | ||
357 | + | ||
358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) | ||
359 | +{ | ||
360 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
362 | + | ||
363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; | ||
364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; | ||
365 | +} | ||
366 | + | ||
367 | +static const TypeInfo allwinner_a10_ccm_info = { | ||
368 | + .name = TYPE_AW_A10_CCM, | ||
369 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
370 | + .instance_init = allwinner_a10_ccm_init, | ||
371 | + .instance_size = sizeof(AwA10ClockCtlState), | ||
372 | + .class_init = allwinner_a10_ccm_class_init, | ||
373 | +}; | ||
374 | + | ||
375 | +static void allwinner_a10_ccm_register(void) | ||
376 | +{ | ||
377 | + type_register_static(&allwinner_a10_ccm_info); | ||
378 | +} | ||
379 | + | ||
380 | +type_init(allwinner_a10_ccm_register) | ||
381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
382 | index XXXXXXX..XXXXXXX 100644 | ||
383 | --- a/hw/arm/Kconfig | ||
384 | +++ b/hw/arm/Kconfig | ||
385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
386 | select AHCI | ||
387 | select ALLWINNER_A10_PIT | ||
388 | select ALLWINNER_A10_PIC | ||
389 | + select ALLWINNER_A10_CCM | ||
390 | select ALLWINNER_EMAC | ||
391 | select SERIAL | ||
392 | select UNIMP | ||
393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/misc/Kconfig | ||
396 | +++ b/hw/misc/Kconfig | ||
397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | ||
398 | config LASI | ||
399 | bool | ||
400 | |||
401 | +config ALLWINNER_A10_CCM | ||
402 | + bool | ||
403 | + | ||
404 | source macio/Kconfig | ||
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/misc/meson.build | ||
408 | +++ b/hw/misc/meson.build | ||
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
417 | -- | ||
418 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The header target/arm/kvm-consts.h checks CONFIG_KVM which is marked as | 3 | During SPL boot several DRAM Controller registers are used. Most |
4 | poisoned in common code, so the files that include this header have to | 4 | important registers are those related to DRAM initialization and |
5 | be added to specific_ss and recompiled for each, qemu-system-arm and | 5 | calibration, where SPL initiates process and waits until certain bit is |
6 | qemu-system-aarch64. However, since the kvm headers are only optionally | 6 | set/cleared. |
7 | used in kvm-constants.h for some sanity checks, we can additionally | 7 | |
8 | check the NEED_CPU_H macro first to avoid the poisoned CONFIG_KVM macro, | 8 | This patch adds these registers, initializes reset values from user's |
9 | so kvm-constants.h can also be used from "common" files (without the | 9 | guide and updates state of registers as SPL expects it. |
10 | sanity checks - which should be OK since they are still done from other | 10 | |
11 | target-specific files instead). This way, and by adjusting some other | 11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
12 | include statements in the related files here and there, we can move some | 12 | |
13 | files from specific_ss into softmmu_ss, so that they only need to be | 13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
14 | compiled once during the build process. | 14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com |
15 | |||
16 | Signed-off-by: Thomas Huth <thuth@redhat.com> | ||
17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
18 | Message-id: 20221202154023.293614-1-thuth@redhat.com | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 16 | --- |
21 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- | 17 | include/hw/arm/allwinner-a10.h | 2 + |
22 | target/arm/kvm-consts.h | 8 ++++---- | 18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ |
23 | hw/misc/imx6_src.c | 2 +- | 19 | hw/arm/allwinner-a10.c | 7 + |
24 | hw/misc/iotkit-sysctl.c | 1 - | 20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ |
25 | hw/misc/meson.build | 11 +++++------ | 21 | hw/arm/Kconfig | 1 + |
26 | 5 files changed, 11 insertions(+), 13 deletions(-) | 22 | hw/misc/Kconfig | 3 + |
27 | 23 | hw/misc/meson.build | 1 + | |
28 | diff --git a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 24 | 7 files changed, 261 insertions(+) |
29 | index XXXXXXX..XXXXXXX 100644 | 25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h |
30 | --- a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 26 | create mode 100644 hw/misc/allwinner-a10-dramc.c |
31 | +++ b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 27 | |
28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/arm/allwinner-a10.h | ||
31 | +++ b/include/hw/arm/allwinner-a10.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ |
33 | 33 | #include "hw/usb/hcd-ehci.h" | |
34 | #include "hw/sysbus.h" | 34 | #include "hw/rtc/allwinner-rtc.h" |
35 | #include "hw/register.h" | 35 | #include "hw/misc/allwinner-a10-ccm.h" |
36 | -#include "target/arm/cpu.h" | 36 | +#include "hw/misc/allwinner-a10-dramc.h" |
37 | +#include "target/arm/cpu-qom.h" | 37 | |
38 | 38 | #include "target/arm/cpu.h" | |
39 | #define TYPE_XLNX_ZYNQMP_APU_CTRL "xlnx.apu-ctrl" | 39 | #include "qom/object.h" |
40 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPAPUCtrl, XLNX_ZYNQMP_APU_CTRL) | 40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
41 | diff --git a/target/arm/kvm-consts.h b/target/arm/kvm-consts.h | 41 | |
42 | index XXXXXXX..XXXXXXX 100644 | 42 | ARMCPU cpu; |
43 | --- a/target/arm/kvm-consts.h | 43 | AwA10ClockCtlState ccm; |
44 | +++ b/target/arm/kvm-consts.h | 44 | + AwA10DramControllerState dramc; |
45 | AwA10PITState timer; | ||
46 | AwA10PICState intc; | ||
47 | AwEmacState emac; | ||
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | ||
49 | new file mode 100644 | ||
50 | index XXXXXXX..XXXXXXX | ||
51 | --- /dev/null | ||
52 | +++ b/include/hw/misc/allwinner-a10-dramc.h | ||
45 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
46 | #ifndef ARM_KVM_CONSTS_H | 54 | +/* |
47 | #define ARM_KVM_CONSTS_H | 55 | + * Allwinner A10 DRAM Controller emulation |
48 | 56 | + * | |
49 | +#ifdef NEED_CPU_H | 57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
50 | #ifdef CONFIG_KVM | 58 | + * |
51 | #include <linux/kvm.h> | 59 | + * This file is derived from Allwinner H3 DRAMC, |
52 | #include <linux/psci.h> | 60 | + * by Niek Linnenbank. |
53 | - | 61 | + * |
54 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(X != Y) | 62 | + * This program is free software: you can redistribute it and/or modify |
55 | +#endif | 63 | + * it under the terms of the GNU General Public License as published by |
56 | +#endif | 64 | + * the Free Software Foundation, either version 2 of the License, or |
57 | 65 | + * (at your option) any later version. | |
58 | -#else | 66 | + * |
59 | - | 67 | + * This program is distributed in the hope that it will be useful, |
60 | +#ifndef MISMATCH_CHECK | 68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
61 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(0) | 69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
62 | - | 70 | + * GNU General Public License for more details. |
63 | #endif | 71 | + * |
64 | 72 | + * You should have received a copy of the GNU General Public License | |
65 | #define CP_REG_SIZE_SHIFT 52 | 73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
66 | diff --git a/hw/misc/imx6_src.c b/hw/misc/imx6_src.c | 74 | + */ |
67 | index XXXXXXX..XXXXXXX 100644 | 75 | + |
68 | --- a/hw/misc/imx6_src.c | 76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H |
69 | +++ b/hw/misc/imx6_src.c | 77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H |
78 | + | ||
79 | +#include "qom/object.h" | ||
80 | +#include "hw/sysbus.h" | ||
81 | +#include "hw/register.h" | ||
82 | + | ||
83 | +/** | ||
84 | + * @name Constants | ||
85 | + * @{ | ||
86 | + */ | ||
87 | + | ||
88 | +/** Size of register I/O address space used by DRAMC device */ | ||
89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) | ||
90 | + | ||
91 | +/** Total number of known registers */ | ||
92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) | ||
93 | + | ||
94 | +/** @} */ | ||
95 | + | ||
96 | +/** | ||
97 | + * @name Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" | ||
102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) | ||
103 | + | ||
104 | +/** @} */ | ||
105 | + | ||
106 | +/** | ||
107 | + * Allwinner A10 DRAMC object instance state. | ||
108 | + */ | ||
109 | +struct AwA10DramControllerState { | ||
110 | + /*< private >*/ | ||
111 | + SysBusDevice parent_obj; | ||
112 | + /*< public >*/ | ||
113 | + | ||
114 | + /** Maps I/O registers in physical memory */ | ||
115 | + MemoryRegion iomem; | ||
116 | + | ||
117 | + /** Array of hardware registers */ | ||
118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; | ||
119 | +}; | ||
120 | + | ||
121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ | ||
122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/allwinner-a10.c | ||
125 | +++ b/hw/arm/allwinner-a10.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | 126 | @@ -XXX,XX +XXX,XX @@ |
71 | #include "qemu/log.h" | 127 | #include "hw/boards.h" |
72 | #include "qemu/main-loop.h" | 128 | #include "hw/usb/hcd-ohci.h" |
73 | #include "qemu/module.h" | 129 | |
74 | -#include "arm-powerctl.h" | 130 | +#define AW_A10_DRAMC_BASE 0x01c01000 |
75 | +#include "target/arm/arm-powerctl.h" | 131 | #define AW_A10_MMC0_BASE 0x01c0f000 |
76 | #include "hw/core/cpu.h" | 132 | #define AW_A10_CCM_BASE 0x01c20000 |
77 | 133 | #define AW_A10_PIC_REG_BASE 0x01c20400 | |
78 | #ifndef DEBUG_IMX6_SRC | 134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) |
79 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 135 | |
80 | index XXXXXXX..XXXXXXX 100644 | 136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); |
81 | --- a/hw/misc/iotkit-sysctl.c | 137 | |
82 | +++ b/hw/misc/iotkit-sysctl.c | 138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); |
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
155 | new file mode 100644 | ||
156 | index XXXXXXX..XXXXXXX | ||
157 | --- /dev/null | ||
158 | +++ b/hw/misc/allwinner-a10-dramc.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | 159 | @@ -XXX,XX +XXX,XX @@ |
84 | #include "hw/qdev-properties.h" | 160 | +/* |
85 | #include "hw/arm/armsse-version.h" | 161 | + * Allwinner A10 DRAM Controller emulation |
86 | #include "target/arm/arm-powerctl.h" | 162 | + * |
87 | -#include "target/arm/cpu.h" | 163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
88 | 164 | + * | |
89 | REG32(SECDBGSTAT, 0x0) | 165 | + * This file is derived from Allwinner H3 DRAMC, |
90 | REG32(SECDBGSET, 0x4) | 166 | + * by Niek Linnenbank. |
167 | + * | ||
168 | + * This program is free software: you can redistribute it and/or modify | ||
169 | + * it under the terms of the GNU General Public License as published by | ||
170 | + * the Free Software Foundation, either version 2 of the License, or | ||
171 | + * (at your option) any later version. | ||
172 | + * | ||
173 | + * This program is distributed in the hope that it will be useful, | ||
174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
176 | + * GNU General Public License for more details. | ||
177 | + * | ||
178 | + * You should have received a copy of the GNU General Public License | ||
179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
180 | + */ | ||
181 | + | ||
182 | +#include "qemu/osdep.h" | ||
183 | +#include "qemu/units.h" | ||
184 | +#include "hw/sysbus.h" | ||
185 | +#include "migration/vmstate.h" | ||
186 | +#include "qemu/log.h" | ||
187 | +#include "qemu/module.h" | ||
188 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
189 | + | ||
190 | +/* DRAMC register offsets */ | ||
191 | +enum { | ||
192 | + REG_SDR_CCR = 0x0000, | ||
193 | + REG_SDR_ZQCR0 = 0x00a8, | ||
194 | + REG_SDR_ZQSR = 0x00b0 | ||
195 | +}; | ||
196 | + | ||
197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
198 | + | ||
199 | +/* DRAMC register flags */ | ||
200 | +enum { | ||
201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), | ||
202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), | ||
203 | +}; | ||
204 | +enum { | ||
205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), | ||
206 | +}; | ||
207 | + | ||
208 | +/* DRAMC register reset values */ | ||
209 | +enum { | ||
210 | + REG_SDR_CCR_RESET = 0x80020000, | ||
211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, | ||
212 | + REG_SDR_ZQSR_RESET = 0x80000000 | ||
213 | +}; | ||
214 | + | ||
215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, | ||
216 | + unsigned size) | ||
217 | +{ | ||
218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
219 | + const uint32_t idx = REG_INDEX(offset); | ||
220 | + | ||
221 | + switch (offset) { | ||
222 | + case REG_SDR_CCR: | ||
223 | + case REG_SDR_ZQCR0: | ||
224 | + case REG_SDR_ZQSR: | ||
225 | + break; | ||
226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
228 | + __func__, (uint32_t)offset); | ||
229 | + return 0; | ||
230 | + default: | ||
231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
232 | + __func__, (uint32_t)offset); | ||
233 | + return 0; | ||
234 | + } | ||
235 | + | ||
236 | + return s->regs[idx]; | ||
237 | +} | ||
238 | + | ||
239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, | ||
240 | + uint64_t val, unsigned size) | ||
241 | +{ | ||
242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
243 | + const uint32_t idx = REG_INDEX(offset); | ||
244 | + | ||
245 | + switch (offset) { | ||
246 | + case REG_SDR_CCR: | ||
247 | + if (val & REG_SDR_CCR_DRAM_INIT) { | ||
248 | + /* Clear DRAM_INIT to indicate process is done. */ | ||
249 | + val &= ~REG_SDR_CCR_DRAM_INIT; | ||
250 | + } | ||
251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { | ||
252 | + /* Clear DATA_TRAINING to indicate process is done. */ | ||
253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; | ||
254 | + } | ||
255 | + break; | ||
256 | + case REG_SDR_ZQCR0: | ||
257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ | ||
258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; | ||
259 | + break; | ||
260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
262 | + __func__, (uint32_t)offset); | ||
263 | + break; | ||
264 | + default: | ||
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
266 | + __func__, (uint32_t)offset); | ||
267 | + break; | ||
268 | + } | ||
269 | + | ||
270 | + s->regs[idx] = (uint32_t) val; | ||
271 | +} | ||
272 | + | ||
273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { | ||
274 | + .read = allwinner_a10_dramc_read, | ||
275 | + .write = allwinner_a10_dramc_write, | ||
276 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
277 | + .valid = { | ||
278 | + .min_access_size = 4, | ||
279 | + .max_access_size = 4, | ||
280 | + }, | ||
281 | + .impl.min_access_size = 4, | ||
282 | +}; | ||
283 | + | ||
284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) | ||
285 | +{ | ||
286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
287 | + | ||
288 | + /* Set default values for registers */ | ||
289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; | ||
290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; | ||
291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; | ||
292 | +} | ||
293 | + | ||
294 | +static void allwinner_a10_dramc_init(Object *obj) | ||
295 | +{ | ||
296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
298 | + | ||
299 | + /* Memory mapping */ | ||
300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, | ||
301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); | ||
302 | + sysbus_init_mmio(sbd, &s->iomem); | ||
303 | +} | ||
304 | + | ||
305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { | ||
306 | + .name = "allwinner-a10-dramc", | ||
307 | + .version_id = 1, | ||
308 | + .minimum_version_id = 1, | ||
309 | + .fields = (VMStateField[]) { | ||
310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, | ||
311 | + AW_A10_DRAMC_REGS_NUM), | ||
312 | + VMSTATE_END_OF_LIST() | ||
313 | + } | ||
314 | +}; | ||
315 | + | ||
316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) | ||
317 | +{ | ||
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
320 | + | ||
321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; | ||
322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; | ||
323 | +} | ||
324 | + | ||
325 | +static const TypeInfo allwinner_a10_dramc_info = { | ||
326 | + .name = TYPE_AW_A10_DRAMC, | ||
327 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
328 | + .instance_init = allwinner_a10_dramc_init, | ||
329 | + .instance_size = sizeof(AwA10DramControllerState), | ||
330 | + .class_init = allwinner_a10_dramc_class_init, | ||
331 | +}; | ||
332 | + | ||
333 | +static void allwinner_a10_dramc_register(void) | ||
334 | +{ | ||
335 | + type_register_static(&allwinner_a10_dramc_info); | ||
336 | +} | ||
337 | + | ||
338 | +type_init(allwinner_a10_dramc_register) | ||
339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
340 | index XXXXXXX..XXXXXXX 100644 | ||
341 | --- a/hw/arm/Kconfig | ||
342 | +++ b/hw/arm/Kconfig | ||
343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
357 | bool | ||
358 | |||
359 | +config ALLWINNER_A10_DRAMC | ||
360 | + bool | ||
361 | + | ||
362 | source macio/Kconfig | ||
91 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | 363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
92 | index XXXXXXX..XXXXXXX 100644 | 364 | index XXXXXXX..XXXXXXX 100644 |
93 | --- a/hw/misc/meson.build | 365 | --- a/hw/misc/meson.build |
94 | +++ b/hw/misc/meson.build | 366 | +++ b/hw/misc/meson.build |
95 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IMX', if_true: files( | 367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') |
96 | 'imx25_ccm.c', | 368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) |
97 | 'imx31_ccm.c', | 369 | |
98 | 'imx6_ccm.c', | 370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) |
99 | + 'imx6_src.c', | 371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) |
100 | 'imx6ul_ccm.c', | 372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) |
101 | 'imx7_ccm.c', | 373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) |
102 | 'imx7_gpr.c', | 374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) |
103 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
104 | )) | ||
105 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
106 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
107 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
108 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
109 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
110 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
111 | specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | ||
112 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
113 | 'xlnx-versal-xramc.c', | ||
114 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_TZ_MPC', if_true: files('tz-mpc.c')) | ||
115 | softmmu_ss.add(when: 'CONFIG_TZ_MSC', if_true: files('tz-msc.c')) | ||
116 | softmmu_ss.add(when: 'CONFIG_TZ_PPC', if_true: files('tz-ppc.c')) | ||
117 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SECCTL', if_true: files('iotkit-secctl.c')) | ||
118 | +softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
119 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c')) | ||
120 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPU_PWRCTRL', if_true: files('armsse-cpu-pwrctrl.c')) | ||
121 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
122 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_GRLIB', if_true: files('grlib_ahb_apb_pnp.c')) | ||
123 | |||
124 | specific_ss.add(when: 'CONFIG_AVR_POWER', if_true: files('avr_power.c')) | ||
125 | |||
126 | -specific_ss.add(when: 'CONFIG_IMX', if_true: files('imx6_src.c')) | ||
127 | -specific_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
128 | - | ||
129 | specific_ss.add(when: 'CONFIG_MAC_VIA', if_true: files('mac_via.c')) | ||
130 | |||
131 | specific_ss.add(when: 'CONFIG_MIPS_CPS', if_true: files('mips_cmgcr.c', 'mips_cpc.c')) | ||
132 | specific_ss.add(when: 'CONFIG_MIPS_ITU', if_true: files('mips_itu.c')) | ||
133 | |||
134 | -specific_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
135 | +softmmu_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
136 | |||
137 | # HPPA devices | ||
138 | softmmu_ss.add(when: 'CONFIG_LASI', if_true: files('lasi.c')) | ||
139 | -- | 375 | -- |
140 | 2.25.1 | 376 | 2.34.1 |
141 | |||
142 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This introduces virt_set_high_memmap() helper. The logic of high | 3 | This patch implements Allwinner TWI/I2C controller emulation. Only |
4 | memory region address assignment is moved to the helper. The intention | 4 | master-mode functionality is implemented. |
5 | is to make the subsequent optimization for high memory region address | ||
6 | assignment easier. | ||
7 | 5 | ||
8 | No functional change intended. | 6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is |
7 | first part enabling the TWI/I2C bus operation. | ||
9 | 8 | ||
10 | Signed-off-by: Gavin Shan <gshan@redhat.com> | 9 | Since both Allwinner A10 and H3 use the same module, it is added for |
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 10 | both boards. |
12 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | 11 | |
13 | Reviewed-by: Marc Zyngier <maz@kernel.org> | 12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate |
14 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | 13 | I2C availability. |
15 | Message-id: 20221029224307.138822-2-gshan@redhat.com | 14 | |
15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 19 | --- |
18 | hw/arm/virt.c | 74 ++++++++++++++++++++++++++++----------------------- | 20 | docs/system/arm/cubieboard.rst | 1 + |
19 | 1 file changed, 41 insertions(+), 33 deletions(-) | 21 | docs/system/arm/orangepi.rst | 1 + |
22 | include/hw/arm/allwinner-a10.h | 2 + | ||
23 | include/hw/arm/allwinner-h3.h | 3 + | ||
24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
25 | hw/arm/allwinner-a10.c | 8 + | ||
26 | hw/arm/allwinner-h3.c | 11 +- | ||
27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ | ||
28 | hw/arm/Kconfig | 2 + | ||
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
20 | 35 | ||
21 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst |
22 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/virt.c | 38 | --- a/docs/system/arm/cubieboard.rst |
24 | +++ b/hw/arm/virt.c | 39 | +++ b/docs/system/arm/cubieboard.rst |
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: |
26 | return arm_cpu_mp_affinity(idx, clustersz); | 41 | - SDHCI |
42 | - USB controller | ||
43 | - SATA controller | ||
44 | +- TWI (I2C) controller | ||
45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/docs/system/arm/orangepi.rst | ||
48 | +++ b/docs/system/arm/orangepi.rst | ||
49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: | ||
50 | * Clock Control Unit | ||
51 | * System Control module | ||
52 | * Security Identifier device | ||
53 | + * TWI (I2C) | ||
54 | |||
55 | Limitations | ||
56 | """"""""""" | ||
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #include "hw/rtc/allwinner-rtc.h" | ||
63 | #include "hw/misc/allwinner-a10-ccm.h" | ||
64 | #include "hw/misc/allwinner-a10-dramc.h" | ||
65 | +#include "hw/i2c/allwinner-i2c.h" | ||
66 | |||
67 | #include "target/arm/cpu.h" | ||
68 | #include "qom/object.h" | ||
69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
70 | AwEmacState emac; | ||
71 | AllwinnerAHCIState sata; | ||
72 | AwSdHostState mmc0; | ||
73 | + AWI2CState i2c0; | ||
74 | AwRtcState rtc; | ||
75 | MemoryRegion sram_a; | ||
76 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/include/hw/arm/allwinner-h3.h | ||
80 | +++ b/include/hw/arm/allwinner-h3.h | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "hw/sd/allwinner-sdhost.h" | ||
83 | #include "hw/net/allwinner-sun8i-emac.h" | ||
84 | #include "hw/rtc/allwinner-rtc.h" | ||
85 | +#include "hw/i2c/allwinner-i2c.h" | ||
86 | #include "target/arm/cpu.h" | ||
87 | #include "sysemu/block-backend.h" | ||
88 | |||
89 | @@ -XXX,XX +XXX,XX @@ enum { | ||
90 | AW_H3_DEV_UART2, | ||
91 | AW_H3_DEV_UART3, | ||
92 | AW_H3_DEV_EMAC, | ||
93 | + AW_H3_DEV_TWI0, | ||
94 | AW_H3_DEV_DRAMCOM, | ||
95 | AW_H3_DEV_DRAMCTL, | ||
96 | AW_H3_DEV_DRAMPHY, | ||
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/include/hw/i2c/allwinner-i2c.h | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +/* | ||
112 | + * Allwinner I2C Bus Serial Interface registers definition | ||
113 | + * | ||
114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> | ||
115 | + * | ||
116 | + * This file is derived from IMX I2C controller, | ||
117 | + * by Jean-Christophe DUBOIS . | ||
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
132 | + */ | ||
133 | + | ||
134 | +#ifndef ALLWINNER_I2C_H | ||
135 | +#define ALLWINNER_I2C_H | ||
136 | + | ||
137 | +#include "hw/sysbus.h" | ||
138 | +#include "qom/object.h" | ||
139 | + | ||
140 | +#define TYPE_AW_I2C "allwinner.i2c" | ||
141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) | ||
142 | + | ||
143 | +#define AW_I2C_MEM_SIZE 0x24 | ||
144 | + | ||
145 | +struct AWI2CState { | ||
146 | + /*< private >*/ | ||
147 | + SysBusDevice parent_obj; | ||
148 | + | ||
149 | + /*< public >*/ | ||
150 | + MemoryRegion iomem; | ||
151 | + I2CBus *bus; | ||
152 | + qemu_irq irq; | ||
153 | + | ||
154 | + uint8_t addr; | ||
155 | + uint8_t xaddr; | ||
156 | + uint8_t data; | ||
157 | + uint8_t cntr; | ||
158 | + uint8_t stat; | ||
159 | + uint8_t ccr; | ||
160 | + uint8_t srst; | ||
161 | + uint8_t efr; | ||
162 | + uint8_t lcr; | ||
163 | +}; | ||
164 | + | ||
165 | +#endif /* ALLWINNER_I2C_H */ | ||
166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/arm/allwinner-a10.c | ||
169 | +++ b/hw/arm/allwinner-a10.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
172 | #define AW_A10_SATA_BASE 0x01c18000 | ||
173 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 | ||
175 | |||
176 | static void aw_a10_init(Object *obj) | ||
177 | { | ||
178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
179 | |||
180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
181 | |||
182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | ||
183 | + | ||
184 | if (machine_usb(current_machine)) { | ||
185 | int i; | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
27 | } | 196 | } |
28 | 197 | ||
29 | +static void virt_set_high_memmap(VirtMachineState *vms, | 198 | static void aw_a10_class_init(ObjectClass *oc, void *data) |
30 | + hwaddr base, int pa_bits) | 199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
31 | +{ | 200 | index XXXXXXX..XXXXXXX 100644 |
32 | + int i; | 201 | --- a/hw/arm/allwinner-h3.c |
33 | + | 202 | +++ b/hw/arm/allwinner-h3.c |
34 | + for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
35 | + hwaddr size = extended_memmap[i].size; | 204 | [AW_H3_DEV_UART1] = 0x01c28400, |
36 | + bool fits; | 205 | [AW_H3_DEV_UART2] = 0x01c28800, |
37 | + | 206 | [AW_H3_DEV_UART3] = 0x01c28c00, |
38 | + base = ROUND_UP(base, size); | 207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, |
39 | + vms->memmap[i].base = base; | 208 | [AW_H3_DEV_EMAC] = 0x01c30000, |
40 | + vms->memmap[i].size = size; | 209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, |
41 | + | 210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, |
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
212 | { "uart1", 0x01c28400, 1 * KiB }, | ||
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | ||
234 | |||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | ||
239 | |||
240 | + /* I2C */ | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
245 | + | ||
246 | /* Unimplemented devices */ | ||
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
248 | create_unimplemented_device(unimplemented[i].device_name, | ||
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
250 | new file mode 100644 | ||
251 | index XXXXXXX..XXXXXXX | ||
252 | --- /dev/null | ||
253 | +++ b/hw/i2c/allwinner-i2c.c | ||
254 | @@ -XXX,XX +XXX,XX @@ | ||
255 | +/* | ||
256 | + * Allwinner I2C Bus Serial Interface Emulation | ||
257 | + * | ||
258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
259 | + * | ||
260 | + * This file is derived from IMX I2C controller, | ||
261 | + * by Jean-Christophe DUBOIS . | ||
262 | + * | ||
263 | + * This program is free software; you can redistribute it and/or modify it | ||
264 | + * under the terms of the GNU General Public License as published by the | ||
265 | + * Free Software Foundation; either version 2 of the License, or | ||
266 | + * (at your option) any later version. | ||
267 | + * | ||
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
271 | + * for more details. | ||
272 | + * | ||
273 | + * You should have received a copy of the GNU General Public License along | ||
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
275 | + * | ||
276 | + * SPDX-License-Identifier: MIT | ||
277 | + */ | ||
278 | + | ||
279 | +#include "qemu/osdep.h" | ||
280 | +#include "hw/i2c/allwinner-i2c.h" | ||
281 | +#include "hw/irq.h" | ||
282 | +#include "migration/vmstate.h" | ||
283 | +#include "hw/i2c/i2c.h" | ||
284 | +#include "qemu/log.h" | ||
285 | +#include "trace.h" | ||
286 | +#include "qemu/module.h" | ||
287 | + | ||
288 | +/* Allwinner I2C memory map */ | ||
289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ | ||
290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ | ||
291 | +#define TWI_DATA_REG 0x08 /* data register */ | ||
292 | +#define TWI_CNTR_REG 0x0c /* control register */ | ||
293 | +#define TWI_STAT_REG 0x10 /* status register */ | ||
294 | +#define TWI_CCR_REG 0x14 /* clock control register */ | ||
295 | +#define TWI_SRST_REG 0x18 /* software reset register */ | ||
296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ | ||
297 | +#define TWI_LCR_REG 0x20 /* line control register */ | ||
298 | + | ||
299 | +/* Used only in slave mode, do not set */ | ||
300 | +#define TWI_ADDR_RESET 0 | ||
301 | +#define TWI_XADDR_RESET 0 | ||
302 | + | ||
303 | +/* Data register */ | ||
304 | +#define TWI_DATA_MASK 0xFF | ||
305 | +#define TWI_DATA_RESET 0 | ||
306 | + | ||
307 | +/* Control register */ | ||
308 | +#define TWI_CNTR_INT_EN (1 << 7) | ||
309 | +#define TWI_CNTR_BUS_EN (1 << 6) | ||
310 | +#define TWI_CNTR_M_STA (1 << 5) | ||
311 | +#define TWI_CNTR_M_STP (1 << 4) | ||
312 | +#define TWI_CNTR_INT_FLAG (1 << 3) | ||
313 | +#define TWI_CNTR_A_ACK (1 << 2) | ||
314 | +#define TWI_CNTR_MASK 0xFC | ||
315 | +#define TWI_CNTR_RESET 0 | ||
316 | + | ||
317 | +/* Status register */ | ||
318 | +#define TWI_STAT_MASK 0xF8 | ||
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
409 | + } | ||
410 | +} | ||
411 | + | ||
412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) | ||
413 | +{ | ||
414 | + return s->srst & TWI_SRST_MASK; | ||
415 | +} | ||
416 | + | ||
417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) | ||
418 | +{ | ||
419 | + return s->cntr & TWI_CNTR_BUS_EN; | ||
420 | +} | ||
421 | + | ||
422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) | ||
423 | +{ | ||
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
433 | + } | ||
434 | + | ||
435 | + s->addr = TWI_ADDR_RESET; | ||
436 | + s->xaddr = TWI_XADDR_RESET; | ||
437 | + s->data = TWI_DATA_RESET; | ||
438 | + s->cntr = TWI_CNTR_RESET; | ||
439 | + s->stat = TWI_STAT_RESET; | ||
440 | + s->ccr = TWI_CCR_RESET; | ||
441 | + s->srst = TWI_SRST_RESET; | ||
442 | + s->efr = TWI_EFR_RESET; | ||
443 | + s->lcr = TWI_LCR_RESET; | ||
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
448 | + /* | ||
449 | + * Raise an interrupt if the device is not reset and it is configured | ||
450 | + * to generate some interrupts. | ||
451 | + */ | ||
452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { | ||
453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
454 | + s->cntr |= TWI_CNTR_INT_FLAG; | ||
455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { | ||
456 | + qemu_irq_raise(s->irq); | ||
457 | + } | ||
458 | + } | ||
459 | + } | ||
460 | +} | ||
461 | + | ||
462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, | ||
463 | + unsigned size) | ||
464 | +{ | ||
465 | + uint16_t value; | ||
466 | + AWI2CState *s = AW_I2C(opaque); | ||
467 | + | ||
468 | + switch (offset) { | ||
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
488 | + } | ||
489 | + value = s->data; | ||
490 | + break; | ||
491 | + case TWI_CNTR_REG: | ||
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
42 | + /* | 496 | + /* |
43 | + * Check each device to see if they fit in the PA space, | 497 | + * If polling when reading then change state to indicate data |
44 | + * moving highest_gpa as we go. | 498 | + * is available |
45 | + * | ||
46 | + * For each device that doesn't fit, disable it. | ||
47 | + */ | 499 | + */ |
48 | + fits = (base + size) <= BIT_ULL(pa_bits); | 500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { |
49 | + if (fits) { | 501 | + if (s->cntr & TWI_CNTR_A_ACK) { |
50 | + vms->highest_gpa = base + size - 1; | 502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); |
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
51 | + } | 507 | + } |
52 | + | 508 | + break; |
53 | + switch (i) { | 509 | + case TWI_CCR_REG: |
54 | + case VIRT_HIGH_GIC_REDIST2: | 510 | + value = s->ccr; |
55 | + vms->highmem_redists &= fits; | 511 | + break; |
56 | + break; | 512 | + case TWI_SRST_REG: |
57 | + case VIRT_HIGH_PCIE_ECAM: | 513 | + value = s->srst; |
58 | + vms->highmem_ecam &= fits; | 514 | + break; |
59 | + break; | 515 | + case TWI_EFR_REG: |
60 | + case VIRT_HIGH_PCIE_MMIO: | 516 | + value = s->efr; |
61 | + vms->highmem_mmio &= fits; | 517 | + break; |
518 | + case TWI_LCR_REG: | ||
519 | + value = s->lcr; | ||
520 | + break; | ||
521 | + default: | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
524 | + value = 0; | ||
525 | + break; | ||
526 | + } | ||
527 | + | ||
528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); | ||
529 | + | ||
530 | + return (uint64_t)value; | ||
531 | +} | ||
532 | + | ||
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
62 | + break; | 552 | + break; |
63 | + } | 553 | + } |
64 | + | 554 | + |
65 | + base += size; | 555 | + s->data = value & TWI_DATA_MASK; |
556 | + | ||
557 | + switch (STAT_TO_STA(s->stat)) { | ||
558 | + case STAT_M_STA_TX: | ||
559 | + case STAT_M_RSTA_TX: | ||
560 | + /* Send address */ | ||
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | ||
562 | + extract32(s->data, 0, 1))) { | ||
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
588 | + } | ||
589 | + break; | ||
590 | + case TWI_CNTR_REG: | ||
591 | + if (!allwinner_i2c_is_reset(s)) { | ||
592 | + /* Do something only if not in software reset */ | ||
593 | + s->cntr = value & TWI_CNTR_MASK; | ||
594 | + | ||
595 | + /* Check if start condition should be sent */ | ||
596 | + if (s->cntr & TWI_CNTR_M_STA) { | ||
597 | + /* Update status */ | ||
598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { | ||
599 | + /* Send start condition */ | ||
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | ||
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
629 | + } | ||
630 | + break; | ||
631 | + case TWI_CCR_REG: | ||
632 | + s->ccr = value & TWI_CCR_MASK; | ||
633 | + break; | ||
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
650 | + break; | ||
66 | + } | 651 | + } |
67 | +} | 652 | +} |
68 | + | 653 | + |
69 | static void virt_set_memmap(VirtMachineState *vms, int pa_bits) | 654 | +static const MemoryRegionOps allwinner_i2c_ops = { |
70 | { | 655 | + .read = allwinner_i2c_read, |
71 | MachineState *ms = MACHINE(vms); | 656 | + .write = allwinner_i2c_write, |
72 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms, int pa_bits) | 657 | + .valid.min_access_size = 1, |
73 | /* We know for sure that at least the memory fits in the PA space */ | 658 | + .valid.max_access_size = 4, |
74 | vms->highest_gpa = memtop - 1; | 659 | + .endianness = DEVICE_NATIVE_ENDIAN, |
75 | 660 | +}; | |
76 | - for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 661 | + |
77 | - hwaddr size = extended_memmap[i].size; | 662 | +static const VMStateDescription allwinner_i2c_vmstate = { |
78 | - bool fits; | 663 | + .name = TYPE_AW_I2C, |
79 | - | 664 | + .version_id = 1, |
80 | - base = ROUND_UP(base, size); | 665 | + .minimum_version_id = 1, |
81 | - vms->memmap[i].base = base; | 666 | + .fields = (VMStateField[]) { |
82 | - vms->memmap[i].size = size; | 667 | + VMSTATE_UINT8(addr, AWI2CState), |
83 | - | 668 | + VMSTATE_UINT8(xaddr, AWI2CState), |
84 | - /* | 669 | + VMSTATE_UINT8(data, AWI2CState), |
85 | - * Check each device to see if they fit in the PA space, | 670 | + VMSTATE_UINT8(cntr, AWI2CState), |
86 | - * moving highest_gpa as we go. | 671 | + VMSTATE_UINT8(ccr, AWI2CState), |
87 | - * | 672 | + VMSTATE_UINT8(srst, AWI2CState), |
88 | - * For each device that doesn't fit, disable it. | 673 | + VMSTATE_UINT8(efr, AWI2CState), |
89 | - */ | 674 | + VMSTATE_UINT8(lcr, AWI2CState), |
90 | - fits = (base + size) <= BIT_ULL(pa_bits); | 675 | + VMSTATE_END_OF_LIST() |
91 | - if (fits) { | 676 | + } |
92 | - vms->highest_gpa = base + size - 1; | 677 | +}; |
93 | - } | 678 | + |
94 | - | 679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) |
95 | - switch (i) { | 680 | +{ |
96 | - case VIRT_HIGH_GIC_REDIST2: | 681 | + AWI2CState *s = AW_I2C(dev); |
97 | - vms->highmem_redists &= fits; | 682 | + |
98 | - break; | 683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, |
99 | - case VIRT_HIGH_PCIE_ECAM: | 684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); |
100 | - vms->highmem_ecam &= fits; | 685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); |
101 | - break; | 686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); |
102 | - case VIRT_HIGH_PCIE_MMIO: | 687 | + s->bus = i2c_init_bus(dev, "i2c"); |
103 | - vms->highmem_mmio &= fits; | 688 | +} |
104 | - break; | 689 | + |
105 | - } | 690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) |
106 | - | 691 | +{ |
107 | - base += size; | 692 | + DeviceClass *dc = DEVICE_CLASS(klass); |
108 | - } | 693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
109 | + virt_set_high_memmap(vms, base, pa_bits); | 694 | + |
110 | 695 | + rc->phases.hold = allwinner_i2c_reset_hold; | |
111 | if (device_memory_size > 0) { | 696 | + dc->vmsd = &allwinner_i2c_vmstate; |
112 | ms->device_memory = g_malloc0(sizeof(*ms->device_memory)); | 697 | + dc->realize = allwinner_i2c_realize; |
698 | + dc->desc = "Allwinner I2C Controller"; | ||
699 | +} | ||
700 | + | ||
701 | +static const TypeInfo allwinner_i2c_type_info = { | ||
702 | + .name = TYPE_AW_I2C, | ||
703 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
704 | + .instance_size = sizeof(AWI2CState), | ||
705 | + .class_init = allwinner_i2c_class_init, | ||
706 | +}; | ||
707 | + | ||
708 | +static void allwinner_i2c_register_types(void) | ||
709 | +{ | ||
710 | + type_register_static(&allwinner_i2c_type_info); | ||
711 | +} | ||
712 | + | ||
713 | +type_init(allwinner_i2c_register_types) | ||
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
113 | -- | 777 | -- |
114 | 2.25.1 | 778 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Luke Starrett <lukes@xsightlabs.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The ARM GICv3 TRM describes that the ITLinesNumber field of GICD_TYPER | 3 | This patch adds minimal support for AXP-209 PMU. |
4 | register: | 4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides |
5 | the chip ID register, reset values for two more registers used by A10 | ||
6 | U-Boot SPL are covered. | ||
5 | 7 | ||
6 | "indicates the maximum SPI INTID that the GIC implementation supports" | 8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
7 | 9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com | |
8 | As SPI #0 is absolute IRQ #32, the max SPI INTID should have accounted | ||
9 | for the internal 16x SGI's and 16x PPI's. However, the original GICv3 | ||
10 | model subtracted off the SGI/PPI. Cosmetically this can be seen at OS | ||
11 | boot (Linux) showing 32 shy of what should be there, i.e.: | ||
12 | |||
13 | [ 0.000000] GICv3: 224 SPIs implemented | ||
14 | |||
15 | Though in hw/arm/virt.c, the machine is configured for 256 SPI's. ARM | ||
16 | virt machine likely doesn't have a problem with this because the upper | ||
17 | 32 IRQ's don't actually have anything meaningful wired. But, this does | ||
18 | become a functional issue on a custom use case which wants to make use | ||
19 | of these IRQ's. Additionally, boot code (i.e. TF-A) will only init up | ||
20 | to the number (blocks of 32) that it believes to actually be there. | ||
21 | |||
22 | Signed-off-by: Luke Starrett <lukes@xsightlabs.com> | ||
23 | Message-id: AM9P193MB168473D99B761E204E032095D40D9@AM9P193MB1684.EURP193.PROD.OUTLOOK.COM | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | --- | 12 | --- |
27 | hw/intc/arm_gicv3_dist.c | 4 ++-- | 13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ |
28 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | MAINTAINERS | 2 + |
15 | hw/misc/Kconfig | 4 + | ||
16 | hw/misc/meson.build | 1 + | ||
17 | hw/misc/trace-events | 5 + | ||
18 | 5 files changed, 250 insertions(+) | ||
19 | create mode 100644 hw/misc/axp209.c | ||
29 | 20 | ||
30 | diff --git a/hw/intc/arm_gicv3_dist.c b/hw/intc/arm_gicv3_dist.c | 21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c |
22 | new file mode 100644 | ||
23 | index XXXXXXX..XXXXXXX | ||
24 | --- /dev/null | ||
25 | +++ b/hw/misc/axp209.c | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | +/* | ||
28 | + * AXP-209 PMU Emulation | ||
29 | + * | ||
30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
31 | + * | ||
32 | + * Permission is hereby granted, free of charge, to any person obtaining a | ||
33 | + * copy of this software and associated documentation files (the "Software"), | ||
34 | + * to deal in the Software without restriction, including without limitation | ||
35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
36 | + * and/or sell copies of the Software, and to permit persons to whom the | ||
37 | + * Software is furnished to do so, subject to the following conditions: | ||
38 | + * | ||
39 | + * The above copyright notice and this permission notice shall be included in | ||
40 | + * all copies or substantial portions of the Software. | ||
41 | + * | ||
42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE | ||
45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
48 | + * DEALINGS IN THE SOFTWARE. | ||
49 | + * | ||
50 | + * SPDX-License-Identifier: MIT | ||
51 | + */ | ||
52 | + | ||
53 | +#include "qemu/osdep.h" | ||
54 | +#include "qemu/log.h" | ||
55 | +#include "trace.h" | ||
56 | +#include "hw/i2c/i2c.h" | ||
57 | +#include "migration/vmstate.h" | ||
58 | + | ||
59 | +#define TYPE_AXP209_PMU "axp209_pmu" | ||
60 | + | ||
61 | +#define AXP209(obj) \ | ||
62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) | ||
63 | + | ||
64 | +/* registers */ | ||
65 | +enum { | ||
66 | + REG_POWER_STATUS = 0x0u, | ||
67 | + REG_OPERATING_MODE, | ||
68 | + REG_OTG_VBUS_STATUS, | ||
69 | + REG_CHIP_VERSION, | ||
70 | + REG_DATA_CACHE_0, | ||
71 | + REG_DATA_CACHE_1, | ||
72 | + REG_DATA_CACHE_2, | ||
73 | + REG_DATA_CACHE_3, | ||
74 | + REG_DATA_CACHE_4, | ||
75 | + REG_DATA_CACHE_5, | ||
76 | + REG_DATA_CACHE_6, | ||
77 | + REG_DATA_CACHE_7, | ||
78 | + REG_DATA_CACHE_8, | ||
79 | + REG_DATA_CACHE_9, | ||
80 | + REG_DATA_CACHE_A, | ||
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
151 | +}; | ||
152 | + | ||
153 | +#define AXP209_CHIP_VERSION_ID (0x01) | ||
154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) | ||
156 | + | ||
157 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
158 | +typedef struct AXP209I2CState { | ||
159 | + /*< private >*/ | ||
160 | + I2CSlave i2c; | ||
161 | + /*< public >*/ | ||
162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
163 | + uint8_t ptr; /* current register index */ | ||
164 | + uint8_t count; /* counter used for tx/rx */ | ||
165 | +} AXP209I2CState; | ||
166 | + | ||
167 | +/* Reset all counters and load ID register */ | ||
168 | +static void axp209_reset_enter(Object *obj, ResetType type) | ||
169 | +{ | ||
170 | + AXP209I2CState *s = AXP209(obj); | ||
171 | + | ||
172 | + memset(s->regs, 0, NR_REGS); | ||
173 | + s->ptr = 0; | ||
174 | + s->count = 0; | ||
175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; | ||
176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | ||
177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; | ||
178 | +} | ||
179 | + | ||
180 | +/* Handle events from master. */ | ||
181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) | ||
182 | +{ | ||
183 | + AXP209I2CState *s = AXP209(i2c); | ||
184 | + | ||
185 | + s->count = 0; | ||
186 | + | ||
187 | + return 0; | ||
188 | +} | ||
189 | + | ||
190 | +/* Called when master requests read */ | ||
191 | +static uint8_t axp209_rx(I2CSlave *i2c) | ||
192 | +{ | ||
193 | + AXP209I2CState *s = AXP209(i2c); | ||
194 | + uint8_t ret = 0xff; | ||
195 | + | ||
196 | + if (s->ptr < NR_REGS) { | ||
197 | + ret = s->regs[s->ptr++]; | ||
198 | + } | ||
199 | + | ||
200 | + trace_axp209_rx(s->ptr - 1, ret); | ||
201 | + | ||
202 | + return ret; | ||
203 | +} | ||
204 | + | ||
205 | +/* | ||
206 | + * Called when master sends write. | ||
207 | + * Update ptr with byte 0, then perform write with second byte. | ||
208 | + */ | ||
209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) | ||
210 | +{ | ||
211 | + AXP209I2CState *s = AXP209(i2c); | ||
212 | + | ||
213 | + if (s->count == 0) { | ||
214 | + /* Store register address */ | ||
215 | + s->ptr = data; | ||
216 | + s->count++; | ||
217 | + trace_axp209_select(data); | ||
218 | + } else { | ||
219 | + trace_axp209_tx(s->ptr, data); | ||
220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | ||
221 | + s->regs[s->ptr++] = data; | ||
222 | + } | ||
223 | + } | ||
224 | + | ||
225 | + return 0; | ||
226 | +} | ||
227 | + | ||
228 | +static const VMStateDescription vmstate_axp209 = { | ||
229 | + .name = TYPE_AXP209_PMU, | ||
230 | + .version_id = 1, | ||
231 | + .fields = (VMStateField[]) { | ||
232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | ||
233 | + VMSTATE_UINT8(count, AXP209I2CState), | ||
234 | + VMSTATE_UINT8(ptr, AXP209I2CState), | ||
235 | + VMSTATE_END_OF_LIST() | ||
236 | + } | ||
237 | +}; | ||
238 | + | ||
239 | +static void axp209_class_init(ObjectClass *oc, void *data) | ||
240 | +{ | ||
241 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | ||
243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); | ||
244 | + | ||
245 | + rc->phases.enter = axp209_reset_enter; | ||
246 | + dc->vmsd = &vmstate_axp209; | ||
247 | + isc->event = axp209_event; | ||
248 | + isc->recv = axp209_rx; | ||
249 | + isc->send = axp209_tx; | ||
250 | +} | ||
251 | + | ||
252 | +static const TypeInfo axp209_info = { | ||
253 | + .name = TYPE_AXP209_PMU, | ||
254 | + .parent = TYPE_I2C_SLAVE, | ||
255 | + .instance_size = sizeof(AXP209I2CState), | ||
256 | + .class_init = axp209_class_init | ||
257 | +}; | ||
258 | + | ||
259 | +static void axp209_register_devices(void) | ||
260 | +{ | ||
261 | + type_register_static(&axp209_info); | ||
262 | +} | ||
263 | + | ||
264 | +type_init(axp209_register_devices); | ||
265 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
31 | index XXXXXXX..XXXXXXX 100644 | 266 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/intc/arm_gicv3_dist.c | 267 | --- a/MAINTAINERS |
33 | +++ b/hw/intc/arm_gicv3_dist.c | 268 | +++ b/MAINTAINERS |
34 | @@ -XXX,XX +XXX,XX @@ static bool gicd_readl(GICv3State *s, hwaddr offset, | 269 | @@ -XXX,XX +XXX,XX @@ ARM Machines |
35 | * MBIS == 0 (message-based SPIs not supported) | 270 | Allwinner-a10 |
36 | * SecurityExtn == 1 if security extns supported | 271 | M: Beniamino Galvani <b.galvani@gmail.com> |
37 | * CPUNumber == 0 since for us ARE is always 1 | 272 | M: Peter Maydell <peter.maydell@linaro.org> |
38 | - * ITLinesNumber == (num external irqs / 32) - 1 | 273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
39 | + * ITLinesNumber == (((max SPI IntID + 1) / 32) - 1) | 274 | L: qemu-arm@nongnu.org |
40 | */ | 275 | S: Odd Fixes |
41 | - int itlinesnumber = ((s->num_irq - GIC_INTERNAL) / 32) - 1; | 276 | F: hw/*/allwinner* |
42 | + int itlinesnumber = (s->num_irq / 32) - 1; | 277 | F: include/hw/*/allwinner* |
43 | /* | 278 | F: hw/arm/cubieboard.c |
44 | * SecurityExtn must be RAZ if GICD_CTLR.DS == 1, and | 279 | F: docs/system/arm/cubieboard.rst |
45 | * "security extensions not supported" always implies DS == 1, | 280 | +F: hw/misc/axp209.c |
281 | |||
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/misc/Kconfig | ||
287 | +++ b/hw/misc/Kconfig | ||
288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM | ||
289 | config ALLWINNER_A10_DRAMC | ||
290 | bool | ||
291 | |||
292 | +config AXP209_PMU | ||
293 | + bool | ||
294 | + depends on I2C | ||
295 | + | ||
296 | source macio/Kconfig | ||
297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
310 | index XXXXXXX..XXXXXXX 100644 | ||
311 | --- a/hw/misc/trace-events | ||
312 | +++ b/hw/misc/trace-events | ||
313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
314 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
315 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
316 | |||
317 | +# axp209.c | ||
318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
321 | + | ||
322 | # eccmemctl.c | ||
323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
46 | -- | 325 | -- |
47 | 2.25.1 | 326 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. | ||
4 | |||
5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/cubieboard.c | 6 ++++++ | ||
12 | hw/arm/Kconfig | 1 + | ||
13 | 2 files changed, 7 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/cubieboard.c | ||
18 | +++ b/hw/arm/cubieboard.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/boards.h" | ||
21 | #include "hw/qdev-properties.h" | ||
22 | #include "hw/arm/allwinner-a10.h" | ||
23 | +#include "hw/i2c/i2c.h" | ||
24 | |||
25 | static struct arm_boot_info cubieboard_binfo = { | ||
26 | .loader_start = AW_A10_SDRAM_BASE, | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
28 | BlockBackend *blk; | ||
29 | BusState *bus; | ||
30 | DeviceState *carddev; | ||
31 | + I2CBus *i2c; | ||
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | ||
43 | /* Retrieve SD bus */ | ||
44 | di = drive_get(IF_SD, 0, 0); | ||
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/Kconfig | ||
49 | +++ b/hw/arm/Kconfig | ||
50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
51 | select ALLWINNER_A10_DRAMC | ||
52 | select ALLWINNER_EMAC | ||
53 | select ALLWINNER_I2C | ||
54 | + select AXP209_PMU | ||
55 | select SERIAL | ||
56 | select UNIMP | ||
57 | |||
58 | -- | ||
59 | 2.34.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
1 | From: Timofey Kutergin <tkutergin@gmail.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The Cortex-A55 is one of the newer armv8.2+ CPUs; in particular | 3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not |
4 | it supports the Privileged Access Never (PAN) feature. Add | 4 | passed when starting QEMU. SPL is copied to SRAM_A. |
5 | a model of this CPU, so you can use a CPU type on the virt | ||
6 | board that models a specific real hardware CPU, rather than | ||
7 | having to use the QEMU-specific "max" CPU type. | ||
8 | 5 | ||
9 | Signed-off-by: Timofey Kutergin <tkutergin@gmail.com> | 6 | The approach is reused from Allwinner H3 implementation. |
10 | Message-id: 20221121150819.2782817-1-tkutergin@gmail.com | 7 | |
11 | [PMM: tweaked commit message] | 8 | Tested with Armbian and custom Yocto image. |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | |
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
11 | |||
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 15 | --- |
15 | docs/system/arm/virt.rst | 1 + | 16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ |
16 | hw/arm/virt.c | 1 + | 17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ |
17 | target/arm/cpu64.c | 69 ++++++++++++++++++++++++++++++++++++++++ | 18 | hw/arm/cubieboard.c | 5 +++++ |
18 | 3 files changed, 71 insertions(+) | 19 | 3 files changed, 44 insertions(+) |
19 | 20 | ||
20 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
21 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/docs/system/arm/virt.rst | 23 | --- a/include/hw/arm/allwinner-a10.h |
23 | +++ b/docs/system/arm/virt.rst | 24 | +++ b/include/hw/arm/allwinner-a10.h |
24 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: | 25 | @@ -XXX,XX +XXX,XX @@ |
25 | - ``cortex-a15`` (32-bit; the default) | 26 | #include "hw/misc/allwinner-a10-ccm.h" |
26 | - ``cortex-a35`` (64-bit) | 27 | #include "hw/misc/allwinner-a10-dramc.h" |
27 | - ``cortex-a53`` (64-bit) | 28 | #include "hw/i2c/allwinner-i2c.h" |
28 | +- ``cortex-a55`` (64-bit) | 29 | +#include "sysemu/block-backend.h" |
29 | - ``cortex-a57`` (64-bit) | 30 | |
30 | - ``cortex-a72`` (64-bit) | 31 | #include "target/arm/cpu.h" |
31 | - ``cortex-a76`` (64-bit) | 32 | #include "qom/object.h" |
32 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { |
34 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
35 | }; | ||
36 | |||
37 | +/** | ||
38 | + * Emulate Boot ROM firmware setup functionality. | ||
39 | + * | ||
40 | + * A real Allwinner A10 SoC contains a Boot ROM | ||
41 | + * which is the first code that runs right after | ||
42 | + * the SoC is powered on. The Boot ROM is responsible | ||
43 | + * for loading user code (e.g. a bootloader) from any | ||
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | ||
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | ||
56 | + | ||
57 | #endif | ||
58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/virt.c | 60 | --- a/hw/arm/allwinner-a10.c |
35 | +++ b/hw/arm/virt.c | 61 | +++ b/hw/arm/allwinner-a10.c |
36 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | 62 | @@ -XXX,XX +XXX,XX @@ |
37 | ARM_CPU_TYPE_NAME("cortex-a15"), | 63 | #include "sysemu/sysemu.h" |
38 | ARM_CPU_TYPE_NAME("cortex-a35"), | 64 | #include "hw/boards.h" |
39 | ARM_CPU_TYPE_NAME("cortex-a53"), | 65 | #include "hw/usb/hcd-ohci.h" |
40 | + ARM_CPU_TYPE_NAME("cortex-a55"), | 66 | +#include "hw/loader.h" |
41 | ARM_CPU_TYPE_NAME("cortex-a57"), | 67 | |
42 | ARM_CPU_TYPE_NAME("cortex-a72"), | 68 | +#define AW_A10_SRAM_A_BASE 0x00000000 |
43 | ARM_CPU_TYPE_NAME("cortex-a76"), | 69 | #define AW_A10_DRAMC_BASE 0x01c01000 |
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 70 | #define AW_A10_MMC0_BASE 0x01c0f000 |
45 | index XXXXXXX..XXXXXXX 100644 | 71 | #define AW_A10_CCM_BASE 0x01c20000 |
46 | --- a/target/arm/cpu64.c | 72 | @@ -XXX,XX +XXX,XX @@ |
47 | +++ b/target/arm/cpu64.c | 73 | #define AW_A10_RTC_BASE 0x01c20d00 |
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | 74 | #define AW_A10_I2C0_BASE 0x01c2ac00 |
49 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | 75 | |
50 | } | 76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) |
51 | |||
52 | +static void aarch64_a55_initfn(Object *obj) | ||
53 | +{ | 77 | +{ |
54 | + ARMCPU *cpu = ARM_CPU(obj); | 78 | + const int64_t rom_size = 32 * KiB; |
79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | ||
55 | + | 80 | + |
56 | + cpu->dtb_compatible = "arm,cortex-a55"; | 81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { |
57 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", |
58 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 83 | + __func__); |
59 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 84 | + return; |
60 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | 85 | + } |
61 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
62 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
63 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
64 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
65 | + | 86 | + |
66 | + /* Ordered by B2.4 AArch64 registers by functional group */ | 87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, |
67 | + cpu->clidr = 0x82000023; | 88 | + rom_size, AW_A10_SRAM_A_BASE, |
68 | + cpu->ctr = 0x84448004; /* L1Ip = VIPT */ | 89 | + NULL, NULL, NULL, NULL, false); |
69 | + cpu->dcz_blocksize = 4; /* 64 bytes */ | ||
70 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | ||
71 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
72 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
73 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | ||
74 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
75 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
76 | + cpu->isar.id_aa64pfr0 = 0x0000000010112222ull; | ||
77 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
78 | + cpu->id_afr0 = 0x00000000; | ||
79 | + cpu->isar.id_dfr0 = 0x04010088; | ||
80 | + cpu->isar.id_isar0 = 0x02101110; | ||
81 | + cpu->isar.id_isar1 = 0x13112111; | ||
82 | + cpu->isar.id_isar2 = 0x21232042; | ||
83 | + cpu->isar.id_isar3 = 0x01112131; | ||
84 | + cpu->isar.id_isar4 = 0x00011142; | ||
85 | + cpu->isar.id_isar5 = 0x01011121; | ||
86 | + cpu->isar.id_isar6 = 0x00000010; | ||
87 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
88 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
89 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
90 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
91 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
92 | + cpu->isar.id_pfr0 = 0x10010131; | ||
93 | + cpu->isar.id_pfr1 = 0x00011011; | ||
94 | + cpu->isar.id_pfr2 = 0x00000011; | ||
95 | + cpu->midr = 0x412FD050; /* r2p0 */ | ||
96 | + cpu->revidr = 0; | ||
97 | + | ||
98 | + /* From B2.23 CCSIDR_EL1 */ | ||
99 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | ||
100 | + cpu->ccsidr[1] = 0x200fe01a; /* 32KB L1 icache */ | ||
101 | + cpu->ccsidr[2] = 0x703fe07a; /* 512KB L2 cache */ | ||
102 | + | ||
103 | + /* From B2.96 SCTLR_EL3 */ | ||
104 | + cpu->reset_sctlr = 0x30c50838; | ||
105 | + | ||
106 | + /* From B4.45 ICH_VTR_EL2 */ | ||
107 | + cpu->gic_num_lrs = 4; | ||
108 | + cpu->gic_vpribits = 5; | ||
109 | + cpu->gic_vprebits = 5; | ||
110 | + cpu->gic_pribits = 5; | ||
111 | + | ||
112 | + cpu->isar.mvfr0 = 0x10110222; | ||
113 | + cpu->isar.mvfr1 = 0x13211111; | ||
114 | + cpu->isar.mvfr2 = 0x00000043; | ||
115 | + | ||
116 | + /* From D5.4 AArch64 PMU register summary */ | ||
117 | + cpu->isar.reset_pmcr_el0 = 0x410b3000; | ||
118 | +} | 90 | +} |
119 | + | 91 | + |
120 | static void aarch64_a72_initfn(Object *obj) | 92 | static void aw_a10_init(Object *obj) |
121 | { | 93 | { |
122 | ARMCPU *cpu = ARM_CPU(obj); | 94 | AwA10State *s = AW_A10(obj); |
123 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { | 95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
124 | { .name = "cortex-a35", .initfn = aarch64_a35_initfn }, | 96 | index XXXXXXX..XXXXXXX 100644 |
125 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | 97 | --- a/hw/arm/cubieboard.c |
126 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | 98 | +++ b/hw/arm/cubieboard.c |
127 | + { .name = "cortex-a55", .initfn = aarch64_a55_initfn }, | 99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
128 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | 100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, |
129 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, | 101 | machine->ram); |
130 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | 102 | |
103 | + /* Load target kernel or start using BootROM */ | ||
104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { | ||
105 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
106 | + allwinner_a10_bootrom_setup(a10, blk); | ||
107 | + } | ||
108 | /* TODO create and connect IDE devices for ide_drive_get() */ | ||
109 | |||
110 | cubieboard_binfo.ram_size = machine->ram_size; | ||
131 | -- | 111 | -- |
132 | 2.25.1 | 112 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | Cubieboard now can boot directly from SD card, without the need to pass | ||
4 | `-kernel` parameter. Update Avocado tests to cover this functionality. | ||
5 | |||
6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 47 insertions(+) | ||
14 | |||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/tests/avocado/boot_linux_console.py | ||
18 | +++ b/tests/avocado/boot_linux_console.py | ||
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): | ||
20 | 'sda') | ||
21 | # cubieboard's reboot is not functioning; omit reboot test. | ||
22 | |||
23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | ||
25 | + """ | ||
26 | + :avocado: tags=arch:arm | ||
27 | + :avocado: tags=machine:cubieboard | ||
28 | + :avocado: tags=device:sd | ||
29 | + """ | ||
30 | + | ||
31 | + # This test download a 7.5 MiB compressed image and expand it | ||
32 | + # to 126 MiB. | ||
33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' | ||
34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' | ||
35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') | ||
36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' | ||
37 | + '2ac5dc2d08733d6705af9f144f39f554') | ||
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
42 | + | ||
43 | + self.vm.set_console() | ||
44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
45 | + '-nic', 'user', | ||
46 | + '-no-reboot') | ||
47 | + self.vm.launch() | ||
48 | + | ||
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
73 | -- | ||
74 | 2.34.1 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TTLBOS bit allows trapping on EL1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | use of TLB maintenance instructions that operate on the | ||
3 | outer shareable domain: | ||
4 | 2 | ||
5 | TLBI VMALLE1OS, TLBI VAE1OS, TLBI ASIDE1OS,TLBI VAAE1OS, | 3 | Don't dereference CPUTLBEntryFull until we verify that |
6 | TLBI VALE1OS, TLBI VAALE1OS, TLBI RVAE1OS, TLBI RVAAE1OS, | 4 | the page is valid. Move the other user-only info field |
7 | TLBI RVALE1OS, and TLBI RVAALE1OS. | 5 | updates after the valid check to match. |
8 | 6 | ||
9 | (There are no AArch32 outer-shareable TLB maintenance ops.) | 7 | Cc: qemu-stable@nongnu.org |
8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/sve_helper.c | 14 +++++++++----- | ||
15 | 1 file changed, 9 insertions(+), 5 deletions(-) | ||
10 | 16 | ||
11 | Implement the trapping. | 17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | --- | ||
16 | target/arm/helper.c | 33 +++++++++++++++++++++++---------- | ||
17 | 1 file changed, 23 insertions(+), 10 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 19 | --- a/target/arm/sve_helper.c |
22 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/sve_helper.c |
23 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, | 21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, |
24 | return CP_ACCESS_OK; | 22 | #ifdef CONFIG_USER_ONLY |
25 | } | 23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, |
26 | 24 | &info->host, retaddr); | |
27 | +#ifdef TARGET_AARCH64 | 25 | - memset(&info->attrs, 0, sizeof(info->attrs)); |
28 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBOS. */ | 26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ |
29 | +static CPAccessResult access_ttlbos(CPUARMState *env, const ARMCPRegInfo *ri, | 27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); |
30 | + bool isread) | 28 | #else |
31 | +{ | 29 | CPUTLBEntryFull *full; |
32 | + if (arm_current_el(env) == 1 && | 30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, |
33 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBOS))) { | 31 | &info->host, &full, retaddr); |
34 | + return CP_ACCESS_TRAP_EL2; | 32 | - info->attrs = full->attrs; |
35 | + } | 33 | - info->tagged = full->pte_attrs == 0xf0; |
36 | + return CP_ACCESS_OK; | 34 | #endif |
37 | +} | 35 | info->flags = flags; |
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
38 | return false; | ||
39 | } | ||
40 | |||
41 | +#ifdef CONFIG_USER_ONLY | ||
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | ||
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
45 | +#else | ||
46 | + info->attrs = full->attrs; | ||
47 | + info->tagged = full->pte_attrs == 0xf0; | ||
38 | +#endif | 48 | +#endif |
39 | + | 49 | + |
40 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ |
41 | { | 51 | info->host -= mem_off; |
42 | ARMCPU *cpu = env_archcpu(env); | 52 | return true; |
43 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
44 | .writefn = tlbi_aa64_rvae1is_write }, | ||
45 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | ||
46 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | ||
47 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
48 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
49 | .writefn = tlbi_aa64_rvae1is_write }, | ||
50 | { .name = "TLBI_RVAAE1OS", .state = ARM_CP_STATE_AA64, | ||
51 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 3, | ||
52 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
53 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
54 | .writefn = tlbi_aa64_rvae1is_write }, | ||
55 | { .name = "TLBI_RVALE1OS", .state = ARM_CP_STATE_AA64, | ||
56 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 5, | ||
57 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
58 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
59 | .writefn = tlbi_aa64_rvae1is_write }, | ||
60 | { .name = "TLBI_RVAALE1OS", .state = ARM_CP_STATE_AA64, | ||
61 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 7, | ||
62 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
63 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
64 | .writefn = tlbi_aa64_rvae1is_write }, | ||
65 | { .name = "TLBI_RVAE1", .state = ARM_CP_STATE_AA64, | ||
66 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1, | ||
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
68 | static const ARMCPRegInfo tlbios_reginfo[] = { | ||
69 | { .name = "TLBI_VMALLE1OS", .state = ARM_CP_STATE_AA64, | ||
70 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 0, | ||
71 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
72 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
73 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
74 | { .name = "TLBI_VAE1OS", .state = ARM_CP_STATE_AA64, | ||
75 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 1, | ||
76 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
77 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
78 | .writefn = tlbi_aa64_vae1is_write }, | ||
79 | { .name = "TLBI_ASIDE1OS", .state = ARM_CP_STATE_AA64, | ||
80 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 2, | ||
81 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
82 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
83 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
84 | { .name = "TLBI_VAAE1OS", .state = ARM_CP_STATE_AA64, | ||
85 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 3, | ||
86 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
87 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
88 | .writefn = tlbi_aa64_vae1is_write }, | ||
89 | { .name = "TLBI_VALE1OS", .state = ARM_CP_STATE_AA64, | ||
90 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 5, | ||
91 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
92 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
93 | .writefn = tlbi_aa64_vae1is_write }, | ||
94 | { .name = "TLBI_VAALE1OS", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 7, | ||
96 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
97 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
98 | .writefn = tlbi_aa64_vae1is_write }, | ||
99 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
100 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
101 | -- | 53 | -- |
102 | 2.25.1 | 54 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When building with --disable-tcg on Darwin we get: | 3 | Since pxa255_init() must map the device in the system memory, |
4 | 4 | there is no point in passing get_system_memory() by argument. | |
5 | target/arm/cpu.c:725:16: error: incomplete definition of type 'struct TCGCPUOps' | ||
6 | cc->tcg_ops->do_interrupt(cs); | ||
7 | ~~~~~~~~~~~^ | ||
8 | |||
9 | Commit 083afd18a9 ("target/arm: Restrict cpu_exec_interrupt() | ||
10 | handler to sysemu") limited this block to system emulation, | ||
11 | but neglected to also limit it to TCG. | ||
12 | 5 | ||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20221209110823.59495-1-philmd@linaro.org | 8 | Message-id: 20230109115316.2235-2-philmd@linaro.org |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 10 | --- |
18 | target/arm/cpu.c | 5 +++-- | 11 | include/hw/arm/pxa.h | 2 +- |
19 | 1 file changed, 3 insertions(+), 2 deletions(-) | 12 | hw/arm/gumstix.c | 3 +-- |
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
20 | 16 | ||
21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.c | 19 | --- a/include/hw/arm/pxa.h |
24 | +++ b/target/arm/cpu.c | 20 | +++ b/include/hw/arm/pxa.h |
25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | 21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { |
26 | arm_rebuild_hflags(env); | 22 | |
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
27 | } | 60 | } |
28 | 61 | ||
29 | -#ifndef CONFIG_USER_ONLY | 62 | /* Initialise a PXA255 integrated chip (ARM based core). */ |
30 | +#if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) | 63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) |
31 | 64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | |
32 | static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
33 | unsigned int target_el, | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
35 | cc->tcg_ops->do_interrupt(cs); | ||
36 | return true; | ||
37 | } | ||
38 | -#endif /* !CONFIG_USER_ONLY */ | ||
39 | + | ||
40 | +#endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ | ||
41 | |||
42 | void arm_cpu_update_virq(ARMCPU *cpu) | ||
43 | { | 65 | { |
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
44 | -- | 83 | -- |
45 | 2.25.1 | 84 | 2.34.1 |
46 | 85 | ||
47 | 86 | diff view generated by jsdifflib |
1 | Convert the TYPE_KVM_ARM_ITS device to 3-phase reset. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Since pxa270_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-3-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-10-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | hw/intc/arm_gicv3_its_kvm.c | 14 +++++++++----- | 11 | include/hw/arm/pxa.h | 3 +-- |
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | 12 | hw/arm/gumstix.c | 3 +-- |
13 | hw/arm/mainstone.c | 10 ++++------ | ||
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
10 | 18 | ||
11 | diff --git a/hw/intc/arm_gicv3_its_kvm.c b/hw/intc/arm_gicv3_its_kvm.c | 19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_its_kvm.c | 21 | --- a/include/hw/arm/pxa.h |
14 | +++ b/hw/intc/arm_gicv3_its_kvm.c | 22 | +++ b/include/hw/arm/pxa.h |
15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, KVMARMITSClass, | 23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { |
16 | 24 | ||
17 | struct KVMARMITSClass { | 25 | # define PA_FMT "0x%08lx" |
18 | GICv3ITSCommonClass parent_class; | 26 | |
19 | - void (*parent_reset)(DeviceState *dev); | 27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, |
20 | + ResettablePhases parent_phases; | 28 | - const char *revision); |
29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); | ||
30 | PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
31 | |||
32 | #endif /* PXA_H */ | ||
33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/gumstix.c | ||
36 | +++ b/hw/arm/gumstix.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
38 | { | ||
39 | PXA2xxState *cpu; | ||
40 | DriveInfo *dinfo; | ||
41 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
42 | |||
43 | uint32_t verdex_rom = 0x02000000; | ||
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
21 | }; | 57 | }; |
22 | 58 | ||
23 | 59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | |
24 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_post_load(GICv3ITSState *s) | 60 | - MachineState *machine, |
25 | GITS_CTLR, &s->ctlr, true, &error_abort); | 61 | +static void mainstone_common_init(MachineState *machine, |
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
26 | } | 85 | } |
27 | 86 | ||
28 | -static void kvm_arm_its_reset(DeviceState *dev) | 87 | static void mainstone2_machine_init(MachineClass *mc) |
29 | +static void kvm_arm_its_reset_hold(Object *obj) | 88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c |
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/hw/arm/pxa2xx.c | ||
91 | +++ b/hw/arm/pxa2xx.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) | ||
93 | } | ||
94 | |||
95 | /* Initialise a PXA270 integrated chip (ARM based core). */ | ||
96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
97 | - unsigned int sdram_size, const char *cpu_type) | ||
98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) | ||
30 | { | 99 | { |
31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | 100 | + MemoryRegion *address_space = get_system_memory(); |
32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); | 101 | PXA2xxState *s; |
33 | KVMARMITSClass *c = KVM_ARM_ITS_GET_CLASS(s); | ||
34 | int i; | 102 | int i; |
35 | 103 | DriveInfo *dinfo; | |
36 | - c->parent_reset(dev); | 104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
37 | + if (c->parent_phases.hold) { | 105 | index XXXXXXX..XXXXXXX 100644 |
38 | + c->parent_phases.hold(obj); | 106 | --- a/hw/arm/spitz.c |
39 | + } | 107 | +++ b/hw/arm/spitz.c |
40 | 108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | |
41 | if (kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL, | 109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); |
42 | KVM_DEV_ARM_ITS_CTRL_RESET)) { | 110 | enum spitz_model_e model = smc->model; |
43 | @@ -XXX,XX +XXX,XX @@ static Property kvm_arm_its_props[] = { | 111 | PXA2xxState *mpu; |
44 | static void kvm_arm_its_class_init(ObjectClass *klass, void *data) | 112 | - MemoryRegion *address_space_mem = get_system_memory(); |
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
45 | { | 136 | { |
46 | DeviceClass *dc = DEVICE_CLASS(klass); | 137 | - MemoryRegion *address_space_mem = get_system_memory(); |
47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 138 | uint32_t sector_len = 0x10000; |
48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | 139 | PXA2xxState *mpu; |
49 | KVMARMITSClass *ic = KVM_ARM_ITS_CLASS(klass); | 140 | DriveInfo *dinfo; |
50 | 141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | |
51 | dc->realize = kvm_arm_its_realize; | 142 | DeviceState *wm; |
52 | device_class_set_props(dc, kvm_arm_its_props); | 143 | |
53 | - device_class_set_parent_reset(dc, kvm_arm_its_reset, &ic->parent_reset); | 144 | /* Setup CPU & memory */ |
54 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_its_reset_hold, NULL, | 145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); |
55 | + &ic->parent_phases); | 146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); |
56 | icc->send_msi = kvm_its_send_msi; | 147 | |
57 | icc->pre_save = kvm_arm_its_pre_save; | 148 | dinfo = drive_get(IF_PFLASH, 0, 0); |
58 | icc->post_load = kvm_arm_its_post_load; | 149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, |
59 | -- | 150 | -- |
60 | 2.25.1 | 151 | 2.34.1 |
61 | 152 | ||
62 | 153 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | There are three high memory regions, which are VIRT_HIGH_REDIST2, | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | VIRT_HIGH_PCIE_ECAM and VIRT_HIGH_PCIE_MMIO. Their base addresses | ||
5 | are floating on highest RAM address. However, they can be disabled | ||
6 | in several cases. | ||
7 | 4 | ||
8 | (1) One specific high memory region is likely to be disabled by | 5 | Add definitions for RAM / Flash / Flash blocksize. |
9 | code by toggling vms->highmem_{redists, ecam, mmio}. | ||
10 | 6 | ||
11 | (2) VIRT_HIGH_PCIE_ECAM region is disabled on machine, which is | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | 'virt-2.12' or ealier than it. | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | 9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | |
14 | (3) VIRT_HIGH_PCIE_ECAM region is disabled when firmware is loaded | ||
15 | on 32-bits system. | ||
16 | |||
17 | (4) One specific high memory region is disabled when it breaks the | ||
18 | PA space limit. | ||
19 | |||
20 | The current implementation of virt_set_{memmap, high_memmap}() isn't | ||
21 | optimized because the high memory region's PA space is always reserved, | ||
22 | regardless of whatever the actual state in the corresponding | ||
23 | vms->highmem_{redists, ecam, mmio} flag. In the code, 'base' and | ||
24 | 'vms->highest_gpa' are always increased for case (1), (2) and (3). | ||
25 | It's unnecessary since the assigned PA space for the disabled high | ||
26 | memory region won't be used afterwards. | ||
27 | |||
28 | Improve the address assignment for those three high memory region by | ||
29 | skipping the address assignment for one specific high memory region if | ||
30 | it has been disabled in case (1), (2) and (3). The memory layout may | ||
31 | be changed after the improvement is applied, which leads to potential | ||
32 | migration breakage. So 'vms->highmem_compact' is added to control if | ||
33 | the improvement should be applied. For now, 'vms->highmem_compact' is | ||
34 | set to false, meaning that we don't have memory layout change until it | ||
35 | becomes configurable through property 'compact-highmem' in next patch. | ||
36 | |||
37 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
38 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
39 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
40 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
41 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
42 | Message-id: 20221029224307.138822-6-gshan@redhat.com | ||
43 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
44 | --- | 11 | --- |
45 | include/hw/arm/virt.h | 1 + | 12 | hw/arm/collie.c | 16 ++++++++++------ |
46 | hw/arm/virt.c | 15 ++++++++++----- | 13 | 1 file changed, 10 insertions(+), 6 deletions(-) |
47 | 2 files changed, 11 insertions(+), 5 deletions(-) | ||
48 | 14 | ||
49 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
50 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/include/hw/arm/virt.h | 17 | --- a/hw/arm/collie.c |
52 | +++ b/include/hw/arm/virt.h | 18 | +++ b/hw/arm/collie.c |
53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | 19 | @@ -XXX,XX +XXX,XX @@ |
54 | PFlashCFI01 *flash[2]; | 20 | #include "cpu.h" |
55 | bool secure; | 21 | #include "qom/object.h" |
56 | bool highmem; | 22 | |
57 | + bool highmem_compact; | 23 | +#define RAM_SIZE (512 * MiB) |
58 | bool highmem_ecam; | 24 | +#define FLASH_SIZE (32 * MiB) |
59 | bool highmem_mmio; | 25 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
60 | bool highmem_redists; | 26 | + |
61 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 27 | struct CollieMachineState { |
62 | index XXXXXXX..XXXXXXX 100644 | 28 | MachineState parent; |
63 | --- a/hw/arm/virt.c | 29 | |
64 | +++ b/hw/arm/virt.c | 30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) |
65 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | 31 | |
66 | vms->memmap[i].size = region_size; | 32 | static struct arm_boot_info collie_binfo = { |
67 | 33 | .loader_start = SA_SDCS0, | |
68 | /* | 34 | - .ram_size = 0x20000000, |
69 | - * Check each device to see if they fit in the PA space, | 35 | + .ram_size = RAM_SIZE, |
70 | - * moving highest_gpa as we go. | 36 | }; |
71 | + * Check each device to see if it fits in the PA space, | 37 | |
72 | + * moving highest_gpa as we go. For compatibility, move | 38 | static void collie_init(MachineState *machine) |
73 | + * highest_gpa for disabled fitting devices as well, if | 39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
74 | + * the compact layout has been disabled. | 40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
75 | * | 41 | |
76 | * For each device that doesn't fit, disable it. | 42 | dinfo = drive_get(IF_PFLASH, 0, 0); |
77 | */ | 43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, |
78 | fits = (region_base + region_size) <= BIT_ULL(pa_bits); | 44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, |
79 | - if (fits) { | 45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
80 | - vms->highest_gpa = region_base + region_size - 1; | 46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
81 | + *region_enabled &= fits; | 47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
82 | + if (vms->highmem_compact && !*region_enabled) { | 48 | |
83 | + continue; | 49 | dinfo = drive_get(IF_PFLASH, 0, 1); |
84 | } | 50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, |
85 | 51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | |
86 | - *region_enabled &= fits; | 52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
87 | base = region_base + region_size; | 53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
88 | + if (fits) { | 54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
89 | + vms->highest_gpa = base - 1; | 55 | |
90 | + } | 56 | sysbus_create_simple("scoop", 0x40800000, NULL); |
91 | } | 57 | |
58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) | ||
59 | mc->init = collie_init; | ||
60 | mc->ignore_memory_transaction_failures = true; | ||
61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); | ||
62 | - mc->default_ram_size = 0x20000000; | ||
63 | + mc->default_ram_size = RAM_SIZE; | ||
64 | mc->default_ram_id = "strongarm.sdram"; | ||
92 | } | 65 | } |
93 | 66 | ||
94 | -- | 67 | -- |
95 | 2.25.1 | 68 | 2.34.1 |
69 | |||
70 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GICV3_ITS device to 3-phase reset. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-9-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | hw/intc/arm_gicv3_its.c | 14 +++++++++----- | 8 | hw/arm/collie.c | 17 +++++++---------- |
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | 9 | 1 file changed, 7 insertions(+), 10 deletions(-) |
10 | 10 | ||
11 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c | 11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_its.c | 13 | --- a/hw/arm/collie.c |
14 | +++ b/hw/intc/arm_gicv3_its.c | 14 | +++ b/hw/arm/collie.c |
15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSClass, | 15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { |
16 | 16 | ||
17 | struct GICv3ITSClass { | 17 | static void collie_init(MachineState *machine) |
18 | GICv3ITSCommonClass parent_class; | ||
19 | - void (*parent_reset)(DeviceState *dev); | ||
20 | + ResettablePhases parent_phases; | ||
21 | }; | ||
22 | |||
23 | /* | ||
24 | @@ -XXX,XX +XXX,XX @@ static void gicv3_arm_its_realize(DeviceState *dev, Error **errp) | ||
25 | } | ||
26 | } | ||
27 | |||
28 | -static void gicv3_its_reset(DeviceState *dev) | ||
29 | +static void gicv3_its_reset_hold(Object *obj) | ||
30 | { | 18 | { |
31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | 19 | - DriveInfo *dinfo; |
32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); | 20 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
33 | GICv3ITSClass *c = ARM_GICV3_ITS_GET_CLASS(s); | 21 | CollieMachineState *cms = COLLIE_MACHINE(machine); |
34 | 22 | ||
35 | - c->parent_reset(dev); | 23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
36 | + if (c->parent_phases.hold) { | 24 | |
37 | + c->parent_phases.hold(obj); | 25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
26 | |||
27 | - dinfo = drive_get(IF_PFLASH, 0, 0); | ||
28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
31 | - | ||
32 | - dinfo = drive_get(IF_PFLASH, 0, 1); | ||
33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
36 | + for (unsigned i = 0; i < 2; i++) { | ||
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
38 | + } | 42 | + } |
39 | 43 | ||
40 | /* Quiescent bit reset to 1 */ | 44 | sysbus_create_simple("scoop", 0x40800000, NULL); |
41 | s->ctlr = FIELD_DP32(s->ctlr, GITS_CTLR, QUIESCENT, 1); | ||
42 | @@ -XXX,XX +XXX,XX @@ static Property gicv3_its_props[] = { | ||
43 | static void gicv3_its_class_init(ObjectClass *klass, void *data) | ||
44 | { | ||
45 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
46 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
47 | GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass); | ||
48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | ||
49 | |||
50 | dc->realize = gicv3_arm_its_realize; | ||
51 | device_class_set_props(dc, gicv3_its_props); | ||
52 | - device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset); | ||
53 | + resettable_class_set_parent_phases(rc, NULL, gicv3_its_reset_hold, NULL, | ||
54 | + &ic->parent_phases); | ||
55 | icc->post_load = gicv3_its_post_load; | ||
56 | } | ||
57 | 45 | ||
58 | -- | 46 | -- |
59 | 2.25.1 | 47 | 2.34.1 |
60 | 48 | ||
61 | 49 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 | ||
4 | flash, and the Verdex uses a Micron RC28F256P30TFA. | ||
5 | |||
6 | Correct the Verdex machine description (we model the 'Pro' board). | ||
7 | |||
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230109115316.2235-6-philmd@linaro.org | ||
11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/gumstix.c | 6 ++++-- | ||
15 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/gumstix.c | ||
20 | +++ b/hw/arm/gumstix.c | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | * Contributions after 2012-01-13 are licensed under the terms of the | ||
23 | * GNU GPL, version 2 or (at your option) any later version. | ||
24 | */ | ||
25 | - | ||
26 | + | ||
27 | /* | ||
28 | * Example usage: | ||
29 | * | ||
30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
31 | exit(1); | ||
32 | } | ||
33 | |||
34 | + /* Numonyx RC28F128J3F75 */ | ||
35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | ||
36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
39 | exit(1); | ||
40 | } | ||
41 | |||
42 | + /* Micron RC28F256P30TFA */ | ||
43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | ||
47 | { | ||
48 | MachineClass *mc = MACHINE_CLASS(oc); | ||
49 | |||
50 | - mc->desc = "Gumstix Verdex (PXA270)"; | ||
51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; | ||
52 | mc->init = verdex_init; | ||
53 | mc->ignore_memory_transaction_failures = true; | ||
54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
55 | -- | ||
56 | 2.34.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The 3 high memory regions are usually enabled by default, but they may | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | be not used. For example, VIRT_HIGH_GIC_REDIST2 isn't needed by GICv2. | ||
5 | This leads to waste in the PA space. | ||
6 | 4 | ||
7 | Add properties ("highmem-redists", "highmem-ecam", "highmem-mmio") to | 5 | Add definitions for RAM / Flash / Flash blocksize. |
8 | allow users selectively disable them if needed. After that, the high | ||
9 | memory region for GICv3 or GICv4 redistributor can be disabled by user, | ||
10 | the number of maximal supported CPUs needs to be calculated based on | ||
11 | 'vms->highmem_redists'. The follow-up error message is also improved | ||
12 | to indicate if the high memory region for GICv3 and GICv4 has been | ||
13 | enabled or not. | ||
14 | 6 | ||
15 | Suggested-by: Marc Zyngier <maz@kernel.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Reviewed-by: Marc Zyngier <maz@kernel.org> | 9 | Message-id: 20230109115316.2235-7-philmd@linaro.org |
18 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | 10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> |
19 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
20 | Message-id: 20221029224307.138822-8-gshan@redhat.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 12 | --- |
23 | docs/system/arm/virt.rst | 13 +++++++ | 13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- |
24 | hw/arm/virt.c | 75 ++++++++++++++++++++++++++++++++++++++-- | 14 | 1 file changed, 14 insertions(+), 13 deletions(-) |
25 | 2 files changed, 86 insertions(+), 2 deletions(-) | ||
26 | 15 | ||
27 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
28 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/docs/system/arm/virt.rst | 18 | --- a/hw/arm/gumstix.c |
30 | +++ b/docs/system/arm/virt.rst | 19 | +++ b/hw/arm/gumstix.c |
31 | @@ -XXX,XX +XXX,XX @@ compact-highmem | 20 | @@ -XXX,XX +XXX,XX @@ |
32 | Set ``on``/``off`` to enable/disable the compact layout for high memory regions. | 21 | */ |
33 | The default is ``on`` for machine types later than ``virt-7.2``. | 22 | |
34 | 23 | #include "qemu/osdep.h" | |
35 | +highmem-redists | 24 | +#include "qemu/units.h" |
36 | + Set ``on``/``off`` to enable/disable the high memory region for GICv3 or | 25 | #include "qemu/error-report.h" |
37 | + GICv4 redistributor. The default is ``on``. Setting this to ``off`` will | 26 | #include "hw/arm/pxa.h" |
38 | + limit the maximum number of CPUs when GICv3 or GICv4 is used. | 27 | #include "net/net.h" |
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "sysemu/qtest.h" | ||
30 | #include "cpu.h" | ||
31 | |||
32 | -static const int sector_len = 128 * 1024; | ||
33 | +#define CONNEX_FLASH_SIZE (16 * MiB) | ||
34 | +#define CONNEX_RAM_SIZE (64 * MiB) | ||
39 | + | 35 | + |
40 | +highmem-ecam | 36 | +#define VERDEX_FLASH_SIZE (32 * MiB) |
41 | + Set ``on``/``off`` to enable/disable the high memory region for PCI ECAM. | 37 | +#define VERDEX_RAM_SIZE (256 * MiB) |
42 | + The default is ``on`` for machine types later than ``virt-3.0``. | ||
43 | + | 38 | + |
44 | +highmem-mmio | 39 | +#define FLASH_SECTOR_SIZE (128 * KiB) |
45 | + Set ``on``/``off`` to enable/disable the high memory region for PCI MMIO. | 40 | |
46 | + The default is ``on``. | 41 | static void connex_init(MachineState *machine) |
47 | + | 42 | { |
48 | gic-version | 43 | PXA2xxState *cpu; |
49 | Specify the version of the Generic Interrupt Controller (GIC) to provide. | 44 | DriveInfo *dinfo; |
50 | Valid values are: | 45 | |
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 46 | - uint32_t connex_rom = 0x01000000; |
52 | index XXXXXXX..XXXXXXX 100644 | 47 | - uint32_t connex_ram = 0x04000000; |
53 | --- a/hw/arm/virt.c | 48 | - |
54 | +++ b/hw/arm/virt.c | 49 | - cpu = pxa255_init(connex_ram); |
55 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); |
56 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | 51 | |
57 | virt_max_cpus = GIC_NCPU; | 52 | dinfo = drive_get(IF_PFLASH, 0, 0); |
58 | } else { | 53 | if (!dinfo && !qtest_enabled()) { |
59 | - virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST) + | 54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
60 | - virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); | ||
61 | + virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST); | ||
62 | + if (vms->highmem_redists) { | ||
63 | + virt_max_cpus += virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); | ||
64 | + } | ||
65 | } | 55 | } |
66 | 56 | ||
67 | if (max_cpus > virt_max_cpus) { | 57 | /* Numonyx RC28F128J3F75 */ |
68 | error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " | 58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
69 | "supported by machine 'mach-virt' (%d)", | 59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
70 | max_cpus, virt_max_cpus); | 60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
71 | + if (vms->gic_version != VIRT_GIC_VERSION_2 && !vms->highmem_redists) { | 61 | - sector_len, 2, 0, 0, 0, 0, 0)) { |
72 | + error_printf("Try 'highmem-redists=on' for more CPUs\n"); | 62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
73 | + } | 63 | error_report("Error registering flash memory"); |
74 | + | ||
75 | exit(1); | 64 | exit(1); |
76 | } | 65 | } |
77 | 66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | |
78 | @@ -XXX,XX +XXX,XX @@ static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) | 67 | PXA2xxState *cpu; |
79 | vms->highmem_compact = value; | 68 | DriveInfo *dinfo; |
80 | } | 69 | |
81 | 70 | - uint32_t verdex_rom = 0x02000000; | |
82 | +static bool virt_get_highmem_redists(Object *obj, Error **errp) | 71 | - uint32_t verdex_ram = 0x10000000; |
83 | +{ | 72 | - |
84 | + VirtMachineState *vms = VIRT_MACHINE(obj); | 73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); |
85 | + | 74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); |
86 | + return vms->highmem_redists; | 75 | |
87 | +} | 76 | dinfo = drive_get(IF_PFLASH, 0, 0); |
88 | + | 77 | if (!dinfo && !qtest_enabled()) { |
89 | +static void virt_set_highmem_redists(Object *obj, bool value, Error **errp) | 78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
90 | +{ | 79 | } |
91 | + VirtMachineState *vms = VIRT_MACHINE(obj); | 80 | |
92 | + | 81 | /* Micron RC28F256P30TFA */ |
93 | + vms->highmem_redists = value; | 82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, |
94 | +} | 83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
95 | + | 84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
96 | +static bool virt_get_highmem_ecam(Object *obj, Error **errp) | 85 | - sector_len, 2, 0, 0, 0, 0, 0)) { |
97 | +{ | 86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
98 | + VirtMachineState *vms = VIRT_MACHINE(obj); | 87 | error_report("Error registering flash memory"); |
99 | + | 88 | exit(1); |
100 | + return vms->highmem_ecam; | 89 | } |
101 | +} | ||
102 | + | ||
103 | +static void virt_set_highmem_ecam(Object *obj, bool value, Error **errp) | ||
104 | +{ | ||
105 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
106 | + | ||
107 | + vms->highmem_ecam = value; | ||
108 | +} | ||
109 | + | ||
110 | +static bool virt_get_highmem_mmio(Object *obj, Error **errp) | ||
111 | +{ | ||
112 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
113 | + | ||
114 | + return vms->highmem_mmio; | ||
115 | +} | ||
116 | + | ||
117 | +static void virt_set_highmem_mmio(Object *obj, bool value, Error **errp) | ||
118 | +{ | ||
119 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
120 | + | ||
121 | + vms->highmem_mmio = value; | ||
122 | +} | ||
123 | + | ||
124 | + | ||
125 | static bool virt_get_its(Object *obj, Error **errp) | ||
126 | { | ||
127 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
128 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | ||
129 | "Set on/off to enable/disable compact " | ||
130 | "layout for high memory regions"); | ||
131 | |||
132 | + object_class_property_add_bool(oc, "highmem-redists", | ||
133 | + virt_get_highmem_redists, | ||
134 | + virt_set_highmem_redists); | ||
135 | + object_class_property_set_description(oc, "highmem-redists", | ||
136 | + "Set on/off to enable/disable high " | ||
137 | + "memory region for GICv3 or GICv4 " | ||
138 | + "redistributor"); | ||
139 | + | ||
140 | + object_class_property_add_bool(oc, "highmem-ecam", | ||
141 | + virt_get_highmem_ecam, | ||
142 | + virt_set_highmem_ecam); | ||
143 | + object_class_property_set_description(oc, "highmem-ecam", | ||
144 | + "Set on/off to enable/disable high " | ||
145 | + "memory region for PCI ECAM"); | ||
146 | + | ||
147 | + object_class_property_add_bool(oc, "highmem-mmio", | ||
148 | + virt_get_highmem_mmio, | ||
149 | + virt_set_highmem_mmio); | ||
150 | + object_class_property_set_description(oc, "highmem-mmio", | ||
151 | + "Set on/off to enable/disable high " | ||
152 | + "memory region for PCI MMIO"); | ||
153 | + | ||
154 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, | ||
155 | virt_set_gic_version); | ||
156 | object_class_property_set_description(oc, "gic-version", | ||
157 | -- | 90 | -- |
158 | 2.25.1 | 91 | 2.34.1 |
92 | |||
93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-8-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/mainstone.c | 18 ++++++++++-------- | ||
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mainstone.c | ||
18 | +++ b/hw/arm/mainstone.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | * GNU GPL, version 2 or (at your option) any later version. | ||
21 | */ | ||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qemu/error-report.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | ||
28 | |||
29 | enum mainstone_model_e { mainstone }; | ||
30 | |||
31 | -#define MAINSTONE_RAM 0x04000000 | ||
32 | -#define MAINSTONE_ROM 0x00800000 | ||
33 | -#define MAINSTONE_FLASH 0x02000000 | ||
34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) | ||
35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) | ||
36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) | ||
37 | |||
38 | static struct arm_boot_info mainstone_binfo = { | ||
39 | .loader_start = PXA2XX_SDRAM_BASE, | ||
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
42 | }; | ||
43 | |||
44 | +#define FLASH_SECTOR_SIZE (256 * KiB) | ||
45 | + | ||
46 | static void mainstone_common_init(MachineState *machine, | ||
47 | enum mainstone_model_e model, int arm_id) | ||
48 | { | ||
49 | - uint32_t sector_len = 256 * 1024; | ||
50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; | ||
51 | PXA2xxState *mpu; | ||
52 | DeviceState *mst_irq; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
54 | |||
55 | /* Setup CPU & memory */ | ||
56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
74 | -- | ||
75 | 2.34.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/musicpal.c | 9 ++++++--- | ||
13 | 1 file changed, 6 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/musicpal.c | ||
18 | +++ b/hw/arm/musicpal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "cpu.h" | ||
26 | #include "hw/sysbus.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { | ||
28 | .class_init = musicpal_key_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static struct arm_boot_info musicpal_binfo = { | ||
34 | .loader_start = 0x0, | ||
35 | .board_id = 0x20e, | ||
36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); | ||
38 | |||
39 | flash_size = blk_getlength(blk); | ||
40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && | ||
41 | - flash_size != 32*1024*1024) { | ||
42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && | ||
43 | + flash_size != 32 * MiB) { | ||
44 | error_report("Invalid flash image size"); | ||
45 | exit(1); | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
48 | */ | ||
49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | ||
50 | "musicpal.flash", flash_size, | ||
51 | - blk, 0x10000, | ||
52 | + blk, FLASH_SECTOR_SIZE, | ||
53 | MP_FLASH_SIZE_MAX / flash_size, | ||
54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | ||
55 | 0x5555, 0x2AAA, 0); | ||
56 | -- | ||
57 | 2.34.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | The total_ram_v1/total_ram_v2 definitions were never used. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
18 | #define flash0_size (16 * 1024 * 1024) | ||
19 | #define flash1_size ( 8 * 1024 * 1024) | ||
20 | #define flash2_size (32 * 1024 * 1024) | ||
21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | ||
22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | ||
23 | |||
24 | static struct arm_boot_info sx1_binfo = { | ||
25 | .loader_start = OMAP_EMIFF_BASE, | ||
26 | -- | ||
27 | 2.34.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GICV3_ITS_COMMON parent class to 3-phase reset. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-11-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-8-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | hw/intc/arm_gicv3_its_common.c | 7 ++++--- | 10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- |
9 | 1 file changed, 4 insertions(+), 3 deletions(-) | 11 | 1 file changed, 17 insertions(+), 16 deletions(-) |
10 | 12 | ||
11 | diff --git a/hw/intc/arm_gicv3_its_common.c b/hw/intc/arm_gicv3_its_common.c | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_its_common.c | 15 | --- a/hw/arm/omap_sx1.c |
14 | +++ b/hw/intc/arm_gicv3_its_common.c | 16 | +++ b/hw/arm/omap_sx1.c |
15 | @@ -XXX,XX +XXX,XX @@ void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops, | 17 | @@ -XXX,XX +XXX,XX @@ |
16 | msi_nonbroken = true; | 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
19 | */ | ||
20 | #include "qemu/osdep.h" | ||
21 | +#include "qemu/units.h" | ||
22 | #include "qapi/error.h" | ||
23 | #include "ui/console.h" | ||
24 | #include "hw/arm/omap.h" | ||
25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
26 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
27 | }; | ||
28 | |||
29 | -#define sdram_size 0x02000000 | ||
30 | -#define sector_size (128 * 1024) | ||
31 | -#define flash0_size (16 * 1024 * 1024) | ||
32 | -#define flash1_size ( 8 * 1024 * 1024) | ||
33 | -#define flash2_size (32 * 1024 * 1024) | ||
34 | +#define SDRAM_SIZE (32 * MiB) | ||
35 | +#define SECTOR_SIZE (128 * KiB) | ||
36 | +#define FLASH0_SIZE (16 * MiB) | ||
37 | +#define FLASH1_SIZE (8 * MiB) | ||
38 | +#define FLASH2_SIZE (32 * MiB) | ||
39 | |||
40 | static struct arm_boot_info sx1_binfo = { | ||
41 | .loader_start = OMAP_EMIFF_BASE, | ||
42 | - .ram_size = sdram_size, | ||
43 | + .ram_size = SDRAM_SIZE, | ||
44 | .board_id = 0x265, | ||
45 | }; | ||
46 | |||
47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
48 | static uint32_t cs3val = 0x00001139; | ||
49 | DriveInfo *dinfo; | ||
50 | int fl_idx; | ||
51 | - uint32_t flash_size = flash0_size; | ||
52 | + uint32_t flash_size = FLASH0_SIZE; | ||
53 | |||
54 | if (machine->ram_size != mc->default_ram_size) { | ||
55 | char *sz = size_to_str(mc->default_ram_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
57 | } | ||
58 | |||
59 | if (version == 2) { | ||
60 | - flash_size = flash2_size; | ||
61 | + flash_size = FLASH2_SIZE; | ||
62 | } | ||
63 | |||
64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
67 | "omap_sx1.flash0-1", flash_size, | ||
68 | blk_by_legacy_dinfo(dinfo), | ||
69 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
72 | fl_idx); | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | ||
77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", | ||
78 | - flash1_size, &error_fatal); | ||
79 | + FLASH1_SIZE, &error_fatal); | ||
80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | ||
81 | |||
82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); | ||
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | ||
85 | memory_region_add_subregion(address_space, | ||
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | ||
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
88 | |||
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
90 | - "omap_sx1.flash1-1", flash1_size, | ||
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
92 | blk_by_legacy_dinfo(dinfo), | ||
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
96 | fl_idx); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | ||
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
17 | } | 105 | } |
18 | 106 | ||
19 | -static void gicv3_its_common_reset(DeviceState *dev) | 107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) |
20 | +static void gicv3_its_common_reset_hold(Object *obj) | 108 | mc->init = sx1_init_v1; |
21 | { | 109 | mc->ignore_memory_transaction_failures = true; |
22 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | 110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); |
23 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); | 111 | - mc->default_ram_size = sdram_size; |
24 | 112 | + mc->default_ram_size = SDRAM_SIZE; | |
25 | s->ctlr = 0; | 113 | mc->default_ram_id = "omap1.dram"; |
26 | s->cbaser = 0; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void gicv3_its_common_reset(DeviceState *dev) | ||
28 | static void gicv3_its_common_class_init(ObjectClass *klass, void *data) | ||
29 | { | ||
30 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
32 | |||
33 | - dc->reset = gicv3_its_common_reset; | ||
34 | + rc->phases.hold = gicv3_its_common_reset_hold; | ||
35 | dc->vmsd = &vmstate_its; | ||
36 | } | 114 | } |
37 | 115 | ||
38 | -- | 116 | -- |
39 | 2.25.1 | 117 | 2.34.1 |
40 | 118 | ||
41 | 119 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-12-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/z2.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/z2.c | ||
18 | +++ b/hw/arm/z2.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "hw/arm/pxa.h" | ||
25 | #include "hw/arm/boot.h" | ||
26 | #include "hw/i2c/i2c.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
28 | .class_init = aer915_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static void z2_init(MachineState *machine) | ||
34 | { | ||
35 | - uint32_t sector_len = 0x10000; | ||
36 | PXA2xxState *mpu; | ||
37 | DriveInfo *dinfo; | ||
38 | void *z2_lcd; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
40 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
43 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
45 | error_report("Error registering flash memory"); | ||
46 | exit(1); | ||
47 | } | ||
48 | -- | ||
49 | 2.34.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TID4 trap allows trapping of the cache ID | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | registers CCSIDR_EL1, CCSIDR2_EL1, CLIDR_EL1 and CSSELR_EL1 (and | ||
3 | their AArch32 equivalents). This is a subset of the registers | ||
4 | trapped by HCR_EL2.TID2, which includes all of these and also the | ||
5 | CTR_EL0 register. | ||
6 | 2 | ||
7 | Our implementation already uses a separate access function for | 3 | Upon introduction in commit b8433303fb ("Set proper device-width |
8 | CTR_EL0 (ctr_el0_access()), so all of the registers currently using | 4 | for vexpress flash"), ve_pflash_cfi01_register() was calling |
9 | access_aa64_tid2() should also be checking TID4. Make that function | 5 | qdev_init_nofail() which can not fail. This call was later |
10 | check both TID2 and TID4, and rename it appropriately. | 6 | converted with a script to use &error_fatal, still unable to |
7 | fail. Remove the unreachable code. | ||
11 | 8 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-13-philmd@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | --- | 13 | --- |
15 | target/arm/helper.c | 17 +++++++++-------- | 14 | hw/arm/vexpress.c | 10 +--------- |
16 | 1 file changed, 9 insertions(+), 8 deletions(-) | 15 | 1 file changed, 1 insertion(+), 9 deletions(-) |
17 | 16 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 19 | --- a/hw/arm/vexpress.c |
21 | +++ b/target/arm/helper.c | 20 | +++ b/hw/arm/vexpress.c |
22 | @@ -XXX,XX +XXX,XX @@ static void scr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
23 | scr_write(env, ri, 0); | 22 | dinfo = drive_get(IF_PFLASH, 0, 0); |
24 | } | 23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", |
25 | 24 | dinfo); | |
26 | -static CPAccessResult access_aa64_tid2(CPUARMState *env, | 25 | - if (!pflash0) { |
27 | - const ARMCPRegInfo *ri, | 26 | - error_report("vexpress: error registering flash 0"); |
28 | - bool isread) | 27 | - exit(1); |
29 | +static CPAccessResult access_tid4(CPUARMState *env, | 28 | - } |
30 | + const ARMCPRegInfo *ri, | 29 | |
31 | + bool isread) | 30 | if (map[VE_NORFLASHALIAS] != -1) { |
32 | { | 31 | /* Map flash 0 as an alias into low memory */ |
33 | - if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TID2)) { | 32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
34 | + if (arm_current_el(env) == 1 && | ||
35 | + (arm_hcr_el2_eff(env) & (HCR_TID2 | HCR_TID4))) { | ||
36 | return CP_ACCESS_TRAP_EL2; | ||
37 | } | 33 | } |
38 | 34 | ||
39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 35 | dinfo = drive_get(IF_PFLASH, 0, 1); |
40 | { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH, | 36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", |
41 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0, | 37 | - dinfo)) { |
42 | .access = PL1_R, | 38 | - error_report("vexpress: error registering flash 1"); |
43 | - .accessfn = access_aa64_tid2, | 39 | - exit(1); |
44 | + .accessfn = access_tid4, | 40 | - } |
45 | .readfn = ccsidr_read, .type = ARM_CP_NO_RAW }, | 41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); |
46 | { .name = "CSSELR", .state = ARM_CP_STATE_BOTH, | 42 | |
47 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, | 43 | sram_size = 0x2000000; |
48 | .access = PL1_RW, | 44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, |
49 | - .accessfn = access_aa64_tid2, | ||
50 | + .accessfn = access_tid4, | ||
51 | .writefn = csselr_write, .resetvalue = 0, | ||
52 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), | ||
53 | offsetof(CPUARMState, cp15.csselr_ns) } }, | ||
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ccsidr2_reginfo[] = { | ||
55 | { .name = "CCSIDR2", .state = ARM_CP_STATE_BOTH, | ||
56 | .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 2, | ||
57 | .access = PL1_R, | ||
58 | - .accessfn = access_aa64_tid2, | ||
59 | + .accessfn = access_tid4, | ||
60 | .readfn = ccsidr2_read, .type = ARM_CP_NO_RAW }, | ||
61 | }; | ||
62 | |||
63 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
64 | .name = "CLIDR", .state = ARM_CP_STATE_BOTH, | ||
65 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1, | ||
66 | .access = PL1_R, .type = ARM_CP_CONST, | ||
67 | - .accessfn = access_aa64_tid2, | ||
68 | + .accessfn = access_tid4, | ||
69 | .resetvalue = cpu->clidr | ||
70 | }; | ||
71 | define_one_arm_cp_reg(cpu, &clidr); | ||
72 | -- | 45 | -- |
73 | 2.25.1 | 46 | 2.34.1 |
47 | |||
48 | diff view generated by jsdifflib |
1 | From: Schspa Shi <schspa@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We use 32bit value for linux,initrd-[start/end], when we have | 3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: |
4 | loader_start > 4GB, there will be a wrong initrd_start passed | 4 | QOMified") the pflash_cfi01_register() function does not fail. |
5 | to the kernel, and the kernel will report the following warning. | ||
6 | 5 | ||
7 | [ 0.000000] ------------[ cut here ]------------ | 6 | This call was later converted with a script to use &error_fatal, |
8 | [ 0.000000] initrd not fully accessible via the linear mapping -- please check your bootloader ... | 7 | still unable to fail. Remove the unreachable code. |
9 | [ 0.000000] WARNING: CPU: 0 PID: 0 at arch/arm64/mm/init.c:355 arm64_memblock_init+0x158/0x244 | ||
10 | [ 0.000000] Modules linked in: | ||
11 | [ 0.000000] CPU: 0 PID: 0 Comm: swapper Tainted: G W 6.1.0-rc3-13250-g30a0b95b1335-dirty #28 | ||
12 | [ 0.000000] Hardware name: Horizon Sigi Virtual development board (DT) | ||
13 | [ 0.000000] pstate: 600000c5 (nZCv daIF -PAN -UAO -TCO -DIT -SSBS BTYPE=--) | ||
14 | [ 0.000000] pc : arm64_memblock_init+0x158/0x244 | ||
15 | [ 0.000000] lr : arm64_memblock_init+0x158/0x244 | ||
16 | [ 0.000000] sp : ffff800009273df0 | ||
17 | [ 0.000000] x29: ffff800009273df0 x28: 0000001000cc0010 x27: 0000800000000000 | ||
18 | [ 0.000000] x26: 000000000050a3e2 x25: ffff800008b46000 x24: ffff800008b46000 | ||
19 | [ 0.000000] x23: ffff800008a53000 x22: ffff800009420000 x21: ffff800008a53000 | ||
20 | [ 0.000000] x20: 0000000004000000 x19: 0000000004000000 x18: 00000000ffff1020 | ||
21 | [ 0.000000] x17: 6568632065736165 x16: 6c70202d2d20676e x15: 697070616d207261 | ||
22 | [ 0.000000] x14: 656e696c20656874 x13: 0a2e2e2e20726564 x12: 0000000000000000 | ||
23 | [ 0.000000] x11: 0000000000000000 x10: 00000000ffffffff x9 : 0000000000000000 | ||
24 | [ 0.000000] x8 : 0000000000000000 x7 : 796c6c756620746f x6 : 6e20647274696e69 | ||
25 | [ 0.000000] x5 : ffff8000093c7c47 x4 : ffff800008a2102f x3 : ffff800009273a88 | ||
26 | [ 0.000000] x2 : 80000000fffff038 x1 : 00000000000000c0 x0 : 0000000000000056 | ||
27 | [ 0.000000] Call trace: | ||
28 | [ 0.000000] arm64_memblock_init+0x158/0x244 | ||
29 | [ 0.000000] setup_arch+0x164/0x1cc | ||
30 | [ 0.000000] start_kernel+0x94/0x4ac | ||
31 | [ 0.000000] __primary_switched+0xb4/0xbc | ||
32 | [ 0.000000] ---[ end trace 0000000000000000 ]--- | ||
33 | [ 0.000000] Zone ranges: | ||
34 | [ 0.000000] DMA [mem 0x0000001000000000-0x0000001007ffffff] | ||
35 | 8 | ||
36 | This doesn't affect any machine types we currently support, because | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
37 | for all of our machine types the RAM starts well below the 4GB | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
38 | mark, but it does demonstrate that we're not currently writing | 11 | Message-id: 20230109115316.2235-14-philmd@linaro.org |
39 | the device-tree properties quite as intended. | ||
40 | |||
41 | To fix it, we can change it to write these values to the dtb using a | ||
42 | type width matching #address-cells. This is the intended size for | ||
43 | these dtb properties, and is how u-boot, for instance, writes them, | ||
44 | although in practice the Linux kernel will cope with them being any | ||
45 | width as long as they're big enough to fit the value. | ||
46 | |||
47 | Signed-off-by: Schspa Shi <schspa@gmail.com> | ||
48 | Message-id: 20221129160724.75667-1-schspa@gmail.com | ||
49 | [PMM: tweaked commit message] | ||
50 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
52 | --- | 13 | --- |
53 | hw/arm/boot.c | 10 ++++++---- | 14 | hw/arm/gumstix.c | 18 ++++++------------ |
54 | 1 file changed, 6 insertions(+), 4 deletions(-) | 15 | hw/arm/mainstone.c | 13 +++++-------- |
16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- | ||
17 | hw/arm/versatilepb.c | 6 ++---- | ||
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
55 | 20 | ||
56 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
57 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/arm/boot.c | 23 | --- a/hw/arm/gumstix.c |
59 | +++ b/hw/arm/boot.c | 24 | +++ b/hw/arm/gumstix.c |
60 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | 25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
61 | } | 26 | } |
62 | 27 | ||
63 | if (binfo->initrd_size) { | 28 | /* Numonyx RC28F128J3F75 */ |
64 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", | 29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
65 | - binfo->initrd_start); | 30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
66 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-start", | 31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
67 | + acells, binfo->initrd_start); | 32 | - error_report("Error registering flash memory"); |
68 | if (rc < 0) { | 33 | - exit(1); |
69 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); | 34 | - } |
70 | goto fail; | 35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
71 | } | 36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
72 | 37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | |
73 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", | 38 | |
74 | - binfo->initrd_start + binfo->initrd_size); | 39 | /* Interrupt line of NIC is connected to GPIO line 36 */ |
75 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-end", | 40 | smc91c111_init(&nd_table[0], 0x04000300, |
76 | + acells, | 41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
77 | + binfo->initrd_start + | 42 | } |
78 | + binfo->initrd_size); | 43 | |
79 | if (rc < 0) { | 44 | /* Micron RC28F256P30TFA */ |
80 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); | 45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
81 | goto fail; | 46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
48 | - error_report("Error registering flash memory"); | ||
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/mainstone.c | ||
60 | +++ b/hw/arm/mainstone.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
62 | /* There are two 32MiB flash devices on the board */ | ||
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
78 | } | ||
79 | |||
80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, | ||
81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/omap_sx1.c | ||
84 | +++ b/hw/arm/omap_sx1.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
86 | |||
87 | fl_idx = 0; | ||
88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
90 | - "omap_sx1.flash0-1", flash_size, | ||
91 | - blk_by_legacy_dinfo(dinfo), | ||
92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
94 | - fl_idx); | ||
95 | - } | ||
96 | + pflash_cfi01_register(OMAP_CS0_BASE, | ||
97 | + "omap_sx1.flash0-1", flash_size, | ||
98 | + blk_by_legacy_dinfo(dinfo), | ||
99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
100 | fl_idx++; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
104 | memory_region_add_subregion(address_space, | ||
105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
106 | |||
107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
108 | - "omap_sx1.flash1-1", FLASH1_SIZE, | ||
109 | - blk_by_legacy_dinfo(dinfo), | ||
110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
112 | - fl_idx); | ||
113 | - } | ||
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | ||
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
116 | + blk_by_legacy_dinfo(dinfo), | ||
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
118 | fl_idx++; | ||
119 | } else { | ||
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/arm/versatilepb.c | ||
124 | +++ b/hw/arm/versatilepb.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | ||
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
82 | -- | 161 | -- |
83 | 2.25.1 | 162 | 2.34.1 |
163 | |||
164 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GICV3_COMMON parent class to 3-phase reset. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | To avoid forward-declaring PXA2xxI2CState, declare | ||
4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-2-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-6-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | hw/intc/arm_gicv3_common.c | 7 ++++--- | 11 | include/hw/arm/pxa.h | 6 +++--- |
9 | 1 file changed, 4 insertions(+), 3 deletions(-) | 12 | 1 file changed, 3 insertions(+), 3 deletions(-) |
10 | 13 | ||
11 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_common.c | 16 | --- a/include/hw/arm/pxa.h |
14 | +++ b/hw/intc/arm_gicv3_common.c | 17 | +++ b/include/hw/arm/pxa.h |
15 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_finalize(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, |
16 | g_free(s->redist_region_count); | 19 | const struct keymap *map, int size); |
17 | } | 20 | |
18 | 21 | /* pxa2xx.c */ | |
19 | -static void arm_gicv3_common_reset(DeviceState *dev) | 22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; |
20 | +static void arm_gicv3_common_reset_hold(Object *obj) | 23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
21 | { | 24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
22 | - GICv3State *s = ARM_GICV3_COMMON(dev); | 25 | + |
23 | + GICv3State *s = ARM_GICV3_COMMON(obj); | 26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, |
24 | int i; | 27 | qemu_irq irq, uint32_t page_size); |
25 | 28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); | |
26 | for (i = 0; i < s->num_cpu; i++) { | 29 | |
27 | @@ -XXX,XX +XXX,XX @@ static Property arm_gicv3_common_properties[] = { | 30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
28 | static void arm_gicv3_common_class_init(ObjectClass *klass, void *data) | 31 | typedef struct PXA2xxI2SState PXA2xxI2SState; |
29 | { | 32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
30 | DeviceClass *dc = DEVICE_CLASS(klass); | 33 | |
31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" |
32 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); | 35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) |
33 | |||
34 | - dc->reset = arm_gicv3_common_reset; | ||
35 | + rc->phases.hold = arm_gicv3_common_reset_hold; | ||
36 | dc->realize = arm_gicv3_common_realize; | ||
37 | device_class_set_props(dc, arm_gicv3_common_properties); | ||
38 | dc->vmsd = &vmstate_gicv3; | ||
39 | -- | 36 | -- |
40 | 2.25.1 | 37 | 2.34.1 |
41 | 38 | ||
42 | 39 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GIC_COMMON device to 3-phase reset. This is a | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | simple no-behaviour-change conversion. | ||
3 | 2 | ||
3 | Add a local 'struct omap_gpif_s *' variable to improve readability. | ||
4 | (This also eases next commit conversion). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20221109161444.3397405-4-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | hw/intc/arm_gic_common.c | 7 ++++--- | 11 | hw/gpio/omap_gpio.c | 3 ++- |
10 | 1 file changed, 4 insertions(+), 3 deletions(-) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
11 | 13 | ||
12 | diff --git a/hw/intc/arm_gic_common.c b/hw/intc/arm_gic_common.c | 14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/arm_gic_common.c | 16 | --- a/hw/gpio/omap_gpio.c |
15 | +++ b/hw/intc/arm_gic_common.c | 17 | +++ b/hw/gpio/omap_gpio.c |
16 | @@ -XXX,XX +XXX,XX @@ static inline void arm_gic_common_reset_irq_state(GICState *s, int first_cpu, | 18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
17 | } | 19 | /* General-Purpose I/O of OMAP1 */ |
18 | } | 20 | static void omap_gpio_set(void *opaque, int line, int level) |
19 | |||
20 | -static void arm_gic_common_reset(DeviceState *dev) | ||
21 | +static void arm_gic_common_reset_hold(Object *obj) | ||
22 | { | 21 | { |
23 | - GICState *s = ARM_GIC_COMMON(dev); | 22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; |
24 | + GICState *s = ARM_GIC_COMMON(obj); | 23 | + struct omap_gpif_s *p = opaque; |
25 | int i, j; | 24 | + struct omap_gpio_s *s = &p->omap1; |
26 | int resetprio; | 25 | uint16_t prev = s->inputs; |
27 | 26 | ||
28 | @@ -XXX,XX +XXX,XX @@ static Property arm_gic_common_properties[] = { | 27 | if (level) |
29 | static void arm_gic_common_class_init(ObjectClass *klass, void *data) | ||
30 | { | ||
31 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
32 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
33 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); | ||
34 | |||
35 | - dc->reset = arm_gic_common_reset; | ||
36 | + rc->phases.hold = arm_gic_common_reset_hold; | ||
37 | dc->realize = arm_gic_common_realize; | ||
38 | device_class_set_props(dc, arm_gic_common_properties); | ||
39 | dc->vmsd = &vmstate_gic; | ||
40 | -- | 28 | -- |
41 | 2.25.1 | 29 | 2.34.1 |
42 | 30 | ||
43 | 31 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This introduces variable 'region_base' for the base address of the | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | specific high memory region. It's the preparatory work to optimize | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | high memory region address assignment. | 5 | Message-id: 20230109140306.23161-4-philmd@linaro.org |
6 | |||
7 | No functional change intended. | ||
8 | |||
9 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-4-gshan@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 7 | --- |
17 | hw/arm/virt.c | 12 ++++++------ | 8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- |
18 | 1 file changed, 6 insertions(+), 6 deletions(-) | 9 | hw/arm/omap2.c | 40 ++++++------- |
10 | hw/arm/omap_sx1.c | 2 +- | ||
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
19 | 27 | ||
20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c |
21 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt.c | 30 | --- a/hw/arm/omap1.c |
23 | +++ b/hw/arm/virt.c | 31 | +++ b/hw/arm/omap1.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) |
25 | static void virt_set_high_memmap(VirtMachineState *vms, | 33 | |
26 | hwaddr base, int pa_bits) | 34 | static void omap_timer_tick(void *opaque) |
27 | { | 35 | { |
28 | - hwaddr region_size; | 36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; |
29 | + hwaddr region_base, region_size; | 37 | + struct omap_mpu_timer_s *timer = opaque; |
30 | bool fits; | 38 | |
39 | omap_timer_sync(timer); | ||
40 | omap_timer_fire(timer); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | ||
42 | |||
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | ||
44 | { | ||
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
46 | + struct omap_mpu_timer_s *timer = opaque; | ||
47 | |||
48 | omap_timer_sync(timer); | ||
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | ||
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
52 | unsigned size) | ||
53 | { | ||
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
55 | + struct omap_mpu_timer_s *s = opaque; | ||
56 | |||
57 | if (size != 4) { | ||
58 | return omap_badwidth_read32(opaque, addr); | ||
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | ||
61 | uint64_t value, unsigned size) | ||
62 | { | ||
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
64 | + struct omap_mpu_timer_s *s = opaque; | ||
65 | |||
66 | if (size != 4) { | ||
67 | omap_badwidth_write32(opaque, addr, value); | ||
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | ||
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
70 | unsigned size) | ||
71 | { | ||
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
294 | } | ||
295 | } | ||
296 | |||
297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
298 | - unsigned size) | ||
299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) | ||
300 | { | ||
301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
302 | + struct omap_uwire_s *s = opaque; | ||
303 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
304 | |||
305 | if (size != 2) { | ||
306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
307 | static void omap_uwire_write(void *opaque, hwaddr addr, | ||
308 | uint64_t value, unsigned size) | ||
309 | { | ||
310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
311 | + struct omap_uwire_s *s = opaque; | ||
312 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
313 | |||
314 | if (size != 2) { | ||
315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) | ||
316 | } | ||
317 | } | ||
318 | |||
319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
320 | - unsigned size) | ||
321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) | ||
322 | { | ||
323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
324 | + struct omap_pwl_s *s = opaque; | ||
325 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
326 | |||
327 | if (size != 1) { | ||
328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
329 | static void omap_pwl_write(void *opaque, hwaddr addr, | ||
330 | uint64_t value, unsigned size) | ||
331 | { | ||
332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
333 | + struct omap_pwl_s *s = opaque; | ||
334 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
335 | |||
336 | if (size != 1) { | ||
337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) | ||
338 | |||
339 | static void omap_pwl_clk_update(void *opaque, int line, int on) | ||
340 | { | ||
341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
342 | + struct omap_pwl_s *s = opaque; | ||
343 | |||
344 | s->clk = on; | ||
345 | omap_pwl_update(s); | ||
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | ||
347 | omap_clk clk; | ||
348 | }; | ||
349 | |||
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
658 | @@ -XXX,XX +XXX,XX @@ | ||
659 | static uint64_t static_read(void *opaque, hwaddr offset, | ||
660 | unsigned size) | ||
661 | { | ||
662 | - uint32_t *val = (uint32_t *) opaque; | ||
663 | + uint32_t *val = opaque; | ||
664 | uint32_t mask = (4 / size) - 1; | ||
665 | |||
666 | return *val >> ((offset & mask) << 3); | ||
667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
668 | index XXXXXXX..XXXXXXX 100644 | ||
669 | --- a/hw/arm/palm.c | ||
670 | +++ b/hw/arm/palm.c | ||
671 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
672 | |||
673 | static void palmte_button_event(void *opaque, int keycode) | ||
674 | { | ||
675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | ||
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
782 | } | ||
783 | } | ||
784 | |||
785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
786 | - unsigned size) | ||
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
31 | int i; | 844 | int i; |
32 | 845 | ||
33 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 846 | s->dma->freq = omap_clk_getrate(s->clk); |
34 | + region_base = ROUND_UP(base, extended_memmap[i].size); | 847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) |
35 | region_size = extended_memmap[i].size; | 848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, |
36 | 849 | unsigned size) | |
37 | - base = ROUND_UP(base, region_size); | 850 | { |
38 | - vms->memmap[i].base = base; | 851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; |
39 | + vms->memmap[i].base = region_base; | 852 | + struct omap_dma_s *s = opaque; |
40 | vms->memmap[i].size = region_size; | 853 | int irqn = 0, chnum; |
41 | 854 | struct omap_dma_channel_s *ch; | |
42 | /* | 855 | |
43 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | 856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, |
44 | * | 857 | static void omap_dma4_write(void *opaque, hwaddr addr, |
45 | * For each device that doesn't fit, disable it. | 858 | uint64_t value, unsigned size) |
46 | */ | 859 | { |
47 | - fits = (base + region_size) <= BIT_ULL(pa_bits); | 860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; |
48 | + fits = (region_base + region_size) <= BIT_ULL(pa_bits); | 861 | + struct omap_dma_s *s = opaque; |
49 | if (fits) { | 862 | int chnum, irqn = 0; |
50 | - vms->highest_gpa = base + region_size - 1; | 863 | struct omap_dma_channel_s *ch; |
51 | + vms->highest_gpa = region_base + region_size - 1; | 864 | |
52 | } | 865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
53 | 866 | index XXXXXXX..XXXXXXX 100644 | |
54 | switch (i) { | 867 | --- a/hw/gpio/omap_gpio.c |
55 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | 868 | +++ b/hw/gpio/omap_gpio.c |
56 | break; | 869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) |
57 | } | 870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, |
58 | 871 | unsigned size) | |
59 | - base += region_size; | 872 | { |
60 | + base = region_base + region_size; | 873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; |
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
61 | } | 1233 | } |
62 | } | 1234 | } |
63 | 1235 | ||
1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1237 | - uint32_t value) | ||
1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) | ||
1239 | { | ||
1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1241 | + struct omap_gp_timer_s *s = opaque; | ||
1242 | |||
1243 | switch (addr) { | ||
1244 | case 0x00: /* TIDR */ | ||
1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1246 | } | ||
1247 | } | ||
1248 | |||
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
64 | -- | 1280 | -- |
65 | 2.25.1 | 1281 | 2.34.1 |
1282 | |||
1283 | diff view generated by jsdifflib |
1 | Now we have converted TYPE_ARM_GIC_COMMON, we can convert the | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | TYPE_ARM_GIC_KVM subclass to 3-phase reset. | ||
3 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> | ||
4 | Omap1GpioState. This also remove a use of 'struct' in the | ||
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-5-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Message-id: 20221109161444.3397405-5-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | hw/intc/arm_gic_kvm.c | 14 +++++++++----- | 12 | include/hw/arm/omap.h | 6 +++--- |
10 | 1 file changed, 9 insertions(+), 5 deletions(-) | 13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- |
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | ||
11 | 15 | ||
12 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
13 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/arm_gic_kvm.c | 18 | --- a/include/hw/arm/omap.h |
15 | +++ b/hw/intc/arm_gic_kvm.c | 19 | +++ b/include/hw/arm/omap.h |
16 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICState, KVMARMGICClass, | 20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); |
17 | struct KVMARMGICClass { | 21 | |
18 | ARMGICCommonClass parent_class; | 22 | /* omap_gpio.c */ |
19 | DeviceRealize parent_realize; | 23 | #define TYPE_OMAP1_GPIO "omap-gpio" |
20 | - void (*parent_reset)(DeviceState *dev); | 24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, |
21 | + ResettablePhases parent_phases; | 25 | +typedef struct Omap1GpioState Omap1GpioState; |
26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | ||
27 | TYPE_OMAP1_GPIO) | ||
28 | |||
29 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
31 | TYPE_OMAP2_GPIO) | ||
32 | |||
33 | -typedef struct omap_gpif_s omap_gpif; | ||
34 | typedef struct omap2_gpif_s omap2_gpif; | ||
35 | |||
36 | /* TODO: clock framework (see above) */ | ||
37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); | ||
38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
39 | |||
40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/gpio/omap_gpio.c | ||
45 | +++ b/hw/gpio/omap_gpio.c | ||
46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { | ||
47 | uint16_t pins; | ||
22 | }; | 48 | }; |
23 | 49 | ||
24 | void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level) | 50 | -struct omap_gpif_s { |
25 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_get(GICState *s) | 51 | +struct Omap1GpioState { |
52 | SysBusDevice parent_obj; | ||
53 | |||
54 | MemoryRegion iomem; | ||
55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | ||
56 | /* General-Purpose I/O of OMAP1 */ | ||
57 | static void omap_gpio_set(void *opaque, int line, int level) | ||
58 | { | ||
59 | - struct omap_gpif_s *p = opaque; | ||
60 | + Omap1GpioState *p = opaque; | ||
61 | struct omap_gpio_s *s = &p->omap1; | ||
62 | uint16_t prev = s->inputs; | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | ||
65 | |||
66 | static void omap_gpif_reset(DeviceState *dev) | ||
67 | { | ||
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
70 | |||
71 | omap_gpio_reset(&s->omap1); | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { | ||
74 | static void omap_gpio_init(Object *obj) | ||
75 | { | ||
76 | DeviceState *dev = DEVICE(obj); | ||
77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); | ||
78 | + Omap1GpioState *s = OMAP1_GPIO(obj); | ||
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
80 | |||
81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) | ||
83 | |||
84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
88 | |||
89 | if (!s->clk) { | ||
90 | error_setg(errp, "omap-gpio: clk not connected"); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
26 | } | 92 | } |
27 | } | 93 | } |
28 | 94 | ||
29 | -static void kvm_arm_gic_reset(DeviceState *dev) | 95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) |
30 | +static void kvm_arm_gic_reset_hold(Object *obj) | 96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) |
31 | { | 97 | { |
32 | - GICState *s = ARM_GIC_COMMON(dev); | 98 | gpio->clk = clk; |
33 | + GICState *s = ARM_GIC_COMMON(obj); | ||
34 | KVMARMGICClass *kgc = KVM_ARM_GIC_GET_CLASS(s); | ||
35 | |||
36 | - kgc->parent_reset(dev); | ||
37 | + if (kgc->parent_phases.hold) { | ||
38 | + kgc->parent_phases.hold(obj); | ||
39 | + } | ||
40 | |||
41 | if (kvm_arm_gic_can_save_restore(s)) { | ||
42 | kvm_arm_gic_put(s); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp) | ||
44 | static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
45 | { | ||
46 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
48 | ARMGICCommonClass *agcc = ARM_GIC_COMMON_CLASS(klass); | ||
49 | KVMARMGICClass *kgc = KVM_ARM_GIC_CLASS(klass); | ||
50 | |||
51 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
52 | agcc->post_load = kvm_arm_gic_put; | ||
53 | device_class_set_parent_realize(dc, kvm_arm_gic_realize, | ||
54 | &kgc->parent_realize); | ||
55 | - device_class_set_parent_reset(dc, kvm_arm_gic_reset, &kgc->parent_reset); | ||
56 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gic_reset_hold, NULL, | ||
57 | + &kgc->parent_phases); | ||
58 | } | 99 | } |
59 | 100 | ||
60 | static const TypeInfo kvm_arm_gic_info = { | 101 | static Property omap_gpio_properties[] = { |
102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), | ||
103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), | ||
104 | DEFINE_PROP_END_OF_LIST(), | ||
105 | }; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) | ||
108 | static const TypeInfo omap_gpio_info = { | ||
109 | .name = TYPE_OMAP1_GPIO, | ||
110 | .parent = TYPE_SYS_BUS_DEVICE, | ||
111 | - .instance_size = sizeof(struct omap_gpif_s), | ||
112 | + .instance_size = sizeof(Omap1GpioState), | ||
113 | .instance_init = omap_gpio_init, | ||
114 | .class_init = omap_gpio_class_init, | ||
115 | }; | ||
61 | -- | 116 | -- |
62 | 2.25.1 | 117 | 2.34.1 |
63 | 118 | ||
64 | 119 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | After the improvement to high memory region address assignment is | 3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> |
4 | applied, the memory layout can be changed, introducing possible | 4 | Omap2GpioState. This also remove a use of 'struct' in the |
5 | migration breakage. For example, VIRT_HIGH_PCIE_MMIO memory region | 5 | DECLARE_INSTANCE_CHECKER() macro call. |
6 | is disabled or enabled when the optimization is applied or not, with | ||
7 | the following configuration. The configuration is only achievable by | ||
8 | modifying the source code until more properties are added to allow | ||
9 | users selectively disable those high memory regions. | ||
10 | 6 | ||
11 | pa_bits = 40; | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | vms->highmem_redists = false; | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | vms->highmem_ecam = false; | 9 | Message-id: 20230109140306.23161-6-philmd@linaro.org |
14 | vms->highmem_mmio = true; | ||
15 | |||
16 | # qemu-system-aarch64 -accel kvm -cpu host \ | ||
17 | -machine virt-7.2,compact-highmem={on, off} \ | ||
18 | -m 4G,maxmem=511G -monitor stdio | ||
19 | |||
20 | Region compact-highmem=off compact-highmem=on | ||
21 | ---------------------------------------------------------------- | ||
22 | MEM [1GB 512GB] [1GB 512GB] | ||
23 | HIGH_GIC_REDISTS2 [512GB 512GB+64MB] [disabled] | ||
24 | HIGH_PCIE_ECAM [512GB+256MB 512GB+512MB] [disabled] | ||
25 | HIGH_PCIE_MMIO [disabled] [512GB 1TB] | ||
26 | |||
27 | In order to keep backwords compatibility, we need to disable the | ||
28 | optimization on machine, which is virt-7.1 or ealier than it. It | ||
29 | means the optimization is enabled by default from virt-7.2. Besides, | ||
30 | 'compact-highmem' property is added so that the optimization can be | ||
31 | explicitly enabled or disabled on all machine types by users. | ||
32 | |||
33 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
34 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
35 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
36 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
37 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
38 | Message-id: 20221029224307.138822-7-gshan@redhat.com | ||
39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
40 | --- | 11 | --- |
41 | docs/system/arm/virt.rst | 4 ++++ | 12 | include/hw/arm/omap.h | 9 ++++----- |
42 | include/hw/arm/virt.h | 1 + | 13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- |
43 | hw/arm/virt.c | 32 ++++++++++++++++++++++++++++++++ | 14 | 2 files changed, 14 insertions(+), 15 deletions(-) |
44 | 3 files changed, 37 insertions(+) | ||
45 | 15 | ||
46 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
47 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/docs/system/arm/virt.rst | 18 | --- a/include/hw/arm/omap.h |
49 | +++ b/docs/system/arm/virt.rst | 19 | +++ b/include/hw/arm/omap.h |
50 | @@ -XXX,XX +XXX,XX @@ highmem | 20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
51 | address space above 32 bits. The default is ``on`` for machine types | 21 | TYPE_OMAP1_GPIO) |
52 | later than ``virt-2.12``. | 22 | |
53 | 23 | #define TYPE_OMAP2_GPIO "omap2-gpio" | |
54 | +compact-highmem | 24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, |
55 | + Set ``on``/``off`` to enable/disable the compact layout for high memory regions. | 25 | +typedef struct Omap2GpioState Omap2GpioState; |
56 | + The default is ``on`` for machine types later than ``virt-7.2``. | 26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, |
57 | + | 27 | TYPE_OMAP2_GPIO) |
58 | gic-version | 28 | |
59 | Specify the version of the Generic Interrupt Controller (GIC) to provide. | 29 | -typedef struct omap2_gpif_s omap2_gpif; |
60 | Valid values are: | 30 | - |
61 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 31 | /* TODO: clock framework (see above) */ |
32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
33 | |||
34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); | ||
37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); | ||
38 | |||
39 | /* OMAP2 l4 Interconnect */ | ||
40 | struct omap_l4_s; | ||
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
63 | --- a/include/hw/arm/virt.h | 43 | --- a/hw/gpio/omap_gpio.c |
64 | +++ b/include/hw/arm/virt.h | 44 | +++ b/hw/gpio/omap_gpio.c |
65 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | 45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { |
66 | bool no_pmu; | 46 | uint8_t delay; |
67 | bool claim_edge_triggered_timers; | 47 | }; |
68 | bool smbios_old_sys_ver; | 48 | |
69 | + bool no_highmem_compact; | 49 | -struct omap2_gpif_s { |
70 | bool no_highmem_ecam; | 50 | +struct Omap2GpioState { |
71 | bool no_ged; /* Machines < 4.2 have no support for ACPI GED device */ | 51 | SysBusDevice parent_obj; |
72 | bool kvm_no_adjvtime; | 52 | |
73 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 53 | MemoryRegion iomem; |
74 | index XXXXXXX..XXXXXXX 100644 | 54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) |
75 | --- a/hw/arm/virt.c | 55 | |
76 | +++ b/hw/arm/virt.c | 56 | static void omap2_gpio_set(void *opaque, int line, int level) |
77 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | 57 | { |
78 | * Note the extended_memmap is sized so that it eventually also includes the | 58 | - struct omap2_gpif_s *p = opaque; |
79 | * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last | 59 | + Omap2GpioState *p = opaque; |
80 | * index of base_memmap). | 60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; |
81 | + * | 61 | |
82 | + * The memory map for these Highmem IO Regions can be in legacy or compact | 62 | line &= 31; |
83 | + * layout, depending on 'compact-highmem' property. With legacy layout, the | 63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) |
84 | + * PA space for one specific region is always reserved, even if the region | 64 | |
85 | + * has been disabled or doesn't fit into the PA space. However, the PA space | 65 | static void omap2_gpif_reset(DeviceState *dev) |
86 | + * for the region won't be reserved in these circumstances with compact layout. | 66 | { |
87 | */ | 67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); |
88 | static MemMapEntry extended_memmap[] = { | 68 | + Omap2GpioState *s = OMAP2_GPIO(dev); |
89 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | 69 | int i; |
90 | @@ -XXX,XX +XXX,XX @@ static void virt_set_highmem(Object *obj, bool value, Error **errp) | 70 | |
91 | vms->highmem = value; | 71 | for (i = 0; i < s->modulecount; i++) { |
72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
73 | |||
74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
75 | { | ||
76 | - struct omap2_gpif_s *s = opaque; | ||
77 | + Omap2GpioState *s = opaque; | ||
78 | |||
79 | switch (addr) { | ||
80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
83 | uint64_t value, unsigned size) | ||
84 | { | ||
85 | - struct omap2_gpif_s *s = opaque; | ||
86 | + Omap2GpioState *s = opaque; | ||
87 | |||
88 | switch (addr) { | ||
89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
93 | { | ||
94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
95 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
97 | int i; | ||
98 | |||
99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { | ||
100 | .class_init = omap_gpio_class_init, | ||
101 | }; | ||
102 | |||
103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) | ||
104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) | ||
105 | { | ||
106 | gpio->iclk = clk; | ||
92 | } | 107 | } |
93 | 108 | ||
94 | +static bool virt_get_compact_highmem(Object *obj, Error **errp) | 109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) |
95 | +{ | 110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) |
96 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
97 | + | ||
98 | + return vms->highmem_compact; | ||
99 | +} | ||
100 | + | ||
101 | +static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) | ||
102 | +{ | ||
103 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
104 | + | ||
105 | + vms->highmem_compact = value; | ||
106 | +} | ||
107 | + | ||
108 | static bool virt_get_its(Object *obj, Error **errp) | ||
109 | { | 111 | { |
110 | VirtMachineState *vms = VIRT_MACHINE(obj); | 112 | assert(i <= 5); |
111 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | 113 | gpio->fclk[i] = clk; |
112 | "Set on/off to enable/disable using " | ||
113 | "physical address space above 32 bits"); | ||
114 | |||
115 | + object_class_property_add_bool(oc, "compact-highmem", | ||
116 | + virt_get_compact_highmem, | ||
117 | + virt_set_compact_highmem); | ||
118 | + object_class_property_set_description(oc, "compact-highmem", | ||
119 | + "Set on/off to enable/disable compact " | ||
120 | + "layout for high memory regions"); | ||
121 | + | ||
122 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, | ||
123 | virt_set_gic_version); | ||
124 | object_class_property_set_description(oc, "gic-version", | ||
125 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
126 | |||
127 | /* High memory is enabled by default */ | ||
128 | vms->highmem = true; | ||
129 | + vms->highmem_compact = !vmc->no_highmem_compact; | ||
130 | vms->gic_version = VIRT_GIC_VERSION_NOSEL; | ||
131 | |||
132 | vms->highmem_ecam = !vmc->no_highmem_ecam; | ||
133 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(7, 2) | ||
134 | |||
135 | static void virt_machine_7_1_options(MachineClass *mc) | ||
136 | { | ||
137 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
138 | + | ||
139 | virt_machine_7_2_options(mc); | ||
140 | compat_props_add(mc->compat_props, hw_compat_7_1, hw_compat_7_1_len); | ||
141 | + /* Compact layout for high memory regions was introduced with 7.2 */ | ||
142 | + vmc->no_highmem_compact = true; | ||
143 | } | 114 | } |
144 | DEFINE_VIRT_MACHINE(7, 1) | 115 | |
116 | static Property omap2_gpio_properties[] = { | ||
117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), | ||
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
120 | }; | ||
121 | |||
122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) | ||
123 | static const TypeInfo omap2_gpio_info = { | ||
124 | .name = TYPE_OMAP2_GPIO, | ||
125 | .parent = TYPE_SYS_BUS_DEVICE, | ||
126 | - .instance_size = sizeof(struct omap2_gpif_s), | ||
127 | + .instance_size = sizeof(Omap2GpioState), | ||
128 | .class_init = omap2_gpio_class_init, | ||
129 | }; | ||
145 | 130 | ||
146 | -- | 131 | -- |
147 | 2.25.1 | 132 | 2.34.1 |
133 | |||
134 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This renames variable 'size' to 'region_size' in virt_set_high_memmap(). | 3 | Following docs/devel/style.rst guidelines, rename |
4 | Its counterpart ('region_base') will be introduced in next patch. | 4 | omap_intr_handler_s -> OMAPIntcState. This also remove a |
5 | 5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | |
6 | No functional change intended. | 6 | |
7 | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
8 | Signed-off-by: Gavin Shan <gshan@redhat.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 9 | Message-id: 20230109140306.23161-7-philmd@linaro.org |
10 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
11 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
12 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
13 | Message-id: 20221029224307.138822-3-gshan@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | hw/arm/virt.c | 15 ++++++++------- | 12 | include/hw/arm/omap.h | 9 ++++----- |
17 | 1 file changed, 8 insertions(+), 7 deletions(-) | 13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- |
18 | 14 | 2 files changed, 23 insertions(+), 24 deletions(-) | |
19 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 15 | |
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/virt.c | 18 | --- a/include/hw/arm/omap.h |
22 | +++ b/hw/arm/virt.c | 19 | +++ b/include/hw/arm/omap.h |
23 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); |
24 | static void virt_set_high_memmap(VirtMachineState *vms, | 21 | |
25 | hwaddr base, int pa_bits) | 22 | /* omap_intc.c */ |
26 | { | 23 | #define TYPE_OMAP_INTC "common-omap-intc" |
27 | + hwaddr region_size; | 24 | -typedef struct omap_intr_handler_s omap_intr_handler; |
28 | + bool fits; | 25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, |
26 | - TYPE_OMAP_INTC) | ||
27 | +typedef struct OMAPIntcState OMAPIntcState; | ||
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
30 | |||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer | ||
34 | * translation.) | ||
35 | */ | ||
36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); | ||
37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); | ||
38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | ||
39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | ||
40 | |||
41 | /* omap_i2c.c */ | ||
42 | #define TYPE_OMAP_I2C "omap_i2c" | ||
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/omap_intc.c | ||
46 | +++ b/hw/intc/omap_intc.c | ||
47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | ||
48 | unsigned char priority[32]; | ||
49 | }; | ||
50 | |||
51 | -struct omap_intr_handler_s { | ||
52 | +struct OMAPIntcState { | ||
53 | SysBusDevice parent_obj; | ||
54 | |||
55 | qemu_irq *pins; | ||
56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | ||
57 | struct omap_intr_handler_bank_s bank[3]; | ||
58 | }; | ||
59 | |||
60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) | ||
62 | { | ||
63 | int i, j, sir_intr, p_intr, p; | ||
64 | uint32_t level; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
66 | s->sir_intr[is_fiq] = sir_intr; | ||
67 | } | ||
68 | |||
69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) | ||
71 | { | ||
29 | int i; | 72 | int i; |
30 | 73 | uint32_t has_intr = 0; | |
31 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) |
32 | - hwaddr size = extended_memmap[i].size; | 75 | |
33 | - bool fits; | 76 | static void omap_set_intr(void *opaque, int irq, int req) |
34 | + region_size = extended_memmap[i].size; | 77 | { |
35 | 78 | - struct omap_intr_handler_s *ih = opaque; | |
36 | - base = ROUND_UP(base, size); | 79 | + OMAPIntcState *ih = opaque; |
37 | + base = ROUND_UP(base, region_size); | 80 | uint32_t rise; |
38 | vms->memmap[i].base = base; | 81 | |
39 | - vms->memmap[i].size = size; | 82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; |
40 | + vms->memmap[i].size = region_size; | 83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) |
41 | 84 | /* Simplified version with no edge detection */ | |
42 | /* | 85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) |
43 | * Check each device to see if they fit in the PA space, | 86 | { |
44 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | 87 | - struct omap_intr_handler_s *ih = opaque; |
45 | * | 88 | + OMAPIntcState *ih = opaque; |
46 | * For each device that doesn't fit, disable it. | 89 | uint32_t rise; |
47 | */ | 90 | |
48 | - fits = (base + size) <= BIT_ULL(pa_bits); | 91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; |
49 | + fits = (base + region_size) <= BIT_ULL(pa_bits); | 92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) |
50 | if (fits) { | 93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, |
51 | - vms->highest_gpa = base + size - 1; | 94 | unsigned size) |
52 | + vms->highest_gpa = base + region_size - 1; | 95 | { |
53 | } | 96 | - struct omap_intr_handler_s *s = opaque; |
54 | 97 | + OMAPIntcState *s = opaque; | |
55 | switch (i) { | 98 | int i, offset = addr; |
56 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | 99 | int bank_no = offset >> 8; |
57 | break; | 100 | int line_no; |
58 | } | 101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, |
59 | 102 | static void omap_inth_write(void *opaque, hwaddr addr, | |
60 | - base += size; | 103 | uint64_t value, unsigned size) |
61 | + base += region_size; | 104 | { |
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
62 | } | 137 | } |
63 | } | 138 | } |
64 | 139 | ||
140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) | ||
141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | ||
142 | { | ||
143 | intc->iclk = clk; | ||
144 | } | ||
145 | |||
146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) | ||
147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | ||
148 | { | ||
149 | intc->fclk = clk; | ||
150 | } | ||
151 | |||
152 | static Property omap_intc_properties[] = { | ||
153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), | ||
154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), | ||
155 | DEFINE_PROP_END_OF_LIST(), | ||
156 | }; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
160 | unsigned size) | ||
161 | { | ||
162 | - struct omap_intr_handler_s *s = opaque; | ||
163 | + OMAPIntcState *s = opaque; | ||
164 | int offset = addr; | ||
165 | int bank_no, line_no; | ||
166 | struct omap_intr_handler_bank_s *bank = NULL; | ||
167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
168 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
169 | uint64_t value, unsigned size) | ||
170 | { | ||
171 | - struct omap_intr_handler_s *s = opaque; | ||
172 | + OMAPIntcState *s = opaque; | ||
173 | int offset = addr; | ||
174 | int bank_no, line_no; | ||
175 | struct omap_intr_handler_bank_s *bank = NULL; | ||
176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { | ||
177 | static void omap2_intc_init(Object *obj) | ||
178 | { | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
211 | |||
65 | -- | 212 | -- |
66 | 2.25.1 | 213 | 2.34.1 |
214 | |||
215 | diff view generated by jsdifflib |
1 | Update the ID registers for TCG's '-cpu max' to report the | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | FEAT_EVT Enhanced Virtualization Traps support. | ||
3 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109140306.23161-8-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | 7 | --- |
7 | docs/system/arm/emulation.rst | 1 + | 8 | hw/arm/stellaris.c | 6 +++--- |
8 | target/arm/cpu64.c | 1 + | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
9 | target/arm/cpu_tcg.c | 1 + | ||
10 | 3 files changed, 3 insertions(+) | ||
11 | 10 | ||
12 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/docs/system/arm/emulation.rst | 13 | --- a/hw/arm/stellaris.c |
15 | +++ b/docs/system/arm/emulation.rst | 14 | +++ b/hw/arm/stellaris.c |
16 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
17 | - FEAT_DoubleFault (Double Fault Extension) | 16 | |
18 | - FEAT_E0PD (Preventing EL0 access to halves of address maps) | 17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
19 | - FEAT_ETS (Enhanced Translation Synchronization) | 18 | { |
20 | +- FEAT_EVT (Enhanced Virtualization Traps) | 19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
21 | - FEAT_FCMA (Floating-point complex number instructions) | 20 | + stellaris_adc_state *s = opaque; |
22 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | 21 | int n; |
23 | - FEAT_FP16 (Half-precision floating-point data processing) | 22 | |
24 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 23 | for (n = 0; n < 4; n++) { |
25 | index XXXXXXX..XXXXXXX 100644 | 24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
26 | --- a/target/arm/cpu64.c | 25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
27 | +++ b/target/arm/cpu64.c | 26 | unsigned size) |
28 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 27 | { |
29 | t = FIELD_DP64(t, ID_AA64MMFR2, FWB, 1); /* FEAT_S2FWB */ | 28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
30 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | 29 | + stellaris_adc_state *s = opaque; |
31 | t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | 30 | |
32 | + t = FIELD_DP64(t, ID_AA64MMFR2, EVT, 2); /* FEAT_EVT */ | 31 | /* TODO: Implement this. */ |
33 | t = FIELD_DP64(t, ID_AA64MMFR2, E0PD, 1); /* FEAT_E0PD */ | 32 | if (offset >= 0x40 && offset < 0xc0) { |
34 | cpu->isar.id_aa64mmfr2 = t; | 33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
35 | 34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | |
36 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 35 | uint64_t value, unsigned size) |
37 | index XXXXXXX..XXXXXXX 100644 | 36 | { |
38 | --- a/target/arm/cpu_tcg.c | 37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
39 | +++ b/target/arm/cpu_tcg.c | 38 | + stellaris_adc_state *s = opaque; |
40 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | 39 | |
41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | 40 | /* TODO: Implement this. */ |
42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | 41 | if (offset >= 0x40 && offset < 0xc0) { |
43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ | ||
44 | + t = FIELD_DP32(t, ID_MMFR4, EVT, 2); /* FEAT_EVT */ | ||
45 | cpu->isar.id_mmfr4 = t; | ||
46 | |||
47 | t = cpu->isar.id_mmfr5; | ||
48 | -- | 42 | -- |
49 | 2.25.1 | 43 | 2.34.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_SMMUV3 device to 3-phase reset. The legacy | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | reset method doesn't do anything that's invalid in the hold phase, so | ||
3 | the conversion only requires changing it to a hold phase method, and | ||
4 | using the 3-phase versions of the "save the parent reset method and | ||
5 | chain to it" code. | ||
6 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | stellaris_adc_state -> StellarisADCState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-9-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20221109161444.3397405-3-peter.maydell@linaro.org | ||
12 | --- | 11 | --- |
13 | include/hw/arm/smmuv3.h | 2 +- | 12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- |
14 | hw/arm/smmuv3.c | 12 ++++++++---- | 13 | 1 file changed, 36 insertions(+), 37 deletions(-) |
15 | 2 files changed, 9 insertions(+), 5 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h | 15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/smmuv3.h | 17 | --- a/hw/arm/stellaris.c |
20 | +++ b/include/hw/arm/smmuv3.h | 18 | +++ b/hw/arm/stellaris.c |
21 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3Class { | 19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
22 | /*< public >*/ | 20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 |
23 | 21 | ||
24 | DeviceRealize parent_realize; | 22 | #define TYPE_STELLARIS_ADC "stellaris-adc" |
25 | - DeviceReset parent_reset; | 23 | -typedef struct StellarisADCState stellaris_adc_state; |
26 | + ResettablePhases parent_phases; | 24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, |
25 | - TYPE_STELLARIS_ADC) | ||
26 | +typedef struct StellarisADCState StellarisADCState; | ||
27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) | ||
28 | |||
29 | struct StellarisADCState { | ||
30 | SysBusDevice parent_obj; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { | ||
32 | qemu_irq irq[4]; | ||
27 | }; | 33 | }; |
28 | 34 | ||
29 | #define TYPE_ARM_SMMUV3 "arm-smmuv3" | 35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
30 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | 36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) |
31 | index XXXXXXX..XXXXXXX 100644 | 37 | { |
32 | --- a/hw/arm/smmuv3.c | 38 | int tail; |
33 | +++ b/hw/arm/smmuv3.c | 39 | |
34 | @@ -XXX,XX +XXX,XX @@ static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev) | 40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
41 | return s->fifo[n].data[tail]; | ||
42 | } | ||
43 | |||
44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | ||
45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, | ||
46 | uint32_t value) | ||
47 | { | ||
48 | int head; | ||
49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, | ||
50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; | ||
51 | } | ||
52 | |||
53 | -static void stellaris_adc_update(stellaris_adc_state *s) | ||
54 | +static void stellaris_adc_update(StellarisADCState *s) | ||
55 | { | ||
56 | int level; | ||
57 | int n; | ||
58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) | ||
59 | |||
60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
61 | { | ||
62 | - stellaris_adc_state *s = opaque; | ||
63 | + StellarisADCState *s = opaque; | ||
64 | int n; | ||
65 | |||
66 | for (n = 0; n < 4; n++) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
35 | } | 68 | } |
36 | } | 69 | } |
37 | 70 | ||
38 | -static void smmu_reset(DeviceState *dev) | 71 | -static void stellaris_adc_reset(stellaris_adc_state *s) |
39 | +static void smmu_reset_hold(Object *obj) | 72 | +static void stellaris_adc_reset(StellarisADCState *s) |
40 | { | 73 | { |
41 | - SMMUv3State *s = ARM_SMMUV3(dev); | 74 | int n; |
42 | + SMMUv3State *s = ARM_SMMUV3(obj); | 75 | |
43 | SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); | 76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
44 | 77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | |
45 | - c->parent_reset(dev); | 78 | unsigned size) |
46 | + if (c->parent_phases.hold) { | ||
47 | + c->parent_phases.hold(obj); | ||
48 | + } | ||
49 | |||
50 | smmuv3_init_regs(s); | ||
51 | } | ||
52 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_instance_init(Object *obj) | ||
53 | static void smmuv3_class_init(ObjectClass *klass, void *data) | ||
54 | { | 79 | { |
55 | DeviceClass *dc = DEVICE_CLASS(klass); | 80 | - stellaris_adc_state *s = opaque; |
56 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 81 | + StellarisADCState *s = opaque; |
57 | SMMUv3Class *c = ARM_SMMUV3_CLASS(klass); | 82 | |
58 | 83 | /* TODO: Implement this. */ | |
59 | dc->vmsd = &vmstate_smmuv3; | 84 | if (offset >= 0x40 && offset < 0xc0) { |
60 | - device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset); | 85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
61 | + resettable_class_set_parent_phases(rc, NULL, smmu_reset_hold, NULL, | 86 | static void stellaris_adc_write(void *opaque, hwaddr offset, |
62 | + &c->parent_phases); | 87 | uint64_t value, unsigned size) |
63 | c->parent_realize = dc->realize; | 88 | { |
64 | dc->realize = smmu_realize; | 89 | - stellaris_adc_state *s = opaque; |
65 | } | 90 | + StellarisADCState *s = opaque; |
91 | |||
92 | /* TODO: Implement this. */ | ||
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
149 | } | ||
150 | }; | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
66 | -- | 169 | -- |
67 | 2.25.1 | 170 | 2.34.1 |
68 | 171 | ||
69 | 172 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Use the base_memmap to build the SMBIOS 19 table which provides the address | 3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE |
4 | mapping for a Physical Memory Array (from spec [1] chapter 7.20). | 4 | macro in "hw/arm/bcm2836.h": |
5 | 5 | ||
6 | This was present on i386 from commit c97294ec1b9e36887e119589d456557d72ab37b5 | 6 | 20 #define TYPE_BCM283X "bcm283x" |
7 | ("SMBIOS: Build aggregate smbios tables and entry point"). | 7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) |
8 | 8 | ||
9 | [1] https://www.dmtf.org/sites/default/files/standards/documents/DSP0134_3.5.0.pdf | 9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when |
10 | possible") missed them because they are declared in a different | ||
11 | file unit. Remove them. | ||
10 | 12 | ||
11 | The absence of this table is a breach of the specs and is | 13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | detected by the FirmwareTestSuite (FWTS), but it doesn't | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | cause any known problems for guest OSes. | 15 | Message-id: 20230109140306.23161-10-philmd@linaro.org |
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
16 | Message-id: 1668789029-5432-1-git-send-email-mihai.carabas@oracle.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 17 | --- |
20 | hw/arm/virt.c | 8 +++++++- | 18 | hw/arm/bcm2836.c | 9 ++------- |
21 | 1 file changed, 7 insertions(+), 1 deletion(-) | 19 | 1 file changed, 2 insertions(+), 7 deletions(-) |
22 | 20 | ||
23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
24 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/virt.c | 23 | --- a/hw/arm/bcm2836.c |
26 | +++ b/hw/arm/virt.c | 24 | +++ b/hw/arm/bcm2836.c |
27 | @@ -XXX,XX +XXX,XX @@ static void *machvirt_dtb(const struct arm_boot_info *binfo, int *fdt_size) | 25 | @@ -XXX,XX +XXX,XX @@ |
28 | static void virt_build_smbios(VirtMachineState *vms) | 26 | #include "hw/arm/raspi_platform.h" |
29 | { | 27 | #include "hw/sysbus.h" |
30 | MachineClass *mc = MACHINE_GET_CLASS(vms); | 28 | |
31 | + MachineState *ms = MACHINE(vms); | 29 | -typedef struct BCM283XClass { |
32 | VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms); | 30 | +struct BCM283XClass { |
33 | uint8_t *smbios_tables, *smbios_anchor; | 31 | /*< private >*/ |
34 | size_t smbios_tables_len, smbios_anchor_len; | 32 | DeviceClass parent_class; |
35 | + struct smbios_phys_mem_area mem_array; | 33 | /*< public >*/ |
36 | const char *product = "QEMU Virtual Machine"; | 34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { |
37 | 35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | |
38 | if (kvm_enabled()) { | 36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ |
39 | @@ -XXX,XX +XXX,XX @@ static void virt_build_smbios(VirtMachineState *vms) | 37 | int clusterid; |
40 | vmc->smbios_old_sys_ver ? "1.0" : mc->name, false, | 38 | -} BCM283XClass; |
41 | true, SMBIOS_ENTRY_POINT_TYPE_64); | 39 | - |
42 | 40 | -#define BCM283X_CLASS(klass) \ | |
43 | - smbios_get_tables(MACHINE(vms), NULL, 0, | 41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) |
44 | + /* build the array of physical mem area from base_memmap */ | 42 | -#define BCM283X_GET_CLASS(obj) \ |
45 | + mem_array.address = vms->memmap[VIRT_MEM].base; | 43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) |
46 | + mem_array.length = ms->ram_size; | 44 | +}; |
47 | + | 45 | |
48 | + smbios_get_tables(ms, &mem_array, 1, | 46 | static Property bcm2836_enabled_cores_property = |
49 | &smbios_tables, &smbios_tables_len, | 47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); |
50 | &smbios_anchor, &smbios_anchor_len, | ||
51 | &error_fatal); | ||
52 | -- | 48 | -- |
53 | 2.25.1 | 49 | 2.34.1 |
50 | |||
51 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TTLBIS bit allows trapping on EL1 use of | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | TLB maintenance instructions that operate on the inner shareable | 2 | |
3 | domain: | 3 | NPCM7XX models have been commited after the conversion from |
4 | 4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | |
5 | AArch64: | 5 | Manually convert them. |
6 | TLBI VMALLE1IS, TLBI VAE1IS, TLBI ASIDE1IS, TLBI VAAE1IS, | 6 | |
7 | TLBI VALE1IS, TLBI VAALE1IS, TLBI RVAE1IS, TLBI RVAAE1IS, | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | TLBI RVALE1IS, and TLBI RVAALE1IS. | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | 9 | Message-id: 20230109140306.23161-11-philmd@linaro.org | |
10 | AArch32: | ||
11 | TLBIALLIS, TLBIMVAIS, TLBIASIDIS, TLBIMVAAIS, TLBIMVALIS, | ||
12 | and TLBIMVAALIS. | ||
13 | |||
14 | Add the trapping support. | ||
15 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | --- | 11 | --- |
19 | target/arm/helper.c | 43 +++++++++++++++++++++++++++---------------- | 12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- |
20 | 1 file changed, 27 insertions(+), 16 deletions(-) | 13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ |
21 | 14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | |
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | include/hw/misc/npcm7xx_clk.h | 2 +- |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- |
24 | --- a/target/arm/helper.c | 17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- |
25 | +++ b/target/arm/helper.c | 18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- |
26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlb(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- |
27 | return CP_ACCESS_OK; | 20 | include/hw/net/npcm7xx_emc.h | 5 +---- |
28 | } | 21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- |
29 | 22 | 10 files changed, 26 insertions(+), 39 deletions(-) | |
30 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBIS. */ | 23 | |
31 | +static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, | 24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h |
32 | + bool isread) | 25 | index XXXXXXX..XXXXXXX 100644 |
33 | +{ | 26 | --- a/include/hw/adc/npcm7xx_adc.h |
34 | + if (arm_current_el(env) == 1 && | 27 | +++ b/include/hw/adc/npcm7xx_adc.h |
35 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBIS))) { | 28 | @@ -XXX,XX +XXX,XX @@ |
36 | + return CP_ACCESS_TRAP_EL2; | 29 | * @iref: The internal reference voltage, initialized at launch time. |
37 | + } | 30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. |
38 | + return CP_ACCESS_OK; | 31 | */ |
39 | +} | 32 | -typedef struct { |
40 | + | 33 | +struct NPCM7xxADCState { |
41 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 34 | SysBusDevice parent; |
42 | { | 35 | |
43 | ARMCPU *cpu = env_archcpu(env); | 36 | MemoryRegion iomem; |
44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
45 | static const ARMCPRegInfo v7mp_cp_reginfo[] = { | 38 | uint32_t iref; |
46 | /* 32 bit TLB invalidates, Inner Shareable */ | 39 | |
47 | { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | 40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; |
48 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 41 | -} NPCM7xxADCState; |
49 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 42 | +}; |
50 | .writefn = tlbiall_is_write }, | 43 | |
51 | { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | 44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" |
52 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 45 | -#define NPCM7XX_ADC(obj) \ |
53 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) |
54 | .writefn = tlbimva_is_write }, | 47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) |
55 | { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | 48 | |
56 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 49 | #endif /* NPCM7XX_ADC_H */ |
57 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h |
58 | .writefn = tlbiasid_is_write }, | 51 | index XXXXXXX..XXXXXXX 100644 |
59 | { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | 52 | --- a/include/hw/arm/npcm7xx.h |
60 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 53 | +++ b/include/hw/arm/npcm7xx.h |
61 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 54 | @@ -XXX,XX +XXX,XX @@ |
62 | .writefn = tlbimvaa_is_write }, | 55 | |
56 | #define NPCM7XX_NR_PWM_MODULES 2 | ||
57 | |||
58 | -typedef struct NPCM7xxMachine { | ||
59 | +struct NPCM7xxMachine { | ||
60 | MachineState parent; | ||
61 | /* | ||
62 | * PWM fan splitter. each splitter connects to one PWM output and | ||
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
63 | }; | 142 | }; |
64 | 143 | ||
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" |
66 | /* TLBI operations */ | 145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) |
67 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, | 146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) |
68 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | 147 | |
69 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 148 | #endif /* NPCM7XX_CLK_H */ |
70 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h |
71 | .writefn = tlbi_aa64_vmalle1is_write }, | 150 | index XXXXXXX..XXXXXXX 100644 |
72 | { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64, | 151 | --- a/include/hw/misc/npcm7xx_gcr.h |
73 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | 152 | +++ b/include/hw/misc/npcm7xx_gcr.h |
74 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 153 | @@ -XXX,XX +XXX,XX @@ |
75 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 154 | */ |
76 | .writefn = tlbi_aa64_vae1is_write }, | 155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) |
77 | { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64, | 156 | |
78 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | 157 | -typedef struct NPCM7xxGCRState { |
79 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 158 | +struct NPCM7xxGCRState { |
80 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 159 | SysBusDevice parent; |
81 | .writefn = tlbi_aa64_vmalle1is_write }, | 160 | |
82 | { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64, | 161 | MemoryRegion iomem; |
83 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | 162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { |
84 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 163 | uint32_t reset_pwron; |
85 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 164 | uint32_t reset_mdlr; |
86 | .writefn = tlbi_aa64_vae1is_write }, | 165 | uint32_t reset_intcr3; |
87 | { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64, | 166 | -} NPCM7xxGCRState; |
88 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | 167 | +}; |
89 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 168 | |
90 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" |
91 | .writefn = tlbi_aa64_vae1is_write }, | 170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) |
92 | { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64, | 171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) |
93 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | 172 | |
94 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 173 | #endif /* NPCM7XX_GCR_H */ |
95 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h |
96 | .writefn = tlbi_aa64_vae1is_write }, | 175 | index XXXXXXX..XXXXXXX 100644 |
97 | { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64, | 176 | --- a/include/hw/misc/npcm7xx_mft.h |
98 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0, | 177 | +++ b/include/hw/misc/npcm7xx_mft.h |
99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 178 | @@ -XXX,XX +XXX,XX @@ |
100 | #endif | 179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. |
101 | /* TLB invalidate last level of translation table walk */ | 180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. |
102 | { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | 181 | */ |
103 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 182 | -typedef struct NPCM7xxMFTState { |
104 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 183 | +struct NPCM7xxMFTState { |
105 | .writefn = tlbimva_is_write }, | 184 | SysBusDevice parent; |
106 | { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | 185 | |
107 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 186 | MemoryRegion iomem; |
108 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { |
109 | .writefn = tlbimvaa_is_write }, | 188 | |
110 | { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5, | 189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; |
111 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; |
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | 191 | -} NPCM7xxMFTState; |
113 | static const ARMCPRegInfo tlbirange_reginfo[] = { | 192 | +}; |
114 | { .name = "TLBI_RVAE1IS", .state = ARM_CP_STATE_AA64, | 193 | |
115 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 1, | 194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" |
116 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 195 | -#define NPCM7XX_MFT(obj) \ |
117 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) |
118 | .writefn = tlbi_aa64_rvae1is_write }, | 197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) |
119 | { .name = "TLBI_RVAAE1IS", .state = ARM_CP_STATE_AA64, | 198 | |
120 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 3, | 199 | #endif /* NPCM7XX_MFT_H */ |
121 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h |
122 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 201 | index XXXXXXX..XXXXXXX 100644 |
123 | .writefn = tlbi_aa64_rvae1is_write }, | 202 | --- a/include/hw/misc/npcm7xx_pwm.h |
124 | { .name = "TLBI_RVALE1IS", .state = ARM_CP_STATE_AA64, | 203 | +++ b/include/hw/misc/npcm7xx_pwm.h |
125 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 5, | 204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { |
126 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 205 | }; |
127 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 206 | |
128 | .writefn = tlbi_aa64_rvae1is_write }, | 207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" |
129 | { .name = "TLBI_RVAALE1IS", .state = ARM_CP_STATE_AA64, | 208 | -#define NPCM7XX_PWM(obj) \ |
130 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 7, | 209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) |
131 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) |
132 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 211 | |
133 | .writefn = tlbi_aa64_rvae1is_write }, | 212 | #endif /* NPCM7XX_PWM_H */ |
134 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | 213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h |
135 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | 214 | index XXXXXXX..XXXXXXX 100644 |
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
219 | #include "hw/sysbus.h" | ||
220 | |||
221 | -typedef struct NPCM7xxRNGState { | ||
222 | +struct NPCM7xxRNGState { | ||
223 | SysBusDevice parent; | ||
224 | |||
225 | MemoryRegion iomem; | ||
226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { | ||
227 | uint8_t rngcs; | ||
228 | uint8_t rngd; | ||
229 | uint8_t rngmode; | ||
230 | -} NPCM7xxRNGState; | ||
231 | +}; | ||
232 | |||
233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) | ||
236 | |||
237 | #endif /* NPCM7XX_RNG_H */ | ||
238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/include/hw/net/npcm7xx_emc.h | ||
241 | +++ b/include/hw/net/npcm7xx_emc.h | ||
242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { | ||
243 | bool rx_active; | ||
244 | }; | ||
245 | |||
246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
247 | - | ||
248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
249 | -#define NPCM7XX_EMC(obj) \ | ||
250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) | ||
252 | |||
253 | #endif /* NPCM7XX_EMC_H */ | ||
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
136 | -- | 275 | -- |
137 | 2.25.1 | 276 | 2.34.1 |
277 | |||
278 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_SMMU device to 3-phase reset. The legacy method | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | doesn't do anything that's invalid in the hold phase, so the | ||
3 | conversion is simple and not a behaviour change. | ||
4 | 2 | ||
5 | Note that we must convert this base class before we can convert the | 3 | The structure is named SECUREECState. Rename the type accordingly. |
6 | TYPE_ARM_SMMUV3 subclass -- transitional support in Resettable | ||
7 | handles "chain to parent class reset" when the base class is 3-phase | ||
8 | and the subclass is still using legacy reset, but not the other way | ||
9 | around. | ||
10 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109140306.23161-12-philmd@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
15 | Message-id: 20221109161444.3397405-2-peter.maydell@linaro.org | ||
16 | --- | 9 | --- |
17 | hw/arm/smmu-common.c | 7 ++++--- | 10 | hw/misc/sbsa_ec.c | 13 +++++++------ |
18 | 1 file changed, 4 insertions(+), 3 deletions(-) | 11 | 1 file changed, 7 insertions(+), 6 deletions(-) |
19 | 12 | ||
20 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | 13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/smmu-common.c | 15 | --- a/hw/misc/sbsa_ec.c |
23 | +++ b/hw/arm/smmu-common.c | 16 | +++ b/hw/misc/sbsa_ec.c |
24 | @@ -XXX,XX +XXX,XX @@ static void smmu_base_realize(DeviceState *dev, Error **errp) | 17 | @@ -XXX,XX +XXX,XX @@ |
25 | } | 18 | #include "hw/sysbus.h" |
19 | #include "sysemu/runstate.h" | ||
20 | |||
21 | -typedef struct { | ||
22 | +typedef struct SECUREECState { | ||
23 | SysBusDevice parent_obj; | ||
24 | MemoryRegion iomem; | ||
25 | } SECUREECState; | ||
26 | |||
27 | -#define TYPE_SBSA_EC "sbsa-ec" | ||
28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) | ||
29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" | ||
30 | +#define SBSA_SECURE_EC(obj) \ | ||
31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) | ||
32 | |||
33 | enum sbsa_ec_powerstates { | ||
34 | SBSA_EC_CMD_POWEROFF = 0x01, | ||
35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) | ||
26 | } | 36 | } |
27 | 37 | ||
28 | -static void smmu_base_reset(DeviceState *dev) | 38 | static void sbsa_ec_write(void *opaque, hwaddr offset, |
29 | +static void smmu_base_reset_hold(Object *obj) | 39 | - uint64_t value, unsigned size) |
40 | + uint64_t value, unsigned size) | ||
30 | { | 41 | { |
31 | - SMMUState *s = ARM_SMMU(dev); | 42 | if (offset == 0) { /* PSCI machine power command register */ |
32 | + SMMUState *s = ARM_SMMU(obj); | 43 | switch (value) { |
33 | 44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { | |
34 | g_hash_table_remove_all(s->configs); | 45 | |
35 | g_hash_table_remove_all(s->iotlb); | 46 | static void sbsa_ec_init(Object *obj) |
36 | @@ -XXX,XX +XXX,XX @@ static Property smmu_dev_properties[] = { | ||
37 | static void smmu_base_class_init(ObjectClass *klass, void *data) | ||
38 | { | 47 | { |
39 | DeviceClass *dc = DEVICE_CLASS(klass); | 48 | - SECUREECState *s = SECURE_EC(obj); |
40 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 49 | + SECUREECState *s = SBSA_SECURE_EC(obj); |
41 | SMMUBaseClass *sbc = ARM_SMMU_CLASS(klass); | 50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
42 | 51 | ||
43 | device_class_set_props(dc, smmu_dev_properties); | 52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", |
44 | device_class_set_parent_realize(dc, smmu_base_realize, | 53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) |
45 | &sbc->parent_realize); | ||
46 | - dc->reset = smmu_base_reset; | ||
47 | + rc->phases.hold = smmu_base_reset_hold; | ||
48 | } | 54 | } |
49 | 55 | ||
50 | static const TypeInfo smmu_base_info = { | 56 | static const TypeInfo sbsa_ec_info = { |
57 | - .name = TYPE_SBSA_EC, | ||
58 | + .name = TYPE_SBSA_SECURE_EC, | ||
59 | .parent = TYPE_SYS_BUS_DEVICE, | ||
60 | .instance_size = sizeof(SECUREECState), | ||
61 | .instance_init = sbsa_ec_init, | ||
51 | -- | 62 | -- |
52 | 2.25.1 | 63 | 2.34.1 |
53 | 64 | ||
54 | 65 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This introduces virt_get_high_memmap_enabled() helper, which returns | 3 | This model was merged few days before the QOM cleanup from |
4 | the pointer to vms->highmem_{redists, ecam, mmio}. The pointer will | 4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") |
5 | be used in the subsequent patches. | 5 | was pulled and merged. Manually adapt. |
6 | 6 | ||
7 | No functional change intended. | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
9 | Signed-off-by: Gavin Shan <gshan@redhat.com> | 9 | Message-id: 20230109140306.23161-13-philmd@linaro.org |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-5-gshan@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 11 | --- |
17 | hw/arm/virt.c | 32 +++++++++++++++++++------------- | 12 | hw/misc/sbsa_ec.c | 3 +-- |
18 | 1 file changed, 19 insertions(+), 13 deletions(-) | 13 | 1 file changed, 1 insertion(+), 2 deletions(-) |
19 | 14 | ||
20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt.c | 17 | --- a/hw/misc/sbsa_ec.c |
23 | +++ b/hw/arm/virt.c | 18 | +++ b/hw/misc/sbsa_ec.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { |
25 | return arm_cpu_mp_affinity(idx, clustersz); | 20 | } SECUREECState; |
26 | } | 21 | |
27 | 22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" | |
28 | +static inline bool *virt_get_high_memmap_enabled(VirtMachineState *vms, | 23 | -#define SBSA_SECURE_EC(obj) \ |
29 | + int index) | 24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
30 | +{ | 25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) |
31 | + bool *enabled_array[] = { | 26 | |
32 | + &vms->highmem_redists, | 27 | enum sbsa_ec_powerstates { |
33 | + &vms->highmem_ecam, | 28 | SBSA_EC_CMD_POWEROFF = 0x01, |
34 | + &vms->highmem_mmio, | ||
35 | + }; | ||
36 | + | ||
37 | + assert(ARRAY_SIZE(extended_memmap) - VIRT_LOWMEMMAP_LAST == | ||
38 | + ARRAY_SIZE(enabled_array)); | ||
39 | + assert(index - VIRT_LOWMEMMAP_LAST < ARRAY_SIZE(enabled_array)); | ||
40 | + | ||
41 | + return enabled_array[index - VIRT_LOWMEMMAP_LAST]; | ||
42 | +} | ||
43 | + | ||
44 | static void virt_set_high_memmap(VirtMachineState *vms, | ||
45 | hwaddr base, int pa_bits) | ||
46 | { | ||
47 | hwaddr region_base, region_size; | ||
48 | - bool fits; | ||
49 | + bool *region_enabled, fits; | ||
50 | int i; | ||
51 | |||
52 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
53 | + region_enabled = virt_get_high_memmap_enabled(vms, i); | ||
54 | region_base = ROUND_UP(base, extended_memmap[i].size); | ||
55 | region_size = extended_memmap[i].size; | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
58 | vms->highest_gpa = region_base + region_size - 1; | ||
59 | } | ||
60 | |||
61 | - switch (i) { | ||
62 | - case VIRT_HIGH_GIC_REDIST2: | ||
63 | - vms->highmem_redists &= fits; | ||
64 | - break; | ||
65 | - case VIRT_HIGH_PCIE_ECAM: | ||
66 | - vms->highmem_ecam &= fits; | ||
67 | - break; | ||
68 | - case VIRT_HIGH_PCIE_MMIO: | ||
69 | - vms->highmem_mmio &= fits; | ||
70 | - break; | ||
71 | - } | ||
72 | - | ||
73 | + *region_enabled &= fits; | ||
74 | base = region_base + region_size; | ||
75 | } | ||
76 | } | ||
77 | -- | 29 | -- |
78 | 2.25.1 | 30 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | FEAT_EVT adds five new bits to the HCR_EL2 register: TTLBIS, TTLBOS, | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | TICAB, TOCU and TID4. These allow the guest to enable trapping of | ||
3 | various EL1 instructions to EL2. In this commit, add the necessary | ||
4 | code to allow the guest to set these bits if the feature is present; | ||
5 | because the bit is always zero when the feature isn't present we | ||
6 | won't need to use explicit feature checks in the "trap on condition" | ||
7 | tests in the following commits. | ||
8 | 2 | ||
9 | Note that although full implementation of the feature (mandatory from | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
10 | Armv8.5 onward) requires all five trap bits, the ID registers permit | 4 | macro call, to avoid after a QOM refactor: |
11 | a value indicating that only TICAB, TOCU and TID4 are implemented, | ||
12 | which might be the case for CPUs between Armv8.2 and Armv8.5. | ||
13 | 5 | ||
6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition | ||
7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | --- | 15 | --- |
17 | target/arm/cpu.h | 30 ++++++++++++++++++++++++++++++ | 16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- |
18 | target/arm/helper.c | 6 ++++++ | 17 | 1 file changed, 13 insertions(+), 15 deletions(-) |
19 | 2 files changed, 36 insertions(+) | ||
20 | 18 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c |
22 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 21 | --- a/hw/intc/xilinx_intc.c |
24 | +++ b/target/arm/cpu.h | 22 | +++ b/hw/intc/xilinx_intc.c |
25 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) | 23 | @@ -XXX,XX +XXX,XX @@ |
26 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; | 24 | #define R_MAX 8 |
25 | |||
26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" | ||
27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
28 | - TYPE_XILINX_INTC) | ||
29 | +typedef struct XpsIntc XpsIntc; | ||
30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) | ||
31 | |||
32 | -struct xlx_pic | ||
33 | +struct XpsIntc | ||
34 | { | ||
35 | SysBusDevice parent_obj; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic | ||
38 | uint32_t irq_pin_state; | ||
39 | }; | ||
40 | |||
41 | -static void update_irq(struct xlx_pic *p) | ||
42 | +static void update_irq(XpsIntc *p) | ||
43 | { | ||
44 | uint32_t i; | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) | ||
47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); | ||
27 | } | 48 | } |
28 | 49 | ||
29 | +static inline bool isar_feature_aa32_half_evt(const ARMISARegisters *id) | 50 | -static uint64_t |
30 | +{ | 51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) |
31 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 1; | 52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) |
32 | +} | ||
33 | + | ||
34 | +static inline bool isar_feature_aa32_evt(const ARMISARegisters *id) | ||
35 | +{ | ||
36 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 2; | ||
37 | +} | ||
38 | + | ||
39 | static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) | ||
40 | { | 53 | { |
41 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; | 54 | - struct xlx_pic *p = opaque; |
42 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ids(const ARMISARegisters *id) | 55 | + XpsIntc *p = opaque; |
43 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, IDS) != 0; | 56 | uint32_t r = 0; |
57 | |||
58 | addr >>= 2; | ||
59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) | ||
60 | return r; | ||
44 | } | 61 | } |
45 | 62 | ||
46 | +static inline bool isar_feature_aa64_half_evt(const ARMISARegisters *id) | 63 | -static void |
47 | +{ | 64 | -pic_write(void *opaque, hwaddr addr, |
48 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 1; | 65 | - uint64_t val64, unsigned int size) |
49 | +} | 66 | +static void pic_write(void *opaque, hwaddr addr, |
50 | + | 67 | + uint64_t val64, unsigned int size) |
51 | +static inline bool isar_feature_aa64_evt(const ARMISARegisters *id) | ||
52 | +{ | ||
53 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 2; | ||
54 | +} | ||
55 | + | ||
56 | static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) | ||
57 | { | 68 | { |
58 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; | 69 | - struct xlx_pic *p = opaque; |
59 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ras(const ARMISARegisters *id) | 70 | + XpsIntc *p = opaque; |
60 | return isar_feature_aa64_ras(id) || isar_feature_aa32_ras(id); | 71 | uint32_t value = val64; |
72 | |||
73 | addr >>= 2; | ||
74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { | ||
75 | |||
76 | static void irq_handler(void *opaque, int irq, int level) | ||
77 | { | ||
78 | - struct xlx_pic *p = opaque; | ||
79 | + XpsIntc *p = opaque; | ||
80 | |||
81 | /* edge triggered interrupt */ | ||
82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) | ||
84 | |||
85 | static void xilinx_intc_init(Object *obj) | ||
86 | { | ||
87 | - struct xlx_pic *p = XILINX_INTC(obj); | ||
88 | + XpsIntc *p = XILINX_INTC(obj); | ||
89 | |||
90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); | ||
91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) | ||
61 | } | 93 | } |
62 | 94 | ||
63 | +static inline bool isar_feature_any_half_evt(const ARMISARegisters *id) | 95 | static Property xilinx_intc_properties[] = { |
64 | +{ | 96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), |
65 | + return isar_feature_aa64_half_evt(id) || isar_feature_aa32_half_evt(id); | 97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), |
66 | +} | 98 | DEFINE_PROP_END_OF_LIST(), |
67 | + | 99 | }; |
68 | +static inline bool isar_feature_any_evt(const ARMISARegisters *id) | 100 | |
69 | +{ | 101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) |
70 | + return isar_feature_aa64_evt(id) || isar_feature_aa32_evt(id); | 102 | static const TypeInfo xilinx_intc_info = { |
71 | +} | 103 | .name = TYPE_XILINX_INTC, |
72 | + | 104 | .parent = TYPE_SYS_BUS_DEVICE, |
73 | /* | 105 | - .instance_size = sizeof(struct xlx_pic), |
74 | * Forward to the above feature tests given an ARMCPU pointer. | 106 | + .instance_size = sizeof(XpsIntc), |
75 | */ | 107 | .instance_init = xilinx_intc_init, |
76 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 108 | .class_init = xilinx_intc_class_init, |
77 | index XXXXXXX..XXXXXXX 100644 | 109 | }; |
78 | --- a/target/arm/helper.c | ||
79 | +++ b/target/arm/helper.c | ||
80 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
81 | } | ||
82 | } | ||
83 | |||
84 | + if (cpu_isar_feature(any_evt, cpu)) { | ||
85 | + valid_mask |= HCR_TTLBIS | HCR_TTLBOS | HCR_TICAB | HCR_TOCU | HCR_TID4; | ||
86 | + } else if (cpu_isar_feature(any_half_evt, cpu)) { | ||
87 | + valid_mask |= HCR_TICAB | HCR_TOCU | HCR_TID4; | ||
88 | + } | ||
89 | + | ||
90 | /* Clear RES0 bits. */ | ||
91 | value &= valid_mask; | ||
92 | |||
93 | -- | 110 | -- |
94 | 2.25.1 | 111 | 2.34.1 |
112 | |||
113 | diff view generated by jsdifflib |
1 | Convert the TYPE_KVM_ARM_GICV3 device to 3-phase reset. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() | ||
4 | macro call, to avoid after a QOM refactor: | ||
5 | |||
6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition | ||
7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, | ||
8 | ^ | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-15-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-7-peter.maydell@linaro.org | ||
7 | --- | 15 | --- |
8 | hw/intc/arm_gicv3_kvm.c | 14 +++++++++----- | 16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- |
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | 17 | 1 file changed, 13 insertions(+), 14 deletions(-) |
10 | 18 | ||
11 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_kvm.c | 21 | --- a/hw/timer/xilinx_timer.c |
14 | +++ b/hw/intc/arm_gicv3_kvm.c | 22 | +++ b/hw/timer/xilinx_timer.c |
15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3State, KVMARMGICv3Class, | 23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer |
16 | struct KVMARMGICv3Class { | ||
17 | ARMGICv3CommonClass parent_class; | ||
18 | DeviceRealize parent_realize; | ||
19 | - void (*parent_reset)(DeviceState *dev); | ||
20 | + ResettablePhases parent_phases; | ||
21 | }; | 24 | }; |
22 | 25 | ||
23 | static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level) | 26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" |
24 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
25 | c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; | 28 | - TYPE_XILINX_TIMER) |
29 | +typedef struct XpsTimerState XpsTimerState; | ||
30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) | ||
31 | |||
32 | -struct timerblock | ||
33 | +struct XpsTimerState | ||
34 | { | ||
35 | SysBusDevice parent_obj; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ struct timerblock | ||
38 | struct xlx_timer *timers; | ||
39 | }; | ||
40 | |||
41 | -static inline unsigned int num_timers(struct timerblock *t) | ||
42 | +static inline unsigned int num_timers(XpsTimerState *t) | ||
43 | { | ||
44 | return 2 - t->one_timer_only; | ||
26 | } | 45 | } |
27 | 46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) | |
28 | -static void kvm_arm_gicv3_reset(DeviceState *dev) | 47 | return addr >> 2; |
29 | +static void kvm_arm_gicv3_reset_hold(Object *obj) | 48 | } |
49 | |||
50 | -static void timer_update_irq(struct timerblock *t) | ||
51 | +static void timer_update_irq(XpsTimerState *t) | ||
30 | { | 52 | { |
31 | - GICv3State *s = ARM_GICV3_COMMON(dev); | 53 | unsigned int i, irq = 0; |
32 | + GICv3State *s = ARM_GICV3_COMMON(obj); | 54 | uint32_t csr; |
33 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s); | 55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) |
34 | 56 | static uint64_t | |
35 | DPRINTF("Reset\n"); | 57 | timer_read(void *opaque, hwaddr addr, unsigned int size) |
36 | |||
37 | - kgc->parent_reset(dev); | ||
38 | + if (kgc->parent_phases.hold) { | ||
39 | + kgc->parent_phases.hold(obj); | ||
40 | + } | ||
41 | |||
42 | if (s->migration_blocker) { | ||
43 | DPRINTF("Cannot put kernel gic state, no kernel interface\n"); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
45 | static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | ||
46 | { | 58 | { |
47 | DeviceClass *dc = DEVICE_CLASS(klass); | 59 | - struct timerblock *t = opaque; |
48 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 60 | + XpsTimerState *t = opaque; |
49 | ARMGICv3CommonClass *agcc = ARM_GICV3_COMMON_CLASS(klass); | 61 | struct xlx_timer *xt; |
50 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_CLASS(klass); | 62 | uint32_t r = 0; |
51 | 63 | unsigned int timer; | |
52 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | 64 | @@ -XXX,XX +XXX,XX @@ static void |
53 | agcc->post_load = kvm_arm_gicv3_put; | 65 | timer_write(void *opaque, hwaddr addr, |
54 | device_class_set_parent_realize(dc, kvm_arm_gicv3_realize, | 66 | uint64_t val64, unsigned int size) |
55 | &kgc->parent_realize); | 67 | { |
56 | - device_class_set_parent_reset(dc, kvm_arm_gicv3_reset, &kgc->parent_reset); | 68 | - struct timerblock *t = opaque; |
57 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gicv3_reset_hold, NULL, | 69 | + XpsTimerState *t = opaque; |
58 | + &kgc->parent_phases); | 70 | struct xlx_timer *xt; |
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
59 | } | 100 | } |
60 | 101 | ||
61 | static const TypeInfo kvm_arm_gicv3_info = { | 102 | static Property xilinx_timer_properties[] = { |
103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, | ||
104 | - 62 * 1000000), | ||
105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), | ||
106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), | ||
107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), | ||
108 | DEFINE_PROP_END_OF_LIST(), | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) | ||
112 | static const TypeInfo xilinx_timer_info = { | ||
113 | .name = TYPE_XILINX_TIMER, | ||
114 | .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(struct timerblock), | ||
116 | + .instance_size = sizeof(XpsTimerState), | ||
117 | .instance_init = xilinx_timer_init, | ||
118 | .class_init = xilinx_timer_class_init, | ||
119 | }; | ||
62 | -- | 120 | -- |
63 | 2.25.1 | 121 | 2.34.1 |
64 | 122 | ||
65 | 123 | diff view generated by jsdifflib |
1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | 2 | ||
3 | In CPUID registers exposed to userspace, some registers were missing | 3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit |
4 | and some fields were not exposed. This patch aligns exposed ID | 4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu |
5 | registers and their fields with what the upstream kernel currently | 5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 |
6 | exposes. | 6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is |
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
7 | 9 | ||
8 | Specifically, the following new ID registers/fields are exposed to | 10 | Cc: qemu-stable@nongnu.org |
9 | userspace: | 11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
10 | 12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | |
11 | ID_AA64PFR1_EL1.BT: bits 3-0 | ||
12 | ID_AA64PFR1_EL1.MTE: bits 11-8 | ||
13 | ID_AA64PFR1_EL1.SME: bits 27-24 | ||
14 | |||
15 | ID_AA64ZFR0_EL1.SVEver: bits 3-0 | ||
16 | ID_AA64ZFR0_EL1.AES: bits 7-4 | ||
17 | ID_AA64ZFR0_EL1.BitPerm: bits 19-16 | ||
18 | ID_AA64ZFR0_EL1.BF16: bits 23-20 | ||
19 | ID_AA64ZFR0_EL1.SHA3: bits 35-32 | ||
20 | ID_AA64ZFR0_EL1.SM4: bits 43-40 | ||
21 | ID_AA64ZFR0_EL1.I8MM: bits 47-44 | ||
22 | ID_AA64ZFR0_EL1.F32MM: bits 55-52 | ||
23 | ID_AA64ZFR0_EL1.F64MM: bits 59-56 | ||
24 | |||
25 | ID_AA64SMFR0_EL1.F32F32: bit 32 | ||
26 | ID_AA64SMFR0_EL1.B16F32: bit 34 | ||
27 | ID_AA64SMFR0_EL1.F16F32: bit 35 | ||
28 | ID_AA64SMFR0_EL1.I8I32: bits 39-36 | ||
29 | ID_AA64SMFR0_EL1.F64F64: bit 48 | ||
30 | ID_AA64SMFR0_EL1.I16I64: bits 55-52 | ||
31 | ID_AA64SMFR0_EL1.FA64: bit 63 | ||
32 | |||
33 | ID_AA64MMFR0_EL1.ECV: bits 63-60 | ||
34 | |||
35 | ID_AA64MMFR1_EL1.AFP: bits 47-44 | ||
36 | |||
37 | ID_AA64MMFR2_EL1.AT: bits 35-32 | ||
38 | |||
39 | ID_AA64ISAR0_EL1.RNDR: bits 63-60 | ||
40 | |||
41 | ID_AA64ISAR1_EL1.FRINTTS: bits 35-32 | ||
42 | ID_AA64ISAR1_EL1.BF16: bits 47-44 | ||
43 | ID_AA64ISAR1_EL1.DGH: bits 51-48 | ||
44 | ID_AA64ISAR1_EL1.I8MM: bits 55-52 | ||
45 | |||
46 | ID_AA64ISAR2_EL1.WFxT: bits 3-0 | ||
47 | ID_AA64ISAR2_EL1.RPRES: bits 7-4 | ||
48 | ID_AA64ISAR2_EL1.GPA3: bits 11-8 | ||
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | ||
50 | |||
51 | The code is also refactored to use symbolic names for ID register fields | ||
52 | for better readability and maintainability. | ||
53 | |||
54 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
55 | Message-id: DS7PR12MB6309BC9133877BCC6FC419FEAC0D9@DS7PR12MB6309.namprd12.prod.outlook.com | ||
56 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
58 | --- | 15 | --- |
59 | target/arm/helper.c | 96 +++++++++++++++++++++++++++++++++++++-------- | 16 | target/arm/helper.c | 3 +++ |
60 | 1 file changed, 79 insertions(+), 17 deletions(-) | 17 | 1 file changed, 3 insertions(+) |
61 | 18 | ||
62 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
63 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
64 | --- a/target/arm/helper.c | 21 | --- a/target/arm/helper.c |
65 | +++ b/target/arm/helper.c | 22 | +++ b/target/arm/helper.c |
66 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
67 | #ifdef CONFIG_USER_ONLY | 24 | if (cpu_isar_feature(aa64_sme, cpu)) { |
68 | static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { | 25 | valid_mask |= SCR_ENTP2; |
69 | { .name = "ID_AA64PFR0_EL1", | 26 | } |
70 | - .exported_bits = 0x000f000f00ff0000, | 27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { |
71 | - .fixed_bits = 0x0000000000000011 }, | 28 | + valid_mask |= SCR_HXEN; |
72 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | | 29 | + } |
73 | + R_ID_AA64PFR0_ADVSIMD_MASK | | 30 | } else { |
74 | + R_ID_AA64PFR0_SVE_MASK | | 31 | valid_mask &= ~(SCR_RW | SCR_ST); |
75 | + R_ID_AA64PFR0_DIT_MASK, | 32 | if (cpu_isar_feature(aa32_ras, cpu)) { |
76 | + .fixed_bits = (0x1 << R_ID_AA64PFR0_EL0_SHIFT) | | ||
77 | + (0x1 << R_ID_AA64PFR0_EL1_SHIFT) }, | ||
78 | { .name = "ID_AA64PFR1_EL1", | ||
79 | - .exported_bits = 0x00000000000000f0 }, | ||
80 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | | ||
81 | + R_ID_AA64PFR1_SSBS_MASK | | ||
82 | + R_ID_AA64PFR1_MTE_MASK | | ||
83 | + R_ID_AA64PFR1_SME_MASK }, | ||
84 | { .name = "ID_AA64PFR*_EL1_RESERVED", | ||
85 | - .is_glob = true }, | ||
86 | - { .name = "ID_AA64ZFR0_EL1" }, | ||
87 | + .is_glob = true }, | ||
88 | + { .name = "ID_AA64ZFR0_EL1", | ||
89 | + .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK | | ||
90 | + R_ID_AA64ZFR0_AES_MASK | | ||
91 | + R_ID_AA64ZFR0_BITPERM_MASK | | ||
92 | + R_ID_AA64ZFR0_BFLOAT16_MASK | | ||
93 | + R_ID_AA64ZFR0_SHA3_MASK | | ||
94 | + R_ID_AA64ZFR0_SM4_MASK | | ||
95 | + R_ID_AA64ZFR0_I8MM_MASK | | ||
96 | + R_ID_AA64ZFR0_F32MM_MASK | | ||
97 | + R_ID_AA64ZFR0_F64MM_MASK }, | ||
98 | + { .name = "ID_AA64SMFR0_EL1", | ||
99 | + .exported_bits = R_ID_AA64SMFR0_F32F32_MASK | | ||
100 | + R_ID_AA64SMFR0_B16F32_MASK | | ||
101 | + R_ID_AA64SMFR0_F16F32_MASK | | ||
102 | + R_ID_AA64SMFR0_I8I32_MASK | | ||
103 | + R_ID_AA64SMFR0_F64F64_MASK | | ||
104 | + R_ID_AA64SMFR0_I16I64_MASK | | ||
105 | + R_ID_AA64SMFR0_FA64_MASK }, | ||
106 | { .name = "ID_AA64MMFR0_EL1", | ||
107 | - .fixed_bits = 0x00000000ff000000 }, | ||
108 | - { .name = "ID_AA64MMFR1_EL1" }, | ||
109 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | ||
110 | + .fixed_bits = (0xf << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | ||
111 | + (0xf << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | ||
112 | + { .name = "ID_AA64MMFR1_EL1", | ||
113 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | ||
114 | + { .name = "ID_AA64MMFR2_EL1", | ||
115 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | ||
116 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
117 | - .is_glob = true }, | ||
118 | + .is_glob = true }, | ||
119 | { .name = "ID_AA64DFR0_EL1", | ||
120 | - .fixed_bits = 0x0000000000000006 }, | ||
121 | - { .name = "ID_AA64DFR1_EL1" }, | ||
122 | + .fixed_bits = (0x6 << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | ||
123 | + { .name = "ID_AA64DFR1_EL1" }, | ||
124 | { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
125 | - .is_glob = true }, | ||
126 | + .is_glob = true }, | ||
127 | { .name = "ID_AA64AFR*", | ||
128 | - .is_glob = true }, | ||
129 | + .is_glob = true }, | ||
130 | { .name = "ID_AA64ISAR0_EL1", | ||
131 | - .exported_bits = 0x00fffffff0fffff0 }, | ||
132 | + .exported_bits = R_ID_AA64ISAR0_AES_MASK | | ||
133 | + R_ID_AA64ISAR0_SHA1_MASK | | ||
134 | + R_ID_AA64ISAR0_SHA2_MASK | | ||
135 | + R_ID_AA64ISAR0_CRC32_MASK | | ||
136 | + R_ID_AA64ISAR0_ATOMIC_MASK | | ||
137 | + R_ID_AA64ISAR0_RDM_MASK | | ||
138 | + R_ID_AA64ISAR0_SHA3_MASK | | ||
139 | + R_ID_AA64ISAR0_SM3_MASK | | ||
140 | + R_ID_AA64ISAR0_SM4_MASK | | ||
141 | + R_ID_AA64ISAR0_DP_MASK | | ||
142 | + R_ID_AA64ISAR0_FHM_MASK | | ||
143 | + R_ID_AA64ISAR0_TS_MASK | | ||
144 | + R_ID_AA64ISAR0_RNDR_MASK }, | ||
145 | { .name = "ID_AA64ISAR1_EL1", | ||
146 | - .exported_bits = 0x000000f0ffffffff }, | ||
147 | + .exported_bits = R_ID_AA64ISAR1_DPB_MASK | | ||
148 | + R_ID_AA64ISAR1_APA_MASK | | ||
149 | + R_ID_AA64ISAR1_API_MASK | | ||
150 | + R_ID_AA64ISAR1_JSCVT_MASK | | ||
151 | + R_ID_AA64ISAR1_FCMA_MASK | | ||
152 | + R_ID_AA64ISAR1_LRCPC_MASK | | ||
153 | + R_ID_AA64ISAR1_GPA_MASK | | ||
154 | + R_ID_AA64ISAR1_GPI_MASK | | ||
155 | + R_ID_AA64ISAR1_FRINTTS_MASK | | ||
156 | + R_ID_AA64ISAR1_SB_MASK | | ||
157 | + R_ID_AA64ISAR1_BF16_MASK | | ||
158 | + R_ID_AA64ISAR1_DGH_MASK | | ||
159 | + R_ID_AA64ISAR1_I8MM_MASK }, | ||
160 | + { .name = "ID_AA64ISAR2_EL1", | ||
161 | + .exported_bits = R_ID_AA64ISAR2_WFXT_MASK | | ||
162 | + R_ID_AA64ISAR2_RPRES_MASK | | ||
163 | + R_ID_AA64ISAR2_GPA3_MASK | | ||
164 | + R_ID_AA64ISAR2_APA3_MASK }, | ||
165 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
166 | - .is_glob = true }, | ||
167 | + .is_glob = true }, | ||
168 | }; | ||
169 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
170 | #endif | ||
171 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
172 | #ifdef CONFIG_USER_ONLY | ||
173 | static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
174 | { .name = "MIDR_EL1", | ||
175 | - .exported_bits = 0x00000000ffffffff }, | ||
176 | - { .name = "REVIDR_EL1" }, | ||
177 | + .exported_bits = R_MIDR_EL1_REVISION_MASK | | ||
178 | + R_MIDR_EL1_PARTNUM_MASK | | ||
179 | + R_MIDR_EL1_ARCHITECTURE_MASK | | ||
180 | + R_MIDR_EL1_VARIANT_MASK | | ||
181 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | ||
182 | + { .name = "REVIDR_EL1" }, | ||
183 | }; | ||
184 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
185 | #endif | ||
186 | -- | 33 | -- |
187 | 2.25.1 | 34 | 2.34.1 | diff view generated by jsdifflib |