1 | First arm pullreq of the 8.0 series... | 1 | Some arm patches; my to-review queue is by no means empty, but |
---|---|---|---|
2 | this is a big enough set of patches to be getting on with... | ||
2 | 3 | ||
3 | The following changes since commit ae2b87341b5ddb0dcb1b3f2d4f586ef18de75873: | 4 | -- PMM |
4 | 5 | ||
5 | Merge tag 'pull-qapi-2022-12-14-v2' of https://repo.or.cz/qemu/armbru into staging (2022-12-14 22:42:14 +0000) | 6 | The following changes since commit cb9c6a8e5ad6a1f0ce164d352e3102df46986e22: |
7 | |||
8 | .gitlab-ci.d/windows: Work-around timeout and OpenGL problems of the MSYS2 jobs (2023-01-04 18:58:33 +0000) | ||
6 | 9 | ||
7 | are available in the Git repository at: | 10 | are available in the Git repository at: |
8 | 11 | ||
9 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20221215 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230105 |
10 | 13 | ||
11 | for you to fetch changes up to 4f3ebdc33618e7c163f769047859d6f34373e3af: | 14 | for you to fetch changes up to 93c9678de9dc7d2e68f9e8477da072bac30ef132: |
12 | 15 | ||
13 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator (2022-12-15 11:18:20 +0000) | 16 | hw/net: Fix read of uninitialized memory in imx_fec. (2023-01-05 15:33:00 +0000) |
14 | 17 | ||
15 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
16 | target-arm queue: | 19 | target-arm queue: |
17 | * hw/arm/virt: Add properties to allow more granular | 20 | * Implement AArch32 ARMv8-R support |
18 | configuration of use of highmem space | 21 | * Add Cortex-R52 CPU |
19 | * target/arm: Add Cortex-A55 CPU | 22 | * fix handling of HLT semihosting in system mode |
20 | * hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement | 23 | * hw/timer/ixm_epit: cleanup and fix bug in compare handling |
21 | * Implement FEAT_EVT | 24 | * target/arm: Coding style fixes |
22 | * Some 3-phase-reset conversions for Arm GIC, SMMU | 25 | * target/arm: Clean up includes |
23 | * hw/arm/boot: set initrd with #address-cells type in fdt | 26 | * nseries: minor code cleanups |
24 | * align user-mode exposed ID registers with Linux | 27 | * target/arm: align exposed ID registers with Linux |
25 | * hw/misc: Move some arm-related files from specific_ss into softmmu_ss | 28 | * hw/arm/smmu-common: remove unnecessary inlines |
26 | * Restrict arm_cpu_exec_interrupt() to TCG accelerator | 29 | * i.MX7D: Handle GPT timers |
30 | * i.MX7D: Connect IRQs to GPIO devices | ||
31 | * i.MX6UL: Add a specific GPT timer instance | ||
32 | * hw/net: Fix read of uninitialized memory in imx_fec | ||
27 | 33 | ||
28 | ---------------------------------------------------------------- | 34 | ---------------------------------------------------------------- |
29 | Gavin Shan (7): | 35 | Alex Bennée (1): |
30 | hw/arm/virt: Introduce virt_set_high_memmap() helper | 36 | target/arm: fix handling of HLT semihosting in system mode |
31 | hw/arm/virt: Rename variable size to region_size in virt_set_high_memmap() | ||
32 | hw/arm/virt: Introduce variable region_base in virt_set_high_memmap() | ||
33 | hw/arm/virt: Introduce virt_get_high_memmap_enabled() helper | ||
34 | hw/arm/virt: Improve high memory region address assignment | ||
35 | hw/arm/virt: Add 'compact-highmem' property | ||
36 | hw/arm/virt: Add properties to disable high memory regions | ||
37 | 37 | ||
38 | Luke Starrett (1): | 38 | Axel Heider (8): |
39 | hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement | 39 | hw/timer/imx_epit: improve comments |
40 | hw/timer/imx_epit: cleanup CR defines | ||
41 | hw/timer/imx_epit: define SR_OCIF | ||
42 | hw/timer/imx_epit: update interrupt state on CR write access | ||
43 | hw/timer/imx_epit: hard reset initializes CR with 0 | ||
44 | hw/timer/imx_epit: factor out register write handlers | ||
45 | hw/timer/imx_epit: remove explicit fields cnt and freq | ||
46 | hw/timer/imx_epit: fix compare timer handling | ||
40 | 47 | ||
41 | Mihai Carabas (1): | 48 | Claudio Fontana (1): |
42 | hw/arm/virt: build SMBIOS 19 table | 49 | target/arm: cleanup cpu includes |
43 | 50 | ||
44 | Peter Maydell (15): | 51 | Fabiano Rosas (5): |
45 | target/arm: Allow relevant HCR bits to be written for FEAT_EVT | 52 | target/arm: Fix checkpatch comment style warnings in helper.c |
46 | target/arm: Implement HCR_EL2.TTLBIS traps | 53 | target/arm: Fix checkpatch space errors in helper.c |
47 | target/arm: Implement HCR_EL2.TTLBOS traps | 54 | target/arm: Fix checkpatch brace errors in helper.c |
48 | target/arm: Implement HCR_EL2.TICAB,TOCU traps | 55 | target/arm: Remove unused includes from m_helper.c |
49 | target/arm: Implement HCR_EL2.TID4 traps | 56 | target/arm: Remove unused includes from helper.c |
50 | target/arm: Report FEAT_EVT for TCG '-cpu max' | ||
51 | hw/arm: Convert TYPE_ARM_SMMU to 3-phase reset | ||
52 | hw/arm: Convert TYPE_ARM_SMMUV3 to 3-phase reset | ||
53 | hw/intc: Convert TYPE_ARM_GIC_COMMON to 3-phase reset | ||
54 | hw/intc: Convert TYPE_ARM_GIC_KVM to 3-phase reset | ||
55 | hw/intc: Convert TYPE_ARM_GICV3_COMMON to 3-phase reset | ||
56 | hw/intc: Convert TYPE_KVM_ARM_GICV3 to 3-phase reset | ||
57 | hw/intc: Convert TYPE_ARM_GICV3_ITS_COMMON to 3-phase reset | ||
58 | hw/intc: Convert TYPE_ARM_GICV3_ITS to 3-phase reset | ||
59 | hw/intc: Convert TYPE_KVM_ARM_ITS to 3-phase reset | ||
60 | 57 | ||
61 | Philippe Mathieu-Daudé (1): | 58 | Jean-Christophe Dubois (4): |
62 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator | 59 | i.MX7D: Connect GPT timers to IRQ |
60 | i.MX7D: Compute clock frequency for the fixed frequency clocks. | ||
61 | i.MX6UL: Add a specific GPT timer instance for the i.MX6UL | ||
62 | i.MX7D: Connect IRQs to GPIO devices. | ||
63 | 63 | ||
64 | Schspa Shi (1): | 64 | Peter Maydell (1): |
65 | hw/arm/boot: set initrd with #address-cells type in fdt | 65 | target/arm:Set lg_page_size to 0 if either S1 or S2 asks for it |
66 | 66 | ||
67 | Thomas Huth (1): | 67 | Philippe Mathieu-Daudé (5): |
68 | hw/misc: Move some arm-related files from specific_ss into softmmu_ss | 68 | hw/input/tsc2xxx: Constify set_transform()'s MouseTransformInfo arg |
69 | hw/arm/nseries: Constify various read-only arrays | ||
70 | hw/arm/nseries: Silent -Wmissing-field-initializers warning | ||
71 | hw/arm/smmu-common: Reduce smmu_inv_notifiers_mr() scope | ||
72 | hw/arm/smmu-common: Avoid using inlined functions with external linkage | ||
69 | 73 | ||
70 | Timofey Kutergin (1): | 74 | Stephen Longfield (1): |
71 | target/arm: Add Cortex-A55 CPU | 75 | hw/net: Fix read of uninitialized memory in imx_fec. |
76 | |||
77 | Tobias Röhmel (7): | ||
78 | target/arm: Don't add all MIDR aliases for cores that implement PMSA | ||
79 | target/arm: Make RVBAR available for all ARMv8 CPUs | ||
80 | target/arm: Make stage_2_format for cache attributes optional | ||
81 | target/arm: Enable TTBCR_EAE for ARMv8-R AArch32 | ||
82 | target/arm: Add PMSAv8r registers | ||
83 | target/arm: Add PMSAv8r functionality | ||
84 | target/arm: Add ARM Cortex-R52 CPU | ||
72 | 85 | ||
73 | Zhuojia Shen (1): | 86 | Zhuojia Shen (1): |
74 | target/arm: align exposed ID registers with Linux | 87 | target/arm: align exposed ID registers with Linux |
75 | 88 | ||
76 | docs/system/arm/emulation.rst | 1 + | 89 | include/hw/arm/fsl-imx7.h | 20 + |
77 | docs/system/arm/virt.rst | 18 +++ | 90 | include/hw/arm/smmu-common.h | 3 - |
78 | include/hw/arm/smmuv3.h | 2 +- | 91 | include/hw/input/tsc2xxx.h | 4 +- |
79 | include/hw/arm/virt.h | 2 + | 92 | include/hw/timer/imx_epit.h | 8 +- |
80 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- | 93 | include/hw/timer/imx_gpt.h | 1 + |
81 | target/arm/cpu.h | 30 +++++ | 94 | target/arm/cpu.h | 6 + |
82 | target/arm/kvm-consts.h | 8 +- | 95 | target/arm/internals.h | 4 + |
83 | hw/arm/boot.c | 10 +- | 96 | hw/arm/fsl-imx6ul.c | 2 +- |
84 | hw/arm/smmu-common.c | 7 +- | 97 | hw/arm/fsl-imx7.c | 41 +- |
85 | hw/arm/smmuv3.c | 12 +- | 98 | hw/arm/nseries.c | 28 +- |
86 | hw/arm/virt.c | 202 +++++++++++++++++++++++----- | 99 | hw/arm/smmu-common.c | 15 +- |
87 | hw/intc/arm_gic_common.c | 7 +- | 100 | hw/input/tsc2005.c | 2 +- |
88 | hw/intc/arm_gic_kvm.c | 14 +- | 101 | hw/input/tsc210x.c | 3 +- |
89 | hw/intc/arm_gicv3_common.c | 7 +- | 102 | hw/misc/imx6ul_ccm.c | 6 - |
90 | hw/intc/arm_gicv3_dist.c | 4 +- | 103 | hw/misc/imx7_ccm.c | 49 ++- |
91 | hw/intc/arm_gicv3_its.c | 14 +- | 104 | hw/net/imx_fec.c | 8 +- |
92 | hw/intc/arm_gicv3_its_common.c | 7 +- | 105 | hw/timer/imx_epit.c | 376 +++++++++------- |
93 | hw/intc/arm_gicv3_its_kvm.c | 14 +- | 106 | hw/timer/imx_gpt.c | 25 ++ |
94 | hw/intc/arm_gicv3_kvm.c | 14 +- | 107 | target/arm/cpu.c | 35 +- |
95 | hw/misc/imx6_src.c | 2 +- | 108 | target/arm/cpu64.c | 6 - |
96 | hw/misc/iotkit-sysctl.c | 1 - | 109 | target/arm/cpu_tcg.c | 42 ++ |
97 | target/arm/cpu.c | 5 +- | 110 | target/arm/debug_helper.c | 3 + |
98 | target/arm/cpu64.c | 70 ++++++++++ | 111 | target/arm/helper.c | 871 +++++++++++++++++++++++++++++--------- |
99 | target/arm/cpu_tcg.c | 1 + | 112 | target/arm/m_helper.c | 16 - |
100 | target/arm/helper.c | 231 ++++++++++++++++++++++++--------- | 113 | target/arm/machine.c | 28 ++ |
101 | hw/misc/meson.build | 11 +- | 114 | target/arm/ptw.c | 152 +++++-- |
102 | 26 files changed, 538 insertions(+), 158 deletions(-) | 115 | target/arm/tlb_helper.c | 4 + |
116 | target/arm/translate.c | 2 +- | ||
117 | tests/tcg/aarch64/sysregs.c | 24 +- | ||
118 | tests/tcg/aarch64/Makefile.target | 7 +- | ||
119 | 30 files changed, 1330 insertions(+), 461 deletions(-) | ||
103 | 120 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | In get_phys_addr_twostage() we set the lg_page_size of the result to | ||
2 | the maximum of the stage 1 and stage 2 page sizes. This works for | ||
3 | the case where we do want to create a TLB entry, because we know the | ||
4 | common TLB code only creates entries of the TARGET_PAGE_SIZE and | ||
5 | asking for a size larger than that only means that invalidations | ||
6 | invalidate the whole larger area. However, if lg_page_size is | ||
7 | smaller than TARGET_PAGE_SIZE this effectively means "don't create a | ||
8 | TLB entry"; in this case if either S1 or S2 said "this covers less | ||
9 | than a page and can't go in a TLB" then the final result also should | ||
10 | be marked that way. Set the resulting page size to 0 if either | ||
11 | stage asked for a less-than-a-page entry, and expand the comment | ||
12 | to explain what's going on. | ||
1 | 13 | ||
14 | This has no effect for VMSA because currently the VMSA lookup always | ||
15 | returns results that cover at least TARGET_PAGE_SIZE; however when we | ||
16 | add v8R support it will reuse this code path, and for v8R the S1 and | ||
17 | S2 results can be smaller than TARGET_PAGE_SIZE. | ||
18 | |||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20221212142708.610090-1-peter.maydell@linaro.org | ||
22 | --- | ||
23 | target/arm/ptw.c | 16 +++++++++++++--- | ||
24 | 1 file changed, 13 insertions(+), 3 deletions(-) | ||
25 | |||
26 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/ptw.c | ||
29 | +++ b/target/arm/ptw.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
31 | } | ||
32 | |||
33 | /* | ||
34 | - * Use the maximum of the S1 & S2 page size, so that invalidation | ||
35 | - * of pages > TARGET_PAGE_SIZE works correctly. | ||
36 | + * If either S1 or S2 returned a result smaller than TARGET_PAGE_SIZE, | ||
37 | + * this means "don't put this in the TLB"; in this case, return a | ||
38 | + * result with lg_page_size == 0 to achieve that. Otherwise, | ||
39 | + * use the maximum of the S1 & S2 page size, so that invalidation | ||
40 | + * of pages > TARGET_PAGE_SIZE works correctly. (This works even though | ||
41 | + * we know the combined result permissions etc only cover the minimum | ||
42 | + * of the S1 and S2 page size, because we know that the common TLB code | ||
43 | + * never actually creates TLB entries bigger than TARGET_PAGE_SIZE, | ||
44 | + * and passing a larger page size value only affects invalidations.) | ||
45 | */ | ||
46 | - if (result->f.lg_page_size < s1_lgpgsz) { | ||
47 | + if (result->f.lg_page_size < TARGET_PAGE_BITS || | ||
48 | + s1_lgpgsz < TARGET_PAGE_BITS) { | ||
49 | + result->f.lg_page_size = 0; | ||
50 | + } else if (result->f.lg_page_size < s1_lgpgsz) { | ||
51 | result->f.lg_page_size = s1_lgpgsz; | ||
52 | } | ||
53 | |||
54 | -- | ||
55 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
1 | 2 | ||
3 | Cores with PMSA have the MPUIR register which has the | ||
4 | same encoding as the MIDR alias with opc2=4. So we only | ||
5 | add that alias if we are not realizing a core that | ||
6 | implements PMSA. | ||
7 | |||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20221206102504.165775-2-tobias.roehmel@rwth-aachen.de | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/helper.c | 13 +++++++++---- | ||
15 | 1 file changed, 9 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper.c | ||
20 | +++ b/target/arm/helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
22 | .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr, | ||
23 | .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid), | ||
24 | .readfn = midr_read }, | ||
25 | - /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */ | ||
26 | - { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, | ||
27 | - .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
28 | - .access = PL1_R, .resetvalue = cpu->midr }, | ||
29 | + /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */ | ||
30 | { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, | ||
31 | .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7, | ||
32 | .access = PL1_R, .resetvalue = cpu->midr }, | ||
33 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
34 | .accessfn = access_aa64_tid1, | ||
35 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, | ||
36 | }; | ||
37 | + ARMCPRegInfo id_v8_midr_alias_cp_reginfo = { | ||
38 | + .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, | ||
39 | + .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
40 | + .access = PL1_R, .resetvalue = cpu->midr | ||
41 | + }; | ||
42 | ARMCPRegInfo id_cp_reginfo[] = { | ||
43 | /* These are common to v8 and pre-v8 */ | ||
44 | { .name = "CTR", | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
46 | } | ||
47 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
48 | define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo); | ||
49 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
50 | + define_one_arm_cp_reg(cpu, &id_v8_midr_alias_cp_reginfo); | ||
51 | + } | ||
52 | } else { | ||
53 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); | ||
54 | } | ||
55 | -- | ||
56 | 2.25.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | When building with --disable-tcg on Darwin we get: | 3 | RVBAR shadows RVBAR_ELx where x is the highest exception |
4 | level if the highest EL is not EL3. This patch also allows | ||
5 | ARMv8 CPUs to change the reset address with | ||
6 | the rvbar property. | ||
4 | 7 | ||
5 | target/arm/cpu.c:725:16: error: incomplete definition of type 'struct TCGCPUOps' | 8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
6 | cc->tcg_ops->do_interrupt(cs); | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | ~~~~~~~~~~~^ | 10 | Message-id: 20221206102504.165775-3-tobias.roehmel@rwth-aachen.de |
8 | |||
9 | Commit 083afd18a9 ("target/arm: Restrict cpu_exec_interrupt() | ||
10 | handler to sysemu") limited this block to system emulation, | ||
11 | but neglected to also limit it to TCG. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | ||
15 | Message-id: 20221209110823.59495-1-philmd@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | target/arm/cpu.c | 5 +++-- | 13 | target/arm/cpu.c | 6 +++++- |
19 | 1 file changed, 3 insertions(+), 2 deletions(-) | 14 | target/arm/helper.c | 21 ++++++++++++++------- |
15 | 2 files changed, 19 insertions(+), 8 deletions(-) | ||
20 | 16 | ||
21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.c | 19 | --- a/target/arm/cpu.c |
24 | +++ b/target/arm/cpu.c | 20 | +++ b/target/arm/cpu.c |
25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | 21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
26 | arm_rebuild_hflags(env); | 22 | env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
27 | } | 23 | CPACR, CP11, 3); |
28 | 24 | #endif | |
29 | -#ifndef CONFIG_USER_ONLY | 25 | + if (arm_feature(env, ARM_FEATURE_V8)) { |
30 | +#if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) | 26 | + env->cp15.rvbar = cpu->rvbar_prop; |
31 | 27 | + env->regs[15] = cpu->rvbar_prop; | |
32 | static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | 28 | + } |
33 | unsigned int target_el, | 29 | } |
34 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | 30 | |
35 | cc->tcg_ops->do_interrupt(cs); | 31 | #if defined(CONFIG_USER_ONLY) |
36 | return true; | 32 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) |
37 | } | 33 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); |
38 | -#endif /* !CONFIG_USER_ONLY */ | 34 | } |
39 | + | 35 | |
40 | +#endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ | 36 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
41 | 37 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | |
42 | void arm_cpu_update_virq(ARMCPU *cpu) | 38 | object_property_add_uint64_ptr(obj, "rvbar", |
43 | { | 39 | &cpu->rvbar_prop, |
40 | OBJ_PROP_FLAG_READWRITE); | ||
41 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/helper.c | ||
44 | +++ b/target/arm/helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
46 | if (!arm_feature(env, ARM_FEATURE_EL3) && | ||
47 | !arm_feature(env, ARM_FEATURE_EL2)) { | ||
48 | ARMCPRegInfo rvbar = { | ||
49 | - .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64, | ||
50 | + .name = "RVBAR_EL1", .state = ARM_CP_STATE_BOTH, | ||
51 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
52 | .access = PL1_R, | ||
53 | .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
55 | } | ||
56 | /* RVBAR_EL2 is only implemented if EL2 is the highest EL */ | ||
57 | if (!arm_feature(env, ARM_FEATURE_EL3)) { | ||
58 | - ARMCPRegInfo rvbar = { | ||
59 | - .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
60 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
61 | - .access = PL2_R, | ||
62 | - .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
63 | + ARMCPRegInfo rvbar[] = { | ||
64 | + { | ||
65 | + .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
66 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
67 | + .access = PL2_R, | ||
68 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
69 | + }, | ||
70 | + { .name = "RVBAR", .type = ARM_CP_ALIAS, | ||
71 | + .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
72 | + .access = PL2_R, | ||
73 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
74 | + }, | ||
75 | }; | ||
76 | - define_one_arm_cp_reg(cpu, &rvbar); | ||
77 | + define_arm_cp_regs(cpu, rvbar); | ||
78 | } | ||
79 | } | ||
80 | |||
44 | -- | 81 | -- |
45 | 2.25.1 | 82 | 2.25.1 |
46 | 83 | ||
47 | 84 | diff view generated by jsdifflib |
1 | Convert the TYPE_KVM_ARM_ITS device to 3-phase reset. | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | The v8R PMSAv8 has a two-stage MPU translation process, but, unlike | ||
4 | VMSAv8, the stage 2 attributes are in the same format as the stage 1 | ||
5 | attributes (8-bit MAIR format). Rather than converting the MAIR | ||
6 | format to the format used for VMSA stage 2 (bits [5:2] of a VMSA | ||
7 | stage 2 descriptor) and then converting back to do the attribute | ||
8 | combination, allow combined_attrs_nofwb() to accept s2 attributes | ||
9 | that are already in the MAIR format. | ||
10 | |||
11 | We move the assert() to combined_attrs_fwb(), because that function | ||
12 | really does require a VMSA stage 2 attribute format. (We will never | ||
13 | get there for v8R, because PMSAv8 does not implement FEAT_S2FWB.) | ||
14 | |||
15 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20221206102504.165775-4-tobias.roehmel@rwth-aachen.de | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-10-peter.maydell@linaro.org | ||
7 | --- | 19 | --- |
8 | hw/intc/arm_gicv3_its_kvm.c | 14 +++++++++----- | 20 | target/arm/ptw.c | 10 ++++++++-- |
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | 21 | 1 file changed, 8 insertions(+), 2 deletions(-) |
10 | 22 | ||
11 | diff --git a/hw/intc/arm_gicv3_its_kvm.c b/hw/intc/arm_gicv3_its_kvm.c | 23 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
12 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_its_kvm.c | 25 | --- a/target/arm/ptw.c |
14 | +++ b/hw/intc/arm_gicv3_its_kvm.c | 26 | +++ b/target/arm/ptw.c |
15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, KVMARMITSClass, | 27 | @@ -XXX,XX +XXX,XX @@ static uint8_t combined_attrs_nofwb(uint64_t hcr, |
16 | |||
17 | struct KVMARMITSClass { | ||
18 | GICv3ITSCommonClass parent_class; | ||
19 | - void (*parent_reset)(DeviceState *dev); | ||
20 | + ResettablePhases parent_phases; | ||
21 | }; | ||
22 | |||
23 | |||
24 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_post_load(GICv3ITSState *s) | ||
25 | GITS_CTLR, &s->ctlr, true, &error_abort); | ||
26 | } | ||
27 | |||
28 | -static void kvm_arm_its_reset(DeviceState *dev) | ||
29 | +static void kvm_arm_its_reset_hold(Object *obj) | ||
30 | { | 28 | { |
31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | 29 | uint8_t s1lo, s2lo, s1hi, s2hi, s2_mair_attrs, ret_attrs; |
32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); | 30 | |
33 | KVMARMITSClass *c = KVM_ARM_ITS_GET_CLASS(s); | 31 | - s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); |
34 | int i; | 32 | + if (s2.is_s2_format) { |
35 | 33 | + s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); | |
36 | - c->parent_reset(dev); | 34 | + } else { |
37 | + if (c->parent_phases.hold) { | 35 | + s2_mair_attrs = s2.attrs; |
38 | + c->parent_phases.hold(obj); | ||
39 | + } | 36 | + } |
40 | 37 | ||
41 | if (kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL, | 38 | s1lo = extract32(s1.attrs, 0, 4); |
42 | KVM_DEV_ARM_ITS_CTRL_RESET)) { | 39 | s2lo = extract32(s2_mair_attrs, 0, 4); |
43 | @@ -XXX,XX +XXX,XX @@ static Property kvm_arm_its_props[] = { | 40 | @@ -XXX,XX +XXX,XX @@ static uint8_t force_cacheattr_nibble_wb(uint8_t attr) |
44 | static void kvm_arm_its_class_init(ObjectClass *klass, void *data) | 41 | */ |
42 | static uint8_t combined_attrs_fwb(ARMCacheAttrs s1, ARMCacheAttrs s2) | ||
45 | { | 43 | { |
46 | DeviceClass *dc = DEVICE_CLASS(klass); | 44 | + assert(s2.is_s2_format && !s1.is_s2_format); |
47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 45 | + |
48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | 46 | switch (s2.attrs) { |
49 | KVMARMITSClass *ic = KVM_ARM_ITS_CLASS(klass); | 47 | case 7: |
50 | 48 | /* Use stage 1 attributes */ | |
51 | dc->realize = kvm_arm_its_realize; | 49 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(uint64_t hcr, |
52 | device_class_set_props(dc, kvm_arm_its_props); | 50 | ARMCacheAttrs ret; |
53 | - device_class_set_parent_reset(dc, kvm_arm_its_reset, &ic->parent_reset); | 51 | bool tagged = false; |
54 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_its_reset_hold, NULL, | 52 | |
55 | + &ic->parent_phases); | 53 | - assert(s2.is_s2_format && !s1.is_s2_format); |
56 | icc->send_msi = kvm_its_send_msi; | 54 | + assert(!s1.is_s2_format); |
57 | icc->pre_save = kvm_arm_its_pre_save; | 55 | ret.is_s2_format = false; |
58 | icc->post_load = kvm_arm_its_post_load; | 56 | |
57 | if (s1.attrs == 0xf0) { | ||
59 | -- | 58 | -- |
60 | 2.25.1 | 59 | 2.25.1 |
61 | 60 | ||
62 | 61 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | The header target/arm/kvm-consts.h checks CONFIG_KVM which is marked as | 3 | ARMv8-R AArch32 CPUs behave as if TTBCR.EAE is always 1 even |
4 | poisoned in common code, so the files that include this header have to | 4 | tough they don't have the TTBCR register. |
5 | be added to specific_ss and recompiled for each, qemu-system-arm and | 5 | See ARM Architecture Reference Manual Supplement - ARMv8, for the ARMv8-R |
6 | qemu-system-aarch64. However, since the kvm headers are only optionally | 6 | AArch32 architecture profile Version:A.c section C1.2. |
7 | used in kvm-constants.h for some sanity checks, we can additionally | ||
8 | check the NEED_CPU_H macro first to avoid the poisoned CONFIG_KVM macro, | ||
9 | so kvm-constants.h can also be used from "common" files (without the | ||
10 | sanity checks - which should be OK since they are still done from other | ||
11 | target-specific files instead). This way, and by adjusting some other | ||
12 | include statements in the related files here and there, we can move some | ||
13 | files from specific_ss into softmmu_ss, so that they only need to be | ||
14 | compiled once during the build process. | ||
15 | 7 | ||
16 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Message-id: 20221202154023.293614-1-thuth@redhat.com | 10 | Message-id: 20221206102504.165775-5-tobias.roehmel@rwth-aachen.de |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 12 | --- |
21 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- | 13 | target/arm/internals.h | 4 ++++ |
22 | target/arm/kvm-consts.h | 8 ++++---- | 14 | target/arm/debug_helper.c | 3 +++ |
23 | hw/misc/imx6_src.c | 2 +- | 15 | target/arm/tlb_helper.c | 4 ++++ |
24 | hw/misc/iotkit-sysctl.c | 1 - | 16 | 3 files changed, 11 insertions(+) |
25 | hw/misc/meson.build | 11 +++++------ | ||
26 | 5 files changed, 11 insertions(+), 13 deletions(-) | ||
27 | 17 | ||
28 | diff --git a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
29 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 20 | --- a/target/arm/internals.h |
31 | +++ b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 21 | +++ b/target/arm/internals.h |
32 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ unsigned int arm_pamax(ARMCPU *cpu); |
33 | 23 | static inline bool extended_addresses_enabled(CPUARMState *env) | |
34 | #include "hw/sysbus.h" | 24 | { |
35 | #include "hw/register.h" | 25 | uint64_t tcr = env->cp15.tcr_el[arm_is_secure(env) ? 3 : 1]; |
36 | -#include "target/arm/cpu.h" | 26 | + if (arm_feature(env, ARM_FEATURE_PMSA) && |
37 | +#include "target/arm/cpu-qom.h" | 27 | + arm_feature(env, ARM_FEATURE_V8)) { |
38 | 28 | + return true; | |
39 | #define TYPE_XLNX_ZYNQMP_APU_CTRL "xlnx.apu-ctrl" | 29 | + } |
40 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPAPUCtrl, XLNX_ZYNQMP_APU_CTRL) | 30 | return arm_el_is_aa64(env, 1) || |
41 | diff --git a/target/arm/kvm-consts.h b/target/arm/kvm-consts.h | 31 | (arm_feature(env, ARM_FEATURE_LPAE) && (tcr & TTBCR_EAE)); |
32 | } | ||
33 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/target/arm/kvm-consts.h | 35 | --- a/target/arm/debug_helper.c |
44 | +++ b/target/arm/kvm-consts.h | 36 | +++ b/target/arm/debug_helper.c |
45 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_debug_exception_fsr(CPUARMState *env) |
46 | #ifndef ARM_KVM_CONSTS_H | 38 | |
47 | #define ARM_KVM_CONSTS_H | 39 | if (target_el == 2 || arm_el_is_aa64(env, target_el)) { |
48 | 40 | using_lpae = true; | |
49 | +#ifdef NEED_CPU_H | 41 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && |
50 | #ifdef CONFIG_KVM | 42 | + arm_feature(env, ARM_FEATURE_V8)) { |
51 | #include <linux/kvm.h> | 43 | + using_lpae = true; |
52 | #include <linux/psci.h> | 44 | } else { |
53 | - | 45 | if (arm_feature(env, ARM_FEATURE_LPAE) && |
54 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(X != Y) | 46 | (env->cp15.tcr_el[target_el] & TTBCR_EAE)) { |
55 | +#endif | 47 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c |
56 | +#endif | ||
57 | |||
58 | -#else | ||
59 | - | ||
60 | +#ifndef MISMATCH_CHECK | ||
61 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(0) | ||
62 | - | ||
63 | #endif | ||
64 | |||
65 | #define CP_REG_SIZE_SHIFT 52 | ||
66 | diff --git a/hw/misc/imx6_src.c b/hw/misc/imx6_src.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/hw/misc/imx6_src.c | 49 | --- a/target/arm/tlb_helper.c |
69 | +++ b/hw/misc/imx6_src.c | 50 | +++ b/target/arm/tlb_helper.c |
70 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) |
71 | #include "qemu/log.h" | 52 | if (el == 2 || arm_el_is_aa64(env, el)) { |
72 | #include "qemu/main-loop.h" | 53 | return true; |
73 | #include "qemu/module.h" | 54 | } |
74 | -#include "arm-powerctl.h" | 55 | + if (arm_feature(env, ARM_FEATURE_PMSA) && |
75 | +#include "target/arm/arm-powerctl.h" | 56 | + arm_feature(env, ARM_FEATURE_V8)) { |
76 | #include "hw/core/cpu.h" | 57 | + return true; |
77 | 58 | + } | |
78 | #ifndef DEBUG_IMX6_SRC | 59 | if (arm_feature(env, ARM_FEATURE_LPAE) |
79 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | 60 | && (regime_tcr(env, mmu_idx) & TTBCR_EAE)) { |
80 | index XXXXXXX..XXXXXXX 100644 | 61 | return true; |
81 | --- a/hw/misc/iotkit-sysctl.c | ||
82 | +++ b/hw/misc/iotkit-sysctl.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | #include "hw/qdev-properties.h" | ||
85 | #include "hw/arm/armsse-version.h" | ||
86 | #include "target/arm/arm-powerctl.h" | ||
87 | -#include "target/arm/cpu.h" | ||
88 | |||
89 | REG32(SECDBGSTAT, 0x0) | ||
90 | REG32(SECDBGSET, 0x4) | ||
91 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/hw/misc/meson.build | ||
94 | +++ b/hw/misc/meson.build | ||
95 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IMX', if_true: files( | ||
96 | 'imx25_ccm.c', | ||
97 | 'imx31_ccm.c', | ||
98 | 'imx6_ccm.c', | ||
99 | + 'imx6_src.c', | ||
100 | 'imx6ul_ccm.c', | ||
101 | 'imx7_ccm.c', | ||
102 | 'imx7_gpr.c', | ||
103 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
104 | )) | ||
105 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
106 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
107 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
108 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
109 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
110 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
111 | specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | ||
112 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
113 | 'xlnx-versal-xramc.c', | ||
114 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_TZ_MPC', if_true: files('tz-mpc.c')) | ||
115 | softmmu_ss.add(when: 'CONFIG_TZ_MSC', if_true: files('tz-msc.c')) | ||
116 | softmmu_ss.add(when: 'CONFIG_TZ_PPC', if_true: files('tz-ppc.c')) | ||
117 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SECCTL', if_true: files('iotkit-secctl.c')) | ||
118 | +softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
119 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c')) | ||
120 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPU_PWRCTRL', if_true: files('armsse-cpu-pwrctrl.c')) | ||
121 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
122 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_GRLIB', if_true: files('grlib_ahb_apb_pnp.c')) | ||
123 | |||
124 | specific_ss.add(when: 'CONFIG_AVR_POWER', if_true: files('avr_power.c')) | ||
125 | |||
126 | -specific_ss.add(when: 'CONFIG_IMX', if_true: files('imx6_src.c')) | ||
127 | -specific_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
128 | - | ||
129 | specific_ss.add(when: 'CONFIG_MAC_VIA', if_true: files('mac_via.c')) | ||
130 | |||
131 | specific_ss.add(when: 'CONFIG_MIPS_CPS', if_true: files('mips_cmgcr.c', 'mips_cpc.c')) | ||
132 | specific_ss.add(when: 'CONFIG_MIPS_ITU', if_true: files('mips_itu.c')) | ||
133 | |||
134 | -specific_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
135 | +softmmu_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
136 | |||
137 | # HPPA devices | ||
138 | softmmu_ss.add(when: 'CONFIG_LASI', if_true: files('lasi.c')) | ||
139 | -- | 62 | -- |
140 | 2.25.1 | 63 | 2.25.1 |
141 | 64 | ||
142 | 65 | diff view generated by jsdifflib |
1 | FEAT_EVT adds five new bits to the HCR_EL2 register: TTLBIS, TTLBOS, | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | TICAB, TOCU and TID4. These allow the guest to enable trapping of | ||
3 | various EL1 instructions to EL2. In this commit, add the necessary | ||
4 | code to allow the guest to set these bits if the feature is present; | ||
5 | because the bit is always zero when the feature isn't present we | ||
6 | won't need to use explicit feature checks in the "trap on condition" | ||
7 | tests in the following commits. | ||
8 | 2 | ||
9 | Note that although full implementation of the feature (mandatory from | 3 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
10 | Armv8.5 onward) requires all five trap bits, the ID registers permit | 4 | Message-id: 20221206102504.165775-6-tobias.roehmel@rwth-aachen.de |
11 | a value indicating that only TICAB, TOCU and TID4 are implemented, | ||
12 | which might be the case for CPUs between Armv8.2 and Armv8.5. | ||
13 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | --- | 6 | --- |
17 | target/arm/cpu.h | 30 ++++++++++++++++++++++++++++++ | 7 | target/arm/cpu.h | 6 + |
18 | target/arm/helper.c | 6 ++++++ | 8 | target/arm/cpu.c | 28 +++- |
19 | 2 files changed, 36 insertions(+) | 9 | target/arm/helper.c | 302 +++++++++++++++++++++++++++++++++++++++++++ |
10 | target/arm/machine.c | 28 ++++ | ||
11 | 4 files changed, 360 insertions(+), 4 deletions(-) | ||
20 | 12 | ||
21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
22 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/cpu.h |
24 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/cpu.h |
25 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) | 17 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
26 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; | 18 | }; |
27 | } | 19 | uint64_t sctlr_el[4]; |
28 | 20 | }; | |
29 | +static inline bool isar_feature_aa32_half_evt(const ARMISARegisters *id) | 21 | + uint64_t vsctlr; /* Virtualization System control register. */ |
30 | +{ | 22 | uint64_t cpacr_el1; /* Architectural feature access control register */ |
31 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 1; | 23 | uint64_t cptr_el[4]; /* ARMv8 feature trap registers */ |
32 | +} | 24 | uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */ |
33 | + | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
34 | +static inline bool isar_feature_aa32_evt(const ARMISARegisters *id) | 26 | */ |
35 | +{ | 27 | uint32_t *rbar[M_REG_NUM_BANKS]; |
36 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 2; | 28 | uint32_t *rlar[M_REG_NUM_BANKS]; |
37 | +} | 29 | + uint32_t *hprbar; |
38 | + | 30 | + uint32_t *hprlar; |
39 | static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) | 31 | uint32_t mair0[M_REG_NUM_BANKS]; |
40 | { | 32 | uint32_t mair1[M_REG_NUM_BANKS]; |
41 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; | 33 | + uint32_t hprselr; |
42 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ids(const ARMISARegisters *id) | 34 | } pmsav8; |
43 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, IDS) != 0; | 35 | |
44 | } | 36 | /* v8M SAU */ |
45 | 37 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | |
46 | +static inline bool isar_feature_aa64_half_evt(const ARMISARegisters *id) | 38 | bool has_mpu; |
47 | +{ | 39 | /* PMSAv7 MPU number of supported regions */ |
48 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 1; | 40 | uint32_t pmsav7_dregion; |
49 | +} | 41 | + /* PMSAv8 MPU number of supported hyp regions */ |
50 | + | 42 | + uint32_t pmsav8r_hdregion; |
51 | +static inline bool isar_feature_aa64_evt(const ARMISARegisters *id) | 43 | /* v8M SAU number of supported regions */ |
52 | +{ | 44 | uint32_t sau_sregion; |
53 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 2; | 45 | |
54 | +} | 46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
55 | + | 47 | index XXXXXXX..XXXXXXX 100644 |
56 | static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) | 48 | --- a/target/arm/cpu.c |
57 | { | 49 | +++ b/target/arm/cpu.c |
58 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; | 50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
59 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ras(const ARMISARegisters *id) | 51 | sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); |
60 | return isar_feature_aa64_ras(id) || isar_feature_aa32_ras(id); | 52 | } |
61 | } | 53 | } |
62 | 54 | + | |
63 | +static inline bool isar_feature_any_half_evt(const ARMISARegisters *id) | 55 | + if (cpu->pmsav8r_hdregion > 0) { |
64 | +{ | 56 | + memset(env->pmsav8.hprbar, 0, |
65 | + return isar_feature_aa64_half_evt(id) || isar_feature_aa32_half_evt(id); | 57 | + sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion); |
66 | +} | 58 | + memset(env->pmsav8.hprlar, 0, |
67 | + | 59 | + sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion); |
68 | +static inline bool isar_feature_any_evt(const ARMISARegisters *id) | 60 | + } |
69 | +{ | 61 | + |
70 | + return isar_feature_aa64_evt(id) || isar_feature_aa32_evt(id); | 62 | env->pmsav7.rnr[M_REG_NS] = 0; |
71 | +} | 63 | env->pmsav7.rnr[M_REG_S] = 0; |
72 | + | 64 | env->pmsav8.mair0[M_REG_NS] = 0; |
73 | /* | 65 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
74 | * Forward to the above feature tests given an ARMCPU pointer. | 66 | /* MPU can be configured out of a PMSA CPU either by setting has-mpu |
75 | */ | 67 | * to false or by setting pmsav7-dregion to 0. |
68 | */ | ||
69 | - if (!cpu->has_mpu) { | ||
70 | - cpu->pmsav7_dregion = 0; | ||
71 | - } | ||
72 | - if (cpu->pmsav7_dregion == 0) { | ||
73 | + if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) { | ||
74 | cpu->has_mpu = false; | ||
75 | + cpu->pmsav7_dregion = 0; | ||
76 | + cpu->pmsav8r_hdregion = 0; | ||
77 | } | ||
78 | |||
79 | if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
80 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
81 | env->pmsav7.dracr = g_new0(uint32_t, nr); | ||
82 | } | ||
83 | } | ||
84 | + | ||
85 | + if (cpu->pmsav8r_hdregion > 0xff) { | ||
86 | + error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32, | ||
87 | + cpu->pmsav8r_hdregion); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + if (cpu->pmsav8r_hdregion) { | ||
92 | + env->pmsav8.hprbar = g_new0(uint32_t, | ||
93 | + cpu->pmsav8r_hdregion); | ||
94 | + env->pmsav8.hprlar = g_new0(uint32_t, | ||
95 | + cpu->pmsav8r_hdregion); | ||
96 | + } | ||
97 | } | ||
98 | |||
99 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
76 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 100 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
77 | index XXXXXXX..XXXXXXX 100644 | 101 | index XXXXXXX..XXXXXXX 100644 |
78 | --- a/target/arm/helper.c | 102 | --- a/target/arm/helper.c |
79 | +++ b/target/arm/helper.c | 103 | +++ b/target/arm/helper.c |
80 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | 104 | @@ -XXX,XX +XXX,XX @@ static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
105 | raw_write(env, ri, value); | ||
106 | } | ||
107 | |||
108 | +static void prbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
109 | + uint64_t value) | ||
110 | +{ | ||
111 | + ARMCPU *cpu = env_archcpu(env); | ||
112 | + | ||
113 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
114 | + env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
115 | +} | ||
116 | + | ||
117 | +static uint64_t prbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
118 | +{ | ||
119 | + return env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
120 | +} | ||
121 | + | ||
122 | +static void prlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
123 | + uint64_t value) | ||
124 | +{ | ||
125 | + ARMCPU *cpu = env_archcpu(env); | ||
126 | + | ||
127 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
128 | + env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
129 | +} | ||
130 | + | ||
131 | +static uint64_t prlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
132 | +{ | ||
133 | + return env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
134 | +} | ||
135 | + | ||
136 | +static void prselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
137 | + uint64_t value) | ||
138 | +{ | ||
139 | + ARMCPU *cpu = env_archcpu(env); | ||
140 | + | ||
141 | + /* | ||
142 | + * Ignore writes that would select not implemented region. | ||
143 | + * This is architecturally UNPREDICTABLE. | ||
144 | + */ | ||
145 | + if (value >= cpu->pmsav7_dregion) { | ||
146 | + return; | ||
147 | + } | ||
148 | + | ||
149 | + env->pmsav7.rnr[M_REG_NS] = value; | ||
150 | +} | ||
151 | + | ||
152 | +static void hprbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
153 | + uint64_t value) | ||
154 | +{ | ||
155 | + ARMCPU *cpu = env_archcpu(env); | ||
156 | + | ||
157 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
158 | + env->pmsav8.hprbar[env->pmsav8.hprselr] = value; | ||
159 | +} | ||
160 | + | ||
161 | +static uint64_t hprbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
162 | +{ | ||
163 | + return env->pmsav8.hprbar[env->pmsav8.hprselr]; | ||
164 | +} | ||
165 | + | ||
166 | +static void hprlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
167 | + uint64_t value) | ||
168 | +{ | ||
169 | + ARMCPU *cpu = env_archcpu(env); | ||
170 | + | ||
171 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
172 | + env->pmsav8.hprlar[env->pmsav8.hprselr] = value; | ||
173 | +} | ||
174 | + | ||
175 | +static uint64_t hprlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
176 | +{ | ||
177 | + return env->pmsav8.hprlar[env->pmsav8.hprselr]; | ||
178 | +} | ||
179 | + | ||
180 | +static void hprenr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
181 | + uint64_t value) | ||
182 | +{ | ||
183 | + uint32_t n; | ||
184 | + uint32_t bit; | ||
185 | + ARMCPU *cpu = env_archcpu(env); | ||
186 | + | ||
187 | + /* Ignore writes to unimplemented regions */ | ||
188 | + int rmax = MIN(cpu->pmsav8r_hdregion, 32); | ||
189 | + value &= MAKE_64BIT_MASK(0, rmax); | ||
190 | + | ||
191 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
192 | + | ||
193 | + /* Register alias is only valid for first 32 indexes */ | ||
194 | + for (n = 0; n < rmax; ++n) { | ||
195 | + bit = extract32(value, n, 1); | ||
196 | + env->pmsav8.hprlar[n] = deposit32( | ||
197 | + env->pmsav8.hprlar[n], 0, 1, bit); | ||
198 | + } | ||
199 | +} | ||
200 | + | ||
201 | +static uint64_t hprenr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
202 | +{ | ||
203 | + uint32_t n; | ||
204 | + uint32_t result = 0x0; | ||
205 | + ARMCPU *cpu = env_archcpu(env); | ||
206 | + | ||
207 | + /* Register alias is only valid for first 32 indexes */ | ||
208 | + for (n = 0; n < MIN(cpu->pmsav8r_hdregion, 32); ++n) { | ||
209 | + if (env->pmsav8.hprlar[n] & 0x1) { | ||
210 | + result |= (0x1 << n); | ||
211 | + } | ||
212 | + } | ||
213 | + return result; | ||
214 | +} | ||
215 | + | ||
216 | +static void hprselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
217 | + uint64_t value) | ||
218 | +{ | ||
219 | + ARMCPU *cpu = env_archcpu(env); | ||
220 | + | ||
221 | + /* | ||
222 | + * Ignore writes that would select not implemented region. | ||
223 | + * This is architecturally UNPREDICTABLE. | ||
224 | + */ | ||
225 | + if (value >= cpu->pmsav8r_hdregion) { | ||
226 | + return; | ||
227 | + } | ||
228 | + | ||
229 | + env->pmsav8.hprselr = value; | ||
230 | +} | ||
231 | + | ||
232 | +static void pmsav8r_regn_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
233 | + uint64_t value) | ||
234 | +{ | ||
235 | + ARMCPU *cpu = env_archcpu(env); | ||
236 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
237 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
238 | + | ||
239 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
240 | + | ||
241 | + if (ri->opc1 & 4) { | ||
242 | + if (index >= cpu->pmsav8r_hdregion) { | ||
243 | + return; | ||
244 | + } | ||
245 | + if (ri->opc2 & 0x1) { | ||
246 | + env->pmsav8.hprlar[index] = value; | ||
247 | + } else { | ||
248 | + env->pmsav8.hprbar[index] = value; | ||
249 | + } | ||
250 | + } else { | ||
251 | + if (index >= cpu->pmsav7_dregion) { | ||
252 | + return; | ||
253 | + } | ||
254 | + if (ri->opc2 & 0x1) { | ||
255 | + env->pmsav8.rlar[M_REG_NS][index] = value; | ||
256 | + } else { | ||
257 | + env->pmsav8.rbar[M_REG_NS][index] = value; | ||
258 | + } | ||
259 | + } | ||
260 | +} | ||
261 | + | ||
262 | +static uint64_t pmsav8r_regn_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
263 | +{ | ||
264 | + ARMCPU *cpu = env_archcpu(env); | ||
265 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
266 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
267 | + | ||
268 | + if (ri->opc1 & 4) { | ||
269 | + if (index >= cpu->pmsav8r_hdregion) { | ||
270 | + return 0x0; | ||
271 | + } | ||
272 | + if (ri->opc2 & 0x1) { | ||
273 | + return env->pmsav8.hprlar[index]; | ||
274 | + } else { | ||
275 | + return env->pmsav8.hprbar[index]; | ||
276 | + } | ||
277 | + } else { | ||
278 | + if (index >= cpu->pmsav7_dregion) { | ||
279 | + return 0x0; | ||
280 | + } | ||
281 | + if (ri->opc2 & 0x1) { | ||
282 | + return env->pmsav8.rlar[M_REG_NS][index]; | ||
283 | + } else { | ||
284 | + return env->pmsav8.rbar[M_REG_NS][index]; | ||
285 | + } | ||
286 | + } | ||
287 | +} | ||
288 | + | ||
289 | +static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
290 | + { .name = "PRBAR", | ||
291 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 0, | ||
292 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
293 | + .accessfn = access_tvm_trvm, | ||
294 | + .readfn = prbar_read, .writefn = prbar_write }, | ||
295 | + { .name = "PRLAR", | ||
296 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 1, | ||
297 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
298 | + .accessfn = access_tvm_trvm, | ||
299 | + .readfn = prlar_read, .writefn = prlar_write }, | ||
300 | + { .name = "PRSELR", .resetvalue = 0, | ||
301 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 2, .opc2 = 1, | ||
302 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
303 | + .writefn = prselr_write, | ||
304 | + .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]) }, | ||
305 | + { .name = "HPRBAR", .resetvalue = 0, | ||
306 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 0, | ||
307 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
308 | + .readfn = hprbar_read, .writefn = hprbar_write }, | ||
309 | + { .name = "HPRLAR", | ||
310 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 1, | ||
311 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
312 | + .readfn = hprlar_read, .writefn = hprlar_write }, | ||
313 | + { .name = "HPRSELR", .resetvalue = 0, | ||
314 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 2, .opc2 = 1, | ||
315 | + .access = PL2_RW, | ||
316 | + .writefn = hprselr_write, | ||
317 | + .fieldoffset = offsetof(CPUARMState, pmsav8.hprselr) }, | ||
318 | + { .name = "HPRENR", | ||
319 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 1, .opc2 = 1, | ||
320 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
321 | + .readfn = hprenr_read, .writefn = hprenr_write }, | ||
322 | +}; | ||
323 | + | ||
324 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
325 | /* Reset for all these registers is handled in arm_cpu_reset(), | ||
326 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
327 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
328 | .access = PL1_R, .type = ARM_CP_CONST, | ||
329 | .resetvalue = cpu->pmsav7_dregion << 8 | ||
330 | }; | ||
331 | + /* HMPUIR is specific to PMSA V8 */ | ||
332 | + ARMCPRegInfo id_hmpuir_reginfo = { | ||
333 | + .name = "HMPUIR", | ||
334 | + .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 4, | ||
335 | + .access = PL2_R, .type = ARM_CP_CONST, | ||
336 | + .resetvalue = cpu->pmsav8r_hdregion | ||
337 | + }; | ||
338 | static const ARMCPRegInfo crn0_wi_reginfo = { | ||
339 | .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY, | ||
340 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, | ||
341 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
342 | define_arm_cp_regs(cpu, id_cp_reginfo); | ||
343 | if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
344 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | ||
345 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
346 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
347 | + uint32_t i = 0; | ||
348 | + char *tmp_string; | ||
349 | + | ||
350 | + define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
351 | + define_one_arm_cp_reg(cpu, &id_hmpuir_reginfo); | ||
352 | + define_arm_cp_regs(cpu, pmsav8r_cp_reginfo); | ||
353 | + | ||
354 | + /* Register alias is only valid for first 32 indexes */ | ||
355 | + for (i = 0; i < MIN(cpu->pmsav7_dregion, 32); ++i) { | ||
356 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
357 | + uint8_t opc1 = extract32(i, 4, 1); | ||
358 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
359 | + | ||
360 | + tmp_string = g_strdup_printf("PRBAR%u", i); | ||
361 | + ARMCPRegInfo tmp_prbarn_reginfo = { | ||
362 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
363 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
364 | + .access = PL1_RW, .resetvalue = 0, | ||
365 | + .accessfn = access_tvm_trvm, | ||
366 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
367 | + }; | ||
368 | + define_one_arm_cp_reg(cpu, &tmp_prbarn_reginfo); | ||
369 | + g_free(tmp_string); | ||
370 | + | ||
371 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
372 | + tmp_string = g_strdup_printf("PRLAR%u", i); | ||
373 | + ARMCPRegInfo tmp_prlarn_reginfo = { | ||
374 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
375 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
376 | + .access = PL1_RW, .resetvalue = 0, | ||
377 | + .accessfn = access_tvm_trvm, | ||
378 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
379 | + }; | ||
380 | + define_one_arm_cp_reg(cpu, &tmp_prlarn_reginfo); | ||
381 | + g_free(tmp_string); | ||
382 | + } | ||
383 | + | ||
384 | + /* Register alias is only valid for first 32 indexes */ | ||
385 | + for (i = 0; i < MIN(cpu->pmsav8r_hdregion, 32); ++i) { | ||
386 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
387 | + uint8_t opc1 = 0b100 | extract32(i, 4, 1); | ||
388 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
389 | + | ||
390 | + tmp_string = g_strdup_printf("HPRBAR%u", i); | ||
391 | + ARMCPRegInfo tmp_hprbarn_reginfo = { | ||
392 | + .name = tmp_string, | ||
393 | + .type = ARM_CP_NO_RAW, | ||
394 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
395 | + .access = PL2_RW, .resetvalue = 0, | ||
396 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
397 | + }; | ||
398 | + define_one_arm_cp_reg(cpu, &tmp_hprbarn_reginfo); | ||
399 | + g_free(tmp_string); | ||
400 | + | ||
401 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
402 | + tmp_string = g_strdup_printf("HPRLAR%u", i); | ||
403 | + ARMCPRegInfo tmp_hprlarn_reginfo = { | ||
404 | + .name = tmp_string, | ||
405 | + .type = ARM_CP_NO_RAW, | ||
406 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
407 | + .access = PL2_RW, .resetvalue = 0, | ||
408 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
409 | + }; | ||
410 | + define_one_arm_cp_reg(cpu, &tmp_hprlarn_reginfo); | ||
411 | + g_free(tmp_string); | ||
412 | + } | ||
413 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
414 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
81 | } | 415 | } |
416 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
417 | sctlr.type |= ARM_CP_SUPPRESS_TB_END; | ||
418 | } | ||
419 | define_one_arm_cp_reg(cpu, &sctlr); | ||
420 | + | ||
421 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
422 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
423 | + ARMCPRegInfo vsctlr = { | ||
424 | + .name = "VSCTLR", .state = ARM_CP_STATE_AA32, | ||
425 | + .cp = 15, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
426 | + .access = PL2_RW, .resetvalue = 0x0, | ||
427 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.vsctlr), | ||
428 | + }; | ||
429 | + define_one_arm_cp_reg(cpu, &vsctlr); | ||
430 | + } | ||
82 | } | 431 | } |
83 | 432 | ||
84 | + if (cpu_isar_feature(any_evt, cpu)) { | 433 | if (cpu_isar_feature(aa64_lor, cpu)) { |
85 | + valid_mask |= HCR_TTLBIS | HCR_TTLBOS | HCR_TICAB | HCR_TOCU | HCR_TID4; | 434 | diff --git a/target/arm/machine.c b/target/arm/machine.c |
86 | + } else if (cpu_isar_feature(any_half_evt, cpu)) { | 435 | index XXXXXXX..XXXXXXX 100644 |
87 | + valid_mask |= HCR_TICAB | HCR_TOCU | HCR_TID4; | 436 | --- a/target/arm/machine.c |
88 | + } | 437 | +++ b/target/arm/machine.c |
89 | + | 438 | @@ -XXX,XX +XXX,XX @@ static bool pmsav8_needed(void *opaque) |
90 | /* Clear RES0 bits. */ | 439 | arm_feature(env, ARM_FEATURE_V8); |
91 | value &= valid_mask; | 440 | } |
441 | |||
442 | +static bool pmsav8r_needed(void *opaque) | ||
443 | +{ | ||
444 | + ARMCPU *cpu = opaque; | ||
445 | + CPUARMState *env = &cpu->env; | ||
446 | + | ||
447 | + return arm_feature(env, ARM_FEATURE_PMSA) && | ||
448 | + arm_feature(env, ARM_FEATURE_V8) && | ||
449 | + !arm_feature(env, ARM_FEATURE_M); | ||
450 | +} | ||
451 | + | ||
452 | +static const VMStateDescription vmstate_pmsav8r = { | ||
453 | + .name = "cpu/pmsav8/pmsav8r", | ||
454 | + .version_id = 1, | ||
455 | + .minimum_version_id = 1, | ||
456 | + .needed = pmsav8r_needed, | ||
457 | + .fields = (VMStateField[]) { | ||
458 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprbar, ARMCPU, | ||
459 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
460 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprlar, ARMCPU, | ||
461 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
462 | + VMSTATE_END_OF_LIST() | ||
463 | + }, | ||
464 | +}; | ||
465 | + | ||
466 | static const VMStateDescription vmstate_pmsav8 = { | ||
467 | .name = "cpu/pmsav8", | ||
468 | .version_id = 1, | ||
469 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { | ||
470 | VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU), | ||
471 | VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU), | ||
472 | VMSTATE_END_OF_LIST() | ||
473 | + }, | ||
474 | + .subsections = (const VMStateDescription * []) { | ||
475 | + &vmstate_pmsav8r, | ||
476 | + NULL | ||
477 | } | ||
478 | }; | ||
92 | 479 | ||
93 | -- | 480 | -- |
94 | 2.25.1 | 481 | 2.25.1 |
482 | |||
483 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GICV3_ITS_COMMON parent class to 3-phase reset. | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | Add PMSAv8r translation. | ||
4 | |||
5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20221206102504.165775-7-tobias.roehmel@rwth-aachen.de | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-8-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | hw/intc/arm_gicv3_its_common.c | 7 ++++--- | 10 | target/arm/ptw.c | 126 ++++++++++++++++++++++++++++++++++++++--------- |
9 | 1 file changed, 4 insertions(+), 3 deletions(-) | 11 | 1 file changed, 104 insertions(+), 22 deletions(-) |
10 | 12 | ||
11 | diff --git a/hw/intc/arm_gicv3_its_common.c b/hw/intc/arm_gicv3_its_common.c | 13 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_its_common.c | 15 | --- a/target/arm/ptw.c |
14 | +++ b/hw/intc/arm_gicv3_its_common.c | 16 | +++ b/target/arm/ptw.c |
15 | @@ -XXX,XX +XXX,XX @@ void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops, | 17 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
16 | msi_nonbroken = true; | 18 | |
19 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
20 | return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | ||
21 | - } else { | ||
22 | - return regime_sctlr(env, mmu_idx) & SCTLR_BR; | ||
23 | } | ||
24 | + | ||
25 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
26 | + return false; | ||
27 | + } | ||
28 | + | ||
29 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; | ||
17 | } | 30 | } |
18 | 31 | ||
19 | -static void gicv3_its_common_reset(DeviceState *dev) | 32 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
20 | +static void gicv3_its_common_reset_hold(Object *obj) | 33 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
21 | { | 34 | return !(result->f.prot & (1 << access_type)); |
22 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | ||
23 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); | ||
24 | |||
25 | s->ctlr = 0; | ||
26 | s->cbaser = 0; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void gicv3_its_common_reset(DeviceState *dev) | ||
28 | static void gicv3_its_common_class_init(ObjectClass *klass, void *data) | ||
29 | { | ||
30 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
32 | |||
33 | - dc->reset = gicv3_its_common_reset; | ||
34 | + rc->phases.hold = gicv3_its_common_reset_hold; | ||
35 | dc->vmsd = &vmstate_its; | ||
36 | } | 35 | } |
37 | 36 | ||
37 | +static uint32_t *regime_rbar(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
38 | + uint32_t secure) | ||
39 | +{ | ||
40 | + if (regime_el(env, mmu_idx) == 2) { | ||
41 | + return env->pmsav8.hprbar; | ||
42 | + } else { | ||
43 | + return env->pmsav8.rbar[secure]; | ||
44 | + } | ||
45 | +} | ||
46 | + | ||
47 | +static uint32_t *regime_rlar(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
48 | + uint32_t secure) | ||
49 | +{ | ||
50 | + if (regime_el(env, mmu_idx) == 2) { | ||
51 | + return env->pmsav8.hprlar; | ||
52 | + } else { | ||
53 | + return env->pmsav8.rlar[secure]; | ||
54 | + } | ||
55 | +} | ||
56 | + | ||
57 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
58 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
59 | bool secure, GetPhysAddrResult *result, | ||
60 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
61 | bool hit = false; | ||
62 | uint32_t addr_page_base = address & TARGET_PAGE_MASK; | ||
63 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); | ||
64 | + int region_counter; | ||
65 | + | ||
66 | + if (regime_el(env, mmu_idx) == 2) { | ||
67 | + region_counter = cpu->pmsav8r_hdregion; | ||
68 | + } else { | ||
69 | + region_counter = cpu->pmsav7_dregion; | ||
70 | + } | ||
71 | |||
72 | result->f.lg_page_size = TARGET_PAGE_BITS; | ||
73 | result->f.phys_addr = address; | ||
74 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
75 | *mregion = -1; | ||
76 | } | ||
77 | |||
78 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
79 | + fi->stage2 = true; | ||
80 | + } | ||
81 | + | ||
82 | /* | ||
83 | * Unlike the ARM ARM pseudocode, we don't need to check whether this | ||
84 | * was an exception vector read from the vector table (which is always | ||
85 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
86 | hit = true; | ||
87 | } | ||
88 | |||
89 | - for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { | ||
90 | + uint32_t bitmask; | ||
91 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
92 | + bitmask = 0x1f; | ||
93 | + } else { | ||
94 | + bitmask = 0x3f; | ||
95 | + fi->level = 0; | ||
96 | + } | ||
97 | + | ||
98 | + for (n = region_counter - 1; n >= 0; n--) { | ||
99 | /* region search */ | ||
100 | /* | ||
101 | - * Note that the base address is bits [31:5] from the register | ||
102 | - * with bits [4:0] all zeroes, but the limit address is bits | ||
103 | - * [31:5] from the register with bits [4:0] all ones. | ||
104 | + * Note that the base address is bits [31:x] from the register | ||
105 | + * with bits [x-1:0] all zeroes, but the limit address is bits | ||
106 | + * [31:x] from the register with bits [x:0] all ones. Where x is | ||
107 | + * 5 for Cortex-M and 6 for Cortex-R | ||
108 | */ | ||
109 | - uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f; | ||
110 | - uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f; | ||
111 | + uint32_t base = regime_rbar(env, mmu_idx, secure)[n] & ~bitmask; | ||
112 | + uint32_t limit = regime_rlar(env, mmu_idx, secure)[n] | bitmask; | ||
113 | |||
114 | - if (!(env->pmsav8.rlar[secure][n] & 0x1)) { | ||
115 | + if (!(regime_rlar(env, mmu_idx, secure)[n] & 0x1)) { | ||
116 | /* Region disabled */ | ||
117 | continue; | ||
118 | } | ||
119 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
120 | * PMSAv7 where highest-numbered-region wins) | ||
121 | */ | ||
122 | fi->type = ARMFault_Permission; | ||
123 | - fi->level = 1; | ||
124 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
125 | + fi->level = 1; | ||
126 | + } | ||
127 | return true; | ||
128 | } | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
131 | } | ||
132 | |||
133 | if (!hit) { | ||
134 | - /* background fault */ | ||
135 | - fi->type = ARMFault_Background; | ||
136 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
137 | + fi->type = ARMFault_Background; | ||
138 | + } else { | ||
139 | + fi->type = ARMFault_Permission; | ||
140 | + } | ||
141 | return true; | ||
142 | } | ||
143 | |||
144 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
145 | /* hit using the background region */ | ||
146 | get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->f.prot); | ||
147 | } else { | ||
148 | - uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | ||
149 | - uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | ||
150 | + uint32_t matched_rbar = regime_rbar(env, mmu_idx, secure)[matchregion]; | ||
151 | + uint32_t matched_rlar = regime_rlar(env, mmu_idx, secure)[matchregion]; | ||
152 | + uint32_t ap = extract32(matched_rbar, 1, 2); | ||
153 | + uint32_t xn = extract32(matched_rbar, 0, 1); | ||
154 | bool pxn = false; | ||
155 | |||
156 | if (arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
157 | - pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); | ||
158 | + pxn = extract32(matched_rlar, 4, 1); | ||
159 | } | ||
160 | |||
161 | if (m_is_system_region(env, address)) { | ||
162 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
163 | xn = 1; | ||
164 | } | ||
165 | |||
166 | - result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
167 | + if (regime_el(env, mmu_idx) == 2) { | ||
168 | + result->f.prot = simple_ap_to_rw_prot_is_user(ap, | ||
169 | + mmu_idx != ARMMMUIdx_E2); | ||
170 | + } else { | ||
171 | + result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
172 | + } | ||
173 | + | ||
174 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
175 | + uint8_t attrindx = extract32(matched_rlar, 1, 3); | ||
176 | + uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
177 | + uint8_t sh = extract32(matched_rlar, 3, 2); | ||
178 | + | ||
179 | + if (regime_sctlr(env, mmu_idx) & SCTLR_WXN && | ||
180 | + result->f.prot & PAGE_WRITE && mmu_idx != ARMMMUIdx_Stage2) { | ||
181 | + xn = 0x1; | ||
182 | + } | ||
183 | + | ||
184 | + if ((regime_el(env, mmu_idx) == 1) && | ||
185 | + regime_sctlr(env, mmu_idx) & SCTLR_UWXN && ap == 0x1) { | ||
186 | + pxn = 0x1; | ||
187 | + } | ||
188 | + | ||
189 | + result->cacheattrs.is_s2_format = false; | ||
190 | + result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8); | ||
191 | + result->cacheattrs.shareability = sh; | ||
192 | + } | ||
193 | + | ||
194 | if (result->f.prot && !xn && !(pxn && !is_user)) { | ||
195 | result->f.prot |= PAGE_EXEC; | ||
196 | } | ||
197 | - /* | ||
198 | - * We don't need to look the attribute up in the MAIR0/MAIR1 | ||
199 | - * registers because that only tells us about cacheability. | ||
200 | - */ | ||
201 | + | ||
202 | if (mregion) { | ||
203 | *mregion = matchregion; | ||
204 | } | ||
205 | } | ||
206 | |||
207 | fi->type = ARMFault_Permission; | ||
208 | - fi->level = 1; | ||
209 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
210 | + fi->level = 1; | ||
211 | + } | ||
212 | return !(result->f.prot & (1 << access_type)); | ||
213 | } | ||
214 | |||
215 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
216 | cacheattrs1 = result->cacheattrs; | ||
217 | memset(result, 0, sizeof(*result)); | ||
218 | |||
219 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, is_el0, result, fi); | ||
220 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
221 | + ret = get_phys_addr_pmsav8(env, ipa, access_type, | ||
222 | + ptw->in_mmu_idx, is_secure, result, fi); | ||
223 | + } else { | ||
224 | + ret = get_phys_addr_lpae(env, ptw, ipa, access_type, | ||
225 | + is_el0, result, fi); | ||
226 | + } | ||
227 | fi->s2addr = ipa; | ||
228 | |||
229 | /* Combine the S1 and S2 perms. */ | ||
38 | -- | 230 | -- |
39 | 2.25.1 | 231 | 2.25.1 |
40 | 232 | ||
41 | 233 | diff view generated by jsdifflib |
1 | From: Timofey Kutergin <tkutergin@gmail.com> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | The Cortex-A55 is one of the newer armv8.2+ CPUs; in particular | 3 | All constants are taken from the ARM Cortex-R52 Processor TRM Revision: r1p3 |
4 | it supports the Privileged Access Never (PAN) feature. Add | ||
5 | a model of this CPU, so you can use a CPU type on the virt | ||
6 | board that models a specific real hardware CPU, rather than | ||
7 | having to use the QEMU-specific "max" CPU type. | ||
8 | 4 | ||
9 | Signed-off-by: Timofey Kutergin <tkutergin@gmail.com> | 5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
10 | Message-id: 20221121150819.2782817-1-tkutergin@gmail.com | ||
11 | [PMM: tweaked commit message] | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20221206102504.165775-8-tobias.roehmel@rwth-aachen.de | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 9 | --- |
15 | docs/system/arm/virt.rst | 1 + | 10 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ |
16 | hw/arm/virt.c | 1 + | 11 | 1 file changed, 42 insertions(+) |
17 | target/arm/cpu64.c | 69 ++++++++++++++++++++++++++++++++++++++++ | ||
18 | 3 files changed, 71 insertions(+) | ||
19 | 12 | ||
20 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 13 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/docs/system/arm/virt.rst | 15 | --- a/target/arm/cpu_tcg.c |
23 | +++ b/docs/system/arm/virt.rst | 16 | +++ b/target/arm/cpu_tcg.c |
24 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) |
25 | - ``cortex-a15`` (32-bit; the default) | 18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); |
26 | - ``cortex-a35`` (64-bit) | ||
27 | - ``cortex-a53`` (64-bit) | ||
28 | +- ``cortex-a55`` (64-bit) | ||
29 | - ``cortex-a57`` (64-bit) | ||
30 | - ``cortex-a72`` (64-bit) | ||
31 | - ``cortex-a76`` (64-bit) | ||
32 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/virt.c | ||
35 | +++ b/hw/arm/virt.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
37 | ARM_CPU_TYPE_NAME("cortex-a15"), | ||
38 | ARM_CPU_TYPE_NAME("cortex-a35"), | ||
39 | ARM_CPU_TYPE_NAME("cortex-a53"), | ||
40 | + ARM_CPU_TYPE_NAME("cortex-a55"), | ||
41 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
42 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
43 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu64.c | ||
47 | +++ b/target/arm/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
49 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
50 | } | 19 | } |
51 | 20 | ||
52 | +static void aarch64_a55_initfn(Object *obj) | 21 | +static void cortex_r52_initfn(Object *obj) |
53 | +{ | 22 | +{ |
54 | + ARMCPU *cpu = ARM_CPU(obj); | 23 | + ARMCPU *cpu = ARM_CPU(obj); |
55 | + | 24 | + |
56 | + cpu->dtb_compatible = "arm,cortex-a55"; | ||
57 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 25 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
26 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
27 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
58 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 28 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
59 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 29 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
60 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | 30 | + cpu->midr = 0x411fd133; /* r1p3 */ |
61 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | 31 | + cpu->revidr = 0x00000000; |
62 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | 32 | + cpu->reset_fpsid = 0x41034023; |
63 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | 33 | + cpu->isar.mvfr0 = 0x10110222; |
64 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | 34 | + cpu->isar.mvfr1 = 0x12111111; |
65 | + | 35 | + cpu->isar.mvfr2 = 0x00000043; |
66 | + /* Ordered by B2.4 AArch64 registers by functional group */ | 36 | + cpu->ctr = 0x8144c004; |
67 | + cpu->clidr = 0x82000023; | 37 | + cpu->reset_sctlr = 0x30c50838; |
68 | + cpu->ctr = 0x84448004; /* L1Ip = VIPT */ | 38 | + cpu->isar.id_pfr0 = 0x00000131; |
69 | + cpu->dcz_blocksize = 4; /* 64 bytes */ | 39 | + cpu->isar.id_pfr1 = 0x10111001; |
70 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | 40 | + cpu->isar.id_dfr0 = 0x03010006; |
71 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | 41 | + cpu->id_afr0 = 0x00000000; |
72 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | 42 | + cpu->isar.id_mmfr0 = 0x00211040; |
73 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | 43 | + cpu->isar.id_mmfr1 = 0x40000000; |
74 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | 44 | + cpu->isar.id_mmfr2 = 0x01200000; |
75 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | 45 | + cpu->isar.id_mmfr3 = 0xf0102211; |
76 | + cpu->isar.id_aa64pfr0 = 0x0000000010112222ull; | 46 | + cpu->isar.id_mmfr4 = 0x00000010; |
77 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
78 | + cpu->id_afr0 = 0x00000000; | ||
79 | + cpu->isar.id_dfr0 = 0x04010088; | ||
80 | + cpu->isar.id_isar0 = 0x02101110; | 47 | + cpu->isar.id_isar0 = 0x02101110; |
81 | + cpu->isar.id_isar1 = 0x13112111; | 48 | + cpu->isar.id_isar1 = 0x13112111; |
82 | + cpu->isar.id_isar2 = 0x21232042; | 49 | + cpu->isar.id_isar2 = 0x21232142; |
83 | + cpu->isar.id_isar3 = 0x01112131; | 50 | + cpu->isar.id_isar3 = 0x01112131; |
84 | + cpu->isar.id_isar4 = 0x00011142; | 51 | + cpu->isar.id_isar4 = 0x00010142; |
85 | + cpu->isar.id_isar5 = 0x01011121; | 52 | + cpu->isar.id_isar5 = 0x00010001; |
86 | + cpu->isar.id_isar6 = 0x00000010; | 53 | + cpu->isar.dbgdidr = 0x77168000; |
87 | + cpu->isar.id_mmfr0 = 0x10201105; | 54 | + cpu->clidr = (1 << 27) | (1 << 24) | 0x3; |
88 | + cpu->isar.id_mmfr1 = 0x40000000; | 55 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ |
89 | + cpu->isar.id_mmfr2 = 0x01260000; | 56 | + cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */ |
90 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
91 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
92 | + cpu->isar.id_pfr0 = 0x10010131; | ||
93 | + cpu->isar.id_pfr1 = 0x00011011; | ||
94 | + cpu->isar.id_pfr2 = 0x00000011; | ||
95 | + cpu->midr = 0x412FD050; /* r2p0 */ | ||
96 | + cpu->revidr = 0; | ||
97 | + | 57 | + |
98 | + /* From B2.23 CCSIDR_EL1 */ | 58 | + cpu->pmsav7_dregion = 16; |
99 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | 59 | + cpu->pmsav8r_hdregion = 16; |
100 | + cpu->ccsidr[1] = 0x200fe01a; /* 32KB L1 icache */ | ||
101 | + cpu->ccsidr[2] = 0x703fe07a; /* 512KB L2 cache */ | ||
102 | + | ||
103 | + /* From B2.96 SCTLR_EL3 */ | ||
104 | + cpu->reset_sctlr = 0x30c50838; | ||
105 | + | ||
106 | + /* From B4.45 ICH_VTR_EL2 */ | ||
107 | + cpu->gic_num_lrs = 4; | ||
108 | + cpu->gic_vpribits = 5; | ||
109 | + cpu->gic_vprebits = 5; | ||
110 | + cpu->gic_pribits = 5; | ||
111 | + | ||
112 | + cpu->isar.mvfr0 = 0x10110222; | ||
113 | + cpu->isar.mvfr1 = 0x13211111; | ||
114 | + cpu->isar.mvfr2 = 0x00000043; | ||
115 | + | ||
116 | + /* From D5.4 AArch64 PMU register summary */ | ||
117 | + cpu->isar.reset_pmcr_el0 = 0x410b3000; | ||
118 | +} | 60 | +} |
119 | + | 61 | + |
120 | static void aarch64_a72_initfn(Object *obj) | 62 | static void cortex_r5f_initfn(Object *obj) |
121 | { | 63 | { |
122 | ARMCPU *cpu = ARM_CPU(obj); | 64 | ARMCPU *cpu = ARM_CPU(obj); |
123 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { | 65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { |
124 | { .name = "cortex-a35", .initfn = aarch64_a35_initfn }, | 66 | .class_init = arm_v7m_class_init }, |
125 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | 67 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, |
126 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | 68 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, |
127 | + { .name = "cortex-a55", .initfn = aarch64_a55_initfn }, | 69 | + { .name = "cortex-r52", .initfn = cortex_r52_initfn }, |
128 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | 70 | { .name = "ti925t", .initfn = ti925t_initfn }, |
129 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, | 71 | { .name = "sa1100", .initfn = sa1100_initfn }, |
130 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | 72 | { .name = "sa1110", .initfn = sa1110_initfn }, |
131 | -- | 73 | -- |
132 | 2.25.1 | 74 | 2.25.1 |
75 | |||
76 | diff view generated by jsdifflib |
1 | Convert the TYPE_KVM_ARM_GICV3 device to 3-phase reset. | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The check semihosting_enabled() wants to know if the guest is | ||
4 | currently in user mode. Unlike the other cases the test was inverted | ||
5 | causing us to block semihosting calls in non-EL0 modes. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Fixes: 19b26317e9 (target/arm: Honour -semihosting-config userspace=on) | ||
9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-7-peter.maydell@linaro.org | ||
7 | --- | 12 | --- |
8 | hw/intc/arm_gicv3_kvm.c | 14 +++++++++----- | 13 | target/arm/translate.c | 2 +- |
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | 15 | ||
11 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 16 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_kvm.c | 18 | --- a/target/arm/translate.c |
14 | +++ b/hw/intc/arm_gicv3_kvm.c | 19 | +++ b/target/arm/translate.c |
15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3State, KVMARMGICv3Class, | 20 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) |
16 | struct KVMARMGICv3Class { | 21 | * semihosting, to provide some semblance of security |
17 | ARMGICv3CommonClass parent_class; | 22 | * (and for consistency with our 32-bit semihosting). |
18 | DeviceRealize parent_realize; | 23 | */ |
19 | - void (*parent_reset)(DeviceState *dev); | 24 | - if (semihosting_enabled(s->current_el != 0) && |
20 | + ResettablePhases parent_phases; | 25 | + if (semihosting_enabled(s->current_el == 0) && |
21 | }; | 26 | (imm == (s->thumb ? 0x3c : 0xf000))) { |
22 | 27 | gen_exception_internal_insn(s, EXCP_SEMIHOST); | |
23 | static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level) | 28 | return; |
24 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
25 | c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; | ||
26 | } | ||
27 | |||
28 | -static void kvm_arm_gicv3_reset(DeviceState *dev) | ||
29 | +static void kvm_arm_gicv3_reset_hold(Object *obj) | ||
30 | { | ||
31 | - GICv3State *s = ARM_GICV3_COMMON(dev); | ||
32 | + GICv3State *s = ARM_GICV3_COMMON(obj); | ||
33 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s); | ||
34 | |||
35 | DPRINTF("Reset\n"); | ||
36 | |||
37 | - kgc->parent_reset(dev); | ||
38 | + if (kgc->parent_phases.hold) { | ||
39 | + kgc->parent_phases.hold(obj); | ||
40 | + } | ||
41 | |||
42 | if (s->migration_blocker) { | ||
43 | DPRINTF("Cannot put kernel gic state, no kernel interface\n"); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
45 | static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | ||
46 | { | ||
47 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
48 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
49 | ARMGICv3CommonClass *agcc = ARM_GICV3_COMMON_CLASS(klass); | ||
50 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_CLASS(klass); | ||
51 | |||
52 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | ||
53 | agcc->post_load = kvm_arm_gicv3_put; | ||
54 | device_class_set_parent_realize(dc, kvm_arm_gicv3_realize, | ||
55 | &kgc->parent_realize); | ||
56 | - device_class_set_parent_reset(dc, kvm_arm_gicv3_reset, &kgc->parent_reset); | ||
57 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gicv3_reset_hold, NULL, | ||
58 | + &kgc->parent_phases); | ||
59 | } | ||
60 | |||
61 | static const TypeInfo kvm_arm_gicv3_info = { | ||
62 | -- | 29 | -- |
63 | 2.25.1 | 30 | 2.25.1 |
64 | 31 | ||
65 | 32 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GICV3_ITS device to 3-phase reset. | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Fix typos, add background information | ||
4 | |||
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-9-peter.maydell@linaro.org | ||
7 | --- | 8 | --- |
8 | hw/intc/arm_gicv3_its.c | 14 +++++++++----- | 9 | hw/timer/imx_epit.c | 20 ++++++++++++++++---- |
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | 10 | 1 file changed, 16 insertions(+), 4 deletions(-) |
10 | 11 | ||
11 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c | 12 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_its.c | 14 | --- a/hw/timer/imx_epit.c |
14 | +++ b/hw/intc/arm_gicv3_its.c | 15 | +++ b/hw/timer/imx_epit.c |
15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSClass, | 16 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) |
16 | |||
17 | struct GICv3ITSClass { | ||
18 | GICv3ITSCommonClass parent_class; | ||
19 | - void (*parent_reset)(DeviceState *dev); | ||
20 | + ResettablePhases parent_phases; | ||
21 | }; | ||
22 | |||
23 | /* | ||
24 | @@ -XXX,XX +XXX,XX @@ static void gicv3_arm_its_realize(DeviceState *dev, Error **errp) | ||
25 | } | 17 | } |
26 | } | 18 | } |
27 | 19 | ||
28 | -static void gicv3_its_reset(DeviceState *dev) | 20 | +/* |
29 | +static void gicv3_its_reset_hold(Object *obj) | 21 | + * This is called both on hardware (device) reset and software reset. |
22 | + */ | ||
23 | static void imx_epit_reset(DeviceState *dev) | ||
30 | { | 24 | { |
31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); | 25 | IMXEPITState *s = IMX_EPIT(dev); |
32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); | 26 | |
33 | GICv3ITSClass *c = ARM_GICV3_ITS_GET_CLASS(s); | 27 | - /* |
34 | 28 | - * Soft reset doesn't touch some bits; hard reset clears them | |
35 | - c->parent_reset(dev); | 29 | - */ |
36 | + if (c->parent_phases.hold) { | 30 | + /* Soft reset doesn't touch some bits; hard reset clears them */ |
37 | + c->parent_phases.hold(obj); | 31 | s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); |
38 | + } | 32 | s->sr = 0; |
39 | 33 | s->lr = EPIT_TIMER_MAX; | |
40 | /* Quiescent bit reset to 1 */ | 34 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
41 | s->ctlr = FIELD_DP32(s->ctlr, GITS_CTLR, QUIESCENT, 1); | 35 | ptimer_transaction_begin(s->timer_cmp); |
42 | @@ -XXX,XX +XXX,XX @@ static Property gicv3_its_props[] = { | 36 | ptimer_transaction_begin(s->timer_reload); |
43 | static void gicv3_its_class_init(ObjectClass *klass, void *data) | 37 | |
44 | { | 38 | + /* Update the frequency. Has been done already in case of a reset. */ |
45 | DeviceClass *dc = DEVICE_CLASS(klass); | 39 | if (!(s->cr & CR_SWR)) { |
46 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 40 | imx_epit_set_freq(s); |
47 | GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass); | 41 | } |
48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | 42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
49 | 43 | break; | |
50 | dc->realize = gicv3_arm_its_realize; | 44 | |
51 | device_class_set_props(dc, gicv3_its_props); | 45 | case 1: /* SR - ACK*/ |
52 | - device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset); | 46 | - /* writing 1 to OCIF clear the OCIF bit */ |
53 | + resettable_class_set_parent_phases(rc, NULL, gicv3_its_reset_hold, NULL, | 47 | + /* writing 1 to OCIF clears the OCIF bit */ |
54 | + &ic->parent_phases); | 48 | if (value & 0x01) { |
55 | icc->post_load = gicv3_its_post_load; | 49 | s->sr = 0; |
50 | imx_epit_update_int(s); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
52 | 0x00001000); | ||
53 | sysbus_init_mmio(sbd, &s->iomem); | ||
54 | |||
55 | + /* | ||
56 | + * The reload timer keeps running when the peripheral is enabled. It is a | ||
57 | + * kind of wall clock that does not generate any interrupts. The callback | ||
58 | + * needs to be provided, but it does nothing as the ptimer already supports | ||
59 | + * all necessary reloading functionality. | ||
60 | + */ | ||
61 | s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_LEGACY); | ||
62 | |||
63 | + /* | ||
64 | + * The compare timer is running only when the peripheral configuration is | ||
65 | + * in a state that will generate compare interrupts. | ||
66 | + */ | ||
67 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
56 | } | 68 | } |
57 | 69 | ||
58 | -- | 70 | -- |
59 | 2.25.1 | 71 | 2.25.1 |
60 | |||
61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | remove unused defines, add needed defines | ||
4 | |||
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/timer/imx_epit.h | 4 ++-- | ||
10 | hw/timer/imx_epit.c | 4 ++-- | ||
11 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/timer/imx_epit.h | ||
16 | +++ b/include/hw/timer/imx_epit.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #define CR_OCIEN (1 << 2) | ||
19 | #define CR_RLD (1 << 3) | ||
20 | #define CR_PRESCALE_SHIFT (4) | ||
21 | -#define CR_PRESCALE_MASK (0xfff) | ||
22 | +#define CR_PRESCALE_BITS (12) | ||
23 | #define CR_SWR (1 << 16) | ||
24 | #define CR_IOVW (1 << 17) | ||
25 | #define CR_DBGEN (1 << 18) | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | #define CR_DOZEN (1 << 20) | ||
28 | #define CR_STOPEN (1 << 21) | ||
29 | #define CR_CLKSRC_SHIFT (24) | ||
30 | -#define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT) | ||
31 | +#define CR_CLKSRC_BITS (2) | ||
32 | |||
33 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL | ||
34 | |||
35 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/timer/imx_epit.c | ||
38 | +++ b/hw/timer/imx_epit.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | ||
40 | uint32_t clksrc; | ||
41 | uint32_t prescaler; | ||
42 | |||
43 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2); | ||
44 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12); | ||
45 | + clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
46 | + prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
47 | |||
48 | s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
49 | imx_epit_clocks[clksrc]) / prescaler; | ||
50 | -- | ||
51 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | There are three high memory regions, which are VIRT_HIGH_REDIST2, | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | VIRT_HIGH_PCIE_ECAM and VIRT_HIGH_PCIE_MMIO. Their base addresses | ||
5 | are floating on highest RAM address. However, they can be disabled | ||
6 | in several cases. | ||
7 | |||
8 | (1) One specific high memory region is likely to be disabled by | ||
9 | code by toggling vms->highmem_{redists, ecam, mmio}. | ||
10 | |||
11 | (2) VIRT_HIGH_PCIE_ECAM region is disabled on machine, which is | ||
12 | 'virt-2.12' or ealier than it. | ||
13 | |||
14 | (3) VIRT_HIGH_PCIE_ECAM region is disabled when firmware is loaded | ||
15 | on 32-bits system. | ||
16 | |||
17 | (4) One specific high memory region is disabled when it breaks the | ||
18 | PA space limit. | ||
19 | |||
20 | The current implementation of virt_set_{memmap, high_memmap}() isn't | ||
21 | optimized because the high memory region's PA space is always reserved, | ||
22 | regardless of whatever the actual state in the corresponding | ||
23 | vms->highmem_{redists, ecam, mmio} flag. In the code, 'base' and | ||
24 | 'vms->highest_gpa' are always increased for case (1), (2) and (3). | ||
25 | It's unnecessary since the assigned PA space for the disabled high | ||
26 | memory region won't be used afterwards. | ||
27 | |||
28 | Improve the address assignment for those three high memory region by | ||
29 | skipping the address assignment for one specific high memory region if | ||
30 | it has been disabled in case (1), (2) and (3). The memory layout may | ||
31 | be changed after the improvement is applied, which leads to potential | ||
32 | migration breakage. So 'vms->highmem_compact' is added to control if | ||
33 | the improvement should be applied. For now, 'vms->highmem_compact' is | ||
34 | set to false, meaning that we don't have memory layout change until it | ||
35 | becomes configurable through property 'compact-highmem' in next patch. | ||
36 | |||
37 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
38 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
39 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
40 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
41 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
42 | Message-id: 20221029224307.138822-6-gshan@redhat.com | ||
43 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
44 | --- | 5 | --- |
45 | include/hw/arm/virt.h | 1 + | 6 | include/hw/timer/imx_epit.h | 2 ++ |
46 | hw/arm/virt.c | 15 ++++++++++----- | 7 | hw/timer/imx_epit.c | 12 ++++++------ |
47 | 2 files changed, 11 insertions(+), 5 deletions(-) | 8 | 2 files changed, 8 insertions(+), 6 deletions(-) |
48 | 9 | ||
49 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 10 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
50 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/include/hw/arm/virt.h | 12 | --- a/include/hw/timer/imx_epit.h |
52 | +++ b/include/hw/arm/virt.h | 13 | +++ b/include/hw/timer/imx_epit.h |
53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | 14 | @@ -XXX,XX +XXX,XX @@ |
54 | PFlashCFI01 *flash[2]; | 15 | #define CR_CLKSRC_SHIFT (24) |
55 | bool secure; | 16 | #define CR_CLKSRC_BITS (2) |
56 | bool highmem; | 17 | |
57 | + bool highmem_compact; | 18 | +#define SR_OCIF (1 << 0) |
58 | bool highmem_ecam; | 19 | + |
59 | bool highmem_mmio; | 20 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL |
60 | bool highmem_redists; | 21 | |
61 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 22 | #define TYPE_IMX_EPIT "imx.epit" |
23 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
63 | --- a/hw/arm/virt.c | 25 | --- a/hw/timer/imx_epit.c |
64 | +++ b/hw/arm/virt.c | 26 | +++ b/hw/timer/imx_epit.c |
65 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | 27 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx_epit_clocks[] = { |
66 | vms->memmap[i].size = region_size; | 28 | */ |
67 | 29 | static void imx_epit_update_int(IMXEPITState *s) | |
68 | /* | 30 | { |
69 | - * Check each device to see if they fit in the PA space, | 31 | - if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { |
70 | - * moving highest_gpa as we go. | 32 | + if ((s->sr & SR_OCIF) && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { |
71 | + * Check each device to see if it fits in the PA space, | 33 | qemu_irq_raise(s->irq); |
72 | + * moving highest_gpa as we go. For compatibility, move | 34 | } else { |
73 | + * highest_gpa for disabled fitting devices as well, if | 35 | qemu_irq_lower(s->irq); |
74 | + * the compact layout has been disabled. | 36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
75 | * | 37 | break; |
76 | * For each device that doesn't fit, disable it. | 38 | |
77 | */ | 39 | case 1: /* SR - ACK*/ |
78 | fits = (region_base + region_size) <= BIT_ULL(pa_bits); | 40 | - /* writing 1 to OCIF clears the OCIF bit */ |
79 | - if (fits) { | 41 | - if (value & 0x01) { |
80 | - vms->highest_gpa = region_base + region_size - 1; | 42 | - s->sr = 0; |
81 | + *region_enabled &= fits; | 43 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ |
82 | + if (vms->highmem_compact && !*region_enabled) { | 44 | + if (value & SR_OCIF) { |
83 | + continue; | 45 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ |
46 | imx_epit_update_int(s); | ||
84 | } | 47 | } |
85 | 48 | break; | |
86 | - *region_enabled &= fits; | 49 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) |
87 | base = region_base + region_size; | 50 | IMXEPITState *s = IMX_EPIT(opaque); |
88 | + if (fits) { | 51 | |
89 | + vms->highest_gpa = base - 1; | 52 | DPRINTF("sr was %d\n", s->sr); |
90 | + } | 53 | - |
91 | } | 54 | - s->sr = 1; |
55 | + /* Set interrupt status bit SR.OCIF and update the interrupt state */ | ||
56 | + s->sr |= SR_OCIF; | ||
57 | imx_epit_update_int(s); | ||
92 | } | 58 | } |
93 | 59 | ||
94 | -- | 60 | -- |
95 | 2.25.1 | 61 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | This introduces variable 'region_base' for the base address of the | 3 | The interrupt state can change due to: |
4 | specific high memory region. It's the preparatory work to optimize | 4 | - reset clears both SR.OCIF and CR.OCIE |
5 | high memory region address assignment. | 5 | - write to CR.EN or CR.OCIE |
6 | 6 | ||
7 | No functional change intended. | 7 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
8 | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
9 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-4-gshan@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | hw/arm/virt.c | 12 ++++++------ | 11 | hw/timer/imx_epit.c | 16 ++++++++++++---- |
18 | 1 file changed, 6 insertions(+), 6 deletions(-) | 12 | 1 file changed, 12 insertions(+), 4 deletions(-) |
19 | 13 | ||
20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt.c | 16 | --- a/hw/timer/imx_epit.c |
23 | +++ b/hw/arm/virt.c | 17 | +++ b/hw/timer/imx_epit.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 18 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
25 | static void virt_set_high_memmap(VirtMachineState *vms, | 19 | if (s->cr & CR_SWR) { |
26 | hwaddr base, int pa_bits) | 20 | /* handle the reset */ |
27 | { | 21 | imx_epit_reset(DEVICE(s)); |
28 | - hwaddr region_size; | 22 | - /* |
29 | + hwaddr region_base, region_size; | 23 | - * TODO: could we 'break' here? following operations appear |
30 | bool fits; | 24 | - * to duplicate the work imx_epit_reset() already did. |
31 | int i; | 25 | - */ |
32 | |||
33 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
34 | + region_base = ROUND_UP(base, extended_memmap[i].size); | ||
35 | region_size = extended_memmap[i].size; | ||
36 | |||
37 | - base = ROUND_UP(base, region_size); | ||
38 | - vms->memmap[i].base = base; | ||
39 | + vms->memmap[i].base = region_base; | ||
40 | vms->memmap[i].size = region_size; | ||
41 | |||
42 | /* | ||
43 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
44 | * | ||
45 | * For each device that doesn't fit, disable it. | ||
46 | */ | ||
47 | - fits = (base + region_size) <= BIT_ULL(pa_bits); | ||
48 | + fits = (region_base + region_size) <= BIT_ULL(pa_bits); | ||
49 | if (fits) { | ||
50 | - vms->highest_gpa = base + region_size - 1; | ||
51 | + vms->highest_gpa = region_base + region_size - 1; | ||
52 | } | 26 | } |
53 | 27 | ||
54 | switch (i) { | 28 | + /* |
55 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | 29 | + * The interrupt state can change due to: |
56 | break; | 30 | + * - reset clears both SR.OCIF and CR.OCIE |
57 | } | 31 | + * - write to CR.EN or CR.OCIE |
58 | 32 | + */ | |
59 | - base += region_size; | 33 | + imx_epit_update_int(s); |
60 | + base = region_base + region_size; | 34 | + |
61 | } | 35 | + /* |
62 | } | 36 | + * TODO: could we 'break' here for reset? following operations appear |
37 | + * to duplicate the work imx_epit_reset() already did. | ||
38 | + */ | ||
39 | + | ||
40 | ptimer_transaction_begin(s->timer_cmp); | ||
41 | ptimer_transaction_begin(s->timer_reload); | ||
63 | 42 | ||
64 | -- | 43 | -- |
65 | 2.25.1 | 44 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | This introduces virt_get_high_memmap_enabled() helper, which returns | 3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
4 | the pointer to vms->highmem_{redists, ecam, mmio}. The pointer will | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | be used in the subsequent patches. | ||
6 | |||
7 | No functional change intended. | ||
8 | |||
9 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-5-gshan@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 6 | --- |
17 | hw/arm/virt.c | 32 +++++++++++++++++++------------- | 7 | hw/timer/imx_epit.c | 20 ++++++++++++++------ |
18 | 1 file changed, 19 insertions(+), 13 deletions(-) | 8 | 1 file changed, 14 insertions(+), 6 deletions(-) |
19 | 9 | ||
20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
21 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/virt.c | 12 | --- a/hw/timer/imx_epit.c |
23 | +++ b/hw/arm/virt.c | 13 | +++ b/hw/timer/imx_epit.c |
24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) |
25 | return arm_cpu_mp_affinity(idx, clustersz); | 15 | /* |
16 | * This is called both on hardware (device) reset and software reset. | ||
17 | */ | ||
18 | -static void imx_epit_reset(DeviceState *dev) | ||
19 | +static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) | ||
20 | { | ||
21 | - IMXEPITState *s = IMX_EPIT(dev); | ||
22 | - | ||
23 | /* Soft reset doesn't touch some bits; hard reset clears them */ | ||
24 | - s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | ||
25 | + if (is_hard_reset) { | ||
26 | + s->cr = 0; | ||
27 | + } else { | ||
28 | + s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | ||
29 | + } | ||
30 | s->sr = 0; | ||
31 | s->lr = EPIT_TIMER_MAX; | ||
32 | s->cmp = 0; | ||
33 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
34 | s->cr = value & 0x03ffffff; | ||
35 | if (s->cr & CR_SWR) { | ||
36 | /* handle the reset */ | ||
37 | - imx_epit_reset(DEVICE(s)); | ||
38 | + imx_epit_reset(s, false); | ||
39 | } | ||
40 | |||
41 | /* | ||
42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
43 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
26 | } | 44 | } |
27 | 45 | ||
28 | +static inline bool *virt_get_high_memmap_enabled(VirtMachineState *vms, | 46 | +static void imx_epit_dev_reset(DeviceState *dev) |
29 | + int index) | ||
30 | +{ | 47 | +{ |
31 | + bool *enabled_array[] = { | 48 | + IMXEPITState *s = IMX_EPIT(dev); |
32 | + &vms->highmem_redists, | 49 | + imx_epit_reset(s, true); |
33 | + &vms->highmem_ecam, | ||
34 | + &vms->highmem_mmio, | ||
35 | + }; | ||
36 | + | ||
37 | + assert(ARRAY_SIZE(extended_memmap) - VIRT_LOWMEMMAP_LAST == | ||
38 | + ARRAY_SIZE(enabled_array)); | ||
39 | + assert(index - VIRT_LOWMEMMAP_LAST < ARRAY_SIZE(enabled_array)); | ||
40 | + | ||
41 | + return enabled_array[index - VIRT_LOWMEMMAP_LAST]; | ||
42 | +} | 50 | +} |
43 | + | 51 | + |
44 | static void virt_set_high_memmap(VirtMachineState *vms, | 52 | static void imx_epit_class_init(ObjectClass *klass, void *data) |
45 | hwaddr base, int pa_bits) | ||
46 | { | 53 | { |
47 | hwaddr region_base, region_size; | 54 | DeviceClass *dc = DEVICE_CLASS(klass); |
48 | - bool fits; | 55 | |
49 | + bool *region_enabled, fits; | 56 | dc->realize = imx_epit_realize; |
50 | int i; | 57 | - dc->reset = imx_epit_reset; |
51 | 58 | + dc->reset = imx_epit_dev_reset; | |
52 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 59 | dc->vmsd = &vmstate_imx_timer_epit; |
53 | + region_enabled = virt_get_high_memmap_enabled(vms, i); | 60 | dc->desc = "i.MX periodic timer"; |
54 | region_base = ROUND_UP(base, extended_memmap[i].size); | ||
55 | region_size = extended_memmap[i].size; | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
58 | vms->highest_gpa = region_base + region_size - 1; | ||
59 | } | ||
60 | |||
61 | - switch (i) { | ||
62 | - case VIRT_HIGH_GIC_REDIST2: | ||
63 | - vms->highmem_redists &= fits; | ||
64 | - break; | ||
65 | - case VIRT_HIGH_PCIE_ECAM: | ||
66 | - vms->highmem_ecam &= fits; | ||
67 | - break; | ||
68 | - case VIRT_HIGH_PCIE_MMIO: | ||
69 | - vms->highmem_mmio &= fits; | ||
70 | - break; | ||
71 | - } | ||
72 | - | ||
73 | + *region_enabled &= fits; | ||
74 | base = region_base + region_size; | ||
75 | } | ||
76 | } | 61 | } |
77 | -- | 62 | -- |
78 | 2.25.1 | 63 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | This introduces virt_set_high_memmap() helper. The logic of high | 3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
4 | memory region address assignment is moved to the helper. The intention | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | is to make the subsequent optimization for high memory region address | ||
6 | assignment easier. | ||
7 | |||
8 | No functional change intended. | ||
9 | |||
10 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
13 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
14 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
15 | Message-id: 20221029224307.138822-2-gshan@redhat.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 6 | --- |
18 | hw/arm/virt.c | 74 ++++++++++++++++++++++++++++----------------------- | 7 | hw/timer/imx_epit.c | 215 ++++++++++++++++++++++++-------------------- |
19 | 1 file changed, 41 insertions(+), 33 deletions(-) | 8 | 1 file changed, 117 insertions(+), 98 deletions(-) |
20 | 9 | ||
21 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
22 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/virt.c | 12 | --- a/hw/timer/imx_epit.c |
24 | +++ b/hw/arm/virt.c | 13 | +++ b/hw/timer/imx_epit.c |
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) |
26 | return arm_cpu_mp_affinity(idx, clustersz); | 15 | } |
27 | } | 16 | } |
28 | 17 | ||
29 | +static void virt_set_high_memmap(VirtMachineState *vms, | 18 | +static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) |
30 | + hwaddr base, int pa_bits) | 19 | +{ |
31 | +{ | 20 | + uint32_t oldcr = s->cr; |
32 | + int i; | 21 | + |
33 | + | 22 | + s->cr = value & 0x03ffffff; |
34 | + for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 23 | + |
35 | + hwaddr size = extended_memmap[i].size; | 24 | + if (s->cr & CR_SWR) { |
36 | + bool fits; | 25 | + /* handle the reset */ |
37 | + | 26 | + imx_epit_reset(s, false); |
38 | + base = ROUND_UP(base, size); | 27 | + } |
39 | + vms->memmap[i].base = base; | 28 | + |
40 | + vms->memmap[i].size = size; | 29 | + /* |
41 | + | 30 | + * The interrupt state can change due to: |
42 | + /* | 31 | + * - reset clears both SR.OCIF and CR.OCIE |
43 | + * Check each device to see if they fit in the PA space, | 32 | + * - write to CR.EN or CR.OCIE |
44 | + * moving highest_gpa as we go. | 33 | + */ |
45 | + * | 34 | + imx_epit_update_int(s); |
46 | + * For each device that doesn't fit, disable it. | 35 | + |
47 | + */ | 36 | + /* |
48 | + fits = (base + size) <= BIT_ULL(pa_bits); | 37 | + * TODO: could we 'break' here for reset? following operations appear |
49 | + if (fits) { | 38 | + * to duplicate the work imx_epit_reset() already did. |
50 | + vms->highest_gpa = base + size - 1; | 39 | + */ |
40 | + | ||
41 | + ptimer_transaction_begin(s->timer_cmp); | ||
42 | + ptimer_transaction_begin(s->timer_reload); | ||
43 | + | ||
44 | + /* Update the frequency. Has been done already in case of a reset. */ | ||
45 | + if (!(s->cr & CR_SWR)) { | ||
46 | + imx_epit_set_freq(s); | ||
47 | + } | ||
48 | + | ||
49 | + if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
50 | + if (s->cr & CR_ENMOD) { | ||
51 | + if (s->cr & CR_RLD) { | ||
52 | + ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
53 | + ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
54 | + } else { | ||
55 | + ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
56 | + ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
57 | + } | ||
51 | + } | 58 | + } |
52 | + | 59 | + |
53 | + switch (i) { | 60 | + imx_epit_reload_compare_timer(s); |
54 | + case VIRT_HIGH_GIC_REDIST2: | 61 | + ptimer_run(s->timer_reload, 0); |
55 | + vms->highmem_redists &= fits; | 62 | + if (s->cr & CR_OCIEN) { |
56 | + break; | 63 | + ptimer_run(s->timer_cmp, 0); |
57 | + case VIRT_HIGH_PCIE_ECAM: | 64 | + } else { |
58 | + vms->highmem_ecam &= fits; | 65 | + ptimer_stop(s->timer_cmp); |
59 | + break; | ||
60 | + case VIRT_HIGH_PCIE_MMIO: | ||
61 | + vms->highmem_mmio &= fits; | ||
62 | + break; | ||
63 | + } | 66 | + } |
64 | + | 67 | + } else if (!(s->cr & CR_EN)) { |
65 | + base += size; | 68 | + /* stop both timers */ |
66 | + } | 69 | + ptimer_stop(s->timer_reload); |
67 | +} | 70 | + ptimer_stop(s->timer_cmp); |
68 | + | 71 | + } else if (s->cr & CR_OCIEN) { |
69 | static void virt_set_memmap(VirtMachineState *vms, int pa_bits) | 72 | + if (!(oldcr & CR_OCIEN)) { |
73 | + imx_epit_reload_compare_timer(s); | ||
74 | + ptimer_run(s->timer_cmp, 0); | ||
75 | + } | ||
76 | + } else { | ||
77 | + ptimer_stop(s->timer_cmp); | ||
78 | + } | ||
79 | + | ||
80 | + ptimer_transaction_commit(s->timer_cmp); | ||
81 | + ptimer_transaction_commit(s->timer_reload); | ||
82 | +} | ||
83 | + | ||
84 | +static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
85 | +{ | ||
86 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
87 | + if (value & SR_OCIF) { | ||
88 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
89 | + imx_epit_update_int(s); | ||
90 | + } | ||
91 | +} | ||
92 | + | ||
93 | +static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
94 | +{ | ||
95 | + s->lr = value; | ||
96 | + | ||
97 | + ptimer_transaction_begin(s->timer_cmp); | ||
98 | + ptimer_transaction_begin(s->timer_reload); | ||
99 | + if (s->cr & CR_RLD) { | ||
100 | + /* Also set the limit if the LRD bit is set */ | ||
101 | + /* If IOVW bit is set then set the timer value */ | ||
102 | + ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
103 | + ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
104 | + } else if (s->cr & CR_IOVW) { | ||
105 | + /* If IOVW bit is set then set the timer value */ | ||
106 | + ptimer_set_count(s->timer_reload, s->lr); | ||
107 | + } | ||
108 | + /* | ||
109 | + * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
110 | + * the timer interrupt may not fire properly. The commit must happen | ||
111 | + * before calling imx_epit_reload_compare_timer(), which reads | ||
112 | + * s->timer_reload internally again. | ||
113 | + */ | ||
114 | + ptimer_transaction_commit(s->timer_reload); | ||
115 | + imx_epit_reload_compare_timer(s); | ||
116 | + ptimer_transaction_commit(s->timer_cmp); | ||
117 | +} | ||
118 | + | ||
119 | +static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
120 | +{ | ||
121 | + s->cmp = value; | ||
122 | + | ||
123 | + ptimer_transaction_begin(s->timer_cmp); | ||
124 | + imx_epit_reload_compare_timer(s); | ||
125 | + ptimer_transaction_commit(s->timer_cmp); | ||
126 | +} | ||
127 | + | ||
128 | static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
129 | unsigned size) | ||
70 | { | 130 | { |
71 | MachineState *ms = MACHINE(vms); | 131 | IMXEPITState *s = IMX_EPIT(opaque); |
72 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms, int pa_bits) | 132 | - uint64_t oldcr; |
73 | /* We know for sure that at least the memory fits in the PA space */ | 133 | |
74 | vms->highest_gpa = memtop - 1; | 134 | DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(offset >> 2), |
75 | 135 | (uint32_t)value); | |
76 | - for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 136 | |
77 | - hwaddr size = extended_memmap[i].size; | 137 | switch (offset >> 2) { |
78 | - bool fits; | 138 | case 0: /* CR */ |
79 | - | 139 | - |
80 | - base = ROUND_UP(base, size); | 140 | - oldcr = s->cr; |
81 | - vms->memmap[i].base = base; | 141 | - s->cr = value & 0x03ffffff; |
82 | - vms->memmap[i].size = size; | 142 | - if (s->cr & CR_SWR) { |
143 | - /* handle the reset */ | ||
144 | - imx_epit_reset(s, false); | ||
145 | - } | ||
83 | - | 146 | - |
84 | - /* | 147 | - /* |
85 | - * Check each device to see if they fit in the PA space, | 148 | - * The interrupt state can change due to: |
86 | - * moving highest_gpa as we go. | 149 | - * - reset clears both SR.OCIF and CR.OCIE |
87 | - * | 150 | - * - write to CR.EN or CR.OCIE |
88 | - * For each device that doesn't fit, disable it. | ||
89 | - */ | 151 | - */ |
90 | - fits = (base + size) <= BIT_ULL(pa_bits); | 152 | - imx_epit_update_int(s); |
91 | - if (fits) { | 153 | - |
92 | - vms->highest_gpa = base + size - 1; | 154 | - /* |
93 | - } | 155 | - * TODO: could we 'break' here for reset? following operations appear |
94 | - | 156 | - * to duplicate the work imx_epit_reset() already did. |
95 | - switch (i) { | 157 | - */ |
96 | - case VIRT_HIGH_GIC_REDIST2: | 158 | - |
97 | - vms->highmem_redists &= fits; | 159 | - ptimer_transaction_begin(s->timer_cmp); |
98 | - break; | 160 | - ptimer_transaction_begin(s->timer_reload); |
99 | - case VIRT_HIGH_PCIE_ECAM: | 161 | - |
100 | - vms->highmem_ecam &= fits; | 162 | - /* Update the frequency. Has been done already in case of a reset. */ |
101 | - break; | 163 | - if (!(s->cr & CR_SWR)) { |
102 | - case VIRT_HIGH_PCIE_MMIO: | 164 | - imx_epit_set_freq(s); |
103 | - vms->highmem_mmio &= fits; | 165 | - } |
104 | - break; | 166 | - |
105 | - } | 167 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { |
106 | - | 168 | - if (s->cr & CR_ENMOD) { |
107 | - base += size; | 169 | - if (s->cr & CR_RLD) { |
108 | - } | 170 | - ptimer_set_limit(s->timer_reload, s->lr, 1); |
109 | + virt_set_high_memmap(vms, base, pa_bits); | 171 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); |
110 | 172 | - } else { | |
111 | if (device_memory_size > 0) { | 173 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); |
112 | ms->device_memory = g_malloc0(sizeof(*ms->device_memory)); | 174 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); |
175 | - } | ||
176 | - } | ||
177 | - | ||
178 | - imx_epit_reload_compare_timer(s); | ||
179 | - ptimer_run(s->timer_reload, 0); | ||
180 | - if (s->cr & CR_OCIEN) { | ||
181 | - ptimer_run(s->timer_cmp, 0); | ||
182 | - } else { | ||
183 | - ptimer_stop(s->timer_cmp); | ||
184 | - } | ||
185 | - } else if (!(s->cr & CR_EN)) { | ||
186 | - /* stop both timers */ | ||
187 | - ptimer_stop(s->timer_reload); | ||
188 | - ptimer_stop(s->timer_cmp); | ||
189 | - } else if (s->cr & CR_OCIEN) { | ||
190 | - if (!(oldcr & CR_OCIEN)) { | ||
191 | - imx_epit_reload_compare_timer(s); | ||
192 | - ptimer_run(s->timer_cmp, 0); | ||
193 | - } | ||
194 | - } else { | ||
195 | - ptimer_stop(s->timer_cmp); | ||
196 | - } | ||
197 | - | ||
198 | - ptimer_transaction_commit(s->timer_cmp); | ||
199 | - ptimer_transaction_commit(s->timer_reload); | ||
200 | + imx_epit_write_cr(s, (uint32_t)value); | ||
201 | break; | ||
202 | |||
203 | - case 1: /* SR - ACK*/ | ||
204 | - /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
205 | - if (value & SR_OCIF) { | ||
206 | - s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
207 | - imx_epit_update_int(s); | ||
208 | - } | ||
209 | + case 1: /* SR */ | ||
210 | + imx_epit_write_sr(s, (uint32_t)value); | ||
211 | break; | ||
212 | |||
213 | - case 2: /* LR - set ticks */ | ||
214 | - s->lr = value; | ||
215 | - | ||
216 | - ptimer_transaction_begin(s->timer_cmp); | ||
217 | - ptimer_transaction_begin(s->timer_reload); | ||
218 | - if (s->cr & CR_RLD) { | ||
219 | - /* Also set the limit if the LRD bit is set */ | ||
220 | - /* If IOVW bit is set then set the timer value */ | ||
221 | - ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
222 | - ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
223 | - } else if (s->cr & CR_IOVW) { | ||
224 | - /* If IOVW bit is set then set the timer value */ | ||
225 | - ptimer_set_count(s->timer_reload, s->lr); | ||
226 | - } | ||
227 | - /* | ||
228 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
229 | - * the timer interrupt may not fire properly. The commit must happen | ||
230 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
231 | - * s->timer_reload internally again. | ||
232 | - */ | ||
233 | - ptimer_transaction_commit(s->timer_reload); | ||
234 | - imx_epit_reload_compare_timer(s); | ||
235 | - ptimer_transaction_commit(s->timer_cmp); | ||
236 | + case 2: /* LR */ | ||
237 | + imx_epit_write_lr(s, (uint32_t)value); | ||
238 | break; | ||
239 | |||
240 | case 3: /* CMP */ | ||
241 | - s->cmp = value; | ||
242 | - | ||
243 | - ptimer_transaction_begin(s->timer_cmp); | ||
244 | - imx_epit_reload_compare_timer(s); | ||
245 | - ptimer_transaction_commit(s->timer_cmp); | ||
246 | - | ||
247 | + imx_epit_write_cmp(s, (uint32_t)value); | ||
248 | break; | ||
249 | |||
250 | default: | ||
251 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
252 | HWADDR_PRIx "\n", TYPE_IMX_EPIT, __func__, offset); | ||
253 | - | ||
254 | break; | ||
255 | } | ||
256 | } | ||
257 | + | ||
258 | static void imx_epit_cmp(void *opaque) | ||
259 | { | ||
260 | IMXEPITState *s = IMX_EPIT(opaque); | ||
113 | -- | 261 | -- |
114 | 2.25.1 | 262 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | This renames variable 'size' to 'region_size' in virt_set_high_memmap(). | 3 | The CNT register is a read-only register. There is no need to |
4 | Its counterpart ('region_base') will be introduced in next patch. | 4 | store it's value, it can be calculated on demand. |
5 | The calculated frequency is needed temporarily only. | ||
5 | 6 | ||
6 | No functional change intended. | 7 | Note that this is a migration compatibility break for all boards |
8 | types that use the EPIT peripheral. | ||
7 | 9 | ||
8 | Signed-off-by: Gavin Shan <gshan@redhat.com> | 10 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
11 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
12 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
13 | Message-id: 20221029224307.138822-3-gshan@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 13 | --- |
16 | hw/arm/virt.c | 15 ++++++++------- | 14 | include/hw/timer/imx_epit.h | 2 - |
17 | 1 file changed, 8 insertions(+), 7 deletions(-) | 15 | hw/timer/imx_epit.c | 73 ++++++++++++++----------------------- |
16 | 2 files changed, 28 insertions(+), 47 deletions(-) | ||
18 | 17 | ||
19 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 18 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
20 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/virt.c | 20 | --- a/include/hw/timer/imx_epit.h |
22 | +++ b/hw/arm/virt.c | 21 | +++ b/include/hw/timer/imx_epit.h |
23 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 22 | @@ -XXX,XX +XXX,XX @@ struct IMXEPITState { |
24 | static void virt_set_high_memmap(VirtMachineState *vms, | 23 | uint32_t sr; |
25 | hwaddr base, int pa_bits) | 24 | uint32_t lr; |
26 | { | 25 | uint32_t cmp; |
27 | + hwaddr region_size; | 26 | - uint32_t cnt; |
28 | + bool fits; | 27 | |
29 | int i; | 28 | - uint32_t freq; |
30 | 29 | qemu_irq irq; | |
31 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | 30 | }; |
32 | - hwaddr size = extended_memmap[i].size; | 31 | |
33 | - bool fits; | 32 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
34 | + region_size = extended_memmap[i].size; | 33 | index XXXXXXX..XXXXXXX 100644 |
35 | 34 | --- a/hw/timer/imx_epit.c | |
36 | - base = ROUND_UP(base, size); | 35 | +++ b/hw/timer/imx_epit.c |
37 | + base = ROUND_UP(base, region_size); | 36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s) |
38 | vms->memmap[i].base = base; | ||
39 | - vms->memmap[i].size = size; | ||
40 | + vms->memmap[i].size = region_size; | ||
41 | |||
42 | /* | ||
43 | * Check each device to see if they fit in the PA space, | ||
44 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
45 | * | ||
46 | * For each device that doesn't fit, disable it. | ||
47 | */ | ||
48 | - fits = (base + size) <= BIT_ULL(pa_bits); | ||
49 | + fits = (base + region_size) <= BIT_ULL(pa_bits); | ||
50 | if (fits) { | ||
51 | - vms->highest_gpa = base + size - 1; | ||
52 | + vms->highest_gpa = base + region_size - 1; | ||
53 | } | ||
54 | |||
55 | switch (i) { | ||
56 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
57 | break; | ||
58 | } | ||
59 | |||
60 | - base += size; | ||
61 | + base += region_size; | ||
62 | } | 37 | } |
63 | } | 38 | } |
64 | 39 | ||
40 | -/* | ||
41 | - * Must be called from within a ptimer_transaction_begin/commit block | ||
42 | - * for both s->timer_cmp and s->timer_reload. | ||
43 | - */ | ||
44 | -static void imx_epit_set_freq(IMXEPITState *s) | ||
45 | +static uint32_t imx_epit_get_freq(IMXEPITState *s) | ||
46 | { | ||
47 | - uint32_t clksrc; | ||
48 | - uint32_t prescaler; | ||
49 | - | ||
50 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
51 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
52 | - | ||
53 | - s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
54 | - imx_epit_clocks[clksrc]) / prescaler; | ||
55 | - | ||
56 | - DPRINTF("Setting ptimer frequency to %u\n", s->freq); | ||
57 | - | ||
58 | - if (s->freq) { | ||
59 | - ptimer_set_freq(s->timer_reload, s->freq); | ||
60 | - ptimer_set_freq(s->timer_cmp, s->freq); | ||
61 | - } | ||
62 | + uint32_t clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
63 | + uint32_t prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
64 | + uint32_t f_in = imx_ccm_get_clock_frequency(s->ccm, imx_epit_clocks[clksrc]); | ||
65 | + uint32_t freq = f_in / prescaler; | ||
66 | + DPRINTF("ptimer frequency is %u\n", freq); | ||
67 | + return freq; | ||
68 | } | ||
69 | |||
70 | /* | ||
71 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) | ||
72 | s->sr = 0; | ||
73 | s->lr = EPIT_TIMER_MAX; | ||
74 | s->cmp = 0; | ||
75 | - s->cnt = 0; | ||
76 | ptimer_transaction_begin(s->timer_cmp); | ||
77 | ptimer_transaction_begin(s->timer_reload); | ||
78 | - /* stop both timers */ | ||
79 | + | ||
80 | + /* | ||
81 | + * The reset switches off the input clock, so even if the CR.EN is still | ||
82 | + * set, the timers are no longer running. | ||
83 | + */ | ||
84 | + assert(imx_epit_get_freq(s) == 0); | ||
85 | ptimer_stop(s->timer_cmp); | ||
86 | ptimer_stop(s->timer_reload); | ||
87 | - /* compute new frequency */ | ||
88 | - imx_epit_set_freq(s); | ||
89 | /* init both timers to EPIT_TIMER_MAX */ | ||
90 | ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
91 | ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
92 | - if (s->freq && (s->cr & CR_EN)) { | ||
93 | - /* if the timer is still enabled, restart it */ | ||
94 | - ptimer_run(s->timer_reload, 0); | ||
95 | - } | ||
96 | ptimer_transaction_commit(s->timer_cmp); | ||
97 | ptimer_transaction_commit(s->timer_reload); | ||
98 | } | ||
99 | |||
100 | -static uint32_t imx_epit_update_count(IMXEPITState *s) | ||
101 | -{ | ||
102 | - s->cnt = ptimer_get_count(s->timer_reload); | ||
103 | - | ||
104 | - return s->cnt; | ||
105 | -} | ||
106 | - | ||
107 | static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
108 | { | ||
109 | IMXEPITState *s = IMX_EPIT(opaque); | ||
110 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
111 | break; | ||
112 | |||
113 | case 4: /* CNT */ | ||
114 | - imx_epit_update_count(s); | ||
115 | - reg_value = s->cnt; | ||
116 | + reg_value = ptimer_get_count(s->timer_reload); | ||
117 | break; | ||
118 | |||
119 | default: | ||
120 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
121 | { | ||
122 | if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
123 | /* if the compare feature is on and timers are running */ | ||
124 | - uint32_t tmp = imx_epit_update_count(s); | ||
125 | + uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
126 | uint64_t next; | ||
127 | if (tmp > s->cmp) { | ||
128 | /* It'll fire in this round of the timer */ | ||
129 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
130 | |||
131 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
132 | { | ||
133 | + uint32_t freq = 0; | ||
134 | uint32_t oldcr = s->cr; | ||
135 | |||
136 | s->cr = value & 0x03ffffff; | ||
137 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
138 | ptimer_transaction_begin(s->timer_cmp); | ||
139 | ptimer_transaction_begin(s->timer_reload); | ||
140 | |||
141 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
142 | + /* | ||
143 | + * Update the frequency. In case of a reset the input clock was | ||
144 | + * switched off, so this can be skipped. | ||
145 | + */ | ||
146 | if (!(s->cr & CR_SWR)) { | ||
147 | - imx_epit_set_freq(s); | ||
148 | + freq = imx_epit_get_freq(s); | ||
149 | + if (freq) { | ||
150 | + ptimer_set_freq(s->timer_reload, freq); | ||
151 | + ptimer_set_freq(s->timer_cmp, freq); | ||
152 | + } | ||
153 | } | ||
154 | |||
155 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
156 | + if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
157 | if (s->cr & CR_ENMOD) { | ||
158 | if (s->cr & CR_RLD) { | ||
159 | ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
160 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx_epit_ops = { | ||
161 | |||
162 | static const VMStateDescription vmstate_imx_timer_epit = { | ||
163 | .name = TYPE_IMX_EPIT, | ||
164 | - .version_id = 2, | ||
165 | - .minimum_version_id = 2, | ||
166 | + .version_id = 3, | ||
167 | + .minimum_version_id = 3, | ||
168 | .fields = (VMStateField[]) { | ||
169 | VMSTATE_UINT32(cr, IMXEPITState), | ||
170 | VMSTATE_UINT32(sr, IMXEPITState), | ||
171 | VMSTATE_UINT32(lr, IMXEPITState), | ||
172 | VMSTATE_UINT32(cmp, IMXEPITState), | ||
173 | - VMSTATE_UINT32(cnt, IMXEPITState), | ||
174 | - VMSTATE_UINT32(freq, IMXEPITState), | ||
175 | VMSTATE_PTIMER(timer_reload, IMXEPITState), | ||
176 | VMSTATE_PTIMER(timer_cmp, IMXEPITState), | ||
177 | VMSTATE_END_OF_LIST() | ||
65 | -- | 178 | -- |
66 | 2.25.1 | 179 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | - fix #1263 for CR writes | ||
4 | - rework compare time handling | ||
5 | - The compare timer has to run even if CR.OCIEN is not set, | ||
6 | as SR.OCIF must be updated. | ||
7 | - The compare timer fires exactly once when the | ||
8 | compare value is less than the current value, but the | ||
9 | reload values is less than the compare value. | ||
10 | - The compare timer will never fire if the reload value is | ||
11 | less than the compare value. Disable it in this case. | ||
12 | |||
13 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
14 | [PMM: fixed minor style nits] | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/timer/imx_epit.c | 192 ++++++++++++++++++++++++++------------------ | ||
19 | 1 file changed, 116 insertions(+), 76 deletions(-) | ||
20 | |||
21 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/timer/imx_epit.c | ||
24 | +++ b/hw/timer/imx_epit.c | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | * Originally written by Hans Jiang | ||
27 | * Updated by Peter Chubb | ||
28 | * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> | ||
29 | + * Updated by Axel Heider | ||
30 | * | ||
31 | * This code is licensed under GPL version 2 or later. See | ||
32 | * the COPYING file in the top-level directory. | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
34 | return reg_value; | ||
35 | } | ||
36 | |||
37 | -/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */ | ||
38 | -static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
39 | +/* | ||
40 | + * Must be called from a ptimer_transaction_begin/commit block for | ||
41 | + * s->timer_cmp, but outside of a transaction block of s->timer_reload, | ||
42 | + * so the proper counter value is read. | ||
43 | + */ | ||
44 | +static void imx_epit_update_compare_timer(IMXEPITState *s) | ||
45 | { | ||
46 | - if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
47 | - /* if the compare feature is on and timers are running */ | ||
48 | - uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
49 | - uint64_t next; | ||
50 | - if (tmp > s->cmp) { | ||
51 | - /* It'll fire in this round of the timer */ | ||
52 | - next = tmp - s->cmp; | ||
53 | - } else { /* catch it next time around */ | ||
54 | - next = tmp - s->cmp + ((s->cr & CR_RLD) ? EPIT_TIMER_MAX : s->lr); | ||
55 | + uint64_t counter = 0; | ||
56 | + bool is_oneshot = false; | ||
57 | + /* | ||
58 | + * The compare timer only has to run if the timer peripheral is active | ||
59 | + * and there is an input clock, Otherwise it can be switched off. | ||
60 | + */ | ||
61 | + bool is_active = (s->cr & CR_EN) && imx_epit_get_freq(s); | ||
62 | + if (is_active) { | ||
63 | + /* | ||
64 | + * Calculate next timeout for compare timer. Reading the reload | ||
65 | + * counter returns proper results only if pending transactions | ||
66 | + * on it are committed here. Otherwise stale values are be read. | ||
67 | + */ | ||
68 | + counter = ptimer_get_count(s->timer_reload); | ||
69 | + uint64_t limit = ptimer_get_limit(s->timer_cmp); | ||
70 | + /* | ||
71 | + * The compare timer is a periodic timer if the limit is at least | ||
72 | + * the compare value. Otherwise it may fire at most once in the | ||
73 | + * current round. | ||
74 | + */ | ||
75 | + bool is_oneshot = (limit >= s->cmp); | ||
76 | + if (counter >= s->cmp) { | ||
77 | + /* The compare timer fires in the current round. */ | ||
78 | + counter -= s->cmp; | ||
79 | + } else if (!is_oneshot) { | ||
80 | + /* | ||
81 | + * The compare timer fires after a reload, as it is below the | ||
82 | + * compare value already in this round. Note that the counter | ||
83 | + * value calculated below can be above the 32-bit limit, which | ||
84 | + * is legal here because the compare timer is an internal | ||
85 | + * helper ptimer only. | ||
86 | + */ | ||
87 | + counter += limit - s->cmp; | ||
88 | + } else { | ||
89 | + /* | ||
90 | + * The compare timer won't fire in this round, and the limit is | ||
91 | + * set to a value below the compare value. This practically means | ||
92 | + * it will never fire, so it can be switched off. | ||
93 | + */ | ||
94 | + is_active = false; | ||
95 | } | ||
96 | - ptimer_set_count(s->timer_cmp, next); | ||
97 | } | ||
98 | + | ||
99 | + /* | ||
100 | + * Set the compare timer and let it run, or stop it. This is agnostic | ||
101 | + * of CR.OCIEN bit, as this bit affects interrupt generation only. The | ||
102 | + * compare timer needs to run even if no interrupts are to be generated, | ||
103 | + * because the SR.OCIF bit must be updated also. | ||
104 | + * Note that the timer might already be stopped or be running with | ||
105 | + * counter values. However, finding out when an update is needed and | ||
106 | + * when not is not trivial. It's much easier applying the setting again, | ||
107 | + * as this does not harm either and the overhead is negligible. | ||
108 | + */ | ||
109 | + if (is_active) { | ||
110 | + ptimer_set_count(s->timer_cmp, counter); | ||
111 | + ptimer_run(s->timer_cmp, is_oneshot ? 1 : 0); | ||
112 | + } else { | ||
113 | + ptimer_stop(s->timer_cmp); | ||
114 | + } | ||
115 | + | ||
116 | } | ||
117 | |||
118 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
119 | { | ||
120 | - uint32_t freq = 0; | ||
121 | uint32_t oldcr = s->cr; | ||
122 | |||
123 | s->cr = value & 0x03ffffff; | ||
124 | |||
125 | if (s->cr & CR_SWR) { | ||
126 | - /* handle the reset */ | ||
127 | + /* | ||
128 | + * Reset clears CR.SWR again. It does not touch CR.EN, but the timers | ||
129 | + * are still stopped because the input clock is disabled. | ||
130 | + */ | ||
131 | imx_epit_reset(s, false); | ||
132 | + } else { | ||
133 | + uint32_t freq; | ||
134 | + uint32_t toggled_cr_bits = oldcr ^ s->cr; | ||
135 | + /* re-initialize the limits if CR.RLD has changed */ | ||
136 | + bool set_limit = toggled_cr_bits & CR_RLD; | ||
137 | + /* set the counter if the timer got just enabled and CR.ENMOD is set */ | ||
138 | + bool is_switched_on = (toggled_cr_bits & s->cr) & CR_EN; | ||
139 | + bool set_counter = is_switched_on && (s->cr & CR_ENMOD); | ||
140 | + | ||
141 | + ptimer_transaction_begin(s->timer_cmp); | ||
142 | + ptimer_transaction_begin(s->timer_reload); | ||
143 | + freq = imx_epit_get_freq(s); | ||
144 | + if (freq) { | ||
145 | + ptimer_set_freq(s->timer_reload, freq); | ||
146 | + ptimer_set_freq(s->timer_cmp, freq); | ||
147 | + } | ||
148 | + | ||
149 | + if (set_limit || set_counter) { | ||
150 | + uint64_t limit = (s->cr & CR_RLD) ? s->lr : EPIT_TIMER_MAX; | ||
151 | + ptimer_set_limit(s->timer_reload, limit, set_counter ? 1 : 0); | ||
152 | + if (set_limit) { | ||
153 | + ptimer_set_limit(s->timer_cmp, limit, 0); | ||
154 | + } | ||
155 | + } | ||
156 | + /* | ||
157 | + * If there is an input clock and the peripheral is enabled, then | ||
158 | + * ensure the wall clock timer is ticking. Otherwise stop the timers. | ||
159 | + * The compare timer will be updated later. | ||
160 | + */ | ||
161 | + if (freq && (s->cr & CR_EN)) { | ||
162 | + ptimer_run(s->timer_reload, 0); | ||
163 | + } else { | ||
164 | + ptimer_stop(s->timer_reload); | ||
165 | + } | ||
166 | + /* Commit changes to reload timer, so they can propagate. */ | ||
167 | + ptimer_transaction_commit(s->timer_reload); | ||
168 | + /* Update compare timer based on the committed reload timer value. */ | ||
169 | + imx_epit_update_compare_timer(s); | ||
170 | + ptimer_transaction_commit(s->timer_cmp); | ||
171 | } | ||
172 | |||
173 | /* | ||
174 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
175 | * - write to CR.EN or CR.OCIE | ||
176 | */ | ||
177 | imx_epit_update_int(s); | ||
178 | - | ||
179 | - /* | ||
180 | - * TODO: could we 'break' here for reset? following operations appear | ||
181 | - * to duplicate the work imx_epit_reset() already did. | ||
182 | - */ | ||
183 | - | ||
184 | - ptimer_transaction_begin(s->timer_cmp); | ||
185 | - ptimer_transaction_begin(s->timer_reload); | ||
186 | - | ||
187 | - /* | ||
188 | - * Update the frequency. In case of a reset the input clock was | ||
189 | - * switched off, so this can be skipped. | ||
190 | - */ | ||
191 | - if (!(s->cr & CR_SWR)) { | ||
192 | - freq = imx_epit_get_freq(s); | ||
193 | - if (freq) { | ||
194 | - ptimer_set_freq(s->timer_reload, freq); | ||
195 | - ptimer_set_freq(s->timer_cmp, freq); | ||
196 | - } | ||
197 | - } | ||
198 | - | ||
199 | - if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
200 | - if (s->cr & CR_ENMOD) { | ||
201 | - if (s->cr & CR_RLD) { | ||
202 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
203 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
204 | - } else { | ||
205 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
206 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
207 | - } | ||
208 | - } | ||
209 | - | ||
210 | - imx_epit_reload_compare_timer(s); | ||
211 | - ptimer_run(s->timer_reload, 0); | ||
212 | - if (s->cr & CR_OCIEN) { | ||
213 | - ptimer_run(s->timer_cmp, 0); | ||
214 | - } else { | ||
215 | - ptimer_stop(s->timer_cmp); | ||
216 | - } | ||
217 | - } else if (!(s->cr & CR_EN)) { | ||
218 | - /* stop both timers */ | ||
219 | - ptimer_stop(s->timer_reload); | ||
220 | - ptimer_stop(s->timer_cmp); | ||
221 | - } else if (s->cr & CR_OCIEN) { | ||
222 | - if (!(oldcr & CR_OCIEN)) { | ||
223 | - imx_epit_reload_compare_timer(s); | ||
224 | - ptimer_run(s->timer_cmp, 0); | ||
225 | - } | ||
226 | - } else { | ||
227 | - ptimer_stop(s->timer_cmp); | ||
228 | - } | ||
229 | - | ||
230 | - ptimer_transaction_commit(s->timer_cmp); | ||
231 | - ptimer_transaction_commit(s->timer_reload); | ||
232 | } | ||
233 | |||
234 | static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
235 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
236 | /* If IOVW bit is set then set the timer value */ | ||
237 | ptimer_set_count(s->timer_reload, s->lr); | ||
238 | } | ||
239 | - /* | ||
240 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
241 | - * the timer interrupt may not fire properly. The commit must happen | ||
242 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
243 | - * s->timer_reload internally again. | ||
244 | - */ | ||
245 | + /* Commit the changes to s->timer_reload, so they can propagate. */ | ||
246 | ptimer_transaction_commit(s->timer_reload); | ||
247 | - imx_epit_reload_compare_timer(s); | ||
248 | + /* Update the compare timer based on the committed reload timer value. */ | ||
249 | + imx_epit_update_compare_timer(s); | ||
250 | ptimer_transaction_commit(s->timer_cmp); | ||
251 | } | ||
252 | |||
253 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
254 | { | ||
255 | s->cmp = value; | ||
256 | |||
257 | + /* Update the compare timer based on the committed reload timer value. */ | ||
258 | ptimer_transaction_begin(s->timer_cmp); | ||
259 | - imx_epit_reload_compare_timer(s); | ||
260 | + imx_epit_update_compare_timer(s); | ||
261 | ptimer_transaction_commit(s->timer_cmp); | ||
262 | } | ||
263 | |||
264 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
265 | { | ||
266 | IMXEPITState *s = IMX_EPIT(opaque); | ||
267 | |||
268 | + /* The cmp ptimer can't be running when the peripheral is disabled */ | ||
269 | + assert(s->cr & CR_EN); | ||
270 | + | ||
271 | DPRINTF("sr was %d\n", s->sr); | ||
272 | /* Set interrupt status bit SR.OCIF and update the interrupt state */ | ||
273 | s->sr |= SR_OCIF; | ||
274 | -- | ||
275 | 2.25.1 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TID4 trap allows trapping of the cache ID | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | registers CCSIDR_EL1, CCSIDR2_EL1, CLIDR_EL1 and CSSELR_EL1 (and | ||
3 | their AArch32 equivalents). This is a subset of the registers | ||
4 | trapped by HCR_EL2.TID2, which includes all of these and also the | ||
5 | CTR_EL0 register. | ||
6 | 2 | ||
7 | Our implementation already uses a separate access function for | 3 | Fix these: |
8 | CTR_EL0 (ctr_el0_access()), so all of the registers currently using | ||
9 | access_aa64_tid2() should also be checking TID4. Make that function | ||
10 | check both TID2 and TID4, and rename it appropriately. | ||
11 | 4 | ||
5 | WARNING: Block comments use a leading /* on a separate line | ||
6 | WARNING: Block comments use * on subsequent lines | ||
7 | WARNING: Block comments use a trailing */ on a separate line | ||
8 | |||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Message-id: 20221213190537.511-2-farosas@suse.de | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | --- | 14 | --- |
15 | target/arm/helper.c | 17 +++++++++-------- | 15 | target/arm/helper.c | 323 +++++++++++++++++++++++++++++--------------- |
16 | 1 file changed, 9 insertions(+), 8 deletions(-) | 16 | 1 file changed, 215 insertions(+), 108 deletions(-) |
17 | 17 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
19 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 20 | --- a/target/arm/helper.c |
21 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static void scr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 22 | @@ -XXX,XX +XXX,XX @@ uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri) |
23 | scr_write(env, ri, 0); | 23 | static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, |
24 | } | 24 | uint64_t v) |
25 | 25 | { | |
26 | -static CPAccessResult access_aa64_tid2(CPUARMState *env, | 26 | - /* Raw write of a coprocessor register (as needed for migration, etc). |
27 | - const ARMCPRegInfo *ri, | 27 | + /* |
28 | - bool isread) | 28 | + * Raw write of a coprocessor register (as needed for migration, etc). |
29 | +static CPAccessResult access_tid4(CPUARMState *env, | 29 | * Note that constant registers are treated as write-ignored; the |
30 | + const ARMCPRegInfo *ri, | 30 | * caller should check for success by whether a readback gives the |
31 | + bool isread) | 31 | * value written. |
32 | { | 32 | @@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, |
33 | - if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TID2)) { | 33 | |
34 | + if (arm_current_el(env) == 1 && | 34 | static bool raw_accessors_invalid(const ARMCPRegInfo *ri) |
35 | + (arm_hcr_el2_eff(env) & (HCR_TID2 | HCR_TID4))) { | 35 | { |
36 | return CP_ACCESS_TRAP_EL2; | 36 | - /* Return true if the regdef would cause an assertion if you called |
37 | } | 37 | + /* |
38 | 38 | + * Return true if the regdef would cause an assertion if you called | |
39 | * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a | ||
40 | * program bug for it not to have the NO_RAW flag). | ||
41 | * NB that returning false here doesn't necessarily mean that calling | ||
42 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu) | ||
43 | if (ri->type & ARM_CP_NO_RAW) { | ||
44 | continue; | ||
45 | } | ||
46 | - /* Write value and confirm it reads back as written | ||
47 | + /* | ||
48 | + * Write value and confirm it reads back as written | ||
49 | * (to catch read-only registers and partially read-only | ||
50 | * registers where the incoming migration value doesn't match) | ||
51 | */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static gint cpreg_key_compare(gconstpointer a, gconstpointer b) | ||
53 | |||
54 | void init_cpreg_list(ARMCPU *cpu) | ||
55 | { | ||
56 | - /* Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
57 | + /* | ||
58 | + * Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
59 | * Note that we require cpreg_tuples[] to be sorted by key ID. | ||
60 | */ | ||
61 | GList *keys; | ||
62 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_el3_aa32ns(CPUARMState *env, | ||
63 | return CP_ACCESS_OK; | ||
64 | } | ||
65 | |||
66 | -/* Some secure-only AArch32 registers trap to EL3 if used from | ||
67 | +/* | ||
68 | + * Some secure-only AArch32 registers trap to EL3 if used from | ||
69 | * Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts). | ||
70 | * Note that an access from Secure EL1 can only happen if EL3 is AArch64. | ||
71 | * We assume that the .access field is set to PL1_RW. | ||
72 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_trap_aa32s_el1(CPUARMState *env, | ||
73 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
74 | } | ||
75 | |||
76 | -/* Check for traps to performance monitor registers, which are controlled | ||
77 | +/* | ||
78 | + * Check for traps to performance monitor registers, which are controlled | ||
79 | * by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3. | ||
80 | */ | ||
81 | static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
82 | @@ -XXX,XX +XXX,XX @@ static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
83 | ARMCPU *cpu = env_archcpu(env); | ||
84 | |||
85 | if (raw_read(env, ri) != value) { | ||
86 | - /* Unlike real hardware the qemu TLB uses virtual addresses, | ||
87 | + /* | ||
88 | + * Unlike real hardware the qemu TLB uses virtual addresses, | ||
89 | * not modified virtual addresses, so this causes a TLB flush. | ||
90 | */ | ||
91 | tlb_flush(CPU(cpu)); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | |||
94 | if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | ||
95 | && !extended_addresses_enabled(env)) { | ||
96 | - /* For VMSA (when not using the LPAE long descriptor page table | ||
97 | + /* | ||
98 | + * For VMSA (when not using the LPAE long descriptor page table | ||
99 | * format) this register includes the ASID, so do a TLB flush. | ||
100 | * For PMSA it is purely a process ID and no action is needed. | ||
101 | */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2is_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | } | ||
104 | |||
105 | static const ARMCPRegInfo cp_reginfo[] = { | ||
106 | - /* Define the secure and non-secure FCSE identifier CP registers | ||
107 | + /* | ||
108 | + * Define the secure and non-secure FCSE identifier CP registers | ||
109 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
110 | * the secure register to be properly reset and migrated. There is also no | ||
111 | * v8 EL1 version of the register so the non-secure instance stands alone. | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
113 | .access = PL1_RW, .secure = ARM_CP_SECSTATE_S, | ||
114 | .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s), | ||
115 | .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, }, | ||
116 | - /* Define the secure and non-secure context identifier CP registers | ||
117 | + /* | ||
118 | + * Define the secure and non-secure context identifier CP registers | ||
119 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
120 | * the secure register to be properly reset and migrated. In the | ||
121 | * non-secure case, the 32-bit register will have reset and migration | ||
122 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
123 | }; | ||
124 | |||
125 | static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
126 | - /* NB: Some of these registers exist in v8 but with more precise | ||
127 | + /* | ||
128 | + * NB: Some of these registers exist in v8 but with more precise | ||
129 | * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]). | ||
130 | */ | ||
131 | /* MMU Domain access control / MPU write buffer control */ | ||
132 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
133 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
134 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s), | ||
135 | offsetoflow32(CPUARMState, cp15.dacr_ns) } }, | ||
136 | - /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
137 | + /* | ||
138 | + * ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
139 | * For v6 and v5, these mappings are overly broad. | ||
140 | */ | ||
141 | { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0, | ||
142 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
143 | }; | ||
144 | |||
145 | static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
146 | - /* Not all pre-v6 cores implemented this WFI, so this is slightly | ||
147 | + /* | ||
148 | + * Not all pre-v6 cores implemented this WFI, so this is slightly | ||
149 | * over-broad. | ||
150 | */ | ||
151 | { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2, | ||
152 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
153 | }; | ||
154 | |||
155 | static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
156 | - /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
157 | + /* | ||
158 | + * Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
159 | * is UNPREDICTABLE; we choose to NOP as most implementations do). | ||
160 | */ | ||
161 | { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
162 | .access = PL1_W, .type = ARM_CP_WFI }, | ||
163 | - /* L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
164 | + /* | ||
165 | + * L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
166 | * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and | ||
167 | * OMAPCP will override this space. | ||
168 | */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
170 | { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY, | ||
171 | .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
172 | .resetvalue = 0 }, | ||
173 | - /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
174 | + /* | ||
175 | + * We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
176 | * implementing it as RAZ means the "debug architecture version" bits | ||
177 | * will read as a reserved value, which should cause Linux to not try | ||
178 | * to use the debug hardware. | ||
179 | */ | ||
180 | { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
181 | .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | - /* MMU TLB control. Note that the wildcarding means we cover not just | ||
183 | + /* | ||
184 | + * MMU TLB control. Note that the wildcarding means we cover not just | ||
185 | * the unified TLB ops but also the dside/iside/inner-shareable variants. | ||
186 | */ | ||
187 | { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY, | ||
188 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
189 | |||
190 | /* In ARMv8 most bits of CPACR_EL1 are RES0. */ | ||
191 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
192 | - /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
193 | + /* | ||
194 | + * ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
195 | * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP. | ||
196 | * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell. | ||
197 | */ | ||
198 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | value |= R_CPACR_ASEDIS_MASK; | ||
200 | } | ||
201 | |||
202 | - /* VFPv3 and upwards with NEON implement 32 double precision | ||
203 | + /* | ||
204 | + * VFPv3 and upwards with NEON implement 32 double precision | ||
205 | * registers (D0-D31). | ||
206 | */ | ||
207 | if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) { | ||
208 | @@ -XXX,XX +XXX,XX @@ static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
209 | |||
210 | static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
211 | { | ||
212 | - /* Call cpacr_write() so that we reset with the correct RAO bits set | ||
213 | + /* | ||
214 | + * Call cpacr_write() so that we reset with the correct RAO bits set | ||
215 | * for our CPU features. | ||
216 | */ | ||
217 | cpacr_write(env, ri, 0); | ||
218 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
219 | { .name = "MVA_prefetch", | ||
220 | .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1, | ||
221 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
222 | - /* We need to break the TB after ISB to execute self-modifying code | ||
223 | + /* | ||
224 | + * We need to break the TB after ISB to execute self-modifying code | ||
225 | * correctly and also to take any pending interrupts immediately. | ||
226 | * So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag. | ||
227 | */ | ||
228 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
229 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s), | ||
230 | offsetof(CPUARMState, cp15.ifar_ns) }, | ||
231 | .resetvalue = 0, }, | ||
232 | - /* Watchpoint Fault Address Register : should actually only be present | ||
233 | + /* | ||
234 | + * Watchpoint Fault Address Register : should actually only be present | ||
235 | * for 1136, 1176, 11MPCore. | ||
236 | */ | ||
237 | { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, | ||
238 | @@ -XXX,XX +XXX,XX @@ static bool event_supported(uint16_t number) | ||
239 | static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | bool isread) | ||
241 | { | ||
242 | - /* Performance monitor registers user accessibility is controlled | ||
243 | + /* | ||
244 | + * Performance monitor registers user accessibility is controlled | ||
245 | * by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable | ||
246 | * trapping to EL2 or EL3 for other accesses. | ||
247 | */ | ||
248 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult pmreg_access_ccntr(CPUARMState *env, | ||
249 | (MDCR_HPME | MDCR_HPMD | MDCR_HPMN | MDCR_HCCD | MDCR_HLP) | ||
250 | #define MDCR_EL3_PMU_ENABLE_BITS (MDCR_SPME | MDCR_SCCD) | ||
251 | |||
252 | -/* Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
253 | +/* | ||
254 | + * Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
255 | * the current EL, security state, and register configuration. | ||
256 | */ | ||
257 | static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) | ||
258 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
259 | static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
260 | uint64_t value) | ||
261 | { | ||
262 | - /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
263 | + /* | ||
264 | + * The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
265 | * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the | ||
266 | * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are | ||
267 | * accessed. | ||
268 | @@ -XXX,XX +XXX,XX @@ static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
269 | env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK; | ||
270 | pmevcntr_op_finish(env, counter); | ||
271 | } | ||
272 | - /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
273 | + /* | ||
274 | + * Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
275 | * PMSELR value is equal to or greater than the number of implemented | ||
276 | * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI. | ||
277 | */ | ||
278 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
279 | } | ||
280 | return ret; | ||
281 | } else { | ||
282 | - /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
283 | - * are CONSTRAINED UNPREDICTABLE. */ | ||
284 | + /* | ||
285 | + * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
286 | + * are CONSTRAINED UNPREDICTABLE. | ||
287 | + */ | ||
288 | return 0; | ||
289 | } | ||
290 | } | ||
291 | @@ -XXX,XX +XXX,XX @@ static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
292 | static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
293 | uint64_t value) | ||
294 | { | ||
295 | - /* Note that even though the AArch64 view of this register has bits | ||
296 | + /* | ||
297 | + * Note that even though the AArch64 view of this register has bits | ||
298 | * [10:0] all RES0 we can only mask the bottom 5, to comply with the | ||
299 | * architectural requirements for bits which are RES0 only in some | ||
300 | * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7 | ||
301 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
302 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
303 | valid_mask &= ~SCR_HCE; | ||
304 | |||
305 | - /* On ARMv7, SMD (or SCD as it is called in v7) is only | ||
306 | + /* | ||
307 | + * On ARMv7, SMD (or SCD as it is called in v7) is only | ||
308 | * supported if EL2 exists. The bit is UNK/SBZP when | ||
309 | * EL2 is unavailable. In QEMU ARMv7, we force it to always zero | ||
310 | * when EL2 is unavailable. | ||
311 | @@ -XXX,XX +XXX,XX @@ static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
312 | { | ||
313 | ARMCPU *cpu = env_archcpu(env); | ||
314 | |||
315 | - /* Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
316 | + /* | ||
317 | + * Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
318 | * bank | ||
319 | */ | ||
320 | uint32_t index = A32_BANKED_REG_GET(env, csselr, | ||
39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 321 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
40 | { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH, | 322 | /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */ |
41 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0, | 323 | { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, |
42 | .access = PL1_R, | 324 | .access = PL1_W, .type = ARM_CP_NOP }, |
43 | - .accessfn = access_aa64_tid2, | 325 | - /* Performance monitors are implementation defined in v7, |
44 | + .accessfn = access_tid4, | 326 | + /* |
45 | .readfn = ccsidr_read, .type = ARM_CP_NO_RAW }, | 327 | + * Performance monitors are implementation defined in v7, |
46 | { .name = "CSSELR", .state = ARM_CP_STATE_BOTH, | 328 | * but with an ARM recommended set of registers, which we |
47 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, | 329 | * follow. |
48 | .access = PL1_RW, | 330 | * |
49 | - .accessfn = access_aa64_tid2, | 331 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
50 | + .accessfn = access_tid4, | ||
51 | .writefn = csselr_write, .resetvalue = 0, | 332 | .writefn = csselr_write, .resetvalue = 0, |
52 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), | 333 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), |
53 | offsetof(CPUARMState, cp15.csselr_ns) } }, | 334 | offsetof(CPUARMState, cp15.csselr_ns) } }, |
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ccsidr2_reginfo[] = { | 335 | - /* Auxiliary ID register: this actually has an IMPDEF value but for now |
55 | { .name = "CCSIDR2", .state = ARM_CP_STATE_BOTH, | 336 | + /* |
56 | .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 2, | 337 | + * Auxiliary ID register: this actually has an IMPDEF value but for now |
57 | .access = PL1_R, | 338 | * just RAZ for all cores: |
58 | - .accessfn = access_aa64_tid2, | 339 | */ |
59 | + .accessfn = access_tid4, | 340 | { .name = "AIDR", .state = ARM_CP_STATE_BOTH, |
60 | .readfn = ccsidr2_read, .type = ARM_CP_NO_RAW }, | 341 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
342 | .access = PL1_R, .type = ARM_CP_CONST, | ||
343 | .accessfn = access_aa64_tid1, | ||
344 | .resetvalue = 0 }, | ||
345 | - /* Auxiliary fault status registers: these also are IMPDEF, and we | ||
346 | + /* | ||
347 | + * Auxiliary fault status registers: these also are IMPDEF, and we | ||
348 | * choose to RAZ/WI for all cores. | ||
349 | */ | ||
350 | { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
351 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
352 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1, | ||
353 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
354 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
355 | - /* MAIR can just read-as-written because we don't implement caches | ||
356 | + /* | ||
357 | + * MAIR can just read-as-written because we don't implement caches | ||
358 | * and so don't need to care about memory attributes. | ||
359 | */ | ||
360 | { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64, | ||
361 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
362 | .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0, | ||
363 | .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]), | ||
364 | .resetvalue = 0 }, | ||
365 | - /* For non-long-descriptor page tables these are PRRR and NMRR; | ||
366 | + /* | ||
367 | + * For non-long-descriptor page tables these are PRRR and NMRR; | ||
368 | * regardless they still act as reads-as-written for QEMU. | ||
369 | */ | ||
370 | - /* MAIR0/1 are defined separately from their 64-bit counterpart which | ||
371 | + /* | ||
372 | + * MAIR0/1 are defined separately from their 64-bit counterpart which | ||
373 | * allows them to assign the correct fieldoffset based on the endianness | ||
374 | * handled in the field definitions. | ||
375 | */ | ||
376 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
377 | static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
378 | bool isread) | ||
379 | { | ||
380 | - /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
381 | + /* | ||
382 | + * CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
383 | * Writable only at the highest implemented exception level. | ||
384 | */ | ||
385 | int el = arm_current_el(env); | ||
386 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_stimer_access(CPUARMState *env, | ||
387 | const ARMCPRegInfo *ri, | ||
388 | bool isread) | ||
389 | { | ||
390 | - /* The AArch64 register view of the secure physical timer is | ||
391 | + /* | ||
392 | + * The AArch64 register view of the secure physical timer is | ||
393 | * always accessible from EL3, and configurably accessible from | ||
394 | * Secure EL1. | ||
395 | */ | ||
396 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
397 | ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx]; | ||
398 | |||
399 | if (gt->ctl & 1) { | ||
400 | - /* Timer enabled: calculate and set current ISTATUS, irq, and | ||
401 | + /* | ||
402 | + * Timer enabled: calculate and set current ISTATUS, irq, and | ||
403 | * reset timer to when ISTATUS next has to change | ||
404 | */ | ||
405 | uint64_t offset = timeridx == GTIMER_VIRT ? | ||
406 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
407 | /* Next transition is when we hit cval */ | ||
408 | nexttick = gt->cval + offset; | ||
409 | } | ||
410 | - /* Note that the desired next expiry time might be beyond the | ||
411 | + /* | ||
412 | + * Note that the desired next expiry time might be beyond the | ||
413 | * signed-64-bit range of a QEMUTimer -- in this case we just | ||
414 | * set the timer for as far in the future as possible. When the | ||
415 | * timer expires we will reset the timer for any remaining period. | ||
416 | @@ -XXX,XX +XXX,XX @@ static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
417 | /* Enable toggled */ | ||
418 | gt_recalc_timer(cpu, timeridx); | ||
419 | } else if ((oldval ^ value) & 2) { | ||
420 | - /* IMASK toggled: don't need to recalculate, | ||
421 | + /* | ||
422 | + * IMASK toggled: don't need to recalculate, | ||
423 | * just set the interrupt line based on ISTATUS | ||
424 | */ | ||
425 | int irqstate = (oldval & 4) && !(value & 2); | ||
426 | @@ -XXX,XX +XXX,XX @@ static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
427 | } | ||
428 | |||
429 | static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
430 | - /* Note that CNTFRQ is purely reads-as-written for the benefit | ||
431 | + /* | ||
432 | + * Note that CNTFRQ is purely reads-as-written for the benefit | ||
433 | * of software; writing it doesn't actually change the timer frequency. | ||
434 | * Our reset value matches the fixed frequency we implement the timer at. | ||
435 | */ | ||
436 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
437 | .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read, | ||
438 | .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write, | ||
439 | }, | ||
440 | - /* Secure timer -- this is actually restricted to only EL3 | ||
441 | + /* | ||
442 | + * Secure timer -- this is actually restricted to only EL3 | ||
443 | * and configurably Secure-EL1 via the accessfn. | ||
444 | */ | ||
445 | { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64, | ||
446 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
447 | |||
448 | #else | ||
449 | |||
450 | -/* In user-mode most of the generic timer registers are inaccessible | ||
451 | +/* | ||
452 | + * In user-mode most of the generic timer registers are inaccessible | ||
453 | * however modern kernels (4.12+) allow access to cntvct_el0 | ||
454 | */ | ||
455 | |||
456 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
457 | { | ||
458 | ARMCPU *cpu = env_archcpu(env); | ||
459 | |||
460 | - /* Currently we have no support for QEMUTimer in linux-user so we | ||
461 | + /* | ||
462 | + * Currently we have no support for QEMUTimer in linux-user so we | ||
463 | * can't call gt_get_countervalue(env), instead we directly | ||
464 | * call the lower level functions. | ||
465 | */ | ||
466 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
467 | bool isread) | ||
468 | { | ||
469 | if (ri->opc2 & 4) { | ||
470 | - /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
471 | + /* | ||
472 | + * The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
473 | * Secure EL1 (which can only happen if EL3 is AArch64). | ||
474 | * They are simply UNDEF if executed from NS EL1. | ||
475 | * They function normally from EL2 or EL3. | ||
476 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
477 | } | ||
478 | } | ||
479 | } else { | ||
480 | - /* fsr is a DFSR/IFSR value for the short descriptor | ||
481 | + /* | ||
482 | + * fsr is a DFSR/IFSR value for the short descriptor | ||
483 | * translation table format (with WnR always clear). | ||
484 | * Convert it to a 32-bit PAR. | ||
485 | */ | ||
486 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
61 | }; | 487 | }; |
62 | 488 | ||
489 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
490 | - /* Reset for all these registers is handled in arm_cpu_reset(), | ||
491 | + /* | ||
492 | + * Reset for all these registers is handled in arm_cpu_reset(), | ||
493 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
494 | * not register cpregs but still need the state to be reset. | ||
495 | */ | ||
496 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
497 | } | ||
498 | |||
499 | if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
500 | - /* With LPAE the TTBCR could result in a change of ASID | ||
501 | + /* | ||
502 | + * With LPAE the TTBCR could result in a change of ASID | ||
503 | * via the TTBCR.A1 bit, so do a TLB flush. | ||
504 | */ | ||
505 | tlb_flush(CPU(cpu)); | ||
506 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
507 | offsetoflow32(CPUARMState, cp15.tcr_el[1])} }, | ||
508 | }; | ||
509 | |||
510 | -/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
511 | +/* | ||
512 | + * Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
513 | * qemu tlbs nor adjusting cached masks. | ||
514 | */ | ||
515 | static const ARMCPRegInfo ttbcr2_reginfo = { | ||
516 | @@ -XXX,XX +XXX,XX @@ static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
517 | static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
518 | uint64_t value) | ||
519 | { | ||
520 | - /* On OMAP there are registers indicating the max/min index of dcache lines | ||
521 | + /* | ||
522 | + * On OMAP there are registers indicating the max/min index of dcache lines | ||
523 | * containing a dirty line; cache flush operations have to reset these. | ||
524 | */ | ||
525 | env->cp15.c15_i_max = 0x000; | ||
526 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = { | ||
527 | .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW, | ||
528 | .type = ARM_CP_NO_RAW, | ||
529 | .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, }, | ||
530 | - /* TODO: Peripheral port remap register: | ||
531 | + /* | ||
532 | + * TODO: Peripheral port remap register: | ||
533 | * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller | ||
534 | * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff), | ||
535 | * when MMU is off. | ||
536 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
537 | .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW, | ||
538 | .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr), | ||
539 | .resetvalue = 0, }, | ||
540 | - /* XScale specific cache-lockdown: since we have no cache we NOP these | ||
541 | + /* | ||
542 | + * XScale specific cache-lockdown: since we have no cache we NOP these | ||
543 | * and hope the guest does not really rely on cache behaviour. | ||
544 | */ | ||
545 | { .name = "XSCALE_LOCK_ICACHE_LINE", | ||
546 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
547 | }; | ||
548 | |||
549 | static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
550 | - /* RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
551 | + /* | ||
552 | + * RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
553 | * implementation of this implementation-defined space. | ||
554 | * Ideally this should eventually disappear in favour of actually | ||
555 | * implementing the correct behaviour for all cores. | ||
556 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
557 | }; | ||
558 | |||
559 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
560 | - /* The cache test-and-clean instructions always return (1 << 30) | ||
561 | + /* | ||
562 | + * The cache test-and-clean instructions always return (1 << 30) | ||
563 | * to indicate that there are no dirty cache lines. | ||
564 | */ | ||
565 | { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3, | ||
566 | @@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read_val(CPUARMState *env) | ||
567 | |||
568 | if (arm_feature(env, ARM_FEATURE_V7MP)) { | ||
569 | mpidr |= (1U << 31); | ||
570 | - /* Cores which are uniprocessor (non-coherent) | ||
571 | + /* | ||
572 | + * Cores which are uniprocessor (non-coherent) | ||
573 | * but still implement the MP extensions set | ||
574 | * bit 30. (For instance, Cortex-R5). | ||
575 | */ | ||
576 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, | ||
577 | return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); | ||
578 | } | ||
579 | |||
580 | -/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
581 | +/* | ||
582 | + * See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
583 | * Page D4-1736 (DDI0487A.b) | ||
584 | */ | ||
585 | |||
586 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
587 | static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
588 | uint64_t value) | ||
589 | { | ||
590 | - /* Invalidate by VA, EL2 | ||
591 | + /* | ||
592 | + * Invalidate by VA, EL2 | ||
593 | * Currently handles both VAE2 and VALE2, since we don't support | ||
594 | * flush-last-level-only. | ||
595 | */ | ||
596 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
597 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
598 | uint64_t value) | ||
599 | { | ||
600 | - /* Invalidate by VA, EL3 | ||
601 | + /* | ||
602 | + * Invalidate by VA, EL3 | ||
603 | * Currently handles both VAE3 and VALE3, since we don't support | ||
604 | * flush-last-level-only. | ||
605 | */ | ||
606 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
607 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
608 | uint64_t value) | ||
609 | { | ||
610 | - /* Invalidate by VA, EL1&0 (AArch64 version). | ||
611 | + /* | ||
612 | + * Invalidate by VA, EL1&0 (AArch64 version). | ||
613 | * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1, | ||
614 | * since we don't support flush-for-specific-ASID-only or | ||
615 | * flush-last-level-only. | ||
616 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
617 | bool isread) | ||
618 | { | ||
619 | if (!(env->pstate & PSTATE_SP)) { | ||
620 | - /* Access to SP_EL0 is undefined if it's being used as | ||
621 | + /* | ||
622 | + * Access to SP_EL0 is undefined if it's being used as | ||
623 | * the stack pointer. | ||
624 | */ | ||
625 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
626 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
627 | } | ||
628 | |||
629 | if (raw_read(env, ri) == value) { | ||
630 | - /* Skip the TLB flush if nothing actually changed; Linux likes | ||
631 | + /* | ||
632 | + * Skip the TLB flush if nothing actually changed; Linux likes | ||
633 | * to do a lot of pointless SCTLR writes. | ||
634 | */ | ||
635 | return; | ||
636 | @@ -XXX,XX +XXX,XX @@ static void mdcr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
637 | } | ||
638 | |||
639 | static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
640 | - /* Minimal set of EL0-visible registers. This will need to be expanded | ||
641 | + /* | ||
642 | + * Minimal set of EL0-visible registers. This will need to be expanded | ||
643 | * significantly for system emulation of AArch64 CPUs. | ||
644 | */ | ||
645 | { .name = "NZCV", .state = ARM_CP_STATE_AA64, | ||
646 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
647 | .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0, | ||
648 | .access = PL1_RW, | ||
649 | .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) }, | ||
650 | - /* We rely on the access checks not allowing the guest to write to the | ||
651 | + /* | ||
652 | + * We rely on the access checks not allowing the guest to write to the | ||
653 | * state field when SPSel indicates that it's being used as the stack | ||
654 | * pointer. | ||
655 | */ | ||
656 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
657 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
658 | valid_mask &= ~HCR_HCD; | ||
659 | } else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) { | ||
660 | - /* Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
661 | + /* | ||
662 | + * Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
663 | * However, if we're using the SMC PSCI conduit then QEMU is | ||
664 | * effectively acting like EL3 firmware and so the guest at | ||
665 | * EL2 should retain the ability to prevent EL1 from being | ||
666 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
667 | .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
668 | .writefn = tlbi_aa64_vae2is_write }, | ||
669 | #ifndef CONFIG_USER_ONLY | ||
670 | - /* Unlike the other EL2-related AT operations, these must | ||
671 | + /* | ||
672 | + * Unlike the other EL2-related AT operations, these must | ||
673 | * UNDEF from EL3 if EL2 is not implemented, which is why we | ||
674 | * define them here rather than with the rest of the AT ops. | ||
675 | */ | ||
676 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
677 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
678 | .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
679 | .writefn = ats_write64 }, | ||
680 | - /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
681 | + /* | ||
682 | + * The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
683 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
684 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
685 | * to behave as if SCR.NS was 1. | ||
686 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
687 | .writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC }, | ||
688 | { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
689 | .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
690 | - /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
691 | + /* | ||
692 | + * ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
693 | * reset values as IMPDEF. We choose to reset to 3 to comply with | ||
694 | * both ARMv7 and ARMv8. | ||
695 | */ | ||
696 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = { | ||
697 | static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
698 | bool isread) | ||
699 | { | ||
700 | - /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
701 | + /* | ||
702 | + * The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
703 | * At Secure EL1 it traps to EL3 or EL2. | ||
704 | */ | ||
705 | if (arm_current_el(env) == 3) { | ||
706 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
707 | } | ||
708 | } | ||
709 | |||
710 | -/* We don't know until after realize whether there's a GICv3 | ||
711 | +/* | ||
712 | + * We don't know until after realize whether there's a GICv3 | ||
713 | * attached, and that is what registers the gicv3 sysregs. | ||
714 | * So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1 | ||
715 | * at runtime. | ||
716 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
717 | } | ||
718 | #endif | ||
719 | |||
720 | -/* Shared logic between LORID and the rest of the LOR* registers. | ||
721 | +/* | ||
722 | + * Shared logic between LORID and the rest of the LOR* registers. | ||
723 | * Secure state exclusion has already been dealt with. | ||
724 | */ | ||
725 | static CPAccessResult access_lor_ns(CPUARMState *env, | ||
63 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 726 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
64 | .name = "CLIDR", .state = ARM_CP_STATE_BOTH, | 727 | |
65 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1, | 728 | define_arm_cp_regs(cpu, cp_reginfo); |
66 | .access = PL1_R, .type = ARM_CP_CONST, | 729 | if (!arm_feature(env, ARM_FEATURE_V8)) { |
67 | - .accessfn = access_aa64_tid2, | 730 | - /* Must go early as it is full of wildcards that may be |
68 | + .accessfn = access_tid4, | 731 | + /* |
69 | .resetvalue = cpu->clidr | 732 | + * Must go early as it is full of wildcards that may be |
733 | * overridden by later definitions. | ||
734 | */ | ||
735 | define_arm_cp_regs(cpu, not_v8_cp_reginfo); | ||
736 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
737 | .access = PL1_R, .type = ARM_CP_CONST, | ||
738 | .accessfn = access_aa32_tid3, | ||
739 | .resetvalue = cpu->isar.id_pfr0 }, | ||
740 | - /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
741 | + /* | ||
742 | + * ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
743 | * the value of the GIC field until after we define these regs. | ||
744 | */ | ||
745 | { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH, | ||
746 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
747 | |||
748 | define_arm_cp_regs(cpu, el3_regs); | ||
749 | } | ||
750 | - /* The behaviour of NSACR is sufficiently various that we don't | ||
751 | + /* | ||
752 | + * The behaviour of NSACR is sufficiently various that we don't | ||
753 | * try to describe it in a single reginfo: | ||
754 | * if EL3 is 64 bit, then trap to EL3 from S EL1, | ||
755 | * reads as constant 0xc00 from NS EL1 and NS EL2 | ||
756 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
757 | if (cpu_isar_feature(aa32_jazelle, cpu)) { | ||
758 | define_arm_cp_regs(cpu, jazelle_regs); | ||
759 | } | ||
760 | - /* Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
761 | + /* | ||
762 | + * Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
763 | * cp15 crn=0 to be writes-ignored, whereas for other cores they should | ||
764 | * be read-only (ie write causes UNDEF exception). | ||
765 | */ | ||
766 | { | ||
767 | ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = { | ||
768 | - /* Pre-v8 MIDR space. | ||
769 | + /* | ||
770 | + * Pre-v8 MIDR space. | ||
771 | * Note that the MIDR isn't a simple constant register because | ||
772 | * of the TI925 behaviour where writes to another register can | ||
773 | * cause the MIDR value to change. | ||
774 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
775 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
776 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
777 | size_t i; | ||
778 | - /* Register the blanket "writes ignored" value first to cover the | ||
779 | + /* | ||
780 | + * Register the blanket "writes ignored" value first to cover the | ||
781 | * whole space. Then update the specific ID registers to allow write | ||
782 | * access, so that they ignore writes rather than causing them to | ||
783 | * UNDEF. | ||
784 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
785 | .raw_writefn = raw_write, | ||
70 | }; | 786 | }; |
71 | define_one_arm_cp_reg(cpu, &clidr); | 787 | if (arm_feature(env, ARM_FEATURE_XSCALE)) { |
788 | - /* Normally we would always end the TB on an SCTLR write, but Linux | ||
789 | + /* | ||
790 | + * Normally we would always end the TB on an SCTLR write, but Linux | ||
791 | * arch/arm/mach-pxa/sleep.S expects two instructions following | ||
792 | * an MMU enable to execute from cache. Imitate this behaviour. | ||
793 | */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
795 | void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
796 | const ARMCPRegInfo *r, void *opaque) | ||
797 | { | ||
798 | - /* Define implementations of coprocessor registers. | ||
799 | + /* | ||
800 | + * Define implementations of coprocessor registers. | ||
801 | * We store these in a hashtable because typically | ||
802 | * there are less than 150 registers in a space which | ||
803 | * is 16*16*16*8*8 = 262144 in size. | ||
804 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
805 | default: | ||
806 | g_assert_not_reached(); | ||
807 | } | ||
808 | - /* The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
809 | + /* | ||
810 | + * The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
811 | * encodes a minimum access level for the register. We roll this | ||
812 | * runtime check into our general permission check code, so check | ||
813 | * here that the reginfo's specified permissions are strict enough | ||
814 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
815 | assert((r->access & ~mask) == 0); | ||
816 | } | ||
817 | |||
818 | - /* Check that the register definition has enough info to handle | ||
819 | + /* | ||
820 | + * Check that the register definition has enough info to handle | ||
821 | * reads and writes if they are permitted. | ||
822 | */ | ||
823 | if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) { | ||
824 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
825 | continue; | ||
826 | } | ||
827 | if (state == ARM_CP_STATE_AA32) { | ||
828 | - /* Under AArch32 CP registers can be common | ||
829 | + /* | ||
830 | + * Under AArch32 CP registers can be common | ||
831 | * (same for secure and non-secure world) or banked. | ||
832 | */ | ||
833 | char *name; | ||
834 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
835 | g_assert_not_reached(); | ||
836 | } | ||
837 | } else { | ||
838 | - /* AArch64 registers get mapped to non-secure instance | ||
839 | - * of AArch32 */ | ||
840 | + /* | ||
841 | + * AArch64 registers get mapped to non-secure instance | ||
842 | + * of AArch32 | ||
843 | + */ | ||
844 | add_cpreg_to_hashtable(cpu, r, opaque, state, | ||
845 | ARM_CP_SECSTATE_NS, | ||
846 | crm, opc1, opc2, r->name); | ||
847 | @@ -XXX,XX +XXX,XX @@ void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
848 | |||
849 | static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
850 | { | ||
851 | - /* Return true if it is not valid for us to switch to | ||
852 | + /* | ||
853 | + * Return true if it is not valid for us to switch to | ||
854 | * this CPU mode (ie all the UNPREDICTABLE cases in | ||
855 | * the ARM ARM CPSRWriteByInstr pseudocode). | ||
856 | */ | ||
857 | @@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
858 | case ARM_CPU_MODE_UND: | ||
859 | case ARM_CPU_MODE_IRQ: | ||
860 | case ARM_CPU_MODE_FIQ: | ||
861 | - /* Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
862 | + /* | ||
863 | + * Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
864 | * allows FIQ mode to be Secure-only. (In v8 this doesn't exist.) | ||
865 | */ | ||
866 | - /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
867 | + /* | ||
868 | + * If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
869 | * and CPS are treated as illegal mode changes. | ||
870 | */ | ||
871 | if (write_type == CPSRWriteByInstr && | ||
872 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
873 | env->GE = (val >> 16) & 0xf; | ||
874 | } | ||
875 | |||
876 | - /* In a V7 implementation that includes the security extensions but does | ||
877 | + /* | ||
878 | + * In a V7 implementation that includes the security extensions but does | ||
879 | * not include Virtualization Extensions the SCR.FW and SCR.AW bits control | ||
880 | * whether non-secure software is allowed to change the CPSR_F and CPSR_A | ||
881 | * bits respectively. | ||
882 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
883 | changed_daif = (env->daif ^ val) & mask; | ||
884 | |||
885 | if (changed_daif & CPSR_A) { | ||
886 | - /* Check to see if we are allowed to change the masking of async | ||
887 | + /* | ||
888 | + * Check to see if we are allowed to change the masking of async | ||
889 | * abort exceptions from a non-secure state. | ||
890 | */ | ||
891 | if (!(env->cp15.scr_el3 & SCR_AW)) { | ||
892 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
893 | } | ||
894 | |||
895 | if (changed_daif & CPSR_F) { | ||
896 | - /* Check to see if we are allowed to change the masking of FIQ | ||
897 | + /* | ||
898 | + * Check to see if we are allowed to change the masking of FIQ | ||
899 | * exceptions from a non-secure state. | ||
900 | */ | ||
901 | if (!(env->cp15.scr_el3 & SCR_FW)) { | ||
902 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
903 | mask &= ~CPSR_F; | ||
904 | } | ||
905 | |||
906 | - /* Check whether non-maskable FIQ (NMFI) support is enabled. | ||
907 | + /* | ||
908 | + * Check whether non-maskable FIQ (NMFI) support is enabled. | ||
909 | * If this bit is set software is not allowed to mask | ||
910 | * FIQs, but is allowed to set CPSR_F to 0. | ||
911 | */ | ||
912 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
913 | if (write_type != CPSRWriteRaw && | ||
914 | ((env->uncached_cpsr ^ val) & mask & CPSR_M)) { | ||
915 | if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) { | ||
916 | - /* Note that we can only get here in USR mode if this is a | ||
917 | + /* | ||
918 | + * Note that we can only get here in USR mode if this is a | ||
919 | * gdb stub write; for this case we follow the architectural | ||
920 | * behaviour for guest writes in USR mode of ignoring an attempt | ||
921 | * to switch mode. (Those are caught by translate.c for writes | ||
922 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
923 | */ | ||
924 | mask &= ~CPSR_M; | ||
925 | } else if (bad_mode_switch(env, val & CPSR_M, write_type)) { | ||
926 | - /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
927 | + /* | ||
928 | + * Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
929 | * v7, and has defined behaviour in v8: | ||
930 | * + leave CPSR.M untouched | ||
931 | * + allow changes to the other CPSR fields | ||
932 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
933 | env->regs[14] = env->banked_r14[r14_bank_number(mode)]; | ||
934 | } | ||
935 | |||
936 | -/* Physical Interrupt Target EL Lookup Table | ||
937 | +/* | ||
938 | + * Physical Interrupt Target EL Lookup Table | ||
939 | * | ||
940 | * [ From ARM ARM section G1.13.4 (Table G1-15) ] | ||
941 | * | ||
942 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
943 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
944 | rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW); | ||
945 | } else { | ||
946 | - /* Either EL2 is the highest EL (and so the EL2 register width | ||
947 | + /* | ||
948 | + * Either EL2 is the highest EL (and so the EL2 register width | ||
949 | * is given by is64); or there is no EL2 or EL3, in which case | ||
950 | * the value of 'rw' does not affect the table lookup anyway. | ||
951 | */ | ||
952 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
953 | env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23]; | ||
954 | } | ||
955 | |||
956 | - /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
957 | + /* | ||
958 | + * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
959 | * mode, then we can copy to r8-r14. Otherwise, we copy to the | ||
960 | * FIQ bank for r8-r14. | ||
961 | */ | ||
962 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
963 | /* High vectors. When enabled, base address cannot be remapped. */ | ||
964 | addr += 0xffff0000; | ||
965 | } else { | ||
966 | - /* ARM v7 architectures provide a vector base address register to remap | ||
967 | + /* | ||
968 | + * ARM v7 architectures provide a vector base address register to remap | ||
969 | * the interrupt vector table. | ||
970 | * This register is only followed in non-monitor mode, and is banked. | ||
971 | * Note: only bits 31:5 are valid. | ||
972 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
973 | aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | ||
974 | |||
975 | if (cur_el < new_el) { | ||
976 | - /* Entry vector offset depends on whether the implemented EL | ||
977 | + /* | ||
978 | + * Entry vector offset depends on whether the implemented EL | ||
979 | * immediately lower than the target level is using AArch32 or AArch64 | ||
980 | */ | ||
981 | bool is_aa64; | ||
982 | @@ -XXX,XX +XXX,XX @@ static void handle_semihosting(CPUState *cs) | ||
983 | } | ||
984 | #endif | ||
985 | |||
986 | -/* Handle a CPU exception for A and R profile CPUs. | ||
987 | +/* | ||
988 | + * Handle a CPU exception for A and R profile CPUs. | ||
989 | * Do any appropriate logging, handle PSCI calls, and then hand off | ||
990 | * to the AArch64-entry or AArch32-entry function depending on the | ||
991 | * target exception level's register width. | ||
992 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
993 | } | ||
994 | #endif | ||
995 | |||
996 | - /* Hooks may change global state so BQL should be held, also the | ||
997 | + /* | ||
998 | + * Hooks may change global state so BQL should be held, also the | ||
999 | * BQL needs to be held for any modification of | ||
1000 | * cs->interrupt_request. | ||
1001 | */ | ||
1002 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
1003 | }; | ||
1004 | } | ||
1005 | |||
1006 | -/* Note that signed overflow is undefined in C. The following routines are | ||
1007 | - careful to use unsigned types where modulo arithmetic is required. | ||
1008 | - Failure to do so _will_ break on newer gcc. */ | ||
1009 | +/* | ||
1010 | + * Note that signed overflow is undefined in C. The following routines are | ||
1011 | + * careful to use unsigned types where modulo arithmetic is required. | ||
1012 | + * Failure to do so _will_ break on newer gcc. | ||
1013 | + */ | ||
1014 | |||
1015 | /* Signed saturating arithmetic. */ | ||
1016 | |||
1017 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
1018 | return (a & mask) | (b & ~mask); | ||
1019 | } | ||
1020 | |||
1021 | -/* CRC helpers. | ||
1022 | +/* | ||
1023 | + * CRC helpers. | ||
1024 | * The upper bytes of val (above the number specified by 'bytes') must have | ||
1025 | * been zeroed out by the caller. | ||
1026 | */ | ||
1027 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes) | ||
1028 | return crc32c(acc, buf, bytes) ^ 0xffffffff; | ||
1029 | } | ||
1030 | |||
1031 | -/* Return the exception level to which FP-disabled exceptions should | ||
1032 | +/* | ||
1033 | + * Return the exception level to which FP-disabled exceptions should | ||
1034 | * be taken, or 0 if FP is enabled. | ||
1035 | */ | ||
1036 | int fp_exception_el(CPUARMState *env, int cur_el) | ||
1037 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1038 | #ifndef CONFIG_USER_ONLY | ||
1039 | uint64_t hcr_el2; | ||
1040 | |||
1041 | - /* CPACR and the CPTR registers don't exist before v6, so FP is | ||
1042 | + /* | ||
1043 | + * CPACR and the CPTR registers don't exist before v6, so FP is | ||
1044 | * always accessible | ||
1045 | */ | ||
1046 | if (!arm_feature(env, ARM_FEATURE_V6)) { | ||
1047 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1048 | |||
1049 | hcr_el2 = arm_hcr_el2_eff(env); | ||
1050 | |||
1051 | - /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1052 | + /* | ||
1053 | + * The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1054 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
1055 | * 1 : trap only EL0 accesses | ||
1056 | * 3 : trap no accesses | ||
72 | -- | 1057 | -- |
73 | 2.25.1 | 1058 | 2.25.1 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TTLBIS bit allows trapping on EL1 use of | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | TLB maintenance instructions that operate on the inner shareable | ||
3 | domain: | ||
4 | 2 | ||
5 | AArch64: | 3 | Fix the following: |
6 | TLBI VMALLE1IS, TLBI VAE1IS, TLBI ASIDE1IS, TLBI VAAE1IS, | ||
7 | TLBI VALE1IS, TLBI VAALE1IS, TLBI RVAE1IS, TLBI RVAAE1IS, | ||
8 | TLBI RVALE1IS, and TLBI RVAALE1IS. | ||
9 | 4 | ||
10 | AArch32: | 5 | ERROR: spaces required around that '|' (ctx:VxV) |
11 | TLBIALLIS, TLBIMVAIS, TLBIASIDIS, TLBIMVAAIS, TLBIMVALIS, | 6 | ERROR: space required before the open parenthesis '(' |
12 | and TLBIMVAALIS. | 7 | ERROR: spaces required around that '+' (ctx:VxB) |
8 | ERROR: space prohibited between function name and open parenthesis '(' | ||
13 | 9 | ||
14 | Add the trapping support. | 10 | (the last two still have some occurrences in macros which I left |
11 | behind because it might impact readability) | ||
15 | 12 | ||
13 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
14 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
15 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
16 | Message-id: 20221213190537.511-3-farosas@suse.de | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | --- | 18 | --- |
19 | target/arm/helper.c | 43 +++++++++++++++++++++++++++---------------- | 19 | target/arm/helper.c | 42 +++++++++++++++++++++--------------------- |
20 | 1 file changed, 27 insertions(+), 16 deletions(-) | 20 | 1 file changed, 21 insertions(+), 21 deletions(-) |
21 | 21 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 22 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
23 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 24 | --- a/target/arm/helper.c |
25 | +++ b/target/arm/helper.c | 25 | +++ b/target/arm/helper.c |
26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlb(CPUARMState *env, const ARMCPRegInfo *ri, | 26 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque) |
27 | return CP_ACCESS_OK; | 27 | uint32_t regidx = (uintptr_t)key; |
28 | const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | ||
29 | |||
30 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | ||
31 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { | ||
32 | cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx); | ||
33 | /* The value array need not be initialized at this point */ | ||
34 | cpu->cpreg_array_len++; | ||
35 | @@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque) | ||
36 | |||
37 | ri = g_hash_table_lookup(cpu->cp_regs, key); | ||
38 | |||
39 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | ||
40 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { | ||
41 | cpu->cpreg_array_len++; | ||
42 | } | ||
28 | } | 43 | } |
29 | 44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | |
30 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBIS. */ | 45 | .resetfn = arm_cp_reset_ignore }, |
31 | +static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, | 46 | { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, |
32 | + bool isread) | 47 | .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, |
33 | +{ | 48 | - .access = PL0_R|PL1_W, |
34 | + if (arm_current_el(env) == 1 && | 49 | + .access = PL0_R | PL1_W, |
35 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBIS))) { | 50 | .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]), |
36 | + return CP_ACCESS_TRAP_EL2; | 51 | .resetvalue = 0}, |
37 | + } | 52 | { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3, |
38 | + return CP_ACCESS_OK; | 53 | - .access = PL0_R|PL1_W, |
39 | +} | 54 | + .access = PL0_R | PL1_W, |
40 | + | 55 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), |
41 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 56 | offsetoflow32(CPUARMState, cp15.tpidruro_ns) }, |
42 | { | 57 | .resetfn = arm_cp_reset_ignore }, |
43 | ARMCPU *cpu = env_archcpu(env); | 58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { |
44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 59 | .resetvalue = 0 }, |
45 | static const ARMCPRegInfo v7mp_cp_reginfo[] = { | 60 | /* The cache ops themselves: these all NOP for QEMU */ |
46 | /* 32 bit TLB invalidates, Inner Shareable */ | 61 | { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0, |
47 | { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | 62 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
48 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 63 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
49 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 64 | { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0, |
50 | .writefn = tlbiall_is_write }, | 65 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
51 | { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | 66 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
52 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 67 | { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0, |
53 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 68 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
54 | .writefn = tlbimva_is_write }, | 69 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
55 | { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | 70 | { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1, |
56 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 71 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
57 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 72 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
58 | .writefn = tlbiasid_is_write }, | 73 | { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2, |
59 | { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | 74 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
60 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 75 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
61 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 76 | { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0, |
62 | .writefn = tlbimvaa_is_write }, | 77 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
78 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
63 | }; | 79 | }; |
64 | 80 | ||
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 81 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { |
66 | /* TLBI operations */ | 82 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
67 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, | 83 | ARMCPRegInfo cbar = { |
68 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | 84 | .name = "CBAR", |
69 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 85 | .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0, |
70 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 86 | - .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar, |
71 | .writefn = tlbi_aa64_vmalle1is_write }, | 87 | + .access = PL1_R | PL3_W, .resetvalue = cpu->reset_cbar, |
72 | { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64, | 88 | .fieldoffset = offsetof(CPUARMState, |
73 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | 89 | cp15.c15_config_base_address) |
74 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 90 | }; |
75 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 91 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) |
76 | .writefn = tlbi_aa64_vae1is_write }, | 92 | return; |
77 | { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64, | 93 | |
78 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | 94 | if (old_mode == ARM_CPU_MODE_FIQ) { |
79 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 95 | - memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
80 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 96 | - memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); |
81 | .writefn = tlbi_aa64_vmalle1is_write }, | 97 | + memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
82 | { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64, | 98 | + memcpy(env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); |
83 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | 99 | } else if (mode == ARM_CPU_MODE_FIQ) { |
84 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 100 | - memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
85 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 101 | - memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); |
86 | .writefn = tlbi_aa64_vae1is_write }, | 102 | + memcpy(env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
87 | { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64, | 103 | + memcpy(env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); |
88 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | 104 | } |
89 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 105 | |
90 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 106 | i = bank_number(old_mode); |
91 | .writefn = tlbi_aa64_vae1is_write }, | 107 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
92 | { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64, | 108 | RESULT(sum, n, 16); \ |
93 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | 109 | if (sum >= 0) \ |
94 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 110 | ge |= 3 << (n * 2); \ |
95 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 111 | - } while(0) |
96 | .writefn = tlbi_aa64_vae1is_write }, | 112 | + } while (0) |
97 | { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64, | 113 | |
98 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0, | 114 | #define SARITH8(a, b, n, op) do { \ |
99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 115 | int32_t sum; \ |
100 | #endif | 116 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
101 | /* TLB invalidate last level of translation table walk */ | 117 | RESULT(sum, n, 8); \ |
102 | { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | 118 | if (sum >= 0) \ |
103 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 119 | ge |= 1 << n; \ |
104 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 120 | - } while(0) |
105 | .writefn = tlbimva_is_write }, | 121 | + } while (0) |
106 | { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | 122 | |
107 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 123 | |
108 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | 124 | #define ADD16(a, b, n) SARITH16(a, b, n, +) |
109 | .writefn = tlbimvaa_is_write }, | 125 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
110 | { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5, | 126 | RESULT(sum, n, 16); \ |
111 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | 127 | if ((sum >> 16) == 1) \ |
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | 128 | ge |= 3 << (n * 2); \ |
113 | static const ARMCPRegInfo tlbirange_reginfo[] = { | 129 | - } while(0) |
114 | { .name = "TLBI_RVAE1IS", .state = ARM_CP_STATE_AA64, | 130 | + } while (0) |
115 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 1, | 131 | |
116 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 132 | #define ADD8(a, b, n) do { \ |
117 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 133 | uint32_t sum; \ |
118 | .writefn = tlbi_aa64_rvae1is_write }, | 134 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
119 | { .name = "TLBI_RVAAE1IS", .state = ARM_CP_STATE_AA64, | 135 | RESULT(sum, n, 8); \ |
120 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 3, | 136 | if ((sum >> 8) == 1) \ |
121 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 137 | ge |= 1 << n; \ |
122 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 138 | - } while(0) |
123 | .writefn = tlbi_aa64_rvae1is_write }, | 139 | + } while (0) |
124 | { .name = "TLBI_RVALE1IS", .state = ARM_CP_STATE_AA64, | 140 | |
125 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 5, | 141 | #define SUB16(a, b, n) do { \ |
126 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 142 | uint32_t sum; \ |
127 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 143 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
128 | .writefn = tlbi_aa64_rvae1is_write }, | 144 | RESULT(sum, n, 16); \ |
129 | { .name = "TLBI_RVAALE1IS", .state = ARM_CP_STATE_AA64, | 145 | if ((sum >> 16) == 0) \ |
130 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 7, | 146 | ge |= 3 << (n * 2); \ |
131 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 147 | - } while(0) |
132 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | 148 | + } while (0) |
133 | .writefn = tlbi_aa64_rvae1is_write }, | 149 | |
134 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | 150 | #define SUB8(a, b, n) do { \ |
135 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | 151 | uint32_t sum; \ |
152 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
153 | RESULT(sum, n, 8); \ | ||
154 | if ((sum >> 8) == 0) \ | ||
155 | ge |= 1 << n; \ | ||
156 | - } while(0) | ||
157 | + } while (0) | ||
158 | |||
159 | #define PFX u | ||
160 | #define ARITH_GE | ||
136 | -- | 161 | -- |
137 | 2.25.1 | 162 | 2.25.1 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TICAB bit allows trapping of the ICIALLUIS | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | and IC IALLUIS cache maintenance instructions. | ||
3 | 2 | ||
4 | The HCR_EL2.TOCU bit traps all the other cache maintenance | 3 | Fix this: |
5 | instructions that operate to the point of unification: | 4 | ERROR: braces {} are necessary for all arms of this statement |
6 | AArch64 IC IVAU, IC IALLU, DC CVAU | ||
7 | AArch32 ICIMVAU, ICIALLU, DCCMVAU | ||
8 | 5 | ||
9 | The two trap bits between them cover all of the cache maintenance | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
10 | instructions which must also check the HCR_TPU flag. Turn the old | 7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> |
11 | aa64_cacheop_pou_access() function into a helper function which takes | 8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> |
12 | the set of HCR_EL2 flags to check as an argument, and call it from | 9 | Message-id: 20221213190537.511-4-farosas@suse.de |
13 | new access_ticab() and access_tocu() functions as appropriate for | ||
14 | each cache op. | ||
15 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | --- | 11 | --- |
19 | target/arm/helper.c | 36 +++++++++++++++++++++++------------- | 12 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++----------------- |
20 | 1 file changed, 23 insertions(+), 13 deletions(-) | 13 | 1 file changed, 42 insertions(+), 25 deletions(-) |
21 | 14 | ||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
25 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | 19 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, |
27 | return CP_ACCESS_OK; | 20 | env->CF = (val >> 29) & 1; |
21 | env->VF = (val << 3) & 0x80000000; | ||
22 | } | ||
23 | - if (mask & CPSR_Q) | ||
24 | + if (mask & CPSR_Q) { | ||
25 | env->QF = ((val & CPSR_Q) != 0); | ||
26 | - if (mask & CPSR_T) | ||
27 | + } | ||
28 | + if (mask & CPSR_T) { | ||
29 | env->thumb = ((val & CPSR_T) != 0); | ||
30 | + } | ||
31 | if (mask & CPSR_IT_0_1) { | ||
32 | env->condexec_bits &= ~3; | ||
33 | env->condexec_bits |= (val >> 25) & 3; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
35 | int i; | ||
36 | |||
37 | old_mode = env->uncached_cpsr & CPSR_M; | ||
38 | - if (mode == old_mode) | ||
39 | + if (mode == old_mode) { | ||
40 | return; | ||
41 | + } | ||
42 | |||
43 | if (old_mode == ARM_CPU_MODE_FIQ) { | ||
44 | memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
46 | new_mode = ARM_CPU_MODE_UND; | ||
47 | addr = 0x04; | ||
48 | mask = CPSR_I; | ||
49 | - if (env->thumb) | ||
50 | + if (env->thumb) { | ||
51 | offset = 2; | ||
52 | - else | ||
53 | + } else { | ||
54 | offset = 4; | ||
55 | + } | ||
56 | break; | ||
57 | case EXCP_SWI: | ||
58 | new_mode = ARM_CPU_MODE_SVC; | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_sat(uint16_t a, uint16_t b) | ||
60 | |||
61 | res = a + b; | ||
62 | if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) { | ||
63 | - if (a & 0x8000) | ||
64 | + if (a & 0x8000) { | ||
65 | res = 0x8000; | ||
66 | - else | ||
67 | + } else { | ||
68 | res = 0x7fff; | ||
69 | + } | ||
70 | } | ||
71 | return res; | ||
28 | } | 72 | } |
29 | 73 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t add8_sat(uint8_t a, uint8_t b) | |
30 | -static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | 74 | |
31 | - const ARMCPRegInfo *ri, | 75 | res = a + b; |
32 | - bool isread) | 76 | if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) { |
33 | +static CPAccessResult do_cacheop_pou_access(CPUARMState *env, uint64_t hcrflags) | 77 | - if (a & 0x80) |
78 | + if (a & 0x80) { | ||
79 | res = 0x80; | ||
80 | - else | ||
81 | + } else { | ||
82 | res = 0x7f; | ||
83 | + } | ||
84 | } | ||
85 | return res; | ||
86 | } | ||
87 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t sub16_sat(uint16_t a, uint16_t b) | ||
88 | |||
89 | res = a - b; | ||
90 | if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) { | ||
91 | - if (a & 0x8000) | ||
92 | + if (a & 0x8000) { | ||
93 | res = 0x8000; | ||
94 | - else | ||
95 | + } else { | ||
96 | res = 0x7fff; | ||
97 | + } | ||
98 | } | ||
99 | return res; | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_sat(uint8_t a, uint8_t b) | ||
102 | |||
103 | res = a - b; | ||
104 | if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) { | ||
105 | - if (a & 0x80) | ||
106 | + if (a & 0x80) { | ||
107 | res = 0x80; | ||
108 | - else | ||
109 | + } else { | ||
110 | res = 0x7f; | ||
111 | + } | ||
112 | } | ||
113 | return res; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_usat(uint16_t a, uint16_t b) | ||
34 | { | 116 | { |
35 | /* Cache invalidate/clean to Point of Unification... */ | 117 | uint16_t res; |
36 | switch (arm_current_el(env)) { | 118 | res = a + b; |
37 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | 119 | - if (res < a) |
38 | } | 120 | + if (res < a) { |
39 | /* fall through */ | 121 | res = 0xffff; |
40 | case 1: | 122 | + } |
41 | - /* ... EL1 must trap to EL2 if HCR_EL2.TPU is set. */ | 123 | return res; |
42 | - if (arm_hcr_el2_eff(env) & HCR_TPU) { | ||
43 | + /* ... EL1 must trap to EL2 if relevant HCR_EL2 flags are set. */ | ||
44 | + if (arm_hcr_el2_eff(env) & hcrflags) { | ||
45 | return CP_ACCESS_TRAP_EL2; | ||
46 | } | ||
47 | break; | ||
48 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | ||
49 | return CP_ACCESS_OK; | ||
50 | } | 124 | } |
51 | 125 | ||
52 | +static CPAccessResult access_ticab(CPUARMState *env, const ARMCPRegInfo *ri, | 126 | static inline uint16_t sub16_usat(uint16_t a, uint16_t b) |
53 | + bool isread) | 127 | { |
54 | +{ | 128 | - if (a > b) |
55 | + return do_cacheop_pou_access(env, HCR_TICAB | HCR_TPU); | 129 | + if (a > b) { |
56 | +} | 130 | return a - b; |
57 | + | 131 | - else |
58 | +static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, | 132 | + } else { |
59 | + bool isread) | 133 | return 0; |
60 | +{ | 134 | + } |
61 | + return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); | 135 | } |
62 | +} | 136 | |
63 | + | 137 | static inline uint8_t add8_usat(uint8_t a, uint8_t b) |
64 | /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | 138 | { |
65 | * Page D4-1736 (DDI0487A.b) | 139 | uint8_t res; |
66 | */ | 140 | res = a + b; |
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 141 | - if (res < a) |
68 | { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64, | 142 | + if (res < a) { |
69 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | 143 | res = 0xff; |
70 | .access = PL1_W, .type = ARM_CP_NOP, | 144 | + } |
71 | - .accessfn = aa64_cacheop_pou_access }, | 145 | return res; |
72 | + .accessfn = access_ticab }, | 146 | } |
73 | { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64, | 147 | |
74 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | 148 | static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
75 | .access = PL1_W, .type = ARM_CP_NOP, | 149 | { |
76 | - .accessfn = aa64_cacheop_pou_access }, | 150 | - if (a > b) |
77 | + .accessfn = access_tocu }, | 151 | + if (a > b) { |
78 | { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64, | 152 | return a - b; |
79 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1, | 153 | - else |
80 | .access = PL0_W, .type = ARM_CP_NOP, | 154 | + } else { |
81 | - .accessfn = aa64_cacheop_pou_access }, | 155 | return 0; |
82 | + .accessfn = access_tocu }, | 156 | + } |
83 | { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64, | 157 | } |
84 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | 158 | |
85 | .access = PL1_W, .accessfn = aa64_cacheop_poc_access, | 159 | #define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16); |
86 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 160 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
87 | { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64, | 161 | |
88 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1, | 162 | static inline uint8_t do_usad(uint8_t a, uint8_t b) |
89 | .access = PL0_W, .type = ARM_CP_NOP, | 163 | { |
90 | - .accessfn = aa64_cacheop_pou_access }, | 164 | - if (a > b) |
91 | + .accessfn = access_tocu }, | 165 | + if (a > b) { |
92 | { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64, | 166 | return a - b; |
93 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1, | 167 | - else |
94 | .access = PL0_W, .type = ARM_CP_NOP, | 168 | + } else { |
95 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 169 | return b - a; |
96 | .writefn = tlbiipas2is_hyp_write }, | 170 | + } |
97 | /* 32 bit cache operations */ | 171 | } |
98 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | 172 | |
99 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | 173 | /* Unsigned sum of absolute byte differences. */ |
100 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_ticab }, | 174 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) |
101 | { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6, | 175 | uint32_t mask; |
102 | .type = ARM_CP_NOP, .access = PL1_W }, | 176 | |
103 | { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | 177 | mask = 0; |
104 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | 178 | - if (flags & 1) |
105 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | 179 | + if (flags & 1) { |
106 | { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1, | 180 | mask |= 0xff; |
107 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | 181 | - if (flags & 2) |
108 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | 182 | + } |
109 | { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6, | 183 | + if (flags & 2) { |
110 | .type = ARM_CP_NOP, .access = PL1_W }, | 184 | mask |= 0xff00; |
111 | { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7, | 185 | - if (flags & 4) |
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 186 | + } |
113 | { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | 187 | + if (flags & 4) { |
114 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | 188 | mask |= 0xff0000; |
115 | { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1, | 189 | - if (flags & 8) |
116 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | 190 | + } |
117 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | 191 | + if (flags & 8) { |
118 | { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1, | 192 | mask |= 0xff000000; |
119 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | 193 | + } |
120 | { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | 194 | return (a & mask) | (b & ~mask); |
195 | } | ||
196 | |||
121 | -- | 197 | -- |
122 | 2.25.1 | 198 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
1 | 2 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-5-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/m_helper.c | 16 ---------------- | ||
10 | 1 file changed, 16 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/m_helper.c | ||
15 | +++ b/target/arm/m_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | */ | ||
18 | |||
19 | #include "qemu/osdep.h" | ||
20 | -#include "qemu/units.h" | ||
21 | -#include "target/arm/idau.h" | ||
22 | -#include "trace.h" | ||
23 | #include "cpu.h" | ||
24 | #include "internals.h" | ||
25 | -#include "exec/gdbstub.h" | ||
26 | #include "exec/helper-proto.h" | ||
27 | -#include "qemu/host-utils.h" | ||
28 | #include "qemu/main-loop.h" | ||
29 | #include "qemu/bitops.h" | ||
30 | -#include "qemu/crc32c.h" | ||
31 | -#include "qemu/qemu-print.h" | ||
32 | #include "qemu/log.h" | ||
33 | #include "exec/exec-all.h" | ||
34 | -#include <zlib.h> /* For crc32 */ | ||
35 | -#include "semihosting/semihost.h" | ||
36 | -#include "sysemu/cpus.h" | ||
37 | -#include "sysemu/kvm.h" | ||
38 | -#include "qemu/range.h" | ||
39 | -#include "qapi/qapi-commands-machine-target.h" | ||
40 | -#include "qapi/error.h" | ||
41 | -#include "qemu/guest-random.h" | ||
42 | #ifdef CONFIG_TCG | ||
43 | -#include "arm_ldst.h" | ||
44 | #include "exec/cpu_ldst.h" | ||
45 | #include "semihosting/common-semi.h" | ||
46 | #endif | ||
47 | -- | ||
48 | 2.25.1 | diff view generated by jsdifflib |
1 | For FEAT_EVT, the HCR_EL2.TTLBOS bit allows trapping on EL1 | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | use of TLB maintenance instructions that operate on the | ||
3 | outer shareable domain: | ||
4 | 2 | ||
5 | TLBI VMALLE1OS, TLBI VAE1OS, TLBI ASIDE1OS,TLBI VAAE1OS, | 3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
6 | TLBI VALE1OS, TLBI VAALE1OS, TLBI RVAE1OS, TLBI RVAAE1OS, | 4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> |
7 | TLBI RVALE1OS, and TLBI RVAALE1OS. | 5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> |
8 | 6 | Message-id: 20221213190537.511-6-farosas@suse.de | |
9 | (There are no AArch32 outer-shareable TLB maintenance ops.) | ||
10 | |||
11 | Implement the trapping. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | --- | 8 | --- |
16 | target/arm/helper.c | 33 +++++++++++++++++++++++---------- | 9 | target/arm/helper.c | 7 ------- |
17 | 1 file changed, 23 insertions(+), 10 deletions(-) | 10 | 1 file changed, 7 deletions(-) |
18 | 11 | ||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.c | 14 | --- a/target/arm/helper.c |
22 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/helper.c |
23 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, | 16 | @@ -XXX,XX +XXX,XX @@ |
24 | return CP_ACCESS_OK; | 17 | */ |
25 | } | 18 | |
26 | 19 | #include "qemu/osdep.h" | |
27 | +#ifdef TARGET_AARCH64 | 20 | -#include "qemu/units.h" |
28 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBOS. */ | 21 | #include "qemu/log.h" |
29 | +static CPAccessResult access_ttlbos(CPUARMState *env, const ARMCPRegInfo *ri, | 22 | #include "trace.h" |
30 | + bool isread) | 23 | #include "cpu.h" |
31 | +{ | 24 | #include "internals.h" |
32 | + if (arm_current_el(env) == 1 && | 25 | #include "exec/helper-proto.h" |
33 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBOS))) { | 26 | -#include "qemu/host-utils.h" |
34 | + return CP_ACCESS_TRAP_EL2; | 27 | #include "qemu/main-loop.h" |
35 | + } | 28 | #include "qemu/timer.h" |
36 | + return CP_ACCESS_OK; | 29 | #include "qemu/bitops.h" |
37 | +} | 30 | @@ -XXX,XX +XXX,XX @@ |
38 | +#endif | 31 | #include "exec/exec-all.h" |
39 | + | 32 | #include <zlib.h> /* For crc32 */ |
40 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 33 | #include "hw/irq.h" |
41 | { | 34 | -#include "semihosting/semihost.h" |
42 | ARMCPU *cpu = env_archcpu(env); | 35 | -#include "sysemu/cpus.h" |
43 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | 36 | #include "sysemu/cpu-timers.h" |
44 | .writefn = tlbi_aa64_rvae1is_write }, | 37 | #include "sysemu/kvm.h" |
45 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | 38 | -#include "qemu/range.h" |
46 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | 39 | #include "qapi/qapi-commands-machine-target.h" |
47 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 40 | #include "qapi/error.h" |
48 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | 41 | #include "qemu/guest-random.h" |
49 | .writefn = tlbi_aa64_rvae1is_write }, | 42 | #ifdef CONFIG_TCG |
50 | { .name = "TLBI_RVAAE1OS", .state = ARM_CP_STATE_AA64, | 43 | -#include "arm_ldst.h" |
51 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 3, | 44 | -#include "exec/cpu_ldst.h" |
52 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | 45 | #include "semihosting/common-semi.h" |
53 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | 46 | #endif |
54 | .writefn = tlbi_aa64_rvae1is_write }, | 47 | #include "cpregs.h" |
55 | { .name = "TLBI_RVALE1OS", .state = ARM_CP_STATE_AA64, | ||
56 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 5, | ||
57 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
58 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
59 | .writefn = tlbi_aa64_rvae1is_write }, | ||
60 | { .name = "TLBI_RVAALE1OS", .state = ARM_CP_STATE_AA64, | ||
61 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 7, | ||
62 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
63 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
64 | .writefn = tlbi_aa64_rvae1is_write }, | ||
65 | { .name = "TLBI_RVAE1", .state = ARM_CP_STATE_AA64, | ||
66 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1, | ||
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
68 | static const ARMCPRegInfo tlbios_reginfo[] = { | ||
69 | { .name = "TLBI_VMALLE1OS", .state = ARM_CP_STATE_AA64, | ||
70 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 0, | ||
71 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
72 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
73 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
74 | { .name = "TLBI_VAE1OS", .state = ARM_CP_STATE_AA64, | ||
75 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 1, | ||
76 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
77 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
78 | .writefn = tlbi_aa64_vae1is_write }, | ||
79 | { .name = "TLBI_ASIDE1OS", .state = ARM_CP_STATE_AA64, | ||
80 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 2, | ||
81 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
82 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
83 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
84 | { .name = "TLBI_VAAE1OS", .state = ARM_CP_STATE_AA64, | ||
85 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 3, | ||
86 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
87 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
88 | .writefn = tlbi_aa64_vae1is_write }, | ||
89 | { .name = "TLBI_VALE1OS", .state = ARM_CP_STATE_AA64, | ||
90 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 5, | ||
91 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
92 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
93 | .writefn = tlbi_aa64_vae1is_write }, | ||
94 | { .name = "TLBI_VAALE1OS", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 7, | ||
96 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
97 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
98 | .writefn = tlbi_aa64_vae1is_write }, | ||
99 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
100 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
101 | -- | 48 | -- |
102 | 2.25.1 | 49 | 2.25.1 | diff view generated by jsdifflib |
1 | Update the ID registers for TCG's '-cpu max' to report the | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | FEAT_EVT Enhanced Virtualization Traps support. | ||
3 | 2 | ||
3 | Remove some unused headers. | ||
4 | |||
5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | ||
6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Message-id: 20221213190537.511-7-farosas@suse.de | ||
11 | [added back some includes that are still needed at this point] | ||
12 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | 14 | --- |
7 | docs/system/arm/emulation.rst | 1 + | 15 | target/arm/cpu.c | 1 - |
8 | target/arm/cpu64.c | 1 + | 16 | target/arm/cpu64.c | 6 ------ |
9 | target/arm/cpu_tcg.c | 1 + | 17 | 2 files changed, 7 deletions(-) |
10 | 3 files changed, 3 insertions(+) | ||
11 | 18 | ||
12 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
13 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/docs/system/arm/emulation.rst | 21 | --- a/target/arm/cpu.c |
15 | +++ b/docs/system/arm/emulation.rst | 22 | +++ b/target/arm/cpu.c |
16 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 23 | @@ -XXX,XX +XXX,XX @@ |
17 | - FEAT_DoubleFault (Double Fault Extension) | 24 | #include "target/arm/idau.h" |
18 | - FEAT_E0PD (Preventing EL0 access to halves of address maps) | 25 | #include "qemu/module.h" |
19 | - FEAT_ETS (Enhanced Translation Synchronization) | 26 | #include "qapi/error.h" |
20 | +- FEAT_EVT (Enhanced Virtualization Traps) | 27 | -#include "qapi/visitor.h" |
21 | - FEAT_FCMA (Floating-point complex number instructions) | 28 | #include "cpu.h" |
22 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | 29 | #ifdef CONFIG_TCG |
23 | - FEAT_FP16 (Half-precision floating-point data processing) | 30 | #include "hw/core/tcg-cpu-ops.h" |
24 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 31 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
25 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/cpu64.c | 33 | --- a/target/arm/cpu64.c |
27 | +++ b/target/arm/cpu64.c | 34 | +++ b/target/arm/cpu64.c |
28 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 35 | @@ -XXX,XX +XXX,XX @@ |
29 | t = FIELD_DP64(t, ID_AA64MMFR2, FWB, 1); /* FEAT_S2FWB */ | 36 | #include "qemu/osdep.h" |
30 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | 37 | #include "qapi/error.h" |
31 | t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | 38 | #include "cpu.h" |
32 | + t = FIELD_DP64(t, ID_AA64MMFR2, EVT, 2); /* FEAT_EVT */ | 39 | -#ifdef CONFIG_TCG |
33 | t = FIELD_DP64(t, ID_AA64MMFR2, E0PD, 1); /* FEAT_E0PD */ | 40 | -#include "hw/core/tcg-cpu-ops.h" |
34 | cpu->isar.id_aa64mmfr2 = t; | 41 | -#endif /* CONFIG_TCG */ |
35 | 42 | #include "qemu/module.h" | |
36 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 43 | -#if !defined(CONFIG_USER_ONLY) |
37 | index XXXXXXX..XXXXXXX 100644 | 44 | -#include "hw/loader.h" |
38 | --- a/target/arm/cpu_tcg.c | 45 | -#endif |
39 | +++ b/target/arm/cpu_tcg.c | 46 | #include "sysemu/kvm.h" |
40 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | 47 | #include "sysemu/hvf.h" |
41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | 48 | #include "kvm_arm.h" |
42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ | ||
44 | + t = FIELD_DP32(t, ID_MMFR4, EVT, 2); /* FEAT_EVT */ | ||
45 | cpu->isar.id_mmfr4 = t; | ||
46 | |||
47 | t = cpu->isar.id_mmfr5; | ||
48 | -- | 49 | -- |
49 | 2.25.1 | 50 | 2.25.1 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GICV3_COMMON parent class to 3-phase reset. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The pointed MouseTransformInfo structure is accessed read-only. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20221220142520.24094-2-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-6-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | hw/intc/arm_gicv3_common.c | 7 ++++--- | 10 | include/hw/input/tsc2xxx.h | 4 ++-- |
9 | 1 file changed, 4 insertions(+), 3 deletions(-) | 11 | hw/input/tsc2005.c | 2 +- |
12 | hw/input/tsc210x.c | 3 +-- | ||
13 | 3 files changed, 4 insertions(+), 5 deletions(-) | ||
10 | 14 | ||
11 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 15 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/intc/arm_gicv3_common.c | 17 | --- a/include/hw/input/tsc2xxx.h |
14 | +++ b/hw/intc/arm_gicv3_common.c | 18 | +++ b/include/hw/input/tsc2xxx.h |
15 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_finalize(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ uWireSlave *tsc2102_init(qemu_irq pint); |
16 | g_free(s->redist_region_count); | 20 | uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); |
17 | } | 21 | I2SCodec *tsc210x_codec(uWireSlave *chip); |
18 | 22 | uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | |
19 | -static void arm_gicv3_common_reset(DeviceState *dev) | 23 | -void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); |
20 | +static void arm_gicv3_common_reset_hold(Object *obj) | 24 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info); |
25 | void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
26 | |||
27 | /* tsc2005.c */ | ||
28 | void *tsc2005_init(qemu_irq pintdav); | ||
29 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
30 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
31 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info); | ||
32 | |||
33 | #endif | ||
34 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/input/tsc2005.c | ||
37 | +++ b/hw/input/tsc2005.c | ||
38 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav) | ||
39 | * from the touchscreen. Assuming 12-bit precision was used during | ||
40 | * tslib calibration. | ||
41 | */ | ||
42 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info) | ||
43 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info) | ||
21 | { | 44 | { |
22 | - GICv3State *s = ARM_GICV3_COMMON(dev); | 45 | TSC2005State *s = (TSC2005State *) opaque; |
23 | + GICv3State *s = ARM_GICV3_COMMON(obj); | 46 | |
24 | int i; | 47 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c |
25 | 48 | index XXXXXXX..XXXXXXX 100644 | |
26 | for (i = 0; i < s->num_cpu; i++) { | 49 | --- a/hw/input/tsc210x.c |
27 | @@ -XXX,XX +XXX,XX @@ static Property arm_gicv3_common_properties[] = { | 50 | +++ b/hw/input/tsc210x.c |
28 | static void arm_gicv3_common_class_init(ObjectClass *klass, void *data) | 51 | @@ -XXX,XX +XXX,XX @@ I2SCodec *tsc210x_codec(uWireSlave *chip) |
52 | * from the touchscreen. Assuming 12-bit precision was used during | ||
53 | * tslib calibration. | ||
54 | */ | ||
55 | -void tsc210x_set_transform(uWireSlave *chip, | ||
56 | - MouseTransformInfo *info) | ||
57 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info) | ||
29 | { | 58 | { |
30 | DeviceClass *dc = DEVICE_CLASS(klass); | 59 | TSC210xState *s = (TSC210xState *) chip->opaque; |
31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 60 | #if 0 |
32 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); | ||
33 | |||
34 | - dc->reset = arm_gicv3_common_reset; | ||
35 | + rc->phases.hold = arm_gicv3_common_reset_hold; | ||
36 | dc->realize = arm_gicv3_common_realize; | ||
37 | device_class_set_props(dc, arm_gicv3_common_properties); | ||
38 | dc->vmsd = &vmstate_gicv3; | ||
39 | -- | 61 | -- |
40 | 2.25.1 | 62 | 2.25.1 |
41 | 63 | ||
42 | 64 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_GIC_COMMON device to 3-phase reset. This is a | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | simple no-behaviour-change conversion. | ||
3 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20221220142520.24094-3-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20221109161444.3397405-4-peter.maydell@linaro.org | ||
8 | --- | 7 | --- |
9 | hw/intc/arm_gic_common.c | 7 ++++--- | 8 | hw/arm/nseries.c | 18 +++++++++--------- |
10 | 1 file changed, 4 insertions(+), 3 deletions(-) | 9 | 1 file changed, 9 insertions(+), 9 deletions(-) |
11 | 10 | ||
12 | diff --git a/hw/intc/arm_gic_common.c b/hw/intc/arm_gic_common.c | 11 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/arm_gic_common.c | 13 | --- a/hw/arm/nseries.c |
15 | +++ b/hw/intc/arm_gic_common.c | 14 | +++ b/hw/arm/nseries.c |
16 | @@ -XXX,XX +XXX,XX @@ static inline void arm_gic_common_reset_irq_state(GICState *s, int first_cpu, | 15 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) |
17 | } | ||
18 | } | 16 | } |
19 | 17 | ||
20 | -static void arm_gic_common_reset(DeviceState *dev) | 18 | /* Touchscreen and keypad controller */ |
21 | +static void arm_gic_common_reset_hold(Object *obj) | 19 | -static MouseTransformInfo n800_pointercal = { |
20 | +static const MouseTransformInfo n800_pointercal = { | ||
21 | .x = 800, | ||
22 | .y = 480, | ||
23 | .a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 }, | ||
24 | }; | ||
25 | |||
26 | -static MouseTransformInfo n810_pointercal = { | ||
27 | +static const MouseTransformInfo n810_pointercal = { | ||
28 | .x = 800, | ||
29 | .y = 480, | ||
30 | .a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 }, | ||
31 | @@ -XXX,XX +XXX,XX @@ static void n810_key_event(void *opaque, int keycode) | ||
32 | |||
33 | #define M 0 | ||
34 | |||
35 | -static int n810_keys[0x80] = { | ||
36 | +static const int n810_keys[0x80] = { | ||
37 | [0x01] = 16, /* Q */ | ||
38 | [0x02] = 37, /* K */ | ||
39 | [0x03] = 24, /* O */ | ||
40 | @@ -XXX,XX +XXX,XX @@ static void n8x0_usb_setup(struct n800_s *s) | ||
41 | /* Setup done before the main bootloader starts by some early setup code | ||
42 | * - used when we want to run the main bootloader in emulation. This | ||
43 | * isn't documented. */ | ||
44 | -static uint32_t n800_pinout[104] = { | ||
45 | +static const uint32_t n800_pinout[104] = { | ||
46 | 0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0, | ||
47 | 0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808, | ||
48 | 0x08080808, 0x180800c4, 0x00b80000, 0x08080808, | ||
49 | @@ -XXX,XX +XXX,XX @@ static void n8x0_boot_init(void *opaque) | ||
50 | #define OMAP_TAG_CBUS 0x4e03 | ||
51 | #define OMAP_TAG_EM_ASIC_BB5 0x4e04 | ||
52 | |||
53 | -static struct omap_gpiosw_info_s { | ||
54 | +static const struct omap_gpiosw_info_s { | ||
55 | const char *name; | ||
56 | int line; | ||
57 | int type; | ||
58 | @@ -XXX,XX +XXX,XX @@ static struct omap_gpiosw_info_s { | ||
59 | { NULL } | ||
60 | }; | ||
61 | |||
62 | -static struct omap_partition_info_s { | ||
63 | +static const struct omap_partition_info_s { | ||
64 | uint32_t offset; | ||
65 | uint32_t size; | ||
66 | int mask; | ||
67 | @@ -XXX,XX +XXX,XX @@ static struct omap_partition_info_s { | ||
68 | { 0, 0, 0, NULL } | ||
69 | }; | ||
70 | |||
71 | -static uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
72 | +static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
73 | |||
74 | static int n8x0_atag_setup(void *p, int model) | ||
22 | { | 75 | { |
23 | - GICState *s = ARM_GIC_COMMON(dev); | 76 | uint8_t *b; |
24 | + GICState *s = ARM_GIC_COMMON(obj); | 77 | uint16_t *w; |
25 | int i, j; | 78 | uint32_t *l; |
26 | int resetprio; | 79 | - struct omap_gpiosw_info_s *gpiosw; |
27 | 80 | - struct omap_partition_info_s *partition; | |
28 | @@ -XXX,XX +XXX,XX @@ static Property arm_gic_common_properties[] = { | 81 | + const struct omap_gpiosw_info_s *gpiosw; |
29 | static void arm_gic_common_class_init(ObjectClass *klass, void *data) | 82 | + const struct omap_partition_info_s *partition; |
30 | { | 83 | const char *tag; |
31 | DeviceClass *dc = DEVICE_CLASS(klass); | 84 | |
32 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 85 | w = p; |
33 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); | ||
34 | |||
35 | - dc->reset = arm_gic_common_reset; | ||
36 | + rc->phases.hold = arm_gic_common_reset_hold; | ||
37 | dc->realize = arm_gic_common_realize; | ||
38 | device_class_set_props(dc, arm_gic_common_properties); | ||
39 | dc->vmsd = &vmstate_gic; | ||
40 | -- | 86 | -- |
41 | 2.25.1 | 87 | 2.25.1 |
42 | 88 | ||
43 | 89 | diff view generated by jsdifflib |
1 | Now we have converted TYPE_ARM_GIC_COMMON, we can convert the | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | TYPE_ARM_GIC_KVM subclass to 3-phase reset. | ||
3 | 2 | ||
3 | Silent when compiling with -Wextra: | ||
4 | |||
5 | ../hw/arm/nseries.c:1081:12: warning: missing field 'line' initializer [-Wmissing-field-initializers] | ||
6 | { NULL } | ||
7 | ^ | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Message-id: 20221220142520.24094-4-philmd@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Message-id: 20221109161444.3397405-5-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | hw/intc/arm_gic_kvm.c | 14 +++++++++----- | 14 | hw/arm/nseries.c | 10 ++++------ |
10 | 1 file changed, 9 insertions(+), 5 deletions(-) | 15 | 1 file changed, 4 insertions(+), 6 deletions(-) |
11 | 16 | ||
12 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c | 17 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/arm_gic_kvm.c | 19 | --- a/hw/arm/nseries.c |
15 | +++ b/hw/intc/arm_gic_kvm.c | 20 | +++ b/hw/arm/nseries.c |
16 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICState, KVMARMGICClass, | 21 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { |
17 | struct KVMARMGICClass { | 22 | "headphone", N8X0_HEADPHONE_GPIO, |
18 | ARMGICCommonClass parent_class; | 23 | OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED, |
19 | DeviceRealize parent_realize; | 24 | }, |
20 | - void (*parent_reset)(DeviceState *dev); | 25 | - { NULL } |
21 | + ResettablePhases parent_phases; | 26 | + { /* end of list */ } |
27 | }, n810_gpiosw_info[] = { | ||
28 | { | ||
29 | "gps_reset", N810_GPS_RESET_GPIO, | ||
30 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { | ||
31 | "slide", N810_SLIDE_GPIO, | ||
32 | OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED, | ||
33 | }, | ||
34 | - { NULL } | ||
35 | + { /* end of list */ } | ||
22 | }; | 36 | }; |
23 | 37 | ||
24 | void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level) | 38 | static const struct omap_partition_info_s { |
25 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_get(GICState *s) | 39 | @@ -XXX,XX +XXX,XX @@ static const struct omap_partition_info_s { |
26 | } | 40 | { 0x00080000, 0x00200000, 0x0, "kernel" }, |
27 | } | 41 | { 0x00280000, 0x00200000, 0x3, "initfs" }, |
28 | 42 | { 0x00480000, 0x0fb80000, 0x3, "rootfs" }, | |
29 | -static void kvm_arm_gic_reset(DeviceState *dev) | 43 | - |
30 | +static void kvm_arm_gic_reset_hold(Object *obj) | 44 | - { 0, 0, 0, NULL } |
31 | { | 45 | + { /* end of list */ } |
32 | - GICState *s = ARM_GIC_COMMON(dev); | 46 | }, n810_part_info[] = { |
33 | + GICState *s = ARM_GIC_COMMON(obj); | 47 | { 0x00000000, 0x00020000, 0x3, "bootloader" }, |
34 | KVMARMGICClass *kgc = KVM_ARM_GIC_GET_CLASS(s); | 48 | { 0x00020000, 0x00060000, 0x0, "config" }, |
35 | 49 | { 0x00080000, 0x00220000, 0x0, "kernel" }, | |
36 | - kgc->parent_reset(dev); | 50 | { 0x002a0000, 0x00400000, 0x0, "initfs" }, |
37 | + if (kgc->parent_phases.hold) { | 51 | { 0x006a0000, 0x0f960000, 0x0, "rootfs" }, |
38 | + kgc->parent_phases.hold(obj); | 52 | - |
39 | + } | 53 | - { 0, 0, 0, NULL } |
40 | 54 | + { /* end of list */ } | |
41 | if (kvm_arm_gic_can_save_restore(s)) { | 55 | }; |
42 | kvm_arm_gic_put(s); | 56 | |
43 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp) | 57 | static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; |
44 | static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
45 | { | ||
46 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
48 | ARMGICCommonClass *agcc = ARM_GIC_COMMON_CLASS(klass); | ||
49 | KVMARMGICClass *kgc = KVM_ARM_GIC_CLASS(klass); | ||
50 | |||
51 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
52 | agcc->post_load = kvm_arm_gic_put; | ||
53 | device_class_set_parent_realize(dc, kvm_arm_gic_realize, | ||
54 | &kgc->parent_realize); | ||
55 | - device_class_set_parent_reset(dc, kvm_arm_gic_reset, &kgc->parent_reset); | ||
56 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gic_reset_hold, NULL, | ||
57 | + &kgc->parent_phases); | ||
58 | } | ||
59 | |||
60 | static const TypeInfo kvm_arm_gic_info = { | ||
61 | -- | 58 | -- |
62 | 2.25.1 | 59 | 2.25.1 |
63 | 60 | ||
64 | 61 | diff view generated by jsdifflib |
... | ... | ||
---|---|---|---|
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | 49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 |
50 | 50 | ||
51 | The code is also refactored to use symbolic names for ID register fields | 51 | The code is also refactored to use symbolic names for ID register fields |
52 | for better readability and maintainability. | 52 | for better readability and maintainability. |
53 | 53 | ||
54 | The test case in tests/tcg/aarch64/sysregs.c is also updated to match | ||
55 | the intended behavior. | ||
56 | |||
54 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | 57 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> |
55 | Message-id: DS7PR12MB6309BC9133877BCC6FC419FEAC0D9@DS7PR12MB6309.namprd12.prod.outlook.com | 58 | Message-id: DS7PR12MB6309FB585E10772928F14271ACE79@DS7PR12MB6309.namprd12.prod.outlook.com |
56 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 59 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
60 | [PMM: use Sn_n_Cn_Cn_n syntax to work with older assemblers | ||
61 | that don't recognize id_aa64isar2_el1 and id_aa64mmfr2_el1] | ||
57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
58 | --- | 63 | --- |
59 | target/arm/helper.c | 96 +++++++++++++++++++++++++++++++++++++-------- | 64 | target/arm/helper.c | 96 +++++++++++++++++++++++++------ |
60 | 1 file changed, 79 insertions(+), 17 deletions(-) | 65 | tests/tcg/aarch64/sysregs.c | 24 ++++++-- |
66 | tests/tcg/aarch64/Makefile.target | 7 ++- | ||
67 | 3 files changed, 103 insertions(+), 24 deletions(-) | ||
61 | 68 | ||
62 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 69 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
63 | index XXXXXXX..XXXXXXX 100644 | 70 | index XXXXXXX..XXXXXXX 100644 |
64 | --- a/target/arm/helper.c | 71 | --- a/target/arm/helper.c |
65 | +++ b/target/arm/helper.c | 72 | +++ b/target/arm/helper.c |
... | ... | ||
71 | - .fixed_bits = 0x0000000000000011 }, | 78 | - .fixed_bits = 0x0000000000000011 }, |
72 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | | 79 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | |
73 | + R_ID_AA64PFR0_ADVSIMD_MASK | | 80 | + R_ID_AA64PFR0_ADVSIMD_MASK | |
74 | + R_ID_AA64PFR0_SVE_MASK | | 81 | + R_ID_AA64PFR0_SVE_MASK | |
75 | + R_ID_AA64PFR0_DIT_MASK, | 82 | + R_ID_AA64PFR0_DIT_MASK, |
76 | + .fixed_bits = (0x1 << R_ID_AA64PFR0_EL0_SHIFT) | | 83 | + .fixed_bits = (0x1u << R_ID_AA64PFR0_EL0_SHIFT) | |
77 | + (0x1 << R_ID_AA64PFR0_EL1_SHIFT) }, | 84 | + (0x1u << R_ID_AA64PFR0_EL1_SHIFT) }, |
78 | { .name = "ID_AA64PFR1_EL1", | 85 | { .name = "ID_AA64PFR1_EL1", |
79 | - .exported_bits = 0x00000000000000f0 }, | 86 | - .exported_bits = 0x00000000000000f0 }, |
80 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | | 87 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | |
81 | + R_ID_AA64PFR1_SSBS_MASK | | 88 | + R_ID_AA64PFR1_SSBS_MASK | |
82 | + R_ID_AA64PFR1_MTE_MASK | | 89 | + R_ID_AA64PFR1_MTE_MASK | |
... | ... | ||
105 | + R_ID_AA64SMFR0_FA64_MASK }, | 112 | + R_ID_AA64SMFR0_FA64_MASK }, |
106 | { .name = "ID_AA64MMFR0_EL1", | 113 | { .name = "ID_AA64MMFR0_EL1", |
107 | - .fixed_bits = 0x00000000ff000000 }, | 114 | - .fixed_bits = 0x00000000ff000000 }, |
108 | - { .name = "ID_AA64MMFR1_EL1" }, | 115 | - { .name = "ID_AA64MMFR1_EL1" }, |
109 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | 116 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, |
110 | + .fixed_bits = (0xf << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | 117 | + .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) | |
111 | + (0xf << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | 118 | + (0xfu << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, |
112 | + { .name = "ID_AA64MMFR1_EL1", | 119 | + { .name = "ID_AA64MMFR1_EL1", |
113 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | 120 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, |
114 | + { .name = "ID_AA64MMFR2_EL1", | 121 | + { .name = "ID_AA64MMFR2_EL1", |
115 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | 122 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, |
116 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | 123 | { .name = "ID_AA64MMFR*_EL1_RESERVED", |
117 | - .is_glob = true }, | 124 | - .is_glob = true }, |
118 | + .is_glob = true }, | 125 | + .is_glob = true }, |
119 | { .name = "ID_AA64DFR0_EL1", | 126 | { .name = "ID_AA64DFR0_EL1", |
120 | - .fixed_bits = 0x0000000000000006 }, | 127 | - .fixed_bits = 0x0000000000000006 }, |
121 | - { .name = "ID_AA64DFR1_EL1" }, | 128 | - { .name = "ID_AA64DFR1_EL1" }, |
122 | + .fixed_bits = (0x6 << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | 129 | + .fixed_bits = (0x6u << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, |
123 | + { .name = "ID_AA64DFR1_EL1" }, | 130 | + { .name = "ID_AA64DFR1_EL1" }, |
124 | { .name = "ID_AA64DFR*_EL1_RESERVED", | 131 | { .name = "ID_AA64DFR*_EL1_RESERVED", |
125 | - .is_glob = true }, | 132 | - .is_glob = true }, |
126 | + .is_glob = true }, | 133 | + .is_glob = true }, |
127 | { .name = "ID_AA64AFR*", | 134 | { .name = "ID_AA64AFR*", |
... | ... | ||
181 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | 188 | + R_MIDR_EL1_IMPLEMENTER_MASK }, |
182 | + { .name = "REVIDR_EL1" }, | 189 | + { .name = "REVIDR_EL1" }, |
183 | }; | 190 | }; |
184 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | 191 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); |
185 | #endif | 192 | #endif |
193 | diff --git a/tests/tcg/aarch64/sysregs.c b/tests/tcg/aarch64/sysregs.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/tests/tcg/aarch64/sysregs.c | ||
196 | +++ b/tests/tcg/aarch64/sysregs.c | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | #define HWCAP_CPUID (1 << 11) | ||
199 | #endif | ||
200 | |||
201 | +/* | ||
202 | + * Older assemblers don't recognize newer system register names, | ||
203 | + * but we can still access them by the Sn_n_Cn_Cn_n syntax. | ||
204 | + */ | ||
205 | +#define SYS_ID_AA64ISAR2_EL1 S3_0_C0_C6_2 | ||
206 | +#define SYS_ID_AA64MMFR2_EL1 S3_0_C0_C7_2 | ||
207 | + | ||
208 | int failed_bit_count; | ||
209 | |||
210 | /* Read and print system register `id' value */ | ||
211 | @@ -XXX,XX +XXX,XX @@ int main(void) | ||
212 | * minimum valid fields - for the purposes of this check allowed | ||
213 | * to have non-zero values. | ||
214 | */ | ||
215 | - get_cpu_reg_check_mask(id_aa64isar0_el1, _m(00ff,ffff,f0ff,fff0)); | ||
216 | - get_cpu_reg_check_mask(id_aa64isar1_el1, _m(0000,00f0,ffff,ffff)); | ||
217 | + get_cpu_reg_check_mask(id_aa64isar0_el1, _m(f0ff,ffff,f0ff,fff0)); | ||
218 | + get_cpu_reg_check_mask(id_aa64isar1_el1, _m(00ff,f0ff,ffff,ffff)); | ||
219 | + get_cpu_reg_check_mask(SYS_ID_AA64ISAR2_EL1, _m(0000,0000,0000,ffff)); | ||
220 | /* TGran4 & TGran64 as pegged to -1 */ | ||
221 | - get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(0000,0000,ff00,0000)); | ||
222 | - get_cpu_reg_check_zero(id_aa64mmfr1_el1); | ||
223 | + get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(f000,0000,ff00,0000)); | ||
224 | + get_cpu_reg_check_mask(id_aa64mmfr1_el1, _m(0000,f000,0000,0000)); | ||
225 | + get_cpu_reg_check_mask(SYS_ID_AA64MMFR2_EL1, _m(0000,000f,0000,0000)); | ||
226 | /* EL1/EL0 reported as AA64 only */ | ||
227 | get_cpu_reg_check_mask(id_aa64pfr0_el1, _m(000f,000f,00ff,0011)); | ||
228 | - get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0000,00f0)); | ||
229 | + get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0f00,0fff)); | ||
230 | /* all hidden, DebugVer fixed to 0x6 (ARMv8 debug architecture) */ | ||
231 | get_cpu_reg_check_mask(id_aa64dfr0_el1, _m(0000,0000,0000,0006)); | ||
232 | get_cpu_reg_check_zero(id_aa64dfr1_el1); | ||
233 | - get_cpu_reg_check_zero(id_aa64zfr0_el1); | ||
234 | + get_cpu_reg_check_mask(id_aa64zfr0_el1, _m(0ff0,ff0f,00ff,00ff)); | ||
235 | +#ifdef HAS_ARMV9_SME | ||
236 | + get_cpu_reg_check_mask(id_aa64smfr0_el1, _m(80f1,00fd,0000,0000)); | ||
237 | +#endif | ||
238 | |||
239 | get_cpu_reg_check_zero(id_aa64afr0_el1); | ||
240 | get_cpu_reg_check_zero(id_aa64afr1_el1); | ||
241 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/tests/tcg/aarch64/Makefile.target | ||
244 | +++ b/tests/tcg/aarch64/Makefile.target | ||
245 | @@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile | ||
246 | $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \ | ||
247 | $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \ | ||
248 | $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \ | ||
249 | - $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE)) 3> config-cc.mak | ||
250 | + $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \ | ||
251 | + $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak | ||
252 | -include config-cc.mak | ||
253 | |||
254 | # Pauth Tests | ||
255 | @@ -XXX,XX +XXX,XX @@ endif | ||
256 | ifneq ($(CROSS_CC_HAS_SVE),) | ||
257 | # System Registers Tests | ||
258 | AARCH64_TESTS += sysregs | ||
259 | +ifneq ($(CROSS_CC_HAS_ARMV9_SME),) | ||
260 | +sysregs: CFLAGS+=-march=armv9-a+sme -DHAS_ARMV9_SME | ||
261 | +else | ||
262 | sysregs: CFLAGS+=-march=armv8.1-a+sve | ||
263 | +endif | ||
264 | |||
265 | # SVE ioctl test | ||
266 | AARCH64_TESTS += sve-ioctls | ||
186 | -- | 267 | -- |
187 | 2.25.1 | 268 | 2.25.1 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_SMMUV3 device to 3-phase reset. The legacy | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | reset method doesn't do anything that's invalid in the hold phase, so | ||
3 | the conversion only requires changing it to a hold phase method, and | ||
4 | using the 3-phase versions of the "save the parent reset method and | ||
5 | chain to it" code. | ||
6 | 2 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | This function is not used anywhere outside this file, |
4 | so we can make the function "static void". | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 9 | Message-id: 20221216214924.4711-2-philmd@linaro.org |
11 | Message-id: 20221109161444.3397405-3-peter.maydell@linaro.org | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | include/hw/arm/smmuv3.h | 2 +- | 12 | include/hw/arm/smmu-common.h | 3 --- |
14 | hw/arm/smmuv3.c | 12 ++++++++---- | 13 | hw/arm/smmu-common.c | 2 +- |
15 | 2 files changed, 9 insertions(+), 5 deletions(-) | 14 | 2 files changed, 1 insertion(+), 4 deletions(-) |
16 | 15 | ||
17 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h | 16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/smmuv3.h | 18 | --- a/include/hw/arm/smmu-common.h |
20 | +++ b/include/hw/arm/smmuv3.h | 19 | +++ b/include/hw/arm/smmu-common.h |
21 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3Class { | 20 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
22 | /*< public >*/ | 21 | /* Unmap the range of all the notifiers registered to any IOMMU mr */ |
23 | 22 | void smmu_inv_notifiers_all(SMMUState *s); | |
24 | DeviceRealize parent_realize; | 23 | |
25 | - DeviceReset parent_reset; | 24 | -/* Unmap the range of all the notifiers registered to @mr */ |
26 | + ResettablePhases parent_phases; | 25 | -void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr); |
27 | }; | 26 | - |
28 | 27 | #endif /* HW_ARM_SMMU_COMMON_H */ | |
29 | #define TYPE_ARM_SMMUV3 "arm-smmuv3" | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
30 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/arm/smmuv3.c | 30 | --- a/hw/arm/smmu-common.c |
33 | +++ b/hw/arm/smmuv3.c | 31 | +++ b/hw/arm/smmu-common.c |
34 | @@ -XXX,XX +XXX,XX @@ static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev) | 32 | @@ -XXX,XX +XXX,XX @@ static void smmu_unmap_notifier_range(IOMMUNotifier *n) |
35 | } | ||
36 | } | 33 | } |
37 | 34 | ||
38 | -static void smmu_reset(DeviceState *dev) | 35 | /* Unmap all notifiers attached to @mr */ |
39 | +static void smmu_reset_hold(Object *obj) | 36 | -inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
37 | +static void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) | ||
40 | { | 38 | { |
41 | - SMMUv3State *s = ARM_SMMUV3(dev); | 39 | IOMMUNotifier *n; |
42 | + SMMUv3State *s = ARM_SMMUV3(obj); | 40 | |
43 | SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); | ||
44 | |||
45 | - c->parent_reset(dev); | ||
46 | + if (c->parent_phases.hold) { | ||
47 | + c->parent_phases.hold(obj); | ||
48 | + } | ||
49 | |||
50 | smmuv3_init_regs(s); | ||
51 | } | ||
52 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_instance_init(Object *obj) | ||
53 | static void smmuv3_class_init(ObjectClass *klass, void *data) | ||
54 | { | ||
55 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
56 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
57 | SMMUv3Class *c = ARM_SMMUV3_CLASS(klass); | ||
58 | |||
59 | dc->vmsd = &vmstate_smmuv3; | ||
60 | - device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset); | ||
61 | + resettable_class_set_parent_phases(rc, NULL, smmu_reset_hold, NULL, | ||
62 | + &c->parent_phases); | ||
63 | c->parent_realize = dc->realize; | ||
64 | dc->realize = smmu_realize; | ||
65 | } | ||
66 | -- | 41 | -- |
67 | 2.25.1 | 42 | 2.25.1 |
68 | 43 | ||
69 | 44 | diff view generated by jsdifflib |
1 | Convert the TYPE_ARM_SMMU device to 3-phase reset. The legacy method | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | doesn't do anything that's invalid in the hold phase, so the | ||
3 | conversion is simple and not a behaviour change. | ||
4 | 2 | ||
5 | Note that we must convert this base class before we can convert the | 3 | When using Clang ("Apple clang version 14.0.0 (clang-1400.0.29.202)") |
6 | TYPE_ARM_SMMUV3 subclass -- transitional support in Resettable | 4 | and building with -Wall we get: |
7 | handles "chain to parent class reset" when the base class is 3-phase | ||
8 | and the subclass is still using legacy reset, but not the other way | ||
9 | around. | ||
10 | 5 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | hw/arm/smmu-common.c:173:33: warning: static function 'smmu_hash_remove_by_asid_iova' is used in an inline function with external linkage [-Wstatic-in-inline] |
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | 7 | hw/arm/smmu-common.h:170:1: note: use 'static' to give inline function 'smmu_iotlb_inv_iova' internal linkage |
8 | void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
9 | ^ | ||
10 | static | ||
11 | |||
12 | None of our code base require / use inlined functions with external | ||
13 | linkage. Some places use internal inlining in the hot path. These | ||
14 | two functions are certainly not in any hot path and don't justify | ||
15 | any inlining, so these are likely oversights rather than intentional. | ||
16 | |||
17 | Reported-by: Stefan Weil <sw@weilnetz.de> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
15 | Message-id: 20221109161444.3397405-2-peter.maydell@linaro.org | 22 | Message-id: 20221216214924.4711-3-philmd@linaro.org |
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | 24 | --- |
17 | hw/arm/smmu-common.c | 7 ++++--- | 25 | hw/arm/smmu-common.c | 13 ++++++------- |
18 | 1 file changed, 4 insertions(+), 3 deletions(-) | 26 | 1 file changed, 6 insertions(+), 7 deletions(-) |
19 | 27 | ||
20 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
21 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/smmu-common.c | 30 | --- a/hw/arm/smmu-common.c |
23 | +++ b/hw/arm/smmu-common.c | 31 | +++ b/hw/arm/smmu-common.c |
24 | @@ -XXX,XX +XXX,XX @@ static void smmu_base_realize(DeviceState *dev, Error **errp) | 32 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new) |
25 | } | 33 | g_hash_table_insert(bs->iotlb, key, new); |
26 | } | 34 | } |
27 | 35 | ||
28 | -static void smmu_base_reset(DeviceState *dev) | 36 | -inline void smmu_iotlb_inv_all(SMMUState *s) |
29 | +static void smmu_base_reset_hold(Object *obj) | 37 | +void smmu_iotlb_inv_all(SMMUState *s) |
30 | { | 38 | { |
31 | - SMMUState *s = ARM_SMMU(dev); | 39 | trace_smmu_iotlb_inv_all(); |
32 | + SMMUState *s = ARM_SMMU(obj); | ||
33 | |||
34 | g_hash_table_remove_all(s->configs); | ||
35 | g_hash_table_remove_all(s->iotlb); | 40 | g_hash_table_remove_all(s->iotlb); |
36 | @@ -XXX,XX +XXX,XX @@ static Property smmu_dev_properties[] = { | 41 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value, |
37 | static void smmu_base_class_init(ObjectClass *klass, void *data) | 42 | ((entry->iova & ~info->mask) == info->iova); |
43 | } | ||
44 | |||
45 | -inline void | ||
46 | -smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
47 | - uint8_t tg, uint64_t num_pages, uint8_t ttl) | ||
48 | +void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
49 | + uint8_t tg, uint64_t num_pages, uint8_t ttl) | ||
38 | { | 50 | { |
39 | DeviceClass *dc = DEVICE_CLASS(klass); | 51 | /* if tg is not set we use 4KB range invalidation */ |
40 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 52 | uint8_t granule = tg ? tg * 2 + 10 : 12; |
41 | SMMUBaseClass *sbc = ARM_SMMU_CLASS(klass); | 53 | @@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
42 | 54 | &info); | |
43 | device_class_set_props(dc, smmu_dev_properties); | ||
44 | device_class_set_parent_realize(dc, smmu_base_realize, | ||
45 | &sbc->parent_realize); | ||
46 | - dc->reset = smmu_base_reset; | ||
47 | + rc->phases.hold = smmu_base_reset_hold; | ||
48 | } | 55 | } |
49 | 56 | ||
50 | static const TypeInfo smmu_base_info = { | 57 | -inline void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
58 | +void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) | ||
59 | { | ||
60 | trace_smmu_iotlb_inv_asid(asid); | ||
61 | g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid); | ||
62 | @@ -XXX,XX +XXX,XX @@ error: | ||
63 | * | ||
64 | * return 0 on success | ||
65 | */ | ||
66 | -inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
67 | - SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
68 | +int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
69 | + SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
70 | { | ||
71 | if (!cfg->aa64) { | ||
72 | /* | ||
51 | -- | 73 | -- |
52 | 2.25.1 | 74 | 2.25.1 |
53 | 75 | ||
54 | 76 | diff view generated by jsdifflib |
1 | From: Luke Starrett <lukes@xsightlabs.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | The ARM GICv3 TRM describes that the ITLinesNumber field of GICD_TYPER | 3 | So far the GPT timers were unable to raise IRQs to the processor. |
4 | register: | ||
5 | 4 | ||
6 | "indicates the maximum SPI INTID that the GIC implementation supports" | 5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | |||
8 | As SPI #0 is absolute IRQ #32, the max SPI INTID should have accounted | ||
9 | for the internal 16x SGI's and 16x PPI's. However, the original GICv3 | ||
10 | model subtracted off the SGI/PPI. Cosmetically this can be seen at OS | ||
11 | boot (Linux) showing 32 shy of what should be there, i.e.: | ||
12 | |||
13 | [ 0.000000] GICv3: 224 SPIs implemented | ||
14 | |||
15 | Though in hw/arm/virt.c, the machine is configured for 256 SPI's. ARM | ||
16 | virt machine likely doesn't have a problem with this because the upper | ||
17 | 32 IRQ's don't actually have anything meaningful wired. But, this does | ||
18 | become a functional issue on a custom use case which wants to make use | ||
19 | of these IRQ's. Additionally, boot code (i.e. TF-A) will only init up | ||
20 | to the number (blocks of 32) that it believes to actually be there. | ||
21 | |||
22 | Signed-off-by: Luke Starrett <lukes@xsightlabs.com> | ||
23 | Message-id: AM9P193MB168473D99B761E204E032095D40D9@AM9P193MB1684.EURP193.PROD.OUTLOOK.COM | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | --- | 8 | --- |
27 | hw/intc/arm_gicv3_dist.c | 4 ++-- | 9 | include/hw/arm/fsl-imx7.h | 5 +++++ |
28 | 1 file changed, 2 insertions(+), 2 deletions(-) | 10 | hw/arm/fsl-imx7.c | 10 ++++++++++ |
11 | 2 files changed, 15 insertions(+) | ||
29 | 12 | ||
30 | diff --git a/hw/intc/arm_gicv3_dist.c b/hw/intc/arm_gicv3_dist.c | 13 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
31 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/intc/arm_gicv3_dist.c | 15 | --- a/include/hw/arm/fsl-imx7.h |
33 | +++ b/hw/intc/arm_gicv3_dist.c | 16 | +++ b/include/hw/arm/fsl-imx7.h |
34 | @@ -XXX,XX +XXX,XX @@ static bool gicd_readl(GICv3State *s, hwaddr offset, | 17 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { |
35 | * MBIS == 0 (message-based SPIs not supported) | 18 | FSL_IMX7_USB2_IRQ = 42, |
36 | * SecurityExtn == 1 if security extns supported | 19 | FSL_IMX7_USB3_IRQ = 40, |
37 | * CPUNumber == 0 since for us ARE is always 1 | 20 | |
38 | - * ITLinesNumber == (num external irqs / 32) - 1 | 21 | + FSL_IMX7_GPT1_IRQ = 55, |
39 | + * ITLinesNumber == (((max SPI IntID + 1) / 32) - 1) | 22 | + FSL_IMX7_GPT2_IRQ = 54, |
40 | */ | 23 | + FSL_IMX7_GPT3_IRQ = 53, |
41 | - int itlinesnumber = ((s->num_irq - GIC_INTERNAL) / 32) - 1; | 24 | + FSL_IMX7_GPT4_IRQ = 52, |
42 | + int itlinesnumber = (s->num_irq / 32) - 1; | 25 | + |
43 | /* | 26 | FSL_IMX7_WDOG1_IRQ = 78, |
44 | * SecurityExtn must be RAZ if GICD_CTLR.DS == 1, and | 27 | FSL_IMX7_WDOG2_IRQ = 79, |
45 | * "security extensions not supported" always implies DS == 1, | 28 | FSL_IMX7_WDOG3_IRQ = 10, |
29 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/fsl-imx7.c | ||
32 | +++ b/hw/arm/fsl-imx7.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
34 | FSL_IMX7_GPT4_ADDR, | ||
35 | }; | ||
36 | |||
37 | + static const int FSL_IMX7_GPTn_IRQ[FSL_IMX7_NUM_GPTS] = { | ||
38 | + FSL_IMX7_GPT1_IRQ, | ||
39 | + FSL_IMX7_GPT2_IRQ, | ||
40 | + FSL_IMX7_GPT3_IRQ, | ||
41 | + FSL_IMX7_GPT4_IRQ, | ||
42 | + }; | ||
43 | + | ||
44 | s->gpt[i].ccm = IMX_CCM(&s->ccm); | ||
45 | sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort); | ||
46 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); | ||
47 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0, | ||
48 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
49 | + FSL_IMX7_GPTn_IRQ[i])); | ||
50 | } | ||
51 | |||
52 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
46 | -- | 53 | -- |
47 | 2.25.1 | 54 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Use the base_memmap to build the SMBIOS 19 table which provides the address | 3 | CCM derived clocks will have to be added later. |
4 | mapping for a Physical Memory Array (from spec [1] chapter 7.20). | ||
5 | 4 | ||
6 | This was present on i386 from commit c97294ec1b9e36887e119589d456557d72ab37b5 | 5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | ("SMBIOS: Build aggregate smbios tables and entry point"). | ||
8 | |||
9 | [1] https://www.dmtf.org/sites/default/files/standards/documents/DSP0134_3.5.0.pdf | ||
10 | |||
11 | The absence of this table is a breach of the specs and is | ||
12 | detected by the FirmwareTestSuite (FWTS), but it doesn't | ||
13 | cause any known problems for guest OSes. | ||
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
16 | Message-id: 1668789029-5432-1-git-send-email-mihai.carabas@oracle.com | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 8 | --- |
20 | hw/arm/virt.c | 8 +++++++- | 9 | hw/misc/imx7_ccm.c | 49 +++++++++++++++++++++++++++++++++++++--------- |
21 | 1 file changed, 7 insertions(+), 1 deletion(-) | 10 | 1 file changed, 40 insertions(+), 9 deletions(-) |
22 | 11 | ||
23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 12 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c |
24 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/virt.c | 14 | --- a/hw/misc/imx7_ccm.c |
26 | +++ b/hw/arm/virt.c | 15 | +++ b/hw/misc/imx7_ccm.c |
27 | @@ -XXX,XX +XXX,XX @@ static void *machvirt_dtb(const struct arm_boot_info *binfo, int *fdt_size) | 16 | @@ -XXX,XX +XXX,XX @@ |
28 | static void virt_build_smbios(VirtMachineState *vms) | 17 | #include "hw/misc/imx7_ccm.h" |
18 | #include "migration/vmstate.h" | ||
19 | |||
20 | +#include "trace.h" | ||
21 | + | ||
22 | +#define CKIH_FREQ 24000000 /* 24MHz crystal input */ | ||
23 | + | ||
24 | static void imx7_analog_reset(DeviceState *dev) | ||
29 | { | 25 | { |
30 | MachineClass *mc = MACHINE_GET_CLASS(vms); | 26 | IMX7AnalogState *s = IMX7_ANALOG(dev); |
31 | + MachineState *ms = MACHINE(vms); | 27 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx7_ccm = { |
32 | VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms); | 28 | static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) |
33 | uint8_t *smbios_tables, *smbios_anchor; | 29 | { |
34 | size_t smbios_tables_len, smbios_anchor_len; | 30 | /* |
35 | + struct smbios_phys_mem_area mem_array; | 31 | - * This function is "consumed" by GPT emulation code, however on |
36 | const char *product = "QEMU Virtual Machine"; | 32 | - * i.MX7 each GPT block can have their own clock root. This means |
37 | 33 | - * that this functions needs somehow to know requester's identity | |
38 | if (kvm_enabled()) { | 34 | - * and the way to pass it: be it via additional IMXClk constants |
39 | @@ -XXX,XX +XXX,XX @@ static void virt_build_smbios(VirtMachineState *vms) | 35 | - * or by adding another argument to this method needs to be |
40 | vmc->smbios_old_sys_ver ? "1.0" : mc->name, false, | 36 | - * figured out |
41 | true, SMBIOS_ENTRY_POINT_TYPE_64); | 37 | + * This function is "consumed" by GPT emulation code. Some clocks |
42 | 38 | + * have fixed frequencies and we can provide requested frequency | |
43 | - smbios_get_tables(MACHINE(vms), NULL, 0, | 39 | + * easily. However for CCM provided clocks (like IPG) each GPT |
44 | + /* build the array of physical mem area from base_memmap */ | 40 | + * timer can have its own clock root. |
45 | + mem_array.address = vms->memmap[VIRT_MEM].base; | 41 | + * This means we need additionnal information when calling this |
46 | + mem_array.length = ms->ram_size; | 42 | + * function to know the requester's identity. |
43 | */ | ||
44 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | ||
45 | - TYPE_IMX7_CCM, __func__); | ||
46 | - return 0; | ||
47 | + uint32_t freq = 0; | ||
47 | + | 48 | + |
48 | + smbios_get_tables(ms, &mem_array, 1, | 49 | + switch (clock) { |
49 | &smbios_tables, &smbios_tables_len, | 50 | + case CLK_NONE: |
50 | &smbios_anchor, &smbios_anchor_len, | 51 | + break; |
51 | &error_fatal); | 52 | + case CLK_32k: |
53 | + freq = CKIL_FREQ; | ||
54 | + break; | ||
55 | + case CLK_HIGH: | ||
56 | + freq = CKIH_FREQ; | ||
57 | + break; | ||
58 | + case CLK_IPG: | ||
59 | + case CLK_IPG_HIGH: | ||
60 | + /* | ||
61 | + * For now we don't have a way to figure out the device this | ||
62 | + * function is called for. Until then the IPG derived clocks | ||
63 | + * are left unimplemented. | ||
64 | + */ | ||
65 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Clock %d Not implemented\n", | ||
66 | + TYPE_IMX7_CCM, __func__, clock); | ||
67 | + break; | ||
68 | + default: | ||
69 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | ||
70 | + TYPE_IMX7_CCM, __func__, clock); | ||
71 | + break; | ||
72 | + } | ||
73 | + | ||
74 | + trace_ccm_clock_freq(clock, freq); | ||
75 | + | ||
76 | + return freq; | ||
77 | } | ||
78 | |||
79 | static void imx7_ccm_class_init(ObjectClass *klass, void *data) | ||
52 | -- | 80 | -- |
53 | 2.25.1 | 81 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | After the improvement to high memory region address assignment is | 3 | The i.MX6UL doesn't support CLK_HIGH ou CLK_HIGH_DIV clock source. |
4 | applied, the memory layout can be changed, introducing possible | ||
5 | migration breakage. For example, VIRT_HIGH_PCIE_MMIO memory region | ||
6 | is disabled or enabled when the optimization is applied or not, with | ||
7 | the following configuration. The configuration is only achievable by | ||
8 | modifying the source code until more properties are added to allow | ||
9 | users selectively disable those high memory regions. | ||
10 | 4 | ||
11 | pa_bits = 40; | 5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
12 | vms->highmem_redists = false; | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | vms->highmem_ecam = false; | ||
14 | vms->highmem_mmio = true; | ||
15 | |||
16 | # qemu-system-aarch64 -accel kvm -cpu host \ | ||
17 | -machine virt-7.2,compact-highmem={on, off} \ | ||
18 | -m 4G,maxmem=511G -monitor stdio | ||
19 | |||
20 | Region compact-highmem=off compact-highmem=on | ||
21 | ---------------------------------------------------------------- | ||
22 | MEM [1GB 512GB] [1GB 512GB] | ||
23 | HIGH_GIC_REDISTS2 [512GB 512GB+64MB] [disabled] | ||
24 | HIGH_PCIE_ECAM [512GB+256MB 512GB+512MB] [disabled] | ||
25 | HIGH_PCIE_MMIO [disabled] [512GB 1TB] | ||
26 | |||
27 | In order to keep backwords compatibility, we need to disable the | ||
28 | optimization on machine, which is virt-7.1 or ealier than it. It | ||
29 | means the optimization is enabled by default from virt-7.2. Besides, | ||
30 | 'compact-highmem' property is added so that the optimization can be | ||
31 | explicitly enabled or disabled on all machine types by users. | ||
32 | |||
33 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
34 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
35 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
36 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
37 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
38 | Message-id: 20221029224307.138822-7-gshan@redhat.com | ||
39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
40 | --- | 8 | --- |
41 | docs/system/arm/virt.rst | 4 ++++ | 9 | include/hw/timer/imx_gpt.h | 1 + |
42 | include/hw/arm/virt.h | 1 + | 10 | hw/arm/fsl-imx6ul.c | 2 +- |
43 | hw/arm/virt.c | 32 ++++++++++++++++++++++++++++++++ | 11 | hw/misc/imx6ul_ccm.c | 6 ------ |
44 | 3 files changed, 37 insertions(+) | 12 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ |
13 | 4 files changed, 27 insertions(+), 7 deletions(-) | ||
45 | 14 | ||
46 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 15 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h |
47 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/docs/system/arm/virt.rst | 17 | --- a/include/hw/timer/imx_gpt.h |
49 | +++ b/docs/system/arm/virt.rst | 18 | +++ b/include/hw/timer/imx_gpt.h |
50 | @@ -XXX,XX +XXX,XX @@ highmem | 19 | @@ -XXX,XX +XXX,XX @@ |
51 | address space above 32 bits. The default is ``on`` for machine types | 20 | #define TYPE_IMX25_GPT "imx25.gpt" |
52 | later than ``virt-2.12``. | 21 | #define TYPE_IMX31_GPT "imx31.gpt" |
53 | 22 | #define TYPE_IMX6_GPT "imx6.gpt" | |
54 | +compact-highmem | 23 | +#define TYPE_IMX6UL_GPT "imx6ul.gpt" |
55 | + Set ``on``/``off`` to enable/disable the compact layout for high memory regions. | 24 | #define TYPE_IMX7_GPT "imx7.gpt" |
56 | + The default is ``on`` for machine types later than ``virt-7.2``. | 25 | |
26 | #define TYPE_IMX_GPT TYPE_IMX25_GPT | ||
27 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/arm/fsl-imx6ul.c | ||
30 | +++ b/hw/arm/fsl-imx6ul.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
32 | */ | ||
33 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
34 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
35 | - object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT); | ||
36 | + object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT); | ||
37 | } | ||
38 | |||
39 | /* | ||
40 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/misc/imx6ul_ccm.c | ||
43 | +++ b/hw/misc/imx6ul_ccm.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
45 | case CLK_32k: | ||
46 | freq = CKIL_FREQ; | ||
47 | break; | ||
48 | - case CLK_HIGH: | ||
49 | - freq = CKIH_FREQ; | ||
50 | - break; | ||
51 | - case CLK_HIGH_DIV: | ||
52 | - freq = CKIH_FREQ / 8; | ||
53 | - break; | ||
54 | default: | ||
55 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | ||
56 | TYPE_IMX6UL_CCM, __func__, clock); | ||
57 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/timer/imx_gpt.c | ||
60 | +++ b/hw/timer/imx_gpt.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { | ||
62 | CLK_HIGH, /* 111 reference clock */ | ||
63 | }; | ||
64 | |||
65 | +static const IMXClk imx6ul_gpt_clocks[] = { | ||
66 | + CLK_NONE, /* 000 No clock source */ | ||
67 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ | ||
68 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ | ||
69 | + CLK_EXT, /* 011 External clock */ | ||
70 | + CLK_32k, /* 100 ipg_clk_32k */ | ||
71 | + CLK_NONE, /* 101 not defined */ | ||
72 | + CLK_NONE, /* 110 not defined */ | ||
73 | + CLK_NONE, /* 111 not defined */ | ||
74 | +}; | ||
57 | + | 75 | + |
58 | gic-version | 76 | static const IMXClk imx7_gpt_clocks[] = { |
59 | Specify the version of the Generic Interrupt Controller (GIC) to provide. | 77 | CLK_NONE, /* 000 No clock source */ |
60 | Valid values are: | 78 | CLK_IPG, /* 001 ipg_clk, 532MHz*/ |
61 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 79 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) |
62 | index XXXXXXX..XXXXXXX 100644 | 80 | s->clocks = imx6_gpt_clocks; |
63 | --- a/include/hw/arm/virt.h | ||
64 | +++ b/include/hw/arm/virt.h | ||
65 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | ||
66 | bool no_pmu; | ||
67 | bool claim_edge_triggered_timers; | ||
68 | bool smbios_old_sys_ver; | ||
69 | + bool no_highmem_compact; | ||
70 | bool no_highmem_ecam; | ||
71 | bool no_ged; /* Machines < 4.2 have no support for ACPI GED device */ | ||
72 | bool kvm_no_adjvtime; | ||
73 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/arm/virt.c | ||
76 | +++ b/hw/arm/virt.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | ||
78 | * Note the extended_memmap is sized so that it eventually also includes the | ||
79 | * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last | ||
80 | * index of base_memmap). | ||
81 | + * | ||
82 | + * The memory map for these Highmem IO Regions can be in legacy or compact | ||
83 | + * layout, depending on 'compact-highmem' property. With legacy layout, the | ||
84 | + * PA space for one specific region is always reserved, even if the region | ||
85 | + * has been disabled or doesn't fit into the PA space. However, the PA space | ||
86 | + * for the region won't be reserved in these circumstances with compact layout. | ||
87 | */ | ||
88 | static MemMapEntry extended_memmap[] = { | ||
89 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void virt_set_highmem(Object *obj, bool value, Error **errp) | ||
91 | vms->highmem = value; | ||
92 | } | 81 | } |
93 | 82 | ||
94 | +static bool virt_get_compact_highmem(Object *obj, Error **errp) | 83 | +static void imx6ul_gpt_init(Object *obj) |
95 | +{ | 84 | +{ |
96 | + VirtMachineState *vms = VIRT_MACHINE(obj); | 85 | + IMXGPTState *s = IMX_GPT(obj); |
97 | + | 86 | + |
98 | + return vms->highmem_compact; | 87 | + s->clocks = imx6ul_gpt_clocks; |
99 | +} | 88 | +} |
100 | + | 89 | + |
101 | +static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) | 90 | static void imx7_gpt_init(Object *obj) |
102 | +{ | 91 | { |
103 | + VirtMachineState *vms = VIRT_MACHINE(obj); | 92 | IMXGPTState *s = IMX_GPT(obj); |
93 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { | ||
94 | .instance_init = imx6_gpt_init, | ||
95 | }; | ||
96 | |||
97 | +static const TypeInfo imx6ul_gpt_info = { | ||
98 | + .name = TYPE_IMX6UL_GPT, | ||
99 | + .parent = TYPE_IMX25_GPT, | ||
100 | + .instance_init = imx6ul_gpt_init, | ||
101 | +}; | ||
104 | + | 102 | + |
105 | + vms->highmem_compact = value; | 103 | static const TypeInfo imx7_gpt_info = { |
106 | +} | 104 | .name = TYPE_IMX7_GPT, |
107 | + | 105 | .parent = TYPE_IMX25_GPT, |
108 | static bool virt_get_its(Object *obj, Error **errp) | 106 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_register_types(void) |
109 | { | 107 | type_register_static(&imx25_gpt_info); |
110 | VirtMachineState *vms = VIRT_MACHINE(obj); | 108 | type_register_static(&imx31_gpt_info); |
111 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | 109 | type_register_static(&imx6_gpt_info); |
112 | "Set on/off to enable/disable using " | 110 | + type_register_static(&imx6ul_gpt_info); |
113 | "physical address space above 32 bits"); | 111 | type_register_static(&imx7_gpt_info); |
114 | |||
115 | + object_class_property_add_bool(oc, "compact-highmem", | ||
116 | + virt_get_compact_highmem, | ||
117 | + virt_set_compact_highmem); | ||
118 | + object_class_property_set_description(oc, "compact-highmem", | ||
119 | + "Set on/off to enable/disable compact " | ||
120 | + "layout for high memory regions"); | ||
121 | + | ||
122 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, | ||
123 | virt_set_gic_version); | ||
124 | object_class_property_set_description(oc, "gic-version", | ||
125 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
126 | |||
127 | /* High memory is enabled by default */ | ||
128 | vms->highmem = true; | ||
129 | + vms->highmem_compact = !vmc->no_highmem_compact; | ||
130 | vms->gic_version = VIRT_GIC_VERSION_NOSEL; | ||
131 | |||
132 | vms->highmem_ecam = !vmc->no_highmem_ecam; | ||
133 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(7, 2) | ||
134 | |||
135 | static void virt_machine_7_1_options(MachineClass *mc) | ||
136 | { | ||
137 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
138 | + | ||
139 | virt_machine_7_2_options(mc); | ||
140 | compat_props_add(mc->compat_props, hw_compat_7_1, hw_compat_7_1_len); | ||
141 | + /* Compact layout for high memory regions was introduced with 7.2 */ | ||
142 | + vmc->no_highmem_compact = true; | ||
143 | } | 112 | } |
144 | DEFINE_VIRT_MACHINE(7, 1) | ||
145 | 113 | ||
146 | -- | 114 | -- |
147 | 2.25.1 | 115 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Schspa Shi <schspa@gmail.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | We use 32bit value for linux,initrd-[start/end], when we have | 3 | IRQs were not associated to the various GPIO devices inside i.MX7D. |
4 | loader_start > 4GB, there will be a wrong initrd_start passed | 4 | This patch brings the i.MX7D on par with i.MX6. |
5 | to the kernel, and the kernel will report the following warning. | ||
6 | 5 | ||
7 | [ 0.000000] ------------[ cut here ]------------ | 6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
8 | [ 0.000000] initrd not fully accessible via the linear mapping -- please check your bootloader ... | 7 | Message-id: 20221226101418.415170-1-jcd@tribudubois.net |
9 | [ 0.000000] WARNING: CPU: 0 PID: 0 at arch/arm64/mm/init.c:355 arm64_memblock_init+0x158/0x244 | ||
10 | [ 0.000000] Modules linked in: | ||
11 | [ 0.000000] CPU: 0 PID: 0 Comm: swapper Tainted: G W 6.1.0-rc3-13250-g30a0b95b1335-dirty #28 | ||
12 | [ 0.000000] Hardware name: Horizon Sigi Virtual development board (DT) | ||
13 | [ 0.000000] pstate: 600000c5 (nZCv daIF -PAN -UAO -TCO -DIT -SSBS BTYPE=--) | ||
14 | [ 0.000000] pc : arm64_memblock_init+0x158/0x244 | ||
15 | [ 0.000000] lr : arm64_memblock_init+0x158/0x244 | ||
16 | [ 0.000000] sp : ffff800009273df0 | ||
17 | [ 0.000000] x29: ffff800009273df0 x28: 0000001000cc0010 x27: 0000800000000000 | ||
18 | [ 0.000000] x26: 000000000050a3e2 x25: ffff800008b46000 x24: ffff800008b46000 | ||
19 | [ 0.000000] x23: ffff800008a53000 x22: ffff800009420000 x21: ffff800008a53000 | ||
20 | [ 0.000000] x20: 0000000004000000 x19: 0000000004000000 x18: 00000000ffff1020 | ||
21 | [ 0.000000] x17: 6568632065736165 x16: 6c70202d2d20676e x15: 697070616d207261 | ||
22 | [ 0.000000] x14: 656e696c20656874 x13: 0a2e2e2e20726564 x12: 0000000000000000 | ||
23 | [ 0.000000] x11: 0000000000000000 x10: 00000000ffffffff x9 : 0000000000000000 | ||
24 | [ 0.000000] x8 : 0000000000000000 x7 : 796c6c756620746f x6 : 6e20647274696e69 | ||
25 | [ 0.000000] x5 : ffff8000093c7c47 x4 : ffff800008a2102f x3 : ffff800009273a88 | ||
26 | [ 0.000000] x2 : 80000000fffff038 x1 : 00000000000000c0 x0 : 0000000000000056 | ||
27 | [ 0.000000] Call trace: | ||
28 | [ 0.000000] arm64_memblock_init+0x158/0x244 | ||
29 | [ 0.000000] setup_arch+0x164/0x1cc | ||
30 | [ 0.000000] start_kernel+0x94/0x4ac | ||
31 | [ 0.000000] __primary_switched+0xb4/0xbc | ||
32 | [ 0.000000] ---[ end trace 0000000000000000 ]--- | ||
33 | [ 0.000000] Zone ranges: | ||
34 | [ 0.000000] DMA [mem 0x0000001000000000-0x0000001007ffffff] | ||
35 | |||
36 | This doesn't affect any machine types we currently support, because | ||
37 | for all of our machine types the RAM starts well below the 4GB | ||
38 | mark, but it does demonstrate that we're not currently writing | ||
39 | the device-tree properties quite as intended. | ||
40 | |||
41 | To fix it, we can change it to write these values to the dtb using a | ||
42 | type width matching #address-cells. This is the intended size for | ||
43 | these dtb properties, and is how u-boot, for instance, writes them, | ||
44 | although in practice the Linux kernel will cope with them being any | ||
45 | width as long as they're big enough to fit the value. | ||
46 | |||
47 | Signed-off-by: Schspa Shi <schspa@gmail.com> | ||
48 | Message-id: 20221129160724.75667-1-schspa@gmail.com | ||
49 | [PMM: tweaked commit message] | ||
50 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
52 | --- | 10 | --- |
53 | hw/arm/boot.c | 10 ++++++---- | 11 | include/hw/arm/fsl-imx7.h | 15 +++++++++++++++ |
54 | 1 file changed, 6 insertions(+), 4 deletions(-) | 12 | hw/arm/fsl-imx7.c | 31 ++++++++++++++++++++++++++++++- |
13 | 2 files changed, 45 insertions(+), 1 deletion(-) | ||
55 | 14 | ||
56 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 15 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
57 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/arm/boot.c | 17 | --- a/include/hw/arm/fsl-imx7.h |
59 | +++ b/hw/arm/boot.c | 18 | +++ b/include/hw/arm/fsl-imx7.h |
60 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, | 19 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { |
20 | FSL_IMX7_GPT3_IRQ = 53, | ||
21 | FSL_IMX7_GPT4_IRQ = 52, | ||
22 | |||
23 | + FSL_IMX7_GPIO1_LOW_IRQ = 64, | ||
24 | + FSL_IMX7_GPIO1_HIGH_IRQ = 65, | ||
25 | + FSL_IMX7_GPIO2_LOW_IRQ = 66, | ||
26 | + FSL_IMX7_GPIO2_HIGH_IRQ = 67, | ||
27 | + FSL_IMX7_GPIO3_LOW_IRQ = 68, | ||
28 | + FSL_IMX7_GPIO3_HIGH_IRQ = 69, | ||
29 | + FSL_IMX7_GPIO4_LOW_IRQ = 70, | ||
30 | + FSL_IMX7_GPIO4_HIGH_IRQ = 71, | ||
31 | + FSL_IMX7_GPIO5_LOW_IRQ = 72, | ||
32 | + FSL_IMX7_GPIO5_HIGH_IRQ = 73, | ||
33 | + FSL_IMX7_GPIO6_LOW_IRQ = 74, | ||
34 | + FSL_IMX7_GPIO6_HIGH_IRQ = 75, | ||
35 | + FSL_IMX7_GPIO7_LOW_IRQ = 76, | ||
36 | + FSL_IMX7_GPIO7_HIGH_IRQ = 77, | ||
37 | + | ||
38 | FSL_IMX7_WDOG1_IRQ = 78, | ||
39 | FSL_IMX7_WDOG2_IRQ = 79, | ||
40 | FSL_IMX7_WDOG3_IRQ = 10, | ||
41 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/arm/fsl-imx7.c | ||
44 | +++ b/hw/arm/fsl-imx7.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
46 | FSL_IMX7_GPIO7_ADDR, | ||
47 | }; | ||
48 | |||
49 | + static const int FSL_IMX7_GPIOn_LOW_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
50 | + FSL_IMX7_GPIO1_LOW_IRQ, | ||
51 | + FSL_IMX7_GPIO2_LOW_IRQ, | ||
52 | + FSL_IMX7_GPIO3_LOW_IRQ, | ||
53 | + FSL_IMX7_GPIO4_LOW_IRQ, | ||
54 | + FSL_IMX7_GPIO5_LOW_IRQ, | ||
55 | + FSL_IMX7_GPIO6_LOW_IRQ, | ||
56 | + FSL_IMX7_GPIO7_LOW_IRQ, | ||
57 | + }; | ||
58 | + | ||
59 | + static const int FSL_IMX7_GPIOn_HIGH_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
60 | + FSL_IMX7_GPIO1_HIGH_IRQ, | ||
61 | + FSL_IMX7_GPIO2_HIGH_IRQ, | ||
62 | + FSL_IMX7_GPIO3_HIGH_IRQ, | ||
63 | + FSL_IMX7_GPIO4_HIGH_IRQ, | ||
64 | + FSL_IMX7_GPIO5_HIGH_IRQ, | ||
65 | + FSL_IMX7_GPIO6_HIGH_IRQ, | ||
66 | + FSL_IMX7_GPIO7_HIGH_IRQ, | ||
67 | + }; | ||
68 | + | ||
69 | sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort); | ||
70 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); | ||
71 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
72 | + FSL_IMX7_GPIOn_ADDR[i]); | ||
73 | + | ||
74 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
75 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
76 | + FSL_IMX7_GPIOn_LOW_IRQ[i])); | ||
77 | + | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1, | ||
79 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
80 | + FSL_IMX7_GPIOn_HIGH_IRQ[i])); | ||
61 | } | 81 | } |
62 | 82 | ||
63 | if (binfo->initrd_size) { | 83 | /* |
64 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", | ||
65 | - binfo->initrd_start); | ||
66 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-start", | ||
67 | + acells, binfo->initrd_start); | ||
68 | if (rc < 0) { | ||
69 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); | ||
70 | goto fail; | ||
71 | } | ||
72 | |||
73 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", | ||
74 | - binfo->initrd_start + binfo->initrd_size); | ||
75 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-end", | ||
76 | + acells, | ||
77 | + binfo->initrd_start + | ||
78 | + binfo->initrd_size); | ||
79 | if (rc < 0) { | ||
80 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); | ||
81 | goto fail; | ||
82 | -- | 84 | -- |
83 | 2.25.1 | 85 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Stephen Longfield <slongfield@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The 3 high memory regions are usually enabled by default, but they may | 3 | Size is used at lines 1088/1188 for the loop, which reads the last 4 |
4 | be not used. For example, VIRT_HIGH_GIC_REDIST2 isn't needed by GICv2. | 4 | bytes from the crc_ptr so it does need to get increased, however it |
5 | This leads to waste in the PA space. | 5 | shouldn't be increased before the buffer is passed to CRC computation, |
6 | or the crc32 function will access uninitialized memory. | ||
6 | 7 | ||
7 | Add properties ("highmem-redists", "highmem-ecam", "highmem-mmio") to | 8 | This was pointed out to me by clg@kaod.org during the code review of |
8 | allow users selectively disable them if needed. After that, the high | 9 | a similar patch to hw/net/ftgmac100.c |
9 | memory region for GICv3 or GICv4 redistributor can be disabled by user, | ||
10 | the number of maximal supported CPUs needs to be calculated based on | ||
11 | 'vms->highmem_redists'. The follow-up error message is also improved | ||
12 | to indicate if the high memory region for GICv3 and GICv4 has been | ||
13 | enabled or not. | ||
14 | 10 | ||
15 | Suggested-by: Marc Zyngier <maz@kernel.org> | 11 | Change-Id: Ib0464303b191af1e28abeb2f5105eb25aadb5e9b |
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | 12 | Signed-off-by: Stephen Longfield <slongfield@google.com> |
17 | Reviewed-by: Marc Zyngier <maz@kernel.org> | 13 | Reviewed-by: Patrick Venture <venture@google.com> |
18 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | 14 | Message-id: 20221221183202.3788132-1-slongfield@google.com |
19 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Message-id: 20221029224307.138822-8-gshan@redhat.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 17 | --- |
23 | docs/system/arm/virt.rst | 13 +++++++ | 18 | hw/net/imx_fec.c | 8 ++++---- |
24 | hw/arm/virt.c | 75 ++++++++++++++++++++++++++++++++++++++-- | 19 | 1 file changed, 4 insertions(+), 4 deletions(-) |
25 | 2 files changed, 86 insertions(+), 2 deletions(-) | ||
26 | 20 | ||
27 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 21 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c |
28 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/docs/system/arm/virt.rst | 23 | --- a/hw/net/imx_fec.c |
30 | +++ b/docs/system/arm/virt.rst | 24 | +++ b/hw/net/imx_fec.c |
31 | @@ -XXX,XX +XXX,XX @@ compact-highmem | 25 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf, |
32 | Set ``on``/``off`` to enable/disable the compact layout for high memory regions. | 26 | return 0; |
33 | The default is ``on`` for machine types later than ``virt-7.2``. | ||
34 | |||
35 | +highmem-redists | ||
36 | + Set ``on``/``off`` to enable/disable the high memory region for GICv3 or | ||
37 | + GICv4 redistributor. The default is ``on``. Setting this to ``off`` will | ||
38 | + limit the maximum number of CPUs when GICv3 or GICv4 is used. | ||
39 | + | ||
40 | +highmem-ecam | ||
41 | + Set ``on``/``off`` to enable/disable the high memory region for PCI ECAM. | ||
42 | + The default is ``on`` for machine types later than ``virt-3.0``. | ||
43 | + | ||
44 | +highmem-mmio | ||
45 | + Set ``on``/``off`` to enable/disable the high memory region for PCI MMIO. | ||
46 | + The default is ``on``. | ||
47 | + | ||
48 | gic-version | ||
49 | Specify the version of the Generic Interrupt Controller (GIC) to provide. | ||
50 | Valid values are: | ||
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/virt.c | ||
54 | +++ b/hw/arm/virt.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
56 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
57 | virt_max_cpus = GIC_NCPU; | ||
58 | } else { | ||
59 | - virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST) + | ||
60 | - virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); | ||
61 | + virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST); | ||
62 | + if (vms->highmem_redists) { | ||
63 | + virt_max_cpus += virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); | ||
64 | + } | ||
65 | } | 27 | } |
66 | 28 | ||
67 | if (max_cpus > virt_max_cpus) { | 29 | - /* 4 bytes for the CRC. */ |
68 | error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " | 30 | - size += 4; |
69 | "supported by machine 'mach-virt' (%d)", | 31 | crc = cpu_to_be32(crc32(~0, buf, size)); |
70 | max_cpus, virt_max_cpus); | 32 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ |
71 | + if (vms->gic_version != VIRT_GIC_VERSION_2 && !vms->highmem_redists) { | 33 | + size += 4; |
72 | + error_printf("Try 'highmem-redists=on' for more CPUs\n"); | 34 | crc_ptr = (uint8_t *) &crc; |
73 | + } | 35 | |
74 | + | 36 | /* Huge frames are truncated. */ |
75 | exit(1); | 37 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf, |
38 | return 0; | ||
76 | } | 39 | } |
77 | 40 | ||
78 | @@ -XXX,XX +XXX,XX @@ static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) | 41 | - /* 4 bytes for the CRC. */ |
79 | vms->highmem_compact = value; | 42 | - size += 4; |
80 | } | 43 | crc = cpu_to_be32(crc32(~0, buf, size)); |
81 | 44 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ | |
82 | +static bool virt_get_highmem_redists(Object *obj, Error **errp) | 45 | + size += 4; |
83 | +{ | 46 | crc_ptr = (uint8_t *) &crc; |
84 | + VirtMachineState *vms = VIRT_MACHINE(obj); | 47 | |
85 | + | 48 | if (shift16) { |
86 | + return vms->highmem_redists; | ||
87 | +} | ||
88 | + | ||
89 | +static void virt_set_highmem_redists(Object *obj, bool value, Error **errp) | ||
90 | +{ | ||
91 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
92 | + | ||
93 | + vms->highmem_redists = value; | ||
94 | +} | ||
95 | + | ||
96 | +static bool virt_get_highmem_ecam(Object *obj, Error **errp) | ||
97 | +{ | ||
98 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
99 | + | ||
100 | + return vms->highmem_ecam; | ||
101 | +} | ||
102 | + | ||
103 | +static void virt_set_highmem_ecam(Object *obj, bool value, Error **errp) | ||
104 | +{ | ||
105 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
106 | + | ||
107 | + vms->highmem_ecam = value; | ||
108 | +} | ||
109 | + | ||
110 | +static bool virt_get_highmem_mmio(Object *obj, Error **errp) | ||
111 | +{ | ||
112 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
113 | + | ||
114 | + return vms->highmem_mmio; | ||
115 | +} | ||
116 | + | ||
117 | +static void virt_set_highmem_mmio(Object *obj, bool value, Error **errp) | ||
118 | +{ | ||
119 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
120 | + | ||
121 | + vms->highmem_mmio = value; | ||
122 | +} | ||
123 | + | ||
124 | + | ||
125 | static bool virt_get_its(Object *obj, Error **errp) | ||
126 | { | ||
127 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
128 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) | ||
129 | "Set on/off to enable/disable compact " | ||
130 | "layout for high memory regions"); | ||
131 | |||
132 | + object_class_property_add_bool(oc, "highmem-redists", | ||
133 | + virt_get_highmem_redists, | ||
134 | + virt_set_highmem_redists); | ||
135 | + object_class_property_set_description(oc, "highmem-redists", | ||
136 | + "Set on/off to enable/disable high " | ||
137 | + "memory region for GICv3 or GICv4 " | ||
138 | + "redistributor"); | ||
139 | + | ||
140 | + object_class_property_add_bool(oc, "highmem-ecam", | ||
141 | + virt_get_highmem_ecam, | ||
142 | + virt_set_highmem_ecam); | ||
143 | + object_class_property_set_description(oc, "highmem-ecam", | ||
144 | + "Set on/off to enable/disable high " | ||
145 | + "memory region for PCI ECAM"); | ||
146 | + | ||
147 | + object_class_property_add_bool(oc, "highmem-mmio", | ||
148 | + virt_get_highmem_mmio, | ||
149 | + virt_set_highmem_mmio); | ||
150 | + object_class_property_set_description(oc, "highmem-mmio", | ||
151 | + "Set on/off to enable/disable high " | ||
152 | + "memory region for PCI MMIO"); | ||
153 | + | ||
154 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, | ||
155 | virt_set_gic_version); | ||
156 | object_class_property_set_description(oc, "gic-version", | ||
157 | -- | 49 | -- |
158 | 2.25.1 | 50 | 2.25.1 | diff view generated by jsdifflib |