1 | target-arm queue: the big stuff here is the final part of | 1 | Hi; here's a queue of arm patches (plus a few elf2dmp changes); |
---|---|---|---|
2 | rth's patches for Cortex-A76 and Neoverse-N1 support; | 2 | mostly these are minor cleanups and bugfixes. |
3 | also present are Gavin's NUMA series and a few other things. | ||
4 | 3 | ||
5 | thanks | 4 | thanks |
6 | -- PMM | 5 | -- PMM |
7 | 6 | ||
8 | The following changes since commit 554623226f800acf48a2ed568900c1c968ec9a8b: | 7 | The following changes since commit deaca3fd30d3a8829160f8d3705d65ad83176800: |
9 | 8 | ||
10 | Merge tag 'qemu-sparc-20220508' of https://github.com/mcayland/qemu into staging (2022-05-08 17:03:26 -0500) | 9 | Merge tag 'pull-vfio-20231018' of https://github.com/legoater/qemu into staging (2023-10-18 06:21:15 -0400) |
11 | 10 | ||
12 | are available in the Git repository at: | 11 | are available in the Git repository at: |
13 | 12 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220509 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20231019 |
15 | 14 | ||
16 | for you to fetch changes up to ae9141d4a3265553503bf07d3574b40f84615a34: | 15 | for you to fetch changes up to 2a052b4ee01b3c413cef2ef49cb780cde17d4ba1: |
17 | 16 | ||
18 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table (2022-05-09 11:47:55 +0100) | 17 | contrib/elf2dmp: Use g_malloc(), g_new() and g_free() (2023-10-19 14:32:13 +0100) |
19 | 18 | ||
20 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
21 | target-arm queue: | 20 | target-arm queue: |
22 | * MAINTAINERS/.mailmap: update email for Leif Lindholm | 21 | * hw/arm: Move raspberrypi-fw-defs.h to the include/hw/arm/ folder |
23 | * hw/arm: add version information to sbsa-ref machine DT | 22 | * hw/arm/exynos4210: Get arm_boot_info declaration from 'hw/arm/boot' |
24 | * Enable new features for -cpu max: | 23 | * xlnx devices: remove deprecated device reset |
25 | FEAT_Debugv8p2, FEAT_Debugv8p4, FEAT_RAS (minimal version only), | 24 | * xlnx-bbram: hw/nvram: Use dot in device type name |
26 | FEAT_IESB, FEAT_CSV2, FEAT_CSV2_2, FEAT_CSV3, FEAT_DGH | 25 | * elf2dmp: fix coverity issues |
27 | * Emulate Cortex-A76 | 26 | * elf2dmp: convert to g_malloc, g_new and g_free |
28 | * Emulate Neoverse-N1 | 27 | * target/arm: Fix CNTPCT_EL0 trapping from EL0 when HCR_EL2.E2H is 0 |
29 | * Fix the virt board default NUMA topology | 28 | * hw/arm: refactor virt PPI logic |
29 | * arm/kvm: convert to kvm_set_one_reg, kvm_get_one_reg | ||
30 | * target/arm: Permit T32 LDM with single register | ||
31 | * smmuv3: Advertise SMMUv3.1-XNX | ||
32 | * target/arm: Implement FEAT_HPMN0 | ||
33 | * Remove some unnecessary include lines | ||
34 | * target/arm/arm-powerctl: Correctly init CPUs when powered on to lower EL | ||
35 | * hw/timer/npcm7xx_timer: Prevent timer from counting down past zero | ||
30 | 36 | ||
31 | ---------------------------------------------------------------- | 37 | ---------------------------------------------------------------- |
32 | Gavin Shan (6): | 38 | Chris Rauer (1): |
33 | qapi/machine.json: Add cluster-id | 39 | hw/timer/npcm7xx_timer: Prevent timer from counting down past zero |
34 | qtest/numa-test: Specify CPU topology in aarch64_numa_cpu() | ||
35 | hw/arm/virt: Consider SMP configuration in CPU topology | ||
36 | qtest/numa-test: Correct CPU and NUMA association in aarch64_numa_cpu() | ||
37 | hw/arm/virt: Fix CPU's default NUMA node ID | ||
38 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table | ||
39 | 40 | ||
40 | Leif Lindholm (2): | 41 | Cornelia Huck (2): |
41 | MAINTAINERS/.mailmap: update email for Leif Lindholm | 42 | arm/kvm: convert to kvm_set_one_reg |
42 | hw/arm: add versioning to sbsa-ref machine DT | 43 | arm/kvm: convert to kvm_get_one_reg |
43 | 44 | ||
44 | Richard Henderson (24): | 45 | Leif Lindholm (3): |
45 | target/arm: Handle cpreg registration for missing EL | 46 | {include/}hw/arm: refactor virt PPI logic |
46 | target/arm: Drop EL3 no EL2 fallbacks | 47 | include/hw/arm: move BSA definitions to bsa.h |
47 | target/arm: Merge zcr reginfo | 48 | hw/arm/sbsa-ref: use bsa.h for PPI definitions |
48 | target/arm: Adjust definition of CONTEXTIDR_EL2 | ||
49 | target/arm: Move cortex impdef sysregs to cpu_tcg.c | ||
50 | target/arm: Update qemu-system-arm -cpu max to cortex-a57 | ||
51 | target/arm: Set ID_DFR0.PerfMon for qemu-system-arm -cpu max | ||
52 | target/arm: Split out aa32_max_features | ||
53 | target/arm: Annotate arm_max_initfn with FEAT identifiers | ||
54 | target/arm: Use field names for manipulating EL2 and EL3 modes | ||
55 | target/arm: Enable FEAT_Debugv8p2 for -cpu max | ||
56 | target/arm: Enable FEAT_Debugv8p4 for -cpu max | ||
57 | target/arm: Add minimal RAS registers | ||
58 | target/arm: Enable SCR and HCR bits for RAS | ||
59 | target/arm: Implement virtual SError exceptions | ||
60 | target/arm: Implement ESB instruction | ||
61 | target/arm: Enable FEAT_RAS for -cpu max | ||
62 | target/arm: Enable FEAT_IESB for -cpu max | ||
63 | target/arm: Enable FEAT_CSV2 for -cpu max | ||
64 | target/arm: Enable FEAT_CSV2_2 for -cpu max | ||
65 | target/arm: Enable FEAT_CSV3 for -cpu max | ||
66 | target/arm: Enable FEAT_DGH for -cpu max | ||
67 | target/arm: Define cortex-a76 | ||
68 | target/arm: Define neoverse-n1 | ||
69 | 49 | ||
70 | docs/system/arm/emulation.rst | 10 + | 50 | Michal Orzel (1): |
71 | docs/system/arm/virt.rst | 2 + | 51 | target/arm: Fix CNTPCT_EL0 trapping from EL0 when HCR_EL2.E2H is 0 |
72 | qapi/machine.json | 6 +- | 52 | |
73 | target/arm/cpregs.h | 11 + | 53 | Peter Maydell (8): |
74 | target/arm/cpu.h | 23 ++ | 54 | target/arm: Permit T32 LDM with single register |
75 | target/arm/helper.h | 1 + | 55 | hw/arm/smmuv3: Update ID register bit field definitions |
76 | target/arm/internals.h | 16 ++ | 56 | hw/arm/smmuv3: Sort ID register setting into field order |
77 | target/arm/syndrome.h | 5 + | 57 | hw/arm/smmuv3: Advertise SMMUv3.1-XNX feature |
78 | target/arm/a32.decode | 16 +- | 58 | target/arm: Implement FEAT_HPMN0 |
79 | target/arm/t32.decode | 18 +- | 59 | target/arm/kvm64.c: Remove unused include |
80 | hw/acpi/aml-build.c | 111 ++++---- | 60 | target/arm/common-semi-target.h: Remove unnecessary boot.h include |
81 | hw/arm/sbsa-ref.c | 16 ++ | 61 | target/arm/arm-powerctl: Correctly init CPUs when powered on to lower EL |
82 | hw/arm/virt.c | 21 +- | 62 | |
83 | hw/core/machine-hmp-cmds.c | 4 + | 63 | Philippe Mathieu-Daudé (1): |
84 | hw/core/machine.c | 16 ++ | 64 | hw/arm/exynos4210: Get arm_boot_info declaration from 'hw/arm/boot.h' |
85 | target/arm/cpu.c | 66 ++++- | 65 | |
86 | target/arm/cpu64.c | 353 ++++++++++++++----------- | 66 | Suraj Shirvankar (1): |
87 | target/arm/cpu_tcg.c | 227 +++++++++++----- | 67 | contrib/elf2dmp: Use g_malloc(), g_new() and g_free() |
88 | target/arm/helper.c | 600 +++++++++++++++++++++++++----------------- | 68 | |
89 | target/arm/op_helper.c | 43 +++ | 69 | Thomas Huth (1): |
90 | target/arm/translate-a64.c | 18 ++ | 70 | hw/arm: Move raspberrypi-fw-defs.h to the include/hw/arm/ folder |
91 | target/arm/translate.c | 23 ++ | 71 | |
92 | tests/qtest/numa-test.c | 19 +- | 72 | Tong Ho (4): |
93 | .mailmap | 3 +- | 73 | xlnx-bbram: hw/nvram: Remove deprecated device reset |
94 | MAINTAINERS | 2 +- | 74 | xlnx-zynqmp-efuse: hw/nvram: Remove deprecated device reset |
95 | 25 files changed, 1068 insertions(+), 562 deletions(-) | 75 | xlnx-versal-efuse: hw/nvram: Remove deprecated device reset |
76 | xlnx-bbram: hw/nvram: Use dot in device type name | ||
77 | |||
78 | Viktor Prutyanov (2): | ||
79 | elf2dmp: limit print length for sign_rsds | ||
80 | elf2dmp: check array bounds in pdb_get_file_size | ||
81 | |||
82 | MAINTAINERS | 2 +- | ||
83 | docs/system/arm/emulation.rst | 1 + | ||
84 | hw/arm/smmuv3-internal.h | 38 ++++++++ | ||
85 | include/hw/arm/bsa.h | 35 +++++++ | ||
86 | include/hw/arm/exynos4210.h | 2 +- | ||
87 | include/hw/{misc => arm}/raspberrypi-fw-defs.h | 0 | ||
88 | include/hw/arm/virt.h | 12 +-- | ||
89 | include/hw/nvram/xlnx-bbram.h | 2 +- | ||
90 | target/arm/common-semi-target.h | 4 +- | ||
91 | target/arm/cpu-qom.h | 2 - | ||
92 | target/arm/cpu.h | 22 +++++ | ||
93 | contrib/elf2dmp/addrspace.c | 7 +- | ||
94 | contrib/elf2dmp/main.c | 11 +-- | ||
95 | contrib/elf2dmp/pdb.c | 32 ++++--- | ||
96 | contrib/elf2dmp/qemu_elf.c | 7 +- | ||
97 | hw/arm/boot.c | 95 +++++-------------- | ||
98 | hw/arm/sbsa-ref.c | 21 ++--- | ||
99 | hw/arm/smmuv3.c | 8 +- | ||
100 | hw/arm/virt-acpi-build.c | 12 +-- | ||
101 | hw/arm/virt.c | 24 +++-- | ||
102 | hw/misc/bcm2835_property.c | 2 +- | ||
103 | hw/nvram/xlnx-bbram.c | 8 +- | ||
104 | hw/nvram/xlnx-versal-efuse-ctrl.c | 8 +- | ||
105 | hw/nvram/xlnx-zynqmp-efuse.c | 8 +- | ||
106 | hw/timer/npcm7xx_timer.c | 3 + | ||
107 | target/arm/arm-powerctl.c | 53 +---------- | ||
108 | target/arm/cpu.c | 95 +++++++++++++++++++ | ||
109 | target/arm/helper.c | 19 +--- | ||
110 | target/arm/kvm.c | 28 ++---- | ||
111 | target/arm/kvm64.c | 124 +++++++------------------ | ||
112 | target/arm/tcg/cpu32.c | 4 + | ||
113 | target/arm/tcg/cpu64.c | 1 + | ||
114 | target/arm/tcg/translate.c | 37 +++++--- | ||
115 | 33 files changed, 368 insertions(+), 359 deletions(-) | ||
116 | create mode 100644 include/hw/arm/bsa.h | ||
117 | rename include/hw/{misc => arm}/raspberrypi-fw-defs.h (100%) | ||
118 | diff view generated by jsdifflib |
1 | From: Leif Lindholm <quic_llindhol@quicinc.com> | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | NUVIA was acquired by Qualcomm in March 2021, but kept functioning on | 3 | The file is obviously related to the raspberrypi machine, so |
4 | separate infrastructure for a transitional period. We've now switched | 4 | it should reside in hw/arm/ instead of hw/misc/. And while we're |
5 | over to contributing as Qualcomm Innovation Center (quicinc), so update | 5 | at it, also adjust the wildcard in MAINTAINERS so that it covers |
6 | my email address to reflect this. | 6 | this file, too. |
7 | 7 | ||
8 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | 8 | Signed-off-by: Thomas Huth <thuth@redhat.com> |
9 | Message-id: 20220505113740.75565-1-quic_llindhol@quicinc.com | 9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
10 | Cc: Leif Lindholm <leif@nuviainc.com> | 10 | Acked-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Cc: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20231012073458.860187-1-thuth@redhat.com |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | [Fixed commit message typo] | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 13 | --- |
16 | .mailmap | 3 ++- | 14 | MAINTAINERS | 2 +- |
17 | MAINTAINERS | 2 +- | 15 | include/hw/{misc => arm}/raspberrypi-fw-defs.h | 0 |
18 | 2 files changed, 3 insertions(+), 2 deletions(-) | 16 | hw/misc/bcm2835_property.c | 2 +- |
17 | 3 files changed, 2 insertions(+), 2 deletions(-) | ||
18 | rename include/hw/{misc => arm}/raspberrypi-fw-defs.h (100%) | ||
19 | 19 | ||
20 | diff --git a/.mailmap b/.mailmap | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/.mailmap | ||
23 | +++ b/.mailmap | ||
24 | @@ -XXX,XX +XXX,XX @@ Greg Kurz <groug@kaod.org> <gkurz@linux.vnet.ibm.com> | ||
25 | Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com> | ||
26 | Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn> | ||
27 | James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com> | ||
28 | -Leif Lindholm <leif@nuviainc.com> <leif.lindholm@linaro.org> | ||
29 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org> | ||
30 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com> | ||
31 | Radoslaw Biernacki <rad@semihalf.com> <radoslaw.biernacki@linaro.org> | ||
32 | Paul Burton <paulburton@kernel.org> <paul.burton@mips.com> | ||
33 | Paul Burton <paulburton@kernel.org> <paul.burton@imgtec.com> | ||
34 | diff --git a/MAINTAINERS b/MAINTAINERS | 20 | diff --git a/MAINTAINERS b/MAINTAINERS |
35 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/MAINTAINERS | 22 | --- a/MAINTAINERS |
37 | +++ b/MAINTAINERS | 23 | +++ b/MAINTAINERS |
38 | @@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h | 24 | @@ -XXX,XX +XXX,XX @@ S: Odd Fixes |
39 | SBSA-REF | 25 | F: hw/arm/raspi.c |
40 | M: Radoslaw Biernacki <rad@semihalf.com> | 26 | F: hw/arm/raspi_platform.h |
41 | M: Peter Maydell <peter.maydell@linaro.org> | 27 | F: hw/*/bcm283* |
42 | -R: Leif Lindholm <leif@nuviainc.com> | 28 | -F: include/hw/arm/raspi* |
43 | +R: Leif Lindholm <quic_llindhol@quicinc.com> | 29 | +F: include/hw/arm/rasp* |
44 | L: qemu-arm@nongnu.org | 30 | F: include/hw/*/bcm283* |
45 | S: Maintained | 31 | F: docs/system/arm/raspi.rst |
46 | F: hw/arm/sbsa-ref.c | 32 | |
33 | diff --git a/include/hw/misc/raspberrypi-fw-defs.h b/include/hw/arm/raspberrypi-fw-defs.h | ||
34 | similarity index 100% | ||
35 | rename from include/hw/misc/raspberrypi-fw-defs.h | ||
36 | rename to include/hw/arm/raspberrypi-fw-defs.h | ||
37 | diff --git a/hw/misc/bcm2835_property.c b/hw/misc/bcm2835_property.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/misc/bcm2835_property.c | ||
40 | +++ b/hw/misc/bcm2835_property.c | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | #include "migration/vmstate.h" | ||
43 | #include "hw/irq.h" | ||
44 | #include "hw/misc/bcm2835_mbox_defs.h" | ||
45 | -#include "hw/misc/raspberrypi-fw-defs.h" | ||
46 | +#include "hw/arm/raspberrypi-fw-defs.h" | ||
47 | #include "sysemu/dma.h" | ||
48 | #include "qemu/log.h" | ||
49 | #include "qemu/module.h" | ||
47 | -- | 50 | -- |
48 | 2.25.1 | 51 | 2.34.1 |
49 | 52 | ||
50 | 53 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When the PPTT table is built, the CPU topology is re-calculated, but | 3 | struct arm_boot_info is declared in "hw/arm/boot.h". |
4 | it's unecessary because the CPU topology has been populated in | 4 | By including the correct header we don't need to declare |
5 | virt_possible_cpu_arch_ids() on arm/virt machine. | 5 | it again in "target/arm/cpu-qom.h". |
6 | 6 | ||
7 | This reworks build_pptt() to avoid by reusing the existing IDs in | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | ms->possible_cpus. Currently, the only user of build_pptt() is | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | arm/virt machine. | 9 | Message-id: 20231013130214.95742-1-philmd@linaro.org |
10 | |||
11 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
12 | Tested-by: Yanan Wang <wangyanan55@huawei.com> | ||
13 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
14 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
15 | Acked-by: Michael S. Tsirkin <mst@redhat.com> | ||
16 | Message-id: 20220503140304.855514-7-gshan@redhat.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 11 | --- |
19 | hw/acpi/aml-build.c | 111 +++++++++++++++++++------------------------- | 12 | include/hw/arm/exynos4210.h | 2 +- |
20 | 1 file changed, 48 insertions(+), 63 deletions(-) | 13 | target/arm/cpu-qom.h | 2 -- |
14 | 2 files changed, 1 insertion(+), 3 deletions(-) | ||
21 | 15 | ||
22 | diff --git a/hw/acpi/aml-build.c b/hw/acpi/aml-build.c | 16 | diff --git a/include/hw/arm/exynos4210.h b/include/hw/arm/exynos4210.h |
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/acpi/aml-build.c | 18 | --- a/include/hw/arm/exynos4210.h |
25 | +++ b/hw/acpi/aml-build.c | 19 | +++ b/include/hw/arm/exynos4210.h |
26 | @@ -XXX,XX +XXX,XX @@ void build_pptt(GArray *table_data, BIOSLinker *linker, MachineState *ms, | 20 | @@ -XXX,XX +XXX,XX @@ |
27 | const char *oem_id, const char *oem_table_id) | 21 | #include "hw/intc/exynos4210_gic.h" |
28 | { | 22 | #include "hw/intc/exynos4210_combiner.h" |
29 | MachineClass *mc = MACHINE_GET_CLASS(ms); | 23 | #include "hw/core/split-irq.h" |
30 | - GQueue *list = g_queue_new(); | 24 | -#include "target/arm/cpu-qom.h" |
31 | - guint pptt_start = table_data->len; | 25 | +#include "hw/arm/boot.h" |
32 | - guint parent_offset; | 26 | #include "qom/object.h" |
33 | - guint length, i; | 27 | |
34 | - int uid = 0; | 28 | #define EXYNOS4210_NCPUS 2 |
35 | - int socket; | 29 | diff --git a/target/arm/cpu-qom.h b/target/arm/cpu-qom.h |
36 | + CPUArchIdList *cpus = ms->possible_cpus; | 30 | index XXXXXXX..XXXXXXX 100644 |
37 | + int64_t socket_id = -1, cluster_id = -1, core_id = -1; | 31 | --- a/target/arm/cpu-qom.h |
38 | + uint32_t socket_offset = 0, cluster_offset = 0, core_offset = 0; | 32 | +++ b/target/arm/cpu-qom.h |
39 | + uint32_t pptt_start = table_data->len; | 33 | @@ -XXX,XX +XXX,XX @@ |
40 | + int n; | 34 | #include "hw/core/cpu.h" |
41 | AcpiTable table = { .sig = "PPTT", .rev = 2, | 35 | #include "qom/object.h" |
42 | .oem_id = oem_id, .oem_table_id = oem_table_id }; | 36 | |
43 | 37 | -struct arm_boot_info; | |
44 | acpi_table_begin(&table, table_data); | ||
45 | |||
46 | - for (socket = 0; socket < ms->smp.sockets; socket++) { | ||
47 | - g_queue_push_tail(list, | ||
48 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
49 | - build_processor_hierarchy_node( | ||
50 | - table_data, | ||
51 | - /* | ||
52 | - * Physical package - represents the boundary | ||
53 | - * of a physical package | ||
54 | - */ | ||
55 | - (1 << 0), | ||
56 | - 0, socket, NULL, 0); | ||
57 | - } | ||
58 | - | 38 | - |
59 | - if (mc->smp_props.clusters_supported) { | 39 | #define TYPE_ARM_CPU "arm-cpu" |
60 | - length = g_queue_get_length(list); | 40 | |
61 | - for (i = 0; i < length; i++) { | 41 | OBJECT_DECLARE_CPU_TYPE(ARMCPU, ARMCPUClass, ARM_CPU) |
62 | - int cluster; | ||
63 | - | ||
64 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
65 | - for (cluster = 0; cluster < ms->smp.clusters; cluster++) { | ||
66 | - g_queue_push_tail(list, | ||
67 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
68 | - build_processor_hierarchy_node( | ||
69 | - table_data, | ||
70 | - (0 << 0), /* not a physical package */ | ||
71 | - parent_offset, cluster, NULL, 0); | ||
72 | - } | ||
73 | + /* | ||
74 | + * This works with the assumption that cpus[n].props.*_id has been | ||
75 | + * sorted from top to down levels in mc->possible_cpu_arch_ids(). | ||
76 | + * Otherwise, the unexpected and duplicated containers will be | ||
77 | + * created. | ||
78 | + */ | ||
79 | + for (n = 0; n < cpus->len; n++) { | ||
80 | + if (cpus->cpus[n].props.socket_id != socket_id) { | ||
81 | + assert(cpus->cpus[n].props.socket_id > socket_id); | ||
82 | + socket_id = cpus->cpus[n].props.socket_id; | ||
83 | + cluster_id = -1; | ||
84 | + core_id = -1; | ||
85 | + socket_offset = table_data->len - pptt_start; | ||
86 | + build_processor_hierarchy_node(table_data, | ||
87 | + (1 << 0), /* Physical package */ | ||
88 | + 0, socket_id, NULL, 0); | ||
89 | } | ||
90 | - } | ||
91 | |||
92 | - length = g_queue_get_length(list); | ||
93 | - for (i = 0; i < length; i++) { | ||
94 | - int core; | ||
95 | - | ||
96 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
97 | - for (core = 0; core < ms->smp.cores; core++) { | ||
98 | - if (ms->smp.threads > 1) { | ||
99 | - g_queue_push_tail(list, | ||
100 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
101 | - build_processor_hierarchy_node( | ||
102 | - table_data, | ||
103 | - (0 << 0), /* not a physical package */ | ||
104 | - parent_offset, core, NULL, 0); | ||
105 | - } else { | ||
106 | - build_processor_hierarchy_node( | ||
107 | - table_data, | ||
108 | - (1 << 1) | /* ACPI Processor ID valid */ | ||
109 | - (1 << 3), /* Node is a Leaf */ | ||
110 | - parent_offset, uid++, NULL, 0); | ||
111 | + if (mc->smp_props.clusters_supported) { | ||
112 | + if (cpus->cpus[n].props.cluster_id != cluster_id) { | ||
113 | + assert(cpus->cpus[n].props.cluster_id > cluster_id); | ||
114 | + cluster_id = cpus->cpus[n].props.cluster_id; | ||
115 | + core_id = -1; | ||
116 | + cluster_offset = table_data->len - pptt_start; | ||
117 | + build_processor_hierarchy_node(table_data, | ||
118 | + (0 << 0), /* Not a physical package */ | ||
119 | + socket_offset, cluster_id, NULL, 0); | ||
120 | } | ||
121 | + } else { | ||
122 | + cluster_offset = socket_offset; | ||
123 | } | ||
124 | - } | ||
125 | |||
126 | - length = g_queue_get_length(list); | ||
127 | - for (i = 0; i < length; i++) { | ||
128 | - int thread; | ||
129 | + if (ms->smp.threads == 1) { | ||
130 | + build_processor_hierarchy_node(table_data, | ||
131 | + (1 << 1) | /* ACPI Processor ID valid */ | ||
132 | + (1 << 3), /* Node is a Leaf */ | ||
133 | + cluster_offset, n, NULL, 0); | ||
134 | + } else { | ||
135 | + if (cpus->cpus[n].props.core_id != core_id) { | ||
136 | + assert(cpus->cpus[n].props.core_id > core_id); | ||
137 | + core_id = cpus->cpus[n].props.core_id; | ||
138 | + core_offset = table_data->len - pptt_start; | ||
139 | + build_processor_hierarchy_node(table_data, | ||
140 | + (0 << 0), /* Not a physical package */ | ||
141 | + cluster_offset, core_id, NULL, 0); | ||
142 | + } | ||
143 | |||
144 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
145 | - for (thread = 0; thread < ms->smp.threads; thread++) { | ||
146 | - build_processor_hierarchy_node( | ||
147 | - table_data, | ||
148 | + build_processor_hierarchy_node(table_data, | ||
149 | (1 << 1) | /* ACPI Processor ID valid */ | ||
150 | (1 << 2) | /* Processor is a Thread */ | ||
151 | (1 << 3), /* Node is a Leaf */ | ||
152 | - parent_offset, uid++, NULL, 0); | ||
153 | + core_offset, n, NULL, 0); | ||
154 | } | ||
155 | } | ||
156 | |||
157 | - g_queue_free(list); | ||
158 | acpi_table_end(linker, &table); | ||
159 | } | ||
160 | |||
161 | -- | 42 | -- |
162 | 2.25.1 | 43 | 2.34.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Tong Ho <tong.ho@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Add only the system registers required to implement zero error | 3 | This change implements the ResettableClass interface for the device. |
4 | records. This means that all values for ERRSELR are out of range, | ||
5 | which means that it and all of the indexed error record registers | ||
6 | need not be implemented. | ||
7 | 4 | ||
8 | Add the EL2 registers required for injecting virtual SError. | 5 | Signed-off-by: Tong Ho <tong.ho@amd.com> |
9 | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20231003052345.199725-1-tong.ho@amd.com |
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20220506180242.216785-14-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 9 | --- |
15 | target/arm/cpu.h | 5 +++ | 10 | hw/nvram/xlnx-bbram.c | 8 +++++--- |
16 | target/arm/helper.c | 84 +++++++++++++++++++++++++++++++++++++++++++++ | 11 | 1 file changed, 5 insertions(+), 3 deletions(-) |
17 | 2 files changed, 89 insertions(+) | ||
18 | 12 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/hw/nvram/xlnx-bbram.c b/hw/nvram/xlnx-bbram.c |
20 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/cpu.h | 15 | --- a/hw/nvram/xlnx-bbram.c |
22 | +++ b/target/arm/cpu.h | 16 | +++ b/hw/nvram/xlnx-bbram.c |
23 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | 17 | @@ -XXX,XX +XXX,XX @@ |
24 | uint64_t tfsr_el[4]; /* tfsre0_el1 is index 0. */ | 18 | * QEMU model of the Xilinx BBRAM Battery Backed RAM |
25 | uint64_t gcr_el1; | 19 | * |
26 | uint64_t rgsr_el1; | 20 | * Copyright (c) 2014-2021 Xilinx Inc. |
27 | + | 21 | + * Copyright (c) 2023 Advanced Micro Devices, Inc. |
28 | + /* Minimal RAS registers */ | 22 | * |
29 | + uint64_t disr_el1; | 23 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
30 | + uint64_t vdisr_el2; | 24 | * of this software and associated documentation files (the "Software"), to deal |
31 | + uint64_t vsesr_el2; | 25 | @@ -XXX,XX +XXX,XX @@ static RegisterAccessInfo bbram_ctrl_regs_info[] = { |
32 | } cp15; | 26 | } |
33 | |||
34 | struct { | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/helper.c | ||
38 | +++ b/target/arm/helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
40 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, | ||
41 | }; | 27 | }; |
42 | 28 | ||
43 | +/* | 29 | -static void bbram_ctrl_reset(DeviceState *dev) |
44 | + * Check for traps to RAS registers, which are controlled | 30 | +static void bbram_ctrl_reset_hold(Object *obj) |
45 | + * by HCR_EL2.TERR and SCR_EL3.TERR. | 31 | { |
46 | + */ | 32 | - XlnxBBRam *s = XLNX_BBRAM(dev); |
47 | +static CPAccessResult access_terr(CPUARMState *env, const ARMCPRegInfo *ri, | 33 | + XlnxBBRam *s = XLNX_BBRAM(obj); |
48 | + bool isread) | 34 | unsigned int i; |
49 | +{ | 35 | |
50 | + int el = arm_current_el(env); | 36 | for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { |
51 | + | 37 | @@ -XXX,XX +XXX,XX @@ static Property bbram_ctrl_props[] = { |
52 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_TERR)) { | 38 | static void bbram_ctrl_class_init(ObjectClass *klass, void *data) |
53 | + return CP_ACCESS_TRAP_EL2; | 39 | { |
54 | + } | 40 | DeviceClass *dc = DEVICE_CLASS(klass); |
55 | + if (el < 3 && (env->cp15.scr_el3 & SCR_TERR)) { | 41 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
56 | + return CP_ACCESS_TRAP_EL3; | 42 | |
57 | + } | 43 | - dc->reset = bbram_ctrl_reset; |
58 | + return CP_ACCESS_OK; | 44 | + rc->phases.hold = bbram_ctrl_reset_hold; |
59 | +} | 45 | dc->realize = bbram_ctrl_realize; |
60 | + | 46 | dc->vmsd = &vmstate_bbram_ctrl; |
61 | +static uint64_t disr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 47 | device_class_set_props(dc, bbram_ctrl_props); |
62 | +{ | ||
63 | + int el = arm_current_el(env); | ||
64 | + | ||
65 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
66 | + return env->cp15.vdisr_el2; | ||
67 | + } | ||
68 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
69 | + return 0; /* RAZ/WI */ | ||
70 | + } | ||
71 | + return env->cp15.disr_el1; | ||
72 | +} | ||
73 | + | ||
74 | +static void disr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) | ||
75 | +{ | ||
76 | + int el = arm_current_el(env); | ||
77 | + | ||
78 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
79 | + env->cp15.vdisr_el2 = val; | ||
80 | + return; | ||
81 | + } | ||
82 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
83 | + return; /* RAZ/WI */ | ||
84 | + } | ||
85 | + env->cp15.disr_el1 = val; | ||
86 | +} | ||
87 | + | ||
88 | +/* | ||
89 | + * Minimal RAS implementation with no Error Records. | ||
90 | + * Which means that all of the Error Record registers: | ||
91 | + * ERXADDR_EL1 | ||
92 | + * ERXCTLR_EL1 | ||
93 | + * ERXFR_EL1 | ||
94 | + * ERXMISC0_EL1 | ||
95 | + * ERXMISC1_EL1 | ||
96 | + * ERXMISC2_EL1 | ||
97 | + * ERXMISC3_EL1 | ||
98 | + * ERXPFGCDN_EL1 (RASv1p1) | ||
99 | + * ERXPFGCTL_EL1 (RASv1p1) | ||
100 | + * ERXPFGF_EL1 (RASv1p1) | ||
101 | + * ERXSTATUS_EL1 | ||
102 | + * and | ||
103 | + * ERRSELR_EL1 | ||
104 | + * may generate UNDEFINED, which is the effect we get by not | ||
105 | + * listing them at all. | ||
106 | + */ | ||
107 | +static const ARMCPRegInfo minimal_ras_reginfo[] = { | ||
108 | + { .name = "DISR_EL1", .state = ARM_CP_STATE_BOTH, | ||
109 | + .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 1, | ||
110 | + .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.disr_el1), | ||
111 | + .readfn = disr_read, .writefn = disr_write, .raw_writefn = raw_write }, | ||
112 | + { .name = "ERRIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
113 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 3, .opc2 = 0, | ||
114 | + .access = PL1_R, .accessfn = access_terr, | ||
115 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | + { .name = "VDISR_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 1, .opc2 = 1, | ||
118 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vdisr_el2) }, | ||
119 | + { .name = "VSESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | + .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 3, | ||
121 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vsesr_el2) }, | ||
122 | +}; | ||
123 | + | ||
124 | /* Return the exception level to which exceptions should be taken | ||
125 | * via SVEAccessTrap. If an exception should be routed through | ||
126 | * AArch64.AdvSIMDFPAccessTrap, return 0; fp_exception_el should | ||
127 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
128 | if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
129 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
130 | } | ||
131 | + if (cpu_isar_feature(any_ras, cpu)) { | ||
132 | + define_arm_cp_regs(cpu, minimal_ras_reginfo); | ||
133 | + } | ||
134 | |||
135 | if (cpu_isar_feature(aa64_vh, cpu) || | ||
136 | cpu_isar_feature(aa64_debugv8p2, cpu)) { | ||
137 | -- | 48 | -- |
138 | 2.25.1 | 49 | 2.34.1 |
50 | |||
51 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Tong Ho <tong.ho@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Enable the n1 for virt and sbsa board use. | 3 | This change implements the ResettableClass interface for the device. |
4 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Tong Ho <tong.ho@amd.com> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
7 | Message-id: 20220506180242.216785-25-richard.henderson@linaro.org | 7 | Message-id: 20231004055713.324009-1-tong.ho@amd.com |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 9 | --- |
10 | docs/system/arm/virt.rst | 1 + | 10 | hw/nvram/xlnx-zynqmp-efuse.c | 8 +++++--- |
11 | hw/arm/sbsa-ref.c | 1 + | 11 | 1 file changed, 5 insertions(+), 3 deletions(-) |
12 | hw/arm/virt.c | 1 + | ||
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
15 | 12 | ||
16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 13 | diff --git a/hw/nvram/xlnx-zynqmp-efuse.c b/hw/nvram/xlnx-zynqmp-efuse.c |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/docs/system/arm/virt.rst | 15 | --- a/hw/nvram/xlnx-zynqmp-efuse.c |
19 | +++ b/docs/system/arm/virt.rst | 16 | +++ b/hw/nvram/xlnx-zynqmp-efuse.c |
20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: | 17 | @@ -XXX,XX +XXX,XX @@ |
21 | - ``cortex-a76`` (64-bit) | 18 | * QEMU model of the ZynqMP eFuse |
22 | - ``a64fx`` (64-bit) | 19 | * |
23 | - ``host`` (with KVM only) | 20 | * Copyright (c) 2015 Xilinx Inc. |
24 | +- ``neoverse-n1`` (64-bit) | 21 | + * Copyright (c) 2023 Advanced Micro Devices, Inc. |
25 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | 22 | * |
26 | 23 | * Written by Edgar E. Iglesias <edgari@xilinx.com> | |
27 | Note that the default is ``cortex-a15``, so for an AArch64 guest you must | 24 | * |
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 25 | @@ -XXX,XX +XXX,XX @@ static void zynqmp_efuse_register_reset(RegisterInfo *reg) |
29 | index XXXXXXX..XXXXXXX 100644 | 26 | register_reset(reg); |
30 | --- a/hw/arm/sbsa-ref.c | ||
31 | +++ b/hw/arm/sbsa-ref.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const char * const valid_cpus[] = { | ||
33 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
34 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
35 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
36 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
37 | ARM_CPU_TYPE_NAME("max"), | ||
38 | }; | ||
39 | |||
40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/virt.c | ||
43 | +++ b/hw/arm/virt.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
45 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
46 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
47 | ARM_CPU_TYPE_NAME("a64fx"), | ||
48 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
49 | ARM_CPU_TYPE_NAME("host"), | ||
50 | ARM_CPU_TYPE_NAME("max"), | ||
51 | }; | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a76_initfn(Object *obj) | ||
57 | cpu->isar.mvfr2 = 0x00000043; | ||
58 | } | 27 | } |
59 | 28 | ||
60 | +static void aarch64_neoverse_n1_initfn(Object *obj) | 29 | -static void zynqmp_efuse_reset(DeviceState *dev) |
61 | +{ | 30 | +static void zynqmp_efuse_reset_hold(Object *obj) |
62 | + ARMCPU *cpu = ARM_CPU(obj); | ||
63 | + | ||
64 | + cpu->dtb_compatible = "arm,neoverse-n1"; | ||
65 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
73 | + | ||
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | ||
75 | + cpu->clidr = 0x82000023; | ||
76 | + cpu->ctr = 0x8444c004; | ||
77 | + cpu->dcz_blocksize = 4; | ||
78 | + cpu->isar.id_aa64dfr0 = 0x0000000110305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000020ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0c1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | ||
106 | + /* From B2.23 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x70ffe03a; /* 1MB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.98 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
123 | +} | ||
124 | + | ||
125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | ||
126 | { | 31 | { |
127 | /* | 32 | - XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(dev); |
128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { | 33 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(obj); |
129 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | 34 | unsigned int i; |
130 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, | 35 | |
131 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | 36 | for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { |
132 | + { .name = "neoverse-n1", .initfn = aarch64_neoverse_n1_initfn }, | 37 | @@ -XXX,XX +XXX,XX @@ static Property zynqmp_efuse_props[] = { |
133 | { .name = "max", .initfn = aarch64_max_initfn }, | 38 | static void zynqmp_efuse_class_init(ObjectClass *klass, void *data) |
134 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) | 39 | { |
135 | { .name = "host", .initfn = aarch64_host_initfn }, | 40 | DeviceClass *dc = DEVICE_CLASS(klass); |
41 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
42 | |||
43 | - dc->reset = zynqmp_efuse_reset; | ||
44 | + rc->phases.hold = zynqmp_efuse_reset_hold; | ||
45 | dc->realize = zynqmp_efuse_realize; | ||
46 | dc->vmsd = &vmstate_efuse; | ||
47 | device_class_set_props(dc, zynqmp_efuse_props); | ||
136 | -- | 48 | -- |
137 | 2.25.1 | 49 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Tong Ho <tong.ho@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Update the legacy feature names to the current names. | 3 | This change implements the ResettableClass interface for the device. |
4 | Provide feature names for id changes that were not marked. | ||
5 | Sort the field updates into increasing bitfield order. | ||
6 | 4 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Tong Ho <tong.ho@amd.com> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
9 | Message-id: 20220506180242.216785-10-richard.henderson@linaro.org | 7 | Message-id: 20231004055339.323833-1-tong.ho@amd.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/cpu64.c | 100 +++++++++++++++++++++---------------------- | 10 | hw/nvram/xlnx-versal-efuse-ctrl.c | 8 +++++--- |
13 | target/arm/cpu_tcg.c | 48 ++++++++++----------- | 11 | 1 file changed, 5 insertions(+), 3 deletions(-) |
14 | 2 files changed, 74 insertions(+), 74 deletions(-) | ||
15 | 12 | ||
16 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 13 | diff --git a/hw/nvram/xlnx-versal-efuse-ctrl.c b/hw/nvram/xlnx-versal-efuse-ctrl.c |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu64.c | 15 | --- a/hw/nvram/xlnx-versal-efuse-ctrl.c |
19 | +++ b/target/arm/cpu64.c | 16 | +++ b/hw/nvram/xlnx-versal-efuse-ctrl.c |
20 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 17 | @@ -XXX,XX +XXX,XX @@ |
21 | cpu->midr = t; | 18 | * QEMU model of the Versal eFuse controller |
22 | 19 | * | |
23 | t = cpu->isar.id_aa64isar0; | 20 | * Copyright (c) 2020 Xilinx Inc. |
24 | - t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */ | 21 | + * Copyright (c) 2023 Advanced Micro Devices, Inc. |
25 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); | 22 | * |
26 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* SHA512 */ | 23 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
27 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ | 24 | * of this software and associated documentation files (the "Software"), to deal |
28 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ | 25 | @@ -XXX,XX +XXX,XX @@ static void efuse_ctrl_register_reset(RegisterInfo *reg) |
29 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ | 26 | register_reset(reg); |
30 | t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); | ||
31 | - t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); | ||
32 | - t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); | ||
33 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); | ||
34 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); | ||
35 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | ||
36 | - t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | ||
37 | - t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | ||
38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ | ||
39 | - t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | ||
40 | - t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); | ||
41 | + t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ | ||
42 | + t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ | ||
43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ | ||
44 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); /* FEAT_SM3 */ | ||
45 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); /* FEAT_SM4 */ | ||
46 | + t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); /* FEAT_DotProd */ | ||
47 | + t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); /* FEAT_FHM */ | ||
48 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* FEAT_FlagM2 */ | ||
49 | + t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | ||
50 | + t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); /* FEAT_RNG */ | ||
51 | cpu->isar.id_aa64isar0 = t; | ||
52 | |||
53 | t = cpu->isar.id_aa64isar1; | ||
54 | - t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); | ||
55 | - t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); | ||
56 | - t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); | ||
57 | - t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | ||
58 | - t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | ||
59 | - t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); | ||
60 | - t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | ||
61 | - t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* ARMv8.4-RCPC */ | ||
62 | - t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); | ||
63 | + t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); /* FEAT_DPB2 */ | ||
64 | + t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); /* FEAT_JSCVT */ | ||
65 | + t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); /* FEAT_FCMA */ | ||
66 | + t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* FEAT_LRCPC2 */ | ||
67 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); /* FEAT_FRINTTS */ | ||
68 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | ||
69 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | ||
70 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | ||
71 | + t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | ||
72 | cpu->isar.id_aa64isar1 = t; | ||
73 | |||
74 | t = cpu->isar.id_aa64pfr0; | ||
75 | + t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ | ||
76 | + t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | ||
77 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
78 | - t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); | ||
79 | - t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); | ||
80 | - t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); | ||
81 | - t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); | ||
82 | + t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
83 | + t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
84 | cpu->isar.id_aa64pfr0 = t; | ||
85 | |||
86 | t = cpu->isar.id_aa64pfr1; | ||
87 | - t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | ||
88 | - t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | ||
89 | + t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); /* FEAT_BTI */ | ||
90 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); /* FEAT_SSBS2 */ | ||
91 | /* | ||
92 | * Begin with full support for MTE. This will be downgraded to MTE=0 | ||
93 | * during realize if the board provides no tag memory, much like | ||
94 | * we do for EL2 with the virtualization=on property. | ||
95 | */ | ||
96 | - t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); | ||
97 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
98 | cpu->isar.id_aa64pfr1 = t; | ||
99 | |||
100 | t = cpu->isar.id_aa64mmfr0; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
102 | cpu->isar.id_aa64mmfr0 = t; | ||
103 | |||
104 | t = cpu->isar.id_aa64mmfr1; | ||
105 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | ||
106 | - t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | ||
107 | - t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | ||
108 | - t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ | ||
109 | - t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | ||
110 | - t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ | ||
111 | + t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | ||
112 | + t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | ||
113 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | ||
114 | + t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | ||
115 | + t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* FEAT_PAN2 */ | ||
116 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | ||
117 | cpu->isar.id_aa64mmfr1 = t; | ||
118 | |||
119 | t = cpu->isar.id_aa64mmfr2; | ||
120 | - t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | ||
121 | - t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | ||
122 | - t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
123 | - t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
124 | - t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
125 | - t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
126 | + t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
127 | + t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
128 | + t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
129 | + t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
130 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
131 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
132 | cpu->isar.id_aa64mmfr2 = t; | ||
133 | |||
134 | t = cpu->isar.id_aa64zfr0; | ||
135 | t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1); | ||
136 | - t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* PMULL */ | ||
137 | - t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); | ||
138 | - t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); | ||
139 | - t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); | ||
140 | - t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); | ||
141 | - t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); | ||
142 | - t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); | ||
143 | - t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | ||
144 | + t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* FEAT_SVE_PMULL128 */ | ||
145 | + t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); /* FEAT_SVE_BitPerm */ | ||
146 | + t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); /* FEAT_BF16 */ | ||
147 | + t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); /* FEAT_SVE_SHA3 */ | ||
148 | + t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); /* FEAT_SVE_SM4 */ | ||
149 | + t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); /* FEAT_I8MM */ | ||
150 | + t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); /* FEAT_F32MM */ | ||
151 | + t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); /* FEAT_F64MM */ | ||
152 | cpu->isar.id_aa64zfr0 = t; | ||
153 | |||
154 | t = cpu->isar.id_aa64dfr0; | ||
155 | - t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
156 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
157 | cpu->isar.id_aa64dfr0 = t; | ||
158 | |||
159 | /* Replicate the same data to the 32-bit id registers. */ | ||
160 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
161 | index XXXXXXX..XXXXXXX 100644 | ||
162 | --- a/target/arm/cpu_tcg.c | ||
163 | +++ b/target/arm/cpu_tcg.c | ||
164 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
165 | |||
166 | /* Add additional features supported by QEMU */ | ||
167 | t = cpu->isar.id_isar5; | ||
168 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
169 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
170 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
171 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); /* FEAT_PMULL */ | ||
172 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); /* FEAT_SHA1 */ | ||
173 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); /* FEAT_SHA256 */ | ||
174 | t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
175 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
176 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
177 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); /* FEAT_RDM */ | ||
178 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); /* FEAT_FCMA */ | ||
179 | cpu->isar.id_isar5 = t; | ||
180 | |||
181 | t = cpu->isar.id_isar6; | ||
182 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
183 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
184 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
185 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
189 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); /* FEAT_JSCVT */ | ||
190 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); /* Feat_DotProd */ | ||
191 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); /* FEAT_FHM */ | ||
192 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); /* FEAT_SB */ | ||
193 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); /* FEAT_SPECRES */ | ||
194 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); /* FEAT_AA32BF16 */ | ||
195 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); /* FEAT_AA32I8MM */ | ||
196 | cpu->isar.id_isar6 = t; | ||
197 | |||
198 | t = cpu->isar.mvfr1; | ||
199 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
200 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
201 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* FEAT_FP16 */ | ||
202 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* FEAT_FP16 */ | ||
203 | cpu->isar.mvfr1 = t; | ||
204 | |||
205 | t = cpu->isar.mvfr2; | ||
206 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
207 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
208 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | cpu->isar.mvfr2 = t; | ||
211 | |||
212 | t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* FEAT_PAN2 */ | ||
215 | cpu->isar.id_mmfr3 = t; | ||
216 | |||
217 | t = cpu->isar.id_mmfr4; | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
221 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
222 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | ||
223 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
224 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
225 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX*/ | ||
226 | cpu->isar.id_mmfr4 = t; | ||
227 | |||
228 | t = cpu->isar.id_pfr0; | ||
229 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
230 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
231 | cpu->isar.id_pfr0 = t; | ||
232 | |||
233 | t = cpu->isar.id_pfr2; | ||
234 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
235 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
236 | cpu->isar.id_pfr2 = t; | ||
237 | |||
238 | t = cpu->isar.id_dfr0; | ||
239 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
240 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
241 | cpu->isar.id_dfr0 = t; | ||
242 | } | 27 | } |
243 | 28 | ||
29 | -static void efuse_ctrl_reset(DeviceState *dev) | ||
30 | +static void efuse_ctrl_reset_hold(Object *obj) | ||
31 | { | ||
32 | - XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(dev); | ||
33 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(obj); | ||
34 | unsigned int i; | ||
35 | |||
36 | for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
37 | @@ -XXX,XX +XXX,XX @@ static Property efuse_ctrl_props[] = { | ||
38 | static void efuse_ctrl_class_init(ObjectClass *klass, void *data) | ||
39 | { | ||
40 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
41 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
42 | |||
43 | - dc->reset = efuse_ctrl_reset; | ||
44 | + rc->phases.hold = efuse_ctrl_reset_hold; | ||
45 | dc->realize = efuse_ctrl_realize; | ||
46 | dc->vmsd = &vmstate_efuse_ctrl; | ||
47 | device_class_set_props(dc, efuse_ctrl_props); | ||
244 | -- | 48 | -- |
245 | 2.25.1 | 49 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Tong Ho <tong.ho@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | When CPU-to-NUMA association isn't explicitly provided by users, | 3 | This replaces the comma (,) to dot (.) in the device type name |
4 | the default one is given by mc->get_default_cpu_node_id(). However, | 4 | so the name can be used with the 'driver=' command line option. |
5 | the CPU topology isn't fully considered in the default association | ||
6 | and this causes CPU topology broken warnings on booting Linux guest. | ||
7 | 5 | ||
8 | For example, the following warning messages are observed when the | 6 | Signed-off-by: Tong Ho <tong.ho@amd.com> |
9 | Linux guest is booted with the following command lines. | 7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> |
10 | 8 | Message-id: 20231003052139.199665-1-tong.ho@amd.com | |
11 | /home/gavin/sandbox/qemu.main/build/qemu-system-aarch64 \ | ||
12 | -accel kvm -machine virt,gic-version=host \ | ||
13 | -cpu host \ | ||
14 | -smp 6,sockets=2,cores=3,threads=1 \ | ||
15 | -m 1024M,slots=16,maxmem=64G \ | ||
16 | -object memory-backend-ram,id=mem0,size=128M \ | ||
17 | -object memory-backend-ram,id=mem1,size=128M \ | ||
18 | -object memory-backend-ram,id=mem2,size=128M \ | ||
19 | -object memory-backend-ram,id=mem3,size=128M \ | ||
20 | -object memory-backend-ram,id=mem4,size=128M \ | ||
21 | -object memory-backend-ram,id=mem4,size=384M \ | ||
22 | -numa node,nodeid=0,memdev=mem0 \ | ||
23 | -numa node,nodeid=1,memdev=mem1 \ | ||
24 | -numa node,nodeid=2,memdev=mem2 \ | ||
25 | -numa node,nodeid=3,memdev=mem3 \ | ||
26 | -numa node,nodeid=4,memdev=mem4 \ | ||
27 | -numa node,nodeid=5,memdev=mem5 | ||
28 | : | ||
29 | alternatives: patching kernel code | ||
30 | BUG: arch topology borken | ||
31 | the CLS domain not a subset of the MC domain | ||
32 | <the above error log repeats> | ||
33 | BUG: arch topology borken | ||
34 | the DIE domain not a subset of the NODE domain | ||
35 | |||
36 | With current implementation of mc->get_default_cpu_node_id(), | ||
37 | CPU#0 to CPU#5 are associated with NODE#0 to NODE#5 separately. | ||
38 | That's incorrect because CPU#0/1/2 should be associated with same | ||
39 | NUMA node because they're seated in same socket. | ||
40 | |||
41 | This fixes the issue by considering the socket ID when the default | ||
42 | CPU-to-NUMA association is provided in virt_possible_cpu_arch_ids(). | ||
43 | With this applied, no more CPU topology broken warnings are seen | ||
44 | from the Linux guest. The 6 CPUs are associated with NODE#0/1, but | ||
45 | there are no CPUs associated with NODE#2/3/4/5. | ||
46 | |||
47 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
48 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
49 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
50 | Message-id: 20220503140304.855514-6-gshan@redhat.com | ||
51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
52 | --- | 10 | --- |
53 | hw/arm/virt.c | 4 +++- | 11 | include/hw/nvram/xlnx-bbram.h | 2 +- |
54 | 1 file changed, 3 insertions(+), 1 deletion(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
55 | 13 | ||
56 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 14 | diff --git a/include/hw/nvram/xlnx-bbram.h b/include/hw/nvram/xlnx-bbram.h |
57 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/arm/virt.c | 16 | --- a/include/hw/nvram/xlnx-bbram.h |
59 | +++ b/hw/arm/virt.c | 17 | +++ b/include/hw/nvram/xlnx-bbram.h |
60 | @@ -XXX,XX +XXX,XX @@ virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index) | 18 | @@ -XXX,XX +XXX,XX @@ |
61 | 19 | ||
62 | static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) | 20 | #define RMAX_XLNX_BBRAM ((0x4c / 4) + 1) |
63 | { | 21 | |
64 | - return idx % ms->numa_state->num_nodes; | 22 | -#define TYPE_XLNX_BBRAM "xlnx,bbram-ctrl" |
65 | + int64_t socket_id = ms->possible_cpus->cpus[idx].props.socket_id; | 23 | +#define TYPE_XLNX_BBRAM "xlnx.bbram-ctrl" |
66 | + | 24 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxBBRam, XLNX_BBRAM); |
67 | + return socket_id % ms->numa_state->num_nodes; | 25 | |
68 | } | 26 | struct XlnxBBRam { |
69 | |||
70 | static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | ||
71 | -- | 27 | -- |
72 | 2.25.1 | 28 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Viktor Prutyanov <viktor@daynix.com> |
---|---|---|---|
2 | 2 | ||
3 | This register is present for either VHE or Debugv8p2. | 3 | String sign_rsds isn't terminated, so the print length must be limited. |
4 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Fixes: Coverity CID 1521598 |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Viktor Prutyanov <viktor@daynix.com> |
7 | Message-id: 20220506180242.216785-5-richard.henderson@linaro.org | 7 | Reviewed-by: Akihiko Odaki <akihiko.odaki@daynix.com> |
8 | Message-id: 20230930235317.11469-2-viktor@daynix.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/helper.c | 15 +++++++++++---- | 11 | contrib/elf2dmp/main.c | 2 +- |
11 | 1 file changed, 11 insertions(+), 4 deletions(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 13 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 16 | --- a/contrib/elf2dmp/main.c |
16 | +++ b/target/arm/helper.c | 17 | +++ b/contrib/elf2dmp/main.c |
17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { | 18 | @@ -XXX,XX +XXX,XX @@ static bool pe_check_pdb_name(uint64_t base, void *start_addr, |
18 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
19 | }; | ||
20 | |||
21 | +static const ARMCPRegInfo contextidr_el2 = { | ||
22 | + .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
23 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
24 | + .access = PL2_RW, | ||
25 | + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) | ||
26 | +}; | ||
27 | + | ||
28 | static const ARMCPRegInfo vhe_reginfo[] = { | ||
29 | - { .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
30 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
31 | - .access = PL2_RW, | ||
32 | - .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) }, | ||
33 | { .name = "TTBR1_EL2", .state = ARM_CP_STATE_AA64, | ||
34 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1, | ||
35 | .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write, | ||
36 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
37 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
38 | } | 19 | } |
39 | 20 | ||
40 | + if (cpu_isar_feature(aa64_vh, cpu) || | 21 | if (memcmp(&rsds->Signature, sign_rsds, sizeof(sign_rsds))) { |
41 | + cpu_isar_feature(aa64_debugv8p2, cpu)) { | 22 | - eprintf("CodeView signature is \'%.4s\', \'%s\' expected\n", |
42 | + define_one_arm_cp_reg(cpu, &contextidr_el2); | 23 | + eprintf("CodeView signature is \'%.4s\', \'%.4s\' expected\n", |
43 | + } | 24 | rsds->Signature, sign_rsds); |
44 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | 25 | return false; |
45 | define_arm_cp_regs(cpu, vhe_reginfo); | ||
46 | } | 26 | } |
47 | -- | 27 | -- |
48 | 2.25.1 | 28 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Viktor Prutyanov <viktor@daynix.com> |
---|---|---|---|
2 | 2 | ||
3 | Currently, the SMP configuration isn't considered when the CPU | 3 | Index in file_size array must be checked against num_files, because the |
4 | topology is populated. In this case, it's impossible to provide | 4 | entries we are looking for may be absent in the PDB. |
5 | the default CPU-to-NUMA mapping or association based on the socket | ||
6 | ID of the given CPU. | ||
7 | 5 | ||
8 | This takes account of SMP configuration when the CPU topology | 6 | Fixes: Coverity CID 1521597 |
9 | is populated. The die ID for the given CPU isn't assigned since | 7 | Signed-off-by: Viktor Prutyanov <viktor@daynix.com> |
10 | it's not supported on arm/virt machine. Besides, the used SMP | 8 | Reviewed-by: Akihiko Odaki <akihiko.odaki@daynix.com> |
11 | configuration in qtest/numa-test/aarch64_numa_cpu() is corrcted | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | to avoid testing failure | 10 | Message-id: 20230930235317.11469-3-viktor@daynix.com |
13 | |||
14 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
15 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
16 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
17 | Message-id: 20220503140304.855514-4-gshan@redhat.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 12 | --- |
20 | hw/arm/virt.c | 15 ++++++++++++++- | 13 | contrib/elf2dmp/pdb.c | 13 +++++++++---- |
21 | 1 file changed, 14 insertions(+), 1 deletion(-) | 14 | 1 file changed, 9 insertions(+), 4 deletions(-) |
22 | 15 | ||
23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 16 | diff --git a/contrib/elf2dmp/pdb.c b/contrib/elf2dmp/pdb.c |
24 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/virt.c | 18 | --- a/contrib/elf2dmp/pdb.c |
26 | +++ b/hw/arm/virt.c | 19 | +++ b/contrib/elf2dmp/pdb.c |
27 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | 20 | @@ -XXX,XX +XXX,XX @@ |
28 | int n; | 21 | |
29 | unsigned int max_cpus = ms->smp.max_cpus; | 22 | static uint32_t pdb_get_file_size(const struct pdb_reader *r, unsigned idx) |
30 | VirtMachineState *vms = VIRT_MACHINE(ms); | 23 | { |
31 | + MachineClass *mc = MACHINE_GET_CLASS(vms); | 24 | + if (idx >= r->ds.toc->num_files) { |
32 | 25 | + return 0; | |
33 | if (ms->possible_cpus) { | 26 | + } |
34 | assert(ms->possible_cpus->len == max_cpus); | ||
35 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | ||
36 | ms->possible_cpus->cpus[n].type = ms->cpu_type; | ||
37 | ms->possible_cpus->cpus[n].arch_id = | ||
38 | virt_cpu_mp_affinity(vms, n); | ||
39 | + | 27 | + |
40 | + assert(!mc->smp_props.dies_supported); | 28 | return r->ds.toc->file_size[idx]; |
41 | + ms->possible_cpus->cpus[n].props.has_socket_id = true; | 29 | } |
42 | + ms->possible_cpus->cpus[n].props.socket_id = | 30 | |
43 | + n / (ms->smp.clusters * ms->smp.cores * ms->smp.threads); | 31 | @@ -XXX,XX +XXX,XX @@ static void *pdb_ds_read_file(struct pdb_reader* r, uint32_t file_number) |
44 | + ms->possible_cpus->cpus[n].props.has_cluster_id = true; | 32 | |
45 | + ms->possible_cpus->cpus[n].props.cluster_id = | 33 | static int pdb_init_segments(struct pdb_reader *r) |
46 | + (n / (ms->smp.cores * ms->smp.threads)) % ms->smp.clusters; | 34 | { |
47 | + ms->possible_cpus->cpus[n].props.has_core_id = true; | 35 | - char *segs; |
48 | + ms->possible_cpus->cpus[n].props.core_id = | 36 | unsigned stream_idx = r->segments; |
49 | + (n / ms->smp.threads) % ms->smp.cores; | 37 | |
50 | ms->possible_cpus->cpus[n].props.has_thread_id = true; | 38 | - segs = pdb_ds_read_file(r, stream_idx); |
51 | - ms->possible_cpus->cpus[n].props.thread_id = n; | 39 | - if (!segs) { |
52 | + ms->possible_cpus->cpus[n].props.thread_id = | 40 | + r->segs = pdb_ds_read_file(r, stream_idx); |
53 | + n % ms->smp.threads; | 41 | + if (!r->segs) { |
42 | return 1; | ||
54 | } | 43 | } |
55 | return ms->possible_cpus; | 44 | |
45 | - r->segs = segs; | ||
46 | r->segs_size = pdb_get_file_size(r, stream_idx); | ||
47 | + if (!r->segs_size) { | ||
48 | + return 1; | ||
49 | + } | ||
50 | |||
51 | return 0; | ||
56 | } | 52 | } |
57 | -- | 53 | -- |
58 | 2.25.1 | 54 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Michal Orzel <michal.orzel@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Drop el3_no_el2_cp_reginfo, el3_no_el2_v8_cp_reginfo, and the local | 3 | On an attempt to access CNTPCT_EL0 from EL0 using a guest running on top |
4 | vpidr_regs definition, and rely on the squashing to ARM_CP_CONST | 4 | of Xen, a trap from EL2 was observed which is something not reproducible |
5 | while registering for v8. | 5 | on HW (also, Xen does not trap accesses to physical counter). |
6 | 6 | ||
7 | This is a behavior change for v7 cpus with Security Extensions and | 7 | This is because gt_counter_access() checks for an incorrect bit (1 |
8 | without Virtualization Extensions, in that the virtualization cpregs | 8 | instead of 0) of CNTHCTL_EL2 if HCR_EL2.E2H is 0 and access is made to |
9 | are now correctly not present. This would be a migration compatibility | 9 | physical counter. Refer ARM ARM DDI 0487J.a, D19.12.2: |
10 | break, except that we have an existing bug in which migration of 32-bit | 10 | When HCR_EL2.E2H is 0: |
11 | cpus with Security Extensions enabled does not work. | 11 | - EL1PCTEN, bit [0]: refers to physical counter |
12 | - EL1PCEN, bit [1]: refers to physical timer registers | ||
12 | 13 | ||
14 | Drop entire block "if (hcr & HCR_E2H) {...} else {...}" from EL0 case | ||
15 | and fall through to EL1 case, given that after fixing checking for the | ||
16 | correct bit, the handling is the same. | ||
17 | |||
18 | Fixes: 5bc8437136fb ("target/arm: Update timer access for VHE") | ||
19 | Signed-off-by: Michal Orzel <michal.orzel@amd.com> | ||
20 | Tested-by: Oleksandr Tyshchenko <oleksandr_tyshchenko@epam.com> | ||
21 | Message-id: 20230928094404.20802-1-michal.orzel@amd.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20220506180242.216785-3-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 24 | --- |
18 | target/arm/helper.c | 158 ++++---------------------------------------- | 25 | target/arm/helper.c | 17 +---------------- |
19 | 1 file changed, 13 insertions(+), 145 deletions(-) | 26 | 1 file changed, 1 insertion(+), 16 deletions(-) |
20 | 27 | ||
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 28 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
22 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper.c | 30 | --- a/target/arm/helper.c |
24 | +++ b/target/arm/helper.c | 31 | +++ b/target/arm/helper.c |
25 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 32 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_counter_access(CPUARMState *env, int timeridx, |
26 | .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) }, | 33 | if (!extract32(env->cp15.c14_cntkctl, timeridx, 1)) { |
27 | }; | 34 | return CP_ACCESS_TRAP; |
28 | 35 | } | |
29 | -/* Used to describe the behaviour of EL2 regs when EL2 does not exist. */ | ||
30 | -static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | ||
31 | - { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
32 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0, | ||
33 | - .access = PL2_RW, | ||
34 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore }, | ||
35 | - { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
36 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | ||
37 | - .access = PL2_RW, | ||
38 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
39 | - { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH, | ||
40 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7, | ||
41 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | - { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
43 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0, | ||
44 | - .access = PL2_RW, | ||
45 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
46 | - { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
47 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2, | ||
48 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
49 | - { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
50 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0, | ||
51 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
52 | - .resetvalue = 0 }, | ||
53 | - { .name = "HMAIR1", .state = ARM_CP_STATE_AA32, | ||
54 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1, | ||
55 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
56 | - { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH, | ||
57 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0, | ||
58 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
59 | - .resetvalue = 0 }, | ||
60 | - { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32, | ||
61 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1, | ||
62 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
63 | - .resetvalue = 0 }, | ||
64 | - { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH, | ||
65 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0, | ||
66 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
67 | - .resetvalue = 0 }, | ||
68 | - { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH, | ||
69 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1, | ||
70 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
71 | - .resetvalue = 0 }, | ||
72 | - { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
73 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2, | ||
74 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | - { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
76 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2, | ||
77 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
78 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "VTTBR", .state = ARM_CP_STATE_AA32, | ||
80 | - .cp = 15, .opc1 = 6, .crm = 2, | ||
81 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
82 | - .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
83 | - { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64, | ||
84 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0, | ||
85 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
86 | - { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH, | ||
87 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0, | ||
88 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
89 | - { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
90 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2, | ||
91 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
92 | - { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64, | ||
93 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
94 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
95 | - { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2, | ||
96 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
97 | - .resetvalue = 0 }, | ||
98 | - { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
99 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
100 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
101 | - { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64, | ||
102 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3, | ||
103 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
104 | - { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14, | ||
105 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
106 | - .resetvalue = 0 }, | ||
107 | - { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64, | ||
108 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2, | ||
109 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
110 | - { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14, | ||
111 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
112 | - .resetvalue = 0 }, | ||
113 | - { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH, | ||
114 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0, | ||
115 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | - { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1, | ||
118 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
119 | - { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1, | ||
121 | - .access = PL2_RW, .accessfn = access_tda, | ||
122 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
123 | - { .name = "HPFAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
124 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4, | ||
125 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
126 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
127 | - { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
128 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3, | ||
129 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
130 | - { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
131 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0, | ||
132 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
133 | - { .name = "HIFAR", .state = ARM_CP_STATE_AA32, | ||
134 | - .type = ARM_CP_CONST, | ||
135 | - .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2, | ||
136 | - .access = PL2_RW, .resetvalue = 0 }, | ||
137 | -}; | ||
138 | - | 36 | - |
139 | -/* Ditto, but for registers which exist in ARMv8 but not v7 */ | 37 | - /* If HCR_EL2.<E2H,TGE> == '10': check CNTHCTL_EL2.EL1PCTEN. */ |
140 | -static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | 38 | - if (hcr & HCR_E2H) { |
141 | - { .name = "HCR2", .state = ARM_CP_STATE_AA32, | 39 | - if (timeridx == GTIMER_PHYS && |
142 | - .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | 40 | - !extract32(env->cp15.cnthctl_el2, 10, 1)) { |
143 | - .access = PL2_RW, | 41 | - return CP_ACCESS_TRAP_EL2; |
144 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | 42 | - } |
145 | -}; | 43 | - } else { |
146 | - | 44 | - /* If HCR_EL2.<E2H> == 0: check CNTHCTL_EL2.EL1PCEN. */ |
147 | static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | 45 | - if (has_el2 && timeridx == GTIMER_PHYS && |
148 | { | 46 | - !extract32(env->cp15.cnthctl_el2, 1, 1)) { |
149 | ARMCPU *cpu = env_archcpu(env); | 47 | - return CP_ACCESS_TRAP_EL2; |
150 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
151 | define_arm_cp_regs(cpu, v8_idregs); | ||
152 | define_arm_cp_regs(cpu, v8_cp_reginfo); | ||
153 | } | ||
154 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
155 | + | ||
156 | + /* | ||
157 | + * Register the base EL2 cpregs. | ||
158 | + * Pre v8, these registers are implemented only as part of the | ||
159 | + * Virtualization Extensions (EL2 present). Beginning with v8, | ||
160 | + * if EL2 is missing but EL3 is enabled, mostly these become | ||
161 | + * RES0 from EL3, with some specific exceptions. | ||
162 | + */ | ||
163 | + if (arm_feature(env, ARM_FEATURE_EL2) | ||
164 | + || (arm_feature(env, ARM_FEATURE_EL3) | ||
165 | + && arm_feature(env, ARM_FEATURE_V8))) { | ||
166 | uint64_t vmpidr_def = mpidr_read_val(env); | ||
167 | ARMCPRegInfo vpidr_regs[] = { | ||
168 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | ||
169 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
170 | }; | ||
171 | define_one_arm_cp_reg(cpu, &rvbar); | ||
172 | } | ||
173 | - } else { | ||
174 | - /* If EL2 is missing but higher ELs are enabled, we need to | ||
175 | - * register the no_el2 reginfos. | ||
176 | - */ | ||
177 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
178 | - /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value | ||
179 | - * of MIDR_EL1 and MPIDR_EL1. | ||
180 | - */ | ||
181 | - ARMCPRegInfo vpidr_regs[] = { | ||
182 | - { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
183 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
184 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
185 | - .type = ARM_CP_CONST, .resetvalue = cpu->midr, | ||
186 | - .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
187 | - { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
188 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
189 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
190 | - .type = ARM_CP_NO_RAW, | ||
191 | - .writefn = arm_cp_write_ignore, .readfn = mpidr_read }, | ||
192 | - }; | ||
193 | - define_arm_cp_regs(cpu, vpidr_regs); | ||
194 | - define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo); | ||
195 | - if (arm_feature(env, ARM_FEATURE_V8)) { | ||
196 | - define_arm_cp_regs(cpu, el3_no_el2_v8_cp_reginfo); | ||
197 | - } | 48 | - } |
198 | - } | 49 | - } |
199 | } | 50 | - break; |
200 | + | 51 | - |
201 | + /* Register the base EL3 cpregs. */ | 52 | + /* fall through */ |
202 | if (arm_feature(env, ARM_FEATURE_EL3)) { | 53 | case 1: |
203 | define_arm_cp_regs(cpu, el3_cp_reginfo); | 54 | /* Check CNTHCTL_EL2.EL1PCTEN, which changes location based on E2H. */ |
204 | ARMCPRegInfo el3_regs[] = { | 55 | if (has_el2 && timeridx == GTIMER_PHYS && |
205 | -- | 56 | -- |
206 | 2.25.1 | 57 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | Enable the a76 for virt and sbsa board use. | 3 | GIC Private Peripheral Interrupts (PPI) are defined as GIC INTID 16-31. |
4 | As in, PPI0 is INTID16 .. PPI15 is INTID31. | ||
5 | Arm's Base System Architecture specification (BSA) lists the mandated and | ||
6 | recommended private interrupt IDs by INTID, not by PPI index. But current | ||
7 | definitions in virt define them by PPI index, complicating cross | ||
8 | referencing. | ||
4 | 9 | ||
10 | Meanwhile, the PPI(x) macro counterintuitively adds 16 to the input value, | ||
11 | converting a PPI index to an INTID. | ||
12 | |||
13 | Resolve this by redefining the BSA-allocated PPIs by their INTIDs, | ||
14 | and replacing the PPI(x) macro with an INTID_TO_PPI(x) one where required. | ||
15 | |||
16 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
17 | Message-id: 20230919090229.188092-2-quic_llindhol@quicinc.com | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220506180242.216785-24-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 20 | --- |
10 | docs/system/arm/virt.rst | 1 + | 21 | include/hw/arm/virt.h | 14 +++++++------- |
11 | hw/arm/sbsa-ref.c | 1 + | 22 | hw/arm/virt-acpi-build.c | 12 ++++++------ |
12 | hw/arm/virt.c | 1 + | 23 | hw/arm/virt.c | 24 ++++++++++++++---------- |
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | 24 | 3 files changed, 27 insertions(+), 23 deletions(-) |
14 | 4 files changed, 69 insertions(+) | ||
15 | 25 | ||
16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 26 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
17 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/docs/system/arm/virt.rst | 28 | --- a/include/hw/arm/virt.h |
19 | +++ b/docs/system/arm/virt.rst | 29 | +++ b/include/hw/arm/virt.h |
20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: | 30 | @@ -XXX,XX +XXX,XX @@ |
21 | - ``cortex-a53`` (64-bit) | 31 | #define NUM_VIRTIO_TRANSPORTS 32 |
22 | - ``cortex-a57`` (64-bit) | 32 | #define NUM_SMMU_IRQS 4 |
23 | - ``cortex-a72`` (64-bit) | 33 | |
24 | +- ``cortex-a76`` (64-bit) | 34 | -#define ARCH_GIC_MAINT_IRQ 9 |
25 | - ``a64fx`` (64-bit) | 35 | +#define ARCH_GIC_MAINT_IRQ 25 |
26 | - ``host`` (with KVM only) | 36 | |
27 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | 37 | -#define ARCH_TIMER_VIRT_IRQ 11 |
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 38 | -#define ARCH_TIMER_S_EL1_IRQ 13 |
39 | -#define ARCH_TIMER_NS_EL1_IRQ 14 | ||
40 | -#define ARCH_TIMER_NS_EL2_IRQ 10 | ||
41 | +#define ARCH_TIMER_VIRT_IRQ 27 | ||
42 | +#define ARCH_TIMER_S_EL1_IRQ 29 | ||
43 | +#define ARCH_TIMER_NS_EL1_IRQ 30 | ||
44 | +#define ARCH_TIMER_NS_EL2_IRQ 26 | ||
45 | |||
46 | -#define VIRTUAL_PMU_IRQ 7 | ||
47 | +#define VIRTUAL_PMU_IRQ 23 | ||
48 | |||
49 | -#define PPI(irq) ((irq) + 16) | ||
50 | +#define INTID_TO_PPI(irq) ((irq) - 16) | ||
51 | |||
52 | /* See Linux kernel arch/arm64/include/asm/pvclock-abi.h */ | ||
53 | #define PVTIME_SIZE_PER_CPU 64 | ||
54 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 55 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/sbsa-ref.c | 56 | --- a/hw/arm/virt-acpi-build.c |
31 | +++ b/hw/arm/sbsa-ref.c | 57 | +++ b/hw/arm/virt-acpi-build.c |
32 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 58 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
33 | static const char * const valid_cpus[] = { | 59 | * The interrupt values are the same with the device tree when adding 16 |
34 | ARM_CPU_TYPE_NAME("cortex-a57"), | 60 | */ |
35 | ARM_CPU_TYPE_NAME("cortex-a72"), | 61 | /* Secure EL1 timer GSIV */ |
36 | + ARM_CPU_TYPE_NAME("cortex-a76"), | 62 | - build_append_int_noprefix(table_data, ARCH_TIMER_S_EL1_IRQ + 16, 4); |
37 | ARM_CPU_TYPE_NAME("max"), | 63 | + build_append_int_noprefix(table_data, ARCH_TIMER_S_EL1_IRQ, 4); |
38 | }; | 64 | /* Secure EL1 timer Flags */ |
39 | 65 | build_append_int_noprefix(table_data, irqflags, 4); | |
66 | /* Non-Secure EL1 timer GSIV */ | ||
67 | - build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL1_IRQ + 16, 4); | ||
68 | + build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL1_IRQ, 4); | ||
69 | /* Non-Secure EL1 timer Flags */ | ||
70 | build_append_int_noprefix(table_data, irqflags | | ||
71 | 1UL << 2, /* Always-on Capability */ | ||
72 | 4); | ||
73 | /* Virtual timer GSIV */ | ||
74 | - build_append_int_noprefix(table_data, ARCH_TIMER_VIRT_IRQ + 16, 4); | ||
75 | + build_append_int_noprefix(table_data, ARCH_TIMER_VIRT_IRQ, 4); | ||
76 | /* Virtual Timer Flags */ | ||
77 | build_append_int_noprefix(table_data, irqflags, 4); | ||
78 | /* Non-Secure EL2 timer GSIV */ | ||
79 | - build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL2_IRQ + 16, 4); | ||
80 | + build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL2_IRQ, 4); | ||
81 | /* Non-Secure EL2 timer Flags */ | ||
82 | build_append_int_noprefix(table_data, irqflags, 4); | ||
83 | /* CntReadBase Physical address */ | ||
84 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
85 | for (i = 0; i < MACHINE(vms)->smp.cpus; i++) { | ||
86 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); | ||
87 | uint64_t physical_base_address = 0, gich = 0, gicv = 0; | ||
88 | - uint32_t vgic_interrupt = vms->virt ? PPI(ARCH_GIC_MAINT_IRQ) : 0; | ||
89 | + uint32_t vgic_interrupt = vms->virt ? ARCH_GIC_MAINT_IRQ : 0; | ||
90 | uint32_t pmu_interrupt = arm_feature(&armcpu->env, ARM_FEATURE_PMU) ? | ||
91 | - PPI(VIRTUAL_PMU_IRQ) : 0; | ||
92 | + VIRTUAL_PMU_IRQ : 0; | ||
93 | |||
94 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
95 | physical_base_address = memmap[VIRT_GIC_CPU].base; | ||
40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 96 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
41 | index XXXXXXX..XXXXXXX 100644 | 97 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/arm/virt.c | 98 | --- a/hw/arm/virt.c |
43 | +++ b/hw/arm/virt.c | 99 | +++ b/hw/arm/virt.c |
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | 100 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) |
45 | ARM_CPU_TYPE_NAME("cortex-a53"), | 101 | } |
46 | ARM_CPU_TYPE_NAME("cortex-a57"), | 102 | qemu_fdt_setprop(ms->fdt, "/timer", "always-on", NULL, 0); |
47 | ARM_CPU_TYPE_NAME("cortex-a72"), | 103 | qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", |
48 | + ARM_CPU_TYPE_NAME("cortex-a76"), | 104 | - GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_S_EL1_IRQ, irqflags, |
49 | ARM_CPU_TYPE_NAME("a64fx"), | 105 | - GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_NS_EL1_IRQ, irqflags, |
50 | ARM_CPU_TYPE_NAME("host"), | 106 | - GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_VIRT_IRQ, irqflags, |
51 | ARM_CPU_TYPE_NAME("max"), | 107 | - GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_NS_EL2_IRQ, irqflags); |
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 108 | + GIC_FDT_IRQ_TYPE_PPI, |
53 | index XXXXXXX..XXXXXXX 100644 | 109 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, |
54 | --- a/target/arm/cpu64.c | 110 | + GIC_FDT_IRQ_TYPE_PPI, |
55 | +++ b/target/arm/cpu64.c | 111 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, |
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | 112 | + GIC_FDT_IRQ_TYPE_PPI, |
57 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | 113 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, |
114 | + GIC_FDT_IRQ_TYPE_PPI, | ||
115 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); | ||
58 | } | 116 | } |
59 | 117 | ||
60 | +static void aarch64_a76_initfn(Object *obj) | 118 | static void fdt_add_cpu_nodes(const VirtMachineState *vms) |
61 | +{ | 119 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, MemoryRegion *mem) |
62 | + ARMCPU *cpu = ARM_CPU(obj); | 120 | */ |
63 | + | 121 | for (i = 0; i < smp_cpus; i++) { |
64 | + cpu->dtb_compatible = "arm,cortex-a76"; | 122 | DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); |
65 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 123 | - int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; |
66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 124 | + int intidbase = NUM_IRQS + i * GIC_INTERNAL; |
67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 125 | /* Mapping from the output timer irq lines from the CPU to the |
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | 126 | * GIC PPI inputs we use for the virt board. |
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | 127 | */ |
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | 128 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, MemoryRegion *mem) |
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | 129 | for (unsigned irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { |
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | 130 | qdev_connect_gpio_out(cpudev, irq, |
73 | + | 131 | qdev_get_gpio_in(vms->gic, |
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | 132 | - ppibase + timer_irq[irq])); |
75 | + cpu->clidr = 0x82000023; | 133 | + intidbase + timer_irq[irq])); |
76 | + cpu->ctr = 0x8444C004; | 134 | } |
77 | + cpu->dcz_blocksize = 4; | 135 | |
78 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | 136 | if (vms->gic_version != VIRT_GIC_VERSION_2) { |
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | 137 | qemu_irq irq = qdev_get_gpio_in(vms->gic, |
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | 138 | - ppibase + ARCH_GIC_MAINT_IRQ); |
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | 139 | + intidbase + ARCH_GIC_MAINT_IRQ); |
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | 140 | qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", |
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | 141 | 0, irq); |
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | 142 | } else if (vms->virt) { |
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | 143 | qemu_irq irq = qdev_get_gpio_in(vms->gic, |
86 | + cpu->id_afr0 = 0x00000000; | 144 | - ppibase + ARCH_GIC_MAINT_IRQ); |
87 | + cpu->isar.id_dfr0 = 0x04010088; | 145 | + intidbase + ARCH_GIC_MAINT_IRQ); |
88 | + cpu->isar.id_isar0 = 0x02101110; | 146 | sysbus_connect_irq(gicbusdev, i + 4 * smp_cpus, irq); |
89 | + cpu->isar.id_isar1 = 0x13112111; | 147 | } |
90 | + cpu->isar.id_isar2 = 0x21232042; | 148 | |
91 | + cpu->isar.id_isar3 = 0x01112131; | 149 | qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, |
92 | + cpu->isar.id_isar4 = 0x00010142; | 150 | - qdev_get_gpio_in(vms->gic, ppibase |
93 | + cpu->isar.id_isar5 = 0x01011121; | 151 | + qdev_get_gpio_in(vms->gic, intidbase |
94 | + cpu->isar.id_isar6 = 0x00000010; | 152 | + VIRTUAL_PMU_IRQ)); |
95 | + cpu->isar.id_mmfr0 = 0x10201105; | 153 | |
96 | + cpu->isar.id_mmfr1 = 0x40000000; | 154 | sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); |
97 | + cpu->isar.id_mmfr2 = 0x01260000; | 155 | @@ -XXX,XX +XXX,XX @@ static void virt_cpu_post_init(VirtMachineState *vms, MemoryRegion *sysmem) |
98 | + cpu->isar.id_mmfr3 = 0x02122211; | 156 | if (pmu) { |
99 | + cpu->isar.id_mmfr4 = 0x00021110; | 157 | assert(arm_feature(&ARM_CPU(cpu)->env, ARM_FEATURE_PMU)); |
100 | + cpu->isar.id_pfr0 = 0x10010131; | 158 | if (kvm_irqchip_in_kernel()) { |
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | 159 | - kvm_arm_pmu_set_irq(cpu, PPI(VIRTUAL_PMU_IRQ)); |
102 | + cpu->isar.id_pfr2 = 0x00000011; | 160 | + kvm_arm_pmu_set_irq(cpu, VIRTUAL_PMU_IRQ); |
103 | + cpu->midr = 0x414fd0b1; /* r4p1 */ | 161 | } |
104 | + cpu->revidr = 0; | 162 | kvm_arm_pmu_init(cpu); |
105 | + | 163 | } |
106 | + /* From B2.18 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x707fe03a; /* 512KB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.93 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
123 | +} | ||
124 | + | ||
125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | ||
126 | { | ||
127 | /* | ||
128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { | ||
129 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | ||
130 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | ||
131 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | ||
132 | + { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, | ||
133 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | ||
134 | { .name = "max", .initfn = aarch64_max_initfn }, | ||
135 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) | ||
136 | -- | 164 | -- |
137 | 2.25.1 | 165 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | This extension concerns cache speculation, which TCG does | 3 | virt.h defines a number of IRQs that are ultimately described by Arm's |
4 | not implement. Thus we can trivially enable this feature. | 4 | Base System Architecture specification. Move these to a dedicated header |
5 | so that they can be reused by other platforms that do the same. | ||
6 | Include that header from virt.h to minimise churn. | ||
5 | 7 | ||
8 | While we're moving the definitions, sort them into numerical order, | ||
9 | and add the ARCH_TIMER_NS_EL2_VIRT_IRQ definition used by sbsa-ref | ||
10 | and which will eventually be needed by virt also. | ||
11 | |||
12 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
13 | Message-id: 20230919090229.188092-3-quic_llindhol@quicinc.com | ||
14 | [PMM: Remove unused PPI_TO_INTID macro; sort numerically; | ||
15 | add ARCH_TIMER_NS_EL2_VIRT_IRQ] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-22-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 18 | --- |
11 | docs/system/arm/emulation.rst | 1 + | 19 | include/hw/arm/bsa.h | 35 +++++++++++++++++++++++++++++++++++ |
12 | target/arm/cpu64.c | 1 + | 20 | include/hw/arm/virt.h | 12 +----------- |
13 | target/arm/cpu_tcg.c | 1 + | 21 | 2 files changed, 36 insertions(+), 11 deletions(-) |
14 | 3 files changed, 3 insertions(+) | 22 | create mode 100644 include/hw/arm/bsa.h |
15 | 23 | ||
16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 24 | diff --git a/include/hw/arm/bsa.h b/include/hw/arm/bsa.h |
25 | new file mode 100644 | ||
26 | index XXXXXXX..XXXXXXX | ||
27 | --- /dev/null | ||
28 | +++ b/include/hw/arm/bsa.h | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | +/* | ||
31 | + * Common definitions for Arm Base System Architecture (BSA) platforms. | ||
32 | + * | ||
33 | + * Copyright (c) 2015 Linaro Limited | ||
34 | + * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved. | ||
35 | + * | ||
36 | + * This program is free software; you can redistribute it and/or modify it | ||
37 | + * under the terms and conditions of the GNU General Public License, | ||
38 | + * version 2 or later, as published by the Free Software Foundation. | ||
39 | + * | ||
40 | + * This program is distributed in the hope it will be useful, but WITHOUT | ||
41 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
42 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | ||
43 | + * more details. | ||
44 | + * | ||
45 | + * You should have received a copy of the GNU General Public License along with | ||
46 | + * this program. If not, see <http://www.gnu.org/licenses/>. | ||
47 | + * | ||
48 | + */ | ||
49 | + | ||
50 | +#ifndef QEMU_ARM_BSA_H | ||
51 | +#define QEMU_ARM_BSA_H | ||
52 | + | ||
53 | +/* These are architectural INTID values */ | ||
54 | +#define VIRTUAL_PMU_IRQ 23 | ||
55 | +#define ARCH_GIC_MAINT_IRQ 25 | ||
56 | +#define ARCH_TIMER_NS_EL2_IRQ 26 | ||
57 | +#define ARCH_TIMER_VIRT_IRQ 27 | ||
58 | +#define ARCH_TIMER_NS_EL2_VIRT_IRQ 28 | ||
59 | +#define ARCH_TIMER_S_EL1_IRQ 29 | ||
60 | +#define ARCH_TIMER_NS_EL1_IRQ 30 | ||
61 | + | ||
62 | +#define INTID_TO_PPI(irq) ((irq) - 16) | ||
63 | + | ||
64 | +#endif /* QEMU_ARM_BSA_H */ | ||
65 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 66 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/docs/system/arm/emulation.rst | 67 | --- a/include/hw/arm/virt.h |
19 | +++ b/docs/system/arm/emulation.rst | 68 | +++ b/include/hw/arm/virt.h |
20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 69 | @@ -XXX,XX +XXX,XX @@ |
21 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) | 70 | #include "qemu/notify.h" |
22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | 71 | #include "hw/boards.h" |
23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) | 72 | #include "hw/arm/boot.h" |
24 | +- FEAT_CSV3 (Cache speculation variant 3) | 73 | +#include "hw/arm/bsa.h" |
25 | - FEAT_DIT (Data Independent Timing instructions) | 74 | #include "hw/block/flash.h" |
26 | - FEAT_DPB (DC CVAP instruction) | 75 | #include "sysemu/kvm.h" |
27 | - FEAT_Debugv8p2 (Debug changes for v8.2) | 76 | #include "hw/intc/arm_gicv3_common.h" |
28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 77 | @@ -XXX,XX +XXX,XX @@ |
29 | index XXXXXXX..XXXXXXX 100644 | 78 | #define NUM_VIRTIO_TRANSPORTS 32 |
30 | --- a/target/arm/cpu64.c | 79 | #define NUM_SMMU_IRQS 4 |
31 | +++ b/target/arm/cpu64.c | 80 | |
32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 81 | -#define ARCH_GIC_MAINT_IRQ 25 |
33 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | 82 | - |
34 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | 83 | -#define ARCH_TIMER_VIRT_IRQ 27 |
35 | t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ | 84 | -#define ARCH_TIMER_S_EL1_IRQ 29 |
36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV3, 1); /* FEAT_CSV3 */ | 85 | -#define ARCH_TIMER_NS_EL1_IRQ 30 |
37 | cpu->isar.id_aa64pfr0 = t; | 86 | -#define ARCH_TIMER_NS_EL2_IRQ 26 |
38 | 87 | - | |
39 | t = cpu->isar.id_aa64pfr1; | 88 | -#define VIRTUAL_PMU_IRQ 23 |
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 89 | - |
41 | index XXXXXXX..XXXXXXX 100644 | 90 | -#define INTID_TO_PPI(irq) ((irq) - 16) |
42 | --- a/target/arm/cpu_tcg.c | 91 | - |
43 | +++ b/target/arm/cpu_tcg.c | 92 | /* See Linux kernel arch/arm64/include/asm/pvclock-abi.h */ |
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | 93 | #define PVTIME_SIZE_PER_CPU 64 |
45 | cpu->isar.id_pfr0 = t; | ||
46 | |||
47 | t = cpu->isar.id_pfr2; | ||
48 | + t = FIELD_DP32(t, ID_PFR2, CSV3, 1); /* FEAT_CSV3 */ | ||
49 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
50 | cpu->isar.id_pfr2 = t; | ||
51 | 94 | ||
52 | -- | 95 | -- |
53 | 2.25.1 | 96 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Leif Lindholm <quic_llindhol@quicinc.com> | 1 | From: Leif Lindholm <quic_llindhol@quicinc.com> |
---|---|---|---|
2 | 2 | ||
3 | The sbsa-ref machine is continuously evolving. Some of the changes we | 3 | Use the private peripheral interrupt definitions from bsa.h instead of |
4 | want to make in the near future, to align with real components (e.g. | 4 | defining them locally. Refactor to use the INTIDs defined there instead |
5 | the GIC-700), will break compatibility for existing firmware. | 5 | of the PPI# used previously. |
6 | |||
7 | Introduce two new properties to the DT generated on machine generation: | ||
8 | - machine-version-major | ||
9 | To be incremented when a platform change makes the machine | ||
10 | incompatible with existing firmware. | ||
11 | - machine-version-minor | ||
12 | To be incremented when functionality is added to the machine | ||
13 | without causing incompatibility with existing firmware. | ||
14 | to be reset to 0 when machine-version-major is incremented. | ||
15 | |||
16 | This versioning scheme is *neither*: | ||
17 | - A QEMU versioned machine type; a given version of QEMU will emulate | ||
18 | a given version of the platform. | ||
19 | - A reflection of level of SBSA (now SystemReady SR) support provided. | ||
20 | |||
21 | The version will increment on guest-visible functional changes only, | ||
22 | akin to a revision ID register found on a physical platform. | ||
23 | |||
24 | These properties are both introduced with the value 0. | ||
25 | (Hence, a machine where the DT is lacking these nodes is equivalent | ||
26 | to version 0.0.) | ||
27 | 6 | ||
28 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | 7 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> |
29 | Message-id: 20220505113947.75714-1-quic_llindhol@quicinc.com | 8 | Message-id: 20230919090229.188092-4-quic_llindhol@quicinc.com |
30 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Cc: Radoslaw Biernacki <rad@semihalf.com> | ||
32 | Cc: Cédric Le Goater <clg@kaod.org> | ||
33 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
35 | --- | 11 | --- |
36 | hw/arm/sbsa-ref.c | 14 ++++++++++++++ | 12 | hw/arm/sbsa-ref.c | 21 +++++++++------------ |
37 | 1 file changed, 14 insertions(+) | 13 | 1 file changed, 9 insertions(+), 12 deletions(-) |
38 | 14 | ||
39 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
40 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/hw/arm/sbsa-ref.c | 17 | --- a/hw/arm/sbsa-ref.c |
42 | +++ b/hw/arm/sbsa-ref.c | 18 | +++ b/hw/arm/sbsa-ref.c |
43 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) | 19 | @@ -XXX,XX +XXX,XX @@ |
44 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); | 20 | * ARM SBSA Reference Platform emulation |
45 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); | 21 | * |
46 | 22 | * Copyright (c) 2018 Linaro Limited | |
47 | + /* | 23 | + * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved. |
48 | + * This versioning scheme is for informing platform fw only. It is neither: | 24 | * Written by Hongbo Zhang <hongbo.zhang@linaro.org> |
49 | + * - A QEMU versioned machine type; a given version of QEMU will emulate | 25 | * |
50 | + * a given version of the platform. | 26 | * This program is free software; you can redistribute it and/or modify it |
51 | + * - A reflection of level of SBSA (now SystemReady SR) support provided. | 27 | @@ -XXX,XX +XXX,XX @@ |
52 | + * | 28 | #include "exec/hwaddr.h" |
53 | + * machine-version-major: updated when changes breaking fw compatibility | 29 | #include "kvm_arm.h" |
54 | + * are introduced. | 30 | #include "hw/arm/boot.h" |
55 | + * machine-version-minor: updated when features are added that don't break | 31 | +#include "hw/arm/bsa.h" |
56 | + * fw compatibility. | 32 | #include "hw/arm/fdt.h" |
57 | + */ | 33 | #include "hw/arm/smmuv3.h" |
58 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); | 34 | #include "hw/block/flash.h" |
59 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 0); | 35 | @@ -XXX,XX +XXX,XX @@ |
36 | #define NUM_SMMU_IRQS 4 | ||
37 | #define NUM_SATA_PORTS 6 | ||
38 | |||
39 | -#define VIRTUAL_PMU_IRQ 7 | ||
40 | -#define ARCH_GIC_MAINT_IRQ 9 | ||
41 | -#define ARCH_TIMER_VIRT_IRQ 11 | ||
42 | -#define ARCH_TIMER_S_EL1_IRQ 13 | ||
43 | -#define ARCH_TIMER_NS_EL1_IRQ 14 | ||
44 | -#define ARCH_TIMER_NS_EL2_IRQ 10 | ||
45 | -#define ARCH_TIMER_NS_EL2_VIRT_IRQ 12 | ||
46 | - | ||
47 | enum { | ||
48 | SBSA_FLASH, | ||
49 | SBSA_MEM, | ||
50 | @@ -XXX,XX +XXX,XX @@ static void create_gic(SBSAMachineState *sms, MemoryRegion *mem) | ||
51 | */ | ||
52 | for (i = 0; i < smp_cpus; i++) { | ||
53 | DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); | ||
54 | - int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
55 | + int intidbase = NUM_IRQS + i * GIC_INTERNAL; | ||
56 | int irq; | ||
57 | /* | ||
58 | * Mapping from the output timer irq lines from the CPU to the | ||
59 | @@ -XXX,XX +XXX,XX @@ static void create_gic(SBSAMachineState *sms, MemoryRegion *mem) | ||
60 | for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
61 | qdev_connect_gpio_out(cpudev, irq, | ||
62 | qdev_get_gpio_in(sms->gic, | ||
63 | - ppibase + timer_irq[irq])); | ||
64 | + intidbase + timer_irq[irq])); | ||
65 | } | ||
66 | |||
67 | qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, | ||
68 | - qdev_get_gpio_in(sms->gic, ppibase | ||
69 | + qdev_get_gpio_in(sms->gic, | ||
70 | + intidbase | ||
71 | + ARCH_GIC_MAINT_IRQ)); | ||
60 | + | 72 | + |
61 | if (ms->numa_state->have_numa_distance) { | 73 | qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, |
62 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | 74 | - qdev_get_gpio_in(sms->gic, ppibase |
63 | uint32_t *matrix = g_malloc0(size); | 75 | + qdev_get_gpio_in(sms->gic, |
76 | + intidbase | ||
77 | + VIRTUAL_PMU_IRQ)); | ||
78 | |||
79 | sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
64 | -- | 80 | -- |
65 | 2.25.1 | 81 | 2.34.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Cornelia Huck <cohuck@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Drop zcr_no_el2_reginfo and merge the 3 registers into one array, | 3 | We can neaten the code by switching to the kvm_set_one_reg function. |
4 | now that ZCR_EL2 can be squashed to RES0 and ZCR_EL3 dropped | 4 | |
5 | while registering. | 5 | Reviewed-by: Gavin Shan <gshan@redhat.com> |
6 | 6 | Signed-off-by: Cornelia Huck <cohuck@redhat.com> | |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20231010142453.224369-2-cohuck@redhat.com | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220506180242.216785-4-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/helper.c | 55 ++++++++++++++------------------------------- | 12 | target/arm/kvm.c | 13 +++------ |
13 | 1 file changed, 17 insertions(+), 38 deletions(-) | 13 | target/arm/kvm64.c | 66 +++++++++++++--------------------------------- |
14 | 14 | 2 files changed, 21 insertions(+), 58 deletions(-) | |
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | |
16 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 18 | --- a/target/arm/kvm.c |
18 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/kvm.c |
19 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 20 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level) |
20 | } | 21 | bool ok = true; |
22 | |||
23 | for (i = 0; i < cpu->cpreg_array_len; i++) { | ||
24 | - struct kvm_one_reg r; | ||
25 | uint64_t regidx = cpu->cpreg_indexes[i]; | ||
26 | uint32_t v32; | ||
27 | int ret; | ||
28 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level) | ||
29 | continue; | ||
30 | } | ||
31 | |||
32 | - r.id = regidx; | ||
33 | switch (regidx & KVM_REG_SIZE_MASK) { | ||
34 | case KVM_REG_SIZE_U32: | ||
35 | v32 = cpu->cpreg_values[i]; | ||
36 | - r.addr = (uintptr_t)&v32; | ||
37 | + ret = kvm_set_one_reg(cs, regidx, &v32); | ||
38 | break; | ||
39 | case KVM_REG_SIZE_U64: | ||
40 | - r.addr = (uintptr_t)(cpu->cpreg_values + i); | ||
41 | + ret = kvm_set_one_reg(cs, regidx, cpu->cpreg_values + i); | ||
42 | break; | ||
43 | default: | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &r); | ||
47 | if (ret) { | ||
48 | /* We might fail for "unknown register" and also for | ||
49 | * "you tried to set a register which is constant with | ||
50 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_get_virtual_time(CPUState *cs) | ||
51 | void kvm_arm_put_virtual_time(CPUState *cs) | ||
52 | { | ||
53 | ARMCPU *cpu = ARM_CPU(cs); | ||
54 | - struct kvm_one_reg reg = { | ||
55 | - .id = KVM_REG_ARM_TIMER_CNT, | ||
56 | - .addr = (uintptr_t)&cpu->kvm_vtime, | ||
57 | - }; | ||
58 | int ret; | ||
59 | |||
60 | if (!cpu->kvm_vtime_dirty) { | ||
61 | return; | ||
62 | } | ||
63 | |||
64 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
65 | + ret = kvm_set_one_reg(cs, KVM_REG_ARM_TIMER_CNT, &cpu->kvm_vtime); | ||
66 | if (ret) { | ||
67 | error_report("Failed to set KVM_REG_ARM_TIMER_CNT"); | ||
68 | abort(); | ||
69 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/target/arm/kvm64.c | ||
72 | +++ b/target/arm/kvm64.c | ||
73 | @@ -XXX,XX +XXX,XX @@ static int kvm_arm_sve_set_vls(CPUState *cs) | ||
74 | { | ||
75 | ARMCPU *cpu = ARM_CPU(cs); | ||
76 | uint64_t vls[KVM_ARM64_SVE_VLS_WORDS] = { cpu->sve_vq.map }; | ||
77 | - struct kvm_one_reg reg = { | ||
78 | - .id = KVM_REG_ARM64_SVE_VLS, | ||
79 | - .addr = (uint64_t)&vls[0], | ||
80 | - }; | ||
81 | |||
82 | assert(cpu->sve_max_vq <= KVM_ARM64_SVE_VQ_MAX); | ||
83 | |||
84 | - return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
85 | + return kvm_set_one_reg(cs, KVM_REG_ARM64_SVE_VLS, &vls[0]); | ||
21 | } | 86 | } |
22 | 87 | ||
23 | -static const ARMCPRegInfo zcr_el1_reginfo = { | 88 | #define ARM_CPU_ID_MPIDR 3, 0, 0, 0, 5 |
24 | - .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 89 | @@ -XXX,XX +XXX,XX @@ static void kvm_inject_arm_sea(CPUState *c) |
25 | - .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | 90 | static int kvm_arch_put_fpsimd(CPUState *cs) |
26 | - .access = PL1_RW, .type = ARM_CP_SVE, | 91 | { |
27 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | 92 | CPUARMState *env = &ARM_CPU(cs)->env; |
28 | - .writefn = zcr_write, .raw_writefn = raw_write | 93 | - struct kvm_one_reg reg; |
29 | -}; | 94 | int i, ret; |
30 | - | 95 | |
31 | -static const ARMCPRegInfo zcr_el2_reginfo = { | 96 | for (i = 0; i < 32; i++) { |
32 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 97 | uint64_t *q = aa64_vfp_qreg(env, i); |
33 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 98 | #if HOST_BIG_ENDIAN |
34 | - .access = PL2_RW, .type = ARM_CP_SVE, | 99 | uint64_t fp_val[2] = { q[1], q[0] }; |
35 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | 100 | - reg.addr = (uintptr_t)fp_val; |
36 | - .writefn = zcr_write, .raw_writefn = raw_write | 101 | + ret = kvm_set_one_reg(cs, AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]), |
37 | -}; | 102 | + fp_val); |
38 | - | 103 | #else |
39 | -static const ARMCPRegInfo zcr_no_el2_reginfo = { | 104 | - reg.addr = (uintptr_t)q; |
40 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 105 | + ret = kvm_set_one_reg(cs, AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]), q); |
41 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 106 | #endif |
42 | - .access = PL2_RW, .type = ARM_CP_SVE, | 107 | - reg.id = AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]); |
43 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | 108 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); |
44 | -}; | 109 | if (ret) { |
45 | - | 110 | return ret; |
46 | -static const ARMCPRegInfo zcr_el3_reginfo = { | 111 | } |
47 | - .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | 112 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_put_sve(CPUState *cs) |
48 | - .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | 113 | CPUARMState *env = &cpu->env; |
49 | - .access = PL3_RW, .type = ARM_CP_SVE, | 114 | uint64_t tmp[ARM_MAX_VQ * 2]; |
50 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | 115 | uint64_t *r; |
51 | - .writefn = zcr_write, .raw_writefn = raw_write | 116 | - struct kvm_one_reg reg; |
52 | +static const ARMCPRegInfo zcr_reginfo[] = { | 117 | int n, ret; |
53 | + { .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 118 | |
54 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | 119 | for (n = 0; n < KVM_ARM64_SVE_NUM_ZREGS; ++n) { |
55 | + .access = PL1_RW, .type = ARM_CP_SVE, | 120 | r = sve_bswap64(tmp, &env->vfp.zregs[n].d[0], cpu->sve_max_vq * 2); |
56 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | 121 | - reg.addr = (uintptr_t)r; |
57 | + .writefn = zcr_write, .raw_writefn = raw_write }, | 122 | - reg.id = KVM_REG_ARM64_SVE_ZREG(n, 0); |
58 | + { .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 123 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); |
59 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 124 | + ret = kvm_set_one_reg(cs, KVM_REG_ARM64_SVE_ZREG(n, 0), r); |
60 | + .access = PL2_RW, .type = ARM_CP_SVE, | 125 | if (ret) { |
61 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | 126 | return ret; |
62 | + .writefn = zcr_write, .raw_writefn = raw_write }, | 127 | } |
63 | + { .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | 128 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_put_sve(CPUState *cs) |
64 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | 129 | for (n = 0; n < KVM_ARM64_SVE_NUM_PREGS; ++n) { |
65 | + .access = PL3_RW, .type = ARM_CP_SVE, | 130 | r = sve_bswap64(tmp, r = &env->vfp.pregs[n].p[0], |
66 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | 131 | DIV_ROUND_UP(cpu->sve_max_vq * 2, 8)); |
67 | + .writefn = zcr_write, .raw_writefn = raw_write }, | 132 | - reg.addr = (uintptr_t)r; |
68 | }; | 133 | - reg.id = KVM_REG_ARM64_SVE_PREG(n, 0); |
69 | 134 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | |
70 | void hw_watchpoint_update(ARMCPU *cpu, int n) | 135 | + ret = kvm_set_one_reg(cs, KVM_REG_ARM64_SVE_PREG(n, 0), r); |
71 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 136 | if (ret) { |
72 | } | 137 | return ret; |
73 | 138 | } | |
74 | if (cpu_isar_feature(aa64_sve, cpu)) { | 139 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_put_sve(CPUState *cs) |
75 | - define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | 140 | |
76 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | 141 | r = sve_bswap64(tmp, &env->vfp.pregs[FFR_PRED_NUM].p[0], |
77 | - define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); | 142 | DIV_ROUND_UP(cpu->sve_max_vq * 2, 8)); |
78 | - } else { | 143 | - reg.addr = (uintptr_t)r; |
79 | - define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); | 144 | - reg.id = KVM_REG_ARM64_SVE_FFR(0); |
80 | - } | 145 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); |
81 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | 146 | + ret = kvm_set_one_reg(cs, KVM_REG_ARM64_SVE_FFR(0), r); |
82 | - define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); | 147 | if (ret) { |
83 | - } | 148 | return ret; |
84 | + define_arm_cp_regs(cpu, zcr_reginfo); | 149 | } |
85 | } | 150 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_put_sve(CPUState *cs) |
86 | 151 | ||
87 | #ifdef TARGET_AARCH64 | 152 | int kvm_arch_put_registers(CPUState *cs, int level) |
153 | { | ||
154 | - struct kvm_one_reg reg; | ||
155 | uint64_t val; | ||
156 | uint32_t fpr; | ||
157 | int i, ret; | ||
158 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
159 | } | ||
160 | |||
161 | for (i = 0; i < 31; i++) { | ||
162 | - reg.id = AARCH64_CORE_REG(regs.regs[i]); | ||
163 | - reg.addr = (uintptr_t) &env->xregs[i]; | ||
164 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
165 | + ret = kvm_set_one_reg(cs, AARCH64_CORE_REG(regs.regs[i]), | ||
166 | + &env->xregs[i]); | ||
167 | if (ret) { | ||
168 | return ret; | ||
169 | } | ||
170 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
171 | */ | ||
172 | aarch64_save_sp(env, 1); | ||
173 | |||
174 | - reg.id = AARCH64_CORE_REG(regs.sp); | ||
175 | - reg.addr = (uintptr_t) &env->sp_el[0]; | ||
176 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
177 | + ret = kvm_set_one_reg(cs, AARCH64_CORE_REG(regs.sp), &env->sp_el[0]); | ||
178 | if (ret) { | ||
179 | return ret; | ||
180 | } | ||
181 | |||
182 | - reg.id = AARCH64_CORE_REG(sp_el1); | ||
183 | - reg.addr = (uintptr_t) &env->sp_el[1]; | ||
184 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
185 | + ret = kvm_set_one_reg(cs, AARCH64_CORE_REG(sp_el1), &env->sp_el[1]); | ||
186 | if (ret) { | ||
187 | return ret; | ||
188 | } | ||
189 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
190 | } else { | ||
191 | val = cpsr_read(env); | ||
192 | } | ||
193 | - reg.id = AARCH64_CORE_REG(regs.pstate); | ||
194 | - reg.addr = (uintptr_t) &val; | ||
195 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
196 | + ret = kvm_set_one_reg(cs, AARCH64_CORE_REG(regs.pstate), &val); | ||
197 | if (ret) { | ||
198 | return ret; | ||
199 | } | ||
200 | |||
201 | - reg.id = AARCH64_CORE_REG(regs.pc); | ||
202 | - reg.addr = (uintptr_t) &env->pc; | ||
203 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
204 | + ret = kvm_set_one_reg(cs, AARCH64_CORE_REG(regs.pc), &env->pc); | ||
205 | if (ret) { | ||
206 | return ret; | ||
207 | } | ||
208 | |||
209 | - reg.id = AARCH64_CORE_REG(elr_el1); | ||
210 | - reg.addr = (uintptr_t) &env->elr_el[1]; | ||
211 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
212 | + ret = kvm_set_one_reg(cs, AARCH64_CORE_REG(elr_el1), &env->elr_el[1]); | ||
213 | if (ret) { | ||
214 | return ret; | ||
215 | } | ||
216 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
217 | |||
218 | /* KVM 0-4 map to QEMU banks 1-5 */ | ||
219 | for (i = 0; i < KVM_NR_SPSR; i++) { | ||
220 | - reg.id = AARCH64_CORE_REG(spsr[i]); | ||
221 | - reg.addr = (uintptr_t) &env->banked_spsr[i + 1]; | ||
222 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
223 | + ret = kvm_set_one_reg(cs, AARCH64_CORE_REG(spsr[i]), | ||
224 | + &env->banked_spsr[i + 1]); | ||
225 | if (ret) { | ||
226 | return ret; | ||
227 | } | ||
228 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
229 | return ret; | ||
230 | } | ||
231 | |||
232 | - reg.addr = (uintptr_t)(&fpr); | ||
233 | fpr = vfp_get_fpsr(env); | ||
234 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpsr); | ||
235 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
236 | + ret = kvm_set_one_reg(cs, AARCH64_SIMD_CTRL_REG(fp_regs.fpsr), &fpr); | ||
237 | if (ret) { | ||
238 | return ret; | ||
239 | } | ||
240 | |||
241 | - reg.addr = (uintptr_t)(&fpr); | ||
242 | fpr = vfp_get_fpcr(env); | ||
243 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpcr); | ||
244 | - ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, ®); | ||
245 | + ret = kvm_set_one_reg(cs, AARCH64_SIMD_CTRL_REG(fp_regs.fpcr), &fpr); | ||
246 | if (ret) { | ||
247 | return ret; | ||
248 | } | ||
88 | -- | 249 | -- |
89 | 2.25.1 | 250 | 2.34.1 |
251 | |||
252 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Cornelia Huck <cohuck@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | In aarch64_numa_cpu(), the CPU and NUMA association is something | 3 | We can neaten the code by switching the callers that work on a |
4 | like below. Two threads in the same core/cluster/socket are | 4 | CPUstate to the kvm_get_one_reg function. |
5 | associated with two individual NUMA nodes, which is unreal as | 5 | |
6 | Igor Mammedov mentioned. We don't expect the association to break | 6 | Reviewed-by: Gavin Shan <gshan@redhat.com> |
7 | NUMA-to-socket boundary, which matches with the real world. | 7 | Signed-off-by: Cornelia Huck <cohuck@redhat.com> |
8 | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
9 | NUMA-node socket cluster core thread | 9 | Message-id: 20231010142453.224369-3-cohuck@redhat.com |
10 | ------------------------------------------ | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | 0 0 0 0 0 | ||
12 | 1 0 0 0 1 | ||
13 | |||
14 | This corrects the topology for CPUs and their association with | ||
15 | NUMA nodes. After this patch is applied, the CPU and NUMA | ||
16 | association becomes something like below, which looks real. | ||
17 | Besides, socket/cluster/core/thread IDs are all checked when | ||
18 | the NUMA node IDs are verified. It helps to check if the CPU | ||
19 | topology is properly populated or not. | ||
20 | |||
21 | NUMA-node socket cluster core thread | ||
22 | ------------------------------------------ | ||
23 | 0 1 0 0 0 | ||
24 | 1 0 0 0 0 | ||
25 | |||
26 | Suggested-by: Igor Mammedov <imammedo@redhat.com> | ||
27 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
28 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
29 | Message-id: 20220503140304.855514-5-gshan@redhat.com | ||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
31 | --- | 12 | --- |
32 | tests/qtest/numa-test.c | 18 ++++++++++++------ | 13 | target/arm/kvm.c | 15 +++--------- |
33 | 1 file changed, 12 insertions(+), 6 deletions(-) | 14 | target/arm/kvm64.c | 57 ++++++++++++---------------------------------- |
34 | 15 | 2 files changed, 18 insertions(+), 54 deletions(-) | |
35 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c | 16 | |
17 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/tests/qtest/numa-test.c | 19 | --- a/target/arm/kvm.c |
38 | +++ b/tests/qtest/numa-test.c | 20 | +++ b/target/arm/kvm.c |
39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) | 21 | @@ -XXX,XX +XXX,XX @@ bool write_kvmstate_to_list(ARMCPU *cpu) |
40 | g_autofree char *cli = NULL; | 22 | bool ok = true; |
41 | 23 | ||
42 | cli = make_cli(data, "-machine " | 24 | for (i = 0; i < cpu->cpreg_array_len; i++) { |
43 | - "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " | 25 | - struct kvm_one_reg r; |
44 | + "smp.cpus=2,smp.sockets=2,smp.clusters=1,smp.cores=1,smp.threads=1 " | 26 | uint64_t regidx = cpu->cpreg_indexes[i]; |
45 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " | 27 | uint32_t v32; |
46 | - "-numa cpu,node-id=1,thread-id=0 " | 28 | int ret; |
47 | - "-numa cpu,node-id=0,thread-id=1"); | 29 | |
48 | + "-numa cpu,node-id=0,socket-id=1,cluster-id=0,core-id=0,thread-id=0 " | 30 | - r.id = regidx; |
49 | + "-numa cpu,node-id=1,socket-id=0,cluster-id=0,core-id=0,thread-id=0"); | 31 | - |
50 | qts = qtest_init(cli); | 32 | switch (regidx & KVM_REG_SIZE_MASK) { |
51 | cpus = get_cpus(qts, &resp); | 33 | case KVM_REG_SIZE_U32: |
52 | g_assert(cpus); | 34 | - r.addr = (uintptr_t)&v32; |
53 | 35 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &r); | |
54 | while ((e = qlist_pop(cpus))) { | 36 | + ret = kvm_get_one_reg(cs, regidx, &v32); |
55 | QDict *cpu, *props; | 37 | if (!ret) { |
56 | - int64_t thread, node; | 38 | cpu->cpreg_values[i] = v32; |
57 | + int64_t socket, cluster, core, thread, node; | 39 | } |
58 | 40 | break; | |
59 | cpu = qobject_to(QDict, e); | 41 | case KVM_REG_SIZE_U64: |
60 | g_assert(qdict_haskey(cpu, "props")); | 42 | - r.addr = (uintptr_t)(cpu->cpreg_values + i); |
61 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) | 43 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &r); |
62 | 44 | + ret = kvm_get_one_reg(cs, regidx, cpu->cpreg_values + i); | |
63 | g_assert(qdict_haskey(props, "node-id")); | 45 | break; |
64 | node = qdict_get_int(props, "node-id"); | 46 | default: |
65 | + g_assert(qdict_haskey(props, "socket-id")); | 47 | g_assert_not_reached(); |
66 | + socket = qdict_get_int(props, "socket-id"); | 48 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_sync_mpstate_to_qemu(ARMCPU *cpu) |
67 | + g_assert(qdict_haskey(props, "cluster-id")); | 49 | void kvm_arm_get_virtual_time(CPUState *cs) |
68 | + cluster = qdict_get_int(props, "cluster-id"); | 50 | { |
69 | + g_assert(qdict_haskey(props, "core-id")); | 51 | ARMCPU *cpu = ARM_CPU(cs); |
70 | + core = qdict_get_int(props, "core-id"); | 52 | - struct kvm_one_reg reg = { |
71 | g_assert(qdict_haskey(props, "thread-id")); | 53 | - .id = KVM_REG_ARM_TIMER_CNT, |
72 | thread = qdict_get_int(props, "thread-id"); | 54 | - .addr = (uintptr_t)&cpu->kvm_vtime, |
73 | 55 | - }; | |
74 | - if (thread == 0) { | 56 | int ret; |
75 | + if (socket == 0 && cluster == 0 && core == 0 && thread == 0) { | 57 | |
76 | g_assert_cmpint(node, ==, 1); | 58 | if (cpu->kvm_vtime_dirty) { |
77 | - } else if (thread == 1) { | 59 | return; |
78 | + } else if (socket == 1 && cluster == 0 && core == 0 && thread == 0) { | 60 | } |
79 | g_assert_cmpint(node, ==, 0); | 61 | |
62 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
63 | + ret = kvm_get_one_reg(cs, KVM_REG_ARM_TIMER_CNT, &cpu->kvm_vtime); | ||
64 | if (ret) { | ||
65 | error_report("Failed to get KVM_REG_ARM_TIMER_CNT"); | ||
66 | abort(); | ||
67 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/arm/kvm64.c | ||
70 | +++ b/target/arm/kvm64.c | ||
71 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
72 | static int kvm_arch_get_fpsimd(CPUState *cs) | ||
73 | { | ||
74 | CPUARMState *env = &ARM_CPU(cs)->env; | ||
75 | - struct kvm_one_reg reg; | ||
76 | int i, ret; | ||
77 | |||
78 | for (i = 0; i < 32; i++) { | ||
79 | uint64_t *q = aa64_vfp_qreg(env, i); | ||
80 | - reg.id = AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]); | ||
81 | - reg.addr = (uintptr_t)q; | ||
82 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
83 | + ret = kvm_get_one_reg(cs, AARCH64_SIMD_CORE_REG(fp_regs.vregs[i]), q); | ||
84 | if (ret) { | ||
85 | return ret; | ||
80 | } else { | 86 | } else { |
81 | g_assert(false); | 87 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_get_sve(CPUState *cs) |
88 | { | ||
89 | ARMCPU *cpu = ARM_CPU(cs); | ||
90 | CPUARMState *env = &cpu->env; | ||
91 | - struct kvm_one_reg reg; | ||
92 | uint64_t *r; | ||
93 | int n, ret; | ||
94 | |||
95 | for (n = 0; n < KVM_ARM64_SVE_NUM_ZREGS; ++n) { | ||
96 | r = &env->vfp.zregs[n].d[0]; | ||
97 | - reg.addr = (uintptr_t)r; | ||
98 | - reg.id = KVM_REG_ARM64_SVE_ZREG(n, 0); | ||
99 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
100 | + ret = kvm_get_one_reg(cs, KVM_REG_ARM64_SVE_ZREG(n, 0), r); | ||
101 | if (ret) { | ||
102 | return ret; | ||
103 | } | ||
104 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_get_sve(CPUState *cs) | ||
105 | |||
106 | for (n = 0; n < KVM_ARM64_SVE_NUM_PREGS; ++n) { | ||
107 | r = &env->vfp.pregs[n].p[0]; | ||
108 | - reg.addr = (uintptr_t)r; | ||
109 | - reg.id = KVM_REG_ARM64_SVE_PREG(n, 0); | ||
110 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
111 | + ret = kvm_get_one_reg(cs, KVM_REG_ARM64_SVE_PREG(n, 0), r); | ||
112 | if (ret) { | ||
113 | return ret; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_get_sve(CPUState *cs) | ||
116 | } | ||
117 | |||
118 | r = &env->vfp.pregs[FFR_PRED_NUM].p[0]; | ||
119 | - reg.addr = (uintptr_t)r; | ||
120 | - reg.id = KVM_REG_ARM64_SVE_FFR(0); | ||
121 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
122 | + ret = kvm_get_one_reg(cs, KVM_REG_ARM64_SVE_FFR(0), r); | ||
123 | if (ret) { | ||
124 | return ret; | ||
125 | } | ||
126 | @@ -XXX,XX +XXX,XX @@ static int kvm_arch_get_sve(CPUState *cs) | ||
127 | |||
128 | int kvm_arch_get_registers(CPUState *cs) | ||
129 | { | ||
130 | - struct kvm_one_reg reg; | ||
131 | uint64_t val; | ||
132 | unsigned int el; | ||
133 | uint32_t fpr; | ||
134 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
135 | CPUARMState *env = &cpu->env; | ||
136 | |||
137 | for (i = 0; i < 31; i++) { | ||
138 | - reg.id = AARCH64_CORE_REG(regs.regs[i]); | ||
139 | - reg.addr = (uintptr_t) &env->xregs[i]; | ||
140 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
141 | + ret = kvm_get_one_reg(cs, AARCH64_CORE_REG(regs.regs[i]), | ||
142 | + &env->xregs[i]); | ||
143 | if (ret) { | ||
144 | return ret; | ||
145 | } | ||
146 | } | ||
147 | |||
148 | - reg.id = AARCH64_CORE_REG(regs.sp); | ||
149 | - reg.addr = (uintptr_t) &env->sp_el[0]; | ||
150 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
151 | + ret = kvm_get_one_reg(cs, AARCH64_CORE_REG(regs.sp), &env->sp_el[0]); | ||
152 | if (ret) { | ||
153 | return ret; | ||
154 | } | ||
155 | |||
156 | - reg.id = AARCH64_CORE_REG(sp_el1); | ||
157 | - reg.addr = (uintptr_t) &env->sp_el[1]; | ||
158 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
159 | + ret = kvm_get_one_reg(cs, AARCH64_CORE_REG(sp_el1), &env->sp_el[1]); | ||
160 | if (ret) { | ||
161 | return ret; | ||
162 | } | ||
163 | |||
164 | - reg.id = AARCH64_CORE_REG(regs.pstate); | ||
165 | - reg.addr = (uintptr_t) &val; | ||
166 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
167 | + ret = kvm_get_one_reg(cs, AARCH64_CORE_REG(regs.pstate), &val); | ||
168 | if (ret) { | ||
169 | return ret; | ||
170 | } | ||
171 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
172 | */ | ||
173 | aarch64_restore_sp(env, 1); | ||
174 | |||
175 | - reg.id = AARCH64_CORE_REG(regs.pc); | ||
176 | - reg.addr = (uintptr_t) &env->pc; | ||
177 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
178 | + ret = kvm_get_one_reg(cs, AARCH64_CORE_REG(regs.pc), &env->pc); | ||
179 | if (ret) { | ||
180 | return ret; | ||
181 | } | ||
182 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
183 | aarch64_sync_64_to_32(env); | ||
184 | } | ||
185 | |||
186 | - reg.id = AARCH64_CORE_REG(elr_el1); | ||
187 | - reg.addr = (uintptr_t) &env->elr_el[1]; | ||
188 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
189 | + ret = kvm_get_one_reg(cs, AARCH64_CORE_REG(elr_el1), &env->elr_el[1]); | ||
190 | if (ret) { | ||
191 | return ret; | ||
192 | } | ||
193 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
194 | * KVM SPSRs 0-4 map to QEMU banks 1-5 | ||
195 | */ | ||
196 | for (i = 0; i < KVM_NR_SPSR; i++) { | ||
197 | - reg.id = AARCH64_CORE_REG(spsr[i]); | ||
198 | - reg.addr = (uintptr_t) &env->banked_spsr[i + 1]; | ||
199 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
200 | + ret = kvm_get_one_reg(cs, AARCH64_CORE_REG(spsr[i]), | ||
201 | + &env->banked_spsr[i + 1]); | ||
202 | if (ret) { | ||
203 | return ret; | ||
204 | } | ||
205 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
206 | return ret; | ||
207 | } | ||
208 | |||
209 | - reg.addr = (uintptr_t)(&fpr); | ||
210 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpsr); | ||
211 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
212 | + ret = kvm_get_one_reg(cs, AARCH64_SIMD_CTRL_REG(fp_regs.fpsr), &fpr); | ||
213 | if (ret) { | ||
214 | return ret; | ||
215 | } | ||
216 | vfp_set_fpsr(env, fpr); | ||
217 | |||
218 | - reg.addr = (uintptr_t)(&fpr); | ||
219 | - reg.id = AARCH64_SIMD_CTRL_REG(fp_regs.fpcr); | ||
220 | - ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, ®); | ||
221 | + ret = kvm_get_one_reg(cs, AARCH64_SIMD_CTRL_REG(fp_regs.fpcr), &fpr); | ||
222 | if (ret) { | ||
223 | return ret; | ||
224 | } | ||
82 | -- | 225 | -- |
83 | 2.25.1 | 226 | 2.34.1 |
227 | |||
228 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | For the Thumb T32 encoding of LDM, if only a single register is |
---|---|---|---|
2 | specified in the register list this instruction is UNPREDICTABLE, | ||
3 | with the following choices: | ||
4 | * instruction UNDEFs | ||
5 | * instruction is a NOP | ||
6 | * instruction loads a single register | ||
7 | * instruction loads an unspecified set of registers | ||
2 | 8 | ||
3 | Previously we were defining some of these in user-only mode, | 9 | Currently we choose to UNDEF (a behaviour chosen in commit |
4 | but none of them are accessible from user-only, therefore | 10 | 4b222545dbf30 in 2019; previously we treated it as "load the |
5 | define them only in system mode. | 11 | specified single register"). |
6 | 12 | ||
7 | This will shortly be used from cpu_tcg.c also. | 13 | Unfortunately there is real world code out there (which shipped in at |
14 | least Android 11, 12 and 13) which incorrectly uses this | ||
15 | UNPREDICTABLE insn on the assumption that it does a single register | ||
16 | load, which is (presumably) what it happens to do on real hardware, | ||
17 | and is also what it does on the equivalent A32 encoding. | ||
8 | 18 | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Revert to the pre-4b222545dbf30 behaviour of not UNDEFing |
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 20 | for this T32 encoding. |
11 | Message-id: 20220506180242.216785-6-richard.henderson@linaro.org | 21 | |
22 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1799 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
26 | Message-id: 20230927101853.39288-1-peter.maydell@linaro.org | ||
13 | --- | 27 | --- |
14 | target/arm/internals.h | 6 ++++ | 28 | target/arm/tcg/translate.c | 37 +++++++++++++++++++++++-------------- |
15 | target/arm/cpu64.c | 64 +++--------------------------------------- | 29 | 1 file changed, 23 insertions(+), 14 deletions(-) |
16 | target/arm/cpu_tcg.c | 59 ++++++++++++++++++++++++++++++++++++++ | ||
17 | 3 files changed, 69 insertions(+), 60 deletions(-) | ||
18 | 30 | ||
19 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 31 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c |
20 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/internals.h | 33 | --- a/target/arm/tcg/translate.c |
22 | +++ b/target/arm/internals.h | 34 | +++ b/target/arm/tcg/translate.c |
23 | @@ -XXX,XX +XXX,XX @@ int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg); | 35 | @@ -XXX,XX +XXX,XX @@ static void op_addr_block_post(DisasContext *s, arg_ldst_block *a, |
24 | int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg); | 36 | } |
25 | #endif | 37 | } |
26 | 38 | ||
27 | +#ifdef CONFIG_USER_ONLY | 39 | -static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) |
28 | +static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | 40 | +static bool op_stm(DisasContext *s, arg_ldst_block *a) |
29 | +#else | ||
30 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
31 | +#endif | ||
32 | + | ||
33 | #endif | ||
34 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/cpu64.c | ||
37 | +++ b/target/arm/cpu64.c | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | #include "hvf_arm.h" | ||
40 | #include "qapi/visitor.h" | ||
41 | #include "hw/qdev-properties.h" | ||
42 | -#include "cpregs.h" | ||
43 | +#include "internals.h" | ||
44 | |||
45 | |||
46 | -#ifndef CONFIG_USER_ONLY | ||
47 | -static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
48 | -{ | ||
49 | - ARMCPU *cpu = env_archcpu(env); | ||
50 | - | ||
51 | - /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
52 | - return (cpu->core_count - 1) << 24; | ||
53 | -} | ||
54 | -#endif | ||
55 | - | ||
56 | -static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
57 | -#ifndef CONFIG_USER_ONLY | ||
58 | - { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
59 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
60 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
61 | - .writefn = arm_cp_write_ignore }, | ||
62 | - { .name = "L2CTLR", | ||
63 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
64 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
65 | - .writefn = arm_cp_write_ignore }, | ||
66 | -#endif | ||
67 | - { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
68 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
69 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
70 | - { .name = "L2ECTLR", | ||
71 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
73 | - { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
74 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
75 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
76 | - { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
77 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
78 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "CPUACTLR", | ||
80 | - .cp = 15, .opc1 = 0, .crm = 15, | ||
81 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
82 | - { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
83 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
84 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
85 | - { .name = "CPUECTLR", | ||
86 | - .cp = 15, .opc1 = 1, .crm = 15, | ||
87 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
88 | - { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
89 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
90 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
91 | - { .name = "CPUMERRSR", | ||
92 | - .cp = 15, .opc1 = 2, .crm = 15, | ||
93 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
94 | - { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
95 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
96 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
97 | - { .name = "L2MERRSR", | ||
98 | - .cp = 15, .opc1 = 3, .crm = 15, | ||
99 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
100 | -}; | ||
101 | - | ||
102 | static void aarch64_a57_initfn(Object *obj) | ||
103 | { | 41 | { |
104 | ARMCPU *cpu = ARM_CPU(obj); | 42 | int i, j, n, list, mem_idx; |
105 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | 43 | bool user = a->u; |
106 | cpu->gic_num_lrs = 4; | 44 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) |
107 | cpu->gic_vpribits = 5; | 45 | |
108 | cpu->gic_vprebits = 5; | 46 | list = a->list; |
109 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | 47 | n = ctpop16(list); |
110 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | 48 | - if (n < min_n || a->rn == 15) { |
49 | + /* | ||
50 | + * This is UNPREDICTABLE for n < 1 in all encodings, and we choose | ||
51 | + * to UNDEF. In the T32 STM encoding n == 1 is also UNPREDICTABLE, | ||
52 | + * but hardware treats it like the A32 version and implements the | ||
53 | + * single-register-store, and some in-the-wild (buggy) software | ||
54 | + * assumes that, so we don't UNDEF on that case. | ||
55 | + */ | ||
56 | + if (n < 1 || a->rn == 15) { | ||
57 | unallocated_encoding(s); | ||
58 | return true; | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) | ||
61 | |||
62 | static bool trans_STM(DisasContext *s, arg_ldst_block *a) | ||
63 | { | ||
64 | - /* BitCount(list) < 1 is UNPREDICTABLE */ | ||
65 | - return op_stm(s, a, 1); | ||
66 | + return op_stm(s, a); | ||
111 | } | 67 | } |
112 | 68 | ||
113 | static void aarch64_a53_initfn(Object *obj) | 69 | static bool trans_STM_t32(DisasContext *s, arg_ldst_block *a) |
114 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | 70 | @@ -XXX,XX +XXX,XX @@ static bool trans_STM_t32(DisasContext *s, arg_ldst_block *a) |
115 | cpu->gic_num_lrs = 4; | 71 | unallocated_encoding(s); |
116 | cpu->gic_vpribits = 5; | 72 | return true; |
117 | cpu->gic_vprebits = 5; | 73 | } |
118 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | 74 | - /* BitCount(list) < 2 is UNPREDICTABLE */ |
119 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | 75 | - return op_stm(s, a, 2); |
76 | + return op_stm(s, a); | ||
120 | } | 77 | } |
121 | 78 | ||
122 | static void aarch64_a72_initfn(Object *obj) | 79 | -static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) |
123 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | 80 | +static bool do_ldm(DisasContext *s, arg_ldst_block *a) |
124 | cpu->gic_num_lrs = 4; | 81 | { |
125 | cpu->gic_vpribits = 5; | 82 | int i, j, n, list, mem_idx; |
126 | cpu->gic_vprebits = 5; | 83 | bool loaded_base; |
127 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | 84 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) |
128 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | 85 | |
86 | list = a->list; | ||
87 | n = ctpop16(list); | ||
88 | - if (n < min_n || a->rn == 15) { | ||
89 | + /* | ||
90 | + * This is UNPREDICTABLE for n < 1 in all encodings, and we choose | ||
91 | + * to UNDEF. In the T32 LDM encoding n == 1 is also UNPREDICTABLE, | ||
92 | + * but hardware treats it like the A32 version and implements the | ||
93 | + * single-register-load, and some in-the-wild (buggy) software | ||
94 | + * assumes that, so we don't UNDEF on that case. | ||
95 | + */ | ||
96 | + if (n < 1 || a->rn == 15) { | ||
97 | unallocated_encoding(s); | ||
98 | return true; | ||
99 | } | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDM_a32(DisasContext *s, arg_ldst_block *a) | ||
101 | unallocated_encoding(s); | ||
102 | return true; | ||
103 | } | ||
104 | - /* BitCount(list) < 1 is UNPREDICTABLE */ | ||
105 | - return do_ldm(s, a, 1); | ||
106 | + return do_ldm(s, a); | ||
129 | } | 107 | } |
130 | 108 | ||
131 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | 109 | static bool trans_LDM_t32(DisasContext *s, arg_ldst_block *a) |
132 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 110 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDM_t32(DisasContext *s, arg_ldst_block *a) |
133 | index XXXXXXX..XXXXXXX 100644 | 111 | unallocated_encoding(s); |
134 | --- a/target/arm/cpu_tcg.c | 112 | return true; |
135 | +++ b/target/arm/cpu_tcg.c | 113 | } |
136 | @@ -XXX,XX +XXX,XX @@ | 114 | - /* BitCount(list) < 2 is UNPREDICTABLE */ |
137 | #endif | 115 | - return do_ldm(s, a, 2); |
138 | #include "cpregs.h" | 116 | + return do_ldm(s, a); |
139 | 117 | } | |
140 | +#ifndef CONFIG_USER_ONLY | 118 | |
141 | +static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 119 | static bool trans_LDM_t16(DisasContext *s, arg_ldst_block *a) |
142 | +{ | 120 | { |
143 | + ARMCPU *cpu = env_archcpu(env); | 121 | /* Writeback is conditional on the base register not being loaded. */ |
144 | + | 122 | a->w = !(a->list & (1 << a->rn)); |
145 | + /* Number of cores is in [25:24]; otherwise we RAZ */ | 123 | - /* BitCount(list) < 1 is UNPREDICTABLE */ |
146 | + return (cpu->core_count - 1) << 24; | 124 | - return do_ldm(s, a, 1); |
147 | +} | 125 | + return do_ldm(s, a); |
148 | + | 126 | } |
149 | +static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | 127 | |
150 | + { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | 128 | static bool trans_CLRM(DisasContext *s, arg_CLRM *a) |
151 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
152 | + .access = PL1_RW, .readfn = l2ctlr_read, | ||
153 | + .writefn = arm_cp_write_ignore }, | ||
154 | + { .name = "L2CTLR", | ||
155 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
156 | + .access = PL1_RW, .readfn = l2ctlr_read, | ||
157 | + .writefn = arm_cp_write_ignore }, | ||
158 | + { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
159 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
160 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
161 | + { .name = "L2ECTLR", | ||
162 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
163 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
164 | + { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
165 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
166 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
167 | + { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
168 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
169 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
170 | + { .name = "CPUACTLR", | ||
171 | + .cp = 15, .opc1 = 0, .crm = 15, | ||
172 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
173 | + { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
174 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
175 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
176 | + { .name = "CPUECTLR", | ||
177 | + .cp = 15, .opc1 = 1, .crm = 15, | ||
178 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
179 | + { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
181 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | + { .name = "CPUMERRSR", | ||
183 | + .cp = 15, .opc1 = 2, .crm = 15, | ||
184 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
185 | + { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
186 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
187 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
188 | + { .name = "L2MERRSR", | ||
189 | + .cp = 15, .opc1 = 3, .crm = 15, | ||
190 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
191 | +}; | ||
192 | + | ||
193 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) | ||
194 | +{ | ||
195 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
196 | +} | ||
197 | +#endif /* !CONFIG_USER_ONLY */ | ||
198 | + | ||
199 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
200 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
201 | |||
202 | -- | 129 | -- |
203 | 2.25.1 | 130 | 2.34.1 |
131 | |||
132 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Update the SMMUv3 ID register bit field definitions to the |
---|---|---|---|
2 | set in the most recent specification (IHI0700 F.a). | ||
2 | 3 | ||
3 | Instead of starting with cortex-a15 and adding v8 features to | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | a v7 cpu, begin with a v8 cpu stripped of its aarch64 features. | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | This fixes the long-standing to-do where we only enabled v8 | 6 | Reviewed-by: Mostafa Saleh <smostafa@google.com> |
6 | features for user-only. | 7 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
8 | Message-id: 20230914145705.1648377-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/smmuv3-internal.h | 38 ++++++++++++++++++++++++++++++++++++++ | ||
11 | 1 file changed, 38 insertions(+) | ||
7 | 12 | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-7-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu_tcg.c | 151 ++++++++++++++++++++++++++----------------- | ||
14 | 1 file changed, 92 insertions(+), 59 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu_tcg.c | 15 | --- a/hw/arm/smmuv3-internal.h |
19 | +++ b/target/arm/cpu_tcg.c | 16 | +++ b/hw/arm/smmuv3-internal.h |
20 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | 17 | @@ -XXX,XX +XXX,XX @@ REG32(IDR0, 0x0) |
21 | static void arm_max_initfn(Object *obj) | 18 | FIELD(IDR0, S1P, 1 , 1) |
22 | { | 19 | FIELD(IDR0, TTF, 2 , 2) |
23 | ARMCPU *cpu = ARM_CPU(obj); | 20 | FIELD(IDR0, COHACC, 4 , 1) |
24 | + uint32_t t; | 21 | + FIELD(IDR0, BTM, 5 , 1) |
25 | 22 | + FIELD(IDR0, HTTU, 6 , 2) | |
26 | - cortex_a15_initfn(obj); | 23 | + FIELD(IDR0, DORMHINT, 8 , 1) |
27 | + /* aarch64_a57_initfn, advertising none of the aarch64 features */ | 24 | + FIELD(IDR0, HYP, 9 , 1) |
28 | + cpu->dtb_compatible = "arm,cortex-a57"; | 25 | + FIELD(IDR0, ATS, 10, 1) |
29 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 26 | + FIELD(IDR0, NS1ATS, 11, 1) |
30 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 27 | FIELD(IDR0, ASID16, 12, 1) |
31 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 28 | + FIELD(IDR0, MSI, 13, 1) |
32 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | 29 | + FIELD(IDR0, SEV, 14, 1) |
33 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | 30 | + FIELD(IDR0, ATOS, 15, 1) |
34 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | 31 | + FIELD(IDR0, PRI, 16, 1) |
35 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | 32 | + FIELD(IDR0, VMW, 17, 1) |
36 | + cpu->midr = 0x411fd070; | 33 | FIELD(IDR0, VMID16, 18, 1) |
37 | + cpu->revidr = 0x00000000; | 34 | + FIELD(IDR0, CD2L, 19, 1) |
38 | + cpu->reset_fpsid = 0x41034070; | 35 | + FIELD(IDR0, VATOS, 20, 1) |
39 | + cpu->isar.mvfr0 = 0x10110222; | 36 | FIELD(IDR0, TTENDIAN, 21, 2) |
40 | + cpu->isar.mvfr1 = 0x12111111; | 37 | + FIELD(IDR0, ATSRECERR, 23, 1) |
41 | + cpu->isar.mvfr2 = 0x00000043; | 38 | FIELD(IDR0, STALL_MODEL, 24, 2) |
42 | + cpu->ctr = 0x8444c004; | 39 | FIELD(IDR0, TERM_MODEL, 26, 1) |
43 | + cpu->reset_sctlr = 0x00c50838; | 40 | FIELD(IDR0, STLEVEL, 27, 2) |
44 | + cpu->isar.id_pfr0 = 0x00000131; | 41 | + FIELD(IDR0, RME_IMPL, 30, 1) |
45 | + cpu->isar.id_pfr1 = 0x00011011; | 42 | |
46 | + cpu->isar.id_dfr0 = 0x03010066; | 43 | REG32(IDR1, 0x4) |
47 | + cpu->id_afr0 = 0x00000000; | 44 | FIELD(IDR1, SIDSIZE, 0 , 6) |
48 | + cpu->isar.id_mmfr0 = 0x10101105; | 45 | + FIELD(IDR1, SSIDSIZE, 6 , 5) |
49 | + cpu->isar.id_mmfr1 = 0x40000000; | 46 | + FIELD(IDR1, PRIQS, 11, 5) |
50 | + cpu->isar.id_mmfr2 = 0x01260000; | 47 | FIELD(IDR1, EVENTQS, 16, 5) |
51 | + cpu->isar.id_mmfr3 = 0x02102211; | 48 | FIELD(IDR1, CMDQS, 21, 5) |
52 | + cpu->isar.id_isar0 = 0x02101110; | 49 | + FIELD(IDR1, ATTR_PERMS_OVR, 26, 1) |
53 | + cpu->isar.id_isar1 = 0x13112111; | 50 | + FIELD(IDR1, ATTR_TYPES_OVR, 27, 1) |
54 | + cpu->isar.id_isar2 = 0x21232042; | 51 | + FIELD(IDR1, REL, 28, 1) |
55 | + cpu->isar.id_isar3 = 0x01112131; | 52 | + FIELD(IDR1, QUEUES_PRESET, 29, 1) |
56 | + cpu->isar.id_isar4 = 0x00011142; | 53 | + FIELD(IDR1, TABLES_PRESET, 30, 1) |
57 | + cpu->isar.id_isar5 = 0x00011121; | 54 | + FIELD(IDR1, ECMDQ, 31, 1) |
58 | + cpu->isar.id_isar6 = 0; | 55 | |
59 | + cpu->isar.dbgdidr = 0x3516d000; | 56 | #define SMMU_IDR1_SIDSIZE 16 |
60 | + cpu->clidr = 0x0a200023; | 57 | #define SMMU_CMDQS 19 |
61 | + cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | 58 | #define SMMU_EVENTQS 19 |
62 | + cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */ | 59 | |
63 | + cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | 60 | REG32(IDR2, 0x8) |
64 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | 61 | + FIELD(IDR2, BA_VATOS, 0, 10) |
65 | |||
66 | - /* old-style VFP short-vector support */ | ||
67 | - cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
68 | + /* Add additional features supported by QEMU */ | ||
69 | + t = cpu->isar.id_isar5; | ||
70 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
71 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
72 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
73 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
74 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
75 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
76 | + cpu->isar.id_isar5 = t; | ||
77 | + | 62 | + |
78 | + t = cpu->isar.id_isar6; | 63 | REG32(IDR3, 0xc) |
79 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | 64 | FIELD(IDR3, HAD, 2, 1); |
80 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | 65 | + FIELD(IDR3, PBHA, 3, 1); |
81 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | 66 | + FIELD(IDR3, XNX, 4, 1); |
82 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | 67 | + FIELD(IDR3, PPS, 5, 1); |
83 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | 68 | + FIELD(IDR3, MPAM, 7, 1); |
84 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | 69 | + FIELD(IDR3, FWB, 8, 1); |
85 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | 70 | + FIELD(IDR3, STT, 9, 1); |
86 | + cpu->isar.id_isar6 = t; | 71 | FIELD(IDR3, RIL, 10, 1); |
72 | FIELD(IDR3, BBML, 11, 2); | ||
73 | + FIELD(IDR3, E0PD, 13, 1); | ||
74 | + FIELD(IDR3, PTWNNC, 14, 1); | ||
75 | + FIELD(IDR3, DPT, 15, 1); | ||
87 | + | 76 | + |
88 | + t = cpu->isar.mvfr1; | 77 | REG32(IDR4, 0x10) |
89 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
90 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
91 | + cpu->isar.mvfr1 = t; | ||
92 | + | 78 | + |
93 | + t = cpu->isar.mvfr2; | 79 | REG32(IDR5, 0x14) |
94 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | 80 | FIELD(IDR5, OAS, 0, 3); |
95 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | 81 | FIELD(IDR5, GRAN4K, 4, 1); |
96 | + cpu->isar.mvfr2 = t; | 82 | FIELD(IDR5, GRAN16K, 5, 1); |
97 | + | 83 | FIELD(IDR5, GRAN64K, 6, 1); |
98 | + t = cpu->isar.id_mmfr3; | 84 | + FIELD(IDR5, VAX, 10, 2); |
99 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | 85 | + FIELD(IDR5, STALL_MAX, 16, 16); |
100 | + cpu->isar.id_mmfr3 = t; | 86 | |
101 | + | 87 | #define SMMU_IDR5_OAS 4 |
102 | + t = cpu->isar.id_mmfr4; | ||
103 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
104 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
105 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
106 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
107 | + cpu->isar.id_mmfr4 = t; | ||
108 | + | ||
109 | + t = cpu->isar.id_pfr0; | ||
110 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
111 | + cpu->isar.id_pfr0 = t; | ||
112 | + | ||
113 | + t = cpu->isar.id_pfr2; | ||
114 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
115 | + cpu->isar.id_pfr2 = t; | ||
116 | |||
117 | #ifdef CONFIG_USER_ONLY | ||
118 | /* | ||
119 | - * We don't set these in system emulation mode for the moment, | ||
120 | - * since we don't correctly set (all of) the ID registers to | ||
121 | - * advertise them. | ||
122 | + * Break with true ARMv8 and add back old-style VFP short-vector support. | ||
123 | + * Only do this for user-mode, where -cpu max is the default, so that | ||
124 | + * older v6 and v7 programs are more likely to work without adjustment. | ||
125 | */ | ||
126 | - set_feature(&cpu->env, ARM_FEATURE_V8); | ||
127 | - { | ||
128 | - uint32_t t; | ||
129 | - | ||
130 | - t = cpu->isar.id_isar5; | ||
131 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
132 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
133 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
134 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
135 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
136 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
137 | - cpu->isar.id_isar5 = t; | ||
138 | - | ||
139 | - t = cpu->isar.id_isar6; | ||
140 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
141 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
142 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
143 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
144 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
145 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
146 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
147 | - cpu->isar.id_isar6 = t; | ||
148 | - | ||
149 | - t = cpu->isar.mvfr1; | ||
150 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
151 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
152 | - cpu->isar.mvfr1 = t; | ||
153 | - | ||
154 | - t = cpu->isar.mvfr2; | ||
155 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
156 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
157 | - cpu->isar.mvfr2 = t; | ||
158 | - | ||
159 | - t = cpu->isar.id_mmfr3; | ||
160 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
161 | - cpu->isar.id_mmfr3 = t; | ||
162 | - | ||
163 | - t = cpu->isar.id_mmfr4; | ||
164 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
165 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
166 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
167 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
168 | - cpu->isar.id_mmfr4 = t; | ||
169 | - | ||
170 | - t = cpu->isar.id_pfr0; | ||
171 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
172 | - cpu->isar.id_pfr0 = t; | ||
173 | - | ||
174 | - t = cpu->isar.id_pfr2; | ||
175 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
176 | - cpu->isar.id_pfr2 = t; | ||
177 | - } | ||
178 | -#endif /* CONFIG_USER_ONLY */ | ||
179 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
180 | +#endif | ||
181 | } | ||
182 | #endif /* !TARGET_AARCH64 */ | ||
183 | 88 | ||
184 | -- | 89 | -- |
185 | 2.25.1 | 90 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | In smmuv3_init_regs() when we set the various bits in the ID |
---|---|---|---|
2 | registers, we do this almost in order of the fields in the | ||
3 | registers, but not quite. Move the initialization of | ||
4 | SMMU_IDR3.RIL and SMMU_IDR5.OAS into their correct places. | ||
2 | 5 | ||
3 | This adds cluster-id in CPU instance properties, which will be used | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | by arm/virt machine. Besides, the cluster-id is also verified or | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | dumped in various spots: | 8 | Reviewed-by: Mostafa Saleh <smostafa@google.com> |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Message-id: 20230914145705.1648377-3-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/arm/smmuv3.c | 4 ++-- | ||
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
6 | 14 | ||
7 | * hw/core/machine.c::machine_set_cpu_numa_node() to associate | 15 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
8 | CPU with its NUMA node. | ||
9 | |||
10 | * hw/core/machine.c::machine_numa_finish_cpu_init() to record | ||
11 | CPU slots with no NUMA mapping set. | ||
12 | |||
13 | * hw/core/machine-hmp-cmds.c::hmp_hotpluggable_cpus() to dump | ||
14 | cluster-id. | ||
15 | |||
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
17 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
18 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
19 | Message-id: 20220503140304.855514-2-gshan@redhat.com | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | --- | ||
22 | qapi/machine.json | 6 ++++-- | ||
23 | hw/core/machine-hmp-cmds.c | 4 ++++ | ||
24 | hw/core/machine.c | 16 ++++++++++++++++ | ||
25 | 3 files changed, 24 insertions(+), 2 deletions(-) | ||
26 | |||
27 | diff --git a/qapi/machine.json b/qapi/machine.json | ||
28 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/qapi/machine.json | 17 | --- a/hw/arm/smmuv3.c |
30 | +++ b/qapi/machine.json | 18 | +++ b/hw/arm/smmuv3.c |
31 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) |
32 | # @node-id: NUMA node ID the CPU belongs to | 20 | s->idr[1] = FIELD_DP32(s->idr[1], IDR1, EVENTQS, SMMU_EVENTQS); |
33 | # @socket-id: socket number within node/board the CPU belongs to | 21 | s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS, SMMU_CMDQS); |
34 | # @die-id: die number within socket the CPU belongs to (since 4.1) | 22 | |
35 | -# @core-id: core number within die the CPU belongs to | 23 | - s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); |
36 | +# @cluster-id: cluster number within die the CPU belongs to (since 7.1) | 24 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1); |
37 | +# @core-id: core number within cluster the CPU belongs to | 25 | + s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); |
38 | # @thread-id: thread number within core the CPU belongs to | 26 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2); |
39 | # | 27 | |
40 | -# Note: currently there are 5 properties that could be present | 28 | + s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */ |
41 | +# Note: currently there are 6 properties that could be present | 29 | /* 4K, 16K and 64K granule support */ |
42 | # but management should be prepared to pass through other | 30 | s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); |
43 | # properties with device_add command to allow for future | 31 | s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN16K, 1); |
44 | # interface extension. This also requires the filed names to be kept in | 32 | s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN64K, 1); |
45 | @@ -XXX,XX +XXX,XX @@ | 33 | - s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */ |
46 | 'data': { '*node-id': 'int', | 34 | |
47 | '*socket-id': 'int', | 35 | s->cmdq.base = deposit64(s->cmdq.base, 0, 5, SMMU_CMDQS); |
48 | '*die-id': 'int', | 36 | s->cmdq.prod = 0; |
49 | + '*cluster-id': 'int', | ||
50 | '*core-id': 'int', | ||
51 | '*thread-id': 'int' | ||
52 | } | ||
53 | diff --git a/hw/core/machine-hmp-cmds.c b/hw/core/machine-hmp-cmds.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/core/machine-hmp-cmds.c | ||
56 | +++ b/hw/core/machine-hmp-cmds.c | ||
57 | @@ -XXX,XX +XXX,XX @@ void hmp_hotpluggable_cpus(Monitor *mon, const QDict *qdict) | ||
58 | if (c->has_die_id) { | ||
59 | monitor_printf(mon, " die-id: \"%" PRIu64 "\"\n", c->die_id); | ||
60 | } | ||
61 | + if (c->has_cluster_id) { | ||
62 | + monitor_printf(mon, " cluster-id: \"%" PRIu64 "\"\n", | ||
63 | + c->cluster_id); | ||
64 | + } | ||
65 | if (c->has_core_id) { | ||
66 | monitor_printf(mon, " core-id: \"%" PRIu64 "\"\n", c->core_id); | ||
67 | } | ||
68 | diff --git a/hw/core/machine.c b/hw/core/machine.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/core/machine.c | ||
71 | +++ b/hw/core/machine.c | ||
72 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
73 | return; | ||
74 | } | ||
75 | |||
76 | + if (props->has_cluster_id && !slot->props.has_cluster_id) { | ||
77 | + error_setg(errp, "cluster-id is not supported"); | ||
78 | + return; | ||
79 | + } | ||
80 | + | ||
81 | if (props->has_socket_id && !slot->props.has_socket_id) { | ||
82 | error_setg(errp, "socket-id is not supported"); | ||
83 | return; | ||
84 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
85 | continue; | ||
86 | } | ||
87 | |||
88 | + if (props->has_cluster_id && | ||
89 | + props->cluster_id != slot->props.cluster_id) { | ||
90 | + continue; | ||
91 | + } | ||
92 | + | ||
93 | if (props->has_die_id && props->die_id != slot->props.die_id) { | ||
94 | continue; | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static char *cpu_slot_to_string(const CPUArchId *cpu) | ||
97 | } | ||
98 | g_string_append_printf(s, "die-id: %"PRId64, cpu->props.die_id); | ||
99 | } | ||
100 | + if (cpu->props.has_cluster_id) { | ||
101 | + if (s->len) { | ||
102 | + g_string_append_printf(s, ", "); | ||
103 | + } | ||
104 | + g_string_append_printf(s, "cluster-id: %"PRId64, cpu->props.cluster_id); | ||
105 | + } | ||
106 | if (cpu->props.has_core_id) { | ||
107 | if (s->len) { | ||
108 | g_string_append_printf(s, ", "); | ||
109 | -- | 37 | -- |
110 | 2.25.1 | 38 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The SMMUv3.1-XNX feature is mandatory for an SMMUv3.1 if S2P is |
---|---|---|---|
2 | supported, so we should theoretically have implemented it as part of | ||
3 | the recent S2P work. Fortunately, for us the implementation is a | ||
4 | no-op. | ||
2 | 5 | ||
3 | We set this for qemu-system-aarch64, but failed to do so | 6 | This feature is about interpretation of the stage 2 page table |
4 | for the strictly 32-bit emulation. | 7 | descriptor XN bits, which control execute permissions. |
5 | 8 | ||
6 | Fixes: 3bec78447a9 ("target/arm: Provide ARMv8.4-PMU in '-cpu max'") | 9 | For QEMU, the permission bits passed to an IOMMU (via MemTxAttrs and |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | IOMMUAccessFlags) only indicate read and write; we do not distinguish |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | data reads from instruction reads outside the CPU proper. In the |
9 | Message-id: 20220506180242.216785-8-richard.henderson@linaro.org | 12 | SMMU architecture's terms, our interconnect between the client device |
13 | and the SMMU doesn't have the ability to convey the INST attribute, | ||
14 | and we therefore use the default value of "data" for this attribute. | ||
15 | |||
16 | We also do not support the bits in the Stream Table Entry that can | ||
17 | override the on-the-bus transaction attribute permissions (we do not | ||
18 | set SMMU_IDR1.ATTR_PERMS_OVR=1). | ||
19 | |||
20 | These two things together mean that for our implementation, it never | ||
21 | has to deal with transactions with the INST attribute, and so it can | ||
22 | correctly ignore the XN bits entirely. So we already implement | ||
23 | FEAT_XNX's "XN field is now 2 bits, not 1" behaviour to the extent | ||
24 | that we need to. | ||
25 | |||
26 | Advertise the presence of the feature in SMMU_IDR3.XNX. | ||
27 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
29 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
30 | Reviewed-by: Mostafa Saleh <smostafa@google.com> | ||
31 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
32 | Message-id: 20230914145705.1648377-4-peter.maydell@linaro.org | ||
11 | --- | 33 | --- |
12 | target/arm/cpu_tcg.c | 4 ++++ | 34 | hw/arm/smmuv3.c | 4 ++++ |
13 | 1 file changed, 4 insertions(+) | 35 | 1 file changed, 4 insertions(+) |
14 | 36 | ||
15 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 37 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
16 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu_tcg.c | 39 | --- a/hw/arm/smmuv3.c |
18 | +++ b/target/arm/cpu_tcg.c | 40 | +++ b/hw/arm/smmuv3.c |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 41 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) |
20 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | 42 | s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS, SMMU_CMDQS); |
21 | cpu->isar.id_pfr2 = t; | 43 | |
22 | 44 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1); | |
23 | + t = cpu->isar.id_dfr0; | 45 | + if (FIELD_EX32(s->idr[0], IDR0, S2P)) { |
24 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | 46 | + /* XNX is a stage-2-specific feature */ |
25 | + cpu->isar.id_dfr0 = t; | 47 | + s->idr[3] = FIELD_DP32(s->idr[3], IDR3, XNX, 1); |
26 | + | 48 | + } |
27 | #ifdef CONFIG_USER_ONLY | 49 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); |
28 | /* | 50 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2); |
29 | * Break with true ARMv8 and add back old-style VFP short-vector support. | 51 | |
30 | -- | 52 | -- |
31 | 2.25.1 | 53 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | FEAT_HPMN0 is a small feature which defines that it is valid for |
---|---|---|---|
2 | MDCR_EL2.HPMN to be set to 0, meaning "no PMU event counters provided | ||
3 | to an EL1 guest" (previously this setting was reserved). QEMU's | ||
4 | implementation almost gets HPMN == 0 right, but we need to fix | ||
5 | one check in pmevcntr_is_64_bit(). That is enough for us to | ||
6 | advertise the feature in the 'max' CPU. | ||
2 | 7 | ||
3 | There is no branch prediction in TCG, therefore there is no | 8 | (We don't need to make the behaviour conditional on feature |
4 | need to actually include the context number into the predictor. | 9 | presence, because the FEAT_HPMN0 behaviour is within the range |
5 | Therefore all we need to do is add the state for SCXTNUM_ELx. | 10 | of permitted UNPREDICTABLE behaviour for a non-FEAT_HPMN0 |
11 | implementation.) | ||
6 | 12 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220506180242.216785-21-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230921185445.3339214-1-peter.maydell@linaro.org | ||
11 | --- | 16 | --- |
12 | docs/system/arm/emulation.rst | 3 ++ | 17 | docs/system/arm/emulation.rst | 1 + |
13 | target/arm/cpu.h | 16 +++++++++ | 18 | target/arm/helper.c | 2 +- |
14 | target/arm/cpu.c | 5 +++ | 19 | target/arm/tcg/cpu32.c | 4 ++++ |
15 | target/arm/cpu64.c | 3 +- | 20 | target/arm/tcg/cpu64.c | 1 + |
16 | target/arm/helper.c | 61 ++++++++++++++++++++++++++++++++++- | 21 | 4 files changed, 7 insertions(+), 1 deletion(-) |
17 | 5 files changed, 86 insertions(+), 2 deletions(-) | ||
18 | 22 | ||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 23 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
20 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/docs/system/arm/emulation.rst | 25 | --- a/docs/system/arm/emulation.rst |
22 | +++ b/docs/system/arm/emulation.rst | 26 | +++ b/docs/system/arm/emulation.rst |
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 27 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
24 | - FEAT_BF16 (AArch64 BFloat16 instructions) | 28 | - FEAT_HCX (Support for the HCRX_EL2 register) |
25 | - FEAT_BTI (Branch Target Identification) | 29 | - FEAT_HPDS (Hierarchical permission disables) |
26 | - FEAT_CSV2 (Cache speculation variant 2) | 30 | - FEAT_HPDS2 (Translation table page-based hardware attributes) |
27 | +- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) | 31 | +- FEAT_HPMN0 (Setting of MDCR_EL2.HPMN to zero) |
28 | +- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | 32 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) |
29 | +- FEAT_CSV2_2 (Cache speculation variant 2, version 2) | 33 | - FEAT_IDST (ID space trap handling) |
30 | - FEAT_DIT (Data Independent Timing instructions) | 34 | - FEAT_IESB (Implicit error synchronization event) |
31 | - FEAT_DPB (DC CVAP instruction) | ||
32 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/cpu.h | ||
36 | +++ b/target/arm/cpu.h | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
38 | ARMPACKey apdb; | ||
39 | ARMPACKey apga; | ||
40 | } keys; | ||
41 | + | ||
42 | + uint64_t scxtnum_el[4]; | ||
43 | #endif | ||
44 | |||
45 | #if defined(CONFIG_USER_ONLY) | ||
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
47 | #define SCTLR_WXN (1U << 19) | ||
48 | #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */ | ||
49 | #define SCTLR_UWXN (1U << 20) /* v7 onward, AArch32 only */ | ||
50 | +#define SCTLR_TSCXT (1U << 20) /* FEAT_CSV2_1p2, AArch64 only */ | ||
51 | #define SCTLR_FI (1U << 21) /* up to v7, v8 RES0 */ | ||
52 | #define SCTLR_IESB (1U << 21) /* v8.2-IESB, AArch64 only */ | ||
53 | #define SCTLR_U (1U << 22) /* up to v6, RAO in v7 */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) | ||
55 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; | ||
56 | } | ||
57 | |||
58 | +static inline bool isar_feature_aa64_scxtnum(const ARMISARegisters *id) | ||
59 | +{ | ||
60 | + int key = FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, CSV2); | ||
61 | + if (key >= 2) { | ||
62 | + return true; /* FEAT_CSV2_2 */ | ||
63 | + } | ||
64 | + if (key == 1) { | ||
65 | + key = FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, CSV2_FRAC); | ||
66 | + return key >= 2; /* FEAT_CSV2_1p2 */ | ||
67 | + } | ||
68 | + return false; | ||
69 | +} | ||
70 | + | ||
71 | static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | ||
72 | { | ||
73 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | ||
74 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/cpu.c | ||
77 | +++ b/target/arm/cpu.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | ||
79 | */ | ||
80 | env->cp15.gcr_el1 = 0x1ffff; | ||
81 | } | ||
82 | + /* | ||
83 | + * Disable access to SCXTNUM_EL0 from CSV2_1p2. | ||
84 | + * This is not yet exposed from the Linux kernel in any way. | ||
85 | + */ | ||
86 | + env->cp15.sctlr_el[1] |= SCTLR_TSCXT; | ||
87 | #else | ||
88 | /* Reset into the highest available EL */ | ||
89 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
90 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/cpu64.c | ||
93 | +++ b/target/arm/cpu64.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
95 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
96 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
97 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
98 | - t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
99 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ | ||
100 | cpu->isar.id_aa64pfr0 = t; | ||
101 | |||
102 | t = cpu->isar.id_aa64pfr1; | ||
103 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
104 | * we do for EL2 with the virtualization=on property. | ||
105 | */ | ||
106 | t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
107 | + t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */ | ||
108 | cpu->isar.id_aa64pfr1 = t; | ||
109 | |||
110 | t = cpu->isar.id_aa64mmfr0; | ||
111 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 35 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
112 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
113 | --- a/target/arm/helper.c | 37 | --- a/target/arm/helper.c |
114 | +++ b/target/arm/helper.c | 38 | +++ b/target/arm/helper.c |
115 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 39 | @@ -XXX,XX +XXX,XX @@ static bool pmevcntr_is_64_bit(CPUARMState *env, int counter) |
116 | if (cpu_isar_feature(aa64_mte, cpu)) { | 40 | bool hlp = env->cp15.mdcr_el2 & MDCR_HLP; |
117 | valid_mask |= SCR_ATA; | 41 | int hpmn = env->cp15.mdcr_el2 & MDCR_HPMN; |
42 | |||
43 | - if (hpmn != 0 && counter >= hpmn) { | ||
44 | + if (counter >= hpmn) { | ||
45 | return hlp; | ||
118 | } | 46 | } |
119 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
120 | + valid_mask |= SCR_ENSCXT; | ||
121 | + } | ||
122 | } else { | ||
123 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
124 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
125 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
126 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
127 | valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5; | ||
128 | } | ||
129 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
130 | + valid_mask |= HCR_ENSCXT; | ||
131 | + } | ||
132 | } | 47 | } |
133 | 48 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c | |
134 | /* Clear RES0 bits. */ | 49 | index XXXXXXX..XXXXXXX 100644 |
135 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | 50 | --- a/target/arm/tcg/cpu32.c |
136 | { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0), | 51 | +++ b/target/arm/tcg/cpu32.c |
137 | "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte }, | 52 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
138 | 53 | t = FIELD_DP32(t, ID_DFR0, COPSDBG, 9); /* FEAT_Debugv8p4 */ | |
139 | + { K(3, 0, 13, 0, 7), K(3, 4, 13, 0, 7), K(3, 5, 13, 0, 7), | 54 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 6); /* FEAT_PMUv3p5 */ |
140 | + "SCXTNUM_EL1", "SCXTNUM_EL2", "SCXTNUM_EL12", | 55 | cpu->isar.id_dfr0 = t; |
141 | + isar_feature_aa64_scxtnum }, | ||
142 | + | 56 | + |
143 | /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ | 57 | + t = cpu->isar.id_dfr1; |
144 | /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ | 58 | + t = FIELD_DP32(t, ID_DFR1, HPMN0, 1); /* FEAT_HPMN0 */ |
145 | }; | 59 | + cpu->isar.id_dfr1 = t; |
146 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | 60 | } |
147 | }, | 61 | |
148 | }; | 62 | /* CPU models. These are not needed for the AArch64 linux-user build. */ |
149 | 63 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | |
150 | -#endif | 64 | index XXXXXXX..XXXXXXX 100644 |
151 | +static CPAccessResult access_scxtnum(CPUARMState *env, const ARMCPRegInfo *ri, | 65 | --- a/target/arm/tcg/cpu64.c |
152 | + bool isread) | 66 | +++ b/target/arm/tcg/cpu64.c |
153 | +{ | 67 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) |
154 | + uint64_t hcr = arm_hcr_el2_eff(env); | 68 | t = cpu->isar.id_aa64dfr0; |
155 | + int el = arm_current_el(env); | 69 | t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9); /* FEAT_Debugv8p4 */ |
156 | + | 70 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 6); /* FEAT_PMUv3p5 */ |
157 | + if (el == 0 && !((hcr & HCR_E2H) && (hcr & HCR_TGE))) { | 71 | + t = FIELD_DP64(t, ID_AA64DFR0, HPMN0, 1); /* FEAT_HPMN0 */ |
158 | + if (env->cp15.sctlr_el[1] & SCTLR_TSCXT) { | 72 | cpu->isar.id_aa64dfr0 = t; |
159 | + if (hcr & HCR_TGE) { | 73 | |
160 | + return CP_ACCESS_TRAP_EL2; | 74 | t = cpu->isar.id_aa64smfr0; |
161 | + } | ||
162 | + return CP_ACCESS_TRAP; | ||
163 | + } | ||
164 | + } else if (el < 2 && (env->cp15.sctlr_el[2] & SCTLR_TSCXT)) { | ||
165 | + return CP_ACCESS_TRAP_EL2; | ||
166 | + } | ||
167 | + if (el < 2 && arm_is_el2_enabled(env) && !(hcr & HCR_ENSCXT)) { | ||
168 | + return CP_ACCESS_TRAP_EL2; | ||
169 | + } | ||
170 | + if (el < 3 | ||
171 | + && arm_feature(env, ARM_FEATURE_EL3) | ||
172 | + && !(env->cp15.scr_el3 & SCR_ENSCXT)) { | ||
173 | + return CP_ACCESS_TRAP_EL3; | ||
174 | + } | ||
175 | + return CP_ACCESS_OK; | ||
176 | +} | ||
177 | + | ||
178 | +static const ARMCPRegInfo scxtnum_reginfo[] = { | ||
179 | + { .name = "SCXTNUM_EL0", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 3, .crn = 13, .crm = 0, .opc2 = 7, | ||
181 | + .access = PL0_RW, .accessfn = access_scxtnum, | ||
182 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[0]) }, | ||
183 | + { .name = "SCXTNUM_EL1", .state = ARM_CP_STATE_AA64, | ||
184 | + .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 7, | ||
185 | + .access = PL1_RW, .accessfn = access_scxtnum, | ||
186 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[1]) }, | ||
187 | + { .name = "SCXTNUM_EL2", .state = ARM_CP_STATE_AA64, | ||
188 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 7, | ||
189 | + .access = PL2_RW, .accessfn = access_scxtnum, | ||
190 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[2]) }, | ||
191 | + { .name = "SCXTNUM_EL3", .state = ARM_CP_STATE_AA64, | ||
192 | + .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 7, | ||
193 | + .access = PL3_RW, | ||
194 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[3]) }, | ||
195 | +}; | ||
196 | +#endif /* TARGET_AARCH64 */ | ||
197 | |||
198 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | bool isread) | ||
200 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
201 | define_arm_cp_regs(cpu, mte_tco_ro_reginfo); | ||
202 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
203 | } | ||
204 | + | ||
205 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
206 | + define_arm_cp_regs(cpu, scxtnum_reginfo); | ||
207 | + } | ||
208 | #endif | ||
209 | |||
210 | if (cpu_isar_feature(any_predinv, cpu)) { | ||
211 | -- | 75 | -- |
212 | 2.25.1 | 76 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | The include of hw/arm/virt.h in kvm64.c is unnecessary and also a |
---|---|---|---|
2 | layering violation since the generic KVM code shouldn't need to know | ||
3 | anything about board-specifics. The include line is an accidental | ||
4 | leftover from commit 15613357ba53a4763, where we cleaned up the code | ||
5 | to not depend on virt board internals but forgot to also remove the | ||
6 | now-redundant include line. | ||
2 | 7 | ||
3 | The CPU topology isn't enabled on arm/virt machine yet, but we're | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | going to do it in next patch. After the CPU topology is enabled by | 9 | Reviewed-by: Gavin Shan <gshan@redhat.com> |
5 | next patch, "thread-id=1" becomes invalid because the CPU core is | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | preferred on arm/virt machine. It means these two CPUs have 0/1 | 11 | Message-id: 20230925110429.3917202-1-peter.maydell@linaro.org |
7 | as their core IDs, but their thread IDs are all 0. It will trigger | 12 | --- |
8 | test failure as the following message indicates: | 13 | target/arm/kvm64.c | 1 - |
14 | 1 file changed, 1 deletion(-) | ||
9 | 15 | ||
10 | [14/21 qemu:qtest+qtest-aarch64 / qtest-aarch64/numa-test ERROR | 16 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
11 | 1.48s killed by signal 6 SIGABRT | ||
12 | >>> G_TEST_DBUS_DAEMON=/home/gavin/sandbox/qemu.main/tests/dbus-vmstate-daemon.sh \ | ||
13 | QTEST_QEMU_STORAGE_DAEMON_BINARY=./storage-daemon/qemu-storage-daemon \ | ||
14 | QTEST_QEMU_BINARY=./qemu-system-aarch64 \ | ||
15 | QTEST_QEMU_IMG=./qemu-img MALLOC_PERTURB_=83 \ | ||
16 | /home/gavin/sandbox/qemu.main/build/tests/qtest/numa-test --tap -k | ||
17 | ―――――――――――――――――――――――――――――――――――――――――――――― | ||
18 | stderr: | ||
19 | qemu-system-aarch64: -numa cpu,node-id=0,thread-id=1: no match found | ||
20 | |||
21 | This fixes the issue by providing comprehensive SMP configurations | ||
22 | in aarch64_numa_cpu(). The SMP configurations aren't used before | ||
23 | the CPU topology is enabled in next patch. | ||
24 | |||
25 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
26 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
27 | Message-id: 20220503140304.855514-3-gshan@redhat.com | ||
28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
29 | --- | ||
30 | tests/qtest/numa-test.c | 3 ++- | ||
31 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
32 | |||
33 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/tests/qtest/numa-test.c | 18 | --- a/target/arm/kvm64.c |
36 | +++ b/tests/qtest/numa-test.c | 19 | +++ b/target/arm/kvm64.c |
37 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) | 20 | @@ -XXX,XX +XXX,XX @@ |
38 | QTestState *qts; | 21 | #include "internals.h" |
39 | g_autofree char *cli = NULL; | 22 | #include "hw/acpi/acpi.h" |
40 | 23 | #include "hw/acpi/ghes.h" | |
41 | - cli = make_cli(data, "-machine smp.cpus=2 " | 24 | -#include "hw/arm/virt.h" |
42 | + cli = make_cli(data, "-machine " | 25 | |
43 | + "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " | 26 | static bool have_guest_debug; |
44 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " | 27 | |
45 | "-numa cpu,node-id=1,thread-id=0 " | ||
46 | "-numa cpu,node-id=0,thread-id=1"); | ||
47 | -- | 28 | -- |
48 | 2.25.1 | 29 | 2.34.1 |
49 | 30 | ||
50 | 31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The hw/arm/boot.h include in common-semi-target.h is not actually |
---|---|---|---|
2 | needed, and it's a bit odd because it pulls a hw/arm header into a | ||
3 | target/arm file. | ||
2 | 4 | ||
3 | This extension concerns not merging memory access, which TCG does | 5 | This include was originally needed because the semihosting code used |
4 | not implement. Thus we can trivially enable this feature. | 6 | the arm_boot_info struct to get the base address of the RAM in system |
5 | Add a comment to handle_hint for the DGH instruction, but no code. | 7 | emulation, to use in a (bad) heuristic for the return values for the |
8 | SYS_HEAPINFO semihosting call. We've since overhauled how we | ||
9 | calculate the HEAPINFO values in system emulation, and the code no | ||
10 | longer uses the arm_boot_info struct. | ||
6 | 11 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Remove the now-redundant include line, and instead directly include |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 13 | the cpu-qom.h header that we were previously getting via boot.h. |
9 | Message-id: 20220506180242.216785-23-richard.henderson@linaro.org | 14 | |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20230925112219.3919261-1-peter.maydell@linaro.org | ||
11 | --- | 18 | --- |
12 | docs/system/arm/emulation.rst | 1 + | 19 | target/arm/common-semi-target.h | 4 +--- |
13 | target/arm/cpu64.c | 1 + | 20 | 1 file changed, 1 insertion(+), 3 deletions(-) |
14 | target/arm/translate-a64.c | 1 + | ||
15 | 3 files changed, 3 insertions(+) | ||
16 | 21 | ||
17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 22 | diff --git a/target/arm/common-semi-target.h b/target/arm/common-semi-target.h |
18 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/docs/system/arm/emulation.rst | 24 | --- a/target/arm/common-semi-target.h |
20 | +++ b/docs/system/arm/emulation.rst | 25 | +++ b/target/arm/common-semi-target.h |
21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 26 | @@ -XXX,XX +XXX,XX @@ |
22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | 27 | #ifndef TARGET_ARM_COMMON_SEMI_TARGET_H |
23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) | 28 | #define TARGET_ARM_COMMON_SEMI_TARGET_H |
24 | - FEAT_CSV3 (Cache speculation variant 3) | 29 | |
25 | +- FEAT_DGH (Data gathering hint) | 30 | -#ifndef CONFIG_USER_ONLY |
26 | - FEAT_DIT (Data Independent Timing instructions) | 31 | -#include "hw/arm/boot.h" |
27 | - FEAT_DPB (DC CVAP instruction) | 32 | -#endif |
28 | - FEAT_Debugv8p2 (Debug changes for v8.2) | 33 | +#include "target/arm/cpu-qom.h" |
29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 34 | |
30 | index XXXXXXX..XXXXXXX 100644 | 35 | static inline target_ulong common_semi_arg(CPUState *cs, int argno) |
31 | --- a/target/arm/cpu64.c | 36 | { |
32 | +++ b/target/arm/cpu64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
34 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | ||
35 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | ||
36 | t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | ||
37 | + t = FIELD_DP64(t, ID_AA64ISAR1, DGH, 1); /* FEAT_DGH */ | ||
38 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | ||
39 | cpu->isar.id_aa64isar1 = t; | ||
40 | |||
41 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/translate-a64.c | ||
44 | +++ b/target/arm/translate-a64.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
46 | break; | ||
47 | case 0b00100: /* SEV */ | ||
48 | case 0b00101: /* SEVL */ | ||
49 | + case 0b00110: /* DGH */ | ||
50 | /* we treat all as NOP at least for now */ | ||
51 | break; | ||
52 | case 0b00111: /* XPACLRI */ | ||
53 | -- | 37 | -- |
54 | 2.25.1 | 38 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The code for powering on a CPU in arm-powerctl.c has two separate |
---|---|---|---|
2 | 2 | use cases: | |
3 | Virtual SError exceptions are raised by setting HCR_EL2.VSE, | 3 | * emulation of a real hardware power controller |
4 | and are routed to EL1 just like other virtual exceptions. | 4 | * emulation of firmware interfaces (primarily PSCI) with |
5 | 5 | CPU on/off APIs | |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | For the first case, we only need to reset the CPU and set its |
8 | Message-id: 20220506180242.216785-16-richard.henderson@linaro.org | 8 | starting PC and X0. For the second case, because we're emulating the |
9 | firmware we need to ensure that it's in the state that the firmware | ||
10 | provides. In particular, when we reset to a lower EL than the | ||
11 | highest one we are emulating, we need to put the CPU into a state | ||
12 | that permits correct running at that lower EL. We already do a | ||
13 | little of this in arm-powerctl.c (for instance we set SCR_HCE to | ||
14 | enable the HVC insn) but we don't do enough of it. This means that | ||
15 | in the case where we are emulating EL3 but also providing emulated | ||
16 | PSCI the guest will crash when a secondary core tries to use a | ||
17 | feature that needs an SCR_EL3 bit to be set, such as MTE or PAuth. | ||
18 | |||
19 | The hw/arm/boot.c code also has to support this "start guest code in | ||
20 | an EL that's lower than the highest emulated EL" case in order to do | ||
21 | direct guest kernel booting; it has all the necessary initialization | ||
22 | code to set the SCR_EL3 bits. Pull the relevant boot.c code out into | ||
23 | a separate function so we can share it between there and | ||
24 | arm-powerctl.c. | ||
25 | |||
26 | This refactoring has a few code changes that look like they | ||
27 | might be behaviour changes but aren't: | ||
28 | * if info->secure_boot is false and info->secure_board_setup is | ||
29 | true, then the old code would start the first CPU in Hyp | ||
30 | mode but without changing SCR.NS and NSACR.{CP11,CP10}. | ||
31 | This was wrong behaviour because there's no such thing | ||
32 | as Secure Hyp mode. The new code will leave the CPU in SVC. | ||
33 | (There is no board which sets secure_boot to false and | ||
34 | secure_board_setup to true, so this isn't a behaviour | ||
35 | change for any of our boards.) | ||
36 | * we don't explicitly clear SCR.NS when arm-powerctl.c | ||
37 | does a CPU-on to EL3. This was a no-op because CPU reset | ||
38 | will reset to NS == 0. | ||
39 | |||
40 | And some real behaviour changes: | ||
41 | * we no longer set HCR_EL2.RW when booting into EL2: the guest | ||
42 | can and should do that themselves before dropping into their | ||
43 | EL1 code. (arm-powerctl and boot did this differently; I | ||
44 | opted to use the logic from arm-powerctl, which only sets | ||
45 | HCR_EL2.RW when it's directly starting the guest in EL1, | ||
46 | because it's more correct, and I don't expect guests to be | ||
47 | accidentally depending on our having set the RW bit for them.) | ||
48 | * if we are booting a CPU into AArch32 Secure SVC then we won't | ||
49 | set SCR.HCE any more. This affects only the vexpress-a15 and | ||
50 | raspi2b machine types. Guests booting in this case will either: | ||
51 | - be able to set SCR.HCE themselves as part of moving from | ||
52 | Secure SVC into NS Hyp mode | ||
53 | - will move from Secure SVC to NS SVC, and won't care about | ||
54 | behaviour of the HVC insn | ||
55 | - will stay in Secure SVC, and won't care about HVC | ||
56 | * on an arm-powerctl CPU-on we will now set the SCR bits for | ||
57 | pauth/mte/sve/sme/hcx/fgt features | ||
58 | |||
59 | The first two of these are very minor and I don't expect guest | ||
60 | code to trip over them, so I didn't judge it worth convoluting | ||
61 | the code in an attempt to keep exactly the same boot.c behaviour. | ||
62 | The third change fixes issue 1899. | ||
63 | |||
64 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1899 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 65 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
66 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
67 | Message-id: 20230926155619.4028618-1-peter.maydell@linaro.org | ||
10 | --- | 68 | --- |
11 | target/arm/cpu.h | 2 ++ | 69 | target/arm/cpu.h | 22 +++++++++ |
12 | target/arm/internals.h | 8 ++++++++ | 70 | hw/arm/boot.c | 95 ++++++++++----------------------------- |
13 | target/arm/syndrome.h | 5 +++++ | 71 | target/arm/arm-powerctl.c | 53 +--------------------- |
14 | target/arm/cpu.c | 38 +++++++++++++++++++++++++++++++++++++- | 72 | target/arm/cpu.c | 95 +++++++++++++++++++++++++++++++++++++++ |
15 | target/arm/helper.c | 40 +++++++++++++++++++++++++++++++++++++++- | 73 | 4 files changed, 141 insertions(+), 124 deletions(-) |
16 | 5 files changed, 91 insertions(+), 2 deletions(-) | ||
17 | 74 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 75 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
19 | index XXXXXXX..XXXXXXX 100644 | 76 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/cpu.h | 77 | --- a/target/arm/cpu.h |
21 | +++ b/target/arm/cpu.h | 78 | +++ b/target/arm/cpu.h |
22 | @@ -XXX,XX +XXX,XX @@ | 79 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs, |
23 | #define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | 80 | int arm_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs, |
24 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | 81 | int cpuid, DumpState *s); |
25 | #define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ | 82 | |
26 | +#define EXCP_VSERR 24 | 83 | +/** |
27 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | 84 | + * arm_emulate_firmware_reset: Emulate firmware CPU reset handling |
28 | 85 | + * @cpu: CPU (which must have been freshly reset) | |
29 | #define ARMV7M_EXCP_RESET 1 | 86 | + * @target_el: exception level to put the CPU into |
30 | @@ -XXX,XX +XXX,XX @@ enum { | 87 | + * @secure: whether to put the CPU in secure state |
31 | #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1 | 88 | + * |
32 | #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2 | 89 | + * When QEMU is directly running a guest kernel at a lower level than |
33 | #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3 | 90 | + * EL3 it implicitly emulates some aspects of the guest firmware. |
34 | +#define CPU_INTERRUPT_VSERR CPU_INTERRUPT_TGT_INT_0 | 91 | + * This includes that on reset we need to configure the parts of the |
35 | 92 | + * CPU corresponding to EL3 so that the real guest code can run at its | |
36 | /* The usual mapping for an AArch64 system register to its AArch32 | 93 | + * lower exception level. This function does that post-reset CPU setup, |
37 | * counterpart is for the 32 bit world to have access to the lower | 94 | + * for when we do direct boot of a guest kernel, and for when we |
38 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 95 | + * emulate PSCI and similar firmware interfaces starting a CPU at a |
96 | + * lower exception level. | ||
97 | + * | ||
98 | + * @target_el must be an EL implemented by the CPU between 1 and 3. | ||
99 | + * We do not support dropping into a Secure EL other than 3. | ||
100 | + * | ||
101 | + * It is the responsibility of the caller to call arm_rebuild_hflags(). | ||
102 | + */ | ||
103 | +void arm_emulate_firmware_reset(CPUState *cpustate, int target_el); | ||
104 | + | ||
105 | #ifdef TARGET_AARCH64 | ||
106 | int aarch64_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); | ||
107 | int aarch64_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); | ||
108 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 109 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/internals.h | 110 | --- a/hw/arm/boot.c |
41 | +++ b/target/arm/internals.h | 111 | +++ b/hw/arm/boot.c |
42 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); | 112 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) |
43 | */ | 113 | |
44 | void arm_cpu_update_vfiq(ARMCPU *cpu); | 114 | cpu_set_pc(cs, entry); |
45 | 115 | } else { | |
46 | +/** | 116 | - /* If we are booting Linux then we need to check whether we are |
47 | + * arm_cpu_update_vserr: Update CPU_INTERRUPT_VSERR bit | 117 | - * booting into secure or non-secure state and adjust the state |
48 | + * | 118 | - * accordingly. Out of reset, ARM is defined to be in secure state |
49 | + * Update the CPU_INTERRUPT_VSERR bit in cs->interrupt_request, | 119 | - * (SCR.NS = 0), we change that here if non-secure boot has been |
50 | + * following a change to the HCR_EL2.VSE bit. | 120 | - * requested. |
51 | + */ | 121 | + /* |
52 | +void arm_cpu_update_vserr(ARMCPU *cpu); | 122 | + * If we are booting Linux then we might need to do so at: |
53 | + | 123 | + * - AArch64 NS EL2 or NS EL1 |
54 | /** | 124 | + * - AArch32 Secure SVC (EL3) |
55 | * arm_mmu_idx_el: | 125 | + * - AArch32 NS Hyp (EL2) |
56 | * @env: The cpu environment | 126 | + * - AArch32 NS SVC (EL1) |
57 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | 127 | + * Configure the CPU in the way boot firmware would do to |
128 | + * drop us down to the appropriate level. | ||
129 | */ | ||
130 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
131 | - /* AArch64 is defined to come out of reset into EL3 if enabled. | ||
132 | - * If we are booting Linux then we need to adjust our EL as | ||
133 | - * Linux expects us to be in EL2 or EL1. AArch32 resets into | ||
134 | - * SVC, which Linux expects, so no privilege/exception level to | ||
135 | - * adjust. | ||
136 | - */ | ||
137 | - if (env->aarch64) { | ||
138 | - env->cp15.scr_el3 |= SCR_RW; | ||
139 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
140 | - env->cp15.hcr_el2 |= HCR_RW; | ||
141 | - env->pstate = PSTATE_MODE_EL2h; | ||
142 | - } else { | ||
143 | - env->pstate = PSTATE_MODE_EL1h; | ||
144 | - } | ||
145 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
146 | - env->cp15.scr_el3 |= SCR_API | SCR_APK; | ||
147 | - } | ||
148 | - if (cpu_isar_feature(aa64_mte, cpu)) { | ||
149 | - env->cp15.scr_el3 |= SCR_ATA; | ||
150 | - } | ||
151 | - if (cpu_isar_feature(aa64_sve, cpu)) { | ||
152 | - env->cp15.cptr_el[3] |= R_CPTR_EL3_EZ_MASK; | ||
153 | - env->vfp.zcr_el[3] = 0xf; | ||
154 | - } | ||
155 | - if (cpu_isar_feature(aa64_sme, cpu)) { | ||
156 | - env->cp15.cptr_el[3] |= R_CPTR_EL3_ESM_MASK; | ||
157 | - env->cp15.scr_el3 |= SCR_ENTP2; | ||
158 | - env->vfp.smcr_el[3] = 0xf; | ||
159 | - } | ||
160 | - if (cpu_isar_feature(aa64_hcx, cpu)) { | ||
161 | - env->cp15.scr_el3 |= SCR_HXEN; | ||
162 | - } | ||
163 | - if (cpu_isar_feature(aa64_fgt, cpu)) { | ||
164 | - env->cp15.scr_el3 |= SCR_FGTEN; | ||
165 | - } | ||
166 | + int target_el = arm_feature(env, ARM_FEATURE_EL2) ? 2 : 1; | ||
167 | |||
168 | - /* AArch64 kernels never boot in secure mode */ | ||
169 | - assert(!info->secure_boot); | ||
170 | - /* This hook is only supported for AArch32 currently: | ||
171 | - * bootloader_aarch64[] will not call the hook, and | ||
172 | - * the code above has already dropped us into EL2 or EL1. | ||
173 | - */ | ||
174 | - assert(!info->secure_board_setup); | ||
175 | - } | ||
176 | - | ||
177 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
178 | - /* If we have EL2 then Linux expects the HVC insn to work */ | ||
179 | - env->cp15.scr_el3 |= SCR_HCE; | ||
180 | - } | ||
181 | - | ||
182 | - /* Set to non-secure if not a secure boot */ | ||
183 | - if (!info->secure_boot && | ||
184 | - (cs != first_cpu || !info->secure_board_setup)) { | ||
185 | - /* Linux expects non-secure state */ | ||
186 | - env->cp15.scr_el3 |= SCR_NS; | ||
187 | - /* Set NSACR.{CP11,CP10} so NS can access the FPU */ | ||
188 | - env->cp15.nsacr |= 3 << 10; | ||
189 | - } | ||
190 | - } | ||
191 | - | ||
192 | - if (!env->aarch64 && !info->secure_boot && | ||
193 | - arm_feature(env, ARM_FEATURE_EL2)) { | ||
194 | + if (env->aarch64) { | ||
195 | /* | ||
196 | - * This is an AArch32 boot not to Secure state, and | ||
197 | - * we have Hyp mode available, so boot the kernel into | ||
198 | - * Hyp mode. This is not how the CPU comes out of reset, | ||
199 | - * so we need to manually put it there. | ||
200 | + * AArch64 kernels never boot in secure mode, and we don't | ||
201 | + * support the secure_board_setup hook for AArch64. | ||
202 | */ | ||
203 | - cpsr_write(env, ARM_CPU_MODE_HYP, CPSR_M, CPSRWriteRaw); | ||
204 | + assert(!info->secure_boot); | ||
205 | + assert(!info->secure_board_setup); | ||
206 | + } else { | ||
207 | + if (arm_feature(env, ARM_FEATURE_EL3) && | ||
208 | + (info->secure_boot || | ||
209 | + (info->secure_board_setup && cs == first_cpu))) { | ||
210 | + /* Start this CPU in Secure SVC */ | ||
211 | + target_el = 3; | ||
212 | + } | ||
213 | } | ||
214 | |||
215 | + arm_emulate_firmware_reset(cs, target_el); | ||
216 | + | ||
217 | if (cs == first_cpu) { | ||
218 | AddressSpace *as = arm_boot_address_space(cpu, info); | ||
219 | |||
220 | diff --git a/target/arm/arm-powerctl.c b/target/arm/arm-powerctl.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | 221 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/target/arm/syndrome.h | 222 | --- a/target/arm/arm-powerctl.c |
60 | +++ b/target/arm/syndrome.h | 223 | +++ b/target/arm/arm-powerctl.c |
61 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_pcalignment(void) | 224 | @@ -XXX,XX +XXX,XX @@ static void arm_set_cpu_on_async_work(CPUState *target_cpu_state, |
62 | return (EC_PCALIGNMENT << ARM_EL_EC_SHIFT) | ARM_EL_IL; | 225 | |
63 | } | 226 | /* Initialize the cpu we are turning on */ |
64 | 227 | cpu_reset(target_cpu_state); | |
65 | +static inline uint32_t syn_serror(uint32_t extra) | 228 | + arm_emulate_firmware_reset(target_cpu_state, info->target_el); |
66 | +{ | 229 | target_cpu_state->halted = 0; |
67 | + return (EC_SERROR << ARM_EL_EC_SHIFT) | ARM_EL_IL | extra; | 230 | |
68 | +} | 231 | - if (info->target_aa64) { |
69 | + | 232 | - if ((info->target_el < 3) && arm_feature(&target_cpu->env, |
70 | #endif /* TARGET_ARM_SYNDROME_H */ | 233 | - ARM_FEATURE_EL3)) { |
234 | - /* | ||
235 | - * As target mode is AArch64, we need to set lower | ||
236 | - * exception level (the requested level 2) to AArch64 | ||
237 | - */ | ||
238 | - target_cpu->env.cp15.scr_el3 |= SCR_RW; | ||
239 | - } | ||
240 | - | ||
241 | - if ((info->target_el < 2) && arm_feature(&target_cpu->env, | ||
242 | - ARM_FEATURE_EL2)) { | ||
243 | - /* | ||
244 | - * As target mode is AArch64, we need to set lower | ||
245 | - * exception level (the requested level 1) to AArch64 | ||
246 | - */ | ||
247 | - target_cpu->env.cp15.hcr_el2 |= HCR_RW; | ||
248 | - } | ||
249 | - | ||
250 | - target_cpu->env.pstate = aarch64_pstate_mode(info->target_el, true); | ||
251 | - } else { | ||
252 | - /* We are requested to boot in AArch32 mode */ | ||
253 | - static const uint32_t mode_for_el[] = { 0, | ||
254 | - ARM_CPU_MODE_SVC, | ||
255 | - ARM_CPU_MODE_HYP, | ||
256 | - ARM_CPU_MODE_SVC }; | ||
257 | - | ||
258 | - cpsr_write(&target_cpu->env, mode_for_el[info->target_el], CPSR_M, | ||
259 | - CPSRWriteRaw); | ||
260 | - } | ||
261 | - | ||
262 | - if (info->target_el == 3) { | ||
263 | - /* Processor is in secure mode */ | ||
264 | - target_cpu->env.cp15.scr_el3 &= ~SCR_NS; | ||
265 | - } else { | ||
266 | - /* Processor is not in secure mode */ | ||
267 | - target_cpu->env.cp15.scr_el3 |= SCR_NS; | ||
268 | - | ||
269 | - /* Set NSACR.{CP11,CP10} so NS can access the FPU */ | ||
270 | - target_cpu->env.cp15.nsacr |= 3 << 10; | ||
271 | - | ||
272 | - /* | ||
273 | - * If QEMU is providing the equivalent of EL3 firmware, then we need | ||
274 | - * to make sure a CPU targeting EL2 comes out of reset with a | ||
275 | - * functional HVC insn. | ||
276 | - */ | ||
277 | - if (arm_feature(&target_cpu->env, ARM_FEATURE_EL3) | ||
278 | - && info->target_el == 2) { | ||
279 | - target_cpu->env.cp15.scr_el3 |= SCR_HCE; | ||
280 | - } | ||
281 | - } | ||
282 | - | ||
283 | /* We check if the started CPU is now at the correct level */ | ||
284 | assert(info->target_el == arm_current_el(&target_cpu->env)); | ||
285 | |||
71 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 286 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
72 | index XXXXXXX..XXXXXXX 100644 | 287 | index XXXXXXX..XXXXXXX 100644 |
73 | --- a/target/arm/cpu.c | 288 | --- a/target/arm/cpu.c |
74 | +++ b/target/arm/cpu.c | 289 | +++ b/target/arm/cpu.c |
75 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_has_work(CPUState *cs) | 290 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
76 | return (cpu->power_state != PSCI_OFF) | ||
77 | && cs->interrupt_request & | ||
78 | (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD | ||
79 | - | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | ||
80 | + | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR | ||
81 | | CPU_INTERRUPT_EXITTB); | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
85 | return false; | ||
86 | } | ||
87 | return !(env->daif & PSTATE_I); | ||
88 | + case EXCP_VSERR: | ||
89 | + if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { | ||
90 | + /* VIRQs are only taken when hypervized. */ | ||
91 | + return false; | ||
92 | + } | ||
93 | + return !(env->daif & PSTATE_A); | ||
94 | default: | ||
95 | g_assert_not_reached(); | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
98 | goto found; | ||
99 | } | ||
100 | } | ||
101 | + if (interrupt_request & CPU_INTERRUPT_VSERR) { | ||
102 | + excp_idx = EXCP_VSERR; | ||
103 | + target_el = 1; | ||
104 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
105 | + cur_el, secure, hcr_el2)) { | ||
106 | + /* Taking a virtual abort clears HCR_EL2.VSE */ | ||
107 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
108 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
109 | + goto found; | ||
110 | + } | ||
111 | + } | ||
112 | return false; | ||
113 | |||
114 | found: | ||
115 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_vfiq(ARMCPU *cpu) | ||
116 | } | 291 | } |
117 | } | 292 | } |
118 | 293 | ||
119 | +void arm_cpu_update_vserr(ARMCPU *cpu) | 294 | +void arm_emulate_firmware_reset(CPUState *cpustate, int target_el) |
120 | +{ | 295 | +{ |
296 | + ARMCPU *cpu = ARM_CPU(cpustate); | ||
297 | + CPUARMState *env = &cpu->env; | ||
298 | + bool have_el3 = arm_feature(env, ARM_FEATURE_EL3); | ||
299 | + bool have_el2 = arm_feature(env, ARM_FEATURE_EL2); | ||
300 | + | ||
121 | + /* | 301 | + /* |
122 | + * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. | 302 | + * Check we have the EL we're aiming for. If that is the |
303 | + * highest implemented EL, then cpu_reset has already done | ||
304 | + * all the work. | ||
123 | + */ | 305 | + */ |
124 | + CPUARMState *env = &cpu->env; | 306 | + switch (target_el) { |
125 | + CPUState *cs = CPU(cpu); | 307 | + case 3: |
126 | + | 308 | + assert(have_el3); |
127 | + bool new_state = env->cp15.hcr_el2 & HCR_VSE; | 309 | + return; |
128 | + | 310 | + case 2: |
129 | + if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { | 311 | + assert(have_el2); |
130 | + if (new_state) { | 312 | + if (!have_el3) { |
131 | + cpu_interrupt(cs, CPU_INTERRUPT_VSERR); | 313 | + return; |
132 | + } else { | 314 | + } |
133 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | 315 | + break; |
134 | + } | 316 | + case 1: |
317 | + if (!have_el3 && !have_el2) { | ||
318 | + return; | ||
319 | + } | ||
320 | + break; | ||
321 | + default: | ||
322 | + g_assert_not_reached(); | ||
323 | + } | ||
324 | + | ||
325 | + if (have_el3) { | ||
326 | + /* | ||
327 | + * Set the EL3 state so code can run at EL2. This should match | ||
328 | + * the requirements set by Linux in its booting spec. | ||
329 | + */ | ||
330 | + if (env->aarch64) { | ||
331 | + env->cp15.scr_el3 |= SCR_RW; | ||
332 | + if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
333 | + env->cp15.scr_el3 |= SCR_API | SCR_APK; | ||
334 | + } | ||
335 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
336 | + env->cp15.scr_el3 |= SCR_ATA; | ||
337 | + } | ||
338 | + if (cpu_isar_feature(aa64_sve, cpu)) { | ||
339 | + env->cp15.cptr_el[3] |= R_CPTR_EL3_EZ_MASK; | ||
340 | + env->vfp.zcr_el[3] = 0xf; | ||
341 | + } | ||
342 | + if (cpu_isar_feature(aa64_sme, cpu)) { | ||
343 | + env->cp15.cptr_el[3] |= R_CPTR_EL3_ESM_MASK; | ||
344 | + env->cp15.scr_el3 |= SCR_ENTP2; | ||
345 | + env->vfp.smcr_el[3] = 0xf; | ||
346 | + } | ||
347 | + if (cpu_isar_feature(aa64_hcx, cpu)) { | ||
348 | + env->cp15.scr_el3 |= SCR_HXEN; | ||
349 | + } | ||
350 | + if (cpu_isar_feature(aa64_fgt, cpu)) { | ||
351 | + env->cp15.scr_el3 |= SCR_FGTEN; | ||
352 | + } | ||
353 | + } | ||
354 | + | ||
355 | + if (target_el == 2) { | ||
356 | + /* If the guest is at EL2 then Linux expects the HVC insn to work */ | ||
357 | + env->cp15.scr_el3 |= SCR_HCE; | ||
358 | + } | ||
359 | + | ||
360 | + /* Put CPU into non-secure state */ | ||
361 | + env->cp15.scr_el3 |= SCR_NS; | ||
362 | + /* Set NSACR.{CP11,CP10} so NS can access the FPU */ | ||
363 | + env->cp15.nsacr |= 3 << 10; | ||
364 | + } | ||
365 | + | ||
366 | + if (have_el2 && target_el < 2) { | ||
367 | + /* Set EL2 state so code can run at EL1. */ | ||
368 | + if (env->aarch64) { | ||
369 | + env->cp15.hcr_el2 |= HCR_RW; | ||
370 | + } | ||
371 | + } | ||
372 | + | ||
373 | + /* Set the CPU to the desired state */ | ||
374 | + if (env->aarch64) { | ||
375 | + env->pstate = aarch64_pstate_mode(target_el, true); | ||
376 | + } else { | ||
377 | + static const uint32_t mode_for_el[] = { | ||
378 | + 0, | ||
379 | + ARM_CPU_MODE_SVC, | ||
380 | + ARM_CPU_MODE_HYP, | ||
381 | + ARM_CPU_MODE_SVC, | ||
382 | + }; | ||
383 | + | ||
384 | + cpsr_write(env, mode_for_el[target_el], CPSR_M, CPSRWriteRaw); | ||
135 | + } | 385 | + } |
136 | +} | 386 | +} |
137 | + | 387 | + |
138 | #ifndef CONFIG_USER_ONLY | 388 | + |
139 | static void arm_cpu_set_irq(void *opaque, int irq, int level) | 389 | #if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) |
140 | { | 390 | |
141 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 391 | static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, |
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/target/arm/helper.c | ||
144 | +++ b/target/arm/helper.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
146 | } | ||
147 | } | ||
148 | |||
149 | - /* External aborts are not possible in QEMU so A bit is always clear */ | ||
150 | + if (hcr_el2 & HCR_AMO) { | ||
151 | + if (cs->interrupt_request & CPU_INTERRUPT_VSERR) { | ||
152 | + ret |= CPSR_A; | ||
153 | + } | ||
154 | + } | ||
155 | + | ||
156 | return ret; | ||
157 | } | ||
158 | |||
159 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
160 | g_assert(qemu_mutex_iothread_locked()); | ||
161 | arm_cpu_update_virq(cpu); | ||
162 | arm_cpu_update_vfiq(cpu); | ||
163 | + arm_cpu_update_vserr(cpu); | ||
164 | } | ||
165 | |||
166 | static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
167 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs) | ||
168 | [EXCP_LSERR] = "v8M LSERR UsageFault", | ||
169 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
170 | [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", | ||
171 | + [EXCP_VSERR] = "Virtual SERR", | ||
172 | }; | ||
173 | |||
174 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
175 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
176 | mask = CPSR_A | CPSR_I | CPSR_F; | ||
177 | offset = 4; | ||
178 | break; | ||
179 | + case EXCP_VSERR: | ||
180 | + { | ||
181 | + /* | ||
182 | + * Note that this is reported as a data abort, but the DFAR | ||
183 | + * has an UNKNOWN value. Construct the SError syndrome from | ||
184 | + * AET and ExT fields. | ||
185 | + */ | ||
186 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal, }; | ||
187 | + | ||
188 | + if (extended_addresses_enabled(env)) { | ||
189 | + env->exception.fsr = arm_fi_to_lfsc(&fi); | ||
190 | + } else { | ||
191 | + env->exception.fsr = arm_fi_to_sfsc(&fi); | ||
192 | + } | ||
193 | + env->exception.fsr |= env->cp15.vsesr_el2 & 0xd000; | ||
194 | + A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr); | ||
195 | + qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x\n", | ||
196 | + env->exception.fsr); | ||
197 | + | ||
198 | + new_mode = ARM_CPU_MODE_ABT; | ||
199 | + addr = 0x10; | ||
200 | + mask = CPSR_A | CPSR_I; | ||
201 | + offset = 8; | ||
202 | + } | ||
203 | + break; | ||
204 | case EXCP_SMC: | ||
205 | new_mode = ARM_CPU_MODE_MON; | ||
206 | addr = 0x08; | ||
207 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
208 | case EXCP_VFIQ: | ||
209 | addr += 0x100; | ||
210 | break; | ||
211 | + case EXCP_VSERR: | ||
212 | + addr += 0x180; | ||
213 | + /* Construct the SError syndrome from IDS and ISS fields. */ | ||
214 | + env->exception.syndrome = syn_serror(env->cp15.vsesr_el2 & 0x1ffffff); | ||
215 | + env->cp15.esr_el[new_el] = env->exception.syndrome; | ||
216 | + break; | ||
217 | default: | ||
218 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
219 | } | ||
220 | -- | 392 | -- |
221 | 2.25.1 | 393 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Chris Rauer <crauer@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This extension concerns changes to the External Debug interface, | 3 | The counter register is only 24-bits and counts down. If the timer is |
4 | with Secure and Non-secure access to the debug registers, and all | 4 | running but the qtimer to reset it hasn't fired off yet, there is a chance |
5 | of it is outside the scope of QEMU. Indicating support for this | 5 | the regster read can return an invalid result. |
6 | is mandatory with FEAT_SEL2, which we do implement. | ||
7 | 6 | ||
7 | Signed-off-by: Chris Rauer <crauer@google.com> | ||
8 | Message-id: 20230922181411.2697135-1-crauer@google.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-13-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | docs/system/arm/emulation.rst | 1 + | 12 | hw/timer/npcm7xx_timer.c | 3 +++ |
14 | target/arm/cpu64.c | 2 +- | 13 | 1 file changed, 3 insertions(+) |
15 | target/arm/cpu_tcg.c | 4 ++-- | ||
16 | 3 files changed, 4 insertions(+), 3 deletions(-) | ||
17 | 14 | ||
18 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 15 | diff --git a/hw/timer/npcm7xx_timer.c b/hw/timer/npcm7xx_timer.c |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/docs/system/arm/emulation.rst | 17 | --- a/hw/timer/npcm7xx_timer.c |
21 | +++ b/docs/system/arm/emulation.rst | 18 | +++ b/hw/timer/npcm7xx_timer.c |
22 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 19 | @@ -XXX,XX +XXX,XX @@ static int64_t npcm7xx_timer_count_to_ns(NPCM7xxTimer *t, uint32_t count) |
23 | - FEAT_DIT (Data Independent Timing instructions) | 20 | /* Convert a time interval in nanoseconds to a timer cycle count. */ |
24 | - FEAT_DPB (DC CVAP instruction) | 21 | static uint32_t npcm7xx_timer_ns_to_count(NPCM7xxTimer *t, int64_t ns) |
25 | - FEAT_Debugv8p2 (Debug changes for v8.2) | 22 | { |
26 | +- FEAT_Debugv8p4 (Debug changes for v8.4) | 23 | + if (ns < 0) { |
27 | - FEAT_DotProd (Advanced SIMD dot product instructions) | 24 | + return 0; |
28 | - FEAT_FCMA (Floating-point complex number instructions) | 25 | + } |
29 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | 26 | return clock_ns_to_ticks(t->ctrl->clock, ns) / |
30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 27 | npcm7xx_tcsr_prescaler(t->tcsr); |
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/cpu64.c | ||
33 | +++ b/target/arm/cpu64.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
35 | cpu->isar.id_aa64zfr0 = t; | ||
36 | |||
37 | t = cpu->isar.id_aa64dfr0; | ||
38 | - t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | ||
39 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9); /* FEAT_Debugv8p4 */ | ||
40 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
41 | cpu->isar.id_aa64dfr0 = t; | ||
42 | |||
43 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/cpu_tcg.c | ||
46 | +++ b/target/arm/cpu_tcg.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
48 | cpu->isar.id_pfr2 = t; | ||
49 | |||
50 | t = cpu->isar.id_dfr0; | ||
51 | - t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
52 | - t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
53 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 9); /* FEAT_Debugv8p4 */ | ||
54 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 9); /* FEAT_Debugv8p4 */ | ||
55 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
56 | cpu->isar.id_dfr0 = t; | ||
57 | } | 28 | } |
58 | -- | 29 | -- |
59 | 2.25.1 | 30 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Suraj Shirvankar <surajshirvankar@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | More gracefully handle cpregs when EL2 and/or EL3 are missing. | 3 | QEMU coding style uses the glib memory allocation APIs, not |
4 | If the reg is entirely inaccessible, do not register it at all. | 4 | the raw libc malloc/free. Switch the allocation and free |
5 | If the reg is for EL2, and EL3 is present but EL2 is not, | 5 | calls in elf2dmp to use these functions (dropping the now-unneeded |
6 | either discard, squash to res0, const, or keep unchanged. | 6 | checks for failure). |
7 | 7 | ||
8 | Per rule RJFFP, mark the 4 aarch32 hypervisor access registers | 8 | Signed-off-by: Suraj Shirvankar <surajshirvankar@gmail.com> |
9 | with ARM_CP_EL3_NO_EL2_KEEP, and mark all of the EL2 address | 9 | Message-id: 169753938460.23804.11418813007617535750-1@git.sr.ht |
10 | translation and tlb invalidation "regs" ARM_CP_EL3_NO_EL2_UNDEF. | 10 | [PMM: also remove NULL checks from g_malloc() calls; |
11 | Mark the 2 virtualization processor id regs ARM_CP_EL3_NO_EL2_C_NZ. | 11 | beef up commit message] |
12 | |||
13 | This will simplify cpreg registration for conditional arm features. | ||
14 | |||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20220506180242.216785-2-richard.henderson@linaro.org | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 14 | --- |
20 | target/arm/cpregs.h | 11 +++ | 15 | contrib/elf2dmp/addrspace.c | 7 ++----- |
21 | target/arm/helper.c | 178 ++++++++++++++++++++++++++++++-------------- | 16 | contrib/elf2dmp/main.c | 9 +++------ |
22 | 2 files changed, 133 insertions(+), 56 deletions(-) | 17 | contrib/elf2dmp/pdb.c | 19 ++++++++----------- |
18 | contrib/elf2dmp/qemu_elf.c | 7 ++----- | ||
19 | 4 files changed, 15 insertions(+), 27 deletions(-) | ||
23 | 20 | ||
24 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 21 | diff --git a/contrib/elf2dmp/addrspace.c b/contrib/elf2dmp/addrspace.c |
25 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/cpregs.h | 23 | --- a/contrib/elf2dmp/addrspace.c |
27 | +++ b/target/arm/cpregs.h | 24 | +++ b/contrib/elf2dmp/addrspace.c |
28 | @@ -XXX,XX +XXX,XX @@ enum { | 25 | @@ -XXX,XX +XXX,XX @@ int pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf) |
29 | ARM_CP_SVE = 1 << 14, | ||
30 | /* Flag: Do not expose in gdb sysreg xml. */ | ||
31 | ARM_CP_NO_GDB = 1 << 15, | ||
32 | + /* | ||
33 | + * Flags: If EL3 but not EL2... | ||
34 | + * - UNDEF: discard the cpreg, | ||
35 | + * - KEEP: retain the cpreg as is, | ||
36 | + * - C_NZ: set const on the cpreg, but retain resetvalue, | ||
37 | + * - else: set const on the cpreg, zero resetvalue, aka RES0. | ||
38 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. | ||
39 | + */ | ||
40 | + ARM_CP_EL3_NO_EL2_UNDEF = 1 << 16, | ||
41 | + ARM_CP_EL3_NO_EL2_KEEP = 1 << 17, | ||
42 | + ARM_CP_EL3_NO_EL2_C_NZ = 1 << 18, | ||
43 | }; | ||
44 | |||
45 | /* | ||
46 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/helper.c | ||
49 | +++ b/target/arm/helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
51 | .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write }, | ||
52 | { .name = "FPEXC32_EL2", .state = ARM_CP_STATE_AA64, | ||
53 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 3, .opc2 = 0, | ||
54 | - .access = PL2_RW, .type = ARM_CP_ALIAS | ARM_CP_FPU, | ||
55 | + .access = PL2_RW, | ||
56 | + .type = ARM_CP_ALIAS | ARM_CP_FPU | ARM_CP_EL3_NO_EL2_KEEP, | ||
57 | .fieldoffset = offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPEXC]) }, | ||
58 | { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64, | ||
59 | .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0, | ||
60 | - .access = PL2_RW, .resetvalue = 0, | ||
61 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, | ||
62 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
63 | .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) }, | ||
64 | { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64, | ||
65 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1, | ||
66 | - .access = PL2_RW, .resetvalue = 0, | ||
67 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, | ||
68 | .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) }, | ||
69 | { .name = "SPSR_IRQ", .state = ARM_CP_STATE_AA64, | ||
70 | .type = ARM_CP_ALIAS, | ||
71 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
72 | .writefn = tlbimva_hyp_is_write }, | ||
73 | { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64, | ||
74 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0, | ||
75 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
76 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
77 | .writefn = tlbi_aa64_alle2_write }, | ||
78 | { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1, | ||
80 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
81 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
82 | .writefn = tlbi_aa64_vae2_write }, | ||
83 | { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64, | ||
84 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5, | ||
85 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
86 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
87 | .writefn = tlbi_aa64_vae2_write }, | ||
88 | { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64, | ||
89 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0, | ||
90 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
91 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
92 | .writefn = tlbi_aa64_alle2is_write }, | ||
93 | { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64, | ||
94 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1, | ||
95 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
96 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
97 | .writefn = tlbi_aa64_vae2is_write }, | ||
98 | { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64, | ||
99 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5, | ||
100 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
101 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
102 | .writefn = tlbi_aa64_vae2is_write }, | ||
103 | #ifndef CONFIG_USER_ONLY | ||
104 | /* Unlike the other EL2-related AT operations, these must | ||
105 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
106 | { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0, | ||
108 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
109 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
110 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
111 | + .writefn = ats_write64 }, | ||
112 | { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64, | ||
113 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1, | ||
114 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
115 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
116 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
117 | + .writefn = ats_write64 }, | ||
118 | /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
119 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
120 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
121 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
122 | { .name = "DBGVCR32_EL2", .state = ARM_CP_STATE_AA64, | ||
123 | .opc0 = 2, .opc1 = 4, .crn = 0, .crm = 7, .opc2 = 0, | ||
124 | .access = PL2_RW, .accessfn = access_tda, | ||
125 | - .type = ARM_CP_NOP }, | ||
126 | + .type = ARM_CP_NOP | ARM_CP_EL3_NO_EL2_KEEP }, | ||
127 | /* Dummy MDCCINT_EL1, since we don't implement the Debug Communications | ||
128 | * Channel but Linux may try to access this register. The 32-bit | ||
129 | * alias is DBGDCCINT. | ||
130 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
131 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
132 | { .name = "TLBI_RVAE2IS", .state = ARM_CP_STATE_AA64, | ||
133 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 1, | ||
134 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
135 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
136 | .writefn = tlbi_aa64_rvae2is_write }, | ||
137 | { .name = "TLBI_RVALE2IS", .state = ARM_CP_STATE_AA64, | ||
138 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 5, | ||
139 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
140 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
141 | .writefn = tlbi_aa64_rvae2is_write }, | ||
142 | { .name = "TLBI_RIPAS2E1", .state = ARM_CP_STATE_AA64, | ||
143 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 2, | ||
144 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
145 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
146 | { .name = "TLBI_RVAE2OS", .state = ARM_CP_STATE_AA64, | ||
147 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 1, | ||
148 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
149 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
150 | .writefn = tlbi_aa64_rvae2is_write }, | ||
151 | { .name = "TLBI_RVALE2OS", .state = ARM_CP_STATE_AA64, | ||
152 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 5, | ||
153 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
154 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
155 | .writefn = tlbi_aa64_rvae2is_write }, | ||
156 | { .name = "TLBI_RVAE2", .state = ARM_CP_STATE_AA64, | ||
157 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 1, | ||
158 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
159 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
160 | .writefn = tlbi_aa64_rvae2_write }, | ||
161 | { .name = "TLBI_RVALE2", .state = ARM_CP_STATE_AA64, | ||
162 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 5, | ||
163 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
164 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
165 | .writefn = tlbi_aa64_rvae2_write }, | ||
166 | { .name = "TLBI_RVAE3IS", .state = ARM_CP_STATE_AA64, | ||
167 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 2, .opc2 = 1, | ||
168 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
169 | .writefn = tlbi_aa64_vae1is_write }, | ||
170 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
171 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
172 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
173 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
174 | .writefn = tlbi_aa64_alle2is_write }, | ||
175 | { .name = "TLBI_VAE2OS", .state = ARM_CP_STATE_AA64, | ||
176 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 1, | ||
177 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
178 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
179 | .writefn = tlbi_aa64_vae2is_write }, | ||
180 | { .name = "TLBI_ALLE1OS", .state = ARM_CP_STATE_AA64, | ||
181 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 4, | ||
182 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
183 | .writefn = tlbi_aa64_alle1is_write }, | ||
184 | { .name = "TLBI_VALE2OS", .state = ARM_CP_STATE_AA64, | ||
185 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 5, | ||
186 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
187 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
188 | .writefn = tlbi_aa64_vae2is_write }, | ||
189 | { .name = "TLBI_VMALLS12E1OS", .state = ARM_CP_STATE_AA64, | ||
190 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 6, | ||
191 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
192 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | ||
193 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
194 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
195 | - .resetvalue = cpu->midr, .type = ARM_CP_ALIAS, | ||
196 | + .resetvalue = cpu->midr, | ||
197 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
198 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) }, | ||
199 | { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
200 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
201 | .access = PL2_RW, .resetvalue = cpu->midr, | ||
202 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
203 | .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
204 | { .name = "VMPIDR", .state = ARM_CP_STATE_AA32, | ||
205 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
206 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
207 | - .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS, | ||
208 | + .resetvalue = vmpidr_def, | ||
209 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
210 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) }, | ||
211 | { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
212 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
213 | - .access = PL2_RW, | ||
214 | - .resetvalue = vmpidr_def, | ||
215 | + .access = PL2_RW, .resetvalue = vmpidr_def, | ||
216 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
217 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | ||
218 | }; | ||
219 | define_arm_cp_regs(cpu, vpidr_regs); | ||
220 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
221 | int crm, int opc1, int opc2, | ||
222 | const char *name) | ||
223 | { | ||
224 | + CPUARMState *env = &cpu->env; | ||
225 | uint32_t key; | ||
226 | ARMCPRegInfo *r2; | ||
227 | bool is64 = r->type & ARM_CP_64BIT; | ||
228 | bool ns = secstate & ARM_CP_SECSTATE_NS; | ||
229 | int cp = r->cp; | ||
230 | - bool isbanked; | ||
231 | size_t name_len; | ||
232 | + bool make_const; | ||
233 | |||
234 | switch (state) { | ||
235 | case ARM_CP_STATE_AA32: | ||
236 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
237 | } | 26 | } |
238 | } | 27 | } |
239 | 28 | ||
240 | + /* | 29 | - ps->block = malloc(sizeof(*ps->block) * ps->block_nr); |
241 | + * Eliminate registers that are not present because the EL is missing. | 30 | - if (!ps->block) { |
242 | + * Doing this here makes it easier to put all registers for a given | 31 | - return 1; |
243 | + * feature into the same ARMCPRegInfo array and define them all at once. | ||
244 | + */ | ||
245 | + make_const = false; | ||
246 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
247 | + /* | ||
248 | + * An EL2 register without EL2 but with EL3 is (usually) RES0. | ||
249 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. | ||
250 | + */ | ||
251 | + int min_el = ctz32(r->access) / 2; | ||
252 | + if (min_el == 2 && !arm_feature(env, ARM_FEATURE_EL2)) { | ||
253 | + if (r->type & ARM_CP_EL3_NO_EL2_UNDEF) { | ||
254 | + return; | ||
255 | + } | ||
256 | + make_const = !(r->type & ARM_CP_EL3_NO_EL2_KEEP); | ||
257 | + } | ||
258 | + } else { | ||
259 | + CPAccessRights max_el = (arm_feature(env, ARM_FEATURE_EL2) | ||
260 | + ? PL2_RW : PL1_RW); | ||
261 | + if ((r->access & max_el) == 0) { | ||
262 | + return; | ||
263 | + } | ||
264 | + } | ||
265 | + | ||
266 | /* Combine cpreg and name into one allocation. */ | ||
267 | name_len = strlen(name) + 1; | ||
268 | r2 = g_malloc(sizeof(*r2) + name_len); | ||
269 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
270 | r2->opaque = opaque; | ||
271 | } | ||
272 | |||
273 | - isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
274 | - if (isbanked) { | ||
275 | + if (make_const) { | ||
276 | + /* This should not have been a very special register to begin. */ | ||
277 | + int old_special = r2->type & ARM_CP_SPECIAL_MASK; | ||
278 | + assert(old_special == 0 || old_special == ARM_CP_NOP); | ||
279 | /* | ||
280 | - * Register is banked (using both entries in array). | ||
281 | - * Overwriting fieldoffset as the array is only used to define | ||
282 | - * banked registers but later only fieldoffset is used. | ||
283 | + * Set the special function to CONST, retaining the other flags. | ||
284 | + * This is important for e.g. ARM_CP_SVE so that we still | ||
285 | + * take the SVE trap if CPTR_EL3.EZ == 0. | ||
286 | */ | ||
287 | - r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
288 | - } | 32 | - } |
289 | + r2->type = (r2->type & ~ARM_CP_SPECIAL_MASK) | ARM_CP_CONST; | 33 | + ps->block = g_new(struct pa_block, ps->block_nr); |
290 | + /* | 34 | |
291 | + * Usually, these registers become RES0, but there are a few | 35 | for (i = 0; i < phdr_nr; i++) { |
292 | + * special cases like VPIDR_EL2 which have a constant non-zero | 36 | if (phdr[i].p_type == PT_LOAD) { |
293 | + * value with writes ignored. | 37 | @@ -XXX,XX +XXX,XX @@ int pa_space_create(struct pa_space *ps, QEMU_Elf *qemu_elf) |
294 | + */ | 38 | void pa_space_destroy(struct pa_space *ps) |
295 | + if (!(r->type & ARM_CP_EL3_NO_EL2_C_NZ)) { | 39 | { |
296 | + r2->resetvalue = 0; | 40 | ps->block_nr = 0; |
297 | + } | 41 | - free(ps->block); |
298 | + /* | 42 | + g_free(ps->block); |
299 | + * ARM_CP_CONST has precedence, so removing the callbacks and | 43 | } |
300 | + * offsets are not strictly necessary, but it is potentially | 44 | |
301 | + * less confusing to debug later. | 45 | void va_space_set_dtb(struct va_space *vs, uint64_t dtb) |
302 | + */ | 46 | diff --git a/contrib/elf2dmp/main.c b/contrib/elf2dmp/main.c |
303 | + r2->readfn = NULL; | 47 | index XXXXXXX..XXXXXXX 100644 |
304 | + r2->writefn = NULL; | 48 | --- a/contrib/elf2dmp/main.c |
305 | + r2->raw_readfn = NULL; | 49 | +++ b/contrib/elf2dmp/main.c |
306 | + r2->raw_writefn = NULL; | 50 | @@ -XXX,XX +XXX,XX @@ static KDDEBUGGER_DATA64 *get_kdbg(uint64_t KernBase, struct pdb_reader *pdb, |
307 | + r2->resetfn = NULL; | ||
308 | + r2->fieldoffset = 0; | ||
309 | + r2->bank_fieldoffsets[0] = 0; | ||
310 | + r2->bank_fieldoffsets[1] = 0; | ||
311 | + } else { | ||
312 | + bool isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
313 | |||
314 | - if (state == ARM_CP_STATE_AA32) { | ||
315 | if (isbanked) { | ||
316 | /* | ||
317 | - * If the register is banked then we don't need to migrate or | ||
318 | - * reset the 32-bit instance in certain cases: | ||
319 | - * | ||
320 | - * 1) If the register has both 32-bit and 64-bit instances then we | ||
321 | - * can count on the 64-bit instance taking care of the | ||
322 | - * non-secure bank. | ||
323 | - * 2) If ARMv8 is enabled then we can count on a 64-bit version | ||
324 | - * taking care of the secure bank. This requires that separate | ||
325 | - * 32 and 64-bit definitions are provided. | ||
326 | + * Register is banked (using both entries in array). | ||
327 | + * Overwriting fieldoffset as the array is only used to define | ||
328 | + * banked registers but later only fieldoffset is used. | ||
329 | */ | ||
330 | - if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
331 | - (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) { | ||
332 | + r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
333 | + } | ||
334 | + if (state == ARM_CP_STATE_AA32) { | ||
335 | + if (isbanked) { | ||
336 | + /* | ||
337 | + * If the register is banked then we don't need to migrate or | ||
338 | + * reset the 32-bit instance in certain cases: | ||
339 | + * | ||
340 | + * 1) If the register has both 32-bit and 64-bit instances | ||
341 | + * then we can count on the 64-bit instance taking care | ||
342 | + * of the non-secure bank. | ||
343 | + * 2) If ARMv8 is enabled then we can count on a 64-bit | ||
344 | + * version taking care of the secure bank. This requires | ||
345 | + * that separate 32 and 64-bit definitions are provided. | ||
346 | + */ | ||
347 | + if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
348 | + (arm_feature(env, ARM_FEATURE_V8) && !ns)) { | ||
349 | + r2->type |= ARM_CP_ALIAS; | ||
350 | + } | ||
351 | + } else if ((secstate != r->secure) && !ns) { | ||
352 | + /* | ||
353 | + * The register is not banked so we only want to allow | ||
354 | + * migration of the non-secure instance. | ||
355 | + */ | ||
356 | r2->type |= ARM_CP_ALIAS; | ||
357 | } | ||
358 | - } else if ((secstate != r->secure) && !ns) { | ||
359 | - /* | ||
360 | - * The register is not banked so we only want to allow migration | ||
361 | - * of the non-secure instance. | ||
362 | - */ | ||
363 | - r2->type |= ARM_CP_ALIAS; | ||
364 | - } | ||
365 | |||
366 | - if (HOST_BIG_ENDIAN && | ||
367 | - r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
368 | - r2->fieldoffset += sizeof(uint32_t); | ||
369 | + if (HOST_BIG_ENDIAN && | ||
370 | + r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
371 | + r2->fieldoffset += sizeof(uint32_t); | ||
372 | + } | ||
373 | } | 51 | } |
374 | } | 52 | } |
375 | 53 | ||
376 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 54 | - kdbg = malloc(kdbg_hdr.Size); |
377 | * multiple times. Special registers (ie NOP/WFI) are | 55 | - if (!kdbg) { |
378 | * never migratable and not even raw-accessible. | 56 | - return NULL; |
379 | */ | 57 | - } |
380 | - if (r->type & ARM_CP_SPECIAL_MASK) { | 58 | + kdbg = g_malloc(kdbg_hdr.Size); |
381 | + if (r2->type & ARM_CP_SPECIAL_MASK) { | 59 | |
382 | r2->type |= ARM_CP_NO_RAW; | 60 | if (va_space_rw(vs, KdDebuggerDataBlock, kdbg, kdbg_hdr.Size, 0)) { |
61 | eprintf("Failed to extract entire KDBG\n"); | ||
62 | - free(kdbg); | ||
63 | + g_free(kdbg); | ||
64 | return NULL; | ||
383 | } | 65 | } |
384 | if (((r->crm == CP_ANY) && crm != 0) || | 66 | |
67 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[]) | ||
68 | } | ||
69 | |||
70 | out_kdbg: | ||
71 | - free(kdbg); | ||
72 | + g_free(kdbg); | ||
73 | out_pdb: | ||
74 | pdb_exit(&pdb); | ||
75 | out_pdb_file: | ||
76 | diff --git a/contrib/elf2dmp/pdb.c b/contrib/elf2dmp/pdb.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/contrib/elf2dmp/pdb.c | ||
79 | +++ b/contrib/elf2dmp/pdb.c | ||
80 | @@ -XXX,XX +XXX,XX @@ uint64_t pdb_resolve(uint64_t img_base, struct pdb_reader *r, const char *name) | ||
81 | |||
82 | static void pdb_reader_ds_exit(struct pdb_reader *r) | ||
83 | { | ||
84 | - free(r->ds.toc); | ||
85 | + g_free(r->ds.toc); | ||
86 | } | ||
87 | |||
88 | static void pdb_exit_symbols(struct pdb_reader *r) | ||
89 | { | ||
90 | - free(r->modimage); | ||
91 | - free(r->symbols); | ||
92 | + g_free(r->modimage); | ||
93 | + g_free(r->symbols); | ||
94 | } | ||
95 | |||
96 | static void pdb_exit_segments(struct pdb_reader *r) | ||
97 | { | ||
98 | - free(r->segs); | ||
99 | + g_free(r->segs); | ||
100 | } | ||
101 | |||
102 | static void *pdb_ds_read(const PDB_DS_HEADER *header, | ||
103 | @@ -XXX,XX +XXX,XX @@ static void *pdb_ds_read(const PDB_DS_HEADER *header, | ||
104 | |||
105 | nBlocks = (size + header->block_size - 1) / header->block_size; | ||
106 | |||
107 | - buffer = malloc(nBlocks * header->block_size); | ||
108 | - if (!buffer) { | ||
109 | - return NULL; | ||
110 | - } | ||
111 | + buffer = g_malloc(nBlocks * header->block_size); | ||
112 | |||
113 | for (i = 0; i < nBlocks; i++) { | ||
114 | memcpy(buffer + i * header->block_size, (const char *)header + | ||
115 | @@ -XXX,XX +XXX,XX @@ static int pdb_init_symbols(struct pdb_reader *r) | ||
116 | return 0; | ||
117 | |||
118 | out_symbols: | ||
119 | - free(symbols); | ||
120 | + g_free(symbols); | ||
121 | |||
122 | return err; | ||
123 | } | ||
124 | @@ -XXX,XX +XXX,XX @@ static int pdb_reader_init(struct pdb_reader *r, void *data) | ||
125 | out_sym: | ||
126 | pdb_exit_symbols(r); | ||
127 | out_root: | ||
128 | - free(r->ds.root); | ||
129 | + g_free(r->ds.root); | ||
130 | out_ds: | ||
131 | pdb_reader_ds_exit(r); | ||
132 | |||
133 | @@ -XXX,XX +XXX,XX @@ static void pdb_reader_exit(struct pdb_reader *r) | ||
134 | { | ||
135 | pdb_exit_segments(r); | ||
136 | pdb_exit_symbols(r); | ||
137 | - free(r->ds.root); | ||
138 | + g_free(r->ds.root); | ||
139 | pdb_reader_ds_exit(r); | ||
140 | } | ||
141 | |||
142 | diff --git a/contrib/elf2dmp/qemu_elf.c b/contrib/elf2dmp/qemu_elf.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/contrib/elf2dmp/qemu_elf.c | ||
145 | +++ b/contrib/elf2dmp/qemu_elf.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static int init_states(QEMU_Elf *qe) | ||
147 | |||
148 | printf("%zu CPU states has been found\n", cpu_nr); | ||
149 | |||
150 | - qe->state = malloc(sizeof(*qe->state) * cpu_nr); | ||
151 | - if (!qe->state) { | ||
152 | - return 1; | ||
153 | - } | ||
154 | + qe->state = g_new(QEMUCPUState*, cpu_nr); | ||
155 | |||
156 | cpu_nr = 0; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static int init_states(QEMU_Elf *qe) | ||
159 | |||
160 | static void exit_states(QEMU_Elf *qe) | ||
161 | { | ||
162 | - free(qe->state); | ||
163 | + g_free(qe->state); | ||
164 | } | ||
165 | |||
166 | static bool check_ehdr(QEMU_Elf *qe) | ||
385 | -- | 167 | -- |
386 | 2.25.1 | 168 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Share the code to set AArch32 max features so that we no | ||
4 | longer have code drift between qemu{-system,}-{arm,aarch64}. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-9-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/internals.h | 2 + | ||
12 | target/arm/cpu64.c | 50 +----------------- | ||
13 | target/arm/cpu_tcg.c | 114 ++++++++++++++++++++++------------------- | ||
14 | 3 files changed, 65 insertions(+), 101 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/internals.h | ||
19 | +++ b/target/arm/internals.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | ||
21 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
22 | #endif | ||
23 | |||
24 | +void aa32_max_features(ARMCPU *cpu); | ||
25 | + | ||
26 | #endif | ||
27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu64.c | ||
30 | +++ b/target/arm/cpu64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
32 | { | ||
33 | ARMCPU *cpu = ARM_CPU(obj); | ||
34 | uint64_t t; | ||
35 | - uint32_t u; | ||
36 | |||
37 | if (kvm_enabled() || hvf_enabled()) { | ||
38 | /* With KVM or HVF, '-cpu max' is identical to '-cpu host' */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
40 | t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | ||
41 | cpu->isar.id_aa64zfr0 = t; | ||
42 | |||
43 | - /* Replicate the same data to the 32-bit id registers. */ | ||
44 | - u = cpu->isar.id_isar5; | ||
45 | - u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | ||
46 | - u = FIELD_DP32(u, ID_ISAR5, SHA1, 1); | ||
47 | - u = FIELD_DP32(u, ID_ISAR5, SHA2, 1); | ||
48 | - u = FIELD_DP32(u, ID_ISAR5, CRC32, 1); | ||
49 | - u = FIELD_DP32(u, ID_ISAR5, RDM, 1); | ||
50 | - u = FIELD_DP32(u, ID_ISAR5, VCMA, 1); | ||
51 | - cpu->isar.id_isar5 = u; | ||
52 | - | ||
53 | - u = cpu->isar.id_isar6; | ||
54 | - u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
55 | - u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
56 | - u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
57 | - u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
58 | - u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
59 | - u = FIELD_DP32(u, ID_ISAR6, BF16, 1); | ||
60 | - u = FIELD_DP32(u, ID_ISAR6, I8MM, 1); | ||
61 | - cpu->isar.id_isar6 = u; | ||
62 | - | ||
63 | - u = cpu->isar.id_pfr0; | ||
64 | - u = FIELD_DP32(u, ID_PFR0, DIT, 1); | ||
65 | - cpu->isar.id_pfr0 = u; | ||
66 | - | ||
67 | - u = cpu->isar.id_pfr2; | ||
68 | - u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | ||
69 | - cpu->isar.id_pfr2 = u; | ||
70 | - | ||
71 | - u = cpu->isar.id_mmfr3; | ||
72 | - u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
73 | - cpu->isar.id_mmfr3 = u; | ||
74 | - | ||
75 | - u = cpu->isar.id_mmfr4; | ||
76 | - u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
77 | - u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
78 | - u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
79 | - u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
80 | - cpu->isar.id_mmfr4 = u; | ||
81 | - | ||
82 | t = cpu->isar.id_aa64dfr0; | ||
83 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
84 | cpu->isar.id_aa64dfr0 = t; | ||
85 | |||
86 | - u = cpu->isar.id_dfr0; | ||
87 | - u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
88 | - cpu->isar.id_dfr0 = u; | ||
89 | - | ||
90 | - u = cpu->isar.mvfr1; | ||
91 | - u = FIELD_DP32(u, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
92 | - u = FIELD_DP32(u, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
93 | - cpu->isar.mvfr1 = u; | ||
94 | + /* Replicate the same data to the 32-bit id registers. */ | ||
95 | + aa32_max_features(cpu); | ||
96 | |||
97 | #ifdef CONFIG_USER_ONLY | ||
98 | /* | ||
99 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/cpu_tcg.c | ||
102 | +++ b/target/arm/cpu_tcg.c | ||
103 | @@ -XXX,XX +XXX,XX @@ | ||
104 | #endif | ||
105 | #include "cpregs.h" | ||
106 | |||
107 | + | ||
108 | +/* Share AArch32 -cpu max features with AArch64. */ | ||
109 | +void aa32_max_features(ARMCPU *cpu) | ||
110 | +{ | ||
111 | + uint32_t t; | ||
112 | + | ||
113 | + /* Add additional features supported by QEMU */ | ||
114 | + t = cpu->isar.id_isar5; | ||
115 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
116 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
117 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
118 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
119 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
120 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
121 | + cpu->isar.id_isar5 = t; | ||
122 | + | ||
123 | + t = cpu->isar.id_isar6; | ||
124 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
125 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
126 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
127 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
128 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
129 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
130 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
131 | + cpu->isar.id_isar6 = t; | ||
132 | + | ||
133 | + t = cpu->isar.mvfr1; | ||
134 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
135 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
136 | + cpu->isar.mvfr1 = t; | ||
137 | + | ||
138 | + t = cpu->isar.mvfr2; | ||
139 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
140 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
141 | + cpu->isar.mvfr2 = t; | ||
142 | + | ||
143 | + t = cpu->isar.id_mmfr3; | ||
144 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
145 | + cpu->isar.id_mmfr3 = t; | ||
146 | + | ||
147 | + t = cpu->isar.id_mmfr4; | ||
148 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
149 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
150 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
151 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
152 | + cpu->isar.id_mmfr4 = t; | ||
153 | + | ||
154 | + t = cpu->isar.id_pfr0; | ||
155 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
156 | + cpu->isar.id_pfr0 = t; | ||
157 | + | ||
158 | + t = cpu->isar.id_pfr2; | ||
159 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
160 | + cpu->isar.id_pfr2 = t; | ||
161 | + | ||
162 | + t = cpu->isar.id_dfr0; | ||
163 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
164 | + cpu->isar.id_dfr0 = t; | ||
165 | +} | ||
166 | + | ||
167 | #ifndef CONFIG_USER_ONLY | ||
168 | static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
169 | { | ||
170 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
171 | static void arm_max_initfn(Object *obj) | ||
172 | { | ||
173 | ARMCPU *cpu = ARM_CPU(obj); | ||
174 | - uint32_t t; | ||
175 | |||
176 | /* aarch64_a57_initfn, advertising none of the aarch64 features */ | ||
177 | cpu->dtb_compatible = "arm,cortex-a57"; | ||
178 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
179 | cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
180 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
181 | |||
182 | - /* Add additional features supported by QEMU */ | ||
183 | - t = cpu->isar.id_isar5; | ||
184 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
185 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
189 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
190 | - cpu->isar.id_isar5 = t; | ||
191 | - | ||
192 | - t = cpu->isar.id_isar6; | ||
193 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
194 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
195 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
196 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
197 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
198 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
199 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
200 | - cpu->isar.id_isar6 = t; | ||
201 | - | ||
202 | - t = cpu->isar.mvfr1; | ||
203 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
204 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
205 | - cpu->isar.mvfr1 = t; | ||
206 | - | ||
207 | - t = cpu->isar.mvfr2; | ||
208 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | - cpu->isar.mvfr2 = t; | ||
211 | - | ||
212 | - t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | - cpu->isar.id_mmfr3 = t; | ||
215 | - | ||
216 | - t = cpu->isar.id_mmfr4; | ||
217 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
221 | - cpu->isar.id_mmfr4 = t; | ||
222 | - | ||
223 | - t = cpu->isar.id_pfr0; | ||
224 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
225 | - cpu->isar.id_pfr0 = t; | ||
226 | - | ||
227 | - t = cpu->isar.id_pfr2; | ||
228 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
229 | - cpu->isar.id_pfr2 = t; | ||
230 | - | ||
231 | - t = cpu->isar.id_dfr0; | ||
232 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
233 | - cpu->isar.id_dfr0 = t; | ||
234 | + aa32_max_features(cpu); | ||
235 | |||
236 | #ifdef CONFIG_USER_ONLY | ||
237 | /* | ||
238 | -- | ||
239 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Use FIELD_DP{32,64} to manipulate id_pfr1 and id_aa64pfr0 | ||
4 | during arm_cpu_realizefn. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-11-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.c | 22 +++++++++++++--------- | ||
12 | 1 file changed, 13 insertions(+), 9 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.c | ||
17 | +++ b/target/arm/cpu.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
19 | */ | ||
20 | unset_feature(env, ARM_FEATURE_EL3); | ||
21 | |||
22 | - /* Disable the security extension feature bits in the processor feature | ||
23 | - * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. | ||
24 | + /* | ||
25 | + * Disable the security extension feature bits in the processor | ||
26 | + * feature registers as well. | ||
27 | */ | ||
28 | - cpu->isar.id_pfr1 &= ~0xf0; | ||
29 | - cpu->isar.id_aa64pfr0 &= ~0xf000; | ||
30 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); | ||
31 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
32 | + ID_AA64PFR0, EL3, 0); | ||
33 | } | ||
34 | |||
35 | if (!cpu->has_el2) { | ||
36 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
37 | } | ||
38 | |||
39 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
40 | - /* Disable the hypervisor feature bits in the processor feature | ||
41 | - * registers if we don't have EL2. These are id_pfr1[15:12] and | ||
42 | - * id_aa64pfr0_el1[11:8]. | ||
43 | + /* | ||
44 | + * Disable the hypervisor feature bits in the processor feature | ||
45 | + * registers if we don't have EL2. | ||
46 | */ | ||
47 | - cpu->isar.id_aa64pfr0 &= ~0xf00; | ||
48 | - cpu->isar.id_pfr1 &= ~0xf000; | ||
49 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
50 | + ID_AA64PFR0, EL2, 0); | ||
51 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, | ||
52 | + ID_PFR1, VIRTUALIZATION, 0); | ||
53 | } | ||
54 | |||
55 | #ifndef CONFIG_USER_ONLY | ||
56 | -- | ||
57 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | The only portion of FEAT_Debugv8p2 that is relevant to QEMU | ||
4 | is CONTEXTIDR_EL2, which is also conditionally implemented | ||
5 | with FEAT_VHE. The rest of the debug extension concerns the | ||
6 | External debug interface, which is outside the scope of QEMU. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | docs/system/arm/emulation.rst | 1 + | ||
14 | target/arm/cpu.c | 1 + | ||
15 | target/arm/cpu64.c | 1 + | ||
16 | target/arm/cpu_tcg.c | 2 ++ | ||
17 | 4 files changed, 5 insertions(+) | ||
18 | |||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/docs/system/arm/emulation.rst | ||
22 | +++ b/docs/system/arm/emulation.rst | ||
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
24 | - FEAT_BTI (Branch Target Identification) | ||
25 | - FEAT_DIT (Data Independent Timing instructions) | ||
26 | - FEAT_DPB (DC CVAP instruction) | ||
27 | +- FEAT_Debugv8p2 (Debug changes for v8.2) | ||
28 | - FEAT_DotProd (Advanced SIMD dot product instructions) | ||
29 | - FEAT_FCMA (Floating-point complex number instructions) | ||
30 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | ||
31 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/cpu.c | ||
34 | +++ b/target/arm/cpu.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
36 | * feature registers as well. | ||
37 | */ | ||
38 | cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); | ||
39 | + cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); | ||
40 | cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
41 | ID_AA64PFR0, EL3, 0); | ||
42 | } | ||
43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/cpu64.c | ||
46 | +++ b/target/arm/cpu64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
48 | cpu->isar.id_aa64zfr0 = t; | ||
49 | |||
50 | t = cpu->isar.id_aa64dfr0; | ||
51 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | ||
52 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
53 | cpu->isar.id_aa64dfr0 = t; | ||
54 | |||
55 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/cpu_tcg.c | ||
58 | +++ b/target/arm/cpu_tcg.c | ||
59 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
60 | cpu->isar.id_pfr2 = t; | ||
61 | |||
62 | t = cpu->isar.id_dfr0; | ||
63 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
64 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
65 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
66 | cpu->isar.id_dfr0 = t; | ||
67 | } | ||
68 | -- | ||
69 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Enable writes to the TERR and TEA bits when RAS is enabled. | ||
4 | These bits are otherwise RES0. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-15-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper.c | 9 +++++++++ | ||
12 | 1 file changed, 9 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper.c | ||
17 | +++ b/target/arm/helper.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
19 | } | ||
20 | valid_mask &= ~SCR_NET; | ||
21 | |||
22 | + if (cpu_isar_feature(aa64_ras, cpu)) { | ||
23 | + valid_mask |= SCR_TERR; | ||
24 | + } | ||
25 | if (cpu_isar_feature(aa64_lor, cpu)) { | ||
26 | valid_mask |= SCR_TLOR; | ||
27 | } | ||
28 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
29 | } | ||
30 | } else { | ||
31 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
32 | + if (cpu_isar_feature(aa32_ras, cpu)) { | ||
33 | + valid_mask |= SCR_TERR; | ||
34 | + } | ||
35 | } | ||
36 | |||
37 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
38 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
39 | if (cpu_isar_feature(aa64_vh, cpu)) { | ||
40 | valid_mask |= HCR_E2H; | ||
41 | } | ||
42 | + if (cpu_isar_feature(aa64_ras, cpu)) { | ||
43 | + valid_mask |= HCR_TERR | HCR_TEA; | ||
44 | + } | ||
45 | if (cpu_isar_feature(aa64_lor, cpu)) { | ||
46 | valid_mask |= HCR_TLOR; | ||
47 | } | ||
48 | -- | ||
49 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Check for and defer any pending virtual SError. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220506180242.216785-17-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/helper.h | 1 + | ||
11 | target/arm/a32.decode | 16 ++++++++------ | ||
12 | target/arm/t32.decode | 18 ++++++++-------- | ||
13 | target/arm/op_helper.c | 43 ++++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate-a64.c | 17 +++++++++++++++ | ||
15 | target/arm/translate.c | 23 ++++++++++++++++++++ | ||
16 | 6 files changed, 103 insertions(+), 15 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper.h | ||
21 | +++ b/target/arm/helper.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(wfe, void, env) | ||
23 | DEF_HELPER_1(yield, void, env) | ||
24 | DEF_HELPER_1(pre_hvc, void, env) | ||
25 | DEF_HELPER_2(pre_smc, void, env, i32) | ||
26 | +DEF_HELPER_1(vesb, void, env) | ||
27 | |||
28 | DEF_HELPER_3(cpsr_write, void, env, i32, i32) | ||
29 | DEF_HELPER_2(cpsr_write_eret, void, env, i32) | ||
30 | diff --git a/target/arm/a32.decode b/target/arm/a32.decode | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/a32.decode | ||
33 | +++ b/target/arm/a32.decode | ||
34 | @@ -XXX,XX +XXX,XX @@ SMULTT .... 0001 0110 .... 0000 .... 1110 .... @rd0mn | ||
35 | |||
36 | { | ||
37 | { | ||
38 | - YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 | ||
39 | - WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | ||
40 | - WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
41 | + [ | ||
42 | + YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 | ||
43 | + WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | ||
44 | + WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
45 | |||
46 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
47 | - # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
48 | - # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
49 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
50 | + # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
51 | + # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
52 | + | ||
53 | + ESB ---- 0011 0010 0000 1111 ---- 0001 0000 | ||
54 | + ] | ||
55 | |||
56 | # The canonical nop ends in 00000000, but the whole of the | ||
57 | # rest of the space executes as nop if otherwise unsupported. | ||
58 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/t32.decode | ||
61 | +++ b/target/arm/t32.decode | ||
62 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | ||
63 | [ | ||
64 | # Hints, and CPS | ||
65 | { | ||
66 | - YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
67 | - WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
68 | - WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
69 | + [ | ||
70 | + YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | ||
71 | + WFE 1111 0011 1010 1111 1000 0000 0000 0010 | ||
72 | + WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
73 | |||
74 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
75 | - # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
76 | - # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
77 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
78 | + # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
79 | + # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
80 | |||
81 | - # For M-profile minimal-RAS ESB can be a NOP, which is the | ||
82 | - # default behaviour since it is in the hint space. | ||
83 | - # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
84 | + ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
85 | + ] | ||
86 | |||
87 | # The canonical nop ends in 0000 0000, but the whole rest | ||
88 | # of the space is "reserved hint, behaves as nop". | ||
89 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/op_helper.c | ||
92 | +++ b/target/arm/op_helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ void HELPER(probe_access)(CPUARMState *env, target_ulong ptr, | ||
94 | access_type, mmu_idx, ra); | ||
95 | } | ||
96 | } | ||
97 | + | ||
98 | +/* | ||
99 | + * This function corresponds to AArch64.vESBOperation(). | ||
100 | + * Note that the AArch32 version is not functionally different. | ||
101 | + */ | ||
102 | +void HELPER(vesb)(CPUARMState *env) | ||
103 | +{ | ||
104 | + /* | ||
105 | + * The EL2Enabled() check is done inside arm_hcr_el2_eff, | ||
106 | + * and will return HCR_EL2.VSE == 0, so nothing happens. | ||
107 | + */ | ||
108 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
109 | + bool enabled = !(hcr & HCR_TGE) && (hcr & HCR_AMO); | ||
110 | + bool pending = enabled && (hcr & HCR_VSE); | ||
111 | + bool masked = (env->daif & PSTATE_A); | ||
112 | + | ||
113 | + /* If VSE pending and masked, defer the exception. */ | ||
114 | + if (pending && masked) { | ||
115 | + uint32_t syndrome; | ||
116 | + | ||
117 | + if (arm_el_is_aa64(env, 1)) { | ||
118 | + /* Copy across IDS and ISS from VSESR. */ | ||
119 | + syndrome = env->cp15.vsesr_el2 & 0x1ffffff; | ||
120 | + } else { | ||
121 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal }; | ||
122 | + | ||
123 | + if (extended_addresses_enabled(env)) { | ||
124 | + syndrome = arm_fi_to_lfsc(&fi); | ||
125 | + } else { | ||
126 | + syndrome = arm_fi_to_sfsc(&fi); | ||
127 | + } | ||
128 | + /* Copy across AET and ExT from VSESR. */ | ||
129 | + syndrome |= env->cp15.vsesr_el2 & 0xd000; | ||
130 | + } | ||
131 | + | ||
132 | + /* Set VDISR_EL2.A along with the syndrome. */ | ||
133 | + env->cp15.vdisr_el2 = syndrome | (1u << 31); | ||
134 | + | ||
135 | + /* Clear pending virtual SError */ | ||
136 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
137 | + cpu_reset_interrupt(env_cpu(env), CPU_INTERRUPT_VSERR); | ||
138 | + } | ||
139 | +} | ||
140 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/target/arm/translate-a64.c | ||
143 | +++ b/target/arm/translate-a64.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
145 | gen_helper_autib(cpu_X[17], cpu_env, cpu_X[17], cpu_X[16]); | ||
146 | } | ||
147 | break; | ||
148 | + case 0b10000: /* ESB */ | ||
149 | + /* Without RAS, we must implement this as NOP. */ | ||
150 | + if (dc_isar_feature(aa64_ras, s)) { | ||
151 | + /* | ||
152 | + * QEMU does not have a source of physical SErrors, | ||
153 | + * so we are only concerned with virtual SErrors. | ||
154 | + * The pseudocode in the ARM for this case is | ||
155 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
156 | + * AArch64.vESBOperation(); | ||
157 | + * Most of the condition can be evaluated at translation time. | ||
158 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
159 | + */ | ||
160 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
161 | + gen_helper_vesb(cpu_env); | ||
162 | + } | ||
163 | + } | ||
164 | + break; | ||
165 | case 0b11000: /* PACIAZ */ | ||
166 | if (s->pauth_active) { | ||
167 | gen_helper_pacia(cpu_X[30], cpu_env, cpu_X[30], | ||
168 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/target/arm/translate.c | ||
171 | +++ b/target/arm/translate.c | ||
172 | @@ -XXX,XX +XXX,XX @@ static bool trans_WFI(DisasContext *s, arg_WFI *a) | ||
173 | return true; | ||
174 | } | ||
175 | |||
176 | +static bool trans_ESB(DisasContext *s, arg_ESB *a) | ||
177 | +{ | ||
178 | + /* | ||
179 | + * For M-profile, minimal-RAS ESB can be a NOP. | ||
180 | + * Without RAS, we must implement this as NOP. | ||
181 | + */ | ||
182 | + if (!arm_dc_feature(s, ARM_FEATURE_M) && dc_isar_feature(aa32_ras, s)) { | ||
183 | + /* | ||
184 | + * QEMU does not have a source of physical SErrors, | ||
185 | + * so we are only concerned with virtual SErrors. | ||
186 | + * The pseudocode in the ARM for this case is | ||
187 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
188 | + * AArch32.vESBOperation(); | ||
189 | + * Most of the condition can be evaluated at translation time. | ||
190 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
191 | + */ | ||
192 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
193 | + gen_helper_vesb(cpu_env); | ||
194 | + } | ||
195 | + } | ||
196 | + return true; | ||
197 | +} | ||
198 | + | ||
199 | static bool trans_NOP(DisasContext *s, arg_NOP *a) | ||
200 | { | ||
201 | return true; | ||
202 | -- | ||
203 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220506180242.216785-18-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | docs/system/arm/emulation.rst | 1 + | ||
9 | target/arm/cpu64.c | 1 + | ||
10 | target/arm/cpu_tcg.c | 1 + | ||
11 | 3 files changed, 3 insertions(+) | ||
12 | |||
13 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/docs/system/arm/emulation.rst | ||
16 | +++ b/docs/system/arm/emulation.rst | ||
17 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
18 | - FEAT_PMULL (PMULL, PMULL2 instructions) | ||
19 | - FEAT_PMUv3p1 (PMU Extensions v3.1) | ||
20 | - FEAT_PMUv3p4 (PMU Extensions v3.4) | ||
21 | +- FEAT_RAS (Reliability, availability, and serviceability) | ||
22 | - FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) | ||
23 | - FEAT_RNG (Random number generator) | ||
24 | - FEAT_SB (Speculation Barrier) | ||
25 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/cpu64.c | ||
28 | +++ b/target/arm/cpu64.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
30 | t = cpu->isar.id_aa64pfr0; | ||
31 | t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ | ||
32 | t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | ||
33 | + t = FIELD_DP64(t, ID_AA64PFR0, RAS, 1); /* FEAT_RAS */ | ||
34 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
36 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
37 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/cpu_tcg.c | ||
40 | +++ b/target/arm/cpu_tcg.c | ||
41 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
42 | |||
43 | t = cpu->isar.id_pfr0; | ||
44 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
45 | + t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
46 | cpu->isar.id_pfr0 = t; | ||
47 | |||
48 | t = cpu->isar.id_pfr2; | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | This feature is AArch64 only, and applies to physical SErrors, | ||
4 | which QEMU does not implement, thus the feature is a nop. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-19-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | docs/system/arm/emulation.rst | 1 + | ||
12 | target/arm/cpu64.c | 1 + | ||
13 | 2 files changed, 2 insertions(+) | ||
14 | |||
15 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/docs/system/arm/emulation.rst | ||
18 | +++ b/docs/system/arm/emulation.rst | ||
19 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
20 | - FEAT_FlagM2 (Enhancements to flag manipulation instructions) | ||
21 | - FEAT_HPDS (Hierarchical permission disables) | ||
22 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) | ||
23 | +- FEAT_IESB (Implicit error synchronization event) | ||
24 | - FEAT_JSCVT (JavaScript conversion instructions) | ||
25 | - FEAT_LOR (Limited ordering regions) | ||
26 | - FEAT_LPA (Large Physical Address space) | ||
27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu64.c | ||
30 | +++ b/target/arm/cpu64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
32 | t = cpu->isar.id_aa64mmfr2; | ||
33 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
34 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
35 | + t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1); /* FEAT_IESB */ | ||
36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
37 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
38 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
39 | -- | ||
40 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | This extension concerns branch speculation, which TCG does | ||
4 | not implement. Thus we can trivially enable this feature. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-20-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | docs/system/arm/emulation.rst | 1 + | ||
12 | target/arm/cpu64.c | 1 + | ||
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
15 | |||
16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/docs/system/arm/emulation.rst | ||
19 | +++ b/docs/system/arm/emulation.rst | ||
20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
21 | - FEAT_BBM at level 2 (Translation table break-before-make levels) | ||
22 | - FEAT_BF16 (AArch64 BFloat16 instructions) | ||
23 | - FEAT_BTI (Branch Target Identification) | ||
24 | +- FEAT_CSV2 (Cache speculation variant 2) | ||
25 | - FEAT_DIT (Data Independent Timing instructions) | ||
26 | - FEAT_DPB (DC CVAP instruction) | ||
27 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/cpu64.c | ||
31 | +++ b/target/arm/cpu64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
33 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
34 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
37 | cpu->isar.id_aa64pfr0 = t; | ||
38 | |||
39 | t = cpu->isar.id_aa64pfr1; | ||
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/cpu_tcg.c | ||
43 | +++ b/target/arm/cpu_tcg.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
45 | cpu->isar.id_mmfr4 = t; | ||
46 | |||
47 | t = cpu->isar.id_pfr0; | ||
48 | + t = FIELD_DP32(t, ID_PFR0, CSV2, 2); /* FEAT_CVS2 */ | ||
49 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
50 | t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
51 | cpu->isar.id_pfr0 = t; | ||
52 | -- | ||
53 | 2.25.1 | diff view generated by jsdifflib |