1 | target-arm queue: the big stuff here is the final part of | 1 | The following changes since commit f003dd8d81f7d88f4b1f8802309eaa76f6eb223a: |
---|---|---|---|
2 | rth's patches for Cortex-A76 and Neoverse-N1 support; | ||
3 | also present are Gavin's NUMA series and a few other things. | ||
4 | 2 | ||
5 | thanks | 3 | Merge tag 'pull-tcg-20230305' of https://gitlab.com/rth7680/qemu into staging (2023-03-06 10:20:04 +0000) |
6 | -- PMM | ||
7 | |||
8 | The following changes since commit 554623226f800acf48a2ed568900c1c968ec9a8b: | ||
9 | |||
10 | Merge tag 'qemu-sparc-20220508' of https://github.com/mcayland/qemu into staging (2022-05-08 17:03:26 -0500) | ||
11 | 4 | ||
12 | are available in the Git repository at: | 5 | are available in the Git repository at: |
13 | 6 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220509 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230306 |
15 | 8 | ||
16 | for you to fetch changes up to ae9141d4a3265553503bf07d3574b40f84615a34: | 9 | for you to fetch changes up to 2ddc45954f97cd1d7ee5cbca0def05e980d1da9f: |
17 | 10 | ||
18 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table (2022-05-09 11:47:55 +0100) | 11 | hw: arm: allwinner-h3: Fix and complete H3 i2c devices (2023-03-06 15:31:24 +0000) |
19 | 12 | ||
20 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
21 | target-arm queue: | 14 | target-arm queue: |
22 | * MAINTAINERS/.mailmap: update email for Leif Lindholm | 15 | * allwinner-h3: Fix I2C controller model for Sun6i SoCs |
23 | * hw/arm: add version information to sbsa-ref machine DT | 16 | * allwinner-h3: Add missing i2c controllers |
24 | * Enable new features for -cpu max: | 17 | * Expose M-profile system registers to gdbstub |
25 | FEAT_Debugv8p2, FEAT_Debugv8p4, FEAT_RAS (minimal version only), | 18 | * Expose pauth information to gdbstub |
26 | FEAT_IESB, FEAT_CSV2, FEAT_CSV2_2, FEAT_CSV3, FEAT_DGH | 19 | * Support direct boot for Linux/arm64 EFI zboot images |
27 | * Emulate Cortex-A76 | 20 | * Fix incorrect stage 2 MMU setup validation |
28 | * Emulate Neoverse-N1 | ||
29 | * Fix the virt board default NUMA topology | ||
30 | 21 | ||
31 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
32 | Gavin Shan (6): | 23 | Ard Biesheuvel (1): |
33 | qapi/machine.json: Add cluster-id | 24 | hw: arm: Support direct boot for Linux/arm64 EFI zboot images |
34 | qtest/numa-test: Specify CPU topology in aarch64_numa_cpu() | ||
35 | hw/arm/virt: Consider SMP configuration in CPU topology | ||
36 | qtest/numa-test: Correct CPU and NUMA association in aarch64_numa_cpu() | ||
37 | hw/arm/virt: Fix CPU's default NUMA node ID | ||
38 | hw/acpi/aml-build: Use existing CPU topology to build PPTT table | ||
39 | 25 | ||
40 | Leif Lindholm (2): | 26 | David Reiss (2): |
41 | MAINTAINERS/.mailmap: update email for Leif Lindholm | 27 | target/arm: Export arm_v7m_mrs_control |
42 | hw/arm: add versioning to sbsa-ref machine DT | 28 | target/arm: Export arm_v7m_get_sp_ptr |
43 | 29 | ||
44 | Richard Henderson (24): | 30 | Richard Henderson (16): |
45 | target/arm: Handle cpreg registration for missing EL | 31 | target/arm: Normalize aarch64 gdbstub get/set function names |
46 | target/arm: Drop EL3 no EL2 fallbacks | 32 | target/arm: Unexport arm_gen_dynamic_sysreg_xml |
47 | target/arm: Merge zcr reginfo | 33 | target/arm: Move arm_gen_dynamic_svereg_xml to gdbstub64.c |
48 | target/arm: Adjust definition of CONTEXTIDR_EL2 | 34 | target/arm: Split out output_vector_union_type |
49 | target/arm: Move cortex impdef sysregs to cpu_tcg.c | 35 | target/arm: Simplify register counting in arm_gen_dynamic_svereg_xml |
50 | target/arm: Update qemu-system-arm -cpu max to cortex-a57 | 36 | target/arm: Hoist pred_width in arm_gen_dynamic_svereg_xml |
51 | target/arm: Set ID_DFR0.PerfMon for qemu-system-arm -cpu max | 37 | target/arm: Fix svep width in arm_gen_dynamic_svereg_xml |
52 | target/arm: Split out aa32_max_features | 38 | target/arm: Add name argument to output_vector_union_type |
53 | target/arm: Annotate arm_max_initfn with FEAT identifiers | 39 | target/arm: Simplify iteration over bit widths |
54 | target/arm: Use field names for manipulating EL2 and EL3 modes | 40 | target/arm: Create pauth_ptr_mask |
55 | target/arm: Enable FEAT_Debugv8p2 for -cpu max | 41 | target/arm: Implement gdbstub pauth extension |
56 | target/arm: Enable FEAT_Debugv8p4 for -cpu max | 42 | target/arm: Implement gdbstub m-profile systemreg and secext |
57 | target/arm: Add minimal RAS registers | 43 | target/arm: Handle m-profile in arm_is_secure |
58 | target/arm: Enable SCR and HCR bits for RAS | 44 | target/arm: Stub arm_hcr_el2_eff for m-profile |
59 | target/arm: Implement virtual SError exceptions | 45 | target/arm: Diagnose incorrect usage of arm_is_secure subroutines |
60 | target/arm: Implement ESB instruction | 46 | target/arm: Rewrite check_s2_mmu_setup |
61 | target/arm: Enable FEAT_RAS for -cpu max | ||
62 | target/arm: Enable FEAT_IESB for -cpu max | ||
63 | target/arm: Enable FEAT_CSV2 for -cpu max | ||
64 | target/arm: Enable FEAT_CSV2_2 for -cpu max | ||
65 | target/arm: Enable FEAT_CSV3 for -cpu max | ||
66 | target/arm: Enable FEAT_DGH for -cpu max | ||
67 | target/arm: Define cortex-a76 | ||
68 | target/arm: Define neoverse-n1 | ||
69 | 47 | ||
70 | docs/system/arm/emulation.rst | 10 + | 48 | qianfan Zhao (2): |
71 | docs/system/arm/virt.rst | 2 + | 49 | hw: allwinner-i2c: Fix TWI_CNTR_INT_FLAG on SUN6i SoCs |
72 | qapi/machine.json | 6 +- | 50 | hw: arm: allwinner-h3: Fix and complete H3 i2c devices |
73 | target/arm/cpregs.h | 11 + | 51 | |
74 | target/arm/cpu.h | 23 ++ | 52 | configs/targets/aarch64-linux-user.mak | 2 +- |
75 | target/arm/helper.h | 1 + | 53 | configs/targets/aarch64-softmmu.mak | 2 +- |
76 | target/arm/internals.h | 16 ++ | 54 | configs/targets/aarch64_be-linux-user.mak | 2 +- |
77 | target/arm/syndrome.h | 5 + | 55 | include/hw/arm/allwinner-h3.h | 6 + |
78 | target/arm/a32.decode | 16 +- | 56 | include/hw/i2c/allwinner-i2c.h | 6 + |
79 | target/arm/t32.decode | 18 +- | 57 | include/hw/loader.h | 19 ++ |
80 | hw/acpi/aml-build.c | 111 ++++---- | 58 | target/arm/cpu.h | 17 +- |
81 | hw/arm/sbsa-ref.c | 16 ++ | 59 | target/arm/internals.h | 34 +++- |
82 | hw/arm/virt.c | 21 +- | 60 | hw/arm/allwinner-h3.c | 29 +++- |
83 | hw/core/machine-hmp-cmds.c | 4 + | 61 | hw/arm/boot.c | 6 + |
84 | hw/core/machine.c | 16 ++ | 62 | hw/core/loader.c | 91 ++++++++++ |
85 | target/arm/cpu.c | 66 ++++- | 63 | hw/i2c/allwinner-i2c.c | 26 ++- |
86 | target/arm/cpu64.c | 353 ++++++++++++++----------- | 64 | target/arm/gdbstub.c | 278 ++++++++++++++++++------------ |
87 | target/arm/cpu_tcg.c | 227 +++++++++++----- | 65 | target/arm/gdbstub64.c | 175 ++++++++++++++++++- |
88 | target/arm/helper.c | 600 +++++++++++++++++++++++++----------------- | 66 | target/arm/helper.c | 3 + |
89 | target/arm/op_helper.c | 43 +++ | 67 | target/arm/ptw.c | 173 +++++++++++-------- |
90 | target/arm/translate-a64.c | 18 ++ | 68 | target/arm/tcg/m_helper.c | 90 +++++----- |
91 | target/arm/translate.c | 23 ++ | 69 | target/arm/tcg/pauth_helper.c | 26 ++- |
92 | tests/qtest/numa-test.c | 19 +- | 70 | gdb-xml/aarch64-pauth.xml | 15 ++ |
93 | .mailmap | 3 +- | 71 | 19 files changed, 742 insertions(+), 258 deletions(-) |
94 | MAINTAINERS | 2 +- | 72 | create mode 100644 gdb-xml/aarch64-pauth.xml |
95 | 25 files changed, 1068 insertions(+), 562 deletions(-) | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Leif Lindholm <quic_llindhol@quicinc.com> | ||
2 | 1 | ||
3 | NUVIA was acquired by Qualcomm in March 2021, but kept functioning on | ||
4 | separate infrastructure for a transitional period. We've now switched | ||
5 | over to contributing as Qualcomm Innovation Center (quicinc), so update | ||
6 | my email address to reflect this. | ||
7 | |||
8 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
9 | Message-id: 20220505113740.75565-1-quic_llindhol@quicinc.com | ||
10 | Cc: Leif Lindholm <leif@nuviainc.com> | ||
11 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | [Fixed commit message typo] | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | .mailmap | 3 ++- | ||
17 | MAINTAINERS | 2 +- | ||
18 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
19 | |||
20 | diff --git a/.mailmap b/.mailmap | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/.mailmap | ||
23 | +++ b/.mailmap | ||
24 | @@ -XXX,XX +XXX,XX @@ Greg Kurz <groug@kaod.org> <gkurz@linux.vnet.ibm.com> | ||
25 | Huacai Chen <chenhuacai@kernel.org> <chenhc@lemote.com> | ||
26 | Huacai Chen <chenhuacai@kernel.org> <chenhuacai@loongson.cn> | ||
27 | James Hogan <jhogan@kernel.org> <james.hogan@imgtec.com> | ||
28 | -Leif Lindholm <leif@nuviainc.com> <leif.lindholm@linaro.org> | ||
29 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif.lindholm@linaro.org> | ||
30 | +Leif Lindholm <quic_llindhol@quicinc.com> <leif@nuviainc.com> | ||
31 | Radoslaw Biernacki <rad@semihalf.com> <radoslaw.biernacki@linaro.org> | ||
32 | Paul Burton <paulburton@kernel.org> <paul.burton@mips.com> | ||
33 | Paul Burton <paulburton@kernel.org> <paul.burton@imgtec.com> | ||
34 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/MAINTAINERS | ||
37 | +++ b/MAINTAINERS | ||
38 | @@ -XXX,XX +XXX,XX @@ F: include/hw/ssi/imx_spi.h | ||
39 | SBSA-REF | ||
40 | M: Radoslaw Biernacki <rad@semihalf.com> | ||
41 | M: Peter Maydell <peter.maydell@linaro.org> | ||
42 | -R: Leif Lindholm <leif@nuviainc.com> | ||
43 | +R: Leif Lindholm <quic_llindhol@quicinc.com> | ||
44 | L: qemu-arm@nongnu.org | ||
45 | S: Maintained | ||
46 | F: hw/arm/sbsa-ref.c | ||
47 | -- | ||
48 | 2.25.1 | ||
49 | |||
50 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Previously we were defining some of these in user-only mode, | 3 | Make the form of the function names between fp and sve the same: |
4 | but none of them are accessible from user-only, therefore | 4 | - arm_gdb_*_svereg -> aarch64_gdb_*_sve_reg. |
5 | define them only in system mode. | 5 | - aarch64_fpu_gdb_*_reg -> aarch64_gdb_*_fpu_reg. |
6 | 6 | ||
7 | This will shortly be used from cpu_tcg.c also. | 7 | Reviewed-by: Fabiano Rosas <farosas@suse.de> |
8 | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20220506180242.216785-6-richard.henderson@linaro.org | 10 | Message-id: 20230227213329.793795-2-richard.henderson@linaro.org |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 12 | --- |
14 | target/arm/internals.h | 6 ++++ | 13 | target/arm/internals.h | 8 ++++---- |
15 | target/arm/cpu64.c | 64 +++--------------------------------------- | 14 | target/arm/gdbstub.c | 9 +++++---- |
16 | target/arm/cpu_tcg.c | 59 ++++++++++++++++++++++++++++++++++++++ | 15 | target/arm/gdbstub64.c | 8 ++++---- |
17 | 3 files changed, 69 insertions(+), 60 deletions(-) | 16 | 3 files changed, 13 insertions(+), 12 deletions(-) |
18 | 17 | ||
19 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
20 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/internals.h | 20 | --- a/target/arm/internals.h |
22 | +++ b/target/arm/internals.h | 21 | +++ b/target/arm/internals.h |
23 | @@ -XXX,XX +XXX,XX @@ int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg); | 22 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t pmu_counter_mask(CPUARMState *env) |
24 | int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg); | 23 | } |
24 | |||
25 | #ifdef TARGET_AARCH64 | ||
26 | -int arm_gdb_get_svereg(CPUARMState *env, GByteArray *buf, int reg); | ||
27 | -int arm_gdb_set_svereg(CPUARMState *env, uint8_t *buf, int reg); | ||
28 | -int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg); | ||
29 | -int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg); | ||
30 | +int aarch64_gdb_get_sve_reg(CPUARMState *env, GByteArray *buf, int reg); | ||
31 | +int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg); | ||
32 | +int aarch64_gdb_get_fpu_reg(CPUARMState *env, GByteArray *buf, int reg); | ||
33 | +int aarch64_gdb_set_fpu_reg(CPUARMState *env, uint8_t *buf, int reg); | ||
34 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp); | ||
35 | void arm_cpu_sme_finalize(ARMCPU *cpu, Error **errp); | ||
36 | void arm_cpu_pauth_finalize(ARMCPU *cpu, Error **errp); | ||
37 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/gdbstub.c | ||
40 | +++ b/target/arm/gdbstub.c | ||
41 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
42 | */ | ||
43 | #ifdef TARGET_AARCH64 | ||
44 | if (isar_feature_aa64_sve(&cpu->isar)) { | ||
45 | - gdb_register_coprocessor(cs, arm_gdb_get_svereg, arm_gdb_set_svereg, | ||
46 | - arm_gen_dynamic_svereg_xml(cs, cs->gdb_num_regs), | ||
47 | + int nreg = arm_gen_dynamic_svereg_xml(cs, cs->gdb_num_regs); | ||
48 | + gdb_register_coprocessor(cs, aarch64_gdb_get_sve_reg, | ||
49 | + aarch64_gdb_set_sve_reg, nreg, | ||
50 | "sve-registers.xml", 0); | ||
51 | } else { | ||
52 | - gdb_register_coprocessor(cs, aarch64_fpu_gdb_get_reg, | ||
53 | - aarch64_fpu_gdb_set_reg, | ||
54 | + gdb_register_coprocessor(cs, aarch64_gdb_get_fpu_reg, | ||
55 | + aarch64_gdb_set_fpu_reg, | ||
56 | 34, "aarch64-fpu.xml", 0); | ||
57 | } | ||
25 | #endif | 58 | #endif |
26 | 59 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c | |
27 | +#ifdef CONFIG_USER_ONLY | ||
28 | +static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | ||
29 | +#else | ||
30 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | ||
31 | +#endif | ||
32 | + | ||
33 | #endif | ||
34 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | 60 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/cpu64.c | 61 | --- a/target/arm/gdbstub64.c |
37 | +++ b/target/arm/cpu64.c | 62 | +++ b/target/arm/gdbstub64.c |
38 | @@ -XXX,XX +XXX,XX @@ | 63 | @@ -XXX,XX +XXX,XX @@ int aarch64_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) |
39 | #include "hvf_arm.h" | 64 | return 0; |
40 | #include "qapi/visitor.h" | 65 | } |
41 | #include "hw/qdev-properties.h" | 66 | |
42 | -#include "cpregs.h" | 67 | -int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) |
43 | +#include "internals.h" | 68 | +int aarch64_gdb_get_fpu_reg(CPUARMState *env, GByteArray *buf, int reg) |
44 | |||
45 | |||
46 | -#ifndef CONFIG_USER_ONLY | ||
47 | -static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
48 | -{ | ||
49 | - ARMCPU *cpu = env_archcpu(env); | ||
50 | - | ||
51 | - /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
52 | - return (cpu->core_count - 1) << 24; | ||
53 | -} | ||
54 | -#endif | ||
55 | - | ||
56 | -static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
57 | -#ifndef CONFIG_USER_ONLY | ||
58 | - { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
59 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
60 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
61 | - .writefn = arm_cp_write_ignore }, | ||
62 | - { .name = "L2CTLR", | ||
63 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
64 | - .access = PL1_RW, .readfn = a57_a53_l2ctlr_read, | ||
65 | - .writefn = arm_cp_write_ignore }, | ||
66 | -#endif | ||
67 | - { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
68 | - .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
69 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
70 | - { .name = "L2ECTLR", | ||
71 | - .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
72 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
73 | - { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
74 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
75 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
76 | - { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
77 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
78 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "CPUACTLR", | ||
80 | - .cp = 15, .opc1 = 0, .crm = 15, | ||
81 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
82 | - { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
83 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
84 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
85 | - { .name = "CPUECTLR", | ||
86 | - .cp = 15, .opc1 = 1, .crm = 15, | ||
87 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
88 | - { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
89 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
90 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
91 | - { .name = "CPUMERRSR", | ||
92 | - .cp = 15, .opc1 = 2, .crm = 15, | ||
93 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
94 | - { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
95 | - .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
96 | - .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
97 | - { .name = "L2MERRSR", | ||
98 | - .cp = 15, .opc1 = 3, .crm = 15, | ||
99 | - .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
100 | -}; | ||
101 | - | ||
102 | static void aarch64_a57_initfn(Object *obj) | ||
103 | { | 69 | { |
104 | ARMCPU *cpu = ARM_CPU(obj); | 70 | switch (reg) { |
105 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a57_initfn(Object *obj) | 71 | case 0 ... 31: |
106 | cpu->gic_num_lrs = 4; | 72 | @@ -XXX,XX +XXX,XX @@ int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) |
107 | cpu->gic_vpribits = 5; | 73 | } |
108 | cpu->gic_vprebits = 5; | ||
109 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
110 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
111 | } | 74 | } |
112 | 75 | ||
113 | static void aarch64_a53_initfn(Object *obj) | 76 | -int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) |
114 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | 77 | +int aarch64_gdb_set_fpu_reg(CPUARMState *env, uint8_t *buf, int reg) |
115 | cpu->gic_num_lrs = 4; | 78 | { |
116 | cpu->gic_vpribits = 5; | 79 | switch (reg) { |
117 | cpu->gic_vprebits = 5; | 80 | case 0 ... 31: |
118 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | 81 | @@ -XXX,XX +XXX,XX @@ int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) |
119 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | 82 | } |
120 | } | 83 | } |
121 | 84 | ||
122 | static void aarch64_a72_initfn(Object *obj) | 85 | -int arm_gdb_get_svereg(CPUARMState *env, GByteArray *buf, int reg) |
123 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | 86 | +int aarch64_gdb_get_sve_reg(CPUARMState *env, GByteArray *buf, int reg) |
124 | cpu->gic_num_lrs = 4; | 87 | { |
125 | cpu->gic_vpribits = 5; | 88 | ARMCPU *cpu = env_archcpu(env); |
126 | cpu->gic_vprebits = 5; | 89 | |
127 | - define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | 90 | @@ -XXX,XX +XXX,XX @@ int arm_gdb_get_svereg(CPUARMState *env, GByteArray *buf, int reg) |
128 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | 91 | return 0; |
129 | } | 92 | } |
130 | 93 | ||
131 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | 94 | -int arm_gdb_set_svereg(CPUARMState *env, uint8_t *buf, int reg) |
132 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 95 | +int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg) |
133 | index XXXXXXX..XXXXXXX 100644 | 96 | { |
134 | --- a/target/arm/cpu_tcg.c | 97 | ARMCPU *cpu = env_archcpu(env); |
135 | +++ b/target/arm/cpu_tcg.c | ||
136 | @@ -XXX,XX +XXX,XX @@ | ||
137 | #endif | ||
138 | #include "cpregs.h" | ||
139 | |||
140 | +#ifndef CONFIG_USER_ONLY | ||
141 | +static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
142 | +{ | ||
143 | + ARMCPU *cpu = env_archcpu(env); | ||
144 | + | ||
145 | + /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
146 | + return (cpu->core_count - 1) << 24; | ||
147 | +} | ||
148 | + | ||
149 | +static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
150 | + { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
151 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
152 | + .access = PL1_RW, .readfn = l2ctlr_read, | ||
153 | + .writefn = arm_cp_write_ignore }, | ||
154 | + { .name = "L2CTLR", | ||
155 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
156 | + .access = PL1_RW, .readfn = l2ctlr_read, | ||
157 | + .writefn = arm_cp_write_ignore }, | ||
158 | + { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
159 | + .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
160 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
161 | + { .name = "L2ECTLR", | ||
162 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
163 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
164 | + { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
165 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
166 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
167 | + { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
168 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
169 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
170 | + { .name = "CPUACTLR", | ||
171 | + .cp = 15, .opc1 = 0, .crm = 15, | ||
172 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
173 | + { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
174 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
175 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
176 | + { .name = "CPUECTLR", | ||
177 | + .cp = 15, .opc1 = 1, .crm = 15, | ||
178 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
179 | + { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
181 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | + { .name = "CPUMERRSR", | ||
183 | + .cp = 15, .opc1 = 2, .crm = 15, | ||
184 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
185 | + { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
186 | + .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
187 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
188 | + { .name = "L2MERRSR", | ||
189 | + .cp = 15, .opc1 = 3, .crm = 15, | ||
190 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
191 | +}; | ||
192 | + | ||
193 | +void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) | ||
194 | +{ | ||
195 | + define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
196 | +} | ||
197 | +#endif /* !CONFIG_USER_ONLY */ | ||
198 | + | ||
199 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
200 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
201 | 98 | ||
202 | -- | 99 | -- |
203 | 2.25.1 | 100 | 2.34.1 |
101 | |||
102 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | There is no branch prediction in TCG, therefore there is no | 3 | This function is not used outside gdbstub.c. |
4 | need to actually include the context number into the predictor. | ||
5 | Therefore all we need to do is add the state for SCXTNUM_ELx. | ||
6 | 4 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Fabiano Rosas <farosas@suse.de> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220506180242.216785-21-richard.henderson@linaro.org | 8 | Message-id: 20230227213329.793795-3-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | docs/system/arm/emulation.rst | 3 ++ | 11 | target/arm/cpu.h | 1 - |
13 | target/arm/cpu.h | 16 +++++++++ | 12 | target/arm/gdbstub.c | 2 +- |
14 | target/arm/cpu.c | 5 +++ | 13 | 2 files changed, 1 insertion(+), 2 deletions(-) |
15 | target/arm/cpu64.c | 3 +- | ||
16 | target/arm/helper.c | 61 ++++++++++++++++++++++++++++++++++- | ||
17 | 5 files changed, 86 insertions(+), 2 deletions(-) | ||
18 | 14 | ||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/docs/system/arm/emulation.rst | ||
22 | +++ b/docs/system/arm/emulation.rst | ||
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
24 | - FEAT_BF16 (AArch64 BFloat16 instructions) | ||
25 | - FEAT_BTI (Branch Target Identification) | ||
26 | - FEAT_CSV2 (Cache speculation variant 2) | ||
27 | +- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) | ||
28 | +- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | ||
29 | +- FEAT_CSV2_2 (Cache speculation variant 2, version 2) | ||
30 | - FEAT_DIT (Data Independent Timing instructions) | ||
31 | - FEAT_DPB (DC CVAP instruction) | ||
32 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
34 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/cpu.h |
36 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/cpu.h |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | 19 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); |
38 | ARMPACKey apdb; | 20 | * Helpers to dynamically generates XML descriptions of the sysregs |
39 | ARMPACKey apga; | 21 | * and SVE registers. Returns the number of registers in each set. |
40 | } keys; | 22 | */ |
41 | + | 23 | -int arm_gen_dynamic_sysreg_xml(CPUState *cpu, int base_reg); |
42 | + uint64_t scxtnum_el[4]; | 24 | int arm_gen_dynamic_svereg_xml(CPUState *cpu, int base_reg); |
43 | #endif | 25 | |
44 | 26 | /* Returns the dynamically generated XML for the gdb stub. | |
45 | #if defined(CONFIG_USER_ONLY) | 27 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 28 | index XXXXXXX..XXXXXXX 100644 |
47 | #define SCTLR_WXN (1U << 19) | 29 | --- a/target/arm/gdbstub.c |
48 | #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */ | 30 | +++ b/target/arm/gdbstub.c |
49 | #define SCTLR_UWXN (1U << 20) /* v7 onward, AArch32 only */ | 31 | @@ -XXX,XX +XXX,XX @@ static void arm_register_sysreg_for_xml(gpointer key, gpointer value, |
50 | +#define SCTLR_TSCXT (1U << 20) /* FEAT_CSV2_1p2, AArch64 only */ | 32 | } |
51 | #define SCTLR_FI (1U << 21) /* up to v7, v8 RES0 */ | ||
52 | #define SCTLR_IESB (1U << 21) /* v8.2-IESB, AArch64 only */ | ||
53 | #define SCTLR_U (1U << 22) /* up to v6, RAO in v7 */ | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) | ||
55 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; | ||
56 | } | 33 | } |
57 | 34 | ||
58 | +static inline bool isar_feature_aa64_scxtnum(const ARMISARegisters *id) | 35 | -int arm_gen_dynamic_sysreg_xml(CPUState *cs, int base_reg) |
59 | +{ | 36 | +static int arm_gen_dynamic_sysreg_xml(CPUState *cs, int base_reg) |
60 | + int key = FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, CSV2); | ||
61 | + if (key >= 2) { | ||
62 | + return true; /* FEAT_CSV2_2 */ | ||
63 | + } | ||
64 | + if (key == 1) { | ||
65 | + key = FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, CSV2_FRAC); | ||
66 | + return key >= 2; /* FEAT_CSV2_1p2 */ | ||
67 | + } | ||
68 | + return false; | ||
69 | +} | ||
70 | + | ||
71 | static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | ||
72 | { | 37 | { |
73 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | 38 | ARMCPU *cpu = ARM_CPU(cs); |
74 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 39 | GString *s = g_string_new(NULL); |
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/cpu.c | ||
77 | +++ b/target/arm/cpu.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | ||
79 | */ | ||
80 | env->cp15.gcr_el1 = 0x1ffff; | ||
81 | } | ||
82 | + /* | ||
83 | + * Disable access to SCXTNUM_EL0 from CSV2_1p2. | ||
84 | + * This is not yet exposed from the Linux kernel in any way. | ||
85 | + */ | ||
86 | + env->cp15.sctlr_el[1] |= SCTLR_TSCXT; | ||
87 | #else | ||
88 | /* Reset into the highest available EL */ | ||
89 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
90 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/cpu64.c | ||
93 | +++ b/target/arm/cpu64.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
95 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
96 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
97 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
98 | - t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
99 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ | ||
100 | cpu->isar.id_aa64pfr0 = t; | ||
101 | |||
102 | t = cpu->isar.id_aa64pfr1; | ||
103 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
104 | * we do for EL2 with the virtualization=on property. | ||
105 | */ | ||
106 | t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | ||
107 | + t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */ | ||
108 | cpu->isar.id_aa64pfr1 = t; | ||
109 | |||
110 | t = cpu->isar.id_aa64mmfr0; | ||
111 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/helper.c | ||
114 | +++ b/target/arm/helper.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
116 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
117 | valid_mask |= SCR_ATA; | ||
118 | } | ||
119 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
120 | + valid_mask |= SCR_ENSCXT; | ||
121 | + } | ||
122 | } else { | ||
123 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
124 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
125 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
126 | if (cpu_isar_feature(aa64_mte, cpu)) { | ||
127 | valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5; | ||
128 | } | ||
129 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
130 | + valid_mask |= HCR_ENSCXT; | ||
131 | + } | ||
132 | } | ||
133 | |||
134 | /* Clear RES0 bits. */ | ||
135 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
136 | { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0), | ||
137 | "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte }, | ||
138 | |||
139 | + { K(3, 0, 13, 0, 7), K(3, 4, 13, 0, 7), K(3, 5, 13, 0, 7), | ||
140 | + "SCXTNUM_EL1", "SCXTNUM_EL2", "SCXTNUM_EL12", | ||
141 | + isar_feature_aa64_scxtnum }, | ||
142 | + | ||
143 | /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ | ||
144 | /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ | ||
145 | }; | ||
146 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
147 | }, | ||
148 | }; | ||
149 | |||
150 | -#endif | ||
151 | +static CPAccessResult access_scxtnum(CPUARMState *env, const ARMCPRegInfo *ri, | ||
152 | + bool isread) | ||
153 | +{ | ||
154 | + uint64_t hcr = arm_hcr_el2_eff(env); | ||
155 | + int el = arm_current_el(env); | ||
156 | + | ||
157 | + if (el == 0 && !((hcr & HCR_E2H) && (hcr & HCR_TGE))) { | ||
158 | + if (env->cp15.sctlr_el[1] & SCTLR_TSCXT) { | ||
159 | + if (hcr & HCR_TGE) { | ||
160 | + return CP_ACCESS_TRAP_EL2; | ||
161 | + } | ||
162 | + return CP_ACCESS_TRAP; | ||
163 | + } | ||
164 | + } else if (el < 2 && (env->cp15.sctlr_el[2] & SCTLR_TSCXT)) { | ||
165 | + return CP_ACCESS_TRAP_EL2; | ||
166 | + } | ||
167 | + if (el < 2 && arm_is_el2_enabled(env) && !(hcr & HCR_ENSCXT)) { | ||
168 | + return CP_ACCESS_TRAP_EL2; | ||
169 | + } | ||
170 | + if (el < 3 | ||
171 | + && arm_feature(env, ARM_FEATURE_EL3) | ||
172 | + && !(env->cp15.scr_el3 & SCR_ENSCXT)) { | ||
173 | + return CP_ACCESS_TRAP_EL3; | ||
174 | + } | ||
175 | + return CP_ACCESS_OK; | ||
176 | +} | ||
177 | + | ||
178 | +static const ARMCPRegInfo scxtnum_reginfo[] = { | ||
179 | + { .name = "SCXTNUM_EL0", .state = ARM_CP_STATE_AA64, | ||
180 | + .opc0 = 3, .opc1 = 3, .crn = 13, .crm = 0, .opc2 = 7, | ||
181 | + .access = PL0_RW, .accessfn = access_scxtnum, | ||
182 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[0]) }, | ||
183 | + { .name = "SCXTNUM_EL1", .state = ARM_CP_STATE_AA64, | ||
184 | + .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 7, | ||
185 | + .access = PL1_RW, .accessfn = access_scxtnum, | ||
186 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[1]) }, | ||
187 | + { .name = "SCXTNUM_EL2", .state = ARM_CP_STATE_AA64, | ||
188 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 7, | ||
189 | + .access = PL2_RW, .accessfn = access_scxtnum, | ||
190 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[2]) }, | ||
191 | + { .name = "SCXTNUM_EL3", .state = ARM_CP_STATE_AA64, | ||
192 | + .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 7, | ||
193 | + .access = PL3_RW, | ||
194 | + .fieldoffset = offsetof(CPUARMState, scxtnum_el[3]) }, | ||
195 | +}; | ||
196 | +#endif /* TARGET_AARCH64 */ | ||
197 | |||
198 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | bool isread) | ||
200 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
201 | define_arm_cp_regs(cpu, mte_tco_ro_reginfo); | ||
202 | define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); | ||
203 | } | ||
204 | + | ||
205 | + if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
206 | + define_arm_cp_regs(cpu, scxtnum_reginfo); | ||
207 | + } | ||
208 | #endif | ||
209 | |||
210 | if (cpu_isar_feature(any_predinv, cpu)) { | ||
211 | -- | 40 | -- |
212 | 2.25.1 | 41 | 2.34.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Drop el3_no_el2_cp_reginfo, el3_no_el2_v8_cp_reginfo, and the local | 3 | The function is only used for aarch64, so move it to the |
4 | vpidr_regs definition, and rely on the squashing to ARM_CP_CONST | 4 | file that has the other aarch64 gdbstub stuff. Move the |
5 | while registering for v8. | 5 | declaration to internals.h. |
6 | 6 | ||
7 | This is a behavior change for v7 cpus with Security Extensions and | 7 | Reviewed-by: Fabiano Rosas <farosas@suse.de> |
8 | without Virtualization Extensions, in that the virtualization cpregs | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | are now correctly not present. This would be a migration compatibility | ||
10 | break, except that we have an existing bug in which migration of 32-bit | ||
11 | cpus with Security Extensions enabled does not work. | ||
12 | |||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20220506180242.216785-3-richard.henderson@linaro.org | 10 | Message-id: 20230227213329.793795-4-richard.henderson@linaro.org |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | target/arm/helper.c | 158 ++++---------------------------------------- | 13 | target/arm/cpu.h | 6 --- |
19 | 1 file changed, 13 insertions(+), 145 deletions(-) | 14 | target/arm/internals.h | 1 + |
20 | 15 | target/arm/gdbstub.c | 120 ----------------------------------------- | |
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | target/arm/gdbstub64.c | 118 ++++++++++++++++++++++++++++++++++++++++ |
17 | 4 files changed, 119 insertions(+), 126 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper.c | 21 | --- a/target/arm/cpu.h |
24 | +++ b/target/arm/helper.c | 22 | +++ b/target/arm/cpu.h |
25 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | 23 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, |
26 | .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) }, | 24 | int arm_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); |
27 | }; | 25 | int arm_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); |
28 | 26 | ||
29 | -/* Used to describe the behaviour of EL2 regs when EL2 does not exist. */ | 27 | -/* |
30 | -static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | 28 | - * Helpers to dynamically generates XML descriptions of the sysregs |
31 | - { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH, | 29 | - * and SVE registers. Returns the number of registers in each set. |
32 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0, | 30 | - */ |
33 | - .access = PL2_RW, | 31 | -int arm_gen_dynamic_svereg_xml(CPUState *cpu, int base_reg); |
34 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore }, | 32 | - |
35 | - { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH, | 33 | /* Returns the dynamically generated XML for the gdb stub. |
36 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | 34 | * Returns a pointer to the XML contents for the specified XML file or NULL |
37 | - .access = PL2_RW, | 35 | * if the XML name doesn't match the predefined one. |
38 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | 36 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
39 | - { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH, | 37 | index XXXXXXX..XXXXXXX 100644 |
40 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7, | 38 | --- a/target/arm/internals.h |
41 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | 39 | +++ b/target/arm/internals.h |
42 | - { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH, | 40 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t pmu_counter_mask(CPUARMState *env) |
43 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0, | 41 | } |
44 | - .access = PL2_RW, | 42 | |
45 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | 43 | #ifdef TARGET_AARCH64 |
46 | - { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH, | 44 | +int arm_gen_dynamic_svereg_xml(CPUState *cpu, int base_reg); |
47 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2, | 45 | int aarch64_gdb_get_sve_reg(CPUARMState *env, GByteArray *buf, int reg); |
48 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | 46 | int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg); |
49 | - { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH, | 47 | int aarch64_gdb_get_fpu_reg(CPUARMState *env, GByteArray *buf, int reg); |
50 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0, | 48 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
51 | - .access = PL2_RW, .type = ARM_CP_CONST, | 49 | index XXXXXXX..XXXXXXX 100644 |
52 | - .resetvalue = 0 }, | 50 | --- a/target/arm/gdbstub.c |
53 | - { .name = "HMAIR1", .state = ARM_CP_STATE_AA32, | 51 | +++ b/target/arm/gdbstub.c |
54 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1, | 52 | @@ -XXX,XX +XXX,XX @@ static int arm_gen_dynamic_sysreg_xml(CPUState *cs, int base_reg) |
55 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | 53 | return cpu->dyn_sysreg_xml.num; |
56 | - { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH, | 54 | } |
57 | - .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0, | 55 | |
58 | - .access = PL2_RW, .type = ARM_CP_CONST, | 56 | -struct TypeSize { |
59 | - .resetvalue = 0 }, | 57 | - const char *gdb_type; |
60 | - { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32, | 58 | - int size; |
61 | - .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1, | 59 | - const char sz, suffix; |
62 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
63 | - .resetvalue = 0 }, | ||
64 | - { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH, | ||
65 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0, | ||
66 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
67 | - .resetvalue = 0 }, | ||
68 | - { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH, | ||
69 | - .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1, | ||
70 | - .access = PL2_RW, .type = ARM_CP_CONST, | ||
71 | - .resetvalue = 0 }, | ||
72 | - { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
73 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2, | ||
74 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | - { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
76 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2, | ||
77 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
78 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
79 | - { .name = "VTTBR", .state = ARM_CP_STATE_AA32, | ||
80 | - .cp = 15, .opc1 = 6, .crm = 2, | ||
81 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
82 | - .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
83 | - { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64, | ||
84 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0, | ||
85 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
86 | - { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH, | ||
87 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0, | ||
88 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
89 | - { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
90 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2, | ||
91 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
92 | - { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64, | ||
93 | - .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
94 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
95 | - { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2, | ||
96 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
97 | - .resetvalue = 0 }, | ||
98 | - { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
99 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
100 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
101 | - { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64, | ||
102 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3, | ||
103 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
104 | - { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14, | ||
105 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
106 | - .resetvalue = 0 }, | ||
107 | - { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64, | ||
108 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2, | ||
109 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
110 | - { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14, | ||
111 | - .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST, | ||
112 | - .resetvalue = 0 }, | ||
113 | - { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH, | ||
114 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0, | ||
115 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | - { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | - .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1, | ||
118 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
119 | - { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1, | ||
121 | - .access = PL2_RW, .accessfn = access_tda, | ||
122 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
123 | - { .name = "HPFAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
124 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4, | ||
125 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
126 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
127 | - { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH, | ||
128 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3, | ||
129 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
130 | - { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH, | ||
131 | - .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0, | ||
132 | - .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
133 | - { .name = "HIFAR", .state = ARM_CP_STATE_AA32, | ||
134 | - .type = ARM_CP_CONST, | ||
135 | - .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2, | ||
136 | - .access = PL2_RW, .resetvalue = 0 }, | ||
137 | -}; | 60 | -}; |
138 | - | 61 | - |
139 | -/* Ditto, but for registers which exist in ARMv8 but not v7 */ | 62 | -static const struct TypeSize vec_lanes[] = { |
140 | -static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | 63 | - /* quads */ |
141 | - { .name = "HCR2", .state = ARM_CP_STATE_AA32, | 64 | - { "uint128", 128, 'q', 'u' }, |
142 | - .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | 65 | - { "int128", 128, 'q', 's' }, |
143 | - .access = PL2_RW, | 66 | - /* 64 bit */ |
144 | - .type = ARM_CP_CONST, .resetvalue = 0 }, | 67 | - { "ieee_double", 64, 'd', 'f' }, |
68 | - { "uint64", 64, 'd', 'u' }, | ||
69 | - { "int64", 64, 'd', 's' }, | ||
70 | - /* 32 bit */ | ||
71 | - { "ieee_single", 32, 's', 'f' }, | ||
72 | - { "uint32", 32, 's', 'u' }, | ||
73 | - { "int32", 32, 's', 's' }, | ||
74 | - /* 16 bit */ | ||
75 | - { "ieee_half", 16, 'h', 'f' }, | ||
76 | - { "uint16", 16, 'h', 'u' }, | ||
77 | - { "int16", 16, 'h', 's' }, | ||
78 | - /* bytes */ | ||
79 | - { "uint8", 8, 'b', 'u' }, | ||
80 | - { "int8", 8, 'b', 's' }, | ||
145 | -}; | 81 | -}; |
146 | - | 82 | - |
147 | static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | 83 | - |
148 | { | 84 | -int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) |
149 | ARMCPU *cpu = env_archcpu(env); | 85 | -{ |
150 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 86 | - ARMCPU *cpu = ARM_CPU(cs); |
151 | define_arm_cp_regs(cpu, v8_idregs); | 87 | - GString *s = g_string_new(NULL); |
152 | define_arm_cp_regs(cpu, v8_cp_reginfo); | 88 | - DynamicGDBXMLInfo *info = &cpu->dyn_svereg_xml; |
153 | } | 89 | - g_autoptr(GString) ts = g_string_new(""); |
154 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | 90 | - int i, j, bits, reg_width = (cpu->sve_max_vq * 128); |
155 | + | 91 | - info->num = 0; |
156 | + /* | 92 | - g_string_printf(s, "<?xml version=\"1.0\"?>"); |
157 | + * Register the base EL2 cpregs. | 93 | - g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); |
158 | + * Pre v8, these registers are implemented only as part of the | 94 | - g_string_append_printf(s, "<feature name=\"org.gnu.gdb.aarch64.sve\">"); |
159 | + * Virtualization Extensions (EL2 present). Beginning with v8, | 95 | - |
160 | + * if EL2 is missing but EL3 is enabled, mostly these become | 96 | - /* First define types and totals in a whole VL */ |
161 | + * RES0 from EL3, with some specific exceptions. | 97 | - for (i = 0; i < ARRAY_SIZE(vec_lanes); i++) { |
162 | + */ | 98 | - int count = reg_width / vec_lanes[i].size; |
163 | + if (arm_feature(env, ARM_FEATURE_EL2) | 99 | - g_string_printf(ts, "svev%c%c", vec_lanes[i].sz, vec_lanes[i].suffix); |
164 | + || (arm_feature(env, ARM_FEATURE_EL3) | 100 | - g_string_append_printf(s, |
165 | + && arm_feature(env, ARM_FEATURE_V8))) { | 101 | - "<vector id=\"%s\" type=\"%s\" count=\"%d\"/>", |
166 | uint64_t vmpidr_def = mpidr_read_val(env); | 102 | - ts->str, vec_lanes[i].gdb_type, count); |
167 | ARMCPRegInfo vpidr_regs[] = { | 103 | - } |
168 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | 104 | - /* |
169 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 105 | - * Now define a union for each size group containing unsigned and |
170 | }; | 106 | - * signed and potentially float versions of each size from 128 to |
171 | define_one_arm_cp_reg(cpu, &rvbar); | 107 | - * 8 bits. |
172 | } | 108 | - */ |
173 | - } else { | 109 | - for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { |
174 | - /* If EL2 is missing but higher ELs are enabled, we need to | 110 | - const char suf[] = { 'q', 'd', 's', 'h', 'b' }; |
175 | - * register the no_el2 reginfos. | 111 | - g_string_append_printf(s, "<union id=\"svevn%c\">", suf[i]); |
176 | - */ | 112 | - for (j = 0; j < ARRAY_SIZE(vec_lanes); j++) { |
177 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | 113 | - if (vec_lanes[j].size == bits) { |
178 | - /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value | 114 | - g_string_append_printf(s, "<field name=\"%c\" type=\"svev%c%c\"/>", |
179 | - * of MIDR_EL1 and MPIDR_EL1. | 115 | - vec_lanes[j].suffix, |
180 | - */ | 116 | - vec_lanes[j].sz, vec_lanes[j].suffix); |
181 | - ARMCPRegInfo vpidr_regs[] = { | ||
182 | - { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
183 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
184 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
185 | - .type = ARM_CP_CONST, .resetvalue = cpu->midr, | ||
186 | - .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
187 | - { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH, | ||
188 | - .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
189 | - .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
190 | - .type = ARM_CP_NO_RAW, | ||
191 | - .writefn = arm_cp_write_ignore, .readfn = mpidr_read }, | ||
192 | - }; | ||
193 | - define_arm_cp_regs(cpu, vpidr_regs); | ||
194 | - define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo); | ||
195 | - if (arm_feature(env, ARM_FEATURE_V8)) { | ||
196 | - define_arm_cp_regs(cpu, el3_no_el2_v8_cp_reginfo); | ||
197 | - } | 117 | - } |
198 | - } | 118 | - } |
199 | } | 119 | - g_string_append(s, "</union>"); |
200 | + | 120 | - } |
201 | + /* Register the base EL3 cpregs. */ | 121 | - /* And now the final union of unions */ |
202 | if (arm_feature(env, ARM_FEATURE_EL3)) { | 122 | - g_string_append(s, "<union id=\"svev\">"); |
203 | define_arm_cp_regs(cpu, el3_cp_reginfo); | 123 | - for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { |
204 | ARMCPRegInfo el3_regs[] = { | 124 | - const char suf[] = { 'q', 'd', 's', 'h', 'b' }; |
125 | - g_string_append_printf(s, "<field name=\"%c\" type=\"svevn%c\"/>", | ||
126 | - suf[i], suf[i]); | ||
127 | - } | ||
128 | - g_string_append(s, "</union>"); | ||
129 | - | ||
130 | - /* Finally the sve prefix type */ | ||
131 | - g_string_append_printf(s, | ||
132 | - "<vector id=\"svep\" type=\"uint8\" count=\"%d\"/>", | ||
133 | - reg_width / 8); | ||
134 | - | ||
135 | - /* Then define each register in parts for each vq */ | ||
136 | - for (i = 0; i < 32; i++) { | ||
137 | - g_string_append_printf(s, | ||
138 | - "<reg name=\"z%d\" bitsize=\"%d\"" | ||
139 | - " regnum=\"%d\" type=\"svev\"/>", | ||
140 | - i, reg_width, base_reg++); | ||
141 | - info->num++; | ||
142 | - } | ||
143 | - /* fpscr & status registers */ | ||
144 | - g_string_append_printf(s, "<reg name=\"fpsr\" bitsize=\"32\"" | ||
145 | - " regnum=\"%d\" group=\"float\"" | ||
146 | - " type=\"int\"/>", base_reg++); | ||
147 | - g_string_append_printf(s, "<reg name=\"fpcr\" bitsize=\"32\"" | ||
148 | - " regnum=\"%d\" group=\"float\"" | ||
149 | - " type=\"int\"/>", base_reg++); | ||
150 | - info->num += 2; | ||
151 | - | ||
152 | - for (i = 0; i < 16; i++) { | ||
153 | - g_string_append_printf(s, | ||
154 | - "<reg name=\"p%d\" bitsize=\"%d\"" | ||
155 | - " regnum=\"%d\" type=\"svep\"/>", | ||
156 | - i, cpu->sve_max_vq * 16, base_reg++); | ||
157 | - info->num++; | ||
158 | - } | ||
159 | - g_string_append_printf(s, | ||
160 | - "<reg name=\"ffr\" bitsize=\"%d\"" | ||
161 | - " regnum=\"%d\" group=\"vector\"" | ||
162 | - " type=\"svep\"/>", | ||
163 | - cpu->sve_max_vq * 16, base_reg++); | ||
164 | - g_string_append_printf(s, | ||
165 | - "<reg name=\"vg\" bitsize=\"64\"" | ||
166 | - " regnum=\"%d\" type=\"int\"/>", | ||
167 | - base_reg++); | ||
168 | - info->num += 2; | ||
169 | - g_string_append_printf(s, "</feature>"); | ||
170 | - cpu->dyn_svereg_xml.desc = g_string_free(s, false); | ||
171 | - | ||
172 | - return cpu->dyn_svereg_xml.num; | ||
173 | -} | ||
174 | - | ||
175 | - | ||
176 | const char *arm_gdb_get_dynamic_xml(CPUState *cs, const char *xmlname) | ||
177 | { | ||
178 | ARMCPU *cpu = ARM_CPU(cs); | ||
179 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/target/arm/gdbstub64.c | ||
182 | +++ b/target/arm/gdbstub64.c | ||
183 | @@ -XXX,XX +XXX,XX @@ int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
184 | |||
185 | return 0; | ||
186 | } | ||
187 | + | ||
188 | +struct TypeSize { | ||
189 | + const char *gdb_type; | ||
190 | + short size; | ||
191 | + char sz, suffix; | ||
192 | +}; | ||
193 | + | ||
194 | +static const struct TypeSize vec_lanes[] = { | ||
195 | + /* quads */ | ||
196 | + { "uint128", 128, 'q', 'u' }, | ||
197 | + { "int128", 128, 'q', 's' }, | ||
198 | + /* 64 bit */ | ||
199 | + { "ieee_double", 64, 'd', 'f' }, | ||
200 | + { "uint64", 64, 'd', 'u' }, | ||
201 | + { "int64", 64, 'd', 's' }, | ||
202 | + /* 32 bit */ | ||
203 | + { "ieee_single", 32, 's', 'f' }, | ||
204 | + { "uint32", 32, 's', 'u' }, | ||
205 | + { "int32", 32, 's', 's' }, | ||
206 | + /* 16 bit */ | ||
207 | + { "ieee_half", 16, 'h', 'f' }, | ||
208 | + { "uint16", 16, 'h', 'u' }, | ||
209 | + { "int16", 16, 'h', 's' }, | ||
210 | + /* bytes */ | ||
211 | + { "uint8", 8, 'b', 'u' }, | ||
212 | + { "int8", 8, 'b', 's' }, | ||
213 | +}; | ||
214 | + | ||
215 | +int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) | ||
216 | +{ | ||
217 | + ARMCPU *cpu = ARM_CPU(cs); | ||
218 | + GString *s = g_string_new(NULL); | ||
219 | + DynamicGDBXMLInfo *info = &cpu->dyn_svereg_xml; | ||
220 | + g_autoptr(GString) ts = g_string_new(""); | ||
221 | + int i, j, bits, reg_width = (cpu->sve_max_vq * 128); | ||
222 | + info->num = 0; | ||
223 | + g_string_printf(s, "<?xml version=\"1.0\"?>"); | ||
224 | + g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); | ||
225 | + g_string_append_printf(s, "<feature name=\"org.gnu.gdb.aarch64.sve\">"); | ||
226 | + | ||
227 | + /* First define types and totals in a whole VL */ | ||
228 | + for (i = 0; i < ARRAY_SIZE(vec_lanes); i++) { | ||
229 | + int count = reg_width / vec_lanes[i].size; | ||
230 | + g_string_printf(ts, "svev%c%c", vec_lanes[i].sz, vec_lanes[i].suffix); | ||
231 | + g_string_append_printf(s, | ||
232 | + "<vector id=\"%s\" type=\"%s\" count=\"%d\"/>", | ||
233 | + ts->str, vec_lanes[i].gdb_type, count); | ||
234 | + } | ||
235 | + /* | ||
236 | + * Now define a union for each size group containing unsigned and | ||
237 | + * signed and potentially float versions of each size from 128 to | ||
238 | + * 8 bits. | ||
239 | + */ | ||
240 | + for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { | ||
241 | + const char suf[] = { 'q', 'd', 's', 'h', 'b' }; | ||
242 | + g_string_append_printf(s, "<union id=\"svevn%c\">", suf[i]); | ||
243 | + for (j = 0; j < ARRAY_SIZE(vec_lanes); j++) { | ||
244 | + if (vec_lanes[j].size == bits) { | ||
245 | + g_string_append_printf(s, "<field name=\"%c\" type=\"svev%c%c\"/>", | ||
246 | + vec_lanes[j].suffix, | ||
247 | + vec_lanes[j].sz, vec_lanes[j].suffix); | ||
248 | + } | ||
249 | + } | ||
250 | + g_string_append(s, "</union>"); | ||
251 | + } | ||
252 | + /* And now the final union of unions */ | ||
253 | + g_string_append(s, "<union id=\"svev\">"); | ||
254 | + for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { | ||
255 | + const char suf[] = { 'q', 'd', 's', 'h', 'b' }; | ||
256 | + g_string_append_printf(s, "<field name=\"%c\" type=\"svevn%c\"/>", | ||
257 | + suf[i], suf[i]); | ||
258 | + } | ||
259 | + g_string_append(s, "</union>"); | ||
260 | + | ||
261 | + /* Finally the sve prefix type */ | ||
262 | + g_string_append_printf(s, | ||
263 | + "<vector id=\"svep\" type=\"uint8\" count=\"%d\"/>", | ||
264 | + reg_width / 8); | ||
265 | + | ||
266 | + /* Then define each register in parts for each vq */ | ||
267 | + for (i = 0; i < 32; i++) { | ||
268 | + g_string_append_printf(s, | ||
269 | + "<reg name=\"z%d\" bitsize=\"%d\"" | ||
270 | + " regnum=\"%d\" type=\"svev\"/>", | ||
271 | + i, reg_width, base_reg++); | ||
272 | + info->num++; | ||
273 | + } | ||
274 | + /* fpscr & status registers */ | ||
275 | + g_string_append_printf(s, "<reg name=\"fpsr\" bitsize=\"32\"" | ||
276 | + " regnum=\"%d\" group=\"float\"" | ||
277 | + " type=\"int\"/>", base_reg++); | ||
278 | + g_string_append_printf(s, "<reg name=\"fpcr\" bitsize=\"32\"" | ||
279 | + " regnum=\"%d\" group=\"float\"" | ||
280 | + " type=\"int\"/>", base_reg++); | ||
281 | + info->num += 2; | ||
282 | + | ||
283 | + for (i = 0; i < 16; i++) { | ||
284 | + g_string_append_printf(s, | ||
285 | + "<reg name=\"p%d\" bitsize=\"%d\"" | ||
286 | + " regnum=\"%d\" type=\"svep\"/>", | ||
287 | + i, cpu->sve_max_vq * 16, base_reg++); | ||
288 | + info->num++; | ||
289 | + } | ||
290 | + g_string_append_printf(s, | ||
291 | + "<reg name=\"ffr\" bitsize=\"%d\"" | ||
292 | + " regnum=\"%d\" group=\"vector\"" | ||
293 | + " type=\"svep\"/>", | ||
294 | + cpu->sve_max_vq * 16, base_reg++); | ||
295 | + g_string_append_printf(s, | ||
296 | + "<reg name=\"vg\" bitsize=\"64\"" | ||
297 | + " regnum=\"%d\" type=\"int\"/>", | ||
298 | + base_reg++); | ||
299 | + info->num += 2; | ||
300 | + g_string_append_printf(s, "</feature>"); | ||
301 | + info->desc = g_string_free(s, false); | ||
302 | + | ||
303 | + return info->num; | ||
304 | +} | ||
205 | -- | 305 | -- |
206 | 2.25.1 | 306 | 2.34.1 |
307 | |||
308 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Drop zcr_no_el2_reginfo and merge the 3 registers into one array, | 3 | Create a subroutine for creating the union of unions |
4 | now that ZCR_EL2 can be squashed to RES0 and ZCR_EL3 dropped | 4 | of the various type sizes that a vector may contain. |
5 | while registering. | ||
6 | 5 | ||
6 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220506180242.216785-4-richard.henderson@linaro.org | 9 | Message-id: 20230227213329.793795-5-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/helper.c | 55 ++++++++++++++------------------------------- | 12 | target/arm/gdbstub64.c | 83 +++++++++++++++++++++++------------------- |
13 | 1 file changed, 17 insertions(+), 38 deletions(-) | 13 | 1 file changed, 45 insertions(+), 38 deletions(-) |
14 | 14 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 17 | --- a/target/arm/gdbstub64.c |
18 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/gdbstub64.c |
19 | @@ -XXX,XX +XXX,XX @@ static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | @@ -XXX,XX +XXX,XX @@ int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg) |
20 | } | 20 | return 0; |
21 | } | 21 | } |
22 | 22 | ||
23 | -static const ARMCPRegInfo zcr_el1_reginfo = { | 23 | -struct TypeSize { |
24 | - .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 24 | - const char *gdb_type; |
25 | - .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | 25 | - short size; |
26 | - .access = PL1_RW, .type = ARM_CP_SVE, | 26 | - char sz, suffix; |
27 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | ||
28 | - .writefn = zcr_write, .raw_writefn = raw_write | ||
29 | -}; | 27 | -}; |
30 | - | 28 | - |
31 | -static const ARMCPRegInfo zcr_el2_reginfo = { | 29 | -static const struct TypeSize vec_lanes[] = { |
32 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 30 | - /* quads */ |
33 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 31 | - { "uint128", 128, 'q', 'u' }, |
34 | - .access = PL2_RW, .type = ARM_CP_SVE, | 32 | - { "int128", 128, 'q', 's' }, |
35 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | 33 | - /* 64 bit */ |
36 | - .writefn = zcr_write, .raw_writefn = raw_write | 34 | - { "ieee_double", 64, 'd', 'f' }, |
35 | - { "uint64", 64, 'd', 'u' }, | ||
36 | - { "int64", 64, 'd', 's' }, | ||
37 | - /* 32 bit */ | ||
38 | - { "ieee_single", 32, 's', 'f' }, | ||
39 | - { "uint32", 32, 's', 'u' }, | ||
40 | - { "int32", 32, 's', 's' }, | ||
41 | - /* 16 bit */ | ||
42 | - { "ieee_half", 16, 'h', 'f' }, | ||
43 | - { "uint16", 16, 'h', 'u' }, | ||
44 | - { "int16", 16, 'h', 's' }, | ||
45 | - /* bytes */ | ||
46 | - { "uint8", 8, 'b', 'u' }, | ||
47 | - { "int8", 8, 'b', 's' }, | ||
37 | -}; | 48 | -}; |
38 | - | 49 | - |
39 | -static const ARMCPRegInfo zcr_no_el2_reginfo = { | 50 | -int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) |
40 | - .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 51 | +static void output_vector_union_type(GString *s, int reg_width) |
41 | - .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 52 | { |
42 | - .access = PL2_RW, .type = ARM_CP_SVE, | 53 | - ARMCPU *cpu = ARM_CPU(cs); |
43 | - .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore | 54 | - GString *s = g_string_new(NULL); |
44 | -}; | 55 | - DynamicGDBXMLInfo *info = &cpu->dyn_svereg_xml; |
45 | - | 56 | + struct TypeSize { |
46 | -static const ARMCPRegInfo zcr_el3_reginfo = { | 57 | + const char *gdb_type; |
47 | - .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | 58 | + short size; |
48 | - .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | 59 | + char sz, suffix; |
49 | - .access = PL3_RW, .type = ARM_CP_SVE, | 60 | + }; |
50 | - .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | 61 | + |
51 | - .writefn = zcr_write, .raw_writefn = raw_write | 62 | + static const struct TypeSize vec_lanes[] = { |
52 | +static const ARMCPRegInfo zcr_reginfo[] = { | 63 | + /* quads */ |
53 | + { .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64, | 64 | + { "uint128", 128, 'q', 'u' }, |
54 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0, | 65 | + { "int128", 128, 'q', 's' }, |
55 | + .access = PL1_RW, .type = ARM_CP_SVE, | 66 | + /* 64 bit */ |
56 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]), | 67 | + { "ieee_double", 64, 'd', 'f' }, |
57 | + .writefn = zcr_write, .raw_writefn = raw_write }, | 68 | + { "uint64", 64, 'd', 'u' }, |
58 | + { .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64, | 69 | + { "int64", 64, 'd', 's' }, |
59 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0, | 70 | + /* 32 bit */ |
60 | + .access = PL2_RW, .type = ARM_CP_SVE, | 71 | + { "ieee_single", 32, 's', 'f' }, |
61 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]), | 72 | + { "uint32", 32, 's', 'u' }, |
62 | + .writefn = zcr_write, .raw_writefn = raw_write }, | 73 | + { "int32", 32, 's', 's' }, |
63 | + { .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64, | 74 | + /* 16 bit */ |
64 | + .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0, | 75 | + { "ieee_half", 16, 'h', 'f' }, |
65 | + .access = PL3_RW, .type = ARM_CP_SVE, | 76 | + { "uint16", 16, 'h', 'u' }, |
66 | + .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]), | 77 | + { "int16", 16, 'h', 's' }, |
67 | + .writefn = zcr_write, .raw_writefn = raw_write }, | 78 | + /* bytes */ |
68 | }; | 79 | + { "uint8", 8, 'b', 'u' }, |
69 | 80 | + { "int8", 8, 'b', 's' }, | |
70 | void hw_watchpoint_update(ARMCPU *cpu, int n) | 81 | + }; |
71 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 82 | + |
83 | + static const char suf[] = { 'q', 'd', 's', 'h', 'b' }; | ||
84 | + | ||
85 | g_autoptr(GString) ts = g_string_new(""); | ||
86 | - int i, j, bits, reg_width = (cpu->sve_max_vq * 128); | ||
87 | - info->num = 0; | ||
88 | - g_string_printf(s, "<?xml version=\"1.0\"?>"); | ||
89 | - g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); | ||
90 | - g_string_append_printf(s, "<feature name=\"org.gnu.gdb.aarch64.sve\">"); | ||
91 | + int i, j, bits; | ||
92 | |||
93 | /* First define types and totals in a whole VL */ | ||
94 | for (i = 0; i < ARRAY_SIZE(vec_lanes); i++) { | ||
95 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) | ||
96 | * 8 bits. | ||
97 | */ | ||
98 | for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { | ||
99 | - const char suf[] = { 'q', 'd', 's', 'h', 'b' }; | ||
100 | g_string_append_printf(s, "<union id=\"svevn%c\">", suf[i]); | ||
101 | for (j = 0; j < ARRAY_SIZE(vec_lanes); j++) { | ||
102 | if (vec_lanes[j].size == bits) { | ||
103 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) | ||
104 | /* And now the final union of unions */ | ||
105 | g_string_append(s, "<union id=\"svev\">"); | ||
106 | for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { | ||
107 | - const char suf[] = { 'q', 'd', 's', 'h', 'b' }; | ||
108 | g_string_append_printf(s, "<field name=\"%c\" type=\"svevn%c\"/>", | ||
109 | suf[i], suf[i]); | ||
72 | } | 110 | } |
73 | 111 | g_string_append(s, "</union>"); | |
74 | if (cpu_isar_feature(aa64_sve, cpu)) { | 112 | +} |
75 | - define_one_arm_cp_reg(cpu, &zcr_el1_reginfo); | 113 | + |
76 | - if (arm_feature(env, ARM_FEATURE_EL2)) { | 114 | +int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) |
77 | - define_one_arm_cp_reg(cpu, &zcr_el2_reginfo); | 115 | +{ |
78 | - } else { | 116 | + ARMCPU *cpu = ARM_CPU(cs); |
79 | - define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo); | 117 | + GString *s = g_string_new(NULL); |
80 | - } | 118 | + DynamicGDBXMLInfo *info = &cpu->dyn_svereg_xml; |
81 | - if (arm_feature(env, ARM_FEATURE_EL3)) { | 119 | + int i, reg_width = (cpu->sve_max_vq * 128); |
82 | - define_one_arm_cp_reg(cpu, &zcr_el3_reginfo); | 120 | + info->num = 0; |
83 | - } | 121 | + g_string_printf(s, "<?xml version=\"1.0\"?>"); |
84 | + define_arm_cp_regs(cpu, zcr_reginfo); | 122 | + g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); |
85 | } | 123 | + g_string_append_printf(s, "<feature name=\"org.gnu.gdb.aarch64.sve\">"); |
86 | 124 | + | |
87 | #ifdef TARGET_AARCH64 | 125 | + output_vector_union_type(s, reg_width); |
126 | |||
127 | /* Finally the sve prefix type */ | ||
128 | g_string_append_printf(s, | ||
88 | -- | 129 | -- |
89 | 2.25.1 | 130 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This extension concerns changes to the External Debug interface, | 3 | Rather than increment base_reg and num, compute num from the change |
4 | with Secure and Non-secure access to the debug registers, and all | 4 | to base_reg at the end. Clean up some nearby comments. |
5 | of it is outside the scope of QEMU. Indicating support for this | ||
6 | is mandatory with FEAT_SEL2, which we do implement. | ||
7 | 5 | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20220506180242.216785-13-richard.henderson@linaro.org | 8 | Message-id: 20230227213329.793795-6-richard.henderson@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | docs/system/arm/emulation.rst | 1 + | 11 | target/arm/gdbstub64.c | 27 ++++++++++++++++----------- |
14 | target/arm/cpu64.c | 2 +- | 12 | 1 file changed, 16 insertions(+), 11 deletions(-) |
15 | target/arm/cpu_tcg.c | 4 ++-- | ||
16 | 3 files changed, 4 insertions(+), 3 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 14 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/docs/system/arm/emulation.rst | 16 | --- a/target/arm/gdbstub64.c |
21 | +++ b/docs/system/arm/emulation.rst | 17 | +++ b/target/arm/gdbstub64.c |
22 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 18 | @@ -XXX,XX +XXX,XX @@ static void output_vector_union_type(GString *s, int reg_width) |
23 | - FEAT_DIT (Data Independent Timing instructions) | 19 | g_string_append(s, "</union>"); |
24 | - FEAT_DPB (DC CVAP instruction) | 20 | } |
25 | - FEAT_Debugv8p2 (Debug changes for v8.2) | 21 | |
26 | +- FEAT_Debugv8p4 (Debug changes for v8.4) | 22 | -int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) |
27 | - FEAT_DotProd (Advanced SIMD dot product instructions) | 23 | +int arm_gen_dynamic_svereg_xml(CPUState *cs, int orig_base_reg) |
28 | - FEAT_FCMA (Floating-point complex number instructions) | 24 | { |
29 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | 25 | ARMCPU *cpu = ARM_CPU(cs); |
30 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 26 | GString *s = g_string_new(NULL); |
31 | index XXXXXXX..XXXXXXX 100644 | 27 | DynamicGDBXMLInfo *info = &cpu->dyn_svereg_xml; |
32 | --- a/target/arm/cpu64.c | 28 | - int i, reg_width = (cpu->sve_max_vq * 128); |
33 | +++ b/target/arm/cpu64.c | 29 | - info->num = 0; |
34 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 30 | + int reg_width = cpu->sve_max_vq * 128; |
35 | cpu->isar.id_aa64zfr0 = t; | 31 | + int base_reg = orig_base_reg; |
36 | 32 | + int i; | |
37 | t = cpu->isar.id_aa64dfr0; | 33 | + |
38 | - t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | 34 | g_string_printf(s, "<?xml version=\"1.0\"?>"); |
39 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9); /* FEAT_Debugv8p4 */ | 35 | g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); |
40 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | 36 | g_string_append_printf(s, "<feature name=\"org.gnu.gdb.aarch64.sve\">"); |
41 | cpu->isar.id_aa64dfr0 = t; | 37 | |
42 | 38 | + /* Create the vector union type. */ | |
43 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 39 | output_vector_union_type(s, reg_width); |
44 | index XXXXXXX..XXXXXXX 100644 | 40 | |
45 | --- a/target/arm/cpu_tcg.c | 41 | - /* Finally the sve prefix type */ |
46 | +++ b/target/arm/cpu_tcg.c | 42 | + /* Create the predicate vector type. */ |
47 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | 43 | g_string_append_printf(s, |
48 | cpu->isar.id_pfr2 = t; | 44 | "<vector id=\"svep\" type=\"uint8\" count=\"%d\"/>", |
49 | 45 | reg_width / 8); | |
50 | t = cpu->isar.id_dfr0; | 46 | |
51 | - t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | 47 | - /* Then define each register in parts for each vq */ |
52 | - t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | 48 | + /* Define the vector registers. */ |
53 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 9); /* FEAT_Debugv8p4 */ | 49 | for (i = 0; i < 32; i++) { |
54 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 9); /* FEAT_Debugv8p4 */ | 50 | g_string_append_printf(s, |
55 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | 51 | "<reg name=\"z%d\" bitsize=\"%d\"" |
56 | cpu->isar.id_dfr0 = t; | 52 | " regnum=\"%d\" type=\"svev\"/>", |
53 | i, reg_width, base_reg++); | ||
54 | - info->num++; | ||
55 | } | ||
56 | + | ||
57 | /* fpscr & status registers */ | ||
58 | g_string_append_printf(s, "<reg name=\"fpsr\" bitsize=\"32\"" | ||
59 | " regnum=\"%d\" group=\"float\"" | ||
60 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_svereg_xml(CPUState *cs, int base_reg) | ||
61 | g_string_append_printf(s, "<reg name=\"fpcr\" bitsize=\"32\"" | ||
62 | " regnum=\"%d\" group=\"float\"" | ||
63 | " type=\"int\"/>", base_reg++); | ||
64 | - info->num += 2; | ||
65 | |||
66 | + /* Define the predicate registers. */ | ||
67 | for (i = 0; i < 16; i++) { | ||
68 | g_string_append_printf(s, | ||
69 | "<reg name=\"p%d\" bitsize=\"%d\"" | ||
70 | " regnum=\"%d\" type=\"svep\"/>", | ||
71 | i, cpu->sve_max_vq * 16, base_reg++); | ||
72 | - info->num++; | ||
73 | } | ||
74 | g_string_append_printf(s, | ||
75 | "<reg name=\"ffr\" bitsize=\"%d\"" | ||
76 | " regnum=\"%d\" group=\"vector\"" | ||
77 | " type=\"svep\"/>", | ||
78 | cpu->sve_max_vq * 16, base_reg++); | ||
79 | + | ||
80 | + /* Define the vector length pseudo-register. */ | ||
81 | g_string_append_printf(s, | ||
82 | "<reg name=\"vg\" bitsize=\"64\"" | ||
83 | " regnum=\"%d\" type=\"int\"/>", | ||
84 | base_reg++); | ||
85 | - info->num += 2; | ||
86 | - g_string_append_printf(s, "</feature>"); | ||
87 | - info->desc = g_string_free(s, false); | ||
88 | |||
89 | + g_string_append_printf(s, "</feature>"); | ||
90 | + | ||
91 | + info->desc = g_string_free(s, false); | ||
92 | + info->num = base_reg - orig_base_reg; | ||
93 | return info->num; | ||
57 | } | 94 | } |
58 | -- | 95 | -- |
59 | 2.25.1 | 96 | 2.34.1 |
97 | |||
98 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The CPU topology isn't enabled on arm/virt machine yet, but we're | 3 | Reviewed-by: Fabiano Rosas <farosas@suse.de> |
4 | going to do it in next patch. After the CPU topology is enabled by | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | next patch, "thread-id=1" becomes invalid because the CPU core is | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | preferred on arm/virt machine. It means these two CPUs have 0/1 | 6 | Message-id: 20230227213329.793795-7-richard.henderson@linaro.org |
7 | as their core IDs, but their thread IDs are all 0. It will trigger | ||
8 | test failure as the following message indicates: | ||
9 | |||
10 | [14/21 qemu:qtest+qtest-aarch64 / qtest-aarch64/numa-test ERROR | ||
11 | 1.48s killed by signal 6 SIGABRT | ||
12 | >>> G_TEST_DBUS_DAEMON=/home/gavin/sandbox/qemu.main/tests/dbus-vmstate-daemon.sh \ | ||
13 | QTEST_QEMU_STORAGE_DAEMON_BINARY=./storage-daemon/qemu-storage-daemon \ | ||
14 | QTEST_QEMU_BINARY=./qemu-system-aarch64 \ | ||
15 | QTEST_QEMU_IMG=./qemu-img MALLOC_PERTURB_=83 \ | ||
16 | /home/gavin/sandbox/qemu.main/build/tests/qtest/numa-test --tap -k | ||
17 | ―――――――――――――――――――――――――――――――――――――――――――――― | ||
18 | stderr: | ||
19 | qemu-system-aarch64: -numa cpu,node-id=0,thread-id=1: no match found | ||
20 | |||
21 | This fixes the issue by providing comprehensive SMP configurations | ||
22 | in aarch64_numa_cpu(). The SMP configurations aren't used before | ||
23 | the CPU topology is enabled in next patch. | ||
24 | |||
25 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
26 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
27 | Message-id: 20220503140304.855514-3-gshan@redhat.com | ||
28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
29 | --- | 8 | --- |
30 | tests/qtest/numa-test.c | 3 ++- | 9 | target/arm/gdbstub64.c | 5 +++-- |
31 | 1 file changed, 2 insertions(+), 1 deletion(-) | 10 | 1 file changed, 3 insertions(+), 2 deletions(-) |
32 | 11 | ||
33 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c | 12 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c |
34 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/tests/qtest/numa-test.c | 14 | --- a/target/arm/gdbstub64.c |
36 | +++ b/tests/qtest/numa-test.c | 15 | +++ b/target/arm/gdbstub64.c |
37 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) | 16 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_svereg_xml(CPUState *cs, int orig_base_reg) |
38 | QTestState *qts; | 17 | GString *s = g_string_new(NULL); |
39 | g_autofree char *cli = NULL; | 18 | DynamicGDBXMLInfo *info = &cpu->dyn_svereg_xml; |
40 | 19 | int reg_width = cpu->sve_max_vq * 128; | |
41 | - cli = make_cli(data, "-machine smp.cpus=2 " | 20 | + int pred_width = cpu->sve_max_vq * 16; |
42 | + cli = make_cli(data, "-machine " | 21 | int base_reg = orig_base_reg; |
43 | + "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " | 22 | int i; |
44 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " | 23 | |
45 | "-numa cpu,node-id=1,thread-id=0 " | 24 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_svereg_xml(CPUState *cs, int orig_base_reg) |
46 | "-numa cpu,node-id=0,thread-id=1"); | 25 | g_string_append_printf(s, |
26 | "<reg name=\"p%d\" bitsize=\"%d\"" | ||
27 | " regnum=\"%d\" type=\"svep\"/>", | ||
28 | - i, cpu->sve_max_vq * 16, base_reg++); | ||
29 | + i, pred_width, base_reg++); | ||
30 | } | ||
31 | g_string_append_printf(s, | ||
32 | "<reg name=\"ffr\" bitsize=\"%d\"" | ||
33 | " regnum=\"%d\" group=\"vector\"" | ||
34 | " type=\"svep\"/>", | ||
35 | - cpu->sve_max_vq * 16, base_reg++); | ||
36 | + pred_width, base_reg++); | ||
37 | |||
38 | /* Define the vector length pseudo-register. */ | ||
39 | g_string_append_printf(s, | ||
47 | -- | 40 | -- |
48 | 2.25.1 | 41 | 2.34.1 |
49 | 42 | ||
50 | 43 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This extension concerns not merging memory access, which TCG does | 3 | Define svep based on the size of the predicates, |
4 | not implement. Thus we can trivially enable this feature. | 4 | not the primary vector registers. |
5 | Add a comment to handle_hint for the DGH instruction, but no code. | ||
6 | 5 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220506180242.216785-23-richard.henderson@linaro.org | 8 | Message-id: 20230227213329.793795-8-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | docs/system/arm/emulation.rst | 1 + | 11 | target/arm/gdbstub64.c | 2 +- |
13 | target/arm/cpu64.c | 1 + | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | target/arm/translate-a64.c | 1 + | ||
15 | 3 files changed, 3 insertions(+) | ||
16 | 13 | ||
17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 14 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/docs/system/arm/emulation.rst | 16 | --- a/target/arm/gdbstub64.c |
20 | +++ b/docs/system/arm/emulation.rst | 17 | +++ b/target/arm/gdbstub64.c |
21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 18 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_svereg_xml(CPUState *cs, int orig_base_reg) |
22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | 19 | /* Create the predicate vector type. */ |
23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) | 20 | g_string_append_printf(s, |
24 | - FEAT_CSV3 (Cache speculation variant 3) | 21 | "<vector id=\"svep\" type=\"uint8\" count=\"%d\"/>", |
25 | +- FEAT_DGH (Data gathering hint) | 22 | - reg_width / 8); |
26 | - FEAT_DIT (Data Independent Timing instructions) | 23 | + pred_width / 8); |
27 | - FEAT_DPB (DC CVAP instruction) | 24 | |
28 | - FEAT_Debugv8p2 (Debug changes for v8.2) | 25 | /* Define the vector registers. */ |
29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 26 | for (i = 0; i < 32; i++) { |
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/cpu64.c | ||
32 | +++ b/target/arm/cpu64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
34 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | ||
35 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | ||
36 | t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | ||
37 | + t = FIELD_DP64(t, ID_AA64ISAR1, DGH, 1); /* FEAT_DGH */ | ||
38 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | ||
39 | cpu->isar.id_aa64isar1 = t; | ||
40 | |||
41 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/translate-a64.c | ||
44 | +++ b/target/arm/translate-a64.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
46 | break; | ||
47 | case 0b00100: /* SEV */ | ||
48 | case 0b00101: /* SEVL */ | ||
49 | + case 0b00110: /* DGH */ | ||
50 | /* we treat all as NOP at least for now */ | ||
51 | break; | ||
52 | case 0b00111: /* XPACLRI */ | ||
53 | -- | 27 | -- |
54 | 2.25.1 | 28 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Enable the n1 for virt and sbsa board use. | 3 | This will make the function usable between SVE and SME. |
4 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220506180242.216785-25-richard.henderson@linaro.org | 8 | Message-id: 20230227213329.793795-9-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | docs/system/arm/virt.rst | 1 + | 11 | target/arm/gdbstub64.c | 28 ++++++++++++++-------------- |
11 | hw/arm/sbsa-ref.c | 1 + | 12 | 1 file changed, 14 insertions(+), 14 deletions(-) |
12 | hw/arm/virt.c | 1 + | ||
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
15 | 13 | ||
16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 14 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/docs/system/arm/virt.rst | 16 | --- a/target/arm/gdbstub64.c |
19 | +++ b/docs/system/arm/virt.rst | 17 | +++ b/target/arm/gdbstub64.c |
20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: | 18 | @@ -XXX,XX +XXX,XX @@ int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg) |
21 | - ``cortex-a76`` (64-bit) | 19 | return 0; |
22 | - ``a64fx`` (64-bit) | ||
23 | - ``host`` (with KVM only) | ||
24 | +- ``neoverse-n1`` (64-bit) | ||
25 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | ||
26 | |||
27 | Note that the default is ``cortex-a15``, so for an AArch64 guest you must | ||
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/sbsa-ref.c | ||
31 | +++ b/hw/arm/sbsa-ref.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static const char * const valid_cpus[] = { | ||
33 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
34 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
35 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
36 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
37 | ARM_CPU_TYPE_NAME("max"), | ||
38 | }; | ||
39 | |||
40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/virt.c | ||
43 | +++ b/hw/arm/virt.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
45 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
46 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
47 | ARM_CPU_TYPE_NAME("a64fx"), | ||
48 | + ARM_CPU_TYPE_NAME("neoverse-n1"), | ||
49 | ARM_CPU_TYPE_NAME("host"), | ||
50 | ARM_CPU_TYPE_NAME("max"), | ||
51 | }; | ||
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/cpu64.c | ||
55 | +++ b/target/arm/cpu64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a76_initfn(Object *obj) | ||
57 | cpu->isar.mvfr2 = 0x00000043; | ||
58 | } | 20 | } |
59 | 21 | ||
60 | +static void aarch64_neoverse_n1_initfn(Object *obj) | 22 | -static void output_vector_union_type(GString *s, int reg_width) |
61 | +{ | 23 | +static void output_vector_union_type(GString *s, int reg_width, |
62 | + ARMCPU *cpu = ARM_CPU(obj); | 24 | + const char *name) |
25 | { | ||
26 | struct TypeSize { | ||
27 | const char *gdb_type; | ||
28 | @@ -XXX,XX +XXX,XX @@ static void output_vector_union_type(GString *s, int reg_width) | ||
29 | }; | ||
30 | |||
31 | static const char suf[] = { 'q', 'd', 's', 'h', 'b' }; | ||
32 | - | ||
33 | - g_autoptr(GString) ts = g_string_new(""); | ||
34 | int i, j, bits; | ||
35 | |||
36 | /* First define types and totals in a whole VL */ | ||
37 | for (i = 0; i < ARRAY_SIZE(vec_lanes); i++) { | ||
38 | - int count = reg_width / vec_lanes[i].size; | ||
39 | - g_string_printf(ts, "svev%c%c", vec_lanes[i].sz, vec_lanes[i].suffix); | ||
40 | g_string_append_printf(s, | ||
41 | - "<vector id=\"%s\" type=\"%s\" count=\"%d\"/>", | ||
42 | - ts->str, vec_lanes[i].gdb_type, count); | ||
43 | + "<vector id=\"%s%c%c\" type=\"%s\" count=\"%d\"/>", | ||
44 | + name, vec_lanes[i].sz, vec_lanes[i].suffix, | ||
45 | + vec_lanes[i].gdb_type, reg_width / vec_lanes[i].size); | ||
46 | } | ||
63 | + | 47 | + |
64 | + cpu->dtb_compatible = "arm,neoverse-n1"; | 48 | /* |
65 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 49 | * Now define a union for each size group containing unsigned and |
66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 50 | * signed and potentially float versions of each size from 128 to |
67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 51 | * 8 bits. |
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | 52 | */ |
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | 53 | for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { |
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | 54 | - g_string_append_printf(s, "<union id=\"svevn%c\">", suf[i]); |
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | 55 | + g_string_append_printf(s, "<union id=\"%sn%c\">", name, suf[i]); |
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | 56 | for (j = 0; j < ARRAY_SIZE(vec_lanes); j++) { |
57 | if (vec_lanes[j].size == bits) { | ||
58 | - g_string_append_printf(s, "<field name=\"%c\" type=\"svev%c%c\"/>", | ||
59 | - vec_lanes[j].suffix, | ||
60 | + g_string_append_printf(s, "<field name=\"%c\" type=\"%s%c%c\"/>", | ||
61 | + vec_lanes[j].suffix, name, | ||
62 | vec_lanes[j].sz, vec_lanes[j].suffix); | ||
63 | } | ||
64 | } | ||
65 | g_string_append(s, "</union>"); | ||
66 | } | ||
73 | + | 67 | + |
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | 68 | /* And now the final union of unions */ |
75 | + cpu->clidr = 0x82000023; | 69 | - g_string_append(s, "<union id=\"svev\">"); |
76 | + cpu->ctr = 0x8444c004; | 70 | + g_string_append_printf(s, "<union id=\"%s\">", name); |
77 | + cpu->dcz_blocksize = 4; | 71 | for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { |
78 | + cpu->isar.id_aa64dfr0 = 0x0000000110305408ull; | 72 | - g_string_append_printf(s, "<field name=\"%c\" type=\"svevn%c\"/>", |
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | 73 | - suf[i], suf[i]); |
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | 74 | + g_string_append_printf(s, "<field name=\"%c\" type=\"%sn%c\"/>", |
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull; | 75 | + suf[i], name, suf[i]); |
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | 76 | } |
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | 77 | g_string_append(s, "</union>"); |
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | 78 | } |
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000020ull; | 79 | @@ -XXX,XX +XXX,XX @@ int arm_gen_dynamic_svereg_xml(CPUState *cs, int orig_base_reg) |
86 | + cpu->id_afr0 = 0x00000000; | 80 | g_string_append_printf(s, "<feature name=\"org.gnu.gdb.aarch64.sve\">"); |
87 | + cpu->isar.id_dfr0 = 0x04010088; | 81 | |
88 | + cpu->isar.id_isar0 = 0x02101110; | 82 | /* Create the vector union type. */ |
89 | + cpu->isar.id_isar1 = 0x13112111; | 83 | - output_vector_union_type(s, reg_width); |
90 | + cpu->isar.id_isar2 = 0x21232042; | 84 | + output_vector_union_type(s, reg_width, "svev"); |
91 | + cpu->isar.id_isar3 = 0x01112131; | 85 | |
92 | + cpu->isar.id_isar4 = 0x00010142; | 86 | /* Create the predicate vector type. */ |
93 | + cpu->isar.id_isar5 = 0x01011121; | 87 | g_string_append_printf(s, |
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0c1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | ||
106 | + /* From B2.23 CCSIDR_EL1 */ | ||
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | ||
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | ||
109 | + cpu->ccsidr[2] = 0x70ffe03a; /* 1MB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.98 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
123 | +} | ||
124 | + | ||
125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | ||
126 | { | ||
127 | /* | ||
128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { | ||
129 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | ||
130 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, | ||
131 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | ||
132 | + { .name = "neoverse-n1", .initfn = aarch64_neoverse_n1_initfn }, | ||
133 | { .name = "max", .initfn = aarch64_max_initfn }, | ||
134 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) | ||
135 | { .name = "host", .initfn = aarch64_host_initfn }, | ||
136 | -- | 88 | -- |
137 | 2.25.1 | 89 | 2.34.1 |
90 | |||
91 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This extension concerns cache speculation, which TCG does | 3 | Order suf[] by the log8 of the width. |
4 | not implement. Thus we can trivially enable this feature. | 4 | Use ARRAY_SIZE instead of hard-coding 128. |
5 | |||
6 | This changes the order of the union definitions, | ||
7 | but retains the order of the union-of-union members. | ||
5 | 8 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220506180242.216785-22-richard.henderson@linaro.org | 11 | Message-id: 20230227213329.793795-10-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | docs/system/arm/emulation.rst | 1 + | 14 | target/arm/gdbstub64.c | 10 ++++++---- |
12 | target/arm/cpu64.c | 1 + | 15 | 1 file changed, 6 insertions(+), 4 deletions(-) |
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
15 | 16 | ||
16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 17 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/docs/system/arm/emulation.rst | 19 | --- a/target/arm/gdbstub64.c |
19 | +++ b/docs/system/arm/emulation.rst | 20 | +++ b/target/arm/gdbstub64.c |
20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 21 | @@ -XXX,XX +XXX,XX @@ static void output_vector_union_type(GString *s, int reg_width, |
21 | - FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) | 22 | { "int8", 8, 'b', 's' }, |
22 | - FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) | 23 | }; |
23 | - FEAT_CSV2_2 (Cache speculation variant 2, version 2) | 24 | |
24 | +- FEAT_CSV3 (Cache speculation variant 3) | 25 | - static const char suf[] = { 'q', 'd', 's', 'h', 'b' }; |
25 | - FEAT_DIT (Data Independent Timing instructions) | 26 | - int i, j, bits; |
26 | - FEAT_DPB (DC CVAP instruction) | 27 | + static const char suf[] = { 'b', 'h', 's', 'd', 'q' }; |
27 | - FEAT_Debugv8p2 (Debug changes for v8.2) | 28 | + int i, j; |
28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 29 | |
29 | index XXXXXXX..XXXXXXX 100644 | 30 | /* First define types and totals in a whole VL */ |
30 | --- a/target/arm/cpu64.c | 31 | for (i = 0; i < ARRAY_SIZE(vec_lanes); i++) { |
31 | +++ b/target/arm/cpu64.c | 32 | @@ -XXX,XX +XXX,XX @@ static void output_vector_union_type(GString *s, int reg_width, |
32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 33 | * signed and potentially float versions of each size from 128 to |
33 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | 34 | * 8 bits. |
34 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | 35 | */ |
35 | t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2); /* FEAT_CSV2_2 */ | 36 | - for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { |
36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV3, 1); /* FEAT_CSV3 */ | 37 | + for (i = 0; i < ARRAY_SIZE(suf); i++) { |
37 | cpu->isar.id_aa64pfr0 = t; | 38 | + int bits = 8 << i; |
38 | 39 | + | |
39 | t = cpu->isar.id_aa64pfr1; | 40 | g_string_append_printf(s, "<union id=\"%sn%c\">", name, suf[i]); |
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 41 | for (j = 0; j < ARRAY_SIZE(vec_lanes); j++) { |
41 | index XXXXXXX..XXXXXXX 100644 | 42 | if (vec_lanes[j].size == bits) { |
42 | --- a/target/arm/cpu_tcg.c | 43 | @@ -XXX,XX +XXX,XX @@ static void output_vector_union_type(GString *s, int reg_width, |
43 | +++ b/target/arm/cpu_tcg.c | 44 | |
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | 45 | /* And now the final union of unions */ |
45 | cpu->isar.id_pfr0 = t; | 46 | g_string_append_printf(s, "<union id=\"%s\">", name); |
46 | 47 | - for (bits = 128, i = 0; bits >= 8; bits /= 2, i++) { | |
47 | t = cpu->isar.id_pfr2; | 48 | + for (i = ARRAY_SIZE(suf) - 1; i >= 0; i--) { |
48 | + t = FIELD_DP32(t, ID_PFR2, CSV3, 1); /* FEAT_CSV3 */ | 49 | g_string_append_printf(s, "<field name=\"%c\" type=\"%sn%c\"/>", |
49 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | 50 | suf[i], name, suf[i]); |
50 | cpu->isar.id_pfr2 = t; | 51 | } |
51 | |||
52 | -- | 52 | -- |
53 | 2.25.1 | 53 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Virtual SError exceptions are raised by setting HCR_EL2.VSE, | 3 | Keep the logic for pauth within pauth_helper.c, and expose |
4 | and are routed to EL1 just like other virtual exceptions. | 4 | a helper function for use with the gdbstub pac extension. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220506180242.216785-16-richard.henderson@linaro.org | 8 | Message-id: 20230227213329.793795-11-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/cpu.h | 2 ++ | 11 | target/arm/internals.h | 10 ++++++++++ |
12 | target/arm/internals.h | 8 ++++++++ | 12 | target/arm/tcg/pauth_helper.c | 26 ++++++++++++++++++++++---- |
13 | target/arm/syndrome.h | 5 +++++ | 13 | 2 files changed, 32 insertions(+), 4 deletions(-) |
14 | target/arm/cpu.c | 38 +++++++++++++++++++++++++++++++++++++- | ||
15 | target/arm/helper.c | 40 +++++++++++++++++++++++++++++++++++++++- | ||
16 | 5 files changed, 91 insertions(+), 2 deletions(-) | ||
17 | 14 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | #define EXCP_LSERR 21 /* v8M LSERR SecureFault */ | ||
24 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | ||
25 | #define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ | ||
26 | +#define EXCP_VSERR 24 | ||
27 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
28 | |||
29 | #define ARMV7M_EXCP_RESET 1 | ||
30 | @@ -XXX,XX +XXX,XX @@ enum { | ||
31 | #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1 | ||
32 | #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2 | ||
33 | #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3 | ||
34 | +#define CPU_INTERRUPT_VSERR CPU_INTERRUPT_TGT_INT_0 | ||
35 | |||
36 | /* The usual mapping for an AArch64 system register to its AArch32 | ||
37 | * counterpart is for the 32 bit world to have access to the lower | ||
38 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 15 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
39 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/internals.h | 17 | --- a/target/arm/internals.h |
41 | +++ b/target/arm/internals.h | 18 | +++ b/target/arm/internals.h |
42 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_virq(ARMCPU *cpu); | 19 | @@ -XXX,XX +XXX,XX @@ int exception_target_el(CPUARMState *env); |
43 | */ | 20 | bool arm_singlestep_active(CPUARMState *env); |
44 | void arm_cpu_update_vfiq(ARMCPU *cpu); | 21 | bool arm_generate_debug_exceptions(CPUARMState *env); |
45 | 22 | ||
46 | +/** | 23 | +/** |
47 | + * arm_cpu_update_vserr: Update CPU_INTERRUPT_VSERR bit | 24 | + * pauth_ptr_mask: |
25 | + * @env: cpu context | ||
26 | + * @ptr: selects between TTBR0 and TTBR1 | ||
27 | + * @data: selects between TBI and TBID | ||
48 | + * | 28 | + * |
49 | + * Update the CPU_INTERRUPT_VSERR bit in cs->interrupt_request, | 29 | + * Return a mask of the bits of @ptr that contain the authentication code. |
50 | + * following a change to the HCR_EL2.VSE bit. | ||
51 | + */ | 30 | + */ |
52 | +void arm_cpu_update_vserr(ARMCPU *cpu); | 31 | +uint64_t pauth_ptr_mask(CPUARMState *env, uint64_t ptr, bool data); |
53 | + | 32 | + |
54 | /** | 33 | /* Add the cpreg definitions for debug related system registers */ |
55 | * arm_mmu_idx_el: | 34 | void define_debug_regs(ARMCPU *cpu); |
56 | * @env: The cpu environment | 35 | |
57 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | 36 | diff --git a/target/arm/tcg/pauth_helper.c b/target/arm/tcg/pauth_helper.c |
58 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/target/arm/syndrome.h | 38 | --- a/target/arm/tcg/pauth_helper.c |
60 | +++ b/target/arm/syndrome.h | 39 | +++ b/target/arm/tcg/pauth_helper.c |
61 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_pcalignment(void) | 40 | @@ -XXX,XX +XXX,XX @@ static uint64_t pauth_addpac(CPUARMState *env, uint64_t ptr, uint64_t modifier, |
62 | return (EC_PCALIGNMENT << ARM_EL_EC_SHIFT) | ARM_EL_IL; | 41 | return pac | ext | ptr; |
63 | } | 42 | } |
64 | 43 | ||
65 | +static inline uint32_t syn_serror(uint32_t extra) | 44 | -static uint64_t pauth_original_ptr(uint64_t ptr, ARMVAParameters param) |
66 | +{ | 45 | +static uint64_t pauth_ptr_mask_internal(ARMVAParameters param) |
67 | + return (EC_SERROR << ARM_EL_EC_SHIFT) | ARM_EL_IL | extra; | 46 | { |
47 | - /* Note that bit 55 is used whether or not the regime has 2 ranges. */ | ||
48 | - uint64_t extfield = sextract64(ptr, 55, 1); | ||
49 | int bot_pac_bit = 64 - param.tsz; | ||
50 | int top_pac_bit = 64 - 8 * param.tbi; | ||
51 | |||
52 | - return deposit64(ptr, bot_pac_bit, top_pac_bit - bot_pac_bit, extfield); | ||
53 | + return MAKE_64BIT_MASK(bot_pac_bit, top_pac_bit - bot_pac_bit); | ||
68 | +} | 54 | +} |
69 | + | 55 | + |
70 | #endif /* TARGET_ARM_SYNDROME_H */ | 56 | +static uint64_t pauth_original_ptr(uint64_t ptr, ARMVAParameters param) |
71 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/cpu.c | ||
74 | +++ b/target/arm/cpu.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_has_work(CPUState *cs) | ||
76 | return (cpu->power_state != PSCI_OFF) | ||
77 | && cs->interrupt_request & | ||
78 | (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD | ||
79 | - | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | ||
80 | + | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | CPU_INTERRUPT_VSERR | ||
81 | | CPU_INTERRUPT_EXITTB); | ||
82 | } | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, | ||
85 | return false; | ||
86 | } | ||
87 | return !(env->daif & PSTATE_I); | ||
88 | + case EXCP_VSERR: | ||
89 | + if (!(hcr_el2 & HCR_AMO) || (hcr_el2 & HCR_TGE)) { | ||
90 | + /* VIRQs are only taken when hypervized. */ | ||
91 | + return false; | ||
92 | + } | ||
93 | + return !(env->daif & PSTATE_A); | ||
94 | default: | ||
95 | g_assert_not_reached(); | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | ||
98 | goto found; | ||
99 | } | ||
100 | } | ||
101 | + if (interrupt_request & CPU_INTERRUPT_VSERR) { | ||
102 | + excp_idx = EXCP_VSERR; | ||
103 | + target_el = 1; | ||
104 | + if (arm_excp_unmasked(cs, excp_idx, target_el, | ||
105 | + cur_el, secure, hcr_el2)) { | ||
106 | + /* Taking a virtual abort clears HCR_EL2.VSE */ | ||
107 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
108 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
109 | + goto found; | ||
110 | + } | ||
111 | + } | ||
112 | return false; | ||
113 | |||
114 | found: | ||
115 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_update_vfiq(ARMCPU *cpu) | ||
116 | } | ||
117 | } | ||
118 | |||
119 | +void arm_cpu_update_vserr(ARMCPU *cpu) | ||
120 | +{ | 57 | +{ |
121 | + /* | 58 | + uint64_t mask = pauth_ptr_mask_internal(param); |
122 | + * Update the interrupt level for VSERR, which is the HCR_EL2.VSE bit. | ||
123 | + */ | ||
124 | + CPUARMState *env = &cpu->env; | ||
125 | + CPUState *cs = CPU(cpu); | ||
126 | + | 59 | + |
127 | + bool new_state = env->cp15.hcr_el2 & HCR_VSE; | 60 | + /* Note that bit 55 is used whether or not the regime has 2 ranges. */ |
128 | + | 61 | + if (extract64(ptr, 55, 1)) { |
129 | + if (new_state != ((cs->interrupt_request & CPU_INTERRUPT_VSERR) != 0)) { | 62 | + return ptr | mask; |
130 | + if (new_state) { | 63 | + } else { |
131 | + cpu_interrupt(cs, CPU_INTERRUPT_VSERR); | 64 | + return ptr & ~mask; |
132 | + } else { | ||
133 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_VSERR); | ||
134 | + } | ||
135 | + } | 65 | + } |
136 | +} | 66 | +} |
137 | + | 67 | + |
138 | #ifndef CONFIG_USER_ONLY | 68 | +uint64_t pauth_ptr_mask(CPUARMState *env, uint64_t ptr, bool data) |
139 | static void arm_cpu_set_irq(void *opaque, int irq, int level) | 69 | +{ |
140 | { | 70 | + ARMMMUIdx mmu_idx = arm_stage1_mmu_idx(env); |
141 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 71 | + ARMVAParameters param = aa64_va_parameters(env, ptr, mmu_idx, data); |
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/target/arm/helper.c | ||
144 | +++ b/target/arm/helper.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
146 | } | ||
147 | } | ||
148 | |||
149 | - /* External aborts are not possible in QEMU so A bit is always clear */ | ||
150 | + if (hcr_el2 & HCR_AMO) { | ||
151 | + if (cs->interrupt_request & CPU_INTERRUPT_VSERR) { | ||
152 | + ret |= CPSR_A; | ||
153 | + } | ||
154 | + } | ||
155 | + | 72 | + |
156 | return ret; | 73 | + return pauth_ptr_mask_internal(param); |
157 | } | 74 | } |
158 | 75 | ||
159 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | 76 | static uint64_t pauth_auth(CPUARMState *env, uint64_t ptr, uint64_t modifier, |
160 | g_assert(qemu_mutex_iothread_locked()); | ||
161 | arm_cpu_update_virq(cpu); | ||
162 | arm_cpu_update_vfiq(cpu); | ||
163 | + arm_cpu_update_vserr(cpu); | ||
164 | } | ||
165 | |||
166 | static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
167 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs) | ||
168 | [EXCP_LSERR] = "v8M LSERR UsageFault", | ||
169 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", | ||
170 | [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", | ||
171 | + [EXCP_VSERR] = "Virtual SERR", | ||
172 | }; | ||
173 | |||
174 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { | ||
175 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
176 | mask = CPSR_A | CPSR_I | CPSR_F; | ||
177 | offset = 4; | ||
178 | break; | ||
179 | + case EXCP_VSERR: | ||
180 | + { | ||
181 | + /* | ||
182 | + * Note that this is reported as a data abort, but the DFAR | ||
183 | + * has an UNKNOWN value. Construct the SError syndrome from | ||
184 | + * AET and ExT fields. | ||
185 | + */ | ||
186 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal, }; | ||
187 | + | ||
188 | + if (extended_addresses_enabled(env)) { | ||
189 | + env->exception.fsr = arm_fi_to_lfsc(&fi); | ||
190 | + } else { | ||
191 | + env->exception.fsr = arm_fi_to_sfsc(&fi); | ||
192 | + } | ||
193 | + env->exception.fsr |= env->cp15.vsesr_el2 & 0xd000; | ||
194 | + A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr); | ||
195 | + qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x\n", | ||
196 | + env->exception.fsr); | ||
197 | + | ||
198 | + new_mode = ARM_CPU_MODE_ABT; | ||
199 | + addr = 0x10; | ||
200 | + mask = CPSR_A | CPSR_I; | ||
201 | + offset = 8; | ||
202 | + } | ||
203 | + break; | ||
204 | case EXCP_SMC: | ||
205 | new_mode = ARM_CPU_MODE_MON; | ||
206 | addr = 0x08; | ||
207 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
208 | case EXCP_VFIQ: | ||
209 | addr += 0x100; | ||
210 | break; | ||
211 | + case EXCP_VSERR: | ||
212 | + addr += 0x180; | ||
213 | + /* Construct the SError syndrome from IDS and ISS fields. */ | ||
214 | + env->exception.syndrome = syn_serror(env->cp15.vsesr_el2 & 0x1ffffff); | ||
215 | + env->cp15.esr_el[new_el] = env->exception.syndrome; | ||
216 | + break; | ||
217 | default: | ||
218 | cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index); | ||
219 | } | ||
220 | -- | 77 | -- |
221 | 2.25.1 | 78 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Check for and defer any pending virtual SError. | 3 | The extension is primarily defined by the Linux kernel NT_ARM_PAC_MASK |
4 | ptrace register set. | ||
4 | 5 | ||
6 | The original gdb feature consists of two masks, data and code, which are | ||
7 | used to mask out the authentication code within a pointer. Following | ||
8 | discussion with Luis Machado, add two more masks in order to support | ||
9 | pointers within the high half of the address space (i.e. TTBR1 vs TTBR0). | ||
10 | |||
11 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1105 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220506180242.216785-17-richard.henderson@linaro.org | 14 | Message-id: 20230227213329.793795-12-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 16 | --- |
10 | target/arm/helper.h | 1 + | 17 | configs/targets/aarch64-linux-user.mak | 2 +- |
11 | target/arm/a32.decode | 16 ++++++++------ | 18 | configs/targets/aarch64-softmmu.mak | 2 +- |
12 | target/arm/t32.decode | 18 ++++++++-------- | 19 | configs/targets/aarch64_be-linux-user.mak | 2 +- |
13 | target/arm/op_helper.c | 43 ++++++++++++++++++++++++++++++++++++++ | 20 | target/arm/internals.h | 2 ++ |
14 | target/arm/translate-a64.c | 17 +++++++++++++++ | 21 | target/arm/gdbstub.c | 5 ++++ |
15 | target/arm/translate.c | 23 ++++++++++++++++++++ | 22 | target/arm/gdbstub64.c | 34 +++++++++++++++++++++++ |
16 | 6 files changed, 103 insertions(+), 15 deletions(-) | 23 | gdb-xml/aarch64-pauth.xml | 15 ++++++++++ |
24 | 7 files changed, 59 insertions(+), 3 deletions(-) | ||
25 | create mode 100644 gdb-xml/aarch64-pauth.xml | ||
17 | 26 | ||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 27 | diff --git a/configs/targets/aarch64-linux-user.mak b/configs/targets/aarch64-linux-user.mak |
19 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.h | 29 | --- a/configs/targets/aarch64-linux-user.mak |
21 | +++ b/target/arm/helper.h | 30 | +++ b/configs/targets/aarch64-linux-user.mak |
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(wfe, void, env) | 31 | @@ -XXX,XX +XXX,XX @@ |
23 | DEF_HELPER_1(yield, void, env) | 32 | TARGET_ARCH=aarch64 |
24 | DEF_HELPER_1(pre_hvc, void, env) | 33 | TARGET_BASE_ARCH=arm |
25 | DEF_HELPER_2(pre_smc, void, env, i32) | 34 | -TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml |
26 | +DEF_HELPER_1(vesb, void, env) | 35 | +TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/aarch64-pauth.xml |
27 | 36 | TARGET_HAS_BFLT=y | |
28 | DEF_HELPER_3(cpsr_write, void, env, i32, i32) | 37 | CONFIG_SEMIHOSTING=y |
29 | DEF_HELPER_2(cpsr_write_eret, void, env, i32) | 38 | CONFIG_ARM_COMPATIBLE_SEMIHOSTING=y |
30 | diff --git a/target/arm/a32.decode b/target/arm/a32.decode | 39 | diff --git a/configs/targets/aarch64-softmmu.mak b/configs/targets/aarch64-softmmu.mak |
31 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/a32.decode | 41 | --- a/configs/targets/aarch64-softmmu.mak |
33 | +++ b/target/arm/a32.decode | 42 | +++ b/configs/targets/aarch64-softmmu.mak |
34 | @@ -XXX,XX +XXX,XX @@ SMULTT .... 0001 0110 .... 0000 .... 1110 .... @rd0mn | 43 | @@ -XXX,XX +XXX,XX @@ |
35 | 44 | TARGET_ARCH=aarch64 | |
36 | { | 45 | TARGET_BASE_ARCH=arm |
37 | { | 46 | TARGET_SUPPORTS_MTTCG=y |
38 | - YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 | 47 | -TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-vfp-sysregs.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml gdb-xml/arm-m-profile-mve.xml |
39 | - WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | 48 | +TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-vfp-sysregs.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml gdb-xml/arm-m-profile-mve.xml gdb-xml/aarch64-pauth.xml |
40 | - WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | 49 | TARGET_NEED_FDT=y |
41 | + [ | 50 | diff --git a/configs/targets/aarch64_be-linux-user.mak b/configs/targets/aarch64_be-linux-user.mak |
42 | + YIELD ---- 0011 0010 0000 1111 ---- 0000 0001 | ||
43 | + WFE ---- 0011 0010 0000 1111 ---- 0000 0010 | ||
44 | + WFI ---- 0011 0010 0000 1111 ---- 0000 0011 | ||
45 | |||
46 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
47 | - # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
48 | - # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
49 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
50 | + # SEV ---- 0011 0010 0000 1111 ---- 0000 0100 | ||
51 | + # SEVL ---- 0011 0010 0000 1111 ---- 0000 0101 | ||
52 | + | ||
53 | + ESB ---- 0011 0010 0000 1111 ---- 0001 0000 | ||
54 | + ] | ||
55 | |||
56 | # The canonical nop ends in 00000000, but the whole of the | ||
57 | # rest of the space executes as nop if otherwise unsupported. | ||
58 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
59 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/target/arm/t32.decode | 52 | --- a/configs/targets/aarch64_be-linux-user.mak |
61 | +++ b/target/arm/t32.decode | 53 | +++ b/configs/targets/aarch64_be-linux-user.mak |
62 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | 54 | @@ -XXX,XX +XXX,XX @@ |
63 | [ | 55 | TARGET_ARCH=aarch64 |
64 | # Hints, and CPS | 56 | TARGET_BASE_ARCH=arm |
65 | { | 57 | TARGET_BIG_ENDIAN=y |
66 | - YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | 58 | -TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml |
67 | - WFE 1111 0011 1010 1111 1000 0000 0000 0010 | 59 | +TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/aarch64-pauth.xml |
68 | - WFI 1111 0011 1010 1111 1000 0000 0000 0011 | 60 | TARGET_HAS_BFLT=y |
69 | + [ | 61 | CONFIG_SEMIHOSTING=y |
70 | + YIELD 1111 0011 1010 1111 1000 0000 0000 0001 | 62 | CONFIG_ARM_COMPATIBLE_SEMIHOSTING=y |
71 | + WFE 1111 0011 1010 1111 1000 0000 0000 0010 | 63 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
72 | + WFI 1111 0011 1010 1111 1000 0000 0000 0011 | ||
73 | |||
74 | - # TODO: Implement SEV, SEVL; may help SMP performance. | ||
75 | - # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
76 | - # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
77 | + # TODO: Implement SEV, SEVL; may help SMP performance. | ||
78 | + # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | ||
79 | + # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | ||
80 | |||
81 | - # For M-profile minimal-RAS ESB can be a NOP, which is the | ||
82 | - # default behaviour since it is in the hint space. | ||
83 | - # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
84 | + ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
85 | + ] | ||
86 | |||
87 | # The canonical nop ends in 0000 0000, but the whole rest | ||
88 | # of the space is "reserved hint, behaves as nop". | ||
89 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | 64 | index XXXXXXX..XXXXXXX 100644 |
91 | --- a/target/arm/op_helper.c | 65 | --- a/target/arm/internals.h |
92 | +++ b/target/arm/op_helper.c | 66 | +++ b/target/arm/internals.h |
93 | @@ -XXX,XX +XXX,XX @@ void HELPER(probe_access)(CPUARMState *env, target_ulong ptr, | 67 | @@ -XXX,XX +XXX,XX @@ int aarch64_gdb_get_sve_reg(CPUARMState *env, GByteArray *buf, int reg); |
94 | access_type, mmu_idx, ra); | 68 | int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg); |
95 | } | 69 | int aarch64_gdb_get_fpu_reg(CPUARMState *env, GByteArray *buf, int reg); |
70 | int aarch64_gdb_set_fpu_reg(CPUARMState *env, uint8_t *buf, int reg); | ||
71 | +int aarch64_gdb_get_pauth_reg(CPUARMState *env, GByteArray *buf, int reg); | ||
72 | +int aarch64_gdb_set_pauth_reg(CPUARMState *env, uint8_t *buf, int reg); | ||
73 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp); | ||
74 | void arm_cpu_sme_finalize(ARMCPU *cpu, Error **errp); | ||
75 | void arm_cpu_pauth_finalize(ARMCPU *cpu, Error **errp); | ||
76 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/target/arm/gdbstub.c | ||
79 | +++ b/target/arm/gdbstub.c | ||
80 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
81 | aarch64_gdb_set_fpu_reg, | ||
82 | 34, "aarch64-fpu.xml", 0); | ||
83 | } | ||
84 | + if (isar_feature_aa64_pauth(&cpu->isar)) { | ||
85 | + gdb_register_coprocessor(cs, aarch64_gdb_get_pauth_reg, | ||
86 | + aarch64_gdb_set_pauth_reg, | ||
87 | + 4, "aarch64-pauth.xml", 0); | ||
88 | + } | ||
89 | #endif | ||
90 | } else { | ||
91 | if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
92 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/gdbstub64.c | ||
95 | +++ b/target/arm/gdbstub64.c | ||
96 | @@ -XXX,XX +XXX,XX @@ int aarch64_gdb_set_sve_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
97 | return 0; | ||
96 | } | 98 | } |
97 | + | 99 | |
98 | +/* | 100 | +int aarch64_gdb_get_pauth_reg(CPUARMState *env, GByteArray *buf, int reg) |
99 | + * This function corresponds to AArch64.vESBOperation(). | ||
100 | + * Note that the AArch32 version is not functionally different. | ||
101 | + */ | ||
102 | +void HELPER(vesb)(CPUARMState *env) | ||
103 | +{ | 101 | +{ |
104 | + /* | 102 | + switch (reg) { |
105 | + * The EL2Enabled() check is done inside arm_hcr_el2_eff, | 103 | + case 0: /* pauth_dmask */ |
106 | + * and will return HCR_EL2.VSE == 0, so nothing happens. | 104 | + case 1: /* pauth_cmask */ |
107 | + */ | 105 | + case 2: /* pauth_dmask_high */ |
108 | + uint64_t hcr = arm_hcr_el2_eff(env); | 106 | + case 3: /* pauth_cmask_high */ |
109 | + bool enabled = !(hcr & HCR_TGE) && (hcr & HCR_AMO); | 107 | + /* |
110 | + bool pending = enabled && (hcr & HCR_VSE); | 108 | + * Note that older versions of this feature only contained |
111 | + bool masked = (env->daif & PSTATE_A); | 109 | + * pauth_{d,c}mask, for use with Linux user processes, and |
112 | + | 110 | + * thus exclusively in the low half of the address space. |
113 | + /* If VSE pending and masked, defer the exception. */ | 111 | + * |
114 | + if (pending && masked) { | 112 | + * To support system mode, and to debug kernels, two new regs |
115 | + uint32_t syndrome; | 113 | + * were added to cover the high half of the address space. |
116 | + | 114 | + * For the purpose of pauth_ptr_mask, we can use any well-formed |
117 | + if (arm_el_is_aa64(env, 1)) { | 115 | + * address within the address space half -- here, 0 and -1. |
118 | + /* Copy across IDS and ISS from VSESR. */ | 116 | + */ |
119 | + syndrome = env->cp15.vsesr_el2 & 0x1ffffff; | 117 | + { |
120 | + } else { | 118 | + bool is_data = !(reg & 1); |
121 | + ARMMMUFaultInfo fi = { .type = ARMFault_AsyncExternal }; | 119 | + bool is_high = reg & 2; |
122 | + | 120 | + uint64_t mask = pauth_ptr_mask(env, -is_high, is_data); |
123 | + if (extended_addresses_enabled(env)) { | 121 | + return gdb_get_reg64(buf, mask); |
124 | + syndrome = arm_fi_to_lfsc(&fi); | ||
125 | + } else { | ||
126 | + syndrome = arm_fi_to_sfsc(&fi); | ||
127 | + } | ||
128 | + /* Copy across AET and ExT from VSESR. */ | ||
129 | + syndrome |= env->cp15.vsesr_el2 & 0xd000; | ||
130 | + } | 122 | + } |
131 | + | 123 | + default: |
132 | + /* Set VDISR_EL2.A along with the syndrome. */ | 124 | + return 0; |
133 | + env->cp15.vdisr_el2 = syndrome | (1u << 31); | ||
134 | + | ||
135 | + /* Clear pending virtual SError */ | ||
136 | + env->cp15.hcr_el2 &= ~HCR_VSE; | ||
137 | + cpu_reset_interrupt(env_cpu(env), CPU_INTERRUPT_VSERR); | ||
138 | + } | 125 | + } |
139 | +} | 126 | +} |
140 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 127 | + |
141 | index XXXXXXX..XXXXXXX 100644 | 128 | +int aarch64_gdb_set_pauth_reg(CPUARMState *env, uint8_t *buf, int reg) |
142 | --- a/target/arm/translate-a64.c | ||
143 | +++ b/target/arm/translate-a64.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static void handle_hint(DisasContext *s, uint32_t insn, | ||
145 | gen_helper_autib(cpu_X[17], cpu_env, cpu_X[17], cpu_X[16]); | ||
146 | } | ||
147 | break; | ||
148 | + case 0b10000: /* ESB */ | ||
149 | + /* Without RAS, we must implement this as NOP. */ | ||
150 | + if (dc_isar_feature(aa64_ras, s)) { | ||
151 | + /* | ||
152 | + * QEMU does not have a source of physical SErrors, | ||
153 | + * so we are only concerned with virtual SErrors. | ||
154 | + * The pseudocode in the ARM for this case is | ||
155 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
156 | + * AArch64.vESBOperation(); | ||
157 | + * Most of the condition can be evaluated at translation time. | ||
158 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
159 | + */ | ||
160 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
161 | + gen_helper_vesb(cpu_env); | ||
162 | + } | ||
163 | + } | ||
164 | + break; | ||
165 | case 0b11000: /* PACIAZ */ | ||
166 | if (s->pauth_active) { | ||
167 | gen_helper_pacia(cpu_X[30], cpu_env, cpu_X[30], | ||
168 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/target/arm/translate.c | ||
171 | +++ b/target/arm/translate.c | ||
172 | @@ -XXX,XX +XXX,XX @@ static bool trans_WFI(DisasContext *s, arg_WFI *a) | ||
173 | return true; | ||
174 | } | ||
175 | |||
176 | +static bool trans_ESB(DisasContext *s, arg_ESB *a) | ||
177 | +{ | 129 | +{ |
178 | + /* | 130 | + /* All pseudo registers are read-only. */ |
179 | + * For M-profile, minimal-RAS ESB can be a NOP. | 131 | + return 0; |
180 | + * Without RAS, we must implement this as NOP. | ||
181 | + */ | ||
182 | + if (!arm_dc_feature(s, ARM_FEATURE_M) && dc_isar_feature(aa32_ras, s)) { | ||
183 | + /* | ||
184 | + * QEMU does not have a source of physical SErrors, | ||
185 | + * so we are only concerned with virtual SErrors. | ||
186 | + * The pseudocode in the ARM for this case is | ||
187 | + * if PSTATE.EL IN {EL0, EL1} && EL2Enabled() then | ||
188 | + * AArch32.vESBOperation(); | ||
189 | + * Most of the condition can be evaluated at translation time. | ||
190 | + * Test for EL2 present, and defer test for SEL2 to runtime. | ||
191 | + */ | ||
192 | + if (s->current_el <= 1 && arm_dc_feature(s, ARM_FEATURE_EL2)) { | ||
193 | + gen_helper_vesb(cpu_env); | ||
194 | + } | ||
195 | + } | ||
196 | + return true; | ||
197 | +} | 132 | +} |
198 | + | 133 | + |
199 | static bool trans_NOP(DisasContext *s, arg_NOP *a) | 134 | static void output_vector_union_type(GString *s, int reg_width, |
135 | const char *name) | ||
200 | { | 136 | { |
201 | return true; | 137 | diff --git a/gdb-xml/aarch64-pauth.xml b/gdb-xml/aarch64-pauth.xml |
138 | new file mode 100644 | ||
139 | index XXXXXXX..XXXXXXX | ||
140 | --- /dev/null | ||
141 | +++ b/gdb-xml/aarch64-pauth.xml | ||
142 | @@ -XXX,XX +XXX,XX @@ | ||
143 | +<?xml version="1.0"?> | ||
144 | +<!-- Copyright (C) 2018-2022 Free Software Foundation, Inc. | ||
145 | + | ||
146 | + Copying and distribution of this file, with or without modification, | ||
147 | + are permitted in any medium without royalty provided the copyright | ||
148 | + notice and this notice are preserved. --> | ||
149 | + | ||
150 | +<!DOCTYPE feature SYSTEM "gdb-target.dtd"> | ||
151 | +<feature name="org.gnu.gdb.aarch64.pauth"> | ||
152 | + <reg name="pauth_dmask" bitsize="64"/> | ||
153 | + <reg name="pauth_cmask" bitsize="64"/> | ||
154 | + <reg name="pauth_dmask_high" bitsize="64"/> | ||
155 | + <reg name="pauth_cmask_high" bitsize="64"/> | ||
156 | +</feature> | ||
157 | + | ||
202 | -- | 158 | -- |
203 | 2.25.1 | 159 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: David Reiss <dreiss@meta.com> |
---|---|---|---|
2 | 2 | ||
3 | Share the code to set AArch32 max features so that we no | 3 | Allow the function to be used outside of m_helper.c. |
4 | longer have code drift between qemu{-system,}-{arm,aarch64}. | 4 | Rename with an "arm_" prefix. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Signed-off-by: David Reiss <dreiss@meta.com> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220506180242.216785-9-richard.henderson@linaro.org | 10 | Message-id: 20230227213329.793795-13-richard.henderson@linaro.org |
11 | [rth: Split out of a larger patch] | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/internals.h | 2 + | 15 | target/arm/internals.h | 3 +++ |
12 | target/arm/cpu64.c | 50 +----------------- | 16 | target/arm/tcg/m_helper.c | 6 +++--- |
13 | target/arm/cpu_tcg.c | 114 ++++++++++++++++++++++------------------- | 17 | 2 files changed, 6 insertions(+), 3 deletions(-) |
14 | 3 files changed, 65 insertions(+), 101 deletions(-) | ||
15 | 18 | ||
16 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 19 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/internals.h | 21 | --- a/target/arm/internals.h |
19 | +++ b/target/arm/internals.h | 22 | +++ b/target/arm/internals.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | 23 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_pauth_finalize(ARMCPU *cpu, Error **errp); |
21 | void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu); | 24 | void arm_cpu_lpa2_finalize(ARMCPU *cpu, Error **errp); |
22 | #endif | 25 | #endif |
23 | 26 | ||
24 | +void aa32_max_features(ARMCPU *cpu); | 27 | +/* Read the CONTROL register as the MRS instruction would. */ |
28 | +uint32_t arm_v7m_mrs_control(CPUARMState *env, uint32_t secure); | ||
25 | + | 29 | + |
26 | #endif | 30 | #ifdef CONFIG_USER_ONLY |
27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 31 | static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } |
32 | #else | ||
33 | diff --git a/target/arm/tcg/m_helper.c b/target/arm/tcg/m_helper.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/cpu64.c | 35 | --- a/target/arm/tcg/m_helper.c |
30 | +++ b/target/arm/cpu64.c | 36 | +++ b/target/arm/tcg/m_helper.c |
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 37 | @@ -XXX,XX +XXX,XX @@ static uint32_t v7m_mrs_xpsr(CPUARMState *env, uint32_t reg, unsigned el) |
38 | return xpsr_read(env) & mask; | ||
39 | } | ||
40 | |||
41 | -static uint32_t v7m_mrs_control(CPUARMState *env, uint32_t secure) | ||
42 | +uint32_t arm_v7m_mrs_control(CPUARMState *env, uint32_t secure) | ||
32 | { | 43 | { |
33 | ARMCPU *cpu = ARM_CPU(obj); | 44 | uint32_t value = env->v7m.control[secure]; |
34 | uint64_t t; | 45 | |
35 | - uint32_t u; | 46 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) |
36 | 47 | case 0 ... 7: /* xPSR sub-fields */ | |
37 | if (kvm_enabled() || hvf_enabled()) { | 48 | return v7m_mrs_xpsr(env, reg, 0); |
38 | /* With KVM or HVF, '-cpu max' is identical to '-cpu host' */ | 49 | case 20: /* CONTROL */ |
39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 50 | - return v7m_mrs_control(env, 0); |
40 | t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | 51 | + return arm_v7m_mrs_control(env, 0); |
41 | cpu->isar.id_aa64zfr0 = t; | 52 | default: |
42 | 53 | /* Unprivileged reads others as zero. */ | |
43 | - /* Replicate the same data to the 32-bit id registers. */ | 54 | return 0; |
44 | - u = cpu->isar.id_isar5; | 55 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg) |
45 | - u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */ | 56 | case 0 ... 7: /* xPSR sub-fields */ |
46 | - u = FIELD_DP32(u, ID_ISAR5, SHA1, 1); | 57 | return v7m_mrs_xpsr(env, reg, el); |
47 | - u = FIELD_DP32(u, ID_ISAR5, SHA2, 1); | 58 | case 20: /* CONTROL */ |
48 | - u = FIELD_DP32(u, ID_ISAR5, CRC32, 1); | 59 | - return v7m_mrs_control(env, env->v7m.secure); |
49 | - u = FIELD_DP32(u, ID_ISAR5, RDM, 1); | 60 | + return arm_v7m_mrs_control(env, env->v7m.secure); |
50 | - u = FIELD_DP32(u, ID_ISAR5, VCMA, 1); | 61 | case 0x94: /* CONTROL_NS */ |
51 | - cpu->isar.id_isar5 = u; | 62 | /* |
52 | - | 63 | * We have to handle this here because unprivileged Secure code |
53 | - u = cpu->isar.id_isar6; | ||
54 | - u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1); | ||
55 | - u = FIELD_DP32(u, ID_ISAR6, DP, 1); | ||
56 | - u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
57 | - u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
58 | - u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
59 | - u = FIELD_DP32(u, ID_ISAR6, BF16, 1); | ||
60 | - u = FIELD_DP32(u, ID_ISAR6, I8MM, 1); | ||
61 | - cpu->isar.id_isar6 = u; | ||
62 | - | ||
63 | - u = cpu->isar.id_pfr0; | ||
64 | - u = FIELD_DP32(u, ID_PFR0, DIT, 1); | ||
65 | - cpu->isar.id_pfr0 = u; | ||
66 | - | ||
67 | - u = cpu->isar.id_pfr2; | ||
68 | - u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | ||
69 | - cpu->isar.id_pfr2 = u; | ||
70 | - | ||
71 | - u = cpu->isar.id_mmfr3; | ||
72 | - u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
73 | - cpu->isar.id_mmfr3 = u; | ||
74 | - | ||
75 | - u = cpu->isar.id_mmfr4; | ||
76 | - u = FIELD_DP32(u, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
77 | - u = FIELD_DP32(u, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
78 | - u = FIELD_DP32(u, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
79 | - u = FIELD_DP32(u, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
80 | - cpu->isar.id_mmfr4 = u; | ||
81 | - | ||
82 | t = cpu->isar.id_aa64dfr0; | ||
83 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | ||
84 | cpu->isar.id_aa64dfr0 = t; | ||
85 | |||
86 | - u = cpu->isar.id_dfr0; | ||
87 | - u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
88 | - cpu->isar.id_dfr0 = u; | ||
89 | - | ||
90 | - u = cpu->isar.mvfr1; | ||
91 | - u = FIELD_DP32(u, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
92 | - u = FIELD_DP32(u, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
93 | - cpu->isar.mvfr1 = u; | ||
94 | + /* Replicate the same data to the 32-bit id registers. */ | ||
95 | + aa32_max_features(cpu); | ||
96 | |||
97 | #ifdef CONFIG_USER_ONLY | ||
98 | /* | ||
99 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/cpu_tcg.c | ||
102 | +++ b/target/arm/cpu_tcg.c | ||
103 | @@ -XXX,XX +XXX,XX @@ | ||
104 | #endif | ||
105 | #include "cpregs.h" | ||
106 | |||
107 | + | ||
108 | +/* Share AArch32 -cpu max features with AArch64. */ | ||
109 | +void aa32_max_features(ARMCPU *cpu) | ||
110 | +{ | ||
111 | + uint32_t t; | ||
112 | + | ||
113 | + /* Add additional features supported by QEMU */ | ||
114 | + t = cpu->isar.id_isar5; | ||
115 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
116 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
117 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
118 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
119 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
120 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
121 | + cpu->isar.id_isar5 = t; | ||
122 | + | ||
123 | + t = cpu->isar.id_isar6; | ||
124 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
125 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
126 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
127 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
128 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
129 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
130 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
131 | + cpu->isar.id_isar6 = t; | ||
132 | + | ||
133 | + t = cpu->isar.mvfr1; | ||
134 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
135 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
136 | + cpu->isar.mvfr1 = t; | ||
137 | + | ||
138 | + t = cpu->isar.mvfr2; | ||
139 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
140 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
141 | + cpu->isar.mvfr2 = t; | ||
142 | + | ||
143 | + t = cpu->isar.id_mmfr3; | ||
144 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
145 | + cpu->isar.id_mmfr3 = t; | ||
146 | + | ||
147 | + t = cpu->isar.id_mmfr4; | ||
148 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
149 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
150 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
151 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
152 | + cpu->isar.id_mmfr4 = t; | ||
153 | + | ||
154 | + t = cpu->isar.id_pfr0; | ||
155 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
156 | + cpu->isar.id_pfr0 = t; | ||
157 | + | ||
158 | + t = cpu->isar.id_pfr2; | ||
159 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
160 | + cpu->isar.id_pfr2 = t; | ||
161 | + | ||
162 | + t = cpu->isar.id_dfr0; | ||
163 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
164 | + cpu->isar.id_dfr0 = t; | ||
165 | +} | ||
166 | + | ||
167 | #ifndef CONFIG_USER_ONLY | ||
168 | static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
169 | { | ||
170 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
171 | static void arm_max_initfn(Object *obj) | ||
172 | { | ||
173 | ARMCPU *cpu = ARM_CPU(obj); | ||
174 | - uint32_t t; | ||
175 | |||
176 | /* aarch64_a57_initfn, advertising none of the aarch64 features */ | ||
177 | cpu->dtb_compatible = "arm,cortex-a57"; | ||
178 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
179 | cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
180 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
181 | |||
182 | - /* Add additional features supported by QEMU */ | ||
183 | - t = cpu->isar.id_isar5; | ||
184 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
185 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
189 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
190 | - cpu->isar.id_isar5 = t; | ||
191 | - | ||
192 | - t = cpu->isar.id_isar6; | ||
193 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
194 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
195 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
196 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
197 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
198 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
199 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
200 | - cpu->isar.id_isar6 = t; | ||
201 | - | ||
202 | - t = cpu->isar.mvfr1; | ||
203 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
204 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
205 | - cpu->isar.mvfr1 = t; | ||
206 | - | ||
207 | - t = cpu->isar.mvfr2; | ||
208 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | - cpu->isar.mvfr2 = t; | ||
211 | - | ||
212 | - t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | - cpu->isar.id_mmfr3 = t; | ||
215 | - | ||
216 | - t = cpu->isar.id_mmfr4; | ||
217 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
221 | - cpu->isar.id_mmfr4 = t; | ||
222 | - | ||
223 | - t = cpu->isar.id_pfr0; | ||
224 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
225 | - cpu->isar.id_pfr0 = t; | ||
226 | - | ||
227 | - t = cpu->isar.id_pfr2; | ||
228 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
229 | - cpu->isar.id_pfr2 = t; | ||
230 | - | ||
231 | - t = cpu->isar.id_dfr0; | ||
232 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
233 | - cpu->isar.id_dfr0 = t; | ||
234 | + aa32_max_features(cpu); | ||
235 | |||
236 | #ifdef CONFIG_USER_ONLY | ||
237 | /* | ||
238 | -- | 64 | -- |
239 | 2.25.1 | 65 | 2.34.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: David Reiss <dreiss@meta.com> |
---|---|---|---|
2 | 2 | ||
3 | More gracefully handle cpregs when EL2 and/or EL3 are missing. | 3 | Allow the function to be used outside of m_helper.c. |
4 | If the reg is entirely inaccessible, do not register it at all. | 4 | Move to be outside of ifndef CONFIG_USER_ONLY block. |
5 | If the reg is for EL2, and EL3 is present but EL2 is not, | 5 | Rename from get_v7m_sp_ptr. |
6 | either discard, squash to res0, const, or keep unchanged. | ||
7 | |||
8 | Per rule RJFFP, mark the 4 aarch32 hypervisor access registers | ||
9 | with ARM_CP_EL3_NO_EL2_KEEP, and mark all of the EL2 address | ||
10 | translation and tlb invalidation "regs" ARM_CP_EL3_NO_EL2_UNDEF. | ||
11 | Mark the 2 virtualization processor id regs ARM_CP_EL3_NO_EL2_C_NZ. | ||
12 | |||
13 | This will simplify cpreg registration for conditional arm features. | ||
14 | 6 | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: David Reiss <dreiss@meta.com> | ||
16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Message-id: 20220506180242.216785-2-richard.henderson@linaro.org | 11 | Message-id: 20230227213329.793795-14-richard.henderson@linaro.org |
12 | [rth: Split out of a larger patch] | ||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 15 | --- |
20 | target/arm/cpregs.h | 11 +++ | 16 | target/arm/internals.h | 10 +++++ |
21 | target/arm/helper.c | 178 ++++++++++++++++++++++++++++++-------------- | 17 | target/arm/tcg/m_helper.c | 84 +++++++++++++++++++-------------------- |
22 | 2 files changed, 133 insertions(+), 56 deletions(-) | 18 | 2 files changed, 51 insertions(+), 43 deletions(-) |
23 | 19 | ||
24 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 20 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
25 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/cpregs.h | 22 | --- a/target/arm/internals.h |
27 | +++ b/target/arm/cpregs.h | 23 | +++ b/target/arm/internals.h |
28 | @@ -XXX,XX +XXX,XX @@ enum { | 24 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_lpa2_finalize(ARMCPU *cpu, Error **errp); |
29 | ARM_CP_SVE = 1 << 14, | 25 | /* Read the CONTROL register as the MRS instruction would. */ |
30 | /* Flag: Do not expose in gdb sysreg xml. */ | 26 | uint32_t arm_v7m_mrs_control(CPUARMState *env, uint32_t secure); |
31 | ARM_CP_NO_GDB = 1 << 15, | 27 | |
28 | +/* | ||
29 | + * Return a pointer to the location where we currently store the | ||
30 | + * stack pointer for the requested security state and thread mode. | ||
31 | + * This pointer will become invalid if the CPU state is updated | ||
32 | + * such that the stack pointers are switched around (eg changing | ||
33 | + * the SPSEL control bit). | ||
34 | + */ | ||
35 | +uint32_t *arm_v7m_get_sp_ptr(CPUARMState *env, bool secure, | ||
36 | + bool threadmode, bool spsel); | ||
37 | + | ||
38 | #ifdef CONFIG_USER_ONLY | ||
39 | static inline void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) { } | ||
40 | #else | ||
41 | diff --git a/target/arm/tcg/m_helper.c b/target/arm/tcg/m_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/tcg/m_helper.c | ||
44 | +++ b/target/arm/tcg/m_helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_blxns)(CPUARMState *env, uint32_t dest) | ||
46 | arm_rebuild_hflags(env); | ||
47 | } | ||
48 | |||
49 | -static uint32_t *get_v7m_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | ||
50 | - bool spsel) | ||
51 | -{ | ||
52 | - /* | ||
53 | - * Return a pointer to the location where we currently store the | ||
54 | - * stack pointer for the requested security state and thread mode. | ||
55 | - * This pointer will become invalid if the CPU state is updated | ||
56 | - * such that the stack pointers are switched around (eg changing | ||
57 | - * the SPSEL control bit). | ||
58 | - * Compare the v8M ARM ARM pseudocode LookUpSP_with_security_mode(). | ||
59 | - * Unlike that pseudocode, we require the caller to pass us in the | ||
60 | - * SPSEL control bit value; this is because we also use this | ||
61 | - * function in handling of pushing of the callee-saves registers | ||
62 | - * part of the v8M stack frame (pseudocode PushCalleeStack()), | ||
63 | - * and in the tailchain codepath the SPSEL bit comes from the exception | ||
64 | - * return magic LR value from the previous exception. The pseudocode | ||
65 | - * opencodes the stack-selection in PushCalleeStack(), but we prefer | ||
66 | - * to make this utility function generic enough to do the job. | ||
67 | - */ | ||
68 | - bool want_psp = threadmode && spsel; | ||
69 | - | ||
70 | - if (secure == env->v7m.secure) { | ||
71 | - if (want_psp == v7m_using_psp(env)) { | ||
72 | - return &env->regs[13]; | ||
73 | - } else { | ||
74 | - return &env->v7m.other_sp; | ||
75 | - } | ||
76 | - } else { | ||
77 | - if (want_psp) { | ||
78 | - return &env->v7m.other_ss_psp; | ||
79 | - } else { | ||
80 | - return &env->v7m.other_ss_msp; | ||
81 | - } | ||
82 | - } | ||
83 | -} | ||
84 | - | ||
85 | static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
86 | uint32_t *pvec) | ||
87 | { | ||
88 | @@ -XXX,XX +XXX,XX @@ static bool v7m_push_callee_stack(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
89 | !mode; | ||
90 | |||
91 | mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, M_REG_S, priv); | ||
92 | - frame_sp_p = get_v7m_sp_ptr(env, M_REG_S, mode, | ||
93 | - lr & R_V7M_EXCRET_SPSEL_MASK); | ||
94 | + frame_sp_p = arm_v7m_get_sp_ptr(env, M_REG_S, mode, | ||
95 | + lr & R_V7M_EXCRET_SPSEL_MASK); | ||
96 | want_psp = mode && (lr & R_V7M_EXCRET_SPSEL_MASK); | ||
97 | if (want_psp) { | ||
98 | limit = env->v7m.psplim[M_REG_S]; | ||
99 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
100 | * use 'frame_sp_p' after we do something that makes it invalid. | ||
101 | */ | ||
102 | bool spsel = env->v7m.control[return_to_secure] & R_V7M_CONTROL_SPSEL_MASK; | ||
103 | - uint32_t *frame_sp_p = get_v7m_sp_ptr(env, | ||
104 | - return_to_secure, | ||
105 | - !return_to_handler, | ||
106 | - spsel); | ||
107 | + uint32_t *frame_sp_p = arm_v7m_get_sp_ptr(env, return_to_secure, | ||
108 | + !return_to_handler, spsel); | ||
109 | uint32_t frameptr = *frame_sp_p; | ||
110 | bool pop_ok = true; | ||
111 | ARMMMUIdx mmu_idx; | ||
112 | @@ -XXX,XX +XXX,XX @@ static bool do_v7m_function_return(ARMCPU *cpu) | ||
113 | threadmode = !arm_v7m_is_handler_mode(env); | ||
114 | spsel = env->v7m.control[M_REG_S] & R_V7M_CONTROL_SPSEL_MASK; | ||
115 | |||
116 | - frame_sp_p = get_v7m_sp_ptr(env, true, threadmode, spsel); | ||
117 | + frame_sp_p = arm_v7m_get_sp_ptr(env, true, threadmode, spsel); | ||
118 | frameptr = *frame_sp_p; | ||
119 | |||
120 | /* | ||
121 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
122 | } | ||
123 | |||
124 | #endif /* !CONFIG_USER_ONLY */ | ||
125 | + | ||
126 | +uint32_t *arm_v7m_get_sp_ptr(CPUARMState *env, bool secure, bool threadmode, | ||
127 | + bool spsel) | ||
128 | +{ | ||
32 | + /* | 129 | + /* |
33 | + * Flags: If EL3 but not EL2... | 130 | + * Return a pointer to the location where we currently store the |
34 | + * - UNDEF: discard the cpreg, | 131 | + * stack pointer for the requested security state and thread mode. |
35 | + * - KEEP: retain the cpreg as is, | 132 | + * This pointer will become invalid if the CPU state is updated |
36 | + * - C_NZ: set const on the cpreg, but retain resetvalue, | 133 | + * such that the stack pointers are switched around (eg changing |
37 | + * - else: set const on the cpreg, zero resetvalue, aka RES0. | 134 | + * the SPSEL control bit). |
38 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. | 135 | + * Compare the v8M ARM ARM pseudocode LookUpSP_with_security_mode(). |
136 | + * Unlike that pseudocode, we require the caller to pass us in the | ||
137 | + * SPSEL control bit value; this is because we also use this | ||
138 | + * function in handling of pushing of the callee-saves registers | ||
139 | + * part of the v8M stack frame (pseudocode PushCalleeStack()), | ||
140 | + * and in the tailchain codepath the SPSEL bit comes from the exception | ||
141 | + * return magic LR value from the previous exception. The pseudocode | ||
142 | + * opencodes the stack-selection in PushCalleeStack(), but we prefer | ||
143 | + * to make this utility function generic enough to do the job. | ||
39 | + */ | 144 | + */ |
40 | + ARM_CP_EL3_NO_EL2_UNDEF = 1 << 16, | 145 | + bool want_psp = threadmode && spsel; |
41 | + ARM_CP_EL3_NO_EL2_KEEP = 1 << 17, | 146 | + |
42 | + ARM_CP_EL3_NO_EL2_C_NZ = 1 << 18, | 147 | + if (secure == env->v7m.secure) { |
43 | }; | 148 | + if (want_psp == v7m_using_psp(env)) { |
44 | 149 | + return &env->regs[13]; | |
45 | /* | 150 | + } else { |
46 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 151 | + return &env->v7m.other_sp; |
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/helper.c | ||
49 | +++ b/target/arm/helper.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
51 | .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write }, | ||
52 | { .name = "FPEXC32_EL2", .state = ARM_CP_STATE_AA64, | ||
53 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 3, .opc2 = 0, | ||
54 | - .access = PL2_RW, .type = ARM_CP_ALIAS | ARM_CP_FPU, | ||
55 | + .access = PL2_RW, | ||
56 | + .type = ARM_CP_ALIAS | ARM_CP_FPU | ARM_CP_EL3_NO_EL2_KEEP, | ||
57 | .fieldoffset = offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPEXC]) }, | ||
58 | { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64, | ||
59 | .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0, | ||
60 | - .access = PL2_RW, .resetvalue = 0, | ||
61 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, | ||
62 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
63 | .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) }, | ||
64 | { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64, | ||
65 | .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1, | ||
66 | - .access = PL2_RW, .resetvalue = 0, | ||
67 | + .access = PL2_RW, .resetvalue = 0, .type = ARM_CP_EL3_NO_EL2_KEEP, | ||
68 | .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) }, | ||
69 | { .name = "SPSR_IRQ", .state = ARM_CP_STATE_AA64, | ||
70 | .type = ARM_CP_ALIAS, | ||
71 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
72 | .writefn = tlbimva_hyp_is_write }, | ||
73 | { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64, | ||
74 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0, | ||
75 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
76 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
77 | .writefn = tlbi_aa64_alle2_write }, | ||
78 | { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1, | ||
80 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
81 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
82 | .writefn = tlbi_aa64_vae2_write }, | ||
83 | { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64, | ||
84 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5, | ||
85 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
86 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
87 | .writefn = tlbi_aa64_vae2_write }, | ||
88 | { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64, | ||
89 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0, | ||
90 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
91 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
92 | .writefn = tlbi_aa64_alle2is_write }, | ||
93 | { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64, | ||
94 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1, | ||
95 | - .type = ARM_CP_NO_RAW, .access = PL2_W, | ||
96 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
97 | .writefn = tlbi_aa64_vae2is_write }, | ||
98 | { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64, | ||
99 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5, | ||
100 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
101 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
102 | .writefn = tlbi_aa64_vae2is_write }, | ||
103 | #ifndef CONFIG_USER_ONLY | ||
104 | /* Unlike the other EL2-related AT operations, these must | ||
105 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
106 | { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0, | ||
108 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
109 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
110 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
111 | + .writefn = ats_write64 }, | ||
112 | { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64, | ||
113 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1, | ||
114 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
115 | - .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 }, | ||
116 | + .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
117 | + .writefn = ats_write64 }, | ||
118 | /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
119 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
120 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
121 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
122 | { .name = "DBGVCR32_EL2", .state = ARM_CP_STATE_AA64, | ||
123 | .opc0 = 2, .opc1 = 4, .crn = 0, .crm = 7, .opc2 = 0, | ||
124 | .access = PL2_RW, .accessfn = access_tda, | ||
125 | - .type = ARM_CP_NOP }, | ||
126 | + .type = ARM_CP_NOP | ARM_CP_EL3_NO_EL2_KEEP }, | ||
127 | /* Dummy MDCCINT_EL1, since we don't implement the Debug Communications | ||
128 | * Channel but Linux may try to access this register. The 32-bit | ||
129 | * alias is DBGDCCINT. | ||
130 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
131 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
132 | { .name = "TLBI_RVAE2IS", .state = ARM_CP_STATE_AA64, | ||
133 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 1, | ||
134 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
135 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
136 | .writefn = tlbi_aa64_rvae2is_write }, | ||
137 | { .name = "TLBI_RVALE2IS", .state = ARM_CP_STATE_AA64, | ||
138 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 5, | ||
139 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
140 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
141 | .writefn = tlbi_aa64_rvae2is_write }, | ||
142 | { .name = "TLBI_RIPAS2E1", .state = ARM_CP_STATE_AA64, | ||
143 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 2, | ||
144 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
145 | .access = PL2_W, .type = ARM_CP_NOP }, | ||
146 | { .name = "TLBI_RVAE2OS", .state = ARM_CP_STATE_AA64, | ||
147 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 1, | ||
148 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
149 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
150 | .writefn = tlbi_aa64_rvae2is_write }, | ||
151 | { .name = "TLBI_RVALE2OS", .state = ARM_CP_STATE_AA64, | ||
152 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 5, | ||
153 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
154 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
155 | .writefn = tlbi_aa64_rvae2is_write }, | ||
156 | { .name = "TLBI_RVAE2", .state = ARM_CP_STATE_AA64, | ||
157 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 1, | ||
158 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
159 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
160 | .writefn = tlbi_aa64_rvae2_write }, | ||
161 | { .name = "TLBI_RVALE2", .state = ARM_CP_STATE_AA64, | ||
162 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 5, | ||
163 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
164 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
165 | .writefn = tlbi_aa64_rvae2_write }, | ||
166 | { .name = "TLBI_RVAE3IS", .state = ARM_CP_STATE_AA64, | ||
167 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 2, .opc2 = 1, | ||
168 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
169 | .writefn = tlbi_aa64_vae1is_write }, | ||
170 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
171 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
172 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
173 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
174 | .writefn = tlbi_aa64_alle2is_write }, | ||
175 | { .name = "TLBI_VAE2OS", .state = ARM_CP_STATE_AA64, | ||
176 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 1, | ||
177 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
178 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
179 | .writefn = tlbi_aa64_vae2is_write }, | ||
180 | { .name = "TLBI_ALLE1OS", .state = ARM_CP_STATE_AA64, | ||
181 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 4, | ||
182 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
183 | .writefn = tlbi_aa64_alle1is_write }, | ||
184 | { .name = "TLBI_VALE2OS", .state = ARM_CP_STATE_AA64, | ||
185 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 5, | ||
186 | - .access = PL2_W, .type = ARM_CP_NO_RAW, | ||
187 | + .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
188 | .writefn = tlbi_aa64_vae2is_write }, | ||
189 | { .name = "TLBI_VMALLS12E1OS", .state = ARM_CP_STATE_AA64, | ||
190 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 6, | ||
191 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
192 | { .name = "VPIDR", .state = ARM_CP_STATE_AA32, | ||
193 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
194 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
195 | - .resetvalue = cpu->midr, .type = ARM_CP_ALIAS, | ||
196 | + .resetvalue = cpu->midr, | ||
197 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
198 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) }, | ||
199 | { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
200 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0, | ||
201 | .access = PL2_RW, .resetvalue = cpu->midr, | ||
202 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
203 | .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) }, | ||
204 | { .name = "VMPIDR", .state = ARM_CP_STATE_AA32, | ||
205 | .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
206 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
207 | - .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS, | ||
208 | + .resetvalue = vmpidr_def, | ||
209 | + .type = ARM_CP_ALIAS | ARM_CP_EL3_NO_EL2_C_NZ, | ||
210 | .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) }, | ||
211 | { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
212 | .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5, | ||
213 | - .access = PL2_RW, | ||
214 | - .resetvalue = vmpidr_def, | ||
215 | + .access = PL2_RW, .resetvalue = vmpidr_def, | ||
216 | + .type = ARM_CP_EL3_NO_EL2_C_NZ, | ||
217 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | ||
218 | }; | ||
219 | define_arm_cp_regs(cpu, vpidr_regs); | ||
220 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
221 | int crm, int opc1, int opc2, | ||
222 | const char *name) | ||
223 | { | ||
224 | + CPUARMState *env = &cpu->env; | ||
225 | uint32_t key; | ||
226 | ARMCPRegInfo *r2; | ||
227 | bool is64 = r->type & ARM_CP_64BIT; | ||
228 | bool ns = secstate & ARM_CP_SECSTATE_NS; | ||
229 | int cp = r->cp; | ||
230 | - bool isbanked; | ||
231 | size_t name_len; | ||
232 | + bool make_const; | ||
233 | |||
234 | switch (state) { | ||
235 | case ARM_CP_STATE_AA32: | ||
236 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
237 | } | ||
238 | } | ||
239 | |||
240 | + /* | ||
241 | + * Eliminate registers that are not present because the EL is missing. | ||
242 | + * Doing this here makes it easier to put all registers for a given | ||
243 | + * feature into the same ARMCPRegInfo array and define them all at once. | ||
244 | + */ | ||
245 | + make_const = false; | ||
246 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
247 | + /* | ||
248 | + * An EL2 register without EL2 but with EL3 is (usually) RES0. | ||
249 | + * See rule RJFFP in section D1.1.3 of DDI0487H.a. | ||
250 | + */ | ||
251 | + int min_el = ctz32(r->access) / 2; | ||
252 | + if (min_el == 2 && !arm_feature(env, ARM_FEATURE_EL2)) { | ||
253 | + if (r->type & ARM_CP_EL3_NO_EL2_UNDEF) { | ||
254 | + return; | ||
255 | + } | ||
256 | + make_const = !(r->type & ARM_CP_EL3_NO_EL2_KEEP); | ||
257 | + } | 152 | + } |
258 | + } else { | 153 | + } else { |
259 | + CPAccessRights max_el = (arm_feature(env, ARM_FEATURE_EL2) | 154 | + if (want_psp) { |
260 | + ? PL2_RW : PL1_RW); | 155 | + return &env->v7m.other_ss_psp; |
261 | + if ((r->access & max_el) == 0) { | 156 | + } else { |
262 | + return; | 157 | + return &env->v7m.other_ss_msp; |
263 | + } | 158 | + } |
264 | + } | 159 | + } |
265 | + | 160 | +} |
266 | /* Combine cpreg and name into one allocation. */ | ||
267 | name_len = strlen(name) + 1; | ||
268 | r2 = g_malloc(sizeof(*r2) + name_len); | ||
269 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
270 | r2->opaque = opaque; | ||
271 | } | ||
272 | |||
273 | - isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
274 | - if (isbanked) { | ||
275 | + if (make_const) { | ||
276 | + /* This should not have been a very special register to begin. */ | ||
277 | + int old_special = r2->type & ARM_CP_SPECIAL_MASK; | ||
278 | + assert(old_special == 0 || old_special == ARM_CP_NOP); | ||
279 | /* | ||
280 | - * Register is banked (using both entries in array). | ||
281 | - * Overwriting fieldoffset as the array is only used to define | ||
282 | - * banked registers but later only fieldoffset is used. | ||
283 | + * Set the special function to CONST, retaining the other flags. | ||
284 | + * This is important for e.g. ARM_CP_SVE so that we still | ||
285 | + * take the SVE trap if CPTR_EL3.EZ == 0. | ||
286 | */ | ||
287 | - r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
288 | - } | ||
289 | + r2->type = (r2->type & ~ARM_CP_SPECIAL_MASK) | ARM_CP_CONST; | ||
290 | + /* | ||
291 | + * Usually, these registers become RES0, but there are a few | ||
292 | + * special cases like VPIDR_EL2 which have a constant non-zero | ||
293 | + * value with writes ignored. | ||
294 | + */ | ||
295 | + if (!(r->type & ARM_CP_EL3_NO_EL2_C_NZ)) { | ||
296 | + r2->resetvalue = 0; | ||
297 | + } | ||
298 | + /* | ||
299 | + * ARM_CP_CONST has precedence, so removing the callbacks and | ||
300 | + * offsets are not strictly necessary, but it is potentially | ||
301 | + * less confusing to debug later. | ||
302 | + */ | ||
303 | + r2->readfn = NULL; | ||
304 | + r2->writefn = NULL; | ||
305 | + r2->raw_readfn = NULL; | ||
306 | + r2->raw_writefn = NULL; | ||
307 | + r2->resetfn = NULL; | ||
308 | + r2->fieldoffset = 0; | ||
309 | + r2->bank_fieldoffsets[0] = 0; | ||
310 | + r2->bank_fieldoffsets[1] = 0; | ||
311 | + } else { | ||
312 | + bool isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | ||
313 | |||
314 | - if (state == ARM_CP_STATE_AA32) { | ||
315 | if (isbanked) { | ||
316 | /* | ||
317 | - * If the register is banked then we don't need to migrate or | ||
318 | - * reset the 32-bit instance in certain cases: | ||
319 | - * | ||
320 | - * 1) If the register has both 32-bit and 64-bit instances then we | ||
321 | - * can count on the 64-bit instance taking care of the | ||
322 | - * non-secure bank. | ||
323 | - * 2) If ARMv8 is enabled then we can count on a 64-bit version | ||
324 | - * taking care of the secure bank. This requires that separate | ||
325 | - * 32 and 64-bit definitions are provided. | ||
326 | + * Register is banked (using both entries in array). | ||
327 | + * Overwriting fieldoffset as the array is only used to define | ||
328 | + * banked registers but later only fieldoffset is used. | ||
329 | */ | ||
330 | - if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
331 | - (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) { | ||
332 | + r2->fieldoffset = r->bank_fieldoffsets[ns]; | ||
333 | + } | ||
334 | + if (state == ARM_CP_STATE_AA32) { | ||
335 | + if (isbanked) { | ||
336 | + /* | ||
337 | + * If the register is banked then we don't need to migrate or | ||
338 | + * reset the 32-bit instance in certain cases: | ||
339 | + * | ||
340 | + * 1) If the register has both 32-bit and 64-bit instances | ||
341 | + * then we can count on the 64-bit instance taking care | ||
342 | + * of the non-secure bank. | ||
343 | + * 2) If ARMv8 is enabled then we can count on a 64-bit | ||
344 | + * version taking care of the secure bank. This requires | ||
345 | + * that separate 32 and 64-bit definitions are provided. | ||
346 | + */ | ||
347 | + if ((r->state == ARM_CP_STATE_BOTH && ns) || | ||
348 | + (arm_feature(env, ARM_FEATURE_V8) && !ns)) { | ||
349 | + r2->type |= ARM_CP_ALIAS; | ||
350 | + } | ||
351 | + } else if ((secstate != r->secure) && !ns) { | ||
352 | + /* | ||
353 | + * The register is not banked so we only want to allow | ||
354 | + * migration of the non-secure instance. | ||
355 | + */ | ||
356 | r2->type |= ARM_CP_ALIAS; | ||
357 | } | ||
358 | - } else if ((secstate != r->secure) && !ns) { | ||
359 | - /* | ||
360 | - * The register is not banked so we only want to allow migration | ||
361 | - * of the non-secure instance. | ||
362 | - */ | ||
363 | - r2->type |= ARM_CP_ALIAS; | ||
364 | - } | ||
365 | |||
366 | - if (HOST_BIG_ENDIAN && | ||
367 | - r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
368 | - r2->fieldoffset += sizeof(uint32_t); | ||
369 | + if (HOST_BIG_ENDIAN && | ||
370 | + r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | ||
371 | + r2->fieldoffset += sizeof(uint32_t); | ||
372 | + } | ||
373 | } | ||
374 | } | ||
375 | |||
376 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
377 | * multiple times. Special registers (ie NOP/WFI) are | ||
378 | * never migratable and not even raw-accessible. | ||
379 | */ | ||
380 | - if (r->type & ARM_CP_SPECIAL_MASK) { | ||
381 | + if (r2->type & ARM_CP_SPECIAL_MASK) { | ||
382 | r2->type |= ARM_CP_NO_RAW; | ||
383 | } | ||
384 | if (((r->crm == CP_ANY) && crm != 0) || | ||
385 | -- | 161 | -- |
386 | 2.25.1 | 162 | 2.34.1 |
163 | |||
164 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The only portion of FEAT_Debugv8p2 that is relevant to QEMU | 3 | The upstream gdb xml only implements {MSP,PSP}{,_NS,S}, but |
4 | is CONTEXTIDR_EL2, which is also conditionally implemented | 4 | go ahead and implement the other system registers as well. |
5 | with FEAT_VHE. The rest of the debug extension concerns the | 5 | |
6 | External debug interface, which is outside the scope of QEMU. | 6 | Since there is significant overlap between the two, implement |
7 | 7 | them with common code. The only exception is the systemreg | |
8 | view of CONTROL, which merges the banked bits as per MRS. | ||
9 | |||
10 | Signed-off-by: David Reiss <dreiss@meta.com> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20230227213329.793795-15-richard.henderson@linaro.org | ||
13 | [rth: Substatial rewrite using enumerator and shared code.] | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-12-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 17 | --- |
13 | docs/system/arm/emulation.rst | 1 + | 18 | target/arm/cpu.h | 2 + |
14 | target/arm/cpu.c | 1 + | 19 | target/arm/gdbstub.c | 178 +++++++++++++++++++++++++++++++++++++++++++ |
15 | target/arm/cpu64.c | 1 + | 20 | 2 files changed, 180 insertions(+) |
16 | target/arm/cpu_tcg.c | 2 ++ | 21 | |
17 | 4 files changed, 5 insertions(+) | 22 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | |||
19 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
20 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/docs/system/arm/emulation.rst | 24 | --- a/target/arm/cpu.h |
22 | +++ b/docs/system/arm/emulation.rst | 25 | +++ b/target/arm/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 26 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
24 | - FEAT_BTI (Branch Target Identification) | 27 | |
25 | - FEAT_DIT (Data Independent Timing instructions) | 28 | DynamicGDBXMLInfo dyn_sysreg_xml; |
26 | - FEAT_DPB (DC CVAP instruction) | 29 | DynamicGDBXMLInfo dyn_svereg_xml; |
27 | +- FEAT_Debugv8p2 (Debug changes for v8.2) | 30 | + DynamicGDBXMLInfo dyn_m_systemreg_xml; |
28 | - FEAT_DotProd (Advanced SIMD dot product instructions) | 31 | + DynamicGDBXMLInfo dyn_m_secextreg_xml; |
29 | - FEAT_FCMA (Floating-point complex number instructions) | 32 | |
30 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | 33 | /* Timers used by the generic (architected) timer */ |
31 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 34 | QEMUTimer *gt_timer[NUM_GTIMERS]; |
35 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/cpu.c | 37 | --- a/target/arm/gdbstub.c |
34 | +++ b/target/arm/cpu.c | 38 | +++ b/target/arm/gdbstub.c |
35 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 39 | @@ -XXX,XX +XXX,XX @@ static int arm_gen_dynamic_sysreg_xml(CPUState *cs, int base_reg) |
36 | * feature registers as well. | 40 | return cpu->dyn_sysreg_xml.num; |
37 | */ | 41 | } |
38 | cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); | 42 | |
39 | + cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); | 43 | +typedef enum { |
40 | cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | 44 | + M_SYSREG_MSP, |
41 | ID_AA64PFR0, EL3, 0); | 45 | + M_SYSREG_PSP, |
46 | + M_SYSREG_PRIMASK, | ||
47 | + M_SYSREG_CONTROL, | ||
48 | + M_SYSREG_BASEPRI, | ||
49 | + M_SYSREG_FAULTMASK, | ||
50 | + M_SYSREG_MSPLIM, | ||
51 | + M_SYSREG_PSPLIM, | ||
52 | +} MProfileSysreg; | ||
53 | + | ||
54 | +static const struct { | ||
55 | + const char *name; | ||
56 | + int feature; | ||
57 | +} m_sysreg_def[] = { | ||
58 | + [M_SYSREG_MSP] = { "msp", ARM_FEATURE_M }, | ||
59 | + [M_SYSREG_PSP] = { "psp", ARM_FEATURE_M }, | ||
60 | + [M_SYSREG_PRIMASK] = { "primask", ARM_FEATURE_M }, | ||
61 | + [M_SYSREG_CONTROL] = { "control", ARM_FEATURE_M }, | ||
62 | + [M_SYSREG_BASEPRI] = { "basepri", ARM_FEATURE_M_MAIN }, | ||
63 | + [M_SYSREG_FAULTMASK] = { "faultmask", ARM_FEATURE_M_MAIN }, | ||
64 | + [M_SYSREG_MSPLIM] = { "msplim", ARM_FEATURE_V8 }, | ||
65 | + [M_SYSREG_PSPLIM] = { "psplim", ARM_FEATURE_V8 }, | ||
66 | +}; | ||
67 | + | ||
68 | +static uint32_t *m_sysreg_ptr(CPUARMState *env, MProfileSysreg reg, bool sec) | ||
69 | +{ | ||
70 | + uint32_t *ptr; | ||
71 | + | ||
72 | + switch (reg) { | ||
73 | + case M_SYSREG_MSP: | ||
74 | + ptr = arm_v7m_get_sp_ptr(env, sec, false, true); | ||
75 | + break; | ||
76 | + case M_SYSREG_PSP: | ||
77 | + ptr = arm_v7m_get_sp_ptr(env, sec, true, true); | ||
78 | + break; | ||
79 | + case M_SYSREG_MSPLIM: | ||
80 | + ptr = &env->v7m.msplim[sec]; | ||
81 | + break; | ||
82 | + case M_SYSREG_PSPLIM: | ||
83 | + ptr = &env->v7m.psplim[sec]; | ||
84 | + break; | ||
85 | + case M_SYSREG_PRIMASK: | ||
86 | + ptr = &env->v7m.primask[sec]; | ||
87 | + break; | ||
88 | + case M_SYSREG_BASEPRI: | ||
89 | + ptr = &env->v7m.basepri[sec]; | ||
90 | + break; | ||
91 | + case M_SYSREG_FAULTMASK: | ||
92 | + ptr = &env->v7m.faultmask[sec]; | ||
93 | + break; | ||
94 | + case M_SYSREG_CONTROL: | ||
95 | + ptr = &env->v7m.control[sec]; | ||
96 | + break; | ||
97 | + default: | ||
98 | + return NULL; | ||
99 | + } | ||
100 | + return arm_feature(env, m_sysreg_def[reg].feature) ? ptr : NULL; | ||
101 | +} | ||
102 | + | ||
103 | +static int m_sysreg_get(CPUARMState *env, GByteArray *buf, | ||
104 | + MProfileSysreg reg, bool secure) | ||
105 | +{ | ||
106 | + uint32_t *ptr = m_sysreg_ptr(env, reg, secure); | ||
107 | + | ||
108 | + if (ptr == NULL) { | ||
109 | + return 0; | ||
110 | + } | ||
111 | + return gdb_get_reg32(buf, *ptr); | ||
112 | +} | ||
113 | + | ||
114 | +static int arm_gdb_get_m_systemreg(CPUARMState *env, GByteArray *buf, int reg) | ||
115 | +{ | ||
116 | + /* | ||
117 | + * Here, we emulate MRS instruction, where CONTROL has a mix of | ||
118 | + * banked and non-banked bits. | ||
119 | + */ | ||
120 | + if (reg == M_SYSREG_CONTROL) { | ||
121 | + return gdb_get_reg32(buf, arm_v7m_mrs_control(env, env->v7m.secure)); | ||
122 | + } | ||
123 | + return m_sysreg_get(env, buf, reg, env->v7m.secure); | ||
124 | +} | ||
125 | + | ||
126 | +static int arm_gdb_set_m_systemreg(CPUARMState *env, uint8_t *buf, int reg) | ||
127 | +{ | ||
128 | + return 0; /* TODO */ | ||
129 | +} | ||
130 | + | ||
131 | +static int arm_gen_dynamic_m_systemreg_xml(CPUState *cs, int orig_base_reg) | ||
132 | +{ | ||
133 | + ARMCPU *cpu = ARM_CPU(cs); | ||
134 | + CPUARMState *env = &cpu->env; | ||
135 | + GString *s = g_string_new(NULL); | ||
136 | + int base_reg = orig_base_reg; | ||
137 | + int i; | ||
138 | + | ||
139 | + g_string_printf(s, "<?xml version=\"1.0\"?>"); | ||
140 | + g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); | ||
141 | + g_string_append_printf(s, "<feature name=\"org.gnu.gdb.arm.m-system\">\n"); | ||
142 | + | ||
143 | + for (i = 0; i < ARRAY_SIZE(m_sysreg_def); i++) { | ||
144 | + if (arm_feature(env, m_sysreg_def[i].feature)) { | ||
145 | + g_string_append_printf(s, | ||
146 | + "<reg name=\"%s\" bitsize=\"32\" regnum=\"%d\"/>\n", | ||
147 | + m_sysreg_def[i].name, base_reg++); | ||
148 | + } | ||
149 | + } | ||
150 | + | ||
151 | + g_string_append_printf(s, "</feature>"); | ||
152 | + cpu->dyn_m_systemreg_xml.desc = g_string_free(s, false); | ||
153 | + cpu->dyn_m_systemreg_xml.num = base_reg - orig_base_reg; | ||
154 | + | ||
155 | + return cpu->dyn_m_systemreg_xml.num; | ||
156 | +} | ||
157 | + | ||
158 | +#ifndef CONFIG_USER_ONLY | ||
159 | +/* | ||
160 | + * For user-only, we see the non-secure registers via m_systemreg above. | ||
161 | + * For secext, encode the non-secure view as even and secure view as odd. | ||
162 | + */ | ||
163 | +static int arm_gdb_get_m_secextreg(CPUARMState *env, GByteArray *buf, int reg) | ||
164 | +{ | ||
165 | + return m_sysreg_get(env, buf, reg >> 1, reg & 1); | ||
166 | +} | ||
167 | + | ||
168 | +static int arm_gdb_set_m_secextreg(CPUARMState *env, uint8_t *buf, int reg) | ||
169 | +{ | ||
170 | + return 0; /* TODO */ | ||
171 | +} | ||
172 | + | ||
173 | +static int arm_gen_dynamic_m_secextreg_xml(CPUState *cs, int orig_base_reg) | ||
174 | +{ | ||
175 | + ARMCPU *cpu = ARM_CPU(cs); | ||
176 | + GString *s = g_string_new(NULL); | ||
177 | + int base_reg = orig_base_reg; | ||
178 | + int i; | ||
179 | + | ||
180 | + g_string_printf(s, "<?xml version=\"1.0\"?>"); | ||
181 | + g_string_append_printf(s, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">"); | ||
182 | + g_string_append_printf(s, "<feature name=\"org.gnu.gdb.arm.secext\">\n"); | ||
183 | + | ||
184 | + for (i = 0; i < ARRAY_SIZE(m_sysreg_def); i++) { | ||
185 | + g_string_append_printf(s, | ||
186 | + "<reg name=\"%s_ns\" bitsize=\"32\" regnum=\"%d\"/>\n", | ||
187 | + m_sysreg_def[i].name, base_reg++); | ||
188 | + g_string_append_printf(s, | ||
189 | + "<reg name=\"%s_s\" bitsize=\"32\" regnum=\"%d\"/>\n", | ||
190 | + m_sysreg_def[i].name, base_reg++); | ||
191 | + } | ||
192 | + | ||
193 | + g_string_append_printf(s, "</feature>"); | ||
194 | + cpu->dyn_m_secextreg_xml.desc = g_string_free(s, false); | ||
195 | + cpu->dyn_m_secextreg_xml.num = base_reg - orig_base_reg; | ||
196 | + | ||
197 | + return cpu->dyn_m_secextreg_xml.num; | ||
198 | +} | ||
199 | +#endif | ||
200 | + | ||
201 | const char *arm_gdb_get_dynamic_xml(CPUState *cs, const char *xmlname) | ||
202 | { | ||
203 | ARMCPU *cpu = ARM_CPU(cs); | ||
204 | @@ -XXX,XX +XXX,XX @@ const char *arm_gdb_get_dynamic_xml(CPUState *cs, const char *xmlname) | ||
205 | return cpu->dyn_sysreg_xml.desc; | ||
206 | } else if (strcmp(xmlname, "sve-registers.xml") == 0) { | ||
207 | return cpu->dyn_svereg_xml.desc; | ||
208 | + } else if (strcmp(xmlname, "arm-m-system.xml") == 0) { | ||
209 | + return cpu->dyn_m_systemreg_xml.desc; | ||
210 | +#ifndef CONFIG_USER_ONLY | ||
211 | + } else if (strcmp(xmlname, "arm-m-secext.xml") == 0) { | ||
212 | + return cpu->dyn_m_secextreg_xml.desc; | ||
213 | +#endif | ||
42 | } | 214 | } |
43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 215 | return NULL; |
44 | index XXXXXXX..XXXXXXX 100644 | 216 | } |
45 | --- a/target/arm/cpu64.c | 217 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) |
46 | +++ b/target/arm/cpu64.c | 218 | arm_gen_dynamic_sysreg_xml(cs, cs->gdb_num_regs), |
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 219 | "system-registers.xml", 0); |
48 | cpu->isar.id_aa64zfr0 = t; | 220 | |
49 | 221 | + if (arm_feature(env, ARM_FEATURE_M)) { | |
50 | t = cpu->isar.id_aa64dfr0; | 222 | + gdb_register_coprocessor(cs, |
51 | + t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 8); /* FEAT_Debugv8p2 */ | 223 | + arm_gdb_get_m_systemreg, arm_gdb_set_m_systemreg, |
52 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | 224 | + arm_gen_dynamic_m_systemreg_xml(cs, cs->gdb_num_regs), |
53 | cpu->isar.id_aa64dfr0 = t; | 225 | + "arm-m-system.xml", 0); |
54 | 226 | +#ifndef CONFIG_USER_ONLY | |
55 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 227 | + if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
56 | index XXXXXXX..XXXXXXX 100644 | 228 | + gdb_register_coprocessor(cs, |
57 | --- a/target/arm/cpu_tcg.c | 229 | + arm_gdb_get_m_secextreg, arm_gdb_set_m_secextreg, |
58 | +++ b/target/arm/cpu_tcg.c | 230 | + arm_gen_dynamic_m_secextreg_xml(cs, cs->gdb_num_regs), |
59 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | 231 | + "arm-m-secext.xml", 0); |
60 | cpu->isar.id_pfr2 = t; | 232 | + } |
61 | 233 | +#endif | |
62 | t = cpu->isar.id_dfr0; | 234 | + } |
63 | + t = FIELD_DP32(t, ID_DFR0, COPDBG, 8); /* FEAT_Debugv8p2 */ | ||
64 | + t = FIELD_DP32(t, ID_DFR0, COPSDBG, 8); /* FEAT_Debugv8p2 */ | ||
65 | t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
66 | cpu->isar.id_dfr0 = t; | ||
67 | } | 235 | } |
68 | -- | 236 | -- |
69 | 2.25.1 | 237 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This register is present for either VHE or Debugv8p2. | 3 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1421 |
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220506180242.216785-5-richard.henderson@linaro.org | 6 | Message-id: 20230227225832.816605-2-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | target/arm/helper.c | 15 +++++++++++---- | 9 | target/arm/cpu.h | 3 +++ |
11 | 1 file changed, 11 insertions(+), 4 deletions(-) | 10 | 1 file changed, 3 insertions(+) |
12 | 11 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
14 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 14 | --- a/target/arm/cpu.h |
16 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/cpu.h |
17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { | 16 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_is_el3_or_mon(CPUARMState *env) |
18 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | 17 | /* Return true if the processor is in secure state */ |
19 | }; | 18 | static inline bool arm_is_secure(CPUARMState *env) |
20 | 19 | { | |
21 | +static const ARMCPRegInfo contextidr_el2 = { | 20 | + if (arm_feature(env, ARM_FEATURE_M)) { |
22 | + .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, | 21 | + return env->v7m.secure; |
23 | + .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
24 | + .access = PL2_RW, | ||
25 | + .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) | ||
26 | +}; | ||
27 | + | ||
28 | static const ARMCPRegInfo vhe_reginfo[] = { | ||
29 | - { .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64, | ||
30 | - .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1, | ||
31 | - .access = PL2_RW, | ||
32 | - .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) }, | ||
33 | { .name = "TTBR1_EL2", .state = ARM_CP_STATE_AA64, | ||
34 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1, | ||
35 | .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write, | ||
36 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
37 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
38 | } | ||
39 | |||
40 | + if (cpu_isar_feature(aa64_vh, cpu) || | ||
41 | + cpu_isar_feature(aa64_debugv8p2, cpu)) { | ||
42 | + define_one_arm_cp_reg(cpu, &contextidr_el2); | ||
43 | + } | 22 | + } |
44 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | 23 | if (arm_is_el3_or_mon(env)) { |
45 | define_arm_cp_regs(cpu, vhe_reginfo); | 24 | return true; |
46 | } | 25 | } |
47 | -- | 26 | -- |
48 | 2.25.1 | 27 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Instead of starting with cortex-a15 and adding v8 features to | ||
4 | a v7 cpu, begin with a v8 cpu stripped of its aarch64 features. | ||
5 | This fixes the long-standing to-do where we only enabled v8 | ||
6 | features for user-only. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220506180242.216785-7-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu_tcg.c | 151 ++++++++++++++++++++++++++----------------- | ||
14 | 1 file changed, 92 insertions(+), 59 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/cpu_tcg.c | ||
19 | +++ b/target/arm/cpu_tcg.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) | ||
21 | static void arm_max_initfn(Object *obj) | ||
22 | { | ||
23 | ARMCPU *cpu = ARM_CPU(obj); | ||
24 | + uint32_t t; | ||
25 | |||
26 | - cortex_a15_initfn(obj); | ||
27 | + /* aarch64_a57_initfn, advertising none of the aarch64 features */ | ||
28 | + cpu->dtb_compatible = "arm,cortex-a57"; | ||
29 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
30 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
31 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
32 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
33 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
34 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
35 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
36 | + cpu->midr = 0x411fd070; | ||
37 | + cpu->revidr = 0x00000000; | ||
38 | + cpu->reset_fpsid = 0x41034070; | ||
39 | + cpu->isar.mvfr0 = 0x10110222; | ||
40 | + cpu->isar.mvfr1 = 0x12111111; | ||
41 | + cpu->isar.mvfr2 = 0x00000043; | ||
42 | + cpu->ctr = 0x8444c004; | ||
43 | + cpu->reset_sctlr = 0x00c50838; | ||
44 | + cpu->isar.id_pfr0 = 0x00000131; | ||
45 | + cpu->isar.id_pfr1 = 0x00011011; | ||
46 | + cpu->isar.id_dfr0 = 0x03010066; | ||
47 | + cpu->id_afr0 = 0x00000000; | ||
48 | + cpu->isar.id_mmfr0 = 0x10101105; | ||
49 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
50 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
51 | + cpu->isar.id_mmfr3 = 0x02102211; | ||
52 | + cpu->isar.id_isar0 = 0x02101110; | ||
53 | + cpu->isar.id_isar1 = 0x13112111; | ||
54 | + cpu->isar.id_isar2 = 0x21232042; | ||
55 | + cpu->isar.id_isar3 = 0x01112131; | ||
56 | + cpu->isar.id_isar4 = 0x00011142; | ||
57 | + cpu->isar.id_isar5 = 0x00011121; | ||
58 | + cpu->isar.id_isar6 = 0; | ||
59 | + cpu->isar.dbgdidr = 0x3516d000; | ||
60 | + cpu->clidr = 0x0a200023; | ||
61 | + cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */ | ||
62 | + cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */ | ||
63 | + cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */ | ||
64 | + define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
65 | |||
66 | - /* old-style VFP short-vector support */ | ||
67 | - cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
68 | + /* Add additional features supported by QEMU */ | ||
69 | + t = cpu->isar.id_isar5; | ||
70 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
71 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
72 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
73 | + t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
74 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
75 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
76 | + cpu->isar.id_isar5 = t; | ||
77 | + | ||
78 | + t = cpu->isar.id_isar6; | ||
79 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
80 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
81 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
82 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
83 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
84 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
85 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
86 | + cpu->isar.id_isar6 = t; | ||
87 | + | ||
88 | + t = cpu->isar.mvfr1; | ||
89 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
90 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
91 | + cpu->isar.mvfr1 = t; | ||
92 | + | ||
93 | + t = cpu->isar.mvfr2; | ||
94 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
95 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
96 | + cpu->isar.mvfr2 = t; | ||
97 | + | ||
98 | + t = cpu->isar.id_mmfr3; | ||
99 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
100 | + cpu->isar.id_mmfr3 = t; | ||
101 | + | ||
102 | + t = cpu->isar.id_mmfr4; | ||
103 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
104 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
105 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
106 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
107 | + cpu->isar.id_mmfr4 = t; | ||
108 | + | ||
109 | + t = cpu->isar.id_pfr0; | ||
110 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
111 | + cpu->isar.id_pfr0 = t; | ||
112 | + | ||
113 | + t = cpu->isar.id_pfr2; | ||
114 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
115 | + cpu->isar.id_pfr2 = t; | ||
116 | |||
117 | #ifdef CONFIG_USER_ONLY | ||
118 | /* | ||
119 | - * We don't set these in system emulation mode for the moment, | ||
120 | - * since we don't correctly set (all of) the ID registers to | ||
121 | - * advertise them. | ||
122 | + * Break with true ARMv8 and add back old-style VFP short-vector support. | ||
123 | + * Only do this for user-mode, where -cpu max is the default, so that | ||
124 | + * older v6 and v7 programs are more likely to work without adjustment. | ||
125 | */ | ||
126 | - set_feature(&cpu->env, ARM_FEATURE_V8); | ||
127 | - { | ||
128 | - uint32_t t; | ||
129 | - | ||
130 | - t = cpu->isar.id_isar5; | ||
131 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | ||
132 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | ||
133 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | ||
134 | - t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | ||
135 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | ||
136 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | ||
137 | - cpu->isar.id_isar5 = t; | ||
138 | - | ||
139 | - t = cpu->isar.id_isar6; | ||
140 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
141 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
142 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
143 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
144 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
145 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
146 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
147 | - cpu->isar.id_isar6 = t; | ||
148 | - | ||
149 | - t = cpu->isar.mvfr1; | ||
150 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
151 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
152 | - cpu->isar.mvfr1 = t; | ||
153 | - | ||
154 | - t = cpu->isar.mvfr2; | ||
155 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
156 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
157 | - cpu->isar.mvfr2 = t; | ||
158 | - | ||
159 | - t = cpu->isar.id_mmfr3; | ||
160 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
161 | - cpu->isar.id_mmfr3 = t; | ||
162 | - | ||
163 | - t = cpu->isar.id_mmfr4; | ||
164 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
165 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
166 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
167 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
168 | - cpu->isar.id_mmfr4 = t; | ||
169 | - | ||
170 | - t = cpu->isar.id_pfr0; | ||
171 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
172 | - cpu->isar.id_pfr0 = t; | ||
173 | - | ||
174 | - t = cpu->isar.id_pfr2; | ||
175 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
176 | - cpu->isar.id_pfr2 = t; | ||
177 | - } | ||
178 | -#endif /* CONFIG_USER_ONLY */ | ||
179 | + cpu->isar.mvfr0 = FIELD_DP32(cpu->isar.mvfr0, MVFR0, FPSHVEC, 1); | ||
180 | +#endif | ||
181 | } | ||
182 | #endif /* !TARGET_AARCH64 */ | ||
183 | |||
184 | -- | ||
185 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | We set this for qemu-system-aarch64, but failed to do so | ||
4 | for the strictly 32-bit emulation. | ||
5 | |||
6 | Fixes: 3bec78447a9 ("target/arm: Provide ARMv8.4-PMU in '-cpu max'") | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20220506180242.216785-8-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu_tcg.c | 4 ++++ | ||
13 | 1 file changed, 4 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu_tcg.c | ||
18 | +++ b/target/arm/cpu_tcg.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
20 | t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
21 | cpu->isar.id_pfr2 = t; | ||
22 | |||
23 | + t = cpu->isar.id_dfr0; | ||
24 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
25 | + cpu->isar.id_dfr0 = t; | ||
26 | + | ||
27 | #ifdef CONFIG_USER_ONLY | ||
28 | /* | ||
29 | * Break with true ARMv8 and add back old-style VFP short-vector support. | ||
30 | -- | ||
31 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Enable writes to the TERR and TEA bits when RAS is enabled. | 3 | M-profile doesn't have HCR_EL2. While we could test features |
4 | These bits are otherwise RES0. | 4 | before each call, zero is a generally safe return value to |
5 | disable the code in the caller. This test is required to | ||
6 | avoid an assert in arm_is_secure_below_el3. | ||
5 | 7 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220506180242.216785-15-richard.henderson@linaro.org | 10 | Message-id: 20230227225832.816605-3-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | target/arm/helper.c | 9 +++++++++ | 13 | target/arm/helper.c | 3 +++ |
12 | 1 file changed, 9 insertions(+) | 14 | 1 file changed, 3 insertions(+) |
13 | 15 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 18 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | 20 | @@ -XXX,XX +XXX,XX @@ uint64_t arm_hcr_el2_eff_secstate(CPUARMState *env, bool secure) |
19 | } | 21 | |
20 | valid_mask &= ~SCR_NET; | 22 | uint64_t arm_hcr_el2_eff(CPUARMState *env) |
21 | 23 | { | |
22 | + if (cpu_isar_feature(aa64_ras, cpu)) { | 24 | + if (arm_feature(env, ARM_FEATURE_M)) { |
23 | + valid_mask |= SCR_TERR; | 25 | + return 0; |
24 | + } | 26 | + } |
25 | if (cpu_isar_feature(aa64_lor, cpu)) { | 27 | return arm_hcr_el2_eff_secstate(env, arm_is_secure_below_el3(env)); |
26 | valid_mask |= SCR_TLOR; | 28 | } |
27 | } | 29 | |
28 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
29 | } | ||
30 | } else { | ||
31 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
32 | + if (cpu_isar_feature(aa32_ras, cpu)) { | ||
33 | + valid_mask |= SCR_TERR; | ||
34 | + } | ||
35 | } | ||
36 | |||
37 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
38 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
39 | if (cpu_isar_feature(aa64_vh, cpu)) { | ||
40 | valid_mask |= HCR_E2H; | ||
41 | } | ||
42 | + if (cpu_isar_feature(aa64_ras, cpu)) { | ||
43 | + valid_mask |= HCR_TERR | HCR_TEA; | ||
44 | + } | ||
45 | if (cpu_isar_feature(aa64_lor, cpu)) { | ||
46 | valid_mask |= HCR_TLOR; | ||
47 | } | ||
48 | -- | 30 | -- |
49 | 2.25.1 | 31 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add only the system registers required to implement zero error | 3 | In several places we use arm_is_secure_below_el3 and |
4 | records. This means that all values for ERRSELR are out of range, | 4 | arm_is_el3_or_mon separately from arm_is_secure. |
5 | which means that it and all of the indexed error record registers | 5 | These functions make no sense for m-profile, and |
6 | need not be implemented. | 6 | would indicate prior incorrect feature testing. |
7 | |||
8 | Add the EL2 registers required for injecting virtual SError. | ||
9 | 7 | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20220506180242.216785-14-richard.henderson@linaro.org | 11 | Message-id: 20230227225832.816605-4-richard.henderson@linaro.org |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 13 | --- |
15 | target/arm/cpu.h | 5 +++ | 14 | target/arm/cpu.h | 5 ++++- |
16 | target/arm/helper.c | 84 +++++++++++++++++++++++++++++++++++++++++++++ | 15 | 1 file changed, 4 insertions(+), 1 deletion(-) |
17 | 2 files changed, 89 insertions(+) | ||
18 | 16 | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
22 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | 21 | @@ -XXX,XX +XXX,XX @@ static inline int arm_feature(CPUARMState *env, int feature) |
24 | uint64_t tfsr_el[4]; /* tfsre0_el1 is index 0. */ | 22 | void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp); |
25 | uint64_t gcr_el1; | 23 | |
26 | uint64_t rgsr_el1; | 24 | #if !defined(CONFIG_USER_ONLY) |
27 | + | 25 | -/* Return true if exception levels below EL3 are in secure state, |
28 | + /* Minimal RAS registers */ | ||
29 | + uint64_t disr_el1; | ||
30 | + uint64_t vdisr_el2; | ||
31 | + uint64_t vsesr_el2; | ||
32 | } cp15; | ||
33 | |||
34 | struct { | ||
35 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/helper.c | ||
38 | +++ b/target/arm/helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
40 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, | ||
41 | }; | ||
42 | |||
43 | +/* | 26 | +/* |
44 | + * Check for traps to RAS registers, which are controlled | 27 | + * Return true if exception levels below EL3 are in secure state, |
45 | + * by HCR_EL2.TERR and SCR_EL3.TERR. | 28 | * or would be following an exception return to that level. |
46 | + */ | 29 | * Unlike arm_is_secure() (which is always a question about the |
47 | +static CPAccessResult access_terr(CPUARMState *env, const ARMCPRegInfo *ri, | 30 | * _current_ state of the CPU) this doesn't care about the current |
48 | + bool isread) | 31 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp); |
49 | +{ | 32 | */ |
50 | + int el = arm_current_el(env); | 33 | static inline bool arm_is_secure_below_el3(CPUARMState *env) |
51 | + | 34 | { |
52 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_TERR)) { | 35 | + assert(!arm_feature(env, ARM_FEATURE_M)); |
53 | + return CP_ACCESS_TRAP_EL2; | 36 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
54 | + } | 37 | return !(env->cp15.scr_el3 & SCR_NS); |
55 | + if (el < 3 && (env->cp15.scr_el3 & SCR_TERR)) { | 38 | } else { |
56 | + return CP_ACCESS_TRAP_EL3; | 39 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_is_secure_below_el3(CPUARMState *env) |
57 | + } | 40 | /* Return true if the CPU is AArch64 EL3 or AArch32 Mon */ |
58 | + return CP_ACCESS_OK; | 41 | static inline bool arm_is_el3_or_mon(CPUARMState *env) |
59 | +} | 42 | { |
60 | + | 43 | + assert(!arm_feature(env, ARM_FEATURE_M)); |
61 | +static uint64_t disr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 44 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
62 | +{ | 45 | if (is_a64(env) && extract32(env->pstate, 2, 2) == 3) { |
63 | + int el = arm_current_el(env); | 46 | /* CPU currently in AArch64 state and EL3 */ |
64 | + | ||
65 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
66 | + return env->cp15.vdisr_el2; | ||
67 | + } | ||
68 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
69 | + return 0; /* RAZ/WI */ | ||
70 | + } | ||
71 | + return env->cp15.disr_el1; | ||
72 | +} | ||
73 | + | ||
74 | +static void disr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) | ||
75 | +{ | ||
76 | + int el = arm_current_el(env); | ||
77 | + | ||
78 | + if (el < 2 && (arm_hcr_el2_eff(env) & HCR_AMO)) { | ||
79 | + env->cp15.vdisr_el2 = val; | ||
80 | + return; | ||
81 | + } | ||
82 | + if (el < 3 && (env->cp15.scr_el3 & SCR_EA)) { | ||
83 | + return; /* RAZ/WI */ | ||
84 | + } | ||
85 | + env->cp15.disr_el1 = val; | ||
86 | +} | ||
87 | + | ||
88 | +/* | ||
89 | + * Minimal RAS implementation with no Error Records. | ||
90 | + * Which means that all of the Error Record registers: | ||
91 | + * ERXADDR_EL1 | ||
92 | + * ERXCTLR_EL1 | ||
93 | + * ERXFR_EL1 | ||
94 | + * ERXMISC0_EL1 | ||
95 | + * ERXMISC1_EL1 | ||
96 | + * ERXMISC2_EL1 | ||
97 | + * ERXMISC3_EL1 | ||
98 | + * ERXPFGCDN_EL1 (RASv1p1) | ||
99 | + * ERXPFGCTL_EL1 (RASv1p1) | ||
100 | + * ERXPFGF_EL1 (RASv1p1) | ||
101 | + * ERXSTATUS_EL1 | ||
102 | + * and | ||
103 | + * ERRSELR_EL1 | ||
104 | + * may generate UNDEFINED, which is the effect we get by not | ||
105 | + * listing them at all. | ||
106 | + */ | ||
107 | +static const ARMCPRegInfo minimal_ras_reginfo[] = { | ||
108 | + { .name = "DISR_EL1", .state = ARM_CP_STATE_BOTH, | ||
109 | + .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 1, | ||
110 | + .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.disr_el1), | ||
111 | + .readfn = disr_read, .writefn = disr_write, .raw_writefn = raw_write }, | ||
112 | + { .name = "ERRIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
113 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 3, .opc2 = 0, | ||
114 | + .access = PL1_R, .accessfn = access_terr, | ||
115 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
116 | + { .name = "VDISR_EL2", .state = ARM_CP_STATE_BOTH, | ||
117 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 1, .opc2 = 1, | ||
118 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vdisr_el2) }, | ||
119 | + { .name = "VSESR_EL2", .state = ARM_CP_STATE_BOTH, | ||
120 | + .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 3, | ||
121 | + .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.vsesr_el2) }, | ||
122 | +}; | ||
123 | + | ||
124 | /* Return the exception level to which exceptions should be taken | ||
125 | * via SVEAccessTrap. If an exception should be routed through | ||
126 | * AArch64.AdvSIMDFPAccessTrap, return 0; fp_exception_el should | ||
127 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
128 | if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
129 | define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
130 | } | ||
131 | + if (cpu_isar_feature(any_ras, cpu)) { | ||
132 | + define_arm_cp_regs(cpu, minimal_ras_reginfo); | ||
133 | + } | ||
134 | |||
135 | if (cpu_isar_feature(aa64_vh, cpu) || | ||
136 | cpu_isar_feature(aa64_debugv8p2, cpu)) { | ||
137 | -- | 47 | -- |
138 | 2.25.1 | 48 | 2.34.1 |
49 | |||
50 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Update the legacy feature names to the current names. | 3 | Integrate neighboring code from get_phys_addr_lpae which computed |
4 | Provide feature names for id changes that were not marked. | 4 | starting level, as it is easier to validate when doing both at the |
5 | Sort the field updates into increasing bitfield order. | 5 | same time. Mirror the checks at the start of AArch{64,32}.S2Walk, |
6 | 6 | especially S2InvalidSL and S2InconsistentSL. | |
7 | |||
8 | This reverts 49ba115bb74, which was incorrect -- there is nothing | ||
9 | in the ARM pseudocode that depends on TxSZ, i.e. outputsize; the | ||
10 | pseudocode is consistent in referencing PAMax. | ||
11 | |||
12 | Fixes: 49ba115bb74 ("target/arm: Pass outputsize down to check_s2_mmu_setup") | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220506180242.216785-10-richard.henderson@linaro.org | 15 | Message-id: 20230227225832.816605-5-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 17 | --- |
12 | target/arm/cpu64.c | 100 +++++++++++++++++++++---------------------- | 18 | target/arm/ptw.c | 173 ++++++++++++++++++++++++++--------------------- |
13 | target/arm/cpu_tcg.c | 48 ++++++++++----------- | 19 | 1 file changed, 97 insertions(+), 76 deletions(-) |
14 | 2 files changed, 74 insertions(+), 74 deletions(-) | 20 | |
15 | 21 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | |
16 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu64.c | 23 | --- a/target/arm/ptw.c |
19 | +++ b/target/arm/cpu64.c | 24 | +++ b/target/arm/ptw.c |
20 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 25 | @@ -XXX,XX +XXX,XX @@ static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va, |
21 | cpu->midr = t; | 26 | * check_s2_mmu_setup |
22 | 27 | * @cpu: ARMCPU | |
23 | t = cpu->isar.id_aa64isar0; | 28 | * @is_aa64: True if the translation regime is in AArch64 state |
24 | - t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */ | 29 | - * @startlevel: Suggested starting level |
25 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); | 30 | - * @inputsize: Bitsize of IPAs |
26 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* SHA512 */ | 31 | + * @tcr: VTCR_EL2 or VSTCR_EL2 |
27 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* FEAT_PMULL */ | 32 | + * @ds: Effective value of TCR.DS. |
28 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1); /* FEAT_SHA1 */ | 33 | + * @iasize: Bitsize of IPAs |
29 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* FEAT_SHA512 */ | 34 | * @stride: Page-table stride (See the ARM ARM) |
30 | t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1); | 35 | * |
31 | - t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); | 36 | - * Returns true if the suggested S2 translation parameters are OK and |
32 | - t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); | 37 | - * false otherwise. |
33 | - t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); | 38 | + * Decode the starting level of the S2 lookup, returning INT_MIN if |
34 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); | 39 | + * the configuration is invalid. |
35 | - t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); | 40 | */ |
36 | - t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); | 41 | -static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level, |
37 | - t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); | 42 | - int inputsize, int stride, int outputsize) |
38 | - t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */ | 43 | +static int check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, uint64_t tcr, |
39 | - t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | 44 | + bool ds, int iasize, int stride) |
40 | - t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); | 45 | { |
41 | + t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2); /* FEAT_LSE */ | 46 | - const int grainsize = stride + 3; |
42 | + t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1); /* FEAT_RDM */ | 47 | - int startsizecheck; |
43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1); /* FEAT_SHA3 */ | 48 | - |
44 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1); /* FEAT_SM3 */ | 49 | - /* |
45 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1); /* FEAT_SM4 */ | 50 | - * Negative levels are usually not allowed... |
46 | + t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1); /* FEAT_DotProd */ | 51 | - * Except for FEAT_LPA2, 4k page table, 52-bit address space, which |
47 | + t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1); /* FEAT_FHM */ | 52 | - * begins with level -1. Note that previous feature tests will have |
48 | + t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* FEAT_FlagM2 */ | 53 | - * eliminated this combination if it is not enabled. |
49 | + t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2); /* FEAT_TLBIRANGE */ | 54 | - */ |
50 | + t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1); /* FEAT_RNG */ | 55 | - if (level < (inputsize == 52 && stride == 9 ? -1 : 0)) { |
51 | cpu->isar.id_aa64isar0 = t; | 56 | - return false; |
52 | 57 | - } | |
53 | t = cpu->isar.id_aa64isar1; | 58 | - |
54 | - t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); | 59 | - startsizecheck = inputsize - ((3 - level) * stride + grainsize); |
55 | - t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); | 60 | - if (startsizecheck < 1 || startsizecheck > stride + 4) { |
56 | - t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); | 61 | - return false; |
57 | - t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | 62 | - } |
58 | - t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | 63 | + int sl0, sl2, startlevel, granulebits, levels; |
59 | - t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); | 64 | + int s1_min_iasize, s1_max_iasize; |
60 | - t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | 65 | |
61 | - t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* ARMv8.4-RCPC */ | 66 | + sl0 = extract32(tcr, 6, 2); |
62 | - t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); | 67 | if (is_aa64) { |
63 | + t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2); /* FEAT_DPB2 */ | 68 | + /* |
64 | + t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1); /* FEAT_JSCVT */ | 69 | + * AArch64.S2InvalidTxSZ: While we checked tsz_oob near the top of |
65 | + t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); /* FEAT_FCMA */ | 70 | + * get_phys_addr_lpae, that used aa64_va_parameters which apply |
66 | + t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* FEAT_LRCPC2 */ | 71 | + * to aarch64. If Stage1 is aarch32, the min_txsz is larger. |
67 | + t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); /* FEAT_FRINTTS */ | 72 | + * See AArch64.S2MinTxSZ, where min_tsz is 24, translated to |
68 | + t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); /* FEAT_SB */ | 73 | + * inputsize is 64 - 24 = 40. |
69 | + t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); /* FEAT_SPECRES */ | 74 | + */ |
70 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); /* FEAT_BF16 */ | 75 | + if (iasize < 40 && !arm_el_is_aa64(&cpu->env, 1)) { |
71 | + t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); /* FEAT_I8MM */ | 76 | + goto fail; |
72 | cpu->isar.id_aa64isar1 = t; | 77 | + } |
73 | 78 | + | |
74 | t = cpu->isar.id_aa64pfr0; | 79 | + /* |
75 | + t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ | 80 | + * AArch64.S2InvalidSL: Interpretation of SL depends on the page size, |
76 | + t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | 81 | + * so interleave AArch64.S2StartLevel. |
77 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | 82 | + */ |
78 | - t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); | 83 | switch (stride) { |
79 | - t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); | 84 | - case 13: /* 64KB Pages. */ |
80 | - t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); | 85 | - if (level == 0 || (level == 1 && outputsize <= 42)) { |
81 | - t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); | 86 | - return false; |
82 | + t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | 87 | + case 9: /* 4KB */ |
83 | + t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | 88 | + /* SL2 is RES0 unless DS=1 & 4KB granule. */ |
84 | cpu->isar.id_aa64pfr0 = t; | 89 | + sl2 = extract64(tcr, 33, 1); |
85 | 90 | + if (ds && sl2) { | |
86 | t = cpu->isar.id_aa64pfr1; | 91 | + if (sl0 != 0) { |
87 | - t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | 92 | + goto fail; |
88 | - t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | 93 | + } |
89 | + t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); /* FEAT_BTI */ | 94 | + startlevel = -1; |
90 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); /* FEAT_SSBS2 */ | 95 | + } else { |
91 | /* | 96 | + startlevel = 2 - sl0; |
92 | * Begin with full support for MTE. This will be downgraded to MTE=0 | 97 | + switch (sl0) { |
93 | * during realize if the board provides no tag memory, much like | 98 | + case 2: |
94 | * we do for EL2 with the virtualization=on property. | 99 | + if (arm_pamax(cpu) < 44) { |
95 | */ | 100 | + goto fail; |
96 | - t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); | 101 | + } |
97 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ | 102 | + break; |
98 | cpu->isar.id_aa64pfr1 = t; | 103 | + case 3: |
99 | 104 | + if (!cpu_isar_feature(aa64_st, cpu)) { | |
100 | t = cpu->isar.id_aa64mmfr0; | 105 | + goto fail; |
101 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 106 | + } |
102 | cpu->isar.id_aa64mmfr0 = t; | 107 | + startlevel = 3; |
103 | 108 | + break; | |
104 | t = cpu->isar.id_aa64mmfr1; | 109 | + } |
105 | - t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */ | 110 | } |
106 | - t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); | 111 | break; |
107 | - t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); | 112 | - case 11: /* 16KB Pages. */ |
108 | - t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* ATS1E1 */ | 113 | - if (level == 0 || (level == 1 && outputsize <= 40)) { |
109 | - t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* VMID16 */ | 114 | - return false; |
110 | - t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* TTS2UXN */ | 115 | + case 11: /* 16KB */ |
111 | + t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */ | 116 | + switch (sl0) { |
112 | + t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1); /* FEAT_VHE */ | 117 | + case 2: |
113 | + t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* FEAT_HPDS */ | 118 | + if (arm_pamax(cpu) < 42) { |
114 | + t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1); /* FEAT_LOR */ | 119 | + goto fail; |
115 | + t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 2); /* FEAT_PAN2 */ | 120 | + } |
116 | + t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1); /* FEAT_XNX */ | 121 | + break; |
117 | cpu->isar.id_aa64mmfr1 = t; | 122 | + case 3: |
118 | 123 | + if (!ds) { | |
119 | t = cpu->isar.id_aa64mmfr2; | 124 | + goto fail; |
120 | - t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | 125 | + } |
121 | - t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | 126 | + break; |
122 | - t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | 127 | } |
123 | - t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | 128 | + startlevel = 3 - sl0; |
124 | - t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | 129 | break; |
125 | - t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | 130 | - case 9: /* 4KB Pages. */ |
126 | + t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | 131 | - if (level == 0 && outputsize <= 42) { |
127 | + t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | 132 | - return false; |
128 | + t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | 133 | + case 13: /* 64KB */ |
129 | + t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | 134 | + switch (sl0) { |
130 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | 135 | + case 2: |
131 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | 136 | + if (arm_pamax(cpu) < 44) { |
132 | cpu->isar.id_aa64mmfr2 = t; | 137 | + goto fail; |
133 | 138 | + } | |
134 | t = cpu->isar.id_aa64zfr0; | 139 | + break; |
135 | t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1); | 140 | + case 3: |
136 | - t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* PMULL */ | 141 | + goto fail; |
137 | - t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); | 142 | } |
138 | - t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); | 143 | + startlevel = 3 - sl0; |
139 | - t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); | 144 | break; |
140 | - t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); | 145 | default: |
141 | - t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); | 146 | g_assert_not_reached(); |
142 | - t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); | 147 | } |
143 | - t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); | 148 | - |
144 | + t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* FEAT_SVE_PMULL128 */ | 149 | - /* Inputsize checks. */ |
145 | + t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); /* FEAT_SVE_BitPerm */ | 150 | - if (inputsize > outputsize && |
146 | + t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); /* FEAT_BF16 */ | 151 | - (arm_el_is_aa64(&cpu->env, 1) || inputsize > 40)) { |
147 | + t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); /* FEAT_SVE_SHA3 */ | 152 | - /* This is CONSTRAINED UNPREDICTABLE and we choose to fault. */ |
148 | + t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); /* FEAT_SVE_SM4 */ | 153 | - return false; |
149 | + t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); /* FEAT_I8MM */ | 154 | - } |
150 | + t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1); /* FEAT_F32MM */ | 155 | } else { |
151 | + t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1); /* FEAT_F64MM */ | 156 | - /* AArch32 only supports 4KB pages. Assert on that. */ |
152 | cpu->isar.id_aa64zfr0 = t; | 157 | + /* |
153 | 158 | + * Things are simpler for AArch32 EL2, with only 4k pages. | |
154 | t = cpu->isar.id_aa64dfr0; | 159 | + * There is no separate S2InvalidSL function, but AArch32.S2Walk |
155 | - t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* v8.4-PMU */ | 160 | + * begins with walkparms.sl0 in {'1x'}. |
156 | + t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | 161 | + */ |
157 | cpu->isar.id_aa64dfr0 = t; | 162 | assert(stride == 9); |
158 | 163 | - | |
159 | /* Replicate the same data to the 32-bit id registers. */ | 164 | - if (level == 0) { |
160 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 165 | - return false; |
161 | index XXXXXXX..XXXXXXX 100644 | 166 | + if (sl0 >= 2) { |
162 | --- a/target/arm/cpu_tcg.c | 167 | + goto fail; |
163 | +++ b/target/arm/cpu_tcg.c | 168 | } |
164 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | 169 | + startlevel = 2 - sl0; |
165 | 170 | } | |
166 | /* Add additional features supported by QEMU */ | 171 | - return true; |
167 | t = cpu->isar.id_isar5; | 172 | + |
168 | - t = FIELD_DP32(t, ID_ISAR5, AES, 2); | 173 | + /* AArch{64,32}.S2InconsistentSL are functionally equivalent. */ |
169 | - t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); | 174 | + levels = 3 - startlevel; |
170 | - t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); | 175 | + granulebits = stride + 3; |
171 | + t = FIELD_DP32(t, ID_ISAR5, AES, 2); /* FEAT_PMULL */ | 176 | + |
172 | + t = FIELD_DP32(t, ID_ISAR5, SHA1, 1); /* FEAT_SHA1 */ | 177 | + s1_min_iasize = levels * stride + granulebits + 1; |
173 | + t = FIELD_DP32(t, ID_ISAR5, SHA2, 1); /* FEAT_SHA256 */ | 178 | + s1_max_iasize = s1_min_iasize + (stride - 1) + 4; |
174 | t = FIELD_DP32(t, ID_ISAR5, CRC32, 1); | 179 | + |
175 | - t = FIELD_DP32(t, ID_ISAR5, RDM, 1); | 180 | + if (iasize >= s1_min_iasize && iasize <= s1_max_iasize) { |
176 | - t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); | 181 | + return startlevel; |
177 | + t = FIELD_DP32(t, ID_ISAR5, RDM, 1); /* FEAT_RDM */ | 182 | + } |
178 | + t = FIELD_DP32(t, ID_ISAR5, VCMA, 1); /* FEAT_FCMA */ | 183 | + |
179 | cpu->isar.id_isar5 = t; | 184 | + fail: |
180 | 185 | + return INT_MIN; | |
181 | t = cpu->isar.id_isar6; | ||
182 | - t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); | ||
183 | - t = FIELD_DP32(t, ID_ISAR6, DP, 1); | ||
184 | - t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
185 | - t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
186 | - t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
187 | - t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
188 | - t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
189 | + t = FIELD_DP32(t, ID_ISAR6, JSCVT, 1); /* FEAT_JSCVT */ | ||
190 | + t = FIELD_DP32(t, ID_ISAR6, DP, 1); /* Feat_DotProd */ | ||
191 | + t = FIELD_DP32(t, ID_ISAR6, FHM, 1); /* FEAT_FHM */ | ||
192 | + t = FIELD_DP32(t, ID_ISAR6, SB, 1); /* FEAT_SB */ | ||
193 | + t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); /* FEAT_SPECRES */ | ||
194 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); /* FEAT_AA32BF16 */ | ||
195 | + t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); /* FEAT_AA32I8MM */ | ||
196 | cpu->isar.id_isar6 = t; | ||
197 | |||
198 | t = cpu->isar.mvfr1; | ||
199 | - t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | ||
200 | - t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
201 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* FEAT_FP16 */ | ||
202 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* FEAT_FP16 */ | ||
203 | cpu->isar.mvfr1 = t; | ||
204 | |||
205 | t = cpu->isar.mvfr2; | ||
206 | - t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
207 | - t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
208 | + t = FIELD_DP32(t, MVFR2, SIMDMISC, 3); /* SIMD MaxNum */ | ||
209 | + t = FIELD_DP32(t, MVFR2, FPMISC, 4); /* FP MaxNum */ | ||
210 | cpu->isar.mvfr2 = t; | ||
211 | |||
212 | t = cpu->isar.id_mmfr3; | ||
213 | - t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
214 | + t = FIELD_DP32(t, ID_MMFR3, PAN, 2); /* FEAT_PAN2 */ | ||
215 | cpu->isar.id_mmfr3 = t; | ||
216 | |||
217 | t = cpu->isar.id_mmfr4; | ||
218 | - t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* AA32HPD */ | ||
219 | - t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
220 | - t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* TTCNP */ | ||
221 | - t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* TTS2UXN */ | ||
222 | + t = FIELD_DP32(t, ID_MMFR4, HPDS, 1); /* FEAT_AA32HPD */ | ||
223 | + t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
224 | + t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
225 | + t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX*/ | ||
226 | cpu->isar.id_mmfr4 = t; | ||
227 | |||
228 | t = cpu->isar.id_pfr0; | ||
229 | - t = FIELD_DP32(t, ID_PFR0, DIT, 1); | ||
230 | + t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
231 | cpu->isar.id_pfr0 = t; | ||
232 | |||
233 | t = cpu->isar.id_pfr2; | ||
234 | - t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | ||
235 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); /* FEAT_SSBS */ | ||
236 | cpu->isar.id_pfr2 = t; | ||
237 | |||
238 | t = cpu->isar.id_dfr0; | ||
239 | - t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | ||
240 | + t = FIELD_DP32(t, ID_DFR0, PERFMON, 5); /* FEAT_PMUv3p4 */ | ||
241 | cpu->isar.id_dfr0 = t; | ||
242 | } | 186 | } |
243 | 187 | ||
188 | /** | ||
189 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
190 | */ | ||
191 | level = 4 - (inputsize - 4) / stride; | ||
192 | } else { | ||
193 | - /* | ||
194 | - * For stage 2 translations the starting level is specified by the | ||
195 | - * VTCR_EL2.SL0 field (whose interpretation depends on the page size) | ||
196 | - */ | ||
197 | - uint32_t sl0 = extract32(tcr, 6, 2); | ||
198 | - uint32_t sl2 = extract64(tcr, 33, 1); | ||
199 | - int32_t startlevel; | ||
200 | - bool ok; | ||
201 | - | ||
202 | - /* SL2 is RES0 unless DS=1 & 4kb granule. */ | ||
203 | - if (param.ds && stride == 9 && sl2) { | ||
204 | - if (sl0 != 0) { | ||
205 | - level = 0; | ||
206 | - goto do_translation_fault; | ||
207 | - } | ||
208 | - startlevel = -1; | ||
209 | - } else if (!aarch64 || stride == 9) { | ||
210 | - /* AArch32 or 4KB pages */ | ||
211 | - startlevel = 2 - sl0; | ||
212 | - | ||
213 | - if (cpu_isar_feature(aa64_st, cpu)) { | ||
214 | - startlevel &= 3; | ||
215 | - } | ||
216 | - } else { | ||
217 | - /* 16KB or 64KB pages */ | ||
218 | - startlevel = 3 - sl0; | ||
219 | - } | ||
220 | - | ||
221 | - /* Check that the starting level is valid. */ | ||
222 | - ok = check_s2_mmu_setup(cpu, aarch64, startlevel, | ||
223 | - inputsize, stride, outputsize); | ||
224 | - if (!ok) { | ||
225 | + int startlevel = check_s2_mmu_setup(cpu, aarch64, tcr, param.ds, | ||
226 | + inputsize, stride); | ||
227 | + if (startlevel == INT_MIN) { | ||
228 | + level = 0; | ||
229 | goto do_translation_fault; | ||
230 | } | ||
231 | level = startlevel; | ||
244 | -- | 232 | -- |
245 | 2.25.1 | 233 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Use FIELD_DP{32,64} to manipulate id_pfr1 and id_aa64pfr0 | ||
4 | during arm_cpu_realizefn. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-11-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/cpu.c | 22 +++++++++++++--------- | ||
12 | 1 file changed, 13 insertions(+), 9 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.c | ||
17 | +++ b/target/arm/cpu.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
19 | */ | ||
20 | unset_feature(env, ARM_FEATURE_EL3); | ||
21 | |||
22 | - /* Disable the security extension feature bits in the processor feature | ||
23 | - * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12]. | ||
24 | + /* | ||
25 | + * Disable the security extension feature bits in the processor | ||
26 | + * feature registers as well. | ||
27 | */ | ||
28 | - cpu->isar.id_pfr1 &= ~0xf0; | ||
29 | - cpu->isar.id_aa64pfr0 &= ~0xf000; | ||
30 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, ID_PFR1, SECURITY, 0); | ||
31 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
32 | + ID_AA64PFR0, EL3, 0); | ||
33 | } | ||
34 | |||
35 | if (!cpu->has_el2) { | ||
36 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
37 | } | ||
38 | |||
39 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
40 | - /* Disable the hypervisor feature bits in the processor feature | ||
41 | - * registers if we don't have EL2. These are id_pfr1[15:12] and | ||
42 | - * id_aa64pfr0_el1[11:8]. | ||
43 | + /* | ||
44 | + * Disable the hypervisor feature bits in the processor feature | ||
45 | + * registers if we don't have EL2. | ||
46 | */ | ||
47 | - cpu->isar.id_aa64pfr0 &= ~0xf00; | ||
48 | - cpu->isar.id_pfr1 &= ~0xf000; | ||
49 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, | ||
50 | + ID_AA64PFR0, EL2, 0); | ||
51 | + cpu->isar.id_pfr1 = FIELD_DP32(cpu->isar.id_pfr1, | ||
52 | + ID_PFR1, VIRTUALIZATION, 0); | ||
53 | } | ||
54 | |||
55 | #ifndef CONFIG_USER_ONLY | ||
56 | -- | ||
57 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220506180242.216785-18-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | docs/system/arm/emulation.rst | 1 + | ||
9 | target/arm/cpu64.c | 1 + | ||
10 | target/arm/cpu_tcg.c | 1 + | ||
11 | 3 files changed, 3 insertions(+) | ||
12 | |||
13 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/docs/system/arm/emulation.rst | ||
16 | +++ b/docs/system/arm/emulation.rst | ||
17 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
18 | - FEAT_PMULL (PMULL, PMULL2 instructions) | ||
19 | - FEAT_PMUv3p1 (PMU Extensions v3.1) | ||
20 | - FEAT_PMUv3p4 (PMU Extensions v3.4) | ||
21 | +- FEAT_RAS (Reliability, availability, and serviceability) | ||
22 | - FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) | ||
23 | - FEAT_RNG (Random number generator) | ||
24 | - FEAT_SB (Speculation Barrier) | ||
25 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/cpu64.c | ||
28 | +++ b/target/arm/cpu64.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
30 | t = cpu->isar.id_aa64pfr0; | ||
31 | t = FIELD_DP64(t, ID_AA64PFR0, FP, 1); /* FEAT_FP16 */ | ||
32 | t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1); /* FEAT_FP16 */ | ||
33 | + t = FIELD_DP64(t, ID_AA64PFR0, RAS, 1); /* FEAT_RAS */ | ||
34 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
36 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
37 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/cpu_tcg.c | ||
40 | +++ b/target/arm/cpu_tcg.c | ||
41 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
42 | |||
43 | t = cpu->isar.id_pfr0; | ||
44 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
45 | + t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
46 | cpu->isar.id_pfr0 = t; | ||
47 | |||
48 | t = cpu->isar.id_pfr2; | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | This feature is AArch64 only, and applies to physical SErrors, | ||
4 | which QEMU does not implement, thus the feature is a nop. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-19-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | docs/system/arm/emulation.rst | 1 + | ||
12 | target/arm/cpu64.c | 1 + | ||
13 | 2 files changed, 2 insertions(+) | ||
14 | |||
15 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/docs/system/arm/emulation.rst | ||
18 | +++ b/docs/system/arm/emulation.rst | ||
19 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
20 | - FEAT_FlagM2 (Enhancements to flag manipulation instructions) | ||
21 | - FEAT_HPDS (Hierarchical permission disables) | ||
22 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) | ||
23 | +- FEAT_IESB (Implicit error synchronization event) | ||
24 | - FEAT_JSCVT (JavaScript conversion instructions) | ||
25 | - FEAT_LOR (Limited ordering regions) | ||
26 | - FEAT_LPA (Large Physical Address space) | ||
27 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu64.c | ||
30 | +++ b/target/arm/cpu64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
32 | t = cpu->isar.id_aa64mmfr2; | ||
33 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* FEAT_TTCNP */ | ||
34 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); /* FEAT_UAO */ | ||
35 | + t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1); /* FEAT_IESB */ | ||
36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
37 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
38 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
39 | -- | ||
40 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | This extension concerns branch speculation, which TCG does | ||
4 | not implement. Thus we can trivially enable this feature. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220506180242.216785-20-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | docs/system/arm/emulation.rst | 1 + | ||
12 | target/arm/cpu64.c | 1 + | ||
13 | target/arm/cpu_tcg.c | 1 + | ||
14 | 3 files changed, 3 insertions(+) | ||
15 | |||
16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/docs/system/arm/emulation.rst | ||
19 | +++ b/docs/system/arm/emulation.rst | ||
20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
21 | - FEAT_BBM at level 2 (Translation table break-before-make levels) | ||
22 | - FEAT_BF16 (AArch64 BFloat16 instructions) | ||
23 | - FEAT_BTI (Branch Target Identification) | ||
24 | +- FEAT_CSV2 (Cache speculation variant 2) | ||
25 | - FEAT_DIT (Data Independent Timing instructions) | ||
26 | - FEAT_DPB (DC CVAP instruction) | ||
27 | - FEAT_Debugv8p2 (Debug changes for v8.2) | ||
28 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/cpu64.c | ||
31 | +++ b/target/arm/cpu64.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
33 | t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1); | ||
34 | t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1); /* FEAT_SEL2 */ | ||
35 | t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1); /* FEAT_DIT */ | ||
36 | + t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 1); /* FEAT_CSV2 */ | ||
37 | cpu->isar.id_aa64pfr0 = t; | ||
38 | |||
39 | t = cpu->isar.id_aa64pfr1; | ||
40 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/cpu_tcg.c | ||
43 | +++ b/target/arm/cpu_tcg.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
45 | cpu->isar.id_mmfr4 = t; | ||
46 | |||
47 | t = cpu->isar.id_pfr0; | ||
48 | + t = FIELD_DP32(t, ID_PFR0, CSV2, 2); /* FEAT_CVS2 */ | ||
49 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); /* FEAT_DIT */ | ||
50 | t = FIELD_DP32(t, ID_PFR0, RAS, 1); /* FEAT_RAS */ | ||
51 | cpu->isar.id_pfr0 = t; | ||
52 | -- | ||
53 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Gavin Shan <gshan@redhat.com> | 1 | From: Ard Biesheuvel <ardb@kernel.org> |
---|---|---|---|
2 | 2 | ||
3 | When the PPTT table is built, the CPU topology is re-calculated, but | 3 | Fedora 39 will ship its arm64 kernels in the new generic EFI zboot |
4 | it's unecessary because the CPU topology has been populated in | 4 | format, using gzip compression for the payload. |
5 | virt_possible_cpu_arch_ids() on arm/virt machine. | ||
6 | 5 | ||
7 | This reworks build_pptt() to avoid by reusing the existing IDs in | 6 | For doing EFI boot in QEMU, this is completely transparent, as the |
8 | ms->possible_cpus. Currently, the only user of build_pptt() is | 7 | firmware or bootloader will take care of this. However, for direct |
9 | arm/virt machine. | 8 | kernel boot without firmware, we will lose the ability to boot such |
9 | distro kernels unless we deal with the new format directly. | ||
10 | 10 | ||
11 | Signed-off-by: Gavin Shan <gshan@redhat.com> | 11 | EFI zboot images contain metadata in the header regarding the placement |
12 | Tested-by: Yanan Wang <wangyanan55@huawei.com> | 12 | of the compressed payload inside the image, and the type of compression |
13 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | 13 | used. This means we can wire up the existing gzip support without too |
14 | Acked-by: Igor Mammedov <imammedo@redhat.com> | 14 | much hassle, by parsing the header and grabbing the payload from inside |
15 | Acked-by: Michael S. Tsirkin <mst@redhat.com> | 15 | the loaded zboot image. |
16 | Message-id: 20220503140304.855514-7-gshan@redhat.com | 16 | |
17 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Cc: Alex Bennée <alex.bennee@linaro.org> | ||
19 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Cc: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Signed-off-by: Ard Biesheuvel <ardb@kernel.org> | ||
22 | Message-id: 20230303160109.3626966-1-ardb@kernel.org | ||
23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | [PMM: tweaked comment formatting, fixed checkpatch nits] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 26 | --- |
19 | hw/acpi/aml-build.c | 111 +++++++++++++++++++------------------------- | 27 | include/hw/loader.h | 19 ++++++++++ |
20 | 1 file changed, 48 insertions(+), 63 deletions(-) | 28 | hw/arm/boot.c | 6 +++ |
29 | hw/core/loader.c | 91 +++++++++++++++++++++++++++++++++++++++++++++ | ||
30 | 3 files changed, 116 insertions(+) | ||
21 | 31 | ||
22 | diff --git a/hw/acpi/aml-build.c b/hw/acpi/aml-build.c | 32 | diff --git a/include/hw/loader.h b/include/hw/loader.h |
23 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/acpi/aml-build.c | 34 | --- a/include/hw/loader.h |
25 | +++ b/hw/acpi/aml-build.c | 35 | +++ b/include/hw/loader.h |
26 | @@ -XXX,XX +XXX,XX @@ void build_pptt(GArray *table_data, BIOSLinker *linker, MachineState *ms, | 36 | @@ -XXX,XX +XXX,XX @@ ssize_t load_image_gzipped_buffer(const char *filename, uint64_t max_sz, |
27 | const char *oem_id, const char *oem_table_id) | 37 | uint8_t **buffer); |
28 | { | 38 | ssize_t load_image_gzipped(const char *filename, hwaddr addr, uint64_t max_sz); |
29 | MachineClass *mc = MACHINE_GET_CLASS(ms); | 39 | |
30 | - GQueue *list = g_queue_new(); | 40 | +/** |
31 | - guint pptt_start = table_data->len; | 41 | + * unpack_efi_zboot_image: |
32 | - guint parent_offset; | 42 | + * @buffer: pointer to a variable holding the address of a buffer containing the |
33 | - guint length, i; | 43 | + * image |
34 | - int uid = 0; | 44 | + * @size: pointer to a variable holding the size of the buffer |
35 | - int socket; | 45 | + * |
36 | + CPUArchIdList *cpus = ms->possible_cpus; | 46 | + * Check whether the buffer contains a EFI zboot image, and if it does, extract |
37 | + int64_t socket_id = -1, cluster_id = -1, core_id = -1; | 47 | + * the compressed payload and decompress it into a new buffer. If successful, |
38 | + uint32_t socket_offset = 0, cluster_offset = 0, core_offset = 0; | 48 | + * the old buffer is freed, and the *buffer and size variables pointed to by the |
39 | + uint32_t pptt_start = table_data->len; | 49 | + * function arguments are updated to refer to the newly populated buffer. |
40 | + int n; | 50 | + * |
41 | AcpiTable table = { .sig = "PPTT", .rev = 2, | 51 | + * Returns 0 if the image could not be identified as a EFI zboot image. |
42 | .oem_id = oem_id, .oem_table_id = oem_table_id }; | 52 | + * Returns -1 if the buffer contents were identified as a EFI zboot image, but |
43 | 53 | + * unpacking failed for any reason. | |
44 | acpi_table_begin(&table, table_data); | 54 | + * Returns the size of the decompressed payload if decompression was performed |
45 | 55 | + * successfully. | |
46 | - for (socket = 0; socket < ms->smp.sockets; socket++) { | 56 | + */ |
47 | - g_queue_push_tail(list, | 57 | +ssize_t unpack_efi_zboot_image(uint8_t **buffer, int *size); |
48 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | 58 | + |
49 | - build_processor_hierarchy_node( | 59 | #define ELF_LOAD_FAILED -1 |
50 | - table_data, | 60 | #define ELF_LOAD_NOT_ELF -2 |
51 | - /* | 61 | #define ELF_LOAD_WRONG_ARCH -3 |
52 | - * Physical package - represents the boundary | 62 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
53 | - * of a physical package | 63 | index XXXXXXX..XXXXXXX 100644 |
54 | - */ | 64 | --- a/hw/arm/boot.c |
55 | - (1 << 0), | 65 | +++ b/hw/arm/boot.c |
56 | - 0, socket, NULL, 0); | 66 | @@ -XXX,XX +XXX,XX @@ static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, |
57 | - } | 67 | return -1; |
58 | - | ||
59 | - if (mc->smp_props.clusters_supported) { | ||
60 | - length = g_queue_get_length(list); | ||
61 | - for (i = 0; i < length; i++) { | ||
62 | - int cluster; | ||
63 | - | ||
64 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
65 | - for (cluster = 0; cluster < ms->smp.clusters; cluster++) { | ||
66 | - g_queue_push_tail(list, | ||
67 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
68 | - build_processor_hierarchy_node( | ||
69 | - table_data, | ||
70 | - (0 << 0), /* not a physical package */ | ||
71 | - parent_offset, cluster, NULL, 0); | ||
72 | - } | ||
73 | + /* | ||
74 | + * This works with the assumption that cpus[n].props.*_id has been | ||
75 | + * sorted from top to down levels in mc->possible_cpu_arch_ids(). | ||
76 | + * Otherwise, the unexpected and duplicated containers will be | ||
77 | + * created. | ||
78 | + */ | ||
79 | + for (n = 0; n < cpus->len; n++) { | ||
80 | + if (cpus->cpus[n].props.socket_id != socket_id) { | ||
81 | + assert(cpus->cpus[n].props.socket_id > socket_id); | ||
82 | + socket_id = cpus->cpus[n].props.socket_id; | ||
83 | + cluster_id = -1; | ||
84 | + core_id = -1; | ||
85 | + socket_offset = table_data->len - pptt_start; | ||
86 | + build_processor_hierarchy_node(table_data, | ||
87 | + (1 << 0), /* Physical package */ | ||
88 | + 0, socket_id, NULL, 0); | ||
89 | } | 68 | } |
90 | - } | 69 | size = len; |
91 | 70 | + | |
92 | - length = g_queue_get_length(list); | 71 | + /* Unpack the image if it is a EFI zboot image */ |
93 | - for (i = 0; i < length; i++) { | 72 | + if (unpack_efi_zboot_image(&buffer, &size) < 0) { |
94 | - int core; | 73 | + g_free(buffer); |
95 | - | 74 | + return -1; |
96 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | 75 | + } |
97 | - for (core = 0; core < ms->smp.cores; core++) { | ||
98 | - if (ms->smp.threads > 1) { | ||
99 | - g_queue_push_tail(list, | ||
100 | - GUINT_TO_POINTER(table_data->len - pptt_start)); | ||
101 | - build_processor_hierarchy_node( | ||
102 | - table_data, | ||
103 | - (0 << 0), /* not a physical package */ | ||
104 | - parent_offset, core, NULL, 0); | ||
105 | - } else { | ||
106 | - build_processor_hierarchy_node( | ||
107 | - table_data, | ||
108 | - (1 << 1) | /* ACPI Processor ID valid */ | ||
109 | - (1 << 3), /* Node is a Leaf */ | ||
110 | - parent_offset, uid++, NULL, 0); | ||
111 | + if (mc->smp_props.clusters_supported) { | ||
112 | + if (cpus->cpus[n].props.cluster_id != cluster_id) { | ||
113 | + assert(cpus->cpus[n].props.cluster_id > cluster_id); | ||
114 | + cluster_id = cpus->cpus[n].props.cluster_id; | ||
115 | + core_id = -1; | ||
116 | + cluster_offset = table_data->len - pptt_start; | ||
117 | + build_processor_hierarchy_node(table_data, | ||
118 | + (0 << 0), /* Not a physical package */ | ||
119 | + socket_offset, cluster_id, NULL, 0); | ||
120 | } | ||
121 | + } else { | ||
122 | + cluster_offset = socket_offset; | ||
123 | } | ||
124 | - } | ||
125 | |||
126 | - length = g_queue_get_length(list); | ||
127 | - for (i = 0; i < length; i++) { | ||
128 | - int thread; | ||
129 | + if (ms->smp.threads == 1) { | ||
130 | + build_processor_hierarchy_node(table_data, | ||
131 | + (1 << 1) | /* ACPI Processor ID valid */ | ||
132 | + (1 << 3), /* Node is a Leaf */ | ||
133 | + cluster_offset, n, NULL, 0); | ||
134 | + } else { | ||
135 | + if (cpus->cpus[n].props.core_id != core_id) { | ||
136 | + assert(cpus->cpus[n].props.core_id > core_id); | ||
137 | + core_id = cpus->cpus[n].props.core_id; | ||
138 | + core_offset = table_data->len - pptt_start; | ||
139 | + build_processor_hierarchy_node(table_data, | ||
140 | + (0 << 0), /* Not a physical package */ | ||
141 | + cluster_offset, core_id, NULL, 0); | ||
142 | + } | ||
143 | |||
144 | - parent_offset = GPOINTER_TO_UINT(g_queue_pop_head(list)); | ||
145 | - for (thread = 0; thread < ms->smp.threads; thread++) { | ||
146 | - build_processor_hierarchy_node( | ||
147 | - table_data, | ||
148 | + build_processor_hierarchy_node(table_data, | ||
149 | (1 << 1) | /* ACPI Processor ID valid */ | ||
150 | (1 << 2) | /* Processor is a Thread */ | ||
151 | (1 << 3), /* Node is a Leaf */ | ||
152 | - parent_offset, uid++, NULL, 0); | ||
153 | + core_offset, n, NULL, 0); | ||
154 | } | ||
155 | } | 76 | } |
156 | 77 | ||
157 | - g_queue_free(list); | 78 | /* check the arm64 magic header value -- very old kernels may not have it */ |
158 | acpi_table_end(linker, &table); | 79 | diff --git a/hw/core/loader.c b/hw/core/loader.c |
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/core/loader.c | ||
82 | +++ b/hw/core/loader.c | ||
83 | @@ -XXX,XX +XXX,XX @@ ssize_t load_image_gzipped(const char *filename, hwaddr addr, uint64_t max_sz) | ||
84 | return bytes; | ||
159 | } | 85 | } |
160 | 86 | ||
87 | +/* The PE/COFF MS-DOS stub magic number */ | ||
88 | +#define EFI_PE_MSDOS_MAGIC "MZ" | ||
89 | + | ||
90 | +/* | ||
91 | + * The Linux header magic number for a EFI PE/COFF | ||
92 | + * image targetting an unspecified architecture. | ||
93 | + */ | ||
94 | +#define EFI_PE_LINUX_MAGIC "\xcd\x23\x82\x81" | ||
95 | + | ||
96 | +/* | ||
97 | + * Bootable Linux kernel images may be packaged as EFI zboot images, which are | ||
98 | + * self-decompressing executables when loaded via EFI. The compressed payload | ||
99 | + * can also be extracted from the image and decompressed by a non-EFI loader. | ||
100 | + * | ||
101 | + * The de facto specification for this format is at the following URL: | ||
102 | + * | ||
103 | + * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/drivers/firmware/efi/libstub/zboot-header.S | ||
104 | + * | ||
105 | + * This definition is based on Linux upstream commit 29636a5ce87beba. | ||
106 | + */ | ||
107 | +struct linux_efi_zboot_header { | ||
108 | + uint8_t msdos_magic[2]; /* PE/COFF 'MZ' magic number */ | ||
109 | + uint8_t reserved0[2]; | ||
110 | + uint8_t zimg[4]; /* "zimg" for Linux EFI zboot images */ | ||
111 | + uint32_t payload_offset; /* LE offset to compressed payload */ | ||
112 | + uint32_t payload_size; /* LE size of the compressed payload */ | ||
113 | + uint8_t reserved1[8]; | ||
114 | + char compression_type[32]; /* Compression type, NUL terminated */ | ||
115 | + uint8_t linux_magic[4]; /* Linux header magic */ | ||
116 | + uint32_t pe_header_offset; /* LE offset to the PE header */ | ||
117 | +}; | ||
118 | + | ||
119 | +/* | ||
120 | + * Check whether *buffer points to a Linux EFI zboot image in memory. | ||
121 | + * | ||
122 | + * If it does, attempt to decompress it to a new buffer, and free the old one. | ||
123 | + * If any of this fails, return an error to the caller. | ||
124 | + * | ||
125 | + * If the image is not a Linux EFI zboot image, do nothing and return success. | ||
126 | + */ | ||
127 | +ssize_t unpack_efi_zboot_image(uint8_t **buffer, int *size) | ||
128 | +{ | ||
129 | + const struct linux_efi_zboot_header *header; | ||
130 | + uint8_t *data = NULL; | ||
131 | + int ploff, plsize; | ||
132 | + ssize_t bytes; | ||
133 | + | ||
134 | + /* ignore if this is too small to be a EFI zboot image */ | ||
135 | + if (*size < sizeof(*header)) { | ||
136 | + return 0; | ||
137 | + } | ||
138 | + | ||
139 | + header = (struct linux_efi_zboot_header *)*buffer; | ||
140 | + | ||
141 | + /* ignore if this is not a Linux EFI zboot image */ | ||
142 | + if (memcmp(&header->msdos_magic, EFI_PE_MSDOS_MAGIC, 2) != 0 || | ||
143 | + memcmp(&header->zimg, "zimg", 4) != 0 || | ||
144 | + memcmp(&header->linux_magic, EFI_PE_LINUX_MAGIC, 4) != 0) { | ||
145 | + return 0; | ||
146 | + } | ||
147 | + | ||
148 | + if (strcmp(header->compression_type, "gzip") != 0) { | ||
149 | + fprintf(stderr, | ||
150 | + "unable to handle EFI zboot image with \"%.*s\" compression\n", | ||
151 | + (int)sizeof(header->compression_type) - 1, | ||
152 | + header->compression_type); | ||
153 | + return -1; | ||
154 | + } | ||
155 | + | ||
156 | + ploff = ldl_le_p(&header->payload_offset); | ||
157 | + plsize = ldl_le_p(&header->payload_size); | ||
158 | + | ||
159 | + if (ploff < 0 || plsize < 0 || ploff + plsize > *size) { | ||
160 | + fprintf(stderr, "unable to handle corrupt EFI zboot image\n"); | ||
161 | + return -1; | ||
162 | + } | ||
163 | + | ||
164 | + data = g_malloc(LOAD_IMAGE_MAX_GUNZIP_BYTES); | ||
165 | + bytes = gunzip(data, LOAD_IMAGE_MAX_GUNZIP_BYTES, *buffer + ploff, plsize); | ||
166 | + if (bytes < 0) { | ||
167 | + fprintf(stderr, "failed to decompress EFI zboot image\n"); | ||
168 | + g_free(data); | ||
169 | + return -1; | ||
170 | + } | ||
171 | + | ||
172 | + g_free(*buffer); | ||
173 | + *buffer = g_realloc(data, bytes); | ||
174 | + *size = bytes; | ||
175 | + return bytes; | ||
176 | +} | ||
177 | + | ||
178 | /* | ||
179 | * Functions for reboot-persistent memory regions. | ||
180 | * - used for vga bios and option roms. | ||
161 | -- | 181 | -- |
162 | 2.25.1 | 182 | 2.34.1 |
183 | |||
184 | diff view generated by jsdifflib |
1 | From: Leif Lindholm <quic_llindhol@quicinc.com> | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | 2 | ||
3 | The sbsa-ref machine is continuously evolving. Some of the changes we | 3 | TWI_CNTR_INT_FLAG is W1C(write 1 to clear and write 0 has non-effect) |
4 | want to make in the near future, to align with real components (e.g. | 4 | register on SUN6i based SoCs, we should lower interrupt when the guest |
5 | the GIC-700), will break compatibility for existing firmware. | 5 | set this bit. |
6 | 6 | ||
7 | Introduce two new properties to the DT generated on machine generation: | 7 | The linux kernel will hang in irq handler(mv64xxx_i2c_intr) if no |
8 | - machine-version-major | 8 | device connected on the i2c bus, next is the trace log: |
9 | To be incremented when a platform change makes the machine | ||
10 | incompatible with existing firmware. | ||
11 | - machine-version-minor | ||
12 | To be incremented when functionality is added to the machine | ||
13 | without causing incompatibility with existing firmware. | ||
14 | to be reset to 0 when machine-version-major is incremented. | ||
15 | 9 | ||
16 | This versioning scheme is *neither*: | 10 | allwinner_i2c_write write CNTR(0x0c): 0xc4 A_ACK BUS_EN INT_EN |
17 | - A QEMU versioned machine type; a given version of QEMU will emulate | 11 | allwinner_i2c_write write CNTR(0x0c): 0xcc A_ACK INT_FLAG BUS_EN INT_EN |
18 | a given version of the platform. | 12 | allwinner_i2c_read read CNTR(0x0c): 0xcc A_ACK INT_FLAG BUS_EN INT_EN |
19 | - A reflection of level of SBSA (now SystemReady SR) support provided. | 13 | allwinner_i2c_read read STAT(0x10): 0x20 STAT_M_ADDR_WR_NACK |
14 | allwinner_i2c_write write CNTR(0x0c): 0x54 A_ACK M_STP BUS_EN | ||
15 | allwinner_i2c_write write CNTR(0x0c): 0x4c A_ACK INT_FLAG BUS_EN | ||
16 | allwinner_i2c_read read CNTR(0x0c): 0x4c A_ACK INT_FLAG BUS_EN | ||
17 | allwinner_i2c_read read STAT(0x10): 0xf8 STAT_IDLE | ||
18 | allwinner_i2c_write write CNTR(0x0c): 0x54 A_ACK M_STP BUS_EN | ||
19 | allwinner_i2c_write write CNTR(0x0c): 0x4c A_ACK INT_FLAG BUS_EN | ||
20 | allwinner_i2c_read read CNTR(0x0c): 0x4c A_ACK INT_FLAG BUS_EN | ||
21 | allwinner_i2c_read read STAT(0x10): 0xf8 STAT_IDLE | ||
22 | ... | ||
20 | 23 | ||
21 | The version will increment on guest-visible functional changes only, | 24 | Fix it. |
22 | akin to a revision ID register found on a physical platform. | ||
23 | 25 | ||
24 | These properties are both introduced with the value 0. | 26 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> |
25 | (Hence, a machine where the DT is lacking these nodes is equivalent | 27 | Reviewed-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
26 | to version 0.0.) | 28 | Tested-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
27 | |||
28 | Signed-off-by: Leif Lindholm <quic_llindhol@quicinc.com> | ||
29 | Message-id: 20220505113947.75714-1-quic_llindhol@quicinc.com | ||
30 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
31 | Cc: Radoslaw Biernacki <rad@semihalf.com> | ||
32 | Cc: Cédric Le Goater <clg@kaod.org> | ||
33 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
35 | --- | 31 | --- |
36 | hw/arm/sbsa-ref.c | 14 ++++++++++++++ | 32 | include/hw/i2c/allwinner-i2c.h | 6 ++++++ |
37 | 1 file changed, 14 insertions(+) | 33 | hw/i2c/allwinner-i2c.c | 26 ++++++++++++++++++++++++-- |
34 | 2 files changed, 30 insertions(+), 2 deletions(-) | ||
38 | 35 | ||
39 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 36 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h |
40 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/hw/arm/sbsa-ref.c | 38 | --- a/include/hw/i2c/allwinner-i2c.h |
42 | +++ b/hw/arm/sbsa-ref.c | 39 | +++ b/include/hw/i2c/allwinner-i2c.h |
43 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) | 40 | @@ -XXX,XX +XXX,XX @@ |
44 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); | 41 | #include "qom/object.h" |
45 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); | 42 | |
46 | 43 | #define TYPE_AW_I2C "allwinner.i2c" | |
47 | + /* | ||
48 | + * This versioning scheme is for informing platform fw only. It is neither: | ||
49 | + * - A QEMU versioned machine type; a given version of QEMU will emulate | ||
50 | + * a given version of the platform. | ||
51 | + * - A reflection of level of SBSA (now SystemReady SR) support provided. | ||
52 | + * | ||
53 | + * machine-version-major: updated when changes breaking fw compatibility | ||
54 | + * are introduced. | ||
55 | + * machine-version-minor: updated when features are added that don't break | ||
56 | + * fw compatibility. | ||
57 | + */ | ||
58 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); | ||
59 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 0); | ||
60 | + | 44 | + |
61 | if (ms->numa_state->have_numa_distance) { | 45 | +/** Allwinner I2C sun6i family and newer (A31, H2+, H3, etc) */ |
62 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | 46 | +#define TYPE_AW_I2C_SUN6I TYPE_AW_I2C "-sun6i" |
63 | uint32_t *matrix = g_malloc0(size); | 47 | + |
48 | OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) | ||
49 | |||
50 | #define AW_I2C_MEM_SIZE 0x24 | ||
51 | @@ -XXX,XX +XXX,XX @@ struct AWI2CState { | ||
52 | uint8_t srst; | ||
53 | uint8_t efr; | ||
54 | uint8_t lcr; | ||
55 | + | ||
56 | + bool irq_clear_inverted; | ||
57 | }; | ||
58 | |||
59 | #endif /* ALLWINNER_I2C_H */ | ||
60 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/i2c/allwinner-i2c.c | ||
63 | +++ b/hw/i2c/allwinner-i2c.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
65 | s->stat = STAT_FROM_STA(STAT_IDLE); | ||
66 | s->cntr &= ~TWI_CNTR_M_STP; | ||
67 | } | ||
68 | - if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
69 | - /* Interrupt flag cleared */ | ||
70 | + | ||
71 | + if (!s->irq_clear_inverted && !(s->cntr & TWI_CNTR_INT_FLAG)) { | ||
72 | + /* Write 0 to clear this flag */ | ||
73 | + qemu_irq_lower(s->irq); | ||
74 | + } else if (s->irq_clear_inverted && (s->cntr & TWI_CNTR_INT_FLAG)) { | ||
75 | + /* Write 1 to clear this flag */ | ||
76 | + s->cntr &= ~TWI_CNTR_INT_FLAG; | ||
77 | qemu_irq_lower(s->irq); | ||
78 | } | ||
79 | + | ||
80 | if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
81 | if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
82 | s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
83 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo allwinner_i2c_type_info = { | ||
84 | .class_init = allwinner_i2c_class_init, | ||
85 | }; | ||
86 | |||
87 | +static void allwinner_i2c_sun6i_init(Object *obj) | ||
88 | +{ | ||
89 | + AWI2CState *s = AW_I2C(obj); | ||
90 | + | ||
91 | + s->irq_clear_inverted = true; | ||
92 | +} | ||
93 | + | ||
94 | +static const TypeInfo allwinner_i2c_sun6i_type_info = { | ||
95 | + .name = TYPE_AW_I2C_SUN6I, | ||
96 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
97 | + .instance_size = sizeof(AWI2CState), | ||
98 | + .instance_init = allwinner_i2c_sun6i_init, | ||
99 | + .class_init = allwinner_i2c_class_init, | ||
100 | +}; | ||
101 | + | ||
102 | static void allwinner_i2c_register_types(void) | ||
103 | { | ||
104 | type_register_static(&allwinner_i2c_type_info); | ||
105 | + type_register_static(&allwinner_i2c_sun6i_type_info); | ||
106 | } | ||
107 | |||
108 | type_init(allwinner_i2c_register_types) | ||
64 | -- | 109 | -- |
65 | 2.25.1 | 110 | 2.34.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | 2 | ||
3 | Enable the a76 for virt and sbsa board use. | 3 | Allwinner h3 has 4 twi(i2c) devices named twi0, twi1, twi2 and r_twi. |
4 | The registers are compatible with TYPE_AW_I2C_SUN6I, write 1 to clear | ||
5 | control register's INT_FLAG bit. | ||
4 | 6 | ||
7 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
8 | Reviewed-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20220506180242.216785-24-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | docs/system/arm/virt.rst | 1 + | 12 | include/hw/arm/allwinner-h3.h | 6 ++++++ |
11 | hw/arm/sbsa-ref.c | 1 + | 13 | hw/arm/allwinner-h3.c | 29 +++++++++++++++++++++++++---- |
12 | hw/arm/virt.c | 1 + | 14 | 2 files changed, 31 insertions(+), 4 deletions(-) |
13 | target/arm/cpu64.c | 66 ++++++++++++++++++++++++++++++++++++++++ | ||
14 | 4 files changed, 69 insertions(+) | ||
15 | 15 | ||
16 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 16 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/docs/system/arm/virt.rst | 18 | --- a/include/hw/arm/allwinner-h3.h |
19 | +++ b/docs/system/arm/virt.rst | 19 | +++ b/include/hw/arm/allwinner-h3.h |
20 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: | 20 | @@ -XXX,XX +XXX,XX @@ enum { |
21 | - ``cortex-a53`` (64-bit) | 21 | AW_H3_DEV_UART3, |
22 | - ``cortex-a57`` (64-bit) | 22 | AW_H3_DEV_EMAC, |
23 | - ``cortex-a72`` (64-bit) | 23 | AW_H3_DEV_TWI0, |
24 | +- ``cortex-a76`` (64-bit) | 24 | + AW_H3_DEV_TWI1, |
25 | - ``a64fx`` (64-bit) | 25 | + AW_H3_DEV_TWI2, |
26 | - ``host`` (with KVM only) | 26 | AW_H3_DEV_DRAMCOM, |
27 | - ``max`` (same as ``host`` for KVM; best possible emulation with TCG) | 27 | AW_H3_DEV_DRAMCTL, |
28 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 28 | AW_H3_DEV_DRAMPHY, |
29 | @@ -XXX,XX +XXX,XX @@ enum { | ||
30 | AW_H3_DEV_GIC_VCPU, | ||
31 | AW_H3_DEV_RTC, | ||
32 | AW_H3_DEV_CPUCFG, | ||
33 | + AW_H3_DEV_R_TWI, | ||
34 | AW_H3_DEV_SDRAM | ||
35 | }; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
38 | AwSidState sid; | ||
39 | AwSdHostState mmc0; | ||
40 | AWI2CState i2c0; | ||
41 | + AWI2CState i2c1; | ||
42 | + AWI2CState i2c2; | ||
43 | + AWI2CState r_twi; | ||
44 | AwSun8iEmacState emac; | ||
45 | AwRtcState rtc; | ||
46 | GICState gic; | ||
47 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/arm/sbsa-ref.c | 49 | --- a/hw/arm/allwinner-h3.c |
31 | +++ b/hw/arm/sbsa-ref.c | 50 | +++ b/hw/arm/allwinner-h3.c |
32 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 51 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
33 | static const char * const valid_cpus[] = { | 52 | [AW_H3_DEV_UART2] = 0x01c28800, |
34 | ARM_CPU_TYPE_NAME("cortex-a57"), | 53 | [AW_H3_DEV_UART3] = 0x01c28c00, |
35 | ARM_CPU_TYPE_NAME("cortex-a72"), | 54 | [AW_H3_DEV_TWI0] = 0x01c2ac00, |
36 | + ARM_CPU_TYPE_NAME("cortex-a76"), | 55 | + [AW_H3_DEV_TWI1] = 0x01c2b000, |
37 | ARM_CPU_TYPE_NAME("max"), | 56 | + [AW_H3_DEV_TWI2] = 0x01c2b400, |
57 | [AW_H3_DEV_EMAC] = 0x01c30000, | ||
58 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | ||
59 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | ||
60 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
61 | [AW_H3_DEV_GIC_VCPU] = 0x01c86000, | ||
62 | [AW_H3_DEV_RTC] = 0x01f00000, | ||
63 | [AW_H3_DEV_CPUCFG] = 0x01f01c00, | ||
64 | + [AW_H3_DEV_R_TWI] = 0x01f02400, | ||
65 | [AW_H3_DEV_SDRAM] = 0x40000000 | ||
38 | }; | 66 | }; |
39 | 67 | ||
40 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 68 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { |
41 | index XXXXXXX..XXXXXXX 100644 | 69 | { "uart1", 0x01c28400, 1 * KiB }, |
42 | --- a/hw/arm/virt.c | 70 | { "uart2", 0x01c28800, 1 * KiB }, |
43 | +++ b/hw/arm/virt.c | 71 | { "uart3", 0x01c28c00, 1 * KiB }, |
44 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | 72 | - { "twi1", 0x01c2b000, 1 * KiB }, |
45 | ARM_CPU_TYPE_NAME("cortex-a53"), | 73 | - { "twi2", 0x01c2b400, 1 * KiB }, |
46 | ARM_CPU_TYPE_NAME("cortex-a57"), | 74 | { "scr", 0x01c2c400, 1 * KiB }, |
47 | ARM_CPU_TYPE_NAME("cortex-a72"), | 75 | { "gpu", 0x01c40000, 64 * KiB }, |
48 | + ARM_CPU_TYPE_NAME("cortex-a76"), | 76 | { "hstmr", 0x01c60000, 4 * KiB }, |
49 | ARM_CPU_TYPE_NAME("a64fx"), | 77 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { |
50 | ARM_CPU_TYPE_NAME("host"), | 78 | { "r_prcm", 0x01f01400, 1 * KiB }, |
51 | ARM_CPU_TYPE_NAME("max"), | 79 | { "r_twd", 0x01f01800, 1 * KiB }, |
52 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 80 | { "r_cir-rx", 0x01f02000, 1 * KiB }, |
53 | index XXXXXXX..XXXXXXX 100644 | 81 | - { "r_twi", 0x01f02400, 1 * KiB }, |
54 | --- a/target/arm/cpu64.c | 82 | { "r_uart", 0x01f02800, 1 * KiB }, |
55 | +++ b/target/arm/cpu64.c | 83 | { "r_pio", 0x01f02c00, 1 * KiB }, |
56 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a72_initfn(Object *obj) | 84 | { "r_pwm", 0x01f03800, 1 * KiB }, |
57 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | 85 | @@ -XXX,XX +XXX,XX @@ enum { |
86 | AW_H3_GIC_SPI_UART2 = 2, | ||
87 | AW_H3_GIC_SPI_UART3 = 3, | ||
88 | AW_H3_GIC_SPI_TWI0 = 6, | ||
89 | + AW_H3_GIC_SPI_TWI1 = 7, | ||
90 | + AW_H3_GIC_SPI_TWI2 = 8, | ||
91 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
92 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
93 | + AW_H3_GIC_SPI_R_TWI = 44, | ||
94 | AW_H3_GIC_SPI_MMC0 = 60, | ||
95 | AW_H3_GIC_SPI_EHCI0 = 72, | ||
96 | AW_H3_GIC_SPI_OHCI0 = 73, | ||
97 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
98 | |||
99 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
100 | |||
101 | - object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
102 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I); | ||
103 | + object_initialize_child(obj, "twi1", &s->i2c1, TYPE_AW_I2C_SUN6I); | ||
104 | + object_initialize_child(obj, "twi2", &s->i2c2, TYPE_AW_I2C_SUN6I); | ||
105 | + object_initialize_child(obj, "r_twi", &s->r_twi, TYPE_AW_I2C_SUN6I); | ||
58 | } | 106 | } |
59 | 107 | ||
60 | +static void aarch64_a76_initfn(Object *obj) | 108 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
61 | +{ | 109 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
62 | + ARMCPU *cpu = ARM_CPU(obj); | 110 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, |
111 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
112 | |||
113 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c1), &error_fatal); | ||
114 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c1), 0, s->memmap[AW_H3_DEV_TWI1]); | ||
115 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c1), 0, | ||
116 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI1)); | ||
63 | + | 117 | + |
64 | + cpu->dtb_compatible = "arm,cortex-a76"; | 118 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c2), &error_fatal); |
65 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 119 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c2), 0, s->memmap[AW_H3_DEV_TWI2]); |
66 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | 120 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c2), 0, |
67 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | 121 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI2)); |
68 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); | ||
69 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); | ||
70 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
71 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
72 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
73 | + | 122 | + |
74 | + /* Ordered by B2.4 AArch64 registers by functional group */ | 123 | + sysbus_realize(SYS_BUS_DEVICE(&s->r_twi), &error_fatal); |
75 | + cpu->clidr = 0x82000023; | 124 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->r_twi), 0, s->memmap[AW_H3_DEV_R_TWI]); |
76 | + cpu->ctr = 0x8444C004; | 125 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->r_twi), 0, |
77 | + cpu->dcz_blocksize = 4; | 126 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_R_TWI)); |
78 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | ||
79 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
80 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
81 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | ||
82 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
83 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
84 | + cpu->isar.id_aa64pfr0 = 0x1100000010111112ull; /* GIC filled in later */ | ||
85 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
86 | + cpu->id_afr0 = 0x00000000; | ||
87 | + cpu->isar.id_dfr0 = 0x04010088; | ||
88 | + cpu->isar.id_isar0 = 0x02101110; | ||
89 | + cpu->isar.id_isar1 = 0x13112111; | ||
90 | + cpu->isar.id_isar2 = 0x21232042; | ||
91 | + cpu->isar.id_isar3 = 0x01112131; | ||
92 | + cpu->isar.id_isar4 = 0x00010142; | ||
93 | + cpu->isar.id_isar5 = 0x01011121; | ||
94 | + cpu->isar.id_isar6 = 0x00000010; | ||
95 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
96 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
97 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
98 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
99 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
100 | + cpu->isar.id_pfr0 = 0x10010131; | ||
101 | + cpu->isar.id_pfr1 = 0x00010000; /* GIC filled in later */ | ||
102 | + cpu->isar.id_pfr2 = 0x00000011; | ||
103 | + cpu->midr = 0x414fd0b1; /* r4p1 */ | ||
104 | + cpu->revidr = 0; | ||
105 | + | 127 | + |
106 | + /* From B2.18 CCSIDR_EL1 */ | 128 | /* Unimplemented devices */ |
107 | + cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */ | 129 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { |
108 | + cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */ | 130 | create_unimplemented_device(unimplemented[i].device_name, |
109 | + cpu->ccsidr[2] = 0x707fe03a; /* 512KB L2 cache */ | ||
110 | + | ||
111 | + /* From B2.93 SCTLR_EL3 */ | ||
112 | + cpu->reset_sctlr = 0x30c50838; | ||
113 | + | ||
114 | + /* From B4.23 ICH_VTR_EL2 */ | ||
115 | + cpu->gic_num_lrs = 4; | ||
116 | + cpu->gic_vpribits = 5; | ||
117 | + cpu->gic_vprebits = 5; | ||
118 | + | ||
119 | + /* From B5.1 AdvSIMD AArch64 register summary */ | ||
120 | + cpu->isar.mvfr0 = 0x10110222; | ||
121 | + cpu->isar.mvfr1 = 0x13211111; | ||
122 | + cpu->isar.mvfr2 = 0x00000043; | ||
123 | +} | ||
124 | + | ||
125 | void arm_cpu_sve_finalize(ARMCPU *cpu, Error **errp) | ||
126 | { | ||
127 | /* | ||
128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { | ||
129 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | ||
130 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | ||
131 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | ||
132 | + { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, | ||
133 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | ||
134 | { .name = "max", .initfn = aarch64_max_initfn }, | ||
135 | #if defined(CONFIG_KVM) || defined(CONFIG_HVF) | ||
136 | -- | 131 | -- |
137 | 2.25.1 | 132 | 2.34.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Gavin Shan <gshan@redhat.com> | ||
2 | 1 | ||
3 | This adds cluster-id in CPU instance properties, which will be used | ||
4 | by arm/virt machine. Besides, the cluster-id is also verified or | ||
5 | dumped in various spots: | ||
6 | |||
7 | * hw/core/machine.c::machine_set_cpu_numa_node() to associate | ||
8 | CPU with its NUMA node. | ||
9 | |||
10 | * hw/core/machine.c::machine_numa_finish_cpu_init() to record | ||
11 | CPU slots with no NUMA mapping set. | ||
12 | |||
13 | * hw/core/machine-hmp-cmds.c::hmp_hotpluggable_cpus() to dump | ||
14 | cluster-id. | ||
15 | |||
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
17 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
18 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
19 | Message-id: 20220503140304.855514-2-gshan@redhat.com | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | --- | ||
22 | qapi/machine.json | 6 ++++-- | ||
23 | hw/core/machine-hmp-cmds.c | 4 ++++ | ||
24 | hw/core/machine.c | 16 ++++++++++++++++ | ||
25 | 3 files changed, 24 insertions(+), 2 deletions(-) | ||
26 | |||
27 | diff --git a/qapi/machine.json b/qapi/machine.json | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/qapi/machine.json | ||
30 | +++ b/qapi/machine.json | ||
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | # @node-id: NUMA node ID the CPU belongs to | ||
33 | # @socket-id: socket number within node/board the CPU belongs to | ||
34 | # @die-id: die number within socket the CPU belongs to (since 4.1) | ||
35 | -# @core-id: core number within die the CPU belongs to | ||
36 | +# @cluster-id: cluster number within die the CPU belongs to (since 7.1) | ||
37 | +# @core-id: core number within cluster the CPU belongs to | ||
38 | # @thread-id: thread number within core the CPU belongs to | ||
39 | # | ||
40 | -# Note: currently there are 5 properties that could be present | ||
41 | +# Note: currently there are 6 properties that could be present | ||
42 | # but management should be prepared to pass through other | ||
43 | # properties with device_add command to allow for future | ||
44 | # interface extension. This also requires the filed names to be kept in | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | 'data': { '*node-id': 'int', | ||
47 | '*socket-id': 'int', | ||
48 | '*die-id': 'int', | ||
49 | + '*cluster-id': 'int', | ||
50 | '*core-id': 'int', | ||
51 | '*thread-id': 'int' | ||
52 | } | ||
53 | diff --git a/hw/core/machine-hmp-cmds.c b/hw/core/machine-hmp-cmds.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/core/machine-hmp-cmds.c | ||
56 | +++ b/hw/core/machine-hmp-cmds.c | ||
57 | @@ -XXX,XX +XXX,XX @@ void hmp_hotpluggable_cpus(Monitor *mon, const QDict *qdict) | ||
58 | if (c->has_die_id) { | ||
59 | monitor_printf(mon, " die-id: \"%" PRIu64 "\"\n", c->die_id); | ||
60 | } | ||
61 | + if (c->has_cluster_id) { | ||
62 | + monitor_printf(mon, " cluster-id: \"%" PRIu64 "\"\n", | ||
63 | + c->cluster_id); | ||
64 | + } | ||
65 | if (c->has_core_id) { | ||
66 | monitor_printf(mon, " core-id: \"%" PRIu64 "\"\n", c->core_id); | ||
67 | } | ||
68 | diff --git a/hw/core/machine.c b/hw/core/machine.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/core/machine.c | ||
71 | +++ b/hw/core/machine.c | ||
72 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
73 | return; | ||
74 | } | ||
75 | |||
76 | + if (props->has_cluster_id && !slot->props.has_cluster_id) { | ||
77 | + error_setg(errp, "cluster-id is not supported"); | ||
78 | + return; | ||
79 | + } | ||
80 | + | ||
81 | if (props->has_socket_id && !slot->props.has_socket_id) { | ||
82 | error_setg(errp, "socket-id is not supported"); | ||
83 | return; | ||
84 | @@ -XXX,XX +XXX,XX @@ void machine_set_cpu_numa_node(MachineState *machine, | ||
85 | continue; | ||
86 | } | ||
87 | |||
88 | + if (props->has_cluster_id && | ||
89 | + props->cluster_id != slot->props.cluster_id) { | ||
90 | + continue; | ||
91 | + } | ||
92 | + | ||
93 | if (props->has_die_id && props->die_id != slot->props.die_id) { | ||
94 | continue; | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ static char *cpu_slot_to_string(const CPUArchId *cpu) | ||
97 | } | ||
98 | g_string_append_printf(s, "die-id: %"PRId64, cpu->props.die_id); | ||
99 | } | ||
100 | + if (cpu->props.has_cluster_id) { | ||
101 | + if (s->len) { | ||
102 | + g_string_append_printf(s, ", "); | ||
103 | + } | ||
104 | + g_string_append_printf(s, "cluster-id: %"PRId64, cpu->props.cluster_id); | ||
105 | + } | ||
106 | if (cpu->props.has_core_id) { | ||
107 | if (s->len) { | ||
108 | g_string_append_printf(s, ", "); | ||
109 | -- | ||
110 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Gavin Shan <gshan@redhat.com> | ||
2 | 1 | ||
3 | Currently, the SMP configuration isn't considered when the CPU | ||
4 | topology is populated. In this case, it's impossible to provide | ||
5 | the default CPU-to-NUMA mapping or association based on the socket | ||
6 | ID of the given CPU. | ||
7 | |||
8 | This takes account of SMP configuration when the CPU topology | ||
9 | is populated. The die ID for the given CPU isn't assigned since | ||
10 | it's not supported on arm/virt machine. Besides, the used SMP | ||
11 | configuration in qtest/numa-test/aarch64_numa_cpu() is corrcted | ||
12 | to avoid testing failure | ||
13 | |||
14 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
15 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
16 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
17 | Message-id: 20220503140304.855514-4-gshan@redhat.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | hw/arm/virt.c | 15 ++++++++++++++- | ||
21 | 1 file changed, 14 insertions(+), 1 deletion(-) | ||
22 | |||
23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/arm/virt.c | ||
26 | +++ b/hw/arm/virt.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | ||
28 | int n; | ||
29 | unsigned int max_cpus = ms->smp.max_cpus; | ||
30 | VirtMachineState *vms = VIRT_MACHINE(ms); | ||
31 | + MachineClass *mc = MACHINE_GET_CLASS(vms); | ||
32 | |||
33 | if (ms->possible_cpus) { | ||
34 | assert(ms->possible_cpus->len == max_cpus); | ||
35 | @@ -XXX,XX +XXX,XX @@ static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | ||
36 | ms->possible_cpus->cpus[n].type = ms->cpu_type; | ||
37 | ms->possible_cpus->cpus[n].arch_id = | ||
38 | virt_cpu_mp_affinity(vms, n); | ||
39 | + | ||
40 | + assert(!mc->smp_props.dies_supported); | ||
41 | + ms->possible_cpus->cpus[n].props.has_socket_id = true; | ||
42 | + ms->possible_cpus->cpus[n].props.socket_id = | ||
43 | + n / (ms->smp.clusters * ms->smp.cores * ms->smp.threads); | ||
44 | + ms->possible_cpus->cpus[n].props.has_cluster_id = true; | ||
45 | + ms->possible_cpus->cpus[n].props.cluster_id = | ||
46 | + (n / (ms->smp.cores * ms->smp.threads)) % ms->smp.clusters; | ||
47 | + ms->possible_cpus->cpus[n].props.has_core_id = true; | ||
48 | + ms->possible_cpus->cpus[n].props.core_id = | ||
49 | + (n / ms->smp.threads) % ms->smp.cores; | ||
50 | ms->possible_cpus->cpus[n].props.has_thread_id = true; | ||
51 | - ms->possible_cpus->cpus[n].props.thread_id = n; | ||
52 | + ms->possible_cpus->cpus[n].props.thread_id = | ||
53 | + n % ms->smp.threads; | ||
54 | } | ||
55 | return ms->possible_cpus; | ||
56 | } | ||
57 | -- | ||
58 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Gavin Shan <gshan@redhat.com> | ||
2 | 1 | ||
3 | In aarch64_numa_cpu(), the CPU and NUMA association is something | ||
4 | like below. Two threads in the same core/cluster/socket are | ||
5 | associated with two individual NUMA nodes, which is unreal as | ||
6 | Igor Mammedov mentioned. We don't expect the association to break | ||
7 | NUMA-to-socket boundary, which matches with the real world. | ||
8 | |||
9 | NUMA-node socket cluster core thread | ||
10 | ------------------------------------------ | ||
11 | 0 0 0 0 0 | ||
12 | 1 0 0 0 1 | ||
13 | |||
14 | This corrects the topology for CPUs and their association with | ||
15 | NUMA nodes. After this patch is applied, the CPU and NUMA | ||
16 | association becomes something like below, which looks real. | ||
17 | Besides, socket/cluster/core/thread IDs are all checked when | ||
18 | the NUMA node IDs are verified. It helps to check if the CPU | ||
19 | topology is properly populated or not. | ||
20 | |||
21 | NUMA-node socket cluster core thread | ||
22 | ------------------------------------------ | ||
23 | 0 1 0 0 0 | ||
24 | 1 0 0 0 0 | ||
25 | |||
26 | Suggested-by: Igor Mammedov <imammedo@redhat.com> | ||
27 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
28 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
29 | Message-id: 20220503140304.855514-5-gshan@redhat.com | ||
30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
31 | --- | ||
32 | tests/qtest/numa-test.c | 18 ++++++++++++------ | ||
33 | 1 file changed, 12 insertions(+), 6 deletions(-) | ||
34 | |||
35 | diff --git a/tests/qtest/numa-test.c b/tests/qtest/numa-test.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/tests/qtest/numa-test.c | ||
38 | +++ b/tests/qtest/numa-test.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) | ||
40 | g_autofree char *cli = NULL; | ||
41 | |||
42 | cli = make_cli(data, "-machine " | ||
43 | - "smp.cpus=2,smp.sockets=1,smp.clusters=1,smp.cores=1,smp.threads=2 " | ||
44 | + "smp.cpus=2,smp.sockets=2,smp.clusters=1,smp.cores=1,smp.threads=1 " | ||
45 | "-numa node,nodeid=0,memdev=ram -numa node,nodeid=1 " | ||
46 | - "-numa cpu,node-id=1,thread-id=0 " | ||
47 | - "-numa cpu,node-id=0,thread-id=1"); | ||
48 | + "-numa cpu,node-id=0,socket-id=1,cluster-id=0,core-id=0,thread-id=0 " | ||
49 | + "-numa cpu,node-id=1,socket-id=0,cluster-id=0,core-id=0,thread-id=0"); | ||
50 | qts = qtest_init(cli); | ||
51 | cpus = get_cpus(qts, &resp); | ||
52 | g_assert(cpus); | ||
53 | |||
54 | while ((e = qlist_pop(cpus))) { | ||
55 | QDict *cpu, *props; | ||
56 | - int64_t thread, node; | ||
57 | + int64_t socket, cluster, core, thread, node; | ||
58 | |||
59 | cpu = qobject_to(QDict, e); | ||
60 | g_assert(qdict_haskey(cpu, "props")); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void aarch64_numa_cpu(const void *data) | ||
62 | |||
63 | g_assert(qdict_haskey(props, "node-id")); | ||
64 | node = qdict_get_int(props, "node-id"); | ||
65 | + g_assert(qdict_haskey(props, "socket-id")); | ||
66 | + socket = qdict_get_int(props, "socket-id"); | ||
67 | + g_assert(qdict_haskey(props, "cluster-id")); | ||
68 | + cluster = qdict_get_int(props, "cluster-id"); | ||
69 | + g_assert(qdict_haskey(props, "core-id")); | ||
70 | + core = qdict_get_int(props, "core-id"); | ||
71 | g_assert(qdict_haskey(props, "thread-id")); | ||
72 | thread = qdict_get_int(props, "thread-id"); | ||
73 | |||
74 | - if (thread == 0) { | ||
75 | + if (socket == 0 && cluster == 0 && core == 0 && thread == 0) { | ||
76 | g_assert_cmpint(node, ==, 1); | ||
77 | - } else if (thread == 1) { | ||
78 | + } else if (socket == 1 && cluster == 0 && core == 0 && thread == 0) { | ||
79 | g_assert_cmpint(node, ==, 0); | ||
80 | } else { | ||
81 | g_assert(false); | ||
82 | -- | ||
83 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Gavin Shan <gshan@redhat.com> | ||
2 | 1 | ||
3 | When CPU-to-NUMA association isn't explicitly provided by users, | ||
4 | the default one is given by mc->get_default_cpu_node_id(). However, | ||
5 | the CPU topology isn't fully considered in the default association | ||
6 | and this causes CPU topology broken warnings on booting Linux guest. | ||
7 | |||
8 | For example, the following warning messages are observed when the | ||
9 | Linux guest is booted with the following command lines. | ||
10 | |||
11 | /home/gavin/sandbox/qemu.main/build/qemu-system-aarch64 \ | ||
12 | -accel kvm -machine virt,gic-version=host \ | ||
13 | -cpu host \ | ||
14 | -smp 6,sockets=2,cores=3,threads=1 \ | ||
15 | -m 1024M,slots=16,maxmem=64G \ | ||
16 | -object memory-backend-ram,id=mem0,size=128M \ | ||
17 | -object memory-backend-ram,id=mem1,size=128M \ | ||
18 | -object memory-backend-ram,id=mem2,size=128M \ | ||
19 | -object memory-backend-ram,id=mem3,size=128M \ | ||
20 | -object memory-backend-ram,id=mem4,size=128M \ | ||
21 | -object memory-backend-ram,id=mem4,size=384M \ | ||
22 | -numa node,nodeid=0,memdev=mem0 \ | ||
23 | -numa node,nodeid=1,memdev=mem1 \ | ||
24 | -numa node,nodeid=2,memdev=mem2 \ | ||
25 | -numa node,nodeid=3,memdev=mem3 \ | ||
26 | -numa node,nodeid=4,memdev=mem4 \ | ||
27 | -numa node,nodeid=5,memdev=mem5 | ||
28 | : | ||
29 | alternatives: patching kernel code | ||
30 | BUG: arch topology borken | ||
31 | the CLS domain not a subset of the MC domain | ||
32 | <the above error log repeats> | ||
33 | BUG: arch topology borken | ||
34 | the DIE domain not a subset of the NODE domain | ||
35 | |||
36 | With current implementation of mc->get_default_cpu_node_id(), | ||
37 | CPU#0 to CPU#5 are associated with NODE#0 to NODE#5 separately. | ||
38 | That's incorrect because CPU#0/1/2 should be associated with same | ||
39 | NUMA node because they're seated in same socket. | ||
40 | |||
41 | This fixes the issue by considering the socket ID when the default | ||
42 | CPU-to-NUMA association is provided in virt_possible_cpu_arch_ids(). | ||
43 | With this applied, no more CPU topology broken warnings are seen | ||
44 | from the Linux guest. The 6 CPUs are associated with NODE#0/1, but | ||
45 | there are no CPUs associated with NODE#2/3/4/5. | ||
46 | |||
47 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
48 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
49 | Reviewed-by: Yanan Wang <wangyanan55@huawei.com> | ||
50 | Message-id: 20220503140304.855514-6-gshan@redhat.com | ||
51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
52 | --- | ||
53 | hw/arm/virt.c | 4 +++- | ||
54 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
55 | |||
56 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/arm/virt.c | ||
59 | +++ b/hw/arm/virt.c | ||
60 | @@ -XXX,XX +XXX,XX @@ virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index) | ||
61 | |||
62 | static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) | ||
63 | { | ||
64 | - return idx % ms->numa_state->num_nodes; | ||
65 | + int64_t socket_id = ms->possible_cpus->cpus[idx].props.socket_id; | ||
66 | + | ||
67 | + return socket_id % ms->numa_state->num_nodes; | ||
68 | } | ||
69 | |||
70 | static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) | ||
71 | -- | ||
72 | 2.25.1 | diff view generated by jsdifflib |