1 | Two small bugfixes, plus most of RTH's refactoring of cpregs | 1 | Hi; here's a target-arm pullreq. Mostly this is RTH's FEAT_RME |
---|---|---|---|
2 | handling. | 2 | series; there are also a handful of bug fixes including some |
3 | which aren't arm-specific but which it's convenient to include | ||
4 | here. | ||
3 | 5 | ||
6 | thanks | ||
4 | -- PMM | 7 | -- PMM |
5 | 8 | ||
6 | The following changes since commit 1fba9dc71a170b3a05b9d3272dd8ecfe7f26e215: | 9 | The following changes since commit b455ce4c2f300c8ba47cba7232dd03261368a4cb: |
7 | 10 | ||
8 | Merge tag 'pull-request-2022-05-04' of https://gitlab.com/thuth/qemu into staging (2022-05-04 08:07:02 -0700) | 11 | Merge tag 'q800-for-8.1-pull-request' of https://github.com/vivier/qemu-m68k into staging (2023-06-22 10:18:32 +0200) |
9 | 12 | ||
10 | are available in the Git repository at: | 13 | are available in the Git repository at: |
11 | 14 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220505 | 15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230623 |
13 | 16 | ||
14 | for you to fetch changes up to 99a50d1a67c602126fc2b3a4812d3000eba9bf34: | 17 | for you to fetch changes up to 497fad38979c16b6412388927401e577eba43d26: |
15 | 18 | ||
16 | target/arm: read access to performance counters from EL0 (2022-05-05 09:36:22 +0100) | 19 | pc-bios/keymaps: Use the official xkb name for Arabic layout, not the legacy synonym (2023-06-23 11:46:02 +0100) |
17 | 20 | ||
18 | ---------------------------------------------------------------- | 21 | ---------------------------------------------------------------- |
19 | target-arm queue: | 22 | target-arm queue: |
20 | * Enable read access to performance counters from EL0 | 23 | * Add (experimental) support for FEAT_RME |
21 | * Enable SCTLR_EL1.BT0 for aarch64-linux-user | 24 | * host-utils: Avoid using __builtin_subcll on buggy versions of Apple Clang |
22 | * Refactoring of cpreg handling | 25 | * target/arm: Restructure has_vfp_d32 test |
26 | * hw/arm/sbsa-ref: add ITS support in SBSA GIC | ||
27 | * target/arm: Fix sve predicate store, 8 <= VQ <= 15 | ||
28 | * pc-bios/keymaps: Use the official xkb name for Arabic layout, not the legacy synonym | ||
23 | 29 | ||
24 | ---------------------------------------------------------------- | 30 | ---------------------------------------------------------------- |
25 | Alex Zuepke (1): | 31 | Peter Maydell (2): |
26 | target/arm: read access to performance counters from EL0 | 32 | host-utils: Avoid using __builtin_subcll on buggy versions of Apple Clang |
33 | pc-bios/keymaps: Use the official xkb name for Arabic layout, not the legacy synonym | ||
27 | 34 | ||
28 | Richard Henderson (22): | 35 | Richard Henderson (23): |
29 | target/arm: Enable SCTLR_EL1.BT0 for aarch64-linux-user | 36 | target/arm: Add isar_feature_aa64_rme |
30 | target/arm: Split out cpregs.h | 37 | target/arm: Update SCR and HCR for RME |
31 | target/arm: Reorg CPAccessResult and access_check_cp_reg | 38 | target/arm: SCR_EL3.NS may be RES1 |
32 | target/arm: Replace sentinels with ARRAY_SIZE in cpregs.h | 39 | target/arm: Add RME cpregs |
33 | target/arm: Make some more cpreg data static const | 40 | target/arm: Introduce ARMSecuritySpace |
34 | target/arm: Reorg ARMCPRegInfo type field bits | 41 | include/exec/memattrs: Add two bits of space to MemTxAttrs |
35 | target/arm: Avoid bare abort() or assert(0) | 42 | target/arm: Adjust the order of Phys and Stage2 ARMMMUIdx |
36 | target/arm: Change cpreg access permissions to enum | 43 | target/arm: Introduce ARMMMUIdx_Phys_{Realm,Root} |
37 | target/arm: Name CPState type | 44 | target/arm: Remove __attribute__((nonnull)) from ptw.c |
38 | target/arm: Name CPSecureState type | 45 | target/arm: Pipe ARMSecuritySpace through ptw.c |
39 | target/arm: Drop always-true test in define_arm_vh_e2h_redirects_aliases | 46 | target/arm: NSTable is RES0 for the RME EL3 regime |
40 | target/arm: Store cpregs key in the hash table directly | 47 | target/arm: Handle Block and Page bits for security space |
41 | target/arm: Merge allocation of the cpreg and its name | 48 | target/arm: Handle no-execute for Realm and Root regimes |
42 | target/arm: Hoist computation of key in add_cpreg_to_hashtable | 49 | target/arm: Use get_phys_addr_with_struct in S1_ptw_translate |
43 | target/arm: Consolidate cpreg updates in add_cpreg_to_hashtable | 50 | target/arm: Move s1_is_el0 into S1Translate |
44 | target/arm: Use bool for is64 and ns in add_cpreg_to_hashtable | 51 | target/arm: Use get_phys_addr_with_struct for stage2 |
45 | target/arm: Hoist isbanked computation in add_cpreg_to_hashtable | 52 | target/arm: Add GPC syndrome |
46 | target/arm: Perform override check early in add_cpreg_to_hashtable | 53 | target/arm: Implement GPC exceptions |
47 | target/arm: Reformat comments in add_cpreg_to_hashtable | 54 | target/arm: Implement the granule protection check |
48 | target/arm: Remove HOST_BIG_ENDIAN ifdef in add_cpreg_to_hashtable | 55 | target/arm: Add cpu properties for enabling FEAT_RME |
49 | target/arm: Add isar predicates for FEAT_Debugv8p2 | 56 | docs/system/arm: Document FEAT_RME |
50 | target/arm: Add isar_feature_{aa64,any}_ras | 57 | target/arm: Restructure has_vfp_d32 test |
58 | target/arm: Fix sve predicate store, 8 <= VQ <= 15 | ||
51 | 59 | ||
52 | target/arm/cpregs.h | 453 ++++++++++++++++++++++++++++++++++++++ | 60 | Shashi Mallela (1): |
53 | target/arm/cpu.h | 393 +++------------------------------ | 61 | hw/arm/sbsa-ref: add ITS support in SBSA GIC |
54 | hw/arm/pxa2xx.c | 2 +- | 62 | |
55 | hw/arm/pxa2xx_pic.c | 2 +- | 63 | docs/system/arm/cpu-features.rst | 23 ++ |
56 | hw/intc/arm_gicv3_cpuif.c | 6 +- | 64 | docs/system/arm/emulation.rst | 1 + |
57 | hw/intc/arm_gicv3_kvm.c | 3 +- | 65 | docs/system/arm/sbsa.rst | 14 + |
58 | target/arm/cpu.c | 25 +-- | 66 | include/exec/memattrs.h | 9 +- |
59 | target/arm/cpu64.c | 2 +- | 67 | include/qemu/compiler.h | 13 + |
60 | target/arm/cpu_tcg.c | 5 +- | 68 | include/qemu/host-utils.h | 2 +- |
61 | target/arm/gdbstub.c | 5 +- | 69 | target/arm/cpu.h | 151 ++++++++--- |
62 | target/arm/helper.c | 358 +++++++++++++----------------- | 70 | target/arm/internals.h | 27 ++ |
63 | target/arm/hvf/hvf.c | 2 +- | 71 | target/arm/syndrome.h | 10 + |
64 | target/arm/kvm-stub.c | 4 +- | 72 | hw/arm/sbsa-ref.c | 33 ++- |
65 | target/arm/kvm.c | 4 +- | 73 | target/arm/cpu.c | 32 ++- |
66 | target/arm/machine.c | 4 +- | 74 | target/arm/helper.c | 162 ++++++++++- |
67 | target/arm/op_helper.c | 57 ++--- | 75 | target/arm/ptw.c | 570 +++++++++++++++++++++++++++++++-------- |
68 | target/arm/translate-a64.c | 14 +- | 76 | target/arm/tcg/cpu64.c | 53 ++++ |
69 | target/arm/translate-neon.c | 2 +- | 77 | target/arm/tcg/tlb_helper.c | 96 ++++++- |
70 | target/arm/translate.c | 13 +- | 78 | target/arm/tcg/translate-sve.c | 2 +- |
71 | tests/tcg/aarch64/bti-3.c | 42 ++++ | 79 | pc-bios/keymaps/meson.build | 2 +- |
72 | tests/tcg/aarch64/Makefile.target | 6 +- | 80 | 17 files changed, 1034 insertions(+), 166 deletions(-) |
73 | 21 files changed, 738 insertions(+), 664 deletions(-) | ||
74 | create mode 100644 target/arm/cpregs.h | ||
75 | create mode 100644 tests/tcg/aarch64/bti-3.c | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Move ARMCPRegInfo and all related declarations to a new | 3 | Add the missing field for ID_AA64PFR0, and the predicate. |
4 | internal header, out of the public cpu.h. | 4 | Disable it if EL3 is forced off by the board or command-line. |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220501055028.646596-2-richard.henderson@linaro.org | 9 | Message-id: 20230620124418.805717-2-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpregs.h | 413 +++++++++++++++++++++++++++++++++++++ | 12 | target/arm/cpu.h | 6 ++++++ |
13 | target/arm/cpu.h | 368 --------------------------------- | 13 | target/arm/cpu.c | 4 ++++ |
14 | hw/arm/pxa2xx.c | 1 + | 14 | 2 files changed, 10 insertions(+) |
15 | hw/arm/pxa2xx_pic.c | 1 + | ||
16 | hw/intc/arm_gicv3_cpuif.c | 1 + | ||
17 | hw/intc/arm_gicv3_kvm.c | 2 + | ||
18 | target/arm/cpu.c | 1 + | ||
19 | target/arm/cpu64.c | 1 + | ||
20 | target/arm/cpu_tcg.c | 1 + | ||
21 | target/arm/gdbstub.c | 3 +- | ||
22 | target/arm/helper.c | 1 + | ||
23 | target/arm/op_helper.c | 1 + | ||
24 | target/arm/translate-a64.c | 4 +- | ||
25 | target/arm/translate.c | 3 +- | ||
26 | 14 files changed, 427 insertions(+), 374 deletions(-) | ||
27 | create mode 100644 target/arm/cpregs.h | ||
28 | 15 | ||
29 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
30 | new file mode 100644 | ||
31 | index XXXXXXX..XXXXXXX | ||
32 | --- /dev/null | ||
33 | +++ b/target/arm/cpregs.h | ||
34 | @@ -XXX,XX +XXX,XX @@ | ||
35 | +/* | ||
36 | + * QEMU ARM CP Register access and descriptions | ||
37 | + * | ||
38 | + * Copyright (c) 2022 Linaro Ltd | ||
39 | + * | ||
40 | + * This program is free software; you can redistribute it and/or | ||
41 | + * modify it under the terms of the GNU General Public License | ||
42 | + * as published by the Free Software Foundation; either version 2 | ||
43 | + * of the License, or (at your option) any later version. | ||
44 | + * | ||
45 | + * This program is distributed in the hope that it will be useful, | ||
46 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
47 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
48 | + * GNU General Public License for more details. | ||
49 | + * | ||
50 | + * You should have received a copy of the GNU General Public License | ||
51 | + * along with this program; if not, see | ||
52 | + * <http://www.gnu.org/licenses/gpl-2.0.html> | ||
53 | + */ | ||
54 | + | ||
55 | +#ifndef TARGET_ARM_CPREGS_H | ||
56 | +#define TARGET_ARM_CPREGS_H | ||
57 | + | ||
58 | +/* | ||
59 | + * ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a | ||
60 | + * special-behaviour cp reg and bits [11..8] indicate what behaviour | ||
61 | + * it has. Otherwise it is a simple cp reg, where CONST indicates that | ||
62 | + * TCG can assume the value to be constant (ie load at translate time) | ||
63 | + * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END | ||
64 | + * indicates that the TB should not be ended after a write to this register | ||
65 | + * (the default is that the TB ends after cp writes). OVERRIDE permits | ||
66 | + * a register definition to override a previous definition for the | ||
67 | + * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the | ||
68 | + * old must have the OVERRIDE bit set. | ||
69 | + * ALIAS indicates that this register is an alias view of some underlying | ||
70 | + * state which is also visible via another register, and that the other | ||
71 | + * register is handling migration and reset; registers marked ALIAS will not be | ||
72 | + * migrated but may have their state set by syncing of register state from KVM. | ||
73 | + * NO_RAW indicates that this register has no underlying state and does not | ||
74 | + * support raw access for state saving/loading; it will not be used for either | ||
75 | + * migration or KVM state synchronization. (Typically this is for "registers" | ||
76 | + * which are actually used as instructions for cache maintenance and so on.) | ||
77 | + * IO indicates that this register does I/O and therefore its accesses | ||
78 | + * need to be marked with gen_io_start() and also end the TB. In particular, | ||
79 | + * registers which implement clocks or timers require this. | ||
80 | + * RAISES_EXC is for when the read or write hook might raise an exception; | ||
81 | + * the generated code will synchronize the CPU state before calling the hook | ||
82 | + * so that it is safe for the hook to call raise_exception(). | ||
83 | + * NEWEL is for writes to registers that might change the exception | ||
84 | + * level - typically on older ARM chips. For those cases we need to | ||
85 | + * re-read the new el when recomputing the translation flags. | ||
86 | + */ | ||
87 | +#define ARM_CP_SPECIAL 0x0001 | ||
88 | +#define ARM_CP_CONST 0x0002 | ||
89 | +#define ARM_CP_64BIT 0x0004 | ||
90 | +#define ARM_CP_SUPPRESS_TB_END 0x0008 | ||
91 | +#define ARM_CP_OVERRIDE 0x0010 | ||
92 | +#define ARM_CP_ALIAS 0x0020 | ||
93 | +#define ARM_CP_IO 0x0040 | ||
94 | +#define ARM_CP_NO_RAW 0x0080 | ||
95 | +#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100) | ||
96 | +#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200) | ||
97 | +#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | ||
98 | +#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | ||
99 | +#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | ||
100 | +#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) | ||
101 | +#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) | ||
102 | +#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA | ||
103 | +#define ARM_CP_FPU 0x1000 | ||
104 | +#define ARM_CP_SVE 0x2000 | ||
105 | +#define ARM_CP_NO_GDB 0x4000 | ||
106 | +#define ARM_CP_RAISES_EXC 0x8000 | ||
107 | +#define ARM_CP_NEWEL 0x10000 | ||
108 | +/* Used only as a terminator for ARMCPRegInfo lists */ | ||
109 | +#define ARM_CP_SENTINEL 0xfffff | ||
110 | +/* Mask of only the flag bits in a type field */ | ||
111 | +#define ARM_CP_FLAG_MASK 0x1f0ff | ||
112 | + | ||
113 | +/* | ||
114 | + * Valid values for ARMCPRegInfo state field, indicating which of | ||
115 | + * the AArch32 and AArch64 execution states this register is visible in. | ||
116 | + * If the reginfo doesn't explicitly specify then it is AArch32 only. | ||
117 | + * If the reginfo is declared to be visible in both states then a second | ||
118 | + * reginfo is synthesised for the AArch32 view of the AArch64 register, | ||
119 | + * such that the AArch32 view is the lower 32 bits of the AArch64 one. | ||
120 | + * Note that we rely on the values of these enums as we iterate through | ||
121 | + * the various states in some places. | ||
122 | + */ | ||
123 | +enum { | ||
124 | + ARM_CP_STATE_AA32 = 0, | ||
125 | + ARM_CP_STATE_AA64 = 1, | ||
126 | + ARM_CP_STATE_BOTH = 2, | ||
127 | +}; | ||
128 | + | ||
129 | +/* | ||
130 | + * ARM CP register secure state flags. These flags identify security state | ||
131 | + * attributes for a given CP register entry. | ||
132 | + * The existence of both or neither secure and non-secure flags indicates that | ||
133 | + * the register has both a secure and non-secure hash entry. A single one of | ||
134 | + * these flags causes the register to only be hashed for the specified | ||
135 | + * security state. | ||
136 | + * Although definitions may have any combination of the S/NS bits, each | ||
137 | + * registered entry will only have one to identify whether the entry is secure | ||
138 | + * or non-secure. | ||
139 | + */ | ||
140 | +enum { | ||
141 | + ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */ | ||
142 | + ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | ||
143 | +}; | ||
144 | + | ||
145 | +/* | ||
146 | + * Return true if cptype is a valid type field. This is used to try to | ||
147 | + * catch errors where the sentinel has been accidentally left off the end | ||
148 | + * of a list of registers. | ||
149 | + */ | ||
150 | +static inline bool cptype_valid(int cptype) | ||
151 | +{ | ||
152 | + return ((cptype & ~ARM_CP_FLAG_MASK) == 0) | ||
153 | + || ((cptype & ARM_CP_SPECIAL) && | ||
154 | + ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL)); | ||
155 | +} | ||
156 | + | ||
157 | +/* | ||
158 | + * Access rights: | ||
159 | + * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM | ||
160 | + * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and | ||
161 | + * PL2 (hyp). The other level which has Read and Write bits is Secure PL1 | ||
162 | + * (ie any of the privileged modes in Secure state, or Monitor mode). | ||
163 | + * If a register is accessible in one privilege level it's always accessible | ||
164 | + * in higher privilege levels too. Since "Secure PL1" also follows this rule | ||
165 | + * (ie anything visible in PL2 is visible in S-PL1, some things are only | ||
166 | + * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the | ||
167 | + * terminology a little and call this PL3. | ||
168 | + * In AArch64 things are somewhat simpler as the PLx bits line up exactly | ||
169 | + * with the ELx exception levels. | ||
170 | + * | ||
171 | + * If access permissions for a register are more complex than can be | ||
172 | + * described with these bits, then use a laxer set of restrictions, and | ||
173 | + * do the more restrictive/complex check inside a helper function. | ||
174 | + */ | ||
175 | +#define PL3_R 0x80 | ||
176 | +#define PL3_W 0x40 | ||
177 | +#define PL2_R (0x20 | PL3_R) | ||
178 | +#define PL2_W (0x10 | PL3_W) | ||
179 | +#define PL1_R (0x08 | PL2_R) | ||
180 | +#define PL1_W (0x04 | PL2_W) | ||
181 | +#define PL0_R (0x02 | PL1_R) | ||
182 | +#define PL0_W (0x01 | PL1_W) | ||
183 | + | ||
184 | +/* | ||
185 | + * For user-mode some registers are accessible to EL0 via a kernel | ||
186 | + * trap-and-emulate ABI. In this case we define the read permissions | ||
187 | + * as actually being PL0_R. However some bits of any given register | ||
188 | + * may still be masked. | ||
189 | + */ | ||
190 | +#ifdef CONFIG_USER_ONLY | ||
191 | +#define PL0U_R PL0_R | ||
192 | +#else | ||
193 | +#define PL0U_R PL1_R | ||
194 | +#endif | ||
195 | + | ||
196 | +#define PL3_RW (PL3_R | PL3_W) | ||
197 | +#define PL2_RW (PL2_R | PL2_W) | ||
198 | +#define PL1_RW (PL1_R | PL1_W) | ||
199 | +#define PL0_RW (PL0_R | PL0_W) | ||
200 | + | ||
201 | +typedef enum CPAccessResult { | ||
202 | + /* Access is permitted */ | ||
203 | + CP_ACCESS_OK = 0, | ||
204 | + /* | ||
205 | + * Access fails due to a configurable trap or enable which would | ||
206 | + * result in a categorized exception syndrome giving information about | ||
207 | + * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6, | ||
208 | + * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or | ||
209 | + * PL1 if in EL0, otherwise to the current EL). | ||
210 | + */ | ||
211 | + CP_ACCESS_TRAP = 1, | ||
212 | + /* | ||
213 | + * Access fails and results in an exception syndrome 0x0 ("uncategorized"). | ||
214 | + * Note that this is not a catch-all case -- the set of cases which may | ||
215 | + * result in this failure is specifically defined by the architecture. | ||
216 | + */ | ||
217 | + CP_ACCESS_TRAP_UNCATEGORIZED = 2, | ||
218 | + /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */ | ||
219 | + CP_ACCESS_TRAP_EL2 = 3, | ||
220 | + CP_ACCESS_TRAP_EL3 = 4, | ||
221 | + /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */ | ||
222 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5, | ||
223 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6, | ||
224 | +} CPAccessResult; | ||
225 | + | ||
226 | +typedef struct ARMCPRegInfo ARMCPRegInfo; | ||
227 | + | ||
228 | +/* | ||
229 | + * Access functions for coprocessor registers. These cannot fail and | ||
230 | + * may not raise exceptions. | ||
231 | + */ | ||
232 | +typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
233 | +typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque, | ||
234 | + uint64_t value); | ||
235 | +/* Access permission check functions for coprocessor registers. */ | ||
236 | +typedef CPAccessResult CPAccessFn(CPUARMState *env, | ||
237 | + const ARMCPRegInfo *opaque, | ||
238 | + bool isread); | ||
239 | +/* Hook function for register reset */ | ||
240 | +typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
241 | + | ||
242 | +#define CP_ANY 0xff | ||
243 | + | ||
244 | +/* Definition of an ARM coprocessor register */ | ||
245 | +struct ARMCPRegInfo { | ||
246 | + /* Name of register (useful mainly for debugging, need not be unique) */ | ||
247 | + const char *name; | ||
248 | + /* | ||
249 | + * Location of register: coprocessor number and (crn,crm,opc1,opc2) | ||
250 | + * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a | ||
251 | + * 'wildcard' field -- any value of that field in the MRC/MCR insn | ||
252 | + * will be decoded to this register. The register read and write | ||
253 | + * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2 | ||
254 | + * used by the program, so it is possible to register a wildcard and | ||
255 | + * then behave differently on read/write if necessary. | ||
256 | + * For 64 bit registers, only crm and opc1 are relevant; crn and opc2 | ||
257 | + * must both be zero. | ||
258 | + * For AArch64-visible registers, opc0 is also used. | ||
259 | + * Since there are no "coprocessors" in AArch64, cp is purely used as a | ||
260 | + * way to distinguish (for KVM's benefit) guest-visible system registers | ||
261 | + * from demuxed ones provided to preserve the "no side effects on | ||
262 | + * KVM register read/write from QEMU" semantics. cp==0x13 is guest | ||
263 | + * visible (to match KVM's encoding); cp==0 will be converted to | ||
264 | + * cp==0x13 when the ARMCPRegInfo is registered, for convenience. | ||
265 | + */ | ||
266 | + uint8_t cp; | ||
267 | + uint8_t crn; | ||
268 | + uint8_t crm; | ||
269 | + uint8_t opc0; | ||
270 | + uint8_t opc1; | ||
271 | + uint8_t opc2; | ||
272 | + /* Execution state in which this register is visible: ARM_CP_STATE_* */ | ||
273 | + int state; | ||
274 | + /* Register type: ARM_CP_* bits/values */ | ||
275 | + int type; | ||
276 | + /* Access rights: PL*_[RW] */ | ||
277 | + int access; | ||
278 | + /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
279 | + int secure; | ||
280 | + /* | ||
281 | + * The opaque pointer passed to define_arm_cp_regs_with_opaque() when | ||
282 | + * this register was defined: can be used to hand data through to the | ||
283 | + * register read/write functions, since they are passed the ARMCPRegInfo*. | ||
284 | + */ | ||
285 | + void *opaque; | ||
286 | + /* | ||
287 | + * Value of this register, if it is ARM_CP_CONST. Otherwise, if | ||
288 | + * fieldoffset is non-zero, the reset value of the register. | ||
289 | + */ | ||
290 | + uint64_t resetvalue; | ||
291 | + /* | ||
292 | + * Offset of the field in CPUARMState for this register. | ||
293 | + * This is not needed if either: | ||
294 | + * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs | ||
295 | + * 2. both readfn and writefn are specified | ||
296 | + */ | ||
297 | + ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */ | ||
298 | + | ||
299 | + /* | ||
300 | + * Offsets of the secure and non-secure fields in CPUARMState for the | ||
301 | + * register if it is banked. These fields are only used during the static | ||
302 | + * registration of a register. During hashing the bank associated | ||
303 | + * with a given security state is copied to fieldoffset which is used from | ||
304 | + * there on out. | ||
305 | + * | ||
306 | + * It is expected that register definitions use either fieldoffset or | ||
307 | + * bank_fieldoffsets in the definition but not both. It is also expected | ||
308 | + * that both bank offsets are set when defining a banked register. This | ||
309 | + * use indicates that a register is banked. | ||
310 | + */ | ||
311 | + ptrdiff_t bank_fieldoffsets[2]; | ||
312 | + | ||
313 | + /* | ||
314 | + * Function for making any access checks for this register in addition to | ||
315 | + * those specified by the 'access' permissions bits. If NULL, no extra | ||
316 | + * checks required. The access check is performed at runtime, not at | ||
317 | + * translate time. | ||
318 | + */ | ||
319 | + CPAccessFn *accessfn; | ||
320 | + /* | ||
321 | + * Function for handling reads of this register. If NULL, then reads | ||
322 | + * will be done by loading from the offset into CPUARMState specified | ||
323 | + * by fieldoffset. | ||
324 | + */ | ||
325 | + CPReadFn *readfn; | ||
326 | + /* | ||
327 | + * Function for handling writes of this register. If NULL, then writes | ||
328 | + * will be done by writing to the offset into CPUARMState specified | ||
329 | + * by fieldoffset. | ||
330 | + */ | ||
331 | + CPWriteFn *writefn; | ||
332 | + /* | ||
333 | + * Function for doing a "raw" read; used when we need to copy | ||
334 | + * coprocessor state to the kernel for KVM or out for | ||
335 | + * migration. This only needs to be provided if there is also a | ||
336 | + * readfn and it has side effects (for instance clear-on-read bits). | ||
337 | + */ | ||
338 | + CPReadFn *raw_readfn; | ||
339 | + /* | ||
340 | + * Function for doing a "raw" write; used when we need to copy KVM | ||
341 | + * kernel coprocessor state into userspace, or for inbound | ||
342 | + * migration. This only needs to be provided if there is also a | ||
343 | + * writefn and it masks out "unwritable" bits or has write-one-to-clear | ||
344 | + * or similar behaviour. | ||
345 | + */ | ||
346 | + CPWriteFn *raw_writefn; | ||
347 | + /* | ||
348 | + * Function for resetting the register. If NULL, then reset will be done | ||
349 | + * by writing resetvalue to the field specified in fieldoffset. If | ||
350 | + * fieldoffset is 0 then no reset will be done. | ||
351 | + */ | ||
352 | + CPResetFn *resetfn; | ||
353 | + | ||
354 | + /* | ||
355 | + * "Original" writefn and readfn. | ||
356 | + * For ARMv8.1-VHE register aliases, we overwrite the read/write | ||
357 | + * accessor functions of various EL1/EL0 to perform the runtime | ||
358 | + * check for which sysreg should actually be modified, and then | ||
359 | + * forwards the operation. Before overwriting the accessors, | ||
360 | + * the original function is copied here, so that accesses that | ||
361 | + * really do go to the EL1/EL0 version proceed normally. | ||
362 | + * (The corresponding EL2 register is linked via opaque.) | ||
363 | + */ | ||
364 | + CPReadFn *orig_readfn; | ||
365 | + CPWriteFn *orig_writefn; | ||
366 | +}; | ||
367 | + | ||
368 | +/* | ||
369 | + * Macros which are lvalues for the field in CPUARMState for the | ||
370 | + * ARMCPRegInfo *ri. | ||
371 | + */ | ||
372 | +#define CPREG_FIELD32(env, ri) \ | ||
373 | + (*(uint32_t *)((char *)(env) + (ri)->fieldoffset)) | ||
374 | +#define CPREG_FIELD64(env, ri) \ | ||
375 | + (*(uint64_t *)((char *)(env) + (ri)->fieldoffset)) | ||
376 | + | ||
377 | +#define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL } | ||
378 | + | ||
379 | +void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
380 | + const ARMCPRegInfo *regs, void *opaque); | ||
381 | +void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
382 | + const ARMCPRegInfo *regs, void *opaque); | ||
383 | +static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
384 | +{ | ||
385 | + define_arm_cp_regs_with_opaque(cpu, regs, 0); | ||
386 | +} | ||
387 | +static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
388 | +{ | ||
389 | + define_one_arm_cp_reg_with_opaque(cpu, regs, 0); | ||
390 | +} | ||
391 | +const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp); | ||
392 | + | ||
393 | +/* | ||
394 | + * Definition of an ARM co-processor register as viewed from | ||
395 | + * userspace. This is used for presenting sanitised versions of | ||
396 | + * registers to userspace when emulating the Linux AArch64 CPU | ||
397 | + * ID/feature ABI (advertised as HWCAP_CPUID). | ||
398 | + */ | ||
399 | +typedef struct ARMCPRegUserSpaceInfo { | ||
400 | + /* Name of register */ | ||
401 | + const char *name; | ||
402 | + | ||
403 | + /* Is the name actually a glob pattern */ | ||
404 | + bool is_glob; | ||
405 | + | ||
406 | + /* Only some bits are exported to user space */ | ||
407 | + uint64_t exported_bits; | ||
408 | + | ||
409 | + /* Fixed bits are applied after the mask */ | ||
410 | + uint64_t fixed_bits; | ||
411 | +} ARMCPRegUserSpaceInfo; | ||
412 | + | ||
413 | +#define REGUSERINFO_SENTINEL { .name = NULL } | ||
414 | + | ||
415 | +void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods); | ||
416 | + | ||
417 | +/* CPWriteFn that can be used to implement writes-ignored behaviour */ | ||
418 | +void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
419 | + uint64_t value); | ||
420 | +/* CPReadFn that can be used for read-as-zero behaviour */ | ||
421 | +uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri); | ||
422 | + | ||
423 | +/* | ||
424 | + * CPResetFn that does nothing, for use if no reset is required even | ||
425 | + * if fieldoffset is non zero. | ||
426 | + */ | ||
427 | +void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
428 | + | ||
429 | +/* | ||
430 | + * Return true if this reginfo struct's field in the cpu state struct | ||
431 | + * is 64 bits wide. | ||
432 | + */ | ||
433 | +static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri) | ||
434 | +{ | ||
435 | + return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT); | ||
436 | +} | ||
437 | + | ||
438 | +static inline bool cp_access_ok(int current_el, | ||
439 | + const ARMCPRegInfo *ri, int isread) | ||
440 | +{ | ||
441 | + return (ri->access >> ((current_el * 2) + isread)) & 1; | ||
442 | +} | ||
443 | + | ||
444 | +/* Raw read of a coprocessor register (as needed for migration, etc) */ | ||
445 | +uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri); | ||
446 | + | ||
447 | +#endif /* TARGET_ARM_CPREGS_H */ | ||
448 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
449 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
450 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
451 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
452 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | 20 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_AA64PFR0, SEL2, 36, 4) |
453 | return kvmid; | 21 | FIELD(ID_AA64PFR0, MPAM, 40, 4) |
22 | FIELD(ID_AA64PFR0, AMU, 44, 4) | ||
23 | FIELD(ID_AA64PFR0, DIT, 48, 4) | ||
24 | +FIELD(ID_AA64PFR0, RME, 52, 4) | ||
25 | FIELD(ID_AA64PFR0, CSV2, 56, 4) | ||
26 | FIELD(ID_AA64PFR0, CSV3, 60, 4) | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sel2(const ARMISARegisters *id) | ||
29 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SEL2) != 0; | ||
454 | } | 30 | } |
455 | 31 | ||
456 | -/* ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a | 32 | +static inline bool isar_feature_aa64_rme(const ARMISARegisters *id) |
457 | - * special-behaviour cp reg and bits [11..8] indicate what behaviour | 33 | +{ |
458 | - * it has. Otherwise it is a simple cp reg, where CONST indicates that | 34 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, RME) != 0; |
459 | - * TCG can assume the value to be constant (ie load at translate time) | 35 | +} |
460 | - * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END | 36 | + |
461 | - * indicates that the TB should not be ended after a write to this register | 37 | static inline bool isar_feature_aa64_vh(const ARMISARegisters *id) |
462 | - * (the default is that the TB ends after cp writes). OVERRIDE permits | ||
463 | - * a register definition to override a previous definition for the | ||
464 | - * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the | ||
465 | - * old must have the OVERRIDE bit set. | ||
466 | - * ALIAS indicates that this register is an alias view of some underlying | ||
467 | - * state which is also visible via another register, and that the other | ||
468 | - * register is handling migration and reset; registers marked ALIAS will not be | ||
469 | - * migrated but may have their state set by syncing of register state from KVM. | ||
470 | - * NO_RAW indicates that this register has no underlying state and does not | ||
471 | - * support raw access for state saving/loading; it will not be used for either | ||
472 | - * migration or KVM state synchronization. (Typically this is for "registers" | ||
473 | - * which are actually used as instructions for cache maintenance and so on.) | ||
474 | - * IO indicates that this register does I/O and therefore its accesses | ||
475 | - * need to be marked with gen_io_start() and also end the TB. In particular, | ||
476 | - * registers which implement clocks or timers require this. | ||
477 | - * RAISES_EXC is for when the read or write hook might raise an exception; | ||
478 | - * the generated code will synchronize the CPU state before calling the hook | ||
479 | - * so that it is safe for the hook to call raise_exception(). | ||
480 | - * NEWEL is for writes to registers that might change the exception | ||
481 | - * level - typically on older ARM chips. For those cases we need to | ||
482 | - * re-read the new el when recomputing the translation flags. | ||
483 | - */ | ||
484 | -#define ARM_CP_SPECIAL 0x0001 | ||
485 | -#define ARM_CP_CONST 0x0002 | ||
486 | -#define ARM_CP_64BIT 0x0004 | ||
487 | -#define ARM_CP_SUPPRESS_TB_END 0x0008 | ||
488 | -#define ARM_CP_OVERRIDE 0x0010 | ||
489 | -#define ARM_CP_ALIAS 0x0020 | ||
490 | -#define ARM_CP_IO 0x0040 | ||
491 | -#define ARM_CP_NO_RAW 0x0080 | ||
492 | -#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100) | ||
493 | -#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200) | ||
494 | -#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | ||
495 | -#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | ||
496 | -#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | ||
497 | -#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) | ||
498 | -#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) | ||
499 | -#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA | ||
500 | -#define ARM_CP_FPU 0x1000 | ||
501 | -#define ARM_CP_SVE 0x2000 | ||
502 | -#define ARM_CP_NO_GDB 0x4000 | ||
503 | -#define ARM_CP_RAISES_EXC 0x8000 | ||
504 | -#define ARM_CP_NEWEL 0x10000 | ||
505 | -/* Used only as a terminator for ARMCPRegInfo lists */ | ||
506 | -#define ARM_CP_SENTINEL 0xfffff | ||
507 | -/* Mask of only the flag bits in a type field */ | ||
508 | -#define ARM_CP_FLAG_MASK 0x1f0ff | ||
509 | - | ||
510 | -/* Valid values for ARMCPRegInfo state field, indicating which of | ||
511 | - * the AArch32 and AArch64 execution states this register is visible in. | ||
512 | - * If the reginfo doesn't explicitly specify then it is AArch32 only. | ||
513 | - * If the reginfo is declared to be visible in both states then a second | ||
514 | - * reginfo is synthesised for the AArch32 view of the AArch64 register, | ||
515 | - * such that the AArch32 view is the lower 32 bits of the AArch64 one. | ||
516 | - * Note that we rely on the values of these enums as we iterate through | ||
517 | - * the various states in some places. | ||
518 | - */ | ||
519 | -enum { | ||
520 | - ARM_CP_STATE_AA32 = 0, | ||
521 | - ARM_CP_STATE_AA64 = 1, | ||
522 | - ARM_CP_STATE_BOTH = 2, | ||
523 | -}; | ||
524 | - | ||
525 | -/* ARM CP register secure state flags. These flags identify security state | ||
526 | - * attributes for a given CP register entry. | ||
527 | - * The existence of both or neither secure and non-secure flags indicates that | ||
528 | - * the register has both a secure and non-secure hash entry. A single one of | ||
529 | - * these flags causes the register to only be hashed for the specified | ||
530 | - * security state. | ||
531 | - * Although definitions may have any combination of the S/NS bits, each | ||
532 | - * registered entry will only have one to identify whether the entry is secure | ||
533 | - * or non-secure. | ||
534 | - */ | ||
535 | -enum { | ||
536 | - ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */ | ||
537 | - ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | ||
538 | -}; | ||
539 | - | ||
540 | -/* Return true if cptype is a valid type field. This is used to try to | ||
541 | - * catch errors where the sentinel has been accidentally left off the end | ||
542 | - * of a list of registers. | ||
543 | - */ | ||
544 | -static inline bool cptype_valid(int cptype) | ||
545 | -{ | ||
546 | - return ((cptype & ~ARM_CP_FLAG_MASK) == 0) | ||
547 | - || ((cptype & ARM_CP_SPECIAL) && | ||
548 | - ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL)); | ||
549 | -} | ||
550 | - | ||
551 | -/* Access rights: | ||
552 | - * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM | ||
553 | - * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and | ||
554 | - * PL2 (hyp). The other level which has Read and Write bits is Secure PL1 | ||
555 | - * (ie any of the privileged modes in Secure state, or Monitor mode). | ||
556 | - * If a register is accessible in one privilege level it's always accessible | ||
557 | - * in higher privilege levels too. Since "Secure PL1" also follows this rule | ||
558 | - * (ie anything visible in PL2 is visible in S-PL1, some things are only | ||
559 | - * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the | ||
560 | - * terminology a little and call this PL3. | ||
561 | - * In AArch64 things are somewhat simpler as the PLx bits line up exactly | ||
562 | - * with the ELx exception levels. | ||
563 | - * | ||
564 | - * If access permissions for a register are more complex than can be | ||
565 | - * described with these bits, then use a laxer set of restrictions, and | ||
566 | - * do the more restrictive/complex check inside a helper function. | ||
567 | - */ | ||
568 | -#define PL3_R 0x80 | ||
569 | -#define PL3_W 0x40 | ||
570 | -#define PL2_R (0x20 | PL3_R) | ||
571 | -#define PL2_W (0x10 | PL3_W) | ||
572 | -#define PL1_R (0x08 | PL2_R) | ||
573 | -#define PL1_W (0x04 | PL2_W) | ||
574 | -#define PL0_R (0x02 | PL1_R) | ||
575 | -#define PL0_W (0x01 | PL1_W) | ||
576 | - | ||
577 | -/* | ||
578 | - * For user-mode some registers are accessible to EL0 via a kernel | ||
579 | - * trap-and-emulate ABI. In this case we define the read permissions | ||
580 | - * as actually being PL0_R. However some bits of any given register | ||
581 | - * may still be masked. | ||
582 | - */ | ||
583 | -#ifdef CONFIG_USER_ONLY | ||
584 | -#define PL0U_R PL0_R | ||
585 | -#else | ||
586 | -#define PL0U_R PL1_R | ||
587 | -#endif | ||
588 | - | ||
589 | -#define PL3_RW (PL3_R | PL3_W) | ||
590 | -#define PL2_RW (PL2_R | PL2_W) | ||
591 | -#define PL1_RW (PL1_R | PL1_W) | ||
592 | -#define PL0_RW (PL0_R | PL0_W) | ||
593 | - | ||
594 | /* Return the highest implemented Exception Level */ | ||
595 | static inline int arm_highest_el(CPUARMState *env) | ||
596 | { | 38 | { |
597 | @@ -XXX,XX +XXX,XX @@ static inline int arm_current_el(CPUARMState *env) | 39 | return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, VH) != 0; |
598 | } | ||
599 | } | ||
600 | |||
601 | -typedef struct ARMCPRegInfo ARMCPRegInfo; | ||
602 | - | ||
603 | -typedef enum CPAccessResult { | ||
604 | - /* Access is permitted */ | ||
605 | - CP_ACCESS_OK = 0, | ||
606 | - /* Access fails due to a configurable trap or enable which would | ||
607 | - * result in a categorized exception syndrome giving information about | ||
608 | - * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6, | ||
609 | - * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or | ||
610 | - * PL1 if in EL0, otherwise to the current EL). | ||
611 | - */ | ||
612 | - CP_ACCESS_TRAP = 1, | ||
613 | - /* Access fails and results in an exception syndrome 0x0 ("uncategorized"). | ||
614 | - * Note that this is not a catch-all case -- the set of cases which may | ||
615 | - * result in this failure is specifically defined by the architecture. | ||
616 | - */ | ||
617 | - CP_ACCESS_TRAP_UNCATEGORIZED = 2, | ||
618 | - /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */ | ||
619 | - CP_ACCESS_TRAP_EL2 = 3, | ||
620 | - CP_ACCESS_TRAP_EL3 = 4, | ||
621 | - /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */ | ||
622 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5, | ||
623 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6, | ||
624 | -} CPAccessResult; | ||
625 | - | ||
626 | -/* Access functions for coprocessor registers. These cannot fail and | ||
627 | - * may not raise exceptions. | ||
628 | - */ | ||
629 | -typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
630 | -typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque, | ||
631 | - uint64_t value); | ||
632 | -/* Access permission check functions for coprocessor registers. */ | ||
633 | -typedef CPAccessResult CPAccessFn(CPUARMState *env, | ||
634 | - const ARMCPRegInfo *opaque, | ||
635 | - bool isread); | ||
636 | -/* Hook function for register reset */ | ||
637 | -typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
638 | - | ||
639 | -#define CP_ANY 0xff | ||
640 | - | ||
641 | -/* Definition of an ARM coprocessor register */ | ||
642 | -struct ARMCPRegInfo { | ||
643 | - /* Name of register (useful mainly for debugging, need not be unique) */ | ||
644 | - const char *name; | ||
645 | - /* Location of register: coprocessor number and (crn,crm,opc1,opc2) | ||
646 | - * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a | ||
647 | - * 'wildcard' field -- any value of that field in the MRC/MCR insn | ||
648 | - * will be decoded to this register. The register read and write | ||
649 | - * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2 | ||
650 | - * used by the program, so it is possible to register a wildcard and | ||
651 | - * then behave differently on read/write if necessary. | ||
652 | - * For 64 bit registers, only crm and opc1 are relevant; crn and opc2 | ||
653 | - * must both be zero. | ||
654 | - * For AArch64-visible registers, opc0 is also used. | ||
655 | - * Since there are no "coprocessors" in AArch64, cp is purely used as a | ||
656 | - * way to distinguish (for KVM's benefit) guest-visible system registers | ||
657 | - * from demuxed ones provided to preserve the "no side effects on | ||
658 | - * KVM register read/write from QEMU" semantics. cp==0x13 is guest | ||
659 | - * visible (to match KVM's encoding); cp==0 will be converted to | ||
660 | - * cp==0x13 when the ARMCPRegInfo is registered, for convenience. | ||
661 | - */ | ||
662 | - uint8_t cp; | ||
663 | - uint8_t crn; | ||
664 | - uint8_t crm; | ||
665 | - uint8_t opc0; | ||
666 | - uint8_t opc1; | ||
667 | - uint8_t opc2; | ||
668 | - /* Execution state in which this register is visible: ARM_CP_STATE_* */ | ||
669 | - int state; | ||
670 | - /* Register type: ARM_CP_* bits/values */ | ||
671 | - int type; | ||
672 | - /* Access rights: PL*_[RW] */ | ||
673 | - int access; | ||
674 | - /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
675 | - int secure; | ||
676 | - /* The opaque pointer passed to define_arm_cp_regs_with_opaque() when | ||
677 | - * this register was defined: can be used to hand data through to the | ||
678 | - * register read/write functions, since they are passed the ARMCPRegInfo*. | ||
679 | - */ | ||
680 | - void *opaque; | ||
681 | - /* Value of this register, if it is ARM_CP_CONST. Otherwise, if | ||
682 | - * fieldoffset is non-zero, the reset value of the register. | ||
683 | - */ | ||
684 | - uint64_t resetvalue; | ||
685 | - /* Offset of the field in CPUARMState for this register. | ||
686 | - * | ||
687 | - * This is not needed if either: | ||
688 | - * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs | ||
689 | - * 2. both readfn and writefn are specified | ||
690 | - */ | ||
691 | - ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */ | ||
692 | - | ||
693 | - /* Offsets of the secure and non-secure fields in CPUARMState for the | ||
694 | - * register if it is banked. These fields are only used during the static | ||
695 | - * registration of a register. During hashing the bank associated | ||
696 | - * with a given security state is copied to fieldoffset which is used from | ||
697 | - * there on out. | ||
698 | - * | ||
699 | - * It is expected that register definitions use either fieldoffset or | ||
700 | - * bank_fieldoffsets in the definition but not both. It is also expected | ||
701 | - * that both bank offsets are set when defining a banked register. This | ||
702 | - * use indicates that a register is banked. | ||
703 | - */ | ||
704 | - ptrdiff_t bank_fieldoffsets[2]; | ||
705 | - | ||
706 | - /* Function for making any access checks for this register in addition to | ||
707 | - * those specified by the 'access' permissions bits. If NULL, no extra | ||
708 | - * checks required. The access check is performed at runtime, not at | ||
709 | - * translate time. | ||
710 | - */ | ||
711 | - CPAccessFn *accessfn; | ||
712 | - /* Function for handling reads of this register. If NULL, then reads | ||
713 | - * will be done by loading from the offset into CPUARMState specified | ||
714 | - * by fieldoffset. | ||
715 | - */ | ||
716 | - CPReadFn *readfn; | ||
717 | - /* Function for handling writes of this register. If NULL, then writes | ||
718 | - * will be done by writing to the offset into CPUARMState specified | ||
719 | - * by fieldoffset. | ||
720 | - */ | ||
721 | - CPWriteFn *writefn; | ||
722 | - /* Function for doing a "raw" read; used when we need to copy | ||
723 | - * coprocessor state to the kernel for KVM or out for | ||
724 | - * migration. This only needs to be provided if there is also a | ||
725 | - * readfn and it has side effects (for instance clear-on-read bits). | ||
726 | - */ | ||
727 | - CPReadFn *raw_readfn; | ||
728 | - /* Function for doing a "raw" write; used when we need to copy KVM | ||
729 | - * kernel coprocessor state into userspace, or for inbound | ||
730 | - * migration. This only needs to be provided if there is also a | ||
731 | - * writefn and it masks out "unwritable" bits or has write-one-to-clear | ||
732 | - * or similar behaviour. | ||
733 | - */ | ||
734 | - CPWriteFn *raw_writefn; | ||
735 | - /* Function for resetting the register. If NULL, then reset will be done | ||
736 | - * by writing resetvalue to the field specified in fieldoffset. If | ||
737 | - * fieldoffset is 0 then no reset will be done. | ||
738 | - */ | ||
739 | - CPResetFn *resetfn; | ||
740 | - | ||
741 | - /* | ||
742 | - * "Original" writefn and readfn. | ||
743 | - * For ARMv8.1-VHE register aliases, we overwrite the read/write | ||
744 | - * accessor functions of various EL1/EL0 to perform the runtime | ||
745 | - * check for which sysreg should actually be modified, and then | ||
746 | - * forwards the operation. Before overwriting the accessors, | ||
747 | - * the original function is copied here, so that accesses that | ||
748 | - * really do go to the EL1/EL0 version proceed normally. | ||
749 | - * (The corresponding EL2 register is linked via opaque.) | ||
750 | - */ | ||
751 | - CPReadFn *orig_readfn; | ||
752 | - CPWriteFn *orig_writefn; | ||
753 | -}; | ||
754 | - | ||
755 | -/* Macros which are lvalues for the field in CPUARMState for the | ||
756 | - * ARMCPRegInfo *ri. | ||
757 | - */ | ||
758 | -#define CPREG_FIELD32(env, ri) \ | ||
759 | - (*(uint32_t *)((char *)(env) + (ri)->fieldoffset)) | ||
760 | -#define CPREG_FIELD64(env, ri) \ | ||
761 | - (*(uint64_t *)((char *)(env) + (ri)->fieldoffset)) | ||
762 | - | ||
763 | -#define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL } | ||
764 | - | ||
765 | -void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
766 | - const ARMCPRegInfo *regs, void *opaque); | ||
767 | -void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
768 | - const ARMCPRegInfo *regs, void *opaque); | ||
769 | -static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
770 | -{ | ||
771 | - define_arm_cp_regs_with_opaque(cpu, regs, 0); | ||
772 | -} | ||
773 | -static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
774 | -{ | ||
775 | - define_one_arm_cp_reg_with_opaque(cpu, regs, 0); | ||
776 | -} | ||
777 | -const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp); | ||
778 | - | ||
779 | -/* | ||
780 | - * Definition of an ARM co-processor register as viewed from | ||
781 | - * userspace. This is used for presenting sanitised versions of | ||
782 | - * registers to userspace when emulating the Linux AArch64 CPU | ||
783 | - * ID/feature ABI (advertised as HWCAP_CPUID). | ||
784 | - */ | ||
785 | -typedef struct ARMCPRegUserSpaceInfo { | ||
786 | - /* Name of register */ | ||
787 | - const char *name; | ||
788 | - | ||
789 | - /* Is the name actually a glob pattern */ | ||
790 | - bool is_glob; | ||
791 | - | ||
792 | - /* Only some bits are exported to user space */ | ||
793 | - uint64_t exported_bits; | ||
794 | - | ||
795 | - /* Fixed bits are applied after the mask */ | ||
796 | - uint64_t fixed_bits; | ||
797 | -} ARMCPRegUserSpaceInfo; | ||
798 | - | ||
799 | -#define REGUSERINFO_SENTINEL { .name = NULL } | ||
800 | - | ||
801 | -void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods); | ||
802 | - | ||
803 | -/* CPWriteFn that can be used to implement writes-ignored behaviour */ | ||
804 | -void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
805 | - uint64_t value); | ||
806 | -/* CPReadFn that can be used for read-as-zero behaviour */ | ||
807 | -uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri); | ||
808 | - | ||
809 | -/* CPResetFn that does nothing, for use if no reset is required even | ||
810 | - * if fieldoffset is non zero. | ||
811 | - */ | ||
812 | -void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque); | ||
813 | - | ||
814 | -/* Return true if this reginfo struct's field in the cpu state struct | ||
815 | - * is 64 bits wide. | ||
816 | - */ | ||
817 | -static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri) | ||
818 | -{ | ||
819 | - return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT); | ||
820 | -} | ||
821 | - | ||
822 | -static inline bool cp_access_ok(int current_el, | ||
823 | - const ARMCPRegInfo *ri, int isread) | ||
824 | -{ | ||
825 | - return (ri->access >> ((current_el * 2) + isread)) & 1; | ||
826 | -} | ||
827 | - | ||
828 | -/* Raw read of a coprocessor register (as needed for migration, etc) */ | ||
829 | -uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri); | ||
830 | - | ||
831 | /** | ||
832 | * write_list_to_cpustate | ||
833 | * @cpu: ARMCPU | ||
834 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
835 | index XXXXXXX..XXXXXXX 100644 | ||
836 | --- a/hw/arm/pxa2xx.c | ||
837 | +++ b/hw/arm/pxa2xx.c | ||
838 | @@ -XXX,XX +XXX,XX @@ | ||
839 | #include "qemu/cutils.h" | ||
840 | #include "qemu/log.h" | ||
841 | #include "qom/object.h" | ||
842 | +#include "target/arm/cpregs.h" | ||
843 | |||
844 | static struct { | ||
845 | hwaddr io_base; | ||
846 | diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c | ||
847 | index XXXXXXX..XXXXXXX 100644 | ||
848 | --- a/hw/arm/pxa2xx_pic.c | ||
849 | +++ b/hw/arm/pxa2xx_pic.c | ||
850 | @@ -XXX,XX +XXX,XX @@ | ||
851 | #include "hw/sysbus.h" | ||
852 | #include "migration/vmstate.h" | ||
853 | #include "qom/object.h" | ||
854 | +#include "target/arm/cpregs.h" | ||
855 | |||
856 | #define ICIP 0x00 /* Interrupt Controller IRQ Pending register */ | ||
857 | #define ICMR 0x04 /* Interrupt Controller Mask register */ | ||
858 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
859 | index XXXXXXX..XXXXXXX 100644 | ||
860 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
861 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
862 | @@ -XXX,XX +XXX,XX @@ | ||
863 | #include "gicv3_internal.h" | ||
864 | #include "hw/irq.h" | ||
865 | #include "cpu.h" | ||
866 | +#include "target/arm/cpregs.h" | ||
867 | |||
868 | /* | ||
869 | * Special case return value from hppvi_index(); must be larger than | ||
870 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | ||
871 | index XXXXXXX..XXXXXXX 100644 | ||
872 | --- a/hw/intc/arm_gicv3_kvm.c | ||
873 | +++ b/hw/intc/arm_gicv3_kvm.c | ||
874 | @@ -XXX,XX +XXX,XX @@ | ||
875 | #include "vgic_common.h" | ||
876 | #include "migration/blocker.h" | ||
877 | #include "qom/object.h" | ||
878 | +#include "target/arm/cpregs.h" | ||
879 | + | ||
880 | |||
881 | #ifdef DEBUG_GICV3_KVM | ||
882 | #define DPRINTF(fmt, ...) \ | ||
883 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 40 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
884 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
885 | --- a/target/arm/cpu.c | 42 | --- a/target/arm/cpu.c |
886 | +++ b/target/arm/cpu.c | 43 | +++ b/target/arm/cpu.c |
887 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
888 | #include "kvm_arm.h" | 45 | cpu->isar.id_dfr0 = FIELD_DP32(cpu->isar.id_dfr0, ID_DFR0, COPSDBG, 0); |
889 | #include "disas/capstone.h" | 46 | cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
890 | #include "fpu/softfloat.h" | 47 | ID_AA64PFR0, EL3, 0); |
891 | +#include "cpregs.h" | 48 | + |
892 | 49 | + /* Disable the realm management extension, which requires EL3. */ | |
893 | static void arm_cpu_set_pc(CPUState *cs, vaddr value) | 50 | + cpu->isar.id_aa64pfr0 = FIELD_DP64(cpu->isar.id_aa64pfr0, |
894 | { | 51 | + ID_AA64PFR0, RME, 0); |
895 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 52 | } |
896 | index XXXXXXX..XXXXXXX 100644 | 53 | |
897 | --- a/target/arm/cpu64.c | 54 | if (!cpu->has_el2) { |
898 | +++ b/target/arm/cpu64.c | ||
899 | @@ -XXX,XX +XXX,XX @@ | ||
900 | #include "hvf_arm.h" | ||
901 | #include "qapi/visitor.h" | ||
902 | #include "hw/qdev-properties.h" | ||
903 | +#include "cpregs.h" | ||
904 | |||
905 | |||
906 | #ifndef CONFIG_USER_ONLY | ||
907 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
908 | index XXXXXXX..XXXXXXX 100644 | ||
909 | --- a/target/arm/cpu_tcg.c | ||
910 | +++ b/target/arm/cpu_tcg.c | ||
911 | @@ -XXX,XX +XXX,XX @@ | ||
912 | #if !defined(CONFIG_USER_ONLY) | ||
913 | #include "hw/boards.h" | ||
914 | #endif | ||
915 | +#include "cpregs.h" | ||
916 | |||
917 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
918 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
919 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
920 | index XXXXXXX..XXXXXXX 100644 | ||
921 | --- a/target/arm/gdbstub.c | ||
922 | +++ b/target/arm/gdbstub.c | ||
923 | @@ -XXX,XX +XXX,XX @@ | ||
924 | */ | ||
925 | #include "qemu/osdep.h" | ||
926 | #include "cpu.h" | ||
927 | -#include "internals.h" | ||
928 | #include "exec/gdbstub.h" | ||
929 | +#include "internals.h" | ||
930 | +#include "cpregs.h" | ||
931 | |||
932 | typedef struct RegisterSysregXmlParam { | ||
933 | CPUState *cs; | ||
934 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
935 | index XXXXXXX..XXXXXXX 100644 | ||
936 | --- a/target/arm/helper.c | ||
937 | +++ b/target/arm/helper.c | ||
938 | @@ -XXX,XX +XXX,XX @@ | ||
939 | #include "exec/cpu_ldst.h" | ||
940 | #include "semihosting/common-semi.h" | ||
941 | #endif | ||
942 | +#include "cpregs.h" | ||
943 | |||
944 | #define ARM_CPU_FREQ 1000000000 /* FIXME: 1 GHz, should be configurable */ | ||
945 | #define PMCR_NUM_COUNTERS 4 /* QEMU IMPDEF choice */ | ||
946 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
947 | index XXXXXXX..XXXXXXX 100644 | ||
948 | --- a/target/arm/op_helper.c | ||
949 | +++ b/target/arm/op_helper.c | ||
950 | @@ -XXX,XX +XXX,XX @@ | ||
951 | #include "internals.h" | ||
952 | #include "exec/exec-all.h" | ||
953 | #include "exec/cpu_ldst.h" | ||
954 | +#include "cpregs.h" | ||
955 | |||
956 | #define SIGNBIT (uint32_t)0x80000000 | ||
957 | #define SIGNBIT64 ((uint64_t)1 << 63) | ||
958 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
959 | index XXXXXXX..XXXXXXX 100644 | ||
960 | --- a/target/arm/translate-a64.c | ||
961 | +++ b/target/arm/translate-a64.c | ||
962 | @@ -XXX,XX +XXX,XX @@ | ||
963 | #include "translate.h" | ||
964 | #include "internals.h" | ||
965 | #include "qemu/host-utils.h" | ||
966 | - | ||
967 | #include "semihosting/semihost.h" | ||
968 | #include "exec/gen-icount.h" | ||
969 | - | ||
970 | #include "exec/helper-proto.h" | ||
971 | #include "exec/helper-gen.h" | ||
972 | #include "exec/log.h" | ||
973 | - | ||
974 | +#include "cpregs.h" | ||
975 | #include "translate-a64.h" | ||
976 | #include "qemu/atomic128.h" | ||
977 | |||
978 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
979 | index XXXXXXX..XXXXXXX 100644 | ||
980 | --- a/target/arm/translate.c | ||
981 | +++ b/target/arm/translate.c | ||
982 | @@ -XXX,XX +XXX,XX @@ | ||
983 | #include "qemu/bitops.h" | ||
984 | #include "arm_ldst.h" | ||
985 | #include "semihosting/semihost.h" | ||
986 | - | ||
987 | #include "exec/helper-proto.h" | ||
988 | #include "exec/helper-gen.h" | ||
989 | - | ||
990 | #include "exec/log.h" | ||
991 | +#include "cpregs.h" | ||
992 | |||
993 | |||
994 | #define ENABLE_ARCH_4T arm_dc_feature(s, ARM_FEATURE_V4T) | ||
995 | -- | 55 | -- |
996 | 2.25.1 | 56 | 2.34.1 |
997 | 57 | ||
998 | 58 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Since e03b56863d2bc, our host endian indicator is unconditionally | 3 | Define the missing SCR and HCR bits, allow SCR_NSE and {SCR,HCR}_GPF |
4 | set, which means that we can use a normal C condition. | 4 | to be set, and invalidate TLBs when NSE changes. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20230620124418.805717-3-richard.henderson@linaro.org |
8 | Message-id: 20220501055028.646596-20-richard.henderson@linaro.org | ||
9 | [PMM: quote correct git hash in commit message] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/helper.c | 9 +++------ | 11 | target/arm/cpu.h | 5 +++-- |
13 | 1 file changed, 3 insertions(+), 6 deletions(-) | 12 | target/arm/helper.c | 10 ++++++++-- |
13 | 2 files changed, 11 insertions(+), 4 deletions(-) | ||
14 | 14 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
20 | #define HCR_TERR (1ULL << 36) | ||
21 | #define HCR_TEA (1ULL << 37) | ||
22 | #define HCR_MIOCNCE (1ULL << 38) | ||
23 | -/* RES0 bit 39 */ | ||
24 | +#define HCR_TME (1ULL << 39) | ||
25 | #define HCR_APK (1ULL << 40) | ||
26 | #define HCR_API (1ULL << 41) | ||
27 | #define HCR_NV (1ULL << 42) | ||
28 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
29 | #define HCR_NV2 (1ULL << 45) | ||
30 | #define HCR_FWB (1ULL << 46) | ||
31 | #define HCR_FIEN (1ULL << 47) | ||
32 | -/* RES0 bit 48 */ | ||
33 | +#define HCR_GPF (1ULL << 48) | ||
34 | #define HCR_TID4 (1ULL << 49) | ||
35 | #define HCR_TICAB (1ULL << 50) | ||
36 | #define HCR_AMVOFFEN (1ULL << 51) | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask) | ||
38 | #define SCR_TRNDR (1ULL << 40) | ||
39 | #define SCR_ENTP2 (1ULL << 41) | ||
40 | #define SCR_GPF (1ULL << 48) | ||
41 | +#define SCR_NSE (1ULL << 62) | ||
42 | |||
43 | #define HSTR_TTEE (1 << 16) | ||
44 | #define HSTR_TJDBX (1 << 17) | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 45 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 47 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 48 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 49 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
20 | r2->type |= ARM_CP_ALIAS; | 50 | if (cpu_isar_feature(aa64_fgt, cpu)) { |
51 | valid_mask |= SCR_FGTEN; | ||
21 | } | 52 | } |
22 | 53 | + if (cpu_isar_feature(aa64_rme, cpu)) { | |
23 | - if (r->state == ARM_CP_STATE_BOTH) { | 54 | + valid_mask |= SCR_NSE | SCR_GPF; |
24 | -#if HOST_BIG_ENDIAN | 55 | + } |
25 | - if (r2->fieldoffset) { | 56 | } else { |
26 | - r2->fieldoffset += sizeof(uint32_t); | 57 | valid_mask &= ~(SCR_RW | SCR_ST); |
27 | - } | 58 | if (cpu_isar_feature(aa32_ras, cpu)) { |
28 | -#endif | 59 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
29 | + if (HOST_BIG_ENDIAN && | 60 | env->cp15.scr_el3 = value; |
30 | + r->state == ARM_CP_STATE_BOTH && r2->fieldoffset) { | 61 | |
31 | + r2->fieldoffset += sizeof(uint32_t); | 62 | /* |
63 | - * If SCR_EL3.NS changes, i.e. arm_is_secure_below_el3, then | ||
64 | + * If SCR_EL3.{NS,NSE} changes, i.e. change of security state, | ||
65 | * we must invalidate all TLBs below EL3. | ||
66 | */ | ||
67 | - if (changed & SCR_NS) { | ||
68 | + if (changed & (SCR_NS | SCR_NSE)) { | ||
69 | tlb_flush_by_mmuidx(env_cpu(env), (ARMMMUIdxBit_E10_0 | | ||
70 | ARMMMUIdxBit_E20_0 | | ||
71 | ARMMMUIdxBit_E10_1 | | ||
72 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
73 | if (cpu_isar_feature(aa64_fwb, cpu)) { | ||
74 | valid_mask |= HCR_FWB; | ||
32 | } | 75 | } |
76 | + if (cpu_isar_feature(aa64_rme, cpu)) { | ||
77 | + valid_mask |= HCR_GPF; | ||
78 | + } | ||
33 | } | 79 | } |
34 | 80 | ||
81 | if (cpu_isar_feature(any_evt, cpu)) { | ||
35 | -- | 82 | -- |
36 | 2.25.1 | 83 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Alex Zuepke <alex.zuepke@tum.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The ARMv8 manual defines that PMUSERENR_EL0.ER enables read-access | 3 | With RME, SEL2 must also be present to support secure state. |
4 | to both PMXEVCNTR_EL0 and PMEVCNTR<n>_EL0 registers, however, | 4 | The NS bit is RES1 if SEL2 is not present. |
5 | we only use it for PMXEVCNTR_EL0. Extend to PMEVCNTR<n>_EL0 as well. | ||
6 | 5 | ||
7 | Signed-off-by: Alex Zuepke <alex.zuepke@tum.de> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220428132717.84190-1-alex.zuepke@tum.de | 8 | Message-id: 20230620124418.805717-4-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/helper.c | 4 ++-- | 11 | target/arm/helper.c | 3 +++ |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 12 | 1 file changed, 3 insertions(+) |
14 | 13 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | 18 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
20 | .crm = 8 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7, | 19 | } |
21 | .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS, | 20 | if (cpu_isar_feature(aa64_sel2, cpu)) { |
22 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, | 21 | valid_mask |= SCR_EEL2; |
23 | - .accessfn = pmreg_access }, | 22 | + } else if (cpu_isar_feature(aa64_rme, cpu)) { |
24 | + .accessfn = pmreg_access_xevcntr }, | 23 | + /* With RME and without SEL2, NS is RES1 (R_GSWWH, I_DJJQJ). */ |
25 | { .name = pmevcntr_el0_name, .state = ARM_CP_STATE_AA64, | 24 | + value |= SCR_NS; |
26 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 8 | (3 & (i >> 3)), | 25 | } |
27 | - .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access, | 26 | if (cpu_isar_feature(aa64_mte, cpu)) { |
28 | + .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access_xevcntr, | 27 | valid_mask |= SCR_ATA; |
29 | .type = ARM_CP_IO, | ||
30 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, | ||
31 | .raw_readfn = pmevcntr_rawread, | ||
32 | -- | 28 | -- |
33 | 2.25.1 | 29 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Computing isbanked only once makes the code | 3 | This includes GPCCR, GPTBR, MFAR, the TLB flush insns PAALL, PAALLOS, |
4 | a bit easier to read. | 4 | RPALOS, RPAOS, and the cache flush insns CIPAPA and CIGDPAPA. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20230620124418.805717-5-richard.henderson@linaro.org |
8 | Message-id: 20220501055028.646596-17-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/helper.c | 6 ++++-- | 11 | target/arm/cpu.h | 19 ++++++++++ |
12 | 1 file changed, 4 insertions(+), 2 deletions(-) | 12 | target/arm/helper.c | 84 +++++++++++++++++++++++++++++++++++++++++++++ |
13 | 2 files changed, 103 insertions(+) | ||
13 | 14 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
20 | uint64_t fgt_read[2]; /* HFGRTR, HDFGRTR */ | ||
21 | uint64_t fgt_write[2]; /* HFGWTR, HDFGWTR */ | ||
22 | uint64_t fgt_exec[1]; /* HFGITR */ | ||
23 | + | ||
24 | + /* RME registers */ | ||
25 | + uint64_t gpccr_el3; | ||
26 | + uint64_t gptbr_el3; | ||
27 | + uint64_t mfar_el3; | ||
28 | } cp15; | ||
29 | |||
30 | struct { | ||
31 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | ||
32 | uint64_t reset_cbar; | ||
33 | uint32_t reset_auxcr; | ||
34 | bool reset_hivecs; | ||
35 | + uint8_t reset_l0gptsz; | ||
36 | |||
37 | /* | ||
38 | * Intermediate values used during property parsing. | ||
39 | @@ -XXX,XX +XXX,XX @@ FIELD(MVFR1, SIMDFMAC, 28, 4) | ||
40 | FIELD(MVFR2, SIMDMISC, 0, 4) | ||
41 | FIELD(MVFR2, FPMISC, 4, 4) | ||
42 | |||
43 | +FIELD(GPCCR, PPS, 0, 3) | ||
44 | +FIELD(GPCCR, IRGN, 8, 2) | ||
45 | +FIELD(GPCCR, ORGN, 10, 2) | ||
46 | +FIELD(GPCCR, SH, 12, 2) | ||
47 | +FIELD(GPCCR, PGS, 14, 2) | ||
48 | +FIELD(GPCCR, GPC, 16, 1) | ||
49 | +FIELD(GPCCR, GPCP, 17, 1) | ||
50 | +FIELD(GPCCR, L0GPTSZ, 20, 4) | ||
51 | + | ||
52 | +FIELD(MFAR, FPA, 12, 40) | ||
53 | +FIELD(MFAR, NSE, 62, 1) | ||
54 | +FIELD(MFAR, NS, 63, 1) | ||
55 | + | ||
56 | QEMU_BUILD_BUG_ON(ARRAY_SIZE(((ARMCPU *)0)->ccsidr) <= R_V7M_CSSELR_INDEX_MASK); | ||
57 | |||
58 | /* If adding a feature bit which corresponds to a Linux ELF | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 59 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 60 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 61 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 62 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 63 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo sme_reginfo[] = { |
19 | bool is64 = r->type & ARM_CP_64BIT; | 64 | .access = PL2_RW, .accessfn = access_esm, |
20 | bool ns = secstate & ARM_CP_SECSTATE_NS; | 65 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
21 | int cp = r->cp; | 66 | }; |
22 | + bool isbanked; | 67 | + |
23 | size_t name_len; | 68 | +static void tlbi_aa64_paall_write(CPUARMState *env, const ARMCPRegInfo *ri, |
24 | 69 | + uint64_t value) | |
25 | switch (state) { | 70 | +{ |
26 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 71 | + CPUState *cs = env_cpu(env); |
27 | r2->opaque = opaque; | 72 | + |
73 | + tlb_flush(cs); | ||
74 | +} | ||
75 | + | ||
76 | +static void gpccr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
77 | + uint64_t value) | ||
78 | +{ | ||
79 | + /* L0GPTSZ is RO; other bits not mentioned are RES0. */ | ||
80 | + uint64_t rw_mask = R_GPCCR_PPS_MASK | R_GPCCR_IRGN_MASK | | ||
81 | + R_GPCCR_ORGN_MASK | R_GPCCR_SH_MASK | R_GPCCR_PGS_MASK | | ||
82 | + R_GPCCR_GPC_MASK | R_GPCCR_GPCP_MASK; | ||
83 | + | ||
84 | + env->cp15.gpccr_el3 = (value & rw_mask) | (env->cp15.gpccr_el3 & ~rw_mask); | ||
85 | +} | ||
86 | + | ||
87 | +static void gpccr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
88 | +{ | ||
89 | + env->cp15.gpccr_el3 = FIELD_DP64(0, GPCCR, L0GPTSZ, | ||
90 | + env_archcpu(env)->reset_l0gptsz); | ||
91 | +} | ||
92 | + | ||
93 | +static void tlbi_aa64_paallos_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
94 | + uint64_t value) | ||
95 | +{ | ||
96 | + CPUState *cs = env_cpu(env); | ||
97 | + | ||
98 | + tlb_flush_all_cpus_synced(cs); | ||
99 | +} | ||
100 | + | ||
101 | +static const ARMCPRegInfo rme_reginfo[] = { | ||
102 | + { .name = "GPCCR_EL3", .state = ARM_CP_STATE_AA64, | ||
103 | + .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 1, .opc2 = 6, | ||
104 | + .access = PL3_RW, .writefn = gpccr_write, .resetfn = gpccr_reset, | ||
105 | + .fieldoffset = offsetof(CPUARMState, cp15.gpccr_el3) }, | ||
106 | + { .name = "GPTBR_EL3", .state = ARM_CP_STATE_AA64, | ||
107 | + .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 1, .opc2 = 4, | ||
108 | + .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.gptbr_el3) }, | ||
109 | + { .name = "MFAR_EL3", .state = ARM_CP_STATE_AA64, | ||
110 | + .opc0 = 3, .opc1 = 6, .crn = 6, .crm = 0, .opc2 = 5, | ||
111 | + .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mfar_el3) }, | ||
112 | + { .name = "TLBI_PAALL", .state = ARM_CP_STATE_AA64, | ||
113 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 4, | ||
114 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
115 | + .writefn = tlbi_aa64_paall_write }, | ||
116 | + { .name = "TLBI_PAALLOS", .state = ARM_CP_STATE_AA64, | ||
117 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 1, .opc2 = 4, | ||
118 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
119 | + .writefn = tlbi_aa64_paallos_write }, | ||
120 | + /* | ||
121 | + * QEMU does not have a way to invalidate by physical address, thus | ||
122 | + * invalidating a range of physical addresses is accomplished by | ||
123 | + * flushing all tlb entries in the outer sharable domain, | ||
124 | + * just like PAALLOS. | ||
125 | + */ | ||
126 | + { .name = "TLBI_RPALOS", .state = ARM_CP_STATE_AA64, | ||
127 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 4, .opc2 = 7, | ||
128 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
129 | + .writefn = tlbi_aa64_paallos_write }, | ||
130 | + { .name = "TLBI_RPAOS", .state = ARM_CP_STATE_AA64, | ||
131 | + .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 4, .opc2 = 3, | ||
132 | + .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
133 | + .writefn = tlbi_aa64_paallos_write }, | ||
134 | + { .name = "DC_CIPAPA", .state = ARM_CP_STATE_AA64, | ||
135 | + .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 14, .opc2 = 1, | ||
136 | + .access = PL3_W, .type = ARM_CP_NOP }, | ||
137 | +}; | ||
138 | + | ||
139 | +static const ARMCPRegInfo rme_mte_reginfo[] = { | ||
140 | + { .name = "DC_CIGDPAPA", .state = ARM_CP_STATE_AA64, | ||
141 | + .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 14, .opc2 = 5, | ||
142 | + .access = PL3_W, .type = ARM_CP_NOP }, | ||
143 | +}; | ||
144 | #endif /* TARGET_AARCH64 */ | ||
145 | |||
146 | static void define_pmu_regs(ARMCPU *cpu) | ||
147 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
148 | if (cpu_isar_feature(aa64_fgt, cpu)) { | ||
149 | define_arm_cp_regs(cpu, fgt_reginfo); | ||
28 | } | 150 | } |
29 | 151 | + | |
30 | - if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) { | 152 | + if (cpu_isar_feature(aa64_rme, cpu)) { |
31 | + isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | 153 | + define_arm_cp_regs(cpu, rme_reginfo); |
32 | + if (isbanked) { | 154 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
33 | /* Register is banked (using both entries in array). | 155 | + define_arm_cp_regs(cpu, rme_mte_reginfo); |
34 | * Overwriting fieldoffset as the array is only used to define | 156 | + } |
35 | * banked registers but later only fieldoffset is used. | 157 | + } |
36 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 158 | #endif |
37 | } | 159 | |
38 | 160 | if (cpu_isar_feature(any_predinv, cpu)) { | |
39 | if (state == ARM_CP_STATE_AA32) { | ||
40 | - if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) { | ||
41 | + if (isbanked) { | ||
42 | /* If the register is banked then we don't need to migrate or | ||
43 | * reset the 32-bit instance in certain cases: | ||
44 | * | ||
45 | -- | 161 | -- |
46 | 2.25.1 | 162 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Instead of defining ARM_CP_FLAG_MASK to remove flags, | 3 | Introduce both the enumeration and functions to retrieve |
4 | define ARM_CP_SPECIAL_MASK to isolate special cases. | 4 | the current state, and state outside of EL3. |
5 | Sort the specials to the low bits. Use an enum. | ||
6 | 5 | ||
7 | Split the large comment block so as to document each | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | value separately. | ||
9 | |||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20230620124418.805717-6-richard.henderson@linaro.org |
12 | Message-id: 20220501055028.646596-6-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | target/arm/cpregs.h | 130 +++++++++++++++++++++++-------------- | 11 | target/arm/cpu.h | 89 ++++++++++++++++++++++++++++++++++----------- |
16 | target/arm/cpu.c | 4 +- | 12 | target/arm/helper.c | 60 ++++++++++++++++++++++++++++++ |
17 | target/arm/helper.c | 4 +- | 13 | 2 files changed, 127 insertions(+), 22 deletions(-) |
18 | target/arm/translate-a64.c | 6 +- | ||
19 | target/arm/translate.c | 6 +- | ||
20 | 5 files changed, 92 insertions(+), 58 deletions(-) | ||
21 | 14 | ||
22 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/cpregs.h | 17 | --- a/target/arm/cpu.h |
25 | +++ b/target/arm/cpregs.h | 18 | +++ b/target/arm/cpu.h |
26 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static inline int arm_feature(CPUARMState *env, int feature) |
27 | #define TARGET_ARM_CPREGS_H | 20 | |
28 | 21 | void arm_cpu_finalize_features(ARMCPU *cpu, Error **errp); | |
22 | |||
23 | -#if !defined(CONFIG_USER_ONLY) | ||
29 | /* | 24 | /* |
30 | - * ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a | 25 | + * ARM v9 security states. |
31 | - * special-behaviour cp reg and bits [11..8] indicate what behaviour | 26 | + * The ordering of the enumeration corresponds to the low 2 bits |
32 | - * it has. Otherwise it is a simple cp reg, where CONST indicates that | 27 | + * of the GPI value, and (except for Root) the concat of NSE:NS. |
33 | - * TCG can assume the value to be constant (ie load at translate time) | 28 | + */ |
34 | - * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END | 29 | + |
35 | - * indicates that the TB should not be ended after a write to this register | 30 | +typedef enum ARMSecuritySpace { |
36 | - * (the default is that the TB ends after cp writes). OVERRIDE permits | 31 | + ARMSS_Secure = 0, |
37 | - * a register definition to override a previous definition for the | 32 | + ARMSS_NonSecure = 1, |
38 | - * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the | 33 | + ARMSS_Root = 2, |
39 | - * old must have the OVERRIDE bit set. | 34 | + ARMSS_Realm = 3, |
40 | - * ALIAS indicates that this register is an alias view of some underlying | 35 | +} ARMSecuritySpace; |
41 | - * state which is also visible via another register, and that the other | 36 | + |
42 | - * register is handling migration and reset; registers marked ALIAS will not be | 37 | +/* Return true if @space is secure, in the pre-v9 sense. */ |
43 | - * migrated but may have their state set by syncing of register state from KVM. | 38 | +static inline bool arm_space_is_secure(ARMSecuritySpace space) |
44 | - * NO_RAW indicates that this register has no underlying state and does not | 39 | +{ |
45 | - * support raw access for state saving/loading; it will not be used for either | 40 | + return space == ARMSS_Secure || space == ARMSS_Root; |
46 | - * migration or KVM state synchronization. (Typically this is for "registers" | 41 | +} |
47 | - * which are actually used as instructions for cache maintenance and so on.) | 42 | + |
48 | - * IO indicates that this register does I/O and therefore its accesses | 43 | +/* Return the ARMSecuritySpace for @secure, assuming !RME or EL[0-2]. */ |
49 | - * need to be marked with gen_io_start() and also end the TB. In particular, | 44 | +static inline ARMSecuritySpace arm_secure_to_space(bool secure) |
50 | - * registers which implement clocks or timers require this. | 45 | +{ |
51 | - * RAISES_EXC is for when the read or write hook might raise an exception; | 46 | + return secure ? ARMSS_Secure : ARMSS_NonSecure; |
52 | - * the generated code will synchronize the CPU state before calling the hook | 47 | +} |
53 | - * so that it is safe for the hook to call raise_exception(). | 48 | + |
54 | - * NEWEL is for writes to registers that might change the exception | 49 | +#if !defined(CONFIG_USER_ONLY) |
55 | - * level - typically on older ARM chips. For those cases we need to | 50 | +/** |
56 | - * re-read the new el when recomputing the translation flags. | 51 | + * arm_security_space_below_el3: |
57 | + * ARMCPRegInfo type field bits: | 52 | + * @env: cpu context |
53 | + * | ||
54 | + * Return the security space of exception levels below EL3, following | ||
55 | + * an exception return to those levels. Unlike arm_security_space, | ||
56 | + * this doesn't care about the current EL. | ||
57 | + */ | ||
58 | +ARMSecuritySpace arm_security_space_below_el3(CPUARMState *env); | ||
59 | + | ||
60 | +/** | ||
61 | + * arm_is_secure_below_el3: | ||
62 | + * @env: cpu context | ||
63 | + * | ||
64 | * Return true if exception levels below EL3 are in secure state, | ||
65 | - * or would be following an exception return to that level. | ||
66 | - * Unlike arm_is_secure() (which is always a question about the | ||
67 | - * _current_ state of the CPU) this doesn't care about the current | ||
68 | - * EL or mode. | ||
69 | + * or would be following an exception return to those levels. | ||
58 | */ | 70 | */ |
59 | -#define ARM_CP_SPECIAL 0x0001 | 71 | static inline bool arm_is_secure_below_el3(CPUARMState *env) |
60 | -#define ARM_CP_CONST 0x0002 | 72 | { |
61 | -#define ARM_CP_64BIT 0x0004 | 73 | - assert(!arm_feature(env, ARM_FEATURE_M)); |
62 | -#define ARM_CP_SUPPRESS_TB_END 0x0008 | 74 | - if (arm_feature(env, ARM_FEATURE_EL3)) { |
63 | -#define ARM_CP_OVERRIDE 0x0010 | 75 | - return !(env->cp15.scr_el3 & SCR_NS); |
64 | -#define ARM_CP_ALIAS 0x0020 | 76 | - } else { |
65 | -#define ARM_CP_IO 0x0040 | 77 | - /* If EL3 is not supported then the secure state is implementation |
66 | -#define ARM_CP_NO_RAW 0x0080 | 78 | - * defined, in which case QEMU defaults to non-secure. |
67 | -#define ARM_CP_NOP (ARM_CP_SPECIAL | 0x0100) | 79 | - */ |
68 | -#define ARM_CP_WFI (ARM_CP_SPECIAL | 0x0200) | 80 | - return false; |
69 | -#define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | 81 | - } |
70 | -#define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | 82 | + ARMSecuritySpace ss = arm_security_space_below_el3(env); |
71 | -#define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | 83 | + return ss == ARMSS_Secure; |
72 | -#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) | 84 | } |
73 | -#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) | 85 | |
74 | -#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA | 86 | /* Return true if the CPU is AArch64 EL3 or AArch32 Mon */ |
75 | -#define ARM_CP_FPU 0x1000 | 87 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_is_el3_or_mon(CPUARMState *env) |
76 | -#define ARM_CP_SVE 0x2000 | 88 | return false; |
77 | -#define ARM_CP_NO_GDB 0x4000 | 89 | } |
78 | -#define ARM_CP_RAISES_EXC 0x8000 | 90 | |
79 | -#define ARM_CP_NEWEL 0x10000 | 91 | -/* Return true if the processor is in secure state */ |
80 | -/* Mask of only the flag bits in a type field */ | 92 | +/** |
81 | -#define ARM_CP_FLAG_MASK 0x1f0ff | 93 | + * arm_security_space: |
82 | +enum { | 94 | + * @env: cpu context |
83 | + /* | 95 | + * |
84 | + * Register must be handled specially during translation. | 96 | + * Return the current security space of the cpu. |
85 | + * The method is one of the values below: | 97 | + */ |
86 | + */ | 98 | +ARMSecuritySpace arm_security_space(CPUARMState *env); |
87 | + ARM_CP_SPECIAL_MASK = 0x000f, | 99 | + |
88 | + /* Special: no change to PE state: writes ignored, reads ignored. */ | 100 | +/** |
89 | + ARM_CP_NOP = 0x0001, | 101 | + * arm_is_secure: |
90 | + /* Special: sysreg is WFI, for v5 and v6. */ | 102 | + * @env: cpu context |
91 | + ARM_CP_WFI = 0x0002, | 103 | + * |
92 | + /* Special: sysreg is NZCV. */ | 104 | + * Return true if the processor is in secure state. |
93 | + ARM_CP_NZCV = 0x0003, | 105 | + */ |
94 | + /* Special: sysreg is CURRENTEL. */ | 106 | static inline bool arm_is_secure(CPUARMState *env) |
95 | + ARM_CP_CURRENTEL = 0x0004, | 107 | { |
96 | + /* Special: sysreg is DC ZVA or similar. */ | 108 | - if (arm_feature(env, ARM_FEATURE_M)) { |
97 | + ARM_CP_DC_ZVA = 0x0005, | 109 | - return env->v7m.secure; |
98 | + ARM_CP_DC_GVA = 0x0006, | 110 | - } |
99 | + ARM_CP_DC_GZVA = 0x0007, | 111 | - if (arm_is_el3_or_mon(env)) { |
100 | + | 112 | - return true; |
101 | + /* Flag: reads produce resetvalue; writes ignored. */ | 113 | - } |
102 | + ARM_CP_CONST = 1 << 4, | 114 | - return arm_is_secure_below_el3(env); |
103 | + /* Flag: For ARM_CP_STATE_AA32, sysreg is 64-bit. */ | 115 | + return arm_space_is_secure(arm_security_space(env)); |
104 | + ARM_CP_64BIT = 1 << 5, | 116 | } |
105 | + /* | ||
106 | + * Flag: TB should not be ended after a write to this register | ||
107 | + * (the default is that the TB ends after cp writes). | ||
108 | + */ | ||
109 | + ARM_CP_SUPPRESS_TB_END = 1 << 6, | ||
110 | + /* | ||
111 | + * Flag: Permit a register definition to override a previous definition | ||
112 | + * for the same (cp, is64, crn, crm, opc1, opc2) tuple: either the new | ||
113 | + * or the old must have the ARM_CP_OVERRIDE bit set. | ||
114 | + */ | ||
115 | + ARM_CP_OVERRIDE = 1 << 7, | ||
116 | + /* | ||
117 | + * Flag: Register is an alias view of some underlying state which is also | ||
118 | + * visible via another register, and that the other register is handling | ||
119 | + * migration and reset; registers marked ARM_CP_ALIAS will not be migrated | ||
120 | + * but may have their state set by syncing of register state from KVM. | ||
121 | + */ | ||
122 | + ARM_CP_ALIAS = 1 << 8, | ||
123 | + /* | ||
124 | + * Flag: Register does I/O and therefore its accesses need to be marked | ||
125 | + * with gen_io_start() and also end the TB. In particular, registers which | ||
126 | + * implement clocks or timers require this. | ||
127 | + */ | ||
128 | + ARM_CP_IO = 1 << 9, | ||
129 | + /* | ||
130 | + * Flag: Register has no underlying state and does not support raw access | ||
131 | + * for state saving/loading; it will not be used for either migration or | ||
132 | + * KVM state synchronization. Typically this is for "registers" which are | ||
133 | + * actually used as instructions for cache maintenance and so on. | ||
134 | + */ | ||
135 | + ARM_CP_NO_RAW = 1 << 10, | ||
136 | + /* | ||
137 | + * Flag: The read or write hook might raise an exception; the generated | ||
138 | + * code will synchronize the CPU state before calling the hook so that it | ||
139 | + * is safe for the hook to call raise_exception(). | ||
140 | + */ | ||
141 | + ARM_CP_RAISES_EXC = 1 << 11, | ||
142 | + /* | ||
143 | + * Flag: Writes to the sysreg might change the exception level - typically | ||
144 | + * on older ARM chips. For those cases we need to re-read the new el when | ||
145 | + * recomputing the translation flags. | ||
146 | + */ | ||
147 | + ARM_CP_NEWEL = 1 << 12, | ||
148 | + /* | ||
149 | + * Flag: Access check for this sysreg is identical to accessing FPU state | ||
150 | + * from an instruction: use translation fp_access_check(). | ||
151 | + */ | ||
152 | + ARM_CP_FPU = 1 << 13, | ||
153 | + /* | ||
154 | + * Flag: Access check for this sysreg is identical to accessing SVE state | ||
155 | + * from an instruction: use translation sve_access_check(). | ||
156 | + */ | ||
157 | + ARM_CP_SVE = 1 << 14, | ||
158 | + /* Flag: Do not expose in gdb sysreg xml. */ | ||
159 | + ARM_CP_NO_GDB = 1 << 15, | ||
160 | +}; | ||
161 | 117 | ||
162 | /* | 118 | /* |
163 | * Valid values for ARMCPRegInfo state field, indicating which of | 119 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_is_el2_enabled(CPUARMState *env) |
164 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 120 | } |
165 | index XXXXXXX..XXXXXXX 100644 | 121 | |
166 | --- a/target/arm/cpu.c | 122 | #else |
167 | +++ b/target/arm/cpu.c | 123 | +static inline ARMSecuritySpace arm_security_space_below_el3(CPUARMState *env) |
168 | @@ -XXX,XX +XXX,XX @@ static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) | 124 | +{ |
169 | ARMCPRegInfo *ri = value; | 125 | + return ARMSS_NonSecure; |
170 | ARMCPU *cpu = opaque; | 126 | +} |
171 | 127 | + | |
172 | - if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS)) { | 128 | static inline bool arm_is_secure_below_el3(CPUARMState *env) |
173 | + if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS)) { | 129 | { |
174 | return; | 130 | return false; |
175 | } | 131 | } |
176 | 132 | ||
177 | @@ -XXX,XX +XXX,XX @@ static void cp_reg_check_reset(gpointer key, gpointer value, gpointer opaque) | 133 | +static inline ARMSecuritySpace arm_security_space(CPUARMState *env) |
178 | ARMCPU *cpu = opaque; | 134 | +{ |
179 | uint64_t oldvalue, newvalue; | 135 | + return ARMSS_NonSecure; |
180 | 136 | +} | |
181 | - if (ri->type & (ARM_CP_SPECIAL | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { | 137 | + |
182 | + if (ri->type & (ARM_CP_SPECIAL_MASK | ARM_CP_ALIAS | ARM_CP_NO_RAW)) { | 138 | static inline bool arm_is_secure(CPUARMState *env) |
183 | return; | 139 | { |
184 | } | 140 | return false; |
185 | |||
186 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 141 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
187 | index XXXXXXX..XXXXXXX 100644 | 142 | index XXXXXXX..XXXXXXX 100644 |
188 | --- a/target/arm/helper.c | 143 | --- a/target/arm/helper.c |
189 | +++ b/target/arm/helper.c | 144 | +++ b/target/arm/helper.c |
190 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 145 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, |
191 | * multiple times. Special registers (ie NOP/WFI) are | ||
192 | * never migratable and not even raw-accessible. | ||
193 | */ | ||
194 | - if ((r->type & ARM_CP_SPECIAL)) { | ||
195 | + if (r->type & ARM_CP_SPECIAL_MASK) { | ||
196 | r2->type |= ARM_CP_NO_RAW; | ||
197 | } | 146 | } |
198 | if (((r->crm == CP_ANY) && crm != 0) || | 147 | } |
199 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | 148 | #endif |
200 | /* Check that the register definition has enough info to handle | 149 | + |
201 | * reads and writes if they are permitted. | 150 | +#ifndef CONFIG_USER_ONLY |
202 | */ | 151 | +ARMSecuritySpace arm_security_space(CPUARMState *env) |
203 | - if (!(r->type & (ARM_CP_SPECIAL|ARM_CP_CONST))) { | 152 | +{ |
204 | + if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) { | 153 | + if (arm_feature(env, ARM_FEATURE_M)) { |
205 | if (r->access & PL3_R) { | 154 | + return arm_secure_to_space(env->v7m.secure); |
206 | assert((r->fieldoffset || | 155 | + } |
207 | (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) || | 156 | + |
208 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 157 | + /* |
209 | index XXXXXXX..XXXXXXX 100644 | 158 | + * If EL3 is not supported then the secure state is implementation |
210 | --- a/target/arm/translate-a64.c | 159 | + * defined, in which case QEMU defaults to non-secure. |
211 | +++ b/target/arm/translate-a64.c | 160 | + */ |
212 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 161 | + if (!arm_feature(env, ARM_FEATURE_EL3)) { |
213 | } | 162 | + return ARMSS_NonSecure; |
214 | 163 | + } | |
215 | /* Handle special cases first */ | 164 | + |
216 | - switch (ri->type & ~(ARM_CP_FLAG_MASK & ~ARM_CP_SPECIAL)) { | 165 | + /* Check for AArch64 EL3 or AArch32 Mon. */ |
217 | + switch (ri->type & ARM_CP_SPECIAL_MASK) { | 166 | + if (is_a64(env)) { |
218 | + case 0: | 167 | + if (extract32(env->pstate, 2, 2) == 3) { |
219 | + break; | 168 | + if (cpu_isar_feature(aa64_rme, env_archcpu(env))) { |
220 | case ARM_CP_NOP: | 169 | + return ARMSS_Root; |
221 | return; | 170 | + } else { |
222 | case ARM_CP_NZCV: | 171 | + return ARMSS_Secure; |
223 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | 172 | + } |
224 | } | 173 | + } |
225 | return; | 174 | + } else { |
226 | default: | 175 | + if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) { |
227 | - break; | 176 | + return ARMSS_Secure; |
228 | + g_assert_not_reached(); | 177 | + } |
229 | } | 178 | + } |
230 | if ((ri->type & ARM_CP_FPU) && !fp_access_check(s)) { | 179 | + |
231 | return; | 180 | + return arm_security_space_below_el3(env); |
232 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 181 | +} |
233 | index XXXXXXX..XXXXXXX 100644 | 182 | + |
234 | --- a/target/arm/translate.c | 183 | +ARMSecuritySpace arm_security_space_below_el3(CPUARMState *env) |
235 | +++ b/target/arm/translate.c | 184 | +{ |
236 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | 185 | + assert(!arm_feature(env, ARM_FEATURE_M)); |
237 | } | 186 | + |
238 | 187 | + /* | |
239 | /* Handle special cases first */ | 188 | + * If EL3 is not supported then the secure state is implementation |
240 | - switch (ri->type & ~(ARM_CP_FLAG_MASK & ~ARM_CP_SPECIAL)) { | 189 | + * defined, in which case QEMU defaults to non-secure. |
241 | + switch (ri->type & ARM_CP_SPECIAL_MASK) { | 190 | + */ |
242 | + case 0: | 191 | + if (!arm_feature(env, ARM_FEATURE_EL3)) { |
243 | + break; | 192 | + return ARMSS_NonSecure; |
244 | case ARM_CP_NOP: | 193 | + } |
245 | return; | 194 | + |
246 | case ARM_CP_WFI: | 195 | + /* |
247 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | 196 | + * Note NSE cannot be set without RME, and NSE & !NS is Reserved. |
248 | s->base.is_jmp = DISAS_WFI; | 197 | + * Ignoring NSE when !NS retains consistency without having to |
249 | return; | 198 | + * modify other predicates. |
250 | default: | 199 | + */ |
251 | - break; | 200 | + if (!(env->cp15.scr_el3 & SCR_NS)) { |
252 | + g_assert_not_reached(); | 201 | + return ARMSS_Secure; |
253 | } | 202 | + } else if (env->cp15.scr_el3 & SCR_NSE) { |
254 | 203 | + return ARMSS_Realm; | |
255 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | 204 | + } else { |
205 | + return ARMSS_NonSecure; | ||
206 | + } | ||
207 | +} | ||
208 | +#endif /* !CONFIG_USER_ONLY */ | ||
256 | -- | 209 | -- |
257 | 2.25.1 | 210 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Bool is a more appropriate type for these variables. | 3 | We will need 2 bits to represent ARMSecurityState. |
4 | 4 | ||
5 | Do not attempt to replace or widen secure, even though it | ||
6 | logically overlaps the new field -- there are uses within | ||
7 | e.g. hw/block/pflash_cfi01.c, which don't know anything | ||
8 | specific about ARM. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Message-id: 20230620124418.805717-7-richard.henderson@linaro.org |
7 | Message-id: 20220501055028.646596-16-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | target/arm/helper.c | 4 ++-- | 15 | include/exec/memattrs.h | 9 ++++++++- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 16 | 1 file changed, 8 insertions(+), 1 deletion(-) |
12 | 17 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/include/exec/memattrs.h b/include/exec/memattrs.h |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 20 | --- a/include/exec/memattrs.h |
16 | +++ b/target/arm/helper.c | 21 | +++ b/include/exec/memattrs.h |
17 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct MemTxAttrs { |
23 | * "didn't specify" if necessary. | ||
18 | */ | 24 | */ |
19 | uint32_t key; | 25 | unsigned int unspecified:1; |
20 | ARMCPRegInfo *r2; | 26 | - /* ARM/AMBA: TrustZone Secure access |
21 | - int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; | 27 | + /* |
22 | - int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; | 28 | + * ARM/AMBA: TrustZone Secure access |
23 | + bool is64 = r->type & ARM_CP_64BIT; | 29 | * x86: System Management Mode access |
24 | + bool ns = secstate & ARM_CP_SECSTATE_NS; | 30 | */ |
25 | int cp = r->cp; | 31 | unsigned int secure:1; |
26 | size_t name_len; | 32 | + /* |
27 | 33 | + * ARM: ArmSecuritySpace. This partially overlaps secure, but it is | |
34 | + * easier to have both fields to assist code that does not understand | ||
35 | + * ARMv9 RME, or no specific knowledge of ARM at all (e.g. pflash). | ||
36 | + */ | ||
37 | + unsigned int space:2; | ||
38 | /* Memory access is usermode (unprivileged) */ | ||
39 | unsigned int user:1; | ||
40 | /* | ||
28 | -- | 41 | -- |
29 | 2.25.1 | 42 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add the aa64 predicate for detecting RAS support from id registers. | 3 | It will be helpful to have ARMMMUIdx_Phys_* to be in the same |
4 | We already have the aa32 version from the M-profile work. | 4 | relative order as ARMSecuritySpace enumerators. This requires |
5 | Add the 'any' predicate for testing both aa64 and aa32. | 5 | the adjustment to the nstable check. While there, check for being |
6 | in secure state rather than rely on clearing the low bit making | ||
7 | no change to non-secure state. | ||
6 | 8 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220501055028.646596-34-richard.henderson@linaro.org | 11 | Message-id: 20230620124418.805717-8-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | target/arm/cpu.h | 10 ++++++++++ | 14 | target/arm/cpu.h | 12 ++++++------ |
13 | 1 file changed, 10 insertions(+) | 15 | target/arm/ptw.c | 12 +++++------- |
16 | 2 files changed, 11 insertions(+), 13 deletions(-) | ||
14 | 17 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_aa32_el1(const ARMISARegisters *id) | 22 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
20 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, EL1) >= 2; | 23 | ARMMMUIdx_E2 = 6 | ARM_MMU_IDX_A, |
21 | } | 24 | ARMMMUIdx_E3 = 7 | ARM_MMU_IDX_A, |
22 | 25 | ||
23 | +static inline bool isar_feature_aa64_ras(const ARMISARegisters *id) | 26 | - /* TLBs with 1-1 mapping to the physical address spaces. */ |
24 | +{ | 27 | - ARMMMUIdx_Phys_NS = 8 | ARM_MMU_IDX_A, |
25 | + return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, RAS) != 0; | 28 | - ARMMMUIdx_Phys_S = 9 | ARM_MMU_IDX_A, |
26 | +} | 29 | - |
30 | /* | ||
31 | * Used for second stage of an S12 page table walk, or for descriptor | ||
32 | * loads during first stage of an S1 page table walk. Note that both | ||
33 | * are in use simultaneously for SecureEL2: the security state for | ||
34 | * the S2 ptw is selected by the NS bit from the S1 ptw. | ||
35 | */ | ||
36 | - ARMMMUIdx_Stage2 = 10 | ARM_MMU_IDX_A, | ||
37 | - ARMMMUIdx_Stage2_S = 11 | ARM_MMU_IDX_A, | ||
38 | + ARMMMUIdx_Stage2_S = 8 | ARM_MMU_IDX_A, | ||
39 | + ARMMMUIdx_Stage2 = 9 | ARM_MMU_IDX_A, | ||
27 | + | 40 | + |
28 | static inline bool isar_feature_aa64_sve(const ARMISARegisters *id) | 41 | + /* TLBs with 1-1 mapping to the physical address spaces. */ |
29 | { | 42 | + ARMMMUIdx_Phys_S = 10 | ARM_MMU_IDX_A, |
30 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, SVE) != 0; | 43 | + ARMMMUIdx_Phys_NS = 11 | ARM_MMU_IDX_A, |
31 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_debugv8p2(const ARMISARegisters *id) | 44 | |
32 | return isar_feature_aa64_debugv8p2(id) || isar_feature_aa32_debugv8p2(id); | 45 | /* |
33 | } | 46 | * These are not allocated TLBs and are used only for AT system |
34 | 47 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | |
35 | +static inline bool isar_feature_any_ras(const ARMISARegisters *id) | 48 | index XXXXXXX..XXXXXXX 100644 |
36 | +{ | 49 | --- a/target/arm/ptw.c |
37 | + return isar_feature_aa64_ras(id) || isar_feature_aa32_ras(id); | 50 | +++ b/target/arm/ptw.c |
38 | +} | 51 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
39 | + | 52 | descaddr |= (address >> (stride * (4 - level))) & indexmask; |
40 | /* | 53 | descaddr &= ~7ULL; |
41 | * Forward to the above feature tests given an ARMCPU pointer. | 54 | nstable = !regime_is_stage2(mmu_idx) && extract32(tableattrs, 4, 1); |
42 | */ | 55 | - if (nstable) { |
56 | + if (nstable && ptw->in_secure) { | ||
57 | /* | ||
58 | * Stage2_S -> Stage2 or Phys_S -> Phys_NS | ||
59 | - * Assert that the non-secure idx are even, and relative order. | ||
60 | + * Assert the relative order of the secure/non-secure indexes. | ||
61 | */ | ||
62 | - QEMU_BUILD_BUG_ON((ARMMMUIdx_Phys_NS & 1) != 0); | ||
63 | - QEMU_BUILD_BUG_ON((ARMMMUIdx_Stage2 & 1) != 0); | ||
64 | - QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_NS + 1 != ARMMMUIdx_Phys_S); | ||
65 | - QEMU_BUILD_BUG_ON(ARMMMUIdx_Stage2 + 1 != ARMMMUIdx_Stage2_S); | ||
66 | - ptw->in_ptw_idx &= ~1; | ||
67 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_S + 1 != ARMMMUIdx_Phys_NS); | ||
68 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Stage2_S + 1 != ARMMMUIdx_Stage2); | ||
69 | + ptw->in_ptw_idx += 1; | ||
70 | ptw->in_secure = false; | ||
71 | } | ||
72 | if (!S1_ptw_translate(env, ptw, descaddr, fi)) { | ||
43 | -- | 73 | -- |
44 | 2.25.1 | 74 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | With FEAT_RME, there are four physical address spaces. | ||
4 | For now, just define the symbols, and mention them in | ||
5 | the same spots as the other Phys indexes in ptw.c. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20220501055028.646596-24-richard.henderson@linaro.org | 10 | Message-id: 20230620124418.805717-9-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 12 | --- |
8 | target/arm/cpu.h | 15 +++++++++++++++ | 13 | target/arm/cpu.h | 23 +++++++++++++++++++++-- |
9 | 1 file changed, 15 insertions(+) | 14 | target/arm/ptw.c | 10 ++++++++-- |
15 | 2 files changed, 29 insertions(+), 4 deletions(-) | ||
10 | 16 | ||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/cpu.h |
14 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/cpu.h |
15 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_ssbs(const ARMISARegisters *id) | 21 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdx { |
16 | return FIELD_EX32(id->id_pfr2, ID_PFR2, SSBS) != 0; | 22 | ARMMMUIdx_Stage2 = 9 | ARM_MMU_IDX_A, |
17 | } | 23 | |
18 | 24 | /* TLBs with 1-1 mapping to the physical address spaces. */ | |
19 | +static inline bool isar_feature_aa32_debugv8p2(const ARMISARegisters *id) | 25 | - ARMMMUIdx_Phys_S = 10 | ARM_MMU_IDX_A, |
26 | - ARMMMUIdx_Phys_NS = 11 | ARM_MMU_IDX_A, | ||
27 | + ARMMMUIdx_Phys_S = 10 | ARM_MMU_IDX_A, | ||
28 | + ARMMMUIdx_Phys_NS = 11 | ARM_MMU_IDX_A, | ||
29 | + ARMMMUIdx_Phys_Root = 12 | ARM_MMU_IDX_A, | ||
30 | + ARMMMUIdx_Phys_Realm = 13 | ARM_MMU_IDX_A, | ||
31 | |||
32 | /* | ||
33 | * These are not allocated TLBs and are used only for AT system | ||
34 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMASIdx { | ||
35 | ARMASIdx_TagS = 3, | ||
36 | } ARMASIdx; | ||
37 | |||
38 | +static inline ARMMMUIdx arm_space_to_phys(ARMSecuritySpace space) | ||
20 | +{ | 39 | +{ |
21 | + return FIELD_EX32(id->id_dfr0, ID_DFR0, COPDBG) >= 8; | 40 | + /* Assert the relative order of the physical mmu indexes. */ |
41 | + QEMU_BUILD_BUG_ON(ARMSS_Secure != 0); | ||
42 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_NS != ARMMMUIdx_Phys_S + ARMSS_NonSecure); | ||
43 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_Root != ARMMMUIdx_Phys_S + ARMSS_Root); | ||
44 | + QEMU_BUILD_BUG_ON(ARMMMUIdx_Phys_Realm != ARMMMUIdx_Phys_S + ARMSS_Realm); | ||
45 | + | ||
46 | + return ARMMMUIdx_Phys_S + space; | ||
22 | +} | 47 | +} |
23 | + | 48 | + |
24 | /* | 49 | +static inline ARMSecuritySpace arm_phys_to_space(ARMMMUIdx idx) |
25 | * 64-bit feature tests via id registers. | ||
26 | */ | ||
27 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | ||
28 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | ||
29 | } | ||
30 | |||
31 | +static inline bool isar_feature_aa64_debugv8p2(const ARMISARegisters *id) | ||
32 | +{ | 50 | +{ |
33 | + return FIELD_EX64(id->id_aa64dfr0, ID_AA64DFR0, DEBUGVER) >= 8; | 51 | + assert(idx >= ARMMMUIdx_Phys_S && idx <= ARMMMUIdx_Phys_Realm); |
52 | + return idx - ARMMMUIdx_Phys_S; | ||
34 | +} | 53 | +} |
35 | + | 54 | + |
36 | static inline bool isar_feature_aa64_sve2(const ARMISARegisters *id) | 55 | static inline bool arm_v7m_csselr_razwi(ARMCPU *cpu) |
37 | { | 56 | { |
38 | return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, SVEVER) != 0; | 57 | /* If all the CLIDR.Ctypem bits are 0 there are no caches, and |
39 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_tts2uxn(const ARMISARegisters *id) | 58 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
40 | return isar_feature_aa64_tts2uxn(id) || isar_feature_aa32_tts2uxn(id); | 59 | index XXXXXXX..XXXXXXX 100644 |
41 | } | 60 | --- a/target/arm/ptw.c |
42 | 61 | +++ b/target/arm/ptw.c | |
43 | +static inline bool isar_feature_any_debugv8p2(const ARMISARegisters *id) | 62 | @@ -XXX,XX +XXX,XX @@ static bool regime_translation_disabled(CPUARMState *env, ARMMMUIdx mmu_idx, |
44 | +{ | 63 | case ARMMMUIdx_E3: |
45 | + return isar_feature_aa64_debugv8p2(id) || isar_feature_aa32_debugv8p2(id); | 64 | break; |
46 | +} | 65 | |
47 | + | 66 | - case ARMMMUIdx_Phys_NS: |
48 | /* | 67 | case ARMMMUIdx_Phys_S: |
49 | * Forward to the above feature tests given an ARMCPU pointer. | 68 | + case ARMMMUIdx_Phys_NS: |
50 | */ | 69 | + case ARMMMUIdx_Phys_Root: |
70 | + case ARMMMUIdx_Phys_Realm: | ||
71 | /* No translation for physical address spaces. */ | ||
72 | return true; | ||
73 | |||
74 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_disabled(CPUARMState *env, target_ulong address, | ||
75 | switch (mmu_idx) { | ||
76 | case ARMMMUIdx_Stage2: | ||
77 | case ARMMMUIdx_Stage2_S: | ||
78 | - case ARMMMUIdx_Phys_NS: | ||
79 | case ARMMMUIdx_Phys_S: | ||
80 | + case ARMMMUIdx_Phys_NS: | ||
81 | + case ARMMMUIdx_Phys_Root: | ||
82 | + case ARMMMUIdx_Phys_Realm: | ||
83 | break; | ||
84 | |||
85 | default: | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
87 | switch (mmu_idx) { | ||
88 | case ARMMMUIdx_Phys_S: | ||
89 | case ARMMMUIdx_Phys_NS: | ||
90 | + case ARMMMUIdx_Phys_Root: | ||
91 | + case ARMMMUIdx_Phys_Realm: | ||
92 | /* Checking Phys early avoids special casing later vs regime_el. */ | ||
93 | return get_phys_addr_disabled(env, address, access_type, mmu_idx, | ||
94 | is_secure, result, fi); | ||
51 | -- | 95 | -- |
52 | 2.25.1 | 96 | 2.34.1 |
97 | |||
98 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Put most of the value writeback to the same place, | 3 | This was added in 7e98e21c098 as part of a reorg in which |
4 | and improve the comment that goes with them. | 4 | one of the argument had been legally NULL, and this caught |
5 | actual instances. Now that the reorg is complete, this | ||
6 | serves little purpose. | ||
5 | 7 | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20230620124418.805717-10-richard.henderson@linaro.org |
8 | Message-id: 20220501055028.646596-15-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | target/arm/helper.c | 28 ++++++++++++---------------- | 14 | target/arm/ptw.c | 6 ++---- |
12 | 1 file changed, 12 insertions(+), 16 deletions(-) | 15 | 1 file changed, 2 insertions(+), 4 deletions(-) |
13 | 16 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 19 | --- a/target/arm/ptw.c |
17 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
19 | *r2 = *r; | 22 | static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
20 | r2->name = memcpy(r2 + 1, name, name_len); | 23 | uint64_t address, |
21 | 24 | MMUAccessType access_type, bool s1_is_el0, | |
22 | - /* Reset the secure state to the specific incoming state. This is | 25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
23 | - * necessary as the register may have been defined with both states. | 26 | - __attribute__((nonnull)); |
24 | + /* | 27 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi); |
25 | + * Update fields to match the instantiation, overwiting wildcards | 28 | |
26 | + * such as CP_ANY, ARM_CP_STATE_BOTH, or ARM_CP_SECSTATE_BOTH. | 29 | static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
27 | */ | 30 | target_ulong address, |
28 | + r2->cp = cp; | 31 | MMUAccessType access_type, |
29 | + r2->crm = crm; | 32 | GetPhysAddrResult *result, |
30 | + r2->opc1 = opc1; | 33 | - ARMMMUFaultInfo *fi) |
31 | + r2->opc2 = opc2; | 34 | - __attribute__((nonnull)); |
32 | + r2->state = state; | 35 | + ARMMMUFaultInfo *fi); |
33 | r2->secure = secstate; | 36 | |
34 | + if (opaque) { | 37 | /* This mapping is common between ID_AA64MMFR0.PARANGE and TCR_ELx.{I}PS. */ |
35 | + r2->opaque = opaque; | 38 | static const uint8_t pamax_map[] = { |
36 | + } | ||
37 | |||
38 | if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) { | ||
39 | /* Register is banked (using both entries in array). | ||
40 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
41 | #endif | ||
42 | } | ||
43 | } | ||
44 | - if (opaque) { | ||
45 | - r2->opaque = opaque; | ||
46 | - } | ||
47 | - /* reginfo passed to helpers is correct for the actual access, | ||
48 | - * and is never ARM_CP_STATE_BOTH: | ||
49 | - */ | ||
50 | - r2->state = state; | ||
51 | - /* Make sure reginfo passed to helpers for wildcarded regs | ||
52 | - * has the correct crm/opc1/opc2 for this reg, not CP_ANY: | ||
53 | - */ | ||
54 | - r2->cp = cp; | ||
55 | - r2->crm = crm; | ||
56 | - r2->opc1 = opc1; | ||
57 | - r2->opc2 = opc2; | ||
58 | + | ||
59 | /* By convention, for wildcarded registers only the first | ||
60 | * entry is used for migration; the others are marked as | ||
61 | * ALIAS so we don't try to transfer the register | ||
62 | -- | 39 | -- |
63 | 2.25.1 | 40 | 2.34.1 |
41 | |||
42 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Rearrange the values of the enumerators of CPAccessResult | 3 | Add input and output space members to S1Translate. Set and adjust |
4 | so that we may directly extract the target el. For the two | 4 | them in S1_ptw_translate, and the various points at which we drop |
5 | special cases in access_check_cp_reg, use CPAccessResult. | 5 | secure state. Initialize the space in get_phys_addr; for now leave |
6 | get_phys_addr_with_secure considering only secure vs non-secure spaces. | ||
6 | 7 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20220501055028.646596-3-richard.henderson@linaro.org | 10 | Message-id: 20230620124418.805717-11-richard.henderson@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | target/arm/cpregs.h | 26 ++++++++++++-------- | 13 | target/arm/ptw.c | 86 +++++++++++++++++++++++++++++++++++++++--------- |
14 | target/arm/op_helper.c | 56 +++++++++++++++++++++--------------------- | 14 | 1 file changed, 71 insertions(+), 15 deletions(-) |
15 | 2 files changed, 44 insertions(+), 38 deletions(-) | ||
16 | 15 | ||
17 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 16 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpregs.h | 18 | --- a/target/arm/ptw.c |
20 | +++ b/target/arm/cpregs.h | 19 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ static inline bool cptype_valid(int cptype) | 20 | @@ -XXX,XX +XXX,XX @@ |
22 | typedef enum CPAccessResult { | 21 | typedef struct S1Translate { |
23 | /* Access is permitted */ | 22 | ARMMMUIdx in_mmu_idx; |
24 | CP_ACCESS_OK = 0, | 23 | ARMMMUIdx in_ptw_idx; |
25 | + | 24 | + ARMSecuritySpace in_space; |
26 | + /* | 25 | bool in_secure; |
27 | + * Combined with one of the following, the low 2 bits indicate the | 26 | bool in_debug; |
28 | + * target exception level. If 0, the exception is taken to the usual | 27 | bool out_secure; |
29 | + * target EL (EL1 or PL1 if in EL0, otherwise to the current EL). | 28 | bool out_rw; |
30 | + */ | 29 | bool out_be; |
31 | + CP_ACCESS_EL_MASK = 3, | 30 | + ARMSecuritySpace out_space; |
32 | + | 31 | hwaddr out_virt; |
32 | hwaddr out_phys; | ||
33 | void *out_host; | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool S2_attrs_are_device(uint64_t hcr, uint8_t attrs) | ||
35 | static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
36 | hwaddr addr, ARMMMUFaultInfo *fi) | ||
37 | { | ||
38 | + ARMSecuritySpace space = ptw->in_space; | ||
39 | bool is_secure = ptw->in_secure; | ||
40 | ARMMMUIdx mmu_idx = ptw->in_mmu_idx; | ||
41 | ARMMMUIdx s2_mmu_idx = ptw->in_ptw_idx; | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
43 | .in_mmu_idx = s2_mmu_idx, | ||
44 | .in_ptw_idx = ptw_idx_for_stage_2(env, s2_mmu_idx), | ||
45 | .in_secure = s2_mmu_idx == ARMMMUIdx_Stage2_S, | ||
46 | + .in_space = (s2_mmu_idx == ARMMMUIdx_Stage2_S ? ARMSS_Secure | ||
47 | + : space == ARMSS_Realm ? ARMSS_Realm | ||
48 | + : ARMSS_NonSecure), | ||
49 | .in_debug = true, | ||
50 | }; | ||
51 | GetPhysAddrResult s2 = { }; | ||
52 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
53 | ptw->out_phys = s2.f.phys_addr; | ||
54 | pte_attrs = s2.cacheattrs.attrs; | ||
55 | ptw->out_secure = s2.f.attrs.secure; | ||
56 | + ptw->out_space = s2.f.attrs.space; | ||
57 | } else { | ||
58 | /* Regime is physical. */ | ||
59 | ptw->out_phys = addr; | ||
60 | pte_attrs = 0; | ||
61 | ptw->out_secure = s2_mmu_idx == ARMMMUIdx_Phys_S; | ||
62 | + ptw->out_space = (s2_mmu_idx == ARMMMUIdx_Phys_S ? ARMSS_Secure | ||
63 | + : space == ARMSS_Realm ? ARMSS_Realm | ||
64 | + : ARMSS_NonSecure); | ||
65 | } | ||
66 | ptw->out_host = NULL; | ||
67 | ptw->out_rw = false; | ||
68 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
69 | ptw->out_rw = full->prot & PAGE_WRITE; | ||
70 | pte_attrs = full->pte_attrs; | ||
71 | ptw->out_secure = full->attrs.secure; | ||
72 | + ptw->out_space = full->attrs.space; | ||
73 | #else | ||
74 | g_assert_not_reached(); | ||
75 | #endif | ||
76 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_ldl_ptw(CPUARMState *env, S1Translate *ptw, | ||
77 | } | ||
78 | } else { | ||
79 | /* Page tables are in MMIO. */ | ||
80 | - MemTxAttrs attrs = { .secure = ptw->out_secure }; | ||
81 | + MemTxAttrs attrs = { | ||
82 | + .secure = ptw->out_secure, | ||
83 | + .space = ptw->out_space, | ||
84 | + }; | ||
85 | AddressSpace *as = arm_addressspace(cs, attrs); | ||
86 | MemTxResult result = MEMTX_OK; | ||
87 | |||
88 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_ldq_ptw(CPUARMState *env, S1Translate *ptw, | ||
89 | #endif | ||
90 | } else { | ||
91 | /* Page tables are in MMIO. */ | ||
92 | - MemTxAttrs attrs = { .secure = ptw->out_secure }; | ||
93 | + MemTxAttrs attrs = { | ||
94 | + .secure = ptw->out_secure, | ||
95 | + .space = ptw->out_space, | ||
96 | + }; | ||
97 | AddressSpace *as = arm_addressspace(cs, attrs); | ||
98 | MemTxResult result = MEMTX_OK; | ||
99 | |||
100 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, S1Translate *ptw, | ||
101 | * regime, because the attribute will already be non-secure. | ||
102 | */ | ||
103 | result->f.attrs.secure = false; | ||
104 | + result->f.attrs.space = ARMSS_NonSecure; | ||
105 | } | ||
106 | result->f.phys_addr = phys_addr; | ||
107 | return false; | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
109 | * regime, because the attribute will already be non-secure. | ||
110 | */ | ||
111 | result->f.attrs.secure = false; | ||
112 | + result->f.attrs.space = ARMSS_NonSecure; | ||
113 | } | ||
114 | |||
115 | if (regime_is_stage2(mmu_idx)) { | ||
116 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
117 | */ | ||
118 | if (sattrs.ns) { | ||
119 | result->f.attrs.secure = false; | ||
120 | + result->f.attrs.space = ARMSS_NonSecure; | ||
121 | } else if (!secure) { | ||
122 | /* | ||
123 | * NS access to S memory must fault. | ||
124 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
125 | bool is_secure = ptw->in_secure; | ||
126 | bool ret, ipa_secure; | ||
127 | ARMCacheAttrs cacheattrs1; | ||
128 | + ARMSecuritySpace ipa_space; | ||
129 | bool is_el0; | ||
130 | uint64_t hcr; | ||
131 | |||
132 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
133 | |||
134 | ipa = result->f.phys_addr; | ||
135 | ipa_secure = result->f.attrs.secure; | ||
136 | + ipa_space = result->f.attrs.space; | ||
137 | |||
138 | is_el0 = ptw->in_mmu_idx == ARMMMUIdx_Stage1_E0; | ||
139 | ptw->in_mmu_idx = ipa_secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2; | ||
140 | ptw->in_secure = ipa_secure; | ||
141 | + ptw->in_space = ipa_space; | ||
142 | ptw->in_ptw_idx = ptw_idx_for_stage_2(env, ptw->in_mmu_idx); | ||
143 | |||
33 | /* | 144 | /* |
34 | * Access fails due to a configurable trap or enable which would | 145 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
35 | * result in a categorized exception syndrome giving information about | 146 | ARMMMUIdx s1_mmu_idx; |
36 | * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6, | 147 | |
37 | - * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or | 148 | /* |
38 | - * PL1 if in EL0, otherwise to the current EL). | 149 | - * The page table entries may downgrade secure to non-secure, but |
39 | + * 0xc or 0x18). | 150 | - * cannot upgrade an non-secure translation regime's attributes |
151 | - * to secure. | ||
152 | + * The page table entries may downgrade Secure to NonSecure, but | ||
153 | + * cannot upgrade a NonSecure translation regime's attributes | ||
154 | + * to Secure or Realm. | ||
40 | */ | 155 | */ |
41 | - CP_ACCESS_TRAP = 1, | 156 | result->f.attrs.secure = is_secure; |
42 | + CP_ACCESS_TRAP = (1 << 2), | 157 | + result->f.attrs.space = ptw->in_space; |
43 | + CP_ACCESS_TRAP_EL2 = CP_ACCESS_TRAP | 2, | 158 | |
44 | + CP_ACCESS_TRAP_EL3 = CP_ACCESS_TRAP | 3, | 159 | switch (mmu_idx) { |
45 | + | 160 | case ARMMMUIdx_Phys_S: |
46 | /* | 161 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
47 | * Access fails and results in an exception syndrome 0x0 ("uncategorized"). | 162 | |
48 | * Note that this is not a catch-all case -- the set of cases which may | 163 | default: |
49 | * result in this failure is specifically defined by the architecture. | 164 | /* Single stage uses physical for ptw. */ |
50 | */ | 165 | - ptw->in_ptw_idx = is_secure ? ARMMMUIdx_Phys_S : ARMMMUIdx_Phys_NS; |
51 | - CP_ACCESS_TRAP_UNCATEGORIZED = 2, | 166 | + ptw->in_ptw_idx = arm_space_to_phys(ptw->in_space); |
52 | - /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */ | 167 | break; |
53 | - CP_ACCESS_TRAP_EL2 = 3, | 168 | } |
54 | - CP_ACCESS_TRAP_EL3 = 4, | 169 | |
55 | - /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */ | 170 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr_with_secure(CPUARMState *env, target_ulong address, |
56 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5, | 171 | S1Translate ptw = { |
57 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6, | 172 | .in_mmu_idx = mmu_idx, |
58 | + CP_ACCESS_TRAP_UNCATEGORIZED = (2 << 2), | 173 | .in_secure = is_secure, |
59 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = CP_ACCESS_TRAP_UNCATEGORIZED | 2, | 174 | + .in_space = arm_secure_to_space(is_secure), |
60 | + CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = CP_ACCESS_TRAP_UNCATEGORIZED | 3, | 175 | }; |
61 | } CPAccessResult; | 176 | return get_phys_addr_with_struct(env, &ptw, address, access_type, |
62 | 177 | result, fi); | |
63 | typedef struct ARMCPRegInfo ARMCPRegInfo; | 178 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
64 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | 179 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
65 | index XXXXXXX..XXXXXXX 100644 | 180 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
66 | --- a/target/arm/op_helper.c | ||
67 | +++ b/target/arm/op_helper.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void HELPER(access_check_cp_reg)(CPUARMState *env, void *rip, uint32_t syndrome, | ||
69 | uint32_t isread) | ||
70 | { | 181 | { |
71 | const ARMCPRegInfo *ri = rip; | 182 | - bool is_secure; |
72 | + CPAccessResult res = CP_ACCESS_OK; | 183 | + S1Translate ptw = { |
73 | int target_el; | 184 | + .in_mmu_idx = mmu_idx, |
74 | 185 | + }; | |
75 | if (arm_feature(env, ARM_FEATURE_XSCALE) && ri->cp < 14 | 186 | + ARMSecuritySpace ss; |
76 | && extract32(env->cp15.c15_cpar, ri->cp, 1) == 0) { | 187 | |
77 | - raise_exception(env, EXCP_UDEF, syndrome, exception_target_el(env)); | 188 | switch (mmu_idx) { |
78 | + res = CP_ACCESS_TRAP; | 189 | case ARMMMUIdx_E10_0: |
79 | + goto fail; | 190 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
80 | } | 191 | case ARMMMUIdx_Stage1_E1: |
81 | 192 | case ARMMMUIdx_Stage1_E1_PAN: | |
82 | /* | 193 | case ARMMMUIdx_E2: |
83 | @@ -XXX,XX +XXX,XX @@ void HELPER(access_check_cp_reg)(CPUARMState *env, void *rip, uint32_t syndrome, | 194 | - is_secure = arm_is_secure_below_el3(env); |
84 | mask &= ~((1 << 4) | (1 << 14)); | 195 | + ss = arm_security_space_below_el3(env); |
85 | 196 | break; | |
86 | if (env->cp15.hstr_el2 & mask) { | 197 | case ARMMMUIdx_Stage2: |
87 | - target_el = 2; | 198 | + /* |
88 | - goto exept; | 199 | + * For Secure EL2, we need this index to be NonSecure; |
89 | + res = CP_ACCESS_TRAP_EL2; | 200 | + * otherwise this will already be NonSecure or Realm. |
90 | + goto fail; | 201 | + */ |
91 | } | 202 | + ss = arm_security_space_below_el3(env); |
92 | } | 203 | + if (ss == ARMSS_Secure) { |
93 | 204 | + ss = ARMSS_NonSecure; | |
94 | - if (!ri->accessfn) { | 205 | + } |
95 | + if (ri->accessfn) { | 206 | + break; |
96 | + res = ri->accessfn(env, ri, isread); | 207 | case ARMMMUIdx_Phys_NS: |
97 | + } | 208 | case ARMMMUIdx_MPrivNegPri: |
98 | + if (likely(res == CP_ACCESS_OK)) { | 209 | case ARMMMUIdx_MUserNegPri: |
99 | return; | 210 | case ARMMMUIdx_MPriv: |
100 | } | 211 | case ARMMMUIdx_MUser: |
101 | 212 | - is_secure = false; | |
102 | - switch (ri->accessfn(env, ri, isread)) { | 213 | + ss = ARMSS_NonSecure; |
103 | - case CP_ACCESS_OK: | 214 | break; |
104 | - return; | 215 | - case ARMMMUIdx_E3: |
105 | + fail: | 216 | case ARMMMUIdx_Stage2_S: |
106 | + switch (res & ~CP_ACCESS_EL_MASK) { | 217 | case ARMMMUIdx_Phys_S: |
107 | case CP_ACCESS_TRAP: | 218 | case ARMMMUIdx_MSPrivNegPri: |
108 | - target_el = exception_target_el(env); | 219 | case ARMMMUIdx_MSUserNegPri: |
109 | - break; | 220 | case ARMMMUIdx_MSPriv: |
110 | - case CP_ACCESS_TRAP_EL2: | 221 | case ARMMMUIdx_MSUser: |
111 | - /* Requesting a trap to EL2 when we're in EL3 is | 222 | - is_secure = true; |
112 | - * a bug in the access function. | 223 | + ss = ARMSS_Secure; |
113 | - */ | 224 | + break; |
114 | - assert(arm_current_el(env) != 3); | 225 | + case ARMMMUIdx_E3: |
115 | - target_el = 2; | 226 | + if (arm_feature(env, ARM_FEATURE_AARCH64) && |
116 | - break; | 227 | + cpu_isar_feature(aa64_rme, env_archcpu(env))) { |
117 | - case CP_ACCESS_TRAP_EL3: | 228 | + ss = ARMSS_Root; |
118 | - target_el = 3; | 229 | + } else { |
119 | break; | 230 | + ss = ARMSS_Secure; |
120 | case CP_ACCESS_TRAP_UNCATEGORIZED: | 231 | + } |
121 | - target_el = exception_target_el(env); | 232 | + break; |
122 | - syndrome = syn_uncategorized(); | 233 | + case ARMMMUIdx_Phys_Root: |
123 | - break; | 234 | + ss = ARMSS_Root; |
124 | - case CP_ACCESS_TRAP_UNCATEGORIZED_EL2: | 235 | + break; |
125 | - target_el = 2; | 236 | + case ARMMMUIdx_Phys_Realm: |
126 | - syndrome = syn_uncategorized(); | 237 | + ss = ARMSS_Realm; |
127 | - break; | ||
128 | - case CP_ACCESS_TRAP_UNCATEGORIZED_EL3: | ||
129 | - target_el = 3; | ||
130 | syndrome = syn_uncategorized(); | ||
131 | break; | 238 | break; |
132 | default: | 239 | default: |
133 | g_assert_not_reached(); | 240 | g_assert_not_reached(); |
134 | } | 241 | } |
135 | 242 | - return get_phys_addr_with_secure(env, address, access_type, mmu_idx, | |
136 | -exept: | 243 | - is_secure, result, fi); |
137 | + target_el = res & CP_ACCESS_EL_MASK; | ||
138 | + switch (target_el) { | ||
139 | + case 0: | ||
140 | + target_el = exception_target_el(env); | ||
141 | + break; | ||
142 | + case 2: | ||
143 | + assert(arm_current_el(env) != 3); | ||
144 | + assert(arm_is_el2_enabled(env)); | ||
145 | + break; | ||
146 | + case 3: | ||
147 | + assert(arm_feature(env, ARM_FEATURE_EL3)); | ||
148 | + break; | ||
149 | + default: | ||
150 | + /* No "direct" traps to EL1 */ | ||
151 | + g_assert_not_reached(); | ||
152 | + } | ||
153 | + | 244 | + |
154 | raise_exception(env, EXCP_UDEF, syndrome, target_el); | 245 | + ptw.in_space = ss; |
246 | + ptw.in_secure = arm_space_is_secure(ss); | ||
247 | + return get_phys_addr_with_struct(env, &ptw, address, access_type, | ||
248 | + result, fi); | ||
155 | } | 249 | } |
156 | 250 | ||
251 | hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
252 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
253 | { | ||
254 | ARMCPU *cpu = ARM_CPU(cs); | ||
255 | CPUARMState *env = &cpu->env; | ||
256 | + ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
257 | + ARMSecuritySpace ss = arm_security_space(env); | ||
258 | S1Translate ptw = { | ||
259 | - .in_mmu_idx = arm_mmu_idx(env), | ||
260 | - .in_secure = arm_is_secure(env), | ||
261 | + .in_mmu_idx = mmu_idx, | ||
262 | + .in_space = ss, | ||
263 | + .in_secure = arm_space_is_secure(ss), | ||
264 | .in_debug = true, | ||
265 | }; | ||
266 | GetPhysAddrResult res = {}; | ||
157 | -- | 267 | -- |
158 | 2.25.1 | 268 | 2.34.1 |
159 | |||
160 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Simplify freeing cp_regs hash table entries by using a single | 3 | Test in_space instead of in_secure so that we don't |
4 | allocation for the entire value. | 4 | switch out of Root space. |
5 | 5 | ||
6 | This fixes a theoretical bug if we were to ever free the entire | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | hash table, because we've been installing string literal constants | ||
8 | into the cpreg structure in define_arm_vh_e2h_redirects_aliases. | ||
9 | However, at present we only free entries created for AArch32 | ||
10 | wildcard cpregs which get overwritten by more specific cpregs, | ||
11 | so this bug is never exposed. | ||
12 | |||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20230620124418.805717-12-richard.henderson@linaro.org |
15 | Message-id: 20220501055028.646596-13-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 10 | --- |
18 | target/arm/cpu.c | 16 +--------------- | 11 | target/arm/ptw.c | 28 ++++++++++++++-------------- |
19 | target/arm/helper.c | 10 ++++++++-- | 12 | 1 file changed, 14 insertions(+), 14 deletions(-) |
20 | 2 files changed, 9 insertions(+), 17 deletions(-) | ||
21 | 13 | ||
22 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/ptw.c |
25 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/ptw.c |
26 | @@ -XXX,XX +XXX,XX @@ uint64_t arm_cpu_mp_affinity(int idx, uint8_t clustersz) | 18 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
27 | return (Aff1 << ARM_AFF1_SHIFT) | Aff0; | 19 | { |
28 | } | 20 | ARMCPU *cpu = env_archcpu(env); |
29 | 21 | ARMMMUIdx mmu_idx = ptw->in_mmu_idx; | |
30 | -static void cpreg_hashtable_data_destroy(gpointer data) | 22 | - bool is_secure = ptw->in_secure; |
31 | -{ | 23 | int32_t level; |
24 | ARMVAParameters param; | ||
25 | uint64_t ttbr; | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
27 | uint64_t descaddrmask; | ||
28 | bool aarch64 = arm_el_is_aa64(env, el); | ||
29 | uint64_t descriptor, new_descriptor; | ||
30 | - bool nstable; | ||
31 | |||
32 | /* TODO: This code does not support shareability levels. */ | ||
33 | if (aarch64) { | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
35 | descaddrmask = MAKE_64BIT_MASK(0, 40); | ||
36 | } | ||
37 | descaddrmask &= ~indexmask_grainsize; | ||
38 | - | ||
32 | - /* | 39 | - /* |
33 | - * Destroy function for cpu->cp_regs hashtable data entries. | 40 | - * Secure stage 1 accesses start with the page table in secure memory and |
34 | - * We must free the name string because it was g_strdup()ed in | 41 | - * can be downgraded to non-secure at any step. Non-secure accesses |
35 | - * add_cpreg_to_hashtable(). It's OK to cast away the 'const' | 42 | - * remain non-secure. We implement this by just ORing in the NSTable/NS |
36 | - * from r->name because we know we definitely allocated it. | 43 | - * bits at each step. |
44 | - * Stage 2 never gets this kind of downgrade. | ||
37 | - */ | 45 | - */ |
38 | - ARMCPRegInfo *r = data; | 46 | - tableattrs = is_secure ? 0 : (1 << 4); |
39 | - | 47 | + tableattrs = 0; |
40 | - g_free((void *)r->name); | 48 | |
41 | - g_free(r); | 49 | next_level: |
42 | -} | 50 | descaddr |= (address >> (stride * (4 - level))) & indexmask; |
43 | - | 51 | descaddr &= ~7ULL; |
44 | static void arm_cpu_initfn(Object *obj) | 52 | - nstable = !regime_is_stage2(mmu_idx) && extract32(tableattrs, 4, 1); |
45 | { | 53 | - if (nstable && ptw->in_secure) { |
46 | ARMCPU *cpu = ARM_CPU(obj); | 54 | + |
47 | 55 | + /* | |
48 | cpu_set_cpustate_pointers(cpu); | 56 | + * Process the NSTable bit from the previous level. This changes |
49 | cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, | 57 | + * the table address space and the output space from Secure to |
50 | - NULL, cpreg_hashtable_data_destroy); | 58 | + * NonSecure. With RME, the EL3 translation regime does not change |
51 | + NULL, g_free); | 59 | + * from Root to NonSecure. |
52 | 60 | + */ | |
53 | QLIST_INIT(&cpu->pre_el_change_hooks); | 61 | + if (ptw->in_space == ARMSS_Secure |
54 | QLIST_INIT(&cpu->el_change_hooks); | 62 | + && !regime_is_stage2(mmu_idx) |
55 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 63 | + && extract32(tableattrs, 4, 1)) { |
56 | index XXXXXXX..XXXXXXX 100644 | 64 | /* |
57 | --- a/target/arm/helper.c | 65 | * Stage2_S -> Stage2 or Phys_S -> Phys_NS |
58 | +++ b/target/arm/helper.c | 66 | * Assert the relative order of the secure/non-secure indexes. |
59 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 67 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
60 | * add a single reginfo struct to the hash table. | 68 | QEMU_BUILD_BUG_ON(ARMMMUIdx_Stage2_S + 1 != ARMMMUIdx_Stage2); |
69 | ptw->in_ptw_idx += 1; | ||
70 | ptw->in_secure = false; | ||
71 | + ptw->in_space = ARMSS_NonSecure; | ||
72 | } | ||
73 | + | ||
74 | if (!S1_ptw_translate(env, ptw, descaddr, fi)) { | ||
75 | goto do_fault; | ||
76 | } | ||
77 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
61 | */ | 78 | */ |
62 | uint32_t key; | 79 | attrs = new_descriptor & (MAKE_64BIT_MASK(2, 10) | MAKE_64BIT_MASK(50, 14)); |
63 | - ARMCPRegInfo *r2 = g_memdup(r, sizeof(ARMCPRegInfo)); | 80 | if (!regime_is_stage2(mmu_idx)) { |
64 | + ARMCPRegInfo *r2; | 81 | - attrs |= nstable << 5; /* NS */ |
65 | int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; | 82 | + attrs |= !ptw->in_secure << 5; /* NS */ |
66 | int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; | 83 | if (!param.hpd) { |
67 | + size_t name_len; | 84 | attrs |= extract64(tableattrs, 0, 2) << 53; /* XN, PXN */ |
68 | + | 85 | /* |
69 | + /* Combine cpreg and name into one allocation. */ | ||
70 | + name_len = strlen(name) + 1; | ||
71 | + r2 = g_malloc(sizeof(*r2) + name_len); | ||
72 | + *r2 = *r; | ||
73 | + r2->name = memcpy(r2 + 1, name, name_len); | ||
74 | |||
75 | - r2->name = g_strdup(name); | ||
76 | /* Reset the secure state to the specific incoming state. This is | ||
77 | * necessary as the register may have been defined with both states. | ||
78 | */ | ||
79 | -- | 86 | -- |
80 | 2.25.1 | 87 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Standardize on g_assert_not_reached() for "should not happen". | 3 | With Realm security state, bit 55 of a block or page descriptor during |
4 | Retain abort() when preceeded by fprintf or error_report. | 4 | the stage2 walk becomes the NS bit; during the stage1 walk the bit 5 |
5 | NS bit is RES0. With Root security state, bit 11 of the block or page | ||
6 | descriptor during the stage1 walk becomes the NSE bit. | ||
5 | 7 | ||
8 | Rather than collecting an NS bit and applying it later, compute the | ||
9 | output pa space from the input pa space and unconditionally assign. | ||
10 | This means that we no longer need to adjust the output space earlier | ||
11 | for the NSTable bit. | ||
12 | |||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Message-id: 20230620124418.805717-13-richard.henderson@linaro.org |
8 | Message-id: 20220501055028.646596-7-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | target/arm/helper.c | 7 +++---- | 18 | target/arm/ptw.c | 89 +++++++++++++++++++++++++++++++++++++++--------- |
12 | target/arm/hvf/hvf.c | 2 +- | 19 | 1 file changed, 73 insertions(+), 16 deletions(-) |
13 | target/arm/kvm-stub.c | 4 ++-- | ||
14 | target/arm/kvm.c | 4 ++-- | ||
15 | target/arm/machine.c | 4 ++-- | ||
16 | target/arm/translate-a64.c | 4 ++-- | ||
17 | target/arm/translate-neon.c | 2 +- | ||
18 | target/arm/translate.c | 4 ++-- | ||
19 | 8 files changed, 15 insertions(+), 16 deletions(-) | ||
20 | 20 | ||
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 21 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
22 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper.c | 23 | --- a/target/arm/ptw.c |
24 | +++ b/target/arm/helper.c | 24 | +++ b/target/arm/ptw.c |
25 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | 25 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
26 | break; | 26 | * @mmu_idx: MMU index indicating required translation regime |
27 | default: | 27 | * @is_aa64: TRUE if AArch64 |
28 | /* broken reginfo with out-of-range opc1 */ | 28 | * @ap: The 2-bit simple AP (AP[2:1]) |
29 | - assert(false); | 29 | - * @ns: NS (non-secure) bit |
30 | - break; | 30 | * @xn: XN (execute-never) bit |
31 | + g_assert_not_reached(); | 31 | * @pxn: PXN (privileged execute-never) bit |
32 | } | 32 | + * @in_pa: The original input pa space |
33 | /* assert our permissions are not too lax (stricter is fine) */ | 33 | + * @out_pa: The output pa space, modified by NSTable, NS, and NSE |
34 | assert((r->access & ~mask) == 0); | 34 | */ |
35 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | 35 | static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, |
36 | break; | 36 | - int ap, int ns, int xn, int pxn) |
37 | default: | 37 | + int ap, int xn, int pxn, |
38 | /* Never happens, but compiler isn't smart enough to tell. */ | 38 | + ARMSecuritySpace in_pa, ARMSecuritySpace out_pa) |
39 | - abort(); | 39 | { |
40 | + g_assert_not_reached(); | 40 | ARMCPU *cpu = env_archcpu(env); |
41 | bool is_user = regime_is_user(env, mmu_idx); | ||
42 | @@ -XXX,XX +XXX,XX @@ static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, | ||
41 | } | 43 | } |
42 | } | 44 | } |
43 | *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | 45 | |
44 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | 46 | - if (ns && arm_is_secure(env) && (env->cp15.scr_el3 & SCR_SIF)) { |
45 | break; | 47 | + if (out_pa == ARMSS_NonSecure && in_pa == ARMSS_Secure && |
46 | default: | 48 | + (env->cp15.scr_el3 & SCR_SIF)) { |
47 | /* Never happens, but compiler isn't smart enough to tell. */ | 49 | return prot_rw; |
48 | - abort(); | 50 | } |
51 | |||
52 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
53 | int32_t stride; | ||
54 | int addrsize, inputsize, outputsize; | ||
55 | uint64_t tcr = regime_tcr(env, mmu_idx); | ||
56 | - int ap, ns, xn, pxn; | ||
57 | + int ap, xn, pxn; | ||
58 | uint32_t el = regime_el(env, mmu_idx); | ||
59 | uint64_t descaddrmask; | ||
60 | bool aarch64 = arm_el_is_aa64(env, el); | ||
61 | uint64_t descriptor, new_descriptor; | ||
62 | + ARMSecuritySpace out_space; | ||
63 | |||
64 | /* TODO: This code does not support shareability levels. */ | ||
65 | if (aarch64) { | ||
66 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
67 | } | ||
68 | |||
69 | ap = extract32(attrs, 6, 2); | ||
70 | + out_space = ptw->in_space; | ||
71 | if (regime_is_stage2(mmu_idx)) { | ||
72 | - ns = mmu_idx == ARMMMUIdx_Stage2; | ||
73 | + /* | ||
74 | + * R_GYNXY: For stage2 in Realm security state, bit 55 is NS. | ||
75 | + * The bit remains ignored for other security states. | ||
76 | + */ | ||
77 | + if (out_space == ARMSS_Realm && extract64(attrs, 55, 1)) { | ||
78 | + out_space = ARMSS_NonSecure; | ||
79 | + } | ||
80 | xn = extract64(attrs, 53, 2); | ||
81 | result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
82 | } else { | ||
83 | - ns = extract32(attrs, 5, 1); | ||
84 | + int nse, ns = extract32(attrs, 5, 1); | ||
85 | + switch (out_space) { | ||
86 | + case ARMSS_Root: | ||
87 | + /* | ||
88 | + * R_GVZML: Bit 11 becomes the NSE field in the EL3 regime. | ||
89 | + * R_XTYPW: NSE and NS together select the output pa space. | ||
90 | + */ | ||
91 | + nse = extract32(attrs, 11, 1); | ||
92 | + out_space = (nse << 1) | ns; | ||
93 | + if (out_space == ARMSS_Secure && | ||
94 | + !cpu_isar_feature(aa64_sel2, cpu)) { | ||
95 | + out_space = ARMSS_NonSecure; | ||
96 | + } | ||
97 | + break; | ||
98 | + case ARMSS_Secure: | ||
99 | + if (ns) { | ||
100 | + out_space = ARMSS_NonSecure; | ||
101 | + } | ||
102 | + break; | ||
103 | + case ARMSS_Realm: | ||
104 | + switch (mmu_idx) { | ||
105 | + case ARMMMUIdx_Stage1_E0: | ||
106 | + case ARMMMUIdx_Stage1_E1: | ||
107 | + case ARMMMUIdx_Stage1_E1_PAN: | ||
108 | + /* I_CZPRF: For Realm EL1&0 stage1, NS bit is RES0. */ | ||
109 | + break; | ||
110 | + case ARMMMUIdx_E2: | ||
111 | + case ARMMMUIdx_E20_0: | ||
112 | + case ARMMMUIdx_E20_2: | ||
113 | + case ARMMMUIdx_E20_2_PAN: | ||
114 | + /* | ||
115 | + * R_LYKFZ, R_WGRZN: For Realm EL2 and EL2&1, | ||
116 | + * NS changes the output to non-secure space. | ||
117 | + */ | ||
118 | + if (ns) { | ||
119 | + out_space = ARMSS_NonSecure; | ||
120 | + } | ||
121 | + break; | ||
122 | + default: | ||
123 | + g_assert_not_reached(); | ||
124 | + } | ||
125 | + break; | ||
126 | + case ARMSS_NonSecure: | ||
127 | + /* R_QRMFF: For NonSecure state, the NS bit is RES0. */ | ||
128 | + break; | ||
129 | + default: | ||
49 | + g_assert_not_reached(); | 130 | + g_assert_not_reached(); |
131 | + } | ||
132 | xn = extract64(attrs, 54, 1); | ||
133 | pxn = extract64(attrs, 53, 1); | ||
134 | - result->f.prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
135 | + | ||
136 | + /* | ||
137 | + * Note that we modified ptw->in_space earlier for NSTable, but | ||
138 | + * result->f.attrs retains a copy of the original security space. | ||
139 | + */ | ||
140 | + result->f.prot = get_S1prot(env, mmu_idx, aarch64, ap, xn, pxn, | ||
141 | + result->f.attrs.space, out_space); | ||
142 | } | ||
143 | |||
144 | if (!(result->f.prot & (1 << access_type))) { | ||
145 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
50 | } | 146 | } |
51 | } | 147 | } |
52 | if (domain_prot == 3) { | 148 | |
53 | diff --git a/target/arm/hvf/hvf.c b/target/arm/hvf/hvf.c | 149 | - if (ns) { |
54 | index XXXXXXX..XXXXXXX 100644 | 150 | - /* |
55 | --- a/target/arm/hvf/hvf.c | 151 | - * The NS bit will (as required by the architecture) have no effect if |
56 | +++ b/target/arm/hvf/hvf.c | 152 | - * the CPU doesn't support TZ or this is a non-secure translation |
57 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | 153 | - * regime, because the attribute will already be non-secure. |
58 | /* we got kicked, no exit to process */ | 154 | - */ |
59 | return 0; | 155 | - result->f.attrs.secure = false; |
60 | default: | 156 | - result->f.attrs.space = ARMSS_NonSecure; |
61 | - assert(0); | 157 | - } |
62 | + g_assert_not_reached(); | 158 | + result->f.attrs.space = out_space; |
63 | } | 159 | + result->f.attrs.secure = arm_space_is_secure(out_space); |
64 | 160 | ||
65 | hvf_sync_vtimer(cpu); | 161 | if (regime_is_stage2(mmu_idx)) { |
66 | diff --git a/target/arm/kvm-stub.c b/target/arm/kvm-stub.c | 162 | result->cacheattrs.is_s2_format = true; |
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/kvm-stub.c | ||
69 | +++ b/target/arm/kvm-stub.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | |||
72 | bool write_kvmstate_to_list(ARMCPU *cpu) | ||
73 | { | ||
74 | - abort(); | ||
75 | + g_assert_not_reached(); | ||
76 | } | ||
77 | |||
78 | bool write_list_to_kvmstate(ARMCPU *cpu, int level) | ||
79 | { | ||
80 | - abort(); | ||
81 | + g_assert_not_reached(); | ||
82 | } | ||
83 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/kvm.c | ||
86 | +++ b/target/arm/kvm.c | ||
87 | @@ -XXX,XX +XXX,XX @@ bool write_kvmstate_to_list(ARMCPU *cpu) | ||
88 | ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &r); | ||
89 | break; | ||
90 | default: | ||
91 | - abort(); | ||
92 | + g_assert_not_reached(); | ||
93 | } | ||
94 | if (ret) { | ||
95 | ok = false; | ||
96 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_kvmstate(ARMCPU *cpu, int level) | ||
97 | r.addr = (uintptr_t)(cpu->cpreg_values + i); | ||
98 | break; | ||
99 | default: | ||
100 | - abort(); | ||
101 | + g_assert_not_reached(); | ||
102 | } | ||
103 | ret = kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &r); | ||
104 | if (ret) { | ||
105 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/target/arm/machine.c | ||
108 | +++ b/target/arm/machine.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
110 | if (kvm_enabled()) { | ||
111 | if (!write_kvmstate_to_list(cpu)) { | ||
112 | /* This should never fail */ | ||
113 | - abort(); | ||
114 | + g_assert_not_reached(); | ||
115 | } | ||
116 | |||
117 | /* | ||
118 | @@ -XXX,XX +XXX,XX @@ static int cpu_pre_save(void *opaque) | ||
119 | } else { | ||
120 | if (!write_cpustate_to_list(cpu, false)) { | ||
121 | /* This should never fail. */ | ||
122 | - abort(); | ||
123 | + g_assert_not_reached(); | ||
124 | } | ||
125 | } | ||
126 | |||
127 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
128 | index XXXXXXX..XXXXXXX 100644 | ||
129 | --- a/target/arm/translate-a64.c | ||
130 | +++ b/target/arm/translate-a64.c | ||
131 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn) | ||
132 | gen_helper_advsimd_rinth(tcg_res, tcg_op, fpst); | ||
133 | break; | ||
134 | default: | ||
135 | - abort(); | ||
136 | + g_assert_not_reached(); | ||
137 | } | ||
138 | |||
139 | write_fp_sreg(s, rd, tcg_res); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_fcvt(DisasContext *s, int opcode, | ||
141 | break; | ||
142 | } | ||
143 | default: | ||
144 | - abort(); | ||
145 | + g_assert_not_reached(); | ||
146 | } | ||
147 | } | ||
148 | |||
149 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-neon.c | ||
152 | +++ b/target/arm/translate-neon.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
154 | } | ||
155 | break; | ||
156 | default: | ||
157 | - abort(); | ||
158 | + g_assert_not_reached(); | ||
159 | } | ||
160 | if ((vd + a->stride * (nregs - 1)) > 31) { | ||
161 | /* | ||
162 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/target/arm/translate.c | ||
165 | +++ b/target/arm/translate.c | ||
166 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
167 | offset = 4; | ||
168 | break; | ||
169 | default: | ||
170 | - abort(); | ||
171 | + g_assert_not_reached(); | ||
172 | } | ||
173 | tcg_gen_addi_i32(addr, addr, offset); | ||
174 | tmp = load_reg(s, 14); | ||
175 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
176 | offset = 0; | ||
177 | break; | ||
178 | default: | ||
179 | - abort(); | ||
180 | + g_assert_not_reached(); | ||
181 | } | ||
182 | tcg_gen_addi_i32(addr, addr, offset); | ||
183 | gen_helper_set_r13_banked(cpu_env, tcg_constant_i32(mode), addr); | ||
184 | -- | 163 | -- |
185 | 2.25.1 | 164 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Put the block comments into the current coding style. | 3 | While Root and Realm may read and write data from other spaces, |
4 | neither may execute from other pa spaces. | ||
4 | 5 | ||
6 | This happens for Stage1 EL3, EL2, EL2&0, and Stage2 EL1&0. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Message-id: 20230620124418.805717-14-richard.henderson@linaro.org |
7 | Message-id: 20220501055028.646596-19-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | target/arm/helper.c | 24 +++++++++++++++--------- | 13 | target/arm/ptw.c | 52 ++++++++++++++++++++++++++++++++++++++++++------ |
11 | 1 file changed, 15 insertions(+), 9 deletions(-) | 14 | 1 file changed, 46 insertions(+), 6 deletions(-) |
12 | 15 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 16 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 18 | --- a/target/arm/ptw.c |
16 | +++ b/target/arm/helper.c | 19 | +++ b/target/arm/ptw.c |
17 | @@ -XXX,XX +XXX,XX @@ CpuDefinitionInfoList *qmp_query_cpu_definitions(Error **errp) | 20 | @@ -XXX,XX +XXX,XX @@ do_fault: |
18 | return cpu_list; | 21 | * @xn: XN (execute-never) bits |
19 | } | 22 | * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0 |
20 | 23 | */ | |
21 | +/* | 24 | -static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
22 | + * Private utility function for define_one_arm_cp_reg_with_opaque(): | 25 | +static int get_S2prot_noexecute(int s2ap) |
23 | + * add a single reginfo struct to the hash table. | ||
24 | + */ | ||
25 | static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
26 | void *opaque, CPState state, | ||
27 | CPSecureState secstate, | ||
28 | int crm, int opc1, int opc2, | ||
29 | const char *name) | ||
30 | { | 26 | { |
31 | - /* Private utility function for define_one_arm_cp_reg_with_opaque(): | 27 | int prot = 0; |
32 | - * add a single reginfo struct to the hash table. | 28 | |
33 | - */ | 29 | @@ -XXX,XX +XXX,XX @@ static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
34 | uint32_t key; | 30 | if (s2ap & 2) { |
35 | ARMCPRegInfo *r2; | 31 | prot |= PAGE_WRITE; |
36 | bool is64 = r->type & ARM_CP_64BIT; | 32 | } |
37 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 33 | + return prot; |
38 | 34 | +} | |
39 | isbanked = r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]; | 35 | + |
40 | if (isbanked) { | 36 | +static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0) |
41 | - /* Register is banked (using both entries in array). | 37 | +{ |
42 | + /* | 38 | + int prot = get_S2prot_noexecute(s2ap); |
43 | + * Register is banked (using both entries in array). | 39 | |
44 | * Overwriting fieldoffset as the array is only used to define | 40 | if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) { |
45 | * banked registers but later only fieldoffset is used. | 41 | switch (xn) { |
46 | */ | 42 | @@ -XXX,XX +XXX,XX @@ static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64, |
47 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
48 | |||
49 | if (state == ARM_CP_STATE_AA32) { | ||
50 | if (isbanked) { | ||
51 | - /* If the register is banked then we don't need to migrate or | ||
52 | + /* | ||
53 | + * If the register is banked then we don't need to migrate or | ||
54 | * reset the 32-bit instance in certain cases: | ||
55 | * | ||
56 | * 1) If the register has both 32-bit and 64-bit instances then we | ||
57 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
58 | r2->type |= ARM_CP_ALIAS; | ||
59 | } | ||
60 | } else if ((secstate != r->secure) && !ns) { | ||
61 | - /* The register is not banked so we only want to allow migration of | ||
62 | - * the non-secure instance. | ||
63 | + /* | ||
64 | + * The register is not banked so we only want to allow migration | ||
65 | + * of the non-secure instance. | ||
66 | */ | ||
67 | r2->type |= ARM_CP_ALIAS; | ||
68 | } | ||
69 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
70 | } | 43 | } |
71 | } | 44 | } |
72 | 45 | ||
73 | - /* By convention, for wildcarded registers only the first | 46 | - if (out_pa == ARMSS_NonSecure && in_pa == ARMSS_Secure && |
74 | + /* | 47 | - (env->cp15.scr_el3 & SCR_SIF)) { |
75 | + * By convention, for wildcarded registers only the first | 48 | - return prot_rw; |
76 | * entry is used for migration; the others are marked as | 49 | + if (in_pa != out_pa) { |
77 | * ALIAS so we don't try to transfer the register | 50 | + switch (in_pa) { |
78 | * multiple times. Special registers (ie NOP/WFI) are | 51 | + case ARMSS_Root: |
79 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 52 | + /* |
80 | r2->type |= ARM_CP_ALIAS | ARM_CP_NO_GDB; | 53 | + * R_ZWRVD: permission fault for insn fetched from non-Root, |
54 | + * I_WWBFB: SIF has no effect in EL3. | ||
55 | + */ | ||
56 | + return prot_rw; | ||
57 | + case ARMSS_Realm: | ||
58 | + /* | ||
59 | + * R_PKTDS: permission fault for insn fetched from non-Realm, | ||
60 | + * for Realm EL2 or EL2&0. The corresponding fault for EL1&0 | ||
61 | + * happens during any stage2 translation. | ||
62 | + */ | ||
63 | + switch (mmu_idx) { | ||
64 | + case ARMMMUIdx_E2: | ||
65 | + case ARMMMUIdx_E20_0: | ||
66 | + case ARMMMUIdx_E20_2: | ||
67 | + case ARMMMUIdx_E20_2_PAN: | ||
68 | + return prot_rw; | ||
69 | + default: | ||
70 | + break; | ||
71 | + } | ||
72 | + break; | ||
73 | + case ARMSS_Secure: | ||
74 | + if (env->cp15.scr_el3 & SCR_SIF) { | ||
75 | + return prot_rw; | ||
76 | + } | ||
77 | + break; | ||
78 | + default: | ||
79 | + /* Input NonSecure must have output NonSecure. */ | ||
80 | + g_assert_not_reached(); | ||
81 | + } | ||
81 | } | 82 | } |
82 | 83 | ||
83 | - /* Check that raw accesses are either forbidden or handled. Note that | 84 | /* TODO have_wxn should be replaced with |
84 | + /* | 85 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
85 | + * Check that raw accesses are either forbidden or handled. Note that | 86 | /* |
86 | * we can't assert this earlier because the setup of fieldoffset for | 87 | * R_GYNXY: For stage2 in Realm security state, bit 55 is NS. |
87 | * banked registers has to be done first. | 88 | * The bit remains ignored for other security states. |
88 | */ | 89 | + * R_YMCSL: Executing an insn fetched from non-Realm causes |
90 | + * a stage2 permission fault. | ||
91 | */ | ||
92 | if (out_space == ARMSS_Realm && extract64(attrs, 55, 1)) { | ||
93 | out_space = ARMSS_NonSecure; | ||
94 | + result->f.prot = get_S2prot_noexecute(ap); | ||
95 | + } else { | ||
96 | + xn = extract64(attrs, 53, 2); | ||
97 | + result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
98 | } | ||
99 | - xn = extract64(attrs, 53, 2); | ||
100 | - result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
101 | } else { | ||
102 | int nse, ns = extract32(attrs, 5, 1); | ||
103 | switch (out_space) { | ||
89 | -- | 104 | -- |
90 | 2.25.1 | 105 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Create a typedef as well, and use it in ARMCPRegInfo. | 3 | Do not provide a fast-path for physical addresses, |
4 | This won't be perfect for debugging, but it'll nicely | 4 | as those will need to be validated for GPC. |
5 | display the most common cases. | ||
6 | 5 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220501055028.646596-8-richard.henderson@linaro.org | 8 | Message-id: 20230620124418.805717-15-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/cpregs.h | 44 +++++++++++++++++++++++--------------------- | 11 | target/arm/ptw.c | 44 +++++++++++++++++--------------------------- |
13 | target/arm/helper.c | 2 +- | 12 | 1 file changed, 17 insertions(+), 27 deletions(-) |
14 | 2 files changed, 24 insertions(+), 22 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpregs.h | 16 | --- a/target/arm/ptw.c |
19 | +++ b/target/arm/cpregs.h | 17 | +++ b/target/arm/ptw.c |
20 | @@ -XXX,XX +XXX,XX @@ enum { | 18 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
21 | * described with these bits, then use a laxer set of restrictions, and | 19 | * From gdbstub, do not use softmmu so that we don't modify the |
22 | * do the more restrictive/complex check inside a helper function. | 20 | * state of the cpu at all, including softmmu tlb contents. |
23 | */ | 21 | */ |
24 | -#define PL3_R 0x80 | 22 | - if (regime_is_stage2(s2_mmu_idx)) { |
25 | -#define PL3_W 0x40 | 23 | - S1Translate s2ptw = { |
26 | -#define PL2_R (0x20 | PL3_R) | 24 | - .in_mmu_idx = s2_mmu_idx, |
27 | -#define PL2_W (0x10 | PL3_W) | 25 | - .in_ptw_idx = ptw_idx_for_stage_2(env, s2_mmu_idx), |
28 | -#define PL1_R (0x08 | PL2_R) | 26 | - .in_secure = s2_mmu_idx == ARMMMUIdx_Stage2_S, |
29 | -#define PL1_W (0x04 | PL2_W) | 27 | - .in_space = (s2_mmu_idx == ARMMMUIdx_Stage2_S ? ARMSS_Secure |
30 | -#define PL0_R (0x02 | PL1_R) | 28 | - : space == ARMSS_Realm ? ARMSS_Realm |
31 | -#define PL0_W (0x01 | PL1_W) | 29 | - : ARMSS_NonSecure), |
32 | +typedef enum { | 30 | - .in_debug = true, |
33 | + PL3_R = 0x80, | 31 | - }; |
34 | + PL3_W = 0x40, | 32 | - GetPhysAddrResult s2 = { }; |
35 | + PL2_R = 0x20 | PL3_R, | 33 | + S1Translate s2ptw = { |
36 | + PL2_W = 0x10 | PL3_W, | 34 | + .in_mmu_idx = s2_mmu_idx, |
37 | + PL1_R = 0x08 | PL2_R, | 35 | + .in_ptw_idx = ptw_idx_for_stage_2(env, s2_mmu_idx), |
38 | + PL1_W = 0x04 | PL2_W, | 36 | + .in_secure = s2_mmu_idx == ARMMMUIdx_Stage2_S, |
39 | + PL0_R = 0x02 | PL1_R, | 37 | + .in_space = (s2_mmu_idx == ARMMMUIdx_Stage2_S ? ARMSS_Secure |
40 | + PL0_W = 0x01 | PL1_W, | 38 | + : space == ARMSS_Realm ? ARMSS_Realm |
41 | 39 | + : ARMSS_NonSecure), | |
42 | -/* | 40 | + .in_debug = true, |
43 | - * For user-mode some registers are accessible to EL0 via a kernel | 41 | + }; |
44 | - * trap-and-emulate ABI. In this case we define the read permissions | 42 | + GetPhysAddrResult s2 = { }; |
45 | - * as actually being PL0_R. However some bits of any given register | 43 | |
46 | - * may still be masked. | 44 | - if (get_phys_addr_lpae(env, &s2ptw, addr, MMU_DATA_LOAD, |
47 | - */ | 45 | - false, &s2, fi)) { |
48 | + /* | 46 | - goto fail; |
49 | + * For user-mode some registers are accessible to EL0 via a kernel | 47 | - } |
50 | + * trap-and-emulate ABI. In this case we define the read permissions | 48 | - ptw->out_phys = s2.f.phys_addr; |
51 | + * as actually being PL0_R. However some bits of any given register | 49 | - pte_attrs = s2.cacheattrs.attrs; |
52 | + * may still be masked. | 50 | - ptw->out_secure = s2.f.attrs.secure; |
53 | + */ | 51 | - ptw->out_space = s2.f.attrs.space; |
54 | #ifdef CONFIG_USER_ONLY | 52 | - } else { |
55 | -#define PL0U_R PL0_R | 53 | - /* Regime is physical. */ |
56 | + PL0U_R = PL0_R, | 54 | - ptw->out_phys = addr; |
57 | #else | 55 | - pte_attrs = 0; |
58 | -#define PL0U_R PL1_R | 56 | - ptw->out_secure = s2_mmu_idx == ARMMMUIdx_Phys_S; |
59 | + PL0U_R = PL1_R, | 57 | - ptw->out_space = (s2_mmu_idx == ARMMMUIdx_Phys_S ? ARMSS_Secure |
60 | #endif | 58 | - : space == ARMSS_Realm ? ARMSS_Realm |
61 | 59 | - : ARMSS_NonSecure); | |
62 | -#define PL3_RW (PL3_R | PL3_W) | 60 | + if (get_phys_addr_with_struct(env, &s2ptw, addr, |
63 | -#define PL2_RW (PL2_R | PL2_W) | 61 | + MMU_DATA_LOAD, &s2, fi)) { |
64 | -#define PL1_RW (PL1_R | PL1_W) | 62 | + goto fail; |
65 | -#define PL0_RW (PL0_R | PL0_W) | 63 | } |
66 | + PL3_RW = PL3_R | PL3_W, | 64 | + ptw->out_phys = s2.f.phys_addr; |
67 | + PL2_RW = PL2_R | PL2_W, | 65 | + pte_attrs = s2.cacheattrs.attrs; |
68 | + PL1_RW = PL1_R | PL1_W, | 66 | ptw->out_host = NULL; |
69 | + PL0_RW = PL0_R | PL0_W, | 67 | ptw->out_rw = false; |
70 | +} CPAccessRights; | 68 | + ptw->out_secure = s2.f.attrs.secure; |
71 | 69 | + ptw->out_space = s2.f.attrs.space; | |
72 | typedef enum CPAccessResult { | 70 | } else { |
73 | /* Access is permitted */ | 71 | #ifdef CONFIG_TCG |
74 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | 72 | CPUTLBEntryFull *full; |
75 | /* Register type: ARM_CP_* bits/values */ | ||
76 | int type; | ||
77 | /* Access rights: PL*_[RW] */ | ||
78 | - int access; | ||
79 | + CPAccessRights access; | ||
80 | /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
81 | int secure; | ||
82 | /* | ||
83 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/helper.c | ||
86 | +++ b/target/arm/helper.c | ||
87 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
88 | * to encompass the generic architectural permission check. | ||
89 | */ | ||
90 | if (r->state != ARM_CP_STATE_AA32) { | ||
91 | - int mask = 0; | ||
92 | + CPAccessRights mask; | ||
93 | switch (r->opc1) { | ||
94 | case 0: | ||
95 | /* min_EL EL1, but some accessible to EL0 via kernel ABI */ | ||
96 | -- | 73 | -- |
97 | 2.25.1 | 74 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These particular data structures are not modified at runtime. | 3 | Instead of passing this to get_phys_addr_lpae, stash it |
4 | in the S1Translate structure. | ||
4 | 5 | ||
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220501055028.646596-5-richard.henderson@linaro.org | 9 | Message-id: 20230620124418.805717-16-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/helper.c | 16 ++++++++-------- | 12 | target/arm/ptw.c | 27 ++++++++++++--------------- |
12 | 1 file changed, 8 insertions(+), 8 deletions(-) | 13 | 1 file changed, 12 insertions(+), 15 deletions(-) |
13 | 14 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 17 | --- a/target/arm/ptw.c |
17 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
19 | .resetvalue = cpu->pmceid1 }, | 20 | ARMSecuritySpace in_space; |
20 | }; | 21 | bool in_secure; |
21 | #ifdef CONFIG_USER_ONLY | 22 | bool in_debug; |
22 | - ARMCPRegUserSpaceInfo v8_user_idregs[] = { | 23 | + /* |
23 | + static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { | 24 | + * If this is stage 2 of a stage 1+2 page table walk, then this must |
24 | { .name = "ID_AA64PFR0_EL1", | 25 | + * be true if stage 1 is an EL0 access; otherwise this is ignored. |
25 | .exported_bits = 0x000f000f00ff0000, | 26 | + * Stage 2 is indicated by in_mmu_idx set to ARMMMUIdx_Stage2{,_S}. |
26 | .fixed_bits = 0x0000000000000011 }, | 27 | + */ |
27 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 28 | + bool in_s1_is_el0; |
28 | */ | 29 | bool out_secure; |
29 | if (arm_feature(env, ARM_FEATURE_EL3)) { | 30 | bool out_rw; |
30 | if (arm_feature(env, ARM_FEATURE_AARCH64)) { | 31 | bool out_be; |
31 | - ARMCPRegInfo nsacr = { | 32 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
32 | + static const ARMCPRegInfo nsacr = { | 33 | } S1Translate; |
33 | .name = "NSACR", .type = ARM_CP_CONST, | 34 | |
34 | .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2, | 35 | static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
35 | .access = PL1_RW, .accessfn = nsacr_access, | 36 | - uint64_t address, |
36 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 37 | - MMUAccessType access_type, bool s1_is_el0, |
37 | }; | 38 | + uint64_t address, MMUAccessType access_type, |
38 | define_one_arm_cp_reg(cpu, &nsacr); | 39 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi); |
40 | |||
41 | static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
42 | @@ -XXX,XX +XXX,XX @@ static int check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, uint64_t tcr, | ||
43 | * @ptw: Current and next stage parameters for the walk. | ||
44 | * @address: virtual address to get physical address for | ||
45 | * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH | ||
46 | - * @s1_is_el0: if @ptw->in_mmu_idx is ARMMMUIdx_Stage2 | ||
47 | - * (so this is a stage 2 page table walk), | ||
48 | - * must be true if this is stage 2 of a stage 1+2 | ||
49 | - * walk for an EL0 access. If @mmu_idx is anything else, | ||
50 | - * @s1_is_el0 is ignored. | ||
51 | * @result: set on translation success, | ||
52 | * @fi: set to fault info if the translation fails | ||
53 | */ | ||
54 | static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
55 | uint64_t address, | ||
56 | - MMUAccessType access_type, bool s1_is_el0, | ||
57 | + MMUAccessType access_type, | ||
58 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
59 | { | ||
60 | ARMCPU *cpu = env_archcpu(env); | ||
61 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, | ||
62 | result->f.prot = get_S2prot_noexecute(ap); | ||
39 | } else { | 63 | } else { |
40 | - ARMCPRegInfo nsacr = { | 64 | xn = extract64(attrs, 53, 2); |
41 | + static const ARMCPRegInfo nsacr = { | 65 | - result->f.prot = get_S2prot(env, ap, xn, s1_is_el0); |
42 | .name = "NSACR", | 66 | + result->f.prot = get_S2prot(env, ap, xn, ptw->in_s1_is_el0); |
43 | .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2, | ||
44 | .access = PL3_RW | PL1_R, | ||
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
46 | } | 67 | } |
47 | } else { | 68 | } else { |
48 | if (arm_feature(env, ARM_FEATURE_V8)) { | 69 | int nse, ns = extract32(attrs, 5, 1); |
49 | - ARMCPRegInfo nsacr = { | 70 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, |
50 | + static const ARMCPRegInfo nsacr = { | 71 | bool ret, ipa_secure; |
51 | .name = "NSACR", .type = ARM_CP_CONST, | 72 | ARMCacheAttrs cacheattrs1; |
52 | .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2, | 73 | ARMSecuritySpace ipa_space; |
53 | .access = PL1_R, | 74 | - bool is_el0; |
54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 75 | uint64_t hcr; |
55 | .access = PL1_R, .type = ARM_CP_CONST, | 76 | |
56 | .resetvalue = cpu->pmsav7_dregion << 8 | 77 | ret = get_phys_addr_with_struct(env, ptw, address, access_type, result, fi); |
57 | }; | 78 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, |
58 | - ARMCPRegInfo crn0_wi_reginfo = { | 79 | ipa_secure = result->f.attrs.secure; |
59 | + static const ARMCPRegInfo crn0_wi_reginfo = { | 80 | ipa_space = result->f.attrs.space; |
60 | .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY, | 81 | |
61 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, | 82 | - is_el0 = ptw->in_mmu_idx == ARMMMUIdx_Stage1_E0; |
62 | .type = ARM_CP_NOP | ARM_CP_OVERRIDE | 83 | + ptw->in_s1_is_el0 = ptw->in_mmu_idx == ARMMMUIdx_Stage1_E0; |
63 | }; | 84 | ptw->in_mmu_idx = ipa_secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2; |
64 | #ifdef CONFIG_USER_ONLY | 85 | ptw->in_secure = ipa_secure; |
65 | - ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | 86 | ptw->in_space = ipa_space; |
66 | + static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | 87 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, |
67 | { .name = "MIDR_EL1", | 88 | ret = get_phys_addr_pmsav8(env, ipa, access_type, |
68 | .exported_bits = 0x00000000ffffffff }, | 89 | ptw->in_mmu_idx, is_secure, result, fi); |
69 | { .name = "REVIDR_EL1" }, | 90 | } else { |
70 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 91 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, |
71 | .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW }, | 92 | - is_el0, result, fi); |
72 | }; | 93 | + ret = get_phys_addr_lpae(env, ptw, ipa, access_type, result, fi); |
73 | #ifdef CONFIG_USER_ONLY | ||
74 | - ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = { | ||
75 | + static const ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = { | ||
76 | { .name = "MPIDR_EL1", | ||
77 | .fixed_bits = 0x0000000080000000 }, | ||
78 | }; | ||
79 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
80 | } | 94 | } |
81 | 95 | fi->s2addr = ipa; | |
82 | if (arm_feature(env, ARM_FEATURE_VBAR)) { | 96 | |
83 | - ARMCPRegInfo vbar_cp_reginfo[] = { | 97 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
84 | + static const ARMCPRegInfo vbar_cp_reginfo[] = { | 98 | } |
85 | { .name = "VBAR", .state = ARM_CP_STATE_BOTH, | 99 | |
86 | .opc0 = 3, .crn = 12, .crm = 0, .opc1 = 0, .opc2 = 0, | 100 | if (regime_using_lpae_format(env, mmu_idx)) { |
87 | .access = PL1_RW, .writefn = vbar_write, | 101 | - return get_phys_addr_lpae(env, ptw, address, access_type, false, |
102 | - result, fi); | ||
103 | + return get_phys_addr_lpae(env, ptw, address, access_type, result, fi); | ||
104 | } else if (arm_feature(env, ARM_FEATURE_V7) || | ||
105 | regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
106 | return get_phys_addr_v6(env, ptw, address, access_type, result, fi); | ||
88 | -- | 107 | -- |
89 | 2.25.1 | 108 | 2.34.1 |
90 | 109 | ||
91 | 110 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Give this enum a name and use in ARMCPRegInfo, | 3 | This fixes a bug in which we failed to initialize |
4 | add_cpreg_to_hashtable and define_one_arm_cp_reg_with_opaque. | 4 | the result attributes properly after the memset. |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220501055028.646596-9-richard.henderson@linaro.org | 9 | Message-id: 20230620124418.805717-17-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/cpregs.h | 6 +++--- | 12 | target/arm/ptw.c | 11 +---------- |
13 | target/arm/helper.c | 6 ++++-- | 13 | 1 file changed, 1 insertion(+), 10 deletions(-) |
14 | 2 files changed, 7 insertions(+), 5 deletions(-) | ||
15 | 14 | ||
16 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpregs.h | 17 | --- a/target/arm/ptw.c |
19 | +++ b/target/arm/cpregs.h | 18 | +++ b/target/arm/ptw.c |
20 | @@ -XXX,XX +XXX,XX @@ enum { | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
21 | * Note that we rely on the values of these enums as we iterate through | 20 | void *out_host; |
22 | * the various states in some places. | 21 | } S1Translate; |
23 | */ | 22 | |
24 | -enum { | 23 | -static bool get_phys_addr_lpae(CPUARMState *env, S1Translate *ptw, |
25 | +typedef enum { | 24 | - uint64_t address, MMUAccessType access_type, |
26 | ARM_CP_STATE_AA32 = 0, | 25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi); |
27 | ARM_CP_STATE_AA64 = 1, | 26 | - |
28 | ARM_CP_STATE_BOTH = 2, | 27 | static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
29 | -}; | 28 | target_ulong address, |
30 | +} CPState; | 29 | MMUAccessType access_type, |
31 | 30 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | |
32 | /* | 31 | cacheattrs1 = result->cacheattrs; |
33 | * ARM CP register secure state flags. These flags identify security state | 32 | memset(result, 0, sizeof(*result)); |
34 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | 33 | |
35 | uint8_t opc1; | 34 | - if (arm_feature(env, ARM_FEATURE_PMSA)) { |
36 | uint8_t opc2; | 35 | - ret = get_phys_addr_pmsav8(env, ipa, access_type, |
37 | /* Execution state in which this register is visible: ARM_CP_STATE_* */ | 36 | - ptw->in_mmu_idx, is_secure, result, fi); |
38 | - int state; | 37 | - } else { |
39 | + CPState state; | 38 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, result, fi); |
40 | /* Register type: ARM_CP_* bits/values */ | 39 | - } |
41 | int type; | 40 | + ret = get_phys_addr_with_struct(env, ptw, ipa, access_type, result, fi); |
42 | /* Access rights: PL*_[RW] */ | 41 | fi->s2addr = ipa; |
43 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 42 | |
44 | index XXXXXXX..XXXXXXX 100644 | 43 | /* Combine the S1 and S2 perms. */ |
45 | --- a/target/arm/helper.c | ||
46 | +++ b/target/arm/helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ CpuDefinitionInfoList *qmp_query_cpu_definitions(Error **errp) | ||
48 | } | ||
49 | |||
50 | static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
51 | - void *opaque, int state, int secstate, | ||
52 | + void *opaque, CPState state, int secstate, | ||
53 | int crm, int opc1, int opc2, | ||
54 | const char *name) | ||
55 | { | ||
56 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
57 | * bits; the ARM_CP_64BIT* flag applies only to the AArch32 view of | ||
58 | * the register, if any. | ||
59 | */ | ||
60 | - int crm, opc1, opc2, state; | ||
61 | + int crm, opc1, opc2; | ||
62 | int crmmin = (r->crm == CP_ANY) ? 0 : r->crm; | ||
63 | int crmmax = (r->crm == CP_ANY) ? 15 : r->crm; | ||
64 | int opc1min = (r->opc1 == CP_ANY) ? 0 : r->opc1; | ||
65 | int opc1max = (r->opc1 == CP_ANY) ? 7 : r->opc1; | ||
66 | int opc2min = (r->opc2 == CP_ANY) ? 0 : r->opc2; | ||
67 | int opc2max = (r->opc2 == CP_ANY) ? 7 : r->opc2; | ||
68 | + CPState state; | ||
69 | + | ||
70 | /* 64 bit registers have only CRm and Opc1 fields */ | ||
71 | assert(!((r->type & ARM_CP_64BIT) && (r->opc2 || r->crn))); | ||
72 | /* op0 only exists in the AArch64 encodings */ | ||
73 | -- | 44 | -- |
74 | 2.25.1 | 45 | 2.34.1 |
75 | 46 | ||
76 | 47 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Give this enum a name and use in ARMCPRegInfo and add_cpreg_to_hashtable. | 3 | The function takes the fields as filled in by |
4 | Add the enumerator ARM_CP_SECSTATE_BOTH to clarify how 0 | 4 | the Arm ARM pseudocode for TakeGPCException. |
5 | is handled in define_one_arm_cp_reg_with_opaque. | ||
6 | 5 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20220501055028.646596-10-richard.henderson@linaro.org | 8 | Message-id: 20230620124418.805717-18-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/cpregs.h | 7 ++++--- | 11 | target/arm/syndrome.h | 10 ++++++++++ |
13 | target/arm/helper.c | 7 +++++-- | 12 | 1 file changed, 10 insertions(+) |
14 | 2 files changed, 9 insertions(+), 5 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 14 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpregs.h | 16 | --- a/target/arm/syndrome.h |
19 | +++ b/target/arm/cpregs.h | 17 | +++ b/target/arm/syndrome.h |
20 | @@ -XXX,XX +XXX,XX @@ typedef enum { | 18 | @@ -XXX,XX +XXX,XX @@ enum arm_exception_class { |
21 | * registered entry will only have one to identify whether the entry is secure | 19 | EC_SVEACCESSTRAP = 0x19, |
22 | * or non-secure. | 20 | EC_ERETTRAP = 0x1a, |
23 | */ | 21 | EC_SMETRAP = 0x1d, |
24 | -enum { | 22 | + EC_GPC = 0x1e, |
25 | +typedef enum { | 23 | EC_INSNABORT = 0x20, |
26 | + ARM_CP_SECSTATE_BOTH = 0, /* define one cpreg for each secstate */ | 24 | EC_INSNABORT_SAME_EL = 0x21, |
27 | ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */ | 25 | EC_PCALIGNMENT = 0x22, |
28 | ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | 26 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_bxjtrap(int cv, int cond, int rm) |
29 | -}; | 27 | (cv << 24) | (cond << 20) | rm; |
30 | +} CPSecureState; | ||
31 | |||
32 | /* | ||
33 | * Access rights: | ||
34 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | ||
35 | /* Access rights: PL*_[RW] */ | ||
36 | CPAccessRights access; | ||
37 | /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
38 | - int secure; | ||
39 | + CPSecureState secure; | ||
40 | /* | ||
41 | * The opaque pointer passed to define_arm_cp_regs_with_opaque() when | ||
42 | * this register was defined: can be used to hand data through to the | ||
43 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/helper.c | ||
46 | +++ b/target/arm/helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ CpuDefinitionInfoList *qmp_query_cpu_definitions(Error **errp) | ||
48 | } | 28 | } |
49 | 29 | ||
50 | static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 30 | +static inline uint32_t syn_gpc(int s2ptw, int ind, int gpcsc, |
51 | - void *opaque, CPState state, int secstate, | 31 | + int cm, int s1ptw, int wnr, int fsc) |
52 | + void *opaque, CPState state, | 32 | +{ |
53 | + CPSecureState secstate, | 33 | + /* TODO: FEAT_NV2 adds VNCR */ |
54 | int crm, int opc1, int opc2, | 34 | + return (EC_GPC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (s2ptw << 21) |
55 | const char *name) | 35 | + | (ind << 20) | (gpcsc << 14) | (cm << 8) | (s1ptw << 7) |
36 | + | (wnr << 6) | fsc; | ||
37 | +} | ||
38 | + | ||
39 | static inline uint32_t syn_insn_abort(int same_el, int ea, int s1ptw, int fsc) | ||
56 | { | 40 | { |
57 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | 41 | return (EC_INSNABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
58 | r->secure, crm, opc1, opc2, | ||
59 | r->name); | ||
60 | break; | ||
61 | - default: | ||
62 | + case ARM_CP_SECSTATE_BOTH: | ||
63 | name = g_strdup_printf("%s_S", r->name); | ||
64 | add_cpreg_to_hashtable(cpu, r, opaque, state, | ||
65 | ARM_CP_SECSTATE_S, | ||
66 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
67 | ARM_CP_SECSTATE_NS, | ||
68 | crm, opc1, opc2, r->name); | ||
69 | break; | ||
70 | + default: | ||
71 | + g_assert_not_reached(); | ||
72 | } | ||
73 | } else { | ||
74 | /* AArch64 registers get mapped to non-secure instance | ||
75 | -- | 42 | -- |
76 | 2.25.1 | 43 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Move the computation of key to the top of the function. | 3 | Handle GPC Fault types in arm_deliver_fault, reporting as |
4 | Hoist the resolution of cp as well, as an input to the | 4 | either a GPC exception at EL3, or falling through to insn |
5 | computation of key. | 5 | or data aborts at various exception levels. |
6 | 6 | ||
7 | This will be required by a subsequent patch. | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20230620124418.805717-19-richard.henderson@linaro.org |
11 | Message-id: 20220501055028.646596-14-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | target/arm/helper.c | 49 +++++++++++++++++++++++++-------------------- | 12 | target/arm/cpu.h | 1 + |
15 | 1 file changed, 27 insertions(+), 22 deletions(-) | 13 | target/arm/internals.h | 27 +++++++++++ |
14 | target/arm/helper.c | 5 ++ | ||
15 | target/arm/tcg/tlb_helper.c | 96 +++++++++++++++++++++++++++++++++++-- | ||
16 | 4 files changed, 126 insertions(+), 3 deletions(-) | ||
16 | 17 | ||
18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.h | ||
21 | +++ b/target/arm/cpu.h | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | #define EXCP_UNALIGNED 22 /* v7M UNALIGNED UsageFault */ | ||
24 | #define EXCP_DIVBYZERO 23 /* v7M DIVBYZERO UsageFault */ | ||
25 | #define EXCP_VSERR 24 | ||
26 | +#define EXCP_GPC 25 /* v9 Granule Protection Check Fault */ | ||
27 | /* NB: add new EXCP_ defines to the array in arm_log_exception() too */ | ||
28 | |||
29 | #define ARMV7M_EXCP_RESET 1 | ||
30 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/internals.h | ||
33 | +++ b/target/arm/internals.h | ||
34 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFaultType { | ||
35 | ARMFault_ICacheMaint, | ||
36 | ARMFault_QEMU_NSCExec, /* v8M: NS executing in S&NSC memory */ | ||
37 | ARMFault_QEMU_SFault, /* v8M: SecureFault INVTRAN, INVEP or AUVIOL */ | ||
38 | + ARMFault_GPCFOnWalk, | ||
39 | + ARMFault_GPCFOnOutput, | ||
40 | } ARMFaultType; | ||
41 | |||
42 | +typedef enum ARMGPCF { | ||
43 | + GPCF_None, | ||
44 | + GPCF_AddressSize, | ||
45 | + GPCF_Walk, | ||
46 | + GPCF_EABT, | ||
47 | + GPCF_Fail, | ||
48 | +} ARMGPCF; | ||
49 | + | ||
50 | /** | ||
51 | * ARMMMUFaultInfo: Information describing an ARM MMU Fault | ||
52 | * @type: Type of fault | ||
53 | + * @gpcf: Subtype of ARMFault_GPCFOn{Walk,Output}. | ||
54 | * @level: Table walk level (for translation, access flag and permission faults) | ||
55 | * @domain: Domain of the fault address (for non-LPAE CPUs only) | ||
56 | * @s2addr: Address that caused a fault at stage 2 | ||
57 | + * @paddr: physical address that caused a fault for gpc | ||
58 | + * @paddr_space: physical address space that caused a fault for gpc | ||
59 | * @stage2: True if we faulted at stage 2 | ||
60 | * @s1ptw: True if we faulted at stage 2 while doing a stage 1 page-table walk | ||
61 | * @s1ns: True if we faulted on a non-secure IPA while in secure state | ||
62 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMFaultType { | ||
63 | typedef struct ARMMMUFaultInfo ARMMMUFaultInfo; | ||
64 | struct ARMMMUFaultInfo { | ||
65 | ARMFaultType type; | ||
66 | + ARMGPCF gpcf; | ||
67 | target_ulong s2addr; | ||
68 | + target_ulong paddr; | ||
69 | + ARMSecuritySpace paddr_space; | ||
70 | int level; | ||
71 | int domain; | ||
72 | bool stage2; | ||
73 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t arm_fi_to_lfsc(ARMMMUFaultInfo *fi) | ||
74 | case ARMFault_Exclusive: | ||
75 | fsc = 0x35; | ||
76 | break; | ||
77 | + case ARMFault_GPCFOnWalk: | ||
78 | + assert(fi->level >= -1 && fi->level <= 3); | ||
79 | + if (fi->level < 0) { | ||
80 | + fsc = 0b100011; | ||
81 | + } else { | ||
82 | + fsc = 0b100100 | fi->level; | ||
83 | + } | ||
84 | + break; | ||
85 | + case ARMFault_GPCFOnOutput: | ||
86 | + fsc = 0b101000; | ||
87 | + break; | ||
88 | default: | ||
89 | /* Other faults can't occur in a context that requires a | ||
90 | * long-format status code. | ||
17 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 91 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 92 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.c | 93 | --- a/target/arm/helper.c |
20 | +++ b/target/arm/helper.c | 94 | +++ b/target/arm/helper.c |
21 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 95 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(CPUState *cs) |
22 | ARMCPRegInfo *r2; | 96 | [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault", |
23 | int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; | 97 | [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault", |
24 | int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; | 98 | [EXCP_VSERR] = "Virtual SERR", |
25 | + int cp = r->cp; | 99 | + [EXCP_GPC] = "Granule Protection Check", |
26 | size_t name_len; | 100 | }; |
27 | 101 | ||
28 | + switch (state) { | 102 | if (idx >= 0 && idx < ARRAY_SIZE(excnames)) { |
29 | + case ARM_CP_STATE_AA32: | 103 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
30 | + /* We assume it is a cp15 register if the .cp field is left unset. */ | 104 | } |
31 | + if (cp == 0 && r->state == ARM_CP_STATE_BOTH) { | 105 | |
32 | + cp = 15; | 106 | switch (cs->exception_index) { |
33 | + } | 107 | + case EXCP_GPC: |
34 | + key = ENCODE_CP_REG(cp, is64, ns, r->crn, crm, opc1, opc2); | 108 | + qemu_log_mask(CPU_LOG_INT, "...with MFAR 0x%" PRIx64 "\n", |
35 | + break; | 109 | + env->cp15.mfar_el3); |
36 | + case ARM_CP_STATE_AA64: | 110 | + /* fall through */ |
111 | case EXCP_PREFETCH_ABORT: | ||
112 | case EXCP_DATA_ABORT: | ||
113 | /* | ||
114 | diff --git a/target/arm/tcg/tlb_helper.c b/target/arm/tcg/tlb_helper.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/tcg/tlb_helper.c | ||
117 | +++ b/target/arm/tcg/tlb_helper.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static uint32_t compute_fsr_fsc(CPUARMState *env, ARMMMUFaultInfo *fi, | ||
119 | return fsr; | ||
120 | } | ||
121 | |||
122 | +static bool report_as_gpc_exception(ARMCPU *cpu, int current_el, | ||
123 | + ARMMMUFaultInfo *fi) | ||
124 | +{ | ||
125 | + bool ret; | ||
126 | + | ||
127 | + switch (fi->gpcf) { | ||
128 | + case GPCF_None: | ||
129 | + return false; | ||
130 | + case GPCF_AddressSize: | ||
131 | + case GPCF_Walk: | ||
132 | + case GPCF_EABT: | ||
133 | + /* R_PYTGX: GPT faults are reported as GPC. */ | ||
134 | + ret = true; | ||
135 | + break; | ||
136 | + case GPCF_Fail: | ||
37 | + /* | 137 | + /* |
38 | + * To allow abbreviation of ARMCPRegInfo definitions, we treat | 138 | + * R_BLYPM: A GPF at EL3 is reported as insn or data abort. |
39 | + * cp == 0 as equivalent to the value for "standard guest-visible | 139 | + * R_VBZMW, R_LXHQR: A GPF at EL[0-2] is reported as a GPC |
40 | + * sysreg". STATE_BOTH definitions are also always "standard sysreg" | 140 | + * if SCR_EL3.GPF is set, otherwise an insn or data abort. |
41 | + * in their AArch64 view (the .cp value may be non-zero for the | ||
42 | + * benefit of the AArch32 view). | ||
43 | + */ | 141 | + */ |
44 | + if (cp == 0 || r->state == ARM_CP_STATE_BOTH) { | 142 | + ret = (cpu->env.cp15.scr_el3 & SCR_GPF) && current_el != 3; |
45 | + cp = CP_REG_ARM64_SYSREG_CP; | ||
46 | + } | ||
47 | + key = ENCODE_AA64_CP_REG(cp, r->crn, crm, r->opc0, opc1, opc2); | ||
48 | + break; | 143 | + break; |
49 | + default: | 144 | + default: |
50 | + g_assert_not_reached(); | 145 | + g_assert_not_reached(); |
51 | + } | 146 | + } |
52 | + | 147 | + |
53 | /* Combine cpreg and name into one allocation. */ | 148 | + assert(cpu_isar_feature(aa64_rme, cpu)); |
54 | name_len = strlen(name) + 1; | 149 | + assert(fi->type == ARMFault_GPCFOnWalk || |
55 | r2 = g_malloc(sizeof(*r2) + name_len); | 150 | + fi->type == ARMFault_GPCFOnOutput); |
56 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 151 | + if (fi->gpcf == GPCF_AddressSize) { |
57 | } | 152 | + assert(fi->level == 0); |
58 | 153 | + } else { | |
59 | if (r->state == ARM_CP_STATE_BOTH) { | 154 | + assert(fi->level >= 0 && fi->level <= 1); |
60 | - /* We assume it is a cp15 register if the .cp field is left unset. | 155 | + } |
61 | - */ | 156 | + |
62 | - if (r2->cp == 0) { | 157 | + return ret; |
63 | - r2->cp = 15; | 158 | +} |
64 | - } | 159 | + |
65 | - | 160 | +static unsigned encode_gpcsc(ARMMMUFaultInfo *fi) |
66 | #if HOST_BIG_ENDIAN | 161 | +{ |
67 | if (r2->fieldoffset) { | 162 | + static uint8_t const gpcsc[] = { |
68 | r2->fieldoffset += sizeof(uint32_t); | 163 | + [GPCF_AddressSize] = 0b000000, |
69 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 164 | + [GPCF_Walk] = 0b000100, |
70 | #endif | 165 | + [GPCF_Fail] = 0b001100, |
166 | + [GPCF_EABT] = 0b010100, | ||
167 | + }; | ||
168 | + | ||
169 | + /* Note that we've validated fi->gpcf and fi->level above. */ | ||
170 | + return gpcsc[fi->gpcf] | fi->level; | ||
171 | +} | ||
172 | + | ||
173 | static G_NORETURN | ||
174 | void arm_deliver_fault(ARMCPU *cpu, vaddr addr, | ||
175 | MMUAccessType access_type, | ||
176 | int mmu_idx, ARMMMUFaultInfo *fi) | ||
177 | { | ||
178 | CPUARMState *env = &cpu->env; | ||
179 | - int target_el; | ||
180 | + int target_el = exception_target_el(env); | ||
181 | + int current_el = arm_current_el(env); | ||
182 | bool same_el; | ||
183 | uint32_t syn, exc, fsr, fsc; | ||
184 | |||
185 | - target_el = exception_target_el(env); | ||
186 | + if (report_as_gpc_exception(cpu, current_el, fi)) { | ||
187 | + target_el = 3; | ||
188 | + | ||
189 | + fsr = compute_fsr_fsc(env, fi, target_el, mmu_idx, &fsc); | ||
190 | + | ||
191 | + syn = syn_gpc(fi->stage2 && fi->type == ARMFault_GPCFOnWalk, | ||
192 | + access_type == MMU_INST_FETCH, | ||
193 | + encode_gpcsc(fi), 0, fi->s1ptw, | ||
194 | + access_type == MMU_DATA_STORE, fsc); | ||
195 | + | ||
196 | + env->cp15.mfar_el3 = fi->paddr; | ||
197 | + switch (fi->paddr_space) { | ||
198 | + case ARMSS_Secure: | ||
199 | + break; | ||
200 | + case ARMSS_NonSecure: | ||
201 | + env->cp15.mfar_el3 |= R_MFAR_NS_MASK; | ||
202 | + break; | ||
203 | + case ARMSS_Root: | ||
204 | + env->cp15.mfar_el3 |= R_MFAR_NSE_MASK; | ||
205 | + break; | ||
206 | + case ARMSS_Realm: | ||
207 | + env->cp15.mfar_el3 |= R_MFAR_NSE_MASK | R_MFAR_NS_MASK; | ||
208 | + break; | ||
209 | + default: | ||
210 | + g_assert_not_reached(); | ||
211 | + } | ||
212 | + | ||
213 | + exc = EXCP_GPC; | ||
214 | + goto do_raise; | ||
215 | + } | ||
216 | + | ||
217 | + /* If SCR_EL3.GPF is unset, GPF may still be routed to EL2. */ | ||
218 | + if (fi->gpcf == GPCF_Fail && target_el < 2) { | ||
219 | + if (arm_hcr_el2_eff(env) & HCR_GPF) { | ||
220 | + target_el = 2; | ||
221 | + } | ||
222 | + } | ||
223 | + | ||
224 | if (fi->stage2) { | ||
225 | target_el = 2; | ||
226 | env->cp15.hpfar_el2 = extract64(fi->s2addr, 12, 47) << 4; | ||
227 | @@ -XXX,XX +XXX,XX @@ void arm_deliver_fault(ARMCPU *cpu, vaddr addr, | ||
228 | env->cp15.hpfar_el2 |= HPFAR_NS; | ||
71 | } | 229 | } |
72 | } | 230 | } |
73 | - if (state == ARM_CP_STATE_AA64) { | 231 | - same_el = (arm_current_el(env) == target_el); |
74 | - /* To allow abbreviation of ARMCPRegInfo | 232 | |
75 | - * definitions, we treat cp == 0 as equivalent to | 233 | + same_el = current_el == target_el; |
76 | - * the value for "standard guest-visible sysreg". | 234 | fsr = compute_fsr_fsc(env, fi, target_el, mmu_idx, &fsc); |
77 | - * STATE_BOTH definitions are also always "standard | 235 | |
78 | - * sysreg" in their AArch64 view (the .cp value may | 236 | if (access_type == MMU_INST_FETCH) { |
79 | - * be non-zero for the benefit of the AArch32 view). | 237 | @@ -XXX,XX +XXX,XX @@ void arm_deliver_fault(ARMCPU *cpu, vaddr addr, |
80 | - */ | 238 | exc = EXCP_DATA_ABORT; |
81 | - if (r->cp == 0 || r->state == ARM_CP_STATE_BOTH) { | ||
82 | - r2->cp = CP_REG_ARM64_SYSREG_CP; | ||
83 | - } | ||
84 | - key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm, | ||
85 | - r2->opc0, opc1, opc2); | ||
86 | - } else { | ||
87 | - key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2); | ||
88 | - } | ||
89 | if (opaque) { | ||
90 | r2->opaque = opaque; | ||
91 | } | 239 | } |
92 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 240 | |
93 | /* Make sure reginfo passed to helpers for wildcarded regs | 241 | + do_raise: |
94 | * has the correct crm/opc1/opc2 for this reg, not CP_ANY: | 242 | env->exception.vaddress = addr; |
95 | */ | 243 | env->exception.fsr = fsr; |
96 | + r2->cp = cp; | 244 | raise_exception(env, exc, syn, target_el); |
97 | r2->crm = crm; | ||
98 | r2->opc1 = opc1; | ||
99 | r2->opc2 = opc2; | ||
100 | -- | 245 | -- |
101 | 2.25.1 | 246 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This controls whether the PACI{A,B}SP instructions trap with BTYPE=3 | 3 | Place the check at the end of get_phys_addr_with_struct, |
4 | (indirect branch from register other than x16/x17). The linux kernel | 4 | so that we check all physical results. |
5 | sets this in bti_enable(). | ||
6 | 5 | ||
7 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/998 | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20230620124418.805717-20-richard.henderson@linaro.org |
10 | Message-id: 20220427042312.294300-1-richard.henderson@linaro.org | ||
11 | [PMM: remove stray change to makefile comment] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | target/arm/cpu.c | 2 ++ | 11 | target/arm/ptw.c | 249 +++++++++++++++++++++++++++++++++++++++++++---- |
15 | tests/tcg/aarch64/bti-3.c | 42 +++++++++++++++++++++++++++++++ | 12 | 1 file changed, 232 insertions(+), 17 deletions(-) |
16 | tests/tcg/aarch64/Makefile.target | 6 ++--- | ||
17 | 3 files changed, 47 insertions(+), 3 deletions(-) | ||
18 | create mode 100644 tests/tcg/aarch64/bti-3.c | ||
19 | 13 | ||
20 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/ptw.c |
23 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/ptw.c |
24 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct S1Translate { |
25 | /* Enable all PAC keys. */ | 19 | void *out_host; |
26 | env->cp15.sctlr_el[1] |= (SCTLR_EnIA | SCTLR_EnIB | | 20 | } S1Translate; |
27 | SCTLR_EnDA | SCTLR_EnDB); | 21 | |
28 | + /* Trap on btype=3 for PACIxSP. */ | 22 | -static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, |
29 | + env->cp15.sctlr_el[1] |= SCTLR_BT0; | 23 | - target_ulong address, |
30 | /* and to the FP/Neon instructions */ | 24 | - MMUAccessType access_type, |
31 | env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 20, 2, 3); | 25 | - GetPhysAddrResult *result, |
32 | /* and to the SVE instructions */ | 26 | - ARMMMUFaultInfo *fi); |
33 | diff --git a/tests/tcg/aarch64/bti-3.c b/tests/tcg/aarch64/bti-3.c | 27 | +static bool get_phys_addr_nogpc(CPUARMState *env, S1Translate *ptw, |
34 | new file mode 100644 | 28 | + target_ulong address, |
35 | index XXXXXXX..XXXXXXX | 29 | + MMUAccessType access_type, |
36 | --- /dev/null | 30 | + GetPhysAddrResult *result, |
37 | +++ b/tests/tcg/aarch64/bti-3.c | 31 | + ARMMMUFaultInfo *fi); |
38 | @@ -XXX,XX +XXX,XX @@ | 32 | + |
39 | +/* | 33 | +static bool get_phys_addr_gpc(CPUARMState *env, S1Translate *ptw, |
40 | + * BTI vs PACIASP | 34 | + target_ulong address, |
41 | + */ | 35 | + MMUAccessType access_type, |
42 | + | 36 | + GetPhysAddrResult *result, |
43 | +#include "bti-crt.inc.c" | 37 | + ARMMMUFaultInfo *fi); |
44 | + | 38 | |
45 | +static void skip2_sigill(int sig, siginfo_t *info, ucontext_t *uc) | 39 | /* This mapping is common between ID_AA64MMFR0.PARANGE and TCR_ELx.{I}PS. */ |
40 | static const uint8_t pamax_map[] = { | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool regime_translation_disabled(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
42 | return (regime_sctlr(env, mmu_idx) & SCTLR_M) == 0; | ||
43 | } | ||
44 | |||
45 | +static bool granule_protection_check(CPUARMState *env, uint64_t paddress, | ||
46 | + ARMSecuritySpace pspace, | ||
47 | + ARMMMUFaultInfo *fi) | ||
46 | +{ | 48 | +{ |
47 | + uc->uc_mcontext.pc += 8; | 49 | + MemTxAttrs attrs = { |
48 | + uc->uc_mcontext.pstate = 1; | 50 | + .secure = true, |
51 | + .space = ARMSS_Root, | ||
52 | + }; | ||
53 | + ARMCPU *cpu = env_archcpu(env); | ||
54 | + uint64_t gpccr = env->cp15.gpccr_el3; | ||
55 | + unsigned pps, pgs, l0gptsz, level = 0; | ||
56 | + uint64_t tableaddr, pps_mask, align, entry, index; | ||
57 | + AddressSpace *as; | ||
58 | + MemTxResult result; | ||
59 | + int gpi; | ||
60 | + | ||
61 | + if (!FIELD_EX64(gpccr, GPCCR, GPC)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + /* | ||
66 | + * GPC Priority 1 (R_GMGRR): | ||
67 | + * R_JWCSM: If the configuration of GPCCR_EL3 is invalid, | ||
68 | + * the access fails as GPT walk fault at level 0. | ||
69 | + */ | ||
70 | + | ||
71 | + /* | ||
72 | + * Configuration of PPS to a value exceeding the implemented | ||
73 | + * physical address size is invalid. | ||
74 | + */ | ||
75 | + pps = FIELD_EX64(gpccr, GPCCR, PPS); | ||
76 | + if (pps > FIELD_EX64(cpu->isar.id_aa64mmfr0, ID_AA64MMFR0, PARANGE)) { | ||
77 | + goto fault_walk; | ||
78 | + } | ||
79 | + pps = pamax_map[pps]; | ||
80 | + pps_mask = MAKE_64BIT_MASK(0, pps); | ||
81 | + | ||
82 | + switch (FIELD_EX64(gpccr, GPCCR, SH)) { | ||
83 | + case 0b10: /* outer shareable */ | ||
84 | + break; | ||
85 | + case 0b00: /* non-shareable */ | ||
86 | + case 0b11: /* inner shareable */ | ||
87 | + /* Inner and Outer non-cacheable requires Outer shareable. */ | ||
88 | + if (FIELD_EX64(gpccr, GPCCR, ORGN) == 0 && | ||
89 | + FIELD_EX64(gpccr, GPCCR, IRGN) == 0) { | ||
90 | + goto fault_walk; | ||
91 | + } | ||
92 | + break; | ||
93 | + default: /* reserved */ | ||
94 | + goto fault_walk; | ||
95 | + } | ||
96 | + | ||
97 | + switch (FIELD_EX64(gpccr, GPCCR, PGS)) { | ||
98 | + case 0b00: /* 4KB */ | ||
99 | + pgs = 12; | ||
100 | + break; | ||
101 | + case 0b01: /* 64KB */ | ||
102 | + pgs = 16; | ||
103 | + break; | ||
104 | + case 0b10: /* 16KB */ | ||
105 | + pgs = 14; | ||
106 | + break; | ||
107 | + default: /* reserved */ | ||
108 | + goto fault_walk; | ||
109 | + } | ||
110 | + | ||
111 | + /* Note this field is read-only and fixed at reset. */ | ||
112 | + l0gptsz = 30 + FIELD_EX64(gpccr, GPCCR, L0GPTSZ); | ||
113 | + | ||
114 | + /* | ||
115 | + * GPC Priority 2: Secure, Realm or Root address exceeds PPS. | ||
116 | + * R_CPDSB: A NonSecure physical address input exceeding PPS | ||
117 | + * does not experience any fault. | ||
118 | + */ | ||
119 | + if (paddress & ~pps_mask) { | ||
120 | + if (pspace == ARMSS_NonSecure) { | ||
121 | + return true; | ||
122 | + } | ||
123 | + goto fault_size; | ||
124 | + } | ||
125 | + | ||
126 | + /* GPC Priority 3: the base address of GPTBR_EL3 exceeds PPS. */ | ||
127 | + tableaddr = env->cp15.gptbr_el3 << 12; | ||
128 | + if (tableaddr & ~pps_mask) { | ||
129 | + goto fault_size; | ||
130 | + } | ||
131 | + | ||
132 | + /* | ||
133 | + * BADDR is aligned per a function of PPS and L0GPTSZ. | ||
134 | + * These bits of GPTBR_EL3 are RES0, but are not a configuration error, | ||
135 | + * unlike the RES0 bits of the GPT entries (R_XNKFZ). | ||
136 | + */ | ||
137 | + align = MAX(pps - l0gptsz + 3, 12); | ||
138 | + align = MAKE_64BIT_MASK(0, align); | ||
139 | + tableaddr &= ~align; | ||
140 | + | ||
141 | + as = arm_addressspace(env_cpu(env), attrs); | ||
142 | + | ||
143 | + /* Level 0 lookup. */ | ||
144 | + index = extract64(paddress, l0gptsz, pps - l0gptsz); | ||
145 | + tableaddr += index * 8; | ||
146 | + entry = address_space_ldq_le(as, tableaddr, attrs, &result); | ||
147 | + if (result != MEMTX_OK) { | ||
148 | + goto fault_eabt; | ||
149 | + } | ||
150 | + | ||
151 | + switch (extract32(entry, 0, 4)) { | ||
152 | + case 1: /* block descriptor */ | ||
153 | + if (entry >> 8) { | ||
154 | + goto fault_walk; /* RES0 bits not 0 */ | ||
155 | + } | ||
156 | + gpi = extract32(entry, 4, 4); | ||
157 | + goto found; | ||
158 | + case 3: /* table descriptor */ | ||
159 | + tableaddr = entry & ~0xf; | ||
160 | + align = MAX(l0gptsz - pgs - 1, 12); | ||
161 | + align = MAKE_64BIT_MASK(0, align); | ||
162 | + if (tableaddr & (~pps_mask | align)) { | ||
163 | + goto fault_walk; /* RES0 bits not 0 */ | ||
164 | + } | ||
165 | + break; | ||
166 | + default: /* invalid */ | ||
167 | + goto fault_walk; | ||
168 | + } | ||
169 | + | ||
170 | + /* Level 1 lookup */ | ||
171 | + level = 1; | ||
172 | + index = extract64(paddress, pgs + 4, l0gptsz - pgs - 4); | ||
173 | + tableaddr += index * 8; | ||
174 | + entry = address_space_ldq_le(as, tableaddr, attrs, &result); | ||
175 | + if (result != MEMTX_OK) { | ||
176 | + goto fault_eabt; | ||
177 | + } | ||
178 | + | ||
179 | + switch (extract32(entry, 0, 4)) { | ||
180 | + case 1: /* contiguous descriptor */ | ||
181 | + if (entry >> 10) { | ||
182 | + goto fault_walk; /* RES0 bits not 0 */ | ||
183 | + } | ||
184 | + /* | ||
185 | + * Because the softmmu tlb only works on units of TARGET_PAGE_SIZE, | ||
186 | + * and because we cannot invalidate by pa, and thus will always | ||
187 | + * flush entire tlbs, we don't actually care about the range here | ||
188 | + * and can simply extract the GPI as the result. | ||
189 | + */ | ||
190 | + if (extract32(entry, 8, 2) == 0) { | ||
191 | + goto fault_walk; /* reserved contig */ | ||
192 | + } | ||
193 | + gpi = extract32(entry, 4, 4); | ||
194 | + break; | ||
195 | + default: | ||
196 | + index = extract64(paddress, pgs, 4); | ||
197 | + gpi = extract64(entry, index * 4, 4); | ||
198 | + break; | ||
199 | + } | ||
200 | + | ||
201 | + found: | ||
202 | + switch (gpi) { | ||
203 | + case 0b0000: /* no access */ | ||
204 | + break; | ||
205 | + case 0b1111: /* all access */ | ||
206 | + return true; | ||
207 | + case 0b1000: | ||
208 | + case 0b1001: | ||
209 | + case 0b1010: | ||
210 | + case 0b1011: | ||
211 | + if (pspace == (gpi & 3)) { | ||
212 | + return true; | ||
213 | + } | ||
214 | + break; | ||
215 | + default: | ||
216 | + goto fault_walk; /* reserved */ | ||
217 | + } | ||
218 | + | ||
219 | + fi->gpcf = GPCF_Fail; | ||
220 | + goto fault_common; | ||
221 | + fault_eabt: | ||
222 | + fi->gpcf = GPCF_EABT; | ||
223 | + goto fault_common; | ||
224 | + fault_size: | ||
225 | + fi->gpcf = GPCF_AddressSize; | ||
226 | + goto fault_common; | ||
227 | + fault_walk: | ||
228 | + fi->gpcf = GPCF_Walk; | ||
229 | + fault_common: | ||
230 | + fi->level = level; | ||
231 | + fi->paddr = paddress; | ||
232 | + fi->paddr_space = pspace; | ||
233 | + return false; | ||
49 | +} | 234 | +} |
50 | + | 235 | + |
51 | +#define BTYPE_1() \ | 236 | static bool S2_attrs_are_device(uint64_t hcr, uint8_t attrs) |
52 | + asm("mov %0,#1; adr x16, 1f; br x16; 1: hint #25; mov %0,#0" \ | 237 | { |
53 | + : "=r"(skipped) : : "x16", "x30") | 238 | /* |
54 | + | 239 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
55 | +#define BTYPE_2() \ | 240 | }; |
56 | + asm("mov %0,#1; adr x16, 1f; blr x16; 1: hint #25; mov %0,#0" \ | 241 | GetPhysAddrResult s2 = { }; |
57 | + : "=r"(skipped) : : "x16", "x30") | 242 | |
58 | + | 243 | - if (get_phys_addr_with_struct(env, &s2ptw, addr, |
59 | +#define BTYPE_3() \ | 244 | - MMU_DATA_LOAD, &s2, fi)) { |
60 | + asm("mov %0,#1; adr x15, 1f; br x15; 1: hint #25; mov %0,#0" \ | 245 | + if (get_phys_addr_gpc(env, &s2ptw, addr, MMU_DATA_LOAD, &s2, fi)) { |
61 | + : "=r"(skipped) : : "x15", "x30") | 246 | goto fail; |
62 | + | 247 | } |
63 | +#define TEST(WHICH, EXPECT) \ | 248 | + |
64 | + do { WHICH(); fail += skipped ^ EXPECT; } while (0) | 249 | ptw->out_phys = s2.f.phys_addr; |
65 | + | 250 | pte_attrs = s2.cacheattrs.attrs; |
66 | +int main() | 251 | ptw->out_host = NULL; |
252 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
253 | |||
254 | fail: | ||
255 | assert(fi->type != ARMFault_None); | ||
256 | + if (fi->type == ARMFault_GPCFOnOutput) { | ||
257 | + fi->type = ARMFault_GPCFOnWalk; | ||
258 | + } | ||
259 | fi->s2addr = addr; | ||
260 | fi->stage2 = true; | ||
261 | fi->s1ptw = true; | ||
262 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_disabled(CPUARMState *env, target_ulong address, | ||
263 | ARMMMUFaultInfo *fi) | ||
264 | { | ||
265 | uint8_t memattr = 0x00; /* Device nGnRnE */ | ||
266 | - uint8_t shareability = 0; /* non-sharable */ | ||
267 | + uint8_t shareability = 0; /* non-shareable */ | ||
268 | int r_el; | ||
269 | |||
270 | switch (mmu_idx) { | ||
271 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_disabled(CPUARMState *env, target_ulong address, | ||
272 | } else { | ||
273 | memattr = 0x44; /* Normal, NC, No */ | ||
274 | } | ||
275 | - shareability = 2; /* outer sharable */ | ||
276 | + shareability = 2; /* outer shareable */ | ||
277 | } | ||
278 | result->cacheattrs.is_s2_format = false; | ||
279 | break; | ||
280 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
281 | ARMSecuritySpace ipa_space; | ||
282 | uint64_t hcr; | ||
283 | |||
284 | - ret = get_phys_addr_with_struct(env, ptw, address, access_type, result, fi); | ||
285 | + ret = get_phys_addr_nogpc(env, ptw, address, access_type, result, fi); | ||
286 | |||
287 | /* If S1 fails, return early. */ | ||
288 | if (ret) { | ||
289 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
290 | cacheattrs1 = result->cacheattrs; | ||
291 | memset(result, 0, sizeof(*result)); | ||
292 | |||
293 | - ret = get_phys_addr_with_struct(env, ptw, ipa, access_type, result, fi); | ||
294 | + ret = get_phys_addr_nogpc(env, ptw, ipa, access_type, result, fi); | ||
295 | fi->s2addr = ipa; | ||
296 | |||
297 | /* Combine the S1 and S2 perms. */ | ||
298 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
299 | return false; | ||
300 | } | ||
301 | |||
302 | -static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
303 | +static bool get_phys_addr_nogpc(CPUARMState *env, S1Translate *ptw, | ||
304 | target_ulong address, | ||
305 | MMUAccessType access_type, | ||
306 | GetPhysAddrResult *result, | ||
307 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_with_struct(CPUARMState *env, S1Translate *ptw, | ||
308 | } | ||
309 | } | ||
310 | |||
311 | +static bool get_phys_addr_gpc(CPUARMState *env, S1Translate *ptw, | ||
312 | + target_ulong address, | ||
313 | + MMUAccessType access_type, | ||
314 | + GetPhysAddrResult *result, | ||
315 | + ARMMMUFaultInfo *fi) | ||
67 | +{ | 316 | +{ |
68 | + int fail = 0; | 317 | + if (get_phys_addr_nogpc(env, ptw, address, access_type, result, fi)) { |
69 | + int skipped; | 318 | + return true; |
70 | + | 319 | + } |
71 | + /* Signal-like with SA_SIGINFO. */ | 320 | + if (!granule_protection_check(env, result->f.phys_addr, |
72 | + signal_info(SIGILL, skip2_sigill); | 321 | + result->f.attrs.space, fi)) { |
73 | + | 322 | + fi->type = ARMFault_GPCFOnOutput; |
74 | + /* With SCTLR_EL1.BT0 set, PACIASP is not compatible with type=3. */ | 323 | + return true; |
75 | + TEST(BTYPE_1, 0); | 324 | + } |
76 | + TEST(BTYPE_2, 0); | 325 | + return false; |
77 | + TEST(BTYPE_3, 1); | ||
78 | + | ||
79 | + return fail; | ||
80 | +} | 326 | +} |
81 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | 327 | + |
82 | index XXXXXXX..XXXXXXX 100644 | 328 | bool get_phys_addr_with_secure(CPUARMState *env, target_ulong address, |
83 | --- a/tests/tcg/aarch64/Makefile.target | 329 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
84 | +++ b/tests/tcg/aarch64/Makefile.target | 330 | bool is_secure, GetPhysAddrResult *result, |
85 | @@ -XXX,XX +XXX,XX @@ endif | 331 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr_with_secure(CPUARMState *env, target_ulong address, |
86 | # BTI Tests | 332 | .in_secure = is_secure, |
87 | # bti-1 tests the elf notes, so we require special compiler support. | 333 | .in_space = arm_secure_to_space(is_secure), |
88 | ifneq ($(CROSS_CC_HAS_ARMV8_BTI),) | 334 | }; |
89 | -AARCH64_TESTS += bti-1 | 335 | - return get_phys_addr_with_struct(env, &ptw, address, access_type, |
90 | -bti-1: CFLAGS += -mbranch-protection=standard | 336 | - result, fi); |
91 | -bti-1: LDFLAGS += -nostdlib | 337 | + return get_phys_addr_gpc(env, &ptw, address, access_type, result, fi); |
92 | +AARCH64_TESTS += bti-1 bti-3 | 338 | } |
93 | +bti-1 bti-3: CFLAGS += -mbranch-protection=standard | 339 | |
94 | +bti-1 bti-3: LDFLAGS += -nostdlib | 340 | bool get_phys_addr(CPUARMState *env, target_ulong address, |
95 | endif | 341 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
96 | # bti-2 tests PROT_BTI, so no special compiler support required. | 342 | |
97 | AARCH64_TESTS += bti-2 | 343 | ptw.in_space = ss; |
344 | ptw.in_secure = arm_space_is_secure(ss); | ||
345 | - return get_phys_addr_with_struct(env, &ptw, address, access_type, | ||
346 | - result, fi); | ||
347 | + return get_phys_addr_gpc(env, &ptw, address, access_type, result, fi); | ||
348 | } | ||
349 | |||
350 | hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
351 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
352 | ARMMMUFaultInfo fi = {}; | ||
353 | bool ret; | ||
354 | |||
355 | - ret = get_phys_addr_with_struct(env, &ptw, addr, MMU_DATA_LOAD, &res, &fi); | ||
356 | + ret = get_phys_addr_gpc(env, &ptw, addr, MMU_DATA_LOAD, &res, &fi); | ||
357 | *attrs = res.f.attrs; | ||
358 | |||
359 | if (ret) { | ||
98 | -- | 360 | -- |
99 | 2.25.1 | 361 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Perform the override check early, so that it is still done | 3 | Add an x-rme cpu property to enable FEAT_RME. |
4 | even when we decide to discard an unreachable cpreg. | 4 | Add an x-l0gptsz property to set GPCCR_EL3.L0GPTSZ, |
5 | for testing various possible configurations. | ||
5 | 6 | ||
6 | Use assert not printf+abort. | 7 | We're not currently completely sure whether FEAT_RME will |
8 | be OK to enable purely as a CPU-level property, or if it will | ||
9 | need board co-operation, so we're making these experimental | ||
10 | x- properties, so that the people developing the system | ||
11 | level software for RME can try to start using this and let | ||
12 | us know how it goes. The command line syntax for enabling | ||
13 | this will change in future, without backwards-compatibility. | ||
7 | 14 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 15 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 20230620124418.805717-21-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20220501055028.646596-18-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 19 | --- |
13 | target/arm/helper.c | 22 ++++++++-------------- | 20 | target/arm/tcg/cpu64.c | 53 ++++++++++++++++++++++++++++++++++++++++++ |
14 | 1 file changed, 8 insertions(+), 14 deletions(-) | 21 | 1 file changed, 53 insertions(+) |
15 | 22 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 23 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 25 | --- a/target/arm/tcg/cpu64.c |
19 | +++ b/target/arm/helper.c | 26 | +++ b/target/arm/tcg/cpu64.c |
20 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 27 | @@ -XXX,XX +XXX,XX @@ static void cpu_max_set_sve_max_vq(Object *obj, Visitor *v, const char *name, |
21 | g_assert_not_reached(); | 28 | cpu->sve_max_vq = max_vq; |
22 | } | 29 | } |
23 | 30 | ||
24 | + /* Overriding of an existing definition must be explicitly requested. */ | 31 | +static bool cpu_arm_get_rme(Object *obj, Error **errp) |
25 | + if (!(r->type & ARM_CP_OVERRIDE)) { | 32 | +{ |
26 | + const ARMCPRegInfo *oldreg = get_arm_cp_reginfo(cpu->cp_regs, key); | 33 | + ARMCPU *cpu = ARM_CPU(obj); |
27 | + if (oldreg) { | 34 | + return cpu_isar_feature(aa64_rme, cpu); |
28 | + assert(oldreg->type & ARM_CP_OVERRIDE); | 35 | +} |
29 | + } | 36 | + |
37 | +static void cpu_arm_set_rme(Object *obj, bool value, Error **errp) | ||
38 | +{ | ||
39 | + ARMCPU *cpu = ARM_CPU(obj); | ||
40 | + uint64_t t; | ||
41 | + | ||
42 | + t = cpu->isar.id_aa64pfr0; | ||
43 | + t = FIELD_DP64(t, ID_AA64PFR0, RME, value); | ||
44 | + cpu->isar.id_aa64pfr0 = t; | ||
45 | +} | ||
46 | + | ||
47 | +static void cpu_max_set_l0gptsz(Object *obj, Visitor *v, const char *name, | ||
48 | + void *opaque, Error **errp) | ||
49 | +{ | ||
50 | + ARMCPU *cpu = ARM_CPU(obj); | ||
51 | + uint32_t value; | ||
52 | + | ||
53 | + if (!visit_type_uint32(v, name, &value, errp)) { | ||
54 | + return; | ||
30 | + } | 55 | + } |
31 | + | 56 | + |
32 | /* Combine cpreg and name into one allocation. */ | 57 | + /* Encode the value for the GPCCR_EL3 field. */ |
33 | name_len = strlen(name) + 1; | 58 | + switch (value) { |
34 | r2 = g_malloc(sizeof(*r2) + name_len); | 59 | + case 30: |
35 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | 60 | + case 34: |
36 | assert(!raw_accessors_invalid(r2)); | 61 | + case 36: |
37 | } | 62 | + case 39: |
38 | 63 | + cpu->reset_l0gptsz = value - 30; | |
39 | - /* Overriding of an existing definition must be explicitly | 64 | + break; |
40 | - * requested. | 65 | + default: |
41 | - */ | 66 | + error_setg(errp, "invalid value for l0gptsz"); |
42 | - if (!(r->type & ARM_CP_OVERRIDE)) { | 67 | + error_append_hint(errp, "valid values are 30, 34, 36, 39\n"); |
43 | - const ARMCPRegInfo *oldreg = get_arm_cp_reginfo(cpu->cp_regs, key); | 68 | + break; |
44 | - if (oldreg && !(oldreg->type & ARM_CP_OVERRIDE)) { | 69 | + } |
45 | - fprintf(stderr, "Register redefined: cp=%d %d bit " | 70 | +} |
46 | - "crn=%d crm=%d opc1=%d opc2=%d, " | 71 | + |
47 | - "was %s, now %s\n", r2->cp, 32 + 32 * is64, | 72 | +static void cpu_max_get_l0gptsz(Object *obj, Visitor *v, const char *name, |
48 | - r2->crn, r2->crm, r2->opc1, r2->opc2, | 73 | + void *opaque, Error **errp) |
49 | - oldreg->name, r2->name); | 74 | +{ |
50 | - g_assert_not_reached(); | 75 | + ARMCPU *cpu = ARM_CPU(obj); |
51 | - } | 76 | + uint32_t value = cpu->reset_l0gptsz + 30; |
52 | - } | 77 | + |
53 | g_hash_table_insert(cpu->cp_regs, (gpointer)(uintptr_t)key, r2); | 78 | + visit_type_uint32(v, name, &value, errp); |
79 | +} | ||
80 | + | ||
81 | static Property arm_cpu_lpa2_property = | ||
82 | DEFINE_PROP_BOOL("lpa2", ARMCPU, prop_lpa2, true); | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
85 | aarch64_add_sme_properties(obj); | ||
86 | object_property_add(obj, "sve-max-vq", "uint32", cpu_max_get_sve_max_vq, | ||
87 | cpu_max_set_sve_max_vq, NULL, NULL); | ||
88 | + object_property_add_bool(obj, "x-rme", cpu_arm_get_rme, cpu_arm_set_rme); | ||
89 | + object_property_add(obj, "x-l0gptsz", "uint32", cpu_max_get_l0gptsz, | ||
90 | + cpu_max_set_l0gptsz, NULL, NULL); | ||
91 | qdev_property_add_static(DEVICE(obj), &arm_cpu_lpa2_property); | ||
54 | } | 92 | } |
55 | 93 | ||
56 | -- | 94 | -- |
57 | 2.25.1 | 95 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Remove a possible source of error by removing REGINFO_SENTINEL | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | and using ARRAY_SIZE (convinently hidden inside a macro) to | ||
5 | find the end of the set of regs being registered or modified. | ||
6 | |||
7 | The space saved by not having the extra array element reduces | ||
8 | the executable's .data.rel.ro section by about 9k. | ||
9 | |||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20230622143046.1578160-1-richard.henderson@linaro.org |
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | [PMM: fixed typo; note experimental status in emulation.rst too] |
13 | Message-id: 20220501055028.646596-4-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 8 | --- |
16 | target/arm/cpregs.h | 53 +++++++++--------- | 9 | docs/system/arm/cpu-features.rst | 23 +++++++++++++++++++++++ |
17 | hw/arm/pxa2xx.c | 1 - | 10 | docs/system/arm/emulation.rst | 1 + |
18 | hw/arm/pxa2xx_pic.c | 1 - | 11 | 2 files changed, 24 insertions(+) |
19 | hw/intc/arm_gicv3_cpuif.c | 5 -- | ||
20 | hw/intc/arm_gicv3_kvm.c | 1 - | ||
21 | target/arm/cpu64.c | 1 - | ||
22 | target/arm/cpu_tcg.c | 4 -- | ||
23 | target/arm/helper.c | 111 ++++++++------------------------------ | ||
24 | 8 files changed, 48 insertions(+), 129 deletions(-) | ||
25 | 12 | ||
26 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | 13 | diff --git a/docs/system/arm/cpu-features.rst b/docs/system/arm/cpu-features.rst |
27 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/target/arm/cpregs.h | 15 | --- a/docs/system/arm/cpu-features.rst |
29 | +++ b/target/arm/cpregs.h | 16 | +++ b/docs/system/arm/cpu-features.rst |
30 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ As with ``sve-default-vector-length``, if the default length is larger |
31 | #define ARM_CP_NO_GDB 0x4000 | 18 | than the maximum vector length enabled, the actual vector length will |
32 | #define ARM_CP_RAISES_EXC 0x8000 | 19 | be reduced. If this property is set to ``-1`` then the default vector |
33 | #define ARM_CP_NEWEL 0x10000 | 20 | length is set to the maximum possible length. |
34 | -/* Used only as a terminator for ARMCPRegInfo lists */ | ||
35 | -#define ARM_CP_SENTINEL 0xfffff | ||
36 | /* Mask of only the flag bits in a type field */ | ||
37 | #define ARM_CP_FLAG_MASK 0x1f0ff | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ enum { | ||
40 | ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */ | ||
41 | }; | ||
42 | |||
43 | -/* | ||
44 | - * Return true if cptype is a valid type field. This is used to try to | ||
45 | - * catch errors where the sentinel has been accidentally left off the end | ||
46 | - * of a list of registers. | ||
47 | - */ | ||
48 | -static inline bool cptype_valid(int cptype) | ||
49 | -{ | ||
50 | - return ((cptype & ~ARM_CP_FLAG_MASK) == 0) | ||
51 | - || ((cptype & ARM_CP_SPECIAL) && | ||
52 | - ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL)); | ||
53 | -} | ||
54 | - | ||
55 | /* | ||
56 | * Access rights: | ||
57 | * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM | ||
58 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | ||
59 | #define CPREG_FIELD64(env, ri) \ | ||
60 | (*(uint64_t *)((char *)(env) + (ri)->fieldoffset)) | ||
61 | |||
62 | -#define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL } | ||
63 | +void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, const ARMCPRegInfo *reg, | ||
64 | + void *opaque); | ||
65 | |||
66 | -void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
67 | - const ARMCPRegInfo *regs, void *opaque); | ||
68 | -void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
69 | - const ARMCPRegInfo *regs, void *opaque); | ||
70 | -static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
71 | -{ | ||
72 | - define_arm_cp_regs_with_opaque(cpu, regs, 0); | ||
73 | -} | ||
74 | static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs) | ||
75 | { | ||
76 | - define_one_arm_cp_reg_with_opaque(cpu, regs, 0); | ||
77 | + define_one_arm_cp_reg_with_opaque(cpu, regs, NULL); | ||
78 | } | ||
79 | + | 21 | + |
80 | +void define_arm_cp_regs_with_opaque_len(ARMCPU *cpu, const ARMCPRegInfo *regs, | 22 | +RME CPU Properties |
81 | + void *opaque, size_t len); | 23 | +================== |
82 | + | 24 | + |
83 | +#define define_arm_cp_regs_with_opaque(CPU, REGS, OPAQUE) \ | 25 | +The status of RME support with QEMU is experimental. At this time we |
84 | + do { \ | 26 | +only support RME within the CPU proper, not within the SMMU or GIC. |
85 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(REGS) == 0); \ | 27 | +The feature is enabled by the CPU property ``x-rme``, with the ``x-`` |
86 | + define_arm_cp_regs_with_opaque_len(CPU, REGS, OPAQUE, \ | 28 | +prefix present as a reminder of the experimental status, and defaults off. |
87 | + ARRAY_SIZE(REGS)); \ | ||
88 | + } while (0) | ||
89 | + | 29 | + |
90 | +#define define_arm_cp_regs(CPU, REGS) \ | 30 | +The method for enabling RME will change in some future QEMU release |
91 | + define_arm_cp_regs_with_opaque(CPU, REGS, NULL) | 31 | +without notice or backward compatibility. |
92 | + | 32 | + |
93 | const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp); | 33 | +RME Level 0 GPT Size Property |
94 | 34 | +----------------------------- | |
95 | /* | 35 | + |
96 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMCPRegUserSpaceInfo { | 36 | +To aid firmware developers in testing different possible CPU |
97 | uint64_t fixed_bits; | 37 | +configurations, ``x-l0gptsz=S`` may be used to specify the value |
98 | } ARMCPRegUserSpaceInfo; | 38 | +to encode into ``GPCCR_EL3.L0GPTSZ``, a read-only field that |
99 | 39 | +specifies the size of the Level 0 Granule Protection Table. | |
100 | -#define REGUSERINFO_SENTINEL { .name = NULL } | 40 | +Legal values for ``S`` are 30, 34, 36, and 39; the default is 30. |
101 | +void modify_arm_cp_regs_with_len(ARMCPRegInfo *regs, size_t regs_len, | 41 | + |
102 | + const ARMCPRegUserSpaceInfo *mods, | 42 | +As with ``x-rme``, the ``x-l0gptsz`` property may be renamed or |
103 | + size_t mods_len); | 43 | +removed in some future QEMU release. |
104 | 44 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | |
105 | -void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods); | ||
106 | +#define modify_arm_cp_regs(REGS, MODS) \ | ||
107 | + do { \ | ||
108 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(REGS) == 0); \ | ||
109 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(MODS) == 0); \ | ||
110 | + modify_arm_cp_regs_with_len(REGS, ARRAY_SIZE(REGS), \ | ||
111 | + MODS, ARRAY_SIZE(MODS)); \ | ||
112 | + } while (0) | ||
113 | |||
114 | /* CPWriteFn that can be used to implement writes-ignored behaviour */ | ||
115 | void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
116 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
118 | --- a/hw/arm/pxa2xx.c | 46 | --- a/docs/system/arm/emulation.rst |
119 | +++ b/hw/arm/pxa2xx.c | 47 | +++ b/docs/system/arm/emulation.rst |
120 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pxa_cp_reginfo[] = { | 48 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
121 | { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0, | 49 | - FEAT_RAS (Reliability, availability, and serviceability) |
122 | .access = PL1_RW, .type = ARM_CP_IO, | 50 | - FEAT_RASv1p1 (RAS Extension v1.1) |
123 | .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write }, | 51 | - FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) |
124 | - REGINFO_SENTINEL | 52 | +- FEAT_RME (Realm Management Extension) (NB: support status in QEMU is experimental) |
125 | }; | 53 | - FEAT_RNG (Random number generator) |
126 | 54 | - FEAT_S2FWB (Stage 2 forced Write-Back) | |
127 | static void pxa2xx_setup_cp14(PXA2xxState *s) | 55 | - FEAT_SB (Speculation Barrier) |
128 | diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/hw/arm/pxa2xx_pic.c | ||
131 | +++ b/hw/arm/pxa2xx_pic.c | ||
132 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pxa_pic_cp_reginfo[] = { | ||
133 | REGINFO_FOR_PIC_CP("ICLR2", 8), | ||
134 | REGINFO_FOR_PIC_CP("ICFP2", 9), | ||
135 | REGINFO_FOR_PIC_CP("ICPR2", 0xa), | ||
136 | - REGINFO_SENTINEL | ||
137 | }; | ||
138 | |||
139 | static const MemoryRegionOps pxa2xx_pic_ops = { | ||
140 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
143 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
144 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { | ||
145 | .readfn = icc_igrpen1_el3_read, | ||
146 | .writefn = icc_igrpen1_el3_write, | ||
147 | }, | ||
148 | - REGINFO_SENTINEL | ||
149 | }; | ||
150 | |||
151 | static uint64_t ich_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
152 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_hcr_reginfo[] = { | ||
153 | .readfn = ich_vmcr_read, | ||
154 | .writefn = ich_vmcr_write, | ||
155 | }, | ||
156 | - REGINFO_SENTINEL | ||
157 | }; | ||
158 | |||
159 | static const ARMCPRegInfo gicv3_cpuif_ich_apxr1_reginfo[] = { | ||
160 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_ich_apxr1_reginfo[] = { | ||
161 | .readfn = ich_ap_read, | ||
162 | .writefn = ich_ap_write, | ||
163 | }, | ||
164 | - REGINFO_SENTINEL | ||
165 | }; | ||
166 | |||
167 | static const ARMCPRegInfo gicv3_cpuif_ich_apxr23_reginfo[] = { | ||
168 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_ich_apxr23_reginfo[] = { | ||
169 | .readfn = ich_ap_read, | ||
170 | .writefn = ich_ap_write, | ||
171 | }, | ||
172 | - REGINFO_SENTINEL | ||
173 | }; | ||
174 | |||
175 | static void gicv3_cpuif_el_change_hook(ARMCPU *cpu, void *opaque) | ||
176 | @@ -XXX,XX +XXX,XX @@ void gicv3_init_cpuif(GICv3State *s) | ||
177 | .readfn = ich_lr_read, | ||
178 | .writefn = ich_lr_write, | ||
179 | }, | ||
180 | - REGINFO_SENTINEL | ||
181 | }; | ||
182 | define_arm_cp_regs(cpu, lr_regset); | ||
183 | } | ||
184 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | ||
185 | index XXXXXXX..XXXXXXX 100644 | ||
186 | --- a/hw/intc/arm_gicv3_kvm.c | ||
187 | +++ b/hw/intc/arm_gicv3_kvm.c | ||
188 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { | ||
189 | */ | ||
190 | .resetfn = arm_gicv3_icc_reset, | ||
191 | }, | ||
192 | - REGINFO_SENTINEL | ||
193 | }; | ||
194 | |||
195 | /** | ||
196 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/target/arm/cpu64.c | ||
199 | +++ b/target/arm/cpu64.c | ||
200 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
201 | { .name = "L2MERRSR", | ||
202 | .cp = 15, .opc1 = 3, .crm = 15, | ||
203 | .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
204 | - REGINFO_SENTINEL | ||
205 | }; | ||
206 | |||
207 | static void aarch64_a57_initfn(Object *obj) | ||
208 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
209 | index XXXXXXX..XXXXXXX 100644 | ||
210 | --- a/target/arm/cpu_tcg.c | ||
211 | +++ b/target/arm/cpu_tcg.c | ||
212 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexa8_cp_reginfo[] = { | ||
213 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
214 | { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, | ||
215 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
216 | - REGINFO_SENTINEL | ||
217 | }; | ||
218 | |||
219 | static void cortex_a8_initfn(Object *obj) | ||
220 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexa9_cp_reginfo[] = { | ||
221 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | ||
222 | { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, | ||
223 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | ||
224 | - REGINFO_SENTINEL | ||
225 | }; | ||
226 | |||
227 | static void cortex_a9_initfn(Object *obj) | ||
228 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexa15_cp_reginfo[] = { | ||
229 | #endif | ||
230 | { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, | ||
231 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
232 | - REGINFO_SENTINEL | ||
233 | }; | ||
234 | |||
235 | static void cortex_a7_initfn(Object *obj) | ||
236 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cortexr5_cp_reginfo[] = { | ||
237 | .access = PL1_RW, .type = ARM_CP_CONST }, | ||
238 | { .name = "DCACHE_INVAL", .cp = 15, .opc1 = 0, .crn = 15, .crm = 5, | ||
239 | .opc2 = 0, .access = PL1_W, .type = ARM_CP_NOP }, | ||
240 | - REGINFO_SENTINEL | ||
241 | }; | ||
242 | |||
243 | static void cortex_r5_initfn(Object *obj) | ||
244 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
245 | index XXXXXXX..XXXXXXX 100644 | ||
246 | --- a/target/arm/helper.c | ||
247 | +++ b/target/arm/helper.c | ||
248 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
249 | .secure = ARM_CP_SECSTATE_S, | ||
250 | .fieldoffset = offsetof(CPUARMState, cp15.contextidr_s), | ||
251 | .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, }, | ||
252 | - REGINFO_SENTINEL | ||
253 | }; | ||
254 | |||
255 | static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
256 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
257 | { .name = "CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY, | ||
258 | .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W, | ||
259 | .type = ARM_CP_NOP | ARM_CP_OVERRIDE }, | ||
260 | - REGINFO_SENTINEL | ||
261 | }; | ||
262 | |||
263 | static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
264 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
265 | */ | ||
266 | { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2, | ||
267 | .access = PL1_W, .type = ARM_CP_WFI }, | ||
268 | - REGINFO_SENTINEL | ||
269 | }; | ||
270 | |||
271 | static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
272 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
273 | .opc1 = 0, .opc2 = 0, .access = PL1_RW, .type = ARM_CP_NOP }, | ||
274 | { .name = "NMRR", .cp = 15, .crn = 10, .crm = 2, | ||
275 | .opc1 = 0, .opc2 = 1, .access = PL1_RW, .type = ARM_CP_NOP }, | ||
276 | - REGINFO_SENTINEL | ||
277 | }; | ||
278 | |||
279 | static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
280 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
281 | .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access, | ||
282 | .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1), | ||
283 | .resetfn = cpacr_reset, .writefn = cpacr_write, .readfn = cpacr_read }, | ||
284 | - REGINFO_SENTINEL | ||
285 | }; | ||
286 | |||
287 | typedef struct pm_event { | ||
288 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
289 | { .name = "TLBIMVAA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3, | ||
290 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
291 | .writefn = tlbimvaa_write }, | ||
292 | - REGINFO_SENTINEL | ||
293 | }; | ||
294 | |||
295 | static const ARMCPRegInfo v7mp_cp_reginfo[] = { | ||
296 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7mp_cp_reginfo[] = { | ||
297 | { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | ||
298 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
299 | .writefn = tlbimvaa_is_write }, | ||
300 | - REGINFO_SENTINEL | ||
301 | }; | ||
302 | |||
303 | static const ARMCPRegInfo pmovsset_cp_reginfo[] = { | ||
304 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmovsset_cp_reginfo[] = { | ||
305 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr), | ||
306 | .writefn = pmovsset_write, | ||
307 | .raw_writefn = raw_write }, | ||
308 | - REGINFO_SENTINEL | ||
309 | }; | ||
310 | |||
311 | static void teecr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
312 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo t2ee_cp_reginfo[] = { | ||
313 | { .name = "TEEHBR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 6, .opc2 = 0, | ||
314 | .access = PL0_RW, .fieldoffset = offsetof(CPUARMState, teehbr), | ||
315 | .accessfn = teehbr_access, .resetvalue = 0 }, | ||
316 | - REGINFO_SENTINEL | ||
317 | }; | ||
318 | |||
319 | static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
320 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
321 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrprw_s), | ||
322 | offsetoflow32(CPUARMState, cp15.tpidrprw_ns) }, | ||
323 | .resetvalue = 0 }, | ||
324 | - REGINFO_SENTINEL | ||
325 | }; | ||
326 | |||
327 | #ifndef CONFIG_USER_ONLY | ||
328 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
329 | .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval), | ||
330 | .writefn = gt_sec_cval_write, .raw_writefn = raw_write, | ||
331 | }, | ||
332 | - REGINFO_SENTINEL | ||
333 | }; | ||
334 | |||
335 | static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
336 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
337 | .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
338 | .readfn = gt_virt_cnt_read, | ||
339 | }, | ||
340 | - REGINFO_SENTINEL | ||
341 | }; | ||
342 | |||
343 | #endif | ||
344 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vapa_cp_reginfo[] = { | ||
345 | .access = PL1_W, .accessfn = ats_access, | ||
346 | .writefn = ats_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC }, | ||
347 | #endif | ||
348 | - REGINFO_SENTINEL | ||
349 | }; | ||
350 | |||
351 | /* Return basic MPU access permission bits. */ | ||
352 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
353 | .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]), | ||
354 | .writefn = pmsav7_rgnr_write, | ||
355 | .resetfn = arm_cp_reset_ignore }, | ||
356 | - REGINFO_SENTINEL | ||
357 | }; | ||
358 | |||
359 | static const ARMCPRegInfo pmsav5_cp_reginfo[] = { | ||
360 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav5_cp_reginfo[] = { | ||
361 | { .name = "946_PRBS7", .cp = 15, .crn = 6, .crm = 7, .opc1 = 0, | ||
362 | .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0, | ||
363 | .fieldoffset = offsetof(CPUARMState, cp15.c6_region[7]) }, | ||
364 | - REGINFO_SENTINEL | ||
365 | }; | ||
366 | |||
367 | static void vmsa_ttbcr_raw_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
368 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = { | ||
369 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
370 | .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]), | ||
371 | .resetvalue = 0, }, | ||
372 | - REGINFO_SENTINEL | ||
373 | }; | ||
374 | |||
375 | static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
376 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
377 | /* No offsetoflow32 -- pass the entire TCR to writefn/raw_writefn. */ | ||
378 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.tcr_el[3]), | ||
379 | offsetof(CPUARMState, cp15.tcr_el[1])} }, | ||
380 | - REGINFO_SENTINEL | ||
381 | }; | ||
382 | |||
383 | /* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
384 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = { | ||
385 | { .name = "C9", .cp = 15, .crn = 9, | ||
386 | .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, | ||
387 | .type = ARM_CP_CONST | ARM_CP_OVERRIDE, .resetvalue = 0 }, | ||
388 | - REGINFO_SENTINEL | ||
389 | }; | ||
390 | |||
391 | static void xscale_cpar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
392 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
393 | { .name = "XSCALE_UNLOCK_DCACHE", | ||
394 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 1, | ||
395 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
396 | - REGINFO_SENTINEL | ||
397 | }; | ||
398 | |||
399 | static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
400 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
401 | .access = PL1_RW, | ||
402 | .type = ARM_CP_CONST | ARM_CP_NO_RAW | ARM_CP_OVERRIDE, | ||
403 | .resetvalue = 0 }, | ||
404 | - REGINFO_SENTINEL | ||
405 | }; | ||
406 | |||
407 | static const ARMCPRegInfo cache_dirty_status_cp_reginfo[] = { | ||
408 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_dirty_status_cp_reginfo[] = { | ||
409 | { .name = "CDSR", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 6, | ||
410 | .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
411 | .resetvalue = 0 }, | ||
412 | - REGINFO_SENTINEL | ||
413 | }; | ||
414 | |||
415 | static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
416 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
417 | .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
418 | { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0, | ||
419 | .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
420 | - REGINFO_SENTINEL | ||
421 | }; | ||
422 | |||
423 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
424 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
425 | { .name = "TCI_DCACHE", .cp = 15, .crn = 7, .crm = 14, .opc1 = 0, .opc2 = 3, | ||
426 | .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
427 | .resetvalue = (1 << 30) }, | ||
428 | - REGINFO_SENTINEL | ||
429 | }; | ||
430 | |||
431 | static const ARMCPRegInfo strongarm_cp_reginfo[] = { | ||
432 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo strongarm_cp_reginfo[] = { | ||
433 | .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY, | ||
434 | .access = PL1_RW, .resetvalue = 0, | ||
435 | .type = ARM_CP_CONST | ARM_CP_OVERRIDE | ARM_CP_NO_RAW }, | ||
436 | - REGINFO_SENTINEL | ||
437 | }; | ||
438 | |||
439 | static uint64_t midr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
440 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lpae_cp_reginfo[] = { | ||
441 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s), | ||
442 | offsetof(CPUARMState, cp15.ttbr1_ns) }, | ||
443 | .writefn = vmsa_ttbr_write, }, | ||
444 | - REGINFO_SENTINEL | ||
445 | }; | ||
446 | |||
447 | static uint64_t aa64_fpcr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
448 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
449 | .access = PL1_RW, .accessfn = access_trap_aa32s_el1, | ||
450 | .writefn = sdcr_write, | ||
451 | .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) }, | ||
452 | - REGINFO_SENTINEL | ||
453 | }; | ||
454 | |||
455 | /* Used to describe the behaviour of EL2 regs when EL2 does not exist. */ | ||
456 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | ||
457 | .type = ARM_CP_CONST, | ||
458 | .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2, | ||
459 | .access = PL2_RW, .resetvalue = 0 }, | ||
460 | - REGINFO_SENTINEL | ||
461 | }; | ||
462 | |||
463 | /* Ditto, but for registers which exist in ARMv8 but not v7 */ | ||
464 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = { | ||
465 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, | ||
466 | .access = PL2_RW, | ||
467 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
468 | - REGINFO_SENTINEL | ||
469 | }; | ||
470 | |||
471 | static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
472 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
473 | .cp = 15, .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3, | ||
474 | .access = PL2_RW, | ||
475 | .fieldoffset = offsetof(CPUARMState, cp15.hstr_el2) }, | ||
476 | - REGINFO_SENTINEL | ||
477 | }; | ||
478 | |||
479 | static const ARMCPRegInfo el2_v8_cp_reginfo[] = { | ||
480 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_v8_cp_reginfo[] = { | ||
481 | .access = PL2_RW, | ||
482 | .fieldoffset = offsetofhigh32(CPUARMState, cp15.hcr_el2), | ||
483 | .writefn = hcr_writehigh }, | ||
484 | - REGINFO_SENTINEL | ||
485 | }; | ||
486 | |||
487 | static CPAccessResult sel2_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
488 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = { | ||
489 | .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 6, .opc2 = 2, | ||
490 | .access = PL2_RW, .accessfn = sel2_access, | ||
491 | .fieldoffset = offsetof(CPUARMState, cp15.vstcr_el2) }, | ||
492 | - REGINFO_SENTINEL | ||
493 | }; | ||
494 | |||
495 | static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
496 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_cp_reginfo[] = { | ||
497 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 5, | ||
498 | .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
499 | .writefn = tlbi_aa64_vae3_write }, | ||
500 | - REGINFO_SENTINEL | ||
501 | }; | ||
502 | |||
503 | #ifndef CONFIG_USER_ONLY | ||
504 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
505 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0, | ||
506 | .access = PL1_RW, .accessfn = access_tda, | ||
507 | .type = ARM_CP_NOP }, | ||
508 | - REGINFO_SENTINEL | ||
509 | }; | ||
510 | |||
511 | static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
512 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = { | ||
513 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, | ||
514 | { .name = "DBGDSAR", .cp = 14, .crm = 2, .opc1 = 0, | ||
515 | .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 }, | ||
516 | - REGINFO_SENTINEL | ||
517 | }; | ||
518 | |||
519 | /* Return the exception level to which exceptions should be taken | ||
520 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
521 | .fieldoffset = offsetof(CPUARMState, cp15.dbgbcr[i]), | ||
522 | .writefn = dbgbcr_write, .raw_writefn = raw_write | ||
523 | }, | ||
524 | - REGINFO_SENTINEL | ||
525 | }; | ||
526 | define_arm_cp_regs(cpu, dbgregs); | ||
527 | } | ||
528 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
529 | .fieldoffset = offsetof(CPUARMState, cp15.dbgwcr[i]), | ||
530 | .writefn = dbgwcr_write, .raw_writefn = raw_write | ||
531 | }, | ||
532 | - REGINFO_SENTINEL | ||
533 | }; | ||
534 | define_arm_cp_regs(cpu, dbgregs); | ||
535 | } | ||
536 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
537 | .type = ARM_CP_IO, | ||
538 | .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn, | ||
539 | .raw_writefn = pmevtyper_rawwrite }, | ||
540 | - REGINFO_SENTINEL | ||
541 | }; | ||
542 | define_arm_cp_regs(cpu, pmev_regs); | ||
543 | g_free(pmevcntr_name); | ||
544 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
545 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 5, | ||
546 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
547 | .resetvalue = extract64(cpu->pmceid1, 32, 32) }, | ||
548 | - REGINFO_SENTINEL | ||
549 | }; | ||
550 | define_arm_cp_regs(cpu, v81_pmu_regs); | ||
551 | } | ||
552 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lor_reginfo[] = { | ||
553 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 7, | ||
554 | .access = PL1_R, .accessfn = access_lor_ns, | ||
555 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
556 | - REGINFO_SENTINEL | ||
557 | }; | ||
558 | |||
559 | #ifdef TARGET_AARCH64 | ||
560 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | ||
561 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 3, | ||
562 | .access = PL1_RW, .accessfn = access_pauth, | ||
563 | .fieldoffset = offsetof(CPUARMState, keys.apib.hi) }, | ||
564 | - REGINFO_SENTINEL | ||
565 | }; | ||
566 | |||
567 | static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
568 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
569 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 6, .opc2 = 5, | ||
570 | .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
571 | .writefn = tlbi_aa64_rvae3_write }, | ||
572 | - REGINFO_SENTINEL | ||
573 | }; | ||
574 | |||
575 | static const ARMCPRegInfo tlbios_reginfo[] = { | ||
576 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
577 | .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 1, .opc2 = 5, | ||
578 | .access = PL3_W, .type = ARM_CP_NO_RAW, | ||
579 | .writefn = tlbi_aa64_vae3is_write }, | ||
580 | - REGINFO_SENTINEL | ||
581 | }; | ||
582 | |||
583 | static uint64_t rndr_readfn(CPUARMState *env, const ARMCPRegInfo *ri) | ||
584 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo rndr_reginfo[] = { | ||
585 | .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END | ARM_CP_IO, | ||
586 | .opc0 = 3, .opc1 = 3, .crn = 2, .crm = 4, .opc2 = 1, | ||
587 | .access = PL0_R, .readfn = rndr_readfn }, | ||
588 | - REGINFO_SENTINEL | ||
589 | }; | ||
590 | |||
591 | #ifndef CONFIG_USER_ONLY | ||
592 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpop_reg[] = { | ||
593 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 1, | ||
594 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, | ||
595 | .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, | ||
596 | - REGINFO_SENTINEL | ||
597 | }; | ||
598 | |||
599 | static const ARMCPRegInfo dcpodp_reg[] = { | ||
600 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpodp_reg[] = { | ||
601 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 1, | ||
602 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, | ||
603 | .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, | ||
604 | - REGINFO_SENTINEL | ||
605 | }; | ||
606 | #endif /*CONFIG_USER_ONLY*/ | ||
607 | |||
608 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { | ||
609 | { .name = "DC_CIGDSW", .state = ARM_CP_STATE_AA64, | ||
610 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 6, | ||
611 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
612 | - REGINFO_SENTINEL | ||
613 | }; | ||
614 | |||
615 | static const ARMCPRegInfo mte_tco_ro_reginfo[] = { | ||
616 | { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
617 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
618 | .type = ARM_CP_CONST, .access = PL0_RW, }, | ||
619 | - REGINFO_SENTINEL | ||
620 | }; | ||
621 | |||
622 | static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
623 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
624 | .accessfn = aa64_zva_access, | ||
625 | #endif | ||
626 | }, | ||
627 | - REGINFO_SENTINEL | ||
628 | }; | ||
629 | |||
630 | #endif | ||
631 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo predinv_reginfo[] = { | ||
632 | { .name = "CPPRCTX", .state = ARM_CP_STATE_AA32, | ||
633 | .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 7, | ||
634 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
635 | - REGINFO_SENTINEL | ||
636 | }; | ||
637 | |||
638 | static uint64_t ccsidr2_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
639 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ccsidr2_reginfo[] = { | ||
640 | .access = PL1_R, | ||
641 | .accessfn = access_aa64_tid2, | ||
642 | .readfn = ccsidr2_read, .type = ARM_CP_NO_RAW }, | ||
643 | - REGINFO_SENTINEL | ||
644 | }; | ||
645 | |||
646 | static CPAccessResult access_aa64_tid3(CPUARMState *env, const ARMCPRegInfo *ri, | ||
647 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo jazelle_regs[] = { | ||
648 | .cp = 14, .crn = 2, .crm = 0, .opc1 = 7, .opc2 = 0, | ||
649 | .accessfn = access_joscr_jmcr, | ||
650 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
651 | - REGINFO_SENTINEL | ||
652 | }; | ||
653 | |||
654 | static const ARMCPRegInfo vhe_reginfo[] = { | ||
655 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { | ||
656 | .access = PL2_RW, .accessfn = e2h_access, | ||
657 | .writefn = gt_virt_cval_write, .raw_writefn = raw_write }, | ||
658 | #endif | ||
659 | - REGINFO_SENTINEL | ||
660 | }; | ||
661 | |||
662 | #ifndef CONFIG_USER_ONLY | ||
663 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ats1e1_reginfo[] = { | ||
664 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1, | ||
665 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
666 | .writefn = ats_write64 }, | ||
667 | - REGINFO_SENTINEL | ||
668 | }; | ||
669 | |||
670 | static const ARMCPRegInfo ats1cp_reginfo[] = { | ||
671 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ats1cp_reginfo[] = { | ||
672 | .cp = 15, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1, | ||
673 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
674 | .writefn = ats_write }, | ||
675 | - REGINFO_SENTINEL | ||
676 | }; | ||
677 | #endif | ||
678 | |||
679 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo actlr2_hactlr2_reginfo[] = { | ||
680 | .cp = 15, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 3, | ||
681 | .access = PL2_RW, .type = ARM_CP_CONST, | ||
682 | .resetvalue = 0 }, | ||
683 | - REGINFO_SENTINEL | ||
684 | }; | ||
685 | |||
686 | void register_cp_regs_for_features(ARMCPU *cpu) | ||
687 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
688 | .access = PL1_R, .type = ARM_CP_CONST, | ||
689 | .accessfn = access_aa32_tid3, | ||
690 | .resetvalue = cpu->isar.id_isar6 }, | ||
691 | - REGINFO_SENTINEL | ||
692 | }; | ||
693 | define_arm_cp_regs(cpu, v6_idregs); | ||
694 | define_arm_cp_regs(cpu, v6_cp_reginfo); | ||
695 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
696 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 7, | ||
697 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
698 | .resetvalue = cpu->pmceid1 }, | ||
699 | - REGINFO_SENTINEL | ||
700 | }; | ||
701 | #ifdef CONFIG_USER_ONLY | ||
702 | ARMCPRegUserSpaceInfo v8_user_idregs[] = { | ||
703 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
704 | .exported_bits = 0x000000f0ffffffff }, | ||
705 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
706 | .is_glob = true }, | ||
707 | - REGUSERINFO_SENTINEL | ||
708 | }; | ||
709 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
710 | #endif | ||
711 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
712 | .access = PL2_RW, | ||
713 | .resetvalue = vmpidr_def, | ||
714 | .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) }, | ||
715 | - REGINFO_SENTINEL | ||
716 | }; | ||
717 | define_arm_cp_regs(cpu, vpidr_regs); | ||
718 | define_arm_cp_regs(cpu, el2_cp_reginfo); | ||
719 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
720 | .access = PL2_RW, .accessfn = access_el3_aa32ns, | ||
721 | .type = ARM_CP_NO_RAW, | ||
722 | .writefn = arm_cp_write_ignore, .readfn = mpidr_read }, | ||
723 | - REGINFO_SENTINEL | ||
724 | }; | ||
725 | define_arm_cp_regs(cpu, vpidr_regs); | ||
726 | define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo); | ||
727 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
728 | .raw_writefn = raw_write, .writefn = sctlr_write, | ||
729 | .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[3]), | ||
730 | .resetvalue = cpu->reset_sctlr }, | ||
731 | - REGINFO_SENTINEL | ||
732 | }; | ||
733 | |||
734 | define_arm_cp_regs(cpu, el3_regs); | ||
735 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
736 | { .name = "DUMMY", | ||
737 | .cp = 15, .crn = 0, .crm = 7, .opc1 = 0, .opc2 = CP_ANY, | ||
738 | .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
739 | - REGINFO_SENTINEL | ||
740 | }; | ||
741 | ARMCPRegInfo id_v8_midr_cp_reginfo[] = { | ||
742 | { .name = "MIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
743 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
744 | .access = PL1_R, | ||
745 | .accessfn = access_aa64_tid1, | ||
746 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, | ||
747 | - REGINFO_SENTINEL | ||
748 | }; | ||
749 | ARMCPRegInfo id_cp_reginfo[] = { | ||
750 | /* These are common to v8 and pre-v8 */ | ||
751 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
752 | .access = PL1_R, | ||
753 | .accessfn = access_aa32_tid1, | ||
754 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
755 | - REGINFO_SENTINEL | ||
756 | }; | ||
757 | /* TLBTR is specific to VMSA */ | ||
758 | ARMCPRegInfo id_tlbtr_reginfo = { | ||
759 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
760 | { .name = "MIDR_EL1", | ||
761 | .exported_bits = 0x00000000ffffffff }, | ||
762 | { .name = "REVIDR_EL1" }, | ||
763 | - REGUSERINFO_SENTINEL | ||
764 | }; | ||
765 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
766 | #endif | ||
767 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
768 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
769 | - ARMCPRegInfo *r; | ||
770 | + size_t i; | ||
771 | /* Register the blanket "writes ignored" value first to cover the | ||
772 | * whole space. Then update the specific ID registers to allow write | ||
773 | * access, so that they ignore writes rather than causing them to | ||
774 | * UNDEF. | ||
775 | */ | ||
776 | define_one_arm_cp_reg(cpu, &crn0_wi_reginfo); | ||
777 | - for (r = id_pre_v8_midr_cp_reginfo; | ||
778 | - r->type != ARM_CP_SENTINEL; r++) { | ||
779 | - r->access = PL1_RW; | ||
780 | + for (i = 0; i < ARRAY_SIZE(id_pre_v8_midr_cp_reginfo); ++i) { | ||
781 | + id_pre_v8_midr_cp_reginfo[i].access = PL1_RW; | ||
782 | } | ||
783 | - for (r = id_cp_reginfo; r->type != ARM_CP_SENTINEL; r++) { | ||
784 | - r->access = PL1_RW; | ||
785 | + for (i = 0; i < ARRAY_SIZE(id_cp_reginfo); ++i) { | ||
786 | + id_cp_reginfo[i].access = PL1_RW; | ||
787 | } | ||
788 | id_mpuir_reginfo.access = PL1_RW; | ||
789 | id_tlbtr_reginfo.access = PL1_RW; | ||
790 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
791 | { .name = "MPIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
792 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5, | ||
793 | .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW }, | ||
794 | - REGINFO_SENTINEL | ||
795 | }; | ||
796 | #ifdef CONFIG_USER_ONLY | ||
797 | ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = { | ||
798 | { .name = "MPIDR_EL1", | ||
799 | .fixed_bits = 0x0000000080000000 }, | ||
800 | - REGUSERINFO_SENTINEL | ||
801 | }; | ||
802 | modify_arm_cp_regs(mpidr_cp_reginfo, mpidr_user_cp_reginfo); | ||
803 | #endif | ||
804 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
805 | .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 1, | ||
806 | .access = PL3_RW, .type = ARM_CP_CONST, | ||
807 | .resetvalue = 0 }, | ||
808 | - REGINFO_SENTINEL | ||
809 | }; | ||
810 | define_arm_cp_regs(cpu, auxcr_reginfo); | ||
811 | if (cpu_isar_feature(aa32_ac2, cpu)) { | ||
812 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
813 | .type = ARM_CP_CONST, | ||
814 | .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 0, | ||
815 | .access = PL1_R, .resetvalue = cpu->reset_cbar }, | ||
816 | - REGINFO_SENTINEL | ||
817 | }; | ||
818 | /* We don't implement a r/w 64 bit CBAR currently */ | ||
819 | assert(arm_feature(env, ARM_FEATURE_CBAR_RO)); | ||
820 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
821 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.vbar_s), | ||
822 | offsetof(CPUARMState, cp15.vbar_ns) }, | ||
823 | .resetvalue = 0 }, | ||
824 | - REGINFO_SENTINEL | ||
825 | }; | ||
826 | define_arm_cp_regs(cpu, vbar_cp_reginfo); | ||
827 | } | ||
828 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
829 | r->writefn); | ||
830 | } | ||
831 | } | ||
832 | - /* Bad type field probably means missing sentinel at end of reg list */ | ||
833 | - assert(cptype_valid(r->type)); | ||
834 | + | ||
835 | for (crm = crmmin; crm <= crmmax; crm++) { | ||
836 | for (opc1 = opc1min; opc1 <= opc1max; opc1++) { | ||
837 | for (opc2 = opc2min; opc2 <= opc2max; opc2++) { | ||
838 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
839 | } | ||
840 | } | ||
841 | |||
842 | -void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
843 | - const ARMCPRegInfo *regs, void *opaque) | ||
844 | +/* Define a whole list of registers */ | ||
845 | +void define_arm_cp_regs_with_opaque_len(ARMCPU *cpu, const ARMCPRegInfo *regs, | ||
846 | + void *opaque, size_t len) | ||
847 | { | ||
848 | - /* Define a whole list of registers */ | ||
849 | - const ARMCPRegInfo *r; | ||
850 | - for (r = regs; r->type != ARM_CP_SENTINEL; r++) { | ||
851 | - define_one_arm_cp_reg_with_opaque(cpu, r, opaque); | ||
852 | + size_t i; | ||
853 | + for (i = 0; i < len; ++i) { | ||
854 | + define_one_arm_cp_reg_with_opaque(cpu, regs + i, opaque); | ||
855 | } | ||
856 | } | ||
857 | |||
858 | @@ -XXX,XX +XXX,XX @@ void define_arm_cp_regs_with_opaque(ARMCPU *cpu, | ||
859 | * user-space cannot alter any values and dynamic values pertaining to | ||
860 | * execution state are hidden from user space view anyway. | ||
861 | */ | ||
862 | -void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods) | ||
863 | +void modify_arm_cp_regs_with_len(ARMCPRegInfo *regs, size_t regs_len, | ||
864 | + const ARMCPRegUserSpaceInfo *mods, | ||
865 | + size_t mods_len) | ||
866 | { | ||
867 | - const ARMCPRegUserSpaceInfo *m; | ||
868 | - ARMCPRegInfo *r; | ||
869 | - | ||
870 | - for (m = mods; m->name; m++) { | ||
871 | + for (size_t mi = 0; mi < mods_len; ++mi) { | ||
872 | + const ARMCPRegUserSpaceInfo *m = mods + mi; | ||
873 | GPatternSpec *pat = NULL; | ||
874 | + | ||
875 | if (m->is_glob) { | ||
876 | pat = g_pattern_spec_new(m->name); | ||
877 | } | ||
878 | - for (r = regs; r->type != ARM_CP_SENTINEL; r++) { | ||
879 | + for (size_t ri = 0; ri < regs_len; ++ri) { | ||
880 | + ARMCPRegInfo *r = regs + ri; | ||
881 | + | ||
882 | if (pat && g_pattern_match_string(pat, r->name)) { | ||
883 | r->type = ARM_CP_CONST; | ||
884 | r->access = PL0U_R; | ||
885 | -- | 56 | -- |
886 | 2.25.1 | 57 | 2.34.1 |
887 | 58 | ||
888 | 59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | We use __builtin_subcll() to do a 64-bit subtract with borrow-in and | ||
2 | borrow-out when the host compiler supports it. Unfortunately some | ||
3 | versions of Apple Clang have a bug in their implementation of this | ||
4 | intrinsic which means it returns the wrong value. The effect is that | ||
5 | a QEMU built with the affected compiler will hang when emulating x86 | ||
6 | or m68k float80 division. | ||
1 | 7 | ||
8 | The upstream LLVM issue is: | ||
9 | https://github.com/llvm/llvm-project/issues/55253 | ||
10 | |||
11 | The commit that introduced the bug apparently never made it into an | ||
12 | upstream LLVM release without the subsequent fix | ||
13 | https://github.com/llvm/llvm-project/commit/fffb6e6afdbaba563189c1f715058ed401fbc88d | ||
14 | but unfortunately it did make it into Apple Clang 14.0, as shipped | ||
15 | in Xcode 14.3 (14.2 is reported to be OK). The Apple bug number is | ||
16 | FB12210478. | ||
17 | |||
18 | Add ifdefs to avoid use of __builtin_subcll() on Apple Clang version | ||
19 | 14 or greater. There is not currently a version of Apple Clang which | ||
20 | has the bug fix -- when one appears we should be able to add an upper | ||
21 | bound to the ifdef condition so we can start using the builtin again. | ||
22 | We make the lower bound a conservative "any Apple clang with major | ||
23 | version 14 or greater" because the consequences of incorrectly | ||
24 | disabling the builtin when it would work are pretty small and the | ||
25 | consequences of not disabling it when we should are pretty bad. | ||
26 | |||
27 | Many thanks to those users who both reported this bug and also | ||
28 | did a lot of work in identifying the root cause; in particular | ||
29 | to Daniel Bertalan and osy. | ||
30 | |||
31 | Cc: qemu-stable@nongnu.org | ||
32 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1631 | ||
33 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1659 | ||
34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
35 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
36 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
37 | Tested-by: Daniel Bertalan <dani@danielbertalan.dev> | ||
38 | Tested-by: Tested-By: Solra Bizna <solra@bizna.name> | ||
39 | Message-id: 20230622130823.1631719-1-peter.maydell@linaro.org | ||
40 | --- | ||
41 | include/qemu/compiler.h | 13 +++++++++++++ | ||
42 | include/qemu/host-utils.h | 2 +- | ||
43 | 2 files changed, 14 insertions(+), 1 deletion(-) | ||
44 | |||
45 | diff --git a/include/qemu/compiler.h b/include/qemu/compiler.h | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/include/qemu/compiler.h | ||
48 | +++ b/include/qemu/compiler.h | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #define QEMU_DISABLE_CFI | ||
51 | #endif | ||
52 | |||
53 | +/* | ||
54 | + * Apple clang version 14 has a bug in its __builtin_subcll(); define | ||
55 | + * BUILTIN_SUBCLL_BROKEN for the offending versions so we can avoid it. | ||
56 | + * When a version of Apple clang which has this bug fixed is released | ||
57 | + * we can add an upper bound to this check. | ||
58 | + * See https://gitlab.com/qemu-project/qemu/-/issues/1631 | ||
59 | + * and https://gitlab.com/qemu-project/qemu/-/issues/1659 for details. | ||
60 | + * The bug never made it into any upstream LLVM releases, only Apple ones. | ||
61 | + */ | ||
62 | +#if defined(__apple_build_version__) && __clang_major__ >= 14 | ||
63 | +#define BUILTIN_SUBCLL_BROKEN | ||
64 | +#endif | ||
65 | + | ||
66 | #endif /* COMPILER_H */ | ||
67 | diff --git a/include/qemu/host-utils.h b/include/qemu/host-utils.h | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/include/qemu/host-utils.h | ||
70 | +++ b/include/qemu/host-utils.h | ||
71 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t uadd64_carry(uint64_t x, uint64_t y, bool *pcarry) | ||
72 | */ | ||
73 | static inline uint64_t usub64_borrow(uint64_t x, uint64_t y, bool *pborrow) | ||
74 | { | ||
75 | -#if __has_builtin(__builtin_subcll) | ||
76 | +#if __has_builtin(__builtin_subcll) && !defined(BUILTIN_SUBCLL_BROKEN) | ||
77 | unsigned long long b = *pborrow; | ||
78 | x = __builtin_subcll(x, y, b, &b); | ||
79 | *pborrow = b & 1; | ||
80 | -- | ||
81 | 2.34.1 | ||
82 | |||
83 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Cast the uint32_t key into a gpointer directly, which | 3 | One cannot test for feature aa32_simd_r32 without first |
4 | allows us to avoid allocating storage for each key. | 4 | testing if AArch32 mode is supported at all. This leads to |
5 | 5 | ||
6 | Use g_hash_table_lookup when we already have a gpointer | 6 | qemu-system-aarch64: ARM CPUs must have both VFP-D32 and Neon or neither |
7 | (e.g. for callbacks like count_cpreg), or when using | ||
8 | get_arm_cp_reginfo would require casting away const. | ||
9 | 7 | ||
8 | for Apple M1 cpus. | ||
9 | |||
10 | We already have a check for ARMv8-A never setting vfp-d32 true, | ||
11 | so restructure the code so that AArch64 avoids the test entirely. | ||
12 | |||
13 | Reported-by: Mads Ynddal <mads@ynddal.dk> | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Tested-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Message-id: 20220501055028.646596-12-richard.henderson@linaro.org | 16 | Tested-by: Mads Ynddal <m.ynddal@samsung.com> |
17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
18 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
19 | Reviewed-by: Mads Ynddal <m.ynddal@samsung.com> | ||
20 | Message-id: 20230619140216.402530-1-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 22 | --- |
15 | target/arm/cpu.c | 4 ++-- | 23 | target/arm/cpu.c | 28 +++++++++++++++------------- |
16 | target/arm/gdbstub.c | 2 +- | 24 | 1 file changed, 15 insertions(+), 13 deletions(-) |
17 | target/arm/helper.c | 41 ++++++++++++++++++----------------------- | ||
18 | 3 files changed, 21 insertions(+), 26 deletions(-) | ||
19 | 25 | ||
20 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 26 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
21 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.c | 28 | --- a/target/arm/cpu.c |
23 | +++ b/target/arm/cpu.c | 29 | +++ b/target/arm/cpu.c |
24 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_initfn(Object *obj) | 30 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) |
25 | ARMCPU *cpu = ARM_CPU(obj); | 31 | * KVM does not currently allow us to lie to the guest about its |
26 | 32 | * ID/feature registers, so the guest always sees what the host has. | |
27 | cpu_set_cpustate_pointers(cpu); | 33 | */ |
28 | - cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, | 34 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) |
29 | - g_free, cpreg_hashtable_data_destroy); | 35 | - ? cpu_isar_feature(aa64_fp_simd, cpu) |
30 | + cpu->cp_regs = g_hash_table_new_full(g_direct_hash, g_direct_equal, | 36 | - : cpu_isar_feature(aa32_vfp, cpu)) { |
31 | + NULL, cpreg_hashtable_data_destroy); | 37 | - cpu->has_vfp = true; |
32 | 38 | - if (!kvm_enabled()) { | |
33 | QLIST_INIT(&cpu->pre_el_change_hooks); | 39 | - qdev_property_add_static(DEVICE(obj), &arm_cpu_has_vfp_property); |
34 | QLIST_INIT(&cpu->el_change_hooks); | 40 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
35 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | 41 | + if (cpu_isar_feature(aa64_fp_simd, cpu)) { |
36 | index XXXXXXX..XXXXXXX 100644 | 42 | + cpu->has_vfp = true; |
37 | --- a/target/arm/gdbstub.c | 43 | + cpu->has_vfp_d32 = true; |
38 | +++ b/target/arm/gdbstub.c | 44 | + if (tcg_enabled() || qtest_enabled()) { |
39 | @@ -XXX,XX +XXX,XX @@ static void arm_gen_one_xml_sysreg_tag(GString *s, DynamicGDBXMLInfo *dyn_xml, | 45 | + qdev_property_add_static(DEVICE(obj), |
40 | static void arm_register_sysreg_for_xml(gpointer key, gpointer value, | 46 | + &arm_cpu_has_vfp_property); |
41 | gpointer p) | 47 | + } |
42 | { | 48 | } |
43 | - uint32_t ri_key = *(uint32_t *)key; | 49 | - } |
44 | + uint32_t ri_key = (uintptr_t)key; | ||
45 | ARMCPRegInfo *ri = value; | ||
46 | RegisterSysregXmlParam *param = (RegisterSysregXmlParam *)p; | ||
47 | GString *s = param->s; | ||
48 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/helper.c | ||
51 | +++ b/target/arm/helper.c | ||
52 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu) | ||
53 | static void add_cpreg_to_list(gpointer key, gpointer opaque) | ||
54 | { | ||
55 | ARMCPU *cpu = opaque; | ||
56 | - uint64_t regidx; | ||
57 | - const ARMCPRegInfo *ri; | ||
58 | - | 50 | - |
59 | - regidx = *(uint32_t *)key; | 51 | - if (cpu->has_vfp && cpu_isar_feature(aa32_simd_r32, cpu)) { |
60 | - ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | 52 | - cpu->has_vfp_d32 = true; |
61 | + uint32_t regidx = (uintptr_t)key; | 53 | - if (!kvm_enabled()) { |
62 | + const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | 54 | + } else if (cpu_isar_feature(aa32_vfp, cpu)) { |
63 | 55 | + cpu->has_vfp = true; | |
64 | if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | 56 | + if (cpu_isar_feature(aa32_simd_r32, cpu)) { |
65 | cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx); | 57 | + cpu->has_vfp_d32 = true; |
66 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque) | 58 | /* |
67 | static void count_cpreg(gpointer key, gpointer opaque) | 59 | * The permitted values of the SIMDReg bits [3:0] on |
68 | { | 60 | * Armv8-A are either 0b0000 and 0b0010. On such CPUs, |
69 | ARMCPU *cpu = opaque; | 61 | * make sure that has_vfp_d32 can not be set to false. |
70 | - uint64_t regidx; | 62 | */ |
71 | const ARMCPRegInfo *ri; | 63 | - if (!(arm_feature(&cpu->env, ARM_FEATURE_V8) && |
72 | 64 | - !arm_feature(&cpu->env, ARM_FEATURE_M))) { | |
73 | - regidx = *(uint32_t *)key; | 65 | + if ((tcg_enabled() || qtest_enabled()) |
74 | - ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | 66 | + && !(arm_feature(&cpu->env, ARM_FEATURE_V8) |
75 | + ri = g_hash_table_lookup(cpu->cp_regs, key); | 67 | + && !arm_feature(&cpu->env, ARM_FEATURE_M))) { |
76 | 68 | qdev_property_add_static(DEVICE(obj), | |
77 | if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | 69 | &arm_cpu_has_vfp_d32_property); |
78 | cpu->cpreg_array_len++; | 70 | } |
79 | @@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque) | ||
80 | |||
81 | static gint cpreg_key_compare(gconstpointer a, gconstpointer b) | ||
82 | { | ||
83 | - uint64_t aidx = cpreg_to_kvm_id(*(uint32_t *)a); | ||
84 | - uint64_t bidx = cpreg_to_kvm_id(*(uint32_t *)b); | ||
85 | + uint64_t aidx = cpreg_to_kvm_id((uintptr_t)a); | ||
86 | + uint64_t bidx = cpreg_to_kvm_id((uintptr_t)b); | ||
87 | |||
88 | if (aidx > bidx) { | ||
89 | return 1; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
91 | for (i = 0; i < ARRAY_SIZE(aliases); i++) { | ||
92 | const struct E2HAlias *a = &aliases[i]; | ||
93 | ARMCPRegInfo *src_reg, *dst_reg, *new_reg; | ||
94 | - uint32_t *new_key; | ||
95 | bool ok; | ||
96 | |||
97 | if (a->feature && !a->feature(&cpu->isar)) { | ||
98 | continue; | ||
99 | } | ||
100 | |||
101 | - src_reg = g_hash_table_lookup(cpu->cp_regs, &a->src_key); | ||
102 | - dst_reg = g_hash_table_lookup(cpu->cp_regs, &a->dst_key); | ||
103 | + src_reg = g_hash_table_lookup(cpu->cp_regs, | ||
104 | + (gpointer)(uintptr_t)a->src_key); | ||
105 | + dst_reg = g_hash_table_lookup(cpu->cp_regs, | ||
106 | + (gpointer)(uintptr_t)a->dst_key); | ||
107 | g_assert(src_reg != NULL); | ||
108 | g_assert(dst_reg != NULL); | ||
109 | |||
110 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
111 | |||
112 | /* Create alias before redirection so we dup the right data. */ | ||
113 | new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo)); | ||
114 | - new_key = g_memdup(&a->new_key, sizeof(uint32_t)); | ||
115 | |||
116 | new_reg->name = a->new_name; | ||
117 | new_reg->type |= ARM_CP_ALIAS; | ||
118 | /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */ | ||
119 | new_reg->access &= PL2_RW | PL3_RW; | ||
120 | |||
121 | - ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg); | ||
122 | + ok = g_hash_table_insert(cpu->cp_regs, | ||
123 | + (gpointer)(uintptr_t)a->new_key, new_reg); | ||
124 | g_assert(ok); | ||
125 | |||
126 | src_reg->opaque = dst_reg; | ||
127 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
128 | /* Private utility function for define_one_arm_cp_reg_with_opaque(): | ||
129 | * add a single reginfo struct to the hash table. | ||
130 | */ | ||
131 | - uint32_t *key = g_new(uint32_t, 1); | ||
132 | + uint32_t key; | ||
133 | ARMCPRegInfo *r2 = g_memdup(r, sizeof(ARMCPRegInfo)); | ||
134 | int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0; | ||
135 | int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0; | ||
136 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
137 | if (r->cp == 0 || r->state == ARM_CP_STATE_BOTH) { | ||
138 | r2->cp = CP_REG_ARM64_SYSREG_CP; | ||
139 | } | ||
140 | - *key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm, | ||
141 | - r2->opc0, opc1, opc2); | ||
142 | + key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm, | ||
143 | + r2->opc0, opc1, opc2); | ||
144 | } else { | ||
145 | - *key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2); | ||
146 | + key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2); | ||
147 | } | ||
148 | if (opaque) { | ||
149 | r2->opaque = opaque; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
151 | * requested. | ||
152 | */ | ||
153 | if (!(r->type & ARM_CP_OVERRIDE)) { | ||
154 | - ARMCPRegInfo *oldreg; | ||
155 | - oldreg = g_hash_table_lookup(cpu->cp_regs, key); | ||
156 | + const ARMCPRegInfo *oldreg = get_arm_cp_reginfo(cpu->cp_regs, key); | ||
157 | if (oldreg && !(oldreg->type & ARM_CP_OVERRIDE)) { | ||
158 | fprintf(stderr, "Register redefined: cp=%d %d bit " | ||
159 | "crn=%d crm=%d opc1=%d opc2=%d, " | ||
160 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
161 | g_assert_not_reached(); | ||
162 | } | ||
163 | } | ||
164 | - g_hash_table_insert(cpu->cp_regs, key, r2); | ||
165 | + g_hash_table_insert(cpu->cp_regs, (gpointer)(uintptr_t)key, r2); | ||
166 | } | ||
167 | |||
168 | |||
169 | @@ -XXX,XX +XXX,XX @@ void modify_arm_cp_regs_with_len(ARMCPRegInfo *regs, size_t regs_len, | ||
170 | |||
171 | const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp) | ||
172 | { | ||
173 | - return g_hash_table_lookup(cpregs, &encoded_cp); | ||
174 | + return g_hash_table_lookup(cpregs, (gpointer)(uintptr_t)encoded_cp); | ||
175 | } | ||
176 | |||
177 | void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri, | ||
178 | -- | 71 | -- |
179 | 2.25.1 | 72 | 2.34.1 |
73 | |||
74 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Shashi Mallela <shashi.mallela@linaro.org> | ||
1 | 2 | ||
3 | Create ITS as part of SBSA platform GIC initialization. | ||
4 | |||
5 | GIC ITS information is in DeviceTree so TF-A can pass it to EDK2. | ||
6 | |||
7 | Bumping platform version to 0.2 as this is important hardware change. | ||
8 | |||
9 | Signed-off-by: Shashi Mallela <shashi.mallela@linaro.org> | ||
10 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
11 | Message-id: 20230619170913.517373-2-marcin.juszkiewicz@linaro.org | ||
12 | Co-authored-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
13 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | docs/system/arm/sbsa.rst | 14 ++++++++++++++ | ||
18 | hw/arm/sbsa-ref.c | 33 ++++++++++++++++++++++++++++++--- | ||
19 | 2 files changed, 44 insertions(+), 3 deletions(-) | ||
20 | |||
21 | diff --git a/docs/system/arm/sbsa.rst b/docs/system/arm/sbsa.rst | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/docs/system/arm/sbsa.rst | ||
24 | +++ b/docs/system/arm/sbsa.rst | ||
25 | @@ -XXX,XX +XXX,XX @@ to be a complete compliant DT. It currently reports: | ||
26 | - platform version | ||
27 | - GIC addresses | ||
28 | |||
29 | +Platform version | ||
30 | +'''''''''''''''' | ||
31 | + | ||
32 | The platform version is only for informing platform firmware about | ||
33 | what kind of ``sbsa-ref`` board it is running on. It is neither | ||
34 | a QEMU versioned machine type nor a reflection of the level of the | ||
35 | @@ -XXX,XX +XXX,XX @@ SBSA/SystemReady SR support provided. | ||
36 | The ``machine-version-major`` value is updated when changes breaking | ||
37 | fw compatibility are introduced. The ``machine-version-minor`` value | ||
38 | is updated when features are added that don't break fw compatibility. | ||
39 | + | ||
40 | +Platform version changes: | ||
41 | + | ||
42 | +0.0 | ||
43 | + Devicetree holds information about CPUs, memory and platform version. | ||
44 | + | ||
45 | +0.1 | ||
46 | + GIC information is present in devicetree. | ||
47 | + | ||
48 | +0.2 | ||
49 | + GIC ITS information is present in devicetree. | ||
50 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/sbsa-ref.c | ||
53 | +++ b/hw/arm/sbsa-ref.c | ||
54 | @@ -XXX,XX +XXX,XX @@ enum { | ||
55 | SBSA_CPUPERIPHS, | ||
56 | SBSA_GIC_DIST, | ||
57 | SBSA_GIC_REDIST, | ||
58 | + SBSA_GIC_ITS, | ||
59 | SBSA_SECURE_EC, | ||
60 | SBSA_GWDT_WS0, | ||
61 | SBSA_GWDT_REFRESH, | ||
62 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry sbsa_ref_memmap[] = { | ||
63 | [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, | ||
64 | [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, | ||
65 | [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, | ||
66 | + [SBSA_GIC_ITS] = { 0x44081000, 0x00020000 }, | ||
67 | [SBSA_SECURE_EC] = { 0x50000000, 0x00001000 }, | ||
68 | [SBSA_GWDT_REFRESH] = { 0x50010000, 0x00001000 }, | ||
69 | [SBSA_GWDT_CONTROL] = { 0x50011000, 0x00001000 }, | ||
70 | @@ -XXX,XX +XXX,XX @@ static void sbsa_fdt_add_gic_node(SBSAMachineState *sms) | ||
71 | 2, sbsa_ref_memmap[SBSA_GIC_REDIST].base, | ||
72 | 2, sbsa_ref_memmap[SBSA_GIC_REDIST].size); | ||
73 | |||
74 | + nodename = g_strdup_printf("/intc/its"); | ||
75 | + qemu_fdt_add_subnode(sms->fdt, nodename); | ||
76 | + qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg", | ||
77 | + 2, sbsa_ref_memmap[SBSA_GIC_ITS].base, | ||
78 | + 2, sbsa_ref_memmap[SBSA_GIC_ITS].size); | ||
79 | + | ||
80 | g_free(nodename); | ||
81 | } | ||
82 | + | ||
83 | /* | ||
84 | * Firmware on this machine only uses ACPI table to load OS, these limited | ||
85 | * device tree nodes are just to let firmware know the info which varies from | ||
86 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) | ||
87 | * fw compatibility. | ||
88 | */ | ||
89 | qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); | ||
90 | - qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 1); | ||
91 | + qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 2); | ||
92 | |||
93 | if (ms->numa_state->have_numa_distance) { | ||
94 | int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); | ||
95 | @@ -XXX,XX +XXX,XX @@ static void create_secure_ram(SBSAMachineState *sms, | ||
96 | memory_region_add_subregion(secure_sysmem, base, secram); | ||
97 | } | ||
98 | |||
99 | -static void create_gic(SBSAMachineState *sms) | ||
100 | +static void create_its(SBSAMachineState *sms) | ||
101 | +{ | ||
102 | + const char *itsclass = its_class_name(); | ||
103 | + DeviceState *dev; | ||
104 | + | ||
105 | + dev = qdev_new(itsclass); | ||
106 | + | ||
107 | + object_property_set_link(OBJECT(dev), "parent-gicv3", OBJECT(sms->gic), | ||
108 | + &error_abort); | ||
109 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
110 | + sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, sbsa_ref_memmap[SBSA_GIC_ITS].base); | ||
111 | +} | ||
112 | + | ||
113 | +static void create_gic(SBSAMachineState *sms, MemoryRegion *mem) | ||
114 | { | ||
115 | unsigned int smp_cpus = MACHINE(sms)->smp.cpus; | ||
116 | SysBusDevice *gicbusdev; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void create_gic(SBSAMachineState *sms) | ||
118 | qdev_prop_set_uint32(sms->gic, "len-redist-region-count", 1); | ||
119 | qdev_prop_set_uint32(sms->gic, "redist-region-count[0]", redist0_count); | ||
120 | |||
121 | + object_property_set_link(OBJECT(sms->gic), "sysmem", | ||
122 | + OBJECT(mem), &error_fatal); | ||
123 | + qdev_prop_set_bit(sms->gic, "has-lpi", true); | ||
124 | + | ||
125 | gicbusdev = SYS_BUS_DEVICE(sms->gic); | ||
126 | sysbus_realize_and_unref(gicbusdev, &error_fatal); | ||
127 | sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base); | ||
128 | @@ -XXX,XX +XXX,XX @@ static void create_gic(SBSAMachineState *sms) | ||
129 | sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus, | ||
130 | qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
131 | } | ||
132 | + create_its(sms); | ||
133 | } | ||
134 | |||
135 | static void create_uart(const SBSAMachineState *sms, int uart, | ||
136 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | ||
137 | |||
138 | create_secure_ram(sms, secure_sysmem); | ||
139 | |||
140 | - create_gic(sms); | ||
141 | + create_gic(sms, sysmem); | ||
142 | |||
143 | create_uart(sms, SBSA_UART, sysmem, serial_hd(0)); | ||
144 | create_uart(sms, SBSA_SECURE_UART, secure_sysmem, serial_hd(1)); | ||
145 | -- | ||
146 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The new_key field is always non-zero -- drop the if. | 3 | Brown bag time: store instead of load results in uninitialized temp. |
4 | 4 | ||
5 | |||
6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1704 | ||
7 | Reported-by: Mark Rutland <mark.rutland@arm.com> | ||
8 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230620134659.817559-1-richard.henderson@linaro.org | ||
11 | Fixes: e6dd5e782be ("target/arm: Use tcg_gen_qemu_{ld, st}_i128 in gen_sve_{ld, st}r") | ||
12 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20220501055028.646596-11-richard.henderson@linaro.org | ||
8 | [PMM: reinstated dropped PL3_RW mask] | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | target/arm/helper.c | 23 +++++++++++------------ | 17 | target/arm/tcg/translate-sve.c | 2 +- |
12 | 1 file changed, 11 insertions(+), 12 deletions(-) | 18 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 19 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 20 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 22 | --- a/target/arm/tcg/translate-sve.c |
17 | +++ b/target/arm/helper.c | 23 | +++ b/target/arm/tcg/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | 24 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, |
19 | 25 | /* Predicate register stores can be any multiple of 2. */ | |
20 | for (i = 0; i < ARRAY_SIZE(aliases); i++) { | 26 | if (len_remain >= 8) { |
21 | const struct E2HAlias *a = &aliases[i]; | 27 | t0 = tcg_temp_new_i64(); |
22 | - ARMCPRegInfo *src_reg, *dst_reg; | 28 | - tcg_gen_st_i64(t0, base, vofs + len_align); |
23 | + ARMCPRegInfo *src_reg, *dst_reg, *new_reg; | 29 | + tcg_gen_ld_i64(t0, base, vofs + len_align); |
24 | + uint32_t *new_key; | 30 | tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUQ | MO_ATOM_NONE); |
25 | + bool ok; | 31 | len_remain -= 8; |
26 | 32 | len_align += 8; | |
27 | if (a->feature && !a->feature(&cpu->isar)) { | ||
28 | continue; | ||
29 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
30 | g_assert(src_reg->opaque == NULL); | ||
31 | |||
32 | /* Create alias before redirection so we dup the right data. */ | ||
33 | - if (a->new_key) { | ||
34 | - ARMCPRegInfo *new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo)); | ||
35 | - uint32_t *new_key = g_memdup(&a->new_key, sizeof(uint32_t)); | ||
36 | - bool ok; | ||
37 | + new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo)); | ||
38 | + new_key = g_memdup(&a->new_key, sizeof(uint32_t)); | ||
39 | |||
40 | - new_reg->name = a->new_name; | ||
41 | - new_reg->type |= ARM_CP_ALIAS; | ||
42 | - /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */ | ||
43 | - new_reg->access &= PL2_RW | PL3_RW; | ||
44 | + new_reg->name = a->new_name; | ||
45 | + new_reg->type |= ARM_CP_ALIAS; | ||
46 | + /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */ | ||
47 | + new_reg->access &= PL2_RW | PL3_RW; | ||
48 | |||
49 | - ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg); | ||
50 | - g_assert(ok); | ||
51 | - } | ||
52 | + ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg); | ||
53 | + g_assert(ok); | ||
54 | |||
55 | src_reg->opaque = dst_reg; | ||
56 | src_reg->orig_readfn = src_reg->readfn ?: raw_read; | ||
57 | -- | 33 | -- |
58 | 2.25.1 | 34 | 2.34.1 |
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The xkb official name for the Arabic keyboard layout is 'ara'. | ||
2 | However xkb has for at least the past 15 years also permitted it to | ||
3 | be named via the legacy synonym 'ar'. In xkeyboard-config 2.39 this | ||
4 | synoynm was removed, which breaks compilation of QEMU: | ||
1 | 5 | ||
6 | FAILED: pc-bios/keymaps/ar | ||
7 | /home/fred/qemu-git/src/qemu/build-full/qemu-keymap -f pc-bios/keymaps/ar -l ar | ||
8 | xkbcommon: ERROR: Couldn't find file "symbols/ar" in include paths | ||
9 | xkbcommon: ERROR: 1 include paths searched: | ||
10 | xkbcommon: ERROR: /usr/share/X11/xkb | ||
11 | xkbcommon: ERROR: 3 include paths could not be added: | ||
12 | xkbcommon: ERROR: /home/fred/.config/xkb | ||
13 | xkbcommon: ERROR: /home/fred/.xkb | ||
14 | xkbcommon: ERROR: /etc/xkb | ||
15 | xkbcommon: ERROR: Abandoning symbols file "(unnamed)" | ||
16 | xkbcommon: ERROR: Failed to compile xkb_symbols | ||
17 | xkbcommon: ERROR: Failed to compile keymap | ||
18 | |||
19 | The upstream xkeyboard-config change removing the compat | ||
20 | mapping is: | ||
21 | https://gitlab.freedesktop.org/xkeyboard-config/xkeyboard-config/-/commit/470ad2cd8fea84d7210377161d86b31999bb5ea6 | ||
22 | |||
23 | Make QEMU always ask for the 'ara' xkb layout, which should work on | ||
24 | both older and newer xkeyboard-config. We leave the QEMU name for | ||
25 | this keyboard layout as 'ar'; it is not the only one where our name | ||
26 | for it deviates from the xkb standard name. | ||
27 | |||
28 | Cc: qemu-stable@nongnu.org | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
31 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
32 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
33 | Message-id: 20230620162024.1132013-1-peter.maydell@linaro.org | ||
34 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1709 | ||
35 | --- | ||
36 | pc-bios/keymaps/meson.build | 2 +- | ||
37 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
38 | |||
39 | diff --git a/pc-bios/keymaps/meson.build b/pc-bios/keymaps/meson.build | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/pc-bios/keymaps/meson.build | ||
42 | +++ b/pc-bios/keymaps/meson.build | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | keymaps = { | ||
45 | - 'ar': '-l ar', | ||
46 | + 'ar': '-l ara', | ||
47 | 'bepo': '-l fr -v dvorak', | ||
48 | 'cz': '-l cz', | ||
49 | 'da': '-l dk', | ||
50 | -- | ||
51 | 2.34.1 | ||
52 | |||
53 | diff view generated by jsdifflib |