1 | This is mostly RTH's tcg_constant refactoring work, plus a few | 1 | I don't have anything else queued up at the moment, so this is just |
---|---|---|---|
2 | other things. | 2 | Richard's SME patches. |
3 | 3 | ||
4 | thanks | ||
5 | -- PMM | 4 | -- PMM |
6 | 5 | ||
7 | The following changes since commit cf6f26d6f9b2015ee12b4604b79359e76784163a: | 6 | The following changes since commit 63b38f6c85acd312c2cab68554abf33adf4ee2b3: |
8 | 7 | ||
9 | Merge tag 'kraxel-20220427-pull-request' of git://git.kraxel.org/qemu into staging (2022-04-27 10:49:28 -0700) | 8 | Merge tag 'pull-target-arm-20220707' of https://git.linaro.org/people/pmaydell/qemu-arm into staging (2022-07-08 06:17:11 +0530) |
10 | 9 | ||
11 | are available in the Git repository at: | 10 | are available in the Git repository at: |
12 | 11 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220428 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220711 |
14 | 13 | ||
15 | for you to fetch changes up to f8e7163d9e6740b5cef02bf73a17a59d0bef8bdb: | 14 | for you to fetch changes up to f9982ceaf26df27d15547a3a7990a95019e9e3a8: |
16 | 15 | ||
17 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 (2022-04-28 13:59:23 +0100) | 16 | linux-user/aarch64: Add SME related hwcap entries (2022-07-11 13:43:52 +0100) |
18 | 17 | ||
19 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
20 | target-arm queue: | 19 | target-arm: |
21 | * refactor to use tcg_constant where appropriate | 20 | * Implement SME emulation, for both system and linux-user |
22 | * Advertise support for FEAT_TTL and FEAT_BBM level 2 | ||
23 | * smmuv3: Cache event fault record | ||
24 | * smmuv3: Add space in guest error message | ||
25 | * smmuv3: Advertise support for SMMUv3.2-BBML2 | ||
26 | 21 | ||
27 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
28 | Damien Hedde (1): | 23 | Richard Henderson (45): |
29 | target/arm: Disable cryptographic instructions when neon is disabled | 24 | target/arm: Handle SME in aarch64_cpu_dump_state |
25 | target/arm: Add infrastructure for disas_sme | ||
26 | target/arm: Trap non-streaming usage when Streaming SVE is active | ||
27 | target/arm: Mark ADR as non-streaming | ||
28 | target/arm: Mark RDFFR, WRFFR, SETFFR as non-streaming | ||
29 | target/arm: Mark BDEP, BEXT, BGRP, COMPACT, FEXPA, FTSSEL as non-streaming | ||
30 | target/arm: Mark PMULL, FMMLA as non-streaming | ||
31 | target/arm: Mark FTSMUL, FTMAD, FADDA as non-streaming | ||
32 | target/arm: Mark SMMLA, UMMLA, USMMLA as non-streaming | ||
33 | target/arm: Mark string/histo/crypto as non-streaming | ||
34 | target/arm: Mark gather/scatter load/store as non-streaming | ||
35 | target/arm: Mark gather prefetch as non-streaming | ||
36 | target/arm: Mark LDFF1 and LDNF1 as non-streaming | ||
37 | target/arm: Mark LD1RO as non-streaming | ||
38 | target/arm: Add SME enablement checks | ||
39 | target/arm: Handle SME in sve_access_check | ||
40 | target/arm: Implement SME RDSVL, ADDSVL, ADDSPL | ||
41 | target/arm: Implement SME ZERO | ||
42 | target/arm: Implement SME MOVA | ||
43 | target/arm: Implement SME LD1, ST1 | ||
44 | target/arm: Export unpredicated ld/st from translate-sve.c | ||
45 | target/arm: Implement SME LDR, STR | ||
46 | target/arm: Implement SME ADDHA, ADDVA | ||
47 | target/arm: Implement FMOPA, FMOPS (non-widening) | ||
48 | target/arm: Implement BFMOPA, BFMOPS | ||
49 | target/arm: Implement FMOPA, FMOPS (widening) | ||
50 | target/arm: Implement SME integer outer product | ||
51 | target/arm: Implement PSEL | ||
52 | target/arm: Implement REVD | ||
53 | target/arm: Implement SCLAMP, UCLAMP | ||
54 | target/arm: Reset streaming sve state on exception boundaries | ||
55 | target/arm: Enable SME for -cpu max | ||
56 | linux-user/aarch64: Clear tpidr2_el0 if CLONE_SETTLS | ||
57 | linux-user/aarch64: Reset PSTATE.SM on syscalls | ||
58 | linux-user/aarch64: Add SM bit to SVE signal context | ||
59 | linux-user/aarch64: Tidy target_restore_sigframe error return | ||
60 | linux-user/aarch64: Do not allow duplicate or short sve records | ||
61 | linux-user/aarch64: Verify extra record lock succeeded | ||
62 | linux-user/aarch64: Move sve record checks into restore | ||
63 | linux-user/aarch64: Implement SME signal handling | ||
64 | linux-user: Rename sve prctls | ||
65 | linux-user/aarch64: Implement PR_SME_GET_VL, PR_SME_SET_VL | ||
66 | target/arm: Only set ZEN in reset if SVE present | ||
67 | target/arm: Enable SME for user-only | ||
68 | linux-user/aarch64: Add SME related hwcap entries | ||
30 | 69 | ||
31 | Jean-Philippe Brucker (2): | 70 | docs/system/arm/emulation.rst | 4 + |
32 | hw/arm/smmuv3: Cache event fault record | 71 | linux-user/aarch64/target_cpu.h | 5 +- |
33 | hw/arm/smmuv3: Add space in guest error message | 72 | linux-user/aarch64/target_prctl.h | 62 +- |
34 | 73 | target/arm/cpu.h | 7 + | |
35 | Peter Maydell (3): | 74 | target/arm/helper-sme.h | 126 ++++ |
36 | target/arm: Advertise support for FEAT_TTL | 75 | target/arm/helper-sve.h | 4 + |
37 | target/arm: Advertise support for FEAT_BBM level 2 | 76 | target/arm/helper.h | 18 + |
38 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 | 77 | target/arm/translate-a64.h | 45 ++ |
39 | 78 | target/arm/translate.h | 16 + | |
40 | Richard Henderson (48): | 79 | target/arm/sme-fa64.decode | 60 ++ |
41 | target/arm: Use tcg_constant in gen_probe_access | 80 | target/arm/sme.decode | 88 +++ |
42 | target/arm: Use tcg_constant in gen_mte_check* | 81 | target/arm/sve.decode | 41 +- |
43 | target/arm: Use tcg_constant in gen_exception* | 82 | linux-user/aarch64/cpu_loop.c | 9 + |
44 | target/arm: Use tcg_constant in gen_adc_CC | 83 | linux-user/aarch64/signal.c | 243 ++++++-- |
45 | target/arm: Use tcg_constant in handle_msr_i | 84 | linux-user/elfload.c | 20 + |
46 | target/arm: Use tcg_constant in handle_sys | 85 | linux-user/syscall.c | 28 +- |
47 | target/arm: Use tcg_constant in disas_exc | 86 | target/arm/cpu.c | 35 +- |
48 | target/arm: Use tcg_constant in gen_compare_and_swap_pair | 87 | target/arm/cpu64.c | 11 + |
49 | target/arm: Use tcg_constant in disas_ld_lit | 88 | target/arm/helper.c | 56 +- |
50 | target/arm: Use tcg_constant in disas_ldst_* | 89 | target/arm/sme_helper.c | 1140 +++++++++++++++++++++++++++++++++++++ |
51 | target/arm: Use tcg_constant in disas_add_sum_imm* | 90 | target/arm/sve_helper.c | 28 + |
52 | target/arm: Use tcg_constant in disas_movw_imm | 91 | target/arm/translate-a64.c | 103 +++- |
53 | target/arm: Use tcg_constant in shift_reg_imm | 92 | target/arm/translate-sme.c | 373 ++++++++++++ |
54 | target/arm: Use tcg_constant in disas_cond_select | 93 | target/arm/translate-sve.c | 393 ++++++++++--- |
55 | target/arm: Use tcg_constant in handle_{rev16,crc32} | 94 | target/arm/translate-vfp.c | 12 + |
56 | target/arm: Use tcg_constant in disas_data_proc_2src | 95 | target/arm/translate.c | 2 + |
57 | target/arm: Use tcg_constant in disas_fp* | 96 | target/arm/vec_helper.c | 24 + |
58 | target/arm: Use tcg_constant in simd shift expanders | 97 | target/arm/meson.build | 3 + |
59 | target/arm: Use tcg_constant in simd fp/int conversion | 98 | 28 files changed, 2821 insertions(+), 135 deletions(-) |
60 | target/arm: Use tcg_constant in 2misc expanders | 99 | create mode 100644 target/arm/sme-fa64.decode |
61 | target/arm: Use tcg_constant in balance of translate-a64.c | 100 | create mode 100644 target/arm/sme.decode |
62 | target/arm: Use tcg_constant for aa32 exceptions | 101 | create mode 100644 target/arm/translate-sme.c |
63 | target/arm: Use tcg_constant for disas_iwmmxt_insn | ||
64 | target/arm: Use tcg_constant for gen_{msr,mrs} | ||
65 | target/arm: Use tcg_constant for vector shift expanders | ||
66 | target/arm: Use tcg_constant for do_coproc_insn | ||
67 | target/arm: Use tcg_constant for gen_srs | ||
68 | target/arm: Use tcg_constant for op_s_{rri,rxi}_rot | ||
69 | target/arm: Use tcg_constant for MOVW, UMAAL, CRC32 | ||
70 | target/arm: Use tcg_constant for v7m MRS, MSR | ||
71 | target/arm: Use tcg_constant for TT, SAT, SMMLA | ||
72 | target/arm: Use tcg_constant in LDM, STM | ||
73 | target/arm: Use tcg_constant in CLRM, DLS, WLS, LE | ||
74 | target/arm: Use tcg_constant in trans_CPS_v7m | ||
75 | target/arm: Use tcg_constant in trans_CSEL | ||
76 | target/arm: Use tcg_constant for trans_INDEX_* | ||
77 | target/arm: Use tcg_constant in SINCDEC, INCDEC | ||
78 | target/arm: Use tcg_constant in FCPY, CPY | ||
79 | target/arm: Use tcg_constant in {incr, wrap}_last_active | ||
80 | target/arm: Use tcg_constant in do_clast_scalar | ||
81 | target/arm: Use tcg_constant in WHILE | ||
82 | target/arm: Use tcg_constant in LD1, ST1 | ||
83 | target/arm: Use tcg_constant in SUBR | ||
84 | target/arm: Use tcg_constant in do_zzi_{sat, ool}, do_fp_imm | ||
85 | target/arm: Use tcg_constant for predicate descriptors | ||
86 | target/arm: Use tcg_constant for do_brk{2,3} | ||
87 | target/arm: Use tcg_constant for vector descriptor | ||
88 | target/arm: Use field names for accessing DBGWCRn | ||
89 | |||
90 | docs/system/arm/emulation.rst | 2 + | ||
91 | hw/arm/smmuv3-internal.h | 2 +- | ||
92 | include/hw/arm/smmu-common.h | 1 + | ||
93 | target/arm/internals.h | 12 ++ | ||
94 | hw/arm/smmuv3.c | 17 +-- | ||
95 | target/arm/cpu.c | 9 ++ | ||
96 | target/arm/cpu64.c | 2 + | ||
97 | target/arm/debug_helper.c | 10 +- | ||
98 | target/arm/helper.c | 8 +- | ||
99 | target/arm/kvm64.c | 14 +- | ||
100 | target/arm/translate-a64.c | 301 +++++++++++++----------------------------- | ||
101 | target/arm/translate-sve.c | 202 ++++++++++------------------ | ||
102 | target/arm/translate.c | 244 ++++++++++++---------------------- | ||
103 | 13 files changed, 293 insertions(+), 531 deletions(-) | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Note that tmp was doing double-duty as zero | 3 | Dump SVCR, plus use the correct access check for Streaming Mode. |
4 | and then later as a temporary in its own right. | ||
5 | Split the use of 0 to a new variable 'zero'. | ||
6 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20220708151540.18136-2-richard.henderson@linaro.org |
9 | Message-id: 20220426163043.100432-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | target/arm/translate-a64.c | 26 +++++++++++++------------- | 10 | target/arm/cpu.c | 17 ++++++++++++++++- |
13 | 1 file changed, 13 insertions(+), 13 deletions(-) | 11 | 1 file changed, 16 insertions(+), 1 deletion(-) |
14 | 12 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 15 | --- a/target/arm/cpu.c |
18 | +++ b/target/arm/translate-a64.c | 16 | +++ b/target/arm/cpu.c |
19 | @@ -XXX,XX +XXX,XX @@ static void gen_adc(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | 17 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) |
20 | static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | 18 | int i; |
21 | { | 19 | int el = arm_current_el(env); |
22 | if (sf) { | 20 | const char *ns_status; |
23 | - TCGv_i64 result, cf_64, vf_64, tmp; | 21 | + bool sve; |
24 | - result = tcg_temp_new_i64(); | 22 | |
25 | - cf_64 = tcg_temp_new_i64(); | 23 | qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); |
26 | - vf_64 = tcg_temp_new_i64(); | 24 | for (i = 0; i < 32; i++) { |
27 | - tmp = tcg_const_i64(0); | 25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) |
28 | + TCGv_i64 result = tcg_temp_new_i64(); | 26 | el, |
29 | + TCGv_i64 cf_64 = tcg_temp_new_i64(); | 27 | psr & PSTATE_SP ? 'h' : 't'); |
30 | + TCGv_i64 vf_64 = tcg_temp_new_i64(); | 28 | |
31 | + TCGv_i64 tmp = tcg_temp_new_i64(); | 29 | + if (cpu_isar_feature(aa64_sme, cpu)) { |
32 | + TCGv_i64 zero = tcg_constant_i64(0); | 30 | + qemu_fprintf(f, " SVCR=%08" PRIx64 " %c%c", |
33 | 31 | + env->svcr, | |
34 | tcg_gen_extu_i32_i64(cf_64, cpu_CF); | 32 | + (FIELD_EX64(env->svcr, SVCR, ZA) ? 'Z' : '-'), |
35 | - tcg_gen_add2_i64(result, cf_64, t0, tmp, cf_64, tmp); | 33 | + (FIELD_EX64(env->svcr, SVCR, SM) ? 'S' : '-')); |
36 | - tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, tmp); | 34 | + } |
37 | + tcg_gen_add2_i64(result, cf_64, t0, zero, cf_64, zero); | 35 | if (cpu_isar_feature(aa64_bti, cpu)) { |
38 | + tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, zero); | 36 | qemu_fprintf(f, " BTYPE=%d", (psr & PSTATE_BTYPE) >> 10); |
39 | tcg_gen_extrl_i64_i32(cpu_CF, cf_64); | 37 | } |
40 | gen_set_NZ64(result); | 38 | @@ -XXX,XX +XXX,XX @@ static void aarch64_cpu_dump_state(CPUState *cs, FILE *f, int flags) |
41 | 39 | qemu_fprintf(f, " FPCR=%08x FPSR=%08x\n", | |
42 | @@ -XXX,XX +XXX,XX @@ static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | 40 | vfp_get_fpcr(env), vfp_get_fpsr(env)); |
43 | tcg_temp_free_i64(cf_64); | 41 | |
44 | tcg_temp_free_i64(result); | 42 | - if (cpu_isar_feature(aa64_sve, cpu) && sve_exception_el(env, el) == 0) { |
45 | } else { | 43 | + if (cpu_isar_feature(aa64_sme, cpu) && FIELD_EX64(env->svcr, SVCR, SM)) { |
46 | - TCGv_i32 t0_32, t1_32, tmp; | 44 | + sve = sme_exception_el(env, el) == 0; |
47 | - t0_32 = tcg_temp_new_i32(); | 45 | + } else if (cpu_isar_feature(aa64_sve, cpu)) { |
48 | - t1_32 = tcg_temp_new_i32(); | 46 | + sve = sve_exception_el(env, el) == 0; |
49 | - tmp = tcg_const_i32(0); | 47 | + } else { |
50 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); | 48 | + sve = false; |
51 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); | 49 | + } |
52 | + TCGv_i32 tmp = tcg_temp_new_i32(); | 50 | + |
53 | + TCGv_i32 zero = tcg_constant_i32(0); | 51 | + if (sve) { |
54 | 52 | int j, zcr_len = sve_vqm1_for_el(env, el); | |
55 | tcg_gen_extrl_i64_i32(t0_32, t0); | 53 | |
56 | tcg_gen_extrl_i64_i32(t1_32, t1); | 54 | for (i = 0; i <= FFR_PRED_NUM; i++) { |
57 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, cpu_CF, tmp); | ||
58 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, tmp); | ||
59 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, zero, cpu_CF, zero); | ||
60 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, zero); | ||
61 | |||
62 | tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
63 | tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
64 | -- | 55 | -- |
65 | 2.25.1 | 56 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This includes the build rules for the decoder, and the | ||
4 | new file for translation, but excludes any instructions. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-3-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-a64.c | 12 ++++-------- | 11 | target/arm/translate-a64.h | 1 + |
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | 12 | target/arm/sme.decode | 20 ++++++++++++++++++++ |
13 | target/arm/translate-a64.c | 7 ++++++- | ||
14 | target/arm/translate-sme.c | 35 +++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/meson.build | 2 ++ | ||
16 | 5 files changed, 64 insertions(+), 1 deletion(-) | ||
17 | create mode 100644 target/arm/sme.decode | ||
18 | create mode 100644 target/arm/translate-sme.c | ||
10 | 19 | ||
20 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/translate-a64.h | ||
23 | +++ b/target/arm/translate-a64.h | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline int pred_gvec_reg_size(DisasContext *s) | ||
25 | } | ||
26 | |||
27 | bool disas_sve(DisasContext *, uint32_t); | ||
28 | +bool disas_sme(DisasContext *, uint32_t); | ||
29 | |||
30 | void gen_gvec_rax1(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
31 | uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
32 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
33 | new file mode 100644 | ||
34 | index XXXXXXX..XXXXXXX | ||
35 | --- /dev/null | ||
36 | +++ b/target/arm/sme.decode | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | +# AArch64 SME instruction descriptions | ||
39 | +# | ||
40 | +# Copyright (c) 2022 Linaro, Ltd | ||
41 | +# | ||
42 | +# This library is free software; you can redistribute it and/or | ||
43 | +# modify it under the terms of the GNU Lesser General Public | ||
44 | +# License as published by the Free Software Foundation; either | ||
45 | +# version 2.1 of the License, or (at your option) any later version. | ||
46 | +# | ||
47 | +# This library is distributed in the hope that it will be useful, | ||
48 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
49 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
50 | +# Lesser General Public License for more details. | ||
51 | +# | ||
52 | +# You should have received a copy of the GNU Lesser General Public | ||
53 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
54 | + | ||
55 | +# | ||
56 | +# This file is processed by scripts/decodetree.py | ||
57 | +# | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 58 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 60 | --- a/target/arm/translate-a64.c |
14 | +++ b/target/arm/translate-a64.c | 61 | +++ b/target/arm/translate-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | 62 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
16 | tcg_gen_addi_i64(tcg_result, tcg_rn, imm); | ||
17 | } | ||
18 | } else { | ||
19 | - TCGv_i64 tcg_imm = tcg_const_i64(imm); | ||
20 | + TCGv_i64 tcg_imm = tcg_constant_i64(imm); | ||
21 | if (sub_op) { | ||
22 | gen_sub_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
23 | } else { | ||
24 | gen_add_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
25 | } | ||
26 | - tcg_temp_free_i64(tcg_imm); | ||
27 | } | 63 | } |
28 | 64 | ||
29 | if (is_64bit) { | 65 | switch (extract32(insn, 25, 4)) { |
30 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) | 66 | - case 0x0: case 0x1: case 0x3: /* UNALLOCATED */ |
31 | tcg_rd = cpu_reg_sp(s, rd); | 67 | + case 0x0: |
32 | 68 | + if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { | |
33 | if (s->ata) { | 69 | + unallocated_encoding(s); |
34 | - TCGv_i32 offset = tcg_const_i32(imm); | 70 | + } |
35 | - TCGv_i32 tag_offset = tcg_const_i32(uimm4); | 71 | + break; |
36 | - | 72 | + case 0x1: case 0x3: /* UNALLOCATED */ |
37 | - gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, offset, tag_offset); | 73 | unallocated_encoding(s); |
38 | - tcg_temp_free_i32(tag_offset); | 74 | break; |
39 | - tcg_temp_free_i32(offset); | 75 | case 0x2: |
40 | + gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, | 76 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c |
41 | + tcg_constant_i32(imm), | 77 | new file mode 100644 |
42 | + tcg_constant_i32(uimm4)); | 78 | index XXXXXXX..XXXXXXX |
43 | } else { | 79 | --- /dev/null |
44 | tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); | 80 | +++ b/target/arm/translate-sme.c |
45 | gen_address_with_allocation_tag0(tcg_rd, tcg_rd); | 81 | @@ -XXX,XX +XXX,XX @@ |
82 | +/* | ||
83 | + * AArch64 SME translation | ||
84 | + * | ||
85 | + * Copyright (c) 2022 Linaro, Ltd | ||
86 | + * | ||
87 | + * This library is free software; you can redistribute it and/or | ||
88 | + * modify it under the terms of the GNU Lesser General Public | ||
89 | + * License as published by the Free Software Foundation; either | ||
90 | + * version 2.1 of the License, or (at your option) any later version. | ||
91 | + * | ||
92 | + * This library is distributed in the hope that it will be useful, | ||
93 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
94 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
95 | + * Lesser General Public License for more details. | ||
96 | + * | ||
97 | + * You should have received a copy of the GNU Lesser General Public | ||
98 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
99 | + */ | ||
100 | + | ||
101 | +#include "qemu/osdep.h" | ||
102 | +#include "cpu.h" | ||
103 | +#include "tcg/tcg-op.h" | ||
104 | +#include "tcg/tcg-op-gvec.h" | ||
105 | +#include "tcg/tcg-gvec-desc.h" | ||
106 | +#include "translate.h" | ||
107 | +#include "exec/helper-gen.h" | ||
108 | +#include "translate-a64.h" | ||
109 | +#include "fpu/softfloat.h" | ||
110 | + | ||
111 | + | ||
112 | +/* | ||
113 | + * Include the generated decoder. | ||
114 | + */ | ||
115 | + | ||
116 | +#include "decode-sme.c.inc" | ||
117 | diff --git a/target/arm/meson.build b/target/arm/meson.build | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/target/arm/meson.build | ||
120 | +++ b/target/arm/meson.build | ||
121 | @@ -XXX,XX +XXX,XX @@ | ||
122 | gen = [ | ||
123 | decodetree.process('sve.decode', extra_args: '--decode=disas_sve'), | ||
124 | + decodetree.process('sme.decode', extra_args: '--decode=disas_sme'), | ||
125 | decodetree.process('neon-shared.decode', extra_args: '--decode=disas_neon_shared'), | ||
126 | decodetree.process('neon-dp.decode', extra_args: '--decode=disas_neon_dp'), | ||
127 | decodetree.process('neon-ls.decode', extra_args: '--decode=disas_neon_ls'), | ||
128 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'TARGET_AARCH64', if_true: files( | ||
129 | 'sme_helper.c', | ||
130 | 'translate-a64.c', | ||
131 | 'translate-sve.c', | ||
132 | + 'translate-sme.c', | ||
133 | )) | ||
134 | |||
135 | arm_softmmu_ss = ss.source_set() | ||
46 | -- | 136 | -- |
47 | 2.25.1 | 137 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This new behaviour is in the ARM pseudocode function | ||
4 | AArch64.CheckFPAdvSIMDEnabled, which applies to AArch32 | ||
5 | via AArch32.CheckAdvSIMDOrFPEnabled when the EL to which | ||
6 | the trap would be delivered is in AArch64 mode. | ||
7 | |||
8 | Given that ARMv9 drops support for AArch32 outside EL0, the trap EL | ||
9 | detection ought to be trivially true, but the pseudocode still contains | ||
10 | a number of conditions, and QEMU has not yet committed to dropping A32 | ||
11 | support for EL[12] when v9 features are present. | ||
12 | |||
13 | Since the computation of SME_TRAP_NONSTREAMING is necessarily different | ||
14 | for the two modes, we might as well preserve bits within TBFLAG_ANY and | ||
15 | allocate separate bits within TBFLAG_A32 and TBFLAG_A64 instead. | ||
16 | |||
17 | Note that DDI0616A.a has typos for bits [22:21] of LD1RO in the table | ||
18 | of instructions illegal in streaming mode. | ||
19 | |||
20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 21 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Message-id: 20220708151540.18136-4-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-20-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 24 | --- |
8 | target/arm/translate-a64.c | 26 ++++++-------------------- | 25 | target/arm/cpu.h | 7 +++ |
9 | 1 file changed, 6 insertions(+), 20 deletions(-) | 26 | target/arm/translate.h | 4 ++ |
10 | 27 | target/arm/sme-fa64.decode | 90 ++++++++++++++++++++++++++++++++++++++ | |
28 | target/arm/helper.c | 41 +++++++++++++++++ | ||
29 | target/arm/translate-a64.c | 40 ++++++++++++++++- | ||
30 | target/arm/translate-vfp.c | 12 +++++ | ||
31 | target/arm/translate.c | 2 + | ||
32 | target/arm/meson.build | 1 + | ||
33 | 8 files changed, 195 insertions(+), 2 deletions(-) | ||
34 | create mode 100644 target/arm/sme-fa64.decode | ||
35 | |||
36 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/cpu.h | ||
39 | +++ b/target/arm/cpu.h | ||
40 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A32, HSTR_ACTIVE, 9, 1) | ||
41 | * the same thing as the current security state of the processor! | ||
42 | */ | ||
43 | FIELD(TBFLAG_A32, NS, 10, 1) | ||
44 | +/* | ||
45 | + * Indicates that SME Streaming mode is active, and SMCR_ELx.FA64 is not. | ||
46 | + * This requires an SME trap from AArch32 mode when using NEON. | ||
47 | + */ | ||
48 | +FIELD(TBFLAG_A32, SME_TRAP_NONSTREAMING, 11, 1) | ||
49 | |||
50 | /* | ||
51 | * Bit usage when in AArch32 state, for M-profile only. | ||
52 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SMEEXC_EL, 20, 2) | ||
53 | FIELD(TBFLAG_A64, PSTATE_SM, 22, 1) | ||
54 | FIELD(TBFLAG_A64, PSTATE_ZA, 23, 1) | ||
55 | FIELD(TBFLAG_A64, SVL, 24, 4) | ||
56 | +/* Indicates that SME Streaming mode is active, and SMCR_ELx.FA64 is not. */ | ||
57 | +FIELD(TBFLAG_A64, SME_TRAP_NONSTREAMING, 28, 1) | ||
58 | |||
59 | /* | ||
60 | * Helpers for using the above. | ||
61 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/translate.h | ||
64 | +++ b/target/arm/translate.h | ||
65 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
66 | bool pstate_sm; | ||
67 | /* True if PSTATE.ZA is set. */ | ||
68 | bool pstate_za; | ||
69 | + /* True if non-streaming insns should raise an SME Streaming exception. */ | ||
70 | + bool sme_trap_nonstreaming; | ||
71 | + /* True if the current instruction is non-streaming. */ | ||
72 | + bool is_nonstreaming; | ||
73 | /* True if MVE insns are definitely not predicated by VPR or LTPSIZE */ | ||
74 | bool mve_no_pred; | ||
75 | /* | ||
76 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
77 | new file mode 100644 | ||
78 | index XXXXXXX..XXXXXXX | ||
79 | --- /dev/null | ||
80 | +++ b/target/arm/sme-fa64.decode | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | +# AArch64 SME allowed instruction decoding | ||
83 | +# | ||
84 | +# Copyright (c) 2022 Linaro, Ltd | ||
85 | +# | ||
86 | +# This library is free software; you can redistribute it and/or | ||
87 | +# modify it under the terms of the GNU Lesser General Public | ||
88 | +# License as published by the Free Software Foundation; either | ||
89 | +# version 2.1 of the License, or (at your option) any later version. | ||
90 | +# | ||
91 | +# This library is distributed in the hope that it will be useful, | ||
92 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
93 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
94 | +# Lesser General Public License for more details. | ||
95 | +# | ||
96 | +# You should have received a copy of the GNU Lesser General Public | ||
97 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
98 | + | ||
99 | +# | ||
100 | +# This file is processed by scripts/decodetree.py | ||
101 | +# | ||
102 | + | ||
103 | +# These patterns are taken from Appendix E1.1 of DDI0616 A.a, | ||
104 | +# Arm Architecture Reference Manual Supplement, | ||
105 | +# The Scalable Matrix Extension (SME), for Armv9-A | ||
106 | + | ||
107 | +{ | ||
108 | + [ | ||
109 | + OK 0-00 1110 0000 0001 0010 11-- ---- ---- # SMOV W|Xd,Vn.B[0] | ||
110 | + OK 0-00 1110 0000 0010 0010 11-- ---- ---- # SMOV W|Xd,Vn.H[0] | ||
111 | + OK 0100 1110 0000 0100 0010 11-- ---- ---- # SMOV Xd,Vn.S[0] | ||
112 | + OK 0000 1110 0000 0001 0011 11-- ---- ---- # UMOV Wd,Vn.B[0] | ||
113 | + OK 0000 1110 0000 0010 0011 11-- ---- ---- # UMOV Wd,Vn.H[0] | ||
114 | + OK 0000 1110 0000 0100 0011 11-- ---- ---- # UMOV Wd,Vn.S[0] | ||
115 | + OK 0100 1110 0000 1000 0011 11-- ---- ---- # UMOV Xd,Vn.D[0] | ||
116 | + ] | ||
117 | + FAIL 0--0 111- ---- ---- ---- ---- ---- ---- # Advanced SIMD vector operations | ||
118 | +} | ||
119 | + | ||
120 | +{ | ||
121 | + [ | ||
122 | + OK 0101 1110 --1- ---- 11-1 11-- ---- ---- # FMULX/FRECPS/FRSQRTS (scalar) | ||
123 | + OK 0101 1110 -10- ---- 00-1 11-- ---- ---- # FMULX/FRECPS/FRSQRTS (scalar, FP16) | ||
124 | + OK 01-1 1110 1-10 0001 11-1 10-- ---- ---- # FRECPE/FRSQRTE/FRECPX (scalar) | ||
125 | + OK 01-1 1110 1111 1001 11-1 10-- ---- ---- # FRECPE/FRSQRTE/FRECPX (scalar, FP16) | ||
126 | + ] | ||
127 | + FAIL 01-1 111- ---- ---- ---- ---- ---- ---- # Advanced SIMD single-element operations | ||
128 | +} | ||
129 | + | ||
130 | +FAIL 0-00 110- ---- ---- ---- ---- ---- ---- # Advanced SIMD structure load/store | ||
131 | +FAIL 1100 1110 ---- ---- ---- ---- ---- ---- # Advanced SIMD cryptography extensions | ||
132 | +FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
133 | + | ||
134 | +# These are the "avoidance of doubt" final table of Illegal Advanced SIMD instructions | ||
135 | +# We don't actually need to include these, as the default is OK. | ||
136 | +# -001 111- ---- ---- ---- ---- ---- ---- # Scalar floating-point operations | ||
137 | +# --10 110- ---- ---- ---- ---- ---- ---- # Load/store pair of FP registers | ||
138 | +# --01 1100 ---- ---- ---- ---- ---- ---- # Load FP register (PC-relative literal) | ||
139 | +# --11 1100 --0- ---- ---- ---- ---- ---- # Load/store FP register (unscaled imm) | ||
140 | +# --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
141 | +# --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
142 | + | ||
143 | +FAIL 0000 0100 --1- ---- 1010 ---- ---- ---- # ADR | ||
144 | +FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA | ||
145 | +FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT | ||
146 | +FAIL 0010 0101 --01 100- 1111 000- ---0 ---- # RDFFR, RDFFRS | ||
147 | +FAIL 0010 0101 --10 1--- 1001 ---- ---- ---- # WRFFR, SETFFR | ||
148 | +FAIL 0100 0101 --0- ---- 1011 ---- ---- ---- # BDEP, BEXT, BGRP | ||
149 | +FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) | ||
150 | +FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA | ||
151 | +FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL | ||
152 | +FAIL 0110 0101 --01 0--- 100- ---- ---- ---- # FTMAD | ||
153 | +FAIL 0110 0101 --01 1--- 001- ---- ---- ---- # FADDA | ||
154 | +FAIL 0100 0101 --0- ---- 1001 10-- ---- ---- # SMMLA, UMMLA, USMMLA | ||
155 | +FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
156 | +FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
157 | +FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
158 | +FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) | ||
159 | +FAIL 1000 010- -01- ---- 1--- ---- ---- ---- # SVE 32-bit gather load (vector+imm) | ||
160 | +FAIL 1000 0100 0-0- ---- 0--- ---- ---- ---- # SVE 32-bit gather load byte (scalar+vector) | ||
161 | +FAIL 1000 0100 1--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load half (scalar+vector) | ||
162 | +FAIL 1000 0101 0--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load word (scalar+vector) | ||
163 | +FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
164 | +FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
165 | +FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
166 | +FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
167 | +FAIL 1100 010- ---- ---- ---- ---- ---- ---- # SVE 64-bit gather load/prefetch | ||
168 | +FAIL 1110 010- -00- ---- 001- ---- ---- ---- # SVE2 64-bit scatter NT store (vector+scalar) | ||
169 | +FAIL 1110 010- -10- ---- 001- ---- ---- ---- # SVE2 32-bit scatter NT store (vector+scalar) | ||
170 | +FAIL 1110 010- ---- ---- 1-0- ---- ---- ---- # SVE scatter store (scalar+32-bit vector) | ||
171 | +FAIL 1110 010- ---- ---- 101- ---- ---- ---- # SVE scatter store (misc) | ||
172 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/target/arm/helper.c | ||
175 | +++ b/target/arm/helper.c | ||
176 | @@ -XXX,XX +XXX,XX @@ int sme_exception_el(CPUARMState *env, int el) | ||
177 | return 0; | ||
178 | } | ||
179 | |||
180 | +/* This corresponds to the ARM pseudocode function IsFullA64Enabled(). */ | ||
181 | +static bool sme_fa64(CPUARMState *env, int el) | ||
182 | +{ | ||
183 | + if (!cpu_isar_feature(aa64_sme_fa64, env_archcpu(env))) { | ||
184 | + return false; | ||
185 | + } | ||
186 | + | ||
187 | + if (el <= 1 && !el_is_in_host(env, el)) { | ||
188 | + if (!FIELD_EX64(env->vfp.smcr_el[1], SMCR, FA64)) { | ||
189 | + return false; | ||
190 | + } | ||
191 | + } | ||
192 | + if (el <= 2 && arm_is_el2_enabled(env)) { | ||
193 | + if (!FIELD_EX64(env->vfp.smcr_el[2], SMCR, FA64)) { | ||
194 | + return false; | ||
195 | + } | ||
196 | + } | ||
197 | + if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
198 | + if (!FIELD_EX64(env->vfp.smcr_el[3], SMCR, FA64)) { | ||
199 | + return false; | ||
200 | + } | ||
201 | + } | ||
202 | + | ||
203 | + return true; | ||
204 | +} | ||
205 | + | ||
206 | /* | ||
207 | * Given that SVE is enabled, return the vector length for EL. | ||
208 | */ | ||
209 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, | ||
210 | DP_TBFLAG_ANY(flags, PSTATE__IL, 1); | ||
211 | } | ||
212 | |||
213 | + /* | ||
214 | + * The SME exception we are testing for is raised via | ||
215 | + * AArch64.CheckFPAdvSIMDEnabled(), as called from | ||
216 | + * AArch32.CheckAdvSIMDOrFPEnabled(). | ||
217 | + */ | ||
218 | + if (el == 0 | ||
219 | + && FIELD_EX64(env->svcr, SVCR, SM) | ||
220 | + && (!arm_is_el2_enabled(env) | ||
221 | + || (arm_el_is_aa64(env, 2) && !(env->cp15.hcr_el2 & HCR_TGE))) | ||
222 | + && arm_el_is_aa64(env, 1) | ||
223 | + && !sme_fa64(env, el)) { | ||
224 | + DP_TBFLAG_A32(flags, SME_TRAP_NONSTREAMING, 1); | ||
225 | + } | ||
226 | + | ||
227 | return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags); | ||
228 | } | ||
229 | |||
230 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
231 | } | ||
232 | if (FIELD_EX64(env->svcr, SVCR, SM)) { | ||
233 | DP_TBFLAG_A64(flags, PSTATE_SM, 1); | ||
234 | + DP_TBFLAG_A64(flags, SME_TRAP_NONSTREAMING, !sme_fa64(env, el)); | ||
235 | } | ||
236 | DP_TBFLAG_A64(flags, PSTATE_ZA, FIELD_EX64(env->svcr, SVCR, ZA)); | ||
237 | } | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 238 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 239 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 240 | --- a/target/arm/translate-a64.c |
14 | +++ b/target/arm/translate-a64.c | 241 | +++ b/target/arm/translate-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | 242 | @@ -XXX,XX +XXX,XX @@ static void do_vec_ld(DisasContext *s, int destidx, int element, |
16 | int pass; | 243 | * unallocated-encoding checks (otherwise the syndrome information |
17 | 244 | * for the resulting exception will be incorrect). | |
18 | if (fracbits || size == MO_64) { | 245 | */ |
19 | - tcg_shift = tcg_const_i32(fracbits); | 246 | -static bool fp_access_check(DisasContext *s) |
20 | + tcg_shift = tcg_constant_i32(fracbits); | 247 | +static bool fp_access_check_only(DisasContext *s) |
21 | } | 248 | { |
22 | 249 | if (s->fp_excp_el) { | |
23 | if (size == MO_64) { | 250 | assert(!s->fp_access_checked); |
24 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, | 251 | @@ -XXX,XX +XXX,XX @@ static bool fp_access_check(DisasContext *s) |
25 | } | 252 | return true; |
26 | |||
27 | tcg_temp_free_ptr(tcg_fpst); | ||
28 | - if (tcg_shift) { | ||
29 | - tcg_temp_free_i32(tcg_shift); | ||
30 | - } | ||
31 | |||
32 | clear_vec_high(s, elements << size == 16, rd); | ||
33 | } | 253 | } |
34 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | 254 | |
35 | tcg_fpstatus = fpstatus_ptr(size == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | 255 | +static bool fp_access_check(DisasContext *s) |
36 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | 256 | +{ |
37 | fracbits = (16 << size) - immhb; | 257 | + if (!fp_access_check_only(s)) { |
38 | - tcg_shift = tcg_const_i32(fracbits); | 258 | + return false; |
39 | + tcg_shift = tcg_constant_i32(fracbits); | 259 | + } |
40 | 260 | + if (s->sme_trap_nonstreaming && s->is_nonstreaming) { | |
41 | if (size == MO_64) { | 261 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
42 | int maxpass = is_scalar ? 1 : 2; | 262 | + syn_smetrap(SME_ET_Streaming, false)); |
43 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | 263 | + return false; |
264 | + } | ||
265 | + return true; | ||
266 | +} | ||
267 | + | ||
268 | /* Check that SVE access is enabled. If it is, return true. | ||
269 | * If not, emit code to generate an appropriate exception and return false. | ||
270 | */ | ||
271 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
272 | default: | ||
273 | g_assert_not_reached(); | ||
274 | } | ||
275 | - if ((ri->type & ARM_CP_FPU) && !fp_access_check(s)) { | ||
276 | + if ((ri->type & ARM_CP_FPU) && !fp_access_check_only(s)) { | ||
277 | return; | ||
278 | } else if ((ri->type & ARM_CP_SVE) && !sve_access_check(s)) { | ||
279 | return; | ||
280 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn) | ||
281 | } | ||
282 | } | ||
283 | |||
284 | +/* | ||
285 | + * Include the generated SME FA64 decoder. | ||
286 | + */ | ||
287 | + | ||
288 | +#include "decode-sme-fa64.c.inc" | ||
289 | + | ||
290 | +static bool trans_OK(DisasContext *s, arg_OK *a) | ||
291 | +{ | ||
292 | + return true; | ||
293 | +} | ||
294 | + | ||
295 | +static bool trans_FAIL(DisasContext *s, arg_OK *a) | ||
296 | +{ | ||
297 | + s->is_nonstreaming = true; | ||
298 | + return true; | ||
299 | +} | ||
300 | + | ||
301 | /** | ||
302 | * is_guarded_page: | ||
303 | * @env: The cpu environment | ||
304 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
305 | dc->mte_active[1] = EX_TBFLAG_A64(tb_flags, MTE0_ACTIVE); | ||
306 | dc->pstate_sm = EX_TBFLAG_A64(tb_flags, PSTATE_SM); | ||
307 | dc->pstate_za = EX_TBFLAG_A64(tb_flags, PSTATE_ZA); | ||
308 | + dc->sme_trap_nonstreaming = EX_TBFLAG_A64(tb_flags, SME_TRAP_NONSTREAMING); | ||
309 | dc->vec_len = 0; | ||
310 | dc->vec_stride = 0; | ||
311 | dc->cp_regs = arm_cpu->cp_regs; | ||
312 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
44 | } | 313 | } |
45 | } | 314 | } |
46 | 315 | ||
47 | - tcg_temp_free_i32(tcg_shift); | 316 | + s->is_nonstreaming = false; |
48 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | 317 | + if (s->sme_trap_nonstreaming) { |
49 | tcg_temp_free_ptr(tcg_fpstatus); | 318 | + disas_sme_fa64(s, insn); |
50 | tcg_temp_free_i32(tcg_rmode); | 319 | + } |
51 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_64(DisasContext *s, int opcode, bool u, | 320 | + |
52 | case 0x1c: /* FCVTAS */ | 321 | switch (extract32(insn, 25, 4)) { |
53 | case 0x3a: /* FCVTPS */ | 322 | case 0x0: |
54 | case 0x3b: /* FCVTZS */ | 323 | if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { |
55 | - { | 324 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
56 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | 325 | index XXXXXXX..XXXXXXX 100644 |
57 | - gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | 326 | --- a/target/arm/translate-vfp.c |
58 | - tcg_temp_free_i32(tcg_shift); | 327 | +++ b/target/arm/translate-vfp.c |
59 | + gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); | 328 | @@ -XXX,XX +XXX,XX @@ static bool vfp_access_check_a(DisasContext *s, bool ignore_vfp_enabled) |
60 | break; | 329 | return false; |
61 | - } | 330 | } |
62 | case 0x5a: /* FCVTNU */ | 331 | |
63 | case 0x5b: /* FCVTMU */ | 332 | + /* |
64 | case 0x5c: /* FCVTAU */ | 333 | + * Note that rebuild_hflags_a32 has already accounted for being in EL0 |
65 | case 0x7a: /* FCVTPU */ | 334 | + * and the higher EL in A64 mode, etc. Unlike A64 mode, there do not |
66 | case 0x7b: /* FCVTZU */ | 335 | + * appear to be any insns which touch VFP which are allowed. |
67 | - { | 336 | + */ |
68 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | 337 | + if (s->sme_trap_nonstreaming) { |
69 | - gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | 338 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
70 | - tcg_temp_free_i32(tcg_shift); | 339 | + syn_smetrap(SME_ET_Streaming, |
71 | + gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); | 340 | + s->base.pc_next - s->pc_curr == 2)); |
72 | break; | 341 | + return false; |
73 | - } | 342 | + } |
74 | case 0x18: /* FRINTN */ | 343 | + |
75 | case 0x19: /* FRINTM */ | 344 | if (!s->vfp_enabled && !ignore_vfp_enabled) { |
76 | case 0x38: /* FRINTP */ | 345 | assert(!arm_dc_feature(s, ARM_FEATURE_M)); |
77 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | 346 | unallocated_encoding(s); |
78 | 347 | diff --git a/target/arm/translate.c b/target/arm/translate.c | |
79 | if (is_double) { | 348 | index XXXXXXX..XXXXXXX 100644 |
80 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | 349 | --- a/target/arm/translate.c |
81 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | 350 | +++ b/target/arm/translate.c |
82 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | 351 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
83 | TCGv_i64 tcg_res = tcg_temp_new_i64(); | 352 | dc->vec_len = EX_TBFLAG_A32(tb_flags, VECLEN); |
84 | NeonGenTwoDoubleOpFn *genfn; | 353 | dc->vec_stride = EX_TBFLAG_A32(tb_flags, VECSTRIDE); |
85 | bool swap = false; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
87 | write_vec_element(s, tcg_res, rd, pass, MO_64); | ||
88 | } | 354 | } |
89 | tcg_temp_free_i64(tcg_res); | 355 | + dc->sme_trap_nonstreaming = |
90 | - tcg_temp_free_i64(tcg_zero); | 356 | + EX_TBFLAG_A32(tb_flags, SME_TRAP_NONSTREAMING); |
91 | tcg_temp_free_i64(tcg_op); | 357 | } |
92 | 358 | dc->cp_regs = cpu->cp_regs; | |
93 | clear_vec_high(s, !is_scalar, rd); | 359 | dc->features = env->features; |
94 | } else { | 360 | diff --git a/target/arm/meson.build b/target/arm/meson.build |
95 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | 361 | index XXXXXXX..XXXXXXX 100644 |
96 | - TCGv_i32 tcg_zero = tcg_const_i32(0); | 362 | --- a/target/arm/meson.build |
97 | + TCGv_i32 tcg_zero = tcg_constant_i32(0); | 363 | +++ b/target/arm/meson.build |
98 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | 364 | @@ -XXX,XX +XXX,XX @@ |
99 | NeonGenTwoSingleOpFn *genfn; | 365 | gen = [ |
100 | bool swap = false; | 366 | decodetree.process('sve.decode', extra_args: '--decode=disas_sve'), |
101 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | 367 | decodetree.process('sme.decode', extra_args: '--decode=disas_sme'), |
102 | } | 368 | + decodetree.process('sme-fa64.decode', extra_args: '--static-decode=disas_sme_fa64'), |
103 | } | 369 | decodetree.process('neon-shared.decode', extra_args: '--decode=disas_neon_shared'), |
104 | tcg_temp_free_i32(tcg_res); | 370 | decodetree.process('neon-dp.decode', extra_args: '--decode=disas_neon_dp'), |
105 | - tcg_temp_free_i32(tcg_zero); | 371 | decodetree.process('neon-ls.decode', extra_args: '--decode=disas_neon_ls'), |
106 | tcg_temp_free_i32(tcg_op); | ||
107 | if (!is_scalar) { | ||
108 | clear_vec_high(s, is_q, rd); | ||
109 | -- | 372 | -- |
110 | 2.25.1 | 373 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark ADR as a non-streaming instruction, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Removing entries from sme-fa64.decode is an easy way to see | ||
7 | what remains to be done. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20220708151540.18136-5-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-16-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 13 | --- |
8 | target/arm/translate-a64.c | 7 ++----- | 14 | target/arm/translate.h | 7 +++++++ |
9 | 1 file changed, 2 insertions(+), 5 deletions(-) | 15 | target/arm/sme-fa64.decode | 1 - |
16 | target/arm/translate-sve.c | 8 ++++---- | ||
17 | 3 files changed, 11 insertions(+), 5 deletions(-) | ||
10 | 18 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 19 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 21 | --- a/target/arm/translate.h |
14 | +++ b/target/arm/translate-a64.c | 22 | +++ b/target/arm/translate.h |
15 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | 23 | @@ -XXX,XX +XXX,XX @@ uint64_t asimd_imm_const(uint32_t imm, int cmode, int op); |
16 | TCGv_i64 tcg_rd = cpu_reg(s, rd); | 24 | static bool trans_##NAME(DisasContext *s, arg_##NAME *a) \ |
17 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | 25 | { return dc_isar_feature(FEAT, s) && FUNC(s, __VA_ARGS__); } |
18 | TCGv_i64 tcg_rn = read_cpu_reg(s, rn, sf); | 26 | |
19 | - TCGv_i64 mask = tcg_const_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | 27 | +#define TRANS_FEAT_NONSTREAMING(NAME, FEAT, FUNC, ...) \ |
20 | + TCGv_i64 mask = tcg_constant_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | 28 | + static bool trans_##NAME(DisasContext *s, arg_##NAME *a) \ |
21 | 29 | + { \ | |
22 | tcg_gen_shri_i64(tcg_tmp, tcg_rn, 8); | 30 | + s->is_nonstreaming = true; \ |
23 | tcg_gen_and_i64(tcg_rd, tcg_rn, mask); | 31 | + return dc_isar_feature(FEAT, s) && FUNC(s, __VA_ARGS__); \ |
24 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | 32 | + } |
25 | tcg_gen_shli_i64(tcg_rd, tcg_rd, 8); | 33 | + |
26 | tcg_gen_or_i64(tcg_rd, tcg_rd, tcg_tmp); | 34 | #endif /* TARGET_ARM_TRANSLATE_H */ |
27 | 35 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | |
28 | - tcg_temp_free_i64(mask); | 36 | index XXXXXXX..XXXXXXX 100644 |
29 | tcg_temp_free_i64(tcg_tmp); | 37 | --- a/target/arm/sme-fa64.decode |
38 | +++ b/target/arm/sme-fa64.decode | ||
39 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
40 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
41 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
42 | |||
43 | -FAIL 0000 0100 --1- ---- 1010 ---- ---- ---- # ADR | ||
44 | FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA | ||
45 | FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT | ||
46 | FAIL 0010 0101 --01 100- 1111 000- ---0 ---- # RDFFR, RDFFRS | ||
47 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate-sve.c | ||
50 | +++ b/target/arm/translate-sve.c | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool do_adr(DisasContext *s, arg_rrri *a, gen_helper_gvec_3 *fn) | ||
52 | return gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, a->imm); | ||
30 | } | 53 | } |
31 | 54 | ||
32 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | 55 | -TRANS_FEAT(ADR_p32, aa64_sve, do_adr, a, gen_helper_sve_adr_p32) |
33 | } | 56 | -TRANS_FEAT(ADR_p64, aa64_sve, do_adr, a, gen_helper_sve_adr_p64) |
34 | 57 | -TRANS_FEAT(ADR_s32, aa64_sve, do_adr, a, gen_helper_sve_adr_s32) | |
35 | tcg_acc = cpu_reg(s, rn); | 58 | -TRANS_FEAT(ADR_u32, aa64_sve, do_adr, a, gen_helper_sve_adr_u32) |
36 | - tcg_bytes = tcg_const_i32(1 << sz); | 59 | +TRANS_FEAT_NONSTREAMING(ADR_p32, aa64_sve, do_adr, a, gen_helper_sve_adr_p32) |
37 | + tcg_bytes = tcg_constant_i32(1 << sz); | 60 | +TRANS_FEAT_NONSTREAMING(ADR_p64, aa64_sve, do_adr, a, gen_helper_sve_adr_p64) |
38 | 61 | +TRANS_FEAT_NONSTREAMING(ADR_s32, aa64_sve, do_adr, a, gen_helper_sve_adr_s32) | |
39 | if (crc32c) { | 62 | +TRANS_FEAT_NONSTREAMING(ADR_u32, aa64_sve, do_adr, a, gen_helper_sve_adr_u32) |
40 | gen_helper_crc32c_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); | 63 | |
41 | } else { | 64 | /* |
42 | gen_helper_crc32_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); | 65 | *** SVE Integer Misc - Unpredicated Group |
43 | } | ||
44 | - | ||
45 | - tcg_temp_free_i32(tcg_bytes); | ||
46 | } | ||
47 | |||
48 | /* Data-processing (2 source) | ||
49 | -- | 66 | -- |
50 | 2.25.1 | 67 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In these cases, 't' did double-duty as zero source and | 3 | Mark these as a non-streaming instructions, which should trap |
4 | temporary destination. Split the two uses and narrow | 4 | if full a64 support is not enabled in streaming mode. |
5 | the scope of the temp. | ||
6 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-6-richard.henderson@linaro.org |
9 | Message-id: 20220426163043.100432-47-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/translate-sve.c | 18 ++++++++++-------- | 11 | target/arm/sme-fa64.decode | 2 -- |
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | 12 | target/arm/translate-sve.c | 9 ++++++--- |
13 | 2 files changed, 6 insertions(+), 5 deletions(-) | ||
14 | 14 | ||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | |||
21 | FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA | ||
22 | FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT | ||
23 | -FAIL 0010 0101 --01 100- 1111 000- ---0 ---- # RDFFR, RDFFRS | ||
24 | -FAIL 0010 0101 --10 1--- 1001 ---- ---- ---- # WRFFR, SETFFR | ||
25 | FAIL 0100 0101 --0- ---- 1011 ---- ---- ---- # BDEP, BEXT, BGRP | ||
26 | FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) | ||
27 | FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA | ||
15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 28 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
16 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-sve.c | 30 | --- a/target/arm/translate-sve.c |
18 | +++ b/target/arm/translate-sve.c | 31 | +++ b/target/arm/translate-sve.c |
19 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, | 32 | @@ -XXX,XX +XXX,XX @@ static bool do_predset(DisasContext *s, int esz, int rd, int pat, bool setflag) |
20 | TCGv_ptr n = tcg_temp_new_ptr(); | 33 | TRANS_FEAT(PTRUE, aa64_sve, do_predset, a->esz, a->rd, a->pat, a->s) |
21 | TCGv_ptr m = tcg_temp_new_ptr(); | 34 | |
22 | TCGv_ptr g = tcg_temp_new_ptr(); | 35 | /* Note pat == 31 is #all, to set all elements. */ |
23 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); | 36 | -TRANS_FEAT(SETFFR, aa64_sve, do_predset, 0, FFR_PRED_NUM, 31, false) |
24 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); | 37 | +TRANS_FEAT_NONSTREAMING(SETFFR, aa64_sve, |
25 | 38 | + do_predset, 0, FFR_PRED_NUM, 31, false) | |
26 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); | 39 | |
27 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); | 40 | /* Note pat == 32 is #unimp, to set no elements. */ |
28 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, | 41 | TRANS_FEAT(PFALSE, aa64_sve, do_predset, 0, a->rd, 32, false) |
29 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); | 42 | @@ -XXX,XX +XXX,XX @@ static bool trans_RDFFR_p(DisasContext *s, arg_RDFFR_p *a) |
30 | 43 | .rd = a->rd, .pg = a->pg, .s = a->s, | |
31 | if (a->s) { | 44 | .rn = FFR_PRED_NUM, .rm = FFR_PRED_NUM, |
32 | - fn_s(t, d, n, m, g, t); | 45 | }; |
33 | + TCGv_i32 t = tcg_temp_new_i32(); | 46 | + |
34 | + fn_s(t, d, n, m, g, desc); | 47 | + s->is_nonstreaming = true; |
35 | do_pred_flags(t); | 48 | return trans_AND_pppp(s, &alt_a); |
36 | + tcg_temp_free_i32(t); | ||
37 | } else { | ||
38 | - fn(d, n, m, g, t); | ||
39 | + fn(d, n, m, g, desc); | ||
40 | } | ||
41 | tcg_temp_free_ptr(d); | ||
42 | tcg_temp_free_ptr(n); | ||
43 | tcg_temp_free_ptr(m); | ||
44 | tcg_temp_free_ptr(g); | ||
45 | - tcg_temp_free_i32(t); | ||
46 | return true; | ||
47 | } | 49 | } |
48 | 50 | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool do_brk2(DisasContext *s, arg_rpr_s *a, | 51 | -TRANS_FEAT(RDFFR, aa64_sve, do_mov_p, a->rd, FFR_PRED_NUM) |
50 | TCGv_ptr d = tcg_temp_new_ptr(); | 52 | -TRANS_FEAT(WRFFR, aa64_sve, do_mov_p, FFR_PRED_NUM, a->rn) |
51 | TCGv_ptr n = tcg_temp_new_ptr(); | 53 | +TRANS_FEAT_NONSTREAMING(RDFFR, aa64_sve, do_mov_p, a->rd, FFR_PRED_NUM) |
52 | TCGv_ptr g = tcg_temp_new_ptr(); | 54 | +TRANS_FEAT_NONSTREAMING(WRFFR, aa64_sve, do_mov_p, FFR_PRED_NUM, a->rn) |
53 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); | 55 | |
54 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); | 56 | static bool do_pfirst_pnext(DisasContext *s, arg_rr_esz *a, |
55 | 57 | void (*gen_fn)(TCGv_i32, TCGv_ptr, | |
56 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
57 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
58 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
59 | |||
60 | if (a->s) { | ||
61 | - fn_s(t, d, n, g, t); | ||
62 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
63 | + fn_s(t, d, n, g, desc); | ||
64 | do_pred_flags(t); | ||
65 | + tcg_temp_free_i32(t); | ||
66 | } else { | ||
67 | - fn(d, n, g, t); | ||
68 | + fn(d, n, g, desc); | ||
69 | } | ||
70 | tcg_temp_free_ptr(d); | ||
71 | tcg_temp_free_ptr(n); | ||
72 | tcg_temp_free_ptr(g); | ||
73 | - tcg_temp_free_i32(t); | ||
74 | return true; | ||
75 | } | ||
76 | |||
77 | -- | 58 | -- |
78 | 2.25.1 | 59 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-7-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-10-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-a64.c | 3 +-- | 11 | target/arm/sme-fa64.decode | 3 --- |
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | 12 | target/arm/translate-sve.c | 22 ++++++++++++---------- |
13 | 2 files changed, 12 insertions(+), 13 deletions(-) | ||
10 | 14 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 17 | --- a/target/arm/sme-fa64.decode |
14 | +++ b/target/arm/translate-a64.c | 18 | +++ b/target/arm/sme-fa64.decode |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS |
16 | 20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | |
17 | tcg_rt = cpu_reg(s, rt); | 21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) |
18 | 22 | ||
19 | - clean_addr = tcg_const_i64(s->pc_curr + imm); | 23 | -FAIL 0000 0100 --1- ---- 1011 -0-- ---- ---- # FTSSEL, FEXPA |
20 | + clean_addr = tcg_constant_i64(s->pc_curr + imm); | 24 | -FAIL 0000 0101 --10 0001 100- ---- ---- ---- # COMPACT |
21 | if (is_vector) { | 25 | -FAIL 0100 0101 --0- ---- 1011 ---- ---- ---- # BDEP, BEXT, BGRP |
22 | do_fp_ld(s, rt, clean_addr, size); | 26 | FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) |
23 | } else { | 27 | FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA |
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | 28 | FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL |
25 | do_gpr_ld(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | 29 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
26 | false, true, rt, iss_sf, false); | 30 | index XXXXXXX..XXXXXXX 100644 |
27 | } | 31 | --- a/target/arm/translate-sve.c |
28 | - tcg_temp_free_i64(clean_addr); | 32 | +++ b/target/arm/translate-sve.c |
29 | } | 33 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_2 * const fexpa_fns[4] = { |
34 | NULL, gen_helper_sve_fexpa_h, | ||
35 | gen_helper_sve_fexpa_s, gen_helper_sve_fexpa_d, | ||
36 | }; | ||
37 | -TRANS_FEAT(FEXPA, aa64_sve, gen_gvec_ool_zz, | ||
38 | - fexpa_fns[a->esz], a->rd, a->rn, 0) | ||
39 | +TRANS_FEAT_NONSTREAMING(FEXPA, aa64_sve, gen_gvec_ool_zz, | ||
40 | + fexpa_fns[a->esz], a->rd, a->rn, 0) | ||
41 | |||
42 | static gen_helper_gvec_3 * const ftssel_fns[4] = { | ||
43 | NULL, gen_helper_sve_ftssel_h, | ||
44 | gen_helper_sve_ftssel_s, gen_helper_sve_ftssel_d, | ||
45 | }; | ||
46 | -TRANS_FEAT(FTSSEL, aa64_sve, gen_gvec_ool_arg_zzz, ftssel_fns[a->esz], a, 0) | ||
47 | +TRANS_FEAT_NONSTREAMING(FTSSEL, aa64_sve, gen_gvec_ool_arg_zzz, | ||
48 | + ftssel_fns[a->esz], a, 0) | ||
30 | 49 | ||
31 | /* | 50 | /* |
51 | *** SVE Predicate Logical Operations Group | ||
52 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(TRN2_q, aa64_sve_f64mm, gen_gvec_ool_arg_zzz, | ||
53 | static gen_helper_gvec_3 * const compact_fns[4] = { | ||
54 | NULL, NULL, gen_helper_sve_compact_s, gen_helper_sve_compact_d | ||
55 | }; | ||
56 | -TRANS_FEAT(COMPACT, aa64_sve, gen_gvec_ool_arg_zpz, compact_fns[a->esz], a, 0) | ||
57 | +TRANS_FEAT_NONSTREAMING(COMPACT, aa64_sve, gen_gvec_ool_arg_zpz, | ||
58 | + compact_fns[a->esz], a, 0) | ||
59 | |||
60 | /* Call the helper that computes the ARM LastActiveElement pseudocode | ||
61 | * function, scaled by the element size. This includes the not found | ||
62 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3 * const bext_fns[4] = { | ||
63 | gen_helper_sve2_bext_b, gen_helper_sve2_bext_h, | ||
64 | gen_helper_sve2_bext_s, gen_helper_sve2_bext_d, | ||
65 | }; | ||
66 | -TRANS_FEAT(BEXT, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
67 | - bext_fns[a->esz], a, 0) | ||
68 | +TRANS_FEAT_NONSTREAMING(BEXT, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
69 | + bext_fns[a->esz], a, 0) | ||
70 | |||
71 | static gen_helper_gvec_3 * const bdep_fns[4] = { | ||
72 | gen_helper_sve2_bdep_b, gen_helper_sve2_bdep_h, | ||
73 | gen_helper_sve2_bdep_s, gen_helper_sve2_bdep_d, | ||
74 | }; | ||
75 | -TRANS_FEAT(BDEP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
76 | - bdep_fns[a->esz], a, 0) | ||
77 | +TRANS_FEAT_NONSTREAMING(BDEP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
78 | + bdep_fns[a->esz], a, 0) | ||
79 | |||
80 | static gen_helper_gvec_3 * const bgrp_fns[4] = { | ||
81 | gen_helper_sve2_bgrp_b, gen_helper_sve2_bgrp_h, | ||
82 | gen_helper_sve2_bgrp_s, gen_helper_sve2_bgrp_d, | ||
83 | }; | ||
84 | -TRANS_FEAT(BGRP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
85 | - bgrp_fns[a->esz], a, 0) | ||
86 | +TRANS_FEAT_NONSTREAMING(BGRP, aa64_sve2_bitperm, gen_gvec_ool_arg_zzz, | ||
87 | + bgrp_fns[a->esz], a, 0) | ||
88 | |||
89 | static gen_helper_gvec_3 * const cadd_fns[4] = { | ||
90 | gen_helper_sve2_cadd_b, gen_helper_sve2_cadd_h, | ||
32 | -- | 91 | -- |
33 | 2.25.1 | 92 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-8-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-39-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 13 ++++--------- | 11 | target/arm/sme-fa64.decode | 2 -- |
9 | 1 file changed, 4 insertions(+), 9 deletions(-) | 12 | target/arm/translate-sve.c | 24 +++++++++++++++--------- |
13 | 2 files changed, 15 insertions(+), 11 deletions(-) | ||
10 | 14 | ||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0100 0101 000- ---- 0110 1--- ---- ---- # PMULLB, PMULLT (128b result) | ||
24 | -FAIL 0110 0100 --1- ---- 1110 01-- ---- ---- # FMMLA, BFMMLA | ||
25 | FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL | ||
26 | FAIL 0110 0101 --01 0--- 100- ---- ---- ---- # FTMAD | ||
27 | FAIL 0110 0101 --01 1--- 001- ---- ---- ---- # FADDA | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 28 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 30 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 31 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCPY(DisasContext *s, arg_FCPY *a) | 32 | @@ -XXX,XX +XXX,XX @@ static bool do_trans_pmull(DisasContext *s, arg_rrr_esz *a, bool sel) |
16 | if (sve_access_check(s)) { | 33 | gen_helper_gvec_pmull_q, gen_helper_sve2_pmull_h, |
17 | /* Decode the VFP immediate. */ | 34 | NULL, gen_helper_sve2_pmull_d, |
18 | uint64_t imm = vfp_expand_imm(a->esz, a->imm); | 35 | }; |
19 | - TCGv_i64 t_imm = tcg_const_i64(imm); | 36 | - if (a->esz == 0 |
20 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); | 37 | - ? !dc_isar_feature(aa64_sve2_pmull128, s) |
21 | - tcg_temp_free_i64(t_imm); | 38 | - : !dc_isar_feature(aa64_sve, s)) { |
22 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(imm)); | 39 | + |
23 | } | 40 | + if (a->esz == 0) { |
24 | return true; | 41 | + if (!dc_isar_feature(aa64_sve2_pmull128, s)) { |
25 | } | 42 | + return false; |
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_m_i(DisasContext *s, arg_rpri_esz *a) | 43 | + } |
44 | + s->is_nonstreaming = true; | ||
45 | + } else if (!dc_isar_feature(aa64_sve, s)) { | ||
27 | return false; | 46 | return false; |
28 | } | 47 | } |
29 | if (sve_access_check(s)) { | 48 | return gen_gvec_ool_arg_zzz(s, fns[a->esz], a, sel); |
30 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); | 49 | @@ -XXX,XX +XXX,XX @@ DO_ZPZZ_FP(FMINP, aa64_sve2, sve2_fminp_zpzz) |
31 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); | 50 | * SVE Integer Multiply-Add (unpredicated) |
32 | - tcg_temp_free_i64(t_imm); | 51 | */ |
33 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(a->imm)); | 52 | |
34 | } | 53 | -TRANS_FEAT(FMMLA_s, aa64_sve_f32mm, gen_gvec_fpst_zzzz, gen_helper_fmmla_s, |
35 | return true; | 54 | - a->rd, a->rn, a->rm, a->ra, 0, FPST_FPCR) |
36 | } | 55 | -TRANS_FEAT(FMMLA_d, aa64_sve_f64mm, gen_gvec_fpst_zzzz, gen_helper_fmmla_d, |
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_z_i(DisasContext *s, arg_CPY_z_i *a) | 56 | - a->rd, a->rn, a->rm, a->ra, 0, FPST_FPCR) |
38 | } | 57 | +TRANS_FEAT_NONSTREAMING(FMMLA_s, aa64_sve_f32mm, gen_gvec_fpst_zzzz, |
39 | if (sve_access_check(s)) { | 58 | + gen_helper_fmmla_s, a->rd, a->rn, a->rm, a->ra, |
40 | unsigned vsz = vec_full_reg_size(s); | 59 | + 0, FPST_FPCR) |
41 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); | 60 | +TRANS_FEAT_NONSTREAMING(FMMLA_d, aa64_sve_f64mm, gen_gvec_fpst_zzzz, |
42 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), | 61 | + gen_helper_fmmla_d, a->rd, a->rn, a->rm, a->ra, |
43 | pred_full_reg_offset(s, a->pg), | 62 | + 0, FPST_FPCR) |
44 | - t_imm, vsz, vsz, 0, fns[a->esz]); | 63 | |
45 | - tcg_temp_free_i64(t_imm); | 64 | static gen_helper_gvec_4 * const sqdmlal_zzzw_fns[] = { |
46 | + tcg_constant_i64(a->imm), | 65 | NULL, gen_helper_sve2_sqdmlal_zzzw_h, |
47 | + vsz, vsz, 0, fns[a->esz]); | 66 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(BFDOT_zzzz, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, |
48 | } | 67 | TRANS_FEAT(BFDOT_zzxz, aa64_sve_bf16, gen_gvec_ool_arg_zzxz, |
49 | return true; | 68 | gen_helper_gvec_bfdot_idx, a) |
50 | } | 69 | |
70 | -TRANS_FEAT(BFMMLA, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, | ||
71 | - gen_helper_gvec_bfmmla, a, 0) | ||
72 | +TRANS_FEAT_NONSTREAMING(BFMMLA, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, | ||
73 | + gen_helper_gvec_bfmmla, a, 0) | ||
74 | |||
75 | static bool do_BFMLAL_zzzw(DisasContext *s, arg_rrrr_esz *a, bool sel) | ||
76 | { | ||
51 | -- | 77 | -- |
52 | 2.25.1 | 78 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-9-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-48-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 54 ++++++++++---------------------------- | 11 | target/arm/sme-fa64.decode | 3 --- |
9 | 1 file changed, 14 insertions(+), 40 deletions(-) | 12 | target/arm/translate-sve.c | 15 +++++++++++---- |
13 | 2 files changed, 11 insertions(+), 7 deletions(-) | ||
10 | 14 | ||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0110 0101 --0- ---- 0000 11-- ---- ---- # FTSMUL | ||
24 | -FAIL 0110 0101 --01 0--- 100- ---- ---- ---- # FTMAD | ||
25 | -FAIL 0110 0101 --01 1--- 001- ---- ---- ---- # FADDA | ||
26 | FAIL 0100 0101 --0- ---- 1001 10-- ---- ---- # SMMLA, UMMLA, USMMLA | ||
27 | FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
28 | FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 29 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 31 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 32 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, | 33 | @@ -XXX,XX +XXX,XX @@ static gen_helper_gvec_3_ptr * const ftmad_fns[4] = { |
34 | NULL, gen_helper_sve_ftmad_h, | ||
35 | gen_helper_sve_ftmad_s, gen_helper_sve_ftmad_d, | ||
36 | }; | ||
37 | -TRANS_FEAT(FTMAD, aa64_sve, gen_gvec_fpst_zzz, | ||
38 | - ftmad_fns[a->esz], a->rd, a->rn, a->rm, a->imm, | ||
39 | - a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
40 | +TRANS_FEAT_NONSTREAMING(FTMAD, aa64_sve, gen_gvec_fpst_zzz, | ||
41 | + ftmad_fns[a->esz], a->rd, a->rn, a->rm, a->imm, | ||
42 | + a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR) | ||
43 | |||
44 | /* | ||
45 | *** SVE Floating Point Accumulating Reduction Group | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
47 | if (a->esz == 0 || !dc_isar_feature(aa64_sve, s)) { | ||
48 | return false; | ||
49 | } | ||
50 | + s->is_nonstreaming = true; | ||
51 | if (!sve_access_check(s)) { | ||
16 | return true; | 52 | return true; |
17 | } | 53 | } |
18 | |||
19 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
20 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
21 | temp = tcg_temp_new_i64(); | ||
22 | t_zn = tcg_temp_new_ptr(); | ||
23 | t_pg = tcg_temp_new_ptr(); | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, | ||
25 | fn(temp, t_zn, t_pg, desc); | ||
26 | tcg_temp_free_ptr(t_zn); | ||
27 | tcg_temp_free_ptr(t_pg); | ||
28 | - tcg_temp_free_i32(desc); | ||
29 | |||
30 | write_fp_dreg(s, a->rd, temp); | ||
31 | tcg_temp_free_i64(temp); | ||
32 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | ||
33 | TCGv_i64 start, TCGv_i64 incr) | ||
34 | { | ||
35 | unsigned vsz = vec_full_reg_size(s); | ||
36 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
37 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
38 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
39 | |||
40 | tcg_gen_addi_ptr(t_zd, cpu_env, vec_full_reg_offset(s, rd)); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | ||
42 | tcg_temp_free_i32(i32); | ||
43 | } | ||
44 | tcg_temp_free_ptr(t_zd); | ||
45 | - tcg_temp_free_i32(desc); | ||
46 | } | ||
47 | |||
48 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) | ||
49 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | ||
50 | nptr = tcg_temp_new_ptr(); | ||
51 | tcg_gen_addi_ptr(dptr, cpu_env, vec_full_reg_offset(s, rd)); | ||
52 | tcg_gen_addi_ptr(nptr, cpu_env, vec_full_reg_offset(s, rn)); | ||
53 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
54 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
55 | |||
56 | switch (esz) { | ||
57 | case MO_8: | ||
58 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | ||
59 | |||
60 | tcg_temp_free_ptr(dptr); | ||
61 | tcg_temp_free_ptr(nptr); | ||
62 | - tcg_temp_free_i32(desc); | ||
63 | } | ||
64 | |||
65 | static bool trans_CNT_r(DisasContext *s, arg_CNT_r *a) | ||
66 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, | ||
67 | gen_helper_sve_cpy_m_s, gen_helper_sve_cpy_m_d, | ||
68 | }; | ||
69 | unsigned vsz = vec_full_reg_size(s); | ||
70 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
71 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
72 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
73 | TCGv_ptr t_zn = tcg_temp_new_ptr(); | ||
74 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
75 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, | ||
76 | tcg_temp_free_ptr(t_zd); | ||
77 | tcg_temp_free_ptr(t_zn); | ||
78 | tcg_temp_free_ptr(t_pg); | ||
79 | - tcg_temp_free_i32(desc); | ||
80 | } | ||
81 | |||
82 | static bool trans_FCPY(DisasContext *s, arg_FCPY *a) | ||
83 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) | ||
84 | gen_helper_sve_insr_s, gen_helper_sve_insr_d, | ||
85 | }; | ||
86 | unsigned vsz = vec_full_reg_size(s); | ||
87 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
88 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
89 | TCGv_ptr t_zd = tcg_temp_new_ptr(); | ||
90 | TCGv_ptr t_zn = tcg_temp_new_ptr(); | ||
91 | |||
92 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) | ||
93 | |||
94 | tcg_temp_free_ptr(t_zd); | ||
95 | tcg_temp_free_ptr(t_zn); | ||
96 | - tcg_temp_free_i32(desc); | ||
97 | } | ||
98 | |||
99 | static bool trans_INSR_f(DisasContext *s, arg_rrr_esz *a) | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
101 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
102 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
103 | TCGv_ptr t_m = tcg_temp_new_ptr(); | ||
104 | - TCGv_i32 t_desc; | ||
105 | uint32_t desc = 0; | ||
106 | |||
107 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
109 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
110 | tcg_gen_addi_ptr(t_n, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
111 | tcg_gen_addi_ptr(t_m, cpu_env, pred_full_reg_offset(s, a->rm)); | ||
112 | - t_desc = tcg_const_i32(desc); | ||
113 | |||
114 | - fn(t_d, t_n, t_m, t_desc); | ||
115 | + fn(t_d, t_n, t_m, tcg_constant_i32(desc)); | ||
116 | |||
117 | tcg_temp_free_ptr(t_d); | ||
118 | tcg_temp_free_ptr(t_n); | ||
119 | tcg_temp_free_ptr(t_m); | ||
120 | - tcg_temp_free_i32(t_desc); | ||
121 | return true; | ||
122 | } | ||
123 | |||
124 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
125 | unsigned vsz = pred_full_reg_size(s); | ||
126 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
127 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
128 | - TCGv_i32 t_desc; | ||
129 | uint32_t desc = 0; | ||
130 | |||
131 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
132 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
133 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
134 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
135 | desc = FIELD_DP32(desc, PREDDESC, DATA, high_odd); | ||
136 | - t_desc = tcg_const_i32(desc); | ||
137 | |||
138 | - fn(t_d, t_n, t_desc); | ||
139 | + fn(t_d, t_n, tcg_constant_i32(desc)); | ||
140 | |||
141 | - tcg_temp_free_i32(t_desc); | ||
142 | tcg_temp_free_ptr(t_d); | ||
143 | tcg_temp_free_ptr(t_n); | ||
144 | return true; | ||
145 | @@ -XXX,XX +XXX,XX @@ static void find_last_active(DisasContext *s, TCGv_i32 ret, int esz, int pg) | ||
146 | * round up, as we do elsewhere, because we need the exact size. | ||
147 | */ | ||
148 | TCGv_ptr t_p = tcg_temp_new_ptr(); | ||
149 | - TCGv_i32 t_desc; | ||
150 | unsigned desc = 0; | ||
151 | |||
152 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, pred_full_reg_size(s)); | ||
153 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
154 | |||
155 | tcg_gen_addi_ptr(t_p, cpu_env, pred_full_reg_offset(s, pg)); | ||
156 | - t_desc = tcg_const_i32(desc); | ||
157 | |||
158 | - gen_helper_sve_last_active_element(ret, t_p, t_desc); | ||
159 | + gen_helper_sve_last_active_element(ret, t_p, tcg_constant_i32(desc)); | ||
160 | |||
161 | - tcg_temp_free_i32(t_desc); | ||
162 | tcg_temp_free_ptr(t_p); | ||
163 | } | ||
164 | |||
165 | @@ -XXX,XX +XXX,XX @@ static void do_cntp(DisasContext *s, TCGv_i64 val, int esz, int pn, int pg) | ||
166 | TCGv_ptr t_pn = tcg_temp_new_ptr(); | ||
167 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
168 | unsigned desc = 0; | ||
169 | - TCGv_i32 t_desc; | ||
170 | |||
171 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, psz); | ||
172 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
173 | |||
174 | tcg_gen_addi_ptr(t_pn, cpu_env, pred_full_reg_offset(s, pn)); | ||
175 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
176 | - t_desc = tcg_const_i32(desc); | ||
177 | |||
178 | - gen_helper_sve_cntp(val, t_pn, t_pg, t_desc); | ||
179 | + gen_helper_sve_cntp(val, t_pn, t_pg, tcg_constant_i32(desc)); | ||
180 | tcg_temp_free_ptr(t_pn); | ||
181 | tcg_temp_free_ptr(t_pg); | ||
182 | - tcg_temp_free_i32(t_desc); | ||
183 | } | ||
184 | } | ||
185 | |||
186 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
187 | { | ||
188 | unsigned vsz = vec_full_reg_size(s); | ||
189 | unsigned p2vsz = pow2ceil(vsz); | ||
190 | - TCGv_i32 t_desc = tcg_const_i32(simd_desc(vsz, vsz, p2vsz)); | ||
191 | + TCGv_i32 t_desc = tcg_constant_i32(simd_desc(vsz, vsz, p2vsz)); | ||
192 | TCGv_ptr t_zn, t_pg, status; | ||
193 | TCGv_i64 temp; | ||
194 | |||
195 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
196 | tcg_temp_free_ptr(t_zn); | ||
197 | tcg_temp_free_ptr(t_pg); | ||
198 | tcg_temp_free_ptr(status); | ||
199 | - tcg_temp_free_i32(t_desc); | ||
200 | |||
201 | write_fp_dreg(s, a->rd, temp); | ||
202 | tcg_temp_free_i64(temp); | ||
203 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | 54 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) |
204 | tcg_gen_addi_ptr(t_rm, cpu_env, vec_full_reg_offset(s, a->rm)); | 55 | DO_FP3(FADD_zzz, fadd) |
205 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->pg)); | 56 | DO_FP3(FSUB_zzz, fsub) |
206 | t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | 57 | DO_FP3(FMUL_zzz, fmul) |
207 | - t_desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | 58 | -DO_FP3(FTSMUL, ftsmul) |
208 | + t_desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | 59 | DO_FP3(FRECPS, recps) |
209 | 60 | DO_FP3(FRSQRTS, rsqrts) | |
210 | fns[a->esz - 1](t_val, t_val, t_rm, t_pg, t_fpst, t_desc); | 61 | |
211 | 62 | #undef DO_FP3 | |
212 | - tcg_temp_free_i32(t_desc); | 63 | |
213 | tcg_temp_free_ptr(t_fpst); | 64 | +static gen_helper_gvec_3_ptr * const ftsmul_fns[4] = { |
214 | tcg_temp_free_ptr(t_pg); | 65 | + NULL, gen_helper_gvec_ftsmul_h, |
215 | tcg_temp_free_ptr(t_rm); | 66 | + gen_helper_gvec_ftsmul_s, gen_helper_gvec_ftsmul_d |
216 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | 67 | +}; |
217 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | 68 | +TRANS_FEAT_NONSTREAMING(FTSMUL, aa64_sve, gen_gvec_fpst_arg_zzz, |
218 | 69 | + ftsmul_fns[a->esz], a, 0) | |
219 | status = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_FPCR); | 70 | + |
220 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | 71 | /* |
221 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | 72 | *** SVE Floating Point Arithmetic - Predicated Group |
222 | fn(t_zd, t_zn, t_pg, scalar, status, desc); | 73 | */ |
223 | |||
224 | - tcg_temp_free_i32(desc); | ||
225 | tcg_temp_free_ptr(status); | ||
226 | tcg_temp_free_ptr(t_pg); | ||
227 | tcg_temp_free_ptr(t_zn); | ||
228 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
229 | { | ||
230 | unsigned vsz = vec_full_reg_size(s); | ||
231 | TCGv_ptr t_pg; | ||
232 | - TCGv_i32 t_desc; | ||
233 | int desc = 0; | ||
234 | |||
235 | /* | ||
236 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
237 | } | ||
238 | |||
239 | desc = simd_desc(vsz, vsz, zt | desc); | ||
240 | - t_desc = tcg_const_i32(desc); | ||
241 | t_pg = tcg_temp_new_ptr(); | ||
242 | |||
243 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
244 | - fn(cpu_env, t_pg, addr, t_desc); | ||
245 | + fn(cpu_env, t_pg, addr, tcg_constant_i32(desc)); | ||
246 | |||
247 | tcg_temp_free_ptr(t_pg); | ||
248 | - tcg_temp_free_i32(t_desc); | ||
249 | } | ||
250 | |||
251 | /* Indexed by [mte][be][dtype][nreg] */ | ||
252 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
253 | TCGv_ptr t_zm = tcg_temp_new_ptr(); | ||
254 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
255 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
256 | - TCGv_i32 t_desc; | ||
257 | int desc = 0; | ||
258 | |||
259 | if (s->mte_active[0]) { | ||
260 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
261 | desc <<= SVE_MTEDESC_SHIFT; | ||
262 | } | ||
263 | desc = simd_desc(vsz, vsz, desc | scale); | ||
264 | - t_desc = tcg_const_i32(desc); | ||
265 | |||
266 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
267 | tcg_gen_addi_ptr(t_zm, cpu_env, vec_full_reg_offset(s, zm)); | ||
268 | tcg_gen_addi_ptr(t_zt, cpu_env, vec_full_reg_offset(s, zt)); | ||
269 | - fn(cpu_env, t_zt, t_pg, t_zm, scalar, t_desc); | ||
270 | + fn(cpu_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
271 | |||
272 | tcg_temp_free_ptr(t_zt); | ||
273 | tcg_temp_free_ptr(t_zm); | ||
274 | tcg_temp_free_ptr(t_pg); | ||
275 | - tcg_temp_free_i32(t_desc); | ||
276 | } | ||
277 | |||
278 | /* Indexed by [mte][be][ff][xs][u][msz]. */ | ||
279 | -- | 74 | -- |
280 | 2.25.1 | 75 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In these cases, 't' did double-duty as zero source and | 3 | Mark these as a non-streaming instructions, which should trap |
4 | temporary destination. Split the two uses. | 4 | if full a64 support is not enabled in streaming mode. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-10-richard.henderson@linaro.org |
8 | Message-id: 20220426163043.100432-46-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/translate-sve.c | 17 ++++++++--------- | 11 | target/arm/sme-fa64.decode | 1 - |
12 | 1 file changed, 8 insertions(+), 9 deletions(-) | 12 | target/arm/translate-sve.c | 12 ++++++------ |
13 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
13 | 14 | ||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0100 0101 --0- ---- 1001 10-- ---- ---- # SMMLA, UMMLA, USMMLA | ||
24 | FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
25 | FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
26 | FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-sve.c | 29 | --- a/target/arm/translate-sve.c |
17 | +++ b/target/arm/translate-sve.c | 30 | +++ b/target/arm/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ static void do_predtest(DisasContext *s, int dofs, int gofs, int words) | 31 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FMLALT_zzxw, aa64_sve2, do_FMLAL_zzxw, a, false, true) |
19 | { | 32 | TRANS_FEAT(FMLSLB_zzxw, aa64_sve2, do_FMLAL_zzxw, a, true, false) |
20 | TCGv_ptr dptr = tcg_temp_new_ptr(); | 33 | TRANS_FEAT(FMLSLT_zzxw, aa64_sve2, do_FMLAL_zzxw, a, true, true) |
21 | TCGv_ptr gptr = tcg_temp_new_ptr(); | 34 | |
22 | - TCGv_i32 t; | 35 | -TRANS_FEAT(SMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, |
23 | + TCGv_i32 t = tcg_temp_new_i32(); | 36 | - gen_helper_gvec_smmla_b, a, 0) |
24 | 37 | -TRANS_FEAT(USMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | |
25 | tcg_gen_addi_ptr(dptr, cpu_env, dofs); | 38 | - gen_helper_gvec_usmmla_b, a, 0) |
26 | tcg_gen_addi_ptr(gptr, cpu_env, gofs); | 39 | -TRANS_FEAT(UMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, |
27 | - t = tcg_const_i32(words); | 40 | - gen_helper_gvec_ummla_b, a, 0) |
28 | 41 | +TRANS_FEAT_NONSTREAMING(SMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | |
29 | - gen_helper_sve_predtest(t, dptr, gptr, t); | 42 | + gen_helper_gvec_smmla_b, a, 0) |
30 | + gen_helper_sve_predtest(t, dptr, gptr, tcg_constant_i32(words)); | 43 | +TRANS_FEAT_NONSTREAMING(USMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, |
31 | tcg_temp_free_ptr(dptr); | 44 | + gen_helper_gvec_usmmla_b, a, 0) |
32 | tcg_temp_free_ptr(gptr); | 45 | +TRANS_FEAT_NONSTREAMING(UMMLA, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, |
33 | 46 | + gen_helper_gvec_ummla_b, a, 0) | |
34 | @@ -XXX,XX +XXX,XX @@ static bool do_pfirst_pnext(DisasContext *s, arg_rr_esz *a, | 47 | |
35 | 48 | TRANS_FEAT(BFDOT_zzzz, aa64_sve_bf16, gen_gvec_ool_arg_zzzz, | |
36 | tcg_gen_addi_ptr(t_pd, cpu_env, pred_full_reg_offset(s, a->rd)); | 49 | gen_helper_gvec_bfdot, a, 0) |
37 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
38 | - t = tcg_const_i32(desc); | ||
39 | + t = tcg_temp_new_i32(); | ||
40 | |||
41 | - gen_fn(t, t_pd, t_pg, t); | ||
42 | + gen_fn(t, t_pd, t_pg, tcg_constant_i32(desc)); | ||
43 | tcg_temp_free_ptr(t_pd); | ||
44 | tcg_temp_free_ptr(t_pg); | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, | ||
47 | } | ||
48 | |||
49 | vsz = vec_full_reg_size(s); | ||
50 | - t = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
51 | + t = tcg_temp_new_i32(); | ||
52 | pd = tcg_temp_new_ptr(); | ||
53 | zn = tcg_temp_new_ptr(); | ||
54 | zm = tcg_temp_new_ptr(); | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, | ||
56 | tcg_gen_addi_ptr(zm, cpu_env, vec_full_reg_offset(s, a->rm)); | ||
57 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
58 | |||
59 | - gen_fn(t, pd, zn, zm, pg, t); | ||
60 | + gen_fn(t, pd, zn, zm, pg, tcg_constant_i32(simd_desc(vsz, vsz, 0))); | ||
61 | |||
62 | tcg_temp_free_ptr(pd); | ||
63 | tcg_temp_free_ptr(zn); | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, | ||
65 | } | ||
66 | |||
67 | vsz = vec_full_reg_size(s); | ||
68 | - t = tcg_const_i32(simd_desc(vsz, vsz, a->imm)); | ||
69 | + t = tcg_temp_new_i32(); | ||
70 | pd = tcg_temp_new_ptr(); | ||
71 | zn = tcg_temp_new_ptr(); | ||
72 | pg = tcg_temp_new_ptr(); | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, | ||
74 | tcg_gen_addi_ptr(zn, cpu_env, vec_full_reg_offset(s, a->rn)); | ||
75 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
76 | |||
77 | - gen_fn(t, pd, zn, pg, t); | ||
78 | + gen_fn(t, pd, zn, pg, tcg_constant_i32(simd_desc(vsz, vsz, a->imm))); | ||
79 | |||
80 | tcg_temp_free_ptr(pd); | ||
81 | tcg_temp_free_ptr(zn); | ||
82 | -- | 50 | -- |
83 | 2.25.1 | 51 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-11-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-44-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 4 +--- | 11 | target/arm/sme-fa64.decode | 1 - |
9 | 1 file changed, 1 insertion(+), 3 deletions(-) | 12 | target/arm/translate-sve.c | 35 ++++++++++++++++++----------------- |
13 | 2 files changed, 18 insertions(+), 18 deletions(-) | ||
10 | 14 | ||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 0100 0101 --1- ---- 1--- ---- ---- ---- # SVE2 string/histo/crypto instructions | ||
24 | FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) | ||
25 | FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
26 | FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 29 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 30 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SUBR_zzi(DisasContext *s, arg_rri_esz *a) | 31 | @@ -XXX,XX +XXX,XX @@ DO_SVE2_ZZZ_NARROW(RSUBHNT, rsubhnt) |
16 | } | 32 | static gen_helper_gvec_flags_4 * const match_fns[4] = { |
17 | if (sve_access_check(s)) { | 33 | gen_helper_sve2_match_ppzz_b, gen_helper_sve2_match_ppzz_h, NULL, NULL |
18 | unsigned vsz = vec_full_reg_size(s); | 34 | }; |
19 | - TCGv_i64 c = tcg_const_i64(a->imm); | 35 | -TRANS_FEAT(MATCH, aa64_sve2, do_ppzz_flags, a, match_fns[a->esz]) |
20 | tcg_gen_gvec_2s(vec_full_reg_offset(s, a->rd), | 36 | +TRANS_FEAT_NONSTREAMING(MATCH, aa64_sve2, do_ppzz_flags, a, match_fns[a->esz]) |
21 | vec_full_reg_offset(s, a->rn), | 37 | |
22 | - vsz, vsz, c, &op[a->esz]); | 38 | static gen_helper_gvec_flags_4 * const nmatch_fns[4] = { |
23 | - tcg_temp_free_i64(c); | 39 | gen_helper_sve2_nmatch_ppzz_b, gen_helper_sve2_nmatch_ppzz_h, NULL, NULL |
24 | + vsz, vsz, tcg_constant_i64(a->imm), &op[a->esz]); | 40 | }; |
25 | } | 41 | -TRANS_FEAT(NMATCH, aa64_sve2, do_ppzz_flags, a, nmatch_fns[a->esz]) |
26 | return true; | 42 | +TRANS_FEAT_NONSTREAMING(NMATCH, aa64_sve2, do_ppzz_flags, a, nmatch_fns[a->esz]) |
27 | } | 43 | |
44 | static gen_helper_gvec_4 * const histcnt_fns[4] = { | ||
45 | NULL, NULL, gen_helper_sve2_histcnt_s, gen_helper_sve2_histcnt_d | ||
46 | }; | ||
47 | -TRANS_FEAT(HISTCNT, aa64_sve2, gen_gvec_ool_arg_zpzz, | ||
48 | - histcnt_fns[a->esz], a, 0) | ||
49 | +TRANS_FEAT_NONSTREAMING(HISTCNT, aa64_sve2, gen_gvec_ool_arg_zpzz, | ||
50 | + histcnt_fns[a->esz], a, 0) | ||
51 | |||
52 | -TRANS_FEAT(HISTSEG, aa64_sve2, gen_gvec_ool_arg_zzz, | ||
53 | - a->esz == 0 ? gen_helper_sve2_histseg : NULL, a, 0) | ||
54 | +TRANS_FEAT_NONSTREAMING(HISTSEG, aa64_sve2, gen_gvec_ool_arg_zzz, | ||
55 | + a->esz == 0 ? gen_helper_sve2_histseg : NULL, a, 0) | ||
56 | |||
57 | DO_ZPZZ_FP(FADDP, aa64_sve2, sve2_faddp_zpzz) | ||
58 | DO_ZPZZ_FP(FMAXNMP, aa64_sve2, sve2_fmaxnmp_zpzz) | ||
59 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(SQRDCMLAH_zzzz, aa64_sve2, gen_gvec_ool_zzzz, | ||
60 | TRANS_FEAT(USDOT_zzzz, aa64_sve_i8mm, gen_gvec_ool_arg_zzzz, | ||
61 | a->esz == 2 ? gen_helper_gvec_usdot_b : NULL, a, 0) | ||
62 | |||
63 | -TRANS_FEAT(AESMC, aa64_sve2_aes, gen_gvec_ool_zz, | ||
64 | - gen_helper_crypto_aesmc, a->rd, a->rd, a->decrypt) | ||
65 | +TRANS_FEAT_NONSTREAMING(AESMC, aa64_sve2_aes, gen_gvec_ool_zz, | ||
66 | + gen_helper_crypto_aesmc, a->rd, a->rd, a->decrypt) | ||
67 | |||
68 | -TRANS_FEAT(AESE, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
69 | - gen_helper_crypto_aese, a, false) | ||
70 | -TRANS_FEAT(AESD, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
71 | - gen_helper_crypto_aese, a, true) | ||
72 | +TRANS_FEAT_NONSTREAMING(AESE, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
73 | + gen_helper_crypto_aese, a, false) | ||
74 | +TRANS_FEAT_NONSTREAMING(AESD, aa64_sve2_aes, gen_gvec_ool_arg_zzz, | ||
75 | + gen_helper_crypto_aese, a, true) | ||
76 | |||
77 | -TRANS_FEAT(SM4E, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
78 | - gen_helper_crypto_sm4e, a, 0) | ||
79 | -TRANS_FEAT(SM4EKEY, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
80 | - gen_helper_crypto_sm4ekey, a, 0) | ||
81 | +TRANS_FEAT_NONSTREAMING(SM4E, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
82 | + gen_helper_crypto_sm4e, a, 0) | ||
83 | +TRANS_FEAT_NONSTREAMING(SM4EKEY, aa64_sve2_sm4, gen_gvec_ool_arg_zzz, | ||
84 | + gen_helper_crypto_sm4ekey, a, 0) | ||
85 | |||
86 | -TRANS_FEAT(RAX1, aa64_sve2_sha3, gen_gvec_fn_arg_zzz, gen_gvec_rax1, a) | ||
87 | +TRANS_FEAT_NONSTREAMING(RAX1, aa64_sve2_sha3, gen_gvec_fn_arg_zzz, | ||
88 | + gen_gvec_rax1, a) | ||
89 | |||
90 | TRANS_FEAT(FCVTNT_sh, aa64_sve2, gen_gvec_fpst_arg_zpz, | ||
91 | gen_helper_sve2_fcvtnt_sh, a, 0, FPST_FPCR) | ||
28 | -- | 92 | -- |
29 | 2.25.1 | 93 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-12-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-29-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate.c | 11 +++++------ | 11 | target/arm/sme-fa64.decode | 9 --------- |
9 | 1 file changed, 5 insertions(+), 6 deletions(-) | 12 | target/arm/translate-sve.c | 6 ++++++ |
13 | 2 files changed, 6 insertions(+), 9 deletions(-) | ||
10 | 14 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 17 | --- a/target/arm/sme-fa64.decode |
14 | +++ b/target/arm/translate.c | 18 | +++ b/target/arm/sme-fa64.decode |
15 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rri_rot(DisasContext *s, arg_s_rri_rot *a, | 19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS |
16 | void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32), | 20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) |
17 | int logic_cc, StoreRegKind kind) | 21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) |
18 | { | 22 | |
19 | - TCGv_i32 tmp1, tmp2; | 23 | -FAIL 1000 010- -00- ---- 10-- ---- ---- ---- # SVE2 32-bit gather NT load (vector+scalar) |
20 | + TCGv_i32 tmp1; | 24 | FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) |
21 | uint32_t imm; | 25 | FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) |
22 | 26 | -FAIL 1000 010- -01- ---- 1--- ---- ---- ---- # SVE 32-bit gather load (vector+imm) | |
23 | imm = ror32(a->imm, a->rot); | 27 | -FAIL 1000 0100 0-0- ---- 0--- ---- ---- ---- # SVE 32-bit gather load byte (scalar+vector) |
24 | if (logic_cc && a->rot) { | 28 | -FAIL 1000 0100 1--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load half (scalar+vector) |
25 | tcg_gen_movi_i32(cpu_CF, imm >> 31); | 29 | -FAIL 1000 0101 0--- ---- 0--- ---- ---- ---- # SVE 32-bit gather load word (scalar+vector) |
30 | FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
31 | FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
32 | FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
33 | FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
34 | FAIL 1100 010- ---- ---- ---- ---- ---- ---- # SVE 64-bit gather load/prefetch | ||
35 | -FAIL 1110 010- -00- ---- 001- ---- ---- ---- # SVE2 64-bit scatter NT store (vector+scalar) | ||
36 | -FAIL 1110 010- -10- ---- 001- ---- ---- ---- # SVE2 32-bit scatter NT store (vector+scalar) | ||
37 | -FAIL 1110 010- ---- ---- 1-0- ---- ---- ---- # SVE scatter store (scalar+32-bit vector) | ||
38 | -FAIL 1110 010- ---- ---- 101- ---- ---- ---- # SVE scatter store (misc) | ||
39 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/translate-sve.c | ||
42 | +++ b/target/arm/translate-sve.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
44 | if (!dc_isar_feature(aa64_sve, s)) { | ||
45 | return false; | ||
26 | } | 46 | } |
27 | - tmp2 = tcg_const_i32(imm); | 47 | + s->is_nonstreaming = true; |
28 | tmp1 = load_reg(s, a->rn); | 48 | if (!sve_access_check(s)) { |
29 | 49 | return true; | |
30 | - gen(tmp1, tmp1, tmp2); | ||
31 | - tcg_temp_free_i32(tmp2); | ||
32 | + gen(tmp1, tmp1, tcg_constant_i32(imm)); | ||
33 | |||
34 | if (logic_cc) { | ||
35 | gen_logic_CC(tmp1); | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rxi_rot(DisasContext *s, arg_s_rri_rot *a, | ||
37 | if (logic_cc && a->rot) { | ||
38 | tcg_gen_movi_i32(cpu_CF, imm >> 31); | ||
39 | } | 50 | } |
40 | - tmp = tcg_const_i32(imm); | 51 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
41 | 52 | if (!dc_isar_feature(aa64_sve, s)) { | |
42 | - gen(tmp, tmp); | 53 | return false; |
43 | + tmp = tcg_temp_new_i32(); | 54 | } |
44 | + gen(tmp, tcg_constant_i32(imm)); | 55 | + s->is_nonstreaming = true; |
45 | + | 56 | if (!sve_access_check(s)) { |
46 | if (logic_cc) { | 57 | return true; |
47 | gen_logic_CC(tmp); | 58 | } |
59 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNT1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
60 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
61 | return false; | ||
62 | } | ||
63 | + s->is_nonstreaming = true; | ||
64 | if (!sve_access_check(s)) { | ||
65 | return true; | ||
66 | } | ||
67 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a) | ||
68 | if (!dc_isar_feature(aa64_sve, s)) { | ||
69 | return false; | ||
70 | } | ||
71 | + s->is_nonstreaming = true; | ||
72 | if (!sve_access_check(s)) { | ||
73 | return true; | ||
74 | } | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
76 | if (!dc_isar_feature(aa64_sve, s)) { | ||
77 | return false; | ||
78 | } | ||
79 | + s->is_nonstreaming = true; | ||
80 | if (!sve_access_check(s)) { | ||
81 | return true; | ||
82 | } | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool trans_STNT1_zprz(DisasContext *s, arg_ST1_zprz *a) | ||
84 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
85 | return false; | ||
86 | } | ||
87 | + s->is_nonstreaming = true; | ||
88 | if (!sve_access_check(s)) { | ||
89 | return true; | ||
48 | } | 90 | } |
49 | -- | 91 | -- |
50 | 2.25.1 | 92 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap if full | ||
4 | a64 support is not enabled in streaming mode. In this case, introduce | ||
5 | PRF_ns (prefetch non-streaming) to handle the checks. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20220708151540.18136-13-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-43-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/translate-sve.c | 12 ++++-------- | 12 | target/arm/sme-fa64.decode | 3 --- |
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | 13 | target/arm/sve.decode | 10 +++++----- |
14 | target/arm/translate-sve.c | 11 +++++++++++ | ||
15 | 3 files changed, 16 insertions(+), 8 deletions(-) | ||
10 | 16 | ||
17 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/sme-fa64.decode | ||
20 | +++ b/target/arm/sme-fa64.decode | ||
21 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
22 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
23 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
24 | |||
25 | -FAIL 1000 010- -00- ---- 111- ---- ---- ---- # SVE 32-bit gather prefetch (vector+imm) | ||
26 | -FAIL 1000 0100 0-1- ---- 0--- ---- ---- ---- # SVE 32-bit gather prefetch (scalar+vector) | ||
27 | FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
28 | FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
29 | FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
30 | FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
31 | -FAIL 1100 010- ---- ---- ---- ---- ---- ---- # SVE 64-bit gather load/prefetch | ||
32 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/sve.decode | ||
35 | +++ b/target/arm/sve.decode | ||
36 | @@ -XXX,XX +XXX,XX @@ LD1RO_zpri 1010010 .. 01 0.... 001 ... ..... ..... \ | ||
37 | @rpri_load_msz nreg=0 | ||
38 | |||
39 | # SVE 32-bit gather prefetch (scalar plus 32-bit scaled offsets) | ||
40 | -PRF 1000010 00 -1 ----- 0-- --- ----- 0 ---- | ||
41 | +PRF_ns 1000010 00 -1 ----- 0-- --- ----- 0 ---- | ||
42 | |||
43 | # SVE 32-bit gather prefetch (vector plus immediate) | ||
44 | -PRF 1000010 -- 00 ----- 111 --- ----- 0 ---- | ||
45 | +PRF_ns 1000010 -- 00 ----- 111 --- ----- 0 ---- | ||
46 | |||
47 | # SVE contiguous prefetch (scalar plus immediate) | ||
48 | PRF 1000010 11 1- ----- 0-- --- ----- 0 ---- | ||
49 | @@ -XXX,XX +XXX,XX @@ LD1_zpiz 1100010 .. 01 ..... 1.. ... ..... ..... \ | ||
50 | @rpri_g_load esz=3 | ||
51 | |||
52 | # SVE 64-bit gather prefetch (scalar plus 64-bit scaled offsets) | ||
53 | -PRF 1100010 00 11 ----- 1-- --- ----- 0 ---- | ||
54 | +PRF_ns 1100010 00 11 ----- 1-- --- ----- 0 ---- | ||
55 | |||
56 | # SVE 64-bit gather prefetch (scalar plus unpacked 32-bit scaled offsets) | ||
57 | -PRF 1100010 00 -1 ----- 0-- --- ----- 0 ---- | ||
58 | +PRF_ns 1100010 00 -1 ----- 0-- --- ----- 0 ---- | ||
59 | |||
60 | # SVE 64-bit gather prefetch (vector plus immediate) | ||
61 | -PRF 1100010 -- 00 ----- 111 --- ----- 0 ---- | ||
62 | +PRF_ns 1100010 -- 00 ----- 111 --- ----- 0 ---- | ||
63 | |||
64 | ### SVE Memory Store Group | ||
65 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 66 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 68 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 69 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | 70 | @@ -XXX,XX +XXX,XX @@ static bool trans_PRF_rr(DisasContext *s, arg_PRF_rr *a) |
16 | gen_helper_gvec_mem_scatter *fn = NULL; | ||
17 | bool be = s->be_data == MO_BE; | ||
18 | bool mte = s->mte_active[0]; | ||
19 | - TCGv_i64 imm; | ||
20 | |||
21 | if (a->esz < a->msz || (a->esz == a->msz && !a->u)) { | ||
22 | return false; | ||
23 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
24 | /* Treat LD1_zpiz (zn[x] + imm) the same way as LD1_zprz (rn + zm[x]) | ||
25 | * by loading the immediate into the scalar parameter. | ||
26 | */ | ||
27 | - imm = tcg_const_i64(a->imm << a->msz); | ||
28 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, false, fn); | ||
29 | - tcg_temp_free_i64(imm); | ||
30 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
31 | + tcg_constant_i64(a->imm << a->msz), a->msz, false, fn); | ||
32 | return true; | 71 | return true; |
33 | } | 72 | } |
34 | 73 | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | 74 | +static bool trans_PRF_ns(DisasContext *s, arg_PRF_ns *a) |
36 | gen_helper_gvec_mem_scatter *fn = NULL; | 75 | +{ |
37 | bool be = s->be_data == MO_BE; | 76 | + if (!dc_isar_feature(aa64_sve, s)) { |
38 | bool mte = s->mte_active[0]; | 77 | + return false; |
39 | - TCGv_i64 imm; | 78 | + } |
40 | 79 | + /* Prefetch is a nop within QEMU. */ | |
41 | if (a->esz < a->msz) { | 80 | + s->is_nonstreaming = true; |
42 | return false; | 81 | + (void)sve_access_check(s); |
43 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | 82 | + return true; |
44 | /* Treat ST1_zpiz (zn[x] + imm) the same way as ST1_zprz (rn + zm[x]) | 83 | +} |
45 | * by loading the immediate into the scalar parameter. | 84 | + |
46 | */ | 85 | /* |
47 | - imm = tcg_const_i64(a->imm << a->msz); | 86 | * Move Prefix |
48 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, true, fn); | 87 | * |
49 | - tcg_temp_free_i64(imm); | ||
50 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
51 | + tcg_constant_i64(a->imm << a->msz), a->msz, true, fn); | ||
52 | return true; | ||
53 | } | ||
54 | |||
55 | -- | 88 | -- |
56 | 2.25.1 | 89 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-14-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-45-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 15 +++++---------- | 11 | target/arm/sme-fa64.decode | 2 -- |
9 | 1 file changed, 5 insertions(+), 10 deletions(-) | 12 | target/arm/translate-sve.c | 2 ++ |
13 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
10 | 14 | ||
15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sme-fa64.decode | ||
18 | +++ b/target/arm/sme-fa64.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS | ||
20 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
21 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
22 | |||
23 | -FAIL 1010 010- ---- ---- 011- ---- ---- ---- # SVE contiguous FF load (scalar+scalar) | ||
24 | -FAIL 1010 010- ---1 ---- 101- ---- ---- ---- # SVE contiguous NF load (scalar+imm) | ||
25 | FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
26 | FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 29 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 30 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_sat(DisasContext *s, arg_rri_esz *a, bool u, bool d) | 31 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDFF1_zprr(DisasContext *s, arg_rprr_load *a) |
32 | if (!dc_isar_feature(aa64_sve, s)) { | ||
16 | return false; | 33 | return false; |
17 | } | 34 | } |
35 | + s->is_nonstreaming = true; | ||
18 | if (sve_access_check(s)) { | 36 | if (sve_access_check(s)) { |
19 | - TCGv_i64 val = tcg_const_i64(a->imm); | 37 | TCGv_i64 addr = new_tmp_a64(s); |
20 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, val, u, d); | 38 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); |
21 | - tcg_temp_free_i64(val); | 39 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) |
22 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, | 40 | if (!dc_isar_feature(aa64_sve, s)) { |
23 | + tcg_constant_i64(a->imm), u, d); | 41 | return false; |
24 | } | 42 | } |
25 | return true; | 43 | + s->is_nonstreaming = true; |
26 | } | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_ool(DisasContext *s, arg_rri_esz *a, gen_helper_gvec_2i *fn) | ||
28 | { | ||
29 | if (sve_access_check(s)) { | 44 | if (sve_access_check(s)) { |
30 | unsigned vsz = vec_full_reg_size(s); | 45 | int vsz = vec_full_reg_size(s); |
31 | - TCGv_i64 c = tcg_const_i64(a->imm); | 46 | int elements = vsz >> dtype_esz[a->dtype]; |
32 | - | ||
33 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), | ||
34 | vec_full_reg_offset(s, a->rn), | ||
35 | - c, vsz, vsz, 0, fn); | ||
36 | - tcg_temp_free_i64(c); | ||
37 | + tcg_constant_i64(a->imm), vsz, vsz, 0, fn); | ||
38 | } | ||
39 | return true; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
42 | static void do_fp_imm(DisasContext *s, arg_rpri_esz *a, uint64_t imm, | ||
43 | gen_helper_sve_fp2scalar *fn) | ||
44 | { | ||
45 | - TCGv_i64 temp = tcg_const_i64(imm); | ||
46 | - do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, temp, fn); | ||
47 | - tcg_temp_free_i64(temp); | ||
48 | + do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, | ||
49 | + tcg_constant_i64(imm), fn); | ||
50 | } | ||
51 | |||
52 | #define DO_FP_IMM(NAME, name, const0, const1) \ | ||
53 | -- | 47 | -- |
54 | 2.25.1 | 48 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mark these as a non-streaming instructions, which should trap | ||
4 | if full a64 support is not enabled in streaming mode. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-15-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-31-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate.c | 7 +++---- | 11 | target/arm/sme-fa64.decode | 3 --- |
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | 12 | target/arm/translate-sve.c | 2 ++ |
13 | 2 files changed, 2 insertions(+), 3 deletions(-) | ||
10 | 14 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/target/arm/sme-fa64.decode b/target/arm/sme-fa64.decode |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 17 | --- a/target/arm/sme-fa64.decode |
14 | +++ b/target/arm/translate.c | 18 | +++ b/target/arm/sme-fa64.decode |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | 19 | @@ -XXX,XX +XXX,XX @@ FAIL 0001 1110 0111 1110 0000 00-- ---- ---- # FJCVTZS |
16 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | 20 | # --11 1100 --0- ---- ---- ---- ---- ---- # Load/store FP register (unscaled imm) |
21 | # --11 1100 --1- ---- ---- ---- ---- --10 # Load/store FP register (register offset) | ||
22 | # --11 1101 ---- ---- ---- ---- ---- ---- # Load/store FP register (scaled imm) | ||
23 | - | ||
24 | -FAIL 1010 010- -01- ---- 000- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+scalar) | ||
25 | -FAIL 1010 010- -010 ---- 001- ---- ---- ---- # SVE load & replicate 32 bytes (scalar+imm) | ||
26 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/translate-sve.c | ||
29 | +++ b/target/arm/translate-sve.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1RO_zprr(DisasContext *s, arg_rprr_load *a) | ||
31 | if (a->rm == 31) { | ||
17 | return false; | 32 | return false; |
18 | } | 33 | } |
19 | - tmp = tcg_const_i32(a->sysm); | 34 | + s->is_nonstreaming = true; |
20 | - gen_helper_v7m_mrs(tmp, cpu_env, tmp); | 35 | if (sve_access_check(s)) { |
21 | + tmp = tcg_temp_new_i32(); | 36 | TCGv_i64 addr = new_tmp_a64(s); |
22 | + gen_helper_v7m_mrs(tmp, cpu_env, tcg_constant_i32(a->sysm)); | 37 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); |
23 | store_reg(s, a->rd, tmp); | 38 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1RO_zpri(DisasContext *s, arg_rpri_load *a) |
24 | return true; | 39 | if (!dc_isar_feature(aa64_sve_f64mm, s)) { |
25 | } | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | ||
27 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | ||
28 | return false; | 40 | return false; |
29 | } | 41 | } |
30 | - addr = tcg_const_i32((a->mask << 10) | a->sysm); | 42 | + s->is_nonstreaming = true; |
31 | + addr = tcg_constant_i32((a->mask << 10) | a->sysm); | 43 | if (sve_access_check(s)) { |
32 | reg = load_reg(s, a->rn); | 44 | TCGv_i64 addr = new_tmp_a64(s); |
33 | gen_helper_v7m_msr(cpu_env, addr, reg); | 45 | tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), a->imm * 32); |
34 | - tcg_temp_free_i32(addr); | ||
35 | tcg_temp_free_i32(reg); | ||
36 | /* If we wrote to CONTROL, the EL might have changed */ | ||
37 | gen_rebuild_hflags(s, true); | ||
38 | -- | 46 | -- |
39 | 2.25.1 | 47 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These functions will be used to verify that the cpu | ||
4 | is in the correct state for a given instruction. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-16-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-19-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-a64.c | 21 +++++---------------- | 11 | target/arm/translate-a64.h | 21 +++++++++++++++++++++ |
9 | 1 file changed, 5 insertions(+), 16 deletions(-) | 12 | target/arm/translate-a64.c | 34 ++++++++++++++++++++++++++++++++++ |
13 | 2 files changed, 55 insertions(+) | ||
10 | 14 | ||
15 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.h | ||
18 | +++ b/target/arm/translate-a64.h | ||
19 | @@ -XXX,XX +XXX,XX @@ void write_fp_dreg(DisasContext *s, int reg, TCGv_i64 v); | ||
20 | bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
21 | unsigned int imms, unsigned int immr); | ||
22 | bool sve_access_check(DisasContext *s); | ||
23 | +bool sme_enabled_check(DisasContext *s); | ||
24 | +bool sme_enabled_check_with_svcr(DisasContext *s, unsigned); | ||
25 | + | ||
26 | +/* This function corresponds to CheckStreamingSVEEnabled. */ | ||
27 | +static inline bool sme_sm_enabled_check(DisasContext *s) | ||
28 | +{ | ||
29 | + return sme_enabled_check_with_svcr(s, R_SVCR_SM_MASK); | ||
30 | +} | ||
31 | + | ||
32 | +/* This function corresponds to CheckSMEAndZAEnabled. */ | ||
33 | +static inline bool sme_za_enabled_check(DisasContext *s) | ||
34 | +{ | ||
35 | + return sme_enabled_check_with_svcr(s, R_SVCR_ZA_MASK); | ||
36 | +} | ||
37 | + | ||
38 | +/* Note that this function corresponds to CheckStreamingSVEAndZAEnabled. */ | ||
39 | +static inline bool sme_smza_enabled_check(DisasContext *s) | ||
40 | +{ | ||
41 | + return sme_enabled_check_with_svcr(s, R_SVCR_SM_MASK | R_SVCR_ZA_MASK); | ||
42 | +} | ||
43 | + | ||
44 | TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr); | ||
45 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
46 | bool tag_checked, int log2_size); | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 47 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 49 | --- a/target/arm/translate-a64.c |
14 | +++ b/target/arm/translate-a64.c | 50 | +++ b/target/arm/translate-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, | 51 | @@ -XXX,XX +XXX,XX @@ static bool sme_access_check(DisasContext *s) |
16 | /* Deal with the rounding step */ | 52 | return true; |
17 | if (round) { | ||
18 | if (extended_result) { | ||
19 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
20 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
21 | if (!is_u) { | ||
22 | /* take care of sign extending tcg_res */ | ||
23 | tcg_gen_sari_i64(tcg_src_hi, tcg_src, 63); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, | ||
25 | tcg_src, tcg_zero, | ||
26 | tcg_rnd, tcg_zero); | ||
27 | } | ||
28 | - tcg_temp_free_i64(tcg_zero); | ||
29 | } else { | ||
30 | tcg_gen_add_i64(tcg_src, tcg_src, tcg_rnd); | ||
31 | } | ||
32 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, | ||
33 | } | ||
34 | |||
35 | if (round) { | ||
36 | - uint64_t round_const = 1ULL << (shift - 1); | ||
37 | - tcg_round = tcg_const_i64(round_const); | ||
38 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
39 | } else { | ||
40 | tcg_round = NULL; | ||
41 | } | ||
42 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, | ||
43 | |||
44 | tcg_temp_free_i64(tcg_rn); | ||
45 | tcg_temp_free_i64(tcg_rd); | ||
46 | - if (round) { | ||
47 | - tcg_temp_free_i64(tcg_round); | ||
48 | - } | ||
49 | } | 53 | } |
50 | 54 | ||
51 | /* SHL/SLI - Scalar shift left */ | 55 | +/* This function corresponds to CheckSMEEnabled. */ |
52 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | 56 | +bool sme_enabled_check(DisasContext *s) |
53 | tcg_final = tcg_const_i64(0); | 57 | +{ |
54 | 58 | + /* | |
55 | if (round) { | 59 | + * Note that unlike sve_excp_el, we have not constrained sme_excp_el |
56 | - uint64_t round_const = 1ULL << (shift - 1); | 60 | + * to be zero when fp_excp_el has priority. This is because we need |
57 | - tcg_round = tcg_const_i64(round_const); | 61 | + * sme_excp_el by itself for cpregs access checks. |
58 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | 62 | + */ |
59 | } else { | 63 | + if (!s->fp_excp_el || s->sme_excp_el < s->fp_excp_el) { |
60 | tcg_round = NULL; | 64 | + s->fp_access_checked = true; |
61 | } | 65 | + return sme_access_check(s); |
62 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, | 66 | + } |
63 | write_vec_element(s, tcg_final, rd, 1, MO_64); | 67 | + return fp_access_check_only(s); |
64 | } | 68 | +} |
65 | 69 | + | |
66 | - if (round) { | 70 | +/* Common subroutine for CheckSMEAnd*Enabled. */ |
67 | - tcg_temp_free_i64(tcg_round); | 71 | +bool sme_enabled_check_with_svcr(DisasContext *s, unsigned req) |
68 | - } | 72 | +{ |
69 | tcg_temp_free_i64(tcg_rn); | 73 | + if (!sme_enabled_check(s)) { |
70 | tcg_temp_free_i64(tcg_rd); | 74 | + return false; |
71 | tcg_temp_free_i32(tcg_rd_narrowed); | 75 | + } |
72 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | 76 | + if (FIELD_EX64(req, SVCR, SM) && !s->pstate_sm) { |
73 | } | 77 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
74 | 78 | + syn_smetrap(SME_ET_NotStreaming, false)); | |
75 | if (size == 3) { | 79 | + return false; |
76 | - TCGv_i64 tcg_shift = tcg_const_i64(shift); | 80 | + } |
77 | + TCGv_i64 tcg_shift = tcg_constant_i64(shift); | 81 | + if (FIELD_EX64(req, SVCR, ZA) && !s->pstate_za) { |
78 | static NeonGenTwo64OpEnvFn * const fns[2][2] = { | 82 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, |
79 | { gen_helper_neon_qshl_s64, gen_helper_neon_qshlu_s64 }, | 83 | + syn_smetrap(SME_ET_InactiveZA, false)); |
80 | { NULL, gen_helper_neon_qshl_u64 }, | 84 | + return false; |
81 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | 85 | + } |
82 | 86 | + return true; | |
83 | tcg_temp_free_i64(tcg_op); | 87 | +} |
84 | } | 88 | + |
85 | - tcg_temp_free_i64(tcg_shift); | 89 | /* |
86 | clear_vec_high(s, is_q, rd); | 90 | * This utility function is for doing register extension with an |
87 | } else { | 91 | * optional shift. You will likely want to pass a temporary for the |
88 | - TCGv_i32 tcg_shift = tcg_const_i32(shift); | ||
89 | + TCGv_i32 tcg_shift = tcg_constant_i32(shift); | ||
90 | static NeonGenTwoOpEnvFn * const fns[2][2][3] = { | ||
91 | { | ||
92 | { gen_helper_neon_qshl_s8, | ||
93 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
94 | |||
95 | tcg_temp_free_i32(tcg_op); | ||
96 | } | ||
97 | - tcg_temp_free_i32(tcg_shift); | ||
98 | |||
99 | if (!scalar) { | ||
100 | clear_vec_high(s, is_q, rd); | ||
101 | -- | 92 | -- |
102 | 2.25.1 | 93 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The pseudocode for CheckSVEEnabled gains a check for Streaming | ||
4 | SVE mode, and for SME present but SVE absent. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-17-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-2-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-a64.c | 12 ++++-------- | 11 | target/arm/translate-a64.c | 22 ++++++++++++++++------ |
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | 12 | 1 file changed, 16 insertions(+), 6 deletions(-) |
10 | 13 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/translate-a64.c |
14 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/translate-a64.c |
15 | @@ -XXX,XX +XXX,XX @@ static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) | 18 | @@ -XXX,XX +XXX,XX @@ static bool fp_access_check(DisasContext *s) |
16 | static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, | 19 | return true; |
17 | MMUAccessType acc, int log2_size) | 20 | } |
21 | |||
22 | -/* Check that SVE access is enabled. If it is, return true. | ||
23 | +/* | ||
24 | + * Check that SVE access is enabled. If it is, return true. | ||
25 | * If not, emit code to generate an appropriate exception and return false. | ||
26 | + * This function corresponds to CheckSVEEnabled(). | ||
27 | */ | ||
28 | bool sve_access_check(DisasContext *s) | ||
18 | { | 29 | { |
19 | - TCGv_i32 t_acc = tcg_const_i32(acc); | 30 | - if (s->sve_excp_el) { |
20 | - TCGv_i32 t_idx = tcg_const_i32(get_mem_index(s)); | 31 | - assert(!s->sve_access_checked); |
21 | - TCGv_i32 t_size = tcg_const_i32(1 << log2_size); | 32 | - s->sve_access_checked = true; |
22 | - | 33 | - |
23 | - gen_helper_probe_access(cpu_env, ptr, t_acc, t_idx, t_size); | 34 | + if (s->pstate_sm || !dc_isar_feature(aa64_sve, s)) { |
24 | - tcg_temp_free_i32(t_acc); | 35 | + assert(dc_isar_feature(aa64_sme, s)); |
25 | - tcg_temp_free_i32(t_idx); | 36 | + if (!sme_sm_enabled_check(s)) { |
26 | - tcg_temp_free_i32(t_size); | 37 | + goto fail_exit; |
27 | + gen_helper_probe_access(cpu_env, ptr, | 38 | + } |
28 | + tcg_constant_i32(acc), | 39 | + } else if (s->sve_excp_el) { |
29 | + tcg_constant_i32(get_mem_index(s)), | 40 | gen_exception_insn_el(s, s->pc_curr, EXCP_UDEF, |
30 | + tcg_constant_i32(1 << log2_size)); | 41 | syn_sve_access_trap(), s->sve_excp_el); |
42 | - return false; | ||
43 | + goto fail_exit; | ||
44 | } | ||
45 | s->sve_access_checked = true; | ||
46 | return fp_access_check(s); | ||
47 | + | ||
48 | + fail_exit: | ||
49 | + /* Assert that we only raise one exception per instruction. */ | ||
50 | + assert(!s->sve_access_checked); | ||
51 | + s->sve_access_checked = true; | ||
52 | + return false; | ||
31 | } | 53 | } |
32 | 54 | ||
33 | /* | 55 | /* |
34 | -- | 56 | -- |
35 | 2.25.1 | 57 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-3-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 10 ++-------- | ||
9 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
16 | int core_idx) | ||
17 | { | ||
18 | if (tag_checked && s->mte_active[is_unpriv]) { | ||
19 | - TCGv_i32 tcg_desc; | ||
20 | TCGv_i64 ret; | ||
21 | int desc = 0; | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
24 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
25 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
26 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << log2_size) - 1); | ||
27 | - tcg_desc = tcg_const_i32(desc); | ||
28 | |||
29 | ret = new_tmp_a64(s); | ||
30 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); | ||
31 | - tcg_temp_free_i32(tcg_desc); | ||
32 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
33 | |||
34 | return ret; | ||
35 | } | ||
36 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
37 | bool tag_checked, int size) | ||
38 | { | ||
39 | if (tag_checked && s->mte_active[0]) { | ||
40 | - TCGv_i32 tcg_desc; | ||
41 | TCGv_i64 ret; | ||
42 | int desc = 0; | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
45 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
46 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
47 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, size - 1); | ||
48 | - tcg_desc = tcg_const_i32(desc); | ||
49 | |||
50 | ret = new_tmp_a64(s); | ||
51 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); | ||
52 | - tcg_temp_free_i32(tcg_desc); | ||
53 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
54 | |||
55 | return ret; | ||
56 | } | ||
57 | -- | ||
58 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These SME instructions are nominally within the SVE decode space, | ||
4 | so we add them to sve.decode and translate-sve.c. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-18-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-42-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 20 +++++++------------- | 11 | target/arm/translate-a64.h | 12 ++++++++++++ |
9 | 1 file changed, 7 insertions(+), 13 deletions(-) | 12 | target/arm/sve.decode | 5 ++++- |
13 | target/arm/translate-sve.c | 38 ++++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 54 insertions(+), 1 deletion(-) | ||
10 | 15 | ||
16 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate-a64.h | ||
19 | +++ b/target/arm/translate-a64.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) | ||
21 | return s->vl; | ||
22 | } | ||
23 | |||
24 | +/* Return the byte size of the vector register, SVL / 8. */ | ||
25 | +static inline int streaming_vec_reg_size(DisasContext *s) | ||
26 | +{ | ||
27 | + return s->svl; | ||
28 | +} | ||
29 | + | ||
30 | /* | ||
31 | * Return the offset info CPUARMState of the predicate vector register Pn. | ||
32 | * Note for this purpose, FFR is P16. | ||
33 | @@ -XXX,XX +XXX,XX @@ static inline int pred_full_reg_size(DisasContext *s) | ||
34 | return s->vl >> 3; | ||
35 | } | ||
36 | |||
37 | +/* Return the byte size of the predicate register, SVL / 64. */ | ||
38 | +static inline int streaming_pred_reg_size(DisasContext *s) | ||
39 | +{ | ||
40 | + return s->svl >> 3; | ||
41 | +} | ||
42 | + | ||
43 | /* | ||
44 | * Round up the size of a register to a size allowed by | ||
45 | * the tcg vector infrastructure. Any operation which uses this | ||
46 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/sve.decode | ||
49 | +++ b/target/arm/sve.decode | ||
50 | @@ -XXX,XX +XXX,XX @@ INDEX_ri 00000100 esz:2 1 imm:s5 010001 rn:5 rd:5 | ||
51 | # SVE index generation (register start, register increment) | ||
52 | INDEX_rr 00000100 .. 1 ..... 010011 ..... ..... @rd_rn_rm | ||
53 | |||
54 | -### SVE Stack Allocation Group | ||
55 | +### SVE / Streaming SVE Stack Allocation Group | ||
56 | |||
57 | # SVE stack frame adjustment | ||
58 | ADDVL 00000100 001 ..... 01010 ...... ..... @rd_rn_i6 | ||
59 | +ADDSVL 00000100 001 ..... 01011 ...... ..... @rd_rn_i6 | ||
60 | ADDPL 00000100 011 ..... 01010 ...... ..... @rd_rn_i6 | ||
61 | +ADDSPL 00000100 011 ..... 01011 ...... ..... @rd_rn_i6 | ||
62 | |||
63 | # SVE stack frame size | ||
64 | RDVL 00000100 101 11111 01010 imm:s6 rd:5 | ||
65 | +RDSVL 00000100 101 11111 01011 imm:s6 rd:5 | ||
66 | |||
67 | ### SVE Bitwise Shift - Unpredicated Group | ||
68 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 69 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 70 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 71 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 72 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CTERM(DisasContext *s, arg_CTERM *a) | 73 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADDVL(DisasContext *s, arg_ADDVL *a) |
16 | static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
17 | { | ||
18 | TCGv_i64 op0, op1, t0, t1, tmax; | ||
19 | - TCGv_i32 t2, t3; | ||
20 | + TCGv_i32 t2; | ||
21 | TCGv_ptr ptr; | ||
22 | unsigned vsz = vec_full_reg_size(s); | ||
23 | unsigned desc = 0; | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
25 | } | ||
26 | } | ||
27 | |||
28 | - tmax = tcg_const_i64(vsz >> a->esz); | ||
29 | + tmax = tcg_constant_i64(vsz >> a->esz); | ||
30 | if (eq) { | ||
31 | /* Equality means one more iteration. */ | ||
32 | tcg_gen_addi_i64(t0, t0, 1); | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
34 | |||
35 | /* Bound to the maximum. */ | ||
36 | tcg_gen_umin_i64(t0, t0, tmax); | ||
37 | - tcg_temp_free_i64(tmax); | ||
38 | |||
39 | /* Set the count to zero if the condition is false. */ | ||
40 | tcg_gen_movi_i64(t1, 0); | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
42 | |||
43 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); | ||
44 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
45 | - t3 = tcg_const_i32(desc); | ||
46 | |||
47 | ptr = tcg_temp_new_ptr(); | ||
48 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
49 | |||
50 | if (a->lt) { | ||
51 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | ||
52 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); | ||
53 | } else { | ||
54 | - gen_helper_sve_whileg(t2, ptr, t2, t3); | ||
55 | + gen_helper_sve_whileg(t2, ptr, t2, tcg_constant_i32(desc)); | ||
56 | } | ||
57 | do_pred_flags(t2); | ||
58 | |||
59 | tcg_temp_free_ptr(ptr); | ||
60 | tcg_temp_free_i32(t2); | ||
61 | - tcg_temp_free_i32(t3); | ||
62 | return true; | 74 | return true; |
63 | } | 75 | } |
64 | 76 | ||
65 | static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | 77 | +static bool trans_ADDSVL(DisasContext *s, arg_ADDSVL *a) |
78 | +{ | ||
79 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
80 | + return false; | ||
81 | + } | ||
82 | + if (sme_enabled_check(s)) { | ||
83 | + TCGv_i64 rd = cpu_reg_sp(s, a->rd); | ||
84 | + TCGv_i64 rn = cpu_reg_sp(s, a->rn); | ||
85 | + tcg_gen_addi_i64(rd, rn, a->imm * streaming_vec_reg_size(s)); | ||
86 | + } | ||
87 | + return true; | ||
88 | +} | ||
89 | + | ||
90 | static bool trans_ADDPL(DisasContext *s, arg_ADDPL *a) | ||
66 | { | 91 | { |
67 | TCGv_i64 op0, op1, diff, t1, tmax; | 92 | if (!dc_isar_feature(aa64_sve, s)) { |
68 | - TCGv_i32 t2, t3; | 93 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADDPL(DisasContext *s, arg_ADDPL *a) |
69 | + TCGv_i32 t2; | ||
70 | TCGv_ptr ptr; | ||
71 | unsigned vsz = vec_full_reg_size(s); | ||
72 | unsigned desc = 0; | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
74 | op0 = read_cpu_reg(s, a->rn, 1); | ||
75 | op1 = read_cpu_reg(s, a->rm, 1); | ||
76 | |||
77 | - tmax = tcg_const_i64(vsz); | ||
78 | + tmax = tcg_constant_i64(vsz); | ||
79 | diff = tcg_temp_new_i64(); | ||
80 | |||
81 | if (a->rw) { | ||
82 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
83 | |||
84 | /* Bound to the maximum. */ | ||
85 | tcg_gen_umin_i64(diff, diff, tmax); | ||
86 | - tcg_temp_free_i64(tmax); | ||
87 | |||
88 | /* Since we're bounded, pass as a 32-bit type. */ | ||
89 | t2 = tcg_temp_new_i32(); | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
91 | |||
92 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); | ||
93 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
94 | - t3 = tcg_const_i32(desc); | ||
95 | |||
96 | ptr = tcg_temp_new_ptr(); | ||
97 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
98 | |||
99 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | ||
100 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); | ||
101 | do_pred_flags(t2); | ||
102 | |||
103 | tcg_temp_free_ptr(ptr); | ||
104 | tcg_temp_free_i32(t2); | ||
105 | - tcg_temp_free_i32(t3); | ||
106 | return true; | 94 | return true; |
107 | } | 95 | } |
108 | 96 | ||
97 | +static bool trans_ADDSPL(DisasContext *s, arg_ADDSPL *a) | ||
98 | +{ | ||
99 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
100 | + return false; | ||
101 | + } | ||
102 | + if (sme_enabled_check(s)) { | ||
103 | + TCGv_i64 rd = cpu_reg_sp(s, a->rd); | ||
104 | + TCGv_i64 rn = cpu_reg_sp(s, a->rn); | ||
105 | + tcg_gen_addi_i64(rd, rn, a->imm * streaming_pred_reg_size(s)); | ||
106 | + } | ||
107 | + return true; | ||
108 | +} | ||
109 | + | ||
110 | static bool trans_RDVL(DisasContext *s, arg_RDVL *a) | ||
111 | { | ||
112 | if (!dc_isar_feature(aa64_sve, s)) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static bool trans_RDVL(DisasContext *s, arg_RDVL *a) | ||
114 | return true; | ||
115 | } | ||
116 | |||
117 | +static bool trans_RDSVL(DisasContext *s, arg_RDSVL *a) | ||
118 | +{ | ||
119 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
120 | + return false; | ||
121 | + } | ||
122 | + if (sme_enabled_check(s)) { | ||
123 | + TCGv_i64 reg = cpu_reg(s, a->rd); | ||
124 | + tcg_gen_movi_i64(reg, a->imm * streaming_vec_reg_size(s)); | ||
125 | + } | ||
126 | + return true; | ||
127 | +} | ||
128 | + | ||
129 | /* | ||
130 | *** SVE Compute Vector Address Group | ||
131 | */ | ||
109 | -- | 132 | -- |
110 | 2.25.1 | 133 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20220708151540.18136-19-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-13-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate-a64.c | 5 +---- | 8 | target/arm/helper-sme.h | 2 ++ |
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | 9 | target/arm/sme.decode | 4 ++++ |
10 | target/arm/sme_helper.c | 25 +++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 13 +++++++++++++ | ||
12 | 4 files changed, 44 insertions(+) | ||
10 | 13 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ |
16 | int opc = extract32(insn, 29, 2); | 19 | |
17 | int pos = extract32(insn, 21, 2) << 4; | 20 | DEF_HELPER_FLAGS_2(set_pstate_sm, TCG_CALL_NO_RWG, void, env, i32) |
18 | TCGv_i64 tcg_rd = cpu_reg(s, rd); | 21 | DEF_HELPER_FLAGS_2(set_pstate_za, TCG_CALL_NO_RWG, void, env, i32) |
19 | - TCGv_i64 tcg_imm; | 22 | + |
20 | 23 | +DEF_HELPER_FLAGS_3(sme_zero, TCG_CALL_NO_RWG, void, env, i32, i32) | |
21 | if (!sf && (pos >= 32)) { | 24 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
22 | unallocated_encoding(s); | 25 | index XXXXXXX..XXXXXXX 100644 |
23 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) | 26 | --- a/target/arm/sme.decode |
24 | tcg_gen_movi_i64(tcg_rd, imm); | 27 | +++ b/target/arm/sme.decode |
25 | break; | 28 | @@ -XXX,XX +XXX,XX @@ |
26 | case 3: /* MOVK */ | 29 | # |
27 | - tcg_imm = tcg_const_i64(imm); | 30 | # This file is processed by scripts/decodetree.py |
28 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_imm, pos, 16); | 31 | # |
29 | - tcg_temp_free_i64(tcg_imm); | 32 | + |
30 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_constant_i64(imm), pos, 16); | 33 | +### SME Misc |
31 | if (!sf) { | 34 | + |
32 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | 35 | +ZERO 11000000 00 001 00000000000 imm:8 |
33 | } | 36 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c |
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/sme_helper.c | ||
39 | +++ b/target/arm/sme_helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ void helper_set_pstate_za(CPUARMState *env, uint32_t i) | ||
41 | memset(env->zarray, 0, sizeof(env->zarray)); | ||
42 | } | ||
43 | } | ||
44 | + | ||
45 | +void helper_sme_zero(CPUARMState *env, uint32_t imm, uint32_t svl) | ||
46 | +{ | ||
47 | + uint32_t i; | ||
48 | + | ||
49 | + /* | ||
50 | + * Special case clearing the entire ZA space. | ||
51 | + * This falls into the CONSTRAINED UNPREDICTABLE zeroing of any | ||
52 | + * parts of the ZA storage outside of SVL. | ||
53 | + */ | ||
54 | + if (imm == 0xff) { | ||
55 | + memset(env->zarray, 0, sizeof(env->zarray)); | ||
56 | + return; | ||
57 | + } | ||
58 | + | ||
59 | + /* | ||
60 | + * Recall that ZAnH.D[m] is spread across ZA[n+8*m], | ||
61 | + * so each row is discontiguous within ZA[]. | ||
62 | + */ | ||
63 | + for (i = 0; i < svl; i++) { | ||
64 | + if (imm & (1 << (i % 8))) { | ||
65 | + memset(&env->zarray[i], 0, svl); | ||
66 | + } | ||
67 | + } | ||
68 | +} | ||
69 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/target/arm/translate-sme.c | ||
72 | +++ b/target/arm/translate-sme.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | */ | ||
75 | |||
76 | #include "decode-sme.c.inc" | ||
77 | + | ||
78 | + | ||
79 | +static bool trans_ZERO(DisasContext *s, arg_ZERO *a) | ||
80 | +{ | ||
81 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
82 | + return false; | ||
83 | + } | ||
84 | + if (sme_za_enabled_check(s)) { | ||
85 | + gen_helper_sme_zero(cpu_env, tcg_constant_i32(a->imm), | ||
86 | + tcg_constant_i32(streaming_vec_reg_size(s))); | ||
87 | + } | ||
88 | + return true; | ||
89 | +} | ||
34 | -- | 90 | -- |
35 | 2.25.1 | 91 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We can reuse the SVE functions for implementing moves to/from | ||
4 | horizontal tile slices, but we need new ones for moves to/from | ||
5 | vertical tile slices. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20220708151540.18136-20-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-26-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/translate.c | 27 +++++++++------------------ | 12 | target/arm/helper-sme.h | 12 +++ |
9 | 1 file changed, 9 insertions(+), 18 deletions(-) | 13 | target/arm/helper-sve.h | 2 + |
14 | target/arm/translate-a64.h | 8 ++ | ||
15 | target/arm/translate.h | 5 ++ | ||
16 | target/arm/sme.decode | 15 ++++ | ||
17 | target/arm/sme_helper.c | 151 ++++++++++++++++++++++++++++++++++++- | ||
18 | target/arm/sve_helper.c | 12 +++ | ||
19 | target/arm/translate-sme.c | 127 +++++++++++++++++++++++++++++++ | ||
20 | 8 files changed, 331 insertions(+), 1 deletion(-) | ||
10 | 21 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 22 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 24 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate.c | 25 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | 26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(set_pstate_sm, TCG_CALL_NO_RWG, void, env, i32) |
16 | } \ | 27 | DEF_HELPER_FLAGS_2(set_pstate_za, TCG_CALL_NO_RWG, void, env, i32) |
17 | static void gen_##NAME##0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) \ | 28 | |
18 | { \ | 29 | DEF_HELPER_FLAGS_3(sme_zero, TCG_CALL_NO_RWG, void, env, i32, i32) |
19 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); \ | 30 | + |
20 | + TCGv_vec zero = tcg_constant_vec_matching(d, vece, 0); \ | 31 | +/* Move to/from vertical array slices, i.e. columns, so 'c'. */ |
21 | tcg_gen_cmp_vec(COND, vece, d, a, zero); \ | 32 | +DEF_HELPER_FLAGS_4(sme_mova_cz_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
22 | - tcg_temp_free_vec(zero); \ | 33 | +DEF_HELPER_FLAGS_4(sme_mova_zc_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
23 | } \ | 34 | +DEF_HELPER_FLAGS_4(sme_mova_cz_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
24 | void gen_gvec_##NAME##0(unsigned vece, uint32_t d, uint32_t m, \ | 35 | +DEF_HELPER_FLAGS_4(sme_mova_zc_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
25 | uint32_t opr_sz, uint32_t max_sz) \ | 36 | +DEF_HELPER_FLAGS_4(sme_mova_cz_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
26 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | 37 | +DEF_HELPER_FLAGS_4(sme_mova_zc_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
27 | TCGv_i32 rval = tcg_temp_new_i32(); | 38 | +DEF_HELPER_FLAGS_4(sme_mova_cz_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
28 | TCGv_i32 lsh = tcg_temp_new_i32(); | 39 | +DEF_HELPER_FLAGS_4(sme_mova_zc_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
29 | TCGv_i32 rsh = tcg_temp_new_i32(); | 40 | +DEF_HELPER_FLAGS_4(sme_mova_cz_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
30 | - TCGv_i32 zero = tcg_const_i32(0); | 41 | +DEF_HELPER_FLAGS_4(sme_mova_zc_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
31 | - TCGv_i32 max = tcg_const_i32(32); | 42 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
32 | + TCGv_i32 zero = tcg_constant_i32(0); | 43 | index XXXXXXX..XXXXXXX 100644 |
33 | + TCGv_i32 max = tcg_constant_i32(32); | 44 | --- a/target/arm/helper-sve.h |
34 | 45 | +++ b/target/arm/helper-sve.h | |
35 | /* | 46 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_sel_zpzz_s, TCG_CALL_NO_RWG, |
36 | * Rely on the TCG guarantee that out of range shifts produce | 47 | void, ptr, ptr, ptr, ptr, i32) |
37 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | 48 | DEF_HELPER_FLAGS_5(sve_sel_zpzz_d, TCG_CALL_NO_RWG, |
38 | tcg_temp_free_i32(rval); | 49 | void, ptr, ptr, ptr, ptr, i32) |
39 | tcg_temp_free_i32(lsh); | 50 | +DEF_HELPER_FLAGS_5(sve_sel_zpzz_q, TCG_CALL_NO_RWG, |
40 | tcg_temp_free_i32(rsh); | 51 | + void, ptr, ptr, ptr, ptr, i32) |
41 | - tcg_temp_free_i32(zero); | 52 | |
42 | - tcg_temp_free_i32(max); | 53 | DEF_HELPER_FLAGS_5(sve2_addp_zpzz_b, TCG_CALL_NO_RWG, |
54 | void, ptr, ptr, ptr, ptr, i32) | ||
55 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/target/arm/translate-a64.h | ||
58 | +++ b/target/arm/translate-a64.h | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline int pred_gvec_reg_size(DisasContext *s) | ||
60 | return size_for_gvec(pred_full_reg_size(s)); | ||
43 | } | 61 | } |
44 | 62 | ||
45 | void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | 63 | +/* Return a newly allocated pointer to the predicate register. */ |
46 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | 64 | +static inline TCGv_ptr pred_full_reg_ptr(DisasContext *s, int regno) |
47 | TCGv_i64 rval = tcg_temp_new_i64(); | 65 | +{ |
48 | TCGv_i64 lsh = tcg_temp_new_i64(); | 66 | + TCGv_ptr ret = tcg_temp_new_ptr(); |
49 | TCGv_i64 rsh = tcg_temp_new_i64(); | 67 | + tcg_gen_addi_ptr(ret, cpu_env, pred_full_reg_offset(s, regno)); |
50 | - TCGv_i64 zero = tcg_const_i64(0); | 68 | + return ret; |
51 | - TCGv_i64 max = tcg_const_i64(64); | 69 | +} |
52 | + TCGv_i64 zero = tcg_constant_i64(0); | 70 | + |
53 | + TCGv_i64 max = tcg_constant_i64(64); | 71 | bool disas_sve(DisasContext *, uint32_t); |
54 | 72 | bool disas_sme(DisasContext *, uint32_t); | |
55 | /* | 73 | |
56 | * Rely on the TCG guarantee that out of range shifts produce | 74 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
57 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | 75 | index XXXXXXX..XXXXXXX 100644 |
58 | tcg_temp_free_i64(rval); | 76 | --- a/target/arm/translate.h |
59 | tcg_temp_free_i64(lsh); | 77 | +++ b/target/arm/translate.h |
60 | tcg_temp_free_i64(rsh); | 78 | @@ -XXX,XX +XXX,XX @@ static inline int plus_2(DisasContext *s, int x) |
61 | - tcg_temp_free_i64(zero); | 79 | return x + 2; |
62 | - tcg_temp_free_i64(max); | ||
63 | } | 80 | } |
64 | 81 | ||
65 | static void gen_ushl_vec(unsigned vece, TCGv_vec dst, | 82 | +static inline int plus_12(DisasContext *s, int x) |
66 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | 83 | +{ |
67 | TCGv_i32 rval = tcg_temp_new_i32(); | 84 | + return x + 12; |
68 | TCGv_i32 lsh = tcg_temp_new_i32(); | 85 | +} |
69 | TCGv_i32 rsh = tcg_temp_new_i32(); | 86 | + |
70 | - TCGv_i32 zero = tcg_const_i32(0); | 87 | static inline int times_2(DisasContext *s, int x) |
71 | - TCGv_i32 max = tcg_const_i32(31); | 88 | { |
72 | + TCGv_i32 zero = tcg_constant_i32(0); | 89 | return x * 2; |
73 | + TCGv_i32 max = tcg_constant_i32(31); | 90 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
74 | 91 | index XXXXXXX..XXXXXXX 100644 | |
75 | /* | 92 | --- a/target/arm/sme.decode |
76 | * Rely on the TCG guarantee that out of range shifts produce | 93 | +++ b/target/arm/sme.decode |
77 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | 94 | @@ -XXX,XX +XXX,XX @@ |
78 | tcg_temp_free_i32(rval); | 95 | ### SME Misc |
79 | tcg_temp_free_i32(lsh); | 96 | |
80 | tcg_temp_free_i32(rsh); | 97 | ZERO 11000000 00 001 00000000000 imm:8 |
81 | - tcg_temp_free_i32(zero); | 98 | + |
82 | - tcg_temp_free_i32(max); | 99 | +### SME Move into/from Array |
100 | + | ||
101 | +%mova_rs 13:2 !function=plus_12 | ||
102 | +&mova esz rs pg zr za_imm v:bool to_vec:bool | ||
103 | + | ||
104 | +MOVA 11000000 esz:2 00000 0 v:1 .. pg:3 zr:5 0 za_imm:4 \ | ||
105 | + &mova to_vec=0 rs=%mova_rs | ||
106 | +MOVA 11000000 11 00000 1 v:1 .. pg:3 zr:5 0 za_imm:4 \ | ||
107 | + &mova to_vec=0 rs=%mova_rs esz=4 | ||
108 | + | ||
109 | +MOVA 11000000 esz:2 00001 0 v:1 .. pg:3 0 za_imm:4 zr:5 \ | ||
110 | + &mova to_vec=1 rs=%mova_rs | ||
111 | +MOVA 11000000 11 00001 1 v:1 .. pg:3 0 za_imm:4 zr:5 \ | ||
112 | + &mova to_vec=1 rs=%mova_rs esz=4 | ||
113 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
114 | index XXXXXXX..XXXXXXX 100644 | ||
115 | --- a/target/arm/sme_helper.c | ||
116 | +++ b/target/arm/sme_helper.c | ||
117 | @@ -XXX,XX +XXX,XX @@ | ||
118 | |||
119 | #include "qemu/osdep.h" | ||
120 | #include "cpu.h" | ||
121 | -#include "internals.h" | ||
122 | +#include "tcg/tcg-gvec-desc.h" | ||
123 | #include "exec/helper-proto.h" | ||
124 | +#include "qemu/int128.h" | ||
125 | +#include "vec_internal.h" | ||
126 | |||
127 | /* ResetSVEState */ | ||
128 | void arm_reset_sve_state(CPUARMState *env) | ||
129 | @@ -XXX,XX +XXX,XX @@ void helper_sme_zero(CPUARMState *env, uint32_t imm, uint32_t svl) | ||
130 | } | ||
131 | } | ||
83 | } | 132 | } |
84 | 133 | + | |
85 | void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | 134 | + |
86 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | 135 | +/* |
87 | TCGv_i64 rval = tcg_temp_new_i64(); | 136 | + * When considering the ZA storage as an array of elements of |
88 | TCGv_i64 lsh = tcg_temp_new_i64(); | 137 | + * type T, the index within that array of the Nth element of |
89 | TCGv_i64 rsh = tcg_temp_new_i64(); | 138 | + * a vertical slice of a tile can be calculated like this, |
90 | - TCGv_i64 zero = tcg_const_i64(0); | 139 | + * regardless of the size of type T. This is because the tiles |
91 | - TCGv_i64 max = tcg_const_i64(63); | 140 | + * are interleaved, so if type T is size N bytes then row 1 of |
92 | + TCGv_i64 zero = tcg_constant_i64(0); | 141 | + * the tile is N rows away from row 0. The division by N to |
93 | + TCGv_i64 max = tcg_constant_i64(63); | 142 | + * convert a byte offset into an array index and the multiplication |
94 | 143 | + * by N to convert from vslice-index-within-the-tile to | |
95 | /* | 144 | + * the index within the ZA storage cancel out. |
96 | * Rely on the TCG guarantee that out of range shifts produce | 145 | + */ |
97 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | 146 | +#define tile_vslice_index(i) ((i) * sizeof(ARMVectorReg)) |
98 | tcg_temp_free_i64(rval); | 147 | + |
99 | tcg_temp_free_i64(lsh); | 148 | +/* |
100 | tcg_temp_free_i64(rsh); | 149 | + * When doing byte arithmetic on the ZA storage, the element |
101 | - tcg_temp_free_i64(zero); | 150 | + * byteoff bytes away in a tile vertical slice is always this |
102 | - tcg_temp_free_i64(max); | 151 | + * many bytes away in the ZA storage, regardless of the |
152 | + * size of the tile element, assuming that byteoff is a multiple | ||
153 | + * of the element size. Again this is because of the interleaving | ||
154 | + * of the tiles. For instance if we have 1 byte per element then | ||
155 | + * each row of the ZA storage has one byte of the vslice data, | ||
156 | + * and (counting from 0) byte 8 goes in row 8 of the storage | ||
157 | + * at offset (8 * row-size-in-bytes). | ||
158 | + * If we have 8 bytes per element then each row of the ZA storage | ||
159 | + * has 8 bytes of the data, but there are 8 interleaved tiles and | ||
160 | + * so byte 8 of the data goes into row 1 of the tile, | ||
161 | + * which is again row 8 of the storage, so the offset is still | ||
162 | + * (8 * row-size-in-bytes). Similarly for other element sizes. | ||
163 | + */ | ||
164 | +#define tile_vslice_offset(byteoff) ((byteoff) * sizeof(ARMVectorReg)) | ||
165 | + | ||
166 | + | ||
167 | +/* | ||
168 | + * Move Zreg vector to ZArray column. | ||
169 | + */ | ||
170 | +#define DO_MOVA_C(NAME, TYPE, H) \ | ||
171 | +void HELPER(NAME)(void *za, void *vn, void *vg, uint32_t desc) \ | ||
172 | +{ \ | ||
173 | + int i, oprsz = simd_oprsz(desc); \ | ||
174 | + for (i = 0; i < oprsz; ) { \ | ||
175 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
176 | + do { \ | ||
177 | + if (pg & 1) { \ | ||
178 | + *(TYPE *)(za + tile_vslice_offset(i)) = *(TYPE *)(vn + H(i)); \ | ||
179 | + } \ | ||
180 | + i += sizeof(TYPE); \ | ||
181 | + pg >>= sizeof(TYPE); \ | ||
182 | + } while (i & 15); \ | ||
183 | + } \ | ||
184 | +} | ||
185 | + | ||
186 | +DO_MOVA_C(sme_mova_cz_b, uint8_t, H1) | ||
187 | +DO_MOVA_C(sme_mova_cz_h, uint16_t, H1_2) | ||
188 | +DO_MOVA_C(sme_mova_cz_s, uint32_t, H1_4) | ||
189 | + | ||
190 | +void HELPER(sme_mova_cz_d)(void *za, void *vn, void *vg, uint32_t desc) | ||
191 | +{ | ||
192 | + int i, oprsz = simd_oprsz(desc) / 8; | ||
193 | + uint8_t *pg = vg; | ||
194 | + uint64_t *n = vn; | ||
195 | + uint64_t *a = za; | ||
196 | + | ||
197 | + for (i = 0; i < oprsz; i++) { | ||
198 | + if (pg[H1(i)] & 1) { | ||
199 | + a[tile_vslice_index(i)] = n[i]; | ||
200 | + } | ||
201 | + } | ||
202 | +} | ||
203 | + | ||
204 | +void HELPER(sme_mova_cz_q)(void *za, void *vn, void *vg, uint32_t desc) | ||
205 | +{ | ||
206 | + int i, oprsz = simd_oprsz(desc) / 16; | ||
207 | + uint16_t *pg = vg; | ||
208 | + Int128 *n = vn; | ||
209 | + Int128 *a = za; | ||
210 | + | ||
211 | + /* | ||
212 | + * Int128 is used here simply to copy 16 bytes, and to simplify | ||
213 | + * the address arithmetic. | ||
214 | + */ | ||
215 | + for (i = 0; i < oprsz; i++) { | ||
216 | + if (pg[H2(i)] & 1) { | ||
217 | + a[tile_vslice_index(i)] = n[i]; | ||
218 | + } | ||
219 | + } | ||
220 | +} | ||
221 | + | ||
222 | +#undef DO_MOVA_C | ||
223 | + | ||
224 | +/* | ||
225 | + * Move ZArray column to Zreg vector. | ||
226 | + */ | ||
227 | +#define DO_MOVA_Z(NAME, TYPE, H) \ | ||
228 | +void HELPER(NAME)(void *vd, void *za, void *vg, uint32_t desc) \ | ||
229 | +{ \ | ||
230 | + int i, oprsz = simd_oprsz(desc); \ | ||
231 | + for (i = 0; i < oprsz; ) { \ | ||
232 | + uint16_t pg = *(uint16_t *)(vg + H1_2(i >> 3)); \ | ||
233 | + do { \ | ||
234 | + if (pg & 1) { \ | ||
235 | + *(TYPE *)(vd + H(i)) = *(TYPE *)(za + tile_vslice_offset(i)); \ | ||
236 | + } \ | ||
237 | + i += sizeof(TYPE); \ | ||
238 | + pg >>= sizeof(TYPE); \ | ||
239 | + } while (i & 15); \ | ||
240 | + } \ | ||
241 | +} | ||
242 | + | ||
243 | +DO_MOVA_Z(sme_mova_zc_b, uint8_t, H1) | ||
244 | +DO_MOVA_Z(sme_mova_zc_h, uint16_t, H1_2) | ||
245 | +DO_MOVA_Z(sme_mova_zc_s, uint32_t, H1_4) | ||
246 | + | ||
247 | +void HELPER(sme_mova_zc_d)(void *vd, void *za, void *vg, uint32_t desc) | ||
248 | +{ | ||
249 | + int i, oprsz = simd_oprsz(desc) / 8; | ||
250 | + uint8_t *pg = vg; | ||
251 | + uint64_t *d = vd; | ||
252 | + uint64_t *a = za; | ||
253 | + | ||
254 | + for (i = 0; i < oprsz; i++) { | ||
255 | + if (pg[H1(i)] & 1) { | ||
256 | + d[i] = a[tile_vslice_index(i)]; | ||
257 | + } | ||
258 | + } | ||
259 | +} | ||
260 | + | ||
261 | +void HELPER(sme_mova_zc_q)(void *vd, void *za, void *vg, uint32_t desc) | ||
262 | +{ | ||
263 | + int i, oprsz = simd_oprsz(desc) / 16; | ||
264 | + uint16_t *pg = vg; | ||
265 | + Int128 *d = vd; | ||
266 | + Int128 *a = za; | ||
267 | + | ||
268 | + /* | ||
269 | + * Int128 is used here simply to copy 16 bytes, and to simplify | ||
270 | + * the address arithmetic. | ||
271 | + */ | ||
272 | + for (i = 0; i < oprsz; i++, za += sizeof(ARMVectorReg)) { | ||
273 | + if (pg[H2(i)] & 1) { | ||
274 | + d[i] = a[tile_vslice_index(i)]; | ||
275 | + } | ||
276 | + } | ||
277 | +} | ||
278 | + | ||
279 | +#undef DO_MOVA_Z | ||
280 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
281 | index XXXXXXX..XXXXXXX 100644 | ||
282 | --- a/target/arm/sve_helper.c | ||
283 | +++ b/target/arm/sve_helper.c | ||
284 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_sel_zpzz_d)(void *vd, void *vn, void *vm, | ||
285 | } | ||
103 | } | 286 | } |
104 | 287 | ||
105 | static void gen_sshl_vec(unsigned vece, TCGv_vec dst, | 288 | +void HELPER(sve_sel_zpzz_q)(void *vd, void *vn, void *vm, |
289 | + void *vg, uint32_t desc) | ||
290 | +{ | ||
291 | + intptr_t i, opr_sz = simd_oprsz(desc) / 16; | ||
292 | + Int128 *d = vd, *n = vn, *m = vm; | ||
293 | + uint16_t *pg = vg; | ||
294 | + | ||
295 | + for (i = 0; i < opr_sz; i += 1) { | ||
296 | + d[i] = (pg[H2(i)] & 1 ? n : m)[i]; | ||
297 | + } | ||
298 | +} | ||
299 | + | ||
300 | /* Two operand comparison controlled by a predicate. | ||
301 | * ??? It is very tempting to want to be able to expand this inline | ||
302 | * with x86 instructions, e.g. | ||
303 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
304 | index XXXXXXX..XXXXXXX 100644 | ||
305 | --- a/target/arm/translate-sme.c | ||
306 | +++ b/target/arm/translate-sme.c | ||
307 | @@ -XXX,XX +XXX,XX @@ | ||
308 | #include "decode-sme.c.inc" | ||
309 | |||
310 | |||
311 | +/* | ||
312 | + * Resolve tile.size[index] to a host pointer, where tile and index | ||
313 | + * are always decoded together, dependent on the element size. | ||
314 | + */ | ||
315 | +static TCGv_ptr get_tile_rowcol(DisasContext *s, int esz, int rs, | ||
316 | + int tile_index, bool vertical) | ||
317 | +{ | ||
318 | + int tile = tile_index >> (4 - esz); | ||
319 | + int index = esz == MO_128 ? 0 : extract32(tile_index, 0, 4 - esz); | ||
320 | + int pos, len, offset; | ||
321 | + TCGv_i32 tmp; | ||
322 | + TCGv_ptr addr; | ||
323 | + | ||
324 | + /* Compute the final index, which is Rs+imm. */ | ||
325 | + tmp = tcg_temp_new_i32(); | ||
326 | + tcg_gen_trunc_tl_i32(tmp, cpu_reg(s, rs)); | ||
327 | + tcg_gen_addi_i32(tmp, tmp, index); | ||
328 | + | ||
329 | + /* Prepare a power-of-two modulo via extraction of @len bits. */ | ||
330 | + len = ctz32(streaming_vec_reg_size(s)) - esz; | ||
331 | + | ||
332 | + if (vertical) { | ||
333 | + /* | ||
334 | + * Compute the byte offset of the index within the tile: | ||
335 | + * (index % (svl / size)) * size | ||
336 | + * = (index % (svl >> esz)) << esz | ||
337 | + * Perform the power-of-two modulo via extraction of the low @len bits. | ||
338 | + * Perform the multiply by shifting left by @pos bits. | ||
339 | + * Perform these operations simultaneously via deposit into zero. | ||
340 | + */ | ||
341 | + pos = esz; | ||
342 | + tcg_gen_deposit_z_i32(tmp, tmp, pos, len); | ||
343 | + | ||
344 | + /* | ||
345 | + * For big-endian, adjust the indexed column byte offset within | ||
346 | + * the uint64_t host words that make up env->zarray[]. | ||
347 | + */ | ||
348 | + if (HOST_BIG_ENDIAN && esz < MO_64) { | ||
349 | + tcg_gen_xori_i32(tmp, tmp, 8 - (1 << esz)); | ||
350 | + } | ||
351 | + } else { | ||
352 | + /* | ||
353 | + * Compute the byte offset of the index within the tile: | ||
354 | + * (index % (svl / size)) * (size * sizeof(row)) | ||
355 | + * = (index % (svl >> esz)) << (esz + log2(sizeof(row))) | ||
356 | + */ | ||
357 | + pos = esz + ctz32(sizeof(ARMVectorReg)); | ||
358 | + tcg_gen_deposit_z_i32(tmp, tmp, pos, len); | ||
359 | + | ||
360 | + /* Row slices are always aligned and need no endian adjustment. */ | ||
361 | + } | ||
362 | + | ||
363 | + /* The tile byte offset within env->zarray is the row. */ | ||
364 | + offset = tile * sizeof(ARMVectorReg); | ||
365 | + | ||
366 | + /* Include the byte offset of zarray to make this relative to env. */ | ||
367 | + offset += offsetof(CPUARMState, zarray); | ||
368 | + tcg_gen_addi_i32(tmp, tmp, offset); | ||
369 | + | ||
370 | + /* Add the byte offset to env to produce the final pointer. */ | ||
371 | + addr = tcg_temp_new_ptr(); | ||
372 | + tcg_gen_ext_i32_ptr(addr, tmp); | ||
373 | + tcg_temp_free_i32(tmp); | ||
374 | + tcg_gen_add_ptr(addr, addr, cpu_env); | ||
375 | + | ||
376 | + return addr; | ||
377 | +} | ||
378 | + | ||
379 | static bool trans_ZERO(DisasContext *s, arg_ZERO *a) | ||
380 | { | ||
381 | if (!dc_isar_feature(aa64_sme, s)) { | ||
382 | @@ -XXX,XX +XXX,XX @@ static bool trans_ZERO(DisasContext *s, arg_ZERO *a) | ||
383 | } | ||
384 | return true; | ||
385 | } | ||
386 | + | ||
387 | +static bool trans_MOVA(DisasContext *s, arg_MOVA *a) | ||
388 | +{ | ||
389 | + static gen_helper_gvec_4 * const h_fns[5] = { | ||
390 | + gen_helper_sve_sel_zpzz_b, gen_helper_sve_sel_zpzz_h, | ||
391 | + gen_helper_sve_sel_zpzz_s, gen_helper_sve_sel_zpzz_d, | ||
392 | + gen_helper_sve_sel_zpzz_q | ||
393 | + }; | ||
394 | + static gen_helper_gvec_3 * const cz_fns[5] = { | ||
395 | + gen_helper_sme_mova_cz_b, gen_helper_sme_mova_cz_h, | ||
396 | + gen_helper_sme_mova_cz_s, gen_helper_sme_mova_cz_d, | ||
397 | + gen_helper_sme_mova_cz_q, | ||
398 | + }; | ||
399 | + static gen_helper_gvec_3 * const zc_fns[5] = { | ||
400 | + gen_helper_sme_mova_zc_b, gen_helper_sme_mova_zc_h, | ||
401 | + gen_helper_sme_mova_zc_s, gen_helper_sme_mova_zc_d, | ||
402 | + gen_helper_sme_mova_zc_q, | ||
403 | + }; | ||
404 | + | ||
405 | + TCGv_ptr t_za, t_zr, t_pg; | ||
406 | + TCGv_i32 t_desc; | ||
407 | + int svl; | ||
408 | + | ||
409 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
410 | + return false; | ||
411 | + } | ||
412 | + if (!sme_smza_enabled_check(s)) { | ||
413 | + return true; | ||
414 | + } | ||
415 | + | ||
416 | + t_za = get_tile_rowcol(s, a->esz, a->rs, a->za_imm, a->v); | ||
417 | + t_zr = vec_full_reg_ptr(s, a->zr); | ||
418 | + t_pg = pred_full_reg_ptr(s, a->pg); | ||
419 | + | ||
420 | + svl = streaming_vec_reg_size(s); | ||
421 | + t_desc = tcg_constant_i32(simd_desc(svl, svl, 0)); | ||
422 | + | ||
423 | + if (a->v) { | ||
424 | + /* Vertical slice -- use sme mova helpers. */ | ||
425 | + if (a->to_vec) { | ||
426 | + zc_fns[a->esz](t_zr, t_za, t_pg, t_desc); | ||
427 | + } else { | ||
428 | + cz_fns[a->esz](t_za, t_zr, t_pg, t_desc); | ||
429 | + } | ||
430 | + } else { | ||
431 | + /* Horizontal slice -- reuse sve sel helpers. */ | ||
432 | + if (a->to_vec) { | ||
433 | + h_fns[a->esz](t_zr, t_za, t_zr, t_pg, t_desc); | ||
434 | + } else { | ||
435 | + h_fns[a->esz](t_za, t_zr, t_za, t_pg, t_desc); | ||
436 | + } | ||
437 | + } | ||
438 | + | ||
439 | + tcg_temp_free_ptr(t_za); | ||
440 | + tcg_temp_free_ptr(t_zr); | ||
441 | + tcg_temp_free_ptr(t_pg); | ||
442 | + | ||
443 | + return true; | ||
444 | +} | ||
106 | -- | 445 | -- |
107 | 2.25.1 | 446 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We cannot reuse the SVE functions for LD[1-4] and ST[1-4], | ||
4 | because those functions accept only a Zreg register number. | ||
5 | For SME, we want to pass a pointer into ZA storage. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20220708151540.18136-21-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-35-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/translate.c | 9 +++------ | 12 | target/arm/helper-sme.h | 82 +++++ |
9 | 1 file changed, 3 insertions(+), 6 deletions(-) | 13 | target/arm/sme.decode | 9 + |
14 | target/arm/sme_helper.c | 595 +++++++++++++++++++++++++++++++++++++ | ||
15 | target/arm/translate-sme.c | 70 +++++ | ||
16 | 4 files changed, 756 insertions(+) | ||
10 | 17 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 18 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 20 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate.c | 21 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sme_mova_cz_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
16 | return true; | 23 | DEF_HELPER_FLAGS_4(sme_mova_zc_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
17 | } | 24 | DEF_HELPER_FLAGS_4(sme_mova_cz_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
18 | 25 | DEF_HELPER_FLAGS_4(sme_mova_zc_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | |
19 | - tmp = tcg_const_i32(a->im); | 26 | + |
20 | + tmp = tcg_constant_i32(a->im); | 27 | +DEF_HELPER_FLAGS_5(sme_ld1b_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
21 | /* FAULTMASK */ | 28 | +DEF_HELPER_FLAGS_5(sme_ld1b_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
22 | if (a->F) { | 29 | +DEF_HELPER_FLAGS_5(sme_ld1b_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
23 | - addr = tcg_const_i32(19); | 30 | +DEF_HELPER_FLAGS_5(sme_ld1b_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
24 | + addr = tcg_constant_i32(19); | 31 | + |
25 | gen_helper_v7m_msr(cpu_env, addr, tmp); | 32 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
26 | - tcg_temp_free_i32(addr); | 33 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
27 | } | 34 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
28 | /* PRIMASK */ | 35 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
29 | if (a->I) { | 36 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
30 | - addr = tcg_const_i32(16); | 37 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
31 | + addr = tcg_constant_i32(16); | 38 | +DEF_HELPER_FLAGS_5(sme_ld1h_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
32 | gen_helper_v7m_msr(cpu_env, addr, tmp); | 39 | +DEF_HELPER_FLAGS_5(sme_ld1h_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
33 | - tcg_temp_free_i32(addr); | 40 | + |
34 | } | 41 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
35 | gen_rebuild_hflags(s, false); | 42 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
36 | - tcg_temp_free_i32(tmp); | 43 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
37 | gen_lookup_tb(s); | 44 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
45 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
47 | +DEF_HELPER_FLAGS_5(sme_ld1s_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_5(sme_ld1s_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
49 | + | ||
50 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
51 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
52 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
53 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
54 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
55 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_5(sme_ld1d_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
57 | +DEF_HELPER_FLAGS_5(sme_ld1d_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
58 | + | ||
59 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
60 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
61 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
62 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
63 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
64 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_5(sme_ld1q_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_5(sme_ld1q_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_5(sme_st1b_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_5(sme_st1b_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
70 | +DEF_HELPER_FLAGS_5(sme_st1b_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
71 | +DEF_HELPER_FLAGS_5(sme_st1b_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
72 | + | ||
73 | +DEF_HELPER_FLAGS_5(sme_st1h_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
74 | +DEF_HELPER_FLAGS_5(sme_st1h_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
75 | +DEF_HELPER_FLAGS_5(sme_st1h_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
76 | +DEF_HELPER_FLAGS_5(sme_st1h_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_5(sme_st1h_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
78 | +DEF_HELPER_FLAGS_5(sme_st1h_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
79 | +DEF_HELPER_FLAGS_5(sme_st1h_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
80 | +DEF_HELPER_FLAGS_5(sme_st1h_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
81 | + | ||
82 | +DEF_HELPER_FLAGS_5(sme_st1s_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_5(sme_st1s_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
84 | +DEF_HELPER_FLAGS_5(sme_st1s_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
85 | +DEF_HELPER_FLAGS_5(sme_st1s_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_5(sme_st1s_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
87 | +DEF_HELPER_FLAGS_5(sme_st1s_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
88 | +DEF_HELPER_FLAGS_5(sme_st1s_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
89 | +DEF_HELPER_FLAGS_5(sme_st1s_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
90 | + | ||
91 | +DEF_HELPER_FLAGS_5(sme_st1d_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
92 | +DEF_HELPER_FLAGS_5(sme_st1d_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
93 | +DEF_HELPER_FLAGS_5(sme_st1d_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_5(sme_st1d_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
95 | +DEF_HELPER_FLAGS_5(sme_st1d_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
96 | +DEF_HELPER_FLAGS_5(sme_st1d_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
97 | +DEF_HELPER_FLAGS_5(sme_st1d_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
98 | +DEF_HELPER_FLAGS_5(sme_st1d_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
99 | + | ||
100 | +DEF_HELPER_FLAGS_5(sme_st1q_be_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
101 | +DEF_HELPER_FLAGS_5(sme_st1q_le_h, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
102 | +DEF_HELPER_FLAGS_5(sme_st1q_be_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
103 | +DEF_HELPER_FLAGS_5(sme_st1q_le_v, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
104 | +DEF_HELPER_FLAGS_5(sme_st1q_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
105 | +DEF_HELPER_FLAGS_5(sme_st1q_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
106 | +DEF_HELPER_FLAGS_5(sme_st1q_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
107 | +DEF_HELPER_FLAGS_5(sme_st1q_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) | ||
108 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/target/arm/sme.decode | ||
111 | +++ b/target/arm/sme.decode | ||
112 | @@ -XXX,XX +XXX,XX @@ MOVA 11000000 esz:2 00001 0 v:1 .. pg:3 0 za_imm:4 zr:5 \ | ||
113 | &mova to_vec=1 rs=%mova_rs | ||
114 | MOVA 11000000 11 00001 1 v:1 .. pg:3 0 za_imm:4 zr:5 \ | ||
115 | &mova to_vec=1 rs=%mova_rs esz=4 | ||
116 | + | ||
117 | +### SME Memory | ||
118 | + | ||
119 | +&ldst esz rs pg rn rm za_imm v:bool st:bool | ||
120 | + | ||
121 | +LDST1 1110000 0 esz:2 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ | ||
122 | + &ldst rs=%mova_rs | ||
123 | +LDST1 1110000 111 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ | ||
124 | + &ldst esz=4 rs=%mova_rs | ||
125 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/sme_helper.c | ||
128 | +++ b/target/arm/sme_helper.c | ||
129 | @@ -XXX,XX +XXX,XX @@ | ||
130 | |||
131 | #include "qemu/osdep.h" | ||
132 | #include "cpu.h" | ||
133 | +#include "internals.h" | ||
134 | #include "tcg/tcg-gvec-desc.h" | ||
135 | #include "exec/helper-proto.h" | ||
136 | +#include "exec/cpu_ldst.h" | ||
137 | +#include "exec/exec-all.h" | ||
138 | #include "qemu/int128.h" | ||
139 | #include "vec_internal.h" | ||
140 | +#include "sve_ldst_internal.h" | ||
141 | |||
142 | /* ResetSVEState */ | ||
143 | void arm_reset_sve_state(CPUARMState *env) | ||
144 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_mova_zc_q)(void *vd, void *za, void *vg, uint32_t desc) | ||
145 | } | ||
146 | |||
147 | #undef DO_MOVA_Z | ||
148 | + | ||
149 | +/* | ||
150 | + * Clear elements in a tile slice comprising len bytes. | ||
151 | + */ | ||
152 | + | ||
153 | +typedef void ClearFn(void *ptr, size_t off, size_t len); | ||
154 | + | ||
155 | +static void clear_horizontal(void *ptr, size_t off, size_t len) | ||
156 | +{ | ||
157 | + memset(ptr + off, 0, len); | ||
158 | +} | ||
159 | + | ||
160 | +static void clear_vertical_b(void *vptr, size_t off, size_t len) | ||
161 | +{ | ||
162 | + for (size_t i = 0; i < len; ++i) { | ||
163 | + *(uint8_t *)(vptr + tile_vslice_offset(i + off)) = 0; | ||
164 | + } | ||
165 | +} | ||
166 | + | ||
167 | +static void clear_vertical_h(void *vptr, size_t off, size_t len) | ||
168 | +{ | ||
169 | + for (size_t i = 0; i < len; i += 2) { | ||
170 | + *(uint16_t *)(vptr + tile_vslice_offset(i + off)) = 0; | ||
171 | + } | ||
172 | +} | ||
173 | + | ||
174 | +static void clear_vertical_s(void *vptr, size_t off, size_t len) | ||
175 | +{ | ||
176 | + for (size_t i = 0; i < len; i += 4) { | ||
177 | + *(uint32_t *)(vptr + tile_vslice_offset(i + off)) = 0; | ||
178 | + } | ||
179 | +} | ||
180 | + | ||
181 | +static void clear_vertical_d(void *vptr, size_t off, size_t len) | ||
182 | +{ | ||
183 | + for (size_t i = 0; i < len; i += 8) { | ||
184 | + *(uint64_t *)(vptr + tile_vslice_offset(i + off)) = 0; | ||
185 | + } | ||
186 | +} | ||
187 | + | ||
188 | +static void clear_vertical_q(void *vptr, size_t off, size_t len) | ||
189 | +{ | ||
190 | + for (size_t i = 0; i < len; i += 16) { | ||
191 | + memset(vptr + tile_vslice_offset(i + off), 0, 16); | ||
192 | + } | ||
193 | +} | ||
194 | + | ||
195 | +/* | ||
196 | + * Copy elements from an array into a tile slice comprising len bytes. | ||
197 | + */ | ||
198 | + | ||
199 | +typedef void CopyFn(void *dst, const void *src, size_t len); | ||
200 | + | ||
201 | +static void copy_horizontal(void *dst, const void *src, size_t len) | ||
202 | +{ | ||
203 | + memcpy(dst, src, len); | ||
204 | +} | ||
205 | + | ||
206 | +static void copy_vertical_b(void *vdst, const void *vsrc, size_t len) | ||
207 | +{ | ||
208 | + const uint8_t *src = vsrc; | ||
209 | + uint8_t *dst = vdst; | ||
210 | + size_t i; | ||
211 | + | ||
212 | + for (i = 0; i < len; ++i) { | ||
213 | + dst[tile_vslice_index(i)] = src[i]; | ||
214 | + } | ||
215 | +} | ||
216 | + | ||
217 | +static void copy_vertical_h(void *vdst, const void *vsrc, size_t len) | ||
218 | +{ | ||
219 | + const uint16_t *src = vsrc; | ||
220 | + uint16_t *dst = vdst; | ||
221 | + size_t i; | ||
222 | + | ||
223 | + for (i = 0; i < len / 2; ++i) { | ||
224 | + dst[tile_vslice_index(i)] = src[i]; | ||
225 | + } | ||
226 | +} | ||
227 | + | ||
228 | +static void copy_vertical_s(void *vdst, const void *vsrc, size_t len) | ||
229 | +{ | ||
230 | + const uint32_t *src = vsrc; | ||
231 | + uint32_t *dst = vdst; | ||
232 | + size_t i; | ||
233 | + | ||
234 | + for (i = 0; i < len / 4; ++i) { | ||
235 | + dst[tile_vslice_index(i)] = src[i]; | ||
236 | + } | ||
237 | +} | ||
238 | + | ||
239 | +static void copy_vertical_d(void *vdst, const void *vsrc, size_t len) | ||
240 | +{ | ||
241 | + const uint64_t *src = vsrc; | ||
242 | + uint64_t *dst = vdst; | ||
243 | + size_t i; | ||
244 | + | ||
245 | + for (i = 0; i < len / 8; ++i) { | ||
246 | + dst[tile_vslice_index(i)] = src[i]; | ||
247 | + } | ||
248 | +} | ||
249 | + | ||
250 | +static void copy_vertical_q(void *vdst, const void *vsrc, size_t len) | ||
251 | +{ | ||
252 | + for (size_t i = 0; i < len; i += 16) { | ||
253 | + memcpy(vdst + tile_vslice_offset(i), vsrc + i, 16); | ||
254 | + } | ||
255 | +} | ||
256 | + | ||
257 | +/* | ||
258 | + * Host and TLB primitives for vertical tile slice addressing. | ||
259 | + */ | ||
260 | + | ||
261 | +#define DO_LD(NAME, TYPE, HOST, TLB) \ | ||
262 | +static inline void sme_##NAME##_v_host(void *za, intptr_t off, void *host) \ | ||
263 | +{ \ | ||
264 | + TYPE val = HOST(host); \ | ||
265 | + *(TYPE *)(za + tile_vslice_offset(off)) = val; \ | ||
266 | +} \ | ||
267 | +static inline void sme_##NAME##_v_tlb(CPUARMState *env, void *za, \ | ||
268 | + intptr_t off, target_ulong addr, uintptr_t ra) \ | ||
269 | +{ \ | ||
270 | + TYPE val = TLB(env, useronly_clean_ptr(addr), ra); \ | ||
271 | + *(TYPE *)(za + tile_vslice_offset(off)) = val; \ | ||
272 | +} | ||
273 | + | ||
274 | +#define DO_ST(NAME, TYPE, HOST, TLB) \ | ||
275 | +static inline void sme_##NAME##_v_host(void *za, intptr_t off, void *host) \ | ||
276 | +{ \ | ||
277 | + TYPE val = *(TYPE *)(za + tile_vslice_offset(off)); \ | ||
278 | + HOST(host, val); \ | ||
279 | +} \ | ||
280 | +static inline void sme_##NAME##_v_tlb(CPUARMState *env, void *za, \ | ||
281 | + intptr_t off, target_ulong addr, uintptr_t ra) \ | ||
282 | +{ \ | ||
283 | + TYPE val = *(TYPE *)(za + tile_vslice_offset(off)); \ | ||
284 | + TLB(env, useronly_clean_ptr(addr), val, ra); \ | ||
285 | +} | ||
286 | + | ||
287 | +/* | ||
288 | + * The ARMVectorReg elements are stored in host-endian 64-bit units. | ||
289 | + * For 128-bit quantities, the sequence defined by the Elem[] pseudocode | ||
290 | + * corresponds to storing the two 64-bit pieces in little-endian order. | ||
291 | + */ | ||
292 | +#define DO_LDQ(HNAME, VNAME, BE, HOST, TLB) \ | ||
293 | +static inline void HNAME##_host(void *za, intptr_t off, void *host) \ | ||
294 | +{ \ | ||
295 | + uint64_t val0 = HOST(host), val1 = HOST(host + 8); \ | ||
296 | + uint64_t *ptr = za + off; \ | ||
297 | + ptr[0] = BE ? val1 : val0, ptr[1] = BE ? val0 : val1; \ | ||
298 | +} \ | ||
299 | +static inline void VNAME##_v_host(void *za, intptr_t off, void *host) \ | ||
300 | +{ \ | ||
301 | + HNAME##_host(za, tile_vslice_offset(off), host); \ | ||
302 | +} \ | ||
303 | +static inline void HNAME##_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
304 | + target_ulong addr, uintptr_t ra) \ | ||
305 | +{ \ | ||
306 | + uint64_t val0 = TLB(env, useronly_clean_ptr(addr), ra); \ | ||
307 | + uint64_t val1 = TLB(env, useronly_clean_ptr(addr + 8), ra); \ | ||
308 | + uint64_t *ptr = za + off; \ | ||
309 | + ptr[0] = BE ? val1 : val0, ptr[1] = BE ? val0 : val1; \ | ||
310 | +} \ | ||
311 | +static inline void VNAME##_v_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
312 | + target_ulong addr, uintptr_t ra) \ | ||
313 | +{ \ | ||
314 | + HNAME##_tlb(env, za, tile_vslice_offset(off), addr, ra); \ | ||
315 | +} | ||
316 | + | ||
317 | +#define DO_STQ(HNAME, VNAME, BE, HOST, TLB) \ | ||
318 | +static inline void HNAME##_host(void *za, intptr_t off, void *host) \ | ||
319 | +{ \ | ||
320 | + uint64_t *ptr = za + off; \ | ||
321 | + HOST(host, ptr[BE]); \ | ||
322 | + HOST(host + 1, ptr[!BE]); \ | ||
323 | +} \ | ||
324 | +static inline void VNAME##_v_host(void *za, intptr_t off, void *host) \ | ||
325 | +{ \ | ||
326 | + HNAME##_host(za, tile_vslice_offset(off), host); \ | ||
327 | +} \ | ||
328 | +static inline void HNAME##_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
329 | + target_ulong addr, uintptr_t ra) \ | ||
330 | +{ \ | ||
331 | + uint64_t *ptr = za + off; \ | ||
332 | + TLB(env, useronly_clean_ptr(addr), ptr[BE], ra); \ | ||
333 | + TLB(env, useronly_clean_ptr(addr + 8), ptr[!BE], ra); \ | ||
334 | +} \ | ||
335 | +static inline void VNAME##_v_tlb(CPUARMState *env, void *za, intptr_t off, \ | ||
336 | + target_ulong addr, uintptr_t ra) \ | ||
337 | +{ \ | ||
338 | + HNAME##_tlb(env, za, tile_vslice_offset(off), addr, ra); \ | ||
339 | +} | ||
340 | + | ||
341 | +DO_LD(ld1b, uint8_t, ldub_p, cpu_ldub_data_ra) | ||
342 | +DO_LD(ld1h_be, uint16_t, lduw_be_p, cpu_lduw_be_data_ra) | ||
343 | +DO_LD(ld1h_le, uint16_t, lduw_le_p, cpu_lduw_le_data_ra) | ||
344 | +DO_LD(ld1s_be, uint32_t, ldl_be_p, cpu_ldl_be_data_ra) | ||
345 | +DO_LD(ld1s_le, uint32_t, ldl_le_p, cpu_ldl_le_data_ra) | ||
346 | +DO_LD(ld1d_be, uint64_t, ldq_be_p, cpu_ldq_be_data_ra) | ||
347 | +DO_LD(ld1d_le, uint64_t, ldq_le_p, cpu_ldq_le_data_ra) | ||
348 | + | ||
349 | +DO_LDQ(sve_ld1qq_be, sme_ld1q_be, 1, ldq_be_p, cpu_ldq_be_data_ra) | ||
350 | +DO_LDQ(sve_ld1qq_le, sme_ld1q_le, 0, ldq_le_p, cpu_ldq_le_data_ra) | ||
351 | + | ||
352 | +DO_ST(st1b, uint8_t, stb_p, cpu_stb_data_ra) | ||
353 | +DO_ST(st1h_be, uint16_t, stw_be_p, cpu_stw_be_data_ra) | ||
354 | +DO_ST(st1h_le, uint16_t, stw_le_p, cpu_stw_le_data_ra) | ||
355 | +DO_ST(st1s_be, uint32_t, stl_be_p, cpu_stl_be_data_ra) | ||
356 | +DO_ST(st1s_le, uint32_t, stl_le_p, cpu_stl_le_data_ra) | ||
357 | +DO_ST(st1d_be, uint64_t, stq_be_p, cpu_stq_be_data_ra) | ||
358 | +DO_ST(st1d_le, uint64_t, stq_le_p, cpu_stq_le_data_ra) | ||
359 | + | ||
360 | +DO_STQ(sve_st1qq_be, sme_st1q_be, 1, stq_be_p, cpu_stq_be_data_ra) | ||
361 | +DO_STQ(sve_st1qq_le, sme_st1q_le, 0, stq_le_p, cpu_stq_le_data_ra) | ||
362 | + | ||
363 | +#undef DO_LD | ||
364 | +#undef DO_ST | ||
365 | +#undef DO_LDQ | ||
366 | +#undef DO_STQ | ||
367 | + | ||
368 | +/* | ||
369 | + * Common helper for all contiguous predicated loads. | ||
370 | + */ | ||
371 | + | ||
372 | +static inline QEMU_ALWAYS_INLINE | ||
373 | +void sme_ld1(CPUARMState *env, void *za, uint64_t *vg, | ||
374 | + const target_ulong addr, uint32_t desc, const uintptr_t ra, | ||
375 | + const int esz, uint32_t mtedesc, bool vertical, | ||
376 | + sve_ldst1_host_fn *host_fn, | ||
377 | + sve_ldst1_tlb_fn *tlb_fn, | ||
378 | + ClearFn *clr_fn, | ||
379 | + CopyFn *cpy_fn) | ||
380 | +{ | ||
381 | + const intptr_t reg_max = simd_oprsz(desc); | ||
382 | + const intptr_t esize = 1 << esz; | ||
383 | + intptr_t reg_off, reg_last; | ||
384 | + SVEContLdSt info; | ||
385 | + void *host; | ||
386 | + int flags; | ||
387 | + | ||
388 | + /* Find the active elements. */ | ||
389 | + if (!sve_cont_ldst_elements(&info, addr, vg, reg_max, esz, esize)) { | ||
390 | + /* The entire predicate was false; no load occurs. */ | ||
391 | + clr_fn(za, 0, reg_max); | ||
392 | + return; | ||
393 | + } | ||
394 | + | ||
395 | + /* Probe the page(s). Exit with exception for any invalid page. */ | ||
396 | + sve_cont_ldst_pages(&info, FAULT_ALL, env, addr, MMU_DATA_LOAD, ra); | ||
397 | + | ||
398 | + /* Handle watchpoints for all active elements. */ | ||
399 | + sve_cont_ldst_watchpoints(&info, env, vg, addr, esize, esize, | ||
400 | + BP_MEM_READ, ra); | ||
401 | + | ||
402 | + /* | ||
403 | + * Handle mte checks for all active elements. | ||
404 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
405 | + */ | ||
406 | + if (mtedesc) { | ||
407 | + sve_cont_ldst_mte_check(&info, env, vg, addr, esize, esize, | ||
408 | + mtedesc, ra); | ||
409 | + } | ||
410 | + | ||
411 | + flags = info.page[0].flags | info.page[1].flags; | ||
412 | + if (unlikely(flags != 0)) { | ||
413 | +#ifdef CONFIG_USER_ONLY | ||
414 | + g_assert_not_reached(); | ||
415 | +#else | ||
416 | + /* | ||
417 | + * At least one page includes MMIO. | ||
418 | + * Any bus operation can fail with cpu_transaction_failed, | ||
419 | + * which for ARM will raise SyncExternal. Perform the load | ||
420 | + * into scratch memory to preserve register state until the end. | ||
421 | + */ | ||
422 | + ARMVectorReg scratch = { }; | ||
423 | + | ||
424 | + reg_off = info.reg_off_first[0]; | ||
425 | + reg_last = info.reg_off_last[1]; | ||
426 | + if (reg_last < 0) { | ||
427 | + reg_last = info.reg_off_split; | ||
428 | + if (reg_last < 0) { | ||
429 | + reg_last = info.reg_off_last[0]; | ||
430 | + } | ||
431 | + } | ||
432 | + | ||
433 | + do { | ||
434 | + uint64_t pg = vg[reg_off >> 6]; | ||
435 | + do { | ||
436 | + if ((pg >> (reg_off & 63)) & 1) { | ||
437 | + tlb_fn(env, &scratch, reg_off, addr + reg_off, ra); | ||
438 | + } | ||
439 | + reg_off += esize; | ||
440 | + } while (reg_off & 63); | ||
441 | + } while (reg_off <= reg_last); | ||
442 | + | ||
443 | + cpy_fn(za, &scratch, reg_max); | ||
444 | + return; | ||
445 | +#endif | ||
446 | + } | ||
447 | + | ||
448 | + /* The entire operation is in RAM, on valid pages. */ | ||
449 | + | ||
450 | + reg_off = info.reg_off_first[0]; | ||
451 | + reg_last = info.reg_off_last[0]; | ||
452 | + host = info.page[0].host; | ||
453 | + | ||
454 | + if (!vertical) { | ||
455 | + memset(za, 0, reg_max); | ||
456 | + } else if (reg_off) { | ||
457 | + clr_fn(za, 0, reg_off); | ||
458 | + } | ||
459 | + | ||
460 | + while (reg_off <= reg_last) { | ||
461 | + uint64_t pg = vg[reg_off >> 6]; | ||
462 | + do { | ||
463 | + if ((pg >> (reg_off & 63)) & 1) { | ||
464 | + host_fn(za, reg_off, host + reg_off); | ||
465 | + } else if (vertical) { | ||
466 | + clr_fn(za, reg_off, esize); | ||
467 | + } | ||
468 | + reg_off += esize; | ||
469 | + } while (reg_off <= reg_last && (reg_off & 63)); | ||
470 | + } | ||
471 | + | ||
472 | + /* | ||
473 | + * Use the slow path to manage the cross-page misalignment. | ||
474 | + * But we know this is RAM and cannot trap. | ||
475 | + */ | ||
476 | + reg_off = info.reg_off_split; | ||
477 | + if (unlikely(reg_off >= 0)) { | ||
478 | + tlb_fn(env, za, reg_off, addr + reg_off, ra); | ||
479 | + } | ||
480 | + | ||
481 | + reg_off = info.reg_off_first[1]; | ||
482 | + if (unlikely(reg_off >= 0)) { | ||
483 | + reg_last = info.reg_off_last[1]; | ||
484 | + host = info.page[1].host; | ||
485 | + | ||
486 | + do { | ||
487 | + uint64_t pg = vg[reg_off >> 6]; | ||
488 | + do { | ||
489 | + if ((pg >> (reg_off & 63)) & 1) { | ||
490 | + host_fn(za, reg_off, host + reg_off); | ||
491 | + } else if (vertical) { | ||
492 | + clr_fn(za, reg_off, esize); | ||
493 | + } | ||
494 | + reg_off += esize; | ||
495 | + } while (reg_off & 63); | ||
496 | + } while (reg_off <= reg_last); | ||
497 | + } | ||
498 | +} | ||
499 | + | ||
500 | +static inline QEMU_ALWAYS_INLINE | ||
501 | +void sme_ld1_mte(CPUARMState *env, void *za, uint64_t *vg, | ||
502 | + target_ulong addr, uint32_t desc, uintptr_t ra, | ||
503 | + const int esz, bool vertical, | ||
504 | + sve_ldst1_host_fn *host_fn, | ||
505 | + sve_ldst1_tlb_fn *tlb_fn, | ||
506 | + ClearFn *clr_fn, | ||
507 | + CopyFn *cpy_fn) | ||
508 | +{ | ||
509 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
510 | + int bit55 = extract64(addr, 55, 1); | ||
511 | + | ||
512 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
513 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
514 | + | ||
515 | + /* Perform gross MTE suppression early. */ | ||
516 | + if (!tbi_check(desc, bit55) || | ||
517 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
518 | + mtedesc = 0; | ||
519 | + } | ||
520 | + | ||
521 | + sme_ld1(env, za, vg, addr, desc, ra, esz, mtedesc, vertical, | ||
522 | + host_fn, tlb_fn, clr_fn, cpy_fn); | ||
523 | +} | ||
524 | + | ||
525 | +#define DO_LD(L, END, ESZ) \ | ||
526 | +void HELPER(sme_ld1##L##END##_h)(CPUARMState *env, void *za, void *vg, \ | ||
527 | + target_ulong addr, uint32_t desc) \ | ||
528 | +{ \ | ||
529 | + sme_ld1(env, za, vg, addr, desc, GETPC(), ESZ, 0, false, \ | ||
530 | + sve_ld1##L##L##END##_host, sve_ld1##L##L##END##_tlb, \ | ||
531 | + clear_horizontal, copy_horizontal); \ | ||
532 | +} \ | ||
533 | +void HELPER(sme_ld1##L##END##_v)(CPUARMState *env, void *za, void *vg, \ | ||
534 | + target_ulong addr, uint32_t desc) \ | ||
535 | +{ \ | ||
536 | + sme_ld1(env, za, vg, addr, desc, GETPC(), ESZ, 0, true, \ | ||
537 | + sme_ld1##L##END##_v_host, sme_ld1##L##END##_v_tlb, \ | ||
538 | + clear_vertical_##L, copy_vertical_##L); \ | ||
539 | +} \ | ||
540 | +void HELPER(sme_ld1##L##END##_h_mte)(CPUARMState *env, void *za, void *vg, \ | ||
541 | + target_ulong addr, uint32_t desc) \ | ||
542 | +{ \ | ||
543 | + sme_ld1_mte(env, za, vg, addr, desc, GETPC(), ESZ, false, \ | ||
544 | + sve_ld1##L##L##END##_host, sve_ld1##L##L##END##_tlb, \ | ||
545 | + clear_horizontal, copy_horizontal); \ | ||
546 | +} \ | ||
547 | +void HELPER(sme_ld1##L##END##_v_mte)(CPUARMState *env, void *za, void *vg, \ | ||
548 | + target_ulong addr, uint32_t desc) \ | ||
549 | +{ \ | ||
550 | + sme_ld1_mte(env, za, vg, addr, desc, GETPC(), ESZ, true, \ | ||
551 | + sme_ld1##L##END##_v_host, sme_ld1##L##END##_v_tlb, \ | ||
552 | + clear_vertical_##L, copy_vertical_##L); \ | ||
553 | +} | ||
554 | + | ||
555 | +DO_LD(b, , MO_8) | ||
556 | +DO_LD(h, _be, MO_16) | ||
557 | +DO_LD(h, _le, MO_16) | ||
558 | +DO_LD(s, _be, MO_32) | ||
559 | +DO_LD(s, _le, MO_32) | ||
560 | +DO_LD(d, _be, MO_64) | ||
561 | +DO_LD(d, _le, MO_64) | ||
562 | +DO_LD(q, _be, MO_128) | ||
563 | +DO_LD(q, _le, MO_128) | ||
564 | + | ||
565 | +#undef DO_LD | ||
566 | + | ||
567 | +/* | ||
568 | + * Common helper for all contiguous predicated stores. | ||
569 | + */ | ||
570 | + | ||
571 | +static inline QEMU_ALWAYS_INLINE | ||
572 | +void sme_st1(CPUARMState *env, void *za, uint64_t *vg, | ||
573 | + const target_ulong addr, uint32_t desc, const uintptr_t ra, | ||
574 | + const int esz, uint32_t mtedesc, bool vertical, | ||
575 | + sve_ldst1_host_fn *host_fn, | ||
576 | + sve_ldst1_tlb_fn *tlb_fn) | ||
577 | +{ | ||
578 | + const intptr_t reg_max = simd_oprsz(desc); | ||
579 | + const intptr_t esize = 1 << esz; | ||
580 | + intptr_t reg_off, reg_last; | ||
581 | + SVEContLdSt info; | ||
582 | + void *host; | ||
583 | + int flags; | ||
584 | + | ||
585 | + /* Find the active elements. */ | ||
586 | + if (!sve_cont_ldst_elements(&info, addr, vg, reg_max, esz, esize)) { | ||
587 | + /* The entire predicate was false; no store occurs. */ | ||
588 | + return; | ||
589 | + } | ||
590 | + | ||
591 | + /* Probe the page(s). Exit with exception for any invalid page. */ | ||
592 | + sve_cont_ldst_pages(&info, FAULT_ALL, env, addr, MMU_DATA_STORE, ra); | ||
593 | + | ||
594 | + /* Handle watchpoints for all active elements. */ | ||
595 | + sve_cont_ldst_watchpoints(&info, env, vg, addr, esize, esize, | ||
596 | + BP_MEM_WRITE, ra); | ||
597 | + | ||
598 | + /* | ||
599 | + * Handle mte checks for all active elements. | ||
600 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
601 | + */ | ||
602 | + if (mtedesc) { | ||
603 | + sve_cont_ldst_mte_check(&info, env, vg, addr, esize, esize, | ||
604 | + mtedesc, ra); | ||
605 | + } | ||
606 | + | ||
607 | + flags = info.page[0].flags | info.page[1].flags; | ||
608 | + if (unlikely(flags != 0)) { | ||
609 | +#ifdef CONFIG_USER_ONLY | ||
610 | + g_assert_not_reached(); | ||
611 | +#else | ||
612 | + /* | ||
613 | + * At least one page includes MMIO. | ||
614 | + * Any bus operation can fail with cpu_transaction_failed, | ||
615 | + * which for ARM will raise SyncExternal. We cannot avoid | ||
616 | + * this fault and will leave with the store incomplete. | ||
617 | + */ | ||
618 | + reg_off = info.reg_off_first[0]; | ||
619 | + reg_last = info.reg_off_last[1]; | ||
620 | + if (reg_last < 0) { | ||
621 | + reg_last = info.reg_off_split; | ||
622 | + if (reg_last < 0) { | ||
623 | + reg_last = info.reg_off_last[0]; | ||
624 | + } | ||
625 | + } | ||
626 | + | ||
627 | + do { | ||
628 | + uint64_t pg = vg[reg_off >> 6]; | ||
629 | + do { | ||
630 | + if ((pg >> (reg_off & 63)) & 1) { | ||
631 | + tlb_fn(env, za, reg_off, addr + reg_off, ra); | ||
632 | + } | ||
633 | + reg_off += esize; | ||
634 | + } while (reg_off & 63); | ||
635 | + } while (reg_off <= reg_last); | ||
636 | + return; | ||
637 | +#endif | ||
638 | + } | ||
639 | + | ||
640 | + reg_off = info.reg_off_first[0]; | ||
641 | + reg_last = info.reg_off_last[0]; | ||
642 | + host = info.page[0].host; | ||
643 | + | ||
644 | + while (reg_off <= reg_last) { | ||
645 | + uint64_t pg = vg[reg_off >> 6]; | ||
646 | + do { | ||
647 | + if ((pg >> (reg_off & 63)) & 1) { | ||
648 | + host_fn(za, reg_off, host + reg_off); | ||
649 | + } | ||
650 | + reg_off += 1 << esz; | ||
651 | + } while (reg_off <= reg_last && (reg_off & 63)); | ||
652 | + } | ||
653 | + | ||
654 | + /* | ||
655 | + * Use the slow path to manage the cross-page misalignment. | ||
656 | + * But we know this is RAM and cannot trap. | ||
657 | + */ | ||
658 | + reg_off = info.reg_off_split; | ||
659 | + if (unlikely(reg_off >= 0)) { | ||
660 | + tlb_fn(env, za, reg_off, addr + reg_off, ra); | ||
661 | + } | ||
662 | + | ||
663 | + reg_off = info.reg_off_first[1]; | ||
664 | + if (unlikely(reg_off >= 0)) { | ||
665 | + reg_last = info.reg_off_last[1]; | ||
666 | + host = info.page[1].host; | ||
667 | + | ||
668 | + do { | ||
669 | + uint64_t pg = vg[reg_off >> 6]; | ||
670 | + do { | ||
671 | + if ((pg >> (reg_off & 63)) & 1) { | ||
672 | + host_fn(za, reg_off, host + reg_off); | ||
673 | + } | ||
674 | + reg_off += 1 << esz; | ||
675 | + } while (reg_off & 63); | ||
676 | + } while (reg_off <= reg_last); | ||
677 | + } | ||
678 | +} | ||
679 | + | ||
680 | +static inline QEMU_ALWAYS_INLINE | ||
681 | +void sme_st1_mte(CPUARMState *env, void *za, uint64_t *vg, target_ulong addr, | ||
682 | + uint32_t desc, uintptr_t ra, int esz, bool vertical, | ||
683 | + sve_ldst1_host_fn *host_fn, | ||
684 | + sve_ldst1_tlb_fn *tlb_fn) | ||
685 | +{ | ||
686 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
687 | + int bit55 = extract64(addr, 55, 1); | ||
688 | + | ||
689 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
690 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
691 | + | ||
692 | + /* Perform gross MTE suppression early. */ | ||
693 | + if (!tbi_check(desc, bit55) || | ||
694 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
695 | + mtedesc = 0; | ||
696 | + } | ||
697 | + | ||
698 | + sme_st1(env, za, vg, addr, desc, ra, esz, mtedesc, | ||
699 | + vertical, host_fn, tlb_fn); | ||
700 | +} | ||
701 | + | ||
702 | +#define DO_ST(L, END, ESZ) \ | ||
703 | +void HELPER(sme_st1##L##END##_h)(CPUARMState *env, void *za, void *vg, \ | ||
704 | + target_ulong addr, uint32_t desc) \ | ||
705 | +{ \ | ||
706 | + sme_st1(env, za, vg, addr, desc, GETPC(), ESZ, 0, false, \ | ||
707 | + sve_st1##L##L##END##_host, sve_st1##L##L##END##_tlb); \ | ||
708 | +} \ | ||
709 | +void HELPER(sme_st1##L##END##_v)(CPUARMState *env, void *za, void *vg, \ | ||
710 | + target_ulong addr, uint32_t desc) \ | ||
711 | +{ \ | ||
712 | + sme_st1(env, za, vg, addr, desc, GETPC(), ESZ, 0, true, \ | ||
713 | + sme_st1##L##END##_v_host, sme_st1##L##END##_v_tlb); \ | ||
714 | +} \ | ||
715 | +void HELPER(sme_st1##L##END##_h_mte)(CPUARMState *env, void *za, void *vg, \ | ||
716 | + target_ulong addr, uint32_t desc) \ | ||
717 | +{ \ | ||
718 | + sme_st1_mte(env, za, vg, addr, desc, GETPC(), ESZ, false, \ | ||
719 | + sve_st1##L##L##END##_host, sve_st1##L##L##END##_tlb); \ | ||
720 | +} \ | ||
721 | +void HELPER(sme_st1##L##END##_v_mte)(CPUARMState *env, void *za, void *vg, \ | ||
722 | + target_ulong addr, uint32_t desc) \ | ||
723 | +{ \ | ||
724 | + sme_st1_mte(env, za, vg, addr, desc, GETPC(), ESZ, true, \ | ||
725 | + sme_st1##L##END##_v_host, sme_st1##L##END##_v_tlb); \ | ||
726 | +} | ||
727 | + | ||
728 | +DO_ST(b, , MO_8) | ||
729 | +DO_ST(h, _be, MO_16) | ||
730 | +DO_ST(h, _le, MO_16) | ||
731 | +DO_ST(s, _be, MO_32) | ||
732 | +DO_ST(s, _le, MO_32) | ||
733 | +DO_ST(d, _be, MO_64) | ||
734 | +DO_ST(d, _le, MO_64) | ||
735 | +DO_ST(q, _be, MO_128) | ||
736 | +DO_ST(q, _le, MO_128) | ||
737 | + | ||
738 | +#undef DO_ST | ||
739 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
740 | index XXXXXXX..XXXXXXX 100644 | ||
741 | --- a/target/arm/translate-sme.c | ||
742 | +++ b/target/arm/translate-sme.c | ||
743 | @@ -XXX,XX +XXX,XX @@ static bool trans_MOVA(DisasContext *s, arg_MOVA *a) | ||
744 | |||
38 | return true; | 745 | return true; |
39 | } | 746 | } |
747 | + | ||
748 | +static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
749 | +{ | ||
750 | + typedef void GenLdSt1(TCGv_env, TCGv_ptr, TCGv_ptr, TCGv, TCGv_i32); | ||
751 | + | ||
752 | + /* | ||
753 | + * Indexed by [esz][be][v][mte][st], which is (except for load/store) | ||
754 | + * also the order in which the elements appear in the function names, | ||
755 | + * and so how we must concatenate the pieces. | ||
756 | + */ | ||
757 | + | ||
758 | +#define FN_LS(F) { gen_helper_sme_ld1##F, gen_helper_sme_st1##F } | ||
759 | +#define FN_MTE(F) { FN_LS(F), FN_LS(F##_mte) } | ||
760 | +#define FN_HV(F) { FN_MTE(F##_h), FN_MTE(F##_v) } | ||
761 | +#define FN_END(L, B) { FN_HV(L), FN_HV(B) } | ||
762 | + | ||
763 | + static GenLdSt1 * const fns[5][2][2][2][2] = { | ||
764 | + FN_END(b, b), | ||
765 | + FN_END(h_le, h_be), | ||
766 | + FN_END(s_le, s_be), | ||
767 | + FN_END(d_le, d_be), | ||
768 | + FN_END(q_le, q_be), | ||
769 | + }; | ||
770 | + | ||
771 | +#undef FN_LS | ||
772 | +#undef FN_MTE | ||
773 | +#undef FN_HV | ||
774 | +#undef FN_END | ||
775 | + | ||
776 | + TCGv_ptr t_za, t_pg; | ||
777 | + TCGv_i64 addr; | ||
778 | + int svl, desc = 0; | ||
779 | + bool be = s->be_data == MO_BE; | ||
780 | + bool mte = s->mte_active[0]; | ||
781 | + | ||
782 | + if (!dc_isar_feature(aa64_sme, s)) { | ||
783 | + return false; | ||
784 | + } | ||
785 | + if (!sme_smza_enabled_check(s)) { | ||
786 | + return true; | ||
787 | + } | ||
788 | + | ||
789 | + t_za = get_tile_rowcol(s, a->esz, a->rs, a->za_imm, a->v); | ||
790 | + t_pg = pred_full_reg_ptr(s, a->pg); | ||
791 | + addr = tcg_temp_new_i64(); | ||
792 | + | ||
793 | + tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), a->esz); | ||
794 | + tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
795 | + | ||
796 | + if (mte) { | ||
797 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
798 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
799 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
800 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, a->st); | ||
801 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << a->esz) - 1); | ||
802 | + desc <<= SVE_MTEDESC_SHIFT; | ||
803 | + } else { | ||
804 | + addr = clean_data_tbi(s, addr); | ||
805 | + } | ||
806 | + svl = streaming_vec_reg_size(s); | ||
807 | + desc = simd_desc(svl, svl, desc); | ||
808 | + | ||
809 | + fns[a->esz][be][a->v][mte][a->st](cpu_env, t_za, t_pg, addr, | ||
810 | + tcg_constant_i32(desc)); | ||
811 | + | ||
812 | + tcg_temp_free_ptr(t_za); | ||
813 | + tcg_temp_free_ptr(t_pg); | ||
814 | + tcg_temp_free_i64(addr); | ||
815 | + return true; | ||
816 | +} | ||
40 | -- | 817 | -- |
41 | 2.25.1 | 818 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a TCGv_ptr base argument, which will be cpu_env for SVE. | ||
4 | We will reuse this for SME save and restore array insns. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-22-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-37-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 12 ++++-------- | 11 | target/arm/translate-a64.h | 3 +++ |
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | 12 | target/arm/translate-sve.c | 48 ++++++++++++++++++++++++++++---------- |
13 | 2 files changed, 39 insertions(+), 12 deletions(-) | ||
10 | 14 | ||
15 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.h | ||
18 | +++ b/target/arm/translate-a64.h | ||
19 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_xar(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
20 | uint32_t rm_ofs, int64_t shift, | ||
21 | uint32_t opr_sz, uint32_t max_sz); | ||
22 | |||
23 | +void gen_sve_ldr(DisasContext *s, TCGv_ptr, int vofs, int len, int rn, int imm); | ||
24 | +void gen_sve_str(DisasContext *s, TCGv_ptr, int vofs, int len, int rn, int imm); | ||
25 | + | ||
26 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 27 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 29 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 30 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, | 31 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(UCVTF_dd, aa64_sve, gen_gvec_fpst_arg_zpz, |
16 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) | 32 | * The load should begin at the address Rn + IMM. |
33 | */ | ||
34 | |||
35 | -static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
36 | +void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
37 | + int len, int rn, int imm) | ||
17 | { | 38 | { |
39 | int len_align = QEMU_ALIGN_DOWN(len, 8); | ||
40 | int len_remain = len % 8; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
42 | t0 = tcg_temp_new_i64(); | ||
43 | for (i = 0; i < len_align; i += 8) { | ||
44 | tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUQ); | ||
45 | - tcg_gen_st_i64(t0, cpu_env, vofs + i); | ||
46 | + tcg_gen_st_i64(t0, base, vofs + i); | ||
47 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
48 | } | ||
49 | tcg_temp_free_i64(t0); | ||
50 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
51 | clean_addr = new_tmp_a64_local(s); | ||
52 | tcg_gen_mov_i64(clean_addr, t0); | ||
53 | |||
54 | + if (base != cpu_env) { | ||
55 | + TCGv_ptr b = tcg_temp_local_new_ptr(); | ||
56 | + tcg_gen_mov_ptr(b, base); | ||
57 | + base = b; | ||
58 | + } | ||
59 | + | ||
60 | gen_set_label(loop); | ||
61 | |||
62 | t0 = tcg_temp_new_i64(); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
64 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
65 | |||
66 | tp = tcg_temp_new_ptr(); | ||
67 | - tcg_gen_add_ptr(tp, cpu_env, i); | ||
68 | + tcg_gen_add_ptr(tp, base, i); | ||
69 | tcg_gen_addi_ptr(i, i, 8); | ||
70 | tcg_gen_st_i64(t0, tp, vofs); | ||
71 | tcg_temp_free_ptr(tp); | ||
72 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
73 | |||
74 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
75 | tcg_temp_free_ptr(i); | ||
76 | + | ||
77 | + if (base != cpu_env) { | ||
78 | + tcg_temp_free_ptr(base); | ||
79 | + assert(len_remain == 0); | ||
80 | + } | ||
81 | } | ||
82 | |||
83 | /* | ||
84 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
85 | default: | ||
86 | g_assert_not_reached(); | ||
87 | } | ||
88 | - tcg_gen_st_i64(t0, cpu_env, vofs + len_align); | ||
89 | + tcg_gen_st_i64(t0, base, vofs + len_align); | ||
90 | tcg_temp_free_i64(t0); | ||
91 | } | ||
92 | } | ||
93 | |||
94 | /* Similarly for stores. */ | ||
95 | -static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
96 | +void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
97 | + int len, int rn, int imm) | ||
98 | { | ||
99 | int len_align = QEMU_ALIGN_DOWN(len, 8); | ||
100 | int len_remain = len % 8; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
102 | |||
103 | t0 = tcg_temp_new_i64(); | ||
104 | for (i = 0; i < len_align; i += 8) { | ||
105 | - tcg_gen_ld_i64(t0, cpu_env, vofs + i); | ||
106 | + tcg_gen_ld_i64(t0, base, vofs + i); | ||
107 | tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUQ); | ||
108 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
109 | } | ||
110 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
111 | clean_addr = new_tmp_a64_local(s); | ||
112 | tcg_gen_mov_i64(clean_addr, t0); | ||
113 | |||
114 | + if (base != cpu_env) { | ||
115 | + TCGv_ptr b = tcg_temp_local_new_ptr(); | ||
116 | + tcg_gen_mov_ptr(b, base); | ||
117 | + base = b; | ||
118 | + } | ||
119 | + | ||
120 | gen_set_label(loop); | ||
121 | |||
122 | t0 = tcg_temp_new_i64(); | ||
123 | tp = tcg_temp_new_ptr(); | ||
124 | - tcg_gen_add_ptr(tp, cpu_env, i); | ||
125 | + tcg_gen_add_ptr(tp, base, i); | ||
126 | tcg_gen_ld_i64(t0, tp, vofs); | ||
127 | tcg_gen_addi_ptr(i, i, 8); | ||
128 | tcg_temp_free_ptr(tp); | ||
129 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
130 | |||
131 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
132 | tcg_temp_free_ptr(i); | ||
133 | + | ||
134 | + if (base != cpu_env) { | ||
135 | + tcg_temp_free_ptr(base); | ||
136 | + assert(len_remain == 0); | ||
137 | + } | ||
138 | } | ||
139 | |||
140 | /* Predicate register stores can be any multiple of 2. */ | ||
141 | if (len_remain) { | ||
142 | t0 = tcg_temp_new_i64(); | ||
143 | - tcg_gen_ld_i64(t0, cpu_env, vofs + len_align); | ||
144 | + tcg_gen_ld_i64(t0, base, vofs + len_align); | ||
145 | |||
146 | switch (len_remain) { | ||
147 | case 2: | ||
148 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDR_zri(DisasContext *s, arg_rri *a) | ||
18 | if (sve_access_check(s)) { | 149 | if (sve_access_check(s)) { |
19 | - TCGv_i64 start = tcg_const_i64(a->imm1); | 150 | int size = vec_full_reg_size(s); |
20 | - TCGv_i64 incr = tcg_const_i64(a->imm2); | 151 | int off = vec_full_reg_offset(s, a->rd); |
21 | + TCGv_i64 start = tcg_constant_i64(a->imm1); | 152 | - do_ldr(s, off, size, a->rn, a->imm * size); |
22 | + TCGv_i64 incr = tcg_constant_i64(a->imm2); | 153 | + gen_sve_ldr(s, cpu_env, off, size, a->rn, a->imm * size); |
23 | do_index(s, a->esz, a->rd, start, incr); | ||
24 | - tcg_temp_free_i64(start); | ||
25 | - tcg_temp_free_i64(incr); | ||
26 | } | 154 | } |
27 | return true; | 155 | return true; |
28 | } | 156 | } |
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) | 157 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDR_pri(DisasContext *s, arg_rri *a) |
30 | static bool trans_INDEX_ir(DisasContext *s, arg_INDEX_ir *a) | ||
31 | { | ||
32 | if (sve_access_check(s)) { | 158 | if (sve_access_check(s)) { |
33 | - TCGv_i64 start = tcg_const_i64(a->imm); | 159 | int size = pred_full_reg_size(s); |
34 | + TCGv_i64 start = tcg_constant_i64(a->imm); | 160 | int off = pred_full_reg_offset(s, a->rd); |
35 | TCGv_i64 incr = cpu_reg(s, a->rm); | 161 | - do_ldr(s, off, size, a->rn, a->imm * size); |
36 | do_index(s, a->esz, a->rd, start, incr); | 162 | + gen_sve_ldr(s, cpu_env, off, size, a->rn, a->imm * size); |
37 | - tcg_temp_free_i64(start); | ||
38 | } | 163 | } |
39 | return true; | 164 | return true; |
40 | } | 165 | } |
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ri(DisasContext *s, arg_INDEX_ri *a) | 166 | @@ -XXX,XX +XXX,XX @@ static bool trans_STR_zri(DisasContext *s, arg_rri *a) |
42 | { | ||
43 | if (sve_access_check(s)) { | 167 | if (sve_access_check(s)) { |
44 | TCGv_i64 start = cpu_reg(s, a->rn); | 168 | int size = vec_full_reg_size(s); |
45 | - TCGv_i64 incr = tcg_const_i64(a->imm); | 169 | int off = vec_full_reg_offset(s, a->rd); |
46 | + TCGv_i64 incr = tcg_constant_i64(a->imm); | 170 | - do_str(s, off, size, a->rn, a->imm * size); |
47 | do_index(s, a->esz, a->rd, start, incr); | 171 | + gen_sve_str(s, cpu_env, off, size, a->rn, a->imm * size); |
48 | - tcg_temp_free_i64(incr); | 172 | } |
173 | return true; | ||
174 | } | ||
175 | @@ -XXX,XX +XXX,XX @@ static bool trans_STR_pri(DisasContext *s, arg_rri *a) | ||
176 | if (sve_access_check(s)) { | ||
177 | int size = pred_full_reg_size(s); | ||
178 | int off = pred_full_reg_offset(s, a->rd); | ||
179 | - do_str(s, off, size, a->rn, a->imm * size); | ||
180 | + gen_sve_str(s, cpu_env, off, size, a->rn, a->imm * size); | ||
49 | } | 181 | } |
50 | return true; | 182 | return true; |
51 | } | 183 | } |
52 | -- | 184 | -- |
53 | 2.25.1 | 185 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We can reuse the SVE functions for LDR and STR, passing in the | ||
4 | base of the ZA vector and a zero offset. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-23-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-34-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate.c | 16 +++++----------- | 11 | target/arm/sme.decode | 7 +++++++ |
9 | 1 file changed, 5 insertions(+), 11 deletions(-) | 12 | target/arm/translate-sme.c | 24 ++++++++++++++++++++++++ |
13 | 2 files changed, 31 insertions(+) | ||
10 | 14 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 17 | --- a/target/arm/sme.decode |
14 | +++ b/target/arm/translate.c | 18 | +++ b/target/arm/sme.decode |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) | 19 | @@ -XXX,XX +XXX,XX @@ LDST1 1110000 0 esz:2 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ |
16 | 20 | &ldst rs=%mova_rs | |
17 | s->eci_handled = true; | 21 | LDST1 1110000 111 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ |
18 | 22 | &ldst esz=4 rs=%mova_rs | |
19 | - zero = tcg_const_i32(0); | 23 | + |
20 | + zero = tcg_constant_i32(0); | 24 | +&ldstr rv rn imm |
21 | for (i = 0; i < 15; i++) { | 25 | +@ldstr ....... ... . ...... .. ... rn:5 . imm:4 \ |
22 | if (extract32(a->list, i, 1)) { | 26 | + &ldstr rv=%mova_rs |
23 | /* Clear R[i] */ | 27 | + |
24 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) | 28 | +LDR 1110000 100 0 000000 .. 000 ..... 0 .... @ldstr |
25 | * Clear APSR (by calling the MSR helper with the same argument | 29 | +STR 1110000 100 1 000000 .. 000 ..... 0 .... @ldstr |
26 | * as for "MSR APSR_nzcvqg, Rn": mask = 0b1100, SYSM=0) | 30 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c |
27 | */ | 31 | index XXXXXXX..XXXXXXX 100644 |
28 | - TCGv_i32 maskreg = tcg_const_i32(0xc << 8); | 32 | --- a/target/arm/translate-sme.c |
29 | - gen_helper_v7m_msr(cpu_env, maskreg, zero); | 33 | +++ b/target/arm/translate-sme.c |
30 | - tcg_temp_free_i32(maskreg); | 34 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) |
31 | + gen_helper_v7m_msr(cpu_env, tcg_constant_i32(0xc00), zero); | 35 | tcg_temp_free_i64(addr); |
32 | } | ||
33 | - tcg_temp_free_i32(zero); | ||
34 | clear_eci_state(s); | ||
35 | return true; | 36 | return true; |
36 | } | 37 | } |
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_DLS(DisasContext *s, arg_DLS *a) | 38 | + |
38 | store_reg(s, 14, tmp); | 39 | +typedef void GenLdStR(DisasContext *, TCGv_ptr, int, int, int, int); |
39 | if (a->size != 4) { | 40 | + |
40 | /* DLSTP: set FPSCR.LTPSIZE */ | 41 | +static bool do_ldst_r(DisasContext *s, arg_ldstr *a, GenLdStR *fn) |
41 | - tmp = tcg_const_i32(a->size); | 42 | +{ |
42 | - store_cpu_field(tmp, v7m.ltpsize); | 43 | + int svl = streaming_vec_reg_size(s); |
43 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | 44 | + int imm = a->imm; |
44 | s->base.is_jmp = DISAS_UPDATE_NOCHAIN; | 45 | + TCGv_ptr base; |
45 | } | 46 | + |
46 | return true; | 47 | + if (!sme_za_enabled_check(s)) { |
47 | @@ -XXX,XX +XXX,XX @@ static bool trans_WLS(DisasContext *s, arg_WLS *a) | 48 | + return true; |
48 | */ | 49 | + } |
49 | bool ok = vfp_access_check(s); | 50 | + |
50 | assert(ok); | 51 | + /* ZA[n] equates to ZA0H.B[n]. */ |
51 | - tmp = tcg_const_i32(a->size); | 52 | + base = get_tile_rowcol(s, MO_8, a->rv, imm, false); |
52 | - store_cpu_field(tmp, v7m.ltpsize); | 53 | + |
53 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | 54 | + fn(s, base, 0, svl, a->rn, imm * svl); |
54 | /* | 55 | + |
55 | * LTPSIZE updated, but MVE_NO_PRED will always be the same thing (0) | 56 | + tcg_temp_free_ptr(base); |
56 | * when we take this upcoming exit from this TB, so gen_jmp_tb() is OK. | 57 | + return true; |
57 | @@ -XXX,XX +XXX,XX @@ static bool trans_LE(DisasContext *s, arg_LE *a) | 58 | +} |
58 | gen_set_label(loopend); | 59 | + |
59 | if (a->tp) { | 60 | +TRANS_FEAT(LDR, aa64_sme, do_ldst_r, a, gen_sve_ldr) |
60 | /* Exits from tail-pred loops must reset LTPSIZE to 4 */ | 61 | +TRANS_FEAT(STR, aa64_sme, do_ldst_r, a, gen_sve_str) |
61 | - tmp = tcg_const_i32(4); | ||
62 | - store_cpu_field(tmp, v7m.ltpsize); | ||
63 | + store_cpu_field(tcg_constant_i32(4), v7m.ltpsize); | ||
64 | } | ||
65 | /* End TB, continuing to following insn */ | ||
66 | gen_jmp_tb(s, s->base.pc_next, 1); | ||
67 | -- | 62 | -- |
68 | 2.25.1 | 63 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20220708151540.18136-24-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-33-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate.c | 12 ++++-------- | 8 | target/arm/helper-sme.h | 5 +++ |
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | 9 | target/arm/sme.decode | 11 +++++ |
10 | target/arm/sme_helper.c | 90 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 31 +++++++++++++ | ||
12 | 4 files changed, 137 insertions(+) | ||
10 | 13 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 16 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate.c | 17 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sme_st1q_be_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i |
16 | { | 19 | DEF_HELPER_FLAGS_5(sme_st1q_le_h_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
17 | int i, j, n, list, mem_idx; | 20 | DEF_HELPER_FLAGS_5(sme_st1q_be_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
18 | bool user = a->u; | 21 | DEF_HELPER_FLAGS_5(sme_st1q_le_v_mte, TCG_CALL_NO_WG, void, env, ptr, ptr, tl, i32) |
19 | - TCGv_i32 addr, tmp, tmp2; | 22 | + |
20 | + TCGv_i32 addr, tmp; | 23 | +DEF_HELPER_FLAGS_5(sme_addha_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
21 | 24 | +DEF_HELPER_FLAGS_5(sme_addva_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | |
22 | if (user) { | 25 | +DEF_HELPER_FLAGS_5(sme_addha_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
23 | /* STM (user) */ | 26 | +DEF_HELPER_FLAGS_5(sme_addva_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
24 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) | 27 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
25 | 28 | index XXXXXXX..XXXXXXX 100644 | |
26 | if (user && i != 15) { | 29 | --- a/target/arm/sme.decode |
27 | tmp = tcg_temp_new_i32(); | 30 | +++ b/target/arm/sme.decode |
28 | - tmp2 = tcg_const_i32(i); | 31 | @@ -XXX,XX +XXX,XX @@ LDST1 1110000 111 st:1 rm:5 v:1 .. pg:3 rn:5 0 za_imm:4 \ |
29 | - gen_helper_get_user_reg(tmp, cpu_env, tmp2); | 32 | |
30 | - tcg_temp_free_i32(tmp2); | 33 | LDR 1110000 100 0 000000 .. 000 ..... 0 .... @ldstr |
31 | + gen_helper_get_user_reg(tmp, cpu_env, tcg_constant_i32(i)); | 34 | STR 1110000 100 1 000000 .. 000 ..... 0 .... @ldstr |
32 | } else { | 35 | + |
33 | tmp = load_reg(s, i); | 36 | +### SME Add Vector to Array |
34 | } | 37 | + |
35 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) | 38 | +&adda zad zn pm pn |
36 | bool loaded_base; | 39 | +@adda_32 ........ .. ..... . pm:3 pn:3 zn:5 ... zad:2 &adda |
37 | bool user = a->u; | 40 | +@adda_64 ........ .. ..... . pm:3 pn:3 zn:5 .. zad:3 &adda |
38 | bool exc_return = false; | 41 | + |
39 | - TCGv_i32 addr, tmp, tmp2, loaded_var; | 42 | +ADDHA_s 11000000 10 01000 0 ... ... ..... 000 .. @adda_32 |
40 | + TCGv_i32 addr, tmp, loaded_var; | 43 | +ADDVA_s 11000000 10 01000 1 ... ... ..... 000 .. @adda_32 |
41 | 44 | +ADDHA_d 11000000 11 01000 0 ... ... ..... 00 ... @adda_64 | |
42 | if (user) { | 45 | +ADDVA_d 11000000 11 01000 1 ... ... ..... 00 ... @adda_64 |
43 | /* LDM (user), LDM (exception return) */ | 46 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c |
44 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) | 47 | index XXXXXXX..XXXXXXX 100644 |
45 | tmp = tcg_temp_new_i32(); | 48 | --- a/target/arm/sme_helper.c |
46 | gen_aa32_ld_i32(s, tmp, addr, mem_idx, MO_UL | MO_ALIGN); | 49 | +++ b/target/arm/sme_helper.c |
47 | if (user) { | 50 | @@ -XXX,XX +XXX,XX @@ DO_ST(q, _be, MO_128) |
48 | - tmp2 = tcg_const_i32(i); | 51 | DO_ST(q, _le, MO_128) |
49 | - gen_helper_set_user_reg(cpu_env, tmp2, tmp); | 52 | |
50 | - tcg_temp_free_i32(tmp2); | 53 | #undef DO_ST |
51 | + gen_helper_set_user_reg(cpu_env, tcg_constant_i32(i), tmp); | 54 | + |
52 | tcg_temp_free_i32(tmp); | 55 | +void HELPER(sme_addha_s)(void *vzda, void *vzn, void *vpn, |
53 | } else if (i == a->rn) { | 56 | + void *vpm, uint32_t desc) |
54 | loaded_var = tmp; | 57 | +{ |
58 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 4; | ||
59 | + uint64_t *pn = vpn, *pm = vpm; | ||
60 | + uint32_t *zda = vzda, *zn = vzn; | ||
61 | + | ||
62 | + for (row = 0; row < oprsz; ) { | ||
63 | + uint64_t pa = pn[row >> 4]; | ||
64 | + do { | ||
65 | + if (pa & 1) { | ||
66 | + for (col = 0; col < oprsz; ) { | ||
67 | + uint64_t pb = pm[col >> 4]; | ||
68 | + do { | ||
69 | + if (pb & 1) { | ||
70 | + zda[tile_vslice_index(row) + H4(col)] += zn[H4(col)]; | ||
71 | + } | ||
72 | + pb >>= 4; | ||
73 | + } while (++col & 15); | ||
74 | + } | ||
75 | + } | ||
76 | + pa >>= 4; | ||
77 | + } while (++row & 15); | ||
78 | + } | ||
79 | +} | ||
80 | + | ||
81 | +void HELPER(sme_addha_d)(void *vzda, void *vzn, void *vpn, | ||
82 | + void *vpm, uint32_t desc) | ||
83 | +{ | ||
84 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; | ||
85 | + uint8_t *pn = vpn, *pm = vpm; | ||
86 | + uint64_t *zda = vzda, *zn = vzn; | ||
87 | + | ||
88 | + for (row = 0; row < oprsz; ++row) { | ||
89 | + if (pn[H1(row)] & 1) { | ||
90 | + for (col = 0; col < oprsz; ++col) { | ||
91 | + if (pm[H1(col)] & 1) { | ||
92 | + zda[tile_vslice_index(row) + col] += zn[col]; | ||
93 | + } | ||
94 | + } | ||
95 | + } | ||
96 | + } | ||
97 | +} | ||
98 | + | ||
99 | +void HELPER(sme_addva_s)(void *vzda, void *vzn, void *vpn, | ||
100 | + void *vpm, uint32_t desc) | ||
101 | +{ | ||
102 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 4; | ||
103 | + uint64_t *pn = vpn, *pm = vpm; | ||
104 | + uint32_t *zda = vzda, *zn = vzn; | ||
105 | + | ||
106 | + for (row = 0; row < oprsz; ) { | ||
107 | + uint64_t pa = pn[row >> 4]; | ||
108 | + do { | ||
109 | + if (pa & 1) { | ||
110 | + uint32_t zn_row = zn[H4(row)]; | ||
111 | + for (col = 0; col < oprsz; ) { | ||
112 | + uint64_t pb = pm[col >> 4]; | ||
113 | + do { | ||
114 | + if (pb & 1) { | ||
115 | + zda[tile_vslice_index(row) + H4(col)] += zn_row; | ||
116 | + } | ||
117 | + pb >>= 4; | ||
118 | + } while (++col & 15); | ||
119 | + } | ||
120 | + } | ||
121 | + pa >>= 4; | ||
122 | + } while (++row & 15); | ||
123 | + } | ||
124 | +} | ||
125 | + | ||
126 | +void HELPER(sme_addva_d)(void *vzda, void *vzn, void *vpn, | ||
127 | + void *vpm, uint32_t desc) | ||
128 | +{ | ||
129 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; | ||
130 | + uint8_t *pn = vpn, *pm = vpm; | ||
131 | + uint64_t *zda = vzda, *zn = vzn; | ||
132 | + | ||
133 | + for (row = 0; row < oprsz; ++row) { | ||
134 | + if (pn[H1(row)] & 1) { | ||
135 | + uint64_t zn_row = zn[row]; | ||
136 | + for (col = 0; col < oprsz; ++col) { | ||
137 | + if (pm[H1(col)] & 1) { | ||
138 | + zda[tile_vslice_index(row) + col] += zn_row; | ||
139 | + } | ||
140 | + } | ||
141 | + } | ||
142 | + } | ||
143 | +} | ||
144 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
145 | index XXXXXXX..XXXXXXX 100644 | ||
146 | --- a/target/arm/translate-sme.c | ||
147 | +++ b/target/arm/translate-sme.c | ||
148 | @@ -XXX,XX +XXX,XX @@ static bool do_ldst_r(DisasContext *s, arg_ldstr *a, GenLdStR *fn) | ||
149 | |||
150 | TRANS_FEAT(LDR, aa64_sme, do_ldst_r, a, gen_sve_ldr) | ||
151 | TRANS_FEAT(STR, aa64_sme, do_ldst_r, a, gen_sve_str) | ||
152 | + | ||
153 | +static bool do_adda(DisasContext *s, arg_adda *a, MemOp esz, | ||
154 | + gen_helper_gvec_4 *fn) | ||
155 | +{ | ||
156 | + int svl = streaming_vec_reg_size(s); | ||
157 | + uint32_t desc = simd_desc(svl, svl, 0); | ||
158 | + TCGv_ptr za, zn, pn, pm; | ||
159 | + | ||
160 | + if (!sme_smza_enabled_check(s)) { | ||
161 | + return true; | ||
162 | + } | ||
163 | + | ||
164 | + /* Sum XZR+zad to find ZAd. */ | ||
165 | + za = get_tile_rowcol(s, esz, 31, a->zad, false); | ||
166 | + zn = vec_full_reg_ptr(s, a->zn); | ||
167 | + pn = pred_full_reg_ptr(s, a->pn); | ||
168 | + pm = pred_full_reg_ptr(s, a->pm); | ||
169 | + | ||
170 | + fn(za, zn, pn, pm, tcg_constant_i32(desc)); | ||
171 | + | ||
172 | + tcg_temp_free_ptr(za); | ||
173 | + tcg_temp_free_ptr(zn); | ||
174 | + tcg_temp_free_ptr(pn); | ||
175 | + tcg_temp_free_ptr(pm); | ||
176 | + return true; | ||
177 | +} | ||
178 | + | ||
179 | +TRANS_FEAT(ADDHA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addha_s) | ||
180 | +TRANS_FEAT(ADDVA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addva_s) | ||
181 | +TRANS_FEAT(ADDHA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addha_d) | ||
182 | +TRANS_FEAT(ADDVA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addva_d) | ||
55 | -- | 183 | -- |
56 | 2.25.1 | 184 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20220708151540.18136-25-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-21-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | 7 | --- |
8 | target/arm/translate-a64.c | 40 ++++++++++---------------------------- | 8 | target/arm/helper-sme.h | 5 +++ |
9 | 1 file changed, 10 insertions(+), 30 deletions(-) | 9 | target/arm/sme.decode | 9 +++++ |
10 | target/arm/sme_helper.c | 69 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 32 ++++++++++++++++++ | ||
12 | 4 files changed, 115 insertions(+) | ||
10 | 13 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_narrow(DisasContext *s, bool scalar, | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sme_addha_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
16 | int passes = scalar ? 1 : 2; | 19 | DEF_HELPER_FLAGS_5(sme_addva_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
17 | 20 | DEF_HELPER_FLAGS_5(sme_addha_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | |
18 | if (scalar) { | 21 | DEF_HELPER_FLAGS_5(sme_addva_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
19 | - tcg_res[1] = tcg_const_i32(0); | 22 | + |
20 | + tcg_res[1] = tcg_constant_i32(0); | 23 | +DEF_HELPER_FLAGS_7(sme_fmopa_s, TCG_CALL_NO_RWG, |
21 | } | 24 | + void, ptr, ptr, ptr, ptr, ptr, ptr, i32) |
22 | 25 | +DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, | |
23 | for (pass = 0; pass < passes; pass++) { | 26 | + void, ptr, ptr, ptr, ptr, ptr, ptr, i32) |
24 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, | 27 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
25 | } | 28 | index XXXXXXX..XXXXXXX 100644 |
26 | 29 | --- a/target/arm/sme.decode | |
27 | if (is_scalar) { | 30 | +++ b/target/arm/sme.decode |
28 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | 31 | @@ -XXX,XX +XXX,XX @@ ADDHA_s 11000000 10 01000 0 ... ... ..... 000 .. @adda_32 |
29 | - write_vec_element(s, tcg_zero, rd, 0, MO_64); | 32 | ADDVA_s 11000000 10 01000 1 ... ... ..... 000 .. @adda_32 |
30 | - tcg_temp_free_i64(tcg_zero); | 33 | ADDHA_d 11000000 11 01000 0 ... ... ..... 00 ... @adda_64 |
31 | + write_vec_element(s, tcg_constant_i64(0), rd, 0, MO_64); | 34 | ADDVA_d 11000000 11 01000 1 ... ... ..... 00 ... @adda_64 |
32 | } | 35 | + |
33 | write_vec_element_i32(s, tcg_rd, rd, pass, MO_32); | 36 | +### SME Outer Product |
34 | } | 37 | + |
35 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | 38 | +&op zad zn zm pm pn sub:bool |
36 | case 0x1c: /* FCVTAS */ | 39 | +@op_32 ........ ... zm:5 pm:3 pn:3 zn:5 sub:1 .. zad:2 &op |
37 | case 0x3a: /* FCVTPS */ | 40 | +@op_64 ........ ... zm:5 pm:3 pn:3 zn:5 sub:1 . zad:3 &op |
38 | case 0x3b: /* FCVTZS */ | 41 | + |
39 | - { | 42 | +FMOPA_s 10000000 100 ..... ... ... ..... . 00 .. @op_32 |
40 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | 43 | +FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 |
41 | - gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | 44 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c |
42 | - tcg_temp_free_i32(tcg_shift); | 45 | index XXXXXXX..XXXXXXX 100644 |
43 | + gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_constant_i32(0), | 46 | --- a/target/arm/sme_helper.c |
44 | + tcg_fpstatus); | 47 | +++ b/target/arm/sme_helper.c |
45 | break; | 48 | @@ -XXX,XX +XXX,XX @@ |
46 | - } | 49 | #include "exec/cpu_ldst.h" |
47 | case 0x5a: /* FCVTNU */ | 50 | #include "exec/exec-all.h" |
48 | case 0x5b: /* FCVTMU */ | 51 | #include "qemu/int128.h" |
49 | case 0x5c: /* FCVTAU */ | 52 | +#include "fpu/softfloat.h" |
50 | case 0x7a: /* FCVTPU */ | 53 | #include "vec_internal.h" |
51 | case 0x7b: /* FCVTZU */ | 54 | #include "sve_ldst_internal.h" |
52 | - { | 55 | |
53 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | 56 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_addva_d)(void *vzda, void *vzn, void *vpn, |
54 | - gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
55 | - tcg_temp_free_i32(tcg_shift); | ||
56 | + gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_constant_i32(0), | ||
57 | + tcg_fpstatus); | ||
58 | break; | ||
59 | - } | ||
60 | default: | ||
61 | g_assert_not_reached(); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
64 | read_vec_element(s, tcg_final, rd, is_q ? 1 : 0, MO_64); | ||
65 | |||
66 | if (round) { | ||
67 | - uint64_t round_const = 1ULL << (shift - 1); | ||
68 | - tcg_round = tcg_const_i64(round_const); | ||
69 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
70 | } else { | ||
71 | tcg_round = NULL; | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
74 | } else { | ||
75 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
76 | } | ||
77 | - if (round) { | ||
78 | - tcg_temp_free_i64(tcg_round); | ||
79 | - } | ||
80 | tcg_temp_free_i64(tcg_rn); | ||
81 | tcg_temp_free_i64(tcg_rd); | ||
82 | tcg_temp_free_i64(tcg_final); | ||
83 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_pairwise(DisasContext *s, int opcode, bool u, | ||
84 | } | 57 | } |
85 | } | 58 | } |
86 | if (!is_q) { | 59 | } |
87 | - tcg_res[1] = tcg_const_i64(0); | 60 | + |
88 | + tcg_res[1] = tcg_constant_i64(0); | 61 | +void HELPER(sme_fmopa_s)(void *vza, void *vzn, void *vzm, void *vpn, |
89 | } | 62 | + void *vpm, void *vst, uint32_t desc) |
90 | for (pass = 0; pass < 2; pass++) { | 63 | +{ |
91 | write_vec_element(s, tcg_res[pass], rd, pass, MO_64); | 64 | + intptr_t row, col, oprsz = simd_maxsz(desc); |
92 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | 65 | + uint32_t neg = simd_data(desc) << 31; |
93 | case 0x1c: /* FCVTAS */ | 66 | + uint16_t *pn = vpn, *pm = vpm; |
94 | case 0x3a: /* FCVTPS */ | 67 | + float_status fpst; |
95 | case 0x3b: /* FCVTZS */ | 68 | + |
96 | - { | 69 | + /* |
97 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | 70 | + * Make a copy of float_status because this operation does not |
98 | gen_helper_vfp_tosls(tcg_res, tcg_op, | 71 | + * update the cumulative fp exception status. It also produces |
99 | - tcg_shift, tcg_fpstatus); | 72 | + * default nans. |
100 | - tcg_temp_free_i32(tcg_shift); | 73 | + */ |
101 | + tcg_constant_i32(0), tcg_fpstatus); | 74 | + fpst = *(float_status *)vst; |
102 | break; | 75 | + set_default_nan_mode(true, &fpst); |
103 | - } | 76 | + |
104 | case 0x5a: /* FCVTNU */ | 77 | + for (row = 0; row < oprsz; ) { |
105 | case 0x5b: /* FCVTMU */ | 78 | + uint16_t pa = pn[H2(row >> 4)]; |
106 | case 0x5c: /* FCVTAU */ | 79 | + do { |
107 | case 0x7a: /* FCVTPU */ | 80 | + if (pa & 1) { |
108 | case 0x7b: /* FCVTZU */ | 81 | + void *vza_row = vza + tile_vslice_offset(row); |
109 | - { | 82 | + uint32_t n = *(uint32_t *)(vzn + H1_4(row)) ^ neg; |
110 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | 83 | + |
111 | gen_helper_vfp_touls(tcg_res, tcg_op, | 84 | + for (col = 0; col < oprsz; ) { |
112 | - tcg_shift, tcg_fpstatus); | 85 | + uint16_t pb = pm[H2(col >> 4)]; |
113 | - tcg_temp_free_i32(tcg_shift); | 86 | + do { |
114 | + tcg_constant_i32(0), tcg_fpstatus); | 87 | + if (pb & 1) { |
115 | break; | 88 | + uint32_t *a = vza_row + H1_4(col); |
116 | - } | 89 | + uint32_t *m = vzm + H1_4(col); |
117 | case 0x18: /* FRINTN */ | 90 | + *a = float32_muladd(n, *m, *a, 0, vst); |
118 | case 0x19: /* FRINTM */ | 91 | + } |
119 | case 0x38: /* FRINTP */ | 92 | + col += 4; |
93 | + pb >>= 4; | ||
94 | + } while (col & 15); | ||
95 | + } | ||
96 | + } | ||
97 | + row += 4; | ||
98 | + pa >>= 4; | ||
99 | + } while (row & 15); | ||
100 | + } | ||
101 | +} | ||
102 | + | ||
103 | +void HELPER(sme_fmopa_d)(void *vza, void *vzn, void *vzm, void *vpn, | ||
104 | + void *vpm, void *vst, uint32_t desc) | ||
105 | +{ | ||
106 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; | ||
107 | + uint64_t neg = (uint64_t)simd_data(desc) << 63; | ||
108 | + uint64_t *za = vza, *zn = vzn, *zm = vzm; | ||
109 | + uint8_t *pn = vpn, *pm = vpm; | ||
110 | + float_status fpst = *(float_status *)vst; | ||
111 | + | ||
112 | + set_default_nan_mode(true, &fpst); | ||
113 | + | ||
114 | + for (row = 0; row < oprsz; ++row) { | ||
115 | + if (pn[H1(row)] & 1) { | ||
116 | + uint64_t *za_row = &za[tile_vslice_index(row)]; | ||
117 | + uint64_t n = zn[row] ^ neg; | ||
118 | + | ||
119 | + for (col = 0; col < oprsz; ++col) { | ||
120 | + if (pm[H1(col)] & 1) { | ||
121 | + uint64_t *a = &za_row[col]; | ||
122 | + *a = float64_muladd(n, zm[col], *a, 0, &fpst); | ||
123 | + } | ||
124 | + } | ||
125 | + } | ||
126 | + } | ||
127 | +} | ||
128 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/target/arm/translate-sme.c | ||
131 | +++ b/target/arm/translate-sme.c | ||
132 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(ADDHA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addha_s) | ||
133 | TRANS_FEAT(ADDVA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addva_s) | ||
134 | TRANS_FEAT(ADDHA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addha_d) | ||
135 | TRANS_FEAT(ADDVA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addva_d) | ||
136 | + | ||
137 | +static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, | ||
138 | + gen_helper_gvec_5_ptr *fn) | ||
139 | +{ | ||
140 | + int svl = streaming_vec_reg_size(s); | ||
141 | + uint32_t desc = simd_desc(svl, svl, a->sub); | ||
142 | + TCGv_ptr za, zn, zm, pn, pm, fpst; | ||
143 | + | ||
144 | + if (!sme_smza_enabled_check(s)) { | ||
145 | + return true; | ||
146 | + } | ||
147 | + | ||
148 | + /* Sum XZR+zad to find ZAd. */ | ||
149 | + za = get_tile_rowcol(s, esz, 31, a->zad, false); | ||
150 | + zn = vec_full_reg_ptr(s, a->zn); | ||
151 | + zm = vec_full_reg_ptr(s, a->zm); | ||
152 | + pn = pred_full_reg_ptr(s, a->pn); | ||
153 | + pm = pred_full_reg_ptr(s, a->pm); | ||
154 | + fpst = fpstatus_ptr(FPST_FPCR); | ||
155 | + | ||
156 | + fn(za, zn, zm, pn, pm, fpst, tcg_constant_i32(desc)); | ||
157 | + | ||
158 | + tcg_temp_free_ptr(za); | ||
159 | + tcg_temp_free_ptr(zn); | ||
160 | + tcg_temp_free_ptr(pn); | ||
161 | + tcg_temp_free_ptr(pm); | ||
162 | + tcg_temp_free_ptr(fpst); | ||
163 | + return true; | ||
164 | +} | ||
165 | + | ||
166 | +TRANS_FEAT(FMOPA_s, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_s) | ||
167 | +TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_fmopa_d) | ||
120 | -- | 168 | -- |
121 | 2.25.1 | 169 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20220708151540.18136-26-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-11-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | 7 | --- |
8 | target/arm/translate-a64.c | 9 +++------ | 8 | target/arm/helper-sme.h | 2 ++ |
9 | 1 file changed, 3 insertions(+), 6 deletions(-) | 9 | target/arm/sme.decode | 2 ++ |
10 | target/arm/sme_helper.c | 56 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 30 ++++++++++++++++++++ | ||
12 | 4 files changed, 90 insertions(+) | ||
10 | 13 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_7(sme_fmopa_s, TCG_CALL_NO_RWG, |
16 | mop = endian | size | align; | 19 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) |
17 | 20 | DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, | |
18 | elements = (is_q ? 16 : 8) >> size; | 21 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) |
19 | - tcg_ebytes = tcg_const_i64(1 << size); | 22 | +DEF_HELPER_FLAGS_6(sme_bfmopa, TCG_CALL_NO_RWG, |
20 | + tcg_ebytes = tcg_constant_i64(1 << size); | 23 | + void, ptr, ptr, ptr, ptr, ptr, i32) |
21 | for (r = 0; r < rpt; r++) { | 24 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode |
22 | int e; | 25 | index XXXXXXX..XXXXXXX 100644 |
23 | for (e = 0; e < elements; e++) { | 26 | --- a/target/arm/sme.decode |
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | 27 | +++ b/target/arm/sme.decode |
25 | } | 28 | @@ -XXX,XX +XXX,XX @@ ADDVA_d 11000000 11 01000 1 ... ... ..... 00 ... @adda_64 |
29 | |||
30 | FMOPA_s 10000000 100 ..... ... ... ..... . 00 .. @op_32 | ||
31 | FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 | ||
32 | + | ||
33 | +BFMOPA 10000001 100 ..... ... ... ..... . 00 .. @op_32 | ||
34 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/sme_helper.c | ||
37 | +++ b/target/arm/sme_helper.c | ||
38 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_fmopa_d)(void *vza, void *vzn, void *vzm, void *vpn, | ||
26 | } | 39 | } |
27 | } | 40 | } |
28 | - tcg_temp_free_i64(tcg_ebytes); | 41 | } |
29 | 42 | + | |
30 | if (!is_store) { | 43 | +/* |
31 | /* For non-quad operations, setting a slice of the low | 44 | + * Alter PAIR as needed for controlling predicates being false, |
32 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | 45 | + * and for NEG on an enabled row element. |
33 | total); | 46 | + */ |
34 | mop = finalize_memop(s, scale); | 47 | +static inline uint32_t f16mop_adj_pair(uint32_t pair, uint32_t pg, uint32_t neg) |
35 | 48 | +{ | |
36 | - tcg_ebytes = tcg_const_i64(1 << scale); | 49 | + /* |
37 | + tcg_ebytes = tcg_constant_i64(1 << scale); | 50 | + * The pseudocode uses a conditional negate after the conditional zero. |
38 | for (xs = 0; xs < selem; xs++) { | 51 | + * It is simpler here to unconditionally negate before conditional zero. |
39 | if (replicate) { | 52 | + */ |
40 | /* Load and replicate to all elements */ | 53 | + pair ^= neg; |
41 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | 54 | + if (!(pg & 1)) { |
42 | tcg_gen_add_i64(clean_addr, clean_addr, tcg_ebytes); | 55 | + pair &= 0xffff0000u; |
43 | rt = (rt + 1) % 32; | 56 | + } |
44 | } | 57 | + if (!(pg & 4)) { |
45 | - tcg_temp_free_i64(tcg_ebytes); | 58 | + pair &= 0x0000ffffu; |
46 | 59 | + } | |
47 | if (is_postidx) { | 60 | + return pair; |
48 | if (rm == 31) { | 61 | +} |
49 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | 62 | + |
50 | 63 | +void HELPER(sme_bfmopa)(void *vza, void *vzn, void *vzm, void *vpn, | |
51 | if (is_zero) { | 64 | + void *vpm, uint32_t desc) |
52 | TCGv_i64 clean_addr = clean_data_tbi(s, addr); | 65 | +{ |
53 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | 66 | + intptr_t row, col, oprsz = simd_maxsz(desc); |
54 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | 67 | + uint32_t neg = simd_data(desc) * 0x80008000u; |
55 | int mem_index = get_mem_index(s); | 68 | + uint16_t *pn = vpn, *pm = vpm; |
56 | int i, n = (1 + is_pair) << LOG2_TAG_GRANULE; | 69 | + |
57 | 70 | + for (row = 0; row < oprsz; ) { | |
58 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | 71 | + uint16_t prow = pn[H2(row >> 4)]; |
59 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); | 72 | + do { |
60 | tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, MO_UQ); | 73 | + void *vza_row = vza + tile_vslice_offset(row); |
61 | } | 74 | + uint32_t n = *(uint32_t *)(vzn + H1_4(row)); |
62 | - tcg_temp_free_i64(tcg_zero); | 75 | + |
63 | } | 76 | + n = f16mop_adj_pair(n, prow, neg); |
64 | 77 | + | |
65 | if (index != 0) { | 78 | + for (col = 0; col < oprsz; ) { |
79 | + uint16_t pcol = pm[H2(col >> 4)]; | ||
80 | + do { | ||
81 | + if (prow & pcol & 0b0101) { | ||
82 | + uint32_t *a = vza_row + H1_4(col); | ||
83 | + uint32_t m = *(uint32_t *)(vzm + H1_4(col)); | ||
84 | + | ||
85 | + m = f16mop_adj_pair(m, pcol, 0); | ||
86 | + *a = bfdotadd(*a, n, m); | ||
87 | + | ||
88 | + col += 4; | ||
89 | + pcol >>= 4; | ||
90 | + } | ||
91 | + } while (col & 15); | ||
92 | + } | ||
93 | + row += 4; | ||
94 | + prow >>= 4; | ||
95 | + } while (row & 15); | ||
96 | + } | ||
97 | +} | ||
98 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/target/arm/translate-sme.c | ||
101 | +++ b/target/arm/translate-sme.c | ||
102 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(ADDVA_s, aa64_sme, do_adda, a, MO_32, gen_helper_sme_addva_s) | ||
103 | TRANS_FEAT(ADDHA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addha_d) | ||
104 | TRANS_FEAT(ADDVA_d, aa64_sme_i16i64, do_adda, a, MO_64, gen_helper_sme_addva_d) | ||
105 | |||
106 | +static bool do_outprod(DisasContext *s, arg_op *a, MemOp esz, | ||
107 | + gen_helper_gvec_5 *fn) | ||
108 | +{ | ||
109 | + int svl = streaming_vec_reg_size(s); | ||
110 | + uint32_t desc = simd_desc(svl, svl, a->sub); | ||
111 | + TCGv_ptr za, zn, zm, pn, pm; | ||
112 | + | ||
113 | + if (!sme_smza_enabled_check(s)) { | ||
114 | + return true; | ||
115 | + } | ||
116 | + | ||
117 | + /* Sum XZR+zad to find ZAd. */ | ||
118 | + za = get_tile_rowcol(s, esz, 31, a->zad, false); | ||
119 | + zn = vec_full_reg_ptr(s, a->zn); | ||
120 | + zm = vec_full_reg_ptr(s, a->zm); | ||
121 | + pn = pred_full_reg_ptr(s, a->pn); | ||
122 | + pm = pred_full_reg_ptr(s, a->pm); | ||
123 | + | ||
124 | + fn(za, zn, zm, pn, pm, tcg_constant_i32(desc)); | ||
125 | + | ||
126 | + tcg_temp_free_ptr(za); | ||
127 | + tcg_temp_free_ptr(zn); | ||
128 | + tcg_temp_free_ptr(pn); | ||
129 | + tcg_temp_free_ptr(pm); | ||
130 | + return true; | ||
131 | +} | ||
132 | + | ||
133 | static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, | ||
134 | gen_helper_gvec_5_ptr *fn) | ||
135 | { | ||
136 | @@ -XXX,XX +XXX,XX @@ static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, | ||
137 | |||
138 | TRANS_FEAT(FMOPA_s, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_s) | ||
139 | TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_fmopa_d) | ||
140 | + | ||
141 | +/* TODO: FEAT_EBF16 */ | ||
142 | +TRANS_FEAT(BFMOPA, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_bfmopa) | ||
66 | -- | 143 | -- |
67 | 2.25.1 | 144 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Message-id: 20220708151540.18136-27-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | 7 | --- |
8 | target/arm/translate-a64.c | 11 ++--------- | 8 | target/arm/helper-sme.h | 2 ++ |
9 | 1 file changed, 2 insertions(+), 9 deletions(-) | 9 | target/arm/sme.decode | 1 + |
10 | target/arm/sme_helper.c | 74 ++++++++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate-sme.c | 1 + | ||
12 | 4 files changed, 78 insertions(+) | ||
10 | 13 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 16 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate-a64.c | 17 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s) | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sme_addva_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
16 | 19 | DEF_HELPER_FLAGS_5(sme_addha_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | |
17 | static void gen_exception_internal(int excp) | 20 | DEF_HELPER_FLAGS_5(sme_addva_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
21 | |||
22 | +DEF_HELPER_FLAGS_7(sme_fmopa_h, TCG_CALL_NO_RWG, | ||
23 | + void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_7(sme_fmopa_s, TCG_CALL_NO_RWG, | ||
25 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) | ||
26 | DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, | ||
27 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/sme.decode | ||
30 | +++ b/target/arm/sme.decode | ||
31 | @@ -XXX,XX +XXX,XX @@ FMOPA_s 10000000 100 ..... ... ... ..... . 00 .. @op_32 | ||
32 | FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 | ||
33 | |||
34 | BFMOPA 10000001 100 ..... ... ... ..... . 00 .. @op_32 | ||
35 | +FMOPA_h 10000001 101 ..... ... ... ..... . 00 .. @op_32 | ||
36 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/sme_helper.c | ||
39 | +++ b/target/arm/sme_helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t f16mop_adj_pair(uint32_t pair, uint32_t pg, uint32_t neg) | ||
41 | return pair; | ||
42 | } | ||
43 | |||
44 | +static float32 f16_dotadd(float32 sum, uint32_t e1, uint32_t e2, | ||
45 | + float_status *s_std, float_status *s_odd) | ||
46 | +{ | ||
47 | + float64 e1r = float16_to_float64(e1 & 0xffff, true, s_std); | ||
48 | + float64 e1c = float16_to_float64(e1 >> 16, true, s_std); | ||
49 | + float64 e2r = float16_to_float64(e2 & 0xffff, true, s_std); | ||
50 | + float64 e2c = float16_to_float64(e2 >> 16, true, s_std); | ||
51 | + float64 t64; | ||
52 | + float32 t32; | ||
53 | + | ||
54 | + /* | ||
55 | + * The ARM pseudocode function FPDot performs both multiplies | ||
56 | + * and the add with a single rounding operation. Emulate this | ||
57 | + * by performing the first multiply in round-to-odd, then doing | ||
58 | + * the second multiply as fused multiply-add, and rounding to | ||
59 | + * float32 all in one step. | ||
60 | + */ | ||
61 | + t64 = float64_mul(e1r, e2r, s_odd); | ||
62 | + t64 = float64r32_muladd(e1c, e2c, t64, 0, s_std); | ||
63 | + | ||
64 | + /* This conversion is exact, because we've already rounded. */ | ||
65 | + t32 = float64_to_float32(t64, s_std); | ||
66 | + | ||
67 | + /* The final accumulation step is not fused. */ | ||
68 | + return float32_add(sum, t32, s_std); | ||
69 | +} | ||
70 | + | ||
71 | +void HELPER(sme_fmopa_h)(void *vza, void *vzn, void *vzm, void *vpn, | ||
72 | + void *vpm, void *vst, uint32_t desc) | ||
73 | +{ | ||
74 | + intptr_t row, col, oprsz = simd_maxsz(desc); | ||
75 | + uint32_t neg = simd_data(desc) * 0x80008000u; | ||
76 | + uint16_t *pn = vpn, *pm = vpm; | ||
77 | + float_status fpst_odd, fpst_std; | ||
78 | + | ||
79 | + /* | ||
80 | + * Make a copy of float_status because this operation does not | ||
81 | + * update the cumulative fp exception status. It also produces | ||
82 | + * default nans. Make a second copy with round-to-odd -- see above. | ||
83 | + */ | ||
84 | + fpst_std = *(float_status *)vst; | ||
85 | + set_default_nan_mode(true, &fpst_std); | ||
86 | + fpst_odd = fpst_std; | ||
87 | + set_float_rounding_mode(float_round_to_odd, &fpst_odd); | ||
88 | + | ||
89 | + for (row = 0; row < oprsz; ) { | ||
90 | + uint16_t prow = pn[H2(row >> 4)]; | ||
91 | + do { | ||
92 | + void *vza_row = vza + tile_vslice_offset(row); | ||
93 | + uint32_t n = *(uint32_t *)(vzn + H1_4(row)); | ||
94 | + | ||
95 | + n = f16mop_adj_pair(n, prow, neg); | ||
96 | + | ||
97 | + for (col = 0; col < oprsz; ) { | ||
98 | + uint16_t pcol = pm[H2(col >> 4)]; | ||
99 | + do { | ||
100 | + if (prow & pcol & 0b0101) { | ||
101 | + uint32_t *a = vza_row + H1_4(col); | ||
102 | + uint32_t m = *(uint32_t *)(vzm + H1_4(col)); | ||
103 | + | ||
104 | + m = f16mop_adj_pair(m, pcol, 0); | ||
105 | + *a = f16_dotadd(*a, n, m, &fpst_std, &fpst_odd); | ||
106 | + | ||
107 | + col += 4; | ||
108 | + pcol >>= 4; | ||
109 | + } | ||
110 | + } while (col & 15); | ||
111 | + } | ||
112 | + row += 4; | ||
113 | + prow >>= 4; | ||
114 | + } while (row & 15); | ||
115 | + } | ||
116 | +} | ||
117 | + | ||
118 | void HELPER(sme_bfmopa)(void *vza, void *vzn, void *vzm, void *vpn, | ||
119 | void *vpm, uint32_t desc) | ||
18 | { | 120 | { |
19 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); | 121 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c |
20 | - | 122 | index XXXXXXX..XXXXXXX 100644 |
21 | assert(excp_is_internal(excp)); | 123 | --- a/target/arm/translate-sme.c |
22 | - gen_helper_exception_internal(cpu_env, tcg_excp); | 124 | +++ b/target/arm/translate-sme.c |
23 | - tcg_temp_free_i32(tcg_excp); | 125 | @@ -XXX,XX +XXX,XX @@ static bool do_outprod_fpst(DisasContext *s, arg_op *a, MemOp esz, |
24 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); | 126 | return true; |
25 | } | 127 | } |
26 | 128 | ||
27 | static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) | 129 | +TRANS_FEAT(FMOPA_h, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_h) |
28 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) | 130 | TRANS_FEAT(FMOPA_s, aa64_sme, do_outprod_fpst, a, MO_32, gen_helper_sme_fmopa_s) |
29 | 131 | TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_fmopa_d) | |
30 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syndrome) | ||
31 | { | ||
32 | - TCGv_i32 tcg_syn; | ||
33 | - | ||
34 | gen_a64_set_pc_im(s->pc_curr); | ||
35 | - tcg_syn = tcg_const_i32(syndrome); | ||
36 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
37 | - tcg_temp_free_i32(tcg_syn); | ||
38 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syndrome)); | ||
39 | s->base.is_jmp = DISAS_NORETURN; | ||
40 | } | ||
41 | 132 | ||
42 | -- | 133 | -- |
43 | 2.25.1 | 134 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-6-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 13 +++---------- | ||
9 | 1 file changed, 3 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_axflag(void) | ||
16 | static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
17 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
18 | { | ||
19 | - TCGv_i32 t1; | ||
20 | int op = op1 << 3 | op2; | ||
21 | |||
22 | /* End the TB by default, chaining is ok. */ | ||
23 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
24 | if (s->current_el == 0) { | ||
25 | goto do_unallocated; | ||
26 | } | ||
27 | - t1 = tcg_const_i32(crm & PSTATE_SP); | ||
28 | - gen_helper_msr_i_spsel(cpu_env, t1); | ||
29 | - tcg_temp_free_i32(t1); | ||
30 | + gen_helper_msr_i_spsel(cpu_env, tcg_constant_i32(crm & PSTATE_SP)); | ||
31 | break; | ||
32 | |||
33 | case 0x19: /* SSBS */ | ||
34 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
35 | break; | ||
36 | |||
37 | case 0x1e: /* DAIFSet */ | ||
38 | - t1 = tcg_const_i32(crm); | ||
39 | - gen_helper_msr_i_daifset(cpu_env, t1); | ||
40 | - tcg_temp_free_i32(t1); | ||
41 | + gen_helper_msr_i_daifset(cpu_env, tcg_constant_i32(crm)); | ||
42 | break; | ||
43 | |||
44 | case 0x1f: /* DAIFClear */ | ||
45 | - t1 = tcg_const_i32(crm); | ||
46 | - gen_helper_msr_i_daifclear(cpu_env, t1); | ||
47 | - tcg_temp_free_i32(t1); | ||
48 | + gen_helper_msr_i_daifclear(cpu_env, tcg_constant_i32(crm)); | ||
49 | /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
50 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
51 | break; | ||
52 | -- | ||
53 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 31 +++++++++---------------------- | ||
9 | 1 file changed, 9 insertions(+), 22 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
16 | /* Emit code to perform further access permissions checks at | ||
17 | * runtime; this may result in an exception. | ||
18 | */ | ||
19 | - TCGv_ptr tmpptr; | ||
20 | - TCGv_i32 tcg_syn, tcg_isread; | ||
21 | uint32_t syndrome; | ||
22 | |||
23 | - gen_a64_set_pc_im(s->pc_curr); | ||
24 | - tmpptr = tcg_const_ptr(ri); | ||
25 | syndrome = syn_aa64_sysregtrap(op0, op1, op2, crn, crm, rt, isread); | ||
26 | - tcg_syn = tcg_const_i32(syndrome); | ||
27 | - tcg_isread = tcg_const_i32(isread); | ||
28 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, tcg_isread); | ||
29 | - tcg_temp_free_ptr(tmpptr); | ||
30 | - tcg_temp_free_i32(tcg_syn); | ||
31 | - tcg_temp_free_i32(tcg_isread); | ||
32 | + gen_a64_set_pc_im(s->pc_curr); | ||
33 | + gen_helper_access_check_cp_reg(cpu_env, | ||
34 | + tcg_constant_ptr(ri), | ||
35 | + tcg_constant_i32(syndrome), | ||
36 | + tcg_constant_i32(isread)); | ||
37 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
38 | /* | ||
39 | * The readfn or writefn might raise an exception; | ||
40 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
41 | case ARM_CP_DC_ZVA: | ||
42 | /* Writes clear the aligned block of memory which rt points into. */ | ||
43 | if (s->mte_active[0]) { | ||
44 | - TCGv_i32 t_desc; | ||
45 | int desc = 0; | ||
46 | |||
47 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
48 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
49 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
50 | - t_desc = tcg_const_i32(desc); | ||
51 | |||
52 | tcg_rt = new_tmp_a64(s); | ||
53 | - gen_helper_mte_check_zva(tcg_rt, cpu_env, t_desc, cpu_reg(s, rt)); | ||
54 | - tcg_temp_free_i32(t_desc); | ||
55 | + gen_helper_mte_check_zva(tcg_rt, cpu_env, | ||
56 | + tcg_constant_i32(desc), cpu_reg(s, rt)); | ||
57 | } else { | ||
58 | tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
61 | if (ri->type & ARM_CP_CONST) { | ||
62 | tcg_gen_movi_i64(tcg_rt, ri->resetvalue); | ||
63 | } else if (ri->readfn) { | ||
64 | - TCGv_ptr tmpptr; | ||
65 | - tmpptr = tcg_const_ptr(ri); | ||
66 | - gen_helper_get_cp_reg64(tcg_rt, cpu_env, tmpptr); | ||
67 | - tcg_temp_free_ptr(tmpptr); | ||
68 | + gen_helper_get_cp_reg64(tcg_rt, cpu_env, tcg_constant_ptr(ri)); | ||
69 | } else { | ||
70 | tcg_gen_ld_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
73 | /* If not forbidden by access permissions, treat as WI */ | ||
74 | return; | ||
75 | } else if (ri->writefn) { | ||
76 | - TCGv_ptr tmpptr; | ||
77 | - tmpptr = tcg_const_ptr(ri); | ||
78 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tcg_rt); | ||
79 | - tcg_temp_free_ptr(tmpptr); | ||
80 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), tcg_rt); | ||
81 | } else { | ||
82 | tcg_gen_st_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
83 | } | ||
84 | -- | ||
85 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-8-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 5 +---- | ||
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
16 | int opc = extract32(insn, 21, 3); | ||
17 | int op2_ll = extract32(insn, 0, 5); | ||
18 | int imm16 = extract32(insn, 5, 16); | ||
19 | - TCGv_i32 tmp; | ||
20 | |||
21 | switch (opc) { | ||
22 | case 0: | ||
23 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
24 | break; | ||
25 | } | ||
26 | gen_a64_set_pc_im(s->pc_curr); | ||
27 | - tmp = tcg_const_i32(syn_aa64_smc(imm16)); | ||
28 | - gen_helper_pre_smc(cpu_env, tmp); | ||
29 | - tcg_temp_free_i32(tmp); | ||
30 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa64_smc(imm16))); | ||
31 | gen_ss_advance(s); | ||
32 | gen_exception_insn(s, s->base.pc_next, EXCP_SMC, | ||
33 | syn_aa64_smc(imm16), 3); | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-9-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 6 ++---- | ||
9 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
16 | tcg_temp_free_i64(cmp); | ||
17 | } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
18 | if (HAVE_CMPXCHG128) { | ||
19 | - TCGv_i32 tcg_rs = tcg_const_i32(rs); | ||
20 | + TCGv_i32 tcg_rs = tcg_constant_i32(rs); | ||
21 | if (s->be_data == MO_LE) { | ||
22 | gen_helper_casp_le_parallel(cpu_env, tcg_rs, | ||
23 | clean_addr, t1, t2); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
25 | gen_helper_casp_be_parallel(cpu_env, tcg_rs, | ||
26 | clean_addr, t1, t2); | ||
27 | } | ||
28 | - tcg_temp_free_i32(tcg_rs); | ||
29 | } else { | ||
30 | gen_helper_exit_atomic(cpu_env); | ||
31 | s->base.is_jmp = DISAS_NORETURN; | ||
32 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
33 | TCGv_i64 a2 = tcg_temp_new_i64(); | ||
34 | TCGv_i64 c1 = tcg_temp_new_i64(); | ||
35 | TCGv_i64 c2 = tcg_temp_new_i64(); | ||
36 | - TCGv_i64 zero = tcg_const_i64(0); | ||
37 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
38 | |||
39 | /* Load the two words, in memory order. */ | ||
40 | tcg_gen_qemu_ld_i64(d1, clean_addr, memidx, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
42 | tcg_temp_free_i64(a2); | ||
43 | tcg_temp_free_i64(c1); | ||
44 | tcg_temp_free_i64(c2); | ||
45 | - tcg_temp_free_i64(zero); | ||
46 | |||
47 | /* Write back the data from memory to Rs. */ | ||
48 | tcg_gen_mov_i64(s1, d1); | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is SMOPA, SUMOPA, USMOPA_s, UMOPA, for both Int8 and Int16. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20220708151540.18136-28-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-14-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | target/arm/translate-a64.c | 6 +----- | 10 | target/arm/helper-sme.h | 16 ++++++++ |
9 | 1 file changed, 1 insertion(+), 5 deletions(-) | 11 | target/arm/sme.decode | 10 +++++ |
12 | target/arm/sme_helper.c | 82 ++++++++++++++++++++++++++++++++++++++ | ||
13 | target/arm/translate-sme.c | 10 +++++ | ||
14 | 4 files changed, 118 insertions(+) | ||
10 | 15 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 16 | diff --git a/target/arm/helper-sme.h b/target/arm/helper-sme.h |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 18 | --- a/target/arm/helper-sme.h |
14 | +++ b/target/arm/translate-a64.c | 19 | +++ b/target/arm/helper-sme.h |
15 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_7(sme_fmopa_d, TCG_CALL_NO_RWG, |
16 | if (shift_i == 0) { | 21 | void, ptr, ptr, ptr, ptr, ptr, ptr, i32) |
17 | tcg_gen_mov_i64(dst, src); | 22 | DEF_HELPER_FLAGS_6(sme_bfmopa, TCG_CALL_NO_RWG, |
18 | } else { | 23 | void, ptr, ptr, ptr, ptr, ptr, i32) |
19 | - TCGv_i64 shift_const; | 24 | +DEF_HELPER_FLAGS_6(sme_smopa_s, TCG_CALL_NO_RWG, |
20 | - | 25 | + void, ptr, ptr, ptr, ptr, ptr, i32) |
21 | - shift_const = tcg_const_i64(shift_i); | 26 | +DEF_HELPER_FLAGS_6(sme_umopa_s, TCG_CALL_NO_RWG, |
22 | - shift_reg(dst, src, sf, shift_type, shift_const); | 27 | + void, ptr, ptr, ptr, ptr, ptr, i32) |
23 | - tcg_temp_free_i64(shift_const); | 28 | +DEF_HELPER_FLAGS_6(sme_sumopa_s, TCG_CALL_NO_RWG, |
24 | + shift_reg(dst, src, sf, shift_type, tcg_constant_i64(shift_i)); | 29 | + void, ptr, ptr, ptr, ptr, ptr, i32) |
30 | +DEF_HELPER_FLAGS_6(sme_usmopa_s, TCG_CALL_NO_RWG, | ||
31 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_6(sme_smopa_d, TCG_CALL_NO_RWG, | ||
33 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_6(sme_umopa_d, TCG_CALL_NO_RWG, | ||
35 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_6(sme_sumopa_d, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_6(sme_usmopa_d, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
40 | diff --git a/target/arm/sme.decode b/target/arm/sme.decode | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/sme.decode | ||
43 | +++ b/target/arm/sme.decode | ||
44 | @@ -XXX,XX +XXX,XX @@ FMOPA_d 10000000 110 ..... ... ... ..... . 0 ... @op_64 | ||
45 | |||
46 | BFMOPA 10000001 100 ..... ... ... ..... . 00 .. @op_32 | ||
47 | FMOPA_h 10000001 101 ..... ... ... ..... . 00 .. @op_32 | ||
48 | + | ||
49 | +SMOPA_s 1010000 0 10 0 ..... ... ... ..... . 00 .. @op_32 | ||
50 | +SUMOPA_s 1010000 0 10 1 ..... ... ... ..... . 00 .. @op_32 | ||
51 | +USMOPA_s 1010000 1 10 0 ..... ... ... ..... . 00 .. @op_32 | ||
52 | +UMOPA_s 1010000 1 10 1 ..... ... ... ..... . 00 .. @op_32 | ||
53 | + | ||
54 | +SMOPA_d 1010000 0 11 0 ..... ... ... ..... . 0 ... @op_64 | ||
55 | +SUMOPA_d 1010000 0 11 1 ..... ... ... ..... . 0 ... @op_64 | ||
56 | +USMOPA_d 1010000 1 11 0 ..... ... ... ..... . 0 ... @op_64 | ||
57 | +UMOPA_d 1010000 1 11 1 ..... ... ... ..... . 0 ... @op_64 | ||
58 | diff --git a/target/arm/sme_helper.c b/target/arm/sme_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/sme_helper.c | ||
61 | +++ b/target/arm/sme_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ void HELPER(sme_bfmopa)(void *vza, void *vzn, void *vzm, void *vpn, | ||
63 | } while (row & 15); | ||
25 | } | 64 | } |
26 | } | 65 | } |
27 | 66 | + | |
67 | +typedef uint64_t IMOPFn(uint64_t, uint64_t, uint64_t, uint8_t, bool); | ||
68 | + | ||
69 | +static inline void do_imopa(uint64_t *za, uint64_t *zn, uint64_t *zm, | ||
70 | + uint8_t *pn, uint8_t *pm, | ||
71 | + uint32_t desc, IMOPFn *fn) | ||
72 | +{ | ||
73 | + intptr_t row, col, oprsz = simd_oprsz(desc) / 8; | ||
74 | + bool neg = simd_data(desc); | ||
75 | + | ||
76 | + for (row = 0; row < oprsz; ++row) { | ||
77 | + uint8_t pa = pn[H1(row)]; | ||
78 | + uint64_t *za_row = &za[tile_vslice_index(row)]; | ||
79 | + uint64_t n = zn[row]; | ||
80 | + | ||
81 | + for (col = 0; col < oprsz; ++col) { | ||
82 | + uint8_t pb = pm[H1(col)]; | ||
83 | + uint64_t *a = &za_row[col]; | ||
84 | + | ||
85 | + *a = fn(n, zm[col], *a, pa & pb, neg); | ||
86 | + } | ||
87 | + } | ||
88 | +} | ||
89 | + | ||
90 | +#define DEF_IMOP_32(NAME, NTYPE, MTYPE) \ | ||
91 | +static uint64_t NAME(uint64_t n, uint64_t m, uint64_t a, uint8_t p, bool neg) \ | ||
92 | +{ \ | ||
93 | + uint32_t sum0 = 0, sum1 = 0; \ | ||
94 | + /* Apply P to N as a mask, making the inactive elements 0. */ \ | ||
95 | + n &= expand_pred_b(p); \ | ||
96 | + sum0 += (NTYPE)(n >> 0) * (MTYPE)(m >> 0); \ | ||
97 | + sum0 += (NTYPE)(n >> 8) * (MTYPE)(m >> 8); \ | ||
98 | + sum0 += (NTYPE)(n >> 16) * (MTYPE)(m >> 16); \ | ||
99 | + sum0 += (NTYPE)(n >> 24) * (MTYPE)(m >> 24); \ | ||
100 | + sum1 += (NTYPE)(n >> 32) * (MTYPE)(m >> 32); \ | ||
101 | + sum1 += (NTYPE)(n >> 40) * (MTYPE)(m >> 40); \ | ||
102 | + sum1 += (NTYPE)(n >> 48) * (MTYPE)(m >> 48); \ | ||
103 | + sum1 += (NTYPE)(n >> 56) * (MTYPE)(m >> 56); \ | ||
104 | + if (neg) { \ | ||
105 | + sum0 = (uint32_t)a - sum0, sum1 = (uint32_t)(a >> 32) - sum1; \ | ||
106 | + } else { \ | ||
107 | + sum0 = (uint32_t)a + sum0, sum1 = (uint32_t)(a >> 32) + sum1; \ | ||
108 | + } \ | ||
109 | + return ((uint64_t)sum1 << 32) | sum0; \ | ||
110 | +} | ||
111 | + | ||
112 | +#define DEF_IMOP_64(NAME, NTYPE, MTYPE) \ | ||
113 | +static uint64_t NAME(uint64_t n, uint64_t m, uint64_t a, uint8_t p, bool neg) \ | ||
114 | +{ \ | ||
115 | + uint64_t sum = 0; \ | ||
116 | + /* Apply P to N as a mask, making the inactive elements 0. */ \ | ||
117 | + n &= expand_pred_h(p); \ | ||
118 | + sum += (NTYPE)(n >> 0) * (MTYPE)(m >> 0); \ | ||
119 | + sum += (NTYPE)(n >> 16) * (MTYPE)(m >> 16); \ | ||
120 | + sum += (NTYPE)(n >> 32) * (MTYPE)(m >> 32); \ | ||
121 | + sum += (NTYPE)(n >> 48) * (MTYPE)(m >> 48); \ | ||
122 | + return neg ? a - sum : a + sum; \ | ||
123 | +} | ||
124 | + | ||
125 | +DEF_IMOP_32(smopa_s, int8_t, int8_t) | ||
126 | +DEF_IMOP_32(umopa_s, uint8_t, uint8_t) | ||
127 | +DEF_IMOP_32(sumopa_s, int8_t, uint8_t) | ||
128 | +DEF_IMOP_32(usmopa_s, uint8_t, int8_t) | ||
129 | + | ||
130 | +DEF_IMOP_64(smopa_d, int16_t, int16_t) | ||
131 | +DEF_IMOP_64(umopa_d, uint16_t, uint16_t) | ||
132 | +DEF_IMOP_64(sumopa_d, int16_t, uint16_t) | ||
133 | +DEF_IMOP_64(usmopa_d, uint16_t, int16_t) | ||
134 | + | ||
135 | +#define DEF_IMOPH(NAME) \ | ||
136 | + void HELPER(sme_##NAME)(void *vza, void *vzn, void *vzm, void *vpn, \ | ||
137 | + void *vpm, uint32_t desc) \ | ||
138 | + { do_imopa(vza, vzn, vzm, vpn, vpm, desc, NAME); } | ||
139 | + | ||
140 | +DEF_IMOPH(smopa_s) | ||
141 | +DEF_IMOPH(umopa_s) | ||
142 | +DEF_IMOPH(sumopa_s) | ||
143 | +DEF_IMOPH(usmopa_s) | ||
144 | +DEF_IMOPH(smopa_d) | ||
145 | +DEF_IMOPH(umopa_d) | ||
146 | +DEF_IMOPH(sumopa_d) | ||
147 | +DEF_IMOPH(usmopa_d) | ||
148 | diff --git a/target/arm/translate-sme.c b/target/arm/translate-sme.c | ||
149 | index XXXXXXX..XXXXXXX 100644 | ||
150 | --- a/target/arm/translate-sme.c | ||
151 | +++ b/target/arm/translate-sme.c | ||
152 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(FMOPA_d, aa64_sme_f64f64, do_outprod_fpst, a, MO_64, gen_helper_sme_f | ||
153 | |||
154 | /* TODO: FEAT_EBF16 */ | ||
155 | TRANS_FEAT(BFMOPA, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_bfmopa) | ||
156 | + | ||
157 | +TRANS_FEAT(SMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_smopa_s) | ||
158 | +TRANS_FEAT(UMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_umopa_s) | ||
159 | +TRANS_FEAT(SUMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_sumopa_s) | ||
160 | +TRANS_FEAT(USMOPA_s, aa64_sme, do_outprod, a, MO_32, gen_helper_sme_usmopa_s) | ||
161 | + | ||
162 | +TRANS_FEAT(SMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_smopa_d) | ||
163 | +TRANS_FEAT(UMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_umopa_d) | ||
164 | +TRANS_FEAT(SUMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_sumopa_d) | ||
165 | +TRANS_FEAT(USMOPA_d, aa64_sme_i16i64, do_outprod, a, MO_64, gen_helper_sme_usmopa_d) | ||
28 | -- | 166 | -- |
29 | 2.25.1 | 167 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is an SVE instruction that operates using the SVE vector | ||
4 | length but that it is present only if SME is implemented. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-29-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-41-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 7 +++---- | 11 | target/arm/sve.decode | 20 +++++++++++++ |
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | 12 | target/arm/translate-sve.c | 57 ++++++++++++++++++++++++++++++++++++++ |
13 | 2 files changed, 77 insertions(+) | ||
10 | 14 | ||
15 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/sve.decode | ||
18 | +++ b/target/arm/sve.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ BFMLALT_zzxw 01100100 11 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
20 | |||
21 | ### SVE2 floating-point bfloat16 dot-product (indexed) | ||
22 | BFDOT_zzxz 01100100 01 1 ..... 010000 ..... ..... @rrxr_2 esz=2 | ||
23 | + | ||
24 | +### SVE broadcast predicate element | ||
25 | + | ||
26 | +&psel esz pd pn pm rv imm | ||
27 | +%psel_rv 16:2 !function=plus_12 | ||
28 | +%psel_imm_b 22:2 19:2 | ||
29 | +%psel_imm_h 22:2 20:1 | ||
30 | +%psel_imm_s 22:2 | ||
31 | +%psel_imm_d 23:1 | ||
32 | +@psel ........ .. . ... .. .. pn:4 . pm:4 . pd:4 \ | ||
33 | + &psel rv=%psel_rv | ||
34 | + | ||
35 | +PSEL 00100101 .. 1 ..1 .. 01 .... 0 .... 0 .... \ | ||
36 | + @psel esz=0 imm=%psel_imm_b | ||
37 | +PSEL 00100101 .. 1 .10 .. 01 .... 0 .... 0 .... \ | ||
38 | + @psel esz=1 imm=%psel_imm_h | ||
39 | +PSEL 00100101 .. 1 100 .. 01 .... 0 .... 0 .... \ | ||
40 | + @psel esz=2 imm=%psel_imm_s | ||
41 | +PSEL 00100101 .1 1 000 .. 01 .... 0 .... 0 .... \ | ||
42 | + @psel esz=3 imm=%psel_imm_d | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 43 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 45 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 46 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, | 47 | @@ -XXX,XX +XXX,XX @@ static bool do_BFMLAL_zzxw(DisasContext *s, arg_rrxr_esz *a, bool sel) |
16 | bool before, TCGv_i64 reg_val) | 48 | |
17 | { | 49 | TRANS_FEAT(BFMLALB_zzxw, aa64_sve_bf16, do_BFMLAL_zzxw, a, false) |
18 | TCGv_i32 last = tcg_temp_new_i32(); | 50 | TRANS_FEAT(BFMLALT_zzxw, aa64_sve_bf16, do_BFMLAL_zzxw, a, true) |
19 | - TCGv_i64 ele, cmp, zero; | 51 | + |
20 | + TCGv_i64 ele, cmp; | 52 | +static bool trans_PSEL(DisasContext *s, arg_psel *a) |
21 | 53 | +{ | |
22 | find_last_active(s, last, esz, pg); | 54 | + int vl = vec_full_reg_size(s); |
23 | 55 | + int pl = pred_gvec_reg_size(s); | |
24 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, | 56 | + int elements = vl >> a->esz; |
25 | ele = load_last_active(s, last, rm, esz); | 57 | + TCGv_i64 tmp, didx, dbit; |
26 | tcg_temp_free_i32(last); | 58 | + TCGv_ptr ptr; |
27 | 59 | + | |
28 | - zero = tcg_const_i64(0); | 60 | + if (!dc_isar_feature(aa64_sme, s)) { |
29 | - tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, zero, ele, reg_val); | 61 | + return false; |
30 | + tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, tcg_constant_i64(0), | 62 | + } |
31 | + ele, reg_val); | 63 | + if (!sve_access_check(s)) { |
32 | 64 | + return true; | |
33 | - tcg_temp_free_i64(zero); | 65 | + } |
34 | tcg_temp_free_i64(cmp); | 66 | + |
35 | tcg_temp_free_i64(ele); | 67 | + tmp = tcg_temp_new_i64(); |
36 | } | 68 | + dbit = tcg_temp_new_i64(); |
69 | + didx = tcg_temp_new_i64(); | ||
70 | + ptr = tcg_temp_new_ptr(); | ||
71 | + | ||
72 | + /* Compute the predicate element. */ | ||
73 | + tcg_gen_addi_i64(tmp, cpu_reg(s, a->rv), a->imm); | ||
74 | + if (is_power_of_2(elements)) { | ||
75 | + tcg_gen_andi_i64(tmp, tmp, elements - 1); | ||
76 | + } else { | ||
77 | + tcg_gen_remu_i64(tmp, tmp, tcg_constant_i64(elements)); | ||
78 | + } | ||
79 | + | ||
80 | + /* Extract the predicate byte and bit indices. */ | ||
81 | + tcg_gen_shli_i64(tmp, tmp, a->esz); | ||
82 | + tcg_gen_andi_i64(dbit, tmp, 7); | ||
83 | + tcg_gen_shri_i64(didx, tmp, 3); | ||
84 | + if (HOST_BIG_ENDIAN) { | ||
85 | + tcg_gen_xori_i64(didx, didx, 7); | ||
86 | + } | ||
87 | + | ||
88 | + /* Load the predicate word. */ | ||
89 | + tcg_gen_trunc_i64_ptr(ptr, didx); | ||
90 | + tcg_gen_add_ptr(ptr, ptr, cpu_env); | ||
91 | + tcg_gen_ld8u_i64(tmp, ptr, pred_full_reg_offset(s, a->pm)); | ||
92 | + | ||
93 | + /* Extract the predicate bit and replicate to MO_64. */ | ||
94 | + tcg_gen_shr_i64(tmp, tmp, dbit); | ||
95 | + tcg_gen_andi_i64(tmp, tmp, 1); | ||
96 | + tcg_gen_neg_i64(tmp, tmp); | ||
97 | + | ||
98 | + /* Apply to either copy the source, or write zeros. */ | ||
99 | + tcg_gen_gvec_ands(MO_64, pred_full_reg_offset(s, a->pd), | ||
100 | + pred_full_reg_offset(s, a->pn), tmp, pl, pl); | ||
101 | + | ||
102 | + tcg_temp_free_i64(tmp); | ||
103 | + tcg_temp_free_i64(dbit); | ||
104 | + tcg_temp_free_i64(didx); | ||
105 | + tcg_temp_free_ptr(ptr); | ||
106 | + return true; | ||
107 | +} | ||
37 | -- | 108 | -- |
38 | 2.25.1 | 109 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is an SVE instruction that operates using the SVE vector | ||
4 | length but that it is present only if SME is implemented. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-30-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-40-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 12 ++++-------- | 11 | target/arm/helper-sve.h | 2 ++ |
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | 12 | target/arm/sve.decode | 1 + |
13 | target/arm/sve_helper.c | 16 ++++++++++++++++ | ||
14 | target/arm/translate-sve.c | 2 ++ | ||
15 | 4 files changed, 21 insertions(+) | ||
10 | 16 | ||
17 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper-sve.h | ||
20 | +++ b/target/arm/helper-sve.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_revh_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
22 | |||
23 | DEF_HELPER_FLAGS_4(sve_revw_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
24 | |||
25 | +DEF_HELPER_FLAGS_4(sme_revd_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
26 | + | ||
27 | DEF_HELPER_FLAGS_4(sve_rbit_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
28 | DEF_HELPER_FLAGS_4(sve_rbit_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | DEF_HELPER_FLAGS_4(sve_rbit_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
30 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/sve.decode | ||
33 | +++ b/target/arm/sve.decode | ||
34 | @@ -XXX,XX +XXX,XX @@ REVB 00000101 .. 1001 00 100 ... ..... ..... @rd_pg_rn | ||
35 | REVH 00000101 .. 1001 01 100 ... ..... ..... @rd_pg_rn | ||
36 | REVW 00000101 .. 1001 10 100 ... ..... ..... @rd_pg_rn | ||
37 | RBIT 00000101 .. 1001 11 100 ... ..... ..... @rd_pg_rn | ||
38 | +REVD 00000101 00 1011 10 100 ... ..... ..... @rd_pg_rn_e0 | ||
39 | |||
40 | # SVE vector splice (predicated, destructive) | ||
41 | SPLICE 00000101 .. 101 100 100 ... ..... ..... @rdn_pg_rm | ||
42 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/sve_helper.c | ||
45 | +++ b/target/arm/sve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_ZPZ_D(sve_revh_d, uint64_t, hswap64) | ||
47 | |||
48 | DO_ZPZ_D(sve_revw_d, uint64_t, wswap64) | ||
49 | |||
50 | +void HELPER(sme_revd_q)(void *vd, void *vn, void *vg, uint32_t desc) | ||
51 | +{ | ||
52 | + intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
53 | + uint64_t *d = vd, *n = vn; | ||
54 | + uint8_t *pg = vg; | ||
55 | + | ||
56 | + for (i = 0; i < opr_sz; i += 2) { | ||
57 | + if (pg[H1(i)] & 1) { | ||
58 | + uint64_t n0 = n[i + 0]; | ||
59 | + uint64_t n1 = n[i + 1]; | ||
60 | + d[i + 0] = n1; | ||
61 | + d[i + 1] = n0; | ||
62 | + } | ||
63 | + } | ||
64 | +} | ||
65 | + | ||
66 | DO_ZPZ(sve_rbit_b, uint8_t, H1, revbit8) | ||
67 | DO_ZPZ(sve_rbit_h, uint16_t, H1_2, revbit16) | ||
68 | DO_ZPZ(sve_rbit_s, uint32_t, H1_4, revbit32) | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 69 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 70 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 71 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 72 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static void incr_last_active(DisasContext *s, TCGv_i32 last, int esz) | 73 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(REVH, aa64_sve, gen_gvec_ool_arg_zpz, revh_fns[a->esz], a, 0) |
16 | if (is_power_of_2(vsz)) { | 74 | TRANS_FEAT(REVW, aa64_sve, gen_gvec_ool_arg_zpz, |
17 | tcg_gen_andi_i32(last, last, vsz - 1); | 75 | a->esz == 3 ? gen_helper_sve_revw_d : NULL, a, 0) |
18 | } else { | 76 | |
19 | - TCGv_i32 max = tcg_const_i32(vsz); | 77 | +TRANS_FEAT(REVD, aa64_sme, gen_gvec_ool_arg_zpz, gen_helper_sme_revd_q, a, 0) |
20 | - TCGv_i32 zero = tcg_const_i32(0); | 78 | + |
21 | + TCGv_i32 max = tcg_constant_i32(vsz); | 79 | TRANS_FEAT(SPLICE, aa64_sve, gen_gvec_ool_arg_zpzz, |
22 | + TCGv_i32 zero = tcg_constant_i32(0); | 80 | gen_helper_sve_splice, a, a->esz) |
23 | tcg_gen_movcond_i32(TCG_COND_GEU, last, last, max, zero, last); | ||
24 | - tcg_temp_free_i32(max); | ||
25 | - tcg_temp_free_i32(zero); | ||
26 | } | ||
27 | } | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ static void wrap_last_active(DisasContext *s, TCGv_i32 last, int esz) | ||
30 | if (is_power_of_2(vsz)) { | ||
31 | tcg_gen_andi_i32(last, last, vsz - 1); | ||
32 | } else { | ||
33 | - TCGv_i32 max = tcg_const_i32(vsz - (1 << esz)); | ||
34 | - TCGv_i32 zero = tcg_const_i32(0); | ||
35 | + TCGv_i32 max = tcg_constant_i32(vsz - (1 << esz)); | ||
36 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
37 | tcg_gen_movcond_i32(TCG_COND_LT, last, last, zero, max, last); | ||
38 | - tcg_temp_free_i32(max); | ||
39 | - tcg_temp_free_i32(zero); | ||
40 | } | ||
41 | } | ||
42 | 81 | ||
43 | -- | 82 | -- |
44 | 2.25.1 | 83 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is an SVE instruction that operates using the SVE vector | ||
4 | length but that it is present only if SME is implemented. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-31-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-38-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-sve.c | 18 ++++++------------ | 11 | target/arm/helper.h | 18 +++++++ |
9 | 1 file changed, 6 insertions(+), 12 deletions(-) | 12 | target/arm/sve.decode | 5 ++ |
13 | target/arm/translate-sve.c | 102 +++++++++++++++++++++++++++++++++++++ | ||
14 | target/arm/vec_helper.c | 24 +++++++++ | ||
15 | 4 files changed, 149 insertions(+) | ||
10 | 16 | ||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper.h | ||
20 | +++ b/target/arm/helper.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(gvec_bfmlal, TCG_CALL_NO_RWG, | ||
22 | DEF_HELPER_FLAGS_6(gvec_bfmlal_idx, TCG_CALL_NO_RWG, | ||
23 | void, ptr, ptr, ptr, ptr, ptr, i32) | ||
24 | |||
25 | +DEF_HELPER_FLAGS_5(gvec_sclamp_b, TCG_CALL_NO_RWG, | ||
26 | + void, ptr, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_5(gvec_sclamp_h, TCG_CALL_NO_RWG, | ||
28 | + void, ptr, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_5(gvec_sclamp_s, TCG_CALL_NO_RWG, | ||
30 | + void, ptr, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_5(gvec_sclamp_d, TCG_CALL_NO_RWG, | ||
32 | + void, ptr, ptr, ptr, ptr, i32) | ||
33 | + | ||
34 | +DEF_HELPER_FLAGS_5(gvec_uclamp_b, TCG_CALL_NO_RWG, | ||
35 | + void, ptr, ptr, ptr, ptr, i32) | ||
36 | +DEF_HELPER_FLAGS_5(gvec_uclamp_h, TCG_CALL_NO_RWG, | ||
37 | + void, ptr, ptr, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_5(gvec_uclamp_s, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_5(gvec_uclamp_d, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, ptr, i32) | ||
42 | + | ||
43 | #ifdef TARGET_AARCH64 | ||
44 | #include "helper-a64.h" | ||
45 | #include "helper-sve.h" | ||
46 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/sve.decode | ||
49 | +++ b/target/arm/sve.decode | ||
50 | @@ -XXX,XX +XXX,XX @@ PSEL 00100101 .. 1 100 .. 01 .... 0 .... 0 .... \ | ||
51 | @psel esz=2 imm=%psel_imm_s | ||
52 | PSEL 00100101 .1 1 000 .. 01 .... 0 .... 0 .... \ | ||
53 | @psel esz=3 imm=%psel_imm_d | ||
54 | + | ||
55 | +### SVE clamp | ||
56 | + | ||
57 | +SCLAMP 01000100 .. 0 ..... 110000 ..... ..... @rda_rn_rm | ||
58 | +UCLAMP 01000100 .. 0 ..... 110001 ..... ..... @rda_rn_rm | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 59 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100644 | 60 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 61 | --- a/target/arm/translate-sve.c |
14 | +++ b/target/arm/translate-sve.c | 62 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_32(DisasContext *s, arg_incdec_cnt *a) | 63 | @@ -XXX,XX +XXX,XX @@ static bool trans_PSEL(DisasContext *s, arg_psel *a) |
16 | tcg_gen_ext32s_i64(reg, reg); | 64 | tcg_temp_free_ptr(ptr); |
17 | } | ||
18 | } else { | ||
19 | - TCGv_i64 t = tcg_const_i64(inc); | ||
20 | - do_sat_addsub_32(reg, t, a->u, a->d); | ||
21 | - tcg_temp_free_i64(t); | ||
22 | + do_sat_addsub_32(reg, tcg_constant_i64(inc), a->u, a->d); | ||
23 | } | ||
24 | return true; | 65 | return true; |
25 | } | 66 | } |
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_64(DisasContext *s, arg_incdec_cnt *a) | 67 | + |
27 | TCGv_i64 reg = cpu_reg(s, a->rd); | 68 | +static void gen_sclamp_i32(TCGv_i32 d, TCGv_i32 n, TCGv_i32 m, TCGv_i32 a) |
28 | 69 | +{ | |
29 | if (inc != 0) { | 70 | + tcg_gen_smax_i32(d, a, n); |
30 | - TCGv_i64 t = tcg_const_i64(inc); | 71 | + tcg_gen_smin_i32(d, d, m); |
31 | - do_sat_addsub_64(reg, t, a->u, a->d); | 72 | +} |
32 | - tcg_temp_free_i64(t); | 73 | + |
33 | + do_sat_addsub_64(reg, tcg_constant_i64(inc), a->u, a->d); | 74 | +static void gen_sclamp_i64(TCGv_i64 d, TCGv_i64 n, TCGv_i64 m, TCGv_i64 a) |
75 | +{ | ||
76 | + tcg_gen_smax_i64(d, a, n); | ||
77 | + tcg_gen_smin_i64(d, d, m); | ||
78 | +} | ||
79 | + | ||
80 | +static void gen_sclamp_vec(unsigned vece, TCGv_vec d, TCGv_vec n, | ||
81 | + TCGv_vec m, TCGv_vec a) | ||
82 | +{ | ||
83 | + tcg_gen_smax_vec(vece, d, a, n); | ||
84 | + tcg_gen_smin_vec(vece, d, d, m); | ||
85 | +} | ||
86 | + | ||
87 | +static void gen_sclamp(unsigned vece, uint32_t d, uint32_t n, uint32_t m, | ||
88 | + uint32_t a, uint32_t oprsz, uint32_t maxsz) | ||
89 | +{ | ||
90 | + static const TCGOpcode vecop[] = { | ||
91 | + INDEX_op_smin_vec, INDEX_op_smax_vec, 0 | ||
92 | + }; | ||
93 | + static const GVecGen4 ops[4] = { | ||
94 | + { .fniv = gen_sclamp_vec, | ||
95 | + .fno = gen_helper_gvec_sclamp_b, | ||
96 | + .opt_opc = vecop, | ||
97 | + .vece = MO_8 }, | ||
98 | + { .fniv = gen_sclamp_vec, | ||
99 | + .fno = gen_helper_gvec_sclamp_h, | ||
100 | + .opt_opc = vecop, | ||
101 | + .vece = MO_16 }, | ||
102 | + { .fni4 = gen_sclamp_i32, | ||
103 | + .fniv = gen_sclamp_vec, | ||
104 | + .fno = gen_helper_gvec_sclamp_s, | ||
105 | + .opt_opc = vecop, | ||
106 | + .vece = MO_32 }, | ||
107 | + { .fni8 = gen_sclamp_i64, | ||
108 | + .fniv = gen_sclamp_vec, | ||
109 | + .fno = gen_helper_gvec_sclamp_d, | ||
110 | + .opt_opc = vecop, | ||
111 | + .vece = MO_64, | ||
112 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64 } | ||
113 | + }; | ||
114 | + tcg_gen_gvec_4(d, n, m, a, oprsz, maxsz, &ops[vece]); | ||
115 | +} | ||
116 | + | ||
117 | +TRANS_FEAT(SCLAMP, aa64_sme, gen_gvec_fn_arg_zzzz, gen_sclamp, a) | ||
118 | + | ||
119 | +static void gen_uclamp_i32(TCGv_i32 d, TCGv_i32 n, TCGv_i32 m, TCGv_i32 a) | ||
120 | +{ | ||
121 | + tcg_gen_umax_i32(d, a, n); | ||
122 | + tcg_gen_umin_i32(d, d, m); | ||
123 | +} | ||
124 | + | ||
125 | +static void gen_uclamp_i64(TCGv_i64 d, TCGv_i64 n, TCGv_i64 m, TCGv_i64 a) | ||
126 | +{ | ||
127 | + tcg_gen_umax_i64(d, a, n); | ||
128 | + tcg_gen_umin_i64(d, d, m); | ||
129 | +} | ||
130 | + | ||
131 | +static void gen_uclamp_vec(unsigned vece, TCGv_vec d, TCGv_vec n, | ||
132 | + TCGv_vec m, TCGv_vec a) | ||
133 | +{ | ||
134 | + tcg_gen_umax_vec(vece, d, a, n); | ||
135 | + tcg_gen_umin_vec(vece, d, d, m); | ||
136 | +} | ||
137 | + | ||
138 | +static void gen_uclamp(unsigned vece, uint32_t d, uint32_t n, uint32_t m, | ||
139 | + uint32_t a, uint32_t oprsz, uint32_t maxsz) | ||
140 | +{ | ||
141 | + static const TCGOpcode vecop[] = { | ||
142 | + INDEX_op_umin_vec, INDEX_op_umax_vec, 0 | ||
143 | + }; | ||
144 | + static const GVecGen4 ops[4] = { | ||
145 | + { .fniv = gen_uclamp_vec, | ||
146 | + .fno = gen_helper_gvec_uclamp_b, | ||
147 | + .opt_opc = vecop, | ||
148 | + .vece = MO_8 }, | ||
149 | + { .fniv = gen_uclamp_vec, | ||
150 | + .fno = gen_helper_gvec_uclamp_h, | ||
151 | + .opt_opc = vecop, | ||
152 | + .vece = MO_16 }, | ||
153 | + { .fni4 = gen_uclamp_i32, | ||
154 | + .fniv = gen_uclamp_vec, | ||
155 | + .fno = gen_helper_gvec_uclamp_s, | ||
156 | + .opt_opc = vecop, | ||
157 | + .vece = MO_32 }, | ||
158 | + { .fni8 = gen_uclamp_i64, | ||
159 | + .fniv = gen_uclamp_vec, | ||
160 | + .fno = gen_helper_gvec_uclamp_d, | ||
161 | + .opt_opc = vecop, | ||
162 | + .vece = MO_64, | ||
163 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64 } | ||
164 | + }; | ||
165 | + tcg_gen_gvec_4(d, n, m, a, oprsz, maxsz, &ops[vece]); | ||
166 | +} | ||
167 | + | ||
168 | +TRANS_FEAT(UCLAMP, aa64_sme, gen_gvec_fn_arg_zzzz, gen_uclamp, a) | ||
169 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
170 | index XXXXXXX..XXXXXXX 100644 | ||
171 | --- a/target/arm/vec_helper.c | ||
172 | +++ b/target/arm/vec_helper.c | ||
173 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfmlal_idx)(void *vd, void *vn, void *vm, | ||
34 | } | 174 | } |
35 | return true; | 175 | clear_tail(d, opr_sz, simd_maxsz(desc)); |
36 | } | 176 | } |
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_INCDEC_v(DisasContext *s, arg_incdec2_cnt *a) | 177 | + |
38 | 178 | +#define DO_CLAMP(NAME, TYPE) \ | |
39 | if (inc != 0) { | 179 | +void HELPER(NAME)(void *d, void *n, void *m, void *a, uint32_t desc) \ |
40 | if (sve_access_check(s)) { | 180 | +{ \ |
41 | - TCGv_i64 t = tcg_const_i64(a->d ? -inc : inc); | 181 | + intptr_t i, opr_sz = simd_oprsz(desc); \ |
42 | tcg_gen_gvec_adds(a->esz, vec_full_reg_offset(s, a->rd), | 182 | + for (i = 0; i < opr_sz; i += sizeof(TYPE)) { \ |
43 | vec_full_reg_offset(s, a->rn), | 183 | + TYPE aa = *(TYPE *)(a + i); \ |
44 | - t, fullsz, fullsz); | 184 | + TYPE nn = *(TYPE *)(n + i); \ |
45 | - tcg_temp_free_i64(t); | 185 | + TYPE mm = *(TYPE *)(m + i); \ |
46 | + tcg_constant_i64(a->d ? -inc : inc), | 186 | + TYPE dd = MIN(MAX(aa, nn), mm); \ |
47 | + fullsz, fullsz); | 187 | + *(TYPE *)(d + i) = dd; \ |
48 | } | 188 | + } \ |
49 | } else { | 189 | + clear_tail(d, opr_sz, simd_maxsz(desc)); \ |
50 | do_mov_z(s, a->rd, a->rn); | 190 | +} |
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_v(DisasContext *s, arg_incdec2_cnt *a) | 191 | + |
52 | 192 | +DO_CLAMP(gvec_sclamp_b, int8_t) | |
53 | if (inc != 0) { | 193 | +DO_CLAMP(gvec_sclamp_h, int16_t) |
54 | if (sve_access_check(s)) { | 194 | +DO_CLAMP(gvec_sclamp_s, int32_t) |
55 | - TCGv_i64 t = tcg_const_i64(inc); | 195 | +DO_CLAMP(gvec_sclamp_d, int64_t) |
56 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, t, a->u, a->d); | 196 | + |
57 | - tcg_temp_free_i64(t); | 197 | +DO_CLAMP(gvec_uclamp_b, uint8_t) |
58 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, | 198 | +DO_CLAMP(gvec_uclamp_h, uint16_t) |
59 | + tcg_constant_i64(inc), a->u, a->d); | 199 | +DO_CLAMP(gvec_uclamp_s, uint32_t) |
60 | } | 200 | +DO_CLAMP(gvec_uclamp_d, uint64_t) |
61 | } else { | ||
62 | do_mov_z(s, a->rd, a->rn); | ||
63 | -- | 201 | -- |
64 | 2.25.1 | 202 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | While defining these names, use the correct field width of 5 not 4 for | 3 | We can handle both exception entry and exception return by |
4 | DBGWCR.MASK. This typo prevented setting a watchpoint larger than 32k. | 4 | hooking into aarch64_sve_change_el. |
5 | 5 | ||
6 | Reported-by: Chris Howard <cvz185@web.de> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Message-id: 20220708151540.18136-32-richard.henderson@linaro.org |
9 | Message-id: 20220427051926.295223-1-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/internals.h | 12 ++++++++++++ | 11 | target/arm/helper.c | 15 +++++++++++++-- |
13 | target/arm/debug_helper.c | 10 +++++----- | 12 | 1 file changed, 13 insertions(+), 2 deletions(-) |
14 | target/arm/helper.c | 8 ++++---- | ||
15 | target/arm/kvm64.c | 14 +++++++------- | ||
16 | 4 files changed, 28 insertions(+), 16 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/internals.h | ||
21 | +++ b/target/arm/internals.h | ||
22 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_EXCRET, RES1, 7, 25) /* including the must-be-1 prefix */ | ||
23 | */ | ||
24 | #define FNC_RETURN_MIN_MAGIC 0xfefffffe | ||
25 | |||
26 | +/* Bit definitions for DBGWCRn and DBGWCRn_EL1 */ | ||
27 | +FIELD(DBGWCR, E, 0, 1) | ||
28 | +FIELD(DBGWCR, PAC, 1, 2) | ||
29 | +FIELD(DBGWCR, LSC, 3, 2) | ||
30 | +FIELD(DBGWCR, BAS, 5, 8) | ||
31 | +FIELD(DBGWCR, HMC, 13, 1) | ||
32 | +FIELD(DBGWCR, SSC, 14, 2) | ||
33 | +FIELD(DBGWCR, LBN, 16, 4) | ||
34 | +FIELD(DBGWCR, WT, 20, 1) | ||
35 | +FIELD(DBGWCR, MASK, 24, 5) | ||
36 | +FIELD(DBGWCR, SSCE, 29, 1) | ||
37 | + | ||
38 | /* We use a few fake FSR values for internal purposes in M profile. | ||
39 | * M profile cores don't have A/R format FSRs, but currently our | ||
40 | * get_phys_addr() code assumes A/R profile and reports failures via | ||
41 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/debug_helper.c | ||
44 | +++ b/target/arm/debug_helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
46 | * Non-Secure to simplify the code slightly compared to the full | ||
47 | * table in the ARM ARM. | ||
48 | */ | ||
49 | - pac = extract64(cr, 1, 2); | ||
50 | - hmc = extract64(cr, 13, 1); | ||
51 | - ssc = extract64(cr, 14, 2); | ||
52 | + pac = FIELD_EX64(cr, DBGWCR, PAC); | ||
53 | + hmc = FIELD_EX64(cr, DBGWCR, HMC); | ||
54 | + ssc = FIELD_EX64(cr, DBGWCR, SSC); | ||
55 | |||
56 | switch (ssc) { | ||
57 | case 0: | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
59 | g_assert_not_reached(); | ||
60 | } | ||
61 | |||
62 | - wt = extract64(cr, 20, 1); | ||
63 | - lbn = extract64(cr, 16, 4); | ||
64 | + wt = FIELD_EX64(cr, DBGWCR, WT); | ||
65 | + lbn = FIELD_EX64(cr, DBGWCR, LBN); | ||
66 | |||
67 | if (wt && !linked_bp_matches(cpu, lbn)) { | ||
68 | return false; | ||
69 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
70 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
71 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
72 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
73 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | 18 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, |
74 | env->cpu_watchpoint[n] = NULL; | ||
75 | } | ||
76 | |||
77 | - if (!extract64(wcr, 0, 1)) { | ||
78 | + if (!FIELD_EX64(wcr, DBGWCR, E)) { | ||
79 | /* E bit clear : watchpoint disabled */ | ||
80 | return; | 19 | return; |
81 | } | 20 | } |
82 | 21 | ||
83 | - switch (extract64(wcr, 3, 2)) { | 22 | + old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64; |
84 | + switch (FIELD_EX64(wcr, DBGWCR, LSC)) { | 23 | + new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64; |
85 | case 0: | 24 | + |
86 | /* LSC 00 is reserved and must behave as if the wp is disabled */ | 25 | + /* |
87 | return; | 26 | + * Both AArch64.TakeException and AArch64.ExceptionReturn |
88 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | 27 | + * invoke ResetSVEState when taking an exception from, or |
89 | * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case, | 28 | + * returning to, AArch32 state when PSTATE.SM is enabled. |
90 | * thus generating a watchpoint for every byte in the masked region. | 29 | + */ |
30 | + if (old_a64 != new_a64 && FIELD_EX64(env->svcr, SVCR, SM)) { | ||
31 | + arm_reset_sve_state(env); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
35 | /* | ||
36 | * DDI0584A.d sec 3.2: "If SVE instructions are disabled or trapped | ||
37 | * at ELx, or not available because the EL is in AArch32 state, then | ||
38 | @@ -XXX,XX +XXX,XX @@ void aarch64_sve_change_el(CPUARMState *env, int old_el, | ||
39 | * we already have the correct register contents when encountering the | ||
40 | * vq0->vq0 transition between EL0->EL1. | ||
91 | */ | 41 | */ |
92 | - mask = extract64(wcr, 24, 4); | 42 | - old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64; |
93 | + mask = FIELD_EX64(wcr, DBGWCR, MASK); | 43 | old_len = (old_a64 && !sve_exception_el(env, old_el) |
94 | if (mask == 1 || mask == 2) { | 44 | ? sve_vqm1_for_el(env, old_el) : 0); |
95 | /* Reserved values of MASK; we must act as if the mask value was | 45 | - new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64; |
96 | * some non-reserved value, or as if the watchpoint were disabled. | 46 | new_len = (new_a64 && !sve_exception_el(env, new_el) |
97 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | 47 | ? sve_vqm1_for_el(env, new_el) : 0); |
98 | wvr &= ~(len - 1); | 48 | |
99 | } else { | ||
100 | /* Watchpoint covers bytes defined by the byte address select bits */ | ||
101 | - int bas = extract64(wcr, 5, 8); | ||
102 | + int bas = FIELD_EX64(wcr, DBGWCR, BAS); | ||
103 | int basstart; | ||
104 | |||
105 | if (extract64(wvr, 2, 1)) { | ||
106 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/kvm64.c | ||
109 | +++ b/target/arm/kvm64.c | ||
110 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
111 | target_ulong len, int type) | ||
112 | { | ||
113 | HWWatchpoint wp = { | ||
114 | - .wcr = 1, /* E=1, enable */ | ||
115 | + .wcr = R_DBGWCR_E_MASK, /* E=1, enable */ | ||
116 | .wvr = addr & (~0x7ULL), | ||
117 | .details = { .vaddr = addr, .len = len } | ||
118 | }; | ||
119 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
120 | * HMC=0 SSC=0 PAC=3 will hit EL0 or EL1, any security state, | ||
121 | * valid whether EL3 is implemented or not | ||
122 | */ | ||
123 | - wp.wcr = deposit32(wp.wcr, 1, 2, 3); | ||
124 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, PAC, 3); | ||
125 | |||
126 | switch (type) { | ||
127 | case GDB_WATCHPOINT_READ: | ||
128 | - wp.wcr = deposit32(wp.wcr, 3, 2, 1); | ||
129 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 1); | ||
130 | wp.details.flags = BP_MEM_READ; | ||
131 | break; | ||
132 | case GDB_WATCHPOINT_WRITE: | ||
133 | - wp.wcr = deposit32(wp.wcr, 3, 2, 2); | ||
134 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 2); | ||
135 | wp.details.flags = BP_MEM_WRITE; | ||
136 | break; | ||
137 | case GDB_WATCHPOINT_ACCESS: | ||
138 | - wp.wcr = deposit32(wp.wcr, 3, 2, 3); | ||
139 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 3); | ||
140 | wp.details.flags = BP_MEM_ACCESS; | ||
141 | break; | ||
142 | default: | ||
143 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
144 | int bits = ctz64(len); | ||
145 | |||
146 | wp.wvr &= ~((1 << bits) - 1); | ||
147 | - wp.wcr = deposit32(wp.wcr, 24, 4, bits); | ||
148 | - wp.wcr = deposit32(wp.wcr, 5, 8, 0xff); | ||
149 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, MASK, bits); | ||
150 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, BAS, 0xff); | ||
151 | } else { | ||
152 | return -ENOBUFS; | ||
153 | } | ||
154 | -- | 49 | -- |
155 | 2.25.1 | 50 | 2.25.1 |
156 | |||
157 | diff view generated by jsdifflib |
1 | The description in the Arm ARM of the requirements of FEAT_BBM is | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | admirably clear on the guarantees it provides software, but slightly | ||
3 | more obscure on what that means for implementations. The description | ||
4 | of the equivalent SMMU feature in the SMMU specification (IHI0070D.b | ||
5 | section 3.21.1) is perhaps a bit more detailed and includes some | ||
6 | example valid implementation choices. (The SMMU version of this | ||
7 | feature is slightly tighter than the CPU version: the CPU is permitted | ||
8 | to raise TLB Conflict aborts in some situations that the SMMU may | ||
9 | not. This doesn't matter for QEMU because we don't want to do TLB | ||
10 | Conflict aborts anyway.) | ||
11 | 2 | ||
12 | The informal summary of FEAT_BBM is that it is about permitting an OS | 3 | Note that SME remains effectively disabled for user-only, |
13 | to switch a range of memory between "covered by a huge page" and | 4 | because we do not yet set CPACR_EL1.SMEN. This needs to |
14 | "covered by a sequence of normal pages" without having to engage in | 5 | wait until the kernel ABI is implemented. |
15 | the 'break-before-make' dance that has traditionally been | ||
16 | necessary. The 'break-before-make' sequence is: | ||
17 | 6 | ||
18 | * replace the old translation table entry with an invalid entry | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | * execute a DSB insn | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
20 | * execute a broadcast TLB invalidate insn | 9 | Message-id: 20220708151540.18136-33-richard.henderson@linaro.org |
21 | * execute a DSB insn | ||
22 | * write the new translation table entry | ||
23 | * execute a DSB insn | ||
24 | |||
25 | The point of this is to ensure that no TLB can simultaneously contain | ||
26 | TLB entries for the old and the new entry, which would traditionally | ||
27 | be UNPREDICTABLE (allowing the CPU to generate a TLB Conflict fault | ||
28 | or to use a random mishmash of values from the old and the new | ||
29 | entry). FEAT_BBM level 2 says "for the specific case where the only | ||
30 | thing that changed is the size of the block, the TLB is guaranteed | ||
31 | not to do weird things even if there are multiple entries for an | ||
32 | address", which means that software can now do: | ||
33 | |||
34 | * replace old translation table entry with new entry | ||
35 | * DSB | ||
36 | * broadcast TLB invalidate | ||
37 | * DSB | ||
38 | |||
39 | As the SMMU spec notes, valid ways to do this include: | ||
40 | |||
41 | * if there are multiple entries in the TLB for an address, | ||
42 | choose one of them and use it, ignoring the others | ||
43 | * if there are multiple entries in the TLB for an address, | ||
44 | throw them all out and do a page table walk to get a new one | ||
45 | |||
46 | QEMU's page table walk implementation for Arm CPUs already meets the | ||
47 | requirements for FEAT_BBM level 2. When we cache an entry in our TCG | ||
48 | TLB, we do so only for the specific (non-huge) page that the address | ||
49 | is in, and there is no way for the TLB data structure to ever have | ||
50 | more than one TLB entry for that page. (We handle huge pages only in | ||
51 | that we track what part of the address space is covered by huge pages | ||
52 | so that a TLB invalidate operation for an address in a huge page | ||
53 | results in an invalidation of the whole TLB.) We ignore the Contiguous | ||
54 | bit in page table entries, so we don't have to do anything for the | ||
55 | parts of FEAT_BBM that deal with changis to the Contiguous bit. | ||
56 | |||
57 | FEAT_BBM level 2 also requires that the nT bit in block descriptors | ||
58 | must be ignored; since commit 39a1fd25287f5dece5 we do this. | ||
59 | |||
60 | It's therefore safe for QEMU to advertise FEAT_BBM level 2 by | ||
61 | setting ID_AA64MMFR2_EL1.BBM to 2. | ||
62 | |||
63 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
64 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
65 | Message-id: 20220426160422.2353158-3-peter.maydell@linaro.org | ||
66 | --- | 11 | --- |
67 | docs/system/arm/emulation.rst | 1 + | 12 | docs/system/arm/emulation.rst | 4 ++++ |
68 | target/arm/cpu64.c | 1 + | 13 | target/arm/cpu64.c | 11 +++++++++++ |
69 | 2 files changed, 2 insertions(+) | 14 | 2 files changed, 15 insertions(+) |
70 | 15 | ||
71 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 16 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
72 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
73 | --- a/docs/system/arm/emulation.rst | 18 | --- a/docs/system/arm/emulation.rst |
74 | +++ b/docs/system/arm/emulation.rst | 19 | +++ b/docs/system/arm/emulation.rst |
75 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 20 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
76 | - FEAT_AA32HPD (AArch32 hierarchical permission disables) | 21 | - FEAT_SHA512 (Advanced SIMD SHA512 instructions) |
77 | - FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions) | 22 | - FEAT_SM3 (Advanced SIMD SM3 instructions) |
78 | - FEAT_AES (AESD and AESE instructions) | 23 | - FEAT_SM4 (Advanced SIMD SM4 instructions) |
79 | +- FEAT_BBM at level 2 (Translation table break-before-make levels) | 24 | +- FEAT_SME (Scalable Matrix Extension) |
80 | - FEAT_BF16 (AArch64 BFloat16 instructions) | 25 | +- FEAT_SME_FA64 (Full A64 instruction set in Streaming SVE mode) |
81 | - FEAT_BTI (Branch Target Identification) | 26 | +- FEAT_SME_F64F64 (Double-precision floating-point outer product instructions) |
82 | - FEAT_DIT (Data Independent Timing instructions) | 27 | +- FEAT_SME_I16I64 (16-bit to 64-bit integer widening outer product instructions) |
28 | - FEAT_SPECRES (Speculation restriction instructions) | ||
29 | - FEAT_SSBS (Speculative Store Bypass Safe) | ||
30 | - FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) | ||
83 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 31 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
84 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
85 | --- a/target/arm/cpu64.c | 33 | --- a/target/arm/cpu64.c |
86 | +++ b/target/arm/cpu64.c | 34 | +++ b/target/arm/cpu64.c |
87 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 35 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
88 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | 36 | */ |
89 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | 37 | t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3); /* FEAT_MTE3 */ |
90 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | 38 | t = FIELD_DP64(t, ID_AA64PFR1, RAS_FRAC, 0); /* FEAT_RASv1p1 + FEAT_DoubleFault */ |
91 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | 39 | + t = FIELD_DP64(t, ID_AA64PFR1, SME, 1); /* FEAT_SME */ |
92 | cpu->isar.id_aa64mmfr2 = t; | 40 | t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */ |
93 | 41 | cpu->isar.id_aa64pfr1 = t; | |
94 | t = cpu->isar.id_aa64zfr0; | 42 | |
43 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
44 | t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 5); /* FEAT_PMUv3p4 */ | ||
45 | cpu->isar.id_aa64dfr0 = t; | ||
46 | |||
47 | + t = cpu->isar.id_aa64smfr0; | ||
48 | + t = FIELD_DP64(t, ID_AA64SMFR0, F32F32, 1); /* FEAT_SME */ | ||
49 | + t = FIELD_DP64(t, ID_AA64SMFR0, B16F32, 1); /* FEAT_SME */ | ||
50 | + t = FIELD_DP64(t, ID_AA64SMFR0, F16F32, 1); /* FEAT_SME */ | ||
51 | + t = FIELD_DP64(t, ID_AA64SMFR0, I8I32, 0xf); /* FEAT_SME */ | ||
52 | + t = FIELD_DP64(t, ID_AA64SMFR0, F64F64, 1); /* FEAT_SME_F64F64 */ | ||
53 | + t = FIELD_DP64(t, ID_AA64SMFR0, I16I64, 0xf); /* FEAT_SME_I16I64 */ | ||
54 | + t = FIELD_DP64(t, ID_AA64SMFR0, FA64, 1); /* FEAT_SME_FA64 */ | ||
55 | + cpu->isar.id_aa64smfr0 = t; | ||
56 | + | ||
57 | /* Replicate the same data to the 32-bit id registers. */ | ||
58 | aa32_max_features(cpu); | ||
59 | |||
95 | -- | 60 | -- |
96 | 2.25.1 | 61 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20220708151540.18136-34-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-23-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate.c | 32 +++++++------------------------- | 8 | linux-user/aarch64/target_cpu.h | 5 ++++- |
9 | 1 file changed, 7 insertions(+), 25 deletions(-) | 9 | 1 file changed, 4 insertions(+), 1 deletion(-) |
10 | 10 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/linux-user/aarch64/target_cpu.h b/linux-user/aarch64/target_cpu.h |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 13 | --- a/linux-user/aarch64/target_cpu.h |
14 | +++ b/target/arm/translate.c | 14 | +++ b/linux-user/aarch64/target_cpu.h |
15 | @@ -XXX,XX +XXX,XX @@ static void store_sp_checked(DisasContext *s, TCGv_i32 var) | 15 | @@ -XXX,XX +XXX,XX @@ static inline void cpu_clone_regs_parent(CPUARMState *env, unsigned flags) |
16 | 16 | ||
17 | void gen_set_cpsr(TCGv_i32 var, uint32_t mask) | 17 | static inline void cpu_set_tls(CPUARMState *env, target_ulong newtls) |
18 | { | 18 | { |
19 | - TCGv_i32 tmp_mask = tcg_const_i32(mask); | 19 | - /* Note that AArch64 Linux keeps the TLS pointer in TPIDR; this is |
20 | - gen_helper_cpsr_write(cpu_env, var, tmp_mask); | 20 | + /* |
21 | - tcg_temp_free_i32(tmp_mask); | 21 | + * Note that AArch64 Linux keeps the TLS pointer in TPIDR; this is |
22 | + gen_helper_cpsr_write(cpu_env, var, tcg_constant_i32(mask)); | 22 | * different from AArch32 Linux, which uses TPIDRRO. |
23 | */ | ||
24 | env->cp15.tpidr_el[0] = newtls; | ||
25 | + /* TPIDR2_EL0 is cleared with CLONE_SETTLS. */ | ||
26 | + env->cp15.tpidr2_el0 = 0; | ||
23 | } | 27 | } |
24 | 28 | ||
25 | static void gen_rebuild_hflags(DisasContext *s, bool new_el) | 29 | static inline abi_ulong get_sp_from_cpustate(CPUARMState *state) |
26 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s, bool new_el) | ||
27 | |||
28 | static void gen_exception_internal(int excp) | ||
29 | { | ||
30 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); | ||
31 | - | ||
32 | assert(excp_is_internal(excp)); | ||
33 | - gen_helper_exception_internal(cpu_env, tcg_excp); | ||
34 | - tcg_temp_free_i32(tcg_excp); | ||
35 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); | ||
36 | } | ||
37 | |||
38 | static void gen_singlestep_exception(DisasContext *s) | ||
39 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | ||
40 | /* As with HVC, we may take an exception either before or after | ||
41 | * the insn executes. | ||
42 | */ | ||
43 | - TCGv_i32 tmp; | ||
44 | - | ||
45 | gen_set_pc_im(s, s->pc_curr); | ||
46 | - tmp = tcg_const_i32(syn_aa32_smc()); | ||
47 | - gen_helper_pre_smc(cpu_env, tmp); | ||
48 | - tcg_temp_free_i32(tmp); | ||
49 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa32_smc())); | ||
50 | gen_set_pc_im(s, s->base.pc_next); | ||
51 | s->base.is_jmp = DISAS_SMC; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, | ||
54 | |||
55 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | ||
56 | { | ||
57 | - TCGv_i32 tcg_syn; | ||
58 | - | ||
59 | gen_set_condexec(s); | ||
60 | gen_set_pc_im(s, s->pc_curr); | ||
61 | - tcg_syn = tcg_const_i32(syn); | ||
62 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); | ||
63 | - tcg_temp_free_i32(tcg_syn); | ||
64 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syn)); | ||
65 | s->base.is_jmp = DISAS_NORETURN; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s) | ||
69 | static void gen_exception_el(DisasContext *s, int excp, uint32_t syn, | ||
70 | TCGv_i32 tcg_el) | ||
71 | { | ||
72 | - TCGv_i32 tcg_excp; | ||
73 | - TCGv_i32 tcg_syn; | ||
74 | - | ||
75 | gen_set_condexec(s); | ||
76 | gen_set_pc_im(s, s->pc_curr); | ||
77 | - tcg_excp = tcg_const_i32(excp); | ||
78 | - tcg_syn = tcg_const_i32(syn); | ||
79 | - gen_helper_exception_with_syndrome(cpu_env, tcg_excp, tcg_syn, tcg_el); | ||
80 | - tcg_temp_free_i32(tcg_syn); | ||
81 | - tcg_temp_free_i32(tcg_excp); | ||
82 | + gen_helper_exception_with_syndrome(cpu_env, | ||
83 | + tcg_constant_i32(excp), | ||
84 | + tcg_constant_i32(syn), tcg_el); | ||
85 | s->base.is_jmp = DISAS_NORETURN; | ||
86 | } | ||
87 | |||
88 | -- | 30 | -- |
89 | 2.25.1 | 31 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20220708151540.18136-35-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-32-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate.c | 14 +++++--------- | 8 | linux-user/aarch64/cpu_loop.c | 9 +++++++++ |
9 | 1 file changed, 5 insertions(+), 9 deletions(-) | 9 | 1 file changed, 9 insertions(+) |
10 | 10 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/linux-user/aarch64/cpu_loop.c b/linux-user/aarch64/cpu_loop.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 13 | --- a/linux-user/aarch64/cpu_loop.c |
14 | +++ b/target/arm/translate.c | 14 | +++ b/linux-user/aarch64/cpu_loop.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_TT(DisasContext *s, arg_TT *a) | 15 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) |
16 | } | 16 | |
17 | 17 | switch (trapnr) { | |
18 | addr = load_reg(s, a->rn); | 18 | case EXCP_SWI: |
19 | - tmp = tcg_const_i32((a->A << 1) | a->T); | 19 | + /* |
20 | - gen_helper_v7m_tt(tmp, cpu_env, addr, tmp); | 20 | + * On syscall, PSTATE.ZA is preserved, along with the ZA matrix. |
21 | + tmp = tcg_temp_new_i32(); | 21 | + * PSTATE.SM is cleared, per SMSTOP, which does ResetSVEState. |
22 | + gen_helper_v7m_tt(tmp, cpu_env, addr, tcg_constant_i32((a->A << 1) | a->T)); | 22 | + */ |
23 | tcg_temp_free_i32(addr); | 23 | + if (FIELD_EX64(env->svcr, SVCR, SM)) { |
24 | store_reg(s, a->rd, tmp); | 24 | + env->svcr = FIELD_DP64(env->svcr, SVCR, SM, 0); |
25 | return true; | 25 | + arm_rebuild_hflags(env); |
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_PKH(DisasContext *s, arg_PKH *a) | 26 | + arm_reset_sve_state(env); |
27 | static bool op_sat(DisasContext *s, arg_sat *a, | 27 | + } |
28 | void (*gen)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) | 28 | ret = do_syscall(env, |
29 | { | 29 | env->xregs[8], |
30 | - TCGv_i32 tmp, satimm; | 30 | env->xregs[0], |
31 | + TCGv_i32 tmp; | ||
32 | int shift = a->imm; | ||
33 | |||
34 | if (!ENABLE_ARCH_6) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static bool op_sat(DisasContext *s, arg_sat *a, | ||
36 | tcg_gen_shli_i32(tmp, tmp, shift); | ||
37 | } | ||
38 | |||
39 | - satimm = tcg_const_i32(a->satimm); | ||
40 | - gen(tmp, cpu_env, tmp, satimm); | ||
41 | - tcg_temp_free_i32(satimm); | ||
42 | + gen(tmp, cpu_env, tmp, tcg_constant_i32(a->satimm)); | ||
43 | |||
44 | store_reg(s, a->rd, tmp); | ||
45 | return true; | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool op_smmla(DisasContext *s, arg_rrrr *a, bool round, bool sub) | ||
47 | * a non-zero multiplicand lowpart, and the correct result | ||
48 | * lowpart for rounding. | ||
49 | */ | ||
50 | - TCGv_i32 zero = tcg_const_i32(0); | ||
51 | - tcg_gen_sub2_i32(t2, t1, zero, t3, t2, t1); | ||
52 | - tcg_temp_free_i32(zero); | ||
53 | + tcg_gen_sub2_i32(t2, t1, tcg_constant_i32(0), t3, t2, t1); | ||
54 | } else { | ||
55 | tcg_gen_add_i32(t1, t1, t3); | ||
56 | } | ||
57 | -- | 31 | -- |
58 | 2.25.1 | 32 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Make sure to zero the currently reserved fields. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20220708151540.18136-36-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-28-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | target/arm/translate.c | 8 ++------ | 10 | linux-user/aarch64/signal.c | 9 ++++++++- |
9 | 1 file changed, 2 insertions(+), 6 deletions(-) | 11 | 1 file changed, 8 insertions(+), 1 deletion(-) |
10 | 12 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 15 | --- a/linux-user/aarch64/signal.c |
14 | +++ b/target/arm/translate.c | 16 | +++ b/linux-user/aarch64/signal.c |
15 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | 17 | @@ -XXX,XX +XXX,XX @@ struct target_extra_context { |
16 | } | 18 | struct target_sve_context { |
17 | 19 | struct target_aarch64_ctx head; | |
18 | addr = tcg_temp_new_i32(); | 20 | uint16_t vl; |
19 | - tmp = tcg_const_i32(mode); | 21 | - uint16_t reserved[3]; |
20 | /* get_r13_banked() will raise an exception if called from System mode */ | 22 | + uint16_t flags; |
21 | gen_set_condexec(s); | 23 | + uint16_t reserved[2]; |
22 | gen_set_pc_im(s, s->pc_curr); | 24 | /* The actual SVE data immediately follows. It is laid out |
23 | - gen_helper_get_r13_banked(addr, cpu_env, tmp); | 25 | * according to TARGET_SVE_SIG_{Z,P}REG_OFFSET, based off of |
24 | - tcg_temp_free_i32(tmp); | 26 | * the original struct pointer. |
25 | + gen_helper_get_r13_banked(addr, cpu_env, tcg_constant_i32(mode)); | 27 | @@ -XXX,XX +XXX,XX @@ struct target_sve_context { |
26 | switch (amode) { | 28 | #define TARGET_SVE_SIG_CONTEXT_SIZE(VQ) \ |
27 | case 0: /* DA */ | 29 | (TARGET_SVE_SIG_PREG_OFFSET(VQ, 17)) |
28 | offset = -4; | 30 | |
29 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | 31 | +#define TARGET_SVE_SIG_FLAG_SM 1 |
30 | abort(); | 32 | + |
31 | } | 33 | struct target_rt_sigframe { |
32 | tcg_gen_addi_i32(addr, addr, offset); | 34 | struct target_siginfo info; |
33 | - tmp = tcg_const_i32(mode); | 35 | struct target_ucontext uc; |
34 | - gen_helper_set_r13_banked(cpu_env, tmp, addr); | 36 | @@ -XXX,XX +XXX,XX @@ static void target_setup_sve_record(struct target_sve_context *sve, |
35 | - tcg_temp_free_i32(tmp); | 37 | { |
36 | + gen_helper_set_r13_banked(cpu_env, tcg_constant_i32(mode), addr); | 38 | int i, j; |
37 | } | 39 | |
38 | tcg_temp_free_i32(addr); | 40 | + memset(sve, 0, sizeof(*sve)); |
39 | s->base.is_jmp = DISAS_UPDATE_EXIT; | 41 | __put_user(TARGET_SVE_MAGIC, &sve->head.magic); |
42 | __put_user(size, &sve->head.size); | ||
43 | __put_user(vq * TARGET_SVE_VQ_BYTES, &sve->vl); | ||
44 | + if (FIELD_EX64(env->svcr, SVCR, SM)) { | ||
45 | + __put_user(TARGET_SVE_SIG_FLAG_SM, &sve->flags); | ||
46 | + } | ||
47 | |||
48 | /* Note that SVE regs are stored as a byte stream, with each byte element | ||
49 | * at a subsequent address. This corresponds to a little-endian store | ||
40 | -- | 50 | -- |
41 | 2.25.1 | 51 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Fold the return value setting into the goto, so each | ||
4 | point of failure need not do both. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-37-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-18-richard.henderson@linaro.org | ||
6 | [PMM: Restore incorrectly removed free of t_false in disas_fp_csel()] | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 10 | --- |
9 | target/arm/translate-a64.c | 23 +++++++---------------- | 11 | linux-user/aarch64/signal.c | 26 +++++++++++--------------- |
10 | 1 file changed, 7 insertions(+), 16 deletions(-) | 12 | 1 file changed, 11 insertions(+), 15 deletions(-) |
11 | 13 | ||
12 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 14 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/translate-a64.c | 16 | --- a/linux-user/aarch64/signal.c |
15 | +++ b/target/arm/translate-a64.c | 17 | +++ b/linux-user/aarch64/signal.c |
16 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, int size, | 18 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, |
17 | 19 | struct target_sve_context *sve = NULL; | |
18 | tcg_vn = read_fp_dreg(s, rn); | 20 | uint64_t extra_datap = 0; |
19 | if (cmp_with_zero) { | 21 | bool used_extra = false; |
20 | - tcg_vm = tcg_const_i64(0); | 22 | - bool err = false; |
21 | + tcg_vm = tcg_constant_i64(0); | 23 | int vq = 0, sve_size = 0; |
22 | } else { | 24 | |
23 | tcg_vm = read_fp_dreg(s, rm); | 25 | target_restore_general_frame(env, sf); |
26 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
27 | switch (magic) { | ||
28 | case 0: | ||
29 | if (size != 0) { | ||
30 | - err = true; | ||
31 | - goto exit; | ||
32 | + goto err; | ||
33 | } | ||
34 | if (used_extra) { | ||
35 | ctx = NULL; | ||
36 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
37 | |||
38 | case TARGET_FPSIMD_MAGIC: | ||
39 | if (fpsimd || size != sizeof(struct target_fpsimd_context)) { | ||
40 | - err = true; | ||
41 | - goto exit; | ||
42 | + goto err; | ||
43 | } | ||
44 | fpsimd = (struct target_fpsimd_context *)ctx; | ||
45 | break; | ||
46 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
47 | break; | ||
48 | } | ||
49 | } | ||
50 | - err = true; | ||
51 | - goto exit; | ||
52 | + goto err; | ||
53 | |||
54 | case TARGET_EXTRA_MAGIC: | ||
55 | if (extra || size != sizeof(struct target_extra_context)) { | ||
56 | - err = true; | ||
57 | - goto exit; | ||
58 | + goto err; | ||
59 | } | ||
60 | __get_user(extra_datap, | ||
61 | &((struct target_extra_context *)ctx)->datap); | ||
62 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
63 | /* Unknown record -- we certainly didn't generate it. | ||
64 | * Did we in fact get out of sync? | ||
65 | */ | ||
66 | - err = true; | ||
67 | - goto exit; | ||
68 | + goto err; | ||
24 | } | 69 | } |
25 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | 70 | ctx = (void *)ctx + size; |
26 | static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
27 | { | ||
28 | unsigned int mos, type, rm, cond, rn, op, nzcv; | ||
29 | - TCGv_i64 tcg_flags; | ||
30 | TCGLabel *label_continue = NULL; | ||
31 | int size; | ||
32 | |||
33 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
34 | label_continue = gen_new_label(); | ||
35 | arm_gen_test_cc(cond, label_match); | ||
36 | /* nomatch: */ | ||
37 | - tcg_flags = tcg_const_i64(nzcv << 28); | ||
38 | - gen_set_nzcv(tcg_flags); | ||
39 | - tcg_temp_free_i64(tcg_flags); | ||
40 | + gen_set_nzcv(tcg_constant_i64(nzcv << 28)); | ||
41 | tcg_gen_br(label_continue); | ||
42 | gen_set_label(label_match); | ||
43 | } | 71 | } |
44 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | 72 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, |
45 | static void disas_fp_csel(DisasContext *s, uint32_t insn) | 73 | if (fpsimd) { |
46 | { | 74 | target_restore_fpsimd_record(env, fpsimd); |
47 | unsigned int mos, type, rm, cond, rn, rd; | 75 | } else { |
48 | - TCGv_i64 t_true, t_false, t_zero; | 76 | - err = true; |
49 | + TCGv_i64 t_true, t_false; | 77 | + goto err; |
50 | DisasCompare64 c; | ||
51 | MemOp sz; | ||
52 | |||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
54 | read_vec_element(s, t_false, rm, 0, sz); | ||
55 | |||
56 | a64_test_cc(&c, cond); | ||
57 | - t_zero = tcg_const_i64(0); | ||
58 | - tcg_gen_movcond_i64(c.cond, t_true, c.value, t_zero, t_true, t_false); | ||
59 | - tcg_temp_free_i64(t_zero); | ||
60 | + tcg_gen_movcond_i64(c.cond, t_true, c.value, tcg_constant_i64(0), | ||
61 | + t_true, t_false); | ||
62 | tcg_temp_free_i64(t_false); | ||
63 | a64_free_cc(&c); | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
66 | int type = extract32(insn, 22, 2); | ||
67 | int mos = extract32(insn, 29, 3); | ||
68 | uint64_t imm; | ||
69 | - TCGv_i64 tcg_res; | ||
70 | MemOp sz; | ||
71 | |||
72 | if (mos || imm5) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
74 | } | 78 | } |
75 | 79 | ||
76 | imm = vfp_expand_imm(sz, imm8); | 80 | /* SVE data, if present, overwrites FPSIMD data. */ |
81 | if (sve) { | ||
82 | target_restore_sve_record(env, sve, vq); | ||
83 | } | ||
77 | - | 84 | - |
78 | - tcg_res = tcg_const_i64(imm); | 85 | - exit: |
79 | - write_fp_dreg(s, rd, tcg_res); | 86 | unlock_user(extra, extra_datap, 0); |
80 | - tcg_temp_free_i64(tcg_res); | 87 | - return err; |
81 | + write_fp_dreg(s, rd, tcg_constant_i64(imm)); | 88 | + return 0; |
89 | + | ||
90 | + err: | ||
91 | + unlock_user(extra, extra_datap, 0); | ||
92 | + return 1; | ||
82 | } | 93 | } |
83 | 94 | ||
84 | /* Handle floating point <=> fixed point conversions. Note that we can | 95 | static abi_ulong get_sigframe(struct target_sigaction *ka, |
85 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
86 | |||
87 | tcg_fpstatus = fpstatus_ptr(type == 3 ? FPST_FPCR_F16 : FPST_FPCR); | ||
88 | |||
89 | - tcg_shift = tcg_const_i32(64 - scale); | ||
90 | + tcg_shift = tcg_constant_i32(64 - scale); | ||
91 | |||
92 | if (itof) { | ||
93 | TCGv_i64 tcg_int = cpu_reg(s, rn); | ||
94 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, | ||
95 | } | ||
96 | |||
97 | tcg_temp_free_ptr(tcg_fpstatus); | ||
98 | - tcg_temp_free_i32(tcg_shift); | ||
99 | } | ||
100 | |||
101 | /* Floating point <-> fixed point conversions | ||
102 | -- | 96 | -- |
103 | 2.25.1 | 97 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In parse_user_sigframe, the kernel rejects duplicate sve records, | ||
4 | or records that are smaller than the header. We were silently | ||
5 | allowing these cases to pass, dropping the record. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20220708151540.18136-38-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-27-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/translate.c | 43 +++++++++++++----------------------------- | 12 | linux-user/aarch64/signal.c | 5 ++++- |
9 | 1 file changed, 13 insertions(+), 30 deletions(-) | 13 | 1 file changed, 4 insertions(+), 1 deletion(-) |
10 | 14 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 15 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 17 | --- a/linux-user/aarch64/signal.c |
14 | +++ b/target/arm/translate.c | 18 | +++ b/linux-user/aarch64/signal.c |
15 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | 19 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, |
16 | * Note that on XScale all cp0..c13 registers do an access check | 20 | break; |
17 | * call in order to handle c15_cpar. | 21 | |
18 | */ | 22 | case TARGET_SVE_MAGIC: |
19 | - TCGv_ptr tmpptr; | 23 | + if (sve || size < sizeof(struct target_sve_context)) { |
20 | - TCGv_i32 tcg_syn, tcg_isread; | 24 | + goto err; |
21 | uint32_t syndrome; | 25 | + } |
22 | 26 | if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | |
23 | /* Note that since we are an implementation which takes an | 27 | vq = sve_vq(env); |
24 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | 28 | sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); |
25 | 29 | - if (!sve && size == sve_size) { | |
26 | gen_set_condexec(s); | 30 | + if (size == sve_size) { |
27 | gen_set_pc_im(s, s->pc_curr); | 31 | sve = (struct target_sve_context *)ctx; |
28 | - tmpptr = tcg_const_ptr(ri); | 32 | break; |
29 | - tcg_syn = tcg_const_i32(syndrome); | ||
30 | - tcg_isread = tcg_const_i32(isread); | ||
31 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, | ||
32 | - tcg_isread); | ||
33 | - tcg_temp_free_ptr(tmpptr); | ||
34 | - tcg_temp_free_i32(tcg_syn); | ||
35 | - tcg_temp_free_i32(tcg_isread); | ||
36 | + gen_helper_access_check_cp_reg(cpu_env, | ||
37 | + tcg_constant_ptr(ri), | ||
38 | + tcg_constant_i32(syndrome), | ||
39 | + tcg_constant_i32(isread)); | ||
40 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
41 | /* | ||
42 | * The readfn or writefn might raise an exception; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
44 | TCGv_i64 tmp64; | ||
45 | TCGv_i32 tmp; | ||
46 | if (ri->type & ARM_CP_CONST) { | ||
47 | - tmp64 = tcg_const_i64(ri->resetvalue); | ||
48 | + tmp64 = tcg_constant_i64(ri->resetvalue); | ||
49 | } else if (ri->readfn) { | ||
50 | - TCGv_ptr tmpptr; | ||
51 | tmp64 = tcg_temp_new_i64(); | ||
52 | - tmpptr = tcg_const_ptr(ri); | ||
53 | - gen_helper_get_cp_reg64(tmp64, cpu_env, tmpptr); | ||
54 | - tcg_temp_free_ptr(tmpptr); | ||
55 | + gen_helper_get_cp_reg64(tmp64, cpu_env, | ||
56 | + tcg_constant_ptr(ri)); | ||
57 | } else { | ||
58 | tmp64 = tcg_temp_new_i64(); | ||
59 | tcg_gen_ld_i64(tmp64, cpu_env, ri->fieldoffset); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
61 | } else { | ||
62 | TCGv_i32 tmp; | ||
63 | if (ri->type & ARM_CP_CONST) { | ||
64 | - tmp = tcg_const_i32(ri->resetvalue); | ||
65 | + tmp = tcg_constant_i32(ri->resetvalue); | ||
66 | } else if (ri->readfn) { | ||
67 | - TCGv_ptr tmpptr; | ||
68 | tmp = tcg_temp_new_i32(); | ||
69 | - tmpptr = tcg_const_ptr(ri); | ||
70 | - gen_helper_get_cp_reg(tmp, cpu_env, tmpptr); | ||
71 | - tcg_temp_free_ptr(tmpptr); | ||
72 | + gen_helper_get_cp_reg(tmp, cpu_env, tcg_constant_ptr(ri)); | ||
73 | } else { | ||
74 | tmp = load_cpu_offset(ri->fieldoffset); | ||
75 | } | 33 | } |
76 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
77 | tcg_temp_free_i32(tmplo); | ||
78 | tcg_temp_free_i32(tmphi); | ||
79 | if (ri->writefn) { | ||
80 | - TCGv_ptr tmpptr = tcg_const_ptr(ri); | ||
81 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tmp64); | ||
82 | - tcg_temp_free_ptr(tmpptr); | ||
83 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), | ||
84 | + tmp64); | ||
85 | } else { | ||
86 | tcg_gen_st_i64(tmp64, cpu_env, ri->fieldoffset); | ||
87 | } | ||
88 | tcg_temp_free_i64(tmp64); | ||
89 | } else { | ||
90 | + TCGv_i32 tmp = load_reg(s, rt); | ||
91 | if (ri->writefn) { | ||
92 | - TCGv_i32 tmp; | ||
93 | - TCGv_ptr tmpptr; | ||
94 | - tmp = load_reg(s, rt); | ||
95 | - tmpptr = tcg_const_ptr(ri); | ||
96 | - gen_helper_set_cp_reg(cpu_env, tmpptr, tmp); | ||
97 | - tcg_temp_free_ptr(tmpptr); | ||
98 | + gen_helper_set_cp_reg(cpu_env, tcg_constant_ptr(ri), tmp); | ||
99 | tcg_temp_free_i32(tmp); | ||
100 | } else { | ||
101 | - TCGv_i32 tmp = load_reg(s, rt); | ||
102 | store_cpu_offset(tmp, ri->fieldoffset, 4); | ||
103 | } | ||
104 | } | ||
105 | -- | 34 | -- |
106 | 2.25.1 | 35 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20220708151540.18136-39-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-24-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate.c | 25 ++++++++++--------------- | 8 | linux-user/aarch64/signal.c | 3 +++ |
9 | 1 file changed, 10 insertions(+), 15 deletions(-) | 9 | 1 file changed, 3 insertions(+) |
10 | 10 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 13 | --- a/linux-user/aarch64/signal.c |
14 | +++ b/target/arm/translate.c | 14 | +++ b/linux-user/aarch64/signal.c |
15 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | 15 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, |
16 | gen_op_iwmmxt_movq_M0_wRn(wrd); | 16 | __get_user(extra_size, |
17 | switch ((insn >> 6) & 3) { | 17 | &((struct target_extra_context *)ctx)->size); |
18 | case 0: | 18 | extra = lock_user(VERIFY_READ, extra_datap, extra_size, 0); |
19 | - tmp2 = tcg_const_i32(0xff); | 19 | + if (!extra) { |
20 | - tmp3 = tcg_const_i32((insn & 7) << 3); | 20 | + return 1; |
21 | + tmp2 = tcg_constant_i32(0xff); | 21 | + } |
22 | + tmp3 = tcg_constant_i32((insn & 7) << 3); | ||
23 | break; | 22 | break; |
24 | case 1: | 23 | |
25 | - tmp2 = tcg_const_i32(0xffff); | ||
26 | - tmp3 = tcg_const_i32((insn & 3) << 4); | ||
27 | + tmp2 = tcg_constant_i32(0xffff); | ||
28 | + tmp3 = tcg_constant_i32((insn & 3) << 4); | ||
29 | break; | ||
30 | case 2: | ||
31 | - tmp2 = tcg_const_i32(0xffffffff); | ||
32 | - tmp3 = tcg_const_i32((insn & 1) << 5); | ||
33 | + tmp2 = tcg_constant_i32(0xffffffff); | ||
34 | + tmp3 = tcg_constant_i32((insn & 1) << 5); | ||
35 | break; | ||
36 | default: | 24 | default: |
37 | - tmp2 = NULL; | ||
38 | - tmp3 = NULL; | ||
39 | + g_assert_not_reached(); | ||
40 | } | ||
41 | gen_helper_iwmmxt_insr(cpu_M0, cpu_M0, tmp, tmp2, tmp3); | ||
42 | - tcg_temp_free_i32(tmp3); | ||
43 | - tcg_temp_free_i32(tmp2); | ||
44 | tcg_temp_free_i32(tmp); | ||
45 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
46 | gen_op_iwmmxt_set_mup(); | ||
47 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | ||
48 | rd0 = (insn >> 16) & 0xf; | ||
49 | rd1 = (insn >> 0) & 0xf; | ||
50 | gen_op_iwmmxt_movq_M0_wRn(rd0); | ||
51 | - tmp = tcg_const_i32((insn >> 20) & 3); | ||
52 | iwmmxt_load_reg(cpu_V1, rd1); | ||
53 | - gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, tmp); | ||
54 | - tcg_temp_free_i32(tmp); | ||
55 | + gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, | ||
56 | + tcg_constant_i32((insn >> 20) & 3)); | ||
57 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
58 | gen_op_iwmmxt_set_mup(); | ||
59 | break; | ||
60 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | ||
61 | wrd = (insn >> 12) & 0xf; | ||
62 | rd0 = (insn >> 16) & 0xf; | ||
63 | gen_op_iwmmxt_movq_M0_wRn(rd0); | ||
64 | - tmp = tcg_const_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); | ||
65 | + tmp = tcg_constant_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); | ||
66 | gen_helper_iwmmxt_shufh(cpu_M0, cpu_env, cpu_M0, tmp); | ||
67 | - tcg_temp_free_i32(tmp); | ||
68 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
69 | gen_op_iwmmxt_set_mup(); | ||
70 | gen_op_iwmmxt_set_cup(); | ||
71 | -- | 25 | -- |
72 | 2.25.1 | 26 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Finish conversion of the file to tcg_constant_*. | 3 | Move the checks out of the parsing loop and into the |
4 | restore function. This more closely mirrors the code | ||
5 | structure in the kernel, and is slightly clearer. | ||
4 | 6 | ||
7 | Reject rather than silently skip incorrect VL and SVE record sizes, | ||
8 | bringing our checks in to line with those the kernel does. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Message-id: 20220708151540.18136-40-richard.henderson@linaro.org |
7 | Message-id: 20220426163043.100432-22-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | target/arm/translate-a64.c | 20 ++++++++------------ | 15 | linux-user/aarch64/signal.c | 51 +++++++++++++++++++++++++------------ |
11 | 1 file changed, 8 insertions(+), 12 deletions(-) | 16 | 1 file changed, 35 insertions(+), 16 deletions(-) |
12 | 17 | ||
13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 18 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-a64.c | 20 | --- a/linux-user/aarch64/signal.c |
16 | +++ b/target/arm/translate-a64.c | 21 | +++ b/linux-user/aarch64/signal.c |
17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 22 | @@ -XXX,XX +XXX,XX @@ static void target_restore_fpsimd_record(CPUARMState *env, |
18 | } | ||
19 | |||
20 | if (is_scalar) { | ||
21 | - tcg_res[1] = tcg_const_i64(0); | ||
22 | + tcg_res[1] = tcg_constant_i64(0); | ||
23 | } | ||
24 | |||
25 | for (pass = 0; pass < 2; pass++) { | ||
26 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
27 | tcg_op2 = tcg_temp_new_i32(); | ||
28 | tcg_op3 = tcg_temp_new_i32(); | ||
29 | tcg_res = tcg_temp_new_i32(); | ||
30 | - tcg_zero = tcg_const_i32(0); | ||
31 | + tcg_zero = tcg_constant_i32(0); | ||
32 | |||
33 | read_vec_element_i32(s, tcg_op1, rn, 3, MO_32); | ||
34 | read_vec_element_i32(s, tcg_op2, rm, 3, MO_32); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) | ||
36 | tcg_temp_free_i32(tcg_op2); | ||
37 | tcg_temp_free_i32(tcg_op3); | ||
38 | tcg_temp_free_i32(tcg_res); | ||
39 | - tcg_temp_free_i32(tcg_zero); | ||
40 | } | 23 | } |
41 | } | 24 | } |
42 | 25 | ||
43 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 26 | -static void target_restore_sve_record(CPUARMState *env, |
44 | gen_helper_yield(cpu_env); | 27 | - struct target_sve_context *sve, int vq) |
45 | break; | 28 | +static bool target_restore_sve_record(CPUARMState *env, |
46 | case DISAS_WFI: | 29 | + struct target_sve_context *sve, |
47 | - { | 30 | + int size) |
48 | - /* This is a special case because we don't want to just halt the CPU | 31 | { |
49 | - * if trying to debug across a WFI. | 32 | - int i, j; |
50 | + /* | 33 | + int i, j, vl, vq; |
51 | + * This is a special case because we don't want to just halt | 34 | |
52 | + * the CPU if trying to debug across a WFI. | 35 | - /* Note that SVE regs are stored as a byte stream, with each byte element |
53 | */ | 36 | + if (!cpu_isar_feature(aa64_sve, env_archcpu(env))) { |
54 | - TCGv_i32 tmp = tcg_const_i32(4); | 37 | + return false; |
55 | - | 38 | + } |
56 | gen_a64_set_pc_im(dc->base.pc_next); | 39 | + |
57 | - gen_helper_wfi(cpu_env, tmp); | 40 | + __get_user(vl, &sve->vl); |
58 | - tcg_temp_free_i32(tmp); | 41 | + vq = sve_vq(env); |
59 | - /* The helper doesn't necessarily throw an exception, but we | 42 | + |
60 | + gen_helper_wfi(cpu_env, tcg_constant_i32(4)); | 43 | + /* Reject mismatched VL. */ |
61 | + /* | 44 | + if (vl != vq * TARGET_SVE_VQ_BYTES) { |
62 | + * The helper doesn't necessarily throw an exception, but we | 45 | + return false; |
63 | * must go back to the main loop to check for interrupts anyway. | 46 | + } |
64 | */ | 47 | + |
65 | tcg_gen_exit_tb(NULL, 0); | 48 | + /* Accept empty record -- used to clear PSTATE.SM. */ |
66 | break; | 49 | + if (size <= sizeof(*sve)) { |
50 | + return true; | ||
51 | + } | ||
52 | + | ||
53 | + /* Reject non-empty but incomplete record. */ | ||
54 | + if (size < TARGET_SVE_SIG_CONTEXT_SIZE(vq)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + /* | ||
59 | + * Note that SVE regs are stored as a byte stream, with each byte element | ||
60 | * at a subsequent address. This corresponds to a little-endian load | ||
61 | * of our 64-bit hunks. | ||
62 | */ | ||
63 | @@ -XXX,XX +XXX,XX @@ static void target_restore_sve_record(CPUARMState *env, | ||
64 | } | ||
67 | } | 65 | } |
68 | - } | ||
69 | } | 66 | } |
67 | + return true; | ||
70 | } | 68 | } |
71 | 69 | ||
70 | static int target_restore_sigframe(CPUARMState *env, | ||
71 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
72 | struct target_sve_context *sve = NULL; | ||
73 | uint64_t extra_datap = 0; | ||
74 | bool used_extra = false; | ||
75 | - int vq = 0, sve_size = 0; | ||
76 | + int sve_size = 0; | ||
77 | |||
78 | target_restore_general_frame(env, sf); | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
81 | if (sve || size < sizeof(struct target_sve_context)) { | ||
82 | goto err; | ||
83 | } | ||
84 | - if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
85 | - vq = sve_vq(env); | ||
86 | - sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); | ||
87 | - if (size == sve_size) { | ||
88 | - sve = (struct target_sve_context *)ctx; | ||
89 | - break; | ||
90 | - } | ||
91 | - } | ||
92 | - goto err; | ||
93 | + sve = (struct target_sve_context *)ctx; | ||
94 | + sve_size = size; | ||
95 | + break; | ||
96 | |||
97 | case TARGET_EXTRA_MAGIC: | ||
98 | if (extra || size != sizeof(struct target_extra_context)) { | ||
99 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
100 | } | ||
101 | |||
102 | /* SVE data, if present, overwrites FPSIMD data. */ | ||
103 | - if (sve) { | ||
104 | - target_restore_sve_record(env, sve, vq); | ||
105 | + if (sve && !target_restore_sve_record(env, sve, sve_size)) { | ||
106 | + goto err; | ||
107 | } | ||
108 | unlock_user(extra, extra_datap, 0); | ||
109 | return 0; | ||
72 | -- | 110 | -- |
73 | 2.25.1 | 111 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Set the SM bit in the SVE record on signal delivery, create the ZA record. | ||
4 | Restore SM and ZA state according to the records present on return. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-41-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-30-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate.c | 11 +++-------- | 11 | linux-user/aarch64/signal.c | 167 +++++++++++++++++++++++++++++++++--- |
9 | 1 file changed, 3 insertions(+), 8 deletions(-) | 12 | 1 file changed, 154 insertions(+), 13 deletions(-) |
10 | 13 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/linux-user/aarch64/signal.c b/linux-user/aarch64/signal.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 16 | --- a/linux-user/aarch64/signal.c |
14 | +++ b/target/arm/translate.c | 17 | +++ b/linux-user/aarch64/signal.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADR(DisasContext *s, arg_ri *a) | 18 | @@ -XXX,XX +XXX,XX @@ struct target_sve_context { |
16 | 19 | ||
17 | static bool trans_MOVW(DisasContext *s, arg_MOVW *a) | 20 | #define TARGET_SVE_SIG_FLAG_SM 1 |
18 | { | 21 | |
19 | - TCGv_i32 tmp; | 22 | +#define TARGET_ZA_MAGIC 0x54366345 |
20 | - | 23 | + |
21 | if (!ENABLE_ARCH_6T2) { | 24 | +struct target_za_context { |
25 | + struct target_aarch64_ctx head; | ||
26 | + uint16_t vl; | ||
27 | + uint16_t reserved[3]; | ||
28 | + /* The actual ZA data immediately follows. */ | ||
29 | +}; | ||
30 | + | ||
31 | +#define TARGET_ZA_SIG_REGS_OFFSET \ | ||
32 | + QEMU_ALIGN_UP(sizeof(struct target_za_context), TARGET_SVE_VQ_BYTES) | ||
33 | +#define TARGET_ZA_SIG_ZAV_OFFSET(VQ, N) \ | ||
34 | + (TARGET_ZA_SIG_REGS_OFFSET + (VQ) * TARGET_SVE_VQ_BYTES * (N)) | ||
35 | +#define TARGET_ZA_SIG_CONTEXT_SIZE(VQ) \ | ||
36 | + TARGET_ZA_SIG_ZAV_OFFSET(VQ, VQ * TARGET_SVE_VQ_BYTES) | ||
37 | + | ||
38 | struct target_rt_sigframe { | ||
39 | struct target_siginfo info; | ||
40 | struct target_ucontext uc; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void target_setup_end_record(struct target_aarch64_ctx *end) | ||
42 | } | ||
43 | |||
44 | static void target_setup_sve_record(struct target_sve_context *sve, | ||
45 | - CPUARMState *env, int vq, int size) | ||
46 | + CPUARMState *env, int size) | ||
47 | { | ||
48 | - int i, j; | ||
49 | + int i, j, vq = sve_vq(env); | ||
50 | |||
51 | memset(sve, 0, sizeof(*sve)); | ||
52 | __put_user(TARGET_SVE_MAGIC, &sve->head.magic); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void target_setup_sve_record(struct target_sve_context *sve, | ||
54 | } | ||
55 | } | ||
56 | |||
57 | +static void target_setup_za_record(struct target_za_context *za, | ||
58 | + CPUARMState *env, int size) | ||
59 | +{ | ||
60 | + int vq = sme_vq(env); | ||
61 | + int vl = vq * TARGET_SVE_VQ_BYTES; | ||
62 | + int i, j; | ||
63 | + | ||
64 | + memset(za, 0, sizeof(*za)); | ||
65 | + __put_user(TARGET_ZA_MAGIC, &za->head.magic); | ||
66 | + __put_user(size, &za->head.size); | ||
67 | + __put_user(vl, &za->vl); | ||
68 | + | ||
69 | + if (size == TARGET_ZA_SIG_CONTEXT_SIZE(0)) { | ||
70 | + return; | ||
71 | + } | ||
72 | + assert(size == TARGET_ZA_SIG_CONTEXT_SIZE(vq)); | ||
73 | + | ||
74 | + /* | ||
75 | + * Note that ZA vectors are stored as a byte stream, | ||
76 | + * with each byte element at a subsequent address. | ||
77 | + */ | ||
78 | + for (i = 0; i < vl; ++i) { | ||
79 | + uint64_t *z = (void *)za + TARGET_ZA_SIG_ZAV_OFFSET(vq, i); | ||
80 | + for (j = 0; j < vq * 2; ++j) { | ||
81 | + __put_user_e(env->zarray[i].d[j], z + j, le); | ||
82 | + } | ||
83 | + } | ||
84 | +} | ||
85 | + | ||
86 | static void target_restore_general_frame(CPUARMState *env, | ||
87 | struct target_rt_sigframe *sf) | ||
88 | { | ||
89 | @@ -XXX,XX +XXX,XX @@ static void target_restore_fpsimd_record(CPUARMState *env, | ||
90 | |||
91 | static bool target_restore_sve_record(CPUARMState *env, | ||
92 | struct target_sve_context *sve, | ||
93 | - int size) | ||
94 | + int size, int *svcr) | ||
95 | { | ||
96 | - int i, j, vl, vq; | ||
97 | + int i, j, vl, vq, flags; | ||
98 | + bool sm; | ||
99 | |||
100 | - if (!cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
101 | + __get_user(vl, &sve->vl); | ||
102 | + __get_user(flags, &sve->flags); | ||
103 | + | ||
104 | + sm = flags & TARGET_SVE_SIG_FLAG_SM; | ||
105 | + | ||
106 | + /* The cpu must support Streaming or Non-streaming SVE. */ | ||
107 | + if (sm | ||
108 | + ? !cpu_isar_feature(aa64_sme, env_archcpu(env)) | ||
109 | + : !cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
22 | return false; | 110 | return false; |
23 | } | 111 | } |
24 | 112 | ||
25 | - tmp = tcg_const_i32(a->imm); | 113 | - __get_user(vl, &sve->vl); |
26 | - store_reg(s, a->rd, tmp); | 114 | - vq = sve_vq(env); |
27 | + store_reg(s, a->rd, tcg_constant_i32(a->imm)); | 115 | + /* |
116 | + * Note that we cannot use sve_vq() because that depends on the | ||
117 | + * current setting of PSTATE.SM, not the state to be restored. | ||
118 | + */ | ||
119 | + vq = sve_vqm1_for_el_sm(env, 0, sm) + 1; | ||
120 | |||
121 | /* Reject mismatched VL. */ | ||
122 | if (vl != vq * TARGET_SVE_VQ_BYTES) { | ||
123 | @@ -XXX,XX +XXX,XX @@ static bool target_restore_sve_record(CPUARMState *env, | ||
124 | return false; | ||
125 | } | ||
126 | |||
127 | + *svcr = FIELD_DP64(*svcr, SVCR, SM, sm); | ||
128 | + | ||
129 | /* | ||
130 | * Note that SVE regs are stored as a byte stream, with each byte element | ||
131 | * at a subsequent address. This corresponds to a little-endian load | ||
132 | @@ -XXX,XX +XXX,XX @@ static bool target_restore_sve_record(CPUARMState *env, | ||
28 | return true; | 133 | return true; |
29 | } | 134 | } |
30 | 135 | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_UMAAL(DisasContext *s, arg_UMAAL *a) | 136 | +static bool target_restore_za_record(CPUARMState *env, |
32 | t0 = load_reg(s, a->rm); | 137 | + struct target_za_context *za, |
33 | t1 = load_reg(s, a->rn); | 138 | + int size, int *svcr) |
34 | tcg_gen_mulu2_i32(t0, t1, t0, t1); | 139 | +{ |
35 | - zero = tcg_const_i32(0); | 140 | + int i, j, vl, vq; |
36 | + zero = tcg_constant_i32(0); | 141 | + |
37 | t2 = load_reg(s, a->ra); | 142 | + if (!cpu_isar_feature(aa64_sme, env_archcpu(env))) { |
38 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); | 143 | + return false; |
39 | tcg_temp_free_i32(t2); | 144 | + } |
40 | t2 = load_reg(s, a->rd); | 145 | + |
41 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); | 146 | + __get_user(vl, &za->vl); |
42 | tcg_temp_free_i32(t2); | 147 | + vq = sme_vq(env); |
43 | - tcg_temp_free_i32(zero); | 148 | + |
44 | store_reg(s, a->ra, t0); | 149 | + /* Reject mismatched VL. */ |
45 | store_reg(s, a->rd, t1); | 150 | + if (vl != vq * TARGET_SVE_VQ_BYTES) { |
46 | return true; | 151 | + return false; |
47 | @@ -XXX,XX +XXX,XX @@ static bool op_crc32(DisasContext *s, arg_rrr *a, bool c, MemOp sz) | 152 | + } |
48 | default: | 153 | + |
49 | g_assert_not_reached(); | 154 | + /* Accept empty record -- used to clear PSTATE.ZA. */ |
50 | } | 155 | + if (size <= TARGET_ZA_SIG_CONTEXT_SIZE(0)) { |
51 | - t3 = tcg_const_i32(1 << sz); | 156 | + return true; |
52 | + t3 = tcg_constant_i32(1 << sz); | 157 | + } |
53 | if (c) { | 158 | + |
54 | gen_helper_crc32c(t1, t1, t2, t3); | 159 | + /* Reject non-empty but incomplete record. */ |
55 | } else { | 160 | + if (size < TARGET_ZA_SIG_CONTEXT_SIZE(vq)) { |
56 | gen_helper_crc32(t1, t1, t2, t3); | 161 | + return false; |
57 | } | 162 | + } |
58 | tcg_temp_free_i32(t2); | 163 | + |
59 | - tcg_temp_free_i32(t3); | 164 | + *svcr = FIELD_DP64(*svcr, SVCR, ZA, 1); |
60 | store_reg(s, a->rd, t1); | 165 | + |
61 | return true; | 166 | + for (i = 0; i < vl; ++i) { |
62 | } | 167 | + uint64_t *z = (void *)za + TARGET_ZA_SIG_ZAV_OFFSET(vq, i); |
168 | + for (j = 0; j < vq * 2; ++j) { | ||
169 | + __get_user_e(env->zarray[i].d[j], z + j, le); | ||
170 | + } | ||
171 | + } | ||
172 | + return true; | ||
173 | +} | ||
174 | + | ||
175 | static int target_restore_sigframe(CPUARMState *env, | ||
176 | struct target_rt_sigframe *sf) | ||
177 | { | ||
178 | struct target_aarch64_ctx *ctx, *extra = NULL; | ||
179 | struct target_fpsimd_context *fpsimd = NULL; | ||
180 | struct target_sve_context *sve = NULL; | ||
181 | + struct target_za_context *za = NULL; | ||
182 | uint64_t extra_datap = 0; | ||
183 | bool used_extra = false; | ||
184 | int sve_size = 0; | ||
185 | + int za_size = 0; | ||
186 | + int svcr = 0; | ||
187 | |||
188 | target_restore_general_frame(env, sf); | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
191 | sve_size = size; | ||
192 | break; | ||
193 | |||
194 | + case TARGET_ZA_MAGIC: | ||
195 | + if (za || size < sizeof(struct target_za_context)) { | ||
196 | + goto err; | ||
197 | + } | ||
198 | + za = (struct target_za_context *)ctx; | ||
199 | + za_size = size; | ||
200 | + break; | ||
201 | + | ||
202 | case TARGET_EXTRA_MAGIC: | ||
203 | if (extra || size != sizeof(struct target_extra_context)) { | ||
204 | goto err; | ||
205 | @@ -XXX,XX +XXX,XX @@ static int target_restore_sigframe(CPUARMState *env, | ||
206 | } | ||
207 | |||
208 | /* SVE data, if present, overwrites FPSIMD data. */ | ||
209 | - if (sve && !target_restore_sve_record(env, sve, sve_size)) { | ||
210 | + if (sve && !target_restore_sve_record(env, sve, sve_size, &svcr)) { | ||
211 | goto err; | ||
212 | } | ||
213 | + if (za && !target_restore_za_record(env, za, za_size, &svcr)) { | ||
214 | + goto err; | ||
215 | + } | ||
216 | + if (env->svcr != svcr) { | ||
217 | + env->svcr = svcr; | ||
218 | + arm_rebuild_hflags(env); | ||
219 | + } | ||
220 | unlock_user(extra, extra_datap, 0); | ||
221 | return 0; | ||
222 | |||
223 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
224 | .total_size = offsetof(struct target_rt_sigframe, | ||
225 | uc.tuc_mcontext.__reserved), | ||
226 | }; | ||
227 | - int fpsimd_ofs, fr_ofs, sve_ofs = 0, vq = 0, sve_size = 0; | ||
228 | + int fpsimd_ofs, fr_ofs, sve_ofs = 0, za_ofs = 0; | ||
229 | + int sve_size = 0, za_size = 0; | ||
230 | struct target_rt_sigframe *frame; | ||
231 | struct target_rt_frame_record *fr; | ||
232 | abi_ulong frame_addr, return_addr; | ||
233 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
234 | &layout); | ||
235 | |||
236 | /* SVE state needs saving only if it exists. */ | ||
237 | - if (cpu_isar_feature(aa64_sve, env_archcpu(env))) { | ||
238 | - vq = sve_vq(env); | ||
239 | - sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(vq), 16); | ||
240 | + if (cpu_isar_feature(aa64_sve, env_archcpu(env)) || | ||
241 | + cpu_isar_feature(aa64_sme, env_archcpu(env))) { | ||
242 | + sve_size = QEMU_ALIGN_UP(TARGET_SVE_SIG_CONTEXT_SIZE(sve_vq(env)), 16); | ||
243 | sve_ofs = alloc_sigframe_space(sve_size, &layout); | ||
244 | } | ||
245 | + if (cpu_isar_feature(aa64_sme, env_archcpu(env))) { | ||
246 | + /* ZA state needs saving only if it is enabled. */ | ||
247 | + if (FIELD_EX64(env->svcr, SVCR, ZA)) { | ||
248 | + za_size = TARGET_ZA_SIG_CONTEXT_SIZE(sme_vq(env)); | ||
249 | + } else { | ||
250 | + za_size = TARGET_ZA_SIG_CONTEXT_SIZE(0); | ||
251 | + } | ||
252 | + za_ofs = alloc_sigframe_space(za_size, &layout); | ||
253 | + } | ||
254 | |||
255 | if (layout.extra_ofs) { | ||
256 | /* Reserve space for the extra end marker. The standard end marker | ||
257 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
258 | target_setup_end_record((void *)frame + layout.extra_end_ofs); | ||
259 | } | ||
260 | if (sve_ofs) { | ||
261 | - target_setup_sve_record((void *)frame + sve_ofs, env, vq, sve_size); | ||
262 | + target_setup_sve_record((void *)frame + sve_ofs, env, sve_size); | ||
263 | + } | ||
264 | + if (za_ofs) { | ||
265 | + target_setup_za_record((void *)frame + za_ofs, env, za_size); | ||
266 | } | ||
267 | |||
268 | /* Set up the stack frame for unwinding. */ | ||
269 | @@ -XXX,XX +XXX,XX @@ static void target_setup_frame(int usig, struct target_sigaction *ka, | ||
270 | env->btype = 2; | ||
271 | } | ||
272 | |||
273 | + /* | ||
274 | + * Invoke the signal handler with both SM and ZA disabled. | ||
275 | + * When clearing SM, ResetSVEState, per SMSTOP. | ||
276 | + */ | ||
277 | + if (FIELD_EX64(env->svcr, SVCR, SM)) { | ||
278 | + arm_reset_sve_state(env); | ||
279 | + } | ||
280 | + if (env->svcr) { | ||
281 | + env->svcr = 0; | ||
282 | + arm_rebuild_hflags(env); | ||
283 | + } | ||
284 | + | ||
285 | if (info) { | ||
286 | tswap_siginfo(&frame->info, info); | ||
287 | env->xregs[1] = frame_addr + offsetof(struct target_rt_sigframe, info); | ||
63 | -- | 288 | -- |
64 | 2.25.1 | 289 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Existing temp usage treats t1 as both zero and as a | 3 | Add "sve" to the sve prctl functions, to distinguish |
4 | temporary. Rearrange to only require one temporary, | 4 | them from the coming "sme" prctls with similar names. |
5 | so remove t1 and rename t2. | ||
6 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-42-richard.henderson@linaro.org |
9 | Message-id: 20220426163043.100432-17-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/translate-a64.c | 12 +++++------- | 11 | linux-user/aarch64/target_prctl.h | 8 ++++---- |
13 | 1 file changed, 5 insertions(+), 7 deletions(-) | 12 | linux-user/syscall.c | 12 ++++++------ |
13 | 2 files changed, 10 insertions(+), 10 deletions(-) | ||
14 | 14 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 15 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 17 | --- a/linux-user/aarch64/target_prctl.h |
18 | +++ b/target/arm/translate-a64.c | 18 | +++ b/linux-user/aarch64/target_prctl.h |
19 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { | 20 | #ifndef AARCH64_TARGET_PRCTL_H |
21 | goto do_unallocated; | 21 | #define AARCH64_TARGET_PRCTL_H |
22 | } else { | 22 | |
23 | - TCGv_i64 t1 = tcg_const_i64(1); | 23 | -static abi_long do_prctl_get_vl(CPUArchState *env) |
24 | - TCGv_i64 t2 = tcg_temp_new_i64(); | 24 | +static abi_long do_prctl_sve_get_vl(CPUArchState *env) |
25 | + TCGv_i64 t = tcg_temp_new_i64(); | 25 | { |
26 | 26 | ARMCPU *cpu = env_archcpu(env); | |
27 | - tcg_gen_extract_i64(t2, cpu_reg_sp(s, rn), 56, 4); | 27 | if (cpu_isar_feature(aa64_sve, cpu)) { |
28 | - tcg_gen_shl_i64(t1, t1, t2); | 28 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_get_vl(CPUArchState *env) |
29 | - tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t1); | 29 | } |
30 | + tcg_gen_extract_i64(t, cpu_reg_sp(s, rn), 56, 4); | 30 | return -TARGET_EINVAL; |
31 | + tcg_gen_shl_i64(t, tcg_constant_i64(1), t); | 31 | } |
32 | + tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t); | 32 | -#define do_prctl_get_vl do_prctl_get_vl |
33 | 33 | +#define do_prctl_sve_get_vl do_prctl_sve_get_vl | |
34 | - tcg_temp_free_i64(t1); | 34 | |
35 | - tcg_temp_free_i64(t2); | 35 | -static abi_long do_prctl_set_vl(CPUArchState *env, abi_long arg2) |
36 | + tcg_temp_free_i64(t); | 36 | +static abi_long do_prctl_sve_set_vl(CPUArchState *env, abi_long arg2) |
37 | } | 37 | { |
38 | break; | 38 | /* |
39 | case 8: /* LSLV */ | 39 | * We cannot support either PR_SVE_SET_VL_ONEXEC or PR_SVE_VL_INHERIT. |
40 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_set_vl(CPUArchState *env, abi_long arg2) | ||
41 | } | ||
42 | return -TARGET_EINVAL; | ||
43 | } | ||
44 | -#define do_prctl_set_vl do_prctl_set_vl | ||
45 | +#define do_prctl_sve_set_vl do_prctl_sve_set_vl | ||
46 | |||
47 | static abi_long do_prctl_reset_keys(CPUArchState *env, abi_long arg2) | ||
48 | { | ||
49 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/linux-user/syscall.c | ||
52 | +++ b/linux-user/syscall.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_inval1(CPUArchState *env, abi_long arg2) | ||
54 | #ifndef do_prctl_set_fp_mode | ||
55 | #define do_prctl_set_fp_mode do_prctl_inval1 | ||
56 | #endif | ||
57 | -#ifndef do_prctl_get_vl | ||
58 | -#define do_prctl_get_vl do_prctl_inval0 | ||
59 | +#ifndef do_prctl_sve_get_vl | ||
60 | +#define do_prctl_sve_get_vl do_prctl_inval0 | ||
61 | #endif | ||
62 | -#ifndef do_prctl_set_vl | ||
63 | -#define do_prctl_set_vl do_prctl_inval1 | ||
64 | +#ifndef do_prctl_sve_set_vl | ||
65 | +#define do_prctl_sve_set_vl do_prctl_inval1 | ||
66 | #endif | ||
67 | #ifndef do_prctl_reset_keys | ||
68 | #define do_prctl_reset_keys do_prctl_inval1 | ||
69 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl(CPUArchState *env, abi_long option, abi_long arg2, | ||
70 | case PR_SET_FP_MODE: | ||
71 | return do_prctl_set_fp_mode(env, arg2); | ||
72 | case PR_SVE_GET_VL: | ||
73 | - return do_prctl_get_vl(env); | ||
74 | + return do_prctl_sve_get_vl(env); | ||
75 | case PR_SVE_SET_VL: | ||
76 | - return do_prctl_set_vl(env, arg2); | ||
77 | + return do_prctl_sve_set_vl(env, arg2); | ||
78 | case PR_PAC_RESET_KEYS: | ||
79 | if (arg3 || arg4 || arg5) { | ||
80 | return -TARGET_EINVAL; | ||
40 | -- | 81 | -- |
41 | 2.25.1 | 82 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These prctl set the Streaming SVE vector length, which may | ||
4 | be completely different from the Normal SVE vector length. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20220708151540.18136-43-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-15-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | target/arm/translate-a64.c | 3 +-- | 11 | linux-user/aarch64/target_prctl.h | 54 +++++++++++++++++++++++++++++++ |
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | 12 | linux-user/syscall.c | 16 +++++++++ |
13 | 2 files changed, 70 insertions(+) | ||
10 | 14 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 15 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 17 | --- a/linux-user/aarch64/target_prctl.h |
14 | +++ b/target/arm/translate-a64.c | 18 | +++ b/linux-user/aarch64/target_prctl.h |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) | 19 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_sve_get_vl(CPUArchState *env) |
16 | tcg_rd = cpu_reg(s, rd); | 20 | { |
17 | 21 | ARMCPU *cpu = env_archcpu(env); | |
18 | a64_test_cc(&c, cond); | 22 | if (cpu_isar_feature(aa64_sve, cpu)) { |
19 | - zero = tcg_const_i64(0); | 23 | + /* PSTATE.SM is always unset on syscall entry. */ |
20 | + zero = tcg_constant_i64(0); | 24 | return sve_vq(env) * 16; |
21 | |||
22 | if (rn == 31 && rm == 31 && (else_inc ^ else_inv)) { | ||
23 | /* CSET & CSETM. */ | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) | ||
25 | tcg_gen_movcond_i64(c.cond, tcg_rd, c.value, zero, t_true, t_false); | ||
26 | } | 25 | } |
27 | 26 | return -TARGET_EINVAL; | |
28 | - tcg_temp_free_i64(zero); | 27 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_sve_set_vl(CPUArchState *env, abi_long arg2) |
29 | a64_free_cc(&c); | 28 | && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { |
30 | 29 | uint32_t vq, old_vq; | |
31 | if (!sf) { | 30 | |
31 | + /* PSTATE.SM is always unset on syscall entry. */ | ||
32 | old_vq = sve_vq(env); | ||
33 | |||
34 | /* | ||
35 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_sve_set_vl(CPUArchState *env, abi_long arg2) | ||
36 | } | ||
37 | #define do_prctl_sve_set_vl do_prctl_sve_set_vl | ||
38 | |||
39 | +static abi_long do_prctl_sme_get_vl(CPUArchState *env) | ||
40 | +{ | ||
41 | + ARMCPU *cpu = env_archcpu(env); | ||
42 | + if (cpu_isar_feature(aa64_sme, cpu)) { | ||
43 | + return sme_vq(env) * 16; | ||
44 | + } | ||
45 | + return -TARGET_EINVAL; | ||
46 | +} | ||
47 | +#define do_prctl_sme_get_vl do_prctl_sme_get_vl | ||
48 | + | ||
49 | +static abi_long do_prctl_sme_set_vl(CPUArchState *env, abi_long arg2) | ||
50 | +{ | ||
51 | + /* | ||
52 | + * We cannot support either PR_SME_SET_VL_ONEXEC or PR_SME_VL_INHERIT. | ||
53 | + * Note the kernel definition of sve_vl_valid allows for VQ=512, | ||
54 | + * i.e. VL=8192, even though the architectural maximum is VQ=16. | ||
55 | + */ | ||
56 | + if (cpu_isar_feature(aa64_sme, env_archcpu(env)) | ||
57 | + && arg2 >= 0 && arg2 <= 512 * 16 && !(arg2 & 15)) { | ||
58 | + int vq, old_vq; | ||
59 | + | ||
60 | + old_vq = sme_vq(env); | ||
61 | + | ||
62 | + /* | ||
63 | + * Bound the value of vq, so that we know that it fits into | ||
64 | + * the 4-bit field in SMCR_EL1. Because PSTATE.SM is cleared | ||
65 | + * on syscall entry, we are not modifying the current SVE | ||
66 | + * vector length. | ||
67 | + */ | ||
68 | + vq = MAX(arg2 / 16, 1); | ||
69 | + vq = MIN(vq, 16); | ||
70 | + env->vfp.smcr_el[1] = | ||
71 | + FIELD_DP64(env->vfp.smcr_el[1], SMCR, LEN, vq - 1); | ||
72 | + | ||
73 | + /* Delay rebuilding hflags until we know if ZA must change. */ | ||
74 | + vq = sve_vqm1_for_el_sm(env, 0, true) + 1; | ||
75 | + | ||
76 | + if (vq != old_vq) { | ||
77 | + /* | ||
78 | + * PSTATE.ZA state is cleared on any change to SVL. | ||
79 | + * We need not call arm_rebuild_hflags because PSTATE.SM was | ||
80 | + * cleared on syscall entry, so this hasn't changed VL. | ||
81 | + */ | ||
82 | + env->svcr = FIELD_DP64(env->svcr, SVCR, ZA, 0); | ||
83 | + arm_rebuild_hflags(env); | ||
84 | + } | ||
85 | + return vq * 16; | ||
86 | + } | ||
87 | + return -TARGET_EINVAL; | ||
88 | +} | ||
89 | +#define do_prctl_sme_set_vl do_prctl_sme_set_vl | ||
90 | + | ||
91 | static abi_long do_prctl_reset_keys(CPUArchState *env, abi_long arg2) | ||
92 | { | ||
93 | ARMCPU *cpu = env_archcpu(env); | ||
94 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
95 | index XXXXXXX..XXXXXXX 100644 | ||
96 | --- a/linux-user/syscall.c | ||
97 | +++ b/linux-user/syscall.c | ||
98 | @@ -XXX,XX +XXX,XX @@ abi_long do_arch_prctl(CPUX86State *env, int code, abi_ulong addr) | ||
99 | #ifndef PR_SET_SYSCALL_USER_DISPATCH | ||
100 | # define PR_SET_SYSCALL_USER_DISPATCH 59 | ||
101 | #endif | ||
102 | +#ifndef PR_SME_SET_VL | ||
103 | +# define PR_SME_SET_VL 63 | ||
104 | +# define PR_SME_GET_VL 64 | ||
105 | +# define PR_SME_VL_LEN_MASK 0xffff | ||
106 | +# define PR_SME_VL_INHERIT (1 << 17) | ||
107 | +#endif | ||
108 | |||
109 | #include "target_prctl.h" | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_inval1(CPUArchState *env, abi_long arg2) | ||
112 | #ifndef do_prctl_set_unalign | ||
113 | #define do_prctl_set_unalign do_prctl_inval1 | ||
114 | #endif | ||
115 | +#ifndef do_prctl_sme_get_vl | ||
116 | +#define do_prctl_sme_get_vl do_prctl_inval0 | ||
117 | +#endif | ||
118 | +#ifndef do_prctl_sme_set_vl | ||
119 | +#define do_prctl_sme_set_vl do_prctl_inval1 | ||
120 | +#endif | ||
121 | |||
122 | static abi_long do_prctl(CPUArchState *env, abi_long option, abi_long arg2, | ||
123 | abi_long arg3, abi_long arg4, abi_long arg5) | ||
124 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl(CPUArchState *env, abi_long option, abi_long arg2, | ||
125 | return do_prctl_sve_get_vl(env); | ||
126 | case PR_SVE_SET_VL: | ||
127 | return do_prctl_sve_set_vl(env, arg2); | ||
128 | + case PR_SME_GET_VL: | ||
129 | + return do_prctl_sme_get_vl(env); | ||
130 | + case PR_SME_SET_VL: | ||
131 | + return do_prctl_sme_set_vl(env, arg2); | ||
132 | case PR_PAC_RESET_KEYS: | ||
133 | if (arg3 || arg4 || arg5) { | ||
134 | return -TARGET_EINVAL; | ||
32 | -- | 135 | -- |
33 | 2.25.1 | 136 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | There's no reason to set CPACR_EL1.ZEN if SVE disabled. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20220708151540.18136-44-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-36-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 9 | --- |
8 | target/arm/translate.c | 7 +++---- | 10 | target/arm/cpu.c | 7 +++---- |
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | 11 | 1 file changed, 3 insertions(+), 4 deletions(-) |
10 | 12 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 15 | --- a/target/arm/cpu.c |
14 | +++ b/target/arm/translate.c | 16 | +++ b/target/arm/cpu.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) | 17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
16 | } | 18 | /* and to the FP/Neon instructions */ |
17 | 19 | env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, | |
18 | /* In this insn input reg fields of 0b1111 mean "zero", not "PC" */ | 20 | CPACR_EL1, FPEN, 3); |
19 | + zero = tcg_constant_i32(0); | 21 | - /* and to the SVE instructions */ |
20 | if (a->rn == 15) { | 22 | - env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
21 | - rn = tcg_const_i32(0); | 23 | - CPACR_EL1, ZEN, 3); |
22 | + rn = zero; | 24 | - /* with reasonable vector length */ |
23 | } else { | 25 | + /* and to the SVE instructions, with default vector length */ |
24 | rn = load_reg(s, a->rn); | 26 | if (cpu_isar_feature(aa64_sve, cpu)) { |
25 | } | 27 | + env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
26 | if (a->rm == 15) { | 28 | + CPACR_EL1, ZEN, 3); |
27 | - rm = tcg_const_i32(0); | 29 | env->vfp.zcr_el[1] = cpu->sve_default_vq - 1; |
28 | + rm = zero; | 30 | } |
29 | } else { | 31 | /* |
30 | rm = load_reg(s, a->rm); | ||
31 | } | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) | ||
33 | } | ||
34 | |||
35 | arm_test_cc(&c, a->fcond); | ||
36 | - zero = tcg_const_i32(0); | ||
37 | tcg_gen_movcond_i32(c.cond, rn, c.value, zero, rn, rm); | ||
38 | arm_free_cc(&c); | ||
39 | - tcg_temp_free_i32(zero); | ||
40 | |||
41 | store_reg(s, a->rd, rn); | ||
42 | tcg_temp_free_i32(rm); | ||
43 | -- | 32 | -- |
44 | 2.25.1 | 33 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | As of now, cryptographic instructions ISAR fields are never cleared so | 3 | Enable SME, TPIDR2_EL0, and FA64 if supported by the cpu. |
4 | we can end up with a cpu with cryptographic instructions but no | ||
5 | floating-point/neon instructions which is not a possible configuration | ||
6 | according to Arm specifications. | ||
7 | 4 | ||
8 | In QEMU, we have 3 kinds of cpus regarding cryptographic instructions: | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | + no support | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | + cortex-a57/a72: cryptographic extension is optional, | 7 | Message-id: 20220708151540.18136-45-richard.henderson@linaro.org |
11 | floating-point/neon is not. | ||
12 | + cortex-a53: crytographic extension is optional as well as | ||
13 | floating-point/neon. But cryptographic requires | ||
14 | floating-point/neon support. | ||
15 | |||
16 | Therefore we can safely clear the ISAR fields when neon is disabled. | ||
17 | |||
18 | Note that other Arm cpus seem to follow this. For example cortex-a55 is | ||
19 | like cortex-a53 and cortex-a76/cortex-a710 are like cortex-a57/a72. | ||
20 | |||
21 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20220427090117.6954-1-damien.hedde@greensocs.com | ||
24 | [PMM: fixed commit message typos] | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | --- | 9 | --- |
27 | target/arm/cpu.c | 9 +++++++++ | 10 | target/arm/cpu.c | 11 +++++++++++ |
28 | 1 file changed, 9 insertions(+) | 11 | 1 file changed, 11 insertions(+) |
29 | 12 | ||
30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
31 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/cpu.c | 15 | --- a/target/arm/cpu.c |
33 | +++ b/target/arm/cpu.c | 16 | +++ b/target/arm/cpu.c |
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
35 | unset_feature(env, ARM_FEATURE_NEON); | 18 | CPACR_EL1, ZEN, 3); |
36 | 19 | env->vfp.zcr_el[1] = cpu->sve_default_vq - 1; | |
37 | t = cpu->isar.id_aa64isar0; | 20 | } |
38 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); | 21 | + /* and for SME instructions, with default vector length, and TPIDR2 */ |
39 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); | 22 | + if (cpu_isar_feature(aa64_sme, cpu)) { |
40 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); | 23 | + env->cp15.sctlr_el[1] |= SCTLR_EnTP2; |
41 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); | 24 | + env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
42 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); | 25 | + CPACR_EL1, SMEN, 3); |
43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); | 26 | + env->vfp.smcr_el[1] = cpu->sme_default_vq - 1; |
44 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); | 27 | + if (cpu_isar_feature(aa64_sme_fa64, cpu)) { |
45 | cpu->isar.id_aa64isar0 = t; | 28 | + env->vfp.smcr_el[1] = FIELD_DP64(env->vfp.smcr_el[1], |
46 | 29 | + SMCR, FA64, 1); | |
47 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 30 | + } |
48 | cpu->isar.id_aa64pfr0 = t; | 31 | + } |
49 | 32 | /* | |
50 | u = cpu->isar.id_isar5; | 33 | * Enable 48-bit address space (TODO: take reserved_va into account). |
51 | + u = FIELD_DP32(u, ID_ISAR5, AES, 0); | 34 | * Enable TBI0 but not TBI1. |
52 | + u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); | ||
53 | + u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); | ||
54 | u = FIELD_DP32(u, ID_ISAR5, RDM, 0); | ||
55 | u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); | ||
56 | cpu->isar.id_isar5 = u; | ||
57 | -- | 35 | -- |
58 | 2.25.1 | 36 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Message-id: 20220708151540.18136-46-richard.henderson@linaro.org |
5 | Message-id: 20220426163043.100432-25-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | target/arm/translate.c | 22 +++++++++------------- | 8 | linux-user/elfload.c | 20 ++++++++++++++++++++ |
9 | 1 file changed, 9 insertions(+), 13 deletions(-) | 9 | 1 file changed, 20 insertions(+) |
10 | 10 | ||
11 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 11 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate.c | 13 | --- a/linux-user/elfload.c |
14 | +++ b/target/arm/translate.c | 14 | +++ b/linux-user/elfload.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | 15 | @@ -XXX,XX +XXX,XX @@ enum { |
16 | tcg_gen_sextract_i32(tcg_el, tcg_el, ctz32(SCR_EEL2), 1); | 16 | ARM_HWCAP2_A64_RNG = 1 << 16, |
17 | tcg_gen_addi_i32(tcg_el, tcg_el, 3); | 17 | ARM_HWCAP2_A64_BTI = 1 << 17, |
18 | } else { | 18 | ARM_HWCAP2_A64_MTE = 1 << 18, |
19 | - tcg_el = tcg_const_i32(3); | 19 | + ARM_HWCAP2_A64_ECV = 1 << 19, |
20 | + tcg_el = tcg_constant_i32(3); | 20 | + ARM_HWCAP2_A64_AFP = 1 << 20, |
21 | } | 21 | + ARM_HWCAP2_A64_RPRES = 1 << 21, |
22 | 22 | + ARM_HWCAP2_A64_MTE3 = 1 << 22, | |
23 | gen_exception_el(s, EXCP_UDEF, syn_uncategorized(), tcg_el); | 23 | + ARM_HWCAP2_A64_SME = 1 << 23, |
24 | @@ -XXX,XX +XXX,XX @@ undef: | 24 | + ARM_HWCAP2_A64_SME_I16I64 = 1 << 24, |
25 | 25 | + ARM_HWCAP2_A64_SME_F64F64 = 1 << 25, | |
26 | static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) | 26 | + ARM_HWCAP2_A64_SME_I8I32 = 1 << 26, |
27 | { | 27 | + ARM_HWCAP2_A64_SME_F16F32 = 1 << 27, |
28 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; | 28 | + ARM_HWCAP2_A64_SME_B16F32 = 1 << 28, |
29 | + TCGv_i32 tcg_reg; | 29 | + ARM_HWCAP2_A64_SME_F32F32 = 1 << 29, |
30 | int tgtmode = 0, regno = 0; | 30 | + ARM_HWCAP2_A64_SME_FA64 = 1 << 30, |
31 | 31 | }; | |
32 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { | 32 | |
33 | @@ -XXX,XX +XXX,XX @@ static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) | 33 | #define ELF_HWCAP get_elf_hwcap() |
34 | gen_set_condexec(s); | 34 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap2(void) |
35 | gen_set_pc_im(s, s->pc_curr); | 35 | GET_FEATURE_ID(aa64_rndr, ARM_HWCAP2_A64_RNG); |
36 | tcg_reg = load_reg(s, rn); | 36 | GET_FEATURE_ID(aa64_bti, ARM_HWCAP2_A64_BTI); |
37 | - tcg_tgtmode = tcg_const_i32(tgtmode); | 37 | GET_FEATURE_ID(aa64_mte, ARM_HWCAP2_A64_MTE); |
38 | - tcg_regno = tcg_const_i32(regno); | 38 | + GET_FEATURE_ID(aa64_sme, (ARM_HWCAP2_A64_SME | |
39 | - gen_helper_msr_banked(cpu_env, tcg_reg, tcg_tgtmode, tcg_regno); | 39 | + ARM_HWCAP2_A64_SME_F32F32 | |
40 | - tcg_temp_free_i32(tcg_tgtmode); | 40 | + ARM_HWCAP2_A64_SME_B16F32 | |
41 | - tcg_temp_free_i32(tcg_regno); | 41 | + ARM_HWCAP2_A64_SME_F16F32 | |
42 | + gen_helper_msr_banked(cpu_env, tcg_reg, | 42 | + ARM_HWCAP2_A64_SME_I8I32)); |
43 | + tcg_constant_i32(tgtmode), | 43 | + GET_FEATURE_ID(aa64_sme_f64f64, ARM_HWCAP2_A64_SME_F64F64); |
44 | + tcg_constant_i32(regno)); | 44 | + GET_FEATURE_ID(aa64_sme_i16i64, ARM_HWCAP2_A64_SME_I16I64); |
45 | tcg_temp_free_i32(tcg_reg); | 45 | + GET_FEATURE_ID(aa64_sme_fa64, ARM_HWCAP2_A64_SME_FA64); |
46 | s->base.is_jmp = DISAS_UPDATE_EXIT; | 46 | |
47 | } | 47 | return hwcaps; |
48 | |||
49 | static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) | ||
50 | { | ||
51 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; | ||
52 | + TCGv_i32 tcg_reg; | ||
53 | int tgtmode = 0, regno = 0; | ||
54 | |||
55 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { | ||
56 | @@ -XXX,XX +XXX,XX @@ static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) | ||
57 | gen_set_condexec(s); | ||
58 | gen_set_pc_im(s, s->pc_curr); | ||
59 | tcg_reg = tcg_temp_new_i32(); | ||
60 | - tcg_tgtmode = tcg_const_i32(tgtmode); | ||
61 | - tcg_regno = tcg_const_i32(regno); | ||
62 | - gen_helper_mrs_banked(tcg_reg, cpu_env, tcg_tgtmode, tcg_regno); | ||
63 | - tcg_temp_free_i32(tcg_tgtmode); | ||
64 | - tcg_temp_free_i32(tcg_regno); | ||
65 | + gen_helper_mrs_banked(tcg_reg, cpu_env, | ||
66 | + tcg_constant_i32(tgtmode), | ||
67 | + tcg_constant_i32(regno)); | ||
68 | store_reg(s, rn, tcg_reg); | ||
69 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
70 | } | 48 | } |
71 | -- | 49 | -- |
72 | 2.25.1 | 50 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
2 | 1 | ||
3 | The Record bit in the Context Descriptor tells the SMMU to report fault | ||
4 | events to the event queue. Since we don't cache the Record bit at the | ||
5 | moment, access faults from a cached Context Descriptor are never | ||
6 | reported. Store the Record bit in the cached SMMUTransCfg. | ||
7 | |||
8 | Fixes: 9bde7f0674fe ("hw/arm/smmuv3: Implement translate callback") | ||
9 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Message-id: 20220427111543.124620-1-jean-philippe@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/arm/smmuv3-internal.h | 1 - | ||
16 | include/hw/arm/smmu-common.h | 1 + | ||
17 | hw/arm/smmuv3.c | 14 +++++++------- | ||
18 | 3 files changed, 8 insertions(+), 8 deletions(-) | ||
19 | |||
20 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/smmuv3-internal.h | ||
23 | +++ b/hw/arm/smmuv3-internal.h | ||
24 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUEventInfo { | ||
25 | SMMUEventType type; | ||
26 | uint32_t sid; | ||
27 | bool recorded; | ||
28 | - bool record_trans_faults; | ||
29 | bool inval_ste_allowed; | ||
30 | union { | ||
31 | struct { | ||
32 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/include/hw/arm/smmu-common.h | ||
35 | +++ b/include/hw/arm/smmu-common.h | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { | ||
37 | bool disabled; /* smmu is disabled */ | ||
38 | bool bypassed; /* translation is bypassed */ | ||
39 | bool aborted; /* translation is aborted */ | ||
40 | + bool record_faults; /* record fault events */ | ||
41 | uint64_t ttb; /* TT base address */ | ||
42 | uint8_t oas; /* output address width */ | ||
43 | uint8_t tbi; /* Top Byte Ignore */ | ||
44 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/smmuv3.c | ||
47 | +++ b/hw/arm/smmuv3.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) | ||
49 | trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had); | ||
50 | } | ||
51 | |||
52 | - event->record_trans_faults = CD_R(cd); | ||
53 | + cfg->record_faults = CD_R(cd); | ||
54 | |||
55 | return 0; | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
58 | |||
59 | tt = select_tt(cfg, addr); | ||
60 | if (!tt) { | ||
61 | - if (event.record_trans_faults) { | ||
62 | + if (cfg->record_faults) { | ||
63 | event.type = SMMU_EVT_F_TRANSLATION; | ||
64 | event.u.f_translation.addr = addr; | ||
65 | event.u.f_translation.rnw = flag & 0x1; | ||
66 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
67 | if (cached_entry) { | ||
68 | if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { | ||
69 | status = SMMU_TRANS_ERROR; | ||
70 | - if (event.record_trans_faults) { | ||
71 | + if (cfg->record_faults) { | ||
72 | event.type = SMMU_EVT_F_PERMISSION; | ||
73 | event.u.f_permission.addr = addr; | ||
74 | event.u.f_permission.rnw = flag & 0x1; | ||
75 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, | ||
76 | event.u.f_walk_eabt.addr2 = ptw_info.addr; | ||
77 | break; | ||
78 | case SMMU_PTW_ERR_TRANSLATION: | ||
79 | - if (event.record_trans_faults) { | ||
80 | + if (cfg->record_faults) { | ||
81 | event.type = SMMU_EVT_F_TRANSLATION; | ||
82 | event.u.f_translation.addr = addr; | ||
83 | event.u.f_translation.rnw = flag & 0x1; | ||
84 | } | ||
85 | break; | ||
86 | case SMMU_PTW_ERR_ADDR_SIZE: | ||
87 | - if (event.record_trans_faults) { | ||
88 | + if (cfg->record_faults) { | ||
89 | event.type = SMMU_EVT_F_ADDR_SIZE; | ||
90 | event.u.f_addr_size.addr = addr; | ||
91 | event.u.f_addr_size.rnw = flag & 0x1; | ||
92 | } | ||
93 | break; | ||
94 | case SMMU_PTW_ERR_ACCESS: | ||
95 | - if (event.record_trans_faults) { | ||
96 | + if (cfg->record_faults) { | ||
97 | event.type = SMMU_EVT_F_ACCESS; | ||
98 | event.u.f_access.addr = addr; | ||
99 | event.u.f_access.rnw = flag & 0x1; | ||
100 | } | ||
101 | break; | ||
102 | case SMMU_PTW_ERR_PERMISSION: | ||
103 | - if (event.record_trans_faults) { | ||
104 | + if (cfg->record_faults) { | ||
105 | event.type = SMMU_EVT_F_PERMISSION; | ||
106 | event.u.f_permission.addr = addr; | ||
107 | event.u.f_permission.rnw = flag & 0x1; | ||
108 | -- | ||
109 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
2 | 1 | ||
3 | Make the translation error message prettier by adding a missing space | ||
4 | before the parenthesis. | ||
5 | |||
6 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Message-id: 20220427111543.124620-2-jean-philippe@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/smmuv3.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/smmuv3.c | ||
18 | +++ b/hw/arm/smmuv3.c | ||
19 | @@ -XXX,XX +XXX,XX @@ epilogue: | ||
20 | break; | ||
21 | case SMMU_TRANS_ERROR: | ||
22 | qemu_log_mask(LOG_GUEST_ERROR, | ||
23 | - "%s translation failed for iova=0x%"PRIx64"(%s)\n", | ||
24 | + "%s translation failed for iova=0x%"PRIx64" (%s)\n", | ||
25 | mr->parent_obj.name, addr, smmu_event_string(event.type)); | ||
26 | smmuv3_record_event(s, &event); | ||
27 | break; | ||
28 | -- | ||
29 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The Arm FEAT_TTL architectural feature allows the guest to provide an | ||
2 | optional hint in an AArch64 TLB invalidate operation about which | ||
3 | translation table level holds the leaf entry for the address being | ||
4 | invalidated. QEMU's TLB implementation doesn't need that hint, and | ||
5 | we correctly ignore the (previously RES0) bits in TLB invalidate | ||
6 | operation values that are now used for the TTL field. So we can | ||
7 | simply advertise support for it in our 'max' CPU. | ||
8 | 1 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20220426160422.2353158-2-peter.maydell@linaro.org | ||
12 | --- | ||
13 | docs/system/arm/emulation.rst | 1 + | ||
14 | target/arm/cpu64.c | 1 + | ||
15 | 2 files changed, 2 insertions(+) | ||
16 | |||
17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/system/arm/emulation.rst | ||
20 | +++ b/docs/system/arm/emulation.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
22 | - FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) | ||
23 | - FEAT_TLBIRANGE (TLB invalidate range instructions) | ||
24 | - FEAT_TTCNP (Translation table Common not private translations) | ||
25 | +- FEAT_TTL (Translation Table Level) | ||
26 | - FEAT_TTST (Small translation tables) | ||
27 | - FEAT_UAO (Unprivileged Access Override control) | ||
28 | - FEAT_VHE (Virtualization Host Extensions) | ||
29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/cpu64.c | ||
32 | +++ b/target/arm/cpu64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
34 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | ||
35 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
37 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
38 | cpu->isar.id_aa64mmfr2 = t; | ||
39 | |||
40 | t = cpu->isar.id_aa64zfr0; | ||
41 | -- | ||
42 | 2.25.1 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The Arm SMMUv3 includes an optional feature equivalent to the CPU | ||
2 | FEAT_BBM, which permits an OS to switch a range of memory between | ||
3 | "covered by a huge page" and "covered by a sequence of normal pages" | ||
4 | without having to engage in the traditional 'break-before-make' | ||
5 | dance. (This is particularly important for the SMMU, because devices | ||
6 | performing I/O through an SMMU are less likely to be able to cope with | ||
7 | the window in the sequence where an access results in a translation | ||
8 | fault.) The SMMU spec explicitly notes that one of the valid ways to | ||
9 | be a BBM level 2 compliant implementation is: | ||
10 | * if there are multiple entries in the TLB for an address, | ||
11 | choose one of them and use it, ignoring the others | ||
12 | 1 | ||
13 | Our SMMU TLB implementation (unlike our CPU TLB) does allow multiple | ||
14 | TLB entries for an address, because the translation table level is | ||
15 | part of the SMMUIOTLBKey, and so our IOTLB hashtable can include | ||
16 | entries for the same address where the leaf was at different levels | ||
17 | (i.e. both hugepage and normal page). Our TLB lookup implementation in | ||
18 | smmu_iotlb_lookup() will always find the entry with the lowest level | ||
19 | (i.e. it prefers the hugepage over the normal page) and ignore any | ||
20 | others. TLB invalidation correctly removes all TLB entries matching | ||
21 | the specified address or address range (unless the guest specifies the | ||
22 | leaf level explicitly, in which case it gets what it asked for). So we | ||
23 | can validly advertise support for BBML level 2. | ||
24 | |||
25 | Note that we still can't yet advertise ourselves as an SMMU v3.2, | ||
26 | because v3.2 requires support for the S2FWB feature, which we don't | ||
27 | yet implement. | ||
28 | |||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
31 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
32 | Message-id: 20220426160422.2353158-4-peter.maydell@linaro.org | ||
33 | --- | ||
34 | hw/arm/smmuv3-internal.h | 1 + | ||
35 | hw/arm/smmuv3.c | 1 + | ||
36 | 2 files changed, 2 insertions(+) | ||
37 | |||
38 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/smmuv3-internal.h | ||
41 | +++ b/hw/arm/smmuv3-internal.h | ||
42 | @@ -XXX,XX +XXX,XX @@ REG32(IDR2, 0x8) | ||
43 | REG32(IDR3, 0xc) | ||
44 | FIELD(IDR3, HAD, 2, 1); | ||
45 | FIELD(IDR3, RIL, 10, 1); | ||
46 | + FIELD(IDR3, BBML, 11, 2); | ||
47 | REG32(IDR4, 0x10) | ||
48 | REG32(IDR5, 0x14) | ||
49 | FIELD(IDR5, OAS, 0, 3); | ||
50 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/smmuv3.c | ||
53 | +++ b/hw/arm/smmuv3.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) | ||
55 | |||
56 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); | ||
57 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1); | ||
58 | + s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2); | ||
59 | |||
60 | /* 4K, 16K and 64K granule support */ | ||
61 | s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); | ||
62 | -- | ||
63 | 2.25.1 | diff view generated by jsdifflib |